Home
last modified time | relevance | path

Searched refs:TEMPMON_TEMPSENSE0_CLR_POWER_DOWN_MASK (Results 1 – 10 of 10) sorted by relevance

/hal_nxp-2.7.6/mcux/devices/MIMXRT1011/
DMIMXRT1011.h25254 #define TEMPMON_TEMPSENSE0_CLR_POWER_DOWN_MASK (0x1U) macro
25260 …int32_t)(x)) << TEMPMON_TEMPSENSE0_CLR_POWER_DOWN_SHIFT)) & TEMPMON_TEMPSENSE0_CLR_POWER_DOWN_MASK)
/hal_nxp-2.7.6/mcux/devices/MIMXRT1015/
DMIMXRT1015.h27568 #define TEMPMON_TEMPSENSE0_CLR_POWER_DOWN_MASK (0x1U) macro
27574 …int32_t)(x)) << TEMPMON_TEMPSENSE0_CLR_POWER_DOWN_SHIFT)) & TEMPMON_TEMPSENSE0_CLR_POWER_DOWN_MASK)
/hal_nxp-2.7.6/mcux/devices/MIMXRT1021/
DMIMXRT1021.h36847 #define TEMPMON_TEMPSENSE0_CLR_POWER_DOWN_MASK (0x1U) macro
36853 …int32_t)(x)) << TEMPMON_TEMPSENSE0_CLR_POWER_DOWN_SHIFT)) & TEMPMON_TEMPSENSE0_CLR_POWER_DOWN_MASK)
/hal_nxp-2.7.6/mcux/devices/MIMXRT1024/
DMIMXRT1024.h36829 #define TEMPMON_TEMPSENSE0_CLR_POWER_DOWN_MASK (0x1U) macro
36835 …int32_t)(x)) << TEMPMON_TEMPSENSE0_CLR_POWER_DOWN_SHIFT)) & TEMPMON_TEMPSENSE0_CLR_POWER_DOWN_MASK)
/hal_nxp-2.7.6/mcux/devices/MIMXRT1051/
DMIMXRT1051.h33671 #define TEMPMON_TEMPSENSE0_CLR_POWER_DOWN_MASK (0x1U) macro
33677 …int32_t)(x)) << TEMPMON_TEMPSENSE0_CLR_POWER_DOWN_SHIFT)) & TEMPMON_TEMPSENSE0_CLR_POWER_DOWN_MASK)
/hal_nxp-2.7.6/mcux/devices/MIMXRT1052/
DMIMXRT1052.h42217 #define TEMPMON_TEMPSENSE0_CLR_POWER_DOWN_MASK (0x1U) macro
42223 …int32_t)(x)) << TEMPMON_TEMPSENSE0_CLR_POWER_DOWN_SHIFT)) & TEMPMON_TEMPSENSE0_CLR_POWER_DOWN_MASK)
/hal_nxp-2.7.6/mcux/devices/MIMXRT1061/
DMIMXRT1061.h36079 #define TEMPMON_TEMPSENSE0_CLR_POWER_DOWN_MASK (0x1U) macro
36085 …int32_t)(x)) << TEMPMON_TEMPSENSE0_CLR_POWER_DOWN_SHIFT)) & TEMPMON_TEMPSENSE0_CLR_POWER_DOWN_MASK)
/hal_nxp-2.7.6/mcux/devices/MIMXRT1062/
DMIMXRT1062.h44876 #define TEMPMON_TEMPSENSE0_CLR_POWER_DOWN_MASK (0x1U) macro
44882 …int32_t)(x)) << TEMPMON_TEMPSENSE0_CLR_POWER_DOWN_SHIFT)) & TEMPMON_TEMPSENSE0_CLR_POWER_DOWN_MASK)
/hal_nxp-2.7.6/mcux/devices/MIMXRT1064/
DMIMXRT1064.h44802 #define TEMPMON_TEMPSENSE0_CLR_POWER_DOWN_MASK (0x1U) macro
44808 …int32_t)(x)) << TEMPMON_TEMPSENSE0_CLR_POWER_DOWN_SHIFT)) & TEMPMON_TEMPSENSE0_CLR_POWER_DOWN_MASK)
/hal_nxp-2.7.6/imx/devices/MCIMX6X/
DMCIMX6X_M4.h34947 #define TEMPMON_TEMPSENSE0_CLR_POWER_DOWN_MASK 0x1u macro