Searched refs:SCB_I2C_CTRL (Results 1 – 6 of 6) sorted by relevance
| /hal_infineon-latest/mtb-pdl-cat1/drivers/source/ |
| D | cy_scb_i2c.c | 102 SCB_I2C_CTRL(base) = _BOOL2FLD(SCB_I2C_CTRL_S_GENERAL_IGNORE, !config->ackGeneralAddr) | in Cy_SCB_I2C_Init() 182 SCB_I2C_CTRL(base) = CY_SCB_I2C_CTRL_DEF_VAL; in Cy_SCB_I2C_DeInit() 555 if (((uint32_t) CY_SCB_I2C_SLAVE) == _FLD2VAL(CY_SCB_I2C_CTRL_MODE, SCB_I2C_CTRL(base))) in Cy_SCB_I2C_SetDataRate() 731 if (((uint32_t) CY_SCB_I2C_SLAVE) == _FLD2VAL(CY_SCB_I2C_CTRL_MODE, SCB_I2C_CTRL(base))) in Cy_SCB_I2C_GetDataRate() 761 dutyCycle = _FLD2VAL(SCB_I2C_CTRL_LOW_PHASE_OVS, SCB_I2C_CTRL(base)) + in Cy_SCB_I2C_GetDataRate() 762 _FLD2VAL(SCB_I2C_CTRL_HIGH_PHASE_OVS, SCB_I2C_CTRL(base)) + in Cy_SCB_I2C_GetDataRate() 1080 SCB_I2C_CTRL(base) |= SCB_I2C_CTRL_S_NOT_READY_DATA_NACK_Msk; in Cy_SCB_I2C_SlaveAbortWrite() 1314 SCB_I2C_CTRL(base) |= SCB_I2C_CTRL_M_READY_DATA_ACK_Msk; in Cy_SCB_I2C_MasterRead() 2441 if (!_FLD2BOOL(SCB_I2C_CTRL_S_GENERAL_IGNORE, SCB_I2C_CTRL(base))) in SlaveHandleAddress() 2514 SCB_I2C_CTRL(base) |= SCB_I2C_CTRL_S_READY_DATA_ACK_Msk; in SlaveHandleAddress() [all …]
|
| D | cy_scb_ezi2c.c | 95 SCB_I2C_CTRL(base) = CY_SCB_EZI2C_I2C_CTRL; in Cy_SCB_EZI2C_Init() 160 SCB_I2C_CTRL(base) = CY_SCB_I2C_CTRL_DEF_VAL; in Cy_SCB_EZI2C_DeInit() 1012 SCB_I2C_CTRL(base) |= SCB_I2C_CTRL_S_NOT_READY_DATA_NACK_Msk; in UpdateRxFifoLevel() 1130 SCB_I2C_CTRL(base) |= SCB_I2C_CTRL_S_READY_DATA_ACK_Msk; in HandleDataReceive() 1261 SCB_I2C_CTRL(base) &= (uint32_t) ~(SCB_I2C_CTRL_S_READY_DATA_ACK_Msk | in HandleStop()
|
| /hal_infineon-latest/mtb-pdl-cat1/drivers/include/ |
| D | cy_scb_i2c.h | 1310 CY_REG32_CLR_SET(SCB_I2C_CTRL(base), SCB_I2C_CTRL_LOW_PHASE_OVS, (clockCycles - 1UL)); in Cy_SCB_I2C_MasterSetLowPhaseDutyCycle() 1339 CY_REG32_CLR_SET(SCB_I2C_CTRL(base), SCB_I2C_CTRL_HIGH_PHASE_OVS, (clockCycles - 1UL)); in Cy_SCB_I2C_MasterSetHighPhaseDutyCycle()
|
| /hal_infineon-latest/mtb-pdl-cat1/devices/COMPONENT_CAT1A/include/ |
| D | cy_device.h | 1812 #define SCB_I2C_CTRL(base) (((CySCB_Type*) (base))->I2C_CTRL) macro 1858 #define SCB_I2C_CTRL(base) (((CySCB_V1_Type*) (base))->I2C_CTRL) macro
|
| /hal_infineon-latest/mtb-pdl-cat1/devices/COMPONENT_CAT1C/include/ |
| D | cy_device.h | 2239 #define SCB_I2C_CTRL(base) (((CySCB_Type*) (base))->I2C_CTRL) macro
|
| /hal_infineon-latest/mtb-pdl-cat1/devices/COMPONENT_CAT1B/include/ |
| D | cy_device.h | 603 #define SCB_I2C_CTRL(base) (((CySCB_Type*) (base))->I2C_CTRL) macro
|