Home
last modified time | relevance | path

Searched refs:P4_0_TCPWM0_LINE_COMPL1 (Results 1 – 10 of 10) sorted by relevance

/hal_infineon-latest/mtb-pdl-cat1/devices/COMPONENT_CAT1B/include/
Dgpio_cyw20829_40_qfn.h358 P4_0_TCPWM0_LINE_COMPL1 = 8, /* Digital Active - tcpwm[0].line_compl[1]:2 */ enumerator
Dgpio_cyw20829b0_40_qfn.h358 P4_0_TCPWM0_LINE_COMPL1 = 8, /* Digital Active - tcpwm[0].line_compl[1]:2 */ enumerator
Dgpio_cyw20829b0_56_qfn.h525 P4_0_TCPWM0_LINE_COMPL1 = 8, /* Digital Active - tcpwm[0].line_compl[1]:2 */ enumerator
Dgpio_cyw20829_56_qfn.h525 P4_0_TCPWM0_LINE_COMPL1 = 8, /* Digital Active - tcpwm[0].line_compl[1]:2 */ enumerator
Dgpio_cyw20829_77_bga.h525 P4_0_TCPWM0_LINE_COMPL1 = 8, /* Digital Active - tcpwm[0].line_compl[1]:2 */ enumerator
/hal_infineon-latest/mtb-hal-cat1/COMPONENT_CAT1B/source/pin_packages/
Dcyhal_cyw20829_40_qfn.c372 {0u, 1u, P4_0, P4_0_TCPWM0_LINE_COMPL1},
Dcyhal_cyw20829a0_40_qfn.c366 {0u, 1u, P4_0, P4_0_TCPWM0_LINE_COMPL1},
Dcyhal_cyw20829_56_qfn.c450 {0u, 1u, P4_0, P4_0_TCPWM0_LINE_COMPL1},
Dcyhal_cyw20829a0_56_qfn.c444 {0u, 1u, P4_0, P4_0_TCPWM0_LINE_COMPL1},
Dcyhal_cyw20829_77_bga.c450 {0u, 1u, P4_0, P4_0_TCPWM0_LINE_COMPL1},