Searched refs:CY_SYSLIB_DIV_ROUND (Results 1 – 13 of 13) sorted by relevance
| /hal_infineon-latest/mtb-pdl-cat1/drivers/source/ |
| D | cy_pra.c | 297 …regPolicy[index + CY_SYSLIB_DIV_ROUND(offsetof(GPIO_PRT_Type, OUT), 4U)].writeMask = (CY_GPIO_OUT_… in Cy_PRA_InitGpioPort() 298 …regPolicy[index + CY_SYSLIB_DIV_ROUND(offsetof(GPIO_PRT_Type, OUT_CLR), 4U)].writeMask = (CY_GPIO_… in Cy_PRA_InitGpioPort() 299 …regPolicy[index + CY_SYSLIB_DIV_ROUND(offsetof(GPIO_PRT_Type, OUT_SET), 4U)].writeMask = (CY_GPIO_… in Cy_PRA_InitGpioPort() 300 …regPolicy[index + CY_SYSLIB_DIV_ROUND(offsetof(GPIO_PRT_Type, OUT_INV), 4U)].writeMask = (CY_GPIO_… in Cy_PRA_InitGpioPort() 301 …regPolicy[index + CY_SYSLIB_DIV_ROUND(offsetof(GPIO_PRT_Type, IN), 4U)].writeMask = (CY_GPIO_IN_MA… in Cy_PRA_InitGpioPort() 302 …regPolicy[index + CY_SYSLIB_DIV_ROUND(offsetof(GPIO_PRT_Type, INTR), 4U)].writeMask = (CY_GPIO_INT… in Cy_PRA_InitGpioPort() 303 …regPolicy[index + CY_SYSLIB_DIV_ROUND(offsetof(GPIO_PRT_Type, INTR_MASK), 4U)].writeMask = (CY_GPI… in Cy_PRA_InitGpioPort() 304 …regPolicy[index + CY_SYSLIB_DIV_ROUND(offsetof(GPIO_PRT_Type, INTR_MASKED), 4U)].writeMask = (CY_G… in Cy_PRA_InitGpioPort() 305 …regPolicy[index + CY_SYSLIB_DIV_ROUND(offsetof(GPIO_PRT_Type, INTR_SET), 4U)].writeMask = (CY_GPIO… in Cy_PRA_InitGpioPort() 308 …regPolicy[index + CY_SYSLIB_DIV_ROUND((uint16_t)(cy_device->gpioPrtIntrCfgOffset), 4U)].writeMask … in Cy_PRA_InitGpioPort() [all …]
|
| D | cy_sysclk.c | 294 return (CY_SYSLIB_DIV_ROUND(locFreq, locDiv)); in Cy_SysClk_ClkSlowGetFrequency() 555 return (CY_SYSLIB_DIV_ROUND(locFreq, locDiv)); in Cy_SysClk_ClkPeriGetFrequency() 593 return (CY_SYSLIB_DIV_ROUND(locFreq, locDiv)); in Cy_SysClk_ClkFastGetFrequency() 817 return (CY_SYSLIB_DIV_ROUND(locFreq, locDiv)); in Cy_SysClk_ClkMfGetFrequency() 1201 uint32_t freqKhz = CY_SYSLIB_DIV_ROUND(freq, 1000UL); in Cy_SysClk_EcoConfigure() 1203 uint32_t maxAmpl = CY_SYSLIB_DIV_ROUND((159155UL * /* 5 * 100000 / PI */ in Cy_SysClk_EcoConfigure() 1204 cy_sqrt(CY_SYSLIB_DIV_ROUND(2000000UL * driveLevel, esr))), /* Scaled by 2 */ in Cy_SysClk_EcoConfigure() 1208 uint32_t ampSect = (CY_SYSLIB_DIV_ROUND(cSum * cSum * in Cy_SysClk_EcoConfigure() 1209 … CY_SYSLIB_DIV_ROUND(freqKhz * freqKhz, 126651UL), 100UL) * esr)/ 900000UL; in Cy_SysClk_EcoConfigure() 1523 …uint32_t ki_p = (uint32_t)CY_SYSLIB_DIV_ROUND(850ULL * CY_SYSCLK_FLL_INT_COEF * inputFreq, (uint64… in Cy_SysClk_FllConfigure() [all …]
|
| D | cy_sysclk_v2.c | 573 return (CY_SYSLIB_DIV_ROUND(locFreq, locDiv)); in Cy_SysClk_ClkSlowGetFrequency() 614 return (CY_SYSLIB_DIV_ROUND(locFreq, locDiv)); in Cy_SysClk_ClkMemGetFrequency() 890 return (CY_SYSLIB_DIV_ROUND(locFreq, locDiv)); in Cy_SysClk_ClkPeriGetFrequency() 1122 return (uint32_t) CY_SYSLIB_DIV_ROUND(locFreq, (uint64_t)locDiv); in Cy_SysClk_ClkFastSrcGetFrequency() 1163 return (CY_SYSLIB_DIV_ROUND(locFreq, locDiv)); in Cy_SysClk_ClkFastGetFrequency() 1300 return (CY_SYSLIB_DIV_ROUND(freq, pDiv)); in Cy_SysClk_ClkHfGetFrequency() 1303 return (CY_SYSLIB_DIV_ROUND(freq, pDiv)); in Cy_SysClk_ClkHfGetFrequency() 1674 return (CY_SYSLIB_DIV_ROUND(mfFreq, mfDiv)); in Cy_SysClk_ClkMfGetFrequency() 2593 uint32_t maxAmpl = CY_SYSLIB_DIV_ROUND((159155UL * /* 5 * 100000 / PI */ in Cy_SysClk_EcoConfigure() 2594 cy_sqrt(CY_SYSLIB_DIV_ROUND(2000000UL * driveLevel, esr))), /* Scaled by 2 */ in Cy_SysClk_EcoConfigure() [all …]
|
| D | cy_seglcd.c | 395 …uint32_t locSubfr = CY_SYSLIB_DIV_ROUND((CY_SYSLIB_DIV_ROUND(config->clkFreq, config->frRate * 4UL… in Cy_SegLCD_Init() 396 …uint32_t locDead = CY_SYSLIB_DIV_ROUND(CY_SYSLIB_DIV_ROUND(config->clkFreq * ((uint32_t)(100UL - (… in Cy_SegLCD_Init()
|
| D | cy_sar.c | 247 …defaultGain = (int32_t)(uint16_t)CY_SYSLIB_DIV_ROUND((uint32_t)CY_SAR_WRK_MAX_12BIT * (uint32_t)CY… in Cy_SAR_Init()
|
| D | cy_pra_cfg.c | 800 …retFreq = CY_SYSLIB_DIV_ROUND(Cy_SysClk_ClkPathGetFrequency((uint32_t) devConfig->hf0Source),(1UL … in Cy_PRA_GetHF0FreqHz()
|
| /hal_infineon-latest/mtb-pdl-cat1/drivers/include/ |
| D | cy_adcmic.h | 405 #define CY_ADCMIC_DC_OFFSET (-((int16_t)CY_SYSLIB_DIV_ROUND(CY_ADCMIC_DC_FS, CY_ADCMIC_DC_LO))) 407 #define CY_ADCMIC_DC_HI_CNT ((int16_t)CY_SYSLIB_DIV_ROUND(CY_ADCMIC_DC_FS * CY_ADCMIC_DC_HI, 10… 411 #define CY_ADCMIC_DC_3_6_GAIN ((int16_t)CY_SYSLIB_DIV_ROUND(CY_ADCMIC_DC_FS_CNT, 36U)) 413 #define CY_ADCMIC_DC_1_8_GAIN ((int16_t)CY_SYSLIB_DIV_ROUND(CY_ADCMIC_DC_FS_CNT, 18U))
|
| D | cy_sysclk.h | 8324 #define CY_SYSCLK_DIV_ROUND(a, b) (CY_SYSLIB_DIV_ROUND((a),(b)))
|
| /hal_infineon-latest/core-lib/include/ |
| D | cy_utils.h | 436 #define CY_SYSLIB_DIV_ROUND(a, b) (((a) + ((b) / 2U)) / (b)) macro
|
| /hal_infineon-latest/core-lib/ |
| D | README.md | 37 …* `CY_SYSLIB_DIV_ROUND`: Calculates a / b with rounding to the nearest integer, a and b must have …
|
| D | RELEASE.md | 33 …* CY_SYSLIB_DIV_ROUND: Calculates a / b with rounding to the nearest integer, a and b must have th…
|
| /hal_infineon-latest/mtb-hal-cat1/source/ |
| D | cyhal_clock.c | 1490 …uint32_t fll_freq = CY_SYSLIB_DIV_ROUND((uint64_t)src_freq * (uint64_t)cfg.fllMult, (uint32_t)cfg.… in _cyhal_clock_set_enabled_fll() 1539 …uint32_t old_freq = CY_SYSLIB_DIV_ROUND((uint64_t)src_freq * (uint64_t)cfg.fllMult, (uint32_t)cfg.… in _cyhal_clock_set_frequency_fll() 1659 …uint32_t pll_freq = CY_SYSLIB_DIV_ROUND((uint64_t)src_freq * feedbackDiv, referenceDiv * outputDiv… in _cyhal_clock_set_enabled_pll() 1738 …uint32_t old_freq = CY_SYSLIB_DIV_ROUND((uint64_t)src_freq * feedbackDiv, referenceDiv * outputDiv… in _cyhal_clock_set_frequency_pll()
|
| D | cyhal_usb_dev.c | 275 freq = (uint32_t)CY_SYSLIB_DIV_ROUND(((uint64_t)freq * (uint64_t)pll_config.feedbackDiv), in _cyhal_usb_dev_get_pll_freq()
|