Home
last modified time | relevance | path

Searched refs:CPUSS_ROM_CTL_SLOW_WS_Pos (Results 1 – 3 of 3) sorted by relevance

/hal_infineon-latest/mtb-pdl-cat1/devices/COMPONENT_CAT1A/include/ip/
Dcyip_cpuss.h256 #define CPUSS_ROM_CTL_SLOW_WS_Pos 0UL macro
/hal_infineon-latest/mtb-pdl-cat1/devices/COMPONENT_CAT1C/include/ip/
Dcyip_cpuss.h450 #define CPUSS_ROM_CTL_SLOW_WS_Pos 0UL macro
/hal_infineon-latest/mtb-pdl-cat1/devices/COMPONENT_CAT1A/include/
Dtviibe_remaps.h1381 #define CPUSS_ROM_CTL_SLOW_WS_Pos CPUSS_V2_ROM_CTL_SLOW_WS_Pos … macro