Searched refs:DR_REG_SLCHOST_BASE (Results 1 – 7 of 7) sorted by relevance
23 #define HOST_SLCHOST_FUNC2_2_REG (DR_REG_SLCHOST_BASE + 0x20)31 #define HOST_SLCHOST_GPIO_STATUS0_REG (DR_REG_SLCHOST_BASE + 0x34)39 #define HOST_SLCHOST_GPIO_STATUS1_REG (DR_REG_SLCHOST_BASE + 0x38)47 #define HOST_SLCHOST_GPIO_IN0_REG (DR_REG_SLCHOST_BASE + 0x3C)55 #define HOST_SLCHOST_GPIO_IN1_REG (DR_REG_SLCHOST_BASE + 0x40)63 #define HOST_SLC0HOST_TOKEN_RDATA_REG (DR_REG_SLCHOST_BASE + 0x44)89 #define HOST_SLC0_HOST_PF_REG (DR_REG_SLCHOST_BASE + 0x48)97 #define HOST_SLC0HOST_INT_RAW_REG (DR_REG_SLCHOST_BASE + 0x50)255 #define HOST_SLC0HOST_INT_ST_REG (DR_REG_SLCHOST_BASE + 0x58)413 #define HOST_SLCHOST_PKT_LEN_REG (DR_REG_SLCHOST_BASE + 0x60)[all …]
26 #define DR_REG_SLCHOST_BASE 0x60015000 macro
19 #define HOST_SLCHOST_FUNC2_0_REG (DR_REG_SLCHOST_BASE + 0x10)27 #define HOST_SLCHOST_FUNC2_1_REG (DR_REG_SLCHOST_BASE + 0x14)35 #define HOST_SLCHOST_FUNC2_2_REG (DR_REG_SLCHOST_BASE + 0x20)43 #define HOST_SLCHOST_GPIO_STATUS0_REG (DR_REG_SLCHOST_BASE + 0x34)51 #define HOST_SLCHOST_GPIO_STATUS1_REG (DR_REG_SLCHOST_BASE + 0x38)59 #define HOST_SLCHOST_GPIO_IN0_REG (DR_REG_SLCHOST_BASE + 0x3C)67 #define HOST_SLCHOST_GPIO_IN1_REG (DR_REG_SLCHOST_BASE + 0x40)75 #define HOST_SLC0HOST_TOKEN_RDATA_REG (DR_REG_SLCHOST_BASE + 0x44)101 #define HOST_SLC0_HOST_PF_REG (DR_REG_SLCHOST_BASE + 0x48)109 #define HOST_SLC1_HOST_PF_REG (DR_REG_SLCHOST_BASE + 0x4C)[all …]
33 #define DR_REG_SLCHOST_BASE 0x3ff55000 macro
17 #define SLCHOST_FUNC2_0_REG (DR_REG_SLCHOST_BASE + 0x10)29 #define SLCHOST_FUNC2_1_REG (DR_REG_SLCHOST_BASE + 0x14)41 #define SLCHOST_FUNC2_2_REG (DR_REG_SLCHOST_BASE + 0x20)53 #define SLCHOST_GPIO_STATUS0_REG (DR_REG_SLCHOST_BASE + 0x34)65 #define SLCHOST_GPIO_STATUS1_REG (DR_REG_SLCHOST_BASE + 0x38)77 #define SLCHOST_GPIO_IN0_REG (DR_REG_SLCHOST_BASE + 0x3c)89 #define SLCHOST_GPIO_IN1_REG (DR_REG_SLCHOST_BASE + 0x40)101 #define SLCHOST_SLC0HOST_TOKEN_RDATA_REG (DR_REG_SLCHOST_BASE + 0x44)134 #define SLCHOST_SLC0_HOST_PF_REG (DR_REG_SLCHOST_BASE + 0x48)146 #define SLCHOST_SLC1_HOST_PF_REG (DR_REG_SLCHOST_BASE + 0x4c)[all …]
36 #define DR_REG_SLCHOST_BASE 0x60018000 macro
41 #define DR_REG_SLCHOST_BASE 0x3f415000 macro