Searched refs:CACHE_BUS_IBUS0 (Results 1 – 15 of 15) sorted by relevance
22 #define CACHE_LL_DEFAULT_IBUS_MASK CACHE_BUS_IBUS048 mask |= CACHE_BUS_IBUS0; in cache_ll_l1_get_bus()52 mask |= (vaddr_end >= IRAM0_CACHE_ADDRESS_LOW) ? CACHE_BUS_IBUS0 : 0; in cache_ll_l1_get_bus()57 mask |= (vaddr_end >= IRAM0_CACHE_ADDRESS_LOW) ? CACHE_BUS_IBUS0 : 0; in cache_ll_l1_get_bus()63 mask |= (vaddr_end >= IRAM0_CACHE_ADDRESS_LOW) ? CACHE_BUS_IBUS0 : 0; in cache_ll_l1_get_bus()70 mask |= (vaddr_end >= IRAM0_CACHE_ADDRESS_LOW) ? CACHE_BUS_IBUS0 : 0; in cache_ll_l1_get_bus()93 ibus_mask |= (mask & CACHE_BUS_IBUS0) ? EXTMEM_PRO_ICACHE_MASK_IRAM0 : 0; in cache_ll_l1_enable_bus()117 ibus_mask |= (mask & CACHE_BUS_IBUS0) ? EXTMEM_PRO_ICACHE_MASK_IRAM0 : 0; in cache_ll_l1_disable_bus()
22 #define CACHE_LL_DEFAULT_IBUS_MASK CACHE_BUS_IBUS061 mask |= CACHE_BUS_IBUS0; //Both cores have their own IBUS0 in cache_ll_l1_get_bus()88 ibus_mask |= (mask & CACHE_BUS_IBUS0) ? EXTMEM_ICACHE_SHUT_CORE0_BUS : 0; in cache_ll_l1_enable_bus()90 ibus_mask |= (mask & CACHE_BUS_IBUS0) ? EXTMEM_ICACHE_SHUT_CORE1_BUS : 0; in cache_ll_l1_enable_bus()119 mask |= (!(ibus_mask & EXTMEM_ICACHE_SHUT_CORE0_BUS)) ? CACHE_BUS_IBUS0 : 0; in cache_ll_l1_get_enabled_bus()121 mask |= (!(ibus_mask & EXTMEM_ICACHE_SHUT_CORE1_BUS)) ? CACHE_BUS_IBUS0 : 0; in cache_ll_l1_get_enabled_bus()149 ibus_mask |= (mask & CACHE_BUS_IBUS0) ? EXTMEM_ICACHE_SHUT_CORE0_BUS : 0; in cache_ll_l1_disable_bus()151 ibus_mask |= (mask & CACHE_BUS_IBUS0) ? EXTMEM_ICACHE_SHUT_CORE1_BUS : 0; in cache_ll_l1_disable_bus()
49 mask |= CACHE_BUS_IBUS0; in cache_ll_l1_get_bus()82 bus_mask |= (mask & CACHE_BUS_IBUS0) ? DPORT_PRO_CACHE_MASK_IRAM0 : 0; in cache_ll_l1_enable_bus()91 bus_mask |= (mask & CACHE_BUS_IBUS0) ? DPORT_APP_CACHE_MASK_IRAM0 : 0; in cache_ll_l1_enable_bus()116 mask |= (!(bus_mask & DPORT_PRO_CACHE_MASK_IRAM0)) ? CACHE_BUS_IBUS0 : 0; in cache_ll_l1_get_enabled_bus()124 mask |= (!(bus_mask & DPORT_APP_CACHE_MASK_IRAM0)) ? CACHE_BUS_IBUS0 : 0; in cache_ll_l1_get_enabled_bus()149 bus_mask |= (mask & CACHE_BUS_IBUS0) ? DPORT_PRO_CACHE_MASK_IRAM0 : 0; in cache_ll_l1_disable_bus()158 bus_mask |= (mask & CACHE_BUS_IBUS0) ? DPORT_APP_CACHE_MASK_IRAM0 : 0; in cache_ll_l1_disable_bus()
21 #define CACHE_LL_DEFAULT_IBUS_MASK CACHE_BUS_IBUS049 mask |= CACHE_BUS_IBUS0 | CACHE_BUS_DBUS0; in cache_ll_l1_get_bus()73 ibus_mask |= (mask & CACHE_BUS_IBUS0) ? CACHE_L1_CACHE_SHUT_BUS0 : 0; in cache_ll_l1_enable_bus()95 ibus_mask |= (mask & CACHE_BUS_IBUS0) ? CACHE_L1_CACHE_SHUT_BUS0 : 0; in cache_ll_l1_disable_bus()
21 #define CACHE_LL_DEFAULT_IBUS_MASK CACHE_BUS_IBUS049 mask |= CACHE_BUS_IBUS0 | CACHE_BUS_DBUS0; in cache_ll_l1_get_bus()73 ibus_mask |= (mask & CACHE_BUS_IBUS0) ? EXTMEM_L1_CACHE_SHUT_IBUS : 0; in cache_ll_l1_enable_bus()95 ibus_mask |= (mask & CACHE_BUS_IBUS0) ? EXTMEM_L1_CACHE_SHUT_IBUS : 0; in cache_ll_l1_disable_bus()
21 #define CACHE_LL_DEFAULT_IBUS_MASK CACHE_BUS_IBUS058 mask |= CACHE_BUS_IBUS0; in cache_ll_l1_get_bus()84 ibus_mask |= (mask & CACHE_BUS_IBUS0) ? EXTMEM_ICACHE_SHUT_IBUS : 0; in cache_ll_l1_enable_bus()106 ibus_mask |= (mask & CACHE_BUS_IBUS0) ? EXTMEM_ICACHE_SHUT_IBUS : 0; in cache_ll_l1_disable_bus()
21 #define CACHE_LL_DEFAULT_IBUS_MASK CACHE_BUS_IBUS057 mask |= CACHE_BUS_IBUS0; in cache_ll_l1_get_bus()83 ibus_mask |= (mask & CACHE_BUS_IBUS0) ? EXTMEM_ICACHE_SHUT_IBUS : 0; in cache_ll_l1_enable_bus()105 ibus_mask |= (mask & CACHE_BUS_IBUS0) ? EXTMEM_ICACHE_SHUT_IBUS : 0; in cache_ll_l1_disable_bus()
21 .bus_id = CACHE_BUS_IBUS0 | CACHE_BUS_DBUS0,
22 .bus_id = CACHE_BUS_IBUS0 | CACHE_BUS_DBUS0,
29 CACHE_BUS_IBUS0 = BIT(0), enumerator
22 .bus_id = CACHE_BUS_IBUS0,