Home
last modified time | relevance | path

Searched refs:REG_AFEC1_CHER (Results 1 – 5 of 5) sorted by relevance

/hal_atmel-latest/asf/sam/include/sam4e/instance/
Dafec1.h40 #define REG_AFEC1_CHER (0x400B4014U) /**< \brief (AFEC1) Channel Enable Register */ macro
73 #define REG_AFEC1_CHER (*(WoReg*)0x400B4014U) /**< \brief (AFEC1) Channel Enable Register */ macro
/hal_atmel-latest/asf/sam/include/samv71/instance/
Dafec1.h42 #define REG_AFEC1_CHER (0x40064014) /**< (AFEC1) AFEC Channel Enable Register */ macro
75 #define REG_AFEC1_CHER (*(__O uint32_t*)0x40064014U) /**< (AFEC1) AFEC Channel Enable Reg… macro
/hal_atmel-latest/asf/sam/include/same70/instance/
Dafec1.h42 #define REG_AFEC1_CHER (0x40064014) /**< (AFEC1) AFEC Channel Enable Register */ macro
74 #define REG_AFEC1_CHER (*(__O uint32_t*)0x40064014U) /**< (AFEC1) AFEC Channel Enable Reg… macro
/hal_atmel-latest/asf/sam/include/samv71b/instance/
Dafec1.h42 #define REG_AFEC1_CHER (0x40064014) /**< (AFEC1) AFEC Channel Enable Register */ macro
74 #define REG_AFEC1_CHER (*(__O uint32_t*)0x40064014U) /**< (AFEC1) AFEC Channel Enable Reg… macro
/hal_atmel-latest/asf/sam/include/same70b/instance/
Dafec1.h42 #define REG_AFEC1_CHER (0x40064014) /**< (AFEC1) AFEC Channel Enable Register */ macro
74 #define REG_AFEC1_CHER (*(__O uint32_t*)0x40064014U) /**< (AFEC1) AFEC Channel Enable Reg… macro