Home
last modified time | relevance | path

Searched refs:MUX_PA05I_CCL_IN1 (Results 1 – 25 of 50) sorted by relevance

12

/hal_atmel-3.6.0/asf/sam0/include/samc20/pio/
Dsamc20e16a.h695 #define MUX_PA05I_CCL_IN1 _L_(8) macro
696 #define PINMUX_PA05I_CCL_IN1 ((PIN_PA05I_CCL_IN1 << 16) | MUX_PA05I_CCL_IN1)
Dsamc20e17a.h695 #define MUX_PA05I_CCL_IN1 _L_(8) macro
696 #define PINMUX_PA05I_CCL_IN1 ((PIN_PA05I_CCL_IN1 << 16) | MUX_PA05I_CCL_IN1)
Dsamc20e15a.h695 #define MUX_PA05I_CCL_IN1 _L_(8) macro
696 #define PINMUX_PA05I_CCL_IN1 ((PIN_PA05I_CCL_IN1 << 16) | MUX_PA05I_CCL_IN1)
Dsamc20e18a.h695 #define MUX_PA05I_CCL_IN1 _L_(8) macro
696 #define PINMUX_PA05I_CCL_IN1 ((PIN_PA05I_CCL_IN1 << 16) | MUX_PA05I_CCL_IN1)
Dsamc20g16a.h921 #define MUX_PA05I_CCL_IN1 _L_(8) macro
922 #define PINMUX_PA05I_CCL_IN1 ((PIN_PA05I_CCL_IN1 << 16) | MUX_PA05I_CCL_IN1)
Dsamc20g17a.h921 #define MUX_PA05I_CCL_IN1 _L_(8) macro
922 #define PINMUX_PA05I_CCL_IN1 ((PIN_PA05I_CCL_IN1 << 16) | MUX_PA05I_CCL_IN1)
Dsamc20g18a.h921 #define MUX_PA05I_CCL_IN1 _L_(8) macro
922 #define PINMUX_PA05I_CCL_IN1 ((PIN_PA05I_CCL_IN1 << 16) | MUX_PA05I_CCL_IN1)
Dsamc20j17au.h1011 #define MUX_PA05I_CCL_IN1 _L_(8) macro
1012 #define PINMUX_PA05I_CCL_IN1 ((PIN_PA05I_CCL_IN1 << 16) | MUX_PA05I_CCL_IN1)
Dsamc20j18au.h1011 #define MUX_PA05I_CCL_IN1 _L_(8) macro
1012 #define PINMUX_PA05I_CCL_IN1 ((PIN_PA05I_CCL_IN1 << 16) | MUX_PA05I_CCL_IN1)
/hal_atmel-3.6.0/asf/sam0/include/samc21/pio/
Dsamc21e15a.h735 #define MUX_PA05I_CCL_IN1 _L_(8) macro
736 #define PINMUX_PA05I_CCL_IN1 ((PIN_PA05I_CCL_IN1 << 16) | MUX_PA05I_CCL_IN1)
Dsamc21e16a.h735 #define MUX_PA05I_CCL_IN1 _L_(8) macro
736 #define PINMUX_PA05I_CCL_IN1 ((PIN_PA05I_CCL_IN1 << 16) | MUX_PA05I_CCL_IN1)
Dsamc21e17a.h735 #define MUX_PA05I_CCL_IN1 _L_(8) macro
736 #define PINMUX_PA05I_CCL_IN1 ((PIN_PA05I_CCL_IN1 << 16) | MUX_PA05I_CCL_IN1)
Dsamc21e18a.h735 #define MUX_PA05I_CCL_IN1 _L_(8) macro
736 #define PINMUX_PA05I_CCL_IN1 ((PIN_PA05I_CCL_IN1 << 16) | MUX_PA05I_CCL_IN1)
/hal_atmel-3.6.0/asf/sam0/include/saml21/pio/
Dsaml21e15b.h709 #define MUX_PA05I_CCL_IN1 _L_(8) macro
710 #define PINMUX_PA05I_CCL_IN1 ((PIN_PA05I_CCL_IN1 << 16) | MUX_PA05I_CCL_IN1)
Dsaml21e16b.h709 #define MUX_PA05I_CCL_IN1 _L_(8) macro
710 #define PINMUX_PA05I_CCL_IN1 ((PIN_PA05I_CCL_IN1 << 16) | MUX_PA05I_CCL_IN1)
Dsaml21e17b.h709 #define MUX_PA05I_CCL_IN1 _L_(8) macro
710 #define PINMUX_PA05I_CCL_IN1 ((PIN_PA05I_CCL_IN1 << 16) | MUX_PA05I_CCL_IN1)
Dsaml21e18b.h709 #define MUX_PA05I_CCL_IN1 _L_(8) macro
710 #define PINMUX_PA05I_CCL_IN1 ((PIN_PA05I_CCL_IN1 << 16) | MUX_PA05I_CCL_IN1)
Dsaml21g16b.h974 #define MUX_PA05I_CCL_IN1 _L_(8) macro
975 #define PINMUX_PA05I_CCL_IN1 ((PIN_PA05I_CCL_IN1 << 16) | MUX_PA05I_CCL_IN1)
Dsaml21g17b.h974 #define MUX_PA05I_CCL_IN1 _L_(8) macro
975 #define PINMUX_PA05I_CCL_IN1 ((PIN_PA05I_CCL_IN1 << 16) | MUX_PA05I_CCL_IN1)
Dsaml21g18b.h974 #define MUX_PA05I_CCL_IN1 _L_(8) macro
975 #define PINMUX_PA05I_CCL_IN1 ((PIN_PA05I_CCL_IN1 << 16) | MUX_PA05I_CCL_IN1)
/hal_atmel-3.6.0/asf/sam0/include/samr34/pio/
Dsamr34j16b.h936 #define MUX_PA05I_CCL_IN1 _L_(8) macro
937 #define PINMUX_PA05I_CCL_IN1 ((PIN_PA05I_CCL_IN1 << 16) | MUX_PA05I_CCL_IN1)
Dsamr34j17b.h936 #define MUX_PA05I_CCL_IN1 _L_(8) macro
937 #define PINMUX_PA05I_CCL_IN1 ((PIN_PA05I_CCL_IN1 << 16) | MUX_PA05I_CCL_IN1)
Dsamr34j18b.h936 #define MUX_PA05I_CCL_IN1 _L_(8) macro
937 #define PINMUX_PA05I_CCL_IN1 ((PIN_PA05I_CCL_IN1 << 16) | MUX_PA05I_CCL_IN1)
/hal_atmel-3.6.0/asf/sam0/include/samr35/pio/
Dsamr35j17b.h923 #define MUX_PA05I_CCL_IN1 _L_(8) macro
924 #define PINMUX_PA05I_CCL_IN1 ((PIN_PA05I_CCL_IN1 << 16) | MUX_PA05I_CCL_IN1)
Dsamr35j18b.h923 #define MUX_PA05I_CCL_IN1 _L_(8) macro
924 #define PINMUX_PA05I_CCL_IN1 ((PIN_PA05I_CCL_IN1 << 16) | MUX_PA05I_CCL_IN1)

12