Home
last modified time | relevance | path

Searched refs:clk_ctrl (Results 1 – 3 of 3) sorted by relevance

/Zephyr-Core-3.7.0/drivers/timer/
Dstm32_lptim_timer.c49 static const struct device *const clk_ctrl = DEVICE_DT_GET(STM32_CLOCK_CONTROL_NODE); variable
247 clock_control_off(clk_ctrl, (clock_control_subsys_t) &lptim_clk[0]); in sys_clock_set_timeout()
262 clock_control_off(clk_ctrl, (clock_control_subsys_t) &lptim_clk[0]); in sys_clock_set_timeout()
271 err = clock_control_on(clk_ctrl, (clock_control_subsys_t) &lptim_clk[0]); in sys_clock_set_timeout()
410 if (!device_is_ready(clk_ctrl)) { in sys_clock_driver_init()
415 err = clock_control_on(clk_ctrl, (clock_control_subsys_t) &lptim_clk[0]); in sys_clock_driver_init()
425 err = clock_control_configure(clk_ctrl, in sys_clock_driver_init()
433 err = clock_control_get_rate(clk_ctrl, (clock_control_subsys_t) &lptim_clk[1], in sys_clock_driver_init()
572 if (clock_control_get_status(clk_ctrl, in stm32_clock_control_standby_exit()
/Zephyr-Core-3.7.0/drivers/crypto/
Dcrypto_mchp_xec_symcr.c121 struct mchp_xec_pcr_clk_ctrl clk_ctrl; member
503 ret = clock_control_on(cfg->clk_dev, (clock_control_subsys_t *)&cfg->clk_ctrl); in xec_symcr_init()
535 .clk_ctrl = { \
/Zephyr-Core-3.7.0/drivers/interrupt_controller/
Dintc_mchp_ecia_xec.c62 struct mchp_xec_pcr_clk_ctrl clk_ctrl; member
525 (clock_control_subsys_t)&cfg->clk_ctrl); in xec_ecia_init()
607 .clk_ctrl = {