Home
last modified time | relevance | path

Searched refs:V (Results 1 – 25 of 406) sorted by relevance

12345678910>>...17

/Zephyr-Core-3.5.0/samples/sensor/ina219/
DREADME.rst21 The supply voltage of the INA219 can be in the 3V to 5.5V range.
22 The common mode voltage of the measured bus can be in the 0V to 26V range.
34 When monitoring a 3.3 V bus with a 0.1 Ohm shunt resistor
39 Shunt: 0.001570 [V] -- Bus: 3.224000 [V] -- Power: 0.504000 [W] -- Current: 0.157000 [A]
46 Shunt: -0.001560 [V] -- Bus: 3.224000 [V] -- Power: 0.502000 [W] -- Current: -0.156000 [A]
/Zephyr-Core-3.5.0/samples/shields/npm1300_ek/doc/
Dindex.rst49 1.000 V
50 1.100 V
62 # set BUCK2 voltage to exactly 2V
63 regulator vset BUCK2 2V
66 1.800 V
67 # set BUCK1 voltage to a value between 2.35V and 2.45V
68 regulator set BUCK1 2.35V 2.45V
71 2.400 V
/Zephyr-Core-3.5.0/boards/riscv/m2gl025_miv/support/
Dm2gl025_miv.resc1 :name: Mi-V
2 :description: This script is prepared to run Zephyr on a Mi-V RISC-V board.
4 $name?="Mi-V"
/Zephyr-Core-3.5.0/boards/riscv/niosv_g/doc/
Dindex.rst9 niosv_g board is based on Intel FPGA Design Store Nios® V/g Hello World Example Design system and t…
13 Nios® V/g Processor Intel® FPGA IP
17 Nios® V/g hello world example design system
20 Prebuilt Nios® V/g hello world example design system is available in Intel FPGA Design store.
23 For example, Arria10 Nios® V/g processor example design system prebuilt files can be downloaded fro…
28 Create Nios® V/g processor example design system in FPGA
31 Please use Intel Quartus Programmer tool to program Nios® V/g processor based system into the FPGA …
33 In order to create the Nios® V/g processor inside the FPGA device, please download the generated .s…
44 top.sof is referring to Nios® V/m processor based system SRAM Object File.
49 …inkable Format .elf file, please use the niosv-download command within Nios V Command Shell enviro…
[all …]
/Zephyr-Core-3.5.0/boards/riscv/niosv_m/doc/
Dindex.rst9 niosv_m board is based on Intel FPGA Design Store Nios® V/m Hello World Example Design system and t…
13 Nios® V/m Processor Intel® FPGA IP
17 Nios® V/m hello world example design system
20 Prebuilt Nios® V/m hello world example design system is available in Intel FPGA Design store.
23 For example, Arria10 Nios® V/m processor example design system prebuilt files can be downloaded fro…
28 Create Nios® V/m processor example design system in FPGA
31 Please use Intel Quartus Programmer tool to program Nios® V/m processor based system into the FPGA …
33 In order to create the Nios® V/m processor inside the FPGA device, please download the generated .s…
44 top.sof is referring to Nios® V/m processor based system SRAM Object File.
49 …inkable Format .elf file, please use the niosv-download command within Nios V Command Shell enviro…
[all …]
/Zephyr-Core-3.5.0/boards/riscv/sparkfun_red_v_things_plus/doc/
Dindex.rst3 SparkFun RED-V Things Plus
9 The SparkFun RED-V Things Plus is a development board with
10 a SiFive FE310-G002 RISC-V SoC.
14 :alt: SparkFun RED-V Things Plus board
16 For more information about the SparkFun RED-V Things Plus and SiFive FE310-G002:
18 - `SparkFun RED-V Things Plus Website`_
38 The SparkFun RED-V Things Plus uses Segger J-Link OB for flashing and debugging.
57 .. _SparkFun RED-V Things Plus Website:
/Zephyr-Core-3.5.0/drivers/serial/
DKconfig.miv1 # Mi-V UART configuration option
7 bool "Mi-V serial driver"
12 This option enables the Mi-V serial driver.
/Zephyr-Core-3.5.0/soc/arm/st_stm32/common/
DKconfig.soc36 bool "SMPS 1.8V supplies LDO (no external supply)"
40 bool "SMPS 2.5V supplies LDO (no external supply)"
44 bool "External SMPS 1.8V supply, supplies LDO"
48 bool "External SMPS 2.5V supply, supplies LDO"
52 bool "External SMPS 1.8V supply and bypass"
56 bool "External SMPS 2.5V supply and bypass"
/Zephyr-Core-3.5.0/samples/sensor/ccs811/
DREADME.rst47 Voltage: 0.000000V; Current: 0.000000A
52 Voltage: 0.000000V; Current: 0.000000A
60 Voltage: 0.677040V; Current: 0.000014A
65 Voltage: 0.675428V; Current: 0.000014A
70 Voltage: 0.677040V; Current: 0.000014A
75 Voltage: 0.677040V; Current: 0.000014A
80 Voltage: 0.677040V; Current: 0.000014A
85 Voltage: 0.677040V; Current: 0.000014A
/Zephyr-Core-3.5.0/soc/nios2/nios2f-zephyr/cpu/
Dghrd_10m50da.qsf180 set_instance_assignment -name IO_STANDARD "DIFFERENTIAL 1.5-V SSTL" -to clk_ddr3_100_p
181 set_instance_assignment -name IO_STANDARD "2.5 V" -to clk_50_max10
182 set_instance_assignment -name IO_STANDARD "2.5 V" -to clk_25_max10
184 set_instance_assignment -name IO_STANDARD "2.5 V" -to clk_10_adc
185 set_instance_assignment -name IO_STANDARD "3.3-V LVCMOS" -to fpga_resetn
186 set_instance_assignment -name IO_STANDARD "1.5 V" -to user_led[0]
187 set_instance_assignment -name IO_STANDARD "1.5 V" -to user_led[1]
188 set_instance_assignment -name IO_STANDARD "1.5 V" -to user_led[2]
189 set_instance_assignment -name IO_STANDARD "1.5 V" -to user_led[3]
190 set_instance_assignment -name IO_STANDARD "1.5 V" -to user_led[4]
[all …]
/Zephyr-Core-3.5.0/samples/sensor/max17262/
DREADME.rst50 V: 3.626406 V; I: -3.437500 mA; T: 28.011718 °C
51 V: 3.626406 V; I: -3.437500 mA; T: 28.011718 °C
52 V: 3.626406 V; I: -3.437500 mA; T: 28.011718 °C
/Zephyr-Core-3.5.0/boards/shields/arduino_uno_click/
Darduino_uno_click.overlay19 /* +3.3V */
27 /* +5V */
42 /* +3.3V */
50 /* +5V */
/Zephyr-Core-3.5.0/boards/arm/cyclonev_socdk/
DKconfig.board4 # Cyclone V SoC development kit configuration option
7 bool "Intel Cyclone V Development Kit"
/Zephyr-Core-3.5.0/soc/riscv/riscv-privileged/miv/
DKconfig.series7 bool "Microchip Mi-V implementation"
11 Enable support for Microchip Mi-V
DKconfig.soc7 prompt "Microchip Mi-V system implementation"
11 bool "Microchip Mi-V system implementation"
/Zephyr-Core-3.5.0/boards/shields/ftdi_vm800c/doc/
Dindex.rst56 | | 3.3V | POWER +3.3V |
58 | | 5V | POWER +5.0V or +3.3V |
/Zephyr-Core-3.5.0/soc/riscv/riscv-privileged/neorv32/
DKconfig.soc10 # NEORV32 RISC-V ISA A extension implements only LR/SC, not AMO
26 bool "RISC-V ISA Extension \"C\""
29 Enable this if the NEORV32 CPU implementation supports the RISC-V ISA
/Zephyr-Core-3.5.0/boards/arm/olimex_stm32_h407/doc/
Dindex.rst76 | 1 | +3.3V | 11 | - |
78 | 2 | +3.3V | 12 | GND |
102 | 1 | +3.3V | - |
135 | 5V | VDD (5V) | N/A |
211 | 1 | +3.3V | 11 | PD8 |
227 | 9 | PD6 | 19 | +5V |
237 | 1 | +3.3V | 11 | PE8 |
253 | 9 | PE6 | 19 | +5V |
263 | 1 | +3.3V | 11 | PF8 |
279 | 9 | PF6 | 19 | +5V |
[all …]
/Zephyr-Core-3.5.0/boards/arm/olimex_stm32_e407/doc/
Dindex.rst80 | 1 | +3.3V | 11 | - |
82 | 2 | +3.3V | 12 | GND |
106 | 1 | +3.3V | - |
139 | 5V | VDD (5V) | N/A |
215 | 1 | +3.3V | 11 | PD8 |
231 | 9 | PD6 | 19 | +5V |
241 | 1 | +3.3V | 11 | PE8 |
257 | 9 | PE6/D5 | 19 | +5V |
267 | 1 | +3.3V | 11 | PF8/A3 |
283 | 9 | PF6/A1 | 19 | +5V |
[all …]
/Zephyr-Core-3.5.0/boards/riscv/icev_wireless/doc/
Dindex.rst3 ICE-V Wireless
9 The ICE-V Wireless is a combined ESP32C3 and iCE40 FPGA board.
11 See the `ICE-V Wireless Github Project`_ for details.
15 :alt: ICE-V Wireless
17 ICE-V Wireless
40 The ICE-V Wireless board configuration supports the following hardware
70 The ICE-V Wireless provides 1 row of reference, ESP32-C3, and iCE40 signals
77 :alt: ICE-V Wireless (Back)
79 ICE-V Wireless (Back)
81 The J3 pins are 4V, 3.3V, NRST, GPIO2, GPIO3, GPIO8, GPIO9, GPIO10, GPIO20,
[all …]
/Zephyr-Core-3.5.0/soc/riscv/riscv-privileged/virt/
DKconfig.soc5 prompt "QEMU RISC-V VirtIO Board"
9 bool "QEMU RISC-V VirtIO Board"
/Zephyr-Core-3.5.0/boards/riscv/it8xxx2_evb/support/
Dit8xxx2_evb.resc2 :description: This script is prepared to run Zephyr on a Mi-V RISC-V board.
/Zephyr-Core-3.5.0/samples/sensor/sgp40_sht4x/
DKconfig31 0 -> High power heater pulse -> ~200 mW @3.3V
32 1 -> Medium power heater pulse -> ~110 mW @3.3V
33 2 -> Low power heater pulse -> ~20 mW @3.3V
/Zephyr-Core-3.5.0/samples/drivers/adc/boards/
Dmimxrt685_evk_cm33.overlay23 * - Connect VREF_L to GND, and VREF_H to 1.8V (connect JP9 and JP10).
24 * - Connect LPADC0 CH0A signal to voltage between 0~1.8V (J30 pin 1)
25 * - Connect LPADC0 CH0B signal to voltage between 0~1.8V (J30 pin 2)
/Zephyr-Core-3.5.0/scripts/coccinelle/
Dint_ms_to_timeout.cocci105 expression V;
113 - V * MSEC_PER_SEC
114 + K_SECONDS(V)
119 - K_MSEC(V * MSEC_PER_SEC)
120 + K_SECONDS(V)
129 expression V;
135 | V * MSEC_PER_SEC
144 expression V;
150 | K_MSEC(V * MSEC_PER_SEC)
259 expression V;
[all …]

12345678910>>...17