/Zephyr-Core-3.5.0/include/zephyr/dt-bindings/clock/ |
D | stm32h5_clock.h | 71 #define STM32_CLOCK(val, mask, shift, reg) \ macro 89 #define USART1_SEL(val) STM32_CLOCK(val, 7, 0, CCIPR1_REG) 90 #define USART2_SEL(val) STM32_CLOCK(val, 7, 3, CCIPR1_REG) 91 #define USART3_SEL(val) STM32_CLOCK(val, 7, 6, CCIPR1_REG) 92 #define USART4_SEL(val) STM32_CLOCK(val, 7, 9, CCIPR1_REG) 93 #define USART5_SEL(val) STM32_CLOCK(val, 7, 12, CCIPR1_REG) 94 #define USART6_SEL(val) STM32_CLOCK(val, 7, 15, CCIPR1_REG) 95 #define USART7_SEL(val) STM32_CLOCK(val, 7, 18, CCIPR1_REG) 96 #define USART8_SEL(val) STM32_CLOCK(val, 7, 21, CCIPR1_REG) 97 #define USART9_SEL(val) STM32_CLOCK(val, 7, 24, CCIPR1_REG) [all …]
|
D | stm32u5_clock.h | 71 #define STM32_CLOCK(val, mask, shift, reg) \ macro 87 #define USART1_SEL(val) STM32_CLOCK(val, 3, 0, CCIPR1_REG) 88 #define USART2_SEL(val) STM32_CLOCK(val, 3, 2, CCIPR1_REG) 89 #define USART3_SEL(val) STM32_CLOCK(val, 3, 4, CCIPR1_REG) 90 #define USART4_SEL(val) STM32_CLOCK(val, 3, 6, CCIPR1_REG) 91 #define USART5_SEL(val) STM32_CLOCK(val, 3, 8, CCIPR1_REG) 92 #define I2C1_SEL(val) STM32_CLOCK(val, 3, 10, CCIPR1_REG) 93 #define I2C2_SEL(val) STM32_CLOCK(val, 3, 12, CCIPR1_REG) 94 #define I2C4_SEL(val) STM32_CLOCK(val, 3, 14, CCIPR1_REG) 95 #define SPI2_SEL(val) STM32_CLOCK(val, 3, 16, CCIPR1_REG) [all …]
|
D | stm32h7_clock.h | 80 #define STM32_CLOCK(val, mask, shift, reg) \ macro 97 #define FMC_SEL(val) STM32_CLOCK(val, 3, 0, D1CCIPR_REG) 98 #define QSPI_SEL(val) STM32_CLOCK(val, 3, 4, D1CCIPR_REG) 99 #define DSI_SEL(val) STM32_CLOCK(val, 1, 8, D1CCIPR_REG) 100 #define SDMMC_SEL(val) STM32_CLOCK(val, 1, 16, D1CCIPR_REG) 101 #define CKPER_SEL(val) STM32_CLOCK(val, 3, 28, D1CCIPR_REG) 103 #define OSPI_SEL(val) STM32_CLOCK(val, 3, 4, D1CCIPR_REG) 105 #define SAI1_SEL(val) STM32_CLOCK(val, 7, 0, D2CCIP1R_REG) 106 #define SAI23_SEL(val) STM32_CLOCK(val, 7, 6, D2CCIP1R_REG) 107 #define SPI123_SEL(val) STM32_CLOCK(val, 7, 12, D2CCIP1R_REG) [all …]
|
D | stm32l4_clock.h | 61 #define STM32_CLOCK(val, mask, shift, reg) \ macro 76 #define USART1_SEL(val) STM32_CLOCK(val, 3, 0, CCIPR_REG) 77 #define USART2_SEL(val) STM32_CLOCK(val, 3, 2, CCIPR_REG) 78 #define USART3_SEL(val) STM32_CLOCK(val, 3, 4, CCIPR_REG) 79 #define UART4_SEL(val) STM32_CLOCK(val, 3, 6, CCIPR_REG) 80 #define UART5_SEL(val) STM32_CLOCK(val, 3, 8, CCIPR_REG) 81 #define LPUART1_SEL(val) STM32_CLOCK(val, 3, 10, CCIPR_REG) 82 #define I2C1_SEL(val) STM32_CLOCK(val, 3, 12, CCIPR_REG) 83 #define I2C2_SEL(val) STM32_CLOCK(val, 3, 14, CCIPR_REG) 84 #define I2C3_SEL(val) STM32_CLOCK(val, 3, 16, CCIPR_REG) [all …]
|
D | stm32f7_clock.h | 61 #define STM32_CLOCK(val, mask, shift, reg) \ macro 75 #define I2S_SEL(val) STM32_CLOCK(val, 1, 23, CFGR_REG) 77 #define RTC_SEL(val) STM32_CLOCK(val, 3, 8, BDCR_REG) 85 #define USART1_SEL(val) STM32_CLOCK(val, 3, 0, DCKCFGR2_REG) 86 #define USART2_SEL(val) STM32_CLOCK(val, 3, 2, DCKCFGR2_REG) 87 #define USART3_SEL(val) STM32_CLOCK(val, 3, 4, DCKCFGR2_REG) 88 #define USART4_SEL(val) STM32_CLOCK(val, 3, 6, DCKCFGR2_REG) 89 #define USART5_SEL(val) STM32_CLOCK(val, 3, 8, DCKCFGR2_REG) 90 #define USART6_SEL(val) STM32_CLOCK(val, 3, 10, DCKCFGR2_REG) 91 #define USART7_SEL(val) STM32_CLOCK(val, 3, 12, DCKCFGR2_REG) [all …]
|
D | stm32f3_clock.h | 54 #define STM32_CLOCK(val, mask, shift, reg) \ macro 69 #define I2S_SEL(val) STM32_CLOCK(val, 1, 23, CFGR_REG) 71 #define USART1_SEL(val) STM32_CLOCK(val, 3, 0, CFGR3_REG) 72 #define I2C1_SEL(val) STM32_CLOCK(val, 1, 4, CFGR3_REG) 73 #define I2C2_SEL(val) STM32_CLOCK(val, 1, 5, CFGR3_REG) 74 #define I2C3_SEL(val) STM32_CLOCK(val, 1, 6, CFGR3_REG) 75 #define TIM1_SEL(val) STM32_CLOCK(val, 1, 8, CFGR3_REG) 76 #define TIM8_SEL(val) STM32_CLOCK(val, 1, 9, CFGR3_REG) 77 #define TIM15_SEL(val) STM32_CLOCK(val, 1, 10, CFGR3_REG) 78 #define TIM16_SEL(val) STM32_CLOCK(val, 1, 11, CFGR3_REG) [all …]
|
D | stm32g4_clock.h | 62 #define STM32_CLOCK(val, mask, shift, reg) \ macro 77 #define USART1_SEL(val) STM32_CLOCK(val, 3, 0, CCIPR_REG) 78 #define USART2_SEL(val) STM32_CLOCK(val, 3, 2, CCIPR_REG) 79 #define USART3_SEL(val) STM32_CLOCK(val, 3, 4, CCIPR_REG) 80 #define USART4_SEL(val) STM32_CLOCK(val, 3, 6, CCIPR_REG) 81 #define USART5_SEL(val) STM32_CLOCK(val, 3, 8, CCIPR_REG) 82 #define LPUART1_SEL(val) STM32_CLOCK(val, 3, 10, CCIPR_REG) 83 #define I2C1_SEL(val) STM32_CLOCK(val, 3, 12, CCIPR_REG) 84 #define I2C2_SEL(val) STM32_CLOCK(val, 3, 14, CCIPR_REG) 85 #define I2C3_SEL(val) STM32_CLOCK(val, 3, 16, CCIPR_REG) [all …]
|
D | stm32g0_clock.h | 59 #define STM32_CLOCK(val, mask, shift, reg) \ macro 74 #define USART1_SEL(val) STM32_CLOCK(val, 3, 0, CCIPR_REG) 75 #define USART2_SEL(val) STM32_CLOCK(val, 3, 2, CCIPR_REG) 76 #define USART3_SEL(val) STM32_CLOCK(val, 3, 4, CCIPR_REG) 77 #define CEC_SEL(val) STM32_CLOCK(val, 1, 6, CCIPR_REG) 78 #define LPUART2_SEL(val) STM32_CLOCK(val, 3, 8, CCIPR_REG) 79 #define LPUART1_SEL(val) STM32_CLOCK(val, 3, 10, CCIPR_REG) 80 #define I2C1_SEL(val) STM32_CLOCK(val, 3, 12, CCIPR_REG) 81 #define I2C2_I2S1_SEL(val) STM32_CLOCK(val, 3, 14, CCIPR_REG) 82 #define LPTIM1_SEL(val) STM32_CLOCK(val, 3, 18, CCIPR_REG) [all …]
|
D | stm32f410_clock.h | 15 #define CKDFSDM2A_SEL(val) STM32_CLOCK(val, 1, 14, DCKCFGR_REG) 16 #define CKDFSDM1A_SEL(val) STM32_CLOCK(val, 1, 15, DCKCFGR_REG) 17 #define SAI1A_SEL(val) STM32_CLOCK(val, 3, 20, DCKCFGR_REG) 18 #define SAI1B_SEL(val) STM32_CLOCK(val, 3, 22, DCKCFGR_REG) 19 #define I2S1_SEL(val) STM32_CLOCK(val, 3, 25, DCKCFGR_REG) 20 #define I2S2_SEL(val) STM32_CLOCK(val, 3, 27, DCKCFGR_REG) 21 #define CKDFSDM_SEL(val) STM32_CLOCK(val, 1, 31, DCKCFGR_REG) 24 #define I2CFMP1_SEL(val) STM32_CLOCK(val, 3, 22, DCKCFGR2_REG) 25 #define CK48M_SEL(val) STM32_CLOCK(val, 1, 27, DCKCFGR2_REG) 26 #define SDIO_SEL(val) STM32_CLOCK(val, 1, 28, DCKCFGR2_REG) [all …]
|
D | stm32wl_clock.h | 60 #define STM32_CLOCK(val, mask, shift, reg) \ macro 74 #define USART1_SEL(val) STM32_CLOCK(val, 3, 0, CCIPR_REG) 75 #define USART2_SEL(val) STM32_CLOCK(val, 3, 2, CCIPR_REG) 76 #define SPI2_SEL(val) STM32_CLOCK(val, 3, 8, CCIPR_REG) 77 #define LPUART1_SEL(val) STM32_CLOCK(val, 3, 10, CCIPR_REG) 78 #define I2C1_SEL(val) STM32_CLOCK(val, 3, 12, CCIPR_REG) 79 #define I2C2_SEL(val) STM32_CLOCK(val, 3, 14, CCIPR_REG) 80 #define I2C3_SEL(val) STM32_CLOCK(val, 3, 16, CCIPR_REG) 81 #define LPTIM1_SEL(val) STM32_CLOCK(val, 3, 18, CCIPR_REG) 82 #define LPTIM2_SEL(val) STM32_CLOCK(val, 3, 20, CCIPR_REG) [all …]
|
D | stm32wba_clock.h | 65 #define STM32_CLOCK(val, mask, shift, reg) \ macro 78 #define USART1_SEL(val) STM32_CLOCK(val, 3, 0, CCIPR1_REG) 79 #define USART2_SEL(val) STM32_CLOCK(val, 3, 2, CCIPR1_REG) 80 #define I2C1_SEL(val) STM32_CLOCK(val, 3, 10, CCIPR1_REG) 81 #define LPTIM2_SEL(val) STM32_CLOCK(val, 3, 18, CCIPR1_REG) 82 #define SPI1_SEL(val) STM32_CLOCK(val, 3, 20, CCIPR1_REG) 83 #define SYSTICK_SEL(val) STM32_CLOCK(val, 3, 22, CCIPR1_REG) 84 #define TIMIC_SEL(val) STM32_CLOCK(val, 1, 31, CCIPR1_REG) 86 #define RNG_SEL(val) STM32_CLOCK(val, 3, 12, CCIPR2_REG) 88 #define LPUART1_SEL(val) STM32_CLOCK(val, 3, 0, CCIPR3_REG) [all …]
|
D | stm32wb_clock.h | 62 #define STM32_CLOCK(val, mask, shift, reg) \ macro 79 #define USART1_SEL(val) STM32_CLOCK(val, 3, 0, CCIPR_REG) 80 #define LPUART1_SEL(val) STM32_CLOCK(val, 3, 10, CCIPR_REG) 81 #define I2C1_SEL(val) STM32_CLOCK(val, 3, 12, CCIPR_REG) 82 #define I2C3_SEL(val) STM32_CLOCK(val, 3, 16, CCIPR_REG) 83 #define LPTIM1_SEL(val) STM32_CLOCK(val, 3, 18, CCIPR_REG) 84 #define LPTIM2_SEL(val) STM32_CLOCK(val, 3, 20, CCIPR_REG) 85 #define SAI1_SEL(val) STM32_CLOCK(val, 3, 22, CCIPR_REG) 86 #define CLK48_SEL(val) STM32_CLOCK(val, 3, 26, CCIPR_REG) 87 #define ADC_SEL(val) STM32_CLOCK(val, 3, 28, CCIPR_REG) [all …]
|
D | stm32f427_clock.h | 14 #define CKDFSDM2A_SEL(val) STM32_CLOCK(val, 1, 14, DCKCFGR_REG) 15 #define CKDFSDM1A_SEL(val) STM32_CLOCK(val, 1, 15, DCKCFGR_REG) 16 #define SAI1A_SEL(val) STM32_CLOCK(val, 3, 20, DCKCFGR_REG) 17 #define SAI1B_SEL(val) STM32_CLOCK(val, 3, 22, DCKCFGR_REG) 18 #define CLK48M_SEL(val) STM32_CLOCK(val, 1, 27, DCKCFGR_REG) 19 #define SDMMC_SEL(val) STM32_CLOCK(val, 1, 28, DCKCFGR_REG) 20 #define DSI_SEL(val) STM32_CLOCK(val, 1, 29, DCKCFGR_REG)
|
D | stm32l0_clock.h | 54 #define STM32_CLOCK(val, mask, shift, reg) \ macro 68 #define USART1_SEL(val) STM32_CLOCK(val, 3, 0, CCIPR_REG) 69 #define USART2_SEL(val) STM32_CLOCK(val, 3, 2, CCIPR_REG) 70 #define LPUART1_SEL(val) STM32_CLOCK(val, 3, 10, CCIPR_REG) 71 #define I2C1_SEL(val) STM32_CLOCK(val, 3, 12, CCIPR_REG) 72 #define I2C3_SEL(val) STM32_CLOCK(val, 3, 16, CCIPR_REG) 73 #define LPTIM1_SEL(val) STM32_CLOCK(val, 3, 18, CCIPR_REG) 74 #define HSI48_SEL(val) STM32_CLOCK(val, 1, 26, CCIPR_REG) 76 #define RTC_SEL(val) STM32_CLOCK(val, 3, 16, CSR_REG)
|
D | stm32f0_clock.h | 54 #define STM32_CLOCK(val, mask, shift, reg) \ macro 68 #define USART1_SEL(val) STM32_CLOCK(val, 3, 0, CFGR3_REG) 69 #define I2C1_SEL(val) STM32_CLOCK(val, 1, 4, CFGR3_REG) 70 #define CEC_SEL(val) STM32_CLOCK(val, 1, 6, CFGR3_REG) 71 #define USB_SEL(val) STM32_CLOCK(val, 1, 7, CFGR3_REG) 72 #define USART2_SEL(val) STM32_CLOCK(val, 3, 16, CFGR3_REG) 73 #define USART3_SEL(val) STM32_CLOCK(val, 3, 18, CFGR3_REG) 75 #define RTC_SEL(val) STM32_CLOCK(val, 3, 8, BDCR_REG)
|
D | stm32c0_clock.h | 53 #define STM32_CLOCK(val, mask, shift, reg) \ macro 67 #define USART1_SEL(val) STM32_CLOCK(val, 3, 0, CCIPR_REG) 68 #define I2C1_SEL(val) STM32_CLOCK(val, 3, 12, CCIPR_REG) 69 #define I2C2_I2S1_SEL(val) STM32_CLOCK(val, 3, 14, CCIPR_REG) 70 #define ADC_SEL(val) STM32_CLOCK(val, 3, 30, CCIPR_REG) 72 #define RTC_SEL(val) STM32_CLOCK(val, 3, 8, CSR1_REG)
|
D | stm32f1_clock.h | 50 #define STM32_CLOCK(val, mask, shift, reg) \ macro 64 #define I2S2_SEL(val) STM32_CLOCK(val, 1, 17, CFGR2_REG) 65 #define I2S3_SEL(val) STM32_CLOCK(val, 1, 18, CFGR2_REG) 67 #define RTC_SEL(val) STM32_CLOCK(val, 3, 8, BDCR_REG)
|
D | stm32f4_clock.h | 62 #define STM32_CLOCK(val, mask, shift, reg) \ macro 75 #define I2S_SEL(val) STM32_CLOCK(val, 1, 23, CFGR_REG) 77 #define RTC_SEL(val) STM32_CLOCK(val, 3, 8, BDCR_REG)
|
D | stm32l1_clock.h | 49 #define STM32_CLOCK(val, mask, shift, reg) \ macro 58 #define RTC_SEL(val) STM32_CLOCK(val, 3, 16, CSR_REG)
|