1 /** 2 ****************************************************************************** 3 * @file stm32wba50xx.h 4 * @author MCD Application Team 5 * @brief CMSIS STM32WBA50xx Device Peripheral Access Layer Header File. 6 * 7 * This file contains: 8 * - Data structures and the address mapping for all peripherals 9 * - Peripheral's registers declarations and bits definition 10 * - Macros to access peripheral's registers hardware 11 * 12 ****************************************************************************** 13 * @attention 14 * 15 * Copyright (c) 2022 STMicroelectronics. 16 * All rights reserved. 17 * 18 * This software is licensed under terms that can be found in the LICENSE file 19 * in the root directory of this software component. 20 * If no LICENSE file comes with this software, it is provided AS-IS. 21 * 22 ****************************************************************************** 23 */ 24 #ifndef STM32WBA50xx_H 25 #define STM32WBA50xx_H 26 27 #ifdef __cplusplus 28 extern "C" { 29 #endif 30 31 /** @addtogroup ST 32 * @{ 33 */ 34 35 /** @addtogroup STM32WBA50xx 36 * @{ 37 */ 38 39 /** @addtogroup Configuration_of_CMSIS 40 * @{ 41 */ 42 43 /* =========================================================================================================================== */ 44 /* ================ Interrupt Number Definition ================ */ 45 /* =========================================================================================================================== */ 46 typedef enum 47 { 48 /* ======================================= ARM Cortex-M33 Specific Interrupt Numbers ======================================= */ 49 Reset_IRQn = -15, /*!< -15 Reset Vector, invoked on Power up and warm reset */ 50 NonMaskableInt_IRQn = -14, /*!< -14 Non maskable Interrupt, cannot be stopped or preempted */ 51 HardFault_IRQn = -13, /*!< -13 Hard Fault, all classes of Fault */ 52 MemoryManagement_IRQn = -12, /*!< -12 Memory Management, MPU mismatch, including Access Violation 53 and No Match */ 54 BusFault_IRQn = -11, /*!< -11 Bus Fault, Pre-Fetch-, Memory Access Fault, other address/memory 55 related Fault */ 56 UsageFault_IRQn = -10, /*!< -10 Usage Fault, i.e. Undef Instruction, Illegal State Transition */ 57 SecureFault_IRQn = -9, /*!< -9 Secure Fault */ 58 SVCall_IRQn = -5, /*!< -5 System Service Call via SVC instruction */ 59 DebugMonitor_IRQn = -4, /*!< -4 Debug Monitor */ 60 PendSV_IRQn = -2, /*!< -2 Pendable request for system service */ 61 SysTick_IRQn = -1, /*!< -1 System Tick Timer */ 62 63 /* =========================================== STM32WBA50xx Specific Interrupt Numbers ====================================== */ 64 WWDG_IRQn = 0, /*!< Window WatchDog interrupt */ 65 PVD_IRQn = 1, /*!< PVD through EXTI Line detection Interrupt */ 66 RTC_IRQn = 2, /*!< RTC non-secure interrupt */ 67 TAMP_IRQn = 4, /*!< Tamper global interrupt */ 68 RAMCFG_IRQn = 5, /*!< RAMCFG global interrupt */ 69 FLASH_IRQn = 6, /*!< FLASH non-secure global interrupt */ 70 RCC_IRQn = 9, /*!< RCC non secure global interrupt */ 71 EXTI0_IRQn = 11, /*!< EXTI Line0 interrupt */ 72 EXTI1_IRQn = 12, /*!< EXTI Line1 interrupt */ 73 EXTI2_IRQn = 13, /*!< EXTI Line2 interrupt */ 74 EXTI3_IRQn = 14, /*!< EXTI Line3 interrupt */ 75 EXTI4_IRQn = 15, /*!< EXTI Line4 interrupt */ 76 EXTI5_IRQn = 16, /*!< EXTI Line5 interrupt */ 77 EXTI6_IRQn = 17, /*!< EXTI Line6 interrupt */ 78 EXTI7_IRQn = 18, /*!< EXTI Line7 interrupt */ 79 EXTI8_IRQn = 19, /*!< EXTI Line8 interrupt */ 80 EXTI9_IRQn = 20, /*!< EXTI Line9 interrupt */ 81 EXTI10_IRQn = 21, /*!< EXTI Line10 interrupt */ 82 EXTI11_IRQn = 22, /*!< EXTI Line11 interrupt */ 83 EXTI12_IRQn = 23, /*!< EXTI Line12 interrupt */ 84 EXTI13_IRQn = 24, /*!< EXTI Line13 interrupt */ 85 EXTI14_IRQn = 25, /*!< EXTI Line14 interrupt */ 86 EXTI15_IRQn = 26, /*!< EXTI Line15 interrupt */ 87 IWDG_IRQn = 27, /*!< IWDG global interrupt */ 88 GPDMA1_Channel0_IRQn = 29, /*!< GPDMA1 Channel 0 global interrupt */ 89 GPDMA1_Channel1_IRQn = 30, /*!< GPDMA1 Channel 1 global interrupt */ 90 GPDMA1_Channel2_IRQn = 31, /*!< GPDMA1 Channel 2 global interrupt */ 91 GPDMA1_Channel3_IRQn = 32, /*!< GPDMA1 Channel 3 global interrupt */ 92 GPDMA1_Channel4_IRQn = 33, /*!< GPDMA1 Channel 4 global interrupt */ 93 GPDMA1_Channel5_IRQn = 34, /*!< GPDMA1 Channel 5 global interrupt */ 94 GPDMA1_Channel6_IRQn = 35, /*!< GPDMA1 Channel 6 global interrupt */ 95 GPDMA1_Channel7_IRQn = 36, /*!< GPDMA1 Channel 7 global interrupt */ 96 TIM1_BRK_IRQn = 37, /*!< TIM1 Break interrupt */ 97 TIM1_UP_IRQn = 38, /*!< TIM1 Update interrupt */ 98 TIM1_TRG_COM_IRQn = 39, /*!< TIM1 Trigger and Commutation interrupt */ 99 TIM1_CC_IRQn = 40, /*!< TIM1 Capture Compare interrupt */ 100 TIM2_IRQn = 41, /*!< TIM2 global interrupt */ 101 USART1_IRQn = 46, /*!< USART1 global interrupt */ 102 LPUART1_IRQn = 48, /*!< LPUART1 global interrupt */ 103 LPTIM1_IRQn = 49, /*!< LPTIM1 global interrupt */ 104 TIM16_IRQn = 51, /*!< TIM16 global interrupt */ 105 I2C3_EV_IRQn = 54, /*!< I2C3 Event interrupt */ 106 I2C3_ER_IRQn = 55, /*!< I2C3 Error interrupt */ 107 TSC_IRQn = 57, /*!< Touch Sense Controller global interrupt */ 108 AES_IRQn = 58, /*!< AES global interrupt */ 109 RNG_IRQn = 59, /*!< RNG global interrupt */ 110 FPU_IRQn = 60, /*!< FPU global interrupt */ 111 HASH_IRQn = 61, /*!< HASH global interrupt */ 112 PKA_IRQn = 62, /*!< PKA global interrupt */ 113 SPI3_IRQn = 63, /*!< SPI3 global interrupt */ 114 ICACHE_IRQn = 64, /*!< Instruction cache global interrupt */ 115 ADC4_IRQn = 65, /*!< ADC4 global interrupt */ 116 RADIO_IRQn = 66, /*!< 2.4GHz RADIO global interrupt */ 117 WKUP_IRQn = 67, /*!< PWR global WKUP pin interrupt */ 118 HSEM_IRQn = 68, /*!< HSEM non-secure global interrupt */ 119 } IRQn_Type; 120 121 122 /* =========================================================================================================================== */ 123 /* ================ Processor and Core Peripheral Section ================ */ 124 /* =========================================================================================================================== */ 125 /* ------- Start of section using anonymous unions and disabling warnings ------- */ 126 #if defined (__CC_ARM) 127 #pragma push 128 #pragma anon_unions 129 #elif defined (__ICCARM__) 130 #pragma language=extended 131 #elif defined(__ARMCC_VERSION) && (__ARMCC_VERSION >= 6010050) 132 #pragma clang diagnostic push 133 #pragma clang diagnostic ignored "-Wc11-extensions" 134 #pragma clang diagnostic ignored "-Wreserved-id-macro" 135 #elif defined (__GNUC__) 136 /* anonymous unions are enabled by default */ 137 #elif defined (__TMS470__) 138 /* anonymous unions are enabled by default */ 139 #elif defined (__TASKING__) 140 #pragma warning 586 141 #elif defined (__CSMC__) 142 /* anonymous unions are enabled by default */ 143 #else 144 #warning Not supported compiler type 145 #endif 146 147 /* -------- Configuration of the STM32WBAxx System On Chip ------ */ 148 149 /* -------- Configuration of the Cortex-M33 Processor and Core Peripherals ------ */ 150 #define __CM33_REV 0x0000U /* Core revision r0p1 */ 151 #define __SAUREGION_PRESENT 1U /* SAU regions present */ 152 #define __MPU_PRESENT 1U /* MPU present */ 153 #define __VTOR_PRESENT 1U /* VTOR present */ 154 #define __NVIC_PRIO_BITS 4U /* Number of Bits used for Priority Levels */ 155 #define __Vendor_SysTickConfig 0U /* Set to 1 if different SysTick Config is used */ 156 #define __FPU_PRESENT 1U /* FPU present */ 157 #define __DSP_PRESENT 1U /* DSP extension present */ 158 159 /** @} */ /* End of group Configuration_of_CMSIS */ 160 161 #include "core_cm33.h" /*!< ARM Cortex-M33 processor and core peripherals */ 162 #include "system_stm32wbaxx.h" /*!< system_stm32wbaxx System */ 163 164 165 /* =========================================================================================================================== */ 166 /* ================ Device Specific Peripheral Section ================ */ 167 /* =========================================================================================================================== */ 168 /** @addtogroup STM32WBAxx_peripherals 169 * @{ 170 */ 171 172 /** 173 * @brief Analog to Digital Converter (ADC) 174 */ 175 typedef struct 176 { 177 __IO uint32_t ISR; /*!< ADC interrupt and status register, Address offset: 0x00 */ 178 __IO uint32_t IER; /*!< ADC interrupt enable register, Address offset: 0x04 */ 179 __IO uint32_t CR; /*!< ADC control register, Address offset: 0x08 */ 180 __IO uint32_t CFGR1; /*!< ADC configuration register 1, Address offset: 0x0C */ 181 __IO uint32_t CFGR2; /*!< ADC configuration register 2, Address offset: 0x10 */ 182 __IO uint32_t SMPR; /*!< ADC sampling time register, Address offset: 0x14 */ 183 uint32_t RESERVED0[2]; /*!< Reserved, Address offset: 0x18-0x1C */ 184 __IO uint32_t AWD1TR; /*!< ADC analog watchdog 1 threshold register, Address offset: 0x20 */ 185 __IO uint32_t AWD2TR; /*!< ADC watchdog threshold register, Address offset: 0x24 */ 186 __IO uint32_t CHSELR; /*!< ADC channel select register, Address offset: 0x28 */ 187 __IO uint32_t AWD3TR; /*!< ADC watchdog threshold register, Address offset: 0x02C */ 188 uint32_t RESERVED1[4]; /*!< Reserved, Address offset: 0x30-0x3C */ 189 __IO uint32_t DR; /*!< ADC group regular data register, Address offset: 0x40 */ 190 __IO uint32_t PWRR; /*!< ADC power register, Address offset: 0x44 */ 191 uint32_t RESERVED2[22];/*!< Reserved, Address offset: 0x48-0x9C */ 192 __IO uint32_t AWD2CR; /*!< ADC analog watchdog 2 configuration register, Address offset: 0xA0 */ 193 __IO uint32_t AWD3CR; /*!< ADC analog watchdog 3 configuration register, Address offset: 0xA4 */ 194 uint32_t RESERVED3[7]; /*!< Reserved, Address offset: 0xA8-0xC0 */ 195 __IO uint32_t CALFACT; /*!< ADC Calibration factor register, Address offset: 0xC4 */ 196 } ADC_TypeDef; 197 198 typedef struct 199 { 200 __IO uint32_t CCR; /*!< ADC common configuration register, Address offset: 0x308 */ 201 } ADC_Common_TypeDef; 202 203 /** 204 * @brief CRC calculation unit 205 */ 206 typedef struct 207 { 208 __IO uint32_t DR; /*!< CRC Data register, Address offset: 0x00 */ 209 __IO uint32_t IDR; /*!< CRC Independent data register, Address offset: 0x04 */ 210 __IO uint32_t CR; /*!< CRC Control register, Address offset: 0x08 */ 211 uint32_t RESERVED0; /*!< Reserved, 0x0C */ 212 __IO uint32_t INIT; /*!< Initial CRC value register, Address offset: 0x10 */ 213 __IO uint32_t POL; /*!< CRC polynomial register, Address offset: 0x14 */ 214 } CRC_TypeDef; 215 216 /** 217 * @brief AES hardware accelerator 218 */ 219 typedef struct 220 { 221 __IO uint32_t CR; /*!< AES control register, Address offset: 0x00 */ 222 __IO uint32_t SR; /*!< AES status register, Address offset: 0x04 */ 223 __IO uint32_t DINR; /*!< AES data input register, Address offset: 0x08 */ 224 __IO uint32_t DOUTR; /*!< AES data output register, Address offset: 0x0C */ 225 __IO uint32_t KEYR0; /*!< AES key register 0, Address offset: 0x10 */ 226 __IO uint32_t KEYR1; /*!< AES key register 1, Address offset: 0x14 */ 227 __IO uint32_t KEYR2; /*!< AES key register 2, Address offset: 0x18 */ 228 __IO uint32_t KEYR3; /*!< AES key register 3, Address offset: 0x1C */ 229 __IO uint32_t IVR0; /*!< AES initialization vector register 0, Address offset: 0x20 */ 230 __IO uint32_t IVR1; /*!< AES initialization vector register 1, Address offset: 0x24 */ 231 __IO uint32_t IVR2; /*!< AES initialization vector register 2, Address offset: 0x28 */ 232 __IO uint32_t IVR3; /*!< AES initialization vector register 3, Address offset: 0x2C */ 233 __IO uint32_t KEYR4; /*!< AES key register 4, Address offset: 0x30 */ 234 __IO uint32_t KEYR5; /*!< AES key register 5, Address offset: 0x34 */ 235 __IO uint32_t KEYR6; /*!< AES key register 6, Address offset: 0x38 */ 236 __IO uint32_t KEYR7; /*!< AES key register 7, Address offset: 0x3C */ 237 __IO uint32_t SUSP0R; /*!< AES Suspend register 0, Address offset: 0x40 */ 238 __IO uint32_t SUSP1R; /*!< AES Suspend register 1, Address offset: 0x44 */ 239 __IO uint32_t SUSP2R; /*!< AES Suspend register 2, Address offset: 0x48 */ 240 __IO uint32_t SUSP3R; /*!< AES Suspend register 3, Address offset: 0x4C */ 241 __IO uint32_t SUSP4R; /*!< AES Suspend register 4, Address offset: 0x50 */ 242 __IO uint32_t SUSP5R; /*!< AES Suspend register 5, Address offset: 0x54 */ 243 __IO uint32_t SUSP6R; /*!< AES Suspend register 6, Address offset: 0x58 */ 244 __IO uint32_t SUSP7R; /*!< AES Suspend register 7, Address offset: 0x5C */ 245 uint32_t RESERVED1[168];/*!< Reserved, Address offset: 0x60 -- 0x2FC */ 246 __IO uint32_t IER; /*!< AES Interrupt Enable Register, Address offset: 0x300 */ 247 __IO uint32_t ISR; /*!< AES Interrupt Status Register, Address offset: 0x304 */ 248 __IO uint32_t ICR; /*!< AES Interrupt Clear Register, Address offset: 0x308 */ 249 } AES_TypeDef; 250 251 /** 252 * @brief Debug MCU 253 */ 254 typedef struct 255 { 256 __IO uint32_t IDCODE; /*!< MCU device ID code, Address offset: 0x00 */ 257 __IO uint32_t SCR; /*!< Debug MCU status and configuration register, Address offset: 0x04 */ 258 __IO uint32_t APB1LFZR; /*!< Debug MCU APB1 freeze register 1, Address offset: 0x08 */ 259 __IO uint32_t APB1HFZR; /*!< Debug MCU APB1 freeze register 2, Address offset: 0x0C */ 260 __IO uint32_t APB2FZR; /*!< Debug MCU APB2 freeze register, Address offset: 0x10 */ 261 uint32_t RESERVED1[4]; /*!< Reserved, Address offset: 0x14 - 0x20 */ 262 __IO uint32_t APB7FZR; /*!< Debug MCU APB7 freeze register, Address offset: 0x24 */ 263 __IO uint32_t AHB1FZR; /*!< Debug MCU AHB1 freeze register, Address offset: 0x28 */ 264 } DBGMCU_TypeDef; 265 266 /** 267 * @brief DMA Controller 268 */ 269 typedef struct 270 { 271 uint32_t RESERVED1[3]; /*!< Reserved, Address offset: 0x00 - 0x8 */ 272 __IO uint32_t MISR; /*!< DMA non secure masked interrupt status register, Address offset: 0x0C */ 273 uint32_t RESERVED2[1]; /*!< Reserved, Address offset: 0x10 */ 274 } DMA_TypeDef; 275 276 typedef struct 277 { 278 __IO uint32_t CLBAR; /*!< DMA channel x linked-list base address register, Address offset: 0x50 + (x * 0x80) */ 279 uint32_t RESERVED1[2]; /*!< Reserved 1, Address offset: 0x54 -- 0x58 */ 280 __IO uint32_t CFCR; /*!< DMA channel x flag clear register, Address offset: 0x5C + (x * 0x80) */ 281 __IO uint32_t CSR; /*!< DMA channel x flag status register, Address offset: 0x60 + (x * 0x80) */ 282 __IO uint32_t CCR; /*!< DMA channel x control register, Address offset: 0x64 + (x * 0x80) */ 283 uint32_t RESERVED2[10]; /*!< Reserved 2, Address offset: 0x68 -- 0x8C */ 284 __IO uint32_t CTR1; /*!< DMA channel x transfer register 1, Address offset: 0x90 + (x * 0x80) */ 285 __IO uint32_t CTR2; /*!< DMA channel x transfer register 2, Address offset: 0x94 + (x * 0x80) */ 286 __IO uint32_t CBR1; /*!< DMA channel x block register 1, Address offset: 0x98 + (x * 0x80) */ 287 __IO uint32_t CSAR; /*!< DMA channel x source address register, Address offset: 0x9C + (x * 0x80) */ 288 __IO uint32_t CDAR; /*!< DMA channel x destination address register, Address offset: 0xA0 + (x * 0x80) */ 289 uint32_t RESERVED3[10]; /*!< Reserved 3, Address offset: 0xA4 -- 0xC8 */ 290 __IO uint32_t CLLR; /*!< DMA channel x linked-list address register, Address offset: 0xCC + (x * 0x80) */ 291 } DMA_Channel_TypeDef; 292 293 /** 294 * @brief Asynch Interrupt/Event Controller (EXTI) 295 */ 296 typedef struct 297 { 298 __IO uint32_t RTSR1; /*!< EXTI Rising Trigger Selection Register 1, Address offset: 0x00 */ 299 __IO uint32_t FTSR1; /*!< EXTI Falling Trigger Selection Register 1, Address offset: 0x04 */ 300 __IO uint32_t SWIER1; /*!< EXTI Software Interrupt event Register 1, Address offset: 0x08 */ 301 __IO uint32_t RPR1; /*!< EXTI Rising Pending Register 1, Address offset: 0x0C */ 302 __IO uint32_t FPR1; /*!< EXTI Falling Pending Register 1, Address offset: 0x10 */ 303 uint32_t RESERVED1[19]; /*!< Reserved 1, 0x14 -- 0x5C */ 304 __IO uint32_t EXTICR[4]; /*!< EXIT External Interrupt Configuration Register, 0x60 -- 0x6C */ 305 uint32_t RESERVED2[4]; /*!< Reserved 2, 0x70 -- 0x7C */ 306 __IO uint32_t IMR1; /*!< EXTI Interrupt Mask Register 1, Address offset: 0x80 */ 307 __IO uint32_t EMR1; /*!< EXTI Event Mask Register 1, Address offset: 0x84 */ 308 } EXTI_TypeDef; 309 310 /** 311 * @brief FLASH Registers 312 */ 313 typedef struct 314 { 315 __IO uint32_t ACR; /*!< FLASH access control register, Address offset: 0x00 */ 316 uint32_t RESERVED0; /*!< RESERVED1, Address offset: 0x04 */ 317 __IO uint32_t NSKEYR; /*!< FLASH non-secure key register, Address offset: 0x08 */ 318 uint32_t RESERVED1; /*!< Reserved1, Address offset: 0x0C */ 319 __IO uint32_t OPTKEYR; /*!< FLASH option key register, Address offset: 0x10 */ 320 uint32_t RESERVED2; /*!< Reserved2, Address offset: 0x14 */ 321 __IO uint32_t PDKEYR; /*!< FLASH Bank power-down key register, Address offset: 0x18 */ 322 uint32_t RESERVED3; /*!< Reserved3, Address offset: 0x1C */ 323 __IO uint32_t NSSR; /*!< FLASH non-secure status register, Address offset: 0x20 */ 324 uint32_t RESERVED4; /*!< Reserved4, Address offset: 0x24 */ 325 __IO uint32_t NSCR1; /*!< FLASH non-secure control register, Address offset: 0x28 */ 326 uint32_t RESERVED5; /*!< Reserved5, Address offset: 0x2C */ 327 __IO uint32_t ECCR; /*!< FLASH ECC register, Address offset: 0x30 */ 328 __IO uint32_t OPSR; /*!< FLASH OPSR register, Address offset: 0x34 */ 329 __IO uint32_t NSCR2; /*!< FLASH non-secure control register, Address offset: 0x38 */ 330 uint32_t RESERVED6; /*!< Reserved6, Address offset: 0x3C */ 331 __IO uint32_t OPTR; /*!< FLASH option control register, Address offset: 0x40 */ 332 __IO uint32_t NSBOOTADD0R; /*!< FLASH non-secure boot address 0 register, Address offset: 0x44 */ 333 __IO uint32_t NSBOOTADD1R; /*!< FLASH non-secure boot address 1 register, Address offset: 0x48 */ 334 uint32_t RESERVED7[3]; /*!< Reserved7, Address offset: 0x4C-0x54 */ 335 __IO uint32_t WRPAR; /*!< FLASH WRP area A address register, Address offset: 0x58 */ 336 __IO uint32_t WRPBR; /*!< FLASH WRP area B address register, Address offset: 0x5C */ 337 uint32_t RESERVED8[4]; /*!< Reserved3, Address offset: 0x60-0x6C */ 338 __IO uint32_t OEM1KEYR1; /*!< FLASH OEM1 key register 1, Address offset: 0x70 */ 339 __IO uint32_t OEM1KEYR2; /*!< FLASH OEM1 key register 2, Address offset: 0x74 */ 340 __IO uint32_t OEM2KEYR1; /*!< FLASH OEM2 key register 1, Address offset: 0x78 */ 341 __IO uint32_t OEM2KEYR2; /*!< FLASH OEM2 key register 2, Address offset: 0x7C */ 342 } FLASH_TypeDef; 343 344 /** 345 * @brief General Purpose I/O 346 */ 347 typedef struct 348 { 349 __IO uint32_t MODER; /*!< GPIO port mode register, Address offset: 0x00 */ 350 __IO uint32_t OTYPER; /*!< GPIO port output type register, Address offset: 0x04 */ 351 __IO uint32_t OSPEEDR; /*!< GPIO port output speed register, Address offset: 0x08 */ 352 __IO uint32_t PUPDR; /*!< GPIO port pull-up/pull-down register, Address offset: 0x0C */ 353 __IO uint32_t IDR; /*!< GPIO port input data register, Address offset: 0x10 */ 354 __IO uint32_t ODR; /*!< GPIO port output data register, Address offset: 0x14 */ 355 __IO uint32_t BSRR; /*!< GPIO port bit set/reset register, Address offset: 0x18 */ 356 __IO uint32_t LCKR; /*!< GPIO port configuration lock register, Address offset: 0x1C */ 357 __IO uint32_t AFR[2]; /*!< GPIO alternate function registers, Address offset: 0x20-0x24 */ 358 __IO uint32_t BRR; /*!< GPIO Bit Reset register, Address offset: 0x28 */ 359 uint32_t RESERVED1; /*!< RESERVED1, Address offset: 0x2C */ 360 } GPIO_TypeDef; 361 362 /** 363 * @brief HASH 364 */ 365 typedef struct 366 { 367 __IO uint32_t CR; /*!< HASH control register, Address offset: 0x00 */ 368 __IO uint32_t DIN; /*!< HASH data input register, Address offset: 0x04 */ 369 __IO uint32_t STR; /*!< HASH start register, Address offset: 0x08 */ 370 __IO uint32_t HR[5]; /*!< HASH digest registers, Address offset: 0x0C-0x1C */ 371 __IO uint32_t IMR; /*!< HASH interrupt enable register, Address offset: 0x20 */ 372 __IO uint32_t SR; /*!< HASH status register, Address offset: 0x24 */ 373 uint32_t RESERVED0[52]; /*!< Reserved, Address offset: 0x28-0xF4 */ 374 __IO uint32_t CSR[54]; /*!< HASH context swap registers, Address offset: 0x0F8-0x1CC */ 375 } HASH_TypeDef; 376 377 /** 378 * @brief HASH_DIGEST 379 */ 380 typedef struct 381 { 382 __IO uint32_t HR[8]; /*!< HASH digest registers, Address offset: 0x310-0x32C */ 383 } HASH_DIGEST_TypeDef; 384 385 /** 386 * @brief HW Semaphore HSEM 387 */ 388 typedef struct 389 { 390 __IO uint32_t R[16]; /*!< HSEM 2-step write lock and read back registers, Address offset: 00h-3Ch */ 391 uint32_t Reserved1[16]; /*!< Reserved Address offset: 40h-7Ch */ 392 __IO uint32_t RLR[16]; /*!< HSEM 1-step read lock registers, Address offset: 80h-BCh */ 393 uint32_t Reserved2[16]; /*!< Reserved Address offset: C0h-FCh */ 394 __IO uint32_t IER; /*!< HSEM interrupt enable register, Address offset: 100h */ 395 __IO uint32_t ICR; /*!< HSEM interrupt clear register, Address offset: 104h */ 396 __IO uint32_t ISR; /*!< HSEM interrupt status register, Address offset: 108h */ 397 __IO uint32_t MISR; /*!< HSEM masked interrupt status register, Address offset: 10Ch */ 398 uint32_t Reserved3[72]; /*!< Reserved Address offset: 110h-22Ch */ 399 __IO uint32_t CR; /*!< HSEM Semaphore clear register, Address offset: 230h */ 400 __IO uint32_t KEYR; /*!< HSEM Semaphore clear key register, Address offset: 234h */ 401 } HSEM_TypeDef; 402 403 typedef struct 404 { 405 __IO uint32_t IER; /*!< HSEM interrupt enable register, Address offset: 0h */ 406 __IO uint32_t ICR; /*!< HSEM interrupt clear register, Address offset: 4h */ 407 __IO uint32_t ISR; /*!< HSEM interrupt status register, Address offset: 8h */ 408 __IO uint32_t MISR; /*!< HSEM masked interrupt status register, Address offset: Ch */ 409 } HSEM_Common_TypeDef; 410 411 /** 412 * @brief Instruction Cache 413 */ 414 typedef struct 415 { 416 __IO uint32_t CR; /*!< ICACHE control register, Address offset: 0x00 */ 417 __IO uint32_t SR; /*!< ICACHE status register, Address offset: 0x04 */ 418 __IO uint32_t IER; /*!< ICACHE interrupt enable register, Address offset: 0x08 */ 419 __IO uint32_t FCR; /*!< ICACHE Flag clear register, Address offset: 0x0C */ 420 __IO uint32_t HMONR; /*!< ICACHE hit monitor register, Address offset: 0x10 */ 421 __IO uint32_t MMONR; /*!< ICACHE miss monitor register, Address offset: 0x14 */ 422 uint32_t RESERVED1[2]; /*!< Reserved, Address offset: 0x018-0x01C */ 423 __IO uint32_t CRR0; /*!< ICACHE region 0 configuration register, Address offset: 0x20 */ 424 __IO uint32_t CRR1; /*!< ICACHE region 1 configuration register, Address offset: 0x24 */ 425 __IO uint32_t CRR2; /*!< ICACHE region 2 configuration register, Address offset: 0x28 */ 426 __IO uint32_t CRR3; /*!< ICACHE region 3 configuration register, Address offset: 0x2C */ 427 } ICACHE_TypeDef; 428 429 /** 430 * @brief Inter-integrated Circuit Interface 431 */ 432 typedef struct 433 { 434 __IO uint32_t CR1; /*!< I2C Control register 1, Address offset: 0x00 */ 435 __IO uint32_t CR2; /*!< I2C Control register 2, Address offset: 0x04 */ 436 __IO uint32_t OAR1; /*!< I2C Own address 1 register, Address offset: 0x08 */ 437 __IO uint32_t OAR2; /*!< I2C Own address 2 register, Address offset: 0x0C */ 438 __IO uint32_t TIMINGR; /*!< I2C Timing register, Address offset: 0x10 */ 439 __IO uint32_t TIMEOUTR; /*!< I2C Timeout register, Address offset: 0x14 */ 440 __IO uint32_t ISR; /*!< I2C Interrupt and status register, Address offset: 0x18 */ 441 __IO uint32_t ICR; /*!< I2C Interrupt clear register, Address offset: 0x1C */ 442 __IO uint32_t PECR; /*!< I2C PEC register, Address offset: 0x20 */ 443 __IO uint32_t RXDR; /*!< I2C Receive data register, Address offset: 0x24 */ 444 __IO uint32_t TXDR; /*!< I2C Transmit data register, Address offset: 0x28 */ 445 __IO uint32_t AUTOCR; /*!< I2C Autonomous mode control register, Address offset: 0x2C */ 446 } I2C_TypeDef; 447 448 /** 449 * @brief IWDG 450 */ 451 typedef struct 452 { 453 __IO uint32_t KR; /*!< IWDG Key register, Address offset: 0x00 */ 454 __IO uint32_t PR; /*!< IWDG Prescaler register, Address offset: 0x04 */ 455 __IO uint32_t RLR; /*!< IWDG Reload register, Address offset: 0x08 */ 456 __IO uint32_t SR; /*!< IWDG Status register, Address offset: 0x0C */ 457 __IO uint32_t WINR; /*!< IWDG Window register, Address offset: 0x10 */ 458 __IO uint32_t EWCR; /*!< IWDG Early Wakeup register, Address offset: 0x14 */ 459 } IWDG_TypeDef; 460 461 /** 462 * @brief LPTIMER 463 */ 464 typedef struct 465 { 466 __IO uint32_t ISR; /*!< LPTIM Interrupt and Status register, Address offset: 0x00 */ 467 __IO uint32_t ICR; /*!< LPTIM Interrupt Clear register, Address offset: 0x04 */ 468 __IO uint32_t DIER; /*!< LPTIM Interrupt Enable register, Address offset: 0x08 */ 469 __IO uint32_t CFGR; /*!< LPTIM Configuration register, Address offset: 0x0C */ 470 __IO uint32_t CR; /*!< LPTIM Control register, Address offset: 0x10 */ 471 __IO uint32_t CCR1; /*!< LPTIM Capture/Compare register 1, Address offset: 0x14 */ 472 __IO uint32_t ARR; /*!< LPTIM Autoreload register, Address offset: 0x18 */ 473 __IO uint32_t CNT; /*!< LPTIM Counter register, Address offset: 0x1C */ 474 __IO uint32_t RESERVED0; /*!< Reserved, Address offset: 0x20 */ 475 __IO uint32_t CFGR2; /*!< LPTIM Configuration register 2, Address offset: 0x24 */ 476 __IO uint32_t RCR; /*!< LPTIM Repetition register, Address offset: 0x28 */ 477 __IO uint32_t CCMR1; /*!< LPTIM Capture/Compare mode register, Address offset: 0x2C */ 478 __IO uint32_t RESERVED1; /*!< Reserved, Address offset: 0x30 */ 479 __IO uint32_t CCR2; /*!< LPTIM Capture/Compare register 2, Address offset: 0x34 */ 480 } LPTIM_TypeDef; 481 482 /** 483 * @brief PKA 484 */ 485 typedef struct 486 { 487 __IO uint32_t CR; /*!< PKA control register, Address offset: 0x00 */ 488 __IO uint32_t SR; /*!< PKA status register, Address offset: 0x04 */ 489 __IO uint32_t CLRFR; /*!< PKA clear flag register, Address offset: 0x08 */ 490 uint32_t Reserved[253]; /*!< Reserved memory area Address offset: 0x0C -> 0x03FC */ 491 __IO uint32_t RAM[1334]; /*!< PKA RAM Address offset: 0x400 -> 0x18D4 */ 492 } PKA_TypeDef; 493 494 /** 495 * @brief Power Control 496 */ 497 typedef struct 498 { 499 __IO uint32_t CR1; /*!< PWR power control register 1, Address offset: 0x00 */ 500 __IO uint32_t CR2; /*!< PWR power control register 2, Address offset: 0x04 */ 501 __IO uint32_t CR3; /*!< PWR power control register 3, Address offset: 0x08 */ 502 __IO uint32_t VOSR; /*!< PWR voltage scaling register, Address offset: 0x0C */ 503 __IO uint32_t SVMCR; /*!< PWR supply voltage monitoring control register, Address offset: 0x10 */ 504 __IO uint32_t WUCR1; /*!< PWR wakeup control register 1, Address offset: 0x14 */ 505 __IO uint32_t WUCR2; /*!< PWR wakeup control register 2, Address offset: 0x18 */ 506 __IO uint32_t WUCR3; /*!< PWR wakeup control register 3, Address offset: 0x1C */ 507 __IO uint32_t RESERVED0[2]; /*!< Reserved, Address offset: 0x20 -- 0x24 */ 508 __IO uint32_t DBPR; /*!< PWR disable backup domain register, Address offset: 0x28 */ 509 uint32_t RESERVED1[3]; /*!< Reserved, Address offset: 0x2C -- 0x34 */ 510 __IO uint32_t SR; /*!< PWR status register, Address offset: 0x38 */ 511 __IO uint32_t SVMSR; /*!< PWR supply voltage monitoring status register, Address offset: 0x3C */ 512 uint32_t RESERVED2; /*!< Reserved, Address offset: 0x40 */ 513 __IO uint32_t WUSR; /*!< PWR wakeup status register, Address offset: 0x44 */ 514 __IO uint32_t WUSCR; /*!< PWR wakeup status clear register, Address offset: 0x48 */ 515 __IO uint32_t APCR; /*!< PWR apply pull configuration register, Address offset: 0x4C */ 516 __IO uint32_t IORETENRA; /*!< PWR Port A IO retention in Standby register, Address offset: 0x50 */ 517 __IO uint32_t IORETRA; /*!< PWR Port A IO retention status in Standby register, Address offset: 0x54 */ 518 __IO uint32_t IORETENRB; /*!< PWR Port B IO retention in Standby register, Address offset: 0x58 */ 519 __IO uint32_t IORETRB; /*!< PWR Port B IO retention status in Standby register, Address offset: 0x5C */ 520 __IO uint32_t IORETENRC; /*!< PWR Port C IO retention in Standby register, Address offset: 0x60 */ 521 __IO uint32_t IORETRC; /*!< PWR Port C IO retention status in Standby register, Address offset: 0x64 */ 522 uint32_t RESERVED3[8]; /*!< Reserved, Address offset: 0x68 -- 0x84 */ 523 __IO uint32_t IORETENRH; /*!< PWR Port H IO retention in Standby register, Address offset: 0x88 */ 524 __IO uint32_t IORETRH; /*!< PWR Port H IO retention status in Standby register, Address offset: 0x8C */ 525 uint32_t RESERVED4[28]; /*!< Reserved, Address offset: 0x90 -- 0xFC */ 526 __IO uint32_t RADIOSCR; /*!< PWR 2.4 GHZ radio status and control register, Address offset: 0x100 */ 527 } PWR_TypeDef; 528 529 /** 530 * @brief SRAMs configuration controller 531 */ 532 typedef struct 533 { 534 __IO uint32_t CR; /*!< Control Register, Address offset: 0x00 */ 535 __IO uint32_t IER; /*!< Interrupt enable register, Address offset: 0x04 */ 536 __IO uint32_t ISR; /*!< Interrupt status register, Address offset: 0x08 */ 537 uint32_t RESERVED0; /*!< Reserved, Address offset: 0x0C */ 538 __IO uint32_t PEAR; /*!< Parity error address register, Address offset: 0x10 */ 539 __IO uint32_t ICR; /*!< Interrupt clear register, Address offset: 0x14 */ 540 __IO uint32_t WPR1; /*!< Write protection register 1, Address offset: 0x18 */ 541 __IO uint32_t WPR2; /*!< Write protection register 2, Address offset: 0x1C */ 542 uint32_t RESERVED1[2]; /*!< Reserved, Address offset: 0x20 -- 0x24 */ 543 __IO uint32_t ERKEYR; /*!< Erase key register, Address offset: 0x28 */ 544 }RAMCFG_TypeDef; 545 546 /** 547 * @brief Reset and Clock Control 548 */ 549 typedef struct 550 { 551 __IO uint32_t CR; /*!< RCC clock control register Address offset: 0x000 */ 552 uint32_t RESERVED0[3]; /*!< Reserved 0x004 -- 0x00C */ 553 __IO uint32_t ICSCR3; /*!< RCC internal clock sources calibration register 3 Address offset: 0x010 */ 554 uint32_t RESERVED1[2]; /*!< Reserved 0x014 -- 0x018 */ 555 __IO uint32_t CFGR1; /*!< RCC clock configuration register 1 Address offset: 0x01C */ 556 __IO uint32_t CFGR2; /*!< RCC clock configuration register 2 Address offset: 0x020 */ 557 __IO uint32_t CFGR3; /*!< RCC clock configuration register 3 Address offset: 0x024 */ 558 __IO uint32_t PLL1CFGR; /*!< PLL1 Configuration Register Address offset: 0x028 */ 559 uint32_t RESERVED2[2]; /*!< Reserved 0x02C -- 0x030 */ 560 __IO uint32_t PLL1DIVR; /*!< PLL1 Dividers Configuration Register Address offset: 0x034 */ 561 __IO uint32_t PLL1FRACR; /*!< PLL1 Fractional Divider Configuration Register Address offset: 0x038 */ 562 uint32_t RESERVED3[5]; /*!< Reserved 0x03C -- 0x04C */ 563 __IO uint32_t CIER; /*!< Clock Interrupt Enable Register Address offset: 0x050 */ 564 __IO uint32_t CIFR; /*!< Clock Interrupt Flag Register Address offset: 0x054 */ 565 __IO uint32_t CICR; /*!< Clock Interrupt Clear Register Address offset: 0x058 */ 566 uint32_t RESERVED4; /*!< Reserved Address offset: 0x05C */ 567 __IO uint32_t AHB1RSTR; /*!< AHB1 Peripherals Reset Register Address offset: 0x060 */ 568 __IO uint32_t AHB2RSTR; /*!< AHB2 Peripherals Reset Register Address offset: 0x064 */ 569 uint32_t RESERVED5; /*!< Reserved Address offset: 0x068 */ 570 __IO uint32_t AHB4RSTR; /*!< AHB4 Peripherals Reset Register Address offset: 0x06C */ 571 __IO uint32_t AHB5RSTR; /*!< AHB5 Peripherals Reset Register Address offset: 0x070 */ 572 __IO uint32_t APB1RSTR1; /*!< APB1 Peripherals Reset Low Register Address offset: 0x074 */ 573 __IO uint32_t APB1RSTR2; /*!< APB1 Peripherals Reset High Register Address offset: 0x078 */ 574 __IO uint32_t APB2RSTR; /*!< APB2 Peripherals Reset Register Address offset: 0x07C */ 575 __IO uint32_t APB7RSTR; /*!< APB7 Peripherals Reset Register Address offset: 0x080 */ 576 uint32_t RESERVED6; /*!< Reserved Address offset: 0x084 */ 577 __IO uint32_t AHB1ENR; /*!< AHB1 Peripherals Clock Enable Register Address offset: 0x088 */ 578 __IO uint32_t AHB2ENR; /*!< AHB2 Peripherals Clock Enable Register Address offset: 0x08C */ 579 uint32_t RESERVED7; /*!< Reserved Address offset: 0x090 */ 580 __IO uint32_t AHB4ENR; /*!< AHB4 Peripherals Clock Enable Register Address offset: 0x094 */ 581 __IO uint32_t AHB5ENR; /*!< AHB5 Peripherals Clock Enable Register Address offset: 0x098 */ 582 __IO uint32_t APB1ENR1; /*!< APB1 Peripherals Clock Enable Low Register Address offset: 0x09C */ 583 __IO uint32_t APB1ENR2; /*!< APB1 Peripherals Clock Enable High Register Address offset: 0x0A0 */ 584 __IO uint32_t APB2ENR; /*!< APB2 Peripherals Clock Enable Register Address offset: 0x0A4 */ 585 __IO uint32_t APB7ENR; /*!< APB7 Peripherals Clock Enable Register Address offset: 0x0A8 */ 586 uint32_t RESERVED8; /*!< Reserved Address offset: 0x0AC */ 587 __IO uint32_t AHB1SMENR; /*!< AHB1 Peripherals Clock Low Power Enable Register Address offset: 0x0B0 */ 588 __IO uint32_t AHB2SMENR; /*!< AHB2 Peripherals Clock Low Power Enable Register Address offset: 0x0B4 */ 589 uint32_t RESERVED9; /*!< Reserved Address offset: 0x0B8 */ 590 __IO uint32_t AHB4SMENR; /*!< AHB4 Peripherals Clock Low Power Enable Register Address offset: 0x0BC */ 591 __IO uint32_t AHB5SMENR; /*!< AHB5 Peripherals Clock Low Power Enable Register Address offset: 0x0C0 */ 592 __IO uint32_t APB1SMENR1; /*!< APB1 Peripherals Clock Low Power Enable Low Register Address offset: 0x0C4 */ 593 __IO uint32_t APB1SMENR2; /*!< APB1 Peripherals Clock Low Power Enable High Register Address offset: 0x0C8 */ 594 __IO uint32_t APB2SMENR; /*!< APB2 Peripherals Clock Low Power Enable Register Address offset: 0x0CC */ 595 __IO uint32_t APB7SMENR; /*!< APB7 Peripherals Clock Low Power Enable Register Address offset: 0x0D0 */ 596 uint32_t RESERVED10[3]; /*!< Reserved 0x0D4 -- 0x0DC */ 597 __IO uint32_t CCIPR1; /*!< IPs Clocks Configuration Register 1 Address offset: 0x0E0 */ 598 __IO uint32_t CCIPR2; /*!< IPs Clocks Configuration Register 2 Address offset: 0x0E4 */ 599 __IO uint32_t CCIPR3; /*!< IPs Clocks Configuration Register 3 Address offset: 0x0E8 */ 600 uint32_t RESERVED11; /*!< Reserved, Address offset: 0x0EC */ 601 __IO uint32_t BDCR1; /*!< Backup Domain Control Register 1 Address offset: 0x0F0 */ 602 __IO uint32_t CSR; /*!< V33 Clock Control & Status Register Address offset: 0x0F4 */ 603 __IO uint32_t BDCR2; /*!< Backup Domain Control Register 2 Address offset: 0x0F8 */ 604 uint32_t RESERVED12[5]; /*!< Reserved 0x0FC -- 0x010C */ 605 __IO uint32_t SECCFGR; /*!< RCC secure configuration register Address offset: 0x110 */ 606 __IO uint32_t PRIVCFGR; /*!< RCC privilege configuration register Address offset: 0x114 */ 607 uint32_t RESERVED13[58]; /*!< Reserved 0x118 -- 0x1FC */ 608 __IO uint32_t CFGR4; /*!< RCC clock configuration register 4 Address offset: 0x200 */ 609 uint32_t RESERVED15; /*!< Reserved Address offset: 0x204 */ 610 __IO uint32_t RADIOENR; /*!< RCC RADIO peripheral clock enable register Address offset: 0x208 */ 611 uint32_t RESERVED16; /*!< Reserved Address offset: 0x20C */ 612 __IO uint32_t ECSCR1; /*!< RCC external clock sources calibration register 1 Address offset: 0x210 */ 613 } RCC_TypeDef; 614 615 /** 616 * @brief RNG 617 */ 618 typedef struct 619 { 620 __IO uint32_t CR; /*!< RNG control register, Address offset: 0x00 */ 621 __IO uint32_t SR; /*!< RNG status register, Address offset: 0x04 */ 622 __IO uint32_t DR; /*!< RNG data register, Address offset: 0x08 */ 623 uint32_t RESERVED; 624 __IO uint32_t HTCR; /*!< RNG health test configuration register, Address offset: 0x10 */ 625 } RNG_TypeDef; 626 627 /* 628 * @brief RTC Specific device feature definitions 629 */ 630 #define RTC_BKP_NB 32U 631 #define RTC_BACKUP_NB RTC_BKP_NB 632 633 #define RTC_TAMP_NB 3U 634 635 /** 636 * @brief Real-Time Clock 637 */ 638 typedef struct 639 { 640 __IO uint32_t TR; /*!< RTC time register, Address offset: 0x00 */ 641 __IO uint32_t DR; /*!< RTC date register, Address offset: 0x04 */ 642 __IO uint32_t SSR; /*!< RTC sub second register, Address offset: 0x08 */ 643 __IO uint32_t ICSR; /*!< RTC initialization control and status register, Address offset: 0x0C */ 644 __IO uint32_t PRER; /*!< RTC prescaler register, Address offset: 0x10 */ 645 __IO uint32_t WUTR; /*!< RTC wakeup timer register, Address offset: 0x14 */ 646 __IO uint32_t CR; /*!< RTC control register, Address offset: 0x18 */ 647 uint32_t RESERVED0[2];/*!< Reserved, Address offset: 0x1C-0x20 */ 648 __IO uint32_t WPR; /*!< RTC write protection register, Address offset: 0x24 */ 649 __IO uint32_t CALR; /*!< RTC calibration register, Address offset: 0x28 */ 650 __IO uint32_t SHIFTR; /*!< RTC shift control register, Address offset: 0x2C */ 651 __IO uint32_t TSTR; /*!< RTC time stamp time register, Address offset: 0x30 */ 652 __IO uint32_t TSDR; /*!< RTC time stamp date register, Address offset: 0x34 */ 653 __IO uint32_t TSSSR; /*!< RTC time-stamp sub second register, Address offset: 0x38 */ 654 uint32_t RESERVED1; /*!< Reserved, Address offset: 0x3C */ 655 __IO uint32_t ALRMAR; /*!< RTC alarm A register, Address offset: 0x40 */ 656 __IO uint32_t ALRMASSR; /*!< RTC alarm A sub second register, Address offset: 0x44 */ 657 __IO uint32_t ALRMBR; /*!< RTC alarm B register, Address offset: 0x48 */ 658 __IO uint32_t ALRMBSSR; /*!< RTC alarm B sub second register, Address offset: 0x4C */ 659 __IO uint32_t SR; /*!< RTC Status register, Address offset: 0x50 */ 660 __IO uint32_t MISR; /*!< RTC masked interrupt status register, Address offset: 0x54 */ 661 uint32_t RESERVED2; /*!< Reserved, Address offset: 0x58 */ 662 __IO uint32_t SCR; /*!< RTC status Clear register, Address offset: 0x5C */ 663 uint32_t RESERVED3[4];/*!< Reserved, Address offset: 0x58 */ 664 __IO uint32_t ALRABINR; /*!< RTC alarm A binary mode register, Address offset: 0x70 */ 665 __IO uint32_t ALRBBINR; /*!< RTC alarm B binary mode register, Address offset: 0x74 */ 666 } RTC_TypeDef; 667 668 /** 669 * @brief SPI 670 */ 671 typedef struct 672 { 673 __IO uint32_t CR1; /*!< SPI/I2S Control register 1, Address offset: 0x00 */ 674 __IO uint32_t CR2; /*!< SPI Control register 2, Address offset: 0x04 */ 675 __IO uint32_t CFG1; /*!< SPI Configuration register 1, Address offset: 0x08 */ 676 __IO uint32_t CFG2; /*!< SPI Configuration register 2, Address offset: 0x0C */ 677 __IO uint32_t IER; /*!< SPI Interrupt Enable register, Address offset: 0x10 */ 678 __IO uint32_t SR; /*!< SPI Status register, Address offset: 0x14 */ 679 __IO uint32_t IFCR; /*!< SPI Interrupt/Status Flags Clear register, Address offset: 0x18 */ 680 __IO uint32_t AUTOCR; /*!< SPI Autonomous Mode Control register, Address offset: 0x1C */ 681 __IO uint32_t TXDR; /*!< SPI Transmit data register, Address offset: 0x20 */ 682 uint32_t RESERVED1[3]; /*!< Reserved, 0x24-0x2C */ 683 __IO uint32_t RXDR; /*!< SPI/I2S data register, Address offset: 0x30 */ 684 uint32_t RESERVED2[3]; /*!< Reserved, 0x34-0x3C */ 685 __IO uint32_t CRCPOLY; /*!< SPI CRC Polynomial register, Address offset: 0x40 */ 686 __IO uint32_t TXCRC; /*!< SPI Transmitter CRC register, Address offset: 0x44 */ 687 __IO uint32_t RXCRC; /*!< SPI Receiver CRC register, Address offset: 0x48 */ 688 __IO uint32_t UDRDR; /*!< SPI Underrun data register, Address offset: 0x4C */ 689 } SPI_TypeDef; 690 691 /** 692 * @brief System configuration controller 693 */ 694 typedef struct 695 { 696 __IO uint32_t SECCFGR; /*!< SYSCFG secure configuration register, Address offset: 0x00 */ 697 __IO uint32_t CFGR1; /*!< SYSCFG configuration register 1, Address offset: 0x04 */ 698 __IO uint32_t FPUIMR; /*!< SYSCFG FPU interrupt mask register, Address offset: 0x08 */ 699 __IO uint32_t CNSLCKR; /*!< SYSCFG CPU non-secure lock register, Address offset: 0x0C */ 700 __IO uint32_t CSLCKR; /*!< SYSCFG CPU secure lock register, Address offset: 0x10 */ 701 __IO uint32_t CFGR2; /*!< SYSCFG configuration register 2, Address offset: 0x14 */ 702 __IO uint32_t MESR; /*!< SYSCFG Memory Erase Status register, Address offset: 0x18 */ 703 __IO uint32_t CCCSR; /*!< SYSCFG Conpensaion Cell Control&Status register, Address offset: 0x1C */ 704 __IO uint32_t CCVR; /*!< SYSCFG Conpensaion Cell value register, Address offset: 0x20 */ 705 __IO uint32_t CCCR; /*!< SYSCFG Conpensaion Cell Code register, Address offset: 0x24 */ 706 uint32_t RESERVED1; /*!< RESERVED1, Address offset: 0x28 */ 707 __IO uint32_t RSSCMDR; /*!< SYSCFG RSS command mode register, Address offset: 0x2C */ 708 } SYSCFG_TypeDef; 709 710 /** 711 * @brief Tamper and backup registers 712 */ 713 typedef struct 714 { 715 __IO uint32_t CR1; /*!< TAMP configuration register 1, Address offset: 0x00 */ 716 __IO uint32_t CR2; /*!< TAMP configuration register 2, Address offset: 0x04 */ 717 __IO uint32_t CR3; /*!< TAMP configuration register 3, Address offset: 0x08 */ 718 __IO uint32_t FLTCR; /*!< TAMP filter control register, Address offset: 0x0C */ 719 __IO uint32_t ATCR1; /*!< TAMP filter control register 1 Address offset: 0x10 */ 720 __IO uint32_t ATSEEDR; /*!< TAMP active tamper seed register, Address offset: 0x14 */ 721 __IO uint32_t ATOR; /*!< TAMP active tamper output register, Address offset: 0x18 */ 722 __IO uint32_t ATCR2; /*!< TAMP filter control register 2, Address offset: 0x1C */ 723 uint32_t RESERVED0[3];/*!< Reserved, Address offset: 0x20-0x28 */ 724 __IO uint32_t IER; /*!< TAMP interrupt enable register, Address offset: 0x2C */ 725 __IO uint32_t SR; /*!< TAMP status register, Address offset: 0x30 */ 726 __IO uint32_t MISR; /*!< TAMP masked interrupt status register, Address offset: 0x34 */ 727 uint32_t RESERVED1; /*!< Reserved, Address offset: 0x38 */ 728 __IO uint32_t SCR; /*!< TAMP status clear register, Address offset: 0x3C */ 729 __IO uint32_t COUNT1R; /*!< TAMP monotonic counter 1 register, Address offset: 0x40 */ 730 uint32_t RESERVED2[47];/*!< Reserved, Address offset: 0x58 -- 0xFC */ 731 __IO uint32_t BKP0R; /*!< TAMP backup register 0, Address offset: 0x100 */ 732 __IO uint32_t BKP1R; /*!< TAMP backup register 1, Address offset: 0x104 */ 733 __IO uint32_t BKP2R; /*!< TAMP backup register 2, Address offset: 0x108 */ 734 __IO uint32_t BKP3R; /*!< TAMP backup register 3, Address offset: 0x10C */ 735 __IO uint32_t BKP4R; /*!< TAMP backup register 4, Address offset: 0x110 */ 736 __IO uint32_t BKP5R; /*!< TAMP backup register 5, Address offset: 0x114 */ 737 __IO uint32_t BKP6R; /*!< TAMP backup register 6, Address offset: 0x118 */ 738 __IO uint32_t BKP7R; /*!< TAMP backup register 7, Address offset: 0x11C */ 739 __IO uint32_t BKP8R; /*!< TAMP backup register 8, Address offset: 0x120 */ 740 __IO uint32_t BKP9R; /*!< TAMP backup register 9, Address offset: 0x124 */ 741 __IO uint32_t BKP10R; /*!< TAMP backup register 10, Address offset: 0x128 */ 742 __IO uint32_t BKP11R; /*!< TAMP backup register 11, Address offset: 0x12C */ 743 __IO uint32_t BKP12R; /*!< TAMP backup register 12, Address offset: 0x130 */ 744 __IO uint32_t BKP13R; /*!< TAMP backup register 13, Address offset: 0x134 */ 745 __IO uint32_t BKP14R; /*!< TAMP backup register 14, Address offset: 0x138 */ 746 __IO uint32_t BKP15R; /*!< TAMP backup register 15, Address offset: 0x13C */ 747 __IO uint32_t BKP16R; /*!< TAMP backup register 16, Address offset: 0x140 */ 748 __IO uint32_t BKP17R; /*!< TAMP backup register 17, Address offset: 0x144 */ 749 __IO uint32_t BKP18R; /*!< TAMP backup register 18, Address offset: 0x148 */ 750 __IO uint32_t BKP19R; /*!< TAMP backup register 19, Address offset: 0x14C */ 751 __IO uint32_t BKP20R; /*!< TAMP backup register 20, Address offset: 0x150 */ 752 __IO uint32_t BKP21R; /*!< TAMP backup register 21, Address offset: 0x154 */ 753 __IO uint32_t BKP22R; /*!< TAMP backup register 22, Address offset: 0x158 */ 754 __IO uint32_t BKP23R; /*!< TAMP backup register 23, Address offset: 0x15C */ 755 __IO uint32_t BKP24R; /*!< TAMP backup register 24, Address offset: 0x160 */ 756 __IO uint32_t BKP25R; /*!< TAMP backup register 25, Address offset: 0x164 */ 757 __IO uint32_t BKP26R; /*!< TAMP backup register 26, Address offset: 0x168 */ 758 __IO uint32_t BKP27R; /*!< TAMP backup register 27, Address offset: 0x16C */ 759 __IO uint32_t BKP28R; /*!< TAMP backup register 28, Address offset: 0x170 */ 760 __IO uint32_t BKP29R; /*!< TAMP backup register 29, Address offset: 0x174 */ 761 __IO uint32_t BKP30R; /*!< TAMP backup register 30, Address offset: 0x178 */ 762 __IO uint32_t BKP31R; /*!< TAMP backup register 31, Address offset: 0x17C */ 763 } TAMP_TypeDef; 764 765 /** 766 * @brief TIM 767 */ 768 typedef struct 769 { 770 __IO uint32_t CR1; /*!< TIM control register 1, Address offset: 0x00 */ 771 __IO uint32_t CR2; /*!< TIM control register 2, Address offset: 0x04 */ 772 __IO uint32_t SMCR; /*!< TIM slave mode control register, Address offset: 0x08 */ 773 __IO uint32_t DIER; /*!< TIM DMA/interrupt enable register, Address offset: 0x0C */ 774 __IO uint32_t SR; /*!< TIM status register, Address offset: 0x10 */ 775 __IO uint32_t EGR; /*!< TIM event generation register, Address offset: 0x14 */ 776 __IO uint32_t CCMR1; /*!< TIM capture/compare mode register 1, Address offset: 0x18 */ 777 __IO uint32_t CCMR2; /*!< TIM capture/compare mode register 2, Address offset: 0x1C */ 778 __IO uint32_t CCER; /*!< TIM capture/compare enable register, Address offset: 0x20 */ 779 __IO uint32_t CNT; /*!< TIM counter register, Address offset: 0x24 */ 780 __IO uint32_t PSC; /*!< TIM prescaler, Address offset: 0x28 */ 781 __IO uint32_t ARR; /*!< TIM auto-reload register, Address offset: 0x2C */ 782 __IO uint32_t RCR; /*!< TIM repetition counter register, Address offset: 0x30 */ 783 __IO uint32_t CCR1; /*!< TIM capture/compare register 1, Address offset: 0x34 */ 784 __IO uint32_t CCR2; /*!< TIM capture/compare register 2, Address offset: 0x38 */ 785 __IO uint32_t CCR3; /*!< TIM capture/compare register 3, Address offset: 0x3C */ 786 __IO uint32_t CCR4; /*!< TIM capture/compare register 4, Address offset: 0x40 */ 787 __IO uint32_t BDTR; /*!< TIM break and dead-time register, Address offset: 0x44 */ 788 __IO uint32_t CCR5; /*!< TIM capture/compare register 5, Address offset: 0x48 */ 789 __IO uint32_t CCR6; /*!< TIM capture/compare register 6, Address offset: 0x4C */ 790 __IO uint32_t CCMR3; /*!< TIM capture/compare mode register 3, Address offset: 0x50 */ 791 __IO uint32_t DTR2; /*!< TIM deadtime register 2, Address offset: 0x54 */ 792 __IO uint32_t ECR; /*!< TIM encoder control register, Address offset: 0x58 */ 793 __IO uint32_t TISEL; /*!< TIM Input Selection register, Address offset: 0x5C */ 794 __IO uint32_t AF1; /*!< TIM alternate function option register 1, Address offset: 0x60 */ 795 __IO uint32_t AF2; /*!< TIM alternate function option register 2, Address offset: 0x64 */ 796 __IO uint32_t OR; /*!< TIM option register, Address offset: 0x68 */ 797 uint32_t RESERVED0[220];/*!< Reserved, Address offset: 0x68-0x3D8 */ 798 __IO uint32_t DCR; /*!< TIM DMA control register, Address offset: 0x3DC */ 799 __IO uint32_t DMAR; /*!< TIM DMA address for full transfer, Address offset: 0x3E0 */ 800 } TIM_TypeDef; 801 802 /** 803 * @brief TSC 804 */ 805 typedef struct 806 { 807 __IO uint32_t CR; /*!< TSC Control register, Address offset: 0x00 */ 808 __IO uint32_t IER; /*!< TSC Interrupt Enable register, Address offset: 0x04 */ 809 __IO uint32_t ICR; /*!< TSC Interrupt Control register, Address offset: 0x08 */ 810 __IO uint32_t ISR; /*!< TSC Interrupt Status register, Address offset: 0x0C */ 811 __IO uint32_t IOHCR; /*!< TSC I/O hysteresis control register, Address offset: 0x10 */ 812 uint32_t RESERVED0; /*!< Reserved, Address offset: 0x14 */ 813 __IO uint32_t IOASCR; /*!< TSC I/O analog switch control register, Address offset: 0x18 */ 814 uint32_t RESERVED1; /*!< Reserved, Address offset: 0x1C */ 815 __IO uint32_t IOSCR; /*!< TSC I/O sampling control register, Address offset: 0x20 */ 816 uint32_t RESERVED2; /*!< Reserved, Address offset: 0x24 */ 817 __IO uint32_t IOCCR; /*!< TSC I/O channel control register, Address offset: 0x28 */ 818 uint32_t RESERVED3; /*!< Reserved, Address offset: 0x2C */ 819 __IO uint32_t IOGCSR; /*!< TSC I/O group control status register, Address offset: 0x30 */ 820 __IO uint32_t IOGXCR[6]; /*!< TSC I/O group x counter register, Address offset: 0x34-48 */ 821 } TSC_TypeDef; 822 823 /** 824 * @brief Universal Synchronous Asynchronous Receiver Transmitter 825 */ 826 typedef struct 827 { 828 __IO uint32_t CR1; /*!< USART Control register 1, Address offset: 0x00 */ 829 __IO uint32_t CR2; /*!< USART Control register 2, Address offset: 0x04 */ 830 __IO uint32_t CR3; /*!< USART Control register 3, Address offset: 0x08 */ 831 __IO uint32_t BRR; /*!< USART Baud rate register, Address offset: 0x0C */ 832 __IO uint32_t GTPR; /*!< USART Guard time and prescaler register, Address offset: 0x10 */ 833 __IO uint32_t RTOR; /*!< USART Receiver Time Out register, Address offset: 0x14 */ 834 __IO uint32_t RQR; /*!< USART Request register, Address offset: 0x18 */ 835 __IO uint32_t ISR; /*!< USART Interrupt and status register, Address offset: 0x1C */ 836 __IO uint32_t ICR; /*!< USART Interrupt flag Clear register, Address offset: 0x20 */ 837 __IO uint32_t RDR; /*!< USART Receive Data register, Address offset: 0x24 */ 838 __IO uint32_t TDR; /*!< USART Transmit Data register, Address offset: 0x28 */ 839 __IO uint32_t PRESC; /*!< USART Prescaler register, Address offset: 0x2C */ 840 __IO uint32_t AUTOCR; /*!< USART Autonomous mode control register Address offset: 0x30 */ 841 } USART_TypeDef; 842 843 /** 844 * @brief WWDG 845 */ 846 typedef struct 847 { 848 __IO uint32_t CR; /*!< WWDG Control register, Address offset: 0x00 */ 849 __IO uint32_t CFR; /*!< WWDG Configuration register, Address offset: 0x04 */ 850 __IO uint32_t SR; /*!< WWDG Status register, Address offset: 0x08 */ 851 } WWDG_TypeDef; 852 853 /*@}*/ /* end of group STM32WBA50xx_Peripherals */ 854 855 /* -------- End of section using anonymous unions and disabling warnings -------- */ 856 #if defined (__CC_ARM) 857 #pragma pop 858 #elif defined (__ICCARM__) 859 /* leave anonymous unions enabled */ 860 #elif defined(__ARMCC_VERSION) && (__ARMCC_VERSION >= 6010050) 861 #pragma clang diagnostic pop 862 #elif defined (__GNUC__) 863 /* anonymous unions are enabled by default */ 864 #elif defined (__TMS470__) 865 /* anonymous unions are enabled by default */ 866 #elif defined (__TASKING__) 867 #pragma warning restore 868 #elif defined (__CSMC__) 869 /* anonymous unions are enabled by default */ 870 #else 871 #warning Not supported compiler type 872 #endif 873 874 875 /* =========================================================================================================================== */ 876 /* ================ Device Specific Peripheral Address Map ================ */ 877 /* =========================================================================================================================== */ 878 /** @addtogroup STM32WBAxx_Peripheral_peripheralAddr 879 * @{ 880 */ 881 882 /* Flash, Peripheral and internal SRAMs base addresses - Non secure */ 883 #define FLASH_BASE_NS 0x08000000UL /*!< FLASH non-secure base address */ 884 #define SYSTEM_FLASH_BASE_NS 0x0BF88000UL /*!< System FLASH non-secure base address */ 885 #define SRAM1_BASE_NS 0x20000000UL /*!< SRAM1 non-secure base address */ 886 #define SRAM2_BASE_NS 0x20010000UL /*!< SRAM2 non-secure base address */ 887 #define SRAM6_BASE_NS 0x48028000UL /*!< 2.4 GHz RADIO TXRX SRAM non-secure base address */ 888 #define SEQSRAM_BASE_NS 0x48021000UL /*!< SRAM Sequence / retention non-secure base address */ 889 #define PERIPH_BASE_NS 0x40000000UL /*!< Peripheral non-secure base address */ 890 #define DBGMCU_BASE 0xE0044000UL /*!< Debug MCU registers base address */ 891 892 /*!< Memory sizes */ 893 /* Internal Flash size */ 894 #define FLASH_SIZE ((((*((uint16_t *)FLASHSIZE_BASE)) == 0xFFFFU)) ? 0x100000U : \ 895 ((((*((uint16_t *)FLASHSIZE_BASE)) == 0x0000U)) ? 0x100000U : \ 896 (((uint32_t)(*((uint16_t *)FLASHSIZE_BASE)) & (0xFFFFU)) << 10U))) 897 898 /* Internal SRAMs size */ 899 #define SRAM1_SIZE 0x00004000UL /*!< SRAM1 = 16 Kbytes */ 900 #define SRAM2_SIZE 0x0000C000UL /*!< SRAM2 = 48 Kbytes */ 901 #define SRAM6_SIZE 0x00004000UL /*!< 2.4 GHz RADIO TXRX SRAM 16 Kbytes */ 902 #define SEQSRAM_SIZE 0x00000200UL /*!< SRAM Sequence / retention 512 bytes */ 903 904 /*!< OTP, Engineering bytes, Option bytes defines */ 905 #define FLASH_OTP_BASE (SYSTEM_FLASH_BASE_NS + 0x00008000UL) 906 #define FLASH_OTP_SIZE 0x00000200U /*!< 512 bytes OTP (one-time programmable) */ 907 908 #define FLASH_ENGY_BASE (SYSTEM_FLASH_BASE_NS + 0x00008500UL) 909 #define PACKAGE_BASE (FLASH_ENGY_BASE) /*!< Package data register base address */ 910 #define UID_BASE (FLASH_ENGY_BASE + 0x00000200UL) /*!< Unique device ID register base address */ 911 #define FLASHSIZE_BASE (FLASH_ENGY_BASE + 0x000002A0UL) /*!< Flash size data register base address */ 912 #define UID64_BASE (FLASH_ENGY_BASE + 0x00000500UL) /*!< 64-bit Unique device Identification */ 913 914 /* Peripheral memory map - Non secure */ 915 #define APB1PERIPH_BASE_NS PERIPH_BASE_NS 916 #define APB2PERIPH_BASE_NS (PERIPH_BASE_NS + 0x00010000UL) 917 #define AHB1PERIPH_BASE_NS (PERIPH_BASE_NS + 0x00020000UL) 918 #define AHB2PERIPH_BASE_NS (PERIPH_BASE_NS + 0x02020000UL) 919 #define APB7PERIPH_BASE_NS (PERIPH_BASE_NS + 0x06000000UL) 920 #define AHB4PERIPH_BASE_NS (PERIPH_BASE_NS + 0x06020000UL) 921 #define AHB5PERIPH_BASE_NS (PERIPH_BASE_NS + 0x08020000UL) 922 923 /*!< APB1 Non secure peripherals */ 924 #define TIM2_BASE_NS APB1PERIPH_BASE_NS 925 #define WWDG_BASE_NS (APB1PERIPH_BASE_NS + 0x2C00UL) 926 #define IWDG_BASE_NS (APB1PERIPH_BASE_NS + 0x3000UL) 927 928 /*!< APB2 Non secure peripherals */ 929 #define TIM1_BASE_NS (APB2PERIPH_BASE_NS + 0x2C00UL) 930 #define USART1_BASE_NS (APB2PERIPH_BASE_NS + 0x3800UL) 931 #define TIM16_BASE_NS (APB2PERIPH_BASE_NS + 0x4400UL) 932 933 /*!< AHB1 Non secure peripherals */ 934 #define GPDMA1_BASE_NS AHB1PERIPH_BASE_NS 935 #define FLASH_R_BASE_NS (AHB1PERIPH_BASE_NS + 0x02000UL) 936 #define CRC_BASE_NS (AHB1PERIPH_BASE_NS + 0x03000UL) 937 #define TSC_BASE_NS (AHB1PERIPH_BASE_NS + 0x04000UL) 938 #define RAMCFG_BASE_NS (AHB1PERIPH_BASE_NS + 0x06000UL) 939 #define ICACHE_BASE_NS (AHB1PERIPH_BASE_NS + 0x10400UL) 940 941 #define GPDMA1_Channel0_BASE_NS (GPDMA1_BASE_NS + 0x0050UL) 942 #define GPDMA1_Channel1_BASE_NS (GPDMA1_BASE_NS + 0x00D0UL) 943 #define GPDMA1_Channel2_BASE_NS (GPDMA1_BASE_NS + 0x0150UL) 944 #define GPDMA1_Channel3_BASE_NS (GPDMA1_BASE_NS + 0x01D0UL) 945 #define GPDMA1_Channel4_BASE_NS (GPDMA1_BASE_NS + 0x0250UL) 946 #define GPDMA1_Channel5_BASE_NS (GPDMA1_BASE_NS + 0x02D0UL) 947 #define GPDMA1_Channel6_BASE_NS (GPDMA1_BASE_NS + 0x0350UL) 948 #define GPDMA1_Channel7_BASE_NS (GPDMA1_BASE_NS + 0x03D0UL) 949 950 #define RAMCFG_SRAM1_BASE_NS (RAMCFG_BASE_NS) 951 #define RAMCFG_SRAM2_BASE_NS (RAMCFG_BASE_NS + 0x0040UL) 952 #define RAMCFG_SRAM6_BASE_NS (RAMCFG_BASE_NS + 0x0140UL) 953 954 /*!< AHB2 Non secure peripherals */ 955 #define GPIOA_BASE_NS AHB2PERIPH_BASE_NS 956 #define GPIOB_BASE_NS (AHB2PERIPH_BASE_NS + 0x00400UL) 957 #define GPIOC_BASE_NS (AHB2PERIPH_BASE_NS + 0x00800UL) 958 #define GPIOH_BASE_NS (AHB2PERIPH_BASE_NS + 0x01C00UL) 959 #define AES_BASE_NS (AHB2PERIPH_BASE_NS + 0xA0000UL) 960 #define HASH_BASE_NS (AHB2PERIPH_BASE_NS + 0xA0400UL) 961 #define HASH_DIGEST_BASE_NS (AHB2PERIPH_BASE_NS + 0xA0710UL) 962 #define RNG_BASE_NS (AHB2PERIPH_BASE_NS + 0xA0800UL) 963 #define HSEM_BASE_NS (AHB2PERIPH_BASE_NS + 0xA1C00UL) 964 #define PKA_BASE_NS (AHB2PERIPH_BASE_NS + 0xA2000UL) 965 #define PKA_RAM_BASE_NS (AHB2PERIPH_BASE_NS + 0xA2400UL) 966 967 /*!< APB7 Non secure peripherals */ 968 #define SYSCFG_BASE_NS (APB7PERIPH_BASE_NS + 0x0400UL) 969 #define SPI3_BASE_NS (APB7PERIPH_BASE_NS + 0x2000UL) 970 #define LPUART1_BASE_NS (APB7PERIPH_BASE_NS + 0x2400UL) 971 #define I2C3_BASE_NS (APB7PERIPH_BASE_NS + 0x2800UL) 972 #define LPTIM1_BASE_NS (APB7PERIPH_BASE_NS + 0x4400UL) 973 #define RTC_BASE_NS (APB7PERIPH_BASE_NS + 0x7800UL) 974 #define TAMP_BASE_NS (APB7PERIPH_BASE_NS + 0x7C00UL) 975 976 /*!< AHB4 Non secure peripherals */ 977 #define PWR_BASE_NS (AHB4PERIPH_BASE_NS + 0x0800UL) 978 #define RCC_BASE_NS (AHB4PERIPH_BASE_NS + 0x0C00UL) 979 #define ADC4_BASE_NS (AHB4PERIPH_BASE_NS + 0x1000UL) 980 #define ADC4_COMMON_BASE_NS (AHB4PERIPH_BASE_NS + 0x1308UL) 981 #define EXTI_BASE_NS (AHB4PERIPH_BASE_NS + 0x2000UL) 982 983 /*!< AHB5 Non secure peripherals */ 984 #define RADIO_BASE_NS AHB5PERIPH_BASE_NS 985 986 987 /** @} */ /* End of group STM32WBAxx_Peripheral_peripheralAddr */ 988 /* =========================================================================================================================== */ 989 /* ================ Peripheral declaration ================ */ 990 /* =========================================================================================================================== */ 991 /** @addtogroup STM32WBAxx_Peripheral_declaration 992 * @{ 993 */ 994 #define DBGMCU ((DBGMCU_TypeDef *) DBGMCU_BASE) 995 996 #define ADC4_NS ((ADC_TypeDef *) ADC4_BASE_NS) 997 #define ADC4_COMMON_NS ((ADC_Common_TypeDef *) ADC4_COMMON_BASE_NS) 998 #define AES_NS ((AES_TypeDef *) AES_BASE_NS) 999 #define CRC_NS ((CRC_TypeDef *) CRC_BASE_NS) 1000 #define EXTI_NS ((EXTI_TypeDef *) EXTI_BASE_NS) 1001 #define FLASH_NS ((FLASH_TypeDef *) FLASH_R_BASE_NS) 1002 #define GPDMA1_NS ((DMA_TypeDef *) GPDMA1_BASE_NS) 1003 #define GPDMA1_Channel0_NS ((DMA_Channel_TypeDef *) GPDMA1_Channel0_BASE_NS) 1004 #define GPDMA1_Channel1_NS ((DMA_Channel_TypeDef *) GPDMA1_Channel1_BASE_NS) 1005 #define GPDMA1_Channel2_NS ((DMA_Channel_TypeDef *) GPDMA1_Channel2_BASE_NS) 1006 #define GPDMA1_Channel3_NS ((DMA_Channel_TypeDef *) GPDMA1_Channel3_BASE_NS) 1007 #define GPDMA1_Channel4_NS ((DMA_Channel_TypeDef *) GPDMA1_Channel4_BASE_NS) 1008 #define GPDMA1_Channel5_NS ((DMA_Channel_TypeDef *) GPDMA1_Channel5_BASE_NS) 1009 #define GPDMA1_Channel6_NS ((DMA_Channel_TypeDef *) GPDMA1_Channel6_BASE_NS) 1010 #define GPDMA1_Channel7_NS ((DMA_Channel_TypeDef *) GPDMA1_Channel7_BASE_NS) 1011 #define GPIOA_NS ((GPIO_TypeDef *) GPIOA_BASE_NS) 1012 #define GPIOB_NS ((GPIO_TypeDef *) GPIOB_BASE_NS) 1013 #define GPIOC_NS ((GPIO_TypeDef *) GPIOC_BASE_NS) 1014 #define GPIOH_NS ((GPIO_TypeDef *) GPIOH_BASE_NS) 1015 #define HASH_NS ((HASH_TypeDef *) HASH_BASE_NS) 1016 #define HASH_DIGEST_NS ((HASH_DIGEST_TypeDef *) HASH_DIGEST_BASE_NS) 1017 #define HSEM_NS ((HSEM_TypeDef *) HSEM_BASE_NS) 1018 #define HSEM_COMMON_NS ((HSEM_Common_TypeDef *) (HSEM_BASE_NS + 0x100U)) 1019 #define I2C3_NS ((I2C_TypeDef *) I2C3_BASE_NS) 1020 #define ICACHE_NS ((ICACHE_TypeDef *) ICACHE_BASE_NS) 1021 #define IWDG_NS ((IWDG_TypeDef *) IWDG_BASE_NS) 1022 #define LPTIM1_NS ((LPTIM_TypeDef *) LPTIM1_BASE_NS) 1023 #define LPUART1_NS ((USART_TypeDef *) LPUART1_BASE_NS) 1024 #define PKA_NS ((PKA_TypeDef *) PKA_BASE_NS) 1025 #define PWR_NS ((PWR_TypeDef *) PWR_BASE_NS) 1026 #define RAMCFG_SRAM1_NS ((RAMCFG_TypeDef *) RAMCFG_SRAM1_BASE_NS) 1027 #define RAMCFG_SRAM2_NS ((RAMCFG_TypeDef *) RAMCFG_SRAM2_BASE_NS) 1028 #define RAMCFG_SRAM6_NS ((RAMCFG_TypeDef *) RAMCFG_SRAM6_BASE_NS) 1029 #define RCC_NS ((RCC_TypeDef *) RCC_BASE_NS) 1030 #define RNG_NS ((RNG_TypeDef *) RNG_BASE_NS) 1031 #define RTC_NS ((RTC_TypeDef *) RTC_BASE_NS) 1032 #define SPI3_NS ((SPI_TypeDef *) SPI3_BASE_NS) 1033 #define SYSCFG_NS ((SYSCFG_TypeDef *) SYSCFG_BASE_NS) 1034 #define TAMP_NS ((TAMP_TypeDef *) TAMP_BASE_NS) 1035 #define TIM1_NS ((TIM_TypeDef *) TIM1_BASE_NS) 1036 #define TIM2_NS ((TIM_TypeDef *) TIM2_BASE_NS) 1037 #define TIM16_NS ((TIM_TypeDef *) TIM16_BASE_NS) 1038 #define TSC_NS ((TSC_TypeDef *) TSC_BASE_NS) 1039 #define USART1_NS ((USART_TypeDef *) USART1_BASE_NS) 1040 #define WWDG_NS ((WWDG_TypeDef *) WWDG_BASE_NS) 1041 1042 /*!< Memory base addresses for Non secure peripherals */ 1043 #define FLASH_BASE FLASH_BASE_NS 1044 #define SRAM1_BASE SRAM1_BASE_NS 1045 #define SRAM2_BASE SRAM2_BASE_NS 1046 #define SRAM6_BASE SRAM6_BASE_NS 1047 #define SEQSRAM_BASE SEQSRAM_BASE_NS 1048 1049 /*!< Instance aliases and base addresses for Non secure peripherals */ 1050 #define ADC4 ADC4_NS 1051 #define ADC4_BASE ADC4_BASE_NS 1052 #define ADC4_COMMON ADC4_COMMON_NS 1053 #define ADC4_COMMON_BASE ADC4_COMMON_BASE_NS 1054 #define AES AES_NS 1055 #define AES_BASE AES_BASE_NS 1056 #define CRC CRC_NS 1057 #define CRC_BASE CRC_BASE_NS 1058 #define EXTI EXTI_NS 1059 #define EXTI_BASE EXTI_BASE_NS 1060 #define FLASH FLASH_NS 1061 #define FLASH_R_BASE FLASH_R_BASE_NS 1062 #define GPDMA1 GPDMA1_NS 1063 #define GPDMA1_BASE GPDMA1_BASE_NS 1064 #define GPDMA1_Channel0 GPDMA1_Channel0_NS 1065 #define GPDMA1_Channel0_BASE GPDMA1_Channel0_BASE_NS 1066 #define GPDMA1_Channel1 GPDMA1_Channel1_NS 1067 #define GPDMA1_Channel1_BASE GPDMA1_Channel1_BASE_NS 1068 #define GPDMA1_Channel2 GPDMA1_Channel2_NS 1069 #define GPDMA1_Channel2_BASE GPDMA1_Channel2_BASE_NS 1070 #define GPDMA1_Channel3 GPDMA1_Channel3_NS 1071 #define GPDMA1_Channel3_BASE GPDMA1_Channel3_BASE_NS 1072 #define GPDMA1_Channel4 GPDMA1_Channel4_NS 1073 #define GPDMA1_Channel4_BASE GPDMA1_Channel4_BASE_NS 1074 #define GPDMA1_Channel5 GPDMA1_Channel5_NS 1075 #define GPDMA1_Channel5_BASE GPDMA1_Channel5_BASE_NS 1076 #define GPDMA1_Channel6 GPDMA1_Channel6_NS 1077 #define GPDMA1_Channel6_BASE GPDMA1_Channel6_BASE_NS 1078 #define GPDMA1_Channel7 GPDMA1_Channel7_NS 1079 #define GPDMA1_Channel7_BASE GPDMA1_Channel7_BASE_NS 1080 #define GPIOA GPIOA_NS 1081 #define GPIOA_BASE GPIOA_BASE_NS 1082 #define GPIOB GPIOB_NS 1083 #define GPIOB_BASE GPIOB_BASE_NS 1084 #define GPIOC GPIOC_NS 1085 #define GPIOC_BASE GPIOC_BASE_NS 1086 #define GPIOH GPIOH_NS 1087 #define GPIOH_BASE GPIOH_BASE_NS 1088 #define HASH HASH_NS 1089 #define HASH_BASE HASH_BASE_NS 1090 #define HASH_DIGEST HASH_DIGEST_NS 1091 #define HASH_DIGEST_BASE HASH_DIGEST_BASE_NS 1092 #define HSEM HSEM_NS 1093 #define HSEM_BASE HSEM_BASE_NS 1094 #define HSEM_COMMON HSEM_COMMON_NS 1095 #define I2C3 I2C3_NS 1096 #define I2C3_BASE I2C3_BASE_NS 1097 #define ICACHE ICACHE_NS 1098 #define ICACHE_BASE ICACHE_BASE_NS 1099 #define IWDG IWDG_NS 1100 #define IWDG_BASE IWDG_BASE_NS 1101 #define LPTIM1 LPTIM1_NS 1102 #define LPTIM1_BASE LPTIM1_BASE_NS 1103 #define LPUART1 LPUART1_NS 1104 #define LPUART1_BASE LPUART1_BASE_NS 1105 #define PKA PKA_NS 1106 #define PKA_BASE PKA_BASE_NS 1107 #define PKA_RAM_BASE PKA_RAM_BASE_NS 1108 #define PWR PWR_NS 1109 #define PWR_BASE PWR_BASE_NS 1110 #define RADIO_BASE RADIO_BASE_NS 1111 #define RAMCFG_SRAM1 RAMCFG_SRAM1_NS 1112 #define RAMCFG_SRAM1_BASE RAMCFG_SRAM1_BASE_NS 1113 #define RAMCFG_SRAM2 RAMCFG_SRAM2_NS 1114 #define RAMCFG_SRAM2_BASE RAMCFG_SRAM2_BASE_NS 1115 #define RAMCFG_SRAM6 RAMCFG_SRAM6_NS 1116 #define RAMCFG_SRAM6_BASE RAMCFG_SRAM6_BASE_NS 1117 #define RCC RCC_NS 1118 #define RCC_BASE RCC_BASE_NS 1119 #define RNG RNG_NS 1120 #define RNG_BASE RNG_BASE_NS 1121 #define RTC RTC_NS 1122 #define RTC_BASE RTC_BASE_NS 1123 #define SPI3 SPI3_NS 1124 #define SPI3_BASE SPI3_BASE_NS 1125 #define SYSCFG SYSCFG_NS 1126 #define SYSCFG_BASE SYSCFG_BASE_NS 1127 #define TAMP TAMP_NS 1128 #define TAMP_BASE TAMP_BASE_NS 1129 #define TIM1 TIM1_NS 1130 #define TIM1_BASE TIM1_BASE_NS 1131 #define TIM2 TIM2_NS 1132 #define TIM2_BASE TIM2_BASE_NS 1133 #define TIM16 TIM16_NS 1134 #define TIM16_BASE TIM16_BASE_NS 1135 #define TSC TSC_NS 1136 #define TSC_BASE TSC_BASE_NS 1137 #define USART1 USART1_NS 1138 #define USART1_BASE USART1_BASE_NS 1139 #define WWDG WWDG_NS 1140 #define WWDG_BASE WWDG_BASE_NS 1141 1142 1143 /** @addtogroup Exported_constants 1144 * @{ 1145 */ 1146 1147 /** @addtogroup Hardware_Constant_Definition 1148 * @{ 1149 */ 1150 #define LSI_STARTUP_TIME 16000U /*!< LSI Maximum startup time in us : 4 cycles @ 250 Hz = 16 ms */ 1151 /** 1152 * @} 1153 */ 1154 1155 /** @addtogroup Peripheral_Registers_Bits_Definition 1156 * @{ 1157 */ 1158 1159 /******************************************************************************/ 1160 /* */ 1161 /* Analog to Digital Converter (ADC) */ 1162 /* */ 1163 /******************************************************************************/ 1164 /******************** Bit definition for ADC_ISR register *******************/ 1165 #define ADC_ISR_ADRDY_Pos (0U) 1166 #define ADC_ISR_ADRDY_Msk (0x1UL << ADC_ISR_ADRDY_Pos) /*!< 0x00000001 */ 1167 #define ADC_ISR_ADRDY ADC_ISR_ADRDY_Msk /*!< ADC ready flag */ 1168 #define ADC_ISR_EOSMP_Pos (1U) 1169 #define ADC_ISR_EOSMP_Msk (0x1UL << ADC_ISR_EOSMP_Pos) /*!< 0x00000002 */ 1170 #define ADC_ISR_EOSMP ADC_ISR_EOSMP_Msk /*!< ADC group regular end of sampling flag */ 1171 #define ADC_ISR_EOC_Pos (2U) 1172 #define ADC_ISR_EOC_Msk (0x1UL << ADC_ISR_EOC_Pos) /*!< 0x00000004 */ 1173 #define ADC_ISR_EOC ADC_ISR_EOC_Msk /*!< ADC group regular end of unitary conversion flag */ 1174 #define ADC_ISR_EOS_Pos (3U) 1175 #define ADC_ISR_EOS_Msk (0x1UL << ADC_ISR_EOS_Pos) /*!< 0x00000008 */ 1176 #define ADC_ISR_EOS ADC_ISR_EOS_Msk /*!< ADC group regular end of sequence conversions flag */ 1177 #define ADC_ISR_OVR_Pos (4U) 1178 #define ADC_ISR_OVR_Msk (0x1UL << ADC_ISR_OVR_Pos) /*!< 0x00000010 */ 1179 #define ADC_ISR_OVR ADC_ISR_OVR_Msk /*!< ADC group regular overrun flag */ 1180 #define ADC_ISR_AWD1_Pos (7U) 1181 #define ADC_ISR_AWD1_Msk (0x1UL << ADC_ISR_AWD1_Pos) /*!< 0x00000080 */ 1182 #define ADC_ISR_AWD1 ADC_ISR_AWD1_Msk /*!< ADC analog watchdog 1 flag */ 1183 #define ADC_ISR_AWD2_Pos (8U) 1184 #define ADC_ISR_AWD2_Msk (0x1UL << ADC_ISR_AWD2_Pos) /*!< 0x00000100 */ 1185 #define ADC_ISR_AWD2 ADC_ISR_AWD2_Msk /*!< ADC analog watchdog 2 flag */ 1186 #define ADC_ISR_AWD3_Pos (9U) 1187 #define ADC_ISR_AWD3_Msk (0x1UL << ADC_ISR_AWD3_Pos) /*!< 0x00000200 */ 1188 #define ADC_ISR_AWD3 ADC_ISR_AWD3_Msk /*!< ADC analog watchdog 3 flag */ 1189 #define ADC_ISR_EOCAL_Pos (11U) 1190 #define ADC_ISR_EOCAL_Msk (0x1UL << ADC_ISR_EOCAL_Pos) /*!< 0x00000800 */ 1191 #define ADC_ISR_EOCAL ADC_ISR_EOCAL_Msk /*!< ADC end of calibration flag */ 1192 #define ADC_ISR_LDORDY_Pos (12U) 1193 #define ADC_ISR_LDORDY_Msk (0x1UL << ADC_ISR_LDORDY_Pos) /*!< 0x00001000 */ 1194 #define ADC_ISR_LDORDY ADC_ISR_LDORDY_Msk /*!< ADC internal voltage regulator ready flag */ 1195 1196 /******************** Bit definition for ADC_IER register *******************/ 1197 #define ADC_IER_ADRDYIE_Pos (0U) 1198 #define ADC_IER_ADRDYIE_Msk (0x1UL << ADC_IER_ADRDYIE_Pos) /*!< 0x00000001 */ 1199 #define ADC_IER_ADRDYIE ADC_IER_ADRDYIE_Msk /*!< ADC ready interrupt */ 1200 #define ADC_IER_EOSMPIE_Pos (1U) 1201 #define ADC_IER_EOSMPIE_Msk (0x1UL << ADC_IER_EOSMPIE_Pos) /*!< 0x00000002 */ 1202 #define ADC_IER_EOSMPIE ADC_IER_EOSMPIE_Msk /*!< ADC group regular end of sampling interrupt */ 1203 #define ADC_IER_EOCIE_Pos (2U) 1204 #define ADC_IER_EOCIE_Msk (0x1UL << ADC_IER_EOCIE_Pos) /*!< 0x00000004 */ 1205 #define ADC_IER_EOCIE ADC_IER_EOCIE_Msk /*!< ADC group regular end of unitary conversion interrupt */ 1206 #define ADC_IER_EOSIE_Pos (3U) 1207 #define ADC_IER_EOSIE_Msk (0x1UL << ADC_IER_EOSIE_Pos) /*!< 0x00000008 */ 1208 #define ADC_IER_EOSIE ADC_IER_EOSIE_Msk /*!< ADC group regular end of sequence conversions interrupt */ 1209 #define ADC_IER_OVRIE_Pos (4U) 1210 #define ADC_IER_OVRIE_Msk (0x1UL << ADC_IER_OVRIE_Pos) /*!< 0x00000010 */ 1211 #define ADC_IER_OVRIE ADC_IER_OVRIE_Msk /*!< ADC group regular overrun interrupt */ 1212 #define ADC_IER_AWD1IE_Pos (7U) 1213 #define ADC_IER_AWD1IE_Msk (0x1UL << ADC_IER_AWD1IE_Pos) /*!< 0x00000080 */ 1214 #define ADC_IER_AWD1IE ADC_IER_AWD1IE_Msk /*!< ADC analog watchdog 1 interrupt */ 1215 #define ADC_IER_AWD2IE_Pos (8U) 1216 #define ADC_IER_AWD2IE_Msk (0x1UL << ADC_IER_AWD2IE_Pos) /*!< 0x00000100 */ 1217 #define ADC_IER_AWD2IE ADC_IER_AWD2IE_Msk /*!< ADC analog watchdog 2 interrupt */ 1218 #define ADC_IER_AWD3IE_Pos (9U) 1219 #define ADC_IER_AWD3IE_Msk (0x1UL << ADC_IER_AWD3IE_Pos) /*!< 0x00000200 */ 1220 #define ADC_IER_AWD3IE ADC_IER_AWD3IE_Msk /*!< ADC analog watchdog 3 interrupt */ 1221 #define ADC_IER_EOCALIE_Pos (11U) 1222 #define ADC_IER_EOCALIE_Msk (0x1UL << ADC_IER_EOCALIE_Pos) /*!< 0x00000800 */ 1223 #define ADC_IER_EOCALIE ADC_IER_EOCALIE_Msk /*!< ADC end of calibration interrupt */ 1224 #define ADC_IER_LDORDYIE_Pos (12U) 1225 #define ADC_IER_LDORDYIE_Msk (0x1UL << ADC_IER_LDORDYIE_Pos) /*!< 0x00001000 */ 1226 #define ADC_IER_LDORDYIE ADC_IER_LDORDYIE_Msk /*!< ADC Voltage Regulator Ready interrupt source */ 1227 1228 /******************** Bit definition for ADC_CR register ********************/ 1229 #define ADC_CR_ADEN_Pos (0U) 1230 #define ADC_CR_ADEN_Msk (0x1UL << ADC_CR_ADEN_Pos) /*!< 0x00000001 */ 1231 #define ADC_CR_ADEN ADC_CR_ADEN_Msk /*!< ADC enable */ 1232 #define ADC_CR_ADDIS_Pos (1U) 1233 #define ADC_CR_ADDIS_Msk (0x1UL << ADC_CR_ADDIS_Pos) /*!< 0x00000002 */ 1234 #define ADC_CR_ADDIS ADC_CR_ADDIS_Msk /*!< ADC disable */ 1235 #define ADC_CR_ADSTART_Pos (2U) 1236 #define ADC_CR_ADSTART_Msk (0x1UL << ADC_CR_ADSTART_Pos) /*!< 0x00000004 */ 1237 #define ADC_CR_ADSTART ADC_CR_ADSTART_Msk /*!< ADC group regular conversion start */ 1238 #define ADC_CR_ADSTP_Pos (4U) 1239 #define ADC_CR_ADSTP_Msk (0x1UL << ADC_CR_ADSTP_Pos) /*!< 0x00000010 */ 1240 #define ADC_CR_ADSTP ADC_CR_ADSTP_Msk /*!< ADC group regular conversion stop */ 1241 #define ADC_CR_ADVREGEN_Pos (28U) 1242 #define ADC_CR_ADVREGEN_Msk (0x1UL << ADC_CR_ADVREGEN_Pos) /*!< 0x10000000 */ 1243 #define ADC_CR_ADVREGEN ADC_CR_ADVREGEN_Msk /*!< ADC voltage regulator enable */ 1244 #define ADC_CR_ADCAL_Pos (31U) 1245 #define ADC_CR_ADCAL_Msk (0x1UL << ADC_CR_ADCAL_Pos) /*!< 0x80000000 */ 1246 #define ADC_CR_ADCAL ADC_CR_ADCAL_Msk /*!< ADC calibration */ 1247 1248 /******************** Bit definition for ADC_CFGR1 register *****************/ 1249 #define ADC_CFGR1_DMAEN_Pos (0U) 1250 #define ADC_CFGR1_DMAEN_Msk (0x1UL << ADC_CFGR1_DMAEN_Pos) /*!< 0x00000001 */ 1251 #define ADC_CFGR1_DMAEN ADC_CFGR1_DMAEN_Msk /*!< ADC DMA transfer enable */ 1252 #define ADC_CFGR1_DMACFG_Pos (1U) 1253 #define ADC_CFGR1_DMACFG_Msk (0x1UL << ADC_CFGR1_DMACFG_Pos) /*!< 0x00000002 */ 1254 #define ADC_CFGR1_DMACFG ADC_CFGR1_DMACFG_Msk /*!< ADC DMA transfer configuration */ 1255 1256 #define ADC_CFGR1_RES_Pos (2U) 1257 #define ADC_CFGR1_RES_Msk (0x3UL << ADC_CFGR1_RES_Pos) /*!< 0x0000000C */ 1258 #define ADC_CFGR1_RES ADC_CFGR1_RES_Msk /*!< ADC Data resolution */ 1259 #define ADC_CFGR1_RES_0 (0x1UL << ADC_CFGR1_RES_Pos) /*!< 0x00000004 */ 1260 #define ADC_CFGR1_RES_1 (0x2UL << ADC_CFGR1_RES_Pos) /*!< 0x00000008 */ 1261 1262 #define ADC_CFGR1_SCANDIR_Pos (4U) 1263 #define ADC_CFGR1_SCANDIR_Msk (0x1UL << ADC_CFGR1_SCANDIR_Pos) /*!< 0x00000010 */ 1264 #define ADC_CFGR1_SCANDIR ADC_CFGR1_SCANDIR_Msk /*!< ADC group regular sequencer scan direction */ 1265 #define ADC_CFGR1_ALIGN_Pos (5U) 1266 #define ADC_CFGR1_ALIGN_Msk (0x1UL << ADC_CFGR1_ALIGN_Pos) /*!< 0x00000020 */ 1267 #define ADC_CFGR1_ALIGN ADC_CFGR1_ALIGN_Msk /*!< ADC data alignment */ 1268 1269 #define ADC_CFGR1_EXTSEL_Pos (6U) 1270 #define ADC_CFGR1_EXTSEL_Msk (0x7UL << ADC_CFGR1_EXTSEL_Pos) /*!< 0x000001C0 */ 1271 #define ADC_CFGR1_EXTSEL ADC_CFGR1_EXTSEL_Msk /*!< ADC group regular external trigger source */ 1272 #define ADC_CFGR1_EXTSEL_0 (0x1UL << ADC_CFGR1_EXTSEL_Pos) /*!< 0x00000040 */ 1273 #define ADC_CFGR1_EXTSEL_1 (0x2UL << ADC_CFGR1_EXTSEL_Pos) /*!< 0x00000080 */ 1274 #define ADC_CFGR1_EXTSEL_2 (0x4UL << ADC_CFGR1_EXTSEL_Pos) /*!< 0x00000100 */ 1275 1276 #define ADC_CFGR1_EXTEN_Pos (10U) 1277 #define ADC_CFGR1_EXTEN_Msk (0x3UL << ADC_CFGR1_EXTEN_Pos) /*!< 0x00000C00 */ 1278 #define ADC_CFGR1_EXTEN ADC_CFGR1_EXTEN_Msk /*!< ADC group regular external trigger polarity */ 1279 #define ADC_CFGR1_EXTEN_0 (0x1UL << ADC_CFGR1_EXTEN_Pos) /*!< 0x00000400 */ 1280 #define ADC_CFGR1_EXTEN_1 (0x2UL << ADC_CFGR1_EXTEN_Pos) /*!< 0x00000800 */ 1281 1282 #define ADC_CFGR1_OVRMOD_Pos (12U) 1283 #define ADC_CFGR1_OVRMOD_Msk (0x1UL << ADC_CFGR1_OVRMOD_Pos) /*!< 0x00001000 */ 1284 #define ADC_CFGR1_OVRMOD ADC_CFGR1_OVRMOD_Msk /*!< ADC group regular overrun configuration */ 1285 #define ADC_CFGR1_CONT_Pos (13U) 1286 #define ADC_CFGR1_CONT_Msk (0x1UL << ADC_CFGR1_CONT_Pos) /*!< 0x00002000 */ 1287 #define ADC_CFGR1_CONT ADC_CFGR1_CONT_Msk /*!< ADC group regular continuous conversion mode */ 1288 #define ADC_CFGR1_WAIT_Pos (14U) 1289 #define ADC_CFGR1_WAIT_Msk (0x1UL << ADC_CFGR1_WAIT_Pos) /*!< 0x00004000 */ 1290 #define ADC_CFGR1_WAIT ADC_CFGR1_WAIT_Msk /*!< ADC low power auto wait */ 1291 #define ADC_CFGR1_DISCEN_Pos (16U) 1292 #define ADC_CFGR1_DISCEN_Msk (0x1UL << ADC_CFGR1_DISCEN_Pos) /*!< 0x00010000 */ 1293 #define ADC_CFGR1_DISCEN ADC_CFGR1_DISCEN_Msk /*!< ADC group regular sequencer discontinuous mode */ 1294 #define ADC_CFGR1_CHSELRMOD_Pos (21U) 1295 #define ADC_CFGR1_CHSELRMOD_Msk (0x1UL << ADC_CFGR1_CHSELRMOD_Pos) /*!< 0x00200000 */ 1296 #define ADC_CFGR1_CHSELRMOD ADC_CFGR1_CHSELRMOD_Msk /*!< ADC group regular sequencer mode */ 1297 1298 #define ADC_CFGR1_AWD1SGL_Pos (22U) 1299 #define ADC_CFGR1_AWD1SGL_Msk (0x1UL << ADC_CFGR1_AWD1SGL_Pos) /*!< 0x00400000 */ 1300 #define ADC_CFGR1_AWD1SGL ADC_CFGR1_AWD1SGL_Msk /*!< ADC analog watchdog 1 monitoring a single channel or all channels */ 1301 #define ADC_CFGR1_AWD1EN_Pos (23U) 1302 #define ADC_CFGR1_AWD1EN_Msk (0x1UL << ADC_CFGR1_AWD1EN_Pos) /*!< 0x00800000 */ 1303 #define ADC_CFGR1_AWD1EN ADC_CFGR1_AWD1EN_Msk /*!< ADC analog watchdog 1 enable on scope ADC group regular */ 1304 1305 #define ADC_CFGR1_AWD1CH_Pos (26U) 1306 #define ADC_CFGR1_AWD1CH_Msk (0x1FUL << ADC_CFGR1_AWD1CH_Pos) /*!< 0x7C000000 */ 1307 #define ADC_CFGR1_AWD1CH ADC_CFGR1_AWD1CH_Msk /*!< ADC analog watchdog 1 monitored channel selection */ 1308 #define ADC_CFGR1_AWD1CH_0 (0x01UL << ADC_CFGR1_AWD1CH_Pos) /*!< 0x04000000 */ 1309 #define ADC_CFGR1_AWD1CH_1 (0x02UL << ADC_CFGR1_AWD1CH_Pos) /*!< 0x08000000 */ 1310 #define ADC_CFGR1_AWD1CH_2 (0x04UL << ADC_CFGR1_AWD1CH_Pos) /*!< 0x10000000 */ 1311 #define ADC_CFGR1_AWD1CH_3 (0x08UL << ADC_CFGR1_AWD1CH_Pos) /*!< 0x20000000 */ 1312 #define ADC_CFGR1_AWD1CH_4 (0x10UL << ADC_CFGR1_AWD1CH_Pos) /*!< 0x40000000 */ 1313 1314 /******************** Bit definition for ADC_CFGR2 register *****************/ 1315 #define ADC_CFGR2_OVSE_Pos (0U) 1316 #define ADC_CFGR2_OVSE_Msk (0x1UL << ADC_CFGR2_OVSE_Pos) /*!< 0x00000001 */ 1317 #define ADC_CFGR2_OVSE ADC_CFGR2_OVSE_Msk /*!< ADC oversampler enable on scope ADC group regular */ 1318 1319 #define ADC_CFGR2_OVSR_Pos (2U) 1320 #define ADC_CFGR2_OVSR_Msk (0x7UL << ADC_CFGR2_OVSR_Pos) /*!< 0x0000001C */ 1321 #define ADC_CFGR2_OVSR ADC_CFGR2_OVSR_Msk /*!< ADC oversampling ratio */ 1322 #define ADC_CFGR2_OVSR_0 (0x1UL << ADC_CFGR2_OVSR_Pos) /*!< 0x00000004 */ 1323 #define ADC_CFGR2_OVSR_1 (0x2UL << ADC_CFGR2_OVSR_Pos) /*!< 0x00000008 */ 1324 #define ADC_CFGR2_OVSR_2 (0x4UL << ADC_CFGR2_OVSR_Pos) /*!< 0x00000010 */ 1325 1326 #define ADC_CFGR2_OVSS_Pos (5U) 1327 #define ADC_CFGR2_OVSS_Msk (0xFUL << ADC_CFGR2_OVSS_Pos) /*!< 0x000001E0 */ 1328 #define ADC_CFGR2_OVSS ADC_CFGR2_OVSS_Msk /*!< ADC oversampling shift */ 1329 #define ADC_CFGR2_OVSS_0 (0x1UL << ADC_CFGR2_OVSS_Pos) /*!< 0x00000020 */ 1330 #define ADC_CFGR2_OVSS_1 (0x2UL << ADC_CFGR2_OVSS_Pos) /*!< 0x00000040 */ 1331 #define ADC_CFGR2_OVSS_2 (0x4UL << ADC_CFGR2_OVSS_Pos) /*!< 0x00000080 */ 1332 #define ADC_CFGR2_OVSS_3 (0x8UL << ADC_CFGR2_OVSS_Pos) /*!< 0x00000100 */ 1333 1334 #define ADC_CFGR2_TOVS_Pos (9U) 1335 #define ADC_CFGR2_TOVS_Msk (0x1UL << ADC_CFGR2_TOVS_Pos) /*!< 0x00000200 */ 1336 #define ADC_CFGR2_TOVS ADC_CFGR2_TOVS_Msk /*!< ADC oversampling discontinuous mode (triggered mode) for ADC group regular */ 1337 1338 #define ADC_CFGR2_LFTRIG_Pos (29U) 1339 #define ADC_CFGR2_LFTRIG_Msk (0x1UL << ADC_CFGR2_LFTRIG_Pos) /*!< 0x20000000 */ 1340 #define ADC_CFGR2_LFTRIG ADC_CFGR2_LFTRIG_Msk /*!< ADC low frequency trigger mode */ 1341 1342 /******************** Bit definition for ADC_SMPR register ******************/ 1343 #define ADC_SMPR_SMP1_Pos (0U) 1344 #define ADC_SMPR_SMP1_Msk (0x7UL << ADC_SMPR_SMP1_Pos) /*!< 0x00000007 */ 1345 #define ADC_SMPR_SMP1 ADC_SMPR_SMP1_Msk /*!< ADC group of channels sampling time 1 */ 1346 #define ADC_SMPR_SMP1_0 (0x1UL << ADC_SMPR_SMP1_Pos) /*!< 0x00000001 */ 1347 #define ADC_SMPR_SMP1_1 (0x2UL << ADC_SMPR_SMP1_Pos) /*!< 0x00000002 */ 1348 #define ADC_SMPR_SMP1_2 (0x4UL << ADC_SMPR_SMP1_Pos) /*!< 0x00000004 */ 1349 1350 #define ADC_SMPR_SMP2_Pos (4U) 1351 #define ADC_SMPR_SMP2_Msk (0x7UL << ADC_SMPR_SMP2_Pos) /*!< 0x00000070 */ 1352 #define ADC_SMPR_SMP2 ADC_SMPR_SMP2_Msk /*!< ADC group of channels sampling time 2 */ 1353 #define ADC_SMPR_SMP2_0 (0x1UL << ADC_SMPR_SMP2_Pos) /*!< 0x00000010 */ 1354 #define ADC_SMPR_SMP2_1 (0x2UL << ADC_SMPR_SMP2_Pos) /*!< 0x00000020 */ 1355 #define ADC_SMPR_SMP2_2 (0x4UL << ADC_SMPR_SMP2_Pos) /*!< 0x00000040 */ 1356 1357 #define ADC_SMPR_SMPSEL_Pos (8U) 1358 #define ADC_SMPR_SMPSEL_Msk (0x3FFFFUL << ADC_SMPR_SMPSEL_Pos) /*!< 0x03FFFF00 */ 1359 #define ADC_SMPR_SMPSEL ADC_SMPR_SMPSEL_Msk /*!< ADC all channels sampling time selection */ 1360 #define ADC_SMPR_SMPSEL0_Pos (8U) 1361 #define ADC_SMPR_SMPSEL0_Msk (0x1UL << ADC_SMPR_SMPSEL0_Pos) /*!< 0x00000100 */ 1362 #define ADC_SMPR_SMPSEL0 ADC_SMPR_SMPSEL0_Msk /*!< ADC channel 0 sampling time selection */ 1363 #define ADC_SMPR_SMPSEL1_Pos (9U) 1364 #define ADC_SMPR_SMPSEL1_Msk (0x1UL << ADC_SMPR_SMPSEL1_Pos) /*!< 0x00000200 */ 1365 #define ADC_SMPR_SMPSEL1 ADC_SMPR_SMPSEL1_Msk /*!< ADC channel 1 sampling time selection */ 1366 #define ADC_SMPR_SMPSEL2_Pos (10U) 1367 #define ADC_SMPR_SMPSEL2_Msk (0x1UL << ADC_SMPR_SMPSEL2_Pos) /*!< 0x00000400 */ 1368 #define ADC_SMPR_SMPSEL2 ADC_SMPR_SMPSEL2_Msk /*!< ADC channel 2 sampling time selection */ 1369 #define ADC_SMPR_SMPSEL3_Pos (11U) 1370 #define ADC_SMPR_SMPSEL3_Msk (0x1UL << ADC_SMPR_SMPSEL3_Pos) /*!< 0x00000800 */ 1371 #define ADC_SMPR_SMPSEL3 ADC_SMPR_SMPSEL3_Msk /*!< ADC channel 3 sampling time selection */ 1372 #define ADC_SMPR_SMPSEL4_Pos (12U) 1373 #define ADC_SMPR_SMPSEL4_Msk (0x1UL << ADC_SMPR_SMPSEL4_Pos) /*!< 0x00001000 */ 1374 #define ADC_SMPR_SMPSEL4 ADC_SMPR_SMPSEL4_Msk /*!< ADC channel 4 sampling time selection */ 1375 #define ADC_SMPR_SMPSEL5_Pos (13U) 1376 #define ADC_SMPR_SMPSEL5_Msk (0x1UL << ADC_SMPR_SMPSEL5_Pos) /*!< 0x00002000 */ 1377 #define ADC_SMPR_SMPSEL5 ADC_SMPR_SMPSEL5_Msk /*!< ADC channel 5 sampling time selection */ 1378 #define ADC_SMPR_SMPSEL6_Pos (14U) 1379 #define ADC_SMPR_SMPSEL6_Msk (0x1UL << ADC_SMPR_SMPSEL6_Pos) /*!< 0x00004000 */ 1380 #define ADC_SMPR_SMPSEL6 ADC_SMPR_SMPSEL6_Msk /*!< ADC channel 6 sampling time selection */ 1381 #define ADC_SMPR_SMPSEL7_Pos (15U) 1382 #define ADC_SMPR_SMPSEL7_Msk (0x1UL << ADC_SMPR_SMPSEL7_Pos) /*!< 0x00008000 */ 1383 #define ADC_SMPR_SMPSEL7 ADC_SMPR_SMPSEL7_Msk /*!< ADC channel 7 sampling time selection */ 1384 #define ADC_SMPR_SMPSEL8_Pos (16U) 1385 #define ADC_SMPR_SMPSEL8_Msk (0x1UL << ADC_SMPR_SMPSEL8_Pos) /*!< 0x00010000 */ 1386 #define ADC_SMPR_SMPSEL8 ADC_SMPR_SMPSEL8_Msk /*!< ADC channel 8 sampling time selection */ 1387 #define ADC_SMPR_SMPSEL9_Pos (17U) 1388 #define ADC_SMPR_SMPSEL9_Msk (0x1UL << ADC_SMPR_SMPSEL9_Pos) /*!< 0x00020000 */ 1389 #define ADC_SMPR_SMPSEL9 ADC_SMPR_SMPSEL9_Msk /*!< ADC channel 9 sampling time selection */ 1390 #define ADC_SMPR_SMPSEL10_Pos (18U) 1391 #define ADC_SMPR_SMPSEL10_Msk (0x1UL << ADC_SMPR_SMPSEL10_Pos) /*!< 0x00040000 */ 1392 #define ADC_SMPR_SMPSEL10 ADC_SMPR_SMPSEL10_Msk /*!< ADC channel 10 sampling time selection */ 1393 #define ADC_SMPR_SMPSEL11_Pos (19U) 1394 #define ADC_SMPR_SMPSEL11_Msk (0x1UL << ADC_SMPR_SMPSEL11_Pos) /*!< 0x00080000 */ 1395 #define ADC_SMPR_SMPSEL11 ADC_SMPR_SMPSEL11_Msk /*!< ADC channel 11 sampling time selection */ 1396 #define ADC_SMPR_SMPSEL12_Pos (20U) 1397 #define ADC_SMPR_SMPSEL12_Msk (0x1UL << ADC_SMPR_SMPSEL12_Pos) /*!< 0x00100000 */ 1398 #define ADC_SMPR_SMPSEL12 ADC_SMPR_SMPSEL12_Msk /*!< ADC channel 12 sampling time selection */ 1399 #define ADC_SMPR_SMPSEL13_Pos (21U) 1400 #define ADC_SMPR_SMPSEL13_Msk (0x1UL << ADC_SMPR_SMPSEL13_Pos) /*!< 0x00200000 */ 1401 #define ADC_SMPR_SMPSEL13 ADC_SMPR_SMPSEL13_Msk /*!< ADC channel 13 sampling time selection */ 1402 #define ADC_SMPR_SMPSEL14_Pos (22U) 1403 #define ADC_SMPR_SMPSEL14_Msk (0x1UL << ADC_SMPR_SMPSEL14_Pos) /*!< 0x00400000 */ 1404 #define ADC_SMPR_SMPSEL14 ADC_SMPR_SMPSEL14_Msk /*!< ADC channel 14 sampling time selection */ 1405 #define ADC_SMPR_SMPSEL15_Pos (23U) 1406 #define ADC_SMPR_SMPSEL15_Msk (0x1UL << ADC_SMPR_SMPSEL15_Pos) /*!< 0x00800000 */ 1407 #define ADC_SMPR_SMPSEL15 ADC_SMPR_SMPSEL15_Msk /*!< ADC channel 15 sampling time selection */ 1408 #define ADC_SMPR_SMPSEL16_Pos (24U) 1409 #define ADC_SMPR_SMPSEL16_Msk (0x1UL << ADC_SMPR_SMPSEL16_Pos) /*!< 0x01000000 */ 1410 #define ADC_SMPR_SMPSEL16 ADC_SMPR_SMPSEL16_Msk /*!< ADC channel 16 sampling time selection */ 1411 #define ADC_SMPR_SMPSEL17_Pos (25U) 1412 #define ADC_SMPR_SMPSEL17_Msk (0x1UL << ADC_SMPR_SMPSEL17_Pos) /*!< 0x02000000 */ 1413 #define ADC_SMPR_SMPSEL17 ADC_SMPR_SMPSEL17_Msk /*!< ADC channel 17 sampling time selection */ 1414 1415 /******************** Bit definition for ADC_AWD1TR register *******************/ 1416 #define ADC_AWD1TR_LT1_Pos (0U) 1417 #define ADC_AWD1TR_LT1_Msk (0xFFFUL << ADC_AWD1TR_LT1_Pos) /*!< 0x00000FFF */ 1418 #define ADC_AWD1TR_LT1 ADC_AWD1TR_LT1_Msk /*!< ADC analog watchdog 1 threshold low */ 1419 #define ADC_AWD1TR_LT1_0 (0x001UL << ADC_AWD1TR_LT1_Pos) /*!< 0x00000001 */ 1420 #define ADC_AWD1TR_LT1_1 (0x002UL << ADC_AWD1TR_LT1_Pos) /*!< 0x00000002 */ 1421 #define ADC_AWD1TR_LT1_2 (0x004UL << ADC_AWD1TR_LT1_Pos) /*!< 0x00000004 */ 1422 #define ADC_AWD1TR_LT1_3 (0x008UL << ADC_AWD1TR_LT1_Pos) /*!< 0x00000008 */ 1423 #define ADC_AWD1TR_LT1_4 (0x010UL << ADC_AWD1TR_LT1_Pos) /*!< 0x00000010 */ 1424 #define ADC_AWD1TR_LT1_5 (0x020UL << ADC_AWD1TR_LT1_Pos) /*!< 0x00000020 */ 1425 #define ADC_AWD1TR_LT1_6 (0x040UL << ADC_AWD1TR_LT1_Pos) /*!< 0x00000040 */ 1426 #define ADC_AWD1TR_LT1_7 (0x080UL << ADC_AWD1TR_LT1_Pos) /*!< 0x00000080 */ 1427 #define ADC_AWD1TR_LT1_8 (0x100UL << ADC_AWD1TR_LT1_Pos) /*!< 0x00000100 */ 1428 #define ADC_AWD1TR_LT1_9 (0x200UL << ADC_AWD1TR_LT1_Pos) /*!< 0x00000200 */ 1429 #define ADC_AWD1TR_LT1_10 (0x400UL << ADC_AWD1TR_LT1_Pos) /*!< 0x00000400 */ 1430 #define ADC_AWD1TR_LT1_11 (0x800UL << ADC_AWD1TR_LT1_Pos) /*!< 0x00000800 */ 1431 1432 #define ADC_AWD1TR_HT1_Pos (16U) 1433 #define ADC_AWD1TR_HT1_Msk (0xFFFUL << ADC_AWD1TR_HT1_Pos) /*!< 0x0FFF0000 */ 1434 #define ADC_AWD1TR_HT1 ADC_AWD1TR_HT1_Msk /*!< ADC Analog watchdog 1 threshold high */ 1435 #define ADC_AWD1TR_HT1_0 (0x001UL << ADC_AWD1TR_HT1_Pos) /*!< 0x00010000 */ 1436 #define ADC_AWD1TR_HT1_1 (0x002UL << ADC_AWD1TR_HT1_Pos) /*!< 0x00020000 */ 1437 #define ADC_AWD1TR_HT1_2 (0x004UL << ADC_AWD1TR_HT1_Pos) /*!< 0x00040000 */ 1438 #define ADC_AWD1TR_HT1_3 (0x008UL << ADC_AWD1TR_HT1_Pos) /*!< 0x00080000 */ 1439 #define ADC_AWD1TR_HT1_4 (0x010UL << ADC_AWD1TR_HT1_Pos) /*!< 0x00100000 */ 1440 #define ADC_AWD1TR_HT1_5 (0x020UL << ADC_AWD1TR_HT1_Pos) /*!< 0x00200000 */ 1441 #define ADC_AWD1TR_HT1_6 (0x040UL << ADC_AWD1TR_HT1_Pos) /*!< 0x00400000 */ 1442 #define ADC_AWD1TR_HT1_7 (0x080UL << ADC_AWD1TR_HT1_Pos) /*!< 0x00800000 */ 1443 #define ADC_AWD1TR_HT1_8 (0x100UL << ADC_AWD1TR_HT1_Pos) /*!< 0x01000000 */ 1444 #define ADC_AWD1TR_HT1_9 (0x200UL << ADC_AWD1TR_HT1_Pos) /*!< 0x02000000 */ 1445 #define ADC_AWD1TR_HT1_10 (0x400UL << ADC_AWD1TR_HT1_Pos) /*!< 0x04000000 */ 1446 #define ADC_AWD1TR_HT1_11 (0x800UL << ADC_AWD1TR_HT1_Pos) /*!< 0x08000000 */ 1447 1448 /******************** Bit definition for ADC_AWDTR2 register *******************/ 1449 #define ADC_AWD2TR_LT2_Pos (0U) 1450 #define ADC_AWD2TR_LT2_Msk (0xFFFUL << ADC_AWD2TR_LT2_Pos) /*!< 0x00000FFF */ 1451 #define ADC_AWD2TR_LT2 ADC_AWD2TR_LT2_Msk /*!< ADC analog watchdog 2 threshold low */ 1452 #define ADC_AWD2TR_LT2_0 (0x001UL << ADC_AWD2TR_LT2_Pos) /*!< 0x00000001 */ 1453 #define ADC_AWD2TR_LT2_1 (0x002UL << ADC_AWD2TR_LT2_Pos) /*!< 0x00000002 */ 1454 #define ADC_AWD2TR_LT2_2 (0x004UL << ADC_AWD2TR_LT2_Pos) /*!< 0x00000004 */ 1455 #define ADC_AWD2TR_LT2_3 (0x008UL << ADC_AWD2TR_LT2_Pos) /*!< 0x00000008 */ 1456 #define ADC_AWD2TR_LT2_4 (0x010UL << ADC_AWD2TR_LT2_Pos) /*!< 0x00000010 */ 1457 #define ADC_AWD2TR_LT2_5 (0x020UL << ADC_AWD2TR_LT2_Pos) /*!< 0x00000020 */ 1458 #define ADC_AWD2TR_LT2_6 (0x040UL << ADC_AWD2TR_LT2_Pos) /*!< 0x00000040 */ 1459 #define ADC_AWD2TR_LT2_7 (0x080UL << ADC_AWD2TR_LT2_Pos) /*!< 0x00000080 */ 1460 #define ADC_AWD2TR_LT2_8 (0x100UL << ADC_AWD2TR_LT2_Pos) /*!< 0x00000100 */ 1461 #define ADC_AWD2TR_LT2_9 (0x200UL << ADC_AWD2TR_LT2_Pos) /*!< 0x00000200 */ 1462 #define ADC_AWD2TR_LT2_10 (0x400UL << ADC_AWD2TR_LT2_Pos) /*!< 0x00000400 */ 1463 #define ADC_AWD2TR_LT2_11 (0x800UL << ADC_AWD2TR_LT2_Pos) /*!< 0x00000800 */ 1464 1465 #define ADC_AWD2TR_HT2_Pos (16U) 1466 #define ADC_AWD2TR_HT2_Msk (0xFFFUL << ADC_AWD2TR_HT2_Pos) /*!< 0x0FFF0000 */ 1467 #define ADC_AWD2TR_HT2 ADC_AWD2TR_HT2_Msk /*!< ADC analog watchdog 2 threshold high */ 1468 #define ADC_AWD2TR_HT2_0 (0x001UL << ADC_AWD2TR_HT2_Pos) /*!< 0x00010000 */ 1469 #define ADC_AWD2TR_HT2_1 (0x002UL << ADC_AWD2TR_HT2_Pos) /*!< 0x00020000 */ 1470 #define ADC_AWD2TR_HT2_2 (0x004UL << ADC_AWD2TR_HT2_Pos) /*!< 0x00040000 */ 1471 #define ADC_AWD2TR_HT2_3 (0x008UL << ADC_AWD2TR_HT2_Pos) /*!< 0x00080000 */ 1472 #define ADC_AWD2TR_HT2_4 (0x010UL << ADC_AWD2TR_HT2_Pos) /*!< 0x00100000 */ 1473 #define ADC_AWD2TR_HT2_5 (0x020UL << ADC_AWD2TR_HT2_Pos) /*!< 0x00200000 */ 1474 #define ADC_AWD2TR_HT2_6 (0x040UL << ADC_AWD2TR_HT2_Pos) /*!< 0x00400000 */ 1475 #define ADC_AWD2TR_HT2_7 (0x080UL << ADC_AWD2TR_HT2_Pos) /*!< 0x00800000 */ 1476 #define ADC_AWD2TR_HT2_8 (0x100UL << ADC_AWD2TR_HT2_Pos) /*!< 0x01000000 */ 1477 #define ADC_AWD2TR_HT2_9 (0x200UL << ADC_AWD2TR_HT2_Pos) /*!< 0x02000000 */ 1478 #define ADC_AWD2TR_HT2_10 (0x400UL << ADC_AWD2TR_HT2_Pos) /*!< 0x04000000 */ 1479 #define ADC_AWD2TR_HT2_11 (0x800UL << ADC_AWD2TR_HT2_Pos) /*!< 0x08000000 */ 1480 1481 /******************** Bit definition for ADC_CHSELR register ****************/ 1482 #define ADC_CHSELR_CHSEL_Pos (0U) 1483 #define ADC_CHSELR_CHSEL_Msk (0x3FFFFUL << ADC_CHSELR_CHSEL_Pos) /*!< 0x0003FFFF */ 1484 #define ADC_CHSELR_CHSEL ADC_CHSELR_CHSEL_Msk /*!< ADC group regular sequencer channels, available when ADC_CFGR1_CHSELRMOD is reset */ 1485 #define ADC_CHSELR_CHSEL17_Pos (17U) 1486 #define ADC_CHSELR_CHSEL17_Msk (0x1UL << ADC_CHSELR_CHSEL17_Pos) /*!< 0x00020000 */ 1487 #define ADC_CHSELR_CHSEL17 ADC_CHSELR_CHSEL17_Msk /*!< ADC group regular sequencer channel 17, available when ADC_CFGR1_CHSELRMOD is reset */ 1488 #define ADC_CHSELR_CHSEL16_Pos (16U) 1489 #define ADC_CHSELR_CHSEL16_Msk (0x1UL << ADC_CHSELR_CHSEL16_Pos) /*!< 0x00010000 */ 1490 #define ADC_CHSELR_CHSEL16 ADC_CHSELR_CHSEL16_Msk /*!< ADC group regular sequencer channel 16, available when ADC_CFGR1_CHSELRMOD is reset */ 1491 #define ADC_CHSELR_CHSEL15_Pos (15U) 1492 #define ADC_CHSELR_CHSEL15_Msk (0x1UL << ADC_CHSELR_CHSEL15_Pos) /*!< 0x00008000 */ 1493 #define ADC_CHSELR_CHSEL15 ADC_CHSELR_CHSEL15_Msk /*!< ADC group regular sequencer channel 15, available when ADC_CFGR1_CHSELRMOD is reset */ 1494 #define ADC_CHSELR_CHSEL14_Pos (14U) 1495 #define ADC_CHSELR_CHSEL14_Msk (0x1UL << ADC_CHSELR_CHSEL14_Pos) /*!< 0x00004000 */ 1496 #define ADC_CHSELR_CHSEL14 ADC_CHSELR_CHSEL14_Msk /*!< ADC group regular sequencer channel 14, available when ADC_CFGR1_CHSELRMOD is reset */ 1497 #define ADC_CHSELR_CHSEL13_Pos (13U) 1498 #define ADC_CHSELR_CHSEL13_Msk (0x1UL << ADC_CHSELR_CHSEL13_Pos) /*!< 0x00002000 */ 1499 #define ADC_CHSELR_CHSEL13 ADC_CHSELR_CHSEL13_Msk /*!< ADC group regular sequencer channel 13, available when ADC_CFGR1_CHSELRMOD is reset */ 1500 #define ADC_CHSELR_CHSEL12_Pos (12U) 1501 #define ADC_CHSELR_CHSEL12_Msk (0x1UL << ADC_CHSELR_CHSEL12_Pos) /*!< 0x00001000 */ 1502 #define ADC_CHSELR_CHSEL12 ADC_CHSELR_CHSEL12_Msk /*!< ADC group regular sequencer channel 12, available when ADC_CFGR1_CHSELRMOD is reset */ 1503 #define ADC_CHSELR_CHSEL11_Pos (11U) 1504 #define ADC_CHSELR_CHSEL11_Msk (0x1UL << ADC_CHSELR_CHSEL11_Pos) /*!< 0x00000800 */ 1505 #define ADC_CHSELR_CHSEL11 ADC_CHSELR_CHSEL11_Msk /*!< ADC group regular sequencer channel 11, available when ADC_CFGR1_CHSELRMOD is reset */ 1506 #define ADC_CHSELR_CHSEL10_Pos (10U) 1507 #define ADC_CHSELR_CHSEL10_Msk (0x1UL << ADC_CHSELR_CHSEL10_Pos) /*!< 0x00000400 */ 1508 #define ADC_CHSELR_CHSEL10 ADC_CHSELR_CHSEL10_Msk /*!< ADC group regular sequencer channel 10, available when ADC_CFGR1_CHSELRMOD is reset */ 1509 #define ADC_CHSELR_CHSEL9_Pos (9U) 1510 #define ADC_CHSELR_CHSEL9_Msk (0x1UL << ADC_CHSELR_CHSEL9_Pos) /*!< 0x00000200 */ 1511 #define ADC_CHSELR_CHSEL9 ADC_CHSELR_CHSEL9_Msk /*!< ADC group regular sequencer channel 9, available when ADC_CFGR1_CHSELRMOD is reset */ 1512 #define ADC_CHSELR_CHSEL8_Pos (8U) 1513 #define ADC_CHSELR_CHSEL8_Msk (0x1UL << ADC_CHSELR_CHSEL8_Pos) /*!< 0x00000100 */ 1514 #define ADC_CHSELR_CHSEL8 ADC_CHSELR_CHSEL8_Msk /*!< ADC group regular sequencer channel 8, available when ADC_CFGR1_CHSELRMOD is reset */ 1515 #define ADC_CHSELR_CHSEL7_Pos (7U) 1516 #define ADC_CHSELR_CHSEL7_Msk (0x1UL << ADC_CHSELR_CHSEL7_Pos) /*!< 0x00000080 */ 1517 #define ADC_CHSELR_CHSEL7 ADC_CHSELR_CHSEL7_Msk /*!< ADC group regular sequencer channel 7, available when ADC_CFGR1_CHSELRMOD is reset */ 1518 #define ADC_CHSELR_CHSEL6_Pos (6U) 1519 #define ADC_CHSELR_CHSEL6_Msk (0x1UL << ADC_CHSELR_CHSEL6_Pos) /*!< 0x00000040 */ 1520 #define ADC_CHSELR_CHSEL6 ADC_CHSELR_CHSEL6_Msk /*!< ADC group regular sequencer channel 6, available when ADC_CFGR1_CHSELRMOD is reset */ 1521 #define ADC_CHSELR_CHSEL5_Pos (5U) 1522 #define ADC_CHSELR_CHSEL5_Msk (0x1UL << ADC_CHSELR_CHSEL5_Pos) /*!< 0x00000020 */ 1523 #define ADC_CHSELR_CHSEL5 ADC_CHSELR_CHSEL5_Msk /*!< ADC group regular sequencer channel 5, available when ADC_CFGR1_CHSELRMOD is reset */ 1524 #define ADC_CHSELR_CHSEL4_Pos (4U) 1525 #define ADC_CHSELR_CHSEL4_Msk (0x1UL << ADC_CHSELR_CHSEL4_Pos) /*!< 0x00000010 */ 1526 #define ADC_CHSELR_CHSEL4 ADC_CHSELR_CHSEL4_Msk /*!< ADC group regular sequencer channel 4, available when ADC_CFGR1_CHSELRMOD is reset */ 1527 #define ADC_CHSELR_CHSEL3_Pos (3U) 1528 #define ADC_CHSELR_CHSEL3_Msk (0x1UL << ADC_CHSELR_CHSEL3_Pos) /*!< 0x00000008 */ 1529 #define ADC_CHSELR_CHSEL3 ADC_CHSELR_CHSEL3_Msk /*!< ADC group regular sequencer channel 3, available when ADC_CFGR1_CHSELRMOD is reset */ 1530 #define ADC_CHSELR_CHSEL2_Pos (2U) 1531 #define ADC_CHSELR_CHSEL2_Msk (0x1UL << ADC_CHSELR_CHSEL2_Pos) /*!< 0x00000004 */ 1532 #define ADC_CHSELR_CHSEL2 ADC_CHSELR_CHSEL2_Msk /*!< ADC group regular sequencer channel 2, available when ADC_CFGR1_CHSELRMOD is reset */ 1533 #define ADC_CHSELR_CHSEL1_Pos (1U) 1534 #define ADC_CHSELR_CHSEL1_Msk (0x1UL << ADC_CHSELR_CHSEL1_Pos) /*!< 0x00000002 */ 1535 #define ADC_CHSELR_CHSEL1 ADC_CHSELR_CHSEL1_Msk /*!< ADC group regular sequencer channel 1, available when ADC_CFGR1_CHSELRMOD is reset */ 1536 #define ADC_CHSELR_CHSEL0_Pos (0U) 1537 #define ADC_CHSELR_CHSEL0_Msk (0x1UL << ADC_CHSELR_CHSEL0_Pos) /*!< 0x00000001 */ 1538 #define ADC_CHSELR_CHSEL0 ADC_CHSELR_CHSEL0_Msk /*!< ADC group regular sequencer channel 0, available when ADC_CFGR1_CHSELRMOD is reset */ 1539 1540 #define ADC_CHSELR_SQ_ALL_Pos (0U) 1541 #define ADC_CHSELR_SQ_ALL_Msk (0xFFFFFFFFUL << ADC_CHSELR_SQ_ALL_Pos) /*!< 0xFFFFFFFF */ 1542 #define ADC_CHSELR_SQ_ALL ADC_CHSELR_SQ_ALL_Msk /*!< ADC group regular sequencer all ranks, available when ADC_CFGR1_CHSELRMOD is set */ 1543 1544 #define ADC_CHSELR_SQ8_Pos (28U) 1545 #define ADC_CHSELR_SQ8_Msk (0xFUL << ADC_CHSELR_SQ8_Pos) /*!< 0xF0000000 */ 1546 #define ADC_CHSELR_SQ8 ADC_CHSELR_SQ8_Msk /*!< ADC group regular sequencer rank 8, available when ADC_CFGR1_CHSELRMOD is set */ 1547 #define ADC_CHSELR_SQ8_0 (0x1UL << ADC_CHSELR_SQ8_Pos) /*!< 0x10000000 */ 1548 #define ADC_CHSELR_SQ8_1 (0x2UL << ADC_CHSELR_SQ8_Pos) /*!< 0x20000000 */ 1549 #define ADC_CHSELR_SQ8_2 (0x4UL << ADC_CHSELR_SQ8_Pos) /*!< 0x40000000 */ 1550 #define ADC_CHSELR_SQ8_3 (0x8UL << ADC_CHSELR_SQ8_Pos) /*!< 0x80000000 */ 1551 1552 #define ADC_CHSELR_SQ7_Pos (24U) 1553 #define ADC_CHSELR_SQ7_Msk (0xFUL << ADC_CHSELR_SQ7_Pos) /*!< 0x0F000000 */ 1554 #define ADC_CHSELR_SQ7 ADC_CHSELR_SQ7_Msk /*!< ADC group regular sequencer rank 7, available when ADC_CFGR1_CHSELRMOD is set */ 1555 #define ADC_CHSELR_SQ7_0 (0x1UL << ADC_CHSELR_SQ7_Pos) /*!< 0x01000000 */ 1556 #define ADC_CHSELR_SQ7_1 (0x2UL << ADC_CHSELR_SQ7_Pos) /*!< 0x02000000 */ 1557 #define ADC_CHSELR_SQ7_2 (0x4UL << ADC_CHSELR_SQ7_Pos) /*!< 0x04000000 */ 1558 #define ADC_CHSELR_SQ7_3 (0x8UL << ADC_CHSELR_SQ7_Pos) /*!< 0x08000000 */ 1559 1560 #define ADC_CHSELR_SQ6_Pos (20U) 1561 #define ADC_CHSELR_SQ6_Msk (0xFUL << ADC_CHSELR_SQ6_Pos) /*!< 0x00F00000 */ 1562 #define ADC_CHSELR_SQ6 ADC_CHSELR_SQ6_Msk /*!< ADC group regular sequencer rank 6, available when ADC_CFGR1_CHSELRMOD is set */ 1563 #define ADC_CHSELR_SQ6_0 (0x1UL << ADC_CHSELR_SQ6_Pos) /*!< 0x00100000 */ 1564 #define ADC_CHSELR_SQ6_1 (0x2UL << ADC_CHSELR_SQ6_Pos) /*!< 0x00200000 */ 1565 #define ADC_CHSELR_SQ6_2 (0x4UL << ADC_CHSELR_SQ6_Pos) /*!< 0x00400000 */ 1566 #define ADC_CHSELR_SQ6_3 (0x8UL << ADC_CHSELR_SQ6_Pos) /*!< 0x00800000 */ 1567 1568 #define ADC_CHSELR_SQ5_Pos (16U) 1569 #define ADC_CHSELR_SQ5_Msk (0xFUL << ADC_CHSELR_SQ5_Pos) /*!< 0x000F0000 */ 1570 #define ADC_CHSELR_SQ5 ADC_CHSELR_SQ5_Msk /*!< ADC group regular sequencer rank 5, available when ADC_CFGR1_CHSELRMOD is set */ 1571 #define ADC_CHSELR_SQ5_0 (0x1UL << ADC_CHSELR_SQ5_Pos) /*!< 0x00010000 */ 1572 #define ADC_CHSELR_SQ5_1 (0x2UL << ADC_CHSELR_SQ5_Pos) /*!< 0x00020000 */ 1573 #define ADC_CHSELR_SQ5_2 (0x4UL << ADC_CHSELR_SQ5_Pos) /*!< 0x00040000 */ 1574 #define ADC_CHSELR_SQ5_3 (0x8UL << ADC_CHSELR_SQ5_Pos) /*!< 0x00080000 */ 1575 1576 #define ADC_CHSELR_SQ4_Pos (12U) 1577 #define ADC_CHSELR_SQ4_Msk (0xFUL << ADC_CHSELR_SQ4_Pos) /*!< 0x0000F000 */ 1578 #define ADC_CHSELR_SQ4 ADC_CHSELR_SQ4_Msk /*!< ADC group regular sequencer rank 4, available when ADC_CFGR1_CHSELRMOD is set */ 1579 #define ADC_CHSELR_SQ4_0 (0x1UL << ADC_CHSELR_SQ4_Pos) /*!< 0x00001000 */ 1580 #define ADC_CHSELR_SQ4_1 (0x2UL << ADC_CHSELR_SQ4_Pos) /*!< 0x00002000 */ 1581 #define ADC_CHSELR_SQ4_2 (0x4UL << ADC_CHSELR_SQ4_Pos) /*!< 0x00004000 */ 1582 #define ADC_CHSELR_SQ4_3 (0x8UL << ADC_CHSELR_SQ4_Pos) /*!< 0x00008000 */ 1583 1584 #define ADC_CHSELR_SQ3_Pos (8U) 1585 #define ADC_CHSELR_SQ3_Msk (0xFUL << ADC_CHSELR_SQ3_Pos) /*!< 0x00000F00 */ 1586 #define ADC_CHSELR_SQ3 ADC_CHSELR_SQ3_Msk /*!< ADC group regular sequencer rank 3, available when ADC_CFGR1_CHSELRMOD is set */ 1587 #define ADC_CHSELR_SQ3_0 (0x1UL << ADC_CHSELR_SQ3_Pos) /*!< 0x00000100 */ 1588 #define ADC_CHSELR_SQ3_1 (0x2UL << ADC_CHSELR_SQ3_Pos) /*!< 0x00000200 */ 1589 #define ADC_CHSELR_SQ3_2 (0x4UL << ADC_CHSELR_SQ3_Pos) /*!< 0x00000400 */ 1590 #define ADC_CHSELR_SQ3_3 (0x8UL << ADC_CHSELR_SQ3_Pos) /*!< 0x00000800 */ 1591 1592 #define ADC_CHSELR_SQ2_Pos (4U) 1593 #define ADC_CHSELR_SQ2_Msk (0xFUL << ADC_CHSELR_SQ2_Pos) /*!< 0x000000F0 */ 1594 #define ADC_CHSELR_SQ2 ADC_CHSELR_SQ2_Msk /*!< ADC group regular sequencer rank 2, available when ADC_CFGR1_CHSELRMOD is set */ 1595 #define ADC_CHSELR_SQ2_0 (0x1UL << ADC_CHSELR_SQ2_Pos) /*!< 0x00000010 */ 1596 #define ADC_CHSELR_SQ2_1 (0x2UL << ADC_CHSELR_SQ2_Pos) /*!< 0x00000020 */ 1597 #define ADC_CHSELR_SQ2_2 (0x4UL << ADC_CHSELR_SQ2_Pos) /*!< 0x00000040 */ 1598 #define ADC_CHSELR_SQ2_3 (0x8UL << ADC_CHSELR_SQ2_Pos) /*!< 0x00000080 */ 1599 1600 #define ADC_CHSELR_SQ1_Pos (0U) 1601 #define ADC_CHSELR_SQ1_Msk (0xFUL << ADC_CHSELR_SQ1_Pos) /*!< 0x0000000F */ 1602 #define ADC_CHSELR_SQ1 ADC_CHSELR_SQ1_Msk /*!< ADC group regular sequencer rank 1, available when ADC_CFGR1_CHSELRMOD is set */ 1603 #define ADC_CHSELR_SQ1_0 (0x1UL << ADC_CHSELR_SQ1_Pos) /*!< 0x00000001 */ 1604 #define ADC_CHSELR_SQ1_1 (0x2UL << ADC_CHSELR_SQ1_Pos) /*!< 0x00000002 */ 1605 #define ADC_CHSELR_SQ1_2 (0x4UL << ADC_CHSELR_SQ1_Pos) /*!< 0x00000004 */ 1606 #define ADC_CHSELR_SQ1_3 (0x8UL << ADC_CHSELR_SQ1_Pos) /*!< 0x00000008 */ 1607 1608 /******************** Bit definition for ADC_AWD3TR register *******************/ 1609 #define ADC_AWD3TR_LT3_Pos (0U) 1610 #define ADC_AWD3TR_LT3_Msk (0xFFFUL << ADC_AWD3TR_LT3_Pos) /*!< 0x00000FFF */ 1611 #define ADC_AWD3TR_LT3 ADC_AWD3TR_LT3_Msk /*!< ADC analog watchdog 3 threshold low */ 1612 #define ADC_AWD3TR_LT3_0 (0x001UL << ADC_AWD3TR_LT3_Pos) /*!< 0x00000001 */ 1613 #define ADC_AWD3TR_LT3_1 (0x002UL << ADC_AWD3TR_LT3_Pos) /*!< 0x00000002 */ 1614 #define ADC_AWD3TR_LT3_2 (0x004UL << ADC_AWD3TR_LT3_Pos) /*!< 0x00000004 */ 1615 #define ADC_AWD3TR_LT3_3 (0x008UL << ADC_AWD3TR_LT3_Pos) /*!< 0x00000008 */ 1616 #define ADC_AWD3TR_LT3_4 (0x010UL << ADC_AWD3TR_LT3_Pos) /*!< 0x00000010 */ 1617 #define ADC_AWD3TR_LT3_5 (0x020UL << ADC_AWD3TR_LT3_Pos) /*!< 0x00000020 */ 1618 #define ADC_AWD3TR_LT3_6 (0x040UL << ADC_AWD3TR_LT3_Pos) /*!< 0x00000040 */ 1619 #define ADC_AWD3TR_LT3_7 (0x080UL << ADC_AWD3TR_LT3_Pos) /*!< 0x00000080 */ 1620 #define ADC_AWD3TR_LT3_8 (0x100UL << ADC_AWD3TR_LT3_Pos) /*!< 0x00000100 */ 1621 #define ADC_AWD3TR_LT3_9 (0x200UL << ADC_AWD3TR_LT3_Pos) /*!< 0x00000200 */ 1622 #define ADC_AWD3TR_LT3_10 (0x400UL << ADC_AWD3TR_LT3_Pos) /*!< 0x00000400 */ 1623 #define ADC_AWD3TR_LT3_11 (0x800UL << ADC_AWD3TR_LT3_Pos) /*!< 0x00000800 */ 1624 1625 #define ADC_AWD3TR_HT3_Pos (16U) 1626 #define ADC_AWD3TR_HT3_Msk (0xFFFUL << ADC_AWD3TR_HT3_Pos) /*!< 0x0FFF0000 */ 1627 #define ADC_AWD3TR_HT3 ADC_AWD3TR_HT3_Msk /*!< ADC analog watchdog 3 threshold high */ 1628 #define ADC_AWD3TR_HT3_0 (0x001UL << ADC_AWD3TR_HT3_Pos) /*!< 0x00010000 */ 1629 #define ADC_AWD3TR_HT3_1 (0x002UL << ADC_AWD3TR_HT3_Pos) /*!< 0x00020000 */ 1630 #define ADC_AWD3TR_HT3_2 (0x004UL << ADC_AWD3TR_HT3_Pos) /*!< 0x00040000 */ 1631 #define ADC_AWD3TR_HT3_3 (0x008UL << ADC_AWD3TR_HT3_Pos) /*!< 0x00080000 */ 1632 #define ADC_AWD3TR_HT3_4 (0x010UL << ADC_AWD3TR_HT3_Pos) /*!< 0x00100000 */ 1633 #define ADC_AWD3TR_HT3_5 (0x020UL << ADC_AWD3TR_HT3_Pos) /*!< 0x00200000 */ 1634 #define ADC_AWD3TR_HT3_6 (0x040UL << ADC_AWD3TR_HT3_Pos) /*!< 0x00400000 */ 1635 #define ADC_AWD3TR_HT3_7 (0x080UL << ADC_AWD3TR_HT3_Pos) /*!< 0x00800000 */ 1636 #define ADC_AWD3TR_HT3_8 (0x100UL << ADC_AWD3TR_HT3_Pos) /*!< 0x01000000 */ 1637 #define ADC_AWD3TR_HT3_9 (0x200UL << ADC_AWD3TR_HT3_Pos) /*!< 0x02000000 */ 1638 #define ADC_AWD3TR_HT3_10 (0x400UL << ADC_AWD3TR_HT3_Pos) /*!< 0x04000000 */ 1639 #define ADC_AWD3TR_HT3_11 (0x800UL << ADC_AWD3TR_HT3_Pos) /*!< 0x08000000 */ 1640 1641 /******************** Bit definition for ADC_DR register ********************/ 1642 #define ADC_DR_DATA_Pos (0U) 1643 #define ADC_DR_DATA_Msk (0xFFFFUL << ADC_DR_DATA_Pos) /*!< 0x0000FFFF */ 1644 #define ADC_DR_DATA ADC_DR_DATA_Msk /*!< ADC group regular conversion data */ 1645 1646 /******************** Bit definition for ADC_PWRR register ******************/ 1647 #define ADC_PWRR_AUTOFF_Pos (0U) 1648 #define ADC_PWRR_AUTOFF_Msk (0x1UL << ADC_PWRR_AUTOFF_Pos) /*!< 0x00000001 */ 1649 #define ADC_PWRR_AUTOFF ADC_PWRR_AUTOFF_Msk /*!< ADC auto-off mode */ 1650 #define ADC_PWRR_DPD_Pos (1U) 1651 #define ADC_PWRR_DPD_Msk (0x1UL << ADC_PWRR_DPD_Pos) /*!< 0x00000002 */ 1652 #define ADC_PWRR_DPD ADC_PWRR_DPD_Msk /*!< ADC deep power down mode */ 1653 1654 /******************** Bit definition for ADC_AWD2CR register ****************/ 1655 #define ADC_AWD2CR_AWD2CH_Pos (0U) 1656 #define ADC_AWD2CR_AWD2CH_Msk (0x3FFFFUL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x0003FFFF */ 1657 #define ADC_AWD2CR_AWD2CH ADC_AWD2CR_AWD2CH_Msk /*!< ADC analog watchdog 2 monitored channel selection */ 1658 #define ADC_AWD2CR_AWD2CH_0 (0x00001UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000001 */ 1659 #define ADC_AWD2CR_AWD2CH_1 (0x00002UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000002 */ 1660 #define ADC_AWD2CR_AWD2CH_2 (0x00004UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000004 */ 1661 #define ADC_AWD2CR_AWD2CH_3 (0x00008UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000008 */ 1662 #define ADC_AWD2CR_AWD2CH_4 (0x00010UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000010 */ 1663 #define ADC_AWD2CR_AWD2CH_5 (0x00020UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000020 */ 1664 #define ADC_AWD2CR_AWD2CH_6 (0x00040UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000040 */ 1665 #define ADC_AWD2CR_AWD2CH_7 (0x00080UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000080 */ 1666 #define ADC_AWD2CR_AWD2CH_8 (0x00100UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000100 */ 1667 #define ADC_AWD2CR_AWD2CH_9 (0x00200UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000200 */ 1668 #define ADC_AWD2CR_AWD2CH_10 (0x00400UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000400 */ 1669 #define ADC_AWD2CR_AWD2CH_11 (0x00800UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000800 */ 1670 #define ADC_AWD2CR_AWD2CH_12 (0x01000UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00001000 */ 1671 #define ADC_AWD2CR_AWD2CH_13 (0x02000UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00002000 */ 1672 #define ADC_AWD2CR_AWD2CH_14 (0x04000UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00004000 */ 1673 #define ADC_AWD2CR_AWD2CH_15 (0x08000UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00008000 */ 1674 #define ADC_AWD2CR_AWD2CH_16 (0x10000UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00010000 */ 1675 #define ADC_AWD2CR_AWD2CH_17 (0x20000UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00020000 */ 1676 1677 /******************** Bit definition for ADC_AWD3CR register ****************/ 1678 #define ADC_AWD3CR_AWD3CH_Pos (0U) 1679 #define ADC_AWD3CR_AWD3CH_Msk (0x3FFFFUL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x0003FFFF */ 1680 #define ADC_AWD3CR_AWD3CH ADC_AWD3CR_AWD3CH_Msk /*!< ADC analog watchdog 3 monitored channel selection */ 1681 #define ADC_AWD3CR_AWD3CH_0 (0x00001UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000001 */ 1682 #define ADC_AWD3CR_AWD3CH_1 (0x00002UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000002 */ 1683 #define ADC_AWD3CR_AWD3CH_2 (0x00004UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000004 */ 1684 #define ADC_AWD3CR_AWD3CH_3 (0x00008UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000008 */ 1685 #define ADC_AWD3CR_AWD3CH_4 (0x00010UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000010 */ 1686 #define ADC_AWD3CR_AWD3CH_5 (0x00020UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000020 */ 1687 #define ADC_AWD3CR_AWD3CH_6 (0x00040UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000040 */ 1688 #define ADC_AWD3CR_AWD3CH_7 (0x00080UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000080 */ 1689 #define ADC_AWD3CR_AWD3CH_8 (0x00100UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000100 */ 1690 #define ADC_AWD3CR_AWD3CH_9 (0x00200UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000200 */ 1691 #define ADC_AWD3CR_AWD3CH_10 (0x00400UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000400 */ 1692 #define ADC_AWD3CR_AWD3CH_11 (0x00800UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000800 */ 1693 #define ADC_AWD3CR_AWD3CH_12 (0x01000UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00001000 */ 1694 #define ADC_AWD3CR_AWD3CH_13 (0x02000UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00002000 */ 1695 #define ADC_AWD3CR_AWD3CH_14 (0x04000UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00004000 */ 1696 #define ADC_AWD3CR_AWD3CH_15 (0x08000UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00008000 */ 1697 #define ADC_AWD3CR_AWD3CH_16 (0x10000UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00010000 */ 1698 #define ADC_AWD3CR_AWD3CH_17 (0x20000UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00020000 */ 1699 1700 /******************** Bit definition for ADC_CALFACT register ***************/ 1701 #define ADC_CALFACT_CALFACT_Pos (0U) 1702 #define ADC_CALFACT_CALFACT_Msk (0x7FUL << ADC_CALFACT_CALFACT_Pos) /*!< 0x0000007F */ 1703 #define ADC_CALFACT_CALFACT ADC_CALFACT_CALFACT_Msk /*!< ADC calibration factor in single-ended mode */ 1704 #define ADC_CALFACT_CALFACT_0 (0x01UL << ADC_CALFACT_CALFACT_Pos) /*!< 0x00000001 */ 1705 #define ADC_CALFACT_CALFACT_1 (0x02UL << ADC_CALFACT_CALFACT_Pos) /*!< 0x00000002 */ 1706 #define ADC_CALFACT_CALFACT_2 (0x04UL << ADC_CALFACT_CALFACT_Pos) /*!< 0x00000004 */ 1707 #define ADC_CALFACT_CALFACT_3 (0x08UL << ADC_CALFACT_CALFACT_Pos) /*!< 0x00000008 */ 1708 #define ADC_CALFACT_CALFACT_4 (0x10UL << ADC_CALFACT_CALFACT_Pos) /*!< 0x00000010 */ 1709 #define ADC_CALFACT_CALFACT_5 (0x20UL << ADC_CALFACT_CALFACT_Pos) /*!< 0x00000020 */ 1710 #define ADC_CALFACT_CALFACT_6 (0x40UL << ADC_CALFACT_CALFACT_Pos) /*!< 0x00000040 */ 1711 1712 /************************* ADC Common registers *****************************/ 1713 /******************** Bit definition for ADC_CCR register *******************/ 1714 #define ADC_CCR_PRESC_Pos (18U) 1715 #define ADC_CCR_PRESC_Msk (0xFUL << ADC_CCR_PRESC_Pos) /*!< 0x003C0000 */ 1716 #define ADC_CCR_PRESC ADC_CCR_PRESC_Msk /*!< ADC common clock prescaler */ 1717 #define ADC_CCR_PRESC_0 (0x1UL << ADC_CCR_PRESC_Pos) /*!< 0x00040000 */ 1718 #define ADC_CCR_PRESC_1 (0x2UL << ADC_CCR_PRESC_Pos) /*!< 0x00080000 */ 1719 #define ADC_CCR_PRESC_2 (0x4UL << ADC_CCR_PRESC_Pos) /*!< 0x00100000 */ 1720 #define ADC_CCR_PRESC_3 (0x8UL << ADC_CCR_PRESC_Pos) /*!< 0x00200000 */ 1721 1722 #define ADC_CCR_VREFEN_Pos (22U) 1723 #define ADC_CCR_VREFEN_Msk (0x1UL << ADC_CCR_VREFEN_Pos) /*!< 0x00400000 */ 1724 #define ADC_CCR_VREFEN ADC_CCR_VREFEN_Msk /*!< ADC internal path to VrefInt enable */ 1725 #define ADC_CCR_TSEN_Pos (23U) 1726 #define ADC_CCR_TSEN_Msk (0x1UL << ADC_CCR_TSEN_Pos) /*!< 0x00800000 */ 1727 #define ADC_CCR_TSEN ADC_CCR_TSEN_Msk /*!< ADC internal path to temperature sensor enable */ 1728 1729 1730 /******************************************************************************/ 1731 /* */ 1732 /* CRC calculation unit */ 1733 /* */ 1734 /******************************************************************************/ 1735 /******************* Bit definition for CRC_DR register *********************/ 1736 #define CRC_DR_DR_Pos (0U) 1737 #define CRC_DR_DR_Msk (0xFFFFFFFFUL << CRC_DR_DR_Pos) /*!< 0xFFFFFFFF */ 1738 #define CRC_DR_DR CRC_DR_DR_Msk /*!< Data register bits */ 1739 1740 /******************* Bit definition for CRC_IDR register ********************/ 1741 #define CRC_IDR_IDR_Pos (0U) 1742 #define CRC_IDR_IDR_Msk (0xFFFFFFFFUL << CRC_IDR_IDR_Pos) /*!< 0xFFFFFFFF */ 1743 #define CRC_IDR_IDR CRC_IDR_IDR_Msk /*!< General-purpose 32-bits data register bits */ 1744 1745 /******************** Bit definition for CRC_CR register ********************/ 1746 #define CRC_CR_RESET_Pos (0U) 1747 #define CRC_CR_RESET_Msk (0x1UL << CRC_CR_RESET_Pos) /*!< 0x00000001 */ 1748 #define CRC_CR_RESET CRC_CR_RESET_Msk /*!< RESET the CRC computation unit bit */ 1749 #define CRC_CR_POLYSIZE_Pos (3U) 1750 #define CRC_CR_POLYSIZE_Msk (0x3UL << CRC_CR_POLYSIZE_Pos) /*!< 0x00000018 */ 1751 #define CRC_CR_POLYSIZE CRC_CR_POLYSIZE_Msk /*!< Polynomial size bits */ 1752 #define CRC_CR_POLYSIZE_0 (0x1UL << CRC_CR_POLYSIZE_Pos) /*!< 0x00000008 */ 1753 #define CRC_CR_POLYSIZE_1 (0x2UL << CRC_CR_POLYSIZE_Pos) /*!< 0x00000010 */ 1754 #define CRC_CR_REV_IN_Pos (5U) 1755 #define CRC_CR_REV_IN_Msk (0x3UL << CRC_CR_REV_IN_Pos) /*!< 0x00000060 */ 1756 #define CRC_CR_REV_IN CRC_CR_REV_IN_Msk /*!< REV_IN Reverse Input Data bits */ 1757 #define CRC_CR_REV_IN_0 (0x1UL << CRC_CR_REV_IN_Pos) /*!< 0x00000020 */ 1758 #define CRC_CR_REV_IN_1 (0x2UL << CRC_CR_REV_IN_Pos) /*!< 0x00000040 */ 1759 #define CRC_CR_REV_OUT_Pos (7U) 1760 #define CRC_CR_REV_OUT_Msk (0x1UL << CRC_CR_REV_OUT_Pos) /*!< 0x00000080 */ 1761 #define CRC_CR_REV_OUT CRC_CR_REV_OUT_Msk /*!< REV_OUT Reverse Output Data bits */ 1762 1763 /******************* Bit definition for CRC_INIT register *******************/ 1764 #define CRC_INIT_INIT_Pos (0U) 1765 #define CRC_INIT_INIT_Msk (0xFFFFFFFFUL << CRC_INIT_INIT_Pos) /*!< 0xFFFFFFFF */ 1766 #define CRC_INIT_INIT CRC_INIT_INIT_Msk /*!< Initial CRC value bits */ 1767 1768 /******************* Bit definition for CRC_POL register ********************/ 1769 #define CRC_POL_POL_Pos (0U) 1770 #define CRC_POL_POL_Msk (0xFFFFFFFFUL << CRC_POL_POL_Pos) /*!< 0xFFFFFFFF */ 1771 #define CRC_POL_POL CRC_POL_POL_Msk /*!< Coefficients of the polynomial */ 1772 1773 1774 /******************************************************************************/ 1775 /* */ 1776 /* Advanced Encryption Standard (AES) */ 1777 /* */ 1778 /******************************************************************************/ 1779 /******************* Bit definition for AES_CR register *********************/ 1780 #define AES_CR_EN_Pos (0U) 1781 #define AES_CR_EN_Msk (0x1UL << AES_CR_EN_Pos) /*!< 0x00000001 */ 1782 #define AES_CR_EN AES_CR_EN_Msk /*!< AES Enable */ 1783 #define AES_CR_DATATYPE_Pos (1U) 1784 #define AES_CR_DATATYPE_Msk (0x3UL << AES_CR_DATATYPE_Pos) /*!< 0x00000006 */ 1785 #define AES_CR_DATATYPE AES_CR_DATATYPE_Msk /*!< Data type selection */ 1786 #define AES_CR_DATATYPE_0 (0x1UL << AES_CR_DATATYPE_Pos) /*!< 0x00000002 */ 1787 #define AES_CR_DATATYPE_1 (0x2UL << AES_CR_DATATYPE_Pos) /*!< 0x00000004 */ 1788 #define AES_CR_MODE_Pos (3U) 1789 #define AES_CR_MODE_Msk (0x3UL << AES_CR_MODE_Pos) /*!< 0x00000018 */ 1790 #define AES_CR_MODE AES_CR_MODE_Msk /*!< AES Mode Of Operation */ 1791 #define AES_CR_MODE_0 (0x1UL << AES_CR_MODE_Pos) /*!< 0x00000008 */ 1792 #define AES_CR_MODE_1 (0x2UL << AES_CR_MODE_Pos) /*!< 0x00000010 */ 1793 #define AES_CR_CHMOD_Pos (5U) 1794 #define AES_CR_CHMOD_Msk (0x803UL << AES_CR_CHMOD_Pos) /*!< 0x00010060 */ 1795 #define AES_CR_CHMOD AES_CR_CHMOD_Msk /*!< AES Chaining Mode */ 1796 #define AES_CR_CHMOD_0 (0x001UL << AES_CR_CHMOD_Pos) /*!< 0x00000020 */ 1797 #define AES_CR_CHMOD_1 (0x002UL << AES_CR_CHMOD_Pos) /*!< 0x00000040 */ 1798 #define AES_CR_CHMOD_2 (0x800UL << AES_CR_CHMOD_Pos) /*!< 0x00010000 */ 1799 #define AES_CR_DMAINEN_Pos (11U) 1800 #define AES_CR_DMAINEN_Msk (0x1UL << AES_CR_DMAINEN_Pos) /*!< 0x00000800 */ 1801 #define AES_CR_DMAINEN AES_CR_DMAINEN_Msk /*!< Enable data input phase DMA management */ 1802 #define AES_CR_DMAOUTEN_Pos (12U) 1803 #define AES_CR_DMAOUTEN_Msk (0x1UL << AES_CR_DMAOUTEN_Pos) /*!< 0x00001000 */ 1804 #define AES_CR_DMAOUTEN AES_CR_DMAOUTEN_Msk /*!< Enable data output phase DMA management */ 1805 #define AES_CR_GCMPH_Pos (13U) 1806 #define AES_CR_GCMPH_Msk (0x3UL << AES_CR_GCMPH_Pos) /*!< 0x00006000 */ 1807 #define AES_CR_GCMPH AES_CR_GCMPH_Msk /*!< GCM Phase */ 1808 #define AES_CR_GCMPH_0 (0x1UL << AES_CR_GCMPH_Pos) /*!< 0x00002000 */ 1809 #define AES_CR_GCMPH_1 (0x2UL << AES_CR_GCMPH_Pos) /*!< 0x00004000 */ 1810 #define AES_CR_KEYSIZE_Pos (18U) 1811 #define AES_CR_KEYSIZE_Msk (0x1UL << AES_CR_KEYSIZE_Pos) /*!< 0x00040000 */ 1812 #define AES_CR_KEYSIZE AES_CR_KEYSIZE_Msk /*!< Key size selection */ 1813 #define AES_CR_NPBLB_Pos (20U) 1814 #define AES_CR_NPBLB_Msk (0xFUL << AES_CR_NPBLB_Pos) /*!< 0x00F00000 */ 1815 #define AES_CR_NPBLB AES_CR_NPBLB_Msk /*!< Number of padding bytes in payload last block */ 1816 #define AES_CR_NPBLB_0 (0x1UL << AES_CR_NPBLB_Pos) /*!< 0x00100000 */ 1817 #define AES_CR_NPBLB_1 (0x2UL << AES_CR_NPBLB_Pos) /*!< 0x00200000 */ 1818 #define AES_CR_NPBLB_2 (0x4UL << AES_CR_NPBLB_Pos) /*!< 0x00400000 */ 1819 #define AES_CR_NPBLB_3 (0x8UL << AES_CR_NPBLB_Pos) /*!< 0x00800000 */ 1820 #define AES_CR_KMOD_Pos (24U) 1821 #define AES_CR_KMOD_Msk (0x3UL << AES_CR_KMOD_Pos) /*!< 0x03000000 */ 1822 #define AES_CR_KMOD AES_CR_KMOD_Msk /*!< Key mode selection */ 1823 #define AES_CR_KMOD_0 (0x1UL << AES_CR_KMOD_Pos) /*!< 0x01000000 */ 1824 #define AES_CR_KMOD_1 (0x2UL << AES_CR_KMOD_Pos) /*!< 0x02000000 */ 1825 #define AES_CR_IPRST_Pos (31U) 1826 #define AES_CR_IPRST_Msk (0x1UL << AES_CR_IPRST_Pos) /*!< 0x80000000 */ 1827 #define AES_CR_IPRST AES_CR_IPRST_Msk /*!< AES IP software reset */ 1828 1829 1830 /******************* Bit definition for AES_SR register *********************/ 1831 #define AES_SR_CCF_Pos (0U) 1832 #define AES_SR_CCF_Msk (0x1UL << AES_SR_CCF_Pos) /*!< 0x00000001 */ 1833 #define AES_SR_CCF AES_SR_CCF_Msk /*!< Computation Complete Flag */ 1834 #define AES_SR_RDERR_Pos (1U) 1835 #define AES_SR_RDERR_Msk (0x1UL << AES_SR_RDERR_Pos) /*!< 0x00000002 */ 1836 #define AES_SR_RDERR AES_SR_RDERR_Msk /*!< Read Error Flag */ 1837 #define AES_SR_WRERR_Pos (2U) 1838 #define AES_SR_WRERR_Msk (0x1UL << AES_SR_WRERR_Pos) /*!< 0x00000004 */ 1839 #define AES_SR_WRERR AES_SR_WRERR_Msk /*!< Write Error Flag */ 1840 #define AES_SR_BUSY_Pos (3U) 1841 #define AES_SR_BUSY_Msk (0x1UL << AES_SR_BUSY_Pos) /*!< 0x00000008 */ 1842 #define AES_SR_BUSY AES_SR_BUSY_Msk /*!< Busy Flag */ 1843 #define AES_SR_KEYVALID_Pos (7U) 1844 #define AES_SR_KEYVALID_Msk (0x1UL << AES_SR_KEYVALID_Pos) /*!< 0x00000080 */ 1845 #define AES_SR_KEYVALID AES_SR_KEYVALID_Msk /*!< Key Valid Flag */ 1846 1847 /******************* Bit definition for AES_DINR register *******************/ 1848 #define AES_DINR_Pos (0U) 1849 #define AES_DINR_Msk (0xFFFFFFFFUL << AES_DINR_Pos) /*!< 0xFFFFFFFF */ 1850 #define AES_DINR AES_DINR_Msk /*!< AES Data Input Register */ 1851 1852 /******************* Bit definition for AES_DOUTR register ******************/ 1853 #define AES_DOUTR_Pos (0U) 1854 #define AES_DOUTR_Msk (0xFFFFFFFFUL << AES_DOUTR_Pos) /*!< 0xFFFFFFFF */ 1855 #define AES_DOUTR AES_DOUTR_Msk /*!< AES Data Output Register */ 1856 1857 /******************* Bit definition for AES_KEYR0 register ******************/ 1858 #define AES_KEYR0_Pos (0U) 1859 #define AES_KEYR0_Msk (0xFFFFFFFFUL << AES_KEYR0_Pos) /*!< 0xFFFFFFFF */ 1860 #define AES_KEYR0 AES_KEYR0_Msk /*!< AES Key Register 0 */ 1861 1862 /******************* Bit definition for AES_KEYR1 register ******************/ 1863 #define AES_KEYR1_Pos (0U) 1864 #define AES_KEYR1_Msk (0xFFFFFFFFUL << AES_KEYR1_Pos) /*!< 0xFFFFFFFF */ 1865 #define AES_KEYR1 AES_KEYR1_Msk /*!< AES Key Register 1 */ 1866 1867 /******************* Bit definition for AES_KEYR2 register ******************/ 1868 #define AES_KEYR2_Pos (0U) 1869 #define AES_KEYR2_Msk (0xFFFFFFFFUL << AES_KEYR2_Pos) /*!< 0xFFFFFFFF */ 1870 #define AES_KEYR2 AES_KEYR2_Msk /*!< AES Key Register 2 */ 1871 1872 /******************* Bit definition for AES_KEYR3 register ******************/ 1873 #define AES_KEYR3_Pos (0U) 1874 #define AES_KEYR3_Msk (0xFFFFFFFFUL << AES_KEYR3_Pos) /*!< 0xFFFFFFFF */ 1875 #define AES_KEYR3 AES_KEYR3_Msk /*!< AES Key Register 3 */ 1876 1877 /******************* Bit definition for AES_KEYR4 register ******************/ 1878 #define AES_KEYR4_Pos (0U) 1879 #define AES_KEYR4_Msk (0xFFFFFFFFUL << AES_KEYR4_Pos) /*!< 0xFFFFFFFF */ 1880 #define AES_KEYR4 AES_KEYR4_Msk /*!< AES Key Register 4 */ 1881 1882 /******************* Bit definition for AES_KEYR5 register ******************/ 1883 #define AES_KEYR5_Pos (0U) 1884 #define AES_KEYR5_Msk (0xFFFFFFFFUL << AES_KEYR5_Pos) /*!< 0xFFFFFFFF */ 1885 #define AES_KEYR5 AES_KEYR5_Msk /*!< AES Key Register 5 */ 1886 1887 /******************* Bit definition for AES_KEYR6 register ******************/ 1888 #define AES_KEYR6_Pos (0U) 1889 #define AES_KEYR6_Msk (0xFFFFFFFFUL << AES_KEYR6_Pos) /*!< 0xFFFFFFFF */ 1890 #define AES_KEYR6 AES_KEYR6_Msk /*!< AES Key Register 6 */ 1891 1892 /******************* Bit definition for AES_KEYR7 register ******************/ 1893 #define AES_KEYR7_Pos (0U) 1894 #define AES_KEYR7_Msk (0xFFFFFFFFUL << AES_KEYR7_Pos) /*!< 0xFFFFFFFF */ 1895 #define AES_KEYR7 AES_KEYR7_Msk /*!< AES Key Register 7 */ 1896 1897 /******************* Bit definition for AES_IVR0 register ******************/ 1898 #define AES_IVR0_Pos (0U) 1899 #define AES_IVR0_Msk (0xFFFFFFFFUL << AES_IVR0_Pos) /*!< 0xFFFFFFFF */ 1900 #define AES_IVR0 AES_IVR0_Msk /*!< AES Initialization Vector Register 0 */ 1901 1902 /******************* Bit definition for AES_IVR1 register ******************/ 1903 #define AES_IVR1_Pos (0U) 1904 #define AES_IVR1_Msk (0xFFFFFFFFUL << AES_IVR1_Pos) /*!< 0xFFFFFFFF */ 1905 #define AES_IVR1 AES_IVR1_Msk /*!< AES Initialization Vector Register 1 */ 1906 1907 /******************* Bit definition for AES_IVR2 register ******************/ 1908 #define AES_IVR2_Pos (0U) 1909 #define AES_IVR2_Msk (0xFFFFFFFFUL << AES_IVR2_Pos) /*!< 0xFFFFFFFF */ 1910 #define AES_IVR2 AES_IVR2_Msk /*!< AES Initialization Vector Register 2 */ 1911 1912 /******************* Bit definition for AES_IVR3 register ******************/ 1913 #define AES_IVR3_Pos (0U) 1914 #define AES_IVR3_Msk (0xFFFFFFFFUL << AES_IVR3_Pos) /*!< 0xFFFFFFFF */ 1915 #define AES_IVR3 AES_IVR3_Msk /*!< AES Initialization Vector Register 3 */ 1916 1917 /******************* Bit definition for AES_SUSP0R register ******************/ 1918 #define AES_SUSP0R_Pos (0U) 1919 #define AES_SUSP0R_Msk (0xFFFFFFFFUL << AES_SUSP0R_Pos) /*!< 0xFFFFFFFF */ 1920 #define AES_SUSP0R AES_SUSP0R_Msk /*!< AES Suspend registers 0 */ 1921 1922 /******************* Bit definition for AES_SUSP1R register ******************/ 1923 #define AES_SUSP1R_Pos (0U) 1924 #define AES_SUSP1R_Msk (0xFFFFFFFFUL << AES_SUSP1R_Pos) /*!< 0xFFFFFFFF */ 1925 #define AES_SUSP1R AES_SUSP1R_Msk /*!< AES Suspend registers 1 */ 1926 1927 /******************* Bit definition for AES_SUSP2R register ******************/ 1928 #define AES_SUSP2R_Pos (0U) 1929 #define AES_SUSP2R_Msk (0xFFFFFFFFUL << AES_SUSP2R_Pos) /*!< 0xFFFFFFFF */ 1930 #define AES_SUSP2R AES_SUSP2R_Msk /*!< AES Suspend registers 2 */ 1931 1932 /******************* Bit definition for AES_SUSP3R register ******************/ 1933 #define AES_SUSP3R_Pos (0U) 1934 #define AES_SUSP3R_Msk (0xFFFFFFFFUL << AES_SUSP3R_Pos) /*!< 0xFFFFFFFF */ 1935 #define AES_SUSP3R AES_SUSP3R_Msk /*!< AES Suspend registers 3 */ 1936 1937 /******************* Bit definition for AES_SUSP4R register ******************/ 1938 #define AES_SUSP4R_Pos (0U) 1939 #define AES_SUSP4R_Msk (0xFFFFFFFFUL << AES_SUSP4R_Pos) /*!< 0xFFFFFFFF */ 1940 #define AES_SUSP4R AES_SUSP4R_Msk /*!< AES Suspend registers 4 */ 1941 1942 /******************* Bit definition for AES_SUSP5R register ******************/ 1943 #define AES_SUSP5R_Pos (0U) 1944 #define AES_SUSP5R_Msk (0xFFFFFFFFUL << AES_SUSP5R_Pos) /*!< 0xFFFFFFFF */ 1945 #define AES_SUSP5R AES_SUSP5R_Msk /*!< AES Suspend registers 5 */ 1946 1947 /******************* Bit definition for AES_SUSP6R register ******************/ 1948 #define AES_SUSP6R_Pos (0U) 1949 #define AES_SUSP6R_Msk (0xFFFFFFFFUL << AES_SUSP6R_Pos) /*!< 0xFFFFFFFF */ 1950 #define AES_SUSP6R AES_SUSP6R_Msk /*!< AES Suspend registers 6 */ 1951 1952 /******************* Bit definition for AES_SUSP7R register ******************/ 1953 #define AES_SUSP7R_Pos (0U) 1954 #define AES_SUSP7R_Msk (0xFFFFFFFFUL << AES_SUSP7R_Pos) /*!< 0xFFFFFFFF */ 1955 #define AES_SUSP7R AES_SUSP7R_Msk /*!< AES Suspend registers 7 */ 1956 1957 /******************* Bit definition for AES_IER register ******************/ 1958 #define AES_IER_CCFIE_Pos (0U) 1959 #define AES_IER_CCFIE_Msk (0x1UL << AES_IER_CCFIE_Pos) /*!< 0x00000001 */ 1960 #define AES_IER_CCFIE AES_IER_CCFIE_Msk /*!< Computation complete flag interrupt enable */ 1961 #define AES_IER_RWEIE_Pos (1U) 1962 #define AES_IER_RWEIE_Msk (0x1UL << AES_IER_RWEIE_Pos) /*!< 0x00000002 */ 1963 #define AES_IER_RWEIE AES_IER_RWEIE_Msk /*!< Read or write error Interrupt Enable */ 1964 #define AES_IER_KEIE_Pos (2U) 1965 #define AES_IER_KEIE_Msk (0x1UL << AES_IER_KEIE_Pos) /*!< 0x00000004 */ 1966 #define AES_IER_KEIE AES_IER_KEIE_Msk /*!< Key error interrupt enable */ 1967 #define AES_IER_RNGEIE_Pos (3U) 1968 #define AES_IER_RNGEIE_Msk (0x1UL << AES_IER_RNGEIE_Pos) /*!< 0x00000008 */ 1969 #define AES_IER_RNGEIE AES_IER_RNGEIE_Msk /*!< SAES Rng error interrupt enable */ 1970 1971 /******************* Bit definition for AES_ISR register ******************/ 1972 #define AES_ISR_CCF_Pos (0U) 1973 #define AES_ISR_CCF_Msk (0x1UL << AES_ISR_CCF_Pos) /*!< 0x00000001 */ 1974 #define AES_ISR_CCF AES_ISR_CCF_Msk /*!< Computation complete flag */ 1975 #define AES_ISR_RWEIF_Pos (1U) 1976 #define AES_ISR_RWEIF_Msk (0x1UL << AES_ISR_RWEIF_Pos) /*!< 0x00000002 */ 1977 #define AES_ISR_RWEIF AES_ISR_RWEIF_Msk /*!< Read or write error Interrupt flag */ 1978 #define AES_ISR_KEIF_Pos (2U) 1979 #define AES_ISR_KEIF_Msk (0x1UL << AES_ISR_KEIF_Pos) /*!< 0x00000004 */ 1980 #define AES_ISR_KEIF AES_ISR_KEIF_Msk /*!< Key error interrupt flag */ 1981 #define AES_ISR_RNGEIF_Pos (3U) 1982 #define AES_ISR_RNGEIF_Msk (0x1UL << AES_ISR_RNGEIF_Pos) /*!< 0x00000008 */ 1983 #define AES_ISR_RNGEIF AES_ISR_RNGEIF_Msk /*!< SAES Rng error interrupt flag */ 1984 1985 /******************* Bit definition for AES_ICR register ******************/ 1986 #define AES_ICR_CCF_Pos (0U) 1987 #define AES_ICR_CCF_Msk (0x1UL << AES_ICR_CCF_Pos) /*!< 0x00000001 */ 1988 #define AES_ICR_CCF AES_ICR_CCF_Msk /*!< Computation complete flag clear */ 1989 #define AES_ICR_RWEIF_Pos (1U) 1990 #define AES_ICR_RWEIF_Msk (0x1UL << AES_ICR_RWEIF_Pos) /*!< 0x00000002 */ 1991 #define AES_ICR_RWEIF AES_ICR_RWEIF_Msk /*!< Read or write error Interrupt flag clear */ 1992 #define AES_ICR_KEIF_Pos (2U) 1993 #define AES_ICR_KEIF_Msk (0x1UL << AES_ICR_KEIF_Pos) /*!< 0x00000004 */ 1994 #define AES_ICR_KEIF AES_ICR_KEIF_Msk /*!< Key error interrupt flag clear */ 1995 #define AES_ICR_RNGEIF_Pos (3U) 1996 #define AES_ICR_RNGEIF_Msk (0x1UL << AES_ICR_RNGEIF_Pos) /*!< 0x00000008 */ 1997 #define AES_ICR_RNGEIF AES_ICR_RNGEIF_Msk /*!< SAES Rng error interrupt flag clear */ 1998 1999 /******************************************************************************/ 2000 /* */ 2001 /* Debug MCU */ 2002 /* */ 2003 /******************************************************************************/ 2004 /******************** Bit definition for DBGMCU_IDCODE register *************/ 2005 #define DBGMCU_IDCODE_DEV_ID_Pos (0U) 2006 #define DBGMCU_IDCODE_DEV_ID_Msk (0xFFFUL << DBGMCU_IDCODE_DEV_ID_Pos) /*!< 0x00000FFF */ 2007 #define DBGMCU_IDCODE_DEV_ID DBGMCU_IDCODE_DEV_ID_Msk 2008 #define DBGMCU_IDCODE_REV_ID_Pos (16U) 2009 #define DBGMCU_IDCODE_REV_ID_Msk (0xFFFFUL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0xFFFF0000 */ 2010 #define DBGMCU_IDCODE_REV_ID DBGMCU_IDCODE_REV_ID_Msk 2011 2012 /******************** Bit definition for DBGMCU_SCR register *****************/ 2013 #define DBGMCU_SCR_DBG_STOP_Pos (1U) 2014 #define DBGMCU_SCR_DBG_STOP_Msk (0x1UL << DBGMCU_SCR_DBG_STOP_Pos) /*!< 0x00000002 */ 2015 #define DBGMCU_SCR_DBG_STOP DBGMCU_SCR_DBG_STOP_Msk 2016 #define DBGMCU_SCR_DBG_STANDBY_Pos (2U) 2017 #define DBGMCU_SCR_DBG_STANDBY_Msk (0x1UL << DBGMCU_SCR_DBG_STANDBY_Pos) /*!< 0x00000004 */ 2018 #define DBGMCU_SCR_DBG_STANDBY DBGMCU_SCR_DBG_STANDBY_Msk 2019 #define DBGMCU_SCR_DBG_LPMS_Pos (16U) 2020 #define DBGMCU_SCR_DBG_LPMS_Msk (0x7UL << DBGMCU_SCR_DBG_LPMS_Pos) /*!< 0x00070000 */ 2021 #define DBGMCU_SCR_DBG_LPMS DBGMCU_SCR_DBG_LPMS_Msk 2022 #define DBGMCU_SCR_DBG_LPMS_0 (0x1UL << DBGMCU_SCR_DBG_LPMS_Pos) 2023 #define DBGMCU_SCR_DBG_LPMS_1 (0x2UL << DBGMCU_SCR_DBG_LPMS_Pos) 2024 #define DBGMCU_SCR_DBG_LPMS_2 (0x4UL << DBGMCU_SCR_DBG_LPMS_Pos) 2025 #define DBGMCU_SCR_DBG_STOPF_Pos (19U) 2026 #define DBGMCU_SCR_DBG_STOPF_Msk (0x1UL << DBGMCU_SCR_DBG_STOPF_Pos) /*!< 0x00080000 */ 2027 #define DBGMCU_SCR_DBG_STOPF DBGMCU_SCR_DBG_STOPF_Msk 2028 #define DBGMCU_SCR_DBG_SBF_Pos (20U) 2029 #define DBGMCU_SCR_DBG_SBF_Msk (0x1UL << DBGMCU_SCR_DBG_SBF_Pos) /*!< 0x00100000 */ 2030 #define DBGMCU_SCR_DBG_SBF DBGMCU_SCR_DBG_SBF_Msk 2031 #define DBGMCU_SCR_DBG_CS_Pos (24U) 2032 #define DBGMCU_SCR_DBG_CS_Msk (0x1UL << DBGMCU_SCR_DBG_CS_Pos) /*!< 0x01000000 */ 2033 #define DBGMCU_SCR_DBG_CS DBGMCU_SCR_DBG_CS_Msk 2034 #define DBGMCU_SCR_DBG_CDS_Pos (25U) 2035 #define DBGMCU_SCR_DBG_CDS_Msk (0x1UL << DBGMCU_SCR_DBG_CDS_Pos) /*!< 0x02000000 */ 2036 #define DBGMCU_SCR_DBG_CDS DBGMCU_SCR_DBG_CDS_Msk 2037 2038 /******************** Bit definition for DBGMCU_APB1LFZR register ***********/ 2039 #define DBGMCU_APB1LFZR_DBG_TIM2_STOP_Pos (0U) 2040 #define DBGMCU_APB1LFZR_DBG_TIM2_STOP_Msk (0x1UL << DBGMCU_APB1LFZR_DBG_TIM2_STOP_Pos) 2041 #define DBGMCU_APB1LFZR_DBG_TIM2_STOP DBGMCU_APB1LFZR_DBG_TIM2_STOP_Msk 2042 #define DBGMCU_APB1LFZR_DBG_WWDG_STOP_Pos (11U) 2043 #define DBGMCU_APB1LFZR_DBG_WWDG_STOP_Msk (0x1UL << DBGMCU_APB1LFZR_DBG_WWDG_STOP_Pos) 2044 #define DBGMCU_APB1LFZR_DBG_WWDG_STOP DBGMCU_APB1LFZR_DBG_WWDG_STOP_Msk 2045 #define DBGMCU_APB1LFZR_DBG_IWDG_STOP_Pos (12U) 2046 #define DBGMCU_APB1LFZR_DBG_IWDG_STOP_Msk (0x1UL << DBGMCU_APB1LFZR_DBG_IWDG_STOP_Pos) 2047 #define DBGMCU_APB1LFZR_DBG_IWDG_STOP DBGMCU_APB1LFZR_DBG_IWDG_STOP_Msk 2048 2049 /******************** Bit definition for DBGMCU_APB2FZR register ***********/ 2050 #define DBGMCU_APB2FZR_DBG_TIM1_STOP_Pos (11U) 2051 #define DBGMCU_APB2FZR_DBG_TIM1_STOP_Msk (0x1UL << DBGMCU_APB2FZR_DBG_TIM1_STOP_Pos) 2052 #define DBGMCU_APB2FZR_DBG_TIM1_STOP DBGMCU_APB2FZR_DBG_TIM1_STOP_Msk 2053 #define DBGMCU_APB2FZR_DBG_TIM16_STOP_Pos (17U) 2054 #define DBGMCU_APB2FZR_DBG_TIM16_STOP_Msk (0x1UL << DBGMCU_APB2FZR_DBG_TIM16_STOP_Pos) 2055 #define DBGMCU_APB2FZR_DBG_TIM16_STOP DBGMCU_APB2FZR_DBG_TIM16_STOP_Msk 2056 2057 /******************** Bit definition for DBGMCU_APB7FZR register ***********/ 2058 #define DBGMCU_APB7FZR_DBG_I2C3_STOP_Pos (10U) 2059 #define DBGMCU_APB7FZR_DBG_I2C3_STOP_Msk (0x1UL << DBGMCU_APB7FZR_DBG_I2C3_STOP_Pos) 2060 #define DBGMCU_APB7FZR_DBG_I2C3_STOP DBGMCU_APB7FZR_DBG_I2C3_STOP_Msk 2061 #define DBGMCU_APB7FZR_DBG_LPTIM1_STOP_Pos (17U) 2062 #define DBGMCU_APB7FZR_DBG_LPTIM1_STOP_Msk (0x1UL << DBGMCU_APB7FZR_DBG_LPTIM1_STOP_Pos) 2063 #define DBGMCU_APB7FZR_DBG_LPTIM1_STOP DBGMCU_APB7FZR_DBG_LPTIM1_STOP_Msk 2064 #define DBGMCU_APB7FZR_DBG_RTC_STOP_Pos (30U) 2065 #define DBGMCU_APB7FZR_DBG_RTC_STOP_Msk (0x1UL << DBGMCU_APB7FZR_DBG_RTC_STOP_Pos) 2066 #define DBGMCU_APB7FZR_DBG_RTC_STOP DBGMCU_APB7FZR_DBG_RTC_STOP_Msk 2067 2068 /******************** Bit definition for DBGMCU_AHB1FZR register ***********/ 2069 #define DBGMCU_AHB1FZR_DBG_GPDMA1_CH0_STOP_Pos (0U) 2070 #define DBGMCU_AHB1FZR_DBG_GPDMA1_CH0_STOP_Msk (0x1UL << DBGMCU_AHB1FZR_DBG_GPDMA1_CH0_STOP_Pos) 2071 #define DBGMCU_AHB1FZR_DBG_GPDMA1_CH0_STOP DBGMCU_AHB1FZR_DBG_GPDMA1_CH0_STOP_Msk 2072 #define DBGMCU_AHB1FZR_DBG_GPDMA1_CH1_STOP_Pos (1U) 2073 #define DBGMCU_AHB1FZR_DBG_GPDMA1_CH1_STOP_Msk (0x1UL << DBGMCU_AHB1FZR_DBG_GPDMA1_CH1_STOP_Pos) 2074 #define DBGMCU_AHB1FZR_DBG_GPDMA1_CH1_STOP DBGMCU_AHB1FZR_DBG_GPDMA1_CH1_STOP_Msk 2075 #define DBGMCU_AHB1FZR_DBG_GPDMA1_CH2_STOP_Pos (2U) 2076 #define DBGMCU_AHB1FZR_DBG_GPDMA1_CH2_STOP_Msk (0x1UL << DBGMCU_AHB1FZR_DBG_GPDMA1_CH2_STOP_Pos) 2077 #define DBGMCU_AHB1FZR_DBG_GPDMA1_CH2_STOP DBGMCU_AHB1FZR_DBG_GPDMA1_CH2_STOP_Msk 2078 #define DBGMCU_AHB1FZR_DBG_GPDMA1_CH3_STOP_Pos (3U) 2079 #define DBGMCU_AHB1FZR_DBG_GPDMA1_CH3_STOP_Msk (0x1UL << DBGMCU_AHB1FZR_DBG_GPDMA1_CH3_STOP_Pos) 2080 #define DBGMCU_AHB1FZR_DBG_GPDMA1_CH3_STOP DBGMCU_AHB1FZR_DBG_GPDMA1_CH3_STOP_Msk 2081 #define DBGMCU_AHB1FZR_DBG_GPDMA1_CH4_STOP_Pos (4U) 2082 #define DBGMCU_AHB1FZR_DBG_GPDMA1_CH4_STOP_Msk (0x1UL << DBGMCU_AHB1FZR_DBG_GPDMA1_CH4_STOP_Pos) 2083 #define DBGMCU_AHB1FZR_DBG_GPDMA1_CH4_STOP DBGMCU_AHB1FZR_DBG_GPDMA1_CH4_STOP_Msk 2084 #define DBGMCU_AHB1FZR_DBG_GPDMA1_CH5_STOP_Pos (5U) 2085 #define DBGMCU_AHB1FZR_DBG_GPDMA1_CH5_STOP_Msk (0x1UL << DBGMCU_AHB1FZR_DBG_GPDMA1_CH5_STOP_Pos) 2086 #define DBGMCU_AHB1FZR_DBG_GPDMA1_CH5_STOP DBGMCU_AHB1FZR_DBG_GPDMA1_CH5_STOP_Msk 2087 #define DBGMCU_AHB1FZR_DBG_GPDMA1_CH6_STOP_Pos (6U) 2088 #define DBGMCU_AHB1FZR_DBG_GPDMA1_CH6_STOP_Msk (0x1UL << DBGMCU_AHB1FZR_DBG_GPDMA1_CH6_STOP_Pos) 2089 #define DBGMCU_AHB1FZR_DBG_GPDMA1_CH6_STOP DBGMCU_AHB1FZR_DBG_GPDMA1_CH6_STOP_Msk 2090 #define DBGMCU_AHB1FZR_DBG_GPDMA1_CH7_STOP_Pos (7U) 2091 #define DBGMCU_AHB1FZR_DBG_GPDMA1_CH7_STOP_Msk (0x1UL << DBGMCU_AHB1FZR_DBG_GPDMA1_CH7_STOP_Pos) 2092 #define DBGMCU_AHB1FZR_DBG_GPDMA1_CH7_STOP DBGMCU_AHB1FZR_DBG_GPDMA1_CH7_STOP_Msk 2093 2094 2095 /******************************************************************************/ 2096 /* */ 2097 /* DMA Controller (DMA) */ 2098 /* */ 2099 /******************************************************************************/ 2100 2101 /******************* Bit definition for DMA_MISR register ****************/ 2102 #define DMA_MISR_MIS0_Pos (0U) 2103 #define DMA_MISR_MIS0_Msk (0x1UL << DMA_MISR_MIS0_Pos) /*!< 0x00000001 */ 2104 #define DMA_MISR_MIS0 DMA_MISR_MIS0_Msk /*!< Masked Interrupt State of Non-Secure Channel 0 */ 2105 #define DMA_MISR_MIS1_Pos (1U) 2106 #define DMA_MISR_MIS1_Msk (0x1UL << DMA_MISR_MIS1_Pos) /*!< 0x00000002 */ 2107 #define DMA_MISR_MIS1 DMA_MISR_MIS1_Msk /*!< Masked Interrupt State of Non-Secure Channel 1 */ 2108 #define DMA_MISR_MIS2_Pos (2U) 2109 #define DMA_MISR_MIS2_Msk (0x1UL << DMA_MISR_MIS2_Pos) /*!< 0x00000004 */ 2110 #define DMA_MISR_MIS2 DMA_MISR_MIS2_Msk /*!< Masked Interrupt State of Non-Secure Channel 2 */ 2111 #define DMA_MISR_MIS3_Pos (3U) 2112 #define DMA_MISR_MIS3_Msk (0x1UL << DMA_MISR_MIS3_Pos) /*!< 0x00000008 */ 2113 #define DMA_MISR_MIS3 DMA_MISR_MIS3_Msk /*!< Masked Interrupt State of Non-Secure Channel 3 */ 2114 #define DMA_MISR_MIS4_Pos (4U) 2115 #define DMA_MISR_MIS4_Msk (0x1UL << DMA_MISR_MIS4_Pos) /*!< 0x00000010 */ 2116 #define DMA_MISR_MIS4 DMA_MISR_MIS4_Msk /*!< Masked Interrupt State of Non-Secure Channel 4 */ 2117 #define DMA_MISR_MIS5_Pos (5U) 2118 #define DMA_MISR_MIS5_Msk (0x1UL << DMA_MISR_MIS5_Pos) /*!< 0x00000020 */ 2119 #define DMA_MISR_MIS5 DMA_MISR_MIS5_Msk /*!< Masked Interrupt State of Non-Secure Channel 5 */ 2120 #define DMA_MISR_MIS6_Pos (6U) 2121 #define DMA_MISR_MIS6_Msk (0x1UL << DMA_MISR_MIS6_Pos) /*!< 0x00000040 */ 2122 #define DMA_MISR_MIS6 DMA_MISR_MIS6_Msk /*!< Masked Interrupt State of Non-Secure Channel 6 */ 2123 #define DMA_MISR_MIS7_Pos (7U) 2124 #define DMA_MISR_MIS7_Msk (0x1UL << DMA_MISR_MIS7_Pos) /*!< 0x00000080 */ 2125 #define DMA_MISR_MIS7 DMA_MISR_MIS7_Msk /*!< Masked Interrupt State of Non-Secure Channel 7 */ 2126 2127 /******************* Bit definition for DMA_SMISR register ****************/ 2128 #define DMA_SMISR_MIS0_Pos (0U) 2129 #define DMA_SMISR_MIS0_Msk (0x1UL << DMA_SMISR_MIS0_Pos) /*!< 0x00000001 */ 2130 #define DMA_SMISR_MIS0 DMA_SMISR_MIS0_Msk /*!< Masked Interrupt State of Secure Channel 0 */ 2131 #define DMA_SMISR_MIS1_Pos (1U) 2132 #define DMA_SMISR_MIS1_Msk (0x1UL << DMA_SMISR_MIS1_Pos) /*!< 0x00000002 */ 2133 #define DMA_SMISR_MIS1 DMA_SMISR_MIS1_Msk /*!< Masked Interrupt State of Secure Channel 1 */ 2134 #define DMA_SMISR_MIS2_Pos (2U) 2135 #define DMA_SMISR_MIS2_Msk (0x1UL << DMA_SMISR_MIS2_Pos) /*!< 0x00000004 */ 2136 #define DMA_SMISR_MIS2 DMA_SMISR_MIS2_Msk /*!< Masked Interrupt State of Secure Channel 2 */ 2137 #define DMA_SMISR_MIS3_Pos (3U) 2138 #define DMA_SMISR_MIS3_Msk (0x1UL << DMA_SMISR_MIS3_Pos) /*!< 0x00000008 */ 2139 #define DMA_SMISR_MIS3 DMA_SMISR_MIS3_Msk /*!< Masked Interrupt State of Secure Channel 3 */ 2140 #define DMA_SMISR_MIS4_Pos (4U) 2141 #define DMA_SMISR_MIS4_Msk (0x1UL << DMA_SMISR_MIS4_Pos) /*!< 0x00000010 */ 2142 #define DMA_SMISR_MIS4 DMA_SMISR_MIS4_Msk /*!< Masked Interrupt State of Secure Channel 4 */ 2143 #define DMA_SMISR_MIS5_Pos (5U) 2144 #define DMA_SMISR_MIS5_Msk (0x1UL << DMA_SMISR_MIS5_Pos) /*!< 0x00000020 */ 2145 #define DMA_SMISR_MIS5 DMA_SMISR_MIS5_Msk /*!< Masked Interrupt State of Secure Channel 5 */ 2146 #define DMA_SMISR_MIS6_Pos (6U) 2147 #define DMA_SMISR_MIS6_Msk (0x1UL << DMA_SMISR_MIS6_Pos) /*!< 0x00000040 */ 2148 #define DMA_SMISR_MIS6 DMA_SMISR_MIS6_Msk /*!< Masked Interrupt State of Secure Channel 6 */ 2149 #define DMA_SMISR_MIS7_Pos (7U) 2150 #define DMA_SMISR_MIS7_Msk (0x1UL << DMA_SMISR_MIS7_Pos) /*!< 0x00000080 */ 2151 #define DMA_SMISR_MIS7 DMA_SMISR_MIS7_Msk /*!< Masked Interrupt State of Secure Channel 7 */ 2152 2153 /******************* Bit definition for DMA_CLBAR register ****************/ 2154 #define DMA_CLBAR_LBA_Pos (16U) 2155 #define DMA_CLBAR_LBA_Msk (0xFFFFUL << DMA_CLBAR_LBA_Pos) /*!< 0xFFFF0000 */ 2156 #define DMA_CLBAR_LBA DMA_CLBAR_LBA_Msk /*!< Linked-list Base Address of DMA channel x */ 2157 2158 /******************* Bit definition for DMA_CFCR register *******************/ 2159 #define DMA_CFCR_TCF_Pos (8U) 2160 #define DMA_CFCR_TCF_Msk (0x1UL << DMA_CFCR_TCF_Pos) /*!< 0x00000100 */ 2161 #define DMA_CFCR_TCF DMA_CFCR_TCF_Msk /*!< Transfer complete flag clear */ 2162 #define DMA_CFCR_HTF_Pos (9U) 2163 #define DMA_CFCR_HTF_Msk (0x1UL << DMA_CFCR_HTF_Pos) /*!< 0x00000200 */ 2164 #define DMA_CFCR_HTF DMA_CFCR_HTF_Msk /*!< Half transfer complete flag clear */ 2165 #define DMA_CFCR_DTEF_Pos (10U) 2166 #define DMA_CFCR_DTEF_Msk (0x1UL << DMA_CFCR_DTEF_Pos) /*!< 0x00000400 */ 2167 #define DMA_CFCR_DTEF DMA_CFCR_DTEF_Msk /*!< Data transfer error flag clear */ 2168 #define DMA_CFCR_ULEF_Pos (11U) 2169 #define DMA_CFCR_ULEF_Msk (0x1UL << DMA_CFCR_ULEF_Pos) /*!< 0x00000800 */ 2170 #define DMA_CFCR_ULEF DMA_CFCR_ULEF_Msk /*!< Update linked-list item error flag clear */ 2171 #define DMA_CFCR_USEF_Pos (12U) 2172 #define DMA_CFCR_USEF_Msk (0x1UL << DMA_CFCR_USEF_Pos) /*!< 0x00001000 */ 2173 #define DMA_CFCR_USEF DMA_CFCR_USEF_Msk /*!< User setting error flag clear */ 2174 #define DMA_CFCR_SUSPF_Pos (13U) 2175 #define DMA_CFCR_SUSPF_Msk (0x1UL << DMA_CFCR_SUSPF_Pos) /*!< 0x00002000 */ 2176 #define DMA_CFCR_SUSPF DMA_CFCR_SUSPF_Msk /*!< Completed suspension flag clear */ 2177 #define DMA_CFCR_TOF_Pos (14U) 2178 #define DMA_CFCR_TOF_Msk (0x1UL << DMA_CFCR_TOF_Pos) /*!< 0x00004000 */ 2179 #define DMA_CFCR_TOF DMA_CFCR_TOF_Msk /*!< Trigger overrun flag clear */ 2180 2181 /******************* Bit definition for DMA_CSR register *******************/ 2182 #define DMA_CSR_IDLEF_Pos (0U) 2183 #define DMA_CSR_IDLEF_Msk (0x1UL << DMA_CSR_IDLEF_Pos) /*!< 0x00000001 */ 2184 #define DMA_CSR_IDLEF DMA_CSR_IDLEF_Msk /*!< Idle flag */ 2185 #define DMA_CSR_TCF_Pos (8U) 2186 #define DMA_CSR_TCF_Msk (0x1UL << DMA_CSR_TCF_Pos) /*!< 0x00000100 */ 2187 #define DMA_CSR_TCF DMA_CSR_TCF_Msk /*!< Transfer complete flag */ 2188 #define DMA_CSR_HTF_Pos (9U) 2189 #define DMA_CSR_HTF_Msk (0x1UL << DMA_CSR_HTF_Pos) /*!< 0x00000200 */ 2190 #define DMA_CSR_HTF DMA_CSR_HTF_Msk /*!< Half transfer complete flag */ 2191 #define DMA_CSR_DTEF_Pos (10U) 2192 #define DMA_CSR_DTEF_Msk (0x1UL << DMA_CSR_DTEF_Pos) /*!< 0x00000400 */ 2193 #define DMA_CSR_DTEF DMA_CSR_DTEF_Msk /*!< Data transfer error flag */ 2194 #define DMA_CSR_ULEF_Pos (11U) 2195 #define DMA_CSR_ULEF_Msk (0x1UL << DMA_CSR_ULEF_Pos) /*!< 0x00000800 */ 2196 #define DMA_CSR_ULEF DMA_CSR_ULEF_Msk /*!< Update linked-list item error flag */ 2197 #define DMA_CSR_USEF_Pos (12U) 2198 #define DMA_CSR_USEF_Msk (0x1UL << DMA_CSR_USEF_Pos) /*!< 0x00001000 */ 2199 #define DMA_CSR_USEF DMA_CSR_USEF_Msk /*!< User setting error flag */ 2200 #define DMA_CSR_SUSPF_Pos (13U) 2201 #define DMA_CSR_SUSPF_Msk (0x1UL << DMA_CSR_SUSPF_Pos) /*!< 0x00002000 */ 2202 #define DMA_CSR_SUSPF DMA_CSR_SUSPF_Msk /*!< User setting error flag */ 2203 #define DMA_CSR_TOF_Pos (14U) 2204 #define DMA_CSR_TOF_Msk (0x1UL << DMA_CSR_TOF_Pos) /*!< 0x00004000 */ 2205 #define DMA_CSR_TOF DMA_CSR_TOF_Msk /*!< Trigger overrun event flag */ 2206 #define DMA_CSR_FIFOL_Pos (16U) 2207 #define DMA_CSR_FIFOL_Msk (0xFFUL << DMA_CSR_FIFOL_Pos) /*!< 0x00FF0000 */ 2208 #define DMA_CSR_FIFOL DMA_CSR_FIFOL_Msk /*!< Monitored FIFO level in bytes */ 2209 2210 /******************* Bit definition for DMA_CCR register ********************/ 2211 #define DMA_CCR_EN_Pos (0U) 2212 #define DMA_CCR_EN_Msk (0x1UL << DMA_CCR_EN_Pos) /*!< 0x00000001 */ 2213 #define DMA_CCR_EN DMA_CCR_EN_Msk /*!< Channel enable */ 2214 #define DMA_CCR_RESET_Pos (1U) 2215 #define DMA_CCR_RESET_Msk (0x1UL << DMA_CCR_RESET_Pos) /*!< 0x00000002 */ 2216 #define DMA_CCR_RESET DMA_CCR_RESET_Msk /*!< Channel reset */ 2217 #define DMA_CCR_SUSP_Pos (2U) 2218 #define DMA_CCR_SUSP_Msk (0x1UL << DMA_CCR_SUSP_Pos) /*!< 0x00000004 */ 2219 #define DMA_CCR_SUSP DMA_CCR_SUSP_Msk /*!< Channel suspend */ 2220 #define DMA_CCR_TCIE_Pos (8U) 2221 #define DMA_CCR_TCIE_Msk (0x1UL << DMA_CCR_TCIE_Pos) /*!< 0x00000100 */ 2222 #define DMA_CCR_TCIE DMA_CCR_TCIE_Msk /*!< Transfer complete interrupt enable */ 2223 #define DMA_CCR_HTIE_Pos (9U) 2224 #define DMA_CCR_HTIE_Msk (0x1UL << DMA_CCR_HTIE_Pos) /*!< 0x00000200 */ 2225 #define DMA_CCR_HTIE DMA_CCR_HTIE_Msk /*!< Half transfer complete interrupt enable */ 2226 #define DMA_CCR_DTEIE_Pos (10U) 2227 #define DMA_CCR_DTEIE_Msk (0x1UL << DMA_CCR_DTEIE_Pos) /*!< 0x00000400 */ 2228 #define DMA_CCR_DTEIE DMA_CCR_DTEIE_Msk /*!< Data transfer error interrupt enable */ 2229 #define DMA_CCR_ULEIE_Pos (11U) 2230 #define DMA_CCR_ULEIE_Msk (0x1UL << DMA_CCR_ULEIE_Pos) /*!< 0x00000800 */ 2231 #define DMA_CCR_ULEIE DMA_CCR_ULEIE_Msk /*!< Update linked-list item error interrupt enable */ 2232 #define DMA_CCR_USEIE_Pos (12U) 2233 #define DMA_CCR_USEIE_Msk (0x1UL << DMA_CCR_USEIE_Pos) /*!< 0x00001000 */ 2234 #define DMA_CCR_USEIE DMA_CCR_USEIE_Msk /*!< User setting error interrupt enable */ 2235 #define DMA_CCR_SUSPIE_Pos (13U) 2236 #define DMA_CCR_SUSPIE_Msk (0x1UL << DMA_CCR_SUSPIE_Pos) /*!< 0x00002000 */ 2237 #define DMA_CCR_SUSPIE DMA_CCR_SUSPIE_Msk /*!< Completed suspension interrupt enable */ 2238 #define DMA_CCR_TOIE_Pos (14U) 2239 #define DMA_CCR_TOIE_Msk (0x1UL << DMA_CCR_TOIE_Pos) /*!< 0x00004000 */ 2240 #define DMA_CCR_TOIE DMA_CCR_TOIE_Msk /*!< Trigger overrun interrupt enable */ 2241 #define DMA_CCR_LSM_Pos (16U) 2242 #define DMA_CCR_LSM_Msk (0x1UL << DMA_CCR_LSM_Pos) /*!< 0x00010000 */ 2243 #define DMA_CCR_LSM DMA_CCR_LSM_Msk /*!< Link step mode */ 2244 #define DMA_CCR_LAP_Pos (17U) 2245 #define DMA_CCR_LAP_Msk (0x1UL << DMA_CCR_LAP_Pos) /*!< 0x00020000 */ 2246 #define DMA_CCR_LAP DMA_CCR_LAP_Msk /*!< Linked-list allocated port */ 2247 #define DMA_CCR_PRIO_Pos (22U) 2248 #define DMA_CCR_PRIO_Msk (0x3UL << DMA_CCR_PRIO_Pos) /*!< 0x00C00000 */ 2249 #define DMA_CCR_PRIO DMA_CCR_PRIO_Msk /*!< Priority level */ 2250 #define DMA_CCR_PRIO_0 (0x1UL << DMA_CCR_PRIO_Pos) /*!< 0x00400000 */ 2251 #define DMA_CCR_PRIO_1 (0x2UL << DMA_CCR_PRIO_Pos) /*!< 0x00800000 */ 2252 2253 /******************* Bit definition for DMA_CTR1 register *******************/ 2254 #define DMA_CTR1_SDW_LOG2_Pos (0U) 2255 #define DMA_CTR1_SDW_LOG2_Msk (0x3UL << DMA_CTR1_SDW_LOG2_Pos) /*!< 0x00000003 */ 2256 #define DMA_CTR1_SDW_LOG2 DMA_CTR1_SDW_LOG2_Msk /*!< Binary logarithm of the source data width of a burst */ 2257 #define DMA_CTR1_SDW_LOG2_0 (0x1UL << DMA_CTR1_SDW_LOG2_Pos) /*!< Bit 0 */ 2258 #define DMA_CTR1_SDW_LOG2_1 (0x2UL << DMA_CTR1_SDW_LOG2_Pos) /*!< Bit 1 */ 2259 #define DMA_CTR1_SINC_Pos (3U) 2260 #define DMA_CTR1_SINC_Msk (0x1UL << DMA_CTR1_SINC_Pos) /*!< 0x00000008 */ 2261 #define DMA_CTR1_SINC DMA_CTR1_SINC_Msk /*!< Source incrementing burst */ 2262 #define DMA_CTR1_SBL_1_Pos (4U) 2263 #define DMA_CTR1_SBL_1_Msk (0x3FUL << DMA_CTR1_SBL_1_Pos) /*!< 0x000003F0 */ 2264 #define DMA_CTR1_SBL_1 DMA_CTR1_SBL_1_Msk /*!< Source burst length minus 1 */ 2265 #define DMA_CTR1_PAM_Pos (11U) 2266 #define DMA_CTR1_PAM_Msk (0x3UL << DMA_CTR1_PAM_Pos) /*!< 0x0001800 */ 2267 #define DMA_CTR1_PAM DMA_CTR1_PAM_Msk /*!< Padding / alignment mode */ 2268 #define DMA_CTR1_PAM_0 (0x1UL << DMA_CTR1_PAM_Pos) /*!< Bit 0 */ 2269 #define DMA_CTR1_PAM_1 (0x2UL << DMA_CTR1_PAM_Pos) /*!< Bit 1 */ 2270 #define DMA_CTR1_SBX_Pos (13U) 2271 #define DMA_CTR1_SBX_Msk (0x1UL << DMA_CTR1_SBX_Pos) /*!< 0x00002000 */ 2272 #define DMA_CTR1_SBX DMA_CTR1_SBX_Msk /*!< Source byte exchange within the unaligned half-word of each source word */ 2273 #define DMA_CTR1_SAP_Pos (14U) 2274 #define DMA_CTR1_SAP_Msk (0x1UL << DMA_CTR1_SAP_Pos) /*!< 0x00004000 */ 2275 #define DMA_CTR1_SAP DMA_CTR1_SAP_Msk /*!< Source allocated port */ 2276 #define DMA_CTR1_SSEC_Pos (15U) 2277 #define DMA_CTR1_SSEC_Msk (0x1UL << DMA_CTR1_SSEC_Pos) /*!< 0x00008000 */ 2278 #define DMA_CTR1_SSEC DMA_CTR1_SSEC_Msk /*!< Security attribute of the DMA transfer from the source */ 2279 #define DMA_CTR1_DDW_LOG2_Pos (16U) 2280 #define DMA_CTR1_DDW_LOG2_Msk (0x3UL << DMA_CTR1_DDW_LOG2_Pos) /*!< 0x00030000 */ 2281 #define DMA_CTR1_DDW_LOG2 DMA_CTR1_DDW_LOG2_Msk /*!< Binary logarithm of the destination data width of a burst */ 2282 #define DMA_CTR1_DDW_LOG2_0 (0x1UL << DMA_CTR1_DDW_LOG2_Pos) /*!< Bit 0 */ 2283 #define DMA_CTR1_DDW_LOG2_1 (0x2UL << DMA_CTR1_DDW_LOG2_Pos) /*!< Bit 1 */ 2284 #define DMA_CTR1_DINC_Pos (19U) 2285 #define DMA_CTR1_DINC_Msk (0x1UL << DMA_CTR1_DINC_Pos) /*!< 0x00080000 */ 2286 #define DMA_CTR1_DINC DMA_CTR1_DINC_Msk /*!< Destination incrementing burst */ 2287 #define DMA_CTR1_DBL_1_Pos (20U) 2288 #define DMA_CTR1_DBL_1_Msk (0x3FUL << DMA_CTR1_DBL_1_Pos) /*!< 0x03F00000 */ 2289 #define DMA_CTR1_DBL_1 DMA_CTR1_DBL_1_Msk /*!< Destination burst length minus 1 */ 2290 #define DMA_CTR1_DBX_Pos (26U) 2291 #define DMA_CTR1_DBX_Msk (0x1UL << DMA_CTR1_DBX_Pos) /*!< 0x04000000 */ 2292 #define DMA_CTR1_DBX DMA_CTR1_DBX_Msk /*!< Destination byte exchange */ 2293 #define DMA_CTR1_DHX_Pos (27U) 2294 #define DMA_CTR1_DHX_Msk (0x1UL << DMA_CTR1_DHX_Pos) /*!< 0x08000000 */ 2295 #define DMA_CTR1_DHX DMA_CTR1_DHX_Msk /*!< Destination half-word exchange */ 2296 #define DMA_CTR1_DAP_Pos (30U) 2297 #define DMA_CTR1_DAP_Msk (0x1UL << DMA_CTR1_DAP_Pos) /*!< 0x40000000 */ 2298 #define DMA_CTR1_DAP DMA_CTR1_DAP_Msk /*!< Destination allocated port */ 2299 #define DMA_CTR1_DSEC_Pos (31U) 2300 #define DMA_CTR1_DSEC_Msk (0x1UL << DMA_CTR1_DSEC_Pos) /*!< 0x80000000 */ 2301 #define DMA_CTR1_DSEC DMA_CTR1_DSEC_Msk /*!< Security attribute of the DMA transfer from the destination */ 2302 2303 /****************** Bit definition for DMA_CTR2 register *******************/ 2304 #define DMA_CTR2_REQSEL_Pos (0U) 2305 #define DMA_CTR2_REQSEL_Msk (0x3FUL << DMA_CTR2_REQSEL_Pos) /*!< 0x0000003F */ 2306 #define DMA_CTR2_REQSEL DMA_CTR2_REQSEL_Msk /*!< DMA hardware request selection */ 2307 #define DMA_CTR2_SWREQ_Pos (9U) 2308 #define DMA_CTR2_SWREQ_Msk (0x1UL << DMA_CTR2_SWREQ_Pos) /*!< 0x00000100 */ 2309 #define DMA_CTR2_SWREQ DMA_CTR2_SWREQ_Msk /*!< Software request */ 2310 #define DMA_CTR2_DREQ_Pos (10U) 2311 #define DMA_CTR2_DREQ_Msk (0x1UL << DMA_CTR2_DREQ_Pos) /*!< 0x00000100 */ 2312 #define DMA_CTR2_DREQ DMA_CTR2_DREQ_Msk /*!< Destination hardware request */ 2313 #define DMA_CTR2_BREQ_Pos (11U) 2314 #define DMA_CTR2_BREQ_Msk (0x1UL << DMA_CTR2_BREQ_Pos) /*!< 0x00000200 */ 2315 #define DMA_CTR2_BREQ DMA_CTR2_BREQ_Msk /*!< Block hardware request */ 2316 #define DMA_CTR2_TRIGM_Pos (14U) 2317 #define DMA_CTR2_TRIGM_Msk (0x3UL << DMA_CTR2_TRIGM_Pos) /*!< 0x0000C000 */ 2318 #define DMA_CTR2_TRIGM DMA_CTR2_TRIGM_Msk /*!< Trigger mode */ 2319 #define DMA_CTR2_TRIGM_0 (0x1UL << DMA_CTR2_TRIGM_Pos) /*!< Bit 0 */ 2320 #define DMA_CTR2_TRIGM_1 (0x2UL << DMA_CTR2_TRIGM_Pos) /*!< Bit 1 */ 2321 #define DMA_CTR2_TRIGSEL_Pos (16U) 2322 #define DMA_CTR2_TRIGSEL_Msk (0x1FUL << DMA_CTR2_TRIGSEL_Pos) /*!< 0x001F0000 */ 2323 #define DMA_CTR2_TRIGSEL DMA_CTR2_TRIGSEL_Msk /*!< Trigger event input selection */ 2324 #define DMA_CTR2_TRIGPOL_Pos (24U) 2325 #define DMA_CTR2_TRIGPOL_Msk (0x3UL << DMA_CTR2_TRIGPOL_Pos) /*!< 0x03000000 */ 2326 #define DMA_CTR2_TRIGPOL DMA_CTR2_TRIGPOL_Msk /*!< Trigger event polarity */ 2327 #define DMA_CTR2_TRIGPOL_0 (0x1UL << DMA_CTR2_TRIGPOL_Pos) /*!< Bit 0 */ 2328 #define DMA_CTR2_TRIGPOL_1 (0x2UL << DMA_CTR2_TRIGPOL_Pos) /*!< Bit 1 */ 2329 #define DMA_CTR2_TCEM_Pos (30U) 2330 #define DMA_CTR2_TCEM_Msk (0x3UL << DMA_CTR2_TCEM_Pos) /*!< 0xC0000000 */ 2331 #define DMA_CTR2_TCEM DMA_CTR2_TCEM_Msk /*!< Transfer complete event mode */ 2332 #define DMA_CTR2_TCEM_0 (0x1UL << DMA_CTR2_TCEM_Pos) /*!< Bit 0 */ 2333 #define DMA_CTR2_TCEM_1 (0x2UL << DMA_CTR2_TCEM_Pos) /*!< Bit 1 */ 2334 2335 /****************** Bit definition for DMA_CBR1 register *******************/ 2336 #define DMA_CBR1_BNDT_Pos (0U) 2337 #define DMA_CBR1_BNDT_Msk (0xFFFFUL << DMA_CBR1_BNDT_Pos) /*!< 0x0000FFFF */ 2338 #define DMA_CBR1_BNDT DMA_CBR1_BNDT_Msk /*!< Block number of data bytes to transfer from the source */ 2339 2340 /****************** Bit definition for DMA_CSAR register ********************/ 2341 #define DMA_CSAR_SA_Pos (0U) 2342 #define DMA_CSAR_SA_Msk (0xFFFFFFFFUL << DMA_CSAR_SA_Pos) /*!< 0xFFFFFFFF */ 2343 #define DMA_CSAR_SA DMA_CSAR_SA_Msk /*!< Source Address */ 2344 2345 /****************** Bit definition for DMA_CDAR register *******************/ 2346 #define DMA_CDAR_DA_Pos (0U) 2347 #define DMA_CDAR_DA_Msk (0xFFFFFFFFUL << DMA_CDAR_DA_Pos) /*!< 0xFFFFFFFF */ 2348 #define DMA_CDAR_DA DMA_CDAR_DA_Msk /*!< Destination address */ 2349 2350 /****************** Bit definition for DMA_CLLR register *******************/ 2351 #define DMA_CLLR_LA_Pos (2U) 2352 #define DMA_CLLR_LA_Msk (0x3FFFUL << DMA_CLLR_LA_Pos) /*!< 0x0000FFFC */ 2353 #define DMA_CLLR_LA DMA_CLLR_LA_Msk /*!< Pointer to the next linked-list data structure */ 2354 #define DMA_CLLR_ULL_Pos (16U) 2355 #define DMA_CLLR_ULL_Msk (0x1UL << DMA_CLLR_ULL_Pos) /*!< 0x00010000 */ 2356 #define DMA_CLLR_ULL DMA_CLLR_ULL_Msk /*!< Update link address register from memory */ 2357 #define DMA_CLLR_UDA_Pos (27U) 2358 #define DMA_CLLR_UDA_Msk (0x1UL << DMA_CLLR_UDA_Pos) /*!< 0x08000000 */ 2359 #define DMA_CLLR_UDA DMA_CLLR_UDA_Msk /*!< Update destination address register from SRAM */ 2360 #define DMA_CLLR_USA_Pos (28U) 2361 #define DMA_CLLR_USA_Msk (0x1UL << DMA_CLLR_USA_Pos) /*!< 0x10000000 */ 2362 #define DMA_CLLR_USA DMA_CLLR_USA_Msk /*!< Update source address register from SRAM */ 2363 #define DMA_CLLR_UB1_Pos (29U) 2364 #define DMA_CLLR_UB1_Msk (0x1UL << DMA_CLLR_UB1_Pos) /*!< 0x20000000 */ 2365 #define DMA_CLLR_UB1 DMA_CLLR_UB1_Msk /*!< Update block register 1 from SRAM */ 2366 #define DMA_CLLR_UT2_Pos (30U) 2367 #define DMA_CLLR_UT2_Msk (0x1UL << DMA_CLLR_UT2_Pos) /*!< 0x40000000 */ 2368 #define DMA_CLLR_UT2 DMA_CLLR_UT2_Msk /*!< Update transfer register 2 from SRAM */ 2369 #define DMA_CLLR_UT1_Pos (31U) 2370 #define DMA_CLLR_UT1_Msk (0x1UL << DMA_CLLR_UT1_Pos) /*!< 0x80000000 */ 2371 #define DMA_CLLR_UT1 DMA_CLLR_UT1_Msk /*!< Update transfer register 1 from SRAM */ 2372 2373 /******************************************************************************/ 2374 /* */ 2375 /* External Interrupt/Event Controller */ 2376 /* */ 2377 /******************************************************************************/ 2378 /****************** Bit definition for EXTI_RTSR1 register ******************/ 2379 #define EXTI_RTSR1_RT0_Pos (0U) 2380 #define EXTI_RTSR1_RT0_Msk (0x1UL << EXTI_RTSR1_RT0_Pos) /*!< 0x00000001 */ 2381 #define EXTI_RTSR1_RT0 EXTI_RTSR1_RT0_Msk /*!< Rising trigger configuration for input line 0 */ 2382 #define EXTI_RTSR1_RT1_Pos (1U) 2383 #define EXTI_RTSR1_RT1_Msk (0x1UL << EXTI_RTSR1_RT1_Pos) /*!< 0x00000002 */ 2384 #define EXTI_RTSR1_RT1 EXTI_RTSR1_RT1_Msk /*!< Rising trigger configuration for input line 1 */ 2385 #define EXTI_RTSR1_RT2_Pos (2U) 2386 #define EXTI_RTSR1_RT2_Msk (0x1UL << EXTI_RTSR1_RT2_Pos) /*!< 0x00000004 */ 2387 #define EXTI_RTSR1_RT2 EXTI_RTSR1_RT2_Msk /*!< Rising trigger configuration for input line 2 */ 2388 #define EXTI_RTSR1_RT3_Pos (3U) 2389 #define EXTI_RTSR1_RT3_Msk (0x1UL << EXTI_RTSR1_RT3_Pos) /*!< 0x00000008 */ 2390 #define EXTI_RTSR1_RT3 EXTI_RTSR1_RT3_Msk /*!< Rising trigger configuration for input line 3 */ 2391 #define EXTI_RTSR1_RT4_Pos (4U) 2392 #define EXTI_RTSR1_RT4_Msk (0x1UL << EXTI_RTSR1_RT4_Pos) /*!< 0x00000010 */ 2393 #define EXTI_RTSR1_RT4 EXTI_RTSR1_RT4_Msk /*!< Rising trigger configuration for input line 4 */ 2394 #define EXTI_RTSR1_RT5_Pos (5U) 2395 #define EXTI_RTSR1_RT5_Msk (0x1UL << EXTI_RTSR1_RT5_Pos) /*!< 0x00000020 */ 2396 #define EXTI_RTSR1_RT5 EXTI_RTSR1_RT5_Msk /*!< Rising trigger configuration for input line 5 */ 2397 #define EXTI_RTSR1_RT6_Pos (6U) 2398 #define EXTI_RTSR1_RT6_Msk (0x1UL << EXTI_RTSR1_RT6_Pos) /*!< 0x00000040 */ 2399 #define EXTI_RTSR1_RT6 EXTI_RTSR1_RT6_Msk /*!< Rising trigger configuration for input line 6 */ 2400 #define EXTI_RTSR1_RT7_Pos (7U) 2401 #define EXTI_RTSR1_RT7_Msk (0x1UL << EXTI_RTSR1_RT7_Pos) /*!< 0x00000080 */ 2402 #define EXTI_RTSR1_RT7 EXTI_RTSR1_RT7_Msk /*!< Rising trigger configuration for input line 7 */ 2403 #define EXTI_RTSR1_RT8_Pos (8U) 2404 #define EXTI_RTSR1_RT8_Msk (0x1UL << EXTI_RTSR1_RT8_Pos) /*!< 0x00000100 */ 2405 #define EXTI_RTSR1_RT8 EXTI_RTSR1_RT8_Msk /*!< Rising trigger configuration for input line 8 */ 2406 #define EXTI_RTSR1_RT9_Pos (9U) 2407 #define EXTI_RTSR1_RT9_Msk (0x1UL << EXTI_RTSR1_RT9_Pos) /*!< 0x00000200 */ 2408 #define EXTI_RTSR1_RT9 EXTI_RTSR1_RT9_Msk /*!< Rising trigger configuration for input line 9 */ 2409 #define EXTI_RTSR1_RT12_Pos (12U) 2410 #define EXTI_RTSR1_RT12_Msk (0x1UL << EXTI_RTSR1_RT12_Pos) /*!< 0x00001000 */ 2411 #define EXTI_RTSR1_RT12 EXTI_RTSR1_RT12_Msk /*!< Rising trigger configuration for input line 12 */ 2412 #define EXTI_RTSR1_RT13_Pos (13U) 2413 #define EXTI_RTSR1_RT13_Msk (0x1UL << EXTI_RTSR1_RT13_Pos) /*!< 0x00002000 */ 2414 #define EXTI_RTSR1_RT13 EXTI_RTSR1_RT13_Msk /*!< Rising trigger configuration for input line 13 */ 2415 #define EXTI_RTSR1_RT14_Pos (14U) 2416 #define EXTI_RTSR1_RT14_Msk (0x1UL << EXTI_RTSR1_RT14_Pos) /*!< 0x00004000 */ 2417 #define EXTI_RTSR1_RT14 EXTI_RTSR1_RT14_Msk /*!< Rising trigger configuration for input line 14 */ 2418 #define EXTI_RTSR1_RT15_Pos (15U) 2419 #define EXTI_RTSR1_RT15_Msk (0x1UL << EXTI_RTSR1_RT15_Pos) /*!< 0x00008000 */ 2420 #define EXTI_RTSR1_RT15 EXTI_RTSR1_RT15_Msk /*!< Rising trigger configuration for input line 15 */ 2421 #define EXTI_RTSR1_RT18_Pos (18U) 2422 #define EXTI_RTSR1_RT18_Msk (0x1UL << EXTI_RTSR1_RT18_Pos) /*!< 0x00040000 */ 2423 #define EXTI_RTSR1_RT18 EXTI_RTSR1_RT18_Msk /*!< Rising trigger configuration for input line 18 */ 2424 2425 /****************** Bit definition for EXTI_FTSR1 register ******************/ 2426 #define EXTI_FTSR1_FT0_Pos (0U) 2427 #define EXTI_FTSR1_FT0_Msk (0x1UL << EXTI_FTSR1_FT0_Pos) /*!< 0x00000001 */ 2428 #define EXTI_FTSR1_FT0 EXTI_FTSR1_FT0_Msk /*!< Falling trigger configuration for input line 0 */ 2429 #define EXTI_FTSR1_FT1_Pos (1U) 2430 #define EXTI_FTSR1_FT1_Msk (0x1UL << EXTI_FTSR1_FT1_Pos) /*!< 0x00000002 */ 2431 #define EXTI_FTSR1_FT1 EXTI_FTSR1_FT1_Msk /*!< Falling trigger configuration for input line 1 */ 2432 #define EXTI_FTSR1_FT2_Pos (2U) 2433 #define EXTI_FTSR1_FT2_Msk (0x1UL << EXTI_FTSR1_FT2_Pos) /*!< 0x00000004 */ 2434 #define EXTI_FTSR1_FT2 EXTI_FTSR1_FT2_Msk /*!< Falling trigger configuration for input line 2 */ 2435 #define EXTI_FTSR1_FT3_Pos (3U) 2436 #define EXTI_FTSR1_FT3_Msk (0x1UL << EXTI_FTSR1_FT3_Pos) /*!< 0x00000008 */ 2437 #define EXTI_FTSR1_FT3 EXTI_FTSR1_FT3_Msk /*!< Falling trigger configuration for input line 3 */ 2438 #define EXTI_FTSR1_FT4_Pos (4U) 2439 #define EXTI_FTSR1_FT4_Msk (0x1UL << EXTI_FTSR1_FT4_Pos) /*!< 0x00000010 */ 2440 #define EXTI_FTSR1_FT4 EXTI_FTSR1_FT4_Msk /*!< Falling trigger configuration for input line 4 */ 2441 #define EXTI_FTSR1_FT5_Pos (5U) 2442 #define EXTI_FTSR1_FT5_Msk (0x1UL << EXTI_FTSR1_FT5_Pos) /*!< 0x00000020 */ 2443 #define EXTI_FTSR1_FT5 EXTI_FTSR1_FT5_Msk /*!< Falling trigger configuration for input line 5 */ 2444 #define EXTI_FTSR1_FT6_Pos (6U) 2445 #define EXTI_FTSR1_FT6_Msk (0x1UL << EXTI_FTSR1_FT6_Pos) /*!< 0x00000040 */ 2446 #define EXTI_FTSR1_FT6 EXTI_FTSR1_FT6_Msk /*!< Falling trigger configuration for input line 6 */ 2447 #define EXTI_FTSR1_FT7_Pos (7U) 2448 #define EXTI_FTSR1_FT7_Msk (0x1UL << EXTI_FTSR1_FT7_Pos) /*!< 0x00000080 */ 2449 #define EXTI_FTSR1_FT7 EXTI_FTSR1_FT7_Msk /*!< Falling trigger configuration for input line 7 */ 2450 #define EXTI_FTSR1_FT8_Pos (8U) 2451 #define EXTI_FTSR1_FT8_Msk (0x1UL << EXTI_FTSR1_FT8_Pos) /*!< 0x00000100 */ 2452 #define EXTI_FTSR1_FT8 EXTI_FTSR1_FT8_Msk /*!< Falling trigger configuration for input line 8 */ 2453 #define EXTI_FTSR1_FT9_Pos (9U) 2454 #define EXTI_FTSR1_FT9_Msk (0x1UL << EXTI_FTSR1_FT9_Pos) /*!< 0x00000200 */ 2455 #define EXTI_FTSR1_FT9 EXTI_FTSR1_FT9_Msk /*!< Falling trigger configuration for input line 9 */ 2456 #define EXTI_FTSR1_FT12_Pos (12U) 2457 #define EXTI_FTSR1_FT12_Msk (0x1UL << EXTI_FTSR1_FT12_Pos) /*!< 0x00001000 */ 2458 #define EXTI_FTSR1_FT12 EXTI_FTSR1_FT12_Msk /*!< Falling trigger configuration for input line 12 */ 2459 #define EXTI_FTSR1_FT13_Pos (13U) 2460 #define EXTI_FTSR1_FT13_Msk (0x1UL << EXTI_FTSR1_FT13_Pos) /*!< 0x00002000 */ 2461 #define EXTI_FTSR1_FT13 EXTI_FTSR1_FT13_Msk /*!< Falling trigger configuration for input line 13 */ 2462 #define EXTI_FTSR1_FT14_Pos (14U) 2463 #define EXTI_FTSR1_FT14_Msk (0x1UL << EXTI_FTSR1_FT14_Pos) /*!< 0x00004000 */ 2464 #define EXTI_FTSR1_FT14 EXTI_FTSR1_FT14_Msk /*!< Falling trigger configuration for input line 14 */ 2465 #define EXTI_FTSR1_FT15_Pos (15U) 2466 #define EXTI_FTSR1_FT15_Msk (0x1UL << EXTI_FTSR1_FT15_Pos) /*!< 0x00008000 */ 2467 #define EXTI_FTSR1_FT15 EXTI_FTSR1_FT15_Msk /*!< Falling trigger configuration for input line 15 */ 2468 #define EXTI_FTSR1_FT18_Pos (18U) 2469 #define EXTI_FTSR1_FT18_Msk (0x1UL << EXTI_FTSR1_FT18_Pos) /*!< 0x00040000 */ 2470 #define EXTI_FTSR1_FT18 EXTI_FTSR1_FT18_Msk /*!< Falling trigger configuration for input line 18 */ 2471 2472 /****************** Bit definition for EXTI_SWIER1 register *****************/ 2473 #define EXTI_SWIER1_SWI0_Pos (0U) 2474 #define EXTI_SWIER1_SWI0_Msk (0x1UL << EXTI_SWIER1_SWI0_Pos) /*!< 0x00000001 */ 2475 #define EXTI_SWIER1_SWI0 EXTI_SWIER1_SWI0_Msk /*!< Software Interrupt on line 0 */ 2476 #define EXTI_SWIER1_SWI1_Pos (1U) 2477 #define EXTI_SWIER1_SWI1_Msk (0x1UL << EXTI_SWIER1_SWI1_Pos) /*!< 0x00000002 */ 2478 #define EXTI_SWIER1_SWI1 EXTI_SWIER1_SWI1_Msk /*!< Software Interrupt on line 1 */ 2479 #define EXTI_SWIER1_SWI2_Pos (2U) 2480 #define EXTI_SWIER1_SWI2_Msk (0x1UL << EXTI_SWIER1_SWI2_Pos) /*!< 0x00000004 */ 2481 #define EXTI_SWIER1_SWI2 EXTI_SWIER1_SWI2_Msk /*!< Software Interrupt on line 2 */ 2482 #define EXTI_SWIER1_SWI3_Pos (3U) 2483 #define EXTI_SWIER1_SWI3_Msk (0x1UL << EXTI_SWIER1_SWI3_Pos) /*!< 0x00000008 */ 2484 #define EXTI_SWIER1_SWI3 EXTI_SWIER1_SWI3_Msk /*!< Software Interrupt on line 3 */ 2485 #define EXTI_SWIER1_SWI4_Pos (4U) 2486 #define EXTI_SWIER1_SWI4_Msk (0x1UL << EXTI_SWIER1_SWI4_Pos) /*!< 0x00000010 */ 2487 #define EXTI_SWIER1_SWI4 EXTI_SWIER1_SWI4_Msk /*!< Software Interrupt on line 4 */ 2488 #define EXTI_SWIER1_SWI5_Pos (5U) 2489 #define EXTI_SWIER1_SWI5_Msk (0x1UL << EXTI_SWIER1_SWI5_Pos) /*!< 0x00000020 */ 2490 #define EXTI_SWIER1_SWI5 EXTI_SWIER1_SWI5_Msk /*!< Software Interrupt on line 5 */ 2491 #define EXTI_SWIER1_SWI6_Pos (6U) 2492 #define EXTI_SWIER1_SWI6_Msk (0x1UL << EXTI_SWIER1_SWI6_Pos) /*!< 0x00000040 */ 2493 #define EXTI_SWIER1_SWI6 EXTI_SWIER1_SWI6_Msk /*!< Software Interrupt on line 6 */ 2494 #define EXTI_SWIER1_SWI7_Pos (7U) 2495 #define EXTI_SWIER1_SWI7_Msk (0x1UL << EXTI_SWIER1_SWI7_Pos) /*!< 0x00000080 */ 2496 #define EXTI_SWIER1_SWI7 EXTI_SWIER1_SWI7_Msk /*!< Software Interrupt on line 7 */ 2497 #define EXTI_SWIER1_SWI8_Pos (8U) 2498 #define EXTI_SWIER1_SWI8_Msk (0x1UL << EXTI_SWIER1_SWI8_Pos) /*!< 0x00000100 */ 2499 #define EXTI_SWIER1_SWI8 EXTI_SWIER1_SWI8_Msk /*!< Software Interrupt on line 8 */ 2500 #define EXTI_SWIER1_SWI9_Pos (9U) 2501 #define EXTI_SWIER1_SWI9_Msk (0x1UL << EXTI_SWIER1_SWI9_Pos) /*!< 0x00000200 */ 2502 #define EXTI_SWIER1_SWI9 EXTI_SWIER1_SWI9_Msk /*!< Software Interrupt on line 9 */ 2503 #define EXTI_SWIER1_SWI12_Pos (12U) 2504 #define EXTI_SWIER1_SWI12_Msk (0x1UL << EXTI_SWIER1_SWI12_Pos) /*!< 0x00001000 */ 2505 #define EXTI_SWIER1_SWI12 EXTI_SWIER1_SWI12_Msk /*!< Software Interrupt on line 12 */ 2506 #define EXTI_SWIER1_SWI13_Pos (13U) 2507 #define EXTI_SWIER1_SWI13_Msk (0x1UL << EXTI_SWIER1_SWI13_Pos) /*!< 0x00002000 */ 2508 #define EXTI_SWIER1_SWI13 EXTI_SWIER1_SWI13_Msk /*!< Software Interrupt on line 13 */ 2509 #define EXTI_SWIER1_SWI14_Pos (14U) 2510 #define EXTI_SWIER1_SWI14_Msk (0x1UL << EXTI_SWIER1_SWI14_Pos) /*!< 0x00004000 */ 2511 #define EXTI_SWIER1_SWI14 EXTI_SWIER1_SWI14_Msk /*!< Software Interrupt on line 14 */ 2512 #define EXTI_SWIER1_SWI15_Pos (15U) 2513 #define EXTI_SWIER1_SWI15_Msk (0x1UL << EXTI_SWIER1_SWI15_Pos) /*!< 0x00008000 */ 2514 #define EXTI_SWIER1_SWI15 EXTI_SWIER1_SWI15_Msk /*!< Software Interrupt on line 15 */ 2515 #define EXTI_SWIER1_SWI18_Pos (18U) 2516 #define EXTI_SWIER1_SWI18_Msk (0x1UL << EXTI_SWIER1_SWI18_Pos) /*!< 0x00040000 */ 2517 #define EXTI_SWIER1_SWI18 EXTI_SWIER1_SWI18_Msk /*!< Software Interrupt on line 18 */ 2518 2519 /******************* Bit definition for EXTI_RPR1 register ******************/ 2520 #define EXTI_RPR1_RPIF0_Pos (0U) 2521 #define EXTI_RPR1_RPIF0_Msk (0x1UL << EXTI_RPR1_RPIF0_Pos) /*!< 0x00000001 */ 2522 #define EXTI_RPR1_RPIF0 EXTI_RPR1_RPIF0_Msk /*!< Rising Pending Interrupt Flag on line 0 */ 2523 #define EXTI_RPR1_RPIF1_Pos (1U) 2524 #define EXTI_RPR1_RPIF1_Msk (0x1UL << EXTI_RPR1_RPIF1_Pos) /*!< 0x00000002 */ 2525 #define EXTI_RPR1_RPIF1 EXTI_RPR1_RPIF1_Msk /*!< Rising Pending Interrupt Flag on line 1 */ 2526 #define EXTI_RPR1_RPIF2_Pos (2U) 2527 #define EXTI_RPR1_RPIF2_Msk (0x1UL << EXTI_RPR1_RPIF2_Pos) /*!< 0x00000004 */ 2528 #define EXTI_RPR1_RPIF2 EXTI_RPR1_RPIF2_Msk /*!< Rising Pending Interrupt Flag on line 2 */ 2529 #define EXTI_RPR1_RPIF3_Pos (3U) 2530 #define EXTI_RPR1_RPIF3_Msk (0x1UL << EXTI_RPR1_RPIF3_Pos) /*!< 0x00000008 */ 2531 #define EXTI_RPR1_RPIF3 EXTI_RPR1_RPIF3_Msk /*!< Rising Pending Interrupt Flag on line 3 */ 2532 #define EXTI_RPR1_RPIF4_Pos (4U) 2533 #define EXTI_RPR1_RPIF4_Msk (0x1UL << EXTI_RPR1_RPIF4_Pos) /*!< 0x00000010 */ 2534 #define EXTI_RPR1_RPIF4 EXTI_RPR1_RPIF4_Msk /*!< Rising Pending Interrupt Flag on line 4 */ 2535 #define EXTI_RPR1_RPIF5_Pos (5U) 2536 #define EXTI_RPR1_RPIF5_Msk (0x1UL << EXTI_RPR1_RPIF5_Pos) /*!< 0x00000020 */ 2537 #define EXTI_RPR1_RPIF5 EXTI_RPR1_RPIF5_Msk /*!< Rising Pending Interrupt Flag on line 5 */ 2538 #define EXTI_RPR1_RPIF6_Pos (6U) 2539 #define EXTI_RPR1_RPIF6_Msk (0x1UL << EXTI_RPR1_RPIF6_Pos) /*!< 0x00000040 */ 2540 #define EXTI_RPR1_RPIF6 EXTI_RPR1_RPIF6_Msk /*!< Rising Pending Interrupt Flag on line 6 */ 2541 #define EXTI_RPR1_RPIF7_Pos (7U) 2542 #define EXTI_RPR1_RPIF7_Msk (0x1UL << EXTI_RPR1_RPIF7_Pos) /*!< 0x00000080 */ 2543 #define EXTI_RPR1_RPIF7 EXTI_RPR1_RPIF7_Msk /*!< Rising Pending Interrupt Flag on line 7 */ 2544 #define EXTI_RPR1_RPIF8_Pos (8U) 2545 #define EXTI_RPR1_RPIF8_Msk (0x1UL << EXTI_RPR1_RPIF8_Pos) /*!< 0x00000100 */ 2546 #define EXTI_RPR1_RPIF8 EXTI_RPR1_RPIF8_Msk /*!< Rising Pending Interrupt Flag on line 8 */ 2547 #define EXTI_RPR1_RPIF9_Pos (9U) 2548 #define EXTI_RPR1_RPIF9_Msk (0x1UL << EXTI_RPR1_RPIF9_Pos) /*!< 0x00000200 */ 2549 #define EXTI_RPR1_RPIF9 EXTI_RPR1_RPIF9_Msk /*!< Rising Pending Interrupt Flag on line 9 */ 2550 #define EXTI_RPR1_RPIF12_Pos (12U) 2551 #define EXTI_RPR1_RPIF12_Msk (0x1UL << EXTI_RPR1_RPIF12_Pos) /*!< 0x00001000 */ 2552 #define EXTI_RPR1_RPIF12 EXTI_RPR1_RPIF12_Msk /*!< Rising Pending Interrupt Flag on line 12 */ 2553 #define EXTI_RPR1_RPIF13_Pos (13U) 2554 #define EXTI_RPR1_RPIF13_Msk (0x1UL << EXTI_RPR1_RPIF13_Pos) /*!< 0x00002000 */ 2555 #define EXTI_RPR1_RPIF13 EXTI_RPR1_RPIF13_Msk /*!< Rising Pending Interrupt Flag on line 13 */ 2556 #define EXTI_RPR1_RPIF14_Pos (14U) 2557 #define EXTI_RPR1_RPIF14_Msk (0x1UL << EXTI_RPR1_RPIF14_Pos) /*!< 0x00004000 */ 2558 #define EXTI_RPR1_RPIF14 EXTI_RPR1_RPIF14_Msk /*!< Rising Pending Interrupt Flag on line 14 */ 2559 #define EXTI_RPR1_RPIF15_Pos (15U) 2560 #define EXTI_RPR1_RPIF15_Msk (0x1UL << EXTI_RPR1_RPIF15_Pos) /*!< 0x00008000 */ 2561 #define EXTI_RPR1_RPIF15 EXTI_RPR1_RPIF15_Msk /*!< Rising Pending Interrupt Flag on line 15 */ 2562 #define EXTI_RPR1_RPIF18_Pos (18U) 2563 #define EXTI_RPR1_RPIF18_Msk (0x1UL << EXTI_RPR1_RPIF18_Pos) /*!< 0x00040000 */ 2564 #define EXTI_RPR1_RPIF18 EXTI_RPR1_RPIF18_Msk /*!< Rising Pending Interrupt Flag on line 18 */ 2565 2566 /******************* Bit definition for EXTI_FPR1 register ******************/ 2567 #define EXTI_FPR1_FPIF0_Pos (0U) 2568 #define EXTI_FPR1_FPIF0_Msk (0x1UL << EXTI_FPR1_FPIF0_Pos) /*!< 0x00000001 */ 2569 #define EXTI_FPR1_FPIF0 EXTI_FPR1_FPIF0_Msk /*!< Falling Pending Interrupt Flag on line 0 */ 2570 #define EXTI_FPR1_FPIF1_Pos (1U) 2571 #define EXTI_FPR1_FPIF1_Msk (0x1UL << EXTI_FPR1_FPIF1_Pos) /*!< 0x00000002 */ 2572 #define EXTI_FPR1_FPIF1 EXTI_FPR1_FPIF1_Msk /*!< Falling Pending Interrupt Flag on line 1 */ 2573 #define EXTI_FPR1_FPIF2_Pos (2U) 2574 #define EXTI_FPR1_FPIF2_Msk (0x1UL << EXTI_FPR1_FPIF2_Pos) /*!< 0x00000004 */ 2575 #define EXTI_FPR1_FPIF2 EXTI_FPR1_FPIF2_Msk /*!< Falling Pending Interrupt Flag on line 2 */ 2576 #define EXTI_FPR1_FPIF3_Pos (3U) 2577 #define EXTI_FPR1_FPIF3_Msk (0x1UL << EXTI_FPR1_FPIF3_Pos) /*!< 0x00000008 */ 2578 #define EXTI_FPR1_FPIF3 EXTI_FPR1_FPIF3_Msk /*!< Falling Pending Interrupt Flag on line 3 */ 2579 #define EXTI_FPR1_FPIF4_Pos (4U) 2580 #define EXTI_FPR1_FPIF4_Msk (0x1UL << EXTI_FPR1_FPIF4_Pos) /*!< 0x00000010 */ 2581 #define EXTI_FPR1_FPIF4 EXTI_FPR1_FPIF4_Msk /*!< Falling Pending Interrupt Flag on line 4 */ 2582 #define EXTI_FPR1_FPIF5_Pos (5U) 2583 #define EXTI_FPR1_FPIF5_Msk (0x1UL << EXTI_FPR1_FPIF5_Pos) /*!< 0x00000020 */ 2584 #define EXTI_FPR1_FPIF5 EXTI_FPR1_FPIF5_Msk /*!< Falling Pending Interrupt Flag on line 5 */ 2585 #define EXTI_FPR1_FPIF6_Pos (6U) 2586 #define EXTI_FPR1_FPIF6_Msk (0x1UL << EXTI_FPR1_FPIF6_Pos) /*!< 0x00000040 */ 2587 #define EXTI_FPR1_FPIF6 EXTI_FPR1_FPIF6_Msk /*!< Falling Pending Interrupt Flag on line 6 */ 2588 #define EXTI_FPR1_FPIF7_Pos (7U) 2589 #define EXTI_FPR1_FPIF7_Msk (0x1UL << EXTI_FPR1_FPIF7_Pos) /*!< 0x00000080 */ 2590 #define EXTI_FPR1_FPIF7 EXTI_FPR1_FPIF7_Msk /*!< Falling Pending Interrupt Flag on line 7 */ 2591 #define EXTI_FPR1_FPIF8_Pos (8U) 2592 #define EXTI_FPR1_FPIF8_Msk (0x1UL << EXTI_FPR1_FPIF8_Pos) /*!< 0x00000100 */ 2593 #define EXTI_FPR1_FPIF8 EXTI_FPR1_FPIF8_Msk /*!< Falling Pending Interrupt Flag on line 8 */ 2594 #define EXTI_FPR1_FPIF9_Pos (9U) 2595 #define EXTI_FPR1_FPIF9_Msk (0x1UL << EXTI_FPR1_FPIF9_Pos) /*!< 0x00000200 */ 2596 #define EXTI_FPR1_FPIF9 EXTI_FPR1_FPIF9_Msk /*!< Falling Pending Interrupt Flag on line 9 */ 2597 #define EXTI_FPR1_FPIF12_Pos (12U) 2598 #define EXTI_FPR1_FPIF12_Msk (0x1UL << EXTI_FPR1_FPIF12_Pos) /*!< 0x00001000 */ 2599 #define EXTI_FPR1_FPIF12 EXTI_FPR1_FPIF12_Msk /*!< Falling Pending Interrupt Flag on line 12 */ 2600 #define EXTI_FPR1_FPIF13_Pos (13U) 2601 #define EXTI_FPR1_FPIF13_Msk (0x1UL << EXTI_FPR1_FPIF13_Pos) /*!< 0x00002000 */ 2602 #define EXTI_FPR1_FPIF13 EXTI_FPR1_FPIF13_Msk /*!< Falling Pending Interrupt Flag on line 13 */ 2603 #define EXTI_FPR1_FPIF14_Pos (14U) 2604 #define EXTI_FPR1_FPIF14_Msk (0x1UL << EXTI_FPR1_FPIF14_Pos) /*!< 0x00004000 */ 2605 #define EXTI_FPR1_FPIF14 EXTI_FPR1_FPIF14_Msk /*!< Falling Pending Interrupt Flag on line 14 */ 2606 #define EXTI_FPR1_FPIF15_Pos (15U) 2607 #define EXTI_FPR1_FPIF15_Msk (0x1UL << EXTI_FPR1_FPIF15_Pos) /*!< 0x00008000 */ 2608 #define EXTI_FPR1_FPIF15 EXTI_FPR1_FPIF15_Msk /*!< Falling Pending Interrupt Flag on line 15 */ 2609 #define EXTI_FPR1_FPIF18_Pos (18U) 2610 #define EXTI_FPR1_FPIF18_Msk (0x1UL << EXTI_FPR1_FPIF18_Pos) /*!< 0x00040000 */ 2611 #define EXTI_FPR1_FPIF18 EXTI_FPR1_FPIF18_Msk /*!< Falling Pending Interrupt Flag on line 18 */ 2612 2613 /***************** Bit definition for EXTI_EXTICR1 register **************/ 2614 #define EXTI_EXTICR1_EXTI0_Pos (0U) 2615 #define EXTI_EXTICR1_EXTI0_Msk (0xFFUL << EXTI_EXTICR1_EXTI0_Pos) /*!< 0x000000FF */ 2616 #define EXTI_EXTICR1_EXTI0 EXTI_EXTICR1_EXTI0_Msk /*!< EXTI 0 configuration */ 2617 #define EXTI_EXTICR1_EXTI0_0 (0x1UL << EXTI_EXTICR1_EXTI0_Pos) /*!< 0x00000001 */ 2618 #define EXTI_EXTICR1_EXTI0_1 (0x2UL << EXTI_EXTICR1_EXTI0_Pos) /*!< 0x00000002 */ 2619 #define EXTI_EXTICR1_EXTI0_2 (0x4UL << EXTI_EXTICR1_EXTI0_Pos) /*!< 0x00000004 */ 2620 #define EXTI_EXTICR1_EXTI0_3 (0x8UL << EXTI_EXTICR1_EXTI0_Pos) /*!< 0x00000008 */ 2621 #define EXTI_EXTICR1_EXTI0_4 (0x10UL << EXTI_EXTICR1_EXTI0_Pos) /*!< 0x00000010 */ 2622 #define EXTI_EXTICR1_EXTI0_5 (0x20UL << EXTI_EXTICR1_EXTI0_Pos) /*!< 0x00000020 */ 2623 #define EXTI_EXTICR1_EXTI0_6 (0x40UL << EXTI_EXTICR1_EXTI0_Pos) /*!< 0x00000040 */ 2624 #define EXTI_EXTICR1_EXTI0_7 (0x80UL << EXTI_EXTICR1_EXTI0_Pos) /*!< 0x00000080 */ 2625 #define EXTI_EXTICR1_EXTI1_Pos (8U) 2626 #define EXTI_EXTICR1_EXTI1_Msk (0xFFUL << EXTI_EXTICR1_EXTI1_Pos) /*!< 0x0000FF00 */ 2627 #define EXTI_EXTICR1_EXTI1 EXTI_EXTICR1_EXTI1_Msk /*!< EXTI 1 configuration */ 2628 #define EXTI_EXTICR1_EXTI1_0 (0x1UL << EXTI_EXTICR1_EXTI1_Pos) /*!< 0x00000100 */ 2629 #define EXTI_EXTICR1_EXTI1_1 (0x2UL << EXTI_EXTICR1_EXTI1_Pos) /*!< 0x00000200 */ 2630 #define EXTI_EXTICR1_EXTI1_2 (0x4UL << EXTI_EXTICR1_EXTI1_Pos) /*!< 0x00000400 */ 2631 #define EXTI_EXTICR1_EXTI1_3 (0x8UL << EXTI_EXTICR1_EXTI1_Pos) /*!< 0x00000800 */ 2632 #define EXTI_EXTICR1_EXTI1_4 (0x10UL << EXTI_EXTICR1_EXTI1_Pos) /*!< 0x00001000 */ 2633 #define EXTI_EXTICR1_EXTI1_5 (0x20UL << EXTI_EXTICR1_EXTI1_Pos) /*!< 0x00002000 */ 2634 #define EXTI_EXTICR1_EXTI1_6 (0x40UL << EXTI_EXTICR1_EXTI1_Pos) /*!< 0x00004000 */ 2635 #define EXTI_EXTICR1_EXTI1_7 (0x80UL << EXTI_EXTICR1_EXTI1_Pos) /*!< 0x00008000 */ 2636 #define EXTI_EXTICR1_EXTI2_Pos (16U) 2637 #define EXTI_EXTICR1_EXTI2_Msk (0xFFUL << EXTI_EXTICR1_EXTI2_Pos) /*!< 0x00FF0000 */ 2638 #define EXTI_EXTICR1_EXTI2 EXTI_EXTICR1_EXTI2_Msk /*!< EXTI 2 configuration */ 2639 #define EXTI_EXTICR1_EXTI2_0 (0x1UL << EXTI_EXTICR1_EXTI2_Pos) /*!< 0x00010000 */ 2640 #define EXTI_EXTICR1_EXTI2_1 (0x2UL << EXTI_EXTICR1_EXTI2_Pos) /*!< 0x00020000 */ 2641 #define EXTI_EXTICR1_EXTI2_2 (0x4UL << EXTI_EXTICR1_EXTI2_Pos) /*!< 0x00040000 */ 2642 #define EXTI_EXTICR1_EXTI2_3 (0x8UL << EXTI_EXTICR1_EXTI2_Pos) /*!< 0x00080000 */ 2643 #define EXTI_EXTICR1_EXTI2_4 (0x10UL << EXTI_EXTICR1_EXTI2_Pos) /*!< 0x00100000 */ 2644 #define EXTI_EXTICR1_EXTI2_5 (0x20UL << EXTI_EXTICR1_EXTI2_Pos) /*!< 0x00200000 */ 2645 #define EXTI_EXTICR1_EXTI2_6 (0x40UL << EXTI_EXTICR1_EXTI2_Pos) /*!< 0x00400000 */ 2646 #define EXTI_EXTICR1_EXTI2_7 (0x80UL << EXTI_EXTICR1_EXTI2_Pos) /*!< 0x00800000 */ 2647 #define EXTI_EXTICR1_EXTI3_Pos (24U) 2648 #define EXTI_EXTICR1_EXTI3_Msk (0xFFUL << EXTI_EXTICR1_EXTI3_Pos) /*!< 0xFF000000 */ 2649 #define EXTI_EXTICR1_EXTI3 EXTI_EXTICR1_EXTI3_Msk /*!< EXTI 3 configuration */ 2650 #define EXTI_EXTICR1_EXTI3_0 (0x1UL << EXTI_EXTICR1_EXTI3_Pos) /*!< 0x01000000 */ 2651 #define EXTI_EXTICR1_EXTI3_1 (0x2UL << EXTI_EXTICR1_EXTI3_Pos) /*!< 0x02000000 */ 2652 #define EXTI_EXTICR1_EXTI3_2 (0x4UL << EXTI_EXTICR1_EXTI3_Pos) /*!< 0x04000000 */ 2653 #define EXTI_EXTICR1_EXTI3_3 (0x8UL << EXTI_EXTICR1_EXTI3_Pos) /*!< 0x08000000 */ 2654 #define EXTI_EXTICR1_EXTI3_4 (0x10UL << EXTI_EXTICR1_EXTI3_Pos) /*!< 0x10000000 */ 2655 #define EXTI_EXTICR1_EXTI3_5 (0x20UL << EXTI_EXTICR1_EXTI3_Pos) /*!< 0x20000000 */ 2656 #define EXTI_EXTICR1_EXTI3_6 (0x40UL << EXTI_EXTICR1_EXTI3_Pos) /*!< 0x40000000 */ 2657 #define EXTI_EXTICR1_EXTI3_7 (0x80UL << EXTI_EXTICR1_EXTI3_Pos) /*!< 0x80000000 */ 2658 2659 /***************** Bit definition for EXTI_EXTICR2 register **************/ 2660 #define EXTI_EXTICR2_EXTI4_Pos (0U) 2661 #define EXTI_EXTICR2_EXTI4_Msk (0xFFUL << EXTI_EXTICR2_EXTI4_Pos) /*!< 0x000000FF */ 2662 #define EXTI_EXTICR2_EXTI4 EXTI_EXTICR2_EXTI4_Msk /*!< EXTI 4 configuration */ 2663 #define EXTI_EXTICR2_EXTI4_0 (0x1UL << EXTI_EXTICR2_EXTI4_Pos) /*!< 0x00000001 */ 2664 #define EXTI_EXTICR2_EXTI4_1 (0x2UL << EXTI_EXTICR2_EXTI4_Pos) /*!< 0x00000002 */ 2665 #define EXTI_EXTICR2_EXTI4_2 (0x4UL << EXTI_EXTICR2_EXTI4_Pos) /*!< 0x00000004 */ 2666 #define EXTI_EXTICR2_EXTI4_3 (0x8UL << EXTI_EXTICR2_EXTI4_Pos) /*!< 0x00000008 */ 2667 #define EXTI_EXTICR2_EXTI4_4 (0x10UL << EXTI_EXTICR2_EXTI4_Pos) /*!< 0x00000010 */ 2668 #define EXTI_EXTICR2_EXTI4_5 (0x20UL << EXTI_EXTICR2_EXTI4_Pos) /*!< 0x00000020 */ 2669 #define EXTI_EXTICR2_EXTI4_6 (0x40UL << EXTI_EXTICR2_EXTI4_Pos) /*!< 0x00000040 */ 2670 #define EXTI_EXTICR2_EXTI4_7 (0x80UL << EXTI_EXTICR2_EXTI4_Pos) /*!< 0x00000080 */ 2671 #define EXTI_EXTICR2_EXTI5_Pos (8U) 2672 #define EXTI_EXTICR2_EXTI5_Msk (0xFFUL << EXTI_EXTICR2_EXTI5_Pos) /*!< 0x0000FF00 */ 2673 #define EXTI_EXTICR2_EXTI5 EXTI_EXTICR2_EXTI5_Msk /*!< EXTI 5 configuration */ 2674 #define EXTI_EXTICR2_EXTI5_0 (0x1UL << EXTI_EXTICR2_EXTI5_Pos) /*!< 0x00000100 */ 2675 #define EXTI_EXTICR2_EXTI5_1 (0x2UL << EXTI_EXTICR2_EXTI5_Pos) /*!< 0x00000200 */ 2676 #define EXTI_EXTICR2_EXTI5_2 (0x4UL << EXTI_EXTICR2_EXTI5_Pos) /*!< 0x00000400 */ 2677 #define EXTI_EXTICR2_EXTI5_3 (0x8UL << EXTI_EXTICR2_EXTI5_Pos) /*!< 0x00000800 */ 2678 #define EXTI_EXTICR2_EXTI5_4 (0x10UL << EXTI_EXTICR2_EXTI5_Pos) /*!< 0x00001000 */ 2679 #define EXTI_EXTICR2_EXTI5_5 (0x20UL << EXTI_EXTICR2_EXTI5_Pos) /*!< 0x00002000 */ 2680 #define EXTI_EXTICR2_EXTI5_6 (0x40UL << EXTI_EXTICR2_EXTI5_Pos) /*!< 0x00004000 */ 2681 #define EXTI_EXTICR2_EXTI5_7 (0x80UL << EXTI_EXTICR2_EXTI5_Pos) /*!< 0x00008000 */ 2682 #define EXTI_EXTICR2_EXTI6_Pos (16U) 2683 #define EXTI_EXTICR2_EXTI6_Msk (0xFFUL << EXTI_EXTICR2_EXTI6_Pos) /*!< 0x00FF0000 */ 2684 #define EXTI_EXTICR2_EXTI6 EXTI_EXTICR2_EXTI6_Msk /*!< EXTI 6 configuration */ 2685 #define EXTI_EXTICR2_EXTI6_0 (0x1UL << EXTI_EXTICR2_EXTI6_Pos) /*!< 0x00010000 */ 2686 #define EXTI_EXTICR2_EXTI6_1 (0x2UL << EXTI_EXTICR2_EXTI6_Pos) /*!< 0x00020000 */ 2687 #define EXTI_EXTICR2_EXTI6_2 (0x4UL << EXTI_EXTICR2_EXTI6_Pos) /*!< 0x00040000 */ 2688 #define EXTI_EXTICR2_EXTI6_3 (0x8UL << EXTI_EXTICR2_EXTI6_Pos) /*!< 0x00080000 */ 2689 #define EXTI_EXTICR2_EXTI6_4 (0x10UL << EXTI_EXTICR2_EXTI6_Pos) /*!< 0x00100000 */ 2690 #define EXTI_EXTICR2_EXTI6_5 (0x20UL << EXTI_EXTICR2_EXTI6_Pos) /*!< 0x00200000 */ 2691 #define EXTI_EXTICR2_EXTI6_6 (0x40UL << EXTI_EXTICR2_EXTI6_Pos) /*!< 0x00400000 */ 2692 #define EXTI_EXTICR2_EXTI6_7 (0x80UL << EXTI_EXTICR2_EXTI6_Pos) /*!< 0x00800000 */ 2693 #define EXTI_EXTICR2_EXTI7_Pos (24U) 2694 #define EXTI_EXTICR2_EXTI7_Msk (0xFFUL << EXTI_EXTICR2_EXTI7_Pos) /*!< 0xFF000000 */ 2695 #define EXTI_EXTICR2_EXTI7 EXTI_EXTICR2_EXTI7_Msk /*!< EXTI 7 configuration */ 2696 #define EXTI_EXTICR2_EXTI7_0 (0x1UL << EXTI_EXTICR2_EXTI7_Pos) /*!< 0x01000000 */ 2697 #define EXTI_EXTICR2_EXTI7_1 (0x2UL << EXTI_EXTICR2_EXTI7_Pos) /*!< 0x02000000 */ 2698 #define EXTI_EXTICR2_EXTI7_2 (0x4UL << EXTI_EXTICR2_EXTI7_Pos) /*!< 0x04000000 */ 2699 #define EXTI_EXTICR2_EXTI7_3 (0x8UL << EXTI_EXTICR2_EXTI7_Pos) /*!< 0x08000000 */ 2700 #define EXTI_EXTICR2_EXTI7_4 (0x10UL << EXTI_EXTICR2_EXTI7_Pos) /*!< 0x10000000 */ 2701 #define EXTI_EXTICR2_EXTI7_5 (0x20UL << EXTI_EXTICR2_EXTI7_Pos) /*!< 0x20000000 */ 2702 #define EXTI_EXTICR2_EXTI7_6 (0x40UL << EXTI_EXTICR2_EXTI7_Pos) /*!< 0x40000000 */ 2703 #define EXTI_EXTICR2_EXTI7_7 (0x80UL << EXTI_EXTICR2_EXTI7_Pos) /*!< 0x80000000 */ 2704 2705 /***************** Bit definition for EXTI_EXTICR3 register **************/ 2706 #define EXTI_EXTICR3_EXTI8_Pos (0U) 2707 #define EXTI_EXTICR3_EXTI8_Msk (0xFFUL << EXTI_EXTICR3_EXTI8_Pos) /*!< 0x000000FF */ 2708 #define EXTI_EXTICR3_EXTI8 EXTI_EXTICR3_EXTI8_Msk /*!< EXTI 8 configuration */ 2709 #define EXTI_EXTICR3_EXTI8_0 (0x1UL << EXTI_EXTICR3_EXTI8_Pos) /*!< 0x00000001 */ 2710 #define EXTI_EXTICR3_EXTI8_1 (0x2UL << EXTI_EXTICR3_EXTI8_Pos) /*!< 0x00000002 */ 2711 #define EXTI_EXTICR3_EXTI8_2 (0x4UL << EXTI_EXTICR3_EXTI8_Pos) /*!< 0x00000004 */ 2712 #define EXTI_EXTICR3_EXTI8_3 (0x8UL << EXTI_EXTICR3_EXTI8_Pos) /*!< 0x00000008 */ 2713 #define EXTI_EXTICR3_EXTI8_4 (0x10UL << EXTI_EXTICR3_EXTI8_Pos) /*!< 0x00000010 */ 2714 #define EXTI_EXTICR3_EXTI8_5 (0x20UL << EXTI_EXTICR3_EXTI8_Pos) /*!< 0x00000020 */ 2715 #define EXTI_EXTICR3_EXTI8_6 (0x40UL << EXTI_EXTICR3_EXTI8_Pos) /*!< 0x00000040 */ 2716 #define EXTI_EXTICR3_EXTI8_7 (0x80UL << EXTI_EXTICR3_EXTI8_Pos) /*!< 0x00000080 */ 2717 #define EXTI_EXTICR3_EXTI9_Pos (8U) 2718 #define EXTI_EXTICR3_EXTI9_Msk (0xFFUL << EXTI_EXTICR3_EXTI9_Pos) /*!< 0x0000FF00 */ 2719 #define EXTI_EXTICR3_EXTI9 EXTI_EXTICR3_EXTI9_Msk /*!< EXTI 9 configuration */ 2720 #define EXTI_EXTICR3_EXTI9_0 (0x1UL << EXTI_EXTICR3_EXTI9_Pos) /*!< 0x00000100 */ 2721 #define EXTI_EXTICR3_EXTI9_1 (0x2UL << EXTI_EXTICR3_EXTI9_Pos) /*!< 0x00000200 */ 2722 #define EXTI_EXTICR3_EXTI9_2 (0x4UL << EXTI_EXTICR3_EXTI9_Pos) /*!< 0x00000400 */ 2723 #define EXTI_EXTICR3_EXTI9_3 (0x8UL << EXTI_EXTICR3_EXTI9_Pos) /*!< 0x00000800 */ 2724 #define EXTI_EXTICR3_EXTI9_4 (0x10UL << EXTI_EXTICR3_EXTI9_Pos) /*!< 0x00001000 */ 2725 #define EXTI_EXTICR3_EXTI9_5 (0x20UL << EXTI_EXTICR3_EXTI9_Pos) /*!< 0x00002000 */ 2726 #define EXTI_EXTICR3_EXTI9_6 (0x40UL << EXTI_EXTICR3_EXTI9_Pos) /*!< 0x00004000 */ 2727 #define EXTI_EXTICR3_EXTI9_7 (0x80UL << EXTI_EXTICR3_EXTI9_Pos) /*!< 0x00008000 */ 2728 2729 /***************** Bit definition for EXTI_EXTICR4 register **************/ 2730 #define EXTI_EXTICR4_EXTI12_Pos (0U) 2731 #define EXTI_EXTICR4_EXTI12_Msk (0xFFUL << EXTI_EXTICR4_EXTI12_Pos) /*!< 0x000000FF */ 2732 #define EXTI_EXTICR4_EXTI12 EXTI_EXTICR4_EXTI12_Msk /*!< EXTI 12 configuration */ 2733 #define EXTI_EXTICR4_EXTI12_0 (0x1UL << EXTI_EXTICR4_EXTI12_Pos) /*!< 0x00000001 */ 2734 #define EXTI_EXTICR4_EXTI12_1 (0x2UL << EXTI_EXTICR4_EXTI12_Pos) /*!< 0x00000002 */ 2735 #define EXTI_EXTICR4_EXTI12_2 (0x4UL << EXTI_EXTICR4_EXTI12_Pos) /*!< 0x00000004 */ 2736 #define EXTI_EXTICR4_EXTI12_3 (0x8UL << EXTI_EXTICR4_EXTI12_Pos) /*!< 0x00000008 */ 2737 #define EXTI_EXTICR4_EXTI12_4 (0x10UL << EXTI_EXTICR4_EXTI12_Pos) /*!< 0x00000010 */ 2738 #define EXTI_EXTICR4_EXTI12_5 (0x20UL << EXTI_EXTICR4_EXTI12_Pos) /*!< 0x00000020 */ 2739 #define EXTI_EXTICR4_EXTI12_6 (0x40UL << EXTI_EXTICR4_EXTI12_Pos) /*!< 0x00000040 */ 2740 #define EXTI_EXTICR4_EXTI12_7 (0x80UL << EXTI_EXTICR4_EXTI12_Pos) /*!< 0x00000080 */ 2741 #define EXTI_EXTICR4_EXTI13_Pos (8U) 2742 #define EXTI_EXTICR4_EXTI13_Msk (0xFFUL << EXTI_EXTICR4_EXTI13_Pos) /*!< 0x0000FF00 */ 2743 #define EXTI_EXTICR4_EXTI13 EXTI_EXTICR4_EXTI13_Msk /*!< EXTI 13 configuration */ 2744 #define EXTI_EXTICR4_EXTI13_0 (0x1UL << EXTI_EXTICR4_EXTI13_Pos) /*!< 0x00000100 */ 2745 #define EXTI_EXTICR4_EXTI13_1 (0x2UL << EXTI_EXTICR4_EXTI13_Pos) /*!< 0x00000200 */ 2746 #define EXTI_EXTICR4_EXTI13_2 (0x4UL << EXTI_EXTICR4_EXTI13_Pos) /*!< 0x00000400 */ 2747 #define EXTI_EXTICR4_EXTI13_3 (0x8UL << EXTI_EXTICR4_EXTI13_Pos) /*!< 0x00000800 */ 2748 #define EXTI_EXTICR4_EXTI13_4 (0x10UL << EXTI_EXTICR4_EXTI13_Pos) /*!< 0x00001000 */ 2749 #define EXTI_EXTICR4_EXTI13_5 (0x20UL << EXTI_EXTICR4_EXTI13_Pos) /*!< 0x00002000 */ 2750 #define EXTI_EXTICR4_EXTI13_6 (0x40UL << EXTI_EXTICR4_EXTI13_Pos) /*!< 0x00004000 */ 2751 #define EXTI_EXTICR4_EXTI13_7 (0x80UL << EXTI_EXTICR4_EXTI13_Pos) /*!< 0x00008000 */ 2752 #define EXTI_EXTICR4_EXTI14_Pos (16U) 2753 #define EXTI_EXTICR4_EXTI14_Msk (0xFFUL << EXTI_EXTICR4_EXTI14_Pos) /*!< 0x00FF0000 */ 2754 #define EXTI_EXTICR4_EXTI14 EXTI_EXTICR4_EXTI14_Msk /*!< EXTI 14 configuration */ 2755 #define EXTI_EXTICR4_EXTI14_0 (0x1UL << EXTI_EXTICR4_EXTI14_Pos) /*!< 0x00010000 */ 2756 #define EXTI_EXTICR4_EXTI14_1 (0x2UL << EXTI_EXTICR4_EXTI14_Pos) /*!< 0x00020000 */ 2757 #define EXTI_EXTICR4_EXTI14_2 (0x4UL << EXTI_EXTICR4_EXTI14_Pos) /*!< 0x00040000 */ 2758 #define EXTI_EXTICR4_EXTI14_3 (0x8UL << EXTI_EXTICR4_EXTI14_Pos) /*!< 0x00080000 */ 2759 #define EXTI_EXTICR4_EXTI14_4 (0x10UL << EXTI_EXTICR4_EXTI14_Pos) /*!< 0x00100000 */ 2760 #define EXTI_EXTICR4_EXTI14_5 (0x20UL << EXTI_EXTICR4_EXTI14_Pos) /*!< 0x00200000 */ 2761 #define EXTI_EXTICR4_EXTI14_6 (0x40UL << EXTI_EXTICR4_EXTI14_Pos) /*!< 0x00400000 */ 2762 #define EXTI_EXTICR4_EXTI14_7 (0x80UL << EXTI_EXTICR4_EXTI14_Pos) /*!< 0x00800000 */ 2763 #define EXTI_EXTICR4_EXTI15_Pos (24U) 2764 #define EXTI_EXTICR4_EXTI15_Msk (0xFFUL << EXTI_EXTICR4_EXTI15_Pos) /*!< 0xFF000000 */ 2765 #define EXTI_EXTICR4_EXTI15 EXTI_EXTICR4_EXTI15_Msk /*!< EXTI 15 configuration */ 2766 #define EXTI_EXTICR4_EXTI15_0 (0x1UL << EXTI_EXTICR4_EXTI15_Pos) /*!< 0x01000000 */ 2767 #define EXTI_EXTICR4_EXTI15_1 (0x2UL << EXTI_EXTICR4_EXTI15_Pos) /*!< 0x02000000 */ 2768 #define EXTI_EXTICR4_EXTI15_2 (0x4UL << EXTI_EXTICR4_EXTI15_Pos) /*!< 0x04000000 */ 2769 #define EXTI_EXTICR4_EXTI15_3 (0x8UL << EXTI_EXTICR4_EXTI15_Pos) /*!< 0x08000000 */ 2770 #define EXTI_EXTICR4_EXTI15_4 (0x10UL << EXTI_EXTICR4_EXTI15_Pos) /*!< 0x10000000 */ 2771 #define EXTI_EXTICR4_EXTI15_5 (0x20UL << EXTI_EXTICR4_EXTI15_Pos) /*!< 0x20000000 */ 2772 #define EXTI_EXTICR4_EXTI15_6 (0x40UL << EXTI_EXTICR4_EXTI15_Pos) /*!< 0x40000000 */ 2773 #define EXTI_EXTICR4_EXTI15_7 (0x80UL << EXTI_EXTICR4_EXTI15_Pos) /*!< 0x80000000 */ 2774 2775 /******************* Bit definition for EXTI_IMR1 register ******************/ 2776 #define EXTI_IMR1_IM0_Pos (0U) 2777 #define EXTI_IMR1_IM0_Msk (0x1UL << EXTI_IMR1_IM0_Pos) /*!< 0x00000001 */ 2778 #define EXTI_IMR1_IM0 EXTI_IMR1_IM0_Msk /*!< Interrupt Mask on line 0 */ 2779 #define EXTI_IMR1_IM1_Pos (1U) 2780 #define EXTI_IMR1_IM1_Msk (0x1UL << EXTI_IMR1_IM1_Pos) /*!< 0x00000002 */ 2781 #define EXTI_IMR1_IM1 EXTI_IMR1_IM1_Msk /*!< Interrupt Mask on line 1 */ 2782 #define EXTI_IMR1_IM2_Pos (2U) 2783 #define EXTI_IMR1_IM2_Msk (0x1UL << EXTI_IMR1_IM2_Pos) /*!< 0x00000004 */ 2784 #define EXTI_IMR1_IM2 EXTI_IMR1_IM2_Msk /*!< Interrupt Mask on line 2 */ 2785 #define EXTI_IMR1_IM3_Pos (3U) 2786 #define EXTI_IMR1_IM3_Msk (0x1UL << EXTI_IMR1_IM3_Pos) /*!< 0x00000008 */ 2787 #define EXTI_IMR1_IM3 EXTI_IMR1_IM3_Msk /*!< Interrupt Mask on line 3 */ 2788 #define EXTI_IMR1_IM4_Pos (4U) 2789 #define EXTI_IMR1_IM4_Msk (0x1UL << EXTI_IMR1_IM4_Pos) /*!< 0x00000010 */ 2790 #define EXTI_IMR1_IM4 EXTI_IMR1_IM4_Msk /*!< Interrupt Mask on line 4 */ 2791 #define EXTI_IMR1_IM5_Pos (5U) 2792 #define EXTI_IMR1_IM5_Msk (0x1UL << EXTI_IMR1_IM5_Pos) /*!< 0x00000020 */ 2793 #define EXTI_IMR1_IM5 EXTI_IMR1_IM5_Msk /*!< Interrupt Mask on line 5 */ 2794 #define EXTI_IMR1_IM6_Pos (6U) 2795 #define EXTI_IMR1_IM6_Msk (0x1UL << EXTI_IMR1_IM6_Pos) /*!< 0x00000040 */ 2796 #define EXTI_IMR1_IM6 EXTI_IMR1_IM6_Msk /*!< Interrupt Mask on line 6 */ 2797 #define EXTI_IMR1_IM7_Pos (7U) 2798 #define EXTI_IMR1_IM7_Msk (0x1UL << EXTI_IMR1_IM7_Pos) /*!< 0x00000080 */ 2799 #define EXTI_IMR1_IM7 EXTI_IMR1_IM7_Msk /*!< Interrupt Mask on line 7 */ 2800 #define EXTI_IMR1_IM8_Pos (8U) 2801 #define EXTI_IMR1_IM8_Msk (0x1UL << EXTI_IMR1_IM8_Pos) /*!< 0x00000100 */ 2802 #define EXTI_IMR1_IM8 EXTI_IMR1_IM8_Msk /*!< Interrupt Mask on line 8 */ 2803 #define EXTI_IMR1_IM9_Pos (9U) 2804 #define EXTI_IMR1_IM9_Msk (0x1UL << EXTI_IMR1_IM9_Pos) /*!< 0x00000200 */ 2805 #define EXTI_IMR1_IM9 EXTI_IMR1_IM9_Msk /*!< Interrupt Mask on line 9 */ 2806 #define EXTI_IMR1_IM12_Pos (12U) 2807 #define EXTI_IMR1_IM12_Msk (0x1UL << EXTI_IMR1_IM12_Pos) /*!< 0x00001000 */ 2808 #define EXTI_IMR1_IM12 EXTI_IMR1_IM12_Msk /*!< Interrupt Mask on line 12 */ 2809 #define EXTI_IMR1_IM13_Pos (13U) 2810 #define EXTI_IMR1_IM13_Msk (0x1UL << EXTI_IMR1_IM13_Pos) /*!< 0x00002000 */ 2811 #define EXTI_IMR1_IM13 EXTI_IMR1_IM13_Msk /*!< Interrupt Mask on line 13 */ 2812 #define EXTI_IMR1_IM14_Pos (14U) 2813 #define EXTI_IMR1_IM14_Msk (0x1UL << EXTI_IMR1_IM14_Pos) /*!< 0x00004000 */ 2814 #define EXTI_IMR1_IM14 EXTI_IMR1_IM14_Msk /*!< Interrupt Mask on line 14 */ 2815 #define EXTI_IMR1_IM15_Pos (15U) 2816 #define EXTI_IMR1_IM15_Msk (0x1UL << EXTI_IMR1_IM15_Pos) /*!< 0x00008000 */ 2817 #define EXTI_IMR1_IM15 EXTI_IMR1_IM15_Msk /*!< Interrupt Mask on line 15 */ 2818 #define EXTI_IMR1_IM18_Pos (18U) 2819 #define EXTI_IMR1_IM18_Msk (0x1UL << EXTI_IMR1_IM18_Pos) /*!< 0x00040000 */ 2820 #define EXTI_IMR1_IM18 EXTI_IMR1_IM18_Msk /*!< Interrupt Mask on line 18 */ 2821 2822 /******************* Bit definition for EXTI_EMR1 register ******************/ 2823 #define EXTI_EMR1_EM0_Pos (0U) 2824 #define EXTI_EMR1_EM0_Msk (0x1UL << EXTI_EMR1_EM0_Pos) /*!< 0x00000001 */ 2825 #define EXTI_EMR1_EM0 EXTI_EMR1_EM0_Msk /*!< Event Mask on line 0 */ 2826 #define EXTI_EMR1_EM1_Pos (1U) 2827 #define EXTI_EMR1_EM1_Msk (0x1UL << EXTI_EMR1_EM1_Pos) /*!< 0x00000002 */ 2828 #define EXTI_EMR1_EM1 EXTI_EMR1_EM1_Msk /*!< Event Mask on line 1 */ 2829 #define EXTI_EMR1_EM2_Pos (2U) 2830 #define EXTI_EMR1_EM2_Msk (0x1UL << EXTI_EMR1_EM2_Pos) /*!< 0x00000004 */ 2831 #define EXTI_EMR1_EM2 EXTI_EMR1_EM2_Msk /*!< Event Mask on line 2 */ 2832 #define EXTI_EMR1_EM3_Pos (3U) 2833 #define EXTI_EMR1_EM3_Msk (0x1UL << EXTI_EMR1_EM3_Pos) /*!< 0x00000008 */ 2834 #define EXTI_EMR1_EM3 EXTI_EMR1_EM3_Msk /*!< Event Mask on line 3 */ 2835 #define EXTI_EMR1_EM4_Pos (4U) 2836 #define EXTI_EMR1_EM4_Msk (0x1UL << EXTI_EMR1_EM4_Pos) /*!< 0x00000010 */ 2837 #define EXTI_EMR1_EM4 EXTI_EMR1_EM4_Msk /*!< Event Mask on line 4 */ 2838 #define EXTI_EMR1_EM5_Pos (5U) 2839 #define EXTI_EMR1_EM5_Msk (0x1UL << EXTI_EMR1_EM5_Pos) /*!< 0x00000020 */ 2840 #define EXTI_EMR1_EM5 EXTI_EMR1_EM5_Msk /*!< Event Mask on line 5 */ 2841 #define EXTI_EMR1_EM6_Pos (6U) 2842 #define EXTI_EMR1_EM6_Msk (0x1UL << EXTI_EMR1_EM6_Pos) /*!< 0x00000040 */ 2843 #define EXTI_EMR1_EM6 EXTI_EMR1_EM6_Msk /*!< Event Mask on line 6 */ 2844 #define EXTI_EMR1_EM7_Pos (7U) 2845 #define EXTI_EMR1_EM7_Msk (0x1UL << EXTI_EMR1_EM7_Pos) /*!< 0x00000080 */ 2846 #define EXTI_EMR1_EM7 EXTI_EMR1_EM7_Msk /*!< Event Mask on line 7 */ 2847 #define EXTI_EMR1_EM8_Pos (8U) 2848 #define EXTI_EMR1_EM8_Msk (0x1UL << EXTI_EMR1_EM8_Pos) /*!< 0x00000100 */ 2849 #define EXTI_EMR1_EM8 EXTI_EMR1_EM8_Msk /*!< Event Mask on line 8 */ 2850 #define EXTI_EMR1_EM9_Pos (9U) 2851 #define EXTI_EMR1_EM9_Msk (0x1UL << EXTI_EMR1_EM9_Pos) /*!< 0x00000200 */ 2852 #define EXTI_EMR1_EM9 EXTI_EMR1_EM9_Msk /*!< Event Mask on line 9 */ 2853 #define EXTI_EMR1_EM12_Pos (12U) 2854 #define EXTI_EMR1_EM12_Msk (0x1UL << EXTI_EMR1_EM12_Pos) /*!< 0x00001000 */ 2855 #define EXTI_EMR1_EM12 EXTI_EMR1_EM12_Msk /*!< Event Mask on line 12 */ 2856 #define EXTI_EMR1_EM13_Pos (13U) 2857 #define EXTI_EMR1_EM13_Msk (0x1UL << EXTI_EMR1_EM13_Pos) /*!< 0x00002000 */ 2858 #define EXTI_EMR1_EM13 EXTI_EMR1_EM13_Msk /*!< Event Mask on line 13 */ 2859 #define EXTI_EMR1_EM14_Pos (14U) 2860 #define EXTI_EMR1_EM14_Msk (0x1UL << EXTI_EMR1_EM14_Pos) /*!< 0x00004000 */ 2861 #define EXTI_EMR1_EM14 EXTI_EMR1_EM14_Msk /*!< Event Mask on line 14 */ 2862 #define EXTI_EMR1_EM15_Pos (15U) 2863 #define EXTI_EMR1_EM15_Msk (0x1UL << EXTI_EMR1_EM15_Pos) /*!< 0x00008000 */ 2864 #define EXTI_EMR1_EM15 EXTI_EMR1_EM15_Msk /*!< Event Mask on line 15 */ 2865 #define EXTI_EMR1_EM18_Pos (18U) 2866 #define EXTI_EMR1_EM18_Msk (0x1UL << EXTI_EMR1_EM18_Pos) /*!< 0x00040000 */ 2867 #define EXTI_EMR1_EM18 EXTI_EMR1_EM18_Msk /*!< Event Mask on line 18 */ 2868 2869 2870 /******************************************************************************/ 2871 /* */ 2872 /* FLASH */ 2873 /* */ 2874 /******************************************************************************/ 2875 #define FLASH_LATENCY_DEFAULT FLASH_ACR_LATENCY_0 /* FLASH Latency 1 Wait State */ 2876 2877 /******************* Bits definition for FLASH_ACR register *****************/ 2878 #define FLASH_ACR_LATENCY_Pos (0U) 2879 #define FLASH_ACR_LATENCY_Msk (0xFUL << FLASH_ACR_LATENCY_Pos) /*!< 0x0000000F */ 2880 #define FLASH_ACR_LATENCY FLASH_ACR_LATENCY_Msk /*!< Latency */ 2881 #define FLASH_ACR_LATENCY_0 (0x1UL << FLASH_ACR_LATENCY_Pos) /*!< 0x00000001 */ 2882 #define FLASH_ACR_LATENCY_1 (0x2UL << FLASH_ACR_LATENCY_Pos) /*!< 0x00000002 */ 2883 #define FLASH_ACR_LATENCY_2 (0x4UL << FLASH_ACR_LATENCY_Pos) /*!< 0x00000004 */ 2884 #define FLASH_ACR_LATENCY_3 (0x8UL << FLASH_ACR_LATENCY_Pos) /*!< 0x00000008 */ 2885 #define FLASH_ACR_PRFTEN_Pos (8U) 2886 #define FLASH_ACR_PRFTEN_Msk (0x1UL << FLASH_ACR_PRFTEN_Pos) /*!< 0x00000100 */ 2887 #define FLASH_ACR_PRFTEN FLASH_ACR_PRFTEN_Msk /*!< Prefetch enable */ 2888 #define FLASH_ACR_LPM_Pos (11U) 2889 #define FLASH_ACR_LPM_Msk (0x1UL << FLASH_ACR_LPM_Pos) /*!< 0x00000800 */ 2890 #define FLASH_ACR_LPM FLASH_ACR_LPM_Msk /*!< Low-Power read mode */ 2891 #define FLASH_ACR_PDREQ_Pos (12U) 2892 #define FLASH_ACR_PDREQ_Msk (0x1UL << FLASH_ACR_PDREQ_Pos) /*!< 0x00001000 */ 2893 #define FLASH_ACR_PDREQ FLASH_ACR_PDREQ_Msk /*!< Flash power-down mode request */ 2894 #define FLASH_ACR_SLEEP_PD_Pos (14U) 2895 #define FLASH_ACR_SLEEP_PD_Msk (0x1UL << FLASH_ACR_SLEEP_PD_Pos) /*!< 0x00004000 */ 2896 #define FLASH_ACR_SLEEP_PD FLASH_ACR_SLEEP_PD_Msk /*!< Flash power-down mode during sleep */ 2897 2898 /****************** Bits definition for FLASH_NSKEYR register *****************/ 2899 #define FLASH_NSKEYR_NSKEY_Pos (0U) 2900 #define FLASH_NSKEYR_NSKEY_Msk (0xFFFFFFFFUL << FLASH_NSKEYR_NSKEY_Pos) /*!< 0xFFFFFFFFF */ 2901 #define FLASH_NSKEYR_NSKEY FLASH_NSKEYR_NSKEY_Msk /*!< Flash memory non-secure key */ 2902 2903 2904 /****************** Bits definition for FLASH_OPTKEYR register *****************/ 2905 #define FLASH_OPTKEYR_OPTKEY_Pos (0U) 2906 #define FLASH_OPTKEYR_OPTKEY_Msk (0xFFFFFFFFUL << FLASH_OPTKEYR_OPTKEY_Pos) /*!< 0xFFFFFFFFF */ 2907 #define FLASH_OPTKEYR_OPTKEY FLASH_OPTKEYR_OPTKEY_Msk /*!< Option byte key */ 2908 2909 /****************** Bits definition for FLASH_PDKEYR register *****************/ 2910 #define FLASH_PDKEYR_PDKEY_Pos (0U) 2911 #define FLASH_PDKEYR_PDKEY_Msk (0xFFFFFFFFUL << FLASH_PDKEYR_PDKEY_Pos) /*!< 0xFFFFFFFFF */ 2912 #define FLASH_PDKEYR_PDKEY FLASH_PDKEYR_PDKEY_Msk /*!< Flash power-down key */ 2913 2914 /****************** Bits definition for FLASH_NSSR register *****************/ 2915 #define FLASH_NSSR_EOP_Pos (0U) 2916 #define FLASH_NSSR_EOP_Msk (0x1UL << FLASH_NSSR_EOP_Pos) /*!< 0x00000001 */ 2917 #define FLASH_NSSR_EOP FLASH_NSSR_EOP_Msk /*!< Non-secure end of operation */ 2918 #define FLASH_NSSR_OPERR_Pos (1U) 2919 #define FLASH_NSSR_OPERR_Msk (0x1UL << FLASH_NSSR_OPERR_Pos) /*!< 0x00000002 */ 2920 #define FLASH_NSSR_OPERR FLASH_NSSR_OPERR_Msk /*!< Non-secure operation error */ 2921 #define FLASH_NSSR_PROGERR_Pos (3U) 2922 #define FLASH_NSSR_PROGERR_Msk (0x1UL << FLASH_NSSR_PROGERR_Pos) /*!< 0x00000008 */ 2923 #define FLASH_NSSR_PROGERR FLASH_NSSR_PROGERR_Msk /*!< Non-secure programming error */ 2924 #define FLASH_NSSR_WRPERR_Pos (4U) 2925 #define FLASH_NSSR_WRPERR_Msk (0x1UL << FLASH_NSSR_WRPERR_Pos) /*!< 0x00000010 */ 2926 #define FLASH_NSSR_WRPERR FLASH_NSSR_WRPERR_Msk /*!< Non-secure write protection error */ 2927 #define FLASH_NSSR_PGAERR_Pos (5U) 2928 #define FLASH_NSSR_PGAERR_Msk (0x1UL << FLASH_NSSR_PGAERR_Pos) /*!< 0x00000020 */ 2929 #define FLASH_NSSR_PGAERR FLASH_NSSR_PGAERR_Msk /*!< Non-secure programming alignment error */ 2930 #define FLASH_NSSR_SIZERR_Pos (6U) 2931 #define FLASH_NSSR_SIZERR_Msk (0x1UL << FLASH_NSSR_SIZERR_Pos) /*!< 0x00000040 */ 2932 #define FLASH_NSSR_SIZERR FLASH_NSSR_SIZERR_Msk /*!< Non-secure size error */ 2933 #define FLASH_NSSR_PGSERR_Pos (7U) 2934 #define FLASH_NSSR_PGSERR_Msk (0x1UL << FLASH_NSSR_PGSERR_Pos) /*!< 0x00000080 */ 2935 #define FLASH_NSSR_PGSERR FLASH_NSSR_PGSERR_Msk /*!< Non-secure programming sequence error */ 2936 #define FLASH_NSSR_OPTWERR_Pos (13U) 2937 #define FLASH_NSSR_OPTWERR_Msk (0x1UL << FLASH_NSSR_OPTWERR_Pos) /*!< 0x00002000 */ 2938 #define FLASH_NSSR_OPTWERR FLASH_NSSR_OPTWERR_Msk /*!< Option write error */ 2939 #define FLASH_NSSR_BSY_Pos (16U) 2940 #define FLASH_NSSR_BSY_Msk (0x1UL << FLASH_NSSR_BSY_Pos) /*!< 0x00010000 */ 2941 #define FLASH_NSSR_BSY FLASH_NSSR_BSY_Msk /*!< Non-secure busy */ 2942 #define FLASH_NSSR_WDW_Pos (17U) 2943 #define FLASH_NSSR_WDW_Msk (0x1UL << FLASH_NSSR_WDW_Pos) /*!< 0x00020000 */ 2944 #define FLASH_NSSR_WDW FLASH_NSSR_WDW_Msk /*!< Non-secure wait data to write */ 2945 #define FLASH_NSSR_OEM1LOCK_Pos (18U) 2946 #define FLASH_NSSR_OEM1LOCK_Msk (0x1UL << FLASH_NSSR_OEM1LOCK_Pos) /*!< 0x00040000 */ 2947 #define FLASH_NSSR_OEM1LOCK FLASH_NSSR_OEM1LOCK_Msk /*!< OEM1 lock */ 2948 #define FLASH_NSSR_OEM2LOCK_Pos (19U) 2949 #define FLASH_NSSR_OEM2LOCK_Msk (0x1UL << FLASH_NSSR_OEM2LOCK_Pos) /*!< 0x00080000 */ 2950 #define FLASH_NSSR_OEM2LOCK FLASH_NSSR_OEM2LOCK_Msk /*!< OEM2 lock */ 2951 #define FLASH_NSSR_PD_Pos (20U) 2952 #define FLASH_NSSR_PD_Msk (0x1UL << FLASH_NSSR_PD_Pos) /*!< 0x00100000 */ 2953 #define FLASH_NSSR_PD FLASH_NSSR_PD_Msk /*!< Flash in power-down mode */ 2954 2955 2956 /****************** Bits definition for FLASH_NSCR1 register *****************/ 2957 #define FLASH_NSCR1_PG_Pos (0U) 2958 #define FLASH_NSCR1_PG_Msk (0x1UL << FLASH_NSCR1_PG_Pos) /*!< 0x00000001 */ 2959 #define FLASH_NSCR1_PG FLASH_NSCR1_PG_Msk /*!< Non-secure Programming */ 2960 #define FLASH_NSCR1_PER_Pos (1U) 2961 #define FLASH_NSCR1_PER_Msk (0x1UL << FLASH_NSCR1_PER_Pos) /*!< 0x00000002 */ 2962 #define FLASH_NSCR1_PER FLASH_NSCR1_PER_Msk /*!< Non-secure Page Erase */ 2963 #define FLASH_NSCR1_MER_Pos (2U) 2964 #define FLASH_NSCR1_MER_Msk (0x1UL << FLASH_NSCR1_MER_Pos) /*!< 0x00000004 */ 2965 #define FLASH_NSCR1_MER FLASH_NSCR1_MER_Msk /*!< Non-secure Mass Erase */ 2966 #define FLASH_NSCR1_PNB_Pos (3U) 2967 #define FLASH_NSCR1_PNB_Msk (0x3FUL << FLASH_NSCR1_PNB_Pos) /*!< 0x000001F8 */ 2968 #define FLASH_NSCR1_PNB FLASH_NSCR1_PNB_Msk /*!< Non-secure Page Number selection */ 2969 #define FLASH_NSCR1_BWR_Pos (14U) 2970 #define FLASH_NSCR1_BWR_Msk (0x1UL << FLASH_NSCR1_BWR_Pos) /*!< 0x00004000 */ 2971 #define FLASH_NSCR1_BWR FLASH_NSCR1_BWR_Msk /*!< Non-secure Burst Write Programming mode */ 2972 #define FLASH_NSCR1_STRT_Pos (16U) 2973 #define FLASH_NSCR1_STRT_Msk (0x1UL << FLASH_NSCR1_STRT_Pos) /*!< 0x00010000 */ 2974 #define FLASH_NSCR1_STRT FLASH_NSCR1_STRT_Msk /*!< Non-secure Start */ 2975 #define FLASH_NSCR1_OPTSTRT_Pos (17U) 2976 #define FLASH_NSCR1_OPTSTRT_Msk (0x1UL << FLASH_NSCR1_OPTSTRT_Pos) /*!< 0x00020000 */ 2977 #define FLASH_NSCR1_OPTSTRT FLASH_NSCR1_OPTSTRT_Msk /*!< Option Modification Start */ 2978 #define FLASH_NSCR1_EOPIE_Pos (24U) 2979 #define FLASH_NSCR1_EOPIE_Msk (0x1UL << FLASH_NSCR1_EOPIE_Pos) /*!< 0x01000000 */ 2980 #define FLASH_NSCR1_EOPIE FLASH_NSCR1_EOPIE_Msk /*!< Non-secure End of operation interrupt enable */ 2981 #define FLASH_NSCR1_ERRIE_Pos (25U) 2982 #define FLASH_NSCR1_ERRIE_Msk (0x1UL << FLASH_NSCR1_ERRIE_Pos) /*!< 0x02000000 */ 2983 #define FLASH_NSCR1_ERRIE FLASH_NSCR1_ERRIE_Msk /*!< Non-secure error interrupt enable */ 2984 #define FLASH_NSCR1_OBL_LAUNCH_Pos (27U) 2985 #define FLASH_NSCR1_OBL_LAUNCH_Msk (0x1UL << FLASH_NSCR1_OBL_LAUNCH_Pos) /*!< 0x08000000 */ 2986 #define FLASH_NSCR1_OBL_LAUNCH FLASH_NSCR1_OBL_LAUNCH_Msk /*!< Force the option byte loading */ 2987 #define FLASH_NSCR1_OPTLOCK_Pos (30U) 2988 #define FLASH_NSCR1_OPTLOCK_Msk (0x1UL << FLASH_NSCR1_OPTLOCK_Pos) /*!< 0x40000000 */ 2989 #define FLASH_NSCR1_OPTLOCK FLASH_NSCR1_OPTLOCK_Msk /*!< Option Lock */ 2990 #define FLASH_NSCR1_LOCK_Pos (31U) 2991 #define FLASH_NSCR1_LOCK_Msk (0x1UL << FLASH_NSCR1_LOCK_Pos) /*!< 0x80000000 */ 2992 #define FLASH_NSCR1_LOCK FLASH_NSCR1_LOCK_Msk /*!< Non-secure Lock */ 2993 2994 2995 /******************* Bits definition for FLASH_ECCR register ***************/ 2996 #define FLASH_ECCR_ADDR_ECC_Pos (0U) 2997 #define FLASH_ECCR_ADDR_ECC_Msk (0x7FFFFUL << FLASH_ECCR_ADDR_ECC_Pos) /*!< 0x0007FFFF */ 2998 #define FLASH_ECCR_ADDR_ECC FLASH_ECCR_ADDR_ECC_Msk /*!< ECC fail address */ 2999 #define FLASH_ECCR_SYSF_ECC_Pos (22U) 3000 #define FLASH_ECCR_SYSF_ECC_Msk (0x1UL << FLASH_ECCR_SYSF_ECC_Pos) /*!< 0x00400000 */ 3001 #define FLASH_ECCR_SYSF_ECC FLASH_ECCR_SYSF_ECC_Msk /*!< System Flash ECC fail */ 3002 #define FLASH_ECCR_ECCIE_Pos (24U) 3003 #define FLASH_ECCR_ECCIE_Msk (0x1UL << FLASH_ECCR_ECCIE_Pos) /*!< 0x01000000 */ 3004 #define FLASH_ECCR_ECCIE FLASH_ECCR_ECCIE_Msk /*!< ECC correction interrupt enable */ 3005 #define FLASH_ECCR_ECCC_Pos (30U) 3006 #define FLASH_ECCR_ECCC_Msk (0x1UL << FLASH_ECCR_ECCC_Pos) /*!< 0x40000000 */ 3007 #define FLASH_ECCR_ECCC FLASH_ECCR_ECCC_Msk /*!< ECC correction */ 3008 #define FLASH_ECCR_ECCD_Pos (31U) 3009 #define FLASH_ECCR_ECCD_Msk (0x1UL << FLASH_ECCR_ECCD_Pos) /*!< 0x80000000 */ 3010 #define FLASH_ECCR_ECCD FLASH_ECCR_ECCD_Msk /*!< ECC detection */ 3011 3012 /******************* Bits definition for FLASH_OPSR register ***************/ 3013 #define FLASH_OPSR_ADDR_OP_Pos (0U) 3014 #define FLASH_OPSR_ADDR_OP_Msk (0x7FFFFUL << FLASH_OPSR_ADDR_OP_Pos) /*!< 0x0007FFFF */ 3015 #define FLASH_OPSR_ADDR_OP FLASH_OPSR_ADDR_OP_Msk /*!< Interrupted operation address */ 3016 #define FLASH_OPSR_SYSF_OP_Pos (22U) 3017 #define FLASH_OPSR_SYSF_OP_Msk (0x1UL << FLASH_OPSR_SYSF_OP_Pos) /*!< 0x00400000 */ 3018 #define FLASH_OPSR_SYSF_OP FLASH_OPSR_SYSF_OP_Msk /*!< Operation in system Flash memory interrupted */ 3019 #define FLASH_OPSR_CODE_OP_Pos (29U) 3020 #define FLASH_OPSR_CODE_OP_Msk (0x7UL << FLASH_OPSR_CODE_OP_Pos) /*!< 0x07000000 */ 3021 #define FLASH_OPSR_CODE_OP FLASH_OPSR_CODE_OP_Msk /*!< Flash memory operation code */ 3022 #define FLASH_OPSR_CODE_OP_0 (0x1UL << FLASH_OPSR_CODE_OP_Pos) /*!< 0x01000000 */ 3023 #define FLASH_OPSR_CODE_OP_1 (0x2UL << FLASH_OPSR_CODE_OP_Pos) /*!< 0x02000000 */ 3024 #define FLASH_OPSR_CODE_OP_2 (0x4UL << FLASH_OPSR_CODE_OP_Pos) /*!< 0x04000000 */ 3025 3026 /******************* Bits definition for FLASH_NSCR2 register ***************/ 3027 #define FLASH_NSCR2_PS_Pos (0U) 3028 #define FLASH_NSCR2_PS_Msk (0x1UL << FLASH_NSCR2_PS_Pos) /*!< 0x00000001 */ 3029 #define FLASH_NSCR2_PS FLASH_NSCR2_PS_Msk /*!< Program suspend request */ 3030 #define FLASH_NSCR2_ES_Pos (1U) 3031 #define FLASH_NSCR2_ES_Msk (0x1UL << FLASH_NSCR2_ES_Pos) /*!< 0x00000002 */ 3032 #define FLASH_NSCR2_ES FLASH_NSCR2_ES_Msk /*!< Erase suspend request */ 3033 3034 /******************* Bits definition for FLASH_OPTR register ***************/ 3035 #define FLASH_OPTR_RDP_Pos (0U) 3036 #define FLASH_OPTR_RDP_Msk (0xFFUL << FLASH_OPTR_RDP_Pos) /*!< 0x000000FF */ 3037 #define FLASH_OPTR_RDP FLASH_OPTR_RDP_Msk /*!< Readout protection level */ 3038 #define FLASH_OPTR_BOR_LEV_Pos (8U) 3039 #define FLASH_OPTR_BOR_LEV_Msk (0x7UL << FLASH_OPTR_BOR_LEV_Pos) /*!< 0x00000700 */ 3040 #define FLASH_OPTR_BOR_LEV FLASH_OPTR_BOR_LEV_Msk /*!< BOR reset Level */ 3041 #define FLASH_OPTR_BOR_LEV_0 (0x1UL << FLASH_OPTR_BOR_LEV_Pos) /*!< 0x00000100 */ 3042 #define FLASH_OPTR_BOR_LEV_1 (0x2UL << FLASH_OPTR_BOR_LEV_Pos) /*!< 0x00000200 */ 3043 #define FLASH_OPTR_BOR_LEV_2 (0x4UL << FLASH_OPTR_BOR_LEV_Pos) /*!< 0x00000400 */ 3044 #define FLASH_OPTR_nRST_STOP_Pos (12U) 3045 #define FLASH_OPTR_nRST_STOP_Msk (0x1UL << FLASH_OPTR_nRST_STOP_Pos) /*!< 0x00001000 */ 3046 #define FLASH_OPTR_nRST_STOP FLASH_OPTR_nRST_STOP_Msk /*!< nRST_STOP */ 3047 #define FLASH_OPTR_nRST_STDBY_Pos (13U) 3048 #define FLASH_OPTR_nRST_STDBY_Msk (0x1UL << FLASH_OPTR_nRST_STDBY_Pos) /*!< 0x00002000 */ 3049 #define FLASH_OPTR_nRST_STDBY FLASH_OPTR_nRST_STDBY_Msk /*!< nRST_STDBY */ 3050 #define FLASH_OPTR_SRAM1_RST_Pos (15U) 3051 #define FLASH_OPTR_SRAM1_RST_Msk (0x1UL << FLASH_OPTR_SRAM1_RST_Pos) /*!< 0x00008000 */ 3052 #define FLASH_OPTR_SRAM1_RST FLASH_OPTR_SRAM1_RST_Msk /*!< SRAM1 erase upon system reset */ 3053 #define FLASH_OPTR_IWDG_SW_Pos (16U) 3054 #define FLASH_OPTR_IWDG_SW_Msk (0x1UL << FLASH_OPTR_IWDG_SW_Pos) /*!< 0x00010000 */ 3055 #define FLASH_OPTR_IWDG_SW FLASH_OPTR_IWDG_SW_Msk /*!< Independent watchdog selection */ 3056 #define FLASH_OPTR_IWDG_STOP_Pos (17U) 3057 #define FLASH_OPTR_IWDG_STOP_Msk (0x1UL << FLASH_OPTR_IWDG_STOP_Pos) /*!< 0x00020000 */ 3058 #define FLASH_OPTR_IWDG_STOP FLASH_OPTR_IWDG_STOP_Msk /*!< Independent watchdog counter freeze in Stop mode */ 3059 #define FLASH_OPTR_IWDG_STDBY_Pos (18U) 3060 #define FLASH_OPTR_IWDG_STDBY_Msk (0x1UL << FLASH_OPTR_IWDG_STDBY_Pos) /*!< 0x00040000 */ 3061 #define FLASH_OPTR_IWDG_STDBY FLASH_OPTR_IWDG_STDBY_Msk /*!< Independent watchdog counter freeze in Standby mode */ 3062 #define FLASH_OPTR_WWDG_SW_Pos (19U) 3063 #define FLASH_OPTR_WWDG_SW_Msk (0x1UL << FLASH_OPTR_WWDG_SW_Pos) /*!< 0x00080000 */ 3064 #define FLASH_OPTR_WWDG_SW FLASH_OPTR_WWDG_SW_Msk /*!< Window watchdog selection */ 3065 #define FLASH_OPTR_SRAM2_PE_Pos (24U) 3066 #define FLASH_OPTR_SRAM2_PE_Msk (0x1UL << FLASH_OPTR_SRAM2_PE_Pos) /*!< 0x01000000 */ 3067 #define FLASH_OPTR_SRAM2_PE FLASH_OPTR_SRAM2_PE_Msk /*!< SRAM2 ECC detection and correction enable*/ 3068 #define FLASH_OPTR_SRAM2_RST_Pos (25U) 3069 #define FLASH_OPTR_SRAM2_RST_Msk (0x1UL << FLASH_OPTR_SRAM2_RST_Pos) /*!< 0x02000000 */ 3070 #define FLASH_OPTR_SRAM2_RST FLASH_OPTR_SRAM2_RST_Msk /*!< SRAM2 erase when system reset */ 3071 #define FLASH_OPTR_nSWBOOT0_Pos (26U) 3072 #define FLASH_OPTR_nSWBOOT0_Msk (0x1UL << FLASH_OPTR_nSWBOOT0_Pos) /*!< 0x04000000 */ 3073 #define FLASH_OPTR_nSWBOOT0 FLASH_OPTR_nSWBOOT0_Msk /*!< Software BOOT0 */ 3074 #define FLASH_OPTR_nBOOT0_Pos (27U) 3075 #define FLASH_OPTR_nBOOT0_Msk (0x1UL << FLASH_OPTR_nBOOT0_Pos) /*!< 0x08000000 */ 3076 #define FLASH_OPTR_nBOOT0 FLASH_OPTR_nBOOT0_Msk /*!< nBOOT0 option bit */ 3077 3078 /**************** Bits definition for FLASH_NSBOOTADD0R register ************/ 3079 #define FLASH_NSBOOTADD0R_NSBOOTADD0_Pos (7U) 3080 #define FLASH_NSBOOTADD0R_NSBOOTADD0_Msk (0x1FFFFFFUL << FLASH_NSBOOTADD0R_NSBOOTADD0_Pos) /*!< 0xFFFFFF80 */ 3081 #define FLASH_NSBOOTADD0R_NSBOOTADD0 FLASH_NSBOOTADD0R_NSBOOTADD0_Msk /*!< Non-secure boot address 0 */ 3082 3083 /**************** Bits definition for FLASH_NSBOOTADD1R register ************/ 3084 #define FLASH_NSBOOTADD1R_NSBOOTADD1_Pos (7U) 3085 #define FLASH_NSBOOTADD1R_NSBOOTADD1_Msk (0x1FFFFFFUL << FLASH_NSBOOTADD1R_NSBOOTADD1_Pos) /*!< 0xFFFFFF80 */ 3086 #define FLASH_NSBOOTADD1R_NSBOOTADD1 FLASH_NSBOOTADD1R_NSBOOTADD1_Msk /*!< Non-secure boot address 1 */ 3087 3088 /****************** Bits definition for FLASH_WRPAR register ***************/ 3089 #define FLASH_WRPAR_WRPA_PSTRT_Pos (0U) 3090 #define FLASH_WRPAR_WRPA_PSTRT_Msk (0x3FUL << FLASH_WRPAR_WRPA_PSTRT_Pos) /*!< 0x0000003F */ 3091 #define FLASH_WRPAR_WRPA_PSTRT FLASH_WRPAR_WRPA_PSTRT_Msk /*!< WPR first area A start page */ 3092 #define FLASH_WRPAR_WRPA_PEND_Pos (16U) 3093 #define FLASH_WRPAR_WRPA_PEND_Msk (0x3FUL << FLASH_WRPAR_WRPA_PEND_Pos) /*!< 0x003F0000 */ 3094 #define FLASH_WRPAR_WRPA_PEND FLASH_WRPAR_WRPA_PEND_Msk /*!< WPR first area A end page */ 3095 #define FLASH_WRPAR_UNLOCK_Pos (31U) 3096 #define FLASH_WRPAR_UNLOCK_Msk (0x1UL << FLASH_WRPAR_UNLOCK_Pos) /*!< 0x80000000 */ 3097 #define FLASH_WRPAR_UNLOCK FLASH_WRPAR_UNLOCK_Msk /*!< WPR first area A unlock */ 3098 3099 /****************** Bits definition for FLASH_WRPBR register ***************/ 3100 #define FLASH_WRPBR_WRPB_PSTRT_Pos (0U) 3101 #define FLASH_WRPBR_WRPB_PSTRT_Msk (0x3FUL << FLASH_WRPBR_WRPB_PSTRT_Pos) /*!< 0x0000003F */ 3102 #define FLASH_WRPBR_WRPB_PSTRT FLASH_WRPBR_WRPB_PSTRT_Msk /*!< WPR second area B start page */ 3103 #define FLASH_WRPBR_WRPB_PEND_Pos (16U) 3104 #define FLASH_WRPBR_WRPB_PEND_Msk (0x3FUL << FLASH_WRPBR_WRPB_PEND_Pos) /*!< 0x003F0000 */ 3105 #define FLASH_WRPBR_WRPB_PEND FLASH_WRPBR_WRPB_PEND_Msk /*!< WPR second area B end page */ 3106 #define FLASH_WRPBR_UNLOCK_Pos (31U) 3107 #define FLASH_WRPBR_UNLOCK_Msk (0x1UL << FLASH_WRPBR_UNLOCK_Pos) /*!< 0x80000000 */ 3108 #define FLASH_WRPBR_UNLOCK FLASH_WRPBR_UNLOCK_Msk /*!< WPR first area B unlock */ 3109 3110 /****************** Bits definition for FLASH_OEM1KEYR1 register *****************/ 3111 #define FLASH_OEM1KEYR1_OEM1KEY_Pos (0U) 3112 #define FLASH_OEM1KEYR1_OEM1KEY_Msk (0xFFFFFFFFUL << FLASH_OEM1KEYR1_OEM1KEY_Pos) /*!< 0xFFFFFFFFF */ 3113 #define FLASH_OEM1KEYR1_OEM1KEY FLASH_OEM1KEYR1_OEM1KEY_Msk /*!< OEM1 least significant bytes key */ 3114 3115 /****************** Bits definition for FLASH_OEM1KEYR2 register *****************/ 3116 #define FLASH_OEM1KEYR2_OEM1KEY_Pos (0U) 3117 #define FLASH_OEM1KEYR2_OEM1KEY_Msk (0xFFFFFFFFUL << FLASH_OEM1KEYR2_OEM1KEY_Pos) /*!< 0xFFFFFFFFF */ 3118 #define FLASH_OEM1KEYR2_OEM1KEY FLASH_OEM1KEYR2_OEM1KEY_Msk /*!< OEM1 most significant bytes key */ 3119 3120 /****************** Bits definition for FLASH_OEM2KEYR1 register *****************/ 3121 #define FLASH_OEM2KEYR1_OEM2KEY_Pos (0U) 3122 #define FLASH_OEM2KEYR1_OEM2KEY_Msk (0xFFFFFFFFUL << FLASH_OEM2KEYR1_OEM2KEY_Pos) /*!< 0xFFFFFFFFF */ 3123 #define FLASH_OEM2KEYR1_OEM2KEY FLASH_OEM2KEYR1_OEM2KEY_Msk /*!< OEM2 least significant bytes key */ 3124 3125 /****************** Bits definition for FLASH_OEM2KEYR2 register *****************/ 3126 #define FLASH_OEM2KEYR2_OEM2KEY_Pos (0U) 3127 #define FLASH_OEM2KEYR2_OEM2KEY_Msk (0xFFFFFFFFUL << FLASH_OEM2KEYR2_OEM2KEY_Pos) /*!< 0xFFFFFFFFF */ 3128 #define FLASH_OEM2KEYR2_OEM2KEY FLASH_OEM2KEYR2_OEM2KEY_Msk /*!< OEM2 most significant bytes key */ 3129 3130 /******************************************************************************/ 3131 /* */ 3132 /* General Purpose IOs (GPIO) */ 3133 /* */ 3134 /******************************************************************************/ 3135 /****************** Bits definition for GPIO_MODER register *****************/ 3136 #define GPIO_MODER_MODE0_Pos (0U) 3137 #define GPIO_MODER_MODE0_Msk (0x3UL << GPIO_MODER_MODE0_Pos) /*!< 0x00000003 */ 3138 #define GPIO_MODER_MODE0 GPIO_MODER_MODE0_Msk 3139 #define GPIO_MODER_MODE0_0 (0x1UL << GPIO_MODER_MODE0_Pos) /*!< 0x00000001 */ 3140 #define GPIO_MODER_MODE0_1 (0x2UL << GPIO_MODER_MODE0_Pos) /*!< 0x00000002 */ 3141 #define GPIO_MODER_MODE1_Pos (2U) 3142 #define GPIO_MODER_MODE1_Msk (0x3UL << GPIO_MODER_MODE1_Pos) /*!< 0x0000000C */ 3143 #define GPIO_MODER_MODE1 GPIO_MODER_MODE1_Msk 3144 #define GPIO_MODER_MODE1_0 (0x1UL << GPIO_MODER_MODE1_Pos) /*!< 0x00000004 */ 3145 #define GPIO_MODER_MODE1_1 (0x2UL << GPIO_MODER_MODE1_Pos) /*!< 0x00000008 */ 3146 #define GPIO_MODER_MODE2_Pos (4U) 3147 #define GPIO_MODER_MODE2_Msk (0x3UL << GPIO_MODER_MODE2_Pos) /*!< 0x00000030 */ 3148 #define GPIO_MODER_MODE2 GPIO_MODER_MODE2_Msk 3149 #define GPIO_MODER_MODE2_0 (0x1UL << GPIO_MODER_MODE2_Pos) /*!< 0x00000010 */ 3150 #define GPIO_MODER_MODE2_1 (0x2UL << GPIO_MODER_MODE2_Pos) /*!< 0x00000020 */ 3151 #define GPIO_MODER_MODE3_Pos (6U) 3152 #define GPIO_MODER_MODE3_Msk (0x3UL << GPIO_MODER_MODE3_Pos) /*!< 0x000000C0 */ 3153 #define GPIO_MODER_MODE3 GPIO_MODER_MODE3_Msk 3154 #define GPIO_MODER_MODE3_0 (0x1UL << GPIO_MODER_MODE3_Pos) /*!< 0x00000040 */ 3155 #define GPIO_MODER_MODE3_1 (0x2UL << GPIO_MODER_MODE3_Pos) /*!< 0x00000080 */ 3156 #define GPIO_MODER_MODE4_Pos (8U) 3157 #define GPIO_MODER_MODE4_Msk (0x3UL << GPIO_MODER_MODE4_Pos) /*!< 0x00000300 */ 3158 #define GPIO_MODER_MODE4 GPIO_MODER_MODE4_Msk 3159 #define GPIO_MODER_MODE4_0 (0x1UL << GPIO_MODER_MODE4_Pos) /*!< 0x00000100 */ 3160 #define GPIO_MODER_MODE4_1 (0x2UL << GPIO_MODER_MODE4_Pos) /*!< 0x00000200 */ 3161 #define GPIO_MODER_MODE5_Pos (10U) 3162 #define GPIO_MODER_MODE5_Msk (0x3UL << GPIO_MODER_MODE5_Pos) /*!< 0x00000C00 */ 3163 #define GPIO_MODER_MODE5 GPIO_MODER_MODE5_Msk 3164 #define GPIO_MODER_MODE5_0 (0x1UL << GPIO_MODER_MODE5_Pos) /*!< 0x00000400 */ 3165 #define GPIO_MODER_MODE5_1 (0x2UL << GPIO_MODER_MODE5_Pos) /*!< 0x00000800 */ 3166 #define GPIO_MODER_MODE6_Pos (12U) 3167 #define GPIO_MODER_MODE6_Msk (0x3UL << GPIO_MODER_MODE6_Pos) /*!< 0x00003000 */ 3168 #define GPIO_MODER_MODE6 GPIO_MODER_MODE6_Msk 3169 #define GPIO_MODER_MODE6_0 (0x1UL << GPIO_MODER_MODE6_Pos) /*!< 0x00001000 */ 3170 #define GPIO_MODER_MODE6_1 (0x2UL << GPIO_MODER_MODE6_Pos) /*!< 0x00002000 */ 3171 #define GPIO_MODER_MODE7_Pos (14U) 3172 #define GPIO_MODER_MODE7_Msk (0x3UL << GPIO_MODER_MODE7_Pos) /*!< 0x0000C000 */ 3173 #define GPIO_MODER_MODE7 GPIO_MODER_MODE7_Msk 3174 #define GPIO_MODER_MODE7_0 (0x1UL << GPIO_MODER_MODE7_Pos) /*!< 0x00004000 */ 3175 #define GPIO_MODER_MODE7_1 (0x2UL << GPIO_MODER_MODE7_Pos) /*!< 0x00008000 */ 3176 #define GPIO_MODER_MODE8_Pos (16U) 3177 #define GPIO_MODER_MODE8_Msk (0x3UL << GPIO_MODER_MODE8_Pos) /*!< 0x00030000 */ 3178 #define GPIO_MODER_MODE8 GPIO_MODER_MODE8_Msk 3179 #define GPIO_MODER_MODE8_0 (0x1UL << GPIO_MODER_MODE8_Pos) /*!< 0x00010000 */ 3180 #define GPIO_MODER_MODE8_1 (0x2UL << GPIO_MODER_MODE8_Pos) /*!< 0x00020000 */ 3181 #define GPIO_MODER_MODE9_Pos (18U) 3182 #define GPIO_MODER_MODE9_Msk (0x3UL << GPIO_MODER_MODE9_Pos) /*!< 0x000C0000 */ 3183 #define GPIO_MODER_MODE9 GPIO_MODER_MODE9_Msk 3184 #define GPIO_MODER_MODE9_0 (0x1UL << GPIO_MODER_MODE9_Pos) /*!< 0x00040000 */ 3185 #define GPIO_MODER_MODE9_1 (0x2UL << GPIO_MODER_MODE9_Pos) /*!< 0x00080000 */ 3186 #define GPIO_MODER_MODE10_Pos (20U) 3187 #define GPIO_MODER_MODE10_Msk (0x3UL << GPIO_MODER_MODE10_Pos) /*!< 0x00300000 */ 3188 #define GPIO_MODER_MODE10 GPIO_MODER_MODE10_Msk 3189 #define GPIO_MODER_MODE10_0 (0x1UL << GPIO_MODER_MODE10_Pos) /*!< 0x00100000 */ 3190 #define GPIO_MODER_MODE10_1 (0x2UL << GPIO_MODER_MODE10_Pos) /*!< 0x00200000 */ 3191 #define GPIO_MODER_MODE11_Pos (22U) 3192 #define GPIO_MODER_MODE11_Msk (0x3UL << GPIO_MODER_MODE11_Pos) /*!< 0x00C00000 */ 3193 #define GPIO_MODER_MODE11 GPIO_MODER_MODE11_Msk 3194 #define GPIO_MODER_MODE11_0 (0x1UL << GPIO_MODER_MODE11_Pos) /*!< 0x00400000 */ 3195 #define GPIO_MODER_MODE11_1 (0x2UL << GPIO_MODER_MODE11_Pos) /*!< 0x00800000 */ 3196 #define GPIO_MODER_MODE12_Pos (24U) 3197 #define GPIO_MODER_MODE12_Msk (0x3UL << GPIO_MODER_MODE12_Pos) /*!< 0x03000000 */ 3198 #define GPIO_MODER_MODE12 GPIO_MODER_MODE12_Msk 3199 #define GPIO_MODER_MODE12_0 (0x1UL << GPIO_MODER_MODE12_Pos) /*!< 0x01000000 */ 3200 #define GPIO_MODER_MODE12_1 (0x2UL << GPIO_MODER_MODE12_Pos) /*!< 0x02000000 */ 3201 #define GPIO_MODER_MODE13_Pos (26U) 3202 #define GPIO_MODER_MODE13_Msk (0x3UL << GPIO_MODER_MODE13_Pos) /*!< 0x0C000000 */ 3203 #define GPIO_MODER_MODE13 GPIO_MODER_MODE13_Msk 3204 #define GPIO_MODER_MODE13_0 (0x1UL << GPIO_MODER_MODE13_Pos) /*!< 0x04000000 */ 3205 #define GPIO_MODER_MODE13_1 (0x2UL << GPIO_MODER_MODE13_Pos) /*!< 0x08000000 */ 3206 #define GPIO_MODER_MODE14_Pos (28U) 3207 #define GPIO_MODER_MODE14_Msk (0x3UL << GPIO_MODER_MODE14_Pos) /*!< 0x30000000 */ 3208 #define GPIO_MODER_MODE14 GPIO_MODER_MODE14_Msk 3209 #define GPIO_MODER_MODE14_0 (0x1UL << GPIO_MODER_MODE14_Pos) /*!< 0x10000000 */ 3210 #define GPIO_MODER_MODE14_1 (0x2UL << GPIO_MODER_MODE14_Pos) /*!< 0x20000000 */ 3211 #define GPIO_MODER_MODE15_Pos (30U) 3212 #define GPIO_MODER_MODE15_Msk (0x3UL << GPIO_MODER_MODE15_Pos) /*!< 0xC0000000 */ 3213 #define GPIO_MODER_MODE15 GPIO_MODER_MODE15_Msk 3214 #define GPIO_MODER_MODE15_0 (0x1UL << GPIO_MODER_MODE15_Pos) /*!< 0x40000000 */ 3215 #define GPIO_MODER_MODE15_1 (0x2UL << GPIO_MODER_MODE15_Pos) /*!< 0x80000000 */ 3216 3217 /****************** Bits definition for GPIO_OTYPER register ****************/ 3218 #define GPIO_OTYPER_OT0_Pos (0U) 3219 #define GPIO_OTYPER_OT0_Msk (0x1UL << GPIO_OTYPER_OT0_Pos) /*!< 0x00000001 */ 3220 #define GPIO_OTYPER_OT0 GPIO_OTYPER_OT0_Msk 3221 #define GPIO_OTYPER_OT1_Pos (1U) 3222 #define GPIO_OTYPER_OT1_Msk (0x1UL << GPIO_OTYPER_OT1_Pos) /*!< 0x00000002 */ 3223 #define GPIO_OTYPER_OT1 GPIO_OTYPER_OT1_Msk 3224 #define GPIO_OTYPER_OT2_Pos (2U) 3225 #define GPIO_OTYPER_OT2_Msk (0x1UL << GPIO_OTYPER_OT2_Pos) /*!< 0x00000004 */ 3226 #define GPIO_OTYPER_OT2 GPIO_OTYPER_OT2_Msk 3227 #define GPIO_OTYPER_OT3_Pos (3U) 3228 #define GPIO_OTYPER_OT3_Msk (0x1UL << GPIO_OTYPER_OT3_Pos) /*!< 0x00000008 */ 3229 #define GPIO_OTYPER_OT3 GPIO_OTYPER_OT3_Msk 3230 #define GPIO_OTYPER_OT4_Pos (4U) 3231 #define GPIO_OTYPER_OT4_Msk (0x1UL << GPIO_OTYPER_OT4_Pos) /*!< 0x00000010 */ 3232 #define GPIO_OTYPER_OT4 GPIO_OTYPER_OT4_Msk 3233 #define GPIO_OTYPER_OT5_Pos (5U) 3234 #define GPIO_OTYPER_OT5_Msk (0x1UL << GPIO_OTYPER_OT5_Pos) /*!< 0x00000020 */ 3235 #define GPIO_OTYPER_OT5 GPIO_OTYPER_OT5_Msk 3236 #define GPIO_OTYPER_OT6_Pos (6U) 3237 #define GPIO_OTYPER_OT6_Msk (0x1UL << GPIO_OTYPER_OT6_Pos) /*!< 0x00000040 */ 3238 #define GPIO_OTYPER_OT6 GPIO_OTYPER_OT6_Msk 3239 #define GPIO_OTYPER_OT7_Pos (7U) 3240 #define GPIO_OTYPER_OT7_Msk (0x1UL << GPIO_OTYPER_OT7_Pos) /*!< 0x00000080 */ 3241 #define GPIO_OTYPER_OT7 GPIO_OTYPER_OT7_Msk 3242 #define GPIO_OTYPER_OT8_Pos (8U) 3243 #define GPIO_OTYPER_OT8_Msk (0x1UL << GPIO_OTYPER_OT8_Pos) /*!< 0x00000100 */ 3244 #define GPIO_OTYPER_OT8 GPIO_OTYPER_OT8_Msk 3245 #define GPIO_OTYPER_OT9_Pos (9U) 3246 #define GPIO_OTYPER_OT9_Msk (0x1UL << GPIO_OTYPER_OT9_Pos) /*!< 0x00000200 */ 3247 #define GPIO_OTYPER_OT9 GPIO_OTYPER_OT9_Msk 3248 #define GPIO_OTYPER_OT10_Pos (10U) 3249 #define GPIO_OTYPER_OT10_Msk (0x1UL << GPIO_OTYPER_OT10_Pos) /*!< 0x00000400 */ 3250 #define GPIO_OTYPER_OT10 GPIO_OTYPER_OT10_Msk 3251 #define GPIO_OTYPER_OT11_Pos (11U) 3252 #define GPIO_OTYPER_OT11_Msk (0x1UL << GPIO_OTYPER_OT11_Pos) /*!< 0x00000800 */ 3253 #define GPIO_OTYPER_OT11 GPIO_OTYPER_OT11_Msk 3254 #define GPIO_OTYPER_OT12_Pos (12U) 3255 #define GPIO_OTYPER_OT12_Msk (0x1UL << GPIO_OTYPER_OT12_Pos) /*!< 0x00001000 */ 3256 #define GPIO_OTYPER_OT12 GPIO_OTYPER_OT12_Msk 3257 #define GPIO_OTYPER_OT13_Pos (13U) 3258 #define GPIO_OTYPER_OT13_Msk (0x1UL << GPIO_OTYPER_OT13_Pos) /*!< 0x00002000 */ 3259 #define GPIO_OTYPER_OT13 GPIO_OTYPER_OT13_Msk 3260 #define GPIO_OTYPER_OT14_Pos (14U) 3261 #define GPIO_OTYPER_OT14_Msk (0x1UL << GPIO_OTYPER_OT14_Pos) /*!< 0x00004000 */ 3262 #define GPIO_OTYPER_OT14 GPIO_OTYPER_OT14_Msk 3263 #define GPIO_OTYPER_OT15_Pos (15U) 3264 #define GPIO_OTYPER_OT15_Msk (0x1UL << GPIO_OTYPER_OT15_Pos) /*!< 0x00008000 */ 3265 #define GPIO_OTYPER_OT15 GPIO_OTYPER_OT15_Msk 3266 3267 /****************** Bits definition for GPIO_OSPEEDR register ***************/ 3268 #define GPIO_OSPEEDR_OSPEED0_Pos (0U) 3269 #define GPIO_OSPEEDR_OSPEED0_Msk (0x3UL << GPIO_OSPEEDR_OSPEED0_Pos) /*!< 0x00000003 */ 3270 #define GPIO_OSPEEDR_OSPEED0 GPIO_OSPEEDR_OSPEED0_Msk 3271 #define GPIO_OSPEEDR_OSPEED0_0 (0x1UL << GPIO_OSPEEDR_OSPEED0_Pos) /*!< 0x00000001 */ 3272 #define GPIO_OSPEEDR_OSPEED0_1 (0x2UL << GPIO_OSPEEDR_OSPEED0_Pos) /*!< 0x00000002 */ 3273 #define GPIO_OSPEEDR_OSPEED1_Pos (2U) 3274 #define GPIO_OSPEEDR_OSPEED1_Msk (0x3UL << GPIO_OSPEEDR_OSPEED1_Pos) /*!< 0x0000000C */ 3275 #define GPIO_OSPEEDR_OSPEED1 GPIO_OSPEEDR_OSPEED1_Msk 3276 #define GPIO_OSPEEDR_OSPEED1_0 (0x1UL << GPIO_OSPEEDR_OSPEED1_Pos) /*!< 0x00000004 */ 3277 #define GPIO_OSPEEDR_OSPEED1_1 (0x2UL << GPIO_OSPEEDR_OSPEED1_Pos) /*!< 0x00000008 */ 3278 #define GPIO_OSPEEDR_OSPEED2_Pos (4U) 3279 #define GPIO_OSPEEDR_OSPEED2_Msk (0x3UL << GPIO_OSPEEDR_OSPEED2_Pos) /*!< 0x00000030 */ 3280 #define GPIO_OSPEEDR_OSPEED2 GPIO_OSPEEDR_OSPEED2_Msk 3281 #define GPIO_OSPEEDR_OSPEED2_0 (0x1UL << GPIO_OSPEEDR_OSPEED2_Pos) /*!< 0x00000010 */ 3282 #define GPIO_OSPEEDR_OSPEED2_1 (0x2UL << GPIO_OSPEEDR_OSPEED2_Pos) /*!< 0x00000020 */ 3283 #define GPIO_OSPEEDR_OSPEED3_Pos (6U) 3284 #define GPIO_OSPEEDR_OSPEED3_Msk (0x3UL << GPIO_OSPEEDR_OSPEED3_Pos) /*!< 0x000000C0 */ 3285 #define GPIO_OSPEEDR_OSPEED3 GPIO_OSPEEDR_OSPEED3_Msk 3286 #define GPIO_OSPEEDR_OSPEED3_0 (0x1UL << GPIO_OSPEEDR_OSPEED3_Pos) /*!< 0x00000040 */ 3287 #define GPIO_OSPEEDR_OSPEED3_1 (0x2UL << GPIO_OSPEEDR_OSPEED3_Pos) /*!< 0x00000080 */ 3288 #define GPIO_OSPEEDR_OSPEED4_Pos (8U) 3289 #define GPIO_OSPEEDR_OSPEED4_Msk (0x3UL << GPIO_OSPEEDR_OSPEED4_Pos) /*!< 0x00000300 */ 3290 #define GPIO_OSPEEDR_OSPEED4 GPIO_OSPEEDR_OSPEED4_Msk 3291 #define GPIO_OSPEEDR_OSPEED4_0 (0x1UL << GPIO_OSPEEDR_OSPEED4_Pos) /*!< 0x00000100 */ 3292 #define GPIO_OSPEEDR_OSPEED4_1 (0x2UL << GPIO_OSPEEDR_OSPEED4_Pos) /*!< 0x00000200 */ 3293 #define GPIO_OSPEEDR_OSPEED5_Pos (10U) 3294 #define GPIO_OSPEEDR_OSPEED5_Msk (0x3UL << GPIO_OSPEEDR_OSPEED5_Pos) /*!< 0x00000C00 */ 3295 #define GPIO_OSPEEDR_OSPEED5 GPIO_OSPEEDR_OSPEED5_Msk 3296 #define GPIO_OSPEEDR_OSPEED5_0 (0x1UL << GPIO_OSPEEDR_OSPEED5_Pos) /*!< 0x00000400 */ 3297 #define GPIO_OSPEEDR_OSPEED5_1 (0x2UL << GPIO_OSPEEDR_OSPEED5_Pos) /*!< 0x00000800 */ 3298 #define GPIO_OSPEEDR_OSPEED6_Pos (12U) 3299 #define GPIO_OSPEEDR_OSPEED6_Msk (0x3UL << GPIO_OSPEEDR_OSPEED6_Pos) /*!< 0x00003000 */ 3300 #define GPIO_OSPEEDR_OSPEED6 GPIO_OSPEEDR_OSPEED6_Msk 3301 #define GPIO_OSPEEDR_OSPEED6_0 (0x1UL << GPIO_OSPEEDR_OSPEED6_Pos) /*!< 0x00001000 */ 3302 #define GPIO_OSPEEDR_OSPEED6_1 (0x2UL << GPIO_OSPEEDR_OSPEED6_Pos) /*!< 0x00002000 */ 3303 #define GPIO_OSPEEDR_OSPEED7_Pos (14U) 3304 #define GPIO_OSPEEDR_OSPEED7_Msk (0x3UL << GPIO_OSPEEDR_OSPEED7_Pos) /*!< 0x0000C000 */ 3305 #define GPIO_OSPEEDR_OSPEED7 GPIO_OSPEEDR_OSPEED7_Msk 3306 #define GPIO_OSPEEDR_OSPEED7_0 (0x1UL << GPIO_OSPEEDR_OSPEED7_Pos) /*!< 0x00004000 */ 3307 #define GPIO_OSPEEDR_OSPEED7_1 (0x2UL << GPIO_OSPEEDR_OSPEED7_Pos) /*!< 0x00008000 */ 3308 #define GPIO_OSPEEDR_OSPEED8_Pos (16U) 3309 #define GPIO_OSPEEDR_OSPEED8_Msk (0x3UL << GPIO_OSPEEDR_OSPEED8_Pos) /*!< 0x00030000 */ 3310 #define GPIO_OSPEEDR_OSPEED8 GPIO_OSPEEDR_OSPEED8_Msk 3311 #define GPIO_OSPEEDR_OSPEED8_0 (0x1UL << GPIO_OSPEEDR_OSPEED8_Pos) /*!< 0x00010000 */ 3312 #define GPIO_OSPEEDR_OSPEED8_1 (0x2UL << GPIO_OSPEEDR_OSPEED8_Pos) /*!< 0x00020000 */ 3313 #define GPIO_OSPEEDR_OSPEED9_Pos (18U) 3314 #define GPIO_OSPEEDR_OSPEED9_Msk (0x3UL << GPIO_OSPEEDR_OSPEED9_Pos) /*!< 0x000C0000 */ 3315 #define GPIO_OSPEEDR_OSPEED9 GPIO_OSPEEDR_OSPEED9_Msk 3316 #define GPIO_OSPEEDR_OSPEED9_0 (0x1UL << GPIO_OSPEEDR_OSPEED9_Pos) /*!< 0x00040000 */ 3317 #define GPIO_OSPEEDR_OSPEED9_1 (0x2UL << GPIO_OSPEEDR_OSPEED9_Pos) /*!< 0x00080000 */ 3318 #define GPIO_OSPEEDR_OSPEED10_Pos (20U) 3319 #define GPIO_OSPEEDR_OSPEED10_Msk (0x3UL << GPIO_OSPEEDR_OSPEED10_Pos) /*!< 0x00300000 */ 3320 #define GPIO_OSPEEDR_OSPEED10 GPIO_OSPEEDR_OSPEED10_Msk 3321 #define GPIO_OSPEEDR_OSPEED10_0 (0x1UL << GPIO_OSPEEDR_OSPEED10_Pos) /*!< 0x00100000 */ 3322 #define GPIO_OSPEEDR_OSPEED10_1 (0x2UL << GPIO_OSPEEDR_OSPEED10_Pos) /*!< 0x00200000 */ 3323 #define GPIO_OSPEEDR_OSPEED11_Pos (22U) 3324 #define GPIO_OSPEEDR_OSPEED11_Msk (0x3UL << GPIO_OSPEEDR_OSPEED11_Pos) /*!< 0x00C00000 */ 3325 #define GPIO_OSPEEDR_OSPEED11 GPIO_OSPEEDR_OSPEED11_Msk 3326 #define GPIO_OSPEEDR_OSPEED11_0 (0x1UL << GPIO_OSPEEDR_OSPEED11_Pos) /*!< 0x00400000 */ 3327 #define GPIO_OSPEEDR_OSPEED11_1 (0x2UL << GPIO_OSPEEDR_OSPEED11_Pos) /*!< 0x00800000 */ 3328 #define GPIO_OSPEEDR_OSPEED12_Pos (24U) 3329 #define GPIO_OSPEEDR_OSPEED12_Msk (0x3UL << GPIO_OSPEEDR_OSPEED12_Pos) /*!< 0x03000000 */ 3330 #define GPIO_OSPEEDR_OSPEED12 GPIO_OSPEEDR_OSPEED12_Msk 3331 #define GPIO_OSPEEDR_OSPEED12_0 (0x1UL << GPIO_OSPEEDR_OSPEED12_Pos) /*!< 0x01000000 */ 3332 #define GPIO_OSPEEDR_OSPEED12_1 (0x2UL << GPIO_OSPEEDR_OSPEED12_Pos) /*!< 0x02000000 */ 3333 #define GPIO_OSPEEDR_OSPEED13_Pos (26U) 3334 #define GPIO_OSPEEDR_OSPEED13_Msk (0x3UL << GPIO_OSPEEDR_OSPEED13_Pos) /*!< 0x0C000000 */ 3335 #define GPIO_OSPEEDR_OSPEED13 GPIO_OSPEEDR_OSPEED13_Msk 3336 #define GPIO_OSPEEDR_OSPEED13_0 (0x1UL << GPIO_OSPEEDR_OSPEED13_Pos) /*!< 0x04000000 */ 3337 #define GPIO_OSPEEDR_OSPEED13_1 (0x2UL << GPIO_OSPEEDR_OSPEED13_Pos) /*!< 0x08000000 */ 3338 #define GPIO_OSPEEDR_OSPEED14_Pos (28U) 3339 #define GPIO_OSPEEDR_OSPEED14_Msk (0x3UL << GPIO_OSPEEDR_OSPEED14_Pos) /*!< 0x30000000 */ 3340 #define GPIO_OSPEEDR_OSPEED14 GPIO_OSPEEDR_OSPEED14_Msk 3341 #define GPIO_OSPEEDR_OSPEED14_0 (0x1UL << GPIO_OSPEEDR_OSPEED14_Pos) /*!< 0x10000000 */ 3342 #define GPIO_OSPEEDR_OSPEED14_1 (0x2UL << GPIO_OSPEEDR_OSPEED14_Pos) /*!< 0x20000000 */ 3343 #define GPIO_OSPEEDR_OSPEED15_Pos (30U) 3344 #define GPIO_OSPEEDR_OSPEED15_Msk (0x3UL << GPIO_OSPEEDR_OSPEED15_Pos) /*!< 0xC0000000 */ 3345 #define GPIO_OSPEEDR_OSPEED15 GPIO_OSPEEDR_OSPEED15_Msk 3346 #define GPIO_OSPEEDR_OSPEED15_0 (0x1UL << GPIO_OSPEEDR_OSPEED15_Pos) /*!< 0x40000000 */ 3347 #define GPIO_OSPEEDR_OSPEED15_1 (0x2UL << GPIO_OSPEEDR_OSPEED15_Pos) /*!< 0x80000000 */ 3348 3349 /****************** Bits definition for GPIO_PUPDR register *****************/ 3350 #define GPIO_PUPDR_PUPD0_Pos (0U) 3351 #define GPIO_PUPDR_PUPD0_Msk (0x3UL << GPIO_PUPDR_PUPD0_Pos) /*!< 0x00000003 */ 3352 #define GPIO_PUPDR_PUPD0 GPIO_PUPDR_PUPD0_Msk 3353 #define GPIO_PUPDR_PUPD0_0 (0x1UL << GPIO_PUPDR_PUPD0_Pos) /*!< 0x00000001 */ 3354 #define GPIO_PUPDR_PUPD0_1 (0x2UL << GPIO_PUPDR_PUPD0_Pos) /*!< 0x00000002 */ 3355 #define GPIO_PUPDR_PUPD1_Pos (2U) 3356 #define GPIO_PUPDR_PUPD1_Msk (0x3UL << GPIO_PUPDR_PUPD1_Pos) /*!< 0x0000000C */ 3357 #define GPIO_PUPDR_PUPD1 GPIO_PUPDR_PUPD1_Msk 3358 #define GPIO_PUPDR_PUPD1_0 (0x1UL << GPIO_PUPDR_PUPD1_Pos) /*!< 0x00000004 */ 3359 #define GPIO_PUPDR_PUPD1_1 (0x2UL << GPIO_PUPDR_PUPD1_Pos) /*!< 0x00000008 */ 3360 #define GPIO_PUPDR_PUPD2_Pos (4U) 3361 #define GPIO_PUPDR_PUPD2_Msk (0x3UL << GPIO_PUPDR_PUPD2_Pos) /*!< 0x00000030 */ 3362 #define GPIO_PUPDR_PUPD2 GPIO_PUPDR_PUPD2_Msk 3363 #define GPIO_PUPDR_PUPD2_0 (0x1UL << GPIO_PUPDR_PUPD2_Pos) /*!< 0x00000010 */ 3364 #define GPIO_PUPDR_PUPD2_1 (0x2UL << GPIO_PUPDR_PUPD2_Pos) /*!< 0x00000020 */ 3365 #define GPIO_PUPDR_PUPD3_Pos (6U) 3366 #define GPIO_PUPDR_PUPD3_Msk (0x3UL << GPIO_PUPDR_PUPD3_Pos) /*!< 0x000000C0 */ 3367 #define GPIO_PUPDR_PUPD3 GPIO_PUPDR_PUPD3_Msk 3368 #define GPIO_PUPDR_PUPD3_0 (0x1UL << GPIO_PUPDR_PUPD3_Pos) /*!< 0x00000040 */ 3369 #define GPIO_PUPDR_PUPD3_1 (0x2UL << GPIO_PUPDR_PUPD3_Pos) /*!< 0x00000080 */ 3370 #define GPIO_PUPDR_PUPD4_Pos (8U) 3371 #define GPIO_PUPDR_PUPD4_Msk (0x3UL << GPIO_PUPDR_PUPD4_Pos) /*!< 0x00000300 */ 3372 #define GPIO_PUPDR_PUPD4 GPIO_PUPDR_PUPD4_Msk 3373 #define GPIO_PUPDR_PUPD4_0 (0x1UL << GPIO_PUPDR_PUPD4_Pos) /*!< 0x00000100 */ 3374 #define GPIO_PUPDR_PUPD4_1 (0x2UL << GPIO_PUPDR_PUPD4_Pos) /*!< 0x00000200 */ 3375 #define GPIO_PUPDR_PUPD5_Pos (10U) 3376 #define GPIO_PUPDR_PUPD5_Msk (0x3UL << GPIO_PUPDR_PUPD5_Pos) /*!< 0x00000C00 */ 3377 #define GPIO_PUPDR_PUPD5 GPIO_PUPDR_PUPD5_Msk 3378 #define GPIO_PUPDR_PUPD5_0 (0x1UL << GPIO_PUPDR_PUPD5_Pos) /*!< 0x00000400 */ 3379 #define GPIO_PUPDR_PUPD5_1 (0x2UL << GPIO_PUPDR_PUPD5_Pos) /*!< 0x00000800 */ 3380 #define GPIO_PUPDR_PUPD6_Pos (12U) 3381 #define GPIO_PUPDR_PUPD6_Msk (0x3UL << GPIO_PUPDR_PUPD6_Pos) /*!< 0x00003000 */ 3382 #define GPIO_PUPDR_PUPD6 GPIO_PUPDR_PUPD6_Msk 3383 #define GPIO_PUPDR_PUPD6_0 (0x1UL << GPIO_PUPDR_PUPD6_Pos) /*!< 0x00001000 */ 3384 #define GPIO_PUPDR_PUPD6_1 (0x2UL << GPIO_PUPDR_PUPD6_Pos) /*!< 0x00002000 */ 3385 #define GPIO_PUPDR_PUPD7_Pos (14U) 3386 #define GPIO_PUPDR_PUPD7_Msk (0x3UL << GPIO_PUPDR_PUPD7_Pos) /*!< 0x0000C000 */ 3387 #define GPIO_PUPDR_PUPD7 GPIO_PUPDR_PUPD7_Msk 3388 #define GPIO_PUPDR_PUPD7_0 (0x1UL << GPIO_PUPDR_PUPD7_Pos) /*!< 0x00004000 */ 3389 #define GPIO_PUPDR_PUPD7_1 (0x2UL << GPIO_PUPDR_PUPD7_Pos) /*!< 0x00008000 */ 3390 #define GPIO_PUPDR_PUPD8_Pos (16U) 3391 #define GPIO_PUPDR_PUPD8_Msk (0x3UL << GPIO_PUPDR_PUPD8_Pos) /*!< 0x00030000 */ 3392 #define GPIO_PUPDR_PUPD8 GPIO_PUPDR_PUPD8_Msk 3393 #define GPIO_PUPDR_PUPD8_0 (0x1UL << GPIO_PUPDR_PUPD8_Pos) /*!< 0x00010000 */ 3394 #define GPIO_PUPDR_PUPD8_1 (0x2UL << GPIO_PUPDR_PUPD8_Pos) /*!< 0x00020000 */ 3395 #define GPIO_PUPDR_PUPD9_Pos (18U) 3396 #define GPIO_PUPDR_PUPD9_Msk (0x3UL << GPIO_PUPDR_PUPD9_Pos) /*!< 0x000C0000 */ 3397 #define GPIO_PUPDR_PUPD9 GPIO_PUPDR_PUPD9_Msk 3398 #define GPIO_PUPDR_PUPD9_0 (0x1UL << GPIO_PUPDR_PUPD9_Pos) /*!< 0x00040000 */ 3399 #define GPIO_PUPDR_PUPD9_1 (0x2UL << GPIO_PUPDR_PUPD9_Pos) /*!< 0x00080000 */ 3400 #define GPIO_PUPDR_PUPD10_Pos (20U) 3401 #define GPIO_PUPDR_PUPD10_Msk (0x3UL << GPIO_PUPDR_PUPD10_Pos) /*!< 0x00300000 */ 3402 #define GPIO_PUPDR_PUPD10 GPIO_PUPDR_PUPD10_Msk 3403 #define GPIO_PUPDR_PUPD10_0 (0x1UL << GPIO_PUPDR_PUPD10_Pos) /*!< 0x00100000 */ 3404 #define GPIO_PUPDR_PUPD10_1 (0x2UL << GPIO_PUPDR_PUPD10_Pos) /*!< 0x00200000 */ 3405 #define GPIO_PUPDR_PUPD11_Pos (22U) 3406 #define GPIO_PUPDR_PUPD11_Msk (0x3UL << GPIO_PUPDR_PUPD11_Pos) /*!< 0x00C00000 */ 3407 #define GPIO_PUPDR_PUPD11 GPIO_PUPDR_PUPD11_Msk 3408 #define GPIO_PUPDR_PUPD11_0 (0x1UL << GPIO_PUPDR_PUPD11_Pos) /*!< 0x00400000 */ 3409 #define GPIO_PUPDR_PUPD11_1 (0x2UL << GPIO_PUPDR_PUPD11_Pos) /*!< 0x00800000 */ 3410 #define GPIO_PUPDR_PUPD12_Pos (24U) 3411 #define GPIO_PUPDR_PUPD12_Msk (0x3UL << GPIO_PUPDR_PUPD12_Pos) /*!< 0x03000000 */ 3412 #define GPIO_PUPDR_PUPD12 GPIO_PUPDR_PUPD12_Msk 3413 #define GPIO_PUPDR_PUPD12_0 (0x1UL << GPIO_PUPDR_PUPD12_Pos) /*!< 0x01000000 */ 3414 #define GPIO_PUPDR_PUPD12_1 (0x2UL << GPIO_PUPDR_PUPD12_Pos) /*!< 0x02000000 */ 3415 #define GPIO_PUPDR_PUPD13_Pos (26U) 3416 #define GPIO_PUPDR_PUPD13_Msk (0x3UL << GPIO_PUPDR_PUPD13_Pos) /*!< 0x0C000000 */ 3417 #define GPIO_PUPDR_PUPD13 GPIO_PUPDR_PUPD13_Msk 3418 #define GPIO_PUPDR_PUPD13_0 (0x1UL << GPIO_PUPDR_PUPD13_Pos) /*!< 0x04000000 */ 3419 #define GPIO_PUPDR_PUPD13_1 (0x2UL << GPIO_PUPDR_PUPD13_Pos) /*!< 0x08000000 */ 3420 #define GPIO_PUPDR_PUPD14_Pos (28U) 3421 #define GPIO_PUPDR_PUPD14_Msk (0x3UL << GPIO_PUPDR_PUPD14_Pos) /*!< 0x30000000 */ 3422 #define GPIO_PUPDR_PUPD14 GPIO_PUPDR_PUPD14_Msk 3423 #define GPIO_PUPDR_PUPD14_0 (0x1UL << GPIO_PUPDR_PUPD14_Pos) /*!< 0x10000000 */ 3424 #define GPIO_PUPDR_PUPD14_1 (0x2UL << GPIO_PUPDR_PUPD14_Pos) /*!< 0x20000000 */ 3425 #define GPIO_PUPDR_PUPD15_Pos (30U) 3426 #define GPIO_PUPDR_PUPD15_Msk (0x3UL << GPIO_PUPDR_PUPD15_Pos) /*!< 0xC0000000 */ 3427 #define GPIO_PUPDR_PUPD15 GPIO_PUPDR_PUPD15_Msk 3428 #define GPIO_PUPDR_PUPD15_0 (0x1UL << GPIO_PUPDR_PUPD15_Pos) /*!< 0x40000000 */ 3429 #define GPIO_PUPDR_PUPD15_1 (0x2UL << GPIO_PUPDR_PUPD15_Pos) /*!< 0x80000000 */ 3430 3431 /****************** Bits definition for GPIO_IDR register *******************/ 3432 #define GPIO_IDR_ID0_Pos (0U) 3433 #define GPIO_IDR_ID0_Msk (0x1UL << GPIO_IDR_ID0_Pos) /*!< 0x00000001 */ 3434 #define GPIO_IDR_ID0 GPIO_IDR_ID0_Msk 3435 #define GPIO_IDR_ID1_Pos (1U) 3436 #define GPIO_IDR_ID1_Msk (0x1UL << GPIO_IDR_ID1_Pos) /*!< 0x00000002 */ 3437 #define GPIO_IDR_ID1 GPIO_IDR_ID1_Msk 3438 #define GPIO_IDR_ID2_Pos (2U) 3439 #define GPIO_IDR_ID2_Msk (0x1UL << GPIO_IDR_ID2_Pos) /*!< 0x00000004 */ 3440 #define GPIO_IDR_ID2 GPIO_IDR_ID2_Msk 3441 #define GPIO_IDR_ID3_Pos (3U) 3442 #define GPIO_IDR_ID3_Msk (0x1UL << GPIO_IDR_ID3_Pos) /*!< 0x00000008 */ 3443 #define GPIO_IDR_ID3 GPIO_IDR_ID3_Msk 3444 #define GPIO_IDR_ID4_Pos (4U) 3445 #define GPIO_IDR_ID4_Msk (0x1UL << GPIO_IDR_ID4_Pos) /*!< 0x00000010 */ 3446 #define GPIO_IDR_ID4 GPIO_IDR_ID4_Msk 3447 #define GPIO_IDR_ID5_Pos (5U) 3448 #define GPIO_IDR_ID5_Msk (0x1UL << GPIO_IDR_ID5_Pos) /*!< 0x00000020 */ 3449 #define GPIO_IDR_ID5 GPIO_IDR_ID5_Msk 3450 #define GPIO_IDR_ID6_Pos (6U) 3451 #define GPIO_IDR_ID6_Msk (0x1UL << GPIO_IDR_ID6_Pos) /*!< 0x00000040 */ 3452 #define GPIO_IDR_ID6 GPIO_IDR_ID6_Msk 3453 #define GPIO_IDR_ID7_Pos (7U) 3454 #define GPIO_IDR_ID7_Msk (0x1UL << GPIO_IDR_ID7_Pos) /*!< 0x00000080 */ 3455 #define GPIO_IDR_ID7 GPIO_IDR_ID7_Msk 3456 #define GPIO_IDR_ID8_Pos (8U) 3457 #define GPIO_IDR_ID8_Msk (0x1UL << GPIO_IDR_ID8_Pos) /*!< 0x00000100 */ 3458 #define GPIO_IDR_ID8 GPIO_IDR_ID8_Msk 3459 #define GPIO_IDR_ID9_Pos (9U) 3460 #define GPIO_IDR_ID9_Msk (0x1UL << GPIO_IDR_ID9_Pos) /*!< 0x00000200 */ 3461 #define GPIO_IDR_ID9 GPIO_IDR_ID9_Msk 3462 #define GPIO_IDR_ID10_Pos (10U) 3463 #define GPIO_IDR_ID10_Msk (0x1UL << GPIO_IDR_ID10_Pos) /*!< 0x00000400 */ 3464 #define GPIO_IDR_ID10 GPIO_IDR_ID10_Msk 3465 #define GPIO_IDR_ID11_Pos (11U) 3466 #define GPIO_IDR_ID11_Msk (0x1UL << GPIO_IDR_ID11_Pos) /*!< 0x00000800 */ 3467 #define GPIO_IDR_ID11 GPIO_IDR_ID11_Msk 3468 #define GPIO_IDR_ID12_Pos (12U) 3469 #define GPIO_IDR_ID12_Msk (0x1UL << GPIO_IDR_ID12_Pos) /*!< 0x00001000 */ 3470 #define GPIO_IDR_ID12 GPIO_IDR_ID12_Msk 3471 #define GPIO_IDR_ID13_Pos (13U) 3472 #define GPIO_IDR_ID13_Msk (0x1UL << GPIO_IDR_ID13_Pos) /*!< 0x00002000 */ 3473 #define GPIO_IDR_ID13 GPIO_IDR_ID13_Msk 3474 #define GPIO_IDR_ID14_Pos (14U) 3475 #define GPIO_IDR_ID14_Msk (0x1UL << GPIO_IDR_ID14_Pos) /*!< 0x00004000 */ 3476 #define GPIO_IDR_ID14 GPIO_IDR_ID14_Msk 3477 #define GPIO_IDR_ID15_Pos (15U) 3478 #define GPIO_IDR_ID15_Msk (0x1UL << GPIO_IDR_ID15_Pos) /*!< 0x00008000 */ 3479 #define GPIO_IDR_ID15 GPIO_IDR_ID15_Msk 3480 3481 /****************** Bits definition for GPIO_ODR register *******************/ 3482 #define GPIO_ODR_OD0_Pos (0U) 3483 #define GPIO_ODR_OD0_Msk (0x1UL << GPIO_ODR_OD0_Pos) /*!< 0x00000001 */ 3484 #define GPIO_ODR_OD0 GPIO_ODR_OD0_Msk 3485 #define GPIO_ODR_OD1_Pos (1U) 3486 #define GPIO_ODR_OD1_Msk (0x1UL << GPIO_ODR_OD1_Pos) /*!< 0x00000002 */ 3487 #define GPIO_ODR_OD1 GPIO_ODR_OD1_Msk 3488 #define GPIO_ODR_OD2_Pos (2U) 3489 #define GPIO_ODR_OD2_Msk (0x1UL << GPIO_ODR_OD2_Pos) /*!< 0x00000004 */ 3490 #define GPIO_ODR_OD2 GPIO_ODR_OD2_Msk 3491 #define GPIO_ODR_OD3_Pos (3U) 3492 #define GPIO_ODR_OD3_Msk (0x1UL << GPIO_ODR_OD3_Pos) /*!< 0x00000008 */ 3493 #define GPIO_ODR_OD3 GPIO_ODR_OD3_Msk 3494 #define GPIO_ODR_OD4_Pos (4U) 3495 #define GPIO_ODR_OD4_Msk (0x1UL << GPIO_ODR_OD4_Pos) /*!< 0x00000010 */ 3496 #define GPIO_ODR_OD4 GPIO_ODR_OD4_Msk 3497 #define GPIO_ODR_OD5_Pos (5U) 3498 #define GPIO_ODR_OD5_Msk (0x1UL << GPIO_ODR_OD5_Pos) /*!< 0x00000020 */ 3499 #define GPIO_ODR_OD5 GPIO_ODR_OD5_Msk 3500 #define GPIO_ODR_OD6_Pos (6U) 3501 #define GPIO_ODR_OD6_Msk (0x1UL << GPIO_ODR_OD6_Pos) /*!< 0x00000040 */ 3502 #define GPIO_ODR_OD6 GPIO_ODR_OD6_Msk 3503 #define GPIO_ODR_OD7_Pos (7U) 3504 #define GPIO_ODR_OD7_Msk (0x1UL << GPIO_ODR_OD7_Pos) /*!< 0x00000080 */ 3505 #define GPIO_ODR_OD7 GPIO_ODR_OD7_Msk 3506 #define GPIO_ODR_OD8_Pos (8U) 3507 #define GPIO_ODR_OD8_Msk (0x1UL << GPIO_ODR_OD8_Pos) /*!< 0x00000100 */ 3508 #define GPIO_ODR_OD8 GPIO_ODR_OD8_Msk 3509 #define GPIO_ODR_OD9_Pos (9U) 3510 #define GPIO_ODR_OD9_Msk (0x1UL << GPIO_ODR_OD9_Pos) /*!< 0x00000200 */ 3511 #define GPIO_ODR_OD9 GPIO_ODR_OD9_Msk 3512 #define GPIO_ODR_OD10_Pos (10U) 3513 #define GPIO_ODR_OD10_Msk (0x1UL << GPIO_ODR_OD10_Pos) /*!< 0x00000400 */ 3514 #define GPIO_ODR_OD10 GPIO_ODR_OD10_Msk 3515 #define GPIO_ODR_OD11_Pos (11U) 3516 #define GPIO_ODR_OD11_Msk (0x1UL << GPIO_ODR_OD11_Pos) /*!< 0x00000800 */ 3517 #define GPIO_ODR_OD11 GPIO_ODR_OD11_Msk 3518 #define GPIO_ODR_OD12_Pos (12U) 3519 #define GPIO_ODR_OD12_Msk (0x1UL << GPIO_ODR_OD12_Pos) /*!< 0x00001000 */ 3520 #define GPIO_ODR_OD12 GPIO_ODR_OD12_Msk 3521 #define GPIO_ODR_OD13_Pos (13U) 3522 #define GPIO_ODR_OD13_Msk (0x1UL << GPIO_ODR_OD13_Pos) /*!< 0x00002000 */ 3523 #define GPIO_ODR_OD13 GPIO_ODR_OD13_Msk 3524 #define GPIO_ODR_OD14_Pos (14U) 3525 #define GPIO_ODR_OD14_Msk (0x1UL << GPIO_ODR_OD14_Pos) /*!< 0x00004000 */ 3526 #define GPIO_ODR_OD14 GPIO_ODR_OD14_Msk 3527 #define GPIO_ODR_OD15_Pos (15U) 3528 #define GPIO_ODR_OD15_Msk (0x1UL << GPIO_ODR_OD15_Pos) /*!< 0x00008000 */ 3529 #define GPIO_ODR_OD15 GPIO_ODR_OD15_Msk 3530 3531 /****************** Bits definition for GPIO_BSRR register ******************/ 3532 #define GPIO_BSRR_BS0_Pos (0U) 3533 #define GPIO_BSRR_BS0_Msk (0x1UL << GPIO_BSRR_BS0_Pos) /*!< 0x00000001 */ 3534 #define GPIO_BSRR_BS0 GPIO_BSRR_BS0_Msk 3535 #define GPIO_BSRR_BS1_Pos (1U) 3536 #define GPIO_BSRR_BS1_Msk (0x1UL << GPIO_BSRR_BS1_Pos) /*!< 0x00000002 */ 3537 #define GPIO_BSRR_BS1 GPIO_BSRR_BS1_Msk 3538 #define GPIO_BSRR_BS2_Pos (2U) 3539 #define GPIO_BSRR_BS2_Msk (0x1UL << GPIO_BSRR_BS2_Pos) /*!< 0x00000004 */ 3540 #define GPIO_BSRR_BS2 GPIO_BSRR_BS2_Msk 3541 #define GPIO_BSRR_BS3_Pos (3U) 3542 #define GPIO_BSRR_BS3_Msk (0x1UL << GPIO_BSRR_BS3_Pos) /*!< 0x00000008 */ 3543 #define GPIO_BSRR_BS3 GPIO_BSRR_BS3_Msk 3544 #define GPIO_BSRR_BS4_Pos (4U) 3545 #define GPIO_BSRR_BS4_Msk (0x1UL << GPIO_BSRR_BS4_Pos) /*!< 0x00000010 */ 3546 #define GPIO_BSRR_BS4 GPIO_BSRR_BS4_Msk 3547 #define GPIO_BSRR_BS5_Pos (5U) 3548 #define GPIO_BSRR_BS5_Msk (0x1UL << GPIO_BSRR_BS5_Pos) /*!< 0x00000020 */ 3549 #define GPIO_BSRR_BS5 GPIO_BSRR_BS5_Msk 3550 #define GPIO_BSRR_BS6_Pos (6U) 3551 #define GPIO_BSRR_BS6_Msk (0x1UL << GPIO_BSRR_BS6_Pos) /*!< 0x00000040 */ 3552 #define GPIO_BSRR_BS6 GPIO_BSRR_BS6_Msk 3553 #define GPIO_BSRR_BS7_Pos (7U) 3554 #define GPIO_BSRR_BS7_Msk (0x1UL << GPIO_BSRR_BS7_Pos) /*!< 0x00000080 */ 3555 #define GPIO_BSRR_BS7 GPIO_BSRR_BS7_Msk 3556 #define GPIO_BSRR_BS8_Pos (8U) 3557 #define GPIO_BSRR_BS8_Msk (0x1UL << GPIO_BSRR_BS8_Pos) /*!< 0x00000100 */ 3558 #define GPIO_BSRR_BS8 GPIO_BSRR_BS8_Msk 3559 #define GPIO_BSRR_BS9_Pos (9U) 3560 #define GPIO_BSRR_BS9_Msk (0x1UL << GPIO_BSRR_BS9_Pos) /*!< 0x00000200 */ 3561 #define GPIO_BSRR_BS9 GPIO_BSRR_BS9_Msk 3562 #define GPIO_BSRR_BS10_Pos (10U) 3563 #define GPIO_BSRR_BS10_Msk (0x1UL << GPIO_BSRR_BS10_Pos) /*!< 0x00000400 */ 3564 #define GPIO_BSRR_BS10 GPIO_BSRR_BS10_Msk 3565 #define GPIO_BSRR_BS11_Pos (11U) 3566 #define GPIO_BSRR_BS11_Msk (0x1UL << GPIO_BSRR_BS11_Pos) /*!< 0x00000800 */ 3567 #define GPIO_BSRR_BS11 GPIO_BSRR_BS11_Msk 3568 #define GPIO_BSRR_BS12_Pos (12U) 3569 #define GPIO_BSRR_BS12_Msk (0x1UL << GPIO_BSRR_BS12_Pos) /*!< 0x00001000 */ 3570 #define GPIO_BSRR_BS12 GPIO_BSRR_BS12_Msk 3571 #define GPIO_BSRR_BS13_Pos (13U) 3572 #define GPIO_BSRR_BS13_Msk (0x1UL << GPIO_BSRR_BS13_Pos) /*!< 0x00002000 */ 3573 #define GPIO_BSRR_BS13 GPIO_BSRR_BS13_Msk 3574 #define GPIO_BSRR_BS14_Pos (14U) 3575 #define GPIO_BSRR_BS14_Msk (0x1UL << GPIO_BSRR_BS14_Pos) /*!< 0x00004000 */ 3576 #define GPIO_BSRR_BS14 GPIO_BSRR_BS14_Msk 3577 #define GPIO_BSRR_BS15_Pos (15U) 3578 #define GPIO_BSRR_BS15_Msk (0x1UL << GPIO_BSRR_BS15_Pos) /*!< 0x00008000 */ 3579 #define GPIO_BSRR_BS15 GPIO_BSRR_BS15_Msk 3580 #define GPIO_BSRR_BR0_Pos (16U) 3581 #define GPIO_BSRR_BR0_Msk (0x1UL << GPIO_BSRR_BR0_Pos) /*!< 0x00010000 */ 3582 #define GPIO_BSRR_BR0 GPIO_BSRR_BR0_Msk 3583 #define GPIO_BSRR_BR1_Pos (17U) 3584 #define GPIO_BSRR_BR1_Msk (0x1UL << GPIO_BSRR_BR1_Pos) /*!< 0x00020000 */ 3585 #define GPIO_BSRR_BR1 GPIO_BSRR_BR1_Msk 3586 #define GPIO_BSRR_BR2_Pos (18U) 3587 #define GPIO_BSRR_BR2_Msk (0x1UL << GPIO_BSRR_BR2_Pos) /*!< 0x00040000 */ 3588 #define GPIO_BSRR_BR2 GPIO_BSRR_BR2_Msk 3589 #define GPIO_BSRR_BR3_Pos (19U) 3590 #define GPIO_BSRR_BR3_Msk (0x1UL << GPIO_BSRR_BR3_Pos) /*!< 0x00080000 */ 3591 #define GPIO_BSRR_BR3 GPIO_BSRR_BR3_Msk 3592 #define GPIO_BSRR_BR4_Pos (20U) 3593 #define GPIO_BSRR_BR4_Msk (0x1UL << GPIO_BSRR_BR4_Pos) /*!< 0x00100000 */ 3594 #define GPIO_BSRR_BR4 GPIO_BSRR_BR4_Msk 3595 #define GPIO_BSRR_BR5_Pos (21U) 3596 #define GPIO_BSRR_BR5_Msk (0x1UL << GPIO_BSRR_BR5_Pos) /*!< 0x00200000 */ 3597 #define GPIO_BSRR_BR5 GPIO_BSRR_BR5_Msk 3598 #define GPIO_BSRR_BR6_Pos (22U) 3599 #define GPIO_BSRR_BR6_Msk (0x1UL << GPIO_BSRR_BR6_Pos) /*!< 0x00400000 */ 3600 #define GPIO_BSRR_BR6 GPIO_BSRR_BR6_Msk 3601 #define GPIO_BSRR_BR7_Pos (23U) 3602 #define GPIO_BSRR_BR7_Msk (0x1UL << GPIO_BSRR_BR7_Pos) /*!< 0x00800000 */ 3603 #define GPIO_BSRR_BR7 GPIO_BSRR_BR7_Msk 3604 #define GPIO_BSRR_BR8_Pos (24U) 3605 #define GPIO_BSRR_BR8_Msk (0x1UL << GPIO_BSRR_BR8_Pos) /*!< 0x01000000 */ 3606 #define GPIO_BSRR_BR8 GPIO_BSRR_BR8_Msk 3607 #define GPIO_BSRR_BR9_Pos (25U) 3608 #define GPIO_BSRR_BR9_Msk (0x1UL << GPIO_BSRR_BR9_Pos) /*!< 0x02000000 */ 3609 #define GPIO_BSRR_BR9 GPIO_BSRR_BR9_Msk 3610 #define GPIO_BSRR_BR10_Pos (26U) 3611 #define GPIO_BSRR_BR10_Msk (0x1UL << GPIO_BSRR_BR10_Pos) /*!< 0x04000000 */ 3612 #define GPIO_BSRR_BR10 GPIO_BSRR_BR10_Msk 3613 #define GPIO_BSRR_BR11_Pos (27U) 3614 #define GPIO_BSRR_BR11_Msk (0x1UL << GPIO_BSRR_BR11_Pos) /*!< 0x08000000 */ 3615 #define GPIO_BSRR_BR11 GPIO_BSRR_BR11_Msk 3616 #define GPIO_BSRR_BR12_Pos (28U) 3617 #define GPIO_BSRR_BR12_Msk (0x1UL << GPIO_BSRR_BR12_Pos) /*!< 0x10000000 */ 3618 #define GPIO_BSRR_BR12 GPIO_BSRR_BR12_Msk 3619 #define GPIO_BSRR_BR13_Pos (29U) 3620 #define GPIO_BSRR_BR13_Msk (0x1UL << GPIO_BSRR_BR13_Pos) /*!< 0x20000000 */ 3621 #define GPIO_BSRR_BR13 GPIO_BSRR_BR13_Msk 3622 #define GPIO_BSRR_BR14_Pos (30U) 3623 #define GPIO_BSRR_BR14_Msk (0x1UL << GPIO_BSRR_BR14_Pos) /*!< 0x40000000 */ 3624 #define GPIO_BSRR_BR14 GPIO_BSRR_BR14_Msk 3625 #define GPIO_BSRR_BR15_Pos (31U) 3626 #define GPIO_BSRR_BR15_Msk (0x1UL << GPIO_BSRR_BR15_Pos) /*!< 0x80000000 */ 3627 #define GPIO_BSRR_BR15 GPIO_BSRR_BR15_Msk 3628 3629 /****************** Bit definition for GPIO_LCKR register *********************/ 3630 #define GPIO_LCKR_LCK0_Pos (0U) 3631 #define GPIO_LCKR_LCK0_Msk (0x1UL << GPIO_LCKR_LCK0_Pos) /*!< 0x00000001 */ 3632 #define GPIO_LCKR_LCK0 GPIO_LCKR_LCK0_Msk 3633 #define GPIO_LCKR_LCK1_Pos (1U) 3634 #define GPIO_LCKR_LCK1_Msk (0x1UL << GPIO_LCKR_LCK1_Pos) /*!< 0x00000002 */ 3635 #define GPIO_LCKR_LCK1 GPIO_LCKR_LCK1_Msk 3636 #define GPIO_LCKR_LCK2_Pos (2U) 3637 #define GPIO_LCKR_LCK2_Msk (0x1UL << GPIO_LCKR_LCK2_Pos) /*!< 0x00000004 */ 3638 #define GPIO_LCKR_LCK2 GPIO_LCKR_LCK2_Msk 3639 #define GPIO_LCKR_LCK3_Pos (3U) 3640 #define GPIO_LCKR_LCK3_Msk (0x1UL << GPIO_LCKR_LCK3_Pos) /*!< 0x00000008 */ 3641 #define GPIO_LCKR_LCK3 GPIO_LCKR_LCK3_Msk 3642 #define GPIO_LCKR_LCK4_Pos (4U) 3643 #define GPIO_LCKR_LCK4_Msk (0x1UL << GPIO_LCKR_LCK4_Pos) /*!< 0x00000010 */ 3644 #define GPIO_LCKR_LCK4 GPIO_LCKR_LCK4_Msk 3645 #define GPIO_LCKR_LCK5_Pos (5U) 3646 #define GPIO_LCKR_LCK5_Msk (0x1UL << GPIO_LCKR_LCK5_Pos) /*!< 0x00000020 */ 3647 #define GPIO_LCKR_LCK5 GPIO_LCKR_LCK5_Msk 3648 #define GPIO_LCKR_LCK6_Pos (6U) 3649 #define GPIO_LCKR_LCK6_Msk (0x1UL << GPIO_LCKR_LCK6_Pos) /*!< 0x00000040 */ 3650 #define GPIO_LCKR_LCK6 GPIO_LCKR_LCK6_Msk 3651 #define GPIO_LCKR_LCK7_Pos (7U) 3652 #define GPIO_LCKR_LCK7_Msk (0x1UL << GPIO_LCKR_LCK7_Pos) /*!< 0x00000080 */ 3653 #define GPIO_LCKR_LCK7 GPIO_LCKR_LCK7_Msk 3654 #define GPIO_LCKR_LCK8_Pos (8U) 3655 #define GPIO_LCKR_LCK8_Msk (0x1UL << GPIO_LCKR_LCK8_Pos) /*!< 0x00000100 */ 3656 #define GPIO_LCKR_LCK8 GPIO_LCKR_LCK8_Msk 3657 #define GPIO_LCKR_LCK9_Pos (9U) 3658 #define GPIO_LCKR_LCK9_Msk (0x1UL << GPIO_LCKR_LCK9_Pos) /*!< 0x00000200 */ 3659 #define GPIO_LCKR_LCK9 GPIO_LCKR_LCK9_Msk 3660 #define GPIO_LCKR_LCK10_Pos (10U) 3661 #define GPIO_LCKR_LCK10_Msk (0x1UL << GPIO_LCKR_LCK10_Pos) /*!< 0x00000400 */ 3662 #define GPIO_LCKR_LCK10 GPIO_LCKR_LCK10_Msk 3663 #define GPIO_LCKR_LCK11_Pos (11U) 3664 #define GPIO_LCKR_LCK11_Msk (0x1UL << GPIO_LCKR_LCK11_Pos) /*!< 0x00000800 */ 3665 #define GPIO_LCKR_LCK11 GPIO_LCKR_LCK11_Msk 3666 #define GPIO_LCKR_LCK12_Pos (12U) 3667 #define GPIO_LCKR_LCK12_Msk (0x1UL << GPIO_LCKR_LCK12_Pos) /*!< 0x00001000 */ 3668 #define GPIO_LCKR_LCK12 GPIO_LCKR_LCK12_Msk 3669 #define GPIO_LCKR_LCK13_Pos (13U) 3670 #define GPIO_LCKR_LCK13_Msk (0x1UL << GPIO_LCKR_LCK13_Pos) /*!< 0x00002000 */ 3671 #define GPIO_LCKR_LCK13 GPIO_LCKR_LCK13_Msk 3672 #define GPIO_LCKR_LCK14_Pos (14U) 3673 #define GPIO_LCKR_LCK14_Msk (0x1UL << GPIO_LCKR_LCK14_Pos) /*!< 0x00004000 */ 3674 #define GPIO_LCKR_LCK14 GPIO_LCKR_LCK14_Msk 3675 #define GPIO_LCKR_LCK15_Pos (15U) 3676 #define GPIO_LCKR_LCK15_Msk (0x1UL << GPIO_LCKR_LCK15_Pos) /*!< 0x00008000 */ 3677 #define GPIO_LCKR_LCK15 GPIO_LCKR_LCK15_Msk 3678 #define GPIO_LCKR_LCKK_Pos (16U) 3679 #define GPIO_LCKR_LCKK_Msk (0x1UL << GPIO_LCKR_LCKK_Pos) /*!< 0x00010000 */ 3680 #define GPIO_LCKR_LCKK GPIO_LCKR_LCKK_Msk 3681 3682 /****************** Bit definition for GPIO_AFRL register *********************/ 3683 #define GPIO_AFRL_AFSEL0_Pos (0U) 3684 #define GPIO_AFRL_AFSEL0_Msk (0xFUL << GPIO_AFRL_AFSEL0_Pos) /*!< 0x0000000F */ 3685 #define GPIO_AFRL_AFSEL0 GPIO_AFRL_AFSEL0_Msk 3686 #define GPIO_AFRL_AFSEL0_0 (0x1UL << GPIO_AFRL_AFSEL0_Pos) /*!< 0x00000001 */ 3687 #define GPIO_AFRL_AFSEL0_1 (0x2UL << GPIO_AFRL_AFSEL0_Pos) /*!< 0x00000002 */ 3688 #define GPIO_AFRL_AFSEL0_2 (0x4UL << GPIO_AFRL_AFSEL0_Pos) /*!< 0x00000004 */ 3689 #define GPIO_AFRL_AFSEL0_3 (0x8UL << GPIO_AFRL_AFSEL0_Pos) /*!< 0x00000008 */ 3690 #define GPIO_AFRL_AFSEL1_Pos (4U) 3691 #define GPIO_AFRL_AFSEL1_Msk (0xFUL << GPIO_AFRL_AFSEL1_Pos) /*!< 0x000000F0 */ 3692 #define GPIO_AFRL_AFSEL1 GPIO_AFRL_AFSEL1_Msk 3693 #define GPIO_AFRL_AFSEL1_0 (0x1UL << GPIO_AFRL_AFSEL1_Pos) /*!< 0x00000010 */ 3694 #define GPIO_AFRL_AFSEL1_1 (0x2UL << GPIO_AFRL_AFSEL1_Pos) /*!< 0x00000020 */ 3695 #define GPIO_AFRL_AFSEL1_2 (0x4UL << GPIO_AFRL_AFSEL1_Pos) /*!< 0x00000040 */ 3696 #define GPIO_AFRL_AFSEL1_3 (0x8UL << GPIO_AFRL_AFSEL1_Pos) /*!< 0x00000080 */ 3697 #define GPIO_AFRL_AFSEL2_Pos (8U) 3698 #define GPIO_AFRL_AFSEL2_Msk (0xFUL << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000F00 */ 3699 #define GPIO_AFRL_AFSEL2 GPIO_AFRL_AFSEL2_Msk 3700 #define GPIO_AFRL_AFSEL2_0 (0x1UL << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000100 */ 3701 #define GPIO_AFRL_AFSEL2_1 (0x2UL << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000200 */ 3702 #define GPIO_AFRL_AFSEL2_2 (0x4UL << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000400 */ 3703 #define GPIO_AFRL_AFSEL2_3 (0x8UL << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000800 */ 3704 #define GPIO_AFRL_AFSEL3_Pos (12U) 3705 #define GPIO_AFRL_AFSEL3_Msk (0xFUL << GPIO_AFRL_AFSEL3_Pos) /*!< 0x0000F000 */ 3706 #define GPIO_AFRL_AFSEL3 GPIO_AFRL_AFSEL3_Msk 3707 #define GPIO_AFRL_AFSEL3_0 (0x1UL << GPIO_AFRL_AFSEL3_Pos) /*!< 0x00001000 */ 3708 #define GPIO_AFRL_AFSEL3_1 (0x2UL << GPIO_AFRL_AFSEL3_Pos) /*!< 0x00002000 */ 3709 #define GPIO_AFRL_AFSEL3_2 (0x4UL << GPIO_AFRL_AFSEL3_Pos) /*!< 0x00004000 */ 3710 #define GPIO_AFRL_AFSEL3_3 (0x8UL << GPIO_AFRL_AFSEL3_Pos) /*!< 0x00008000 */ 3711 #define GPIO_AFRL_AFSEL4_Pos (16U) 3712 #define GPIO_AFRL_AFSEL4_Msk (0xFUL << GPIO_AFRL_AFSEL4_Pos) /*!< 0x000F0000 */ 3713 #define GPIO_AFRL_AFSEL4 GPIO_AFRL_AFSEL4_Msk 3714 #define GPIO_AFRL_AFSEL4_0 (0x1UL << GPIO_AFRL_AFSEL4_Pos) /*!< 0x00010000 */ 3715 #define GPIO_AFRL_AFSEL4_1 (0x2UL << GPIO_AFRL_AFSEL4_Pos) /*!< 0x00020000 */ 3716 #define GPIO_AFRL_AFSEL4_2 (0x4UL << GPIO_AFRL_AFSEL4_Pos) /*!< 0x00040000 */ 3717 #define GPIO_AFRL_AFSEL4_3 (0x8UL << GPIO_AFRL_AFSEL4_Pos) /*!< 0x00080000 */ 3718 #define GPIO_AFRL_AFSEL5_Pos (20U) 3719 #define GPIO_AFRL_AFSEL5_Msk (0xFUL << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00F00000 */ 3720 #define GPIO_AFRL_AFSEL5 GPIO_AFRL_AFSEL5_Msk 3721 #define GPIO_AFRL_AFSEL5_0 (0x1UL << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00100000 */ 3722 #define GPIO_AFRL_AFSEL5_1 (0x2UL << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00200000 */ 3723 #define GPIO_AFRL_AFSEL5_2 (0x4UL << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00400000 */ 3724 #define GPIO_AFRL_AFSEL5_3 (0x8UL << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00800000 */ 3725 #define GPIO_AFRL_AFSEL6_Pos (24U) 3726 #define GPIO_AFRL_AFSEL6_Msk (0xFUL << GPIO_AFRL_AFSEL6_Pos) /*!< 0x0F000000 */ 3727 #define GPIO_AFRL_AFSEL6 GPIO_AFRL_AFSEL6_Msk 3728 #define GPIO_AFRL_AFSEL6_0 (0x1UL << GPIO_AFRL_AFSEL6_Pos) /*!< 0x01000000 */ 3729 #define GPIO_AFRL_AFSEL6_1 (0x2UL << GPIO_AFRL_AFSEL6_Pos) /*!< 0x02000000 */ 3730 #define GPIO_AFRL_AFSEL6_2 (0x4UL << GPIO_AFRL_AFSEL6_Pos) /*!< 0x04000000 */ 3731 #define GPIO_AFRL_AFSEL6_3 (0x8UL << GPIO_AFRL_AFSEL6_Pos) /*!< 0x08000000 */ 3732 #define GPIO_AFRL_AFSEL7_Pos (28U) 3733 #define GPIO_AFRL_AFSEL7_Msk (0xFUL << GPIO_AFRL_AFSEL7_Pos) /*!< 0xF0000000 */ 3734 #define GPIO_AFRL_AFSEL7 GPIO_AFRL_AFSEL7_Msk 3735 #define GPIO_AFRL_AFSEL7_0 (0x1UL << GPIO_AFRL_AFSEL7_Pos) /*!< 0x10000000 */ 3736 #define GPIO_AFRL_AFSEL7_1 (0x2UL << GPIO_AFRL_AFSEL7_Pos) /*!< 0x20000000 */ 3737 #define GPIO_AFRL_AFSEL7_2 (0x4UL << GPIO_AFRL_AFSEL7_Pos) /*!< 0x40000000 */ 3738 #define GPIO_AFRL_AFSEL7_3 (0x8UL << GPIO_AFRL_AFSEL7_Pos) /*!< 0x80000000 */ 3739 3740 /****************** Bit definition for GPIO_AFRH register *********************/ 3741 #define GPIO_AFRH_AFSEL8_Pos (0U) 3742 #define GPIO_AFRH_AFSEL8_Msk (0xFUL << GPIO_AFRH_AFSEL8_Pos) /*!< 0x0000000F */ 3743 #define GPIO_AFRH_AFSEL8 GPIO_AFRH_AFSEL8_Msk 3744 #define GPIO_AFRH_AFSEL8_0 (0x1UL << GPIO_AFRH_AFSEL8_Pos) /*!< 0x00000001 */ 3745 #define GPIO_AFRH_AFSEL8_1 (0x2UL << GPIO_AFRH_AFSEL8_Pos) /*!< 0x00000002 */ 3746 #define GPIO_AFRH_AFSEL8_2 (0x4UL << GPIO_AFRH_AFSEL8_Pos) /*!< 0x00000004 */ 3747 #define GPIO_AFRH_AFSEL8_3 (0x8UL << GPIO_AFRH_AFSEL8_Pos) /*!< 0x00000008 */ 3748 #define GPIO_AFRH_AFSEL9_Pos (4U) 3749 #define GPIO_AFRH_AFSEL9_Msk (0xFUL << GPIO_AFRH_AFSEL9_Pos) /*!< 0x000000F0 */ 3750 #define GPIO_AFRH_AFSEL9 GPIO_AFRH_AFSEL9_Msk 3751 #define GPIO_AFRH_AFSEL9_0 (0x1UL << GPIO_AFRH_AFSEL9_Pos) /*!< 0x00000010 */ 3752 #define GPIO_AFRH_AFSEL9_1 (0x2UL << GPIO_AFRH_AFSEL9_Pos) /*!< 0x00000020 */ 3753 #define GPIO_AFRH_AFSEL9_2 (0x4UL << GPIO_AFRH_AFSEL9_Pos) /*!< 0x00000040 */ 3754 #define GPIO_AFRH_AFSEL9_3 (0x8UL << GPIO_AFRH_AFSEL9_Pos) /*!< 0x00000080 */ 3755 #define GPIO_AFRH_AFSEL10_Pos (8U) 3756 #define GPIO_AFRH_AFSEL10_Msk (0xFUL << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000F00 */ 3757 #define GPIO_AFRH_AFSEL10 GPIO_AFRH_AFSEL10_Msk 3758 #define GPIO_AFRH_AFSEL10_0 (0x1UL << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000100 */ 3759 #define GPIO_AFRH_AFSEL10_1 (0x2UL << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000200 */ 3760 #define GPIO_AFRH_AFSEL10_2 (0x4UL << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000400 */ 3761 #define GPIO_AFRH_AFSEL10_3 (0x8UL << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000800 */ 3762 #define GPIO_AFRH_AFSEL11_Pos (12U) 3763 #define GPIO_AFRH_AFSEL11_Msk (0xFUL << GPIO_AFRH_AFSEL11_Pos) /*!< 0x0000F000 */ 3764 #define GPIO_AFRH_AFSEL11 GPIO_AFRH_AFSEL11_Msk 3765 #define GPIO_AFRH_AFSEL11_0 (0x1UL << GPIO_AFRH_AFSEL11_Pos) /*!< 0x00001000 */ 3766 #define GPIO_AFRH_AFSEL11_1 (0x2UL << GPIO_AFRH_AFSEL11_Pos) /*!< 0x00002000 */ 3767 #define GPIO_AFRH_AFSEL11_2 (0x4UL << GPIO_AFRH_AFSEL11_Pos) /*!< 0x00004000 */ 3768 #define GPIO_AFRH_AFSEL11_3 (0x8UL << GPIO_AFRH_AFSEL11_Pos) /*!< 0x00008000 */ 3769 #define GPIO_AFRH_AFSEL12_Pos (16U) 3770 #define GPIO_AFRH_AFSEL12_Msk (0xFUL << GPIO_AFRH_AFSEL12_Pos) /*!< 0x000F0000 */ 3771 #define GPIO_AFRH_AFSEL12 GPIO_AFRH_AFSEL12_Msk 3772 #define GPIO_AFRH_AFSEL12_0 (0x1UL << GPIO_AFRH_AFSEL12_Pos) /*!< 0x00010000 */ 3773 #define GPIO_AFRH_AFSEL12_1 (0x2UL << GPIO_AFRH_AFSEL12_Pos) /*!< 0x00020000 */ 3774 #define GPIO_AFRH_AFSEL12_2 (0x4UL << GPIO_AFRH_AFSEL12_Pos) /*!< 0x00040000 */ 3775 #define GPIO_AFRH_AFSEL12_3 (0x8UL << GPIO_AFRH_AFSEL12_Pos) /*!< 0x00080000 */ 3776 #define GPIO_AFRH_AFSEL13_Pos (20U) 3777 #define GPIO_AFRH_AFSEL13_Msk (0xFUL << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00F00000 */ 3778 #define GPIO_AFRH_AFSEL13 GPIO_AFRH_AFSEL13_Msk 3779 #define GPIO_AFRH_AFSEL13_0 (0x1UL << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00100000 */ 3780 #define GPIO_AFRH_AFSEL13_1 (0x2UL << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00200000 */ 3781 #define GPIO_AFRH_AFSEL13_2 (0x4UL << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00400000 */ 3782 #define GPIO_AFRH_AFSEL13_3 (0x8UL << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00800000 */ 3783 #define GPIO_AFRH_AFSEL14_Pos (24U) 3784 #define GPIO_AFRH_AFSEL14_Msk (0xFUL << GPIO_AFRH_AFSEL14_Pos) /*!< 0x0F000000 */ 3785 #define GPIO_AFRH_AFSEL14 GPIO_AFRH_AFSEL14_Msk 3786 #define GPIO_AFRH_AFSEL14_0 (0x1UL << GPIO_AFRH_AFSEL14_Pos) /*!< 0x01000000 */ 3787 #define GPIO_AFRH_AFSEL14_1 (0x2UL << GPIO_AFRH_AFSEL14_Pos) /*!< 0x02000000 */ 3788 #define GPIO_AFRH_AFSEL14_2 (0x4UL << GPIO_AFRH_AFSEL14_Pos) /*!< 0x04000000 */ 3789 #define GPIO_AFRH_AFSEL14_3 (0x8UL << GPIO_AFRH_AFSEL14_Pos) /*!< 0x08000000 */ 3790 #define GPIO_AFRH_AFSEL15_Pos (28U) 3791 #define GPIO_AFRH_AFSEL15_Msk (0xFUL << GPIO_AFRH_AFSEL15_Pos) /*!< 0xF0000000 */ 3792 #define GPIO_AFRH_AFSEL15 GPIO_AFRH_AFSEL15_Msk 3793 #define GPIO_AFRH_AFSEL15_0 (0x1UL << GPIO_AFRH_AFSEL15_Pos) /*!< 0x10000000 */ 3794 #define GPIO_AFRH_AFSEL15_1 (0x2UL << GPIO_AFRH_AFSEL15_Pos) /*!< 0x20000000 */ 3795 #define GPIO_AFRH_AFSEL15_2 (0x4UL << GPIO_AFRH_AFSEL15_Pos) /*!< 0x40000000 */ 3796 #define GPIO_AFRH_AFSEL15_3 (0x8UL << GPIO_AFRH_AFSEL15_Pos) /*!< 0x80000000 */ 3797 3798 /****************** Bits definition for GPIO_BRR register ******************/ 3799 #define GPIO_BRR_BR0_Pos (0U) 3800 #define GPIO_BRR_BR0_Msk (0x1UL << GPIO_BRR_BR0_Pos) /*!< 0x00000001 */ 3801 #define GPIO_BRR_BR0 GPIO_BRR_BR0_Msk 3802 #define GPIO_BRR_BR1_Pos (1U) 3803 #define GPIO_BRR_BR1_Msk (0x1UL << GPIO_BRR_BR1_Pos) /*!< 0x00000002 */ 3804 #define GPIO_BRR_BR1 GPIO_BRR_BR1_Msk 3805 #define GPIO_BRR_BR2_Pos (2U) 3806 #define GPIO_BRR_BR2_Msk (0x1UL << GPIO_BRR_BR2_Pos) /*!< 0x00000004 */ 3807 #define GPIO_BRR_BR2 GPIO_BRR_BR2_Msk 3808 #define GPIO_BRR_BR3_Pos (3U) 3809 #define GPIO_BRR_BR3_Msk (0x1UL << GPIO_BRR_BR3_Pos) /*!< 0x00000008 */ 3810 #define GPIO_BRR_BR3 GPIO_BRR_BR3_Msk 3811 #define GPIO_BRR_BR4_Pos (4U) 3812 #define GPIO_BRR_BR4_Msk (0x1UL << GPIO_BRR_BR4_Pos) /*!< 0x00000010 */ 3813 #define GPIO_BRR_BR4 GPIO_BRR_BR4_Msk 3814 #define GPIO_BRR_BR5_Pos (5U) 3815 #define GPIO_BRR_BR5_Msk (0x1UL << GPIO_BRR_BR5_Pos) /*!< 0x00000020 */ 3816 #define GPIO_BRR_BR5 GPIO_BRR_BR5_Msk 3817 #define GPIO_BRR_BR6_Pos (6U) 3818 #define GPIO_BRR_BR6_Msk (0x1UL << GPIO_BRR_BR6_Pos) /*!< 0x00000040 */ 3819 #define GPIO_BRR_BR6 GPIO_BRR_BR6_Msk 3820 #define GPIO_BRR_BR7_Pos (7U) 3821 #define GPIO_BRR_BR7_Msk (0x1UL << GPIO_BRR_BR7_Pos) /*!< 0x00000080 */ 3822 #define GPIO_BRR_BR7 GPIO_BRR_BR7_Msk 3823 #define GPIO_BRR_BR8_Pos (8U) 3824 #define GPIO_BRR_BR8_Msk (0x1UL << GPIO_BRR_BR8_Pos) /*!< 0x00000100 */ 3825 #define GPIO_BRR_BR8 GPIO_BRR_BR8_Msk 3826 #define GPIO_BRR_BR9_Pos (9U) 3827 #define GPIO_BRR_BR9_Msk (0x1UL << GPIO_BRR_BR9_Pos) /*!< 0x00000200 */ 3828 #define GPIO_BRR_BR9 GPIO_BRR_BR9_Msk 3829 #define GPIO_BRR_BR10_Pos (10U) 3830 #define GPIO_BRR_BR10_Msk (0x1UL << GPIO_BRR_BR10_Pos) /*!< 0x00000400 */ 3831 #define GPIO_BRR_BR10 GPIO_BRR_BR10_Msk 3832 #define GPIO_BRR_BR11_Pos (11U) 3833 #define GPIO_BRR_BR11_Msk (0x1UL << GPIO_BRR_BR11_Pos) /*!< 0x00000800 */ 3834 #define GPIO_BRR_BR11 GPIO_BRR_BR11_Msk 3835 #define GPIO_BRR_BR12_Pos (12U) 3836 #define GPIO_BRR_BR12_Msk (0x1UL << GPIO_BRR_BR12_Pos) /*!< 0x00001000 */ 3837 #define GPIO_BRR_BR12 GPIO_BRR_BR12_Msk 3838 #define GPIO_BRR_BR13_Pos (13U) 3839 #define GPIO_BRR_BR13_Msk (0x1UL << GPIO_BRR_BR13_Pos) /*!< 0x00002000 */ 3840 #define GPIO_BRR_BR13 GPIO_BRR_BR13_Msk 3841 #define GPIO_BRR_BR14_Pos (14U) 3842 #define GPIO_BRR_BR14_Msk (0x1UL << GPIO_BRR_BR14_Pos) /*!< 0x00004000 */ 3843 #define GPIO_BRR_BR14 GPIO_BRR_BR14_Msk 3844 #define GPIO_BRR_BR15_Pos (15U) 3845 #define GPIO_BRR_BR15_Msk (0x1UL << GPIO_BRR_BR15_Pos) /*!< 0x00008000 */ 3846 #define GPIO_BRR_BR15 GPIO_BRR_BR15_Msk 3847 3848 3849 /******************************************************************************/ 3850 /* */ 3851 /* HASH */ 3852 /* */ 3853 /******************************************************************************/ 3854 /****************** Bits definition for HASH_CR register ********************/ 3855 #define HASH_CR_INIT_Pos (2U) 3856 #define HASH_CR_INIT_Msk (0x1UL << HASH_CR_INIT_Pos) /*!< 0x00000004 */ 3857 #define HASH_CR_INIT HASH_CR_INIT_Msk 3858 #define HASH_CR_DMAE_Pos (3U) 3859 #define HASH_CR_DMAE_Msk (0x1UL << HASH_CR_DMAE_Pos) /*!< 0x00000008 */ 3860 #define HASH_CR_DMAE HASH_CR_DMAE_Msk 3861 #define HASH_CR_DATATYPE_Pos (4U) 3862 #define HASH_CR_DATATYPE_Msk (0x3UL << HASH_CR_DATATYPE_Pos) /*!< 0x00000030 */ 3863 #define HASH_CR_DATATYPE HASH_CR_DATATYPE_Msk 3864 #define HASH_CR_DATATYPE_0 (0x1UL << HASH_CR_DATATYPE_Pos) /*!< 0x00000010 */ 3865 #define HASH_CR_DATATYPE_1 (0x2UL << HASH_CR_DATATYPE_Pos) /*!< 0x00000020 */ 3866 #define HASH_CR_MODE_Pos (6U) 3867 #define HASH_CR_MODE_Msk (0x1UL << HASH_CR_MODE_Pos) /*!< 0x00000040 */ 3868 #define HASH_CR_MODE HASH_CR_MODE_Msk 3869 #define HASH_CR_NBW_Pos (8U) 3870 #define HASH_CR_NBW_Msk (0xFUL << HASH_CR_NBW_Pos) /*!< 0x00000F00 */ 3871 #define HASH_CR_NBW HASH_CR_NBW_Msk 3872 #define HASH_CR_NBW_0 (0x1UL << HASH_CR_NBW_Pos) /*!< 0x00000100 */ 3873 #define HASH_CR_NBW_1 (0x2UL << HASH_CR_NBW_Pos) /*!< 0x00000200 */ 3874 #define HASH_CR_NBW_2 (0x4UL << HASH_CR_NBW_Pos) /*!< 0x00000400 */ 3875 #define HASH_CR_NBW_3 (0x8UL << HASH_CR_NBW_Pos) /*!< 0x00000800 */ 3876 #define HASH_CR_DINNE_Pos (12U) 3877 #define HASH_CR_DINNE_Msk (0x1UL << HASH_CR_DINNE_Pos) /*!< 0x00001000 */ 3878 #define HASH_CR_DINNE HASH_CR_DINNE_Msk 3879 #define HASH_CR_MDMAT_Pos (13U) 3880 #define HASH_CR_MDMAT_Msk (0x1UL << HASH_CR_MDMAT_Pos) /*!< 0x00002000 */ 3881 #define HASH_CR_MDMAT HASH_CR_MDMAT_Msk 3882 #define HASH_CR_LKEY_Pos (16U) 3883 #define HASH_CR_LKEY_Msk (0x1UL << HASH_CR_LKEY_Pos) /*!< 0x00010000 */ 3884 #define HASH_CR_LKEY HASH_CR_LKEY_Msk 3885 #define HASH_CR_ALGO_Pos (17U) 3886 #define HASH_CR_ALGO_Msk (0x3UL << HASH_CR_ALGO_Pos) /*!< 0x00040080 */ 3887 #define HASH_CR_ALGO HASH_CR_ALGO_Msk 3888 #define HASH_CR_ALGO_0 (0x1UL << HASH_CR_ALGO_Pos) /*!< 0x00000080 */ 3889 #define HASH_CR_ALGO_1 (0x2UL << HASH_CR_ALGO_Pos) /*!< 0x00040000 */ 3890 3891 /****************** Bits definition for HASH_STR register *******************/ 3892 #define HASH_STR_NBLW_Pos (0U) 3893 #define HASH_STR_NBLW_Msk (0x1FUL << HASH_STR_NBLW_Pos) /*!< 0x0000001F */ 3894 #define HASH_STR_NBLW HASH_STR_NBLW_Msk 3895 #define HASH_STR_NBLW_0 (0x01UL << HASH_STR_NBLW_Pos) /*!< 0x00000001 */ 3896 #define HASH_STR_NBLW_1 (0x02UL << HASH_STR_NBLW_Pos) /*!< 0x00000002 */ 3897 #define HASH_STR_NBLW_2 (0x04UL << HASH_STR_NBLW_Pos) /*!< 0x00000004 */ 3898 #define HASH_STR_NBLW_3 (0x08UL << HASH_STR_NBLW_Pos) /*!< 0x00000008 */ 3899 #define HASH_STR_NBLW_4 (0x10UL << HASH_STR_NBLW_Pos) /*!< 0x00000010 */ 3900 #define HASH_STR_DCAL_Pos (8U) 3901 #define HASH_STR_DCAL_Msk (0x1UL << HASH_STR_DCAL_Pos) /*!< 0x00000100 */ 3902 #define HASH_STR_DCAL HASH_STR_DCAL_Msk 3903 3904 /****************** Bits definition for HASH_IMR register *******************/ 3905 #define HASH_IMR_DINIE_Pos (0U) 3906 #define HASH_IMR_DINIE_Msk (0x1UL << HASH_IMR_DINIE_Pos) /*!< 0x00000001 */ 3907 #define HASH_IMR_DINIE HASH_IMR_DINIE_Msk 3908 #define HASH_IMR_DCIE_Pos (1U) 3909 #define HASH_IMR_DCIE_Msk (0x1UL << HASH_IMR_DCIE_Pos) /*!< 0x00000002 */ 3910 #define HASH_IMR_DCIE HASH_IMR_DCIE_Msk 3911 3912 /****************** Bits definition for HASH_SR register ********************/ 3913 #define HASH_SR_DINIS_Pos (0U) 3914 #define HASH_SR_DINIS_Msk (0x1UL << HASH_SR_DINIS_Pos) /*!< 0x00000001 */ 3915 #define HASH_SR_DINIS HASH_SR_DINIS_Msk 3916 #define HASH_SR_DCIS_Pos (1U) 3917 #define HASH_SR_DCIS_Msk (0x1UL << HASH_SR_DCIS_Pos) /*!< 0x00000002 */ 3918 #define HASH_SR_DCIS HASH_SR_DCIS_Msk 3919 #define HASH_SR_DMAS_Pos (2U) 3920 #define HASH_SR_DMAS_Msk (0x1UL << HASH_SR_DMAS_Pos) /*!< 0x00000004 */ 3921 #define HASH_SR_DMAS HASH_SR_DMAS_Msk 3922 #define HASH_SR_BUSY_Pos (3U) 3923 #define HASH_SR_BUSY_Msk (0x1UL << HASH_SR_BUSY_Pos) /*!< 0x00000008 */ 3924 #define HASH_SR_BUSY HASH_SR_BUSY_Msk 3925 #define HASH_SR_NBWE_Pos (16U) 3926 #define HASH_SR_NBWE_Msk (0xFUL << HASH_SR_NBWE_Pos) /*!< 0x000F0000 */ 3927 #define HASH_SR_NBWE HASH_SR_NBWE_Msk 3928 #define HASH_SR_NBWE_0 (0x01UL << HASH_SR_NBWE_Pos) /*!< 0x00010000 */ 3929 #define HASH_SR_NBWE_1 (0x02UL << HASH_SR_NBWE_Pos) /*!< 0x00020000 */ 3930 #define HASH_SR_NBWE_2 (0x04UL << HASH_SR_NBWE_Pos) /*!< 0x00040000 */ 3931 #define HASH_SR_NBWE_3 (0x08UL << HASH_SR_NBWE_Pos) /*!< 0x00080000 */ 3932 #define HASH_SR_DINNE_Pos (15U) 3933 #define HASH_SR_DINNE_Msk (0x1UL << HASH_SR_DINNE_Pos) /*!< 0x00008000 */ 3934 #define HASH_SR_DINNE HASH_SR_DINNE_Msk 3935 #define HASH_SR_NBWP_Pos (9U) 3936 #define HASH_SR_NBWP_Msk (0xFUL << HASH_SR_NBWP_Pos) /*!< 0x000F0000 */ 3937 #define HASH_SR_NBWP HASH_SR_NBWP_Msk 3938 #define HASH_SR_NBWP_0 (0x01UL << HASH_SR_NBWP_Pos) /*!< 0x000O0200 */ 3939 #define HASH_SR_NBWP_1 (0x02UL << HASH_SR_NBWP_Pos) /*!< 0x00000400 */ 3940 #define HASH_SR_NBWP_2 (0x04UL << HASH_SR_NBWP_Pos) /*!< 0x00000800 */ 3941 #define HASH_SR_NBWP_3 (0x08UL << HASH_SR_NBWP_Pos) /*!< 0x00001000 */ 3942 3943 3944 /******************************************************************************/ 3945 /* */ 3946 /* HSEM HW Semaphore */ 3947 /* */ 3948 /******************************************************************************/ 3949 /******************** Bit definition for HSEM_R register ********************/ 3950 #define HSEM_R_PROCID_Pos (0U) 3951 #define HSEM_R_PROCID_Msk (0xFFUL << HSEM_R_PROCID_Pos) /*!< 0x000000FF */ 3952 #define HSEM_R_PROCID HSEM_R_PROCID_Msk /*!<Semaphore ProcessID */ 3953 #define HSEM_R_LOCKID_Pos (8U) 3954 #define HSEM_R_LOCKID_Msk (0xFUL << HSEM_R_LOCKID_Pos) /*!< 0x00000F00 */ 3955 #define HSEM_R_LOCKID HSEM_R_LOCKID_Msk /*!<Semaphore LockID. */ 3956 #define HSEM_R_LOCK_Pos (31U) 3957 #define HSEM_R_LOCK_Msk (0x1UL << HSEM_R_LOCK_Pos) /*!< 0x80000000 */ 3958 #define HSEM_R_LOCK HSEM_R_LOCK_Msk /*!<Lock indication. */ 3959 3960 /******************** Bit definition for HSEM_RLR register ******************/ 3961 #define HSEM_RLR_PROCID_Pos (0U) 3962 #define HSEM_RLR_PROCID_Msk (0xFFUL << HSEM_RLR_PROCID_Pos) /*!< 0x000000FF */ 3963 #define HSEM_RLR_PROCID HSEM_RLR_PROCID_Msk /*!<Semaphore ProcessID */ 3964 #define HSEM_RLR_LOCKID_Pos (8U) 3965 #define HSEM_RLR_LOCKID_Msk (0xFUL << HSEM_RLR_COREID_Pos) /*!< 0x00000F00 */ 3966 #define HSEM_RLR_LOCKID HSEM_RLR_COREID_Msk /*!<Semaphore CoreID. */ 3967 #define HSEM_RLR_LOCK_Pos (31U) 3968 #define HSEM_RLR_LOCK_Msk (0x1UL << HSEM_RLR_LOCK_Pos) /*!< 0x80000000 */ 3969 #define HSEM_RLR_LOCK HSEM_RLR_LOCK_Msk /*!<Lock indication. */ 3970 3971 /******************** Bit definition for HSEM_IER register ****************/ 3972 #define HSEM_IER_ISE0_Pos (0U) 3973 #define HSEM_IER_ISE0_Msk (0x1UL << HSEM_IER_ISE0_Pos) /*!< 0x00000001 */ 3974 #define HSEM_IER_ISE0 HSEM_IER_ISE0_Msk /*!<semaphore 0 interrupt enable bit. */ 3975 #define HSEM_IER_ISE1_Pos (1U) 3976 #define HSEM_IER_ISE1_Msk (0x1UL << HSEM_IER_ISE1_Pos) /*!< 0x00000002 */ 3977 #define HSEM_IER_ISE1 HSEM_IER_ISE1_Msk /*!<semaphore 1 interrupt enable bit. */ 3978 #define HSEM_IER_ISE2_Pos (2U) 3979 #define HSEM_IER_ISE2_Msk (0x1UL << HSEM_IER_ISE2_Pos) /*!< 0x00000004 */ 3980 #define HSEM_IER_ISE2 HSEM_IER_ISE2_Msk /*!<semaphore 2 interrupt enable bit. */ 3981 #define HSEM_IER_ISE3_Pos (3U) 3982 #define HSEM_IER_ISE3_Msk (0x1UL << HSEM_IER_ISE3_Pos) /*!< 0x00000008 */ 3983 #define HSEM_IER_ISE3 HSEM_IER_ISE3_Msk /*!<semaphore 3 interrupt enable bit. */ 3984 #define HSEM_IER_ISE4_Pos (4U) 3985 #define HSEM_IER_ISE4_Msk (0x1UL << HSEM_IER_ISE4_Pos) /*!< 0x00000010 */ 3986 #define HSEM_IER_ISE4 HSEM_IER_ISE4_Msk /*!<semaphore 4 interrupt enable bit. */ 3987 #define HSEM_IER_ISE5_Pos (5U) 3988 #define HSEM_IER_ISE5_Msk (0x1UL << HSEM_IER_ISE5_Pos) /*!< 0x00000020 */ 3989 #define HSEM_IER_ISE5 HSEM_IER_ISE5_Msk /*!<semaphore 5 interrupt enable bit. */ 3990 #define HSEM_IER_ISE6_Pos (6U) 3991 #define HSEM_IER_ISE6_Msk (0x1UL << HSEM_IER_ISE6_Pos) /*!< 0x00000040 */ 3992 #define HSEM_IER_ISE6 HSEM_IER_ISE6_Msk /*!<semaphore 6 interrupt enable bit. */ 3993 #define HSEM_IER_ISE7_Pos (7U) 3994 #define HSEM_IER_ISE7_Msk (0x1UL << HSEM_IER_ISE7_Pos) /*!< 0x00000080 */ 3995 #define HSEM_IER_ISE7 HSEM_IER_ISE7_Msk /*!<semaphore 7 interrupt enable bit. */ 3996 #define HSEM_IER_ISE8_Pos (8U) 3997 #define HSEM_IER_ISE8_Msk (0x1UL << HSEM_IER_ISE8_Pos) /*!< 0x00000100 */ 3998 #define HSEM_IER_ISE8 HSEM_IER_ISE8_Msk /*!<semaphore 8 interrupt enable bit. */ 3999 #define HSEM_IER_ISE9_Pos (9U) 4000 #define HSEM_IER_ISE9_Msk (0x1UL << HSEM_IER_ISE9_Pos) /*!< 0x00000200 */ 4001 #define HSEM_IER_ISE9 HSEM_IER_ISE9_Msk /*!<semaphore 9 interrupt enable bit. */ 4002 #define HSEM_IER_ISE10_Pos (10U) 4003 #define HSEM_IER_ISE10_Msk (0x1UL << HSEM_IER_ISE10_Pos) /*!< 0x00000400 */ 4004 #define HSEM_IER_ISE10 HSEM_IER_ISE10_Msk /*!<semaphore 10 interrupt enable bit. */ 4005 #define HSEM_IER_ISE11_Pos (11U) 4006 #define HSEM_IER_ISE11_Msk (0x1UL << HSEM_IER_ISE11_Pos) /*!< 0x00000800 */ 4007 #define HSEM_IER_ISE11 HSEM_IER_ISE11_Msk /*!<semaphore 11 interrupt enable bit. */ 4008 #define HSEM_IER_ISE12_Pos (12U) 4009 #define HSEM_IER_ISE12_Msk (0x1UL << HSEM_IER_ISE12_Pos) /*!< 0x00001000 */ 4010 #define HSEM_IER_ISE12 HSEM_IER_ISE12_Msk /*!<semaphore 12 interrupt enable bit. */ 4011 #define HSEM_IER_ISE13_Pos (13U) 4012 #define HSEM_IER_ISE13_Msk (0x1UL << HSEM_IER_ISE13_Pos) /*!< 0x00002000 */ 4013 #define HSEM_IER_ISE13 HSEM_IER_ISE13_Msk /*!<semaphore 13 interrupt enable bit. */ 4014 #define HSEM_IER_ISE14_Pos (14U) 4015 #define HSEM_IER_ISE14_Msk (0x1UL << HSEM_IER_ISE14_Pos) /*!< 0x00004000 */ 4016 #define HSEM_IER_ISE14 HSEM_IER_ISE14_Msk /*!<semaphore 14 interrupt enable bit. */ 4017 #define HSEM_IER_ISE15_Pos (15U) 4018 #define HSEM_IER_ISE15_Msk (0x1UL << HSEM_IER_ISE15_Pos) /*!< 0x00008000 */ 4019 #define HSEM_IER_ISE15 HSEM_IER_ISE15_Msk /*!<semaphore 15 interrupt enable bit. */ 4020 4021 /******************** Bit definition for HSEM_ICR register *****************/ 4022 #define HSEM_ICR_ISC0_Pos (0U) 4023 #define HSEM_ICR_ISC0_Msk (0x1UL << HSEM_ICR_ISC0_Pos) /*!< 0x00000001 */ 4024 #define HSEM_ICR_ISC0 HSEM_ICR_ISC0_Msk /*!<semaphore 0 interrupt clear bit. */ 4025 #define HSEM_ICR_ISC1_Pos (1U) 4026 #define HSEM_ICR_ISC1_Msk (0x1UL << HSEM_ICR_ISC1_Pos) /*!< 0x00000002 */ 4027 #define HSEM_ICR_ISC1 HSEM_ICR_ISC1_Msk /*!<semaphore 1 interrupt clear bit. */ 4028 #define HSEM_ICR_ISC2_Pos (2U) 4029 #define HSEM_ICR_ISC2_Msk (0x1UL << HSEM_ICR_ISC2_Pos) /*!< 0x00000004 */ 4030 #define HSEM_ICR_ISC2 HSEM_ICR_ISC2_Msk /*!<semaphore 2 interrupt clear bit. */ 4031 #define HSEM_ICR_ISC3_Pos (3U) 4032 #define HSEM_ICR_ISC3_Msk (0x1UL << HSEM_ICR_ISC3_Pos) /*!< 0x00000008 */ 4033 #define HSEM_ICR_ISC3 HSEM_ICR_ISC3_Msk /*!<semaphore 3 interrupt clear bit. */ 4034 #define HSEM_ICR_ISC4_Pos (4U) 4035 #define HSEM_ICR_ISC4_Msk (0x1UL << HSEM_ICR_ISC4_Pos) /*!< 0x00000010 */ 4036 #define HSEM_ICR_ISC4 HSEM_ICR_ISC4_Msk /*!<semaphore 4 interrupt clear bit. */ 4037 #define HSEM_ICR_ISC5_Pos (5U) 4038 #define HSEM_ICR_ISC5_Msk (0x1UL << HSEM_ICR_ISC5_Pos) /*!< 0x00000020 */ 4039 #define HSEM_ICR_ISC5 HSEM_ICR_ISC5_Msk /*!<semaphore 5 interrupt clear bit. */ 4040 #define HSEM_ICR_ISC6_Pos (6U) 4041 #define HSEM_ICR_ISC6_Msk (0x1UL << HSEM_ICR_ISC6_Pos) /*!< 0x00000040 */ 4042 #define HSEM_ICR_ISC6 HSEM_ICR_ISC6_Msk /*!<semaphore 6 interrupt clear bit. */ 4043 #define HSEM_ICR_ISC7_Pos (7U) 4044 #define HSEM_ICR_ISC7_Msk (0x1UL << HSEM_ICR_ISC7_Pos) /*!< 0x00000080 */ 4045 #define HSEM_ICR_ISC7 HSEM_ICR_ISC7_Msk /*!<semaphore 7 interrupt clear bit. */ 4046 #define HSEM_ICR_ISC8_Pos (8U) 4047 #define HSEM_ICR_ISC8_Msk (0x1UL << HSEM_ICR_ISC8_Pos) /*!< 0x00000100 */ 4048 #define HSEM_ICR_ISC8 HSEM_ICR_ISC8_Msk /*!<semaphore 8 interrupt clear bit. */ 4049 #define HSEM_ICR_ISC9_Pos (9U) 4050 #define HSEM_ICR_ISC9_Msk (0x1UL << HSEM_ICR_ISC9_Pos) /*!< 0x00000200 */ 4051 #define HSEM_ICR_ISC9 HSEM_ICR_ISC9_Msk /*!<semaphore 9 interrupt clear bit. */ 4052 #define HSEM_ICR_ISC10_Pos (10U) 4053 #define HSEM_ICR_ISC10_Msk (0x1UL << HSEM_ICR_ISC10_Pos) /*!< 0x00000400 */ 4054 #define HSEM_ICR_ISC10 HSEM_ICR_ISC10_Msk /*!<semaphore 10 interrupt clear bit. */ 4055 #define HSEM_ICR_ISC11_Pos (11U) 4056 #define HSEM_ICR_ISC11_Msk (0x1UL << HSEM_ICR_ISC11_Pos) /*!< 0x00000800 */ 4057 #define HSEM_ICR_ISC11 HSEM_ICR_ISC11_Msk /*!<semaphore 11 interrupt clear bit. */ 4058 #define HSEM_ICR_ISC12_Pos (12U) 4059 #define HSEM_ICR_ISC12_Msk (0x1UL << HSEM_ICR_ISC12_Pos) /*!< 0x00001000 */ 4060 #define HSEM_ICR_ISC12 HSEM_ICR_ISC12_Msk /*!<semaphore 12 interrupt clear bit. */ 4061 #define HSEM_ICR_ISC13_Pos (13U) 4062 #define HSEM_ICR_ISC13_Msk (0x1UL << HSEM_ICR_ISC13_Pos) /*!< 0x00002000 */ 4063 #define HSEM_ICR_ISC13 HSEM_ICR_ISC13_Msk /*!<semaphore 13 interrupt clear bit. */ 4064 #define HSEM_ICR_ISC14_Pos (14U) 4065 #define HSEM_ICR_ISC14_Msk (0x1UL << HSEM_ICR_ISC14_Pos) /*!< 0x00004000 */ 4066 #define HSEM_ICR_ISC14 HSEM_ICR_ISC14_Msk /*!<semaphore 14 interrupt clear bit. */ 4067 #define HSEM_ICR_ISC15_Pos (15U) 4068 #define HSEM_ICR_ISC15_Msk (0x1UL << HSEM_ICR_ISC15_Pos) /*!< 0x00008000 */ 4069 #define HSEM_ICR_ISC15 HSEM_ICR_ISC15_Msk /*!<semaphore 15 interrupt clear bit. */ 4070 4071 /******************** Bit definition for HSEM_ISR register *****************/ 4072 #define HSEM_ISR_ISF0_Pos (0U) 4073 #define HSEM_ISR_ISF0_Msk (0x1UL << HSEM_ISR_ISF0_Pos) /*!< 0x00000001 */ 4074 #define HSEM_ISR_ISF0 HSEM_ISR_ISF0_Msk /*!<semaphore 0 interrupt status bit. */ 4075 #define HSEM_ISR_ISF1_Pos (1U) 4076 #define HSEM_ISR_ISF1_Msk (0x1UL << HSEM_ISR_ISF1_Pos) /*!< 0x00000002 */ 4077 #define HSEM_ISR_ISF1 HSEM_ISR_ISF1_Msk /*!<semaphore 1 interrupt status bit. */ 4078 #define HSEM_ISR_ISF2_Pos (2U) 4079 #define HSEM_ISR_ISF2_Msk (0x1UL << HSEM_ISR_ISF2_Pos) /*!< 0x00000004 */ 4080 #define HSEM_ISR_ISF2 HSEM_ISR_ISF2_Msk /*!<semaphore 2 interrupt status bit. */ 4081 #define HSEM_ISR_ISF3_Pos (3U) 4082 #define HSEM_ISR_ISF3_Msk (0x1UL << HSEM_ISR_ISF3_Pos) /*!< 0x00000008 */ 4083 #define HSEM_ISR_ISF3 HSEM_ISR_ISF3_Msk /*!<semaphore 3 interrupt status bit. */ 4084 #define HSEM_ISR_ISF4_Pos (4U) 4085 #define HSEM_ISR_ISF4_Msk (0x1UL << HSEM_ISR_ISF4_Pos) /*!< 0x00000010 */ 4086 #define HSEM_ISR_ISF4 HSEM_ISR_ISF4_Msk /*!<semaphore 4 interrupt status bit. */ 4087 #define HSEM_ISR_ISF5_Pos (5U) 4088 #define HSEM_ISR_ISF5_Msk (0x1UL << HSEM_ISR_ISF5_Pos) /*!< 0x00000020 */ 4089 #define HSEM_ISR_ISF5 HSEM_ISR_ISF5_Msk /*!<semaphore 5 interrupt status bit. */ 4090 #define HSEM_ISR_ISF6_Pos (6U) 4091 #define HSEM_ISR_ISF6_Msk (0x1UL << HSEM_ISR_ISF6_Pos) /*!< 0x00000040 */ 4092 #define HSEM_ISR_ISF6 HSEM_ISR_ISF6_Msk /*!<semaphore 6 interrupt status bit. */ 4093 #define HSEM_ISR_ISF7_Pos (7U) 4094 #define HSEM_ISR_ISF7_Msk (0x1UL << HSEM_ISR_ISF7_Pos) /*!< 0x00000080 */ 4095 #define HSEM_ISR_ISF7 HSEM_ISR_ISF7_Msk /*!<semaphore 7 interrupt status bit. */ 4096 #define HSEM_ISR_ISF8_Pos (8U) 4097 #define HSEM_ISR_ISF8_Msk (0x1UL << HSEM_ISR_ISF8_Pos) /*!< 0x00000100 */ 4098 #define HSEM_ISR_ISF8 HSEM_ISR_ISF8_Msk /*!<semaphore 8 interrupt status bit. */ 4099 #define HSEM_ISR_ISF9_Pos (9U) 4100 #define HSEM_ISR_ISF9_Msk (0x1UL << HSEM_ISR_ISF9_Pos) /*!< 0x00000200 */ 4101 #define HSEM_ISR_ISF9 HSEM_ISR_ISF9_Msk /*!<semaphore 9 interrupt status bit. */ 4102 #define HSEM_ISR_ISF10_Pos (10U) 4103 #define HSEM_ISR_ISF10_Msk (0x1UL << HSEM_ISR_ISF10_Pos) /*!< 0x00000400 */ 4104 #define HSEM_ISR_ISF10 HSEM_ISR_ISF10_Msk /*!<semaphore 10 interrupt status bit. */ 4105 #define HSEM_ISR_ISF11_Pos (11U) 4106 #define HSEM_ISR_ISF11_Msk (0x1UL << HSEM_ISR_ISF11_Pos) /*!< 0x00000800 */ 4107 #define HSEM_ISR_ISF11 HSEM_ISR_ISF11_Msk /*!<semaphore 11 interrupt status bit. */ 4108 #define HSEM_ISR_ISF12_Pos (12U) 4109 #define HSEM_ISR_ISF12_Msk (0x1UL << HSEM_ISR_ISF12_Pos) /*!< 0x00001000 */ 4110 #define HSEM_ISR_ISF12 HSEM_ISR_ISF12_Msk /*!<semaphore 12 interrupt status bit. */ 4111 #define HSEM_ISR_ISF13_Pos (13U) 4112 #define HSEM_ISR_ISF13_Msk (0x1UL << HSEM_ISR_ISF13_Pos) /*!< 0x00002000 */ 4113 #define HSEM_ISR_ISF13 HSEM_ISR_ISF13_Msk /*!<semaphore 13 interrupt status bit. */ 4114 #define HSEM_ISR_ISF14_Pos (14U) 4115 #define HSEM_ISR_ISF14_Msk (0x1UL << HSEM_ISR_ISF14_Pos) /*!< 0x00004000 */ 4116 #define HSEM_ISR_ISF14 HSEM_ISR_ISF14_Msk /*!<semaphore 14 interrupt status bit. */ 4117 #define HSEM_ISR_ISF15_Pos (15U) 4118 #define HSEM_ISR_ISF15_Msk (0x1UL << HSEM_ISR_ISF15_Pos) /*!< 0x00008000 */ 4119 #define HSEM_ISR_ISF15 HSEM_ISR_ISF15_Msk /*!<semaphore 15 interrupt status bit. */ 4120 4121 /******************** Bit definition for HSEM_MISR register *****************/ 4122 #define HSEM_MISR_MISF0_Pos (0U) 4123 #define HSEM_MISR_MISF0_Msk (0x1UL << HSEM_MISR_MISF0_Pos) /*!< 0x00000001 */ 4124 #define HSEM_MISR_MISF0 HSEM_MISR_MISF0_Msk /*!<semaphore 0 interrupt masked status bit. */ 4125 #define HSEM_MISR_MISF1_Pos (1U) 4126 #define HSEM_MISR_MISF1_Msk (0x1UL << HSEM_MISR_MISF1_Pos) /*!< 0x00000002 */ 4127 #define HSEM_MISR_MISF1 HSEM_MISR_MISF1_Msk /*!<semaphore 1 interrupt masked status bit. */ 4128 #define HSEM_MISR_MISF2_Pos (2U) 4129 #define HSEM_MISR_MISF2_Msk (0x1UL << HSEM_MISR_MISF2_Pos) /*!< 0x00000004 */ 4130 #define HSEM_MISR_MISF2 HSEM_MISR_MISF2_Msk /*!<semaphore 2 interrupt masked status bit. */ 4131 #define HSEM_MISR_MISF3_Pos (3U) 4132 #define HSEM_MISR_MISF3_Msk (0x1UL << HSEM_MISR_MISF3_Pos) /*!< 0x00000008 */ 4133 #define HSEM_MISR_MISF3 HSEM_MISR_MISF3_Msk /*!<semaphore 3 interrupt masked status bit. */ 4134 #define HSEM_MISR_MISF4_Pos (4U) 4135 #define HSEM_MISR_MISF4_Msk (0x1UL << HSEM_MISR_MISF4_Pos) /*!< 0x00000010 */ 4136 #define HSEM_MISR_MISF4 HSEM_MISR_MISF4_Msk /*!<semaphore 4 interrupt masked status bit. */ 4137 #define HSEM_MISR_MISF5_Pos (5U) 4138 #define HSEM_MISR_MISF5_Msk (0x1UL << HSEM_MISR_MISF5_Pos) /*!< 0x00000020 */ 4139 #define HSEM_MISR_MISF5 HSEM_MISR_MISF5_Msk /*!<semaphore 5 interrupt masked status bit. */ 4140 #define HSEM_MISR_MISF6_Pos (6U) 4141 #define HSEM_MISR_MISF6_Msk (0x1UL << HSEM_MISR_MISF6_Pos) /*!< 0x00000040 */ 4142 #define HSEM_MISR_MISF6 HSEM_MISR_MISF6_Msk /*!<semaphore 6 interrupt masked status bit. */ 4143 #define HSEM_MISR_MISF7_Pos (7U) 4144 #define HSEM_MISR_MISF7_Msk (0x1UL << HSEM_MISR_MISF7_Pos) /*!< 0x00000080 */ 4145 #define HSEM_MISR_MISF7 HSEM_MISR_MISF7_Msk /*!<semaphore 7 interrupt masked status bit. */ 4146 #define HSEM_MISR_MISF8_Pos (8U) 4147 #define HSEM_MISR_MISF8_Msk (0x1UL << HSEM_MISR_MISF8_Pos) /*!< 0x00000100 */ 4148 #define HSEM_MISR_MISF8 HSEM_MISR_MISF8_Msk /*!<semaphore 8 interrupt masked status bit. */ 4149 #define HSEM_MISR_MISF9_Pos (9U) 4150 #define HSEM_MISR_MISF9_Msk (0x1UL << HSEM_MISR_MISF9_Pos) /*!< 0x00000200 */ 4151 #define HSEM_MISR_MISF9 HSEM_MISR_MISF9_Msk /*!<semaphore 9 interrupt masked status bit. */ 4152 #define HSEM_MISR_MISF10_Pos (10U) 4153 #define HSEM_MISR_MISF10_Msk (0x1UL << HSEM_MISR_MISF10_Pos) /*!< 0x00000400 */ 4154 #define HSEM_MISR_MISF10 HSEM_MISR_MISF10_Msk /*!<semaphore 10 interrupt masked status bit. */ 4155 #define HSEM_MISR_MISF11_Pos (11U) 4156 #define HSEM_MISR_MISF11_Msk (0x1UL << HSEM_MISR_MISF11_Pos) /*!< 0x00000800 */ 4157 #define HSEM_MISR_MISF11 HSEM_MISR_MISF11_Msk /*!<semaphore 11 interrupt masked status bit. */ 4158 #define HSEM_MISR_MISF12_Pos (12U) 4159 #define HSEM_MISR_MISF12_Msk (0x1UL << HSEM_MISR_MISF12_Pos) /*!< 0x00001000 */ 4160 #define HSEM_MISR_MISF12 HSEM_MISR_MISF12_Msk /*!<semaphore 12 interrupt masked status bit. */ 4161 #define HSEM_MISR_MISF13_Pos (13U) 4162 #define HSEM_MISR_MISF13_Msk (0x1UL << HSEM_MISR_MISF13_Pos) /*!< 0x00002000 */ 4163 #define HSEM_MISR_MISF13 HSEM_MISR_MISF13_Msk /*!<semaphore 13 interrupt masked status bit. */ 4164 #define HSEM_MISR_MISF14_Pos (14U) 4165 #define HSEM_MISR_MISF14_Msk (0x1UL << HSEM_MISR_MISF14_Pos) /*!< 0x00004000 */ 4166 #define HSEM_MISR_MISF14 HSEM_MISR_MISF14_Msk /*!<semaphore 14 interrupt masked status bit. */ 4167 #define HSEM_MISR_MISF15_Pos (15U) 4168 #define HSEM_MISR_MISF15_Msk (0x1UL << HSEM_MISR_MISF15_Pos) /*!< 0x00008000 */ 4169 #define HSEM_MISR_MISF15 HSEM_MISR_MISF15_Msk /*!<semaphore 15 interrupt masked status bit. */ 4170 4171 /******************** Bit definition for HSEM_CR register *****************/ 4172 #define HSEM_CR_LOCKID_Pos (8U) 4173 #define HSEM_CR_LOCKID_Msk (0xFUL << HSEM_CR_LOCKID_Pos) /*!< 0x00000F00 */ 4174 #define HSEM_CR_LOCKID HSEM_CR_LOCKID_Msk /*!<LOCKID of semaphores to be cleared. */ 4175 #define HSEM_CR_LOCKID_CPU1 (0x2U << HSEM_CR_LOCKID_Pos) 4176 #define HSEM_CR_LOCKID_CURRENT HSEM_CR_LOCKID_CPU1 4177 #define HSEM_CR_KEY_Pos (16U) 4178 #define HSEM_CR_KEY_Msk (0xFFFFUL << HSEM_CR_KEY_Pos) /*!< 0xFFFF0000 */ 4179 #define HSEM_CR_KEY HSEM_CR_KEY_Msk /*!<semaphores clear key. */ 4180 4181 /******************** Bit definition for HSEM_KEYR register *****************/ 4182 #define HSEM_KEYR_KEY_Pos (16U) 4183 #define HSEM_KEYR_KEY_Msk (0xFFFFUL << HSEM_KEYR_KEY_Pos) /*!< 0xFFFF0000 */ 4184 #define HSEM_KEYR_KEY HSEM_KEYR_KEY_Msk /*!<semaphores clear key. */ 4185 4186 4187 /******************************************************************************/ 4188 /* */ 4189 /* Inter-integrated Circuit Interface (I2C) */ 4190 /* */ 4191 /******************************************************************************/ 4192 /******************* Bit definition for I2C_CR1 register *******************/ 4193 #define I2C_CR1_PE_Pos (0U) 4194 #define I2C_CR1_PE_Msk (0x1UL << I2C_CR1_PE_Pos) /*!< 0x00000001 */ 4195 #define I2C_CR1_PE I2C_CR1_PE_Msk /*!< Peripheral enable */ 4196 #define I2C_CR1_TXIE_Pos (1U) 4197 #define I2C_CR1_TXIE_Msk (0x1UL << I2C_CR1_TXIE_Pos) /*!< 0x00000002 */ 4198 #define I2C_CR1_TXIE I2C_CR1_TXIE_Msk /*!< TX interrupt enable */ 4199 #define I2C_CR1_RXIE_Pos (2U) 4200 #define I2C_CR1_RXIE_Msk (0x1UL << I2C_CR1_RXIE_Pos) /*!< 0x00000004 */ 4201 #define I2C_CR1_RXIE I2C_CR1_RXIE_Msk /*!< RX interrupt enable */ 4202 #define I2C_CR1_ADDRIE_Pos (3U) 4203 #define I2C_CR1_ADDRIE_Msk (0x1UL << I2C_CR1_ADDRIE_Pos) /*!< 0x00000008 */ 4204 #define I2C_CR1_ADDRIE I2C_CR1_ADDRIE_Msk /*!< Address match interrupt enable */ 4205 #define I2C_CR1_NACKIE_Pos (4U) 4206 #define I2C_CR1_NACKIE_Msk (0x1UL << I2C_CR1_NACKIE_Pos) /*!< 0x00000010 */ 4207 #define I2C_CR1_NACKIE I2C_CR1_NACKIE_Msk /*!< NACK received interrupt enable */ 4208 #define I2C_CR1_STOPIE_Pos (5U) 4209 #define I2C_CR1_STOPIE_Msk (0x1UL << I2C_CR1_STOPIE_Pos) /*!< 0x00000020 */ 4210 #define I2C_CR1_STOPIE I2C_CR1_STOPIE_Msk /*!< STOP detection interrupt enable */ 4211 #define I2C_CR1_TCIE_Pos (6U) 4212 #define I2C_CR1_TCIE_Msk (0x1UL << I2C_CR1_TCIE_Pos) /*!< 0x00000040 */ 4213 #define I2C_CR1_TCIE I2C_CR1_TCIE_Msk /*!< Transfer complete interrupt enable */ 4214 #define I2C_CR1_ERRIE_Pos (7U) 4215 #define I2C_CR1_ERRIE_Msk (0x1UL << I2C_CR1_ERRIE_Pos) /*!< 0x00000080 */ 4216 #define I2C_CR1_ERRIE I2C_CR1_ERRIE_Msk /*!< Errors interrupt enable */ 4217 #define I2C_CR1_DNF_Pos (8U) 4218 #define I2C_CR1_DNF_Msk (0xFUL << I2C_CR1_DNF_Pos) /*!< 0x00000F00 */ 4219 #define I2C_CR1_DNF I2C_CR1_DNF_Msk /*!< Digital noise filter */ 4220 #define I2C_CR1_ANFOFF_Pos (12U) 4221 #define I2C_CR1_ANFOFF_Msk (0x1UL << I2C_CR1_ANFOFF_Pos) /*!< 0x00001000 */ 4222 #define I2C_CR1_ANFOFF I2C_CR1_ANFOFF_Msk /*!< Analog noise filter OFF */ 4223 #define I2C_CR1_TXDMAEN_Pos (14U) 4224 #define I2C_CR1_TXDMAEN_Msk (0x1UL << I2C_CR1_TXDMAEN_Pos) /*!< 0x00004000 */ 4225 #define I2C_CR1_TXDMAEN I2C_CR1_TXDMAEN_Msk /*!< DMA transmission requests enable */ 4226 #define I2C_CR1_RXDMAEN_Pos (15U) 4227 #define I2C_CR1_RXDMAEN_Msk (0x1UL << I2C_CR1_RXDMAEN_Pos) /*!< 0x00008000 */ 4228 #define I2C_CR1_RXDMAEN I2C_CR1_RXDMAEN_Msk /*!< DMA reception requests enable */ 4229 #define I2C_CR1_SBC_Pos (16U) 4230 #define I2C_CR1_SBC_Msk (0x1UL << I2C_CR1_SBC_Pos) /*!< 0x00010000 */ 4231 #define I2C_CR1_SBC I2C_CR1_SBC_Msk /*!< Slave byte control */ 4232 #define I2C_CR1_NOSTRETCH_Pos (17U) 4233 #define I2C_CR1_NOSTRETCH_Msk (0x1UL << I2C_CR1_NOSTRETCH_Pos) /*!< 0x00020000 */ 4234 #define I2C_CR1_NOSTRETCH I2C_CR1_NOSTRETCH_Msk /*!< Clock stretching disable */ 4235 #define I2C_CR1_WUPEN_Pos (18U) 4236 #define I2C_CR1_WUPEN_Msk (0x1UL << I2C_CR1_WUPEN_Pos) /*!< 0x00040000 */ 4237 #define I2C_CR1_WUPEN I2C_CR1_WUPEN_Msk /*!< Wakeup from STOP enable */ 4238 #define I2C_CR1_GCEN_Pos (19U) 4239 #define I2C_CR1_GCEN_Msk (0x1UL << I2C_CR1_GCEN_Pos) /*!< 0x00080000 */ 4240 #define I2C_CR1_GCEN I2C_CR1_GCEN_Msk /*!< General call enable */ 4241 #define I2C_CR1_SMBHEN_Pos (20U) 4242 #define I2C_CR1_SMBHEN_Msk (0x1UL << I2C_CR1_SMBHEN_Pos) /*!< 0x00100000 */ 4243 #define I2C_CR1_SMBHEN I2C_CR1_SMBHEN_Msk /*!< SMBus host address enable */ 4244 #define I2C_CR1_SMBDEN_Pos (21U) 4245 #define I2C_CR1_SMBDEN_Msk (0x1UL << I2C_CR1_SMBDEN_Pos) /*!< 0x00200000 */ 4246 #define I2C_CR1_SMBDEN I2C_CR1_SMBDEN_Msk /*!< SMBus device default address enable */ 4247 #define I2C_CR1_ALERTEN_Pos (22U) 4248 #define I2C_CR1_ALERTEN_Msk (0x1UL << I2C_CR1_ALERTEN_Pos) /*!< 0x00400000 */ 4249 #define I2C_CR1_ALERTEN I2C_CR1_ALERTEN_Msk /*!< SMBus alert enable */ 4250 #define I2C_CR1_PECEN_Pos (23U) 4251 #define I2C_CR1_PECEN_Msk (0x1UL << I2C_CR1_PECEN_Pos) /*!< 0x00800000 */ 4252 #define I2C_CR1_PECEN I2C_CR1_PECEN_Msk /*!< PEC enable */ 4253 #define I2C_CR1_FMP_Pos (24U) 4254 #define I2C_CR1_FMP_Msk (0x1UL << I2C_CR1_FMP_Pos) /*!< 0x01000000 */ 4255 #define I2C_CR1_FMP I2C_CR1_FMP_Msk /*!< Fast-mode Plus 20 mA drive enable */ 4256 #define I2C_CR1_ADDRACLR_Pos (30U) 4257 #define I2C_CR1_ADDRACLR_Msk (0x1UL << I2C_CR1_ADDRACLR_Pos) /*!< 0x40000000 */ 4258 #define I2C_CR1_ADDRACLR I2C_CR1_ADDRACLR_Msk /*!< ADDRACLR enable */ 4259 #define I2C_CR1_STOPFACLR_Pos (31U) 4260 #define I2C_CR1_STOPFACLR_Msk (0x1UL << I2C_CR1_STOPFACLR_Pos) /*!< 0x80000000 */ 4261 #define I2C_CR1_STOPFACLR I2C_CR1_STOPFACLR_Msk /*!< STOPFACLR enable */ 4262 4263 /****************** Bit definition for I2C_CR2 register ********************/ 4264 #define I2C_CR2_SADD_Pos (0U) 4265 #define I2C_CR2_SADD_Msk (0x3FFUL << I2C_CR2_SADD_Pos) /*!< 0x000003FF */ 4266 #define I2C_CR2_SADD I2C_CR2_SADD_Msk /*!< Slave address (master mode) */ 4267 #define I2C_CR2_RD_WRN_Pos (10U) 4268 #define I2C_CR2_RD_WRN_Msk (0x1UL << I2C_CR2_RD_WRN_Pos) /*!< 0x00000400 */ 4269 #define I2C_CR2_RD_WRN I2C_CR2_RD_WRN_Msk /*!< Transfer direction (master mode) */ 4270 #define I2C_CR2_ADD10_Pos (11U) 4271 #define I2C_CR2_ADD10_Msk (0x1UL << I2C_CR2_ADD10_Pos) /*!< 0x00000800 */ 4272 #define I2C_CR2_ADD10 I2C_CR2_ADD10_Msk /*!< 10-bit addressing mode (master mode) */ 4273 #define I2C_CR2_HEAD10R_Pos (12U) 4274 #define I2C_CR2_HEAD10R_Msk (0x1UL << I2C_CR2_HEAD10R_Pos) /*!< 0x00001000 */ 4275 #define I2C_CR2_HEAD10R I2C_CR2_HEAD10R_Msk /*!< 10-bit address header only read direction (master mode) */ 4276 #define I2C_CR2_START_Pos (13U) 4277 #define I2C_CR2_START_Msk (0x1UL << I2C_CR2_START_Pos) /*!< 0x00002000 */ 4278 #define I2C_CR2_START I2C_CR2_START_Msk /*!< START generation */ 4279 #define I2C_CR2_STOP_Pos (14U) 4280 #define I2C_CR2_STOP_Msk (0x1UL << I2C_CR2_STOP_Pos) /*!< 0x00004000 */ 4281 #define I2C_CR2_STOP I2C_CR2_STOP_Msk /*!< STOP generation (master mode) */ 4282 #define I2C_CR2_NACK_Pos (15U) 4283 #define I2C_CR2_NACK_Msk (0x1UL << I2C_CR2_NACK_Pos) /*!< 0x00008000 */ 4284 #define I2C_CR2_NACK I2C_CR2_NACK_Msk /*!< NACK generation (slave mode) */ 4285 #define I2C_CR2_NBYTES_Pos (16U) 4286 #define I2C_CR2_NBYTES_Msk (0xFFUL << I2C_CR2_NBYTES_Pos) /*!< 0x00FF0000 */ 4287 #define I2C_CR2_NBYTES I2C_CR2_NBYTES_Msk /*!< Number of bytes */ 4288 #define I2C_CR2_RELOAD_Pos (24U) 4289 #define I2C_CR2_RELOAD_Msk (0x1UL << I2C_CR2_RELOAD_Pos) /*!< 0x01000000 */ 4290 #define I2C_CR2_RELOAD I2C_CR2_RELOAD_Msk /*!< NBYTES reload mode */ 4291 #define I2C_CR2_AUTOEND_Pos (25U) 4292 #define I2C_CR2_AUTOEND_Msk (0x1UL << I2C_CR2_AUTOEND_Pos) /*!< 0x02000000 */ 4293 #define I2C_CR2_AUTOEND I2C_CR2_AUTOEND_Msk /*!< Automatic end mode (master mode) */ 4294 #define I2C_CR2_PECBYTE_Pos (26U) 4295 #define I2C_CR2_PECBYTE_Msk (0x1UL << I2C_CR2_PECBYTE_Pos) /*!< 0x04000000 */ 4296 #define I2C_CR2_PECBYTE I2C_CR2_PECBYTE_Msk /*!< Packet error checking byte */ 4297 4298 /******************* Bit definition for I2C_OAR1 register ******************/ 4299 #define I2C_OAR1_OA1_Pos (0U) 4300 #define I2C_OAR1_OA1_Msk (0x3FFUL << I2C_OAR1_OA1_Pos) /*!< 0x000003FF */ 4301 #define I2C_OAR1_OA1 I2C_OAR1_OA1_Msk /*!< Interface own address 1 */ 4302 #define I2C_OAR1_OA1MODE_Pos (10U) 4303 #define I2C_OAR1_OA1MODE_Msk (0x1UL << I2C_OAR1_OA1MODE_Pos) /*!< 0x00000400 */ 4304 #define I2C_OAR1_OA1MODE I2C_OAR1_OA1MODE_Msk /*!< Own address 1 10-bit mode */ 4305 #define I2C_OAR1_OA1EN_Pos (15U) 4306 #define I2C_OAR1_OA1EN_Msk (0x1UL << I2C_OAR1_OA1EN_Pos) /*!< 0x00008000 */ 4307 #define I2C_OAR1_OA1EN I2C_OAR1_OA1EN_Msk /*!< Own address 1 enable */ 4308 4309 /******************* Bit definition for I2C_OAR2 register ******************/ 4310 #define I2C_OAR2_OA2_Pos (1U) 4311 #define I2C_OAR2_OA2_Msk (0x7FUL << I2C_OAR2_OA2_Pos) /*!< 0x000000FE */ 4312 #define I2C_OAR2_OA2 I2C_OAR2_OA2_Msk /*!< Interface own address 2 */ 4313 #define I2C_OAR2_OA2MSK_Pos (8U) 4314 #define I2C_OAR2_OA2MSK_Msk (0x7UL << I2C_OAR2_OA2MSK_Pos) /*!< 0x00000700 */ 4315 #define I2C_OAR2_OA2MSK I2C_OAR2_OA2MSK_Msk /*!< Own address 2 masks */ 4316 #define I2C_OAR2_OA2NOMASK (0x00000000UL) /*!< No mask */ 4317 #define I2C_OAR2_OA2MASK01_Pos (8U) 4318 #define I2C_OAR2_OA2MASK01_Msk (0x1UL << I2C_OAR2_OA2MASK01_Pos) /*!< 0x00000100 */ 4319 #define I2C_OAR2_OA2MASK01 I2C_OAR2_OA2MASK01_Msk /*!< OA2[1] is masked, Only OA2[7:2] are compared */ 4320 #define I2C_OAR2_OA2MASK02_Pos (9U) 4321 #define I2C_OAR2_OA2MASK02_Msk (0x1UL << I2C_OAR2_OA2MASK02_Pos) /*!< 0x00000200 */ 4322 #define I2C_OAR2_OA2MASK02 I2C_OAR2_OA2MASK02_Msk /*!< OA2[2:1] is masked, Only OA2[7:3] are compared */ 4323 #define I2C_OAR2_OA2MASK03_Pos (8U) 4324 #define I2C_OAR2_OA2MASK03_Msk (0x3UL << I2C_OAR2_OA2MASK03_Pos) /*!< 0x00000300 */ 4325 #define I2C_OAR2_OA2MASK03 I2C_OAR2_OA2MASK03_Msk /*!< OA2[3:1] is masked, Only OA2[7:4] are compared */ 4326 #define I2C_OAR2_OA2MASK04_Pos (10U) 4327 #define I2C_OAR2_OA2MASK04_Msk (0x1UL << I2C_OAR2_OA2MASK04_Pos) /*!< 0x00000400 */ 4328 #define I2C_OAR2_OA2MASK04 I2C_OAR2_OA2MASK04_Msk /*!< OA2[4:1] is masked, Only OA2[7:5] are compared */ 4329 #define I2C_OAR2_OA2MASK05_Pos (8U) 4330 #define I2C_OAR2_OA2MASK05_Msk (0x5UL << I2C_OAR2_OA2MASK05_Pos) /*!< 0x00000500 */ 4331 #define I2C_OAR2_OA2MASK05 I2C_OAR2_OA2MASK05_Msk /*!< OA2[5:1] is masked, Only OA2[7:6] are compared */ 4332 #define I2C_OAR2_OA2MASK06_Pos (9U) 4333 #define I2C_OAR2_OA2MASK06_Msk (0x3UL << I2C_OAR2_OA2MASK06_Pos) /*!< 0x00000600 */ 4334 #define I2C_OAR2_OA2MASK06 I2C_OAR2_OA2MASK06_Msk /*!< OA2[6:1] is masked, Only OA2[7] are compared */ 4335 #define I2C_OAR2_OA2MASK07_Pos (8U) 4336 #define I2C_OAR2_OA2MASK07_Msk (0x7UL << I2C_OAR2_OA2MASK07_Pos) /*!< 0x00000700 */ 4337 #define I2C_OAR2_OA2MASK07 I2C_OAR2_OA2MASK07_Msk /*!< OA2[7:1] is masked, No comparison is done */ 4338 #define I2C_OAR2_OA2EN_Pos (15U) 4339 #define I2C_OAR2_OA2EN_Msk (0x1UL << I2C_OAR2_OA2EN_Pos) /*!< 0x00008000 */ 4340 #define I2C_OAR2_OA2EN I2C_OAR2_OA2EN_Msk /*!< Own address 2 enable */ 4341 4342 /******************* Bit definition for I2C_TIMINGR register *******************/ 4343 #define I2C_TIMINGR_SCLL_Pos (0U) 4344 #define I2C_TIMINGR_SCLL_Msk (0xFFUL << I2C_TIMINGR_SCLL_Pos) /*!< 0x000000FF */ 4345 #define I2C_TIMINGR_SCLL I2C_TIMINGR_SCLL_Msk /*!< SCL low period (master mode) */ 4346 #define I2C_TIMINGR_SCLH_Pos (8U) 4347 #define I2C_TIMINGR_SCLH_Msk (0xFFUL << I2C_TIMINGR_SCLH_Pos) /*!< 0x0000FF00 */ 4348 #define I2C_TIMINGR_SCLH I2C_TIMINGR_SCLH_Msk /*!< SCL high period (master mode) */ 4349 #define I2C_TIMINGR_SDADEL_Pos (16U) 4350 #define I2C_TIMINGR_SDADEL_Msk (0xFUL << I2C_TIMINGR_SDADEL_Pos) /*!< 0x000F0000 */ 4351 #define I2C_TIMINGR_SDADEL I2C_TIMINGR_SDADEL_Msk /*!< Data hold time */ 4352 #define I2C_TIMINGR_SCLDEL_Pos (20U) 4353 #define I2C_TIMINGR_SCLDEL_Msk (0xFUL << I2C_TIMINGR_SCLDEL_Pos) /*!< 0x00F00000 */ 4354 #define I2C_TIMINGR_SCLDEL I2C_TIMINGR_SCLDEL_Msk /*!< Data setup time */ 4355 #define I2C_TIMINGR_PRESC_Pos (28U) 4356 #define I2C_TIMINGR_PRESC_Msk (0xFUL << I2C_TIMINGR_PRESC_Pos) /*!< 0xF0000000 */ 4357 #define I2C_TIMINGR_PRESC I2C_TIMINGR_PRESC_Msk /*!< Timings prescaler */ 4358 4359 /******************* Bit definition for I2C_TIMEOUTR register *******************/ 4360 #define I2C_TIMEOUTR_TIMEOUTA_Pos (0U) 4361 #define I2C_TIMEOUTR_TIMEOUTA_Msk (0xFFFUL << I2C_TIMEOUTR_TIMEOUTA_Pos) /*!< 0x00000FFF */ 4362 #define I2C_TIMEOUTR_TIMEOUTA I2C_TIMEOUTR_TIMEOUTA_Msk /*!< Bus timeout A */ 4363 #define I2C_TIMEOUTR_TIDLE_Pos (12U) 4364 #define I2C_TIMEOUTR_TIDLE_Msk (0x1UL << I2C_TIMEOUTR_TIDLE_Pos) /*!< 0x00001000 */ 4365 #define I2C_TIMEOUTR_TIDLE I2C_TIMEOUTR_TIDLE_Msk /*!< Idle clock timeout detection */ 4366 #define I2C_TIMEOUTR_TIMOUTEN_Pos (15U) 4367 #define I2C_TIMEOUTR_TIMOUTEN_Msk (0x1UL << I2C_TIMEOUTR_TIMOUTEN_Pos) /*!< 0x00008000 */ 4368 #define I2C_TIMEOUTR_TIMOUTEN I2C_TIMEOUTR_TIMOUTEN_Msk /*!< Clock timeout enable */ 4369 #define I2C_TIMEOUTR_TIMEOUTB_Pos (16U) 4370 #define I2C_TIMEOUTR_TIMEOUTB_Msk (0xFFFUL << I2C_TIMEOUTR_TIMEOUTB_Pos) /*!< 0x0FFF0000 */ 4371 #define I2C_TIMEOUTR_TIMEOUTB I2C_TIMEOUTR_TIMEOUTB_Msk /*!< Bus timeout B*/ 4372 #define I2C_TIMEOUTR_TEXTEN_Pos (31U) 4373 #define I2C_TIMEOUTR_TEXTEN_Msk (0x1UL << I2C_TIMEOUTR_TEXTEN_Pos) /*!< 0x80000000 */ 4374 #define I2C_TIMEOUTR_TEXTEN I2C_TIMEOUTR_TEXTEN_Msk /*!< Extended clock timeout enable */ 4375 4376 /****************** Bit definition for I2C_ISR register *********************/ 4377 #define I2C_ISR_TXE_Pos (0U) 4378 #define I2C_ISR_TXE_Msk (0x1UL << I2C_ISR_TXE_Pos) /*!< 0x00000001 */ 4379 #define I2C_ISR_TXE I2C_ISR_TXE_Msk /*!< Transmit data register empty */ 4380 #define I2C_ISR_TXIS_Pos (1U) 4381 #define I2C_ISR_TXIS_Msk (0x1UL << I2C_ISR_TXIS_Pos) /*!< 0x00000002 */ 4382 #define I2C_ISR_TXIS I2C_ISR_TXIS_Msk /*!< Transmit interrupt status */ 4383 #define I2C_ISR_RXNE_Pos (2U) 4384 #define I2C_ISR_RXNE_Msk (0x1UL << I2C_ISR_RXNE_Pos) /*!< 0x00000004 */ 4385 #define I2C_ISR_RXNE I2C_ISR_RXNE_Msk /*!< Receive data register not empty */ 4386 #define I2C_ISR_ADDR_Pos (3U) 4387 #define I2C_ISR_ADDR_Msk (0x1UL << I2C_ISR_ADDR_Pos) /*!< 0x00000008 */ 4388 #define I2C_ISR_ADDR I2C_ISR_ADDR_Msk /*!< Address matched (slave mode)*/ 4389 #define I2C_ISR_NACKF_Pos (4U) 4390 #define I2C_ISR_NACKF_Msk (0x1UL << I2C_ISR_NACKF_Pos) /*!< 0x00000010 */ 4391 #define I2C_ISR_NACKF I2C_ISR_NACKF_Msk /*!< NACK received flag */ 4392 #define I2C_ISR_STOPF_Pos (5U) 4393 #define I2C_ISR_STOPF_Msk (0x1UL << I2C_ISR_STOPF_Pos) /*!< 0x00000020 */ 4394 #define I2C_ISR_STOPF I2C_ISR_STOPF_Msk /*!< STOP detection flag */ 4395 #define I2C_ISR_TC_Pos (6U) 4396 #define I2C_ISR_TC_Msk (0x1UL << I2C_ISR_TC_Pos) /*!< 0x00000040 */ 4397 #define I2C_ISR_TC I2C_ISR_TC_Msk /*!< Transfer complete (master mode) */ 4398 #define I2C_ISR_TCR_Pos (7U) 4399 #define I2C_ISR_TCR_Msk (0x1UL << I2C_ISR_TCR_Pos) /*!< 0x00000080 */ 4400 #define I2C_ISR_TCR I2C_ISR_TCR_Msk /*!< Transfer complete reload */ 4401 #define I2C_ISR_BERR_Pos (8U) 4402 #define I2C_ISR_BERR_Msk (0x1UL << I2C_ISR_BERR_Pos) /*!< 0x00000100 */ 4403 #define I2C_ISR_BERR I2C_ISR_BERR_Msk /*!< Bus error */ 4404 #define I2C_ISR_ARLO_Pos (9U) 4405 #define I2C_ISR_ARLO_Msk (0x1UL << I2C_ISR_ARLO_Pos) /*!< 0x00000200 */ 4406 #define I2C_ISR_ARLO I2C_ISR_ARLO_Msk /*!< Arbitration lost */ 4407 #define I2C_ISR_OVR_Pos (10U) 4408 #define I2C_ISR_OVR_Msk (0x1UL << I2C_ISR_OVR_Pos) /*!< 0x00000400 */ 4409 #define I2C_ISR_OVR I2C_ISR_OVR_Msk /*!< Overrun/Underrun */ 4410 #define I2C_ISR_PECERR_Pos (11U) 4411 #define I2C_ISR_PECERR_Msk (0x1UL << I2C_ISR_PECERR_Pos) /*!< 0x00000800 */ 4412 #define I2C_ISR_PECERR I2C_ISR_PECERR_Msk /*!< PEC error in reception */ 4413 #define I2C_ISR_TIMEOUT_Pos (12U) 4414 #define I2C_ISR_TIMEOUT_Msk (0x1UL << I2C_ISR_TIMEOUT_Pos) /*!< 0x00001000 */ 4415 #define I2C_ISR_TIMEOUT I2C_ISR_TIMEOUT_Msk /*!< Timeout or Tlow detection flag */ 4416 #define I2C_ISR_ALERT_Pos (13U) 4417 #define I2C_ISR_ALERT_Msk (0x1UL << I2C_ISR_ALERT_Pos) /*!< 0x00002000 */ 4418 #define I2C_ISR_ALERT I2C_ISR_ALERT_Msk /*!< SMBus alert */ 4419 #define I2C_ISR_BUSY_Pos (15U) 4420 #define I2C_ISR_BUSY_Msk (0x1UL << I2C_ISR_BUSY_Pos) /*!< 0x00008000 */ 4421 #define I2C_ISR_BUSY I2C_ISR_BUSY_Msk /*!< Bus busy */ 4422 #define I2C_ISR_DIR_Pos (16U) 4423 #define I2C_ISR_DIR_Msk (0x1UL << I2C_ISR_DIR_Pos) /*!< 0x00010000 */ 4424 #define I2C_ISR_DIR I2C_ISR_DIR_Msk /*!< Transfer direction (slave mode) */ 4425 #define I2C_ISR_ADDCODE_Pos (17U) 4426 #define I2C_ISR_ADDCODE_Msk (0x7FUL << I2C_ISR_ADDCODE_Pos) /*!< 0x00FE0000 */ 4427 #define I2C_ISR_ADDCODE I2C_ISR_ADDCODE_Msk /*!< Address match code (slave mode) */ 4428 4429 /****************** Bit definition for I2C_ICR register *********************/ 4430 #define I2C_ICR_ADDRCF_Pos (3U) 4431 #define I2C_ICR_ADDRCF_Msk (0x1UL << I2C_ICR_ADDRCF_Pos) /*!< 0x00000008 */ 4432 #define I2C_ICR_ADDRCF I2C_ICR_ADDRCF_Msk /*!< Address matched clear flag */ 4433 #define I2C_ICR_NACKCF_Pos (4U) 4434 #define I2C_ICR_NACKCF_Msk (0x1UL << I2C_ICR_NACKCF_Pos) /*!< 0x00000010 */ 4435 #define I2C_ICR_NACKCF I2C_ICR_NACKCF_Msk /*!< NACK clear flag */ 4436 #define I2C_ICR_STOPCF_Pos (5U) 4437 #define I2C_ICR_STOPCF_Msk (0x1UL << I2C_ICR_STOPCF_Pos) /*!< 0x00000020 */ 4438 #define I2C_ICR_STOPCF I2C_ICR_STOPCF_Msk /*!< STOP detection clear flag */ 4439 #define I2C_ICR_BERRCF_Pos (8U) 4440 #define I2C_ICR_BERRCF_Msk (0x1UL << I2C_ICR_BERRCF_Pos) /*!< 0x00000100 */ 4441 #define I2C_ICR_BERRCF I2C_ICR_BERRCF_Msk /*!< Bus error clear flag */ 4442 #define I2C_ICR_ARLOCF_Pos (9U) 4443 #define I2C_ICR_ARLOCF_Msk (0x1UL << I2C_ICR_ARLOCF_Pos) /*!< 0x00000200 */ 4444 #define I2C_ICR_ARLOCF I2C_ICR_ARLOCF_Msk /*!< Arbitration lost clear flag */ 4445 #define I2C_ICR_OVRCF_Pos (10U) 4446 #define I2C_ICR_OVRCF_Msk (0x1UL << I2C_ICR_OVRCF_Pos) /*!< 0x00000400 */ 4447 #define I2C_ICR_OVRCF I2C_ICR_OVRCF_Msk /*!< Overrun/Underrun clear flag */ 4448 #define I2C_ICR_PECCF_Pos (11U) 4449 #define I2C_ICR_PECCF_Msk (0x1UL << I2C_ICR_PECCF_Pos) /*!< 0x00000800 */ 4450 #define I2C_ICR_PECCF I2C_ICR_PECCF_Msk /*!< PAC error clear flag */ 4451 #define I2C_ICR_TIMOUTCF_Pos (12U) 4452 #define I2C_ICR_TIMOUTCF_Msk (0x1UL << I2C_ICR_TIMOUTCF_Pos) /*!< 0x00001000 */ 4453 #define I2C_ICR_TIMOUTCF I2C_ICR_TIMOUTCF_Msk /*!< Timeout clear flag */ 4454 #define I2C_ICR_ALERTCF_Pos (13U) 4455 #define I2C_ICR_ALERTCF_Msk (0x1UL << I2C_ICR_ALERTCF_Pos) /*!< 0x00002000 */ 4456 #define I2C_ICR_ALERTCF I2C_ICR_ALERTCF_Msk /*!< Alert clear flag */ 4457 4458 /****************** Bit definition for I2C_PECR register *********************/ 4459 #define I2C_PECR_PEC_Pos (0U) 4460 #define I2C_PECR_PEC_Msk (0xFFUL << I2C_PECR_PEC_Pos) /*!< 0x000000FF */ 4461 #define I2C_PECR_PEC I2C_PECR_PEC_Msk /*!< PEC register */ 4462 4463 /****************** Bit definition for I2C_RXDR register *********************/ 4464 #define I2C_RXDR_RXDATA_Pos (0U) 4465 #define I2C_RXDR_RXDATA_Msk (0xFFUL << I2C_RXDR_RXDATA_Pos) /*!< 0x000000FF */ 4466 #define I2C_RXDR_RXDATA I2C_RXDR_RXDATA_Msk /*!< 8-bit receive data */ 4467 4468 /****************** Bit definition for I2C_TXDR register *********************/ 4469 #define I2C_TXDR_TXDATA_Pos (0U) 4470 #define I2C_TXDR_TXDATA_Msk (0xFFUL << I2C_TXDR_TXDATA_Pos) /*!< 0x000000FF */ 4471 #define I2C_TXDR_TXDATA I2C_TXDR_TXDATA_Msk /*!< 8-bit transmit data */ 4472 4473 /****************** Bit definition for I2C_AUTOCR register ********************/ 4474 #define I2C_AUTOCR_TCDMAEN_Pos (6U) 4475 #define I2C_AUTOCR_TCDMAEN_Msk (0x1UL << I2C_AUTOCR_TCDMAEN_Pos) /*!< 0x00000040 */ 4476 #define I2C_AUTOCR_TCDMAEN I2C_AUTOCR_TCDMAEN_Msk /*!< DMA request enable on Transfer Complete event */ 4477 #define I2C_AUTOCR_TCRDMAEN_Pos (7U) 4478 #define I2C_AUTOCR_TCRDMAEN_Msk (0x1UL << I2C_AUTOCR_TCRDMAEN_Pos) /*!< 0x00000080 */ 4479 #define I2C_AUTOCR_TCRDMAEN I2C_AUTOCR_TCRDMAEN_Msk /*!< DMA request enable on Transfer Complete Reload event */ 4480 #define I2C_AUTOCR_TRIGSEL_Pos (16U) 4481 #define I2C_AUTOCR_TRIGSEL_Msk (0xFUL << I2C_AUTOCR_TRIGSEL_Pos) /*!< 0x000F0000 */ 4482 #define I2C_AUTOCR_TRIGSEL I2C_AUTOCR_TRIGSEL_Msk /*!< Trigger selection */ 4483 #define I2C_AUTOCR_TRIGPOL_Pos (20U) 4484 #define I2C_AUTOCR_TRIGPOL_Msk (0x1UL << I2C_AUTOCR_TRIGPOL_Pos) /*!< 0x000100000 */ 4485 #define I2C_AUTOCR_TRIGPOL I2C_AUTOCR_TRIGPOL_Msk /*!< Trigger polarity */ 4486 #define I2C_AUTOCR_TRIGEN_Pos (21U) 4487 #define I2C_AUTOCR_TRIGEN_Msk (0x1UL << I2C_AUTOCR_TRIGEN_Pos) /*!< 0x000200000 */ 4488 #define I2C_AUTOCR_TRIGEN I2C_AUTOCR_TRIGEN_Msk /*!< Trigger enable */ 4489 4490 4491 /******************************************************************************/ 4492 /* */ 4493 /* ICACHE */ 4494 /* */ 4495 /******************************************************************************/ 4496 /****************** Bit definition for ICACHE_CR register *******************/ 4497 #define ICACHE_CR_EN_Pos (0U) 4498 #define ICACHE_CR_EN_Msk (0x1UL << ICACHE_CR_EN_Pos) /*!< 0x00000001 */ 4499 #define ICACHE_CR_EN ICACHE_CR_EN_Msk /*!< Enable */ 4500 #define ICACHE_CR_CACHEINV_Pos (1U) 4501 #define ICACHE_CR_CACHEINV_Msk (0x1UL << ICACHE_CR_CACHEINV_Pos) /*!< 0x00000002 */ 4502 #define ICACHE_CR_CACHEINV ICACHE_CR_CACHEINV_Msk /*!< Cache invalidation */ 4503 #define ICACHE_CR_WAYSEL_Pos (2U) 4504 #define ICACHE_CR_WAYSEL_Msk (0x1UL << ICACHE_CR_WAYSEL_Pos) /*!< 0x00000004 */ 4505 #define ICACHE_CR_WAYSEL ICACHE_CR_WAYSEL_Msk /*!< Ways selection */ 4506 #define ICACHE_CR_HITMEN_Pos (16U) 4507 #define ICACHE_CR_HITMEN_Msk (0x1UL << ICACHE_CR_HITMEN_Pos) /*!< 0x00010000 */ 4508 #define ICACHE_CR_HITMEN ICACHE_CR_HITMEN_Msk /*!< Hit monitor enable */ 4509 #define ICACHE_CR_MISSMEN_Pos (17U) 4510 #define ICACHE_CR_MISSMEN_Msk (0x1UL << ICACHE_CR_MISSMEN_Pos) /*!< 0x00020000 */ 4511 #define ICACHE_CR_MISSMEN ICACHE_CR_MISSMEN_Msk /*!< Miss monitor enable */ 4512 #define ICACHE_CR_HITMRST_Pos (18U) 4513 #define ICACHE_CR_HITMRST_Msk (0x1UL << ICACHE_CR_HITMRST_Pos) /*!< 0x00040000 */ 4514 #define ICACHE_CR_HITMRST ICACHE_CR_HITMRST_Msk /*!< Hit monitor reset */ 4515 #define ICACHE_CR_MISSMRST_Pos (19U) 4516 #define ICACHE_CR_MISSMRST_Msk (0x1UL << ICACHE_CR_MISSMRST_Pos) /*!< 0x00080000 */ 4517 #define ICACHE_CR_MISSMRST ICACHE_CR_MISSMRST_Msk /*!< Miss monitor reset */ 4518 4519 /****************** Bit definition for ICACHE_SR register *******************/ 4520 #define ICACHE_SR_BUSYF_Pos (0U) 4521 #define ICACHE_SR_BUSYF_Msk (0x1UL << ICACHE_SR_BUSYF_Pos) /*!< 0x00000001 */ 4522 #define ICACHE_SR_BUSYF ICACHE_SR_BUSYF_Msk /*!< Busy flag */ 4523 #define ICACHE_SR_BSYENDF_Pos (1U) 4524 #define ICACHE_SR_BSYENDF_Msk (0x1UL << ICACHE_SR_BSYENDF_Pos) /*!< 0x00000002 */ 4525 #define ICACHE_SR_BSYENDF ICACHE_SR_BSYENDF_Msk /*!< Busy end flag */ 4526 #define ICACHE_SR_ERRF_Pos (2U) 4527 #define ICACHE_SR_ERRF_Msk (0x1UL << ICACHE_SR_ERRF_Pos) /*!< 0x00000004 */ 4528 #define ICACHE_SR_ERRF ICACHE_SR_ERRF_Msk /*!< Cache error flag */ 4529 4530 /****************** Bit definition for ICACHE_IER register ******************/ 4531 #define ICACHE_IER_BSYENDIE_Pos (1U) 4532 #define ICACHE_IER_BSYENDIE_Msk (0x1UL << ICACHE_IER_BSYENDIE_Pos) /*!< 0x00000002 */ 4533 #define ICACHE_IER_BSYENDIE ICACHE_IER_BSYENDIE_Msk /*!< Busy end interrupt enable */ 4534 #define ICACHE_IER_ERRIE_Pos (2U) 4535 #define ICACHE_IER_ERRIE_Msk (0x1UL << ICACHE_IER_ERRIE_Pos) /*!< 0x00000004 */ 4536 #define ICACHE_IER_ERRIE ICACHE_IER_ERRIE_Msk /*!< Cache error interrupt enable */ 4537 4538 /****************** Bit definition for ICACHE_FCR register ******************/ 4539 #define ICACHE_FCR_CBSYENDF_Pos (1U) 4540 #define ICACHE_FCR_CBSYENDF_Msk (0x1UL << ICACHE_FCR_CBSYENDF_Pos) /*!< 0x00000002 */ 4541 #define ICACHE_FCR_CBSYENDF ICACHE_FCR_CBSYENDF_Msk /*!< Busy end flag clear */ 4542 #define ICACHE_FCR_CERRF_Pos (2U) 4543 #define ICACHE_FCR_CERRF_Msk (0x1UL << ICACHE_FCR_CERRF_Pos) /*!< 0x00000004 */ 4544 #define ICACHE_FCR_CERRF ICACHE_FCR_CERRF_Msk /*!< Cache error flag clear */ 4545 4546 /****************** Bit definition for ICACHE_HMONR register ****************/ 4547 #define ICACHE_HMONR_HITMON_Pos (0U) 4548 #define ICACHE_HMONR_HITMON_Msk (0xFFFFFFFFUL << ICACHE_HMONR_HITMON_Pos) /*!< 0xFFFFFFFF */ 4549 #define ICACHE_HMONR_HITMON ICACHE_HMONR_HITMON_Msk /*!< Cache hit monitor register */ 4550 4551 /****************** Bit definition for ICACHE_MMONR register ****************/ 4552 #define ICACHE_MMONR_MISSMON_Pos (0U) 4553 #define ICACHE_MMONR_MISSMON_Msk (0xFFFFUL << ICACHE_MMONR_MISSMON_Pos) /*!< 0x0000FFFF */ 4554 #define ICACHE_MMONR_MISSMON ICACHE_MMONR_MISSMON_Msk /*!< Cache miss monitor register */ 4555 4556 /****************** Bit definition for ICACHE_CRRx register *****************/ 4557 #define ICACHE_CRRx_BASEADDR_Pos (0U) 4558 #define ICACHE_CRRx_BASEADDR_Msk (0xFFUL << ICACHE_CRRx_BASEADDR_Pos) /*!< 0x000000FF */ 4559 #define ICACHE_CRRx_BASEADDR ICACHE_CRRx_BASEADDR_Msk /*!< Base address of region X to remap */ 4560 #define ICACHE_CRRx_RSIZE_Pos (9U) 4561 #define ICACHE_CRRx_RSIZE_Msk (0x7UL << ICACHE_CRRx_RSIZE_Pos) /*!< 0x00000E00 */ 4562 #define ICACHE_CRRx_RSIZE ICACHE_CRRx_RSIZE_Msk /*!< Region X size */ 4563 #define ICACHE_CRRx_RSIZE_0 (0x1UL << ICACHE_CRRx_RSIZE_Pos) /*!< 0x00000200 */ 4564 #define ICACHE_CRRx_RSIZE_1 (0x2UL << ICACHE_CRRx_RSIZE_Pos) /*!< 0x00000400 */ 4565 #define ICACHE_CRRx_RSIZE_2 (0x4UL << ICACHE_CRRx_RSIZE_Pos) /*!< 0x00000800 */ 4566 #define ICACHE_CRRx_REN_Pos (15U) 4567 #define ICACHE_CRRx_REN_Msk (0x1UL << ICACHE_CRRx_REN_Pos) /*!< 0x00008000 */ 4568 #define ICACHE_CRRx_REN ICACHE_CRRx_REN_Msk /*!< Region X enable */ 4569 #define ICACHE_CRRx_REMAPADDR_Pos (16U) 4570 #define ICACHE_CRRx_REMAPADDR_Msk (0x7FFUL << ICACHE_CRRx_REMAPADDR_Pos) /*!< 0x07FF0000 */ 4571 #define ICACHE_CRRx_REMAPADDR ICACHE_CRRx_REMAPADDR_Msk /*!< Remap address of Region X to be remapped */ 4572 #define ICACHE_CRRx_MSTSEL_Pos (28U) 4573 #define ICACHE_CRRx_MSTSEL_Msk (0x1UL << ICACHE_CRRx_MSTSEL_Pos) /*!< 0x10000000 */ 4574 #define ICACHE_CRRx_MSTSEL ICACHE_CRRx_MSTSEL_Msk /*!< Region X AHB cache master selection */ 4575 #define ICACHE_CRRx_HBURST_Pos (31U) 4576 #define ICACHE_CRRx_HBURST_Msk (0x1UL << ICACHE_CRRx_HBURST_Pos) /*!< 0x80000000 */ 4577 #define ICACHE_CRRx_HBURST ICACHE_CRRx_HBURST_Msk /*!< Region X output burst type */ 4578 4579 4580 /******************************************************************************/ 4581 /* */ 4582 /* Independent WATCHDOG */ 4583 /* */ 4584 /******************************************************************************/ 4585 /******************* Bit definition for IWDG_KR register ********************/ 4586 #define IWDG_KR_KEY_Pos (0U) 4587 #define IWDG_KR_KEY_Msk (0xFFFFUL << IWDG_KR_KEY_Pos) /*!< 0x0000FFFF */ 4588 #define IWDG_KR_KEY IWDG_KR_KEY_Msk /*!<Key value (write only, read 0000h) */ 4589 4590 /******************* Bit definition for IWDG_PR register ********************/ 4591 #define IWDG_PR_PR_Pos (0U) 4592 #define IWDG_PR_PR_Msk (0xFUL << IWDG_PR_PR_Pos) /*!< 0x0000000F */ 4593 #define IWDG_PR_PR IWDG_PR_PR_Msk /*!<PR[3:0] (Prescaler divider) */ 4594 #define IWDG_PR_PR_0 (0x1UL << IWDG_PR_PR_Pos) /*!< 0x00000001 */ 4595 #define IWDG_PR_PR_1 (0x2UL << IWDG_PR_PR_Pos) /*!< 0x00000002 */ 4596 #define IWDG_PR_PR_2 (0x4UL << IWDG_PR_PR_Pos) /*!< 0x00000004 */ 4597 #define IWDG_PR_PR_3 (0x8UL << IWDG_PR_PR_Pos) /*!< 0x00000008 */ 4598 4599 /******************* Bit definition for IWDG_RLR register *******************/ 4600 #define IWDG_RLR_RL_Pos (0U) 4601 #define IWDG_RLR_RL_Msk (0xFFFUL << IWDG_RLR_RL_Pos) /*!< 0x00000FFF */ 4602 #define IWDG_RLR_RL IWDG_RLR_RL_Msk /*!<Watchdog counter reload value */ 4603 4604 /******************* Bit definition for IWDG_SR register ********************/ 4605 #define IWDG_SR_PVU_Pos (0U) 4606 #define IWDG_SR_PVU_Msk (0x1UL << IWDG_SR_PVU_Pos) /*!< 0x00000001 */ 4607 #define IWDG_SR_PVU IWDG_SR_PVU_Msk /*!< Watchdog prescaler value update */ 4608 #define IWDG_SR_RVU_Pos (1U) 4609 #define IWDG_SR_RVU_Msk (0x1UL << IWDG_SR_RVU_Pos) /*!< 0x00000002 */ 4610 #define IWDG_SR_RVU IWDG_SR_RVU_Msk /*!< Watchdog counter reload value update */ 4611 #define IWDG_SR_WVU_Pos (2U) 4612 #define IWDG_SR_WVU_Msk (0x1UL << IWDG_SR_WVU_Pos) /*!< 0x00000004 */ 4613 #define IWDG_SR_WVU IWDG_SR_WVU_Msk /*!< Watchdog counter window value update */ 4614 #define IWDG_SR_EWU_Pos (3U) 4615 #define IWDG_SR_EWU_Msk (0x1UL << IWDG_SR_EWU_Pos) /*!< 0x00000008 */ 4616 #define IWDG_SR_EWU IWDG_SR_EWU_Msk /*!< Watchdog interrupt comparator value update */ 4617 #define IWDG_SR_ONF_Pos (8U) 4618 #define IWDG_SR_ONF_Msk (0x1UL << IWDG_SR_ONF_Pos) /*!< 0x000001000 */ 4619 #define IWDG_SR_ONF IWDG_SR_ONF_Msk /*!< Watchdog enable status bit */ 4620 #define IWDG_SR_EWIF_Pos (14U) 4621 #define IWDG_SR_EWIF_Msk (0x1UL << IWDG_SR_EWIF_Pos) /*!< 0x00000100 */ 4622 #define IWDG_SR_EWIF IWDG_SR_EWIF_Msk /*!< Watchdog early interrupt flag */ 4623 4624 /****************** Bit definition for IWDG_WINR register *******************/ 4625 #define IWDG_WINR_WIN_Pos (0U) 4626 #define IWDG_WINR_WIN_Msk (0xFFFUL << IWDG_WINR_WIN_Pos) /*!< 0x00000FFF */ 4627 #define IWDG_WINR_WIN IWDG_WINR_WIN_Msk /*!< Watchdog counter window value */ 4628 4629 /****************** Bit definition for IWDG_EWCR register *******************/ 4630 #define IWDG_EWCR_EWIT_Pos (0U) 4631 #define IWDG_EWCR_EWIT_Msk (0xFFFUL << IWDG_EWCR_EWIT_Pos) /*!< 0x00000FFF */ 4632 #define IWDG_EWCR_EWIT IWDG_EWCR_EWIT_Msk /*!< Watchdog early wakeup comparator value */ 4633 #define IWDG_EWCR_EWIC_Pos (14U) 4634 #define IWDG_EWCR_EWIC_Msk (0x1UL << IWDG_EWCR_EWIC_Pos) /*!< 0x00000FFF */ 4635 #define IWDG_EWCR_EWIC IWDG_EWCR_EWIC_Msk /*!< Watchdog early wakeup comparator value */ 4636 #define IWDG_EWCR_EWIE_Pos (15U) 4637 #define IWDG_EWCR_EWIE_Msk (0x1UL << IWDG_EWCR_EWIE_Pos) /*!< 0x00000FFF */ 4638 #define IWDG_EWCR_EWIE IWDG_EWCR_EWIE_Msk /*!< Watchdog early wakeup comparator value */ 4639 4640 4641 /******************************************************************************/ 4642 /* */ 4643 /* Low Power Timer (LPTIM) */ 4644 /* */ 4645 /******************************************************************************/ 4646 /****************** Bit definition for LPTIM_ISR register *******************/ 4647 #define LPTIM_ISR_CC1IF_Pos (0U) 4648 #define LPTIM_ISR_CC1IF_Msk (0x1UL << LPTIM_ISR_CC1IF_Pos) /*!< 0x00000001 */ 4649 #define LPTIM_ISR_CC1IF LPTIM_ISR_CC1IF_Msk /*!< Capture/Compare 1 interrupt flag */ 4650 #define LPTIM_ISR_ARRM_Pos (1U) 4651 #define LPTIM_ISR_ARRM_Msk (0x1UL << LPTIM_ISR_ARRM_Pos) /*!< 0x00000002 */ 4652 #define LPTIM_ISR_ARRM LPTIM_ISR_ARRM_Msk /*!< Autoreload match */ 4653 #define LPTIM_ISR_EXTTRIG_Pos (2U) 4654 #define LPTIM_ISR_EXTTRIG_Msk (0x1UL << LPTIM_ISR_EXTTRIG_Pos) /*!< 0x00000004 */ 4655 #define LPTIM_ISR_EXTTRIG LPTIM_ISR_EXTTRIG_Msk /*!< External trigger edge event */ 4656 #define LPTIM_ISR_CMP1OK_Pos (3U) 4657 #define LPTIM_ISR_CMP1OK_Msk (0x1UL << LPTIM_ISR_CMP1OK_Pos) /*!< 0x00000008 */ 4658 #define LPTIM_ISR_CMP1OK LPTIM_ISR_CMP1OK_Msk /*!< Compare register 1 update OK */ 4659 #define LPTIM_ISR_ARROK_Pos (4U) 4660 #define LPTIM_ISR_ARROK_Msk (0x1UL << LPTIM_ISR_ARROK_Pos) /*!< 0x00000010 */ 4661 #define LPTIM_ISR_ARROK LPTIM_ISR_ARROK_Msk /*!< Autoreload register update OK */ 4662 #define LPTIM_ISR_UP_Pos (5U) 4663 #define LPTIM_ISR_UP_Msk (0x1UL << LPTIM_ISR_UP_Pos) /*!< 0x00000020 */ 4664 #define LPTIM_ISR_UP LPTIM_ISR_UP_Msk /*!< Counter direction change down to up */ 4665 #define LPTIM_ISR_DOWN_Pos (6U) 4666 #define LPTIM_ISR_DOWN_Msk (0x1UL << LPTIM_ISR_DOWN_Pos) /*!< 0x00000040 */ 4667 #define LPTIM_ISR_DOWN LPTIM_ISR_DOWN_Msk /*!< Counter direction change up to down */ 4668 #define LPTIM_ISR_UE_Pos (7U) 4669 #define LPTIM_ISR_UE_Msk (0x1UL << LPTIM_ISR_UE_Pos) /*!< 0x00000080 */ 4670 #define LPTIM_ISR_UE LPTIM_ISR_UE_Msk /*!< Update event */ 4671 #define LPTIM_ISR_REPOK_Pos (8U) 4672 #define LPTIM_ISR_REPOK_Msk (0x1UL << LPTIM_ISR_REPOK_Pos) /*!< 0x00000100 */ 4673 #define LPTIM_ISR_REPOK LPTIM_ISR_REPOK_Msk /*!< Repetition register update OK */ 4674 #define LPTIM_ISR_CC2IF_Pos (9U) 4675 #define LPTIM_ISR_CC2IF_Msk (0x1UL << LPTIM_ISR_CC2IF_Pos) /*!< 0x00000200 */ 4676 #define LPTIM_ISR_CC2IF LPTIM_ISR_CC2IF_Msk /*!< Capture/Compare 2 interrupt flag */ 4677 #define LPTIM_ISR_CC1OF_Pos (12U) 4678 #define LPTIM_ISR_CC1OF_Msk (0x1UL << LPTIM_ISR_CC1OF_Pos) /*!< 0x00001000 */ 4679 #define LPTIM_ISR_CC1OF LPTIM_ISR_CC1OF_Msk /*!< Capture/Compare 1 over-capture flag */ 4680 #define LPTIM_ISR_CC2OF_Pos (13U) 4681 #define LPTIM_ISR_CC2OF_Msk (0x1UL << LPTIM_ISR_CC2OF_Pos) /*!< 0x00002000 */ 4682 #define LPTIM_ISR_CC2OF LPTIM_ISR_CC2OF_Msk /*!< Capture/Compare 2 over-capture flag */ 4683 #define LPTIM_ISR_CMP2OK_Pos (19U) 4684 #define LPTIM_ISR_CMP2OK_Msk (0x1UL << LPTIM_ISR_CMP2OK_Pos) /*!< 0x00080000 */ 4685 #define LPTIM_ISR_CMP2OK LPTIM_ISR_CMP2OK_Msk /*!< Compare register 2 update OK */ 4686 #define LPTIM_ISR_DIEROK_Pos (24U) 4687 #define LPTIM_ISR_DIEROK_Msk (0x1UL << LPTIM_ISR_DIEROK_Pos) /*!< 0x01000000 */ 4688 #define LPTIM_ISR_DIEROK LPTIM_ISR_DIEROK_Msk /*!< DMA & interrupt enable update OK */ 4689 4690 /****************** Bit definition for LPTIM_ICR register *******************/ 4691 #define LPTIM_ICR_CC1CF_Pos (0U) 4692 #define LPTIM_ICR_CC1CF_Msk (0x1UL << LPTIM_ICR_CC1CF_Pos) /*!< 0x00000001 */ 4693 #define LPTIM_ICR_CC1CF LPTIM_ICR_CC1CF_Msk /*!< Capture/Compare 1 clear flag */ 4694 #define LPTIM_ICR_ARRMCF_Pos (1U) 4695 #define LPTIM_ICR_ARRMCF_Msk (0x1UL << LPTIM_ICR_ARRMCF_Pos) /*!< 0x00000002 */ 4696 #define LPTIM_ICR_ARRMCF LPTIM_ICR_ARRMCF_Msk /*!< Autoreload match clear flag */ 4697 #define LPTIM_ICR_EXTTRIGCF_Pos (2U) 4698 #define LPTIM_ICR_EXTTRIGCF_Msk (0x1UL << LPTIM_ICR_EXTTRIGCF_Pos) /*!< 0x00000004 */ 4699 #define LPTIM_ICR_EXTTRIGCF LPTIM_ICR_EXTTRIGCF_Msk /*!< External trigger edge event clear flag */ 4700 #define LPTIM_ICR_CMP1OKCF_Pos (3U) 4701 #define LPTIM_ICR_CMP1OKCF_Msk (0x1UL << LPTIM_ICR_CMP1OKCF_Pos) /*!< 0x00000008 */ 4702 #define LPTIM_ICR_CMP1OKCF LPTIM_ICR_CMP1OKCF_Msk /*!< Compare register 1 update OK clear flag */ 4703 #define LPTIM_ICR_ARROKCF_Pos (4U) 4704 #define LPTIM_ICR_ARROKCF_Msk (0x1UL << LPTIM_ICR_ARROKCF_Pos) /*!< 0x00000010 */ 4705 #define LPTIM_ICR_ARROKCF LPTIM_ICR_ARROKCF_Msk /*!< Autoreload register update OK clear flag */ 4706 #define LPTIM_ICR_UPCF_Pos (5U) 4707 #define LPTIM_ICR_UPCF_Msk (0x1UL << LPTIM_ICR_UPCF_Pos) /*!< 0x00000020 */ 4708 #define LPTIM_ICR_UPCF LPTIM_ICR_UPCF_Msk /*!< Counter direction change down to up clear flag */ 4709 #define LPTIM_ICR_DOWNCF_Pos (6U) 4710 #define LPTIM_ICR_DOWNCF_Msk (0x1UL << LPTIM_ICR_DOWNCF_Pos) /*!< 0x00000040 */ 4711 #define LPTIM_ICR_DOWNCF LPTIM_ICR_DOWNCF_Msk /*!< Counter direction change up to down clear flag */ 4712 #define LPTIM_ICR_UECF_Pos (7U) 4713 #define LPTIM_ICR_UECF_Msk (0x1UL << LPTIM_ICR_UECF_Pos) /*!< 0x00000080 */ 4714 #define LPTIM_ICR_UECF LPTIM_ICR_UECF_Msk /*!< Update event clear flag */ 4715 #define LPTIM_ICR_REPOKCF_Pos (8U) 4716 #define LPTIM_ICR_REPOKCF_Msk (0x1UL << LPTIM_ICR_REPOKCF_Pos) /*!< 0x00000100 */ 4717 #define LPTIM_ICR_REPOKCF LPTIM_ICR_REPOKCF_Msk /*!< Repetition register update OK clear flag */ 4718 #define LPTIM_ICR_CC2CF_Pos (9U) 4719 #define LPTIM_ICR_CC2CF_Msk (0x1UL << LPTIM_ICR_CC2CF_Pos) /*!< 0x00000200 */ 4720 #define LPTIM_ICR_CC2CF LPTIM_ICR_CC2CF_Msk /*!< Capture/Compare 2 clear flag */ 4721 #define LPTIM_ICR_CC1OCF_Pos (12U) 4722 #define LPTIM_ICR_CC1OCF_Msk (0x1UL << LPTIM_ICR_CC1OCF_Pos) /*!< 0x00001000 */ 4723 #define LPTIM_ICR_CC1OCF LPTIM_ICR_CC1OCF_Msk /*!< Capture/Compare 1 over-capture clear flag */ 4724 #define LPTIM_ICR_CC2OCF_Pos (13U) 4725 #define LPTIM_ICR_CC2OCF_Msk (0x1UL << LPTIM_ICR_CC2OCF_Pos) /*!< 0x00002000 */ 4726 #define LPTIM_ICR_CC2OCF LPTIM_ICR_CC2OCF_Msk /*!< Capture/Compare 2 over-capture clear flag */ 4727 #define LPTIM_ICR_CMP2OKCF_Pos (19U) 4728 #define LPTIM_ICR_CMP2OKCF_Msk (0x1UL << LPTIM_ICR_CMP2OKCF_Pos) /*!< 0x00080000 */ 4729 #define LPTIM_ICR_CMP2OKCF LPTIM_ICR_CMP2OKCF_Msk /*!< Compare register 2 update OK clear flag */ 4730 #define LPTIM_ICR_DIEROKCF_Pos (24U) 4731 #define LPTIM_ICR_DIEROKCF_Msk (0x1UL << LPTIM_ICR_DIEROKCF_Pos) /*!< 0x01000000 */ 4732 #define LPTIM_ICR_DIEROKCF LPTIM_ICR_DIEROKCF_Msk /*!< DMA & interrupt enable update OK clear flag */ 4733 4734 /****************** Bit definition for LPTIM_DIER register *******************/ 4735 #define LPTIM_DIER_CC1IE_Pos (0U) 4736 #define LPTIM_DIER_CC1IE_Msk (0x1UL << LPTIM_DIER_CC1IE_Pos) /*!< 0x00000001 */ 4737 #define LPTIM_DIER_CC1IE LPTIM_DIER_CC1IE_Msk /*!< Compare/Compare interrupt enable */ 4738 #define LPTIM_DIER_ARRMIE_Pos (1U) 4739 #define LPTIM_DIER_ARRMIE_Msk (0x1UL << LPTIM_DIER_ARRMIE_Pos) /*!< 0x00000002 */ 4740 #define LPTIM_DIER_ARRMIE LPTIM_DIER_ARRMIE_Msk /*!< Autoreload match interrupt enable */ 4741 #define LPTIM_DIER_EXTTRIGIE_Pos (2U) 4742 #define LPTIM_DIER_EXTTRIGIE_Msk (0x1UL << LPTIM_DIER_EXTTRIGIE_Pos) /*!< 0x00000004 */ 4743 #define LPTIM_DIER_EXTTRIGIE LPTIM_DIER_EXTTRIGIE_Msk /*!< External trigger edge event interrupt enable */ 4744 #define LPTIM_DIER_CMP1OKIE_Pos (3U) 4745 #define LPTIM_DIER_CMP1OKIE_Msk (0x1UL << LPTIM_DIER_CMP1OKIE_Pos) /*!< 0x00000008 */ 4746 #define LPTIM_DIER_CMP1OKIE LPTIM_DIER_CMP1OKIE_Msk /*!< Compare register 1 update OK interrupt enable */ 4747 #define LPTIM_DIER_ARROKIE_Pos (4U) 4748 #define LPTIM_DIER_ARROKIE_Msk (0x1UL << LPTIM_DIER_ARROKIE_Pos) /*!< 0x00000010 */ 4749 #define LPTIM_DIER_ARROKIE LPTIM_DIER_ARROKIE_Msk /*!< Autoreload register update OK interrupt enable */ 4750 #define LPTIM_DIER_UPIE_Pos (5U) 4751 #define LPTIM_DIER_UPIE_Msk (0x1UL << LPTIM_DIER_UPIE_Pos) /*!< 0x00000020 */ 4752 #define LPTIM_DIER_UPIE LPTIM_DIER_UPIE_Msk /*!< Counter direction change down to up interrupt enable */ 4753 #define LPTIM_DIER_DOWNIE_Pos (6U) 4754 #define LPTIM_DIER_DOWNIE_Msk (0x1UL << LPTIM_DIER_DOWNIE_Pos) /*!< 0x00000040 */ 4755 #define LPTIM_DIER_DOWNIE LPTIM_DIER_DOWNIE_Msk /*!< Counter direction change up to down interrupt enable */ 4756 #define LPTIM_DIER_UEIE_Pos (7U) 4757 #define LPTIM_DIER_UEIE_Msk (0x1UL << LPTIM_DIER_UEIE_Pos) /*!< 0x00000080 */ 4758 #define LPTIM_DIER_UEIE LPTIM_DIER_UEIE_Msk /*!< Update event interrupt enable */ 4759 #define LPTIM_DIER_REPOKIE_Pos (8U) 4760 #define LPTIM_DIER_REPOKIE_Msk (0x1UL << LPTIM_DIER_REPOKIE_Pos) /*!< 0x00000100 */ 4761 #define LPTIM_DIER_REPOKIE LPTIM_DIER_REPOKIE_Msk /*!< Repetition register update OK interrupt enable */ 4762 #define LPTIM_DIER_CC2IE_Pos (9U) 4763 #define LPTIM_DIER_CC2IE_Msk (0x1UL << LPTIM_DIER_CC2IE_Pos) /*!< 0x00000200 */ 4764 #define LPTIM_DIER_CC2IE LPTIM_DIER_CC2IE_Msk /*!< Capture/Compare 2 interrupt interrupt enable */ 4765 #define LPTIM_DIER_CC1OIE_Pos (12U) 4766 #define LPTIM_DIER_CC1OIE_Msk (0x1UL << LPTIM_DIER_CC1OIE_Pos) /*!< 0x00001000 */ 4767 #define LPTIM_DIER_CC1OIE LPTIM_DIER_CC1OIE_Msk /*!< Capture/Compare 1 over-capture interrupt enable */ 4768 #define LPTIM_DIER_CC2OIE_Pos (13U) 4769 #define LPTIM_DIER_CC2OIE_Msk (0x1UL << LPTIM_DIER_CC2OIE_Pos) /*!< 0x00002000 */ 4770 #define LPTIM_DIER_CC2OIE LPTIM_DIER_CC2OIE_Msk /*!< Capture/Compare 2 over-capture interrupt enable */ 4771 #define LPTIM_DIER_CC1DE_Pos (16U) 4772 #define LPTIM_DIER_CC1DE_Msk (0x1UL << LPTIM_DIER_CC1DE_Pos) /*!< 0x00010000 */ 4773 #define LPTIM_DIER_CC1DE LPTIM_DIER_CC1DE_Msk /*!< Capture/Compare 1 DMA request enable */ 4774 #define LPTIM_DIER_CMP2OKIE_Pos (19U) 4775 #define LPTIM_DIER_CMP2OKIE_Msk (0x1UL << LPTIM_DIER_CMP2OKIE_Pos) /*!< 0x00080000 */ 4776 #define LPTIM_DIER_CMP2OKIE LPTIM_DIER_CMP2OKIE_Msk /*!< Compare register 2 update OK interrupt enable */ 4777 #define LPTIM_DIER_UEDE_Pos (23U) 4778 #define LPTIM_DIER_UEDE_Msk (0x1UL << LPTIM_DIER_UEDE_Pos) /*!< 0x00800000 */ 4779 #define LPTIM_DIER_UEDE LPTIM_DIER_UEDE_Msk /*!< Update event DMA request enable */ 4780 #define LPTIM_DIER_CC2DE_Pos (25U) 4781 #define LPTIM_DIER_CC2DE_Msk (0x1UL << LPTIM_DIER_CC2DE_Pos) /*!< 0x02000000 */ 4782 #define LPTIM_DIER_CC2DE LPTIM_DIER_CC2DE_Msk /*!< Capture/Compare 2 DMA request enable */ 4783 4784 /****************** Bit definition for LPTIM_CFGR register *******************/ 4785 #define LPTIM_CFGR_CKSEL_Pos (0U) 4786 #define LPTIM_CFGR_CKSEL_Msk (0x1UL << LPTIM_CFGR_CKSEL_Pos) /*!< 0x00000001 */ 4787 #define LPTIM_CFGR_CKSEL LPTIM_CFGR_CKSEL_Msk /*!< Clock selector */ 4788 #define LPTIM_CFGR_CKPOL_Pos (1U) 4789 #define LPTIM_CFGR_CKPOL_Msk (0x3UL << LPTIM_CFGR_CKPOL_Pos) /*!< 0x00000006 */ 4790 #define LPTIM_CFGR_CKPOL LPTIM_CFGR_CKPOL_Msk /*!< CKPOL[1:0] bits (Clock polarity) */ 4791 #define LPTIM_CFGR_CKPOL_0 (0x1UL << LPTIM_CFGR_CKPOL_Pos) /*!< 0x00000002 */ 4792 #define LPTIM_CFGR_CKPOL_1 (0x2UL << LPTIM_CFGR_CKPOL_Pos) /*!< 0x00000004 */ 4793 #define LPTIM_CFGR_CKFLT_Pos (3U) 4794 #define LPTIM_CFGR_CKFLT_Msk (0x3UL << LPTIM_CFGR_CKFLT_Pos) /*!< 0x00000018 */ 4795 #define LPTIM_CFGR_CKFLT LPTIM_CFGR_CKFLT_Msk /*!< CKFLT[1:0] bits (Configurable digital filter for external clock) */ 4796 #define LPTIM_CFGR_CKFLT_0 (0x1UL << LPTIM_CFGR_CKFLT_Pos) /*!< 0x00000008 */ 4797 #define LPTIM_CFGR_CKFLT_1 (0x2UL << LPTIM_CFGR_CKFLT_Pos) /*!< 0x00000010 */ 4798 #define LPTIM_CFGR_TRGFLT_Pos (6U) 4799 #define LPTIM_CFGR_TRGFLT_Msk (0x3UL << LPTIM_CFGR_TRGFLT_Pos) /*!< 0x000000C0 */ 4800 #define LPTIM_CFGR_TRGFLT LPTIM_CFGR_TRGFLT_Msk /*!< TRGFLT[1:0] bits (Configurable digital filter for trigger) */ 4801 #define LPTIM_CFGR_TRGFLT_0 (0x1UL << LPTIM_CFGR_TRGFLT_Pos) /*!< 0x00000040 */ 4802 #define LPTIM_CFGR_TRGFLT_1 (0x2UL << LPTIM_CFGR_TRGFLT_Pos) /*!< 0x00000080 */ 4803 #define LPTIM_CFGR_PRESC_Pos (9U) 4804 #define LPTIM_CFGR_PRESC_Msk (0x7UL << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000E00 */ 4805 #define LPTIM_CFGR_PRESC LPTIM_CFGR_PRESC_Msk /*!< PRESC[2:0] bits (Clock prescaler) */ 4806 #define LPTIM_CFGR_PRESC_0 (0x1UL << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000200 */ 4807 #define LPTIM_CFGR_PRESC_1 (0x2UL << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000400 */ 4808 #define LPTIM_CFGR_PRESC_2 (0x4UL << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000800 */ 4809 #define LPTIM_CFGR_TRIGSEL_Pos (13U) 4810 #define LPTIM_CFGR_TRIGSEL_Msk (0x7UL << LPTIM_CFGR_TRIGSEL_Pos) /*!< 0x0000E000 */ 4811 #define LPTIM_CFGR_TRIGSEL LPTIM_CFGR_TRIGSEL_Msk /*!< TRIGSEL[2:0]] bits (Trigger selector) */ 4812 #define LPTIM_CFGR_TRIGSEL_0 (0x1UL << LPTIM_CFGR_TRIGSEL_Pos) /*!< 0x00002000 */ 4813 #define LPTIM_CFGR_TRIGSEL_1 (0x2UL << LPTIM_CFGR_TRIGSEL_Pos) /*!< 0x00004000 */ 4814 #define LPTIM_CFGR_TRIGSEL_2 (0x4UL << LPTIM_CFGR_TRIGSEL_Pos) /*!< 0x00008000 */ 4815 #define LPTIM_CFGR_TRIGEN_Pos (17U) 4816 #define LPTIM_CFGR_TRIGEN_Msk (0x3UL << LPTIM_CFGR_TRIGEN_Pos) /*!< 0x00060000 */ 4817 #define LPTIM_CFGR_TRIGEN LPTIM_CFGR_TRIGEN_Msk /*!< TRIGEN[1:0] bits (Trigger enable and polarity) */ 4818 #define LPTIM_CFGR_TRIGEN_0 (0x1UL << LPTIM_CFGR_TRIGEN_Pos) /*!< 0x00020000 */ 4819 #define LPTIM_CFGR_TRIGEN_1 (0x2UL << LPTIM_CFGR_TRIGEN_Pos) /*!< 0x00040000 */ 4820 #define LPTIM_CFGR_TIMOUT_Pos (19U) 4821 #define LPTIM_CFGR_TIMOUT_Msk (0x1UL << LPTIM_CFGR_TIMOUT_Pos) /*!< 0x00080000 */ 4822 #define LPTIM_CFGR_TIMOUT LPTIM_CFGR_TIMOUT_Msk /*!< Timout enable */ 4823 #define LPTIM_CFGR_WAVE_Pos (20U) 4824 #define LPTIM_CFGR_WAVE_Msk (0x1UL << LPTIM_CFGR_WAVE_Pos) /*!< 0x00100000 */ 4825 #define LPTIM_CFGR_WAVE LPTIM_CFGR_WAVE_Msk /*!< Waveform shape */ 4826 #define LPTIM_CFGR_PRELOAD_Pos (22U) 4827 #define LPTIM_CFGR_PRELOAD_Msk (0x1UL << LPTIM_CFGR_PRELOAD_Pos) /*!< 0x00400000 */ 4828 #define LPTIM_CFGR_PRELOAD LPTIM_CFGR_PRELOAD_Msk /*!< Reg update mode */ 4829 #define LPTIM_CFGR_COUNTMODE_Pos (23U) 4830 #define LPTIM_CFGR_COUNTMODE_Msk (0x1UL << LPTIM_CFGR_COUNTMODE_Pos) /*!< 0x00800000 */ 4831 #define LPTIM_CFGR_COUNTMODE LPTIM_CFGR_COUNTMODE_Msk /*!< Counter mode enable */ 4832 #define LPTIM_CFGR_ENC_Pos (24U) 4833 #define LPTIM_CFGR_ENC_Msk (0x1UL << LPTIM_CFGR_ENC_Pos) /*!< 0x01000000 */ 4834 #define LPTIM_CFGR_ENC LPTIM_CFGR_ENC_Msk /*!< Encoder mode enable */ 4835 4836 /****************** Bit definition for LPTIM_CR register ********************/ 4837 #define LPTIM_CR_ENABLE_Pos (0U) 4838 #define LPTIM_CR_ENABLE_Msk (0x1UL << LPTIM_CR_ENABLE_Pos) /*!< 0x00000001 */ 4839 #define LPTIM_CR_ENABLE LPTIM_CR_ENABLE_Msk /*!< LPTIMer enable */ 4840 #define LPTIM_CR_SNGSTRT_Pos (1U) 4841 #define LPTIM_CR_SNGSTRT_Msk (0x1UL << LPTIM_CR_SNGSTRT_Pos) /*!< 0x00000002 */ 4842 #define LPTIM_CR_SNGSTRT LPTIM_CR_SNGSTRT_Msk /*!< Timer start in single mode */ 4843 #define LPTIM_CR_CNTSTRT_Pos (2U) 4844 #define LPTIM_CR_CNTSTRT_Msk (0x1UL << LPTIM_CR_CNTSTRT_Pos) /*!< 0x00000004 */ 4845 #define LPTIM_CR_CNTSTRT LPTIM_CR_CNTSTRT_Msk /*!< Timer start in continuous mode */ 4846 #define LPTIM_CR_COUNTRST_Pos (3U) 4847 #define LPTIM_CR_COUNTRST_Msk (0x1UL << LPTIM_CR_COUNTRST_Pos) /*!< 0x00000008 */ 4848 #define LPTIM_CR_COUNTRST LPTIM_CR_COUNTRST_Msk /*!< Timer Counter reset in synchronous mode*/ 4849 #define LPTIM_CR_RSTARE_Pos (4U) 4850 #define LPTIM_CR_RSTARE_Msk (0x1UL << LPTIM_CR_RSTARE_Pos) /*!< 0x00000010 */ 4851 #define LPTIM_CR_RSTARE LPTIM_CR_RSTARE_Msk /*!< Timer Counter reset after read enable (asynchronously)*/ 4852 4853 4854 /****************** Bit definition for LPTIM_CCR1 register ******************/ 4855 #define LPTIM_CCR1_CCR1_Pos (0U) 4856 #define LPTIM_CCR1_CCR1_Msk (0xFFFFUL << LPTIM_CCR1_CCR1_Pos) /*!< 0x0000FFFF */ 4857 #define LPTIM_CCR1_CCR1 LPTIM_CCR1_CCR1_Msk /*!< Compare register 1 */ 4858 4859 /****************** Bit definition for LPTIM_ARR register *******************/ 4860 #define LPTIM_ARR_ARR_Pos (0U) 4861 #define LPTIM_ARR_ARR_Msk (0xFFFFUL << LPTIM_ARR_ARR_Pos) /*!< 0x0000FFFF */ 4862 #define LPTIM_ARR_ARR LPTIM_ARR_ARR_Msk /*!< Auto reload register */ 4863 4864 /****************** Bit definition for LPTIM_CNT register *******************/ 4865 #define LPTIM_CNT_CNT_Pos (0U) 4866 #define LPTIM_CNT_CNT_Msk (0xFFFFUL << LPTIM_CNT_CNT_Pos) /*!< 0x0000FFFF */ 4867 #define LPTIM_CNT_CNT LPTIM_CNT_CNT_Msk /*!< Counter register */ 4868 4869 /****************** Bit definition for LPTIM_CFGR2 register *****************/ 4870 #define LPTIM_CFGR2_IN1SEL_Pos (0U) 4871 #define LPTIM_CFGR2_IN1SEL_Msk (0x3UL << LPTIM_CFGR2_IN1SEL_Pos) /*!< 0x00000003 */ 4872 #define LPTIM_CFGR2_IN1SEL LPTIM_CFGR2_IN1SEL_Msk /*!< IN1SEL[1:0] bits (Remap selection) */ 4873 #define LPTIM_CFGR2_IN1SEL_0 (0x1UL << LPTIM_CFGR2_IN1SEL_Pos) /*!< 0x00000001 */ 4874 #define LPTIM_CFGR2_IN1SEL_1 (0x2UL << LPTIM_CFGR2_IN1SEL_Pos) /*!< 0x00000002 */ 4875 #define LPTIM_CFGR2_IN2SEL_Pos (4U) 4876 #define LPTIM_CFGR2_IN2SEL_Msk (0x3UL << LPTIM_CFGR2_IN2SEL_Pos) /*!< 0x00000030 */ 4877 #define LPTIM_CFGR2_IN2SEL LPTIM_CFGR2_IN2SEL_Msk /*!< IN2SEL[5:4] bits (Remap selection) */ 4878 #define LPTIM_CFGR2_IN2SEL_0 (0x1UL << LPTIM_CFGR2_IN2SEL_Pos) /*!< 0x00000010 */ 4879 #define LPTIM_CFGR2_IN2SEL_1 (0x2UL << LPTIM_CFGR2_IN2SEL_Pos) /*!< 0x00000020 */ 4880 #define LPTIM_CFGR2_IC1SEL_Pos (16U) 4881 #define LPTIM_CFGR2_IC1SEL_Msk (0x3UL << LPTIM_CFGR2_IC1SEL_Pos) /*!< 0x00000003 */ 4882 #define LPTIM_CFGR2_IC1SEL LPTIM_CFGR2_IC1SEL_Msk /*!< IC1SEL[17:16] bits */ 4883 #define LPTIM_CFGR2_IC1SEL_0 (0x1UL << LPTIM_CFGR2_IC1SEL_Pos) /*!< 0x00010000 */ 4884 #define LPTIM_CFGR2_IC1SEL_1 (0x2UL << LPTIM_CFGR2_IC1SEL_Pos) /*!< 0x00020000 */ 4885 #define LPTIM_CFGR2_IC2SEL_Pos (20U) 4886 #define LPTIM_CFGR2_IC2SEL_Msk (0x3UL << LPTIM_CFGR2_IC2SEL_Pos) /*!< 0x00000030 */ 4887 #define LPTIM_CFGR2_IC2SEL LPTIM_CFGR2_IC2SEL_Msk /*!< IC2SEL[21:20] bits */ 4888 #define LPTIM_CFGR2_IC2SEL_0 (0x1UL << LPTIM_CFGR2_IC2SEL_Pos) /*!< 0x00100000 */ 4889 #define LPTIM_CFGR2_IC2SEL_1 (0x2UL << LPTIM_CFGR2_IC2SEL_Pos) /*!< 0x00200000 */ 4890 4891 /****************** Bit definition for LPTIM_RCR register *******************/ 4892 #define LPTIM_RCR_REP_Pos (0U) 4893 #define LPTIM_RCR_REP_Msk (0xFFUL << LPTIM_RCR_REP_Pos) /*!< 0x000000FF */ 4894 #define LPTIM_RCR_REP LPTIM_RCR_REP_Msk /*!< Repetition register value */ 4895 4896 /***************** Bit definition for LPTIM_CCMR1 register ******************/ 4897 #define LPTIM_CCMR1_CC1SEL_Pos (0U) 4898 #define LPTIM_CCMR1_CC1SEL_Msk (0x1UL << LPTIM_CCMR1_CC1SEL_Pos) /*!< 0x00000001 */ 4899 #define LPTIM_CCMR1_CC1SEL LPTIM_CCMR1_CC1SEL_Msk /*!< Capture/Compare 1 selection */ 4900 #define LPTIM_CCMR1_CC1E_Pos (1U) 4901 #define LPTIM_CCMR1_CC1E_Msk (0x1UL << LPTIM_CCMR1_CC1E_Pos) /*!< 0x00000002 */ 4902 #define LPTIM_CCMR1_CC1E LPTIM_CCMR1_CC1E_Msk /*!< Capture/Compare 1 output enable */ 4903 #define LPTIM_CCMR1_CC1P_Pos (2U) 4904 #define LPTIM_CCMR1_CC1P_Msk (0x3UL << LPTIM_CCMR1_CC1P_Pos) /*!< 0x0000000C */ 4905 #define LPTIM_CCMR1_CC1P LPTIM_CCMR1_CC1P_Msk /*!< Capture/Compare 1 output polarity */ 4906 #define LPTIM_CCMR1_CC1P_0 (0x1UL << LPTIM_CCMR1_CC1P_Pos) /*!< 0x00000004 */ 4907 #define LPTIM_CCMR1_CC1P_1 (0x2UL << LPTIM_CCMR1_CC1P_Pos) /*!< 0x00000008 */ 4908 #define LPTIM_CCMR1_IC1PSC_Pos (8U) 4909 #define LPTIM_CCMR1_IC1PSC_Msk (0x3UL << LPTIM_CCMR1_IC1PSC_Pos) /*!< 0x00000300 */ 4910 #define LPTIM_CCMR1_IC1PSC LPTIM_CCMR1_IC1PSC_Msk /*!< Input capture 1 prescaler */ 4911 #define LPTIM_CCMR1_IC1PSC_0 (0x1UL << LPTIM_CCMR1_IC1PSC_Pos) /*!< 0x00000100 */ 4912 #define LPTIM_CCMR1_IC1PSC_1 (0x2UL << LPTIM_CCMR1_IC1PSC_Pos) /*!< 0x00000200 */ 4913 #define LPTIM_CCMR1_IC1F_Pos (12U) 4914 #define LPTIM_CCMR1_IC1F_Msk (0x3UL << LPTIM_CCMR1_IC1F_Pos) /*!< 0x00003000 */ 4915 #define LPTIM_CCMR1_IC1F LPTIM_CCMR1_IC1F_Msk /*!< Input capture 1 filter */ 4916 #define LPTIM_CCMR1_IC1F_0 (0x1UL << LPTIM_CCMR1_IC1F_Pos) /*!< 0x00001000 */ 4917 #define LPTIM_CCMR1_IC1F_1 (0x2UL << LPTIM_CCMR1_IC1F_Pos) /*!< 0x00002000 */ 4918 #define LPTIM_CCMR1_CC2SEL_Pos (16U) 4919 #define LPTIM_CCMR1_CC2SEL_Msk (0x1UL << LPTIM_CCMR1_CC2SEL_Pos) /*!< 0x00010000 */ 4920 #define LPTIM_CCMR1_CC2SEL LPTIM_CCMR1_CC2SEL_Msk /*!< Capture/Compare 2 selection */ 4921 #define LPTIM_CCMR1_CC2E_Pos (17U) 4922 #define LPTIM_CCMR1_CC2E_Msk (0x1UL << LPTIM_CCMR1_CC2E_Pos) /*!< 0x00020000 */ 4923 #define LPTIM_CCMR1_CC2E LPTIM_CCMR1_CC2E_Msk /*!< Capture/Compare 2 output enable */ 4924 #define LPTIM_CCMR1_CC2P_Pos (18U) 4925 #define LPTIM_CCMR1_CC2P_Msk (0x3UL << LPTIM_CCMR1_CC2P_Pos) /*!< 0x000C0000 */ 4926 #define LPTIM_CCMR1_CC2P LPTIM_CCMR1_CC2P_Msk /*!< Capture/Compare 2 output polarity */ 4927 #define LPTIM_CCMR1_CC2P_0 (0x1UL << LPTIM_CCMR1_CC2P_Pos) /*!< 0x00040000 */ 4928 #define LPTIM_CCMR1_CC2P_1 (0x2UL << LPTIM_CCMR1_CC2P_Pos) /*!< 0x00080000 */ 4929 #define LPTIM_CCMR1_IC2PSC_Pos (24U) 4930 #define LPTIM_CCMR1_IC2PSC_Msk (0x3UL << LPTIM_CCMR1_IC2PSC_Pos) /*!< 0x03000000 */ 4931 #define LPTIM_CCMR1_IC2PSC LPTIM_CCMR1_IC2PSC_Msk /*!< Input capture 2 prescaler */ 4932 #define LPTIM_CCMR1_IC2PSC_0 (0x1UL << LPTIM_CCMR1_IC2PSC_Pos) /*!< 0x01000000 */ 4933 #define LPTIM_CCMR1_IC2PSC_1 (0x2UL << LPTIM_CCMR1_IC2PSC_Pos) /*!< 0x02000000 */ 4934 #define LPTIM_CCMR1_IC2F_Pos (28U) 4935 #define LPTIM_CCMR1_IC2F_Msk (0x3UL << LPTIM_CCMR1_IC2F_Pos) /*!< 0x30000000 */ 4936 #define LPTIM_CCMR1_IC2F LPTIM_CCMR1_IC2F_Msk /*!< Input capture 2 filter */ 4937 #define LPTIM_CCMR1_IC2F_0 (0x1UL << LPTIM_CCMR1_IC2F_Pos) /*!< 0x10000000 */ 4938 #define LPTIM_CCMR1_IC2F_1 (0x2UL << LPTIM_CCMR1_IC2F_Pos) /*!< 0x20000000 */ 4939 4940 /****************** Bit definition for LPTIM_CCR2 register ******************/ 4941 #define LPTIM_CCR2_CCR2_Pos (0U) 4942 #define LPTIM_CCR2_CCR2_Msk (0xFFFFUL << LPTIM_CCR2_CCR2_Pos) /*!< 0x0000FFFF */ 4943 #define LPTIM_CCR2_CCR2 LPTIM_CCR2_CCR2_Msk /*!< Compare register 2 */ 4944 4945 /******************************************************************************/ 4946 /* */ 4947 /* Public Key Accelerator (PKA) */ 4948 /* */ 4949 /******************************************************************************/ 4950 4951 /******************* Bit definition for PKA_CR register *********************/ 4952 #define PKA_CR_EN_Pos (0U) 4953 #define PKA_CR_EN_Msk (0x1UL << PKA_CR_EN_Pos) /*!< 0x00000001 */ 4954 #define PKA_CR_EN PKA_CR_EN_Msk /*!< PKA enable */ 4955 #define PKA_CR_START_Pos (1U) 4956 #define PKA_CR_START_Msk (0x1UL << PKA_CR_START_Pos) /*!< 0x00000002 */ 4957 #define PKA_CR_START PKA_CR_START_Msk /*!< Start operation */ 4958 #define PKA_CR_MODE_Pos (8U) 4959 #define PKA_CR_MODE_Msk (0x3FUL << PKA_CR_MODE_Pos) /*!< 0x00003F00 */ 4960 #define PKA_CR_MODE PKA_CR_MODE_Msk /*!< MODE[5:0] PKA operation code */ 4961 #define PKA_CR_MODE_0 (0x01UL << PKA_CR_MODE_Pos) /*!< 0x00000100 */ 4962 #define PKA_CR_MODE_1 (0x02UL << PKA_CR_MODE_Pos) /*!< 0x00000200 */ 4963 #define PKA_CR_MODE_2 (0x04UL << PKA_CR_MODE_Pos) /*!< 0x00000400 */ 4964 #define PKA_CR_MODE_3 (0x08UL << PKA_CR_MODE_Pos) /*!< 0x00000800 */ 4965 #define PKA_CR_MODE_4 (0x10UL << PKA_CR_MODE_Pos) /*!< 0x00001000 */ 4966 #define PKA_CR_MODE_5 (0x20UL << PKA_CR_MODE_Pos) /*!< 0x00002000 */ 4967 #define PKA_CR_PROCENDIE_Pos (17U) 4968 #define PKA_CR_PROCENDIE_Msk (0x1UL << PKA_CR_PROCENDIE_Pos) /*!< 0x00020000 */ 4969 #define PKA_CR_PROCENDIE PKA_CR_PROCENDIE_Msk /*!< End of operation interrupt enable */ 4970 #define PKA_CR_RAMERRIE_Pos (19U) 4971 #define PKA_CR_RAMERRIE_Msk (0x1UL << PKA_CR_RAMERRIE_Pos) /*!< 0x00080000 */ 4972 #define PKA_CR_RAMERRIE PKA_CR_RAMERRIE_Msk /*!< RAM error interrupt enable */ 4973 #define PKA_CR_ADDRERRIE_Pos (20U) 4974 #define PKA_CR_ADDRERRIE_Msk (0x1UL << PKA_CR_ADDRERRIE_Pos) /*!< 0x00100000 */ 4975 #define PKA_CR_ADDRERRIE PKA_CR_ADDRERRIE_Msk /*!< Address error interrupt enable */ 4976 #define PKA_CR_OPERRIE_Pos (21U) 4977 #define PKA_CR_OPERRIE_Msk (0x1UL << PKA_CR_OPERRIE_Pos) /*!< 0x00200000 */ 4978 #define PKA_CR_OPERRIE PKA_CR_OPERRIE_Msk /*!< Operation Error interrupt enable */ 4979 4980 /******************* Bit definition for PKA_SR register *********************/ 4981 #define PKA_SR_INITOK_Pos (0U) 4982 #define PKA_SR_INITOK_Msk (0x1UL << PKA_SR_INITOK_Pos) /*!< 0x00000001 */ 4983 #define PKA_SR_INITOK PKA_SR_INITOK_Msk /*!< PKA initialisation flag */ 4984 #define PKA_SR_BUSY_Pos (16U) 4985 #define PKA_SR_BUSY_Msk (0x1UL << PKA_SR_BUSY_Pos) /*!< 0x00010000 */ 4986 #define PKA_SR_BUSY PKA_SR_BUSY_Msk /*!< PKA operation is in progress */ 4987 #define PKA_SR_PROCENDF_Pos (17U) 4988 #define PKA_SR_PROCENDF_Msk (0x1UL << PKA_SR_PROCENDF_Pos) /*!< 0x00020000 */ 4989 #define PKA_SR_PROCENDF PKA_SR_PROCENDF_Msk /*!< PKA end of operation flag */ 4990 #define PKA_SR_RAMERRF_Pos (19U) 4991 #define PKA_SR_RAMERRF_Msk (0x1UL << PKA_SR_RAMERRF_Pos) /*!< 0x00080000 */ 4992 #define PKA_SR_RAMERRF PKA_SR_RAMERRF_Msk /*!< PKA RAM error flag */ 4993 #define PKA_SR_ADDRERRF_Pos (20U) 4994 #define PKA_SR_ADDRERRF_Msk (0x1UL << PKA_SR_ADDRERRF_Pos) /*!< 0x00100000 */ 4995 #define PKA_SR_ADDRERRF PKA_SR_ADDRERRF_Msk /*!< Address error flag */ 4996 #define PKA_SR_OPERRF_Pos (21U) 4997 #define PKA_SR_OPERRF_Msk (0x1UL << PKA_SR_OPERRF_Pos) /*!< 0x00200000 */ 4998 #define PKA_SR_OPERRF PKA_SR_OPERRF_Msk /*!< PKA operation Error flag*/ 4999 5000 /******************* Bit definition for PKA_CLRFR register ******************/ 5001 #define PKA_CLRFR_PROCENDFC_Pos (17U) 5002 #define PKA_CLRFR_PROCENDFC_Msk (0x1UL << PKA_CLRFR_PROCENDFC_Pos) /*!< 0x00020000 */ 5003 #define PKA_CLRFR_PROCENDFC PKA_CLRFR_PROCENDFC_Msk /*!< Clear PKA end of operation flag */ 5004 #define PKA_CLRFR_RAMERRFC_Pos (19U) 5005 #define PKA_CLRFR_RAMERRFC_Msk (0x1UL << PKA_CLRFR_RAMERRFC_Pos) /*!< 0x00080000 */ 5006 #define PKA_CLRFR_RAMERRFC PKA_CLRFR_RAMERRFC_Msk /*!< Clear PKA RAM error flag */ 5007 #define PKA_CLRFR_ADDRERRFC_Pos (20U) 5008 #define PKA_CLRFR_ADDRERRFC_Msk (0x1UL << PKA_CLRFR_ADDRERRFC_Pos) /*!< 0x00100000 */ 5009 #define PKA_CLRFR_ADDRERRFC PKA_CLRFR_ADDRERRFC_Msk /*!< Clear address error flag */ 5010 #define PKA_CLRFR_OPERRFC_Pos (21U) 5011 #define PKA_CLRFR_OPERRFC_Msk (0x1UL << PKA_CLRFR_OPERRFC_Pos) /*!< 0x00200000 */ 5012 #define PKA_CLRFR_OPERRFC PKA_CLRFR_OPERRFC_Msk /*!< Clear PKA operation Error flag*/ 5013 5014 /******************* Bits definition for PKA RAM *************************/ 5015 #define PKA_RAM_OFFSET (0x0400UL) /*!< PKA RAM address offset */ 5016 5017 /* Compute Montgomery parameter input data */ 5018 #define PKA_MONTGOMERY_PARAM_IN_MOD_NB_BITS ((0x0408UL - PKA_RAM_OFFSET)>>2) /*!< Input modulus number of bits */ 5019 #define PKA_MONTGOMERY_PARAM_IN_MODULUS ((0x1088UL - PKA_RAM_OFFSET)>>2) /*!< Input modulus */ 5020 5021 /* Compute Montgomery parameter output data */ 5022 #define PKA_MONTGOMERY_PARAM_OUT_PARAMETER ((0x0620UL - PKA_RAM_OFFSET)>>2) /*!< Output Montgomery parameter */ 5023 5024 /* Compute modular exponentiation input data */ 5025 #define PKA_MODULAR_EXP_IN_EXP_NB_BITS ((0x0400UL - PKA_RAM_OFFSET)>>2) /*!< Input exponent number of bits */ 5026 #define PKA_MODULAR_EXP_IN_OP_NB_BITS ((0x0408UL - PKA_RAM_OFFSET)>>2) /*!< Input operand number of bits */ 5027 #define PKA_MODULAR_EXP_IN_MONTGOMERY_PARAM ((0x0620UL - PKA_RAM_OFFSET)>>2) /*!< Input storage area for Montgomery parameter */ 5028 #define PKA_MODULAR_EXP_IN_EXPONENT_BASE ((0x0C68UL - PKA_RAM_OFFSET)>>2) /*!< Input base of the exponentiation */ 5029 #define PKA_MODULAR_EXP_IN_EXPONENT ((0x0E78UL - PKA_RAM_OFFSET)>>2) /*!< Input exponent to process */ 5030 #define PKA_MODULAR_EXP_IN_MODULUS ((0x1088UL - PKA_RAM_OFFSET)>>2) /*!< Input modulus */ 5031 #define PKA_MODULAR_EXP_PROTECT_IN_EXPONENT_BASE ((0x16C8UL - PKA_RAM_OFFSET)>>2) /*!< Input base of the protected exponentiation */ 5032 #define PKA_MODULAR_EXP_PROTECT_IN_EXPONENT ((0x14B8UL - PKA_RAM_OFFSET)>>2) /*!< Input exponent to process protected exponentiation*/ 5033 #define PKA_MODULAR_EXP_PROTECT_IN_MODULUS ((0x0838UL - PKA_RAM_OFFSET)>>2) /*!< Input modulus to process protected exponentiation */ 5034 #define PKA_MODULAR_EXP_PROTECT_IN_PHI ((0x0C68UL - PKA_RAM_OFFSET)>>2) /*!< Input phi to process protected exponentiation */ 5035 5036 /* Compute modular exponentiation output data */ 5037 #define PKA_MODULAR_EXP_OUT_RESULT ((0x0838UL - PKA_RAM_OFFSET)>>2) /*!< Output result of the exponentiation */ 5038 #define PKA_MODULAR_EXP_OUT_ERROR ((0x1298UL - PKA_RAM_OFFSET)>>2) /*!< Output error of the exponentiation */ 5039 #define PKA_MODULAR_EXP_OUT_MONTGOMERY_PARAM ((0x0620UL - PKA_RAM_OFFSET)>>2) /*!< Output storage area for Montgomery parameter */ 5040 #define PKA_MODULAR_EXP_OUT_EXPONENT_BASE ((0x0C68UL - PKA_RAM_OFFSET)>>2) /*!< Output base of the exponentiation */ 5041 5042 /* Compute ECC scalar multiplication input data */ 5043 #define PKA_ECC_SCALAR_MUL_IN_EXP_NB_BITS ((0x0400UL - PKA_RAM_OFFSET)>>2) /*!< Input curve prime order n number of bits */ 5044 #define PKA_ECC_SCALAR_MUL_IN_OP_NB_BITS ((0x0408UL - PKA_RAM_OFFSET)>>2) /*!< Input modulus number of bits */ 5045 #define PKA_ECC_SCALAR_MUL_IN_A_COEFF_SIGN ((0x0410UL - PKA_RAM_OFFSET)>>2) /*!< Input sign of the 'a' coefficient */ 5046 #define PKA_ECC_SCALAR_MUL_IN_A_COEFF ((0x0418UL - PKA_RAM_OFFSET)>>2) /*!< Input ECC curve 'a' coefficient */ 5047 #define PKA_ECC_SCALAR_MUL_IN_B_COEFF ((0x0520UL - PKA_RAM_OFFSET)>>2) /*!< Input ECC curve 'b' coefficient */ 5048 #define PKA_ECC_SCALAR_MUL_IN_MOD_GF ((0x1088UL - PKA_RAM_OFFSET)>>2) /*!< Input modulus GF(p) */ 5049 #define PKA_ECC_SCALAR_MUL_IN_K ((0x12A0UL - PKA_RAM_OFFSET)>>2) /*!< Input 'k' of KP */ 5050 #define PKA_ECC_SCALAR_MUL_IN_INITIAL_POINT_X ((0x0578UL - PKA_RAM_OFFSET)>>2) /*!< Input initial point P X coordinate */ 5051 #define PKA_ECC_SCALAR_MUL_IN_INITIAL_POINT_Y ((0x0470UL - PKA_RAM_OFFSET)>>2) /*!< Input initial point P Y coordinate */ 5052 #define PKA_ECC_SCALAR_MUL_IN_N_PRIME_ORDER ((0x0F88UL - PKA_RAM_OFFSET)>>2) /*!< Input prime order n */ 5053 5054 /* Compute ECC scalar multiplication output data */ 5055 #define PKA_ECC_SCALAR_MUL_OUT_RESULT_X ((0x0578UL - PKA_RAM_OFFSET)>>2) /*!< Output result X coordinate */ 5056 #define PKA_ECC_SCALAR_MUL_OUT_RESULT_Y ((0x05D0UL - PKA_RAM_OFFSET)>>2) /*!< Output result Y coordinate */ 5057 #define PKA_ECC_SCALAR_MUL_OUT_ERROR ((0x0680UL - PKA_RAM_OFFSET)>>2) /*!< Output result error */ 5058 5059 /* Point check input data */ 5060 #define PKA_POINT_CHECK_IN_MOD_NB_BITS ((0x0408UL - PKA_RAM_OFFSET)>>2) /*!< Input modulus number of bits */ 5061 #define PKA_POINT_CHECK_IN_A_COEFF_SIGN ((0x0410UL - PKA_RAM_OFFSET)>>2) /*!< Input sign of the 'a' coefficient */ 5062 #define PKA_POINT_CHECK_IN_A_COEFF ((0x0418UL - PKA_RAM_OFFSET)>>2) /*!< Input ECC curve 'a' coefficient */ 5063 #define PKA_POINT_CHECK_IN_B_COEFF ((0x0520UL - PKA_RAM_OFFSET)>>2) /*!< Input ECC curve 'b' coefficient */ 5064 #define PKA_POINT_CHECK_IN_MOD_GF ((0x0470UL - PKA_RAM_OFFSET)>>2) /*!< Input modulus GF(p) */ 5065 #define PKA_POINT_CHECK_IN_INITIAL_POINT_X ((0x0578UL - PKA_RAM_OFFSET)>>2) /*!< Input initial point P X coordinate */ 5066 #define PKA_POINT_CHECK_IN_INITIAL_POINT_Y ((0x05D0UL - PKA_RAM_OFFSET)>>2) /*!< Input initial point P Y coordinate */ 5067 #define PKA_POINT_CHECK_IN_MONTGOMERY_PARAM ((0x04C8UL - PKA_RAM_OFFSET)>>2) /*!< Input storage area for Montgomery parameter */ 5068 5069 /* Point check output data */ 5070 #define PKA_POINT_CHECK_OUT_ERROR ((0x0680UL - PKA_RAM_OFFSET)>>2) /*!< Output error */ 5071 5072 /* ECDSA signature input data */ 5073 #define PKA_ECDSA_SIGN_IN_ORDER_NB_BITS ((0x0400UL - PKA_RAM_OFFSET)>>2) /*!< Input order number of bits */ 5074 #define PKA_ECDSA_SIGN_IN_MOD_NB_BITS ((0x0408UL - PKA_RAM_OFFSET)>>2) /*!< Input modulus number of bits */ 5075 #define PKA_ECDSA_SIGN_IN_A_COEFF_SIGN ((0x0410UL - PKA_RAM_OFFSET)>>2) /*!< Input sign of the 'a' coefficient */ 5076 #define PKA_ECDSA_SIGN_IN_A_COEFF ((0x0418UL - PKA_RAM_OFFSET)>>2) /*!< Input ECC curve 'a' coefficient */ 5077 #define PKA_ECDSA_SIGN_IN_B_COEFF ((0x0520UL - PKA_RAM_OFFSET)>>2) /*!< Input ECC curve 'b' coefficient */ 5078 #define PKA_ECDSA_SIGN_IN_MOD_GF ((0x1088UL - PKA_RAM_OFFSET)>>2) /*!< Input modulus GF(p) */ 5079 #define PKA_ECDSA_SIGN_IN_K ((0x12A0UL - PKA_RAM_OFFSET)>>2) /*!< Input k value of the ECDSA */ 5080 #define PKA_ECDSA_SIGN_IN_INITIAL_POINT_X ((0x0578UL - PKA_RAM_OFFSET)>>2) /*!< Input initial point P X coordinate */ 5081 #define PKA_ECDSA_SIGN_IN_INITIAL_POINT_Y ((0x0470UL - PKA_RAM_OFFSET)>>2) /*!< Input initial point P Y coordinate */ 5082 #define PKA_ECDSA_SIGN_IN_HASH_E ((0x0FE8UL - PKA_RAM_OFFSET)>>2) /*!< Input e, hash of the message */ 5083 #define PKA_ECDSA_SIGN_IN_PRIVATE_KEY_D ((0x0F28UL - PKA_RAM_OFFSET)>>2) /*!< Input d, private key */ 5084 #define PKA_ECDSA_SIGN_IN_ORDER_N ((0x0F88UL - PKA_RAM_OFFSET)>>2) /*!< Input n, order of the curve */ 5085 5086 /* ECDSA signature output data */ 5087 #define PKA_ECDSA_SIGN_OUT_ERROR ((0x0FE0UL - PKA_RAM_OFFSET)>>2) /*!< Output error */ 5088 #define PKA_ECDSA_SIGN_OUT_SIGNATURE_R ((0x0730UL - PKA_RAM_OFFSET)>>2) /*!< Output signature r */ 5089 #define PKA_ECDSA_SIGN_OUT_SIGNATURE_S ((0x0788UL - PKA_RAM_OFFSET)>>2) /*!< Output signature s */ 5090 #define PKA_ECDSA_SIGN_OUT_FINAL_POINT_X ((0x1400UL - PKA_RAM_OFFSET)>>2) /*!< Extended output result point X coordinate */ 5091 #define PKA_ECDSA_SIGN_OUT_FINAL_POINT_Y ((0x1458UL - PKA_RAM_OFFSET)>>2) /*!< Extended output result point Y coordinate */ 5092 5093 5094 /* ECDSA verification input data */ 5095 #define PKA_ECDSA_VERIF_IN_ORDER_NB_BITS ((0x0408UL - PKA_RAM_OFFSET)>>2) /*!< Input order number of bits */ 5096 #define PKA_ECDSA_VERIF_IN_MOD_NB_BITS ((0x04C8UL - PKA_RAM_OFFSET)>>2) /*!< Input modulus number of bits */ 5097 #define PKA_ECDSA_VERIF_IN_A_COEFF_SIGN ((0x0468UL - PKA_RAM_OFFSET)>>2) /*!< Input sign of the 'a' coefficient */ 5098 #define PKA_ECDSA_VERIF_IN_A_COEFF ((0x0470UL - PKA_RAM_OFFSET)>>2) /*!< Input ECC curve 'a' coefficient */ 5099 #define PKA_ECDSA_VERIF_IN_MOD_GF ((0x04D0UL - PKA_RAM_OFFSET)>>2) /*!< Input modulus GF(p) */ 5100 #define PKA_ECDSA_VERIF_IN_INITIAL_POINT_X ((0x0678UL - PKA_RAM_OFFSET)>>2) /*!< Input initial point P X coordinate */ 5101 #define PKA_ECDSA_VERIF_IN_INITIAL_POINT_Y ((0x06D0UL - PKA_RAM_OFFSET)>>2) /*!< Input initial point P Y coordinate */ 5102 #define PKA_ECDSA_VERIF_IN_PUBLIC_KEY_POINT_X ((0x12F8UL - PKA_RAM_OFFSET)>>2) /*!< Input public key point X coordinate */ 5103 #define PKA_ECDSA_VERIF_IN_PUBLIC_KEY_POINT_Y ((0x1350UL - PKA_RAM_OFFSET)>>2) /*!< Input public key point Y coordinate */ 5104 #define PKA_ECDSA_VERIF_IN_SIGNATURE_R ((0x10E0UL - PKA_RAM_OFFSET)>>2) /*!< Input r, part of the signature */ 5105 #define PKA_ECDSA_VERIF_IN_SIGNATURE_S ((0x0C68UL - PKA_RAM_OFFSET)>>2) /*!< Input s, part of the signature */ 5106 #define PKA_ECDSA_VERIF_IN_HASH_E ((0x13A8UL - PKA_RAM_OFFSET)>>2) /*!< Input e, hash of the message */ 5107 #define PKA_ECDSA_VERIF_IN_ORDER_N ((0x1088UL - PKA_RAM_OFFSET)>>2) /*!< Input n, order of the curve */ 5108 5109 /* ECDSA verification output data */ 5110 #define PKA_ECDSA_VERIF_OUT_RESULT ((0x05D0UL - PKA_RAM_OFFSET)>>2) /*!< Output result */ 5111 5112 /* RSA CRT exponentiation input data */ 5113 #define PKA_RSA_CRT_EXP_IN_MOD_NB_BITS ((0x0408UL - PKA_RAM_OFFSET)>>2) /*!< Input operands number of bits */ 5114 #define PKA_RSA_CRT_EXP_IN_DP_CRT ((0x0730UL - PKA_RAM_OFFSET)>>2) /*!< Input Dp CRT parameter */ 5115 #define PKA_RSA_CRT_EXP_IN_DQ_CRT ((0x0E78UL - PKA_RAM_OFFSET)>>2) /*!< Input Dq CRT parameter */ 5116 #define PKA_RSA_CRT_EXP_IN_QINV_CRT ((0x0948UL - PKA_RAM_OFFSET)>>2) /*!< Input qInv CRT parameter */ 5117 #define PKA_RSA_CRT_EXP_IN_PRIME_P ((0x0B60UL - PKA_RAM_OFFSET)>>2) /*!< Input Prime p */ 5118 #define PKA_RSA_CRT_EXP_IN_PRIME_Q ((0x1088UL - PKA_RAM_OFFSET)>>2) /*!< Input Prime q */ 5119 #define PKA_RSA_CRT_EXP_IN_EXPONENT_BASE ((0x12A0UL - PKA_RAM_OFFSET)>>2) /*!< Input base of the exponentiation */ 5120 5121 /* RSA CRT exponentiation output data */ 5122 #define PKA_RSA_CRT_EXP_OUT_RESULT ((0x0838UL - PKA_RAM_OFFSET)>>2) /*!< Output result */ 5123 5124 /* Modular reduction input data */ 5125 #define PKA_MODULAR_REDUC_IN_OP_LENGTH ((0x0400UL - PKA_RAM_OFFSET)>>2) /*!< Input operand length */ 5126 #define PKA_MODULAR_REDUC_IN_MOD_LENGTH ((0x0408UL - PKA_RAM_OFFSET)>>2) /*!< Input modulus length */ 5127 #define PKA_MODULAR_REDUC_IN_OPERAND ((0x0A50UL - PKA_RAM_OFFSET)>>2) /*!< Input operand */ 5128 #define PKA_MODULAR_REDUC_IN_MODULUS ((0x0C68UL - PKA_RAM_OFFSET)>>2) /*!< Input modulus */ 5129 5130 /* Modular reduction output data */ 5131 #define PKA_MODULAR_REDUC_OUT_RESULT ((0xE78UL - PKA_RAM_OFFSET)>>2) /*!< Output result */ 5132 5133 /* Arithmetic addition input data */ 5134 #define PKA_ARITHMETIC_ADD_IN_OP_NB_BITS ((0x0408UL - PKA_RAM_OFFSET)>>2) /*!< Input operand number of bits */ 5135 #define PKA_ARITHMETIC_ADD_IN_OP1 ((0x0A50UL - PKA_RAM_OFFSET)>>2) /*!< Input operand op1 */ 5136 #define PKA_ARITHMETIC_ADD_IN_OP2 ((0x0C68UL - PKA_RAM_OFFSET)>>2) /*!< Input operand op2 */ 5137 5138 /* Arithmetic addition output data */ 5139 #define PKA_ARITHMETIC_ADD_OUT_RESULT ((0x0E78UL - PKA_RAM_OFFSET)>>2) /*!< Output result */ 5140 5141 /* Arithmetic subtraction input data */ 5142 #define PKA_ARITHMETIC_SUB_IN_OP_NB_BITS ((0x0408UL - PKA_RAM_OFFSET)>>2) /*!< Input operand number of bits */ 5143 #define PKA_ARITHMETIC_SUB_IN_OP1 ((0x0A50UL - PKA_RAM_OFFSET)>>2) /*!< Input operand op1 */ 5144 #define PKA_ARITHMETIC_SUB_IN_OP2 ((0x0C68UL - PKA_RAM_OFFSET)>>2) /*!< Input operand op2 */ 5145 5146 /* Arithmetic subtraction output data */ 5147 #define PKA_ARITHMETIC_SUB_OUT_RESULT ((0x0E78UL - PKA_RAM_OFFSET)>>2) /*!< Output result */ 5148 5149 /* Arithmetic multiplication input data */ 5150 #define PKA_ARITHMETIC_MUL_NB_BITS ((0x0408UL - PKA_RAM_OFFSET)>>2) /*!< Input operand number of bits */ 5151 #define PKA_ARITHMETIC_MUL_IN_OP1 ((0x0A50UL - PKA_RAM_OFFSET)>>2) /*!< Input operand op1 */ 5152 #define PKA_ARITHMETIC_MUL_IN_OP2 ((0x0C68UL - PKA_RAM_OFFSET)>>2) /*!< Input operand op2 */ 5153 5154 /* Arithmetic multiplication output data */ 5155 #define PKA_ARITHMETIC_MUL_OUT_RESULT ((0x0E78UL - PKA_RAM_OFFSET)>>2) /*!< Output result */ 5156 5157 /* Comparison input data */ 5158 #define PKA_COMPARISON_IN_OP_NB_BITS ((0x0408UL - PKA_RAM_OFFSET)>>2) /*!< Input operand number of bits */ 5159 #define PKA_COMPARISON_IN_OP1 ((0x0A50UL - PKA_RAM_OFFSET)>>2) /*!< Input operand op1 */ 5160 #define PKA_COMPARISON_IN_OP2 ((0x0C68UL - PKA_RAM_OFFSET)>>2) /*!< Input operand op2 */ 5161 5162 /* Comparison output data */ 5163 #define PKA_COMPARISON_OUT_RESULT ((0x0E78UL - PKA_RAM_OFFSET)>>2) /*!< Output result */ 5164 5165 /* Modular addition input data */ 5166 #define PKA_MODULAR_ADD_NB_BITS ((0x0408UL - PKA_RAM_OFFSET)>>2) /*!< Input operand number of bits */ 5167 #define PKA_MODULAR_ADD_IN_OP1 ((0x0A50UL - PKA_RAM_OFFSET)>>2) /*!< Input operand op1 */ 5168 #define PKA_MODULAR_ADD_IN_OP2 ((0x0C68UL - PKA_RAM_OFFSET)>>2) /*!< Input operand op2 */ 5169 #define PKA_MODULAR_ADD_IN_OP3_MOD ((0x1088UL - PKA_RAM_OFFSET)>>2) /*!< Input operand op3 (modulus) */ 5170 5171 /* Modular addition output data */ 5172 #define PKA_MODULAR_ADD_OUT_RESULT ((0x0E78UL - PKA_RAM_OFFSET)>>2) /*!< Output result */ 5173 5174 /* Modular inversion input data */ 5175 #define PKA_MODULAR_INV_NB_BITS ((0x0408UL - PKA_RAM_OFFSET)>>2) /*!< Input operand number of bits */ 5176 #define PKA_MODULAR_INV_IN_OP1 ((0x0A50UL - PKA_RAM_OFFSET)>>2) /*!< Input operand op1 */ 5177 #define PKA_MODULAR_INV_IN_OP2_MOD ((0x0C68UL - PKA_RAM_OFFSET)>>2) /*!< Input operand op2 (modulus) */ 5178 5179 /* Modular inversion output data */ 5180 #define PKA_MODULAR_INV_OUT_RESULT ((0x0E78UL - PKA_RAM_OFFSET)>>2) /*!< Output result */ 5181 5182 /* Modular subtraction input data */ 5183 #define PKA_MODULAR_SUB_IN_OP_NB_BITS ((0x0408UL - PKA_RAM_OFFSET)>>2) /*!< Input operand number of bits */ 5184 #define PKA_MODULAR_SUB_IN_OP1 ((0x0A50UL - PKA_RAM_OFFSET)>>2) /*!< Input operand op1 */ 5185 #define PKA_MODULAR_SUB_IN_OP2 ((0x0C68UL - PKA_RAM_OFFSET)>>2) /*!< Input operand op2 */ 5186 #define PKA_MODULAR_SUB_IN_OP3_MOD ((0x1088UL - PKA_RAM_OFFSET)>>2) /*!< Input operand op3 */ 5187 5188 /* Modular subtraction output data */ 5189 #define PKA_MODULAR_SUB_OUT_RESULT ((0x0E78UL - PKA_RAM_OFFSET)>>2) /*!< Output result */ 5190 5191 /* Montgomery multiplication input data */ 5192 #define PKA_MONTGOMERY_MUL_IN_OP_NB_BITS ((0x0408UL - PKA_RAM_OFFSET)>>2) /*!< Input operand number of bits */ 5193 #define PKA_MONTGOMERY_MUL_IN_OP1 ((0x0A50UL - PKA_RAM_OFFSET)>>2) /*!< Input operand op1 */ 5194 #define PKA_MONTGOMERY_MUL_IN_OP2 ((0x0C68UL - PKA_RAM_OFFSET)>>2) /*!< Input operand op2 */ 5195 #define PKA_MONTGOMERY_MUL_IN_OP3_MOD ((0x1088UL - PKA_RAM_OFFSET)>>2) /*!< Input modulus */ 5196 5197 /* Montgomery multiplication output data */ 5198 #define PKA_MONTGOMERY_MUL_OUT_RESULT ((0x0E78UL - PKA_RAM_OFFSET)>>2) /*!< Output result */ 5199 5200 /* Generic Arithmetic input data */ 5201 #define PKA_ARITHMETIC_ALL_OPS_NB_BITS ((0x0408UL - PKA_RAM_OFFSET)>>2) /*!< Input operand number of bits */ 5202 #define PKA_ARITHMETIC_ALL_OPS_IN_OP1 ((0x0A50UL - PKA_RAM_OFFSET)>>2) /*!< Input operand op1 */ 5203 #define PKA_ARITHMETIC_ALL_OPS_IN_OP2 ((0x0C68UL - PKA_RAM_OFFSET)>>2) /*!< Input operand op2 */ 5204 #define PKA_ARITHMETIC_ALL_OPS_IN_OP3 ((0x1088UL - PKA_RAM_OFFSET)>>2) /*!< Input operand op2 */ 5205 5206 /* Generic Arithmetic output data */ 5207 #define PKA_ARITHMETIC_ALL_OPS_OUT_RESULT ((0x0E78UL - PKA_RAM_OFFSET)>>2) /*!< Output result for arithmetic operations */ 5208 5209 /* Compute ECC complete addition input data */ 5210 #define PKA_ECC_COMPLETE_ADD_IN_MOD_NB_BITS ((0x0408UL - PKA_RAM_OFFSET)>>2) /*!< Input Modulus number of bits */ 5211 #define PKA_ECC_COMPLETE_ADD_IN_A_COEFF_SIGN ((0x0410UL - PKA_RAM_OFFSET)>>2) /*!< Input sign of the 'a' coefficient */ 5212 #define PKA_ECC_COMPLETE_ADD_IN_A_COEFF ((0x0418UL - PKA_RAM_OFFSET)>>2) /*!< Input ECC curve '|a|' coefficient */ 5213 #define PKA_ECC_COMPLETE_ADD_IN_MOD_P ((0x0470UL - PKA_RAM_OFFSET)>>2) /*!< Input modulus GF(p) */ 5214 #define PKA_ECC_COMPLETE_ADD_IN_POINT1_X ((0x0628UL - PKA_RAM_OFFSET)>>2) /*!< Input initial point P X coordinate */ 5215 #define PKA_ECC_COMPLETE_ADD_IN_POINT1_Y ((0x0680UL - PKA_RAM_OFFSET)>>2) /*!< Input initial point P Y coordinate */ 5216 #define PKA_ECC_COMPLETE_ADD_IN_POINT1_Z ((0x06D8UL - PKA_RAM_OFFSET)>>2) /*!< Input initial point P Z coordinate */ 5217 #define PKA_ECC_COMPLETE_ADD_IN_POINT2_X ((0x0730UL - PKA_RAM_OFFSET)>>2) /*!< Input initial point Q X coordinate */ 5218 #define PKA_ECC_COMPLETE_ADD_IN_POINT2_Y ((0x0788UL - PKA_RAM_OFFSET)>>2) /*!< Input initial point Q Y coordinate */ 5219 #define PKA_ECC_COMPLETE_ADD_IN_POINT2_Z ((0x07E0UL - PKA_RAM_OFFSET)>>2) /*!< Input initial point Q Z coordinate */ 5220 5221 /* Compute ECC complete addition output data */ 5222 #define PKA_ECC_COMPLETE_ADD_OUT_RESULT_X ((0x0D60UL - PKA_RAM_OFFSET)>>2) /*!< Output result X coordinate */ 5223 #define PKA_ECC_COMPLETE_ADD_OUT_RESULT_Y ((0x0DB8UL - PKA_RAM_OFFSET)>>2) /*!< Output result Y coordinate */ 5224 #define PKA_ECC_COMPLETE_ADD_OUT_RESULT_Z ((0x0E10UL - PKA_RAM_OFFSET)>>2) /*!< Output result Z coordinate */ 5225 5226 /* Compute ECC double base ladder input data */ 5227 #define PKA_ECC_DOUBLE_LADDER_IN_PRIME_ORDER_NB_BITS ((0x0400UL - PKA_RAM_OFFSET)>>2) /*!< Input n, order of the curve */ 5228 #define PKA_ECC_DOUBLE_LADDER_IN_MOD_NB_BITS ((0x0408UL - PKA_RAM_OFFSET)>>2) /*!< Input Modulus number of bits */ 5229 #define PKA_ECC_DOUBLE_LADDER_IN_A_COEFF_SIGN ((0x0410UL - PKA_RAM_OFFSET)>>2) /*!< Input sign of the 'a' coefficient */ 5230 #define PKA_ECC_DOUBLE_LADDER_IN_A_COEFF ((0x0418UL - PKA_RAM_OFFSET)>>2) /*!< Input ECC curve '|a|' coefficient */ 5231 #define PKA_ECC_DOUBLE_LADDER_IN_MOD_P ((0x0470UL - PKA_RAM_OFFSET)>>2) /*!< Input modulus GF(p) */ 5232 #define PKA_ECC_DOUBLE_LADDER_IN_K_INTEGER ((0x0520UL - PKA_RAM_OFFSET)>>2) /*!< Input 'k' integer coefficient */ 5233 #define PKA_ECC_DOUBLE_LADDER_IN_M_INTEGER ((0x0578UL - PKA_RAM_OFFSET)>>2) /*!< Input 'm' integer coefficient */ 5234 #define PKA_ECC_DOUBLE_LADDER_IN_POINT1_X ((0x0628UL - PKA_RAM_OFFSET)>>2) /*!< Input initial point P X coordinate */ 5235 #define PKA_ECC_DOUBLE_LADDER_IN_POINT1_Y ((0x0680UL - PKA_RAM_OFFSET)>>2) /*!< Input initial point P Y coordinate */ 5236 #define PKA_ECC_DOUBLE_LADDER_IN_POINT1_Z ((0x06D8UL - PKA_RAM_OFFSET)>>2) /*!< Input initial point P Z coordinate */ 5237 #define PKA_ECC_DOUBLE_LADDER_IN_POINT2_X ((0x0730UL - PKA_RAM_OFFSET)>>2) /*!< Input initial point Q X coordinate */ 5238 #define PKA_ECC_DOUBLE_LADDER_IN_POINT2_Y ((0x0788UL - PKA_RAM_OFFSET)>>2) /*!< Input initial point Q Y coordinate */ 5239 #define PKA_ECC_DOUBLE_LADDER_IN_POINT2_Z ((0x07E0UL - PKA_RAM_OFFSET)>>2) /*!< Input initial point Q Z coordinate */ 5240 5241 /* Compute ECC double base ladder output data */ 5242 #define PKA_ECC_DOUBLE_LADDER_OUT_RESULT_X ((0x0578UL - PKA_RAM_OFFSET)>>2) /*!< Output result X coordinate (affine coordinate) */ 5243 #define PKA_ECC_DOUBLE_LADDER_OUT_RESULT_Y ((0x05D0UL - PKA_RAM_OFFSET)>>2) /*!< Output result Y coordinate (affine coordinate) */ 5244 #define PKA_ECC_DOUBLE_LADDER_OUT_ERROR ((0x0520UL - PKA_RAM_OFFSET)>>2) /*!< Output result error */ 5245 5246 /* Compute ECC projective to affine conversion input data */ 5247 #define PKA_ECC_PROJECTIVE_AFF_IN_MOD_NB_BITS ((0x0408UL - PKA_RAM_OFFSET)>>2) /*!< Input Modulus number of bits */ 5248 #define PKA_ECC_PROJECTIVE_AFF_IN_MOD_P ((0x0470UL - PKA_RAM_OFFSET)>>2) /*!< Input modulus GF(p) */ 5249 #define PKA_ECC_PROJECTIVE_AFF_IN_POINT_X ((0x0D60UL - PKA_RAM_OFFSET)>>2) /*!< Input initial projective point P X coordinate */ 5250 #define PKA_ECC_PROJECTIVE_AFF_IN_POINT_Y ((0x0DB8UL - PKA_RAM_OFFSET)>>2) /*!< Input initial projective point P Y coordinate */ 5251 #define PKA_ECC_PROJECTIVE_AFF_IN_POINT_Z ((0x0E10UL - PKA_RAM_OFFSET)>>2) /*!< Input initial projective point P Z coordinate */ 5252 #define PKA_ECC_PROJECTIVE_AFF_IN_MONTGOMERY_PARAM_R2 ((0x04C8UL - PKA_RAM_OFFSET)>>2) /*!< Input storage area for Montgomery parameter */ 5253 5254 /* Compute ECC projective to affine conversion output data */ 5255 #define PKA_ECC_PROJECTIVE_AFF_OUT_RESULT_X ((0x0578UL - PKA_RAM_OFFSET)>>2) /*!< Output result x affine coordinate */ 5256 #define PKA_ECC_PROJECTIVE_AFF_OUT_RESULT_Y ((0x05D0UL - PKA_RAM_OFFSET)>>2) /*!< Output result y affine coordinate */ 5257 #define PKA_ECC_PROJECTIVE_AFF_OUT_ERROR ((0x0680UL - PKA_RAM_OFFSET)>>2) /*!< Output result error */ 5258 5259 5260 /******************************************************************************/ 5261 /* */ 5262 /* Power Control */ 5263 /* */ 5264 /******************************************************************************/ 5265 /******************** Bit definition for PWR_CR1 register *******************/ 5266 #define PWR_CR1_LPMS_Pos (0U) 5267 #define PWR_CR1_LPMS_Msk (0x7UL << PWR_CR1_LPMS_Pos) /*!< 0x00000007 */ 5268 #define PWR_CR1_LPMS PWR_CR1_LPMS_Msk /*!< LPMS[2:0] Low-power mode selection field */ 5269 #define PWR_CR1_LPMS_0 (0x1UL << PWR_CR1_LPMS_Pos) /*!< 0x00000001 */ 5270 #define PWR_CR1_LPMS_1 (0x2UL << PWR_CR1_LPMS_Pos) /*!< 0x00000002 */ 5271 #define PWR_CR1_LPMS_2 (0x4UL << PWR_CR1_LPMS_Pos) /*!< 0x00000004 */ 5272 #define PWR_CR1_R2RSB1_Pos (5U) 5273 #define PWR_CR1_R2RSB1_Msk (0x1UL << PWR_CR1_R2RSB1_Pos) /*!< 0x00000020 */ 5274 #define PWR_CR1_R2RSB1 PWR_CR1_R2RSB1_Msk /*!< SRAM2 Retention in Standby */ 5275 #define PWR_CR1_ULPMEN_Pos (7U) 5276 #define PWR_CR1_ULPMEN_Msk (0x1UL << PWR_CR1_ULPMEN_Pos) /*!< 0x00000080 */ 5277 #define PWR_CR1_ULPMEN PWR_CR1_ULPMEN_Msk /*!< BOR ultra-low power mode in Standby/Shutdown */ 5278 #define PWR_CR1_RADIORSB_Pos (9U) 5279 #define PWR_CR1_RADIORSB_Msk (0x1UL << PWR_CR1_RADIORSB_Pos) /*!< 0x00000200 */ 5280 #define PWR_CR1_RADIORSB PWR_CR1_RADIORSB_Msk /*!< 2.4GHz RADIO SRAMs (TXRX and Sequence) and Sleep clock retention in Standby mode */ 5281 #define PWR_CR1_R1RSB1_Pos (12U) 5282 #define PWR_CR1_R1RSB1_Msk (0x1UL << PWR_CR1_R1RSB1_Pos) /*!< 0x00001000 */ 5283 #define PWR_CR1_R1RSB1 PWR_CR1_R1RSB1_Msk /*!< SRAM1 Page 1 Retention in Standby */ 5284 5285 /******************** Bit definition for PWR_CR2 register *******************/ 5286 #define PWR_CR2_SRAM1PDS1_Pos (0U) 5287 #define PWR_CR2_SRAM1PDS1_Msk (0x1UL << PWR_CR2_SRAM1PDS1_Pos) /*!< 0x00000001 */ 5288 #define PWR_CR2_SRAM1PDS1 PWR_CR2_SRAM1PDS1_Msk /*!< SRAM1 Page 1 power-down in Stop modes */ 5289 #define PWR_CR2_SRAM2PDS1_Pos (4U) 5290 #define PWR_CR2_SRAM2PDS1_Msk (0x1UL << PWR_CR2_SRAM2PDS1_Pos) /*!< 0x00000010 */ 5291 #define PWR_CR2_SRAM2PDS1 PWR_CR2_SRAM2PDS1_Msk /*!< SRAM2 power-down in Stop modes */ 5292 #define PWR_CR2_ICRAMPDS_Pos (8U) 5293 #define PWR_CR2_ICRAMPDS_Msk (0x1UL << PWR_CR2_ICRAMPDS_Pos) /*!< 0x00000100 */ 5294 #define PWR_CR2_ICRAMPDS PWR_CR2_ICRAMPDS_Msk /*!< ICACHE SRAM power-down in Stop modes */ 5295 #define PWR_CR2_FLASHFWU_Pos (14U) 5296 #define PWR_CR2_FLASHFWU_Msk (0x1UL << PWR_CR2_FLASHFWU_Pos) /*!< 0x00004000 */ 5297 #define PWR_CR2_FLASHFWU PWR_CR2_FLASHFWU_Msk /*!< Flash low-power mode in Stop modes */ 5298 5299 /******************** Bit definition for PWR_CR3 register *******************/ 5300 #define PWR_CR3_FSTEN_Pos (2U) 5301 #define PWR_CR3_FSTEN_Msk (0x1UL << PWR_CR3_FSTEN_Pos) /*!< 0x00000004 */ 5302 #define PWR_CR3_FSTEN PWR_CR3_FSTEN_Msk /*!< Fast soft start */ 5303 5304 /******************* Bit definition for PWR_VOSR register *******************/ 5305 #define PWR_VOSR_VOSRDY_Pos (15U) 5306 #define PWR_VOSR_VOSRDY_Msk (0x1UL << PWR_VOSR_VOSRDY_Pos) /*!< 0x00008000 */ 5307 #define PWR_VOSR_VOSRDY PWR_VOSR_VOSRDY_Msk /*!< Ready bit for VCORE voltage scaling output selection */ 5308 #define PWR_VOSR_VOS_Pos (16U) 5309 #define PWR_VOSR_VOS_Msk (0x1UL << PWR_VOSR_VOS_Pos) /*!< 0x00010000 */ 5310 #define PWR_VOSR_VOS PWR_VOSR_VOS_Msk /*!< Voltage scaling range selection */ 5311 5312 /******************* Bit definition for PWR_SVMCR register ******************/ 5313 #define PWR_SVMCR_PVDE_Pos (4U) 5314 #define PWR_SVMCR_PVDE_Msk (0x1UL << PWR_SVMCR_PVDE_Pos) /*!< 0x00000010 */ 5315 #define PWR_SVMCR_PVDE PWR_SVMCR_PVDE_Msk /*!< Power voltage detector enable */ 5316 #define PWR_SVMCR_PVDLS_Pos (5U) 5317 #define PWR_SVMCR_PVDLS_Msk (0x7UL << PWR_SVMCR_PVDLS_Pos) /*!< 0x000000E0 */ 5318 #define PWR_SVMCR_PVDLS PWR_SVMCR_PVDLS_Msk /*!< PVDLS[2:0] Power voltage detector level selection field */ 5319 #define PWR_SVMCR_PVDLS_0 (0x1UL << PWR_SVMCR_PVDLS_Pos) /*!< 0x00000020 */ 5320 #define PWR_SVMCR_PVDLS_1 (0x2UL << PWR_SVMCR_PVDLS_Pos) /*!< 0x00000040 */ 5321 #define PWR_SVMCR_PVDLS_2 (0x4UL << PWR_SVMCR_PVDLS_Pos) /*!< 0x00000080 */ 5322 5323 /******************* Bit definition for PWR_WUCR1 register ******************/ 5324 #define PWR_WUCR1_WUPEN1_Pos (0U) 5325 #define PWR_WUCR1_WUPEN1_Msk (0x1UL << PWR_WUCR1_WUPEN1_Pos) /*!< 0x00000001 */ 5326 #define PWR_WUCR1_WUPEN1 PWR_WUCR1_WUPEN1_Msk /*!< Wakeup pin WKUP1 enable */ 5327 #define PWR_WUCR1_WUPEN3_Pos (2U) 5328 #define PWR_WUCR1_WUPEN3_Msk (0x1UL << PWR_WUCR1_WUPEN3_Pos) /*!< 0x00000004 */ 5329 #define PWR_WUCR1_WUPEN3 PWR_WUCR1_WUPEN3_Msk /*!< Wakeup pin WKUP3 enable */ 5330 #define PWR_WUCR1_WUPEN4_Pos (3U) 5331 #define PWR_WUCR1_WUPEN4_Msk (0x1UL << PWR_WUCR1_WUPEN4_Pos) /*!< 0x00000008 */ 5332 #define PWR_WUCR1_WUPEN4 PWR_WUCR1_WUPEN4_Msk /*!< Wakeup pin WKUP4 enable */ 5333 #define PWR_WUCR1_WUPEN6_Pos (5U) 5334 #define PWR_WUCR1_WUPEN6_Msk (0x1UL << PWR_WUCR1_WUPEN6_Pos) /*!< 0x00000020 */ 5335 #define PWR_WUCR1_WUPEN6 PWR_WUCR1_WUPEN6_Msk /*!< Wakeup pin WKUP6 enable */ 5336 #define PWR_WUCR1_WUPEN7_Pos (6U) 5337 #define PWR_WUCR1_WUPEN7_Msk (0x1UL << PWR_WUCR1_WUPEN7_Pos) /*!< 0x00000040 */ 5338 #define PWR_WUCR1_WUPEN7 PWR_WUCR1_WUPEN7_Msk /*!< Wakeup pin WKUP7 enable */ 5339 #define PWR_WUCR1_WUPEN8_Pos (7U) 5340 #define PWR_WUCR1_WUPEN8_Msk (0x1UL << PWR_WUCR1_WUPEN8_Pos) /*!< 0x00000080 */ 5341 #define PWR_WUCR1_WUPEN8 PWR_WUCR1_WUPEN8_Msk /*!< Wakeup pin WKUP8 enable */ 5342 5343 /******************* Bit definition for PWR_WUCR2 register ******************/ 5344 #define PWR_WUCR2_WUPP1_Pos (0U) 5345 #define PWR_WUCR2_WUPP1_Msk (0x1UL << PWR_WUCR2_WUPP1_Pos) /*!< 0x00000001 */ 5346 #define PWR_WUCR2_WUPP1 PWR_WUCR2_WUPP1_Msk /*!< Wakeup pin WKUP1 polarity */ 5347 #define PWR_WUCR2_WUPP3_Pos (2U) 5348 #define PWR_WUCR2_WUPP3_Msk (0x1UL << PWR_WUCR2_WUPP3_Pos) /*!< 0x00000004 */ 5349 #define PWR_WUCR2_WUPP3 PWR_WUCR2_WUPP3_Msk /*!< Wakeup pin WKUP3 polarity */ 5350 #define PWR_WUCR2_WUPP4_Pos (3U) 5351 #define PWR_WUCR2_WUPP4_Msk (0x1UL << PWR_WUCR2_WUPP4_Pos) /*!< 0x00000008 */ 5352 #define PWR_WUCR2_WUPP4 PWR_WUCR2_WUPP4_Msk /*!< Wakeup pin WKUP4 polarity */ 5353 #define PWR_WUCR2_WUPP6_Pos (5U) 5354 #define PWR_WUCR2_WUPP6_Msk (0x1UL << PWR_WUCR2_WUPP6_Pos) /*!< 0x00000020 */ 5355 #define PWR_WUCR2_WUPP6 PWR_WUCR2_WUPP6_Msk /*!< Wakeup pin WKUP6 polarity */ 5356 #define PWR_WUCR2_WUPP7_Pos (6U) 5357 #define PWR_WUCR2_WUPP7_Msk (0x1UL << PWR_WUCR2_WUPP7_Pos) /*!< 0x00000040 */ 5358 #define PWR_WUCR2_WUPP7 PWR_WUCR2_WUPP7_Msk /*!< Wakeup pin WKUP7 polarity */ 5359 #define PWR_WUCR2_WUPP8_Pos (7U) 5360 #define PWR_WUCR2_WUPP8_Msk (0x1UL << PWR_WUCR2_WUPP8_Pos) /*!< 0x00000080 */ 5361 #define PWR_WUCR2_WUPP8 PWR_WUCR2_WUPP8_Msk /*!< Wakeup pin WKUP8 polarity */ 5362 5363 /******************* Bit definition for PWR_WUCR3 register ******************/ 5364 #define PWR_WUCR3_WUSEL1_Pos (0U) 5365 #define PWR_WUCR3_WUSEL1_Msk (0x3UL << PWR_WUCR3_WUSEL1_Pos) /*!< 0x00000003 */ 5366 #define PWR_WUCR3_WUSEL1 PWR_WUCR3_WUSEL1_Msk /*!< Wakeup pin WKUP1 selection field */ 5367 #define PWR_WUCR3_WUSEL1_0 (0x1UL << PWR_WUCR3_WUSEL1_Pos) /*!< 0x00000001 */ 5368 #define PWR_WUCR3_WUSEL1_1 (0x2UL << PWR_WUCR3_WUSEL1_Pos) /*!< 0x00000002 */ 5369 #define PWR_WUCR3_WUSEL3_Pos (4U) 5370 #define PWR_WUCR3_WUSEL3_Msk (0x3UL << PWR_WUCR3_WUSEL3_Pos) /*!< 0x00000030 */ 5371 #define PWR_WUCR3_WUSEL3 PWR_WUCR3_WUSEL3_Msk /*!< Wakeup pin WKUP3 selection field */ 5372 #define PWR_WUCR3_WUSEL3_0 (0x1UL << PWR_WUCR3_WUSEL3_Pos) /*!< 0x00000010 */ 5373 #define PWR_WUCR3_WUSEL3_1 (0x2UL << PWR_WUCR3_WUSEL3_Pos) /*!< 0x00000020 */ 5374 #define PWR_WUCR3_WUSEL4_Pos (6U) 5375 #define PWR_WUCR3_WUSEL4_Msk (0x3UL << PWR_WUCR3_WUSEL4_Pos) /*!< 0x000000C0 */ 5376 #define PWR_WUCR3_WUSEL4 PWR_WUCR3_WUSEL4_Msk /*!< Wakeup pin WKUP4 selection field */ 5377 #define PWR_WUCR3_WUSEL4_0 (0x1UL << PWR_WUCR3_WUSEL4_Pos) /*!< 0x00000040 */ 5378 #define PWR_WUCR3_WUSEL4_1 (0x2UL << PWR_WUCR3_WUSEL4_Pos) /*!< 0x00000080 */ 5379 #define PWR_WUCR3_WUSEL6_Pos (10U) 5380 #define PWR_WUCR3_WUSEL6_Msk (0x3UL << PWR_WUCR3_WUSEL6_Pos) /*!< 0x00000C00 */ 5381 #define PWR_WUCR3_WUSEL6 PWR_WUCR3_WUSEL6_Msk /*!< Wakeup pin WKUP6 selection field */ 5382 #define PWR_WUCR3_WUSEL6_0 (0x1UL << PWR_WUCR3_WUSEL6_Pos) /*!< 0x00000400 */ 5383 #define PWR_WUCR3_WUSEL6_1 (0x2UL << PWR_WUCR3_WUSEL6_Pos) /*!< 0x00000800 */ 5384 #define PWR_WUCR3_WUSEL7_Pos (12U) 5385 #define PWR_WUCR3_WUSEL7_Msk (0x3UL << PWR_WUCR3_WUSEL7_Pos) /*!< 0x00003000 */ 5386 #define PWR_WUCR3_WUSEL7 PWR_WUCR3_WUSEL7_Msk /*!< Wakeup pin WKUP7 selection field */ 5387 #define PWR_WUCR3_WUSEL7_0 (0x1UL << PWR_WUCR3_WUSEL7_Pos) /*!< 0x00001000 */ 5388 #define PWR_WUCR3_WUSEL7_1 (0x2UL << PWR_WUCR3_WUSEL7_Pos) /*!< 0x00002000 */ 5389 #define PWR_WUCR3_WUSEL8_Pos (14U) 5390 #define PWR_WUCR3_WUSEL8_Msk (0x3UL << PWR_WUCR3_WUSEL8_Pos) /*!< 0x0000C000 */ 5391 #define PWR_WUCR3_WUSEL8 PWR_WUCR3_WUSEL8_Msk /*!< Wakeup pin WKUP8 selection field */ 5392 #define PWR_WUCR3_WUSEL8_0 (0x1UL << PWR_WUCR3_WUSEL8_Pos) /*!< 0x00004000 */ 5393 #define PWR_WUCR3_WUSEL8_1 (0x2UL << PWR_WUCR3_WUSEL8_Pos) /*!< 0x00008000 */ 5394 5395 /******************** Bit definition for PWR_DBPR register ******************/ 5396 #define PWR_DBPR_DBP_Pos (0U) 5397 #define PWR_DBPR_DBP_Msk (0x1UL << PWR_DBPR_DBP_Pos) /*!< 0x00000001 */ 5398 #define PWR_DBPR_DBP PWR_DBPR_DBP_Msk /*!< Disable backup domain write protection */ 5399 5400 /********************** Bit definition for PWR_SR register ******************/ 5401 #define PWR_SR_CSSF_Pos (0U) 5402 #define PWR_SR_CSSF_Msk (0x1UL << PWR_SR_CSSF_Pos) /*!< 0x00000001 */ 5403 #define PWR_SR_CSSF PWR_SR_CSSF_Msk /*!< Clear Stop and Standby/Shutdown flags */ 5404 #define PWR_SR_STOPF_Pos (1U) 5405 #define PWR_SR_STOPF_Msk (0x1UL << PWR_SR_STOPF_Pos) /*!< 0x00000002 */ 5406 #define PWR_SR_STOPF PWR_SR_STOPF_Msk /*!< Stop flag */ 5407 #define PWR_SR_SBF_Pos (2U) 5408 #define PWR_SR_SBF_Msk (0x1UL << PWR_SR_SBF_Pos) /*!< 0x00000004 */ 5409 #define PWR_SR_SBF PWR_SR_SBF_Msk /*!< Standby/Shutdown flag */ 5410 5411 /******************** Bit definition for PWR_SVMSR register *****************/ 5412 #define PWR_SVMSR_PVDO_Pos (4U) 5413 #define PWR_SVMSR_PVDO_Msk (0x1UL << PWR_SVMSR_PVDO_Pos) /*!< 0x00000010 */ 5414 #define PWR_SVMSR_PVDO PWR_SVMSR_PVDO_Msk /*!< VDD voltage detector output */ 5415 #define PWR_SVMSR_ACTVOSRDY_Pos (15U) 5416 #define PWR_SVMSR_ACTVOSRDY_Msk (0x1UL << PWR_SVMSR_ACTVOSRDY_Pos) /*!< 0x00008000 */ 5417 #define PWR_SVMSR_ACTVOSRDY PWR_SVMSR_ACTVOSRDY_Msk /*!< Voltage level ready for currently used VOS */ 5418 #define PWR_SVMSR_ACTVOS_Pos (16U) 5419 #define PWR_SVMSR_ACTVOS_Msk (0x1UL << PWR_SVMSR_ACTVOS_Pos) /*!< 0x00010000 */ 5420 #define PWR_SVMSR_ACTVOS PWR_SVMSR_ACTVOS_Msk /*!< Voltage Output Scaling currently applied to VCORE */ 5421 5422 /********************* Bit definition for PWR_WUSR register *****************/ 5423 #define PWR_WUSR_WUF1_Pos (0U) 5424 #define PWR_WUSR_WUF1_Msk (0x1UL << PWR_WUSR_WUF1_Pos) /*!< 0x00000001 */ 5425 #define PWR_WUSR_WUF1 PWR_WUSR_WUF1_Msk /*!< Wakeup flag 1 */ 5426 #define PWR_WUSR_WUF3_Pos (2U) 5427 #define PWR_WUSR_WUF3_Msk (0x1UL << PWR_WUSR_WUF3_Pos) /*!< 0x00000004 */ 5428 #define PWR_WUSR_WUF3 PWR_WUSR_WUF3_Msk /*!< Wakeup flag 3 */ 5429 #define PWR_WUSR_WUF4_Pos (3U) 5430 #define PWR_WUSR_WUF4_Msk (0x1UL << PWR_WUSR_WUF4_Pos) /*!< 0x00000008 */ 5431 #define PWR_WUSR_WUF4 PWR_WUSR_WUF4_Msk /*!< Wakeup flag 4 */ 5432 #define PWR_WUSR_WUF6_Pos (5U) 5433 #define PWR_WUSR_WUF6_Msk (0x1UL << PWR_WUSR_WUF6_Pos) /*!< 0x00000020 */ 5434 #define PWR_WUSR_WUF6 PWR_WUSR_WUF6_Msk /*!< Wakeup flag 6 */ 5435 #define PWR_WUSR_WUF7_Pos (6U) 5436 #define PWR_WUSR_WUF7_Msk (0x1UL << PWR_WUSR_WUF7_Pos) /*!< 0x00000040 */ 5437 #define PWR_WUSR_WUF7 PWR_WUSR_WUF7_Msk /*!< Wakeup flag 7 */ 5438 #define PWR_WUSR_WUF8_Pos (7U) 5439 #define PWR_WUSR_WUF8_Msk (0x1UL << PWR_WUSR_WUF8_Pos) /*!< 0x00000080 */ 5440 #define PWR_WUSR_WUF8 PWR_WUSR_WUF8_Msk /*!< Wakeup flag 8 */ 5441 #define PWR_WUSR_WUF_Pos (0U) 5442 #define PWR_WUSR_WUF_Msk (0xFFUL << PWR_WUSR_WUF_Pos) /*!< 0x000000FF */ 5443 #define PWR_WUSR_WUF PWR_WUSR_WUF_Msk /*!< all Wakeup flag */ 5444 5445 /********************* Bit definition for PWR_WUSCR register ****************/ 5446 #define PWR_WUSCR_CWUF1_Pos (0U) 5447 #define PWR_WUSCR_CWUF1_Msk (0x1UL << PWR_WUSCR_CWUF1_Pos) /*!< 0x00000001*/ 5448 #define PWR_WUSCR_CWUF1 PWR_WUSCR_CWUF1_Msk /*!< Wakeup clear flag 1 */ 5449 #define PWR_WUSCR_CWUF3_Pos (2U) 5450 #define PWR_WUSCR_CWUF3_Msk (0x1UL << PWR_WUSCR_CWUF3_Pos) /*!< 0x00000004 */ 5451 #define PWR_WUSCR_CWUF3 PWR_WUSCR_CWUF3_Msk /*!< Wakeup clear flag 3 */ 5452 #define PWR_WUSCR_CWUF4_Pos (3U) 5453 #define PWR_WUSCR_CWUF4_Msk (0x1UL << PWR_WUSCR_CWUF4_Pos) /*!< 0x00000008 */ 5454 #define PWR_WUSCR_CWUF4 PWR_WUSCR_CWUF4_Msk /*!< Wakeup clear flag 4 */ 5455 #define PWR_WUSCR_CWUF6_Pos (5U) 5456 #define PWR_WUSCR_CWUF6_Msk (0x1UL << PWR_WUSCR_CWUF6_Pos) /*!< 0x00000020 */ 5457 #define PWR_WUSCR_CWUF6 PWR_WUSCR_CWUF6_Msk /*!< Wakeup clear flag 6 */ 5458 #define PWR_WUSCR_CWUF7_Pos (6U) 5459 #define PWR_WUSCR_CWUF7_Msk (0x1UL << PWR_WUSCR_CWUF7_Pos) /*!< 0x00000040 */ 5460 #define PWR_WUSCR_CWUF7 PWR_WUSCR_CWUF7_Msk /*!< Wakeup clear flag 7 */ 5461 #define PWR_WUSCR_CWUF8_Pos (7U) 5462 #define PWR_WUSCR_CWUF8_Msk (0x1UL << PWR_WUSCR_CWUF8_Pos) /*!< 0x00000080 */ 5463 #define PWR_WUSCR_CWUF8 PWR_WUSCR_CWUF8_Msk /*!< Wakeup clear flag 8 */ 5464 #define PWR_WUSCR_CWUF_Pos (0U) 5465 #define PWR_WUSCR_CWUF_Msk (0xFFUL << PWR_WUSCR_CWUF1_Pos) /*!< 0x000000FF */ 5466 #define PWR_WUSCR_CWUF PWR_WUSCR_CWUF_Msk /*!< all Wakeup clear flag */ 5467 5468 /******************** Bit definition for PWR_IORETENRA register *****************/ 5469 #define PWR_IORETENRA_EN0_Pos (0U) 5470 #define PWR_IORETENRA_EN0_Msk (0x1UL << PWR_IORETENRA_EN0_Pos) /*!< 0x00000001 */ 5471 #define PWR_IORETENRA_EN0 PWR_IORETENRA_EN0_Msk /*!< Standby GPIO retention enable for PA0 */ 5472 #define PWR_IORETENRA_EN1_Pos (1U) 5473 #define PWR_IORETENRA_EN1_Msk (0x1UL << PWR_IORETENRA_EN1_Pos) /*!< 0x00000002 */ 5474 #define PWR_IORETENRA_EN1 PWR_IORETENRA_EN1_Msk /*!< Standby GPIO retention enable for PA1 */ 5475 #define PWR_IORETENRA_EN2_Pos (2U) 5476 #define PWR_IORETENRA_EN2_Msk (0x1UL << PWR_IORETENRA_EN2_Pos) /*!< 0x00000004 */ 5477 #define PWR_IORETENRA_EN2 PWR_IORETENRA_EN2_Msk /*!< Standby GPIO retention enable for PA2 */ 5478 #define PWR_IORETENRA_EN5_Pos (5U) 5479 #define PWR_IORETENRA_EN5_Msk (0x1UL << PWR_IORETENRA_EN5_Pos) /*!< 0x00000020 */ 5480 #define PWR_IORETENRA_EN5 PWR_IORETENRA_EN5_Msk /*!< Standby GPIO retention enable for PA5 */ 5481 #define PWR_IORETENRA_EN6_Pos (6U) 5482 #define PWR_IORETENRA_EN6_Msk (0x1UL << PWR_IORETENRA_EN6_Pos) /*!< 0x00000040 */ 5483 #define PWR_IORETENRA_EN6 PWR_IORETENRA_EN6_Msk /*!< Standby GPIO retention enable for PA6 */ 5484 #define PWR_IORETENRA_EN7_Pos (7U) 5485 #define PWR_IORETENRA_EN7_Msk (0x1UL << PWR_IORETENRA_EN7_Pos) /*!< 0x00000080 */ 5486 #define PWR_IORETENRA_EN7 PWR_IORETENRA_EN7_Msk /*!< Standby GPIO retention enable for PA7 */ 5487 #define PWR_IORETENRA_EN8_Pos (8U) 5488 #define PWR_IORETENRA_EN8_Msk (0x1UL << PWR_IORETENRA_EN8_Pos) /*!< 0x00000100 */ 5489 #define PWR_IORETENRA_EN8 PWR_IORETENRA_EN8_Msk /*!< Standby GPIO retention enable for PA8 */ 5490 #define PWR_IORETENRA_EN12_Pos (12U) 5491 #define PWR_IORETENRA_EN12_Msk (0x1UL << PWR_IORETENRA_EN12_Pos) /*!< 0x00001000 */ 5492 #define PWR_IORETENRA_EN12 PWR_IORETENRA_EN12_Msk /*!< Standby GPIO retention enable for PA12 */ 5493 #define PWR_IORETENRA_EN13_Pos (13U) 5494 #define PWR_IORETENRA_EN13_Msk (0x1UL << PWR_IORETENRA_EN13_Pos) /*!< 0x00002000 */ 5495 #define PWR_IORETENRA_EN13 PWR_IORETENRA_EN13_Msk /*!< Standby GPIO retention enable for PA13 */ 5496 #define PWR_IORETENRA_EN14_Pos (14U) 5497 #define PWR_IORETENRA_EN14_Msk (0x1UL << PWR_IORETENRA_EN14_Pos) /*!< 0x00004000 */ 5498 #define PWR_IORETENRA_EN14 PWR_IORETENRA_EN14_Msk /*!< Standby GPIO retention enable for PA14 */ 5499 #define PWR_IORETENRA_EN15_Pos (15U) 5500 #define PWR_IORETENRA_EN15_Msk (0x1UL << PWR_IORETENRA_EN15_Pos) /*!< 0x00008000 */ 5501 #define PWR_IORETENRA_EN15 PWR_IORETENRA_EN15_Msk /*!< Standby GPIO retention enable for PA15 */ 5502 5503 /******************** Bit definition for PWR_IORETRA register *****************/ 5504 #define PWR_IORETRA_RET0_Pos (0U) 5505 #define PWR_IORETRA_RET0_Msk (0x1UL << PWR_IORETRA_RET0_Pos) /*!< 0x00000001 */ 5506 #define PWR_IORETRA_RET0 PWR_IORETRA_RET0_Msk /*!< Standby GPIO retention status for PA0 */ 5507 #define PWR_IORETRA_RET1_Pos (1U) 5508 #define PWR_IORETRA_RET1_Msk (0x1UL << PWR_IORETRA_RET1_Pos) /*!< 0x00000002 */ 5509 #define PWR_IORETRA_RET1 PWR_IORETRA_RET1_Msk /*!< Standby GPIO retention status for PA1 */ 5510 #define PWR_IORETRA_RET2_Pos (2U) 5511 #define PWR_IORETRA_RET2_Msk (0x1UL << PWR_IORETRA_RET2_Pos) /*!< 0x00000004 */ 5512 #define PWR_IORETRA_RET2 PWR_IORETRA_RET2_Msk /*!< Standby GPIO retention status for PA2 */ 5513 #define PWR_IORETRA_RET5_Pos (5U) 5514 #define PWR_IORETRA_RET5_Msk (0x1UL << PWR_IORETRA_RET5_Pos) /*!< 0x00000020 */ 5515 #define PWR_IORETRA_RET5 PWR_IORETRA_RET5_Msk /*!< Standby GPIO retention status for PA5 */ 5516 #define PWR_IORETRA_RET6_Pos (6U) 5517 #define PWR_IORETRA_RET6_Msk (0x1UL << PWR_IORETRA_RET6_Pos) /*!< 0x00000040 */ 5518 #define PWR_IORETRA_RET6 PWR_IORETRA_RET6_Msk /*!< Standby GPIO retention status for PA6 */ 5519 #define PWR_IORETRA_RET7_Pos (7U) 5520 #define PWR_IORETRA_RET7_Msk (0x1UL << PWR_IORETRA_RET7_Pos) /*!< 0x00000080 */ 5521 #define PWR_IORETRA_RET7 PWR_IORETRA_RET7_Msk /*!< Standby GPIO retention status for PA7 */ 5522 #define PWR_IORETRA_RET8_Pos (8U) 5523 #define PWR_IORETRA_RET8_Msk (0x1UL << PWR_IORETRA_RET8_Pos) /*!< 0x00000100 */ 5524 #define PWR_IORETRA_RET8 PWR_IORETRA_RET8_Msk /*!< Standby GPIO retention status for PA8 */ 5525 #define PWR_IORETRA_RET12_Pos (12U) 5526 #define PWR_IORETRA_RET12_Msk (0x1UL << PWR_IORETRA_RET12_Pos) /*!< 0x00001000 */ 5527 #define PWR_IORETRA_RET12 PWR_IORETRA_RET12_Msk /*!< Standby GPIO retention status for PA12 */ 5528 #define PWR_IORETRA_RET13_Pos (13U) 5529 #define PWR_IORETRA_RET13_Msk (0x1UL << PWR_IORETRA_RET13_Pos) /*!< 0x00002000 */ 5530 #define PWR_IORETRA_RET13 PWR_IORETRA_RET13_Msk /*!< Standby GPIO retention status for PA13 */ 5531 #define PWR_IORETRA_RET14_Pos (14U) 5532 #define PWR_IORETRA_RET14_Msk (0x1UL << PWR_IORETRA_RET14_Pos) /*!< 0x00004000 */ 5533 #define PWR_IORETRA_RET14 PWR_IORETRA_RET14_Msk /*!< Standby GPIO retention status for PA14 */ 5534 #define PWR_IORETRA_RET15_Pos (15U) 5535 #define PWR_IORETRA_RET15_Msk (0x1UL << PWR_IORETRA_RET15_Pos) /*!< 0x00008000 */ 5536 #define PWR_IORETRA_RET15 PWR_IORETRA_RET15_Msk /*!< Standby GPIO retention status for PA15 */ 5537 5538 /******************** Bit definition for PWR_IORETENRB register *****************/ 5539 #define PWR_IORETENRB_EN3_Pos (3U) 5540 #define PWR_IORETENRB_EN3_Msk (0x1UL << PWR_IORETENRB_EN3_Pos) /*!< 0x00000008 */ 5541 #define PWR_IORETENRB_EN3 PWR_IORETENRB_EN3_Msk /*!< Standby GPIO retention enable for PB3 */ 5542 #define PWR_IORETENRB_EN4_Pos (4U) 5543 #define PWR_IORETENRB_EN4_Msk (0x1UL << PWR_IORETENRB_EN4_Pos) /*!< 0x00000010 */ 5544 #define PWR_IORETENRB_EN4 PWR_IORETENRB_EN4_Msk /*!< Standby GPIO retention enable for PB4 */ 5545 #define PWR_IORETENRB_EN8_Pos (8U) 5546 #define PWR_IORETENRB_EN8_Msk (0x1UL << PWR_IORETENRB_EN8_Pos) /*!< 0x00000100 */ 5547 #define PWR_IORETENRB_EN8 PWR_IORETENRB_EN8_Msk /*!< Standby GPIO retention enable for PB8 */ 5548 #define PWR_IORETENRB_EN9_Pos (9U) 5549 #define PWR_IORETENRB_EN9_Msk (0x1UL << PWR_IORETENRB_EN9_Pos) /*!< 0x00000200 */ 5550 #define PWR_IORETENRB_EN9 PWR_IORETENRB_EN9_Msk /*!< Standby GPIO retention enable for PB9 */ 5551 #define PWR_IORETENRB_EN12_Pos (12U) 5552 #define PWR_IORETENRB_EN12_Msk (0x1UL << PWR_IORETENRB_EN12_Pos) /*!< 0x00001000 */ 5553 #define PWR_IORETENRB_EN12 PWR_IORETENRB_EN12_Msk /*!< Standby GPIO retention enable for PB12 */ 5554 #define PWR_IORETENRB_EN15_Pos (15U) 5555 #define PWR_IORETENRB_EN15_Msk (0x1UL << PWR_IORETENRB_EN15_Pos) /*!< 0x00008000 */ 5556 #define PWR_IORETENRB_EN15 PWR_IORETENRB_EN15_Msk /*!< Standby GPIO retention enable for PB15 */ 5557 5558 /******************** Bit definition for PWR_IORETRB register *****************/ 5559 #define PWR_IORETRB_RET3_Pos (3U) 5560 #define PWR_IORETRB_RET3_Msk (0x1UL << PWR_IORETRB_RET3_Pos) /*!< 0x00000008 */ 5561 #define PWR_IORETRB_RET3 PWR_IORETRB_RET3_Msk /*!< Standby GPIO retention status for PB3 */ 5562 #define PWR_IORETRB_RET4_Pos (4U) 5563 #define PWR_IORETRB_RET4_Msk (0x1UL << PWR_IORETRB_RET4_Pos) /*!< 0x00000010 */ 5564 #define PWR_IORETRB_RET4 PWR_IORETRB_RET4_Msk /*!< Standby GPIO retention status for PB4 */ 5565 #define PWR_IORETRB_RET8_Pos (8U) 5566 #define PWR_IORETRB_RET8_Msk (0x1UL << PWR_IORETRB_RET8_Pos) /*!< 0x00000100 */ 5567 #define PWR_IORETRB_RET8 PWR_IORETRB_RET8_Msk /*!< Standby GPIO retention status for PB8 */ 5568 #define PWR_IORETRB_RET9_Pos (9U) 5569 #define PWR_IORETRB_RET9_Msk (0x1UL << PWR_IORETRB_RET9_Pos) /*!< 0x00000200 */ 5570 #define PWR_IORETRB_RET9 PWR_IORETRB_RET9_Msk /*!< Standby GPIO retention status for PB9 */ 5571 #define PWR_IORETRB_RET12_Pos (12U) 5572 #define PWR_IORETRB_RET12_Msk (0x1UL << PWR_IORETRB_RET12_Pos) /*!< 0x00001000 */ 5573 #define PWR_IORETRB_RET12 PWR_IORETRB_RET12_Msk /*!< Standby GPIO retention status for PB12 */ 5574 #define PWR_IORETRB_RET15_Pos (15U) 5575 #define PWR_IORETRB_RET15_Msk (0x1UL << PWR_IORETRB_RET15_Pos) /*!< 0x00008000 */ 5576 #define PWR_IORETRB_RET15 PWR_IORETRB_RET15_Msk /*!< Standby GPIO retention status for PB15 */ 5577 5578 /******************** Bit definition for PWR_IORETENRC register *****************/ 5579 #define PWR_IORETENRC_EN14_Pos (14U) 5580 #define PWR_IORETENRC_EN14_Msk (0x1UL << PWR_IORETENRC_EN14_Pos) /*!< 0x00004000 */ 5581 #define PWR_IORETENRC_EN14 PWR_IORETENRC_EN14_Msk /*!< Standby GPIO retention enable for PC14 */ 5582 #define PWR_IORETENRC_EN15_Pos (15U) 5583 #define PWR_IORETENRC_EN15_Msk (0x1UL << PWR_IORETENRC_EN15_Pos) /*!< 0x00008000 */ 5584 #define PWR_IORETENRC_EN15 PWR_IORETENRC_EN15_Msk /*!< Standby GPIO retention enable for PC15 */ 5585 5586 /******************** Bit definition for PWR_IORETRC register *****************/ 5587 #define PWR_IORETRC_RET14_Pos (14U) 5588 #define PWR_IORETRC_RET14_Msk (0x1UL << PWR_IORETRC_RET14_Pos) /*!< 0x00004000 */ 5589 #define PWR_IORETRC_RET14 PWR_IORETRC_RET14_Msk /*!< Standby GPIO retention status for PC14 */ 5590 #define PWR_IORETRC_RET15_Pos (15U) 5591 #define PWR_IORETRC_RET15_Msk (0x1UL << PWR_IORETRC_RET15_Pos) /*!< 0x00008000 */ 5592 #define PWR_IORETRC_RET15 PWR_IORETRC_RET15_Msk /*!< Standby GPIO retention status for PC15 */ 5593 5594 /******************** Bit definition for PWR_IORETENRH register *****************/ 5595 #define PWR_IORETENRH_EN3_Pos (3U) 5596 #define PWR_IORETENRH_EN3_Msk (0x1UL << PWR_IORETENRH_EN3_Pos) /*!< 0x00000008 */ 5597 #define PWR_IORETENRH_EN3 PWR_IORETENRH_EN3_Msk /*!< Standby GPIO retention enable for PH3 */ 5598 5599 /******************** Bit definition for PWR_IORETRH register *****************/ 5600 #define PWR_IORETRH_RET3_Pos (3U) 5601 #define PWR_IORETRH_RET3_Msk (0x1UL << PWR_IORETRH_RET3_Pos) /*!< 0x00000008 */ 5602 #define PWR_IORETRH_RET3 PWR_IORETRH_RET3_Msk /*!< Standby GPIO retention status for PH3 */ 5603 5604 /******************** Bit definition for PWR_RADIOSCR register *****************/ 5605 #define PWR_RADIOSCR_MODE_Pos (0U) 5606 #define PWR_RADIOSCR_MODE_Msk (0x3UL << PWR_RADIOSCR_MODE_Pos) /*!< 0x00000003 */ 5607 #define PWR_RADIOSCR_MODE PWR_RADIOSCR_MODE_Msk /*!< 2.4 GHz RADIO operating mode */ 5608 #define PWR_RADIOSCR_MODE_0 (0x1UL << PWR_RADIOSCR_MODE_Pos) /*!< 0x00000001 */ 5609 #define PWR_RADIOSCR_MODE_1 (0x2UL << PWR_RADIOSCR_MODE_Pos) /*!< 0x00000002 */ 5610 #define PWR_RADIOSCR_PHYMODE_Pos (2U) 5611 #define PWR_RADIOSCR_PHYMODE_Msk (0x1UL << PWR_RADIOSCR_PHYMODE_Pos) /*!< 0x00000004 */ 5612 #define PWR_RADIOSCR_PHYMODE PWR_RADIOSCR_PHYMODE_Msk /*!< 2.4 GHz RADIO PHY operating mode */ 5613 #define PWR_RADIOSCR_ENCMODE_Pos (3U) 5614 #define PWR_RADIOSCR_ENCMODE_Msk (0x1UL << PWR_RADIOSCR_ENCMODE_Pos) /*!< 0x00000008 */ 5615 #define PWR_RADIOSCR_ENCMODE PWR_RADIOSCR_ENCMODE_Msk /*!< 2.4 GHz RADIO encryption function operating mode */ 5616 #define PWR_RADIOSCR_RFVDDHPA_Pos (8U) 5617 #define PWR_RADIOSCR_RFVDDHPA_Msk (0x1FUL << PWR_RADIOSCR_RFVDDHPA_Pos) /*!< 0x00001F00 */ 5618 #define PWR_RADIOSCR_RFVDDHPA PWR_RADIOSCR_RFVDDHPA_Msk /*!< 2.4 GHz RADIO VDDHPA control word */ 5619 #define PWR_RADIOSCR_REGPARDYVDDRFPA_Pos (15U) 5620 #define PWR_RADIOSCR_REGPARDYVDDRFPA_Msk (0x1UL << PWR_RADIOSCR_REGPARDYVDDRFPA_Pos) /*!< 0x00008000 */ 5621 #define PWR_RADIOSCR_REGPARDYVDDRFPA PWR_RADIOSCR_REGPARDYVDDRFPA_Msk /*!< Ready bit for VDDHPA voltage level when selecting VDDRFPA input */ 5622 5623 5624 /******************************************************************************/ 5625 /* */ 5626 /* SRAMs configuration controller */ 5627 /* */ 5628 /******************************************************************************/ 5629 /******************* Bit definition for RAMCFG_MxCR register ******************/ 5630 #define RAMCFG_CR_ALE_Pos (4U) 5631 #define RAMCFG_CR_ALE_Msk (0x1UL << RAMCFG_CR_ALE_Pos) /*!< 0x00000010 */ 5632 #define RAMCFG_CR_ALE RAMCFG_CR_ALE_Msk /*!< Address Latching Enable */ 5633 #define RAMCFG_CR_SRAMER_Pos (8U) 5634 #define RAMCFG_CR_SRAMER_Msk (0x1UL << RAMCFG_CR_SRAMER_Pos) /*!< 0x00000100 */ 5635 #define RAMCFG_CR_SRAMER RAMCFG_CR_SRAMER_Msk /*!< Start Erase */ 5636 #define RAMCFG_CR_WSC_Pos (16U) 5637 #define RAMCFG_CR_WSC_Msk (0x7UL << RAMCFG_CR_WSC_Pos) /*!< 0x00070000 */ 5638 #define RAMCFG_CR_WSC RAMCFG_CR_WSC_Msk /*!< WSC[18:16] Wait State Configuration field */ 5639 #define RAMCFG_CR_WSC_0 (0x1UL << RAMCFG_CR_WSC_Pos) /*!< 0x00010000 */ 5640 #define RAMCFG_CR_WSC_1 (0x2UL << RAMCFG_CR_WSC_Pos) /*!< 0x00020000 */ 5641 #define RAMCFG_CR_WSC_2 (0x4UL << RAMCFG_CR_WSC_Pos) /*!< 0x00040000 */ 5642 5643 /******************* Bit definition for RAMCFG_MxISR register ******************/ 5644 #define RAMCFG_ISR_PED_Pos (1U) 5645 #define RAMCFG_ISR_PED_Msk (0x1UL << RAMCFG_ISR_PED_Pos) /*!< 0x00000002 */ 5646 #define RAMCFG_ISR_PED RAMCFG_ISR_PED_Msk /*!< Parity error detected */ 5647 #define RAMCFG_ISR_SRAMBUSY_Pos (8U) 5648 #define RAMCFG_ISR_SRAMBUSY_Msk (0x1UL << RAMCFG_ISR_SRAMBUSY_Pos) /*!< 0x00000100 */ 5649 #define RAMCFG_ISR_SRAMBUSY RAMCFG_ISR_SRAMBUSY_Msk /*!< SRAM busy with erase operation */ 5650 5651 /***************** Bit definition for RAMCFG_MxERKEYR register ***************/ 5652 #define RAMCFG_ERKEYR_ERASEKEY_Pos (0U) 5653 #define RAMCFG_ERKEYR_ERASEKEY_Msk (0xFFUL << RAMCFG_ERKEYR_ERASEKEY_Pos) /*!< 0x000000FF */ 5654 #define RAMCFG_ERKEYR_ERASEKEY RAMCFG_ERKEYR_ERASEKEY_Msk /*!< Erase write protection key */ 5655 5656 /******************* Bit definition for RAMCFG_MxIER register ******************/ 5657 #define RAMCFG_IER_PEIE_Pos (1U) 5658 #define RAMCFG_IER_PEIE_Msk (0x1UL << RAMCFG_IER_PEIE_Pos) /*!< 0x00000001 */ 5659 #define RAMCFG_IER_PEIE RAMCFG_IER_PEIE_Msk /*!< Parity error interrupt enable */ 5660 #define RAMCFG_IER_PENMI_Pos (3U) 5661 #define RAMCFG_IER_PENMI_Msk (0x1UL << RAMCFG_IER_PENMI_Pos) /*!< 0x00000004 */ 5662 #define RAMCFG_IER_PENMI RAMCFG_IER_PENMI_Msk /*!< Parity error NMI */ 5663 5664 /******************* Bit definition for RAMCFG_MxPEAR register ******************/ 5665 #define RAMCFG_PEAR_PEA_Pos (0U) 5666 #define RAMCFG_PEAR_PEA_Msk (0xFFFFUL << RAMCFG_PEAR_PEA_Pos) /*!< 0x0000FFFF */ 5667 #define RAMCFG_PEAR_PEA RAMCFG_PEAR_PEA_Msk /*!< Parity error SRAM word aligned address offset */ 5668 #define RAMCFG_PEAR_ID_Pos (24U) 5669 #define RAMCFG_PEAR_ID_Msk (0xFUL << RAMCFG_PEAR_ID_Pos) /*!< 0x0F000000 */ 5670 #define RAMCFG_PEAR_ID RAMCFG_PEAR_ID_Msk /*!< Parity error AHB bus master ID */ 5671 #define RAMCFG_PEAR_BYTE_Pos (28U) 5672 #define RAMCFG_PEAR_BYTE_Msk (0xFUL << RAMCFG_PEAR_BYTE_Pos) /*!< 0xF0000000 */ 5673 #define RAMCFG_PEAR_BYTE RAMCFG_PEAR_BYTE_Msk /*!< Byte parity error flag */ 5674 5675 /******************* Bit definition for RAMCFG_MxICR register *****************/ 5676 #define RAMCFG_ICR_CPED_Pos (1U) 5677 #define RAMCFG_ICR_CPED_Msk (0x1UL << RAMCFG_ICR_CPED_Pos) /*!< 0x00000002 */ 5678 #define RAMCFG_ICR_CPED RAMCFG_ICR_CPED_Msk /*!< Clear parity error detect bit */ 5679 5680 /****************** Bit definition for RAMCFG_MxWPR1 register *****************/ 5681 #define RAMCFG_WPR1_P0WP_Pos (0U) 5682 #define RAMCFG_WPR1_P0WP_Msk (0x1UL << RAMCFG_WPR1_P0WP_Pos) /*!< 0x00000001 */ 5683 #define RAMCFG_WPR1_P0WP RAMCFG_WPR1_P0WP_Msk /*!< Write Protection Page 00 */ 5684 #define RAMCFG_WPR1_P1WP_Pos (1U) 5685 #define RAMCFG_WPR1_P1WP_Msk (0x1UL << RAMCFG_WPR1_P1WP_Pos) /*!< 0x00000002 */ 5686 #define RAMCFG_WPR1_P1WP RAMCFG_WPR1_P1WP_Msk /*!< Write Protection Page 01 */ 5687 #define RAMCFG_WPR1_P2WP_Pos (2U) 5688 #define RAMCFG_WPR1_P2WP_Msk (0x1UL << RAMCFG_WPR1_P2WP_Pos) /*!< 0x00000004 */ 5689 #define RAMCFG_WPR1_P2WP RAMCFG_WPR1_P2WP_Msk /*!< Write Protection Page 02 */ 5690 #define RAMCFG_WPR1_P3WP_Pos (3U) 5691 #define RAMCFG_WPR1_P3WP_Msk (0x1UL << RAMCFG_WPR1_P3WP_Pos) /*!< 0x00000008 */ 5692 #define RAMCFG_WPR1_P3WP RAMCFG_WPR1_P3WP_Msk /*!< Write Protection Page 03 */ 5693 #define RAMCFG_WPR1_P4WP_Pos (4U) 5694 #define RAMCFG_WPR1_P4WP_Msk (0x1UL << RAMCFG_WPR1_P4WP_Pos) /*!< 0x00000010 */ 5695 #define RAMCFG_WPR1_P4WP RAMCFG_WPR1_P4WP_Msk /*!< Write Protection Page 04 */ 5696 #define RAMCFG_WPR1_P5WP_Pos (5U) 5697 #define RAMCFG_WPR1_P5WP_Msk (0x1UL << RAMCFG_WPR1_P5WP_Pos) /*!< 0x00000020 */ 5698 #define RAMCFG_WPR1_P5WP RAMCFG_WPR1_P5WP_Msk /*!< Write Protection Page 05 */ 5699 #define RAMCFG_WPR1_P6WP_Pos (6U) 5700 #define RAMCFG_WPR1_P6WP_Msk (0x1UL << RAMCFG_WPR1_P6WP_Pos) /*!< 0x00000040 */ 5701 #define RAMCFG_WPR1_P6WP RAMCFG_WPR1_P6WP_Msk /*!< Write Protection Page 06 */ 5702 #define RAMCFG_WPR1_P7WP_Pos (7U) 5703 #define RAMCFG_WPR1_P7WP_Msk (0x1UL << RAMCFG_WPR1_P7WP_Pos) /*!< 0x00000080 */ 5704 #define RAMCFG_WPR1_P7WP RAMCFG_WPR1_P7WP_Msk /*!< Write Protection Page 07 */ 5705 #define RAMCFG_WPR1_P8WP_Pos (8U) 5706 #define RAMCFG_WPR1_P8WP_Msk (0x1UL << RAMCFG_WPR1_P8WP_Pos) /*!< 0x00000100 */ 5707 #define RAMCFG_WPR1_P8WP RAMCFG_WPR1_P8WP_Msk /*!< Write Protection Page 08 */ 5708 #define RAMCFG_WPR1_P9WP_Pos (9U) 5709 #define RAMCFG_WPR1_P9WP_Msk (0x1UL << RAMCFG_WPR1_P9WP_Pos) /*!< 0x00000200 */ 5710 #define RAMCFG_WPR1_P9WP RAMCFG_WPR1_P9WP_Msk /*!< Write Protection Page 09 */ 5711 #define RAMCFG_WPR1_P10WP_Pos (10U) 5712 #define RAMCFG_WPR1_P10WP_Msk (0x1UL << RAMCFG_WPR1_P10WP_Pos) /*!< 0x00000400 */ 5713 #define RAMCFG_WPR1_P10WP RAMCFG_WPR1_P10WP_Msk /*!< Write Protection Page 10 */ 5714 #define RAMCFG_WPR1_P11WP_Pos (11U) 5715 #define RAMCFG_WPR1_P11WP_Msk (0x1UL << RAMCFG_WPR1_P11WP_Pos) /*!< 0x00000800 */ 5716 #define RAMCFG_WPR1_P11WP RAMCFG_WPR1_P11WP_Msk /*!< Write Protection Page 11 */ 5717 #define RAMCFG_WPR1_P12WP_Pos (12U) 5718 #define RAMCFG_WPR1_P12WP_Msk (0x1UL << RAMCFG_WPR1_P12WP_Pos) /*!< 0x00001000 */ 5719 #define RAMCFG_WPR1_P12WP RAMCFG_WPR1_P12WP_Msk /*!< Write Protection Page 12 */ 5720 #define RAMCFG_WPR1_P13WP_Pos (13U) 5721 #define RAMCFG_WPR1_P13WP_Msk (0x1UL << RAMCFG_WPR1_P13WP_Pos) /*!< 0x00002000 */ 5722 #define RAMCFG_WPR1_P13WP RAMCFG_WPR1_P13WP_Msk /*!< Write Protection Page 13 */ 5723 #define RAMCFG_WPR1_P14WP_Pos (14U) 5724 #define RAMCFG_WPR1_P14WP_Msk (0x1UL << RAMCFG_WPR1_P14WP_Pos) /*!< 0x00004000 */ 5725 #define RAMCFG_WPR1_P14WP RAMCFG_WPR1_P14WP_Msk /*!< Write Protection Page 14 */ 5726 #define RAMCFG_WPR1_P15WP_Pos (15U) 5727 #define RAMCFG_WPR1_P15WP_Msk (0x1UL << RAMCFG_WPR1_P15WP_Pos) /*!< 0x00008000 */ 5728 #define RAMCFG_WPR1_P15WP RAMCFG_WPR1_P15WP_Msk /*!< Write Protection Page 15 */ 5729 #define RAMCFG_WPR1_P16WP_Pos (16U) 5730 #define RAMCFG_WPR1_P16WP_Msk (0x1UL << RAMCFG_WPR1_P16WP_Pos) /*!< 0x00010000 */ 5731 #define RAMCFG_WPR1_P16WP RAMCFG_WPR1_P16WP_Msk /*!< Write Protection Page 16 */ 5732 #define RAMCFG_WPR1_P17WP_Pos (17U) 5733 #define RAMCFG_WPR1_P17WP_Msk (0x1UL << RAMCFG_WPR1_P17WP_Pos) /*!< 0x00020000 */ 5734 #define RAMCFG_WPR1_P17WP RAMCFG_WPR1_P17WP_Msk /*!< Write Protection Page 17 */ 5735 #define RAMCFG_WPR1_P18WP_Pos (18U) 5736 #define RAMCFG_WPR1_P18WP_Msk (0x1UL << RAMCFG_WPR1_P18WP_Pos) /*!< 0x00040000 */ 5737 #define RAMCFG_WPR1_P18WP RAMCFG_WPR1_P18WP_Msk /*!< Write Protection Page 18 */ 5738 #define RAMCFG_WPR1_P19WP_Pos (19U) 5739 #define RAMCFG_WPR1_P19WP_Msk (0x1UL << RAMCFG_WPR1_P19WP_Pos) /*!< 0x00080000 */ 5740 #define RAMCFG_WPR1_P19WP RAMCFG_WPR1_P19WP_Msk /*!< Write Protection Page 19 */ 5741 #define RAMCFG_WPR1_P20WP_Pos (20U) 5742 #define RAMCFG_WPR1_P20WP_Msk (0x1UL << RAMCFG_WPR1_P20WP_Pos) /*!< 0x00100000 */ 5743 #define RAMCFG_WPR1_P20WP RAMCFG_WPR1_P20WP_Msk /*!< Write Protection Page 20 */ 5744 #define RAMCFG_WPR1_P21WP_Pos (21U) 5745 #define RAMCFG_WPR1_P21WP_Msk (0x1UL << RAMCFG_WPR1_P21WP_Pos) /*!< 0x00200000 */ 5746 #define RAMCFG_WPR1_P21WP RAMCFG_WPR1_P21WP_Msk /*!< Write Protection Page 21 */ 5747 #define RAMCFG_WPR1_P22WP_Pos (22U) 5748 #define RAMCFG_WPR1_P22WP_Msk (0x1UL << RAMCFG_WPR1_P22WP_Pos) /*!< 0x00400000 */ 5749 #define RAMCFG_WPR1_P22WP RAMCFG_WPR1_P22WP_Msk /*!< Write Protection Page 22 */ 5750 #define RAMCFG_WPR1_P23WP_Pos (23U) 5751 #define RAMCFG_WPR1_P23WP_Msk (0x1UL << RAMCFG_WPR1_P23WP_Pos) /*!< 0x00800000 */ 5752 #define RAMCFG_WPR1_P23WP RAMCFG_WPR1_P23WP_Msk /*!< Write Protection Page 23 */ 5753 #define RAMCFG_WPR1_P24WP_Pos (24U) 5754 #define RAMCFG_WPR1_P24WP_Msk (0x1UL << RAMCFG_WPR1_P24WP_Pos) /*!< 0x01000000 */ 5755 #define RAMCFG_WPR1_P24WP RAMCFG_WPR1_P24WP_Msk /*!< Write Protection Page 24 */ 5756 #define RAMCFG_WPR1_P25WP_Pos (25U) 5757 #define RAMCFG_WPR1_P25WP_Msk (0x1UL << RAMCFG_WPR1_P25WP_Pos) /*!< 0x02000000 */ 5758 #define RAMCFG_WPR1_P25WP RAMCFG_WPR1_P25WP_Msk /*!< Write Protection Page 25 */ 5759 #define RAMCFG_WPR1_P26WP_Pos (26U) 5760 #define RAMCFG_WPR1_P26WP_Msk (0x1UL << RAMCFG_WPR1_P26WP_Pos) /*!< 0x04000000 */ 5761 #define RAMCFG_WPR1_P26WP RAMCFG_WPR1_P26WP_Msk /*!< Write Protection Page 26 */ 5762 #define RAMCFG_WPR1_P27WP_Pos (27U) 5763 #define RAMCFG_WPR1_P27WP_Msk (0x1UL << RAMCFG_WPR1_P27WP_Pos) /*!< 0x08000000 */ 5764 #define RAMCFG_WPR1_P27WP RAMCFG_WPR1_P27WP_Msk /*!< Write Protection Page 27 */ 5765 #define RAMCFG_WPR1_P28WP_Pos (28U) 5766 #define RAMCFG_WPR1_P28WP_Msk (0x1UL << RAMCFG_WPR1_P28WP_Pos) /*!< 0x10000000 */ 5767 #define RAMCFG_WPR1_P28WP RAMCFG_WPR1_P28WP_Msk /*!< Write Protection Page 28 */ 5768 #define RAMCFG_WPR1_P29WP_Pos (29U) 5769 #define RAMCFG_WPR1_P29WP_Msk (0x1UL << RAMCFG_WPR1_P29WP_Pos) /*!< 0x20000000 */ 5770 #define RAMCFG_WPR1_P29WP RAMCFG_WPR1_P29WP_Msk /*!< Write Protection Page 29 */ 5771 #define RAMCFG_WPR1_P30WP_Pos (30U) 5772 #define RAMCFG_WPR1_P30WP_Msk (0x1UL << RAMCFG_WPR1_P30WP_Pos) /*!< 0x40000000 */ 5773 #define RAMCFG_WPR1_P30WP RAMCFG_WPR1_P30WP_Msk /*!< Write Protection Page 30 */ 5774 #define RAMCFG_WPR1_P31WP_Pos (31U) 5775 #define RAMCFG_WPR1_P31WP_Msk (0x1UL << RAMCFG_WPR1_P31WP_Pos) /*!< 0x80000000 */ 5776 #define RAMCFG_WPR1_P31WP RAMCFG_WPR1_P31WP_Msk /*!< Write Protection Page 31 */ 5777 5778 /****************** Bit definition for RAMCFG_MxWPR2 register ****************/ 5779 #define RAMCFG_WPR2_P32WP_Pos (0U) 5780 #define RAMCFG_WPR2_P32WP_Msk (0x1UL << RAMCFG_WPR2_P32WP_Pos) /*!< 0x00000001 */ 5781 #define RAMCFG_WPR2_P32WP RAMCFG_WPR2_P32WP_Msk /*!< Write Protection Page 32 */ 5782 #define RAMCFG_WPR2_P33WP_Pos (1U) 5783 #define RAMCFG_WPR2_P33WP_Msk (0x1UL << RAMCFG_WPR2_P33WP_Pos) /*!< 0x00000002 */ 5784 #define RAMCFG_WPR2_P33WP RAMCFG_WPR2_P33WP_Msk /*!< Write Protection Page 33 */ 5785 #define RAMCFG_WPR2_P34WP_Pos (2U) 5786 #define RAMCFG_WPR2_P34WP_Msk (0x1UL << RAMCFG_WPR2_P34WP_Pos) /*!< 0x00000004 */ 5787 #define RAMCFG_WPR2_P34WP RAMCFG_WPR2_P34WP_Msk /*!< Write Protection Page 34 */ 5788 #define RAMCFG_WPR2_P35WP_Pos (3U) 5789 #define RAMCFG_WPR2_P35WP_Msk (0x1UL << RAMCFG_WPR2_P35WP_Pos) /*!< 0x00000008 */ 5790 #define RAMCFG_WPR2_P35WP RAMCFG_WPR2_P35WP_Msk /*!< Write Protection Page 35 */ 5791 #define RAMCFG_WPR2_P36WP_Pos (4U) 5792 #define RAMCFG_WPR2_P36WP_Msk (0x1UL << RAMCFG_WPR2_P36WP_Pos) /*!< 0x00000010 */ 5793 #define RAMCFG_WPR2_P36WP RAMCFG_WPR2_P36WP_Msk /*!< Write Protection Page 36 */ 5794 #define RAMCFG_WPR2_P37WP_Pos (5U) 5795 #define RAMCFG_WPR2_P37WP_Msk (0x1UL << RAMCFG_WPR2_P37WP_Pos) /*!< 0x00000020 */ 5796 #define RAMCFG_WPR2_P37WP RAMCFG_WPR2_P37WP_Msk /*!< Write Protection Page 37 */ 5797 #define RAMCFG_WPR2_P38WP_Pos (6U) 5798 #define RAMCFG_WPR2_P38WP_Msk (0x1UL << RAMCFG_WPR2_P38WP_Pos) /*!< 0x00000040 */ 5799 #define RAMCFG_WPR2_P38WP RAMCFG_WPR2_P38WP_Msk /*!< Write Protection Page 38 */ 5800 #define RAMCFG_WPR2_P39WP_Pos (7U) 5801 #define RAMCFG_WPR2_P39WP_Msk (0x1UL << RAMCFG_WPR2_P39WP_Pos) /*!< 0x00000080 */ 5802 #define RAMCFG_WPR2_P39WP RAMCFG_WPR2_P39WP_Msk /*!< Write Protection Page 39 */ 5803 #define RAMCFG_WPR2_P40WP_Pos (8U) 5804 #define RAMCFG_WPR2_P40WP_Msk (0x1UL << RAMCFG_WPR2_P40WP_Pos) /*!< 0x00000100 */ 5805 #define RAMCFG_WPR2_P40WP RAMCFG_WPR2_P40WP_Msk /*!< Write Protection Page 40 */ 5806 #define RAMCFG_WPR2_P41WP_Pos (9U) 5807 #define RAMCFG_WPR2_P41WP_Msk (0x1UL << RAMCFG_WPR2_P41WP_Pos) /*!< 0x00000200 */ 5808 #define RAMCFG_WPR2_P41WP RAMCFG_WPR2_P41WP_Msk /*!< Write Protection Page 41 */ 5809 #define RAMCFG_WPR2_P42WP_Pos (10U) 5810 #define RAMCFG_WPR2_P42WP_Msk (0x1UL << RAMCFG_WPR2_P42WP_Pos) /*!< 0x00000400 */ 5811 #define RAMCFG_WPR2_P42WP RAMCFG_WPR2_P42WP_Msk /*!< Write Protection Page 42 */ 5812 #define RAMCFG_WPR2_P43WP_Pos (11U) 5813 #define RAMCFG_WPR2_P43WP_Msk (0x1UL << RAMCFG_WPR2_P43WP_Pos) /*!< 0x00000800 */ 5814 #define RAMCFG_WPR2_P43WP RAMCFG_WPR2_P43WP_Msk /*!< Write Protection Page 43 */ 5815 #define RAMCFG_WPR2_P44WP_Pos (12U) 5816 #define RAMCFG_WPR2_P44WP_Msk (0x1UL << RAMCFG_WPR2_P44WP_Pos) /*!< 0x00001000 */ 5817 #define RAMCFG_WPR2_P44WP RAMCFG_WPR2_P44WP_Msk /*!< Write Protection Page 44 */ 5818 #define RAMCFG_WPR2_P45WP_Pos (13U) 5819 #define RAMCFG_WPR2_P45WP_Msk (0x1UL << RAMCFG_WPR2_P45WP_Pos) /*!< 0x00002000 */ 5820 #define RAMCFG_WPR2_P45WP RAMCFG_WPR2_P45WP_Msk /*!< Write Protection Page 45 */ 5821 #define RAMCFG_WPR2_P46WP_Pos (14U) 5822 #define RAMCFG_WPR2_P46WP_Msk (0x1UL << RAMCFG_WPR2_P46WP_Pos) /*!< 0x00004000 */ 5823 #define RAMCFG_WPR2_P46WP RAMCFG_WPR2_P46WP_Msk /*!< Write Protection Page 46 */ 5824 #define RAMCFG_WPR2_P47WP_Pos (15U) 5825 #define RAMCFG_WPR2_P47WP_Msk (0x1UL << RAMCFG_WPR2_P47WP_Pos) /*!< 0x00008000 */ 5826 #define RAMCFG_WPR2_P47WP RAMCFG_WPR2_P47WP_Msk /*!< Write Protection Page 47 */ 5827 #define RAMCFG_WPR2_P48WP_Pos (16U) 5828 #define RAMCFG_WPR2_P48WP_Msk (0x1UL << RAMCFG_WPR2_P48WP_Pos) /*!< 0x00010000 */ 5829 #define RAMCFG_WPR2_P48WP RAMCFG_WPR2_P48WP_Msk /*!< Write Protection Page 48 */ 5830 #define RAMCFG_WPR2_P49WP_Pos (17U) 5831 #define RAMCFG_WPR2_P49WP_Msk (0x1UL << RAMCFG_WPR2_P49WP_Pos) /*!< 0x00020000 */ 5832 #define RAMCFG_WPR2_P49WP RAMCFG_WPR2_P49WP_Msk /*!< Write Protection Page 49 */ 5833 #define RAMCFG_WPR2_P50WP_Pos (18U) 5834 #define RAMCFG_WPR2_P50WP_Msk (0x1UL << RAMCFG_WPR2_P50WP_Pos) /*!< 0x00040000 */ 5835 #define RAMCFG_WPR2_P50WP RAMCFG_WPR2_P50WP_Msk /*!< Write Protection Page 50 */ 5836 #define RAMCFG_WPR2_P51WP_Pos (19U) 5837 #define RAMCFG_WPR2_P51WP_Msk (0x1UL << RAMCFG_WPR2_P51WP_Pos) /*!< 0x00080000 */ 5838 #define RAMCFG_WPR2_P51WP RAMCFG_WPR2_P51WP_Msk /*!< Write Protection Page 51 */ 5839 #define RAMCFG_WPR2_P52WP_Pos (20U) 5840 #define RAMCFG_WPR2_P52WP_Msk (0x1UL << RAMCFG_WPR2_P52WP_Pos) /*!< 0x00100000 */ 5841 #define RAMCFG_WPR2_P52WP RAMCFG_WPR2_P52WP_Msk /*!< Write Protection Page 52 */ 5842 #define RAMCFG_WPR2_P53WP_Pos (21U) 5843 #define RAMCFG_WPR2_P53WP_Msk (0x1UL << RAMCFG_WPR2_P53WP_Pos) /*!< 0x00200000 */ 5844 #define RAMCFG_WPR2_P53WP RAMCFG_WPR2_P53WP_Msk /*!< Write Protection Page 53 */ 5845 #define RAMCFG_WPR2_P54WP_Pos (22U) 5846 #define RAMCFG_WPR2_P54WP_Msk (0x1UL << RAMCFG_WPR2_P54WP_Pos) /*!< 0x00400000 */ 5847 #define RAMCFG_WPR2_P54WP RAMCFG_WPR2_P54WP_Msk /*!< Write Protection Page 54 */ 5848 #define RAMCFG_WPR2_P55WP_Pos (23U) 5849 #define RAMCFG_WPR2_P55WP_Msk (0x1UL << RAMCFG_WPR2_P55WP_Pos) /*!< 0x00800000 */ 5850 #define RAMCFG_WPR2_P55WP RAMCFG_WPR2_P55WP_Msk /*!< Write Protection Page 55 */ 5851 #define RAMCFG_WPR2_P56WP_Pos (25U) 5852 #define RAMCFG_WPR2_P56WP_Msk (0x1UL << RAMCFG_WPR2_P56WP_Pos) /*!< 0x01000000 */ 5853 #define RAMCFG_WPR2_P56WP RAMCFG_WPR2_P56WP_Msk /*!< Write Protection Page 56 */ 5854 #define RAMCFG_WPR2_P57WP_Pos (26U) 5855 #define RAMCFG_WPR2_P57WP_Msk (0x1UL << RAMCFG_WPR2_P57WP_Pos) /*!< 0x02000000 */ 5856 #define RAMCFG_WPR2_P57WP RAMCFG_WPR2_P57WP_Msk /*!< Write Protection Page 57 */ 5857 #define RAMCFG_WPR2_P58WP_Pos (27U) 5858 #define RAMCFG_WPR2_P58WP_Msk (0x1UL << RAMCFG_WPR2_P58WP_Pos) /*!< 0x04000000 */ 5859 #define RAMCFG_WPR2_P58WP RAMCFG_WPR2_P58WP_Msk /*!< Write Protection Page 58 */ 5860 #define RAMCFG_WPR2_P59WP_Pos (28U) 5861 #define RAMCFG_WPR2_P59WP_Msk (0x1UL << RAMCFG_WPR2_P59WP_Pos) /*!< 0x08000000 */ 5862 #define RAMCFG_WPR2_P59WP RAMCFG_WPR2_P59WP_Msk /*!< Write Protection Page 59 */ 5863 #define RAMCFG_WPR2_P60WP_Pos (29U) 5864 #define RAMCFG_WPR2_P60WP_Msk (0x1UL << RAMCFG_WPR2_P60WP_Pos) /*!< 0x10000000 */ 5865 #define RAMCFG_WPR2_P60WP RAMCFG_WPR2_P60WP_Msk /*!< Write Protection Page 60 */ 5866 #define RAMCFG_WPR2_P61WP_Pos (30U) 5867 #define RAMCFG_WPR2_P61WP_Msk (0x1UL << RAMCFG_WPR2_P61WP_Pos) /*!< 0x20000000 */ 5868 #define RAMCFG_WPR2_P61WP RAMCFG_WPR2_P61WP_Msk /*!< Write Protection Page 61 */ 5869 #define RAMCFG_WPR2_P62WP_Pos (31U) 5870 #define RAMCFG_WPR2_P62WP_Msk (0x1UL << RAMCFG_WPR2_P62WP_Pos) /*!< 0x40000000 */ 5871 #define RAMCFG_WPR2_P62WP RAMCFG_WPR2_P62WP_Msk /*!< Write Protection Page 62 */ 5872 #define RAMCFG_WPR2_P63WP_Pos (31U) 5873 #define RAMCFG_WPR2_P63WP_Msk (0x1UL << RAMCFG_WPR2_P63WP_Pos) /*!< 0x80000000 */ 5874 #define RAMCFG_WPR2_P63WP RAMCFG_WPR2_P63WP_Msk /*!< Write Protection Page 63 */ 5875 5876 5877 /******************************************************************************/ 5878 /* */ 5879 /* Reset and Clock Control */ 5880 /* */ 5881 /******************************************************************************/ 5882 /******************** Bit definition for RCC_CR register ********************/ 5883 #define RCC_CR_HSION_Pos (8U) 5884 #define RCC_CR_HSION_Msk (0x1UL << RCC_CR_HSION_Pos) /*!< 0x00000100 */ 5885 #define RCC_CR_HSION RCC_CR_HSION_Msk /*!< Internal High Speed oscillator (HSI16) clock enable */ 5886 #define RCC_CR_HSIKERON_Pos (9U) 5887 #define RCC_CR_HSIKERON_Msk (0x1UL << RCC_CR_HSIKERON_Pos) /*!< 0x00000200 */ 5888 #define RCC_CR_HSIKERON RCC_CR_HSIKERON_Msk /*!< Internal High Speed oscillator (HSI16) clock enable for some IPs Kernel */ 5889 #define RCC_CR_HSIRDY_Pos (10U) 5890 #define RCC_CR_HSIRDY_Msk (0x1UL << RCC_CR_HSIRDY_Pos) /*!< 0x00000400 */ 5891 #define RCC_CR_HSIRDY RCC_CR_HSIRDY_Msk /*!< Internal High Speed oscillator (HSI16) clock ready flag */ 5892 #define RCC_CR_HSEON_Pos (16U) 5893 #define RCC_CR_HSEON_Msk (0x1UL << RCC_CR_HSEON_Pos) /*!< 0x00010000 */ 5894 #define RCC_CR_HSEON RCC_CR_HSEON_Msk /*!< External High Speed oscillator (HSE) clock enable */ 5895 #define RCC_CR_HSERDY_Pos (17U) 5896 #define RCC_CR_HSERDY_Msk (0x1UL << RCC_CR_HSERDY_Pos) /*!< 0x00020000 */ 5897 #define RCC_CR_HSERDY RCC_CR_HSERDY_Msk /*!< External High Speed oscillator (HSE) clock ready */ 5898 #define RCC_CR_HSECSSON_Pos (19U) 5899 #define RCC_CR_HSECSSON_Msk (0x1UL << RCC_CR_HSECSSON_Pos) /*!< 0x00080000 */ 5900 #define RCC_CR_HSECSSON RCC_CR_HSECSSON_Msk /*!< External High Speed oscillator (HSE) clock security system enable */ 5901 #define RCC_CR_HSEPRE_Pos (20U) 5902 #define RCC_CR_HSEPRE_Msk (0x1UL << RCC_CR_HSEPRE_Pos) /*!< 0x00080000 */ 5903 #define RCC_CR_HSEPRE RCC_CR_HSEPRE_Msk /*!< External High Speed oscillator (HSE) clock for sysclk prescaler */ 5904 #define RCC_CR_PLL1ON_Pos (24U) 5905 #define RCC_CR_PLL1ON_Msk (0x1UL << RCC_CR_PLL1ON_Pos) /*!< 0x01000000 */ 5906 #define RCC_CR_PLL1ON RCC_CR_PLL1ON_Msk /*!< System PLL1 clock enable */ 5907 #define RCC_CR_PLL1RDY_Pos (25U) 5908 #define RCC_CR_PLL1RDY_Msk (0x1UL << RCC_CR_PLL1RDY_Pos) /*!< 0x02000000 */ 5909 #define RCC_CR_PLL1RDY RCC_CR_PLL1RDY_Msk /*!< System PLL1 clock ready */ 5910 5911 /******************** Bit definition for RCC_ICSCR3 register ***************/ 5912 #define RCC_ICSCR3_HSICAL_Pos (0U) 5913 #define RCC_ICSCR3_HSICAL_Msk (0xFFFUL << RCC_ICSCR3_HSICAL_Pos) /*!< 0x00000FFF */ 5914 #define RCC_ICSCR3_HSICAL RCC_ICSCR3_HSICAL_Msk /*!< HSICAL[11:0] bits */ 5915 #define RCC_ICSCR3_HSICAL_0 (0x01UL << RCC_ICSCR3_HSICAL_Pos) /*!< 0x00000001 */ 5916 #define RCC_ICSCR3_HSICAL_1 (0x002UL << RCC_ICSCR3_HSICAL_Pos) /*!< 0x00000002 */ 5917 #define RCC_ICSCR3_HSICAL_2 (0x004UL << RCC_ICSCR3_HSICAL_Pos) /*!< 0x00000004 */ 5918 #define RCC_ICSCR3_HSICAL_3 (0x008UL << RCC_ICSCR3_HSICAL_Pos) /*!< 0x00000008 */ 5919 #define RCC_ICSCR3_HSICAL_4 (0x010UL << RCC_ICSCR3_HSICAL_Pos) /*!< 0x00000010 */ 5920 #define RCC_ICSCR3_HSICAL_5 (0x020UL << RCC_ICSCR3_HSICAL_Pos) /*!< 0x00000020 */ 5921 #define RCC_ICSCR3_HSICAL_6 (0x040UL << RCC_ICSCR3_HSICAL_Pos) /*!< 0x00000040 */ 5922 #define RCC_ICSCR3_HSICAL_7 (0x080UL << RCC_ICSCR3_HSICAL_Pos) /*!< 0x00000080 */ 5923 #define RCC_ICSCR3_HSICAL_8 (0x100UL << RCC_ICSCR3_HSICAL_Pos) /*!< 0x00000100 */ 5924 #define RCC_ICSCR3_HSICAL_9 (0x200UL << RCC_ICSCR3_HSICAL_Pos) /*!< 0x00000200 */ 5925 #define RCC_ICSCR3_HSICAL_10 (0x400UL << RCC_ICSCR3_HSICAL_Pos) /*!< 0x00000400 */ 5926 #define RCC_ICSCR3_HSICAL_11 (0x800UL << RCC_ICSCR3_HSICAL_Pos) /*!< 0x00000800 */ 5927 #define RCC_ICSCR3_HSITRIM_Pos (16U) 5928 #define RCC_ICSCR3_HSITRIM_Msk (0x1FUL << RCC_ICSCR3_HSITRIM_Pos) /*!< 0x001F0000 */ 5929 #define RCC_ICSCR3_HSITRIM RCC_ICSCR3_HSITRIM_Msk /*!< HSITRIM[4:0] bits */ 5930 #define RCC_ICSCR3_HSITRIM_0 (0x01UL << RCC_ICSCR3_HSITRIM_Pos) /*!< 0x00010000 */ 5931 #define RCC_ICSCR3_HSITRIM_1 (0x02UL << RCC_ICSCR3_HSITRIM_Pos) /*!< 0x00020000 */ 5932 #define RCC_ICSCR3_HSITRIM_2 (0x04UL << RCC_ICSCR3_HSITRIM_Pos) /*!< 0x00040000 */ 5933 #define RCC_ICSCR3_HSITRIM_3 (0x08UL << RCC_ICSCR3_HSITRIM_Pos) /*!< 0x00080000 */ 5934 #define RCC_ICSCR3_HSITRIM_4 (0x10UL << RCC_ICSCR3_HSITRIM_Pos) /*!< 0x00100000 */ 5935 5936 /******************** Bit definition for RCC_CFGR1 register *****************/ 5937 #define RCC_CFGR1_SW_Pos (0U) 5938 #define RCC_CFGR1_SW_Msk (0x3UL << RCC_CFGR1_SW_Pos) /*!< 0x00000003 */ 5939 #define RCC_CFGR1_SW RCC_CFGR1_SW_Msk /*!< SW[1:0] bits (System clock Switch) */ 5940 #define RCC_CFGR1_SW_0 (0x1UL << RCC_CFGR1_SW_Pos) /*!< 0x00000001 */ 5941 #define RCC_CFGR1_SW_1 (0x2UL << RCC_CFGR1_SW_Pos) /*!< 0x00000002 */ 5942 #define RCC_CFGR1_SWS_Pos (2U) 5943 #define RCC_CFGR1_SWS_Msk (0x3UL << RCC_CFGR1_SWS_Pos) /*!< 0x0000000C */ 5944 #define RCC_CFGR1_SWS RCC_CFGR1_SWS_Msk /*!< SWS[1:0] bits (System Clock Switch Status) */ 5945 #define RCC_CFGR1_SWS_0 (0x1UL << RCC_CFGR1_SWS_Pos) /*!< 0x00000004 */ 5946 #define RCC_CFGR1_SWS_1 (0x2UL << RCC_CFGR1_SWS_Pos) /*!< 0x00000008 */ 5947 #define RCC_CFGR1_MCOSEL_Pos (24U) 5948 #define RCC_CFGR1_MCOSEL_Msk (0xFUL << RCC_CFGR1_MCOSEL_Pos) /*!< 0x0F000000 */ 5949 #define RCC_CFGR1_MCOSEL RCC_CFGR1_MCOSEL_Msk /*!< MCOSEL[3:0] bits (Clock output selection) */ 5950 #define RCC_CFGR1_MCOSEL_0 (0x1UL << RCC_CFGR1_MCOSEL_Pos) /*!< 0x01000000 */ 5951 #define RCC_CFGR1_MCOSEL_1 (0x2UL << RCC_CFGR1_MCOSEL_Pos) /*!< 0x02000000 */ 5952 #define RCC_CFGR1_MCOSEL_2 (0x4UL << RCC_CFGR1_MCOSEL_Pos) /*!< 0x04000000 */ 5953 #define RCC_CFGR1_MCOSEL_3 (0x8UL << RCC_CFGR1_MCOSEL_Pos) /*!< 0x08000000 */ 5954 #define RCC_CFGR1_MCOPRE_Pos (28U) 5955 #define RCC_CFGR1_MCOPRE_Msk (0x7UL << RCC_CFGR1_MCOPRE_Pos) /*!< 0x70000000 */ 5956 #define RCC_CFGR1_MCOPRE RCC_CFGR1_MCOPRE_Msk /*!< MCO[220] (Prescaler) */ 5957 #define RCC_CFGR1_MCOPRE_0 (0x1UL << RCC_CFGR1_MCOPRE_Pos) /*!< 0x10000000 */ 5958 #define RCC_CFGR1_MCOPRE_1 (0x2UL << RCC_CFGR1_MCOPRE_Pos) /*!< 0x20000000 */ 5959 #define RCC_CFGR1_MCOPRE_2 (0x4UL << RCC_CFGR1_MCOPRE_Pos) /*!< 0x40000000 */ 5960 5961 /******************** Bit definition for RCC_CFGR2 register ******************/ 5962 #define RCC_CFGR2_HPRE_Pos (0U) 5963 #define RCC_CFGR2_HPRE_Msk (0x7UL << RCC_CFGR2_HPRE_Pos) /*!< 0x00000007 */ 5964 #define RCC_CFGR2_HPRE RCC_CFGR2_HPRE_Msk /*!< HPRE[2:0] bits (AHB prescaler) */ 5965 #define RCC_CFGR2_HPRE_0 (0x1UL << RCC_CFGR2_HPRE_Pos) /*!< 0x00000001 */ 5966 #define RCC_CFGR2_HPRE_1 (0x2UL << RCC_CFGR2_HPRE_Pos) /*!< 0x00000002 */ 5967 #define RCC_CFGR2_HPRE_2 (0x4UL << RCC_CFGR2_HPRE_Pos) /*!< 0x00000004 */ 5968 #define RCC_CFGR2_PPRE1_Pos (4U) 5969 #define RCC_CFGR2_PPRE1_Msk (0x7UL << RCC_CFGR2_PPRE1_Pos) /*!< 0x00000070 */ 5970 #define RCC_CFGR2_PPRE1 RCC_CFGR2_PPRE1_Msk /*!< PPRE1[2:0] bits (APB1 prescaler) */ 5971 #define RCC_CFGR2_PPRE1_0 (0x1UL << RCC_CFGR2_PPRE1_Pos) /*!< 0x00000010 */ 5972 #define RCC_CFGR2_PPRE1_1 (0x2UL << RCC_CFGR2_PPRE1_Pos) /*!< 0x00000020 */ 5973 #define RCC_CFGR2_PPRE1_2 (0x4UL << RCC_CFGR2_PPRE1_Pos) /*!< 0x00000040 */ 5974 #define RCC_CFGR2_PPRE2_Pos (8U) 5975 #define RCC_CFGR2_PPRE2_Msk (0x7UL << RCC_CFGR2_PPRE2_Pos) /*!< 0x00000700 */ 5976 #define RCC_CFGR2_PPRE2 RCC_CFGR2_PPRE2_Msk /*!< PPRE2[2:0] bits (APB2 prescaler) */ 5977 #define RCC_CFGR2_PPRE2_0 (0x1UL << RCC_CFGR2_PPRE2_Pos) /*!< 0x00000100 */ 5978 #define RCC_CFGR2_PPRE2_1 (0x2UL << RCC_CFGR2_PPRE2_Pos) /*!< 0x00000200 */ 5979 #define RCC_CFGR2_PPRE2_2 (0x4UL << RCC_CFGR2_PPRE2_Pos) /*!< 0x00000400 */ 5980 5981 /******************** Bit definition for RCC_CFGR3 register ******************/ 5982 #define RCC_CFGR3_PPRE7_Pos (4U) 5983 #define RCC_CFGR3_PPRE7_Msk (0x7UL << RCC_CFGR3_PPRE7_Pos) /*!< 0x00000070 */ 5984 #define RCC_CFGR3_PPRE7 RCC_CFGR3_PPRE7_Msk /*!< PPRE7[2:0] bits (APB7 prescaler) */ 5985 #define RCC_CFGR3_PPRE7_0 (0x1UL << RCC_CFGR3_PPRE7_Pos) /*!< 0x00000010 */ 5986 #define RCC_CFGR3_PPRE7_1 (0x2UL << RCC_CFGR3_PPRE7_Pos) /*!< 0x00000020 */ 5987 #define RCC_CFGR3_PPRE7_2 (0x4UL << RCC_CFGR3_PPRE7_Pos) /*!< 0x00000040 */ 5988 5989 /******************** Bit definition for RCC_PLL1CFGR register ***************/ 5990 #define RCC_PLL1CFGR_PLL1SRC_Pos (0U) 5991 #define RCC_PLL1CFGR_PLL1SRC_Msk (0x3UL << RCC_PLL1CFGR_PLL1SRC_Pos) /*!< 0x00000003 */ 5992 #define RCC_PLL1CFGR_PLL1SRC RCC_PLL1CFGR_PLL1SRC_Msk 5993 #define RCC_PLL1CFGR_PLL1SRC_0 (0x1UL << RCC_PLL1CFGR_PLL1SRC_Pos) /*!< 0x00000001 */ 5994 #define RCC_PLL1CFGR_PLL1SRC_1 (0x2UL << RCC_PLL1CFGR_PLL1SRC_Pos) /*!< 0x00000002 */ 5995 #define RCC_PLL1CFGR_PLL1RGE_Pos (2U) 5996 #define RCC_PLL1CFGR_PLL1RGE_Msk (0x3UL << RCC_PLL1CFGR_PLL1RGE_Pos) /*!< 0x0000000C */ 5997 #define RCC_PLL1CFGR_PLL1RGE RCC_PLL1CFGR_PLL1RGE_Msk 5998 #define RCC_PLL1CFGR_PLL1RGE_0 (0x1UL << RCC_PLL1CFGR_PLL1RGE_Pos) /*!< 0x00000004 */ 5999 #define RCC_PLL1CFGR_PLL1RGE_1 (0x2UL << RCC_PLL1CFGR_PLL1RGE_Pos) /*!< 0x00000008 */ 6000 #define RCC_PLL1CFGR_PLL1FRACEN_Pos (4U) 6001 #define RCC_PLL1CFGR_PLL1FRACEN_Msk (0x1UL << RCC_PLL1CFGR_PLL1FRACEN_Pos) /*!< 0x00000010 */ 6002 #define RCC_PLL1CFGR_PLL1FRACEN RCC_PLL1CFGR_PLL1FRACEN_Msk 6003 #define RCC_PLL1CFGR_PLL1M_Pos (8U) 6004 #define RCC_PLL1CFGR_PLL1M_Msk (0x7UL << RCC_PLL1CFGR_PLL1M_Pos) /*!< 0x00000700 */ 6005 #define RCC_PLL1CFGR_PLL1M RCC_PLL1CFGR_PLL1M_Msk 6006 #define RCC_PLL1CFGR_PLL1M_0 (0x01UL << RCC_PLL1CFGR_PLL1M_Pos) /*!< 0x00000100 */ 6007 #define RCC_PLL1CFGR_PLL1M_1 (0x02UL << RCC_PLL1CFGR_PLL1M_Pos) /*!< 0x00000200 */ 6008 #define RCC_PLL1CFGR_PLL1M_2 (0x04UL << RCC_PLL1CFGR_PLL1M_Pos) /*!< 0x00000400 */ 6009 #define RCC_PLL1CFGR_PLL1PEN_Pos (16U) 6010 #define RCC_PLL1CFGR_PLL1PEN_Msk (0x1UL << RCC_PLL1CFGR_PLL1PEN_Pos) /*!< 0x00010000 */ 6011 #define RCC_PLL1CFGR_PLL1PEN RCC_PLL1CFGR_PLL1PEN_Msk 6012 #define RCC_PLL1CFGR_PLL1QEN_Pos (17U) 6013 #define RCC_PLL1CFGR_PLL1QEN_Msk (0x1UL << RCC_PLL1CFGR_PLL1QEN_Pos) /*!< 0x00020000 */ 6014 #define RCC_PLL1CFGR_PLL1QEN RCC_PLL1CFGR_PLL1QEN_Msk 6015 #define RCC_PLL1CFGR_PLL1REN_Pos (18U) 6016 #define RCC_PLL1CFGR_PLL1REN_Msk (0x1UL << RCC_PLL1CFGR_PLL1REN_Pos) /*!< 0x00040000 */ 6017 #define RCC_PLL1CFGR_PLL1REN RCC_PLL1CFGR_PLL1REN_Msk 6018 #define RCC_PLL1CFGR_PLL1RCLKPRE_Pos (20U) 6019 #define RCC_PLL1CFGR_PLL1RCLKPRE_Msk (0x1UL << RCC_PLL1CFGR_PLL1RCLKPRE_Pos) /*!< 0x00100000 */ 6020 #define RCC_PLL1CFGR_PLL1RCLKPRE RCC_PLL1CFGR_PLL1RCLKPRE_Msk 6021 #define RCC_PLL1CFGR_PLL1RCLKPRESTEP_Pos (21U) 6022 #define RCC_PLL1CFGR_PLL1RCLKPRESTEP_Msk (0x1UL << RCC_PLL1CFGR_PLL1RCLKPRESTEP_Pos) /*!< 0x00200000 */ 6023 #define RCC_PLL1CFGR_PLL1RCLKPRESTEP RCC_PLL1CFGR_PLL1RCLKPRESTEP_Msk 6024 #define RCC_PLL1CFGR_PLL1RCLKPRERDY_Pos (22U) 6025 #define RCC_PLL1CFGR_PLL1RCLKPRERDY_Msk (0x1UL << RCC_PLL1CFGR_PLL1RCLKPRERDY_Pos) /*!< 0x00400000 */ 6026 #define RCC_PLL1CFGR_PLL1RCLKPRERDY RCC_PLL1CFGR_PLL1RCLKPRERDY_Msk 6027 6028 /******************** Bit definition for RCC_PLL1DIVR register ***************/ 6029 #define RCC_PLL1DIVR_PLL1N_Pos (0U) 6030 #define RCC_PLL1DIVR_PLL1N_Msk (0x1FFUL << RCC_PLL1DIVR_PLL1N_Pos) /*!< 0x000001FF */ 6031 #define RCC_PLL1DIVR_PLL1N RCC_PLL1DIVR_PLL1N_Msk 6032 #define RCC_PLL1DIVR_PLL1N_0 (0x001UL << RCC_PLL1DIVR_PLL1N_Pos) /*!< 0x00000001 */ 6033 #define RCC_PLL1DIVR_PLL1N_1 (0x002UL << RCC_PLL1DIVR_PLL1N_Pos) /*!< 0x00000002 */ 6034 #define RCC_PLL1DIVR_PLL1N_2 (0x004UL << RCC_PLL1DIVR_PLL1N_Pos) /*!< 0x00000004 */ 6035 #define RCC_PLL1DIVR_PLL1N_3 (0x008UL << RCC_PLL1DIVR_PLL1N_Pos) /*!< 0x00000008 */ 6036 #define RCC_PLL1DIVR_PLL1N_4 (0x010UL << RCC_PLL1DIVR_PLL1N_Pos) /*!< 0x00000010 */ 6037 #define RCC_PLL1DIVR_PLL1N_5 (0x020UL << RCC_PLL1DIVR_PLL1N_Pos) /*!< 0x00000020 */ 6038 #define RCC_PLL1DIVR_PLL1N_6 (0x040UL << RCC_PLL1DIVR_PLL1N_Pos) /*!< 0x00000040 */ 6039 #define RCC_PLL1DIVR_PLL1N_7 (0x080UL << RCC_PLL1DIVR_PLL1N_Pos) /*!< 0x00000080 */ 6040 #define RCC_PLL1DIVR_PLL1N_8 (0x100UL << RCC_PLL1DIVR_PLL1N_Pos) /*!< 0x00000100 */ 6041 #define RCC_PLL1DIVR_PLL1P_Pos (9U) 6042 #define RCC_PLL1DIVR_PLL1P_Msk (0x7FUL << RCC_PLL1DIVR_PLL1P_Pos) /*!< 0x0000FE00 */ 6043 #define RCC_PLL1DIVR_PLL1P RCC_PLL1DIVR_PLL1P_Msk 6044 #define RCC_PLL1DIVR_PLL1P_0 (0x01UL << RCC_PLL1DIVR_PLL1P_Pos) /*!< 0x00000200 */ 6045 #define RCC_PLL1DIVR_PLL1P_1 (0x02UL << RCC_PLL1DIVR_PLL1P_Pos) /*!< 0x00000400 */ 6046 #define RCC_PLL1DIVR_PLL1P_2 (0x04UL << RCC_PLL1DIVR_PLL1P_Pos) /*!< 0x00000800 */ 6047 #define RCC_PLL1DIVR_PLL1P_3 (0x08UL << RCC_PLL1DIVR_PLL1P_Pos) /*!< 0x00001000 */ 6048 #define RCC_PLL1DIVR_PLL1P_4 (0x10UL << RCC_PLL1DIVR_PLL1P_Pos) /*!< 0x00002000 */ 6049 #define RCC_PLL1DIVR_PLL1P_5 (0x20UL << RCC_PLL1DIVR_PLL1P_Pos) /*!< 0x00004000 */ 6050 #define RCC_PLL1DIVR_PLL1P_6 (0x40UL << RCC_PLL1DIVR_PLL1P_Pos) /*!< 0x00008000 */ 6051 #define RCC_PLL1DIVR_PLL1Q_Pos (16U) 6052 #define RCC_PLL1DIVR_PLL1Q_Msk (0x7FUL << RCC_PLL1DIVR_PLL1Q_Pos) /*!< 0x007F0000 */ 6053 #define RCC_PLL1DIVR_PLL1Q RCC_PLL1DIVR_PLL1Q_Msk 6054 #define RCC_PLL1DIVR_PLL1Q_0 (0x01UL << RCC_PLL1DIVR_PLL1Q_Pos) /*!< 0x00010000 */ 6055 #define RCC_PLL1DIVR_PLL1Q_1 (0x02UL << RCC_PLL1DIVR_PLL1Q_Pos) /*!< 0x00020000 */ 6056 #define RCC_PLL1DIVR_PLL1Q_2 (0x04UL << RCC_PLL1DIVR_PLL1Q_Pos) /*!< 0x00040000 */ 6057 #define RCC_PLL1DIVR_PLL1Q_3 (0x08UL << RCC_PLL1DIVR_PLL1Q_Pos) /*!< 0x00080000 */ 6058 #define RCC_PLL1DIVR_PLL1Q_4 (0x10UL << RCC_PLL1DIVR_PLL1Q_Pos) /*!< 0x00100000 */ 6059 #define RCC_PLL1DIVR_PLL1Q_5 (0x20UL << RCC_PLL1DIVR_PLL1Q_Pos) /*!< 0x00200020 */ 6060 #define RCC_PLL1DIVR_PLL1Q_6 (0x40UL << RCC_PLL1DIVR_PLL1Q_Pos) /*!< 0x00400000 */ 6061 #define RCC_PLL1DIVR_PLL1R_Pos (24U) 6062 #define RCC_PLL1DIVR_PLL1R_Msk (0x7FUL << RCC_PLL1DIVR_PLL1R_Pos) /*!< 0x7F000000 */ 6063 #define RCC_PLL1DIVR_PLL1R RCC_PLL1DIVR_PLL1R_Msk 6064 #define RCC_PLL1DIVR_PLL1R_0 (0x01UL << RCC_PLL1DIVR_PLL1R_Pos) /*!< 0x01000000 */ 6065 #define RCC_PLL1DIVR_PLL1R_1 (0x02UL << RCC_PLL1DIVR_PLL1R_Pos) /*!< 0x02000000 */ 6066 #define RCC_PLL1DIVR_PLL1R_2 (0x04UL << RCC_PLL1DIVR_PLL1R_Pos) /*!< 0x04000000 */ 6067 #define RCC_PLL1DIVR_PLL1R_3 (0x08UL << RCC_PLL1DIVR_PLL1R_Pos) /*!< 0x08000000 */ 6068 #define RCC_PLL1DIVR_PLL1R_4 (0x10UL << RCC_PLL1DIVR_PLL1R_Pos) /*!< 0x10000000 */ 6069 #define RCC_PLL1DIVR_PLL1R_5 (0x20UL << RCC_PLL1DIVR_PLL1R_Pos) /*!< 0x20000000 */ 6070 #define RCC_PLL1DIVR_PLL1R_6 (0x40UL << RCC_PLL1DIVR_PLL1R_Pos) /*!< 0x40000000 */ 6071 6072 /******************** Bit definition for RCC_PLL1FRACR register ***************/ 6073 #define RCC_PLL1FRACR_PLL1FRACN_Pos (3U) 6074 #define RCC_PLL1FRACR_PLL1FRACN_Msk (0x1FFFUL << RCC_PLL1FRACR_PLL1FRACN_Pos) /*!< 0x0000FFF8 */ 6075 #define RCC_PLL1FRACR_PLL1FRACN RCC_PLL1FRACR_PLL1FRACN_Msk 6076 6077 /******************** Bit definition for RCC_CIER register ******************/ 6078 #define RCC_CIER_LSI1RDYIE_Pos (0U) 6079 #define RCC_CIER_LSI1RDYIE_Msk (0x1UL << RCC_CIER_LSI1RDYIE_Pos) /*!< 0x00000001 */ 6080 #define RCC_CIER_LSI1RDYIE RCC_CIER_LSI1RDYIE_Msk 6081 #define RCC_CIER_LSERDYIE_Pos (1U) 6082 #define RCC_CIER_LSERDYIE_Msk (0x1UL << RCC_CIER_LSERDYIE_Pos) /*!< 0x00000002 */ 6083 #define RCC_CIER_LSERDYIE RCC_CIER_LSERDYIE_Msk 6084 #define RCC_CIER_HSIRDYIE_Pos (3U) 6085 #define RCC_CIER_HSIRDYIE_Msk (0x1UL << RCC_CIER_HSIRDYIE_Pos) /*!< 0x00000008 */ 6086 #define RCC_CIER_HSIRDYIE RCC_CIER_HSIRDYIE_Msk 6087 #define RCC_CIER_HSERDYIE_Pos (4U) 6088 #define RCC_CIER_HSERDYIE_Msk (0x1UL << RCC_CIER_HSERDYIE_Pos) /*!< 0x00000010 */ 6089 #define RCC_CIER_HSERDYIE RCC_CIER_HSERDYIE_Msk 6090 #define RCC_CIER_PLL1RDYIE_Pos (6U) 6091 #define RCC_CIER_PLL1RDYIE_Msk (0x1UL << RCC_CIER_PLL1RDYIE_Pos) /*!< 0x00000040 */ 6092 #define RCC_CIER_PLL1RDYIE RCC_CIER_PLL1RDYIE_Msk 6093 6094 /******************** Bit definition for RCC_CIFR register ****************/ 6095 #define RCC_CIFR_LSI1RDYF_Pos (0U) 6096 #define RCC_CIFR_LSI1RDYF_Msk (0x1UL << RCC_CIFR_LSI1RDYF_Pos) /*!< 0x00000001 */ 6097 #define RCC_CIFR_LSI1RDYF RCC_CIFR_LSI1RDYF_Msk 6098 #define RCC_CIFR_LSERDYF_Pos (1U) 6099 #define RCC_CIFR_LSERDYF_Msk (0x1UL << RCC_CIFR_LSERDYF_Pos) /*!< 0x00000002 */ 6100 #define RCC_CIFR_LSERDYF RCC_CIFR_LSERDYF_Msk 6101 #define RCC_CIFR_HSIRDYF_Pos (3U) 6102 #define RCC_CIFR_HSIRDYF_Msk (0x1UL << RCC_CIFR_HSIRDYF_Pos) /*!< 0x00000008 */ 6103 #define RCC_CIFR_HSIRDYF RCC_CIFR_HSIRDYF_Msk 6104 #define RCC_CIFR_HSERDYF_Pos (4U) 6105 #define RCC_CIFR_HSERDYF_Msk (0x1UL << RCC_CIFR_HSERDYF_Pos) /*!< 0x00000010 */ 6106 #define RCC_CIFR_HSERDYF RCC_CIFR_HSERDYF_Msk 6107 #define RCC_CIFR_PLL1RDYF_Pos (6U) 6108 #define RCC_CIFR_PLL1RDYF_Msk (0x1UL << RCC_CIFR_PLL1RDYF_Pos) /*!< 0x00000040 */ 6109 #define RCC_CIFR_PLL1RDYF RCC_CIFR_PLL1RDYF_Msk 6110 #define RCC_CIFR_HSECSSF_Pos (10U) 6111 #define RCC_CIFR_HSECSSF_Msk (0x1UL << RCC_CIFR_HSECSSF_Pos) /*!< 0x00000400 */ 6112 #define RCC_CIFR_HSECSSF RCC_CIFR_HSECSSF_Msk 6113 6114 /******************** Bit definition for RCC_CICR register ****************/ 6115 #define RCC_CICR_LSI1RDYC_Pos (0U) 6116 #define RCC_CICR_LSI1RDYC_Msk (0x1UL << RCC_CICR_LSI1RDYC_Pos) /*!< 0x00000001 */ 6117 #define RCC_CICR_LSI1RDYC RCC_CICR_LSI1RDYC_Msk 6118 #define RCC_CICR_LSERDYC_Pos (1U) 6119 #define RCC_CICR_LSERDYC_Msk (0x1UL << RCC_CICR_LSERDYC_Pos) /*!< 0x00000002 */ 6120 #define RCC_CICR_LSERDYC RCC_CICR_LSERDYC_Msk 6121 #define RCC_CICR_HSIRDYC_Pos (3U) 6122 #define RCC_CICR_HSIRDYC_Msk (0x1UL << RCC_CICR_HSIRDYC_Pos) /*!< 0x00000008 */ 6123 #define RCC_CICR_HSIRDYC RCC_CICR_HSIRDYC_Msk 6124 #define RCC_CICR_HSERDYC_Pos (4U) 6125 #define RCC_CICR_HSERDYC_Msk (0x1UL << RCC_CICR_HSERDYC_Pos) /*!< 0x00000010 */ 6126 #define RCC_CICR_HSERDYC RCC_CICR_HSERDYC_Msk 6127 #define RCC_CICR_PLL1RDYC_Pos (6U) 6128 #define RCC_CICR_PLL1RDYC_Msk (0x1UL << RCC_CICR_PLL1RDYC_Pos) /*!< 0x00000040 */ 6129 #define RCC_CICR_PLL1RDYC RCC_CICR_PLL1RDYC_Msk 6130 #define RCC_CICR_HSECSSC_Pos (10U) 6131 #define RCC_CICR_HSECSSC_Msk (0x1UL << RCC_CICR_HSECSSC_Pos) /*!< 0x00000400 */ 6132 #define RCC_CICR_HSECSSC RCC_CICR_HSECSSC_Msk 6133 6134 /******************** Bit definition for RCC_AHB1RSTR register **************/ 6135 #define RCC_AHB1RSTR_GPDMA1RST_Pos (0U) 6136 #define RCC_AHB1RSTR_GPDMA1RST_Msk (0x1UL << RCC_AHB1RSTR_GPDMA1RST_Pos) /*!< 0x00000001 */ 6137 #define RCC_AHB1RSTR_GPDMA1RST RCC_AHB1RSTR_GPDMA1RST_Msk 6138 #define RCC_AHB1RSTR_CRCRST_Pos (12U) 6139 #define RCC_AHB1RSTR_CRCRST_Msk (0x1UL << RCC_AHB1RSTR_CRCRST_Pos) /*!< 0x00001000 */ 6140 #define RCC_AHB1RSTR_CRCRST RCC_AHB1RSTR_CRCRST_Msk 6141 #define RCC_AHB1RSTR_TSCRST_Pos (16U) 6142 #define RCC_AHB1RSTR_TSCRST_Msk (0x1UL << RCC_AHB1RSTR_TSCRST_Pos) /*!< 0x00010000 */ 6143 #define RCC_AHB1RSTR_TSCRST RCC_AHB1RSTR_TSCRST_Msk 6144 6145 /******************** Bit definition for RCC_AHB2RSTR register **************/ 6146 #define RCC_AHB2RSTR_GPIOARST_Pos (0U) 6147 #define RCC_AHB2RSTR_GPIOARST_Msk (0x1UL << RCC_AHB2RSTR_GPIOARST_Pos) /*!< 0x00000001 */ 6148 #define RCC_AHB2RSTR_GPIOARST RCC_AHB2RSTR_GPIOARST_Msk 6149 #define RCC_AHB2RSTR_GPIOBRST_Pos (1U) 6150 #define RCC_AHB2RSTR_GPIOBRST_Msk (0x1UL << RCC_AHB2RSTR_GPIOBRST_Pos) /*!< 0x00000002 */ 6151 #define RCC_AHB2RSTR_GPIOBRST RCC_AHB2RSTR_GPIOBRST_Msk 6152 #define RCC_AHB2RSTR_GPIOCRST_Pos (2U) 6153 #define RCC_AHB2RSTR_GPIOCRST_Msk (0x1UL << RCC_AHB2RSTR_GPIOCRST_Pos) /*!< 0x00000004 */ 6154 #define RCC_AHB2RSTR_GPIOCRST RCC_AHB2RSTR_GPIOCRST_Msk 6155 #define RCC_AHB2RSTR_GPIOHRST_Pos (7U) 6156 #define RCC_AHB2RSTR_GPIOHRST_Msk (0x1UL << RCC_AHB2RSTR_GPIOHRST_Pos) /*!< 0x00000080 */ 6157 #define RCC_AHB2RSTR_GPIOHRST RCC_AHB2RSTR_GPIOHRST_Msk 6158 #define RCC_AHB2RSTR_AESRST_Pos (16U) 6159 #define RCC_AHB2RSTR_AESRST_Msk (0x1UL << RCC_AHB2RSTR_AESRST_Pos) /*!< 0x00010000 */ 6160 #define RCC_AHB2RSTR_AESRST RCC_AHB2RSTR_AESRST_Msk 6161 #define RCC_AHB2RSTR_HASHRST_Pos (17U) 6162 #define RCC_AHB2RSTR_HASHRST_Msk (0x1UL << RCC_AHB2RSTR_HASHRST_Pos) /*!< 0x00020000 */ 6163 #define RCC_AHB2RSTR_HASHRST RCC_AHB2RSTR_HASHRST_Msk 6164 #define RCC_AHB2RSTR_RNGRST_Pos (18U) 6165 #define RCC_AHB2RSTR_RNGRST_Msk (0x1UL << RCC_AHB2RSTR_RNGRST_Pos) /*!< 0x00040000 */ 6166 #define RCC_AHB2RSTR_RNGRST RCC_AHB2RSTR_RNGRST_Msk 6167 #define RCC_AHB2RSTR_HSEMRST_Pos (20U) 6168 #define RCC_AHB2RSTR_HSEMRST_Msk (0x1UL << RCC_AHB2RSTR_HSEMRST_Pos) /*!< 0x00100000 */ 6169 #define RCC_AHB2RSTR_HSEMRST RCC_AHB2RSTR_HSEMRST_Msk 6170 #define RCC_AHB2RSTR_PKARST_Pos (21U) 6171 #define RCC_AHB2RSTR_PKARST_Msk (0x1UL << RCC_AHB2RSTR_PKARST_Pos) /*!< 0x00200000 */ 6172 #define RCC_AHB2RSTR_PKARST RCC_AHB2RSTR_PKARST_Msk 6173 6174 /******************** Bit definition for RCC_AHB4RSTR register **************/ 6175 #define RCC_AHB4RSTR_ADC4RST_Pos (5U) 6176 #define RCC_AHB4RSTR_ADC4RST_Msk (0x1UL << RCC_AHB4RSTR_ADC4RST_Pos) /*!< 0x00000020 */ 6177 #define RCC_AHB4RSTR_ADC4RST RCC_AHB4RSTR_ADC4RST_Msk 6178 6179 /******************** Bit definition for RCC_AHB5RSTR register **************/ 6180 #define RCC_AHB5RSTR_RADIORST_Pos (0U) 6181 #define RCC_AHB5RSTR_RADIORST_Msk (0x1UL << RCC_AHB5RSTR_RADIORST_Pos) /*!< 0x00000001 */ 6182 #define RCC_AHB5RSTR_RADIORST RCC_AHB5RSTR_RADIORST_Msk 6183 6184 /******************** Bit definition for RCC_APB1RSTR1 register **************/ 6185 #define RCC_APB1RSTR1_TIM2RST_Pos (0U) 6186 #define RCC_APB1RSTR1_TIM2RST_Msk (0x1UL << RCC_APB1RSTR1_TIM2RST_Pos) /*!< 0x00000001 */ 6187 #define RCC_APB1RSTR1_TIM2RST RCC_APB1RSTR1_TIM2RST_Msk 6188 6189 /******************** Bit definition for RCC_APB2RSTR register **************/ 6190 #define RCC_APB2RSTR_TIM1RST_Pos (11U) 6191 #define RCC_APB2RSTR_TIM1RST_Msk (0x1UL << RCC_APB2RSTR_TIM1RST_Pos) /*!< 0x00000800 */ 6192 #define RCC_APB2RSTR_TIM1RST RCC_APB2RSTR_TIM1RST_Msk 6193 #define RCC_APB2RSTR_USART1RST_Pos (14U) 6194 #define RCC_APB2RSTR_USART1RST_Msk (0x1UL << RCC_APB2RSTR_USART1RST_Pos) /*!< 0x00004000 */ 6195 #define RCC_APB2RSTR_USART1RST RCC_APB2RSTR_USART1RST_Msk 6196 #define RCC_APB2RSTR_TIM16RST_Pos (17U) 6197 #define RCC_APB2RSTR_TIM16RST_Msk (0x1UL << RCC_APB2RSTR_TIM16RST_Pos) /*!< 0x00020000 */ 6198 #define RCC_APB2RSTR_TIM16RST RCC_APB2RSTR_TIM16RST_Msk 6199 6200 /******************** Bit definition for RCC_APB7RSTR register **************/ 6201 #define RCC_APB7RSTR_SYSCFGRST_Pos (1U) 6202 #define RCC_APB7RSTR_SYSCFGRST_Msk (0x1UL << RCC_APB7RSTR_SYSCFGRST_Pos) /*!< 0x00000002 */ 6203 #define RCC_APB7RSTR_SYSCFGRST RCC_APB7RSTR_SYSCFGRST_Msk 6204 #define RCC_APB7RSTR_SPI3RST_Pos (5U) 6205 #define RCC_APB7RSTR_SPI3RST_Msk (0x1UL << RCC_APB7RSTR_SPI3RST_Pos) /*!< 0x00000020 */ 6206 #define RCC_APB7RSTR_SPI3RST RCC_APB7RSTR_SPI3RST_Msk 6207 #define RCC_APB7RSTR_LPUART1RST_Pos (6U) 6208 #define RCC_APB7RSTR_LPUART1RST_Msk (0x1UL << RCC_APB7RSTR_LPUART1RST_Pos) /*!< 0x00000040 */ 6209 #define RCC_APB7RSTR_LPUART1RST RCC_APB7RSTR_LPUART1RST_Msk 6210 #define RCC_APB7RSTR_I2C3RST_Pos (7U) 6211 #define RCC_APB7RSTR_I2C3RST_Msk (0x1UL << RCC_APB7RSTR_I2C3RST_Pos) /*!< 0x00000080 */ 6212 #define RCC_APB7RSTR_I2C3RST RCC_APB7RSTR_I2C3RST_Msk 6213 #define RCC_APB7RSTR_LPTIM1RST_Pos (11U) 6214 #define RCC_APB7RSTR_LPTIM1RST_Msk (0x1UL << RCC_APB7RSTR_LPTIM1RST_Pos) /*!< 0x00000800 */ 6215 #define RCC_APB7RSTR_LPTIM1RST RCC_APB7RSTR_LPTIM1RST_Msk 6216 6217 /******************** Bit definition for RCC_AHB1ENR register **************/ 6218 #define RCC_AHB1ENR_GPDMA1EN_Pos (0U) 6219 #define RCC_AHB1ENR_GPDMA1EN_Msk (0x1UL << RCC_AHB1ENR_GPDMA1EN_Pos) /*!< 0x00000001 */ 6220 #define RCC_AHB1ENR_GPDMA1EN RCC_AHB1ENR_GPDMA1EN_Msk 6221 #define RCC_AHB1ENR_FLASHEN_Pos (8U) 6222 #define RCC_AHB1ENR_FLASHEN_Msk (0x1UL << RCC_AHB1ENR_FLASHEN_Pos) /*!< 0x00000100 */ 6223 #define RCC_AHB1ENR_FLASHEN RCC_AHB1ENR_FLASHEN_Msk 6224 #define RCC_AHB1ENR_CRCEN_Pos (12U) 6225 #define RCC_AHB1ENR_CRCEN_Msk (0x1UL << RCC_AHB1ENR_CRCEN_Pos) /*!< 0x00001000 */ 6226 #define RCC_AHB1ENR_CRCEN RCC_AHB1ENR_CRCEN_Msk 6227 #define RCC_AHB1ENR_TSCEN_Pos (16U) 6228 #define RCC_AHB1ENR_TSCEN_Msk (0x1UL << RCC_AHB1ENR_TSCEN_Pos) /*!< 0x00010000 */ 6229 #define RCC_AHB1ENR_TSCEN RCC_AHB1ENR_TSCEN_Msk 6230 #define RCC_AHB1ENR_RAMCFGEN_Pos (17U) 6231 #define RCC_AHB1ENR_RAMCFGEN_Msk (0x1UL << RCC_AHB1ENR_RAMCFGEN_Pos) /*!< 0x00020000 */ 6232 #define RCC_AHB1ENR_RAMCFGEN RCC_AHB1ENR_RAMCFGEN_Msk 6233 #define RCC_AHB1ENR_SRAM1EN_Pos (31U) 6234 #define RCC_AHB1ENR_SRAM1EN_Msk (0x1UL << RCC_AHB1ENR_SRAM1EN_Pos) /*!< 0x80000000 */ 6235 #define RCC_AHB1ENR_SRAM1EN RCC_AHB1ENR_SRAM1EN_Msk 6236 6237 /******************** Bit definition for RCC_AHB2ENR register **************/ 6238 #define RCC_AHB2ENR_GPIOAEN_Pos (0U) 6239 #define RCC_AHB2ENR_GPIOAEN_Msk (0x1UL << RCC_AHB2ENR_GPIOAEN_Pos) /*!< 0x00000001 */ 6240 #define RCC_AHB2ENR_GPIOAEN RCC_AHB2ENR_GPIOAEN_Msk 6241 #define RCC_AHB2ENR_GPIOBEN_Pos (1U) 6242 #define RCC_AHB2ENR_GPIOBEN_Msk (0x1UL << RCC_AHB2ENR_GPIOBEN_Pos) /*!< 0x00000002 */ 6243 #define RCC_AHB2ENR_GPIOBEN RCC_AHB2ENR_GPIOBEN_Msk 6244 #define RCC_AHB2ENR_GPIOCEN_Pos (2U) 6245 #define RCC_AHB2ENR_GPIOCEN_Msk (0x1UL << RCC_AHB2ENR_GPIOCEN_Pos) /*!< 0x00000004 */ 6246 #define RCC_AHB2ENR_GPIOCEN RCC_AHB2ENR_GPIOCEN_Msk 6247 #define RCC_AHB2ENR_GPIOHEN_Pos (7U) 6248 #define RCC_AHB2ENR_GPIOHEN_Msk (0x1UL << RCC_AHB2ENR_GPIOHEN_Pos) /*!< 0x00000080 */ 6249 #define RCC_AHB2ENR_GPIOHEN RCC_AHB2ENR_GPIOHEN_Msk 6250 #define RCC_AHB2ENR_AESEN_Pos (16U) 6251 #define RCC_AHB2ENR_AESEN_Msk (0x1UL << RCC_AHB2ENR_AESEN_Pos) /*!< 0x00010000 */ 6252 #define RCC_AHB2ENR_AESEN RCC_AHB2ENR_AESEN_Msk 6253 #define RCC_AHB2ENR_HASHEN_Pos (17U) 6254 #define RCC_AHB2ENR_HASHEN_Msk (0x1UL << RCC_AHB2ENR_HASHEN_Pos) /*!< 0x00020000 */ 6255 #define RCC_AHB2ENR_HASHEN RCC_AHB2ENR_HASHEN_Msk 6256 #define RCC_AHB2ENR_RNGEN_Pos (18U) 6257 #define RCC_AHB2ENR_RNGEN_Msk (0x1UL << RCC_AHB2ENR_RNGEN_Pos) /*!< 0x00040000 */ 6258 #define RCC_AHB2ENR_RNGEN RCC_AHB2ENR_RNGEN_Msk 6259 #define RCC_AHB2ENR_HSEMEN_Pos (20U) 6260 #define RCC_AHB2ENR_HSEMEN_Msk (0x1UL << RCC_AHB2ENR_HSEMEN_Pos) /*!< 0x00100000 */ 6261 #define RCC_AHB2ENR_HSEMEN RCC_AHB2ENR_HSEMEN_Msk 6262 #define RCC_AHB2ENR_PKAEN_Pos (21U) 6263 #define RCC_AHB2ENR_PKAEN_Msk (0x1UL << RCC_AHB2ENR_PKAEN_Pos) /*!< 0x00200000 */ 6264 #define RCC_AHB2ENR_PKAEN RCC_AHB2ENR_PKAEN_Msk 6265 #define RCC_AHB2ENR_SRAM2EN_Pos (30U) 6266 #define RCC_AHB2ENR_SRAM2EN_Msk (0x1UL << RCC_AHB2ENR_SRAM2EN_Pos) /*!< 0x40000000 */ 6267 #define RCC_AHB2ENR_SRAM2EN RCC_AHB2ENR_SRAM2EN_Msk 6268 6269 /******************** Bit definition for RCC_AHB4ENR register **************/ 6270 #define RCC_AHB4ENR_PWREN_Pos (2U) 6271 #define RCC_AHB4ENR_PWREN_Msk (0x1UL << RCC_AHB4ENR_PWREN_Pos) /*!< 0x00000004 */ 6272 #define RCC_AHB4ENR_PWREN RCC_AHB4ENR_PWREN_Msk 6273 #define RCC_AHB4ENR_ADC4EN_Pos (5U) 6274 #define RCC_AHB4ENR_ADC4EN_Msk (0x1UL << RCC_AHB4ENR_ADC4EN_Pos) /*!< 0x00000020 */ 6275 #define RCC_AHB4ENR_ADC4EN RCC_AHB4ENR_ADC4EN_Msk 6276 6277 /******************** Bit definition for RCC_AHB5ENR register **************/ 6278 #define RCC_AHB5ENR_RADIOEN_Pos (0U) 6279 #define RCC_AHB5ENR_RADIOEN_Msk (0x1UL << RCC_AHB5ENR_RADIOEN_Pos) /*!< 0x00000001 */ 6280 #define RCC_AHB5ENR_RADIOEN RCC_AHB5ENR_RADIOEN_Msk 6281 6282 /******************** Bit definition for RCC_APB1ENR1 register **************/ 6283 #define RCC_APB1ENR1_TIM2EN_Pos (0U) 6284 #define RCC_APB1ENR1_TIM2EN_Msk (0x1UL << RCC_APB1ENR1_TIM2EN_Pos) /*!< 0x00000001 */ 6285 #define RCC_APB1ENR1_TIM2EN RCC_APB1ENR1_TIM2EN_Msk 6286 #define RCC_APB1ENR1_WWDGEN_Pos (11U) 6287 #define RCC_APB1ENR1_WWDGEN_Msk (0x1UL << RCC_APB1ENR1_WWDGEN_Pos) /*!< 0x00000800 */ 6288 #define RCC_APB1ENR1_WWDGEN RCC_APB1ENR1_WWDGEN_Msk 6289 6290 /******************** Bit definition for RCC_APB2ENR register **************/ 6291 #define RCC_APB2ENR_TIM1EN_Pos (11U) 6292 #define RCC_APB2ENR_TIM1EN_Msk (0x1UL << RCC_APB2ENR_TIM1EN_Pos) /*!< 0x00000800 */ 6293 #define RCC_APB2ENR_TIM1EN RCC_APB2ENR_TIM1EN_Msk 6294 #define RCC_APB2ENR_USART1EN_Pos (14U) 6295 #define RCC_APB2ENR_USART1EN_Msk (0x1UL << RCC_APB2ENR_USART1EN_Pos) /*!< 0x00004000 */ 6296 #define RCC_APB2ENR_USART1EN RCC_APB2ENR_USART1EN_Msk 6297 #define RCC_APB2ENR_TIM16EN_Pos (17U) 6298 #define RCC_APB2ENR_TIM16EN_Msk (0x1UL << RCC_APB2ENR_TIM16EN_Pos) /*!< 0x00020000 */ 6299 #define RCC_APB2ENR_TIM16EN RCC_APB2ENR_TIM16EN_Msk 6300 6301 /******************** Bit definition for RCC_APB7ENR register **************/ 6302 #define RCC_APB7ENR_SYSCFGEN_Pos (1U) 6303 #define RCC_APB7ENR_SYSCFGEN_Msk (0x1UL << RCC_APB7ENR_SYSCFGEN_Pos) /*!< 0x00000002 */ 6304 #define RCC_APB7ENR_SYSCFGEN RCC_APB7ENR_SYSCFGEN_Msk 6305 #define RCC_APB7ENR_SPI3EN_Pos (5U) 6306 #define RCC_APB7ENR_SPI3EN_Msk (0x1UL << RCC_APB7ENR_SPI3EN_Pos) /*!< 0x00000020 */ 6307 #define RCC_APB7ENR_SPI3EN RCC_APB7ENR_SPI3EN_Msk 6308 #define RCC_APB7ENR_LPUART1EN_Pos (6U) 6309 #define RCC_APB7ENR_LPUART1EN_Msk (0x1UL << RCC_APB7ENR_LPUART1EN_Pos) /*!< 0x00000040 */ 6310 #define RCC_APB7ENR_LPUART1EN RCC_APB7ENR_LPUART1EN_Msk 6311 #define RCC_APB7ENR_I2C3EN_Pos (7U) 6312 #define RCC_APB7ENR_I2C3EN_Msk (0x1UL << RCC_APB7ENR_I2C3EN_Pos) /*!< 0x00000080 */ 6313 #define RCC_APB7ENR_I2C3EN RCC_APB7ENR_I2C3EN_Msk 6314 #define RCC_APB7ENR_LPTIM1EN_Pos (11U) 6315 #define RCC_APB7ENR_LPTIM1EN_Msk (0x1UL << RCC_APB7ENR_LPTIM1EN_Pos) /*!< 0x00000800 */ 6316 #define RCC_APB7ENR_LPTIM1EN RCC_APB7ENR_LPTIM1EN_Msk 6317 #define RCC_APB7ENR_RTCAPBEN_Pos (21U) 6318 #define RCC_APB7ENR_RTCAPBEN_Msk (0x1UL << RCC_APB7ENR_RTCAPBEN_Pos) /*!< 0x00200000 */ 6319 #define RCC_APB7ENR_RTCAPBEN RCC_APB7ENR_RTCAPBEN_Msk 6320 6321 /******************** Bit definition for RCC_AHB1SMENR register **************/ 6322 #define RCC_AHB1SMENR_GPDMA1SMEN_Pos (0U) 6323 #define RCC_AHB1SMENR_GPDMA1SMEN_Msk (0x1UL << RCC_AHB1SMENR_GPDMA1SMEN_Pos) /*!< 0x00000000*/ 6324 #define RCC_AHB1SMENR_GPDMA1SMEN RCC_AHB1SMENR_GPDMA1SMEN_Msk 6325 #define RCC_AHB1SMENR_FLASHSMEN_Pos (8U) 6326 #define RCC_AHB1SMENR_FLASHSMEN_Msk (0x1UL << RCC_AHB1SMENR_FLASHSMEN_Pos) /*!< 0x00000100 */ 6327 #define RCC_AHB1SMENR_FLASHSMEN RCC_AHB1SMENR_FLASHSMEN_Msk 6328 #define RCC_AHB1SMENR_CRCSMEN_Pos (12U) 6329 #define RCC_AHB1SMENR_CRCSMEN_Msk (0x1UL << RCC_AHB1SMENR_CRCSMEN_Pos) /*!< 0x00001000 */ 6330 #define RCC_AHB1SMENR_CRCSMEN RCC_AHB1SMENR_CRCSMEN_Msk 6331 #define RCC_AHB1SMENR_TSCSMEN_Pos (16U) 6332 #define RCC_AHB1SMENR_TSCSMEN_Msk (0x1UL << RCC_AHB1SMENR_TSCSMEN_Pos) /*!< 0x00010000 */ 6333 #define RCC_AHB1SMENR_TSCSMEN RCC_AHB1SMENR_TSCSMEN_Msk 6334 #define RCC_AHB1SMENR_RAMCFGSMEN_Pos (17U) 6335 #define RCC_AHB1SMENR_RAMCFGSMEN_Msk (0x1UL << RCC_AHB1SMENR_RAMCFGSMEN_Pos) /*!< 0x00020000 */ 6336 #define RCC_AHB1SMENR_RAMCFGSMEN RCC_AHB1SMENR_RAMCFGSMEN_Msk 6337 #define RCC_AHB1SMENR_ICACHESMEN_Pos (29U) 6338 #define RCC_AHB1SMENR_ICACHESMEN_Msk (0x1UL << RCC_AHB1SMENR_ICACHESMEN_Pos) /*!< 0x20000000 */ 6339 #define RCC_AHB1SMENR_ICACHESMEN RCC_AHB1SMENR_ICACHESMEN_Msk 6340 #define RCC_AHB1SMENR_SRAM1SMEN_Pos (31U) 6341 #define RCC_AHB1SMENR_SRAM1SMEN_Msk (0x1UL << RCC_AHB1SMENR_SRAM1SMEN_Pos) /*!< 0x80000000 */ 6342 #define RCC_AHB1SMENR_SRAM1SMEN RCC_AHB1SMENR_SRAM1SMEN_Msk 6343 6344 /******************** Bit definition for RCC_AHB2SMENR register **************/ 6345 #define RCC_AHB2SMENR_GPIOASMEN_Pos (0U) 6346 #define RCC_AHB2SMENR_GPIOASMEN_Msk (0x1UL << RCC_AHB2SMENR_GPIOASMEN_Pos) /*!< 0x00000001 */ 6347 #define RCC_AHB2SMENR_GPIOASMEN RCC_AHB2SMENR_GPIOASMEN_Msk 6348 #define RCC_AHB2SMENR_GPIOBSMEN_Pos (1U) 6349 #define RCC_AHB2SMENR_GPIOBSMEN_Msk (0x1UL << RCC_AHB2SMENR_GPIOBSMEN_Pos) /*!< 0x00000002 */ 6350 #define RCC_AHB2SMENR_GPIOBSMEN RCC_AHB2SMENR_GPIOBSMEN_Msk 6351 #define RCC_AHB2SMENR_GPIOCSMEN_Pos (2U) 6352 #define RCC_AHB2SMENR_GPIOCSMEN_Msk (0x1UL << RCC_AHB2SMENR_GPIOCSMEN_Pos) /*!< 0x00000004 */ 6353 #define RCC_AHB2SMENR_GPIOCSMEN RCC_AHB2SMENR_GPIOCSMEN_Msk 6354 #define RCC_AHB2SMENR_GPIOHSMEN_Pos (7U) 6355 #define RCC_AHB2SMENR_GPIOHSMEN_Msk (0x1UL << RCC_AHB2SMENR_GPIOHSMEN_Pos) /*!< 0x00000080 */ 6356 #define RCC_AHB2SMENR_GPIOHSMEN RCC_AHB2SMENR_GPIOHSMEN_Msk 6357 #define RCC_AHB2SMENR_AESSMEN_Pos (16U) 6358 #define RCC_AHB2SMENR_AESSMEN_Msk (0x1UL << RCC_AHB2SMENR_AESSMEN_Pos) /*!< 0x00010000 */ 6359 #define RCC_AHB2SMENR_AESSMEN RCC_AHB2SMENR_AESSMEN_Msk 6360 #define RCC_AHB2SMENR_HASHSMEN_Pos (17U) 6361 #define RCC_AHB2SMENR_HASHSMEN_Msk (0x1UL << RCC_AHB2SMENR_HASHSMEN_Pos) /*!< 0x00020000 */ 6362 #define RCC_AHB2SMENR_HASHSMEN RCC_AHB2SMENR_HASHSMEN_Msk 6363 #define RCC_AHB2SMENR_RNGSMEN_Pos (18U) 6364 #define RCC_AHB2SMENR_RNGSMEN_Msk (0x1UL << RCC_AHB2SMENR_RNGSMEN_Pos) /*!< 0x00040000 */ 6365 #define RCC_AHB2SMENR_RNGSMEN RCC_AHB2SMENR_RNGSMEN_Msk 6366 #define RCC_AHB2SMENR_PKASMEN_Pos (21U) 6367 #define RCC_AHB2SMENR_PKASMEN_Msk (0x1UL << RCC_AHB2SMENR_PKASMEN_Pos) /*!< 0x00200000 */ 6368 #define RCC_AHB2SMENR_PKASMEN RCC_AHB2SMENR_PKASMEN_Msk 6369 #define RCC_AHB2SMENR_SRAM2SMEN_Pos (30U) 6370 #define RCC_AHB2SMENR_SRAM2SMEN_Msk (0x1UL << RCC_AHB2SMENR_SRAM2SMEN_Pos) /*!< 0x40000000 */ 6371 #define RCC_AHB2SMENR_SRAM2SMEN RCC_AHB2SMENR_SRAM2SMEN_Msk 6372 6373 /******************** Bit definition for RCC_AHB4SMENR register **************/ 6374 #define RCC_AHB4SMENR_PWRSMEN_Pos (2U) 6375 #define RCC_AHB4SMENR_PWRSMEN_Msk (0x1UL << RCC_AHB4SMENR_PWRSMEN_Pos) /*!< 0x00000004 */ 6376 #define RCC_AHB4SMENR_PWRSMEN RCC_AHB4SMENR_PWRSMEN_Msk 6377 #define RCC_AHB4SMENR_ADC4SMEN_Pos (5U) 6378 #define RCC_AHB4SMENR_ADC4SMEN_Msk (0x1UL << RCC_AHB4SMENR_ADC4SMEN_Pos) /*!< 0x00000040 */ 6379 #define RCC_AHB4SMENR_ADC4SMEN RCC_AHB4SMENR_ADC4SMEN_Msk 6380 6381 /******************** Bit definition for RCC_AHB5SMENR register **************/ 6382 #define RCC_AHB5SMENR_RADIOSMEN_Pos (0U) 6383 #define RCC_AHB5SMENR_RADIOSMEN_Msk (0x1UL << RCC_AHB5SMENR_RADIOSMEN_Pos) /*!< 0x00000001 */ 6384 #define RCC_AHB5SMENR_RADIOSMEN RCC_AHB5SMENR_RADIOSMEN_Msk 6385 6386 /******************** Bit definition for RCC_APB1SMENR1 register **************/ 6387 #define RCC_APB1SMENR1_TIM2SMEN_Pos (0U) 6388 #define RCC_APB1SMENR1_TIM2SMEN_Msk (0x1UL << RCC_APB1SMENR1_TIM2SMEN_Pos) /*!< 0x00000001 */ 6389 #define RCC_APB1SMENR1_TIM2SMEN RCC_APB1SMENR1_TIM2SMEN_Msk 6390 #define RCC_APB1SMENR1_WWDGSMEN_Pos (11U) 6391 #define RCC_APB1SMENR1_WWDGSMEN_Msk (0x1UL << RCC_APB1SMENR1_WWDGSMEN_Pos) /*!< 0x00000800 */ 6392 #define RCC_APB1SMENR1_WWDGSMEN RCC_APB1SMENR1_WWDGSMEN_Msk 6393 6394 /******************** Bit definition for RCC_APB2SMENR register **************/ 6395 #define RCC_APB2SMENR_TIM1SMEN_Pos (11U) 6396 #define RCC_APB2SMENR_TIM1SMEN_Msk (0x1UL << RCC_APB2SMENR_TIM1SMEN_Pos) /*!< 0x00000800 */ 6397 #define RCC_APB2SMENR_TIM1SMEN RCC_APB2SMENR_TIM1SMEN_Msk 6398 #define RCC_APB2SMENR_USART1SMEN_Pos (14U) 6399 #define RCC_APB2SMENR_USART1SMEN_Msk (0x1UL << RCC_APB2SMENR_USART1SMEN_Pos) /*!< 0x00004000 */ 6400 #define RCC_APB2SMENR_USART1SMEN RCC_APB2SMENR_USART1SMEN_Msk 6401 #define RCC_APB2SMENR_TIM16SMEN_Pos (17U) 6402 #define RCC_APB2SMENR_TIM16SMEN_Msk (0x1UL << RCC_APB2SMENR_TIM16SMEN_Pos) /*!< 0x00020000 */ 6403 #define RCC_APB2SMENR_TIM16SMEN RCC_APB2SMENR_TIM16SMEN_Msk 6404 6405 /******************** Bit definition for RCC_APB7SMENR register **************/ 6406 #define RCC_APB7SMENR_SYSCFGSMEN_Pos (1U) 6407 #define RCC_APB7SMENR_SYSCFGSMEN_Msk (0x1UL << RCC_APB7SMENR_SYSCFGSMEN_Pos) /*!< 0x00000002 */ 6408 #define RCC_APB7SMENR_SYSCFGSMEN RCC_APB7SMENR_SYSCFGSMEN_Msk 6409 #define RCC_APB7SMENR_SPI3SMEN_Pos (5U) 6410 #define RCC_APB7SMENR_SPI3SMEN_Msk (0x1UL << RCC_APB7SMENR_SPI3SMEN_Pos) /*!< 0x00000020 */ 6411 #define RCC_APB7SMENR_SPI3SMEN RCC_APB7SMENR_SPI3SMEN_Msk 6412 #define RCC_APB7SMENR_LPUART1SMEN_Pos (6U) 6413 #define RCC_APB7SMENR_LPUART1SMEN_Msk (0x1UL << RCC_APB7SMENR_LPUART1SMEN_Pos) /*!< 0x00000040 */ 6414 #define RCC_APB7SMENR_LPUART1SMEN RCC_APB7SMENR_LPUART1SMEN_Msk 6415 #define RCC_APB7SMENR_I2C3SMEN_Pos (7U) 6416 #define RCC_APB7SMENR_I2C3SMEN_Msk (0x1UL << RCC_APB7SMENR_I2C3SMEN_Pos) /*!< 0x00000080 */ 6417 #define RCC_APB7SMENR_I2C3SMEN RCC_APB7SMENR_I2C3SMEN_Msk 6418 #define RCC_APB7SMENR_LPTIM1SMEN_Pos (11U) 6419 #define RCC_APB7SMENR_LPTIM1SMEN_Msk (0x1UL << RCC_APB7SMENR_LPTIM1SMEN_Pos) /*!< 0x00000800 */ 6420 #define RCC_APB7SMENR_LPTIM1SMEN RCC_APB7SMENR_LPTIM1SMEN_Msk 6421 #define RCC_APB7SMENR_RTCAPBSMEN_Pos (21U) 6422 #define RCC_APB7SMENR_RTCAPBSMEN_Msk (0x1UL << RCC_APB7SMENR_RTCAPBSMEN_Pos) /*!< 0x00200000 */ 6423 #define RCC_APB7SMENR_RTCAPBSMEN RCC_APB7SMENR_RTCAPBSMEN_Msk 6424 6425 /******************** Bit definition for RCC_CCIPR1 register ******************/ 6426 #define RCC_CCIPR1_USART1SEL_Pos (0U) 6427 #define RCC_CCIPR1_USART1SEL_Msk (0x3UL << RCC_CCIPR1_USART1SEL_Pos) /*!< 0x00000003 */ 6428 #define RCC_CCIPR1_USART1SEL RCC_CCIPR1_USART1SEL_Msk 6429 #define RCC_CCIPR1_USART1SEL_0 (0x1UL << RCC_CCIPR1_USART1SEL_Pos) /*!< 0x00000001 */ 6430 #define RCC_CCIPR1_USART1SEL_1 (0x2UL << RCC_CCIPR1_USART1SEL_Pos) /*!< 0x00000002 */ 6431 #define RCC_CCIPR1_SYSTICKSEL_Pos (22U) 6432 #define RCC_CCIPR1_SYSTICKSEL_Msk (0x3UL << RCC_CCIPR1_SYSTICKSEL_Pos) /*!< 0x00C00000 */ 6433 #define RCC_CCIPR1_SYSTICKSEL RCC_CCIPR1_SYSTICKSEL_Msk 6434 #define RCC_CCIPR1_SYSTICKSEL_0 (0x1UL << RCC_CCIPR1_SYSTICKSEL_Pos) /*!< 0x00400000 */ 6435 #define RCC_CCIPR1_SYSTICKSEL_1 (0x2UL << RCC_CCIPR1_SYSTICKSEL_Pos) /*!< 0x00800000 */ 6436 #define RCC_CCIPR1_TIMICSEL_Pos (31U) 6437 #define RCC_CCIPR1_TIMICSEL_Msk (0x1UL << RCC_CCIPR1_TIMICSEL_Pos) /*!< 0x80000000 */ 6438 #define RCC_CCIPR1_TIMICSEL RCC_CCIPR1_TIMICSEL_Msk 6439 6440 /******************** Bit definition for RCC_CCIPR2 register ******************/ 6441 #define RCC_CCIPR2_RNGSEL_Pos (12U) 6442 #define RCC_CCIPR2_RNGSEL_Msk (0x3UL << RCC_CCIPR2_RNGSEL_Pos) /*!< 0x00300000 */ 6443 #define RCC_CCIPR2_RNGSEL RCC_CCIPR2_RNGSEL_Msk 6444 #define RCC_CCIPR2_RNGSEL_0 (0x1UL << RCC_CCIPR2_RNGSEL_Pos) /*!< 0x00100000 */ 6445 #define RCC_CCIPR2_RNGSEL_1 (0x2UL << RCC_CCIPR2_RNGSEL_Pos) /*!< 0x00200000 */ 6446 6447 /******************** Bit definition for RCC_CCIPR3 register ***************/ 6448 #define RCC_CCIPR3_LPUART1SEL_Pos (0U) 6449 #define RCC_CCIPR3_LPUART1SEL_Msk (0x3UL << RCC_CCIPR3_LPUART1SEL_Pos) /*!< 0x00000003 */ 6450 #define RCC_CCIPR3_LPUART1SEL RCC_CCIPR3_LPUART1SEL_Msk 6451 #define RCC_CCIPR3_LPUART1SEL_0 (0x1UL << RCC_CCIPR3_LPUART1SEL_Pos) /*!< 0x00000001 */ 6452 #define RCC_CCIPR3_LPUART1SEL_1 (0x2UL << RCC_CCIPR3_LPUART1SEL_Pos) /*!< 0x00000002 */ 6453 #define RCC_CCIPR3_SPI3SEL_Pos (3U) 6454 #define RCC_CCIPR3_SPI3SEL_Msk (0x3UL << RCC_CCIPR3_SPI3SEL_Pos) /*!< 0x00000018 */ 6455 #define RCC_CCIPR3_SPI3SEL RCC_CCIPR3_SPI3SEL_Msk 6456 #define RCC_CCIPR3_SPI3SEL_0 (0x1UL << RCC_CCIPR3_SPI3SEL_Pos) /*!< 0x00000008 */ 6457 #define RCC_CCIPR3_SPI3SEL_1 (0x2UL << RCC_CCIPR3_SPI3SEL_Pos) /*!< 0x00000010 */ 6458 #define RCC_CCIPR3_I2C3SEL_Pos (6U) 6459 #define RCC_CCIPR3_I2C3SEL_Msk (0x3UL << RCC_CCIPR3_I2C3SEL_Pos) /*!< 0x000000C0 */ 6460 #define RCC_CCIPR3_I2C3SEL RCC_CCIPR3_I2C3SEL_Msk 6461 #define RCC_CCIPR3_I2C3SEL_0 (0x1UL << RCC_CCIPR3_I2C3SEL_Pos) /*!< 0x00000040 */ 6462 #define RCC_CCIPR3_I2C3SEL_1 (0x2UL << RCC_CCIPR3_I2C3SEL_Pos) /*!< 0x00000080 */ 6463 #define RCC_CCIPR3_LPTIM1SEL_Pos (10U) 6464 #define RCC_CCIPR3_LPTIM1SEL_Msk (0x3UL << RCC_CCIPR3_LPTIM1SEL_Pos) /*!< 0x00000C00 */ 6465 #define RCC_CCIPR3_LPTIM1SEL RCC_CCIPR3_LPTIM1SEL_Msk 6466 #define RCC_CCIPR3_LPTIM1SEL_0 (0x1UL << RCC_CCIPR3_LPTIM1SEL_Pos) /*!< 0x00000400 */ 6467 #define RCC_CCIPR3_LPTIM1SEL_1 (0x2UL << RCC_CCIPR3_LPTIM1SEL_Pos) /*!< 0x00000800 */ 6468 #define RCC_CCIPR3_ADCSEL_Pos (12U) 6469 #define RCC_CCIPR3_ADCSEL_Msk (0x7UL << RCC_CCIPR3_ADCSEL_Pos) /*!< 0x00007000 */ 6470 #define RCC_CCIPR3_ADCSEL RCC_CCIPR3_ADCSEL_Msk 6471 #define RCC_CCIPR3_ADCSEL_0 (0x1UL << RCC_CCIPR3_ADCSEL_Pos) /*!< 0x00001000 */ 6472 #define RCC_CCIPR3_ADCSEL_1 (0x2UL << RCC_CCIPR3_ADCSEL_Pos) /*!< 0x00002000 */ 6473 #define RCC_CCIPR3_ADCSEL_2 (0x4UL << RCC_CCIPR3_ADCSEL_Pos) /*!< 0x00004000 */ 6474 6475 /******************** Bit definition for RCC_BDCR1 register ******************/ 6476 #define RCC_BDCR1_LSEON_Pos (0U) 6477 #define RCC_BDCR1_LSEON_Msk (0x1UL << RCC_BDCR1_LSEON_Pos) /*!< 0x00000001 */ 6478 #define RCC_BDCR1_LSEON RCC_BDCR1_LSEON_Msk 6479 #define RCC_BDCR1_LSERDY_Pos (1U) 6480 #define RCC_BDCR1_LSERDY_Msk (0x1UL << RCC_BDCR1_LSERDY_Pos) /*!< 0x00000002 */ 6481 #define RCC_BDCR1_LSERDY RCC_BDCR1_LSERDY_Msk 6482 #define RCC_BDCR1_LSEBYP_Pos (2U) 6483 #define RCC_BDCR1_LSEBYP_Msk (0x1UL << RCC_BDCR1_LSEBYP_Pos) /*!< 0x00000004 */ 6484 #define RCC_BDCR1_LSEBYP RCC_BDCR1_LSEBYP_Msk 6485 #define RCC_BDCR1_LSEDRV_Pos (3U) 6486 #define RCC_BDCR1_LSEDRV_Msk (0x3UL << RCC_BDCR1_LSEDRV_Pos) /*!< 0x00000018 */ 6487 #define RCC_BDCR1_LSEDRV RCC_BDCR1_LSEDRV_Msk 6488 #define RCC_BDCR1_LSEDRV_0 (0x1UL << RCC_BDCR1_LSEDRV_Pos) /*!< 0x00000008 */ 6489 #define RCC_BDCR1_LSEDRV_1 (0x2UL << RCC_BDCR1_LSEDRV_Pos) /*!< 0x00000010 */ 6490 #define RCC_BDCR1_LSECSSON_Pos (5U) 6491 #define RCC_BDCR1_LSECSSON_Msk (0x1UL << RCC_BDCR1_LSECSSON_Pos) /*!< 0x00000020 */ 6492 #define RCC_BDCR1_LSECSSON RCC_BDCR1_LSECSSON_Msk 6493 #define RCC_BDCR1_LSECSSD_Pos (6U) 6494 #define RCC_BDCR1_LSECSSD_Msk (0x1UL << RCC_BDCR1_LSECSSD_Pos) /*!< 0x00000040 */ 6495 #define RCC_BDCR1_LSECSSD RCC_BDCR1_LSECSSD_Msk 6496 #define RCC_BDCR1_LSESYSEN_Pos (7U) 6497 #define RCC_BDCR1_LSESYSEN_Msk (0x1UL << RCC_BDCR1_LSESYSEN_Pos) /*!< 0x00000080 */ 6498 #define RCC_BDCR1_LSESYSEN RCC_BDCR1_LSESYSEN_Msk 6499 #define RCC_BDCR1_RTCSEL_Pos (8U) 6500 #define RCC_BDCR1_RTCSEL_Msk (0x3UL << RCC_BDCR1_RTCSEL_Pos) /*!< 0x00000300 */ 6501 #define RCC_BDCR1_RTCSEL RCC_BDCR1_RTCSEL_Msk 6502 #define RCC_BDCR1_RTCSEL_0 (0x1UL << RCC_BDCR1_RTCSEL_Pos) /*!< 0x00000100 */ 6503 #define RCC_BDCR1_RTCSEL_1 (0x2UL << RCC_BDCR1_RTCSEL_Pos) /*!< 0x00000200 */ 6504 #define RCC_BDCR1_LSESYSRDY_Pos (11U) 6505 #define RCC_BDCR1_LSESYSRDY_Msk (0x1UL << RCC_BDCR1_LSESYSRDY_Pos) /*!< 0x00000800 */ 6506 #define RCC_BDCR1_LSESYSRDY RCC_BDCR1_LSESYSRDY_Msk 6507 #define RCC_BDCR1_LSEGFON_Pos (12U) 6508 #define RCC_BDCR1_LSEGFON_Msk (0x1UL << RCC_BDCR1_LSEGFON_Pos) /*!< 0x00001000 */ 6509 #define RCC_BDCR1_LSEGFON RCC_BDCR1_LSEGFON_Msk 6510 #define RCC_BDCR1_LSETRIM_Pos (13U) 6511 #define RCC_BDCR1_LSETRIM_Msk (0x3UL << RCC_BDCR1_LSETRIM_Pos) /*!< 0x00006000 */ 6512 #define RCC_BDCR1_LSETRIM RCC_BDCR1_LSETRIM_Msk 6513 #define RCC_BDCR1_LSETRIM_0 (0x1UL << RCC_BDCR1_LSETRIM_Pos) /*!< 0x00002000 */ 6514 #define RCC_BDCR1_LSETRIM_1 (0x2UL << RCC_BDCR1_LSETRIM_Pos) /*!< 0x00004000 */ 6515 #define RCC_BDCR1_BDRST_Pos (16U) 6516 #define RCC_BDCR1_BDRST_Msk (0x1UL << RCC_BDCR1_BDRST_Pos) /*!< 0x00010000 */ 6517 #define RCC_BDCR1_BDRST RCC_BDCR1_BDRST_Msk 6518 #define RCC_BDCR1_RADIOSTSEL_Pos (18U) 6519 #define RCC_BDCR1_RADIOSTSEL_Msk (0x3UL << RCC_BDCR1_RADIOSTSEL_Pos) /*!< 0x000C0000 */ 6520 #define RCC_BDCR1_RADIOSTSEL RCC_BDCR1_RADIOSTSEL_Msk 6521 #define RCC_BDCR1_RADIOSTSEL_0 (0x1UL << RCC_BDCR1_RADIOSTSEL_Pos) /*!< 0x00040000 */ 6522 #define RCC_BDCR1_RADIOSTSEL_1 (0x2UL << RCC_BDCR1_RADIOSTSEL_Pos) /*!< 0x00080000 */ 6523 #define RCC_BDCR1_LSCOEN_Pos (24U) 6524 #define RCC_BDCR1_LSCOEN_Msk (0x1UL << RCC_BDCR1_LSCOEN_Pos) /*!< 0x01000000 */ 6525 #define RCC_BDCR1_LSCOEN RCC_BDCR1_LSCOEN_Msk 6526 #define RCC_BDCR1_LSCOSEL_Pos (25U) 6527 #define RCC_BDCR1_LSCOSEL_Msk (0x1UL << RCC_BDCR1_LSCOSEL_Pos) /*!< 0x02000000 */ 6528 #define RCC_BDCR1_LSCOSEL RCC_BDCR1_LSCOSEL_Msk 6529 #define RCC_BDCR1_LSI1ON_Pos (26U) 6530 #define RCC_BDCR1_LSI1ON_Msk (0x1UL << RCC_BDCR1_LSI1ON_Pos) /*!< 0x04000000 */ 6531 #define RCC_BDCR1_LSI1ON RCC_BDCR1_LSI1ON_Msk 6532 #define RCC_BDCR1_LSI1RDY_Pos (27U) 6533 #define RCC_BDCR1_LSI1RDY_Msk (0x1UL << RCC_BDCR1_LSI1RDY_Pos) /*!< 0x08000000 */ 6534 #define RCC_BDCR1_LSI1RDY RCC_BDCR1_LSI1RDY_Msk 6535 #define RCC_BDCR1_LSI1PREDIV_Pos (28U) 6536 #define RCC_BDCR1_LSI1PREDIV_Msk (0x1UL << RCC_BDCR1_LSI1PREDIV_Pos) /*!< 0x10000000 */ 6537 #define RCC_BDCR1_LSI1PREDIV RCC_BDCR1_LSI1PREDIV_Msk 6538 6539 /******************** Bit definition for RCC_CSR register *******************/ 6540 #define RCC_CSR_RMVF_Pos (23U) 6541 #define RCC_CSR_RMVF_Msk (0x1UL << RCC_CSR_RMVF_Pos) /*!< 0x00800000 */ 6542 #define RCC_CSR_RMVF RCC_CSR_RMVF_Msk 6543 #define RCC_CSR_OBLRSTF_Pos (25U) 6544 #define RCC_CSR_OBLRSTF_Msk (0x1UL << RCC_CSR_OBLRSTF_Pos) /*!< 0x02000000 */ 6545 #define RCC_CSR_OBLRSTF RCC_CSR_OBLRSTF_Msk 6546 #define RCC_CSR_PINRSTF_Pos (26U) 6547 #define RCC_CSR_PINRSTF_Msk (0x1UL << RCC_CSR_PINRSTF_Pos) /*!< 0x04000000 */ 6548 #define RCC_CSR_PINRSTF RCC_CSR_PINRSTF_Msk 6549 #define RCC_CSR_BORRSTF_Pos (27U) 6550 #define RCC_CSR_BORRSTF_Msk (0x1UL << RCC_CSR_BORRSTF_Pos) /*!< 0x08000000 */ 6551 #define RCC_CSR_BORRSTF RCC_CSR_BORRSTF_Msk 6552 #define RCC_CSR_SFTRSTF_Pos (28U) 6553 #define RCC_CSR_SFTRSTF_Msk (0x1UL << RCC_CSR_SFTRSTF_Pos) /*!< 0x10000000 */ 6554 #define RCC_CSR_SFTRSTF RCC_CSR_SFTRSTF_Msk 6555 #define RCC_CSR_IWDGRSTF_Pos (29U) 6556 #define RCC_CSR_IWDGRSTF_Msk (0x1UL << RCC_CSR_IWDGRSTF_Pos) /*!< 0x20000000 */ 6557 #define RCC_CSR_IWDGRSTF RCC_CSR_IWDGRSTF_Msk 6558 #define RCC_CSR_WWDGRSTF_Pos (30U) 6559 #define RCC_CSR_WWDGRSTF_Msk (0x1UL << RCC_CSR_WWDGRSTF_Pos) /*!< 0x40000000 */ 6560 #define RCC_CSR_WWDGRSTF RCC_CSR_WWDGRSTF_Msk 6561 #define RCC_CSR_LPWRRSTF_Pos (31U) 6562 #define RCC_CSR_LPWRRSTF_Msk (0x1UL << RCC_CSR_LPWRRSTF_Pos) /*!< 0x80000000 */ 6563 #define RCC_CSR_LPWRRSTF RCC_CSR_LPWRRSTF_Msk 6564 6565 6566 6567 /******************** Bit definition for RCC_CFGR4 register *******************/ 6568 #define RCC_CFGR4_HPRE5_Pos (0U) 6569 #define RCC_CFGR4_HPRE5_Msk (0x7UL << RCC_CFGR4_HPRE5_Pos) /*!< 0x00000007 */ 6570 #define RCC_CFGR4_HPRE5 RCC_CFGR4_HPRE5_Msk 6571 #define RCC_CFGR4_HPRE5_0 (0x1UL << RCC_CFGR4_HPRE5_Pos) /*!< 0x00000001 */ 6572 #define RCC_CFGR4_HPRE5_1 (0x2UL << RCC_CFGR4_HPRE5_Pos) /*!< 0x00000002 */ 6573 #define RCC_CFGR4_HPRE5_2 (0x4UL << RCC_CFGR4_HPRE5_Pos) /*!< 0x00000004 */ 6574 #define RCC_CFGR4_HDIV5_Pos (4U) 6575 #define RCC_CFGR4_HDIV5_Msk (0x1UL << RCC_CFGR4_HDIV5_Pos) /*!< 0x00000080 */ 6576 #define RCC_CFGR4_HDIV5 RCC_CFGR4_HDIV5_Msk 6577 6578 /******************** Bit definition for RCC_RADIOENR register **************/ 6579 #define RCC_RADIOENR_BBCLKEN_Pos (1U) 6580 #define RCC_RADIOENR_BBCLKEN_Msk (0x1UL << RCC_RADIOENR_BBCLKEN_Pos) /*!< 0x00000002 */ 6581 #define RCC_RADIOENR_BBCLKEN RCC_RADIOENR_BBCLKEN_Msk 6582 #define RCC_RADIOENR_STRADIOCLKON_Pos (16U) 6583 #define RCC_RADIOENR_STRADIOCLKON_Msk (0x1UL << RCC_RADIOENR_STRADIOCLKON_Pos) /*!< 0x00010000 */ 6584 #define RCC_RADIOENR_STRADIOCLKON RCC_RADIOENR_STRADIOCLKON_Msk 6585 #define RCC_RADIOENR_RADIOCLKRDY_Pos (17U) 6586 #define RCC_RADIOENR_RADIOCLKRDY_Msk (0x1UL << RCC_RADIOENR_RADIOCLKRDY_Pos) /*!< 0x00020000 */ 6587 #define RCC_RADIOENR_RADIOCLKRDY RCC_RADIOENR_RADIOCLKRDY_Msk 6588 6589 /******************** Bit definition for RCC_ECSCR1 register *******************/ 6590 #define RCC_ECSCR1_HSETRIM_Pos (16U) 6591 #define RCC_ECSCR1_HSETRIM_Msk (0x3FUL << RCC_ECSCR1_HSETRIM_Pos) /*!< 0x003F0000 */ 6592 #define RCC_ECSCR1_HSETRIM RCC_ECSCR1_HSETRIM_Msk 6593 #define RCC_ECSCR1_HSETRIM_0 (0x1UL << RCC_ECSCR1_HSETRIM_Pos) /*!< 0x00010000 */ 6594 #define RCC_ECSCR1_HSETRIM_1 (0x2UL << RCC_ECSCR1_HSETRIM_Pos) /*!< 0x00020000 */ 6595 #define RCC_ECSCR1_HSETRIM_2 (0x4UL << RCC_ECSCR1_HSETRIM_Pos) /*!< 0x00040000 */ 6596 #define RCC_ECSCR1_HSETRIM_3 (0x8UL << RCC_ECSCR1_HSETRIM_Pos) /*!< 0x00080000 */ 6597 #define RCC_ECSCR1_HSETRIM_4 (0x10UL << RCC_ECSCR1_HSETRIM_Pos) /*!< 0x00100000 */ 6598 #define RCC_ECSCR1_HSETRIM_5 (0x20UL << RCC_ECSCR1_HSETRIM_Pos) /*!< 0x00200000 */ 6599 6600 6601 /******************************************************************************/ 6602 /* */ 6603 /* RNG */ 6604 /* */ 6605 /******************************************************************************/ 6606 /******************** Bits definition for RNG_CR register *******************/ 6607 #define RNG_CR_RNGEN_Pos (2U) 6608 #define RNG_CR_RNGEN_Msk (0x1UL << RNG_CR_RNGEN_Pos) /*!< 0x00000004 */ 6609 #define RNG_CR_RNGEN RNG_CR_RNGEN_Msk 6610 #define RNG_CR_IE_Pos (3U) 6611 #define RNG_CR_IE_Msk (0x1UL << RNG_CR_IE_Pos) /*!< 0x00000008 */ 6612 #define RNG_CR_IE RNG_CR_IE_Msk 6613 #define RNG_CR_CED_Pos (5U) 6614 #define RNG_CR_CED_Msk (0x1UL << RNG_CR_CED_Pos) /*!< 0x00000020 */ 6615 #define RNG_CR_CED RNG_CR_CED_Msk 6616 #define RNG_CR_ARDIS_Pos (7U) 6617 #define RNG_CR_ARDIS_Msk (0x1UL << RNG_CR_ARDIS_Pos) 6618 #define RNG_CR_ARDIS RNG_CR_ARDIS_Msk 6619 #define RNG_CR_RNG_CONFIG3_Pos (8U) 6620 #define RNG_CR_RNG_CONFIG3_Msk (0xFUL << RNG_CR_RNG_CONFIG3_Pos) 6621 #define RNG_CR_RNG_CONFIG3 RNG_CR_RNG_CONFIG3_Msk 6622 #define RNG_CR_NISTC_Pos (12U) 6623 #define RNG_CR_NISTC_Msk (0x1UL << RNG_CR_NISTC_Pos) 6624 #define RNG_CR_NISTC RNG_CR_NISTC_Msk 6625 #define RNG_CR_RNG_CONFIG2_Pos (13U) 6626 #define RNG_CR_RNG_CONFIG2_Msk (0x7UL << RNG_CR_RNG_CONFIG2_Pos) 6627 #define RNG_CR_RNG_CONFIG2 RNG_CR_RNG_CONFIG2_Msk 6628 #define RNG_CR_CLKDIV_Pos (16U) 6629 #define RNG_CR_CLKDIV_Msk (0xFUL << RNG_CR_CLKDIV_Pos) 6630 #define RNG_CR_CLKDIV RNG_CR_CLKDIV_Msk 6631 #define RNG_CR_CLKDIV_0 (0x1UL << RNG_CR_CLKDIV_Pos) /*!< 0x00010000 */ 6632 #define RNG_CR_CLKDIV_1 (0x2UL << RNG_CR_CLKDIV_Pos) /*!< 0x00020000 */ 6633 #define RNG_CR_CLKDIV_2 (0x4UL << RNG_CR_CLKDIV_Pos) /*!< 0x00040000 */ 6634 #define RNG_CR_CLKDIV_3 (0x8UL << RNG_CR_CLKDIV_Pos) /*!< 0x00080000 */ 6635 #define RNG_CR_RNG_CONFIG1_Pos (20U) 6636 #define RNG_CR_RNG_CONFIG1_Msk (0x3FUL << RNG_CR_RNG_CONFIG1_Pos) 6637 #define RNG_CR_RNG_CONFIG1 RNG_CR_RNG_CONFIG1_Msk 6638 #define RNG_CR_CONDRST_Pos (30U) 6639 #define RNG_CR_CONDRST_Msk (0x1UL << RNG_CR_CONDRST_Pos) 6640 #define RNG_CR_CONDRST RNG_CR_CONDRST_Msk 6641 #define RNG_CR_CONFIGLOCK_Pos (31U) 6642 #define RNG_CR_CONFIGLOCK_Msk (0x1UL << RNG_CR_CONFIGLOCK_Pos) 6643 #define RNG_CR_CONFIGLOCK RNG_CR_CONFIGLOCK_Msk 6644 6645 /******************** Bits definition for RNG_SR register *******************/ 6646 #define RNG_SR_DRDY_Pos (0U) 6647 #define RNG_SR_DRDY_Msk (0x1UL << RNG_SR_DRDY_Pos) /*!< 0x00000001 */ 6648 #define RNG_SR_DRDY RNG_SR_DRDY_Msk 6649 #define RNG_SR_CECS_Pos (1U) 6650 #define RNG_SR_CECS_Msk (0x1UL << RNG_SR_CECS_Pos) /*!< 0x00000002 */ 6651 #define RNG_SR_CECS RNG_SR_CECS_Msk 6652 #define RNG_SR_SECS_Pos (2U) 6653 #define RNG_SR_SECS_Msk (0x1UL << RNG_SR_SECS_Pos) /*!< 0x00000004 */ 6654 #define RNG_SR_SECS RNG_SR_SECS_Msk 6655 #define RNG_SR_CEIS_Pos (5U) 6656 #define RNG_SR_CEIS_Msk (0x1UL << RNG_SR_CEIS_Pos) /*!< 0x00000020 */ 6657 #define RNG_SR_CEIS RNG_SR_CEIS_Msk 6658 #define RNG_SR_SEIS_Pos (6U) 6659 #define RNG_SR_SEIS_Msk (0x1UL << RNG_SR_SEIS_Pos) /*!< 0x00000040 */ 6660 #define RNG_SR_SEIS RNG_SR_SEIS_Msk 6661 6662 /******************** Bits definition for RNG_DR register *******************/ 6663 #define RNG_DR_RNDATA_Pos (0U) 6664 #define RNG_DR_RNDATA_Msk (0xFFFFFFFFUL << RNG_DR_RNDATA_Pos) /*!< 0xFFFFFFFF */ 6665 #define RNG_DR_RNDATA RNG_DR_RNDATA_Msk 6666 6667 /******************** Bits definition for RNG_HTCR register *******************/ 6668 #define RNG_HTCR_HTCFG_Pos (0U) 6669 #define RNG_HTCR_HTCFG_Msk (0xFFFFFFFFUL << RNG_HTCR_HTCFG_Pos) /*!< 0xFFFFFFFF */ 6670 #define RNG_HTCR_HTCFG RNG_HTCR_HTCFG_Msk 6671 /******************** RNG Nist Compliance Values *******************/ 6672 #define RNG_CR_NIST_VALUE (0x00F02D00U) 6673 #define RNG_HTCR_NIST_VALUE (0xAAC7U) 6674 6675 6676 /******************************************************************************/ 6677 /* */ 6678 /* Real-Time Clock (RTC) */ 6679 /* */ 6680 /******************************************************************************/ 6681 /******************** Bits definition for RTC_TR register *******************/ 6682 #define RTC_TR_SU_Pos (0U) 6683 #define RTC_TR_SU_Msk (0xFUL << RTC_TR_SU_Pos) /*!< 0x0000000F */ 6684 #define RTC_TR_SU RTC_TR_SU_Msk 6685 #define RTC_TR_SU_0 (0x1UL << RTC_TR_SU_Pos) /*!< 0x00000001 */ 6686 #define RTC_TR_SU_1 (0x2UL << RTC_TR_SU_Pos) /*!< 0x00000002 */ 6687 #define RTC_TR_SU_2 (0x4UL << RTC_TR_SU_Pos) /*!< 0x00000004 */ 6688 #define RTC_TR_SU_3 (0x8UL << RTC_TR_SU_Pos) /*!< 0x00000008 */ 6689 #define RTC_TR_ST_Pos (4U) 6690 #define RTC_TR_ST_Msk (0x7UL << RTC_TR_ST_Pos) /*!< 0x00000070 */ 6691 #define RTC_TR_ST RTC_TR_ST_Msk 6692 #define RTC_TR_ST_0 (0x1UL << RTC_TR_ST_Pos) /*!< 0x00000010 */ 6693 #define RTC_TR_ST_1 (0x2UL << RTC_TR_ST_Pos) /*!< 0x00000020 */ 6694 #define RTC_TR_ST_2 (0x4UL << RTC_TR_ST_Pos) /*!< 0x00000040 */ 6695 #define RTC_TR_MNU_Pos (8U) 6696 #define RTC_TR_MNU_Msk (0xFUL << RTC_TR_MNU_Pos) /*!< 0x00000F00 */ 6697 #define RTC_TR_MNU RTC_TR_MNU_Msk 6698 #define RTC_TR_MNU_0 (0x1UL << RTC_TR_MNU_Pos) /*!< 0x00000100 */ 6699 #define RTC_TR_MNU_1 (0x2UL << RTC_TR_MNU_Pos) /*!< 0x00000200 */ 6700 #define RTC_TR_MNU_2 (0x4UL << RTC_TR_MNU_Pos) /*!< 0x00000400 */ 6701 #define RTC_TR_MNU_3 (0x8UL << RTC_TR_MNU_Pos) /*!< 0x00000800 */ 6702 #define RTC_TR_MNT_Pos (12U) 6703 #define RTC_TR_MNT_Msk (0x7UL << RTC_TR_MNT_Pos) /*!< 0x00007000 */ 6704 #define RTC_TR_MNT RTC_TR_MNT_Msk 6705 #define RTC_TR_MNT_0 (0x1UL << RTC_TR_MNT_Pos) /*!< 0x00001000 */ 6706 #define RTC_TR_MNT_1 (0x2UL << RTC_TR_MNT_Pos) /*!< 0x00002000 */ 6707 #define RTC_TR_MNT_2 (0x4UL << RTC_TR_MNT_Pos) /*!< 0x00004000 */ 6708 #define RTC_TR_HU_Pos (16U) 6709 #define RTC_TR_HU_Msk (0xFUL << RTC_TR_HU_Pos) /*!< 0x000F0000 */ 6710 #define RTC_TR_HU RTC_TR_HU_Msk 6711 #define RTC_TR_HU_0 (0x1UL << RTC_TR_HU_Pos) /*!< 0x00010000 */ 6712 #define RTC_TR_HU_1 (0x2UL << RTC_TR_HU_Pos) /*!< 0x00020000 */ 6713 #define RTC_TR_HU_2 (0x4UL << RTC_TR_HU_Pos) /*!< 0x00040000 */ 6714 #define RTC_TR_HU_3 (0x8UL << RTC_TR_HU_Pos) /*!< 0x00080000 */ 6715 #define RTC_TR_HT_Pos (20U) 6716 #define RTC_TR_HT_Msk (0x3UL << RTC_TR_HT_Pos) /*!< 0x00300000 */ 6717 #define RTC_TR_HT RTC_TR_HT_Msk 6718 #define RTC_TR_HT_0 (0x1UL << RTC_TR_HT_Pos) /*!< 0x00100000 */ 6719 #define RTC_TR_HT_1 (0x2UL << RTC_TR_HT_Pos) /*!< 0x00200000 */ 6720 #define RTC_TR_PM_Pos (22U) 6721 #define RTC_TR_PM_Msk (0x1UL << RTC_TR_PM_Pos) /*!< 0x00400000 */ 6722 #define RTC_TR_PM RTC_TR_PM_Msk 6723 6724 /******************** Bits definition for RTC_DR register *******************/ 6725 #define RTC_DR_DU_Pos (0U) 6726 #define RTC_DR_DU_Msk (0xFUL << RTC_DR_DU_Pos) /*!< 0x0000000F */ 6727 #define RTC_DR_DU RTC_DR_DU_Msk 6728 #define RTC_DR_DU_0 (0x1UL << RTC_DR_DU_Pos) /*!< 0x00000001 */ 6729 #define RTC_DR_DU_1 (0x2UL << RTC_DR_DU_Pos) /*!< 0x00000002 */ 6730 #define RTC_DR_DU_2 (0x4UL << RTC_DR_DU_Pos) /*!< 0x00000004 */ 6731 #define RTC_DR_DU_3 (0x8UL << RTC_DR_DU_Pos) /*!< 0x00000008 */ 6732 #define RTC_DR_DT_Pos (4U) 6733 #define RTC_DR_DT_Msk (0x3UL << RTC_DR_DT_Pos) /*!< 0x00000030 */ 6734 #define RTC_DR_DT RTC_DR_DT_Msk 6735 #define RTC_DR_DT_0 (0x1UL << RTC_DR_DT_Pos) /*!< 0x00000010 */ 6736 #define RTC_DR_DT_1 (0x2UL << RTC_DR_DT_Pos) /*!< 0x00000020 */ 6737 #define RTC_DR_MU_Pos (8U) 6738 #define RTC_DR_MU_Msk (0xFUL << RTC_DR_MU_Pos) /*!< 0x00000F00 */ 6739 #define RTC_DR_MU RTC_DR_MU_Msk 6740 #define RTC_DR_MU_0 (0x1UL << RTC_DR_MU_Pos) /*!< 0x00000100 */ 6741 #define RTC_DR_MU_1 (0x2UL << RTC_DR_MU_Pos) /*!< 0x00000200 */ 6742 #define RTC_DR_MU_2 (0x4UL << RTC_DR_MU_Pos) /*!< 0x00000400 */ 6743 #define RTC_DR_MU_3 (0x8UL << RTC_DR_MU_Pos) /*!< 0x00000800 */ 6744 #define RTC_DR_MT_Pos (12U) 6745 #define RTC_DR_MT_Msk (0x1UL << RTC_DR_MT_Pos) /*!< 0x00001000 */ 6746 #define RTC_DR_MT RTC_DR_MT_Msk 6747 #define RTC_DR_WDU_Pos (13U) 6748 #define RTC_DR_WDU_Msk (0x7UL << RTC_DR_WDU_Pos) /*!< 0x0000E000 */ 6749 #define RTC_DR_WDU RTC_DR_WDU_Msk 6750 #define RTC_DR_WDU_0 (0x1UL << RTC_DR_WDU_Pos) /*!< 0x00002000 */ 6751 #define RTC_DR_WDU_1 (0x2UL << RTC_DR_WDU_Pos) /*!< 0x00004000 */ 6752 #define RTC_DR_WDU_2 (0x4UL << RTC_DR_WDU_Pos) /*!< 0x00008000 */ 6753 #define RTC_DR_YU_Pos (16U) 6754 #define RTC_DR_YU_Msk (0xFUL << RTC_DR_YU_Pos) /*!< 0x000F0000 */ 6755 #define RTC_DR_YU RTC_DR_YU_Msk 6756 #define RTC_DR_YU_0 (0x1UL << RTC_DR_YU_Pos) /*!< 0x00010000 */ 6757 #define RTC_DR_YU_1 (0x2UL << RTC_DR_YU_Pos) /*!< 0x00020000 */ 6758 #define RTC_DR_YU_2 (0x4UL << RTC_DR_YU_Pos) /*!< 0x00040000 */ 6759 #define RTC_DR_YU_3 (0x8UL << RTC_DR_YU_Pos) /*!< 0x00080000 */ 6760 #define RTC_DR_YT_Pos (20U) 6761 #define RTC_DR_YT_Msk (0xFUL << RTC_DR_YT_Pos) /*!< 0x00F00000 */ 6762 #define RTC_DR_YT RTC_DR_YT_Msk 6763 #define RTC_DR_YT_0 (0x1UL << RTC_DR_YT_Pos) /*!< 0x00100000 */ 6764 #define RTC_DR_YT_1 (0x2UL << RTC_DR_YT_Pos) /*!< 0x00200000 */ 6765 #define RTC_DR_YT_2 (0x4UL << RTC_DR_YT_Pos) /*!< 0x00400000 */ 6766 #define RTC_DR_YT_3 (0x8UL << RTC_DR_YT_Pos) /*!< 0x00800000 */ 6767 6768 /******************** Bits definition for RTC_SSR register ******************/ 6769 #define RTC_SSR_SS_Pos (0U) 6770 #define RTC_SSR_SS_Msk (0xFFFFFFFFUL << RTC_SSR_SS_Pos) /*!< 0xFFFFFFFF */ 6771 #define RTC_SSR_SS RTC_SSR_SS_Msk 6772 6773 /******************** Bits definition for RTC_ICSR register ******************/ 6774 #define RTC_ICSR_WUTWF_Pos (2U) 6775 #define RTC_ICSR_WUTWF_Msk (0x1UL << RTC_ICSR_WUTWF_Pos) /*!< 0x00000004 */ 6776 #define RTC_ICSR_WUTWF RTC_ICSR_WUTWF_Msk 6777 #define RTC_ICSR_SHPF_Pos (3U) 6778 #define RTC_ICSR_SHPF_Msk (0x1UL << RTC_ICSR_SHPF_Pos) /*!< 0x00000008 */ 6779 #define RTC_ICSR_SHPF RTC_ICSR_SHPF_Msk 6780 #define RTC_ICSR_INITS_Pos (4U) 6781 #define RTC_ICSR_INITS_Msk (0x1UL << RTC_ICSR_INITS_Pos) /*!< 0x00000010 */ 6782 #define RTC_ICSR_INITS RTC_ICSR_INITS_Msk 6783 #define RTC_ICSR_RSF_Pos (5U) 6784 #define RTC_ICSR_RSF_Msk (0x1UL << RTC_ICSR_RSF_Pos) /*!< 0x00000020 */ 6785 #define RTC_ICSR_RSF RTC_ICSR_RSF_Msk 6786 #define RTC_ICSR_INITF_Pos (6U) 6787 #define RTC_ICSR_INITF_Msk (0x1UL << RTC_ICSR_INITF_Pos) /*!< 0x00000040 */ 6788 #define RTC_ICSR_INITF RTC_ICSR_INITF_Msk 6789 #define RTC_ICSR_INIT_Pos (7U) 6790 #define RTC_ICSR_INIT_Msk (0x1UL << RTC_ICSR_INIT_Pos) /*!< 0x00000080 */ 6791 #define RTC_ICSR_INIT RTC_ICSR_INIT_Msk 6792 #define RTC_ICSR_BIN_Pos (8U) 6793 #define RTC_ICSR_BIN_Msk (0x3UL << RTC_ICSR_BIN_Pos) /*!< 0x00000300 */ 6794 #define RTC_ICSR_BIN RTC_ICSR_BIN_Msk 6795 #define RTC_ICSR_BIN_0 (0x1UL << RTC_ICSR_BIN_Pos) /*!< 0x00000100 */ 6796 #define RTC_ICSR_BIN_1 (0x2UL << RTC_ICSR_BIN_Pos) /*!< 0x00000200 */ 6797 #define RTC_ICSR_BCDU_Pos (10U) 6798 #define RTC_ICSR_BCDU_Msk (0x7UL << RTC_ICSR_BCDU_Pos) /*!< 0x00001C00 */ 6799 #define RTC_ICSR_BCDU RTC_ICSR_BCDU_Msk 6800 #define RTC_ICSR_BCDU_0 (0x1UL << RTC_ICSR_BCDU_Pos) /*!< 0x00000400 */ 6801 #define RTC_ICSR_BCDU_1 (0x2UL << RTC_ICSR_BCDU_Pos) /*!< 0x00000800 */ 6802 #define RTC_ICSR_BCDU_2 (0x4UL << RTC_ICSR_BCDU_Pos) /*!< 0x00001000 */ 6803 #define RTC_ICSR_RECALPF_Pos (16U) 6804 #define RTC_ICSR_RECALPF_Msk (0x1UL << RTC_ICSR_RECALPF_Pos) /*!< 0x00010000 */ 6805 #define RTC_ICSR_RECALPF RTC_ICSR_RECALPF_Msk 6806 6807 /******************** Bits definition for RTC_PRER register *****************/ 6808 #define RTC_PRER_PREDIV_S_Pos (0U) 6809 #define RTC_PRER_PREDIV_S_Msk (0x7FFFUL << RTC_PRER_PREDIV_S_Pos) /*!< 0x00007FFF */ 6810 #define RTC_PRER_PREDIV_S RTC_PRER_PREDIV_S_Msk 6811 #define RTC_PRER_PREDIV_A_Pos (16U) 6812 #define RTC_PRER_PREDIV_A_Msk (0x7FUL << RTC_PRER_PREDIV_A_Pos) /*!< 0x007F0000 */ 6813 #define RTC_PRER_PREDIV_A RTC_PRER_PREDIV_A_Msk 6814 6815 /******************** Bits definition for RTC_WUTR register *****************/ 6816 #define RTC_WUTR_WUT_Pos (0U) 6817 #define RTC_WUTR_WUT_Msk (0xFFFFUL << RTC_WUTR_WUT_Pos) /*!< 0x0000FFFF */ 6818 #define RTC_WUTR_WUT RTC_WUTR_WUT_Msk 6819 #define RTC_WUTR_WUTOCLR_Pos (16U) 6820 #define RTC_WUTR_WUTOCLR_Msk (0xFFFFUL << RTC_WUTR_WUTOCLR_Pos) /*!< 0x0000FFFF */ 6821 #define RTC_WUTR_WUTOCLR RTC_WUTR_WUTOCLR_Msk 6822 6823 /******************** Bits definition for RTC_CR register *******************/ 6824 #define RTC_CR_WUCKSEL_Pos (0U) 6825 #define RTC_CR_WUCKSEL_Msk (0x7UL << RTC_CR_WUCKSEL_Pos) /*!< 0x00000007 */ 6826 #define RTC_CR_WUCKSEL RTC_CR_WUCKSEL_Msk 6827 #define RTC_CR_WUCKSEL_0 (0x1UL << RTC_CR_WUCKSEL_Pos) /*!< 0x00000001 */ 6828 #define RTC_CR_WUCKSEL_1 (0x2UL << RTC_CR_WUCKSEL_Pos) /*!< 0x00000002 */ 6829 #define RTC_CR_WUCKSEL_2 (0x4UL << RTC_CR_WUCKSEL_Pos) /*!< 0x00000004 */ 6830 #define RTC_CR_BYPSHAD_Pos (5U) 6831 #define RTC_CR_BYPSHAD_Msk (0x1UL << RTC_CR_BYPSHAD_Pos) /*!< 0x00000020 */ 6832 #define RTC_CR_BYPSHAD RTC_CR_BYPSHAD_Msk 6833 #define RTC_CR_FMT_Pos (6U) 6834 #define RTC_CR_FMT_Msk (0x1UL << RTC_CR_FMT_Pos) /*!< 0x00000040 */ 6835 #define RTC_CR_FMT RTC_CR_FMT_Msk 6836 #define RTC_CR_SSRUIE_Pos (7U) 6837 #define RTC_CR_SSRUIE_Msk (0x1UL << RTC_CR_SSRUIE_Pos) /*!< 0x00000080 */ 6838 #define RTC_CR_SSRUIE RTC_CR_SSRUIE_Msk 6839 #define RTC_CR_ALRAE_Pos (8U) 6840 #define RTC_CR_ALRAE_Msk (0x1UL << RTC_CR_ALRAE_Pos) /*!< 0x00000100 */ 6841 #define RTC_CR_ALRAE RTC_CR_ALRAE_Msk 6842 #define RTC_CR_ALRBE_Pos (9U) 6843 #define RTC_CR_ALRBE_Msk (0x1UL << RTC_CR_ALRBE_Pos) /*!< 0x00000200 */ 6844 #define RTC_CR_ALRBE RTC_CR_ALRBE_Msk 6845 #define RTC_CR_WUTE_Pos (10U) 6846 #define RTC_CR_WUTE_Msk (0x1UL << RTC_CR_WUTE_Pos) /*!< 0x00000400 */ 6847 #define RTC_CR_WUTE RTC_CR_WUTE_Msk 6848 #define RTC_CR_ALRAIE_Pos (12U) 6849 #define RTC_CR_ALRAIE_Msk (0x1UL << RTC_CR_ALRAIE_Pos) /*!< 0x00001000 */ 6850 #define RTC_CR_ALRAIE RTC_CR_ALRAIE_Msk 6851 #define RTC_CR_ALRBIE_Pos (13U) 6852 #define RTC_CR_ALRBIE_Msk (0x1UL << RTC_CR_ALRBIE_Pos) /*!< 0x00002000 */ 6853 #define RTC_CR_ALRBIE RTC_CR_ALRBIE_Msk 6854 #define RTC_CR_WUTIE_Pos (14U) 6855 #define RTC_CR_WUTIE_Msk (0x1UL << RTC_CR_WUTIE_Pos) /*!< 0x00004000 */ 6856 #define RTC_CR_WUTIE RTC_CR_WUTIE_Msk 6857 #define RTC_CR_TSIE_Pos (15U) 6858 #define RTC_CR_TSIE_Msk (0x1UL << RTC_CR_TSIE_Pos) /*!< 0x00008000 */ 6859 #define RTC_CR_TSIE RTC_CR_TSIE_Msk 6860 #define RTC_CR_ADD1H_Pos (16U) 6861 #define RTC_CR_ADD1H_Msk (0x1UL << RTC_CR_ADD1H_Pos) /*!< 0x00010000 */ 6862 #define RTC_CR_ADD1H RTC_CR_ADD1H_Msk 6863 #define RTC_CR_SUB1H_Pos (17U) 6864 #define RTC_CR_SUB1H_Msk (0x1UL << RTC_CR_SUB1H_Pos) /*!< 0x00020000 */ 6865 #define RTC_CR_SUB1H RTC_CR_SUB1H_Msk 6866 #define RTC_CR_BKP_Pos (18U) 6867 #define RTC_CR_BKP_Msk (0x1UL << RTC_CR_BKP_Pos) /*!< 0x00040000 */ 6868 #define RTC_CR_BKP RTC_CR_BKP_Msk 6869 #define RTC_CR_TAMPTS_Pos (25U) 6870 #define RTC_CR_TAMPTS_Msk (0x1UL << RTC_CR_TAMPTS_Pos) /*!< 0x02000000 */ 6871 #define RTC_CR_TAMPTS RTC_CR_TAMPTS_Msk /*!<Activate timestamp on tamper detection event */ 6872 #define RTC_CR_ALRAFCLR_Pos (27U) 6873 #define RTC_CR_ALRAFCLR_Msk (0x1UL << RTC_CR_ALRAFCLR_Pos) /*!< 0x8000000 */ 6874 #define RTC_CR_ALRAFCLR RTC_CR_ALRAFCLR_Msk /*!<Alarm A mask */ 6875 #define RTC_CR_ALRBFCLR_Pos (28U) 6876 #define RTC_CR_ALRBFCLR_Msk (0x1UL << RTC_CR_ALRBFCLR_Pos) /*!< 0x10000000 */ 6877 #define RTC_CR_ALRBFCLR RTC_CR_ALRBFCLR_Msk /*!<Alarm B mask */ 6878 6879 /******************** Bits definition for RTC_WPR register ******************/ 6880 #define RTC_WPR_KEY_Pos (0U) 6881 #define RTC_WPR_KEY_Msk (0xFFUL << RTC_WPR_KEY_Pos) /*!< 0x000000FF */ 6882 #define RTC_WPR_KEY RTC_WPR_KEY_Msk 6883 6884 /******************** Bits definition for RTC_CALR register *****************/ 6885 #define RTC_CALR_CALM_Pos (0U) 6886 #define RTC_CALR_CALM_Msk (0x1FFUL << RTC_CALR_CALM_Pos) /*!< 0x000001FF */ 6887 #define RTC_CALR_CALM RTC_CALR_CALM_Msk 6888 #define RTC_CALR_CALM_0 (0x001UL << RTC_CALR_CALM_Pos) /*!< 0x00000001 */ 6889 #define RTC_CALR_CALM_1 (0x002UL << RTC_CALR_CALM_Pos) /*!< 0x00000002 */ 6890 #define RTC_CALR_CALM_2 (0x004UL << RTC_CALR_CALM_Pos) /*!< 0x00000004 */ 6891 #define RTC_CALR_CALM_3 (0x008UL << RTC_CALR_CALM_Pos) /*!< 0x00000008 */ 6892 #define RTC_CALR_CALM_4 (0x010UL << RTC_CALR_CALM_Pos) /*!< 0x00000010 */ 6893 #define RTC_CALR_CALM_5 (0x020UL << RTC_CALR_CALM_Pos) /*!< 0x00000020 */ 6894 #define RTC_CALR_CALM_6 (0x040UL << RTC_CALR_CALM_Pos) /*!< 0x00000040 */ 6895 #define RTC_CALR_CALM_7 (0x080UL << RTC_CALR_CALM_Pos) /*!< 0x00000080 */ 6896 #define RTC_CALR_CALM_8 (0x100UL << RTC_CALR_CALM_Pos) /*!< 0x00000100 */ 6897 #define RTC_CALR_LPCAL_Pos (12U) 6898 #define RTC_CALR_LPCAL_Msk (0x1UL << RTC_CALR_LPCAL_Pos) /*!< 0x00001000 */ 6899 #define RTC_CALR_CALW16 RTC_CALR_CALW16_Msk 6900 #define RTC_CALR_CALW16_Pos (13U) 6901 #define RTC_CALR_CALW16_Msk (0x1UL << RTC_CALR_CALW16_Pos) /*!< 0x00002000 */ 6902 #define RTC_CALR_LPCAL RTC_CALR_LPCAL_Msk 6903 #define RTC_CALR_CALW8_Pos (14U) 6904 #define RTC_CALR_CALW8_Msk (0x1UL << RTC_CALR_CALW8_Pos) /*!< 0x00004000 */ 6905 #define RTC_CALR_CALW8 RTC_CALR_CALW8_Msk 6906 #define RTC_CALR_CALP_Pos (15U) 6907 #define RTC_CALR_CALP_Msk (0x1UL << RTC_CALR_CALP_Pos) /*!< 0x00008000 */ 6908 #define RTC_CALR_CALP RTC_CALR_CALP_Msk 6909 6910 /******************** Bits definition for RTC_SHIFTR register ***************/ 6911 #define RTC_SHIFTR_SUBFS_Pos (0U) 6912 #define RTC_SHIFTR_SUBFS_Msk (0x7FFFUL << RTC_SHIFTR_SUBFS_Pos) /*!< 0x00007FFF */ 6913 #define RTC_SHIFTR_SUBFS RTC_SHIFTR_SUBFS_Msk 6914 #define RTC_SHIFTR_ADD1S_Pos (31U) 6915 #define RTC_SHIFTR_ADD1S_Msk (0x1UL << RTC_SHIFTR_ADD1S_Pos) /*!< 0x80000000 */ 6916 #define RTC_SHIFTR_ADD1S RTC_SHIFTR_ADD1S_Msk 6917 6918 /******************** Bits definition for RTC_TSTR register *****************/ 6919 #define RTC_TSTR_SU_Pos (0U) 6920 #define RTC_TSTR_SU_Msk (0xFUL << RTC_TSTR_SU_Pos) /*!< 0x0000000F */ 6921 #define RTC_TSTR_SU RTC_TSTR_SU_Msk 6922 #define RTC_TSTR_SU_0 (0x1UL << RTC_TSTR_SU_Pos) /*!< 0x00000001 */ 6923 #define RTC_TSTR_SU_1 (0x2UL << RTC_TSTR_SU_Pos) /*!< 0x00000002 */ 6924 #define RTC_TSTR_SU_2 (0x4UL << RTC_TSTR_SU_Pos) /*!< 0x00000004 */ 6925 #define RTC_TSTR_SU_3 (0x8UL << RTC_TSTR_SU_Pos) /*!< 0x00000008 */ 6926 #define RTC_TSTR_ST_Pos (4U) 6927 #define RTC_TSTR_ST_Msk (0x7UL << RTC_TSTR_ST_Pos) /*!< 0x00000070 */ 6928 #define RTC_TSTR_ST RTC_TSTR_ST_Msk 6929 #define RTC_TSTR_ST_0 (0x1UL << RTC_TSTR_ST_Pos) /*!< 0x00000010 */ 6930 #define RTC_TSTR_ST_1 (0x2UL << RTC_TSTR_ST_Pos) /*!< 0x00000020 */ 6931 #define RTC_TSTR_ST_2 (0x4UL << RTC_TSTR_ST_Pos) /*!< 0x00000040 */ 6932 #define RTC_TSTR_MNU_Pos (8U) 6933 #define RTC_TSTR_MNU_Msk (0xFUL << RTC_TSTR_MNU_Pos) /*!< 0x00000F00 */ 6934 #define RTC_TSTR_MNU RTC_TSTR_MNU_Msk 6935 #define RTC_TSTR_MNU_0 (0x1UL << RTC_TSTR_MNU_Pos) /*!< 0x00000100 */ 6936 #define RTC_TSTR_MNU_1 (0x2UL << RTC_TSTR_MNU_Pos) /*!< 0x00000200 */ 6937 #define RTC_TSTR_MNU_2 (0x4UL << RTC_TSTR_MNU_Pos) /*!< 0x00000400 */ 6938 #define RTC_TSTR_MNU_3 (0x8UL << RTC_TSTR_MNU_Pos) /*!< 0x00000800 */ 6939 #define RTC_TSTR_MNT_Pos (12U) 6940 #define RTC_TSTR_MNT_Msk (0x7UL << RTC_TSTR_MNT_Pos) /*!< 0x00007000 */ 6941 #define RTC_TSTR_MNT RTC_TSTR_MNT_Msk 6942 #define RTC_TSTR_MNT_0 (0x1UL << RTC_TSTR_MNT_Pos) /*!< 0x00001000 */ 6943 #define RTC_TSTR_MNT_1 (0x2UL << RTC_TSTR_MNT_Pos) /*!< 0x00002000 */ 6944 #define RTC_TSTR_MNT_2 (0x4UL << RTC_TSTR_MNT_Pos) /*!< 0x00004000 */ 6945 #define RTC_TSTR_HU_Pos (16U) 6946 #define RTC_TSTR_HU_Msk (0xFUL << RTC_TSTR_HU_Pos) /*!< 0x000F0000 */ 6947 #define RTC_TSTR_HU RTC_TSTR_HU_Msk 6948 #define RTC_TSTR_HU_0 (0x1UL << RTC_TSTR_HU_Pos) /*!< 0x00010000 */ 6949 #define RTC_TSTR_HU_1 (0x2UL << RTC_TSTR_HU_Pos) /*!< 0x00020000 */ 6950 #define RTC_TSTR_HU_2 (0x4UL << RTC_TSTR_HU_Pos) /*!< 0x00040000 */ 6951 #define RTC_TSTR_HU_3 (0x8UL << RTC_TSTR_HU_Pos) /*!< 0x00080000 */ 6952 #define RTC_TSTR_HT_Pos (20U) 6953 #define RTC_TSTR_HT_Msk (0x3UL << RTC_TSTR_HT_Pos) /*!< 0x00300000 */ 6954 #define RTC_TSTR_HT RTC_TSTR_HT_Msk 6955 #define RTC_TSTR_HT_0 (0x1UL << RTC_TSTR_HT_Pos) /*!< 0x00100000 */ 6956 #define RTC_TSTR_HT_1 (0x2UL << RTC_TSTR_HT_Pos) /*!< 0x00200000 */ 6957 #define RTC_TSTR_PM_Pos (22U) 6958 #define RTC_TSTR_PM_Msk (0x1UL << RTC_TSTR_PM_Pos) /*!< 0x00400000 */ 6959 #define RTC_TSTR_PM RTC_TSTR_PM_Msk 6960 6961 /******************** Bits definition for RTC_TSDR register *****************/ 6962 #define RTC_TSDR_DU_Pos (0U) 6963 #define RTC_TSDR_DU_Msk (0xFUL << RTC_TSDR_DU_Pos) /*!< 0x0000000F */ 6964 #define RTC_TSDR_DU RTC_TSDR_DU_Msk 6965 #define RTC_TSDR_DU_0 (0x1UL << RTC_TSDR_DU_Pos) /*!< 0x00000001 */ 6966 #define RTC_TSDR_DU_1 (0x2UL << RTC_TSDR_DU_Pos) /*!< 0x00000002 */ 6967 #define RTC_TSDR_DU_2 (0x4UL << RTC_TSDR_DU_Pos) /*!< 0x00000004 */ 6968 #define RTC_TSDR_DU_3 (0x8UL << RTC_TSDR_DU_Pos) /*!< 0x00000008 */ 6969 #define RTC_TSDR_DT_Pos (4U) 6970 #define RTC_TSDR_DT_Msk (0x3UL << RTC_TSDR_DT_Pos) /*!< 0x00000030 */ 6971 #define RTC_TSDR_DT RTC_TSDR_DT_Msk 6972 #define RTC_TSDR_DT_0 (0x1UL << RTC_TSDR_DT_Pos) /*!< 0x00000010 */ 6973 #define RTC_TSDR_DT_1 (0x2UL << RTC_TSDR_DT_Pos) /*!< 0x00000020 */ 6974 #define RTC_TSDR_MU_Pos (8U) 6975 #define RTC_TSDR_MU_Msk (0xFUL << RTC_TSDR_MU_Pos) /*!< 0x00000F00 */ 6976 #define RTC_TSDR_MU RTC_TSDR_MU_Msk 6977 #define RTC_TSDR_MU_0 (0x1UL << RTC_TSDR_MU_Pos) /*!< 0x00000100 */ 6978 #define RTC_TSDR_MU_1 (0x2UL << RTC_TSDR_MU_Pos) /*!< 0x00000200 */ 6979 #define RTC_TSDR_MU_2 (0x4UL << RTC_TSDR_MU_Pos) /*!< 0x00000400 */ 6980 #define RTC_TSDR_MU_3 (0x8UL << RTC_TSDR_MU_Pos) /*!< 0x00000800 */ 6981 #define RTC_TSDR_MT_Pos (12U) 6982 #define RTC_TSDR_MT_Msk (0x1UL << RTC_TSDR_MT_Pos) /*!< 0x00001000 */ 6983 #define RTC_TSDR_MT RTC_TSDR_MT_Msk 6984 #define RTC_TSDR_WDU_Pos (13U) 6985 #define RTC_TSDR_WDU_Msk (0x7UL << RTC_TSDR_WDU_Pos) /*!< 0x0000E000 */ 6986 #define RTC_TSDR_WDU RTC_TSDR_WDU_Msk 6987 #define RTC_TSDR_WDU_0 (0x1UL << RTC_TSDR_WDU_Pos) /*!< 0x00002000 */ 6988 #define RTC_TSDR_WDU_1 (0x2UL << RTC_TSDR_WDU_Pos) /*!< 0x00004000 */ 6989 #define RTC_TSDR_WDU_2 (0x4UL << RTC_TSDR_WDU_Pos) /*!< 0x00008000 */ 6990 6991 /******************** Bits definition for RTC_TSSSR register ****************/ 6992 #define RTC_TSSSR_SS_Pos (0U) 6993 #define RTC_TSSSR_SS_Msk (0xFFFFFFFFUL << RTC_TSSSR_SS_Pos) /*!< 0xFFFFFFFF */ 6994 #define RTC_TSSSR_SS RTC_TSSSR_SS_Msk /*!< rtc timestamp sub second > */ 6995 6996 /******************** Bits definition for RTC_ALRMAR register ***************/ 6997 #define RTC_ALRMAR_SU_Pos (0U) 6998 #define RTC_ALRMAR_SU_Msk (0xFUL << RTC_ALRMAR_SU_Pos) /*!< 0x0000000F */ 6999 #define RTC_ALRMAR_SU RTC_ALRMAR_SU_Msk 7000 #define RTC_ALRMAR_SU_0 (0x1UL << RTC_ALRMAR_SU_Pos) /*!< 0x00000001 */ 7001 #define RTC_ALRMAR_SU_1 (0x2UL << RTC_ALRMAR_SU_Pos) /*!< 0x00000002 */ 7002 #define RTC_ALRMAR_SU_2 (0x4UL << RTC_ALRMAR_SU_Pos) /*!< 0x00000004 */ 7003 #define RTC_ALRMAR_SU_3 (0x8UL << RTC_ALRMAR_SU_Pos) /*!< 0x00000008 */ 7004 #define RTC_ALRMAR_ST_Pos (4U) 7005 #define RTC_ALRMAR_ST_Msk (0x7UL << RTC_ALRMAR_ST_Pos) /*!< 0x00000070 */ 7006 #define RTC_ALRMAR_ST RTC_ALRMAR_ST_Msk 7007 #define RTC_ALRMAR_ST_0 (0x1UL << RTC_ALRMAR_ST_Pos) /*!< 0x00000010 */ 7008 #define RTC_ALRMAR_ST_1 (0x2UL << RTC_ALRMAR_ST_Pos) /*!< 0x00000020 */ 7009 #define RTC_ALRMAR_ST_2 (0x4UL << RTC_ALRMAR_ST_Pos) /*!< 0x00000040 */ 7010 #define RTC_ALRMAR_MSK1_Pos (7U) 7011 #define RTC_ALRMAR_MSK1_Msk (0x1UL << RTC_ALRMAR_MSK1_Pos) /*!< 0x00000080 */ 7012 #define RTC_ALRMAR_MSK1 RTC_ALRMAR_MSK1_Msk 7013 #define RTC_ALRMAR_MNU_Pos (8U) 7014 #define RTC_ALRMAR_MNU_Msk (0xFUL << RTC_ALRMAR_MNU_Pos) /*!< 0x00000F00 */ 7015 #define RTC_ALRMAR_MNU RTC_ALRMAR_MNU_Msk 7016 #define RTC_ALRMAR_MNU_0 (0x1UL << RTC_ALRMAR_MNU_Pos) /*!< 0x00000100 */ 7017 #define RTC_ALRMAR_MNU_1 (0x2UL << RTC_ALRMAR_MNU_Pos) /*!< 0x00000200 */ 7018 #define RTC_ALRMAR_MNU_2 (0x4UL << RTC_ALRMAR_MNU_Pos) /*!< 0x00000400 */ 7019 #define RTC_ALRMAR_MNU_3 (0x8UL << RTC_ALRMAR_MNU_Pos) /*!< 0x00000800 */ 7020 #define RTC_ALRMAR_MNT_Pos (12U) 7021 #define RTC_ALRMAR_MNT_Msk (0x7UL << RTC_ALRMAR_MNT_Pos) /*!< 0x00007000 */ 7022 #define RTC_ALRMAR_MNT RTC_ALRMAR_MNT_Msk 7023 #define RTC_ALRMAR_MNT_0 (0x1UL << RTC_ALRMAR_MNT_Pos) /*!< 0x00001000 */ 7024 #define RTC_ALRMAR_MNT_1 (0x2UL << RTC_ALRMAR_MNT_Pos) /*!< 0x00002000 */ 7025 #define RTC_ALRMAR_MNT_2 (0x4UL << RTC_ALRMAR_MNT_Pos) /*!< 0x00004000 */ 7026 #define RTC_ALRMAR_MSK2_Pos (15U) 7027 #define RTC_ALRMAR_MSK2_Msk (0x1UL << RTC_ALRMAR_MSK2_Pos) /*!< 0x00008000 */ 7028 #define RTC_ALRMAR_MSK2 RTC_ALRMAR_MSK2_Msk 7029 #define RTC_ALRMAR_HU_Pos (16U) 7030 #define RTC_ALRMAR_HU_Msk (0xFUL << RTC_ALRMAR_HU_Pos) /*!< 0x000F0000 */ 7031 #define RTC_ALRMAR_HU RTC_ALRMAR_HU_Msk 7032 #define RTC_ALRMAR_HU_0 (0x1UL << RTC_ALRMAR_HU_Pos) /*!< 0x00010000 */ 7033 #define RTC_ALRMAR_HU_1 (0x2UL << RTC_ALRMAR_HU_Pos) /*!< 0x00020000 */ 7034 #define RTC_ALRMAR_HU_2 (0x4UL << RTC_ALRMAR_HU_Pos) /*!< 0x00040000 */ 7035 #define RTC_ALRMAR_HU_3 (0x8UL << RTC_ALRMAR_HU_Pos) /*!< 0x00080000 */ 7036 #define RTC_ALRMAR_HT_Pos (20U) 7037 #define RTC_ALRMAR_HT_Msk (0x3UL << RTC_ALRMAR_HT_Pos) /*!< 0x00300000 */ 7038 #define RTC_ALRMAR_HT RTC_ALRMAR_HT_Msk 7039 #define RTC_ALRMAR_HT_0 (0x1UL << RTC_ALRMAR_HT_Pos) /*!< 0x00100000 */ 7040 #define RTC_ALRMAR_HT_1 (0x2UL << RTC_ALRMAR_HT_Pos) /*!< 0x00200000 */ 7041 #define RTC_ALRMAR_PM_Pos (22U) 7042 #define RTC_ALRMAR_PM_Msk (0x1UL << RTC_ALRMAR_PM_Pos) /*!< 0x00400000 */ 7043 #define RTC_ALRMAR_PM RTC_ALRMAR_PM_Msk 7044 #define RTC_ALRMAR_MSK3_Pos (23U) 7045 #define RTC_ALRMAR_MSK3_Msk (0x1UL << RTC_ALRMAR_MSK3_Pos) /*!< 0x00800000 */ 7046 #define RTC_ALRMAR_MSK3 RTC_ALRMAR_MSK3_Msk 7047 #define RTC_ALRMAR_DU_Pos (24U) 7048 #define RTC_ALRMAR_DU_Msk (0xFUL << RTC_ALRMAR_DU_Pos) /*!< 0x0F000000 */ 7049 #define RTC_ALRMAR_DU RTC_ALRMAR_DU_Msk 7050 #define RTC_ALRMAR_DU_0 (0x1UL << RTC_ALRMAR_DU_Pos) /*!< 0x01000000 */ 7051 #define RTC_ALRMAR_DU_1 (0x2UL << RTC_ALRMAR_DU_Pos) /*!< 0x02000000 */ 7052 #define RTC_ALRMAR_DU_2 (0x4UL << RTC_ALRMAR_DU_Pos) /*!< 0x04000000 */ 7053 #define RTC_ALRMAR_DU_3 (0x8UL << RTC_ALRMAR_DU_Pos) /*!< 0x08000000 */ 7054 #define RTC_ALRMAR_DT_Pos (28U) 7055 #define RTC_ALRMAR_DT_Msk (0x3UL << RTC_ALRMAR_DT_Pos) /*!< 0x30000000 */ 7056 #define RTC_ALRMAR_DT RTC_ALRMAR_DT_Msk 7057 #define RTC_ALRMAR_DT_0 (0x1UL << RTC_ALRMAR_DT_Pos) /*!< 0x10000000 */ 7058 #define RTC_ALRMAR_DT_1 (0x2UL << RTC_ALRMAR_DT_Pos) /*!< 0x20000000 */ 7059 #define RTC_ALRMAR_WDSEL_Pos (30U) 7060 #define RTC_ALRMAR_WDSEL_Msk (0x1UL << RTC_ALRMAR_WDSEL_Pos) /*!< 0x40000000 */ 7061 #define RTC_ALRMAR_WDSEL RTC_ALRMAR_WDSEL_Msk 7062 #define RTC_ALRMAR_MSK4_Pos (31U) 7063 #define RTC_ALRMAR_MSK4_Msk (0x1UL << RTC_ALRMAR_MSK4_Pos) /*!< 0x80000000 */ 7064 #define RTC_ALRMAR_MSK4 RTC_ALRMAR_MSK4_Msk 7065 7066 /******************** Bits definition for RTC_ALRMASSR register *************/ 7067 #define RTC_ALRMASSR_SS_Pos (0U) 7068 #define RTC_ALRMASSR_SS_Msk (0x7FFFUL << RTC_ALRMASSR_SS_Pos) /*!< 0x00007FFF */ 7069 #define RTC_ALRMASSR_SS RTC_ALRMASSR_SS_Msk 7070 #define RTC_ALRMASSR_MASKSS_Pos (24U) 7071 #define RTC_ALRMASSR_MASKSS_Msk (0x3FUL << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x3F000000 */ 7072 #define RTC_ALRMASSR_MASKSS RTC_ALRMASSR_MASKSS_Msk 7073 #define RTC_ALRMASSR_MASKSS_0 (0x1UL << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x01000000 */ 7074 #define RTC_ALRMASSR_MASKSS_1 (0x2UL << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x02000000 */ 7075 #define RTC_ALRMASSR_MASKSS_2 (0x4UL << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x04000000 */ 7076 #define RTC_ALRMASSR_MASKSS_3 (0x8UL << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x08000000 */ 7077 #define RTC_ALRMASSR_MASKSS_4 (0x10UL << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x10000000 */ 7078 #define RTC_ALRMASSR_MASKSS_5 (0x20UL << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x20000000 */ 7079 #define RTC_ALRMASSR_SSCLR_Pos (31U) 7080 #define RTC_ALRMASSR_SSCLR_Msk (0x1UL << RTC_ALRMASSR_SSCLR_Pos) /*!< 0x80000000 */ 7081 #define RTC_ALRMASSR_SSCLR RTC_ALRMASSR_SSCLR_Msk 7082 7083 /******************** Bits definition for RTC_ALRMBR register ***************/ 7084 #define RTC_ALRMBR_SU_Pos (0U) 7085 #define RTC_ALRMBR_SU_Msk (0xFUL << RTC_ALRMBR_SU_Pos) /*!< 0x0000000F */ 7086 #define RTC_ALRMBR_SU RTC_ALRMBR_SU_Msk 7087 #define RTC_ALRMBR_SU_0 (0x1UL << RTC_ALRMBR_SU_Pos) /*!< 0x00000001 */ 7088 #define RTC_ALRMBR_SU_1 (0x2UL << RTC_ALRMBR_SU_Pos) /*!< 0x00000002 */ 7089 #define RTC_ALRMBR_SU_2 (0x4UL << RTC_ALRMBR_SU_Pos) /*!< 0x00000004 */ 7090 #define RTC_ALRMBR_SU_3 (0x8UL << RTC_ALRMBR_SU_Pos) /*!< 0x00000008 */ 7091 #define RTC_ALRMBR_ST_Pos (4U) 7092 #define RTC_ALRMBR_ST_Msk (0x7UL << RTC_ALRMBR_ST_Pos) /*!< 0x00000070 */ 7093 #define RTC_ALRMBR_ST RTC_ALRMBR_ST_Msk 7094 #define RTC_ALRMBR_ST_0 (0x1UL << RTC_ALRMBR_ST_Pos) /*!< 0x00000010 */ 7095 #define RTC_ALRMBR_ST_1 (0x2UL << RTC_ALRMBR_ST_Pos) /*!< 0x00000020 */ 7096 #define RTC_ALRMBR_ST_2 (0x4UL << RTC_ALRMBR_ST_Pos) /*!< 0x00000040 */ 7097 #define RTC_ALRMBR_MSK1_Pos (7U) 7098 #define RTC_ALRMBR_MSK1_Msk (0x1UL << RTC_ALRMBR_MSK1_Pos) /*!< 0x00000080 */ 7099 #define RTC_ALRMBR_MSK1 RTC_ALRMBR_MSK1_Msk 7100 #define RTC_ALRMBR_MNU_Pos (8U) 7101 #define RTC_ALRMBR_MNU_Msk (0xFUL << RTC_ALRMBR_MNU_Pos) /*!< 0x00000F00 */ 7102 #define RTC_ALRMBR_MNU RTC_ALRMBR_MNU_Msk 7103 #define RTC_ALRMBR_MNU_0 (0x1UL << RTC_ALRMBR_MNU_Pos) /*!< 0x00000100 */ 7104 #define RTC_ALRMBR_MNU_1 (0x2UL << RTC_ALRMBR_MNU_Pos) /*!< 0x00000200 */ 7105 #define RTC_ALRMBR_MNU_2 (0x4UL << RTC_ALRMBR_MNU_Pos) /*!< 0x00000400 */ 7106 #define RTC_ALRMBR_MNU_3 (0x8UL << RTC_ALRMBR_MNU_Pos) /*!< 0x00000800 */ 7107 #define RTC_ALRMBR_MNT_Pos (12U) 7108 #define RTC_ALRMBR_MNT_Msk (0x7UL << RTC_ALRMBR_MNT_Pos) /*!< 0x00007000 */ 7109 #define RTC_ALRMBR_MNT RTC_ALRMBR_MNT_Msk 7110 #define RTC_ALRMBR_MNT_0 (0x1UL << RTC_ALRMBR_MNT_Pos) /*!< 0x00001000 */ 7111 #define RTC_ALRMBR_MNT_1 (0x2UL << RTC_ALRMBR_MNT_Pos) /*!< 0x00002000 */ 7112 #define RTC_ALRMBR_MNT_2 (0x4UL << RTC_ALRMBR_MNT_Pos) /*!< 0x00004000 */ 7113 #define RTC_ALRMBR_MSK2_Pos (15U) 7114 #define RTC_ALRMBR_MSK2_Msk (0x1UL << RTC_ALRMBR_MSK2_Pos) /*!< 0x00008000 */ 7115 #define RTC_ALRMBR_MSK2 RTC_ALRMBR_MSK2_Msk 7116 #define RTC_ALRMBR_HU_Pos (16U) 7117 #define RTC_ALRMBR_HU_Msk (0xFUL << RTC_ALRMBR_HU_Pos) /*!< 0x000F0000 */ 7118 #define RTC_ALRMBR_HU RTC_ALRMBR_HU_Msk 7119 #define RTC_ALRMBR_HU_0 (0x1UL << RTC_ALRMBR_HU_Pos) /*!< 0x00010000 */ 7120 #define RTC_ALRMBR_HU_1 (0x2UL << RTC_ALRMBR_HU_Pos) /*!< 0x00020000 */ 7121 #define RTC_ALRMBR_HU_2 (0x4UL << RTC_ALRMBR_HU_Pos) /*!< 0x00040000 */ 7122 #define RTC_ALRMBR_HU_3 (0x8UL << RTC_ALRMBR_HU_Pos) /*!< 0x00080000 */ 7123 #define RTC_ALRMBR_HT_Pos (20U) 7124 #define RTC_ALRMBR_HT_Msk (0x3UL << RTC_ALRMBR_HT_Pos) /*!< 0x00300000 */ 7125 #define RTC_ALRMBR_HT RTC_ALRMBR_HT_Msk 7126 #define RTC_ALRMBR_HT_0 (0x1UL << RTC_ALRMBR_HT_Pos) /*!< 0x00100000 */ 7127 #define RTC_ALRMBR_HT_1 (0x2UL << RTC_ALRMBR_HT_Pos) /*!< 0x00200000 */ 7128 #define RTC_ALRMBR_PM_Pos (22U) 7129 #define RTC_ALRMBR_PM_Msk (0x1UL << RTC_ALRMBR_PM_Pos) /*!< 0x00400000 */ 7130 #define RTC_ALRMBR_PM RTC_ALRMBR_PM_Msk 7131 #define RTC_ALRMBR_MSK3_Pos (23U) 7132 #define RTC_ALRMBR_MSK3_Msk (0x1UL << RTC_ALRMBR_MSK3_Pos) /*!< 0x00800000 */ 7133 #define RTC_ALRMBR_MSK3 RTC_ALRMBR_MSK3_Msk 7134 #define RTC_ALRMBR_DU_Pos (24U) 7135 #define RTC_ALRMBR_DU_Msk (0xFUL << RTC_ALRMBR_DU_Pos) /*!< 0x0F000000 */ 7136 #define RTC_ALRMBR_DU RTC_ALRMBR_DU_Msk 7137 #define RTC_ALRMBR_DU_0 (0x1UL << RTC_ALRMBR_DU_Pos) /*!< 0x01000000 */ 7138 #define RTC_ALRMBR_DU_1 (0x2UL << RTC_ALRMBR_DU_Pos) /*!< 0x02000000 */ 7139 #define RTC_ALRMBR_DU_2 (0x4UL << RTC_ALRMBR_DU_Pos) /*!< 0x04000000 */ 7140 #define RTC_ALRMBR_DU_3 (0x8UL << RTC_ALRMBR_DU_Pos) /*!< 0x08000000 */ 7141 #define RTC_ALRMBR_DT_Pos (28U) 7142 #define RTC_ALRMBR_DT_Msk (0x3UL << RTC_ALRMBR_DT_Pos) /*!< 0x30000000 */ 7143 #define RTC_ALRMBR_DT RTC_ALRMBR_DT_Msk 7144 #define RTC_ALRMBR_DT_0 (0x1UL << RTC_ALRMBR_DT_Pos) /*!< 0x10000000 */ 7145 #define RTC_ALRMBR_DT_1 (0x2UL << RTC_ALRMBR_DT_Pos) /*!< 0x20000000 */ 7146 #define RTC_ALRMBR_WDSEL_Pos (30U) 7147 #define RTC_ALRMBR_WDSEL_Msk (0x1UL << RTC_ALRMBR_WDSEL_Pos) /*!< 0x40000000 */ 7148 #define RTC_ALRMBR_WDSEL RTC_ALRMBR_WDSEL_Msk 7149 #define RTC_ALRMBR_MSK4_Pos (31U) 7150 #define RTC_ALRMBR_MSK4_Msk (0x1UL << RTC_ALRMBR_MSK4_Pos) /*!< 0x80000000 */ 7151 #define RTC_ALRMBR_MSK4 RTC_ALRMBR_MSK4_Msk 7152 7153 /******************** Bits definition for RTC_ALRMBSSR register *************/ 7154 #define RTC_ALRMBSSR_SS_Pos (0U) 7155 #define RTC_ALRMBSSR_SS_Msk (0x7FFFUL << RTC_ALRMBSSR_SS_Pos) /*!< 0x00007FFF */ 7156 #define RTC_ALRMBSSR_SS RTC_ALRMBSSR_SS_Msk 7157 #define RTC_ALRMBSSR_MASKSS_Pos (24U) 7158 #define RTC_ALRMBSSR_MASKSS_Msk (0x3FUL << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x3F000000 */ 7159 #define RTC_ALRMBSSR_MASKSS RTC_ALRMBSSR_MASKSS_Msk 7160 #define RTC_ALRMBSSR_MASKSS_0 (0x1UL << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x01000000 */ 7161 #define RTC_ALRMBSSR_MASKSS_1 (0x2UL << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x02000000 */ 7162 #define RTC_ALRMBSSR_MASKSS_2 (0x4UL << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x04000000 */ 7163 #define RTC_ALRMBSSR_MASKSS_3 (0x8UL << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x08000000 */ 7164 #define RTC_ALRMBSSR_MASKSS_4 (0x10UL << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x10000000 */ 7165 #define RTC_ALRMBSSR_MASKSS_5 (0x20UL << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x20000000 */ 7166 #define RTC_ALRMBSSR_SSCLR_Pos (31U) 7167 #define RTC_ALRMBSSR_SSCLR_Msk (0x1UL << RTC_ALRMBSSR_SSCLR_Pos) /*!< 0x80000000 */ 7168 #define RTC_ALRMBSSR_SSCLR RTC_ALRMBSSR_SSCLR_Msk 7169 7170 /******************** Bits definition for RTC_SR register *******************/ 7171 #define RTC_SR_ALRAF_Pos (0U) 7172 #define RTC_SR_ALRAF_Msk (0x1UL << RTC_SR_ALRAF_Pos) /*!< 0x00000001 */ 7173 #define RTC_SR_ALRAF RTC_SR_ALRAF_Msk 7174 #define RTC_SR_ALRBF_Pos (1U) 7175 #define RTC_SR_ALRBF_Msk (0x1UL << RTC_SR_ALRBF_Pos) /*!< 0x00000002 */ 7176 #define RTC_SR_ALRBF RTC_SR_ALRBF_Msk 7177 #define RTC_SR_WUTF_Pos (2U) 7178 #define RTC_SR_WUTF_Msk (0x1UL << RTC_SR_WUTF_Pos) /*!< 0x00000004 */ 7179 #define RTC_SR_WUTF RTC_SR_WUTF_Msk 7180 #define RTC_SR_TSF_Pos (3U) 7181 #define RTC_SR_TSF_Msk (0x1UL << RTC_SR_TSF_Pos) /*!< 0x00000008 */ 7182 #define RTC_SR_TSF RTC_SR_TSF_Msk 7183 #define RTC_SR_TSOVF_Pos (4U) 7184 #define RTC_SR_TSOVF_Msk (0x1UL << RTC_SR_TSOVF_Pos) /*!< 0x00000010 */ 7185 #define RTC_SR_TSOVF RTC_SR_TSOVF_Msk 7186 #define RTC_SR_SSRUF_Pos (6U) 7187 #define RTC_SR_SSRUF_Msk (0x1UL << RTC_SR_SSRUF_Pos) /*!< 0x00000040 */ 7188 #define RTC_SR_SSRUF RTC_SR_SSRUF_Msk 7189 7190 /******************** Bits definition for RTC_MISR register *****************/ 7191 #define RTC_MISR_ALRAMF_Pos (0U) 7192 #define RTC_MISR_ALRAMF_Msk (0x1UL << RTC_MISR_ALRAMF_Pos) /*!< 0x00000001 */ 7193 #define RTC_MISR_ALRAMF RTC_MISR_ALRAMF_Msk 7194 #define RTC_MISR_ALRBMF_Pos (1U) 7195 #define RTC_MISR_ALRBMF_Msk (0x1UL << RTC_MISR_ALRBMF_Pos) /*!< 0x00000002 */ 7196 #define RTC_MISR_ALRBMF RTC_MISR_ALRBMF_Msk 7197 #define RTC_MISR_WUTMF_Pos (2U) 7198 #define RTC_MISR_WUTMF_Msk (0x1UL << RTC_MISR_WUTMF_Pos) /*!< 0x00000004 */ 7199 #define RTC_MISR_WUTMF RTC_MISR_WUTMF_Msk 7200 #define RTC_MISR_TSMF_Pos (3U) 7201 #define RTC_MISR_TSMF_Msk (0x1UL << RTC_MISR_TSMF_Pos) /*!< 0x00000008 */ 7202 #define RTC_MISR_TSMF RTC_MISR_TSMF_Msk 7203 #define RTC_MISR_TSOVMF_Pos (4U) 7204 #define RTC_MISR_TSOVMF_Msk (0x1UL << RTC_MISR_TSOVMF_Pos) /*!< 0x00000010 */ 7205 #define RTC_MISR_TSOVMF RTC_MISR_TSOVMF_Msk 7206 #define RTC_MISR_SSRUMF_Pos (6U) 7207 #define RTC_MISR_SSRUMF_Msk (0x1UL << RTC_MISR_SSRUMF_Pos) /*!< 0x00000040 */ 7208 #define RTC_MISR_SSRUMF RTC_MISR_SSRUMF_Msk 7209 7210 /******************** Bits definition for RTC_SCR register ******************/ 7211 #define RTC_SCR_CALRAF_Pos (0U) 7212 #define RTC_SCR_CALRAF_Msk (0x1UL << RTC_SCR_CALRAF_Pos) /*!< 0x00000001 */ 7213 #define RTC_SCR_CALRAF RTC_SCR_CALRAF_Msk 7214 #define RTC_SCR_CALRBF_Pos (1U) 7215 #define RTC_SCR_CALRBF_Msk (0x1UL << RTC_SCR_CALRBF_Pos) /*!< 0x00000002 */ 7216 #define RTC_SCR_CALRBF RTC_SCR_CALRBF_Msk 7217 #define RTC_SCR_CWUTF_Pos (2U) 7218 #define RTC_SCR_CWUTF_Msk (0x1UL << RTC_SCR_CWUTF_Pos) /*!< 0x00000004 */ 7219 #define RTC_SCR_CWUTF RTC_SCR_CWUTF_Msk 7220 #define RTC_SCR_CTSF_Pos (3U) 7221 #define RTC_SCR_CTSF_Msk (0x1UL << RTC_SCR_CTSF_Pos) /*!< 0x00000008 */ 7222 #define RTC_SCR_CTSF RTC_SCR_CTSF_Msk 7223 #define RTC_SCR_CTSOVF_Pos (4U) 7224 #define RTC_SCR_CTSOVF_Msk (0x1UL << RTC_SCR_CTSOVF_Pos) /*!< 0x00000010 */ 7225 #define RTC_SCR_CTSOVF RTC_SCR_CTSOVF_Msk 7226 #define RTC_SCR_CSSRUF_Pos (6U) 7227 #define RTC_SCR_CSSRUF_Msk (0x1UL << RTC_SCR_CSSRUF_Pos) /*!< 0x00000040 */ 7228 #define RTC_SCR_CSSRUF RTC_SCR_CSSRUF_Msk 7229 7230 /******************** Bits definition for RTC_ALRABINR register ******************/ 7231 #define RTC_ALRABINR_SS_Pos (0U) 7232 #define RTC_ALRABINR_SS_Msk (0xFFFFFFFFUL << RTC_ALRABINR_SS_Pos) /*!< 0xFFFFFFFF */ 7233 #define RTC_ALRABINR_SS RTC_ALRABINR_SS_Msk 7234 7235 /******************** Bits definition for RTC_ALRBBINR register ******************/ 7236 #define RTC_ALRBBINR_SS_Pos (0U) 7237 #define RTC_ALRBBINR_SS_Msk (0xFFFFFFFFUL << RTC_ALRBBINR_SS_Pos) /*!< 0xFFFFFFFF */ 7238 #define RTC_ALRBBINR_SS RTC_ALRBBINR_SS_Msk 7239 7240 7241 /******************************************************************************/ 7242 /* */ 7243 /* Serial Peripheral Interface (SPI) */ 7244 /* */ 7245 /******************************************************************************/ 7246 /******************* Bit definition for SPI_CR1 register ********************/ 7247 #define SPI_CR1_SPE_Pos (0U) 7248 #define SPI_CR1_SPE_Msk (0x1UL << SPI_CR1_SPE_Pos) /*!< 0x00000001 */ 7249 #define SPI_CR1_SPE SPI_CR1_SPE_Msk /*!<Serial Peripheral Enable */ 7250 #define SPI_CR1_MASRX_Pos (8U) 7251 #define SPI_CR1_MASRX_Msk (0x1UL << SPI_CR1_MASRX_Pos) /*!< 0x00000100 */ 7252 #define SPI_CR1_MASRX SPI_CR1_MASRX_Msk /*!<Master automatic SUSP in Receive mode */ 7253 #define SPI_CR1_CSTART_Pos (9U) 7254 #define SPI_CR1_CSTART_Msk (0x1UL << SPI_CR1_CSTART_Pos) /*!< 0x00000200 */ 7255 #define SPI_CR1_CSTART SPI_CR1_CSTART_Msk /*!<Master transfer start */ 7256 #define SPI_CR1_CSUSP_Pos (10U) 7257 #define SPI_CR1_CSUSP_Msk (0x1UL << SPI_CR1_CSUSP_Pos) /*!< 0x00000400 */ 7258 #define SPI_CR1_CSUSP SPI_CR1_CSUSP_Msk /*!<Master SUSPend request */ 7259 #define SPI_CR1_HDDIR_Pos (11U) 7260 #define SPI_CR1_HDDIR_Msk (0x1UL << SPI_CR1_HDDIR_Pos) /*!< 0x00000800 */ 7261 #define SPI_CR1_HDDIR SPI_CR1_HDDIR_Msk /*!<Rx/Tx direction at Half-duplex mode */ 7262 #define SPI_CR1_SSI_Pos (12U) 7263 #define SPI_CR1_SSI_Msk (0x1UL << SPI_CR1_SSI_Pos) /*!< 0x00001000 */ 7264 #define SPI_CR1_SSI SPI_CR1_SSI_Msk /*!<Internal SS signal input level */ 7265 #define SPI_CR1_CRC33_17_Pos (13U) 7266 #define SPI_CR1_CRC33_17_Msk (0x1UL << SPI_CR1_CRC33_17_Pos) /*!< 0x00002000 */ 7267 #define SPI_CR1_CRC33_17 SPI_CR1_CRC33_17_Msk /*!<32-bit CRC polynomial configuration */ 7268 #define SPI_CR1_RCRCINI_Pos (14U) 7269 #define SPI_CR1_RCRCINI_Msk (0x1UL << SPI_CR1_RCRCINI_Pos) /*!< 0x00004000 */ 7270 #define SPI_CR1_RCRCINI SPI_CR1_RCRCINI_Msk /*!<CRC init pattern control for receiver */ 7271 #define SPI_CR1_TCRCINI_Pos (15U) 7272 #define SPI_CR1_TCRCINI_Msk (0x1UL << SPI_CR1_TCRCINI_Pos) /*!< 0x00008000 */ 7273 #define SPI_CR1_TCRCINI SPI_CR1_TCRCINI_Msk /*!<CRC init pattern control for transmitter */ 7274 #define SPI_CR1_IOLOCK_Pos (16U) 7275 #define SPI_CR1_IOLOCK_Msk (0x1UL << SPI_CR1_IOLOCK_Pos) /*!< 0x00010000 */ 7276 #define SPI_CR1_IOLOCK SPI_CR1_IOLOCK_Msk /*!<Locking the AF configuration of associated IOs */ 7277 7278 /******************* Bit definition for SPI_CR2 register ********************/ 7279 #define SPI_CR2_TSIZE_Pos (0U) 7280 #define SPI_CR2_TSIZE_Msk (0xFFFFUL << SPI_CR2_TSIZE_Pos) /*!< 0x0000FFFF */ 7281 #define SPI_CR2_TSIZE SPI_CR2_TSIZE_Msk /*!<Number of data at current transfer */ 7282 7283 /******************* Bit definition for SPI_CFG1 register ********************/ 7284 #define SPI_CFG1_DSIZE_Pos (0U) 7285 #define SPI_CFG1_DSIZE_Msk (0x1FUL << SPI_CFG1_DSIZE_Pos) /*!< 0x0000001F */ 7286 #define SPI_CFG1_DSIZE SPI_CFG1_DSIZE_Msk /*!<DSIZE[4:0]: Bits number in single SPI data frame */ 7287 #define SPI_CFG1_DSIZE_0 (0x01UL << SPI_CFG1_DSIZE_Pos) /*!< 0x00000001 */ 7288 #define SPI_CFG1_DSIZE_1 (0x02UL << SPI_CFG1_DSIZE_Pos) /*!< 0x00000002 */ 7289 #define SPI_CFG1_DSIZE_2 (0x04UL << SPI_CFG1_DSIZE_Pos) /*!< 0x00000004 */ 7290 #define SPI_CFG1_DSIZE_3 (0x08UL << SPI_CFG1_DSIZE_Pos) /*!< 0x00000008 */ 7291 #define SPI_CFG1_DSIZE_4 (0x10UL << SPI_CFG1_DSIZE_Pos) /*!< 0x00000010 */ 7292 #define SPI_CFG1_FTHLV_Pos (5U) 7293 #define SPI_CFG1_FTHLV_Msk (0xFUL << SPI_CFG1_FTHLV_Pos) /*!< 0x000001E0 */ 7294 #define SPI_CFG1_FTHLV SPI_CFG1_FTHLV_Msk /*!<FTHVL [3:0]: FIFO threshold level*/ 7295 #define SPI_CFG1_FTHLV_0 (0x1UL << SPI_CFG1_FTHLV_Pos) /*!< 0x00000020 */ 7296 #define SPI_CFG1_FTHLV_1 (0x2UL << SPI_CFG1_FTHLV_Pos) /*!< 0x00000040 */ 7297 #define SPI_CFG1_FTHLV_2 (0x4UL << SPI_CFG1_FTHLV_Pos) /*!< 0x00000080 */ 7298 #define SPI_CFG1_FTHLV_3 (0x8UL << SPI_CFG1_FTHLV_Pos) /*!< 0x00000100 */ 7299 #define SPI_CFG1_UDRCFG_Pos (9U) 7300 #define SPI_CFG1_UDRCFG_Msk (0x1UL << SPI_CFG1_UDRCFG_Pos) /*!< 0x00000600 */ 7301 #define SPI_CFG1_UDRCFG SPI_CFG1_UDRCFG_Msk /*!<Behavior of Slave transmitter at underrun */ 7302 #define SPI_CFG1_RXDMAEN_Pos (14U) 7303 #define SPI_CFG1_RXDMAEN_Msk (0x1UL << SPI_CFG1_RXDMAEN_Pos) /*!< 0x00004000 */ 7304 #define SPI_CFG1_RXDMAEN SPI_CFG1_RXDMAEN_Msk /*!<Rx DMA stream enable */ 7305 #define SPI_CFG1_TXDMAEN_Pos (15U) 7306 #define SPI_CFG1_TXDMAEN_Msk (0x1UL << SPI_CFG1_TXDMAEN_Pos) /*!< 0x00008000 */ 7307 #define SPI_CFG1_TXDMAEN SPI_CFG1_TXDMAEN_Msk /*!<Tx DMA stream enable */ 7308 #define SPI_CFG1_CRCSIZE_Pos (16U) 7309 #define SPI_CFG1_CRCSIZE_Msk (0x1FUL << SPI_CFG1_CRCSIZE_Pos) /*!< 0x001F0000 */ 7310 #define SPI_CFG1_CRCSIZE SPI_CFG1_CRCSIZE_Msk /*!<CRCSIZE [4:0]: Length of CRC frame */ 7311 #define SPI_CFG1_CRCSIZE_0 (0x01UL << SPI_CFG1_CRCSIZE_Pos) /*!< 0x00010000 */ 7312 #define SPI_CFG1_CRCSIZE_1 (0x02UL << SPI_CFG1_CRCSIZE_Pos) /*!< 0x00020000 */ 7313 #define SPI_CFG1_CRCSIZE_2 (0x04UL << SPI_CFG1_CRCSIZE_Pos) /*!< 0x00040000 */ 7314 #define SPI_CFG1_CRCSIZE_3 (0x08UL << SPI_CFG1_CRCSIZE_Pos) /*!< 0x00080000 */ 7315 #define SPI_CFG1_CRCSIZE_4 (0x10UL << SPI_CFG1_CRCSIZE_Pos) /*!< 0x00100000 */ 7316 #define SPI_CFG1_CRCEN_Pos (22U) 7317 #define SPI_CFG1_CRCEN_Msk (0x1UL << SPI_CFG1_CRCEN_Pos) /*!< 0x00400000 */ 7318 #define SPI_CFG1_CRCEN SPI_CFG1_CRCEN_Msk /*!<Hardware CRC computation enable */ 7319 #define SPI_CFG1_MBR_Pos (28U) 7320 #define SPI_CFG1_MBR_Msk (0x7UL << SPI_CFG1_MBR_Pos) /*!< 0x70000000 */ 7321 #define SPI_CFG1_MBR SPI_CFG1_MBR_Msk /*!<Master baud rate */ 7322 #define SPI_CFG1_MBR_0 (0x1UL << SPI_CFG1_MBR_Pos) /*!< 0x10000000 */ 7323 #define SPI_CFG1_MBR_1 (0x2UL << SPI_CFG1_MBR_Pos) /*!< 0x20000000 */ 7324 #define SPI_CFG1_MBR_2 (0x4UL << SPI_CFG1_MBR_Pos) /*!< 0x40000000 */ 7325 #define SPI_CFG1_BPASS_Pos (31U) 7326 #define SPI_CFG1_BPASS_Msk (0x1UL << SPI_CFG1_BPASS_Pos) /*!< 0x80000000 */ 7327 #define SPI_CFG1_BPASS SPI_CFG1_BPASS_Msk /*!<Bypass of the prescaler */ 7328 7329 /******************* Bit definition for SPI_CFG2 register ********************/ 7330 #define SPI_CFG2_MSSI_Pos (0U) 7331 #define SPI_CFG2_MSSI_Msk (0xFUL << SPI_CFG2_MSSI_Pos) /*!< 0x0000000F */ 7332 #define SPI_CFG2_MSSI SPI_CFG2_MSSI_Msk /*!<Master SS Idleness */ 7333 #define SPI_CFG2_MSSI_0 (0x1UL << SPI_CFG2_MSSI_Pos) /*!< 0x00000001 */ 7334 #define SPI_CFG2_MSSI_1 (0x2UL << SPI_CFG2_MSSI_Pos) /*!< 0x00000002 */ 7335 #define SPI_CFG2_MSSI_2 (0x4UL << SPI_CFG2_MSSI_Pos) /*!< 0x00000004 */ 7336 #define SPI_CFG2_MSSI_3 (0x8UL << SPI_CFG2_MSSI_Pos) /*!< 0x00000008 */ 7337 #define SPI_CFG2_MIDI_Pos (4U) 7338 #define SPI_CFG2_MIDI_Msk (0xFUL << SPI_CFG2_MIDI_Pos) /*!< 0x000000F0 */ 7339 #define SPI_CFG2_MIDI SPI_CFG2_MIDI_Msk /*!<Master Inter-Data Idleness */ 7340 #define SPI_CFG2_MIDI_0 (0x1UL << SPI_CFG2_MIDI_Pos) /*!< 0x00000010 */ 7341 #define SPI_CFG2_MIDI_1 (0x2UL << SPI_CFG2_MIDI_Pos) /*!< 0x00000020 */ 7342 #define SPI_CFG2_MIDI_2 (0x4UL << SPI_CFG2_MIDI_Pos) /*!< 0x00000040 */ 7343 #define SPI_CFG2_MIDI_3 (0x8UL << SPI_CFG2_MIDI_Pos) /*!< 0x00000080 */ 7344 #define SPI_CFG2_RDIMM_Pos (13U) 7345 #define SPI_CFG2_RDIMM_Msk (0x1UL << SPI_CFG2_RDIMM_Pos) /*!< 0x00002000 */ 7346 #define SPI_CFG2_RDIMM SPI_CFG2_RDIMM_Msk /*!<RDY signal input master management */ 7347 #define SPI_CFG2_RDIOP_Pos (14U) 7348 #define SPI_CFG2_RDIOP_Msk (0x1UL << SPI_CFG2_RDIOP_Pos) /*!< 0x00004000 */ 7349 #define SPI_CFG2_RDIOP SPI_CFG2_RDIOP_Msk /*!<RDY signal input/output polarity */ 7350 #define SPI_CFG2_IOSWP_Pos (15U) 7351 #define SPI_CFG2_IOSWP_Msk (0x1UL << SPI_CFG2_IOSWP_Pos) /*!< 0x00008000 */ 7352 #define SPI_CFG2_IOSWP SPI_CFG2_IOSWP_Msk /*!<Swap functionality of MISO and MOSI pins */ 7353 #define SPI_CFG2_COMM_Pos (17U) 7354 #define SPI_CFG2_COMM_Msk (0x3UL << SPI_CFG2_COMM_Pos) /*!< 0x00060000 */ 7355 #define SPI_CFG2_COMM SPI_CFG2_COMM_Msk /*!<COMM [1:0]: SPI Communication Mode*/ 7356 #define SPI_CFG2_COMM_0 (0x1UL << SPI_CFG2_COMM_Pos) /*!< 0x00020000 */ 7357 #define SPI_CFG2_COMM_1 (0x2UL << SPI_CFG2_COMM_Pos) /*!< 0x00040000 */ 7358 #define SPI_CFG2_SP_Pos (19U) 7359 #define SPI_CFG2_SP_Msk (0x7UL << SPI_CFG2_SP_Pos) /*!< 0x00380000 */ 7360 #define SPI_CFG2_SP SPI_CFG2_SP_Msk /*!<SP[2:0]: Serial Protocol */ 7361 #define SPI_CFG2_SP_0 (0x1UL << SPI_CFG2_SP_Pos) /*!< 0x00080000 */ 7362 #define SPI_CFG2_SP_1 (0x2UL << SPI_CFG2_SP_Pos) /*!< 0x00100000 */ 7363 #define SPI_CFG2_SP_2 (0x4UL << SPI_CFG2_SP_Pos) /*!< 0x00200000 */ 7364 #define SPI_CFG2_MASTER_Pos (22U) 7365 #define SPI_CFG2_MASTER_Msk (0x1UL << SPI_CFG2_MASTER_Pos) /*!< 0x00400000 */ 7366 #define SPI_CFG2_MASTER SPI_CFG2_MASTER_Msk /*!<SPI Master */ 7367 #define SPI_CFG2_LSBFRST_Pos (23U) 7368 #define SPI_CFG2_LSBFRST_Msk (0x1UL << SPI_CFG2_LSBFRST_Pos) /*!< 0x00800000 */ 7369 #define SPI_CFG2_LSBFRST SPI_CFG2_LSBFRST_Msk /*!<Data frame format */ 7370 #define SPI_CFG2_CPHA_Pos (24U) 7371 #define SPI_CFG2_CPHA_Msk (0x1UL << SPI_CFG2_CPHA_Pos) /*!< 0x01000000 */ 7372 #define SPI_CFG2_CPHA SPI_CFG2_CPHA_Msk /*!<Clock Phase */ 7373 #define SPI_CFG2_CPOL_Pos (25U) 7374 #define SPI_CFG2_CPOL_Msk (0x1UL << SPI_CFG2_CPOL_Pos) /*!< 0x02000000 */ 7375 #define SPI_CFG2_CPOL SPI_CFG2_CPOL_Msk /*!<Clock Polarity */ 7376 #define SPI_CFG2_SSM_Pos (26U) 7377 #define SPI_CFG2_SSM_Msk (0x1UL << SPI_CFG2_SSM_Pos) /*!< 0x04000000 */ 7378 #define SPI_CFG2_SSM SPI_CFG2_SSM_Msk /*!<Software slave management */ 7379 #define SPI_CFG2_SSIOP_Pos (28U) 7380 #define SPI_CFG2_SSIOP_Msk (0x1UL << SPI_CFG2_SSIOP_Pos) /*!< 0x10000000 */ 7381 #define SPI_CFG2_SSIOP SPI_CFG2_SSIOP_Msk /*!<SS input/output polarity */ 7382 #define SPI_CFG2_SSOE_Pos (29U) 7383 #define SPI_CFG2_SSOE_Msk (0x1UL << SPI_CFG2_SSOE_Pos) /*!< 0x20000000 */ 7384 #define SPI_CFG2_SSOE SPI_CFG2_SSOE_Msk /*!<SS output enable */ 7385 #define SPI_CFG2_SSOM_Pos (30U) 7386 #define SPI_CFG2_SSOM_Msk (0x1UL << SPI_CFG2_SSOM_Pos) /*!< 0x40000000 */ 7387 #define SPI_CFG2_SSOM SPI_CFG2_SSOM_Msk /*!<SS output management in master mode */ 7388 #define SPI_CFG2_AFCNTR_Pos (31U) 7389 #define SPI_CFG2_AFCNTR_Msk (0x1UL << SPI_CFG2_AFCNTR_Pos) /*!< 0x80000000 */ 7390 #define SPI_CFG2_AFCNTR SPI_CFG2_AFCNTR_Msk /*!<Alternate function GPIOs control */ 7391 7392 /******************* Bit definition for SPI_IER register ********************/ 7393 #define SPI_IER_RXPIE_Pos (0U) 7394 #define SPI_IER_RXPIE_Msk (0x1UL << SPI_IER_RXPIE_Pos) /*!< 0x00000001 */ 7395 #define SPI_IER_RXPIE SPI_IER_RXPIE_Msk /*!<RXP Interrupt Enable */ 7396 #define SPI_IER_TXPIE_Pos (1U) 7397 #define SPI_IER_TXPIE_Msk (0x1UL << SPI_IER_TXPIE_Pos) /*!< 0x00000002 */ 7398 #define SPI_IER_TXPIE SPI_IER_TXPIE_Msk /*!<TXP interrupt enable */ 7399 #define SPI_IER_DXPIE_Pos (2U) 7400 #define SPI_IER_DXPIE_Msk (0x1UL << SPI_IER_DXPIE_Pos) /*!< 0x00000004 */ 7401 #define SPI_IER_DXPIE SPI_IER_DXPIE_Msk /*!<DXP interrupt enable */ 7402 #define SPI_IER_EOTIE_Pos (3U) 7403 #define SPI_IER_EOTIE_Msk (0x1UL << SPI_IER_EOTIE_Pos) /*!< 0x00000008 */ 7404 #define SPI_IER_EOTIE SPI_IER_EOTIE_Msk /*!<EOT/SUSP/TXC interrupt enable */ 7405 #define SPI_IER_TXTFIE_Pos (4U) 7406 #define SPI_IER_TXTFIE_Msk (0x1UL << SPI_IER_TXTFIE_Pos) /*!< 0x00000010 */ 7407 #define SPI_IER_TXTFIE SPI_IER_TXTFIE_Msk /*!<TXTF interrupt enable */ 7408 #define SPI_IER_UDRIE_Pos (5U) 7409 #define SPI_IER_UDRIE_Msk (0x1UL << SPI_IER_UDRIE_Pos) /*!< 0x00000020 */ 7410 #define SPI_IER_UDRIE SPI_IER_UDRIE_Msk /*!<UDR interrupt enable */ 7411 #define SPI_IER_OVRIE_Pos (6U) 7412 #define SPI_IER_OVRIE_Msk (0x1UL << SPI_IER_OVRIE_Pos) /*!< 0x00000040 */ 7413 #define SPI_IER_OVRIE SPI_IER_OVRIE_Msk /*!<OVR interrupt enable */ 7414 #define SPI_IER_CRCEIE_Pos (7U) 7415 #define SPI_IER_CRCEIE_Msk (0x1UL << SPI_IER_CRCEIE_Pos) /*!< 0x00000080 */ 7416 #define SPI_IER_CRCEIE SPI_IER_CRCEIE_Msk /*!<CRCE interrupt enable */ 7417 #define SPI_IER_TIFREIE_Pos (8U) 7418 #define SPI_IER_TIFREIE_Msk (0x1UL << SPI_IER_TIFREIE_Pos) /*!< 0x00000100 */ 7419 #define SPI_IER_TIFREIE SPI_IER_TIFREIE_Msk /*!<TI Frame Error interrupt enable */ 7420 #define SPI_IER_MODFIE_Pos (9U) 7421 #define SPI_IER_MODFIE_Msk (0x1UL << SPI_IER_MODFIE_Pos) /*!< 0x00000200 */ 7422 #define SPI_IER_MODFIE SPI_IER_MODFIE_Msk /*!<MODF interrupt enable */ 7423 7424 /******************* Bit definition for SPI_SR register ********************/ 7425 #define SPI_SR_RXP_Pos (0U) 7426 #define SPI_SR_RXP_Msk (0x1UL << SPI_SR_RXP_Pos) /*!< 0x00000001 */ 7427 #define SPI_SR_RXP SPI_SR_RXP_Msk /*!<Rx-Packet available */ 7428 #define SPI_SR_TXP_Pos (1U) 7429 #define SPI_SR_TXP_Msk (0x1UL << SPI_SR_TXP_Pos) /*!< 0x00000002 */ 7430 #define SPI_SR_TXP SPI_SR_TXP_Msk /*!<Tx-Packet space available */ 7431 #define SPI_SR_DXP_Pos (2U) 7432 #define SPI_SR_DXP_Msk (0x1UL << SPI_SR_DXP_Pos) /*!< 0x00000004 */ 7433 #define SPI_SR_DXP SPI_SR_DXP_Msk /*!<Duplex Packet available */ 7434 #define SPI_SR_EOT_Pos (3U) 7435 #define SPI_SR_EOT_Msk (0x1UL << SPI_SR_EOT_Pos) /*!< 0x00000008 */ 7436 #define SPI_SR_EOT SPI_SR_EOT_Msk /*!<Duplex Packet available */ 7437 #define SPI_SR_TXTF_Pos (4U) 7438 #define SPI_SR_TXTF_Msk (0x1UL << SPI_SR_TXTF_Pos) /*!< 0x00000010 */ 7439 #define SPI_SR_TXTF SPI_SR_TXTF_Msk /*!<Transmission Transfer Filled */ 7440 #define SPI_SR_UDR_Pos (5U) 7441 #define SPI_SR_UDR_Msk (0x1UL << SPI_SR_UDR_Pos) /*!< 0x00000020 */ 7442 #define SPI_SR_UDR SPI_SR_UDR_Msk /*!<UDR at Slave transmission */ 7443 #define SPI_SR_OVR_Pos (6U) 7444 #define SPI_SR_OVR_Msk (0x1UL << SPI_SR_OVR_Pos) /*!< 0x00000040 */ 7445 #define SPI_SR_OVR SPI_SR_OVR_Msk /*!<Rx-Packet available */ 7446 #define SPI_SR_CRCE_Pos (7U) 7447 #define SPI_SR_CRCE_Msk (0x1UL << SPI_SR_CRCE_Pos) /*!< 0x00000080 */ 7448 #define SPI_SR_CRCE SPI_SR_CRCE_Msk /*!<CRC Error Detected */ 7449 #define SPI_SR_TIFRE_Pos (8U) 7450 #define SPI_SR_TIFRE_Msk (0x1UL << SPI_SR_TIFRE_Pos) /*!< 0x00000100 */ 7451 #define SPI_SR_TIFRE SPI_SR_TIFRE_Msk /*!<TI frame format error Detected */ 7452 #define SPI_SR_MODF_Pos (9U) 7453 #define SPI_SR_MODF_Msk (0x1UL << SPI_SR_MODF_Pos) /*!< 0x00000200 */ 7454 #define SPI_SR_MODF SPI_SR_MODF_Msk /*!<Mode Fault Detected */ 7455 #define SPI_SR_SUSP_Pos (11U) 7456 #define SPI_SR_SUSP_Msk (0x1UL << SPI_SR_SUSP_Pos) /*!< 0x00000800 */ 7457 #define SPI_SR_SUSP SPI_SR_SUSP_Msk /*!<SUSP is set by hardware */ 7458 #define SPI_SR_TXC_Pos (12U) 7459 #define SPI_SR_TXC_Msk (0x1UL << SPI_SR_TXC_Pos) /*!< 0x00001000 */ 7460 #define SPI_SR_TXC SPI_SR_TXC_Msk /*!<TxFIFO transmission complete */ 7461 #define SPI_SR_RXPLVL_Pos (13U) 7462 #define SPI_SR_RXPLVL_Msk (0x3UL << SPI_SR_RXPLVL_Pos) /*!< 0x00006000 */ 7463 #define SPI_SR_RXPLVL SPI_SR_RXPLVL_Msk /*!<RxFIFO Packing Level */ 7464 #define SPI_SR_RXPLVL_0 (0x1UL << SPI_SR_RXPLVL_Pos) /*!< 0x00002000 */ 7465 #define SPI_SR_RXPLVL_1 (0x2UL << SPI_SR_RXPLVL_Pos) /*!< 0x00004000 */ 7466 #define SPI_SR_RXWNE_Pos (15U) 7467 #define SPI_SR_RXWNE_Msk (0x1UL << SPI_SR_RXWNE_Pos) /*!< 0x00008000 */ 7468 #define SPI_SR_RXWNE SPI_SR_RXWNE_Msk /*!<Rx FIFO Word Not Empty */ 7469 #define SPI_SR_CTSIZE_Pos (16U) 7470 #define SPI_SR_CTSIZE_Msk (0xFFFFUL << SPI_SR_CTSIZE_Pos) /*!< 0xFFFF0000 */ 7471 #define SPI_SR_CTSIZE SPI_SR_CTSIZE_Msk /*!<Number of data frames remaining in TSIZE */ 7472 7473 /******************* Bit definition for SPI_IFCR register ********************/ 7474 #define SPI_IFCR_EOTC_Pos (3U) 7475 #define SPI_IFCR_EOTC_Msk (0x1UL << SPI_IFCR_EOTC_Pos) /*!< 0x00000008 */ 7476 #define SPI_IFCR_EOTC SPI_IFCR_EOTC_Msk /*!<End Of Transfer flag clear */ 7477 #define SPI_IFCR_TXTFC_Pos (4U) 7478 #define SPI_IFCR_TXTFC_Msk (0x1UL << SPI_IFCR_TXTFC_Pos) /*!< 0x00000010 */ 7479 #define SPI_IFCR_TXTFC SPI_IFCR_TXTFC_Msk /*!<Transmission Transfer Filled flag clear */ 7480 #define SPI_IFCR_UDRC_Pos (5U) 7481 #define SPI_IFCR_UDRC_Msk (0x1UL << SPI_IFCR_UDRC_Pos) /*!< 0x00000020 */ 7482 #define SPI_IFCR_UDRC SPI_IFCR_UDRC_Msk /*!<Underrun flag clear */ 7483 #define SPI_IFCR_OVRC_Pos (6U) 7484 #define SPI_IFCR_OVRC_Msk (0x1UL << SPI_IFCR_OVRC_Pos) /*!< 0x00000040 */ 7485 #define SPI_IFCR_OVRC SPI_IFCR_OVRC_Msk /*!<Overrun flag clear */ 7486 #define SPI_IFCR_CRCEC_Pos (7U) 7487 #define SPI_IFCR_CRCEC_Msk (0x1UL << SPI_IFCR_CRCEC_Pos) /*!< 0x00000080 */ 7488 #define SPI_IFCR_CRCEC SPI_IFCR_CRCEC_Msk /*!<CRC Error flag clear */ 7489 #define SPI_IFCR_TIFREC_Pos (8U) 7490 #define SPI_IFCR_TIFREC_Msk (0x1UL << SPI_IFCR_TIFREC_Pos) /*!< 0x00000100 */ 7491 #define SPI_IFCR_TIFREC SPI_IFCR_TIFREC_Msk /*!<TI frame format error flag clear */ 7492 #define SPI_IFCR_MODFC_Pos (9U) 7493 #define SPI_IFCR_MODFC_Msk (0x1UL << SPI_IFCR_MODFC_Pos) /*!< 0x00000200 */ 7494 #define SPI_IFCR_MODFC SPI_IFCR_MODFC_Msk /*!<Mode Fault flag clear */ 7495 #define SPI_IFCR_SUSPC_Pos (11U) 7496 #define SPI_IFCR_SUSPC_Msk (0x1UL << SPI_IFCR_SUSPC_Pos) /*!< 0x00000800 */ 7497 #define SPI_IFCR_SUSPC SPI_IFCR_SUSPC_Msk /*!<SUSPend flag clear */ 7498 7499 /******************* Bit definition for SPI_AUTOCR register ********************/ 7500 #define SPI_AUTOCR_TRIGSEL_Pos (16U) 7501 #define SPI_AUTOCR_TRIGSEL_Msk (0xFUL << SPI_AUTOCR_TRIGSEL_Pos) /*!< 0x000F0000 */ 7502 #define SPI_AUTOCR_TRIGSEL SPI_AUTOCR_TRIGSEL_Msk /*!<CTRIGSEL [3:0]: Trigger selection */ 7503 #define SPI_AUTOCR_TRIGSEL_0 (0x01UL << SPI_AUTOCR_TRIGSEL_Pos) /*!< 0x00010000 */ 7504 #define SPI_AUTOCR_TRIGSEL_1 (0x02UL << SPI_AUTOCR_TRIGSEL_Pos) /*!< 0x00020000 */ 7505 #define SPI_AUTOCR_TRIGSEL_2 (0x04UL << SPI_AUTOCR_TRIGSEL_Pos) /*!< 0x00040000 */ 7506 #define SPI_AUTOCR_TRIGSEL_3 (0x08UL << SPI_AUTOCR_TRIGSEL_Pos) /*!< 0x00080000 */ 7507 #define SPI_AUTOCR_TRIGPOL_Pos (20U) 7508 #define SPI_AUTOCR_TRIGPOL_Msk (0x1UL << SPI_AUTOCR_TRIGPOL_Pos) /*!< 0x00100000 */ 7509 #define SPI_AUTOCR_TRIGPOL SPI_AUTOCR_TRIGPOL_Msk /*!<Trigger polarity */ 7510 #define SPI_AUTOCR_TRIGEN_Pos (21U) 7511 #define SPI_AUTOCR_TRIGEN_Msk (0x1UL << SPI_AUTOCR_TRIGEN_Pos) /*!< 0x00200000 */ 7512 #define SPI_AUTOCR_TRIGEN SPI_AUTOCR_TRIGEN_Msk /*!<Trigger of CSTART control enable */ 7513 7514 /******************* Bit definition for SPI_TXDR register ********************/ 7515 #define SPI_TXDR_TXDR_Pos (0U) 7516 #define SPI_TXDR_TXDR_Msk (0xFFFFFFFFUL << SPI_TXDR_TXDR_Pos) /*!< 0xFFFFFFFF */ 7517 #define SPI_TXDR_TXDR SPI_TXDR_TXDR_Msk /* Transmit Data Register */ 7518 7519 /******************* Bit definition for SPI_RXDR register ********************/ 7520 #define SPI_RXDR_RXDR_Pos (0U) 7521 #define SPI_RXDR_RXDR_Msk (0xFFFFFFFFUL << SPI_RXDR_RXDR_Pos) /*!< 0xFFFFFFFF */ 7522 #define SPI_RXDR_RXDR SPI_RXDR_RXDR_Msk /* Receive Data Register */ 7523 7524 /******************* Bit definition for SPI_CRCPOLY register ********************/ 7525 #define SPI_CRCPOLY_CRCPOLY_Pos (0U) 7526 #define SPI_CRCPOLY_CRCPOLY_Msk (0xFFFFFFFFUL << SPI_CRCPOLY_CRCPOLY_Pos) /*!< 0xFFFFFFFF */ 7527 #define SPI_CRCPOLY_CRCPOLY SPI_CRCPOLY_CRCPOLY_Msk /* CRC Polynomial register */ 7528 7529 /******************* Bit definition for SPI_TXCRC register ********************/ 7530 #define SPI_TXCRC_TXCRC_Pos (0U) 7531 #define SPI_TXCRC_TXCRC_Msk (0xFFFFFFFFUL << SPI_TXCRC_TXCRC_Pos) /*!< 0xFFFFFFFF */ 7532 #define SPI_TXCRC_TXCRC SPI_TXCRC_TXCRC_Msk /* CRCRegister for transmitter */ 7533 7534 /******************* Bit definition for SPI_RXCRC register ********************/ 7535 #define SPI_RXCRC_RXCRC_Pos (0U) 7536 #define SPI_RXCRC_RXCRC_Msk (0xFFFFFFFFUL << SPI_RXCRC_RXCRC_Pos) /*!< 0xFFFFFFFF */ 7537 #define SPI_RXCRC_RXCRC SPI_RXCRC_RXCRC_Msk /* CRCRegister for receiver */ 7538 7539 /******************* Bit definition for SPI_UDRDR register ********************/ 7540 #define SPI_UDRDR_UDRDR_Pos (0U) 7541 #define SPI_UDRDR_UDRDR_Msk (0xFFFFFFFFUL << SPI_UDRDR_UDRDR_Pos) /*!< 0xFFFFFFFF */ 7542 #define SPI_UDRDR_UDRDR SPI_UDRDR_UDRDR_Msk /* Data at slave underrun condition */ 7543 7544 7545 /******************************************************************************/ 7546 /* */ 7547 /* SYSCFG */ 7548 /* */ 7549 /******************************************************************************/ 7550 /****************** Bit definition for SYSCFG_CFGR1 register ****************/ 7551 #define SYSCFG_CFGR1_BOOSTEN_Pos (8U) 7552 #define SYSCFG_CFGR1_BOOSTEN_Msk (0x1UL << SYSCFG_CFGR1_BOOSTEN_Pos) /*!< 0x00000100 */ 7553 #define SYSCFG_CFGR1_BOOSTEN SYSCFG_CFGR1_BOOSTEN_Msk /*!< I/O analog switch voltage booster enable */ 7554 #define SYSCFG_CFGR1_ANASWVDD_Pos (9U) 7555 #define SYSCFG_CFGR1_ANASWVDD_Msk (0x1UL << SYSCFG_CFGR1_ANASWVDD_Pos) /*!< 0x00000200 */ 7556 #define SYSCFG_CFGR1_ANASWVDD SYSCFG_CFGR1_ANASWVDD_Msk /*!< GPIO analog switch control voltage selection */ 7557 #define SYSCFG_CFGR1_PA6_FMP_Pos (16U) 7558 #define SYSCFG_CFGR1_PA6_FMP_Msk (0x1UL << SYSCFG_CFGR1_PA6_FMP_Pos) /*!< 0x00010000 */ 7559 #define SYSCFG_CFGR1_PA6_FMP SYSCFG_CFGR1_PA6_FMP_Msk /*!< I2C PA6 Fast mode plus */ 7560 #define SYSCFG_CFGR1_PA7_FMP_Pos (17U) 7561 #define SYSCFG_CFGR1_PA7_FMP_Msk (0x1UL << SYSCFG_CFGR1_PA7_FMP_Pos) /*!< 0x00020000 */ 7562 #define SYSCFG_CFGR1_PA7_FMP SYSCFG_CFGR1_PA7_FMP_Msk /*!< I2C PA7 Fast mode plus */ 7563 #define SYSCFG_CFGR1_PA15_FMP_Pos (18U) 7564 #define SYSCFG_CFGR1_PA15_FMP_Msk (0x1UL << SYSCFG_CFGR1_PA15_FMP_Pos) /*!< 0x00040000 */ 7565 #define SYSCFG_CFGR1_PA15_FMP SYSCFG_CFGR1_PA15_FMP_Msk /*!< I2C PA15 Fast mode plus */ 7566 #define SYSCFG_CFGR1_PB3_FMP_Pos (19U) 7567 #define SYSCFG_CFGR1_PB3_FMP_Msk (0x1UL << SYSCFG_CFGR1_PB3_FMP_Pos) /*!< 0x00080000 */ 7568 #define SYSCFG_CFGR1_PB3_FMP SYSCFG_CFGR1_PB3_FMP_Msk /*!< I2C PB3 Fast mode plus */ 7569 7570 /****************** Bit definition for SYSCFG_FPUIMR register ***************/ 7571 #define SYSCFG_FPUIMR_FPU_IE_Pos (0U) 7572 #define SYSCFG_FPUIMR_FPU_IE_Msk (0x3FUL << SYSCFG_FPUIMR_FPU_IE_Pos) /*!< 0x0000003F - */ 7573 #define SYSCFG_FPUIMR_FPU_IE SYSCFG_FPUIMR_FPU_IE_Msk /*!< All FPU interrupts enable */ 7574 #define SYSCFG_FPUIMR_FPU_IE_0 (0x1UL << SYSCFG_FPUIMR_FPU_IE_Pos) /*!< 0x00000001 - Invalid operation Interrupt enable */ 7575 #define SYSCFG_FPUIMR_FPU_IE_1 (0x2UL << SYSCFG_FPUIMR_FPU_IE_Pos) /*!< 0x00000002 - Divide-by-zero Interrupt enable */ 7576 #define SYSCFG_FPUIMR_FPU_IE_2 (0x4UL << SYSCFG_FPUIMR_FPU_IE_Pos) /*!< 0x00000004 - Underflow Interrupt enable */ 7577 #define SYSCFG_FPUIMR_FPU_IE_3 (0x8UL << SYSCFG_FPUIMR_FPU_IE_Pos) /*!< 0x00000008 - Overflow Interrupt enable */ 7578 #define SYSCFG_FPUIMR_FPU_IE_4 (0x10UL << SYSCFG_FPUIMR_FPU_IE_Pos) /*!< 0x00000010 - Input denormal Interrupt enable */ 7579 #define SYSCFG_FPUIMR_FPU_IE_5 (0x20UL << SYSCFG_FPUIMR_FPU_IE_Pos) /*!< 0x00000020 - Inexact Interrupt enable (interrupt disabled at reset) */ 7580 7581 /****************** Bit definition for SYSCFG_CNSLCKR register **************/ 7582 #define SYSCFG_CNSLCKR_LOCKNSVTOR_Pos (0U) 7583 #define SYSCFG_CNSLCKR_LOCKNSVTOR_Msk (0x1UL << SYSCFG_CNSLCKR_LOCKNSVTOR_Pos) /*!< 0x00000001 */ 7584 #define SYSCFG_CNSLCKR_LOCKNSVTOR SYSCFG_CNSLCKR_LOCKNSVTOR_Msk /*!< Disable VTOR_NS register writes by SW or debug agent */ 7585 #define SYSCFG_CNSLCKR_LOCKNSMPU_Pos (1U) 7586 #define SYSCFG_CNSLCKR_LOCKNSMPU_Msk (0x1UL << SYSCFG_CNSLCKR_LOCKNSMPU_Pos) /*!< 0x00000002 */ 7587 #define SYSCFG_CNSLCKR_LOCKNSMPU SYSCFG_CNSLCKR_LOCKNSMPU_Msk /*!< Disable Non-Secure MPU registers writes by SW or debug agent */ 7588 7589 /****************** Bit definition for SYSCFG_CFGR2 register ****************/ 7590 #define SYSCFG_CFGR2_CLL_Pos (0U) 7591 #define SYSCFG_CFGR2_CLL_Msk (0x1UL << SYSCFG_CFGR2_CLL_Pos) /*!< 0x00000001 */ 7592 #define SYSCFG_CFGR2_CLL SYSCFG_CFGR2_CLL_Msk /*!< Core Lockup Lock */ 7593 #define SYSCFG_CFGR2_SPL_Pos (1U) 7594 #define SYSCFG_CFGR2_SPL_Msk (0x1UL << SYSCFG_CFGR2_SPL_Pos) /*!< 0x00000002 */ 7595 #define SYSCFG_CFGR2_SPL SYSCFG_CFGR2_SPL_Msk /*!< SRAM Parity Lock */ 7596 #define SYSCFG_CFGR2_PVDL_Pos (2U) 7597 #define SYSCFG_CFGR2_PVDL_Msk (0x1UL << SYSCFG_CFGR2_PVDL_Pos) /*!< 0x00000004 */ 7598 #define SYSCFG_CFGR2_PVDL SYSCFG_CFGR2_PVDL_Msk /*!< PVD Lock */ 7599 #define SYSCFG_CFGR2_ECCL_Pos (3U) 7600 #define SYSCFG_CFGR2_ECCL_Msk (0x1UL << SYSCFG_CFGR2_ECCL_Pos) /*!< 0x00000008 */ 7601 #define SYSCFG_CFGR2_ECCL SYSCFG_CFGR2_ECCL_Msk /*!< ECC Lock*/ 7602 7603 /****************** Bit definition for SYSCFG_MESR register ****************/ 7604 #define SYSCFG_MESR_MCLR_Pos (0U) 7605 #define SYSCFG_MESR_MCLR_Msk (0x1UL << SYSCFG_MESR_MCLR_Pos) /*!< 0x00000001 */ 7606 #define SYSCFG_MESR_MCLR SYSCFG_MESR_MCLR_Msk /*!< Status of Erase after Reset */ 7607 #define SYSCFG_MESR_IPMEE_Pos (16U) 7608 #define SYSCFG_MESR_IPMEE_Msk (0x1UL << SYSCFG_MESR_IPMEE_Pos) /*!< 0x00010000 */ 7609 #define SYSCFG_MESR_IPMEE SYSCFG_MESR_IPMEE_Msk /*!< Status of End of Erase for ICache and PKA RAMs */ 7610 7611 /****************** Bit definition for SYSCFG_CCCSR register ****************/ 7612 #define SYSCFG_CCCSR_EN1_Pos (0U) 7613 #define SYSCFG_CCCSR_EN1_Msk (0x1UL << SYSCFG_CCCSR_EN1_Pos) /*!< 0x00000001 */ 7614 #define SYSCFG_CCCSR_EN1 SYSCFG_CCCSR_EN1_Msk /*!< Enable compensation cell for VDD power rail */ 7615 #define SYSCFG_CCCSR_CS1_Pos (1U) 7616 #define SYSCFG_CCCSR_CS1_Msk (0x1UL << SYSCFG_CCCSR_CS1_Pos) /*!< 0x00000002 */ 7617 #define SYSCFG_CCCSR_CS1 SYSCFG_CCCSR_CS1_Msk /*!< Code selection for VDD power rail */ 7618 #define SYSCFG_CCCSR_RDY1_Pos (8U) 7619 #define SYSCFG_CCCSR_RDY1_Msk (0x1UL << SYSCFG_CCCSR_RDY1_Pos) /*!< 0x00000100 */ 7620 #define SYSCFG_CCCSR_RDY1 SYSCFG_CCCSR_RDY1_Msk /*!< VDD compensation cell ready flag */ 7621 7622 /****************** Bit definition for SYSCFG_CCVR register ****************/ 7623 #define SYSCFG_CCVR_NCV1_Pos (0U) 7624 #define SYSCFG_CCVR_NCV1_Msk (0xFUL << SYSCFG_CCVR_NCV1_Pos) /*!< 0x0000000F */ 7625 #define SYSCFG_CCVR_NCV1 SYSCFG_CCVR_NCV1_Msk /*!< NMOS compensation value for VDD Power Rail */ 7626 #define SYSCFG_CCVR_PCV1_Pos (4U) 7627 #define SYSCFG_CCVR_PCV1_Msk (0xFUL << SYSCFG_CCVR_PCV1_Pos) /*!< 0x000000F0 */ 7628 #define SYSCFG_CCVR_PCV1 SYSCFG_CCVR_PCV1_Msk /*!< PMOS compensation value for VDD Power Rail */ 7629 7630 /****************** Bit definition for SYSCFG_CCCR register ****************/ 7631 #define SYSCFG_CCCR_NCC1_Pos (0U) 7632 #define SYSCFG_CCCR_NCC1_Msk (0xFUL << SYSCFG_CCCR_NCC1_Pos) /*!< 0x0000000F */ 7633 #define SYSCFG_CCCR_NCC1 SYSCFG_CCCR_NCC1_Msk /*!< NMOS compensation code for VDD Power Rail */ 7634 #define SYSCFG_CCCR_PCC1_Pos (4U) 7635 #define SYSCFG_CCCR_PCC1_Msk (0xFUL << SYSCFG_CCCR_PCC1_Pos) /*!< 0x000000F0 */ 7636 #define SYSCFG_CCCR_PCC1 SYSCFG_CCCR_PCC1_Msk /*!< PMOS compensation code for VDD Power Rail */ 7637 7638 7639 /******************************************************************************/ 7640 /* */ 7641 /* Tamper and backup register (TAMP) */ 7642 /* */ 7643 /******************************************************************************/ 7644 /******************** Bits definition for TAMP_CR1 register *****************/ 7645 #define TAMP_CR1_TAMP1E_Pos (0U) 7646 #define TAMP_CR1_TAMP1E_Msk (0x1UL << TAMP_CR1_TAMP1E_Pos) /*!< 0x00000001 */ 7647 #define TAMP_CR1_TAMP1E TAMP_CR1_TAMP1E_Msk 7648 #define TAMP_CR1_TAMP2E_Pos (1U) 7649 #define TAMP_CR1_TAMP2E_Msk (0x1UL << TAMP_CR1_TAMP2E_Pos) /*!< 0x00000002 */ 7650 #define TAMP_CR1_TAMP2E TAMP_CR1_TAMP2E_Msk 7651 #define TAMP_CR1_TAMP3E_Pos (2U) 7652 #define TAMP_CR1_TAMP3E_Msk (0x1UL << TAMP_CR1_TAMP3E_Pos) /*!< 0x00000004 */ 7653 #define TAMP_CR1_TAMP3E TAMP_CR1_TAMP3E_Msk 7654 #define TAMP_CR1_ITAMP3E_Pos (18U) 7655 #define TAMP_CR1_ITAMP3E_Msk (0x1UL << TAMP_CR1_ITAMP3E_Pos) /*!< 0x00040000 */ 7656 #define TAMP_CR1_ITAMP3E TAMP_CR1_ITAMP3E_Msk 7657 #define TAMP_CR1_ITAMP5E_Pos (20U) 7658 #define TAMP_CR1_ITAMP5E_Msk (0x1UL << TAMP_CR1_ITAMP5E_Pos) /*!< 0x00100000 */ 7659 #define TAMP_CR1_ITAMP5E TAMP_CR1_ITAMP5E_Msk 7660 #define TAMP_CR1_ITAMP6E_Pos (21U) 7661 #define TAMP_CR1_ITAMP6E_Msk (0x1UL << TAMP_CR1_ITAMP6E_Pos) /*!< 0x00200000 */ 7662 #define TAMP_CR1_ITAMP6E TAMP_CR1_ITAMP6E_Msk 7663 #define TAMP_CR1_ITAMP7E_Pos (22U) 7664 #define TAMP_CR1_ITAMP7E_Msk (0x1UL << TAMP_CR1_ITAMP7E_Pos) /*!< 0x00400000 */ 7665 #define TAMP_CR1_ITAMP7E TAMP_CR1_ITAMP7E_Msk 7666 #define TAMP_CR1_ITAMP8E_Pos (23U) 7667 #define TAMP_CR1_ITAMP8E_Msk (0x1UL << TAMP_CR1_ITAMP8E_Pos) /*!< 0x00800000 */ 7668 #define TAMP_CR1_ITAMP8E TAMP_CR1_ITAMP8E_Msk 7669 #define TAMP_CR1_ITAMP9E_Pos (24U) 7670 #define TAMP_CR1_ITAMP9E_Msk (0x1UL << TAMP_CR1_ITAMP9E_Pos) /*!< 0x01000000 */ 7671 #define TAMP_CR1_ITAMP9E TAMP_CR1_ITAMP9E_Msk 7672 #define TAMP_CR1_ITAMP11E_Pos (26U) 7673 #define TAMP_CR1_ITAMP11E_Msk (0x1UL << TAMP_CR1_ITAMP11E_Pos) /*!< 0x04000000 */ 7674 #define TAMP_CR1_ITAMP11E TAMP_CR1_ITAMP11E_Msk 7675 #define TAMP_CR1_ITAMP12E_Pos (27U) 7676 #define TAMP_CR1_ITAMP12E_Msk (0x1UL << TAMP_CR1_ITAMP12E_Pos) /*!< 0x08000000 */ 7677 #define TAMP_CR1_ITAMP12E TAMP_CR1_ITAMP12E_Msk 7678 #define TAMP_CR1_ITAMP13E_Pos (28U) 7679 #define TAMP_CR1_ITAMP13E_Msk (0x1UL << TAMP_CR1_ITAMP13E_Pos) /*!< 0x10000000 */ 7680 #define TAMP_CR1_ITAMP13E TAMP_CR1_ITAMP13E_Msk 7681 7682 /******************** Bits definition for TAMP_CR2 register *****************/ 7683 #define TAMP_CR2_TAMP1POM_Pos (0U) 7684 #define TAMP_CR2_TAMP1POM_Msk (0x1UL << TAMP_CR2_TAMP1POM_Pos) /*!< 0x00000001 */ 7685 #define TAMP_CR2_TAMP1POM TAMP_CR2_TAMP1POM_Msk 7686 #define TAMP_CR2_TAMP2POM_Pos (1U) 7687 #define TAMP_CR2_TAMP2POM_Msk (0x1UL << TAMP_CR2_TAMP2POM_Pos) /*!< 0x00000002 */ 7688 #define TAMP_CR2_TAMP2POM TAMP_CR2_TAMP2POM_Msk 7689 #define TAMP_CR2_TAMP3POM_Pos (2U) 7690 #define TAMP_CR2_TAMP3POM_Msk (0x1UL << TAMP_CR2_TAMP3POM_Pos) /*!< 0x00000004 */ 7691 #define TAMP_CR2_TAMP3POM TAMP_CR2_TAMP3POM_Msk 7692 #define TAMP_CR2_TAMP1MSK_Pos (16U) 7693 #define TAMP_CR2_TAMP1MSK_Msk (0x1UL << TAMP_CR2_TAMP1MSK_Pos) /*!< 0x00010000 */ 7694 #define TAMP_CR2_TAMP1MSK TAMP_CR2_TAMP1MSK_Msk 7695 #define TAMP_CR2_TAMP2MSK_Pos (17U) 7696 #define TAMP_CR2_TAMP2MSK_Msk (0x1UL << TAMP_CR2_TAMP2MSK_Pos) /*!< 0x00020000 */ 7697 #define TAMP_CR2_TAMP2MSK TAMP_CR2_TAMP2MSK_Msk 7698 #define TAMP_CR2_TAMP3MSK_Pos (18U) 7699 #define TAMP_CR2_TAMP3MSK_Msk (0x1UL << TAMP_CR2_TAMP3MSK_Pos) /*!< 0x00040000 */ 7700 #define TAMP_CR2_TAMP3MSK TAMP_CR2_TAMP3MSK_Msk 7701 #define TAMP_CR2_BKBLOCK_Pos (22U) 7702 #define TAMP_CR2_BKBLOCK_Msk (0x1UL << TAMP_CR2_BKBLOCK_Pos) /*!< 0x00400000 */ 7703 #define TAMP_CR2_BKBLOCK TAMP_CR2_BKBLOCK_Msk 7704 #define TAMP_CR2_BKERASE_Pos (23U) 7705 #define TAMP_CR2_BKERASE_Msk (0x1UL << TAMP_CR2_BKERASE_Pos) /*!< 0x00800000 */ 7706 #define TAMP_CR2_BKERASE TAMP_CR2_BKERASE_Msk 7707 #define TAMP_CR2_TAMP1TRG_Pos (24U) 7708 #define TAMP_CR2_TAMP1TRG_Msk (0x1UL << TAMP_CR2_TAMP1TRG_Pos) /*!< 0x01000000 */ 7709 #define TAMP_CR2_TAMP1TRG TAMP_CR2_TAMP1TRG_Msk 7710 #define TAMP_CR2_TAMP2TRG_Pos (25U) 7711 #define TAMP_CR2_TAMP2TRG_Msk (0x1UL << TAMP_CR2_TAMP2TRG_Pos) /*!< 0x02000000 */ 7712 #define TAMP_CR2_TAMP2TRG TAMP_CR2_TAMP2TRG_Msk 7713 #define TAMP_CR2_TAMP3TRG_Pos (26U) 7714 #define TAMP_CR2_TAMP3TRG_Msk (0x1UL << TAMP_CR2_TAMP3TRG_Pos) /*!< 0x02000000 */ 7715 #define TAMP_CR2_TAMP3TRG TAMP_CR2_TAMP3TRG_Msk 7716 7717 /******************** Bits definition for TAMP_CR3 register *****************/ 7718 #define TAMP_CR3_ITAMP3POM_Pos (2U) 7719 #define TAMP_CR3_ITAMP3POM_Msk (0x1UL << TAMP_CR3_ITAMP3POM_Pos) /*!< 0x00000004 */ 7720 #define TAMP_CR3_ITAMP3POM TAMP_CR3_ITAMP3POM_Msk 7721 #define TAMP_CR3_ITAMP5POM_Pos (4U) 7722 #define TAMP_CR3_ITAMP5POM_Msk (0x1UL << TAMP_CR3_ITAMP5POM_Pos) /*!< 0x00000010 */ 7723 #define TAMP_CR3_ITAMP5POM TAMP_CR3_ITAMP5POM_Msk 7724 #define TAMP_CR3_ITAMP6POM_Pos (5U) 7725 #define TAMP_CR3_ITAMP6POM_Msk (0x1UL << TAMP_CR3_ITAMP6POM_Pos) /*!< 0x00000020 */ 7726 #define TAMP_CR3_ITAMP6POM TAMP_CR3_ITAMP6POM_Msk 7727 #define TAMP_CR3_ITAMP7POM_Pos (6U) 7728 #define TAMP_CR3_ITAMP7POM_Msk (0x1UL << TAMP_CR3_ITAMP7POM_Pos) /*!< 0x00000040 */ 7729 #define TAMP_CR3_ITAMP7POM TAMP_CR3_ITAMP7POM_Msk 7730 #define TAMP_CR3_ITAMP8POM_Pos (7U) 7731 #define TAMP_CR3_ITAMP8POM_Msk (0x1UL << TAMP_CR3_ITAMP8POM_Pos) /*!< 0x00000080 */ 7732 #define TAMP_CR3_ITAMP8POM TAMP_CR3_ITAMP8POM_Msk 7733 #define TAMP_CR3_ITAMP9POM_Pos (8U) 7734 #define TAMP_CR3_ITAMP9POM_Msk (0x1UL << TAMP_CR3_ITAMP9POM_Pos) /*!< 0x00000100 */ 7735 #define TAMP_CR3_ITAMP9POM TAMP_CR3_ITAMP9POM_Msk 7736 #define TAMP_CR3_ITAMP11POM_Pos (10U) 7737 #define TAMP_CR3_ITAMP11POM_Msk (0x1UL << TAMP_CR3_ITAMP11POM_Pos) /*!< 0x00000400 */ 7738 #define TAMP_CR3_ITAMP11POM TAMP_CR3_ITAMP11POM_Msk 7739 #define TAMP_CR3_ITAMP12POM_Pos (11U) 7740 #define TAMP_CR3_ITAMP12POM_Msk (0x1UL << TAMP_CR3_ITAMP12POM_Pos) /*!< 0x00000800 */ 7741 #define TAMP_CR3_ITAMP12POM TAMP_CR3_ITAMP12POM_Msk 7742 #define TAMP_CR3_ITAMP13POM_Pos (12U) 7743 #define TAMP_CR3_ITAMP13POM_Msk (0x1UL << TAMP_CR3_ITAMP13POM_Pos) /*!< 0x00001000 */ 7744 #define TAMP_CR3_ITAMP13POM TAMP_CR3_ITAMP13POM_Msk 7745 7746 /******************** Bits definition for TAMP_FLTCR register ***************/ 7747 #define TAMP_FLTCR_TAMPFREQ_Pos (0U) 7748 #define TAMP_FLTCR_TAMPFREQ_Msk (0x7UL << TAMP_FLTCR_TAMPFREQ_Pos) /*!< 0x00000007 */ 7749 #define TAMP_FLTCR_TAMPFREQ TAMP_FLTCR_TAMPFREQ_Msk 7750 #define TAMP_FLTCR_TAMPFREQ_0 (0x1UL << TAMP_FLTCR_TAMPFREQ_Pos) /*!< 0x00000001 */ 7751 #define TAMP_FLTCR_TAMPFREQ_1 (0x2UL << TAMP_FLTCR_TAMPFREQ_Pos) /*!< 0x00000002 */ 7752 #define TAMP_FLTCR_TAMPFREQ_2 (0x4UL << TAMP_FLTCR_TAMPFREQ_Pos) /*!< 0x00000004 */ 7753 #define TAMP_FLTCR_TAMPFLT_Pos (3U) 7754 #define TAMP_FLTCR_TAMPFLT_Msk (0x3UL << TAMP_FLTCR_TAMPFLT_Pos) /*!< 0x00000018 */ 7755 #define TAMP_FLTCR_TAMPFLT TAMP_FLTCR_TAMPFLT_Msk 7756 #define TAMP_FLTCR_TAMPFLT_0 (0x1UL << TAMP_FLTCR_TAMPFLT_Pos) /*!< 0x00000008 */ 7757 #define TAMP_FLTCR_TAMPFLT_1 (0x2UL << TAMP_FLTCR_TAMPFLT_Pos) /*!< 0x00000010 */ 7758 #define TAMP_FLTCR_TAMPPRCH_Pos (5U) 7759 #define TAMP_FLTCR_TAMPPRCH_Msk (0x3UL << TAMP_FLTCR_TAMPPRCH_Pos) /*!< 0x00000060 */ 7760 #define TAMP_FLTCR_TAMPPRCH TAMP_FLTCR_TAMPPRCH_Msk 7761 #define TAMP_FLTCR_TAMPPRCH_0 (0x1UL << TAMP_FLTCR_TAMPPRCH_Pos) /*!< 0x00000020 */ 7762 #define TAMP_FLTCR_TAMPPRCH_1 (0x2UL << TAMP_FLTCR_TAMPPRCH_Pos) /*!< 0x00000040 */ 7763 #define TAMP_FLTCR_TAMPPUDIS_Pos (7U) 7764 #define TAMP_FLTCR_TAMPPUDIS_Msk (0x1UL << TAMP_FLTCR_TAMPPUDIS_Pos) /*!< 0x00000080 */ 7765 #define TAMP_FLTCR_TAMPPUDIS TAMP_FLTCR_TAMPPUDIS_Msk 7766 7767 /******************** Bits definition for TAMP_ATCR1 register ***************/ 7768 #define TAMP_ATCR1_TAMP1AM_Pos (0U) 7769 #define TAMP_ATCR1_TAMP1AM_Msk (0x1UL << TAMP_ATCR1_TAMP1AM_Pos) /*!< 0x00000001 */ 7770 #define TAMP_ATCR1_TAMP1AM TAMP_ATCR1_TAMP1AM_Msk 7771 #define TAMP_ATCR1_TAMP2AM_Pos (1U) 7772 #define TAMP_ATCR1_TAMP2AM_Msk (0x1UL << TAMP_ATCR1_TAMP2AM_Pos) /*!< 0x00000002 */ 7773 #define TAMP_ATCR1_TAMP2AM TAMP_ATCR1_TAMP2AM_Msk 7774 #define TAMP_ATCR1_TAMP3AM_Pos (2U) 7775 #define TAMP_ATCR1_TAMP3AM_Msk (0x1UL << TAMP_ATCR1_TAMP3AM_Pos) /*!< 0x00000004 */ 7776 #define TAMP_ATCR1_TAMP3AM TAMP_ATCR1_TAMP3AM_Msk 7777 #define TAMP_ATCR1_ATOSEL1_Pos (8U) 7778 #define TAMP_ATCR1_ATOSEL1_Msk (0x3UL << TAMP_ATCR1_ATOSEL1_Pos) /*!< 0x00000300 */ 7779 #define TAMP_ATCR1_ATOSEL1 TAMP_ATCR1_ATOSEL1_Msk 7780 #define TAMP_ATCR1_ATOSEL1_0 (0x1UL << TAMP_ATCR1_ATOSEL1_Pos) /*!< 0x00000100 */ 7781 #define TAMP_ATCR1_ATOSEL1_1 (0x2UL << TAMP_ATCR1_ATOSEL1_Pos) /*!< 0x00000200 */ 7782 #define TAMP_ATCR1_ATOSEL2_Pos (10U) 7783 #define TAMP_ATCR1_ATOSEL2_Msk (0x3UL << TAMP_ATCR1_ATOSEL2_Pos) /*!< 0x00000C00 */ 7784 #define TAMP_ATCR1_ATOSEL2 TAMP_ATCR1_ATOSEL2_Msk 7785 #define TAMP_ATCR1_ATOSEL2_0 (0x1UL << TAMP_ATCR1_ATOSEL2_Pos) /*!< 0x00000400 */ 7786 #define TAMP_ATCR1_ATOSEL2_1 (0x2UL << TAMP_ATCR1_ATOSEL2_Pos) /*!< 0x00000800 */ 7787 #define TAMP_ATCR1_ATOSEL3_Pos (12U) 7788 #define TAMP_ATCR1_ATOSEL3_Msk (0x3UL << TAMP_ATCR1_ATOSEL3_Pos) /*!< 0x00003000 */ 7789 #define TAMP_ATCR1_ATOSEL3 TAMP_ATCR1_ATOSEL3_Msk 7790 #define TAMP_ATCR1_ATOSEL3_0 (0x1UL << TAMP_ATCR1_ATOSEL3_Pos) /*!< 0x00001000 */ 7791 #define TAMP_ATCR1_ATOSEL3_1 (0x2UL << TAMP_ATCR1_ATOSEL3_Pos) /*!< 0x00002000 */ 7792 #define TAMP_ATCR1_ATCKSEL_Pos (16U) 7793 #define TAMP_ATCR1_ATCKSEL_Msk (0xFUL << TAMP_ATCR1_ATCKSEL_Pos) /*!< 0x000F0000 */ 7794 #define TAMP_ATCR1_ATCKSEL TAMP_ATCR1_ATCKSEL_Msk 7795 #define TAMP_ATCR1_ATCKSEL_0 (0x1UL << TAMP_ATCR1_ATCKSEL_Pos) /*!< 0x00010000 */ 7796 #define TAMP_ATCR1_ATCKSEL_1 (0x2UL << TAMP_ATCR1_ATCKSEL_Pos) /*!< 0x00020000 */ 7797 #define TAMP_ATCR1_ATCKSEL_2 (0x4UL << TAMP_ATCR1_ATCKSEL_Pos) /*!< 0x00040000 */ 7798 #define TAMP_ATCR1_ATCKSEL_3 (0x8UL << TAMP_ATCR1_ATCKSEL_Pos) /*!< 0x00080000 */ 7799 #define TAMP_ATCR1_ATPER_Pos (24U) 7800 #define TAMP_ATCR1_ATPER_Msk (0x7UL << TAMP_ATCR1_ATPER_Pos) /*!< 0x07000000 */ 7801 #define TAMP_ATCR1_ATPER TAMP_ATCR1_ATPER_Msk 7802 #define TAMP_ATCR1_ATPER_0 (0x1UL << TAMP_ATCR1_ATPER_Pos) /*!< 0x01000000 */ 7803 #define TAMP_ATCR1_ATPER_1 (0x2UL << TAMP_ATCR1_ATPER_Pos) /*!< 0x02000000 */ 7804 #define TAMP_ATCR1_ATPER_2 (0x4UL << TAMP_ATCR1_ATPER_Pos) /*!< 0x04000000 */ 7805 #define TAMP_ATCR1_ATOSHARE_Pos (30U) 7806 #define TAMP_ATCR1_ATOSHARE_Msk (0x1UL << TAMP_ATCR1_ATOSHARE_Pos) /*!< 0x40000000 */ 7807 #define TAMP_ATCR1_ATOSHARE TAMP_ATCR1_ATOSHARE_Msk 7808 #define TAMP_ATCR1_FLTEN_Pos (31U) 7809 #define TAMP_ATCR1_FLTEN_Msk (0x1UL << TAMP_ATCR1_FLTEN_Pos) /*!< 0x80000000 */ 7810 #define TAMP_ATCR1_FLTEN TAMP_ATCR1_FLTEN_Msk 7811 7812 /******************** Bits definition for TAMP_ATSEEDR register ******************/ 7813 #define TAMP_ATSEEDR_SEED_Pos (0U) 7814 #define TAMP_ATSEEDR_SEED_Msk (0xFFFFFFFFUL << TAMP_ATSEEDR_SEED_Pos) /*!< 0xFFFFFFFF */ 7815 #define TAMP_ATSEEDR_SEED TAMP_ATSEEDR_SEED_Msk 7816 7817 /******************** Bits definition for TAMP_ATOR register ******************/ 7818 #define TAMP_ATOR_PRNG_Pos (0U) 7819 #define TAMP_ATOR_PRNG_Msk (0xFF << TAMP_ATOR_PRNG_Pos) /*!< 0x000000FF */ 7820 #define TAMP_ATOR_PRNG TAMP_ATOR_PRNG_Msk 7821 #define TAMP_ATOR_PRNG_0 (0x1UL << TAMP_ATOR_PRNG_Pos) /*!< 0x00000001 */ 7822 #define TAMP_ATOR_PRNG_1 (0x2UL << TAMP_ATOR_PRNG_Pos) /*!< 0x00000002 */ 7823 #define TAMP_ATOR_PRNG_2 (0x4UL << TAMP_ATOR_PRNG_Pos) /*!< 0x00000004 */ 7824 #define TAMP_ATOR_PRNG_3 (0x8UL << TAMP_ATOR_PRNG_Pos) /*!< 0x00000008 */ 7825 #define TAMP_ATOR_PRNG_4 (0x10UL << TAMP_ATOR_PRNG_Pos) /*!< 0x00000010 */ 7826 #define TAMP_ATOR_PRNG_5 (0x20UL << TAMP_ATOR_PRNG_Pos) /*!< 0x00000020 */ 7827 #define TAMP_ATOR_PRNG_6 (0x40UL << TAMP_ATOR_PRNG_Pos) /*!< 0x00000040 */ 7828 #define TAMP_ATOR_PRNG_7 (0x80UL << TAMP_ATOR_PRNG_Pos) /*!< 0x00000080 */ 7829 #define TAMP_ATOR_SEEDF_Pos (14U) 7830 #define TAMP_ATOR_SEEDF_Msk (1UL << TAMP_ATOR_SEEDF_Pos) /*!< 0x00004000 */ 7831 #define TAMP_ATOR_SEEDF TAMP_ATOR_SEEDF_Msk 7832 #define TAMP_ATOR_INITS_Pos (15U) 7833 #define TAMP_ATOR_INITS_Msk (1UL << TAMP_ATOR_INITS_Pos) /*!< 0x00008000 */ 7834 #define TAMP_ATOR_INITS TAMP_ATOR_INITS_Msk 7835 7836 /******************** Bits definition for TAMP_ATCR2 register ***************/ 7837 #define TAMP_ATCR2_ATOSEL1_Pos (8U) 7838 #define TAMP_ATCR2_ATOSEL1_Msk (0x7UL << TAMP_ATCR2_ATOSEL1_Pos) /*!< 0x00000700 */ 7839 #define TAMP_ATCR2_ATOSEL1 TAMP_ATCR2_ATOSEL1_Msk 7840 #define TAMP_ATCR2_ATOSEL1_0 (0x1UL << TAMP_ATCR2_ATOSEL1_Pos) /*!< 0x00000100 */ 7841 #define TAMP_ATCR2_ATOSEL1_1 (0x2UL << TAMP_ATCR2_ATOSEL1_Pos) /*!< 0x00000200 */ 7842 #define TAMP_ATCR2_ATOSEL1_2 (0x4UL << TAMP_ATCR2_ATOSEL1_Pos) /*!< 0x00000400 */ 7843 #define TAMP_ATCR2_ATOSEL2_Pos (11U) 7844 #define TAMP_ATCR2_ATOSEL2_Msk (0x7UL << TAMP_ATCR2_ATOSEL2_Pos) /*!< 0x00003800 */ 7845 #define TAMP_ATCR2_ATOSEL2 TAMP_ATCR2_ATOSEL2_Msk 7846 #define TAMP_ATCR2_ATOSEL2_0 (0x1UL << TAMP_ATCR2_ATOSEL2_Pos) /*!< 0x00000800 */ 7847 #define TAMP_ATCR2_ATOSEL2_1 (0x2UL << TAMP_ATCR2_ATOSEL2_Pos) /*!< 0x00001000 */ 7848 #define TAMP_ATCR2_ATOSEL2_2 (0x4UL << TAMP_ATCR2_ATOSEL2_Pos) /*!< 0x00002000 */ 7849 #define TAMP_ATCR2_ATOSEL3_Pos (14U) 7850 #define TAMP_ATCR2_ATOSEL3_Msk (0x7UL << TAMP_ATCR2_ATOSEL3_Pos) /*!< 0x0001C000 */ 7851 #define TAMP_ATCR2_ATOSEL3 TAMP_ATCR2_ATOSEL3_Msk 7852 #define TAMP_ATCR2_ATOSEL3_0 (0x1UL << TAMP_ATCR2_ATOSEL3_Pos) /*!< 0x00004000 */ 7853 #define TAMP_ATCR2_ATOSEL3_1 (0x2UL << TAMP_ATCR2_ATOSEL3_Pos) /*!< 0x00008000 */ 7854 #define TAMP_ATCR2_ATOSEL3_2 (0x4UL << TAMP_ATCR2_ATOSEL3_Pos) /*!< 0x00010000 */ 7855 #define TAMP_ATCR2_ATOSEL4_Pos (17U) 7856 #define TAMP_ATCR2_ATOSEL4_Msk (0x7UL << TAMP_ATCR2_ATOSEL4_Pos) /*!< 0x000E0000 */ 7857 #define TAMP_ATCR2_ATOSEL4 TAMP_ATCR2_ATOSEL4_Msk 7858 #define TAMP_ATCR2_ATOSEL4_0 (0x1UL << TAMP_ATCR2_ATOSEL4_Pos) /*!< 0x00020000 */ 7859 #define TAMP_ATCR2_ATOSEL4_1 (0x2UL << TAMP_ATCR2_ATOSEL4_Pos) /*!< 0x00040000 */ 7860 #define TAMP_ATCR2_ATOSEL4_2 (0x4UL << TAMP_ATCR2_ATOSEL4_Pos) /*!< 0x00080000 */ 7861 #define TAMP_ATCR2_ATOSEL5_Pos (20U) 7862 #define TAMP_ATCR2_ATOSEL5_Msk (0x7UL << TAMP_ATCR2_ATOSEL5_Pos) /*!< 0x00700000 */ 7863 #define TAMP_ATCR2_ATOSEL5 TAMP_ATCR2_ATOSEL5_Msk 7864 #define TAMP_ATCR2_ATOSEL5_0 (0x1UL << TAMP_ATCR2_ATOSEL5_Pos) /*!< 0x00100000 */ 7865 #define TAMP_ATCR2_ATOSEL5_1 (0x2UL << TAMP_ATCR2_ATOSEL5_Pos) /*!< 0x00200000 */ 7866 #define TAMP_ATCR2_ATOSEL5_2 (0x4UL << TAMP_ATCR2_ATOSEL5_Pos) /*!< 0x00400000 */ 7867 #define TAMP_ATCR2_ATOSEL6_Pos (23U) 7868 #define TAMP_ATCR2_ATOSEL6_Msk (0x7UL << TAMP_ATCR2_ATOSEL6_Pos) /*!< 0x03800000 */ 7869 #define TAMP_ATCR2_ATOSEL6 TAMP_ATCR2_ATOSEL6_Msk 7870 #define TAMP_ATCR2_ATOSEL6_0 (0x1UL << TAMP_ATCR2_ATOSEL6_Pos) /*!< 0x00800000 */ 7871 #define TAMP_ATCR2_ATOSEL6_1 (0x2UL << TAMP_ATCR2_ATOSEL6_Pos) /*!< 0x01000000 */ 7872 #define TAMP_ATCR2_ATOSEL6_2 (0x4UL << TAMP_ATCR2_ATOSEL6_Pos) /*!< 0x02000000 */ 7873 7874 /******************** Bits definition for TAMP_IER register *****************/ 7875 #define TAMP_IER_TAMP1IE_Pos (0U) 7876 #define TAMP_IER_TAMP1IE_Msk (0x1UL << TAMP_IER_TAMP1IE_Pos) /*!< 0x00000001 */ 7877 #define TAMP_IER_TAMP1IE TAMP_IER_TAMP1IE_Msk 7878 #define TAMP_IER_TAMP2IE_Pos (1U) 7879 #define TAMP_IER_TAMP2IE_Msk (0x1UL << TAMP_IER_TAMP2IE_Pos) /*!< 0x00000002 */ 7880 #define TAMP_IER_TAMP2IE TAMP_IER_TAMP2IE_Msk 7881 #define TAMP_IER_TAMP3IE_Pos (2U) 7882 #define TAMP_IER_TAMP3IE_Msk (0x1UL << TAMP_IER_TAMP3IE_Pos) /*!< 0x00000004 */ 7883 #define TAMP_IER_TAMP3IE TAMP_IER_TAMP3IE_Msk 7884 #define TAMP_IER_ITAMP3IE_Pos (18U) 7885 #define TAMP_IER_ITAMP3IE_Msk (0x1UL << TAMP_IER_ITAMP3IE_Pos) /*!< 0x00040000 */ 7886 #define TAMP_IER_ITAMP3IE TAMP_IER_ITAMP3IE_Msk 7887 #define TAMP_IER_ITAMP5IE_Pos (20U) 7888 #define TAMP_IER_ITAMP5IE_Msk (0x1UL << TAMP_IER_ITAMP5IE_Pos) /*!< 0x00100000 */ 7889 #define TAMP_IER_ITAMP5IE TAMP_IER_ITAMP5IE_Msk 7890 #define TAMP_IER_ITAMP6IE_Pos (21U) 7891 #define TAMP_IER_ITAMP6IE_Msk (0x1UL << TAMP_IER_ITAMP6IE_Pos) /*!< 0x00200000 */ 7892 #define TAMP_IER_ITAMP6IE TAMP_IER_ITAMP6IE_Msk 7893 #define TAMP_IER_ITAMP7IE_Pos (22U) 7894 #define TAMP_IER_ITAMP7IE_Msk (0x1UL << TAMP_IER_ITAMP7IE_Pos) /*!< 0x00400000 */ 7895 #define TAMP_IER_ITAMP7IE TAMP_IER_ITAMP7IE_Msk 7896 #define TAMP_IER_ITAMP8IE_Pos (23U) 7897 #define TAMP_IER_ITAMP8IE_Msk (0x1UL << TAMP_IER_ITAMP8IE_Pos) /*!< 0x00800000 */ 7898 #define TAMP_IER_ITAMP8IE TAMP_IER_ITAMP8IE_Msk 7899 #define TAMP_IER_ITAMP9IE_Pos (24U) 7900 #define TAMP_IER_ITAMP9IE_Msk (0x1UL << TAMP_IER_ITAMP9IE_Pos) /*!< 0x01000000 */ 7901 #define TAMP_IER_ITAMP9IE TAMP_IER_ITAMP9IE_Msk 7902 #define TAMP_IER_ITAMP11IE_Pos (26U) 7903 #define TAMP_IER_ITAMP11IE_Msk (0x1UL << TAMP_IER_ITAMP11IE_Pos) /*!< 0x04000000 */ 7904 #define TAMP_IER_ITAMP11IE TAMP_IER_ITAMP11IE_Msk 7905 #define TAMP_IER_ITAMP12IE_Pos (27U) 7906 #define TAMP_IER_ITAMP12IE_Msk (0x1UL << TAMP_IER_ITAMP12IE_Pos) /*!< 0x08000000 */ 7907 #define TAMP_IER_ITAMP12IE TAMP_IER_ITAMP12IE_Msk 7908 #define TAMP_IER_ITAMP13IE_Pos (28U) 7909 #define TAMP_IER_ITAMP13IE_Msk (0x1UL << TAMP_IER_ITAMP13IE_Pos) /*!< 0x10000000 */ 7910 #define TAMP_IER_ITAMP13IE TAMP_IER_ITAMP13IE_Msk 7911 7912 /******************** Bits definition for TAMP_SR register *****************/ 7913 #define TAMP_SR_TAMP1F_Pos (0U) 7914 #define TAMP_SR_TAMP1F_Msk (0x1UL << TAMP_SR_TAMP1F_Pos) /*!< 0x00000001 */ 7915 #define TAMP_SR_TAMP1F TAMP_SR_TAMP1F_Msk 7916 #define TAMP_SR_TAMP2F_Pos (1U) 7917 #define TAMP_SR_TAMP2F_Msk (0x1UL << TAMP_SR_TAMP2F_Pos) /*!< 0x00000002 */ 7918 #define TAMP_SR_TAMP2F TAMP_SR_TAMP2F_Msk 7919 #define TAMP_SR_TAMP3F_Pos (2U) 7920 #define TAMP_SR_TAMP3F_Msk (0x1UL << TAMP_SR_TAMP3F_Pos) /*!< 0x00000004 */ 7921 #define TAMP_SR_TAMP3F TAMP_SR_TAMP3F_Msk 7922 #define TAMP_SR_ITAMP3F_Pos (18U) 7923 #define TAMP_SR_ITAMP3F_Msk (0x1UL << TAMP_SR_ITAMP3F_Pos) /*!< 0x00040000 */ 7924 #define TAMP_SR_ITAMP3F TAMP_SR_ITAMP3F_Msk 7925 #define TAMP_SR_ITAMP5F_Pos (20U) 7926 #define TAMP_SR_ITAMP5F_Msk (0x1UL << TAMP_SR_ITAMP5F_Pos) /*!< 0x00100000 */ 7927 #define TAMP_SR_ITAMP5F TAMP_SR_ITAMP5F_Msk 7928 #define TAMP_SR_ITAMP6F_Pos (21U) 7929 #define TAMP_SR_ITAMP6F_Msk (0x1UL << TAMP_SR_ITAMP6F_Pos) /*!< 0x00200000 */ 7930 #define TAMP_SR_ITAMP6F TAMP_SR_ITAMP6F_Msk 7931 #define TAMP_SR_ITAMP7F_Pos (22U) 7932 #define TAMP_SR_ITAMP7F_Msk (0x1UL << TAMP_SR_ITAMP7F_Pos) /*!< 0x00400000 */ 7933 #define TAMP_SR_ITAMP7F TAMP_SR_ITAMP7F_Msk 7934 #define TAMP_SR_ITAMP8F_Pos (23U) 7935 #define TAMP_SR_ITAMP8F_Msk (0x1UL << TAMP_SR_ITAMP8F_Pos) /*!< 0x00800000 */ 7936 #define TAMP_SR_ITAMP8F TAMP_SR_ITAMP8F_Msk 7937 #define TAMP_SR_ITAMP9F_Pos (24U) 7938 #define TAMP_SR_ITAMP9F_Msk (0x1UL << TAMP_SR_ITAMP9F_Pos) /*!< 0x01000000 */ 7939 #define TAMP_SR_ITAMP9F TAMP_SR_ITAMP9F_Msk 7940 #define TAMP_SR_ITAMP11F_Pos (26U) 7941 #define TAMP_SR_ITAMP11F_Msk (0x1UL << TAMP_SR_ITAMP11F_Pos) /*!< 0x04000000 */ 7942 #define TAMP_SR_ITAMP11F TAMP_SR_ITAMP11F_Msk 7943 #define TAMP_SR_ITAMP12F_Pos (27U) 7944 #define TAMP_SR_ITAMP12F_Msk (0x1UL << TAMP_SR_ITAMP12F_Pos) /*!< 0x08000000 */ 7945 #define TAMP_SR_ITAMP12F TAMP_SR_ITAMP12F_Msk 7946 #define TAMP_SR_ITAMP13F_Pos (28U) 7947 #define TAMP_SR_ITAMP13F_Msk (0x1UL << TAMP_SR_ITAMP13F_Pos) /*!< 0x10000000 */ 7948 #define TAMP_SR_ITAMP13F TAMP_SR_ITAMP13F_Msk 7949 7950 /******************** Bits definition for TAMP_MISR register ****************/ 7951 #define TAMP_MISR_TAMP1MF_Pos (0U) 7952 #define TAMP_MISR_TAMP1MF_Msk (0x1UL << TAMP_MISR_TAMP1MF_Pos) /*!< 0x00000001 */ 7953 #define TAMP_MISR_TAMP1MF TAMP_MISR_TAMP1MF_Msk 7954 #define TAMP_MISR_TAMP2MF_Pos (1U) 7955 #define TAMP_MISR_TAMP2MF_Msk (0x1UL << TAMP_MISR_TAMP2MF_Pos) /*!< 0x00000002 */ 7956 #define TAMP_MISR_TAMP2MF TAMP_MISR_TAMP2MF_Msk 7957 #define TAMP_MISR_TAMP3MF_Pos (2U) 7958 #define TAMP_MISR_TAMP3MF_Msk (0x1UL << TAMP_MISR_TAMP3MF_Pos) /*!< 0x00000004 */ 7959 #define TAMP_MISR_TAMP3MF TAMP_MISR_TAMP3MF_Msk 7960 #define TAMP_MISR_ITAMP3MF_Pos (18U) 7961 #define TAMP_MISR_ITAMP3MF_Msk (0x1UL << TAMP_MISR_ITAMP3MF_Pos) /*!< 0x00040000 */ 7962 #define TAMP_MISR_ITAMP3MF TAMP_MISR_ITAMP3MF_Msk 7963 #define TAMP_MISR_ITAMP5MF_Pos (20U) 7964 #define TAMP_MISR_ITAMP5MF_Msk (0x1UL << TAMP_MISR_ITAMP5MF_Pos) /*!< 0x00100000 */ 7965 #define TAMP_MISR_ITAMP5MF TAMP_MISR_ITAMP5MF_Msk 7966 #define TAMP_MISR_ITAMP6MF_Pos (21U) 7967 #define TAMP_MISR_ITAMP6MF_Msk (0x1UL << TAMP_MISR_ITAMP6MF_Pos) /*!< 0x00200000 */ 7968 #define TAMP_MISR_ITAMP6MF TAMP_MISR_ITAMP6MF_Msk 7969 #define TAMP_MISR_ITAMP7MF_Pos (22U) 7970 #define TAMP_MISR_ITAMP7MF_Msk (0x1UL << TAMP_MISR_ITAMP7MF_Pos) /*!< 0x00400000 */ 7971 #define TAMP_MISR_ITAMP7MF TAMP_MISR_ITAMP7MF_Msk 7972 #define TAMP_MISR_ITAMP8MF_Pos (23U) 7973 #define TAMP_MISR_ITAMP8MF_Msk (0x1UL << TAMP_MISR_ITAMP8MF_Pos) /*!< 0x00800000 */ 7974 #define TAMP_MISR_ITAMP8MF TAMP_MISR_ITAMP8MF_Msk 7975 #define TAMP_MISR_ITAMP9MF_Pos (24U) 7976 #define TAMP_MISR_ITAMP9MF_Msk (0x1UL << TAMP_MISR_ITAMP9MF_Pos) /*!< 0x01000000 */ 7977 #define TAMP_MISR_ITAMP9MF TAMP_MISR_ITAMP9MF_Msk 7978 #define TAMP_MISR_ITAMP11MF_Pos (26U) 7979 #define TAMP_MISR_ITAMP11MF_Msk (0x1UL << TAMP_MISR_ITAMP11MF_Pos) /*!< 0x04000000 */ 7980 #define TAMP_MISR_ITAMP11MF TAMP_MISR_ITAMP11MF_Msk 7981 #define TAMP_MISR_ITAMP12MF_Pos (27U) 7982 #define TAMP_MISR_ITAMP12MF_Msk (0x1UL << TAMP_MISR_ITAMP12MF_Pos) /*!< 0x08000000 */ 7983 #define TAMP_MISR_ITAMP12MF TAMP_MISR_ITAMP12MF_Msk 7984 #define TAMP_MISR_ITAMP13MF_Pos (28U) 7985 #define TAMP_MISR_ITAMP13MF_Msk (0x1UL << TAMP_MISR_ITAMP13MF_Pos) /*!< 0x10000000 */ 7986 #define TAMP_MISR_ITAMP13MF TAMP_MISR_ITAMP13MF_Msk 7987 7988 /******************** Bits definition for TAMP_SMISR register ************ *****/ 7989 #define TAMP_SMISR_TAMP1MF_Pos (0U) 7990 #define TAMP_SMISR_TAMP1MF_Msk (0x1UL << TAMP_SMISR_TAMP1MF_Pos) /*!< 0x00000001 */ 7991 #define TAMP_SMISR_TAMP1MF TAMP_SMISR_TAMP1MF_Msk 7992 #define TAMP_SMISR_TAMP2MF_Pos (1U) 7993 #define TAMP_SMISR_TAMP2MF_Msk (0x1UL << TAMP_SMISR_TAMP2MF_Pos) /*!< 0x00000002 */ 7994 #define TAMP_SMISR_TAMP2MF TAMP_SMISR_TAMP2MF_Msk 7995 #define TAMP_SMISR_TAMP3MF_Pos (2U) 7996 #define TAMP_SMISR_TAMP3MF_Msk (0x1UL << TAMP_SMISR_TAMP3MF_Pos) /*!< 0x00000004 */ 7997 #define TAMP_SMISR_TAMP3MF TAMP_SMISR_TAMP3MF_Msk 7998 #define TAMP_SMISR_ITAMP3MF_Pos (18U) 7999 #define TAMP_SMISR_ITAMP3MF_Msk (0x1UL << TAMP_SMISR_ITAMP3MF_Pos) /*!< 0x00040000 */ 8000 #define TAMP_SMISR_ITAMP3MF TAMP_SMISR_ITAMP3MF_Msk 8001 #define TAMP_SMISR_ITAMP5MF_Pos (20U) 8002 #define TAMP_SMISR_ITAMP5MF_Msk (0x1UL << TAMP_SMISR_ITAMP5MF_Pos) /*!< 0x00100000 */ 8003 #define TAMP_SMISR_ITAMP5MF TAMP_SMISR_ITAMP5MF_Msk 8004 #define TAMP_SMISR_ITAMP6MF_Pos (21U) 8005 #define TAMP_SMISR_ITAMP6MF_Msk (0x1UL << TAMP_SMISR_ITAMP6MF_Pos) /*!< 0x00200000 */ 8006 #define TAMP_SMISR_ITAMP6MF TAMP_SMISR_ITAMP6MF_Msk 8007 #define TAMP_SMISR_ITAMP7MF_Pos (22U) 8008 #define TAMP_SMISR_ITAMP7MF_Msk (0x1UL << TAMP_SMISR_ITAMP7MF_Pos) /*!< 0x00400000 */ 8009 #define TAMP_SMISR_ITAMP7MF TAMP_SMISR_ITAMP7MF_Msk 8010 #define TAMP_SMISR_ITAMP8MF_Pos (23U) 8011 #define TAMP_SMISR_ITAMP8MF_Msk (0x1UL << TAMP_SMISR_ITAMP8MF_Pos) /*!< 0x00800000 */ 8012 #define TAMP_SMISR_ITAMP8MF TAMP_SMISR_ITAMP8MF_Msk 8013 #define TAMP_SMISR_ITAMP9MF_Pos (24U) 8014 #define TAMP_SMISR_ITAMP9MF_Msk (0x1UL << TAMP_SMISR_ITAMP9MF_Pos) /*!< 0x01000000 */ 8015 #define TAMP_SMISR_ITAMP9MF TAMP_SMISR_ITAMP9MF_Msk 8016 #define TAMP_SMISR_ITAMP11MF_Pos (26U) 8017 #define TAMP_SMISR_ITAMP11MF_Msk (0x1UL << TAMP_SMISR_ITAMP11MF_Pos) /*!< 0x04000000 */ 8018 #define TAMP_SMISR_ITAMP11MF TAMP_SMISR_ITAMP11MF_Msk 8019 #define TAMP_SMISR_ITAMP12MF_Pos (27U) 8020 #define TAMP_SMISR_ITAMP12MF_Msk (0x1UL << TAMP_SMISR_ITAMP12MF_Pos) /*!< 0x08000000 */ 8021 #define TAMP_SMISR_ITAMP12MF TAMP_SMISR_ITAMP12MF_Msk 8022 #define TAMP_SMISR_ITAMP13MF_Pos (28U) 8023 #define TAMP_SMISR_ITAMP13MF_Msk (0x1UL << TAMP_SMISR_ITAMP13MF_Pos) /*!< 0x10000000 */ 8024 #define TAMP_SMISR_ITAMP13MF TAMP_SMISR_ITAMP13MF_Msk 8025 8026 /******************** Bits definition for TAMP_SCR register *****************/ 8027 #define TAMP_SCR_CTAMP1F_Pos (0U) 8028 #define TAMP_SCR_CTAMP1F_Msk (0x1UL << TAMP_SCR_CTAMP1F_Pos) /*!< 0x00000001 */ 8029 #define TAMP_SCR_CTAMP1F TAMP_SCR_CTAMP1F_Msk 8030 #define TAMP_SCR_CTAMP2F_Pos (1U) 8031 #define TAMP_SCR_CTAMP2F_Msk (0x1UL << TAMP_SCR_CTAMP2F_Pos) /*!< 0x00000002 */ 8032 #define TAMP_SCR_CTAMP2F TAMP_SCR_CTAMP2F_Msk 8033 #define TAMP_SCR_CTAMP3F_Pos (2U) 8034 #define TAMP_SCR_CTAMP3F_Msk (0x1UL << TAMP_SCR_CTAMP3F_Pos) /*!< 0x00000004 */ 8035 #define TAMP_SCR_CTAMP3F TAMP_SCR_CTAMP3F_Msk 8036 #define TAMP_SCR_CITAMP3F_Pos (18U) 8037 #define TAMP_SCR_CITAMP3F_Msk (0x1UL << TAMP_SCR_CITAMP3F_Pos) /*!< 0x00040000 */ 8038 #define TAMP_SCR_CITAMP3F TAMP_SCR_CITAMP3F_Msk 8039 #define TAMP_SCR_CITAMP5F_Pos (20U) 8040 #define TAMP_SCR_CITAMP5F_Msk (0x1UL << TAMP_SCR_CITAMP5F_Pos) /*!< 0x00100000 */ 8041 #define TAMP_SCR_CITAMP5F TAMP_SCR_CITAMP5F_Msk 8042 #define TAMP_SCR_CITAMP6F_Pos (21U) 8043 #define TAMP_SCR_CITAMP6F_Msk (0x1UL << TAMP_SCR_CITAMP6F_Pos) /*!< 0x00200000 */ 8044 #define TAMP_SCR_CITAMP6F TAMP_SCR_CITAMP6F_Msk 8045 #define TAMP_SCR_CITAMP7F_Pos (22U) 8046 #define TAMP_SCR_CITAMP7F_Msk (0x1UL << TAMP_SCR_CITAMP7F_Pos) /*!< 0x00400000 */ 8047 #define TAMP_SCR_CITAMP7F TAMP_SCR_CITAMP7F_Msk 8048 #define TAMP_SCR_CITAMP8F_Pos (23U) 8049 #define TAMP_SCR_CITAMP8F_Msk (0x1UL << TAMP_SCR_CITAMP8F_Pos) /*!< 0x00800000 */ 8050 #define TAMP_SCR_CITAMP8F TAMP_SCR_CITAMP8F_Msk 8051 #define TAMP_SCR_CITAMP9F_Pos (24U) 8052 #define TAMP_SCR_CITAMP9F_Msk (0x1UL << TAMP_SCR_CITAMP9F_Pos) /*!< 0x01000000 */ 8053 #define TAMP_SCR_CITAMP9F TAMP_SCR_CITAMP9F_Msk 8054 #define TAMP_SCR_CITAMP11F_Pos (26U) 8055 #define TAMP_SCR_CITAMP11F_Msk (0x1UL << TAMP_SCR_CITAMP11F_Pos) /*!< 0x04000000 */ 8056 #define TAMP_SCR_CITAMP11F TAMP_SCR_CITAMP11F_Msk 8057 #define TAMP_SCR_CITAMP12F_Pos (27U) 8058 #define TAMP_SCR_CITAMP12F_Msk (0x1UL << TAMP_SCR_CITAMP12F_Pos) /*!< 0x08000000 */ 8059 #define TAMP_SCR_CITAMP12F TAMP_SCR_CITAMP12F_Msk 8060 #define TAMP_SCR_CITAMP13F_Pos (28U) 8061 #define TAMP_SCR_CITAMP13F_Msk (0x1UL << TAMP_SCR_CITAMP13F_Pos) /*!< 0x10000000 */ 8062 #define TAMP_SCR_CITAMP13F TAMP_SCR_CITAMP13F_Msk 8063 8064 /******************** Bits definition for TAMP_COUNT1R register ***************/ 8065 #define TAMP_COUNT1R_COUNT_Pos (0U) 8066 #define TAMP_COUNT1R_COUNT_Msk (0xFFFFFFFFUL << TAMP_COUNT1R_COUNT_Pos)/*!< 0xFFFFFFFF */ 8067 #define TAMP_COUNT1R_COUNT TAMP_COUNT1R_COUNT_Msk 8068 8069 /******************** Bits definition for TAMP_BKP0R register ***************/ 8070 #define TAMP_BKP0R_Pos (0U) 8071 #define TAMP_BKP0R_Msk (0xFFFFFFFFUL << TAMP_BKP0R_Pos) /*!< 0xFFFFFFFF */ 8072 #define TAMP_BKP0R TAMP_BKP0R_Msk 8073 8074 /******************** Bits definition for TAMP_BKP1R register ****************/ 8075 #define TAMP_BKP1R_Pos (0U) 8076 #define TAMP_BKP1R_Msk (0xFFFFFFFFUL << TAMP_BKP1R_Pos) /*!< 0xFFFFFFFF */ 8077 #define TAMP_BKP1R TAMP_BKP1R_Msk 8078 8079 /******************** Bits definition for TAMP_BKP2R register ****************/ 8080 #define TAMP_BKP2R_Pos (0U) 8081 #define TAMP_BKP2R_Msk (0xFFFFFFFFUL << TAMP_BKP2R_Pos) /*!< 0xFFFFFFFF */ 8082 #define TAMP_BKP2R TAMP_BKP2R_Msk 8083 8084 /******************** Bits definition for TAMP_BKP3R register ****************/ 8085 #define TAMP_BKP3R_Pos (0U) 8086 #define TAMP_BKP3R_Msk (0xFFFFFFFFUL << TAMP_BKP3R_Pos) /*!< 0xFFFFFFFF */ 8087 #define TAMP_BKP3R TAMP_BKP3R_Msk 8088 8089 /******************** Bits definition for TAMP_BKP4R register ****************/ 8090 #define TAMP_BKP4R_Pos (0U) 8091 #define TAMP_BKP4R_Msk (0xFFFFFFFFUL << TAMP_BKP4R_Pos) /*!< 0xFFFFFFFF */ 8092 #define TAMP_BKP4R TAMP_BKP4R_Msk 8093 8094 /******************** Bits definition for TAMP_BKP5R register ****************/ 8095 #define TAMP_BKP5R_Pos (0U) 8096 #define TAMP_BKP5R_Msk (0xFFFFFFFFUL << TAMP_BKP5R_Pos) /*!< 0xFFFFFFFF */ 8097 #define TAMP_BKP5R TAMP_BKP5R_Msk 8098 8099 /******************** Bits definition for TAMP_BKP6R register ****************/ 8100 #define TAMP_BKP6R_Pos (0U) 8101 #define TAMP_BKP6R_Msk (0xFFFFFFFFUL << TAMP_BKP6R_Pos) /*!< 0xFFFFFFFF */ 8102 #define TAMP_BKP6R TAMP_BKP6R_Msk 8103 8104 /******************** Bits definition for TAMP_BKP7R register ****************/ 8105 #define TAMP_BKP7R_Pos (0U) 8106 #define TAMP_BKP7R_Msk (0xFFFFFFFFUL << TAMP_BKP7R_Pos) /*!< 0xFFFFFFFF */ 8107 #define TAMP_BKP7R TAMP_BKP7R_Msk 8108 8109 /******************** Bits definition for TAMP_BKP8R register ****************/ 8110 #define TAMP_BKP8R_Pos (0U) 8111 #define TAMP_BKP8R_Msk (0xFFFFFFFFUL << TAMP_BKP8R_Pos) /*!< 0xFFFFFFFF */ 8112 #define TAMP_BKP8R TAMP_BKP8R_Msk 8113 8114 /******************** Bits definition for TAMP_BKP9R register ****************/ 8115 #define TAMP_BKP9R_Pos (0U) 8116 #define TAMP_BKP9R_Msk (0xFFFFFFFFUL << TAMP_BKP9R_Pos) /*!< 0xFFFFFFFF */ 8117 #define TAMP_BKP9R TAMP_BKP9R_Msk 8118 8119 /******************** Bits definition for TAMP_BKP10R register ***************/ 8120 #define TAMP_BKP10R_Pos (0U) 8121 #define TAMP_BKP10R_Msk (0xFFFFFFFFUL << TAMP_BKP10R_Pos) /*!< 0xFFFFFFFF */ 8122 #define TAMP_BKP10R TAMP_BKP10R_Msk 8123 8124 /******************** Bits definition for TAMP_BKP11R register ***************/ 8125 #define TAMP_BKP11R_Pos (0U) 8126 #define TAMP_BKP11R_Msk (0xFFFFFFFFUL << TAMP_BKP11R_Pos) /*!< 0xFFFFFFFF */ 8127 #define TAMP_BKP11R TAMP_BKP11R_Msk 8128 8129 /******************** Bits definition for TAMP_BKP12R register ***************/ 8130 #define TAMP_BKP12R_Pos (0U) 8131 #define TAMP_BKP12R_Msk (0xFFFFFFFFUL << TAMP_BKP12R_Pos) /*!< 0xFFFFFFFF */ 8132 #define TAMP_BKP12R TAMP_BKP12R_Msk 8133 8134 /******************** Bits definition for TAMP_BKP13R register ***************/ 8135 #define TAMP_BKP13R_Pos (0U) 8136 #define TAMP_BKP13R_Msk (0xFFFFFFFFUL << TAMP_BKP13R_Pos) /*!< 0xFFFFFFFF */ 8137 #define TAMP_BKP13R TAMP_BKP13R_Msk 8138 8139 /******************** Bits definition for TAMP_BKP14R register ***************/ 8140 #define TAMP_BKP14R_Pos (0U) 8141 #define TAMP_BKP14R_Msk (0xFFFFFFFFUL << TAMP_BKP14R_Pos) /*!< 0xFFFFFFFF */ 8142 #define TAMP_BKP14R TAMP_BKP14R_Msk 8143 8144 /******************** Bits definition for TAMP_BKP15R register ***************/ 8145 #define TAMP_BKP15R_Pos (0U) 8146 #define TAMP_BKP15R_Msk (0xFFFFFFFFUL << TAMP_BKP15R_Pos) /*!< 0xFFFFFFFF */ 8147 #define TAMP_BKP15R TAMP_BKP15R_Msk 8148 8149 /******************** Bits definition for TAMP_BKP16R register ***************/ 8150 #define TAMP_BKP16R_Pos (0U) 8151 #define TAMP_BKP16R_Msk (0xFFFFFFFFUL << TAMP_BKP16R_Pos) /*!< 0xFFFFFFFF */ 8152 #define TAMP_BKP16R TAMP_BKP16R_Msk 8153 8154 /******************** Bits definition for TAMP_BKP17R register ***************/ 8155 #define TAMP_BKP17R_Pos (0U) 8156 #define TAMP_BKP17R_Msk (0xFFFFFFFFUL << TAMP_BKP17R_Pos) /*!< 0xFFFFFFFF */ 8157 #define TAMP_BKP17R TAMP_BKP17R_Msk 8158 8159 /******************** Bits definition for TAMP_BKP18R register ***************/ 8160 #define TAMP_BKP18R_Pos (0U) 8161 #define TAMP_BKP18R_Msk (0xFFFFFFFFUL << TAMP_BKP18R_Pos) /*!< 0xFFFFFFFF */ 8162 #define TAMP_BKP18R TAMP_BKP18R_Msk 8163 8164 /******************** Bits definition for TAMP_BKP19R register ***************/ 8165 #define TAMP_BKP19R_Pos (0U) 8166 #define TAMP_BKP19R_Msk (0xFFFFFFFFUL << TAMP_BKP19R_Pos) /*!< 0xFFFFFFFF */ 8167 #define TAMP_BKP19R TAMP_BKP19R_Msk 8168 8169 /******************** Bits definition for TAMP_BKP20R register ***************/ 8170 #define TAMP_BKP20R_Pos (0U) 8171 #define TAMP_BKP20R_Msk (0xFFFFFFFFUL << TAMP_BKP20R_Pos) /*!< 0xFFFFFFFF */ 8172 #define TAMP_BKP20R TAMP_BKP20R_Msk 8173 8174 /******************** Bits definition for TAMP_BKP21R register ***************/ 8175 #define TAMP_BKP21R_Pos (0U) 8176 #define TAMP_BKP21R_Msk (0xFFFFFFFFUL << TAMP_BKP21R_Pos) /*!< 0xFFFFFFFF */ 8177 #define TAMP_BKP21R TAMP_BKP21R_Msk 8178 8179 /******************** Bits definition for TAMP_BKP22R register ***************/ 8180 #define TAMP_BKP22R_Pos (0U) 8181 #define TAMP_BKP22R_Msk (0xFFFFFFFFUL << TAMP_BKP22R_Pos) /*!< 0xFFFFFFFF */ 8182 #define TAMP_BKP22R TAMP_BKP22R_Msk 8183 8184 /******************** Bits definition for TAMP_BKP23R register ***************/ 8185 #define TAMP_BKP23R_Pos (0U) 8186 #define TAMP_BKP23R_Msk (0xFFFFFFFFUL << TAMP_BKP23R_Pos) /*!< 0xFFFFFFFF */ 8187 #define TAMP_BKP23R TAMP_BKP23R_Msk 8188 8189 /******************** Bits definition for TAMP_BKP24R register ***************/ 8190 #define TAMP_BKP24R_Pos (0U) 8191 #define TAMP_BKP24R_Msk (0xFFFFFFFFUL << TAMP_BKP24R_Pos) /*!< 0xFFFFFFFF */ 8192 #define TAMP_BKP24R TAMP_BKP24R_Msk 8193 8194 /******************** Bits definition for TAMP_BKP25R register ***************/ 8195 #define TAMP_BKP25R_Pos (0U) 8196 #define TAMP_BKP25R_Msk (0xFFFFFFFFUL << TAMP_BKP25R_Pos) /*!< 0xFFFFFFFF */ 8197 #define TAMP_BKP25R TAMP_BKP25R_Msk 8198 8199 /******************** Bits definition for TAMP_BKP26R register ***************/ 8200 #define TAMP_BKP26R_Pos (0U) 8201 #define TAMP_BKP26R_Msk (0xFFFFFFFFUL << TAMP_BKP26R_Pos) /*!< 0xFFFFFFFF */ 8202 #define TAMP_BKP26R TAMP_BKP26R_Msk 8203 8204 /******************** Bits definition for TAMP_BKP27R register ***************/ 8205 #define TAMP_BKP27R_Pos (0U) 8206 #define TAMP_BKP27R_Msk (0xFFFFFFFFUL << TAMP_BKP27R_Pos) /*!< 0xFFFFFFFF */ 8207 #define TAMP_BKP27R TAMP_BKP27R_Msk 8208 8209 /******************** Bits definition for TAMP_BKP28R register ***************/ 8210 #define TAMP_BKP28R_Pos (0U) 8211 #define TAMP_BKP28R_Msk (0xFFFFFFFFUL << TAMP_BKP28R_Pos) /*!< 0xFFFFFFFF */ 8212 #define TAMP_BKP28R TAMP_BKP28R_Msk 8213 8214 /******************** Bits definition for TAMP_BKP29R register ***************/ 8215 #define TAMP_BKP29R_Pos (0U) 8216 #define TAMP_BKP29R_Msk (0xFFFFFFFFUL << TAMP_BKP29R_Pos) /*!< 0xFFFFFFFF */ 8217 #define TAMP_BKP29R TAMP_BKP29R_Msk 8218 8219 /******************** Bits definition for TAMP_BKP30R register ***************/ 8220 #define TAMP_BKP30R_Pos (0U) 8221 #define TAMP_BKP30R_Msk (0xFFFFFFFFUL << TAMP_BKP30R_Pos) /*!< 0xFFFFFFFF */ 8222 #define TAMP_BKP30R TAMP_BKP30R_Msk 8223 8224 /******************** Bits definition for TAMP_BKP31R register ***************/ 8225 #define TAMP_BKP31R_Pos (0U) 8226 #define TAMP_BKP31R_Msk (0xFFFFFFFFUL << TAMP_BKP31R_Pos) /*!< 0xFFFFFFFF */ 8227 #define TAMP_BKP31R TAMP_BKP31R_Msk 8228 8229 8230 /******************************************************************************/ 8231 /* */ 8232 /* TIM */ 8233 /* */ 8234 /******************************************************************************/ 8235 /******************* Bit definition for TIM_CR1 register ********************/ 8236 #define TIM_CR1_CEN_Pos (0U) 8237 #define TIM_CR1_CEN_Msk (0x1UL << TIM_CR1_CEN_Pos) /*!< 0x00000001 */ 8238 #define TIM_CR1_CEN TIM_CR1_CEN_Msk /*!<Counter enable */ 8239 #define TIM_CR1_UDIS_Pos (1U) 8240 #define TIM_CR1_UDIS_Msk (0x1UL << TIM_CR1_UDIS_Pos) /*!< 0x00000002 */ 8241 #define TIM_CR1_UDIS TIM_CR1_UDIS_Msk /*!<Update disable */ 8242 #define TIM_CR1_URS_Pos (2U) 8243 #define TIM_CR1_URS_Msk (0x1UL << TIM_CR1_URS_Pos) /*!< 0x00000004 */ 8244 #define TIM_CR1_URS TIM_CR1_URS_Msk /*!<Update request source */ 8245 #define TIM_CR1_OPM_Pos (3U) 8246 #define TIM_CR1_OPM_Msk (0x1UL << TIM_CR1_OPM_Pos) /*!< 0x00000008 */ 8247 #define TIM_CR1_OPM TIM_CR1_OPM_Msk /*!<One pulse mode */ 8248 #define TIM_CR1_DIR_Pos (4U) 8249 #define TIM_CR1_DIR_Msk (0x1UL << TIM_CR1_DIR_Pos) /*!< 0x00000010 */ 8250 #define TIM_CR1_DIR TIM_CR1_DIR_Msk /*!<Direction */ 8251 #define TIM_CR1_CMS_Pos (5U) 8252 #define TIM_CR1_CMS_Msk (0x3UL << TIM_CR1_CMS_Pos) /*!< 0x00000060 */ 8253 #define TIM_CR1_CMS TIM_CR1_CMS_Msk /*!<CMS[1:0] bits (Center-aligned mode selection) */ 8254 #define TIM_CR1_CMS_0 (0x1UL << TIM_CR1_CMS_Pos) /*!< 0x00000020 */ 8255 #define TIM_CR1_CMS_1 (0x2UL << TIM_CR1_CMS_Pos) /*!< 0x00000040 */ 8256 #define TIM_CR1_ARPE_Pos (7U) 8257 #define TIM_CR1_ARPE_Msk (0x1UL << TIM_CR1_ARPE_Pos) /*!< 0x00000080 */ 8258 #define TIM_CR1_ARPE TIM_CR1_ARPE_Msk /*!<Auto-reload preload enable */ 8259 #define TIM_CR1_CKD_Pos (8U) 8260 #define TIM_CR1_CKD_Msk (0x3UL << TIM_CR1_CKD_Pos) /*!< 0x00000300 */ 8261 #define TIM_CR1_CKD TIM_CR1_CKD_Msk /*!<CKD[1:0] bits (clock division) */ 8262 #define TIM_CR1_CKD_0 (0x1UL << TIM_CR1_CKD_Pos) /*!< 0x00000100 */ 8263 #define TIM_CR1_CKD_1 (0x2UL << TIM_CR1_CKD_Pos) /*!< 0x00000200 */ 8264 #define TIM_CR1_UIFREMAP_Pos (11U) 8265 #define TIM_CR1_UIFREMAP_Msk (0x1UL << TIM_CR1_UIFREMAP_Pos) /*!< 0x00000800 */ 8266 #define TIM_CR1_UIFREMAP TIM_CR1_UIFREMAP_Msk /*!<Update interrupt flag remap */ 8267 #define TIM_CR1_DITHEN_Pos (12U) 8268 #define TIM_CR1_DITHEN_Msk (0x1UL << TIM_CR1_DITHEN_Pos) /*!< 0x00001000 */ 8269 #define TIM_CR1_DITHEN TIM_CR1_DITHEN_Msk /*!<Dithering enable */ 8270 8271 /******************* Bit definition for TIM_CR2 register ********************/ 8272 #define TIM_CR2_CCPC_Pos (0U) 8273 #define TIM_CR2_CCPC_Msk (0x1UL << TIM_CR2_CCPC_Pos) /*!< 0x00000001 */ 8274 #define TIM_CR2_CCPC TIM_CR2_CCPC_Msk /*!<Capture/Compare Preloaded Control */ 8275 #define TIM_CR2_CCUS_Pos (2U) 8276 #define TIM_CR2_CCUS_Msk (0x1UL << TIM_CR2_CCUS_Pos) /*!< 0x00000004 */ 8277 #define TIM_CR2_CCUS TIM_CR2_CCUS_Msk /*!<Capture/Compare Control Update Selection */ 8278 #define TIM_CR2_CCDS_Pos (3U) 8279 #define TIM_CR2_CCDS_Msk (0x1UL << TIM_CR2_CCDS_Pos) /*!< 0x00000008 */ 8280 #define TIM_CR2_CCDS TIM_CR2_CCDS_Msk /*!<Capture/Compare DMA Selection */ 8281 #define TIM_CR2_MMS_Pos (4U) 8282 #define TIM_CR2_MMS_Msk (0x200007UL << TIM_CR2_MMS_Pos) /*!< 0x02000070 */ 8283 #define TIM_CR2_MMS TIM_CR2_MMS_Msk /*!<MMS[3:0] bits (Master Mode Selection) */ 8284 #define TIM_CR2_MMS_0 (0x000001UL << TIM_CR2_MMS_Pos) /*!< 0x00000010 */ 8285 #define TIM_CR2_MMS_1 (0x000002UL << TIM_CR2_MMS_Pos) /*!< 0x00000020 */ 8286 #define TIM_CR2_MMS_2 (0x000004UL << TIM_CR2_MMS_Pos) /*!< 0x00000040 */ 8287 #define TIM_CR2_MMS_3 (0x200000UL << TIM_CR2_MMS_Pos) /*!< 0x02000000 */ 8288 #define TIM_CR2_TI1S_Pos (7U) 8289 #define TIM_CR2_TI1S_Msk (0x1UL << TIM_CR2_TI1S_Pos) /*!< 0x00000080 */ 8290 #define TIM_CR2_TI1S TIM_CR2_TI1S_Msk /*!<TI1 Selection */ 8291 #define TIM_CR2_OIS1_Pos (8U) 8292 #define TIM_CR2_OIS1_Msk (0x1UL << TIM_CR2_OIS1_Pos) /*!< 0x00000100 */ 8293 #define TIM_CR2_OIS1 TIM_CR2_OIS1_Msk /*!<Output Idle state 1 (OC1 output) */ 8294 #define TIM_CR2_OIS1N_Pos (9U) 8295 #define TIM_CR2_OIS1N_Msk (0x1UL << TIM_CR2_OIS1N_Pos) /*!< 0x00000200 */ 8296 #define TIM_CR2_OIS1N TIM_CR2_OIS1N_Msk /*!<Output Idle state 1 (OC1N output) */ 8297 #define TIM_CR2_OIS2_Pos (10U) 8298 #define TIM_CR2_OIS2_Msk (0x1UL << TIM_CR2_OIS2_Pos) /*!< 0x00000400 */ 8299 #define TIM_CR2_OIS2 TIM_CR2_OIS2_Msk /*!<Output Idle state 2 (OC2 output) */ 8300 #define TIM_CR2_OIS2N_Pos (11U) 8301 #define TIM_CR2_OIS2N_Msk (0x1UL << TIM_CR2_OIS2N_Pos) /*!< 0x00000800 */ 8302 #define TIM_CR2_OIS2N TIM_CR2_OIS2N_Msk /*!<Output Idle state 2 (OC2N output) */ 8303 #define TIM_CR2_OIS3_Pos (12U) 8304 #define TIM_CR2_OIS3_Msk (0x1UL << TIM_CR2_OIS3_Pos) /*!< 0x00001000 */ 8305 #define TIM_CR2_OIS3 TIM_CR2_OIS3_Msk /*!<Output Idle state 3 (OC3 output) */ 8306 #define TIM_CR2_OIS3N_Pos (13U) 8307 #define TIM_CR2_OIS3N_Msk (0x1UL << TIM_CR2_OIS3N_Pos) /*!< 0x00002000 */ 8308 #define TIM_CR2_OIS3N TIM_CR2_OIS3N_Msk /*!<Output Idle state 3 (OC3N output) */ 8309 #define TIM_CR2_OIS4_Pos (14U) 8310 #define TIM_CR2_OIS4_Msk (0x1UL << TIM_CR2_OIS4_Pos) /*!< 0x00004000 */ 8311 #define TIM_CR2_OIS4 TIM_CR2_OIS4_Msk /*!<Output Idle state 4 (OC4 output) */ 8312 #define TIM_CR2_OIS4N_Pos (15U) 8313 #define TIM_CR2_OIS4N_Msk (0x1UL << TIM_CR2_OIS4N_Pos) /*!< 0x00008000 */ 8314 #define TIM_CR2_OIS4N TIM_CR2_OIS4N_Msk /*!<Output Idle state 4 (OC4N output) */ 8315 #define TIM_CR2_OIS5_Pos (16U) 8316 #define TIM_CR2_OIS5_Msk (0x1UL << TIM_CR2_OIS5_Pos) /*!< 0x00010000 */ 8317 #define TIM_CR2_OIS5 TIM_CR2_OIS5_Msk /*!<Output Idle state 5 (OC5 output) */ 8318 #define TIM_CR2_OIS6_Pos (18U) 8319 #define TIM_CR2_OIS6_Msk (0x1UL << TIM_CR2_OIS6_Pos) /*!< 0x00040000 */ 8320 #define TIM_CR2_OIS6 TIM_CR2_OIS6_Msk /*!<Output Idle state 6 (OC6 output) */ 8321 #define TIM_CR2_MMS2_Pos (20U) 8322 #define TIM_CR2_MMS2_Msk (0xFUL << TIM_CR2_MMS2_Pos) /*!< 0x00F00000 */ 8323 #define TIM_CR2_MMS2 TIM_CR2_MMS2_Msk /*!<MMS[2:0] bits (Master Mode Selection) */ 8324 #define TIM_CR2_MMS2_0 (0x1UL << TIM_CR2_MMS2_Pos) /*!< 0x00100000 */ 8325 #define TIM_CR2_MMS2_1 (0x2UL << TIM_CR2_MMS2_Pos) /*!< 0x00200000 */ 8326 #define TIM_CR2_MMS2_2 (0x4UL << TIM_CR2_MMS2_Pos) /*!< 0x00400000 */ 8327 #define TIM_CR2_MMS2_3 (0x8UL << TIM_CR2_MMS2_Pos) /*!< 0x00800000 */ 8328 8329 /******************* Bit definition for TIM_SMCR register *******************/ 8330 #define TIM_SMCR_SMS_Pos (0U) 8331 #define TIM_SMCR_SMS_Msk (0x10007UL << TIM_SMCR_SMS_Pos) /*!< 0x00010007 */ 8332 #define TIM_SMCR_SMS TIM_SMCR_SMS_Msk /*!<SMS[2:0] bits (Slave mode selection) */ 8333 #define TIM_SMCR_SMS_0 (0x00001UL << TIM_SMCR_SMS_Pos) /*!< 0x00000001 */ 8334 #define TIM_SMCR_SMS_1 (0x00002UL << TIM_SMCR_SMS_Pos) /*!< 0x00000002 */ 8335 #define TIM_SMCR_SMS_2 (0x00004UL << TIM_SMCR_SMS_Pos) /*!< 0x00000004 */ 8336 #define TIM_SMCR_SMS_3 (0x10000UL << TIM_SMCR_SMS_Pos) /*!< 0x00010000 */ 8337 #define TIM_SMCR_OCCS_Pos (3U) 8338 #define TIM_SMCR_OCCS_Msk (0x1UL << TIM_SMCR_OCCS_Pos) /*!< 0x00000008 */ 8339 #define TIM_SMCR_OCCS TIM_SMCR_OCCS_Msk /*!< OCREF clear selection */ 8340 #define TIM_SMCR_TS_Pos (4U) 8341 #define TIM_SMCR_TS_Msk (0x30007UL << TIM_SMCR_TS_Pos) /*!< 0x00300070 */ 8342 #define TIM_SMCR_TS TIM_SMCR_TS_Msk /*!<TS[2:0] bits (Trigger selection) */ 8343 #define TIM_SMCR_TS_0 (0x00001UL << TIM_SMCR_TS_Pos) /*!< 0x00000010 */ 8344 #define TIM_SMCR_TS_1 (0x00002UL << TIM_SMCR_TS_Pos) /*!< 0x00000020 */ 8345 #define TIM_SMCR_TS_2 (0x00004UL << TIM_SMCR_TS_Pos) /*!< 0x00000040 */ 8346 #define TIM_SMCR_TS_3 (0x10000UL << TIM_SMCR_TS_Pos) /*!< 0x00100000 */ 8347 #define TIM_SMCR_TS_4 (0x20000UL << TIM_SMCR_TS_Pos) /*!< 0x00200000 */ 8348 #define TIM_SMCR_MSM_Pos (7U) 8349 #define TIM_SMCR_MSM_Msk (0x1UL << TIM_SMCR_MSM_Pos) /*!< 0x00000080 */ 8350 #define TIM_SMCR_MSM TIM_SMCR_MSM_Msk /*!<Master/slave mode */ 8351 #define TIM_SMCR_ETF_Pos (8U) 8352 #define TIM_SMCR_ETF_Msk (0xFUL << TIM_SMCR_ETF_Pos) /*!< 0x00000F00 */ 8353 #define TIM_SMCR_ETF TIM_SMCR_ETF_Msk /*!<ETF[3:0] bits (External trigger filter) */ 8354 #define TIM_SMCR_ETF_0 (0x1UL << TIM_SMCR_ETF_Pos) /*!< 0x00000100 */ 8355 #define TIM_SMCR_ETF_1 (0x2UL << TIM_SMCR_ETF_Pos) /*!< 0x00000200 */ 8356 #define TIM_SMCR_ETF_2 (0x4UL << TIM_SMCR_ETF_Pos) /*!< 0x00000400 */ 8357 #define TIM_SMCR_ETF_3 (0x8UL << TIM_SMCR_ETF_Pos) /*!< 0x00000800 */ 8358 #define TIM_SMCR_ETPS_Pos (12U) 8359 #define TIM_SMCR_ETPS_Msk (0x3UL << TIM_SMCR_ETPS_Pos) /*!< 0x00003000 */ 8360 #define TIM_SMCR_ETPS TIM_SMCR_ETPS_Msk /*!<ETPS[1:0] bits (External trigger prescaler) */ 8361 #define TIM_SMCR_ETPS_0 (0x1UL << TIM_SMCR_ETPS_Pos) /*!< 0x00001000 */ 8362 #define TIM_SMCR_ETPS_1 (0x2UL << TIM_SMCR_ETPS_Pos) /*!< 0x00002000 */ 8363 #define TIM_SMCR_ECE_Pos (14U) 8364 #define TIM_SMCR_ECE_Msk (0x1UL << TIM_SMCR_ECE_Pos) /*!< 0x00004000 */ 8365 #define TIM_SMCR_ECE TIM_SMCR_ECE_Msk /*!<External clock enable */ 8366 #define TIM_SMCR_ETP_Pos (15U) 8367 #define TIM_SMCR_ETP_Msk (0x1UL << TIM_SMCR_ETP_Pos) /*!< 0x00008000 */ 8368 #define TIM_SMCR_ETP TIM_SMCR_ETP_Msk /*!<External trigger polarity */ 8369 #define TIM_SMCR_SMSPE_Pos (24U) 8370 #define TIM_SMCR_SMSPE_Msk (0x1UL << TIM_SMCR_SMSPE_Pos) /*!< 0x02000000 */ 8371 #define TIM_SMCR_SMSPE TIM_SMCR_SMSPE_Msk /*!<SMS preload enable */ 8372 #define TIM_SMCR_SMSPS_Pos (25U) 8373 #define TIM_SMCR_SMSPS_Msk (0x1UL << TIM_SMCR_SMSPS_Pos) /*!< 0x04000000 */ 8374 #define TIM_SMCR_SMSPS TIM_SMCR_SMSPS_Msk /*!<SMS preload source */ 8375 8376 /******************* Bit definition for TIM_DIER register *******************/ 8377 #define TIM_DIER_UIE_Pos (0U) 8378 #define TIM_DIER_UIE_Msk (0x1UL << TIM_DIER_UIE_Pos) /*!< 0x00000001 */ 8379 #define TIM_DIER_UIE TIM_DIER_UIE_Msk /*!<Update interrupt enable */ 8380 #define TIM_DIER_CC1IE_Pos (1U) 8381 #define TIM_DIER_CC1IE_Msk (0x1UL << TIM_DIER_CC1IE_Pos) /*!< 0x00000002 */ 8382 #define TIM_DIER_CC1IE TIM_DIER_CC1IE_Msk /*!<Capture/Compare 1 interrupt enable */ 8383 #define TIM_DIER_CC2IE_Pos (2U) 8384 #define TIM_DIER_CC2IE_Msk (0x1UL << TIM_DIER_CC2IE_Pos) /*!< 0x00000004 */ 8385 #define TIM_DIER_CC2IE TIM_DIER_CC2IE_Msk /*!<Capture/Compare 2 interrupt enable */ 8386 #define TIM_DIER_CC3IE_Pos (3U) 8387 #define TIM_DIER_CC3IE_Msk (0x1UL << TIM_DIER_CC3IE_Pos) /*!< 0x00000008 */ 8388 #define TIM_DIER_CC3IE TIM_DIER_CC3IE_Msk /*!<Capture/Compare 3 interrupt enable */ 8389 #define TIM_DIER_CC4IE_Pos (4U) 8390 #define TIM_DIER_CC4IE_Msk (0x1UL << TIM_DIER_CC4IE_Pos) /*!< 0x00000010 */ 8391 #define TIM_DIER_CC4IE TIM_DIER_CC4IE_Msk /*!<Capture/Compare 4 interrupt enable */ 8392 #define TIM_DIER_COMIE_Pos (5U) 8393 #define TIM_DIER_COMIE_Msk (0x1UL << TIM_DIER_COMIE_Pos) /*!< 0x00000020 */ 8394 #define TIM_DIER_COMIE TIM_DIER_COMIE_Msk /*!<COM interrupt enable */ 8395 #define TIM_DIER_TIE_Pos (6U) 8396 #define TIM_DIER_TIE_Msk (0x1UL << TIM_DIER_TIE_Pos) /*!< 0x00000040 */ 8397 #define TIM_DIER_TIE TIM_DIER_TIE_Msk /*!<Trigger interrupt enable */ 8398 #define TIM_DIER_BIE_Pos (7U) 8399 #define TIM_DIER_BIE_Msk (0x1UL << TIM_DIER_BIE_Pos) /*!< 0x00000080 */ 8400 #define TIM_DIER_BIE TIM_DIER_BIE_Msk /*!<Break interrupt enable */ 8401 #define TIM_DIER_UDE_Pos (8U) 8402 #define TIM_DIER_UDE_Msk (0x1UL << TIM_DIER_UDE_Pos) /*!< 0x00000100 */ 8403 #define TIM_DIER_UDE TIM_DIER_UDE_Msk /*!<Update DMA request enable */ 8404 #define TIM_DIER_CC1DE_Pos (9U) 8405 #define TIM_DIER_CC1DE_Msk (0x1UL << TIM_DIER_CC1DE_Pos) /*!< 0x00000200 */ 8406 #define TIM_DIER_CC1DE TIM_DIER_CC1DE_Msk /*!<Capture/Compare 1 DMA request enable */ 8407 #define TIM_DIER_CC2DE_Pos (10U) 8408 #define TIM_DIER_CC2DE_Msk (0x1UL << TIM_DIER_CC2DE_Pos) /*!< 0x00000400 */ 8409 #define TIM_DIER_CC2DE TIM_DIER_CC2DE_Msk /*!<Capture/Compare 2 DMA request enable */ 8410 #define TIM_DIER_CC3DE_Pos (11U) 8411 #define TIM_DIER_CC3DE_Msk (0x1UL << TIM_DIER_CC3DE_Pos) /*!< 0x00000800 */ 8412 #define TIM_DIER_CC3DE TIM_DIER_CC3DE_Msk /*!<Capture/Compare 3 DMA request enable */ 8413 #define TIM_DIER_CC4DE_Pos (12U) 8414 #define TIM_DIER_CC4DE_Msk (0x1UL << TIM_DIER_CC4DE_Pos) /*!< 0x00001000 */ 8415 #define TIM_DIER_CC4DE TIM_DIER_CC4DE_Msk /*!<Capture/Compare 4 DMA request enable */ 8416 #define TIM_DIER_COMDE_Pos (13U) 8417 #define TIM_DIER_COMDE_Msk (0x1UL << TIM_DIER_COMDE_Pos) /*!< 0x00002000 */ 8418 #define TIM_DIER_COMDE TIM_DIER_COMDE_Msk /*!<COM DMA request enable */ 8419 #define TIM_DIER_TDE_Pos (14U) 8420 #define TIM_DIER_TDE_Msk (0x1UL << TIM_DIER_TDE_Pos) /*!< 0x00004000 */ 8421 #define TIM_DIER_TDE TIM_DIER_TDE_Msk /*!<Trigger DMA request enable */ 8422 #define TIM_DIER_IDXIE_Pos (20U) 8423 #define TIM_DIER_IDXIE_Msk (0x1UL << TIM_DIER_IDXIE_Pos) /*!< 0x00100000 */ 8424 #define TIM_DIER_IDXIE TIM_DIER_IDXIE_Msk /*!<Encoder index interrupt enable */ 8425 #define TIM_DIER_DIRIE_Pos (21U) 8426 #define TIM_DIER_DIRIE_Msk (0x1UL << TIM_DIER_DIRIE_Pos) /*!< 0x00200000 */ 8427 #define TIM_DIER_DIRIE TIM_DIER_DIRIE_Msk /*!<Encoder direction change interrupt enable */ 8428 #define TIM_DIER_IERRIE_Pos (22U) 8429 #define TIM_DIER_IERRIE_Msk (0x1UL << TIM_DIER_IERRIE_Pos) /*!< 0x00400000 */ 8430 #define TIM_DIER_IERRIE TIM_DIER_IERRIE_Msk /*!<Encoder index error enable */ 8431 #define TIM_DIER_TERRIE_Pos (23U) 8432 #define TIM_DIER_TERRIE_Msk (0x1UL << TIM_DIER_TERRIE_Pos) /*!< 0x00800000 */ 8433 #define TIM_DIER_TERRIE TIM_DIER_TERRIE_Msk /*!<Encoder transition error enable */ 8434 8435 /******************** Bit definition for TIM_SR register ********************/ 8436 #define TIM_SR_UIF_Pos (0U) 8437 #define TIM_SR_UIF_Msk (0x1UL << TIM_SR_UIF_Pos) /*!< 0x00000001 */ 8438 #define TIM_SR_UIF TIM_SR_UIF_Msk /*!<Update interrupt Flag */ 8439 #define TIM_SR_CC1IF_Pos (1U) 8440 #define TIM_SR_CC1IF_Msk (0x1UL << TIM_SR_CC1IF_Pos) /*!< 0x00000002 */ 8441 #define TIM_SR_CC1IF TIM_SR_CC1IF_Msk /*!<Capture/Compare 1 interrupt Flag */ 8442 #define TIM_SR_CC2IF_Pos (2U) 8443 #define TIM_SR_CC2IF_Msk (0x1UL << TIM_SR_CC2IF_Pos) /*!< 0x00000004 */ 8444 #define TIM_SR_CC2IF TIM_SR_CC2IF_Msk /*!<Capture/Compare 2 interrupt Flag */ 8445 #define TIM_SR_CC3IF_Pos (3U) 8446 #define TIM_SR_CC3IF_Msk (0x1UL << TIM_SR_CC3IF_Pos) /*!< 0x00000008 */ 8447 #define TIM_SR_CC3IF TIM_SR_CC3IF_Msk /*!<Capture/Compare 3 interrupt Flag */ 8448 #define TIM_SR_CC4IF_Pos (4U) 8449 #define TIM_SR_CC4IF_Msk (0x1UL << TIM_SR_CC4IF_Pos) /*!< 0x00000010 */ 8450 #define TIM_SR_CC4IF TIM_SR_CC4IF_Msk /*!<Capture/Compare 4 interrupt Flag */ 8451 #define TIM_SR_COMIF_Pos (5U) 8452 #define TIM_SR_COMIF_Msk (0x1UL << TIM_SR_COMIF_Pos) /*!< 0x00000020 */ 8453 #define TIM_SR_COMIF TIM_SR_COMIF_Msk /*!<COM interrupt Flag */ 8454 #define TIM_SR_TIF_Pos (6U) 8455 #define TIM_SR_TIF_Msk (0x1UL << TIM_SR_TIF_Pos) /*!< 0x00000040 */ 8456 #define TIM_SR_TIF TIM_SR_TIF_Msk /*!<Trigger interrupt Flag */ 8457 #define TIM_SR_BIF_Pos (7U) 8458 #define TIM_SR_BIF_Msk (0x1UL << TIM_SR_BIF_Pos) /*!< 0x00000080 */ 8459 #define TIM_SR_BIF TIM_SR_BIF_Msk /*!<Break interrupt Flag */ 8460 #define TIM_SR_B2IF_Pos (8U) 8461 #define TIM_SR_B2IF_Msk (0x1UL << TIM_SR_B2IF_Pos) /*!< 0x00000100 */ 8462 #define TIM_SR_B2IF TIM_SR_B2IF_Msk /*!<Break 2 interrupt Flag */ 8463 #define TIM_SR_CC1OF_Pos (9U) 8464 #define TIM_SR_CC1OF_Msk (0x1UL << TIM_SR_CC1OF_Pos) /*!< 0x00000200 */ 8465 #define TIM_SR_CC1OF TIM_SR_CC1OF_Msk /*!<Capture/Compare 1 Overcapture Flag */ 8466 #define TIM_SR_CC2OF_Pos (10U) 8467 #define TIM_SR_CC2OF_Msk (0x1UL << TIM_SR_CC2OF_Pos) /*!< 0x00000400 */ 8468 #define TIM_SR_CC2OF TIM_SR_CC2OF_Msk /*!<Capture/Compare 2 Overcapture Flag */ 8469 #define TIM_SR_CC3OF_Pos (11U) 8470 #define TIM_SR_CC3OF_Msk (0x1UL << TIM_SR_CC3OF_Pos) /*!< 0x00000800 */ 8471 #define TIM_SR_CC3OF TIM_SR_CC3OF_Msk /*!<Capture/Compare 3 Overcapture Flag */ 8472 #define TIM_SR_CC4OF_Pos (12U) 8473 #define TIM_SR_CC4OF_Msk (0x1UL << TIM_SR_CC4OF_Pos) /*!< 0x00001000 */ 8474 #define TIM_SR_CC4OF TIM_SR_CC4OF_Msk /*!<Capture/Compare 4 Overcapture Flag */ 8475 #define TIM_SR_SBIF_Pos (13U) 8476 #define TIM_SR_SBIF_Msk (0x1UL << TIM_SR_SBIF_Pos) /*!< 0x00002000 */ 8477 #define TIM_SR_SBIF TIM_SR_SBIF_Msk /*!<System Break interrupt Flag */ 8478 #define TIM_SR_CC5IF_Pos (16U) 8479 #define TIM_SR_CC5IF_Msk (0x1UL << TIM_SR_CC5IF_Pos) /*!< 0x00010000 */ 8480 #define TIM_SR_CC5IF TIM_SR_CC5IF_Msk /*!<Capture/Compare 5 interrupt Flag */ 8481 #define TIM_SR_CC6IF_Pos (17U) 8482 #define TIM_SR_CC6IF_Msk (0x1UL << TIM_SR_CC6IF_Pos) /*!< 0x00020000 */ 8483 #define TIM_SR_CC6IF TIM_SR_CC6IF_Msk /*!<Capture/Compare 6 interrupt Flag */ 8484 #define TIM_SR_IDXF_Pos (20U) 8485 #define TIM_SR_IDXF_Msk (0x1UL << TIM_SR_IDXF_Pos) /*!< 0x00100000 */ 8486 #define TIM_SR_IDXF TIM_SR_IDXF_Msk /*!<Encoder index interrupt flag */ 8487 #define TIM_SR_DIRF_Pos (21U) 8488 #define TIM_SR_DIRF_Msk (0x1UL << TIM_SR_DIRF_Pos) /*!< 0x00200000 */ 8489 #define TIM_SR_DIRF TIM_SR_DIRF_Msk /*!<Encoder direction change interrupt flag */ 8490 #define TIM_SR_IERRF_Pos (22U) 8491 #define TIM_SR_IERRF_Msk (0x1UL << TIM_SR_IERRF_Pos) /*!< 0x00400000 */ 8492 #define TIM_SR_IERRF TIM_SR_IERRF_Msk /*!<Encoder index error flag */ 8493 #define TIM_SR_TERRF_Pos (23U) 8494 #define TIM_SR_TERRF_Msk (0x1UL << TIM_SR_TERRF_Pos) /*!< 0x00800000 */ 8495 #define TIM_SR_TERRF TIM_SR_TERRF_Msk /*!<Encoder transition error flag */ 8496 8497 /******************* Bit definition for TIM_EGR register ********************/ 8498 #define TIM_EGR_UG_Pos (0U) 8499 #define TIM_EGR_UG_Msk (0x1UL << TIM_EGR_UG_Pos) /*!< 0x00000001 */ 8500 #define TIM_EGR_UG TIM_EGR_UG_Msk /*!<Update Generation */ 8501 #define TIM_EGR_CC1G_Pos (1U) 8502 #define TIM_EGR_CC1G_Msk (0x1UL << TIM_EGR_CC1G_Pos) /*!< 0x00000002 */ 8503 #define TIM_EGR_CC1G TIM_EGR_CC1G_Msk /*!<Capture/Compare 1 Generation */ 8504 #define TIM_EGR_CC2G_Pos (2U) 8505 #define TIM_EGR_CC2G_Msk (0x1UL << TIM_EGR_CC2G_Pos) /*!< 0x00000004 */ 8506 #define TIM_EGR_CC2G TIM_EGR_CC2G_Msk /*!<Capture/Compare 2 Generation */ 8507 #define TIM_EGR_CC3G_Pos (3U) 8508 #define TIM_EGR_CC3G_Msk (0x1UL << TIM_EGR_CC3G_Pos) /*!< 0x00000008 */ 8509 #define TIM_EGR_CC3G TIM_EGR_CC3G_Msk /*!<Capture/Compare 3 Generation */ 8510 #define TIM_EGR_CC4G_Pos (4U) 8511 #define TIM_EGR_CC4G_Msk (0x1UL << TIM_EGR_CC4G_Pos) /*!< 0x00000010 */ 8512 #define TIM_EGR_CC4G TIM_EGR_CC4G_Msk /*!<Capture/Compare 4 Generation */ 8513 #define TIM_EGR_COMG_Pos (5U) 8514 #define TIM_EGR_COMG_Msk (0x1UL << TIM_EGR_COMG_Pos) /*!< 0x00000020 */ 8515 #define TIM_EGR_COMG TIM_EGR_COMG_Msk /*!<Capture/Compare Control Update Generation */ 8516 #define TIM_EGR_TG_Pos (6U) 8517 #define TIM_EGR_TG_Msk (0x1UL << TIM_EGR_TG_Pos) /*!< 0x00000040 */ 8518 #define TIM_EGR_TG TIM_EGR_TG_Msk /*!<Trigger Generation */ 8519 #define TIM_EGR_BG_Pos (7U) 8520 #define TIM_EGR_BG_Msk (0x1UL << TIM_EGR_BG_Pos) /*!< 0x00000080 */ 8521 #define TIM_EGR_BG TIM_EGR_BG_Msk /*!<Break Generation */ 8522 #define TIM_EGR_B2G_Pos (8U) 8523 #define TIM_EGR_B2G_Msk (0x1UL << TIM_EGR_B2G_Pos) /*!< 0x00000100 */ 8524 #define TIM_EGR_B2G TIM_EGR_B2G_Msk /*!<Break 2 Generation */ 8525 8526 8527 /****************** Bit definition for TIM_CCMR1 register *******************/ 8528 #define TIM_CCMR1_CC1S_Pos (0U) 8529 #define TIM_CCMR1_CC1S_Msk (0x3UL << TIM_CCMR1_CC1S_Pos) /*!< 0x00000003 */ 8530 #define TIM_CCMR1_CC1S TIM_CCMR1_CC1S_Msk /*!<CC1S[1:0] bits (Capture/Compare 1 Selection) */ 8531 #define TIM_CCMR1_CC1S_0 (0x1UL << TIM_CCMR1_CC1S_Pos) /*!< 0x00000001 */ 8532 #define TIM_CCMR1_CC1S_1 (0x2UL << TIM_CCMR1_CC1S_Pos) /*!< 0x00000002 */ 8533 #define TIM_CCMR1_OC1FE_Pos (2U) 8534 #define TIM_CCMR1_OC1FE_Msk (0x1UL << TIM_CCMR1_OC1FE_Pos) /*!< 0x00000004 */ 8535 #define TIM_CCMR1_OC1FE TIM_CCMR1_OC1FE_Msk /*!<Output Compare 1 Fast enable */ 8536 #define TIM_CCMR1_OC1PE_Pos (3U) 8537 #define TIM_CCMR1_OC1PE_Msk (0x1UL << TIM_CCMR1_OC1PE_Pos) /*!< 0x00000008 */ 8538 #define TIM_CCMR1_OC1PE TIM_CCMR1_OC1PE_Msk /*!<Output Compare 1 Preload enable */ 8539 #define TIM_CCMR1_OC1M_Pos (4U) 8540 #define TIM_CCMR1_OC1M_Msk (0x1007UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00010070 */ 8541 #define TIM_CCMR1_OC1M TIM_CCMR1_OC1M_Msk /*!<OC1M[2:0] bits (Output Compare 1 Mode) */ 8542 #define TIM_CCMR1_OC1M_0 (0x0001UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00000010 */ 8543 #define TIM_CCMR1_OC1M_1 (0x0002UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00000020 */ 8544 #define TIM_CCMR1_OC1M_2 (0x0004UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00000040 */ 8545 #define TIM_CCMR1_OC1M_3 (0x1000UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00010000 */ 8546 #define TIM_CCMR1_OC1CE_Pos (7U) 8547 #define TIM_CCMR1_OC1CE_Msk (0x1UL << TIM_CCMR1_OC1CE_Pos) /*!< 0x00000080 */ 8548 #define TIM_CCMR1_OC1CE TIM_CCMR1_OC1CE_Msk /*!<Output Compare 1 Clear Enable */ 8549 #define TIM_CCMR1_CC2S_Pos (8U) 8550 #define TIM_CCMR1_CC2S_Msk (0x3UL << TIM_CCMR1_CC2S_Pos) /*!< 0x00000300 */ 8551 #define TIM_CCMR1_CC2S TIM_CCMR1_CC2S_Msk /*!<CC2S[1:0] bits (Capture/Compare 2 Selection) */ 8552 #define TIM_CCMR1_CC2S_0 (0x1UL << TIM_CCMR1_CC2S_Pos) /*!< 0x00000100 */ 8553 #define TIM_CCMR1_CC2S_1 (0x2UL << TIM_CCMR1_CC2S_Pos) /*!< 0x00000200 */ 8554 #define TIM_CCMR1_OC2FE_Pos (10U) 8555 #define TIM_CCMR1_OC2FE_Msk (0x1UL << TIM_CCMR1_OC2FE_Pos) /*!< 0x00000400 */ 8556 #define TIM_CCMR1_OC2FE TIM_CCMR1_OC2FE_Msk /*!<Output Compare 2 Fast enable */ 8557 #define TIM_CCMR1_OC2PE_Pos (11U) 8558 #define TIM_CCMR1_OC2PE_Msk (0x1UL << TIM_CCMR1_OC2PE_Pos) /*!< 0x00000800 */ 8559 #define TIM_CCMR1_OC2PE TIM_CCMR1_OC2PE_Msk /*!<Output Compare 2 Preload enable */ 8560 #define TIM_CCMR1_OC2M_Pos (12U) 8561 #define TIM_CCMR1_OC2M_Msk (0x1007UL << TIM_CCMR1_OC2M_Pos) /*!< 0x01007000 */ 8562 #define TIM_CCMR1_OC2M TIM_CCMR1_OC2M_Msk /*!<OC2M[2:0] bits (Output Compare 2 Mode) */ 8563 #define TIM_CCMR1_OC2M_0 (0x0001UL << TIM_CCMR1_OC2M_Pos) /*!< 0x00001000 */ 8564 #define TIM_CCMR1_OC2M_1 (0x0002UL << TIM_CCMR1_OC2M_Pos) /*!< 0x00002000 */ 8565 #define TIM_CCMR1_OC2M_2 (0x0004UL << TIM_CCMR1_OC2M_Pos) /*!< 0x00004000 */ 8566 #define TIM_CCMR1_OC2M_3 (0x1000UL << TIM_CCMR1_OC2M_Pos) /*!< 0x01000000 */ 8567 #define TIM_CCMR1_OC2CE_Pos (15U) 8568 #define TIM_CCMR1_OC2CE_Msk (0x1UL << TIM_CCMR1_OC2CE_Pos) /*!< 0x00008000 */ 8569 #define TIM_CCMR1_OC2CE TIM_CCMR1_OC2CE_Msk /*!<Output Compare 2 Clear Enable */ 8570 8571 /*----------------------------------------------------------------------------*/ 8572 #define TIM_CCMR1_IC1PSC_Pos (2U) 8573 #define TIM_CCMR1_IC1PSC_Msk (0x3UL << TIM_CCMR1_IC1PSC_Pos) /*!< 0x0000000C */ 8574 #define TIM_CCMR1_IC1PSC TIM_CCMR1_IC1PSC_Msk /*!<IC1PSC[1:0] bits (Input Capture 1 Prescaler) */ 8575 #define TIM_CCMR1_IC1PSC_0 (0x1UL << TIM_CCMR1_IC1PSC_Pos) /*!< 0x00000004 */ 8576 #define TIM_CCMR1_IC1PSC_1 (0x2UL << TIM_CCMR1_IC1PSC_Pos) /*!< 0x00000008 */ 8577 #define TIM_CCMR1_IC1F_Pos (4U) 8578 #define TIM_CCMR1_IC1F_Msk (0xFUL << TIM_CCMR1_IC1F_Pos) /*!< 0x000000F0 */ 8579 #define TIM_CCMR1_IC1F TIM_CCMR1_IC1F_Msk /*!<IC1F[3:0] bits (Input Capture 1 Filter) */ 8580 #define TIM_CCMR1_IC1F_0 (0x1UL << TIM_CCMR1_IC1F_Pos) /*!< 0x00000010 */ 8581 #define TIM_CCMR1_IC1F_1 (0x2UL << TIM_CCMR1_IC1F_Pos) /*!< 0x00000020 */ 8582 #define TIM_CCMR1_IC1F_2 (0x4UL << TIM_CCMR1_IC1F_Pos) /*!< 0x00000040 */ 8583 #define TIM_CCMR1_IC1F_3 (0x8UL << TIM_CCMR1_IC1F_Pos) /*!< 0x00000080 */ 8584 #define TIM_CCMR1_IC2PSC_Pos (10U) 8585 #define TIM_CCMR1_IC2PSC_Msk (0x3UL << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000C00 */ 8586 #define TIM_CCMR1_IC2PSC TIM_CCMR1_IC2PSC_Msk /*!<IC2PSC[1:0] bits (Input Capture 2 Prescaler) */ 8587 #define TIM_CCMR1_IC2PSC_0 (0x1UL << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000400 */ 8588 #define TIM_CCMR1_IC2PSC_1 (0x2UL << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000800 */ 8589 #define TIM_CCMR1_IC2F_Pos (12U) 8590 #define TIM_CCMR1_IC2F_Msk (0xFUL << TIM_CCMR1_IC2F_Pos) /*!< 0x0000F000 */ 8591 #define TIM_CCMR1_IC2F TIM_CCMR1_IC2F_Msk /*!<IC2F[3:0] bits (Input Capture 2 Filter) */ 8592 #define TIM_CCMR1_IC2F_0 (0x1UL << TIM_CCMR1_IC2F_Pos) /*!< 0x00001000 */ 8593 #define TIM_CCMR1_IC2F_1 (0x2UL << TIM_CCMR1_IC2F_Pos) /*!< 0x00002000 */ 8594 #define TIM_CCMR1_IC2F_2 (0x4UL << TIM_CCMR1_IC2F_Pos) /*!< 0x00004000 */ 8595 #define TIM_CCMR1_IC2F_3 (0x8UL << TIM_CCMR1_IC2F_Pos) /*!< 0x00008000 */ 8596 8597 /****************** Bit definition for TIM_CCMR2 register *******************/ 8598 #define TIM_CCMR2_CC3S_Pos (0U) 8599 #define TIM_CCMR2_CC3S_Msk (0x3UL << TIM_CCMR2_CC3S_Pos) /*!< 0x00000003 */ 8600 #define TIM_CCMR2_CC3S TIM_CCMR2_CC3S_Msk /*!<CC3S[1:0] bits (Capture/Compare 3 Selection) */ 8601 #define TIM_CCMR2_CC3S_0 (0x1UL << TIM_CCMR2_CC3S_Pos) /*!< 0x00000001 */ 8602 #define TIM_CCMR2_CC3S_1 (0x2UL << TIM_CCMR2_CC3S_Pos) /*!< 0x00000002 */ 8603 #define TIM_CCMR2_OC3FE_Pos (2U) 8604 #define TIM_CCMR2_OC3FE_Msk (0x1UL << TIM_CCMR2_OC3FE_Pos) /*!< 0x00000004 */ 8605 #define TIM_CCMR2_OC3FE TIM_CCMR2_OC3FE_Msk /*!<Output Compare 3 Fast enable */ 8606 #define TIM_CCMR2_OC3PE_Pos (3U) 8607 #define TIM_CCMR2_OC3PE_Msk (0x1UL << TIM_CCMR2_OC3PE_Pos) /*!< 0x00000008 */ 8608 #define TIM_CCMR2_OC3PE TIM_CCMR2_OC3PE_Msk /*!<Output Compare 3 Preload enable */ 8609 #define TIM_CCMR2_OC3M_Pos (4U) 8610 #define TIM_CCMR2_OC3M_Msk (0x1007UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00010070 */ 8611 #define TIM_CCMR2_OC3M TIM_CCMR2_OC3M_Msk /*!<OC3M[2:0] bits (Output Compare 3 Mode) */ 8612 #define TIM_CCMR2_OC3M_0 (0x0001UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00000010 */ 8613 #define TIM_CCMR2_OC3M_1 (0x0002UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00000020 */ 8614 #define TIM_CCMR2_OC3M_2 (0x0004UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00000040 */ 8615 #define TIM_CCMR2_OC3M_3 (0x1000UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00010000 */ 8616 #define TIM_CCMR2_OC3CE_Pos (7U) 8617 #define TIM_CCMR2_OC3CE_Msk (0x1UL << TIM_CCMR2_OC3CE_Pos) /*!< 0x00000080 */ 8618 #define TIM_CCMR2_OC3CE TIM_CCMR2_OC3CE_Msk /*!<Output Compare 3 Clear Enable */ 8619 #define TIM_CCMR2_CC4S_Pos (8U) 8620 #define TIM_CCMR2_CC4S_Msk (0x3UL << TIM_CCMR2_CC4S_Pos) /*!< 0x00000300 */ 8621 #define TIM_CCMR2_CC4S TIM_CCMR2_CC4S_Msk /*!<CC4S[1:0] bits (Capture/Compare 4 Selection) */ 8622 #define TIM_CCMR2_CC4S_0 (0x1UL << TIM_CCMR2_CC4S_Pos) /*!< 0x00000100 */ 8623 #define TIM_CCMR2_CC4S_1 (0x2UL << TIM_CCMR2_CC4S_Pos) /*!< 0x00000200 */ 8624 #define TIM_CCMR2_OC4FE_Pos (10U) 8625 #define TIM_CCMR2_OC4FE_Msk (0x1UL << TIM_CCMR2_OC4FE_Pos) /*!< 0x00000400 */ 8626 #define TIM_CCMR2_OC4FE TIM_CCMR2_OC4FE_Msk /*!<Output Compare 4 Fast enable */ 8627 #define TIM_CCMR2_OC4PE_Pos (11U) 8628 #define TIM_CCMR2_OC4PE_Msk (0x1UL << TIM_CCMR2_OC4PE_Pos) /*!< 0x00000800 */ 8629 #define TIM_CCMR2_OC4PE TIM_CCMR2_OC4PE_Msk /*!<Output Compare 4 Preload enable */ 8630 #define TIM_CCMR2_OC4M_Pos (12U) 8631 #define TIM_CCMR2_OC4M_Msk (0x1007UL << TIM_CCMR2_OC4M_Pos) /*!< 0x01007000 */ 8632 #define TIM_CCMR2_OC4M TIM_CCMR2_OC4M_Msk /*!<OC4M[2:0] bits (Output Compare 4 Mode) */ 8633 #define TIM_CCMR2_OC4M_0 (0x0001UL << TIM_CCMR2_OC4M_Pos) /*!< 0x00001000 */ 8634 #define TIM_CCMR2_OC4M_1 (0x0002UL << TIM_CCMR2_OC4M_Pos) /*!< 0x00002000 */ 8635 #define TIM_CCMR2_OC4M_2 (0x0004UL << TIM_CCMR2_OC4M_Pos) /*!< 0x00004000 */ 8636 #define TIM_CCMR2_OC4M_3 (0x1000UL << TIM_CCMR2_OC4M_Pos) /*!< 0x01000000 */ 8637 #define TIM_CCMR2_OC4CE_Pos (15U) 8638 #define TIM_CCMR2_OC4CE_Msk (0x1UL << TIM_CCMR2_OC4CE_Pos) /*!< 0x00008000 */ 8639 #define TIM_CCMR2_OC4CE TIM_CCMR2_OC4CE_Msk /*!<Output Compare 4 Clear Enable */ 8640 8641 /*----------------------------------------------------------------------------*/ 8642 #define TIM_CCMR2_IC3PSC_Pos (2U) 8643 #define TIM_CCMR2_IC3PSC_Msk (0x3UL << TIM_CCMR2_IC3PSC_Pos) /*!< 0x0000000C */ 8644 #define TIM_CCMR2_IC3PSC TIM_CCMR2_IC3PSC_Msk /*!<IC3PSC[1:0] bits (Input Capture 3 Prescaler) */ 8645 #define TIM_CCMR2_IC3PSC_0 (0x1UL << TIM_CCMR2_IC3PSC_Pos) /*!< 0x00000004 */ 8646 #define TIM_CCMR2_IC3PSC_1 (0x2UL << TIM_CCMR2_IC3PSC_Pos) /*!< 0x00000008 */ 8647 #define TIM_CCMR2_IC3F_Pos (4U) 8648 #define TIM_CCMR2_IC3F_Msk (0xFUL << TIM_CCMR2_IC3F_Pos) /*!< 0x000000F0 */ 8649 #define TIM_CCMR2_IC3F TIM_CCMR2_IC3F_Msk /*!<IC3F[3:0] bits (Input Capture 3 Filter) */ 8650 #define TIM_CCMR2_IC3F_0 (0x1UL << TIM_CCMR2_IC3F_Pos) /*!< 0x00000010 */ 8651 #define TIM_CCMR2_IC3F_1 (0x2UL << TIM_CCMR2_IC3F_Pos) /*!< 0x00000020 */ 8652 #define TIM_CCMR2_IC3F_2 (0x4UL << TIM_CCMR2_IC3F_Pos) /*!< 0x00000040 */ 8653 #define TIM_CCMR2_IC3F_3 (0x8UL << TIM_CCMR2_IC3F_Pos) /*!< 0x00000080 */ 8654 #define TIM_CCMR2_IC4PSC_Pos (10U) 8655 #define TIM_CCMR2_IC4PSC_Msk (0x3UL << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000C00 */ 8656 #define TIM_CCMR2_IC4PSC TIM_CCMR2_IC4PSC_Msk /*!<IC4PSC[1:0] bits (Input Capture 4 Prescaler) */ 8657 #define TIM_CCMR2_IC4PSC_0 (0x1UL << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000400 */ 8658 #define TIM_CCMR2_IC4PSC_1 (0x2UL << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000800 */ 8659 #define TIM_CCMR2_IC4F_Pos (12U) 8660 #define TIM_CCMR2_IC4F_Msk (0xFUL << TIM_CCMR2_IC4F_Pos) /*!< 0x0000F000 */ 8661 #define TIM_CCMR2_IC4F TIM_CCMR2_IC4F_Msk /*!<IC4F[3:0] bits (Input Capture 4 Filter) */ 8662 #define TIM_CCMR2_IC4F_0 (0x1UL << TIM_CCMR2_IC4F_Pos) /*!< 0x00001000 */ 8663 #define TIM_CCMR2_IC4F_1 (0x2UL << TIM_CCMR2_IC4F_Pos) /*!< 0x00002000 */ 8664 #define TIM_CCMR2_IC4F_2 (0x4UL << TIM_CCMR2_IC4F_Pos) /*!< 0x00004000 */ 8665 #define TIM_CCMR2_IC4F_3 (0x8UL << TIM_CCMR2_IC4F_Pos) /*!< 0x00008000 */ 8666 8667 /****************** Bit definition for TIM_CCMR3 register *******************/ 8668 #define TIM_CCMR3_OC5FE_Pos (2U) 8669 #define TIM_CCMR3_OC5FE_Msk (0x1UL << TIM_CCMR3_OC5FE_Pos) /*!< 0x00000004 */ 8670 #define TIM_CCMR3_OC5FE TIM_CCMR3_OC5FE_Msk /*!<Output Compare 5 Fast enable */ 8671 #define TIM_CCMR3_OC5PE_Pos (3U) 8672 #define TIM_CCMR3_OC5PE_Msk (0x1UL << TIM_CCMR3_OC5PE_Pos) /*!< 0x00000008 */ 8673 #define TIM_CCMR3_OC5PE TIM_CCMR3_OC5PE_Msk /*!<Output Compare 5 Preload enable */ 8674 #define TIM_CCMR3_OC5M_Pos (4U) 8675 #define TIM_CCMR3_OC5M_Msk (0x1007UL << TIM_CCMR3_OC5M_Pos) /*!< 0x00010070 */ 8676 #define TIM_CCMR3_OC5M TIM_CCMR3_OC5M_Msk /*!<OC5M[3:0] bits (Output Compare 5 Mode) */ 8677 #define TIM_CCMR3_OC5M_0 (0x0001UL << TIM_CCMR3_OC5M_Pos) /*!< 0x00000010 */ 8678 #define TIM_CCMR3_OC5M_1 (0x0002UL << TIM_CCMR3_OC5M_Pos) /*!< 0x00000020 */ 8679 #define TIM_CCMR3_OC5M_2 (0x0004UL << TIM_CCMR3_OC5M_Pos) /*!< 0x00000040 */ 8680 #define TIM_CCMR3_OC5M_3 (0x1000UL << TIM_CCMR3_OC5M_Pos) /*!< 0x00010000 */ 8681 #define TIM_CCMR3_OC5CE_Pos (7U) 8682 #define TIM_CCMR3_OC5CE_Msk (0x1UL << TIM_CCMR3_OC5CE_Pos) /*!< 0x00000080 */ 8683 #define TIM_CCMR3_OC5CE TIM_CCMR3_OC5CE_Msk /*!<Output Compare 5 Clear Enable */ 8684 #define TIM_CCMR3_OC6FE_Pos (10U) 8685 #define TIM_CCMR3_OC6FE_Msk (0x1UL << TIM_CCMR3_OC6FE_Pos) /*!< 0x00000400 */ 8686 #define TIM_CCMR3_OC6FE TIM_CCMR3_OC6FE_Msk /*!<Output Compare 6 Fast enable */ 8687 #define TIM_CCMR3_OC6PE_Pos (11U) 8688 #define TIM_CCMR3_OC6PE_Msk (0x1UL << TIM_CCMR3_OC6PE_Pos) /*!< 0x00000800 */ 8689 #define TIM_CCMR3_OC6PE TIM_CCMR3_OC6PE_Msk /*!<Output Compare 6 Preload enable */ 8690 #define TIM_CCMR3_OC6M_Pos (12U) 8691 #define TIM_CCMR3_OC6M_Msk (0x1007UL << TIM_CCMR3_OC6M_Pos) /*!< 0x01007000 */ 8692 #define TIM_CCMR3_OC6M TIM_CCMR3_OC6M_Msk /*!<OC6M[3:0] bits (Output Compare 6 Mode) */ 8693 #define TIM_CCMR3_OC6M_0 (0x0001UL << TIM_CCMR3_OC6M_Pos) /*!< 0x00001000 */ 8694 #define TIM_CCMR3_OC6M_1 (0x0002UL << TIM_CCMR3_OC6M_Pos) /*!< 0x00002000 */ 8695 #define TIM_CCMR3_OC6M_2 (0x0004UL << TIM_CCMR3_OC6M_Pos) /*!< 0x00004000 */ 8696 #define TIM_CCMR3_OC6M_3 (0x1000UL << TIM_CCMR3_OC6M_Pos) /*!< 0x01000000 */ 8697 #define TIM_CCMR3_OC6CE_Pos (15U) 8698 #define TIM_CCMR3_OC6CE_Msk (0x1UL << TIM_CCMR3_OC6CE_Pos) /*!< 0x00008000 */ 8699 #define TIM_CCMR3_OC6CE TIM_CCMR3_OC6CE_Msk /*!<Output Compare 6 Clear Enable */ 8700 8701 /******************* Bit definition for TIM_CCER register *******************/ 8702 #define TIM_CCER_CC1E_Pos (0U) 8703 #define TIM_CCER_CC1E_Msk (0x1UL << TIM_CCER_CC1E_Pos) /*!< 0x00000001 */ 8704 #define TIM_CCER_CC1E TIM_CCER_CC1E_Msk /*!<Capture/Compare 1 output enable */ 8705 #define TIM_CCER_CC1P_Pos (1U) 8706 #define TIM_CCER_CC1P_Msk (0x1UL << TIM_CCER_CC1P_Pos) /*!< 0x00000002 */ 8707 #define TIM_CCER_CC1P TIM_CCER_CC1P_Msk /*!<Capture/Compare 1 output Polarity */ 8708 #define TIM_CCER_CC1NE_Pos (2U) 8709 #define TIM_CCER_CC1NE_Msk (0x1UL << TIM_CCER_CC1NE_Pos) /*!< 0x00000004 */ 8710 #define TIM_CCER_CC1NE TIM_CCER_CC1NE_Msk /*!<Capture/Compare 1 Complementary output enable */ 8711 #define TIM_CCER_CC1NP_Pos (3U) 8712 #define TIM_CCER_CC1NP_Msk (0x1UL << TIM_CCER_CC1NP_Pos) /*!< 0x00000008 */ 8713 #define TIM_CCER_CC1NP TIM_CCER_CC1NP_Msk /*!<Capture/Compare 1 Complementary output Polarity */ 8714 #define TIM_CCER_CC2E_Pos (4U) 8715 #define TIM_CCER_CC2E_Msk (0x1UL << TIM_CCER_CC2E_Pos) /*!< 0x00000010 */ 8716 #define TIM_CCER_CC2E TIM_CCER_CC2E_Msk /*!<Capture/Compare 2 output enable */ 8717 #define TIM_CCER_CC2P_Pos (5U) 8718 #define TIM_CCER_CC2P_Msk (0x1UL << TIM_CCER_CC2P_Pos) /*!< 0x00000020 */ 8719 #define TIM_CCER_CC2P TIM_CCER_CC2P_Msk /*!<Capture/Compare 2 output Polarity */ 8720 #define TIM_CCER_CC2NE_Pos (6U) 8721 #define TIM_CCER_CC2NE_Msk (0x1UL << TIM_CCER_CC2NE_Pos) /*!< 0x00000040 */ 8722 #define TIM_CCER_CC2NE TIM_CCER_CC2NE_Msk /*!<Capture/Compare 2 Complementary output enable */ 8723 #define TIM_CCER_CC2NP_Pos (7U) 8724 #define TIM_CCER_CC2NP_Msk (0x1UL << TIM_CCER_CC2NP_Pos) /*!< 0x00000080 */ 8725 #define TIM_CCER_CC2NP TIM_CCER_CC2NP_Msk /*!<Capture/Compare 2 Complementary output Polarity */ 8726 #define TIM_CCER_CC3E_Pos (8U) 8727 #define TIM_CCER_CC3E_Msk (0x1UL << TIM_CCER_CC3E_Pos) /*!< 0x00000100 */ 8728 #define TIM_CCER_CC3E TIM_CCER_CC3E_Msk /*!<Capture/Compare 3 output enable */ 8729 #define TIM_CCER_CC3P_Pos (9U) 8730 #define TIM_CCER_CC3P_Msk (0x1UL << TIM_CCER_CC3P_Pos) /*!< 0x00000200 */ 8731 #define TIM_CCER_CC3P TIM_CCER_CC3P_Msk /*!<Capture/Compare 3 output Polarity */ 8732 #define TIM_CCER_CC3NE_Pos (10U) 8733 #define TIM_CCER_CC3NE_Msk (0x1UL << TIM_CCER_CC3NE_Pos) /*!< 0x00000400 */ 8734 #define TIM_CCER_CC3NE TIM_CCER_CC3NE_Msk /*!<Capture/Compare 3 Complementary output enable */ 8735 #define TIM_CCER_CC3NP_Pos (11U) 8736 #define TIM_CCER_CC3NP_Msk (0x1UL << TIM_CCER_CC3NP_Pos) /*!< 0x00000800 */ 8737 #define TIM_CCER_CC3NP TIM_CCER_CC3NP_Msk /*!<Capture/Compare 3 Complementary output Polarity */ 8738 #define TIM_CCER_CC4E_Pos (12U) 8739 #define TIM_CCER_CC4E_Msk (0x1UL << TIM_CCER_CC4E_Pos) /*!< 0x00001000 */ 8740 #define TIM_CCER_CC4E TIM_CCER_CC4E_Msk /*!<Capture/Compare 4 output enable */ 8741 #define TIM_CCER_CC4P_Pos (13U) 8742 #define TIM_CCER_CC4P_Msk (0x1UL << TIM_CCER_CC4P_Pos) /*!< 0x00002000 */ 8743 #define TIM_CCER_CC4P TIM_CCER_CC4P_Msk /*!<Capture/Compare 4 output Polarity */ 8744 #define TIM_CCER_CC4NE_Pos (14U) 8745 #define TIM_CCER_CC4NE_Msk (0x1UL << TIM_CCER_CC4NE_Pos) /*!< 0x00004000 */ 8746 #define TIM_CCER_CC4NE TIM_CCER_CC4NE_Msk /*!<Capture/Compare 4 Complementary output enable */ 8747 #define TIM_CCER_CC4NP_Pos (15U) 8748 #define TIM_CCER_CC4NP_Msk (0x1UL << TIM_CCER_CC4NP_Pos) /*!< 0x00008000 */ 8749 #define TIM_CCER_CC4NP TIM_CCER_CC4NP_Msk /*!<Capture/Compare 4 Complementary output Polarity */ 8750 #define TIM_CCER_CC5E_Pos (16U) 8751 #define TIM_CCER_CC5E_Msk (0x1UL << TIM_CCER_CC5E_Pos) /*!< 0x00010000 */ 8752 #define TIM_CCER_CC5E TIM_CCER_CC5E_Msk /*!<Capture/Compare 5 output enable */ 8753 #define TIM_CCER_CC5P_Pos (17U) 8754 #define TIM_CCER_CC5P_Msk (0x1UL << TIM_CCER_CC5P_Pos) /*!< 0x00020000 */ 8755 #define TIM_CCER_CC5P TIM_CCER_CC5P_Msk /*!<Capture/Compare 5 output Polarity */ 8756 #define TIM_CCER_CC6E_Pos (20U) 8757 #define TIM_CCER_CC6E_Msk (0x1UL << TIM_CCER_CC6E_Pos) /*!< 0x00100000 */ 8758 #define TIM_CCER_CC6E TIM_CCER_CC6E_Msk /*!<Capture/Compare 6 output enable */ 8759 #define TIM_CCER_CC6P_Pos (21U) 8760 #define TIM_CCER_CC6P_Msk (0x1UL << TIM_CCER_CC6P_Pos) /*!< 0x00200000 */ 8761 #define TIM_CCER_CC6P TIM_CCER_CC6P_Msk /*!<Capture/Compare 6 output Polarity */ 8762 8763 /******************* Bit definition for TIM_CNT register ********************/ 8764 #define TIM_CNT_CNT_Pos (0U) 8765 #define TIM_CNT_CNT_Msk (0xFFFFFFFFUL << TIM_CNT_CNT_Pos) /*!< 0xFFFFFFFF */ 8766 #define TIM_CNT_CNT TIM_CNT_CNT_Msk /*!<Counter Value */ 8767 #define TIM_CNT_UIFCPY_Pos (31U) 8768 #define TIM_CNT_UIFCPY_Msk (0x1UL << TIM_CNT_UIFCPY_Pos) /*!< 0x80000000 */ 8769 #define TIM_CNT_UIFCPY TIM_CNT_UIFCPY_Msk /*!<Update interrupt flag copy (if UIFREMAP=1) */ 8770 8771 /******************* Bit definition for TIM_PSC register ********************/ 8772 #define TIM_PSC_PSC_Pos (0U) 8773 #define TIM_PSC_PSC_Msk (0xFFFFUL << TIM_PSC_PSC_Pos) /*!< 0x0000FFFF */ 8774 #define TIM_PSC_PSC TIM_PSC_PSC_Msk /*!<Prescaler Value */ 8775 8776 /******************* Bit definition for TIM_ARR register ********************/ 8777 #define TIM_ARR_ARR_Pos (0U) 8778 #define TIM_ARR_ARR_Msk (0xFFFFFFFFUL << TIM_ARR_ARR_Pos) /*!< 0xFFFFFFFF */ 8779 #define TIM_ARR_ARR TIM_ARR_ARR_Msk /*!<Actual auto-reload Value */ 8780 8781 /******************* Bit definition for TIM_RCR register ********************/ 8782 #define TIM_RCR_REP_Pos (0U) 8783 #define TIM_RCR_REP_Msk (0xFFFFUL << TIM_RCR_REP_Pos) /*!< 0x0000FFFF */ 8784 #define TIM_RCR_REP TIM_RCR_REP_Msk /*!<Repetition Counter Value */ 8785 8786 /******************* Bit definition for TIM_CCR1 register *******************/ 8787 #define TIM_CCR1_CCR1_Pos (0U) 8788 #define TIM_CCR1_CCR1_Msk (0xFFFFFUL << TIM_CCR1_CCR1_Pos) /*!< 0x000FFFFF */ 8789 #define TIM_CCR1_CCR1 TIM_CCR1_CCR1_Msk /*!<Capture/Compare 1 Value */ 8790 8791 /******************* Bit definition for TIM_CCR2 register *******************/ 8792 #define TIM_CCR2_CCR2_Pos (0U) 8793 #define TIM_CCR2_CCR2_Msk (0xFFFFFUL << TIM_CCR2_CCR2_Pos) /*!< 0x000FFFFF */ 8794 #define TIM_CCR2_CCR2 TIM_CCR2_CCR2_Msk /*!<Capture/Compare 2 Value */ 8795 8796 /******************* Bit definition for TIM_CCR3 register *******************/ 8797 #define TIM_CCR3_CCR3_Pos (0U) 8798 #define TIM_CCR3_CCR3_Msk (0xFFFFFUL << TIM_CCR3_CCR3_Pos) /*!< 0x000FFFFF */ 8799 #define TIM_CCR3_CCR3 TIM_CCR3_CCR3_Msk /*!<Capture/Compare 3 Value */ 8800 8801 /******************* Bit definition for TIM_CCR4 register *******************/ 8802 #define TIM_CCR4_CCR4_Pos (0U) 8803 #define TIM_CCR4_CCR4_Msk (0xFFFFFUL << TIM_CCR4_CCR4_Pos) /*!< 0x000FFFFF */ 8804 #define TIM_CCR4_CCR4 TIM_CCR4_CCR4_Msk /*!<Capture/Compare 4 Value */ 8805 8806 /******************* Bit definition for TIM_CCR5 register *******************/ 8807 #define TIM_CCR5_CCR5_Pos (0U) 8808 #define TIM_CCR5_CCR5_Msk (0xFFFFFUL << TIM_CCR5_CCR5_Pos) /*!< 0x000FFFFF */ 8809 #define TIM_CCR5_CCR5 TIM_CCR5_CCR5_Msk /*!<Capture/Compare 5 Value */ 8810 #define TIM_CCR5_GC5C1_Pos (29U) 8811 #define TIM_CCR5_GC5C1_Msk (0x1UL << TIM_CCR5_GC5C1_Pos) /*!< 0x20000000 */ 8812 #define TIM_CCR5_GC5C1 TIM_CCR5_GC5C1_Msk /*!<Group Channel 5 and Channel 1 */ 8813 #define TIM_CCR5_GC5C2_Pos (30U) 8814 #define TIM_CCR5_GC5C2_Msk (0x1UL << TIM_CCR5_GC5C2_Pos) /*!< 0x40000000 */ 8815 #define TIM_CCR5_GC5C2 TIM_CCR5_GC5C2_Msk /*!<Group Channel 5 and Channel 2 */ 8816 #define TIM_CCR5_GC5C3_Pos (31U) 8817 #define TIM_CCR5_GC5C3_Msk (0x1UL << TIM_CCR5_GC5C3_Pos) /*!< 0x80000000 */ 8818 #define TIM_CCR5_GC5C3 TIM_CCR5_GC5C3_Msk /*!<Group Channel 5 and Channel 3 */ 8819 8820 /******************* Bit definition for TIM_CCR6 register *******************/ 8821 #define TIM_CCR6_CCR6_Pos (0U) 8822 #define TIM_CCR6_CCR6_Msk (0xFFFFFUL << TIM_CCR6_CCR6_Pos) /*!< 0x000FFFFF */ 8823 #define TIM_CCR6_CCR6 TIM_CCR6_CCR6_Msk /*!<Capture/Compare 6 Value */ 8824 8825 /******************* Bit definition for TIM_BDTR register *******************/ 8826 #define TIM_BDTR_DTG_Pos (0U) 8827 #define TIM_BDTR_DTG_Msk (0xFFUL << TIM_BDTR_DTG_Pos) /*!< 0x000000FF */ 8828 #define TIM_BDTR_DTG TIM_BDTR_DTG_Msk /*!<DTG[0:7] bits (Dead-Time Generator set-up) */ 8829 #define TIM_BDTR_DTG_0 (0x01UL << TIM_BDTR_DTG_Pos) /*!< 0x00000001 */ 8830 #define TIM_BDTR_DTG_1 (0x02UL << TIM_BDTR_DTG_Pos) /*!< 0x00000002 */ 8831 #define TIM_BDTR_DTG_2 (0x04UL << TIM_BDTR_DTG_Pos) /*!< 0x00000004 */ 8832 #define TIM_BDTR_DTG_3 (0x08UL << TIM_BDTR_DTG_Pos) /*!< 0x00000008 */ 8833 #define TIM_BDTR_DTG_4 (0x10UL << TIM_BDTR_DTG_Pos) /*!< 0x00000010 */ 8834 #define TIM_BDTR_DTG_5 (0x20UL << TIM_BDTR_DTG_Pos) /*!< 0x00000020 */ 8835 #define TIM_BDTR_DTG_6 (0x40UL << TIM_BDTR_DTG_Pos) /*!< 0x00000040 */ 8836 #define TIM_BDTR_DTG_7 (0x80UL << TIM_BDTR_DTG_Pos) /*!< 0x00000080 */ 8837 #define TIM_BDTR_LOCK_Pos (8U) 8838 #define TIM_BDTR_LOCK_Msk (0x3UL << TIM_BDTR_LOCK_Pos) /*!< 0x00000300 */ 8839 #define TIM_BDTR_LOCK TIM_BDTR_LOCK_Msk /*!<LOCK[1:0] bits (Lock Configuration) */ 8840 #define TIM_BDTR_LOCK_0 (0x1UL << TIM_BDTR_LOCK_Pos) /*!< 0x00000100 */ 8841 #define TIM_BDTR_LOCK_1 (0x2UL << TIM_BDTR_LOCK_Pos) /*!< 0x00000200 */ 8842 #define TIM_BDTR_OSSI_Pos (10U) 8843 #define TIM_BDTR_OSSI_Msk (0x1UL << TIM_BDTR_OSSI_Pos) /*!< 0x00000400 */ 8844 #define TIM_BDTR_OSSI TIM_BDTR_OSSI_Msk /*!<Off-State Selection for Idle mode */ 8845 #define TIM_BDTR_OSSR_Pos (11U) 8846 #define TIM_BDTR_OSSR_Msk (0x1UL << TIM_BDTR_OSSR_Pos) /*!< 0x00000800 */ 8847 #define TIM_BDTR_OSSR TIM_BDTR_OSSR_Msk /*!<Off-State Selection for Run mode */ 8848 #define TIM_BDTR_BKE_Pos (12U) 8849 #define TIM_BDTR_BKE_Msk (0x1UL << TIM_BDTR_BKE_Pos) /*!< 0x00001000 */ 8850 #define TIM_BDTR_BKE TIM_BDTR_BKE_Msk /*!<Break enable for Break 1 */ 8851 #define TIM_BDTR_BKP_Pos (13U) 8852 #define TIM_BDTR_BKP_Msk (0x1UL << TIM_BDTR_BKP_Pos) /*!< 0x00002000 */ 8853 #define TIM_BDTR_BKP TIM_BDTR_BKP_Msk /*!<Break Polarity for Break 1 */ 8854 #define TIM_BDTR_AOE_Pos (14U) 8855 #define TIM_BDTR_AOE_Msk (0x1UL << TIM_BDTR_AOE_Pos) /*!< 0x00004000 */ 8856 #define TIM_BDTR_AOE TIM_BDTR_AOE_Msk /*!<Automatic Output enable */ 8857 #define TIM_BDTR_MOE_Pos (15U) 8858 #define TIM_BDTR_MOE_Msk (0x1UL << TIM_BDTR_MOE_Pos) /*!< 0x00008000 */ 8859 #define TIM_BDTR_MOE TIM_BDTR_MOE_Msk /*!<Main Output enable */ 8860 #define TIM_BDTR_BKF_Pos (16U) 8861 #define TIM_BDTR_BKF_Msk (0xFUL << TIM_BDTR_BKF_Pos) /*!< 0x000F0000 */ 8862 #define TIM_BDTR_BKF TIM_BDTR_BKF_Msk /*!<Break Filter for Break 1 */ 8863 #define TIM_BDTR_BK2F_Pos (20U) 8864 #define TIM_BDTR_BK2F_Msk (0xFUL << TIM_BDTR_BK2F_Pos) /*!< 0x00F00000 */ 8865 #define TIM_BDTR_BK2F TIM_BDTR_BK2F_Msk /*!<Break Filter for Break 2 */ 8866 #define TIM_BDTR_BK2E_Pos (24U) 8867 #define TIM_BDTR_BK2E_Msk (0x1UL << TIM_BDTR_BK2E_Pos) /*!< 0x01000000 */ 8868 #define TIM_BDTR_BK2E TIM_BDTR_BK2E_Msk /*!<Break enable for Break 2 */ 8869 #define TIM_BDTR_BK2P_Pos (25U) 8870 #define TIM_BDTR_BK2P_Msk (0x1UL << TIM_BDTR_BK2P_Pos) /*!< 0x02000000 */ 8871 #define TIM_BDTR_BK2P TIM_BDTR_BK2P_Msk /*!<Break Polarity for Break 2 */ 8872 #define TIM_BDTR_BKDSRM_Pos (26U) 8873 #define TIM_BDTR_BKDSRM_Msk (0x1UL << TIM_BDTR_BKDSRM_Pos) /*!< 0x04000000 */ 8874 #define TIM_BDTR_BKDSRM TIM_BDTR_BKDSRM_Msk /*!<Break disarming/re-arming */ 8875 #define TIM_BDTR_BK2DSRM_Pos (27U) 8876 #define TIM_BDTR_BK2DSRM_Msk (0x1UL << TIM_BDTR_BK2DSRM_Pos) /*!< 0x08000000 */ 8877 #define TIM_BDTR_BK2DSRM TIM_BDTR_BK2DSRM_Msk /*!<Break2 disarming/re-arming */ 8878 #define TIM_BDTR_BKBID_Pos (28U) 8879 #define TIM_BDTR_BKBID_Msk (0x1UL << TIM_BDTR_BKBID_Pos) /*!< 0x10000000 */ 8880 #define TIM_BDTR_BKBID TIM_BDTR_BKBID_Msk /*!<Break BIDirectional */ 8881 #define TIM_BDTR_BK2BID_Pos (29U) 8882 #define TIM_BDTR_BK2BID_Msk (0x1UL << TIM_BDTR_BK2BID_Pos) /*!< 0x20000000 */ 8883 #define TIM_BDTR_BK2BID TIM_BDTR_BK2BID_Msk /*!<Break2 BIDirectional */ 8884 8885 /******************* Bit definition for TIM_DCR register ********************/ 8886 #define TIM_DCR_DBA_Pos (0U) 8887 #define TIM_DCR_DBA_Msk (0x1FUL << TIM_DCR_DBA_Pos) /*!< 0x0000001F */ 8888 #define TIM_DCR_DBA TIM_DCR_DBA_Msk /*!<DBA[4:0] bits (DMA Base Address) */ 8889 #define TIM_DCR_DBA_0 (0x01UL << TIM_DCR_DBA_Pos) /*!< 0x00000001 */ 8890 #define TIM_DCR_DBA_1 (0x02UL << TIM_DCR_DBA_Pos) /*!< 0x00000002 */ 8891 #define TIM_DCR_DBA_2 (0x04UL << TIM_DCR_DBA_Pos) /*!< 0x00000004 */ 8892 #define TIM_DCR_DBA_3 (0x08UL << TIM_DCR_DBA_Pos) /*!< 0x00000008 */ 8893 #define TIM_DCR_DBA_4 (0x10UL << TIM_DCR_DBA_Pos) /*!< 0x00000010 */ 8894 #define TIM_DCR_DBL_Pos (8U) 8895 #define TIM_DCR_DBL_Msk (0x1FUL << TIM_DCR_DBL_Pos) /*!< 0x00001F00 */ 8896 #define TIM_DCR_DBL TIM_DCR_DBL_Msk /*!<DBL[4:0] bits (DMA Burst Length) */ 8897 #define TIM_DCR_DBL_0 (0x01UL << TIM_DCR_DBL_Pos) /*!< 0x00000100 */ 8898 #define TIM_DCR_DBL_1 (0x02UL << TIM_DCR_DBL_Pos) /*!< 0x00000200 */ 8899 #define TIM_DCR_DBL_2 (0x04UL << TIM_DCR_DBL_Pos) /*!< 0x00000400 */ 8900 #define TIM_DCR_DBL_3 (0x08UL << TIM_DCR_DBL_Pos) /*!< 0x00000800 */ 8901 #define TIM_DCR_DBL_4 (0x10UL << TIM_DCR_DBL_Pos) /*!< 0x00001000 */ 8902 #define TIM_DCR_DBSS_Pos (16U) 8903 #define TIM_DCR_DBSS_Msk (0xFUL << TIM_DCR_DBSS_Pos) /*!< 0x00000F00 */ 8904 #define TIM_DCR_DBSS TIM_DCR_DBSS_Msk /*!<DBSS[19:16] bits (DMA Burst Source Selection) */ 8905 #define TIM_DCR_DBSS_0 (0x01UL << TIM_DCR_DBSS_Pos) /*!< 0x00000100 */ 8906 #define TIM_DCR_DBSS_1 (0x02UL << TIM_DCR_DBSS_Pos) /*!< 0x00000200 */ 8907 #define TIM_DCR_DBSS_2 (0x04UL << TIM_DCR_DBSS_Pos) /*!< 0x00000400 */ 8908 #define TIM_DCR_DBSS_3 (0x08UL << TIM_DCR_DBSS_Pos) /*!< 0x00000800 */ 8909 8910 /******************* Bit definition for TIM_AF1 register *******************/ 8911 #define TIM_AF1_BKINE_Pos (0U) 8912 #define TIM_AF1_BKINE_Msk (0x1UL << TIM_AF1_BKINE_Pos) /*!< 0x00000001 */ 8913 #define TIM_AF1_BKINE TIM_AF1_BKINE_Msk /*!<BRK BKIN input enable */ 8914 #define TIM_AF1_BKCMP1E_Pos (1U) 8915 #define TIM_AF1_BKCMP1E_Msk (0x1UL << TIM_AF1_BKCMP1E_Pos) /*!< 0x00000002 */ 8916 #define TIM_AF1_BKCMP1E TIM_AF1_BKCMP1E_Msk /*!<BRK COMP1 enable */ 8917 #define TIM_AF1_BKCMP2E_Pos (2U) 8918 #define TIM_AF1_BKCMP2E_Msk (0x1UL << TIM_AF1_BKCMP2E_Pos) /*!< 0x00000004 */ 8919 #define TIM_AF1_BKCMP2E TIM_AF1_BKCMP2E_Msk /*!<BRK COMP2 enable */ 8920 #define TIM_AF1_BKCMP3E_Pos (3U) 8921 #define TIM_AF1_BKCMP3E_Msk (0x1UL << TIM_AF1_BKCMP3E_Pos) /*!< 0x00000008 */ 8922 #define TIM_AF1_BKCMP3E TIM_AF1_BKCMP3E_Msk /*!<BRK COMP3 enable */ 8923 #define TIM_AF1_BKCMP4E_Pos (4U) 8924 #define TIM_AF1_BKCMP4E_Msk (0x1UL << TIM_AF1_BKCMP4E_Pos) /*!< 0x00000010 */ 8925 #define TIM_AF1_BKCMP4E TIM_AF1_BKCMP4E_Msk /*!<BRK COMP4 enable */ 8926 #define TIM_AF1_BKCMP5E_Pos (5U) 8927 #define TIM_AF1_BKCMP5E_Msk (0x1UL << TIM_AF1_BKCMP5E_Pos) /*!< 0x00000020 */ 8928 #define TIM_AF1_BKCMP5E TIM_AF1_BKCMP5E_Msk /*!<BRK COMP5 enable */ 8929 #define TIM_AF1_BKCMP6E_Pos (6U) 8930 #define TIM_AF1_BKCMP6E_Msk (0x1UL << TIM_AF1_BKCMP6E_Pos) /*!< 0x00000040 */ 8931 #define TIM_AF1_BKCMP6E TIM_AF1_BKCMP6E_Msk /*!<BRK COMP6 enable */ 8932 #define TIM_AF1_BKCMP7E_Pos (7U) 8933 #define TIM_AF1_BKCMP7E_Msk (0x1UL << TIM_AF1_BKCMP7E_Pos) /*!< 0x00000080 */ 8934 #define TIM_AF1_BKCMP7E TIM_AF1_BKCMP7E_Msk /*!<BRK COMP7 enable */ 8935 #define TIM_AF1_BKCMP8E_Pos (8U) 8936 #define TIM_AF1_BKCMP8E_Msk (0x1UL << TIM_AF1_BKCMP8E_Pos) /*!< 0x00000100 */ 8937 #define TIM_AF1_BKCMP8E TIM_AF1_BKCMP8E_Msk /*!<BRK COMP8 enable */ 8938 #define TIM_AF1_BKINP_Pos (9U) 8939 #define TIM_AF1_BKINP_Msk (0x1UL << TIM_AF1_BKINP_Pos) /*!< 0x00000200 */ 8940 #define TIM_AF1_BKINP TIM_AF1_BKINP_Msk /*!<BRK BKIN input polarity */ 8941 #define TIM_AF1_BKCMP1P_Pos (10U) 8942 #define TIM_AF1_BKCMP1P_Msk (0x1UL << TIM_AF1_BKCMP1P_Pos) /*!< 0x00000400 */ 8943 #define TIM_AF1_BKCMP1P TIM_AF1_BKCMP1P_Msk /*!<BRK COMP1 input polarity */ 8944 #define TIM_AF1_BKCMP2P_Pos (11U) 8945 #define TIM_AF1_BKCMP2P_Msk (0x1UL << TIM_AF1_BKCMP2P_Pos) /*!< 0x00000800 */ 8946 #define TIM_AF1_BKCMP2P TIM_AF1_BKCMP2P_Msk /*!<BRK COMP2 input polarity */ 8947 #define TIM_AF1_BKCMP3P_Pos (12U) 8948 #define TIM_AF1_BKCMP3P_Msk (0x1UL << TIM_AF1_BKCMP3P_Pos) /*!< 0x00001000 */ 8949 #define TIM_AF1_BKCMP3P TIM_AF1_BKCMP3P_Msk /*!<BRK COMP3 input polarity */ 8950 #define TIM_AF1_BKCMP4P_Pos (13U) 8951 #define TIM_AF1_BKCMP4P_Msk (0x1UL << TIM_AF1_BKCMP4P_Pos) /*!< 0x00002000 */ 8952 #define TIM_AF1_BKCMP4P TIM_AF1_BKCMP4P_Msk /*!<BRK COMP4 input polarity */ 8953 #define TIM_AF1_ETRSEL_Pos (14U) 8954 #define TIM_AF1_ETRSEL_Msk (0xFUL << TIM_AF1_ETRSEL_Pos) /*!< 0x0003C000 */ 8955 #define TIM_AF1_ETRSEL TIM_AF1_ETRSEL_Msk /*!<ETRSEL[3:0] bits (TIM1 ETR source selection) */ 8956 #define TIM_AF1_ETRSEL_0 (0x1UL << TIM_AF1_ETRSEL_Pos) /*!< 0x00004000 */ 8957 #define TIM_AF1_ETRSEL_1 (0x2UL << TIM_AF1_ETRSEL_Pos) /*!< 0x00008000 */ 8958 #define TIM_AF1_ETRSEL_2 (0x4UL << TIM_AF1_ETRSEL_Pos) /*!< 0x00010000 */ 8959 #define TIM_AF1_ETRSEL_3 (0x8UL << TIM_AF1_ETRSEL_Pos) /*!< 0x00020000 */ 8960 8961 /******************* Bit definition for TIM_AF2 register *********************/ 8962 #define TIM_AF2_BK2INE_Pos (0U) 8963 #define TIM_AF2_BK2INE_Msk (0x1UL << TIM_AF2_BK2INE_Pos) /*!< 0x00000001 */ 8964 #define TIM_AF2_BK2INE TIM_AF2_BK2INE_Msk /*!<BRK2 BKIN input enable */ 8965 #define TIM_AF2_BK2CMP1E_Pos (1U) 8966 #define TIM_AF2_BK2CMP1E_Msk (0x1UL << TIM_AF2_BK2CMP1E_Pos) /*!< 0x00000002 */ 8967 #define TIM_AF2_BK2CMP1E TIM_AF2_BK2CMP1E_Msk /*!<BRK2 COMP1 enable */ 8968 #define TIM_AF2_BK2CMP2E_Pos (2U) 8969 #define TIM_AF2_BK2CMP2E_Msk (0x1UL << TIM_AF2_BK2CMP2E_Pos) /*!< 0x00000004 */ 8970 #define TIM_AF2_BK2CMP2E TIM_AF2_BK2CMP2E_Msk /*!<BRK2 COMP2 enable */ 8971 #define TIM_AF2_BKCMP3E_Pos (3U) 8972 #define TIM_AF2_BKCMP3E_Msk (0x1UL << TIM_AF2_BKCMP3E_Pos) /*!< 0x00000008 */ 8973 #define TIM_AF2_BKCMP3E TIM_AF2_BKCMP3E_Msk /*!<BRK2 COMP3 enable */ 8974 #define TIM_AF2_BKCMP4E_Pos (4U) 8975 #define TIM_AF2_BKCMP4E_Msk (0x1UL << TIM_AF2_BKCMP4E_Pos) /*!< 0x00000010 */ 8976 #define TIM_AF2_BKCMP4E TIM_AF2_BKCMP4E_Msk /*!<BRK2 COMP4 enable */ 8977 #define TIM_AF2_BKCMP5E_Pos (5U) 8978 #define TIM_AF2_BKCMP5E_Msk (0x1UL << TIM_AF2_BKCMP5E_Pos) /*!< 0x00000020 */ 8979 #define TIM_AF2_BKCMP5E TIM_AF2_BKCMP5E_Msk /*!<BRK2 COMP5 enable */ 8980 #define TIM_AF2_BKCMP6E_Pos (6U) 8981 #define TIM_AF2_BKCMP6E_Msk (0x1UL << TIM_AF2_BKCMP6E_Pos) /*!< 0x00000040 */ 8982 #define TIM_AF2_BKCMP6E TIM_AF2_BKCMP6E_Msk /*!<BRK2 COMP6 enable */ 8983 #define TIM_AF2_BKCMP7E_Pos (7U) 8984 #define TIM_AF2_BKCMP7E_Msk (0x1UL << TIM_AF2_BKCMP7E_Pos) /*!< 0x00000080 */ 8985 #define TIM_AF2_BKCMP7E TIM_AF2_BKCMP7E_Msk /*!<BRK2 COMP7 enable */ 8986 #define TIM_AF2_BKCMP8E_Pos (8U) 8987 #define TIM_AF2_BKCMP8E_Msk (0x1UL << TIM_AF2_BKCMP8E_Pos) /*!< 0x00000100 */ 8988 #define TIM_AF2_BKCMP8E TIM_AF2_BKCMP8E_Msk /*!<BRK2 COMP8 enable */ 8989 #define TIM_AF2_BK2INP_Pos (9U) 8990 #define TIM_AF2_BK2INP_Msk (0x1UL << TIM_AF2_BK2INP_Pos) /*!< 0x00000200 */ 8991 #define TIM_AF2_BK2INP TIM_AF2_BK2INP_Msk /*!<BRK2 BKIN input polarity */ 8992 #define TIM_AF2_BK2CMP1P_Pos (10U) 8993 #define TIM_AF2_BK2CMP1P_Msk (0x1UL << TIM_AF2_BK2CMP1P_Pos) /*!< 0x00000400 */ 8994 #define TIM_AF2_BK2CMP1P TIM_AF2_BK2CMP1P_Msk /*!<BRK2 COMP1 input polarity */ 8995 #define TIM_AF2_BK2CMP2P_Pos (11U) 8996 #define TIM_AF2_BK2CMP2P_Msk (0x1UL << TIM_AF2_BK2CMP2P_Pos) /*!< 0x00000800 */ 8997 #define TIM_AF2_BK2CMP2P TIM_AF2_BK2CMP2P_Msk /*!<BRK2 COMP2 input polarity */ 8998 #define TIM_AF2_BK2CMP3P_Pos (11U) 8999 #define TIM_AF2_BK2CMP3P_Msk (0x1UL << TIM_AF2_BK2CMP3P_Pos) /*!< 0x00000800 */ 9000 #define TIM_AF2_BK2CMP3P TIM_AF2_BK2CMP3P_Msk /*!<BRK2 COMP3 input polarity */ 9001 #define TIM_AF2_BK2CMP4P_Pos (11U) 9002 #define TIM_AF2_BK2CMP4P_Msk (0x1UL << TIM_AF2_BK2CMP4P_Pos) /*!< 0x00000800 */ 9003 #define TIM_AF2_BK2CMP4P TIM_AF2_BK2CMP4P_Msk /*!<BRK2 COMP4 input polarity */ 9004 #define TIM_AF2_OCRSEL_Pos (16U) 9005 #define TIM_AF2_OCRSEL_Msk (0x7UL << TIM_AF2_OCRSEL_Pos) /*!< 0x00070000 */ 9006 #define TIM_AF2_OCRSEL TIM_AF2_OCRSEL_Msk /*!<OCREF_CLR source selection */ 9007 #define TIM_AF2_OCRSEL_0 (0x1UL << TIM_AF2_OCRSEL_Pos) /*!< 0x00010000 */ 9008 #define TIM_AF2_OCRSEL_1 (0x2UL << TIM_AF2_OCRSEL_Pos) /*!< 0x00020000 */ 9009 #define TIM_AF2_OCRSEL_2 (0x4UL << TIM_AF2_OCRSEL_Pos) /*!< 0x00040000 */ 9010 9011 /******************* Bit definition for TIM_OR register *********************/ 9012 #define TIM_OR_HSE32EN_Pos (1U) 9013 #define TIM_OR_HSE32EN_Msk (0x1UL << TIM_OR_HSE32EN_Pos) /*!< 0x00000002 */ 9014 #define TIM_OR_HSE32EN TIM_OR_HSE32EN_Msk /*!< HSE/32 clock enable */ 9015 9016 /******************* Bit definition for TIM_TISEL register *********************/ 9017 #define TIM_TISEL_TI1SEL_Pos (0U) 9018 #define TIM_TISEL_TI1SEL_Msk (0xFUL << TIM_TISEL_TI1SEL_Pos) /*!< 0x0000000F */ 9019 #define TIM_TISEL_TI1SEL TIM_TISEL_TI1SEL_Msk /*!<TI1SEL[3:0] bits (TIM1 TI1 SEL)*/ 9020 #define TIM_TISEL_TI1SEL_0 (0x1UL << TIM_TISEL_TI1SEL_Pos) /*!< 0x00000001 */ 9021 #define TIM_TISEL_TI1SEL_1 (0x2UL << TIM_TISEL_TI1SEL_Pos) /*!< 0x00000002 */ 9022 #define TIM_TISEL_TI1SEL_2 (0x4UL << TIM_TISEL_TI1SEL_Pos) /*!< 0x00000004 */ 9023 #define TIM_TISEL_TI1SEL_3 (0x8UL << TIM_TISEL_TI1SEL_Pos) /*!< 0x00000008 */ 9024 #define TIM_TISEL_TI2SEL_Pos (8U) 9025 #define TIM_TISEL_TI2SEL_Msk (0xFUL << TIM_TISEL_TI2SEL_Pos) /*!< 0x00000F00 */ 9026 #define TIM_TISEL_TI2SEL TIM_TISEL_TI2SEL_Msk /*!<TI2SEL[3:0] bits (TIM1 TI2 SEL)*/ 9027 #define TIM_TISEL_TI2SEL_0 (0x1UL << TIM_TISEL_TI2SEL_Pos) /*!< 0x00000100 */ 9028 #define TIM_TISEL_TI2SEL_1 (0x2UL << TIM_TISEL_TI2SEL_Pos) /*!< 0x00000200 */ 9029 #define TIM_TISEL_TI2SEL_2 (0x4UL << TIM_TISEL_TI2SEL_Pos) /*!< 0x00000400 */ 9030 #define TIM_TISEL_TI2SEL_3 (0x8UL << TIM_TISEL_TI2SEL_Pos) /*!< 0x00000800 */ 9031 #define TIM_TISEL_TI3SEL_Pos (16U) 9032 #define TIM_TISEL_TI3SEL_Msk (0xFUL << TIM_TISEL_TI3SEL_Pos) /*!< 0x000F0000 */ 9033 #define TIM_TISEL_TI3SEL TIM_TISEL_TI3SEL_Msk /*!<TI3SEL[3:0] bits (TIM1 TI3 SEL)*/ 9034 #define TIM_TISEL_TI3SEL_0 (0x1UL << TIM_TISEL_TI3SEL_Pos) /*!< 0x00010000 */ 9035 #define TIM_TISEL_TI3SEL_1 (0x2UL << TIM_TISEL_TI3SEL_Pos) /*!< 0x00020000 */ 9036 #define TIM_TISEL_TI3SEL_2 (0x4UL << TIM_TISEL_TI3SEL_Pos) /*!< 0x00040000 */ 9037 #define TIM_TISEL_TI3SEL_3 (0x8UL << TIM_TISEL_TI3SEL_Pos) /*!< 0x00080000 */ 9038 #define TIM_TISEL_TI4SEL_Pos (24U) 9039 #define TIM_TISEL_TI4SEL_Msk (0xFUL << TIM_TISEL_TI4SEL_Pos) /*!< 0x0F000000 */ 9040 #define TIM_TISEL_TI4SEL TIM_TISEL_TI4SEL_Msk /*!<TI4SEL[3:0] bits (TIM1 TI4 SEL)*/ 9041 #define TIM_TISEL_TI4SEL_0 (0x1UL << TIM_TISEL_TI4SEL_Pos) /*!< 0x01000000 */ 9042 #define TIM_TISEL_TI4SEL_1 (0x2UL << TIM_TISEL_TI4SEL_Pos) /*!< 0x02000000 */ 9043 #define TIM_TISEL_TI4SEL_2 (0x4UL << TIM_TISEL_TI4SEL_Pos) /*!< 0x04000000 */ 9044 #define TIM_TISEL_TI4SEL_3 (0x8UL << TIM_TISEL_TI4SEL_Pos) /*!< 0x08000000 */ 9045 9046 /******************* Bit definition for TIM_DTR2 register *********************/ 9047 #define TIM_DTR2_DTGF_Pos (0U) 9048 #define TIM_DTR2_DTGF_Msk (0xFFUL << TIM_DTR2_DTGF_Pos) /*!< 0x0000000F */ 9049 #define TIM_DTR2_DTGF TIM_DTR2_DTGF_Msk /*!<DTGF[7:0] bits (Deadtime falling edge generator setup)*/ 9050 #define TIM_DTR2_DTGF_0 (0x01UL << TIM_DTR2_DTGF_Pos) /*!< 0x00000001 */ 9051 #define TIM_DTR2_DTGF_1 (0x02UL << TIM_DTR2_DTGF_Pos) /*!< 0x00000002 */ 9052 #define TIM_DTR2_DTGF_2 (0x04UL << TIM_DTR2_DTGF_Pos) /*!< 0x00000004 */ 9053 #define TIM_DTR2_DTGF_3 (0x08UL << TIM_DTR2_DTGF_Pos) /*!< 0x00000008 */ 9054 #define TIM_DTR2_DTGF_4 (0x10UL << TIM_DTR2_DTGF_Pos) /*!< 0x00000010 */ 9055 #define TIM_DTR2_DTGF_5 (0x20UL << TIM_DTR2_DTGF_Pos) /*!< 0x00000020 */ 9056 #define TIM_DTR2_DTGF_6 (0x40UL << TIM_DTR2_DTGF_Pos) /*!< 0x00000040 */ 9057 #define TIM_DTR2_DTGF_7 (0x80UL << TIM_DTR2_DTGF_Pos) /*!< 0x00000080 */ 9058 #define TIM_DTR2_DTAE_Pos (16U) 9059 #define TIM_DTR2_DTAE_Msk (0x1UL << TIM_DTR2_DTAE_Pos) /*!< 0x00004000 */ 9060 #define TIM_DTR2_DTAE TIM_DTR2_DTAE_Msk /*!<Deadtime asymmetric enable */ 9061 #define TIM_DTR2_DTPE_Pos (17U) 9062 #define TIM_DTR2_DTPE_Msk (0x1UL << TIM_DTR2_DTPE_Pos) /*!< 0x00008000 */ 9063 #define TIM_DTR2_DTPE TIM_DTR2_DTPE_Msk /*!<Deadtime prelaod enable */ 9064 9065 /******************* Bit definition for TIM_ECR register *********************/ 9066 #define TIM_ECR_IE_Pos (0U) 9067 #define TIM_ECR_IE_Msk (0x1UL << TIM_ECR_IE_Pos) /*!< 0x00000001 */ 9068 #define TIM_ECR_IE TIM_ECR_IE_Msk /*!<Index enable */ 9069 #define TIM_ECR_IDIR_Pos (1U) 9070 #define TIM_ECR_IDIR_Msk (0x3UL << TIM_ECR_IDIR_Pos) /*!< 0x00000006 */ 9071 #define TIM_ECR_IDIR TIM_ECR_IDIR_Msk /*!<IDIR[1:0] bits (Index direction)*/ 9072 #define TIM_ECR_IDIR_0 (0x01UL << TIM_ECR_IDIR_Pos) /*!< 0x00000001 */ 9073 #define TIM_ECR_IDIR_1 (0x02UL << TIM_ECR_IDIR_Pos) /*!< 0x00000002 */ 9074 #define TIM_ECR_IBLK_Pos (3U) 9075 #define TIM_ECR_IBLK_Msk (0x3UL << TIM_ECR_IBLK_Pos) /*!< 0x00000018 */ 9076 #define TIM_ECR_IBLK TIM_ECR_IBLK_Msk /*!<IBLK[1:0] bits (Index blanking)*/ 9077 #define TIM_ECR_IBLK_0 (0x01UL << TIM_ECR_IBLK_Pos) /*!< 0x00000008 */ 9078 #define TIM_ECR_IBLK_1 (0x02UL << TIM_ECR_IBLK_Pos) /*!< 0x00000010 */ 9079 #define TIM_ECR_FIDX_Pos (5U) 9080 #define TIM_ECR_FIDX_Msk (0x1UL << TIM_ECR_FIDX_Pos) /*!< 0x00000020 */ 9081 #define TIM_ECR_FIDX TIM_ECR_FIDX_Msk /*!<First index enable */ 9082 #define TIM_ECR_IPOS_Pos (6U) 9083 #define TIM_ECR_IPOS_Msk (0x3UL << TIM_ECR_IPOS_Pos) /*!< 0x0000000C0 */ 9084 #define TIM_ECR_IPOS TIM_ECR_IPOS_Msk /*!<IPOS[1:0] bits (Index positioning)*/ 9085 #define TIM_ECR_IPOS_0 (0x01UL << TIM_ECR_IPOS_Pos) /*!< 0x00000001 */ 9086 #define TIM_ECR_IPOS_1 (0x02UL << TIM_ECR_IPOS_Pos) /*!< 0x00000002 */ 9087 #define TIM_ECR_PW_Pos (16U) 9088 #define TIM_ECR_PW_Msk (0xFFUL << TIM_ECR_PW_Pos) /*!< 0x00FF0000 */ 9089 #define TIM_ECR_PW TIM_ECR_PW_Msk /*!<PW[7:0] bits (Pulse width)*/ 9090 #define TIM_ECR_PW_0 (0x01UL << TIM_ECR_PW_Pos) /*!< 0x00010000 */ 9091 #define TIM_ECR_PW_1 (0x02UL << TIM_ECR_PW_Pos) /*!< 0x00020000 */ 9092 #define TIM_ECR_PW_2 (0x04UL << TIM_ECR_PW_Pos) /*!< 0x00040000 */ 9093 #define TIM_ECR_PW_3 (0x08UL << TIM_ECR_PW_Pos) /*!< 0x00080000 */ 9094 #define TIM_ECR_PW_4 (0x10UL << TIM_ECR_PW_Pos) /*!< 0x00100000 */ 9095 #define TIM_ECR_PW_5 (0x20UL << TIM_ECR_PW_Pos) /*!< 0x00200000 */ 9096 #define TIM_ECR_PW_6 (0x40UL << TIM_ECR_PW_Pos) /*!< 0x00400000 */ 9097 #define TIM_ECR_PW_7 (0x80UL << TIM_ECR_PW_Pos) /*!< 0x00800000 */ 9098 #define TIM_ECR_PWPRSC_Pos (24U) 9099 #define TIM_ECR_PWPRSC_Msk (0x7UL << TIM_ECR_PWPRSC_Pos) /*!< 0x07000000 */ 9100 #define TIM_ECR_PWPRSC TIM_ECR_PWPRSC_Msk /*!<PWPRSC[2:0] bits (Pulse width prescaler)*/ 9101 #define TIM_ECR_PWPRSC_0 (0x01UL << TIM_ECR_PWPRSC_Pos) /*!< 0x01000000 */ 9102 #define TIM_ECR_PWPRSC_1 (0x02UL << TIM_ECR_PWPRSC_Pos) /*!< 0x02000000 */ 9103 #define TIM_ECR_PWPRSC_2 (0x04UL << TIM_ECR_PWPRSC_Pos) /*!< 0x04000000 */ 9104 9105 /******************* Bit definition for TIM_DMAR register *******************/ 9106 #define TIM_DMAR_DMAB_Pos (0U) 9107 #define TIM_DMAR_DMAB_Msk (0xFFFFFFFFUL << TIM_DMAR_DMAB_Pos) /*!< 0xFFFFFFFF */ 9108 #define TIM_DMAR_DMAB TIM_DMAR_DMAB_Msk /*!<DMA register for burst accesses */ 9109 9110 9111 /******************************************************************************/ 9112 /* */ 9113 /* Touch Sensing Controller (TSC) */ 9114 /* */ 9115 /******************************************************************************/ 9116 /******************* Bit definition for TSC_CR register *********************/ 9117 #define TSC_CR_TSCE_Pos (0U) 9118 #define TSC_CR_TSCE_Msk (0x1UL << TSC_CR_TSCE_Pos) /*!< 0x00000001 */ 9119 #define TSC_CR_TSCE TSC_CR_TSCE_Msk /*!<Touch sensing controller enable */ 9120 #define TSC_CR_START_Pos (1U) 9121 #define TSC_CR_START_Msk (0x1UL << TSC_CR_START_Pos) /*!< 0x00000002 */ 9122 #define TSC_CR_START TSC_CR_START_Msk /*!<Start acquisition */ 9123 #define TSC_CR_AM_Pos (2U) 9124 #define TSC_CR_AM_Msk (0x1UL << TSC_CR_AM_Pos) /*!< 0x00000004 */ 9125 #define TSC_CR_AM TSC_CR_AM_Msk /*!<Acquisition mode */ 9126 #define TSC_CR_SYNCPOL_Pos (3U) 9127 #define TSC_CR_SYNCPOL_Msk (0x1UL << TSC_CR_SYNCPOL_Pos) /*!< 0x00000008 */ 9128 #define TSC_CR_SYNCPOL TSC_CR_SYNCPOL_Msk /*!<Synchronization pin polarity */ 9129 #define TSC_CR_IODEF_Pos (4U) 9130 #define TSC_CR_IODEF_Msk (0x1UL << TSC_CR_IODEF_Pos) /*!< 0x00000010 */ 9131 #define TSC_CR_IODEF TSC_CR_IODEF_Msk /*!<IO default mode */ 9132 9133 #define TSC_CR_MCV_Pos (5U) 9134 #define TSC_CR_MCV_Msk (0x7UL << TSC_CR_MCV_Pos) /*!< 0x000000E0 */ 9135 #define TSC_CR_MCV TSC_CR_MCV_Msk /*!<MCV[2:0] bits (Max Count Value) */ 9136 #define TSC_CR_MCV_0 (0x1UL << TSC_CR_MCV_Pos) /*!< 0x00000020 */ 9137 #define TSC_CR_MCV_1 (0x2UL << TSC_CR_MCV_Pos) /*!< 0x00000040 */ 9138 #define TSC_CR_MCV_2 (0x4UL << TSC_CR_MCV_Pos) /*!< 0x00000080 */ 9139 9140 #define TSC_CR_PGPSC_Pos (12U) 9141 #define TSC_CR_PGPSC_Msk (0x7UL << TSC_CR_PGPSC_Pos) /*!< 0x00007000 */ 9142 #define TSC_CR_PGPSC TSC_CR_PGPSC_Msk /*!<PGPSC[2:0] bits (Pulse Generator Prescaler) */ 9143 #define TSC_CR_PGPSC_0 (0x1UL << TSC_CR_PGPSC_Pos) /*!< 0x00001000 */ 9144 #define TSC_CR_PGPSC_1 (0x2UL << TSC_CR_PGPSC_Pos) /*!< 0x00002000 */ 9145 #define TSC_CR_PGPSC_2 (0x4UL << TSC_CR_PGPSC_Pos) /*!< 0x00004000 */ 9146 9147 #define TSC_CR_SSPSC_Pos (15U) 9148 #define TSC_CR_SSPSC_Msk (0x1UL << TSC_CR_SSPSC_Pos) /*!< 0x00008000 */ 9149 #define TSC_CR_SSPSC TSC_CR_SSPSC_Msk /*!<Spread Spectrum Prescaler */ 9150 #define TSC_CR_SSE_Pos (16U) 9151 #define TSC_CR_SSE_Msk (0x1UL << TSC_CR_SSE_Pos) /*!< 0x00010000 */ 9152 #define TSC_CR_SSE TSC_CR_SSE_Msk /*!<Spread Spectrum Enable */ 9153 9154 #define TSC_CR_SSD_Pos (17U) 9155 #define TSC_CR_SSD_Msk (0x7FUL << TSC_CR_SSD_Pos) /*!< 0x00FE0000 */ 9156 #define TSC_CR_SSD TSC_CR_SSD_Msk /*!<SSD[6:0] bits (Spread Spectrum Deviation) */ 9157 #define TSC_CR_SSD_0 (0x01UL << TSC_CR_SSD_Pos) /*!< 0x00020000 */ 9158 #define TSC_CR_SSD_1 (0x02UL << TSC_CR_SSD_Pos) /*!< 0x00040000 */ 9159 #define TSC_CR_SSD_2 (0x04UL << TSC_CR_SSD_Pos) /*!< 0x00080000 */ 9160 #define TSC_CR_SSD_3 (0x08UL << TSC_CR_SSD_Pos) /*!< 0x00100000 */ 9161 #define TSC_CR_SSD_4 (0x10UL << TSC_CR_SSD_Pos) /*!< 0x00200000 */ 9162 #define TSC_CR_SSD_5 (0x20UL << TSC_CR_SSD_Pos) /*!< 0x00400000 */ 9163 #define TSC_CR_SSD_6 (0x40UL << TSC_CR_SSD_Pos) /*!< 0x00800000 */ 9164 9165 #define TSC_CR_CTPL_Pos (24U) 9166 #define TSC_CR_CTPL_Msk (0xFUL << TSC_CR_CTPL_Pos) /*!< 0x0F000000 */ 9167 #define TSC_CR_CTPL TSC_CR_CTPL_Msk /*!<CTPL[3:0] bits (Charge Transfer pulse low) */ 9168 #define TSC_CR_CTPL_0 (0x1UL << TSC_CR_CTPL_Pos) /*!< 0x01000000 */ 9169 #define TSC_CR_CTPL_1 (0x2UL << TSC_CR_CTPL_Pos) /*!< 0x02000000 */ 9170 #define TSC_CR_CTPL_2 (0x4UL << TSC_CR_CTPL_Pos) /*!< 0x04000000 */ 9171 #define TSC_CR_CTPL_3 (0x8UL << TSC_CR_CTPL_Pos) /*!< 0x08000000 */ 9172 9173 #define TSC_CR_CTPH_Pos (28U) 9174 #define TSC_CR_CTPH_Msk (0xFUL << TSC_CR_CTPH_Pos) /*!< 0xF0000000 */ 9175 #define TSC_CR_CTPH TSC_CR_CTPH_Msk /*!<CTPH[3:0] bits (Charge Transfer pulse high) */ 9176 #define TSC_CR_CTPH_0 (0x1UL << TSC_CR_CTPH_Pos) /*!< 0x10000000 */ 9177 #define TSC_CR_CTPH_1 (0x2UL << TSC_CR_CTPH_Pos) /*!< 0x20000000 */ 9178 #define TSC_CR_CTPH_2 (0x4UL << TSC_CR_CTPH_Pos) /*!< 0x40000000 */ 9179 #define TSC_CR_CTPH_3 (0x8UL << TSC_CR_CTPH_Pos) /*!< 0x80000000 */ 9180 9181 /******************* Bit definition for TSC_IER register ********************/ 9182 #define TSC_IER_EOAIE_Pos (0U) 9183 #define TSC_IER_EOAIE_Msk (0x1UL << TSC_IER_EOAIE_Pos) /*!< 0x00000001 */ 9184 #define TSC_IER_EOAIE TSC_IER_EOAIE_Msk /*!<End of acquisition interrupt enable */ 9185 #define TSC_IER_MCEIE_Pos (1U) 9186 #define TSC_IER_MCEIE_Msk (0x1UL << TSC_IER_MCEIE_Pos) /*!< 0x00000002 */ 9187 #define TSC_IER_MCEIE TSC_IER_MCEIE_Msk /*!<Max count error interrupt enable */ 9188 9189 /******************* Bit definition for TSC_ICR register ********************/ 9190 #define TSC_ICR_EOAIC_Pos (0U) 9191 #define TSC_ICR_EOAIC_Msk (0x1UL << TSC_ICR_EOAIC_Pos) /*!< 0x00000001 */ 9192 #define TSC_ICR_EOAIC TSC_ICR_EOAIC_Msk /*!<End of acquisition interrupt clear */ 9193 #define TSC_ICR_MCEIC_Pos (1U) 9194 #define TSC_ICR_MCEIC_Msk (0x1UL << TSC_ICR_MCEIC_Pos) /*!< 0x00000002 */ 9195 #define TSC_ICR_MCEIC TSC_ICR_MCEIC_Msk /*!<Max count error interrupt clear */ 9196 9197 /******************* Bit definition for TSC_ISR register ********************/ 9198 #define TSC_ISR_EOAF_Pos (0U) 9199 #define TSC_ISR_EOAF_Msk (0x1UL << TSC_ISR_EOAF_Pos) /*!< 0x00000001 */ 9200 #define TSC_ISR_EOAF TSC_ISR_EOAF_Msk /*!<End of acquisition flag */ 9201 #define TSC_ISR_MCEF_Pos (1U) 9202 #define TSC_ISR_MCEF_Msk (0x1UL << TSC_ISR_MCEF_Pos) /*!< 0x00000002 */ 9203 #define TSC_ISR_MCEF TSC_ISR_MCEF_Msk /*!<Max count error flag */ 9204 9205 /******************* Bit definition for TSC_IOHCR register ******************/ 9206 #define TSC_IOHCR_G1_IO1_Pos (0U) 9207 #define TSC_IOHCR_G1_IO1_Msk (0x1UL << TSC_IOHCR_G1_IO1_Pos) /*!< 0x00000001 */ 9208 #define TSC_IOHCR_G1_IO1 TSC_IOHCR_G1_IO1_Msk /*!<GROUP1_IO1 schmitt trigger hysteresis mode */ 9209 #define TSC_IOHCR_G1_IO2_Pos (1U) 9210 #define TSC_IOHCR_G1_IO2_Msk (0x1UL << TSC_IOHCR_G1_IO2_Pos) /*!< 0x00000002 */ 9211 #define TSC_IOHCR_G1_IO2 TSC_IOHCR_G1_IO2_Msk /*!<GROUP1_IO2 schmitt trigger hysteresis mode */ 9212 #define TSC_IOHCR_G1_IO3_Pos (2U) 9213 #define TSC_IOHCR_G1_IO3_Msk (0x1UL << TSC_IOHCR_G1_IO3_Pos) /*!< 0x00000004 */ 9214 #define TSC_IOHCR_G1_IO3 TSC_IOHCR_G1_IO3_Msk /*!<GROUP1_IO3 schmitt trigger hysteresis mode */ 9215 #define TSC_IOHCR_G1_IO4_Pos (3U) 9216 #define TSC_IOHCR_G1_IO4_Msk (0x1UL << TSC_IOHCR_G1_IO4_Pos) /*!< 0x00000008 */ 9217 #define TSC_IOHCR_G1_IO4 TSC_IOHCR_G1_IO4_Msk /*!<GROUP1_IO4 schmitt trigger hysteresis mode */ 9218 #define TSC_IOHCR_G2_IO1_Pos (4U) 9219 #define TSC_IOHCR_G2_IO1_Msk (0x1UL << TSC_IOHCR_G2_IO1_Pos) /*!< 0x00000010 */ 9220 #define TSC_IOHCR_G2_IO1 TSC_IOHCR_G2_IO1_Msk /*!<GROUP2_IO1 schmitt trigger hysteresis mode */ 9221 #define TSC_IOHCR_G2_IO2_Pos (5U) 9222 #define TSC_IOHCR_G2_IO2_Msk (0x1UL << TSC_IOHCR_G2_IO2_Pos) /*!< 0x00000020 */ 9223 #define TSC_IOHCR_G2_IO2 TSC_IOHCR_G2_IO2_Msk /*!<GROUP2_IO2 schmitt trigger hysteresis mode */ 9224 #define TSC_IOHCR_G2_IO3_Pos (6U) 9225 #define TSC_IOHCR_G2_IO3_Msk (0x1UL << TSC_IOHCR_G2_IO3_Pos) /*!< 0x00000040 */ 9226 #define TSC_IOHCR_G2_IO3 TSC_IOHCR_G2_IO3_Msk /*!<GROUP2_IO3 schmitt trigger hysteresis mode */ 9227 #define TSC_IOHCR_G2_IO4_Pos (7U) 9228 #define TSC_IOHCR_G2_IO4_Msk (0x1UL << TSC_IOHCR_G2_IO4_Pos) /*!< 0x00000080 */ 9229 #define TSC_IOHCR_G2_IO4 TSC_IOHCR_G2_IO4_Msk /*!<GROUP2_IO4 schmitt trigger hysteresis mode */ 9230 #define TSC_IOHCR_G3_IO1_Pos (8U) 9231 #define TSC_IOHCR_G3_IO1_Msk (0x1UL << TSC_IOHCR_G3_IO1_Pos) /*!< 0x00000100 */ 9232 #define TSC_IOHCR_G3_IO1 TSC_IOHCR_G3_IO1_Msk /*!<GROUP3_IO1 schmitt trigger hysteresis mode */ 9233 #define TSC_IOHCR_G3_IO2_Pos (9U) 9234 #define TSC_IOHCR_G3_IO2_Msk (0x1UL << TSC_IOHCR_G3_IO2_Pos) /*!< 0x00000200 */ 9235 #define TSC_IOHCR_G3_IO2 TSC_IOHCR_G3_IO2_Msk /*!<GROUP3_IO2 schmitt trigger hysteresis mode */ 9236 #define TSC_IOHCR_G3_IO3_Pos (10U) 9237 #define TSC_IOHCR_G3_IO3_Msk (0x1UL << TSC_IOHCR_G3_IO3_Pos) /*!< 0x00000400 */ 9238 #define TSC_IOHCR_G3_IO3 TSC_IOHCR_G3_IO3_Msk /*!<GROUP3_IO3 schmitt trigger hysteresis mode */ 9239 #define TSC_IOHCR_G3_IO4_Pos (11U) 9240 #define TSC_IOHCR_G3_IO4_Msk (0x1UL << TSC_IOHCR_G3_IO4_Pos) /*!< 0x00000800 */ 9241 #define TSC_IOHCR_G3_IO4 TSC_IOHCR_G3_IO4_Msk /*!<GROUP3_IO4 schmitt trigger hysteresis mode */ 9242 #define TSC_IOHCR_G4_IO1_Pos (12U) 9243 #define TSC_IOHCR_G4_IO1_Msk (0x1UL << TSC_IOHCR_G4_IO1_Pos) /*!< 0x00001000 */ 9244 #define TSC_IOHCR_G4_IO1 TSC_IOHCR_G4_IO1_Msk /*!<GROUP4_IO1 schmitt trigger hysteresis mode */ 9245 #define TSC_IOHCR_G4_IO2_Pos (13U) 9246 #define TSC_IOHCR_G4_IO2_Msk (0x1UL << TSC_IOHCR_G4_IO2_Pos) /*!< 0x00002000 */ 9247 #define TSC_IOHCR_G4_IO2 TSC_IOHCR_G4_IO2_Msk /*!<GROUP4_IO2 schmitt trigger hysteresis mode */ 9248 #define TSC_IOHCR_G4_IO3_Pos (14U) 9249 #define TSC_IOHCR_G4_IO3_Msk (0x1UL << TSC_IOHCR_G4_IO3_Pos) /*!< 0x00004000 */ 9250 #define TSC_IOHCR_G4_IO3 TSC_IOHCR_G4_IO3_Msk /*!<GROUP4_IO3 schmitt trigger hysteresis mode */ 9251 #define TSC_IOHCR_G4_IO4_Pos (15U) 9252 #define TSC_IOHCR_G4_IO4_Msk (0x1UL << TSC_IOHCR_G4_IO4_Pos) /*!< 0x00008000 */ 9253 #define TSC_IOHCR_G4_IO4 TSC_IOHCR_G4_IO4_Msk /*!<GROUP4_IO4 schmitt trigger hysteresis mode */ 9254 #define TSC_IOHCR_G5_IO1_Pos (16U) 9255 #define TSC_IOHCR_G5_IO1_Msk (0x1UL << TSC_IOHCR_G5_IO1_Pos) /*!< 0x00010000 */ 9256 #define TSC_IOHCR_G5_IO1 TSC_IOHCR_G5_IO1_Msk /*!<GROUP5_IO1 schmitt trigger hysteresis mode */ 9257 #define TSC_IOHCR_G5_IO2_Pos (17U) 9258 #define TSC_IOHCR_G5_IO2_Msk (0x1UL << TSC_IOHCR_G5_IO2_Pos) /*!< 0x00020000 */ 9259 #define TSC_IOHCR_G5_IO2 TSC_IOHCR_G5_IO2_Msk /*!<GROUP5_IO2 schmitt trigger hysteresis mode */ 9260 #define TSC_IOHCR_G5_IO3_Pos (18U) 9261 #define TSC_IOHCR_G5_IO3_Msk (0x1UL << TSC_IOHCR_G5_IO3_Pos) /*!< 0x00040000 */ 9262 #define TSC_IOHCR_G5_IO3 TSC_IOHCR_G5_IO3_Msk /*!<GROUP5_IO3 schmitt trigger hysteresis mode */ 9263 #define TSC_IOHCR_G5_IO4_Pos (19U) 9264 #define TSC_IOHCR_G5_IO4_Msk (0x1UL << TSC_IOHCR_G5_IO4_Pos) /*!< 0x00080000 */ 9265 #define TSC_IOHCR_G5_IO4 TSC_IOHCR_G5_IO4_Msk /*!<GROUP5_IO4 schmitt trigger hysteresis mode */ 9266 #define TSC_IOHCR_G6_IO1_Pos (20U) 9267 #define TSC_IOHCR_G6_IO1_Msk (0x1UL << TSC_IOHCR_G6_IO1_Pos) /*!< 0x00100000 */ 9268 #define TSC_IOHCR_G6_IO1 TSC_IOHCR_G6_IO1_Msk /*!<GROUP6_IO1 schmitt trigger hysteresis mode */ 9269 #define TSC_IOHCR_G6_IO2_Pos (21U) 9270 #define TSC_IOHCR_G6_IO2_Msk (0x1UL << TSC_IOHCR_G6_IO2_Pos) /*!< 0x00200000 */ 9271 #define TSC_IOHCR_G6_IO2 TSC_IOHCR_G6_IO2_Msk /*!<GROUP6_IO2 schmitt trigger hysteresis mode */ 9272 9273 /******************* Bit definition for TSC_IOASCR register *****************/ 9274 #define TSC_IOASCR_G1_IO1_Pos (0U) 9275 #define TSC_IOASCR_G1_IO1_Msk (0x1UL << TSC_IOASCR_G1_IO1_Pos) /*!< 0x00000001 */ 9276 #define TSC_IOASCR_G1_IO1 TSC_IOASCR_G1_IO1_Msk /*!<GROUP1_IO1 analog switch enable */ 9277 #define TSC_IOASCR_G1_IO2_Pos (1U) 9278 #define TSC_IOASCR_G1_IO2_Msk (0x1UL << TSC_IOASCR_G1_IO2_Pos) /*!< 0x00000002 */ 9279 #define TSC_IOASCR_G1_IO2 TSC_IOASCR_G1_IO2_Msk /*!<GROUP1_IO2 analog switch enable */ 9280 #define TSC_IOASCR_G1_IO3_Pos (2U) 9281 #define TSC_IOASCR_G1_IO3_Msk (0x1UL << TSC_IOASCR_G1_IO3_Pos) /*!< 0x00000004 */ 9282 #define TSC_IOASCR_G1_IO3 TSC_IOASCR_G1_IO3_Msk /*!<GROUP1_IO3 analog switch enable */ 9283 #define TSC_IOASCR_G1_IO4_Pos (3U) 9284 #define TSC_IOASCR_G1_IO4_Msk (0x1UL << TSC_IOASCR_G1_IO4_Pos) /*!< 0x00000008 */ 9285 #define TSC_IOASCR_G1_IO4 TSC_IOASCR_G1_IO4_Msk /*!<GROUP1_IO4 analog switch enable */ 9286 #define TSC_IOASCR_G2_IO1_Pos (4U) 9287 #define TSC_IOASCR_G2_IO1_Msk (0x1UL << TSC_IOASCR_G2_IO1_Pos) /*!< 0x00000010 */ 9288 #define TSC_IOASCR_G2_IO1 TSC_IOASCR_G2_IO1_Msk /*!<GROUP2_IO1 analog switch enable */ 9289 #define TSC_IOASCR_G2_IO2_Pos (5U) 9290 #define TSC_IOASCR_G2_IO2_Msk (0x1UL << TSC_IOASCR_G2_IO2_Pos) /*!< 0x00000020 */ 9291 #define TSC_IOASCR_G2_IO2 TSC_IOASCR_G2_IO2_Msk /*!<GROUP2_IO2 analog switch enable */ 9292 #define TSC_IOASCR_G2_IO3_Pos (6U) 9293 #define TSC_IOASCR_G2_IO3_Msk (0x1UL << TSC_IOASCR_G2_IO3_Pos) /*!< 0x00000040 */ 9294 #define TSC_IOASCR_G2_IO3 TSC_IOASCR_G2_IO3_Msk /*!<GROUP2_IO3 analog switch enable */ 9295 #define TSC_IOASCR_G2_IO4_Pos (7U) 9296 #define TSC_IOASCR_G2_IO4_Msk (0x1UL << TSC_IOASCR_G2_IO4_Pos) /*!< 0x00000080 */ 9297 #define TSC_IOASCR_G2_IO4 TSC_IOASCR_G2_IO4_Msk /*!<GROUP2_IO4 analog switch enable */ 9298 #define TSC_IOASCR_G3_IO1_Pos (8U) 9299 #define TSC_IOASCR_G3_IO1_Msk (0x1UL << TSC_IOASCR_G3_IO1_Pos) /*!< 0x00000100 */ 9300 #define TSC_IOASCR_G3_IO1 TSC_IOASCR_G3_IO1_Msk /*!<GROUP3_IO1 analog switch enable */ 9301 #define TSC_IOASCR_G3_IO2_Pos (9U) 9302 #define TSC_IOASCR_G3_IO2_Msk (0x1UL << TSC_IOASCR_G3_IO2_Pos) /*!< 0x00000200 */ 9303 #define TSC_IOASCR_G3_IO2 TSC_IOASCR_G3_IO2_Msk /*!<GROUP3_IO2 analog switch enable */ 9304 #define TSC_IOASCR_G3_IO3_Pos (10U) 9305 #define TSC_IOASCR_G3_IO3_Msk (0x1UL << TSC_IOASCR_G3_IO3_Pos) /*!< 0x00000400 */ 9306 #define TSC_IOASCR_G3_IO3 TSC_IOASCR_G3_IO3_Msk /*!<GROUP3_IO3 analog switch enable */ 9307 #define TSC_IOASCR_G3_IO4_Pos (11U) 9308 #define TSC_IOASCR_G3_IO4_Msk (0x1UL << TSC_IOASCR_G3_IO4_Pos) /*!< 0x00000800 */ 9309 #define TSC_IOASCR_G3_IO4 TSC_IOASCR_G3_IO4_Msk /*!<GROUP3_IO4 analog switch enable */ 9310 #define TSC_IOASCR_G4_IO1_Pos (12U) 9311 #define TSC_IOASCR_G4_IO1_Msk (0x1UL << TSC_IOASCR_G4_IO1_Pos) /*!< 0x00001000 */ 9312 #define TSC_IOASCR_G4_IO1 TSC_IOASCR_G4_IO1_Msk /*!<GROUP4_IO1 analog switch enable */ 9313 #define TSC_IOASCR_G4_IO2_Pos (13U) 9314 #define TSC_IOASCR_G4_IO2_Msk (0x1UL << TSC_IOASCR_G4_IO2_Pos) /*!< 0x00002000 */ 9315 #define TSC_IOASCR_G4_IO2 TSC_IOASCR_G4_IO2_Msk /*!<GROUP4_IO2 analog switch enable */ 9316 #define TSC_IOASCR_G4_IO3_Pos (14U) 9317 #define TSC_IOASCR_G4_IO3_Msk (0x1UL << TSC_IOASCR_G4_IO3_Pos) /*!< 0x00004000 */ 9318 #define TSC_IOASCR_G4_IO3 TSC_IOASCR_G4_IO3_Msk /*!<GROUP4_IO3 analog switch enable */ 9319 #define TSC_IOASCR_G4_IO4_Pos (15U) 9320 #define TSC_IOASCR_G4_IO4_Msk (0x1UL << TSC_IOASCR_G4_IO4_Pos) /*!< 0x00008000 */ 9321 #define TSC_IOASCR_G4_IO4 TSC_IOASCR_G4_IO4_Msk /*!<GROUP4_IO4 analog switch enable */ 9322 #define TSC_IOASCR_G5_IO1_Pos (16U) 9323 #define TSC_IOASCR_G5_IO1_Msk (0x1UL << TSC_IOASCR_G5_IO1_Pos) /*!< 0x00010000 */ 9324 #define TSC_IOASCR_G5_IO1 TSC_IOASCR_G5_IO1_Msk /*!<GROUP5_IO1 analog switch enable */ 9325 #define TSC_IOASCR_G5_IO2_Pos (17U) 9326 #define TSC_IOASCR_G5_IO2_Msk (0x1UL << TSC_IOASCR_G5_IO2_Pos) /*!< 0x00020000 */ 9327 #define TSC_IOASCR_G5_IO2 TSC_IOASCR_G5_IO2_Msk /*!<GROUP5_IO2 analog switch enable */ 9328 #define TSC_IOASCR_G5_IO3_Pos (18U) 9329 #define TSC_IOASCR_G5_IO3_Msk (0x1UL << TSC_IOASCR_G5_IO3_Pos) /*!< 0x00040000 */ 9330 #define TSC_IOASCR_G5_IO3 TSC_IOASCR_G5_IO3_Msk /*!<GROUP5_IO3 analog switch enable */ 9331 #define TSC_IOASCR_G5_IO4_Pos (19U) 9332 #define TSC_IOASCR_G5_IO4_Msk (0x1UL << TSC_IOASCR_G5_IO4_Pos) /*!< 0x00080000 */ 9333 #define TSC_IOASCR_G5_IO4 TSC_IOASCR_G5_IO4_Msk /*!<GROUP5_IO4 analog switch enable */ 9334 #define TSC_IOASCR_G6_IO1_Pos (20U) 9335 #define TSC_IOASCR_G6_IO1_Msk (0x1UL << TSC_IOASCR_G6_IO1_Pos) /*!< 0x00100000 */ 9336 #define TSC_IOASCR_G6_IO1 TSC_IOASCR_G6_IO1_Msk /*!<GROUP6_IO1 analog switch enable */ 9337 #define TSC_IOASCR_G6_IO2_Pos (21U) 9338 #define TSC_IOASCR_G6_IO2_Msk (0x1UL << TSC_IOASCR_G6_IO2_Pos) /*!< 0x00200000 */ 9339 #define TSC_IOASCR_G6_IO2 TSC_IOASCR_G6_IO2_Msk /*!<GROUP6_IO2 analog switch enable */ 9340 9341 /******************* Bit definition for TSC_IOSCR register ******************/ 9342 #define TSC_IOSCR_G1_IO1_Pos (0U) 9343 #define TSC_IOSCR_G1_IO1_Msk (0x1UL << TSC_IOSCR_G1_IO1_Pos) /*!< 0x00000001 */ 9344 #define TSC_IOSCR_G1_IO1 TSC_IOSCR_G1_IO1_Msk /*!<GROUP1_IO1 sampling mode */ 9345 #define TSC_IOSCR_G1_IO2_Pos (1U) 9346 #define TSC_IOSCR_G1_IO2_Msk (0x1UL << TSC_IOSCR_G1_IO2_Pos) /*!< 0x00000002 */ 9347 #define TSC_IOSCR_G1_IO2 TSC_IOSCR_G1_IO2_Msk /*!<GROUP1_IO2 sampling mode */ 9348 #define TSC_IOSCR_G1_IO3_Pos (2U) 9349 #define TSC_IOSCR_G1_IO3_Msk (0x1UL << TSC_IOSCR_G1_IO3_Pos) /*!< 0x00000004 */ 9350 #define TSC_IOSCR_G1_IO3 TSC_IOSCR_G1_IO3_Msk /*!<GROUP1_IO3 sampling mode */ 9351 #define TSC_IOSCR_G1_IO4_Pos (3U) 9352 #define TSC_IOSCR_G1_IO4_Msk (0x1UL << TSC_IOSCR_G1_IO4_Pos) /*!< 0x00000008 */ 9353 #define TSC_IOSCR_G1_IO4 TSC_IOSCR_G1_IO4_Msk /*!<GROUP1_IO4 sampling mode */ 9354 #define TSC_IOSCR_G2_IO1_Pos (4U) 9355 #define TSC_IOSCR_G2_IO1_Msk (0x1UL << TSC_IOSCR_G2_IO1_Pos) /*!< 0x00000010 */ 9356 #define TSC_IOSCR_G2_IO1 TSC_IOSCR_G2_IO1_Msk /*!<GROUP2_IO1 sampling mode */ 9357 #define TSC_IOSCR_G2_IO2_Pos (5U) 9358 #define TSC_IOSCR_G2_IO2_Msk (0x1UL << TSC_IOSCR_G2_IO2_Pos) /*!< 0x00000020 */ 9359 #define TSC_IOSCR_G2_IO2 TSC_IOSCR_G2_IO2_Msk /*!<GROUP2_IO2 sampling mode */ 9360 #define TSC_IOSCR_G2_IO3_Pos (6U) 9361 #define TSC_IOSCR_G2_IO3_Msk (0x1UL << TSC_IOSCR_G2_IO3_Pos) /*!< 0x00000040 */ 9362 #define TSC_IOSCR_G2_IO3 TSC_IOSCR_G2_IO3_Msk /*!<GROUP2_IO3 sampling mode */ 9363 #define TSC_IOSCR_G2_IO4_Pos (7U) 9364 #define TSC_IOSCR_G2_IO4_Msk (0x1UL << TSC_IOSCR_G2_IO4_Pos) /*!< 0x00000080 */ 9365 #define TSC_IOSCR_G2_IO4 TSC_IOSCR_G2_IO4_Msk /*!<GROUP2_IO4 sampling mode */ 9366 #define TSC_IOSCR_G3_IO1_Pos (8U) 9367 #define TSC_IOSCR_G3_IO1_Msk (0x1UL << TSC_IOSCR_G3_IO1_Pos) /*!< 0x00000100 */ 9368 #define TSC_IOSCR_G3_IO1 TSC_IOSCR_G3_IO1_Msk /*!<GROUP3_IO1 sampling mode */ 9369 #define TSC_IOSCR_G3_IO2_Pos (9U) 9370 #define TSC_IOSCR_G3_IO2_Msk (0x1UL << TSC_IOSCR_G3_IO2_Pos) /*!< 0x00000200 */ 9371 #define TSC_IOSCR_G3_IO2 TSC_IOSCR_G3_IO2_Msk /*!<GROUP3_IO2 sampling mode */ 9372 #define TSC_IOSCR_G3_IO3_Pos (10U) 9373 #define TSC_IOSCR_G3_IO3_Msk (0x1UL << TSC_IOSCR_G3_IO3_Pos) /*!< 0x00000400 */ 9374 #define TSC_IOSCR_G3_IO3 TSC_IOSCR_G3_IO3_Msk /*!<GROUP3_IO3 sampling mode */ 9375 #define TSC_IOSCR_G3_IO4_Pos (11U) 9376 #define TSC_IOSCR_G3_IO4_Msk (0x1UL << TSC_IOSCR_G3_IO4_Pos) /*!< 0x00000800 */ 9377 #define TSC_IOSCR_G3_IO4 TSC_IOSCR_G3_IO4_Msk /*!<GROUP3_IO4 sampling mode */ 9378 #define TSC_IOSCR_G4_IO1_Pos (12U) 9379 #define TSC_IOSCR_G4_IO1_Msk (0x1UL << TSC_IOSCR_G4_IO1_Pos) /*!< 0x00001000 */ 9380 #define TSC_IOSCR_G4_IO1 TSC_IOSCR_G4_IO1_Msk /*!<GROUP4_IO1 sampling mode */ 9381 #define TSC_IOSCR_G4_IO2_Pos (13U) 9382 #define TSC_IOSCR_G4_IO2_Msk (0x1UL << TSC_IOSCR_G4_IO2_Pos) /*!< 0x00002000 */ 9383 #define TSC_IOSCR_G4_IO2 TSC_IOSCR_G4_IO2_Msk /*!<GROUP4_IO2 sampling mode */ 9384 #define TSC_IOSCR_G4_IO3_Pos (14U) 9385 #define TSC_IOSCR_G4_IO3_Msk (0x1UL << TSC_IOSCR_G4_IO3_Pos) /*!< 0x00004000 */ 9386 #define TSC_IOSCR_G4_IO3 TSC_IOSCR_G4_IO3_Msk /*!<GROUP4_IO3 sampling mode */ 9387 #define TSC_IOSCR_G4_IO4_Pos (15U) 9388 #define TSC_IOSCR_G4_IO4_Msk (0x1UL << TSC_IOSCR_G4_IO4_Pos) /*!< 0x00008000 */ 9389 #define TSC_IOSCR_G4_IO4 TSC_IOSCR_G4_IO4_Msk /*!<GROUP4_IO4 sampling mode */ 9390 #define TSC_IOSCR_G5_IO1_Pos (16U) 9391 #define TSC_IOSCR_G5_IO1_Msk (0x1UL << TSC_IOSCR_G5_IO1_Pos) /*!< 0x00010000 */ 9392 #define TSC_IOSCR_G5_IO1 TSC_IOSCR_G5_IO1_Msk /*!<GROUP5_IO1 sampling mode */ 9393 #define TSC_IOSCR_G5_IO2_Pos (17U) 9394 #define TSC_IOSCR_G5_IO2_Msk (0x1UL << TSC_IOSCR_G5_IO2_Pos) /*!< 0x00020000 */ 9395 #define TSC_IOSCR_G5_IO2 TSC_IOSCR_G5_IO2_Msk /*!<GROUP5_IO2 sampling mode */ 9396 #define TSC_IOSCR_G5_IO3_Pos (18U) 9397 #define TSC_IOSCR_G5_IO3_Msk (0x1UL << TSC_IOSCR_G5_IO3_Pos) /*!< 0x00040000 */ 9398 #define TSC_IOSCR_G5_IO3 TSC_IOSCR_G5_IO3_Msk /*!<GROUP5_IO3 sampling mode */ 9399 #define TSC_IOSCR_G5_IO4_Pos (19U) 9400 #define TSC_IOSCR_G5_IO4_Msk (0x1UL << TSC_IOSCR_G5_IO4_Pos) /*!< 0x00080000 */ 9401 #define TSC_IOSCR_G5_IO4 TSC_IOSCR_G5_IO4_Msk /*!<GROUP5_IO4 sampling mode */ 9402 #define TSC_IOSCR_G6_IO1_Pos (20U) 9403 #define TSC_IOSCR_G6_IO1_Msk (0x1UL << TSC_IOSCR_G6_IO1_Pos) /*!< 0x00100000 */ 9404 #define TSC_IOSCR_G6_IO1 TSC_IOSCR_G6_IO1_Msk /*!<GROUP6_IO1 sampling mode */ 9405 #define TSC_IOSCR_G6_IO2_Pos (21U) 9406 #define TSC_IOSCR_G6_IO2_Msk (0x1UL << TSC_IOSCR_G6_IO2_Pos) /*!< 0x00200000 */ 9407 #define TSC_IOSCR_G6_IO2 TSC_IOSCR_G6_IO2_Msk /*!<GROUP6_IO2 sampling mode */ 9408 9409 /******************* Bit definition for TSC_IOCCR register ******************/ 9410 #define TSC_IOCCR_G1_IO1_Pos (0U) 9411 #define TSC_IOCCR_G1_IO1_Msk (0x1UL << TSC_IOCCR_G1_IO1_Pos) /*!< 0x00000001 */ 9412 #define TSC_IOCCR_G1_IO1 TSC_IOCCR_G1_IO1_Msk /*!<GROUP1_IO1 channel mode */ 9413 #define TSC_IOCCR_G1_IO2_Pos (1U) 9414 #define TSC_IOCCR_G1_IO2_Msk (0x1UL << TSC_IOCCR_G1_IO2_Pos) /*!< 0x00000002 */ 9415 #define TSC_IOCCR_G1_IO2 TSC_IOCCR_G1_IO2_Msk /*!<GROUP1_IO2 channel mode */ 9416 #define TSC_IOCCR_G1_IO3_Pos (2U) 9417 #define TSC_IOCCR_G1_IO3_Msk (0x1UL << TSC_IOCCR_G1_IO3_Pos) /*!< 0x00000004 */ 9418 #define TSC_IOCCR_G1_IO3 TSC_IOCCR_G1_IO3_Msk /*!<GROUP1_IO3 channel mode */ 9419 #define TSC_IOCCR_G1_IO4_Pos (3U) 9420 #define TSC_IOCCR_G1_IO4_Msk (0x1UL << TSC_IOCCR_G1_IO4_Pos) /*!< 0x00000008 */ 9421 #define TSC_IOCCR_G1_IO4 TSC_IOCCR_G1_IO4_Msk /*!<GROUP1_IO4 channel mode */ 9422 #define TSC_IOCCR_G2_IO1_Pos (4U) 9423 #define TSC_IOCCR_G2_IO1_Msk (0x1UL << TSC_IOCCR_G2_IO1_Pos) /*!< 0x00000010 */ 9424 #define TSC_IOCCR_G2_IO1 TSC_IOCCR_G2_IO1_Msk /*!<GROUP2_IO1 channel mode */ 9425 #define TSC_IOCCR_G2_IO2_Pos (5U) 9426 #define TSC_IOCCR_G2_IO2_Msk (0x1UL << TSC_IOCCR_G2_IO2_Pos) /*!< 0x00000020 */ 9427 #define TSC_IOCCR_G2_IO2 TSC_IOCCR_G2_IO2_Msk /*!<GROUP2_IO2 channel mode */ 9428 #define TSC_IOCCR_G2_IO3_Pos (6U) 9429 #define TSC_IOCCR_G2_IO3_Msk (0x1UL << TSC_IOCCR_G2_IO3_Pos) /*!< 0x00000040 */ 9430 #define TSC_IOCCR_G2_IO3 TSC_IOCCR_G2_IO3_Msk /*!<GROUP2_IO3 channel mode */ 9431 #define TSC_IOCCR_G2_IO4_Pos (7U) 9432 #define TSC_IOCCR_G2_IO4_Msk (0x1UL << TSC_IOCCR_G2_IO4_Pos) /*!< 0x00000080 */ 9433 #define TSC_IOCCR_G2_IO4 TSC_IOCCR_G2_IO4_Msk /*!<GROUP2_IO4 channel mode */ 9434 #define TSC_IOCCR_G3_IO1_Pos (8U) 9435 #define TSC_IOCCR_G3_IO1_Msk (0x1UL << TSC_IOCCR_G3_IO1_Pos) /*!< 0x00000100 */ 9436 #define TSC_IOCCR_G3_IO1 TSC_IOCCR_G3_IO1_Msk /*!<GROUP3_IO1 channel mode */ 9437 #define TSC_IOCCR_G3_IO2_Pos (9U) 9438 #define TSC_IOCCR_G3_IO2_Msk (0x1UL << TSC_IOCCR_G3_IO2_Pos) /*!< 0x00000200 */ 9439 #define TSC_IOCCR_G3_IO2 TSC_IOCCR_G3_IO2_Msk /*!<GROUP3_IO2 channel mode */ 9440 #define TSC_IOCCR_G3_IO3_Pos (10U) 9441 #define TSC_IOCCR_G3_IO3_Msk (0x1UL << TSC_IOCCR_G3_IO3_Pos) /*!< 0x00000400 */ 9442 #define TSC_IOCCR_G3_IO3 TSC_IOCCR_G3_IO3_Msk /*!<GROUP3_IO3 channel mode */ 9443 #define TSC_IOCCR_G3_IO4_Pos (11U) 9444 #define TSC_IOCCR_G3_IO4_Msk (0x1UL << TSC_IOCCR_G3_IO4_Pos) /*!< 0x00000800 */ 9445 #define TSC_IOCCR_G3_IO4 TSC_IOCCR_G3_IO4_Msk /*!<GROUP3_IO4 channel mode */ 9446 #define TSC_IOCCR_G4_IO1_Pos (12U) 9447 #define TSC_IOCCR_G4_IO1_Msk (0x1UL << TSC_IOCCR_G4_IO1_Pos) /*!< 0x00001000 */ 9448 #define TSC_IOCCR_G4_IO1 TSC_IOCCR_G4_IO1_Msk /*!<GROUP4_IO1 channel mode */ 9449 #define TSC_IOCCR_G4_IO2_Pos (13U) 9450 #define TSC_IOCCR_G4_IO2_Msk (0x1UL << TSC_IOCCR_G4_IO2_Pos) /*!< 0x00002000 */ 9451 #define TSC_IOCCR_G4_IO2 TSC_IOCCR_G4_IO2_Msk /*!<GROUP4_IO2 channel mode */ 9452 #define TSC_IOCCR_G4_IO3_Pos (14U) 9453 #define TSC_IOCCR_G4_IO3_Msk (0x1UL << TSC_IOCCR_G4_IO3_Pos) /*!< 0x00004000 */ 9454 #define TSC_IOCCR_G4_IO3 TSC_IOCCR_G4_IO3_Msk /*!<GROUP4_IO3 channel mode */ 9455 #define TSC_IOCCR_G4_IO4_Pos (15U) 9456 #define TSC_IOCCR_G4_IO4_Msk (0x1UL << TSC_IOCCR_G4_IO4_Pos) /*!< 0x00008000 */ 9457 #define TSC_IOCCR_G4_IO4 TSC_IOCCR_G4_IO4_Msk /*!<GROUP4_IO4 channel mode */ 9458 #define TSC_IOCCR_G5_IO1_Pos (16U) 9459 #define TSC_IOCCR_G5_IO1_Msk (0x1UL << TSC_IOCCR_G5_IO1_Pos) /*!< 0x00010000 */ 9460 #define TSC_IOCCR_G5_IO1 TSC_IOCCR_G5_IO1_Msk /*!<GROUP5_IO1 channel mode */ 9461 #define TSC_IOCCR_G5_IO2_Pos (17U) 9462 #define TSC_IOCCR_G5_IO2_Msk (0x1UL << TSC_IOCCR_G5_IO2_Pos) /*!< 0x00020000 */ 9463 #define TSC_IOCCR_G5_IO2 TSC_IOCCR_G5_IO2_Msk /*!<GROUP5_IO2 channel mode */ 9464 #define TSC_IOCCR_G5_IO3_Pos (18U) 9465 #define TSC_IOCCR_G5_IO3_Msk (0x1UL << TSC_IOCCR_G5_IO3_Pos) /*!< 0x00040000 */ 9466 #define TSC_IOCCR_G5_IO3 TSC_IOCCR_G5_IO3_Msk /*!<GROUP5_IO3 channel mode */ 9467 #define TSC_IOCCR_G5_IO4_Pos (19U) 9468 #define TSC_IOCCR_G5_IO4_Msk (0x1UL << TSC_IOCCR_G5_IO4_Pos) /*!< 0x00080000 */ 9469 #define TSC_IOCCR_G5_IO4 TSC_IOCCR_G5_IO4_Msk /*!<GROUP5_IO4 channel mode */ 9470 #define TSC_IOCCR_G6_IO1_Pos (20U) 9471 #define TSC_IOCCR_G6_IO1_Msk (0x1UL << TSC_IOCCR_G6_IO1_Pos) /*!< 0x00100000 */ 9472 #define TSC_IOCCR_G6_IO1 TSC_IOCCR_G6_IO1_Msk /*!<GROUP6_IO1 channel mode */ 9473 #define TSC_IOCCR_G6_IO2_Pos (21U) 9474 #define TSC_IOCCR_G6_IO2_Msk (0x1UL << TSC_IOCCR_G6_IO2_Pos) /*!< 0x00200000 */ 9475 #define TSC_IOCCR_G6_IO2 TSC_IOCCR_G6_IO2_Msk /*!<GROUP6_IO2 channel mode */ 9476 9477 /******************* Bit definition for TSC_IOGCSR register *****************/ 9478 #define TSC_IOGCSR_G1E_Pos (0U) 9479 #define TSC_IOGCSR_G1E_Msk (0x1UL << TSC_IOGCSR_G1E_Pos) /*!< 0x00000001 */ 9480 #define TSC_IOGCSR_G1E TSC_IOGCSR_G1E_Msk /*!<Analog IO GROUP1 enable */ 9481 #define TSC_IOGCSR_G2E_Pos (1U) 9482 #define TSC_IOGCSR_G2E_Msk (0x1UL << TSC_IOGCSR_G2E_Pos) /*!< 0x00000002 */ 9483 #define TSC_IOGCSR_G2E TSC_IOGCSR_G2E_Msk /*!<Analog IO GROUP2 enable */ 9484 #define TSC_IOGCSR_G3E_Pos (2U) 9485 #define TSC_IOGCSR_G3E_Msk (0x1UL << TSC_IOGCSR_G3E_Pos) /*!< 0x00000004 */ 9486 #define TSC_IOGCSR_G3E TSC_IOGCSR_G3E_Msk /*!<Analog IO GROUP3 enable */ 9487 #define TSC_IOGCSR_G4E_Pos (3U) 9488 #define TSC_IOGCSR_G4E_Msk (0x1UL << TSC_IOGCSR_G4E_Pos) /*!< 0x00000008 */ 9489 #define TSC_IOGCSR_G4E TSC_IOGCSR_G4E_Msk /*!<Analog IO GROUP4 enable */ 9490 #define TSC_IOGCSR_G5E_Pos (4U) 9491 #define TSC_IOGCSR_G5E_Msk (0x1UL << TSC_IOGCSR_G5E_Pos) /*!< 0x00000010 */ 9492 #define TSC_IOGCSR_G5E TSC_IOGCSR_G5E_Msk /*!<Analog IO GROUP5 enable */ 9493 #define TSC_IOGCSR_G6E_Pos (5U) 9494 #define TSC_IOGCSR_G6E_Msk (0x1UL << TSC_IOGCSR_G6E_Pos) /*!< 0x00000020 */ 9495 #define TSC_IOGCSR_G6E TSC_IOGCSR_G6E_Msk /*!<Analog IO GROUP6 enable */ 9496 #define TSC_IOGCSR_G1S_Pos (16U) 9497 #define TSC_IOGCSR_G1S_Msk (0x1UL << TSC_IOGCSR_G1S_Pos) /*!< 0x00010000 */ 9498 #define TSC_IOGCSR_G1S TSC_IOGCSR_G1S_Msk /*!<Analog IO GROUP1 status */ 9499 #define TSC_IOGCSR_G2S_Pos (17U) 9500 #define TSC_IOGCSR_G2S_Msk (0x1UL << TSC_IOGCSR_G2S_Pos) /*!< 0x00020000 */ 9501 #define TSC_IOGCSR_G2S TSC_IOGCSR_G2S_Msk /*!<Analog IO GROUP2 status */ 9502 #define TSC_IOGCSR_G3S_Pos (18U) 9503 #define TSC_IOGCSR_G3S_Msk (0x1UL << TSC_IOGCSR_G3S_Pos) /*!< 0x00040000 */ 9504 #define TSC_IOGCSR_G3S TSC_IOGCSR_G3S_Msk /*!<Analog IO GROUP3 status */ 9505 #define TSC_IOGCSR_G4S_Pos (19U) 9506 #define TSC_IOGCSR_G4S_Msk (0x1UL << TSC_IOGCSR_G4S_Pos) /*!< 0x00080000 */ 9507 #define TSC_IOGCSR_G4S TSC_IOGCSR_G4S_Msk /*!<Analog IO GROUP4 status */ 9508 #define TSC_IOGCSR_G5S_Pos (20U) 9509 #define TSC_IOGCSR_G5S_Msk (0x1UL << TSC_IOGCSR_G5S_Pos) /*!< 0x00100000 */ 9510 #define TSC_IOGCSR_G5S TSC_IOGCSR_G5S_Msk /*!<Analog IO GROUP5 status */ 9511 #define TSC_IOGCSR_G6S_Pos (21U) 9512 #define TSC_IOGCSR_G6S_Msk (0x1UL << TSC_IOGCSR_G6S_Pos) /*!< 0x00200000 */ 9513 #define TSC_IOGCSR_G6S TSC_IOGCSR_G6S_Msk /*!<Analog IO GROUP6 status */ 9514 9515 /******************* Bit definition for TSC_IOGXCR register *****************/ 9516 #define TSC_IOGXCR_CNT_Pos (0U) 9517 #define TSC_IOGXCR_CNT_Msk (0x3FFFUL << TSC_IOGXCR_CNT_Pos) /*!< 0x00003FFF */ 9518 #define TSC_IOGXCR_CNT TSC_IOGXCR_CNT_Msk /*!<CNT[13:0] bits (Counter value) */ 9519 9520 9521 /******************************************************************************/ 9522 /* */ 9523 /* Universal Synchronous Asynchronous Receiver Transmitter (USART) */ 9524 /* */ 9525 /******************************************************************************/ 9526 /****************** Bit definition for USART_CR1 register *******************/ 9527 #define USART_CR1_UE_Pos (0U) 9528 #define USART_CR1_UE_Msk (0x1UL << USART_CR1_UE_Pos) /*!< 0x00000001 */ 9529 #define USART_CR1_UE USART_CR1_UE_Msk /*!< USART Enable */ 9530 #define USART_CR1_UESM_Pos (1U) 9531 #define USART_CR1_UESM_Msk (0x1UL << USART_CR1_UESM_Pos) /*!< 0x00000002 */ 9532 #define USART_CR1_UESM USART_CR1_UESM_Msk /*!< USART Enable in STOP Mode */ 9533 #define USART_CR1_RE_Pos (2U) 9534 #define USART_CR1_RE_Msk (0x1UL << USART_CR1_RE_Pos) /*!< 0x00000004 */ 9535 #define USART_CR1_RE USART_CR1_RE_Msk /*!< Receiver Enable */ 9536 #define USART_CR1_TE_Pos (3U) 9537 #define USART_CR1_TE_Msk (0x1UL << USART_CR1_TE_Pos) /*!< 0x00000008 */ 9538 #define USART_CR1_TE USART_CR1_TE_Msk /*!< Transmitter Enable */ 9539 #define USART_CR1_IDLEIE_Pos (4U) 9540 #define USART_CR1_IDLEIE_Msk (0x1UL << USART_CR1_IDLEIE_Pos) /*!< 0x00000010 */ 9541 #define USART_CR1_IDLEIE USART_CR1_IDLEIE_Msk /*!< IDLE Interrupt Enable */ 9542 #define USART_CR1_RXNEIE_Pos (5U) 9543 #define USART_CR1_RXNEIE_Msk (0x1UL << USART_CR1_RXNEIE_Pos) /*!< 0x00000020 */ 9544 #define USART_CR1_RXNEIE USART_CR1_RXNEIE_Msk /*!< RXNE Interrupt Enable */ 9545 #define USART_CR1_RXNEIE_RXFNEIE_Pos USART_CR1_RXNEIE_Pos 9546 #define USART_CR1_RXNEIE_RXFNEIE_Msk USART_CR1_RXNEIE_Msk /*!< 0x00000020 */ 9547 #define USART_CR1_RXNEIE_RXFNEIE USART_CR1_RXNEIE_Msk /*!< RXNE and RX FIFO Not Empty Interrupt Enable */ 9548 #define USART_CR1_TCIE_Pos (6U) 9549 #define USART_CR1_TCIE_Msk (0x1UL << USART_CR1_TCIE_Pos) /*!< 0x00000040 */ 9550 #define USART_CR1_TCIE USART_CR1_TCIE_Msk /*!< Transmission Complete Interrupt Enable */ 9551 #define USART_CR1_TXEIE_Pos (7U) 9552 #define USART_CR1_TXEIE_Msk (0x1UL << USART_CR1_TXEIE_Pos) /*!< 0x00000080 */ 9553 #define USART_CR1_TXEIE USART_CR1_TXEIE_Msk /*!< TXE Interrupt Enable */ 9554 #define USART_CR1_TXEIE_TXFNFIE_Pos (7U) 9555 #define USART_CR1_TXEIE_TXFNFIE_Msk (0x1UL << USART_CR1_TXEIE_Pos) /*!< 0x00000080 */ 9556 #define USART_CR1_TXEIE_TXFNFIE USART_CR1_TXEIE /*!< TXE and TX FIFO Not Full Interrupt Enable */ 9557 #define USART_CR1_PEIE_Pos (8U) 9558 #define USART_CR1_PEIE_Msk (0x1UL << USART_CR1_PEIE_Pos) /*!< 0x00000100 */ 9559 #define USART_CR1_PEIE USART_CR1_PEIE_Msk /*!< PE Interrupt Enable */ 9560 #define USART_CR1_PS_Pos (9U) 9561 #define USART_CR1_PS_Msk (0x1UL << USART_CR1_PS_Pos) /*!< 0x00000200 */ 9562 #define USART_CR1_PS USART_CR1_PS_Msk /*!< Parity Selection */ 9563 #define USART_CR1_PCE_Pos (10U) 9564 #define USART_CR1_PCE_Msk (0x1UL << USART_CR1_PCE_Pos) /*!< 0x00000400 */ 9565 #define USART_CR1_PCE USART_CR1_PCE_Msk /*!< Parity Control Enable */ 9566 #define USART_CR1_WAKE_Pos (11U) 9567 #define USART_CR1_WAKE_Msk (0x1UL << USART_CR1_WAKE_Pos) /*!< 0x00000800 */ 9568 #define USART_CR1_WAKE USART_CR1_WAKE_Msk /*!< Receiver Wakeup method */ 9569 #define USART_CR1_M_Pos (12U) 9570 #define USART_CR1_M_Msk (0x10001UL << USART_CR1_M_Pos) /*!< 0x10001000 */ 9571 #define USART_CR1_M USART_CR1_M_Msk /*!< Word length */ 9572 #define USART_CR1_M0_Pos (12U) 9573 #define USART_CR1_M0_Msk (0x1UL << USART_CR1_M0_Pos) /*!< 0x00001000 */ 9574 #define USART_CR1_M0 USART_CR1_M0_Msk /*!< Word length - Bit 0 */ 9575 #define USART_CR1_MME_Pos (13U) 9576 #define USART_CR1_MME_Msk (0x1UL << USART_CR1_MME_Pos) /*!< 0x00002000 */ 9577 #define USART_CR1_MME USART_CR1_MME_Msk /*!< Mute Mode Enable */ 9578 #define USART_CR1_CMIE_Pos (14U) 9579 #define USART_CR1_CMIE_Msk (0x1UL << USART_CR1_CMIE_Pos) /*!< 0x00004000 */ 9580 #define USART_CR1_CMIE USART_CR1_CMIE_Msk /*!< Character match interrupt enable */ 9581 #define USART_CR1_OVER8_Pos (15U) 9582 #define USART_CR1_OVER8_Msk (0x1UL << USART_CR1_OVER8_Pos) /*!< 0x00008000 */ 9583 #define USART_CR1_OVER8 USART_CR1_OVER8_Msk /*!< Oversampling by 8-bit or 16-bit mode */ 9584 #define USART_CR1_DEDT_Pos (16U) 9585 #define USART_CR1_DEDT_Msk (0x1FUL << USART_CR1_DEDT_Pos) /*!< 0x001F0000 */ 9586 #define USART_CR1_DEDT USART_CR1_DEDT_Msk /*!< DEDT[4:0] bits (Driver Enable Deassertion Time) */ 9587 #define USART_CR1_DEDT_0 (0x01UL << USART_CR1_DEDT_Pos) /*!< 0x00010000 */ 9588 #define USART_CR1_DEDT_1 (0x02UL << USART_CR1_DEDT_Pos) /*!< 0x00020000 */ 9589 #define USART_CR1_DEDT_2 (0x04UL << USART_CR1_DEDT_Pos) /*!< 0x00040000 */ 9590 #define USART_CR1_DEDT_3 (0x08UL << USART_CR1_DEDT_Pos) /*!< 0x00080000 */ 9591 #define USART_CR1_DEDT_4 (0x10UL << USART_CR1_DEDT_Pos) /*!< 0x00100000 */ 9592 #define USART_CR1_DEAT_Pos (21U) 9593 #define USART_CR1_DEAT_Msk (0x1FUL << USART_CR1_DEAT_Pos) /*!< 0x03E00000 */ 9594 #define USART_CR1_DEAT USART_CR1_DEAT_Msk /*!< DEAT[4:0] bits (Driver Enable Assertion Time) */ 9595 #define USART_CR1_DEAT_0 (0x01UL << USART_CR1_DEAT_Pos) /*!< 0x00200000 */ 9596 #define USART_CR1_DEAT_1 (0x02UL << USART_CR1_DEAT_Pos) /*!< 0x00400000 */ 9597 #define USART_CR1_DEAT_2 (0x04UL << USART_CR1_DEAT_Pos) /*!< 0x00800000 */ 9598 #define USART_CR1_DEAT_3 (0x08UL << USART_CR1_DEAT_Pos) /*!< 0x01000000 */ 9599 #define USART_CR1_DEAT_4 (0x10UL << USART_CR1_DEAT_Pos) /*!< 0x02000000 */ 9600 #define USART_CR1_RTOIE_Pos (26U) 9601 #define USART_CR1_RTOIE_Msk (0x1UL << USART_CR1_RTOIE_Pos) /*!< 0x04000000 */ 9602 #define USART_CR1_RTOIE USART_CR1_RTOIE_Msk /*!< Receive Time Out interrupt enable */ 9603 #define USART_CR1_EOBIE_Pos (27U) 9604 #define USART_CR1_EOBIE_Msk (0x1UL << USART_CR1_EOBIE_Pos) /*!< 0x08000000 */ 9605 #define USART_CR1_EOBIE USART_CR1_EOBIE_Msk /*!< End of Block interrupt enable */ 9606 #define USART_CR1_M1_Pos (28U) 9607 #define USART_CR1_M1_Msk (0x1UL << USART_CR1_M1_Pos) /*!< 0x10000000 */ 9608 #define USART_CR1_M1 USART_CR1_M1_Msk /*!< Word length - Bit 1 */ 9609 #define USART_CR1_FIFOEN_Pos (29U) 9610 #define USART_CR1_FIFOEN_Msk (0x1UL << USART_CR1_FIFOEN_Pos) /*!< 0x20000000 */ 9611 #define USART_CR1_FIFOEN USART_CR1_FIFOEN_Msk /*!< FIFO mode enable */ 9612 #define USART_CR1_TXFEIE_Pos (30U) 9613 #define USART_CR1_TXFEIE_Msk (0x1UL << USART_CR1_TXFEIE_Pos) /*!< 0x40000000 */ 9614 #define USART_CR1_TXFEIE USART_CR1_TXFEIE_Msk /*!< TXFIFO empty interrupt enable */ 9615 #define USART_CR1_RXFFIE_Pos (31U) 9616 #define USART_CR1_RXFFIE_Msk (0x1UL << USART_CR1_RXFFIE_Pos) /*!< 0x80000000 */ 9617 #define USART_CR1_RXFFIE USART_CR1_RXFFIE_Msk /*!< RXFIFO Full interrupt enable */ 9618 9619 /****************** Bit definition for USART_CR2 register *******************/ 9620 #define USART_CR2_SLVEN_Pos (0U) 9621 #define USART_CR2_SLVEN_Msk (0x1UL << USART_CR2_SLVEN_Pos) /*!< 0x00000001 */ 9622 #define USART_CR2_SLVEN USART_CR2_SLVEN_Msk /*!< Synchronous Slave mode enable */ 9623 #define USART_CR2_DIS_NSS_Pos (3U) 9624 #define USART_CR2_DIS_NSS_Msk (0x1UL << USART_CR2_DIS_NSS_Pos) /*!< 0x00000008 */ 9625 #define USART_CR2_DIS_NSS USART_CR2_DIS_NSS_Msk /*!< Slave Select (NSS) pin management */ 9626 #define USART_CR2_ADDM7_Pos (4U) 9627 #define USART_CR2_ADDM7_Msk (0x1UL << USART_CR2_ADDM7_Pos) /*!< 0x00000010 */ 9628 #define USART_CR2_ADDM7 USART_CR2_ADDM7_Msk /*!< 7-bit or 4-bit Address Detection */ 9629 #define USART_CR2_LBDL_Pos (5U) 9630 #define USART_CR2_LBDL_Msk (0x1UL << USART_CR2_LBDL_Pos) /*!< 0x00000020 */ 9631 #define USART_CR2_LBDL USART_CR2_LBDL_Msk /*!< LIN Break Detection Length */ 9632 #define USART_CR2_LBDIE_Pos (6U) 9633 #define USART_CR2_LBDIE_Msk (0x1UL << USART_CR2_LBDIE_Pos) /*!< 0x00000040 */ 9634 #define USART_CR2_LBDIE USART_CR2_LBDIE_Msk /*!< LIN Break Detection Interrupt Enable */ 9635 #define USART_CR2_LBCL_Pos (8U) 9636 #define USART_CR2_LBCL_Msk (0x1UL << USART_CR2_LBCL_Pos) /*!< 0x00000100 */ 9637 #define USART_CR2_LBCL USART_CR2_LBCL_Msk /*!< Last Bit Clock pulse */ 9638 #define USART_CR2_CPHA_Pos (9U) 9639 #define USART_CR2_CPHA_Msk (0x1UL << USART_CR2_CPHA_Pos) /*!< 0x00000200 */ 9640 #define USART_CR2_CPHA USART_CR2_CPHA_Msk /*!< Clock Phase */ 9641 #define USART_CR2_CPOL_Pos (10U) 9642 #define USART_CR2_CPOL_Msk (0x1UL << USART_CR2_CPOL_Pos) /*!< 0x00000400 */ 9643 #define USART_CR2_CPOL USART_CR2_CPOL_Msk /*!< Clock Polarity */ 9644 #define USART_CR2_CLKEN_Pos (11U) 9645 #define USART_CR2_CLKEN_Msk (0x1UL << USART_CR2_CLKEN_Pos) /*!< 0x00000800 */ 9646 #define USART_CR2_CLKEN USART_CR2_CLKEN_Msk /*!< Clock Enable */ 9647 #define USART_CR2_STOP_Pos (12U) 9648 #define USART_CR2_STOP_Msk (0x3UL << USART_CR2_STOP_Pos) /*!< 0x00003000 */ 9649 #define USART_CR2_STOP USART_CR2_STOP_Msk /*!< STOP[1:0] bits (STOP bits) */ 9650 #define USART_CR2_STOP_0 (0x1UL << USART_CR2_STOP_Pos) /*!< 0x00001000 */ 9651 #define USART_CR2_STOP_1 (0x2UL << USART_CR2_STOP_Pos) /*!< 0x00002000 */ 9652 #define USART_CR2_LINEN_Pos (14U) 9653 #define USART_CR2_LINEN_Msk (0x1UL << USART_CR2_LINEN_Pos) /*!< 0x00004000 */ 9654 #define USART_CR2_LINEN USART_CR2_LINEN_Msk /*!< LIN mode enable */ 9655 #define USART_CR2_SWAP_Pos (15U) 9656 #define USART_CR2_SWAP_Msk (0x1UL << USART_CR2_SWAP_Pos) /*!< 0x00008000 */ 9657 #define USART_CR2_SWAP USART_CR2_SWAP_Msk /*!< SWAP TX/RX pins */ 9658 #define USART_CR2_RXINV_Pos (16U) 9659 #define USART_CR2_RXINV_Msk (0x1UL << USART_CR2_RXINV_Pos) /*!< 0x00010000 */ 9660 #define USART_CR2_RXINV USART_CR2_RXINV_Msk /*!< RX pin active level inversion */ 9661 #define USART_CR2_TXINV_Pos (17U) 9662 #define USART_CR2_TXINV_Msk (0x1UL << USART_CR2_TXINV_Pos) /*!< 0x00020000 */ 9663 #define USART_CR2_TXINV USART_CR2_TXINV_Msk /*!< TX pin active level inversion */ 9664 #define USART_CR2_DATAINV_Pos (18U) 9665 #define USART_CR2_DATAINV_Msk (0x1UL << USART_CR2_DATAINV_Pos) /*!< 0x00040000 */ 9666 #define USART_CR2_DATAINV USART_CR2_DATAINV_Msk /*!< Binary data inversion */ 9667 #define USART_CR2_MSBFIRST_Pos (19U) 9668 #define USART_CR2_MSBFIRST_Msk (0x1UL << USART_CR2_MSBFIRST_Pos) /*!< 0x00080000 */ 9669 #define USART_CR2_MSBFIRST USART_CR2_MSBFIRST_Msk /*!< Most Significant Bit First */ 9670 #define USART_CR2_ABREN_Pos (20U) 9671 #define USART_CR2_ABREN_Msk (0x1UL << USART_CR2_ABREN_Pos) /*!< 0x00100000 */ 9672 #define USART_CR2_ABREN USART_CR2_ABREN_Msk /*!< Auto Baud-Rate Enable*/ 9673 #define USART_CR2_ABRMODE_Pos (21U) 9674 #define USART_CR2_ABRMODE_Msk (0x3UL << USART_CR2_ABRMODE_Pos) /*!< 0x00600000 */ 9675 #define USART_CR2_ABRMODE USART_CR2_ABRMODE_Msk /*!< ABRMOD[1:0] bits (Auto Baud-Rate Mode) */ 9676 #define USART_CR2_ABRMODE_0 (0x1UL << USART_CR2_ABRMODE_Pos) /*!< 0x00200000 */ 9677 #define USART_CR2_ABRMODE_1 (0x2UL << USART_CR2_ABRMODE_Pos) /*!< 0x00400000 */ 9678 #define USART_CR2_RTOEN_Pos (23U) 9679 #define USART_CR2_RTOEN_Msk (0x1UL << USART_CR2_RTOEN_Pos) /*!< 0x00800000 */ 9680 #define USART_CR2_RTOEN USART_CR2_RTOEN_Msk /*!< Receiver Time-Out enable */ 9681 #define USART_CR2_ADD_Pos (24U) 9682 #define USART_CR2_ADD_Msk (0xFFUL << USART_CR2_ADD_Pos) /*!< 0xFF000000 */ 9683 #define USART_CR2_ADD USART_CR2_ADD_Msk /*!< Address of the USART node */ 9684 9685 /****************** Bit definition for USART_CR3 register *******************/ 9686 #define USART_CR3_EIE_Pos (0U) 9687 #define USART_CR3_EIE_Msk (0x1UL << USART_CR3_EIE_Pos) /*!< 0x00000001 */ 9688 #define USART_CR3_EIE USART_CR3_EIE_Msk /*!< Error Interrupt Enable */ 9689 #define USART_CR3_IREN_Pos (1U) 9690 #define USART_CR3_IREN_Msk (0x1UL << USART_CR3_IREN_Pos) /*!< 0x00000002 */ 9691 #define USART_CR3_IREN USART_CR3_IREN_Msk /*!< IrDA mode Enable */ 9692 #define USART_CR3_IRLP_Pos (2U) 9693 #define USART_CR3_IRLP_Msk (0x1UL << USART_CR3_IRLP_Pos) /*!< 0x00000004 */ 9694 #define USART_CR3_IRLP USART_CR3_IRLP_Msk /*!< IrDA Low-Power */ 9695 #define USART_CR3_HDSEL_Pos (3U) 9696 #define USART_CR3_HDSEL_Msk (0x1UL << USART_CR3_HDSEL_Pos) /*!< 0x00000008 */ 9697 #define USART_CR3_HDSEL USART_CR3_HDSEL_Msk /*!< Half-Duplex Selection */ 9698 #define USART_CR3_NACK_Pos (4U) 9699 #define USART_CR3_NACK_Msk (0x1UL << USART_CR3_NACK_Pos) /*!< 0x00000010 */ 9700 #define USART_CR3_NACK USART_CR3_NACK_Msk /*!< SmartCard NACK enable */ 9701 #define USART_CR3_SCEN_Pos (5U) 9702 #define USART_CR3_SCEN_Msk (0x1UL << USART_CR3_SCEN_Pos) /*!< 0x00000020 */ 9703 #define USART_CR3_SCEN USART_CR3_SCEN_Msk /*!< SmartCard mode enable */ 9704 #define USART_CR3_DMAR_Pos (6U) 9705 #define USART_CR3_DMAR_Msk (0x1UL << USART_CR3_DMAR_Pos) /*!< 0x00000040 */ 9706 #define USART_CR3_DMAR USART_CR3_DMAR_Msk /*!< DMA Enable Receiver */ 9707 #define USART_CR3_DMAT_Pos (7U) 9708 #define USART_CR3_DMAT_Msk (0x1UL << USART_CR3_DMAT_Pos) /*!< 0x00000080 */ 9709 #define USART_CR3_DMAT USART_CR3_DMAT_Msk /*!< DMA Enable Transmitter */ 9710 #define USART_CR3_RTSE_Pos (8U) 9711 #define USART_CR3_RTSE_Msk (0x1UL << USART_CR3_RTSE_Pos) /*!< 0x00000100 */ 9712 #define USART_CR3_RTSE USART_CR3_RTSE_Msk /*!< RTS Enable */ 9713 #define USART_CR3_CTSE_Pos (9U) 9714 #define USART_CR3_CTSE_Msk (0x1UL << USART_CR3_CTSE_Pos) /*!< 0x00000200 */ 9715 #define USART_CR3_CTSE USART_CR3_CTSE_Msk /*!< CTS Enable */ 9716 #define USART_CR3_CTSIE_Pos (10U) 9717 #define USART_CR3_CTSIE_Msk (0x1UL << USART_CR3_CTSIE_Pos) /*!< 0x00000400 */ 9718 #define USART_CR3_CTSIE USART_CR3_CTSIE_Msk /*!< CTS Interrupt Enable */ 9719 #define USART_CR3_ONEBIT_Pos (11U) 9720 #define USART_CR3_ONEBIT_Msk (0x1UL << USART_CR3_ONEBIT_Pos) /*!< 0x00000800 */ 9721 #define USART_CR3_ONEBIT USART_CR3_ONEBIT_Msk /*!< One sample bit method enable */ 9722 #define USART_CR3_OVRDIS_Pos (12U) 9723 #define USART_CR3_OVRDIS_Msk (0x1UL << USART_CR3_OVRDIS_Pos) /*!< 0x00001000 */ 9724 #define USART_CR3_OVRDIS USART_CR3_OVRDIS_Msk /*!< Overrun Disable */ 9725 #define USART_CR3_DDRE_Pos (13U) 9726 #define USART_CR3_DDRE_Msk (0x1UL << USART_CR3_DDRE_Pos) /*!< 0x00002000 */ 9727 #define USART_CR3_DDRE USART_CR3_DDRE_Msk /*!< DMA Disable on Reception Error */ 9728 #define USART_CR3_DEM_Pos (14U) 9729 #define USART_CR3_DEM_Msk (0x1UL << USART_CR3_DEM_Pos) /*!< 0x00004000 */ 9730 #define USART_CR3_DEM USART_CR3_DEM_Msk /*!< Driver Enable Mode */ 9731 #define USART_CR3_DEP_Pos (15U) 9732 #define USART_CR3_DEP_Msk (0x1UL << USART_CR3_DEP_Pos) /*!< 0x00008000 */ 9733 #define USART_CR3_DEP USART_CR3_DEP_Msk /*!< Driver Enable Polarity Selection */ 9734 #define USART_CR3_SCARCNT_Pos (17U) 9735 #define USART_CR3_SCARCNT_Msk (0x7UL << USART_CR3_SCARCNT_Pos) /*!< 0x000E0000 */ 9736 #define USART_CR3_SCARCNT USART_CR3_SCARCNT_Msk /*!< SCARCNT[2:0] bits (SmartCard Auto-Retry Count) */ 9737 #define USART_CR3_SCARCNT_0 (0x1UL << USART_CR3_SCARCNT_Pos) /*!< 0x00020000 */ 9738 #define USART_CR3_SCARCNT_1 (0x2UL << USART_CR3_SCARCNT_Pos) /*!< 0x00040000 */ 9739 #define USART_CR3_SCARCNT_2 (0x4UL << USART_CR3_SCARCNT_Pos) /*!< 0x00080000 */ 9740 #define USART_CR3_TXFTIE_Pos (23U) 9741 #define USART_CR3_TXFTIE_Msk (0x1UL << USART_CR3_TXFTIE_Pos) /*!< 0x00800000 */ 9742 #define USART_CR3_TXFTIE USART_CR3_TXFTIE_Msk /*!< TXFIFO threshold interrupt enable */ 9743 #define USART_CR3_TCBGTIE_Pos (24U) 9744 #define USART_CR3_TCBGTIE_Msk (0x1UL << USART_CR3_TCBGTIE_Pos) /*!< 0x01000000 */ 9745 #define USART_CR3_TCBGTIE USART_CR3_TCBGTIE_Msk /*!< Transmission Complete Before Guard Time Interrupt Enable */ 9746 #define USART_CR3_RXFTCFG_Pos (25U) 9747 #define USART_CR3_RXFTCFG_Msk (0x7UL << USART_CR3_RXFTCFG_Pos) /*!< 0x0E000000 */ 9748 #define USART_CR3_RXFTCFG USART_CR3_RXFTCFG_Msk /*!< RXFIFO FIFO threshold configuration */ 9749 #define USART_CR3_RXFTCFG_0 (0x1UL << USART_CR3_RXFTCFG_Pos) /*!< 0x02000000 */ 9750 #define USART_CR3_RXFTCFG_1 (0x2UL << USART_CR3_RXFTCFG_Pos) /*!< 0x04000000 */ 9751 #define USART_CR3_RXFTCFG_2 (0x4UL << USART_CR3_RXFTCFG_Pos) /*!< 0x08000000 */ 9752 #define USART_CR3_RXFTIE_Pos (28U) 9753 #define USART_CR3_RXFTIE_Msk (0x1UL << USART_CR3_RXFTIE_Pos) /*!< 0x10000000 */ 9754 #define USART_CR3_RXFTIE USART_CR3_RXFTIE_Msk /*!< RXFIFO threshold interrupt enable */ 9755 #define USART_CR3_TXFTCFG_Pos (29U) 9756 #define USART_CR3_TXFTCFG_Msk (0x7UL << USART_CR3_TXFTCFG_Pos) /*!< 0xE0000000 */ 9757 #define USART_CR3_TXFTCFG USART_CR3_TXFTCFG_Msk /*!< TXFIFO threshold configuration */ 9758 #define USART_CR3_TXFTCFG_0 (0x1UL << USART_CR3_TXFTCFG_Pos) /*!< 0x20000000 */ 9759 #define USART_CR3_TXFTCFG_1 (0x2UL << USART_CR3_TXFTCFG_Pos) /*!< 0x40000000 */ 9760 #define USART_CR3_TXFTCFG_2 (0x4UL << USART_CR3_TXFTCFG_Pos) /*!< 0x80000000 */ 9761 9762 /****************** Bit definition for USART_BRR register *******************/ 9763 #define USART_BRR_LPUART_Pos (0U) 9764 #define USART_BRR_LPUART_Msk (0xFFFFFUL << USART_BRR_LPUART_Pos) /*!< 0x000FFFFF */ 9765 #define USART_BRR_LPUART USART_BRR_LPUART_Msk /*!< LPUART Baud rate register [19:0] */ 9766 #define USART_BRR_BRR ((uint16_t)0xFFFF) /*!< USART Baud rate register [15:0] */ 9767 9768 /****************** Bit definition for USART_GTPR register ******************/ 9769 #define USART_GTPR_PSC_Pos (0U) 9770 #define USART_GTPR_PSC_Msk (0xFFUL << USART_GTPR_PSC_Pos) /*!< 0x000000FF */ 9771 #define USART_GTPR_PSC USART_GTPR_PSC_Msk /*!< PSC[7:0] bits (Prescaler value) */ 9772 #define USART_GTPR_GT_Pos (8U) 9773 #define USART_GTPR_GT_Msk (0xFFUL << USART_GTPR_GT_Pos) /*!< 0x0000FF00 */ 9774 #define USART_GTPR_GT USART_GTPR_GT_Msk /*!< GT[7:0] bits (Guard time value) */ 9775 9776 /******************* Bit definition for USART_RTOR register *****************/ 9777 #define USART_RTOR_RTO_Pos (0U) 9778 #define USART_RTOR_RTO_Msk (0xFFFFFFUL << USART_RTOR_RTO_Pos) /*!< 0x00FFFFFF */ 9779 #define USART_RTOR_RTO USART_RTOR_RTO_Msk /*!< Receiver Time Out Value */ 9780 #define USART_RTOR_BLEN_Pos (24U) 9781 #define USART_RTOR_BLEN_Msk (0xFFUL << USART_RTOR_BLEN_Pos) /*!< 0xFF000000 */ 9782 #define USART_RTOR_BLEN USART_RTOR_BLEN_Msk /*!< Block Length */ 9783 9784 /******************* Bit definition for USART_RQR register ******************/ 9785 #define USART_RQR_ABRRQ ((uint16_t)0x0001) /*!< Auto-Baud Rate Request */ 9786 #define USART_RQR_SBKRQ ((uint16_t)0x0002) /*!< Send Break Request */ 9787 #define USART_RQR_MMRQ ((uint16_t)0x0004) /*!< Mute Mode Request */ 9788 #define USART_RQR_RXFRQ ((uint16_t)0x0008) /*!< Receive Data flush Request */ 9789 #define USART_RQR_TXFRQ ((uint16_t)0x0010) /*!< Transmit data flush Request */ 9790 9791 /******************* Bit definition for USART_ISR register ******************/ 9792 #define USART_ISR_PE_Pos (0U) 9793 #define USART_ISR_PE_Msk (0x1UL << USART_ISR_PE_Pos) /*!< 0x00000001 */ 9794 #define USART_ISR_PE USART_ISR_PE_Msk /*!< Parity Error */ 9795 #define USART_ISR_FE_Pos (1U) 9796 #define USART_ISR_FE_Msk (0x1UL << USART_ISR_FE_Pos) /*!< 0x00000002 */ 9797 #define USART_ISR_FE USART_ISR_FE_Msk /*!< Framing Error */ 9798 #define USART_ISR_NE_Pos (2U) 9799 #define USART_ISR_NE_Msk (0x1UL << USART_ISR_NE_Pos) /*!< 0x00000004 */ 9800 #define USART_ISR_NE USART_ISR_NE_Msk /*!< Noise detected Flag */ 9801 #define USART_ISR_ORE_Pos (3U) 9802 #define USART_ISR_ORE_Msk (0x1UL << USART_ISR_ORE_Pos) /*!< 0x00000008 */ 9803 #define USART_ISR_ORE USART_ISR_ORE_Msk /*!< OverRun Error */ 9804 #define USART_ISR_IDLE_Pos (4U) 9805 #define USART_ISR_IDLE_Msk (0x1UL << USART_ISR_IDLE_Pos) /*!< 0x00000010 */ 9806 #define USART_ISR_IDLE USART_ISR_IDLE_Msk /*!< IDLE line detected */ 9807 #define USART_ISR_RXNE_Pos (5U) 9808 #define USART_ISR_RXNE_Msk (0x1UL << USART_ISR_RXNE_Pos) /*!< 0x00000020 */ 9809 #define USART_ISR_RXNE USART_ISR_RXNE_Msk /*!< Read Data Register Not Empty */ 9810 #define USART_ISR_RXNE_RXFNE_Pos USART_ISR_RXNE_Pos 9811 #define USART_ISR_RXNE_RXFNE_Msk USART_ISR_RXNE_Msk /*!< 0x00000020 */ 9812 #define USART_ISR_RXNE_RXFNE USART_ISR_RXNE_Msk /*!< Read Data Register or RX FIFO Not Empty */ 9813 #define USART_ISR_TC_Pos (6U) 9814 #define USART_ISR_TC_Msk (0x1UL << USART_ISR_TC_Pos) /*!< 0x00000040 */ 9815 #define USART_ISR_TC USART_ISR_TC_Msk /*!< Transmission Complete */ 9816 #define USART_ISR_TXE_Pos (7U) 9817 #define USART_ISR_TXE_Msk (0x1UL << USART_ISR_TXE_Pos) /*!< 0x00000080 */ 9818 #define USART_ISR_TXE USART_ISR_TXE_Msk /*!< Transmit Data Register Empty */ 9819 #define USART_ISR_TXE_TXFNF_Pos USART_ISR_TXE_Pos 9820 #define USART_ISR_TXE_TXFNF_Msk USART_ISR_TXE_Msk /*!< 0x00000080 */ 9821 #define USART_ISR_TXE_TXFNF USART_ISR_TXE_Msk /*!< Transmit Data Register Empty or TX FIFO Not Full Flag */ 9822 #define USART_ISR_LBDF_Pos (8U) 9823 #define USART_ISR_LBDF_Msk (0x1UL << USART_ISR_LBDF_Pos) /*!< 0x00000100 */ 9824 #define USART_ISR_LBDF USART_ISR_LBDF_Msk /*!< LIN Break Detection Flag */ 9825 #define USART_ISR_CTSIF_Pos (9U) 9826 #define USART_ISR_CTSIF_Msk (0x1UL << USART_ISR_CTSIF_Pos) /*!< 0x00000200 */ 9827 #define USART_ISR_CTSIF USART_ISR_CTSIF_Msk /*!< CTS interrupt flag */ 9828 #define USART_ISR_CTS_Pos (10U) 9829 #define USART_ISR_CTS_Msk (0x1UL << USART_ISR_CTS_Pos) /*!< 0x00000400 */ 9830 #define USART_ISR_CTS USART_ISR_CTS_Msk /*!< CTS flag */ 9831 #define USART_ISR_RTOF_Pos (11U) 9832 #define USART_ISR_RTOF_Msk (0x1UL << USART_ISR_RTOF_Pos) /*!< 0x00000800 */ 9833 #define USART_ISR_RTOF USART_ISR_RTOF_Msk /*!< Receiver Time Out */ 9834 #define USART_ISR_EOBF_Pos (12U) 9835 #define USART_ISR_EOBF_Msk (0x1UL << USART_ISR_EOBF_Pos) /*!< 0x00001000 */ 9836 #define USART_ISR_EOBF USART_ISR_EOBF_Msk /*!< End Of Block Flag */ 9837 #define USART_ISR_UDR_Pos (13U) 9838 #define USART_ISR_UDR_Msk (0x1UL << USART_ISR_UDR_Pos) /*!< 0x00002000 */ 9839 #define USART_ISR_UDR USART_ISR_UDR_Msk /*!< SPI slave underrun error flag */ 9840 #define USART_ISR_ABRE_Pos (14U) 9841 #define USART_ISR_ABRE_Msk (0x1UL << USART_ISR_ABRE_Pos) /*!< 0x00004000 */ 9842 #define USART_ISR_ABRE USART_ISR_ABRE_Msk /*!< Auto-Baud Rate Error */ 9843 #define USART_ISR_ABRF_Pos (15U) 9844 #define USART_ISR_ABRF_Msk (0x1UL << USART_ISR_ABRF_Pos) /*!< 0x00008000 */ 9845 #define USART_ISR_ABRF USART_ISR_ABRF_Msk /*!< Auto-Baud Rate Flag */ 9846 #define USART_ISR_BUSY_Pos (16U) 9847 #define USART_ISR_BUSY_Msk (0x1UL << USART_ISR_BUSY_Pos) /*!< 0x00010000 */ 9848 #define USART_ISR_BUSY USART_ISR_BUSY_Msk /*!< Busy Flag */ 9849 #define USART_ISR_CMF_Pos (17U) 9850 #define USART_ISR_CMF_Msk (0x1UL << USART_ISR_CMF_Pos) /*!< 0x00020000 */ 9851 #define USART_ISR_CMF USART_ISR_CMF_Msk /*!< Character Match Flag */ 9852 #define USART_ISR_SBKF_Pos (18U) 9853 #define USART_ISR_SBKF_Msk (0x1UL << USART_ISR_SBKF_Pos) /*!< 0x00040000 */ 9854 #define USART_ISR_SBKF USART_ISR_SBKF_Msk /*!< Send Break Flag */ 9855 #define USART_ISR_RWU_Pos (19U) 9856 #define USART_ISR_RWU_Msk (0x1UL << USART_ISR_RWU_Pos) /*!< 0x00080000 */ 9857 #define USART_ISR_RWU USART_ISR_RWU_Msk /*!< Receive Wake Up from mute mode Flag */ 9858 #define USART_ISR_TEACK_Pos (21U) 9859 #define USART_ISR_TEACK_Msk (0x1UL << USART_ISR_TEACK_Pos) /*!< 0x00200000 */ 9860 #define USART_ISR_TEACK USART_ISR_TEACK_Msk /*!< Transmit Enable Acknowledge Flag */ 9861 #define USART_ISR_REACK_Pos (22U) 9862 #define USART_ISR_REACK_Msk (0x1UL << USART_ISR_REACK_Pos) /*!< 0x00400000 */ 9863 #define USART_ISR_REACK USART_ISR_REACK_Msk /*!< Receive Enable Acknowledge Flag */ 9864 #define USART_ISR_TXFE_Pos (23U) 9865 #define USART_ISR_TXFE_Msk (0x1UL << USART_ISR_TXFE_Pos) /*!< 0x00800000 */ 9866 #define USART_ISR_TXFE USART_ISR_TXFE_Msk /*!< TXFIFO Empty */ 9867 #define USART_ISR_RXFF_Pos (24U) 9868 #define USART_ISR_RXFF_Msk (0x1UL << USART_ISR_RXFF_Pos) /*!< 0x01000000 */ 9869 #define USART_ISR_RXFF USART_ISR_RXFF_Msk /*!< RXFIFO Full */ 9870 #define USART_ISR_TCBGT_Pos (25U) 9871 #define USART_ISR_TCBGT_Msk (0x1UL << USART_ISR_TCBGT_Pos) /*!< 0x02000000 */ 9872 #define USART_ISR_TCBGT USART_ISR_TCBGT_Msk /*!< Transmission Complete Before Guard Time completion */ 9873 #define USART_ISR_RXFT_Pos (26U) 9874 #define USART_ISR_RXFT_Msk (0x1UL << USART_ISR_RXFT_Pos) /*!< 0x04000000 */ 9875 #define USART_ISR_RXFT USART_ISR_RXFT_Msk /*!< RXFIFO threshold flag */ 9876 #define USART_ISR_TXFT_Pos (27U) 9877 #define USART_ISR_TXFT_Msk (0x1UL << USART_ISR_TXFT_Pos) /*!< 0x08000000 */ 9878 #define USART_ISR_TXFT USART_ISR_TXFT_Msk /*!< TXFIFO threshold flag */ 9879 9880 /******************* Bit definition for USART_ICR register ******************/ 9881 #define USART_ICR_PECF_Pos (0U) 9882 #define USART_ICR_PECF_Msk (0x1UL << USART_ICR_PECF_Pos) /*!< 0x00000001 */ 9883 #define USART_ICR_PECF USART_ICR_PECF_Msk /*!< Parity Error Clear Flag */ 9884 #define USART_ICR_FECF_Pos (1U) 9885 #define USART_ICR_FECF_Msk (0x1UL << USART_ICR_FECF_Pos) /*!< 0x00000002 */ 9886 #define USART_ICR_FECF USART_ICR_FECF_Msk /*!< Framing Error Clear Flag */ 9887 #define USART_ICR_NECF_Pos (2U) 9888 #define USART_ICR_NECF_Msk (0x1UL << USART_ICR_NECF_Pos) /*!< 0x00000004 */ 9889 #define USART_ICR_NECF USART_ICR_NECF_Msk /*!< Noise detected Clear Flag */ 9890 #define USART_ICR_ORECF_Pos (3U) 9891 #define USART_ICR_ORECF_Msk (0x1UL << USART_ICR_ORECF_Pos) /*!< 0x00000008 */ 9892 #define USART_ICR_ORECF USART_ICR_ORECF_Msk /*!< OverRun Error Clear Flag */ 9893 #define USART_ICR_IDLECF_Pos (4U) 9894 #define USART_ICR_IDLECF_Msk (0x1UL << USART_ICR_IDLECF_Pos) /*!< 0x00000010 */ 9895 #define USART_ICR_IDLECF USART_ICR_IDLECF_Msk /*!< IDLE line detected Clear Flag */ 9896 #define USART_ICR_TXFECF_Pos (5U) 9897 #define USART_ICR_TXFECF_Msk (0x1UL << USART_ICR_TXFECF_Pos) /*!< 0x00000020 */ 9898 #define USART_ICR_TXFECF USART_ICR_TXFECF_Msk /*!< TXFIFO empty Clear flag */ 9899 #define USART_ICR_TCCF_Pos (6U) 9900 #define USART_ICR_TCCF_Msk (0x1UL << USART_ICR_TCCF_Pos) /*!< 0x00000040 */ 9901 #define USART_ICR_TCCF USART_ICR_TCCF_Msk /*!< Transmission Complete Clear Flag */ 9902 #define USART_ICR_TCBGTCF_Pos (7U) 9903 #define USART_ICR_TCBGTCF_Msk (0x1UL << USART_ICR_TCBGTCF_Pos) /*!< 0x00000080 */ 9904 #define USART_ICR_TCBGTCF USART_ICR_TCBGTCF_Msk /*!< Transmission Complete Before Guard Time Clear Flag */ 9905 #define USART_ICR_LBDCF_Pos (8U) 9906 #define USART_ICR_LBDCF_Msk (0x1UL << USART_ICR_LBDCF_Pos) /*!< 0x00000100 */ 9907 #define USART_ICR_LBDCF USART_ICR_LBDCF_Msk /*!< LIN Break Detection Clear Flag */ 9908 #define USART_ICR_CTSCF_Pos (9U) 9909 #define USART_ICR_CTSCF_Msk (0x1UL << USART_ICR_CTSCF_Pos) /*!< 0x00000200 */ 9910 #define USART_ICR_CTSCF USART_ICR_CTSCF_Msk /*!< CTS Interrupt Clear Flag */ 9911 #define USART_ICR_RTOCF_Pos (11U) 9912 #define USART_ICR_RTOCF_Msk (0x1UL << USART_ICR_RTOCF_Pos) /*!< 0x00000800 */ 9913 #define USART_ICR_RTOCF USART_ICR_RTOCF_Msk /*!< Receiver Time Out Clear Flag */ 9914 #define USART_ICR_EOBCF_Pos (12U) 9915 #define USART_ICR_EOBCF_Msk (0x1UL << USART_ICR_EOBCF_Pos) /*!< 0x00001000 */ 9916 #define USART_ICR_EOBCF USART_ICR_EOBCF_Msk /*!< End Of Block Clear Flag */ 9917 #define USART_ICR_UDRCF_Pos (13U) 9918 #define USART_ICR_UDRCF_Msk (0x1UL << USART_ICR_UDRCF_Pos) /*!< 0x00002000 */ 9919 #define USART_ICR_UDRCF USART_ICR_UDRCF_Msk /*!< SPI Slave Underrun Clear Flag */ 9920 #define USART_ICR_CMCF_Pos (17U) 9921 #define USART_ICR_CMCF_Msk (0x1UL << USART_ICR_CMCF_Pos) /*!< 0x00020000 */ 9922 #define USART_ICR_CMCF USART_ICR_CMCF_Msk /*!< Character Match Clear Flag */ 9923 9924 /******************* Bit definition for USART_RDR register ******************/ 9925 #define USART_RDR_RDR ((uint16_t)0x01FF) /*!< RDR[8:0] bits (Receive Data value) */ 9926 9927 /******************* Bit definition for USART_TDR register ******************/ 9928 #define USART_TDR_TDR ((uint16_t)0x01FF) /*!< TDR[8:0] bits (Transmit Data value) */ 9929 9930 /******************* Bit definition for USART_PRESC register ****************/ 9931 #define USART_PRESC_PRESCALER_Pos (0U) 9932 #define USART_PRESC_PRESCALER_Msk (0xFUL << USART_PRESC_PRESCALER_Pos) /*!< 0x0000000F */ 9933 #define USART_PRESC_PRESCALER USART_PRESC_PRESCALER_Msk /*!< PRESCALER[3:0] bits (Clock prescaler) */ 9934 #define USART_PRESC_PRESCALER_0 (0x1UL << USART_PRESC_PRESCALER_Pos) /*!< 0x00000001 */ 9935 #define USART_PRESC_PRESCALER_1 (0x2UL << USART_PRESC_PRESCALER_Pos) /*!< 0x00000002 */ 9936 #define USART_PRESC_PRESCALER_2 (0x4UL << USART_PRESC_PRESCALER_Pos) /*!< 0x00000004 */ 9937 #define USART_PRESC_PRESCALER_3 (0x8UL << USART_PRESC_PRESCALER_Pos) /*!< 0x00000008 */ 9938 9939 /******************* Bit definition for USART_AUTOCR register ******************/ 9940 #define USART_AUTOCR_TDN_Pos (0U) 9941 #define USART_AUTOCR_TDN_Msk (0xFFFFUL << USART_AUTOCR_TDN_Pos) /*!< 0x0000FFFF */ 9942 #define USART_AUTOCR_TDN USART_AUTOCR_TDN_Msk /*!< TDN[15:0] bits (Transmission Data Number) */ 9943 #define USART_AUTOCR_TRIGPOL_Pos (16U) 9944 #define USART_AUTOCR_TRIGPOL_Msk (0x1UL << USART_AUTOCR_TRIGPOL_Pos) /*!< 0x00010000 */ 9945 #define USART_AUTOCR_TRIGPOL USART_AUTOCR_TRIGPOL_Msk /*!< Trigger Polarity Bit (Rising/Falling edge) */ 9946 #define USART_AUTOCR_TRIGEN_Pos (17U) 9947 #define USART_AUTOCR_TRIGEN_Msk (0x1UL << USART_AUTOCR_TRIGEN_Pos) /*!< 0x00020000 */ 9948 #define USART_AUTOCR_TRIGEN USART_AUTOCR_TRIGEN_Msk /*!< Trigger Enable Bit */ 9949 #define USART_AUTOCR_IDLEDIS_Pos (18U) 9950 #define USART_AUTOCR_IDLEDIS_Msk (0x1UL << USART_AUTOCR_IDLEDIS_Pos) /*!< 0x00040000 */ 9951 #define USART_AUTOCR_IDLEDIS USART_AUTOCR_IDLEDIS_Msk /*!< Idle Frame Transmission Disable Bit*/ 9952 #define USART_AUTOCR_TRIGSEL_Pos (19U) 9953 #define USART_AUTOCR_TRIGSEL_Msk (0xFUL << USART_AUTOCR_TRIGSEL_Pos) /*!< 0x00780000 */ 9954 #define USART_AUTOCR_TRIGSEL USART_AUTOCR_TRIGSEL_Msk /*!< Trigger Selection Bits */ 9955 #define USART_AUTOCR_TRIGSEL_0 (0x0001UL << USART_AUTOCR_TRIGSEL_Pos) /*!< 0x00000001 */ 9956 #define USART_AUTOCR_TRIGSEL_1 (0x0002UL << USART_AUTOCR_TRIGSEL_Pos) /*!< 0x00000002 */ 9957 #define USART_AUTOCR_TRIGSEL_2 (0x0004UL << USART_AUTOCR_TRIGSEL_Pos) /*!< 0x00000004 */ 9958 #define USART_AUTOCR_TRIGSEL_3 (0x0008UL << USART_AUTOCR_TRIGSEL_Pos) /*!< 0x00000008 */ 9959 9960 9961 /******************************************************************************/ 9962 /* */ 9963 /* Window WATCHDOG */ 9964 /* */ 9965 /******************************************************************************/ 9966 /******************* Bit definition for WWDG_CR register ********************/ 9967 #define WWDG_CR_T_Pos (0U) 9968 #define WWDG_CR_T_Msk (0x7FUL << WWDG_CR_T_Pos) /*!< 0x0000007F */ 9969 #define WWDG_CR_T WWDG_CR_T_Msk /*!<T[6:0] bits (7-Bit counter (MSB to LSB)) */ 9970 #define WWDG_CR_T_0 (0x01UL << WWDG_CR_T_Pos) /*!< 0x00000001 */ 9971 #define WWDG_CR_T_1 (0x02UL << WWDG_CR_T_Pos) /*!< 0x00000002 */ 9972 #define WWDG_CR_T_2 (0x04UL << WWDG_CR_T_Pos) /*!< 0x00000004 */ 9973 #define WWDG_CR_T_3 (0x08UL << WWDG_CR_T_Pos) /*!< 0x00000008 */ 9974 #define WWDG_CR_T_4 (0x10UL << WWDG_CR_T_Pos) /*!< 0x00000010 */ 9975 #define WWDG_CR_T_5 (0x20UL << WWDG_CR_T_Pos) /*!< 0x00000020 */ 9976 #define WWDG_CR_T_6 (0x40UL << WWDG_CR_T_Pos) /*!< 0x00000040 */ 9977 #define WWDG_CR_WDGA_Pos (7U) 9978 #define WWDG_CR_WDGA_Msk (0x1UL << WWDG_CR_WDGA_Pos) /*!< 0x00000080 */ 9979 #define WWDG_CR_WDGA WWDG_CR_WDGA_Msk /*!<Activation bit */ 9980 9981 /******************* Bit definition for WWDG_CFR register *******************/ 9982 #define WWDG_CFR_W_Pos (0U) 9983 #define WWDG_CFR_W_Msk (0x7FUL << WWDG_CFR_W_Pos) /*!< 0x0000007F */ 9984 #define WWDG_CFR_W WWDG_CFR_W_Msk /*!<W[6:0] bits (7-bit window value) */ 9985 #define WWDG_CFR_W_0 (0x01UL << WWDG_CFR_W_Pos) /*!< 0x00000001 */ 9986 #define WWDG_CFR_W_1 (0x02UL << WWDG_CFR_W_Pos) /*!< 0x00000002 */ 9987 #define WWDG_CFR_W_2 (0x04UL << WWDG_CFR_W_Pos) /*!< 0x00000004 */ 9988 #define WWDG_CFR_W_3 (0x08UL << WWDG_CFR_W_Pos) /*!< 0x00000008 */ 9989 #define WWDG_CFR_W_4 (0x10UL << WWDG_CFR_W_Pos) /*!< 0x00000010 */ 9990 #define WWDG_CFR_W_5 (0x20UL << WWDG_CFR_W_Pos) /*!< 0x00000020 */ 9991 #define WWDG_CFR_W_6 (0x40UL << WWDG_CFR_W_Pos) /*!< 0x00000040 */ 9992 #define WWDG_CFR_EWI_Pos (9U) 9993 #define WWDG_CFR_EWI_Msk (0x1UL << WWDG_CFR_EWI_Pos) /*!< 0x00000200 */ 9994 #define WWDG_CFR_EWI WWDG_CFR_EWI_Msk /*!<Early Wakeup Interrupt */ 9995 #define WWDG_CFR_WDGTB_Pos (11U) 9996 #define WWDG_CFR_WDGTB_Msk (0x7UL << WWDG_CFR_WDGTB_Pos) /*!< 0x00003800 */ 9997 #define WWDG_CFR_WDGTB WWDG_CFR_WDGTB_Msk /*!<WDGTB[2:0] bits (Timer Base) */ 9998 #define WWDG_CFR_WDGTB_0 (0x1UL << WWDG_CFR_WDGTB_Pos) /*!< 0x00000800 */ 9999 #define WWDG_CFR_WDGTB_1 (0x2UL << WWDG_CFR_WDGTB_Pos) /*!< 0x00001000 */ 10000 #define WWDG_CFR_WDGTB_2 (0x4UL << WWDG_CFR_WDGTB_Pos) /*!< 0x00002000 */ 10001 10002 /******************* Bit definition for WWDG_SR register ********************/ 10003 #define WWDG_SR_EWIF_Pos (0U) 10004 #define WWDG_SR_EWIF_Msk (0x1UL << WWDG_SR_EWIF_Pos) /*!< 0x00000001 */ 10005 #define WWDG_SR_EWIF WWDG_SR_EWIF_Msk /*!<Early Wakeup Interrupt Flag */ 10006 10007 /** @} */ 10008 10009 /** @} */ 10010 10011 /** @addtogroup STM32WBAxx_Peripheral_Exported_macros 10012 * @{ 10013 */ 10014 10015 10016 /******************************* ADC Instances ********************************/ 10017 #define IS_ADC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == ADC4_NS) 10018 10019 #define IS_ADC_COMMON_INSTANCE(INSTANCE) ((INSTANCE) == ADC4_COMMON_NS) 10020 10021 /******************************* AES Instances ********************************/ 10022 #define IS_AES_ALL_INSTANCE(INSTANCE) ((INSTANCE) == AES_NS) 10023 10024 /******************************* CRC Instances ********************************/ 10025 #define IS_CRC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == CRC_NS) 10026 10027 /******************************** DMA Instances *******************************/ 10028 #define IS_DMA_ALL_INSTANCE(INSTANCE) (((INSTANCE) == GPDMA1_Channel0_NS) || \ 10029 ((INSTANCE) == GPDMA1_Channel1_NS) || \ 10030 ((INSTANCE) == GPDMA1_Channel2_NS) || \ 10031 ((INSTANCE) == GPDMA1_Channel3_NS) || \ 10032 ((INSTANCE) == GPDMA1_Channel4_NS) || \ 10033 ((INSTANCE) == GPDMA1_Channel5_NS) || \ 10034 ((INSTANCE) == GPDMA1_Channel6_NS) || \ 10035 ((INSTANCE) == GPDMA1_Channel7_NS)) 10036 10037 #define IS_GPDMA_INSTANCE(INSTANCE) (((INSTANCE) == GPDMA1_Channel0_NS) || \ 10038 ((INSTANCE) == GPDMA1_Channel1_NS) || \ 10039 ((INSTANCE) == GPDMA1_Channel2_NS) || \ 10040 ((INSTANCE) == GPDMA1_Channel3_NS) || \ 10041 ((INSTANCE) == GPDMA1_Channel4_NS) || \ 10042 ((INSTANCE) == GPDMA1_Channel5_NS) || \ 10043 ((INSTANCE) == GPDMA1_Channel6_NS) || \ 10044 ((INSTANCE) == GPDMA1_Channel7_NS)) 10045 10046 /****************************** RAMCFG Instances ********************************/ 10047 #define IS_RAMCFG_ALL_INSTANCE(INSTANCE) (((INSTANCE) == RAMCFG_SRAM1_NS) || \ 10048 ((INSTANCE) == RAMCFG_SRAM2_NS) || \ 10049 ((INSTANCE) == RAMCFG_SRAM6_NS)) 10050 10051 /***************************** RAMCFG PED Instances *****************************/ 10052 #define IS_RAMCFG_PED_INSTANCE(INSTANCE) ((INSTANCE) == RAMCFG_SRAM2_NS) 10053 10054 /***************************** RAMCFG IT Instances ******************************/ 10055 #define IS_RAMCFG_IT_INSTANCE(INSTANCE) ((INSTANCE) == RAMCFG_SRAM2_NS) 10056 10057 /************************ RAMCFG Write Protection Instances *********************/ 10058 #define IS_RAMCFG_WP_INSTANCE(INSTANCE) ((INSTANCE) == RAMCFG_SRAM2_NS) 10059 10060 /************************ RAMCFG Erase Instances ********************************/ 10061 #define IS_RAMCFG_ER_INSTANCE(INSTANCE) (((INSTANCE) == RAMCFG_SRAM1_NS) || \ 10062 ((INSTANCE) == RAMCFG_SRAM2_NS)) 10063 10064 /******************************* GPIO Instances *******************************/ 10065 #define IS_GPIO_ALL_INSTANCE(INSTANCE) (((INSTANCE) == GPIOA_NS) || \ 10066 ((INSTANCE) == GPIOB_NS) || \ 10067 ((INSTANCE) == GPIOC_NS) || \ 10068 ((INSTANCE) == GPIOH_NS)) 10069 10070 /******************************* GPIO AF Instances ****************************/ 10071 /* On WBA, all GPIO Bank support AF */ 10072 #define IS_GPIO_AF_INSTANCE(INSTANCE) IS_GPIO_ALL_INSTANCE(INSTANCE) 10073 10074 /**************************** GPIO Lock Instances *****************************/ 10075 /* On WBA, all GPIO Bank support the Lock mechanism */ 10076 #define IS_GPIO_LOCK_INSTANCE(INSTANCE) IS_GPIO_ALL_INSTANCE(INSTANCE) 10077 10078 /**************************** HSEM Lock Instances *****************************/ 10079 #define IS_HSEM_ALL_INSTANCE(INSTANCE) ((INSTANCE) == HSEM_NS) 10080 10081 #define HSEM_CPU1_LOCKID (HSEM_CR_LOCKID_CURRENT >> HSEM_CR_LOCKID_Pos)/* Semaphore Lock ID */ 10082 10083 #define HSEM_SEMID_MIN (0U) /* HSEM ID Min*/ 10084 #define HSEM_SEMID_MAX (15U) /* HSEM ID Max */ 10085 10086 #define HSEM_PROCESSID_MIN (0U) /* HSEM Process ID Min */ 10087 #define HSEM_PROCESSID_MAX (255U) /* HSEM Process ID Max */ 10088 10089 #define HSEM_CLEAR_KEY_MIN (0U) /* HSEM clear Key Min value */ 10090 #define HSEM_CLEAR_KEY_MAX (0xFFFFU) /* HSEM clear Key Max value */ 10091 10092 /******************************** I2C Instances *******************************/ 10093 #define IS_I2C_ALL_INSTANCE(INSTANCE) ((INSTANCE) == I2C3_NS) 10094 10095 /******************* I2C Instances : Group belongingness *********************/ 10096 #define IS_I2C_GRP1_INSTANCE(INSTANCE) (0) 10097 10098 #define IS_I2C_GRP2_INSTANCE(INSTANCE) ((INSTANCE) == I2C3_NS) 10099 10100 /****************** I2C Instances : wakeup capability from stop modes *********/ 10101 #define IS_I2C_WAKEUP_FROMSTOP_INSTANCE(INSTANCE) IS_I2C_ALL_INSTANCE(INSTANCE) 10102 10103 /******************************* AES Instances ********************************/ 10104 #define IS_PKA_ALL_INSTANCE(INSTANCE) ((INSTANCE) == PKA_NS) 10105 10106 /******************************* RNG Instances ********************************/ 10107 #define IS_RNG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == RNG_NS) 10108 10109 /****************************** RTC Instances *********************************/ 10110 #define IS_RTC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == RTC_NS) 10111 10112 /****************************** SMBUS Instances *******************************/ 10113 #define IS_SMBUS_ALL_INSTANCE(INSTANCE) ((INSTANCE) == I2C3_NS) 10114 10115 /******************* SMBUS Instances : Group belongingness *********************/ 10116 #define IS_SMBUS_GRP1_INSTANCE(INSTANCE) (0) 10117 10118 #define IS_SMBUS_GRP2_INSTANCE(INSTANCE) ((INSTANCE) == I2C3_NS) 10119 10120 /******************************** SPI Instances *******************************/ 10121 #define IS_SPI_ALL_INSTANCE(INSTANCE) ((INSTANCE) == SPI3_NS) 10122 10123 #define IS_SPI_LIMITED_INSTANCE(INSTANCE) ((INSTANCE) == SPI3_NS) 10124 10125 #define IS_SPI_FULL_INSTANCE(INSTANCE) (0) 10126 10127 /******************* SPI Instances : Group belongingness *********************/ 10128 #define IS_SPI_GRP1_INSTANCE(INSTANCE) (0) 10129 10130 #define IS_SPI_GRP2_INSTANCE(INSTANCE) ((INSTANCE) == SPI3_NS) 10131 10132 /******************************** LPTIM Instances *******************************/ 10133 #define IS_LPTIM_INSTANCE(INSTANCE) ((INSTANCE) == LPTIM1_NS) 10134 10135 /****************** LPTIM Instances : DMA supported instances *****************/ 10136 #define IS_LPTIM_DMA_INSTANCE(INSTANCE) ((INSTANCE) == LPTIM1_NS) 10137 10138 /************* LPTIM Instances : at least 1 capture/compare channel ***********/ 10139 #define IS_LPTIM_CC1_INSTANCE(INSTANCE) ((INSTANCE) == LPTIM1_NS) 10140 10141 /************* LPTIM Instances : at least 2 capture/compare channel ***********/ 10142 #define IS_LPTIM_CC2_INSTANCE(INSTANCE) ((INSTANCE) == LPTIM1_NS) 10143 10144 /****************** LPTIM Instances : supporting encoder interface **************/ 10145 #define IS_LPTIM_ENCODER_INTERFACE_INSTANCE(INSTANCE) ((INSTANCE) == LPTIM1_NS) 10146 10147 /****************** LPTIM Instances : supporting Input Capture **************/ 10148 #define IS_LPTIM_INPUT_CAPTURE_INSTANCE(INSTANCE) ((INSTANCE) == LPTIM1_NS) 10149 10150 /****************** TIM Instances : All supported instances *******************/ 10151 #define IS_TIM_INSTANCE(INSTANCE) (((INSTANCE) == TIM1_NS) || \ 10152 ((INSTANCE) == TIM2_NS) || \ 10153 ((INSTANCE) == TIM16_NS)) 10154 10155 /****************** TIM Instances : supporting 32 bits counter ****************/ 10156 #define IS_TIM_32B_COUNTER_INSTANCE(INSTANCE) ((INSTANCE) == TIM2_NS) 10157 10158 /****************** TIM Instances : supporting the break function *************/ 10159 #define IS_TIM_BREAK_INSTANCE(INSTANCE) (((INSTANCE) == TIM1_NS) || \ 10160 ((INSTANCE) == TIM16_NS)) 10161 10162 /************** TIM Instances : supporting Break source selection *************/ 10163 #define IS_TIM_BREAKSOURCE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1_NS) || \ 10164 ((INSTANCE) == TIM16_NS)) 10165 10166 /****************** TIM Instances : supporting 2 break inputs *****************/ 10167 #define IS_TIM_BKIN2_INSTANCE(INSTANCE) ((INSTANCE) == TIM1_NS) 10168 10169 /************* TIM Instances : at least 1 capture/compare channel *************/ 10170 #define IS_TIM_CC1_INSTANCE(INSTANCE) (((INSTANCE) == TIM1_NS) || \ 10171 ((INSTANCE) == TIM2_NS) || \ 10172 ((INSTANCE) == TIM16_NS)) 10173 10174 /************ TIM Instances : at least 2 capture/compare channels *************/ 10175 #define IS_TIM_CC2_INSTANCE(INSTANCE) (((INSTANCE) == TIM1_NS) || \ 10176 ((INSTANCE) == TIM2_NS)) 10177 10178 /************ TIM Instances : at least 3 capture/compare channels *************/ 10179 #define IS_TIM_CC3_INSTANCE(INSTANCE) (((INSTANCE) == TIM1_NS) || \ 10180 ((INSTANCE) == TIM2_NS)) 10181 10182 /************ TIM Instances : at least 4 capture/compare channels *************/ 10183 #define IS_TIM_CC4_INSTANCE(INSTANCE) (((INSTANCE) == TIM1_NS) || \ 10184 ((INSTANCE) == TIM2_NS)) 10185 10186 /****************** TIM Instances : at least 5 capture/compare channels *******/ 10187 #define IS_TIM_CC5_INSTANCE(INSTANCE) ((INSTANCE) == TIM1_NS) 10188 10189 /****************** TIM Instances : at least 6 capture/compare channels *******/ 10190 #define IS_TIM_CC6_INSTANCE(INSTANCE) ((INSTANCE) == TIM1_NS) 10191 10192 /************ TIM Instances : DMA requests generation (TIMx_DIER.COMDE) *******/ 10193 #define IS_TIM_CCDMA_INSTANCE(INSTANCE) (((INSTANCE) == TIM1_NS) || \ 10194 ((INSTANCE) == TIM16_NS)) 10195 10196 /****************** TIM Instances : DMA requests generation (TIMx_DIER.UDE) ***/ 10197 #define IS_TIM_DMA_INSTANCE(INSTANCE) (((INSTANCE) == TIM1_NS) || \ 10198 ((INSTANCE) == TIM2_NS) || \ 10199 ((INSTANCE) == TIM16_NS)) 10200 10201 /************ TIM Instances : DMA requests generation (TIMx_DIER.CCxDE) *******/ 10202 #define IS_TIM_DMA_CC_INSTANCE(INSTANCE) (((INSTANCE) == TIM1_NS) || \ 10203 ((INSTANCE) == TIM2_NS) || \ 10204 ((INSTANCE) == TIM16_NS)) 10205 10206 /******************** TIM Instances : DMA burst feature ***********************/ 10207 #define IS_TIM_DMABURST_INSTANCE(INSTANCE) (((INSTANCE) == TIM1_NS) || \ 10208 ((INSTANCE) == TIM2_NS) || \ 10209 ((INSTANCE) == TIM16_NS)) 10210 10211 /******************* TIM Instances : output(s) available **********************/ 10212 #define IS_TIM_CCX_INSTANCE(INSTANCE, CHANNEL) \ 10213 ((((INSTANCE) == TIM1_NS) && \ 10214 (((CHANNEL) == TIM_CHANNEL_1) || \ 10215 ((CHANNEL) == TIM_CHANNEL_2) || \ 10216 ((CHANNEL) == TIM_CHANNEL_3) || \ 10217 ((CHANNEL) == TIM_CHANNEL_4) || \ 10218 ((CHANNEL) == TIM_CHANNEL_5) || \ 10219 ((CHANNEL) == TIM_CHANNEL_6))) \ 10220 || \ 10221 (((INSTANCE) == TIM2_NS) && \ 10222 (((CHANNEL) == TIM_CHANNEL_1) || \ 10223 ((CHANNEL) == TIM_CHANNEL_2) || \ 10224 ((CHANNEL) == TIM_CHANNEL_3) || \ 10225 ((CHANNEL) == TIM_CHANNEL_4))) \ 10226 || \ 10227 (((INSTANCE) == TIM16_NS) && \ 10228 (((CHANNEL) == TIM_CHANNEL_1)))) 10229 10230 /****************** TIM Instances : supporting complementary output(s) ********/ 10231 #define IS_TIM_CCXN_INSTANCE(INSTANCE, CHANNEL) \ 10232 ((((INSTANCE) == TIM1_NS) && \ 10233 (((CHANNEL) == TIM_CHANNEL_1) || \ 10234 ((CHANNEL) == TIM_CHANNEL_2) || \ 10235 ((CHANNEL) == TIM_CHANNEL_3) || \ 10236 ((CHANNEL) == TIM_CHANNEL_4))) \ 10237 || \ 10238 (((INSTANCE) == TIM16_NS) && \ 10239 ((CHANNEL) == TIM_CHANNEL_1))) 10240 10241 /****************** TIM Instances : supporting clock division *****************/ 10242 #define IS_TIM_CLOCK_DIVISION_INSTANCE(INSTANCE) (((INSTANCE) == TIM1_NS) || \ 10243 ((INSTANCE) == TIM2_NS) || \ 10244 ((INSTANCE) == TIM16_NS)) 10245 10246 /****** TIM Instances : supporting external clock mode 1 for ETRF input *******/ 10247 #define IS_TIM_CLOCKSOURCE_ETRMODE1_INSTANCE(INSTANCE) (((INSTANCE) == TIM1_NS) || \ 10248 ((INSTANCE) == TIM2_NS)) 10249 10250 /****** TIM Instances : supporting external clock mode 2 for ETRF input *******/ 10251 #define IS_TIM_CLOCKSOURCE_ETRMODE2_INSTANCE(INSTANCE) (((INSTANCE) == TIM1_NS) || \ 10252 ((INSTANCE) == TIM2_NS)) 10253 10254 /****************** TIM Instances : supporting external clock mode 1 for TIX inputs*/ 10255 #define IS_TIM_CLOCKSOURCE_TIX_INSTANCE(INSTANCE) (((INSTANCE) == TIM1_NS) || \ 10256 ((INSTANCE) == TIM2_NS)) 10257 10258 /****************** TIM Instances : supporting internal trigger inputs(ITRX) *******/ 10259 #define IS_TIM_CLOCKSOURCE_ITRX_INSTANCE(INSTANCE) (((INSTANCE) == TIM1_NS) || \ 10260 ((INSTANCE) == TIM2_NS)) 10261 10262 /****************** TIM Instances : supporting combined 3-phase PWM mode ******/ 10263 #define IS_TIM_COMBINED3PHASEPWM_INSTANCE(INSTANCE) ((INSTANCE) == TIM1_NS) 10264 10265 /****************** TIM Instances : supporting commutation event generation ***/ 10266 #define IS_TIM_COMMUTATION_EVENT_INSTANCE(INSTANCE) (((INSTANCE) == TIM1_NS) || \ 10267 ((INSTANCE) == TIM16_NS)) 10268 10269 /****************** TIM Instances : supporting counting mode selection ********/ 10270 #define IS_TIM_COUNTER_MODE_SELECT_INSTANCE(INSTANCE) (((INSTANCE) == TIM1_NS) || \ 10271 ((INSTANCE) == TIM2_NS)) 10272 10273 /****************** TIM Instances : supporting encoder interface **************/ 10274 #define IS_TIM_ENCODER_INTERFACE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1_NS) || \ 10275 ((INSTANCE) == TIM2_NS)) 10276 10277 /****************** TIM Instances : supporting Hall sensor interface **********/ 10278 #define IS_TIM_HALL_SENSOR_INTERFACE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1_NS) || \ 10279 ((INSTANCE) == TIM2_NS)) 10280 10281 /**************** TIM Instances : external trigger input available ************/ 10282 #define IS_TIM_ETR_INSTANCE(INSTANCE) (((INSTANCE) == TIM1_NS) || \ 10283 ((INSTANCE) == TIM2_NS)) 10284 10285 /************* TIM Instances : supporting ETR source selection ***************/ 10286 #define IS_TIM_ETRSEL_INSTANCE(INSTANCE) (((INSTANCE) == TIM1_NS) || \ 10287 ((INSTANCE) == TIM2_NS)) 10288 10289 /****** TIM Instances : Master mode available (TIMx_CR2.MMS available )********/ 10290 #define IS_TIM_MASTER_INSTANCE(INSTANCE) (((INSTANCE) == TIM1_NS) || \ 10291 ((INSTANCE) == TIM2_NS)) 10292 10293 /*********** TIM Instances : Slave mode available (TIMx_SMCR available )*******/ 10294 #define IS_TIM_SLAVE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1_NS) || \ 10295 ((INSTANCE) == TIM2_NS)) 10296 10297 /****************** TIM Instances : supporting OCxREF clear *******************/ 10298 #define IS_TIM_OCXREF_CLEAR_INSTANCE(INSTANCE) (((INSTANCE) == TIM1_NS) || \ 10299 ((INSTANCE) == TIM2_NS) || \ 10300 ((INSTANCE) == TIM16_NS)) 10301 10302 /********* TIM Instances : supporting bitfield OCCS in SMCR register **********/ 10303 #define IS_TIM_OCCS_INSTANCE(INSTANCE) (((INSTANCE) == TIM1_NS) || \ 10304 ((INSTANCE) == TIM2_NS)) 10305 10306 /****************** TIM Instances : remapping capability **********************/ 10307 #define IS_TIM_REMAP_INSTANCE(INSTANCE) (((INSTANCE) == TIM1_NS) || \ 10308 ((INSTANCE) == TIM2_NS)) 10309 10310 /****************** TIM Instances : supporting repetition counter *************/ 10311 #define IS_TIM_REPETITION_COUNTER_INSTANCE(INSTANCE) (((INSTANCE) == TIM1_NS) || \ 10312 ((INSTANCE) == TIM16_NS)) 10313 10314 /****************** TIM Instances : supporting ADC triggering through TRGO2 ***/ 10315 #define IS_TIM_TRGO2_INSTANCE(INSTANCE) ((INSTANCE) == TIM1_NS) 10316 10317 /******************* TIM Instances : Timer input XOR function *****************/ 10318 #define IS_TIM_XOR_INSTANCE(INSTANCE) (((INSTANCE) == TIM1_NS) || \ 10319 ((INSTANCE) == TIM2_NS)) 10320 10321 /******************* TIM Instances : Timer input selection ********************/ 10322 #define IS_TIM_TISEL_INSTANCE(INSTANCE) (((INSTANCE) == TIM1_NS) || \ 10323 ((INSTANCE) == TIM2_NS) || \ 10324 ((INSTANCE) == TIM16_NS)) 10325 10326 /******************* TIM Instances : supporting HSE32 as input ********************/ 10327 #define IS_TIM_HSE32_INSTANCE(INSTANCE) ((INSTANCE) == TIM16_NS) 10328 10329 /****************** TIM Instances : Advanced timer instances *******************/ 10330 #define IS_TIM_ADVANCED_INSTANCE(INSTANCE) ((INSTANCE) == TIM1_NS) 10331 10332 /****************** TIM Instances : supporting synchronization ****************/ 10333 #define IS_TIM_SYNCHRO_INSTANCE(__INSTANCE__) (((INSTANCE) == TIM1_NS) || \ 10334 ((INSTANCE) == TIM2_NS)) 10335 10336 /****************************** TSC Instances *********************************/ 10337 #define IS_TSC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == TSC_NS) 10338 10339 /******************** USART Instances : Synchronous mode **********************/ 10340 #define IS_USART_INSTANCE(INSTANCE) ((INSTANCE) == USART1_NS) 10341 10342 /******************** UART Instances : Asynchronous mode **********************/ 10343 #define IS_UART_INSTANCE(INSTANCE) ((INSTANCE) == USART1_NS) 10344 10345 /*********************** UART Instances : FIFO mode ***************************/ 10346 #define IS_UART_FIFO_INSTANCE(INSTANCE) (((INSTANCE) == USART1_NS) || \ 10347 ((INSTANCE) == LPUART1_NS)) 10348 10349 /*********************** UART Instances : SPI Slave mode **********************/ 10350 #define IS_UART_SPI_SLAVE_INSTANCE(INSTANCE) ((INSTANCE) == USART1_NS) 10351 10352 /****************** UART Instances : Auto Baud Rate detection ****************/ 10353 #define IS_USART_AUTOBAUDRATE_DETECTION_INSTANCE(INSTANCE) ((INSTANCE) == USART1_NS) 10354 10355 /****************** UART Instances : Driver Enable *****************/ 10356 #define IS_UART_DRIVER_ENABLE_INSTANCE(INSTANCE) (((INSTANCE) == USART1_NS) || \ 10357 ((INSTANCE) == LPUART1_NS)) 10358 10359 /******************** UART Instances : Half-Duplex mode **********************/ 10360 #define IS_UART_HALFDUPLEX_INSTANCE(INSTANCE) (((INSTANCE) == USART1_NS) || \ 10361 ((INSTANCE) == LPUART1_NS)) 10362 10363 /****************** UART Instances : Hardware Flow control ********************/ 10364 #define IS_UART_HWFLOW_INSTANCE(INSTANCE) (((INSTANCE) == USART1_NS) || \ 10365 ((INSTANCE) == LPUART1_NS)) 10366 10367 /******************** UART Instances : LIN mode **********************/ 10368 #define IS_UART_LIN_INSTANCE(INSTANCE) ((INSTANCE) == USART1_NS) 10369 10370 /******************** UART Instances : Wake-up from Stop mode **********************/ 10371 #define IS_UART_WAKEUP_FROMSTOP_INSTANCE(INSTANCE) (((INSTANCE) == USART1_NS) || \ 10372 ((INSTANCE) == LPUART1_NS)) 10373 10374 /*********************** UART Instances : IRDA mode ***************************/ 10375 #define IS_IRDA_INSTANCE(INSTANCE) ((INSTANCE) == USART1_NS) 10376 10377 /********************* USART Instances : Smard card mode ***********************/ 10378 #define IS_SMARTCARD_INSTANCE(INSTANCE) ((INSTANCE) == USART1_NS) 10379 10380 /*********************** UART Instances : AUTONOMOUS mode ***************************/ 10381 #define IS_UART_AUTONOMOUS_INSTANCE(INSTANCE) (((INSTANCE) == USART1_NS) || \ 10382 ((INSTANCE) == LPUART1_NS)) 10383 10384 /******************** LPUART Instance *****************************************/ 10385 #define IS_LPUART_INSTANCE(INSTANCE) ((INSTANCE) == LPUART1_NS) 10386 10387 /****************************** IWDG Instances ********************************/ 10388 #define IS_IWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == IWDG_NS) 10389 10390 /****************************** WWDG Instances ********************************/ 10391 #define IS_WWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == WWDG_NS) 10392 10393 10394 /** @} */ /* End of group STM32WBAxx_Peripheral_Exported_macros */ 10395 10396 /** @} */ /* End of group STM32WBA50xx */ 10397 10398 /** @} */ /* End of group ST */ 10399 10400 #ifdef __cplusplus 10401 } 10402 #endif 10403 10404 #endif /* STM32WBA50xx_H */ 10405 10406