1 /**
2   ******************************************************************************
3   * @file    stm32g4a1xx.h
4   * @author  MCD Application Team
5   * @brief   CMSIS STM32G4A1xx Device Peripheral Access Layer Header File.
6   *
7   *          This file contains:
8   *           - Data structures and the address mapping for all peripherals
9   *           - Peripheral's registers declarations and bits definition
10   *           - Macros to access peripheral's registers hardware
11   *
12   ******************************************************************************
13   * @attention
14   *
15   * Copyright (c) 2019 STMicroelectronics.
16   * All rights reserved.
17   *
18   * This software is licensed under terms that can be found in the LICENSE file
19   * in the root directory of this software component.
20   * If no LICENSE file comes with this software, it is provided AS-IS.
21   *
22   ******************************************************************************
23   */
24 
25 /** @addtogroup CMSIS_Device
26   * @{
27   */
28 
29 /** @addtogroup stm32g4a1xx
30   * @{
31   */
32 
33 #ifndef __STM32G4A1xx_H
34 #define __STM32G4A1xx_H
35 
36 #ifdef __cplusplus
37  extern "C" {
38 #endif /* __cplusplus */
39 
40 /** @addtogroup Configuration_section_for_CMSIS
41   * @{
42   */
43 
44 /**
45   * @brief Configuration of the Cortex-M4 Processor and Core Peripherals
46    */
47 #define __CM4_REV                 0x0001U  /*!< Cortex-M4 revision r0p1                       */
48 #define __MPU_PRESENT             1U       /*!< STM32G4XX provides an MPU                     */
49 #define __NVIC_PRIO_BITS          4U       /*!< STM32G4XX uses 4 Bits for the Priority Levels */
50 #define __Vendor_SysTickConfig    0U       /*!< Set to 1 if different SysTick Config is used  */
51 #define __FPU_PRESENT             1U       /*!< FPU present                                   */
52 
53 /**
54   * @}
55   */
56 
57 /** @addtogroup Peripheral_interrupt_number_definition
58   * @{
59   */
60 
61 /**
62  * @brief STM32G4XX Interrupt Number Definition, according to the selected device
63  *        in @ref Library_configuration_section
64  */
65 typedef enum
66 {
67 /******  Cortex-M4 Processor Exceptions Numbers *********************************************************************************/
68   NonMaskableInt_IRQn         = -14,    /*!< 2 Cortex-M4 Non Maskable Interrupt                                                 */
69   HardFault_IRQn              = -13,    /*!< 3 Cortex-M4 Hard Fault Interrupt                                                   */
70   MemoryManagement_IRQn       = -12,    /*!< 4 Cortex-M4 Memory Management Interrupt                                            */
71   BusFault_IRQn               = -11,    /*!< 5 Cortex-M4 Bus Fault Interrupt                                                    */
72   UsageFault_IRQn             = -10,    /*!< 6 Cortex-M4 Usage Fault Interrupt                                                  */
73   SVCall_IRQn                 = -5,     /*!< 11 Cortex-M4 SV Call Interrupt                                                     */
74   DebugMonitor_IRQn           = -4,     /*!< 12 Cortex-M4 Debug Monitor Interrupt                                               */
75   PendSV_IRQn                 = -2,     /*!< 14 Cortex-M4 Pend SV Interrupt                                                     */
76   SysTick_IRQn                = -1,     /*!< 15 Cortex-M4 System Tick Interrupt                                                 */
77 /******  STM32 specific Interrupt Numbers ***************************************************************************************/
78   WWDG_IRQn                   = 0,      /*!< Window WatchDog Interrupt                                                          */
79   PVD_PVM_IRQn                = 1,      /*!< PVD/PVM1/PVM2/PVM3/PVM4 through EXTI Line detection Interrupts                     */
80   RTC_TAMP_LSECSS_IRQn        = 2,      /*!< RTC Tamper and TimeStamp and RCC LSE CSS interrupts through the EXTI               */
81   RTC_WKUP_IRQn               = 3,      /*!< RTC Wakeup interrupt through the EXTI line                                         */
82   FLASH_IRQn                  = 4,      /*!< FLASH global Interrupt                                                             */
83   RCC_IRQn                    = 5,      /*!< RCC global Interrupt                                                               */
84   EXTI0_IRQn                  = 6,      /*!< EXTI Line0 Interrupt                                                               */
85   EXTI1_IRQn                  = 7,      /*!< EXTI Line1 Interrupt                                                               */
86   EXTI2_IRQn                  = 8,      /*!< EXTI Line2 Interrupt                                                               */
87   EXTI3_IRQn                  = 9,      /*!< EXTI Line3 Interrupt                                                               */
88   EXTI4_IRQn                  = 10,     /*!< EXTI Line4 Interrupt                                                               */
89   DMA1_Channel1_IRQn          = 11,     /*!< DMA1 Channel 1 global Interrupt                                                    */
90   DMA1_Channel2_IRQn          = 12,     /*!< DMA1 Channel 2 global Interrupt                                                    */
91   DMA1_Channel3_IRQn          = 13,     /*!< DMA1 Channel 3 global Interrupt                                                    */
92   DMA1_Channel4_IRQn          = 14,     /*!< DMA1 Channel 4 global Interrupt                                                    */
93   DMA1_Channel5_IRQn          = 15,     /*!< DMA1 Channel 5 global Interrupt                                                    */
94   DMA1_Channel6_IRQn          = 16,     /*!< DMA1 Channel 6 global Interrupt                                                    */
95   DMA1_Channel7_IRQn          = 17,     /*!< DMA1 Channel 7 global Interrupt                                                    */
96   ADC1_2_IRQn                 = 18,     /*!< ADC1 and ADC2 global Interrupt                                                     */
97   USB_HP_IRQn                 = 19,     /*!< USB HP Interrupt                                                                   */
98   USB_LP_IRQn                 = 20,     /*!< USB LP  Interrupt                                                                  */
99   FDCAN1_IT0_IRQn             = 21,     /*!< FDCAN1 IT0 Interrupt                                                               */
100   FDCAN1_IT1_IRQn             = 22,     /*!< FDCAN1 IT1 Interrupt                                                               */
101   EXTI9_5_IRQn                = 23,     /*!< External Line[9:5] Interrupts                                                      */
102   TIM1_BRK_TIM15_IRQn         = 24,     /*!< TIM1 Break, Transition error, Index error and TIM15 global interrupt               */
103   TIM1_UP_TIM16_IRQn          = 25,     /*!< TIM1 Update Interrupt and TIM16 global interrupt                                   */
104   TIM1_TRG_COM_TIM17_IRQn     = 26,     /*!< TIM1 TIM1 Trigger, Commutation, Direction change, Index and TIM17 global interrupt */
105   TIM1_CC_IRQn                = 27,     /*!< TIM1 Capture Compare Interrupt                                                     */
106   TIM2_IRQn                   = 28,     /*!< TIM2 global Interrupt                                                              */
107   TIM3_IRQn                   = 29,     /*!< TIM3 global Interrupt                                                              */
108   TIM4_IRQn                   = 30,     /*!< TIM4 global Interrupt                                                              */
109   I2C1_EV_IRQn                = 31,     /*!< I2C1 Event Interrupt                                                               */
110   I2C1_ER_IRQn                = 32,     /*!< I2C1 Error Interrupt                                                               */
111   I2C2_EV_IRQn                = 33,     /*!< I2C2 Event Interrupt                                                               */
112   I2C2_ER_IRQn                = 34,     /*!< I2C2 Error Interrupt                                                               */
113   SPI1_IRQn                   = 35,     /*!< SPI1 global Interrupt                                                              */
114   SPI2_IRQn                   = 36,     /*!< SPI2 global Interrupt                                                              */
115   USART1_IRQn                 = 37,     /*!< USART1 global Interrupt                                                            */
116   USART2_IRQn                 = 38,     /*!< USART2 global Interrupt                                                            */
117   USART3_IRQn                 = 39,     /*!< USART3 global Interrupt                                                            */
118   EXTI15_10_IRQn              = 40,     /*!< External Line[15:10] Interrupts                                                    */
119   RTC_Alarm_IRQn              = 41,     /*!< RTC Alarm (A and B) through EXTI Line Interrupt                                    */
120   USBWakeUp_IRQn              = 42,     /*!< USB Wakeup through EXTI line Interrupt                                             */
121   TIM8_BRK_IRQn               = 43,     /*!< TIM8 Break, Transition error and Index error Interrupt                             */
122   TIM8_UP_IRQn                = 44,     /*!< TIM8 Update Interrupt                                                              */
123   TIM8_TRG_COM_IRQn           = 45,     /*!< TIM8 Trigger, Commutation, Direction change and Index Interrupt                    */
124   TIM8_CC_IRQn                = 46,     /*!< TIM8 Capture Compare Interrupt                                                     */
125   ADC3_IRQn                   = 47,     /*!< ADC3 global  Interrupt                                                             */
126   LPTIM1_IRQn                 = 49,     /*!< LP TIM1 Interrupt                                                                  */
127   SPI3_IRQn                   = 51,     /*!< SPI3 global Interrupt                                                              */
128   UART4_IRQn                  = 52,     /*!< UART4 global Interrupt                                                             */
129   UART5_IRQn                  = 53,     /*!< UART5 global Interrupt                                                             */
130   TIM6_DAC_IRQn               = 54,     /*!< TIM6 global and DAC1&3 underrun error  interrupts                                  */
131   TIM7_IRQn                   = 55,     /*!< TIM7 global interrupts                                                             */
132   DMA2_Channel1_IRQn          = 56,     /*!< DMA2 Channel 1 global Interrupt                                                    */
133   DMA2_Channel2_IRQn          = 57,     /*!< DMA2 Channel 2 global Interrupt                                                    */
134   DMA2_Channel3_IRQn          = 58,     /*!< DMA2 Channel 3 global Interrupt                                                    */
135   DMA2_Channel4_IRQn          = 59,     /*!< DMA2 Channel 4 global Interrupt                                                    */
136   DMA2_Channel5_IRQn          = 60,     /*!< DMA2 Channel 5 global Interrupt                                                    */
137   UCPD1_IRQn                  = 63,     /*!< UCPD global Interrupt                                                              */
138   COMP1_2_3_IRQn              = 64,     /*!< COMP1, COMP2 and COMP3 Interrupts                                                  */
139   COMP4_IRQn                  = 65,     /*!< COMP4                                                                              */
140   CRS_IRQn                    = 75,     /*!< CRS global interrupt                                                               */
141   SAI1_IRQn                   = 76,     /*!< Serial Audio Interface global interrupt                                            */
142   TIM20_BRK_IRQn              = 77,     /*!< TIM20 Break, Transition error and Index error Interrupt                            */
143   TIM20_UP_IRQn               = 78,     /*!< TIM20 Update interrupt                                                             */
144   TIM20_TRG_COM_IRQn          = 79,     /*!< TIM20 Trigger, Commutation, Direction change and Index Interrupt                   */
145   TIM20_CC_IRQn               = 80,     /*!< TIM20 Capture Compare interrupt                                                    */
146   FPU_IRQn                    = 81,     /*!< FPU global interrupt                                                               */
147   AES_IRQn                    = 85,     /*!< AES global interrupt                                                               */
148   FDCAN2_IT0_IRQn             = 86,     /*!< FDCAN2 interrupt line 0 interrupt                                                  */
149   FDCAN2_IT1_IRQn             = 87,     /*!< FDCAN2 interrupt line 1 interrupt                                                  */
150   RNG_IRQn                    = 90,     /*!< RNG global interrupt                                                               */
151   LPUART1_IRQn                = 91,     /*!< LP UART 1 Interrupt                                                                */
152   I2C3_EV_IRQn                = 92,     /*!< I2C3 Event Interrupt                                                               */
153   I2C3_ER_IRQn                = 93,     /*!< I2C3 Error interrupt                                                               */
154   DMAMUX_OVR_IRQn             = 94,     /*!< DMAMUX overrun global interrupt                                                    */
155   QUADSPI_IRQn                = 95,     /*!< QUADSPI interrupt                                                                  */
156   DMA1_Channel8_IRQn          = 96,     /*!< DMA1 Channel 8 interrupt                                                           */
157   DMA2_Channel6_IRQn          = 97,     /*!< DMA2 Channel 6 interrupt                                                           */
158   DMA2_Channel7_IRQn          = 98,     /*!< DMA2 Channel 7 interrupt                                                           */
159   DMA2_Channel8_IRQn          = 99,     /*!< DMA2 Channel 8 interrupt                                                           */
160   CORDIC_IRQn                 = 100,    /*!< CORDIC global Interrupt                                                            */
161   FMAC_IRQn                   = 101     /*!< FMAC global Interrupt                                                              */
162 } IRQn_Type;
163 
164 /**
165   * @}
166   */
167 
168 #include "core_cm4.h"             /* Cortex-M4 processor and core peripherals */
169 #include "system_stm32g4xx.h"
170 #include <stdint.h>
171 
172 /** @addtogroup Peripheral_registers_structures
173   * @{
174   */
175 
176 /**
177   * @brief Analog to Digital Converter
178   */
179 
180 typedef struct
181 {
182   __IO uint32_t ISR;          /*!< ADC interrupt and status register,             Address offset: 0x00 */
183   __IO uint32_t IER;          /*!< ADC interrupt enable register,                 Address offset: 0x04 */
184   __IO uint32_t CR;           /*!< ADC control register,                          Address offset: 0x08 */
185   __IO uint32_t CFGR;         /*!< ADC configuration register 1,                  Address offset: 0x0C */
186   __IO uint32_t CFGR2;        /*!< ADC configuration register 2,                  Address offset: 0x10 */
187   __IO uint32_t SMPR1;        /*!< ADC sampling time register 1,                  Address offset: 0x14 */
188   __IO uint32_t SMPR2;        /*!< ADC sampling time register 2,                  Address offset: 0x18 */
189        uint32_t RESERVED1;    /*!< Reserved,                                                      0x1C */
190   __IO uint32_t TR1;          /*!< ADC analog watchdog 1 threshold register,      Address offset: 0x20 */
191   __IO uint32_t TR2;          /*!< ADC analog watchdog 2 threshold register,      Address offset: 0x24 */
192   __IO uint32_t TR3;          /*!< ADC analog watchdog 3 threshold register,      Address offset: 0x28 */
193        uint32_t RESERVED2;    /*!< Reserved,                                                      0x2C */
194   __IO uint32_t SQR1;         /*!< ADC group regular sequencer register 1,        Address offset: 0x30 */
195   __IO uint32_t SQR2;         /*!< ADC group regular sequencer register 2,        Address offset: 0x34 */
196   __IO uint32_t SQR3;         /*!< ADC group regular sequencer register 3,        Address offset: 0x38 */
197   __IO uint32_t SQR4;         /*!< ADC group regular sequencer register 4,        Address offset: 0x3C */
198   __IO uint32_t DR;           /*!< ADC group regular data register,               Address offset: 0x40 */
199        uint32_t RESERVED3;    /*!< Reserved,                                                      0x44 */
200        uint32_t RESERVED4;    /*!< Reserved,                                                      0x48 */
201   __IO uint32_t JSQR;         /*!< ADC group injected sequencer register,         Address offset: 0x4C */
202        uint32_t RESERVED5[4]; /*!< Reserved,                                               0x50 - 0x5C */
203   __IO uint32_t OFR1;         /*!< ADC offset register 1,                         Address offset: 0x60 */
204   __IO uint32_t OFR2;         /*!< ADC offset register 2,                         Address offset: 0x64 */
205   __IO uint32_t OFR3;         /*!< ADC offset register 3,                         Address offset: 0x68 */
206   __IO uint32_t OFR4;         /*!< ADC offset register 4,                         Address offset: 0x6C */
207        uint32_t RESERVED6[4]; /*!< Reserved,                                               0x70 - 0x7C */
208   __IO uint32_t JDR1;         /*!< ADC group injected rank 1 data register,       Address offset: 0x80 */
209   __IO uint32_t JDR2;         /*!< ADC group injected rank 2 data register,       Address offset: 0x84 */
210   __IO uint32_t JDR3;         /*!< ADC group injected rank 3 data register,       Address offset: 0x88 */
211   __IO uint32_t JDR4;         /*!< ADC group injected rank 4 data register,       Address offset: 0x8C */
212        uint32_t RESERVED7[4]; /*!< Reserved,                                             0x090 - 0x09C */
213   __IO uint32_t AWD2CR;       /*!< ADC analog watchdog 2 configuration register,  Address offset: 0xA0 */
214   __IO uint32_t AWD3CR;       /*!< ADC analog watchdog 3 Configuration Register,  Address offset: 0xA4 */
215        uint32_t RESERVED8;    /*!< Reserved,                                                     0x0A8 */
216        uint32_t RESERVED9;    /*!< Reserved,                                                     0x0AC */
217   __IO uint32_t DIFSEL;       /*!< ADC differential mode selection register,      Address offset: 0xB0 */
218   __IO uint32_t CALFACT;      /*!< ADC calibration factors,                       Address offset: 0xB4 */
219        uint32_t RESERVED10[2];/*!< Reserved,                                             0x0B8 - 0x0BC */
220   __IO uint32_t GCOMP;        /*!< ADC calibration factors,                       Address offset: 0xC0 */
221 } ADC_TypeDef;
222 
223 typedef struct
224 {
225   __IO uint32_t CSR;          /*!< ADC common status register,            Address offset: 0x300 + 0x00 */
226   uint32_t      RESERVED1;    /*!< Reserved,                              Address offset: 0x300 + 0x04 */
227   __IO uint32_t CCR;          /*!< ADC common configuration register,     Address offset: 0x300 + 0x08 */
228   __IO uint32_t CDR;          /*!< ADC common group regular data register Address offset: 0x300 + 0x0C */
229 } ADC_Common_TypeDef;
230 
231 /**
232   * @brief FD Controller Area Network
233   */
234 
235 typedef struct
236 {
237   __IO uint32_t CREL;         /*!< FDCAN Core Release register,                                     Address offset: 0x000 */
238   __IO uint32_t ENDN;         /*!< FDCAN Endian register,                                           Address offset: 0x004 */
239        uint32_t RESERVED1;    /*!< Reserved,                                                                        0x008 */
240   __IO uint32_t DBTP;         /*!< FDCAN Data Bit Timing & Prescaler register,                      Address offset: 0x00C */
241   __IO uint32_t TEST;         /*!< FDCAN Test register,                                             Address offset: 0x010 */
242   __IO uint32_t RWD;          /*!< FDCAN RAM Watchdog register,                                     Address offset: 0x014 */
243   __IO uint32_t CCCR;         /*!< FDCAN CC Control register,                                       Address offset: 0x018 */
244   __IO uint32_t NBTP;         /*!< FDCAN Nominal Bit Timing & Prescaler register,                   Address offset: 0x01C */
245   __IO uint32_t TSCC;         /*!< FDCAN Timestamp Counter Configuration register,                  Address offset: 0x020 */
246   __IO uint32_t TSCV;         /*!< FDCAN Timestamp Counter Value register,                          Address offset: 0x024 */
247   __IO uint32_t TOCC;         /*!< FDCAN Timeout Counter Configuration register,                    Address offset: 0x028 */
248   __IO uint32_t TOCV;         /*!< FDCAN Timeout Counter Value register,                            Address offset: 0x02C */
249        uint32_t RESERVED2[4]; /*!< Reserved,                                                                0x030 - 0x03C */
250   __IO uint32_t ECR;          /*!< FDCAN Error Counter register,                                    Address offset: 0x040 */
251   __IO uint32_t PSR;          /*!< FDCAN Protocol Status register,                                  Address offset: 0x044 */
252   __IO uint32_t TDCR;         /*!< FDCAN Transmitter Delay Compensation register,                   Address offset: 0x048 */
253        uint32_t RESERVED3;    /*!< Reserved,                                                                        0x04C */
254   __IO uint32_t IR;           /*!< FDCAN Interrupt register,                                        Address offset: 0x050 */
255   __IO uint32_t IE;           /*!< FDCAN Interrupt Enable register,                                 Address offset: 0x054 */
256   __IO uint32_t ILS;          /*!< FDCAN Interrupt Line Select register,                            Address offset: 0x058 */
257   __IO uint32_t ILE;          /*!< FDCAN Interrupt Line Enable register,                            Address offset: 0x05C */
258        uint32_t RESERVED4[8]; /*!< Reserved,                                                                0x060 - 0x07C */
259   __IO uint32_t RXGFC;        /*!< FDCAN Global Filter Configuration register,                      Address offset: 0x080 */
260   __IO uint32_t XIDAM;        /*!< FDCAN Extended ID AND Mask register,                             Address offset: 0x084 */
261   __IO uint32_t HPMS;         /*!< FDCAN High Priority Message Status register,                     Address offset: 0x088 */
262        uint32_t RESERVED5;    /*!< Reserved,                                                                        0x08C */
263   __IO uint32_t RXF0S;        /*!< FDCAN Rx FIFO 0 Status register,                                 Address offset: 0x090 */
264   __IO uint32_t RXF0A;        /*!< FDCAN Rx FIFO 0 Acknowledge register,                            Address offset: 0x094 */
265   __IO uint32_t RXF1S;        /*!< FDCAN Rx FIFO 1 Status register,                                 Address offset: 0x098 */
266   __IO uint32_t RXF1A;        /*!< FDCAN Rx FIFO 1 Acknowledge register,                            Address offset: 0x09C */
267        uint32_t RESERVED6[8]; /*!< Reserved,                                                                0x0A0 - 0x0BC */
268   __IO uint32_t TXBC;         /*!< FDCAN Tx Buffer Configuration register,                          Address offset: 0x0C0 */
269   __IO uint32_t TXFQS;        /*!< FDCAN Tx FIFO/Queue Status register,                             Address offset: 0x0C4 */
270   __IO uint32_t TXBRP;        /*!< FDCAN Tx Buffer Request Pending register,                        Address offset: 0x0C8 */
271   __IO uint32_t TXBAR;        /*!< FDCAN Tx Buffer Add Request register,                            Address offset: 0x0CC */
272   __IO uint32_t TXBCR;        /*!< FDCAN Tx Buffer Cancellation Request register,                   Address offset: 0x0D0 */
273   __IO uint32_t TXBTO;        /*!< FDCAN Tx Buffer Transmission Occurred register,                  Address offset: 0x0D4 */
274   __IO uint32_t TXBCF;        /*!< FDCAN Tx Buffer Cancellation Finished register,                  Address offset: 0x0D8 */
275   __IO uint32_t TXBTIE;       /*!< FDCAN Tx Buffer Transmission Interrupt Enable register,          Address offset: 0x0DC */
276   __IO uint32_t TXBCIE;       /*!< FDCAN Tx Buffer Cancellation Finished Interrupt Enable register, Address offset: 0x0E0 */
277   __IO uint32_t TXEFS;        /*!< FDCAN Tx Event FIFO Status register,                             Address offset: 0x0E4 */
278   __IO uint32_t TXEFA;        /*!< FDCAN Tx Event FIFO Acknowledge register,                        Address offset: 0x0E8 */
279 } FDCAN_GlobalTypeDef;
280 
281 /**
282   * @brief FD Controller Area Network Configuration
283   */
284 
285 typedef struct
286 {
287   __IO uint32_t CKDIV;        /*!< FDCAN clock divider register,                            Address offset: 0x100 + 0x000 */
288 } FDCAN_Config_TypeDef;
289 
290 /**
291   * @brief Comparator
292   */
293 
294 typedef struct
295 {
296   __IO uint32_t CSR;         /*!< COMP control and status register, Address offset: 0x00 */
297 } COMP_TypeDef;
298 
299 /**
300   * @brief CRC calculation unit
301   */
302 
303 typedef struct
304 {
305   __IO uint32_t DR;          /*!< CRC Data register,                           Address offset: 0x00 */
306   __IO uint32_t IDR;         /*!< CRC Independent data register,               Address offset: 0x04 */
307   __IO uint32_t CR;          /*!< CRC Control register,                        Address offset: 0x08 */
308   uint32_t      RESERVED0;   /*!< Reserved,                                                    0x0C */
309   __IO uint32_t INIT;        /*!< Initial CRC value register,                  Address offset: 0x10 */
310   __IO uint32_t POL;         /*!< CRC polynomial register,                     Address offset: 0x14 */
311 } CRC_TypeDef;
312 
313 /**
314   * @brief Clock Recovery System
315   */
316 typedef struct
317 {
318   __IO uint32_t CR;          /*!< CRS ccontrol register,              Address offset: 0x00 */
319   __IO uint32_t CFGR;        /*!< CRS configuration register,         Address offset: 0x04 */
320   __IO uint32_t ISR;         /*!< CRS interrupt and status register,  Address offset: 0x08 */
321   __IO uint32_t ICR;         /*!< CRS interrupt flag clear register,  Address offset: 0x0C */
322 } CRS_TypeDef;
323 
324 /**
325   * @brief Digital to Analog Converter
326   */
327 
328 typedef struct
329 {
330   __IO uint32_t CR;          /*!< DAC control register,                                    Address offset: 0x00 */
331   __IO uint32_t SWTRIGR;     /*!< DAC software trigger register,                           Address offset: 0x04 */
332   __IO uint32_t DHR12R1;     /*!< DAC channel1 12-bit right-aligned data holding register, Address offset: 0x08 */
333   __IO uint32_t DHR12L1;     /*!< DAC channel1 12-bit left aligned data holding register,  Address offset: 0x0C */
334   __IO uint32_t DHR8R1;      /*!< DAC channel1 8-bit right aligned data holding register,  Address offset: 0x10 */
335   __IO uint32_t DHR12R2;     /*!< DAC channel2 12-bit right aligned data holding register, Address offset: 0x14 */
336   __IO uint32_t DHR12L2;     /*!< DAC channel2 12-bit left aligned data holding register,  Address offset: 0x18 */
337   __IO uint32_t DHR8R2;      /*!< DAC channel2 8-bit right-aligned data holding register,  Address offset: 0x1C */
338   __IO uint32_t DHR12RD;     /*!< Dual DAC 12-bit right-aligned data holding register,     Address offset: 0x20 */
339   __IO uint32_t DHR12LD;     /*!< DUAL DAC 12-bit left aligned data holding register,      Address offset: 0x24 */
340   __IO uint32_t DHR8RD;      /*!< DUAL DAC 8-bit right aligned data holding register,      Address offset: 0x28 */
341   __IO uint32_t DOR1;        /*!< DAC channel1 data output register,                       Address offset: 0x2C */
342   __IO uint32_t DOR2;        /*!< DAC channel2 data output register,                       Address offset: 0x30 */
343   __IO uint32_t SR;          /*!< DAC status register,                                     Address offset: 0x34 */
344   __IO uint32_t CCR;         /*!< DAC calibration control register,                        Address offset: 0x38 */
345   __IO uint32_t MCR;         /*!< DAC mode control register,                               Address offset: 0x3C */
346   __IO uint32_t SHSR1;       /*!< DAC Sample and Hold sample time register 1,              Address offset: 0x40 */
347   __IO uint32_t SHSR2;       /*!< DAC Sample and Hold sample time register 2,              Address offset: 0x44 */
348   __IO uint32_t SHHR;        /*!< DAC Sample and Hold hold time register,                  Address offset: 0x48 */
349   __IO uint32_t SHRR;        /*!< DAC Sample and Hold refresh time register,               Address offset: 0x4C */
350   __IO uint32_t RESERVED[2];
351   __IO uint32_t STR1;        /*!< DAC Sawtooth register,                                   Address offset: 0x58 */
352   __IO uint32_t STR2;        /*!< DAC Sawtooth register,                                   Address offset: 0x5C */
353   __IO uint32_t STMODR;      /*!< DAC Sawtooth Mode register,                              Address offset: 0x60 */
354 } DAC_TypeDef;
355 
356 /**
357   * @brief Debug MCU
358   */
359 
360 typedef struct
361 {
362   __IO uint32_t IDCODE;      /*!< MCU device ID code,                 Address offset: 0x00 */
363   __IO uint32_t CR;          /*!< Debug MCU configuration register,   Address offset: 0x04 */
364   __IO uint32_t APB1FZR1;    /*!< Debug MCU APB1 freeze register 1,   Address offset: 0x08 */
365   __IO uint32_t APB1FZR2;    /*!< Debug MCU APB1 freeze register 2,   Address offset: 0x0C */
366   __IO uint32_t APB2FZ;      /*!< Debug MCU APB2 freeze register,     Address offset: 0x10 */
367 } DBGMCU_TypeDef;
368 
369 /**
370   * @brief DMA Controller
371   */
372 
373 typedef struct
374 {
375   __IO uint32_t CCR;         /*!< DMA channel x configuration register        */
376   __IO uint32_t CNDTR;       /*!< DMA channel x number of data register       */
377   __IO uint32_t CPAR;        /*!< DMA channel x peripheral address register   */
378   __IO uint32_t CMAR;        /*!< DMA channel x memory address register       */
379 } DMA_Channel_TypeDef;
380 
381 typedef struct
382 {
383   __IO uint32_t ISR;         /*!< DMA interrupt status register,                 Address offset: 0x00 */
384   __IO uint32_t IFCR;        /*!< DMA interrupt flag clear register,             Address offset: 0x04 */
385 } DMA_TypeDef;
386 
387 /**
388   * @brief DMA Multiplexer
389   */
390 
391 typedef struct
392 {
393   __IO uint32_t   CCR;       /*!< DMA Multiplexer Channel x Control Register    Address offset: 0x0004 * (channel x) */
394 }DMAMUX_Channel_TypeDef;
395 
396 typedef struct
397 {
398   __IO uint32_t   CSR;      /*!< DMA Channel Status Register                    Address offset: 0x0080   */
399   __IO uint32_t   CFR;      /*!< DMA Channel Clear Flag Register                Address offset: 0x0084   */
400 }DMAMUX_ChannelStatus_TypeDef;
401 
402 typedef struct
403 {
404   __IO uint32_t   RGCR;        /*!< DMA Request Generator x Control Register     Address offset: 0x0100 + 0x0004 * (Req Gen x) */
405 }DMAMUX_RequestGen_TypeDef;
406 
407 typedef struct
408 {
409   __IO uint32_t   RGSR;        /*!< DMA Request Generator Status Register        Address offset: 0x0140   */
410   __IO uint32_t   RGCFR;        /*!< DMA Request Generator Clear Flag Register    Address offset: 0x0144   */
411 }DMAMUX_RequestGenStatus_TypeDef;
412 
413 /**
414   * @brief External Interrupt/Event Controller
415   */
416 
417 typedef struct
418 {
419   __IO uint32_t IMR1;        /*!< EXTI Interrupt mask register 1,             Address offset: 0x00 */
420   __IO uint32_t EMR1;        /*!< EXTI Event mask register 1,                 Address offset: 0x04 */
421   __IO uint32_t RTSR1;       /*!< EXTI Rising trigger selection register 1,   Address offset: 0x08 */
422   __IO uint32_t FTSR1;       /*!< EXTI Falling trigger selection register 1,  Address offset: 0x0C */
423   __IO uint32_t SWIER1;      /*!< EXTI Software interrupt event register 1,   Address offset: 0x10 */
424   __IO uint32_t PR1;         /*!< EXTI Pending register 1,                    Address offset: 0x14 */
425   uint32_t      RESERVED1;   /*!< Reserved, 0x18                                                   */
426   uint32_t      RESERVED2;   /*!< Reserved, 0x1C                                                   */
427   __IO uint32_t IMR2;        /*!< EXTI Interrupt mask register 2,             Address offset: 0x20 */
428   __IO uint32_t EMR2;        /*!< EXTI Event mask register 2,                 Address offset: 0x24 */
429   __IO uint32_t RTSR2;       /*!< EXTI Rising trigger selection register 2,   Address offset: 0x28 */
430   __IO uint32_t FTSR2;       /*!< EXTI Falling trigger selection register 2,  Address offset: 0x2C */
431   __IO uint32_t SWIER2;      /*!< EXTI Software interrupt event register 2,   Address offset: 0x30 */
432   __IO uint32_t PR2;         /*!< EXTI Pending register 2,                    Address offset: 0x34 */
433 } EXTI_TypeDef;
434 
435 /**
436   * @brief FLASH Registers
437   */
438 
439 typedef struct
440 {
441   __IO uint32_t ACR;              /*!< FLASH access control register,            Address offset: 0x00 */
442   __IO uint32_t PDKEYR;           /*!< FLASH power down key register,            Address offset: 0x04 */
443   __IO uint32_t KEYR;             /*!< FLASH key register,                       Address offset: 0x08 */
444   __IO uint32_t OPTKEYR;          /*!< FLASH option key register,                Address offset: 0x0C */
445   __IO uint32_t SR;               /*!< FLASH status register,                    Address offset: 0x10 */
446   __IO uint32_t CR;               /*!< FLASH control register,                   Address offset: 0x14 */
447   __IO uint32_t ECCR;             /*!< FLASH ECC register,                       Address offset: 0x18 */
448        uint32_t RESERVED1;        /*!< Reserved1,                                Address offset: 0x1C */
449   __IO uint32_t OPTR;             /*!< FLASH option register,                    Address offset: 0x20 */
450   __IO uint32_t PCROP1SR;         /*!< FLASH bank1 PCROP start address register, Address offset: 0x24 */
451   __IO uint32_t PCROP1ER;         /*!< FLASH bank1 PCROP end address register,   Address offset: 0x28 */
452   __IO uint32_t WRP1AR;           /*!< FLASH bank1 WRP area A address register,  Address offset: 0x2C */
453   __IO uint32_t WRP1BR;           /*!< FLASH bank1 WRP area B address register,  Address offset: 0x30 */
454        uint32_t RESERVED2[15];    /*!< Reserved2,                                Address offset: 0x34 */
455   __IO uint32_t SEC1R;            /*!< FLASH Securable memory register bank1,    Address offset: 0x70 */
456 } FLASH_TypeDef;
457 
458 /**
459   * @brief FMAC
460   */
461 typedef struct
462 {
463   __IO uint32_t X1BUFCFG;        /*!< FMAC X1 Buffer Configuration register, Address offset: 0x00          */
464   __IO uint32_t X2BUFCFG;        /*!< FMAC X2 Buffer Configuration register, Address offset: 0x04          */
465   __IO uint32_t YBUFCFG;         /*!< FMAC Y Buffer Configuration register,  Address offset: 0x08          */
466   __IO uint32_t PARAM;           /*!< FMAC Parameter register,               Address offset: 0x0C          */
467   __IO uint32_t CR;              /*!< FMAC Control register,                 Address offset: 0x10          */
468   __IO uint32_t SR;              /*!< FMAC Status register,                  Address offset: 0x14          */
469   __IO uint32_t WDATA;           /*!< FMAC Write Data register,              Address offset: 0x18          */
470   __IO uint32_t RDATA;           /*!< FMAC Read Data register,               Address offset: 0x1C          */
471 } FMAC_TypeDef;
472 
473 
474 /**
475   * @brief General Purpose I/O
476   */
477 
478 typedef struct
479 {
480   __IO uint32_t MODER;       /*!< GPIO port mode register,               Address offset: 0x00      */
481   __IO uint32_t OTYPER;      /*!< GPIO port output type register,        Address offset: 0x04      */
482   __IO uint32_t OSPEEDR;     /*!< GPIO port output speed register,       Address offset: 0x08      */
483   __IO uint32_t PUPDR;       /*!< GPIO port pull-up/pull-down register,  Address offset: 0x0C      */
484   __IO uint32_t IDR;         /*!< GPIO port input data register,         Address offset: 0x10      */
485   __IO uint32_t ODR;         /*!< GPIO port output data register,        Address offset: 0x14      */
486   __IO uint32_t BSRR;        /*!< GPIO port bit set/reset  register,     Address offset: 0x18      */
487   __IO uint32_t LCKR;        /*!< GPIO port configuration lock register, Address offset: 0x1C      */
488   __IO uint32_t AFR[2];      /*!< GPIO alternate function registers,     Address offset: 0x20-0x24 */
489   __IO uint32_t BRR;         /*!< GPIO Bit Reset register,               Address offset: 0x28      */
490 } GPIO_TypeDef;
491 
492 /**
493   * @brief Inter-integrated Circuit Interface
494   */
495 
496 typedef struct
497 {
498   __IO uint32_t CR1;         /*!< I2C Control register 1,            Address offset: 0x00 */
499   __IO uint32_t CR2;         /*!< I2C Control register 2,            Address offset: 0x04 */
500   __IO uint32_t OAR1;        /*!< I2C Own address 1 register,        Address offset: 0x08 */
501   __IO uint32_t OAR2;        /*!< I2C Own address 2 register,        Address offset: 0x0C */
502   __IO uint32_t TIMINGR;     /*!< I2C Timing register,               Address offset: 0x10 */
503   __IO uint32_t TIMEOUTR;    /*!< I2C Timeout register,              Address offset: 0x14 */
504   __IO uint32_t ISR;         /*!< I2C Interrupt and status register, Address offset: 0x18 */
505   __IO uint32_t ICR;         /*!< I2C Interrupt clear register,      Address offset: 0x1C */
506   __IO uint32_t PECR;        /*!< I2C PEC register,                  Address offset: 0x20 */
507   __IO uint32_t RXDR;        /*!< I2C Receive data register,         Address offset: 0x24 */
508   __IO uint32_t TXDR;        /*!< I2C Transmit data register,        Address offset: 0x28 */
509 } I2C_TypeDef;
510 
511 /**
512   * @brief Independent WATCHDOG
513   */
514 
515 typedef struct
516 {
517   __IO uint32_t KR;          /*!< IWDG Key register,       Address offset: 0x00 */
518   __IO uint32_t PR;          /*!< IWDG Prescaler register, Address offset: 0x04 */
519   __IO uint32_t RLR;         /*!< IWDG Reload register,    Address offset: 0x08 */
520   __IO uint32_t SR;          /*!< IWDG Status register,    Address offset: 0x0C */
521   __IO uint32_t WINR;        /*!< IWDG Window register,    Address offset: 0x10 */
522 } IWDG_TypeDef;
523 
524 /**
525   * @brief LPTIMER
526   */
527 
528 typedef struct
529 {
530   __IO uint32_t ISR;              /*!< LPTIM Interrupt and Status register,                Address offset: 0x00 */
531   __IO uint32_t ICR;              /*!< LPTIM Interrupt Clear register,                     Address offset: 0x04 */
532   __IO uint32_t IER;              /*!< LPTIM Interrupt Enable register,                    Address offset: 0x08 */
533   __IO uint32_t CFGR;             /*!< LPTIM Configuration register,                       Address offset: 0x0C */
534   __IO uint32_t CR;               /*!< LPTIM Control register,                             Address offset: 0x10 */
535   __IO uint32_t CMP;              /*!< LPTIM Compare register,                             Address offset: 0x14 */
536   __IO uint32_t ARR;              /*!< LPTIM Autoreload register,                          Address offset: 0x18 */
537   __IO uint32_t CNT;              /*!< LPTIM Counter register,                             Address offset: 0x1C */
538   __IO uint32_t OR;               /*!< LPTIM Option register,                              Address offset: 0x20 */
539 } LPTIM_TypeDef;
540 
541 /**
542   * @brief Operational Amplifier (OPAMP)
543   */
544 
545 typedef struct
546 {
547   __IO uint32_t CSR;           /*!< OPAMP control/status register,                     Address offset: 0x00 */
548   __IO uint32_t RESERVED[5];   /*!< OPAMP offset trimming register for normal mode,    Address offset: 0x04 */
549   __IO uint32_t TCMR;          /*!< OPAMP timer controlled mux mode register,          Address offset: 0x18 */
550 } OPAMP_TypeDef;
551 
552 /**
553   * @brief Power Control
554   */
555 
556 typedef struct
557 {
558   __IO uint32_t CR1;      /*!< PWR power control register 1,        Address offset: 0x00 */
559   __IO uint32_t CR2;      /*!< PWR power control register 2,        Address offset: 0x04 */
560   __IO uint32_t CR3;      /*!< PWR power control register 3,        Address offset: 0x08 */
561   __IO uint32_t CR4;      /*!< PWR power control register 4,        Address offset: 0x0C */
562   __IO uint32_t SR1;      /*!< PWR power status register 1,         Address offset: 0x10 */
563   __IO uint32_t SR2;      /*!< PWR power status register 2,         Address offset: 0x14 */
564   __IO uint32_t SCR;      /*!< PWR power status reset register,     Address offset: 0x18 */
565   uint32_t RESERVED;      /*!< Reserved,                            Address offset: 0x1C */
566   __IO uint32_t PUCRA;    /*!< Pull_up control register of portA,   Address offset: 0x20 */
567   __IO uint32_t PDCRA;    /*!< Pull_Down control register of portA, Address offset: 0x24 */
568   __IO uint32_t PUCRB;    /*!< Pull_up control register of portB,   Address offset: 0x28 */
569   __IO uint32_t PDCRB;    /*!< Pull_Down control register of portB, Address offset: 0x2C */
570   __IO uint32_t PUCRC;    /*!< Pull_up control register of portC,   Address offset: 0x30 */
571   __IO uint32_t PDCRC;    /*!< Pull_Down control register of portC, Address offset: 0x34 */
572   __IO uint32_t PUCRD;    /*!< Pull_up control register of portD,   Address offset: 0x38 */
573   __IO uint32_t PDCRD;    /*!< Pull_Down control register of portD, Address offset: 0x3C */
574   __IO uint32_t PUCRE;    /*!< Pull_up control register of portE,   Address offset: 0x40 */
575   __IO uint32_t PDCRE;    /*!< Pull_Down control register of portE, Address offset: 0x44 */
576   __IO uint32_t PUCRF;    /*!< Pull_up control register of portF,   Address offset: 0x48 */
577   __IO uint32_t PDCRF;    /*!< Pull_Down control register of portF, Address offset: 0x4C */
578   __IO uint32_t PUCRG;    /*!< Pull_up control register of portG,   Address offset: 0x50 */
579   __IO uint32_t PDCRG;    /*!< Pull_Down control register of portG, Address offset: 0x54 */
580   uint32_t RESERVED1[10]; /*!< Reserved                             Address offset: 0x58 - 0x7C */
581   __IO uint32_t CR5;      /*!< PWR power control register 5,        Address offset: 0x80 */
582 } PWR_TypeDef;
583 
584 /**
585   * @brief QUAD Serial Peripheral Interface
586   */
587 
588 typedef struct
589 {
590   __IO uint32_t CR;          /*!< QUADSPI Control register,                           Address offset: 0x00 */
591   __IO uint32_t DCR;         /*!< QUADSPI Device Configuration register,              Address offset: 0x04 */
592   __IO uint32_t SR;          /*!< QUADSPI Status register,                            Address offset: 0x08 */
593   __IO uint32_t FCR;         /*!< QUADSPI Flag Clear register,                        Address offset: 0x0C */
594   __IO uint32_t DLR;         /*!< QUADSPI Data Length register,                       Address offset: 0x10 */
595   __IO uint32_t CCR;         /*!< QUADSPI Communication Configuration register,       Address offset: 0x14 */
596   __IO uint32_t AR;          /*!< QUADSPI Address register,                           Address offset: 0x18 */
597   __IO uint32_t ABR;         /*!< QUADSPI Alternate Bytes register,                   Address offset: 0x1C */
598   __IO uint32_t DR;          /*!< QUADSPI Data register,                              Address offset: 0x20 */
599   __IO uint32_t PSMKR;       /*!< QUADSPI Polling Status Mask register,               Address offset: 0x24 */
600   __IO uint32_t PSMAR;       /*!< QUADSPI Polling Status Match register,              Address offset: 0x28 */
601   __IO uint32_t PIR;         /*!< QUADSPI Polling Interval register,                  Address offset: 0x2C */
602   __IO uint32_t LPTR;        /*!< QUADSPI Low Power Timeout register,                 Address offset: 0x30 */
603 } QUADSPI_TypeDef;
604 
605 /**
606   * @brief Reset and Clock Control
607   */
608 
609 typedef struct
610 {
611   __IO uint32_t CR;          /*!< RCC clock control register,                                              Address offset: 0x00 */
612   __IO uint32_t ICSCR;       /*!< RCC internal clock sources calibration register,                         Address offset: 0x04 */
613   __IO uint32_t CFGR;        /*!< RCC clock configuration register,                                        Address offset: 0x08 */
614   __IO uint32_t PLLCFGR;     /*!< RCC system PLL configuration register,                                   Address offset: 0x0C */
615   uint32_t      RESERVED0;   /*!< Reserved,                                                                Address offset: 0x10 */
616   uint32_t      RESERVED1;   /*!< Reserved,                                                                Address offset: 0x14 */
617   __IO uint32_t CIER;        /*!< RCC clock interrupt enable register,                                     Address offset: 0x18 */
618   __IO uint32_t CIFR;        /*!< RCC clock interrupt flag register,                                       Address offset: 0x1C */
619   __IO uint32_t CICR;        /*!< RCC clock interrupt clear register,                                      Address offset: 0x20 */
620   uint32_t      RESERVED2;   /*!< Reserved,                                                                Address offset: 0x24 */
621   __IO uint32_t AHB1RSTR;    /*!< RCC AHB1 peripheral reset register,                                      Address offset: 0x28 */
622   __IO uint32_t AHB2RSTR;    /*!< RCC AHB2 peripheral reset register,                                      Address offset: 0x2C */
623   __IO uint32_t AHB3RSTR;    /*!< RCC AHB3 peripheral reset register,                                      Address offset: 0x30 */
624   uint32_t      RESERVED3;   /*!< Reserved,                                                                Address offset: 0x34 */
625   __IO uint32_t APB1RSTR1;   /*!< RCC APB1 peripheral reset register 1,                                    Address offset: 0x38 */
626   __IO uint32_t APB1RSTR2;   /*!< RCC APB1 peripheral reset register 2,                                    Address offset: 0x3C */
627   __IO uint32_t APB2RSTR;    /*!< RCC APB2 peripheral reset register,                                      Address offset: 0x40 */
628   uint32_t      RESERVED4;   /*!< Reserved,                                                                Address offset: 0x44 */
629   __IO uint32_t AHB1ENR;     /*!< RCC AHB1 peripheral clocks enable register,                              Address offset: 0x48 */
630   __IO uint32_t AHB2ENR;     /*!< RCC AHB2 peripheral clocks enable register,                              Address offset: 0x4C */
631   __IO uint32_t AHB3ENR;     /*!< RCC AHB3 peripheral clocks enable register,                              Address offset: 0x50 */
632   uint32_t      RESERVED5;   /*!< Reserved,                                                                Address offset: 0x54 */
633   __IO uint32_t APB1ENR1;    /*!< RCC APB1 peripheral clocks enable register 1,                            Address offset: 0x58 */
634   __IO uint32_t APB1ENR2;    /*!< RCC APB1 peripheral clocks enable register 2,                            Address offset: 0x5C */
635   __IO uint32_t APB2ENR;     /*!< RCC APB2 peripheral clocks enable register,                              Address offset: 0x60 */
636   uint32_t      RESERVED6;   /*!< Reserved,                                                                Address offset: 0x64 */
637   __IO uint32_t AHB1SMENR;   /*!< RCC AHB1 peripheral clocks enable in sleep and stop modes register,      Address offset: 0x68 */
638   __IO uint32_t AHB2SMENR;   /*!< RCC AHB2 peripheral clocks enable in sleep and stop modes register,      Address offset: 0x6C */
639   __IO uint32_t AHB3SMENR;   /*!< RCC AHB3 peripheral clocks enable in sleep and stop modes register,      Address offset: 0x70 */
640   uint32_t      RESERVED7;   /*!< Reserved,                                                                Address offset: 0x74 */
641   __IO uint32_t APB1SMENR1;  /*!< RCC APB1 peripheral clocks enable in sleep mode and stop modes register 1, Address offset: 0x78 */
642   __IO uint32_t APB1SMENR2;  /*!< RCC APB1 peripheral clocks enable in sleep mode and stop modes register 2, Address offset: 0x7C */
643   __IO uint32_t APB2SMENR;   /*!< RCC APB2 peripheral clocks enable in sleep mode and stop modes register, Address offset: 0x80 */
644   uint32_t      RESERVED8;   /*!< Reserved,                                                                Address offset: 0x84 */
645   __IO uint32_t CCIPR;       /*!< RCC peripherals independent clock configuration register,                Address offset: 0x88 */
646   uint32_t      RESERVED9;   /*!< Reserved,                                                                Address offset: 0x8C */
647   __IO uint32_t BDCR;        /*!< RCC backup domain control register,                                      Address offset: 0x90 */
648   __IO uint32_t CSR;         /*!< RCC clock control & status register,                                     Address offset: 0x94 */
649   __IO uint32_t CRRCR;       /*!< RCC clock recovery RC register,                                          Address offset: 0x98 */
650   __IO uint32_t CCIPR2;      /*!< RCC peripherals independent clock configuration register 2,              Address offset: 0x9C */
651 } RCC_TypeDef;
652 
653 /**
654   * @brief Real-Time Clock
655   */
656 /*
657 * @brief Specific device feature definitions
658 */
659 #define RTC_TAMP_INT_6_SUPPORT
660 #define RTC_TAMP_INT_NB        4u
661 
662 #define RTC_TAMP_NB            3u
663 #define RTC_BACKUP_NB          32u
664 
665 
666 typedef struct
667 {
668   __IO uint32_t TR;          /*!< RTC time register,                                         Address offset: 0x00 */
669   __IO uint32_t DR;          /*!< RTC date register,                                         Address offset: 0x04 */
670   __IO uint32_t SSR;         /*!< RTC sub second register,                                   Address offset: 0x08 */
671   __IO uint32_t ICSR;        /*!< RTC initialization control and status register,            Address offset: 0x0C */
672   __IO uint32_t PRER;        /*!< RTC prescaler register,                                    Address offset: 0x10 */
673   __IO uint32_t WUTR;        /*!< RTC wakeup timer register,                                 Address offset: 0x14 */
674   __IO uint32_t CR;          /*!< RTC control register,                                      Address offset: 0x18 */
675        uint32_t RESERVED0;   /*!< Reserved                                                   Address offset: 0x1C */
676        uint32_t RESERVED1;   /*!< Reserved                                                   Address offset: 0x20 */
677   __IO uint32_t WPR;         /*!< RTC write protection register,                             Address offset: 0x24 */
678   __IO uint32_t CALR;        /*!< RTC calibration register,                                  Address offset: 0x28 */
679   __IO uint32_t SHIFTR;      /*!< RTC shift control register,                                Address offset: 0x2C */
680   __IO uint32_t TSTR;        /*!< RTC time stamp time register,                              Address offset: 0x30 */
681   __IO uint32_t TSDR;        /*!< RTC time stamp date register,                              Address offset: 0x34 */
682   __IO uint32_t TSSSR;       /*!< RTC time-stamp sub second register,                        Address offset: 0x38 */
683        uint32_t RESERVED2;   /*!< Reserved                                                   Address offset: 0x3C */
684   __IO uint32_t ALRMAR;      /*!< RTC alarm A register,                                      Address offset: 0x40 */
685   __IO uint32_t ALRMASSR;    /*!< RTC alarm A sub second register,                           Address offset: 0x44 */
686   __IO uint32_t ALRMBR;      /*!< RTC alarm B register,                                      Address offset: 0x48 */
687   __IO uint32_t ALRMBSSR;    /*!< RTC alarm B sub second register,                           Address offset: 0x4C */
688   __IO uint32_t SR;          /*!< RTC Status register,                                       Address offset: 0x50 */
689   __IO uint32_t MISR;        /*!< RTC Masked Interrupt Status register,                      Address offset: 0x54 */
690        uint32_t RESERVED3;   /*!< Reserved                                                   Address offset: 0x58 */
691   __IO uint32_t SCR;         /*!< RTC Status Clear register,                                 Address offset: 0x5C */
692 } RTC_TypeDef;
693 
694 /**
695   * @brief Tamper and backup registers
696   */
697 
698 typedef struct
699 {
700   __IO uint32_t CR1;                     /*!< TAMP configuration register 1,          Address offset: 0x00 */
701   __IO uint32_t CR2;                     /*!< TAMP configuration register 2,          Address offset: 0x04 */
702        uint32_t RESERVED0;               /*!< no configuration register 3,            Address offset: 0x08 */
703   __IO uint32_t FLTCR;                   /*!< TAMP filter control register,           Address offset: 0x0C */
704        uint32_t RESERVED1[6];            /*!< Reserved                                Address offset: 0x10 - 0x24 */
705        uint32_t RESERVED2;               /*!< Reserved                                Address offset: 0x28 */
706   __IO uint32_t IER;                     /*!< TAMP Interrupt enable register,         Address offset: 0x2C */
707   __IO uint32_t SR;                      /*!< TAMP Status register,                   Address offset: 0x30 */
708   __IO uint32_t MISR;                    /*!< TAMP Masked Interrupt Status register   Address offset: 0x34 */
709        uint32_t RESERVED3;               /*!< Reserved                                Address offset: 0x38 */
710   __IO uint32_t SCR;                     /*!< TAMP Status clear register,             Address offset: 0x3C */
711        uint32_t RESERVED4[48];           /*!< Reserved                                Address offset: 0x040 - 0xFC */
712   __IO uint32_t BKP0R;                   /*!< TAMP backup register 0,                 Address offset: 0x100 */
713   __IO uint32_t BKP1R;                   /*!< TAMP backup register 1,                 Address offset: 0x104 */
714   __IO uint32_t BKP2R;                   /*!< TAMP backup register 2,                 Address offset: 0x108 */
715   __IO uint32_t BKP3R;                   /*!< TAMP backup register 3,                 Address offset: 0x10C */
716   __IO uint32_t BKP4R;                   /*!< TAMP backup register 4,                 Address offset: 0x110 */
717   __IO uint32_t BKP5R;                   /*!< TAMP backup register 5,                 Address offset: 0x114 */
718   __IO uint32_t BKP6R;                   /*!< TAMP backup register 6,                 Address offset: 0x118 */
719   __IO uint32_t BKP7R;                   /*!< TAMP backup register 7,                 Address offset: 0x11C */
720   __IO uint32_t BKP8R;                   /*!< TAMP backup register 8,                 Address offset: 0x120 */
721   __IO uint32_t BKP9R;                   /*!< TAMP backup register 9,                 Address offset: 0x124 */
722   __IO uint32_t BKP10R;                  /*!< TAMP backup register 10,                Address offset: 0x128 */
723   __IO uint32_t BKP11R;                  /*!< TAMP backup register 11,                Address offset: 0x12C */
724   __IO uint32_t BKP12R;                  /*!< TAMP backup register 12,                Address offset: 0x130 */
725   __IO uint32_t BKP13R;                  /*!< TAMP backup register 13,                Address offset: 0x134 */
726   __IO uint32_t BKP14R;                  /*!< TAMP backup register 14,                Address offset: 0x138 */
727   __IO uint32_t BKP15R;                  /*!< TAMP backup register 15,                Address offset: 0x13C */
728   __IO uint32_t BKP16R;                  /*!< TAMP backup register 16,                Address offset: 0x140 */
729   __IO uint32_t BKP17R;                  /*!< TAMP backup register 17,                Address offset: 0x144 */
730   __IO uint32_t BKP18R;                  /*!< TAMP backup register 18,                Address offset: 0x148 */
731   __IO uint32_t BKP19R;                  /*!< TAMP backup register 19,                Address offset: 0x14C */
732   __IO uint32_t BKP20R;                  /*!< TAMP backup register 20,                Address offset: 0x150 */
733   __IO uint32_t BKP21R;                  /*!< TAMP backup register 21,                Address offset: 0x154 */
734   __IO uint32_t BKP22R;                  /*!< TAMP backup register 22,                Address offset: 0x158 */
735   __IO uint32_t BKP23R;                  /*!< TAMP backup register 23,                Address offset: 0x15C */
736   __IO uint32_t BKP24R;                  /*!< TAMP backup register 24,                Address offset: 0x160 */
737   __IO uint32_t BKP25R;                  /*!< TAMP backup register 25,                Address offset: 0x164 */
738   __IO uint32_t BKP26R;                  /*!< TAMP backup register 26,                Address offset: 0x168 */
739   __IO uint32_t BKP27R;                  /*!< TAMP backup register 27,                Address offset: 0x16C */
740   __IO uint32_t BKP28R;                  /*!< TAMP backup register 28,                Address offset: 0x170 */
741   __IO uint32_t BKP29R;                  /*!< TAMP backup register 29,                Address offset: 0x174 */
742   __IO uint32_t BKP30R;                  /*!< TAMP backup register 30,                Address offset: 0x178 */
743   __IO uint32_t BKP31R;                  /*!< TAMP backup register 31,                Address offset: 0x17C */
744 } TAMP_TypeDef;
745 
746 /**
747   * @brief Serial Audio Interface
748   */
749 
750 typedef struct
751 {
752   uint32_t      RESERVED[17]; /*!< Reserved,                                 Address offset: 0x00 to 0x40 */
753   __IO uint32_t PDMCR;        /*!< SAI PDM control register,                 Address offset: 0x44 */
754   __IO uint32_t PDMDLY;       /*!< SAI PDM delay register,                   Address offset: 0x48 */
755 } SAI_TypeDef;
756 
757 typedef struct
758 {
759   __IO uint32_t CR1;         /*!< SAI block x configuration register 1,     Address offset: 0x04 */
760   __IO uint32_t CR2;         /*!< SAI block x configuration register 2,     Address offset: 0x08 */
761   __IO uint32_t FRCR;        /*!< SAI block x frame configuration register, Address offset: 0x0C */
762   __IO uint32_t SLOTR;       /*!< SAI block x slot register,                Address offset: 0x10 */
763   __IO uint32_t IMR;         /*!< SAI block x interrupt mask register,      Address offset: 0x14 */
764   __IO uint32_t SR;          /*!< SAI block x status register,              Address offset: 0x18 */
765   __IO uint32_t CLRFR;       /*!< SAI block x clear flag register,          Address offset: 0x1C */
766   __IO uint32_t DR;          /*!< SAI block x data register,                Address offset: 0x20 */
767 } SAI_Block_TypeDef;
768 
769 /**
770   * @brief Serial Peripheral Interface
771   */
772 
773 typedef struct
774 {
775   __IO uint32_t CR1;         /*!< SPI Control register 1,                              Address offset: 0x00 */
776   __IO uint32_t CR2;         /*!< SPI Control register 2,                              Address offset: 0x04 */
777   __IO uint32_t SR;          /*!< SPI Status register,                                 Address offset: 0x08 */
778   __IO uint32_t DR;          /*!< SPI data register,                                  Address offset: 0x0C */
779   __IO uint32_t CRCPR;       /*!< SPI CRC polynomial register,                         Address offset: 0x10 */
780   __IO uint32_t RXCRCR;      /*!< SPI Rx CRC register,                                 Address offset: 0x14 */
781   __IO uint32_t TXCRCR;      /*!< SPI Tx CRC register,                                 Address offset: 0x18 */
782   __IO uint32_t I2SCFGR;     /*!< SPI_I2S configuration register,                      Address offset: 0x1C */
783   __IO uint32_t I2SPR;       /*!< SPI_I2S prescaler register,                          Address offset: 0x20 */
784 } SPI_TypeDef;
785 
786 /**
787   * @brief System configuration controller
788   */
789 
790 typedef struct
791 {
792   __IO uint32_t MEMRMP;      /*!< SYSCFG memory remap register,                        Address offset: 0x00      */
793   __IO uint32_t CFGR1;       /*!< SYSCFG configuration register 1,                     Address offset: 0x04      */
794   __IO uint32_t EXTICR[4];   /*!< SYSCFG external interrupt configuration registers,   Address offset: 0x08-0x14 */
795   __IO uint32_t SCSR;        /*!< SYSCFG CCMSRAM control and status register,          Address offset: 0x18      */
796   __IO uint32_t CFGR2;       /*!< SYSCFG configuration register 2,                     Address offset: 0x1C      */
797   __IO uint32_t SWPR;        /*!< SYSCFG CCMSRAM write protection register,            Address offset: 0x20      */
798   __IO uint32_t SKR;         /*!< SYSCFG CCMSRAM Key Register,                         Address offset: 0x24      */
799 } SYSCFG_TypeDef;
800 
801 /**
802   * @brief TIM
803   */
804 
805 typedef struct
806 {
807   __IO uint32_t CR1;         /*!< TIM control register 1,                   Address offset: 0x00 */
808   __IO uint32_t CR2;         /*!< TIM control register 2,                   Address offset: 0x04 */
809   __IO uint32_t SMCR;        /*!< TIM slave mode control register,          Address offset: 0x08 */
810   __IO uint32_t DIER;        /*!< TIM DMA/interrupt enable register,        Address offset: 0x0C */
811   __IO uint32_t SR;          /*!< TIM status register,                      Address offset: 0x10 */
812   __IO uint32_t EGR;         /*!< TIM event generation register,            Address offset: 0x14 */
813   __IO uint32_t CCMR1;       /*!< TIM capture/compare mode register 1,      Address offset: 0x18 */
814   __IO uint32_t CCMR2;       /*!< TIM capture/compare mode register 2,      Address offset: 0x1C */
815   __IO uint32_t CCER;        /*!< TIM capture/compare enable register,      Address offset: 0x20 */
816   __IO uint32_t CNT;         /*!< TIM counter register,                     Address offset: 0x24 */
817   __IO uint32_t PSC;         /*!< TIM prescaler,                            Address offset: 0x28 */
818   __IO uint32_t ARR;         /*!< TIM auto-reload register,                 Address offset: 0x2C */
819   __IO uint32_t RCR;         /*!< TIM repetition counter register,          Address offset: 0x30 */
820   __IO uint32_t CCR1;        /*!< TIM capture/compare register 1,           Address offset: 0x34 */
821   __IO uint32_t CCR2;        /*!< TIM capture/compare register 2,           Address offset: 0x38 */
822   __IO uint32_t CCR3;        /*!< TIM capture/compare register 3,           Address offset: 0x3C */
823   __IO uint32_t CCR4;        /*!< TIM capture/compare register 4,           Address offset: 0x40 */
824   __IO uint32_t BDTR;        /*!< TIM break and dead-time register,         Address offset: 0x44 */
825   __IO uint32_t CCR5;        /*!< TIM capture/compare register 5,           Address offset: 0x48 */
826   __IO uint32_t CCR6;        /*!< TIM capture/compare register 6,           Address offset: 0x4C */
827   __IO uint32_t CCMR3;       /*!< TIM capture/compare mode register 3,      Address offset: 0x50 */
828   __IO uint32_t DTR2;        /*!< TIM deadtime register 2,                  Address offset: 0x54 */
829   __IO uint32_t ECR;         /*!< TIM encoder control register,             Address offset: 0x58 */
830   __IO uint32_t TISEL;       /*!< TIM Input Selection register,             Address offset: 0x5C */
831   __IO uint32_t AF1;         /*!< TIM alternate function option register 1, Address offset: 0x60 */
832   __IO uint32_t AF2;         /*!< TIM alternate function option register 2, Address offset: 0x64 */
833   __IO uint32_t OR ;         /*!< TIM option register,                      Address offset: 0x68 */
834        uint32_t RESERVED0[220];/*!< Reserved,                               Address offset: 0x6C */
835   __IO uint32_t DCR;         /*!< TIM DMA control register,                 Address offset: 0x3DC */
836   __IO uint32_t DMAR;        /*!< TIM DMA address for full transfer,        Address offset: 0x3E0 */
837 } TIM_TypeDef;
838 
839 /**
840   * @brief Universal Synchronous Asynchronous Receiver Transmitter
841   */
842 typedef struct
843 {
844   __IO uint32_t CR1;         /*!< USART Control register 1,                 Address offset: 0x00  */
845   __IO uint32_t CR2;         /*!< USART Control register 2,                 Address offset: 0x04  */
846   __IO uint32_t CR3;         /*!< USART Control register 3,                 Address offset: 0x08  */
847   __IO uint32_t BRR;         /*!< USART Baud rate register,                 Address offset: 0x0C  */
848   __IO uint32_t GTPR;        /*!< USART Guard time and prescaler register,  Address offset: 0x10  */
849   __IO uint32_t RTOR;        /*!< USART Receiver Timeout register,          Address offset: 0x14  */
850   __IO uint32_t RQR;         /*!< USART Request register,                   Address offset: 0x18  */
851   __IO uint32_t ISR;         /*!< USART Interrupt and status register,      Address offset: 0x1C  */
852   __IO uint32_t ICR;         /*!< USART Interrupt flag Clear register,      Address offset: 0x20  */
853   __IO uint32_t RDR;         /*!< USART Receive Data register,              Address offset: 0x24  */
854   __IO uint32_t TDR;         /*!< USART Transmit Data register,             Address offset: 0x28  */
855   __IO uint32_t PRESC;       /*!< USART Prescaler register,                 Address offset: 0x2C  */
856 } USART_TypeDef;
857 
858 /**
859   * @brief Universal Serial Bus Full Speed Device
860   */
861 
862 typedef struct
863 {
864   __IO uint16_t EP0R;            /*!< USB Endpoint 0 register,                Address offset: 0x00 */
865   __IO uint16_t RESERVED0;       /*!< Reserved */
866   __IO uint16_t EP1R;            /*!< USB Endpoint 1 register,                Address offset: 0x04 */
867   __IO uint16_t RESERVED1;       /*!< Reserved */
868   __IO uint16_t EP2R;            /*!< USB Endpoint 2 register,                Address offset: 0x08 */
869   __IO uint16_t RESERVED2;       /*!< Reserved */
870   __IO uint16_t EP3R;            /*!< USB Endpoint 3 register,                Address offset: 0x0C */
871   __IO uint16_t RESERVED3;       /*!< Reserved */
872   __IO uint16_t EP4R;            /*!< USB Endpoint 4 register,                Address offset: 0x10 */
873   __IO uint16_t RESERVED4;       /*!< Reserved */
874   __IO uint16_t EP5R;            /*!< USB Endpoint 5 register,                Address offset: 0x14 */
875   __IO uint16_t RESERVED5;       /*!< Reserved */
876   __IO uint16_t EP6R;            /*!< USB Endpoint 6 register,                Address offset: 0x18 */
877   __IO uint16_t RESERVED6;       /*!< Reserved */
878   __IO uint16_t EP7R;            /*!< USB Endpoint 7 register,                Address offset: 0x1C */
879   __IO uint16_t RESERVED7[17];   /*!< Reserved */
880   __IO uint16_t CNTR;            /*!< Control register,                       Address offset: 0x40 */
881   __IO uint16_t RESERVED8;       /*!< Reserved */
882   __IO uint16_t ISTR;            /*!< Interrupt status register,              Address offset: 0x44 */
883   __IO uint16_t RESERVED9;       /*!< Reserved */
884   __IO uint16_t FNR;             /*!< Frame number register,                  Address offset: 0x48 */
885   __IO uint16_t RESERVEDA;       /*!< Reserved */
886   __IO uint16_t DADDR;           /*!< Device address register,                Address offset: 0x4C */
887   __IO uint16_t RESERVEDB;       /*!< Reserved */
888   __IO uint16_t BTABLE;          /*!< Buffer Table address register,          Address offset: 0x50 */
889   __IO uint16_t RESERVEDC;       /*!< Reserved */
890   __IO uint16_t LPMCSR;          /*!< LPM Control and Status register,        Address offset: 0x54 */
891   __IO uint16_t RESERVEDD;       /*!< Reserved */
892   __IO uint16_t BCDR;            /*!< Battery Charging detector register,     Address offset: 0x58 */
893   __IO uint16_t RESERVEDE;       /*!< Reserved */
894 } USB_TypeDef;
895 
896 /**
897   * @brief VREFBUF
898   */
899 
900 typedef struct
901 {
902   __IO uint32_t CSR;         /*!< VREFBUF control and status register,         Address offset: 0x00 */
903   __IO uint32_t CCR;         /*!< VREFBUF calibration and control register,    Address offset: 0x04 */
904 } VREFBUF_TypeDef;
905 
906 /**
907   * @brief Window WATCHDOG
908   */
909 
910 typedef struct
911 {
912   __IO uint32_t CR;          /*!< WWDG Control register,       Address offset: 0x00 */
913   __IO uint32_t CFR;         /*!< WWDG Configuration register, Address offset: 0x04 */
914   __IO uint32_t SR;          /*!< WWDG Status register,        Address offset: 0x08 */
915 } WWDG_TypeDef;
916 
917 /**
918   * @brief AES hardware accelerator
919   */
920 
921 typedef struct
922 {
923   __IO uint32_t CR;          /*!< AES control register,                        Address offset: 0x00 */
924   __IO uint32_t SR;          /*!< AES status register,                         Address offset: 0x04 */
925   __IO uint32_t DINR;        /*!< AES data input register,                     Address offset: 0x08 */
926   __IO uint32_t DOUTR;       /*!< AES data output register,                    Address offset: 0x0C */
927   __IO uint32_t KEYR0;       /*!< AES key register 0,                          Address offset: 0x10 */
928   __IO uint32_t KEYR1;       /*!< AES key register 1,                          Address offset: 0x14 */
929   __IO uint32_t KEYR2;       /*!< AES key register 2,                          Address offset: 0x18 */
930   __IO uint32_t KEYR3;       /*!< AES key register 3,                          Address offset: 0x1C */
931   __IO uint32_t IVR0;        /*!< AES initialization vector register 0,        Address offset: 0x20 */
932   __IO uint32_t IVR1;        /*!< AES initialization vector register 1,        Address offset: 0x24 */
933   __IO uint32_t IVR2;        /*!< AES initialization vector register 2,        Address offset: 0x28 */
934   __IO uint32_t IVR3;        /*!< AES initialization vector register 3,        Address offset: 0x2C */
935   __IO uint32_t KEYR4;       /*!< AES key register 4,                          Address offset: 0x30 */
936   __IO uint32_t KEYR5;       /*!< AES key register 5,                          Address offset: 0x34 */
937   __IO uint32_t KEYR6;       /*!< AES key register 6,                          Address offset: 0x38 */
938   __IO uint32_t KEYR7;       /*!< AES key register 7,                          Address offset: 0x3C */
939   __IO uint32_t SUSP0R;      /*!< AES Suspend register 0,                      Address offset: 0x40 */
940   __IO uint32_t SUSP1R;      /*!< AES Suspend register 1,                      Address offset: 0x44 */
941   __IO uint32_t SUSP2R;      /*!< AES Suspend register 2,                      Address offset: 0x48 */
942   __IO uint32_t SUSP3R;      /*!< AES Suspend register 3,                      Address offset: 0x4C */
943   __IO uint32_t SUSP4R;      /*!< AES Suspend register 4,                      Address offset: 0x50 */
944   __IO uint32_t SUSP5R;      /*!< AES Suspend register 5,                      Address offset: 0x54 */
945   __IO uint32_t SUSP6R;      /*!< AES Suspend register 6,                      Address offset: 0x58 */
946   __IO uint32_t SUSP7R;      /*!< AES Suspend register 7,                      Address offset: 0x6C */
947 } AES_TypeDef;
948 
949 /**
950   * @brief RNG
951   */
952 typedef struct
953 {
954   __IO uint32_t CR;  /*!< RNG control register, Address offset: 0x00 */
955   __IO uint32_t SR;  /*!< RNG status register,  Address offset: 0x04 */
956   __IO uint32_t DR;  /*!< RNG data register,    Address offset: 0x08 */
957 } RNG_TypeDef;
958 
959 /**
960   * @brief CORDIC
961   */
962 
963 typedef struct
964 {
965   __IO uint32_t CSR;          /*!< CORDIC control and status register,        Address offset: 0x00 */
966   __IO uint32_t WDATA;        /*!< CORDIC argument register,                  Address offset: 0x04 */
967   __IO uint32_t RDATA;        /*!< CORDIC result register,                    Address offset: 0x08 */
968 } CORDIC_TypeDef;
969 
970 /**
971   * @brief UCPD
972   */
973 
974 typedef struct
975 {
976   __IO uint32_t CFG1;          /*!< UCPD configuration register 1,             Address offset: 0x00 */
977   __IO uint32_t CFG2;          /*!< UCPD configuration register 2,             Address offset: 0x04 */
978   __IO uint32_t RESERVED0;     /*!< UCPD reserved register,                    Address offset: 0x08 */
979   __IO uint32_t CR;            /*!< UCPD control register,                     Address offset: 0x0C */
980   __IO uint32_t IMR;           /*!< UCPD interrupt mask register,              Address offset: 0x10 */
981   __IO uint32_t SR;            /*!< UCPD status register,                      Address offset: 0x14 */
982   __IO uint32_t ICR;           /*!< UCPD interrupt flag clear register         Address offset: 0x18 */
983   __IO uint32_t TX_ORDSET;     /*!< UCPD Tx ordered set type register,         Address offset: 0x1C */
984   __IO uint32_t TX_PAYSZ;      /*!< UCPD Tx payload size register,             Address offset: 0x20 */
985   __IO uint32_t TXDR;          /*!< UCPD Tx data register,                     Address offset: 0x24 */
986   __IO uint32_t RX_ORDSET;     /*!< UCPD Rx ordered set type register,         Address offset: 0x28 */
987   __IO uint32_t RX_PAYSZ;      /*!< UCPD Rx payload size register,             Address offset: 0x2C */
988   __IO uint32_t RXDR;          /*!< UCPD Rx data register,                     Address offset: 0x30 */
989   __IO uint32_t RX_ORDEXT1;    /*!< UCPD Rx ordered set extension 1 register,  Address offset: 0x34 */
990   __IO uint32_t RX_ORDEXT2;    /*!< UCPD Rx ordered set extension 2 register,  Address offset: 0x38 */
991 } UCPD_TypeDef;
992 
993 
994 /**
995   * @}
996   */
997 
998 /** @addtogroup Peripheral_memory_map
999   * @{
1000   */
1001 
1002 #define FLASH_BASE            (0x08000000UL) /*!< FLASH (up to 512 kB) base address */
1003 #define SRAM1_BASE            (0x20000000UL) /*!< SRAM1(up to 80 KB) base address */
1004 #define SRAM2_BASE            (0x20014000UL) /*!< SRAM2(16 KB) base address */
1005 #define CCMSRAM_BASE          (0x10000000UL) /*!< CCMSRAM(16 KB) base address */
1006 #define PERIPH_BASE           (0x40000000UL) /*!< Peripheral base address */
1007 #define QSPI_BASE             (0x90000000UL) /*!< QUADSPI memories accessible over AHB base address */
1008 
1009 #define QSPI_R_BASE           (0xA0001000UL) /*!< QUADSPI control registers base address */
1010 #define SRAM1_BB_BASE         (0x22000000UL) /*!< SRAM1(80 KB) base address in the bit-band region */
1011 #define SRAM2_BB_BASE         (0x22280000UL) /*!< SRAM2(16 KB) base address in the bit-band region */
1012 #define CCMSRAM_BB_BASE       (0x22300000UL) /*!< CCMSRAM(16 KB) base address in the bit-band region */
1013 #define PERIPH_BB_BASE        (0x42000000UL) /*!< Peripheral base address in the bit-band region */
1014 /* Legacy defines */
1015 #define SRAM_BASE             SRAM1_BASE
1016 #define SRAM_BB_BASE          SRAM1_BB_BASE
1017 
1018 #define SRAM1_SIZE_MAX        (0x00014000UL) /*!< maximum SRAM1 size (up to 80 KBytes) */
1019 #define SRAM2_SIZE            (0x00004000UL) /*!< SRAM2 size (16 KBytes) */
1020 #define CCMSRAM_SIZE          (0x00004000UL) /*!< CCMSRAM size (16 KBytes) */
1021 
1022 /*!< Peripheral memory map */
1023 #define APB1PERIPH_BASE        PERIPH_BASE
1024 #define APB2PERIPH_BASE       (PERIPH_BASE + 0x00010000UL)
1025 #define AHB1PERIPH_BASE       (PERIPH_BASE + 0x00020000UL)
1026 #define AHB2PERIPH_BASE       (PERIPH_BASE + 0x08000000UL)
1027 
1028 
1029 /*!< APB1 peripherals */
1030 #define TIM2_BASE             (APB1PERIPH_BASE + 0x0000UL)
1031 #define TIM3_BASE             (APB1PERIPH_BASE + 0x0400UL)
1032 #define TIM4_BASE             (APB1PERIPH_BASE + 0x0800UL)
1033 #define TIM6_BASE             (APB1PERIPH_BASE + 0x1000UL)
1034 #define TIM7_BASE             (APB1PERIPH_BASE + 0x1400UL)
1035 #define CRS_BASE              (APB1PERIPH_BASE + 0x2000UL)
1036 #define TAMP_BASE             (APB1PERIPH_BASE + 0x2400UL)
1037 #define RTC_BASE              (APB1PERIPH_BASE + 0x2800UL)
1038 #define WWDG_BASE             (APB1PERIPH_BASE + 0x2C00UL)
1039 #define IWDG_BASE             (APB1PERIPH_BASE + 0x3000UL)
1040 #define SPI2_BASE             (APB1PERIPH_BASE + 0x3800UL)
1041 #define SPI3_BASE             (APB1PERIPH_BASE + 0x3C00UL)
1042 #define USART2_BASE           (APB1PERIPH_BASE + 0x4400UL)
1043 #define USART3_BASE           (APB1PERIPH_BASE + 0x4800UL)
1044 #define UART4_BASE            (APB1PERIPH_BASE + 0x4C00UL)
1045 #define UART5_BASE            (APB1PERIPH_BASE + 0x5000UL)
1046 #define I2C1_BASE             (APB1PERIPH_BASE + 0x5400UL)
1047 #define I2C2_BASE             (APB1PERIPH_BASE + 0x5800UL)
1048 #define USB_BASE              (APB1PERIPH_BASE + 0x5C00UL)  /*!< USB_IP Peripheral Registers base address */
1049 #define USB_PMAADDR           (APB1PERIPH_BASE + 0x6000UL)  /*!< USB_IP Packet Memory Area base address */
1050 #define FDCAN1_BASE           (APB1PERIPH_BASE + 0x6400UL)
1051 #define FDCAN_CONFIG_BASE     (APB1PERIPH_BASE + 0x6500UL)  /*!< FDCAN configuration registers base address */
1052 #define FDCAN2_BASE           (APB1PERIPH_BASE + 0x6800UL)
1053 #define PWR_BASE              (APB1PERIPH_BASE + 0x7000UL)
1054 #define I2C3_BASE             (APB1PERIPH_BASE + 0x7800UL)
1055 #define LPTIM1_BASE           (APB1PERIPH_BASE + 0x7C00UL)
1056 #define LPUART1_BASE          (APB1PERIPH_BASE + 0x8000UL)
1057 #define UCPD1_BASE            (APB1PERIPH_BASE + 0xA000UL)
1058 #define SRAMCAN_BASE          (APB1PERIPH_BASE + 0xA400UL)
1059 
1060 /*!< APB2 peripherals */
1061 #define SYSCFG_BASE           (APB2PERIPH_BASE + 0x0000UL)
1062 #define VREFBUF_BASE          (APB2PERIPH_BASE + 0x0030UL)
1063 #define COMP1_BASE            (APB2PERIPH_BASE + 0x0200UL)
1064 #define COMP2_BASE            (APB2PERIPH_BASE + 0x0204UL)
1065 #define COMP3_BASE            (APB2PERIPH_BASE + 0x0208UL)
1066 #define COMP4_BASE            (APB2PERIPH_BASE + 0x020CUL)
1067 #define OPAMP_BASE            (APB2PERIPH_BASE + 0x0300UL)
1068 #define OPAMP1_BASE           (APB2PERIPH_BASE + 0x0300UL)
1069 #define OPAMP2_BASE           (APB2PERIPH_BASE + 0x0304UL)
1070 #define OPAMP3_BASE           (APB2PERIPH_BASE + 0x0308UL)
1071 #define OPAMP6_BASE           (APB2PERIPH_BASE + 0x0314UL)
1072 
1073 #define EXTI_BASE             (APB2PERIPH_BASE + 0x0400UL)
1074 #define TIM1_BASE             (APB2PERIPH_BASE + 0x2C00UL)
1075 #define SPI1_BASE             (APB2PERIPH_BASE + 0x3000UL)
1076 #define TIM8_BASE             (APB2PERIPH_BASE + 0x3400UL)
1077 #define USART1_BASE           (APB2PERIPH_BASE + 0x3800UL)
1078 #define TIM15_BASE            (APB2PERIPH_BASE + 0x4000UL)
1079 #define TIM16_BASE            (APB2PERIPH_BASE + 0x4400UL)
1080 #define TIM17_BASE            (APB2PERIPH_BASE + 0x4800UL)
1081 #define TIM20_BASE            (APB2PERIPH_BASE + 0x5000UL)
1082 #define SAI1_BASE             (APB2PERIPH_BASE + 0x5400UL)
1083 #define SAI1_Block_A_BASE     (SAI1_BASE + 0x0004UL)
1084 #define SAI1_Block_B_BASE     (SAI1_BASE + 0x0024UL)
1085 
1086 /*!< AHB1 peripherals */
1087 #define DMA1_BASE             (AHB1PERIPH_BASE)
1088 #define DMA2_BASE             (AHB1PERIPH_BASE + 0x0400UL)
1089 #define DMAMUX1_BASE          (AHB1PERIPH_BASE + 0x0800UL)
1090 #define CORDIC_BASE           (AHB1PERIPH_BASE + 0x0C00UL)
1091 #define RCC_BASE              (AHB1PERIPH_BASE + 0x1000UL)
1092 #define FMAC_BASE             (AHB1PERIPH_BASE + 0x1400UL)
1093 #define FLASH_R_BASE          (AHB1PERIPH_BASE + 0x2000UL)
1094 #define CRC_BASE              (AHB1PERIPH_BASE + 0x3000UL)
1095 
1096 #define DMA1_Channel1_BASE    (DMA1_BASE + 0x0008UL)
1097 #define DMA1_Channel2_BASE    (DMA1_BASE + 0x001CUL)
1098 #define DMA1_Channel3_BASE    (DMA1_BASE + 0x0030UL)
1099 #define DMA1_Channel4_BASE    (DMA1_BASE + 0x0044UL)
1100 #define DMA1_Channel5_BASE    (DMA1_BASE + 0x0058UL)
1101 #define DMA1_Channel6_BASE    (DMA1_BASE + 0x006CUL)
1102 #define DMA1_Channel7_BASE    (DMA1_BASE + 0x0080UL)
1103 #define DMA1_Channel8_BASE    (DMA1_BASE + 0x0094UL)
1104 
1105 #define DMA2_Channel1_BASE    (DMA2_BASE + 0x0008UL)
1106 #define DMA2_Channel2_BASE    (DMA2_BASE + 0x001CUL)
1107 #define DMA2_Channel3_BASE    (DMA2_BASE + 0x0030UL)
1108 #define DMA2_Channel4_BASE    (DMA2_BASE + 0x0044UL)
1109 #define DMA2_Channel5_BASE    (DMA2_BASE + 0x0058UL)
1110 #define DMA2_Channel6_BASE    (DMA2_BASE + 0x006CUL)
1111 #define DMA2_Channel7_BASE    (DMA2_BASE + 0x0080UL)
1112 #define DMA2_Channel8_BASE    (DMA2_BASE + 0x0094UL)
1113 
1114 #define DMAMUX1_Channel0_BASE    (DMAMUX1_BASE)
1115 #define DMAMUX1_Channel1_BASE    (DMAMUX1_BASE + 0x0004UL)
1116 #define DMAMUX1_Channel2_BASE    (DMAMUX1_BASE + 0x0008UL)
1117 #define DMAMUX1_Channel3_BASE    (DMAMUX1_BASE + 0x000CUL)
1118 #define DMAMUX1_Channel4_BASE    (DMAMUX1_BASE + 0x0010UL)
1119 #define DMAMUX1_Channel5_BASE    (DMAMUX1_BASE + 0x0014UL)
1120 #define DMAMUX1_Channel6_BASE    (DMAMUX1_BASE + 0x0018UL)
1121 #define DMAMUX1_Channel7_BASE    (DMAMUX1_BASE + 0x001CUL)
1122 #define DMAMUX1_Channel8_BASE    (DMAMUX1_BASE + 0x0020UL)
1123 #define DMAMUX1_Channel9_BASE    (DMAMUX1_BASE + 0x0024UL)
1124 #define DMAMUX1_Channel10_BASE   (DMAMUX1_BASE + 0x0028UL)
1125 #define DMAMUX1_Channel11_BASE   (DMAMUX1_BASE + 0x002CUL)
1126 #define DMAMUX1_Channel12_BASE   (DMAMUX1_BASE + 0x0030UL)
1127 #define DMAMUX1_Channel13_BASE   (DMAMUX1_BASE + 0x0034UL)
1128 #define DMAMUX1_Channel14_BASE   (DMAMUX1_BASE + 0x0038UL)
1129 #define DMAMUX1_Channel15_BASE   (DMAMUX1_BASE + 0x003CUL)
1130 #define DMAMUX1_RequestGenerator0_BASE  (DMAMUX1_BASE + 0x0100UL)
1131 #define DMAMUX1_RequestGenerator1_BASE  (DMAMUX1_BASE + 0x0104UL)
1132 #define DMAMUX1_RequestGenerator2_BASE  (DMAMUX1_BASE + 0x0108UL)
1133 #define DMAMUX1_RequestGenerator3_BASE  (DMAMUX1_BASE + 0x010CUL)
1134 
1135 #define DMAMUX1_ChannelStatus_BASE      (DMAMUX1_BASE + 0x0080UL)
1136 #define DMAMUX1_RequestGenStatus_BASE   (DMAMUX1_BASE + 0x0140UL)
1137 
1138 /*!< AHB2 peripherals */
1139 #define GPIOA_BASE            (AHB2PERIPH_BASE + 0x0000UL)
1140 #define GPIOB_BASE            (AHB2PERIPH_BASE + 0x0400UL)
1141 #define GPIOC_BASE            (AHB2PERIPH_BASE + 0x0800UL)
1142 #define GPIOD_BASE            (AHB2PERIPH_BASE + 0x0C00UL)
1143 #define GPIOE_BASE            (AHB2PERIPH_BASE + 0x1000UL)
1144 #define GPIOF_BASE            (AHB2PERIPH_BASE + 0x1400UL)
1145 #define GPIOG_BASE            (AHB2PERIPH_BASE + 0x1800UL)
1146 
1147 #define ADC1_BASE             (AHB2PERIPH_BASE + 0x08000000UL)
1148 #define ADC2_BASE             (AHB2PERIPH_BASE + 0x08000100UL)
1149 #define ADC12_COMMON_BASE     (AHB2PERIPH_BASE + 0x08000300UL)
1150 #define ADC3_BASE             (AHB2PERIPH_BASE + 0x08000400UL)
1151 #define ADC345_COMMON_BASE    (AHB2PERIPH_BASE + 0x08000700UL)
1152 
1153 #define DAC_BASE              (AHB2PERIPH_BASE + 0x08000800UL)
1154 #define DAC1_BASE             (AHB2PERIPH_BASE + 0x08000800UL)
1155 #define DAC3_BASE             (AHB2PERIPH_BASE + 0x08001000UL)
1156 #define AES_BASE              (AHB2PERIPH_BASE + 0x08060000UL)
1157 
1158 #define RNG_BASE              (AHB2PERIPH_BASE + 0x08060800UL)
1159 /* Debug MCU registers base address */
1160 #define DBGMCU_BASE           (0xE0042000UL)
1161 
1162 #define PACKAGE_BASE          (0x1FFF7500UL)        /*!< Package data register base address     */
1163 #define UID_BASE              (0x1FFF7590UL)        /*!< Unique device ID register base address */
1164 #define FLASHSIZE_BASE        (0x1FFF75E0UL)        /*!< Flash size data register base address  */
1165 /**
1166   * @}
1167   */
1168 
1169 /** @addtogroup Peripheral_declaration
1170   * @{
1171   */
1172 #define TIM2                ((TIM_TypeDef *) TIM2_BASE)
1173 #define TIM3                ((TIM_TypeDef *) TIM3_BASE)
1174 #define TIM4                ((TIM_TypeDef *) TIM4_BASE)
1175 #define TIM6                ((TIM_TypeDef *) TIM6_BASE)
1176 #define TIM7                ((TIM_TypeDef *) TIM7_BASE)
1177 #define CRS                 ((CRS_TypeDef *) CRS_BASE)
1178 #define TAMP                ((TAMP_TypeDef *) TAMP_BASE)
1179 #define RTC                 ((RTC_TypeDef *) RTC_BASE)
1180 #define WWDG                ((WWDG_TypeDef *) WWDG_BASE)
1181 #define IWDG                ((IWDG_TypeDef *) IWDG_BASE)
1182 #define SPI2                ((SPI_TypeDef *) SPI2_BASE)
1183 #define SPI3                ((SPI_TypeDef *) SPI3_BASE)
1184 #define USART2              ((USART_TypeDef *) USART2_BASE)
1185 #define USART3              ((USART_TypeDef *) USART3_BASE)
1186 #define UART4               ((USART_TypeDef *) UART4_BASE)
1187 #define UART5               ((USART_TypeDef *) UART5_BASE)
1188 #define I2C1                ((I2C_TypeDef *) I2C1_BASE)
1189 #define I2C2                ((I2C_TypeDef *) I2C2_BASE)
1190 #define USB                 ((USB_TypeDef *) USB_BASE)
1191 #define FDCAN1              ((FDCAN_GlobalTypeDef *) FDCAN1_BASE)
1192 #define FDCAN_CONFIG        ((FDCAN_Config_TypeDef *) FDCAN_CONFIG_BASE)
1193 #define FDCAN2              ((FDCAN_GlobalTypeDef *) FDCAN2_BASE)
1194 #define PWR                 ((PWR_TypeDef *) PWR_BASE)
1195 #define I2C3                ((I2C_TypeDef *) I2C3_BASE)
1196 #define LPTIM1              ((LPTIM_TypeDef *) LPTIM1_BASE)
1197 #define LPUART1             ((USART_TypeDef *) LPUART1_BASE)
1198 #define UCPD1              ((UCPD_TypeDef *) UCPD1_BASE)
1199 
1200 #define SYSCFG              ((SYSCFG_TypeDef *) SYSCFG_BASE)
1201 #define VREFBUF             ((VREFBUF_TypeDef *) VREFBUF_BASE)
1202 #define COMP1               ((COMP_TypeDef *) COMP1_BASE)
1203 #define COMP2               ((COMP_TypeDef *) COMP2_BASE)
1204 #define COMP3               ((COMP_TypeDef *) COMP3_BASE)
1205 #define COMP4               ((COMP_TypeDef *) COMP4_BASE)
1206 
1207 #define OPAMP               ((OPAMP_TypeDef *) OPAMP_BASE)
1208 #define OPAMP1              ((OPAMP_TypeDef *) OPAMP1_BASE)
1209 #define OPAMP2              ((OPAMP_TypeDef *) OPAMP2_BASE)
1210 #define OPAMP3              ((OPAMP_TypeDef *) OPAMP3_BASE)
1211 #define OPAMP6              ((OPAMP_TypeDef *) OPAMP6_BASE)
1212 
1213 #define EXTI                ((EXTI_TypeDef *) EXTI_BASE)
1214 #define TIM1                ((TIM_TypeDef *) TIM1_BASE)
1215 #define SPI1                ((SPI_TypeDef *) SPI1_BASE)
1216 #define TIM8                ((TIM_TypeDef *) TIM8_BASE)
1217 #define USART1              ((USART_TypeDef *) USART1_BASE)
1218 #define TIM15               ((TIM_TypeDef *) TIM15_BASE)
1219 #define TIM16               ((TIM_TypeDef *) TIM16_BASE)
1220 #define TIM17               ((TIM_TypeDef *) TIM17_BASE)
1221 #define TIM20               ((TIM_TypeDef *) TIM20_BASE)
1222 #define SAI1                ((SAI_TypeDef *) SAI1_BASE)
1223 #define SAI1_Block_A        ((SAI_Block_TypeDef *)SAI1_Block_A_BASE)
1224 #define SAI1_Block_B        ((SAI_Block_TypeDef *)SAI1_Block_B_BASE)
1225 #define DMA1                ((DMA_TypeDef *) DMA1_BASE)
1226 #define DMA2                ((DMA_TypeDef *) DMA2_BASE)
1227 #define DMAMUX1             ((DMAMUX_Channel_TypeDef *) DMAMUX1_BASE)
1228 #define CORDIC              ((CORDIC_TypeDef *) CORDIC_BASE)
1229 #define RCC                 ((RCC_TypeDef *) RCC_BASE)
1230 #define FMAC                ((FMAC_TypeDef *) FMAC_BASE)
1231 #define FLASH               ((FLASH_TypeDef *) FLASH_R_BASE)
1232 #define CRC                 ((CRC_TypeDef *) CRC_BASE)
1233 
1234 #define GPIOA               ((GPIO_TypeDef *) GPIOA_BASE)
1235 #define GPIOB               ((GPIO_TypeDef *) GPIOB_BASE)
1236 #define GPIOC               ((GPIO_TypeDef *) GPIOC_BASE)
1237 #define GPIOD               ((GPIO_TypeDef *) GPIOD_BASE)
1238 #define GPIOE               ((GPIO_TypeDef *) GPIOE_BASE)
1239 #define GPIOF               ((GPIO_TypeDef *) GPIOF_BASE)
1240 #define GPIOG               ((GPIO_TypeDef *) GPIOG_BASE)
1241 #define ADC1                ((ADC_TypeDef *) ADC1_BASE)
1242 #define ADC2                ((ADC_TypeDef *) ADC2_BASE)
1243 #define ADC12_COMMON        ((ADC_Common_TypeDef *) ADC12_COMMON_BASE)
1244 #define ADC3                ((ADC_TypeDef *) ADC3_BASE)
1245 #define ADC345_COMMON       ((ADC_Common_TypeDef *) ADC345_COMMON_BASE)
1246 #define DAC                 ((DAC_TypeDef *) DAC_BASE)
1247 #define DAC1                ((DAC_TypeDef *) DAC1_BASE)
1248 #define DAC3                ((DAC_TypeDef *) DAC3_BASE)
1249 #define AES                 ((AES_TypeDef *) AES_BASE)
1250 #define RNG                 ((RNG_TypeDef *) RNG_BASE)
1251 
1252 #define DMA1_Channel1       ((DMA_Channel_TypeDef *) DMA1_Channel1_BASE)
1253 #define DMA1_Channel2       ((DMA_Channel_TypeDef *) DMA1_Channel2_BASE)
1254 #define DMA1_Channel3       ((DMA_Channel_TypeDef *) DMA1_Channel3_BASE)
1255 #define DMA1_Channel4       ((DMA_Channel_TypeDef *) DMA1_Channel4_BASE)
1256 #define DMA1_Channel5       ((DMA_Channel_TypeDef *) DMA1_Channel5_BASE)
1257 #define DMA1_Channel6       ((DMA_Channel_TypeDef *) DMA1_Channel6_BASE)
1258 #define DMA1_Channel7       ((DMA_Channel_TypeDef *) DMA1_Channel7_BASE)
1259 #define DMA1_Channel8       ((DMA_Channel_TypeDef *) DMA1_Channel8_BASE)
1260 
1261 #define DMA2_Channel1       ((DMA_Channel_TypeDef *) DMA2_Channel1_BASE)
1262 #define DMA2_Channel2       ((DMA_Channel_TypeDef *) DMA2_Channel2_BASE)
1263 #define DMA2_Channel3       ((DMA_Channel_TypeDef *) DMA2_Channel3_BASE)
1264 #define DMA2_Channel4       ((DMA_Channel_TypeDef *) DMA2_Channel4_BASE)
1265 #define DMA2_Channel5       ((DMA_Channel_TypeDef *) DMA2_Channel5_BASE)
1266 #define DMA2_Channel6       ((DMA_Channel_TypeDef *) DMA2_Channel6_BASE)
1267 #define DMA2_Channel7       ((DMA_Channel_TypeDef *) DMA2_Channel7_BASE)
1268 #define DMA2_Channel8       ((DMA_Channel_TypeDef *) DMA2_Channel8_BASE)
1269 
1270 #define DMAMUX1_Channel0    ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel0_BASE)
1271 #define DMAMUX1_Channel1    ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel1_BASE)
1272 #define DMAMUX1_Channel2    ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel2_BASE)
1273 #define DMAMUX1_Channel3    ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel3_BASE)
1274 #define DMAMUX1_Channel4    ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel4_BASE)
1275 #define DMAMUX1_Channel5    ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel5_BASE)
1276 #define DMAMUX1_Channel6    ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel6_BASE)
1277 #define DMAMUX1_Channel7    ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel7_BASE)
1278 #define DMAMUX1_Channel8    ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel8_BASE)
1279 #define DMAMUX1_Channel9    ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel9_BASE)
1280 #define DMAMUX1_Channel10   ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel10_BASE)
1281 #define DMAMUX1_Channel11   ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel11_BASE)
1282 #define DMAMUX1_Channel12   ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel12_BASE)
1283 #define DMAMUX1_Channel13   ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel13_BASE)
1284 #define DMAMUX1_Channel14   ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel14_BASE)
1285 #define DMAMUX1_Channel15   ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel15_BASE)
1286 
1287 #define DMAMUX1_RequestGenerator0  ((DMAMUX_RequestGen_TypeDef *) DMAMUX1_RequestGenerator0_BASE)
1288 #define DMAMUX1_RequestGenerator1  ((DMAMUX_RequestGen_TypeDef *) DMAMUX1_RequestGenerator1_BASE)
1289 #define DMAMUX1_RequestGenerator2  ((DMAMUX_RequestGen_TypeDef *) DMAMUX1_RequestGenerator2_BASE)
1290 #define DMAMUX1_RequestGenerator3  ((DMAMUX_RequestGen_TypeDef *) DMAMUX1_RequestGenerator3_BASE)
1291 
1292 #define DMAMUX1_ChannelStatus      ((DMAMUX_ChannelStatus_TypeDef *) DMAMUX1_ChannelStatus_BASE)
1293 #define DMAMUX1_RequestGenStatus   ((DMAMUX_RequestGenStatus_TypeDef *) DMAMUX1_RequestGenStatus_BASE)
1294 
1295 
1296 #define QUADSPI             ((QUADSPI_TypeDef *) QSPI_R_BASE)
1297 
1298 #define DBGMCU              ((DBGMCU_TypeDef *) DBGMCU_BASE)
1299 
1300 /**
1301   * @}
1302   */
1303 
1304 /** @addtogroup Exported_constants
1305   * @{
1306   */
1307 
1308   /** @addtogroup Hardware_Constant_Definition
1309     * @{
1310     */
1311 #define LSI_STARTUP_TIME 130U /*!< LSI Maximum startup time in us */
1312 
1313   /**
1314     * @}
1315     */
1316 
1317 /** @addtogroup Peripheral_Registers_Bits_Definition
1318   * @{
1319   */
1320 
1321 /******************************************************************************/
1322 /*                         Peripheral Registers_Bits_Definition               */
1323 /******************************************************************************/
1324 
1325 /******************************************************************************/
1326 /*                                                                            */
1327 /*                        Analog to Digital Converter                         */
1328 /*                                                                            */
1329 /******************************************************************************/
1330 
1331 /*
1332  * @brief Specific device feature definitions (not present on all devices in the STM32G4 series)
1333  */
1334 #define ADC_MULTIMODE_SUPPORT                          /*!< ADC feature available only on specific devices: multimode available on devices with several ADC instances */
1335 
1336 /********************  Bit definition for ADC_ISR register  *******************/
1337 #define ADC_ISR_ADRDY_Pos              (0U)
1338 #define ADC_ISR_ADRDY_Msk              (0x1UL << ADC_ISR_ADRDY_Pos)            /*!< 0x00000001 */
1339 #define ADC_ISR_ADRDY                  ADC_ISR_ADRDY_Msk                       /*!< ADC ready flag */
1340 #define ADC_ISR_EOSMP_Pos              (1U)
1341 #define ADC_ISR_EOSMP_Msk              (0x1UL << ADC_ISR_EOSMP_Pos)            /*!< 0x00000002 */
1342 #define ADC_ISR_EOSMP                  ADC_ISR_EOSMP_Msk                       /*!< ADC group regular end of sampling flag */
1343 #define ADC_ISR_EOC_Pos                (2U)
1344 #define ADC_ISR_EOC_Msk                (0x1UL << ADC_ISR_EOC_Pos)              /*!< 0x00000004 */
1345 #define ADC_ISR_EOC                    ADC_ISR_EOC_Msk                         /*!< ADC group regular end of unitary conversion flag */
1346 #define ADC_ISR_EOS_Pos                (3U)
1347 #define ADC_ISR_EOS_Msk                (0x1UL << ADC_ISR_EOS_Pos)              /*!< 0x00000008 */
1348 #define ADC_ISR_EOS                    ADC_ISR_EOS_Msk                         /*!< ADC group regular end of sequence conversions flag */
1349 #define ADC_ISR_OVR_Pos                (4U)
1350 #define ADC_ISR_OVR_Msk                (0x1UL << ADC_ISR_OVR_Pos)              /*!< 0x00000010 */
1351 #define ADC_ISR_OVR                    ADC_ISR_OVR_Msk                         /*!< ADC group regular overrun flag */
1352 #define ADC_ISR_JEOC_Pos               (5U)
1353 #define ADC_ISR_JEOC_Msk               (0x1UL << ADC_ISR_JEOC_Pos)             /*!< 0x00000020 */
1354 #define ADC_ISR_JEOC                   ADC_ISR_JEOC_Msk                        /*!< ADC group injected end of unitary conversion flag */
1355 #define ADC_ISR_JEOS_Pos               (6U)
1356 #define ADC_ISR_JEOS_Msk               (0x1UL << ADC_ISR_JEOS_Pos)             /*!< 0x00000040 */
1357 #define ADC_ISR_JEOS                   ADC_ISR_JEOS_Msk                        /*!< ADC group injected end of sequence conversions flag */
1358 #define ADC_ISR_AWD1_Pos               (7U)
1359 #define ADC_ISR_AWD1_Msk               (0x1UL << ADC_ISR_AWD1_Pos)             /*!< 0x00000080 */
1360 #define ADC_ISR_AWD1                   ADC_ISR_AWD1_Msk                        /*!< ADC analog watchdog 1 flag */
1361 #define ADC_ISR_AWD2_Pos               (8U)
1362 #define ADC_ISR_AWD2_Msk               (0x1UL << ADC_ISR_AWD2_Pos)             /*!< 0x00000100 */
1363 #define ADC_ISR_AWD2                   ADC_ISR_AWD2_Msk                        /*!< ADC analog watchdog 2 flag */
1364 #define ADC_ISR_AWD3_Pos               (9U)
1365 #define ADC_ISR_AWD3_Msk               (0x1UL << ADC_ISR_AWD3_Pos)             /*!< 0x00000200 */
1366 #define ADC_ISR_AWD3                   ADC_ISR_AWD3_Msk                        /*!< ADC analog watchdog 3 flag */
1367 #define ADC_ISR_JQOVF_Pos              (10U)
1368 #define ADC_ISR_JQOVF_Msk              (0x1UL << ADC_ISR_JQOVF_Pos)            /*!< 0x00000400 */
1369 #define ADC_ISR_JQOVF                  ADC_ISR_JQOVF_Msk                       /*!< ADC group injected contexts queue overflow flag */
1370 
1371 /********************  Bit definition for ADC_IER register  *******************/
1372 #define ADC_IER_ADRDYIE_Pos            (0U)
1373 #define ADC_IER_ADRDYIE_Msk            (0x1UL << ADC_IER_ADRDYIE_Pos)          /*!< 0x00000001 */
1374 #define ADC_IER_ADRDYIE                ADC_IER_ADRDYIE_Msk                     /*!< ADC ready interrupt */
1375 #define ADC_IER_EOSMPIE_Pos            (1U)
1376 #define ADC_IER_EOSMPIE_Msk            (0x1UL << ADC_IER_EOSMPIE_Pos)          /*!< 0x00000002 */
1377 #define ADC_IER_EOSMPIE                ADC_IER_EOSMPIE_Msk                     /*!< ADC group regular end of sampling interrupt */
1378 #define ADC_IER_EOCIE_Pos              (2U)
1379 #define ADC_IER_EOCIE_Msk              (0x1UL << ADC_IER_EOCIE_Pos)            /*!< 0x00000004 */
1380 #define ADC_IER_EOCIE                  ADC_IER_EOCIE_Msk                       /*!< ADC group regular end of unitary conversion interrupt */
1381 #define ADC_IER_EOSIE_Pos              (3U)
1382 #define ADC_IER_EOSIE_Msk              (0x1UL << ADC_IER_EOSIE_Pos)            /*!< 0x00000008 */
1383 #define ADC_IER_EOSIE                  ADC_IER_EOSIE_Msk                       /*!< ADC group regular end of sequence conversions interrupt */
1384 #define ADC_IER_OVRIE_Pos              (4U)
1385 #define ADC_IER_OVRIE_Msk              (0x1UL << ADC_IER_OVRIE_Pos)            /*!< 0x00000010 */
1386 #define ADC_IER_OVRIE                  ADC_IER_OVRIE_Msk                       /*!< ADC group regular overrun interrupt */
1387 #define ADC_IER_JEOCIE_Pos             (5U)
1388 #define ADC_IER_JEOCIE_Msk             (0x1UL << ADC_IER_JEOCIE_Pos)           /*!< 0x00000020 */
1389 #define ADC_IER_JEOCIE                 ADC_IER_JEOCIE_Msk                      /*!< ADC group injected end of unitary conversion interrupt */
1390 #define ADC_IER_JEOSIE_Pos             (6U)
1391 #define ADC_IER_JEOSIE_Msk             (0x1UL << ADC_IER_JEOSIE_Pos)           /*!< 0x00000040 */
1392 #define ADC_IER_JEOSIE                 ADC_IER_JEOSIE_Msk                      /*!< ADC group injected end of sequence conversions interrupt */
1393 #define ADC_IER_AWD1IE_Pos             (7U)
1394 #define ADC_IER_AWD1IE_Msk             (0x1UL << ADC_IER_AWD1IE_Pos)           /*!< 0x00000080 */
1395 #define ADC_IER_AWD1IE                 ADC_IER_AWD1IE_Msk                      /*!< ADC analog watchdog 1 interrupt */
1396 #define ADC_IER_AWD2IE_Pos             (8U)
1397 #define ADC_IER_AWD2IE_Msk             (0x1UL << ADC_IER_AWD2IE_Pos)           /*!< 0x00000100 */
1398 #define ADC_IER_AWD2IE                 ADC_IER_AWD2IE_Msk                      /*!< ADC analog watchdog 2 interrupt */
1399 #define ADC_IER_AWD3IE_Pos             (9U)
1400 #define ADC_IER_AWD3IE_Msk             (0x1UL << ADC_IER_AWD3IE_Pos)           /*!< 0x00000200 */
1401 #define ADC_IER_AWD3IE                 ADC_IER_AWD3IE_Msk                      /*!< ADC analog watchdog 3 interrupt */
1402 #define ADC_IER_JQOVFIE_Pos            (10U)
1403 #define ADC_IER_JQOVFIE_Msk            (0x1UL << ADC_IER_JQOVFIE_Pos)          /*!< 0x00000400 */
1404 #define ADC_IER_JQOVFIE                ADC_IER_JQOVFIE_Msk                     /*!< ADC group injected contexts queue overflow interrupt */
1405 
1406 /********************  Bit definition for ADC_CR register  ********************/
1407 #define ADC_CR_ADEN_Pos                (0U)
1408 #define ADC_CR_ADEN_Msk                (0x1UL << ADC_CR_ADEN_Pos)              /*!< 0x00000001 */
1409 #define ADC_CR_ADEN                    ADC_CR_ADEN_Msk                         /*!< ADC enable */
1410 #define ADC_CR_ADDIS_Pos               (1U)
1411 #define ADC_CR_ADDIS_Msk               (0x1UL << ADC_CR_ADDIS_Pos)             /*!< 0x00000002 */
1412 #define ADC_CR_ADDIS                   ADC_CR_ADDIS_Msk                        /*!< ADC disable */
1413 #define ADC_CR_ADSTART_Pos             (2U)
1414 #define ADC_CR_ADSTART_Msk             (0x1UL << ADC_CR_ADSTART_Pos)           /*!< 0x00000004 */
1415 #define ADC_CR_ADSTART                 ADC_CR_ADSTART_Msk                      /*!< ADC group regular conversion start */
1416 #define ADC_CR_JADSTART_Pos            (3U)
1417 #define ADC_CR_JADSTART_Msk            (0x1UL << ADC_CR_JADSTART_Pos)          /*!< 0x00000008 */
1418 #define ADC_CR_JADSTART                ADC_CR_JADSTART_Msk                     /*!< ADC group injected conversion start */
1419 #define ADC_CR_ADSTP_Pos               (4U)
1420 #define ADC_CR_ADSTP_Msk               (0x1UL << ADC_CR_ADSTP_Pos)             /*!< 0x00000010 */
1421 #define ADC_CR_ADSTP                   ADC_CR_ADSTP_Msk                        /*!< ADC group regular conversion stop */
1422 #define ADC_CR_JADSTP_Pos              (5U)
1423 #define ADC_CR_JADSTP_Msk              (0x1UL << ADC_CR_JADSTP_Pos)            /*!< 0x00000020 */
1424 #define ADC_CR_JADSTP                  ADC_CR_JADSTP_Msk                       /*!< ADC group injected conversion stop */
1425 #define ADC_CR_ADVREGEN_Pos            (28U)
1426 #define ADC_CR_ADVREGEN_Msk            (0x1UL << ADC_CR_ADVREGEN_Pos)          /*!< 0x10000000 */
1427 #define ADC_CR_ADVREGEN                ADC_CR_ADVREGEN_Msk                     /*!< ADC voltage regulator enable */
1428 #define ADC_CR_DEEPPWD_Pos             (29U)
1429 #define ADC_CR_DEEPPWD_Msk             (0x1UL << ADC_CR_DEEPPWD_Pos)           /*!< 0x20000000 */
1430 #define ADC_CR_DEEPPWD                 ADC_CR_DEEPPWD_Msk                      /*!< ADC deep power down enable */
1431 #define ADC_CR_ADCALDIF_Pos            (30U)
1432 #define ADC_CR_ADCALDIF_Msk            (0x1UL << ADC_CR_ADCALDIF_Pos)          /*!< 0x40000000 */
1433 #define ADC_CR_ADCALDIF                ADC_CR_ADCALDIF_Msk                     /*!< ADC differential mode for calibration */
1434 #define ADC_CR_ADCAL_Pos               (31U)
1435 #define ADC_CR_ADCAL_Msk               (0x1UL << ADC_CR_ADCAL_Pos)             /*!< 0x80000000 */
1436 #define ADC_CR_ADCAL                   ADC_CR_ADCAL_Msk                        /*!< ADC calibration */
1437 
1438 /********************  Bit definition for ADC_CFGR register  ******************/
1439 #define ADC_CFGR_DMAEN_Pos             (0U)
1440 #define ADC_CFGR_DMAEN_Msk             (0x1UL << ADC_CFGR_DMAEN_Pos)           /*!< 0x00000001 */
1441 #define ADC_CFGR_DMAEN                 ADC_CFGR_DMAEN_Msk                      /*!< ADC DMA transfer enable */
1442 #define ADC_CFGR_DMACFG_Pos            (1U)
1443 #define ADC_CFGR_DMACFG_Msk            (0x1UL << ADC_CFGR_DMACFG_Pos)          /*!< 0x00000002 */
1444 #define ADC_CFGR_DMACFG                ADC_CFGR_DMACFG_Msk                     /*!< ADC DMA transfer configuration */
1445 
1446 #define ADC_CFGR_RES_Pos               (3U)
1447 #define ADC_CFGR_RES_Msk               (0x3UL << ADC_CFGR_RES_Pos)             /*!< 0x00000018 */
1448 #define ADC_CFGR_RES                   ADC_CFGR_RES_Msk                        /*!< ADC data resolution */
1449 #define ADC_CFGR_RES_0                 (0x1UL << ADC_CFGR_RES_Pos)             /*!< 0x00000008 */
1450 #define ADC_CFGR_RES_1                 (0x2UL << ADC_CFGR_RES_Pos)             /*!< 0x00000010 */
1451 
1452 #define ADC_CFGR_EXTSEL_Pos            (5U)
1453 #define ADC_CFGR_EXTSEL_Msk            (0x1FUL << ADC_CFGR_EXTSEL_Pos)         /*!< 0x000003E0 */
1454 #define ADC_CFGR_EXTSEL                ADC_CFGR_EXTSEL_Msk                     /*!< ADC group regular external trigger source */
1455 #define ADC_CFGR_EXTSEL_0              (0x1UL << ADC_CFGR_EXTSEL_Pos)          /*!< 0x00000020 */
1456 #define ADC_CFGR_EXTSEL_1              (0x2UL << ADC_CFGR_EXTSEL_Pos)          /*!< 0x00000040 */
1457 #define ADC_CFGR_EXTSEL_2              (0x4UL << ADC_CFGR_EXTSEL_Pos)          /*!< 0x00000080 */
1458 #define ADC_CFGR_EXTSEL_3              (0x8UL << ADC_CFGR_EXTSEL_Pos)          /*!< 0x00000100 */
1459 #define ADC_CFGR_EXTSEL_4              (0x10UL << ADC_CFGR_EXTSEL_Pos)         /*!< 0x00000200 */
1460 
1461 #define ADC_CFGR_EXTEN_Pos             (10U)
1462 #define ADC_CFGR_EXTEN_Msk             (0x3UL << ADC_CFGR_EXTEN_Pos)           /*!< 0x00000C00 */
1463 #define ADC_CFGR_EXTEN                 ADC_CFGR_EXTEN_Msk                      /*!< ADC group regular external trigger polarity */
1464 #define ADC_CFGR_EXTEN_0               (0x1UL << ADC_CFGR_EXTEN_Pos)           /*!< 0x00000400 */
1465 #define ADC_CFGR_EXTEN_1               (0x2UL << ADC_CFGR_EXTEN_Pos)           /*!< 0x00000800 */
1466 
1467 #define ADC_CFGR_OVRMOD_Pos            (12U)
1468 #define ADC_CFGR_OVRMOD_Msk            (0x1UL << ADC_CFGR_OVRMOD_Pos)          /*!< 0x00001000 */
1469 #define ADC_CFGR_OVRMOD                ADC_CFGR_OVRMOD_Msk                     /*!< ADC group regular overrun configuration */
1470 #define ADC_CFGR_CONT_Pos              (13U)
1471 #define ADC_CFGR_CONT_Msk              (0x1UL << ADC_CFGR_CONT_Pos)            /*!< 0x00002000 */
1472 #define ADC_CFGR_CONT                  ADC_CFGR_CONT_Msk                       /*!< ADC group regular continuous conversion mode */
1473 #define ADC_CFGR_AUTDLY_Pos            (14U)
1474 #define ADC_CFGR_AUTDLY_Msk            (0x1UL << ADC_CFGR_AUTDLY_Pos)          /*!< 0x00004000 */
1475 #define ADC_CFGR_AUTDLY                ADC_CFGR_AUTDLY_Msk                     /*!< ADC low power auto wait */
1476 #define ADC_CFGR_ALIGN_Pos             (15U)
1477 #define ADC_CFGR_ALIGN_Msk             (0x1UL << ADC_CFGR_ALIGN_Pos)           /*!< 0x00008000 */
1478 #define ADC_CFGR_ALIGN                 ADC_CFGR_ALIGN_Msk                      /*!< ADC data alignment */
1479 #define ADC_CFGR_DISCEN_Pos            (16U)
1480 #define ADC_CFGR_DISCEN_Msk            (0x1UL << ADC_CFGR_DISCEN_Pos)          /*!< 0x00010000 */
1481 #define ADC_CFGR_DISCEN                ADC_CFGR_DISCEN_Msk                     /*!< ADC group regular sequencer discontinuous mode */
1482 
1483 #define ADC_CFGR_DISCNUM_Pos           (17U)
1484 #define ADC_CFGR_DISCNUM_Msk           (0x7UL << ADC_CFGR_DISCNUM_Pos)         /*!< 0x000E0000 */
1485 #define ADC_CFGR_DISCNUM               ADC_CFGR_DISCNUM_Msk                    /*!< ADC group regular sequencer discontinuous number of ranks */
1486 #define ADC_CFGR_DISCNUM_0             (0x1UL << ADC_CFGR_DISCNUM_Pos)         /*!< 0x00020000 */
1487 #define ADC_CFGR_DISCNUM_1             (0x2UL << ADC_CFGR_DISCNUM_Pos)         /*!< 0x00040000 */
1488 #define ADC_CFGR_DISCNUM_2             (0x4UL << ADC_CFGR_DISCNUM_Pos)         /*!< 0x00080000 */
1489 
1490 #define ADC_CFGR_JDISCEN_Pos           (20U)
1491 #define ADC_CFGR_JDISCEN_Msk           (0x1UL << ADC_CFGR_JDISCEN_Pos)         /*!< 0x00100000 */
1492 #define ADC_CFGR_JDISCEN               ADC_CFGR_JDISCEN_Msk                    /*!< ADC group injected sequencer discontinuous mode */
1493 #define ADC_CFGR_JQM_Pos               (21U)
1494 #define ADC_CFGR_JQM_Msk               (0x1UL << ADC_CFGR_JQM_Pos)             /*!< 0x00200000 */
1495 #define ADC_CFGR_JQM                   ADC_CFGR_JQM_Msk                        /*!< ADC group injected contexts queue mode */
1496 #define ADC_CFGR_AWD1SGL_Pos           (22U)
1497 #define ADC_CFGR_AWD1SGL_Msk           (0x1UL << ADC_CFGR_AWD1SGL_Pos)         /*!< 0x00400000 */
1498 #define ADC_CFGR_AWD1SGL               ADC_CFGR_AWD1SGL_Msk                    /*!< ADC analog watchdog 1 monitoring a single channel or all channels */
1499 #define ADC_CFGR_AWD1EN_Pos            (23U)
1500 #define ADC_CFGR_AWD1EN_Msk            (0x1UL << ADC_CFGR_AWD1EN_Pos)          /*!< 0x00800000 */
1501 #define ADC_CFGR_AWD1EN                ADC_CFGR_AWD1EN_Msk                     /*!< ADC analog watchdog 1 enable on scope ADC group regular */
1502 #define ADC_CFGR_JAWD1EN_Pos           (24U)
1503 #define ADC_CFGR_JAWD1EN_Msk           (0x1UL << ADC_CFGR_JAWD1EN_Pos)         /*!< 0x01000000 */
1504 #define ADC_CFGR_JAWD1EN               ADC_CFGR_JAWD1EN_Msk                    /*!< ADC analog watchdog 1 enable on scope ADC group injected */
1505 #define ADC_CFGR_JAUTO_Pos             (25U)
1506 #define ADC_CFGR_JAUTO_Msk             (0x1UL << ADC_CFGR_JAUTO_Pos)           /*!< 0x02000000 */
1507 #define ADC_CFGR_JAUTO                 ADC_CFGR_JAUTO_Msk                      /*!< ADC group injected automatic trigger mode */
1508 
1509 #define ADC_CFGR_AWD1CH_Pos            (26U)
1510 #define ADC_CFGR_AWD1CH_Msk            (0x1FUL << ADC_CFGR_AWD1CH_Pos)         /*!< 0x7C000000 */
1511 #define ADC_CFGR_AWD1CH                ADC_CFGR_AWD1CH_Msk                     /*!< ADC analog watchdog 1 monitored channel selection */
1512 #define ADC_CFGR_AWD1CH_0              (0x01UL << ADC_CFGR_AWD1CH_Pos)         /*!< 0x04000000 */
1513 #define ADC_CFGR_AWD1CH_1              (0x02UL << ADC_CFGR_AWD1CH_Pos)         /*!< 0x08000000 */
1514 #define ADC_CFGR_AWD1CH_2              (0x04UL << ADC_CFGR_AWD1CH_Pos)         /*!< 0x10000000 */
1515 #define ADC_CFGR_AWD1CH_3              (0x08UL << ADC_CFGR_AWD1CH_Pos)         /*!< 0x20000000 */
1516 #define ADC_CFGR_AWD1CH_4              (0x10UL << ADC_CFGR_AWD1CH_Pos)         /*!< 0x40000000 */
1517 
1518 #define ADC_CFGR_JQDIS_Pos             (31U)
1519 #define ADC_CFGR_JQDIS_Msk             (0x1UL << ADC_CFGR_JQDIS_Pos)           /*!< 0x80000000 */
1520 #define ADC_CFGR_JQDIS                 ADC_CFGR_JQDIS_Msk                      /*!< ADC group injected contexts queue disable */
1521 
1522 /********************  Bit definition for ADC_CFGR2 register  *****************/
1523 #define ADC_CFGR2_ROVSE_Pos            (0U)
1524 #define ADC_CFGR2_ROVSE_Msk            (0x1UL << ADC_CFGR2_ROVSE_Pos)          /*!< 0x00000001 */
1525 #define ADC_CFGR2_ROVSE                ADC_CFGR2_ROVSE_Msk                     /*!< ADC oversampler enable on scope ADC group regular */
1526 #define ADC_CFGR2_JOVSE_Pos            (1U)
1527 #define ADC_CFGR2_JOVSE_Msk            (0x1UL << ADC_CFGR2_JOVSE_Pos)          /*!< 0x00000002 */
1528 #define ADC_CFGR2_JOVSE                ADC_CFGR2_JOVSE_Msk                     /*!< ADC oversampler enable on scope ADC group injected */
1529 
1530 #define ADC_CFGR2_OVSR_Pos             (2U)
1531 #define ADC_CFGR2_OVSR_Msk             (0x7UL << ADC_CFGR2_OVSR_Pos)           /*!< 0x0000001C */
1532 #define ADC_CFGR2_OVSR                 ADC_CFGR2_OVSR_Msk                      /*!< ADC oversampling ratio */
1533 #define ADC_CFGR2_OVSR_0               (0x1UL << ADC_CFGR2_OVSR_Pos)           /*!< 0x00000004 */
1534 #define ADC_CFGR2_OVSR_1               (0x2UL << ADC_CFGR2_OVSR_Pos)           /*!< 0x00000008 */
1535 #define ADC_CFGR2_OVSR_2               (0x4UL << ADC_CFGR2_OVSR_Pos)           /*!< 0x00000010 */
1536 
1537 #define ADC_CFGR2_OVSS_Pos             (5U)
1538 #define ADC_CFGR2_OVSS_Msk             (0xFUL << ADC_CFGR2_OVSS_Pos)           /*!< 0x000001E0 */
1539 #define ADC_CFGR2_OVSS                 ADC_CFGR2_OVSS_Msk                      /*!< ADC oversampling shift */
1540 #define ADC_CFGR2_OVSS_0               (0x1UL << ADC_CFGR2_OVSS_Pos)           /*!< 0x00000020 */
1541 #define ADC_CFGR2_OVSS_1               (0x2UL << ADC_CFGR2_OVSS_Pos)           /*!< 0x00000040 */
1542 #define ADC_CFGR2_OVSS_2               (0x4UL << ADC_CFGR2_OVSS_Pos)           /*!< 0x00000080 */
1543 #define ADC_CFGR2_OVSS_3               (0x8UL << ADC_CFGR2_OVSS_Pos)           /*!< 0x00000100 */
1544 
1545 #define ADC_CFGR2_TROVS_Pos            (9U)
1546 #define ADC_CFGR2_TROVS_Msk            (0x1UL << ADC_CFGR2_TROVS_Pos)          /*!< 0x00000200 */
1547 #define ADC_CFGR2_TROVS                ADC_CFGR2_TROVS_Msk                     /*!< ADC oversampling discontinuous mode (triggered mode) for ADC group regular */
1548 #define ADC_CFGR2_ROVSM_Pos            (10U)
1549 #define ADC_CFGR2_ROVSM_Msk            (0x1UL << ADC_CFGR2_ROVSM_Pos)          /*!< 0x00000400 */
1550 #define ADC_CFGR2_ROVSM                ADC_CFGR2_ROVSM_Msk                     /*!< ADC oversampling mode managing interlaced conversions of ADC group regular and group injected */
1551 
1552 #define ADC_CFGR2_GCOMP_Pos            (16U)
1553 #define ADC_CFGR2_GCOMP_Msk            (0x1UL << ADC_CFGR2_GCOMP_Pos)          /*!< 0x00010000 */
1554 #define ADC_CFGR2_GCOMP                ADC_CFGR2_GCOMP_Msk                     /*!< ADC Gain Compensation mode */
1555 
1556 #define ADC_CFGR2_SWTRIG_Pos           (25U)
1557 #define ADC_CFGR2_SWTRIG_Msk           (0x1UL << ADC_CFGR2_SWTRIG_Pos)         /*!< 0x02000000 */
1558 #define ADC_CFGR2_SWTRIG               ADC_CFGR2_SWTRIG_Msk                    /*!< ADC Software Trigger Bit for Sample time control trigger mode */
1559 #define ADC_CFGR2_BULB_Pos             (26U)
1560 #define ADC_CFGR2_BULB_Msk             (0x1UL << ADC_CFGR2_BULB_Pos)           /*!< 0x04000000 */
1561 #define ADC_CFGR2_BULB                 ADC_CFGR2_BULB_Msk                      /*!< ADC Bulb sampling mode */
1562 #define ADC_CFGR2_SMPTRIG_Pos          (27U)
1563 #define ADC_CFGR2_SMPTRIG_Msk          (0x1UL << ADC_CFGR2_SMPTRIG_Pos)        /*!< 0x08000000 */
1564 #define ADC_CFGR2_SMPTRIG              ADC_CFGR2_SMPTRIG_Msk                   /*!< ADC Sample Time Control Trigger mode */
1565 
1566 /********************  Bit definition for ADC_SMPR1 register  *****************/
1567 #define ADC_SMPR1_SMP0_Pos             (0U)
1568 #define ADC_SMPR1_SMP0_Msk             (0x7UL << ADC_SMPR1_SMP0_Pos)           /*!< 0x00000007 */
1569 #define ADC_SMPR1_SMP0                 ADC_SMPR1_SMP0_Msk                      /*!< ADC channel 0 sampling time selection  */
1570 #define ADC_SMPR1_SMP0_0               (0x1UL << ADC_SMPR1_SMP0_Pos)           /*!< 0x00000001 */
1571 #define ADC_SMPR1_SMP0_1               (0x2UL << ADC_SMPR1_SMP0_Pos)           /*!< 0x00000002 */
1572 #define ADC_SMPR1_SMP0_2               (0x4UL << ADC_SMPR1_SMP0_Pos)           /*!< 0x00000004 */
1573 
1574 #define ADC_SMPR1_SMP1_Pos             (3U)
1575 #define ADC_SMPR1_SMP1_Msk             (0x7UL << ADC_SMPR1_SMP1_Pos)           /*!< 0x00000038 */
1576 #define ADC_SMPR1_SMP1                 ADC_SMPR1_SMP1_Msk                      /*!< ADC channel 1 sampling time selection  */
1577 #define ADC_SMPR1_SMP1_0               (0x1UL << ADC_SMPR1_SMP1_Pos)           /*!< 0x00000008 */
1578 #define ADC_SMPR1_SMP1_1               (0x2UL << ADC_SMPR1_SMP1_Pos)           /*!< 0x00000010 */
1579 #define ADC_SMPR1_SMP1_2               (0x4UL << ADC_SMPR1_SMP1_Pos)           /*!< 0x00000020 */
1580 
1581 #define ADC_SMPR1_SMP2_Pos             (6U)
1582 #define ADC_SMPR1_SMP2_Msk             (0x7UL << ADC_SMPR1_SMP2_Pos)           /*!< 0x000001C0 */
1583 #define ADC_SMPR1_SMP2                 ADC_SMPR1_SMP2_Msk                      /*!< ADC channel 2 sampling time selection  */
1584 #define ADC_SMPR1_SMP2_0               (0x1UL << ADC_SMPR1_SMP2_Pos)           /*!< 0x00000040 */
1585 #define ADC_SMPR1_SMP2_1               (0x2UL << ADC_SMPR1_SMP2_Pos)           /*!< 0x00000080 */
1586 #define ADC_SMPR1_SMP2_2               (0x4UL << ADC_SMPR1_SMP2_Pos)           /*!< 0x00000100 */
1587 
1588 #define ADC_SMPR1_SMP3_Pos             (9U)
1589 #define ADC_SMPR1_SMP3_Msk             (0x7UL << ADC_SMPR1_SMP3_Pos)           /*!< 0x00000E00 */
1590 #define ADC_SMPR1_SMP3                 ADC_SMPR1_SMP3_Msk                      /*!< ADC channel 3 sampling time selection  */
1591 #define ADC_SMPR1_SMP3_0               (0x1UL << ADC_SMPR1_SMP3_Pos)           /*!< 0x00000200 */
1592 #define ADC_SMPR1_SMP3_1               (0x2UL << ADC_SMPR1_SMP3_Pos)           /*!< 0x00000400 */
1593 #define ADC_SMPR1_SMP3_2               (0x4UL << ADC_SMPR1_SMP3_Pos)           /*!< 0x00000800 */
1594 
1595 #define ADC_SMPR1_SMP4_Pos             (12U)
1596 #define ADC_SMPR1_SMP4_Msk             (0x7UL << ADC_SMPR1_SMP4_Pos)           /*!< 0x00007000 */
1597 #define ADC_SMPR1_SMP4                 ADC_SMPR1_SMP4_Msk                      /*!< ADC channel 4 sampling time selection  */
1598 #define ADC_SMPR1_SMP4_0               (0x1UL << ADC_SMPR1_SMP4_Pos)           /*!< 0x00001000 */
1599 #define ADC_SMPR1_SMP4_1               (0x2UL << ADC_SMPR1_SMP4_Pos)           /*!< 0x00002000 */
1600 #define ADC_SMPR1_SMP4_2               (0x4UL << ADC_SMPR1_SMP4_Pos)           /*!< 0x00004000 */
1601 
1602 #define ADC_SMPR1_SMP5_Pos             (15U)
1603 #define ADC_SMPR1_SMP5_Msk             (0x7UL << ADC_SMPR1_SMP5_Pos)           /*!< 0x00038000 */
1604 #define ADC_SMPR1_SMP5                 ADC_SMPR1_SMP5_Msk                      /*!< ADC channel 5 sampling time selection  */
1605 #define ADC_SMPR1_SMP5_0               (0x1UL << ADC_SMPR1_SMP5_Pos)           /*!< 0x00008000 */
1606 #define ADC_SMPR1_SMP5_1               (0x2UL << ADC_SMPR1_SMP5_Pos)           /*!< 0x00010000 */
1607 #define ADC_SMPR1_SMP5_2               (0x4UL << ADC_SMPR1_SMP5_Pos)           /*!< 0x00020000 */
1608 
1609 #define ADC_SMPR1_SMP6_Pos             (18U)
1610 #define ADC_SMPR1_SMP6_Msk             (0x7UL << ADC_SMPR1_SMP6_Pos)           /*!< 0x001C0000 */
1611 #define ADC_SMPR1_SMP6                 ADC_SMPR1_SMP6_Msk                      /*!< ADC channel 6 sampling time selection  */
1612 #define ADC_SMPR1_SMP6_0               (0x1UL << ADC_SMPR1_SMP6_Pos)           /*!< 0x00040000 */
1613 #define ADC_SMPR1_SMP6_1               (0x2UL << ADC_SMPR1_SMP6_Pos)           /*!< 0x00080000 */
1614 #define ADC_SMPR1_SMP6_2               (0x4UL << ADC_SMPR1_SMP6_Pos)           /*!< 0x00100000 */
1615 
1616 #define ADC_SMPR1_SMP7_Pos             (21U)
1617 #define ADC_SMPR1_SMP7_Msk             (0x7UL << ADC_SMPR1_SMP7_Pos)           /*!< 0x00E00000 */
1618 #define ADC_SMPR1_SMP7                 ADC_SMPR1_SMP7_Msk                      /*!< ADC channel 7 sampling time selection  */
1619 #define ADC_SMPR1_SMP7_0               (0x1UL << ADC_SMPR1_SMP7_Pos)           /*!< 0x00200000 */
1620 #define ADC_SMPR1_SMP7_1               (0x2UL << ADC_SMPR1_SMP7_Pos)           /*!< 0x00400000 */
1621 #define ADC_SMPR1_SMP7_2               (0x4UL << ADC_SMPR1_SMP7_Pos)           /*!< 0x00800000 */
1622 
1623 #define ADC_SMPR1_SMP8_Pos             (24U)
1624 #define ADC_SMPR1_SMP8_Msk             (0x7UL << ADC_SMPR1_SMP8_Pos)           /*!< 0x07000000 */
1625 #define ADC_SMPR1_SMP8                 ADC_SMPR1_SMP8_Msk                      /*!< ADC channel 8 sampling time selection  */
1626 #define ADC_SMPR1_SMP8_0               (0x1UL << ADC_SMPR1_SMP8_Pos)           /*!< 0x01000000 */
1627 #define ADC_SMPR1_SMP8_1               (0x2UL << ADC_SMPR1_SMP8_Pos)           /*!< 0x02000000 */
1628 #define ADC_SMPR1_SMP8_2               (0x4UL << ADC_SMPR1_SMP8_Pos)           /*!< 0x04000000 */
1629 
1630 #define ADC_SMPR1_SMP9_Pos             (27U)
1631 #define ADC_SMPR1_SMP9_Msk             (0x7UL << ADC_SMPR1_SMP9_Pos)           /*!< 0x38000000 */
1632 #define ADC_SMPR1_SMP9                 ADC_SMPR1_SMP9_Msk                      /*!< ADC channel 9 sampling time selection  */
1633 #define ADC_SMPR1_SMP9_0               (0x1UL << ADC_SMPR1_SMP9_Pos)           /*!< 0x08000000 */
1634 #define ADC_SMPR1_SMP9_1               (0x2UL << ADC_SMPR1_SMP9_Pos)           /*!< 0x10000000 */
1635 #define ADC_SMPR1_SMP9_2               (0x4UL << ADC_SMPR1_SMP9_Pos)           /*!< 0x20000000 */
1636 
1637 #define ADC_SMPR1_SMPPLUS_Pos          (31U)
1638 #define ADC_SMPR1_SMPPLUS_Msk          (0x1UL << ADC_SMPR1_SMPPLUS_Pos)        /*!< 0x80000000 */
1639 #define ADC_SMPR1_SMPPLUS              ADC_SMPR1_SMPPLUS_Msk                   /*!< ADC channels sampling time additional setting */
1640 
1641 /********************  Bit definition for ADC_SMPR2 register  *****************/
1642 #define ADC_SMPR2_SMP10_Pos            (0U)
1643 #define ADC_SMPR2_SMP10_Msk            (0x7UL << ADC_SMPR2_SMP10_Pos)          /*!< 0x00000007 */
1644 #define ADC_SMPR2_SMP10                ADC_SMPR2_SMP10_Msk                     /*!< ADC channel 10 sampling time selection  */
1645 #define ADC_SMPR2_SMP10_0              (0x1UL << ADC_SMPR2_SMP10_Pos)          /*!< 0x00000001 */
1646 #define ADC_SMPR2_SMP10_1              (0x2UL << ADC_SMPR2_SMP10_Pos)          /*!< 0x00000002 */
1647 #define ADC_SMPR2_SMP10_2              (0x4UL << ADC_SMPR2_SMP10_Pos)          /*!< 0x00000004 */
1648 
1649 #define ADC_SMPR2_SMP11_Pos            (3U)
1650 #define ADC_SMPR2_SMP11_Msk            (0x7UL << ADC_SMPR2_SMP11_Pos)          /*!< 0x00000038 */
1651 #define ADC_SMPR2_SMP11                ADC_SMPR2_SMP11_Msk                     /*!< ADC channel 11 sampling time selection  */
1652 #define ADC_SMPR2_SMP11_0              (0x1UL << ADC_SMPR2_SMP11_Pos)          /*!< 0x00000008 */
1653 #define ADC_SMPR2_SMP11_1              (0x2UL << ADC_SMPR2_SMP11_Pos)          /*!< 0x00000010 */
1654 #define ADC_SMPR2_SMP11_2              (0x4UL << ADC_SMPR2_SMP11_Pos)          /*!< 0x00000020 */
1655 
1656 #define ADC_SMPR2_SMP12_Pos            (6U)
1657 #define ADC_SMPR2_SMP12_Msk            (0x7UL << ADC_SMPR2_SMP12_Pos)          /*!< 0x000001C0 */
1658 #define ADC_SMPR2_SMP12                ADC_SMPR2_SMP12_Msk                     /*!< ADC channel 12 sampling time selection  */
1659 #define ADC_SMPR2_SMP12_0              (0x1UL << ADC_SMPR2_SMP12_Pos)          /*!< 0x00000040 */
1660 #define ADC_SMPR2_SMP12_1              (0x2UL << ADC_SMPR2_SMP12_Pos)          /*!< 0x00000080 */
1661 #define ADC_SMPR2_SMP12_2              (0x4UL << ADC_SMPR2_SMP12_Pos)          /*!< 0x00000100 */
1662 
1663 #define ADC_SMPR2_SMP13_Pos            (9U)
1664 #define ADC_SMPR2_SMP13_Msk            (0x7UL << ADC_SMPR2_SMP13_Pos)          /*!< 0x00000E00 */
1665 #define ADC_SMPR2_SMP13                ADC_SMPR2_SMP13_Msk                     /*!< ADC channel 13 sampling time selection  */
1666 #define ADC_SMPR2_SMP13_0              (0x1UL << ADC_SMPR2_SMP13_Pos)          /*!< 0x00000200 */
1667 #define ADC_SMPR2_SMP13_1              (0x2UL << ADC_SMPR2_SMP13_Pos)          /*!< 0x00000400 */
1668 #define ADC_SMPR2_SMP13_2              (0x4UL << ADC_SMPR2_SMP13_Pos)          /*!< 0x00000800 */
1669 
1670 #define ADC_SMPR2_SMP14_Pos            (12U)
1671 #define ADC_SMPR2_SMP14_Msk            (0x7UL << ADC_SMPR2_SMP14_Pos)          /*!< 0x00007000 */
1672 #define ADC_SMPR2_SMP14                ADC_SMPR2_SMP14_Msk                     /*!< ADC channel 14 sampling time selection  */
1673 #define ADC_SMPR2_SMP14_0              (0x1UL << ADC_SMPR2_SMP14_Pos)          /*!< 0x00001000 */
1674 #define ADC_SMPR2_SMP14_1              (0x2UL << ADC_SMPR2_SMP14_Pos)          /*!< 0x00002000 */
1675 #define ADC_SMPR2_SMP14_2              (0x4UL << ADC_SMPR2_SMP14_Pos)          /*!< 0x00004000 */
1676 
1677 #define ADC_SMPR2_SMP15_Pos            (15U)
1678 #define ADC_SMPR2_SMP15_Msk            (0x7UL << ADC_SMPR2_SMP15_Pos)          /*!< 0x00038000 */
1679 #define ADC_SMPR2_SMP15                ADC_SMPR2_SMP15_Msk                     /*!< ADC channel 15 sampling time selection  */
1680 #define ADC_SMPR2_SMP15_0              (0x1UL << ADC_SMPR2_SMP15_Pos)          /*!< 0x00008000 */
1681 #define ADC_SMPR2_SMP15_1              (0x2UL << ADC_SMPR2_SMP15_Pos)          /*!< 0x00010000 */
1682 #define ADC_SMPR2_SMP15_2              (0x4UL << ADC_SMPR2_SMP15_Pos)          /*!< 0x00020000 */
1683 
1684 #define ADC_SMPR2_SMP16_Pos            (18U)
1685 #define ADC_SMPR2_SMP16_Msk            (0x7UL << ADC_SMPR2_SMP16_Pos)          /*!< 0x001C0000 */
1686 #define ADC_SMPR2_SMP16                ADC_SMPR2_SMP16_Msk                     /*!< ADC channel 16 sampling time selection  */
1687 #define ADC_SMPR2_SMP16_0              (0x1UL << ADC_SMPR2_SMP16_Pos)          /*!< 0x00040000 */
1688 #define ADC_SMPR2_SMP16_1              (0x2UL << ADC_SMPR2_SMP16_Pos)          /*!< 0x00080000 */
1689 #define ADC_SMPR2_SMP16_2              (0x4UL << ADC_SMPR2_SMP16_Pos)          /*!< 0x00100000 */
1690 
1691 #define ADC_SMPR2_SMP17_Pos            (21U)
1692 #define ADC_SMPR2_SMP17_Msk            (0x7UL << ADC_SMPR2_SMP17_Pos)          /*!< 0x00E00000 */
1693 #define ADC_SMPR2_SMP17                ADC_SMPR2_SMP17_Msk                     /*!< ADC channel 17 sampling time selection  */
1694 #define ADC_SMPR2_SMP17_0              (0x1UL << ADC_SMPR2_SMP17_Pos)          /*!< 0x00200000 */
1695 #define ADC_SMPR2_SMP17_1              (0x2UL << ADC_SMPR2_SMP17_Pos)          /*!< 0x00400000 */
1696 #define ADC_SMPR2_SMP17_2              (0x4UL << ADC_SMPR2_SMP17_Pos)          /*!< 0x00800000 */
1697 
1698 #define ADC_SMPR2_SMP18_Pos            (24U)
1699 #define ADC_SMPR2_SMP18_Msk            (0x7UL << ADC_SMPR2_SMP18_Pos)          /*!< 0x07000000 */
1700 #define ADC_SMPR2_SMP18                ADC_SMPR2_SMP18_Msk                     /*!< ADC channel 18 sampling time selection  */
1701 #define ADC_SMPR2_SMP18_0              (0x1UL << ADC_SMPR2_SMP18_Pos)          /*!< 0x01000000 */
1702 #define ADC_SMPR2_SMP18_1              (0x2UL << ADC_SMPR2_SMP18_Pos)          /*!< 0x02000000 */
1703 #define ADC_SMPR2_SMP18_2              (0x4UL << ADC_SMPR2_SMP18_Pos)          /*!< 0x04000000 */
1704 
1705 /********************  Bit definition for ADC_TR1 register  *******************/
1706 #define ADC_TR1_LT1_Pos                (0U)
1707 #define ADC_TR1_LT1_Msk                (0xFFFUL << ADC_TR1_LT1_Pos)            /*!< 0x00000FFF */
1708 #define ADC_TR1_LT1                    ADC_TR1_LT1_Msk                         /*!< ADC analog watchdog 1 threshold low */
1709 
1710 #define ADC_TR1_AWDFILT_Pos            (12U)
1711 #define ADC_TR1_AWDFILT_Msk            (0x7UL << ADC_TR1_AWDFILT_Pos)          /*!< 0x00007000 */
1712 #define ADC_TR1_AWDFILT                ADC_TR1_AWDFILT_Msk                     /*!< ADC analog watchdog filtering parameter  */
1713 #define ADC_TR1_AWDFILT_0              (0x1UL << ADC_TR1_AWDFILT_Pos)          /*!< 0x00001000 */
1714 #define ADC_TR1_AWDFILT_1              (0x2UL << ADC_TR1_AWDFILT_Pos)          /*!< 0x00002000 */
1715 #define ADC_TR1_AWDFILT_2              (0x4UL << ADC_TR1_AWDFILT_Pos)          /*!< 0x00004000 */
1716 
1717 #define ADC_TR1_HT1_Pos                (16U)
1718 #define ADC_TR1_HT1_Msk                (0xFFFUL << ADC_TR1_HT1_Pos)            /*!< 0x0FFF0000 */
1719 #define ADC_TR1_HT1                    ADC_TR1_HT1_Msk                         /*!< ADC analog watchdog 1 threshold high */
1720 
1721 /********************  Bit definition for ADC_TR2 register  *******************/
1722 #define ADC_TR2_LT2_Pos                (0U)
1723 #define ADC_TR2_LT2_Msk                (0xFFUL << ADC_TR2_LT2_Pos)             /*!< 0x000000FF */
1724 #define ADC_TR2_LT2                    ADC_TR2_LT2_Msk                         /*!< ADC analog watchdog 2 threshold low */
1725 
1726 #define ADC_TR2_HT2_Pos                (16U)
1727 #define ADC_TR2_HT2_Msk                (0xFFUL << ADC_TR2_HT2_Pos)             /*!< 0x00FF0000 */
1728 #define ADC_TR2_HT2                    ADC_TR2_HT2_Msk                         /*!< ADC analog watchdog 2 threshold high */
1729 
1730 /********************  Bit definition for ADC_TR3 register  *******************/
1731 #define ADC_TR3_LT3_Pos                (0U)
1732 #define ADC_TR3_LT3_Msk                (0xFFUL << ADC_TR3_LT3_Pos)             /*!< 0x000000FF */
1733 #define ADC_TR3_LT3                    ADC_TR3_LT3_Msk                         /*!< ADC analog watchdog 3 threshold low */
1734 
1735 #define ADC_TR3_HT3_Pos                (16U)
1736 #define ADC_TR3_HT3_Msk                (0xFFUL << ADC_TR3_HT3_Pos)             /*!< 0x00FF0000 */
1737 #define ADC_TR3_HT3                    ADC_TR3_HT3_Msk                         /*!< ADC analog watchdog 3 threshold high */
1738 
1739 /********************  Bit definition for ADC_SQR1 register  ******************/
1740 #define ADC_SQR1_L_Pos                 (0U)
1741 #define ADC_SQR1_L_Msk                 (0xFUL << ADC_SQR1_L_Pos)               /*!< 0x0000000F */
1742 #define ADC_SQR1_L                     ADC_SQR1_L_Msk                          /*!< ADC group regular sequencer scan length */
1743 #define ADC_SQR1_L_0                   (0x1UL << ADC_SQR1_L_Pos)               /*!< 0x00000001 */
1744 #define ADC_SQR1_L_1                   (0x2UL << ADC_SQR1_L_Pos)               /*!< 0x00000002 */
1745 #define ADC_SQR1_L_2                   (0x4UL << ADC_SQR1_L_Pos)               /*!< 0x00000004 */
1746 #define ADC_SQR1_L_3                   (0x8UL << ADC_SQR1_L_Pos)               /*!< 0x00000008 */
1747 
1748 #define ADC_SQR1_SQ1_Pos               (6U)
1749 #define ADC_SQR1_SQ1_Msk               (0x1FUL << ADC_SQR1_SQ1_Pos)            /*!< 0x000007C0 */
1750 #define ADC_SQR1_SQ1                   ADC_SQR1_SQ1_Msk                        /*!< ADC group regular sequencer rank 1 */
1751 #define ADC_SQR1_SQ1_0                 (0x01UL << ADC_SQR1_SQ1_Pos)            /*!< 0x00000040 */
1752 #define ADC_SQR1_SQ1_1                 (0x02UL << ADC_SQR1_SQ1_Pos)            /*!< 0x00000080 */
1753 #define ADC_SQR1_SQ1_2                 (0x04UL << ADC_SQR1_SQ1_Pos)            /*!< 0x00000100 */
1754 #define ADC_SQR1_SQ1_3                 (0x08UL << ADC_SQR1_SQ1_Pos)            /*!< 0x00000200 */
1755 #define ADC_SQR1_SQ1_4                 (0x10UL << ADC_SQR1_SQ1_Pos)            /*!< 0x00000400 */
1756 
1757 #define ADC_SQR1_SQ2_Pos               (12U)
1758 #define ADC_SQR1_SQ2_Msk               (0x1FUL << ADC_SQR1_SQ2_Pos)            /*!< 0x0001F000 */
1759 #define ADC_SQR1_SQ2                   ADC_SQR1_SQ2_Msk                        /*!< ADC group regular sequencer rank 2 */
1760 #define ADC_SQR1_SQ2_0                 (0x01UL << ADC_SQR1_SQ2_Pos)            /*!< 0x00001000 */
1761 #define ADC_SQR1_SQ2_1                 (0x02UL << ADC_SQR1_SQ2_Pos)            /*!< 0x00002000 */
1762 #define ADC_SQR1_SQ2_2                 (0x04UL << ADC_SQR1_SQ2_Pos)            /*!< 0x00004000 */
1763 #define ADC_SQR1_SQ2_3                 (0x08UL << ADC_SQR1_SQ2_Pos)            /*!< 0x00008000 */
1764 #define ADC_SQR1_SQ2_4                 (0x10UL << ADC_SQR1_SQ2_Pos)            /*!< 0x00010000 */
1765 
1766 #define ADC_SQR1_SQ3_Pos               (18U)
1767 #define ADC_SQR1_SQ3_Msk               (0x1FUL << ADC_SQR1_SQ3_Pos)            /*!< 0x007C0000 */
1768 #define ADC_SQR1_SQ3                   ADC_SQR1_SQ3_Msk                        /*!< ADC group regular sequencer rank 3 */
1769 #define ADC_SQR1_SQ3_0                 (0x01UL << ADC_SQR1_SQ3_Pos)            /*!< 0x00040000 */
1770 #define ADC_SQR1_SQ3_1                 (0x02UL << ADC_SQR1_SQ3_Pos)            /*!< 0x00080000 */
1771 #define ADC_SQR1_SQ3_2                 (0x04UL << ADC_SQR1_SQ3_Pos)            /*!< 0x00100000 */
1772 #define ADC_SQR1_SQ3_3                 (0x08UL << ADC_SQR1_SQ3_Pos)            /*!< 0x00200000 */
1773 #define ADC_SQR1_SQ3_4                 (0x10UL<< ADC_SQR1_SQ3_Pos)             /*!< 0x00400000 */
1774 
1775 #define ADC_SQR1_SQ4_Pos               (24U)
1776 #define ADC_SQR1_SQ4_Msk               (0x1FUL << ADC_SQR1_SQ4_Pos)            /*!< 0x1F000000 */
1777 #define ADC_SQR1_SQ4                   ADC_SQR1_SQ4_Msk                        /*!< ADC group regular sequencer rank 4 */
1778 #define ADC_SQR1_SQ4_0                 (0x01UL << ADC_SQR1_SQ4_Pos)            /*!< 0x01000000 */
1779 #define ADC_SQR1_SQ4_1                 (0x02UL << ADC_SQR1_SQ4_Pos)            /*!< 0x02000000 */
1780 #define ADC_SQR1_SQ4_2                 (0x04UL << ADC_SQR1_SQ4_Pos)            /*!< 0x04000000 */
1781 #define ADC_SQR1_SQ4_3                 (0x08UL << ADC_SQR1_SQ4_Pos)            /*!< 0x08000000 */
1782 #define ADC_SQR1_SQ4_4                 (0x10UL << ADC_SQR1_SQ4_Pos)            /*!< 0x10000000 */
1783 
1784 /********************  Bit definition for ADC_SQR2 register  ******************/
1785 #define ADC_SQR2_SQ5_Pos               (0U)
1786 #define ADC_SQR2_SQ5_Msk               (0x1FUL << ADC_SQR2_SQ5_Pos)            /*!< 0x0000001F */
1787 #define ADC_SQR2_SQ5                   ADC_SQR2_SQ5_Msk                        /*!< ADC group regular sequencer rank 5 */
1788 #define ADC_SQR2_SQ5_0                 (0x01UL << ADC_SQR2_SQ5_Pos)            /*!< 0x00000001 */
1789 #define ADC_SQR2_SQ5_1                 (0x02UL << ADC_SQR2_SQ5_Pos)            /*!< 0x00000002 */
1790 #define ADC_SQR2_SQ5_2                 (0x04UL << ADC_SQR2_SQ5_Pos)            /*!< 0x00000004 */
1791 #define ADC_SQR2_SQ5_3                 (0x08UL << ADC_SQR2_SQ5_Pos)            /*!< 0x00000008 */
1792 #define ADC_SQR2_SQ5_4                 (0x10UL << ADC_SQR2_SQ5_Pos)            /*!< 0x00000010 */
1793 
1794 #define ADC_SQR2_SQ6_Pos               (6U)
1795 #define ADC_SQR2_SQ6_Msk               (0x1FUL << ADC_SQR2_SQ6_Pos)            /*!< 0x000007C0 */
1796 #define ADC_SQR2_SQ6                   ADC_SQR2_SQ6_Msk                        /*!< ADC group regular sequencer rank 6 */
1797 #define ADC_SQR2_SQ6_0                 (0x01UL << ADC_SQR2_SQ6_Pos)            /*!< 0x00000040 */
1798 #define ADC_SQR2_SQ6_1                 (0x02UL << ADC_SQR2_SQ6_Pos)            /*!< 0x00000080 */
1799 #define ADC_SQR2_SQ6_2                 (0x04UL << ADC_SQR2_SQ6_Pos)            /*!< 0x00000100 */
1800 #define ADC_SQR2_SQ6_3                 (0x08UL << ADC_SQR2_SQ6_Pos)            /*!< 0x00000200 */
1801 #define ADC_SQR2_SQ6_4                 (0x10UL << ADC_SQR2_SQ6_Pos)            /*!< 0x00000400 */
1802 
1803 #define ADC_SQR2_SQ7_Pos               (12U)
1804 #define ADC_SQR2_SQ7_Msk               (0x1FUL << ADC_SQR2_SQ7_Pos)            /*!< 0x0001F000 */
1805 #define ADC_SQR2_SQ7                   ADC_SQR2_SQ7_Msk                        /*!< ADC group regular sequencer rank 7 */
1806 #define ADC_SQR2_SQ7_0                 (0x01UL << ADC_SQR2_SQ7_Pos)            /*!< 0x00001000 */
1807 #define ADC_SQR2_SQ7_1                 (0x02UL << ADC_SQR2_SQ7_Pos)            /*!< 0x00002000 */
1808 #define ADC_SQR2_SQ7_2                 (0x04UL << ADC_SQR2_SQ7_Pos)            /*!< 0x00004000 */
1809 #define ADC_SQR2_SQ7_3                 (0x08UL << ADC_SQR2_SQ7_Pos)            /*!< 0x00008000 */
1810 #define ADC_SQR2_SQ7_4                 (0x10UL << ADC_SQR2_SQ7_Pos)            /*!< 0x00010000 */
1811 
1812 #define ADC_SQR2_SQ8_Pos               (18U)
1813 #define ADC_SQR2_SQ8_Msk               (0x1FUL << ADC_SQR2_SQ8_Pos)            /*!< 0x007C0000 */
1814 #define ADC_SQR2_SQ8                   ADC_SQR2_SQ8_Msk                        /*!< ADC group regular sequencer rank 8 */
1815 #define ADC_SQR2_SQ8_0                 (0x01UL << ADC_SQR2_SQ8_Pos)            /*!< 0x00040000 */
1816 #define ADC_SQR2_SQ8_1                 (0x02UL << ADC_SQR2_SQ8_Pos)            /*!< 0x00080000 */
1817 #define ADC_SQR2_SQ8_2                 (0x04UL << ADC_SQR2_SQ8_Pos)            /*!< 0x00100000 */
1818 #define ADC_SQR2_SQ8_3                 (0x08UL << ADC_SQR2_SQ8_Pos)            /*!< 0x00200000 */
1819 #define ADC_SQR2_SQ8_4                 (0x10UL << ADC_SQR2_SQ8_Pos)            /*!< 0x00400000 */
1820 
1821 #define ADC_SQR2_SQ9_Pos               (24U)
1822 #define ADC_SQR2_SQ9_Msk               (0x1FUL << ADC_SQR2_SQ9_Pos)            /*!< 0x1F000000 */
1823 #define ADC_SQR2_SQ9                   ADC_SQR2_SQ9_Msk                        /*!< ADC group regular sequencer rank 9 */
1824 #define ADC_SQR2_SQ9_0                 (0x01UL << ADC_SQR2_SQ9_Pos)            /*!< 0x01000000 */
1825 #define ADC_SQR2_SQ9_1                 (0x02UL << ADC_SQR2_SQ9_Pos)            /*!< 0x02000000 */
1826 #define ADC_SQR2_SQ9_2                 (0x04UL << ADC_SQR2_SQ9_Pos)            /*!< 0x04000000 */
1827 #define ADC_SQR2_SQ9_3                 (0x08UL << ADC_SQR2_SQ9_Pos)            /*!< 0x08000000 */
1828 #define ADC_SQR2_SQ9_4                 (0x10UL << ADC_SQR2_SQ9_Pos)            /*!< 0x10000000 */
1829 
1830 /********************  Bit definition for ADC_SQR3 register  ******************/
1831 #define ADC_SQR3_SQ10_Pos              (0U)
1832 #define ADC_SQR3_SQ10_Msk              (0x1FUL << ADC_SQR3_SQ10_Pos)           /*!< 0x0000001F */
1833 #define ADC_SQR3_SQ10                  ADC_SQR3_SQ10_Msk                       /*!< ADC group regular sequencer rank 10 */
1834 #define ADC_SQR3_SQ10_0                (0x01UL << ADC_SQR3_SQ10_Pos)           /*!< 0x00000001 */
1835 #define ADC_SQR3_SQ10_1                (0x02UL << ADC_SQR3_SQ10_Pos)           /*!< 0x00000002 */
1836 #define ADC_SQR3_SQ10_2                (0x04UL << ADC_SQR3_SQ10_Pos)           /*!< 0x00000004 */
1837 #define ADC_SQR3_SQ10_3                (0x08UL << ADC_SQR3_SQ10_Pos)           /*!< 0x00000008 */
1838 #define ADC_SQR3_SQ10_4                (0x10UL << ADC_SQR3_SQ10_Pos)           /*!< 0x00000010 */
1839 
1840 #define ADC_SQR3_SQ11_Pos              (6U)
1841 #define ADC_SQR3_SQ11_Msk              (0x1FUL << ADC_SQR3_SQ11_Pos)           /*!< 0x000007C0 */
1842 #define ADC_SQR3_SQ11                  ADC_SQR3_SQ11_Msk                       /*!< ADC group regular sequencer rank 11 */
1843 #define ADC_SQR3_SQ11_0                (0x01UL << ADC_SQR3_SQ11_Pos)           /*!< 0x00000040 */
1844 #define ADC_SQR3_SQ11_1                (0x02UL << ADC_SQR3_SQ11_Pos)           /*!< 0x00000080 */
1845 #define ADC_SQR3_SQ11_2                (0x04UL << ADC_SQR3_SQ11_Pos)           /*!< 0x00000100 */
1846 #define ADC_SQR3_SQ11_3                (0x08UL << ADC_SQR3_SQ11_Pos)           /*!< 0x00000200 */
1847 #define ADC_SQR3_SQ11_4                (0x10UL << ADC_SQR3_SQ11_Pos)           /*!< 0x00000400 */
1848 
1849 #define ADC_SQR3_SQ12_Pos              (12U)
1850 #define ADC_SQR3_SQ12_Msk              (0x1FUL << ADC_SQR3_SQ12_Pos)           /*!< 0x0001F000 */
1851 #define ADC_SQR3_SQ12                  ADC_SQR3_SQ12_Msk                       /*!< ADC group regular sequencer rank 12 */
1852 #define ADC_SQR3_SQ12_0                (0x01UL << ADC_SQR3_SQ12_Pos)           /*!< 0x00001000 */
1853 #define ADC_SQR3_SQ12_1                (0x02UL << ADC_SQR3_SQ12_Pos)           /*!< 0x00002000 */
1854 #define ADC_SQR3_SQ12_2                (0x04UL << ADC_SQR3_SQ12_Pos)           /*!< 0x00004000 */
1855 #define ADC_SQR3_SQ12_3                (0x08UL << ADC_SQR3_SQ12_Pos)           /*!< 0x00008000 */
1856 #define ADC_SQR3_SQ12_4                (0x10UL << ADC_SQR3_SQ12_Pos)           /*!< 0x00010000 */
1857 
1858 #define ADC_SQR3_SQ13_Pos              (18U)
1859 #define ADC_SQR3_SQ13_Msk              (0x1FUL << ADC_SQR3_SQ13_Pos)           /*!< 0x007C0000 */
1860 #define ADC_SQR3_SQ13                  ADC_SQR3_SQ13_Msk                       /*!< ADC group regular sequencer rank 13 */
1861 #define ADC_SQR3_SQ13_0                (0x01UL << ADC_SQR3_SQ13_Pos)           /*!< 0x00040000 */
1862 #define ADC_SQR3_SQ13_1                (0x02UL << ADC_SQR3_SQ13_Pos)           /*!< 0x00080000 */
1863 #define ADC_SQR3_SQ13_2                (0x04UL << ADC_SQR3_SQ13_Pos)           /*!< 0x00100000 */
1864 #define ADC_SQR3_SQ13_3                (0x08UL << ADC_SQR3_SQ13_Pos)           /*!< 0x00200000 */
1865 #define ADC_SQR3_SQ13_4                (0x10UL << ADC_SQR3_SQ13_Pos)           /*!< 0x00400000 */
1866 
1867 #define ADC_SQR3_SQ14_Pos              (24U)
1868 #define ADC_SQR3_SQ14_Msk              (0x1FUL << ADC_SQR3_SQ14_Pos)           /*!< 0x1F000000 */
1869 #define ADC_SQR3_SQ14                  ADC_SQR3_SQ14_Msk                       /*!< ADC group regular sequencer rank 14 */
1870 #define ADC_SQR3_SQ14_0                (0x01UL << ADC_SQR3_SQ14_Pos)           /*!< 0x01000000 */
1871 #define ADC_SQR3_SQ14_1                (0x02UL << ADC_SQR3_SQ14_Pos)           /*!< 0x02000000 */
1872 #define ADC_SQR3_SQ14_2                (0x04UL << ADC_SQR3_SQ14_Pos)           /*!< 0x04000000 */
1873 #define ADC_SQR3_SQ14_3                (0x08UL << ADC_SQR3_SQ14_Pos)           /*!< 0x08000000 */
1874 #define ADC_SQR3_SQ14_4                (0x10UL << ADC_SQR3_SQ14_Pos)           /*!< 0x10000000 */
1875 
1876 /********************  Bit definition for ADC_SQR4 register  ******************/
1877 #define ADC_SQR4_SQ15_Pos              (0U)
1878 #define ADC_SQR4_SQ15_Msk              (0x1FUL << ADC_SQR4_SQ15_Pos)           /*!< 0x0000001F */
1879 #define ADC_SQR4_SQ15                  ADC_SQR4_SQ15_Msk                       /*!< ADC group regular sequencer rank 15 */
1880 #define ADC_SQR4_SQ15_0                (0x01UL << ADC_SQR4_SQ15_Pos)           /*!< 0x00000001 */
1881 #define ADC_SQR4_SQ15_1                (0x02UL << ADC_SQR4_SQ15_Pos)           /*!< 0x00000002 */
1882 #define ADC_SQR4_SQ15_2                (0x04UL << ADC_SQR4_SQ15_Pos)           /*!< 0x00000004 */
1883 #define ADC_SQR4_SQ15_3                (0x08UL << ADC_SQR4_SQ15_Pos)           /*!< 0x00000008 */
1884 #define ADC_SQR4_SQ15_4                (0x10UL << ADC_SQR4_SQ15_Pos)           /*!< 0x00000010 */
1885 
1886 #define ADC_SQR4_SQ16_Pos              (6U)
1887 #define ADC_SQR4_SQ16_Msk              (0x1FUL << ADC_SQR4_SQ16_Pos)           /*!< 0x000007C0 */
1888 #define ADC_SQR4_SQ16                  ADC_SQR4_SQ16_Msk                       /*!< ADC group regular sequencer rank 16 */
1889 #define ADC_SQR4_SQ16_0                (0x01UL << ADC_SQR4_SQ16_Pos)           /*!< 0x00000040 */
1890 #define ADC_SQR4_SQ16_1                (0x02UL << ADC_SQR4_SQ16_Pos)           /*!< 0x00000080 */
1891 #define ADC_SQR4_SQ16_2                (0x04UL << ADC_SQR4_SQ16_Pos)           /*!< 0x00000100 */
1892 #define ADC_SQR4_SQ16_3                (0x08UL << ADC_SQR4_SQ16_Pos)           /*!< 0x00000200 */
1893 #define ADC_SQR4_SQ16_4                (0x10UL << ADC_SQR4_SQ16_Pos)           /*!< 0x00000400 */
1894 
1895 /********************  Bit definition for ADC_DR register  ********************/
1896 #define ADC_DR_RDATA_Pos               (0U)
1897 #define ADC_DR_RDATA_Msk               (0xFFFFUL << ADC_DR_RDATA_Pos)          /*!< 0x0000FFFF */
1898 #define ADC_DR_RDATA                   ADC_DR_RDATA_Msk                        /*!< ADC group regular conversion data */
1899 
1900 /********************  Bit definition for ADC_JSQR register  ******************/
1901 #define ADC_JSQR_JL_Pos                (0U)
1902 #define ADC_JSQR_JL_Msk                (0x3UL << ADC_JSQR_JL_Pos)              /*!< 0x00000003 */
1903 #define ADC_JSQR_JL                    ADC_JSQR_JL_Msk                         /*!< ADC group injected sequencer scan length */
1904 #define ADC_JSQR_JL_0                  (0x1UL << ADC_JSQR_JL_Pos)              /*!< 0x00000001 */
1905 #define ADC_JSQR_JL_1                  (0x2UL << ADC_JSQR_JL_Pos)              /*!< 0x00000002 */
1906 
1907 #define ADC_JSQR_JEXTSEL_Pos           (2U)
1908 #define ADC_JSQR_JEXTSEL_Msk           (0x1FUL << ADC_JSQR_JEXTSEL_Pos)        /*!< 0x0000007C */
1909 #define ADC_JSQR_JEXTSEL               ADC_JSQR_JEXTSEL_Msk                    /*!< ADC group injected external trigger source */
1910 #define ADC_JSQR_JEXTSEL_0             (0x1UL << ADC_JSQR_JEXTSEL_Pos)         /*!< 0x00000004 */
1911 #define ADC_JSQR_JEXTSEL_1             (0x2UL << ADC_JSQR_JEXTSEL_Pos)         /*!< 0x00000008 */
1912 #define ADC_JSQR_JEXTSEL_2             (0x4UL << ADC_JSQR_JEXTSEL_Pos)         /*!< 0x00000010 */
1913 #define ADC_JSQR_JEXTSEL_3             (0x8UL << ADC_JSQR_JEXTSEL_Pos)         /*!< 0x00000020 */
1914 #define ADC_JSQR_JEXTSEL_4             (0x10UL << ADC_JSQR_JEXTSEL_Pos)        /*!< 0x00000040 */
1915 
1916 #define ADC_JSQR_JEXTEN_Pos            (7U)
1917 #define ADC_JSQR_JEXTEN_Msk            (0x3UL << ADC_JSQR_JEXTEN_Pos)          /*!< 0x00000180 */
1918 #define ADC_JSQR_JEXTEN                ADC_JSQR_JEXTEN_Msk                     /*!< ADC group injected external trigger polarity */
1919 #define ADC_JSQR_JEXTEN_0              (0x1UL << ADC_JSQR_JEXTEN_Pos)          /*!< 0x00000080 */
1920 #define ADC_JSQR_JEXTEN_1              (0x2UL << ADC_JSQR_JEXTEN_Pos)          /*!< 0x00000100 */
1921 
1922 #define ADC_JSQR_JSQ1_Pos              (9U)
1923 #define ADC_JSQR_JSQ1_Msk              (0x1FUL << ADC_JSQR_JSQ1_Pos)           /*!< 0x00003E00 */
1924 #define ADC_JSQR_JSQ1                  ADC_JSQR_JSQ1_Msk                       /*!< ADC group injected sequencer rank 1 */
1925 #define ADC_JSQR_JSQ1_0                (0x01UL << ADC_JSQR_JSQ1_Pos)           /*!< 0x00000200 */
1926 #define ADC_JSQR_JSQ1_1                (0x02UL << ADC_JSQR_JSQ1_Pos)           /*!< 0x00000400 */
1927 #define ADC_JSQR_JSQ1_2                (0x04UL << ADC_JSQR_JSQ1_Pos)           /*!< 0x00000800 */
1928 #define ADC_JSQR_JSQ1_3                (0x08UL << ADC_JSQR_JSQ1_Pos)           /*!< 0x00001000 */
1929 #define ADC_JSQR_JSQ1_4                (0x10UL << ADC_JSQR_JSQ1_Pos)           /*!< 0x00002000 */
1930 
1931 #define ADC_JSQR_JSQ2_Pos              (15U)
1932 #define ADC_JSQR_JSQ2_Msk              (0x1FUL << ADC_JSQR_JSQ2_Pos)           /*!< 0x0007C000 */
1933 #define ADC_JSQR_JSQ2                  ADC_JSQR_JSQ2_Msk                       /*!< ADC group injected sequencer rank 2 */
1934 #define ADC_JSQR_JSQ2_0                (0x01UL << ADC_JSQR_JSQ2_Pos)           /*!< 0x00004000 */
1935 #define ADC_JSQR_JSQ2_1                (0x02UL << ADC_JSQR_JSQ2_Pos)           /*!< 0x00008000 */
1936 #define ADC_JSQR_JSQ2_2                (0x04UL << ADC_JSQR_JSQ2_Pos)           /*!< 0x00010000 */
1937 #define ADC_JSQR_JSQ2_3                (0x08UL << ADC_JSQR_JSQ2_Pos)           /*!< 0x00020000 */
1938 #define ADC_JSQR_JSQ2_4                (0x10UL << ADC_JSQR_JSQ2_Pos)           /*!< 0x00040000 */
1939 
1940 #define ADC_JSQR_JSQ3_Pos              (21U)
1941 #define ADC_JSQR_JSQ3_Msk              (0x1FUL << ADC_JSQR_JSQ3_Pos)           /*!< 0x03E00000 */
1942 #define ADC_JSQR_JSQ3                  ADC_JSQR_JSQ3_Msk                       /*!< ADC group injected sequencer rank 3 */
1943 #define ADC_JSQR_JSQ3_0                (0x01UL << ADC_JSQR_JSQ3_Pos)           /*!< 0x00200000 */
1944 #define ADC_JSQR_JSQ3_1                (0x02UL << ADC_JSQR_JSQ3_Pos)           /*!< 0x00400000 */
1945 #define ADC_JSQR_JSQ3_2                (0x04UL << ADC_JSQR_JSQ3_Pos)           /*!< 0x00800000 */
1946 #define ADC_JSQR_JSQ3_3                (0x08UL << ADC_JSQR_JSQ3_Pos)           /*!< 0x01000000 */
1947 #define ADC_JSQR_JSQ3_4                (0x10UL << ADC_JSQR_JSQ3_Pos)           /*!< 0x02000000 */
1948 
1949 #define ADC_JSQR_JSQ4_Pos              (27U)
1950 #define ADC_JSQR_JSQ4_Msk              (0x1FUL << ADC_JSQR_JSQ4_Pos)           /*!< 0xF8000000 */
1951 #define ADC_JSQR_JSQ4                  ADC_JSQR_JSQ4_Msk                       /*!< ADC group injected sequencer rank 4 */
1952 #define ADC_JSQR_JSQ4_0                (0x01UL << ADC_JSQR_JSQ4_Pos)           /*!< 0x08000000 */
1953 #define ADC_JSQR_JSQ4_1                (0x02UL << ADC_JSQR_JSQ4_Pos)           /*!< 0x10000000 */
1954 #define ADC_JSQR_JSQ4_2                (0x04UL << ADC_JSQR_JSQ4_Pos)           /*!< 0x20000000 */
1955 #define ADC_JSQR_JSQ4_3                (0x08UL << ADC_JSQR_JSQ4_Pos)           /*!< 0x40000000 */
1956 #define ADC_JSQR_JSQ4_4                (0x10UL << ADC_JSQR_JSQ4_Pos)           /*!< 0x80000000 */
1957 
1958 /********************  Bit definition for ADC_OFR1 register  ******************/
1959 #define ADC_OFR1_OFFSET1_Pos           (0U)
1960 #define ADC_OFR1_OFFSET1_Msk           (0xFFFUL << ADC_OFR1_OFFSET1_Pos)       /*!< 0x00000FFF */
1961 #define ADC_OFR1_OFFSET1               ADC_OFR1_OFFSET1_Msk                    /*!< ADC offset number 1 offset level */
1962 
1963 #define ADC_OFR1_OFFSETPOS_Pos         (24U)
1964 #define ADC_OFR1_OFFSETPOS_Msk         (0x1UL << ADC_OFR1_OFFSETPOS_Pos)       /*!< 0x01000000 */
1965 #define ADC_OFR1_OFFSETPOS             ADC_OFR1_OFFSETPOS_Msk                  /*!< ADC offset number 1 positive */
1966 #define ADC_OFR1_SATEN_Pos             (25U)
1967 #define ADC_OFR1_SATEN_Msk             (0x1UL << ADC_OFR1_SATEN_Pos)           /*!< 0x02000000 */
1968 #define ADC_OFR1_SATEN                 ADC_OFR1_SATEN_Msk                      /*!< ADC offset number 1 saturation enable */
1969 
1970 #define ADC_OFR1_OFFSET1_CH_Pos        (26U)
1971 #define ADC_OFR1_OFFSET1_CH_Msk        (0x1FUL << ADC_OFR1_OFFSET1_CH_Pos)     /*!< 0x7C000000 */
1972 #define ADC_OFR1_OFFSET1_CH            ADC_OFR1_OFFSET1_CH_Msk                 /*!< ADC offset number 1 channel selection */
1973 #define ADC_OFR1_OFFSET1_CH_0          (0x01UL << ADC_OFR1_OFFSET1_CH_Pos)     /*!< 0x04000000 */
1974 #define ADC_OFR1_OFFSET1_CH_1          (0x02UL << ADC_OFR1_OFFSET1_CH_Pos)     /*!< 0x08000000 */
1975 #define ADC_OFR1_OFFSET1_CH_2          (0x04UL << ADC_OFR1_OFFSET1_CH_Pos)     /*!< 0x10000000 */
1976 #define ADC_OFR1_OFFSET1_CH_3          (0x08UL << ADC_OFR1_OFFSET1_CH_Pos)     /*!< 0x20000000 */
1977 #define ADC_OFR1_OFFSET1_CH_4          (0x10UL << ADC_OFR1_OFFSET1_CH_Pos)     /*!< 0x40000000 */
1978 
1979 #define ADC_OFR1_OFFSET1_EN_Pos        (31U)
1980 #define ADC_OFR1_OFFSET1_EN_Msk        (0x1UL << ADC_OFR1_OFFSET1_EN_Pos)      /*!< 0x80000000 */
1981 #define ADC_OFR1_OFFSET1_EN            ADC_OFR1_OFFSET1_EN_Msk                 /*!< ADC offset number 1 enable */
1982 
1983 /********************  Bit definition for ADC_OFR2 register  ******************/
1984 #define ADC_OFR2_OFFSET2_Pos           (0U)
1985 #define ADC_OFR2_OFFSET2_Msk           (0xFFFUL << ADC_OFR2_OFFSET2_Pos)       /*!< 0x00000FFF */
1986 #define ADC_OFR2_OFFSET2               ADC_OFR2_OFFSET2_Msk                    /*!< ADC offset number 2 offset level */
1987 
1988 #define ADC_OFR2_OFFSETPOS_Pos         (24U)
1989 #define ADC_OFR2_OFFSETPOS_Msk         (0x1UL << ADC_OFR2_OFFSETPOS_Pos)       /*!< 0x01000000 */
1990 #define ADC_OFR2_OFFSETPOS             ADC_OFR2_OFFSETPOS_Msk                  /*!< ADC offset number 2 positive */
1991 #define ADC_OFR2_SATEN_Pos             (25U)
1992 #define ADC_OFR2_SATEN_Msk             (0x1UL << ADC_OFR2_SATEN_Pos)           /*!< 0x02000000 */
1993 #define ADC_OFR2_SATEN                 ADC_OFR2_SATEN_Msk                      /*!< ADC offset number 2 saturation enable */
1994 
1995 #define ADC_OFR2_OFFSET2_CH_Pos        (26U)
1996 #define ADC_OFR2_OFFSET2_CH_Msk        (0x1FUL << ADC_OFR2_OFFSET2_CH_Pos)     /*!< 0x7C000000 */
1997 #define ADC_OFR2_OFFSET2_CH            ADC_OFR2_OFFSET2_CH_Msk                 /*!< ADC offset number 2 channel selection */
1998 #define ADC_OFR2_OFFSET2_CH_0          (0x01UL << ADC_OFR2_OFFSET2_CH_Pos)     /*!< 0x04000000 */
1999 #define ADC_OFR2_OFFSET2_CH_1          (0x02UL << ADC_OFR2_OFFSET2_CH_Pos)     /*!< 0x08000000 */
2000 #define ADC_OFR2_OFFSET2_CH_2          (0x04UL << ADC_OFR2_OFFSET2_CH_Pos)     /*!< 0x10000000 */
2001 #define ADC_OFR2_OFFSET2_CH_3          (0x08UL << ADC_OFR2_OFFSET2_CH_Pos)     /*!< 0x20000000 */
2002 #define ADC_OFR2_OFFSET2_CH_4          (0x10UL << ADC_OFR2_OFFSET2_CH_Pos)     /*!< 0x40000000 */
2003 
2004 #define ADC_OFR2_OFFSET2_EN_Pos        (31U)
2005 #define ADC_OFR2_OFFSET2_EN_Msk        (0x1UL << ADC_OFR2_OFFSET2_EN_Pos)      /*!< 0x80000000 */
2006 #define ADC_OFR2_OFFSET2_EN            ADC_OFR2_OFFSET2_EN_Msk                 /*!< ADC offset number 2 enable */
2007 
2008 /********************  Bit definition for ADC_OFR3 register  ******************/
2009 #define ADC_OFR3_OFFSET3_Pos           (0U)
2010 #define ADC_OFR3_OFFSET3_Msk           (0xFFFUL << ADC_OFR3_OFFSET3_Pos)       /*!< 0x00000FFF */
2011 #define ADC_OFR3_OFFSET3               ADC_OFR3_OFFSET3_Msk                    /*!< ADC offset number 3 offset level */
2012 
2013 #define ADC_OFR3_OFFSETPOS_Pos         (24U)
2014 #define ADC_OFR3_OFFSETPOS_Msk         (0x1UL << ADC_OFR3_OFFSETPOS_Pos)       /*!< 0x01000000 */
2015 #define ADC_OFR3_OFFSETPOS             ADC_OFR3_OFFSETPOS_Msk                  /*!< ADC offset number 3 positive */
2016 #define ADC_OFR3_SATEN_Pos             (25U)
2017 #define ADC_OFR3_SATEN_Msk             (0x1UL << ADC_OFR3_SATEN_Pos)           /*!< 0x02000000 */
2018 #define ADC_OFR3_SATEN                 ADC_OFR3_SATEN_Msk                      /*!< ADC offset number 3 saturation enable */
2019 
2020 #define ADC_OFR3_OFFSET3_CH_Pos        (26U)
2021 #define ADC_OFR3_OFFSET3_CH_Msk        (0x1FUL << ADC_OFR3_OFFSET3_CH_Pos)     /*!< 0x7C000000 */
2022 #define ADC_OFR3_OFFSET3_CH            ADC_OFR3_OFFSET3_CH_Msk                 /*!< ADC offset number 3 channel selection */
2023 #define ADC_OFR3_OFFSET3_CH_0          (0x01UL << ADC_OFR3_OFFSET3_CH_Pos)     /*!< 0x04000000 */
2024 #define ADC_OFR3_OFFSET3_CH_1          (0x02UL << ADC_OFR3_OFFSET3_CH_Pos)     /*!< 0x08000000 */
2025 #define ADC_OFR3_OFFSET3_CH_2          (0x04UL << ADC_OFR3_OFFSET3_CH_Pos)     /*!< 0x10000000 */
2026 #define ADC_OFR3_OFFSET3_CH_3          (0x08UL << ADC_OFR3_OFFSET3_CH_Pos)     /*!< 0x20000000 */
2027 #define ADC_OFR3_OFFSET3_CH_4          (0x10UL << ADC_OFR3_OFFSET3_CH_Pos)     /*!< 0x40000000 */
2028 
2029 #define ADC_OFR3_OFFSET3_EN_Pos        (31U)
2030 #define ADC_OFR3_OFFSET3_EN_Msk        (0x1UL << ADC_OFR3_OFFSET3_EN_Pos)      /*!< 0x80000000 */
2031 #define ADC_OFR3_OFFSET3_EN            ADC_OFR3_OFFSET3_EN_Msk                 /*!< ADC offset number 3 enable */
2032 
2033 /********************  Bit definition for ADC_OFR4 register  ******************/
2034 #define ADC_OFR4_OFFSET4_Pos           (0U)
2035 #define ADC_OFR4_OFFSET4_Msk           (0xFFFUL << ADC_OFR4_OFFSET4_Pos)       /*!< 0x00000FFF */
2036 #define ADC_OFR4_OFFSET4               ADC_OFR4_OFFSET4_Msk                    /*!< ADC offset number 4 offset level */
2037 
2038 #define ADC_OFR4_OFFSETPOS_Pos         (24U)
2039 #define ADC_OFR4_OFFSETPOS_Msk         (0x1UL << ADC_OFR4_OFFSETPOS_Pos)       /*!< 0x01000000 */
2040 #define ADC_OFR4_OFFSETPOS             ADC_OFR4_OFFSETPOS_Msk                  /*!< ADC offset number 4 positive */
2041 #define ADC_OFR4_SATEN_Pos             (25U)
2042 #define ADC_OFR4_SATEN_Msk             (0x1UL << ADC_OFR4_SATEN_Pos)           /*!< 0x02000000 */
2043 #define ADC_OFR4_SATEN                 ADC_OFR4_SATEN_Msk                      /*!< ADC offset number 4 saturation enable */
2044 
2045 #define ADC_OFR4_OFFSET4_CH_Pos        (26U)
2046 #define ADC_OFR4_OFFSET4_CH_Msk        (0x1FUL << ADC_OFR4_OFFSET4_CH_Pos)     /*!< 0x7C000000 */
2047 #define ADC_OFR4_OFFSET4_CH            ADC_OFR4_OFFSET4_CH_Msk                 /*!< ADC offset number 4 channel selection */
2048 #define ADC_OFR4_OFFSET4_CH_0          (0x01UL << ADC_OFR4_OFFSET4_CH_Pos)     /*!< 0x04000000 */
2049 #define ADC_OFR4_OFFSET4_CH_1          (0x02UL << ADC_OFR4_OFFSET4_CH_Pos)     /*!< 0x08000000 */
2050 #define ADC_OFR4_OFFSET4_CH_2          (0x04UL << ADC_OFR4_OFFSET4_CH_Pos)     /*!< 0x10000000 */
2051 #define ADC_OFR4_OFFSET4_CH_3          (0x08UL << ADC_OFR4_OFFSET4_CH_Pos)     /*!< 0x20000000 */
2052 #define ADC_OFR4_OFFSET4_CH_4          (0x10UL << ADC_OFR4_OFFSET4_CH_Pos)     /*!< 0x40000000 */
2053 
2054 #define ADC_OFR4_OFFSET4_EN_Pos        (31U)
2055 #define ADC_OFR4_OFFSET4_EN_Msk        (0x1UL << ADC_OFR4_OFFSET4_EN_Pos)      /*!< 0x80000000 */
2056 #define ADC_OFR4_OFFSET4_EN            ADC_OFR4_OFFSET4_EN_Msk                 /*!< ADC offset number 4 enable */
2057 
2058 /********************  Bit definition for ADC_JDR1 register  ******************/
2059 #define ADC_JDR1_JDATA_Pos             (0U)
2060 #define ADC_JDR1_JDATA_Msk             (0xFFFFUL << ADC_JDR1_JDATA_Pos)        /*!< 0x0000FFFF */
2061 #define ADC_JDR1_JDATA                 ADC_JDR1_JDATA_Msk                      /*!< ADC group injected sequencer rank 1 conversion data */
2062 
2063 /********************  Bit definition for ADC_JDR2 register  ******************/
2064 #define ADC_JDR2_JDATA_Pos             (0U)
2065 #define ADC_JDR2_JDATA_Msk             (0xFFFFUL << ADC_JDR2_JDATA_Pos)        /*!< 0x0000FFFF */
2066 #define ADC_JDR2_JDATA                 ADC_JDR2_JDATA_Msk                      /*!< ADC group injected sequencer rank 2 conversion data */
2067 
2068 /********************  Bit definition for ADC_JDR3 register  ******************/
2069 #define ADC_JDR3_JDATA_Pos             (0U)
2070 #define ADC_JDR3_JDATA_Msk             (0xFFFFUL << ADC_JDR3_JDATA_Pos)        /*!< 0x0000FFFF */
2071 #define ADC_JDR3_JDATA                 ADC_JDR3_JDATA_Msk                      /*!< ADC group injected sequencer rank 3 conversion data */
2072 
2073 /********************  Bit definition for ADC_JDR4 register  ******************/
2074 #define ADC_JDR4_JDATA_Pos             (0U)
2075 #define ADC_JDR4_JDATA_Msk             (0xFFFFUL << ADC_JDR4_JDATA_Pos)        /*!< 0x0000FFFF */
2076 #define ADC_JDR4_JDATA                 ADC_JDR4_JDATA_Msk                      /*!< ADC group injected sequencer rank 4 conversion data */
2077 
2078 /********************  Bit definition for ADC_AWD2CR register  ****************/
2079 #define ADC_AWD2CR_AWD2CH_Pos          (0U)
2080 #define ADC_AWD2CR_AWD2CH_Msk          (0x7FFFFUL << ADC_AWD2CR_AWD2CH_Pos)    /*!< 0x0007FFFF */
2081 #define ADC_AWD2CR_AWD2CH              ADC_AWD2CR_AWD2CH_Msk                   /*!< ADC analog watchdog 2 monitored channel selection */
2082 #define ADC_AWD2CR_AWD2CH_0            (0x00001UL << ADC_AWD2CR_AWD2CH_Pos)    /*!< 0x00000001 */
2083 #define ADC_AWD2CR_AWD2CH_1            (0x00002UL << ADC_AWD2CR_AWD2CH_Pos)    /*!< 0x00000002 */
2084 #define ADC_AWD2CR_AWD2CH_2            (0x00004UL << ADC_AWD2CR_AWD2CH_Pos)    /*!< 0x00000004 */
2085 #define ADC_AWD2CR_AWD2CH_3            (0x00008UL << ADC_AWD2CR_AWD2CH_Pos)    /*!< 0x00000008 */
2086 #define ADC_AWD2CR_AWD2CH_4            (0x00010UL << ADC_AWD2CR_AWD2CH_Pos)    /*!< 0x00000010 */
2087 #define ADC_AWD2CR_AWD2CH_5            (0x00020UL << ADC_AWD2CR_AWD2CH_Pos)    /*!< 0x00000020 */
2088 #define ADC_AWD2CR_AWD2CH_6            (0x00040UL << ADC_AWD2CR_AWD2CH_Pos)    /*!< 0x00000040 */
2089 #define ADC_AWD2CR_AWD2CH_7            (0x00080UL << ADC_AWD2CR_AWD2CH_Pos)    /*!< 0x00000080 */
2090 #define ADC_AWD2CR_AWD2CH_8            (0x00100UL << ADC_AWD2CR_AWD2CH_Pos)    /*!< 0x00000100 */
2091 #define ADC_AWD2CR_AWD2CH_9            (0x00200UL << ADC_AWD2CR_AWD2CH_Pos)    /*!< 0x00000200 */
2092 #define ADC_AWD2CR_AWD2CH_10           (0x00400UL << ADC_AWD2CR_AWD2CH_Pos)    /*!< 0x00000400 */
2093 #define ADC_AWD2CR_AWD2CH_11           (0x00800UL << ADC_AWD2CR_AWD2CH_Pos)    /*!< 0x00000800 */
2094 #define ADC_AWD2CR_AWD2CH_12           (0x01000UL << ADC_AWD2CR_AWD2CH_Pos)    /*!< 0x00001000 */
2095 #define ADC_AWD2CR_AWD2CH_13           (0x02000UL << ADC_AWD2CR_AWD2CH_Pos)    /*!< 0x00002000 */
2096 #define ADC_AWD2CR_AWD2CH_14           (0x04000UL << ADC_AWD2CR_AWD2CH_Pos)    /*!< 0x00004000 */
2097 #define ADC_AWD2CR_AWD2CH_15           (0x08000UL << ADC_AWD2CR_AWD2CH_Pos)    /*!< 0x00008000 */
2098 #define ADC_AWD2CR_AWD2CH_16           (0x10000UL << ADC_AWD2CR_AWD2CH_Pos)    /*!< 0x00010000 */
2099 #define ADC_AWD2CR_AWD2CH_17           (0x20000UL << ADC_AWD2CR_AWD2CH_Pos)    /*!< 0x00020000 */
2100 #define ADC_AWD2CR_AWD2CH_18           (0x40000UL << ADC_AWD2CR_AWD2CH_Pos)    /*!< 0x00040000 */
2101 
2102 /********************  Bit definition for ADC_AWD3CR register  ****************/
2103 #define ADC_AWD3CR_AWD3CH_Pos          (0U)
2104 #define ADC_AWD3CR_AWD3CH_Msk          (0x7FFFFUL << ADC_AWD3CR_AWD3CH_Pos)    /*!< 0x0007FFFF */
2105 #define ADC_AWD3CR_AWD3CH              ADC_AWD3CR_AWD3CH_Msk                   /*!< ADC analog watchdog 3 monitored channel selection */
2106 #define ADC_AWD3CR_AWD3CH_0            (0x00001UL << ADC_AWD3CR_AWD3CH_Pos)    /*!< 0x00000001 */
2107 #define ADC_AWD3CR_AWD3CH_1            (0x00002UL << ADC_AWD3CR_AWD3CH_Pos)    /*!< 0x00000002 */
2108 #define ADC_AWD3CR_AWD3CH_2            (0x00004UL << ADC_AWD3CR_AWD3CH_Pos)    /*!< 0x00000004 */
2109 #define ADC_AWD3CR_AWD3CH_3            (0x00008UL << ADC_AWD3CR_AWD3CH_Pos)    /*!< 0x00000008 */
2110 #define ADC_AWD3CR_AWD3CH_4            (0x00010UL << ADC_AWD3CR_AWD3CH_Pos)    /*!< 0x00000010 */
2111 #define ADC_AWD3CR_AWD3CH_5            (0x00020UL << ADC_AWD3CR_AWD3CH_Pos)    /*!< 0x00000020 */
2112 #define ADC_AWD3CR_AWD3CH_6            (0x00040UL << ADC_AWD3CR_AWD3CH_Pos)    /*!< 0x00000040 */
2113 #define ADC_AWD3CR_AWD3CH_7            (0x00080UL << ADC_AWD3CR_AWD3CH_Pos)    /*!< 0x00000080 */
2114 #define ADC_AWD3CR_AWD3CH_8            (0x00100UL << ADC_AWD3CR_AWD3CH_Pos)    /*!< 0x00000100 */
2115 #define ADC_AWD3CR_AWD3CH_9            (0x00200UL << ADC_AWD3CR_AWD3CH_Pos)    /*!< 0x00000200 */
2116 #define ADC_AWD3CR_AWD3CH_10           (0x00400UL << ADC_AWD3CR_AWD3CH_Pos)    /*!< 0x00000400 */
2117 #define ADC_AWD3CR_AWD3CH_11           (0x00800UL << ADC_AWD3CR_AWD3CH_Pos)    /*!< 0x00000800 */
2118 #define ADC_AWD3CR_AWD3CH_12           (0x01000UL << ADC_AWD3CR_AWD3CH_Pos)    /*!< 0x00001000 */
2119 #define ADC_AWD3CR_AWD3CH_13           (0x02000UL << ADC_AWD3CR_AWD3CH_Pos)    /*!< 0x00002000 */
2120 #define ADC_AWD3CR_AWD3CH_14           (0x04000UL << ADC_AWD3CR_AWD3CH_Pos)    /*!< 0x00004000 */
2121 #define ADC_AWD3CR_AWD3CH_15           (0x08000UL << ADC_AWD3CR_AWD3CH_Pos)    /*!< 0x00008000 */
2122 #define ADC_AWD3CR_AWD3CH_16           (0x10000UL << ADC_AWD3CR_AWD3CH_Pos)    /*!< 0x00010000 */
2123 #define ADC_AWD3CR_AWD3CH_17           (0x20000UL << ADC_AWD3CR_AWD3CH_Pos)    /*!< 0x00020000 */
2124 #define ADC_AWD3CR_AWD3CH_18           (0x40000UL << ADC_AWD3CR_AWD3CH_Pos)    /*!< 0x00040000 */
2125 
2126 /********************  Bit definition for ADC_DIFSEL register  ****************/
2127 #define ADC_DIFSEL_DIFSEL_Pos          (0U)
2128 #define ADC_DIFSEL_DIFSEL_Msk          (0x7FFFFUL << ADC_DIFSEL_DIFSEL_Pos)    /*!< 0x0007FFFF */
2129 #define ADC_DIFSEL_DIFSEL              ADC_DIFSEL_DIFSEL_Msk                   /*!< ADC channel differential or single-ended mode */
2130 #define ADC_DIFSEL_DIFSEL_0            (0x00001UL << ADC_DIFSEL_DIFSEL_Pos)    /*!< 0x00000001 */
2131 #define ADC_DIFSEL_DIFSEL_1            (0x00002UL << ADC_DIFSEL_DIFSEL_Pos)    /*!< 0x00000002 */
2132 #define ADC_DIFSEL_DIFSEL_2            (0x00004UL << ADC_DIFSEL_DIFSEL_Pos)    /*!< 0x00000004 */
2133 #define ADC_DIFSEL_DIFSEL_3            (0x00008UL << ADC_DIFSEL_DIFSEL_Pos)    /*!< 0x00000008 */
2134 #define ADC_DIFSEL_DIFSEL_4            (0x00010UL << ADC_DIFSEL_DIFSEL_Pos)    /*!< 0x00000010 */
2135 #define ADC_DIFSEL_DIFSEL_5            (0x00020UL << ADC_DIFSEL_DIFSEL_Pos)    /*!< 0x00000020 */
2136 #define ADC_DIFSEL_DIFSEL_6            (0x00040UL << ADC_DIFSEL_DIFSEL_Pos)    /*!< 0x00000040 */
2137 #define ADC_DIFSEL_DIFSEL_7            (0x00080UL << ADC_DIFSEL_DIFSEL_Pos)    /*!< 0x00000080 */
2138 #define ADC_DIFSEL_DIFSEL_8            (0x00100UL << ADC_DIFSEL_DIFSEL_Pos)    /*!< 0x00000100 */
2139 #define ADC_DIFSEL_DIFSEL_9            (0x00200UL << ADC_DIFSEL_DIFSEL_Pos)    /*!< 0x00000200 */
2140 #define ADC_DIFSEL_DIFSEL_10           (0x00400UL << ADC_DIFSEL_DIFSEL_Pos)    /*!< 0x00000400 */
2141 #define ADC_DIFSEL_DIFSEL_11           (0x00800UL << ADC_DIFSEL_DIFSEL_Pos)    /*!< 0x00000800 */
2142 #define ADC_DIFSEL_DIFSEL_12           (0x01000UL << ADC_DIFSEL_DIFSEL_Pos)    /*!< 0x00001000 */
2143 #define ADC_DIFSEL_DIFSEL_13           (0x02000UL << ADC_DIFSEL_DIFSEL_Pos)    /*!< 0x00002000 */
2144 #define ADC_DIFSEL_DIFSEL_14           (0x04000UL << ADC_DIFSEL_DIFSEL_Pos)    /*!< 0x00004000 */
2145 #define ADC_DIFSEL_DIFSEL_15           (0x08000UL << ADC_DIFSEL_DIFSEL_Pos)    /*!< 0x00008000 */
2146 #define ADC_DIFSEL_DIFSEL_16           (0x10000UL << ADC_DIFSEL_DIFSEL_Pos)    /*!< 0x00010000 */
2147 #define ADC_DIFSEL_DIFSEL_17           (0x20000UL << ADC_DIFSEL_DIFSEL_Pos)    /*!< 0x00020000 */
2148 #define ADC_DIFSEL_DIFSEL_18           (0x40000UL << ADC_DIFSEL_DIFSEL_Pos)    /*!< 0x00040000 */
2149 
2150 /********************  Bit definition for ADC_CALFACT register  ***************/
2151 #define ADC_CALFACT_CALFACT_S_Pos      (0U)
2152 #define ADC_CALFACT_CALFACT_S_Msk      (0x7FUL << ADC_CALFACT_CALFACT_S_Pos)   /*!< 0x0000007F */
2153 #define ADC_CALFACT_CALFACT_S          ADC_CALFACT_CALFACT_S_Msk               /*!< ADC calibration factor in single-ended mode */
2154 #define ADC_CALFACT_CALFACT_S_0        (0x01UL << ADC_CALFACT_CALFACT_S_Pos)   /*!< 0x00000001 */
2155 #define ADC_CALFACT_CALFACT_S_1        (0x02UL << ADC_CALFACT_CALFACT_S_Pos)   /*!< 0x00000002 */
2156 #define ADC_CALFACT_CALFACT_S_2        (0x04UL << ADC_CALFACT_CALFACT_S_Pos)   /*!< 0x00000004 */
2157 #define ADC_CALFACT_CALFACT_S_3        (0x08UL << ADC_CALFACT_CALFACT_S_Pos)   /*!< 0x00000008 */
2158 #define ADC_CALFACT_CALFACT_S_4        (0x10UL << ADC_CALFACT_CALFACT_S_Pos)   /*!< 0x00000010 */
2159 #define ADC_CALFACT_CALFACT_S_5        (0x20UL << ADC_CALFACT_CALFACT_S_Pos)   /*!< 0x00000020 */
2160 #define ADC_CALFACT_CALFACT_S_6        (0x40UL << ADC_CALFACT_CALFACT_S_Pos)   /*!< 0x00000030 */
2161 
2162 #define ADC_CALFACT_CALFACT_D_Pos      (16U)
2163 #define ADC_CALFACT_CALFACT_D_Msk      (0x7FUL << ADC_CALFACT_CALFACT_D_Pos)   /*!< 0x007F0000 */
2164 #define ADC_CALFACT_CALFACT_D          ADC_CALFACT_CALFACT_D_Msk               /*!< ADC calibration factor in differential mode */
2165 #define ADC_CALFACT_CALFACT_D_0        (0x01UL << ADC_CALFACT_CALFACT_D_Pos)   /*!< 0x00010000 */
2166 #define ADC_CALFACT_CALFACT_D_1        (0x02UL << ADC_CALFACT_CALFACT_D_Pos)   /*!< 0x00020000 */
2167 #define ADC_CALFACT_CALFACT_D_2        (0x04UL << ADC_CALFACT_CALFACT_D_Pos)   /*!< 0x00040000 */
2168 #define ADC_CALFACT_CALFACT_D_3        (0x08UL << ADC_CALFACT_CALFACT_D_Pos)   /*!< 0x00080000 */
2169 #define ADC_CALFACT_CALFACT_D_4        (0x10UL << ADC_CALFACT_CALFACT_D_Pos)   /*!< 0x00100000 */
2170 #define ADC_CALFACT_CALFACT_D_5        (0x20UL << ADC_CALFACT_CALFACT_D_Pos)   /*!< 0x00200000 */
2171 #define ADC_CALFACT_CALFACT_D_6        (0x40UL << ADC_CALFACT_CALFACT_D_Pos)   /*!< 0x00300000 */
2172 
2173 /********************  Bit definition for ADC_GCOMP register  *****************/
2174 #define ADC_GCOMP_GCOMPCOEFF_Pos       (0U)
2175 #define ADC_GCOMP_GCOMPCOEFF_Msk       (0x3FFFUL << ADC_GCOMP_GCOMPCOEFF_Pos)  /*!< 0x00003FFF */
2176 #define ADC_GCOMP_GCOMPCOEFF           ADC_GCOMP_GCOMPCOEFF_Msk                /*!< ADC Gain Compensation Coefficient */
2177 
2178 /*************************  ADC Common registers  *****************************/
2179 /********************  Bit definition for ADC_CSR register  *******************/
2180 #define ADC_CSR_ADRDY_MST_Pos          (0U)
2181 #define ADC_CSR_ADRDY_MST_Msk          (0x1UL << ADC_CSR_ADRDY_MST_Pos)        /*!< 0x00000001 */
2182 #define ADC_CSR_ADRDY_MST              ADC_CSR_ADRDY_MST_Msk                   /*!< ADC multimode master ready flag */
2183 #define ADC_CSR_EOSMP_MST_Pos          (1U)
2184 #define ADC_CSR_EOSMP_MST_Msk          (0x1UL << ADC_CSR_EOSMP_MST_Pos)        /*!< 0x00000002 */
2185 #define ADC_CSR_EOSMP_MST              ADC_CSR_EOSMP_MST_Msk                   /*!< ADC multimode master group regular end of sampling flag */
2186 #define ADC_CSR_EOC_MST_Pos            (2U)
2187 #define ADC_CSR_EOC_MST_Msk            (0x1UL << ADC_CSR_EOC_MST_Pos)          /*!< 0x00000004 */
2188 #define ADC_CSR_EOC_MST                ADC_CSR_EOC_MST_Msk                     /*!< ADC multimode master group regular end of unitary conversion flag */
2189 #define ADC_CSR_EOS_MST_Pos            (3U)
2190 #define ADC_CSR_EOS_MST_Msk            (0x1UL << ADC_CSR_EOS_MST_Pos)          /*!< 0x00000008 */
2191 #define ADC_CSR_EOS_MST                ADC_CSR_EOS_MST_Msk                     /*!< ADC multimode master group regular end of sequence conversions flag */
2192 #define ADC_CSR_OVR_MST_Pos            (4U)
2193 #define ADC_CSR_OVR_MST_Msk            (0x1UL << ADC_CSR_OVR_MST_Pos)          /*!< 0x00000010 */
2194 #define ADC_CSR_OVR_MST                ADC_CSR_OVR_MST_Msk                     /*!< ADC multimode master group regular overrun flag */
2195 #define ADC_CSR_JEOC_MST_Pos           (5U)
2196 #define ADC_CSR_JEOC_MST_Msk           (0x1UL << ADC_CSR_JEOC_MST_Pos)         /*!< 0x00000020 */
2197 #define ADC_CSR_JEOC_MST               ADC_CSR_JEOC_MST_Msk                    /*!< ADC multimode master group injected end of unitary conversion flag */
2198 #define ADC_CSR_JEOS_MST_Pos           (6U)
2199 #define ADC_CSR_JEOS_MST_Msk           (0x1UL << ADC_CSR_JEOS_MST_Pos)         /*!< 0x00000040 */
2200 #define ADC_CSR_JEOS_MST               ADC_CSR_JEOS_MST_Msk                    /*!< ADC multimode master group injected end of sequence conversions flag */
2201 #define ADC_CSR_AWD1_MST_Pos           (7U)
2202 #define ADC_CSR_AWD1_MST_Msk           (0x1UL << ADC_CSR_AWD1_MST_Pos)         /*!< 0x00000080 */
2203 #define ADC_CSR_AWD1_MST               ADC_CSR_AWD1_MST_Msk                    /*!< ADC multimode master analog watchdog 1 flag */
2204 #define ADC_CSR_AWD2_MST_Pos           (8U)
2205 #define ADC_CSR_AWD2_MST_Msk           (0x1UL << ADC_CSR_AWD2_MST_Pos)         /*!< 0x00000100 */
2206 #define ADC_CSR_AWD2_MST               ADC_CSR_AWD2_MST_Msk                    /*!< ADC multimode master analog watchdog 2 flag */
2207 #define ADC_CSR_AWD3_MST_Pos           (9U)
2208 #define ADC_CSR_AWD3_MST_Msk           (0x1UL << ADC_CSR_AWD3_MST_Pos)         /*!< 0x00000200 */
2209 #define ADC_CSR_AWD3_MST               ADC_CSR_AWD3_MST_Msk                    /*!< ADC multimode master analog watchdog 3 flag */
2210 #define ADC_CSR_JQOVF_MST_Pos          (10U)
2211 #define ADC_CSR_JQOVF_MST_Msk          (0x1UL << ADC_CSR_JQOVF_MST_Pos)        /*!< 0x00000400 */
2212 #define ADC_CSR_JQOVF_MST              ADC_CSR_JQOVF_MST_Msk                   /*!< ADC multimode master group injected contexts queue overflow flag */
2213 
2214 #define ADC_CSR_ADRDY_SLV_Pos          (16U)
2215 #define ADC_CSR_ADRDY_SLV_Msk          (0x1UL << ADC_CSR_ADRDY_SLV_Pos)        /*!< 0x00010000 */
2216 #define ADC_CSR_ADRDY_SLV              ADC_CSR_ADRDY_SLV_Msk                   /*!< ADC multimode slave ready flag */
2217 #define ADC_CSR_EOSMP_SLV_Pos          (17U)
2218 #define ADC_CSR_EOSMP_SLV_Msk          (0x1UL << ADC_CSR_EOSMP_SLV_Pos)        /*!< 0x00020000 */
2219 #define ADC_CSR_EOSMP_SLV              ADC_CSR_EOSMP_SLV_Msk                   /*!< ADC multimode slave group regular end of sampling flag */
2220 #define ADC_CSR_EOC_SLV_Pos            (18U)
2221 #define ADC_CSR_EOC_SLV_Msk            (0x1UL << ADC_CSR_EOC_SLV_Pos)          /*!< 0x00040000 */
2222 #define ADC_CSR_EOC_SLV                ADC_CSR_EOC_SLV_Msk                     /*!< ADC multimode slave group regular end of unitary conversion flag */
2223 #define ADC_CSR_EOS_SLV_Pos            (19U)
2224 #define ADC_CSR_EOS_SLV_Msk            (0x1UL << ADC_CSR_EOS_SLV_Pos)          /*!< 0x00080000 */
2225 #define ADC_CSR_EOS_SLV                ADC_CSR_EOS_SLV_Msk                     /*!< ADC multimode slave group regular end of sequence conversions flag */
2226 #define ADC_CSR_OVR_SLV_Pos            (20U)
2227 #define ADC_CSR_OVR_SLV_Msk            (0x1UL << ADC_CSR_OVR_SLV_Pos)          /*!< 0x00100000 */
2228 #define ADC_CSR_OVR_SLV                ADC_CSR_OVR_SLV_Msk                     /*!< ADC multimode slave group regular overrun flag */
2229 #define ADC_CSR_JEOC_SLV_Pos           (21U)
2230 #define ADC_CSR_JEOC_SLV_Msk           (0x1UL << ADC_CSR_JEOC_SLV_Pos)         /*!< 0x00200000 */
2231 #define ADC_CSR_JEOC_SLV               ADC_CSR_JEOC_SLV_Msk                    /*!< ADC multimode slave group injected end of unitary conversion flag */
2232 #define ADC_CSR_JEOS_SLV_Pos           (22U)
2233 #define ADC_CSR_JEOS_SLV_Msk           (0x1UL << ADC_CSR_JEOS_SLV_Pos)         /*!< 0x00400000 */
2234 #define ADC_CSR_JEOS_SLV               ADC_CSR_JEOS_SLV_Msk                    /*!< ADC multimode slave group injected end of sequence conversions flag */
2235 #define ADC_CSR_AWD1_SLV_Pos           (23U)
2236 #define ADC_CSR_AWD1_SLV_Msk           (0x1UL << ADC_CSR_AWD1_SLV_Pos)         /*!< 0x00800000 */
2237 #define ADC_CSR_AWD1_SLV               ADC_CSR_AWD1_SLV_Msk                    /*!< ADC multimode slave analog watchdog 1 flag */
2238 #define ADC_CSR_AWD2_SLV_Pos           (24U)
2239 #define ADC_CSR_AWD2_SLV_Msk           (0x1UL << ADC_CSR_AWD2_SLV_Pos)         /*!< 0x01000000 */
2240 #define ADC_CSR_AWD2_SLV               ADC_CSR_AWD2_SLV_Msk                    /*!< ADC multimode slave analog watchdog 2 flag */
2241 #define ADC_CSR_AWD3_SLV_Pos           (25U)
2242 #define ADC_CSR_AWD3_SLV_Msk           (0x1UL << ADC_CSR_AWD3_SLV_Pos)         /*!< 0x02000000 */
2243 #define ADC_CSR_AWD3_SLV               ADC_CSR_AWD3_SLV_Msk                    /*!< ADC multimode slave analog watchdog 3 flag */
2244 #define ADC_CSR_JQOVF_SLV_Pos          (26U)
2245 #define ADC_CSR_JQOVF_SLV_Msk          (0x1UL << ADC_CSR_JQOVF_SLV_Pos)        /*!< 0x04000000 */
2246 #define ADC_CSR_JQOVF_SLV              ADC_CSR_JQOVF_SLV_Msk                   /*!< ADC multimode slave group injected contexts queue overflow flag */
2247 
2248 /********************  Bit definition for ADC_CCR register  *******************/
2249 #define ADC_CCR_DUAL_Pos               (0U)
2250 #define ADC_CCR_DUAL_Msk               (0x1FUL << ADC_CCR_DUAL_Pos)            /*!< 0x0000001F */
2251 #define ADC_CCR_DUAL                   ADC_CCR_DUAL_Msk                        /*!< ADC multimode mode selection */
2252 #define ADC_CCR_DUAL_0                 (0x01UL << ADC_CCR_DUAL_Pos)            /*!< 0x00000001 */
2253 #define ADC_CCR_DUAL_1                 (0x02UL << ADC_CCR_DUAL_Pos)            /*!< 0x00000002 */
2254 #define ADC_CCR_DUAL_2                 (0x04UL << ADC_CCR_DUAL_Pos)            /*!< 0x00000004 */
2255 #define ADC_CCR_DUAL_3                 (0x08UL << ADC_CCR_DUAL_Pos)            /*!< 0x00000008 */
2256 #define ADC_CCR_DUAL_4                 (0x10UL << ADC_CCR_DUAL_Pos)            /*!< 0x00000010 */
2257 
2258 #define ADC_CCR_DELAY_Pos              (8U)
2259 #define ADC_CCR_DELAY_Msk              (0xFUL << ADC_CCR_DELAY_Pos)            /*!< 0x00000F00 */
2260 #define ADC_CCR_DELAY                  ADC_CCR_DELAY_Msk                       /*!< ADC multimode delay between 2 sampling phases */
2261 #define ADC_CCR_DELAY_0                (0x1UL << ADC_CCR_DELAY_Pos)            /*!< 0x00000100 */
2262 #define ADC_CCR_DELAY_1                (0x2UL << ADC_CCR_DELAY_Pos)            /*!< 0x00000200 */
2263 #define ADC_CCR_DELAY_2                (0x4UL << ADC_CCR_DELAY_Pos)            /*!< 0x00000400 */
2264 #define ADC_CCR_DELAY_3                (0x8UL << ADC_CCR_DELAY_Pos)            /*!< 0x00000800 */
2265 
2266 #define ADC_CCR_DMACFG_Pos             (13U)
2267 #define ADC_CCR_DMACFG_Msk             (0x1UL << ADC_CCR_DMACFG_Pos)           /*!< 0x00002000 */
2268 #define ADC_CCR_DMACFG                 ADC_CCR_DMACFG_Msk                      /*!< ADC multimode DMA transfer configuration */
2269 
2270 #define ADC_CCR_MDMA_Pos               (14U)
2271 #define ADC_CCR_MDMA_Msk               (0x3UL << ADC_CCR_MDMA_Pos)             /*!< 0x0000C000 */
2272 #define ADC_CCR_MDMA                   ADC_CCR_MDMA_Msk                        /*!< ADC multimode DMA transfer enable */
2273 #define ADC_CCR_MDMA_0                 (0x1UL << ADC_CCR_MDMA_Pos)             /*!< 0x00004000 */
2274 #define ADC_CCR_MDMA_1                 (0x2UL << ADC_CCR_MDMA_Pos)             /*!< 0x00008000 */
2275 
2276 #define ADC_CCR_CKMODE_Pos             (16U)
2277 #define ADC_CCR_CKMODE_Msk             (0x3UL << ADC_CCR_CKMODE_Pos)           /*!< 0x00030000 */
2278 #define ADC_CCR_CKMODE                 ADC_CCR_CKMODE_Msk                      /*!< ADC common clock source and prescaler (prescaler only for clock source synchronous) */
2279 #define ADC_CCR_CKMODE_0               (0x1UL << ADC_CCR_CKMODE_Pos)           /*!< 0x00010000 */
2280 #define ADC_CCR_CKMODE_1               (0x2UL << ADC_CCR_CKMODE_Pos)           /*!< 0x00020000 */
2281 
2282 #define ADC_CCR_PRESC_Pos              (18U)
2283 #define ADC_CCR_PRESC_Msk              (0xFUL << ADC_CCR_PRESC_Pos)            /*!< 0x003C0000 */
2284 #define ADC_CCR_PRESC                  ADC_CCR_PRESC_Msk                       /*!< ADC common clock prescaler, only for clock source asynchronous */
2285 #define ADC_CCR_PRESC_0                (0x1UL << ADC_CCR_PRESC_Pos)            /*!< 0x00040000 */
2286 #define ADC_CCR_PRESC_1                (0x2UL << ADC_CCR_PRESC_Pos)            /*!< 0x00080000 */
2287 #define ADC_CCR_PRESC_2                (0x4UL << ADC_CCR_PRESC_Pos)            /*!< 0x00100000 */
2288 #define ADC_CCR_PRESC_3                (0x8UL << ADC_CCR_PRESC_Pos)            /*!< 0x00200000 */
2289 
2290 #define ADC_CCR_VREFEN_Pos             (22U)
2291 #define ADC_CCR_VREFEN_Msk             (0x1UL << ADC_CCR_VREFEN_Pos)           /*!< 0x00400000 */
2292 #define ADC_CCR_VREFEN                 ADC_CCR_VREFEN_Msk                      /*!< ADC internal path to VrefInt enable */
2293 #define ADC_CCR_VSENSESEL_Pos          (23U)
2294 #define ADC_CCR_VSENSESEL_Msk          (0x1UL << ADC_CCR_VSENSESEL_Pos)        /*!< 0x00800000 */
2295 #define ADC_CCR_VSENSESEL              ADC_CCR_VSENSESEL_Msk                   /*!< ADC internal path to temperature sensor enable */
2296 #define ADC_CCR_VBATSEL_Pos            (24U)
2297 #define ADC_CCR_VBATSEL_Msk            (0x1UL << ADC_CCR_VBATSEL_Pos)          /*!< 0x01000000 */
2298 #define ADC_CCR_VBATSEL                ADC_CCR_VBATSEL_Msk                     /*!< ADC internal path to battery voltage enable */
2299 
2300 /********************  Bit definition for ADC_CDR register  *******************/
2301 #define ADC_CDR_RDATA_MST_Pos          (0U)
2302 #define ADC_CDR_RDATA_MST_Msk          (0xFFFFUL << ADC_CDR_RDATA_MST_Pos)     /*!< 0x0000FFFF */
2303 #define ADC_CDR_RDATA_MST              ADC_CDR_RDATA_MST_Msk                   /*!< ADC multimode master group regular conversion data */
2304 
2305 #define ADC_CDR_RDATA_SLV_Pos          (16U)
2306 #define ADC_CDR_RDATA_SLV_Msk          (0xFFFFUL << ADC_CDR_RDATA_SLV_Pos)     /*!< 0xFFFF0000 */
2307 #define ADC_CDR_RDATA_SLV              ADC_CDR_RDATA_SLV_Msk                   /*!< ADC multimode slave group regular conversion data */
2308 
2309 /******************************************************************************/
2310 /*                                                                            */
2311 /*                       Advanced Encryption Standard (AES)                   */
2312 /*                                                                            */
2313 /******************************************************************************/
2314 /*******************  Bit definition for AES_CR register  *********************/
2315 #define AES_CR_EN_Pos            (0U)
2316 #define AES_CR_EN_Msk            (0x1UL << AES_CR_EN_Pos)                      /*!< 0x00000001 */
2317 #define AES_CR_EN                AES_CR_EN_Msk                                 /*!< AES Enable */
2318 #define AES_CR_DATATYPE_Pos      (1U)
2319 #define AES_CR_DATATYPE_Msk      (0x3UL << AES_CR_DATATYPE_Pos)                /*!< 0x00000006 */
2320 #define AES_CR_DATATYPE          AES_CR_DATATYPE_Msk                           /*!< Data type selection */
2321 #define AES_CR_DATATYPE_0        (0x1UL << AES_CR_DATATYPE_Pos)                /*!< 0x00000002 */
2322 #define AES_CR_DATATYPE_1        (0x2UL << AES_CR_DATATYPE_Pos)                /*!< 0x00000004 */
2323 
2324 #define AES_CR_MODE_Pos          (3U)
2325 #define AES_CR_MODE_Msk          (0x3UL << AES_CR_MODE_Pos)                    /*!< 0x00000018 */
2326 #define AES_CR_MODE              AES_CR_MODE_Msk                               /*!< AES Mode Of Operation */
2327 #define AES_CR_MODE_0            (0x1UL << AES_CR_MODE_Pos)                    /*!< 0x00000008 */
2328 #define AES_CR_MODE_1            (0x2UL << AES_CR_MODE_Pos)                    /*!< 0x00000010 */
2329 
2330 #define AES_CR_CHMOD_Pos         (5U)
2331 #define AES_CR_CHMOD_Msk         (0x803UL << AES_CR_CHMOD_Pos)                 /*!< 0x00010060 */
2332 #define AES_CR_CHMOD             AES_CR_CHMOD_Msk                              /*!< AES Chaining Mode */
2333 #define AES_CR_CHMOD_0           (0x001UL << AES_CR_CHMOD_Pos)                 /*!< 0x00000020 */
2334 #define AES_CR_CHMOD_1           (0x002UL << AES_CR_CHMOD_Pos)                 /*!< 0x00000040 */
2335 #define AES_CR_CHMOD_2           (0x800UL << AES_CR_CHMOD_Pos)                 /*!< 0x00010000 */
2336 
2337 #define AES_CR_CCFC_Pos          (7U)
2338 #define AES_CR_CCFC_Msk          (0x1UL << AES_CR_CCFC_Pos)                    /*!< 0x00000080 */
2339 #define AES_CR_CCFC              AES_CR_CCFC_Msk                               /*!< Computation Complete Flag Clear */
2340 #define AES_CR_ERRC_Pos          (8U)
2341 #define AES_CR_ERRC_Msk          (0x1UL << AES_CR_ERRC_Pos)                    /*!< 0x00000100 */
2342 #define AES_CR_ERRC              AES_CR_ERRC_Msk                               /*!< Error Clear */
2343 #define AES_CR_CCFIE_Pos         (9U)
2344 #define AES_CR_CCFIE_Msk         (0x1UL << AES_CR_CCFIE_Pos)                   /*!< 0x00000200 */
2345 #define AES_CR_CCFIE             AES_CR_CCFIE_Msk                              /*!< Computation Complete Flag Interrupt Enable */
2346 #define AES_CR_ERRIE_Pos         (10U)
2347 #define AES_CR_ERRIE_Msk         (0x1UL << AES_CR_ERRIE_Pos)                   /*!< 0x00000400 */
2348 #define AES_CR_ERRIE             AES_CR_ERRIE_Msk                              /*!< Error Interrupt Enable */
2349 #define AES_CR_DMAINEN_Pos       (11U)
2350 #define AES_CR_DMAINEN_Msk       (0x1UL << AES_CR_DMAINEN_Pos)                 /*!< 0x00000800 */
2351 #define AES_CR_DMAINEN           AES_CR_DMAINEN_Msk                            /*!< Enable data input phase DMA management  */
2352 #define AES_CR_DMAOUTEN_Pos      (12U)
2353 #define AES_CR_DMAOUTEN_Msk      (0x1UL << AES_CR_DMAOUTEN_Pos)                /*!< 0x00001000 */
2354 #define AES_CR_DMAOUTEN          AES_CR_DMAOUTEN_Msk                           /*!< Enable data output phase DMA management */
2355 
2356 #define AES_CR_GCMPH_Pos         (13U)
2357 #define AES_CR_GCMPH_Msk         (0x3UL << AES_CR_GCMPH_Pos)                   /*!< 0x00006000 */
2358 #define AES_CR_GCMPH             AES_CR_GCMPH_Msk                              /*!< GCM Phase */
2359 #define AES_CR_GCMPH_0           (0x1UL << AES_CR_GCMPH_Pos)                   /*!< 0x00002000 */
2360 #define AES_CR_GCMPH_1           (0x2UL << AES_CR_GCMPH_Pos)                   /*!< 0x00004000 */
2361 
2362 #define AES_CR_KEYSIZE_Pos       (18U)
2363 #define AES_CR_KEYSIZE_Msk       (0x1UL << AES_CR_KEYSIZE_Pos)                 /*!< 0x00040000 */
2364 #define AES_CR_KEYSIZE           AES_CR_KEYSIZE_Msk                            /*!< Key size selection */
2365 #define AES_CR_NPBLB_Pos         (20U)
2366 #define AES_CR_NPBLB_Msk         (0xFUL << AES_CR_NPBLB_Pos)                   /*!< 0x00F00000 */
2367 #define AES_CR_NPBLB             AES_CR_NPBLB_Msk                              /*!< Number of padding bytes in payload last block */
2368 #define AES_CR_NPBLB_0           (0x1UL << AES_CR_NPBLB_Pos)                   /*!< 0x00100000 */
2369 #define AES_CR_NPBLB_1           (0x2UL << AES_CR_NPBLB_Pos)                   /*!< 0x00200000 */
2370 #define AES_CR_NPBLB_2           (0x4UL << AES_CR_NPBLB_Pos)                   /*!< 0x00400000 */
2371 #define AES_CR_NPBLB_3           (0x8UL << AES_CR_NPBLB_Pos)                   /*!< 0x00800000 */
2372 
2373 /*******************  Bit definition for AES_SR register  *********************/
2374 #define AES_SR_CCF_Pos           (0U)
2375 #define AES_SR_CCF_Msk           (0x1UL << AES_SR_CCF_Pos)                     /*!< 0x00000001 */
2376 #define AES_SR_CCF               AES_SR_CCF_Msk                                /*!< Computation Complete Flag */
2377 #define AES_SR_RDERR_Pos         (1U)
2378 #define AES_SR_RDERR_Msk         (0x1UL << AES_SR_RDERR_Pos)                   /*!< 0x00000002 */
2379 #define AES_SR_RDERR             AES_SR_RDERR_Msk                              /*!< Read Error Flag */
2380 #define AES_SR_WRERR_Pos         (2U)
2381 #define AES_SR_WRERR_Msk         (0x1UL << AES_SR_WRERR_Pos)                   /*!< 0x00000004 */
2382 #define AES_SR_WRERR             AES_SR_WRERR_Msk                              /*!< Write Error Flag */
2383 #define AES_SR_BUSY_Pos          (3U)
2384 #define AES_SR_BUSY_Msk          (0x1UL << AES_SR_BUSY_Pos)                    /*!< 0x00000008 */
2385 #define AES_SR_BUSY              AES_SR_BUSY_Msk                               /*!< Busy Flag */
2386 
2387 /*******************  Bit definition for AES_DINR register  *******************/
2388 #define AES_DINR_Pos             (0U)
2389 #define AES_DINR_Msk             (0xFFFFFFFFUL << AES_DINR_Pos)                /*!< 0xFFFFFFFF */
2390 #define AES_DINR                 AES_DINR_Msk                                  /*!< AES Data Input Register */
2391 
2392 /*******************  Bit definition for AES_DOUTR register  ******************/
2393 #define AES_DOUTR_Pos            (0U)
2394 #define AES_DOUTR_Msk            (0xFFFFFFFFUL << AES_DOUTR_Pos)               /*!< 0xFFFFFFFF */
2395 #define AES_DOUTR                AES_DOUTR_Msk                                 /*!< AES Data Output Register */
2396 
2397 /*******************  Bit definition for AES_KEYR0 register  ******************/
2398 #define AES_KEYR0_Pos            (0U)
2399 #define AES_KEYR0_Msk            (0xFFFFFFFFUL << AES_KEYR0_Pos)               /*!< 0xFFFFFFFF */
2400 #define AES_KEYR0                AES_KEYR0_Msk                                 /*!< AES Key Register 0 */
2401 
2402 /*******************  Bit definition for AES_KEYR1 register  ******************/
2403 #define AES_KEYR1_Pos            (0U)
2404 #define AES_KEYR1_Msk            (0xFFFFFFFFUL << AES_KEYR1_Pos)               /*!< 0xFFFFFFFF */
2405 #define AES_KEYR1                AES_KEYR1_Msk                                 /*!< AES Key Register 1 */
2406 
2407 /*******************  Bit definition for AES_KEYR2 register  ******************/
2408 #define AES_KEYR2_Pos            (0U)
2409 #define AES_KEYR2_Msk            (0xFFFFFFFFUL << AES_KEYR2_Pos)               /*!< 0xFFFFFFFF */
2410 #define AES_KEYR2                AES_KEYR2_Msk                                 /*!< AES Key Register 2 */
2411 
2412 /*******************  Bit definition for AES_KEYR3 register  ******************/
2413 #define AES_KEYR3_Pos            (0U)
2414 #define AES_KEYR3_Msk            (0xFFFFFFFFUL << AES_KEYR3_Pos)               /*!< 0xFFFFFFFF */
2415 #define AES_KEYR3                AES_KEYR3_Msk                                 /*!< AES Key Register 3 */
2416 
2417 /*******************  Bit definition for AES_KEYR4 register  ******************/
2418 #define AES_KEYR4_Pos            (0U)
2419 #define AES_KEYR4_Msk            (0xFFFFFFFFUL << AES_KEYR4_Pos)               /*!< 0xFFFFFFFF */
2420 #define AES_KEYR4                AES_KEYR4_Msk                                 /*!< AES Key Register 4 */
2421 
2422 /*******************  Bit definition for AES_KEYR5 register  ******************/
2423 #define AES_KEYR5_Pos            (0U)
2424 #define AES_KEYR5_Msk            (0xFFFFFFFFUL << AES_KEYR5_Pos)               /*!< 0xFFFFFFFF */
2425 #define AES_KEYR5                AES_KEYR5_Msk                                 /*!< AES Key Register 5 */
2426 
2427 /*******************  Bit definition for AES_KEYR6 register  ******************/
2428 #define AES_KEYR6_Pos            (0U)
2429 #define AES_KEYR6_Msk            (0xFFFFFFFFUL << AES_KEYR6_Pos)               /*!< 0xFFFFFFFF */
2430 #define AES_KEYR6                AES_KEYR6_Msk                                 /*!< AES Key Register 6 */
2431 
2432 /*******************  Bit definition for AES_KEYR7 register  ******************/
2433 #define AES_KEYR7_Pos            (0U)
2434 #define AES_KEYR7_Msk            (0xFFFFFFFFUL << AES_KEYR7_Pos)               /*!< 0xFFFFFFFF */
2435 #define AES_KEYR7                AES_KEYR7_Msk                                 /*!< AES Key Register 7 */
2436 
2437 /*******************  Bit definition for AES_IVR0 register   ******************/
2438 #define AES_IVR0_Pos             (0U)
2439 #define AES_IVR0_Msk             (0xFFFFFFFFUL << AES_IVR0_Pos)                /*!< 0xFFFFFFFF */
2440 #define AES_IVR0                 AES_IVR0_Msk                                  /*!< AES Initialization Vector Register 0 */
2441 
2442 /*******************  Bit definition for AES_IVR1 register   ******************/
2443 #define AES_IVR1_Pos             (0U)
2444 #define AES_IVR1_Msk             (0xFFFFFFFFUL << AES_IVR1_Pos)                /*!< 0xFFFFFFFF */
2445 #define AES_IVR1                 AES_IVR1_Msk                                  /*!< AES Initialization Vector Register 1 */
2446 
2447 /*******************  Bit definition for AES_IVR2 register   ******************/
2448 #define AES_IVR2_Pos             (0U)
2449 #define AES_IVR2_Msk             (0xFFFFFFFFUL << AES_IVR2_Pos)                /*!< 0xFFFFFFFF */
2450 #define AES_IVR2                 AES_IVR2_Msk                                  /*!< AES Initialization Vector Register 2 */
2451 
2452 /*******************  Bit definition for AES_IVR3 register   ******************/
2453 #define AES_IVR3_Pos             (0U)
2454 #define AES_IVR3_Msk             (0xFFFFFFFFUL << AES_IVR3_Pos)                /*!< 0xFFFFFFFF */
2455 #define AES_IVR3                 AES_IVR3_Msk                                  /*!< AES Initialization Vector Register 3 */
2456 
2457 /*******************  Bit definition for AES_SUSP0R register  ******************/
2458 #define AES_SUSP0R_Pos           (0U)
2459 #define AES_SUSP0R_Msk           (0xFFFFFFFFUL << AES_SUSP0R_Pos)              /*!< 0xFFFFFFFF */
2460 #define AES_SUSP0R               AES_SUSP0R_Msk                                /*!< AES Suspend registers 0 */
2461 
2462 /*******************  Bit definition for AES_SUSP1R register  ******************/
2463 #define AES_SUSP1R_Pos           (0U)
2464 #define AES_SUSP1R_Msk           (0xFFFFFFFFUL << AES_SUSP1R_Pos)              /*!< 0xFFFFFFFF */
2465 #define AES_SUSP1R               AES_SUSP1R_Msk                                /*!< AES Suspend registers 1 */
2466 
2467 /*******************  Bit definition for AES_SUSP2R register  ******************/
2468 #define AES_SUSP2R_Pos           (0U)
2469 #define AES_SUSP2R_Msk           (0xFFFFFFFFUL << AES_SUSP2R_Pos)              /*!< 0xFFFFFFFF */
2470 #define AES_SUSP2R               AES_SUSP2R_Msk                                /*!< AES Suspend registers 2 */
2471 
2472 /*******************  Bit definition for AES_SUSP3R register  ******************/
2473 #define AES_SUSP3R_Pos           (0U)
2474 #define AES_SUSP3R_Msk           (0xFFFFFFFFUL << AES_SUSP3R_Pos)              /*!< 0xFFFFFFFF */
2475 #define AES_SUSP3R               AES_SUSP3R_Msk                                /*!< AES Suspend registers 3 */
2476 
2477 /*******************  Bit definition for AES_SUSP4R register  ******************/
2478 #define AES_SUSP4R_Pos           (0U)
2479 #define AES_SUSP4R_Msk           (0xFFFFFFFFUL << AES_SUSP4R_Pos)              /*!< 0xFFFFFFFF */
2480 #define AES_SUSP4R               AES_SUSP4R_Msk                                /*!< AES Suspend registers 4 */
2481 
2482 /*******************  Bit definition for AES_SUSP5R register  ******************/
2483 #define AES_SUSP5R_Pos           (0U)
2484 #define AES_SUSP5R_Msk           (0xFFFFFFFFUL << AES_SUSP5R_Pos)              /*!< 0xFFFFFFFF */
2485 #define AES_SUSP5R               AES_SUSP5R_Msk                                /*!< AES Suspend registers 5 */
2486 
2487 /*******************  Bit definition for AES_SUSP6R register  ******************/
2488 #define AES_SUSP6R_Pos           (0U)
2489 #define AES_SUSP6R_Msk           (0xFFFFFFFFUL << AES_SUSP6R_Pos)              /*!< 0xFFFFFFFF */
2490 #define AES_SUSP6R               AES_SUSP6R_Msk                                /*!< AES Suspend registers 6 */
2491 
2492 /*******************  Bit definition for AES_SUSP7R register  ******************/
2493 #define AES_SUSP7R_Pos           (0U)
2494 #define AES_SUSP7R_Msk           (0xFFFFFFFFUL << AES_SUSP7R_Pos)              /*!< 0xFFFFFFFF */
2495 #define AES_SUSP7R               AES_SUSP7R_Msk                                /*!< AES Suspend registers 7 */
2496 
2497 /******************************************************************************/
2498 /*                                                                            */
2499 /*                      Analog Comparators (COMP)                             */
2500 /*                                                                            */
2501 /******************************************************************************/
2502 /**********************  Bit definition for COMP_CSR register  ****************/
2503 #define COMP_CSR_EN_Pos            (0U)
2504 #define COMP_CSR_EN_Msk            (0x1UL << COMP_CSR_EN_Pos)                  /*!< 0x00000001 */
2505 #define COMP_CSR_EN                COMP_CSR_EN_Msk                             /*!< Comparator enable */
2506 
2507 #define COMP_CSR_INMSEL_Pos        (4U)
2508 #define COMP_CSR_INMSEL_Msk        (0xFUL << COMP_CSR_INMSEL_Pos)              /*!< 0x00000070 */
2509 #define COMP_CSR_INMSEL            COMP_CSR_INMSEL_Msk                         /*!< Comparator input minus selection */
2510 #define COMP_CSR_INMSEL_0          (0x1UL << COMP_CSR_INMSEL_Pos)              /*!< 0x00000010 */
2511 #define COMP_CSR_INMSEL_1          (0x2UL << COMP_CSR_INMSEL_Pos)              /*!< 0x00000020 */
2512 #define COMP_CSR_INMSEL_2          (0x4UL << COMP_CSR_INMSEL_Pos)              /*!< 0x00000040 */
2513 #define COMP_CSR_INMSEL_3          (0x8UL << COMP_CSR_INMSEL_Pos)              /*!< 0x00000080 */
2514 
2515 #define COMP_CSR_INPSEL_Pos        (8U)
2516 #define COMP_CSR_INPSEL_Msk        (0x1UL << COMP_CSR_INPSEL_Pos)              /*!< 0x00000100 */
2517 #define COMP_CSR_INPSEL            COMP_CSR_INPSEL_Msk                         /*!< Comparator input plus selection */
2518 
2519 #define COMP_CSR_POLARITY_Pos      (15U)
2520 #define COMP_CSR_POLARITY_Msk      (0x1UL << COMP_CSR_POLARITY_Pos)            /*!< 0x00008000 */
2521 #define COMP_CSR_POLARITY          COMP_CSR_POLARITY_Msk                       /*!< Comparator output polarity */
2522 
2523 #define COMP_CSR_HYST_Pos          (16U)
2524 #define COMP_CSR_HYST_Msk          (0x7UL << COMP_CSR_HYST_Pos)                /*!< 0x00070000 */
2525 #define COMP_CSR_HYST              COMP_CSR_HYST_Msk                           /*!< Comparator hysteresis */
2526 #define COMP_CSR_HYST_0            (0x1UL << COMP_CSR_HYST_Pos)                /*!< 0x00010000 */
2527 #define COMP_CSR_HYST_1            (0x2UL << COMP_CSR_HYST_Pos)                /*!< 0x00020000 */
2528 #define COMP_CSR_HYST_2            (0x4UL << COMP_CSR_HYST_Pos)                /*!< 0x00040000 */
2529 
2530 #define COMP_CSR_BLANKING_Pos      (19U)
2531 #define COMP_CSR_BLANKING_Msk      (0x7UL << COMP_CSR_BLANKING_Pos)            /*!< 0x00380000 */
2532 #define COMP_CSR_BLANKING          COMP_CSR_BLANKING_Msk                       /*!< Comparator blanking source */
2533 #define COMP_CSR_BLANKING_0        (0x1UL << COMP_CSR_BLANKING_Pos)            /*!< 0x00080000 */
2534 #define COMP_CSR_BLANKING_1        (0x2UL << COMP_CSR_BLANKING_Pos)            /*!< 0x00100000 */
2535 #define COMP_CSR_BLANKING_2        (0x4UL << COMP_CSR_BLANKING_Pos)            /*!< 0x00200000 */
2536 
2537 #define COMP_CSR_BRGEN_Pos         (22U)
2538 #define COMP_CSR_BRGEN_Msk         (0x1UL << COMP_CSR_BRGEN_Pos)               /*!< 0x00400000 */
2539 #define COMP_CSR_BRGEN             COMP_CSR_BRGEN_Msk                          /*!< Comparator scaler bridge enable */
2540 
2541 #define COMP_CSR_SCALEN_Pos        (23U)
2542 #define COMP_CSR_SCALEN_Msk        (0x1UL << COMP_CSR_SCALEN_Pos)              /*!< 0x00800000 */
2543 #define COMP_CSR_SCALEN            COMP_CSR_SCALEN_Msk                         /*!< Comparator voltage scaler enable */
2544 
2545 #define COMP_CSR_VALUE_Pos         (30U)
2546 #define COMP_CSR_VALUE_Msk         (0x1UL << COMP_CSR_VALUE_Pos)               /*!< 0x40000000 */
2547 #define COMP_CSR_VALUE             COMP_CSR_VALUE_Msk                          /*!< Comparator output level */
2548 
2549 #define COMP_CSR_LOCK_Pos          (31U)
2550 #define COMP_CSR_LOCK_Msk          (0x1UL << COMP_CSR_LOCK_Pos)                /*!< 0x80000000 */
2551 #define COMP_CSR_LOCK              COMP_CSR_LOCK_Msk                           /*!< Comparator lock */
2552 
2553 /******************************************************************************/
2554 /*                                                                            */
2555 /*                          CORDIC calculation unit                           */
2556 /*                                                                            */
2557 /******************************************************************************/
2558 /*******************  Bit definition for CORDIC_CSR register  *****************/
2559 #define CORDIC_CSR_FUNC_Pos      (0U)
2560 #define CORDIC_CSR_FUNC_Msk      (0xFUL << CORDIC_CSR_FUNC_Pos)                /*!< 0x0000000F */
2561 #define CORDIC_CSR_FUNC          CORDIC_CSR_FUNC_Msk                           /*!< Function */
2562 #define CORDIC_CSR_FUNC_0        (0x1UL << CORDIC_CSR_FUNC_Pos)                /*!< 0x00000001 */
2563 #define CORDIC_CSR_FUNC_1        (0x2UL << CORDIC_CSR_FUNC_Pos)                /*!< 0x00000002 */
2564 #define CORDIC_CSR_FUNC_2        (0x4UL << CORDIC_CSR_FUNC_Pos)                /*!< 0x00000004 */
2565 #define CORDIC_CSR_FUNC_3        (0x8UL << CORDIC_CSR_FUNC_Pos)                /*!< 0x00000008 */
2566 #define CORDIC_CSR_PRECISION_Pos (4U)
2567 #define CORDIC_CSR_PRECISION_Msk (0xFUL << CORDIC_CSR_PRECISION_Pos)           /*!< 0x000000F0 */
2568 #define CORDIC_CSR_PRECISION     CORDIC_CSR_PRECISION_Msk                      /*!< Precision */
2569 #define CORDIC_CSR_PRECISION_0   (0x1UL << CORDIC_CSR_PRECISION_Pos)           /*!< 0x00000010 */
2570 #define CORDIC_CSR_PRECISION_1   (0x2UL << CORDIC_CSR_PRECISION_Pos)           /*!< 0x00000020 */
2571 #define CORDIC_CSR_PRECISION_2   (0x4UL << CORDIC_CSR_PRECISION_Pos)           /*!< 0x00000040 */
2572 #define CORDIC_CSR_PRECISION_3   (0x8UL << CORDIC_CSR_PRECISION_Pos)           /*!< 0x00000080 */
2573 #define CORDIC_CSR_SCALE_Pos     (8U)
2574 #define CORDIC_CSR_SCALE_Msk     (0x7UL << CORDIC_CSR_SCALE_Pos)               /*!< 0x00000700 */
2575 #define CORDIC_CSR_SCALE         CORDIC_CSR_SCALE_Msk                          /*!< Scaling factor */
2576 #define CORDIC_CSR_SCALE_0       (0x1UL << CORDIC_CSR_SCALE_Pos)               /*!< 0x00000100 */
2577 #define CORDIC_CSR_SCALE_1       (0x2UL << CORDIC_CSR_SCALE_Pos)               /*!< 0x00000200 */
2578 #define CORDIC_CSR_SCALE_2       (0x4UL << CORDIC_CSR_SCALE_Pos)               /*!< 0x00000400 */
2579 #define CORDIC_CSR_IEN_Pos       (16U)
2580 #define CORDIC_CSR_IEN_Msk       (0x1UL << CORDIC_CSR_IEN_Pos)                 /*!< 0x00010000 */
2581 #define CORDIC_CSR_IEN           CORDIC_CSR_IEN_Msk                            /*!< Interrupt Enable */
2582 #define CORDIC_CSR_DMAREN_Pos    (17U)
2583 #define CORDIC_CSR_DMAREN_Msk    (0x1UL << CORDIC_CSR_DMAREN_Pos)              /*!< 0x00020000 */
2584 #define CORDIC_CSR_DMAREN        CORDIC_CSR_DMAREN_Msk                         /*!< DMA Read channel Enable */
2585 #define CORDIC_CSR_DMAWEN_Pos    (18U)
2586 #define CORDIC_CSR_DMAWEN_Msk    (0x1UL << CORDIC_CSR_DMAWEN_Pos)              /*!< 0x00040000 */
2587 #define CORDIC_CSR_DMAWEN        CORDIC_CSR_DMAWEN_Msk                         /*!< DMA Write channel Enable */
2588 #define CORDIC_CSR_NRES_Pos      (19U)
2589 #define CORDIC_CSR_NRES_Msk      (0x1UL << CORDIC_CSR_NRES_Pos)                /*!< 0x00080000 */
2590 #define CORDIC_CSR_NRES          CORDIC_CSR_NRES_Msk                           /*!< Number of results in WDATA register */
2591 #define CORDIC_CSR_NARGS_Pos     (20U)
2592 #define CORDIC_CSR_NARGS_Msk     (0x1UL << CORDIC_CSR_NARGS_Pos)               /*!< 0x00100000 */
2593 #define CORDIC_CSR_NARGS         CORDIC_CSR_NARGS_Msk                          /*!< Number of arguments in RDATA register */
2594 #define CORDIC_CSR_RESSIZE_Pos   (21U)
2595 #define CORDIC_CSR_RESSIZE_Msk   (0x1UL << CORDIC_CSR_RESSIZE_Pos)             /*!< 0x00200000 */
2596 #define CORDIC_CSR_RESSIZE       CORDIC_CSR_RESSIZE_Msk                        /*!< Width of output data */
2597 #define CORDIC_CSR_ARGSIZE_Pos   (22U)
2598 #define CORDIC_CSR_ARGSIZE_Msk   (0x1UL << CORDIC_CSR_ARGSIZE_Pos)             /*!< 0x00400000 */
2599 #define CORDIC_CSR_ARGSIZE       CORDIC_CSR_ARGSIZE_Msk                        /*!< Width of input data */
2600 #define CORDIC_CSR_RRDY_Pos      (31U)
2601 #define CORDIC_CSR_RRDY_Msk      (0x1UL << CORDIC_CSR_RRDY_Pos)                /*!< 0x80000000 */
2602 #define CORDIC_CSR_RRDY          CORDIC_CSR_RRDY_Msk                           /*!< Result Ready Flag */
2603 
2604 /*******************  Bit definition for CORDIC_WDATA register  ***************/
2605 #define CORDIC_WDATA_ARG_Pos     (0U)
2606 #define CORDIC_WDATA_ARG_Msk     (0xFFFFFFFFUL << CORDIC_WDATA_ARG_Pos)        /*!< 0xFFFFFFFF */
2607 #define CORDIC_WDATA_ARG         CORDIC_WDATA_ARG_Msk                          /*!< Input Argument */
2608 
2609 /*******************  Bit definition for CORDIC_RDATA register  ***************/
2610 #define CORDIC_RDATA_RES_Pos     (0U)
2611 #define CORDIC_RDATA_RES_Msk     (0xFFFFFFFFUL << CORDIC_RDATA_RES_Pos)        /*!< 0xFFFFFFFF */
2612 #define CORDIC_RDATA_RES         CORDIC_RDATA_RES_Msk                          /*!< Output Result */
2613 
2614 /******************************************************************************/
2615 /*                                                                            */
2616 /*                          CRC calculation unit                              */
2617 /*                                                                            */
2618 /******************************************************************************/
2619 /*******************  Bit definition for CRC_DR register  *********************/
2620 #define CRC_DR_DR_Pos            (0U)
2621 #define CRC_DR_DR_Msk            (0xFFFFFFFFUL << CRC_DR_DR_Pos)               /*!< 0xFFFFFFFF */
2622 #define CRC_DR_DR                CRC_DR_DR_Msk                                 /*!< Data register bits */
2623 
2624 /*******************  Bit definition for CRC_IDR register  ********************/
2625 #define CRC_IDR_IDR_Pos          (0U)
2626 #define CRC_IDR_IDR_Msk          (0xFFFFFFFFUL << CRC_IDR_IDR_Pos)             /*!< 0xFFFFFFFF */
2627 #define CRC_IDR_IDR              CRC_IDR_IDR_Msk                               /*!< General-purpose 32-bit data register bits */
2628 
2629 /********************  Bit definition for CRC_CR register  ********************/
2630 #define CRC_CR_RESET_Pos         (0U)
2631 #define CRC_CR_RESET_Msk         (0x1UL << CRC_CR_RESET_Pos)                   /*!< 0x00000001 */
2632 #define CRC_CR_RESET             CRC_CR_RESET_Msk                              /*!< RESET the CRC computation unit bit */
2633 #define CRC_CR_POLYSIZE_Pos      (3U)
2634 #define CRC_CR_POLYSIZE_Msk      (0x3UL << CRC_CR_POLYSIZE_Pos)                /*!< 0x00000018 */
2635 #define CRC_CR_POLYSIZE          CRC_CR_POLYSIZE_Msk                           /*!< Polynomial size bits */
2636 #define CRC_CR_POLYSIZE_0        (0x1UL << CRC_CR_POLYSIZE_Pos)                /*!< 0x00000008 */
2637 #define CRC_CR_POLYSIZE_1        (0x2UL << CRC_CR_POLYSIZE_Pos)                /*!< 0x00000010 */
2638 #define CRC_CR_REV_IN_Pos        (5U)
2639 #define CRC_CR_REV_IN_Msk        (0x3UL << CRC_CR_REV_IN_Pos)                  /*!< 0x00000060 */
2640 #define CRC_CR_REV_IN            CRC_CR_REV_IN_Msk                             /*!< REV_IN Reverse Input Data bits */
2641 #define CRC_CR_REV_IN_0          (0x1UL << CRC_CR_REV_IN_Pos)                  /*!< 0x00000020 */
2642 #define CRC_CR_REV_IN_1          (0x2UL << CRC_CR_REV_IN_Pos)                  /*!< 0x00000040 */
2643 #define CRC_CR_REV_OUT_Pos       (7U)
2644 #define CRC_CR_REV_OUT_Msk       (0x1UL << CRC_CR_REV_OUT_Pos)                 /*!< 0x00000080 */
2645 #define CRC_CR_REV_OUT           CRC_CR_REV_OUT_Msk                            /*!< REV_OUT Reverse Output Data bits */
2646 
2647 /*******************  Bit definition for CRC_INIT register  *******************/
2648 #define CRC_INIT_INIT_Pos        (0U)
2649 #define CRC_INIT_INIT_Msk        (0xFFFFFFFFUL << CRC_INIT_INIT_Pos)           /*!< 0xFFFFFFFF */
2650 #define CRC_INIT_INIT            CRC_INIT_INIT_Msk                             /*!< Initial CRC value bits */
2651 
2652 /*******************  Bit definition for CRC_POL register  ********************/
2653 #define CRC_POL_POL_Pos          (0U)
2654 #define CRC_POL_POL_Msk          (0xFFFFFFFFUL << CRC_POL_POL_Pos)             /*!< 0xFFFFFFFF */
2655 #define CRC_POL_POL              CRC_POL_POL_Msk                               /*!< Coefficients of the polynomial */
2656 
2657 /******************************************************************************/
2658 /*                                                                            */
2659 /*                          CRS Clock Recovery System                         */
2660 /******************************************************************************/
2661 
2662 /*******************  Bit definition for CRS_CR register  *********************/
2663 #define CRS_CR_SYNCOKIE_Pos       (0U)
2664 #define CRS_CR_SYNCOKIE_Msk       (0x1UL << CRS_CR_SYNCOKIE_Pos)               /*!< 0x00000001 */
2665 #define CRS_CR_SYNCOKIE           CRS_CR_SYNCOKIE_Msk                          /*!< SYNC event OK interrupt enable */
2666 #define CRS_CR_SYNCWARNIE_Pos     (1U)
2667 #define CRS_CR_SYNCWARNIE_Msk     (0x1UL << CRS_CR_SYNCWARNIE_Pos)             /*!< 0x00000002 */
2668 #define CRS_CR_SYNCWARNIE         CRS_CR_SYNCWARNIE_Msk                        /*!< SYNC warning interrupt enable */
2669 #define CRS_CR_ERRIE_Pos          (2U)
2670 #define CRS_CR_ERRIE_Msk          (0x1UL << CRS_CR_ERRIE_Pos)                  /*!< 0x00000004 */
2671 #define CRS_CR_ERRIE              CRS_CR_ERRIE_Msk                             /*!< SYNC error or trimming error interrupt enable */
2672 #define CRS_CR_ESYNCIE_Pos        (3U)
2673 #define CRS_CR_ESYNCIE_Msk        (0x1UL << CRS_CR_ESYNCIE_Pos)                /*!< 0x00000008 */
2674 #define CRS_CR_ESYNCIE            CRS_CR_ESYNCIE_Msk                           /*!< Expected SYNC interrupt enable */
2675 #define CRS_CR_CEN_Pos            (5U)
2676 #define CRS_CR_CEN_Msk            (0x1UL << CRS_CR_CEN_Pos)                    /*!< 0x00000020 */
2677 #define CRS_CR_CEN                CRS_CR_CEN_Msk                               /*!< Frequency error counter enable */
2678 #define CRS_CR_AUTOTRIMEN_Pos     (6U)
2679 #define CRS_CR_AUTOTRIMEN_Msk     (0x1UL << CRS_CR_AUTOTRIMEN_Pos)             /*!< 0x00000040 */
2680 #define CRS_CR_AUTOTRIMEN         CRS_CR_AUTOTRIMEN_Msk                        /*!< Automatic trimming enable */
2681 #define CRS_CR_SWSYNC_Pos         (7U)
2682 #define CRS_CR_SWSYNC_Msk         (0x1UL << CRS_CR_SWSYNC_Pos)                 /*!< 0x00000080 */
2683 #define CRS_CR_SWSYNC             CRS_CR_SWSYNC_Msk                            /*!< Generate software SYNC event */
2684 #define CRS_CR_TRIM_Pos           (8U)
2685 #define CRS_CR_TRIM_Msk           (0x7FUL << CRS_CR_TRIM_Pos)                  /*!< 0x00007F00 */
2686 #define CRS_CR_TRIM               CRS_CR_TRIM_Msk                              /*!< HSI48 oscillator smooth trimming */
2687 
2688 /*******************  Bit definition for CRS_CFGR register  *********************/
2689 #define CRS_CFGR_RELOAD_Pos       (0U)
2690 #define CRS_CFGR_RELOAD_Msk       (0xFFFFUL << CRS_CFGR_RELOAD_Pos)            /*!< 0x0000FFFF */
2691 #define CRS_CFGR_RELOAD           CRS_CFGR_RELOAD_Msk                          /*!< Counter reload value */
2692 #define CRS_CFGR_FELIM_Pos        (16U)
2693 #define CRS_CFGR_FELIM_Msk        (0xFFUL << CRS_CFGR_FELIM_Pos)               /*!< 0x00FF0000 */
2694 #define CRS_CFGR_FELIM            CRS_CFGR_FELIM_Msk                           /*!< Frequency error limit */
2695 
2696 #define CRS_CFGR_SYNCDIV_Pos      (24U)
2697 #define CRS_CFGR_SYNCDIV_Msk      (0x7UL << CRS_CFGR_SYNCDIV_Pos)              /*!< 0x07000000 */
2698 #define CRS_CFGR_SYNCDIV          CRS_CFGR_SYNCDIV_Msk                         /*!< SYNC divider */
2699 #define CRS_CFGR_SYNCDIV_0        (0x1UL << CRS_CFGR_SYNCDIV_Pos)              /*!< 0x01000000 */
2700 #define CRS_CFGR_SYNCDIV_1        (0x2UL << CRS_CFGR_SYNCDIV_Pos)              /*!< 0x02000000 */
2701 #define CRS_CFGR_SYNCDIV_2        (0x4UL << CRS_CFGR_SYNCDIV_Pos)              /*!< 0x04000000 */
2702 
2703 #define CRS_CFGR_SYNCSRC_Pos      (28U)
2704 #define CRS_CFGR_SYNCSRC_Msk      (0x3UL << CRS_CFGR_SYNCSRC_Pos)              /*!< 0x30000000 */
2705 #define CRS_CFGR_SYNCSRC          CRS_CFGR_SYNCSRC_Msk                         /*!< SYNC signal source selection */
2706 #define CRS_CFGR_SYNCSRC_0        (0x1UL << CRS_CFGR_SYNCSRC_Pos)              /*!< 0x10000000 */
2707 #define CRS_CFGR_SYNCSRC_1        (0x2UL << CRS_CFGR_SYNCSRC_Pos)              /*!< 0x20000000 */
2708 
2709 #define CRS_CFGR_SYNCPOL_Pos      (31U)
2710 #define CRS_CFGR_SYNCPOL_Msk      (0x1UL << CRS_CFGR_SYNCPOL_Pos)              /*!< 0x80000000 */
2711 #define CRS_CFGR_SYNCPOL          CRS_CFGR_SYNCPOL_Msk                         /*!< SYNC polarity selection */
2712 
2713 /*******************  Bit definition for CRS_ISR register  *********************/
2714 #define CRS_ISR_SYNCOKF_Pos       (0U)
2715 #define CRS_ISR_SYNCOKF_Msk       (0x1UL << CRS_ISR_SYNCOKF_Pos)               /*!< 0x00000001 */
2716 #define CRS_ISR_SYNCOKF           CRS_ISR_SYNCOKF_Msk                          /*!< SYNC event OK flag */
2717 #define CRS_ISR_SYNCWARNF_Pos     (1U)
2718 #define CRS_ISR_SYNCWARNF_Msk     (0x1UL << CRS_ISR_SYNCWARNF_Pos)             /*!< 0x00000002 */
2719 #define CRS_ISR_SYNCWARNF         CRS_ISR_SYNCWARNF_Msk                        /*!< SYNC warning flag */
2720 #define CRS_ISR_ERRF_Pos          (2U)
2721 #define CRS_ISR_ERRF_Msk          (0x1UL << CRS_ISR_ERRF_Pos)                  /*!< 0x00000004 */
2722 #define CRS_ISR_ERRF              CRS_ISR_ERRF_Msk                             /*!< Error flag */
2723 #define CRS_ISR_ESYNCF_Pos        (3U)
2724 #define CRS_ISR_ESYNCF_Msk        (0x1UL << CRS_ISR_ESYNCF_Pos)                /*!< 0x00000008 */
2725 #define CRS_ISR_ESYNCF            CRS_ISR_ESYNCF_Msk                           /*!< Expected SYNC flag */
2726 #define CRS_ISR_SYNCERR_Pos       (8U)
2727 #define CRS_ISR_SYNCERR_Msk       (0x1UL << CRS_ISR_SYNCERR_Pos)               /*!< 0x00000100 */
2728 #define CRS_ISR_SYNCERR           CRS_ISR_SYNCERR_Msk                          /*!< SYNC error */
2729 #define CRS_ISR_SYNCMISS_Pos      (9U)
2730 #define CRS_ISR_SYNCMISS_Msk      (0x1UL << CRS_ISR_SYNCMISS_Pos)              /*!< 0x00000200 */
2731 #define CRS_ISR_SYNCMISS          CRS_ISR_SYNCMISS_Msk                         /*!< SYNC missed */
2732 #define CRS_ISR_TRIMOVF_Pos       (10U)
2733 #define CRS_ISR_TRIMOVF_Msk       (0x1UL << CRS_ISR_TRIMOVF_Pos)               /*!< 0x00000400 */
2734 #define CRS_ISR_TRIMOVF           CRS_ISR_TRIMOVF_Msk                          /*!< Trimming overflow or underflow */
2735 #define CRS_ISR_FEDIR_Pos         (15U)
2736 #define CRS_ISR_FEDIR_Msk         (0x1UL << CRS_ISR_FEDIR_Pos)                 /*!< 0x00008000 */
2737 #define CRS_ISR_FEDIR             CRS_ISR_FEDIR_Msk                            /*!< Frequency error direction */
2738 #define CRS_ISR_FECAP_Pos         (16U)
2739 #define CRS_ISR_FECAP_Msk         (0xFFFFUL << CRS_ISR_FECAP_Pos)              /*!< 0xFFFF0000 */
2740 #define CRS_ISR_FECAP             CRS_ISR_FECAP_Msk                            /*!< Frequency error capture */
2741 
2742 /*******************  Bit definition for CRS_ICR register  *********************/
2743 #define CRS_ICR_SYNCOKC_Pos       (0U)
2744 #define CRS_ICR_SYNCOKC_Msk       (0x1UL << CRS_ICR_SYNCOKC_Pos)               /*!< 0x00000001 */
2745 #define CRS_ICR_SYNCOKC           CRS_ICR_SYNCOKC_Msk                          /*!< SYNC event OK clear flag */
2746 #define CRS_ICR_SYNCWARNC_Pos     (1U)
2747 #define CRS_ICR_SYNCWARNC_Msk     (0x1UL << CRS_ICR_SYNCWARNC_Pos)             /*!< 0x00000002 */
2748 #define CRS_ICR_SYNCWARNC         CRS_ICR_SYNCWARNC_Msk                        /*!< SYNC warning clear flag */
2749 #define CRS_ICR_ERRC_Pos          (2U)
2750 #define CRS_ICR_ERRC_Msk          (0x1UL << CRS_ICR_ERRC_Pos)                  /*!< 0x00000004 */
2751 #define CRS_ICR_ERRC              CRS_ICR_ERRC_Msk                             /*!< Error clear flag */
2752 #define CRS_ICR_ESYNCC_Pos        (3U)
2753 #define CRS_ICR_ESYNCC_Msk        (0x1UL << CRS_ICR_ESYNCC_Pos)                /*!< 0x00000008 */
2754 #define CRS_ICR_ESYNCC            CRS_ICR_ESYNCC_Msk                           /*!< Expected SYNC clear flag */
2755 
2756 /******************************************************************************/
2757 /*                                                                            */
2758 /*                      Digital to Analog Converter                           */
2759 /*                                                                            */
2760 /******************************************************************************/
2761 /*
2762  * @brief Specific device feature definitions (not present on all devices in the STM32G4 series)
2763  */
2764 #define DAC_CHANNEL2_SUPPORT                           /*!< DAC feature available only on specific devices: DAC channel 2 available */
2765 
2766 /********************  Bit definition for DAC_CR register  ********************/
2767 #define DAC_CR_EN1_Pos              (0U)
2768 #define DAC_CR_EN1_Msk              (0x1UL << DAC_CR_EN1_Pos)                  /*!< 0x00000001 */
2769 #define DAC_CR_EN1                  DAC_CR_EN1_Msk                             /*!<DAC channel1 enable */
2770 #define DAC_CR_TEN1_Pos             (1U)
2771 #define DAC_CR_TEN1_Msk             (0x1UL << DAC_CR_TEN1_Pos)                 /*!< 0x00000002 */
2772 #define DAC_CR_TEN1                 DAC_CR_TEN1_Msk                            /*!<DAC channel1 Trigger enable */
2773 
2774 #define DAC_CR_TSEL1_Pos            (2U)
2775 #define DAC_CR_TSEL1_Msk            (0xFUL << DAC_CR_TSEL1_Pos)                /*!< 0x0000003C */
2776 #define DAC_CR_TSEL1                DAC_CR_TSEL1_Msk                           /*!<TSEL1[3:0] (DAC channel1 Trigger selection) */
2777 #define DAC_CR_TSEL1_0              (0x1UL << DAC_CR_TSEL1_Pos)                /*!< 0x00000004 */
2778 #define DAC_CR_TSEL1_1              (0x2UL << DAC_CR_TSEL1_Pos)                /*!< 0x00000008 */
2779 #define DAC_CR_TSEL1_2              (0x4UL << DAC_CR_TSEL1_Pos)                /*!< 0x00000010 */
2780 #define DAC_CR_TSEL1_3              (0x8UL << DAC_CR_TSEL1_Pos)                /*!< 0x00000020 */
2781 
2782 #define DAC_CR_WAVE1_Pos            (6U)
2783 #define DAC_CR_WAVE1_Msk            (0x3UL << DAC_CR_WAVE1_Pos)                /*!< 0x000000C0 */
2784 #define DAC_CR_WAVE1                DAC_CR_WAVE1_Msk                           /*!<WAVE1[1:0] (DAC channel1 noise/triangle wave generation enable) */
2785 #define DAC_CR_WAVE1_0              (0x1UL << DAC_CR_WAVE1_Pos)                /*!< 0x00000040 */
2786 #define DAC_CR_WAVE1_1              (0x2UL << DAC_CR_WAVE1_Pos)                /*!< 0x00000080 */
2787 
2788 #define DAC_CR_MAMP1_Pos            (8U)
2789 #define DAC_CR_MAMP1_Msk            (0xFUL << DAC_CR_MAMP1_Pos)                /*!< 0x00000F00 */
2790 #define DAC_CR_MAMP1                DAC_CR_MAMP1_Msk                           /*!<MAMP1[3:0] (DAC channel1 Mask/Amplitude selector) */
2791 #define DAC_CR_MAMP1_0              (0x1UL << DAC_CR_MAMP1_Pos)                /*!< 0x00000100 */
2792 #define DAC_CR_MAMP1_1              (0x2UL << DAC_CR_MAMP1_Pos)                /*!< 0x00000200 */
2793 #define DAC_CR_MAMP1_2              (0x4UL << DAC_CR_MAMP1_Pos)                /*!< 0x00000400 */
2794 #define DAC_CR_MAMP1_3              (0x8UL << DAC_CR_MAMP1_Pos)                /*!< 0x00000800 */
2795 
2796 #define DAC_CR_DMAEN1_Pos           (12U)
2797 #define DAC_CR_DMAEN1_Msk           (0x1UL << DAC_CR_DMAEN1_Pos)               /*!< 0x00001000 */
2798 #define DAC_CR_DMAEN1               DAC_CR_DMAEN1_Msk                          /*!<DAC channel1 DMA enable */
2799 #define DAC_CR_DMAUDRIE1_Pos        (13U)
2800 #define DAC_CR_DMAUDRIE1_Msk        (0x1UL << DAC_CR_DMAUDRIE1_Pos)            /*!< 0x00002000 */
2801 #define DAC_CR_DMAUDRIE1            DAC_CR_DMAUDRIE1_Msk                       /*!<DAC channel 1 DMA underrun interrupt enable  >*/
2802 #define DAC_CR_CEN1_Pos             (14U)
2803 #define DAC_CR_CEN1_Msk             (0x1UL << DAC_CR_CEN1_Pos)                 /*!< 0x00004000 */
2804 #define DAC_CR_CEN1                 DAC_CR_CEN1_Msk                            /*!<DAC channel 1 calibration enable >*/
2805 
2806 #define DAC_CR_HFSEL_Pos            (15U)
2807 #define DAC_CR_HFSEL_Msk            (0x1UL << DAC_CR_HFSEL_Pos)                /*!< 0x00008000 */
2808 #define DAC_CR_HFSEL                DAC_CR_HFSEL_Msk                           /*!<DAC channel 1 and 2 high frequency mode enable >*/
2809 
2810 #define DAC_CR_EN2_Pos              (16U)
2811 #define DAC_CR_EN2_Msk              (0x1UL << DAC_CR_EN2_Pos)                  /*!< 0x00010000 */
2812 #define DAC_CR_EN2                  DAC_CR_EN2_Msk                             /*!<DAC channel2 enable */
2813 #define DAC_CR_TEN2_Pos             (17U)
2814 #define DAC_CR_TEN2_Msk             (0x1UL << DAC_CR_TEN2_Pos)                 /*!< 0x00020000 */
2815 #define DAC_CR_TEN2                 DAC_CR_TEN2_Msk                            /*!<DAC channel2 Trigger enable */
2816 
2817 #define DAC_CR_TSEL2_Pos            (18U)
2818 #define DAC_CR_TSEL2_Msk            (0xFUL << DAC_CR_TSEL2_Pos)                /*!< 0x003C0000 */
2819 #define DAC_CR_TSEL2                DAC_CR_TSEL2_Msk                           /*!<TSEL2[3:0] (DAC channel2 Trigger selection) */
2820 #define DAC_CR_TSEL2_0              (0x1UL << DAC_CR_TSEL2_Pos)                /*!< 0x00040000 */
2821 #define DAC_CR_TSEL2_1              (0x2UL << DAC_CR_TSEL2_Pos)                /*!< 0x00080000 */
2822 #define DAC_CR_TSEL2_2              (0x4UL << DAC_CR_TSEL2_Pos)                /*!< 0x00100000 */
2823 #define DAC_CR_TSEL2_3              (0x8UL << DAC_CR_TSEL2_Pos)                /*!< 0x00200000 */
2824 
2825 #define DAC_CR_WAVE2_Pos            (22U)
2826 #define DAC_CR_WAVE2_Msk            (0x3UL << DAC_CR_WAVE2_Pos)                /*!< 0x00C00000 */
2827 #define DAC_CR_WAVE2                DAC_CR_WAVE2_Msk                           /*!<WAVE2[1:0] (DAC channel2 noise/triangle wave generation enable) */
2828 #define DAC_CR_WAVE2_0              (0x1UL << DAC_CR_WAVE2_Pos)                /*!< 0x00400000 */
2829 #define DAC_CR_WAVE2_1              (0x2UL << DAC_CR_WAVE2_Pos)                /*!< 0x00800000 */
2830 
2831 #define DAC_CR_MAMP2_Pos            (24U)
2832 #define DAC_CR_MAMP2_Msk            (0xFUL << DAC_CR_MAMP2_Pos)                /*!< 0x0F000000 */
2833 #define DAC_CR_MAMP2                DAC_CR_MAMP2_Msk                           /*!<MAMP2[3:0] (DAC channel2 Mask/Amplitude selector) */
2834 #define DAC_CR_MAMP2_0              (0x1UL << DAC_CR_MAMP2_Pos)                /*!< 0x01000000 */
2835 #define DAC_CR_MAMP2_1              (0x2UL << DAC_CR_MAMP2_Pos)                /*!< 0x02000000 */
2836 #define DAC_CR_MAMP2_2              (0x4UL << DAC_CR_MAMP2_Pos)                /*!< 0x04000000 */
2837 #define DAC_CR_MAMP2_3              (0x8UL << DAC_CR_MAMP2_Pos)                /*!< 0x08000000 */
2838 
2839 #define DAC_CR_DMAEN2_Pos           (28U)
2840 #define DAC_CR_DMAEN2_Msk           (0x1UL << DAC_CR_DMAEN2_Pos)               /*!< 0x10000000 */
2841 #define DAC_CR_DMAEN2               DAC_CR_DMAEN2_Msk                          /*!<DAC channel2 DMA enabled */
2842 #define DAC_CR_DMAUDRIE2_Pos        (29U)
2843 #define DAC_CR_DMAUDRIE2_Msk        (0x1UL << DAC_CR_DMAUDRIE2_Pos)            /*!< 0x20000000 */
2844 #define DAC_CR_DMAUDRIE2            DAC_CR_DMAUDRIE2_Msk                       /*!<DAC channel2 DMA underrun interrupt enable  >*/
2845 #define DAC_CR_CEN2_Pos             (30U)
2846 #define DAC_CR_CEN2_Msk             (0x1UL << DAC_CR_CEN2_Pos)                 /*!< 0x40000000 */
2847 #define DAC_CR_CEN2                 DAC_CR_CEN2_Msk                            /*!<DAC channel2 calibration enable >*/
2848 
2849 /*****************  Bit definition for DAC_SWTRIGR register  ******************/
2850 #define DAC_SWTRIGR_SWTRIG1_Pos     (0U)
2851 #define DAC_SWTRIGR_SWTRIG1_Msk     (0x1UL << DAC_SWTRIGR_SWTRIG1_Pos)         /*!< 0x00000001 */
2852 #define DAC_SWTRIGR_SWTRIG1         DAC_SWTRIGR_SWTRIG1_Msk                    /*!<DAC channel1 software trigger */
2853 #define DAC_SWTRIGR_SWTRIG2_Pos     (1U)
2854 #define DAC_SWTRIGR_SWTRIG2_Msk     (0x1UL << DAC_SWTRIGR_SWTRIG2_Pos)         /*!< 0x00000002 */
2855 #define DAC_SWTRIGR_SWTRIG2         DAC_SWTRIGR_SWTRIG2_Msk                    /*!<DAC channel2 software trigger */
2856 #define DAC_SWTRIGR_SWTRIGB1_Pos    (16U)
2857 #define DAC_SWTRIGR_SWTRIGB1_Msk    (0x1UL << DAC_SWTRIGR_SWTRIGB1_Pos)        /*!< 0x00010000 */
2858 #define DAC_SWTRIGR_SWTRIGB1        DAC_SWTRIGR_SWTRIGB1_Msk                   /*!<DAC channel1 software trigger B */
2859 #define DAC_SWTRIGR_SWTRIGB2_Pos    (17U)
2860 #define DAC_SWTRIGR_SWTRIGB2_Msk    (0x1UL << DAC_SWTRIGR_SWTRIGB2_Pos)        /*!< 0x00020000 */
2861 #define DAC_SWTRIGR_SWTRIGB2        DAC_SWTRIGR_SWTRIGB2_Msk                   /*!<DAC channel2 software trigger B */
2862 
2863 /*****************  Bit definition for DAC_DHR12R1 register  ******************/
2864 #define DAC_DHR12R1_DACC1DHR_Pos    (0U)
2865 #define DAC_DHR12R1_DACC1DHR_Msk    (0xFFFUL << DAC_DHR12R1_DACC1DHR_Pos)      /*!< 0x00000FFF */
2866 #define DAC_DHR12R1_DACC1DHR        DAC_DHR12R1_DACC1DHR_Msk                   /*!<DAC channel1 12-bit Right aligned data */
2867 #define DAC_DHR12R1_DACC1DHRB_Pos   (16U)
2868 #define DAC_DHR12R1_DACC1DHRB_Msk   (0xFFFUL << DAC_DHR12R1_DACC1DHRB_Pos)     /*!< 0x0FFF0000 */
2869 #define DAC_DHR12R1_DACC1DHRB       DAC_DHR12R1_DACC1DHRB_Msk                  /*!<DAC channel1 12-bit Right-aligned data B */
2870 
2871 /*****************  Bit definition for DAC_DHR12L1 register  ******************/
2872 #define DAC_DHR12L1_DACC1DHR_Pos    (4U)
2873 #define DAC_DHR12L1_DACC1DHR_Msk    (0xFFFUL << DAC_DHR12L1_DACC1DHR_Pos)      /*!< 0x0000FFF0 */
2874 #define DAC_DHR12L1_DACC1DHR        DAC_DHR12L1_DACC1DHR_Msk                   /*!<DAC channel1 12-bit Left aligned data */
2875 #define DAC_DHR12L1_DACC1DHRB_Pos   (20U)
2876 #define DAC_DHR12L1_DACC1DHRB_Msk   (0xFFFUL << DAC_DHR12L1_DACC1DHRB_Pos)     /*!< 0xFFF00000 */
2877 #define DAC_DHR12L1_DACC1DHRB       DAC_DHR12L1_DACC1DHRB_Msk                  /*!<DAC channel1 12-bit Left aligned data B */
2878 
2879 /******************  Bit definition for DAC_DHR8R1 register  ******************/
2880 #define DAC_DHR8R1_DACC1DHR_Pos     (0U)
2881 #define DAC_DHR8R1_DACC1DHR_Msk     (0xFFUL << DAC_DHR8R1_DACC1DHR_Pos)        /*!< 0x000000FF */
2882 #define DAC_DHR8R1_DACC1DHR         DAC_DHR8R1_DACC1DHR_Msk                    /*!<DAC channel1 8-bit Right aligned data */
2883 #define DAC_DHR8R1_DACC1DHRB_Pos    (8U)
2884 #define DAC_DHR8R1_DACC1DHRB_Msk    (0xFFUL << DAC_DHR8R1_DACC1DHRB_Pos)       /*!< 0x0000FF00 */
2885 #define DAC_DHR8R1_DACC1DHRB        DAC_DHR8R1_DACC1DHRB_Msk                   /*!<DAC channel1 8-bit Right aligned data B */
2886 
2887 /*****************  Bit definition for DAC_DHR12R2 register  ******************/
2888 #define DAC_DHR12R2_DACC2DHR_Pos    (0U)
2889 #define DAC_DHR12R2_DACC2DHR_Msk    (0xFFFUL << DAC_DHR12R2_DACC2DHR_Pos)      /*!< 0x00000FFF */
2890 #define DAC_DHR12R2_DACC2DHR        DAC_DHR12R2_DACC2DHR_Msk                   /*!<DAC channel2 12-bit Right aligned data */
2891 #define DAC_DHR12R2_DACC2DHRB_Pos   (16U)
2892 #define DAC_DHR12R2_DACC2DHRB_Msk   (0xFFFUL << DAC_DHR12R2_DACC2DHRB_Pos)     /*!< 0x0FFF0000 */
2893 #define DAC_DHR12R2_DACC2DHRB       DAC_DHR12R2_DACC2DHRB_Msk                  /*!<DAC channel2 12-bit Right-aligned data B */
2894 
2895 /*****************  Bit definition for DAC_DHR12L2 register  ******************/
2896 #define DAC_DHR12L2_DACC2DHR_Pos    (4U)
2897 #define DAC_DHR12L2_DACC2DHR_Msk    (0xFFFUL << DAC_DHR12L2_DACC2DHR_Pos)      /*!< 0x0000FFF0 */
2898 #define DAC_DHR12L2_DACC2DHR        DAC_DHR12L2_DACC2DHR_Msk                   /*!<DAC channel2 12-bit Left aligned data */
2899 #define DAC_DHR12L2_DACC2DHRB_Pos   (20U)
2900 #define DAC_DHR12L2_DACC2DHRB_Msk   (0xFFFUL << DAC_DHR12L2_DACC2DHRB_Pos)     /*!< 0xFFF00000 */
2901 #define DAC_DHR12L2_DACC2DHRB       DAC_DHR12L2_DACC2DHRB_Msk                  /*!<DAC channel2 12-bit Left aligned data B */
2902 
2903 /******************  Bit definition for DAC_DHR8R2 register  ******************/
2904 #define DAC_DHR8R2_DACC2DHR_Pos     (0U)
2905 #define DAC_DHR8R2_DACC2DHR_Msk     (0xFFUL << DAC_DHR8R2_DACC2DHR_Pos)        /*!< 0x000000FF */
2906 #define DAC_DHR8R2_DACC2DHR         DAC_DHR8R2_DACC2DHR_Msk                    /*!<DAC channel2 8-bit Right aligned data */
2907 #define DAC_DHR8R2_DACC2DHRB_Pos    (8U)
2908 #define DAC_DHR8R2_DACC2DHRB_Msk    (0xFFUL << DAC_DHR8R2_DACC2DHRB_Pos)       /*!< 0x0000FF00 */
2909 #define DAC_DHR8R2_DACC2DHRB        DAC_DHR8R2_DACC2DHRB_Msk                   /*!<DAC channel2 8-bit Right aligned data B */
2910 
2911 /*****************  Bit definition for DAC_DHR12RD register  ******************/
2912 #define DAC_DHR12RD_DACC1DHR_Pos    (0U)
2913 #define DAC_DHR12RD_DACC1DHR_Msk    (0xFFFUL << DAC_DHR12RD_DACC1DHR_Pos)      /*!< 0x00000FFF */
2914 #define DAC_DHR12RD_DACC1DHR        DAC_DHR12RD_DACC1DHR_Msk                   /*!<DAC channel1 12-bit Right aligned data */
2915 #define DAC_DHR12RD_DACC2DHR_Pos    (16U)
2916 #define DAC_DHR12RD_DACC2DHR_Msk    (0xFFFUL << DAC_DHR12RD_DACC2DHR_Pos)      /*!< 0x0FFF0000 */
2917 #define DAC_DHR12RD_DACC2DHR        DAC_DHR12RD_DACC2DHR_Msk                   /*!<DAC channel2 12-bit Right aligned data */
2918 
2919 /*****************  Bit definition for DAC_DHR12LD register  ******************/
2920 #define DAC_DHR12LD_DACC1DHR_Pos    (4U)
2921 #define DAC_DHR12LD_DACC1DHR_Msk    (0xFFFUL << DAC_DHR12LD_DACC1DHR_Pos)      /*!< 0x0000FFF0 */
2922 #define DAC_DHR12LD_DACC1DHR        DAC_DHR12LD_DACC1DHR_Msk                   /*!<DAC channel1 12-bit Left aligned data */
2923 #define DAC_DHR12LD_DACC2DHR_Pos    (20U)
2924 #define DAC_DHR12LD_DACC2DHR_Msk    (0xFFFUL << DAC_DHR12LD_DACC2DHR_Pos)      /*!< 0xFFF00000 */
2925 #define DAC_DHR12LD_DACC2DHR        DAC_DHR12LD_DACC2DHR_Msk                   /*!<DAC channel2 12-bit Left aligned data */
2926 
2927 /******************  Bit definition for DAC_DHR8RD register  ******************/
2928 #define DAC_DHR8RD_DACC1DHR_Pos     (0U)
2929 #define DAC_DHR8RD_DACC1DHR_Msk     (0xFFUL << DAC_DHR8RD_DACC1DHR_Pos)        /*!< 0x000000FF */
2930 #define DAC_DHR8RD_DACC1DHR         DAC_DHR8RD_DACC1DHR_Msk                    /*!<DAC channel1 8-bit Right aligned data */
2931 #define DAC_DHR8RD_DACC2DHR_Pos     (8U)
2932 #define DAC_DHR8RD_DACC2DHR_Msk     (0xFFUL << DAC_DHR8RD_DACC2DHR_Pos)        /*!< 0x0000FF00 */
2933 #define DAC_DHR8RD_DACC2DHR         DAC_DHR8RD_DACC2DHR_Msk                    /*!<DAC channel2 8-bit Right aligned data */
2934 
2935 /*******************  Bit definition for DAC_DOR1 register  *******************/
2936 #define DAC_DOR1_DACC1DOR_Pos       (0U)
2937 #define DAC_DOR1_DACC1DOR_Msk       (0xFFFUL << DAC_DOR1_DACC1DOR_Pos)         /*!< 0x00000FFF */
2938 #define DAC_DOR1_DACC1DOR           DAC_DOR1_DACC1DOR_Msk                      /*!<DAC channel1 data output */
2939 #define DAC_DOR1_DACC1DORB_Pos      (16U)
2940 #define DAC_DOR1_DACC1DORB_Msk      (0xFFFUL << DAC_DOR1_DACC1DORB_Pos)        /*!< 0x0FFF0000 */
2941 #define DAC_DOR1_DACC1DORB          DAC_DOR1_DACC1DORB_Msk                     /*!<DAC channel1 data output B */
2942 
2943 /*******************  Bit definition for DAC_DOR2 register  *******************/
2944 #define DAC_DOR2_DACC2DOR_Pos       (0U)
2945 #define DAC_DOR2_DACC2DOR_Msk       (0xFFFUL << DAC_DOR2_DACC2DOR_Pos)         /*!< 0x00000FFF */
2946 #define DAC_DOR2_DACC2DOR           DAC_DOR2_DACC2DOR_Msk                      /*!<DAC channel2 data output */
2947 #define DAC_DOR2_DACC2DORB_Pos      (16U)
2948 #define DAC_DOR2_DACC2DORB_Msk      (0xFFFUL << DAC_DOR2_DACC2DORB_Pos)        /*!< 0x0FFF0000 */
2949 #define DAC_DOR2_DACC2DORB          DAC_DOR2_DACC2DORB_Msk                     /*!<DAC channel2 data output B */
2950 
2951 /********************  Bit definition for DAC_SR register  ********************/
2952 #define DAC_SR_DAC1RDY_Pos          (11U)
2953 #define DAC_SR_DAC1RDY_Msk          (0x1UL << DAC_SR_DAC1RDY_Pos)              /*!< 0x00000800 */
2954 #define DAC_SR_DAC1RDY              DAC_SR_DAC1RDY_Msk                         /*!<DAC channel 1 ready status bit */
2955 #define DAC_SR_DORSTAT1_Pos         (12U)
2956 #define DAC_SR_DORSTAT1_Msk         (0x1UL << DAC_SR_DORSTAT1_Pos)             /*!< 0x00001000 */
2957 #define DAC_SR_DORSTAT1             DAC_SR_DORSTAT1_Msk                        /*!<DAC channel 1 output register status bit */
2958 #define DAC_SR_DMAUDR1_Pos          (13U)
2959 #define DAC_SR_DMAUDR1_Msk          (0x1UL << DAC_SR_DMAUDR1_Pos)              /*!< 0x00002000 */
2960 #define DAC_SR_DMAUDR1              DAC_SR_DMAUDR1_Msk                         /*!<DAC channel1 DMA underrun flag */
2961 #define DAC_SR_CAL_FLAG1_Pos        (14U)
2962 #define DAC_SR_CAL_FLAG1_Msk        (0x1UL << DAC_SR_CAL_FLAG1_Pos)            /*!< 0x00004000 */
2963 #define DAC_SR_CAL_FLAG1            DAC_SR_CAL_FLAG1_Msk                       /*!<DAC channel1 calibration offset status */
2964 #define DAC_SR_BWST1_Pos            (15U)
2965 #define DAC_SR_BWST1_Msk            (0x1UL << DAC_SR_BWST1_Pos)                /*!< 0x00008000 */
2966 #define DAC_SR_BWST1                DAC_SR_BWST1_Msk                           /*!<DAC channel1 busy writing sample time flag */
2967 
2968 #define DAC_SR_DAC2RDY_Pos          (27U)
2969 #define DAC_SR_DAC2RDY_Msk          (0x1UL << DAC_SR_DAC2RDY_Pos)              /*!< 0x08000000 */
2970 #define DAC_SR_DAC2RDY              DAC_SR_DAC2RDY_Msk                         /*!<DAC channel 2 ready status bit */
2971 #define DAC_SR_DORSTAT2_Pos         (28U)
2972 #define DAC_SR_DORSTAT2_Msk         (0x1UL << DAC_SR_DORSTAT2_Pos)             /*!< 0x10000000 */
2973 #define DAC_SR_DORSTAT2             DAC_SR_DORSTAT2_Msk                        /*!<DAC channel 2 output register status bit */
2974 #define DAC_SR_DMAUDR2_Pos          (29U)
2975 #define DAC_SR_DMAUDR2_Msk          (0x1UL << DAC_SR_DMAUDR2_Pos)              /*!< 0x20000000 */
2976 #define DAC_SR_DMAUDR2              DAC_SR_DMAUDR2_Msk                         /*!<DAC channel2 DMA underrun flag */
2977 #define DAC_SR_CAL_FLAG2_Pos        (30U)
2978 #define DAC_SR_CAL_FLAG2_Msk        (0x1UL << DAC_SR_CAL_FLAG2_Pos)            /*!< 0x40000000 */
2979 #define DAC_SR_CAL_FLAG2            DAC_SR_CAL_FLAG2_Msk                       /*!<DAC channel2 calibration offset status */
2980 #define DAC_SR_BWST2_Pos            (31U)
2981 #define DAC_SR_BWST2_Msk            (0x1UL << DAC_SR_BWST2_Pos)                /*!< 0x80000000 */
2982 #define DAC_SR_BWST2                DAC_SR_BWST2_Msk                           /*!<DAC channel2 busy writing sample time flag */
2983 
2984 /*******************  Bit definition for DAC_CCR register  ********************/
2985 #define DAC_CCR_OTRIM1_Pos          (0U)
2986 #define DAC_CCR_OTRIM1_Msk          (0x1FUL << DAC_CCR_OTRIM1_Pos)             /*!< 0x0000001F */
2987 #define DAC_CCR_OTRIM1              DAC_CCR_OTRIM1_Msk                         /*!<DAC channel1 offset trimming value */
2988 #define DAC_CCR_OTRIM2_Pos          (16U)
2989 #define DAC_CCR_OTRIM2_Msk          (0x1FUL << DAC_CCR_OTRIM2_Pos)             /*!< 0x001F0000 */
2990 #define DAC_CCR_OTRIM2              DAC_CCR_OTRIM2_Msk                         /*!<DAC channel2 offset trimming value */
2991 
2992 /*******************  Bit definition for DAC_MCR register  *******************/
2993 #define DAC_MCR_MODE1_Pos           (0U)
2994 #define DAC_MCR_MODE1_Msk           (0x7UL << DAC_MCR_MODE1_Pos)               /*!< 0x00000007 */
2995 #define DAC_MCR_MODE1               DAC_MCR_MODE1_Msk                          /*!<MODE1[2:0] (DAC channel1 mode) */
2996 #define DAC_MCR_MODE1_0             (0x1UL << DAC_MCR_MODE1_Pos)               /*!< 0x00000001 */
2997 #define DAC_MCR_MODE1_1             (0x2UL << DAC_MCR_MODE1_Pos)               /*!< 0x00000002 */
2998 #define DAC_MCR_MODE1_2             (0x4UL << DAC_MCR_MODE1_Pos)               /*!< 0x00000004 */
2999 
3000 #define DAC_MCR_DMADOUBLE1_Pos      (8U)
3001 #define DAC_MCR_DMADOUBLE1_Msk      (0x1UL << DAC_MCR_DMADOUBLE1_Pos)          /*!< 0x00000100 */
3002 #define DAC_MCR_DMADOUBLE1          DAC_MCR_DMADOUBLE1_Msk                     /*!<DAC Channel 1 DMA double data mode */
3003 
3004 #define DAC_MCR_SINFORMAT1_Pos      (9U)
3005 #define DAC_MCR_SINFORMAT1_Msk      (0x1UL << DAC_MCR_SINFORMAT1_Pos)          /*!< 0x00000200 */
3006 #define DAC_MCR_SINFORMAT1          DAC_MCR_SINFORMAT1_Msk                     /*!<DAC Channel 1 enable signed format */
3007 
3008 #define DAC_MCR_HFSEL_Pos           (14U)
3009 #define DAC_MCR_HFSEL_Msk           (0x3UL << DAC_MCR_HFSEL_Pos)               /*!< 0x0000C000 */
3010 #define DAC_MCR_HFSEL               DAC_MCR_HFSEL_Msk                          /*!<HFSEL[1:0] (High Frequency interface mode selection) */
3011 #define DAC_MCR_HFSEL_0             (0x1UL << DAC_MCR_HFSEL_Pos)               /*!< 0x00004000 */
3012 #define DAC_MCR_HFSEL_1             (0x2UL << DAC_MCR_HFSEL_Pos)               /*!< 0x00008000 */
3013 
3014 #define DAC_MCR_MODE2_Pos           (16U)
3015 #define DAC_MCR_MODE2_Msk           (0x7UL << DAC_MCR_MODE2_Pos)               /*!< 0x00070000 */
3016 #define DAC_MCR_MODE2               DAC_MCR_MODE2_Msk                          /*!<MODE2[2:0] (DAC channel2 mode) */
3017 #define DAC_MCR_MODE2_0             (0x1UL << DAC_MCR_MODE2_Pos)               /*!< 0x00010000 */
3018 #define DAC_MCR_MODE2_1             (0x2UL << DAC_MCR_MODE2_Pos)               /*!< 0x00020000 */
3019 #define DAC_MCR_MODE2_2             (0x4UL << DAC_MCR_MODE2_Pos)               /*!< 0x00040000 */
3020 
3021 #define DAC_MCR_DMADOUBLE2_Pos      (24U)
3022 #define DAC_MCR_DMADOUBLE2_Msk      (0x1UL << DAC_MCR_DMADOUBLE2_Pos)          /*!< 0x01000000 */
3023 #define DAC_MCR_DMADOUBLE2          DAC_MCR_DMADOUBLE2_Msk                     /*!<DAC Channel 2 DMA double data mode */
3024 
3025 #define DAC_MCR_SINFORMAT2_Pos      (25U)
3026 #define DAC_MCR_SINFORMAT2_Msk      (0x1UL << DAC_MCR_SINFORMAT2_Pos)          /*!< 0x02000000 */
3027 #define DAC_MCR_SINFORMAT2          DAC_MCR_SINFORMAT2_Msk                     /*!<DAC Channel 2 enable signed format */
3028 
3029 /******************  Bit definition for DAC_SHSR1 register  ******************/
3030 #define DAC_SHSR1_TSAMPLE1_Pos      (0U)
3031 #define DAC_SHSR1_TSAMPLE1_Msk      (0x3FFUL << DAC_SHSR1_TSAMPLE1_Pos)        /*!< 0x000003FF */
3032 #define DAC_SHSR1_TSAMPLE1          DAC_SHSR1_TSAMPLE1_Msk                     /*!<DAC channel1 sample time */
3033 
3034 /******************  Bit definition for DAC_SHSR2 register  ******************/
3035 #define DAC_SHSR2_TSAMPLE2_Pos      (0U)
3036 #define DAC_SHSR2_TSAMPLE2_Msk      (0x3FFUL << DAC_SHSR2_TSAMPLE2_Pos)        /*!< 0x000003FF */
3037 #define DAC_SHSR2_TSAMPLE2          DAC_SHSR2_TSAMPLE2_Msk                     /*!<DAC channel2 sample time */
3038 
3039 /******************  Bit definition for DAC_SHHR register  ******************/
3040 #define DAC_SHHR_THOLD1_Pos         (0U)
3041 #define DAC_SHHR_THOLD1_Msk         (0x3FFUL << DAC_SHHR_THOLD1_Pos)           /*!< 0x000003FF */
3042 #define DAC_SHHR_THOLD1             DAC_SHHR_THOLD1_Msk                        /*!<DAC channel1 hold time */
3043 #define DAC_SHHR_THOLD2_Pos         (16U)
3044 #define DAC_SHHR_THOLD2_Msk         (0x3FFUL << DAC_SHHR_THOLD2_Pos)           /*!< 0x03FF0000 */
3045 #define DAC_SHHR_THOLD2             DAC_SHHR_THOLD2_Msk                        /*!<DAC channel2 hold time */
3046 
3047 /******************  Bit definition for DAC_SHRR register  ******************/
3048 #define DAC_SHRR_TREFRESH1_Pos      (0U)
3049 #define DAC_SHRR_TREFRESH1_Msk      (0xFFUL << DAC_SHRR_TREFRESH1_Pos)         /*!< 0x000000FF */
3050 #define DAC_SHRR_TREFRESH1          DAC_SHRR_TREFRESH1_Msk                     /*!<DAC channel1 refresh time */
3051 #define DAC_SHRR_TREFRESH2_Pos      (16U)
3052 #define DAC_SHRR_TREFRESH2_Msk      (0xFFUL << DAC_SHRR_TREFRESH2_Pos)         /*!< 0x00FF0000 */
3053 #define DAC_SHRR_TREFRESH2          DAC_SHRR_TREFRESH2_Msk                     /*!<DAC channel2 refresh time */
3054 
3055 /******************  Bit definition for DAC_STR1 register  ******************/
3056 #define DAC_STR1_STRSTDATA1_Pos     (0U)
3057 #define DAC_STR1_STRSTDATA1_Msk     (0xFFFUL << DAC_STR1_STRSTDATA1_Pos)       /*!< 0x00000FFF */
3058 #define DAC_STR1_STRSTDATA1         DAC_STR1_STRSTDATA1_Msk                    /*!<DAC Channel 1 Sawtooth starting value */
3059 #define DAC_STR1_STDIR1_Pos         (12U)
3060 #define DAC_STR1_STDIR1_Msk         (0x1UL << DAC_STR1_STDIR1_Pos)             /*!< 0x00001000 */
3061 #define DAC_STR1_STDIR1             DAC_STR1_STDIR1_Msk                        /*!<DAC Channel 1 Sawtooth direction setting */
3062 
3063 #define DAC_STR1_STINCDATA1_Pos     (16U)
3064 #define DAC_STR1_STINCDATA1_Msk     (0xFFFFUL << DAC_STR1_STINCDATA1_Pos)      /*!< 0xFFFF0000 */
3065 #define DAC_STR1_STINCDATA1         DAC_STR1_STINCDATA1_Msk                    /*!<DAC Channel 1 Sawtooth increment value (12.4 bit format) */
3066 
3067 /******************  Bit definition for DAC_STR2 register  ******************/
3068 #define DAC_STR2_STRSTDATA2_Pos     (0U)
3069 #define DAC_STR2_STRSTDATA2_Msk     (0xFFFUL << DAC_STR2_STRSTDATA2_Pos)       /*!< 0x00000FFF */
3070 #define DAC_STR2_STRSTDATA2         DAC_STR2_STRSTDATA2_Msk                    /*!<DAC Channel 2 Sawtooth starting value */
3071 #define DAC_STR2_STDIR2_Pos         (12U)
3072 #define DAC_STR2_STDIR2_Msk         (0x1UL << DAC_STR2_STDIR2_Pos)             /*!< 0x00001000 */
3073 #define DAC_STR2_STDIR2             DAC_STR2_STDIR2_Msk                        /*!<DAC Channel 2 Sawtooth direction setting */
3074 
3075 #define DAC_STR2_STINCDATA2_Pos     (16U)
3076 #define DAC_STR2_STINCDATA2_Msk     (0xFFFFUL << DAC_STR2_STINCDATA2_Pos)      /*!< 0xFFFF0000 */
3077 #define DAC_STR2_STINCDATA2         DAC_STR2_STINCDATA2_Msk                    /*!<DAC Channel 2 Sawtooth increment value (12.4 bit format) */
3078 
3079 /******************  Bit definition for DAC_STMODR register  ****************/
3080 #define DAC_STMODR_STRSTTRIGSEL1_Pos (0U)
3081 #define DAC_STMODR_STRSTTRIGSEL1_Msk (0xFUL << DAC_STMODR_STRSTTRIGSEL1_Pos)   /*!< 0x0000000F */
3082 #define DAC_STMODR_STRSTTRIGSEL1     DAC_STMODR_STRSTTRIGSEL1_Msk              /*!<STRSTTRIGSEL1[3:0] (DAC Channel 1 Sawtooth Increment trigger selection) */
3083 #define DAC_STMODR_STRSTTRIGSEL1_0   (0x1UL << DAC_STMODR_STRSTTRIGSEL1_Pos)   /*!< 0x00000001 */
3084 #define DAC_STMODR_STRSTTRIGSEL1_1   (0x2UL << DAC_STMODR_STRSTTRIGSEL1_Pos)   /*!< 0x00000002 */
3085 #define DAC_STMODR_STRSTTRIGSEL1_2   (0x4UL << DAC_STMODR_STRSTTRIGSEL1_Pos)   /*!< 0x00000004 */
3086 #define DAC_STMODR_STRSTTRIGSEL1_3   (0x8UL << DAC_STMODR_STRSTTRIGSEL1_Pos)   /*!< 0x00000008 */
3087 
3088 #define DAC_STMODR_STINCTRIGSEL1_Pos (8U)
3089 #define DAC_STMODR_STINCTRIGSEL1_Msk (0xFUL << DAC_STMODR_STINCTRIGSEL1_Pos)   /*!< 0x0000000F */
3090 #define DAC_STMODR_STINCTRIGSEL1     DAC_STMODR_STINCTRIGSEL1_Msk              /*!<STINCTRIGSEL1[3:0] (DAC Channel 1 Sawtooth Increment trigger selection) */
3091 #define DAC_STMODR_STINCTRIGSEL1_0   (0x1UL << DAC_STMODR_STINCTRIGSEL1_Pos)   /*!< 0x00000001 */
3092 #define DAC_STMODR_STINCTRIGSEL1_1   (0x2UL << DAC_STMODR_STINCTRIGSEL1_Pos)   /*!< 0x00000002 */
3093 #define DAC_STMODR_STINCTRIGSEL1_2   (0x4UL << DAC_STMODR_STINCTRIGSEL1_Pos)   /*!< 0x00000004 */
3094 #define DAC_STMODR_STINCTRIGSEL1_3   (0x8UL << DAC_STMODR_STINCTRIGSEL1_Pos)   /*!< 0x00000008 */
3095 
3096 #define DAC_STMODR_STRSTTRIGSEL2_Pos (16U)
3097 #define DAC_STMODR_STRSTTRIGSEL2_Msk (0xFUL << DAC_STMODR_STRSTTRIGSEL2_Pos)   /*!< 0x0000000F */
3098 #define DAC_STMODR_STRSTTRIGSEL2     DAC_STMODR_STRSTTRIGSEL2_Msk              /*!<STRSTTRIGSEL2[3:0] (DAC Channel 2 Sawtooth Increment trigger selection) */
3099 #define DAC_STMODR_STRSTTRIGSEL2_0   (0x1UL << DAC_STMODR_STRSTTRIGSEL2_Pos)   /*!< 0x00000001 */
3100 #define DAC_STMODR_STRSTTRIGSEL2_1   (0x2UL << DAC_STMODR_STRSTTRIGSEL2_Pos)   /*!< 0x00000002 */
3101 #define DAC_STMODR_STRSTTRIGSEL2_2   (0x4UL << DAC_STMODR_STRSTTRIGSEL2_Pos)   /*!< 0x00000004 */
3102 #define DAC_STMODR_STRSTTRIGSEL2_3   (0x8UL << DAC_STMODR_STRSTTRIGSEL2_Pos)   /*!< 0x00000008 */
3103 
3104 #define DAC_STMODR_STINCTRIGSEL2_Pos (24U)
3105 #define DAC_STMODR_STINCTRIGSEL2_Msk (0xFUL << DAC_STMODR_STINCTRIGSEL2_Pos)   /*!< 0x0000000F */
3106 #define DAC_STMODR_STINCTRIGSEL2     DAC_STMODR_STINCTRIGSEL2_Msk              /*!<STINCTRIGSEL2[3:0] (DAC Channel 2 Sawtooth Increment trigger selection) */
3107 #define DAC_STMODR_STINCTRIGSEL2_0   (0x1UL << DAC_STMODR_STINCTRIGSEL2_Pos)   /*!< 0x00000001 */
3108 #define DAC_STMODR_STINCTRIGSEL2_1   (0x2UL << DAC_STMODR_STINCTRIGSEL2_Pos)   /*!< 0x00000002 */
3109 #define DAC_STMODR_STINCTRIGSEL2_2   (0x4UL << DAC_STMODR_STINCTRIGSEL2_Pos)   /*!< 0x00000004 */
3110 #define DAC_STMODR_STINCTRIGSEL2_3   (0x8UL << DAC_STMODR_STINCTRIGSEL2_Pos)   /*!< 0x00000008 */
3111 
3112 /******************************************************************************/
3113 /*                                                                            */
3114 /*                                 Debug MCU                                  */
3115 /*                                                                            */
3116 /******************************************************************************/
3117 /********************  Bit definition for DBGMCU_IDCODE register  *************/
3118 #define DBGMCU_IDCODE_DEV_ID_Pos               (0U)
3119 #define DBGMCU_IDCODE_DEV_ID_Msk               (0xFFFUL << DBGMCU_IDCODE_DEV_ID_Pos)/*!< 0x00000FFF */
3120 #define DBGMCU_IDCODE_DEV_ID                   DBGMCU_IDCODE_DEV_ID_Msk
3121 #define DBGMCU_IDCODE_REV_ID_Pos               (16U)
3122 #define DBGMCU_IDCODE_REV_ID_Msk               (0xFFFFUL << DBGMCU_IDCODE_REV_ID_Pos)/*!< 0xFFFF0000 */
3123 #define DBGMCU_IDCODE_REV_ID                   DBGMCU_IDCODE_REV_ID_Msk
3124 
3125 /********************  Bit definition for DBGMCU_CR register  *****************/
3126 #define DBGMCU_CR_DBG_SLEEP_Pos                (0U)
3127 #define DBGMCU_CR_DBG_SLEEP_Msk                (0x1UL << DBGMCU_CR_DBG_SLEEP_Pos)/*!< 0x00000001 */
3128 #define DBGMCU_CR_DBG_SLEEP                    DBGMCU_CR_DBG_SLEEP_Msk
3129 #define DBGMCU_CR_DBG_STOP_Pos                 (1U)
3130 #define DBGMCU_CR_DBG_STOP_Msk                 (0x1UL << DBGMCU_CR_DBG_STOP_Pos)/*!< 0x00000002 */
3131 #define DBGMCU_CR_DBG_STOP                     DBGMCU_CR_DBG_STOP_Msk
3132 #define DBGMCU_CR_DBG_STANDBY_Pos              (2U)
3133 #define DBGMCU_CR_DBG_STANDBY_Msk              (0x1UL << DBGMCU_CR_DBG_STANDBY_Pos)/*!< 0x00000004 */
3134 #define DBGMCU_CR_DBG_STANDBY                  DBGMCU_CR_DBG_STANDBY_Msk
3135 #define DBGMCU_CR_TRACE_IOEN_Pos               (5U)
3136 #define DBGMCU_CR_TRACE_IOEN_Msk               (0x1UL << DBGMCU_CR_TRACE_IOEN_Pos)/*!< 0x00000020 */
3137 #define DBGMCU_CR_TRACE_IOEN                   DBGMCU_CR_TRACE_IOEN_Msk
3138 
3139 #define DBGMCU_CR_TRACE_MODE_Pos               (6U)
3140 #define DBGMCU_CR_TRACE_MODE_Msk               (0x3UL << DBGMCU_CR_TRACE_MODE_Pos)/*!< 0x000000C0 */
3141 #define DBGMCU_CR_TRACE_MODE                   DBGMCU_CR_TRACE_MODE_Msk
3142 #define DBGMCU_CR_TRACE_MODE_0                 (0x1UL << DBGMCU_CR_TRACE_MODE_Pos)/*!< 0x00000040 */
3143 #define DBGMCU_CR_TRACE_MODE_1                 (0x2UL << DBGMCU_CR_TRACE_MODE_Pos)/*!< 0x00000080 */
3144 
3145 /********************  Bit definition for DBGMCU_APB1FZR1 register  ***********/
3146 #define DBGMCU_APB1FZR1_DBG_TIM2_STOP_Pos      (0U)
3147 #define DBGMCU_APB1FZR1_DBG_TIM2_STOP_Msk      (0x1UL << DBGMCU_APB1FZR1_DBG_TIM2_STOP_Pos)/*!< 0x00000001 */
3148 #define DBGMCU_APB1FZR1_DBG_TIM2_STOP          DBGMCU_APB1FZR1_DBG_TIM2_STOP_Msk
3149 #define DBGMCU_APB1FZR1_DBG_TIM3_STOP_Pos      (1U)
3150 #define DBGMCU_APB1FZR1_DBG_TIM3_STOP_Msk      (0x1UL << DBGMCU_APB1FZR1_DBG_TIM3_STOP_Pos)/*!< 0x00000002 */
3151 #define DBGMCU_APB1FZR1_DBG_TIM3_STOP          DBGMCU_APB1FZR1_DBG_TIM3_STOP_Msk
3152 #define DBGMCU_APB1FZR1_DBG_TIM4_STOP_Pos      (2U)
3153 #define DBGMCU_APB1FZR1_DBG_TIM4_STOP_Msk      (0x1UL << DBGMCU_APB1FZR1_DBG_TIM4_STOP_Pos)/*!< 0x00000004 */
3154 #define DBGMCU_APB1FZR1_DBG_TIM4_STOP          DBGMCU_APB1FZR1_DBG_TIM4_STOP_Msk
3155 #define DBGMCU_APB1FZR1_DBG_TIM6_STOP_Pos      (4U)
3156 #define DBGMCU_APB1FZR1_DBG_TIM6_STOP_Msk      (0x1UL << DBGMCU_APB1FZR1_DBG_TIM6_STOP_Pos)/*!< 0x00000010 */
3157 #define DBGMCU_APB1FZR1_DBG_TIM6_STOP          DBGMCU_APB1FZR1_DBG_TIM6_STOP_Msk
3158 #define DBGMCU_APB1FZR1_DBG_TIM7_STOP_Pos      (5U)
3159 #define DBGMCU_APB1FZR1_DBG_TIM7_STOP_Msk      (0x1UL << DBGMCU_APB1FZR1_DBG_TIM7_STOP_Pos)/*!< 0x00000020 */
3160 #define DBGMCU_APB1FZR1_DBG_TIM7_STOP          DBGMCU_APB1FZR1_DBG_TIM7_STOP_Msk
3161 #define DBGMCU_APB1FZR1_DBG_RTC_STOP_Pos       (10U)
3162 #define DBGMCU_APB1FZR1_DBG_RTC_STOP_Msk       (0x1UL << DBGMCU_APB1FZR1_DBG_RTC_STOP_Pos)/*!< 0x00000400 */
3163 #define DBGMCU_APB1FZR1_DBG_RTC_STOP           DBGMCU_APB1FZR1_DBG_RTC_STOP_Msk
3164 #define DBGMCU_APB1FZR1_DBG_WWDG_STOP_Pos      (11U)
3165 #define DBGMCU_APB1FZR1_DBG_WWDG_STOP_Msk      (0x1UL << DBGMCU_APB1FZR1_DBG_WWDG_STOP_Pos)/*!< 0x00000800 */
3166 #define DBGMCU_APB1FZR1_DBG_WWDG_STOP          DBGMCU_APB1FZR1_DBG_WWDG_STOP_Msk
3167 #define DBGMCU_APB1FZR1_DBG_IWDG_STOP_Pos      (12U)
3168 #define DBGMCU_APB1FZR1_DBG_IWDG_STOP_Msk      (0x1UL << DBGMCU_APB1FZR1_DBG_IWDG_STOP_Pos)/*!< 0x00001000 */
3169 #define DBGMCU_APB1FZR1_DBG_IWDG_STOP          DBGMCU_APB1FZR1_DBG_IWDG_STOP_Msk
3170 #define DBGMCU_APB1FZR1_DBG_I2C1_STOP_Pos      (21U)
3171 #define DBGMCU_APB1FZR1_DBG_I2C1_STOP_Msk      (0x1UL << DBGMCU_APB1FZR1_DBG_I2C1_STOP_Pos)/*!< 0x00200000 */
3172 #define DBGMCU_APB1FZR1_DBG_I2C1_STOP          DBGMCU_APB1FZR1_DBG_I2C1_STOP_Msk
3173 #define DBGMCU_APB1FZR1_DBG_I2C2_STOP_Pos      (22U)
3174 #define DBGMCU_APB1FZR1_DBG_I2C2_STOP_Msk      (0x1UL << DBGMCU_APB1FZR1_DBG_I2C2_STOP_Pos)/*!< 0x00400000 */
3175 #define DBGMCU_APB1FZR1_DBG_I2C2_STOP          DBGMCU_APB1FZR1_DBG_I2C2_STOP_Msk
3176 #define DBGMCU_APB1FZR1_DBG_I2C3_STOP_Pos      (30U)
3177 #define DBGMCU_APB1FZR1_DBG_I2C3_STOP_Msk      (0x1UL << DBGMCU_APB1FZR1_DBG_I2C3_STOP_Pos)/*!< 0x40000000 */
3178 #define DBGMCU_APB1FZR1_DBG_I2C3_STOP          DBGMCU_APB1FZR1_DBG_I2C3_STOP_Msk
3179 #define DBGMCU_APB1FZR1_DBG_LPTIM1_STOP_Pos    (31U)
3180 #define DBGMCU_APB1FZR1_DBG_LPTIM1_STOP_Msk    (0x1UL << DBGMCU_APB1FZR1_DBG_LPTIM1_STOP_Pos)/*!< 0x80000000 */
3181 #define DBGMCU_APB1FZR1_DBG_LPTIM1_STOP        DBGMCU_APB1FZR1_DBG_LPTIM1_STOP_Msk
3182 
3183 
3184 /********************  Bit definition for DBGMCU_APB2FZ register  ************/
3185 #define DBGMCU_APB2FZ_DBG_TIM1_STOP_Pos        (11U)
3186 #define DBGMCU_APB2FZ_DBG_TIM1_STOP_Msk        (0x1UL << DBGMCU_APB2FZ_DBG_TIM1_STOP_Pos)/*!< 0x00000800 */
3187 #define DBGMCU_APB2FZ_DBG_TIM1_STOP            DBGMCU_APB2FZ_DBG_TIM1_STOP_Msk
3188 #define DBGMCU_APB2FZ_DBG_TIM8_STOP_Pos        (13U)
3189 #define DBGMCU_APB2FZ_DBG_TIM8_STOP_Msk        (0x1UL << DBGMCU_APB2FZ_DBG_TIM8_STOP_Pos)/*!< 0x00002000 */
3190 #define DBGMCU_APB2FZ_DBG_TIM8_STOP            DBGMCU_APB2FZ_DBG_TIM8_STOP_Msk
3191 #define DBGMCU_APB2FZ_DBG_TIM15_STOP_Pos       (16U)
3192 #define DBGMCU_APB2FZ_DBG_TIM15_STOP_Msk       (0x1UL << DBGMCU_APB2FZ_DBG_TIM15_STOP_Pos)/*!< 0x00010000 */
3193 #define DBGMCU_APB2FZ_DBG_TIM15_STOP           DBGMCU_APB2FZ_DBG_TIM15_STOP_Msk
3194 #define DBGMCU_APB2FZ_DBG_TIM16_STOP_Pos       (17U)
3195 #define DBGMCU_APB2FZ_DBG_TIM16_STOP_Msk       (0x1UL << DBGMCU_APB2FZ_DBG_TIM16_STOP_Pos)/*!< 0x00020000 */
3196 #define DBGMCU_APB2FZ_DBG_TIM16_STOP           DBGMCU_APB2FZ_DBG_TIM16_STOP_Msk
3197 #define DBGMCU_APB2FZ_DBG_TIM17_STOP_Pos       (18U)
3198 #define DBGMCU_APB2FZ_DBG_TIM17_STOP_Msk       (0x1UL << DBGMCU_APB2FZ_DBG_TIM17_STOP_Pos)/*!< 0x00040000 */
3199 #define DBGMCU_APB2FZ_DBG_TIM17_STOP           DBGMCU_APB2FZ_DBG_TIM17_STOP_Msk
3200 #define DBGMCU_APB2FZ_DBG_TIM20_STOP_Pos       (20U)
3201 #define DBGMCU_APB2FZ_DBG_TIM20_STOP_Msk       (0x1UL << DBGMCU_APB2FZ_DBG_TIM20_STOP_Pos)/*!< 0x00100000 */
3202 #define DBGMCU_APB2FZ_DBG_TIM20_STOP           DBGMCU_APB2FZ_DBG_TIM20_STOP_Msk
3203 
3204 /******************************************************************************/
3205 /*                                                                            */
3206 /*                           DMA Controller (DMA)                             */
3207 /*                                                                            */
3208 /******************************************************************************/
3209 
3210 /*******************  Bit definition for DMA_ISR register  ********************/
3211 #define DMA_ISR_GIF1_Pos       (0U)
3212 #define DMA_ISR_GIF1_Msk       (0x1UL << DMA_ISR_GIF1_Pos)                     /*!< 0x00000001 */
3213 #define DMA_ISR_GIF1           DMA_ISR_GIF1_Msk                                /*!< Channel 1 Global interrupt flag */
3214 #define DMA_ISR_TCIF1_Pos      (1U)
3215 #define DMA_ISR_TCIF1_Msk      (0x1UL << DMA_ISR_TCIF1_Pos)                    /*!< 0x00000002 */
3216 #define DMA_ISR_TCIF1          DMA_ISR_TCIF1_Msk                               /*!< Channel 1 Transfer Complete flag */
3217 #define DMA_ISR_HTIF1_Pos      (2U)
3218 #define DMA_ISR_HTIF1_Msk      (0x1UL << DMA_ISR_HTIF1_Pos)                    /*!< 0x00000004 */
3219 #define DMA_ISR_HTIF1          DMA_ISR_HTIF1_Msk                               /*!< Channel 1 Half Transfer flag */
3220 #define DMA_ISR_TEIF1_Pos      (3U)
3221 #define DMA_ISR_TEIF1_Msk      (0x1UL << DMA_ISR_TEIF1_Pos)                    /*!< 0x00000008 */
3222 #define DMA_ISR_TEIF1          DMA_ISR_TEIF1_Msk                               /*!< Channel 1 Transfer Error flag */
3223 #define DMA_ISR_GIF2_Pos       (4U)
3224 #define DMA_ISR_GIF2_Msk       (0x1UL << DMA_ISR_GIF2_Pos)                     /*!< 0x00000010 */
3225 #define DMA_ISR_GIF2           DMA_ISR_GIF2_Msk                                /*!< Channel 2 Global interrupt flag */
3226 #define DMA_ISR_TCIF2_Pos      (5U)
3227 #define DMA_ISR_TCIF2_Msk      (0x1UL << DMA_ISR_TCIF2_Pos)                    /*!< 0x00000020 */
3228 #define DMA_ISR_TCIF2          DMA_ISR_TCIF2_Msk                               /*!< Channel 2 Transfer Complete flag */
3229 #define DMA_ISR_HTIF2_Pos      (6U)
3230 #define DMA_ISR_HTIF2_Msk      (0x1UL << DMA_ISR_HTIF2_Pos)                    /*!< 0x00000040 */
3231 #define DMA_ISR_HTIF2          DMA_ISR_HTIF2_Msk                               /*!< Channel 2 Half Transfer flag */
3232 #define DMA_ISR_TEIF2_Pos      (7U)
3233 #define DMA_ISR_TEIF2_Msk      (0x1UL << DMA_ISR_TEIF2_Pos)                    /*!< 0x00000080 */
3234 #define DMA_ISR_TEIF2          DMA_ISR_TEIF2_Msk                               /*!< Channel 2 Transfer Error flag */
3235 #define DMA_ISR_GIF3_Pos       (8U)
3236 #define DMA_ISR_GIF3_Msk       (0x1UL << DMA_ISR_GIF3_Pos)                     /*!< 0x00000100 */
3237 #define DMA_ISR_GIF3           DMA_ISR_GIF3_Msk                                /*!< Channel 3 Global interrupt flag */
3238 #define DMA_ISR_TCIF3_Pos      (9U)
3239 #define DMA_ISR_TCIF3_Msk      (0x1UL << DMA_ISR_TCIF3_Pos)                    /*!< 0x00000200 */
3240 #define DMA_ISR_TCIF3          DMA_ISR_TCIF3_Msk                               /*!< Channel 3 Transfer Complete flag */
3241 #define DMA_ISR_HTIF3_Pos      (10U)
3242 #define DMA_ISR_HTIF3_Msk      (0x1UL << DMA_ISR_HTIF3_Pos)                    /*!< 0x00000400 */
3243 #define DMA_ISR_HTIF3          DMA_ISR_HTIF3_Msk                               /*!< Channel 3 Half Transfer flag */
3244 #define DMA_ISR_TEIF3_Pos      (11U)
3245 #define DMA_ISR_TEIF3_Msk      (0x1UL << DMA_ISR_TEIF3_Pos)                    /*!< 0x00000800 */
3246 #define DMA_ISR_TEIF3          DMA_ISR_TEIF3_Msk                               /*!< Channel 3 Transfer Error flag */
3247 #define DMA_ISR_GIF4_Pos       (12U)
3248 #define DMA_ISR_GIF4_Msk       (0x1UL << DMA_ISR_GIF4_Pos)                     /*!< 0x00001000 */
3249 #define DMA_ISR_GIF4           DMA_ISR_GIF4_Msk                                /*!< Channel 4 Global interrupt flag */
3250 #define DMA_ISR_TCIF4_Pos      (13U)
3251 #define DMA_ISR_TCIF4_Msk      (0x1UL << DMA_ISR_TCIF4_Pos)                    /*!< 0x00002000 */
3252 #define DMA_ISR_TCIF4          DMA_ISR_TCIF4_Msk                               /*!< Channel 4 Transfer Complete flag */
3253 #define DMA_ISR_HTIF4_Pos      (14U)
3254 #define DMA_ISR_HTIF4_Msk      (0x1UL << DMA_ISR_HTIF4_Pos)                    /*!< 0x00004000 */
3255 #define DMA_ISR_HTIF4          DMA_ISR_HTIF4_Msk                               /*!< Channel 4 Half Transfer flag */
3256 #define DMA_ISR_TEIF4_Pos      (15U)
3257 #define DMA_ISR_TEIF4_Msk      (0x1UL << DMA_ISR_TEIF4_Pos)                    /*!< 0x00008000 */
3258 #define DMA_ISR_TEIF4          DMA_ISR_TEIF4_Msk                               /*!< Channel 4 Transfer Error flag */
3259 #define DMA_ISR_GIF5_Pos       (16U)
3260 #define DMA_ISR_GIF5_Msk       (0x1UL << DMA_ISR_GIF5_Pos)                     /*!< 0x00010000 */
3261 #define DMA_ISR_GIF5           DMA_ISR_GIF5_Msk                                /*!< Channel 5 Global interrupt flag */
3262 #define DMA_ISR_TCIF5_Pos      (17U)
3263 #define DMA_ISR_TCIF5_Msk      (0x1UL << DMA_ISR_TCIF5_Pos)                    /*!< 0x00020000 */
3264 #define DMA_ISR_TCIF5          DMA_ISR_TCIF5_Msk                               /*!< Channel 5 Transfer Complete flag */
3265 #define DMA_ISR_HTIF5_Pos      (18U)
3266 #define DMA_ISR_HTIF5_Msk      (0x1UL << DMA_ISR_HTIF5_Pos)                    /*!< 0x00040000 */
3267 #define DMA_ISR_HTIF5          DMA_ISR_HTIF5_Msk                               /*!< Channel 5 Half Transfer flag */
3268 #define DMA_ISR_TEIF5_Pos      (19U)
3269 #define DMA_ISR_TEIF5_Msk      (0x1UL << DMA_ISR_TEIF5_Pos)                    /*!< 0x00080000 */
3270 #define DMA_ISR_TEIF5          DMA_ISR_TEIF5_Msk                               /*!< Channel 5 Transfer Error flag */
3271 #define DMA_ISR_GIF6_Pos       (20U)
3272 #define DMA_ISR_GIF6_Msk       (0x1UL << DMA_ISR_GIF6_Pos)                     /*!< 0x00100000 */
3273 #define DMA_ISR_GIF6           DMA_ISR_GIF6_Msk                                /*!< Channel 6 Global interrupt flag */
3274 #define DMA_ISR_TCIF6_Pos      (21U)
3275 #define DMA_ISR_TCIF6_Msk      (0x1UL << DMA_ISR_TCIF6_Pos)                    /*!< 0x00200000 */
3276 #define DMA_ISR_TCIF6          DMA_ISR_TCIF6_Msk                               /*!< Channel 6 Transfer Complete flag */
3277 #define DMA_ISR_HTIF6_Pos      (22U)
3278 #define DMA_ISR_HTIF6_Msk      (0x1UL << DMA_ISR_HTIF6_Pos)                    /*!< 0x00400000 */
3279 #define DMA_ISR_HTIF6          DMA_ISR_HTIF6_Msk                               /*!< Channel 6 Half Transfer flag */
3280 #define DMA_ISR_TEIF6_Pos      (23U)
3281 #define DMA_ISR_TEIF6_Msk      (0x1UL << DMA_ISR_TEIF6_Pos)                    /*!< 0x00800000 */
3282 #define DMA_ISR_TEIF6          DMA_ISR_TEIF6_Msk                               /*!< Channel 6 Transfer Error flag */
3283 #define DMA_ISR_GIF7_Pos       (24U)
3284 #define DMA_ISR_GIF7_Msk       (0x1UL << DMA_ISR_GIF7_Pos)                     /*!< 0x01000000 */
3285 #define DMA_ISR_GIF7           DMA_ISR_GIF7_Msk                                /*!< Channel 7 Global interrupt flag */
3286 #define DMA_ISR_TCIF7_Pos      (25U)
3287 #define DMA_ISR_TCIF7_Msk      (0x1UL << DMA_ISR_TCIF7_Pos)                    /*!< 0x02000000 */
3288 #define DMA_ISR_TCIF7          DMA_ISR_TCIF7_Msk                               /*!< Channel 7 Transfer Complete flag */
3289 #define DMA_ISR_HTIF7_Pos      (26U)
3290 #define DMA_ISR_HTIF7_Msk      (0x1UL << DMA_ISR_HTIF7_Pos)                    /*!< 0x04000000 */
3291 #define DMA_ISR_HTIF7          DMA_ISR_HTIF7_Msk                               /*!< Channel 7 Half Transfer flag */
3292 #define DMA_ISR_TEIF7_Pos      (27U)
3293 #define DMA_ISR_TEIF7_Msk      (0x1UL << DMA_ISR_TEIF7_Pos)                    /*!< 0x08000000 */
3294 #define DMA_ISR_TEIF7          DMA_ISR_TEIF7_Msk                               /*!< Channel 7 Transfer Error flag */
3295 #define DMA_ISR_GIF8_Pos       (28U)
3296 #define DMA_ISR_GIF8_Msk       (0x1UL << DMA_ISR_GIF8_Pos)                     /*!< 0x10000000 */
3297 #define DMA_ISR_GIF8           DMA_ISR_GIF8_Msk                                /*!< Channel 8 Global interrupt flag */
3298 #define DMA_ISR_TCIF8_Pos      (29U)
3299 #define DMA_ISR_TCIF8_Msk      (0x1UL << DMA_ISR_TCIF8_Pos)                    /*!< 0x20000000 */
3300 #define DMA_ISR_TCIF8          DMA_ISR_TCIF8_Msk                               /*!< Channel 8 Transfer Complete flag */
3301 #define DMA_ISR_HTIF8_Pos      (30U)
3302 #define DMA_ISR_HTIF8_Msk      (0x1UL << DMA_ISR_HTIF8_Pos)                    /*!< 0x40000000 */
3303 #define DMA_ISR_HTIF8          DMA_ISR_HTIF8_Msk                               /*!< Channel 8 Half Transfer flag */
3304 #define DMA_ISR_TEIF8_Pos      (31U)
3305 #define DMA_ISR_TEIF8_Msk      (0x1UL << DMA_ISR_TEIF8_Pos)                    /*!< 0x80000000 */
3306 #define DMA_ISR_TEIF8          DMA_ISR_TEIF8_Msk                               /*!< Channel 8 Transfer Error flag */
3307 
3308 /*******************  Bit definition for DMA_IFCR register  *******************/
3309 #define DMA_IFCR_CGIF1_Pos     (0U)
3310 #define DMA_IFCR_CGIF1_Msk     (0x1UL << DMA_IFCR_CGIF1_Pos)                   /*!< 0x00000001 */
3311 #define DMA_IFCR_CGIF1         DMA_IFCR_CGIF1_Msk                              /*!< Channel 1 Global interrupt clearr */
3312 #define DMA_IFCR_CTCIF1_Pos    (1U)
3313 #define DMA_IFCR_CTCIF1_Msk    (0x1UL << DMA_IFCR_CTCIF1_Pos)                  /*!< 0x00000002 */
3314 #define DMA_IFCR_CTCIF1        DMA_IFCR_CTCIF1_Msk                             /*!< Channel 1 Transfer Complete clear */
3315 #define DMA_IFCR_CHTIF1_Pos    (2U)
3316 #define DMA_IFCR_CHTIF1_Msk    (0x1UL << DMA_IFCR_CHTIF1_Pos)                  /*!< 0x00000004 */
3317 #define DMA_IFCR_CHTIF1        DMA_IFCR_CHTIF1_Msk                             /*!< Channel 1 Half Transfer clear */
3318 #define DMA_IFCR_CTEIF1_Pos    (3U)
3319 #define DMA_IFCR_CTEIF1_Msk    (0x1UL << DMA_IFCR_CTEIF1_Pos)                  /*!< 0x00000008 */
3320 #define DMA_IFCR_CTEIF1        DMA_IFCR_CTEIF1_Msk                             /*!< Channel 1 Transfer Error clear */
3321 #define DMA_IFCR_CGIF2_Pos     (4U)
3322 #define DMA_IFCR_CGIF2_Msk     (0x1UL << DMA_IFCR_CGIF2_Pos)                   /*!< 0x00000010 */
3323 #define DMA_IFCR_CGIF2         DMA_IFCR_CGIF2_Msk                              /*!< Channel 2 Global interrupt clear */
3324 #define DMA_IFCR_CTCIF2_Pos    (5U)
3325 #define DMA_IFCR_CTCIF2_Msk    (0x1UL << DMA_IFCR_CTCIF2_Pos)                  /*!< 0x00000020 */
3326 #define DMA_IFCR_CTCIF2        DMA_IFCR_CTCIF2_Msk                             /*!< Channel 2 Transfer Complete clear */
3327 #define DMA_IFCR_CHTIF2_Pos    (6U)
3328 #define DMA_IFCR_CHTIF2_Msk    (0x1UL << DMA_IFCR_CHTIF2_Pos)                  /*!< 0x00000040 */
3329 #define DMA_IFCR_CHTIF2        DMA_IFCR_CHTIF2_Msk                             /*!< Channel 2 Half Transfer clear */
3330 #define DMA_IFCR_CTEIF2_Pos    (7U)
3331 #define DMA_IFCR_CTEIF2_Msk    (0x1UL << DMA_IFCR_CTEIF2_Pos)                  /*!< 0x00000080 */
3332 #define DMA_IFCR_CTEIF2        DMA_IFCR_CTEIF2_Msk                             /*!< Channel 2 Transfer Error clear */
3333 #define DMA_IFCR_CGIF3_Pos     (8U)
3334 #define DMA_IFCR_CGIF3_Msk     (0x1UL << DMA_IFCR_CGIF3_Pos)                   /*!< 0x00000100 */
3335 #define DMA_IFCR_CGIF3         DMA_IFCR_CGIF3_Msk                              /*!< Channel 3 Global interrupt clear */
3336 #define DMA_IFCR_CTCIF3_Pos    (9U)
3337 #define DMA_IFCR_CTCIF3_Msk    (0x1UL << DMA_IFCR_CTCIF3_Pos)                  /*!< 0x00000200 */
3338 #define DMA_IFCR_CTCIF3        DMA_IFCR_CTCIF3_Msk                             /*!< Channel 3 Transfer Complete clear */
3339 #define DMA_IFCR_CHTIF3_Pos    (10U)
3340 #define DMA_IFCR_CHTIF3_Msk    (0x1UL << DMA_IFCR_CHTIF3_Pos)                  /*!< 0x00000400 */
3341 #define DMA_IFCR_CHTIF3        DMA_IFCR_CHTIF3_Msk                             /*!< Channel 3 Half Transfer clear */
3342 #define DMA_IFCR_CTEIF3_Pos    (11U)
3343 #define DMA_IFCR_CTEIF3_Msk    (0x1UL << DMA_IFCR_CTEIF3_Pos)                  /*!< 0x00000800 */
3344 #define DMA_IFCR_CTEIF3        DMA_IFCR_CTEIF3_Msk                             /*!< Channel 3 Transfer Error clear */
3345 #define DMA_IFCR_CGIF4_Pos     (12U)
3346 #define DMA_IFCR_CGIF4_Msk     (0x1UL << DMA_IFCR_CGIF4_Pos)                   /*!< 0x00001000 */
3347 #define DMA_IFCR_CGIF4         DMA_IFCR_CGIF4_Msk                              /*!< Channel 4 Global interrupt clear */
3348 #define DMA_IFCR_CTCIF4_Pos    (13U)
3349 #define DMA_IFCR_CTCIF4_Msk    (0x1UL << DMA_IFCR_CTCIF4_Pos)                  /*!< 0x00002000 */
3350 #define DMA_IFCR_CTCIF4        DMA_IFCR_CTCIF4_Msk                             /*!< Channel 4 Transfer Complete clear */
3351 #define DMA_IFCR_CHTIF4_Pos    (14U)
3352 #define DMA_IFCR_CHTIF4_Msk    (0x1UL << DMA_IFCR_CHTIF4_Pos)                  /*!< 0x00004000 */
3353 #define DMA_IFCR_CHTIF4        DMA_IFCR_CHTIF4_Msk                             /*!< Channel 4 Half Transfer clear */
3354 #define DMA_IFCR_CTEIF4_Pos    (15U)
3355 #define DMA_IFCR_CTEIF4_Msk    (0x1UL << DMA_IFCR_CTEIF4_Pos)                  /*!< 0x00008000 */
3356 #define DMA_IFCR_CTEIF4        DMA_IFCR_CTEIF4_Msk                             /*!< Channel 4 Transfer Error clear */
3357 #define DMA_IFCR_CGIF5_Pos     (16U)
3358 #define DMA_IFCR_CGIF5_Msk     (0x1UL << DMA_IFCR_CGIF5_Pos)                   /*!< 0x00010000 */
3359 #define DMA_IFCR_CGIF5         DMA_IFCR_CGIF5_Msk                              /*!< Channel 5 Global interrupt clear */
3360 #define DMA_IFCR_CTCIF5_Pos    (17U)
3361 #define DMA_IFCR_CTCIF5_Msk    (0x1UL << DMA_IFCR_CTCIF5_Pos)                  /*!< 0x00020000 */
3362 #define DMA_IFCR_CTCIF5        DMA_IFCR_CTCIF5_Msk                             /*!< Channel 5 Transfer Complete clear */
3363 #define DMA_IFCR_CHTIF5_Pos    (18U)
3364 #define DMA_IFCR_CHTIF5_Msk    (0x1UL << DMA_IFCR_CHTIF5_Pos)                  /*!< 0x00040000 */
3365 #define DMA_IFCR_CHTIF5        DMA_IFCR_CHTIF5_Msk                             /*!< Channel 5 Half Transfer clear */
3366 #define DMA_IFCR_CTEIF5_Pos    (19U)
3367 #define DMA_IFCR_CTEIF5_Msk    (0x1UL << DMA_IFCR_CTEIF5_Pos)                  /*!< 0x00080000 */
3368 #define DMA_IFCR_CTEIF5        DMA_IFCR_CTEIF5_Msk                             /*!< Channel 5 Transfer Error clear */
3369 #define DMA_IFCR_CGIF6_Pos     (20U)
3370 #define DMA_IFCR_CGIF6_Msk     (0x1UL << DMA_IFCR_CGIF6_Pos)                   /*!< 0x00100000 */
3371 #define DMA_IFCR_CGIF6         DMA_IFCR_CGIF6_Msk                              /*!< Channel 6 Global interrupt clear */
3372 #define DMA_IFCR_CTCIF6_Pos    (21U)
3373 #define DMA_IFCR_CTCIF6_Msk    (0x1UL << DMA_IFCR_CTCIF6_Pos)                  /*!< 0x00200000 */
3374 #define DMA_IFCR_CTCIF6        DMA_IFCR_CTCIF6_Msk                             /*!< Channel 6 Transfer Complete clear */
3375 #define DMA_IFCR_CHTIF6_Pos    (22U)
3376 #define DMA_IFCR_CHTIF6_Msk    (0x1UL << DMA_IFCR_CHTIF6_Pos)                  /*!< 0x00400000 */
3377 #define DMA_IFCR_CHTIF6        DMA_IFCR_CHTIF6_Msk                             /*!< Channel 6 Half Transfer clear */
3378 #define DMA_IFCR_CTEIF6_Pos    (23U)
3379 #define DMA_IFCR_CTEIF6_Msk    (0x1UL << DMA_IFCR_CTEIF6_Pos)                  /*!< 0x00800000 */
3380 #define DMA_IFCR_CTEIF6        DMA_IFCR_CTEIF6_Msk                             /*!< Channel 6 Transfer Error clear */
3381 #define DMA_IFCR_CGIF7_Pos     (24U)
3382 #define DMA_IFCR_CGIF7_Msk     (0x1UL << DMA_IFCR_CGIF7_Pos)                   /*!< 0x01000000 */
3383 #define DMA_IFCR_CGIF7         DMA_IFCR_CGIF7_Msk                              /*!< Channel 7 Global interrupt clear */
3384 #define DMA_IFCR_CTCIF7_Pos    (25U)
3385 #define DMA_IFCR_CTCIF7_Msk    (0x1UL << DMA_IFCR_CTCIF7_Pos)                  /*!< 0x02000000 */
3386 #define DMA_IFCR_CTCIF7        DMA_IFCR_CTCIF7_Msk                             /*!< Channel 7 Transfer Complete clear */
3387 #define DMA_IFCR_CHTIF7_Pos    (26U)
3388 #define DMA_IFCR_CHTIF7_Msk    (0x1UL << DMA_IFCR_CHTIF7_Pos)                  /*!< 0x04000000 */
3389 #define DMA_IFCR_CHTIF7        DMA_IFCR_CHTIF7_Msk                             /*!< Channel 7 Half Transfer clear */
3390 #define DMA_IFCR_CTEIF7_Pos    (27U)
3391 #define DMA_IFCR_CTEIF7_Msk    (0x1UL << DMA_IFCR_CTEIF7_Pos)                  /*!< 0x08000000 */
3392 #define DMA_IFCR_CTEIF7        DMA_IFCR_CTEIF7_Msk                             /*!< Channel 7 Transfer Error clear */
3393 #define DMA_IFCR_CGIF8_Pos     (28U)
3394 #define DMA_IFCR_CGIF8_Msk     (0x1UL << DMA_IFCR_CGIF8_Pos)                   /*!< 0x10000000 */
3395 #define DMA_IFCR_CGIF8         DMA_IFCR_CGIF8_Msk                              /*!< Channel 8 Global interrupt clear */
3396 #define DMA_IFCR_CTCIF8_Pos    (29U)
3397 #define DMA_IFCR_CTCIF8_Msk    (0x1UL << DMA_IFCR_CTCIF8_Pos)                  /*!< 0x20000000 */
3398 #define DMA_IFCR_CTCIF8        DMA_IFCR_CTCIF8_Msk                             /*!< Channel 8 Transfer Complete clear */
3399 #define DMA_IFCR_CHTIF8_Pos    (30U)
3400 #define DMA_IFCR_CHTIF8_Msk    (0x1UL << DMA_IFCR_CHTIF8_Pos)                  /*!< 0x40000000 */
3401 #define DMA_IFCR_CHTIF8        DMA_IFCR_CHTIF8_Msk                             /*!< Channel 8 Half Transfer clear */
3402 #define DMA_IFCR_CTEIF8_Pos    (31U)
3403 #define DMA_IFCR_CTEIF8_Msk    (0x1UL << DMA_IFCR_CTEIF8_Pos)                  /*!< 0x80000000 */
3404 #define DMA_IFCR_CTEIF8        DMA_IFCR_CTEIF8_Msk                             /*!< Channel 8 Transfer Error clear */
3405 
3406 /*******************  Bit definition for DMA_CCR register  ********************/
3407 #define DMA_CCR_EN_Pos         (0U)
3408 #define DMA_CCR_EN_Msk         (0x1UL << DMA_CCR_EN_Pos)                       /*!< 0x00000001 */
3409 #define DMA_CCR_EN             DMA_CCR_EN_Msk                                  /*!< Channel enable                      */
3410 #define DMA_CCR_TCIE_Pos       (1U)
3411 #define DMA_CCR_TCIE_Msk       (0x1UL << DMA_CCR_TCIE_Pos)                     /*!< 0x00000002 */
3412 #define DMA_CCR_TCIE           DMA_CCR_TCIE_Msk                                /*!< Transfer complete interrupt enable  */
3413 #define DMA_CCR_HTIE_Pos       (2U)
3414 #define DMA_CCR_HTIE_Msk       (0x1UL << DMA_CCR_HTIE_Pos)                     /*!< 0x00000004 */
3415 #define DMA_CCR_HTIE           DMA_CCR_HTIE_Msk                                /*!< Half Transfer interrupt enable      */
3416 #define DMA_CCR_TEIE_Pos       (3U)
3417 #define DMA_CCR_TEIE_Msk       (0x1UL << DMA_CCR_TEIE_Pos)                     /*!< 0x00000008 */
3418 #define DMA_CCR_TEIE           DMA_CCR_TEIE_Msk                                /*!< Transfer error interrupt enable     */
3419 #define DMA_CCR_DIR_Pos        (4U)
3420 #define DMA_CCR_DIR_Msk        (0x1UL << DMA_CCR_DIR_Pos)                      /*!< 0x00000010 */
3421 #define DMA_CCR_DIR            DMA_CCR_DIR_Msk                                 /*!< Data transfer direction             */
3422 #define DMA_CCR_CIRC_Pos       (5U)
3423 #define DMA_CCR_CIRC_Msk       (0x1UL << DMA_CCR_CIRC_Pos)                     /*!< 0x00000020 */
3424 #define DMA_CCR_CIRC           DMA_CCR_CIRC_Msk                                /*!< Circular mode                       */
3425 #define DMA_CCR_PINC_Pos       (6U)
3426 #define DMA_CCR_PINC_Msk       (0x1UL << DMA_CCR_PINC_Pos)                     /*!< 0x00000040 */
3427 #define DMA_CCR_PINC           DMA_CCR_PINC_Msk                                /*!< Peripheral increment mode           */
3428 #define DMA_CCR_MINC_Pos       (7U)
3429 #define DMA_CCR_MINC_Msk       (0x1UL << DMA_CCR_MINC_Pos)                     /*!< 0x00000080 */
3430 #define DMA_CCR_MINC           DMA_CCR_MINC_Msk                                /*!< Memory increment mode               */
3431 
3432 #define DMA_CCR_PSIZE_Pos      (8U)
3433 #define DMA_CCR_PSIZE_Msk      (0x3UL << DMA_CCR_PSIZE_Pos)                    /*!< 0x00000300 */
3434 #define DMA_CCR_PSIZE          DMA_CCR_PSIZE_Msk                               /*!< PSIZE[1:0] bits (Peripheral size)   */
3435 #define DMA_CCR_PSIZE_0        (0x1UL << DMA_CCR_PSIZE_Pos)                    /*!< 0x00000100 */
3436 #define DMA_CCR_PSIZE_1        (0x2UL << DMA_CCR_PSIZE_Pos)                    /*!< 0x00000200 */
3437 
3438 #define DMA_CCR_MSIZE_Pos      (10U)
3439 #define DMA_CCR_MSIZE_Msk      (0x3UL << DMA_CCR_MSIZE_Pos)                    /*!< 0x00000C00 */
3440 #define DMA_CCR_MSIZE          DMA_CCR_MSIZE_Msk                               /*!< MSIZE[1:0] bits (Memory size)       */
3441 #define DMA_CCR_MSIZE_0        (0x1UL << DMA_CCR_MSIZE_Pos)                    /*!< 0x00000400 */
3442 #define DMA_CCR_MSIZE_1        (0x2UL << DMA_CCR_MSIZE_Pos)                    /*!< 0x00000800 */
3443 
3444 #define DMA_CCR_PL_Pos         (12U)
3445 #define DMA_CCR_PL_Msk         (0x3UL << DMA_CCR_PL_Pos)                       /*!< 0x00003000 */
3446 #define DMA_CCR_PL             DMA_CCR_PL_Msk                                  /*!< PL[1:0] bits(Channel Priority level)*/
3447 #define DMA_CCR_PL_0           (0x1UL << DMA_CCR_PL_Pos)                       /*!< 0x00001000 */
3448 #define DMA_CCR_PL_1           (0x2UL << DMA_CCR_PL_Pos)                       /*!< 0x00002000 */
3449 
3450 #define DMA_CCR_MEM2MEM_Pos    (14U)
3451 #define DMA_CCR_MEM2MEM_Msk    (0x1UL << DMA_CCR_MEM2MEM_Pos)                  /*!< 0x00004000 */
3452 #define DMA_CCR_MEM2MEM        DMA_CCR_MEM2MEM_Msk                             /*!< Memory to memory mode               */
3453 
3454 /******************  Bit definition for DMA_CNDTR register  *******************/
3455 #define DMA_CNDTR_NDT_Pos      (0U)
3456 #define DMA_CNDTR_NDT_Msk      (0xFFFFUL << DMA_CNDTR_NDT_Pos)                 /*!< 0x0000FFFF */
3457 #define DMA_CNDTR_NDT          DMA_CNDTR_NDT_Msk                               /*!< Number of data to Transfer          */
3458 
3459 /******************  Bit definition for DMA_CPAR register  ********************/
3460 #define DMA_CPAR_PA_Pos        (0U)
3461 #define DMA_CPAR_PA_Msk        (0xFFFFFFFFUL << DMA_CPAR_PA_Pos)               /*!< 0xFFFFFFFF */
3462 #define DMA_CPAR_PA            DMA_CPAR_PA_Msk                                 /*!< Peripheral Address                  */
3463 
3464 /******************  Bit definition for DMA_CMAR register  ********************/
3465 #define DMA_CMAR_MA_Pos        (0U)
3466 #define DMA_CMAR_MA_Msk        (0xFFFFFFFFUL << DMA_CMAR_MA_Pos)               /*!< 0xFFFFFFFF */
3467 #define DMA_CMAR_MA            DMA_CMAR_MA_Msk                                 /*!< Memory Address                      */
3468 
3469 /******************************************************************************/
3470 /*                                                                            */
3471 /*                             DMAMUX Controller                              */
3472 /*                                                                            */
3473 /******************************************************************************/
3474 
3475 /********************  Bits definition for DMAMUX_CxCR register  **************/
3476 #define DMAMUX_CxCR_DMAREQ_ID_Pos                    (0U)
3477 #define DMAMUX_CxCR_DMAREQ_ID_Msk                    (0xFFUL << DMAMUX_CxCR_DMAREQ_ID_Pos)/*!< 0x000000FF */
3478 #define DMAMUX_CxCR_DMAREQ_ID                        DMAMUX_CxCR_DMAREQ_ID_Msk
3479 #define DMAMUX_CxCR_DMAREQ_ID_0                      (0x01UL << DMAMUX_CxCR_DMAREQ_ID_Pos)/*!< 0x00000001 */
3480 #define DMAMUX_CxCR_DMAREQ_ID_1                      (0x02UL << DMAMUX_CxCR_DMAREQ_ID_Pos)/*!< 0x00000002 */
3481 #define DMAMUX_CxCR_DMAREQ_ID_2                      (0x04UL << DMAMUX_CxCR_DMAREQ_ID_Pos)/*!< 0x00000004 */
3482 #define DMAMUX_CxCR_DMAREQ_ID_3                      (0x08UL << DMAMUX_CxCR_DMAREQ_ID_Pos)/*!< 0x00000008 */
3483 #define DMAMUX_CxCR_DMAREQ_ID_4                      (0x10UL << DMAMUX_CxCR_DMAREQ_ID_Pos)/*!< 0x00000010 */
3484 #define DMAMUX_CxCR_DMAREQ_ID_5                      (0x20UL << DMAMUX_CxCR_DMAREQ_ID_Pos)/*!< 0x00000020 */
3485 #define DMAMUX_CxCR_DMAREQ_ID_6                      (0x40UL << DMAMUX_CxCR_DMAREQ_ID_Pos)/*!< 0x00000040 */
3486 #define DMAMUX_CxCR_DMAREQ_ID_7                      (0x80UL << DMAMUX_CxCR_DMAREQ_ID_Pos)/*!< 0x00000080 */
3487 
3488 #define DMAMUX_CxCR_SOIE_Pos                         (8U)
3489 #define DMAMUX_CxCR_SOIE_Msk                         (0x1UL << DMAMUX_CxCR_SOIE_Pos)/*!< 0x00000100 */
3490 #define DMAMUX_CxCR_SOIE                             DMAMUX_CxCR_SOIE_Msk
3491 
3492 #define DMAMUX_CxCR_EGE_Pos                          (9U)
3493 #define DMAMUX_CxCR_EGE_Msk                          (0x1UL << DMAMUX_CxCR_EGE_Pos)/*!< 0x00000200 */
3494 #define DMAMUX_CxCR_EGE                              DMAMUX_CxCR_EGE_Msk
3495 
3496 #define DMAMUX_CxCR_SE_Pos                           (16U)
3497 #define DMAMUX_CxCR_SE_Msk                           (0x1UL << DMAMUX_CxCR_SE_Pos)/*!< 0x00010000 */
3498 #define DMAMUX_CxCR_SE                               DMAMUX_CxCR_SE_Msk
3499 
3500 #define DMAMUX_CxCR_SPOL_Pos                         (17U)
3501 #define DMAMUX_CxCR_SPOL_Msk                         (0x3UL << DMAMUX_CxCR_SPOL_Pos)/*!< 0x00060000 */
3502 #define DMAMUX_CxCR_SPOL                             DMAMUX_CxCR_SPOL_Msk
3503 #define DMAMUX_CxCR_SPOL_0                           (0x1UL << DMAMUX_CxCR_SPOL_Pos)/*!< 0x00020000 */
3504 #define DMAMUX_CxCR_SPOL_1                           (0x2UL << DMAMUX_CxCR_SPOL_Pos)/*!< 0x00040000 */
3505 
3506 #define DMAMUX_CxCR_NBREQ_Pos                        (19U)
3507 #define DMAMUX_CxCR_NBREQ_Msk                        (0x1FUL << DMAMUX_CxCR_NBREQ_Pos)/*!< 0x00F80000 */
3508 #define DMAMUX_CxCR_NBREQ                            DMAMUX_CxCR_NBREQ_Msk
3509 #define DMAMUX_CxCR_NBREQ_0                          (0x01UL << DMAMUX_CxCR_NBREQ_Pos)/*!< 0x00080000 */
3510 #define DMAMUX_CxCR_NBREQ_1                          (0x02UL << DMAMUX_CxCR_NBREQ_Pos)/*!< 0x00100000 */
3511 #define DMAMUX_CxCR_NBREQ_2                          (0x04UL << DMAMUX_CxCR_NBREQ_Pos)/*!< 0x00200000 */
3512 #define DMAMUX_CxCR_NBREQ_3                          (0x08UL << DMAMUX_CxCR_NBREQ_Pos)/*!< 0x00400000 */
3513 #define DMAMUX_CxCR_NBREQ_4                          (0x10UL << DMAMUX_CxCR_NBREQ_Pos)/*!< 0x00800000 */
3514 
3515 #define DMAMUX_CxCR_SYNC_ID_Pos                      (24U)
3516 #define DMAMUX_CxCR_SYNC_ID_Msk                      (0x1FUL << DMAMUX_CxCR_SYNC_ID_Pos)/*!< 0x1F000000 */
3517 #define DMAMUX_CxCR_SYNC_ID                          DMAMUX_CxCR_SYNC_ID_Msk
3518 #define DMAMUX_CxCR_SYNC_ID_0                        (0x01UL << DMAMUX_CxCR_SYNC_ID_Pos)/*!< 0x01000000 */
3519 #define DMAMUX_CxCR_SYNC_ID_1                        (0x02UL << DMAMUX_CxCR_SYNC_ID_Pos)/*!< 0x02000000 */
3520 #define DMAMUX_CxCR_SYNC_ID_2                        (0x04UL << DMAMUX_CxCR_SYNC_ID_Pos)/*!< 0x04000000 */
3521 #define DMAMUX_CxCR_SYNC_ID_3                        (0x08UL << DMAMUX_CxCR_SYNC_ID_Pos)/*!< 0x08000000 */
3522 #define DMAMUX_CxCR_SYNC_ID_4                        (0x10UL << DMAMUX_CxCR_SYNC_ID_Pos)/*!< 0x10000000 */
3523 
3524 /********************  Bits definition for DMAMUX_CSR register  ****************/
3525 #define DMAMUX_CSR_SOF0_Pos                          (0U)
3526 #define DMAMUX_CSR_SOF0_Msk                          (0x1UL << DMAMUX_CSR_SOF0_Pos)/*!< 0x00000001 */
3527 #define DMAMUX_CSR_SOF0                              DMAMUX_CSR_SOF0_Msk
3528 #define DMAMUX_CSR_SOF1_Pos                          (1U)
3529 #define DMAMUX_CSR_SOF1_Msk                          (0x1UL << DMAMUX_CSR_SOF1_Pos)/*!< 0x00000002 */
3530 #define DMAMUX_CSR_SOF1                              DMAMUX_CSR_SOF1_Msk
3531 #define DMAMUX_CSR_SOF2_Pos                          (2U)
3532 #define DMAMUX_CSR_SOF2_Msk                          (0x1UL << DMAMUX_CSR_SOF2_Pos)/*!< 0x00000004 */
3533 #define DMAMUX_CSR_SOF2                              DMAMUX_CSR_SOF2_Msk
3534 #define DMAMUX_CSR_SOF3_Pos                          (3U)
3535 #define DMAMUX_CSR_SOF3_Msk                          (0x1UL << DMAMUX_CSR_SOF3_Pos)/*!< 0x00000008 */
3536 #define DMAMUX_CSR_SOF3                              DMAMUX_CSR_SOF3_Msk
3537 #define DMAMUX_CSR_SOF4_Pos                          (4U)
3538 #define DMAMUX_CSR_SOF4_Msk                          (0x1UL << DMAMUX_CSR_SOF4_Pos)/*!< 0x00000010 */
3539 #define DMAMUX_CSR_SOF4                              DMAMUX_CSR_SOF4_Msk
3540 #define DMAMUX_CSR_SOF5_Pos                          (5U)
3541 #define DMAMUX_CSR_SOF5_Msk                          (0x1UL << DMAMUX_CSR_SOF5_Pos)/*!< 0x00000020 */
3542 #define DMAMUX_CSR_SOF5                              DMAMUX_CSR_SOF5_Msk
3543 #define DMAMUX_CSR_SOF6_Pos                          (6U)
3544 #define DMAMUX_CSR_SOF6_Msk                          (0x1UL << DMAMUX_CSR_SOF6_Pos)/*!< 0x00000040 */
3545 #define DMAMUX_CSR_SOF6                              DMAMUX_CSR_SOF6_Msk
3546 #define DMAMUX_CSR_SOF7_Pos                          (7U)
3547 #define DMAMUX_CSR_SOF7_Msk                          (0x1UL << DMAMUX_CSR_SOF7_Pos)/*!< 0x00000080 */
3548 #define DMAMUX_CSR_SOF7                              DMAMUX_CSR_SOF7_Msk
3549 #define DMAMUX_CSR_SOF8_Pos                          (8U)
3550 #define DMAMUX_CSR_SOF8_Msk                          (0x1UL << DMAMUX_CSR_SOF8_Pos)/*!< 0x00000100 */
3551 #define DMAMUX_CSR_SOF8                              DMAMUX_CSR_SOF8_Msk
3552 #define DMAMUX_CSR_SOF9_Pos                          (9U)
3553 #define DMAMUX_CSR_SOF9_Msk                          (0x1UL << DMAMUX_CSR_SOF9_Pos)/*!< 0x00000200 */
3554 #define DMAMUX_CSR_SOF9                              DMAMUX_CSR_SOF9_Msk
3555 #define DMAMUX_CSR_SOF10_Pos                         (10U)
3556 #define DMAMUX_CSR_SOF10_Msk                         (0x1UL << DMAMUX_CSR_SOF10_Pos)/*!< 0x00000400 */
3557 #define DMAMUX_CSR_SOF10                             DMAMUX_CSR_SOF10_Msk
3558 #define DMAMUX_CSR_SOF11_Pos                         (11U)
3559 #define DMAMUX_CSR_SOF11_Msk                         (0x1UL << DMAMUX_CSR_SOF11_Pos)/*!< 0x00000800 */
3560 #define DMAMUX_CSR_SOF11                              DMAMUX_CSR_SOF11_Msk
3561 #define DMAMUX_CSR_SOF12_Pos                         (12U)
3562 #define DMAMUX_CSR_SOF12_Msk                         (0x1UL << DMAMUX_CSR_SOF12_Pos)/*!< 0x00001000 */
3563 #define DMAMUX_CSR_SOF12                             DMAMUX_CSR_SOF12_Msk
3564 #define DMAMUX_CSR_SOF13_Pos                         (13U)
3565 #define DMAMUX_CSR_SOF13_Msk                         (0x1UL << DMAMUX_CSR_SOF13_Pos)/*!< 0x00002000 */
3566 #define DMAMUX_CSR_SOF13                             DMAMUX_CSR_SOF13_Msk
3567 #define DMAMUX_CSR_SOF14_Pos                         (14U)
3568 #define DMAMUX_CSR_SOF14_Msk                         (0x1UL << DMAMUX_CSR_SOF14_Pos)/*!< 0x00004000 */
3569 #define DMAMUX_CSR_SOF14                             DMAMUX_CSR_SOF14_Msk
3570 #define DMAMUX_CSR_SOF15_Pos                         (15U)
3571 #define DMAMUX_CSR_SOF15_Msk                         (0x1UL << DMAMUX_CSR_SOF15_Pos)/*!< 0x00008000 */
3572 #define DMAMUX_CSR_SOF15                             DMAMUX_CSR_SOF15_Msk
3573 
3574 /********************  Bits definition for DMAMUX_CFR register  ****************/
3575 #define DMAMUX_CFR_CSOF0_Pos                         (0U)
3576 #define DMAMUX_CFR_CSOF0_Msk                         (0x1UL << DMAMUX_CFR_CSOF0_Pos)/*!< 0x00000001 */
3577 #define DMAMUX_CFR_CSOF0                             DMAMUX_CFR_CSOF0_Msk
3578 #define DMAMUX_CFR_CSOF1_Pos                         (1U)
3579 #define DMAMUX_CFR_CSOF1_Msk                         (0x1UL << DMAMUX_CFR_CSOF1_Pos)/*!< 0x00000002 */
3580 #define DMAMUX_CFR_CSOF1                             DMAMUX_CFR_CSOF1_Msk
3581 #define DMAMUX_CFR_CSOF2_Pos                         (2U)
3582 #define DMAMUX_CFR_CSOF2_Msk                         (0x1UL << DMAMUX_CFR_CSOF2_Pos)/*!< 0x00000004 */
3583 #define DMAMUX_CFR_CSOF2                             DMAMUX_CFR_CSOF2_Msk
3584 #define DMAMUX_CFR_CSOF3_Pos                         (3U)
3585 #define DMAMUX_CFR_CSOF3_Msk                         (0x1UL << DMAMUX_CFR_CSOF3_Pos)/*!< 0x00000008 */
3586 #define DMAMUX_CFR_CSOF3                             DMAMUX_CFR_CSOF3_Msk
3587 #define DMAMUX_CFR_CSOF4_Pos                         (4U)
3588 #define DMAMUX_CFR_CSOF4_Msk                         (0x1UL << DMAMUX_CFR_CSOF4_Pos)/*!< 0x00000010 */
3589 #define DMAMUX_CFR_CSOF4                             DMAMUX_CFR_CSOF4_Msk
3590 #define DMAMUX_CFR_CSOF5_Pos                         (5U)
3591 #define DMAMUX_CFR_CSOF5_Msk                         (0x1UL << DMAMUX_CFR_CSOF5_Pos)/*!< 0x00000020 */
3592 #define DMAMUX_CFR_CSOF5                             DMAMUX_CFR_CSOF5_Msk
3593 #define DMAMUX_CFR_CSOF6_Pos                         (6U)
3594 #define DMAMUX_CFR_CSOF6_Msk                         (0x1UL << DMAMUX_CFR_CSOF6_Pos)/*!< 0x00000040 */
3595 #define DMAMUX_CFR_CSOF6                             DMAMUX_CFR_CSOF6_Msk
3596 #define DMAMUX_CFR_CSOF7_Pos                         (7U)
3597 #define DMAMUX_CFR_CSOF7_Msk                         (0x1UL << DMAMUX_CFR_CSOF7_Pos)/*!< 0x00000080 */
3598 #define DMAMUX_CFR_CSOF7                             DMAMUX_CFR_CSOF7_Msk
3599 #define DMAMUX_CFR_CSOF8_Pos                         (8U)
3600 #define DMAMUX_CFR_CSOF8_Msk                         (0x1UL << DMAMUX_CFR_CSOF8_Pos)/*!< 0x00000100 */
3601 #define DMAMUX_CFR_CSOF8                             DMAMUX_CFR_CSOF8_Msk
3602 #define DMAMUX_CFR_CSOF9_Pos                         (9U)
3603 #define DMAMUX_CFR_CSOF9_Msk                         (0x1UL << DMAMUX_CFR_CSOF9_Pos)/*!< 0x00000200 */
3604 #define DMAMUX_CFR_CSOF9                             DMAMUX_CFR_CSOF9_Msk
3605 #define DMAMUX_CFR_CSOF10_Pos                        (10U)
3606 #define DMAMUX_CFR_CSOF10_Msk                        (0x1UL << DMAMUX_CFR_CSOF10_Pos)/*!< 0x00000400 */
3607 #define DMAMUX_CFR_CSOF10                            DMAMUX_CFR_CSOF10_Msk
3608 #define DMAMUX_CFR_CSOF11_Pos                        (11U)
3609 #define DMAMUX_CFR_CSOF11_Msk                        (0x1UL << DMAMUX_CFR_CSOF11_Pos)/*!< 0x00000800 */
3610 #define DMAMUX_CFR_CSOF11                            DMAMUX_CFR_CSOF11_Msk
3611 #define DMAMUX_CFR_CSOF12_Pos                        (12U)
3612 #define DMAMUX_CFR_CSOF12_Msk                        (0x1UL << DMAMUX_CFR_CSOF12_Pos)/*!< 0x00001000 */
3613 #define DMAMUX_CFR_CSOF12                            DMAMUX_CFR_CSOF12_Msk
3614 #define DMAMUX_CFR_CSOF13_Pos                        (13U)
3615 #define DMAMUX_CFR_CSOF13_Msk                        (0x1UL << DMAMUX_CFR_CSOF13_Pos)/*!< 0x00002000 */
3616 #define DMAMUX_CFR_CSOF13                            DMAMUX_CFR_CSOF13_Msk
3617 #define DMAMUX_CFR_CSOF14_Pos                        (14U)
3618 #define DMAMUX_CFR_CSOF14_Msk                        (0x1UL << DMAMUX_CFR_CSOF14_Pos)/*!< 0x00004000 */
3619 #define DMAMUX_CFR_CSOF14                            DMAMUX_CFR_CSOF14_Msk
3620 #define DMAMUX_CFR_CSOF15_Pos                        (15U)
3621 #define DMAMUX_CFR_CSOF15_Msk                        (0x1UL << DMAMUX_CFR_CSOF15_Pos)/*!< 0x00008000 */
3622 #define DMAMUX_CFR_CSOF15                            DMAMUX_CFR_CSOF15_Msk
3623 
3624 /********************  Bits definition for DMAMUX_RGxCR register  ************/
3625 #define DMAMUX_RGxCR_SIG_ID_Pos                      (0U)
3626 #define DMAMUX_RGxCR_SIG_ID_Msk                      (0x1FUL << DMAMUX_RGxCR_SIG_ID_Pos)/*!< 0x0000001F */
3627 #define DMAMUX_RGxCR_SIG_ID                          DMAMUX_RGxCR_SIG_ID_Msk
3628 #define DMAMUX_RGxCR_SIG_ID_0                        (0x01UL << DMAMUX_RGxCR_SIG_ID_Pos)/*!< 0x00000001 */
3629 #define DMAMUX_RGxCR_SIG_ID_1                        (0x02UL << DMAMUX_RGxCR_SIG_ID_Pos)/*!< 0x00000002 */
3630 #define DMAMUX_RGxCR_SIG_ID_2                        (0x04UL << DMAMUX_RGxCR_SIG_ID_Pos)/*!< 0x00000004 */
3631 #define DMAMUX_RGxCR_SIG_ID_3                        (0x08UL << DMAMUX_RGxCR_SIG_ID_Pos)/*!< 0x00000008 */
3632 #define DMAMUX_RGxCR_SIG_ID_4                        (0x10UL << DMAMUX_RGxCR_SIG_ID_Pos)/*!< 0x00000010 */
3633 
3634 #define DMAMUX_RGxCR_OIE_Pos                         (8U)
3635 #define DMAMUX_RGxCR_OIE_Msk                         (0x1UL << DMAMUX_RGxCR_OIE_Pos)/*!< 0x00000100 */
3636 #define DMAMUX_RGxCR_OIE                             DMAMUX_RGxCR_OIE_Msk
3637 
3638 #define DMAMUX_RGxCR_GE_Pos                          (16U)
3639 #define DMAMUX_RGxCR_GE_Msk                          (0x1UL << DMAMUX_RGxCR_GE_Pos)/*!< 0x00010000 */
3640 #define DMAMUX_RGxCR_GE                              DMAMUX_RGxCR_GE_Msk
3641 
3642 #define DMAMUX_RGxCR_GPOL_Pos                        (17U)
3643 #define DMAMUX_RGxCR_GPOL_Msk                        (0x3UL << DMAMUX_RGxCR_GPOL_Pos)/*!< 0x00060000 */
3644 #define DMAMUX_RGxCR_GPOL                            DMAMUX_RGxCR_GPOL_Msk
3645 #define DMAMUX_RGxCR_GPOL_0                          (0x1UL << DMAMUX_RGxCR_GPOL_Pos)/*!< 0x00020000 */
3646 #define DMAMUX_RGxCR_GPOL_1                          (0x2UL << DMAMUX_RGxCR_GPOL_Pos)/*!< 0x00040000 */
3647 
3648 #define DMAMUX_RGxCR_GNBREQ_Pos                      (19U)
3649 #define DMAMUX_RGxCR_GNBREQ_Msk                      (0x1FUL << DMAMUX_RGxCR_GNBREQ_Pos)/*!< 0x00F80000 */
3650 #define DMAMUX_RGxCR_GNBREQ                          DMAMUX_RGxCR_GNBREQ_Msk
3651 #define DMAMUX_RGxCR_GNBREQ_0                        (0x01UL << DMAMUX_RGxCR_GNBREQ_Pos)/*!< 0x00080000 */
3652 #define DMAMUX_RGxCR_GNBREQ_1                        (0x02UL << DMAMUX_RGxCR_GNBREQ_Pos)/*!< 0x00100000 */
3653 #define DMAMUX_RGxCR_GNBREQ_2                        (0x04UL << DMAMUX_RGxCR_GNBREQ_Pos)/*!< 0x00200000 */
3654 #define DMAMUX_RGxCR_GNBREQ_3                        (0x08UL << DMAMUX_RGxCR_GNBREQ_Pos)/*!< 0x00400000 */
3655 #define DMAMUX_RGxCR_GNBREQ_4                        (0x10UL << DMAMUX_RGxCR_GNBREQ_Pos)/*!< 0x00800000 */
3656 
3657 /********************  Bits definition for DMAMUX_RGSR register  **************/
3658 #define DMAMUX_RGSR_OF0_Pos                          (0U)
3659 #define DMAMUX_RGSR_OF0_Msk                          (0x1UL << DMAMUX_RGSR_OF0_Pos)/*!< 0x00000001 */
3660 #define DMAMUX_RGSR_OF0                              DMAMUX_RGSR_OF0_Msk
3661 #define DMAMUX_RGSR_OF1_Pos                          (1U)
3662 #define DMAMUX_RGSR_OF1_Msk                          (0x1UL << DMAMUX_RGSR_OF1_Pos)/*!< 0x00000002 */
3663 #define DMAMUX_RGSR_OF1                              DMAMUX_RGSR_OF1_Msk
3664 #define DMAMUX_RGSR_OF2_Pos                          (2U)
3665 #define DMAMUX_RGSR_OF2_Msk                          (0x1UL << DMAMUX_RGSR_OF2_Pos)/*!< 0x00000004 */
3666 #define DMAMUX_RGSR_OF2                              DMAMUX_RGSR_OF2_Msk
3667 #define DMAMUX_RGSR_OF3_Pos                          (3U)
3668 #define DMAMUX_RGSR_OF3_Msk                          (0x1UL << DMAMUX_RGSR_OF3_Pos)/*!< 0x00000008 */
3669 #define DMAMUX_RGSR_OF3                              DMAMUX_RGSR_OF3_Msk
3670 
3671 /********************  Bits definition for DMAMUX_RGCFR register  ************/
3672 #define DMAMUX_RGCFR_COF0_Pos                        (0U)
3673 #define DMAMUX_RGCFR_COF0_Msk                        (0x1UL << DMAMUX_RGCFR_COF0_Pos)/*!< 0x00000001 */
3674 #define DMAMUX_RGCFR_COF0                            DMAMUX_RGCFR_COF0_Msk
3675 #define DMAMUX_RGCFR_COF1_Pos                        (1U)
3676 #define DMAMUX_RGCFR_COF1_Msk                        (0x1UL << DMAMUX_RGCFR_COF1_Pos)/*!< 0x00000002 */
3677 #define DMAMUX_RGCFR_COF1                            DMAMUX_RGCFR_COF1_Msk
3678 #define DMAMUX_RGCFR_COF2_Pos                        (2U)
3679 #define DMAMUX_RGCFR_COF2_Msk                        (0x1UL << DMAMUX_RGCFR_COF2_Pos)/*!< 0x00000004 */
3680 #define DMAMUX_RGCFR_COF2                            DMAMUX_RGCFR_COF2_Msk
3681 #define DMAMUX_RGCFR_COF3_Pos                        (3U)
3682 #define DMAMUX_RGCFR_COF3_Msk                        (0x1UL << DMAMUX_RGCFR_COF3_Pos)/*!< 0x00000008 */
3683 #define DMAMUX_RGCFR_COF3                            DMAMUX_RGCFR_COF3_Msk
3684 
3685 /******************** Bits definition for DMAMUX_IPHW_CFGR2  ******************/
3686 #define DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ0_Pos       (0U)
3687 #define DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ0_Msk       (0x1UL << DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ0_Pos)/*!< 0x00000001 */
3688 #define DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ0           DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ0_Msk
3689 #define DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ1_Pos       (1U)
3690 #define DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ1_Msk       (0x1UL << DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ1_Pos)/*!< 0x00000002 */
3691 #define DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ1           DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ1_Msk
3692 #define DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ2_Pos       (2U)
3693 #define DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ2_Msk       (0x1UL << DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ2_Pos)/*!< 0x00000004 */
3694 #define DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ2           DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ2_Msk
3695 #define DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ3_Pos       (3U)
3696 #define DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ3_Msk       (0x1UL << DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ3_Pos)/*!< 0x00000008 */
3697 #define DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ3           DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ3_Msk
3698 #define DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ4_Pos       (4U)
3699 #define DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ4_Msk       (0x1UL << DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ4_Pos)/*!< 0x00000010 */
3700 #define DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ4           DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ4_Msk
3701 #define DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ5_Pos       (5U)
3702 #define DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ5_Msk       (0x1UL << DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ5_Pos)/*!< 0x00000020 */
3703 #define DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ5           DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ5_Msk
3704 #define DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ6_Pos       (6U)
3705 #define DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ6_Msk       (0x1UL << DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ6_Pos)/*!< 0x00000040 */
3706 #define DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ6           DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ6_Msk
3707 #define DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ7_Pos       (7U)
3708 #define DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ7_Msk       (0x1UL << DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ7_Pos)/*!< 0x00000080 */
3709 #define DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ7           DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ7_Msk
3710 
3711 /******************** Bits definition for DMAMUX_IPHW_CFGR1  ******************/
3712 #define DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS0_Pos       (0U)
3713 #define DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS0_Msk       (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS0_Pos)/*!< 0x00000001 */
3714 #define DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS0           DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS0_Msk
3715 #define DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS1_Pos       (1U)
3716 #define DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS1_Msk       (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS1_Pos)/*!< 0x00000002 */
3717 #define DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS1           DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS1_Msk
3718 #define DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS2_Pos       (2U)
3719 #define DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS2_Msk       (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS2_Pos)/*!< 0x00000004 */
3720 #define DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS2           DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS2_Msk
3721 #define DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS3_Pos       (3U)
3722 #define DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS3_Msk       (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS3_Pos)/*!< 0x00000008 */
3723 #define DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS3           DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS3_Msk
3724 #define DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS4_Pos       (4U)
3725 #define DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS4_Msk       (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS4_Pos)/*!< 0x00000010 */
3726 #define DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS4           DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS4_Msk
3727 #define DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS5_Pos       (5U)
3728 #define DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS5_Msk       (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS5_Pos)/*!< 0x00000020 */
3729 #define DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS5           DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS5_Msk
3730 #define DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS6_Pos       (6U)
3731 #define DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS6_Msk       (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS6_Pos)/*!< 0x00000040 */
3732 #define DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS6           DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS6_Msk
3733 #define DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS7_Pos       (7U)
3734 #define DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS7_Msk       (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS7_Pos)/*!< 0x00000080 */
3735 #define DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS7           DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS7_Msk
3736 #define DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ0_Pos    (8U)
3737 #define DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ0_Msk    (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ0_Pos)/*!< 0x00000100 */
3738 #define DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ0        DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ0_Msk
3739 #define DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ1_Pos    (9U)
3740 #define DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ1_Msk    (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ1_Pos)/*!< 0x00000200 */
3741 #define DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ1        DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ1_Msk
3742 #define DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ2_Pos    (10U)
3743 #define DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ2_Msk    (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ2_Pos)/*!< 0x00000400 */
3744 #define DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ2        DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ2_Msk
3745 #define DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ3_Pos    (11U)
3746 #define DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ3_Msk    (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ3_Pos)/*!< 0x00000800 */
3747 #define DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ3        DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ3_Msk
3748 #define DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ4_Pos    (12U)
3749 #define DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ4_Msk    (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ4_Pos)/*!< 0x00001000 */
3750 #define DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ4        DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ4_Msk
3751 #define DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ5_Pos    (13U)
3752 #define DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ5_Msk    (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ5_Pos)/*!< 0x00002000 */
3753 #define DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ5        DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ5_Msk
3754 #define DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ6_Pos    (14U)
3755 #define DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ6_Msk    (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ6_Pos)/*!< 0x00004000 */
3756 #define DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ6        DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ6_Msk
3757 #define DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ7_Pos    (15U)
3758 #define DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ7_Msk    (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ7_Pos)/*!< 0x00008000 */
3759 #define DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ7        DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ7_Msk
3760 #define DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG0_Pos          (16U)
3761 #define DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG0_Msk          (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG0_Pos)/*!< 0x00010000 */
3762 #define DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG0              DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG0_Msk
3763 #define DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG1_Pos          (17U)
3764 #define DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG1_Msk          (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG1_Pos)/*!< 0x00020000 */
3765 #define DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG1              DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG1_Msk
3766 #define DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG2_Pos          (18U)
3767 #define DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG2_Msk          (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG2_Pos)/*!< 0x00040000 */
3768 #define DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG2              DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG2_Msk
3769 #define DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG3_Pos          (19U)
3770 #define DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG3_Msk          (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG3_Pos)/*!< 0x00080000 */
3771 #define DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG3              DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG3_Msk
3772 #define DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG4_Pos          (20U)
3773 #define DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG4_Msk          (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG4_Pos)/*!< 0x00100000 */
3774 #define DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG4              DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG4_Msk
3775 #define DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG5_Pos          (21U)
3776 #define DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG5_Msk          (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG5_Pos)/*!< 0x00200000 */
3777 #define DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG5              DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG5_Msk
3778 #define DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG6_Pos          (22U)
3779 #define DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG6_Msk          (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG6_Pos)/*!< 0x00400000 */
3780 #define DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG6              DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG6_Msk
3781 #define DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG7_Pos          (23U)
3782 #define DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG7_Msk          (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG7_Pos)/*!< 0x00800000 */
3783 #define DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG7              DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG7_Msk
3784 #define DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN0_Pos        (24U)
3785 #define DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN0_Msk        (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN0_Pos)/*!< 0x01000000 */
3786 #define DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN0            DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN0_Msk
3787 #define DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN1_Pos        (25U)
3788 #define DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN1_Msk        (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN1_Pos)/*!< 0x02000000 */
3789 #define DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN1            DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN1_Msk
3790 #define DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN2_Pos        (26U)
3791 #define DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN2_Msk        (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN2_Pos)/*!< 0x04000000 */
3792 #define DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN2            DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN2_Msk
3793 #define DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN3_Pos        (27U)
3794 #define DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN3_Msk        (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN3_Pos)/*!< 0x08000000 */
3795 #define DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN3            DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN3_Msk
3796 #define DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN4_Pos        (28U)
3797 #define DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN4_Msk        (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN4_Pos)/*!< 0x10000000 */
3798 #define DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN4            DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN4_Msk
3799 #define DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN5_Pos        (29U)
3800 #define DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN5_Msk        (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN5_Pos)/*!< 0x20000000 */
3801 #define DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN5            DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN5_Msk
3802 #define DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN6_Pos        (30U)
3803 #define DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN6_Msk        (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN6_Pos)/*!< 0x40000000 */
3804 #define DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN6            DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN6_Msk
3805 #define DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN7_Pos        (31U)
3806 #define DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN7_Msk        (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN7_Pos)/*!< 0x80000000 */
3807 #define DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN7            DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN7_Msk
3808 
3809 
3810 /******************************************************************************/
3811 /*                                                                            */
3812 /*                    External Interrupt/Event Controller                     */
3813 /*                                                                            */
3814 /******************************************************************************/
3815 /*******************  Bit definition for EXTI_IMR1 register  ******************/
3816 #define EXTI_IMR1_IM0_Pos        (0U)
3817 #define EXTI_IMR1_IM0_Msk        (0x1UL << EXTI_IMR1_IM0_Pos)                  /*!< 0x00000001 */
3818 #define EXTI_IMR1_IM0            EXTI_IMR1_IM0_Msk                             /*!< Interrupt Mask on line 0 */
3819 #define EXTI_IMR1_IM1_Pos        (1U)
3820 #define EXTI_IMR1_IM1_Msk        (0x1UL << EXTI_IMR1_IM1_Pos)                  /*!< 0x00000002 */
3821 #define EXTI_IMR1_IM1            EXTI_IMR1_IM1_Msk                             /*!< Interrupt Mask on line 1 */
3822 #define EXTI_IMR1_IM2_Pos        (2U)
3823 #define EXTI_IMR1_IM2_Msk        (0x1UL << EXTI_IMR1_IM2_Pos)                  /*!< 0x00000004 */
3824 #define EXTI_IMR1_IM2            EXTI_IMR1_IM2_Msk                             /*!< Interrupt Mask on line 2 */
3825 #define EXTI_IMR1_IM3_Pos        (3U)
3826 #define EXTI_IMR1_IM3_Msk        (0x1UL << EXTI_IMR1_IM3_Pos)                  /*!< 0x00000008 */
3827 #define EXTI_IMR1_IM3            EXTI_IMR1_IM3_Msk                             /*!< Interrupt Mask on line 3 */
3828 #define EXTI_IMR1_IM4_Pos        (4U)
3829 #define EXTI_IMR1_IM4_Msk        (0x1UL << EXTI_IMR1_IM4_Pos)                  /*!< 0x00000010 */
3830 #define EXTI_IMR1_IM4            EXTI_IMR1_IM4_Msk                             /*!< Interrupt Mask on line 4 */
3831 #define EXTI_IMR1_IM5_Pos        (5U)
3832 #define EXTI_IMR1_IM5_Msk        (0x1UL << EXTI_IMR1_IM5_Pos)                  /*!< 0x00000020 */
3833 #define EXTI_IMR1_IM5            EXTI_IMR1_IM5_Msk                             /*!< Interrupt Mask on line 5 */
3834 #define EXTI_IMR1_IM6_Pos        (6U)
3835 #define EXTI_IMR1_IM6_Msk        (0x1UL << EXTI_IMR1_IM6_Pos)                  /*!< 0x00000040 */
3836 #define EXTI_IMR1_IM6            EXTI_IMR1_IM6_Msk                             /*!< Interrupt Mask on line 6 */
3837 #define EXTI_IMR1_IM7_Pos        (7U)
3838 #define EXTI_IMR1_IM7_Msk        (0x1UL << EXTI_IMR1_IM7_Pos)                  /*!< 0x00000080 */
3839 #define EXTI_IMR1_IM7            EXTI_IMR1_IM7_Msk                             /*!< Interrupt Mask on line 7 */
3840 #define EXTI_IMR1_IM8_Pos        (8U)
3841 #define EXTI_IMR1_IM8_Msk        (0x1UL << EXTI_IMR1_IM8_Pos)                  /*!< 0x00000100 */
3842 #define EXTI_IMR1_IM8            EXTI_IMR1_IM8_Msk                             /*!< Interrupt Mask on line 8 */
3843 #define EXTI_IMR1_IM9_Pos        (9U)
3844 #define EXTI_IMR1_IM9_Msk        (0x1UL << EXTI_IMR1_IM9_Pos)                  /*!< 0x00000200 */
3845 #define EXTI_IMR1_IM9            EXTI_IMR1_IM9_Msk                             /*!< Interrupt Mask on line 9 */
3846 #define EXTI_IMR1_IM10_Pos       (10U)
3847 #define EXTI_IMR1_IM10_Msk       (0x1UL << EXTI_IMR1_IM10_Pos)                 /*!< 0x00000400 */
3848 #define EXTI_IMR1_IM10           EXTI_IMR1_IM10_Msk                            /*!< Interrupt Mask on line 10 */
3849 #define EXTI_IMR1_IM11_Pos       (11U)
3850 #define EXTI_IMR1_IM11_Msk       (0x1UL << EXTI_IMR1_IM11_Pos)                 /*!< 0x00000800 */
3851 #define EXTI_IMR1_IM11           EXTI_IMR1_IM11_Msk                            /*!< Interrupt Mask on line 11 */
3852 #define EXTI_IMR1_IM12_Pos       (12U)
3853 #define EXTI_IMR1_IM12_Msk       (0x1UL << EXTI_IMR1_IM12_Pos)                 /*!< 0x00001000 */
3854 #define EXTI_IMR1_IM12           EXTI_IMR1_IM12_Msk                            /*!< Interrupt Mask on line 12 */
3855 #define EXTI_IMR1_IM13_Pos       (13U)
3856 #define EXTI_IMR1_IM13_Msk       (0x1UL << EXTI_IMR1_IM13_Pos)                 /*!< 0x00002000 */
3857 #define EXTI_IMR1_IM13           EXTI_IMR1_IM13_Msk                            /*!< Interrupt Mask on line 13 */
3858 #define EXTI_IMR1_IM14_Pos       (14U)
3859 #define EXTI_IMR1_IM14_Msk       (0x1UL << EXTI_IMR1_IM14_Pos)                 /*!< 0x00004000 */
3860 #define EXTI_IMR1_IM14           EXTI_IMR1_IM14_Msk                            /*!< Interrupt Mask on line 14 */
3861 #define EXTI_IMR1_IM15_Pos       (15U)
3862 #define EXTI_IMR1_IM15_Msk       (0x1UL << EXTI_IMR1_IM15_Pos)                 /*!< 0x00008000 */
3863 #define EXTI_IMR1_IM15           EXTI_IMR1_IM15_Msk                            /*!< Interrupt Mask on line 15 */
3864 #define EXTI_IMR1_IM16_Pos       (16U)
3865 #define EXTI_IMR1_IM16_Msk       (0x1UL << EXTI_IMR1_IM16_Pos)                 /*!< 0x00010000 */
3866 #define EXTI_IMR1_IM16           EXTI_IMR1_IM16_Msk                            /*!< Interrupt Mask on line 16 */
3867 #define EXTI_IMR1_IM17_Pos       (17U)
3868 #define EXTI_IMR1_IM17_Msk       (0x1UL << EXTI_IMR1_IM17_Pos)                 /*!< 0x00020000 */
3869 #define EXTI_IMR1_IM17           EXTI_IMR1_IM17_Msk                            /*!< Interrupt Mask on line 17 */
3870 #define EXTI_IMR1_IM18_Pos       (18U)
3871 #define EXTI_IMR1_IM18_Msk       (0x1UL << EXTI_IMR1_IM18_Pos)                 /*!< 0x00040000 */
3872 #define EXTI_IMR1_IM18           EXTI_IMR1_IM18_Msk                            /*!< Interrupt Mask on line 18 */
3873 #define EXTI_IMR1_IM19_Pos       (19U)
3874 #define EXTI_IMR1_IM19_Msk       (0x1UL << EXTI_IMR1_IM19_Pos)                 /*!< 0x00080000 */
3875 #define EXTI_IMR1_IM19           EXTI_IMR1_IM19_Msk                            /*!< Interrupt Mask on line 19 */
3876 #define EXTI_IMR1_IM20_Pos       (20U)
3877 #define EXTI_IMR1_IM20_Msk       (0x1UL << EXTI_IMR1_IM20_Pos)                 /*!< 0x00100000 */
3878 #define EXTI_IMR1_IM20           EXTI_IMR1_IM20_Msk                            /*!< Interrupt Mask on line 20 */
3879 #define EXTI_IMR1_IM21_Pos       (21U)
3880 #define EXTI_IMR1_IM21_Msk       (0x1UL << EXTI_IMR1_IM21_Pos)                 /*!< 0x00200000 */
3881 #define EXTI_IMR1_IM21           EXTI_IMR1_IM21_Msk                            /*!< Interrupt Mask on line 21 */
3882 #define EXTI_IMR1_IM22_Pos       (22U)
3883 #define EXTI_IMR1_IM22_Msk       (0x1UL << EXTI_IMR1_IM22_Pos)                 /*!< 0x00400000 */
3884 #define EXTI_IMR1_IM22           EXTI_IMR1_IM22_Msk                            /*!< Interrupt Mask on line 22 */
3885 #define EXTI_IMR1_IM23_Pos       (23U)
3886 #define EXTI_IMR1_IM23_Msk       (0x1UL << EXTI_IMR1_IM23_Pos)                 /*!< 0x00800000 */
3887 #define EXTI_IMR1_IM23           EXTI_IMR1_IM23_Msk                            /*!< Interrupt Mask on line 23 */
3888 #define EXTI_IMR1_IM24_Pos       (24U)
3889 #define EXTI_IMR1_IM24_Msk       (0x1UL << EXTI_IMR1_IM24_Pos)                 /*!< 0x01000000 */
3890 #define EXTI_IMR1_IM24           EXTI_IMR1_IM24_Msk                            /*!< Interrupt Mask on line 24 */
3891 #define EXTI_IMR1_IM25_Pos       (25U)
3892 #define EXTI_IMR1_IM25_Msk       (0x1UL << EXTI_IMR1_IM25_Pos)                 /*!< 0x02000000 */
3893 #define EXTI_IMR1_IM25           EXTI_IMR1_IM25_Msk                            /*!< Interrupt Mask on line 25 */
3894 #define EXTI_IMR1_IM26_Pos       (26U)
3895 #define EXTI_IMR1_IM26_Msk       (0x1UL << EXTI_IMR1_IM26_Pos)                 /*!< 0x04000000 */
3896 #define EXTI_IMR1_IM26           EXTI_IMR1_IM26_Msk                            /*!< Interrupt Mask on line 26 */
3897 #define EXTI_IMR1_IM27_Pos       (27U)
3898 #define EXTI_IMR1_IM27_Msk       (0x1UL << EXTI_IMR1_IM27_Pos)                 /*!< 0x08000000 */
3899 #define EXTI_IMR1_IM27           EXTI_IMR1_IM27_Msk                            /*!< Interrupt Mask on line 27 */
3900 #define EXTI_IMR1_IM28_Pos       (28U)
3901 #define EXTI_IMR1_IM28_Msk       (0x1UL << EXTI_IMR1_IM28_Pos)                 /*!< 0x10000000 */
3902 #define EXTI_IMR1_IM28           EXTI_IMR1_IM28_Msk                            /*!< Interrupt Mask on line 28 */
3903 #define EXTI_IMR1_IM29_Pos       (29U)
3904 #define EXTI_IMR1_IM29_Msk       (0x1UL << EXTI_IMR1_IM29_Pos)                 /*!< 0x20000000 */
3905 #define EXTI_IMR1_IM29           EXTI_IMR1_IM29_Msk                            /*!< Interrupt Mask on line 29 */
3906 #define EXTI_IMR1_IM30_Pos       (30U)
3907 #define EXTI_IMR1_IM30_Msk       (0x1UL << EXTI_IMR1_IM30_Pos)                 /*!< 0x40000000 */
3908 #define EXTI_IMR1_IM30           EXTI_IMR1_IM30_Msk                            /*!< Interrupt Mask on line 30 */
3909 #define EXTI_IMR1_IM_Pos         (0U)
3910 #define EXTI_IMR1_IM_Msk         (0x7FFFFFFFUL << EXTI_IMR1_IM_Pos)            /*!< 0x7FFFFFFF */
3911 #define EXTI_IMR1_IM             EXTI_IMR1_IM_Msk                              /*!< Interrupt Mask All */
3912 
3913 /*******************  Bit definition for EXTI_EMR1 register  ******************/
3914 #define EXTI_EMR1_EM0_Pos        (0U)
3915 #define EXTI_EMR1_EM0_Msk        (0x1UL << EXTI_EMR1_EM0_Pos)                  /*!< 0x00000001 */
3916 #define EXTI_EMR1_EM0            EXTI_EMR1_EM0_Msk                             /*!< Event Mask on line 0 */
3917 #define EXTI_EMR1_EM1_Pos        (1U)
3918 #define EXTI_EMR1_EM1_Msk        (0x1UL << EXTI_EMR1_EM1_Pos)                  /*!< 0x00000002 */
3919 #define EXTI_EMR1_EM1            EXTI_EMR1_EM1_Msk                             /*!< Event Mask on line 1 */
3920 #define EXTI_EMR1_EM2_Pos        (2U)
3921 #define EXTI_EMR1_EM2_Msk        (0x1UL << EXTI_EMR1_EM2_Pos)                  /*!< 0x00000004 */
3922 #define EXTI_EMR1_EM2            EXTI_EMR1_EM2_Msk                             /*!< Event Mask on line 2 */
3923 #define EXTI_EMR1_EM3_Pos        (3U)
3924 #define EXTI_EMR1_EM3_Msk        (0x1UL << EXTI_EMR1_EM3_Pos)                  /*!< 0x00000008 */
3925 #define EXTI_EMR1_EM3            EXTI_EMR1_EM3_Msk                             /*!< Event Mask on line 3 */
3926 #define EXTI_EMR1_EM4_Pos        (4U)
3927 #define EXTI_EMR1_EM4_Msk        (0x1UL << EXTI_EMR1_EM4_Pos)                  /*!< 0x00000010 */
3928 #define EXTI_EMR1_EM4            EXTI_EMR1_EM4_Msk                             /*!< Event Mask on line 4 */
3929 #define EXTI_EMR1_EM5_Pos        (5U)
3930 #define EXTI_EMR1_EM5_Msk        (0x1UL << EXTI_EMR1_EM5_Pos)                  /*!< 0x00000020 */
3931 #define EXTI_EMR1_EM5            EXTI_EMR1_EM5_Msk                             /*!< Event Mask on line 5 */
3932 #define EXTI_EMR1_EM6_Pos        (6U)
3933 #define EXTI_EMR1_EM6_Msk        (0x1UL << EXTI_EMR1_EM6_Pos)                  /*!< 0x00000040 */
3934 #define EXTI_EMR1_EM6            EXTI_EMR1_EM6_Msk                             /*!< Event Mask on line 6 */
3935 #define EXTI_EMR1_EM7_Pos        (7U)
3936 #define EXTI_EMR1_EM7_Msk        (0x1UL << EXTI_EMR1_EM7_Pos)                  /*!< 0x00000080 */
3937 #define EXTI_EMR1_EM7            EXTI_EMR1_EM7_Msk                             /*!< Event Mask on line 7 */
3938 #define EXTI_EMR1_EM8_Pos        (8U)
3939 #define EXTI_EMR1_EM8_Msk        (0x1UL << EXTI_EMR1_EM8_Pos)                  /*!< 0x00000100 */
3940 #define EXTI_EMR1_EM8            EXTI_EMR1_EM8_Msk                             /*!< Event Mask on line 8 */
3941 #define EXTI_EMR1_EM9_Pos        (9U)
3942 #define EXTI_EMR1_EM9_Msk        (0x1UL << EXTI_EMR1_EM9_Pos)                  /*!< 0x00000200 */
3943 #define EXTI_EMR1_EM9            EXTI_EMR1_EM9_Msk                             /*!< Event Mask on line 9 */
3944 #define EXTI_EMR1_EM10_Pos       (10U)
3945 #define EXTI_EMR1_EM10_Msk       (0x1UL << EXTI_EMR1_EM10_Pos)                 /*!< 0x00000400 */
3946 #define EXTI_EMR1_EM10           EXTI_EMR1_EM10_Msk                            /*!< Event Mask on line 10 */
3947 #define EXTI_EMR1_EM11_Pos       (11U)
3948 #define EXTI_EMR1_EM11_Msk       (0x1UL << EXTI_EMR1_EM11_Pos)                 /*!< 0x00000800 */
3949 #define EXTI_EMR1_EM11           EXTI_EMR1_EM11_Msk                            /*!< Event Mask on line 11 */
3950 #define EXTI_EMR1_EM12_Pos       (12U)
3951 #define EXTI_EMR1_EM12_Msk       (0x1UL << EXTI_EMR1_EM12_Pos)                 /*!< 0x00001000 */
3952 #define EXTI_EMR1_EM12           EXTI_EMR1_EM12_Msk                            /*!< Event Mask on line 12 */
3953 #define EXTI_EMR1_EM13_Pos       (13U)
3954 #define EXTI_EMR1_EM13_Msk       (0x1UL << EXTI_EMR1_EM13_Pos)                 /*!< 0x00002000 */
3955 #define EXTI_EMR1_EM13           EXTI_EMR1_EM13_Msk                            /*!< Event Mask on line 13 */
3956 #define EXTI_EMR1_EM14_Pos       (14U)
3957 #define EXTI_EMR1_EM14_Msk       (0x1UL << EXTI_EMR1_EM14_Pos)                 /*!< 0x00004000 */
3958 #define EXTI_EMR1_EM14           EXTI_EMR1_EM14_Msk                            /*!< Event Mask on line 14 */
3959 #define EXTI_EMR1_EM15_Pos       (15U)
3960 #define EXTI_EMR1_EM15_Msk       (0x1UL << EXTI_EMR1_EM15_Pos)                 /*!< 0x00008000 */
3961 #define EXTI_EMR1_EM15           EXTI_EMR1_EM15_Msk                            /*!< Event Mask on line 15 */
3962 #define EXTI_EMR1_EM16_Pos       (16U)
3963 #define EXTI_EMR1_EM16_Msk       (0x1UL << EXTI_EMR1_EM16_Pos)                 /*!< 0x00010000 */
3964 #define EXTI_EMR1_EM16           EXTI_EMR1_EM16_Msk                            /*!< Event Mask on line 16 */
3965 #define EXTI_EMR1_EM17_Pos       (17U)
3966 #define EXTI_EMR1_EM17_Msk       (0x1UL << EXTI_EMR1_EM17_Pos)                 /*!< 0x00020000 */
3967 #define EXTI_EMR1_EM17           EXTI_EMR1_EM17_Msk                            /*!< Event Mask on line 17 */
3968 #define EXTI_EMR1_EM18_Pos       (18U)
3969 #define EXTI_EMR1_EM18_Msk       (0x1UL << EXTI_EMR1_EM18_Pos)                 /*!< 0x00040000 */
3970 #define EXTI_EMR1_EM18           EXTI_EMR1_EM18_Msk                            /*!< Event Mask on line 18 */
3971 #define EXTI_EMR1_EM19_Pos       (19U)
3972 #define EXTI_EMR1_EM19_Msk       (0x1UL << EXTI_EMR1_EM19_Pos)                 /*!< 0x00080000 */
3973 #define EXTI_EMR1_EM19           EXTI_EMR1_EM19_Msk                            /*!< Event Mask on line 19 */
3974 #define EXTI_EMR1_EM20_Pos       (20U)
3975 #define EXTI_EMR1_EM20_Msk       (0x1UL << EXTI_EMR1_EM20_Pos)                 /*!< 0x00100000 */
3976 #define EXTI_EMR1_EM20           EXTI_EMR1_EM20_Msk                            /*!< Event Mask on line 20 */
3977 #define EXTI_EMR1_EM21_Pos       (21U)
3978 #define EXTI_EMR1_EM21_Msk       (0x1UL << EXTI_EMR1_EM21_Pos)                 /*!< 0x00200000 */
3979 #define EXTI_EMR1_EM21           EXTI_EMR1_EM21_Msk                            /*!< Event Mask on line 21 */
3980 #define EXTI_EMR1_EM22_Pos       (22U)
3981 #define EXTI_EMR1_EM22_Msk       (0x1UL << EXTI_EMR1_EM22_Pos)                 /*!< 0x00400000 */
3982 #define EXTI_EMR1_EM22           EXTI_EMR1_EM22_Msk                            /*!< Event Mask on line 22 */
3983 #define EXTI_EMR1_EM23_Pos       (23U)
3984 #define EXTI_EMR1_EM23_Msk       (0x1UL << EXTI_EMR1_EM23_Pos)                 /*!< 0x00800000 */
3985 #define EXTI_EMR1_EM23           EXTI_EMR1_EM23_Msk                            /*!< Event Mask on line 23 */
3986 #define EXTI_EMR1_EM24_Pos       (24U)
3987 #define EXTI_EMR1_EM24_Msk       (0x1UL << EXTI_EMR1_EM24_Pos)                 /*!< 0x01000000 */
3988 #define EXTI_EMR1_EM24           EXTI_EMR1_EM24_Msk                            /*!< Event Mask on line 24 */
3989 #define EXTI_EMR1_EM25_Pos       (25U)
3990 #define EXTI_EMR1_EM25_Msk       (0x1UL << EXTI_EMR1_EM25_Pos)                 /*!< 0x02000000 */
3991 #define EXTI_EMR1_EM25           EXTI_EMR1_EM25_Msk                            /*!< Event Mask on line 25 */
3992 #define EXTI_EMR1_EM26_Pos       (26U)
3993 #define EXTI_EMR1_EM26_Msk       (0x1UL << EXTI_EMR1_EM26_Pos)                 /*!< 0x04000000 */
3994 #define EXTI_EMR1_EM26           EXTI_EMR1_EM26_Msk                            /*!< Event Mask on line 26 */
3995 #define EXTI_EMR1_EM27_Pos       (27U)
3996 #define EXTI_EMR1_EM27_Msk       (0x1UL << EXTI_EMR1_EM27_Pos)                 /*!< 0x08000000 */
3997 #define EXTI_EMR1_EM27           EXTI_EMR1_EM27_Msk                            /*!< Event Mask on line 27 */
3998 #define EXTI_EMR1_EM28_Pos       (28U)
3999 #define EXTI_EMR1_EM28_Msk       (0x1UL << EXTI_EMR1_EM28_Pos)                 /*!< 0x10000000 */
4000 #define EXTI_EMR1_EM28           EXTI_EMR1_EM28_Msk                            /*!< Event Mask on line 28 */
4001 #define EXTI_EMR1_EM29_Pos       (29U)
4002 #define EXTI_EMR1_EM29_Msk       (0x1UL << EXTI_EMR1_EM29_Pos)                 /*!< 0x20000000 */
4003 #define EXTI_EMR1_EM29           EXTI_EMR1_EM29_Msk                            /*!< Event Mask on line 29 */
4004 #define EXTI_EMR1_EM30_Pos       (30U)
4005 #define EXTI_EMR1_EM30_Msk       (0x1UL << EXTI_EMR1_EM30_Pos)                 /*!< 0x40000000 */
4006 #define EXTI_EMR1_EM30           EXTI_EMR1_EM30_Msk                            /*!< Event Mask on line 30 */
4007 
4008 /******************  Bit definition for EXTI_RTSR1 register  ******************/
4009 #define EXTI_RTSR1_RT0_Pos       (0U)
4010 #define EXTI_RTSR1_RT0_Msk       (0x1UL << EXTI_RTSR1_RT0_Pos)                 /*!< 0x00000001 */
4011 #define EXTI_RTSR1_RT0           EXTI_RTSR1_RT0_Msk                            /*!< Rising trigger event configuration bit of line 0 */
4012 #define EXTI_RTSR1_RT1_Pos       (1U)
4013 #define EXTI_RTSR1_RT1_Msk       (0x1UL << EXTI_RTSR1_RT1_Pos)                 /*!< 0x00000002 */
4014 #define EXTI_RTSR1_RT1           EXTI_RTSR1_RT1_Msk                            /*!< Rising trigger event configuration bit of line 1 */
4015 #define EXTI_RTSR1_RT2_Pos       (2U)
4016 #define EXTI_RTSR1_RT2_Msk       (0x1UL << EXTI_RTSR1_RT2_Pos)                 /*!< 0x00000004 */
4017 #define EXTI_RTSR1_RT2           EXTI_RTSR1_RT2_Msk                            /*!< Rising trigger event configuration bit of line 2 */
4018 #define EXTI_RTSR1_RT3_Pos       (3U)
4019 #define EXTI_RTSR1_RT3_Msk       (0x1UL << EXTI_RTSR1_RT3_Pos)                 /*!< 0x00000008 */
4020 #define EXTI_RTSR1_RT3           EXTI_RTSR1_RT3_Msk                            /*!< Rising trigger event configuration bit of line 3 */
4021 #define EXTI_RTSR1_RT4_Pos       (4U)
4022 #define EXTI_RTSR1_RT4_Msk       (0x1UL << EXTI_RTSR1_RT4_Pos)                 /*!< 0x00000010 */
4023 #define EXTI_RTSR1_RT4           EXTI_RTSR1_RT4_Msk                            /*!< Rising trigger event configuration bit of line 4 */
4024 #define EXTI_RTSR1_RT5_Pos       (5U)
4025 #define EXTI_RTSR1_RT5_Msk       (0x1UL << EXTI_RTSR1_RT5_Pos)                 /*!< 0x00000020 */
4026 #define EXTI_RTSR1_RT5           EXTI_RTSR1_RT5_Msk                            /*!< Rising trigger event configuration bit of line 5 */
4027 #define EXTI_RTSR1_RT6_Pos       (6U)
4028 #define EXTI_RTSR1_RT6_Msk       (0x1UL << EXTI_RTSR1_RT6_Pos)                 /*!< 0x00000040 */
4029 #define EXTI_RTSR1_RT6           EXTI_RTSR1_RT6_Msk                            /*!< Rising trigger event configuration bit of line 6 */
4030 #define EXTI_RTSR1_RT7_Pos       (7U)
4031 #define EXTI_RTSR1_RT7_Msk       (0x1UL << EXTI_RTSR1_RT7_Pos)                 /*!< 0x00000080 */
4032 #define EXTI_RTSR1_RT7           EXTI_RTSR1_RT7_Msk                            /*!< Rising trigger event configuration bit of line 7 */
4033 #define EXTI_RTSR1_RT8_Pos       (8U)
4034 #define EXTI_RTSR1_RT8_Msk       (0x1UL << EXTI_RTSR1_RT8_Pos)                 /*!< 0x00000100 */
4035 #define EXTI_RTSR1_RT8           EXTI_RTSR1_RT8_Msk                            /*!< Rising trigger event configuration bit of line 8 */
4036 #define EXTI_RTSR1_RT9_Pos       (9U)
4037 #define EXTI_RTSR1_RT9_Msk       (0x1UL << EXTI_RTSR1_RT9_Pos)                 /*!< 0x00000200 */
4038 #define EXTI_RTSR1_RT9           EXTI_RTSR1_RT9_Msk                            /*!< Rising trigger event configuration bit of line 9 */
4039 #define EXTI_RTSR1_RT10_Pos      (10U)
4040 #define EXTI_RTSR1_RT10_Msk      (0x1UL << EXTI_RTSR1_RT10_Pos)                /*!< 0x00000400 */
4041 #define EXTI_RTSR1_RT10          EXTI_RTSR1_RT10_Msk                           /*!< Rising trigger event configuration bit of line 10 */
4042 #define EXTI_RTSR1_RT11_Pos      (11U)
4043 #define EXTI_RTSR1_RT11_Msk      (0x1UL << EXTI_RTSR1_RT11_Pos)                /*!< 0x00000800 */
4044 #define EXTI_RTSR1_RT11          EXTI_RTSR1_RT11_Msk                           /*!< Rising trigger event configuration bit of line 11 */
4045 #define EXTI_RTSR1_RT12_Pos      (12U)
4046 #define EXTI_RTSR1_RT12_Msk      (0x1UL << EXTI_RTSR1_RT12_Pos)                /*!< 0x00001000 */
4047 #define EXTI_RTSR1_RT12          EXTI_RTSR1_RT12_Msk                           /*!< Rising trigger event configuration bit of line 12 */
4048 #define EXTI_RTSR1_RT13_Pos      (13U)
4049 #define EXTI_RTSR1_RT13_Msk      (0x1UL << EXTI_RTSR1_RT13_Pos)                /*!< 0x00002000 */
4050 #define EXTI_RTSR1_RT13          EXTI_RTSR1_RT13_Msk                           /*!< Rising trigger event configuration bit of line 13 */
4051 #define EXTI_RTSR1_RT14_Pos      (14U)
4052 #define EXTI_RTSR1_RT14_Msk      (0x1UL << EXTI_RTSR1_RT14_Pos)                /*!< 0x00004000 */
4053 #define EXTI_RTSR1_RT14          EXTI_RTSR1_RT14_Msk                           /*!< Rising trigger event configuration bit of line 14 */
4054 #define EXTI_RTSR1_RT15_Pos      (15U)
4055 #define EXTI_RTSR1_RT15_Msk      (0x1UL << EXTI_RTSR1_RT15_Pos)                /*!< 0x00008000 */
4056 #define EXTI_RTSR1_RT15          EXTI_RTSR1_RT15_Msk                           /*!< Rising trigger event configuration bit of line 15 */
4057 #define EXTI_RTSR1_RT16_Pos      (16U)
4058 #define EXTI_RTSR1_RT16_Msk      (0x1UL << EXTI_RTSR1_RT16_Pos)                /*!< 0x00010000 */
4059 #define EXTI_RTSR1_RT16          EXTI_RTSR1_RT16_Msk                           /*!< Rising trigger event configuration bit of line 16 */
4060 #define EXTI_RTSR1_RT17_Pos      (17U)
4061 #define EXTI_RTSR1_RT17_Msk      (0x1UL << EXTI_RTSR1_RT17_Pos)                /*!< 0x00020000 */
4062 #define EXTI_RTSR1_RT17          EXTI_RTSR1_RT17_Msk                           /*!< Rising trigger event configuration bit of line 17 */
4063 #define EXTI_RTSR1_RT19_Pos      (19U)
4064 #define EXTI_RTSR1_RT19_Msk      (0x1UL << EXTI_RTSR1_RT19_Pos)                /*!< 0x00080000 */
4065 #define EXTI_RTSR1_RT19          EXTI_RTSR1_RT19_Msk                           /*!< Rising trigger event configuration bit of line 19 */
4066 #define EXTI_RTSR1_RT20_Pos      (20U)
4067 #define EXTI_RTSR1_RT20_Msk      (0x1UL << EXTI_RTSR1_RT20_Pos)                /*!< 0x00100000 */
4068 #define EXTI_RTSR1_RT20          EXTI_RTSR1_RT20_Msk                           /*!< Rising trigger event configuration bit of line 20 */
4069 #define EXTI_RTSR1_RT21_Pos      (21U)
4070 #define EXTI_RTSR1_RT21_Msk      (0x1UL << EXTI_RTSR1_RT21_Pos)                /*!< 0x00200000 */
4071 #define EXTI_RTSR1_RT21          EXTI_RTSR1_RT21_Msk                           /*!< Rising trigger event configuration bit of line 21 */
4072 #define EXTI_RTSR1_RT22_Pos      (22U)
4073 #define EXTI_RTSR1_RT22_Msk      (0x1UL << EXTI_RTSR1_RT22_Pos)                /*!< 0x00400000 */
4074 #define EXTI_RTSR1_RT22          EXTI_RTSR1_RT22_Msk                           /*!< Rising trigger event configuration bit of line 22 */
4075 #define EXTI_RTSR1_RT29_Pos      (29U)
4076 #define EXTI_RTSR1_RT29_Msk      (0x1UL << EXTI_RTSR1_RT29_Pos)                /*!< 0x20000000 */
4077 #define EXTI_RTSR1_RT29          EXTI_RTSR1_RT29_Msk                           /*!< Rising trigger event configuration bit of line 29 */
4078 #define EXTI_RTSR1_RT30_Pos      (30U)
4079 #define EXTI_RTSR1_RT30_Msk      (0x1UL << EXTI_RTSR1_RT30_Pos)                /*!< 0x40000000 */
4080 #define EXTI_RTSR1_RT30          EXTI_RTSR1_RT30_Msk                           /*!< Rising trigger event configuration bit of line 30 */
4081 
4082 /******************  Bit definition for EXTI_FTSR1 register  ******************/
4083 #define EXTI_FTSR1_FT0_Pos       (0U)
4084 #define EXTI_FTSR1_FT0_Msk       (0x1UL << EXTI_FTSR1_FT0_Pos)                 /*!< 0x00000001 */
4085 #define EXTI_FTSR1_FT0           EXTI_FTSR1_FT0_Msk                            /*!< Falling trigger event configuration bit of line 0 */
4086 #define EXTI_FTSR1_FT1_Pos       (1U)
4087 #define EXTI_FTSR1_FT1_Msk       (0x1UL << EXTI_FTSR1_FT1_Pos)                 /*!< 0x00000002 */
4088 #define EXTI_FTSR1_FT1           EXTI_FTSR1_FT1_Msk                            /*!< Falling trigger event configuration bit of line 1 */
4089 #define EXTI_FTSR1_FT2_Pos       (2U)
4090 #define EXTI_FTSR1_FT2_Msk       (0x1UL << EXTI_FTSR1_FT2_Pos)                 /*!< 0x00000004 */
4091 #define EXTI_FTSR1_FT2           EXTI_FTSR1_FT2_Msk                            /*!< Falling trigger event configuration bit of line 2 */
4092 #define EXTI_FTSR1_FT3_Pos       (3U)
4093 #define EXTI_FTSR1_FT3_Msk       (0x1UL << EXTI_FTSR1_FT3_Pos)                 /*!< 0x00000008 */
4094 #define EXTI_FTSR1_FT3           EXTI_FTSR1_FT3_Msk                            /*!< Falling trigger event configuration bit of line 3 */
4095 #define EXTI_FTSR1_FT4_Pos       (4U)
4096 #define EXTI_FTSR1_FT4_Msk       (0x1UL << EXTI_FTSR1_FT4_Pos)                 /*!< 0x00000010 */
4097 #define EXTI_FTSR1_FT4           EXTI_FTSR1_FT4_Msk                            /*!< Falling trigger event configuration bit of line 4 */
4098 #define EXTI_FTSR1_FT5_Pos       (5U)
4099 #define EXTI_FTSR1_FT5_Msk       (0x1UL << EXTI_FTSR1_FT5_Pos)                 /*!< 0x00000020 */
4100 #define EXTI_FTSR1_FT5           EXTI_FTSR1_FT5_Msk                            /*!< Falling trigger event configuration bit of line 5 */
4101 #define EXTI_FTSR1_FT6_Pos       (6U)
4102 #define EXTI_FTSR1_FT6_Msk       (0x1UL << EXTI_FTSR1_FT6_Pos)                 /*!< 0x00000040 */
4103 #define EXTI_FTSR1_FT6           EXTI_FTSR1_FT6_Msk                            /*!< Falling trigger event configuration bit of line 6 */
4104 #define EXTI_FTSR1_FT7_Pos       (7U)
4105 #define EXTI_FTSR1_FT7_Msk       (0x1UL << EXTI_FTSR1_FT7_Pos)                 /*!< 0x00000080 */
4106 #define EXTI_FTSR1_FT7           EXTI_FTSR1_FT7_Msk                            /*!< Falling trigger event configuration bit of line 7 */
4107 #define EXTI_FTSR1_FT8_Pos       (8U)
4108 #define EXTI_FTSR1_FT8_Msk       (0x1UL << EXTI_FTSR1_FT8_Pos)                 /*!< 0x00000100 */
4109 #define EXTI_FTSR1_FT8           EXTI_FTSR1_FT8_Msk                            /*!< Falling trigger event configuration bit of line 8 */
4110 #define EXTI_FTSR1_FT9_Pos       (9U)
4111 #define EXTI_FTSR1_FT9_Msk       (0x1UL << EXTI_FTSR1_FT9_Pos)                 /*!< 0x00000200 */
4112 #define EXTI_FTSR1_FT9           EXTI_FTSR1_FT9_Msk                            /*!< Falling trigger event configuration bit of line 9 */
4113 #define EXTI_FTSR1_FT10_Pos      (10U)
4114 #define EXTI_FTSR1_FT10_Msk      (0x1UL << EXTI_FTSR1_FT10_Pos)                /*!< 0x00000400 */
4115 #define EXTI_FTSR1_FT10          EXTI_FTSR1_FT10_Msk                           /*!< Falling trigger event configuration bit of line 10 */
4116 #define EXTI_FTSR1_FT11_Pos      (11U)
4117 #define EXTI_FTSR1_FT11_Msk      (0x1UL << EXTI_FTSR1_FT11_Pos)                /*!< 0x00000800 */
4118 #define EXTI_FTSR1_FT11          EXTI_FTSR1_FT11_Msk                           /*!< Falling trigger event configuration bit of line 11 */
4119 #define EXTI_FTSR1_FT12_Pos      (12U)
4120 #define EXTI_FTSR1_FT12_Msk      (0x1UL << EXTI_FTSR1_FT12_Pos)                /*!< 0x00001000 */
4121 #define EXTI_FTSR1_FT12          EXTI_FTSR1_FT12_Msk                           /*!< Falling trigger event configuration bit of line 12 */
4122 #define EXTI_FTSR1_FT13_Pos      (13U)
4123 #define EXTI_FTSR1_FT13_Msk      (0x1UL << EXTI_FTSR1_FT13_Pos)                /*!< 0x00002000 */
4124 #define EXTI_FTSR1_FT13          EXTI_FTSR1_FT13_Msk                           /*!< Falling trigger event configuration bit of line 13 */
4125 #define EXTI_FTSR1_FT14_Pos      (14U)
4126 #define EXTI_FTSR1_FT14_Msk      (0x1UL << EXTI_FTSR1_FT14_Pos)                /*!< 0x00004000 */
4127 #define EXTI_FTSR1_FT14          EXTI_FTSR1_FT14_Msk                           /*!< Falling trigger event configuration bit of line 14 */
4128 #define EXTI_FTSR1_FT15_Pos      (15U)
4129 #define EXTI_FTSR1_FT15_Msk      (0x1UL << EXTI_FTSR1_FT15_Pos)                /*!< 0x00008000 */
4130 #define EXTI_FTSR1_FT15          EXTI_FTSR1_FT15_Msk                           /*!< Falling trigger event configuration bit of line 15 */
4131 #define EXTI_FTSR1_FT16_Pos      (16U)
4132 #define EXTI_FTSR1_FT16_Msk      (0x1UL << EXTI_FTSR1_FT16_Pos)                /*!< 0x00010000 */
4133 #define EXTI_FTSR1_FT16          EXTI_FTSR1_FT16_Msk                           /*!< Falling trigger event configuration bit of line 16 */
4134 #define EXTI_FTSR1_FT17_Pos      (17U)
4135 #define EXTI_FTSR1_FT17_Msk      (0x1UL << EXTI_FTSR1_FT17_Pos)                /*!< 0x00020000 */
4136 #define EXTI_FTSR1_FT17          EXTI_FTSR1_FT17_Msk                           /*!< Falling trigger event configuration bit of line 17 */
4137 #define EXTI_FTSR1_FT19_Pos      (19U)
4138 #define EXTI_FTSR1_FT19_Msk      (0x1UL << EXTI_FTSR1_FT19_Pos)                /*!< 0x00080000 */
4139 #define EXTI_FTSR1_FT19          EXTI_FTSR1_FT19_Msk                           /*!< Falling trigger event configuration bit of line 19 */
4140 #define EXTI_FTSR1_FT20_Pos      (20U)
4141 #define EXTI_FTSR1_FT20_Msk      (0x1UL << EXTI_FTSR1_FT20_Pos)                /*!< 0x00100000 */
4142 #define EXTI_FTSR1_FT20          EXTI_FTSR1_FT20_Msk                           /*!< Falling trigger event configuration bit of line 20 */
4143 #define EXTI_FTSR1_FT21_Pos      (21U)
4144 #define EXTI_FTSR1_FT21_Msk      (0x1UL << EXTI_FTSR1_FT21_Pos)                /*!< 0x00200000 */
4145 #define EXTI_FTSR1_FT21          EXTI_FTSR1_FT21_Msk                           /*!< Falling trigger event configuration bit of line 21 */
4146 #define EXTI_FTSR1_FT22_Pos      (22U)
4147 #define EXTI_FTSR1_FT22_Msk      (0x1UL << EXTI_FTSR1_FT22_Pos)                /*!< 0x00400000 */
4148 #define EXTI_FTSR1_FT22          EXTI_FTSR1_FT22_Msk                           /*!< Falling trigger event configuration bit of line 22 */
4149 #define EXTI_FTSR1_FT29_Pos      (29U)
4150 #define EXTI_FTSR1_FT29_Msk      (0x1UL << EXTI_FTSR1_FT29_Pos)                /*!< 0x20000000 */
4151 #define EXTI_FTSR1_FT29          EXTI_FTSR1_FT29_Msk                           /*!< Falling trigger event configuration bit of line 29 */
4152 #define EXTI_FTSR1_FT30_Pos      (30U)
4153 #define EXTI_FTSR1_FT30_Msk      (0x1UL << EXTI_FTSR1_FT30_Pos)                /*!< 0x40000000 */
4154 #define EXTI_FTSR1_FT30          EXTI_FTSR1_FT30_Msk                           /*!< Falling trigger event configuration bit of line 30 */
4155 
4156 /******************  Bit definition for EXTI_SWIER1 register  *****************/
4157 #define EXTI_SWIER1_SWI0_Pos     (0U)
4158 #define EXTI_SWIER1_SWI0_Msk     (0x1UL << EXTI_SWIER1_SWI0_Pos)               /*!< 0x00000001 */
4159 #define EXTI_SWIER1_SWI0         EXTI_SWIER1_SWI0_Msk                          /*!< Software Interrupt on line 0 */
4160 #define EXTI_SWIER1_SWI1_Pos     (1U)
4161 #define EXTI_SWIER1_SWI1_Msk     (0x1UL << EXTI_SWIER1_SWI1_Pos)               /*!< 0x00000002 */
4162 #define EXTI_SWIER1_SWI1         EXTI_SWIER1_SWI1_Msk                          /*!< Software Interrupt on line 1 */
4163 #define EXTI_SWIER1_SWI2_Pos     (2U)
4164 #define EXTI_SWIER1_SWI2_Msk     (0x1UL << EXTI_SWIER1_SWI2_Pos)               /*!< 0x00000004 */
4165 #define EXTI_SWIER1_SWI2         EXTI_SWIER1_SWI2_Msk                          /*!< Software Interrupt on line 2 */
4166 #define EXTI_SWIER1_SWI3_Pos     (3U)
4167 #define EXTI_SWIER1_SWI3_Msk     (0x1UL << EXTI_SWIER1_SWI3_Pos)               /*!< 0x00000008 */
4168 #define EXTI_SWIER1_SWI3         EXTI_SWIER1_SWI3_Msk                          /*!< Software Interrupt on line 3 */
4169 #define EXTI_SWIER1_SWI4_Pos     (4U)
4170 #define EXTI_SWIER1_SWI4_Msk     (0x1UL << EXTI_SWIER1_SWI4_Pos)               /*!< 0x00000010 */
4171 #define EXTI_SWIER1_SWI4         EXTI_SWIER1_SWI4_Msk                          /*!< Software Interrupt on line 4 */
4172 #define EXTI_SWIER1_SWI5_Pos     (5U)
4173 #define EXTI_SWIER1_SWI5_Msk     (0x1UL << EXTI_SWIER1_SWI5_Pos)               /*!< 0x00000020 */
4174 #define EXTI_SWIER1_SWI5         EXTI_SWIER1_SWI5_Msk                          /*!< Software Interrupt on line 5 */
4175 #define EXTI_SWIER1_SWI6_Pos     (6U)
4176 #define EXTI_SWIER1_SWI6_Msk     (0x1UL << EXTI_SWIER1_SWI6_Pos)               /*!< 0x00000040 */
4177 #define EXTI_SWIER1_SWI6         EXTI_SWIER1_SWI6_Msk                          /*!< Software Interrupt on line 6 */
4178 #define EXTI_SWIER1_SWI7_Pos     (7U)
4179 #define EXTI_SWIER1_SWI7_Msk     (0x1UL << EXTI_SWIER1_SWI7_Pos)               /*!< 0x00000080 */
4180 #define EXTI_SWIER1_SWI7         EXTI_SWIER1_SWI7_Msk                          /*!< Software Interrupt on line 7 */
4181 #define EXTI_SWIER1_SWI8_Pos     (8U)
4182 #define EXTI_SWIER1_SWI8_Msk     (0x1UL << EXTI_SWIER1_SWI8_Pos)               /*!< 0x00000100 */
4183 #define EXTI_SWIER1_SWI8         EXTI_SWIER1_SWI8_Msk                          /*!< Software Interrupt on line 8 */
4184 #define EXTI_SWIER1_SWI9_Pos     (9U)
4185 #define EXTI_SWIER1_SWI9_Msk     (0x1UL << EXTI_SWIER1_SWI9_Pos)               /*!< 0x00000200 */
4186 #define EXTI_SWIER1_SWI9         EXTI_SWIER1_SWI9_Msk                          /*!< Software Interrupt on line 9 */
4187 #define EXTI_SWIER1_SWI10_Pos    (10U)
4188 #define EXTI_SWIER1_SWI10_Msk    (0x1UL << EXTI_SWIER1_SWI10_Pos)              /*!< 0x00000400 */
4189 #define EXTI_SWIER1_SWI10        EXTI_SWIER1_SWI10_Msk                         /*!< Software Interrupt on line 10 */
4190 #define EXTI_SWIER1_SWI11_Pos    (11U)
4191 #define EXTI_SWIER1_SWI11_Msk    (0x1UL << EXTI_SWIER1_SWI11_Pos)              /*!< 0x00000800 */
4192 #define EXTI_SWIER1_SWI11        EXTI_SWIER1_SWI11_Msk                         /*!< Software Interrupt on line 11 */
4193 #define EXTI_SWIER1_SWI12_Pos    (12U)
4194 #define EXTI_SWIER1_SWI12_Msk    (0x1UL << EXTI_SWIER1_SWI12_Pos)              /*!< 0x00001000 */
4195 #define EXTI_SWIER1_SWI12        EXTI_SWIER1_SWI12_Msk                         /*!< Software Interrupt on line 12 */
4196 #define EXTI_SWIER1_SWI13_Pos    (13U)
4197 #define EXTI_SWIER1_SWI13_Msk    (0x1UL << EXTI_SWIER1_SWI13_Pos)              /*!< 0x00002000 */
4198 #define EXTI_SWIER1_SWI13        EXTI_SWIER1_SWI13_Msk                         /*!< Software Interrupt on line 13 */
4199 #define EXTI_SWIER1_SWI14_Pos    (14U)
4200 #define EXTI_SWIER1_SWI14_Msk    (0x1UL << EXTI_SWIER1_SWI14_Pos)              /*!< 0x00004000 */
4201 #define EXTI_SWIER1_SWI14        EXTI_SWIER1_SWI14_Msk                         /*!< Software Interrupt on line 14 */
4202 #define EXTI_SWIER1_SWI15_Pos    (15U)
4203 #define EXTI_SWIER1_SWI15_Msk    (0x1UL << EXTI_SWIER1_SWI15_Pos)              /*!< 0x00008000 */
4204 #define EXTI_SWIER1_SWI15        EXTI_SWIER1_SWI15_Msk                         /*!< Software Interrupt on line 15 */
4205 #define EXTI_SWIER1_SWI16_Pos    (16U)
4206 #define EXTI_SWIER1_SWI16_Msk    (0x1UL << EXTI_SWIER1_SWI16_Pos)              /*!< 0x00010000 */
4207 #define EXTI_SWIER1_SWI16        EXTI_SWIER1_SWI16_Msk                         /*!< Software Interrupt on line 16 */
4208 #define EXTI_SWIER1_SWI17_Pos    (17U)
4209 #define EXTI_SWIER1_SWI17_Msk    (0x1UL << EXTI_SWIER1_SWI17_Pos)              /*!< 0x00020000 */
4210 #define EXTI_SWIER1_SWI17        EXTI_SWIER1_SWI17_Msk                         /*!< Software Interrupt on line 17 */
4211 #define EXTI_SWIER1_SWI19_Pos    (19U)
4212 #define EXTI_SWIER1_SWI19_Msk    (0x1UL << EXTI_SWIER1_SWI19_Pos)              /*!< 0x00080000 */
4213 #define EXTI_SWIER1_SWI19        EXTI_SWIER1_SWI19_Msk                         /*!< Software Interrupt on line 19 */
4214 #define EXTI_SWIER1_SWI20_Pos    (20U)
4215 #define EXTI_SWIER1_SWI20_Msk    (0x1UL << EXTI_SWIER1_SWI20_Pos)              /*!< 0x00100000 */
4216 #define EXTI_SWIER1_SWI20        EXTI_SWIER1_SWI20_Msk                         /*!< Software Interrupt on line 20 */
4217 #define EXTI_SWIER1_SWI21_Pos    (21U)
4218 #define EXTI_SWIER1_SWI21_Msk    (0x1UL << EXTI_SWIER1_SWI21_Pos)              /*!< 0x00200000 */
4219 #define EXTI_SWIER1_SWI21        EXTI_SWIER1_SWI21_Msk                         /*!< Software Interrupt on line 21 */
4220 #define EXTI_SWIER1_SWI22_Pos    (22U)
4221 #define EXTI_SWIER1_SWI22_Msk    (0x1UL << EXTI_SWIER1_SWI22_Pos)              /*!< 0x00400000 */
4222 #define EXTI_SWIER1_SWI22        EXTI_SWIER1_SWI22_Msk                         /*!< Software Interrupt on line 22 */
4223 #define EXTI_SWIER1_SWI29_Pos    (29U)
4224 #define EXTI_SWIER1_SWI29_Msk    (0x1UL << EXTI_SWIER1_SWI29_Pos)              /*!< 0x20000000 */
4225 #define EXTI_SWIER1_SWI29        EXTI_SWIER1_SWI29_Msk                         /*!< Software Interrupt on line 29 */
4226 #define EXTI_SWIER1_SWI30_Pos    (30U)
4227 #define EXTI_SWIER1_SWI30_Msk    (0x1UL << EXTI_SWIER1_SWI30_Pos)              /*!< 0x40000000 */
4228 #define EXTI_SWIER1_SWI30        EXTI_SWIER1_SWI30_Msk                         /*!< Software Interrupt on line 30 */
4229 
4230 /*******************  Bit definition for EXTI_PR1 register  *******************/
4231 #define EXTI_PR1_PIF0_Pos        (0U)
4232 #define EXTI_PR1_PIF0_Msk        (0x1UL << EXTI_PR1_PIF0_Pos)                  /*!< 0x00000001 */
4233 #define EXTI_PR1_PIF0            EXTI_PR1_PIF0_Msk                             /*!< Pending bit for line 0 */
4234 #define EXTI_PR1_PIF1_Pos        (1U)
4235 #define EXTI_PR1_PIF1_Msk        (0x1UL << EXTI_PR1_PIF1_Pos)                  /*!< 0x00000002 */
4236 #define EXTI_PR1_PIF1            EXTI_PR1_PIF1_Msk                             /*!< Pending bit for line 1 */
4237 #define EXTI_PR1_PIF2_Pos        (2U)
4238 #define EXTI_PR1_PIF2_Msk        (0x1UL << EXTI_PR1_PIF2_Pos)                  /*!< 0x00000004 */
4239 #define EXTI_PR1_PIF2            EXTI_PR1_PIF2_Msk                             /*!< Pending bit for line 2 */
4240 #define EXTI_PR1_PIF3_Pos        (3U)
4241 #define EXTI_PR1_PIF3_Msk        (0x1UL << EXTI_PR1_PIF3_Pos)                  /*!< 0x00000008 */
4242 #define EXTI_PR1_PIF3            EXTI_PR1_PIF3_Msk                             /*!< Pending bit for line 3 */
4243 #define EXTI_PR1_PIF4_Pos        (4U)
4244 #define EXTI_PR1_PIF4_Msk        (0x1UL << EXTI_PR1_PIF4_Pos)                  /*!< 0x00000010 */
4245 #define EXTI_PR1_PIF4            EXTI_PR1_PIF4_Msk                             /*!< Pending bit for line 4 */
4246 #define EXTI_PR1_PIF5_Pos        (5U)
4247 #define EXTI_PR1_PIF5_Msk        (0x1UL << EXTI_PR1_PIF5_Pos)                  /*!< 0x00000020 */
4248 #define EXTI_PR1_PIF5            EXTI_PR1_PIF5_Msk                             /*!< Pending bit for line 5 */
4249 #define EXTI_PR1_PIF6_Pos        (6U)
4250 #define EXTI_PR1_PIF6_Msk        (0x1UL << EXTI_PR1_PIF6_Pos)                  /*!< 0x00000040 */
4251 #define EXTI_PR1_PIF6            EXTI_PR1_PIF6_Msk                             /*!< Pending bit for line 6 */
4252 #define EXTI_PR1_PIF7_Pos        (7U)
4253 #define EXTI_PR1_PIF7_Msk        (0x1UL << EXTI_PR1_PIF7_Pos)                  /*!< 0x00000080 */
4254 #define EXTI_PR1_PIF7            EXTI_PR1_PIF7_Msk                             /*!< Pending bit for line 7 */
4255 #define EXTI_PR1_PIF8_Pos        (8U)
4256 #define EXTI_PR1_PIF8_Msk        (0x1UL << EXTI_PR1_PIF8_Pos)                  /*!< 0x00000100 */
4257 #define EXTI_PR1_PIF8            EXTI_PR1_PIF8_Msk                             /*!< Pending bit for line 8 */
4258 #define EXTI_PR1_PIF9_Pos        (9U)
4259 #define EXTI_PR1_PIF9_Msk        (0x1UL << EXTI_PR1_PIF9_Pos)                  /*!< 0x00000200 */
4260 #define EXTI_PR1_PIF9            EXTI_PR1_PIF9_Msk                             /*!< Pending bit for line 9 */
4261 #define EXTI_PR1_PIF10_Pos       (10U)
4262 #define EXTI_PR1_PIF10_Msk       (0x1UL << EXTI_PR1_PIF10_Pos)                 /*!< 0x00000400 */
4263 #define EXTI_PR1_PIF10           EXTI_PR1_PIF10_Msk                            /*!< Pending bit for line 10 */
4264 #define EXTI_PR1_PIF11_Pos       (11U)
4265 #define EXTI_PR1_PIF11_Msk       (0x1UL << EXTI_PR1_PIF11_Pos)                 /*!< 0x00000800 */
4266 #define EXTI_PR1_PIF11           EXTI_PR1_PIF11_Msk                            /*!< Pending bit for line 11 */
4267 #define EXTI_PR1_PIF12_Pos       (12U)
4268 #define EXTI_PR1_PIF12_Msk       (0x1UL << EXTI_PR1_PIF12_Pos)                 /*!< 0x00001000 */
4269 #define EXTI_PR1_PIF12           EXTI_PR1_PIF12_Msk                            /*!< Pending bit for line 12 */
4270 #define EXTI_PR1_PIF13_Pos       (13U)
4271 #define EXTI_PR1_PIF13_Msk       (0x1UL << EXTI_PR1_PIF13_Pos)                 /*!< 0x00002000 */
4272 #define EXTI_PR1_PIF13           EXTI_PR1_PIF13_Msk                            /*!< Pending bit for line 13 */
4273 #define EXTI_PR1_PIF14_Pos       (14U)
4274 #define EXTI_PR1_PIF14_Msk       (0x1UL << EXTI_PR1_PIF14_Pos)                 /*!< 0x00004000 */
4275 #define EXTI_PR1_PIF14           EXTI_PR1_PIF14_Msk                            /*!< Pending bit for line 14 */
4276 #define EXTI_PR1_PIF15_Pos       (15U)
4277 #define EXTI_PR1_PIF15_Msk       (0x1UL << EXTI_PR1_PIF15_Pos)                 /*!< 0x00008000 */
4278 #define EXTI_PR1_PIF15           EXTI_PR1_PIF15_Msk                            /*!< Pending bit for line 15 */
4279 #define EXTI_PR1_PIF16_Pos       (16U)
4280 #define EXTI_PR1_PIF16_Msk       (0x1UL << EXTI_PR1_PIF16_Pos)                 /*!< 0x00010000 */
4281 #define EXTI_PR1_PIF16           EXTI_PR1_PIF16_Msk                            /*!< Pending bit for line 16 */
4282 #define EXTI_PR1_PIF17_Pos       (17U)
4283 #define EXTI_PR1_PIF17_Msk       (0x1UL << EXTI_PR1_PIF17_Pos)                 /*!< 0x00020000 */
4284 #define EXTI_PR1_PIF17           EXTI_PR1_PIF17_Msk                            /*!< Pending bit for line 17 */
4285 #define EXTI_PR1_PIF19_Pos       (19U)
4286 #define EXTI_PR1_PIF19_Msk       (0x1UL << EXTI_PR1_PIF19_Pos)                 /*!< 0x00080000 */
4287 #define EXTI_PR1_PIF19           EXTI_PR1_PIF19_Msk                            /*!< Pending bit for line 19 */
4288 #define EXTI_PR1_PIF20_Pos       (20U)
4289 #define EXTI_PR1_PIF20_Msk       (0x1UL << EXTI_PR1_PIF20_Pos)                 /*!< 0x00100000 */
4290 #define EXTI_PR1_PIF20           EXTI_PR1_PIF20_Msk                            /*!< Pending bit for line 20 */
4291 #define EXTI_PR1_PIF21_Pos       (21U)
4292 #define EXTI_PR1_PIF21_Msk       (0x1UL << EXTI_PR1_PIF21_Pos)                 /*!< 0x00200000 */
4293 #define EXTI_PR1_PIF21           EXTI_PR1_PIF21_Msk                            /*!< Pending bit for line 21 */
4294 #define EXTI_PR1_PIF22_Pos       (22U)
4295 #define EXTI_PR1_PIF22_Msk       (0x1UL << EXTI_PR1_PIF22_Pos)                 /*!< 0x00400000 */
4296 #define EXTI_PR1_PIF22           EXTI_PR1_PIF22_Msk                            /*!< Pending bit for line 22 */
4297 #define EXTI_PR1_PIF29_Pos       (29U)
4298 #define EXTI_PR1_PIF29_Msk       (0x1UL << EXTI_PR1_PIF29_Pos)                 /*!< 0x20000000 */
4299 #define EXTI_PR1_PIF29           EXTI_PR1_PIF29_Msk                            /*!< Pending bit for line 29 */
4300 #define EXTI_PR1_PIF30_Pos       (30U)
4301 #define EXTI_PR1_PIF30_Msk       (0x1UL << EXTI_PR1_PIF30_Pos)                 /*!< 0x40000000 */
4302 #define EXTI_PR1_PIF30           EXTI_PR1_PIF30_Msk                            /*!< Pending bit for line 30 */
4303 
4304 /*******************  Bit definition for EXTI_IMR2 register  ******************/
4305 #define EXTI_IMR2_IM34_Pos       (2U)
4306 #define EXTI_IMR2_IM34_Msk       (0x1UL << EXTI_IMR2_IM34_Pos)                 /*!< 0x00000004 */
4307 #define EXTI_IMR2_IM34           EXTI_IMR2_IM34_Msk                            /*!< Interrupt Mask on line 34 */
4308 #define EXTI_IMR2_IM35_Pos       (3U)
4309 #define EXTI_IMR2_IM35_Msk       (0x1UL << EXTI_IMR2_IM35_Pos)                 /*!< 0x00000008 */
4310 #define EXTI_IMR2_IM35           EXTI_IMR2_IM35_Msk                            /*!< Interrupt Mask on line 35 */
4311 #define EXTI_IMR2_IM36_Pos       (4U)
4312 #define EXTI_IMR2_IM36_Msk       (0x1UL << EXTI_IMR2_IM36_Pos)                 /*!< 0x00000010 */
4313 #define EXTI_IMR2_IM36           EXTI_IMR2_IM36_Msk                            /*!< Interrupt Mask on line 36 */
4314 #define EXTI_IMR2_IM37_Pos       (5U)
4315 #define EXTI_IMR2_IM37_Msk       (0x1UL << EXTI_IMR2_IM37_Pos)                 /*!< 0x00000020 */
4316 #define EXTI_IMR2_IM37           EXTI_IMR2_IM37_Msk                            /*!< Interrupt Mask on line 37 */
4317 #define EXTI_IMR2_IM38_Pos       (6U)
4318 #define EXTI_IMR2_IM38_Msk       (0x1UL << EXTI_IMR2_IM38_Pos)                 /*!< 0x00000040 */
4319 #define EXTI_IMR2_IM38           EXTI_IMR2_IM38_Msk                            /*!< Interrupt Mask on line 38 */
4320 #define EXTI_IMR2_IM39_Pos       (7U)
4321 #define EXTI_IMR2_IM39_Msk       (0x1UL << EXTI_IMR2_IM39_Pos)                 /*!< 0x00000080 */
4322 #define EXTI_IMR2_IM39           EXTI_IMR2_IM39_Msk                            /*!< Interrupt Mask on line 39 */
4323 #define EXTI_IMR2_IM40_Pos       (8U)
4324 #define EXTI_IMR2_IM40_Msk       (0x1UL << EXTI_IMR2_IM40_Pos)                 /*!< 0x00000100 */
4325 #define EXTI_IMR2_IM40           EXTI_IMR2_IM40_Msk                            /*!< Interrupt Mask on line 40 */
4326 #define EXTI_IMR2_IM41_Pos       (9U)
4327 #define EXTI_IMR2_IM41_Msk       (0x1UL << EXTI_IMR2_IM41_Pos)                 /*!< 0x00000200 */
4328 #define EXTI_IMR2_IM41           EXTI_IMR2_IM41_Msk                            /*!< Interrupt Mask on line 41 */
4329 #define EXTI_IMR2_IM_Pos         (0U)
4330 #define EXTI_IMR2_IM_Msk         (0x2FCUL << EXTI_IMR2_IM_Pos)                 /*!< 0x000002FC */
4331 #define EXTI_IMR2_IM             EXTI_IMR2_IM_Msk                              /*!< Interrupt Mask all        */
4332 
4333 /*******************  Bit definition for EXTI_EMR2 register  ******************/
4334 #define EXTI_EMR2_EM34_Pos       (2U)
4335 #define EXTI_EMR2_EM34_Msk       (0x1UL << EXTI_EMR2_EM34_Pos)                 /*!< 0x00000004 */
4336 #define EXTI_EMR2_EM34           EXTI_EMR2_EM34_Msk                            /*!< Event Mask on line 34 */
4337 #define EXTI_EMR2_EM36_Pos       (4U)
4338 #define EXTI_EMR2_EM36_Msk       (0x1UL << EXTI_EMR2_EM36_Pos)                 /*!< 0x00000010 */
4339 #define EXTI_EMR2_EM36           EXTI_EMR2_EM36_Msk                            /*!< Event Mask on line 36 */
4340 #define EXTI_EMR2_EM37_Pos       (5U)
4341 #define EXTI_EMR2_EM37_Msk       (0x1UL << EXTI_EMR2_EM37_Pos)                 /*!< 0x00000020 */
4342 #define EXTI_EMR2_EM37           EXTI_EMR2_EM37_Msk                            /*!< Event Mask on line 37 */
4343 #define EXTI_EMR2_EM38_Pos       (6U)
4344 #define EXTI_EMR2_EM38_Msk       (0x1UL << EXTI_EMR2_EM38_Pos)                 /*!< 0x00000040 */
4345 #define EXTI_EMR2_EM38           EXTI_EMR2_EM38_Msk                            /*!< Event Mask on line 38 */
4346 #define EXTI_EMR2_EM39_Pos       (7U)
4347 #define EXTI_EMR2_EM39_Msk       (0x1UL << EXTI_EMR2_EM39_Pos)                 /*!< 0x00000080 */
4348 #define EXTI_EMR2_EM39           EXTI_EMR2_EM39_Msk                            /*!< Event Mask on line 39 */
4349 #define EXTI_EMR2_EM40_Pos       (8U)
4350 #define EXTI_EMR2_EM40_Msk       (0x1UL << EXTI_EMR2_EM40_Pos)                 /*!< 0x00000100 */
4351 #define EXTI_EMR2_EM40           EXTI_EMR2_EM40_Msk                            /*!< Event Mask on line 40 */
4352 #define EXTI_EMR2_EM41_Pos       (9U)
4353 #define EXTI_EMR2_EM41_Msk       (0x1UL << EXTI_EMR2_EM41_Pos)                 /*!< 0x00000200 */
4354 #define EXTI_EMR2_EM41           EXTI_EMR2_EM41_Msk                            /*!< Event Mask on line 41 */
4355 #define EXTI_EMR2_EM_Pos         (0U)
4356 #define EXTI_EMR2_EM_Msk         (0x2FCUL << EXTI_EMR2_EM_Pos)                 /*!< 0x000002FC */
4357 #define EXTI_EMR2_EM             EXTI_EMR2_EM_Msk                              /*!< Interrupt Mask all        */
4358 
4359 /******************  Bit definition for EXTI_RTSR2 register  ******************/
4360 #define EXTI_RTSR2_RT38_Pos      (6U)
4361 #define EXTI_RTSR2_RT38_Msk      (0x1UL << EXTI_RTSR2_RT38_Pos)                /*!< 0x00000040 */
4362 #define EXTI_RTSR2_RT38          EXTI_RTSR2_RT38_Msk                           /*!< Rising trigger event configuration bit of line 38 */
4363 #define EXTI_RTSR2_RT39_Pos      (7U)
4364 #define EXTI_RTSR2_RT39_Msk      (0x1UL << EXTI_RTSR2_RT39_Pos)                /*!< 0x00000080 */
4365 #define EXTI_RTSR2_RT39          EXTI_RTSR2_RT39_Msk                           /*!< Rising trigger event configuration bit of line 39 */
4366 #define EXTI_RTSR2_RT40_Pos      (8U)
4367 #define EXTI_RTSR2_RT40_Msk      (0x1UL << EXTI_RTSR2_RT40_Pos)                /*!< 0x00000100 */
4368 #define EXTI_RTSR2_RT40          EXTI_RTSR2_RT40_Msk                           /*!< Rising trigger event configuration bit of line 40 */
4369 #define EXTI_RTSR2_RT41_Pos      (9U)
4370 #define EXTI_RTSR2_RT41_Msk      (0x1UL << EXTI_RTSR2_RT41_Pos)                /*!< 0x00000200 */
4371 #define EXTI_RTSR2_RT41          EXTI_RTSR2_RT41_Msk                           /*!< Rising trigger event configuration bit of line 41 */
4372 
4373 /******************  Bit definition for EXTI_FTSR2 register  ******************/
4374 #define EXTI_FTSR2_FT38_Pos      (6U)
4375 #define EXTI_FTSR2_FT38_Msk      (0x1UL << EXTI_FTSR2_FT38_Pos)                /*!< 0x00000040 */
4376 #define EXTI_FTSR2_FT38          EXTI_FTSR2_FT38_Msk                           /*!< Falling trigger event configuration bit of line 37 */
4377 #define EXTI_FTSR2_FT39_Pos      (7U)
4378 #define EXTI_FTSR2_FT39_Msk      (0x1UL << EXTI_FTSR2_FT39_Pos)                /*!< 0x00000080 */
4379 #define EXTI_FTSR2_FT39          EXTI_FTSR2_FT39_Msk                           /*!< Falling trigger event configuration bit of line 39 */
4380 #define EXTI_FTSR2_FT40_Pos      (8U)
4381 #define EXTI_FTSR2_FT40_Msk      (0x1UL << EXTI_FTSR2_FT40_Pos)                /*!< 0x00000100 */
4382 #define EXTI_FTSR2_FT40          EXTI_FTSR2_FT40_Msk                           /*!< Falling trigger event configuration bit of line 40 */
4383 #define EXTI_FTSR2_FT41_Pos      (9U)
4384 #define EXTI_FTSR2_FT41_Msk      (0x1UL << EXTI_FTSR2_FT41_Pos)                /*!< 0x00000200 */
4385 #define EXTI_FTSR2_FT41          EXTI_FTSR2_FT41_Msk                           /*!< Falling trigger event configuration bit of line 41 */
4386 
4387 /******************  Bit definition for EXTI_SWIER2 register  *****************/
4388 #define EXTI_SWIER2_SWI38_Pos    (6U)
4389 #define EXTI_SWIER2_SWI38_Msk    (0x1UL << EXTI_SWIER2_SWI38_Pos)              /*!< 0x00000040 */
4390 #define EXTI_SWIER2_SWI38        EXTI_SWIER2_SWI38_Msk                         /*!< Software Interrupt on line 38 */
4391 #define EXTI_SWIER2_SWI39_Pos    (7U)
4392 #define EXTI_SWIER2_SWI39_Msk    (0x1UL << EXTI_SWIER2_SWI39_Pos)              /*!< 0x00000080 */
4393 #define EXTI_SWIER2_SWI39        EXTI_SWIER2_SWI39_Msk                         /*!< Software Interrupt on line 39 */
4394 #define EXTI_SWIER2_SWI40_Pos    (8U)
4395 #define EXTI_SWIER2_SWI40_Msk    (0x1UL << EXTI_SWIER2_SWI40_Pos)              /*!< 0x00000100 */
4396 #define EXTI_SWIER2_SWI40        EXTI_SWIER2_SWI40_Msk                         /*!< Software Interrupt on line 40 */
4397 #define EXTI_SWIER2_SWI41_Pos    (9U)
4398 #define EXTI_SWIER2_SWI41_Msk    (0x1UL << EXTI_SWIER2_SWI41_Pos)              /*!< 0x00000200 */
4399 #define EXTI_SWIER2_SWI41        EXTI_SWIER2_SWI41_Msk                         /*!< Software Interrupt on line 41 */
4400 
4401 /*******************  Bit definition for EXTI_PR2 register  *******************/
4402 #define EXTI_PR2_PIF38_Pos       (6U)
4403 #define EXTI_PR2_PIF38_Msk       (0x1UL << EXTI_PR2_PIF38_Pos)                 /*!< 0x00000040 */
4404 #define EXTI_PR2_PIF38           EXTI_PR2_PIF38_Msk                            /*!< Pending bit for line 38 */
4405 #define EXTI_PR2_PIF39_Pos       (7U)
4406 #define EXTI_PR2_PIF39_Msk       (0x1UL << EXTI_PR2_PIF39_Pos)                 /*!< 0x00000080 */
4407 #define EXTI_PR2_PIF39           EXTI_PR2_PIF39_Msk                            /*!< Pending bit for line 39 */
4408 #define EXTI_PR2_PIF40_Pos       (8U)
4409 #define EXTI_PR2_PIF40_Msk       (0x1UL << EXTI_PR2_PIF40_Pos)                 /*!< 0x00000100 */
4410 #define EXTI_PR2_PIF40           EXTI_PR2_PIF40_Msk                            /*!< Pending bit for line 40 */
4411 #define EXTI_PR2_PIF41_Pos       (9U)
4412 #define EXTI_PR2_PIF41_Msk       (0x1UL << EXTI_PR2_PIF41_Pos)                 /*!< 0x00000200 */
4413 #define EXTI_PR2_PIF41           EXTI_PR2_PIF41_Msk                            /*!< Pending bit for line 41 */
4414 
4415 /******************************************************************************/
4416 /*                                                                            */
4417 /*                 Flexible Datarate Controller Area Network                  */
4418 /*                                                                            */
4419 /******************************************************************************/
4420 /*!<FDCAN control and status registers */
4421 /*****************  Bit definition for FDCAN_CREL register  *******************/
4422 #define FDCAN_CREL_DAY_Pos        (0U)
4423 #define FDCAN_CREL_DAY_Msk        (0xFFUL << FDCAN_CREL_DAY_Pos)               /*!< 0x000000FF */
4424 #define FDCAN_CREL_DAY            FDCAN_CREL_DAY_Msk                           /*!<Timestamp Day                           */
4425 #define FDCAN_CREL_MON_Pos        (8U)
4426 #define FDCAN_CREL_MON_Msk        (0xFFUL << FDCAN_CREL_MON_Pos)               /*!< 0x0000FF00 */
4427 #define FDCAN_CREL_MON            FDCAN_CREL_MON_Msk                           /*!<Timestamp Month                         */
4428 #define FDCAN_CREL_YEAR_Pos       (16U)
4429 #define FDCAN_CREL_YEAR_Msk       (0xFUL << FDCAN_CREL_YEAR_Pos)               /*!< 0x000F0000 */
4430 #define FDCAN_CREL_YEAR           FDCAN_CREL_YEAR_Msk                          /*!<Timestamp Year                          */
4431 #define FDCAN_CREL_SUBSTEP_Pos    (20U)
4432 #define FDCAN_CREL_SUBSTEP_Msk    (0xFUL << FDCAN_CREL_SUBSTEP_Pos)            /*!< 0x00F00000 */
4433 #define FDCAN_CREL_SUBSTEP        FDCAN_CREL_SUBSTEP_Msk                       /*!<Sub-step of Core release                */
4434 #define FDCAN_CREL_STEP_Pos       (24U)
4435 #define FDCAN_CREL_STEP_Msk       (0xFUL << FDCAN_CREL_STEP_Pos)               /*!< 0x0F000000 */
4436 #define FDCAN_CREL_STEP           FDCAN_CREL_STEP_Msk                          /*!<Step of Core release                    */
4437 #define FDCAN_CREL_REL_Pos        (28U)
4438 #define FDCAN_CREL_REL_Msk        (0xFUL << FDCAN_CREL_REL_Pos)                /*!< 0xF0000000 */
4439 #define FDCAN_CREL_REL            FDCAN_CREL_REL_Msk                           /*!<Core release                            */
4440 
4441 /*****************  Bit definition for FDCAN_ENDN register  *******************/
4442 #define FDCAN_ENDN_ETV_Pos        (0U)
4443 #define FDCAN_ENDN_ETV_Msk        (0xFFFFFFFFUL << FDCAN_ENDN_ETV_Pos)         /*!< 0xFFFFFFFF */
4444 #define FDCAN_ENDN_ETV            FDCAN_ENDN_ETV_Msk                           /*!<Endianness Test Value                    */
4445 
4446 /*****************  Bit definition for FDCAN_DBTP register  *******************/
4447 #define FDCAN_DBTP_DSJW_Pos       (0U)
4448 #define FDCAN_DBTP_DSJW_Msk       (0xFUL << FDCAN_DBTP_DSJW_Pos)               /*!< 0x0000000F */
4449 #define FDCAN_DBTP_DSJW           FDCAN_DBTP_DSJW_Msk                          /*!<Synchronization Jump Width              */
4450 #define FDCAN_DBTP_DTSEG2_Pos     (4U)
4451 #define FDCAN_DBTP_DTSEG2_Msk     (0xFUL << FDCAN_DBTP_DTSEG2_Pos)             /*!< 0x000000F0 */
4452 #define FDCAN_DBTP_DTSEG2         FDCAN_DBTP_DTSEG2_Msk                        /*!<Data time segment after sample point    */
4453 #define FDCAN_DBTP_DTSEG1_Pos     (8U)
4454 #define FDCAN_DBTP_DTSEG1_Msk     (0x1FUL << FDCAN_DBTP_DTSEG1_Pos)            /*!< 0x00001F00 */
4455 #define FDCAN_DBTP_DTSEG1         FDCAN_DBTP_DTSEG1_Msk                        /*!<Data time segment before sample point   */
4456 #define FDCAN_DBTP_DBRP_Pos       (16U)
4457 #define FDCAN_DBTP_DBRP_Msk       (0x1FUL << FDCAN_DBTP_DBRP_Pos)              /*!< 0x001F0000 */
4458 #define FDCAN_DBTP_DBRP           FDCAN_DBTP_DBRP_Msk                          /*!<Data BIt Rate Prescaler                 */
4459 #define FDCAN_DBTP_TDC_Pos        (23U)
4460 #define FDCAN_DBTP_TDC_Msk        (0x1UL << FDCAN_DBTP_TDC_Pos)                /*!< 0x00800000 */
4461 #define FDCAN_DBTP_TDC            FDCAN_DBTP_TDC_Msk                           /*!<Transceiver Delay Compensation          */
4462 
4463 /*****************  Bit definition for FDCAN_TEST register  *******************/
4464 #define FDCAN_TEST_LBCK_Pos       (4U)
4465 #define FDCAN_TEST_LBCK_Msk       (0x1UL << FDCAN_TEST_LBCK_Pos)               /*!< 0x00000010 */
4466 #define FDCAN_TEST_LBCK           FDCAN_TEST_LBCK_Msk                          /*!<Loop Back mode                           */
4467 #define FDCAN_TEST_TX_Pos         (5U)
4468 #define FDCAN_TEST_TX_Msk         (0x3UL << FDCAN_TEST_TX_Pos)                 /*!< 0x00000060 */
4469 #define FDCAN_TEST_TX             FDCAN_TEST_TX_Msk                            /*!<Control of Transmit Pin                  */
4470 #define FDCAN_TEST_RX_Pos         (7U)
4471 #define FDCAN_TEST_RX_Msk         (0x1UL << FDCAN_TEST_RX_Pos)                 /*!< 0x00000080 */
4472 #define FDCAN_TEST_RX             FDCAN_TEST_RX_Msk                            /*!<Receive Pin                              */
4473 
4474 /*****************  Bit definition for FDCAN_RWD register  ********************/
4475 #define FDCAN_RWD_WDC_Pos         (0U)
4476 #define FDCAN_RWD_WDC_Msk         (0xFFUL << FDCAN_RWD_WDC_Pos)                /*!< 0x000000FF */
4477 #define FDCAN_RWD_WDC             FDCAN_RWD_WDC_Msk                            /*!<Watchdog configuration                   */
4478 #define FDCAN_RWD_WDV_Pos         (8U)
4479 #define FDCAN_RWD_WDV_Msk         (0xFFUL << FDCAN_RWD_WDV_Pos)                /*!< 0x0000FF00 */
4480 #define FDCAN_RWD_WDV             FDCAN_RWD_WDV_Msk                            /*!<Watchdog value                           */
4481 
4482 /*****************  Bit definition for FDCAN_CCCR register  ********************/
4483 #define FDCAN_CCCR_INIT_Pos       (0U)
4484 #define FDCAN_CCCR_INIT_Msk       (0x1UL << FDCAN_CCCR_INIT_Pos)               /*!< 0x00000001 */
4485 #define FDCAN_CCCR_INIT           FDCAN_CCCR_INIT_Msk                          /*!<Initialization                           */
4486 #define FDCAN_CCCR_CCE_Pos        (1U)
4487 #define FDCAN_CCCR_CCE_Msk        (0x1UL << FDCAN_CCCR_CCE_Pos)                /*!< 0x00000002 */
4488 #define FDCAN_CCCR_CCE            FDCAN_CCCR_CCE_Msk                           /*!<Configuration Change Enable              */
4489 #define FDCAN_CCCR_ASM_Pos        (2U)
4490 #define FDCAN_CCCR_ASM_Msk        (0x1UL << FDCAN_CCCR_ASM_Pos)                /*!< 0x00000004 */
4491 #define FDCAN_CCCR_ASM            FDCAN_CCCR_ASM_Msk                           /*!<ASM Restricted Operation Mode            */
4492 #define FDCAN_CCCR_CSA_Pos        (3U)
4493 #define FDCAN_CCCR_CSA_Msk        (0x1UL << FDCAN_CCCR_CSA_Pos)                /*!< 0x00000008 */
4494 #define FDCAN_CCCR_CSA            FDCAN_CCCR_CSA_Msk                           /*!<Clock Stop Acknowledge                   */
4495 #define FDCAN_CCCR_CSR_Pos        (4U)
4496 #define FDCAN_CCCR_CSR_Msk        (0x1UL << FDCAN_CCCR_CSR_Pos)                /*!< 0x00000010 */
4497 #define FDCAN_CCCR_CSR            FDCAN_CCCR_CSR_Msk                           /*!<Clock Stop Request                       */
4498 #define FDCAN_CCCR_MON_Pos        (5U)
4499 #define FDCAN_CCCR_MON_Msk        (0x1UL << FDCAN_CCCR_MON_Pos)                /*!< 0x00000020 */
4500 #define FDCAN_CCCR_MON            FDCAN_CCCR_MON_Msk                           /*!<Bus Monitoring Mode                      */
4501 #define FDCAN_CCCR_DAR_Pos        (6U)
4502 #define FDCAN_CCCR_DAR_Msk        (0x1UL << FDCAN_CCCR_DAR_Pos)                /*!< 0x00000040 */
4503 #define FDCAN_CCCR_DAR            FDCAN_CCCR_DAR_Msk                           /*!<Disable Automatic Retransmission         */
4504 #define FDCAN_CCCR_TEST_Pos       (7U)
4505 #define FDCAN_CCCR_TEST_Msk       (0x1UL << FDCAN_CCCR_TEST_Pos)               /*!< 0x00000080 */
4506 #define FDCAN_CCCR_TEST           FDCAN_CCCR_TEST_Msk                          /*!<Test Mode Enable                         */
4507 #define FDCAN_CCCR_FDOE_Pos       (8U)
4508 #define FDCAN_CCCR_FDOE_Msk       (0x1UL << FDCAN_CCCR_FDOE_Pos)               /*!< 0x00000100 */
4509 #define FDCAN_CCCR_FDOE           FDCAN_CCCR_FDOE_Msk                          /*!<FD Operation Enable                      */
4510 #define FDCAN_CCCR_BRSE_Pos       (9U)
4511 #define FDCAN_CCCR_BRSE_Msk       (0x1UL << FDCAN_CCCR_BRSE_Pos)               /*!< 0x00000200 */
4512 #define FDCAN_CCCR_BRSE           FDCAN_CCCR_BRSE_Msk                          /*!<FDCAN Bit Rate Switching                 */
4513 #define FDCAN_CCCR_PXHD_Pos       (12U)
4514 #define FDCAN_CCCR_PXHD_Msk       (0x1UL << FDCAN_CCCR_PXHD_Pos)               /*!< 0x00001000 */
4515 #define FDCAN_CCCR_PXHD           FDCAN_CCCR_PXHD_Msk                          /*!<Protocol Exception Handling Disable      */
4516 #define FDCAN_CCCR_EFBI_Pos       (13U)
4517 #define FDCAN_CCCR_EFBI_Msk       (0x1UL << FDCAN_CCCR_EFBI_Pos)               /*!< 0x00002000 */
4518 #define FDCAN_CCCR_EFBI           FDCAN_CCCR_EFBI_Msk                          /*!<Edge Filtering during Bus Integration    */
4519 #define FDCAN_CCCR_TXP_Pos        (14U)
4520 #define FDCAN_CCCR_TXP_Msk        (0x1UL << FDCAN_CCCR_TXP_Pos)                /*!< 0x00004000 */
4521 #define FDCAN_CCCR_TXP            FDCAN_CCCR_TXP_Msk                           /*!<Two CAN bit times Pause                  */
4522 #define FDCAN_CCCR_NISO_Pos       (15U)
4523 #define FDCAN_CCCR_NISO_Msk       (0x1UL << FDCAN_CCCR_NISO_Pos)               /*!< 0x00008000 */
4524 #define FDCAN_CCCR_NISO           FDCAN_CCCR_NISO_Msk                          /*!<Non ISO Operation                        */
4525 
4526 /*****************  Bit definition for FDCAN_NBTP register  ********************/
4527 #define FDCAN_NBTP_NTSEG2_Pos     (0U)
4528 #define FDCAN_NBTP_NTSEG2_Msk     (0x7FUL << FDCAN_NBTP_NTSEG2_Pos)            /*!< 0x0000007F */
4529 #define FDCAN_NBTP_NTSEG2         FDCAN_NBTP_NTSEG2_Msk                        /*!<Nominal Time segment after sample point  */
4530 #define FDCAN_NBTP_NTSEG1_Pos     (8U)
4531 #define FDCAN_NBTP_NTSEG1_Msk     (0xFFUL << FDCAN_NBTP_NTSEG1_Pos)            /*!< 0x0000FF00 */
4532 #define FDCAN_NBTP_NTSEG1         FDCAN_NBTP_NTSEG1_Msk                        /*!<Nominal Time segment before sample point */
4533 #define FDCAN_NBTP_NBRP_Pos       (16U)
4534 #define FDCAN_NBTP_NBRP_Msk       (0x1FFUL << FDCAN_NBTP_NBRP_Pos)             /*!< 0x01FF0000 */
4535 #define FDCAN_NBTP_NBRP           FDCAN_NBTP_NBRP_Msk                          /*!<Bit Rate Prescaler                       */
4536 #define FDCAN_NBTP_NSJW_Pos       (25U)
4537 #define FDCAN_NBTP_NSJW_Msk       (0x7FUL << FDCAN_NBTP_NSJW_Pos)              /*!< 0xFE000000 */
4538 #define FDCAN_NBTP_NSJW           FDCAN_NBTP_NSJW_Msk                          /*!<Nominal (Re)Synchronization Jump Width   */
4539 
4540 /*****************  Bit definition for FDCAN_TSCC register  ********************/
4541 #define FDCAN_TSCC_TSS_Pos        (0U)
4542 #define FDCAN_TSCC_TSS_Msk        (0x3UL << FDCAN_TSCC_TSS_Pos)                /*!< 0x00000003 */
4543 #define FDCAN_TSCC_TSS            FDCAN_TSCC_TSS_Msk                           /*!<Timestamp Select                         */
4544 #define FDCAN_TSCC_TCP_Pos        (16U)
4545 #define FDCAN_TSCC_TCP_Msk        (0xFUL << FDCAN_TSCC_TCP_Pos)                /*!< 0x000F0000 */
4546 #define FDCAN_TSCC_TCP            FDCAN_TSCC_TCP_Msk                           /*!<Timestamp Counter Prescaler              */
4547 
4548 /*****************  Bit definition for FDCAN_TSCV register  ********************/
4549 #define FDCAN_TSCV_TSC_Pos        (0U)
4550 #define FDCAN_TSCV_TSC_Msk        (0xFFFFUL << FDCAN_TSCV_TSC_Pos)             /*!< 0x0000FFFF */
4551 #define FDCAN_TSCV_TSC            FDCAN_TSCV_TSC_Msk                           /*!<Timestamp Counter                        */
4552 
4553 /*****************  Bit definition for FDCAN_TOCC register  ********************/
4554 #define FDCAN_TOCC_ETOC_Pos       (0U)
4555 #define FDCAN_TOCC_ETOC_Msk       (0x1UL << FDCAN_TOCC_ETOC_Pos)               /*!< 0x00000001 */
4556 #define FDCAN_TOCC_ETOC           FDCAN_TOCC_ETOC_Msk                          /*!<Enable Timeout Counter                   */
4557 #define FDCAN_TOCC_TOS_Pos        (1U)
4558 #define FDCAN_TOCC_TOS_Msk        (0x3UL << FDCAN_TOCC_TOS_Pos)                /*!< 0x00000006 */
4559 #define FDCAN_TOCC_TOS            FDCAN_TOCC_TOS_Msk                           /*!<Timeout Select                           */
4560 #define FDCAN_TOCC_TOP_Pos        (16U)
4561 #define FDCAN_TOCC_TOP_Msk        (0xFFFFUL << FDCAN_TOCC_TOP_Pos)             /*!< 0xFFFF0000 */
4562 #define FDCAN_TOCC_TOP            FDCAN_TOCC_TOP_Msk                           /*!<Timeout Period                           */
4563 
4564 /*****************  Bit definition for FDCAN_TOCV register  ********************/
4565 #define FDCAN_TOCV_TOC_Pos        (0U)
4566 #define FDCAN_TOCV_TOC_Msk        (0xFFFFUL << FDCAN_TOCV_TOC_Pos)             /*!< 0x0000FFFF */
4567 #define FDCAN_TOCV_TOC            FDCAN_TOCV_TOC_Msk                           /*!<Timeout Counter                          */
4568 
4569 /*****************  Bit definition for FDCAN_ECR register  *********************/
4570 #define FDCAN_ECR_TEC_Pos         (0U)
4571 #define FDCAN_ECR_TEC_Msk         (0xFFUL << FDCAN_ECR_TEC_Pos)                /*!< 0x000000FF */
4572 #define FDCAN_ECR_TEC             FDCAN_ECR_TEC_Msk                            /*!<Transmit Error Counter                   */
4573 #define FDCAN_ECR_REC_Pos         (8U)
4574 #define FDCAN_ECR_REC_Msk         (0x7FUL << FDCAN_ECR_REC_Pos)                /*!< 0x00007F00 */
4575 #define FDCAN_ECR_REC             FDCAN_ECR_REC_Msk                            /*!<Receive Error Counter                    */
4576 #define FDCAN_ECR_RP_Pos          (15U)
4577 #define FDCAN_ECR_RP_Msk          (0x1UL << FDCAN_ECR_RP_Pos)                  /*!< 0x00008000 */
4578 #define FDCAN_ECR_RP              FDCAN_ECR_RP_Msk                             /*!<Receive Error Passive                    */
4579 #define FDCAN_ECR_CEL_Pos         (16U)
4580 #define FDCAN_ECR_CEL_Msk         (0xFFUL << FDCAN_ECR_CEL_Pos)                /*!< 0x00FF0000 */
4581 #define FDCAN_ECR_CEL             FDCAN_ECR_CEL_Msk                            /*!<CAN Error Logging                        */
4582 
4583 /*****************  Bit definition for FDCAN_PSR register  *********************/
4584 #define FDCAN_PSR_LEC_Pos         (0U)
4585 #define FDCAN_PSR_LEC_Msk         (0x7UL << FDCAN_PSR_LEC_Pos)                 /*!< 0x00000007 */
4586 #define FDCAN_PSR_LEC             FDCAN_PSR_LEC_Msk                            /*!<Last Error Code                          */
4587 #define FDCAN_PSR_ACT_Pos         (3U)
4588 #define FDCAN_PSR_ACT_Msk         (0x3UL << FDCAN_PSR_ACT_Pos)                 /*!< 0x00000018 */
4589 #define FDCAN_PSR_ACT             FDCAN_PSR_ACT_Msk                            /*!<Activity                                 */
4590 #define FDCAN_PSR_EP_Pos          (5U)
4591 #define FDCAN_PSR_EP_Msk          (0x1UL << FDCAN_PSR_EP_Pos)                  /*!< 0x00000020 */
4592 #define FDCAN_PSR_EP              FDCAN_PSR_EP_Msk                             /*!<Error Passive                            */
4593 #define FDCAN_PSR_EW_Pos          (6U)
4594 #define FDCAN_PSR_EW_Msk          (0x1UL << FDCAN_PSR_EW_Pos)                  /*!< 0x00000040 */
4595 #define FDCAN_PSR_EW              FDCAN_PSR_EW_Msk                             /*!<Warning Status                           */
4596 #define FDCAN_PSR_BO_Pos          (7U)
4597 #define FDCAN_PSR_BO_Msk          (0x1UL << FDCAN_PSR_BO_Pos)                  /*!< 0x00000080 */
4598 #define FDCAN_PSR_BO              FDCAN_PSR_BO_Msk                             /*!<Bus_Off Status                           */
4599 #define FDCAN_PSR_DLEC_Pos        (8U)
4600 #define FDCAN_PSR_DLEC_Msk        (0x7UL << FDCAN_PSR_DLEC_Pos)                /*!< 0x00000700 */
4601 #define FDCAN_PSR_DLEC            FDCAN_PSR_DLEC_Msk                           /*!<Data Last Error Code                     */
4602 #define FDCAN_PSR_RESI_Pos        (11U)
4603 #define FDCAN_PSR_RESI_Msk        (0x1UL << FDCAN_PSR_RESI_Pos)                /*!< 0x00000800 */
4604 #define FDCAN_PSR_RESI            FDCAN_PSR_RESI_Msk                           /*!<ESI flag of last received FDCAN Message  */
4605 #define FDCAN_PSR_RBRS_Pos        (12U)
4606 #define FDCAN_PSR_RBRS_Msk        (0x1UL << FDCAN_PSR_RBRS_Pos)                /*!< 0x00001000 */
4607 #define FDCAN_PSR_RBRS            FDCAN_PSR_RBRS_Msk                           /*!<BRS flag of last received FDCAN Message  */
4608 #define FDCAN_PSR_REDL_Pos        (13U)
4609 #define FDCAN_PSR_REDL_Msk        (0x1UL << FDCAN_PSR_REDL_Pos)                /*!< 0x00002000 */
4610 #define FDCAN_PSR_REDL            FDCAN_PSR_REDL_Msk                           /*!<Received FDCAN Message                   */
4611 #define FDCAN_PSR_PXE_Pos         (14U)
4612 #define FDCAN_PSR_PXE_Msk         (0x1UL << FDCAN_PSR_PXE_Pos)                 /*!< 0x00004000 */
4613 #define FDCAN_PSR_PXE             FDCAN_PSR_PXE_Msk                            /*!<Protocol Exception Event                 */
4614 #define FDCAN_PSR_TDCV_Pos        (16U)
4615 #define FDCAN_PSR_TDCV_Msk        (0x7FUL << FDCAN_PSR_TDCV_Pos)               /*!< 0x007F0000 */
4616 #define FDCAN_PSR_TDCV            FDCAN_PSR_TDCV_Msk                           /*!<Transmitter Delay Compensation Value     */
4617 
4618 /*****************  Bit definition for FDCAN_TDCR register  ********************/
4619 #define FDCAN_TDCR_TDCF_Pos       (0U)
4620 #define FDCAN_TDCR_TDCF_Msk       (0x7FUL << FDCAN_TDCR_TDCF_Pos)              /*!< 0x0000007F */
4621 #define FDCAN_TDCR_TDCF           FDCAN_TDCR_TDCF_Msk                          /*!<Transmitter Delay Compensation Filter    */
4622 #define FDCAN_TDCR_TDCO_Pos       (8U)
4623 #define FDCAN_TDCR_TDCO_Msk       (0x7FUL << FDCAN_TDCR_TDCO_Pos)              /*!< 0x00007F00 */
4624 #define FDCAN_TDCR_TDCO           FDCAN_TDCR_TDCO_Msk                          /*!<Transmitter Delay Compensation Offset    */
4625 
4626 /*****************  Bit definition for FDCAN_IR register  **********************/
4627 #define FDCAN_IR_RF0N_Pos         (0U)
4628 #define FDCAN_IR_RF0N_Msk         (0x1UL << FDCAN_IR_RF0N_Pos)                 /*!< 0x00000001 */
4629 #define FDCAN_IR_RF0N             FDCAN_IR_RF0N_Msk                            /*!<Rx FIFO 0 New Message                    */
4630 #define FDCAN_IR_RF0F_Pos         (1U)
4631 #define FDCAN_IR_RF0F_Msk         (0x1UL << FDCAN_IR_RF0F_Pos)                 /*!< 0x00000002 */
4632 #define FDCAN_IR_RF0F             FDCAN_IR_RF0F_Msk                            /*!<Rx FIFO 0 Full                           */
4633 #define FDCAN_IR_RF0L_Pos         (2U)
4634 #define FDCAN_IR_RF0L_Msk         (0x1UL << FDCAN_IR_RF0L_Pos)                 /*!< 0x00000004 */
4635 #define FDCAN_IR_RF0L             FDCAN_IR_RF0L_Msk                            /*!<Rx FIFO 0 Message Lost                   */
4636 #define FDCAN_IR_RF1N_Pos         (3U)
4637 #define FDCAN_IR_RF1N_Msk         (0x1UL << FDCAN_IR_RF1N_Pos)                 /*!< 0x00000008 */
4638 #define FDCAN_IR_RF1N             FDCAN_IR_RF1N_Msk                            /*!<Rx FIFO 1 New Message                    */
4639 #define FDCAN_IR_RF1F_Pos         (4U)
4640 #define FDCAN_IR_RF1F_Msk         (0x1UL << FDCAN_IR_RF1F_Pos)                 /*!< 0x00000010 */
4641 #define FDCAN_IR_RF1F             FDCAN_IR_RF1F_Msk                            /*!<Rx FIFO 1 Full                           */
4642 #define FDCAN_IR_RF1L_Pos         (5U)
4643 #define FDCAN_IR_RF1L_Msk         (0x1UL << FDCAN_IR_RF1L_Pos)                 /*!< 0x00000020 */
4644 #define FDCAN_IR_RF1L             FDCAN_IR_RF1L_Msk                            /*!<Rx FIFO 1 Message Lost                   */
4645 #define FDCAN_IR_HPM_Pos          (6U)
4646 #define FDCAN_IR_HPM_Msk          (0x1UL << FDCAN_IR_HPM_Pos)                  /*!< 0x00000040 */
4647 #define FDCAN_IR_HPM              FDCAN_IR_HPM_Msk                             /*!<High Priority Message                    */
4648 #define FDCAN_IR_TC_Pos           (7U)
4649 #define FDCAN_IR_TC_Msk           (0x1UL << FDCAN_IR_TC_Pos)                   /*!< 0x00000080 */
4650 #define FDCAN_IR_TC               FDCAN_IR_TC_Msk                              /*!<Transmission Completed                   */
4651 #define FDCAN_IR_TCF_Pos          (8U)
4652 #define FDCAN_IR_TCF_Msk          (0x1UL << FDCAN_IR_TCF_Pos)                  /*!< 0x00000100 */
4653 #define FDCAN_IR_TCF              FDCAN_IR_TCF_Msk                             /*!<Transmission Cancellation Finished       */
4654 #define FDCAN_IR_TFE_Pos          (9U)
4655 #define FDCAN_IR_TFE_Msk          (0x1UL << FDCAN_IR_TFE_Pos)                  /*!< 0x00000200 */
4656 #define FDCAN_IR_TFE              FDCAN_IR_TFE_Msk                             /*!<Tx FIFO Empty                            */
4657 #define FDCAN_IR_TEFN_Pos         (10U)
4658 #define FDCAN_IR_TEFN_Msk         (0x1UL << FDCAN_IR_TEFN_Pos)                 /*!< 0x00000400 */
4659 #define FDCAN_IR_TEFN             FDCAN_IR_TEFN_Msk                            /*!<Tx Event FIFO New Entry                  */
4660 #define FDCAN_IR_TEFF_Pos         (11U)
4661 #define FDCAN_IR_TEFF_Msk         (0x1UL << FDCAN_IR_TEFF_Pos)                 /*!< 0x00000800 */
4662 #define FDCAN_IR_TEFF             FDCAN_IR_TEFF_Msk                            /*!<Tx Event FIFO Full                       */
4663 #define FDCAN_IR_TEFL_Pos         (12U)
4664 #define FDCAN_IR_TEFL_Msk         (0x1UL << FDCAN_IR_TEFL_Pos)                 /*!< 0x00001000 */
4665 #define FDCAN_IR_TEFL             FDCAN_IR_TEFL_Msk                            /*!<Tx Event FIFO Element Lost               */
4666 #define FDCAN_IR_TSW_Pos          (13U)
4667 #define FDCAN_IR_TSW_Msk          (0x1UL << FDCAN_IR_TSW_Pos)                  /*!< 0x00002000 */
4668 #define FDCAN_IR_TSW              FDCAN_IR_TSW_Msk                             /*!<Timestamp Wraparound                     */
4669 #define FDCAN_IR_MRAF_Pos         (14U)
4670 #define FDCAN_IR_MRAF_Msk         (0x1UL << FDCAN_IR_MRAF_Pos)                 /*!< 0x00004000 */
4671 #define FDCAN_IR_MRAF             FDCAN_IR_MRAF_Msk                            /*!<Message RAM Access Failure               */
4672 #define FDCAN_IR_TOO_Pos          (15U)
4673 #define FDCAN_IR_TOO_Msk          (0x1UL << FDCAN_IR_TOO_Pos)                  /*!< 0x00008000 */
4674 #define FDCAN_IR_TOO              FDCAN_IR_TOO_Msk                             /*!<Timeout Occurred                         */
4675 #define FDCAN_IR_ELO_Pos          (16U)
4676 #define FDCAN_IR_ELO_Msk          (0x1UL << FDCAN_IR_ELO_Pos)                  /*!< 0x00010000 */
4677 #define FDCAN_IR_ELO              FDCAN_IR_ELO_Msk                             /*!<Error Logging Overflow                   */
4678 #define FDCAN_IR_EP_Pos           (17U)
4679 #define FDCAN_IR_EP_Msk           (0x1UL << FDCAN_IR_EP_Pos)                   /*!< 0x00020000 */
4680 #define FDCAN_IR_EP               FDCAN_IR_EP_Msk                              /*!<Error Passive                            */
4681 #define FDCAN_IR_EW_Pos           (18U)
4682 #define FDCAN_IR_EW_Msk           (0x1UL << FDCAN_IR_EW_Pos)                   /*!< 0x00040000 */
4683 #define FDCAN_IR_EW               FDCAN_IR_EW_Msk                              /*!<Warning Status                           */
4684 #define FDCAN_IR_BO_Pos           (19U)
4685 #define FDCAN_IR_BO_Msk           (0x1UL << FDCAN_IR_BO_Pos)                   /*!< 0x00080000 */
4686 #define FDCAN_IR_BO               FDCAN_IR_BO_Msk                              /*!<Bus_Off Status                           */
4687 #define FDCAN_IR_WDI_Pos          (20U)
4688 #define FDCAN_IR_WDI_Msk          (0x1UL << FDCAN_IR_WDI_Pos)                  /*!< 0x00100000 */
4689 #define FDCAN_IR_WDI              FDCAN_IR_WDI_Msk                             /*!<Watchdog Interrupt                       */
4690 #define FDCAN_IR_PEA_Pos          (21U)
4691 #define FDCAN_IR_PEA_Msk          (0x1UL << FDCAN_IR_PEA_Pos)                  /*!< 0x00200000 */
4692 #define FDCAN_IR_PEA              FDCAN_IR_PEA_Msk                             /*!<Protocol Error in Arbitration Phase      */
4693 #define FDCAN_IR_PED_Pos          (22U)
4694 #define FDCAN_IR_PED_Msk          (0x1UL << FDCAN_IR_PED_Pos)                  /*!< 0x00400000 */
4695 #define FDCAN_IR_PED              FDCAN_IR_PED_Msk                             /*!<Protocol Error in Data Phase             */
4696 #define FDCAN_IR_ARA_Pos          (23U)
4697 #define FDCAN_IR_ARA_Msk          (0x1UL << FDCAN_IR_ARA_Pos)                  /*!< 0x00800000 */
4698 #define FDCAN_IR_ARA              FDCAN_IR_ARA_Msk                             /*!<Access to Reserved Address               */
4699 
4700 /*****************  Bit definition for FDCAN_IE register  **********************/
4701 #define FDCAN_IE_RF0NE_Pos        (0U)
4702 #define FDCAN_IE_RF0NE_Msk        (0x1UL << FDCAN_IE_RF0NE_Pos)                /*!< 0x00000001 */
4703 #define FDCAN_IE_RF0NE            FDCAN_IE_RF0NE_Msk                           /*!<Rx FIFO 0 New Message Enable             */
4704 #define FDCAN_IE_RF0FE_Pos        (1U)
4705 #define FDCAN_IE_RF0FE_Msk        (0x1UL << FDCAN_IE_RF0FE_Pos)                /*!< 0x00000002 */
4706 #define FDCAN_IE_RF0FE            FDCAN_IE_RF0FE_Msk                           /*!<Rx FIFO 0 Full Enable                    */
4707 #define FDCAN_IE_RF0LE_Pos        (2U)
4708 #define FDCAN_IE_RF0LE_Msk        (0x1UL << FDCAN_IE_RF0LE_Pos)                /*!< 0x00000004 */
4709 #define FDCAN_IE_RF0LE            FDCAN_IE_RF0LE_Msk                           /*!<Rx FIFO 0 Message Lost Enable            */
4710 #define FDCAN_IE_RF1NE_Pos        (3U)
4711 #define FDCAN_IE_RF1NE_Msk        (0x1UL << FDCAN_IE_RF1NE_Pos)                /*!< 0x00000008 */
4712 #define FDCAN_IE_RF1NE            FDCAN_IE_RF1NE_Msk                           /*!<Rx FIFO 1 New Message Enable             */
4713 #define FDCAN_IE_RF1FE_Pos        (4U)
4714 #define FDCAN_IE_RF1FE_Msk        (0x1UL << FDCAN_IE_RF1FE_Pos)                /*!< 0x00000010 */
4715 #define FDCAN_IE_RF1FE            FDCAN_IE_RF1FE_Msk                           /*!<Rx FIFO 1 Full Enable                    */
4716 #define FDCAN_IE_RF1LE_Pos        (5U)
4717 #define FDCAN_IE_RF1LE_Msk        (0x1UL << FDCAN_IE_RF1LE_Pos)                /*!< 0x00000020 */
4718 #define FDCAN_IE_RF1LE            FDCAN_IE_RF1LE_Msk                           /*!<Rx FIFO 1 Message Lost Enable            */
4719 #define FDCAN_IE_HPME_Pos         (6U)
4720 #define FDCAN_IE_HPME_Msk         (0x1UL << FDCAN_IE_HPME_Pos)                 /*!< 0x00000040 */
4721 #define FDCAN_IE_HPME             FDCAN_IE_HPME_Msk                            /*!<High Priority Message Enable             */
4722 #define FDCAN_IE_TCE_Pos          (7U)
4723 #define FDCAN_IE_TCE_Msk          (0x1UL << FDCAN_IE_TCE_Pos)                  /*!< 0x00000080 */
4724 #define FDCAN_IE_TCE              FDCAN_IE_TCE_Msk                             /*!<Transmission Completed Enable            */
4725 #define FDCAN_IE_TCFE_Pos         (8U)
4726 #define FDCAN_IE_TCFE_Msk         (0x1UL << FDCAN_IE_TCFE_Pos)                 /*!< 0x00000100 */
4727 #define FDCAN_IE_TCFE             FDCAN_IE_TCFE_Msk                            /*!<Transmission Cancellation Finished Enable*/
4728 #define FDCAN_IE_TFEE_Pos         (9U)
4729 #define FDCAN_IE_TFEE_Msk         (0x1UL << FDCAN_IE_TFEE_Pos)                 /*!< 0x00000200 */
4730 #define FDCAN_IE_TFEE             FDCAN_IE_TFEE_Msk                            /*!<Tx FIFO Empty Enable                     */
4731 #define FDCAN_IE_TEFNE_Pos        (10U)
4732 #define FDCAN_IE_TEFNE_Msk        (0x1UL << FDCAN_IE_TEFNE_Pos)                /*!< 0x00000400 */
4733 #define FDCAN_IE_TEFNE            FDCAN_IE_TEFNE_Msk                           /*!<Tx Event FIFO New Entry Enable           */
4734 #define FDCAN_IE_TEFFE_Pos        (11U)
4735 #define FDCAN_IE_TEFFE_Msk        (0x1UL << FDCAN_IE_TEFFE_Pos)                /*!< 0x00000800 */
4736 #define FDCAN_IE_TEFFE            FDCAN_IE_TEFFE_Msk                           /*!<Tx Event FIFO Full Enable                */
4737 #define FDCAN_IE_TEFLE_Pos        (12U)
4738 #define FDCAN_IE_TEFLE_Msk        (0x1UL << FDCAN_IE_TEFLE_Pos)                /*!< 0x00001000 */
4739 #define FDCAN_IE_TEFLE            FDCAN_IE_TEFLE_Msk                           /*!<Tx Event FIFO Element Lost Enable        */
4740 #define FDCAN_IE_TSWE_Pos         (13U)
4741 #define FDCAN_IE_TSWE_Msk         (0x1UL << FDCAN_IE_TSWE_Pos)                 /*!< 0x00002000 */
4742 #define FDCAN_IE_TSWE             FDCAN_IE_TSWE_Msk                            /*!<Timestamp Wraparound Enable              */
4743 #define FDCAN_IE_MRAFE_Pos        (14U)
4744 #define FDCAN_IE_MRAFE_Msk        (0x1UL << FDCAN_IE_MRAFE_Pos)                /*!< 0x00004000 */
4745 #define FDCAN_IE_MRAFE            FDCAN_IE_MRAFE_Msk                           /*!<Message RAM Access Failure Enable        */
4746 #define FDCAN_IE_TOOE_Pos         (15U)
4747 #define FDCAN_IE_TOOE_Msk         (0x1UL << FDCAN_IE_TOOE_Pos)                 /*!< 0x00008000 */
4748 #define FDCAN_IE_TOOE             FDCAN_IE_TOOE_Msk                            /*!<Timeout Occurred Enable                  */
4749 #define FDCAN_IE_ELOE_Pos         (16U)
4750 #define FDCAN_IE_ELOE_Msk         (0x1UL << FDCAN_IE_ELOE_Pos)                 /*!< 0x00010000 */
4751 #define FDCAN_IE_ELOE             FDCAN_IE_ELOE_Msk                            /*!<Error Logging Overflow Enable            */
4752 #define FDCAN_IE_EPE_Pos          (17U)
4753 #define FDCAN_IE_EPE_Msk          (0x1UL << FDCAN_IE_EPE_Pos)                  /*!< 0x00020000 */
4754 #define FDCAN_IE_EPE              FDCAN_IE_EPE_Msk                             /*!<Error Passive Enable                     */
4755 #define FDCAN_IE_EWE_Pos          (18U)
4756 #define FDCAN_IE_EWE_Msk          (0x1UL << FDCAN_IE_EWE_Pos)                  /*!< 0x00040000 */
4757 #define FDCAN_IE_EWE              FDCAN_IE_EWE_Msk                             /*!<Warning Status Enable                    */
4758 #define FDCAN_IE_BOE_Pos          (19U)
4759 #define FDCAN_IE_BOE_Msk          (0x1UL << FDCAN_IE_BOE_Pos)                  /*!< 0x00080000 */
4760 #define FDCAN_IE_BOE              FDCAN_IE_BOE_Msk                             /*!<Bus_Off Status Enable                    */
4761 #define FDCAN_IE_WDIE_Pos         (20U)
4762 #define FDCAN_IE_WDIE_Msk         (0x1UL << FDCAN_IE_WDIE_Pos)                 /*!< 0x00100000 */
4763 #define FDCAN_IE_WDIE             FDCAN_IE_WDIE_Msk                            /*!<Watchdog Interrupt Enable                */
4764 #define FDCAN_IE_PEAE_Pos         (21U)
4765 #define FDCAN_IE_PEAE_Msk         (0x1UL << FDCAN_IE_PEAE_Pos)                 /*!< 0x00200000 */
4766 #define FDCAN_IE_PEAE             FDCAN_IE_PEAE_Msk                            /*!<Protocol Error in Arbitration Phase Enable*/
4767 #define FDCAN_IE_PEDE_Pos         (22U)
4768 #define FDCAN_IE_PEDE_Msk         (0x1UL << FDCAN_IE_PEDE_Pos)                 /*!< 0x00400000 */
4769 #define FDCAN_IE_PEDE             FDCAN_IE_PEDE_Msk                            /*!<Protocol Error in Data Phase Enable      */
4770 #define FDCAN_IE_ARAE_Pos         (23U)
4771 #define FDCAN_IE_ARAE_Msk         (0x1UL << FDCAN_IE_ARAE_Pos)                 /*!< 0x00800000 */
4772 #define FDCAN_IE_ARAE             FDCAN_IE_ARAE_Msk                            /*!<Access to Reserved Address Enable        */
4773 
4774 /*****************  Bit definition for FDCAN_ILS register  **********************/
4775 #define FDCAN_ILS_RXFIFO0_Pos     (0U)
4776 #define FDCAN_ILS_RXFIFO0_Msk     (0x1UL << FDCAN_ILS_RXFIFO0_Pos)             /*!< 0x00000001 */
4777 #define FDCAN_ILS_RXFIFO0         FDCAN_ILS_RXFIFO0_Msk                        /*!<Rx FIFO 0 Message Lost
4778                                                                                    Rx FIFO 0 is Full
4779                                                                                    Rx FIFO 0 Has New Message                */
4780 #define FDCAN_ILS_RXFIFO1_Pos     (1U)
4781 #define FDCAN_ILS_RXFIFO1_Msk     (0x1UL << FDCAN_ILS_RXFIFO1_Pos)             /*!< 0x00000002 */
4782 #define FDCAN_ILS_RXFIFO1         FDCAN_ILS_RXFIFO1_Msk                        /*!<Rx FIFO 1 Message Lost
4783                                                                                    Rx FIFO 1 is Full
4784                                                                                    Rx FIFO 1 Has New Message                */
4785 #define FDCAN_ILS_SMSG_Pos        (2U)
4786 #define FDCAN_ILS_SMSG_Msk        (0x1UL << FDCAN_ILS_SMSG_Pos)                /*!< 0x00000004 */
4787 #define FDCAN_ILS_SMSG            FDCAN_ILS_SMSG_Msk                           /*!<Transmission Cancellation Finished
4788                                                                                    Transmission Completed
4789                                                                                    High Priority Message                    */
4790 #define FDCAN_ILS_TFERR_Pos       (3U)
4791 #define FDCAN_ILS_TFERR_Msk       (0x1UL << FDCAN_ILS_TFERR_Pos)               /*!< 0x00000008 */
4792 #define FDCAN_ILS_TFERR           FDCAN_ILS_TFERR_Msk                          /*!<Tx Event FIFO Element Lost
4793                                                                                    Tx Event FIFO Full
4794                                                                                    Tx Event FIFO New Entry
4795                                                                                    Tx FIFO Empty Interrupt Line             */
4796 #define FDCAN_ILS_MISC_Pos        (4U)
4797 #define FDCAN_ILS_MISC_Msk        (0x1UL << FDCAN_ILS_MISC_Pos)                /*!< 0x00000010 */
4798 #define FDCAN_ILS_MISC            FDCAN_ILS_MISC_Msk                           /*!<Timeout Occurred
4799                                                                                     Message RAM Access Failure
4800                                                                                     Timestamp Wraparound                    */
4801 #define FDCAN_ILS_BERR_Pos        (5U)
4802 #define FDCAN_ILS_BERR_Msk        (0x1UL << FDCAN_ILS_BERR_Pos)                /*!< 0x00000020 */
4803 #define FDCAN_ILS_BERR            FDCAN_ILS_BERR_Msk                           /*!<Error Passive
4804                                                                                    Error Logging Overflow                   */
4805 #define FDCAN_ILS_PERR_Pos        (6U)
4806 #define FDCAN_ILS_PERR_Msk        (0x1UL << FDCAN_ILS_PERR_Pos)                /*!< 0x00000040 */
4807 #define FDCAN_ILS_PERR            FDCAN_ILS_PERR_Msk                           /*!<Access to Reserved Address Line
4808                                                                                    Protocol Error in Data Phase Line
4809                                                                                    Protocol Error in Arbitration Phase Line
4810                                                                                    Watchdog Interrupt Line
4811                                                                                    Bus_Off Status
4812                                                                                    Warning Status                           */
4813 
4814 /*****************  Bit definition for FDCAN_ILE register  **********************/
4815 #define FDCAN_ILE_EINT0_Pos       (0U)
4816 #define FDCAN_ILE_EINT0_Msk       (0x1UL << FDCAN_ILE_EINT0_Pos)               /*!< 0x00000001 */
4817 #define FDCAN_ILE_EINT0           FDCAN_ILE_EINT0_Msk                          /*!<Enable Interrupt Line 0                  */
4818 #define FDCAN_ILE_EINT1_Pos       (1U)
4819 #define FDCAN_ILE_EINT1_Msk       (0x1UL << FDCAN_ILE_EINT1_Pos)               /*!< 0x00000002 */
4820 #define FDCAN_ILE_EINT1           FDCAN_ILE_EINT1_Msk                          /*!<Enable Interrupt Line 1                  */
4821 
4822 /*****************  Bit definition for FDCAN_RXGFC register  ********************/
4823 #define FDCAN_RXGFC_RRFE_Pos      (0U)
4824 #define FDCAN_RXGFC_RRFE_Msk      (0x1UL << FDCAN_RXGFC_RRFE_Pos)              /*!< 0x00000001 */
4825 #define FDCAN_RXGFC_RRFE          FDCAN_RXGFC_RRFE_Msk                         /*!<Reject Remote Frames Extended            */
4826 #define FDCAN_RXGFC_RRFS_Pos      (1U)
4827 #define FDCAN_RXGFC_RRFS_Msk      (0x1UL << FDCAN_RXGFC_RRFS_Pos)              /*!< 0x00000002 */
4828 #define FDCAN_RXGFC_RRFS          FDCAN_RXGFC_RRFS_Msk                         /*!<Reject Remote Frames Standard            */
4829 #define FDCAN_RXGFC_ANFE_Pos      (2U)
4830 #define FDCAN_RXGFC_ANFE_Msk      (0x3UL << FDCAN_RXGFC_ANFE_Pos)              /*!< 0x0000000C */
4831 #define FDCAN_RXGFC_ANFE          FDCAN_RXGFC_ANFE_Msk                         /*!<Accept Non-matching Frames Extended      */
4832 #define FDCAN_RXGFC_ANFS_Pos      (4U)
4833 #define FDCAN_RXGFC_ANFS_Msk      (0x3UL << FDCAN_RXGFC_ANFS_Pos)              /*!< 0x00000030 */
4834 #define FDCAN_RXGFC_ANFS          FDCAN_RXGFC_ANFS_Msk                         /*!<Accept Non-matching Frames Standard      */
4835 #define FDCAN_RXGFC_F1OM_Pos      (8U)
4836 #define FDCAN_RXGFC_F1OM_Msk      (0x1UL << FDCAN_RXGFC_F1OM_Pos)              /*!< 0x00000100 */
4837 #define FDCAN_RXGFC_F1OM          FDCAN_RXGFC_F1OM_Msk                         /*!<FIFO 1 operation mode                    */
4838 #define FDCAN_RXGFC_F0OM_Pos      (9U)
4839 #define FDCAN_RXGFC_F0OM_Msk      (0x1UL << FDCAN_RXGFC_F0OM_Pos)              /*!< 0x00000200 */
4840 #define FDCAN_RXGFC_F0OM          FDCAN_RXGFC_F0OM_Msk                         /*!<FIFO 0 operation mode                    */
4841 #define FDCAN_RXGFC_LSS_Pos       (16U)
4842 #define FDCAN_RXGFC_LSS_Msk       (0x1FUL << FDCAN_RXGFC_LSS_Pos)              /*!< 0x001F0000 */
4843 #define FDCAN_RXGFC_LSS           FDCAN_RXGFC_LSS_Msk                          /*!<List Size Standard                       */
4844 #define FDCAN_RXGFC_LSE_Pos       (24U)
4845 #define FDCAN_RXGFC_LSE_Msk       (0xFUL << FDCAN_RXGFC_LSE_Pos)               /*!< 0x0F000000 */
4846 #define FDCAN_RXGFC_LSE           FDCAN_RXGFC_LSE_Msk                          /*!<List Size Extended                       */
4847 
4848 /*****************  Bit definition for FDCAN_XIDAM register  ********************/
4849 #define FDCAN_XIDAM_EIDM_Pos      (0U)
4850 #define FDCAN_XIDAM_EIDM_Msk      (0x1FFFFFFFUL << FDCAN_XIDAM_EIDM_Pos)       /*!< 0x1FFFFFFF */
4851 #define FDCAN_XIDAM_EIDM          FDCAN_XIDAM_EIDM_Msk                         /*!<Extended ID Mask                         */
4852 
4853 /*****************  Bit definition for FDCAN_HPMS register  *********************/
4854 #define FDCAN_HPMS_BIDX_Pos       (0U)
4855 #define FDCAN_HPMS_BIDX_Msk       (0x7UL << FDCAN_HPMS_BIDX_Pos)               /*!< 0x00000007 */
4856 #define FDCAN_HPMS_BIDX           FDCAN_HPMS_BIDX_Msk                          /*!<Buffer Index                             */
4857 #define FDCAN_HPMS_MSI_Pos        (6U)
4858 #define FDCAN_HPMS_MSI_Msk        (0x3UL << FDCAN_HPMS_MSI_Pos)                /*!< 0x000000C0 */
4859 #define FDCAN_HPMS_MSI            FDCAN_HPMS_MSI_Msk                           /*!<Message Storage Indicator                */
4860 #define FDCAN_HPMS_FIDX_Pos       (8U)
4861 #define FDCAN_HPMS_FIDX_Msk       (0x1FUL << FDCAN_HPMS_FIDX_Pos)              /*!< 0x00001F00 */
4862 #define FDCAN_HPMS_FIDX           FDCAN_HPMS_FIDX_Msk                          /*!<Filter Index                             */
4863 #define FDCAN_HPMS_FLST_Pos       (15U)
4864 #define FDCAN_HPMS_FLST_Msk       (0x1UL << FDCAN_HPMS_FLST_Pos)               /*!< 0x00008000 */
4865 #define FDCAN_HPMS_FLST           FDCAN_HPMS_FLST_Msk                          /*!<Filter List                              */
4866 
4867 /*****************  Bit definition for FDCAN_RXF0S register  ********************/
4868 #define FDCAN_RXF0S_F0FL_Pos      (0U)
4869 #define FDCAN_RXF0S_F0FL_Msk      (0xFUL << FDCAN_RXF0S_F0FL_Pos)              /*!< 0x0000000F */
4870 #define FDCAN_RXF0S_F0FL          FDCAN_RXF0S_F0FL_Msk                         /*!<Rx FIFO 0 Fill Level                     */
4871 #define FDCAN_RXF0S_F0GI_Pos      (8U)
4872 #define FDCAN_RXF0S_F0GI_Msk      (0x3UL << FDCAN_RXF0S_F0GI_Pos)              /*!< 0x00000300 */
4873 #define FDCAN_RXF0S_F0GI          FDCAN_RXF0S_F0GI_Msk                         /*!<Rx FIFO 0 Get Index                      */
4874 #define FDCAN_RXF0S_F0PI_Pos      (16U)
4875 #define FDCAN_RXF0S_F0PI_Msk      (0x3UL << FDCAN_RXF0S_F0PI_Pos)              /*!< 0x00030000 */
4876 #define FDCAN_RXF0S_F0PI          FDCAN_RXF0S_F0PI_Msk                         /*!<Rx FIFO 0 Put Index                      */
4877 #define FDCAN_RXF0S_F0F_Pos       (24U)
4878 #define FDCAN_RXF0S_F0F_Msk       (0x1UL << FDCAN_RXF0S_F0F_Pos)               /*!< 0x01000000 */
4879 #define FDCAN_RXF0S_F0F           FDCAN_RXF0S_F0F_Msk                          /*!<Rx FIFO 0 Full                           */
4880 #define FDCAN_RXF0S_RF0L_Pos      (25U)
4881 #define FDCAN_RXF0S_RF0L_Msk      (0x1UL << FDCAN_RXF0S_RF0L_Pos)              /*!< 0x02000000 */
4882 #define FDCAN_RXF0S_RF0L          FDCAN_RXF0S_RF0L_Msk                         /*!<Rx FIFO 0 Message Lost                   */
4883 
4884 /*****************  Bit definition for FDCAN_RXF0A register  ********************/
4885 #define FDCAN_RXF0A_F0AI_Pos      (0U)
4886 #define FDCAN_RXF0A_F0AI_Msk      (0x7UL << FDCAN_RXF0A_F0AI_Pos)              /*!< 0x00000007 */
4887 #define FDCAN_RXF0A_F0AI          FDCAN_RXF0A_F0AI_Msk                         /*!<Rx FIFO 0 Acknowledge Index              */
4888 
4889 /*****************  Bit definition for FDCAN_RXF1S register  ********************/
4890 #define FDCAN_RXF1S_F1FL_Pos      (0U)
4891 #define FDCAN_RXF1S_F1FL_Msk      (0xFUL << FDCAN_RXF1S_F1FL_Pos)              /*!< 0x0000000F */
4892 #define FDCAN_RXF1S_F1FL          FDCAN_RXF1S_F1FL_Msk                         /*!<Rx FIFO 1 Fill Level                     */
4893 #define FDCAN_RXF1S_F1GI_Pos      (8U)
4894 #define FDCAN_RXF1S_F1GI_Msk      (0x3UL << FDCAN_RXF1S_F1GI_Pos)              /*!< 0x00000300 */
4895 #define FDCAN_RXF1S_F1GI          FDCAN_RXF1S_F1GI_Msk                         /*!<Rx FIFO 1 Get Index                      */
4896 #define FDCAN_RXF1S_F1PI_Pos      (16U)
4897 #define FDCAN_RXF1S_F1PI_Msk      (0x3UL << FDCAN_RXF1S_F1PI_Pos)              /*!< 0x00030000 */
4898 #define FDCAN_RXF1S_F1PI          FDCAN_RXF1S_F1PI_Msk                         /*!<Rx FIFO 1 Put Index                      */
4899 #define FDCAN_RXF1S_F1F_Pos       (24U)
4900 #define FDCAN_RXF1S_F1F_Msk       (0x1UL << FDCAN_RXF1S_F1F_Pos)               /*!< 0x01000000 */
4901 #define FDCAN_RXF1S_F1F           FDCAN_RXF1S_F1F_Msk                          /*!<Rx FIFO 1 Full                           */
4902 #define FDCAN_RXF1S_RF1L_Pos      (25U)
4903 #define FDCAN_RXF1S_RF1L_Msk      (0x1UL << FDCAN_RXF1S_RF1L_Pos)              /*!< 0x02000000 */
4904 #define FDCAN_RXF1S_RF1L          FDCAN_RXF1S_RF1L_Msk                         /*!<Rx FIFO 1 Message Lost                   */
4905 
4906 /*****************  Bit definition for FDCAN_RXF1A register  ********************/
4907 #define FDCAN_RXF1A_F1AI_Pos      (0U)
4908 #define FDCAN_RXF1A_F1AI_Msk      (0x7UL << FDCAN_RXF1A_F1AI_Pos)              /*!< 0x00000007 */
4909 #define FDCAN_RXF1A_F1AI          FDCAN_RXF1A_F1AI_Msk                         /*!<Rx FIFO 1 Acknowledge Index              */
4910 
4911 /*****************  Bit definition for FDCAN_TXBC register  *********************/
4912 #define FDCAN_TXBC_TFQM_Pos       (24U)
4913 #define FDCAN_TXBC_TFQM_Msk       (0x1UL << FDCAN_TXBC_TFQM_Pos)               /*!< 0x01000000 */
4914 #define FDCAN_TXBC_TFQM           FDCAN_TXBC_TFQM_Msk                          /*!<Tx FIFO/Queue Mode                       */
4915 
4916 /*****************  Bit definition for FDCAN_TXFQS register  *********************/
4917 #define FDCAN_TXFQS_TFFL_Pos      (0U)
4918 #define FDCAN_TXFQS_TFFL_Msk      (0x7UL << FDCAN_TXFQS_TFFL_Pos)              /*!< 0x00000007 */
4919 #define FDCAN_TXFQS_TFFL          FDCAN_TXFQS_TFFL_Msk                         /*!<Tx FIFO Free Level                       */
4920 #define FDCAN_TXFQS_TFGI_Pos      (8U)
4921 #define FDCAN_TXFQS_TFGI_Msk      (0x3UL << FDCAN_TXFQS_TFGI_Pos)              /*!< 0x00000300 */
4922 #define FDCAN_TXFQS_TFGI          FDCAN_TXFQS_TFGI_Msk                         /*!<Tx FIFO Get Index                        */
4923 #define FDCAN_TXFQS_TFQPI_Pos     (16U)
4924 #define FDCAN_TXFQS_TFQPI_Msk     (0x3UL << FDCAN_TXFQS_TFQPI_Pos)             /*!< 0x00030000 */
4925 #define FDCAN_TXFQS_TFQPI         FDCAN_TXFQS_TFQPI_Msk                        /*!<Tx FIFO/Queue Put Index                  */
4926 #define FDCAN_TXFQS_TFQF_Pos      (21U)
4927 #define FDCAN_TXFQS_TFQF_Msk      (0x1UL << FDCAN_TXFQS_TFQF_Pos)              /*!< 0x00200000 */
4928 #define FDCAN_TXFQS_TFQF          FDCAN_TXFQS_TFQF_Msk                         /*!<Tx FIFO/Queue Full                       */
4929 
4930 /*****************  Bit definition for FDCAN_TXBRP register  *********************/
4931 #define FDCAN_TXBRP_TRP_Pos       (0U)
4932 #define FDCAN_TXBRP_TRP_Msk       (0x7UL << FDCAN_TXBRP_TRP_Pos)               /*!< 0x00000007 */
4933 #define FDCAN_TXBRP_TRP           FDCAN_TXBRP_TRP_Msk                          /*!<Transmission Request Pending             */
4934 
4935 /*****************  Bit definition for FDCAN_TXBAR register  *********************/
4936 #define FDCAN_TXBAR_AR_Pos        (0U)
4937 #define FDCAN_TXBAR_AR_Msk        (0x7UL << FDCAN_TXBAR_AR_Pos)                /*!< 0x00000007 */
4938 #define FDCAN_TXBAR_AR            FDCAN_TXBAR_AR_Msk                           /*!<Add Request                              */
4939 
4940 /*****************  Bit definition for FDCAN_TXBCR register  *********************/
4941 #define FDCAN_TXBCR_CR_Pos        (0U)
4942 #define FDCAN_TXBCR_CR_Msk        (0x7UL << FDCAN_TXBCR_CR_Pos)                /*!< 0x00000007 */
4943 #define FDCAN_TXBCR_CR            FDCAN_TXBCR_CR_Msk                           /*!<Cancellation Request                     */
4944 
4945 /*****************  Bit definition for FDCAN_TXBTO register  *********************/
4946 #define FDCAN_TXBTO_TO_Pos        (0U)
4947 #define FDCAN_TXBTO_TO_Msk        (0x7UL << FDCAN_TXBTO_TO_Pos)                /*!< 0x00000007 */
4948 #define FDCAN_TXBTO_TO            FDCAN_TXBTO_TO_Msk                           /*!<Transmission Occurred                    */
4949 
4950 /*****************  Bit definition for FDCAN_TXBCF register  *********************/
4951 #define FDCAN_TXBCF_CF_Pos        (0U)
4952 #define FDCAN_TXBCF_CF_Msk        (0x7UL << FDCAN_TXBCF_CF_Pos)                /*!< 0x00000007 */
4953 #define FDCAN_TXBCF_CF            FDCAN_TXBCF_CF_Msk                           /*!<Cancellation Finished                    */
4954 
4955 /*****************  Bit definition for FDCAN_TXBTIE register  ********************/
4956 #define FDCAN_TXBTIE_TIE_Pos      (0U)
4957 #define FDCAN_TXBTIE_TIE_Msk      (0x7UL << FDCAN_TXBTIE_TIE_Pos)              /*!< 0x00000007 */
4958 #define FDCAN_TXBTIE_TIE          FDCAN_TXBTIE_TIE_Msk                         /*!<Transmission Interrupt Enable            */
4959 
4960 /*****************  Bit definition for FDCAN_ TXBCIE register  *******************/
4961 #define FDCAN_TXBCIE_CFIE_Pos     (0U)
4962 #define FDCAN_TXBCIE_CFIE_Msk     (0x7UL << FDCAN_TXBCIE_CFIE_Pos)             /*!< 0x00000007 */
4963 #define FDCAN_TXBCIE_CFIE         FDCAN_TXBCIE_CFIE_Msk                        /*!<Cancellation Finished Interrupt Enable   */
4964 
4965 /*****************  Bit definition for FDCAN_TXEFS register  *********************/
4966 #define FDCAN_TXEFS_EFFL_Pos      (0U)
4967 #define FDCAN_TXEFS_EFFL_Msk      (0x7UL << FDCAN_TXEFS_EFFL_Pos)              /*!< 0x00000007 */
4968 #define FDCAN_TXEFS_EFFL          FDCAN_TXEFS_EFFL_Msk                         /*!<Event FIFO Fill Level                    */
4969 #define FDCAN_TXEFS_EFGI_Pos      (8U)
4970 #define FDCAN_TXEFS_EFGI_Msk      (0x3UL << FDCAN_TXEFS_EFGI_Pos)              /*!< 0x00000300 */
4971 #define FDCAN_TXEFS_EFGI          FDCAN_TXEFS_EFGI_Msk                         /*!<Event FIFO Get Index                     */
4972 #define FDCAN_TXEFS_EFPI_Pos      (16U)
4973 #define FDCAN_TXEFS_EFPI_Msk      (0x3UL << FDCAN_TXEFS_EFPI_Pos)              /*!< 0x00030000 */
4974 #define FDCAN_TXEFS_EFPI          FDCAN_TXEFS_EFPI_Msk                         /*!<Event FIFO Put Index                     */
4975 #define FDCAN_TXEFS_EFF_Pos       (24U)
4976 #define FDCAN_TXEFS_EFF_Msk       (0x1UL << FDCAN_TXEFS_EFF_Pos)               /*!< 0x01000000 */
4977 #define FDCAN_TXEFS_EFF           FDCAN_TXEFS_EFF_Msk                          /*!<Event FIFO Full                          */
4978 #define FDCAN_TXEFS_TEFL_Pos      (25U)
4979 #define FDCAN_TXEFS_TEFL_Msk      (0x1UL << FDCAN_TXEFS_TEFL_Pos)              /*!< 0x02000000 */
4980 #define FDCAN_TXEFS_TEFL          FDCAN_TXEFS_TEFL_Msk                         /*!<Tx Event FIFO Element Lost               */
4981 
4982 /*****************  Bit definition for FDCAN_TXEFA register  *********************/
4983 #define FDCAN_TXEFA_EFAI_Pos      (0U)
4984 #define FDCAN_TXEFA_EFAI_Msk      (0x3UL << FDCAN_TXEFA_EFAI_Pos)              /*!< 0x00000003 */
4985 #define FDCAN_TXEFA_EFAI          FDCAN_TXEFA_EFAI_Msk                         /*!<Event FIFO Acknowledge Index             */
4986 
4987 
4988 /*!<FDCAN config registers */
4989 /*****************  Bit definition for FDCAN_CKDIV register  *********************/
4990 #define FDCAN_CKDIV_PDIV_Pos      (0U)
4991 #define FDCAN_CKDIV_PDIV_Msk      (0xFUL << FDCAN_CKDIV_PDIV_Pos)              /*!< 0x0000000F */
4992 #define FDCAN_CKDIV_PDIV          FDCAN_CKDIV_PDIV_Msk                         /*!<Input Clock Divider                      */
4993 
4994 /******************************************************************************/
4995 /*                                                                            */
4996 /*                                    FLASH                                   */
4997 /*                                                                            */
4998 /******************************************************************************/
4999 /*******************  Bits definition for FLASH_ACR register  *****************/
5000 #define FLASH_ACR_LATENCY_Pos             (0U)
5001 #define FLASH_ACR_LATENCY_Msk             (0xFUL << FLASH_ACR_LATENCY_Pos)     /*!< 0x0000000F */
5002 #define FLASH_ACR_LATENCY                 FLASH_ACR_LATENCY_Msk
5003 #define FLASH_ACR_LATENCY_0WS             (0x00000000U)
5004 #define FLASH_ACR_LATENCY_1WS             (0x00000001U)
5005 #define FLASH_ACR_LATENCY_2WS             (0x00000002U)
5006 #define FLASH_ACR_LATENCY_3WS             (0x00000003U)
5007 #define FLASH_ACR_LATENCY_4WS             (0x00000004U)
5008 #define FLASH_ACR_LATENCY_5WS             (0x00000005U)
5009 #define FLASH_ACR_LATENCY_6WS             (0x00000006U)
5010 #define FLASH_ACR_LATENCY_7WS             (0x00000007U)
5011 #define FLASH_ACR_LATENCY_8WS             (0x00000008U)
5012 #define FLASH_ACR_LATENCY_9WS             (0x00000009U)
5013 #define FLASH_ACR_LATENCY_10WS            (0x0000000AU)
5014 #define FLASH_ACR_LATENCY_11WS            (0x0000000BU)
5015 #define FLASH_ACR_LATENCY_12WS            (0x0000000CU)
5016 #define FLASH_ACR_LATENCY_13WS            (0x0000000DU)
5017 #define FLASH_ACR_LATENCY_14WS            (0x0000000EU)
5018 #define FLASH_ACR_LATENCY_15WS            (0x0000000FU)
5019 #define FLASH_ACR_PRFTEN_Pos              (8U)
5020 #define FLASH_ACR_PRFTEN_Msk              (0x1UL << FLASH_ACR_PRFTEN_Pos)      /*!< 0x00000100 */
5021 #define FLASH_ACR_PRFTEN                  FLASH_ACR_PRFTEN_Msk
5022 #define FLASH_ACR_ICEN_Pos                (9U)
5023 #define FLASH_ACR_ICEN_Msk                (0x1UL << FLASH_ACR_ICEN_Pos)        /*!< 0x00000200 */
5024 #define FLASH_ACR_ICEN                    FLASH_ACR_ICEN_Msk
5025 #define FLASH_ACR_DCEN_Pos                (10U)
5026 #define FLASH_ACR_DCEN_Msk                (0x1UL << FLASH_ACR_DCEN_Pos)        /*!< 0x00000400 */
5027 #define FLASH_ACR_DCEN                    FLASH_ACR_DCEN_Msk
5028 #define FLASH_ACR_ICRST_Pos               (11U)
5029 #define FLASH_ACR_ICRST_Msk               (0x1UL << FLASH_ACR_ICRST_Pos)       /*!< 0x00000800 */
5030 #define FLASH_ACR_ICRST                   FLASH_ACR_ICRST_Msk
5031 #define FLASH_ACR_DCRST_Pos               (12U)
5032 #define FLASH_ACR_DCRST_Msk               (0x1UL << FLASH_ACR_DCRST_Pos)       /*!< 0x00001000 */
5033 #define FLASH_ACR_DCRST                   FLASH_ACR_DCRST_Msk
5034 #define FLASH_ACR_RUN_PD_Pos              (13U)
5035 #define FLASH_ACR_RUN_PD_Msk              (0x1UL << FLASH_ACR_RUN_PD_Pos)      /*!< 0x00002000 */
5036 #define FLASH_ACR_RUN_PD                  FLASH_ACR_RUN_PD_Msk                 /*!< Flash power down mode during run */
5037 #define FLASH_ACR_SLEEP_PD_Pos            (14U)
5038 #define FLASH_ACR_SLEEP_PD_Msk            (0x1UL << FLASH_ACR_SLEEP_PD_Pos)    /*!< 0x00004000 */
5039 #define FLASH_ACR_SLEEP_PD                FLASH_ACR_SLEEP_PD_Msk               /*!< Flash power down mode during sleep */
5040 #define FLASH_ACR_DBG_SWEN_Pos            (18U)
5041 #define FLASH_ACR_DBG_SWEN_Msk            (0x1UL << FLASH_ACR_DBG_SWEN_Pos)    /*!< 0x00040000 */
5042 #define FLASH_ACR_DBG_SWEN                FLASH_ACR_DBG_SWEN_Msk               /*!< Software disable for debugger */
5043 
5044 /*******************  Bits definition for FLASH_SR register  ******************/
5045 #define FLASH_SR_EOP_Pos                  (0U)
5046 #define FLASH_SR_EOP_Msk                  (0x1UL << FLASH_SR_EOP_Pos)          /*!< 0x00000001 */
5047 #define FLASH_SR_EOP                      FLASH_SR_EOP_Msk
5048 #define FLASH_SR_OPERR_Pos                (1U)
5049 #define FLASH_SR_OPERR_Msk                (0x1UL << FLASH_SR_OPERR_Pos)        /*!< 0x00000002 */
5050 #define FLASH_SR_OPERR                    FLASH_SR_OPERR_Msk
5051 #define FLASH_SR_PROGERR_Pos              (3U)
5052 #define FLASH_SR_PROGERR_Msk              (0x1UL << FLASH_SR_PROGERR_Pos)      /*!< 0x00000008 */
5053 #define FLASH_SR_PROGERR                  FLASH_SR_PROGERR_Msk
5054 #define FLASH_SR_WRPERR_Pos               (4U)
5055 #define FLASH_SR_WRPERR_Msk               (0x1UL << FLASH_SR_WRPERR_Pos)       /*!< 0x00000010 */
5056 #define FLASH_SR_WRPERR                   FLASH_SR_WRPERR_Msk
5057 #define FLASH_SR_PGAERR_Pos               (5U)
5058 #define FLASH_SR_PGAERR_Msk               (0x1UL << FLASH_SR_PGAERR_Pos)       /*!< 0x00000020 */
5059 #define FLASH_SR_PGAERR                   FLASH_SR_PGAERR_Msk
5060 #define FLASH_SR_SIZERR_Pos               (6U)
5061 #define FLASH_SR_SIZERR_Msk               (0x1UL << FLASH_SR_SIZERR_Pos)       /*!< 0x00000040 */
5062 #define FLASH_SR_SIZERR                   FLASH_SR_SIZERR_Msk
5063 #define FLASH_SR_PGSERR_Pos               (7U)
5064 #define FLASH_SR_PGSERR_Msk               (0x1UL << FLASH_SR_PGSERR_Pos)       /*!< 0x00000080 */
5065 #define FLASH_SR_PGSERR                   FLASH_SR_PGSERR_Msk
5066 #define FLASH_SR_MISERR_Pos               (8U)
5067 #define FLASH_SR_MISERR_Msk               (0x1UL << FLASH_SR_MISERR_Pos)       /*!< 0x00000100 */
5068 #define FLASH_SR_MISERR                   FLASH_SR_MISERR_Msk
5069 #define FLASH_SR_FASTERR_Pos              (9U)
5070 #define FLASH_SR_FASTERR_Msk              (0x1UL << FLASH_SR_FASTERR_Pos)      /*!< 0x00000200 */
5071 #define FLASH_SR_FASTERR                  FLASH_SR_FASTERR_Msk
5072 #define FLASH_SR_RDERR_Pos                (14U)
5073 #define FLASH_SR_RDERR_Msk                (0x1UL << FLASH_SR_RDERR_Pos)        /*!< 0x00004000 */
5074 #define FLASH_SR_RDERR                    FLASH_SR_RDERR_Msk
5075 #define FLASH_SR_OPTVERR_Pos              (15U)
5076 #define FLASH_SR_OPTVERR_Msk              (0x1UL << FLASH_SR_OPTVERR_Pos)      /*!< 0x00008000 */
5077 #define FLASH_SR_OPTVERR                  FLASH_SR_OPTVERR_Msk
5078 #define FLASH_SR_BSY_Pos                  (16U)
5079 #define FLASH_SR_BSY_Msk                  (0x1UL << FLASH_SR_BSY_Pos)          /*!< 0x00010000 */
5080 #define FLASH_SR_BSY                      FLASH_SR_BSY_Msk
5081 
5082 /*******************  Bits definition for FLASH_CR register  ******************/
5083 #define FLASH_CR_PG_Pos                   (0U)
5084 #define FLASH_CR_PG_Msk                   (0x1UL << FLASH_CR_PG_Pos)           /*!< 0x00000001 */
5085 #define FLASH_CR_PG                       FLASH_CR_PG_Msk
5086 #define FLASH_CR_PER_Pos                  (1U)
5087 #define FLASH_CR_PER_Msk                  (0x1UL << FLASH_CR_PER_Pos)          /*!< 0x00000002 */
5088 #define FLASH_CR_PER                      FLASH_CR_PER_Msk
5089 #define FLASH_CR_MER1_Pos                 (2U)
5090 #define FLASH_CR_MER1_Msk                 (0x1UL << FLASH_CR_MER1_Pos)         /*!< 0x00000004 */
5091 #define FLASH_CR_MER1                     FLASH_CR_MER1_Msk
5092 #define FLASH_CR_PNB_Pos                  (3U)
5093 #define FLASH_CR_PNB_Msk                  (0xFFUL << FLASH_CR_PNB_Pos)         /*!< 0x000007F8 */
5094 #define FLASH_CR_PNB                      FLASH_CR_PNB_Msk
5095 #define FLASH_CR_STRT_Pos                 (16U)
5096 #define FLASH_CR_STRT_Msk                 (0x1UL << FLASH_CR_STRT_Pos)         /*!< 0x00010000 */
5097 #define FLASH_CR_STRT                     FLASH_CR_STRT_Msk
5098 #define FLASH_CR_OPTSTRT_Pos              (17U)
5099 #define FLASH_CR_OPTSTRT_Msk              (0x1UL << FLASH_CR_OPTSTRT_Pos)      /*!< 0x00020000 */
5100 #define FLASH_CR_OPTSTRT                  FLASH_CR_OPTSTRT_Msk
5101 #define FLASH_CR_FSTPG_Pos                (18U)
5102 #define FLASH_CR_FSTPG_Msk                (0x1UL << FLASH_CR_FSTPG_Pos)        /*!< 0x00040000 */
5103 #define FLASH_CR_FSTPG                    FLASH_CR_FSTPG_Msk
5104 #define FLASH_CR_EOPIE_Pos                (24U)
5105 #define FLASH_CR_EOPIE_Msk                (0x1UL << FLASH_CR_EOPIE_Pos)        /*!< 0x01000000 */
5106 #define FLASH_CR_EOPIE                    FLASH_CR_EOPIE_Msk
5107 #define FLASH_CR_ERRIE_Pos                (25U)
5108 #define FLASH_CR_ERRIE_Msk                (0x1UL << FLASH_CR_ERRIE_Pos)        /*!< 0x02000000 */
5109 #define FLASH_CR_ERRIE                    FLASH_CR_ERRIE_Msk
5110 #define FLASH_CR_RDERRIE_Pos              (26U)
5111 #define FLASH_CR_RDERRIE_Msk              (0x1UL << FLASH_CR_RDERRIE_Pos)      /*!< 0x04000000 */
5112 #define FLASH_CR_RDERRIE                  FLASH_CR_RDERRIE_Msk
5113 #define FLASH_CR_OBL_LAUNCH_Pos           (27U)
5114 #define FLASH_CR_OBL_LAUNCH_Msk           (0x1UL << FLASH_CR_OBL_LAUNCH_Pos)   /*!< 0x08000000 */
5115 #define FLASH_CR_OBL_LAUNCH               FLASH_CR_OBL_LAUNCH_Msk
5116 #define FLASH_CR_SEC_PROT1_Pos            (28U)
5117 #define FLASH_CR_SEC_PROT1_Msk            (0x1UL << FLASH_CR_SEC_PROT1_Pos)    /*!< 0x10000000 */
5118 #define FLASH_CR_SEC_PROT1                FLASH_CR_SEC_PROT1_Msk
5119 #define FLASH_CR_OPTLOCK_Pos              (30U)
5120 #define FLASH_CR_OPTLOCK_Msk              (0x1UL << FLASH_CR_OPTLOCK_Pos)      /*!< 0x40000000 */
5121 #define FLASH_CR_OPTLOCK                  FLASH_CR_OPTLOCK_Msk
5122 #define FLASH_CR_LOCK_Pos                 (31U)
5123 #define FLASH_CR_LOCK_Msk                 (0x1UL << FLASH_CR_LOCK_Pos)         /*!< 0x80000000 */
5124 #define FLASH_CR_LOCK                     FLASH_CR_LOCK_Msk
5125 
5126 /*******************  Bits definition for FLASH_ECCR register  ***************/
5127 #define FLASH_ECCR_ADDR_ECC_Pos           (0U)
5128 #define FLASH_ECCR_ADDR_ECC_Msk           (0x7FFFFUL << FLASH_ECCR_ADDR_ECC_Pos)/*!< 0x0007FFFF */
5129 #define FLASH_ECCR_ADDR_ECC               FLASH_ECCR_ADDR_ECC_Msk
5130 #define FLASH_ECCR_BK_ECC_Pos             (21U)
5131 #define FLASH_ECCR_BK_ECC_Msk             (0x1UL << FLASH_ECCR_BK_ECC_Pos)     /*!< 0x00200000 */
5132 #define FLASH_ECCR_BK_ECC                 FLASH_ECCR_BK_ECC_Msk
5133 #define FLASH_ECCR_SYSF_ECC_Pos           (22U)
5134 #define FLASH_ECCR_SYSF_ECC_Msk           (0x1UL << FLASH_ECCR_SYSF_ECC_Pos)   /*!< 0x00400000 */
5135 #define FLASH_ECCR_SYSF_ECC               FLASH_ECCR_SYSF_ECC_Msk
5136 #define FLASH_ECCR_ECCIE_Pos              (24U)
5137 #define FLASH_ECCR_ECCIE_Msk              (0x1UL << FLASH_ECCR_ECCIE_Pos)      /*!< 0x01000000 */
5138 #define FLASH_ECCR_ECCIE                  FLASH_ECCR_ECCIE_Msk
5139 #define FLASH_ECCR_ECCC_Pos               (30U)
5140 #define FLASH_ECCR_ECCC_Msk               (0x1UL << FLASH_ECCR_ECCC_Pos)       /*!< 0x40000000 */
5141 #define FLASH_ECCR_ECCC                   FLASH_ECCR_ECCC_Msk
5142 #define FLASH_ECCR_ECCD_Pos               (31U)
5143 #define FLASH_ECCR_ECCD_Msk               (0x1UL << FLASH_ECCR_ECCD_Pos)       /*!< 0x80000000 */
5144 #define FLASH_ECCR_ECCD                   FLASH_ECCR_ECCD_Msk
5145 
5146 /*******************  Bits definition for FLASH_OPTR register  ***************/
5147 #define FLASH_OPTR_RDP_Pos                (0U)
5148 #define FLASH_OPTR_RDP_Msk                (0xFFUL << FLASH_OPTR_RDP_Pos)       /*!< 0x000000FF */
5149 #define FLASH_OPTR_RDP                    FLASH_OPTR_RDP_Msk
5150 #define FLASH_OPTR_BOR_LEV_Pos            (8U)
5151 #define FLASH_OPTR_BOR_LEV_Msk            (0x7UL << FLASH_OPTR_BOR_LEV_Pos)    /*!< 0x00000700 */
5152 #define FLASH_OPTR_BOR_LEV                FLASH_OPTR_BOR_LEV_Msk
5153 #define FLASH_OPTR_BOR_LEV_0              (0x0UL << FLASH_OPTR_BOR_LEV_Pos)    /*!< 0x00000000 */
5154 #define FLASH_OPTR_BOR_LEV_1              (0x1UL << FLASH_OPTR_BOR_LEV_Pos)    /*!< 0x00000100 */
5155 #define FLASH_OPTR_BOR_LEV_2              (0x2UL << FLASH_OPTR_BOR_LEV_Pos)    /*!< 0x00000200 */
5156 #define FLASH_OPTR_BOR_LEV_3              (0x3UL << FLASH_OPTR_BOR_LEV_Pos)    /*!< 0x00000300 */
5157 #define FLASH_OPTR_BOR_LEV_4              (0x4UL << FLASH_OPTR_BOR_LEV_Pos)    /*!< 0x00000400 */
5158 #define FLASH_OPTR_nRST_STOP_Pos          (12U)
5159 #define FLASH_OPTR_nRST_STOP_Msk          (0x1UL << FLASH_OPTR_nRST_STOP_Pos)  /*!< 0x00001000 */
5160 #define FLASH_OPTR_nRST_STOP              FLASH_OPTR_nRST_STOP_Msk
5161 #define FLASH_OPTR_nRST_STDBY_Pos         (13U)
5162 #define FLASH_OPTR_nRST_STDBY_Msk         (0x1UL << FLASH_OPTR_nRST_STDBY_Pos) /*!< 0x00002000 */
5163 #define FLASH_OPTR_nRST_STDBY             FLASH_OPTR_nRST_STDBY_Msk
5164 #define FLASH_OPTR_nRST_SHDW_Pos          (14U)
5165 #define FLASH_OPTR_nRST_SHDW_Msk          (0x1UL << FLASH_OPTR_nRST_SHDW_Pos)  /*!< 0x00004000 */
5166 #define FLASH_OPTR_nRST_SHDW              FLASH_OPTR_nRST_SHDW_Msk
5167 #define FLASH_OPTR_IWDG_SW_Pos            (16U)
5168 #define FLASH_OPTR_IWDG_SW_Msk            (0x1UL << FLASH_OPTR_IWDG_SW_Pos)    /*!< 0x00010000 */
5169 #define FLASH_OPTR_IWDG_SW                FLASH_OPTR_IWDG_SW_Msk
5170 #define FLASH_OPTR_IWDG_STOP_Pos          (17U)
5171 #define FLASH_OPTR_IWDG_STOP_Msk          (0x1UL << FLASH_OPTR_IWDG_STOP_Pos)  /*!< 0x00020000 */
5172 #define FLASH_OPTR_IWDG_STOP              FLASH_OPTR_IWDG_STOP_Msk
5173 #define FLASH_OPTR_IWDG_STDBY_Pos         (18U)
5174 #define FLASH_OPTR_IWDG_STDBY_Msk         (0x1UL << FLASH_OPTR_IWDG_STDBY_Pos) /*!< 0x00040000 */
5175 #define FLASH_OPTR_IWDG_STDBY             FLASH_OPTR_IWDG_STDBY_Msk
5176 #define FLASH_OPTR_WWDG_SW_Pos            (19U)
5177 #define FLASH_OPTR_WWDG_SW_Msk            (0x1UL << FLASH_OPTR_WWDG_SW_Pos)    /*!< 0x00080000 */
5178 #define FLASH_OPTR_WWDG_SW                FLASH_OPTR_WWDG_SW_Msk
5179 #define FLASH_OPTR_PB4_PUPEN_Pos          (22U)
5180 #define FLASH_OPTR_PB4_PUPEN_Msk          (0x1UL << FLASH_OPTR_PB4_PUPEN_Pos)  /*!< 0x00400000 */
5181 #define FLASH_OPTR_PB4_PUPEN              FLASH_OPTR_PB4_PUPEN_Msk
5182 #define FLASH_OPTR_nBOOT1_Pos             (23U)
5183 #define FLASH_OPTR_nBOOT1_Msk             (0x1UL << FLASH_OPTR_nBOOT1_Pos)     /*!< 0x00800000 */
5184 #define FLASH_OPTR_nBOOT1                 FLASH_OPTR_nBOOT1_Msk
5185 #define FLASH_OPTR_SRAM_PE_Pos            (24U)
5186 #define FLASH_OPTR_SRAM_PE_Msk            (0x1UL << FLASH_OPTR_SRAM_PE_Pos)    /*!< 0x01000000 */
5187 #define FLASH_OPTR_SRAM_PE                FLASH_OPTR_SRAM_PE_Msk
5188 #define FLASH_OPTR_CCMSRAM_RST_Pos        (25U)
5189 #define FLASH_OPTR_CCMSRAM_RST_Msk        (0x1UL << FLASH_OPTR_CCMSRAM_RST_Pos)/*!< 0x02000000 */
5190 #define FLASH_OPTR_CCMSRAM_RST            FLASH_OPTR_CCMSRAM_RST_Msk
5191 #define FLASH_OPTR_nSWBOOT0_Pos           (26U)
5192 #define FLASH_OPTR_nSWBOOT0_Msk           (0x1UL << FLASH_OPTR_nSWBOOT0_Pos)   /*!< 0x04000000 */
5193 #define FLASH_OPTR_nSWBOOT0               FLASH_OPTR_nSWBOOT0_Msk
5194 #define FLASH_OPTR_nBOOT0_Pos             (27U)
5195 #define FLASH_OPTR_nBOOT0_Msk             (0x1UL << FLASH_OPTR_nBOOT0_Pos)     /*!< 0x08000000 */
5196 #define FLASH_OPTR_nBOOT0                 FLASH_OPTR_nBOOT0_Msk
5197 #define FLASH_OPTR_NRST_MODE_Pos          (28U)
5198 #define FLASH_OPTR_NRST_MODE_Msk          (0x3UL << FLASH_OPTR_NRST_MODE_Pos)  /*!< 0x30000000 */
5199 #define FLASH_OPTR_NRST_MODE              FLASH_OPTR_NRST_MODE_Msk
5200 #define FLASH_OPTR_NRST_MODE_0            (0x1UL << FLASH_OPTR_NRST_MODE_Pos)  /*!< 0x10000000 */
5201 #define FLASH_OPTR_NRST_MODE_1            (0x2UL << FLASH_OPTR_NRST_MODE_Pos)  /*!< 0x20000000 */
5202 #define FLASH_OPTR_IRHEN_Pos              (30U)
5203 #define FLASH_OPTR_IRHEN_Msk              (0x1UL << FLASH_OPTR_IRHEN_Pos)      /*!< 0x40000000 */
5204 #define FLASH_OPTR_IRHEN                  FLASH_OPTR_IRHEN_Msk
5205 
5206 /******************  Bits definition for FLASH_PCROP1SR register  **********/
5207 #define FLASH_PCROP1SR_PCROP1_STRT_Pos    (0U)
5208 #define FLASH_PCROP1SR_PCROP1_STRT_Msk    (0x7FFFUL << FLASH_PCROP1SR_PCROP1_STRT_Pos)/*!< 0x00007FFF */
5209 #define FLASH_PCROP1SR_PCROP1_STRT        FLASH_PCROP1SR_PCROP1_STRT_Msk
5210 
5211 /******************  Bits definition for FLASH_PCROP1ER register  ***********/
5212 #define FLASH_PCROP1ER_PCROP1_END_Pos     (0U)
5213 #define FLASH_PCROP1ER_PCROP1_END_Msk     (0x7FFFUL << FLASH_PCROP1ER_PCROP1_END_Pos)/*!< 0x00007FFF */
5214 #define FLASH_PCROP1ER_PCROP1_END         FLASH_PCROP1ER_PCROP1_END_Msk
5215 #define FLASH_PCROP1ER_PCROP_RDP_Pos      (31U)
5216 #define FLASH_PCROP1ER_PCROP_RDP_Msk      (0x1UL << FLASH_PCROP1ER_PCROP_RDP_Pos)/*!< 0x80000000 */
5217 #define FLASH_PCROP1ER_PCROP_RDP          FLASH_PCROP1ER_PCROP_RDP_Msk
5218 
5219 /******************  Bits definition for FLASH_WRP1AR register  ***************/
5220 #define FLASH_WRP1AR_WRP1A_STRT_Pos       (0U)
5221 #define FLASH_WRP1AR_WRP1A_STRT_Msk       (0x7FUL << FLASH_WRP1AR_WRP1A_STRT_Pos)/*!< 0x0000007F */
5222 #define FLASH_WRP1AR_WRP1A_STRT           FLASH_WRP1AR_WRP1A_STRT_Msk
5223 #define FLASH_WRP1AR_WRP1A_END_Pos        (16U)
5224 #define FLASH_WRP1AR_WRP1A_END_Msk        (0x7FUL << FLASH_WRP1AR_WRP1A_END_Pos)/*!< 0x007F0000 */
5225 #define FLASH_WRP1AR_WRP1A_END            FLASH_WRP1AR_WRP1A_END_Msk
5226 
5227 /******************  Bits definition for FLASH_WRPB1R register  ***************/
5228 #define FLASH_WRP1BR_WRP1B_STRT_Pos       (0U)
5229 #define FLASH_WRP1BR_WRP1B_STRT_Msk       (0x7FUL << FLASH_WRP1BR_WRP1B_STRT_Pos)/*!< 0x0000007F */
5230 #define FLASH_WRP1BR_WRP1B_STRT           FLASH_WRP1BR_WRP1B_STRT_Msk
5231 #define FLASH_WRP1BR_WRP1B_END_Pos        (16U)
5232 #define FLASH_WRP1BR_WRP1B_END_Msk        (0x7FUL << FLASH_WRP1BR_WRP1B_END_Pos)/*!< 0x007F0000 */
5233 #define FLASH_WRP1BR_WRP1B_END            FLASH_WRP1BR_WRP1B_END_Msk
5234 
5235 
5236 /******************  Bits definition for FLASH_SEC1R register  **************/
5237 #define FLASH_SEC1R_SEC_SIZE1_Pos         (0U)
5238 #define FLASH_SEC1R_SEC_SIZE1_Msk         (0xFFUL << FLASH_SEC1R_SEC_SIZE1_Pos)/*!< 0x000000FF */
5239 #define FLASH_SEC1R_SEC_SIZE1             FLASH_SEC1R_SEC_SIZE1_Msk
5240 #define FLASH_SEC1R_BOOT_LOCK_Pos         (16U)
5241 #define FLASH_SEC1R_BOOT_LOCK_Msk         (0x1UL << FLASH_SEC1R_BOOT_LOCK_Pos)/*!< 0x00010000 */
5242 #define FLASH_SEC1R_BOOT_LOCK             FLASH_SEC1R_BOOT_LOCK_Msk
5243 
5244 
5245 /******************************************************************************/
5246 /*                                                                            */
5247 /*                Filter Mathematical ACcelerator unit (FMAC)                 */
5248 /*                                                                            */
5249 /******************************************************************************/
5250 /*****************  Bit definition for FMAC_X1BUFCFG register  ****************/
5251 #define FMAC_X1BUFCFG_X1_BASE_Pos     (0U)
5252 #define FMAC_X1BUFCFG_X1_BASE_Msk     (0xFFUL << FMAC_X1BUFCFG_X1_BASE_Pos)    /*!< 0x000000FF */
5253 #define FMAC_X1BUFCFG_X1_BASE         FMAC_X1BUFCFG_X1_BASE_Msk                /*!< Base address of X1 buffer */
5254 #define FMAC_X1BUFCFG_X1_BUF_SIZE_Pos (8U)
5255 #define FMAC_X1BUFCFG_X1_BUF_SIZE_Msk (0xFFUL << FMAC_X1BUFCFG_X1_BUF_SIZE_Pos)/*!< 0x0000FF00 */
5256 #define FMAC_X1BUFCFG_X1_BUF_SIZE     FMAC_X1BUFCFG_X1_BUF_SIZE_Msk            /*!< Allocated size of X1 buffer in 16-bit words */
5257 #define FMAC_X1BUFCFG_FULL_WM_Pos     (24U)
5258 #define FMAC_X1BUFCFG_FULL_WM_Msk     (0x3UL  << FMAC_X1BUFCFG_FULL_WM_Pos)    /*!< 0x03000000 */
5259 #define FMAC_X1BUFCFG_FULL_WM         FMAC_X1BUFCFG_FULL_WM_Msk                /*!< Watermark for buffer full flag */
5260 /*****************  Bit definition for FMAC_X2BUFCFG register  ****************/
5261 #define FMAC_X2BUFCFG_X2_BASE_Pos     (0U)
5262 #define FMAC_X2BUFCFG_X2_BASE_Msk     (0xFFUL << FMAC_X2BUFCFG_X2_BASE_Pos)    /*!< 0x000000FF */
5263 #define FMAC_X2BUFCFG_X2_BASE         FMAC_X2BUFCFG_X2_BASE_Msk                /*!< Base address of X2 buffer */
5264 #define FMAC_X2BUFCFG_X2_BUF_SIZE_Pos (8U)
5265 #define FMAC_X2BUFCFG_X2_BUF_SIZE_Msk (0xFFUL << FMAC_X2BUFCFG_X2_BUF_SIZE_Pos)/*!< 0x0000FF00 */
5266 #define FMAC_X2BUFCFG_X2_BUF_SIZE     FMAC_X2BUFCFG_X2_BUF_SIZE_Msk            /*!< Size of X2 buffer in 16-bit words */
5267 /*****************  Bit definition for FMAC_YBUFCFG register  *****************/
5268 #define FMAC_YBUFCFG_Y_BASE_Pos       (0U)
5269 #define FMAC_YBUFCFG_Y_BASE_Msk       (0xFFUL << FMAC_YBUFCFG_Y_BASE_Pos)      /*!< 0x000000FF */
5270 #define FMAC_YBUFCFG_Y_BASE           FMAC_YBUFCFG_Y_BASE_Msk                  /*!< Base address of Y buffer */
5271 #define FMAC_YBUFCFG_Y_BUF_SIZE_Pos   (8U)
5272 #define FMAC_YBUFCFG_Y_BUF_SIZE_Msk   (0xFFUL << FMAC_YBUFCFG_Y_BUF_SIZE_Pos)  /*!< 0x0000FF00 */
5273 #define FMAC_YBUFCFG_Y_BUF_SIZE       FMAC_YBUFCFG_Y_BUF_SIZE_Msk              /*!< Size of Y buffer in 16-bit words */
5274 #define FMAC_YBUFCFG_EMPTY_WM_Pos     (24U)
5275 #define FMAC_YBUFCFG_EMPTY_WM_Msk     (0x3UL  << FMAC_YBUFCFG_EMPTY_WM_Pos)    /*!< 0x03000000 */
5276 #define FMAC_YBUFCFG_EMPTY_WM         FMAC_YBUFCFG_EMPTY_WM_Msk                /*!< Watermark for buffer empty flag */
5277 /******************  Bit definition for FMAC_PARAM register  ******************/
5278 #define FMAC_PARAM_P_Pos              (0U)
5279 #define FMAC_PARAM_P_Msk              (0xFFUL << FMAC_PARAM_P_Pos)             /*!< 0x000000FF */
5280 #define FMAC_PARAM_P                  FMAC_PARAM_P_Msk                         /*!< Input parameter P */
5281 #define FMAC_PARAM_Q_Pos              (8U)
5282 #define FMAC_PARAM_Q_Msk              (0xFFUL << FMAC_PARAM_Q_Pos)             /*!< 0x0000FF00 */
5283 #define FMAC_PARAM_Q                  FMAC_PARAM_Q_Msk                         /*!< Input parameter Q */
5284 #define FMAC_PARAM_R_Pos              (16U)
5285 #define FMAC_PARAM_R_Msk              (0xFFUL << FMAC_PARAM_R_Pos)             /*!< 0x00FF0000 */
5286 #define FMAC_PARAM_R                  FMAC_PARAM_R_Msk                         /*!< Input parameter R */
5287 #define FMAC_PARAM_FUNC_Pos           (24U)
5288 #define FMAC_PARAM_FUNC_Msk           (0x7FUL << FMAC_PARAM_FUNC_Pos)          /*!< 0x7F000000 */
5289 #define FMAC_PARAM_FUNC               FMAC_PARAM_FUNC_Msk                      /*!< Function */
5290 #define FMAC_PARAM_FUNC_0             (0x1UL  << FMAC_PARAM_FUNC_Pos)          /*!< 0x01000000 */
5291 #define FMAC_PARAM_FUNC_1             (0x2UL  << FMAC_PARAM_FUNC_Pos)          /*!< 0x02000000 */
5292 #define FMAC_PARAM_FUNC_2             (0x4UL  << FMAC_PARAM_FUNC_Pos)          /*!< 0x04000000 */
5293 #define FMAC_PARAM_FUNC_3             (0x8UL  << FMAC_PARAM_FUNC_Pos)          /*!< 0x08000000 */
5294 #define FMAC_PARAM_FUNC_4             (0x10UL << FMAC_PARAM_FUNC_Pos)          /*!< 0x10000000 */
5295 #define FMAC_PARAM_FUNC_5             (0x20UL << FMAC_PARAM_FUNC_Pos)          /*!< 0x20000000 */
5296 #define FMAC_PARAM_FUNC_6             (0x40UL << FMAC_PARAM_FUNC_Pos)          /*!< 0x40000000 */
5297 #define FMAC_PARAM_START_Pos          (31U)
5298 #define FMAC_PARAM_START_Msk          (0x1UL  << FMAC_PARAM_START_Pos)         /*!< 0x80000000 */
5299 #define FMAC_PARAM_START              FMAC_PARAM_START_Msk                     /*!< Enable execution */
5300 /********************  Bit definition for FMAC_CR register  *******************/
5301 #define FMAC_CR_RIEN_Pos              (0U)
5302 #define FMAC_CR_RIEN_Msk              (0x1UL  << FMAC_CR_RIEN_Pos)             /*!< 0x00000001 */
5303 #define FMAC_CR_RIEN                  FMAC_CR_RIEN_Msk                         /*!< Enable read interrupt */
5304 #define FMAC_CR_WIEN_Pos              (1U)
5305 #define FMAC_CR_WIEN_Msk              (0x1UL  << FMAC_CR_WIEN_Pos)             /*!< 0x00000002 */
5306 #define FMAC_CR_WIEN                  FMAC_CR_WIEN_Msk                         /*!< Enable write interrupt */
5307 #define FMAC_CR_OVFLIEN_Pos           (2U)
5308 #define FMAC_CR_OVFLIEN_Msk           (0x1UL  << FMAC_CR_OVFLIEN_Pos)          /*!< 0x00000004 */
5309 #define FMAC_CR_OVFLIEN               FMAC_CR_OVFLIEN_Msk                      /*!< Enable overflow error interrupts */
5310 #define FMAC_CR_UNFLIEN_Pos           (3U)
5311 #define FMAC_CR_UNFLIEN_Msk           (0x1UL  << FMAC_CR_UNFLIEN_Pos)          /*!< 0x00000008 */
5312 #define FMAC_CR_UNFLIEN               FMAC_CR_UNFLIEN_Msk                      /*!< Enable underflow error interrupts */
5313 #define FMAC_CR_SATIEN_Pos            (4U)
5314 #define FMAC_CR_SATIEN_Msk            (0x1UL  << FMAC_CR_SATIEN_Pos)           /*!< 0x00000010 */
5315 #define FMAC_CR_SATIEN                FMAC_CR_SATIEN_Msk                       /*!< Enable saturation error interrupts */
5316 #define FMAC_CR_DMAREN_Pos            (8U)
5317 #define FMAC_CR_DMAREN_Msk            (0x1UL  << FMAC_CR_DMAREN_Pos)           /*!< 0x00000100 */
5318 #define FMAC_CR_DMAREN                FMAC_CR_DMAREN_Msk                       /*!< Enable DMA read channel requests */
5319 #define FMAC_CR_DMAWEN_Pos            (9U)
5320 #define FMAC_CR_DMAWEN_Msk            (0x1UL  << FMAC_CR_DMAWEN_Pos)           /*!< 0x00000200 */
5321 #define FMAC_CR_DMAWEN                FMAC_CR_DMAWEN_Msk                       /*!< Enable DMA write channel requests */
5322 #define FMAC_CR_CLIPEN_Pos            (15U)
5323 #define FMAC_CR_CLIPEN_Msk            (0x1UL  << FMAC_CR_CLIPEN_Pos)           /*!< 0x00008000 */
5324 #define FMAC_CR_CLIPEN                FMAC_CR_CLIPEN_Msk                       /*!< Enable clipping */
5325 #define FMAC_CR_RESET_Pos             (16U)
5326 #define FMAC_CR_RESET_Msk             (0x1UL  << FMAC_CR_RESET_Pos)            /*!< 0x00010000 */
5327 #define FMAC_CR_RESET                 FMAC_CR_RESET_Msk                        /*!< Reset filter mathematical accelerator unit */
5328 /*******************  Bit definition for FMAC_SR register  ********************/
5329 #define FMAC_SR_YEMPTY_Pos            (0U)
5330 #define FMAC_SR_YEMPTY_Msk            (0x1UL  << FMAC_SR_YEMPTY_Pos)           /*!< 0x00000001 */
5331 #define FMAC_SR_YEMPTY                FMAC_SR_YEMPTY_Msk                       /*!< Y buffer empty flag */
5332 #define FMAC_SR_X1FULL_Pos            (1U)
5333 #define FMAC_SR_X1FULL_Msk            (0x1UL  << FMAC_SR_X1FULL_Pos)           /*!< 0x00000002 */
5334 #define FMAC_SR_X1FULL                FMAC_SR_X1FULL_Msk                       /*!< X1 buffer full flag */
5335 #define FMAC_SR_OVFL_Pos              (8U)
5336 #define FMAC_SR_OVFL_Msk              (0x1UL  << FMAC_SR_OVFL_Pos)             /*!< 0x00000100 */
5337 #define FMAC_SR_OVFL                  FMAC_SR_OVFL_Msk                         /*!< Overflow error flag */
5338 #define FMAC_SR_UNFL_Pos              (9U)
5339 #define FMAC_SR_UNFL_Msk              (0x1UL  << FMAC_SR_UNFL_Pos)             /*!< 0x00000200 */
5340 #define FMAC_SR_UNFL                  FMAC_SR_UNFL_Msk                         /*!< Underflow error flag */
5341 #define FMAC_SR_SAT_Pos               (10U)
5342 #define FMAC_SR_SAT_Msk               (0x1UL  << FMAC_SR_SAT_Pos)              /*!< 0x00000400 */
5343 #define FMAC_SR_SAT                   FMAC_SR_SAT_Msk                          /*!< Saturation error flag */
5344 /******************  Bit definition for FMAC_WDATA register  ******************/
5345 #define FMAC_WDATA_WDATA_Pos          (0U)
5346 #define FMAC_WDATA_WDATA_Msk          (0xFFFFUL << FMAC_WDATA_WDATA_Pos)       /*!< 0x0000FFFF */
5347 #define FMAC_WDATA_WDATA              FMAC_WDATA_WDATA_Msk                     /*!< Write data */
5348 /******************  Bit definition for FMACX_RDATA register  *****************/
5349 #define FMAC_RDATA_RDATA_Pos          (0U)
5350 #define FMAC_RDATA_RDATA_Msk          (0xFFFFUL << FMAC_RDATA_RDATA_Pos)       /*!< 0x0000FFFF */
5351 #define FMAC_RDATA_RDATA              FMAC_RDATA_RDATA_Msk                     /*!< Read data */
5352 
5353 
5354 /******************************************************************************/
5355 /*                                                                            */
5356 /*                       General Purpose IOs (GPIO)                           */
5357 /*                                                                            */
5358 /******************************************************************************/
5359 /******************  Bits definition for GPIO_MODER register  *****************/
5360 #define GPIO_MODER_MODE0_Pos           (0U)
5361 #define GPIO_MODER_MODE0_Msk           (0x3UL << GPIO_MODER_MODE0_Pos)         /*!< 0x00000003 */
5362 #define GPIO_MODER_MODE0               GPIO_MODER_MODE0_Msk
5363 #define GPIO_MODER_MODE0_0             (0x1UL << GPIO_MODER_MODE0_Pos)         /*!< 0x00000001 */
5364 #define GPIO_MODER_MODE0_1             (0x2UL << GPIO_MODER_MODE0_Pos)         /*!< 0x00000002 */
5365 #define GPIO_MODER_MODE1_Pos           (2U)
5366 #define GPIO_MODER_MODE1_Msk           (0x3UL << GPIO_MODER_MODE1_Pos)         /*!< 0x0000000C */
5367 #define GPIO_MODER_MODE1               GPIO_MODER_MODE1_Msk
5368 #define GPIO_MODER_MODE1_0             (0x1UL << GPIO_MODER_MODE1_Pos)         /*!< 0x00000004 */
5369 #define GPIO_MODER_MODE1_1             (0x2UL << GPIO_MODER_MODE1_Pos)         /*!< 0x00000008 */
5370 #define GPIO_MODER_MODE2_Pos           (4U)
5371 #define GPIO_MODER_MODE2_Msk           (0x3UL << GPIO_MODER_MODE2_Pos)         /*!< 0x00000030 */
5372 #define GPIO_MODER_MODE2               GPIO_MODER_MODE2_Msk
5373 #define GPIO_MODER_MODE2_0             (0x1UL << GPIO_MODER_MODE2_Pos)         /*!< 0x00000010 */
5374 #define GPIO_MODER_MODE2_1             (0x2UL << GPIO_MODER_MODE2_Pos)         /*!< 0x00000020 */
5375 #define GPIO_MODER_MODE3_Pos           (6U)
5376 #define GPIO_MODER_MODE3_Msk           (0x3UL << GPIO_MODER_MODE3_Pos)         /*!< 0x000000C0 */
5377 #define GPIO_MODER_MODE3               GPIO_MODER_MODE3_Msk
5378 #define GPIO_MODER_MODE3_0             (0x1UL << GPIO_MODER_MODE3_Pos)         /*!< 0x00000040 */
5379 #define GPIO_MODER_MODE3_1             (0x2UL << GPIO_MODER_MODE3_Pos)         /*!< 0x00000080 */
5380 #define GPIO_MODER_MODE4_Pos           (8U)
5381 #define GPIO_MODER_MODE4_Msk           (0x3UL << GPIO_MODER_MODE4_Pos)         /*!< 0x00000300 */
5382 #define GPIO_MODER_MODE4               GPIO_MODER_MODE4_Msk
5383 #define GPIO_MODER_MODE4_0             (0x1UL << GPIO_MODER_MODE4_Pos)         /*!< 0x00000100 */
5384 #define GPIO_MODER_MODE4_1             (0x2UL << GPIO_MODER_MODE4_Pos)         /*!< 0x00000200 */
5385 #define GPIO_MODER_MODE5_Pos           (10U)
5386 #define GPIO_MODER_MODE5_Msk           (0x3UL << GPIO_MODER_MODE5_Pos)         /*!< 0x00000C00 */
5387 #define GPIO_MODER_MODE5               GPIO_MODER_MODE5_Msk
5388 #define GPIO_MODER_MODE5_0             (0x1UL << GPIO_MODER_MODE5_Pos)         /*!< 0x00000400 */
5389 #define GPIO_MODER_MODE5_1             (0x2UL << GPIO_MODER_MODE5_Pos)         /*!< 0x00000800 */
5390 #define GPIO_MODER_MODE6_Pos           (12U)
5391 #define GPIO_MODER_MODE6_Msk           (0x3UL << GPIO_MODER_MODE6_Pos)         /*!< 0x00003000 */
5392 #define GPIO_MODER_MODE6               GPIO_MODER_MODE6_Msk
5393 #define GPIO_MODER_MODE6_0             (0x1UL << GPIO_MODER_MODE6_Pos)         /*!< 0x00001000 */
5394 #define GPIO_MODER_MODE6_1             (0x2UL << GPIO_MODER_MODE6_Pos)         /*!< 0x00002000 */
5395 #define GPIO_MODER_MODE7_Pos           (14U)
5396 #define GPIO_MODER_MODE7_Msk           (0x3UL << GPIO_MODER_MODE7_Pos)         /*!< 0x0000C000 */
5397 #define GPIO_MODER_MODE7               GPIO_MODER_MODE7_Msk
5398 #define GPIO_MODER_MODE7_0             (0x1UL << GPIO_MODER_MODE7_Pos)         /*!< 0x00004000 */
5399 #define GPIO_MODER_MODE7_1             (0x2UL << GPIO_MODER_MODE7_Pos)         /*!< 0x00008000 */
5400 #define GPIO_MODER_MODE8_Pos           (16U)
5401 #define GPIO_MODER_MODE8_Msk           (0x3UL << GPIO_MODER_MODE8_Pos)         /*!< 0x00030000 */
5402 #define GPIO_MODER_MODE8               GPIO_MODER_MODE8_Msk
5403 #define GPIO_MODER_MODE8_0             (0x1UL << GPIO_MODER_MODE8_Pos)         /*!< 0x00010000 */
5404 #define GPIO_MODER_MODE8_1             (0x2UL << GPIO_MODER_MODE8_Pos)         /*!< 0x00020000 */
5405 #define GPIO_MODER_MODE9_Pos           (18U)
5406 #define GPIO_MODER_MODE9_Msk           (0x3UL << GPIO_MODER_MODE9_Pos)         /*!< 0x000C0000 */
5407 #define GPIO_MODER_MODE9               GPIO_MODER_MODE9_Msk
5408 #define GPIO_MODER_MODE9_0             (0x1UL << GPIO_MODER_MODE9_Pos)         /*!< 0x00040000 */
5409 #define GPIO_MODER_MODE9_1             (0x2UL << GPIO_MODER_MODE9_Pos)         /*!< 0x00080000 */
5410 #define GPIO_MODER_MODE10_Pos          (20U)
5411 #define GPIO_MODER_MODE10_Msk          (0x3UL << GPIO_MODER_MODE10_Pos)        /*!< 0x00300000 */
5412 #define GPIO_MODER_MODE10              GPIO_MODER_MODE10_Msk
5413 #define GPIO_MODER_MODE10_0            (0x1UL << GPIO_MODER_MODE10_Pos)        /*!< 0x00100000 */
5414 #define GPIO_MODER_MODE10_1            (0x2UL << GPIO_MODER_MODE10_Pos)        /*!< 0x00200000 */
5415 #define GPIO_MODER_MODE11_Pos          (22U)
5416 #define GPIO_MODER_MODE11_Msk          (0x3UL << GPIO_MODER_MODE11_Pos)        /*!< 0x00C00000 */
5417 #define GPIO_MODER_MODE11              GPIO_MODER_MODE11_Msk
5418 #define GPIO_MODER_MODE11_0            (0x1UL << GPIO_MODER_MODE11_Pos)        /*!< 0x00400000 */
5419 #define GPIO_MODER_MODE11_1            (0x2UL << GPIO_MODER_MODE11_Pos)        /*!< 0x00800000 */
5420 #define GPIO_MODER_MODE12_Pos          (24U)
5421 #define GPIO_MODER_MODE12_Msk          (0x3UL << GPIO_MODER_MODE12_Pos)        /*!< 0x03000000 */
5422 #define GPIO_MODER_MODE12              GPIO_MODER_MODE12_Msk
5423 #define GPIO_MODER_MODE12_0            (0x1UL << GPIO_MODER_MODE12_Pos)        /*!< 0x01000000 */
5424 #define GPIO_MODER_MODE12_1            (0x2UL << GPIO_MODER_MODE12_Pos)        /*!< 0x02000000 */
5425 #define GPIO_MODER_MODE13_Pos          (26U)
5426 #define GPIO_MODER_MODE13_Msk          (0x3UL << GPIO_MODER_MODE13_Pos)        /*!< 0x0C000000 */
5427 #define GPIO_MODER_MODE13              GPIO_MODER_MODE13_Msk
5428 #define GPIO_MODER_MODE13_0            (0x1UL << GPIO_MODER_MODE13_Pos)        /*!< 0x04000000 */
5429 #define GPIO_MODER_MODE13_1            (0x2UL << GPIO_MODER_MODE13_Pos)        /*!< 0x08000000 */
5430 #define GPIO_MODER_MODE14_Pos          (28U)
5431 #define GPIO_MODER_MODE14_Msk          (0x3UL << GPIO_MODER_MODE14_Pos)        /*!< 0x30000000 */
5432 #define GPIO_MODER_MODE14              GPIO_MODER_MODE14_Msk
5433 #define GPIO_MODER_MODE14_0            (0x1UL << GPIO_MODER_MODE14_Pos)        /*!< 0x10000000 */
5434 #define GPIO_MODER_MODE14_1            (0x2UL << GPIO_MODER_MODE14_Pos)        /*!< 0x20000000 */
5435 #define GPIO_MODER_MODE15_Pos          (30U)
5436 #define GPIO_MODER_MODE15_Msk          (0x3UL << GPIO_MODER_MODE15_Pos)        /*!< 0xC0000000 */
5437 #define GPIO_MODER_MODE15              GPIO_MODER_MODE15_Msk
5438 #define GPIO_MODER_MODE15_0            (0x1UL << GPIO_MODER_MODE15_Pos)        /*!< 0x40000000 */
5439 #define GPIO_MODER_MODE15_1            (0x2UL << GPIO_MODER_MODE15_Pos)        /*!< 0x80000000 */
5440 
5441 /* Legacy defines */
5442 #define GPIO_MODER_MODER0                   GPIO_MODER_MODE0
5443 #define GPIO_MODER_MODER0_0                 GPIO_MODER_MODE0_0
5444 #define GPIO_MODER_MODER0_1                 GPIO_MODER_MODE0_1
5445 #define GPIO_MODER_MODER1                   GPIO_MODER_MODE1
5446 #define GPIO_MODER_MODER1_0                 GPIO_MODER_MODE1_0
5447 #define GPIO_MODER_MODER1_1                 GPIO_MODER_MODE1_1
5448 #define GPIO_MODER_MODER2                   GPIO_MODER_MODE2
5449 #define GPIO_MODER_MODER2_0                 GPIO_MODER_MODE2_0
5450 #define GPIO_MODER_MODER2_1                 GPIO_MODER_MODE2_1
5451 #define GPIO_MODER_MODER3                   GPIO_MODER_MODE3
5452 #define GPIO_MODER_MODER3_0                 GPIO_MODER_MODE3_0
5453 #define GPIO_MODER_MODER3_1                 GPIO_MODER_MODE3_1
5454 #define GPIO_MODER_MODER4                   GPIO_MODER_MODE4
5455 #define GPIO_MODER_MODER4_0                 GPIO_MODER_MODE4_0
5456 #define GPIO_MODER_MODER4_1                 GPIO_MODER_MODE4_1
5457 #define GPIO_MODER_MODER5                   GPIO_MODER_MODE5
5458 #define GPIO_MODER_MODER5_0                 GPIO_MODER_MODE5_0
5459 #define GPIO_MODER_MODER5_1                 GPIO_MODER_MODE5_1
5460 #define GPIO_MODER_MODER6                   GPIO_MODER_MODE6
5461 #define GPIO_MODER_MODER6_0                 GPIO_MODER_MODE6_0
5462 #define GPIO_MODER_MODER6_1                 GPIO_MODER_MODE6_1
5463 #define GPIO_MODER_MODER7                   GPIO_MODER_MODE7
5464 #define GPIO_MODER_MODER7_0                 GPIO_MODER_MODE7_0
5465 #define GPIO_MODER_MODER7_1                 GPIO_MODER_MODE7_1
5466 #define GPIO_MODER_MODER8                   GPIO_MODER_MODE8
5467 #define GPIO_MODER_MODER8_0                 GPIO_MODER_MODE8_0
5468 #define GPIO_MODER_MODER8_1                 GPIO_MODER_MODE8_1
5469 #define GPIO_MODER_MODER9                   GPIO_MODER_MODE9
5470 #define GPIO_MODER_MODER9_0                 GPIO_MODER_MODE9_0
5471 #define GPIO_MODER_MODER9_1                 GPIO_MODER_MODE9_1
5472 #define GPIO_MODER_MODER10                  GPIO_MODER_MODE10
5473 #define GPIO_MODER_MODER10_0                GPIO_MODER_MODE10_0
5474 #define GPIO_MODER_MODER10_1                GPIO_MODER_MODE10_1
5475 #define GPIO_MODER_MODER11                  GPIO_MODER_MODE11
5476 #define GPIO_MODER_MODER11_0                GPIO_MODER_MODE11_0
5477 #define GPIO_MODER_MODER11_1                GPIO_MODER_MODE11_1
5478 #define GPIO_MODER_MODER12                  GPIO_MODER_MODE12
5479 #define GPIO_MODER_MODER12_0                GPIO_MODER_MODE12_0
5480 #define GPIO_MODER_MODER12_1                GPIO_MODER_MODE12_1
5481 #define GPIO_MODER_MODER13                  GPIO_MODER_MODE13
5482 #define GPIO_MODER_MODER13_0                GPIO_MODER_MODE13_0
5483 #define GPIO_MODER_MODER13_1                GPIO_MODER_MODE13_1
5484 #define GPIO_MODER_MODER14                  GPIO_MODER_MODE14
5485 #define GPIO_MODER_MODER14_0                GPIO_MODER_MODE14_0
5486 #define GPIO_MODER_MODER14_1                GPIO_MODER_MODE14_1
5487 #define GPIO_MODER_MODER15                  GPIO_MODER_MODE15
5488 #define GPIO_MODER_MODER15_0                GPIO_MODER_MODE15_0
5489 #define GPIO_MODER_MODER15_1                GPIO_MODER_MODE15_1
5490 
5491 /******************  Bits definition for GPIO_OTYPER register  ****************/
5492 #define GPIO_OTYPER_OT0_Pos            (0U)
5493 #define GPIO_OTYPER_OT0_Msk            (0x1UL << GPIO_OTYPER_OT0_Pos)          /*!< 0x00000001 */
5494 #define GPIO_OTYPER_OT0                GPIO_OTYPER_OT0_Msk
5495 #define GPIO_OTYPER_OT1_Pos            (1U)
5496 #define GPIO_OTYPER_OT1_Msk            (0x1UL << GPIO_OTYPER_OT1_Pos)          /*!< 0x00000002 */
5497 #define GPIO_OTYPER_OT1                GPIO_OTYPER_OT1_Msk
5498 #define GPIO_OTYPER_OT2_Pos            (2U)
5499 #define GPIO_OTYPER_OT2_Msk            (0x1UL << GPIO_OTYPER_OT2_Pos)          /*!< 0x00000004 */
5500 #define GPIO_OTYPER_OT2                GPIO_OTYPER_OT2_Msk
5501 #define GPIO_OTYPER_OT3_Pos            (3U)
5502 #define GPIO_OTYPER_OT3_Msk            (0x1UL << GPIO_OTYPER_OT3_Pos)          /*!< 0x00000008 */
5503 #define GPIO_OTYPER_OT3                GPIO_OTYPER_OT3_Msk
5504 #define GPIO_OTYPER_OT4_Pos            (4U)
5505 #define GPIO_OTYPER_OT4_Msk            (0x1UL << GPIO_OTYPER_OT4_Pos)          /*!< 0x00000010 */
5506 #define GPIO_OTYPER_OT4                GPIO_OTYPER_OT4_Msk
5507 #define GPIO_OTYPER_OT5_Pos            (5U)
5508 #define GPIO_OTYPER_OT5_Msk            (0x1UL << GPIO_OTYPER_OT5_Pos)          /*!< 0x00000020 */
5509 #define GPIO_OTYPER_OT5                GPIO_OTYPER_OT5_Msk
5510 #define GPIO_OTYPER_OT6_Pos            (6U)
5511 #define GPIO_OTYPER_OT6_Msk            (0x1UL << GPIO_OTYPER_OT6_Pos)          /*!< 0x00000040 */
5512 #define GPIO_OTYPER_OT6                GPIO_OTYPER_OT6_Msk
5513 #define GPIO_OTYPER_OT7_Pos            (7U)
5514 #define GPIO_OTYPER_OT7_Msk            (0x1UL << GPIO_OTYPER_OT7_Pos)          /*!< 0x00000080 */
5515 #define GPIO_OTYPER_OT7                GPIO_OTYPER_OT7_Msk
5516 #define GPIO_OTYPER_OT8_Pos            (8U)
5517 #define GPIO_OTYPER_OT8_Msk            (0x1UL << GPIO_OTYPER_OT8_Pos)          /*!< 0x00000100 */
5518 #define GPIO_OTYPER_OT8                GPIO_OTYPER_OT8_Msk
5519 #define GPIO_OTYPER_OT9_Pos            (9U)
5520 #define GPIO_OTYPER_OT9_Msk            (0x1UL << GPIO_OTYPER_OT9_Pos)          /*!< 0x00000200 */
5521 #define GPIO_OTYPER_OT9                GPIO_OTYPER_OT9_Msk
5522 #define GPIO_OTYPER_OT10_Pos           (10U)
5523 #define GPIO_OTYPER_OT10_Msk           (0x1UL << GPIO_OTYPER_OT10_Pos)         /*!< 0x00000400 */
5524 #define GPIO_OTYPER_OT10               GPIO_OTYPER_OT10_Msk
5525 #define GPIO_OTYPER_OT11_Pos           (11U)
5526 #define GPIO_OTYPER_OT11_Msk           (0x1UL << GPIO_OTYPER_OT11_Pos)         /*!< 0x00000800 */
5527 #define GPIO_OTYPER_OT11               GPIO_OTYPER_OT11_Msk
5528 #define GPIO_OTYPER_OT12_Pos           (12U)
5529 #define GPIO_OTYPER_OT12_Msk           (0x1UL << GPIO_OTYPER_OT12_Pos)         /*!< 0x00001000 */
5530 #define GPIO_OTYPER_OT12               GPIO_OTYPER_OT12_Msk
5531 #define GPIO_OTYPER_OT13_Pos           (13U)
5532 #define GPIO_OTYPER_OT13_Msk           (0x1UL << GPIO_OTYPER_OT13_Pos)         /*!< 0x00002000 */
5533 #define GPIO_OTYPER_OT13               GPIO_OTYPER_OT13_Msk
5534 #define GPIO_OTYPER_OT14_Pos           (14U)
5535 #define GPIO_OTYPER_OT14_Msk           (0x1UL << GPIO_OTYPER_OT14_Pos)         /*!< 0x00004000 */
5536 #define GPIO_OTYPER_OT14               GPIO_OTYPER_OT14_Msk
5537 #define GPIO_OTYPER_OT15_Pos           (15U)
5538 #define GPIO_OTYPER_OT15_Msk           (0x1UL << GPIO_OTYPER_OT15_Pos)         /*!< 0x00008000 */
5539 #define GPIO_OTYPER_OT15               GPIO_OTYPER_OT15_Msk
5540 
5541 /* Legacy defines */
5542 #define GPIO_OTYPER_OT_0                    GPIO_OTYPER_OT0
5543 #define GPIO_OTYPER_OT_1                    GPIO_OTYPER_OT1
5544 #define GPIO_OTYPER_OT_2                    GPIO_OTYPER_OT2
5545 #define GPIO_OTYPER_OT_3                    GPIO_OTYPER_OT3
5546 #define GPIO_OTYPER_OT_4                    GPIO_OTYPER_OT4
5547 #define GPIO_OTYPER_OT_5                    GPIO_OTYPER_OT5
5548 #define GPIO_OTYPER_OT_6                    GPIO_OTYPER_OT6
5549 #define GPIO_OTYPER_OT_7                    GPIO_OTYPER_OT7
5550 #define GPIO_OTYPER_OT_8                    GPIO_OTYPER_OT8
5551 #define GPIO_OTYPER_OT_9                    GPIO_OTYPER_OT9
5552 #define GPIO_OTYPER_OT_10                   GPIO_OTYPER_OT10
5553 #define GPIO_OTYPER_OT_11                   GPIO_OTYPER_OT11
5554 #define GPIO_OTYPER_OT_12                   GPIO_OTYPER_OT12
5555 #define GPIO_OTYPER_OT_13                   GPIO_OTYPER_OT13
5556 #define GPIO_OTYPER_OT_14                   GPIO_OTYPER_OT14
5557 #define GPIO_OTYPER_OT_15                   GPIO_OTYPER_OT15
5558 
5559 /******************  Bits definition for GPIO_OSPEEDR register  ***************/
5560 #define GPIO_OSPEEDR_OSPEED0_Pos       (0U)
5561 #define GPIO_OSPEEDR_OSPEED0_Msk       (0x3UL << GPIO_OSPEEDR_OSPEED0_Pos)     /*!< 0x00000003 */
5562 #define GPIO_OSPEEDR_OSPEED0           GPIO_OSPEEDR_OSPEED0_Msk
5563 #define GPIO_OSPEEDR_OSPEED0_0         (0x1UL << GPIO_OSPEEDR_OSPEED0_Pos)     /*!< 0x00000001 */
5564 #define GPIO_OSPEEDR_OSPEED0_1         (0x2UL << GPIO_OSPEEDR_OSPEED0_Pos)     /*!< 0x00000002 */
5565 #define GPIO_OSPEEDR_OSPEED1_Pos       (2U)
5566 #define GPIO_OSPEEDR_OSPEED1_Msk       (0x3UL << GPIO_OSPEEDR_OSPEED1_Pos)     /*!< 0x0000000C */
5567 #define GPIO_OSPEEDR_OSPEED1           GPIO_OSPEEDR_OSPEED1_Msk
5568 #define GPIO_OSPEEDR_OSPEED1_0         (0x1UL << GPIO_OSPEEDR_OSPEED1_Pos)     /*!< 0x00000004 */
5569 #define GPIO_OSPEEDR_OSPEED1_1         (0x2UL << GPIO_OSPEEDR_OSPEED1_Pos)     /*!< 0x00000008 */
5570 #define GPIO_OSPEEDR_OSPEED2_Pos       (4U)
5571 #define GPIO_OSPEEDR_OSPEED2_Msk       (0x3UL << GPIO_OSPEEDR_OSPEED2_Pos)     /*!< 0x00000030 */
5572 #define GPIO_OSPEEDR_OSPEED2           GPIO_OSPEEDR_OSPEED2_Msk
5573 #define GPIO_OSPEEDR_OSPEED2_0         (0x1UL << GPIO_OSPEEDR_OSPEED2_Pos)     /*!< 0x00000010 */
5574 #define GPIO_OSPEEDR_OSPEED2_1         (0x2UL << GPIO_OSPEEDR_OSPEED2_Pos)     /*!< 0x00000020 */
5575 #define GPIO_OSPEEDR_OSPEED3_Pos       (6U)
5576 #define GPIO_OSPEEDR_OSPEED3_Msk       (0x3UL << GPIO_OSPEEDR_OSPEED3_Pos)     /*!< 0x000000C0 */
5577 #define GPIO_OSPEEDR_OSPEED3           GPIO_OSPEEDR_OSPEED3_Msk
5578 #define GPIO_OSPEEDR_OSPEED3_0         (0x1UL << GPIO_OSPEEDR_OSPEED3_Pos)     /*!< 0x00000040 */
5579 #define GPIO_OSPEEDR_OSPEED3_1         (0x2UL << GPIO_OSPEEDR_OSPEED3_Pos)     /*!< 0x00000080 */
5580 #define GPIO_OSPEEDR_OSPEED4_Pos       (8U)
5581 #define GPIO_OSPEEDR_OSPEED4_Msk       (0x3UL << GPIO_OSPEEDR_OSPEED4_Pos)     /*!< 0x00000300 */
5582 #define GPIO_OSPEEDR_OSPEED4           GPIO_OSPEEDR_OSPEED4_Msk
5583 #define GPIO_OSPEEDR_OSPEED4_0         (0x1UL << GPIO_OSPEEDR_OSPEED4_Pos)     /*!< 0x00000100 */
5584 #define GPIO_OSPEEDR_OSPEED4_1         (0x2UL << GPIO_OSPEEDR_OSPEED4_Pos)     /*!< 0x00000200 */
5585 #define GPIO_OSPEEDR_OSPEED5_Pos       (10U)
5586 #define GPIO_OSPEEDR_OSPEED5_Msk       (0x3UL << GPIO_OSPEEDR_OSPEED5_Pos)     /*!< 0x00000C00 */
5587 #define GPIO_OSPEEDR_OSPEED5           GPIO_OSPEEDR_OSPEED5_Msk
5588 #define GPIO_OSPEEDR_OSPEED5_0         (0x1UL << GPIO_OSPEEDR_OSPEED5_Pos)     /*!< 0x00000400 */
5589 #define GPIO_OSPEEDR_OSPEED5_1         (0x2UL << GPIO_OSPEEDR_OSPEED5_Pos)     /*!< 0x00000800 */
5590 #define GPIO_OSPEEDR_OSPEED6_Pos       (12U)
5591 #define GPIO_OSPEEDR_OSPEED6_Msk       (0x3UL << GPIO_OSPEEDR_OSPEED6_Pos)     /*!< 0x00003000 */
5592 #define GPIO_OSPEEDR_OSPEED6           GPIO_OSPEEDR_OSPEED6_Msk
5593 #define GPIO_OSPEEDR_OSPEED6_0         (0x1UL << GPIO_OSPEEDR_OSPEED6_Pos)     /*!< 0x00001000 */
5594 #define GPIO_OSPEEDR_OSPEED6_1         (0x2UL << GPIO_OSPEEDR_OSPEED6_Pos)     /*!< 0x00002000 */
5595 #define GPIO_OSPEEDR_OSPEED7_Pos       (14U)
5596 #define GPIO_OSPEEDR_OSPEED7_Msk       (0x3UL << GPIO_OSPEEDR_OSPEED7_Pos)     /*!< 0x0000C000 */
5597 #define GPIO_OSPEEDR_OSPEED7           GPIO_OSPEEDR_OSPEED7_Msk
5598 #define GPIO_OSPEEDR_OSPEED7_0         (0x1UL << GPIO_OSPEEDR_OSPEED7_Pos)     /*!< 0x00004000 */
5599 #define GPIO_OSPEEDR_OSPEED7_1         (0x2UL << GPIO_OSPEEDR_OSPEED7_Pos)     /*!< 0x00008000 */
5600 #define GPIO_OSPEEDR_OSPEED8_Pos       (16U)
5601 #define GPIO_OSPEEDR_OSPEED8_Msk       (0x3UL << GPIO_OSPEEDR_OSPEED8_Pos)     /*!< 0x00030000 */
5602 #define GPIO_OSPEEDR_OSPEED8           GPIO_OSPEEDR_OSPEED8_Msk
5603 #define GPIO_OSPEEDR_OSPEED8_0         (0x1UL << GPIO_OSPEEDR_OSPEED8_Pos)     /*!< 0x00010000 */
5604 #define GPIO_OSPEEDR_OSPEED8_1         (0x2UL << GPIO_OSPEEDR_OSPEED8_Pos)     /*!< 0x00020000 */
5605 #define GPIO_OSPEEDR_OSPEED9_Pos       (18U)
5606 #define GPIO_OSPEEDR_OSPEED9_Msk       (0x3UL << GPIO_OSPEEDR_OSPEED9_Pos)     /*!< 0x000C0000 */
5607 #define GPIO_OSPEEDR_OSPEED9           GPIO_OSPEEDR_OSPEED9_Msk
5608 #define GPIO_OSPEEDR_OSPEED9_0         (0x1UL << GPIO_OSPEEDR_OSPEED9_Pos)     /*!< 0x00040000 */
5609 #define GPIO_OSPEEDR_OSPEED9_1         (0x2UL << GPIO_OSPEEDR_OSPEED9_Pos)     /*!< 0x00080000 */
5610 #define GPIO_OSPEEDR_OSPEED10_Pos      (20U)
5611 #define GPIO_OSPEEDR_OSPEED10_Msk      (0x3UL << GPIO_OSPEEDR_OSPEED10_Pos)    /*!< 0x00300000 */
5612 #define GPIO_OSPEEDR_OSPEED10          GPIO_OSPEEDR_OSPEED10_Msk
5613 #define GPIO_OSPEEDR_OSPEED10_0        (0x1UL << GPIO_OSPEEDR_OSPEED10_Pos)    /*!< 0x00100000 */
5614 #define GPIO_OSPEEDR_OSPEED10_1        (0x2UL << GPIO_OSPEEDR_OSPEED10_Pos)    /*!< 0x00200000 */
5615 #define GPIO_OSPEEDR_OSPEED11_Pos      (22U)
5616 #define GPIO_OSPEEDR_OSPEED11_Msk      (0x3UL << GPIO_OSPEEDR_OSPEED11_Pos)    /*!< 0x00C00000 */
5617 #define GPIO_OSPEEDR_OSPEED11          GPIO_OSPEEDR_OSPEED11_Msk
5618 #define GPIO_OSPEEDR_OSPEED11_0        (0x1UL << GPIO_OSPEEDR_OSPEED11_Pos)    /*!< 0x00400000 */
5619 #define GPIO_OSPEEDR_OSPEED11_1        (0x2UL << GPIO_OSPEEDR_OSPEED11_Pos)    /*!< 0x00800000 */
5620 #define GPIO_OSPEEDR_OSPEED12_Pos      (24U)
5621 #define GPIO_OSPEEDR_OSPEED12_Msk      (0x3UL << GPIO_OSPEEDR_OSPEED12_Pos)    /*!< 0x03000000 */
5622 #define GPIO_OSPEEDR_OSPEED12          GPIO_OSPEEDR_OSPEED12_Msk
5623 #define GPIO_OSPEEDR_OSPEED12_0        (0x1UL << GPIO_OSPEEDR_OSPEED12_Pos)    /*!< 0x01000000 */
5624 #define GPIO_OSPEEDR_OSPEED12_1        (0x2UL << GPIO_OSPEEDR_OSPEED12_Pos)    /*!< 0x02000000 */
5625 #define GPIO_OSPEEDR_OSPEED13_Pos      (26U)
5626 #define GPIO_OSPEEDR_OSPEED13_Msk      (0x3UL << GPIO_OSPEEDR_OSPEED13_Pos)    /*!< 0x0C000000 */
5627 #define GPIO_OSPEEDR_OSPEED13          GPIO_OSPEEDR_OSPEED13_Msk
5628 #define GPIO_OSPEEDR_OSPEED13_0        (0x1UL << GPIO_OSPEEDR_OSPEED13_Pos)    /*!< 0x04000000 */
5629 #define GPIO_OSPEEDR_OSPEED13_1        (0x2UL << GPIO_OSPEEDR_OSPEED13_Pos)    /*!< 0x08000000 */
5630 #define GPIO_OSPEEDR_OSPEED14_Pos      (28U)
5631 #define GPIO_OSPEEDR_OSPEED14_Msk      (0x3UL << GPIO_OSPEEDR_OSPEED14_Pos)    /*!< 0x30000000 */
5632 #define GPIO_OSPEEDR_OSPEED14          GPIO_OSPEEDR_OSPEED14_Msk
5633 #define GPIO_OSPEEDR_OSPEED14_0        (0x1UL << GPIO_OSPEEDR_OSPEED14_Pos)    /*!< 0x10000000 */
5634 #define GPIO_OSPEEDR_OSPEED14_1        (0x2UL << GPIO_OSPEEDR_OSPEED14_Pos)    /*!< 0x20000000 */
5635 #define GPIO_OSPEEDR_OSPEED15_Pos      (30U)
5636 #define GPIO_OSPEEDR_OSPEED15_Msk      (0x3UL << GPIO_OSPEEDR_OSPEED15_Pos)    /*!< 0xC0000000 */
5637 #define GPIO_OSPEEDR_OSPEED15          GPIO_OSPEEDR_OSPEED15_Msk
5638 #define GPIO_OSPEEDR_OSPEED15_0        (0x1UL << GPIO_OSPEEDR_OSPEED15_Pos)    /*!< 0x40000000 */
5639 #define GPIO_OSPEEDR_OSPEED15_1        (0x2UL << GPIO_OSPEEDR_OSPEED15_Pos)    /*!< 0x80000000 */
5640 
5641 /* Legacy defines */
5642 #define GPIO_OSPEEDER_OSPEEDR0              GPIO_OSPEEDR_OSPEED0
5643 #define GPIO_OSPEEDER_OSPEEDR0_0            GPIO_OSPEEDR_OSPEED0_0
5644 #define GPIO_OSPEEDER_OSPEEDR0_1            GPIO_OSPEEDR_OSPEED0_1
5645 #define GPIO_OSPEEDER_OSPEEDR1              GPIO_OSPEEDR_OSPEED1
5646 #define GPIO_OSPEEDER_OSPEEDR1_0            GPIO_OSPEEDR_OSPEED1_0
5647 #define GPIO_OSPEEDER_OSPEEDR1_1            GPIO_OSPEEDR_OSPEED1_1
5648 #define GPIO_OSPEEDER_OSPEEDR2              GPIO_OSPEEDR_OSPEED2
5649 #define GPIO_OSPEEDER_OSPEEDR2_0            GPIO_OSPEEDR_OSPEED2_0
5650 #define GPIO_OSPEEDER_OSPEEDR2_1            GPIO_OSPEEDR_OSPEED2_1
5651 #define GPIO_OSPEEDER_OSPEEDR3              GPIO_OSPEEDR_OSPEED3
5652 #define GPIO_OSPEEDER_OSPEEDR3_0            GPIO_OSPEEDR_OSPEED3_0
5653 #define GPIO_OSPEEDER_OSPEEDR3_1            GPIO_OSPEEDR_OSPEED3_1
5654 #define GPIO_OSPEEDER_OSPEEDR4              GPIO_OSPEEDR_OSPEED4
5655 #define GPIO_OSPEEDER_OSPEEDR4_0            GPIO_OSPEEDR_OSPEED4_0
5656 #define GPIO_OSPEEDER_OSPEEDR4_1            GPIO_OSPEEDR_OSPEED4_1
5657 #define GPIO_OSPEEDER_OSPEEDR5              GPIO_OSPEEDR_OSPEED5
5658 #define GPIO_OSPEEDER_OSPEEDR5_0            GPIO_OSPEEDR_OSPEED5_0
5659 #define GPIO_OSPEEDER_OSPEEDR5_1            GPIO_OSPEEDR_OSPEED5_1
5660 #define GPIO_OSPEEDER_OSPEEDR6              GPIO_OSPEEDR_OSPEED6
5661 #define GPIO_OSPEEDER_OSPEEDR6_0            GPIO_OSPEEDR_OSPEED6_0
5662 #define GPIO_OSPEEDER_OSPEEDR6_1            GPIO_OSPEEDR_OSPEED6_1
5663 #define GPIO_OSPEEDER_OSPEEDR7              GPIO_OSPEEDR_OSPEED7
5664 #define GPIO_OSPEEDER_OSPEEDR7_0            GPIO_OSPEEDR_OSPEED7_0
5665 #define GPIO_OSPEEDER_OSPEEDR7_1            GPIO_OSPEEDR_OSPEED7_1
5666 #define GPIO_OSPEEDER_OSPEEDR8              GPIO_OSPEEDR_OSPEED8
5667 #define GPIO_OSPEEDER_OSPEEDR8_0            GPIO_OSPEEDR_OSPEED8_0
5668 #define GPIO_OSPEEDER_OSPEEDR8_1            GPIO_OSPEEDR_OSPEED8_1
5669 #define GPIO_OSPEEDER_OSPEEDR9              GPIO_OSPEEDR_OSPEED9
5670 #define GPIO_OSPEEDER_OSPEEDR9_0            GPIO_OSPEEDR_OSPEED9_0
5671 #define GPIO_OSPEEDER_OSPEEDR9_1            GPIO_OSPEEDR_OSPEED9_1
5672 #define GPIO_OSPEEDER_OSPEEDR10             GPIO_OSPEEDR_OSPEED10
5673 #define GPIO_OSPEEDER_OSPEEDR10_0           GPIO_OSPEEDR_OSPEED10_0
5674 #define GPIO_OSPEEDER_OSPEEDR10_1           GPIO_OSPEEDR_OSPEED10_1
5675 #define GPIO_OSPEEDER_OSPEEDR11             GPIO_OSPEEDR_OSPEED11
5676 #define GPIO_OSPEEDER_OSPEEDR11_0           GPIO_OSPEEDR_OSPEED11_0
5677 #define GPIO_OSPEEDER_OSPEEDR11_1           GPIO_OSPEEDR_OSPEED11_1
5678 #define GPIO_OSPEEDER_OSPEEDR12             GPIO_OSPEEDR_OSPEED12
5679 #define GPIO_OSPEEDER_OSPEEDR12_0           GPIO_OSPEEDR_OSPEED12_0
5680 #define GPIO_OSPEEDER_OSPEEDR12_1           GPIO_OSPEEDR_OSPEED12_1
5681 #define GPIO_OSPEEDER_OSPEEDR13             GPIO_OSPEEDR_OSPEED13
5682 #define GPIO_OSPEEDER_OSPEEDR13_0           GPIO_OSPEEDR_OSPEED13_0
5683 #define GPIO_OSPEEDER_OSPEEDR13_1           GPIO_OSPEEDR_OSPEED13_1
5684 #define GPIO_OSPEEDER_OSPEEDR14             GPIO_OSPEEDR_OSPEED14
5685 #define GPIO_OSPEEDER_OSPEEDR14_0           GPIO_OSPEEDR_OSPEED14_0
5686 #define GPIO_OSPEEDER_OSPEEDR14_1           GPIO_OSPEEDR_OSPEED14_1
5687 #define GPIO_OSPEEDER_OSPEEDR15             GPIO_OSPEEDR_OSPEED15
5688 #define GPIO_OSPEEDER_OSPEEDR15_0           GPIO_OSPEEDR_OSPEED15_0
5689 #define GPIO_OSPEEDER_OSPEEDR15_1           GPIO_OSPEEDR_OSPEED15_1
5690 
5691 /******************  Bits definition for GPIO_PUPDR register  *****************/
5692 #define GPIO_PUPDR_PUPD0_Pos           (0U)
5693 #define GPIO_PUPDR_PUPD0_Msk           (0x3UL << GPIO_PUPDR_PUPD0_Pos)         /*!< 0x00000003 */
5694 #define GPIO_PUPDR_PUPD0               GPIO_PUPDR_PUPD0_Msk
5695 #define GPIO_PUPDR_PUPD0_0             (0x1UL << GPIO_PUPDR_PUPD0_Pos)         /*!< 0x00000001 */
5696 #define GPIO_PUPDR_PUPD0_1             (0x2UL << GPIO_PUPDR_PUPD0_Pos)         /*!< 0x00000002 */
5697 #define GPIO_PUPDR_PUPD1_Pos           (2U)
5698 #define GPIO_PUPDR_PUPD1_Msk           (0x3UL << GPIO_PUPDR_PUPD1_Pos)         /*!< 0x0000000C */
5699 #define GPIO_PUPDR_PUPD1               GPIO_PUPDR_PUPD1_Msk
5700 #define GPIO_PUPDR_PUPD1_0             (0x1UL << GPIO_PUPDR_PUPD1_Pos)         /*!< 0x00000004 */
5701 #define GPIO_PUPDR_PUPD1_1             (0x2UL << GPIO_PUPDR_PUPD1_Pos)         /*!< 0x00000008 */
5702 #define GPIO_PUPDR_PUPD2_Pos           (4U)
5703 #define GPIO_PUPDR_PUPD2_Msk           (0x3UL << GPIO_PUPDR_PUPD2_Pos)         /*!< 0x00000030 */
5704 #define GPIO_PUPDR_PUPD2               GPIO_PUPDR_PUPD2_Msk
5705 #define GPIO_PUPDR_PUPD2_0             (0x1UL << GPIO_PUPDR_PUPD2_Pos)         /*!< 0x00000010 */
5706 #define GPIO_PUPDR_PUPD2_1             (0x2UL << GPIO_PUPDR_PUPD2_Pos)         /*!< 0x00000020 */
5707 #define GPIO_PUPDR_PUPD3_Pos           (6U)
5708 #define GPIO_PUPDR_PUPD3_Msk           (0x3UL << GPIO_PUPDR_PUPD3_Pos)         /*!< 0x000000C0 */
5709 #define GPIO_PUPDR_PUPD3               GPIO_PUPDR_PUPD3_Msk
5710 #define GPIO_PUPDR_PUPD3_0             (0x1UL << GPIO_PUPDR_PUPD3_Pos)         /*!< 0x00000040 */
5711 #define GPIO_PUPDR_PUPD3_1             (0x2UL << GPIO_PUPDR_PUPD3_Pos)         /*!< 0x00000080 */
5712 #define GPIO_PUPDR_PUPD4_Pos           (8U)
5713 #define GPIO_PUPDR_PUPD4_Msk           (0x3UL << GPIO_PUPDR_PUPD4_Pos)         /*!< 0x00000300 */
5714 #define GPIO_PUPDR_PUPD4               GPIO_PUPDR_PUPD4_Msk
5715 #define GPIO_PUPDR_PUPD4_0             (0x1UL << GPIO_PUPDR_PUPD4_Pos)         /*!< 0x00000100 */
5716 #define GPIO_PUPDR_PUPD4_1             (0x2UL << GPIO_PUPDR_PUPD4_Pos)         /*!< 0x00000200 */
5717 #define GPIO_PUPDR_PUPD5_Pos           (10U)
5718 #define GPIO_PUPDR_PUPD5_Msk           (0x3UL << GPIO_PUPDR_PUPD5_Pos)         /*!< 0x00000C00 */
5719 #define GPIO_PUPDR_PUPD5               GPIO_PUPDR_PUPD5_Msk
5720 #define GPIO_PUPDR_PUPD5_0             (0x1UL << GPIO_PUPDR_PUPD5_Pos)         /*!< 0x00000400 */
5721 #define GPIO_PUPDR_PUPD5_1             (0x2UL << GPIO_PUPDR_PUPD5_Pos)         /*!< 0x00000800 */
5722 #define GPIO_PUPDR_PUPD6_Pos           (12U)
5723 #define GPIO_PUPDR_PUPD6_Msk           (0x3UL << GPIO_PUPDR_PUPD6_Pos)         /*!< 0x00003000 */
5724 #define GPIO_PUPDR_PUPD6               GPIO_PUPDR_PUPD6_Msk
5725 #define GPIO_PUPDR_PUPD6_0             (0x1UL << GPIO_PUPDR_PUPD6_Pos)         /*!< 0x00001000 */
5726 #define GPIO_PUPDR_PUPD6_1             (0x2UL << GPIO_PUPDR_PUPD6_Pos)         /*!< 0x00002000 */
5727 #define GPIO_PUPDR_PUPD7_Pos           (14U)
5728 #define GPIO_PUPDR_PUPD7_Msk           (0x3UL << GPIO_PUPDR_PUPD7_Pos)         /*!< 0x0000C000 */
5729 #define GPIO_PUPDR_PUPD7               GPIO_PUPDR_PUPD7_Msk
5730 #define GPIO_PUPDR_PUPD7_0             (0x1UL << GPIO_PUPDR_PUPD7_Pos)         /*!< 0x00004000 */
5731 #define GPIO_PUPDR_PUPD7_1             (0x2UL << GPIO_PUPDR_PUPD7_Pos)         /*!< 0x00008000 */
5732 #define GPIO_PUPDR_PUPD8_Pos           (16U)
5733 #define GPIO_PUPDR_PUPD8_Msk           (0x3UL << GPIO_PUPDR_PUPD8_Pos)         /*!< 0x00030000 */
5734 #define GPIO_PUPDR_PUPD8               GPIO_PUPDR_PUPD8_Msk
5735 #define GPIO_PUPDR_PUPD8_0             (0x1UL << GPIO_PUPDR_PUPD8_Pos)         /*!< 0x00010000 */
5736 #define GPIO_PUPDR_PUPD8_1             (0x2UL << GPIO_PUPDR_PUPD8_Pos)         /*!< 0x00020000 */
5737 #define GPIO_PUPDR_PUPD9_Pos           (18U)
5738 #define GPIO_PUPDR_PUPD9_Msk           (0x3UL << GPIO_PUPDR_PUPD9_Pos)         /*!< 0x000C0000 */
5739 #define GPIO_PUPDR_PUPD9               GPIO_PUPDR_PUPD9_Msk
5740 #define GPIO_PUPDR_PUPD9_0             (0x1UL << GPIO_PUPDR_PUPD9_Pos)         /*!< 0x00040000 */
5741 #define GPIO_PUPDR_PUPD9_1             (0x2UL << GPIO_PUPDR_PUPD9_Pos)         /*!< 0x00080000 */
5742 #define GPIO_PUPDR_PUPD10_Pos          (20U)
5743 #define GPIO_PUPDR_PUPD10_Msk          (0x3UL << GPIO_PUPDR_PUPD10_Pos)        /*!< 0x00300000 */
5744 #define GPIO_PUPDR_PUPD10              GPIO_PUPDR_PUPD10_Msk
5745 #define GPIO_PUPDR_PUPD10_0            (0x1UL << GPIO_PUPDR_PUPD10_Pos)        /*!< 0x00100000 */
5746 #define GPIO_PUPDR_PUPD10_1            (0x2UL << GPIO_PUPDR_PUPD10_Pos)        /*!< 0x00200000 */
5747 #define GPIO_PUPDR_PUPD11_Pos          (22U)
5748 #define GPIO_PUPDR_PUPD11_Msk          (0x3UL << GPIO_PUPDR_PUPD11_Pos)        /*!< 0x00C00000 */
5749 #define GPIO_PUPDR_PUPD11              GPIO_PUPDR_PUPD11_Msk
5750 #define GPIO_PUPDR_PUPD11_0            (0x1UL << GPIO_PUPDR_PUPD11_Pos)        /*!< 0x00400000 */
5751 #define GPIO_PUPDR_PUPD11_1            (0x2UL << GPIO_PUPDR_PUPD11_Pos)        /*!< 0x00800000 */
5752 #define GPIO_PUPDR_PUPD12_Pos          (24U)
5753 #define GPIO_PUPDR_PUPD12_Msk          (0x3UL << GPIO_PUPDR_PUPD12_Pos)        /*!< 0x03000000 */
5754 #define GPIO_PUPDR_PUPD12              GPIO_PUPDR_PUPD12_Msk
5755 #define GPIO_PUPDR_PUPD12_0            (0x1UL << GPIO_PUPDR_PUPD12_Pos)        /*!< 0x01000000 */
5756 #define GPIO_PUPDR_PUPD12_1            (0x2UL << GPIO_PUPDR_PUPD12_Pos)        /*!< 0x02000000 */
5757 #define GPIO_PUPDR_PUPD13_Pos          (26U)
5758 #define GPIO_PUPDR_PUPD13_Msk          (0x3UL << GPIO_PUPDR_PUPD13_Pos)        /*!< 0x0C000000 */
5759 #define GPIO_PUPDR_PUPD13              GPIO_PUPDR_PUPD13_Msk
5760 #define GPIO_PUPDR_PUPD13_0            (0x1UL << GPIO_PUPDR_PUPD13_Pos)        /*!< 0x04000000 */
5761 #define GPIO_PUPDR_PUPD13_1            (0x2UL << GPIO_PUPDR_PUPD13_Pos)        /*!< 0x08000000 */
5762 #define GPIO_PUPDR_PUPD14_Pos          (28U)
5763 #define GPIO_PUPDR_PUPD14_Msk          (0x3UL << GPIO_PUPDR_PUPD14_Pos)        /*!< 0x30000000 */
5764 #define GPIO_PUPDR_PUPD14              GPIO_PUPDR_PUPD14_Msk
5765 #define GPIO_PUPDR_PUPD14_0            (0x1UL << GPIO_PUPDR_PUPD14_Pos)        /*!< 0x10000000 */
5766 #define GPIO_PUPDR_PUPD14_1            (0x2UL << GPIO_PUPDR_PUPD14_Pos)        /*!< 0x20000000 */
5767 #define GPIO_PUPDR_PUPD15_Pos          (30U)
5768 #define GPIO_PUPDR_PUPD15_Msk          (0x3UL << GPIO_PUPDR_PUPD15_Pos)        /*!< 0xC0000000 */
5769 #define GPIO_PUPDR_PUPD15              GPIO_PUPDR_PUPD15_Msk
5770 #define GPIO_PUPDR_PUPD15_0            (0x1UL << GPIO_PUPDR_PUPD15_Pos)        /*!< 0x40000000 */
5771 #define GPIO_PUPDR_PUPD15_1            (0x2UL << GPIO_PUPDR_PUPD15_Pos)        /*!< 0x80000000 */
5772 
5773 /* Legacy defines */
5774 #define GPIO_PUPDR_PUPDR0                   GPIO_PUPDR_PUPD0
5775 #define GPIO_PUPDR_PUPDR0_0                 GPIO_PUPDR_PUPD0_0
5776 #define GPIO_PUPDR_PUPDR0_1                 GPIO_PUPDR_PUPD0_1
5777 #define GPIO_PUPDR_PUPDR1                   GPIO_PUPDR_PUPD1
5778 #define GPIO_PUPDR_PUPDR1_0                 GPIO_PUPDR_PUPD1_0
5779 #define GPIO_PUPDR_PUPDR1_1                 GPIO_PUPDR_PUPD1_1
5780 #define GPIO_PUPDR_PUPDR2                   GPIO_PUPDR_PUPD2
5781 #define GPIO_PUPDR_PUPDR2_0                 GPIO_PUPDR_PUPD2_0
5782 #define GPIO_PUPDR_PUPDR2_1                 GPIO_PUPDR_PUPD2_1
5783 #define GPIO_PUPDR_PUPDR3                   GPIO_PUPDR_PUPD3
5784 #define GPIO_PUPDR_PUPDR3_0                 GPIO_PUPDR_PUPD3_0
5785 #define GPIO_PUPDR_PUPDR3_1                 GPIO_PUPDR_PUPD3_1
5786 #define GPIO_PUPDR_PUPDR4                   GPIO_PUPDR_PUPD4
5787 #define GPIO_PUPDR_PUPDR4_0                 GPIO_PUPDR_PUPD4_0
5788 #define GPIO_PUPDR_PUPDR4_1                 GPIO_PUPDR_PUPD4_1
5789 #define GPIO_PUPDR_PUPDR5                   GPIO_PUPDR_PUPD5
5790 #define GPIO_PUPDR_PUPDR5_0                 GPIO_PUPDR_PUPD5_0
5791 #define GPIO_PUPDR_PUPDR5_1                 GPIO_PUPDR_PUPD5_1
5792 #define GPIO_PUPDR_PUPDR6                   GPIO_PUPDR_PUPD6
5793 #define GPIO_PUPDR_PUPDR6_0                 GPIO_PUPDR_PUPD6_0
5794 #define GPIO_PUPDR_PUPDR6_1                 GPIO_PUPDR_PUPD6_1
5795 #define GPIO_PUPDR_PUPDR7                   GPIO_PUPDR_PUPD7
5796 #define GPIO_PUPDR_PUPDR7_0                 GPIO_PUPDR_PUPD7_0
5797 #define GPIO_PUPDR_PUPDR7_1                 GPIO_PUPDR_PUPD7_1
5798 #define GPIO_PUPDR_PUPDR8                   GPIO_PUPDR_PUPD8
5799 #define GPIO_PUPDR_PUPDR8_0                 GPIO_PUPDR_PUPD8_0
5800 #define GPIO_PUPDR_PUPDR8_1                 GPIO_PUPDR_PUPD8_1
5801 #define GPIO_PUPDR_PUPDR9                   GPIO_PUPDR_PUPD9
5802 #define GPIO_PUPDR_PUPDR9_0                 GPIO_PUPDR_PUPD9_0
5803 #define GPIO_PUPDR_PUPDR9_1                 GPIO_PUPDR_PUPD9_1
5804 #define GPIO_PUPDR_PUPDR10                  GPIO_PUPDR_PUPD10
5805 #define GPIO_PUPDR_PUPDR10_0                GPIO_PUPDR_PUPD10_0
5806 #define GPIO_PUPDR_PUPDR10_1                GPIO_PUPDR_PUPD10_1
5807 #define GPIO_PUPDR_PUPDR11                  GPIO_PUPDR_PUPD11
5808 #define GPIO_PUPDR_PUPDR11_0                GPIO_PUPDR_PUPD11_0
5809 #define GPIO_PUPDR_PUPDR11_1                GPIO_PUPDR_PUPD11_1
5810 #define GPIO_PUPDR_PUPDR12                  GPIO_PUPDR_PUPD12
5811 #define GPIO_PUPDR_PUPDR12_0                GPIO_PUPDR_PUPD12_0
5812 #define GPIO_PUPDR_PUPDR12_1                GPIO_PUPDR_PUPD12_1
5813 #define GPIO_PUPDR_PUPDR13                  GPIO_PUPDR_PUPD13
5814 #define GPIO_PUPDR_PUPDR13_0                GPIO_PUPDR_PUPD13_0
5815 #define GPIO_PUPDR_PUPDR13_1                GPIO_PUPDR_PUPD13_1
5816 #define GPIO_PUPDR_PUPDR14                  GPIO_PUPDR_PUPD14
5817 #define GPIO_PUPDR_PUPDR14_0                GPIO_PUPDR_PUPD14_0
5818 #define GPIO_PUPDR_PUPDR14_1                GPIO_PUPDR_PUPD14_1
5819 #define GPIO_PUPDR_PUPDR15                  GPIO_PUPDR_PUPD15
5820 #define GPIO_PUPDR_PUPDR15_0                GPIO_PUPDR_PUPD15_0
5821 #define GPIO_PUPDR_PUPDR15_1                GPIO_PUPDR_PUPD15_1
5822 
5823 /******************  Bits definition for GPIO_IDR register  *******************/
5824 #define GPIO_IDR_ID0_Pos               (0U)
5825 #define GPIO_IDR_ID0_Msk               (0x1UL << GPIO_IDR_ID0_Pos)             /*!< 0x00000001 */
5826 #define GPIO_IDR_ID0                   GPIO_IDR_ID0_Msk
5827 #define GPIO_IDR_ID1_Pos               (1U)
5828 #define GPIO_IDR_ID1_Msk               (0x1UL << GPIO_IDR_ID1_Pos)             /*!< 0x00000002 */
5829 #define GPIO_IDR_ID1                   GPIO_IDR_ID1_Msk
5830 #define GPIO_IDR_ID2_Pos               (2U)
5831 #define GPIO_IDR_ID2_Msk               (0x1UL << GPIO_IDR_ID2_Pos)             /*!< 0x00000004 */
5832 #define GPIO_IDR_ID2                   GPIO_IDR_ID2_Msk
5833 #define GPIO_IDR_ID3_Pos               (3U)
5834 #define GPIO_IDR_ID3_Msk               (0x1UL << GPIO_IDR_ID3_Pos)             /*!< 0x00000008 */
5835 #define GPIO_IDR_ID3                   GPIO_IDR_ID3_Msk
5836 #define GPIO_IDR_ID4_Pos               (4U)
5837 #define GPIO_IDR_ID4_Msk               (0x1UL << GPIO_IDR_ID4_Pos)             /*!< 0x00000010 */
5838 #define GPIO_IDR_ID4                   GPIO_IDR_ID4_Msk
5839 #define GPIO_IDR_ID5_Pos               (5U)
5840 #define GPIO_IDR_ID5_Msk               (0x1UL << GPIO_IDR_ID5_Pos)             /*!< 0x00000020 */
5841 #define GPIO_IDR_ID5                   GPIO_IDR_ID5_Msk
5842 #define GPIO_IDR_ID6_Pos               (6U)
5843 #define GPIO_IDR_ID6_Msk               (0x1UL << GPIO_IDR_ID6_Pos)             /*!< 0x00000040 */
5844 #define GPIO_IDR_ID6                   GPIO_IDR_ID6_Msk
5845 #define GPIO_IDR_ID7_Pos               (7U)
5846 #define GPIO_IDR_ID7_Msk               (0x1UL << GPIO_IDR_ID7_Pos)             /*!< 0x00000080 */
5847 #define GPIO_IDR_ID7                   GPIO_IDR_ID7_Msk
5848 #define GPIO_IDR_ID8_Pos               (8U)
5849 #define GPIO_IDR_ID8_Msk               (0x1UL << GPIO_IDR_ID8_Pos)             /*!< 0x00000100 */
5850 #define GPIO_IDR_ID8                   GPIO_IDR_ID8_Msk
5851 #define GPIO_IDR_ID9_Pos               (9U)
5852 #define GPIO_IDR_ID9_Msk               (0x1UL << GPIO_IDR_ID9_Pos)             /*!< 0x00000200 */
5853 #define GPIO_IDR_ID9                   GPIO_IDR_ID9_Msk
5854 #define GPIO_IDR_ID10_Pos              (10U)
5855 #define GPIO_IDR_ID10_Msk              (0x1UL << GPIO_IDR_ID10_Pos)            /*!< 0x00000400 */
5856 #define GPIO_IDR_ID10                  GPIO_IDR_ID10_Msk
5857 #define GPIO_IDR_ID11_Pos              (11U)
5858 #define GPIO_IDR_ID11_Msk              (0x1UL << GPIO_IDR_ID11_Pos)            /*!< 0x00000800 */
5859 #define GPIO_IDR_ID11                  GPIO_IDR_ID11_Msk
5860 #define GPIO_IDR_ID12_Pos              (12U)
5861 #define GPIO_IDR_ID12_Msk              (0x1UL << GPIO_IDR_ID12_Pos)            /*!< 0x00001000 */
5862 #define GPIO_IDR_ID12                  GPIO_IDR_ID12_Msk
5863 #define GPIO_IDR_ID13_Pos              (13U)
5864 #define GPIO_IDR_ID13_Msk              (0x1UL << GPIO_IDR_ID13_Pos)            /*!< 0x00002000 */
5865 #define GPIO_IDR_ID13                  GPIO_IDR_ID13_Msk
5866 #define GPIO_IDR_ID14_Pos              (14U)
5867 #define GPIO_IDR_ID14_Msk              (0x1UL << GPIO_IDR_ID14_Pos)            /*!< 0x00004000 */
5868 #define GPIO_IDR_ID14                  GPIO_IDR_ID14_Msk
5869 #define GPIO_IDR_ID15_Pos              (15U)
5870 #define GPIO_IDR_ID15_Msk              (0x1UL << GPIO_IDR_ID15_Pos)            /*!< 0x00008000 */
5871 #define GPIO_IDR_ID15                  GPIO_IDR_ID15_Msk
5872 
5873 /* Legacy defines */
5874 #define GPIO_IDR_IDR_0                      GPIO_IDR_ID0
5875 #define GPIO_IDR_IDR_1                      GPIO_IDR_ID1
5876 #define GPIO_IDR_IDR_2                      GPIO_IDR_ID2
5877 #define GPIO_IDR_IDR_3                      GPIO_IDR_ID3
5878 #define GPIO_IDR_IDR_4                      GPIO_IDR_ID4
5879 #define GPIO_IDR_IDR_5                      GPIO_IDR_ID5
5880 #define GPIO_IDR_IDR_6                      GPIO_IDR_ID6
5881 #define GPIO_IDR_IDR_7                      GPIO_IDR_ID7
5882 #define GPIO_IDR_IDR_8                      GPIO_IDR_ID8
5883 #define GPIO_IDR_IDR_9                      GPIO_IDR_ID9
5884 #define GPIO_IDR_IDR_10                     GPIO_IDR_ID10
5885 #define GPIO_IDR_IDR_11                     GPIO_IDR_ID11
5886 #define GPIO_IDR_IDR_12                     GPIO_IDR_ID12
5887 #define GPIO_IDR_IDR_13                     GPIO_IDR_ID13
5888 #define GPIO_IDR_IDR_14                     GPIO_IDR_ID14
5889 #define GPIO_IDR_IDR_15                     GPIO_IDR_ID15
5890 
5891 /* Old GPIO_IDR register bits definition, maintained for legacy purpose */
5892 #define GPIO_OTYPER_IDR_0                   GPIO_IDR_ID0
5893 #define GPIO_OTYPER_IDR_1                   GPIO_IDR_ID1
5894 #define GPIO_OTYPER_IDR_2                   GPIO_IDR_ID2
5895 #define GPIO_OTYPER_IDR_3                   GPIO_IDR_ID3
5896 #define GPIO_OTYPER_IDR_4                   GPIO_IDR_ID4
5897 #define GPIO_OTYPER_IDR_5                   GPIO_IDR_ID5
5898 #define GPIO_OTYPER_IDR_6                   GPIO_IDR_ID6
5899 #define GPIO_OTYPER_IDR_7                   GPIO_IDR_ID7
5900 #define GPIO_OTYPER_IDR_8                   GPIO_IDR_ID8
5901 #define GPIO_OTYPER_IDR_9                   GPIO_IDR_ID9
5902 #define GPIO_OTYPER_IDR_10                  GPIO_IDR_ID10
5903 #define GPIO_OTYPER_IDR_11                  GPIO_IDR_ID11
5904 #define GPIO_OTYPER_IDR_12                  GPIO_IDR_ID12
5905 #define GPIO_OTYPER_IDR_13                  GPIO_IDR_ID13
5906 #define GPIO_OTYPER_IDR_14                  GPIO_IDR_ID14
5907 #define GPIO_OTYPER_IDR_15                  GPIO_IDR_ID15
5908 
5909 /******************  Bits definition for GPIO_ODR register  *******************/
5910 #define GPIO_ODR_OD0_Pos               (0U)
5911 #define GPIO_ODR_OD0_Msk               (0x1UL << GPIO_ODR_OD0_Pos)             /*!< 0x00000001 */
5912 #define GPIO_ODR_OD0                   GPIO_ODR_OD0_Msk
5913 #define GPIO_ODR_OD1_Pos               (1U)
5914 #define GPIO_ODR_OD1_Msk               (0x1UL << GPIO_ODR_OD1_Pos)             /*!< 0x00000002 */
5915 #define GPIO_ODR_OD1                   GPIO_ODR_OD1_Msk
5916 #define GPIO_ODR_OD2_Pos               (2U)
5917 #define GPIO_ODR_OD2_Msk               (0x1UL << GPIO_ODR_OD2_Pos)             /*!< 0x00000004 */
5918 #define GPIO_ODR_OD2                   GPIO_ODR_OD2_Msk
5919 #define GPIO_ODR_OD3_Pos               (3U)
5920 #define GPIO_ODR_OD3_Msk               (0x1UL << GPIO_ODR_OD3_Pos)             /*!< 0x00000008 */
5921 #define GPIO_ODR_OD3                   GPIO_ODR_OD3_Msk
5922 #define GPIO_ODR_OD4_Pos               (4U)
5923 #define GPIO_ODR_OD4_Msk               (0x1UL << GPIO_ODR_OD4_Pos)             /*!< 0x00000010 */
5924 #define GPIO_ODR_OD4                   GPIO_ODR_OD4_Msk
5925 #define GPIO_ODR_OD5_Pos               (5U)
5926 #define GPIO_ODR_OD5_Msk               (0x1UL << GPIO_ODR_OD5_Pos)             /*!< 0x00000020 */
5927 #define GPIO_ODR_OD5                   GPIO_ODR_OD5_Msk
5928 #define GPIO_ODR_OD6_Pos               (6U)
5929 #define GPIO_ODR_OD6_Msk               (0x1UL << GPIO_ODR_OD6_Pos)             /*!< 0x00000040 */
5930 #define GPIO_ODR_OD6                   GPIO_ODR_OD6_Msk
5931 #define GPIO_ODR_OD7_Pos               (7U)
5932 #define GPIO_ODR_OD7_Msk               (0x1UL << GPIO_ODR_OD7_Pos)             /*!< 0x00000080 */
5933 #define GPIO_ODR_OD7                   GPIO_ODR_OD7_Msk
5934 #define GPIO_ODR_OD8_Pos               (8U)
5935 #define GPIO_ODR_OD8_Msk               (0x1UL << GPIO_ODR_OD8_Pos)             /*!< 0x00000100 */
5936 #define GPIO_ODR_OD8                   GPIO_ODR_OD8_Msk
5937 #define GPIO_ODR_OD9_Pos               (9U)
5938 #define GPIO_ODR_OD9_Msk               (0x1UL << GPIO_ODR_OD9_Pos)             /*!< 0x00000200 */
5939 #define GPIO_ODR_OD9                   GPIO_ODR_OD9_Msk
5940 #define GPIO_ODR_OD10_Pos              (10U)
5941 #define GPIO_ODR_OD10_Msk              (0x1UL << GPIO_ODR_OD10_Pos)            /*!< 0x00000400 */
5942 #define GPIO_ODR_OD10                  GPIO_ODR_OD10_Msk
5943 #define GPIO_ODR_OD11_Pos              (11U)
5944 #define GPIO_ODR_OD11_Msk              (0x1UL << GPIO_ODR_OD11_Pos)            /*!< 0x00000800 */
5945 #define GPIO_ODR_OD11                  GPIO_ODR_OD11_Msk
5946 #define GPIO_ODR_OD12_Pos              (12U)
5947 #define GPIO_ODR_OD12_Msk              (0x1UL << GPIO_ODR_OD12_Pos)            /*!< 0x00001000 */
5948 #define GPIO_ODR_OD12                  GPIO_ODR_OD12_Msk
5949 #define GPIO_ODR_OD13_Pos              (13U)
5950 #define GPIO_ODR_OD13_Msk              (0x1UL << GPIO_ODR_OD13_Pos)            /*!< 0x00002000 */
5951 #define GPIO_ODR_OD13                  GPIO_ODR_OD13_Msk
5952 #define GPIO_ODR_OD14_Pos              (14U)
5953 #define GPIO_ODR_OD14_Msk              (0x1UL << GPIO_ODR_OD14_Pos)            /*!< 0x00004000 */
5954 #define GPIO_ODR_OD14                  GPIO_ODR_OD14_Msk
5955 #define GPIO_ODR_OD15_Pos              (15U)
5956 #define GPIO_ODR_OD15_Msk              (0x1UL << GPIO_ODR_OD15_Pos)            /*!< 0x00008000 */
5957 #define GPIO_ODR_OD15                  GPIO_ODR_OD15_Msk
5958 
5959 /* Legacy defines */
5960 #define GPIO_ODR_ODR_0                      GPIO_ODR_OD0
5961 #define GPIO_ODR_ODR_1                      GPIO_ODR_OD1
5962 #define GPIO_ODR_ODR_2                      GPIO_ODR_OD2
5963 #define GPIO_ODR_ODR_3                      GPIO_ODR_OD3
5964 #define GPIO_ODR_ODR_4                      GPIO_ODR_OD4
5965 #define GPIO_ODR_ODR_5                      GPIO_ODR_OD5
5966 #define GPIO_ODR_ODR_6                      GPIO_ODR_OD6
5967 #define GPIO_ODR_ODR_7                      GPIO_ODR_OD7
5968 #define GPIO_ODR_ODR_8                      GPIO_ODR_OD8
5969 #define GPIO_ODR_ODR_9                      GPIO_ODR_OD9
5970 #define GPIO_ODR_ODR_10                     GPIO_ODR_OD10
5971 #define GPIO_ODR_ODR_11                     GPIO_ODR_OD11
5972 #define GPIO_ODR_ODR_12                     GPIO_ODR_OD12
5973 #define GPIO_ODR_ODR_13                     GPIO_ODR_OD13
5974 #define GPIO_ODR_ODR_14                     GPIO_ODR_OD14
5975 #define GPIO_ODR_ODR_15                     GPIO_ODR_OD15
5976 
5977 /* Old GPIO_ODR register bits definition, maintained for legacy purpose */
5978 #define GPIO_OTYPER_ODR_0                   GPIO_ODR_OD0
5979 #define GPIO_OTYPER_ODR_1                   GPIO_ODR_OD1
5980 #define GPIO_OTYPER_ODR_2                   GPIO_ODR_OD2
5981 #define GPIO_OTYPER_ODR_3                   GPIO_ODR_OD3
5982 #define GPIO_OTYPER_ODR_4                   GPIO_ODR_OD4
5983 #define GPIO_OTYPER_ODR_5                   GPIO_ODR_OD5
5984 #define GPIO_OTYPER_ODR_6                   GPIO_ODR_OD6
5985 #define GPIO_OTYPER_ODR_7                   GPIO_ODR_OD7
5986 #define GPIO_OTYPER_ODR_8                   GPIO_ODR_OD8
5987 #define GPIO_OTYPER_ODR_9                   GPIO_ODR_OD9
5988 #define GPIO_OTYPER_ODR_10                  GPIO_ODR_OD10
5989 #define GPIO_OTYPER_ODR_11                  GPIO_ODR_OD11
5990 #define GPIO_OTYPER_ODR_12                  GPIO_ODR_OD12
5991 #define GPIO_OTYPER_ODR_13                  GPIO_ODR_OD13
5992 #define GPIO_OTYPER_ODR_14                  GPIO_ODR_OD14
5993 #define GPIO_OTYPER_ODR_15                  GPIO_ODR_OD15
5994 
5995 /******************  Bits definition for GPIO_BSRR register  ******************/
5996 #define GPIO_BSRR_BS0_Pos              (0U)
5997 #define GPIO_BSRR_BS0_Msk              (0x1UL << GPIO_BSRR_BS0_Pos)            /*!< 0x00000001 */
5998 #define GPIO_BSRR_BS0                  GPIO_BSRR_BS0_Msk
5999 #define GPIO_BSRR_BS1_Pos              (1U)
6000 #define GPIO_BSRR_BS1_Msk              (0x1UL << GPIO_BSRR_BS1_Pos)            /*!< 0x00000002 */
6001 #define GPIO_BSRR_BS1                  GPIO_BSRR_BS1_Msk
6002 #define GPIO_BSRR_BS2_Pos              (2U)
6003 #define GPIO_BSRR_BS2_Msk              (0x1UL << GPIO_BSRR_BS2_Pos)            /*!< 0x00000004 */
6004 #define GPIO_BSRR_BS2                  GPIO_BSRR_BS2_Msk
6005 #define GPIO_BSRR_BS3_Pos              (3U)
6006 #define GPIO_BSRR_BS3_Msk              (0x1UL << GPIO_BSRR_BS3_Pos)            /*!< 0x00000008 */
6007 #define GPIO_BSRR_BS3                  GPIO_BSRR_BS3_Msk
6008 #define GPIO_BSRR_BS4_Pos              (4U)
6009 #define GPIO_BSRR_BS4_Msk              (0x1UL << GPIO_BSRR_BS4_Pos)            /*!< 0x00000010 */
6010 #define GPIO_BSRR_BS4                  GPIO_BSRR_BS4_Msk
6011 #define GPIO_BSRR_BS5_Pos              (5U)
6012 #define GPIO_BSRR_BS5_Msk              (0x1UL << GPIO_BSRR_BS5_Pos)            /*!< 0x00000020 */
6013 #define GPIO_BSRR_BS5                  GPIO_BSRR_BS5_Msk
6014 #define GPIO_BSRR_BS6_Pos              (6U)
6015 #define GPIO_BSRR_BS6_Msk              (0x1UL << GPIO_BSRR_BS6_Pos)            /*!< 0x00000040 */
6016 #define GPIO_BSRR_BS6                  GPIO_BSRR_BS6_Msk
6017 #define GPIO_BSRR_BS7_Pos              (7U)
6018 #define GPIO_BSRR_BS7_Msk              (0x1UL << GPIO_BSRR_BS7_Pos)            /*!< 0x00000080 */
6019 #define GPIO_BSRR_BS7                  GPIO_BSRR_BS7_Msk
6020 #define GPIO_BSRR_BS8_Pos              (8U)
6021 #define GPIO_BSRR_BS8_Msk              (0x1UL << GPIO_BSRR_BS8_Pos)            /*!< 0x00000100 */
6022 #define GPIO_BSRR_BS8                  GPIO_BSRR_BS8_Msk
6023 #define GPIO_BSRR_BS9_Pos              (9U)
6024 #define GPIO_BSRR_BS9_Msk              (0x1UL << GPIO_BSRR_BS9_Pos)            /*!< 0x00000200 */
6025 #define GPIO_BSRR_BS9                  GPIO_BSRR_BS9_Msk
6026 #define GPIO_BSRR_BS10_Pos             (10U)
6027 #define GPIO_BSRR_BS10_Msk             (0x1UL << GPIO_BSRR_BS10_Pos)           /*!< 0x00000400 */
6028 #define GPIO_BSRR_BS10                 GPIO_BSRR_BS10_Msk
6029 #define GPIO_BSRR_BS11_Pos             (11U)
6030 #define GPIO_BSRR_BS11_Msk             (0x1UL << GPIO_BSRR_BS11_Pos)           /*!< 0x00000800 */
6031 #define GPIO_BSRR_BS11                 GPIO_BSRR_BS11_Msk
6032 #define GPIO_BSRR_BS12_Pos             (12U)
6033 #define GPIO_BSRR_BS12_Msk             (0x1UL << GPIO_BSRR_BS12_Pos)           /*!< 0x00001000 */
6034 #define GPIO_BSRR_BS12                 GPIO_BSRR_BS12_Msk
6035 #define GPIO_BSRR_BS13_Pos             (13U)
6036 #define GPIO_BSRR_BS13_Msk             (0x1UL << GPIO_BSRR_BS13_Pos)           /*!< 0x00002000 */
6037 #define GPIO_BSRR_BS13                 GPIO_BSRR_BS13_Msk
6038 #define GPIO_BSRR_BS14_Pos             (14U)
6039 #define GPIO_BSRR_BS14_Msk             (0x1UL << GPIO_BSRR_BS14_Pos)           /*!< 0x00004000 */
6040 #define GPIO_BSRR_BS14                 GPIO_BSRR_BS14_Msk
6041 #define GPIO_BSRR_BS15_Pos             (15U)
6042 #define GPIO_BSRR_BS15_Msk             (0x1UL << GPIO_BSRR_BS15_Pos)           /*!< 0x00008000 */
6043 #define GPIO_BSRR_BS15                 GPIO_BSRR_BS15_Msk
6044 #define GPIO_BSRR_BR0_Pos              (16U)
6045 #define GPIO_BSRR_BR0_Msk              (0x1UL << GPIO_BSRR_BR0_Pos)            /*!< 0x00010000 */
6046 #define GPIO_BSRR_BR0                  GPIO_BSRR_BR0_Msk
6047 #define GPIO_BSRR_BR1_Pos              (17U)
6048 #define GPIO_BSRR_BR1_Msk              (0x1UL << GPIO_BSRR_BR1_Pos)            /*!< 0x00020000 */
6049 #define GPIO_BSRR_BR1                  GPIO_BSRR_BR1_Msk
6050 #define GPIO_BSRR_BR2_Pos              (18U)
6051 #define GPIO_BSRR_BR2_Msk              (0x1UL << GPIO_BSRR_BR2_Pos)            /*!< 0x00040000 */
6052 #define GPIO_BSRR_BR2                  GPIO_BSRR_BR2_Msk
6053 #define GPIO_BSRR_BR3_Pos              (19U)
6054 #define GPIO_BSRR_BR3_Msk              (0x1UL << GPIO_BSRR_BR3_Pos)            /*!< 0x00080000 */
6055 #define GPIO_BSRR_BR3                  GPIO_BSRR_BR3_Msk
6056 #define GPIO_BSRR_BR4_Pos              (20U)
6057 #define GPIO_BSRR_BR4_Msk              (0x1UL << GPIO_BSRR_BR4_Pos)            /*!< 0x00100000 */
6058 #define GPIO_BSRR_BR4                  GPIO_BSRR_BR4_Msk
6059 #define GPIO_BSRR_BR5_Pos              (21U)
6060 #define GPIO_BSRR_BR5_Msk              (0x1UL << GPIO_BSRR_BR5_Pos)            /*!< 0x00200000 */
6061 #define GPIO_BSRR_BR5                  GPIO_BSRR_BR5_Msk
6062 #define GPIO_BSRR_BR6_Pos              (22U)
6063 #define GPIO_BSRR_BR6_Msk              (0x1UL << GPIO_BSRR_BR6_Pos)            /*!< 0x00400000 */
6064 #define GPIO_BSRR_BR6                  GPIO_BSRR_BR6_Msk
6065 #define GPIO_BSRR_BR7_Pos              (23U)
6066 #define GPIO_BSRR_BR7_Msk              (0x1UL << GPIO_BSRR_BR7_Pos)            /*!< 0x00800000 */
6067 #define GPIO_BSRR_BR7                  GPIO_BSRR_BR7_Msk
6068 #define GPIO_BSRR_BR8_Pos              (24U)
6069 #define GPIO_BSRR_BR8_Msk              (0x1UL << GPIO_BSRR_BR8_Pos)            /*!< 0x01000000 */
6070 #define GPIO_BSRR_BR8                  GPIO_BSRR_BR8_Msk
6071 #define GPIO_BSRR_BR9_Pos              (25U)
6072 #define GPIO_BSRR_BR9_Msk              (0x1UL << GPIO_BSRR_BR9_Pos)            /*!< 0x02000000 */
6073 #define GPIO_BSRR_BR9                  GPIO_BSRR_BR9_Msk
6074 #define GPIO_BSRR_BR10_Pos             (26U)
6075 #define GPIO_BSRR_BR10_Msk             (0x1UL << GPIO_BSRR_BR10_Pos)           /*!< 0x04000000 */
6076 #define GPIO_BSRR_BR10                 GPIO_BSRR_BR10_Msk
6077 #define GPIO_BSRR_BR11_Pos             (27U)
6078 #define GPIO_BSRR_BR11_Msk             (0x1UL << GPIO_BSRR_BR11_Pos)           /*!< 0x08000000 */
6079 #define GPIO_BSRR_BR11                 GPIO_BSRR_BR11_Msk
6080 #define GPIO_BSRR_BR12_Pos             (28U)
6081 #define GPIO_BSRR_BR12_Msk             (0x1UL << GPIO_BSRR_BR12_Pos)           /*!< 0x10000000 */
6082 #define GPIO_BSRR_BR12                 GPIO_BSRR_BR12_Msk
6083 #define GPIO_BSRR_BR13_Pos             (29U)
6084 #define GPIO_BSRR_BR13_Msk             (0x1UL << GPIO_BSRR_BR13_Pos)           /*!< 0x20000000 */
6085 #define GPIO_BSRR_BR13                 GPIO_BSRR_BR13_Msk
6086 #define GPIO_BSRR_BR14_Pos             (30U)
6087 #define GPIO_BSRR_BR14_Msk             (0x1UL << GPIO_BSRR_BR14_Pos)           /*!< 0x40000000 */
6088 #define GPIO_BSRR_BR14                 GPIO_BSRR_BR14_Msk
6089 #define GPIO_BSRR_BR15_Pos             (31U)
6090 #define GPIO_BSRR_BR15_Msk             (0x1UL << GPIO_BSRR_BR15_Pos)           /*!< 0x80000000 */
6091 #define GPIO_BSRR_BR15                 GPIO_BSRR_BR15_Msk
6092 
6093 /* Legacy defines */
6094 #define GPIO_BSRR_BS_0                      GPIO_BSRR_BS0
6095 #define GPIO_BSRR_BS_1                      GPIO_BSRR_BS1
6096 #define GPIO_BSRR_BS_2                      GPIO_BSRR_BS2
6097 #define GPIO_BSRR_BS_3                      GPIO_BSRR_BS3
6098 #define GPIO_BSRR_BS_4                      GPIO_BSRR_BS4
6099 #define GPIO_BSRR_BS_5                      GPIO_BSRR_BS5
6100 #define GPIO_BSRR_BS_6                      GPIO_BSRR_BS6
6101 #define GPIO_BSRR_BS_7                      GPIO_BSRR_BS7
6102 #define GPIO_BSRR_BS_8                      GPIO_BSRR_BS8
6103 #define GPIO_BSRR_BS_9                      GPIO_BSRR_BS9
6104 #define GPIO_BSRR_BS_10                     GPIO_BSRR_BS10
6105 #define GPIO_BSRR_BS_11                     GPIO_BSRR_BS11
6106 #define GPIO_BSRR_BS_12                     GPIO_BSRR_BS12
6107 #define GPIO_BSRR_BS_13                     GPIO_BSRR_BS13
6108 #define GPIO_BSRR_BS_14                     GPIO_BSRR_BS14
6109 #define GPIO_BSRR_BS_15                     GPIO_BSRR_BS15
6110 #define GPIO_BSRR_BR_0                      GPIO_BSRR_BR0
6111 #define GPIO_BSRR_BR_1                      GPIO_BSRR_BR1
6112 #define GPIO_BSRR_BR_2                      GPIO_BSRR_BR2
6113 #define GPIO_BSRR_BR_3                      GPIO_BSRR_BR3
6114 #define GPIO_BSRR_BR_4                      GPIO_BSRR_BR4
6115 #define GPIO_BSRR_BR_5                      GPIO_BSRR_BR5
6116 #define GPIO_BSRR_BR_6                      GPIO_BSRR_BR6
6117 #define GPIO_BSRR_BR_7                      GPIO_BSRR_BR7
6118 #define GPIO_BSRR_BR_8                      GPIO_BSRR_BR8
6119 #define GPIO_BSRR_BR_9                      GPIO_BSRR_BR9
6120 #define GPIO_BSRR_BR_10                     GPIO_BSRR_BR10
6121 #define GPIO_BSRR_BR_11                     GPIO_BSRR_BR11
6122 #define GPIO_BSRR_BR_12                     GPIO_BSRR_BR12
6123 #define GPIO_BSRR_BR_13                     GPIO_BSRR_BR13
6124 #define GPIO_BSRR_BR_14                     GPIO_BSRR_BR14
6125 #define GPIO_BSRR_BR_15                     GPIO_BSRR_BR15
6126 
6127 /****************** Bit definition for GPIO_LCKR register *********************/
6128 #define GPIO_LCKR_LCK0_Pos             (0U)
6129 #define GPIO_LCKR_LCK0_Msk             (0x1UL << GPIO_LCKR_LCK0_Pos)           /*!< 0x00000001 */
6130 #define GPIO_LCKR_LCK0                 GPIO_LCKR_LCK0_Msk
6131 #define GPIO_LCKR_LCK1_Pos             (1U)
6132 #define GPIO_LCKR_LCK1_Msk             (0x1UL << GPIO_LCKR_LCK1_Pos)           /*!< 0x00000002 */
6133 #define GPIO_LCKR_LCK1                 GPIO_LCKR_LCK1_Msk
6134 #define GPIO_LCKR_LCK2_Pos             (2U)
6135 #define GPIO_LCKR_LCK2_Msk             (0x1UL << GPIO_LCKR_LCK2_Pos)           /*!< 0x00000004 */
6136 #define GPIO_LCKR_LCK2                 GPIO_LCKR_LCK2_Msk
6137 #define GPIO_LCKR_LCK3_Pos             (3U)
6138 #define GPIO_LCKR_LCK3_Msk             (0x1UL << GPIO_LCKR_LCK3_Pos)           /*!< 0x00000008 */
6139 #define GPIO_LCKR_LCK3                 GPIO_LCKR_LCK3_Msk
6140 #define GPIO_LCKR_LCK4_Pos             (4U)
6141 #define GPIO_LCKR_LCK4_Msk             (0x1UL << GPIO_LCKR_LCK4_Pos)           /*!< 0x00000010 */
6142 #define GPIO_LCKR_LCK4                 GPIO_LCKR_LCK4_Msk
6143 #define GPIO_LCKR_LCK5_Pos             (5U)
6144 #define GPIO_LCKR_LCK5_Msk             (0x1UL << GPIO_LCKR_LCK5_Pos)           /*!< 0x00000020 */
6145 #define GPIO_LCKR_LCK5                 GPIO_LCKR_LCK5_Msk
6146 #define GPIO_LCKR_LCK6_Pos             (6U)
6147 #define GPIO_LCKR_LCK6_Msk             (0x1UL << GPIO_LCKR_LCK6_Pos)           /*!< 0x00000040 */
6148 #define GPIO_LCKR_LCK6                 GPIO_LCKR_LCK6_Msk
6149 #define GPIO_LCKR_LCK7_Pos             (7U)
6150 #define GPIO_LCKR_LCK7_Msk             (0x1UL << GPIO_LCKR_LCK7_Pos)           /*!< 0x00000080 */
6151 #define GPIO_LCKR_LCK7                 GPIO_LCKR_LCK7_Msk
6152 #define GPIO_LCKR_LCK8_Pos             (8U)
6153 #define GPIO_LCKR_LCK8_Msk             (0x1UL << GPIO_LCKR_LCK8_Pos)           /*!< 0x00000100 */
6154 #define GPIO_LCKR_LCK8                 GPIO_LCKR_LCK8_Msk
6155 #define GPIO_LCKR_LCK9_Pos             (9U)
6156 #define GPIO_LCKR_LCK9_Msk             (0x1UL << GPIO_LCKR_LCK9_Pos)           /*!< 0x00000200 */
6157 #define GPIO_LCKR_LCK9                 GPIO_LCKR_LCK9_Msk
6158 #define GPIO_LCKR_LCK10_Pos            (10U)
6159 #define GPIO_LCKR_LCK10_Msk            (0x1UL << GPIO_LCKR_LCK10_Pos)          /*!< 0x00000400 */
6160 #define GPIO_LCKR_LCK10                GPIO_LCKR_LCK10_Msk
6161 #define GPIO_LCKR_LCK11_Pos            (11U)
6162 #define GPIO_LCKR_LCK11_Msk            (0x1UL << GPIO_LCKR_LCK11_Pos)          /*!< 0x00000800 */
6163 #define GPIO_LCKR_LCK11                GPIO_LCKR_LCK11_Msk
6164 #define GPIO_LCKR_LCK12_Pos            (12U)
6165 #define GPIO_LCKR_LCK12_Msk            (0x1UL << GPIO_LCKR_LCK12_Pos)          /*!< 0x00001000 */
6166 #define GPIO_LCKR_LCK12                GPIO_LCKR_LCK12_Msk
6167 #define GPIO_LCKR_LCK13_Pos            (13U)
6168 #define GPIO_LCKR_LCK13_Msk            (0x1UL << GPIO_LCKR_LCK13_Pos)          /*!< 0x00002000 */
6169 #define GPIO_LCKR_LCK13                GPIO_LCKR_LCK13_Msk
6170 #define GPIO_LCKR_LCK14_Pos            (14U)
6171 #define GPIO_LCKR_LCK14_Msk            (0x1UL << GPIO_LCKR_LCK14_Pos)          /*!< 0x00004000 */
6172 #define GPIO_LCKR_LCK14                GPIO_LCKR_LCK14_Msk
6173 #define GPIO_LCKR_LCK15_Pos            (15U)
6174 #define GPIO_LCKR_LCK15_Msk            (0x1UL << GPIO_LCKR_LCK15_Pos)          /*!< 0x00008000 */
6175 #define GPIO_LCKR_LCK15                GPIO_LCKR_LCK15_Msk
6176 #define GPIO_LCKR_LCKK_Pos             (16U)
6177 #define GPIO_LCKR_LCKK_Msk             (0x1UL << GPIO_LCKR_LCKK_Pos)           /*!< 0x00010000 */
6178 #define GPIO_LCKR_LCKK                 GPIO_LCKR_LCKK_Msk
6179 
6180 /****************** Bit definition for GPIO_AFRL register *********************/
6181 #define GPIO_AFRL_AFSEL0_Pos           (0U)
6182 #define GPIO_AFRL_AFSEL0_Msk           (0xFUL << GPIO_AFRL_AFSEL0_Pos)         /*!< 0x0000000F */
6183 #define GPIO_AFRL_AFSEL0               GPIO_AFRL_AFSEL0_Msk
6184 #define GPIO_AFRL_AFSEL0_0             (0x1UL << GPIO_AFRL_AFSEL0_Pos)         /*!< 0x00000001 */
6185 #define GPIO_AFRL_AFSEL0_1             (0x2UL << GPIO_AFRL_AFSEL0_Pos)         /*!< 0x00000002 */
6186 #define GPIO_AFRL_AFSEL0_2             (0x4UL << GPIO_AFRL_AFSEL0_Pos)         /*!< 0x00000004 */
6187 #define GPIO_AFRL_AFSEL0_3             (0x8UL << GPIO_AFRL_AFSEL0_Pos)         /*!< 0x00000008 */
6188 #define GPIO_AFRL_AFSEL1_Pos           (4U)
6189 #define GPIO_AFRL_AFSEL1_Msk           (0xFUL << GPIO_AFRL_AFSEL1_Pos)         /*!< 0x000000F0 */
6190 #define GPIO_AFRL_AFSEL1               GPIO_AFRL_AFSEL1_Msk
6191 #define GPIO_AFRL_AFSEL1_0             (0x1UL << GPIO_AFRL_AFSEL1_Pos)         /*!< 0x00000010 */
6192 #define GPIO_AFRL_AFSEL1_1             (0x2UL << GPIO_AFRL_AFSEL1_Pos)         /*!< 0x00000020 */
6193 #define GPIO_AFRL_AFSEL1_2             (0x4UL << GPIO_AFRL_AFSEL1_Pos)         /*!< 0x00000040 */
6194 #define GPIO_AFRL_AFSEL1_3             (0x8UL << GPIO_AFRL_AFSEL1_Pos)         /*!< 0x00000080 */
6195 #define GPIO_AFRL_AFSEL2_Pos           (8U)
6196 #define GPIO_AFRL_AFSEL2_Msk           (0xFUL << GPIO_AFRL_AFSEL2_Pos)         /*!< 0x00000F00 */
6197 #define GPIO_AFRL_AFSEL2               GPIO_AFRL_AFSEL2_Msk
6198 #define GPIO_AFRL_AFSEL2_0             (0x1UL << GPIO_AFRL_AFSEL2_Pos)         /*!< 0x00000100 */
6199 #define GPIO_AFRL_AFSEL2_1             (0x2UL << GPIO_AFRL_AFSEL2_Pos)         /*!< 0x00000200 */
6200 #define GPIO_AFRL_AFSEL2_2             (0x4UL << GPIO_AFRL_AFSEL2_Pos)         /*!< 0x00000400 */
6201 #define GPIO_AFRL_AFSEL2_3             (0x8UL << GPIO_AFRL_AFSEL2_Pos)         /*!< 0x00000800 */
6202 #define GPIO_AFRL_AFSEL3_Pos           (12U)
6203 #define GPIO_AFRL_AFSEL3_Msk           (0xFUL << GPIO_AFRL_AFSEL3_Pos)         /*!< 0x0000F000 */
6204 #define GPIO_AFRL_AFSEL3               GPIO_AFRL_AFSEL3_Msk
6205 #define GPIO_AFRL_AFSEL3_0             (0x1UL << GPIO_AFRL_AFSEL3_Pos)         /*!< 0x00001000 */
6206 #define GPIO_AFRL_AFSEL3_1             (0x2UL << GPIO_AFRL_AFSEL3_Pos)         /*!< 0x00002000 */
6207 #define GPIO_AFRL_AFSEL3_2             (0x4UL << GPIO_AFRL_AFSEL3_Pos)         /*!< 0x00004000 */
6208 #define GPIO_AFRL_AFSEL3_3             (0x8UL << GPIO_AFRL_AFSEL3_Pos)         /*!< 0x00008000 */
6209 #define GPIO_AFRL_AFSEL4_Pos           (16U)
6210 #define GPIO_AFRL_AFSEL4_Msk           (0xFUL << GPIO_AFRL_AFSEL4_Pos)         /*!< 0x000F0000 */
6211 #define GPIO_AFRL_AFSEL4               GPIO_AFRL_AFSEL4_Msk
6212 #define GPIO_AFRL_AFSEL4_0             (0x1UL << GPIO_AFRL_AFSEL4_Pos)         /*!< 0x00010000 */
6213 #define GPIO_AFRL_AFSEL4_1             (0x2UL << GPIO_AFRL_AFSEL4_Pos)         /*!< 0x00020000 */
6214 #define GPIO_AFRL_AFSEL4_2             (0x4UL << GPIO_AFRL_AFSEL4_Pos)         /*!< 0x00040000 */
6215 #define GPIO_AFRL_AFSEL4_3             (0x8UL << GPIO_AFRL_AFSEL4_Pos)         /*!< 0x00080000 */
6216 #define GPIO_AFRL_AFSEL5_Pos           (20U)
6217 #define GPIO_AFRL_AFSEL5_Msk           (0xFUL << GPIO_AFRL_AFSEL5_Pos)         /*!< 0x00F00000 */
6218 #define GPIO_AFRL_AFSEL5               GPIO_AFRL_AFSEL5_Msk
6219 #define GPIO_AFRL_AFSEL5_0             (0x1UL << GPIO_AFRL_AFSEL5_Pos)         /*!< 0x00100000 */
6220 #define GPIO_AFRL_AFSEL5_1             (0x2UL << GPIO_AFRL_AFSEL5_Pos)         /*!< 0x00200000 */
6221 #define GPIO_AFRL_AFSEL5_2             (0x4UL << GPIO_AFRL_AFSEL5_Pos)         /*!< 0x00400000 */
6222 #define GPIO_AFRL_AFSEL5_3             (0x8UL << GPIO_AFRL_AFSEL5_Pos)         /*!< 0x00800000 */
6223 #define GPIO_AFRL_AFSEL6_Pos           (24U)
6224 #define GPIO_AFRL_AFSEL6_Msk           (0xFUL << GPIO_AFRL_AFSEL6_Pos)         /*!< 0x0F000000 */
6225 #define GPIO_AFRL_AFSEL6               GPIO_AFRL_AFSEL6_Msk
6226 #define GPIO_AFRL_AFSEL6_0             (0x1UL << GPIO_AFRL_AFSEL6_Pos)         /*!< 0x01000000 */
6227 #define GPIO_AFRL_AFSEL6_1             (0x2UL << GPIO_AFRL_AFSEL6_Pos)         /*!< 0x02000000 */
6228 #define GPIO_AFRL_AFSEL6_2             (0x4UL << GPIO_AFRL_AFSEL6_Pos)         /*!< 0x04000000 */
6229 #define GPIO_AFRL_AFSEL6_3             (0x8UL << GPIO_AFRL_AFSEL6_Pos)         /*!< 0x08000000 */
6230 #define GPIO_AFRL_AFSEL7_Pos           (28U)
6231 #define GPIO_AFRL_AFSEL7_Msk           (0xFUL << GPIO_AFRL_AFSEL7_Pos)         /*!< 0xF0000000 */
6232 #define GPIO_AFRL_AFSEL7               GPIO_AFRL_AFSEL7_Msk
6233 #define GPIO_AFRL_AFSEL7_0             (0x1UL << GPIO_AFRL_AFSEL7_Pos)         /*!< 0x10000000 */
6234 #define GPIO_AFRL_AFSEL7_1             (0x2UL << GPIO_AFRL_AFSEL7_Pos)         /*!< 0x20000000 */
6235 #define GPIO_AFRL_AFSEL7_2             (0x4UL << GPIO_AFRL_AFSEL7_Pos)         /*!< 0x40000000 */
6236 #define GPIO_AFRL_AFSEL7_3             (0x8UL << GPIO_AFRL_AFSEL7_Pos)         /*!< 0x80000000 */
6237 
6238 /* Legacy defines */
6239 #define GPIO_AFRL_AFRL0                      GPIO_AFRL_AFSEL0
6240 #define GPIO_AFRL_AFRL1                      GPIO_AFRL_AFSEL1
6241 #define GPIO_AFRL_AFRL2                      GPIO_AFRL_AFSEL2
6242 #define GPIO_AFRL_AFRL3                      GPIO_AFRL_AFSEL3
6243 #define GPIO_AFRL_AFRL4                      GPIO_AFRL_AFSEL4
6244 #define GPIO_AFRL_AFRL5                      GPIO_AFRL_AFSEL5
6245 #define GPIO_AFRL_AFRL6                      GPIO_AFRL_AFSEL6
6246 #define GPIO_AFRL_AFRL7                      GPIO_AFRL_AFSEL7
6247 
6248 /****************** Bit definition for GPIO_AFRH register *********************/
6249 #define GPIO_AFRH_AFSEL8_Pos           (0U)
6250 #define GPIO_AFRH_AFSEL8_Msk           (0xFUL << GPIO_AFRH_AFSEL8_Pos)         /*!< 0x0000000F */
6251 #define GPIO_AFRH_AFSEL8               GPIO_AFRH_AFSEL8_Msk
6252 #define GPIO_AFRH_AFSEL8_0             (0x1UL << GPIO_AFRH_AFSEL8_Pos)         /*!< 0x00000001 */
6253 #define GPIO_AFRH_AFSEL8_1             (0x2UL << GPIO_AFRH_AFSEL8_Pos)         /*!< 0x00000002 */
6254 #define GPIO_AFRH_AFSEL8_2             (0x4UL << GPIO_AFRH_AFSEL8_Pos)         /*!< 0x00000004 */
6255 #define GPIO_AFRH_AFSEL8_3             (0x8UL << GPIO_AFRH_AFSEL8_Pos)         /*!< 0x00000008 */
6256 #define GPIO_AFRH_AFSEL9_Pos           (4U)
6257 #define GPIO_AFRH_AFSEL9_Msk           (0xFUL << GPIO_AFRH_AFSEL9_Pos)         /*!< 0x000000F0 */
6258 #define GPIO_AFRH_AFSEL9               GPIO_AFRH_AFSEL9_Msk
6259 #define GPIO_AFRH_AFSEL9_0             (0x1UL << GPIO_AFRH_AFSEL9_Pos)         /*!< 0x00000010 */
6260 #define GPIO_AFRH_AFSEL9_1             (0x2UL << GPIO_AFRH_AFSEL9_Pos)         /*!< 0x00000020 */
6261 #define GPIO_AFRH_AFSEL9_2             (0x4UL << GPIO_AFRH_AFSEL9_Pos)         /*!< 0x00000040 */
6262 #define GPIO_AFRH_AFSEL9_3             (0x8UL << GPIO_AFRH_AFSEL9_Pos)         /*!< 0x00000080 */
6263 #define GPIO_AFRH_AFSEL10_Pos          (8U)
6264 #define GPIO_AFRH_AFSEL10_Msk          (0xFUL << GPIO_AFRH_AFSEL10_Pos)        /*!< 0x00000F00 */
6265 #define GPIO_AFRH_AFSEL10              GPIO_AFRH_AFSEL10_Msk
6266 #define GPIO_AFRH_AFSEL10_0            (0x1UL << GPIO_AFRH_AFSEL10_Pos)        /*!< 0x00000100 */
6267 #define GPIO_AFRH_AFSEL10_1            (0x2UL << GPIO_AFRH_AFSEL10_Pos)        /*!< 0x00000200 */
6268 #define GPIO_AFRH_AFSEL10_2            (0x4UL << GPIO_AFRH_AFSEL10_Pos)        /*!< 0x00000400 */
6269 #define GPIO_AFRH_AFSEL10_3            (0x8UL << GPIO_AFRH_AFSEL10_Pos)        /*!< 0x00000800 */
6270 #define GPIO_AFRH_AFSEL11_Pos          (12U)
6271 #define GPIO_AFRH_AFSEL11_Msk          (0xFUL << GPIO_AFRH_AFSEL11_Pos)        /*!< 0x0000F000 */
6272 #define GPIO_AFRH_AFSEL11              GPIO_AFRH_AFSEL11_Msk
6273 #define GPIO_AFRH_AFSEL11_0            (0x1UL << GPIO_AFRH_AFSEL11_Pos)        /*!< 0x00001000 */
6274 #define GPIO_AFRH_AFSEL11_1            (0x2UL << GPIO_AFRH_AFSEL11_Pos)        /*!< 0x00002000 */
6275 #define GPIO_AFRH_AFSEL11_2            (0x4UL << GPIO_AFRH_AFSEL11_Pos)        /*!< 0x00004000 */
6276 #define GPIO_AFRH_AFSEL11_3            (0x8UL << GPIO_AFRH_AFSEL11_Pos)        /*!< 0x00008000 */
6277 #define GPIO_AFRH_AFSEL12_Pos          (16U)
6278 #define GPIO_AFRH_AFSEL12_Msk          (0xFUL << GPIO_AFRH_AFSEL12_Pos)        /*!< 0x000F0000 */
6279 #define GPIO_AFRH_AFSEL12              GPIO_AFRH_AFSEL12_Msk
6280 #define GPIO_AFRH_AFSEL12_0            (0x1UL << GPIO_AFRH_AFSEL12_Pos)        /*!< 0x00010000 */
6281 #define GPIO_AFRH_AFSEL12_1            (0x2UL << GPIO_AFRH_AFSEL12_Pos)        /*!< 0x00020000 */
6282 #define GPIO_AFRH_AFSEL12_2            (0x4UL << GPIO_AFRH_AFSEL12_Pos)        /*!< 0x00040000 */
6283 #define GPIO_AFRH_AFSEL12_3            (0x8UL << GPIO_AFRH_AFSEL12_Pos)        /*!< 0x00080000 */
6284 #define GPIO_AFRH_AFSEL13_Pos          (20U)
6285 #define GPIO_AFRH_AFSEL13_Msk          (0xFUL << GPIO_AFRH_AFSEL13_Pos)        /*!< 0x00F00000 */
6286 #define GPIO_AFRH_AFSEL13              GPIO_AFRH_AFSEL13_Msk
6287 #define GPIO_AFRH_AFSEL13_0            (0x1UL << GPIO_AFRH_AFSEL13_Pos)        /*!< 0x00100000 */
6288 #define GPIO_AFRH_AFSEL13_1            (0x2UL << GPIO_AFRH_AFSEL13_Pos)        /*!< 0x00200000 */
6289 #define GPIO_AFRH_AFSEL13_2            (0x4UL << GPIO_AFRH_AFSEL13_Pos)        /*!< 0x00400000 */
6290 #define GPIO_AFRH_AFSEL13_3            (0x8UL << GPIO_AFRH_AFSEL13_Pos)        /*!< 0x00800000 */
6291 #define GPIO_AFRH_AFSEL14_Pos          (24U)
6292 #define GPIO_AFRH_AFSEL14_Msk          (0xFUL << GPIO_AFRH_AFSEL14_Pos)        /*!< 0x0F000000 */
6293 #define GPIO_AFRH_AFSEL14              GPIO_AFRH_AFSEL14_Msk
6294 #define GPIO_AFRH_AFSEL14_0            (0x1UL << GPIO_AFRH_AFSEL14_Pos)        /*!< 0x01000000 */
6295 #define GPIO_AFRH_AFSEL14_1            (0x2UL << GPIO_AFRH_AFSEL14_Pos)        /*!< 0x02000000 */
6296 #define GPIO_AFRH_AFSEL14_2            (0x4UL << GPIO_AFRH_AFSEL14_Pos)        /*!< 0x04000000 */
6297 #define GPIO_AFRH_AFSEL14_3            (0x8UL << GPIO_AFRH_AFSEL14_Pos)        /*!< 0x08000000 */
6298 #define GPIO_AFRH_AFSEL15_Pos          (28U)
6299 #define GPIO_AFRH_AFSEL15_Msk          (0xFUL << GPIO_AFRH_AFSEL15_Pos)        /*!< 0xF0000000 */
6300 #define GPIO_AFRH_AFSEL15              GPIO_AFRH_AFSEL15_Msk
6301 #define GPIO_AFRH_AFSEL15_0            (0x1UL << GPIO_AFRH_AFSEL15_Pos)        /*!< 0x10000000 */
6302 #define GPIO_AFRH_AFSEL15_1            (0x2UL << GPIO_AFRH_AFSEL15_Pos)        /*!< 0x20000000 */
6303 #define GPIO_AFRH_AFSEL15_2            (0x4UL << GPIO_AFRH_AFSEL15_Pos)        /*!< 0x40000000 */
6304 #define GPIO_AFRH_AFSEL15_3            (0x8UL << GPIO_AFRH_AFSEL15_Pos)        /*!< 0x80000000 */
6305 
6306 /* Legacy defines */
6307 #define GPIO_AFRH_AFRH0                      GPIO_AFRH_AFSEL8
6308 #define GPIO_AFRH_AFRH1                      GPIO_AFRH_AFSEL9
6309 #define GPIO_AFRH_AFRH2                      GPIO_AFRH_AFSEL10
6310 #define GPIO_AFRH_AFRH3                      GPIO_AFRH_AFSEL11
6311 #define GPIO_AFRH_AFRH4                      GPIO_AFRH_AFSEL12
6312 #define GPIO_AFRH_AFRH5                      GPIO_AFRH_AFSEL13
6313 #define GPIO_AFRH_AFRH6                      GPIO_AFRH_AFSEL14
6314 #define GPIO_AFRH_AFRH7                      GPIO_AFRH_AFSEL15
6315 
6316 /******************  Bits definition for GPIO_BRR register  ******************/
6317 #define GPIO_BRR_BR0_Pos               (0U)
6318 #define GPIO_BRR_BR0_Msk               (0x1UL << GPIO_BRR_BR0_Pos)             /*!< 0x00000001 */
6319 #define GPIO_BRR_BR0                   GPIO_BRR_BR0_Msk
6320 #define GPIO_BRR_BR1_Pos               (1U)
6321 #define GPIO_BRR_BR1_Msk               (0x1UL << GPIO_BRR_BR1_Pos)             /*!< 0x00000002 */
6322 #define GPIO_BRR_BR1                   GPIO_BRR_BR1_Msk
6323 #define GPIO_BRR_BR2_Pos               (2U)
6324 #define GPIO_BRR_BR2_Msk               (0x1UL << GPIO_BRR_BR2_Pos)             /*!< 0x00000004 */
6325 #define GPIO_BRR_BR2                   GPIO_BRR_BR2_Msk
6326 #define GPIO_BRR_BR3_Pos               (3U)
6327 #define GPIO_BRR_BR3_Msk               (0x1UL << GPIO_BRR_BR3_Pos)             /*!< 0x00000008 */
6328 #define GPIO_BRR_BR3                   GPIO_BRR_BR3_Msk
6329 #define GPIO_BRR_BR4_Pos               (4U)
6330 #define GPIO_BRR_BR4_Msk               (0x1UL << GPIO_BRR_BR4_Pos)             /*!< 0x00000010 */
6331 #define GPIO_BRR_BR4                   GPIO_BRR_BR4_Msk
6332 #define GPIO_BRR_BR5_Pos               (5U)
6333 #define GPIO_BRR_BR5_Msk               (0x1UL << GPIO_BRR_BR5_Pos)             /*!< 0x00000020 */
6334 #define GPIO_BRR_BR5                   GPIO_BRR_BR5_Msk
6335 #define GPIO_BRR_BR6_Pos               (6U)
6336 #define GPIO_BRR_BR6_Msk               (0x1UL << GPIO_BRR_BR6_Pos)             /*!< 0x00000040 */
6337 #define GPIO_BRR_BR6                   GPIO_BRR_BR6_Msk
6338 #define GPIO_BRR_BR7_Pos               (7U)
6339 #define GPIO_BRR_BR7_Msk               (0x1UL << GPIO_BRR_BR7_Pos)             /*!< 0x00000080 */
6340 #define GPIO_BRR_BR7                   GPIO_BRR_BR7_Msk
6341 #define GPIO_BRR_BR8_Pos               (8U)
6342 #define GPIO_BRR_BR8_Msk               (0x1UL << GPIO_BRR_BR8_Pos)             /*!< 0x00000100 */
6343 #define GPIO_BRR_BR8                   GPIO_BRR_BR8_Msk
6344 #define GPIO_BRR_BR9_Pos               (9U)
6345 #define GPIO_BRR_BR9_Msk               (0x1UL << GPIO_BRR_BR9_Pos)             /*!< 0x00000200 */
6346 #define GPIO_BRR_BR9                   GPIO_BRR_BR9_Msk
6347 #define GPIO_BRR_BR10_Pos              (10U)
6348 #define GPIO_BRR_BR10_Msk              (0x1UL << GPIO_BRR_BR10_Pos)            /*!< 0x00000400 */
6349 #define GPIO_BRR_BR10                  GPIO_BRR_BR10_Msk
6350 #define GPIO_BRR_BR11_Pos              (11U)
6351 #define GPIO_BRR_BR11_Msk              (0x1UL << GPIO_BRR_BR11_Pos)            /*!< 0x00000800 */
6352 #define GPIO_BRR_BR11                  GPIO_BRR_BR11_Msk
6353 #define GPIO_BRR_BR12_Pos              (12U)
6354 #define GPIO_BRR_BR12_Msk              (0x1UL << GPIO_BRR_BR12_Pos)            /*!< 0x00001000 */
6355 #define GPIO_BRR_BR12                  GPIO_BRR_BR12_Msk
6356 #define GPIO_BRR_BR13_Pos              (13U)
6357 #define GPIO_BRR_BR13_Msk              (0x1UL << GPIO_BRR_BR13_Pos)            /*!< 0x00002000 */
6358 #define GPIO_BRR_BR13                  GPIO_BRR_BR13_Msk
6359 #define GPIO_BRR_BR14_Pos              (14U)
6360 #define GPIO_BRR_BR14_Msk              (0x1UL << GPIO_BRR_BR14_Pos)            /*!< 0x00004000 */
6361 #define GPIO_BRR_BR14                  GPIO_BRR_BR14_Msk
6362 #define GPIO_BRR_BR15_Pos              (15U)
6363 #define GPIO_BRR_BR15_Msk              (0x1UL << GPIO_BRR_BR15_Pos)            /*!< 0x00008000 */
6364 #define GPIO_BRR_BR15                  GPIO_BRR_BR15_Msk
6365 
6366 /* Legacy defines */
6367 #define GPIO_BRR_BR_0                       GPIO_BRR_BR0
6368 #define GPIO_BRR_BR_1                       GPIO_BRR_BR1
6369 #define GPIO_BRR_BR_2                       GPIO_BRR_BR2
6370 #define GPIO_BRR_BR_3                       GPIO_BRR_BR3
6371 #define GPIO_BRR_BR_4                       GPIO_BRR_BR4
6372 #define GPIO_BRR_BR_5                       GPIO_BRR_BR5
6373 #define GPIO_BRR_BR_6                       GPIO_BRR_BR6
6374 #define GPIO_BRR_BR_7                       GPIO_BRR_BR7
6375 #define GPIO_BRR_BR_8                       GPIO_BRR_BR8
6376 #define GPIO_BRR_BR_9                       GPIO_BRR_BR9
6377 #define GPIO_BRR_BR_10                      GPIO_BRR_BR10
6378 #define GPIO_BRR_BR_11                      GPIO_BRR_BR11
6379 #define GPIO_BRR_BR_12                      GPIO_BRR_BR12
6380 #define GPIO_BRR_BR_13                      GPIO_BRR_BR13
6381 #define GPIO_BRR_BR_14                      GPIO_BRR_BR14
6382 #define GPIO_BRR_BR_15                      GPIO_BRR_BR15
6383 
6384 
6385 /******************************************************************************/
6386 /*                                                                            */
6387 /*                      Inter-integrated Circuit Interface (I2C)              */
6388 /*                                                                            */
6389 /******************************************************************************/
6390 /*******************  Bit definition for I2C_CR1 register  *******************/
6391 #define I2C_CR1_PE_Pos               (0U)
6392 #define I2C_CR1_PE_Msk               (0x1UL << I2C_CR1_PE_Pos)                 /*!< 0x00000001 */
6393 #define I2C_CR1_PE                   I2C_CR1_PE_Msk                            /*!< Peripheral enable                   */
6394 #define I2C_CR1_TXIE_Pos             (1U)
6395 #define I2C_CR1_TXIE_Msk             (0x1UL << I2C_CR1_TXIE_Pos)               /*!< 0x00000002 */
6396 #define I2C_CR1_TXIE                 I2C_CR1_TXIE_Msk                          /*!< TX interrupt enable                 */
6397 #define I2C_CR1_RXIE_Pos             (2U)
6398 #define I2C_CR1_RXIE_Msk             (0x1UL << I2C_CR1_RXIE_Pos)               /*!< 0x00000004 */
6399 #define I2C_CR1_RXIE                 I2C_CR1_RXIE_Msk                          /*!< RX interrupt enable                 */
6400 #define I2C_CR1_ADDRIE_Pos           (3U)
6401 #define I2C_CR1_ADDRIE_Msk           (0x1UL << I2C_CR1_ADDRIE_Pos)             /*!< 0x00000008 */
6402 #define I2C_CR1_ADDRIE               I2C_CR1_ADDRIE_Msk                        /*!< Address match interrupt enable      */
6403 #define I2C_CR1_NACKIE_Pos           (4U)
6404 #define I2C_CR1_NACKIE_Msk           (0x1UL << I2C_CR1_NACKIE_Pos)             /*!< 0x00000010 */
6405 #define I2C_CR1_NACKIE               I2C_CR1_NACKIE_Msk                        /*!< NACK received interrupt enable      */
6406 #define I2C_CR1_STOPIE_Pos           (5U)
6407 #define I2C_CR1_STOPIE_Msk           (0x1UL << I2C_CR1_STOPIE_Pos)             /*!< 0x00000020 */
6408 #define I2C_CR1_STOPIE               I2C_CR1_STOPIE_Msk                        /*!< STOP detection interrupt enable     */
6409 #define I2C_CR1_TCIE_Pos             (6U)
6410 #define I2C_CR1_TCIE_Msk             (0x1UL << I2C_CR1_TCIE_Pos)               /*!< 0x00000040 */
6411 #define I2C_CR1_TCIE                 I2C_CR1_TCIE_Msk                          /*!< Transfer complete interrupt enable  */
6412 #define I2C_CR1_ERRIE_Pos            (7U)
6413 #define I2C_CR1_ERRIE_Msk            (0x1UL << I2C_CR1_ERRIE_Pos)              /*!< 0x00000080 */
6414 #define I2C_CR1_ERRIE                I2C_CR1_ERRIE_Msk                         /*!< Errors interrupt enable             */
6415 #define I2C_CR1_DNF_Pos              (8U)
6416 #define I2C_CR1_DNF_Msk              (0xFUL << I2C_CR1_DNF_Pos)                /*!< 0x00000F00 */
6417 #define I2C_CR1_DNF                  I2C_CR1_DNF_Msk                           /*!< Digital noise filter                */
6418 #define I2C_CR1_ANFOFF_Pos           (12U)
6419 #define I2C_CR1_ANFOFF_Msk           (0x1UL << I2C_CR1_ANFOFF_Pos)             /*!< 0x00001000 */
6420 #define I2C_CR1_ANFOFF               I2C_CR1_ANFOFF_Msk                        /*!< Analog noise filter OFF             */
6421 #define I2C_CR1_SWRST_Pos            (13U)
6422 #define I2C_CR1_SWRST_Msk            (0x1UL << I2C_CR1_SWRST_Pos)              /*!< 0x00002000 */
6423 #define I2C_CR1_SWRST                I2C_CR1_SWRST_Msk                         /*!< Software reset                      */
6424 #define I2C_CR1_TXDMAEN_Pos          (14U)
6425 #define I2C_CR1_TXDMAEN_Msk          (0x1UL << I2C_CR1_TXDMAEN_Pos)            /*!< 0x00004000 */
6426 #define I2C_CR1_TXDMAEN              I2C_CR1_TXDMAEN_Msk                       /*!< DMA transmission requests enable    */
6427 #define I2C_CR1_RXDMAEN_Pos          (15U)
6428 #define I2C_CR1_RXDMAEN_Msk          (0x1UL << I2C_CR1_RXDMAEN_Pos)            /*!< 0x00008000 */
6429 #define I2C_CR1_RXDMAEN              I2C_CR1_RXDMAEN_Msk                       /*!< DMA reception requests enable       */
6430 #define I2C_CR1_SBC_Pos              (16U)
6431 #define I2C_CR1_SBC_Msk              (0x1UL << I2C_CR1_SBC_Pos)                /*!< 0x00010000 */
6432 #define I2C_CR1_SBC                  I2C_CR1_SBC_Msk                           /*!< Slave byte control                  */
6433 #define I2C_CR1_NOSTRETCH_Pos        (17U)
6434 #define I2C_CR1_NOSTRETCH_Msk        (0x1UL << I2C_CR1_NOSTRETCH_Pos)          /*!< 0x00020000 */
6435 #define I2C_CR1_NOSTRETCH            I2C_CR1_NOSTRETCH_Msk                     /*!< Clock stretching disable            */
6436 #define I2C_CR1_WUPEN_Pos            (18U)
6437 #define I2C_CR1_WUPEN_Msk            (0x1UL << I2C_CR1_WUPEN_Pos)              /*!< 0x00040000 */
6438 #define I2C_CR1_WUPEN                I2C_CR1_WUPEN_Msk                         /*!< Wakeup from STOP enable             */
6439 #define I2C_CR1_GCEN_Pos             (19U)
6440 #define I2C_CR1_GCEN_Msk             (0x1UL << I2C_CR1_GCEN_Pos)               /*!< 0x00080000 */
6441 #define I2C_CR1_GCEN                 I2C_CR1_GCEN_Msk                          /*!< General call enable                 */
6442 #define I2C_CR1_SMBHEN_Pos           (20U)
6443 #define I2C_CR1_SMBHEN_Msk           (0x1UL << I2C_CR1_SMBHEN_Pos)             /*!< 0x00100000 */
6444 #define I2C_CR1_SMBHEN               I2C_CR1_SMBHEN_Msk                        /*!< SMBus host address enable           */
6445 #define I2C_CR1_SMBDEN_Pos           (21U)
6446 #define I2C_CR1_SMBDEN_Msk           (0x1UL << I2C_CR1_SMBDEN_Pos)             /*!< 0x00200000 */
6447 #define I2C_CR1_SMBDEN               I2C_CR1_SMBDEN_Msk                        /*!< SMBus device default address enable */
6448 #define I2C_CR1_ALERTEN_Pos          (22U)
6449 #define I2C_CR1_ALERTEN_Msk          (0x1UL << I2C_CR1_ALERTEN_Pos)            /*!< 0x00400000 */
6450 #define I2C_CR1_ALERTEN              I2C_CR1_ALERTEN_Msk                       /*!< SMBus alert enable                  */
6451 #define I2C_CR1_PECEN_Pos            (23U)
6452 #define I2C_CR1_PECEN_Msk            (0x1UL << I2C_CR1_PECEN_Pos)              /*!< 0x00800000 */
6453 #define I2C_CR1_PECEN                I2C_CR1_PECEN_Msk                         /*!< PEC enable                          */
6454 
6455 /******************  Bit definition for I2C_CR2 register  ********************/
6456 #define I2C_CR2_SADD_Pos             (0U)
6457 #define I2C_CR2_SADD_Msk             (0x3FFUL << I2C_CR2_SADD_Pos)             /*!< 0x000003FF */
6458 #define I2C_CR2_SADD                 I2C_CR2_SADD_Msk                          /*!< Slave address (master mode)                             */
6459 #define I2C_CR2_RD_WRN_Pos           (10U)
6460 #define I2C_CR2_RD_WRN_Msk           (0x1UL << I2C_CR2_RD_WRN_Pos)             /*!< 0x00000400 */
6461 #define I2C_CR2_RD_WRN               I2C_CR2_RD_WRN_Msk                        /*!< Transfer direction (master mode)                        */
6462 #define I2C_CR2_ADD10_Pos            (11U)
6463 #define I2C_CR2_ADD10_Msk            (0x1UL << I2C_CR2_ADD10_Pos)              /*!< 0x00000800 */
6464 #define I2C_CR2_ADD10                I2C_CR2_ADD10_Msk                         /*!< 10-bit addressing mode (master mode)                    */
6465 #define I2C_CR2_HEAD10R_Pos          (12U)
6466 #define I2C_CR2_HEAD10R_Msk          (0x1UL << I2C_CR2_HEAD10R_Pos)            /*!< 0x00001000 */
6467 #define I2C_CR2_HEAD10R              I2C_CR2_HEAD10R_Msk                       /*!< 10-bit address header only read direction (master mode) */
6468 #define I2C_CR2_START_Pos            (13U)
6469 #define I2C_CR2_START_Msk            (0x1UL << I2C_CR2_START_Pos)              /*!< 0x00002000 */
6470 #define I2C_CR2_START                I2C_CR2_START_Msk                         /*!< START generation                                        */
6471 #define I2C_CR2_STOP_Pos             (14U)
6472 #define I2C_CR2_STOP_Msk             (0x1UL << I2C_CR2_STOP_Pos)               /*!< 0x00004000 */
6473 #define I2C_CR2_STOP                 I2C_CR2_STOP_Msk                          /*!< STOP generation (master mode)                           */
6474 #define I2C_CR2_NACK_Pos             (15U)
6475 #define I2C_CR2_NACK_Msk             (0x1UL << I2C_CR2_NACK_Pos)               /*!< 0x00008000 */
6476 #define I2C_CR2_NACK                 I2C_CR2_NACK_Msk                          /*!< NACK generation (slave mode)                            */
6477 #define I2C_CR2_NBYTES_Pos           (16U)
6478 #define I2C_CR2_NBYTES_Msk           (0xFFUL << I2C_CR2_NBYTES_Pos)            /*!< 0x00FF0000 */
6479 #define I2C_CR2_NBYTES               I2C_CR2_NBYTES_Msk                        /*!< Number of bytes                                         */
6480 #define I2C_CR2_RELOAD_Pos           (24U)
6481 #define I2C_CR2_RELOAD_Msk           (0x1UL << I2C_CR2_RELOAD_Pos)             /*!< 0x01000000 */
6482 #define I2C_CR2_RELOAD               I2C_CR2_RELOAD_Msk                        /*!< NBYTES reload mode                                      */
6483 #define I2C_CR2_AUTOEND_Pos          (25U)
6484 #define I2C_CR2_AUTOEND_Msk          (0x1UL << I2C_CR2_AUTOEND_Pos)            /*!< 0x02000000 */
6485 #define I2C_CR2_AUTOEND              I2C_CR2_AUTOEND_Msk                       /*!< Automatic end mode (master mode)                        */
6486 #define I2C_CR2_PECBYTE_Pos          (26U)
6487 #define I2C_CR2_PECBYTE_Msk          (0x1UL << I2C_CR2_PECBYTE_Pos)            /*!< 0x04000000 */
6488 #define I2C_CR2_PECBYTE              I2C_CR2_PECBYTE_Msk                       /*!< Packet error checking byte                              */
6489 
6490 /*******************  Bit definition for I2C_OAR1 register  ******************/
6491 #define I2C_OAR1_OA1_Pos             (0U)
6492 #define I2C_OAR1_OA1_Msk             (0x3FFUL << I2C_OAR1_OA1_Pos)             /*!< 0x000003FF */
6493 #define I2C_OAR1_OA1                 I2C_OAR1_OA1_Msk                          /*!< Interface own address 1   */
6494 #define I2C_OAR1_OA1MODE_Pos         (10U)
6495 #define I2C_OAR1_OA1MODE_Msk         (0x1UL << I2C_OAR1_OA1MODE_Pos)           /*!< 0x00000400 */
6496 #define I2C_OAR1_OA1MODE             I2C_OAR1_OA1MODE_Msk                      /*!< Own address 1 10-bit mode */
6497 #define I2C_OAR1_OA1EN_Pos           (15U)
6498 #define I2C_OAR1_OA1EN_Msk           (0x1UL << I2C_OAR1_OA1EN_Pos)             /*!< 0x00008000 */
6499 #define I2C_OAR1_OA1EN               I2C_OAR1_OA1EN_Msk                        /*!< Own address 1 enable      */
6500 
6501 /*******************  Bit definition for I2C_OAR2 register  ******************/
6502 #define I2C_OAR2_OA2_Pos             (1U)
6503 #define I2C_OAR2_OA2_Msk             (0x7FUL << I2C_OAR2_OA2_Pos)              /*!< 0x000000FE */
6504 #define I2C_OAR2_OA2                 I2C_OAR2_OA2_Msk                          /*!< Interface own address 2                        */
6505 #define I2C_OAR2_OA2MSK_Pos          (8U)
6506 #define I2C_OAR2_OA2MSK_Msk          (0x7UL << I2C_OAR2_OA2MSK_Pos)            /*!< 0x00000700 */
6507 #define I2C_OAR2_OA2MSK              I2C_OAR2_OA2MSK_Msk                       /*!< Own address 2 masks                            */
6508 #define I2C_OAR2_OA2NOMASK           (0x00000000U)                             /*!< No mask                                        */
6509 #define I2C_OAR2_OA2MASK01_Pos       (8U)
6510 #define I2C_OAR2_OA2MASK01_Msk       (0x1UL << I2C_OAR2_OA2MASK01_Pos)         /*!< 0x00000100 */
6511 #define I2C_OAR2_OA2MASK01           I2C_OAR2_OA2MASK01_Msk                    /*!< OA2[1] is masked, Only OA2[7:2] are compared   */
6512 #define I2C_OAR2_OA2MASK02_Pos       (9U)
6513 #define I2C_OAR2_OA2MASK02_Msk       (0x1UL << I2C_OAR2_OA2MASK02_Pos)         /*!< 0x00000200 */
6514 #define I2C_OAR2_OA2MASK02           I2C_OAR2_OA2MASK02_Msk                    /*!< OA2[2:1] is masked, Only OA2[7:3] are compared */
6515 #define I2C_OAR2_OA2MASK03_Pos       (8U)
6516 #define I2C_OAR2_OA2MASK03_Msk       (0x3UL << I2C_OAR2_OA2MASK03_Pos)         /*!< 0x00000300 */
6517 #define I2C_OAR2_OA2MASK03           I2C_OAR2_OA2MASK03_Msk                    /*!< OA2[3:1] is masked, Only OA2[7:4] are compared */
6518 #define I2C_OAR2_OA2MASK04_Pos       (10U)
6519 #define I2C_OAR2_OA2MASK04_Msk       (0x1UL << I2C_OAR2_OA2MASK04_Pos)         /*!< 0x00000400 */
6520 #define I2C_OAR2_OA2MASK04           I2C_OAR2_OA2MASK04_Msk                    /*!< OA2[4:1] is masked, Only OA2[7:5] are compared */
6521 #define I2C_OAR2_OA2MASK05_Pos       (8U)
6522 #define I2C_OAR2_OA2MASK05_Msk       (0x5UL << I2C_OAR2_OA2MASK05_Pos)         /*!< 0x00000500 */
6523 #define I2C_OAR2_OA2MASK05           I2C_OAR2_OA2MASK05_Msk                    /*!< OA2[5:1] is masked, Only OA2[7:6] are compared */
6524 #define I2C_OAR2_OA2MASK06_Pos       (9U)
6525 #define I2C_OAR2_OA2MASK06_Msk       (0x3UL << I2C_OAR2_OA2MASK06_Pos)         /*!< 0x00000600 */
6526 #define I2C_OAR2_OA2MASK06           I2C_OAR2_OA2MASK06_Msk                    /*!< OA2[6:1] is masked, Only OA2[7] are compared   */
6527 #define I2C_OAR2_OA2MASK07_Pos       (8U)
6528 #define I2C_OAR2_OA2MASK07_Msk       (0x7UL << I2C_OAR2_OA2MASK07_Pos)         /*!< 0x00000700 */
6529 #define I2C_OAR2_OA2MASK07           I2C_OAR2_OA2MASK07_Msk                    /*!< OA2[7:1] is masked, No comparison is done      */
6530 #define I2C_OAR2_OA2EN_Pos           (15U)
6531 #define I2C_OAR2_OA2EN_Msk           (0x1UL << I2C_OAR2_OA2EN_Pos)             /*!< 0x00008000 */
6532 #define I2C_OAR2_OA2EN               I2C_OAR2_OA2EN_Msk                        /*!< Own address 2 enable                           */
6533 
6534 /*******************  Bit definition for I2C_TIMINGR register *******************/
6535 #define I2C_TIMINGR_SCLL_Pos         (0U)
6536 #define I2C_TIMINGR_SCLL_Msk         (0xFFUL << I2C_TIMINGR_SCLL_Pos)          /*!< 0x000000FF */
6537 #define I2C_TIMINGR_SCLL             I2C_TIMINGR_SCLL_Msk                      /*!< SCL low period (master mode)  */
6538 #define I2C_TIMINGR_SCLH_Pos         (8U)
6539 #define I2C_TIMINGR_SCLH_Msk         (0xFFUL << I2C_TIMINGR_SCLH_Pos)          /*!< 0x0000FF00 */
6540 #define I2C_TIMINGR_SCLH             I2C_TIMINGR_SCLH_Msk                      /*!< SCL high period (master mode) */
6541 #define I2C_TIMINGR_SDADEL_Pos       (16U)
6542 #define I2C_TIMINGR_SDADEL_Msk       (0xFUL << I2C_TIMINGR_SDADEL_Pos)         /*!< 0x000F0000 */
6543 #define I2C_TIMINGR_SDADEL           I2C_TIMINGR_SDADEL_Msk                    /*!< Data hold time                */
6544 #define I2C_TIMINGR_SCLDEL_Pos       (20U)
6545 #define I2C_TIMINGR_SCLDEL_Msk       (0xFUL << I2C_TIMINGR_SCLDEL_Pos)         /*!< 0x00F00000 */
6546 #define I2C_TIMINGR_SCLDEL           I2C_TIMINGR_SCLDEL_Msk                    /*!< Data setup time               */
6547 #define I2C_TIMINGR_PRESC_Pos        (28U)
6548 #define I2C_TIMINGR_PRESC_Msk        (0xFUL << I2C_TIMINGR_PRESC_Pos)          /*!< 0xF0000000 */
6549 #define I2C_TIMINGR_PRESC            I2C_TIMINGR_PRESC_Msk                     /*!< Timings prescaler             */
6550 
6551 /******************* Bit definition for I2C_TIMEOUTR register *******************/
6552 #define I2C_TIMEOUTR_TIMEOUTA_Pos    (0U)
6553 #define I2C_TIMEOUTR_TIMEOUTA_Msk    (0xFFFUL << I2C_TIMEOUTR_TIMEOUTA_Pos)    /*!< 0x00000FFF */
6554 #define I2C_TIMEOUTR_TIMEOUTA        I2C_TIMEOUTR_TIMEOUTA_Msk                 /*!< Bus timeout A                 */
6555 #define I2C_TIMEOUTR_TIDLE_Pos       (12U)
6556 #define I2C_TIMEOUTR_TIDLE_Msk       (0x1UL << I2C_TIMEOUTR_TIDLE_Pos)         /*!< 0x00001000 */
6557 #define I2C_TIMEOUTR_TIDLE           I2C_TIMEOUTR_TIDLE_Msk                    /*!< Idle clock timeout detection  */
6558 #define I2C_TIMEOUTR_TIMOUTEN_Pos    (15U)
6559 #define I2C_TIMEOUTR_TIMOUTEN_Msk    (0x1UL << I2C_TIMEOUTR_TIMOUTEN_Pos)      /*!< 0x00008000 */
6560 #define I2C_TIMEOUTR_TIMOUTEN        I2C_TIMEOUTR_TIMOUTEN_Msk                 /*!< Clock timeout enable          */
6561 #define I2C_TIMEOUTR_TIMEOUTB_Pos    (16U)
6562 #define I2C_TIMEOUTR_TIMEOUTB_Msk    (0xFFFUL << I2C_TIMEOUTR_TIMEOUTB_Pos)    /*!< 0x0FFF0000 */
6563 #define I2C_TIMEOUTR_TIMEOUTB        I2C_TIMEOUTR_TIMEOUTB_Msk                 /*!< Bus timeout B                 */
6564 #define I2C_TIMEOUTR_TEXTEN_Pos      (31U)
6565 #define I2C_TIMEOUTR_TEXTEN_Msk      (0x1UL << I2C_TIMEOUTR_TEXTEN_Pos)        /*!< 0x80000000 */
6566 #define I2C_TIMEOUTR_TEXTEN          I2C_TIMEOUTR_TEXTEN_Msk                   /*!< Extended clock timeout enable */
6567 
6568 /******************  Bit definition for I2C_ISR register  *********************/
6569 #define I2C_ISR_TXE_Pos              (0U)
6570 #define I2C_ISR_TXE_Msk              (0x1UL << I2C_ISR_TXE_Pos)                /*!< 0x00000001 */
6571 #define I2C_ISR_TXE                  I2C_ISR_TXE_Msk                           /*!< Transmit data register empty    */
6572 #define I2C_ISR_TXIS_Pos             (1U)
6573 #define I2C_ISR_TXIS_Msk             (0x1UL << I2C_ISR_TXIS_Pos)               /*!< 0x00000002 */
6574 #define I2C_ISR_TXIS                 I2C_ISR_TXIS_Msk                          /*!< Transmit interrupt status       */
6575 #define I2C_ISR_RXNE_Pos             (2U)
6576 #define I2C_ISR_RXNE_Msk             (0x1UL << I2C_ISR_RXNE_Pos)               /*!< 0x00000004 */
6577 #define I2C_ISR_RXNE                 I2C_ISR_RXNE_Msk                          /*!< Receive data register not empty */
6578 #define I2C_ISR_ADDR_Pos             (3U)
6579 #define I2C_ISR_ADDR_Msk             (0x1UL << I2C_ISR_ADDR_Pos)               /*!< 0x00000008 */
6580 #define I2C_ISR_ADDR                 I2C_ISR_ADDR_Msk                          /*!< Address matched (slave mode)    */
6581 #define I2C_ISR_NACKF_Pos            (4U)
6582 #define I2C_ISR_NACKF_Msk            (0x1UL << I2C_ISR_NACKF_Pos)              /*!< 0x00000010 */
6583 #define I2C_ISR_NACKF                I2C_ISR_NACKF_Msk                         /*!< NACK received flag              */
6584 #define I2C_ISR_STOPF_Pos            (5U)
6585 #define I2C_ISR_STOPF_Msk            (0x1UL << I2C_ISR_STOPF_Pos)              /*!< 0x00000020 */
6586 #define I2C_ISR_STOPF                I2C_ISR_STOPF_Msk                         /*!< STOP detection flag             */
6587 #define I2C_ISR_TC_Pos               (6U)
6588 #define I2C_ISR_TC_Msk               (0x1UL << I2C_ISR_TC_Pos)                 /*!< 0x00000040 */
6589 #define I2C_ISR_TC                   I2C_ISR_TC_Msk                            /*!< Transfer complete (master mode) */
6590 #define I2C_ISR_TCR_Pos              (7U)
6591 #define I2C_ISR_TCR_Msk              (0x1UL << I2C_ISR_TCR_Pos)                /*!< 0x00000080 */
6592 #define I2C_ISR_TCR                  I2C_ISR_TCR_Msk                           /*!< Transfer complete reload        */
6593 #define I2C_ISR_BERR_Pos             (8U)
6594 #define I2C_ISR_BERR_Msk             (0x1UL << I2C_ISR_BERR_Pos)               /*!< 0x00000100 */
6595 #define I2C_ISR_BERR                 I2C_ISR_BERR_Msk                          /*!< Bus error                       */
6596 #define I2C_ISR_ARLO_Pos             (9U)
6597 #define I2C_ISR_ARLO_Msk             (0x1UL << I2C_ISR_ARLO_Pos)               /*!< 0x00000200 */
6598 #define I2C_ISR_ARLO                 I2C_ISR_ARLO_Msk                          /*!< Arbitration lost                */
6599 #define I2C_ISR_OVR_Pos              (10U)
6600 #define I2C_ISR_OVR_Msk              (0x1UL << I2C_ISR_OVR_Pos)                /*!< 0x00000400 */
6601 #define I2C_ISR_OVR                  I2C_ISR_OVR_Msk                           /*!< Overrun/Underrun                */
6602 #define I2C_ISR_PECERR_Pos           (11U)
6603 #define I2C_ISR_PECERR_Msk           (0x1UL << I2C_ISR_PECERR_Pos)             /*!< 0x00000800 */
6604 #define I2C_ISR_PECERR               I2C_ISR_PECERR_Msk                        /*!< PEC error in reception          */
6605 #define I2C_ISR_TIMEOUT_Pos          (12U)
6606 #define I2C_ISR_TIMEOUT_Msk          (0x1UL << I2C_ISR_TIMEOUT_Pos)            /*!< 0x00001000 */
6607 #define I2C_ISR_TIMEOUT              I2C_ISR_TIMEOUT_Msk                       /*!< Timeout or Tlow detection flag  */
6608 #define I2C_ISR_ALERT_Pos            (13U)
6609 #define I2C_ISR_ALERT_Msk            (0x1UL << I2C_ISR_ALERT_Pos)              /*!< 0x00002000 */
6610 #define I2C_ISR_ALERT                I2C_ISR_ALERT_Msk                         /*!< SMBus alert                     */
6611 #define I2C_ISR_BUSY_Pos             (15U)
6612 #define I2C_ISR_BUSY_Msk             (0x1UL << I2C_ISR_BUSY_Pos)               /*!< 0x00008000 */
6613 #define I2C_ISR_BUSY                 I2C_ISR_BUSY_Msk                          /*!< Bus busy                        */
6614 #define I2C_ISR_DIR_Pos              (16U)
6615 #define I2C_ISR_DIR_Msk              (0x1UL << I2C_ISR_DIR_Pos)                /*!< 0x00010000 */
6616 #define I2C_ISR_DIR                  I2C_ISR_DIR_Msk                           /*!< Transfer direction (slave mode) */
6617 #define I2C_ISR_ADDCODE_Pos          (17U)
6618 #define I2C_ISR_ADDCODE_Msk          (0x7FUL << I2C_ISR_ADDCODE_Pos)           /*!< 0x00FE0000 */
6619 #define I2C_ISR_ADDCODE              I2C_ISR_ADDCODE_Msk                       /*!< Address match code (slave mode) */
6620 
6621 /******************  Bit definition for I2C_ICR register  *********************/
6622 #define I2C_ICR_ADDRCF_Pos           (3U)
6623 #define I2C_ICR_ADDRCF_Msk           (0x1UL << I2C_ICR_ADDRCF_Pos)             /*!< 0x00000008 */
6624 #define I2C_ICR_ADDRCF               I2C_ICR_ADDRCF_Msk                        /*!< Address matched clear flag  */
6625 #define I2C_ICR_NACKCF_Pos           (4U)
6626 #define I2C_ICR_NACKCF_Msk           (0x1UL << I2C_ICR_NACKCF_Pos)             /*!< 0x00000010 */
6627 #define I2C_ICR_NACKCF               I2C_ICR_NACKCF_Msk                        /*!< NACK clear flag             */
6628 #define I2C_ICR_STOPCF_Pos           (5U)
6629 #define I2C_ICR_STOPCF_Msk           (0x1UL << I2C_ICR_STOPCF_Pos)             /*!< 0x00000020 */
6630 #define I2C_ICR_STOPCF               I2C_ICR_STOPCF_Msk                        /*!< STOP detection clear flag   */
6631 #define I2C_ICR_BERRCF_Pos           (8U)
6632 #define I2C_ICR_BERRCF_Msk           (0x1UL << I2C_ICR_BERRCF_Pos)             /*!< 0x00000100 */
6633 #define I2C_ICR_BERRCF               I2C_ICR_BERRCF_Msk                        /*!< Bus error clear flag        */
6634 #define I2C_ICR_ARLOCF_Pos           (9U)
6635 #define I2C_ICR_ARLOCF_Msk           (0x1UL << I2C_ICR_ARLOCF_Pos)             /*!< 0x00000200 */
6636 #define I2C_ICR_ARLOCF               I2C_ICR_ARLOCF_Msk                        /*!< Arbitration lost clear flag */
6637 #define I2C_ICR_OVRCF_Pos            (10U)
6638 #define I2C_ICR_OVRCF_Msk            (0x1UL << I2C_ICR_OVRCF_Pos)              /*!< 0x00000400 */
6639 #define I2C_ICR_OVRCF                I2C_ICR_OVRCF_Msk                         /*!< Overrun/Underrun clear flag */
6640 #define I2C_ICR_PECCF_Pos            (11U)
6641 #define I2C_ICR_PECCF_Msk            (0x1UL << I2C_ICR_PECCF_Pos)              /*!< 0x00000800 */
6642 #define I2C_ICR_PECCF                I2C_ICR_PECCF_Msk                         /*!< PAC error clear flag        */
6643 #define I2C_ICR_TIMOUTCF_Pos         (12U)
6644 #define I2C_ICR_TIMOUTCF_Msk         (0x1UL << I2C_ICR_TIMOUTCF_Pos)           /*!< 0x00001000 */
6645 #define I2C_ICR_TIMOUTCF             I2C_ICR_TIMOUTCF_Msk                      /*!< Timeout clear flag          */
6646 #define I2C_ICR_ALERTCF_Pos          (13U)
6647 #define I2C_ICR_ALERTCF_Msk          (0x1UL << I2C_ICR_ALERTCF_Pos)            /*!< 0x00002000 */
6648 #define I2C_ICR_ALERTCF              I2C_ICR_ALERTCF_Msk                       /*!< Alert clear flag            */
6649 
6650 /******************  Bit definition for I2C_PECR register  *********************/
6651 #define I2C_PECR_PEC_Pos             (0U)
6652 #define I2C_PECR_PEC_Msk             (0xFFUL << I2C_PECR_PEC_Pos)              /*!< 0x000000FF */
6653 #define I2C_PECR_PEC                 I2C_PECR_PEC_Msk                          /*!< PEC register */
6654 
6655 /******************  Bit definition for I2C_RXDR register  *********************/
6656 #define I2C_RXDR_RXDATA_Pos          (0U)
6657 #define I2C_RXDR_RXDATA_Msk          (0xFFUL << I2C_RXDR_RXDATA_Pos)           /*!< 0x000000FF */
6658 #define I2C_RXDR_RXDATA              I2C_RXDR_RXDATA_Msk                       /*!< 8-bit receive data */
6659 
6660 /******************  Bit definition for I2C_TXDR register  *********************/
6661 #define I2C_TXDR_TXDATA_Pos          (0U)
6662 #define I2C_TXDR_TXDATA_Msk          (0xFFUL << I2C_TXDR_TXDATA_Pos)           /*!< 0x000000FF */
6663 #define I2C_TXDR_TXDATA              I2C_TXDR_TXDATA_Msk                       /*!< 8-bit transmit data */
6664 
6665 /******************************************************************************/
6666 /*                                                                            */
6667 /*                           Independent WATCHDOG                             */
6668 /*                                                                            */
6669 /******************************************************************************/
6670 /*******************  Bit definition for IWDG_KR register  ********************/
6671 #define IWDG_KR_KEY_Pos      (0U)
6672 #define IWDG_KR_KEY_Msk      (0xFFFFUL << IWDG_KR_KEY_Pos)                     /*!< 0x0000FFFF */
6673 #define IWDG_KR_KEY          IWDG_KR_KEY_Msk                                   /*!<Key value (write only, read 0000h)  */
6674 
6675 /*******************  Bit definition for IWDG_PR register  ********************/
6676 #define IWDG_PR_PR_Pos       (0U)
6677 #define IWDG_PR_PR_Msk       (0x7UL << IWDG_PR_PR_Pos)                         /*!< 0x00000007 */
6678 #define IWDG_PR_PR           IWDG_PR_PR_Msk                                    /*!<PR[2:0] (Prescaler divider)         */
6679 #define IWDG_PR_PR_0         (0x1UL << IWDG_PR_PR_Pos)                         /*!< 0x00000001 */
6680 #define IWDG_PR_PR_1         (0x2UL << IWDG_PR_PR_Pos)                         /*!< 0x00000002 */
6681 #define IWDG_PR_PR_2         (0x4UL << IWDG_PR_PR_Pos)                         /*!< 0x00000004 */
6682 
6683 /*******************  Bit definition for IWDG_RLR register  *******************/
6684 #define IWDG_RLR_RL_Pos      (0U)
6685 #define IWDG_RLR_RL_Msk      (0xFFFUL << IWDG_RLR_RL_Pos)                      /*!< 0x00000FFF */
6686 #define IWDG_RLR_RL          IWDG_RLR_RL_Msk                                   /*!<Watchdog counter reload value        */
6687 
6688 /*******************  Bit definition for IWDG_SR register  ********************/
6689 #define IWDG_SR_PVU_Pos      (0U)
6690 #define IWDG_SR_PVU_Msk      (0x1UL << IWDG_SR_PVU_Pos)                        /*!< 0x00000001 */
6691 #define IWDG_SR_PVU          IWDG_SR_PVU_Msk                                   /*!< Watchdog prescaler value update */
6692 #define IWDG_SR_RVU_Pos      (1U)
6693 #define IWDG_SR_RVU_Msk      (0x1UL << IWDG_SR_RVU_Pos)                        /*!< 0x00000002 */
6694 #define IWDG_SR_RVU          IWDG_SR_RVU_Msk                                   /*!< Watchdog counter reload value update */
6695 #define IWDG_SR_WVU_Pos      (2U)
6696 #define IWDG_SR_WVU_Msk      (0x1UL << IWDG_SR_WVU_Pos)                        /*!< 0x00000004 */
6697 #define IWDG_SR_WVU          IWDG_SR_WVU_Msk                                   /*!< Watchdog counter window value update */
6698 
6699 /*******************  Bit definition for IWDG_KR register  ********************/
6700 #define IWDG_WINR_WIN_Pos    (0U)
6701 #define IWDG_WINR_WIN_Msk    (0xFFFUL << IWDG_WINR_WIN_Pos)                    /*!< 0x00000FFF */
6702 #define IWDG_WINR_WIN        IWDG_WINR_WIN_Msk                                 /*!< Watchdog counter window value */
6703 
6704 /******************************************************************************/
6705 /*                                                                            */
6706 /*                         Operational Amplifier (OPAMP)                      */
6707 /*                                                                            */
6708 /******************************************************************************/
6709 /*********************  Bit definition for OPAMPx_CSR register  ***************/
6710 #define OPAMP_CSR_OPAMPxEN_Pos       (0U)
6711 #define OPAMP_CSR_OPAMPxEN_Msk       (0x1UL << OPAMP_CSR_OPAMPxEN_Pos)         /*!< 0x00000001 */
6712 #define OPAMP_CSR_OPAMPxEN           OPAMP_CSR_OPAMPxEN_Msk                    /*!< OPAMP enable */
6713 #define OPAMP_CSR_FORCEVP_Pos        (1U)
6714 #define OPAMP_CSR_FORCEVP_Msk        (0x1UL << OPAMP_CSR_FORCEVP_Pos)          /*!< 0x00000002 */
6715 #define OPAMP_CSR_FORCEVP            OPAMP_CSR_FORCEVP_Msk                     /*!< Connect the internal references to the plus input of the OPAMPX */
6716 #define OPAMP_CSR_VPSEL_Pos          (2U)
6717 #define OPAMP_CSR_VPSEL_Msk          (0x3UL << OPAMP_CSR_VPSEL_Pos)            /*!< 0x0000000C */
6718 #define OPAMP_CSR_VPSEL              OPAMP_CSR_VPSEL_Msk                       /*!< Non inverting input selection */
6719 #define OPAMP_CSR_VPSEL_0            (0x1UL << OPAMP_CSR_VPSEL_Pos)            /*!< 0x00000004 */
6720 #define OPAMP_CSR_VPSEL_1            (0x2UL << OPAMP_CSR_VPSEL_Pos)            /*!< 0x00000008 */
6721 #define OPAMP_CSR_USERTRIM_Pos       (4U)
6722 #define OPAMP_CSR_USERTRIM_Msk       (0x1UL << OPAMP_CSR_USERTRIM_Pos)         /*!< 0x00000010 */
6723 #define OPAMP_CSR_USERTRIM           OPAMP_CSR_USERTRIM_Msk                    /*!< User trimming enable */
6724 #define OPAMP_CSR_VMSEL_Pos          (5U)
6725 #define OPAMP_CSR_VMSEL_Msk          (0x3UL << OPAMP_CSR_VMSEL_Pos)            /*!< 0x00000060 */
6726 #define OPAMP_CSR_VMSEL              OPAMP_CSR_VMSEL_Msk                       /*!< Inverting input selection */
6727 #define OPAMP_CSR_VMSEL_0            (0x1UL << OPAMP_CSR_VMSEL_Pos)            /*!< 0x00000020 */
6728 #define OPAMP_CSR_VMSEL_1            (0x2UL << OPAMP_CSR_VMSEL_Pos)            /*!< 0x00000040 */
6729 #define OPAMP_CSR_HIGHSPEEDEN_Pos    (7U)
6730 #define OPAMP_CSR_HIGHSPEEDEN_Msk    (0x1UL << OPAMP_CSR_HIGHSPEEDEN_Pos)      /*!< 0x00000080 */
6731 #define OPAMP_CSR_HIGHSPEEDEN        OPAMP_CSR_HIGHSPEEDEN_Msk                 /*!< High speed mode enable */
6732 #define OPAMP_CSR_OPAMPINTEN_Pos     (8U)
6733 #define OPAMP_CSR_OPAMPINTEN_Msk     (0x1UL << OPAMP_CSR_OPAMPINTEN_Pos)       /*!< 0x00000100 */
6734 #define OPAMP_CSR_OPAMPINTEN         OPAMP_CSR_OPAMPINTEN_Msk                  /*!< Internal output enable */
6735 #define OPAMP_CSR_CALON_Pos          (11U)
6736 #define OPAMP_CSR_CALON_Msk          (0x1UL << OPAMP_CSR_CALON_Pos)            /*!< 0x00000800 */
6737 #define OPAMP_CSR_CALON              OPAMP_CSR_CALON_Msk                       /*!< Calibration mode enable */
6738 #define OPAMP_CSR_CALSEL_Pos         (12U)
6739 #define OPAMP_CSR_CALSEL_Msk         (0x3UL << OPAMP_CSR_CALSEL_Pos)           /*!< 0x00003000 */
6740 #define OPAMP_CSR_CALSEL             OPAMP_CSR_CALSEL_Msk                      /*!< Calibration selection */
6741 #define OPAMP_CSR_CALSEL_0           (0x1UL << OPAMP_CSR_CALSEL_Pos)           /*!< 0x00001000 */
6742 #define OPAMP_CSR_CALSEL_1           (0x2UL << OPAMP_CSR_CALSEL_Pos)           /*!< 0x00002000 */
6743 #define OPAMP_CSR_PGGAIN_Pos         (14U)
6744 #define OPAMP_CSR_PGGAIN_Msk         (0x1FUL << OPAMP_CSR_PGGAIN_Pos)          /*!< 0x0007C000 */
6745 #define OPAMP_CSR_PGGAIN             OPAMP_CSR_PGGAIN_Msk                      /*!< Gain in PGA mode */
6746 #define OPAMP_CSR_PGGAIN_0           (0x1UL << OPAMP_CSR_PGGAIN_Pos)           /*!< 0x00004000 */
6747 #define OPAMP_CSR_PGGAIN_1           (0x2UL << OPAMP_CSR_PGGAIN_Pos)           /*!< 0x00008000 */
6748 #define OPAMP_CSR_PGGAIN_2           (0x4UL << OPAMP_CSR_PGGAIN_Pos)           /*!< 0x00010000 */
6749 #define OPAMP_CSR_PGGAIN_3           (0x8UL << OPAMP_CSR_PGGAIN_Pos)           /*!< 0x00020000 */
6750 #define OPAMP_CSR_PGGAIN_4           (0x10UL << OPAMP_CSR_PGGAIN_Pos)          /*!< 0x00040000 */
6751 #define OPAMP_CSR_TRIMOFFSETP_Pos    (19U)
6752 #define OPAMP_CSR_TRIMOFFSETP_Msk    (0x1FUL << OPAMP_CSR_TRIMOFFSETP_Pos)     /*!< 0x00F80000 */
6753 #define OPAMP_CSR_TRIMOFFSETP        OPAMP_CSR_TRIMOFFSETP_Msk                 /*!< Offset trimming value (PMOS) */
6754 #define OPAMP_CSR_TRIMOFFSETN_Pos    (24U)
6755 #define OPAMP_CSR_TRIMOFFSETN_Msk    (0x1FUL << OPAMP_CSR_TRIMOFFSETN_Pos)     /*!< 0x1F000000 */
6756 #define OPAMP_CSR_TRIMOFFSETN        OPAMP_CSR_TRIMOFFSETN_Msk                 /*!< Offset trimming value (NMOS) */
6757 #define OPAMP_CSR_OUTCAL_Pos         (30U)
6758 #define OPAMP_CSR_OUTCAL_Msk         (0x1UL << OPAMP_CSR_OUTCAL_Pos)           /*!< 0x40000000 */
6759 #define OPAMP_CSR_OUTCAL             OPAMP_CSR_OUTCAL_Msk                      /*!< OPAMP output status flag */
6760 #define OPAMP_CSR_LOCK_Pos           (31U)
6761 #define OPAMP_CSR_LOCK_Msk           (0x1UL << OPAMP_CSR_LOCK_Pos)             /*!< 0x80000000 */
6762 #define OPAMP_CSR_LOCK               OPAMP_CSR_LOCK_Msk                        /*!< OPAMP control/status register lock */
6763 
6764 /*********************  Bit definition for OPAMPx_TCMR register  ***************/
6765 
6766 #define OPAMP_TCMR_VMSSEL_Pos        (0U)
6767 #define OPAMP_TCMR_VMSSEL_Msk        (0x1UL << OPAMP_TCMR_VMSSEL_Pos)          /*!< 0x00000001 */
6768 #define OPAMP_TCMR_VMSSEL            OPAMP_TCMR_VMSSEL_Msk                     /*!< Secondary inverting input selection */
6769 #define OPAMP_TCMR_VPSSEL_Pos        (1U)
6770 #define OPAMP_TCMR_VPSSEL_Msk        (0x3UL << OPAMP_TCMR_VPSSEL_Pos)          /*!< 0x00000006 */
6771 #define OPAMP_TCMR_VPSSEL            OPAMP_TCMR_VPSSEL_Msk                     /*!< Secondary non inverting input selection */
6772 #define OPAMP_TCMR_VPSSEL_0          (0x1UL << OPAMP_TCMR_VPSSEL_Pos)          /*!< 0x00000002 */
6773 #define OPAMP_TCMR_VPSSEL_1          (0x2UL << OPAMP_TCMR_VPSSEL_Pos)          /*!< 0x00000004 */
6774 #define OPAMP_TCMR_T1CMEN_Pos        (3U)
6775 #define OPAMP_TCMR_T1CMEN_Msk        (0x1UL << OPAMP_TCMR_T1CMEN_Pos)          /*!< 0x00000008 */
6776 #define OPAMP_TCMR_T1CMEN            OPAMP_TCMR_T1CMEN_Msk                     /*!< Timer 1 controlled mux mode enable */
6777 #define OPAMP_TCMR_T8CMEN_Pos        (4U)
6778 #define OPAMP_TCMR_T8CMEN_Msk        (0x1UL << OPAMP_TCMR_T8CMEN_Pos)          /*!< 0x00000010 */
6779 #define OPAMP_TCMR_T8CMEN            OPAMP_TCMR_T8CMEN_Msk                     /*!< Timer 8 controlled mux mode enable */
6780 #define OPAMP_TCMR_T20CMEN_Pos       (5U)
6781 #define OPAMP_TCMR_T20CMEN_Msk       (0x1UL << OPAMP_TCMR_T20CMEN_Pos)         /*!< 0x00000020 */
6782 #define OPAMP_TCMR_T20CMEN           OPAMP_TCMR_T20CMEN_Msk                    /*!< Timer 20 controlled mux mode enable */
6783 #define OPAMP_TCMR_LOCK_Pos          (31U)
6784 #define OPAMP_TCMR_LOCK_Msk          (0x1UL << OPAMP_TCMR_LOCK_Pos)            /*!< 0x80000000 */
6785 #define OPAMP_TCMR_LOCK              OPAMP_TCMR_LOCK_Msk                       /*!< OPAMP SW control register lock */
6786 
6787 
6788 /******************************************************************************/
6789 /*                                                                            */
6790 /*                             Power Control                                  */
6791 /*                                                                            */
6792 /******************************************************************************/
6793 
6794 /********************  Bit definition for PWR_CR1 register  ********************/
6795 
6796 #define PWR_CR1_LPR_Pos              (14U)
6797 #define PWR_CR1_LPR_Msk              (0x1UL << PWR_CR1_LPR_Pos)                /*!< 0x00004000 */
6798 #define PWR_CR1_LPR                  PWR_CR1_LPR_Msk                           /*!< Regulator low-power mode */
6799 #define PWR_CR1_VOS_Pos              (9U)
6800 #define PWR_CR1_VOS_Msk              (0x3UL << PWR_CR1_VOS_Pos)                /*!< 0x00000600 */
6801 #define PWR_CR1_VOS                  PWR_CR1_VOS_Msk                           /*!< VOS[1:0] bits (Regulator voltage scaling output selection) */
6802 #define PWR_CR1_VOS_0                (0x1UL << PWR_CR1_VOS_Pos)                /*!< 0x00000200 */
6803 #define PWR_CR1_VOS_1                (0x2UL << PWR_CR1_VOS_Pos)                /*!< 0x00000400 */
6804 #define PWR_CR1_DBP_Pos              (8U)
6805 #define PWR_CR1_DBP_Msk              (0x1UL << PWR_CR1_DBP_Pos)                /*!< 0x00000100 */
6806 #define PWR_CR1_DBP                  PWR_CR1_DBP_Msk                           /*!< Disable Back-up domain Protection */
6807 #define PWR_CR1_LPMS_Pos             (0U)
6808 #define PWR_CR1_LPMS_Msk             (0x7UL << PWR_CR1_LPMS_Pos)               /*!< 0x00000007 */
6809 #define PWR_CR1_LPMS                 PWR_CR1_LPMS_Msk                          /*!< Low-power mode selection field */
6810 #define PWR_CR1_LPMS_STOP0           (0x00000000U)                             /*!< Stop 0 mode */
6811 #define PWR_CR1_LPMS_STOP1_Pos       (0U)
6812 #define PWR_CR1_LPMS_STOP1_Msk       (0x1UL << PWR_CR1_LPMS_STOP1_Pos)         /*!< 0x00000001 */
6813 #define PWR_CR1_LPMS_STOP1           PWR_CR1_LPMS_STOP1_Msk                    /*!< Stop 1 mode */
6814 #define PWR_CR1_LPMS_STANDBY_Pos     (0U)
6815 #define PWR_CR1_LPMS_STANDBY_Msk     (0x3UL << PWR_CR1_LPMS_STANDBY_Pos)       /*!< 0x00000003 */
6816 #define PWR_CR1_LPMS_STANDBY         PWR_CR1_LPMS_STANDBY_Msk                  /*!< Stand-by mode */
6817 #define PWR_CR1_LPMS_SHUTDOWN_Pos    (2U)
6818 #define PWR_CR1_LPMS_SHUTDOWN_Msk    (0x1UL << PWR_CR1_LPMS_SHUTDOWN_Pos)      /*!< 0x00000004 */
6819 #define PWR_CR1_LPMS_SHUTDOWN        PWR_CR1_LPMS_SHUTDOWN_Msk                 /*!< Shut-down mode */
6820 
6821 
6822 /********************  Bit definition for PWR_CR2 register  ********************/
6823 
6824 /*!< PVME  Peripheral Voltage Monitor Enable */
6825 #define PWR_CR2_PVME_Pos             (4U)
6826 #define PWR_CR2_PVME_Msk             (0xFUL << PWR_CR2_PVME_Pos)               /*!< 0x000000F0 */
6827 #define PWR_CR2_PVME                 PWR_CR2_PVME_Msk                          /*!< PVM bits field */
6828 #define PWR_CR2_PVME4_Pos            (7U)
6829 #define PWR_CR2_PVME4_Msk            (0x1UL << PWR_CR2_PVME4_Pos)              /*!< 0x00000080 */
6830 #define PWR_CR2_PVME4                PWR_CR2_PVME4_Msk                         /*!< PVM 4 Enable */
6831 #define PWR_CR2_PVME3_Pos            (6U)
6832 #define PWR_CR2_PVME3_Msk            (0x1UL << PWR_CR2_PVME3_Pos)              /*!< 0x00000040 */
6833 #define PWR_CR2_PVME3                PWR_CR2_PVME3_Msk                         /*!< PVM 3 Enable */
6834 #define PWR_CR2_PVME2_Pos            (5U)
6835 #define PWR_CR2_PVME2_Msk            (0x1UL << PWR_CR2_PVME2_Pos)              /*!< 0x00000020 */
6836 #define PWR_CR2_PVME2                PWR_CR2_PVME2_Msk                         /*!< PVM 2 Enable */
6837 #define PWR_CR2_PVME1_Pos            (4U)
6838 #define PWR_CR2_PVME1_Msk            (0x1UL << PWR_CR2_PVME1_Pos)              /*!< 0x00000010 */
6839 #define PWR_CR2_PVME1                PWR_CR2_PVME1_Msk                         /*!< PVM 1 Enable */
6840 
6841 /*!< PVD level configuration */
6842 #define PWR_CR2_PLS_Pos              (1U)
6843 #define PWR_CR2_PLS_Msk              (0x7UL << PWR_CR2_PLS_Pos)                /*!< 0x0000000E */
6844 #define PWR_CR2_PLS                  PWR_CR2_PLS_Msk                           /*!< PVD level selection */
6845 #define PWR_CR2_PLS_LEV0             (0x00000000U)                             /*!< PVD level 0 */
6846 #define PWR_CR2_PLS_LEV1_Pos         (1U)
6847 #define PWR_CR2_PLS_LEV1_Msk         (0x1UL << PWR_CR2_PLS_LEV1_Pos)           /*!< 0x00000002 */
6848 #define PWR_CR2_PLS_LEV1             PWR_CR2_PLS_LEV1_Msk                      /*!< PVD level 1 */
6849 #define PWR_CR2_PLS_LEV2_Pos         (2U)
6850 #define PWR_CR2_PLS_LEV2_Msk         (0x1UL << PWR_CR2_PLS_LEV2_Pos)           /*!< 0x00000004 */
6851 #define PWR_CR2_PLS_LEV2             PWR_CR2_PLS_LEV2_Msk                      /*!< PVD level 2 */
6852 #define PWR_CR2_PLS_LEV3_Pos         (1U)
6853 #define PWR_CR2_PLS_LEV3_Msk         (0x3UL << PWR_CR2_PLS_LEV3_Pos)           /*!< 0x00000006 */
6854 #define PWR_CR2_PLS_LEV3             PWR_CR2_PLS_LEV3_Msk                      /*!< PVD level 3 */
6855 #define PWR_CR2_PLS_LEV4_Pos         (3U)
6856 #define PWR_CR2_PLS_LEV4_Msk         (0x1UL << PWR_CR2_PLS_LEV4_Pos)           /*!< 0x00000008 */
6857 #define PWR_CR2_PLS_LEV4             PWR_CR2_PLS_LEV4_Msk                      /*!< PVD level 4 */
6858 #define PWR_CR2_PLS_LEV5_Pos         (1U)
6859 #define PWR_CR2_PLS_LEV5_Msk         (0x5UL << PWR_CR2_PLS_LEV5_Pos)           /*!< 0x0000000A */
6860 #define PWR_CR2_PLS_LEV5             PWR_CR2_PLS_LEV5_Msk                      /*!< PVD level 5 */
6861 #define PWR_CR2_PLS_LEV6_Pos         (2U)
6862 #define PWR_CR2_PLS_LEV6_Msk         (0x3UL << PWR_CR2_PLS_LEV6_Pos)           /*!< 0x0000000C */
6863 #define PWR_CR2_PLS_LEV6             PWR_CR2_PLS_LEV6_Msk                      /*!< PVD level 6 */
6864 #define PWR_CR2_PLS_LEV7_Pos         (1U)
6865 #define PWR_CR2_PLS_LEV7_Msk         (0x7UL << PWR_CR2_PLS_LEV7_Pos)           /*!< 0x0000000E */
6866 #define PWR_CR2_PLS_LEV7             PWR_CR2_PLS_LEV7_Msk                      /*!< PVD level 7 */
6867 #define PWR_CR2_PVDE_Pos             (0U)
6868 #define PWR_CR2_PVDE_Msk             (0x1UL << PWR_CR2_PVDE_Pos)               /*!< 0x00000001 */
6869 #define PWR_CR2_PVDE                 PWR_CR2_PVDE_Msk                          /*!< Power Voltage Detector Enable */
6870 
6871 /********************  Bit definition for PWR_CR3 register  ********************/
6872 #define PWR_CR3_EIWF_Pos             (15U)
6873 #define PWR_CR3_EIWF_Msk             (0x1UL << PWR_CR3_EIWF_Pos)               /*!< 0x00008000 */
6874 #define PWR_CR3_EIWF                 PWR_CR3_EIWF_Msk                          /*!< Enable Internal Wake-up line */
6875 #define PWR_CR3_UCPD_DBDIS_Pos       (14U)
6876 #define PWR_CR3_UCPD_DBDIS_Msk       (0x1UL << PWR_CR3_UCPD_DBDIS_Pos)         /*!< 0x00004000 */
6877 #define PWR_CR3_UCPD_DBDIS           PWR_CR3_UCPD_DBDIS_Msk                    /*!< USB Type-C and Power Delivery Dead Battery disable. */
6878 #define PWR_CR3_UCPD_STDBY_Pos       (13U)
6879 #define PWR_CR3_UCPD_STDBY_Msk       (0x1UL << PWR_CR3_UCPD_STDBY_Pos)         /*!< 0x00002000 */
6880 #define PWR_CR3_UCPD_STDBY           PWR_CR3_UCPD_STDBY_Msk                    /*!< USB Type-C and Power Delivery standby mode. */
6881 #define PWR_CR3_APC_Pos              (10U)
6882 #define PWR_CR3_APC_Msk              (0x1UL << PWR_CR3_APC_Pos)                /*!< 0x00000400 */
6883 #define PWR_CR3_APC                  PWR_CR3_APC_Msk                           /*!< Apply pull-up and pull-down configuration */
6884 #define PWR_CR3_RRS_Pos              (8U)
6885 #define PWR_CR3_RRS_Msk              (0x1UL << PWR_CR3_RRS_Pos)                /*!< 0x00000100 */
6886 #define PWR_CR3_RRS                  PWR_CR3_RRS_Msk                           /*!< SRAM2 Retention in Stand-by mode */
6887 #define PWR_CR3_EWUP5_Pos            (4U)
6888 #define PWR_CR3_EWUP5_Msk            (0x1UL << PWR_CR3_EWUP5_Pos)              /*!< 0x00000010 */
6889 #define PWR_CR3_EWUP5                PWR_CR3_EWUP5_Msk                         /*!< Enable Wake-Up Pin 5 */
6890 #define PWR_CR3_EWUP4_Pos            (3U)
6891 #define PWR_CR3_EWUP4_Msk            (0x1UL << PWR_CR3_EWUP4_Pos)              /*!< 0x00000008 */
6892 #define PWR_CR3_EWUP4                PWR_CR3_EWUP4_Msk                         /*!< Enable Wake-Up Pin 4 */
6893 #define PWR_CR3_EWUP3_Pos            (2U)
6894 #define PWR_CR3_EWUP3_Msk            (0x1UL << PWR_CR3_EWUP3_Pos)              /*!< 0x00000004 */
6895 #define PWR_CR3_EWUP3                PWR_CR3_EWUP3_Msk                         /*!< Enable Wake-Up Pin 3 */
6896 #define PWR_CR3_EWUP2_Pos            (1U)
6897 #define PWR_CR3_EWUP2_Msk            (0x1UL << PWR_CR3_EWUP2_Pos)              /*!< 0x00000002 */
6898 #define PWR_CR3_EWUP2                PWR_CR3_EWUP2_Msk                         /*!< Enable Wake-Up Pin 2 */
6899 #define PWR_CR3_EWUP1_Pos            (0U)
6900 #define PWR_CR3_EWUP1_Msk            (0x1UL << PWR_CR3_EWUP1_Pos)              /*!< 0x00000001 */
6901 #define PWR_CR3_EWUP1                PWR_CR3_EWUP1_Msk                         /*!< Enable Wake-Up Pin 1 */
6902 #define PWR_CR3_EWUP_Pos             (0U)
6903 #define PWR_CR3_EWUP_Msk             (0x1FUL << PWR_CR3_EWUP_Pos)              /*!< 0x0000001F */
6904 #define PWR_CR3_EWUP                 PWR_CR3_EWUP_Msk                          /*!< Enable Wake-Up Pins  */
6905 
6906 /********************  Bit definition for PWR_CR4 register  ********************/
6907 #define PWR_CR4_VBRS_Pos             (9U)
6908 #define PWR_CR4_VBRS_Msk             (0x1UL << PWR_CR4_VBRS_Pos)               /*!< 0x00000200 */
6909 #define PWR_CR4_VBRS                 PWR_CR4_VBRS_Msk                          /*!< VBAT Battery charging Resistor Selection */
6910 #define PWR_CR4_VBE_Pos              (8U)
6911 #define PWR_CR4_VBE_Msk              (0x1UL << PWR_CR4_VBE_Pos)                /*!< 0x00000100 */
6912 #define PWR_CR4_VBE                  PWR_CR4_VBE_Msk                           /*!< VBAT Battery charging Enable  */
6913 #define PWR_CR4_WP5_Pos              (4U)
6914 #define PWR_CR4_WP5_Msk              (0x1UL << PWR_CR4_WP5_Pos)                /*!< 0x00000010 */
6915 #define PWR_CR4_WP5                  PWR_CR4_WP5_Msk                           /*!< Wake-Up Pin 5 polarity */
6916 #define PWR_CR4_WP4_Pos              (3U)
6917 #define PWR_CR4_WP4_Msk              (0x1UL << PWR_CR4_WP4_Pos)                /*!< 0x00000008 */
6918 #define PWR_CR4_WP4                  PWR_CR4_WP4_Msk                           /*!< Wake-Up Pin 4 polarity */
6919 #define PWR_CR4_WP3_Pos              (2U)
6920 #define PWR_CR4_WP3_Msk              (0x1UL << PWR_CR4_WP3_Pos)                /*!< 0x00000004 */
6921 #define PWR_CR4_WP3                  PWR_CR4_WP3_Msk                           /*!< Wake-Up Pin 3 polarity */
6922 #define PWR_CR4_WP2_Pos              (1U)
6923 #define PWR_CR4_WP2_Msk              (0x1UL << PWR_CR4_WP2_Pos)                /*!< 0x00000002 */
6924 #define PWR_CR4_WP2                  PWR_CR4_WP2_Msk                           /*!< Wake-Up Pin 2 polarity */
6925 #define PWR_CR4_WP1_Pos              (0U)
6926 #define PWR_CR4_WP1_Msk              (0x1UL << PWR_CR4_WP1_Pos)                /*!< 0x00000001 */
6927 #define PWR_CR4_WP1                  PWR_CR4_WP1_Msk                           /*!< Wake-Up Pin 1 polarity */
6928 
6929 /********************  Bit definition for PWR_SR1 register  ********************/
6930 #define PWR_SR1_WUFI_Pos             (15U)
6931 #define PWR_SR1_WUFI_Msk             (0x1UL << PWR_SR1_WUFI_Pos)               /*!< 0x00008000 */
6932 #define PWR_SR1_WUFI                 PWR_SR1_WUFI_Msk                          /*!< Wake-Up Flag Internal */
6933 #define PWR_SR1_SBF_Pos              (8U)
6934 #define PWR_SR1_SBF_Msk              (0x1UL << PWR_SR1_SBF_Pos)                /*!< 0x00000100 */
6935 #define PWR_SR1_SBF                  PWR_SR1_SBF_Msk                           /*!< Stand-By Flag */
6936 #define PWR_SR1_WUF_Pos              (0U)
6937 #define PWR_SR1_WUF_Msk              (0x1FUL << PWR_SR1_WUF_Pos)               /*!< 0x0000001F */
6938 #define PWR_SR1_WUF                  PWR_SR1_WUF_Msk                           /*!< Wake-up Flags */
6939 #define PWR_SR1_WUF5_Pos             (4U)
6940 #define PWR_SR1_WUF5_Msk             (0x1UL << PWR_SR1_WUF5_Pos)               /*!< 0x00000010 */
6941 #define PWR_SR1_WUF5                 PWR_SR1_WUF5_Msk                          /*!< Wake-up Flag 5 */
6942 #define PWR_SR1_WUF4_Pos             (3U)
6943 #define PWR_SR1_WUF4_Msk             (0x1UL << PWR_SR1_WUF4_Pos)               /*!< 0x00000008 */
6944 #define PWR_SR1_WUF4                 PWR_SR1_WUF4_Msk                          /*!< Wake-up Flag 4 */
6945 #define PWR_SR1_WUF3_Pos             (2U)
6946 #define PWR_SR1_WUF3_Msk             (0x1UL << PWR_SR1_WUF3_Pos)               /*!< 0x00000004 */
6947 #define PWR_SR1_WUF3                 PWR_SR1_WUF3_Msk                          /*!< Wake-up Flag 3 */
6948 #define PWR_SR1_WUF2_Pos             (1U)
6949 #define PWR_SR1_WUF2_Msk             (0x1UL << PWR_SR1_WUF2_Pos)               /*!< 0x00000002 */
6950 #define PWR_SR1_WUF2                 PWR_SR1_WUF2_Msk                          /*!< Wake-up Flag 2 */
6951 #define PWR_SR1_WUF1_Pos             (0U)
6952 #define PWR_SR1_WUF1_Msk             (0x1UL << PWR_SR1_WUF1_Pos)               /*!< 0x00000001 */
6953 #define PWR_SR1_WUF1                 PWR_SR1_WUF1_Msk                          /*!< Wake-up Flag 1 */
6954 
6955 /********************  Bit definition for PWR_SR2 register  ********************/
6956 #define PWR_SR2_PVMO4_Pos            (15U)
6957 #define PWR_SR2_PVMO4_Msk            (0x1UL << PWR_SR2_PVMO4_Pos)              /*!< 0x00008000 */
6958 #define PWR_SR2_PVMO4                PWR_SR2_PVMO4_Msk                         /*!< Peripheral Voltage Monitoring Output 4 */
6959 #define PWR_SR2_PVMO3_Pos            (14U)
6960 #define PWR_SR2_PVMO3_Msk            (0x1UL << PWR_SR2_PVMO3_Pos)              /*!< 0x00004000 */
6961 #define PWR_SR2_PVMO3                PWR_SR2_PVMO3_Msk                         /*!< Peripheral Voltage Monitoring Output 3 */
6962 #define PWR_SR2_PVMO2_Pos            (13U)
6963 #define PWR_SR2_PVMO2_Msk            (0x1UL << PWR_SR2_PVMO2_Pos)              /*!< 0x00002000 */
6964 #define PWR_SR2_PVMO2                PWR_SR2_PVMO2_Msk                         /*!< Peripheral Voltage Monitoring Output 2 */
6965 #define PWR_SR2_PVMO1_Pos            (12U)
6966 #define PWR_SR2_PVMO1_Msk            (0x1UL << PWR_SR2_PVMO1_Pos)              /*!< 0x00001000 */
6967 #define PWR_SR2_PVMO1                PWR_SR2_PVMO1_Msk                         /*!< Peripheral Voltage Monitoring Output 1 */
6968 #define PWR_SR2_PVDO_Pos             (11U)
6969 #define PWR_SR2_PVDO_Msk             (0x1UL << PWR_SR2_PVDO_Pos)               /*!< 0x00000800 */
6970 #define PWR_SR2_PVDO                 PWR_SR2_PVDO_Msk                          /*!< Power Voltage Detector Output */
6971 #define PWR_SR2_VOSF_Pos             (10U)
6972 #define PWR_SR2_VOSF_Msk             (0x1UL << PWR_SR2_VOSF_Pos)               /*!< 0x00000400 */
6973 #define PWR_SR2_VOSF                 PWR_SR2_VOSF_Msk                          /*!< Voltage Scaling Flag */
6974 #define PWR_SR2_REGLPF_Pos           (9U)
6975 #define PWR_SR2_REGLPF_Msk           (0x1UL << PWR_SR2_REGLPF_Pos)             /*!< 0x00000200 */
6976 #define PWR_SR2_REGLPF               PWR_SR2_REGLPF_Msk                        /*!< Low-power Regulator Flag */
6977 #define PWR_SR2_REGLPS_Pos           (8U)
6978 #define PWR_SR2_REGLPS_Msk           (0x1UL << PWR_SR2_REGLPS_Pos)             /*!< 0x00000100 */
6979 #define PWR_SR2_REGLPS               PWR_SR2_REGLPS_Msk                        /*!< Low-power Regulator Started */
6980 
6981 /********************  Bit definition for PWR_SCR register  ********************/
6982 #define PWR_SCR_CSBF_Pos             (8U)
6983 #define PWR_SCR_CSBF_Msk             (0x1UL << PWR_SCR_CSBF_Pos)               /*!< 0x00000100 */
6984 #define PWR_SCR_CSBF                 PWR_SCR_CSBF_Msk                          /*!< Clear Stand-By Flag */
6985 #define PWR_SCR_CWUF_Pos             (0U)
6986 #define PWR_SCR_CWUF_Msk             (0x1FUL << PWR_SCR_CWUF_Pos)              /*!< 0x0000001F */
6987 #define PWR_SCR_CWUF                 PWR_SCR_CWUF_Msk                          /*!< Clear Wake-up Flags  */
6988 #define PWR_SCR_CWUF5_Pos            (4U)
6989 #define PWR_SCR_CWUF5_Msk            (0x1UL << PWR_SCR_CWUF5_Pos)              /*!< 0x00000010 */
6990 #define PWR_SCR_CWUF5                PWR_SCR_CWUF5_Msk                         /*!< Clear Wake-up Flag 5 */
6991 #define PWR_SCR_CWUF4_Pos            (3U)
6992 #define PWR_SCR_CWUF4_Msk            (0x1UL << PWR_SCR_CWUF4_Pos)              /*!< 0x00000008 */
6993 #define PWR_SCR_CWUF4                PWR_SCR_CWUF4_Msk                         /*!< Clear Wake-up Flag 4 */
6994 #define PWR_SCR_CWUF3_Pos            (2U)
6995 #define PWR_SCR_CWUF3_Msk            (0x1UL << PWR_SCR_CWUF3_Pos)              /*!< 0x00000004 */
6996 #define PWR_SCR_CWUF3                PWR_SCR_CWUF3_Msk                         /*!< Clear Wake-up Flag 3 */
6997 #define PWR_SCR_CWUF2_Pos            (1U)
6998 #define PWR_SCR_CWUF2_Msk            (0x1UL << PWR_SCR_CWUF2_Pos)              /*!< 0x00000002 */
6999 #define PWR_SCR_CWUF2                PWR_SCR_CWUF2_Msk                         /*!< Clear Wake-up Flag 2 */
7000 #define PWR_SCR_CWUF1_Pos            (0U)
7001 #define PWR_SCR_CWUF1_Msk            (0x1UL << PWR_SCR_CWUF1_Pos)              /*!< 0x00000001 */
7002 #define PWR_SCR_CWUF1                PWR_SCR_CWUF1_Msk                         /*!< Clear Wake-up Flag 1 */
7003 
7004 /********************  Bit definition for PWR_PUCRA register  ********************/
7005 #define PWR_PUCRA_PA15_Pos           (15U)
7006 #define PWR_PUCRA_PA15_Msk           (0x1UL << PWR_PUCRA_PA15_Pos)             /*!< 0x00008000 */
7007 #define PWR_PUCRA_PA15               PWR_PUCRA_PA15_Msk                        /*!< Port PA15 Pull-Up set */
7008 #define PWR_PUCRA_PA13_Pos           (13U)
7009 #define PWR_PUCRA_PA13_Msk           (0x1UL << PWR_PUCRA_PA13_Pos)             /*!< 0x00002000 */
7010 #define PWR_PUCRA_PA13               PWR_PUCRA_PA13_Msk                        /*!< Port PA13 Pull-Up set */
7011 #define PWR_PUCRA_PA12_Pos           (12U)
7012 #define PWR_PUCRA_PA12_Msk           (0x1UL << PWR_PUCRA_PA12_Pos)             /*!< 0x00001000 */
7013 #define PWR_PUCRA_PA12               PWR_PUCRA_PA12_Msk                        /*!< Port PA12 Pull-Up set */
7014 #define PWR_PUCRA_PA11_Pos           (11U)
7015 #define PWR_PUCRA_PA11_Msk           (0x1UL << PWR_PUCRA_PA11_Pos)             /*!< 0x00000800 */
7016 #define PWR_PUCRA_PA11               PWR_PUCRA_PA11_Msk                        /*!< Port PA11 Pull-Up set */
7017 #define PWR_PUCRA_PA10_Pos           (10U)
7018 #define PWR_PUCRA_PA10_Msk           (0x1UL << PWR_PUCRA_PA10_Pos)             /*!< 0x00000400 */
7019 #define PWR_PUCRA_PA10               PWR_PUCRA_PA10_Msk                        /*!< Port PA10 Pull-Up set */
7020 #define PWR_PUCRA_PA9_Pos            (9U)
7021 #define PWR_PUCRA_PA9_Msk            (0x1UL << PWR_PUCRA_PA9_Pos)              /*!< 0x00000200 */
7022 #define PWR_PUCRA_PA9                PWR_PUCRA_PA9_Msk                         /*!< Port PA9 Pull-Up set  */
7023 #define PWR_PUCRA_PA8_Pos            (8U)
7024 #define PWR_PUCRA_PA8_Msk            (0x1UL << PWR_PUCRA_PA8_Pos)              /*!< 0x00000100 */
7025 #define PWR_PUCRA_PA8                PWR_PUCRA_PA8_Msk                         /*!< Port PA8 Pull-Up set  */
7026 #define PWR_PUCRA_PA7_Pos            (7U)
7027 #define PWR_PUCRA_PA7_Msk            (0x1UL << PWR_PUCRA_PA7_Pos)              /*!< 0x00000080 */
7028 #define PWR_PUCRA_PA7                PWR_PUCRA_PA7_Msk                         /*!< Port PA7 Pull-Up set  */
7029 #define PWR_PUCRA_PA6_Pos            (6U)
7030 #define PWR_PUCRA_PA6_Msk            (0x1UL << PWR_PUCRA_PA6_Pos)              /*!< 0x00000040 */
7031 #define PWR_PUCRA_PA6                PWR_PUCRA_PA6_Msk                         /*!< Port PA6 Pull-Up set  */
7032 #define PWR_PUCRA_PA5_Pos            (5U)
7033 #define PWR_PUCRA_PA5_Msk            (0x1UL << PWR_PUCRA_PA5_Pos)              /*!< 0x00000020 */
7034 #define PWR_PUCRA_PA5                PWR_PUCRA_PA5_Msk                         /*!< Port PA5 Pull-Up set  */
7035 #define PWR_PUCRA_PA4_Pos            (4U)
7036 #define PWR_PUCRA_PA4_Msk            (0x1UL << PWR_PUCRA_PA4_Pos)              /*!< 0x00000010 */
7037 #define PWR_PUCRA_PA4                PWR_PUCRA_PA4_Msk                         /*!< Port PA4 Pull-Up set  */
7038 #define PWR_PUCRA_PA3_Pos            (3U)
7039 #define PWR_PUCRA_PA3_Msk            (0x1UL << PWR_PUCRA_PA3_Pos)              /*!< 0x00000008 */
7040 #define PWR_PUCRA_PA3                PWR_PUCRA_PA3_Msk                         /*!< Port PA3 Pull-Up set  */
7041 #define PWR_PUCRA_PA2_Pos            (2U)
7042 #define PWR_PUCRA_PA2_Msk            (0x1UL << PWR_PUCRA_PA2_Pos)              /*!< 0x00000004 */
7043 #define PWR_PUCRA_PA2                PWR_PUCRA_PA2_Msk                         /*!< Port PA2 Pull-Up set  */
7044 #define PWR_PUCRA_PA1_Pos            (1U)
7045 #define PWR_PUCRA_PA1_Msk            (0x1UL << PWR_PUCRA_PA1_Pos)              /*!< 0x00000002 */
7046 #define PWR_PUCRA_PA1                PWR_PUCRA_PA1_Msk                         /*!< Port PA1 Pull-Up set  */
7047 #define PWR_PUCRA_PA0_Pos            (0U)
7048 #define PWR_PUCRA_PA0_Msk            (0x1UL << PWR_PUCRA_PA0_Pos)              /*!< 0x00000001 */
7049 #define PWR_PUCRA_PA0                PWR_PUCRA_PA0_Msk                         /*!< Port PA0 Pull-Up set  */
7050 
7051 /********************  Bit definition for PWR_PDCRA register  ********************/
7052 #define PWR_PDCRA_PA14_Pos           (14U)
7053 #define PWR_PDCRA_PA14_Msk           (0x1UL << PWR_PDCRA_PA14_Pos)             /*!< 0x00004000 */
7054 #define PWR_PDCRA_PA14               PWR_PDCRA_PA14_Msk                        /*!< Port PA14 Pull-Down set */
7055 #define PWR_PDCRA_PA12_Pos           (12U)
7056 #define PWR_PDCRA_PA12_Msk           (0x1UL << PWR_PDCRA_PA12_Pos)             /*!< 0x00001000 */
7057 #define PWR_PDCRA_PA12               PWR_PDCRA_PA12_Msk                        /*!< Port PA12 Pull-Down set */
7058 #define PWR_PDCRA_PA11_Pos           (11U)
7059 #define PWR_PDCRA_PA11_Msk           (0x1UL << PWR_PDCRA_PA11_Pos)             /*!< 0x00000800 */
7060 #define PWR_PDCRA_PA11               PWR_PDCRA_PA11_Msk                        /*!< Port PA11 Pull-Down set */
7061 #define PWR_PDCRA_PA10_Pos           (10U)
7062 #define PWR_PDCRA_PA10_Msk           (0x1UL << PWR_PDCRA_PA10_Pos)             /*!< 0x00000400 */
7063 #define PWR_PDCRA_PA10               PWR_PDCRA_PA10_Msk                        /*!< Port PA10 Pull-Down set */
7064 #define PWR_PDCRA_PA9_Pos            (9U)
7065 #define PWR_PDCRA_PA9_Msk            (0x1UL << PWR_PDCRA_PA9_Pos)              /*!< 0x00000200 */
7066 #define PWR_PDCRA_PA9                PWR_PDCRA_PA9_Msk                         /*!< Port PA9 Pull-Down set  */
7067 #define PWR_PDCRA_PA8_Pos            (8U)
7068 #define PWR_PDCRA_PA8_Msk            (0x1UL << PWR_PDCRA_PA8_Pos)              /*!< 0x00000100 */
7069 #define PWR_PDCRA_PA8                PWR_PDCRA_PA8_Msk                         /*!< Port PA8 Pull-Down set  */
7070 #define PWR_PDCRA_PA7_Pos            (7U)
7071 #define PWR_PDCRA_PA7_Msk            (0x1UL << PWR_PDCRA_PA7_Pos)              /*!< 0x00000080 */
7072 #define PWR_PDCRA_PA7                PWR_PDCRA_PA7_Msk                         /*!< Port PA7 Pull-Down set  */
7073 #define PWR_PDCRA_PA6_Pos            (6U)
7074 #define PWR_PDCRA_PA6_Msk            (0x1UL << PWR_PDCRA_PA6_Pos)              /*!< 0x00000040 */
7075 #define PWR_PDCRA_PA6                PWR_PDCRA_PA6_Msk                         /*!< Port PA6 Pull-Down set  */
7076 #define PWR_PDCRA_PA5_Pos            (5U)
7077 #define PWR_PDCRA_PA5_Msk            (0x1UL << PWR_PDCRA_PA5_Pos)              /*!< 0x00000020 */
7078 #define PWR_PDCRA_PA5                PWR_PDCRA_PA5_Msk                         /*!< Port PA5 Pull-Down set  */
7079 #define PWR_PDCRA_PA4_Pos            (4U)
7080 #define PWR_PDCRA_PA4_Msk            (0x1UL << PWR_PDCRA_PA4_Pos)              /*!< 0x00000010 */
7081 #define PWR_PDCRA_PA4                PWR_PDCRA_PA4_Msk                         /*!< Port PA4 Pull-Down set  */
7082 #define PWR_PDCRA_PA3_Pos            (3U)
7083 #define PWR_PDCRA_PA3_Msk            (0x1UL << PWR_PDCRA_PA3_Pos)              /*!< 0x00000008 */
7084 #define PWR_PDCRA_PA3                PWR_PDCRA_PA3_Msk                         /*!< Port PA3 Pull-Down set  */
7085 #define PWR_PDCRA_PA2_Pos            (2U)
7086 #define PWR_PDCRA_PA2_Msk            (0x1UL << PWR_PDCRA_PA2_Pos)              /*!< 0x00000004 */
7087 #define PWR_PDCRA_PA2                PWR_PDCRA_PA2_Msk                         /*!< Port PA2 Pull-Down set  */
7088 #define PWR_PDCRA_PA1_Pos            (1U)
7089 #define PWR_PDCRA_PA1_Msk            (0x1UL << PWR_PDCRA_PA1_Pos)              /*!< 0x00000002 */
7090 #define PWR_PDCRA_PA1                PWR_PDCRA_PA1_Msk                         /*!< Port PA1 Pull-Down set  */
7091 #define PWR_PDCRA_PA0_Pos            (0U)
7092 #define PWR_PDCRA_PA0_Msk            (0x1UL << PWR_PDCRA_PA0_Pos)              /*!< 0x00000001 */
7093 #define PWR_PDCRA_PA0                PWR_PDCRA_PA0_Msk                         /*!< Port PA0 Pull-Down set  */
7094 
7095 /********************  Bit definition for PWR_PUCRB register  ********************/
7096 
7097 #define PWR_PUCRB_PB15_Pos           (15U)
7098 #define PWR_PUCRB_PB15_Msk           (0x1UL << PWR_PUCRB_PB15_Pos)             /*!< 0x00008000 */
7099 #define PWR_PUCRB_PB15               PWR_PUCRB_PB15_Msk                        /*!< Port PB15 Pull-Up set */
7100 #define PWR_PUCRB_PB14_Pos           (14U)
7101 #define PWR_PUCRB_PB14_Msk           (0x1UL << PWR_PUCRB_PB14_Pos)             /*!< 0x00004000 */
7102 #define PWR_PUCRB_PB14               PWR_PUCRB_PB14_Msk                        /*!< Port PB14 Pull-Up set */
7103 #define PWR_PUCRB_PB13_Pos           (13U)
7104 #define PWR_PUCRB_PB13_Msk           (0x1UL << PWR_PUCRB_PB13_Pos)             /*!< 0x00002000 */
7105 #define PWR_PUCRB_PB13               PWR_PUCRB_PB13_Msk                        /*!< Port PB13 Pull-Up set */
7106 #define PWR_PUCRB_PB12_Pos           (12U)
7107 #define PWR_PUCRB_PB12_Msk           (0x1UL << PWR_PUCRB_PB12_Pos)             /*!< 0x00001000 */
7108 #define PWR_PUCRB_PB12               PWR_PUCRB_PB12_Msk                        /*!< Port PB12 Pull-Up set */
7109 #define PWR_PUCRB_PB11_Pos           (11U)
7110 #define PWR_PUCRB_PB11_Msk           (0x1UL << PWR_PUCRB_PB11_Pos)             /*!< 0x00000800 */
7111 #define PWR_PUCRB_PB11               PWR_PUCRB_PB11_Msk                        /*!< Port PB11 Pull-Up set */
7112 #define PWR_PUCRB_PB10_Pos           (10U)
7113 #define PWR_PUCRB_PB10_Msk           (0x1UL << PWR_PUCRB_PB10_Pos)             /*!< 0x00000400 */
7114 #define PWR_PUCRB_PB10               PWR_PUCRB_PB10_Msk                        /*!< Port PB10 Pull-Up set */
7115 #define PWR_PUCRB_PB9_Pos            (9U)
7116 #define PWR_PUCRB_PB9_Msk            (0x1UL << PWR_PUCRB_PB9_Pos)              /*!< 0x00000200 */
7117 #define PWR_PUCRB_PB9                PWR_PUCRB_PB9_Msk                         /*!< Port PB9 Pull-Up set  */
7118 #define PWR_PUCRB_PB8_Pos            (8U)
7119 #define PWR_PUCRB_PB8_Msk            (0x1UL << PWR_PUCRB_PB8_Pos)              /*!< 0x00000100 */
7120 #define PWR_PUCRB_PB8                PWR_PUCRB_PB8_Msk                         /*!< Port PB8 Pull-Up set  */
7121 #define PWR_PUCRB_PB7_Pos            (7U)
7122 #define PWR_PUCRB_PB7_Msk            (0x1UL << PWR_PUCRB_PB7_Pos)              /*!< 0x00000080 */
7123 #define PWR_PUCRB_PB7                PWR_PUCRB_PB7_Msk                         /*!< Port PB7 Pull-Up set  */
7124 #define PWR_PUCRB_PB6_Pos            (6U)
7125 #define PWR_PUCRB_PB6_Msk            (0x1UL << PWR_PUCRB_PB6_Pos)              /*!< 0x00000040 */
7126 #define PWR_PUCRB_PB6                PWR_PUCRB_PB6_Msk                         /*!< Port PB6 Pull-Up set  */
7127 #define PWR_PUCRB_PB5_Pos            (5U)
7128 #define PWR_PUCRB_PB5_Msk            (0x1UL << PWR_PUCRB_PB5_Pos)              /*!< 0x00000020 */
7129 #define PWR_PUCRB_PB5                PWR_PUCRB_PB5_Msk                         /*!< Port PB5 Pull-Up set  */
7130 #define PWR_PUCRB_PB4_Pos            (4U)
7131 #define PWR_PUCRB_PB4_Msk            (0x1UL << PWR_PUCRB_PB4_Pos)              /*!< 0x00000010 */
7132 #define PWR_PUCRB_PB4                PWR_PUCRB_PB4_Msk                         /*!< Port PB4 Pull-Up set  */
7133 #define PWR_PUCRB_PB3_Pos            (3U)
7134 #define PWR_PUCRB_PB3_Msk            (0x1UL << PWR_PUCRB_PB3_Pos)              /*!< 0x00000008 */
7135 #define PWR_PUCRB_PB3                PWR_PUCRB_PB3_Msk                         /*!< Port PB3 Pull-Up set  */
7136 #define PWR_PUCRB_PB2_Pos            (2U)
7137 #define PWR_PUCRB_PB2_Msk            (0x1UL << PWR_PUCRB_PB2_Pos)              /*!< 0x00000004 */
7138 #define PWR_PUCRB_PB2                PWR_PUCRB_PB2_Msk                         /*!< Port PB2 Pull-Up set  */
7139 #define PWR_PUCRB_PB1_Pos            (1U)
7140 #define PWR_PUCRB_PB1_Msk            (0x1UL << PWR_PUCRB_PB1_Pos)              /*!< 0x00000002 */
7141 #define PWR_PUCRB_PB1                PWR_PUCRB_PB1_Msk                         /*!< Port PB1 Pull-Up set  */
7142 #define PWR_PUCRB_PB0_Pos            (0U)
7143 #define PWR_PUCRB_PB0_Msk            (0x1UL << PWR_PUCRB_PB0_Pos)              /*!< 0x00000001 */
7144 #define PWR_PUCRB_PB0                PWR_PUCRB_PB0_Msk                         /*!< Port PB0 Pull-Up set  */
7145 
7146 /********************  Bit definition for PWR_PDCRB register  ********************/
7147 #define PWR_PDCRB_PB15_Pos           (15U)
7148 #define PWR_PDCRB_PB15_Msk           (0x1UL << PWR_PDCRB_PB15_Pos)             /*!< 0x00008000 */
7149 #define PWR_PDCRB_PB15               PWR_PDCRB_PB15_Msk                        /*!< Port PB15 Pull-Down set */
7150 #define PWR_PDCRB_PB14_Pos           (14U)
7151 #define PWR_PDCRB_PB14_Msk           (0x1UL << PWR_PDCRB_PB14_Pos)             /*!< 0x00004000 */
7152 #define PWR_PDCRB_PB14               PWR_PDCRB_PB14_Msk                        /*!< Port PB14 Pull-Down set */
7153 #define PWR_PDCRB_PB13_Pos           (13U)
7154 #define PWR_PDCRB_PB13_Msk           (0x1UL << PWR_PDCRB_PB13_Pos)             /*!< 0x00002000 */
7155 #define PWR_PDCRB_PB13               PWR_PDCRB_PB13_Msk                        /*!< Port PB13 Pull-Down set */
7156 #define PWR_PDCRB_PB12_Pos           (12U)
7157 #define PWR_PDCRB_PB12_Msk           (0x1UL << PWR_PDCRB_PB12_Pos)             /*!< 0x00001000 */
7158 #define PWR_PDCRB_PB12               PWR_PDCRB_PB12_Msk                        /*!< Port PB12 Pull-Down set */
7159 #define PWR_PDCRB_PB11_Pos           (11U)
7160 #define PWR_PDCRB_PB11_Msk           (0x1UL << PWR_PDCRB_PB11_Pos)             /*!< 0x00000800 */
7161 #define PWR_PDCRB_PB11               PWR_PDCRB_PB11_Msk                        /*!< Port PB11 Pull-Down set */
7162 #define PWR_PDCRB_PB10_Pos           (10U)
7163 #define PWR_PDCRB_PB10_Msk           (0x1UL << PWR_PDCRB_PB10_Pos)             /*!< 0x00000400 */
7164 #define PWR_PDCRB_PB10               PWR_PDCRB_PB10_Msk                        /*!< Port PB10 Pull-Down set */
7165 #define PWR_PDCRB_PB9_Pos            (9U)
7166 #define PWR_PDCRB_PB9_Msk            (0x1UL << PWR_PDCRB_PB9_Pos)              /*!< 0x00000200 */
7167 #define PWR_PDCRB_PB9                PWR_PDCRB_PB9_Msk                         /*!< Port PB9 Pull-Down set  */
7168 #define PWR_PDCRB_PB8_Pos            (8U)
7169 #define PWR_PDCRB_PB8_Msk            (0x1UL << PWR_PDCRB_PB8_Pos)              /*!< 0x00000100 */
7170 #define PWR_PDCRB_PB8                PWR_PDCRB_PB8_Msk                         /*!< Port PB8 Pull-Down set  */
7171 #define PWR_PDCRB_PB7_Pos            (7U)
7172 #define PWR_PDCRB_PB7_Msk            (0x1UL << PWR_PDCRB_PB7_Pos)              /*!< 0x00000080 */
7173 #define PWR_PDCRB_PB7                PWR_PDCRB_PB7_Msk                         /*!< Port PB7 Pull-Down set  */
7174 #define PWR_PDCRB_PB6_Pos            (6U)
7175 #define PWR_PDCRB_PB6_Msk            (0x1UL << PWR_PDCRB_PB6_Pos)              /*!< 0x00000040 */
7176 #define PWR_PDCRB_PB6                PWR_PDCRB_PB6_Msk                         /*!< Port PB6 Pull-Down set  */
7177 #define PWR_PDCRB_PB5_Pos            (5U)
7178 #define PWR_PDCRB_PB5_Msk            (0x1UL << PWR_PDCRB_PB5_Pos)              /*!< 0x00000020 */
7179 #define PWR_PDCRB_PB5                PWR_PDCRB_PB5_Msk                         /*!< Port PB5 Pull-Down set  */
7180 #define PWR_PDCRB_PB3_Pos            (3U)
7181 #define PWR_PDCRB_PB3_Msk            (0x1UL << PWR_PDCRB_PB3_Pos)              /*!< 0x00000008 */
7182 #define PWR_PDCRB_PB3                PWR_PDCRB_PB3_Msk                         /*!< Port PB3 Pull-Down set  */
7183 #define PWR_PDCRB_PB2_Pos            (2U)
7184 #define PWR_PDCRB_PB2_Msk            (0x1UL << PWR_PDCRB_PB2_Pos)              /*!< 0x00000004 */
7185 #define PWR_PDCRB_PB2                PWR_PDCRB_PB2_Msk                         /*!< Port PB2 Pull-Down set  */
7186 #define PWR_PDCRB_PB1_Pos            (1U)
7187 #define PWR_PDCRB_PB1_Msk            (0x1UL << PWR_PDCRB_PB1_Pos)              /*!< 0x00000002 */
7188 #define PWR_PDCRB_PB1                PWR_PDCRB_PB1_Msk                         /*!< Port PB1 Pull-Down set  */
7189 #define PWR_PDCRB_PB0_Pos            (0U)
7190 #define PWR_PDCRB_PB0_Msk            (0x1UL << PWR_PDCRB_PB0_Pos)              /*!< 0x00000001 */
7191 #define PWR_PDCRB_PB0                PWR_PDCRB_PB0_Msk                         /*!< Port PB0 Pull-Down set  */
7192 
7193 /********************  Bit definition for PWR_PUCRC register  ********************/
7194 #define PWR_PUCRC_PC15_Pos           (15U)
7195 #define PWR_PUCRC_PC15_Msk           (0x1UL << PWR_PUCRC_PC15_Pos)             /*!< 0x00008000 */
7196 #define PWR_PUCRC_PC15               PWR_PUCRC_PC15_Msk                        /*!< Port PC15 Pull-Up set */
7197 #define PWR_PUCRC_PC14_Pos           (14U)
7198 #define PWR_PUCRC_PC14_Msk           (0x1UL << PWR_PUCRC_PC14_Pos)             /*!< 0x00004000 */
7199 #define PWR_PUCRC_PC14               PWR_PUCRC_PC14_Msk                        /*!< Port PC14 Pull-Up set */
7200 #define PWR_PUCRC_PC13_Pos           (13U)
7201 #define PWR_PUCRC_PC13_Msk           (0x1UL << PWR_PUCRC_PC13_Pos)             /*!< 0x00002000 */
7202 #define PWR_PUCRC_PC13               PWR_PUCRC_PC13_Msk                        /*!< Port PC13 Pull-Up set */
7203 #define PWR_PUCRC_PC12_Pos           (12U)
7204 #define PWR_PUCRC_PC12_Msk           (0x1UL << PWR_PUCRC_PC12_Pos)             /*!< 0x00001000 */
7205 #define PWR_PUCRC_PC12               PWR_PUCRC_PC12_Msk                        /*!< Port PC12 Pull-Up set */
7206 #define PWR_PUCRC_PC11_Pos           (11U)
7207 #define PWR_PUCRC_PC11_Msk           (0x1UL << PWR_PUCRC_PC11_Pos)             /*!< 0x00000800 */
7208 #define PWR_PUCRC_PC11               PWR_PUCRC_PC11_Msk                        /*!< Port PC11 Pull-Up set */
7209 #define PWR_PUCRC_PC10_Pos           (10U)
7210 #define PWR_PUCRC_PC10_Msk           (0x1UL << PWR_PUCRC_PC10_Pos)             /*!< 0x00000400 */
7211 #define PWR_PUCRC_PC10               PWR_PUCRC_PC10_Msk                        /*!< Port PC10 Pull-Up set */
7212 #define PWR_PUCRC_PC9_Pos            (9U)
7213 #define PWR_PUCRC_PC9_Msk            (0x1UL << PWR_PUCRC_PC9_Pos)              /*!< 0x00000200 */
7214 #define PWR_PUCRC_PC9                PWR_PUCRC_PC9_Msk                         /*!< Port PC9 Pull-Up set  */
7215 #define PWR_PUCRC_PC8_Pos            (8U)
7216 #define PWR_PUCRC_PC8_Msk            (0x1UL << PWR_PUCRC_PC8_Pos)              /*!< 0x00000100 */
7217 #define PWR_PUCRC_PC8                PWR_PUCRC_PC8_Msk                         /*!< Port PC8 Pull-Up set  */
7218 #define PWR_PUCRC_PC7_Pos            (7U)
7219 #define PWR_PUCRC_PC7_Msk            (0x1UL << PWR_PUCRC_PC7_Pos)              /*!< 0x00000080 */
7220 #define PWR_PUCRC_PC7                PWR_PUCRC_PC7_Msk                         /*!< Port PC7 Pull-Up set  */
7221 #define PWR_PUCRC_PC6_Pos            (6U)
7222 #define PWR_PUCRC_PC6_Msk            (0x1UL << PWR_PUCRC_PC6_Pos)              /*!< 0x00000040 */
7223 #define PWR_PUCRC_PC6                PWR_PUCRC_PC6_Msk                         /*!< Port PC6 Pull-Up set  */
7224 #define PWR_PUCRC_PC5_Pos            (5U)
7225 #define PWR_PUCRC_PC5_Msk            (0x1UL << PWR_PUCRC_PC5_Pos)              /*!< 0x00000020 */
7226 #define PWR_PUCRC_PC5                PWR_PUCRC_PC5_Msk                         /*!< Port PC5 Pull-Up set  */
7227 #define PWR_PUCRC_PC4_Pos            (4U)
7228 #define PWR_PUCRC_PC4_Msk            (0x1UL << PWR_PUCRC_PC4_Pos)              /*!< 0x00000010 */
7229 #define PWR_PUCRC_PC4                PWR_PUCRC_PC4_Msk                         /*!< Port PC4 Pull-Up set  */
7230 #define PWR_PUCRC_PC3_Pos            (3U)
7231 #define PWR_PUCRC_PC3_Msk            (0x1UL << PWR_PUCRC_PC3_Pos)              /*!< 0x00000008 */
7232 #define PWR_PUCRC_PC3                PWR_PUCRC_PC3_Msk                         /*!< Port PC3 Pull-Up set  */
7233 #define PWR_PUCRC_PC2_Pos            (2U)
7234 #define PWR_PUCRC_PC2_Msk            (0x1UL << PWR_PUCRC_PC2_Pos)              /*!< 0x00000004 */
7235 #define PWR_PUCRC_PC2                PWR_PUCRC_PC2_Msk                         /*!< Port PC2 Pull-Up set  */
7236 #define PWR_PUCRC_PC1_Pos            (1U)
7237 #define PWR_PUCRC_PC1_Msk            (0x1UL << PWR_PUCRC_PC1_Pos)              /*!< 0x00000002 */
7238 #define PWR_PUCRC_PC1                PWR_PUCRC_PC1_Msk                         /*!< Port PC1 Pull-Up set  */
7239 #define PWR_PUCRC_PC0_Pos            (0U)
7240 #define PWR_PUCRC_PC0_Msk            (0x1UL << PWR_PUCRC_PC0_Pos)              /*!< 0x00000001 */
7241 #define PWR_PUCRC_PC0                PWR_PUCRC_PC0_Msk                         /*!< Port PC0 Pull-Up set  */
7242 
7243 /********************  Bit definition for PWR_PDCRC register  ********************/
7244 #define PWR_PDCRC_PC15_Pos           (15U)
7245 #define PWR_PDCRC_PC15_Msk           (0x1UL << PWR_PDCRC_PC15_Pos)             /*!< 0x00008000 */
7246 #define PWR_PDCRC_PC15               PWR_PDCRC_PC15_Msk                        /*!< Port PC15 Pull-Down set */
7247 #define PWR_PDCRC_PC14_Pos           (14U)
7248 #define PWR_PDCRC_PC14_Msk           (0x1UL << PWR_PDCRC_PC14_Pos)             /*!< 0x00004000 */
7249 #define PWR_PDCRC_PC14               PWR_PDCRC_PC14_Msk                        /*!< Port PC14 Pull-Down set */
7250 #define PWR_PDCRC_PC13_Pos           (13U)
7251 #define PWR_PDCRC_PC13_Msk           (0x1UL << PWR_PDCRC_PC13_Pos)             /*!< 0x00002000 */
7252 #define PWR_PDCRC_PC13               PWR_PDCRC_PC13_Msk                        /*!< Port PC13 Pull-Down set */
7253 #define PWR_PDCRC_PC12_Pos           (12U)
7254 #define PWR_PDCRC_PC12_Msk           (0x1UL << PWR_PDCRC_PC12_Pos)             /*!< 0x00001000 */
7255 #define PWR_PDCRC_PC12               PWR_PDCRC_PC12_Msk                        /*!< Port PC12 Pull-Down set */
7256 #define PWR_PDCRC_PC11_Pos           (11U)
7257 #define PWR_PDCRC_PC11_Msk           (0x1UL << PWR_PDCRC_PC11_Pos)             /*!< 0x00000800 */
7258 #define PWR_PDCRC_PC11               PWR_PDCRC_PC11_Msk                        /*!< Port PC11 Pull-Down set */
7259 #define PWR_PDCRC_PC10_Pos           (10U)
7260 #define PWR_PDCRC_PC10_Msk           (0x1UL << PWR_PDCRC_PC10_Pos)             /*!< 0x00000400 */
7261 #define PWR_PDCRC_PC10               PWR_PDCRC_PC10_Msk                        /*!< Port PC10 Pull-Down set */
7262 #define PWR_PDCRC_PC9_Pos            (9U)
7263 #define PWR_PDCRC_PC9_Msk            (0x1UL << PWR_PDCRC_PC9_Pos)              /*!< 0x00000200 */
7264 #define PWR_PDCRC_PC9                PWR_PDCRC_PC9_Msk                         /*!< Port PC9 Pull-Down set  */
7265 #define PWR_PDCRC_PC8_Pos            (8U)
7266 #define PWR_PDCRC_PC8_Msk            (0x1UL << PWR_PDCRC_PC8_Pos)              /*!< 0x00000100 */
7267 #define PWR_PDCRC_PC8                PWR_PDCRC_PC8_Msk                         /*!< Port PC8 Pull-Down set  */
7268 #define PWR_PDCRC_PC7_Pos            (7U)
7269 #define PWR_PDCRC_PC7_Msk            (0x1UL << PWR_PDCRC_PC7_Pos)              /*!< 0x00000080 */
7270 #define PWR_PDCRC_PC7                PWR_PDCRC_PC7_Msk                         /*!< Port PC7 Pull-Down set  */
7271 #define PWR_PDCRC_PC6_Pos            (6U)
7272 #define PWR_PDCRC_PC6_Msk            (0x1UL << PWR_PDCRC_PC6_Pos)              /*!< 0x00000040 */
7273 #define PWR_PDCRC_PC6                PWR_PDCRC_PC6_Msk                         /*!< Port PC6 Pull-Down set  */
7274 #define PWR_PDCRC_PC5_Pos            (5U)
7275 #define PWR_PDCRC_PC5_Msk            (0x1UL << PWR_PDCRC_PC5_Pos)              /*!< 0x00000020 */
7276 #define PWR_PDCRC_PC5                PWR_PDCRC_PC5_Msk                         /*!< Port PC5 Pull-Down set  */
7277 #define PWR_PDCRC_PC4_Pos            (4U)
7278 #define PWR_PDCRC_PC4_Msk            (0x1UL << PWR_PDCRC_PC4_Pos)              /*!< 0x00000010 */
7279 #define PWR_PDCRC_PC4                PWR_PDCRC_PC4_Msk                         /*!< Port PC4 Pull-Down set  */
7280 #define PWR_PDCRC_PC3_Pos            (3U)
7281 #define PWR_PDCRC_PC3_Msk            (0x1UL << PWR_PDCRC_PC3_Pos)              /*!< 0x00000008 */
7282 #define PWR_PDCRC_PC3                PWR_PDCRC_PC3_Msk                         /*!< Port PC3 Pull-Down set  */
7283 #define PWR_PDCRC_PC2_Pos            (2U)
7284 #define PWR_PDCRC_PC2_Msk            (0x1UL << PWR_PDCRC_PC2_Pos)              /*!< 0x00000004 */
7285 #define PWR_PDCRC_PC2                PWR_PDCRC_PC2_Msk                         /*!< Port PC2 Pull-Down set  */
7286 #define PWR_PDCRC_PC1_Pos            (1U)
7287 #define PWR_PDCRC_PC1_Msk            (0x1UL << PWR_PDCRC_PC1_Pos)              /*!< 0x00000002 */
7288 #define PWR_PDCRC_PC1                PWR_PDCRC_PC1_Msk                         /*!< Port PC1 Pull-Down set  */
7289 #define PWR_PDCRC_PC0_Pos            (0U)
7290 #define PWR_PDCRC_PC0_Msk            (0x1UL << PWR_PDCRC_PC0_Pos)              /*!< 0x00000001 */
7291 #define PWR_PDCRC_PC0                PWR_PDCRC_PC0_Msk                         /*!< Port PC0 Pull-Down set  */
7292 
7293 /********************  Bit definition for PWR_PUCRD register  ********************/
7294 #define PWR_PUCRD_PD15_Pos           (15U)
7295 #define PWR_PUCRD_PD15_Msk           (0x1UL << PWR_PUCRD_PD15_Pos)             /*!< 0x00008000 */
7296 #define PWR_PUCRD_PD15               PWR_PUCRD_PD15_Msk                        /*!< Port PD15 Pull-Up set */
7297 #define PWR_PUCRD_PD14_Pos           (14U)
7298 #define PWR_PUCRD_PD14_Msk           (0x1UL << PWR_PUCRD_PD14_Pos)             /*!< 0x00004000 */
7299 #define PWR_PUCRD_PD14               PWR_PUCRD_PD14_Msk                        /*!< Port PD14 Pull-Up set */
7300 #define PWR_PUCRD_PD13_Pos           (13U)
7301 #define PWR_PUCRD_PD13_Msk           (0x1UL << PWR_PUCRD_PD13_Pos)             /*!< 0x00002000 */
7302 #define PWR_PUCRD_PD13               PWR_PUCRD_PD13_Msk                        /*!< Port PD13 Pull-Up set */
7303 #define PWR_PUCRD_PD12_Pos           (12U)
7304 #define PWR_PUCRD_PD12_Msk           (0x1UL << PWR_PUCRD_PD12_Pos)             /*!< 0x00001000 */
7305 #define PWR_PUCRD_PD12               PWR_PUCRD_PD12_Msk                        /*!< Port PD12 Pull-Up set */
7306 #define PWR_PUCRD_PD11_Pos           (11U)
7307 #define PWR_PUCRD_PD11_Msk           (0x1UL << PWR_PUCRD_PD11_Pos)             /*!< 0x00000800 */
7308 #define PWR_PUCRD_PD11               PWR_PUCRD_PD11_Msk                        /*!< Port PD11 Pull-Up set */
7309 #define PWR_PUCRD_PD10_Pos           (10U)
7310 #define PWR_PUCRD_PD10_Msk           (0x1UL << PWR_PUCRD_PD10_Pos)             /*!< 0x00000400 */
7311 #define PWR_PUCRD_PD10               PWR_PUCRD_PD10_Msk                        /*!< Port PD10 Pull-Up set */
7312 #define PWR_PUCRD_PD9_Pos            (9U)
7313 #define PWR_PUCRD_PD9_Msk            (0x1UL << PWR_PUCRD_PD9_Pos)              /*!< 0x00000200 */
7314 #define PWR_PUCRD_PD9                PWR_PUCRD_PD9_Msk                         /*!< Port PD9 Pull-Up set  */
7315 #define PWR_PUCRD_PD8_Pos            (8U)
7316 #define PWR_PUCRD_PD8_Msk            (0x1UL << PWR_PUCRD_PD8_Pos)              /*!< 0x00000100 */
7317 #define PWR_PUCRD_PD8                PWR_PUCRD_PD8_Msk                         /*!< Port PD8 Pull-Up set  */
7318 #define PWR_PUCRD_PD7_Pos            (7U)
7319 #define PWR_PUCRD_PD7_Msk            (0x1UL << PWR_PUCRD_PD7_Pos)              /*!< 0x00000080 */
7320 #define PWR_PUCRD_PD7                PWR_PUCRD_PD7_Msk                         /*!< Port PD7 Pull-Up set  */
7321 #define PWR_PUCRD_PD6_Pos            (6U)
7322 #define PWR_PUCRD_PD6_Msk            (0x1UL << PWR_PUCRD_PD6_Pos)              /*!< 0x00000040 */
7323 #define PWR_PUCRD_PD6                PWR_PUCRD_PD6_Msk                         /*!< Port PD6 Pull-Up set  */
7324 #define PWR_PUCRD_PD5_Pos            (5U)
7325 #define PWR_PUCRD_PD5_Msk            (0x1UL << PWR_PUCRD_PD5_Pos)              /*!< 0x00000020 */
7326 #define PWR_PUCRD_PD5                PWR_PUCRD_PD5_Msk                         /*!< Port PD5 Pull-Up set  */
7327 #define PWR_PUCRD_PD4_Pos            (4U)
7328 #define PWR_PUCRD_PD4_Msk            (0x1UL << PWR_PUCRD_PD4_Pos)              /*!< 0x00000010 */
7329 #define PWR_PUCRD_PD4                PWR_PUCRD_PD4_Msk                         /*!< Port PD4 Pull-Up set  */
7330 #define PWR_PUCRD_PD3_Pos            (3U)
7331 #define PWR_PUCRD_PD3_Msk            (0x1UL << PWR_PUCRD_PD3_Pos)              /*!< 0x00000008 */
7332 #define PWR_PUCRD_PD3                PWR_PUCRD_PD3_Msk                         /*!< Port PD3 Pull-Up set  */
7333 #define PWR_PUCRD_PD2_Pos            (2U)
7334 #define PWR_PUCRD_PD2_Msk            (0x1UL << PWR_PUCRD_PD2_Pos)              /*!< 0x00000004 */
7335 #define PWR_PUCRD_PD2                PWR_PUCRD_PD2_Msk                         /*!< Port PD2 Pull-Up set  */
7336 #define PWR_PUCRD_PD1_Pos            (1U)
7337 #define PWR_PUCRD_PD1_Msk            (0x1UL << PWR_PUCRD_PD1_Pos)              /*!< 0x00000002 */
7338 #define PWR_PUCRD_PD1                PWR_PUCRD_PD1_Msk                         /*!< Port PD1 Pull-Up set  */
7339 #define PWR_PUCRD_PD0_Pos            (0U)
7340 #define PWR_PUCRD_PD0_Msk            (0x1UL << PWR_PUCRD_PD0_Pos)              /*!< 0x00000001 */
7341 #define PWR_PUCRD_PD0                PWR_PUCRD_PD0_Msk                         /*!< Port PD0 Pull-Up set  */
7342 
7343 /********************  Bit definition for PWR_PDCRD register  ********************/
7344 #define PWR_PDCRD_PD15_Pos           (15U)
7345 #define PWR_PDCRD_PD15_Msk           (0x1UL << PWR_PDCRD_PD15_Pos)             /*!< 0x00008000 */
7346 #define PWR_PDCRD_PD15               PWR_PDCRD_PD15_Msk                        /*!< Port PD15 Pull-Down set */
7347 #define PWR_PDCRD_PD14_Pos           (14U)
7348 #define PWR_PDCRD_PD14_Msk           (0x1UL << PWR_PDCRD_PD14_Pos)             /*!< 0x00004000 */
7349 #define PWR_PDCRD_PD14               PWR_PDCRD_PD14_Msk                        /*!< Port PD14 Pull-Down set */
7350 #define PWR_PDCRD_PD13_Pos           (13U)
7351 #define PWR_PDCRD_PD13_Msk           (0x1UL << PWR_PDCRD_PD13_Pos)             /*!< 0x00002000 */
7352 #define PWR_PDCRD_PD13               PWR_PDCRD_PD13_Msk                        /*!< Port PD13 Pull-Down set */
7353 #define PWR_PDCRD_PD12_Pos           (12U)
7354 #define PWR_PDCRD_PD12_Msk           (0x1UL << PWR_PDCRD_PD12_Pos)             /*!< 0x00001000 */
7355 #define PWR_PDCRD_PD12               PWR_PDCRD_PD12_Msk                        /*!< Port PD12 Pull-Down set */
7356 #define PWR_PDCRD_PD11_Pos           (11U)
7357 #define PWR_PDCRD_PD11_Msk           (0x1UL << PWR_PDCRD_PD11_Pos)             /*!< 0x00000800 */
7358 #define PWR_PDCRD_PD11               PWR_PDCRD_PD11_Msk                        /*!< Port PD11 Pull-Down set */
7359 #define PWR_PDCRD_PD10_Pos           (10U)
7360 #define PWR_PDCRD_PD10_Msk           (0x1UL << PWR_PDCRD_PD10_Pos)             /*!< 0x00000400 */
7361 #define PWR_PDCRD_PD10               PWR_PDCRD_PD10_Msk                        /*!< Port PD10 Pull-Down set */
7362 #define PWR_PDCRD_PD9_Pos            (9U)
7363 #define PWR_PDCRD_PD9_Msk            (0x1UL << PWR_PDCRD_PD9_Pos)              /*!< 0x00000200 */
7364 #define PWR_PDCRD_PD9                PWR_PDCRD_PD9_Msk                         /*!< Port PD9 Pull-Down set  */
7365 #define PWR_PDCRD_PD8_Pos            (8U)
7366 #define PWR_PDCRD_PD8_Msk            (0x1UL << PWR_PDCRD_PD8_Pos)              /*!< 0x00000100 */
7367 #define PWR_PDCRD_PD8                PWR_PDCRD_PD8_Msk                         /*!< Port PD8 Pull-Down set  */
7368 #define PWR_PDCRD_PD7_Pos            (7U)
7369 #define PWR_PDCRD_PD7_Msk            (0x1UL << PWR_PDCRD_PD7_Pos)              /*!< 0x00000080 */
7370 #define PWR_PDCRD_PD7                PWR_PDCRD_PD7_Msk                         /*!< Port PD7 Pull-Down set  */
7371 #define PWR_PDCRD_PD6_Pos            (6U)
7372 #define PWR_PDCRD_PD6_Msk            (0x1UL << PWR_PDCRD_PD6_Pos)              /*!< 0x00000040 */
7373 #define PWR_PDCRD_PD6                PWR_PDCRD_PD6_Msk                         /*!< Port PD6 Pull-Down set  */
7374 #define PWR_PDCRD_PD5_Pos            (5U)
7375 #define PWR_PDCRD_PD5_Msk            (0x1UL << PWR_PDCRD_PD5_Pos)              /*!< 0x00000020 */
7376 #define PWR_PDCRD_PD5                PWR_PDCRD_PD5_Msk                         /*!< Port PD5 Pull-Down set  */
7377 #define PWR_PDCRD_PD4_Pos            (4U)
7378 #define PWR_PDCRD_PD4_Msk            (0x1UL << PWR_PDCRD_PD4_Pos)              /*!< 0x00000010 */
7379 #define PWR_PDCRD_PD4                PWR_PDCRD_PD4_Msk                         /*!< Port PD4 Pull-Down set  */
7380 #define PWR_PDCRD_PD3_Pos            (3U)
7381 #define PWR_PDCRD_PD3_Msk            (0x1UL << PWR_PDCRD_PD3_Pos)              /*!< 0x00000008 */
7382 #define PWR_PDCRD_PD3                PWR_PDCRD_PD3_Msk                         /*!< Port PD3 Pull-Down set  */
7383 #define PWR_PDCRD_PD2_Pos            (2U)
7384 #define PWR_PDCRD_PD2_Msk            (0x1UL << PWR_PDCRD_PD2_Pos)              /*!< 0x00000004 */
7385 #define PWR_PDCRD_PD2                PWR_PDCRD_PD2_Msk                         /*!< Port PD2 Pull-Down set  */
7386 #define PWR_PDCRD_PD1_Pos            (1U)
7387 #define PWR_PDCRD_PD1_Msk            (0x1UL << PWR_PDCRD_PD1_Pos)              /*!< 0x00000002 */
7388 #define PWR_PDCRD_PD1                PWR_PDCRD_PD1_Msk                         /*!< Port PD1 Pull-Down set  */
7389 #define PWR_PDCRD_PD0_Pos            (0U)
7390 #define PWR_PDCRD_PD0_Msk            (0x1UL << PWR_PDCRD_PD0_Pos)              /*!< 0x00000001 */
7391 #define PWR_PDCRD_PD0                PWR_PDCRD_PD0_Msk                         /*!< Port PD0 Pull-Down set  */
7392 
7393 /********************  Bit definition for PWR_PUCRE register  ********************/
7394 #define PWR_PUCRE_PE15_Pos           (15U)
7395 #define PWR_PUCRE_PE15_Msk           (0x1UL << PWR_PUCRE_PE15_Pos)             /*!< 0x00008000 */
7396 #define PWR_PUCRE_PE15               PWR_PUCRE_PE15_Msk                        /*!< Port PE15 Pull-Up set */
7397 #define PWR_PUCRE_PE14_Pos           (14U)
7398 #define PWR_PUCRE_PE14_Msk           (0x1UL << PWR_PUCRE_PE14_Pos)             /*!< 0x00004000 */
7399 #define PWR_PUCRE_PE14               PWR_PUCRE_PE14_Msk                        /*!< Port PE14 Pull-Up set */
7400 #define PWR_PUCRE_PE13_Pos           (13U)
7401 #define PWR_PUCRE_PE13_Msk           (0x1UL << PWR_PUCRE_PE13_Pos)             /*!< 0x00002000 */
7402 #define PWR_PUCRE_PE13               PWR_PUCRE_PE13_Msk                        /*!< Port PE13 Pull-Up set */
7403 #define PWR_PUCRE_PE12_Pos           (12U)
7404 #define PWR_PUCRE_PE12_Msk           (0x1UL << PWR_PUCRE_PE12_Pos)             /*!< 0x00001000 */
7405 #define PWR_PUCRE_PE12               PWR_PUCRE_PE12_Msk                        /*!< Port PE12 Pull-Up set */
7406 #define PWR_PUCRE_PE11_Pos           (11U)
7407 #define PWR_PUCRE_PE11_Msk           (0x1UL << PWR_PUCRE_PE11_Pos)             /*!< 0x00000800 */
7408 #define PWR_PUCRE_PE11               PWR_PUCRE_PE11_Msk                        /*!< Port PE11 Pull-Up set */
7409 #define PWR_PUCRE_PE10_Pos           (10U)
7410 #define PWR_PUCRE_PE10_Msk           (0x1UL << PWR_PUCRE_PE10_Pos)             /*!< 0x00000400 */
7411 #define PWR_PUCRE_PE10               PWR_PUCRE_PE10_Msk                        /*!< Port PE10 Pull-Up set */
7412 #define PWR_PUCRE_PE9_Pos            (9U)
7413 #define PWR_PUCRE_PE9_Msk            (0x1UL << PWR_PUCRE_PE9_Pos)              /*!< 0x00000200 */
7414 #define PWR_PUCRE_PE9                PWR_PUCRE_PE9_Msk                         /*!< Port PE9 Pull-Up set  */
7415 #define PWR_PUCRE_PE8_Pos            (8U)
7416 #define PWR_PUCRE_PE8_Msk            (0x1UL << PWR_PUCRE_PE8_Pos)              /*!< 0x00000100 */
7417 #define PWR_PUCRE_PE8                PWR_PUCRE_PE8_Msk                         /*!< Port PE8 Pull-Up set  */
7418 #define PWR_PUCRE_PE7_Pos            (7U)
7419 #define PWR_PUCRE_PE7_Msk            (0x1UL << PWR_PUCRE_PE7_Pos)              /*!< 0x00000080 */
7420 #define PWR_PUCRE_PE7                PWR_PUCRE_PE7_Msk                         /*!< Port PE7 Pull-Up set  */
7421 #define PWR_PUCRE_PE6_Pos            (6U)
7422 #define PWR_PUCRE_PE6_Msk            (0x1UL << PWR_PUCRE_PE6_Pos)              /*!< 0x00000040 */
7423 #define PWR_PUCRE_PE6                PWR_PUCRE_PE6_Msk                         /*!< Port PE6 Pull-Up set  */
7424 #define PWR_PUCRE_PE5_Pos            (5U)
7425 #define PWR_PUCRE_PE5_Msk            (0x1UL << PWR_PUCRE_PE5_Pos)              /*!< 0x00000020 */
7426 #define PWR_PUCRE_PE5                PWR_PUCRE_PE5_Msk                         /*!< Port PE5 Pull-Up set  */
7427 #define PWR_PUCRE_PE4_Pos            (4U)
7428 #define PWR_PUCRE_PE4_Msk            (0x1UL << PWR_PUCRE_PE4_Pos)              /*!< 0x00000010 */
7429 #define PWR_PUCRE_PE4                PWR_PUCRE_PE4_Msk                         /*!< Port PE4 Pull-Up set  */
7430 #define PWR_PUCRE_PE3_Pos            (3U)
7431 #define PWR_PUCRE_PE3_Msk            (0x1UL << PWR_PUCRE_PE3_Pos)              /*!< 0x00000008 */
7432 #define PWR_PUCRE_PE3                PWR_PUCRE_PE3_Msk                         /*!< Port PE3 Pull-Up set  */
7433 #define PWR_PUCRE_PE2_Pos            (2U)
7434 #define PWR_PUCRE_PE2_Msk            (0x1UL << PWR_PUCRE_PE2_Pos)              /*!< 0x00000004 */
7435 #define PWR_PUCRE_PE2                PWR_PUCRE_PE2_Msk                         /*!< Port PE2 Pull-Up set  */
7436 #define PWR_PUCRE_PE1_Pos            (1U)
7437 #define PWR_PUCRE_PE1_Msk            (0x1UL << PWR_PUCRE_PE1_Pos)              /*!< 0x00000002 */
7438 #define PWR_PUCRE_PE1                PWR_PUCRE_PE1_Msk                         /*!< Port PE1 Pull-Up set  */
7439 #define PWR_PUCRE_PE0_Pos            (0U)
7440 #define PWR_PUCRE_PE0_Msk            (0x1UL << PWR_PUCRE_PE0_Pos)              /*!< 0x00000001 */
7441 #define PWR_PUCRE_PE0                PWR_PUCRE_PE0_Msk                         /*!< Port PE0 Pull-Up set  */
7442 
7443 /********************  Bit definition for PWR_PDCRE register  ********************/
7444 #define PWR_PDCRE_PE15_Pos           (15U)
7445 #define PWR_PDCRE_PE15_Msk           (0x1UL << PWR_PDCRE_PE15_Pos)             /*!< 0x00008000 */
7446 #define PWR_PDCRE_PE15               PWR_PDCRE_PE15_Msk                        /*!< Port PE15 Pull-Down set */
7447 #define PWR_PDCRE_PE14_Pos           (14U)
7448 #define PWR_PDCRE_PE14_Msk           (0x1UL << PWR_PDCRE_PE14_Pos)             /*!< 0x00004000 */
7449 #define PWR_PDCRE_PE14               PWR_PDCRE_PE14_Msk                        /*!< Port PE14 Pull-Down set */
7450 #define PWR_PDCRE_PE13_Pos           (13U)
7451 #define PWR_PDCRE_PE13_Msk           (0x1UL << PWR_PDCRE_PE13_Pos)             /*!< 0x00002000 */
7452 #define PWR_PDCRE_PE13               PWR_PDCRE_PE13_Msk                        /*!< Port PE13 Pull-Down set */
7453 #define PWR_PDCRE_PE12_Pos           (12U)
7454 #define PWR_PDCRE_PE12_Msk           (0x1UL << PWR_PDCRE_PE12_Pos)             /*!< 0x00001000 */
7455 #define PWR_PDCRE_PE12               PWR_PDCRE_PE12_Msk                        /*!< Port PE12 Pull-Down set */
7456 #define PWR_PDCRE_PE11_Pos           (11U)
7457 #define PWR_PDCRE_PE11_Msk           (0x1UL << PWR_PDCRE_PE11_Pos)             /*!< 0x00000800 */
7458 #define PWR_PDCRE_PE11               PWR_PDCRE_PE11_Msk                        /*!< Port PE11 Pull-Down set */
7459 #define PWR_PDCRE_PE10_Pos           (10U)
7460 #define PWR_PDCRE_PE10_Msk           (0x1UL << PWR_PDCRE_PE10_Pos)             /*!< 0x00000400 */
7461 #define PWR_PDCRE_PE10               PWR_PDCRE_PE10_Msk                        /*!< Port PE10 Pull-Down set */
7462 #define PWR_PDCRE_PE9_Pos            (9U)
7463 #define PWR_PDCRE_PE9_Msk            (0x1UL << PWR_PDCRE_PE9_Pos)              /*!< 0x00000200 */
7464 #define PWR_PDCRE_PE9                PWR_PDCRE_PE9_Msk                         /*!< Port PE9 Pull-Down set  */
7465 #define PWR_PDCRE_PE8_Pos            (8U)
7466 #define PWR_PDCRE_PE8_Msk            (0x1UL << PWR_PDCRE_PE8_Pos)              /*!< 0x00000100 */
7467 #define PWR_PDCRE_PE8                PWR_PDCRE_PE8_Msk                         /*!< Port PE8 Pull-Down set  */
7468 #define PWR_PDCRE_PE7_Pos            (7U)
7469 #define PWR_PDCRE_PE7_Msk            (0x1UL << PWR_PDCRE_PE7_Pos)              /*!< 0x00000080 */
7470 #define PWR_PDCRE_PE7                PWR_PDCRE_PE7_Msk                         /*!< Port PE7 Pull-Down set  */
7471 #define PWR_PDCRE_PE6_Pos            (6U)
7472 #define PWR_PDCRE_PE6_Msk            (0x1UL << PWR_PDCRE_PE6_Pos)              /*!< 0x00000040 */
7473 #define PWR_PDCRE_PE6                PWR_PDCRE_PE6_Msk                         /*!< Port PE6 Pull-Down set  */
7474 #define PWR_PDCRE_PE5_Pos            (5U)
7475 #define PWR_PDCRE_PE5_Msk            (0x1UL << PWR_PDCRE_PE5_Pos)              /*!< 0x00000020 */
7476 #define PWR_PDCRE_PE5                PWR_PDCRE_PE5_Msk                         /*!< Port PE5 Pull-Down set  */
7477 #define PWR_PDCRE_PE4_Pos            (4U)
7478 #define PWR_PDCRE_PE4_Msk            (0x1UL << PWR_PDCRE_PE4_Pos)              /*!< 0x00000010 */
7479 #define PWR_PDCRE_PE4                PWR_PDCRE_PE4_Msk                         /*!< Port PE4 Pull-Down set  */
7480 #define PWR_PDCRE_PE3_Pos            (3U)
7481 #define PWR_PDCRE_PE3_Msk            (0x1UL << PWR_PDCRE_PE3_Pos)              /*!< 0x00000008 */
7482 #define PWR_PDCRE_PE3                PWR_PDCRE_PE3_Msk                         /*!< Port PE3 Pull-Down set  */
7483 #define PWR_PDCRE_PE2_Pos            (2U)
7484 #define PWR_PDCRE_PE2_Msk            (0x1UL << PWR_PDCRE_PE2_Pos)              /*!< 0x00000004 */
7485 #define PWR_PDCRE_PE2                PWR_PDCRE_PE2_Msk                         /*!< Port PE2 Pull-Down set  */
7486 #define PWR_PDCRE_PE1_Pos            (1U)
7487 #define PWR_PDCRE_PE1_Msk            (0x1UL << PWR_PDCRE_PE1_Pos)              /*!< 0x00000002 */
7488 #define PWR_PDCRE_PE1                PWR_PDCRE_PE1_Msk                         /*!< Port PE1 Pull-Down set  */
7489 #define PWR_PDCRE_PE0_Pos            (0U)
7490 #define PWR_PDCRE_PE0_Msk            (0x1UL << PWR_PDCRE_PE0_Pos)              /*!< 0x00000001 */
7491 #define PWR_PDCRE_PE0                PWR_PDCRE_PE0_Msk                         /*!< Port PE0 Pull-Down set  */
7492 
7493 /********************  Bit definition for PWR_PUCRF register  ********************/
7494 #define PWR_PUCRF_PF15_Pos           (15U)
7495 #define PWR_PUCRF_PF15_Msk           (0x1UL << PWR_PUCRF_PF15_Pos)             /*!< 0x00008000 */
7496 #define PWR_PUCRF_PF15               PWR_PUCRF_PF15_Msk                        /*!< Port PF15 Pull-Up set */
7497 #define PWR_PUCRF_PF14_Pos           (14U)
7498 #define PWR_PUCRF_PF14_Msk           (0x1UL << PWR_PUCRF_PF14_Pos)             /*!< 0x00004000 */
7499 #define PWR_PUCRF_PF14               PWR_PUCRF_PF14_Msk                        /*!< Port PF14 Pull-Up set */
7500 #define PWR_PUCRF_PF13_Pos           (13U)
7501 #define PWR_PUCRF_PF13_Msk           (0x1UL << PWR_PUCRF_PF13_Pos)             /*!< 0x00002000 */
7502 #define PWR_PUCRF_PF13               PWR_PUCRF_PF13_Msk                        /*!< Port PF13 Pull-Up set */
7503 #define PWR_PUCRF_PF12_Pos           (12U)
7504 #define PWR_PUCRF_PF12_Msk           (0x1UL << PWR_PUCRF_PF12_Pos)             /*!< 0x00001000 */
7505 #define PWR_PUCRF_PF12               PWR_PUCRF_PF12_Msk                        /*!< Port PF12 Pull-Up set */
7506 #define PWR_PUCRF_PF11_Pos           (11U)
7507 #define PWR_PUCRF_PF11_Msk           (0x1UL << PWR_PUCRF_PF11_Pos)             /*!< 0x00000800 */
7508 #define PWR_PUCRF_PF11               PWR_PUCRF_PF11_Msk                        /*!< Port PF11 Pull-Up set */
7509 #define PWR_PUCRF_PF10_Pos           (10U)
7510 #define PWR_PUCRF_PF10_Msk           (0x1UL << PWR_PUCRF_PF10_Pos)             /*!< 0x00000400 */
7511 #define PWR_PUCRF_PF10               PWR_PUCRF_PF10_Msk                        /*!< Port PF10 Pull-Up set */
7512 #define PWR_PUCRF_PF9_Pos            (9U)
7513 #define PWR_PUCRF_PF9_Msk            (0x1UL << PWR_PUCRF_PF9_Pos)              /*!< 0x00000200 */
7514 #define PWR_PUCRF_PF9                PWR_PUCRF_PF9_Msk                         /*!< Port PF9 Pull-Up set  */
7515 #define PWR_PUCRF_PF8_Pos            (8U)
7516 #define PWR_PUCRF_PF8_Msk            (0x1UL << PWR_PUCRF_PF8_Pos)              /*!< 0x00000100 */
7517 #define PWR_PUCRF_PF8                PWR_PUCRF_PF8_Msk                         /*!< Port PF8 Pull-Up set  */
7518 #define PWR_PUCRF_PF7_Pos            (7U)
7519 #define PWR_PUCRF_PF7_Msk            (0x1UL << PWR_PUCRF_PF7_Pos)              /*!< 0x00000080 */
7520 #define PWR_PUCRF_PF7                PWR_PUCRF_PF7_Msk                         /*!< Port PF7 Pull-Up set  */
7521 #define PWR_PUCRF_PF6_Pos            (6U)
7522 #define PWR_PUCRF_PF6_Msk            (0x1UL << PWR_PUCRF_PF6_Pos)              /*!< 0x00000040 */
7523 #define PWR_PUCRF_PF6                PWR_PUCRF_PF6_Msk                         /*!< Port PF6 Pull-Up set  */
7524 #define PWR_PUCRF_PF5_Pos            (5U)
7525 #define PWR_PUCRF_PF5_Msk            (0x1UL << PWR_PUCRF_PF5_Pos)              /*!< 0x00000020 */
7526 #define PWR_PUCRF_PF5                PWR_PUCRF_PF5_Msk                         /*!< Port PF5 Pull-Up set  */
7527 #define PWR_PUCRF_PF4_Pos            (4U)
7528 #define PWR_PUCRF_PF4_Msk            (0x1UL << PWR_PUCRF_PF4_Pos)              /*!< 0x00000010 */
7529 #define PWR_PUCRF_PF4                PWR_PUCRF_PF4_Msk                         /*!< Port PF4 Pull-Up set  */
7530 #define PWR_PUCRF_PF3_Pos            (3U)
7531 #define PWR_PUCRF_PF3_Msk            (0x1UL << PWR_PUCRF_PF3_Pos)              /*!< 0x00000008 */
7532 #define PWR_PUCRF_PF3                PWR_PUCRF_PF3_Msk                         /*!< Port PF3 Pull-Up set  */
7533 #define PWR_PUCRF_PF2_Pos            (2U)
7534 #define PWR_PUCRF_PF2_Msk            (0x1UL << PWR_PUCRF_PF2_Pos)              /*!< 0x00000004 */
7535 #define PWR_PUCRF_PF2                PWR_PUCRF_PF2_Msk                         /*!< Port PF2 Pull-Up set  */
7536 #define PWR_PUCRF_PF1_Pos            (1U)
7537 #define PWR_PUCRF_PF1_Msk            (0x1UL << PWR_PUCRF_PF1_Pos)              /*!< 0x00000002 */
7538 #define PWR_PUCRF_PF1                PWR_PUCRF_PF1_Msk                         /*!< Port PF1 Pull-Up set  */
7539 #define PWR_PUCRF_PF0_Pos            (0U)
7540 #define PWR_PUCRF_PF0_Msk            (0x1UL << PWR_PUCRF_PF0_Pos)              /*!< 0x00000001 */
7541 #define PWR_PUCRF_PF0                PWR_PUCRF_PF0_Msk                         /*!< Port PF0 Pull-Up set  */
7542 
7543 /********************  Bit definition for PWR_PDCRF register  ********************/
7544 #define PWR_PDCRF_PF10_Pos           (10U)
7545 #define PWR_PDCRF_PF10_Msk           (0x1UL << PWR_PDCRF_PF10_Pos)             /*!< 0x00000400 */
7546 #define PWR_PDCRF_PF10               PWR_PDCRF_PF10_Msk                        /*!< Port PF10 Pull-Down set */
7547 #define PWR_PDCRF_PF9_Pos            (9U)
7548 #define PWR_PDCRF_PF9_Msk            (0x1UL << PWR_PDCRF_PF9_Pos)              /*!< 0x00000200 */
7549 #define PWR_PDCRF_PF9                PWR_PDCRF_PF9_Msk                         /*!< Port PF9 Pull-Down set  */
7550 #define PWR_PDCRF_PF2_Pos            (2U)
7551 #define PWR_PDCRF_PF2_Msk            (0x1UL << PWR_PDCRF_PF2_Pos)              /*!< 0x00000004 */
7552 #define PWR_PDCRF_PF2                PWR_PDCRF_PF2_Msk                         /*!< Port PF2 Pull-Down set  */
7553 #define PWR_PDCRF_PF1_Pos            (1U)
7554 #define PWR_PDCRF_PF1_Msk            (0x1UL << PWR_PDCRF_PF1_Pos)              /*!< 0x00000002 */
7555 #define PWR_PDCRF_PF1                PWR_PDCRF_PF1_Msk                         /*!< Port PF1 Pull-Down set  */
7556 #define PWR_PDCRF_PF0_Pos            (0U)
7557 #define PWR_PDCRF_PF0_Msk            (0x1UL << PWR_PDCRF_PF0_Pos)              /*!< 0x00000001 */
7558 #define PWR_PDCRF_PF0                PWR_PDCRF_PF0_Msk                         /*!< Port PF0 Pull-Down set  */
7559 
7560 /********************  Bit definition for PWR_PUCRG register  ********************/
7561 #define PWR_PUCRG_PG10_Pos           (10U)
7562 #define PWR_PUCRG_PG10_Msk           (0x1UL << PWR_PUCRG_PG10_Pos)             /*!< 0x00000400 */
7563 #define PWR_PUCRG_PG10               PWR_PUCRG_PG10_Msk                        /*!< Port PG10 Pull-Up set */
7564 
7565 /********************  Bit definition for PWR_PDCRG register  ********************/
7566 #define PWR_PDCRG_PG10_Pos           (10U)
7567 #define PWR_PDCRG_PG10_Msk           (0x1UL << PWR_PDCRG_PG10_Pos)             /*!< 0x00000400 */
7568 #define PWR_PDCRG_PG10               PWR_PDCRG_PG10_Msk                        /*!< Port PG10 Pull-Down set */
7569 #define PWR_PDCRG_PG9_Pos            (9U)
7570 #define PWR_PDCRG_PG9_Msk            (0x1UL << PWR_PDCRG_PG9_Pos)              /*!< 0x00000200 */
7571 #define PWR_PDCRG_PG9                PWR_PDCRG_PG9_Msk                         /*!< Port PG9 Pull-Down set  */
7572 #define PWR_PDCRG_PG8_Pos            (8U)
7573 #define PWR_PDCRG_PG8_Msk            (0x1UL << PWR_PDCRG_PG8_Pos)              /*!< 0x00000100 */
7574 #define PWR_PDCRG_PG8                PWR_PDCRG_PG8_Msk                         /*!< Port PG8 Pull-Down set  */
7575 #define PWR_PDCRG_PG7_Pos            (7U)
7576 #define PWR_PDCRG_PG7_Msk            (0x1UL << PWR_PDCRG_PG7_Pos)              /*!< 0x00000080 */
7577 #define PWR_PDCRG_PG7                PWR_PDCRG_PG7_Msk                         /*!< Port PG7 Pull-Down set  */
7578 #define PWR_PDCRG_PG6_Pos            (6U)
7579 #define PWR_PDCRG_PG6_Msk            (0x1UL << PWR_PDCRG_PG6_Pos)              /*!< 0x00000040 */
7580 #define PWR_PDCRG_PG6                PWR_PDCRG_PG6_Msk                         /*!< Port PG6 Pull-Down set  */
7581 #define PWR_PDCRG_PG5_Pos            (5U)
7582 #define PWR_PDCRG_PG5_Msk            (0x1UL << PWR_PDCRG_PG5_Pos)              /*!< 0x00000020 */
7583 #define PWR_PDCRG_PG5                PWR_PDCRG_PG5_Msk                         /*!< Port PG5 Pull-Down set  */
7584 #define PWR_PDCRG_PG4_Pos            (4U)
7585 #define PWR_PDCRG_PG4_Msk            (0x1UL << PWR_PDCRG_PG4_Pos)              /*!< 0x00000010 */
7586 #define PWR_PDCRG_PG4                PWR_PDCRG_PG4_Msk                         /*!< Port PG4 Pull-Down set  */
7587 #define PWR_PDCRG_PG3_Pos            (3U)
7588 #define PWR_PDCRG_PG3_Msk            (0x1UL << PWR_PDCRG_PG3_Pos)              /*!< 0x00000008 */
7589 #define PWR_PDCRG_PG3                PWR_PDCRG_PG3_Msk                         /*!< Port PG3 Pull-Down set  */
7590 #define PWR_PDCRG_PG2_Pos            (2U)
7591 #define PWR_PDCRG_PG2_Msk            (0x1UL << PWR_PDCRG_PG2_Pos)              /*!< 0x00000004 */
7592 #define PWR_PDCRG_PG2                PWR_PDCRG_PG2_Msk                         /*!< Port PG2 Pull-Down set  */
7593 #define PWR_PDCRG_PG1_Pos            (1U)
7594 #define PWR_PDCRG_PG1_Msk            (0x1UL << PWR_PDCRG_PG1_Pos)              /*!< 0x00000002 */
7595 #define PWR_PDCRG_PG1                PWR_PDCRG_PG1_Msk                         /*!< Port PG1 Pull-Down set  */
7596 #define PWR_PDCRG_PG0_Pos            (0U)
7597 #define PWR_PDCRG_PG0_Msk            (0x1UL << PWR_PDCRG_PG0_Pos)              /*!< 0x00000001 */
7598 #define PWR_PDCRG_PG0                PWR_PDCRG_PG0_Msk                         /*!< Port PG0 Pull-Down set  */
7599 
7600 /********************  Bit definition for PWR_CR5 register  ********************/
7601 #define PWR_CR5_R1MODE_Pos           (8U)
7602 #define PWR_CR5_R1MODE_Msk           (0x1U << PWR_CR5_R1MODE_Pos)              /*!< 0x00000100 */
7603 #define PWR_CR5_R1MODE               PWR_CR5_R1MODE_Msk                        /*!< selection for Main Regulator in Range1 */
7604 
7605 /******************************************************************************/
7606 /*                                                                            */
7607 /*                                    QUADSPI                                 */
7608 /*                                                                            */
7609 /******************************************************************************/
7610 /*****************  Bit definition for QUADSPI_CR register  *******************/
7611 #define QUADSPI_CR_EN_Pos              (0U)
7612 #define QUADSPI_CR_EN_Msk              (0x1UL << QUADSPI_CR_EN_Pos)            /*!< 0x00000001 */
7613 #define QUADSPI_CR_EN                  QUADSPI_CR_EN_Msk                       /*!< Enable */
7614 #define QUADSPI_CR_ABORT_Pos           (1U)
7615 #define QUADSPI_CR_ABORT_Msk           (0x1UL << QUADSPI_CR_ABORT_Pos)         /*!< 0x00000002 */
7616 #define QUADSPI_CR_ABORT               QUADSPI_CR_ABORT_Msk                    /*!< Abort request */
7617 #define QUADSPI_CR_DMAEN_Pos           (2U)
7618 #define QUADSPI_CR_DMAEN_Msk           (0x1UL << QUADSPI_CR_DMAEN_Pos)         /*!< 0x00000004 */
7619 #define QUADSPI_CR_DMAEN               QUADSPI_CR_DMAEN_Msk                    /*!< DMA Enable */
7620 #define QUADSPI_CR_TCEN_Pos            (3U)
7621 #define QUADSPI_CR_TCEN_Msk            (0x1UL << QUADSPI_CR_TCEN_Pos)          /*!< 0x00000008 */
7622 #define QUADSPI_CR_TCEN                QUADSPI_CR_TCEN_Msk                     /*!< Timeout Counter Enable */
7623 #define QUADSPI_CR_SSHIFT_Pos          (4U)
7624 #define QUADSPI_CR_SSHIFT_Msk          (0x1UL << QUADSPI_CR_SSHIFT_Pos)        /*!< 0x00000010 */
7625 #define QUADSPI_CR_SSHIFT              QUADSPI_CR_SSHIFT_Msk                   /*!< Sample Shift */
7626 #define QUADSPI_CR_DFM_Pos             (6U)
7627 #define QUADSPI_CR_DFM_Msk             (0x1UL << QUADSPI_CR_DFM_Pos)           /*!< 0x00000040 */
7628 #define QUADSPI_CR_DFM                 QUADSPI_CR_DFM_Msk                      /*!< Dual-flash mode */
7629 #define QUADSPI_CR_FSEL_Pos            (7U)
7630 #define QUADSPI_CR_FSEL_Msk            (0x1UL << QUADSPI_CR_FSEL_Pos)          /*!< 0x00000080 */
7631 #define QUADSPI_CR_FSEL                QUADSPI_CR_FSEL_Msk                     /*!< Flash memory selection */
7632 #define QUADSPI_CR_FTHRES_Pos          (8U)
7633 #define QUADSPI_CR_FTHRES_Msk          (0xFUL << QUADSPI_CR_FTHRES_Pos)        /*!< 0x00000F00 */
7634 #define QUADSPI_CR_FTHRES              QUADSPI_CR_FTHRES_Msk                   /*!< FTHRES[3:0] FIFO Level */
7635 #define QUADSPI_CR_TEIE_Pos            (16U)
7636 #define QUADSPI_CR_TEIE_Msk            (0x1UL << QUADSPI_CR_TEIE_Pos)          /*!< 0x00010000 */
7637 #define QUADSPI_CR_TEIE                QUADSPI_CR_TEIE_Msk                     /*!< Transfer Error Interrupt Enable */
7638 #define QUADSPI_CR_TCIE_Pos            (17U)
7639 #define QUADSPI_CR_TCIE_Msk            (0x1UL << QUADSPI_CR_TCIE_Pos)          /*!< 0x00020000 */
7640 #define QUADSPI_CR_TCIE                QUADSPI_CR_TCIE_Msk                     /*!< Transfer Complete Interrupt Enable */
7641 #define QUADSPI_CR_FTIE_Pos            (18U)
7642 #define QUADSPI_CR_FTIE_Msk            (0x1UL << QUADSPI_CR_FTIE_Pos)          /*!< 0x00040000 */
7643 #define QUADSPI_CR_FTIE                QUADSPI_CR_FTIE_Msk                     /*!< FIFO Threshold Interrupt Enable */
7644 #define QUADSPI_CR_SMIE_Pos            (19U)
7645 #define QUADSPI_CR_SMIE_Msk            (0x1UL << QUADSPI_CR_SMIE_Pos)          /*!< 0x00080000 */
7646 #define QUADSPI_CR_SMIE                QUADSPI_CR_SMIE_Msk                     /*!< Status Match Interrupt Enable */
7647 #define QUADSPI_CR_TOIE_Pos            (20U)
7648 #define QUADSPI_CR_TOIE_Msk            (0x1UL << QUADSPI_CR_TOIE_Pos)          /*!< 0x00100000 */
7649 #define QUADSPI_CR_TOIE                QUADSPI_CR_TOIE_Msk                     /*!< TimeOut Interrupt Enable */
7650 #define QUADSPI_CR_APMS_Pos            (22U)
7651 #define QUADSPI_CR_APMS_Msk            (0x1UL << QUADSPI_CR_APMS_Pos)          /*!< 0x00400000 */
7652 #define QUADSPI_CR_APMS                QUADSPI_CR_APMS_Msk                     /*!< Automatic Polling Mode Stop */
7653 #define QUADSPI_CR_PMM_Pos             (23U)
7654 #define QUADSPI_CR_PMM_Msk             (0x1UL << QUADSPI_CR_PMM_Pos)           /*!< 0x00800000 */
7655 #define QUADSPI_CR_PMM                 QUADSPI_CR_PMM_Msk                      /*!< Polling Match Mode */
7656 #define QUADSPI_CR_PRESCALER_Pos       (24U)
7657 #define QUADSPI_CR_PRESCALER_Msk       (0xFFUL << QUADSPI_CR_PRESCALER_Pos)    /*!< 0xFF000000 */
7658 #define QUADSPI_CR_PRESCALER           QUADSPI_CR_PRESCALER_Msk                /*!< PRESCALER[7:0] Clock prescaler */
7659 
7660 /*****************  Bit definition for QUADSPI_DCR register  ******************/
7661 #define QUADSPI_DCR_CKMODE_Pos         (0U)
7662 #define QUADSPI_DCR_CKMODE_Msk         (0x1UL << QUADSPI_DCR_CKMODE_Pos)       /*!< 0x00000001 */
7663 #define QUADSPI_DCR_CKMODE             QUADSPI_DCR_CKMODE_Msk                  /*!< Mode 0 / Mode 3 */
7664 #define QUADSPI_DCR_CSHT_Pos           (8U)
7665 #define QUADSPI_DCR_CSHT_Msk           (0x7UL << QUADSPI_DCR_CSHT_Pos)         /*!< 0x00000700 */
7666 #define QUADSPI_DCR_CSHT               QUADSPI_DCR_CSHT_Msk                    /*!< CSHT[2:0]: ChipSelect High Time */
7667 #define QUADSPI_DCR_CSHT_0             (0x1UL << QUADSPI_DCR_CSHT_Pos)         /*!< 0x00000100 */
7668 #define QUADSPI_DCR_CSHT_1             (0x2UL << QUADSPI_DCR_CSHT_Pos)         /*!< 0x00000200 */
7669 #define QUADSPI_DCR_CSHT_2             (0x4UL << QUADSPI_DCR_CSHT_Pos)         /*!< 0x00000400 */
7670 #define QUADSPI_DCR_FSIZE_Pos          (16U)
7671 #define QUADSPI_DCR_FSIZE_Msk          (0x1FUL << QUADSPI_DCR_FSIZE_Pos)       /*!< 0x001F0000 */
7672 #define QUADSPI_DCR_FSIZE              QUADSPI_DCR_FSIZE_Msk                   /*!< FSIZE[4:0]: Flash Size */
7673 
7674 /******************  Bit definition for QUADSPI_SR register  *******************/
7675 #define QUADSPI_SR_TEF_Pos             (0U)
7676 #define QUADSPI_SR_TEF_Msk             (0x1UL << QUADSPI_SR_TEF_Pos)           /*!< 0x00000001 */
7677 #define QUADSPI_SR_TEF                 QUADSPI_SR_TEF_Msk                      /*!< Transfer Error Flag */
7678 #define QUADSPI_SR_TCF_Pos             (1U)
7679 #define QUADSPI_SR_TCF_Msk             (0x1UL << QUADSPI_SR_TCF_Pos)           /*!< 0x00000002 */
7680 #define QUADSPI_SR_TCF                 QUADSPI_SR_TCF_Msk                      /*!< Transfer Complete Flag */
7681 #define QUADSPI_SR_FTF_Pos             (2U)
7682 #define QUADSPI_SR_FTF_Msk             (0x1UL << QUADSPI_SR_FTF_Pos)           /*!< 0x00000004 */
7683 #define QUADSPI_SR_FTF                 QUADSPI_SR_FTF_Msk                      /*!< FIFO Threshlod Flag */
7684 #define QUADSPI_SR_SMF_Pos             (3U)
7685 #define QUADSPI_SR_SMF_Msk             (0x1UL << QUADSPI_SR_SMF_Pos)           /*!< 0x00000008 */
7686 #define QUADSPI_SR_SMF                 QUADSPI_SR_SMF_Msk                      /*!< Status Match Flag */
7687 #define QUADSPI_SR_TOF_Pos             (4U)
7688 #define QUADSPI_SR_TOF_Msk             (0x1UL << QUADSPI_SR_TOF_Pos)           /*!< 0x00000010 */
7689 #define QUADSPI_SR_TOF                 QUADSPI_SR_TOF_Msk                      /*!< Timeout Flag */
7690 #define QUADSPI_SR_BUSY_Pos            (5U)
7691 #define QUADSPI_SR_BUSY_Msk            (0x1UL << QUADSPI_SR_BUSY_Pos)          /*!< 0x00000020 */
7692 #define QUADSPI_SR_BUSY                QUADSPI_SR_BUSY_Msk                     /*!< Busy */
7693 #define QUADSPI_SR_FLEVEL_Pos          (8U)
7694 #define QUADSPI_SR_FLEVEL_Msk          (0x1FUL << QUADSPI_SR_FLEVEL_Pos)       /*!< 0x00001F00 */
7695 #define QUADSPI_SR_FLEVEL              QUADSPI_SR_FLEVEL_Msk                   /*!< FIFO Threshlod Flag */
7696 
7697 /******************  Bit definition for QUADSPI_FCR register  ******************/
7698 #define QUADSPI_FCR_CTEF_Pos           (0U)
7699 #define QUADSPI_FCR_CTEF_Msk           (0x1UL << QUADSPI_FCR_CTEF_Pos)         /*!< 0x00000001 */
7700 #define QUADSPI_FCR_CTEF               QUADSPI_FCR_CTEF_Msk                    /*!< Clear Transfer Error Flag */
7701 #define QUADSPI_FCR_CTCF_Pos           (1U)
7702 #define QUADSPI_FCR_CTCF_Msk           (0x1UL << QUADSPI_FCR_CTCF_Pos)         /*!< 0x00000002 */
7703 #define QUADSPI_FCR_CTCF               QUADSPI_FCR_CTCF_Msk                    /*!< Clear Transfer Complete Flag */
7704 #define QUADSPI_FCR_CSMF_Pos           (3U)
7705 #define QUADSPI_FCR_CSMF_Msk           (0x1UL << QUADSPI_FCR_CSMF_Pos)         /*!< 0x00000008 */
7706 #define QUADSPI_FCR_CSMF               QUADSPI_FCR_CSMF_Msk                    /*!< Clear Status Match Flag */
7707 #define QUADSPI_FCR_CTOF_Pos           (4U)
7708 #define QUADSPI_FCR_CTOF_Msk           (0x1UL << QUADSPI_FCR_CTOF_Pos)         /*!< 0x00000010 */
7709 #define QUADSPI_FCR_CTOF               QUADSPI_FCR_CTOF_Msk                    /*!< Clear Timeout Flag */
7710 
7711 /******************  Bit definition for QUADSPI_DLR register  ******************/
7712 #define QUADSPI_DLR_DL_Pos             (0U)
7713 #define QUADSPI_DLR_DL_Msk             (0xFFFFFFFFUL << QUADSPI_DLR_DL_Pos)    /*!< 0xFFFFFFFF */
7714 #define QUADSPI_DLR_DL                 QUADSPI_DLR_DL_Msk                      /*!< DL[31:0]: Data Length */
7715 
7716 /******************  Bit definition for QUADSPI_CCR register  ******************/
7717 #define QUADSPI_CCR_INSTRUCTION_Pos    (0U)
7718 #define QUADSPI_CCR_INSTRUCTION_Msk    (0xFFUL << QUADSPI_CCR_INSTRUCTION_Pos) /*!< 0x000000FF */
7719 #define QUADSPI_CCR_INSTRUCTION        QUADSPI_CCR_INSTRUCTION_Msk             /*!< INSTRUCTION[7:0]: Instruction */
7720 #define QUADSPI_CCR_IMODE_Pos          (8U)
7721 #define QUADSPI_CCR_IMODE_Msk          (0x3UL << QUADSPI_CCR_IMODE_Pos)        /*!< 0x00000300 */
7722 #define QUADSPI_CCR_IMODE              QUADSPI_CCR_IMODE_Msk                   /*!< IMODE[1:0]: Instruction Mode */
7723 #define QUADSPI_CCR_IMODE_0            (0x1UL << QUADSPI_CCR_IMODE_Pos)        /*!< 0x00000100 */
7724 #define QUADSPI_CCR_IMODE_1            (0x2UL << QUADSPI_CCR_IMODE_Pos)        /*!< 0x00000200 */
7725 #define QUADSPI_CCR_ADMODE_Pos         (10U)
7726 #define QUADSPI_CCR_ADMODE_Msk         (0x3UL << QUADSPI_CCR_ADMODE_Pos)       /*!< 0x00000C00 */
7727 #define QUADSPI_CCR_ADMODE             QUADSPI_CCR_ADMODE_Msk                  /*!< ADMODE[1:0]: Address Mode */
7728 #define QUADSPI_CCR_ADMODE_0           (0x1UL << QUADSPI_CCR_ADMODE_Pos)       /*!< 0x00000400 */
7729 #define QUADSPI_CCR_ADMODE_1           (0x2UL << QUADSPI_CCR_ADMODE_Pos)       /*!< 0x00000800 */
7730 #define QUADSPI_CCR_ADSIZE_Pos         (12U)
7731 #define QUADSPI_CCR_ADSIZE_Msk         (0x3UL << QUADSPI_CCR_ADSIZE_Pos)       /*!< 0x00003000 */
7732 #define QUADSPI_CCR_ADSIZE             QUADSPI_CCR_ADSIZE_Msk                  /*!< ADSIZE[1:0]: Address Size */
7733 #define QUADSPI_CCR_ADSIZE_0           (0x1UL << QUADSPI_CCR_ADSIZE_Pos)       /*!< 0x00001000 */
7734 #define QUADSPI_CCR_ADSIZE_1           (0x2UL << QUADSPI_CCR_ADSIZE_Pos)       /*!< 0x00002000 */
7735 #define QUADSPI_CCR_ABMODE_Pos         (14U)
7736 #define QUADSPI_CCR_ABMODE_Msk         (0x3UL << QUADSPI_CCR_ABMODE_Pos)       /*!< 0x0000C000 */
7737 #define QUADSPI_CCR_ABMODE             QUADSPI_CCR_ABMODE_Msk                  /*!< ABMODE[1:0]: Alternate Bytes Mode */
7738 #define QUADSPI_CCR_ABMODE_0           (0x1UL << QUADSPI_CCR_ABMODE_Pos)       /*!< 0x00004000 */
7739 #define QUADSPI_CCR_ABMODE_1           (0x2UL << QUADSPI_CCR_ABMODE_Pos)       /*!< 0x00008000 */
7740 #define QUADSPI_CCR_ABSIZE_Pos         (16U)
7741 #define QUADSPI_CCR_ABSIZE_Msk         (0x3UL << QUADSPI_CCR_ABSIZE_Pos)       /*!< 0x00030000 */
7742 #define QUADSPI_CCR_ABSIZE             QUADSPI_CCR_ABSIZE_Msk                  /*!< ABSIZE[1:0]: Instruction Mode */
7743 #define QUADSPI_CCR_ABSIZE_0           (0x1UL << QUADSPI_CCR_ABSIZE_Pos)       /*!< 0x00010000 */
7744 #define QUADSPI_CCR_ABSIZE_1           (0x2UL << QUADSPI_CCR_ABSIZE_Pos)       /*!< 0x00020000 */
7745 #define QUADSPI_CCR_DCYC_Pos           (18U)
7746 #define QUADSPI_CCR_DCYC_Msk           (0x1FUL << QUADSPI_CCR_DCYC_Pos)        /*!< 0x007C0000 */
7747 #define QUADSPI_CCR_DCYC               QUADSPI_CCR_DCYC_Msk                    /*!< DCYC[4:0]: Dummy Cycles */
7748 #define QUADSPI_CCR_DMODE_Pos          (24U)
7749 #define QUADSPI_CCR_DMODE_Msk          (0x3UL << QUADSPI_CCR_DMODE_Pos)        /*!< 0x03000000 */
7750 #define QUADSPI_CCR_DMODE              QUADSPI_CCR_DMODE_Msk                   /*!< DMODE[1:0]: Data Mode */
7751 #define QUADSPI_CCR_DMODE_0            (0x1UL << QUADSPI_CCR_DMODE_Pos)        /*!< 0x01000000 */
7752 #define QUADSPI_CCR_DMODE_1            (0x2UL << QUADSPI_CCR_DMODE_Pos)        /*!< 0x02000000 */
7753 #define QUADSPI_CCR_FMODE_Pos          (26U)
7754 #define QUADSPI_CCR_FMODE_Msk          (0x3UL << QUADSPI_CCR_FMODE_Pos)        /*!< 0x0C000000 */
7755 #define QUADSPI_CCR_FMODE              QUADSPI_CCR_FMODE_Msk                   /*!< FMODE[1:0]: Functional Mode */
7756 #define QUADSPI_CCR_FMODE_0            (0x1UL << QUADSPI_CCR_FMODE_Pos)        /*!< 0x04000000 */
7757 #define QUADSPI_CCR_FMODE_1            (0x2UL << QUADSPI_CCR_FMODE_Pos)        /*!< 0x08000000 */
7758 #define QUADSPI_CCR_SIOO_Pos           (28U)
7759 #define QUADSPI_CCR_SIOO_Msk           (0x1UL << QUADSPI_CCR_SIOO_Pos)         /*!< 0x10000000 */
7760 #define QUADSPI_CCR_SIOO               QUADSPI_CCR_SIOO_Msk                    /*!< SIOO: Send Instruction Only Once Mode */
7761 #define QUADSPI_CCR_DHHC_Pos           (30U)
7762 #define QUADSPI_CCR_DHHC_Msk           (0x1UL << QUADSPI_CCR_DHHC_Pos)         /*!< 0x40000000 */
7763 #define QUADSPI_CCR_DHHC               QUADSPI_CCR_DHHC_Msk                    /*!< DHHC: DDR hold */
7764 #define QUADSPI_CCR_DDRM_Pos           (31U)
7765 #define QUADSPI_CCR_DDRM_Msk           (0x1UL << QUADSPI_CCR_DDRM_Pos)         /*!< 0x80000000 */
7766 #define QUADSPI_CCR_DDRM               QUADSPI_CCR_DDRM_Msk                    /*!< DDRM: Double Data Rate Mode */
7767 
7768 /******************  Bit definition for QUADSPI_AR register  *******************/
7769 #define QUADSPI_AR_ADDRESS_Pos         (0U)
7770 #define QUADSPI_AR_ADDRESS_Msk         (0xFFFFFFFFUL << QUADSPI_AR_ADDRESS_Pos)/*!< 0xFFFFFFFF */
7771 #define QUADSPI_AR_ADDRESS             QUADSPI_AR_ADDRESS_Msk                  /*!< ADDRESS[31:0]: Address */
7772 
7773 /******************  Bit definition for QUADSPI_ABR register  ******************/
7774 #define QUADSPI_ABR_ALTERNATE_Pos      (0U)
7775 #define QUADSPI_ABR_ALTERNATE_Msk      (0xFFFFFFFFUL << QUADSPI_ABR_ALTERNATE_Pos)/*!< 0xFFFFFFFF */
7776 #define QUADSPI_ABR_ALTERNATE          QUADSPI_ABR_ALTERNATE_Msk               /*!< ALTERNATE[31:0]: Alternate Bytes */
7777 
7778 /******************  Bit definition for QUADSPI_DR register  *******************/
7779 #define QUADSPI_DR_DATA_Pos            (0U)
7780 #define QUADSPI_DR_DATA_Msk            (0xFFFFFFFFUL << QUADSPI_DR_DATA_Pos)   /*!< 0xFFFFFFFF */
7781 #define QUADSPI_DR_DATA                QUADSPI_DR_DATA_Msk                     /*!< DATA[31:0]: Data */
7782 
7783 /******************  Bit definition for QUADSPI_PSMKR register  ****************/
7784 #define QUADSPI_PSMKR_MASK_Pos         (0U)
7785 #define QUADSPI_PSMKR_MASK_Msk         (0xFFFFFFFFUL << QUADSPI_PSMKR_MASK_Pos)/*!< 0xFFFFFFFF */
7786 #define QUADSPI_PSMKR_MASK             QUADSPI_PSMKR_MASK_Msk                  /*!< MASK[31:0]: Status Mask */
7787 
7788 /******************  Bit definition for QUADSPI_PSMAR register  ****************/
7789 #define QUADSPI_PSMAR_MATCH_Pos        (0U)
7790 #define QUADSPI_PSMAR_MATCH_Msk        (0xFFFFFFFFUL << QUADSPI_PSMAR_MATCH_Pos)/*!< 0xFFFFFFFF */
7791 #define QUADSPI_PSMAR_MATCH            QUADSPI_PSMAR_MATCH_Msk                 /*!< MATCH[31:0]: Status Match */
7792 
7793 /******************  Bit definition for QUADSPI_PIR register  *****************/
7794 #define QUADSPI_PIR_INTERVAL_Pos       (0U)
7795 #define QUADSPI_PIR_INTERVAL_Msk       (0xFFFFUL << QUADSPI_PIR_INTERVAL_Pos)  /*!< 0x0000FFFF */
7796 #define QUADSPI_PIR_INTERVAL           QUADSPI_PIR_INTERVAL_Msk                /*!< INTERVAL[15:0]: Polling Interval */
7797 
7798 /******************  Bit definition for QUADSPI_LPTR register  *****************/
7799 #define QUADSPI_LPTR_TIMEOUT_Pos       (0U)
7800 #define QUADSPI_LPTR_TIMEOUT_Msk       (0xFFFFUL << QUADSPI_LPTR_TIMEOUT_Pos)  /*!< 0x0000FFFF */
7801 #define QUADSPI_LPTR_TIMEOUT           QUADSPI_LPTR_TIMEOUT_Msk                /*!< TIMEOUT[15:0]: Timeout period */
7802 
7803 /******************************************************************************/
7804 /*                                                                            */
7805 /*                         Reset and Clock Control                            */
7806 /*                                                                            */
7807 /******************************************************************************/
7808 /*
7809 * @brief Specific device feature definitions  (not present on all devices in the STM32G4 series)
7810 */
7811 
7812 #define RCC_HSI48_SUPPORT
7813 #define RCC_PLLP_DIV_2_31_SUPPORT
7814 
7815 /********************  Bit definition for RCC_CR register  ********************/
7816 #define RCC_CR_HSION_Pos                     (8U)
7817 #define RCC_CR_HSION_Msk                     (0x1UL << RCC_CR_HSION_Pos)       /*!< 0x00000100 */
7818 #define RCC_CR_HSION                         RCC_CR_HSION_Msk                  /*!< Internal High Speed oscillator (HSI16) clock enable */
7819 #define RCC_CR_HSIKERON_Pos                  (9U)
7820 #define RCC_CR_HSIKERON_Msk                  (0x1UL << RCC_CR_HSIKERON_Pos)    /*!< 0x00000200 */
7821 #define RCC_CR_HSIKERON                      RCC_CR_HSIKERON_Msk               /*!< Internal High Speed oscillator (HSI16) clock enable for some IPs Kernel */
7822 #define RCC_CR_HSIRDY_Pos                    (10U)
7823 #define RCC_CR_HSIRDY_Msk                    (0x1UL << RCC_CR_HSIRDY_Pos)      /*!< 0x00000400 */
7824 #define RCC_CR_HSIRDY                        RCC_CR_HSIRDY_Msk                 /*!< Internal High Speed oscillator (HSI16) clock ready flag */
7825 
7826 #define RCC_CR_HSEON_Pos                     (16U)
7827 #define RCC_CR_HSEON_Msk                     (0x1UL << RCC_CR_HSEON_Pos)       /*!< 0x00010000 */
7828 #define RCC_CR_HSEON                         RCC_CR_HSEON_Msk                  /*!< External High Speed oscillator (HSE) clock enable */
7829 #define RCC_CR_HSERDY_Pos                    (17U)
7830 #define RCC_CR_HSERDY_Msk                    (0x1UL << RCC_CR_HSERDY_Pos)      /*!< 0x00020000 */
7831 #define RCC_CR_HSERDY                        RCC_CR_HSERDY_Msk                 /*!< External High Speed oscillator (HSE) clock ready */
7832 #define RCC_CR_HSEBYP_Pos                    (18U)
7833 #define RCC_CR_HSEBYP_Msk                    (0x1UL << RCC_CR_HSEBYP_Pos)      /*!< 0x00040000 */
7834 #define RCC_CR_HSEBYP                        RCC_CR_HSEBYP_Msk                 /*!< External High Speed oscillator (HSE) clock bypass */
7835 #define RCC_CR_CSSON_Pos                     (19U)
7836 #define RCC_CR_CSSON_Msk                     (0x1UL << RCC_CR_CSSON_Pos)       /*!< 0x00080000 */
7837 #define RCC_CR_CSSON                         RCC_CR_CSSON_Msk                  /*!< HSE Clock Security System enable */
7838 
7839 #define RCC_CR_PLLON_Pos                     (24U)
7840 #define RCC_CR_PLLON_Msk                     (0x1UL << RCC_CR_PLLON_Pos)       /*!< 0x01000000 */
7841 #define RCC_CR_PLLON                         RCC_CR_PLLON_Msk                  /*!< System PLL clock enable */
7842 #define RCC_CR_PLLRDY_Pos                    (25U)
7843 #define RCC_CR_PLLRDY_Msk                    (0x1UL << RCC_CR_PLLRDY_Pos)      /*!< 0x02000000 */
7844 #define RCC_CR_PLLRDY                        RCC_CR_PLLRDY_Msk                 /*!< System PLL clock ready */
7845 
7846 /********************  Bit definition for RCC_ICSCR register  ***************/
7847 /*!< HSICAL configuration */
7848 #define RCC_ICSCR_HSICAL_Pos                 (16U)
7849 #define RCC_ICSCR_HSICAL_Msk                 (0xFFUL << RCC_ICSCR_HSICAL_Pos)  /*!< 0x00FF0000 */
7850 #define RCC_ICSCR_HSICAL                     RCC_ICSCR_HSICAL_Msk              /*!< HSICAL[7:0] bits */
7851 #define RCC_ICSCR_HSICAL_0                   (0x01UL << RCC_ICSCR_HSICAL_Pos)  /*!< 0x00010000 */
7852 #define RCC_ICSCR_HSICAL_1                   (0x02UL << RCC_ICSCR_HSICAL_Pos)  /*!< 0x00020000 */
7853 #define RCC_ICSCR_HSICAL_2                   (0x04UL << RCC_ICSCR_HSICAL_Pos)  /*!< 0x00040000 */
7854 #define RCC_ICSCR_HSICAL_3                   (0x08UL << RCC_ICSCR_HSICAL_Pos)  /*!< 0x00080000 */
7855 #define RCC_ICSCR_HSICAL_4                   (0x10UL << RCC_ICSCR_HSICAL_Pos)  /*!< 0x00100000 */
7856 #define RCC_ICSCR_HSICAL_5                   (0x20UL << RCC_ICSCR_HSICAL_Pos)  /*!< 0x00200000 */
7857 #define RCC_ICSCR_HSICAL_6                   (0x40UL << RCC_ICSCR_HSICAL_Pos)  /*!< 0x00400000 */
7858 #define RCC_ICSCR_HSICAL_7                   (0x80UL << RCC_ICSCR_HSICAL_Pos)  /*!< 0x00800000 */
7859 
7860 /*!< HSITRIM configuration */
7861 #define RCC_ICSCR_HSITRIM_Pos                (24U)
7862 #define RCC_ICSCR_HSITRIM_Msk                (0x7FUL << RCC_ICSCR_HSITRIM_Pos) /*!< 0x7F000000 */
7863 #define RCC_ICSCR_HSITRIM                    RCC_ICSCR_HSITRIM_Msk             /*!< HSITRIM[6:0] bits */
7864 #define RCC_ICSCR_HSITRIM_0                  (0x01UL << RCC_ICSCR_HSITRIM_Pos) /*!< 0x01000000 */
7865 #define RCC_ICSCR_HSITRIM_1                  (0x02UL << RCC_ICSCR_HSITRIM_Pos) /*!< 0x02000000 */
7866 #define RCC_ICSCR_HSITRIM_2                  (0x04UL << RCC_ICSCR_HSITRIM_Pos) /*!< 0x04000000 */
7867 #define RCC_ICSCR_HSITRIM_3                  (0x08UL << RCC_ICSCR_HSITRIM_Pos) /*!< 0x08000000 */
7868 #define RCC_ICSCR_HSITRIM_4                  (0x10UL << RCC_ICSCR_HSITRIM_Pos) /*!< 0x10000000 */
7869 #define RCC_ICSCR_HSITRIM_5                  (0x20UL << RCC_ICSCR_HSITRIM_Pos) /*!< 0x20000000 */
7870 #define RCC_ICSCR_HSITRIM_6                  (0x40UL << RCC_ICSCR_HSITRIM_Pos) /*!< 0x40000000 */
7871 
7872 /********************  Bit definition for RCC_CFGR register  ******************/
7873 /*!< SW configuration */
7874 #define RCC_CFGR_SW_Pos                      (0U)
7875 #define RCC_CFGR_SW_Msk                      (0x3UL << RCC_CFGR_SW_Pos)        /*!< 0x00000003 */
7876 #define RCC_CFGR_SW                          RCC_CFGR_SW_Msk                   /*!< SW[1:0] bits (System clock Switch) */
7877 #define RCC_CFGR_SW_0                        (0x1UL << RCC_CFGR_SW_Pos)        /*!< 0x00000001 */
7878 #define RCC_CFGR_SW_1                        (0x2UL << RCC_CFGR_SW_Pos)        /*!< 0x00000002 */
7879 
7880 #define RCC_CFGR_SW_HSI                      (0x00000001U)                     /*!< HSI16 oscillator selection as system clock */
7881 #define RCC_CFGR_SW_HSE                      (0x00000002U)                     /*!< HSE oscillator selection as system clock */
7882 #define RCC_CFGR_SW_PLL                      (0x00000003U)                     /*!< PLL selection as system clock */
7883 
7884 /*!< SWS configuration */
7885 #define RCC_CFGR_SWS_Pos                     (2U)
7886 #define RCC_CFGR_SWS_Msk                     (0x3UL << RCC_CFGR_SWS_Pos)       /*!< 0x0000000C */
7887 #define RCC_CFGR_SWS                         RCC_CFGR_SWS_Msk                  /*!< SWS[1:0] bits (System Clock Switch Status) */
7888 #define RCC_CFGR_SWS_0                       (0x1UL << RCC_CFGR_SWS_Pos)       /*!< 0x00000004 */
7889 #define RCC_CFGR_SWS_1                       (0x2UL << RCC_CFGR_SWS_Pos)       /*!< 0x00000008 */
7890 
7891 #define RCC_CFGR_SWS_HSI                     (0x00000004U)                     /*!< HSI16 oscillator used as system clock */
7892 #define RCC_CFGR_SWS_HSE                     (0x00000008U)                     /*!< HSE oscillator used as system clock */
7893 #define RCC_CFGR_SWS_PLL                     (0x0000000CU)                     /*!< PLL used as system clock */
7894 
7895 /*!< HPRE configuration */
7896 #define RCC_CFGR_HPRE_Pos                    (4U)
7897 #define RCC_CFGR_HPRE_Msk                    (0xFUL << RCC_CFGR_HPRE_Pos)      /*!< 0x000000F0 */
7898 #define RCC_CFGR_HPRE                        RCC_CFGR_HPRE_Msk                 /*!< HPRE[3:0] bits (AHB prescaler) */
7899 #define RCC_CFGR_HPRE_0                      (0x1UL << RCC_CFGR_HPRE_Pos)      /*!< 0x00000010 */
7900 #define RCC_CFGR_HPRE_1                      (0x2UL << RCC_CFGR_HPRE_Pos)      /*!< 0x00000020 */
7901 #define RCC_CFGR_HPRE_2                      (0x4UL << RCC_CFGR_HPRE_Pos)      /*!< 0x00000040 */
7902 #define RCC_CFGR_HPRE_3                      (0x8UL << RCC_CFGR_HPRE_Pos)      /*!< 0x00000080 */
7903 
7904 #define RCC_CFGR_HPRE_DIV1                   (0x00000000U)                     /*!< SYSCLK not divided */
7905 #define RCC_CFGR_HPRE_DIV2                   (0x00000080U)                     /*!< SYSCLK divided by 2 */
7906 #define RCC_CFGR_HPRE_DIV4                   (0x00000090U)                     /*!< SYSCLK divided by 4 */
7907 #define RCC_CFGR_HPRE_DIV8                   (0x000000A0U)                     /*!< SYSCLK divided by 8 */
7908 #define RCC_CFGR_HPRE_DIV16                  (0x000000B0U)                     /*!< SYSCLK divided by 16 */
7909 #define RCC_CFGR_HPRE_DIV64                  (0x000000C0U)                     /*!< SYSCLK divided by 64 */
7910 #define RCC_CFGR_HPRE_DIV128                 (0x000000D0U)                     /*!< SYSCLK divided by 128 */
7911 #define RCC_CFGR_HPRE_DIV256                 (0x000000E0U)                     /*!< SYSCLK divided by 256 */
7912 #define RCC_CFGR_HPRE_DIV512                 (0x000000F0U)                     /*!< SYSCLK divided by 512 */
7913 
7914 /*!< PPRE1 configuration */
7915 #define RCC_CFGR_PPRE1_Pos                   (8U)
7916 #define RCC_CFGR_PPRE1_Msk                   (0x7UL << RCC_CFGR_PPRE1_Pos)     /*!< 0x00000700 */
7917 #define RCC_CFGR_PPRE1                       RCC_CFGR_PPRE1_Msk                /*!< PRE1[2:0] bits (APB2 prescaler) */
7918 #define RCC_CFGR_PPRE1_0                     (0x1UL << RCC_CFGR_PPRE1_Pos)     /*!< 0x00000100 */
7919 #define RCC_CFGR_PPRE1_1                     (0x2UL << RCC_CFGR_PPRE1_Pos)     /*!< 0x00000200 */
7920 #define RCC_CFGR_PPRE1_2                     (0x4UL << RCC_CFGR_PPRE1_Pos)     /*!< 0x00000400 */
7921 
7922 #define RCC_CFGR_PPRE1_DIV1                  (0x00000000U)                     /*!< HCLK not divided */
7923 #define RCC_CFGR_PPRE1_DIV2                  (0x00000400U)                     /*!< HCLK divided by 2 */
7924 #define RCC_CFGR_PPRE1_DIV4                  (0x00000500U)                     /*!< HCLK divided by 4 */
7925 #define RCC_CFGR_PPRE1_DIV8                  (0x00000600U)                     /*!< HCLK divided by 8 */
7926 #define RCC_CFGR_PPRE1_DIV16                 (0x00000700U)                     /*!< HCLK divided by 16 */
7927 
7928 /*!< PPRE2 configuration */
7929 #define RCC_CFGR_PPRE2_Pos                   (11U)
7930 #define RCC_CFGR_PPRE2_Msk                   (0x7UL << RCC_CFGR_PPRE2_Pos)     /*!< 0x00003800 */
7931 #define RCC_CFGR_PPRE2                       RCC_CFGR_PPRE2_Msk                /*!< PRE2[2:0] bits (APB2 prescaler) */
7932 #define RCC_CFGR_PPRE2_0                     (0x1UL << RCC_CFGR_PPRE2_Pos)     /*!< 0x00000800 */
7933 #define RCC_CFGR_PPRE2_1                     (0x2UL << RCC_CFGR_PPRE2_Pos)     /*!< 0x00001000 */
7934 #define RCC_CFGR_PPRE2_2                     (0x4UL << RCC_CFGR_PPRE2_Pos)     /*!< 0x00002000 */
7935 
7936 #define RCC_CFGR_PPRE2_DIV1                  (0x00000000U)                     /*!< HCLK not divided */
7937 #define RCC_CFGR_PPRE2_DIV2                  (0x00002000U)                     /*!< HCLK divided by 2 */
7938 #define RCC_CFGR_PPRE2_DIV4                  (0x00002800U)                     /*!< HCLK divided by 4 */
7939 #define RCC_CFGR_PPRE2_DIV8                  (0x00003000U)                     /*!< HCLK divided by 8 */
7940 #define RCC_CFGR_PPRE2_DIV16                 (0x00003800U)                     /*!< HCLK divided by 16 */
7941 
7942 /*!< MCOSEL configuration */
7943 #define RCC_CFGR_MCOSEL_Pos                  (24U)
7944 #define RCC_CFGR_MCOSEL_Msk                  (0xFUL << RCC_CFGR_MCOSEL_Pos)    /*!< 0x0F000000 */
7945 #define RCC_CFGR_MCOSEL                      RCC_CFGR_MCOSEL_Msk               /*!< MCOSEL [3:0] bits (Clock output selection) */
7946 #define RCC_CFGR_MCOSEL_0                    (0x1UL << RCC_CFGR_MCOSEL_Pos)    /*!< 0x01000000 */
7947 #define RCC_CFGR_MCOSEL_1                    (0x2UL << RCC_CFGR_MCOSEL_Pos)    /*!< 0x02000000 */
7948 #define RCC_CFGR_MCOSEL_2                    (0x4UL << RCC_CFGR_MCOSEL_Pos)    /*!< 0x04000000 */
7949 #define RCC_CFGR_MCOSEL_3                    (0x8UL << RCC_CFGR_MCOSEL_Pos)    /*!< 0x08000000 */
7950 
7951 #define RCC_CFGR_MCOPRE_Pos                  (28U)
7952 #define RCC_CFGR_MCOPRE_Msk                  (0x7UL << RCC_CFGR_MCOPRE_Pos)    /*!< 0x70000000 */
7953 #define RCC_CFGR_MCOPRE                      RCC_CFGR_MCOPRE_Msk               /*!< MCO prescaler */
7954 #define RCC_CFGR_MCOPRE_0                    (0x1UL << RCC_CFGR_MCOPRE_Pos)    /*!< 0x10000000 */
7955 #define RCC_CFGR_MCOPRE_1                    (0x2UL << RCC_CFGR_MCOPRE_Pos)    /*!< 0x20000000 */
7956 #define RCC_CFGR_MCOPRE_2                    (0x4UL << RCC_CFGR_MCOPRE_Pos)    /*!< 0x40000000 */
7957 
7958 #define RCC_CFGR_MCOPRE_DIV1                 (0x00000000U)                     /*!< MCO is divided by 1 */
7959 #define RCC_CFGR_MCOPRE_DIV2                 (0x10000000U)                     /*!< MCO is divided by 2 */
7960 #define RCC_CFGR_MCOPRE_DIV4                 (0x20000000U)                     /*!< MCO is divided by 4 */
7961 #define RCC_CFGR_MCOPRE_DIV8                 (0x30000000U)                     /*!< MCO is divided by 8 */
7962 #define RCC_CFGR_MCOPRE_DIV16                (0x40000000U)                     /*!< MCO is divided by 16 */
7963 
7964 /* Legacy aliases */
7965 #define RCC_CFGR_MCO_PRE                     RCC_CFGR_MCOPRE
7966 #define RCC_CFGR_MCO_PRE_1                   RCC_CFGR_MCOPRE_DIV1
7967 #define RCC_CFGR_MCO_PRE_2                   RCC_CFGR_MCOPRE_DIV2
7968 #define RCC_CFGR_MCO_PRE_4                   RCC_CFGR_MCOPRE_DIV4
7969 #define RCC_CFGR_MCO_PRE_8                   RCC_CFGR_MCOPRE_DIV8
7970 #define RCC_CFGR_MCO_PRE_16                  RCC_CFGR_MCOPRE_DIV16
7971 
7972 /********************  Bit definition for RCC_PLLCFGR register  ***************/
7973 #define RCC_PLLCFGR_PLLSRC_Pos               (0U)
7974 #define RCC_PLLCFGR_PLLSRC_Msk               (0x3UL << RCC_PLLCFGR_PLLSRC_Pos) /*!< 0x00000003 */
7975 #define RCC_PLLCFGR_PLLSRC                   RCC_PLLCFGR_PLLSRC_Msk
7976 #define RCC_PLLCFGR_PLLSRC_0                 (0x1UL << RCC_PLLCFGR_PLLSRC_Pos) /*!< 0x00000001 */
7977 #define RCC_PLLCFGR_PLLSRC_1                 (0x2UL << RCC_PLLCFGR_PLLSRC_Pos) /*!< 0x00000002 */
7978 
7979 #define RCC_PLLCFGR_PLLSRC_HSI_Pos           (1U)
7980 #define RCC_PLLCFGR_PLLSRC_HSI_Msk           (0x1UL << RCC_PLLCFGR_PLLSRC_HSI_Pos)/*!< 0x00000002 */
7981 #define RCC_PLLCFGR_PLLSRC_HSI               RCC_PLLCFGR_PLLSRC_HSI_Msk        /*!< HSI16 oscillator source clock selected */
7982 #define RCC_PLLCFGR_PLLSRC_HSE_Pos           (0U)
7983 #define RCC_PLLCFGR_PLLSRC_HSE_Msk           (0x3UL << RCC_PLLCFGR_PLLSRC_HSE_Pos)/*!< 0x00000003 */
7984 #define RCC_PLLCFGR_PLLSRC_HSE               RCC_PLLCFGR_PLLSRC_HSE_Msk        /*!< HSE oscillator source clock selected */
7985 
7986 #define RCC_PLLCFGR_PLLM_Pos                 (4U)
7987 #define RCC_PLLCFGR_PLLM_Msk                 (0xFUL << RCC_PLLCFGR_PLLM_Pos)   /*!< 0x000000F0 */
7988 #define RCC_PLLCFGR_PLLM                     RCC_PLLCFGR_PLLM_Msk
7989 #define RCC_PLLCFGR_PLLM_0                   (0x1UL << RCC_PLLCFGR_PLLM_Pos)   /*!< 0x00000010 */
7990 #define RCC_PLLCFGR_PLLM_1                   (0x2UL << RCC_PLLCFGR_PLLM_Pos)   /*!< 0x00000020 */
7991 #define RCC_PLLCFGR_PLLM_2                   (0x4UL << RCC_PLLCFGR_PLLM_Pos)   /*!< 0x00000040 */
7992 #define RCC_PLLCFGR_PLLM_3                   (0x8UL << RCC_PLLCFGR_PLLM_Pos)   /*!< 0x00000080 */
7993 
7994 #define RCC_PLLCFGR_PLLN_Pos                 (8U)
7995 #define RCC_PLLCFGR_PLLN_Msk                 (0x7FUL << RCC_PLLCFGR_PLLN_Pos)  /*!< 0x00007F00 */
7996 #define RCC_PLLCFGR_PLLN                     RCC_PLLCFGR_PLLN_Msk
7997 #define RCC_PLLCFGR_PLLN_0                   (0x01UL << RCC_PLLCFGR_PLLN_Pos)  /*!< 0x00000100 */
7998 #define RCC_PLLCFGR_PLLN_1                   (0x02UL << RCC_PLLCFGR_PLLN_Pos)  /*!< 0x00000200 */
7999 #define RCC_PLLCFGR_PLLN_2                   (0x04UL << RCC_PLLCFGR_PLLN_Pos)  /*!< 0x00000400 */
8000 #define RCC_PLLCFGR_PLLN_3                   (0x08UL << RCC_PLLCFGR_PLLN_Pos)  /*!< 0x00000800 */
8001 #define RCC_PLLCFGR_PLLN_4                   (0x10UL << RCC_PLLCFGR_PLLN_Pos)  /*!< 0x00001000 */
8002 #define RCC_PLLCFGR_PLLN_5                   (0x20UL << RCC_PLLCFGR_PLLN_Pos)  /*!< 0x00002000 */
8003 #define RCC_PLLCFGR_PLLN_6                   (0x40UL << RCC_PLLCFGR_PLLN_Pos)  /*!< 0x00004000 */
8004 
8005 #define RCC_PLLCFGR_PLLPEN_Pos               (16U)
8006 #define RCC_PLLCFGR_PLLPEN_Msk               (0x1UL << RCC_PLLCFGR_PLLPEN_Pos) /*!< 0x00010000 */
8007 #define RCC_PLLCFGR_PLLPEN                   RCC_PLLCFGR_PLLPEN_Msk
8008 #define RCC_PLLCFGR_PLLP_Pos                 (17U)
8009 #define RCC_PLLCFGR_PLLP_Msk                 (0x1UL << RCC_PLLCFGR_PLLP_Pos)   /*!< 0x00020000 */
8010 #define RCC_PLLCFGR_PLLP                     RCC_PLLCFGR_PLLP_Msk
8011 #define RCC_PLLCFGR_PLLQEN_Pos               (20U)
8012 #define RCC_PLLCFGR_PLLQEN_Msk               (0x1UL << RCC_PLLCFGR_PLLQEN_Pos) /*!< 0x00100000 */
8013 #define RCC_PLLCFGR_PLLQEN                   RCC_PLLCFGR_PLLQEN_Msk
8014 
8015 #define RCC_PLLCFGR_PLLQ_Pos                 (21U)
8016 #define RCC_PLLCFGR_PLLQ_Msk                 (0x3UL << RCC_PLLCFGR_PLLQ_Pos)   /*!< 0x00600000 */
8017 #define RCC_PLLCFGR_PLLQ                     RCC_PLLCFGR_PLLQ_Msk
8018 #define RCC_PLLCFGR_PLLQ_0                   (0x1UL << RCC_PLLCFGR_PLLQ_Pos)   /*!< 0x00200000 */
8019 #define RCC_PLLCFGR_PLLQ_1                   (0x2UL << RCC_PLLCFGR_PLLQ_Pos)   /*!< 0x00400000 */
8020 
8021 #define RCC_PLLCFGR_PLLREN_Pos               (24U)
8022 #define RCC_PLLCFGR_PLLREN_Msk               (0x1UL << RCC_PLLCFGR_PLLREN_Pos) /*!< 0x01000000 */
8023 #define RCC_PLLCFGR_PLLREN                   RCC_PLLCFGR_PLLREN_Msk
8024 #define RCC_PLLCFGR_PLLR_Pos                 (25U)
8025 #define RCC_PLLCFGR_PLLR_Msk                 (0x3UL << RCC_PLLCFGR_PLLR_Pos)   /*!< 0x06000000 */
8026 #define RCC_PLLCFGR_PLLR                     RCC_PLLCFGR_PLLR_Msk
8027 #define RCC_PLLCFGR_PLLR_0                   (0x1UL << RCC_PLLCFGR_PLLR_Pos)   /*!< 0x02000000 */
8028 #define RCC_PLLCFGR_PLLR_1                   (0x2UL << RCC_PLLCFGR_PLLR_Pos)   /*!< 0x04000000 */
8029 
8030 #define RCC_PLLCFGR_PLLPDIV_Pos              (27U)
8031 #define RCC_PLLCFGR_PLLPDIV_Msk              (0x1FUL << RCC_PLLCFGR_PLLPDIV_Pos)/*!< 0xF8000000 */
8032 #define RCC_PLLCFGR_PLLPDIV                  RCC_PLLCFGR_PLLPDIV_Msk
8033 #define RCC_PLLCFGR_PLLPDIV_0                (0x01UL << RCC_PLLCFGR_PLLPDIV_Pos)/*!< 0x08000000 */
8034 #define RCC_PLLCFGR_PLLPDIV_1                (0x02UL << RCC_PLLCFGR_PLLPDIV_Pos)/*!< 0x10000000 */
8035 #define RCC_PLLCFGR_PLLPDIV_2                (0x04UL << RCC_PLLCFGR_PLLPDIV_Pos)/*!< 0x20000000 */
8036 #define RCC_PLLCFGR_PLLPDIV_3                (0x08UL << RCC_PLLCFGR_PLLPDIV_Pos)/*!< 0x40000000 */
8037 #define RCC_PLLCFGR_PLLPDIV_4                (0x10UL << RCC_PLLCFGR_PLLPDIV_Pos)/*!< 0x80000000 */
8038 
8039 /********************  Bit definition for RCC_CIER register  ******************/
8040 #define RCC_CIER_LSIRDYIE_Pos                (0U)
8041 #define RCC_CIER_LSIRDYIE_Msk                (0x1UL << RCC_CIER_LSIRDYIE_Pos)  /*!< 0x00000001 */
8042 #define RCC_CIER_LSIRDYIE                    RCC_CIER_LSIRDYIE_Msk
8043 #define RCC_CIER_LSERDYIE_Pos                (1U)
8044 #define RCC_CIER_LSERDYIE_Msk                (0x1UL << RCC_CIER_LSERDYIE_Pos)  /*!< 0x00000002 */
8045 #define RCC_CIER_LSERDYIE                    RCC_CIER_LSERDYIE_Msk
8046 #define RCC_CIER_HSIRDYIE_Pos                (3U)
8047 #define RCC_CIER_HSIRDYIE_Msk                (0x1UL << RCC_CIER_HSIRDYIE_Pos)  /*!< 0x00000008 */
8048 #define RCC_CIER_HSIRDYIE                    RCC_CIER_HSIRDYIE_Msk
8049 #define RCC_CIER_HSERDYIE_Pos                (4U)
8050 #define RCC_CIER_HSERDYIE_Msk                (0x1UL << RCC_CIER_HSERDYIE_Pos)  /*!< 0x00000010 */
8051 #define RCC_CIER_HSERDYIE                    RCC_CIER_HSERDYIE_Msk
8052 #define RCC_CIER_PLLRDYIE_Pos                (5U)
8053 #define RCC_CIER_PLLRDYIE_Msk                (0x1UL << RCC_CIER_PLLRDYIE_Pos)  /*!< 0x00000020 */
8054 #define RCC_CIER_PLLRDYIE                    RCC_CIER_PLLRDYIE_Msk
8055 #define RCC_CIER_LSECSSIE_Pos                (9U)
8056 #define RCC_CIER_LSECSSIE_Msk                (0x1UL << RCC_CIER_LSECSSIE_Pos)  /*!< 0x00000200 */
8057 #define RCC_CIER_LSECSSIE                    RCC_CIER_LSECSSIE_Msk
8058 #define RCC_CIER_HSI48RDYIE_Pos              (10U)
8059 #define RCC_CIER_HSI48RDYIE_Msk              (0x1UL << RCC_CIER_HSI48RDYIE_Pos)/*!< 0x00000400 */
8060 #define RCC_CIER_HSI48RDYIE                  RCC_CIER_HSI48RDYIE_Msk
8061 
8062 /********************  Bit definition for RCC_CIFR register  ******************/
8063 #define RCC_CIFR_LSIRDYF_Pos                 (0U)
8064 #define RCC_CIFR_LSIRDYF_Msk                 (0x1UL << RCC_CIFR_LSIRDYF_Pos)   /*!< 0x00000001 */
8065 #define RCC_CIFR_LSIRDYF                     RCC_CIFR_LSIRDYF_Msk
8066 #define RCC_CIFR_LSERDYF_Pos                 (1U)
8067 #define RCC_CIFR_LSERDYF_Msk                 (0x1UL << RCC_CIFR_LSERDYF_Pos)   /*!< 0x00000002 */
8068 #define RCC_CIFR_LSERDYF                     RCC_CIFR_LSERDYF_Msk
8069 #define RCC_CIFR_HSIRDYF_Pos                 (3U)
8070 #define RCC_CIFR_HSIRDYF_Msk                 (0x1UL << RCC_CIFR_HSIRDYF_Pos)   /*!< 0x00000008 */
8071 #define RCC_CIFR_HSIRDYF                     RCC_CIFR_HSIRDYF_Msk
8072 #define RCC_CIFR_HSERDYF_Pos                 (4U)
8073 #define RCC_CIFR_HSERDYF_Msk                 (0x1UL << RCC_CIFR_HSERDYF_Pos)   /*!< 0x00000010 */
8074 #define RCC_CIFR_HSERDYF                     RCC_CIFR_HSERDYF_Msk
8075 #define RCC_CIFR_PLLRDYF_Pos                 (5U)
8076 #define RCC_CIFR_PLLRDYF_Msk                 (0x1UL << RCC_CIFR_PLLRDYF_Pos)   /*!< 0x00000020 */
8077 #define RCC_CIFR_PLLRDYF                     RCC_CIFR_PLLRDYF_Msk
8078 #define RCC_CIFR_CSSF_Pos                    (8U)
8079 #define RCC_CIFR_CSSF_Msk                    (0x1UL << RCC_CIFR_CSSF_Pos)      /*!< 0x00000100 */
8080 #define RCC_CIFR_CSSF                        RCC_CIFR_CSSF_Msk
8081 #define RCC_CIFR_LSECSSF_Pos                 (9U)
8082 #define RCC_CIFR_LSECSSF_Msk                 (0x1UL << RCC_CIFR_LSECSSF_Pos)   /*!< 0x00000200 */
8083 #define RCC_CIFR_LSECSSF                     RCC_CIFR_LSECSSF_Msk
8084 #define RCC_CIFR_HSI48RDYF_Pos               (10U)
8085 #define RCC_CIFR_HSI48RDYF_Msk               (0x1UL << RCC_CIFR_HSI48RDYF_Pos) /*!< 0x00000400 */
8086 #define RCC_CIFR_HSI48RDYF                   RCC_CIFR_HSI48RDYF_Msk
8087 
8088 /********************  Bit definition for RCC_CICR register  ******************/
8089 #define RCC_CICR_LSIRDYC_Pos                 (0U)
8090 #define RCC_CICR_LSIRDYC_Msk                 (0x1UL << RCC_CICR_LSIRDYC_Pos)   /*!< 0x00000001 */
8091 #define RCC_CICR_LSIRDYC                     RCC_CICR_LSIRDYC_Msk
8092 #define RCC_CICR_LSERDYC_Pos                 (1U)
8093 #define RCC_CICR_LSERDYC_Msk                 (0x1UL << RCC_CICR_LSERDYC_Pos)   /*!< 0x00000002 */
8094 #define RCC_CICR_LSERDYC                     RCC_CICR_LSERDYC_Msk
8095 #define RCC_CICR_HSIRDYC_Pos                 (3U)
8096 #define RCC_CICR_HSIRDYC_Msk                 (0x1UL << RCC_CICR_HSIRDYC_Pos)   /*!< 0x00000008 */
8097 #define RCC_CICR_HSIRDYC                     RCC_CICR_HSIRDYC_Msk
8098 #define RCC_CICR_HSERDYC_Pos                 (4U)
8099 #define RCC_CICR_HSERDYC_Msk                 (0x1UL << RCC_CICR_HSERDYC_Pos)   /*!< 0x00000010 */
8100 #define RCC_CICR_HSERDYC                     RCC_CICR_HSERDYC_Msk
8101 #define RCC_CICR_PLLRDYC_Pos                 (5U)
8102 #define RCC_CICR_PLLRDYC_Msk                 (0x1UL << RCC_CICR_PLLRDYC_Pos)   /*!< 0x00000020 */
8103 #define RCC_CICR_PLLRDYC                     RCC_CICR_PLLRDYC_Msk
8104 #define RCC_CICR_CSSC_Pos                    (8U)
8105 #define RCC_CICR_CSSC_Msk                    (0x1UL << RCC_CICR_CSSC_Pos)      /*!< 0x00000100 */
8106 #define RCC_CICR_CSSC                        RCC_CICR_CSSC_Msk
8107 #define RCC_CICR_LSECSSC_Pos                 (9U)
8108 #define RCC_CICR_LSECSSC_Msk                 (0x1UL << RCC_CICR_LSECSSC_Pos)   /*!< 0x00000200 */
8109 #define RCC_CICR_LSECSSC                     RCC_CICR_LSECSSC_Msk
8110 #define RCC_CICR_HSI48RDYC_Pos               (10U)
8111 #define RCC_CICR_HSI48RDYC_Msk               (0x1UL << RCC_CICR_HSI48RDYC_Pos) /*!< 0x00000400 */
8112 #define RCC_CICR_HSI48RDYC                   RCC_CICR_HSI48RDYC_Msk
8113 
8114 /********************  Bit definition for RCC_AHB1RSTR register  **************/
8115 #define RCC_AHB1RSTR_DMA1RST_Pos             (0U)
8116 #define RCC_AHB1RSTR_DMA1RST_Msk             (0x1UL << RCC_AHB1RSTR_DMA1RST_Pos)/*!< 0x00000001 */
8117 #define RCC_AHB1RSTR_DMA1RST                 RCC_AHB1RSTR_DMA1RST_Msk
8118 #define RCC_AHB1RSTR_DMA2RST_Pos             (1U)
8119 #define RCC_AHB1RSTR_DMA2RST_Msk             (0x1UL << RCC_AHB1RSTR_DMA2RST_Pos)/*!< 0x00000002 */
8120 #define RCC_AHB1RSTR_DMA2RST                 RCC_AHB1RSTR_DMA2RST_Msk
8121 #define RCC_AHB1RSTR_DMAMUX1RST_Pos          (2U)
8122 #define RCC_AHB1RSTR_DMAMUX1RST_Msk          (0x1UL << RCC_AHB1RSTR_DMAMUX1RST_Pos)/*!< 0x00000004 */
8123 #define RCC_AHB1RSTR_DMAMUX1RST              RCC_AHB1RSTR_DMAMUX1RST_Msk
8124 #define RCC_AHB1RSTR_CORDICRST_Pos           (3U)
8125 #define RCC_AHB1RSTR_CORDICRST_Msk           (0x1UL << RCC_AHB1RSTR_CORDICRST_Pos)/*!< 0x00000008 */
8126 #define RCC_AHB1RSTR_CORDICRST               RCC_AHB1RSTR_CORDICRST_Msk
8127 #define RCC_AHB1RSTR_FMACRST_Pos             (4U)
8128 #define RCC_AHB1RSTR_FMACRST_Msk             (0x1UL << RCC_AHB1RSTR_FMACRST_Pos)  /*!< 0x00000010 */
8129 #define RCC_AHB1RSTR_FMACRST                 RCC_AHB1RSTR_FMACRST_Msk
8130 #define RCC_AHB1RSTR_FLASHRST_Pos            (8U)
8131 #define RCC_AHB1RSTR_FLASHRST_Msk            (0x1UL << RCC_AHB1RSTR_FLASHRST_Pos)/*!< 0x00000100 */
8132 #define RCC_AHB1RSTR_FLASHRST                RCC_AHB1RSTR_FLASHRST_Msk
8133 #define RCC_AHB1RSTR_CRCRST_Pos              (12U)
8134 #define RCC_AHB1RSTR_CRCRST_Msk              (0x1UL << RCC_AHB1RSTR_CRCRST_Pos)/*!< 0x00001000 */
8135 #define RCC_AHB1RSTR_CRCRST                  RCC_AHB1RSTR_CRCRST_Msk
8136 
8137 /********************  Bit definition for RCC_AHB2RSTR register  **************/
8138 #define RCC_AHB2RSTR_GPIOARST_Pos            (0U)
8139 #define RCC_AHB2RSTR_GPIOARST_Msk            (0x1UL << RCC_AHB2RSTR_GPIOARST_Pos)/*!< 0x00000001 */
8140 #define RCC_AHB2RSTR_GPIOARST                RCC_AHB2RSTR_GPIOARST_Msk
8141 #define RCC_AHB2RSTR_GPIOBRST_Pos            (1U)
8142 #define RCC_AHB2RSTR_GPIOBRST_Msk            (0x1UL << RCC_AHB2RSTR_GPIOBRST_Pos)/*!< 0x00000002 */
8143 #define RCC_AHB2RSTR_GPIOBRST                RCC_AHB2RSTR_GPIOBRST_Msk
8144 #define RCC_AHB2RSTR_GPIOCRST_Pos            (2U)
8145 #define RCC_AHB2RSTR_GPIOCRST_Msk            (0x1UL << RCC_AHB2RSTR_GPIOCRST_Pos)/*!< 0x00000004 */
8146 #define RCC_AHB2RSTR_GPIOCRST                RCC_AHB2RSTR_GPIOCRST_Msk
8147 #define RCC_AHB2RSTR_GPIODRST_Pos            (3U)
8148 #define RCC_AHB2RSTR_GPIODRST_Msk            (0x1UL << RCC_AHB2RSTR_GPIODRST_Pos)/*!< 0x00000008 */
8149 #define RCC_AHB2RSTR_GPIODRST                RCC_AHB2RSTR_GPIODRST_Msk
8150 #define RCC_AHB2RSTR_GPIOERST_Pos            (4U)
8151 #define RCC_AHB2RSTR_GPIOERST_Msk            (0x1UL << RCC_AHB2RSTR_GPIOERST_Pos)/*!< 0x00000010 */
8152 #define RCC_AHB2RSTR_GPIOERST                RCC_AHB2RSTR_GPIOERST_Msk
8153 #define RCC_AHB2RSTR_GPIOFRST_Pos            (5U)
8154 #define RCC_AHB2RSTR_GPIOFRST_Msk            (0x1UL << RCC_AHB2RSTR_GPIOFRST_Pos)/*!< 0x00000020 */
8155 #define RCC_AHB2RSTR_GPIOFRST                RCC_AHB2RSTR_GPIOFRST_Msk
8156 #define RCC_AHB2RSTR_GPIOGRST_Pos            (6U)
8157 #define RCC_AHB2RSTR_GPIOGRST_Msk            (0x1UL << RCC_AHB2RSTR_GPIOGRST_Pos)/*!< 0x00000040 */
8158 #define RCC_AHB2RSTR_GPIOGRST                RCC_AHB2RSTR_GPIOGRST_Msk
8159 #define RCC_AHB2RSTR_ADC12RST_Pos            (13U)
8160 #define RCC_AHB2RSTR_ADC12RST_Msk            (0x1UL << RCC_AHB2RSTR_ADC12RST_Pos)/*!< 0x00002000 */
8161 #define RCC_AHB2RSTR_ADC12RST                RCC_AHB2RSTR_ADC12RST_Msk
8162 #define RCC_AHB2RSTR_ADC345RST_Pos           (14U)
8163 #define RCC_AHB2RSTR_ADC345RST_Msk           (0x1UL << RCC_AHB2RSTR_ADC345RST_Pos)/*!< 0x00004000 */
8164 #define RCC_AHB2RSTR_ADC345RST               RCC_AHB2RSTR_ADC345RST_Msk
8165 #define RCC_AHB2RSTR_DAC1RST_Pos             (16U)
8166 #define RCC_AHB2RSTR_DAC1RST_Msk             (0x1UL << RCC_AHB2RSTR_DAC1RST_Pos)/*!< 0x00010000 */
8167 #define RCC_AHB2RSTR_DAC1RST                 RCC_AHB2RSTR_DAC1RST_Msk
8168 #define RCC_AHB2RSTR_DAC3RST_Pos             (18U)
8169 #define RCC_AHB2RSTR_DAC3RST_Msk             (0x1UL << RCC_AHB2RSTR_DAC3RST_Pos)/*!< 0x00040000 */
8170 #define RCC_AHB2RSTR_DAC3RST                 RCC_AHB2RSTR_DAC3RST_Msk
8171 #define RCC_AHB2RSTR_AESRST_Pos              (24U)
8172 #define RCC_AHB2RSTR_AESRST_Msk              (0x1UL << RCC_AHB2RSTR_AESRST_Pos)/*!< 0x01000000 */
8173 #define RCC_AHB2RSTR_AESRST                  RCC_AHB2RSTR_AESRST_Msk
8174 #define RCC_AHB2RSTR_RNGRST_Pos              (26U)
8175 #define RCC_AHB2RSTR_RNGRST_Msk              (0x1UL << RCC_AHB2RSTR_RNGRST_Pos)/*!< 0x04000000 */
8176 #define RCC_AHB2RSTR_RNGRST                  RCC_AHB2RSTR_RNGRST_Msk
8177 
8178 /********************  Bit definition for RCC_AHB3RSTR register  **************/
8179 #define RCC_AHB3RSTR_QSPIRST_Pos             (8U)
8180 #define RCC_AHB3RSTR_QSPIRST_Msk             (0x1UL << RCC_AHB3RSTR_QSPIRST_Pos)/*!< 0x00000100 */
8181 #define RCC_AHB3RSTR_QSPIRST                 RCC_AHB3RSTR_QSPIRST_Msk
8182 
8183 /********************  Bit definition for RCC_APB1RSTR1 register  **************/
8184 #define RCC_APB1RSTR1_TIM2RST_Pos            (0U)
8185 #define RCC_APB1RSTR1_TIM2RST_Msk            (0x1UL << RCC_APB1RSTR1_TIM2RST_Pos)/*!< 0x00000001 */
8186 #define RCC_APB1RSTR1_TIM2RST                RCC_APB1RSTR1_TIM2RST_Msk
8187 #define RCC_APB1RSTR1_TIM3RST_Pos            (1U)
8188 #define RCC_APB1RSTR1_TIM3RST_Msk            (0x1UL << RCC_APB1RSTR1_TIM3RST_Pos)/*!< 0x00000002 */
8189 #define RCC_APB1RSTR1_TIM3RST                RCC_APB1RSTR1_TIM3RST_Msk
8190 #define RCC_APB1RSTR1_TIM4RST_Pos            (2U)
8191 #define RCC_APB1RSTR1_TIM4RST_Msk            (0x1UL << RCC_APB1RSTR1_TIM4RST_Pos)/*!< 0x00000004 */
8192 #define RCC_APB1RSTR1_TIM4RST                RCC_APB1RSTR1_TIM4RST_Msk
8193 #define RCC_APB1RSTR1_TIM6RST_Pos            (4U)
8194 #define RCC_APB1RSTR1_TIM6RST_Msk            (0x1UL << RCC_APB1RSTR1_TIM6RST_Pos)/*!< 0x00000010 */
8195 #define RCC_APB1RSTR1_TIM6RST                RCC_APB1RSTR1_TIM6RST_Msk
8196 #define RCC_APB1RSTR1_TIM7RST_Pos            (5U)
8197 #define RCC_APB1RSTR1_TIM7RST_Msk            (0x1UL << RCC_APB1RSTR1_TIM7RST_Pos)/*!< 0x00000020 */
8198 #define RCC_APB1RSTR1_TIM7RST                RCC_APB1RSTR1_TIM7RST_Msk
8199 #define RCC_APB1RSTR1_CRSRST_Pos             (8U)
8200 #define RCC_APB1RSTR1_CRSRST_Msk             (0x1UL << RCC_APB1RSTR1_CRSRST_Pos)/*!< 0x00000100 */
8201 #define RCC_APB1RSTR1_CRSRST                 RCC_APB1RSTR1_CRSRST_Msk
8202 #define RCC_APB1RSTR1_SPI2RST_Pos            (14U)
8203 #define RCC_APB1RSTR1_SPI2RST_Msk            (0x1UL << RCC_APB1RSTR1_SPI2RST_Pos)/*!< 0x00004000 */
8204 #define RCC_APB1RSTR1_SPI2RST                RCC_APB1RSTR1_SPI2RST_Msk
8205 #define RCC_APB1RSTR1_SPI3RST_Pos            (15U)
8206 #define RCC_APB1RSTR1_SPI3RST_Msk            (0x1UL << RCC_APB1RSTR1_SPI3RST_Pos)/*!< 0x00008000 */
8207 #define RCC_APB1RSTR1_SPI3RST                RCC_APB1RSTR1_SPI3RST_Msk
8208 #define RCC_APB1RSTR1_USART2RST_Pos          (17U)
8209 #define RCC_APB1RSTR1_USART2RST_Msk          (0x1UL << RCC_APB1RSTR1_USART2RST_Pos)/*!< 0x00020000 */
8210 #define RCC_APB1RSTR1_USART2RST              RCC_APB1RSTR1_USART2RST_Msk
8211 #define RCC_APB1RSTR1_USART3RST_Pos          (18U)
8212 #define RCC_APB1RSTR1_USART3RST_Msk          (0x1UL << RCC_APB1RSTR1_USART3RST_Pos)/*!< 0x00040000 */
8213 #define RCC_APB1RSTR1_USART3RST              RCC_APB1RSTR1_USART3RST_Msk
8214 #define RCC_APB1RSTR1_UART4RST_Pos           (19U)
8215 #define RCC_APB1RSTR1_UART4RST_Msk           (0x1UL << RCC_APB1RSTR1_UART4RST_Pos)/*!< 0x00080000 */
8216 #define RCC_APB1RSTR1_UART4RST               RCC_APB1RSTR1_UART4RST_Msk
8217 #define RCC_APB1RSTR1_UART5RST_Pos           (20U)
8218 #define RCC_APB1RSTR1_UART5RST_Msk           (0x1UL << RCC_APB1RSTR1_UART5RST_Pos)/*!< 0x00100000 */
8219 #define RCC_APB1RSTR1_UART5RST               RCC_APB1RSTR1_UART5RST_Msk
8220 #define RCC_APB1RSTR1_I2C1RST_Pos            (21U)
8221 #define RCC_APB1RSTR1_I2C1RST_Msk            (0x1UL << RCC_APB1RSTR1_I2C1RST_Pos)/*!< 0x00200000 */
8222 #define RCC_APB1RSTR1_I2C1RST                RCC_APB1RSTR1_I2C1RST_Msk
8223 #define RCC_APB1RSTR1_I2C2RST_Pos            (22U)
8224 #define RCC_APB1RSTR1_I2C2RST_Msk            (0x1UL << RCC_APB1RSTR1_I2C2RST_Pos)/*!< 0x00400000 */
8225 #define RCC_APB1RSTR1_I2C2RST                RCC_APB1RSTR1_I2C2RST_Msk
8226 #define RCC_APB1RSTR1_USBRST_Pos             (23U)
8227 #define RCC_APB1RSTR1_USBRST_Msk             (0x1UL << RCC_APB1RSTR1_USBRST_Pos)/*!< 0x00800000 */
8228 #define RCC_APB1RSTR1_USBRST                 RCC_APB1RSTR1_USBRST_Msk
8229 #define RCC_APB1RSTR1_FDCANRST_Pos           (25U)
8230 #define RCC_APB1RSTR1_FDCANRST_Msk           (0x1UL << RCC_APB1RSTR1_FDCANRST_Pos)/*!< 0x02000000 */
8231 #define RCC_APB1RSTR1_FDCANRST               RCC_APB1RSTR1_FDCANRST_Msk
8232 #define RCC_APB1RSTR1_PWRRST_Pos             (28U)
8233 #define RCC_APB1RSTR1_PWRRST_Msk             (0x1UL << RCC_APB1RSTR1_PWRRST_Pos)/*!< 0x10000000 */
8234 #define RCC_APB1RSTR1_PWRRST                 RCC_APB1RSTR1_PWRRST_Msk
8235 #define RCC_APB1RSTR1_I2C3RST_Pos            (30U)
8236 #define RCC_APB1RSTR1_I2C3RST_Msk            (0x1UL << RCC_APB1RSTR1_I2C3RST_Pos)/*!< 0x40000000 */
8237 #define RCC_APB1RSTR1_I2C3RST                RCC_APB1RSTR1_I2C3RST_Msk
8238 #define RCC_APB1RSTR1_LPTIM1RST_Pos          (31U)
8239 #define RCC_APB1RSTR1_LPTIM1RST_Msk          (0x1UL << RCC_APB1RSTR1_LPTIM1RST_Pos)/*!< 0x80000000 */
8240 #define RCC_APB1RSTR1_LPTIM1RST              RCC_APB1RSTR1_LPTIM1RST_Msk
8241 
8242 /********************  Bit definition for RCC_APB1RSTR2 register  **************/
8243 #define RCC_APB1RSTR2_LPUART1RST_Pos         (0U)
8244 #define RCC_APB1RSTR2_LPUART1RST_Msk         (0x1UL << RCC_APB1RSTR2_LPUART1RST_Pos)/*!< 0x00000001 */
8245 #define RCC_APB1RSTR2_LPUART1RST             RCC_APB1RSTR2_LPUART1RST_Msk
8246 #define RCC_APB1RSTR2_UCPD1RST_Pos           (8U)
8247 #define RCC_APB1RSTR2_UCPD1RST_Msk           (0x1UL << RCC_APB1RSTR2_UCPD1RST_Pos)/*!< 0x00000100 */
8248 #define RCC_APB1RSTR2_UCPD1RST               RCC_APB1RSTR2_UCPD1RST_Msk
8249 
8250 /********************  Bit definition for RCC_APB2RSTR register  **************/
8251 #define RCC_APB2RSTR_SYSCFGRST_Pos           (0U)
8252 #define RCC_APB2RSTR_SYSCFGRST_Msk           (0x1UL << RCC_APB2RSTR_SYSCFGRST_Pos)/*!< 0x00000001 */
8253 #define RCC_APB2RSTR_SYSCFGRST               RCC_APB2RSTR_SYSCFGRST_Msk
8254 #define RCC_APB2RSTR_TIM1RST_Pos             (11U)
8255 #define RCC_APB2RSTR_TIM1RST_Msk             (0x1UL << RCC_APB2RSTR_TIM1RST_Pos)/*!< 0x00000800 */
8256 #define RCC_APB2RSTR_TIM1RST                 RCC_APB2RSTR_TIM1RST_Msk
8257 #define RCC_APB2RSTR_SPI1RST_Pos             (12U)
8258 #define RCC_APB2RSTR_SPI1RST_Msk             (0x1UL << RCC_APB2RSTR_SPI1RST_Pos)/*!< 0x00001000 */
8259 #define RCC_APB2RSTR_SPI1RST                 RCC_APB2RSTR_SPI1RST_Msk
8260 #define RCC_APB2RSTR_TIM8RST_Pos             (13U)
8261 #define RCC_APB2RSTR_TIM8RST_Msk             (0x1UL << RCC_APB2RSTR_TIM8RST_Pos)/*!< 0x00002000 */
8262 #define RCC_APB2RSTR_TIM8RST                 RCC_APB2RSTR_TIM8RST_Msk
8263 #define RCC_APB2RSTR_USART1RST_Pos           (14U)
8264 #define RCC_APB2RSTR_USART1RST_Msk           (0x1UL << RCC_APB2RSTR_USART1RST_Pos)/*!< 0x00004000 */
8265 #define RCC_APB2RSTR_USART1RST               RCC_APB2RSTR_USART1RST_Msk
8266 #define RCC_APB2RSTR_TIM15RST_Pos            (16U)
8267 #define RCC_APB2RSTR_TIM15RST_Msk            (0x1UL << RCC_APB2RSTR_TIM15RST_Pos)/*!< 0x00010000 */
8268 #define RCC_APB2RSTR_TIM15RST                RCC_APB2RSTR_TIM15RST_Msk
8269 #define RCC_APB2RSTR_TIM16RST_Pos            (17U)
8270 #define RCC_APB2RSTR_TIM16RST_Msk            (0x1UL << RCC_APB2RSTR_TIM16RST_Pos)/*!< 0x00020000 */
8271 #define RCC_APB2RSTR_TIM16RST                RCC_APB2RSTR_TIM16RST_Msk
8272 #define RCC_APB2RSTR_TIM17RST_Pos            (18U)
8273 #define RCC_APB2RSTR_TIM17RST_Msk            (0x1UL << RCC_APB2RSTR_TIM17RST_Pos)/*!< 0x00040000 */
8274 #define RCC_APB2RSTR_TIM17RST                RCC_APB2RSTR_TIM17RST_Msk
8275 #define RCC_APB2RSTR_TIM20RST_Pos            (20U)
8276 #define RCC_APB2RSTR_TIM20RST_Msk            (0x1UL << RCC_APB2RSTR_TIM20RST_Pos)/*!< 0x00100000 */
8277 #define RCC_APB2RSTR_TIM20RST                RCC_APB2RSTR_TIM20RST_Msk
8278 #define RCC_APB2RSTR_SAI1RST_Pos             (21U)
8279 #define RCC_APB2RSTR_SAI1RST_Msk             (0x1UL << RCC_APB2RSTR_SAI1RST_Pos)/*!< 0x00200000 */
8280 #define RCC_APB2RSTR_SAI1RST                 RCC_APB2RSTR_SAI1RST_Msk
8281 
8282 /********************  Bit definition for RCC_AHB1ENR register  ***************/
8283 #define RCC_AHB1ENR_DMA1EN_Pos               (0U)
8284 #define RCC_AHB1ENR_DMA1EN_Msk               (0x1UL << RCC_AHB1ENR_DMA1EN_Pos) /*!< 0x00000001 */
8285 #define RCC_AHB1ENR_DMA1EN                   RCC_AHB1ENR_DMA1EN_Msk
8286 #define RCC_AHB1ENR_DMA2EN_Pos               (1U)
8287 #define RCC_AHB1ENR_DMA2EN_Msk               (0x1UL << RCC_AHB1ENR_DMA2EN_Pos) /*!< 0x00000002 */
8288 #define RCC_AHB1ENR_DMA2EN                   RCC_AHB1ENR_DMA2EN_Msk
8289 #define RCC_AHB1ENR_DMAMUX1EN_Pos            (2U)
8290 #define RCC_AHB1ENR_DMAMUX1EN_Msk            (0x1UL << RCC_AHB1ENR_DMAMUX1EN_Pos)/*!< 0x00000004 */
8291 #define RCC_AHB1ENR_DMAMUX1EN                RCC_AHB1ENR_DMAMUX1EN_Msk
8292 #define RCC_AHB1ENR_CORDICEN_Pos             (3U)
8293 #define RCC_AHB1ENR_CORDICEN_Msk             (0x1UL << RCC_AHB1ENR_CORDICEN_Pos)/*!< 0x00000008 */
8294 #define RCC_AHB1ENR_CORDICEN                 RCC_AHB1ENR_CORDICEN_Msk
8295 #define RCC_AHB1ENR_FMACEN_Pos               (4U)
8296 #define RCC_AHB1ENR_FMACEN_Msk               (0x1UL << RCC_AHB1ENR_FMACEN_Pos)  /*!< 0x00000010 */
8297 #define RCC_AHB1ENR_FMACEN                   RCC_AHB1ENR_FMACEN_Msk
8298 #define RCC_AHB1ENR_FLASHEN_Pos              (8U)
8299 #define RCC_AHB1ENR_FLASHEN_Msk              (0x1UL << RCC_AHB1ENR_FLASHEN_Pos)/*!< 0x00000100 */
8300 #define RCC_AHB1ENR_FLASHEN                  RCC_AHB1ENR_FLASHEN_Msk
8301 #define RCC_AHB1ENR_CRCEN_Pos                (12U)
8302 #define RCC_AHB1ENR_CRCEN_Msk                (0x1UL << RCC_AHB1ENR_CRCEN_Pos)  /*!< 0x00001000 */
8303 #define RCC_AHB1ENR_CRCEN                    RCC_AHB1ENR_CRCEN_Msk
8304 
8305 /********************  Bit definition for RCC_AHB2ENR register  ***************/
8306 #define RCC_AHB2ENR_GPIOAEN_Pos              (0U)
8307 #define RCC_AHB2ENR_GPIOAEN_Msk              (0x1UL << RCC_AHB2ENR_GPIOAEN_Pos)/*!< 0x00000001 */
8308 #define RCC_AHB2ENR_GPIOAEN                  RCC_AHB2ENR_GPIOAEN_Msk
8309 #define RCC_AHB2ENR_GPIOBEN_Pos              (1U)
8310 #define RCC_AHB2ENR_GPIOBEN_Msk              (0x1UL << RCC_AHB2ENR_GPIOBEN_Pos)/*!< 0x00000002 */
8311 #define RCC_AHB2ENR_GPIOBEN                  RCC_AHB2ENR_GPIOBEN_Msk
8312 #define RCC_AHB2ENR_GPIOCEN_Pos              (2U)
8313 #define RCC_AHB2ENR_GPIOCEN_Msk              (0x1UL << RCC_AHB2ENR_GPIOCEN_Pos)/*!< 0x00000004 */
8314 #define RCC_AHB2ENR_GPIOCEN                  RCC_AHB2ENR_GPIOCEN_Msk
8315 #define RCC_AHB2ENR_GPIODEN_Pos              (3U)
8316 #define RCC_AHB2ENR_GPIODEN_Msk              (0x1UL << RCC_AHB2ENR_GPIODEN_Pos)/*!< 0x00000008 */
8317 #define RCC_AHB2ENR_GPIODEN                  RCC_AHB2ENR_GPIODEN_Msk
8318 #define RCC_AHB2ENR_GPIOEEN_Pos              (4U)
8319 #define RCC_AHB2ENR_GPIOEEN_Msk              (0x1UL << RCC_AHB2ENR_GPIOEEN_Pos)/*!< 0x00000010 */
8320 #define RCC_AHB2ENR_GPIOEEN                  RCC_AHB2ENR_GPIOEEN_Msk
8321 #define RCC_AHB2ENR_GPIOFEN_Pos              (5U)
8322 #define RCC_AHB2ENR_GPIOFEN_Msk              (0x1UL << RCC_AHB2ENR_GPIOFEN_Pos)/*!< 0x00000020 */
8323 #define RCC_AHB2ENR_GPIOFEN                  RCC_AHB2ENR_GPIOFEN_Msk
8324 #define RCC_AHB2ENR_GPIOGEN_Pos              (6U)
8325 #define RCC_AHB2ENR_GPIOGEN_Msk              (0x1UL << RCC_AHB2ENR_GPIOGEN_Pos)/*!< 0x00000040 */
8326 #define RCC_AHB2ENR_GPIOGEN                  RCC_AHB2ENR_GPIOGEN_Msk
8327 #define RCC_AHB2ENR_ADC12EN_Pos              (13U)
8328 #define RCC_AHB2ENR_ADC12EN_Msk              (0x1UL << RCC_AHB2ENR_ADC12EN_Pos)  /*!< 0x00002000 */
8329 #define RCC_AHB2ENR_ADC12EN                  RCC_AHB2ENR_ADC12EN_Msk
8330 #define RCC_AHB2ENR_ADC345EN_Pos             (14U)
8331 #define RCC_AHB2ENR_ADC345EN_Msk             (0x1UL << RCC_AHB2ENR_ADC345EN_Pos)  /*!< 0x00004000 */
8332 #define RCC_AHB2ENR_ADC345EN                 RCC_AHB2ENR_ADC345EN_Msk
8333 #define RCC_AHB2ENR_DAC1EN_Pos               (16U)
8334 #define RCC_AHB2ENR_DAC1EN_Msk               (0x1UL << RCC_AHB2ENR_DAC1EN_Pos)  /*!< 0x00010000 */
8335 #define RCC_AHB2ENR_DAC1EN                   RCC_AHB2ENR_DAC1EN_Msk
8336 #define RCC_AHB2ENR_DAC3EN_Pos               (18U)
8337 #define RCC_AHB2ENR_DAC3EN_Msk               (0x1UL << RCC_AHB2ENR_DAC3EN_Pos)  /*!< 0x00040000 */
8338 #define RCC_AHB2ENR_DAC3EN                   RCC_AHB2ENR_DAC3EN_Msk
8339 #define RCC_AHB2ENR_AESEN_Pos                (24U)
8340 #define RCC_AHB2ENR_AESEN_Msk                (0x1UL << RCC_AHB2ENR_AESEN_Pos)  /*!< 0x01000000 */
8341 #define RCC_AHB2ENR_AESEN                    RCC_AHB2ENR_AESEN_Msk
8342 #define RCC_AHB2ENR_RNGEN_Pos                (26U)
8343 #define RCC_AHB2ENR_RNGEN_Msk                (0x1UL << RCC_AHB2ENR_RNGEN_Pos)  /*!< 0x04000000 */
8344 #define RCC_AHB2ENR_RNGEN                    RCC_AHB2ENR_RNGEN_Msk
8345 
8346 /********************  Bit definition for RCC_AHB3ENR register  ***************/
8347 #define RCC_AHB3ENR_QSPIEN_Pos               (8U)
8348 #define RCC_AHB3ENR_QSPIEN_Msk               (0x1UL << RCC_AHB3ENR_QSPIEN_Pos)  /*!< 0x00000100 */
8349 #define RCC_AHB3ENR_QSPIEN                   RCC_AHB3ENR_QSPIEN_Msk
8350 
8351 /********************  Bit definition for RCC_APB1ENR1 register  ***************/
8352 #define RCC_APB1ENR1_TIM2EN_Pos              (0U)
8353 #define RCC_APB1ENR1_TIM2EN_Msk              (0x1UL << RCC_APB1ENR1_TIM2EN_Pos)/*!< 0x00000001 */
8354 #define RCC_APB1ENR1_TIM2EN                  RCC_APB1ENR1_TIM2EN_Msk
8355 #define RCC_APB1ENR1_TIM3EN_Pos              (1U)
8356 #define RCC_APB1ENR1_TIM3EN_Msk              (0x1UL << RCC_APB1ENR1_TIM3EN_Pos)/*!< 0x00000002 */
8357 #define RCC_APB1ENR1_TIM3EN                  RCC_APB1ENR1_TIM3EN_Msk
8358 #define RCC_APB1ENR1_TIM4EN_Pos              (2U)
8359 #define RCC_APB1ENR1_TIM4EN_Msk              (0x1UL << RCC_APB1ENR1_TIM4EN_Pos)/*!< 0x00000004 */
8360 #define RCC_APB1ENR1_TIM4EN                  RCC_APB1ENR1_TIM4EN_Msk
8361 #define RCC_APB1ENR1_TIM6EN_Pos              (4U)
8362 #define RCC_APB1ENR1_TIM6EN_Msk              (0x1UL << RCC_APB1ENR1_TIM6EN_Pos)/*!< 0x00000010 */
8363 #define RCC_APB1ENR1_TIM6EN                  RCC_APB1ENR1_TIM6EN_Msk
8364 #define RCC_APB1ENR1_TIM7EN_Pos              (5U)
8365 #define RCC_APB1ENR1_TIM7EN_Msk              (0x1UL << RCC_APB1ENR1_TIM7EN_Pos)/*!< 0x00000020 */
8366 #define RCC_APB1ENR1_TIM7EN                  RCC_APB1ENR1_TIM7EN_Msk
8367 #define RCC_APB1ENR1_CRSEN_Pos               (8U)
8368 #define RCC_APB1ENR1_CRSEN_Msk               (0x1UL << RCC_APB1ENR1_CRSEN_Pos) /*!< 0x00000100 */
8369 #define RCC_APB1ENR1_CRSEN                   RCC_APB1ENR1_CRSEN_Msk
8370 #define RCC_APB1ENR1_RTCAPBEN_Pos            (10U)
8371 #define RCC_APB1ENR1_RTCAPBEN_Msk            (0x1UL << RCC_APB1ENR1_RTCAPBEN_Pos)/*!< 0x00000400 */
8372 #define RCC_APB1ENR1_RTCAPBEN                RCC_APB1ENR1_RTCAPBEN_Msk
8373 #define RCC_APB1ENR1_WWDGEN_Pos              (11U)
8374 #define RCC_APB1ENR1_WWDGEN_Msk              (0x1UL << RCC_APB1ENR1_WWDGEN_Pos)/*!< 0x00000800 */
8375 #define RCC_APB1ENR1_WWDGEN                  RCC_APB1ENR1_WWDGEN_Msk
8376 #define RCC_APB1ENR1_SPI2EN_Pos              (14U)
8377 #define RCC_APB1ENR1_SPI2EN_Msk              (0x1UL << RCC_APB1ENR1_SPI2EN_Pos)/*!< 0x00004000 */
8378 #define RCC_APB1ENR1_SPI2EN                  RCC_APB1ENR1_SPI2EN_Msk
8379 #define RCC_APB1ENR1_SPI3EN_Pos              (15U)
8380 #define RCC_APB1ENR1_SPI3EN_Msk              (0x1UL << RCC_APB1ENR1_SPI3EN_Pos)/*!< 0x00008000 */
8381 #define RCC_APB1ENR1_SPI3EN                  RCC_APB1ENR1_SPI3EN_Msk
8382 #define RCC_APB1ENR1_USART2EN_Pos            (17U)
8383 #define RCC_APB1ENR1_USART2EN_Msk            (0x1UL << RCC_APB1ENR1_USART2EN_Pos)/*!< 0x00020000 */
8384 #define RCC_APB1ENR1_USART2EN                RCC_APB1ENR1_USART2EN_Msk
8385 #define RCC_APB1ENR1_USART3EN_Pos            (18U)
8386 #define RCC_APB1ENR1_USART3EN_Msk            (0x1UL << RCC_APB1ENR1_USART3EN_Pos)/*!< 0x00040000 */
8387 #define RCC_APB1ENR1_USART3EN                RCC_APB1ENR1_USART3EN_Msk
8388 #define RCC_APB1ENR1_UART4EN_Pos             (19U)
8389 #define RCC_APB1ENR1_UART4EN_Msk             (0x1UL << RCC_APB1ENR1_UART4EN_Pos)/*!< 0x00080000 */
8390 #define RCC_APB1ENR1_UART4EN                 RCC_APB1ENR1_UART4EN_Msk
8391 #define RCC_APB1ENR1_UART5EN_Pos             (20U)
8392 #define RCC_APB1ENR1_UART5EN_Msk             (0x1UL << RCC_APB1ENR1_UART5EN_Pos)/*!< 0x00100000 */
8393 #define RCC_APB1ENR1_UART5EN                 RCC_APB1ENR1_UART5EN_Msk
8394 #define RCC_APB1ENR1_I2C1EN_Pos              (21U)
8395 #define RCC_APB1ENR1_I2C1EN_Msk              (0x1UL << RCC_APB1ENR1_I2C1EN_Pos)/*!< 0x00200000 */
8396 #define RCC_APB1ENR1_I2C1EN                  RCC_APB1ENR1_I2C1EN_Msk
8397 #define RCC_APB1ENR1_I2C2EN_Pos              (22U)
8398 #define RCC_APB1ENR1_I2C2EN_Msk              (0x1UL << RCC_APB1ENR1_I2C2EN_Pos)/*!< 0x00400000 */
8399 #define RCC_APB1ENR1_I2C2EN                  RCC_APB1ENR1_I2C2EN_Msk
8400 #define RCC_APB1ENR1_USBEN_Pos               (23U)
8401 #define RCC_APB1ENR1_USBEN_Msk               (0x1UL << RCC_APB1ENR1_USBEN_Pos)/*!< 0x00800000 */
8402 #define RCC_APB1ENR1_USBEN                   RCC_APB1ENR1_USBEN_Msk
8403 #define RCC_APB1ENR1_FDCANEN_Pos             (25U)
8404 #define RCC_APB1ENR1_FDCANEN_Msk             (0x1UL << RCC_APB1ENR1_FDCANEN_Pos)/*!< 0x02000000 */
8405 #define RCC_APB1ENR1_FDCANEN                 RCC_APB1ENR1_FDCANEN_Msk
8406 #define RCC_APB1ENR1_PWREN_Pos               (28U)
8407 #define RCC_APB1ENR1_PWREN_Msk               (0x1UL << RCC_APB1ENR1_PWREN_Pos) /*!< 0x10000000 */
8408 #define RCC_APB1ENR1_PWREN                   RCC_APB1ENR1_PWREN_Msk
8409 #define RCC_APB1ENR1_I2C3EN_Pos              (30U)
8410 #define RCC_APB1ENR1_I2C3EN_Msk              (0x1UL << RCC_APB1ENR1_I2C3EN_Pos)/*!< 0x40000000 */
8411 #define RCC_APB1ENR1_I2C3EN                  RCC_APB1ENR1_I2C3EN_Msk
8412 #define RCC_APB1ENR1_LPTIM1EN_Pos            (31U)
8413 #define RCC_APB1ENR1_LPTIM1EN_Msk            (0x1UL << RCC_APB1ENR1_LPTIM1EN_Pos)/*!< 0x80000000 */
8414 #define RCC_APB1ENR1_LPTIM1EN                RCC_APB1ENR1_LPTIM1EN_Msk
8415 
8416 /********************  Bit definition for RCC_APB1RSTR2 register  **************/
8417 #define RCC_APB1ENR2_LPUART1EN_Pos           (0U)
8418 #define RCC_APB1ENR2_LPUART1EN_Msk           (0x1UL << RCC_APB1ENR2_LPUART1EN_Pos)/*!< 0x00000001 */
8419 #define RCC_APB1ENR2_LPUART1EN               RCC_APB1ENR2_LPUART1EN_Msk
8420 #define RCC_APB1ENR2_UCPD1EN_Pos             (8U)
8421 #define RCC_APB1ENR2_UCPD1EN_Msk             (0x1UL << RCC_APB1ENR2_UCPD1EN_Pos)/*!< 0x00000100 */
8422 #define RCC_APB1ENR2_UCPD1EN                 RCC_APB1ENR2_UCPD1EN_Msk
8423 
8424 /********************  Bit definition for RCC_APB2ENR register  ***************/
8425 #define RCC_APB2ENR_SYSCFGEN_Pos             (0U)
8426 #define RCC_APB2ENR_SYSCFGEN_Msk             (0x1UL << RCC_APB2ENR_SYSCFGEN_Pos)/*!< 0x00000001 */
8427 #define RCC_APB2ENR_SYSCFGEN                 RCC_APB2ENR_SYSCFGEN_Msk
8428 #define RCC_APB2ENR_TIM1EN_Pos               (11U)
8429 #define RCC_APB2ENR_TIM1EN_Msk               (0x1UL << RCC_APB2ENR_TIM1EN_Pos) /*!< 0x00000800 */
8430 #define RCC_APB2ENR_TIM1EN                   RCC_APB2ENR_TIM1EN_Msk
8431 #define RCC_APB2ENR_SPI1EN_Pos               (12U)
8432 #define RCC_APB2ENR_SPI1EN_Msk               (0x1UL << RCC_APB2ENR_SPI1EN_Pos) /*!< 0x00001000 */
8433 #define RCC_APB2ENR_SPI1EN                   RCC_APB2ENR_SPI1EN_Msk
8434 #define RCC_APB2ENR_TIM8EN_Pos               (13U)
8435 #define RCC_APB2ENR_TIM8EN_Msk               (0x1UL << RCC_APB2ENR_TIM8EN_Pos) /*!< 0x00002000 */
8436 #define RCC_APB2ENR_TIM8EN                   RCC_APB2ENR_TIM8EN_Msk
8437 #define RCC_APB2ENR_USART1EN_Pos             (14U)
8438 #define RCC_APB2ENR_USART1EN_Msk             (0x1UL << RCC_APB2ENR_USART1EN_Pos)/*!< 0x00004000 */
8439 #define RCC_APB2ENR_USART1EN                 RCC_APB2ENR_USART1EN_Msk
8440 #define RCC_APB2ENR_TIM15EN_Pos              (16U)
8441 #define RCC_APB2ENR_TIM15EN_Msk              (0x1UL << RCC_APB2ENR_TIM15EN_Pos)/*!< 0x00010000 */
8442 #define RCC_APB2ENR_TIM15EN                  RCC_APB2ENR_TIM15EN_Msk
8443 #define RCC_APB2ENR_TIM16EN_Pos              (17U)
8444 #define RCC_APB2ENR_TIM16EN_Msk              (0x1UL << RCC_APB2ENR_TIM16EN_Pos)/*!< 0x00020000 */
8445 #define RCC_APB2ENR_TIM16EN                  RCC_APB2ENR_TIM16EN_Msk
8446 #define RCC_APB2ENR_TIM17EN_Pos              (18U)
8447 #define RCC_APB2ENR_TIM17EN_Msk              (0x1UL << RCC_APB2ENR_TIM17EN_Pos)/*!< 0x00040000 */
8448 #define RCC_APB2ENR_TIM17EN                  RCC_APB2ENR_TIM17EN_Msk
8449 #define RCC_APB2ENR_TIM20EN_Pos              (20U)
8450 #define RCC_APB2ENR_TIM20EN_Msk              (0x1UL << RCC_APB2ENR_TIM20EN_Pos)/*!< 0x00100000 */
8451 #define RCC_APB2ENR_TIM20EN                  RCC_APB2ENR_TIM20EN_Msk
8452 #define RCC_APB2ENR_SAI1EN_Pos               (21U)
8453 #define RCC_APB2ENR_SAI1EN_Msk               (0x1UL << RCC_APB2ENR_SAI1EN_Pos)/*!< 0x00200000 */
8454 #define RCC_APB2ENR_SAI1EN                   RCC_APB2ENR_SAI1EN_Msk
8455 
8456 /********************  Bit definition for RCC_AHB1SMENR register  ***************/
8457 #define RCC_AHB1SMENR_DMA1SMEN_Pos           (0U)
8458 #define RCC_AHB1SMENR_DMA1SMEN_Msk           (0x1UL << RCC_AHB1SMENR_DMA1SMEN_Pos)/*!< 0x00000001 */
8459 #define RCC_AHB1SMENR_DMA1SMEN               RCC_AHB1SMENR_DMA1SMEN_Msk
8460 #define RCC_AHB1SMENR_DMA2SMEN_Pos           (1U)
8461 #define RCC_AHB1SMENR_DMA2SMEN_Msk           (0x1UL << RCC_AHB1SMENR_DMA2SMEN_Pos)/*!< 0x00000002 */
8462 #define RCC_AHB1SMENR_DMA2SMEN               RCC_AHB1SMENR_DMA2SMEN_Msk
8463 #define RCC_AHB1SMENR_DMAMUX1SMEN_Pos        (2U)
8464 #define RCC_AHB1SMENR_DMAMUX1SMEN_Msk        (0x1UL << RCC_AHB1SMENR_DMAMUX1SMEN_Pos)/*!< 0x00000004 */
8465 #define RCC_AHB1SMENR_DMAMUX1SMEN            RCC_AHB1SMENR_DMAMUX1SMEN_Msk
8466 #define RCC_AHB1SMENR_CORDICSMEN_Pos         (3U)
8467 #define RCC_AHB1SMENR_CORDICSMEN_Msk         (0x1UL << RCC_AHB1SMENR_CORDICSMEN_Pos)/*!< 0x00000008 */
8468 #define RCC_AHB1SMENR_CORDICSMEN             RCC_AHB1SMENR_CORDICSMEN_Msk
8469 #define RCC_AHB1SMENR_FMACSMEN_Pos           (4U)
8470 #define RCC_AHB1SMENR_FMACSMEN_Msk           (0x1UL << RCC_AHB1SMENR_FMACSMEN_Pos)  /*!< 0x00000010 */
8471 #define RCC_AHB1SMENR_FMACSMEN               RCC_AHB1SMENR_FMACSMEN_Msk
8472 #define RCC_AHB1SMENR_FLASHSMEN_Pos          (8U)
8473 #define RCC_AHB1SMENR_FLASHSMEN_Msk          (0x1UL << RCC_AHB1SMENR_FLASHSMEN_Pos)/*!< 0x00000100 */
8474 #define RCC_AHB1SMENR_FLASHSMEN              RCC_AHB1SMENR_FLASHSMEN_Msk
8475 #define RCC_AHB1SMENR_SRAM1SMEN_Pos          (9U)
8476 #define RCC_AHB1SMENR_SRAM1SMEN_Msk          (0x1UL << RCC_AHB1SMENR_SRAM1SMEN_Pos)/*!< 0x00000200 */
8477 #define RCC_AHB1SMENR_SRAM1SMEN              RCC_AHB1SMENR_SRAM1SMEN_Msk
8478 #define RCC_AHB1SMENR_CRCSMEN_Pos            (12U)
8479 #define RCC_AHB1SMENR_CRCSMEN_Msk            (0x1UL << RCC_AHB1SMENR_CRCSMEN_Pos)/*!< 0x00001000 */
8480 #define RCC_AHB1SMENR_CRCSMEN                RCC_AHB1SMENR_CRCSMEN_Msk
8481 
8482 /********************  Bit definition for RCC_AHB2SMENR register  *************/
8483 #define RCC_AHB2SMENR_GPIOASMEN_Pos          (0U)
8484 #define RCC_AHB2SMENR_GPIOASMEN_Msk          (0x1UL << RCC_AHB2SMENR_GPIOASMEN_Pos)/*!< 0x00000001 */
8485 #define RCC_AHB2SMENR_GPIOASMEN              RCC_AHB2SMENR_GPIOASMEN_Msk
8486 #define RCC_AHB2SMENR_GPIOBSMEN_Pos          (1U)
8487 #define RCC_AHB2SMENR_GPIOBSMEN_Msk          (0x1UL << RCC_AHB2SMENR_GPIOBSMEN_Pos)/*!< 0x00000002 */
8488 #define RCC_AHB2SMENR_GPIOBSMEN              RCC_AHB2SMENR_GPIOBSMEN_Msk
8489 #define RCC_AHB2SMENR_GPIOCSMEN_Pos          (2U)
8490 #define RCC_AHB2SMENR_GPIOCSMEN_Msk          (0x1UL << RCC_AHB2SMENR_GPIOCSMEN_Pos)/*!< 0x00000004 */
8491 #define RCC_AHB2SMENR_GPIOCSMEN              RCC_AHB2SMENR_GPIOCSMEN_Msk
8492 #define RCC_AHB2SMENR_GPIODSMEN_Pos          (3U)
8493 #define RCC_AHB2SMENR_GPIODSMEN_Msk          (0x1UL << RCC_AHB2SMENR_GPIODSMEN_Pos)/*!< 0x00000008 */
8494 #define RCC_AHB2SMENR_GPIODSMEN              RCC_AHB2SMENR_GPIODSMEN_Msk
8495 #define RCC_AHB2SMENR_GPIOESMEN_Pos          (4U)
8496 #define RCC_AHB2SMENR_GPIOESMEN_Msk          (0x1UL << RCC_AHB2SMENR_GPIOESMEN_Pos)/*!< 0x00000010 */
8497 #define RCC_AHB2SMENR_GPIOESMEN              RCC_AHB2SMENR_GPIOESMEN_Msk
8498 #define RCC_AHB2SMENR_GPIOFSMEN_Pos          (5U)
8499 #define RCC_AHB2SMENR_GPIOFSMEN_Msk          (0x1UL << RCC_AHB2SMENR_GPIOFSMEN_Pos)/*!< 0x00000020 */
8500 #define RCC_AHB2SMENR_GPIOFSMEN              RCC_AHB2SMENR_GPIOFSMEN_Msk
8501 #define RCC_AHB2SMENR_GPIOGSMEN_Pos          (6U)
8502 #define RCC_AHB2SMENR_GPIOGSMEN_Msk          (0x1UL << RCC_AHB2SMENR_GPIOGSMEN_Pos)/*!< 0x00000040 */
8503 #define RCC_AHB2SMENR_GPIOGSMEN              RCC_AHB2SMENR_GPIOGSMEN_Msk
8504 #define RCC_AHB2SMENR_CCMSRAMSMEN_Pos        (9U)
8505 #define RCC_AHB2SMENR_CCMSRAMSMEN_Msk        (0x1UL << RCC_AHB2SMENR_CCMSRAMSMEN_Pos)  /*!< 0x00000200 */
8506 #define RCC_AHB2SMENR_CCMSRAMSMEN            RCC_AHB2SMENR_CCMSRAMSMEN_Msk
8507 #define RCC_AHB2SMENR_SRAM2SMEN_Pos          (10U)
8508 #define RCC_AHB2SMENR_SRAM2SMEN_Msk          (0x1UL << RCC_AHB2SMENR_SRAM2SMEN_Pos)/*!< 0x00000400 */
8509 #define RCC_AHB2SMENR_SRAM2SMEN              RCC_AHB2SMENR_SRAM2SMEN_Msk
8510 #define RCC_AHB2SMENR_ADC12SMEN_Pos          (13U)
8511 #define RCC_AHB2SMENR_ADC12SMEN_Msk          (0x1UL << RCC_AHB2SMENR_ADC12SMEN_Pos)/*!< 0x00002000 */
8512 #define RCC_AHB2SMENR_ADC12SMEN              RCC_AHB2SMENR_ADC12SMEN_Msk
8513 #define RCC_AHB2SMENR_ADC345SMEN_Pos         (14U)
8514 #define RCC_AHB2SMENR_ADC345SMEN_Msk         (0x1UL << RCC_AHB2SMENR_ADC345SMEN_Pos)/*!< 0x00004000 */
8515 #define RCC_AHB2SMENR_ADC345SMEN             RCC_AHB2SMENR_ADC345SMEN_Msk
8516 #define RCC_AHB2SMENR_DAC1SMEN_Pos           (16U)
8517 #define RCC_AHB2SMENR_DAC1SMEN_Msk           (0x1UL << RCC_AHB2SMENR_DAC1SMEN_Pos)/*!< 0x00010000 */
8518 #define RCC_AHB2SMENR_DAC1SMEN               RCC_AHB2SMENR_DAC1SMEN_Msk
8519 #define RCC_AHB2SMENR_DAC3SMEN_Pos           (18U)
8520 #define RCC_AHB2SMENR_DAC3SMEN_Msk           (0x1UL << RCC_AHB2SMENR_DAC3SMEN_Pos)/*!< 0x00040000 */
8521 #define RCC_AHB2SMENR_DAC3SMEN               RCC_AHB2SMENR_DAC3SMEN_Msk
8522 #define RCC_AHB2SMENR_AESSMEN_Pos            (24U)
8523 #define RCC_AHB2SMENR_AESSMEN_Msk            (0x1UL << RCC_AHB2SMENR_AESSMEN_Pos)/*!< 0x01000000 */
8524 #define RCC_AHB2SMENR_AESSMEN                RCC_AHB2SMENR_AESSMEN_Msk
8525 #define RCC_AHB2SMENR_RNGSMEN_Pos            (26U)
8526 #define RCC_AHB2SMENR_RNGSMEN_Msk            (0x1UL << RCC_AHB2SMENR_RNGSMEN_Pos)/*!< 0x04000000 */
8527 #define RCC_AHB2SMENR_RNGSMEN                RCC_AHB2SMENR_RNGSMEN_Msk
8528 
8529 /********************  Bit definition for RCC_AHB3SMENR register  *************/
8530 #define RCC_AHB3SMENR_QSPISMEN_Pos           (8U)
8531 #define RCC_AHB3SMENR_QSPISMEN_Msk           (0x1UL << RCC_AHB3SMENR_QSPISMEN_Pos)/*!< 0x00000100 */
8532 #define RCC_AHB3SMENR_QSPISMEN               RCC_AHB3SMENR_QSPISMEN_Msk
8533 
8534 /********************  Bit definition for RCC_APB1SMENR1 register  *************/
8535 #define RCC_APB1SMENR1_TIM2SMEN_Pos          (0U)
8536 #define RCC_APB1SMENR1_TIM2SMEN_Msk          (0x1UL << RCC_APB1SMENR1_TIM2SMEN_Pos)/*!< 0x00000001 */
8537 #define RCC_APB1SMENR1_TIM2SMEN              RCC_APB1SMENR1_TIM2SMEN_Msk
8538 #define RCC_APB1SMENR1_TIM3SMEN_Pos          (1U)
8539 #define RCC_APB1SMENR1_TIM3SMEN_Msk          (0x1UL << RCC_APB1SMENR1_TIM3SMEN_Pos)/*!< 0x00000002 */
8540 #define RCC_APB1SMENR1_TIM3SMEN              RCC_APB1SMENR1_TIM3SMEN_Msk
8541 #define RCC_APB1SMENR1_TIM4SMEN_Pos          (2U)
8542 #define RCC_APB1SMENR1_TIM4SMEN_Msk          (0x1UL << RCC_APB1SMENR1_TIM4SMEN_Pos)/*!< 0x00000004 */
8543 #define RCC_APB1SMENR1_TIM4SMEN              RCC_APB1SMENR1_TIM4SMEN_Msk
8544 #define RCC_APB1SMENR1_TIM6SMEN_Pos          (4U)
8545 #define RCC_APB1SMENR1_TIM6SMEN_Msk          (0x1UL << RCC_APB1SMENR1_TIM6SMEN_Pos)/*!< 0x00000010 */
8546 #define RCC_APB1SMENR1_TIM6SMEN              RCC_APB1SMENR1_TIM6SMEN_Msk
8547 #define RCC_APB1SMENR1_TIM7SMEN_Pos          (5U)
8548 #define RCC_APB1SMENR1_TIM7SMEN_Msk          (0x1UL << RCC_APB1SMENR1_TIM7SMEN_Pos)/*!< 0x00000020 */
8549 #define RCC_APB1SMENR1_TIM7SMEN              RCC_APB1SMENR1_TIM7SMEN_Msk
8550 #define RCC_APB1SMENR1_CRSSMEN_Pos           (8U)
8551 #define RCC_APB1SMENR1_CRSSMEN_Msk           (0x1UL << RCC_APB1SMENR1_CRSSMEN_Pos)/*!< 0x00000100 */
8552 #define RCC_APB1SMENR1_CRSSMEN               RCC_APB1SMENR1_CRSSMEN_Msk
8553 #define RCC_APB1SMENR1_RTCAPBSMEN_Pos        (10U)
8554 #define RCC_APB1SMENR1_RTCAPBSMEN_Msk        (0x1UL << RCC_APB1SMENR1_RTCAPBSMEN_Pos)/*!< 0x00000400 */
8555 #define RCC_APB1SMENR1_RTCAPBSMEN            RCC_APB1SMENR1_RTCAPBSMEN_Msk
8556 #define RCC_APB1SMENR1_WWDGSMEN_Pos          (11U)
8557 #define RCC_APB1SMENR1_WWDGSMEN_Msk          (0x1UL << RCC_APB1SMENR1_WWDGSMEN_Pos)/*!< 0x00000800 */
8558 #define RCC_APB1SMENR1_WWDGSMEN              RCC_APB1SMENR1_WWDGSMEN_Msk
8559 #define RCC_APB1SMENR1_SPI2SMEN_Pos          (14U)
8560 #define RCC_APB1SMENR1_SPI2SMEN_Msk          (0x1UL << RCC_APB1SMENR1_SPI2SMEN_Pos)/*!< 0x00004000 */
8561 #define RCC_APB1SMENR1_SPI2SMEN              RCC_APB1SMENR1_SPI2SMEN_Msk
8562 #define RCC_APB1SMENR1_SPI3SMEN_Pos          (15U)
8563 #define RCC_APB1SMENR1_SPI3SMEN_Msk          (0x1UL << RCC_APB1SMENR1_SPI3SMEN_Pos)/*!< 0x00008000 */
8564 #define RCC_APB1SMENR1_SPI3SMEN              RCC_APB1SMENR1_SPI3SMEN_Msk
8565 #define RCC_APB1SMENR1_USART2SMEN_Pos        (17U)
8566 #define RCC_APB1SMENR1_USART2SMEN_Msk        (0x1UL << RCC_APB1SMENR1_USART2SMEN_Pos)/*!< 0x00020000 */
8567 #define RCC_APB1SMENR1_USART2SMEN            RCC_APB1SMENR1_USART2SMEN_Msk
8568 #define RCC_APB1SMENR1_USART3SMEN_Pos        (18U)
8569 #define RCC_APB1SMENR1_USART3SMEN_Msk        (0x1UL << RCC_APB1SMENR1_USART3SMEN_Pos)/*!< 0x00040000 */
8570 #define RCC_APB1SMENR1_USART3SMEN            RCC_APB1SMENR1_USART3SMEN_Msk
8571 #define RCC_APB1SMENR1_UART4SMEN_Pos         (19U)
8572 #define RCC_APB1SMENR1_UART4SMEN_Msk         (0x1UL << RCC_APB1SMENR1_UART4SMEN_Pos)/*!< 0x00080000 */
8573 #define RCC_APB1SMENR1_UART4SMEN             RCC_APB1SMENR1_UART4SMEN_Msk
8574 #define RCC_APB1SMENR1_UART5SMEN_Pos         (20U)
8575 #define RCC_APB1SMENR1_UART5SMEN_Msk         (0x1UL << RCC_APB1SMENR1_UART5SMEN_Pos)/*!< 0x00100000 */
8576 #define RCC_APB1SMENR1_UART5SMEN             RCC_APB1SMENR1_UART5SMEN_Msk
8577 #define RCC_APB1SMENR1_I2C1SMEN_Pos          (21U)
8578 #define RCC_APB1SMENR1_I2C1SMEN_Msk          (0x1UL << RCC_APB1SMENR1_I2C1SMEN_Pos)/*!< 0x00200000 */
8579 #define RCC_APB1SMENR1_I2C1SMEN              RCC_APB1SMENR1_I2C1SMEN_Msk
8580 #define RCC_APB1SMENR1_I2C2SMEN_Pos          (22U)
8581 #define RCC_APB1SMENR1_I2C2SMEN_Msk          (0x1UL << RCC_APB1SMENR1_I2C2SMEN_Pos)/*!< 0x00400000 */
8582 #define RCC_APB1SMENR1_I2C2SMEN              RCC_APB1SMENR1_I2C2SMEN_Msk
8583 #define RCC_APB1SMENR1_USBSMEN_Pos           (23U)
8584 #define RCC_APB1SMENR1_USBSMEN_Msk           (0x1UL << RCC_APB1SMENR1_USBSMEN_Pos)/*!< 0x00800000 */
8585 #define RCC_APB1SMENR1_USBSMEN               RCC_APB1SMENR1_USBSMEN_Msk
8586 #define RCC_APB1SMENR1_FDCANSMEN_Pos         (25U)
8587 #define RCC_APB1SMENR1_FDCANSMEN_Msk         (0x1UL << RCC_APB1SMENR1_FDCANSMEN_Pos)/*!< 0x02000000 */
8588 #define RCC_APB1SMENR1_FDCANSMEN             RCC_APB1SMENR1_FDCANSMEN_Msk
8589 #define RCC_APB1SMENR1_PWRSMEN_Pos           (28U)
8590 #define RCC_APB1SMENR1_PWRSMEN_Msk           (0x1UL << RCC_APB1SMENR1_PWRSMEN_Pos)/*!< 0x10000000 */
8591 #define RCC_APB1SMENR1_PWRSMEN               RCC_APB1SMENR1_PWRSMEN_Msk
8592 #define RCC_APB1SMENR1_I2C3SMEN_Pos          (30U)
8593 #define RCC_APB1SMENR1_I2C3SMEN_Msk          (0x1UL << RCC_APB1SMENR1_I2C3SMEN_Pos)/*!< 0x40000000 */
8594 #define RCC_APB1SMENR1_I2C3SMEN              RCC_APB1SMENR1_I2C3SMEN_Msk
8595 #define RCC_APB1SMENR1_LPTIM1SMEN_Pos        (31U)
8596 #define RCC_APB1SMENR1_LPTIM1SMEN_Msk        (0x1UL << RCC_APB1SMENR1_LPTIM1SMEN_Pos)/*!< 0x80000000 */
8597 #define RCC_APB1SMENR1_LPTIM1SMEN            RCC_APB1SMENR1_LPTIM1SMEN_Msk
8598 
8599 /********************  Bit definition for RCC_APB1SMENR2 register  *************/
8600 #define RCC_APB1SMENR2_LPUART1SMEN_Pos       (0U)
8601 #define RCC_APB1SMENR2_LPUART1SMEN_Msk       (0x1UL << RCC_APB1SMENR2_LPUART1SMEN_Pos)/*!< 0x00000001 */
8602 #define RCC_APB1SMENR2_LPUART1SMEN           RCC_APB1SMENR2_LPUART1SMEN_Msk
8603 #define RCC_APB1SMENR2_UCPD1SMEN_Pos         (8U)
8604 #define RCC_APB1SMENR2_UCPD1SMEN_Msk         (0x1UL << RCC_APB1SMENR2_UCPD1SMEN_Pos)/*!< 0x00000100 */
8605 #define RCC_APB1SMENR2_UCPD1SMEN             RCC_APB1SMENR2_UCPD1SMEN_Msk
8606 
8607 /********************  Bit definition for RCC_APB2SMENR register  *************/
8608 #define RCC_APB2SMENR_SYSCFGSMEN_Pos         (0U)
8609 #define RCC_APB2SMENR_SYSCFGSMEN_Msk         (0x1UL << RCC_APB2SMENR_SYSCFGSMEN_Pos)/*!< 0x00000001 */
8610 #define RCC_APB2SMENR_SYSCFGSMEN             RCC_APB2SMENR_SYSCFGSMEN_Msk
8611 #define RCC_APB2SMENR_TIM1SMEN_Pos           (11U)
8612 #define RCC_APB2SMENR_TIM1SMEN_Msk           (0x1UL << RCC_APB2SMENR_TIM1SMEN_Pos)/*!< 0x00000800 */
8613 #define RCC_APB2SMENR_TIM1SMEN               RCC_APB2SMENR_TIM1SMEN_Msk
8614 #define RCC_APB2SMENR_SPI1SMEN_Pos           (12U)
8615 #define RCC_APB2SMENR_SPI1SMEN_Msk           (0x1UL << RCC_APB2SMENR_SPI1SMEN_Pos)/*!< 0x00001000 */
8616 #define RCC_APB2SMENR_SPI1SMEN               RCC_APB2SMENR_SPI1SMEN_Msk
8617 #define RCC_APB2SMENR_TIM8SMEN_Pos           (13U)
8618 #define RCC_APB2SMENR_TIM8SMEN_Msk           (0x1UL << RCC_APB2SMENR_TIM8SMEN_Pos)/*!< 0x00002000 */
8619 #define RCC_APB2SMENR_TIM8SMEN               RCC_APB2SMENR_TIM8SMEN_Msk
8620 #define RCC_APB2SMENR_USART1SMEN_Pos         (14U)
8621 #define RCC_APB2SMENR_USART1SMEN_Msk         (0x1UL << RCC_APB2SMENR_USART1SMEN_Pos)/*!< 0x00004000 */
8622 #define RCC_APB2SMENR_USART1SMEN             RCC_APB2SMENR_USART1SMEN_Msk
8623 #define RCC_APB2SMENR_TIM15SMEN_Pos          (16U)
8624 #define RCC_APB2SMENR_TIM15SMEN_Msk          (0x1UL << RCC_APB2SMENR_TIM15SMEN_Pos)/*!< 0x00010000 */
8625 #define RCC_APB2SMENR_TIM15SMEN              RCC_APB2SMENR_TIM15SMEN_Msk
8626 #define RCC_APB2SMENR_TIM16SMEN_Pos          (17U)
8627 #define RCC_APB2SMENR_TIM16SMEN_Msk          (0x1UL << RCC_APB2SMENR_TIM16SMEN_Pos)/*!< 0x00020000 */
8628 #define RCC_APB2SMENR_TIM16SMEN              RCC_APB2SMENR_TIM16SMEN_Msk
8629 #define RCC_APB2SMENR_TIM17SMEN_Pos          (18U)
8630 #define RCC_APB2SMENR_TIM17SMEN_Msk          (0x1UL << RCC_APB2SMENR_TIM17SMEN_Pos)/*!< 0x00040000 */
8631 #define RCC_APB2SMENR_TIM17SMEN              RCC_APB2SMENR_TIM17SMEN_Msk
8632 #define RCC_APB2SMENR_TIM20SMEN_Pos          (20U)
8633 #define RCC_APB2SMENR_TIM20SMEN_Msk          (0x1UL << RCC_APB2SMENR_TIM20SMEN_Pos)/*!< 0x00100000 */
8634 #define RCC_APB2SMENR_TIM20SMEN              RCC_APB2SMENR_TIM20SMEN_Msk
8635 #define RCC_APB2SMENR_SAI1SMEN_Pos           (21U)
8636 #define RCC_APB2SMENR_SAI1SMEN_Msk           (0x1UL << RCC_APB2SMENR_SAI1SMEN_Pos)/*!< 0x00200000 */
8637 #define RCC_APB2SMENR_SAI1SMEN               RCC_APB2SMENR_SAI1SMEN_Msk
8638 
8639 /********************  Bit definition for RCC_CCIPR register  ******************/
8640 #define RCC_CCIPR_USART1SEL_Pos              (0U)
8641 #define RCC_CCIPR_USART1SEL_Msk              (0x3UL << RCC_CCIPR_USART1SEL_Pos)/*!< 0x00000003 */
8642 #define RCC_CCIPR_USART1SEL                  RCC_CCIPR_USART1SEL_Msk
8643 #define RCC_CCIPR_USART1SEL_0                (0x1UL << RCC_CCIPR_USART1SEL_Pos)/*!< 0x00000001 */
8644 #define RCC_CCIPR_USART1SEL_1                (0x2UL << RCC_CCIPR_USART1SEL_Pos)/*!< 0x00000002 */
8645 
8646 #define RCC_CCIPR_USART2SEL_Pos              (2U)
8647 #define RCC_CCIPR_USART2SEL_Msk              (0x3UL << RCC_CCIPR_USART2SEL_Pos)/*!< 0x0000000C */
8648 #define RCC_CCIPR_USART2SEL                  RCC_CCIPR_USART2SEL_Msk
8649 #define RCC_CCIPR_USART2SEL_0                (0x1UL << RCC_CCIPR_USART2SEL_Pos)/*!< 0x00000004 */
8650 #define RCC_CCIPR_USART2SEL_1                (0x2UL << RCC_CCIPR_USART2SEL_Pos)/*!< 0x00000008 */
8651 
8652 #define RCC_CCIPR_USART3SEL_Pos              (4U)
8653 #define RCC_CCIPR_USART3SEL_Msk              (0x3UL << RCC_CCIPR_USART3SEL_Pos)/*!< 0x00000030 */
8654 #define RCC_CCIPR_USART3SEL                  RCC_CCIPR_USART3SEL_Msk
8655 #define RCC_CCIPR_USART3SEL_0                (0x1UL << RCC_CCIPR_USART3SEL_Pos)/*!< 0x00000010 */
8656 #define RCC_CCIPR_USART3SEL_1                (0x2UL << RCC_CCIPR_USART3SEL_Pos)/*!< 0x00000020 */
8657 
8658 #define RCC_CCIPR_UART4SEL_Pos               (6U)
8659 #define RCC_CCIPR_UART4SEL_Msk               (0x3UL << RCC_CCIPR_UART4SEL_Pos) /*!< 0x000000C0 */
8660 #define RCC_CCIPR_UART4SEL                   RCC_CCIPR_UART4SEL_Msk
8661 #define RCC_CCIPR_UART4SEL_0                 (0x1UL << RCC_CCIPR_UART4SEL_Pos) /*!< 0x00000040 */
8662 #define RCC_CCIPR_UART4SEL_1                 (0x2UL << RCC_CCIPR_UART4SEL_Pos) /*!< 0x00000080 */
8663 
8664 #define RCC_CCIPR_UART5SEL_Pos               (8U)
8665 #define RCC_CCIPR_UART5SEL_Msk               (0x3UL << RCC_CCIPR_UART5SEL_Pos) /*!< 0x00000300 */
8666 #define RCC_CCIPR_UART5SEL                   RCC_CCIPR_UART5SEL_Msk
8667 #define RCC_CCIPR_UART5SEL_0                 (0x1UL << RCC_CCIPR_UART5SEL_Pos) /*!< 0x00000100 */
8668 #define RCC_CCIPR_UART5SEL_1                 (0x2UL << RCC_CCIPR_UART5SEL_Pos) /*!< 0x00000200 */
8669 
8670 #define RCC_CCIPR_LPUART1SEL_Pos             (10U)
8671 #define RCC_CCIPR_LPUART1SEL_Msk             (0x3UL << RCC_CCIPR_LPUART1SEL_Pos)/*!< 0x00000C00 */
8672 #define RCC_CCIPR_LPUART1SEL                 RCC_CCIPR_LPUART1SEL_Msk
8673 #define RCC_CCIPR_LPUART1SEL_0               (0x1UL << RCC_CCIPR_LPUART1SEL_Pos)/*!< 0x00000400 */
8674 #define RCC_CCIPR_LPUART1SEL_1               (0x2UL << RCC_CCIPR_LPUART1SEL_Pos)/*!< 0x00000800 */
8675 
8676 #define RCC_CCIPR_I2C1SEL_Pos                (12U)
8677 #define RCC_CCIPR_I2C1SEL_Msk                (0x3UL << RCC_CCIPR_I2C1SEL_Pos)  /*!< 0x00003000 */
8678 #define RCC_CCIPR_I2C1SEL                    RCC_CCIPR_I2C1SEL_Msk
8679 #define RCC_CCIPR_I2C1SEL_0                  (0x1UL << RCC_CCIPR_I2C1SEL_Pos)  /*!< 0x00001000 */
8680 #define RCC_CCIPR_I2C1SEL_1                  (0x2UL << RCC_CCIPR_I2C1SEL_Pos)  /*!< 0x00002000 */
8681 
8682 #define RCC_CCIPR_I2C2SEL_Pos                (14U)
8683 #define RCC_CCIPR_I2C2SEL_Msk                (0x3UL << RCC_CCIPR_I2C2SEL_Pos)  /*!< 0x0000C000 */
8684 #define RCC_CCIPR_I2C2SEL                    RCC_CCIPR_I2C2SEL_Msk
8685 #define RCC_CCIPR_I2C2SEL_0                  (0x1UL << RCC_CCIPR_I2C2SEL_Pos)  /*!< 0x00004000 */
8686 #define RCC_CCIPR_I2C2SEL_1                  (0x2UL << RCC_CCIPR_I2C2SEL_Pos)  /*!< 0x00008000 */
8687 
8688 #define RCC_CCIPR_I2C3SEL_Pos                (16U)
8689 #define RCC_CCIPR_I2C3SEL_Msk                (0x3UL << RCC_CCIPR_I2C3SEL_Pos)  /*!< 0x00030000 */
8690 #define RCC_CCIPR_I2C3SEL                    RCC_CCIPR_I2C3SEL_Msk
8691 #define RCC_CCIPR_I2C3SEL_0                  (0x1UL << RCC_CCIPR_I2C3SEL_Pos)  /*!< 0x00010000 */
8692 #define RCC_CCIPR_I2C3SEL_1                  (0x2UL << RCC_CCIPR_I2C3SEL_Pos)  /*!< 0x00020000 */
8693 
8694 #define RCC_CCIPR_LPTIM1SEL_Pos              (18U)
8695 #define RCC_CCIPR_LPTIM1SEL_Msk              (0x3UL << RCC_CCIPR_LPTIM1SEL_Pos)/*!< 0x000C0000 */
8696 #define RCC_CCIPR_LPTIM1SEL                  RCC_CCIPR_LPTIM1SEL_Msk
8697 #define RCC_CCIPR_LPTIM1SEL_0                (0x1UL << RCC_CCIPR_LPTIM1SEL_Pos)/*!< 0x00040000 */
8698 #define RCC_CCIPR_LPTIM1SEL_1                (0x2UL << RCC_CCIPR_LPTIM1SEL_Pos)/*!< 0x00080000 */
8699 
8700 #define RCC_CCIPR_SAI1SEL_Pos                (20U)
8701 #define RCC_CCIPR_SAI1SEL_Msk                (0x3UL << RCC_CCIPR_SAI1SEL_Pos)/*!< 0x00300000 */
8702 #define RCC_CCIPR_SAI1SEL                    RCC_CCIPR_SAI1SEL_Msk
8703 #define RCC_CCIPR_SAI1SEL_0                  (0x1UL << RCC_CCIPR_SAI1SEL_Pos)/*!< 0x00100000 */
8704 #define RCC_CCIPR_SAI1SEL_1                  (0x2UL << RCC_CCIPR_SAI1SEL_Pos)/*!< 0x00200000 */
8705 
8706 #define RCC_CCIPR_I2S23SEL_Pos               (22U)
8707 #define RCC_CCIPR_I2S23SEL_Msk               (0x3UL << RCC_CCIPR_I2S23SEL_Pos)/*!< 0x00C00000 */
8708 #define RCC_CCIPR_I2S23SEL                   RCC_CCIPR_I2S23SEL_Msk
8709 #define RCC_CCIPR_I2S23SEL_0                 (0x1UL << RCC_CCIPR_I2S23SEL_Pos)/*!< 0x00400000 */
8710 #define RCC_CCIPR_I2S23SEL_1                 (0x2UL << RCC_CCIPR_I2S23SEL_Pos)/*!< 0x00800000 */
8711 
8712 #define RCC_CCIPR_FDCANSEL_Pos               (24U)
8713 #define RCC_CCIPR_FDCANSEL_Msk               (0x3UL << RCC_CCIPR_FDCANSEL_Pos) /*!< 0x03000000 */
8714 #define RCC_CCIPR_FDCANSEL                   RCC_CCIPR_FDCANSEL_Msk
8715 #define RCC_CCIPR_FDCANSEL_0                 (0x1UL << RCC_CCIPR_FDCANSEL_Pos) /*!< 0x01000000 */
8716 #define RCC_CCIPR_FDCANSEL_1                 (0x2UL << RCC_CCIPR_FDCANSEL_Pos) /*!< 0x02000000 */
8717 
8718 #define RCC_CCIPR_CLK48SEL_Pos               (26U)
8719 #define RCC_CCIPR_CLK48SEL_Msk               (0x3UL << RCC_CCIPR_CLK48SEL_Pos) /*!< 0x0C000000 */
8720 #define RCC_CCIPR_CLK48SEL                   RCC_CCIPR_CLK48SEL_Msk
8721 #define RCC_CCIPR_CLK48SEL_0                 (0x1UL << RCC_CCIPR_CLK48SEL_Pos) /*!< 0x04000000 */
8722 #define RCC_CCIPR_CLK48SEL_1                 (0x2UL << RCC_CCIPR_CLK48SEL_Pos) /*!< 0x08000000 */
8723 
8724 #define RCC_CCIPR_ADC12SEL_Pos               (28U)
8725 #define RCC_CCIPR_ADC12SEL_Msk               (0x3UL << RCC_CCIPR_ADC12SEL_Pos)   /*!< 0x30000000 */
8726 #define RCC_CCIPR_ADC12SEL                   RCC_CCIPR_ADC12SEL_Msk
8727 #define RCC_CCIPR_ADC12SEL_0                 (0x1UL << RCC_CCIPR_ADC12SEL_Pos)   /*!< 0x10000000 */
8728 #define RCC_CCIPR_ADC12SEL_1                 (0x2UL << RCC_CCIPR_ADC12SEL_Pos)   /*!< 0x20000000 */
8729 
8730 #define RCC_CCIPR_ADC345SEL_Pos              (30U)
8731 #define RCC_CCIPR_ADC345SEL_Msk              (0x3UL << RCC_CCIPR_ADC345SEL_Pos)   /*!< 0x80000000 */
8732 #define RCC_CCIPR_ADC345SEL                  RCC_CCIPR_ADC345SEL_Msk
8733 #define RCC_CCIPR_ADC345SEL_0                (0x1UL << RCC_CCIPR_ADC345SEL_Pos)   /*!< 0x40000000 */
8734 #define RCC_CCIPR_ADC345SEL_1                (0x2UL << RCC_CCIPR_ADC345SEL_Pos)   /*!< 0x80000000 */
8735 
8736 /********************  Bit definition for RCC_BDCR register  ******************/
8737 #define RCC_BDCR_LSEON_Pos                   (0U)
8738 #define RCC_BDCR_LSEON_Msk                   (0x1UL << RCC_BDCR_LSEON_Pos)     /*!< 0x00000001 */
8739 #define RCC_BDCR_LSEON                       RCC_BDCR_LSEON_Msk
8740 #define RCC_BDCR_LSERDY_Pos                  (1U)
8741 #define RCC_BDCR_LSERDY_Msk                  (0x1UL << RCC_BDCR_LSERDY_Pos)    /*!< 0x00000002 */
8742 #define RCC_BDCR_LSERDY                      RCC_BDCR_LSERDY_Msk
8743 #define RCC_BDCR_LSEBYP_Pos                  (2U)
8744 #define RCC_BDCR_LSEBYP_Msk                  (0x1UL << RCC_BDCR_LSEBYP_Pos)    /*!< 0x00000004 */
8745 #define RCC_BDCR_LSEBYP                      RCC_BDCR_LSEBYP_Msk
8746 
8747 #define RCC_BDCR_LSEDRV_Pos                  (3U)
8748 #define RCC_BDCR_LSEDRV_Msk                  (0x3UL << RCC_BDCR_LSEDRV_Pos)    /*!< 0x00000018 */
8749 #define RCC_BDCR_LSEDRV                      RCC_BDCR_LSEDRV_Msk
8750 #define RCC_BDCR_LSEDRV_0                    (0x1UL << RCC_BDCR_LSEDRV_Pos)    /*!< 0x00000008 */
8751 #define RCC_BDCR_LSEDRV_1                    (0x2UL << RCC_BDCR_LSEDRV_Pos)    /*!< 0x00000010 */
8752 
8753 #define RCC_BDCR_LSECSSON_Pos                (5U)
8754 #define RCC_BDCR_LSECSSON_Msk                (0x1UL << RCC_BDCR_LSECSSON_Pos)  /*!< 0x00000020 */
8755 #define RCC_BDCR_LSECSSON                    RCC_BDCR_LSECSSON_Msk
8756 #define RCC_BDCR_LSECSSD_Pos                 (6U)
8757 #define RCC_BDCR_LSECSSD_Msk                 (0x1UL << RCC_BDCR_LSECSSD_Pos)   /*!< 0x00000040 */
8758 #define RCC_BDCR_LSECSSD                     RCC_BDCR_LSECSSD_Msk
8759 
8760 #define RCC_BDCR_RTCSEL_Pos                  (8U)
8761 #define RCC_BDCR_RTCSEL_Msk                  (0x3UL << RCC_BDCR_RTCSEL_Pos)    /*!< 0x00000300 */
8762 #define RCC_BDCR_RTCSEL                      RCC_BDCR_RTCSEL_Msk
8763 #define RCC_BDCR_RTCSEL_0                    (0x1UL << RCC_BDCR_RTCSEL_Pos)    /*!< 0x00000100 */
8764 #define RCC_BDCR_RTCSEL_1                    (0x2UL << RCC_BDCR_RTCSEL_Pos)    /*!< 0x00000200 */
8765 
8766 #define RCC_BDCR_RTCEN_Pos                   (15U)
8767 #define RCC_BDCR_RTCEN_Msk                   (0x1UL << RCC_BDCR_RTCEN_Pos)     /*!< 0x00008000 */
8768 #define RCC_BDCR_RTCEN                       RCC_BDCR_RTCEN_Msk
8769 #define RCC_BDCR_BDRST_Pos                   (16U)
8770 #define RCC_BDCR_BDRST_Msk                   (0x1UL << RCC_BDCR_BDRST_Pos)     /*!< 0x00010000 */
8771 #define RCC_BDCR_BDRST                       RCC_BDCR_BDRST_Msk
8772 #define RCC_BDCR_LSCOEN_Pos                  (24U)
8773 #define RCC_BDCR_LSCOEN_Msk                  (0x1UL << RCC_BDCR_LSCOEN_Pos)    /*!< 0x01000000 */
8774 #define RCC_BDCR_LSCOEN                      RCC_BDCR_LSCOEN_Msk
8775 #define RCC_BDCR_LSCOSEL_Pos                 (25U)
8776 #define RCC_BDCR_LSCOSEL_Msk                 (0x1UL << RCC_BDCR_LSCOSEL_Pos)   /*!< 0x02000000 */
8777 #define RCC_BDCR_LSCOSEL                     RCC_BDCR_LSCOSEL_Msk
8778 
8779 /********************  Bit definition for RCC_CSR register  *******************/
8780 #define RCC_CSR_LSION_Pos                    (0U)
8781 #define RCC_CSR_LSION_Msk                    (0x1UL << RCC_CSR_LSION_Pos)      /*!< 0x00000001 */
8782 #define RCC_CSR_LSION                        RCC_CSR_LSION_Msk
8783 #define RCC_CSR_LSIRDY_Pos                   (1U)
8784 #define RCC_CSR_LSIRDY_Msk                   (0x1UL << RCC_CSR_LSIRDY_Pos)     /*!< 0x00000002 */
8785 #define RCC_CSR_LSIRDY                       RCC_CSR_LSIRDY_Msk
8786 
8787 #define RCC_CSR_RMVF_Pos                     (23U)
8788 #define RCC_CSR_RMVF_Msk                     (0x1UL << RCC_CSR_RMVF_Pos)       /*!< 0x00800000 */
8789 #define RCC_CSR_RMVF                         RCC_CSR_RMVF_Msk
8790 #define RCC_CSR_OBLRSTF_Pos                  (25U)
8791 #define RCC_CSR_OBLRSTF_Msk                  (0x1UL << RCC_CSR_OBLRSTF_Pos)    /*!< 0x02000000 */
8792 #define RCC_CSR_OBLRSTF                      RCC_CSR_OBLRSTF_Msk
8793 #define RCC_CSR_PINRSTF_Pos                  (26U)
8794 #define RCC_CSR_PINRSTF_Msk                  (0x1UL << RCC_CSR_PINRSTF_Pos)    /*!< 0x04000000 */
8795 #define RCC_CSR_PINRSTF                      RCC_CSR_PINRSTF_Msk
8796 #define RCC_CSR_BORRSTF_Pos                  (27U)
8797 #define RCC_CSR_BORRSTF_Msk                  (0x1UL << RCC_CSR_BORRSTF_Pos)    /*!< 0x08000000 */
8798 #define RCC_CSR_BORRSTF                      RCC_CSR_BORRSTF_Msk
8799 #define RCC_CSR_SFTRSTF_Pos                  (28U)
8800 #define RCC_CSR_SFTRSTF_Msk                  (0x1UL << RCC_CSR_SFTRSTF_Pos)    /*!< 0x10000000 */
8801 #define RCC_CSR_SFTRSTF                      RCC_CSR_SFTRSTF_Msk
8802 #define RCC_CSR_IWDGRSTF_Pos                 (29U)
8803 #define RCC_CSR_IWDGRSTF_Msk                 (0x1UL << RCC_CSR_IWDGRSTF_Pos)   /*!< 0x20000000 */
8804 #define RCC_CSR_IWDGRSTF                     RCC_CSR_IWDGRSTF_Msk
8805 #define RCC_CSR_WWDGRSTF_Pos                 (30U)
8806 #define RCC_CSR_WWDGRSTF_Msk                 (0x1UL << RCC_CSR_WWDGRSTF_Pos)   /*!< 0x40000000 */
8807 #define RCC_CSR_WWDGRSTF                     RCC_CSR_WWDGRSTF_Msk
8808 #define RCC_CSR_LPWRRSTF_Pos                 (31U)
8809 #define RCC_CSR_LPWRRSTF_Msk                 (0x1UL << RCC_CSR_LPWRRSTF_Pos)   /*!< 0x80000000 */
8810 #define RCC_CSR_LPWRRSTF                     RCC_CSR_LPWRRSTF_Msk
8811 
8812 /********************  Bit definition for RCC_CRRCR register  *****************/
8813 #define RCC_CRRCR_HSI48ON_Pos                (0U)
8814 #define RCC_CRRCR_HSI48ON_Msk                (0x1UL << RCC_CRRCR_HSI48ON_Pos)  /*!< 0x00000001 */
8815 #define RCC_CRRCR_HSI48ON                    RCC_CRRCR_HSI48ON_Msk
8816 #define RCC_CRRCR_HSI48RDY_Pos               (1U)
8817 #define RCC_CRRCR_HSI48RDY_Msk               (0x1UL << RCC_CRRCR_HSI48RDY_Pos) /*!< 0x00000002 */
8818 #define RCC_CRRCR_HSI48RDY                   RCC_CRRCR_HSI48RDY_Msk
8819 
8820 /*!< HSI48CAL configuration */
8821 #define RCC_CRRCR_HSI48CAL_Pos               (7U)
8822 #define RCC_CRRCR_HSI48CAL_Msk               (0x1FFUL << RCC_CRRCR_HSI48CAL_Pos)/*!< 0x0000FF80 */
8823 #define RCC_CRRCR_HSI48CAL                   RCC_CRRCR_HSI48CAL_Msk             /*!< HSI48CAL[8:0] bits */
8824 #define RCC_CRRCR_HSI48CAL_0                 (0x001UL << RCC_CRRCR_HSI48CAL_Pos)/*!< 0x00000080 */
8825 #define RCC_CRRCR_HSI48CAL_1                 (0x002UL << RCC_CRRCR_HSI48CAL_Pos)/*!< 0x00000100 */
8826 #define RCC_CRRCR_HSI48CAL_2                 (0x004UL << RCC_CRRCR_HSI48CAL_Pos)/*!< 0x00000200 */
8827 #define RCC_CRRCR_HSI48CAL_3                 (0x008UL << RCC_CRRCR_HSI48CAL_Pos)/*!< 0x00000400 */
8828 #define RCC_CRRCR_HSI48CAL_4                 (0x010UL << RCC_CRRCR_HSI48CAL_Pos)/*!< 0x00000800 */
8829 #define RCC_CRRCR_HSI48CAL_5                 (0x020UL << RCC_CRRCR_HSI48CAL_Pos)/*!< 0x00001000 */
8830 #define RCC_CRRCR_HSI48CAL_6                 (0x040UL << RCC_CRRCR_HSI48CAL_Pos)/*!< 0x00002000 */
8831 #define RCC_CRRCR_HSI48CAL_7                 (0x080UL << RCC_CRRCR_HSI48CAL_Pos)/*!< 0x00004000 */
8832 #define RCC_CRRCR_HSI48CAL_8                 (0x100UL << RCC_CRRCR_HSI48CAL_Pos)/*!< 0x00008000 */
8833 
8834 /********************  Bit definition for RCC_CCIPR2 register  ******************/
8835 
8836 #define RCC_CCIPR2_QSPISEL_Pos               (20U)
8837 #define RCC_CCIPR2_QSPISEL_Msk               (0x3UL << RCC_CCIPR2_QSPISEL_Pos) /*!< 0x00030000 */
8838 #define RCC_CCIPR2_QSPISEL                   RCC_CCIPR2_QSPISEL_Msk
8839 #define RCC_CCIPR2_QSPISEL_0                 (0x1UL << RCC_CCIPR2_QSPISEL_Pos) /*!< 0x00010000 */
8840 #define RCC_CCIPR2_QSPISEL_1                 (0x2UL << RCC_CCIPR2_QSPISEL_Pos) /*!< 0x00020000 */
8841 
8842 /******************************************************************************/
8843 /*                                                                            */
8844 /*                                    RNG                                     */
8845 /*                                                                            */
8846 /******************************************************************************/
8847 /********************  Bits definition for RNG_CR register  *******************/
8848 #define RNG_CR_RNGEN_Pos    (2U)
8849 #define RNG_CR_RNGEN_Msk    (0x1UL << RNG_CR_RNGEN_Pos)                        /*!< 0x00000004 */
8850 #define RNG_CR_RNGEN        RNG_CR_RNGEN_Msk
8851 #define RNG_CR_IE_Pos       (3U)
8852 #define RNG_CR_IE_Msk       (0x1UL << RNG_CR_IE_Pos)                           /*!< 0x00000008 */
8853 #define RNG_CR_IE           RNG_CR_IE_Msk
8854 #define RNG_CR_CED_Pos      (5U)
8855 #define RNG_CR_CED_Msk      (0x1UL << RNG_CR_IE_Pos)                           /*!< 0x00000020 */
8856 #define RNG_CR_CED          RNG_CR_IE_Msk
8857 
8858 /********************  Bits definition for RNG_SR register  *******************/
8859 #define RNG_SR_DRDY_Pos     (0U)
8860 #define RNG_SR_DRDY_Msk     (0x1UL << RNG_SR_DRDY_Pos)                         /*!< 0x00000001 */
8861 #define RNG_SR_DRDY         RNG_SR_DRDY_Msk
8862 #define RNG_SR_CECS_Pos     (1U)
8863 #define RNG_SR_CECS_Msk     (0x1UL << RNG_SR_CECS_Pos)                         /*!< 0x00000002 */
8864 #define RNG_SR_CECS         RNG_SR_CECS_Msk
8865 #define RNG_SR_SECS_Pos     (2U)
8866 #define RNG_SR_SECS_Msk     (0x1UL << RNG_SR_SECS_Pos)                         /*!< 0x00000004 */
8867 #define RNG_SR_SECS         RNG_SR_SECS_Msk
8868 #define RNG_SR_CEIS_Pos     (5U)
8869 #define RNG_SR_CEIS_Msk     (0x1UL << RNG_SR_CEIS_Pos)                         /*!< 0x00000020 */
8870 #define RNG_SR_CEIS         RNG_SR_CEIS_Msk
8871 #define RNG_SR_SEIS_Pos     (6U)
8872 #define RNG_SR_SEIS_Msk     (0x1UL << RNG_SR_SEIS_Pos)                         /*!< 0x00000040 */
8873 #define RNG_SR_SEIS         RNG_SR_SEIS_Msk
8874 
8875 /******************************************************************************/
8876 /*                                                                            */
8877 /*                           Real-Time Clock (RTC)                            */
8878 /*                                                                            */
8879 /******************************************************************************/
8880 
8881 /********************  Bits definition for RTC_TR register  *******************/
8882 #define RTC_TR_PM_Pos                (22U)
8883 #define RTC_TR_PM_Msk                (0x1UL << RTC_TR_PM_Pos)                  /*!< 0x00400000 */
8884 #define RTC_TR_PM                    RTC_TR_PM_Msk
8885 #define RTC_TR_HT_Pos                (20U)
8886 #define RTC_TR_HT_Msk                (0x3UL << RTC_TR_HT_Pos)                  /*!< 0x00300000 */
8887 #define RTC_TR_HT                    RTC_TR_HT_Msk
8888 #define RTC_TR_HT_0                  (0x1UL << RTC_TR_HT_Pos)                  /*!< 0x00100000 */
8889 #define RTC_TR_HT_1                  (0x2UL << RTC_TR_HT_Pos)                  /*!< 0x00200000 */
8890 #define RTC_TR_HU_Pos                (16U)
8891 #define RTC_TR_HU_Msk                (0xFUL << RTC_TR_HU_Pos)                  /*!< 0x000F0000 */
8892 #define RTC_TR_HU                    RTC_TR_HU_Msk
8893 #define RTC_TR_HU_0                  (0x1UL << RTC_TR_HU_Pos)                  /*!< 0x00010000 */
8894 #define RTC_TR_HU_1                  (0x2UL << RTC_TR_HU_Pos)                  /*!< 0x00020000 */
8895 #define RTC_TR_HU_2                  (0x4UL << RTC_TR_HU_Pos)                  /*!< 0x00040000 */
8896 #define RTC_TR_HU_3                  (0x8UL << RTC_TR_HU_Pos)                  /*!< 0x00080000 */
8897 #define RTC_TR_MNT_Pos               (12U)
8898 #define RTC_TR_MNT_Msk               (0x7UL << RTC_TR_MNT_Pos)                 /*!< 0x00007000 */
8899 #define RTC_TR_MNT                   RTC_TR_MNT_Msk
8900 #define RTC_TR_MNT_0                 (0x1UL << RTC_TR_MNT_Pos)                 /*!< 0x00001000 */
8901 #define RTC_TR_MNT_1                 (0x2UL << RTC_TR_MNT_Pos)                 /*!< 0x00002000 */
8902 #define RTC_TR_MNT_2                 (0x4UL << RTC_TR_MNT_Pos)                 /*!< 0x00004000 */
8903 #define RTC_TR_MNU_Pos               (8U)
8904 #define RTC_TR_MNU_Msk               (0xFUL << RTC_TR_MNU_Pos)                 /*!< 0x00000F00 */
8905 #define RTC_TR_MNU                   RTC_TR_MNU_Msk
8906 #define RTC_TR_MNU_0                 (0x1UL << RTC_TR_MNU_Pos)                 /*!< 0x00000100 */
8907 #define RTC_TR_MNU_1                 (0x2UL << RTC_TR_MNU_Pos)                 /*!< 0x00000200 */
8908 #define RTC_TR_MNU_2                 (0x4UL << RTC_TR_MNU_Pos)                 /*!< 0x00000400 */
8909 #define RTC_TR_MNU_3                 (0x8UL << RTC_TR_MNU_Pos)                 /*!< 0x00000800 */
8910 #define RTC_TR_ST_Pos                (4U)
8911 #define RTC_TR_ST_Msk                (0x7UL << RTC_TR_ST_Pos)                  /*!< 0x00000070 */
8912 #define RTC_TR_ST                    RTC_TR_ST_Msk
8913 #define RTC_TR_ST_0                  (0x1UL << RTC_TR_ST_Pos)                  /*!< 0x00000010 */
8914 #define RTC_TR_ST_1                  (0x2UL << RTC_TR_ST_Pos)                  /*!< 0x00000020 */
8915 #define RTC_TR_ST_2                  (0x4UL << RTC_TR_ST_Pos)                  /*!< 0x00000040 */
8916 #define RTC_TR_SU_Pos                (0U)
8917 #define RTC_TR_SU_Msk                (0xFUL << RTC_TR_SU_Pos)                  /*!< 0x0000000F */
8918 #define RTC_TR_SU                    RTC_TR_SU_Msk
8919 #define RTC_TR_SU_0                  (0x1UL << RTC_TR_SU_Pos)                  /*!< 0x00000001 */
8920 #define RTC_TR_SU_1                  (0x2UL << RTC_TR_SU_Pos)                  /*!< 0x00000002 */
8921 #define RTC_TR_SU_2                  (0x4UL << RTC_TR_SU_Pos)                  /*!< 0x00000004 */
8922 #define RTC_TR_SU_3                  (0x8UL << RTC_TR_SU_Pos)                  /*!< 0x00000008 */
8923 
8924 /********************  Bits definition for RTC_DR register  *******************/
8925 #define RTC_DR_YT_Pos                (20U)
8926 #define RTC_DR_YT_Msk                (0xFUL << RTC_DR_YT_Pos)                  /*!< 0x00F00000 */
8927 #define RTC_DR_YT                    RTC_DR_YT_Msk
8928 #define RTC_DR_YT_0                  (0x1UL << RTC_DR_YT_Pos)                  /*!< 0x00100000 */
8929 #define RTC_DR_YT_1                  (0x2UL << RTC_DR_YT_Pos)                  /*!< 0x00200000 */
8930 #define RTC_DR_YT_2                  (0x4UL << RTC_DR_YT_Pos)                  /*!< 0x00400000 */
8931 #define RTC_DR_YT_3                  (0x8UL << RTC_DR_YT_Pos)                  /*!< 0x00800000 */
8932 #define RTC_DR_YU_Pos                (16U)
8933 #define RTC_DR_YU_Msk                (0xFUL << RTC_DR_YU_Pos)                  /*!< 0x000F0000 */
8934 #define RTC_DR_YU                    RTC_DR_YU_Msk
8935 #define RTC_DR_YU_0                  (0x1UL << RTC_DR_YU_Pos)                  /*!< 0x00010000 */
8936 #define RTC_DR_YU_1                  (0x2UL << RTC_DR_YU_Pos)                  /*!< 0x00020000 */
8937 #define RTC_DR_YU_2                  (0x4UL << RTC_DR_YU_Pos)                  /*!< 0x00040000 */
8938 #define RTC_DR_YU_3                  (0x8UL << RTC_DR_YU_Pos)                  /*!< 0x00080000 */
8939 #define RTC_DR_WDU_Pos               (13U)
8940 #define RTC_DR_WDU_Msk               (0x7UL << RTC_DR_WDU_Pos)                 /*!< 0x0000E000 */
8941 #define RTC_DR_WDU                   RTC_DR_WDU_Msk
8942 #define RTC_DR_WDU_0                 (0x1UL << RTC_DR_WDU_Pos)                 /*!< 0x00002000 */
8943 #define RTC_DR_WDU_1                 (0x2UL << RTC_DR_WDU_Pos)                 /*!< 0x00004000 */
8944 #define RTC_DR_WDU_2                 (0x4UL << RTC_DR_WDU_Pos)                 /*!< 0x00008000 */
8945 #define RTC_DR_MT_Pos                (12U)
8946 #define RTC_DR_MT_Msk                (0x1UL << RTC_DR_MT_Pos)                  /*!< 0x00001000 */
8947 #define RTC_DR_MT                    RTC_DR_MT_Msk
8948 #define RTC_DR_MU_Pos                (8U)
8949 #define RTC_DR_MU_Msk                (0xFUL << RTC_DR_MU_Pos)                  /*!< 0x00000F00 */
8950 #define RTC_DR_MU                    RTC_DR_MU_Msk
8951 #define RTC_DR_MU_0                  (0x1UL << RTC_DR_MU_Pos)                  /*!< 0x00000100 */
8952 #define RTC_DR_MU_1                  (0x2UL << RTC_DR_MU_Pos)                  /*!< 0x00000200 */
8953 #define RTC_DR_MU_2                  (0x4UL << RTC_DR_MU_Pos)                  /*!< 0x00000400 */
8954 #define RTC_DR_MU_3                  (0x8UL << RTC_DR_MU_Pos)                  /*!< 0x00000800 */
8955 #define RTC_DR_DT_Pos                (4U)
8956 #define RTC_DR_DT_Msk                (0x3UL << RTC_DR_DT_Pos)                  /*!< 0x00000030 */
8957 #define RTC_DR_DT                    RTC_DR_DT_Msk
8958 #define RTC_DR_DT_0                  (0x1UL << RTC_DR_DT_Pos)                  /*!< 0x00000010 */
8959 #define RTC_DR_DT_1                  (0x2UL << RTC_DR_DT_Pos)                  /*!< 0x00000020 */
8960 #define RTC_DR_DU_Pos                (0U)
8961 #define RTC_DR_DU_Msk                (0xFUL << RTC_DR_DU_Pos)                  /*!< 0x0000000F */
8962 #define RTC_DR_DU                    RTC_DR_DU_Msk
8963 #define RTC_DR_DU_0                  (0x1UL << RTC_DR_DU_Pos)                  /*!< 0x00000001 */
8964 #define RTC_DR_DU_1                  (0x2UL << RTC_DR_DU_Pos)                  /*!< 0x00000002 */
8965 #define RTC_DR_DU_2                  (0x4UL << RTC_DR_DU_Pos)                  /*!< 0x00000004 */
8966 #define RTC_DR_DU_3                  (0x8UL << RTC_DR_DU_Pos)                  /*!< 0x00000008 */
8967 
8968 /********************  Bits definition for RTC_SSR register  ******************/
8969 #define RTC_SSR_SS_Pos               (0U)
8970 #define RTC_SSR_SS_Msk               (0xFFFFUL << RTC_SSR_SS_Pos)              /*!< 0x0000FFFF */
8971 #define RTC_SSR_SS                   RTC_SSR_SS_Msk
8972 
8973 /********************  Bits definition for RTC_ICSR register  ******************/
8974 #define RTC_ICSR_RECALPF_Pos         (16U)
8975 #define RTC_ICSR_RECALPF_Msk         (0x1UL << RTC_ICSR_RECALPF_Pos)           /*!< 0x00010000 */
8976 #define RTC_ICSR_RECALPF             RTC_ICSR_RECALPF_Msk
8977 #define RTC_ICSR_INIT_Pos            (7U)
8978 #define RTC_ICSR_INIT_Msk            (0x1UL << RTC_ICSR_INIT_Pos)              /*!< 0x00000080 */
8979 #define RTC_ICSR_INIT                RTC_ICSR_INIT_Msk
8980 #define RTC_ICSR_INITF_Pos           (6U)
8981 #define RTC_ICSR_INITF_Msk           (0x1UL << RTC_ICSR_INITF_Pos)             /*!< 0x00000040 */
8982 #define RTC_ICSR_INITF               RTC_ICSR_INITF_Msk
8983 #define RTC_ICSR_RSF_Pos             (5U)
8984 #define RTC_ICSR_RSF_Msk             (0x1UL << RTC_ICSR_RSF_Pos)               /*!< 0x00000020 */
8985 #define RTC_ICSR_RSF                 RTC_ICSR_RSF_Msk
8986 #define RTC_ICSR_INITS_Pos           (4U)
8987 #define RTC_ICSR_INITS_Msk           (0x1UL << RTC_ICSR_INITS_Pos)             /*!< 0x00000010 */
8988 #define RTC_ICSR_INITS               RTC_ICSR_INITS_Msk
8989 #define RTC_ICSR_SHPF_Pos            (3U)
8990 #define RTC_ICSR_SHPF_Msk            (0x1UL << RTC_ICSR_SHPF_Pos)              /*!< 0x00000008 */
8991 #define RTC_ICSR_SHPF                RTC_ICSR_SHPF_Msk
8992 #define RTC_ICSR_WUTWF_Pos           (2U)
8993 #define RTC_ICSR_WUTWF_Msk           (0x1UL << RTC_ICSR_WUTWF_Pos)             /*!< 0x00000004 */
8994 #define RTC_ICSR_WUTWF               RTC_ICSR_WUTWF_Msk
8995 #define RTC_ICSR_ALRBWF_Pos          (1U)
8996 #define RTC_ICSR_ALRBWF_Msk          (0x1UL << RTC_ICSR_ALRBWF_Pos)            /*!< 0x00000002 */
8997 #define RTC_ICSR_ALRBWF              RTC_ICSR_ALRBWF_Msk
8998 #define RTC_ICSR_ALRAWF_Pos          (0U)
8999 #define RTC_ICSR_ALRAWF_Msk          (0x1UL << RTC_ICSR_ALRAWF_Pos)            /*!< 0x00000001 */
9000 #define RTC_ICSR_ALRAWF              RTC_ICSR_ALRAWF_Msk
9001 
9002 /********************  Bits definition for RTC_PRER register  *****************/
9003 #define RTC_PRER_PREDIV_A_Pos        (16U)
9004 #define RTC_PRER_PREDIV_A_Msk        (0x7FUL << RTC_PRER_PREDIV_A_Pos)         /*!< 0x007F0000 */
9005 #define RTC_PRER_PREDIV_A            RTC_PRER_PREDIV_A_Msk
9006 #define RTC_PRER_PREDIV_S_Pos        (0U)
9007 #define RTC_PRER_PREDIV_S_Msk        (0x7FFFUL << RTC_PRER_PREDIV_S_Pos)       /*!< 0x00007FFF */
9008 #define RTC_PRER_PREDIV_S            RTC_PRER_PREDIV_S_Msk
9009 
9010 /********************  Bits definition for RTC_WUTR register  *****************/
9011 #define RTC_WUTR_WUT_Pos             (0U)
9012 #define RTC_WUTR_WUT_Msk             (0xFFFFUL << RTC_WUTR_WUT_Pos)            /*!< 0x0000FFFF */
9013 #define RTC_WUTR_WUT                 RTC_WUTR_WUT_Msk
9014 
9015 /********************  Bits definition for RTC_CR register  *******************/
9016 #define RTC_CR_OUT2EN_Pos            (31U)
9017 #define RTC_CR_OUT2EN_Msk            (0x1UL << RTC_CR_OUT2EN_Pos)              /*!< 0x80000000 */
9018 #define RTC_CR_OUT2EN                RTC_CR_OUT2EN_Msk                         /*!<RTC_OUT2 output enable */
9019 #define RTC_CR_TAMPALRM_TYPE_Pos     (30U)
9020 #define RTC_CR_TAMPALRM_TYPE_Msk     (0x1UL << RTC_CR_TAMPALRM_TYPE_Pos)       /*!< 0x40000000 */
9021 #define RTC_CR_TAMPALRM_TYPE         RTC_CR_TAMPALRM_TYPE_Msk                  /*!<TAMPALARM output type  */
9022 #define RTC_CR_TAMPALRM_PU_Pos       (29U)
9023 #define RTC_CR_TAMPALRM_PU_Msk       (0x1UL << RTC_CR_TAMPALRM_PU_Pos)         /*!< 0x20000000 */
9024 #define RTC_CR_TAMPALRM_PU           RTC_CR_TAMPALRM_PU_Msk                    /*!<TAMPALARM output pull-up config */
9025 #define RTC_CR_TAMPOE_Pos            (26U)
9026 #define RTC_CR_TAMPOE_Msk            (0x1UL << RTC_CR_TAMPOE_Pos)              /*!< 0x04000000 */
9027 #define RTC_CR_TAMPOE                RTC_CR_TAMPOE_Msk                         /*!<Tamper detection output enable on TAMPALARM  */
9028 #define RTC_CR_TAMPTS_Pos            (25U)
9029 #define RTC_CR_TAMPTS_Msk            (0x1UL << RTC_CR_TAMPTS_Pos)              /*!< 0x02000000 */
9030 #define RTC_CR_TAMPTS                RTC_CR_TAMPTS_Msk                         /*!<Activate timestamp on tamper detection event  */
9031 #define RTC_CR_ITSE_Pos              (24U)
9032 #define RTC_CR_ITSE_Msk              (0x1UL << RTC_CR_ITSE_Pos)                /*!< 0x01000000 */
9033 #define RTC_CR_ITSE                  RTC_CR_ITSE_Msk                           /*!<Timestamp on internal event enable  */
9034 #define RTC_CR_COE_Pos               (23U)
9035 #define RTC_CR_COE_Msk               (0x1UL << RTC_CR_COE_Pos)                 /*!< 0x00800000 */
9036 #define RTC_CR_COE                   RTC_CR_COE_Msk
9037 #define RTC_CR_OSEL_Pos              (21U)
9038 #define RTC_CR_OSEL_Msk              (0x3UL << RTC_CR_OSEL_Pos)                /*!< 0x00600000 */
9039 #define RTC_CR_OSEL                  RTC_CR_OSEL_Msk
9040 #define RTC_CR_OSEL_0                (0x1UL << RTC_CR_OSEL_Pos)                /*!< 0x00200000 */
9041 #define RTC_CR_OSEL_1                (0x2UL << RTC_CR_OSEL_Pos)                /*!< 0x00400000 */
9042 #define RTC_CR_POL_Pos               (20U)
9043 #define RTC_CR_POL_Msk               (0x1UL << RTC_CR_POL_Pos)                 /*!< 0x00100000 */
9044 #define RTC_CR_POL                   RTC_CR_POL_Msk
9045 #define RTC_CR_COSEL_Pos             (19U)
9046 #define RTC_CR_COSEL_Msk             (0x1UL << RTC_CR_COSEL_Pos)               /*!< 0x00080000 */
9047 #define RTC_CR_COSEL                 RTC_CR_COSEL_Msk
9048 #define RTC_CR_BKP_Pos               (18U)
9049 #define RTC_CR_BKP_Msk               (0x1UL << RTC_CR_BKP_Pos)                 /*!< 0x00040000 */
9050 #define RTC_CR_BKP                   RTC_CR_BKP_Msk
9051 #define RTC_CR_SUB1H_Pos             (17U)
9052 #define RTC_CR_SUB1H_Msk             (0x1UL << RTC_CR_SUB1H_Pos)               /*!< 0x00020000 */
9053 #define RTC_CR_SUB1H                 RTC_CR_SUB1H_Msk
9054 #define RTC_CR_ADD1H_Pos             (16U)
9055 #define RTC_CR_ADD1H_Msk             (0x1UL << RTC_CR_ADD1H_Pos)               /*!< 0x00010000 */
9056 #define RTC_CR_ADD1H                 RTC_CR_ADD1H_Msk
9057 #define RTC_CR_TSIE_Pos              (15U)
9058 #define RTC_CR_TSIE_Msk              (0x1UL << RTC_CR_TSIE_Pos)                /*!< 0x00008000 */
9059 #define RTC_CR_TSIE                  RTC_CR_TSIE_Msk
9060 #define RTC_CR_WUTIE_Pos             (14U)
9061 #define RTC_CR_WUTIE_Msk             (0x1UL << RTC_CR_WUTIE_Pos)               /*!< 0x00004000 */
9062 #define RTC_CR_WUTIE                 RTC_CR_WUTIE_Msk
9063 #define RTC_CR_ALRBIE_Pos            (13U)
9064 #define RTC_CR_ALRBIE_Msk            (0x1UL << RTC_CR_ALRBIE_Pos)              /*!< 0x00002000 */
9065 #define RTC_CR_ALRBIE                RTC_CR_ALRBIE_Msk
9066 #define RTC_CR_ALRAIE_Pos            (12U)
9067 #define RTC_CR_ALRAIE_Msk            (0x1UL << RTC_CR_ALRAIE_Pos)              /*!< 0x00001000 */
9068 #define RTC_CR_ALRAIE                RTC_CR_ALRAIE_Msk
9069 #define RTC_CR_TSE_Pos               (11U)
9070 #define RTC_CR_TSE_Msk               (0x1UL << RTC_CR_TSE_Pos)                 /*!< 0x00000800 */
9071 #define RTC_CR_TSE                   RTC_CR_TSE_Msk
9072 #define RTC_CR_WUTE_Pos              (10U)
9073 #define RTC_CR_WUTE_Msk              (0x1UL << RTC_CR_WUTE_Pos)                /*!< 0x00000400 */
9074 #define RTC_CR_WUTE                  RTC_CR_WUTE_Msk
9075 #define RTC_CR_ALRBE_Pos             (9U)
9076 #define RTC_CR_ALRBE_Msk             (0x1UL << RTC_CR_ALRBE_Pos)               /*!< 0x00000200 */
9077 #define RTC_CR_ALRBE                 RTC_CR_ALRBE_Msk
9078 #define RTC_CR_ALRAE_Pos             (8U)
9079 #define RTC_CR_ALRAE_Msk             (0x1UL << RTC_CR_ALRAE_Pos)               /*!< 0x00000100 */
9080 #define RTC_CR_ALRAE                 RTC_CR_ALRAE_Msk
9081 #define RTC_CR_FMT_Pos               (6U)
9082 #define RTC_CR_FMT_Msk               (0x1UL << RTC_CR_FMT_Pos)                 /*!< 0x00000040 */
9083 #define RTC_CR_FMT                   RTC_CR_FMT_Msk
9084 #define RTC_CR_BYPSHAD_Pos           (5U)
9085 #define RTC_CR_BYPSHAD_Msk           (0x1UL << RTC_CR_BYPSHAD_Pos)             /*!< 0x00000020 */
9086 #define RTC_CR_BYPSHAD               RTC_CR_BYPSHAD_Msk
9087 #define RTC_CR_REFCKON_Pos           (4U)
9088 #define RTC_CR_REFCKON_Msk           (0x1UL << RTC_CR_REFCKON_Pos)             /*!< 0x00000010 */
9089 #define RTC_CR_REFCKON               RTC_CR_REFCKON_Msk
9090 #define RTC_CR_TSEDGE_Pos            (3U)
9091 #define RTC_CR_TSEDGE_Msk            (0x1UL << RTC_CR_TSEDGE_Pos)              /*!< 0x00000008 */
9092 #define RTC_CR_TSEDGE                RTC_CR_TSEDGE_Msk
9093 #define RTC_CR_WUCKSEL_Pos           (0U)
9094 #define RTC_CR_WUCKSEL_Msk           (0x7UL << RTC_CR_WUCKSEL_Pos)             /*!< 0x00000007 */
9095 #define RTC_CR_WUCKSEL               RTC_CR_WUCKSEL_Msk
9096 #define RTC_CR_WUCKSEL_0             (0x1UL << RTC_CR_WUCKSEL_Pos)             /*!< 0x00000001 */
9097 #define RTC_CR_WUCKSEL_1             (0x2UL << RTC_CR_WUCKSEL_Pos)             /*!< 0x00000002 */
9098 #define RTC_CR_WUCKSEL_2             (0x4UL << RTC_CR_WUCKSEL_Pos)             /*!< 0x00000004 */
9099 
9100 /********************  Bits definition for RTC_WPR register  ******************/
9101 #define RTC_WPR_KEY_Pos              (0U)
9102 #define RTC_WPR_KEY_Msk              (0xFFUL << RTC_WPR_KEY_Pos)               /*!< 0x000000FF */
9103 #define RTC_WPR_KEY                  RTC_WPR_KEY_Msk
9104 
9105 /********************  Bits definition for RTC_CALR register  *****************/
9106 #define RTC_CALR_CALP_Pos            (15U)
9107 #define RTC_CALR_CALP_Msk            (0x1UL << RTC_CALR_CALP_Pos)              /*!< 0x00008000 */
9108 #define RTC_CALR_CALP                RTC_CALR_CALP_Msk
9109 #define RTC_CALR_CALW8_Pos           (14U)
9110 #define RTC_CALR_CALW8_Msk           (0x1UL << RTC_CALR_CALW8_Pos)             /*!< 0x00004000 */
9111 #define RTC_CALR_CALW8               RTC_CALR_CALW8_Msk
9112 #define RTC_CALR_CALW16_Pos          (13U)
9113 #define RTC_CALR_CALW16_Msk          (0x1UL << RTC_CALR_CALW16_Pos)            /*!< 0x00002000 */
9114 #define RTC_CALR_CALW16              RTC_CALR_CALW16_Msk
9115 #define RTC_CALR_CALM_Pos            (0U)
9116 #define RTC_CALR_CALM_Msk            (0x1FFUL << RTC_CALR_CALM_Pos)            /*!< 0x000001FF */
9117 #define RTC_CALR_CALM                RTC_CALR_CALM_Msk
9118 #define RTC_CALR_CALM_0              (0x001UL << RTC_CALR_CALM_Pos)            /*!< 0x00000001 */
9119 #define RTC_CALR_CALM_1              (0x002UL << RTC_CALR_CALM_Pos)            /*!< 0x00000002 */
9120 #define RTC_CALR_CALM_2              (0x004UL << RTC_CALR_CALM_Pos)            /*!< 0x00000004 */
9121 #define RTC_CALR_CALM_3              (0x008UL << RTC_CALR_CALM_Pos)            /*!< 0x00000008 */
9122 #define RTC_CALR_CALM_4              (0x010UL << RTC_CALR_CALM_Pos)            /*!< 0x00000010 */
9123 #define RTC_CALR_CALM_5              (0x020UL << RTC_CALR_CALM_Pos)            /*!< 0x00000020 */
9124 #define RTC_CALR_CALM_6              (0x040UL << RTC_CALR_CALM_Pos)            /*!< 0x00000040 */
9125 #define RTC_CALR_CALM_7              (0x080UL << RTC_CALR_CALM_Pos)            /*!< 0x00000080 */
9126 #define RTC_CALR_CALM_8              (0x100UL << RTC_CALR_CALM_Pos)            /*!< 0x00000100 */
9127 
9128 /********************  Bits definition for RTC_SHIFTR register  ***************/
9129 #define RTC_SHIFTR_SUBFS_Pos         (0U)
9130 #define RTC_SHIFTR_SUBFS_Msk         (0x7FFFUL << RTC_SHIFTR_SUBFS_Pos)        /*!< 0x00007FFF */
9131 #define RTC_SHIFTR_SUBFS             RTC_SHIFTR_SUBFS_Msk
9132 #define RTC_SHIFTR_ADD1S_Pos         (31U)
9133 #define RTC_SHIFTR_ADD1S_Msk         (0x1UL << RTC_SHIFTR_ADD1S_Pos)           /*!< 0x80000000 */
9134 #define RTC_SHIFTR_ADD1S             RTC_SHIFTR_ADD1S_Msk
9135 
9136 /********************  Bits definition for RTC_TSTR register  *****************/
9137 #define RTC_TSTR_PM_Pos              (22U)
9138 #define RTC_TSTR_PM_Msk              (0x1UL << RTC_TSTR_PM_Pos)                /*!< 0x00400000 */
9139 #define RTC_TSTR_PM                  RTC_TSTR_PM_Msk
9140 #define RTC_TSTR_HT_Pos              (20U)
9141 #define RTC_TSTR_HT_Msk              (0x3UL << RTC_TSTR_HT_Pos)                /*!< 0x00300000 */
9142 #define RTC_TSTR_HT                  RTC_TSTR_HT_Msk
9143 #define RTC_TSTR_HT_0                (0x1UL << RTC_TSTR_HT_Pos)                /*!< 0x00100000 */
9144 #define RTC_TSTR_HT_1                (0x2UL << RTC_TSTR_HT_Pos)                /*!< 0x00200000 */
9145 #define RTC_TSTR_HU_Pos              (16U)
9146 #define RTC_TSTR_HU_Msk              (0xFUL << RTC_TSTR_HU_Pos)                /*!< 0x000F0000 */
9147 #define RTC_TSTR_HU                  RTC_TSTR_HU_Msk
9148 #define RTC_TSTR_HU_0                (0x1UL << RTC_TSTR_HU_Pos)                /*!< 0x00010000 */
9149 #define RTC_TSTR_HU_1                (0x2UL << RTC_TSTR_HU_Pos)                /*!< 0x00020000 */
9150 #define RTC_TSTR_HU_2                (0x4UL << RTC_TSTR_HU_Pos)                /*!< 0x00040000 */
9151 #define RTC_TSTR_HU_3                (0x8UL << RTC_TSTR_HU_Pos)                /*!< 0x00080000 */
9152 #define RTC_TSTR_MNT_Pos             (12U)
9153 #define RTC_TSTR_MNT_Msk             (0x7UL << RTC_TSTR_MNT_Pos)               /*!< 0x00007000 */
9154 #define RTC_TSTR_MNT                 RTC_TSTR_MNT_Msk
9155 #define RTC_TSTR_MNT_0               (0x1UL << RTC_TSTR_MNT_Pos)               /*!< 0x00001000 */
9156 #define RTC_TSTR_MNT_1               (0x2UL << RTC_TSTR_MNT_Pos)               /*!< 0x00002000 */
9157 #define RTC_TSTR_MNT_2               (0x4UL << RTC_TSTR_MNT_Pos)               /*!< 0x00004000 */
9158 #define RTC_TSTR_MNU_Pos             (8U)
9159 #define RTC_TSTR_MNU_Msk             (0xFUL << RTC_TSTR_MNU_Pos)               /*!< 0x00000F00 */
9160 #define RTC_TSTR_MNU                 RTC_TSTR_MNU_Msk
9161 #define RTC_TSTR_MNU_0               (0x1UL << RTC_TSTR_MNU_Pos)               /*!< 0x00000100 */
9162 #define RTC_TSTR_MNU_1               (0x2UL << RTC_TSTR_MNU_Pos)               /*!< 0x00000200 */
9163 #define RTC_TSTR_MNU_2               (0x4UL << RTC_TSTR_MNU_Pos)               /*!< 0x00000400 */
9164 #define RTC_TSTR_MNU_3               (0x8UL << RTC_TSTR_MNU_Pos)               /*!< 0x00000800 */
9165 #define RTC_TSTR_ST_Pos              (4U)
9166 #define RTC_TSTR_ST_Msk              (0x7UL << RTC_TSTR_ST_Pos)                /*!< 0x00000070 */
9167 #define RTC_TSTR_ST                  RTC_TSTR_ST_Msk
9168 #define RTC_TSTR_ST_0                (0x1UL << RTC_TSTR_ST_Pos)                /*!< 0x00000010 */
9169 #define RTC_TSTR_ST_1                (0x2UL << RTC_TSTR_ST_Pos)                /*!< 0x00000020 */
9170 #define RTC_TSTR_ST_2                (0x4UL << RTC_TSTR_ST_Pos)                /*!< 0x00000040 */
9171 #define RTC_TSTR_SU_Pos              (0U)
9172 #define RTC_TSTR_SU_Msk              (0xFUL << RTC_TSTR_SU_Pos)                /*!< 0x0000000F */
9173 #define RTC_TSTR_SU                  RTC_TSTR_SU_Msk
9174 #define RTC_TSTR_SU_0                (0x1UL << RTC_TSTR_SU_Pos)                /*!< 0x00000001 */
9175 #define RTC_TSTR_SU_1                (0x2UL << RTC_TSTR_SU_Pos)                /*!< 0x00000002 */
9176 #define RTC_TSTR_SU_2                (0x4UL << RTC_TSTR_SU_Pos)                /*!< 0x00000004 */
9177 #define RTC_TSTR_SU_3                (0x8UL << RTC_TSTR_SU_Pos)                /*!< 0x00000008 */
9178 
9179 /********************  Bits definition for RTC_TSDR register  *****************/
9180 #define RTC_TSDR_WDU_Pos             (13U)
9181 #define RTC_TSDR_WDU_Msk             (0x7UL << RTC_TSDR_WDU_Pos)               /*!< 0x0000E000 */
9182 #define RTC_TSDR_WDU                 RTC_TSDR_WDU_Msk
9183 #define RTC_TSDR_WDU_0               (0x1UL << RTC_TSDR_WDU_Pos)               /*!< 0x00002000 */
9184 #define RTC_TSDR_WDU_1               (0x2UL << RTC_TSDR_WDU_Pos)               /*!< 0x00004000 */
9185 #define RTC_TSDR_WDU_2               (0x4UL << RTC_TSDR_WDU_Pos)               /*!< 0x00008000 */
9186 #define RTC_TSDR_MT_Pos              (12U)
9187 #define RTC_TSDR_MT_Msk              (0x1UL << RTC_TSDR_MT_Pos)                /*!< 0x00001000 */
9188 #define RTC_TSDR_MT                  RTC_TSDR_MT_Msk
9189 #define RTC_TSDR_MU_Pos              (8U)
9190 #define RTC_TSDR_MU_Msk              (0xFUL << RTC_TSDR_MU_Pos)                /*!< 0x00000F00 */
9191 #define RTC_TSDR_MU                  RTC_TSDR_MU_Msk
9192 #define RTC_TSDR_MU_0                (0x1UL << RTC_TSDR_MU_Pos)                /*!< 0x00000100 */
9193 #define RTC_TSDR_MU_1                (0x2UL << RTC_TSDR_MU_Pos)                /*!< 0x00000200 */
9194 #define RTC_TSDR_MU_2                (0x4UL << RTC_TSDR_MU_Pos)                /*!< 0x00000400 */
9195 #define RTC_TSDR_MU_3                (0x8UL << RTC_TSDR_MU_Pos)                /*!< 0x00000800 */
9196 #define RTC_TSDR_DT_Pos              (4U)
9197 #define RTC_TSDR_DT_Msk              (0x3UL << RTC_TSDR_DT_Pos)                /*!< 0x00000030 */
9198 #define RTC_TSDR_DT                  RTC_TSDR_DT_Msk
9199 #define RTC_TSDR_DT_0                (0x1UL << RTC_TSDR_DT_Pos)                /*!< 0x00000010 */
9200 #define RTC_TSDR_DT_1                (0x2UL << RTC_TSDR_DT_Pos)                /*!< 0x00000020 */
9201 #define RTC_TSDR_DU_Pos              (0U)
9202 #define RTC_TSDR_DU_Msk              (0xFUL << RTC_TSDR_DU_Pos)                /*!< 0x0000000F */
9203 #define RTC_TSDR_DU                  RTC_TSDR_DU_Msk
9204 #define RTC_TSDR_DU_0                (0x1UL << RTC_TSDR_DU_Pos)                /*!< 0x00000001 */
9205 #define RTC_TSDR_DU_1                (0x2UL << RTC_TSDR_DU_Pos)                /*!< 0x00000002 */
9206 #define RTC_TSDR_DU_2                (0x4UL << RTC_TSDR_DU_Pos)                /*!< 0x00000004 */
9207 #define RTC_TSDR_DU_3                (0x8UL << RTC_TSDR_DU_Pos)                /*!< 0x00000008 */
9208 
9209 /********************  Bits definition for RTC_TSSSR register  ****************/
9210 #define RTC_TSSSR_SS_Pos             (0U)
9211 #define RTC_TSSSR_SS_Msk             (0xFFFFUL << RTC_TSSSR_SS_Pos)            /*!< 0x0000FFFF */
9212 #define RTC_TSSSR_SS                 RTC_TSSSR_SS_Msk
9213 
9214 /********************  Bits definition for RTC_ALRMAR register  ***************/
9215 #define RTC_ALRMAR_MSK4_Pos          (31U)
9216 #define RTC_ALRMAR_MSK4_Msk          (0x1UL << RTC_ALRMAR_MSK4_Pos)            /*!< 0x80000000 */
9217 #define RTC_ALRMAR_MSK4              RTC_ALRMAR_MSK4_Msk
9218 #define RTC_ALRMAR_WDSEL_Pos         (30U)
9219 #define RTC_ALRMAR_WDSEL_Msk         (0x1UL << RTC_ALRMAR_WDSEL_Pos)           /*!< 0x40000000 */
9220 #define RTC_ALRMAR_WDSEL             RTC_ALRMAR_WDSEL_Msk
9221 #define RTC_ALRMAR_DT_Pos            (28U)
9222 #define RTC_ALRMAR_DT_Msk            (0x3UL << RTC_ALRMAR_DT_Pos)              /*!< 0x30000000 */
9223 #define RTC_ALRMAR_DT                RTC_ALRMAR_DT_Msk
9224 #define RTC_ALRMAR_DT_0              (0x1UL << RTC_ALRMAR_DT_Pos)              /*!< 0x10000000 */
9225 #define RTC_ALRMAR_DT_1              (0x2UL << RTC_ALRMAR_DT_Pos)              /*!< 0x20000000 */
9226 #define RTC_ALRMAR_DU_Pos            (24U)
9227 #define RTC_ALRMAR_DU_Msk            (0xFUL << RTC_ALRMAR_DU_Pos)              /*!< 0x0F000000 */
9228 #define RTC_ALRMAR_DU                RTC_ALRMAR_DU_Msk
9229 #define RTC_ALRMAR_DU_0              (0x1UL << RTC_ALRMAR_DU_Pos)              /*!< 0x01000000 */
9230 #define RTC_ALRMAR_DU_1              (0x2UL << RTC_ALRMAR_DU_Pos)              /*!< 0x02000000 */
9231 #define RTC_ALRMAR_DU_2              (0x4UL << RTC_ALRMAR_DU_Pos)              /*!< 0x04000000 */
9232 #define RTC_ALRMAR_DU_3              (0x8UL << RTC_ALRMAR_DU_Pos)              /*!< 0x08000000 */
9233 #define RTC_ALRMAR_MSK3_Pos          (23U)
9234 #define RTC_ALRMAR_MSK3_Msk          (0x1UL << RTC_ALRMAR_MSK3_Pos)            /*!< 0x00800000 */
9235 #define RTC_ALRMAR_MSK3              RTC_ALRMAR_MSK3_Msk
9236 #define RTC_ALRMAR_PM_Pos            (22U)
9237 #define RTC_ALRMAR_PM_Msk            (0x1UL << RTC_ALRMAR_PM_Pos)              /*!< 0x00400000 */
9238 #define RTC_ALRMAR_PM                RTC_ALRMAR_PM_Msk
9239 #define RTC_ALRMAR_HT_Pos            (20U)
9240 #define RTC_ALRMAR_HT_Msk            (0x3UL << RTC_ALRMAR_HT_Pos)              /*!< 0x00300000 */
9241 #define RTC_ALRMAR_HT                RTC_ALRMAR_HT_Msk
9242 #define RTC_ALRMAR_HT_0              (0x1UL << RTC_ALRMAR_HT_Pos)              /*!< 0x00100000 */
9243 #define RTC_ALRMAR_HT_1              (0x2UL << RTC_ALRMAR_HT_Pos)              /*!< 0x00200000 */
9244 #define RTC_ALRMAR_HU_Pos            (16U)
9245 #define RTC_ALRMAR_HU_Msk            (0xFUL << RTC_ALRMAR_HU_Pos)              /*!< 0x000F0000 */
9246 #define RTC_ALRMAR_HU                RTC_ALRMAR_HU_Msk
9247 #define RTC_ALRMAR_HU_0              (0x1UL << RTC_ALRMAR_HU_Pos)              /*!< 0x00010000 */
9248 #define RTC_ALRMAR_HU_1              (0x2UL << RTC_ALRMAR_HU_Pos)              /*!< 0x00020000 */
9249 #define RTC_ALRMAR_HU_2              (0x4UL << RTC_ALRMAR_HU_Pos)              /*!< 0x00040000 */
9250 #define RTC_ALRMAR_HU_3              (0x8UL << RTC_ALRMAR_HU_Pos)              /*!< 0x00080000 */
9251 #define RTC_ALRMAR_MSK2_Pos          (15U)
9252 #define RTC_ALRMAR_MSK2_Msk          (0x1UL << RTC_ALRMAR_MSK2_Pos)            /*!< 0x00008000 */
9253 #define RTC_ALRMAR_MSK2              RTC_ALRMAR_MSK2_Msk
9254 #define RTC_ALRMAR_MNT_Pos           (12U)
9255 #define RTC_ALRMAR_MNT_Msk           (0x7UL << RTC_ALRMAR_MNT_Pos)             /*!< 0x00007000 */
9256 #define RTC_ALRMAR_MNT               RTC_ALRMAR_MNT_Msk
9257 #define RTC_ALRMAR_MNT_0             (0x1UL << RTC_ALRMAR_MNT_Pos)             /*!< 0x00001000 */
9258 #define RTC_ALRMAR_MNT_1             (0x2UL << RTC_ALRMAR_MNT_Pos)             /*!< 0x00002000 */
9259 #define RTC_ALRMAR_MNT_2             (0x4UL << RTC_ALRMAR_MNT_Pos)             /*!< 0x00004000 */
9260 #define RTC_ALRMAR_MNU_Pos           (8U)
9261 #define RTC_ALRMAR_MNU_Msk           (0xFUL << RTC_ALRMAR_MNU_Pos)             /*!< 0x00000F00 */
9262 #define RTC_ALRMAR_MNU               RTC_ALRMAR_MNU_Msk
9263 #define RTC_ALRMAR_MNU_0             (0x1UL << RTC_ALRMAR_MNU_Pos)             /*!< 0x00000100 */
9264 #define RTC_ALRMAR_MNU_1             (0x2UL << RTC_ALRMAR_MNU_Pos)             /*!< 0x00000200 */
9265 #define RTC_ALRMAR_MNU_2             (0x4UL << RTC_ALRMAR_MNU_Pos)             /*!< 0x00000400 */
9266 #define RTC_ALRMAR_MNU_3             (0x8UL << RTC_ALRMAR_MNU_Pos)             /*!< 0x00000800 */
9267 #define RTC_ALRMAR_MSK1_Pos          (7U)
9268 #define RTC_ALRMAR_MSK1_Msk          (0x1UL << RTC_ALRMAR_MSK1_Pos)            /*!< 0x00000080 */
9269 #define RTC_ALRMAR_MSK1              RTC_ALRMAR_MSK1_Msk
9270 #define RTC_ALRMAR_ST_Pos            (4U)
9271 #define RTC_ALRMAR_ST_Msk            (0x7UL << RTC_ALRMAR_ST_Pos)              /*!< 0x00000070 */
9272 #define RTC_ALRMAR_ST                RTC_ALRMAR_ST_Msk
9273 #define RTC_ALRMAR_ST_0              (0x1UL << RTC_ALRMAR_ST_Pos)              /*!< 0x00000010 */
9274 #define RTC_ALRMAR_ST_1              (0x2UL << RTC_ALRMAR_ST_Pos)              /*!< 0x00000020 */
9275 #define RTC_ALRMAR_ST_2              (0x4UL << RTC_ALRMAR_ST_Pos)              /*!< 0x00000040 */
9276 #define RTC_ALRMAR_SU_Pos            (0U)
9277 #define RTC_ALRMAR_SU_Msk            (0xFUL << RTC_ALRMAR_SU_Pos)              /*!< 0x0000000F */
9278 #define RTC_ALRMAR_SU                RTC_ALRMAR_SU_Msk
9279 #define RTC_ALRMAR_SU_0              (0x1UL << RTC_ALRMAR_SU_Pos)              /*!< 0x00000001 */
9280 #define RTC_ALRMAR_SU_1              (0x2UL << RTC_ALRMAR_SU_Pos)              /*!< 0x00000002 */
9281 #define RTC_ALRMAR_SU_2              (0x4UL << RTC_ALRMAR_SU_Pos)              /*!< 0x00000004 */
9282 #define RTC_ALRMAR_SU_3              (0x8UL << RTC_ALRMAR_SU_Pos)              /*!< 0x00000008 */
9283 
9284 /********************  Bits definition for RTC_ALRMASSR register  *************/
9285 #define RTC_ALRMASSR_MASKSS_Pos      (24U)
9286 #define RTC_ALRMASSR_MASKSS_Msk      (0xFUL << RTC_ALRMASSR_MASKSS_Pos)        /*!< 0x0F000000 */
9287 #define RTC_ALRMASSR_MASKSS          RTC_ALRMASSR_MASKSS_Msk
9288 #define RTC_ALRMASSR_MASKSS_0        (0x1UL << RTC_ALRMASSR_MASKSS_Pos)        /*!< 0x01000000 */
9289 #define RTC_ALRMASSR_MASKSS_1        (0x2UL << RTC_ALRMASSR_MASKSS_Pos)        /*!< 0x02000000 */
9290 #define RTC_ALRMASSR_MASKSS_2        (0x4UL << RTC_ALRMASSR_MASKSS_Pos)        /*!< 0x04000000 */
9291 #define RTC_ALRMASSR_MASKSS_3        (0x8UL << RTC_ALRMASSR_MASKSS_Pos)        /*!< 0x08000000 */
9292 #define RTC_ALRMASSR_SS_Pos          (0U)
9293 #define RTC_ALRMASSR_SS_Msk          (0x7FFFUL << RTC_ALRMASSR_SS_Pos)         /*!< 0x00007FFF */
9294 #define RTC_ALRMASSR_SS              RTC_ALRMASSR_SS_Msk
9295 
9296 /********************  Bits definition for RTC_ALRMBR register  ***************/
9297 #define RTC_ALRMBR_MSK4_Pos          (31U)
9298 #define RTC_ALRMBR_MSK4_Msk          (0x1UL << RTC_ALRMBR_MSK4_Pos)            /*!< 0x80000000 */
9299 #define RTC_ALRMBR_MSK4              RTC_ALRMBR_MSK4_Msk
9300 #define RTC_ALRMBR_WDSEL_Pos         (30U)
9301 #define RTC_ALRMBR_WDSEL_Msk         (0x1UL << RTC_ALRMBR_WDSEL_Pos)           /*!< 0x40000000 */
9302 #define RTC_ALRMBR_WDSEL             RTC_ALRMBR_WDSEL_Msk
9303 #define RTC_ALRMBR_DT_Pos            (28U)
9304 #define RTC_ALRMBR_DT_Msk            (0x3UL << RTC_ALRMBR_DT_Pos)              /*!< 0x30000000 */
9305 #define RTC_ALRMBR_DT                RTC_ALRMBR_DT_Msk
9306 #define RTC_ALRMBR_DT_0              (0x1UL << RTC_ALRMBR_DT_Pos)              /*!< 0x10000000 */
9307 #define RTC_ALRMBR_DT_1              (0x2UL << RTC_ALRMBR_DT_Pos)              /*!< 0x20000000 */
9308 #define RTC_ALRMBR_DU_Pos            (24U)
9309 #define RTC_ALRMBR_DU_Msk            (0xFUL << RTC_ALRMBR_DU_Pos)              /*!< 0x0F000000 */
9310 #define RTC_ALRMBR_DU                RTC_ALRMBR_DU_Msk
9311 #define RTC_ALRMBR_DU_0              (0x1UL << RTC_ALRMBR_DU_Pos)              /*!< 0x01000000 */
9312 #define RTC_ALRMBR_DU_1              (0x2UL << RTC_ALRMBR_DU_Pos)              /*!< 0x02000000 */
9313 #define RTC_ALRMBR_DU_2              (0x4UL << RTC_ALRMBR_DU_Pos)              /*!< 0x04000000 */
9314 #define RTC_ALRMBR_DU_3              (0x8UL << RTC_ALRMBR_DU_Pos)              /*!< 0x08000000 */
9315 #define RTC_ALRMBR_MSK3_Pos          (23U)
9316 #define RTC_ALRMBR_MSK3_Msk          (0x1UL << RTC_ALRMBR_MSK3_Pos)            /*!< 0x00800000 */
9317 #define RTC_ALRMBR_MSK3              RTC_ALRMBR_MSK3_Msk
9318 #define RTC_ALRMBR_PM_Pos            (22U)
9319 #define RTC_ALRMBR_PM_Msk            (0x1UL << RTC_ALRMBR_PM_Pos)              /*!< 0x00400000 */
9320 #define RTC_ALRMBR_PM                RTC_ALRMBR_PM_Msk
9321 #define RTC_ALRMBR_HT_Pos            (20U)
9322 #define RTC_ALRMBR_HT_Msk            (0x3UL << RTC_ALRMBR_HT_Pos)              /*!< 0x00300000 */
9323 #define RTC_ALRMBR_HT                RTC_ALRMBR_HT_Msk
9324 #define RTC_ALRMBR_HT_0              (0x1UL << RTC_ALRMBR_HT_Pos)              /*!< 0x00100000 */
9325 #define RTC_ALRMBR_HT_1              (0x2UL << RTC_ALRMBR_HT_Pos)              /*!< 0x00200000 */
9326 #define RTC_ALRMBR_HU_Pos            (16U)
9327 #define RTC_ALRMBR_HU_Msk            (0xFUL << RTC_ALRMBR_HU_Pos)              /*!< 0x000F0000 */
9328 #define RTC_ALRMBR_HU                RTC_ALRMBR_HU_Msk
9329 #define RTC_ALRMBR_HU_0              (0x1UL << RTC_ALRMBR_HU_Pos)              /*!< 0x00010000 */
9330 #define RTC_ALRMBR_HU_1              (0x2UL << RTC_ALRMBR_HU_Pos)              /*!< 0x00020000 */
9331 #define RTC_ALRMBR_HU_2              (0x4UL << RTC_ALRMBR_HU_Pos)              /*!< 0x00040000 */
9332 #define RTC_ALRMBR_HU_3              (0x8UL << RTC_ALRMBR_HU_Pos)              /*!< 0x00080000 */
9333 #define RTC_ALRMBR_MSK2_Pos          (15U)
9334 #define RTC_ALRMBR_MSK2_Msk          (0x1UL << RTC_ALRMBR_MSK2_Pos)            /*!< 0x00008000 */
9335 #define RTC_ALRMBR_MSK2              RTC_ALRMBR_MSK2_Msk
9336 #define RTC_ALRMBR_MNT_Pos           (12U)
9337 #define RTC_ALRMBR_MNT_Msk           (0x7UL << RTC_ALRMBR_MNT_Pos)             /*!< 0x00007000 */
9338 #define RTC_ALRMBR_MNT               RTC_ALRMBR_MNT_Msk
9339 #define RTC_ALRMBR_MNT_0             (0x1UL << RTC_ALRMBR_MNT_Pos)             /*!< 0x00001000 */
9340 #define RTC_ALRMBR_MNT_1             (0x2UL << RTC_ALRMBR_MNT_Pos)             /*!< 0x00002000 */
9341 #define RTC_ALRMBR_MNT_2             (0x4UL << RTC_ALRMBR_MNT_Pos)             /*!< 0x00004000 */
9342 #define RTC_ALRMBR_MNU_Pos           (8U)
9343 #define RTC_ALRMBR_MNU_Msk           (0xFUL << RTC_ALRMBR_MNU_Pos)             /*!< 0x00000F00 */
9344 #define RTC_ALRMBR_MNU               RTC_ALRMBR_MNU_Msk
9345 #define RTC_ALRMBR_MNU_0             (0x1UL << RTC_ALRMBR_MNU_Pos)             /*!< 0x00000100 */
9346 #define RTC_ALRMBR_MNU_1             (0x2UL << RTC_ALRMBR_MNU_Pos)             /*!< 0x00000200 */
9347 #define RTC_ALRMBR_MNU_2             (0x4UL << RTC_ALRMBR_MNU_Pos)             /*!< 0x00000400 */
9348 #define RTC_ALRMBR_MNU_3             (0x8UL << RTC_ALRMBR_MNU_Pos)             /*!< 0x00000800 */
9349 #define RTC_ALRMBR_MSK1_Pos          (7U)
9350 #define RTC_ALRMBR_MSK1_Msk          (0x1UL << RTC_ALRMBR_MSK1_Pos)            /*!< 0x00000080 */
9351 #define RTC_ALRMBR_MSK1              RTC_ALRMBR_MSK1_Msk
9352 #define RTC_ALRMBR_ST_Pos            (4U)
9353 #define RTC_ALRMBR_ST_Msk            (0x7UL << RTC_ALRMBR_ST_Pos)              /*!< 0x00000070 */
9354 #define RTC_ALRMBR_ST                RTC_ALRMBR_ST_Msk
9355 #define RTC_ALRMBR_ST_0              (0x1UL << RTC_ALRMBR_ST_Pos)              /*!< 0x00000010 */
9356 #define RTC_ALRMBR_ST_1              (0x2UL << RTC_ALRMBR_ST_Pos)              /*!< 0x00000020 */
9357 #define RTC_ALRMBR_ST_2              (0x4UL << RTC_ALRMBR_ST_Pos)              /*!< 0x00000040 */
9358 #define RTC_ALRMBR_SU_Pos            (0U)
9359 #define RTC_ALRMBR_SU_Msk            (0xFUL << RTC_ALRMBR_SU_Pos)              /*!< 0x0000000F */
9360 #define RTC_ALRMBR_SU                RTC_ALRMBR_SU_Msk
9361 #define RTC_ALRMBR_SU_0              (0x1UL << RTC_ALRMBR_SU_Pos)              /*!< 0x00000001 */
9362 #define RTC_ALRMBR_SU_1              (0x2UL << RTC_ALRMBR_SU_Pos)              /*!< 0x00000002 */
9363 #define RTC_ALRMBR_SU_2              (0x4UL << RTC_ALRMBR_SU_Pos)              /*!< 0x00000004 */
9364 #define RTC_ALRMBR_SU_3              (0x8UL << RTC_ALRMBR_SU_Pos)              /*!< 0x00000008 */
9365 
9366 /********************  Bits definition for RTC_ALRMASSR register  *************/
9367 #define RTC_ALRMBSSR_MASKSS_Pos      (24U)
9368 #define RTC_ALRMBSSR_MASKSS_Msk      (0xFUL << RTC_ALRMBSSR_MASKSS_Pos)        /*!< 0x0F000000 */
9369 #define RTC_ALRMBSSR_MASKSS          RTC_ALRMBSSR_MASKSS_Msk
9370 #define RTC_ALRMBSSR_MASKSS_0        (0x1UL << RTC_ALRMBSSR_MASKSS_Pos)        /*!< 0x01000000 */
9371 #define RTC_ALRMBSSR_MASKSS_1        (0x2UL << RTC_ALRMBSSR_MASKSS_Pos)        /*!< 0x02000000 */
9372 #define RTC_ALRMBSSR_MASKSS_2        (0x4UL << RTC_ALRMBSSR_MASKSS_Pos)        /*!< 0x04000000 */
9373 #define RTC_ALRMBSSR_MASKSS_3        (0x8UL << RTC_ALRMBSSR_MASKSS_Pos)        /*!< 0x08000000 */
9374 #define RTC_ALRMBSSR_SS_Pos          (0U)
9375 #define RTC_ALRMBSSR_SS_Msk          (0x7FFFUL << RTC_ALRMBSSR_SS_Pos)         /*!< 0x00007FFF */
9376 #define RTC_ALRMBSSR_SS              RTC_ALRMBSSR_SS_Msk
9377 
9378 /********************  Bits definition for RTC_SR register  *******************/
9379 #define RTC_SR_ITSF_Pos              (5U)
9380 #define RTC_SR_ITSF_Msk              (0x1UL << RTC_SR_ITSF_Pos)                /*!< 0x00000020 */
9381 #define RTC_SR_ITSF                  RTC_SR_ITSF_Msk
9382 #define RTC_SR_TSOVF_Pos             (4U)
9383 #define RTC_SR_TSOVF_Msk             (0x1UL << RTC_SR_TSOVF_Pos)               /*!< 0x00000010 */
9384 #define RTC_SR_TSOVF                 RTC_SR_TSOVF_Msk
9385 #define RTC_SR_TSF_Pos               (3U)
9386 #define RTC_SR_TSF_Msk               (0x1UL << RTC_SR_TSF_Pos)                 /*!< 0x00000008 */
9387 #define RTC_SR_TSF                   RTC_SR_TSF_Msk
9388 #define RTC_SR_WUTF_Pos              (2U)
9389 #define RTC_SR_WUTF_Msk              (0x1UL << RTC_SR_WUTF_Pos)                /*!< 0x00000004 */
9390 #define RTC_SR_WUTF                  RTC_SR_WUTF_Msk
9391 #define RTC_SR_ALRBF_Pos             (1U)
9392 #define RTC_SR_ALRBF_Msk             (0x1UL << RTC_SR_ALRBF_Pos)               /*!< 0x00000002 */
9393 #define RTC_SR_ALRBF                 RTC_SR_ALRBF_Msk
9394 #define RTC_SR_ALRAF_Pos             (0U)
9395 #define RTC_SR_ALRAF_Msk             (0x1UL << RTC_SR_ALRAF_Pos)               /*!< 0x00000001 */
9396 #define RTC_SR_ALRAF                 RTC_SR_ALRAF_Msk
9397 
9398 /********************  Bits definition for RTC_MISR register  *****************/
9399 #define RTC_MISR_ITSMF_Pos           (5U)
9400 #define RTC_MISR_ITSMF_Msk           (0x1UL << RTC_MISR_ITSMF_Pos)             /*!< 0x00000020 */
9401 #define RTC_MISR_ITSMF               RTC_MISR_ITSMF_Msk
9402 #define RTC_MISR_TSOVMF_Pos          (4U)
9403 #define RTC_MISR_TSOVMF_Msk          (0x1UL << RTC_MISR_TSOVMF_Pos)            /*!< 0x00000010 */
9404 #define RTC_MISR_TSOVMF              RTC_MISR_TSOVMF_Msk
9405 #define RTC_MISR_TSMF_Pos            (3U)
9406 #define RTC_MISR_TSMF_Msk            (0x1UL << RTC_MISR_TSMF_Pos)              /*!< 0x00000008 */
9407 #define RTC_MISR_TSMF                RTC_MISR_TSMF_Msk
9408 #define RTC_MISR_WUTMF_Pos           (2U)
9409 #define RTC_MISR_WUTMF_Msk           (0x1UL << RTC_MISR_WUTMF_Pos)             /*!< 0x00000004 */
9410 #define RTC_MISR_WUTMF               RTC_MISR_WUTMF_Msk
9411 #define RTC_MISR_ALRBMF_Pos          (1U)
9412 #define RTC_MISR_ALRBMF_Msk          (0x1UL << RTC_MISR_ALRBMF_Pos)            /*!< 0x00000002 */
9413 #define RTC_MISR_ALRBMF              RTC_MISR_ALRBMF_Msk
9414 #define RTC_MISR_ALRAMF_Pos          (0U)
9415 #define RTC_MISR_ALRAMF_Msk          (0x1UL << RTC_MISR_ALRAMF_Pos)            /*!< 0x00000001 */
9416 #define RTC_MISR_ALRAMF              RTC_MISR_ALRAMF_Msk
9417 
9418 /********************  Bits definition for RTC_SCR register  ******************/
9419 #define RTC_SCR_CITSF_Pos            (5U)
9420 #define RTC_SCR_CITSF_Msk            (0x1UL << RTC_SCR_CITSF_Pos)              /*!< 0x00000020 */
9421 #define RTC_SCR_CITSF                RTC_SCR_CITSF_Msk
9422 #define RTC_SCR_CTSOVF_Pos           (4U)
9423 #define RTC_SCR_CTSOVF_Msk           (0x1UL << RTC_SCR_CTSOVF_Pos)             /*!< 0x00000010 */
9424 #define RTC_SCR_CTSOVF               RTC_SCR_CTSOVF_Msk
9425 #define RTC_SCR_CTSF_Pos             (3U)
9426 #define RTC_SCR_CTSF_Msk             (0x1UL << RTC_SCR_CTSF_Pos)               /*!< 0x00000008 */
9427 #define RTC_SCR_CTSF                 RTC_SCR_CTSF_Msk
9428 #define RTC_SCR_CWUTF_Pos            (2U)
9429 #define RTC_SCR_CWUTF_Msk            (0x1UL << RTC_SCR_CWUTF_Pos)              /*!< 0x00000004 */
9430 #define RTC_SCR_CWUTF                RTC_SCR_CWUTF_Msk
9431 #define RTC_SCR_CALRBF_Pos           (1U)
9432 #define RTC_SCR_CALRBF_Msk           (0x1UL << RTC_SCR_CALRBF_Pos)             /*!< 0x00000002 */
9433 #define RTC_SCR_CALRBF               RTC_SCR_CALRBF_Msk
9434 #define RTC_SCR_CALRAF_Pos           (0U)
9435 #define RTC_SCR_CALRAF_Msk           (0x1UL << RTC_SCR_CALRAF_Pos)             /*!< 0x00000001 */
9436 #define RTC_SCR_CALRAF               RTC_SCR_CALRAF_Msk
9437 
9438 /******************************************************************************/
9439 /*                                                                            */
9440 /*                     Tamper and backup register (TAMP)                      */
9441 /*                                                                            */
9442 /******************************************************************************/
9443 /********************  Bits definition for TAMP_CR1 register  *****************/
9444 #define TAMP_CR1_TAMP1E_Pos          (0U)
9445 #define TAMP_CR1_TAMP1E_Msk          (0x1UL << TAMP_CR1_TAMP1E_Pos)            /*!< 0x00000001 */
9446 #define TAMP_CR1_TAMP1E              TAMP_CR1_TAMP1E_Msk
9447 #define TAMP_CR1_TAMP2E_Pos          (1U)
9448 #define TAMP_CR1_TAMP2E_Msk          (0x1UL << TAMP_CR1_TAMP2E_Pos)            /*!< 0x00000002 */
9449 #define TAMP_CR1_TAMP2E              TAMP_CR1_TAMP2E_Msk
9450 #define TAMP_CR1_TAMP3E_Pos          (2U)
9451 #define TAMP_CR1_TAMP3E_Msk          (0x1UL << TAMP_CR1_TAMP3E_Pos)            /*!< 0x00000004 */
9452 #define TAMP_CR1_TAMP3E              TAMP_CR1_TAMP3E_Msk
9453 #define TAMP_CR1_ITAMP3E_Pos         (18U)
9454 #define TAMP_CR1_ITAMP3E_Msk         (0x1UL << TAMP_CR1_ITAMP3E_Pos)           /*!< 0x00040000 */
9455 #define TAMP_CR1_ITAMP3E             TAMP_CR1_ITAMP3E_Msk
9456 #define TAMP_CR1_ITAMP4E_Pos         (19U)
9457 #define TAMP_CR1_ITAMP4E_Msk         (0x1UL << TAMP_CR1_ITAMP4E_Pos)           /*!< 0x00080000 */
9458 #define TAMP_CR1_ITAMP4E             TAMP_CR1_ITAMP4E_Msk
9459 #define TAMP_CR1_ITAMP5E_Pos         (20U)
9460 #define TAMP_CR1_ITAMP5E_Msk         (0x1UL << TAMP_CR1_ITAMP5E_Pos)           /*!< 0x00100000 */
9461 #define TAMP_CR1_ITAMP5E             TAMP_CR1_ITAMP5E_Msk
9462 #define TAMP_CR1_ITAMP6E_Pos         (21U)
9463 #define TAMP_CR1_ITAMP6E_Msk         (0x1UL << TAMP_CR1_ITAMP6E_Pos)           /*!< 0x00200000 */
9464 #define TAMP_CR1_ITAMP6E             TAMP_CR1_ITAMP6E_Msk
9465 
9466 /********************  Bits definition for TAMP_CR2 register  *****************/
9467 #define TAMP_CR2_TAMP1NOERASE_Pos    (0U)
9468 #define TAMP_CR2_TAMP1NOERASE_Msk    (0x1UL << TAMP_CR2_TAMP1NOERASE_Pos)      /*!< 0x00000001 */
9469 #define TAMP_CR2_TAMP1NOERASE        TAMP_CR2_TAMP1NOERASE_Msk
9470 #define TAMP_CR2_TAMP2NOERASE_Pos    (1U)
9471 #define TAMP_CR2_TAMP2NOERASE_Msk    (0x1UL << TAMP_CR2_TAMP2NOERASE_Pos)      /*!< 0x00000002 */
9472 #define TAMP_CR2_TAMP2NOERASE        TAMP_CR2_TAMP2NOERASE_Msk
9473 #define TAMP_CR2_TAMP3NOERASE_Pos    (2U)
9474 #define TAMP_CR2_TAMP3NOERASE_Msk    (0x1UL << TAMP_CR2_TAMP3NOERASE_Pos)      /*!< 0x00000004 */
9475 #define TAMP_CR2_TAMP3NOERASE        TAMP_CR2_TAMP3NOERASE_Msk
9476 #define TAMP_CR2_TAMP1MSK_Pos         (16U)
9477 #define TAMP_CR2_TAMP1MSK_Msk         (0x1UL << TAMP_CR2_TAMP1MSK_Pos)           /*!< 0x00010000 */
9478 #define TAMP_CR2_TAMP1MSK             TAMP_CR2_TAMP1MSK_Msk
9479 #define TAMP_CR2_TAMP2MSK_Pos         (17U)
9480 #define TAMP_CR2_TAMP2MSK_Msk         (0x1UL << TAMP_CR2_TAMP2MSK_Pos)           /*!< 0x00020000 */
9481 #define TAMP_CR2_TAMP2MSK             TAMP_CR2_TAMP2MSK_Msk
9482 #define TAMP_CR2_TAMP3MSK_Pos         (18U)
9483 #define TAMP_CR2_TAMP3MSK_Msk         (0x1UL << TAMP_CR2_TAMP3MSK_Pos)           /*!< 0x00040000 */
9484 #define TAMP_CR2_TAMP3MSK             TAMP_CR2_TAMP3MSK_Msk
9485 #define TAMP_CR2_TAMP1TRG_Pos        (24U)
9486 #define TAMP_CR2_TAMP1TRG_Msk        (0x1UL << TAMP_CR2_TAMP1TRG_Pos)          /*!< 0x01000000 */
9487 #define TAMP_CR2_TAMP1TRG            TAMP_CR2_TAMP1TRG_Msk
9488 #define TAMP_CR2_TAMP2TRG_Pos        (25U)
9489 #define TAMP_CR2_TAMP2TRG_Msk        (0x1UL << TAMP_CR2_TAMP2TRG_Pos)          /*!< 0x02000000 */
9490 #define TAMP_CR2_TAMP2TRG            TAMP_CR2_TAMP2TRG_Msk
9491 #define TAMP_CR2_TAMP3TRG_Pos        (26U)
9492 #define TAMP_CR2_TAMP3TRG_Msk        (0x1UL << TAMP_CR2_TAMP3TRG_Pos)          /*!< 0x04000000 */
9493 #define TAMP_CR2_TAMP3TRG            TAMP_CR2_TAMP3TRG_Msk
9494 
9495 /* Legacy aliases */
9496 #define TAMP_CR2_TAMP1MF_Pos            TAMP_CR2_TAMP1MSK_Pos
9497 #define TAMP_CR2_TAMP1MF_Msk            TAMP_CR2_TAMP1MSK_Msk
9498 #define TAMP_CR2_TAMP1MF                TAMP_CR2_TAMP1MSK
9499 #define TAMP_CR2_TAMP2MF_Pos            TAMP_CR2_TAMP2MSK_Pos
9500 #define TAMP_CR2_TAMP2MF_Msk            TAMP_CR2_TAMP2MSK_Msk
9501 #define TAMP_CR2_TAMP2MF                TAMP_CR2_TAMP2MSK
9502 #define TAMP_CR2_TAMP3MF_Pos            TAMP_CR2_TAMP3MSK_Pos
9503 #define TAMP_CR2_TAMP3MF_Msk            TAMP_CR2_TAMP3MSK_Msk
9504 #define TAMP_CR2_TAMP3MF                TAMP_CR2_TAMP3MSK
9505 
9506 /********************  Bits definition for TAMP_FLTCR register  ***************/
9507 #define TAMP_FLTCR_TAMPFREQ_0        (0x00000001UL)
9508 #define TAMP_FLTCR_TAMPFREQ_1        (0x00000002UL)
9509 #define TAMP_FLTCR_TAMPFREQ_2        (0x00000004UL)
9510 #define TAMP_FLTCR_TAMPFREQ_Pos      (0U)
9511 #define TAMP_FLTCR_TAMPFREQ_Msk      (0x7UL << TAMP_FLTCR_TAMPFREQ_Pos)        /*!< 0x00000007 */
9512 #define TAMP_FLTCR_TAMPFREQ          TAMP_FLTCR_TAMPFREQ_Msk
9513 #define TAMP_FLTCR_TAMPFLT_0         (0x00000008UL)
9514 #define TAMP_FLTCR_TAMPFLT_1         (0x00000010UL)
9515 #define TAMP_FLTCR_TAMPFLT_Pos       (3U)
9516 #define TAMP_FLTCR_TAMPFLT_Msk       (0x3UL << TAMP_FLTCR_TAMPFLT_Pos)         /*!< 0x00000018 */
9517 #define TAMP_FLTCR_TAMPFLT           TAMP_FLTCR_TAMPFLT_Msk
9518 #define TAMP_FLTCR_TAMPPRCH_0        (0x00000020UL)
9519 #define TAMP_FLTCR_TAMPPRCH_1        (0x00000040UL)
9520 #define TAMP_FLTCR_TAMPPRCH_Pos      (5U)
9521 #define TAMP_FLTCR_TAMPPRCH_Msk      (0x3UL << TAMP_FLTCR_TAMPPRCH_Pos)        /*!< 0x00000060 */
9522 #define TAMP_FLTCR_TAMPPRCH          TAMP_FLTCR_TAMPPRCH_Msk
9523 #define TAMP_FLTCR_TAMPPUDIS_Pos     (7U)
9524 #define TAMP_FLTCR_TAMPPUDIS_Msk     (0x1UL << TAMP_FLTCR_TAMPPUDIS_Pos)       /*!< 0x00000080 */
9525 #define TAMP_FLTCR_TAMPPUDIS         TAMP_FLTCR_TAMPPUDIS_Msk
9526 
9527 /********************  Bits definition for TAMP_IER register  *****************/
9528 #define TAMP_IER_TAMP1IE_Pos         (0U)
9529 #define TAMP_IER_TAMP1IE_Msk         (0x1UL << TAMP_IER_TAMP1IE_Pos)           /*!< 0x00000001 */
9530 #define TAMP_IER_TAMP1IE             TAMP_IER_TAMP1IE_Msk
9531 #define TAMP_IER_TAMP2IE_Pos         (1U)
9532 #define TAMP_IER_TAMP2IE_Msk         (0x1UL << TAMP_IER_TAMP2IE_Pos)           /*!< 0x00000002 */
9533 #define TAMP_IER_TAMP2IE             TAMP_IER_TAMP2IE_Msk
9534 #define TAMP_IER_TAMP3IE_Pos         (2U)
9535 #define TAMP_IER_TAMP3IE_Msk         (0x1UL << TAMP_IER_TAMP3IE_Pos)           /*!< 0x00000004 */
9536 #define TAMP_IER_TAMP3IE             TAMP_IER_TAMP3IE_Msk
9537 #define TAMP_IER_ITAMP3IE_Pos        (18U)
9538 #define TAMP_IER_ITAMP3IE_Msk        (0x1UL << TAMP_IER_ITAMP3IE_Pos)          /*!< 0x00040000 */
9539 #define TAMP_IER_ITAMP3IE            TAMP_IER_ITAMP3IE_Msk
9540 #define TAMP_IER_ITAMP4IE_Pos        (19U)
9541 #define TAMP_IER_ITAMP4IE_Msk        (0x1UL << TAMP_IER_ITAMP4IE_Pos)          /*!< 0x00080000 */
9542 #define TAMP_IER_ITAMP4IE            TAMP_IER_ITAMP4IE_Msk
9543 #define TAMP_IER_ITAMP5IE_Pos        (20U)
9544 #define TAMP_IER_ITAMP5IE_Msk        (0x1UL << TAMP_IER_ITAMP5IE_Pos)          /*!< 0x00100000 */
9545 #define TAMP_IER_ITAMP5IE            TAMP_IER_ITAMP5IE_Msk
9546 #define TAMP_IER_ITAMP6IE_Pos        (21U)
9547 #define TAMP_IER_ITAMP6IE_Msk        (0x1UL << TAMP_IER_ITAMP6IE_Pos)          /*!< 0x00200000 */
9548 #define TAMP_IER_ITAMP6IE            TAMP_IER_ITAMP6IE_Msk
9549 
9550 /********************  Bits definition for TAMP_SR register  ******************/
9551 #define TAMP_SR_TAMP1F_Pos           (0U)
9552 #define TAMP_SR_TAMP1F_Msk           (0x1UL << TAMP_SR_TAMP1F_Pos)       /*!< 0x00000001 */
9553 #define TAMP_SR_TAMP1F               TAMP_SR_TAMP1F_Msk
9554 #define TAMP_SR_TAMP2F_Pos           (1U)
9555 #define TAMP_SR_TAMP2F_Msk           (0x1UL << TAMP_SR_TAMP2F_Pos)       /*!< 0x00000002 */
9556 #define TAMP_SR_TAMP2F               TAMP_SR_TAMP2F_Msk
9557 #define TAMP_SR_TAMP3F_Pos           (2U)
9558 #define TAMP_SR_TAMP3F_Msk           (0x1UL << TAMP_SR_TAMP3F_Pos)       /*!< 0x00000004 */
9559 #define TAMP_SR_TAMP3F               TAMP_SR_TAMP3F_Msk
9560 #define TAMP_SR_ITAMP3F_Pos          (18U)
9561 #define TAMP_SR_ITAMP3F_Msk          (0x1UL << TAMP_SR_ITAMP3F_Pos)      /*!< 0x00040000 */
9562 #define TAMP_SR_ITAMP3F              TAMP_SR_ITAMP3F_Msk
9563 #define TAMP_SR_ITAMP4F_Pos          (19U)
9564 #define TAMP_SR_ITAMP4F_Msk          (0x1UL << TAMP_SR_ITAMP4F_Pos)      /*!< 0x00080000 */
9565 #define TAMP_SR_ITAMP4F              TAMP_SR_ITAMP4F_Msk
9566 #define TAMP_SR_ITAMP5F_Pos          (20U)
9567 #define TAMP_SR_ITAMP5F_Msk          (0x1UL << TAMP_SR_ITAMP5F_Pos)      /*!< 0x00100000 */
9568 #define TAMP_SR_ITAMP5F              TAMP_SR_ITAMP5F_Msk
9569 #define TAMP_SR_ITAMP6F_Pos          (21U)
9570 #define TAMP_SR_ITAMP6F_Msk          (0x1UL << TAMP_SR_ITAMP6F_Pos)      /*!< 0x00200000 */
9571 #define TAMP_SR_ITAMP6F              TAMP_SR_ITAMP6F_Msk
9572 
9573 /********************  Bits definition for TAMP_MISR register  ****************/
9574 #define TAMP_MISR_TAMP1MF_Pos        (0U)
9575 #define TAMP_MISR_TAMP1MF_Msk        (0x1UL << TAMP_MISR_TAMP1MF_Pos)       /*!< 0x00000001 */
9576 #define TAMP_MISR_TAMP1MF            TAMP_MISR_TAMP1MF_Msk
9577 #define TAMP_MISR_TAMP2MF_Pos        (1U)
9578 #define TAMP_MISR_TAMP2MF_Msk        (0x1UL << TAMP_MISR_TAMP2MF_Pos)       /*!< 0x00000002 */
9579 #define TAMP_MISR_TAMP2MF            TAMP_MISR_TAMP2MF_Msk
9580 #define TAMP_MISR_TAMP3MF_Pos        (2U)
9581 #define TAMP_MISR_TAMP3MF_Msk        (0x1UL << TAMP_MISR_TAMP3MF_Pos)       /*!< 0x00000004 */
9582 #define TAMP_MISR_TAMP3MF            TAMP_MISR_TAMP3MF_Msk
9583 #define TAMP_MISR_ITAMP3MF_Pos       (18U)
9584 #define TAMP_MISR_ITAMP3MF_Msk       (0x1UL << TAMP_MISR_ITAMP3MF_Pos)      /*!< 0x00040000 */
9585 #define TAMP_MISR_ITAMP3MF           TAMP_MISR_ITAMP3MF_Msk
9586 #define TAMP_MISR_ITAMP4MF_Pos       (19U)
9587 #define TAMP_MISR_ITAMP4MF_Msk       (0x1UL << TAMP_MISR_ITAMP4MF_Pos)      /*!< 0x00080000 */
9588 #define TAMP_MISR_ITAMP4MF           TAMP_MISR_ITAMP4MF_Msk
9589 #define TAMP_MISR_ITAMP5MF_Pos       (20U)
9590 #define TAMP_MISR_ITAMP5MF_Msk       (0x1UL << TAMP_MISR_ITAMP5MF_Pos)      /*!< 0x00100000 */
9591 #define TAMP_MISR_ITAMP5MF           TAMP_MISR_ITAMP5MF_Msk
9592 #define TAMP_MISR_ITAMP6MF_Pos       (21U)
9593 #define TAMP_MISR_ITAMP6MF_Msk       (0x1UL << TAMP_MISR_ITAMP6MF_Pos)      /*!< 0x00200000 */
9594 #define TAMP_MISR_ITAMP6MF           TAMP_MISR_ITAMP6MF_Msk
9595 
9596 /********************  Bits definition for TAMP_SCR register  *****************/
9597 #define TAMP_SCR_CTAMP1F_Pos         (0U)
9598 #define TAMP_SCR_CTAMP1F_Msk         (0x1UL << TAMP_SCR_CTAMP1F_Pos)       /*!< 0x00000001 */
9599 #define TAMP_SCR_CTAMP1F             TAMP_SCR_CTAMP1F_Msk
9600 #define TAMP_SCR_CTAMP2F_Pos         (1U)
9601 #define TAMP_SCR_CTAMP2F_Msk         (0x1UL << TAMP_SCR_CTAMP2F_Pos)       /*!< 0x00000002 */
9602 #define TAMP_SCR_CTAMP2F             TAMP_SCR_CTAMP2F_Msk
9603 #define TAMP_SCR_CTAMP3F_Pos         (2U)
9604 #define TAMP_SCR_CTAMP3F_Msk         (0x1UL << TAMP_SCR_CTAMP3F_Pos)       /*!< 0x00000004 */
9605 #define TAMP_SCR_CTAMP3F             TAMP_SCR_CTAMP3F_Msk
9606 #define TAMP_SCR_CITAMP3F_Pos        (18U)
9607 #define TAMP_SCR_CITAMP3F_Msk        (0x1UL << TAMP_SCR_CITAMP3F_Pos)      /*!< 0x00040000 */
9608 #define TAMP_SCR_CITAMP3F            TAMP_SCR_CITAMP3F_Msk
9609 #define TAMP_SCR_CITAMP4F_Pos        (19U)
9610 #define TAMP_SCR_CITAMP4F_Msk        (0x1UL << TAMP_SCR_CITAMP4F_Pos)      /*!< 0x00080000 */
9611 #define TAMP_SCR_CITAMP4F            TAMP_SCR_CITAMP4F_Msk
9612 #define TAMP_SCR_CITAMP5F_Pos        (20U)
9613 #define TAMP_SCR_CITAMP5F_Msk        (0x1UL << TAMP_SCR_CITAMP5F_Pos)      /*!< 0x00100000 */
9614 #define TAMP_SCR_CITAMP5F            TAMP_SCR_CITAMP5F_Msk
9615 #define TAMP_SCR_CITAMP6F_Pos        (21U)
9616 #define TAMP_SCR_CITAMP6F_Msk        (0x1UL << TAMP_SCR_CITAMP6F_Pos)      /*!< 0x00200000 */
9617 #define TAMP_SCR_CITAMP6F            TAMP_SCR_CITAMP6F_Msk
9618 
9619 /********************  Bits definition for TAMP_BKP0R register  ***************/
9620 #define TAMP_BKP0R_Pos               (0U)
9621 #define TAMP_BKP0R_Msk               (0xFFFFFFFFUL << TAMP_BKP0R_Pos)         /*!< 0xFFFFFFFF */
9622 #define TAMP_BKP0R                   TAMP_BKP0R_Msk
9623 
9624 /********************  Bits definition for TAMP_BKP1R register  ***************/
9625 #define TAMP_BKP1R_Pos               (0U)
9626 #define TAMP_BKP1R_Msk               (0xFFFFFFFFUL << TAMP_BKP1R_Pos)          /*!< 0xFFFFFFFF */
9627 #define TAMP_BKP1R                   TAMP_BKP1R_Msk
9628 
9629 /********************  Bits definition for TAMP_BKP2R register  ***************/
9630 #define TAMP_BKP2R_Pos               (0U)
9631 #define TAMP_BKP2R_Msk               (0xFFFFFFFFUL << TAMP_BKP2R_Pos)          /*!< 0xFFFFFFFF */
9632 #define TAMP_BKP2R                   TAMP_BKP2R_Msk
9633 
9634 /********************  Bits definition for TAMP_BKP3R register  ***************/
9635 #define TAMP_BKP3R_Pos               (0U)
9636 #define TAMP_BKP3R_Msk               (0xFFFFFFFFUL << TAMP_BKP3R_Pos)          /*!< 0xFFFFFFFF */
9637 #define TAMP_BKP3R                   TAMP_BKP3R_Msk
9638 
9639 /********************  Bits definition for TAMP_BKP4R register  ***************/
9640 #define TAMP_BKP4R_Pos               (0U)
9641 #define TAMP_BKP4R_Msk               (0xFFFFFFFFUL << TAMP_BKP4R_Pos)          /*!< 0xFFFFFFFF */
9642 #define TAMP_BKP4R                   TAMP_BKP4R_Msk
9643 
9644 /********************  Bits definition for TAMP_BKP5R register  ***************/
9645 #define TAMP_BKP5R_Pos               (0U)
9646 #define TAMP_BKP5R_Msk               (0xFFFFFFFFUL << TAMP_BKP5R_Pos)          /*!< 0xFFFFFFFF */
9647 #define TAMP_BKP5R                   TAMP_BKP5R_Msk
9648 
9649 /********************  Bits definition for TAMP_BKP6R register  ***************/
9650 #define TAMP_BKP6R_Pos               (0U)
9651 #define TAMP_BKP6R_Msk               (0xFFFFFFFFUL << TAMP_BKP6R_Pos)          /*!< 0xFFFFFFFF */
9652 #define TAMP_BKP6R                   TAMP_BKP6R_Msk
9653 
9654 /********************  Bits definition for TAMP_BKP7R register  ***************/
9655 #define TAMP_BKP7R_Pos               (0U)
9656 #define TAMP_BKP7R_Msk               (0xFFFFFFFFUL << TAMP_BKP7R_Pos)          /*!< 0xFFFFFFFF */
9657 #define TAMP_BKP7R                   TAMP_BKP7R_Msk
9658 
9659 /********************  Bits definition for TAMP_BKP8R register  ***************/
9660 #define TAMP_BKP8R_Pos               (0U)
9661 #define TAMP_BKP8R_Msk               (0xFFFFFFFFUL << TAMP_BKP8R_Pos)          /*!< 0xFFFFFFFF */
9662 #define TAMP_BKP8R                   TAMP_BKP8R_Msk
9663 
9664 /********************  Bits definition for TAMP_BKP9R register  ***************/
9665 #define TAMP_BKP9R_Pos               (0U)
9666 #define TAMP_BKP9R_Msk               (0xFFFFFFFFUL << TAMP_BKP9R_Pos)          /*!< 0xFFFFFFFF */
9667 #define TAMP_BKP9R                   TAMP_BKP9R_Msk
9668 
9669 /********************  Bits definition for TAMP_BKP10R register  ***************/
9670 #define TAMP_BKP10R_Pos               (0U)
9671 #define TAMP_BKP10R_Msk               (0xFFFFFFFFUL << TAMP_BKP10R_Pos)          /*!< 0xFFFFFFFF */
9672 #define TAMP_BKP10R                   TAMP_BKP10R_Msk
9673 
9674 /********************  Bits definition for TAMP_BKP11R register  ***************/
9675 #define TAMP_BKP11R_Pos               (0U)
9676 #define TAMP_BKP11R_Msk               (0xFFFFFFFFUL << TAMP_BKP11R_Pos)          /*!< 0xFFFFFFFF */
9677 #define TAMP_BKP11R                   TAMP_BKP11R_Msk
9678 
9679 /********************  Bits definition for TAMP_BKP12R register  ***************/
9680 #define TAMP_BKP12R_Pos               (0U)
9681 #define TAMP_BKP12R_Msk               (0xFFFFFFFFUL << TAMP_BKP12R_Pos)          /*!< 0xFFFFFFFF */
9682 #define TAMP_BKP12R                   TAMP_BKP12R_Msk
9683 
9684 /********************  Bits definition for TAMP_BKP13R register  ***************/
9685 #define TAMP_BKP13R_Pos               (0U)
9686 #define TAMP_BKP13R_Msk               (0xFFFFFFFFUL << TAMP_BKP13R_Pos)          /*!< 0xFFFFFFFF */
9687 #define TAMP_BKP13R                   TAMP_BKP13R_Msk
9688 
9689 /********************  Bits definition for TAMP_BKP14R register  ***************/
9690 #define TAMP_BKP14R_Pos               (0U)
9691 #define TAMP_BKP14R_Msk               (0xFFFFFFFFUL << TAMP_BKP14R_Pos)          /*!< 0xFFFFFFFF */
9692 #define TAMP_BKP14R                   TAMP_BKP14R_Msk
9693 
9694 /********************  Bits definition for TAMP_BKP15R register  ***************/
9695 #define TAMP_BKP15R_Pos               (0U)
9696 #define TAMP_BKP15R_Msk               (0xFFFFFFFFUL << TAMP_BKP15R_Pos)          /*!< 0xFFFFFFFF */
9697 #define TAMP_BKP15R                   TAMP_BKP15R_Msk
9698 
9699 /********************  Bits definition for TAMP_BKP16R register  ***************/
9700 #define TAMP_BKP16R_Pos               (0U)
9701 #define TAMP_BKP16R_Msk               (0xFFFFFFFFUL << TAMP_BKP16R_Pos)          /*!< 0xFFFFFFFF */
9702 #define TAMP_BKP16R                   TAMP_BKP16R_Msk
9703 
9704 /********************  Bits definition for TAMP_BKP17R register  ***************/
9705 #define TAMP_BKP17R_Pos               (0U)
9706 #define TAMP_BKP17R_Msk               (0xFFFFFFFFUL << TAMP_BKP17R_Pos)          /*!< 0xFFFFFFFF */
9707 #define TAMP_BKP17R                   TAMP_BKP17R_Msk
9708 
9709 /********************  Bits definition for TAMP_BKP18R register  ***************/
9710 #define TAMP_BKP18R_Pos               (0U)
9711 #define TAMP_BKP18R_Msk               (0xFFFFFFFFUL << TAMP_BKP18R_Pos)          /*!< 0xFFFFFFFF */
9712 #define TAMP_BKP18R                   TAMP_BKP18R_Msk
9713 
9714 /********************  Bits definition for TAMP_BKP19R register  ***************/
9715 #define TAMP_BKP19R_Pos               (0U)
9716 #define TAMP_BKP19R_Msk               (0xFFFFFFFFUL << TAMP_BKP19R_Pos)          /*!< 0xFFFFFFFF */
9717 #define TAMP_BKP19R                   TAMP_BKP19R_Msk
9718 
9719 /********************  Bits definition for TAMP_BKP20R register  ***************/
9720 #define TAMP_BKP20R_Pos               (0U)
9721 #define TAMP_BKP20R_Msk               (0xFFFFFFFFUL << TAMP_BKP20R_Pos)          /*!< 0xFFFFFFFF */
9722 #define TAMP_BKP20R                   TAMP_BKP20R_Msk
9723 
9724 /********************  Bits definition for TAMP_BKP21R register  ***************/
9725 #define TAMP_BKP21R_Pos               (0U)
9726 #define TAMP_BKP21R_Msk               (0xFFFFFFFFUL << TAMP_BKP21R_Pos)          /*!< 0xFFFFFFFF */
9727 #define TAMP_BKP21R                   TAMP_BKP21R_Msk
9728 
9729 /********************  Bits definition for TAMP_BKP22R register  ***************/
9730 #define TAMP_BKP22R_Pos               (0U)
9731 #define TAMP_BKP22R_Msk               (0xFFFFFFFFUL << TAMP_BKP22R_Pos)          /*!< 0xFFFFFFFF */
9732 #define TAMP_BKP22R                   TAMP_BKP22R_Msk
9733 
9734 /********************  Bits definition for TAMP_BKP23R register  ***************/
9735 #define TAMP_BKP23R_Pos               (0U)
9736 #define TAMP_BKP23R_Msk               (0xFFFFFFFFUL << TAMP_BKP23R_Pos)          /*!< 0xFFFFFFFF */
9737 #define TAMP_BKP23R                   TAMP_BKP23R_Msk
9738 
9739 /********************  Bits definition for TAMP_BKP24R register  ***************/
9740 #define TAMP_BKP24R_Pos               (0U)
9741 #define TAMP_BKP24R_Msk               (0xFFFFFFFFUL << TAMP_BKP24R_Pos)          /*!< 0xFFFFFFFF */
9742 #define TAMP_BKP24R                   TAMP_BKP24R_Msk
9743 
9744 /********************  Bits definition for TAMP_BKP25R register  ***************/
9745 #define TAMP_BKP25R_Pos               (0U)
9746 #define TAMP_BKP25R_Msk               (0xFFFFFFFFUL << TAMP_BKP25R_Pos)          /*!< 0xFFFFFFFF */
9747 #define TAMP_BKP25R                   TAMP_BKP25R_Msk
9748 
9749 /********************  Bits definition for TAMP_BKP26R register  ***************/
9750 #define TAMP_BKP26R_Pos               (0U)
9751 #define TAMP_BKP26R_Msk               (0xFFFFFFFFUL << TAMP_BKP26R_Pos)          /*!< 0xFFFFFFFF */
9752 #define TAMP_BKP26R                   TAMP_BKP26R_Msk
9753 
9754 /********************  Bits definition for TAMP_BKP27R register  ***************/
9755 #define TAMP_BKP27R_Pos               (0U)
9756 #define TAMP_BKP27R_Msk               (0xFFFFFFFFUL << TAMP_BKP27R_Pos)          /*!< 0xFFFFFFFF */
9757 #define TAMP_BKP27R                   TAMP_BKP27R_Msk
9758 
9759 /********************  Bits definition for TAMP_BKP28R register  ***************/
9760 #define TAMP_BKP28R_Pos               (0U)
9761 #define TAMP_BKP28R_Msk               (0xFFFFFFFFUL << TAMP_BKP28R_Pos)          /*!< 0xFFFFFFFF */
9762 #define TAMP_BKP28R                   TAMP_BKP28R_Msk
9763 
9764 /********************  Bits definition for TAMP_BKP29R register  ***************/
9765 #define TAMP_BKP29R_Pos               (0U)
9766 #define TAMP_BKP29R_Msk               (0xFFFFFFFFUL << TAMP_BKP29R_Pos)          /*!< 0xFFFFFFFF */
9767 #define TAMP_BKP29R                   TAMP_BKP29R_Msk
9768 
9769 /********************  Bits definition for TAMP_BKP30R register  ***************/
9770 #define TAMP_BKP30R_Pos               (0U)
9771 #define TAMP_BKP30R_Msk               (0xFFFFFFFFUL << TAMP_BKP30R_Pos)          /*!< 0xFFFFFFFF */
9772 #define TAMP_BKP30R                   TAMP_BKP30R_Msk
9773 
9774 /********************  Bits definition for TAMP_BKP31R register  ***************/
9775 #define TAMP_BKP31R_Pos               (0U)
9776 #define TAMP_BKP31R_Msk               (0xFFFFFFFFUL << TAMP_BKP31R_Pos)          /*!< 0xFFFFFFFF */
9777 #define TAMP_BKP31R                   TAMP_BKP31R_Msk
9778 
9779 
9780 /******************************************************************************/
9781 /*                                                                            */
9782 /*                          Serial Audio Interface                            */
9783 /*                                                                            */
9784 /******************************************************************************/
9785 /*******************  Bit definition for SAI_xCR1 register  *******************/
9786 #define SAI_xCR1_MODE_Pos          (0U)
9787 #define SAI_xCR1_MODE_Msk          (0x3UL << SAI_xCR1_MODE_Pos)                /*!< 0x00000003 */
9788 #define SAI_xCR1_MODE              SAI_xCR1_MODE_Msk                           /*!<MODE[1:0] bits (Audio Block Mode)           */
9789 #define SAI_xCR1_MODE_0            (0x1UL << SAI_xCR1_MODE_Pos)                /*!< 0x00000001 */
9790 #define SAI_xCR1_MODE_1            (0x2UL << SAI_xCR1_MODE_Pos)                /*!< 0x00000002 */
9791 
9792 #define SAI_xCR1_PRTCFG_Pos        (2U)
9793 #define SAI_xCR1_PRTCFG_Msk        (0x3UL << SAI_xCR1_PRTCFG_Pos)              /*!< 0x0000000C */
9794 #define SAI_xCR1_PRTCFG            SAI_xCR1_PRTCFG_Msk                         /*!<PRTCFG[1:0] bits (Protocol Configuration)   */
9795 #define SAI_xCR1_PRTCFG_0          (0x1UL << SAI_xCR1_PRTCFG_Pos)              /*!< 0x00000004 */
9796 #define SAI_xCR1_PRTCFG_1          (0x2UL << SAI_xCR1_PRTCFG_Pos)              /*!< 0x00000008 */
9797 
9798 #define SAI_xCR1_DS_Pos            (5U)
9799 #define SAI_xCR1_DS_Msk            (0x7UL << SAI_xCR1_DS_Pos)                  /*!< 0x000000E0 */
9800 #define SAI_xCR1_DS                SAI_xCR1_DS_Msk                             /*!<DS[1:0] bits (Data Size) */
9801 #define SAI_xCR1_DS_0              (0x1UL << SAI_xCR1_DS_Pos)                  /*!< 0x00000020 */
9802 #define SAI_xCR1_DS_1              (0x2UL << SAI_xCR1_DS_Pos)                  /*!< 0x00000040 */
9803 #define SAI_xCR1_DS_2              (0x4UL << SAI_xCR1_DS_Pos)                  /*!< 0x00000080 */
9804 
9805 #define SAI_xCR1_LSBFIRST_Pos      (8U)
9806 #define SAI_xCR1_LSBFIRST_Msk      (0x1UL << SAI_xCR1_LSBFIRST_Pos)            /*!< 0x00000100 */
9807 #define SAI_xCR1_LSBFIRST          SAI_xCR1_LSBFIRST_Msk                       /*!<LSB First Configuration  */
9808 #define SAI_xCR1_CKSTR_Pos         (9U)
9809 #define SAI_xCR1_CKSTR_Msk         (0x1UL << SAI_xCR1_CKSTR_Pos)               /*!< 0x00000200 */
9810 #define SAI_xCR1_CKSTR             SAI_xCR1_CKSTR_Msk                          /*!<ClocK STRobing edge      */
9811 
9812 #define SAI_xCR1_SYNCEN_Pos        (10U)
9813 #define SAI_xCR1_SYNCEN_Msk        (0x3UL << SAI_xCR1_SYNCEN_Pos)              /*!< 0x00000C00 */
9814 #define SAI_xCR1_SYNCEN            SAI_xCR1_SYNCEN_Msk                         /*!<SYNCEN[1:0](SYNChronization ENable) */
9815 #define SAI_xCR1_SYNCEN_0          (0x1UL << SAI_xCR1_SYNCEN_Pos)              /*!< 0x00000400 */
9816 #define SAI_xCR1_SYNCEN_1          (0x2UL << SAI_xCR1_SYNCEN_Pos)              /*!< 0x00000800 */
9817 
9818 #define SAI_xCR1_MONO_Pos          (12U)
9819 #define SAI_xCR1_MONO_Msk          (0x1UL << SAI_xCR1_MONO_Pos)                /*!< 0x00001000 */
9820 #define SAI_xCR1_MONO              SAI_xCR1_MONO_Msk                           /*!<Mono mode                  */
9821 #define SAI_xCR1_OUTDRIV_Pos       (13U)
9822 #define SAI_xCR1_OUTDRIV_Msk       (0x1UL << SAI_xCR1_OUTDRIV_Pos)             /*!< 0x00002000 */
9823 #define SAI_xCR1_OUTDRIV           SAI_xCR1_OUTDRIV_Msk                        /*!<Output Drive               */
9824 #define SAI_xCR1_SAIEN_Pos         (16U)
9825 #define SAI_xCR1_SAIEN_Msk         (0x1UL << SAI_xCR1_SAIEN_Pos)               /*!< 0x00010000 */
9826 #define SAI_xCR1_SAIEN             SAI_xCR1_SAIEN_Msk                          /*!<Audio Block enable         */
9827 #define SAI_xCR1_DMAEN_Pos         (17U)
9828 #define SAI_xCR1_DMAEN_Msk         (0x1UL << SAI_xCR1_DMAEN_Pos)               /*!< 0x00020000 */
9829 #define SAI_xCR1_DMAEN             SAI_xCR1_DMAEN_Msk                          /*!<DMA enable                 */
9830 #define SAI_xCR1_NODIV_Pos         (19U)
9831 #define SAI_xCR1_NODIV_Msk         (0x1UL << SAI_xCR1_NODIV_Pos)               /*!< 0x00080000 */
9832 #define SAI_xCR1_NODIV             SAI_xCR1_NODIV_Msk                          /*!<No Divider Configuration   */
9833 
9834 #define SAI_xCR1_MCKDIV_Pos        (20U)
9835 #define SAI_xCR1_MCKDIV_Msk        (0x3FUL << SAI_xCR1_MCKDIV_Pos)             /*!< 0x03F00000 */
9836 #define SAI_xCR1_MCKDIV            SAI_xCR1_MCKDIV_Msk                         /*!<MCKDIV[5:0] (Master ClocK Divider)  */
9837 #define SAI_xCR1_MCKDIV_0          (0x00100000U)                               /*!<Bit 0  */
9838 #define SAI_xCR1_MCKDIV_1          (0x00200000U)                               /*!<Bit 1  */
9839 #define SAI_xCR1_MCKDIV_2          (0x00400000U)                               /*!<Bit 2  */
9840 #define SAI_xCR1_MCKDIV_3          (0x00800000U)                               /*!<Bit 3  */
9841 #define SAI_xCR1_MCKDIV_4          (0x01000000U)                               /*!<Bit 4  */
9842 #define SAI_xCR1_MCKDIV_5          (0x02000000U)                               /*!<Bit 5  */
9843 
9844 #define SAI_xCR1_OSR_Pos           (26U)
9845 #define SAI_xCR1_OSR_Msk           (0x1UL << SAI_xCR1_OSR_Pos)                 /*!< 0x04000000 */
9846 #define SAI_xCR1_OSR               SAI_xCR1_OSR_Msk                            /*!<Oversampling ratio for master clock */
9847 
9848 #define SAI_xCR1_MCKEN_Pos         (27U)
9849 #define SAI_xCR1_MCKEN_Msk         (0x1UL << SAI_xCR1_MCKEN_Pos)               /*!< 0x08000000 */
9850 #define SAI_xCR1_MCKEN             SAI_xCR1_MCKEN_Msk                          /*!<Master clock generation enable */
9851 
9852 /*******************  Bit definition for SAI_xCR2 register  *******************/
9853 #define SAI_xCR2_FTH_Pos           (0U)
9854 #define SAI_xCR2_FTH_Msk           (0x7UL << SAI_xCR2_FTH_Pos)                 /*!< 0x00000007 */
9855 #define SAI_xCR2_FTH               SAI_xCR2_FTH_Msk                            /*!<FTH[2:0](Fifo THreshold)  */
9856 #define SAI_xCR2_FTH_0             (0x1UL << SAI_xCR2_FTH_Pos)                 /*!< 0x00000001 */
9857 #define SAI_xCR2_FTH_1             (0x2UL << SAI_xCR2_FTH_Pos)                 /*!< 0x00000002 */
9858 #define SAI_xCR2_FTH_2             (0x4UL << SAI_xCR2_FTH_Pos)                 /*!< 0x00000004 */
9859 
9860 #define SAI_xCR2_FFLUSH_Pos        (3U)
9861 #define SAI_xCR2_FFLUSH_Msk        (0x1UL << SAI_xCR2_FFLUSH_Pos)              /*!< 0x00000008 */
9862 #define SAI_xCR2_FFLUSH            SAI_xCR2_FFLUSH_Msk                         /*!<Fifo FLUSH                       */
9863 #define SAI_xCR2_TRIS_Pos          (4U)
9864 #define SAI_xCR2_TRIS_Msk          (0x1UL << SAI_xCR2_TRIS_Pos)                /*!< 0x00000010 */
9865 #define SAI_xCR2_TRIS              SAI_xCR2_TRIS_Msk                           /*!<TRIState Management on data line */
9866 #define SAI_xCR2_MUTE_Pos          (5U)
9867 #define SAI_xCR2_MUTE_Msk          (0x1UL << SAI_xCR2_MUTE_Pos)                /*!< 0x00000020 */
9868 #define SAI_xCR2_MUTE              SAI_xCR2_MUTE_Msk                           /*!<Mute mode                        */
9869 #define SAI_xCR2_MUTEVAL_Pos       (6U)
9870 #define SAI_xCR2_MUTEVAL_Msk       (0x1UL << SAI_xCR2_MUTEVAL_Pos)             /*!< 0x00000040 */
9871 #define SAI_xCR2_MUTEVAL           SAI_xCR2_MUTEVAL_Msk                        /*!<Muate value                      */
9872 
9873 
9874 #define SAI_xCR2_MUTECNT_Pos       (7U)
9875 #define SAI_xCR2_MUTECNT_Msk       (0x3FUL << SAI_xCR2_MUTECNT_Pos)            /*!< 0x00001F80 */
9876 #define SAI_xCR2_MUTECNT           SAI_xCR2_MUTECNT_Msk                        /*!<MUTECNT[5:0] (MUTE counter) */
9877 #define SAI_xCR2_MUTECNT_0         (0x01UL << SAI_xCR2_MUTECNT_Pos)            /*!< 0x00000080 */
9878 #define SAI_xCR2_MUTECNT_1         (0x02UL << SAI_xCR2_MUTECNT_Pos)            /*!< 0x00000100 */
9879 #define SAI_xCR2_MUTECNT_2         (0x04UL << SAI_xCR2_MUTECNT_Pos)            /*!< 0x00000200 */
9880 #define SAI_xCR2_MUTECNT_3         (0x08UL << SAI_xCR2_MUTECNT_Pos)            /*!< 0x00000400 */
9881 #define SAI_xCR2_MUTECNT_4         (0x10UL << SAI_xCR2_MUTECNT_Pos)            /*!< 0x00000800 */
9882 #define SAI_xCR2_MUTECNT_5         (0x20UL << SAI_xCR2_MUTECNT_Pos)            /*!< 0x00001000 */
9883 
9884 #define SAI_xCR2_CPL_Pos           (13U)
9885 #define SAI_xCR2_CPL_Msk           (0x1UL << SAI_xCR2_CPL_Pos)                 /*!< 0x00002000 */
9886 #define SAI_xCR2_CPL               SAI_xCR2_CPL_Msk                            /*!<CPL mode                    */
9887 #define SAI_xCR2_COMP_Pos          (14U)
9888 #define SAI_xCR2_COMP_Msk          (0x3UL << SAI_xCR2_COMP_Pos)                /*!< 0x0000C000 */
9889 #define SAI_xCR2_COMP              SAI_xCR2_COMP_Msk                           /*!<COMP[1:0] (Companding mode) */
9890 #define SAI_xCR2_COMP_0            (0x1UL << SAI_xCR2_COMP_Pos)                /*!< 0x00004000 */
9891 #define SAI_xCR2_COMP_1            (0x2UL << SAI_xCR2_COMP_Pos)                /*!< 0x00008000 */
9892 
9893 
9894 /******************  Bit definition for SAI_xFRCR register  *******************/
9895 #define SAI_xFRCR_FRL_Pos          (0U)
9896 #define SAI_xFRCR_FRL_Msk          (0xFFUL << SAI_xFRCR_FRL_Pos)               /*!< 0x000000FF */
9897 #define SAI_xFRCR_FRL              SAI_xFRCR_FRL_Msk                           /*!<FRL[7:0](Frame length)  */
9898 #define SAI_xFRCR_FRL_0            (0x01UL << SAI_xFRCR_FRL_Pos)               /*!< 0x00000001 */
9899 #define SAI_xFRCR_FRL_1            (0x02UL << SAI_xFRCR_FRL_Pos)               /*!< 0x00000002 */
9900 #define SAI_xFRCR_FRL_2            (0x04UL << SAI_xFRCR_FRL_Pos)               /*!< 0x00000004 */
9901 #define SAI_xFRCR_FRL_3            (0x08UL << SAI_xFRCR_FRL_Pos)               /*!< 0x00000008 */
9902 #define SAI_xFRCR_FRL_4            (0x10UL << SAI_xFRCR_FRL_Pos)               /*!< 0x00000010 */
9903 #define SAI_xFRCR_FRL_5            (0x20UL << SAI_xFRCR_FRL_Pos)               /*!< 0x00000020 */
9904 #define SAI_xFRCR_FRL_6            (0x40UL << SAI_xFRCR_FRL_Pos)               /*!< 0x00000040 */
9905 #define SAI_xFRCR_FRL_7            (0x80UL << SAI_xFRCR_FRL_Pos)               /*!< 0x00000080 */
9906 
9907 #define SAI_xFRCR_FSALL_Pos        (8U)
9908 #define SAI_xFRCR_FSALL_Msk        (0x7FUL << SAI_xFRCR_FSALL_Pos)             /*!< 0x00007F00 */
9909 #define SAI_xFRCR_FSALL            SAI_xFRCR_FSALL_Msk                         /*!<FRL[6:0] (Frame synchronization active level length)  */
9910 #define SAI_xFRCR_FSALL_0          (0x01UL << SAI_xFRCR_FSALL_Pos)             /*!< 0x00000100 */
9911 #define SAI_xFRCR_FSALL_1          (0x02UL << SAI_xFRCR_FSALL_Pos)             /*!< 0x00000200 */
9912 #define SAI_xFRCR_FSALL_2          (0x04UL << SAI_xFRCR_FSALL_Pos)             /*!< 0x00000400 */
9913 #define SAI_xFRCR_FSALL_3          (0x08UL << SAI_xFRCR_FSALL_Pos)             /*!< 0x00000800 */
9914 #define SAI_xFRCR_FSALL_4          (0x10UL << SAI_xFRCR_FSALL_Pos)             /*!< 0x00001000 */
9915 #define SAI_xFRCR_FSALL_5          (0x20UL << SAI_xFRCR_FSALL_Pos)             /*!< 0x00002000 */
9916 #define SAI_xFRCR_FSALL_6          (0x40UL << SAI_xFRCR_FSALL_Pos)             /*!< 0x00004000 */
9917 
9918 #define SAI_xFRCR_FSDEF_Pos        (16U)
9919 #define SAI_xFRCR_FSDEF_Msk        (0x1UL << SAI_xFRCR_FSDEF_Pos)              /*!< 0x00010000 */
9920 #define SAI_xFRCR_FSDEF            SAI_xFRCR_FSDEF_Msk                         /*!< Frame Synchronization Definition */
9921 #define SAI_xFRCR_FSPOL_Pos        (17U)
9922 #define SAI_xFRCR_FSPOL_Msk        (0x1UL << SAI_xFRCR_FSPOL_Pos)              /*!< 0x00020000 */
9923 #define SAI_xFRCR_FSPOL            SAI_xFRCR_FSPOL_Msk                         /*!<Frame Synchronization POLarity    */
9924 #define SAI_xFRCR_FSOFF_Pos        (18U)
9925 #define SAI_xFRCR_FSOFF_Msk        (0x1UL << SAI_xFRCR_FSOFF_Pos)              /*!< 0x00040000 */
9926 #define SAI_xFRCR_FSOFF            SAI_xFRCR_FSOFF_Msk                         /*!<Frame Synchronization OFFset      */
9927 
9928 /******************  Bit definition for SAI_xSLOTR register  *******************/
9929 #define SAI_xSLOTR_FBOFF_Pos       (0U)
9930 #define SAI_xSLOTR_FBOFF_Msk       (0x1FUL << SAI_xSLOTR_FBOFF_Pos)            /*!< 0x0000001F */
9931 #define SAI_xSLOTR_FBOFF           SAI_xSLOTR_FBOFF_Msk                        /*!<FRL[4:0](First Bit Offset)  */
9932 #define SAI_xSLOTR_FBOFF_0         (0x01UL << SAI_xSLOTR_FBOFF_Pos)            /*!< 0x00000001 */
9933 #define SAI_xSLOTR_FBOFF_1         (0x02UL << SAI_xSLOTR_FBOFF_Pos)            /*!< 0x00000002 */
9934 #define SAI_xSLOTR_FBOFF_2         (0x04UL << SAI_xSLOTR_FBOFF_Pos)            /*!< 0x00000004 */
9935 #define SAI_xSLOTR_FBOFF_3         (0x08UL << SAI_xSLOTR_FBOFF_Pos)            /*!< 0x00000008 */
9936 #define SAI_xSLOTR_FBOFF_4         (0x10UL << SAI_xSLOTR_FBOFF_Pos)            /*!< 0x00000010 */
9937 
9938 #define SAI_xSLOTR_SLOTSZ_Pos      (6U)
9939 #define SAI_xSLOTR_SLOTSZ_Msk      (0x3UL << SAI_xSLOTR_SLOTSZ_Pos)            /*!< 0x000000C0 */
9940 #define SAI_xSLOTR_SLOTSZ          SAI_xSLOTR_SLOTSZ_Msk                       /*!<SLOTSZ[1:0] (Slot size)  */
9941 #define SAI_xSLOTR_SLOTSZ_0        (0x1UL << SAI_xSLOTR_SLOTSZ_Pos)            /*!< 0x00000040 */
9942 #define SAI_xSLOTR_SLOTSZ_1        (0x2UL << SAI_xSLOTR_SLOTSZ_Pos)            /*!< 0x00000080 */
9943 
9944 #define SAI_xSLOTR_NBSLOT_Pos      (8U)
9945 #define SAI_xSLOTR_NBSLOT_Msk      (0xFUL << SAI_xSLOTR_NBSLOT_Pos)            /*!< 0x00000F00 */
9946 #define SAI_xSLOTR_NBSLOT          SAI_xSLOTR_NBSLOT_Msk                       /*!<NBSLOT[3:0] (Number of Slot in audio Frame)  */
9947 #define SAI_xSLOTR_NBSLOT_0        (0x1UL << SAI_xSLOTR_NBSLOT_Pos)            /*!< 0x00000100 */
9948 #define SAI_xSLOTR_NBSLOT_1        (0x2UL << SAI_xSLOTR_NBSLOT_Pos)            /*!< 0x00000200 */
9949 #define SAI_xSLOTR_NBSLOT_2        (0x4UL << SAI_xSLOTR_NBSLOT_Pos)            /*!< 0x00000400 */
9950 #define SAI_xSLOTR_NBSLOT_3        (0x8UL << SAI_xSLOTR_NBSLOT_Pos)            /*!< 0x00000800 */
9951 
9952 #define SAI_xSLOTR_SLOTEN_Pos      (16U)
9953 #define SAI_xSLOTR_SLOTEN_Msk      (0xFFFFUL << SAI_xSLOTR_SLOTEN_Pos)         /*!< 0xFFFF0000 */
9954 #define SAI_xSLOTR_SLOTEN          SAI_xSLOTR_SLOTEN_Msk                       /*!<SLOTEN[15:0] (Slot Enable)  */
9955 
9956 /*******************  Bit definition for SAI_xIMR register  *******************/
9957 #define SAI_xIMR_OVRUDRIE_Pos      (0U)
9958 #define SAI_xIMR_OVRUDRIE_Msk      (0x1UL << SAI_xIMR_OVRUDRIE_Pos)            /*!< 0x00000001 */
9959 #define SAI_xIMR_OVRUDRIE          SAI_xIMR_OVRUDRIE_Msk                       /*!<Overrun underrun interrupt enable                              */
9960 #define SAI_xIMR_MUTEDETIE_Pos     (1U)
9961 #define SAI_xIMR_MUTEDETIE_Msk     (0x1UL << SAI_xIMR_MUTEDETIE_Pos)           /*!< 0x00000002 */
9962 #define SAI_xIMR_MUTEDETIE         SAI_xIMR_MUTEDETIE_Msk                      /*!<Mute detection interrupt enable                                */
9963 #define SAI_xIMR_WCKCFGIE_Pos      (2U)
9964 #define SAI_xIMR_WCKCFGIE_Msk      (0x1UL << SAI_xIMR_WCKCFGIE_Pos)            /*!< 0x00000004 */
9965 #define SAI_xIMR_WCKCFGIE          SAI_xIMR_WCKCFGIE_Msk                       /*!<Wrong Clock Configuration interrupt enable                     */
9966 #define SAI_xIMR_FREQIE_Pos        (3U)
9967 #define SAI_xIMR_FREQIE_Msk        (0x1UL << SAI_xIMR_FREQIE_Pos)              /*!< 0x00000008 */
9968 #define SAI_xIMR_FREQIE            SAI_xIMR_FREQIE_Msk                         /*!<FIFO request interrupt enable                                  */
9969 #define SAI_xIMR_CNRDYIE_Pos       (4U)
9970 #define SAI_xIMR_CNRDYIE_Msk       (0x1UL << SAI_xIMR_CNRDYIE_Pos)             /*!< 0x00000010 */
9971 #define SAI_xIMR_CNRDYIE           SAI_xIMR_CNRDYIE_Msk                        /*!<Codec not ready interrupt enable                               */
9972 #define SAI_xIMR_AFSDETIE_Pos      (5U)
9973 #define SAI_xIMR_AFSDETIE_Msk      (0x1UL << SAI_xIMR_AFSDETIE_Pos)            /*!< 0x00000020 */
9974 #define SAI_xIMR_AFSDETIE          SAI_xIMR_AFSDETIE_Msk                       /*!<Anticipated frame synchronization detection interrupt enable   */
9975 #define SAI_xIMR_LFSDETIE_Pos      (6U)
9976 #define SAI_xIMR_LFSDETIE_Msk      (0x1UL << SAI_xIMR_LFSDETIE_Pos)            /*!< 0x00000040 */
9977 #define SAI_xIMR_LFSDETIE          SAI_xIMR_LFSDETIE_Msk                       /*!<Late frame synchronization detection interrupt enable          */
9978 
9979 /********************  Bit definition for SAI_xSR register  *******************/
9980 #define SAI_xSR_OVRUDR_Pos         (0U)
9981 #define SAI_xSR_OVRUDR_Msk         (0x1UL << SAI_xSR_OVRUDR_Pos)               /*!< 0x00000001 */
9982 #define SAI_xSR_OVRUDR             SAI_xSR_OVRUDR_Msk                          /*!<Overrun underrun                               */
9983 #define SAI_xSR_MUTEDET_Pos        (1U)
9984 #define SAI_xSR_MUTEDET_Msk        (0x1UL << SAI_xSR_MUTEDET_Pos)              /*!< 0x00000002 */
9985 #define SAI_xSR_MUTEDET            SAI_xSR_MUTEDET_Msk                         /*!<Mute detection                                 */
9986 #define SAI_xSR_WCKCFG_Pos         (2U)
9987 #define SAI_xSR_WCKCFG_Msk         (0x1UL << SAI_xSR_WCKCFG_Pos)               /*!< 0x00000004 */
9988 #define SAI_xSR_WCKCFG             SAI_xSR_WCKCFG_Msk                          /*!<Wrong Clock Configuration                      */
9989 #define SAI_xSR_FREQ_Pos           (3U)
9990 #define SAI_xSR_FREQ_Msk           (0x1UL << SAI_xSR_FREQ_Pos)                 /*!< 0x00000008 */
9991 #define SAI_xSR_FREQ               SAI_xSR_FREQ_Msk                            /*!<FIFO request                                   */
9992 #define SAI_xSR_CNRDY_Pos          (4U)
9993 #define SAI_xSR_CNRDY_Msk          (0x1UL << SAI_xSR_CNRDY_Pos)                /*!< 0x00000010 */
9994 #define SAI_xSR_CNRDY              SAI_xSR_CNRDY_Msk                           /*!<Codec not ready                                */
9995 #define SAI_xSR_AFSDET_Pos         (5U)
9996 #define SAI_xSR_AFSDET_Msk         (0x1UL << SAI_xSR_AFSDET_Pos)               /*!< 0x00000020 */
9997 #define SAI_xSR_AFSDET             SAI_xSR_AFSDET_Msk                          /*!<Anticipated frame synchronization detection    */
9998 #define SAI_xSR_LFSDET_Pos         (6U)
9999 #define SAI_xSR_LFSDET_Msk         (0x1UL << SAI_xSR_LFSDET_Pos)               /*!< 0x00000040 */
10000 #define SAI_xSR_LFSDET             SAI_xSR_LFSDET_Msk                          /*!<Late frame synchronization detection           */
10001 
10002 #define SAI_xSR_FLVL_Pos           (16U)
10003 #define SAI_xSR_FLVL_Msk           (0x7UL << SAI_xSR_FLVL_Pos)                 /*!< 0x00070000 */
10004 #define SAI_xSR_FLVL               SAI_xSR_FLVL_Msk                            /*!<FLVL[2:0] (FIFO Level Threshold)               */
10005 #define SAI_xSR_FLVL_0             (0x1UL << SAI_xSR_FLVL_Pos)                 /*!< 0x00010000 */
10006 #define SAI_xSR_FLVL_1             (0x2UL << SAI_xSR_FLVL_Pos)                 /*!< 0x00020000 */
10007 #define SAI_xSR_FLVL_2             (0x4UL << SAI_xSR_FLVL_Pos)                 /*!< 0x00040000 */
10008 
10009 /******************  Bit definition for SAI_xCLRFR register  ******************/
10010 #define SAI_xCLRFR_COVRUDR_Pos     (0U)
10011 #define SAI_xCLRFR_COVRUDR_Msk     (0x1UL << SAI_xCLRFR_COVRUDR_Pos)           /*!< 0x00000001 */
10012 #define SAI_xCLRFR_COVRUDR         SAI_xCLRFR_COVRUDR_Msk                      /*!<Clear Overrun underrun                               */
10013 #define SAI_xCLRFR_CMUTEDET_Pos    (1U)
10014 #define SAI_xCLRFR_CMUTEDET_Msk    (0x1UL << SAI_xCLRFR_CMUTEDET_Pos)          /*!< 0x00000002 */
10015 #define SAI_xCLRFR_CMUTEDET        SAI_xCLRFR_CMUTEDET_Msk                     /*!<Clear Mute detection                                 */
10016 #define SAI_xCLRFR_CWCKCFG_Pos     (2U)
10017 #define SAI_xCLRFR_CWCKCFG_Msk     (0x1UL << SAI_xCLRFR_CWCKCFG_Pos)           /*!< 0x00000004 */
10018 #define SAI_xCLRFR_CWCKCFG         SAI_xCLRFR_CWCKCFG_Msk                      /*!<Clear Wrong Clock Configuration                      */
10019 #define SAI_xCLRFR_CFREQ_Pos       (3U)
10020 #define SAI_xCLRFR_CFREQ_Msk       (0x1UL << SAI_xCLRFR_CFREQ_Pos)             /*!< 0x00000008 */
10021 #define SAI_xCLRFR_CFREQ           SAI_xCLRFR_CFREQ_Msk                        /*!<Clear FIFO request                                   */
10022 #define SAI_xCLRFR_CCNRDY_Pos      (4U)
10023 #define SAI_xCLRFR_CCNRDY_Msk      (0x1UL << SAI_xCLRFR_CCNRDY_Pos)            /*!< 0x00000010 */
10024 #define SAI_xCLRFR_CCNRDY          SAI_xCLRFR_CCNRDY_Msk                       /*!<Clear Codec not ready                                */
10025 #define SAI_xCLRFR_CAFSDET_Pos     (5U)
10026 #define SAI_xCLRFR_CAFSDET_Msk     (0x1UL << SAI_xCLRFR_CAFSDET_Pos)           /*!< 0x00000020 */
10027 #define SAI_xCLRFR_CAFSDET         SAI_xCLRFR_CAFSDET_Msk                      /*!<Clear Anticipated frame synchronization detection    */
10028 #define SAI_xCLRFR_CLFSDET_Pos     (6U)
10029 #define SAI_xCLRFR_CLFSDET_Msk     (0x1UL << SAI_xCLRFR_CLFSDET_Pos)           /*!< 0x00000040 */
10030 #define SAI_xCLRFR_CLFSDET         SAI_xCLRFR_CLFSDET_Msk                      /*!<Clear Late frame synchronization detection           */
10031 
10032 /******************  Bit definition for SAI_xDR register  ******************/
10033 #define SAI_xDR_DATA_Pos           (0U)
10034 #define SAI_xDR_DATA_Msk           (0xFFFFFFFFUL << SAI_xDR_DATA_Pos)          /*!< 0xFFFFFFFF */
10035 #define SAI_xDR_DATA               SAI_xDR_DATA_Msk
10036 
10037 /******************  Bit definition for SAI_PDMCR register  *******************/
10038 #define SAI_PDMCR_PDMEN_Pos        (0U)
10039 #define SAI_PDMCR_PDMEN_Msk        (0x1UL << SAI_PDMCR_PDMEN_Pos)              /*!< 0x00000001 */
10040 #define SAI_PDMCR_PDMEN            SAI_PDMCR_PDMEN_Msk                         /*!<PDM enable */
10041 
10042 #define SAI_PDMCR_MICNBR_Pos       (4U)
10043 #define SAI_PDMCR_MICNBR_Msk       (0x3UL << SAI_PDMCR_MICNBR_Pos)             /*!< 0x00000030 */
10044 #define SAI_PDMCR_MICNBR           SAI_PDMCR_MICNBR_Msk                        /*!<MICNBR[1:0] (Number of microphones) */
10045 #define SAI_PDMCR_MICNBR_0         (0x1UL << SAI_PDMCR_MICNBR_Pos)             /*!< 0x00000010 */
10046 #define SAI_PDMCR_MICNBR_1         (0x2UL << SAI_PDMCR_MICNBR_Pos)             /*!< 0x00000020 */
10047 
10048 #define SAI_PDMCR_CKEN1_Pos        (8U)
10049 #define SAI_PDMCR_CKEN1_Msk        (0x1UL << SAI_PDMCR_CKEN1_Pos)              /*!< 0x00000100 */
10050 #define SAI_PDMCR_CKEN1            SAI_PDMCR_CKEN1_Msk                         /*!<Clock 1 enable */
10051 #define SAI_PDMCR_CKEN2_Pos        (9U)
10052 #define SAI_PDMCR_CKEN2_Msk        (0x1UL << SAI_PDMCR_CKEN2_Pos)              /*!< 0x00000200 */
10053 #define SAI_PDMCR_CKEN2            SAI_PDMCR_CKEN2_Msk                         /*!<Clock 2 enable */
10054 #define SAI_PDMCR_CKEN3_Pos        (10U)
10055 #define SAI_PDMCR_CKEN3_Msk        (0x1UL << SAI_PDMCR_CKEN3_Pos)              /*!< 0x00000400 */
10056 #define SAI_PDMCR_CKEN3            SAI_PDMCR_CKEN3_Msk                         /*!<Clock 3 enable */
10057 #define SAI_PDMCR_CKEN4_Pos        (11U)
10058 #define SAI_PDMCR_CKEN4_Msk        (0x1UL << SAI_PDMCR_CKEN4_Pos)              /*!< 0x00000800 */
10059 #define SAI_PDMCR_CKEN4            SAI_PDMCR_CKEN4_Msk                         /*!<Clock 4 enable */
10060 
10061 /******************  Bit definition for SAI_PDMDLY register  ******************/
10062 #define SAI_PDMDLY_DLYM1L_Pos      (0U)
10063 #define SAI_PDMDLY_DLYM1L_Msk      (0x7UL << SAI_PDMDLY_DLYM1L_Pos)            /*!< 0x00000007 */
10064 #define SAI_PDMDLY_DLYM1L          SAI_PDMDLY_DLYM1L_Msk                       /*!<DLYM1L[2:0] (Delay line adjust for left microphone of pair 1) */
10065 #define SAI_PDMDLY_DLYM1L_0        (0x1UL << SAI_PDMDLY_DLYM1L_Pos)            /*!< 0x00000001 */
10066 #define SAI_PDMDLY_DLYM1L_1        (0x2UL << SAI_PDMDLY_DLYM1L_Pos)            /*!< 0x00000002 */
10067 #define SAI_PDMDLY_DLYM1L_2        (0x4UL << SAI_PDMDLY_DLYM1L_Pos)            /*!< 0x00000004 */
10068 
10069 #define SAI_PDMDLY_DLYM1R_Pos      (4U)
10070 #define SAI_PDMDLY_DLYM1R_Msk      (0x7UL << SAI_PDMDLY_DLYM1R_Pos)            /*!< 0x00000070 */
10071 #define SAI_PDMDLY_DLYM1R          SAI_PDMDLY_DLYM1R_Msk                       /*!<DLYM1R[2:0] (Delay line adjust for right microphone of pair 1) */
10072 #define SAI_PDMDLY_DLYM1R_0        (0x1UL << SAI_PDMDLY_DLYM1R_Pos)            /*!< 0x00000010 */
10073 #define SAI_PDMDLY_DLYM1R_1        (0x2UL << SAI_PDMDLY_DLYM1R_Pos)            /*!< 0x00000020 */
10074 #define SAI_PDMDLY_DLYM1R_2        (0x4UL << SAI_PDMDLY_DLYM1R_Pos)            /*!< 0x00000040 */
10075 
10076 #define SAI_PDMDLY_DLYM2L_Pos      (8U)
10077 #define SAI_PDMDLY_DLYM2L_Msk      (0x7UL << SAI_PDMDLY_DLYM2L_Pos)            /*!< 0x00000700 */
10078 #define SAI_PDMDLY_DLYM2L          SAI_PDMDLY_DLYM2L_Msk                       /*!<DLYM2L[2:0] (Delay line adjust for left microphone of pair 2) */
10079 #define SAI_PDMDLY_DLYM2L_0        (0x1UL << SAI_PDMDLY_DLYM2L_Pos)            /*!< 0x00000100 */
10080 #define SAI_PDMDLY_DLYM2L_1        (0x2UL << SAI_PDMDLY_DLYM2L_Pos)            /*!< 0x00000200 */
10081 #define SAI_PDMDLY_DLYM2L_2        (0x4UL << SAI_PDMDLY_DLYM2L_Pos)            /*!< 0x00000400 */
10082 
10083 #define SAI_PDMDLY_DLYM2R_Pos      (12U)
10084 #define SAI_PDMDLY_DLYM2R_Msk      (0x7UL << SAI_PDMDLY_DLYM2R_Pos)            /*!< 0x00007000 */
10085 #define SAI_PDMDLY_DLYM2R          SAI_PDMDLY_DLYM2R_Msk                       /*!<DLYM2R[2:0] (Delay line adjust for right microphone of pair 2) */
10086 #define SAI_PDMDLY_DLYM2R_0        (0x1UL << SAI_PDMDLY_DLYM2R_Pos)            /*!< 0x00001000 */
10087 #define SAI_PDMDLY_DLYM2R_1        (0x2UL << SAI_PDMDLY_DLYM2R_Pos)            /*!< 0x00002000 */
10088 #define SAI_PDMDLY_DLYM2R_2        (0x4UL << SAI_PDMDLY_DLYM2R_Pos)            /*!< 0x00004000 */
10089 
10090 #define SAI_PDMDLY_DLYM3L_Pos      (16U)
10091 #define SAI_PDMDLY_DLYM3L_Msk      (0x7UL << SAI_PDMDLY_DLYM3L_Pos)            /*!< 0x00070000 */
10092 #define SAI_PDMDLY_DLYM3L          SAI_PDMDLY_DLYM3L_Msk                       /*!<DLYM3L[2:0] (Delay line adjust for left microphone of pair 3) */
10093 #define SAI_PDMDLY_DLYM3L_0        (0x1UL << SAI_PDMDLY_DLYM3L_Pos)            /*!< 0x00010000 */
10094 #define SAI_PDMDLY_DLYM3L_1        (0x2UL << SAI_PDMDLY_DLYM3L_Pos)            /*!< 0x00020000 */
10095 #define SAI_PDMDLY_DLYM3L_2        (0x4UL << SAI_PDMDLY_DLYM3L_Pos)            /*!< 0x00040000 */
10096 
10097 #define SAI_PDMDLY_DLYM3R_Pos      (20U)
10098 #define SAI_PDMDLY_DLYM3R_Msk      (0x7UL << SAI_PDMDLY_DLYM3R_Pos)            /*!< 0x00700000 */
10099 #define SAI_PDMDLY_DLYM3R          SAI_PDMDLY_DLYM3R_Msk                       /*!<DLYM3R[2:0] (Delay line adjust for right microphone of pair 3) */
10100 #define SAI_PDMDLY_DLYM3R_0        (0x1UL << SAI_PDMDLY_DLYM3R_Pos)            /*!< 0x00100000 */
10101 #define SAI_PDMDLY_DLYM3R_1        (0x2UL << SAI_PDMDLY_DLYM3R_Pos)            /*!< 0x00200000 */
10102 #define SAI_PDMDLY_DLYM3R_2        (0x4UL << SAI_PDMDLY_DLYM3R_Pos)            /*!< 0x00400000 */
10103 
10104 #define SAI_PDMDLY_DLYM4L_Pos      (24U)
10105 #define SAI_PDMDLY_DLYM4L_Msk      (0x7UL << SAI_PDMDLY_DLYM4L_Pos)            /*!< 0x07000000 */
10106 #define SAI_PDMDLY_DLYM4L          SAI_PDMDLY_DLYM4L_Msk                       /*!<DLYM4L[2:0] (Delay line adjust for left microphone of pair 4) */
10107 #define SAI_PDMDLY_DLYM4L_0        (0x1UL << SAI_PDMDLY_DLYM4L_Pos)            /*!< 0x01000000 */
10108 #define SAI_PDMDLY_DLYM4L_1        (0x2UL << SAI_PDMDLY_DLYM4L_Pos)            /*!< 0x02000000 */
10109 #define SAI_PDMDLY_DLYM4L_2        (0x4UL << SAI_PDMDLY_DLYM4L_Pos)            /*!< 0x04000000 */
10110 
10111 #define SAI_PDMDLY_DLYM4R_Pos      (28U)
10112 #define SAI_PDMDLY_DLYM4R_Msk      (0x7UL << SAI_PDMDLY_DLYM4R_Pos)            /*!< 0x70000000 */
10113 #define SAI_PDMDLY_DLYM4R          SAI_PDMDLY_DLYM4R_Msk                       /*!<DLYM4R[2:0] (Delay line adjust for right microphone of pair 4) */
10114 #define SAI_PDMDLY_DLYM4R_0        (0x1UL << SAI_PDMDLY_DLYM4R_Pos)            /*!< 0x10000000 */
10115 #define SAI_PDMDLY_DLYM4R_1        (0x2UL << SAI_PDMDLY_DLYM4R_Pos)            /*!< 0x20000000 */
10116 #define SAI_PDMDLY_DLYM4R_2        (0x4UL << SAI_PDMDLY_DLYM4R_Pos)            /*!< 0x40000000 */
10117 
10118 
10119 /******************************************************************************/
10120 /*                                                                            */
10121 /*                        Serial Peripheral Interface (SPI)                   */
10122 /*                                                                            */
10123 /******************************************************************************/
10124 /*
10125  * @brief Specific device feature definitions (not present on all devices in the STM32G4 series)
10126  */
10127 #define SPI_I2S_SUPPORT                       /*!< I2S support */
10128 
10129 /*******************  Bit definition for SPI_CR1 register  ********************/
10130 #define SPI_CR1_CPHA_Pos            (0U)
10131 #define SPI_CR1_CPHA_Msk            (0x1UL << SPI_CR1_CPHA_Pos)                /*!< 0x00000001 */
10132 #define SPI_CR1_CPHA                SPI_CR1_CPHA_Msk                           /*!<Clock Phase      */
10133 #define SPI_CR1_CPOL_Pos            (1U)
10134 #define SPI_CR1_CPOL_Msk            (0x1UL << SPI_CR1_CPOL_Pos)                /*!< 0x00000002 */
10135 #define SPI_CR1_CPOL                SPI_CR1_CPOL_Msk                           /*!<Clock Polarity   */
10136 #define SPI_CR1_MSTR_Pos            (2U)
10137 #define SPI_CR1_MSTR_Msk            (0x1UL << SPI_CR1_MSTR_Pos)                /*!< 0x00000004 */
10138 #define SPI_CR1_MSTR                SPI_CR1_MSTR_Msk                           /*!<Master Selection */
10139 
10140 #define SPI_CR1_BR_Pos              (3U)
10141 #define SPI_CR1_BR_Msk              (0x7UL << SPI_CR1_BR_Pos)                  /*!< 0x00000038 */
10142 #define SPI_CR1_BR                  SPI_CR1_BR_Msk                             /*!<BR[2:0] bits (Baud Rate Control) */
10143 #define SPI_CR1_BR_0                (0x1UL << SPI_CR1_BR_Pos)                  /*!< 0x00000008 */
10144 #define SPI_CR1_BR_1                (0x2UL << SPI_CR1_BR_Pos)                  /*!< 0x00000010 */
10145 #define SPI_CR1_BR_2                (0x4UL << SPI_CR1_BR_Pos)                  /*!< 0x00000020 */
10146 
10147 #define SPI_CR1_SPE_Pos             (6U)
10148 #define SPI_CR1_SPE_Msk             (0x1UL << SPI_CR1_SPE_Pos)                 /*!< 0x00000040 */
10149 #define SPI_CR1_SPE                 SPI_CR1_SPE_Msk                            /*!<SPI Enable                          */
10150 #define SPI_CR1_LSBFIRST_Pos        (7U)
10151 #define SPI_CR1_LSBFIRST_Msk        (0x1UL << SPI_CR1_LSBFIRST_Pos)            /*!< 0x00000080 */
10152 #define SPI_CR1_LSBFIRST            SPI_CR1_LSBFIRST_Msk                       /*!<Frame Format                        */
10153 #define SPI_CR1_SSI_Pos             (8U)
10154 #define SPI_CR1_SSI_Msk             (0x1UL << SPI_CR1_SSI_Pos)                 /*!< 0x00000100 */
10155 #define SPI_CR1_SSI                 SPI_CR1_SSI_Msk                            /*!<Internal slave select               */
10156 #define SPI_CR1_SSM_Pos             (9U)
10157 #define SPI_CR1_SSM_Msk             (0x1UL << SPI_CR1_SSM_Pos)                 /*!< 0x00000200 */
10158 #define SPI_CR1_SSM                 SPI_CR1_SSM_Msk                            /*!<Software slave management           */
10159 #define SPI_CR1_RXONLY_Pos          (10U)
10160 #define SPI_CR1_RXONLY_Msk          (0x1UL << SPI_CR1_RXONLY_Pos)              /*!< 0x00000400 */
10161 #define SPI_CR1_RXONLY              SPI_CR1_RXONLY_Msk                         /*!<Receive only                        */
10162 #define SPI_CR1_CRCL_Pos            (11U)
10163 #define SPI_CR1_CRCL_Msk            (0x1UL << SPI_CR1_CRCL_Pos)                /*!< 0x00000800 */
10164 #define SPI_CR1_CRCL                SPI_CR1_CRCL_Msk                           /*!< CRC Length */
10165 #define SPI_CR1_CRCNEXT_Pos         (12U)
10166 #define SPI_CR1_CRCNEXT_Msk         (0x1UL << SPI_CR1_CRCNEXT_Pos)             /*!< 0x00001000 */
10167 #define SPI_CR1_CRCNEXT             SPI_CR1_CRCNEXT_Msk                        /*!<Transmit CRC next                   */
10168 #define SPI_CR1_CRCEN_Pos           (13U)
10169 #define SPI_CR1_CRCEN_Msk           (0x1UL << SPI_CR1_CRCEN_Pos)               /*!< 0x00002000 */
10170 #define SPI_CR1_CRCEN               SPI_CR1_CRCEN_Msk                          /*!<Hardware CRC calculation enable     */
10171 #define SPI_CR1_BIDIOE_Pos          (14U)
10172 #define SPI_CR1_BIDIOE_Msk          (0x1UL << SPI_CR1_BIDIOE_Pos)              /*!< 0x00004000 */
10173 #define SPI_CR1_BIDIOE              SPI_CR1_BIDIOE_Msk                         /*!<Output enable in bidirectional mode */
10174 #define SPI_CR1_BIDIMODE_Pos        (15U)
10175 #define SPI_CR1_BIDIMODE_Msk        (0x1UL << SPI_CR1_BIDIMODE_Pos)            /*!< 0x00008000 */
10176 #define SPI_CR1_BIDIMODE            SPI_CR1_BIDIMODE_Msk                       /*!<Bidirectional data mode enable      */
10177 
10178 /*******************  Bit definition for SPI_CR2 register  ********************/
10179 #define SPI_CR2_RXDMAEN_Pos         (0U)
10180 #define SPI_CR2_RXDMAEN_Msk         (0x1UL << SPI_CR2_RXDMAEN_Pos)             /*!< 0x00000001 */
10181 #define SPI_CR2_RXDMAEN             SPI_CR2_RXDMAEN_Msk                        /*!< Rx Buffer DMA Enable */
10182 #define SPI_CR2_TXDMAEN_Pos         (1U)
10183 #define SPI_CR2_TXDMAEN_Msk         (0x1UL << SPI_CR2_TXDMAEN_Pos)             /*!< 0x00000002 */
10184 #define SPI_CR2_TXDMAEN             SPI_CR2_TXDMAEN_Msk                        /*!< Tx Buffer DMA Enable */
10185 #define SPI_CR2_SSOE_Pos            (2U)
10186 #define SPI_CR2_SSOE_Msk            (0x1UL << SPI_CR2_SSOE_Pos)                /*!< 0x00000004 */
10187 #define SPI_CR2_SSOE                SPI_CR2_SSOE_Msk                           /*!< SS Output Enable */
10188 #define SPI_CR2_NSSP_Pos            (3U)
10189 #define SPI_CR2_NSSP_Msk            (0x1UL << SPI_CR2_NSSP_Pos)                /*!< 0x00000008 */
10190 #define SPI_CR2_NSSP                SPI_CR2_NSSP_Msk                           /*!< NSS pulse management Enable */
10191 #define SPI_CR2_FRF_Pos             (4U)
10192 #define SPI_CR2_FRF_Msk             (0x1UL << SPI_CR2_FRF_Pos)                 /*!< 0x00000010 */
10193 #define SPI_CR2_FRF                 SPI_CR2_FRF_Msk                            /*!< Frame Format Enable */
10194 #define SPI_CR2_ERRIE_Pos           (5U)
10195 #define SPI_CR2_ERRIE_Msk           (0x1UL << SPI_CR2_ERRIE_Pos)               /*!< 0x00000020 */
10196 #define SPI_CR2_ERRIE               SPI_CR2_ERRIE_Msk                          /*!< Error Interrupt Enable */
10197 #define SPI_CR2_RXNEIE_Pos          (6U)
10198 #define SPI_CR2_RXNEIE_Msk          (0x1UL << SPI_CR2_RXNEIE_Pos)              /*!< 0x00000040 */
10199 #define SPI_CR2_RXNEIE              SPI_CR2_RXNEIE_Msk                         /*!< RX buffer Not Empty Interrupt Enable */
10200 #define SPI_CR2_TXEIE_Pos           (7U)
10201 #define SPI_CR2_TXEIE_Msk           (0x1UL << SPI_CR2_TXEIE_Pos)               /*!< 0x00000080 */
10202 #define SPI_CR2_TXEIE               SPI_CR2_TXEIE_Msk                          /*!< Tx buffer Empty Interrupt Enable */
10203 #define SPI_CR2_DS_Pos              (8U)
10204 #define SPI_CR2_DS_Msk              (0xFUL << SPI_CR2_DS_Pos)                  /*!< 0x00000F00 */
10205 #define SPI_CR2_DS                  SPI_CR2_DS_Msk                             /*!< DS[3:0] Data Size */
10206 #define SPI_CR2_DS_0                (0x1UL << SPI_CR2_DS_Pos)                  /*!< 0x00000100 */
10207 #define SPI_CR2_DS_1                (0x2UL << SPI_CR2_DS_Pos)                  /*!< 0x00000200 */
10208 #define SPI_CR2_DS_2                (0x4UL << SPI_CR2_DS_Pos)                  /*!< 0x00000400 */
10209 #define SPI_CR2_DS_3                (0x8UL << SPI_CR2_DS_Pos)                  /*!< 0x00000800 */
10210 #define SPI_CR2_FRXTH_Pos           (12U)
10211 #define SPI_CR2_FRXTH_Msk           (0x1UL << SPI_CR2_FRXTH_Pos)               /*!< 0x00001000 */
10212 #define SPI_CR2_FRXTH               SPI_CR2_FRXTH_Msk                          /*!< FIFO reception Threshold */
10213 #define SPI_CR2_LDMARX_Pos          (13U)
10214 #define SPI_CR2_LDMARX_Msk          (0x1UL << SPI_CR2_LDMARX_Pos)              /*!< 0x00002000 */
10215 #define SPI_CR2_LDMARX              SPI_CR2_LDMARX_Msk                         /*!< Last DMA transfer for reception */
10216 #define SPI_CR2_LDMATX_Pos          (14U)
10217 #define SPI_CR2_LDMATX_Msk          (0x1UL << SPI_CR2_LDMATX_Pos)              /*!< 0x00004000 */
10218 #define SPI_CR2_LDMATX              SPI_CR2_LDMATX_Msk                         /*!< Last DMA transfer for transmission */
10219 
10220 /********************  Bit definition for SPI_SR register  ********************/
10221 #define SPI_SR_RXNE_Pos             (0U)
10222 #define SPI_SR_RXNE_Msk             (0x1UL << SPI_SR_RXNE_Pos)                 /*!< 0x00000001 */
10223 #define SPI_SR_RXNE                 SPI_SR_RXNE_Msk                            /*!< Receive buffer Not Empty */
10224 #define SPI_SR_TXE_Pos              (1U)
10225 #define SPI_SR_TXE_Msk              (0x1UL << SPI_SR_TXE_Pos)                  /*!< 0x00000002 */
10226 #define SPI_SR_TXE                  SPI_SR_TXE_Msk                             /*!< Transmit buffer Empty */
10227 #define SPI_SR_CHSIDE_Pos           (2U)
10228 #define SPI_SR_CHSIDE_Msk           (0x1UL << SPI_SR_CHSIDE_Pos)               /*!< 0x00000004 */
10229 #define SPI_SR_CHSIDE               SPI_SR_CHSIDE_Msk                          /*!< Channel side */
10230 #define SPI_SR_UDR_Pos              (3U)
10231 #define SPI_SR_UDR_Msk              (0x1UL << SPI_SR_UDR_Pos)                  /*!< 0x00000008 */
10232 #define SPI_SR_UDR                  SPI_SR_UDR_Msk                             /*!< Underrun flag */
10233 #define SPI_SR_CRCERR_Pos           (4U)
10234 #define SPI_SR_CRCERR_Msk           (0x1UL << SPI_SR_CRCERR_Pos)               /*!< 0x00000010 */
10235 #define SPI_SR_CRCERR               SPI_SR_CRCERR_Msk                          /*!< CRC Error flag */
10236 #define SPI_SR_MODF_Pos             (5U)
10237 #define SPI_SR_MODF_Msk             (0x1UL << SPI_SR_MODF_Pos)                 /*!< 0x00000020 */
10238 #define SPI_SR_MODF                 SPI_SR_MODF_Msk                            /*!< Mode fault */
10239 #define SPI_SR_OVR_Pos              (6U)
10240 #define SPI_SR_OVR_Msk              (0x1UL << SPI_SR_OVR_Pos)                  /*!< 0x00000040 */
10241 #define SPI_SR_OVR                  SPI_SR_OVR_Msk                             /*!< Overrun flag */
10242 #define SPI_SR_BSY_Pos              (7U)
10243 #define SPI_SR_BSY_Msk              (0x1UL << SPI_SR_BSY_Pos)                  /*!< 0x00000080 */
10244 #define SPI_SR_BSY                  SPI_SR_BSY_Msk                             /*!< Busy flag */
10245 #define SPI_SR_FRE_Pos              (8U)
10246 #define SPI_SR_FRE_Msk              (0x1UL << SPI_SR_FRE_Pos)                  /*!< 0x00000100 */
10247 #define SPI_SR_FRE                  SPI_SR_FRE_Msk                             /*!< TI frame format error */
10248 #define SPI_SR_FRLVL_Pos            (9U)
10249 #define SPI_SR_FRLVL_Msk            (0x3UL << SPI_SR_FRLVL_Pos)                /*!< 0x00000600 */
10250 #define SPI_SR_FRLVL                SPI_SR_FRLVL_Msk                           /*!< FIFO Reception Level */
10251 #define SPI_SR_FRLVL_0              (0x1UL << SPI_SR_FRLVL_Pos)                /*!< 0x00000200 */
10252 #define SPI_SR_FRLVL_1              (0x2UL << SPI_SR_FRLVL_Pos)                /*!< 0x00000400 */
10253 #define SPI_SR_FTLVL_Pos            (11U)
10254 #define SPI_SR_FTLVL_Msk            (0x3UL << SPI_SR_FTLVL_Pos)                /*!< 0x00001800 */
10255 #define SPI_SR_FTLVL                SPI_SR_FTLVL_Msk                           /*!< FIFO Transmission Level */
10256 #define SPI_SR_FTLVL_0              (0x1UL << SPI_SR_FTLVL_Pos)                /*!< 0x00000800 */
10257 #define SPI_SR_FTLVL_1              (0x2UL << SPI_SR_FTLVL_Pos)                /*!< 0x00001000 */
10258 
10259 /********************  Bit definition for SPI_DR register  ********************/
10260 #define SPI_DR_DR_Pos               (0U)
10261 #define SPI_DR_DR_Msk               (0xFFFFUL << SPI_DR_DR_Pos)                /*!< 0x0000FFFF */
10262 #define SPI_DR_DR                   SPI_DR_DR_Msk                              /*!<Data Register           */
10263 
10264 /*******************  Bit definition for SPI_CRCPR register  ******************/
10265 #define SPI_CRCPR_CRCPOLY_Pos       (0U)
10266 #define SPI_CRCPR_CRCPOLY_Msk       (0xFFFFUL << SPI_CRCPR_CRCPOLY_Pos)        /*!< 0x0000FFFF */
10267 #define SPI_CRCPR_CRCPOLY           SPI_CRCPR_CRCPOLY_Msk                      /*!<CRC polynomial register */
10268 
10269 /******************  Bit definition for SPI_RXCRCR register  ******************/
10270 #define SPI_RXCRCR_RXCRC_Pos        (0U)
10271 #define SPI_RXCRCR_RXCRC_Msk        (0xFFFFUL << SPI_RXCRCR_RXCRC_Pos)         /*!< 0x0000FFFF */
10272 #define SPI_RXCRCR_RXCRC            SPI_RXCRCR_RXCRC_Msk                       /*!<Rx CRC Register         */
10273 
10274 /******************  Bit definition for SPI_TXCRCR register  ******************/
10275 #define SPI_TXCRCR_TXCRC_Pos        (0U)
10276 #define SPI_TXCRCR_TXCRC_Msk        (0xFFFFUL << SPI_TXCRCR_TXCRC_Pos)         /*!< 0x0000FFFF */
10277 #define SPI_TXCRCR_TXCRC            SPI_TXCRCR_TXCRC_Msk                       /*!<Tx CRC Register         */
10278 
10279 /******************  Bit definition for SPI_I2SCFGR register  *****************/
10280 #define SPI_I2SCFGR_CHLEN_Pos       (0U)
10281 #define SPI_I2SCFGR_CHLEN_Msk       (0x1UL << SPI_I2SCFGR_CHLEN_Pos)           /*!< 0x00000001 */
10282 #define SPI_I2SCFGR_CHLEN           SPI_I2SCFGR_CHLEN_Msk                      /*!<Channel length (number of bits per audio channel) */
10283 #define SPI_I2SCFGR_DATLEN_Pos      (1U)
10284 #define SPI_I2SCFGR_DATLEN_Msk      (0x3UL << SPI_I2SCFGR_DATLEN_Pos)          /*!< 0x00000006 */
10285 #define SPI_I2SCFGR_DATLEN          SPI_I2SCFGR_DATLEN_Msk                     /*!<DATLEN[1:0] bits (Data length to be transferred) */
10286 #define SPI_I2SCFGR_DATLEN_0        (0x1UL << SPI_I2SCFGR_DATLEN_Pos)          /*!< 0x00000002 */
10287 #define SPI_I2SCFGR_DATLEN_1        (0x2UL << SPI_I2SCFGR_DATLEN_Pos)          /*!< 0x00000004 */
10288 #define SPI_I2SCFGR_CKPOL_Pos       (3U)
10289 #define SPI_I2SCFGR_CKPOL_Msk       (0x1UL << SPI_I2SCFGR_CKPOL_Pos)           /*!< 0x00000008 */
10290 #define SPI_I2SCFGR_CKPOL           SPI_I2SCFGR_CKPOL_Msk                      /*!<steady state clock polarity */
10291 #define SPI_I2SCFGR_I2SSTD_Pos      (4U)
10292 #define SPI_I2SCFGR_I2SSTD_Msk      (0x3UL << SPI_I2SCFGR_I2SSTD_Pos)          /*!< 0x00000030 */
10293 #define SPI_I2SCFGR_I2SSTD          SPI_I2SCFGR_I2SSTD_Msk                     /*!<I2SSTD[1:0] bits (I2S standard selection) */
10294 #define SPI_I2SCFGR_I2SSTD_0        (0x1UL << SPI_I2SCFGR_I2SSTD_Pos)          /*!< 0x00000010 */
10295 #define SPI_I2SCFGR_I2SSTD_1        (0x2UL << SPI_I2SCFGR_I2SSTD_Pos)          /*!< 0x00000020 */
10296 #define SPI_I2SCFGR_PCMSYNC_Pos     (7U)
10297 #define SPI_I2SCFGR_PCMSYNC_Msk     (0x1UL << SPI_I2SCFGR_PCMSYNC_Pos)         /*!< 0x00000080 */
10298 #define SPI_I2SCFGR_PCMSYNC         SPI_I2SCFGR_PCMSYNC_Msk                    /*!<PCM frame synchronization */
10299 #define SPI_I2SCFGR_I2SCFG_Pos      (8U)
10300 #define SPI_I2SCFGR_I2SCFG_Msk      (0x3UL << SPI_I2SCFGR_I2SCFG_Pos)          /*!< 0x00000300 */
10301 #define SPI_I2SCFGR_I2SCFG          SPI_I2SCFGR_I2SCFG_Msk                     /*!<I2SCFG[1:0] bits (I2S configuration mode) */
10302 #define SPI_I2SCFGR_I2SCFG_0        (0x1UL << SPI_I2SCFGR_I2SCFG_Pos)          /*!< 0x00000100 */
10303 #define SPI_I2SCFGR_I2SCFG_1        (0x2UL << SPI_I2SCFGR_I2SCFG_Pos)          /*!< 0x00000200 */
10304 #define SPI_I2SCFGR_I2SE_Pos        (10U)
10305 #define SPI_I2SCFGR_I2SE_Msk        (0x1UL << SPI_I2SCFGR_I2SE_Pos)            /*!< 0x00000400 */
10306 #define SPI_I2SCFGR_I2SE            SPI_I2SCFGR_I2SE_Msk                       /*!<I2S Enable */
10307 #define SPI_I2SCFGR_I2SMOD_Pos      (11U)
10308 #define SPI_I2SCFGR_I2SMOD_Msk      (0x1UL << SPI_I2SCFGR_I2SMOD_Pos)          /*!< 0x00000800 */
10309 #define SPI_I2SCFGR_I2SMOD          SPI_I2SCFGR_I2SMOD_Msk                     /*!<I2S mode selection */
10310 #define SPI_I2SCFGR_ASTRTEN_Pos     (12U)
10311 #define SPI_I2SCFGR_ASTRTEN_Msk     (0x1UL << SPI_I2SCFGR_ASTRTEN_Pos)         /*!< 0x00001000 */
10312 #define SPI_I2SCFGR_ASTRTEN         SPI_I2SCFGR_ASTRTEN_Msk                    /*!<Asynchronous start enable */
10313 
10314 /******************  Bit definition for SPI_I2SPR register  *******************/
10315 #define SPI_I2SPR_I2SDIV_Pos        (0U)
10316 #define SPI_I2SPR_I2SDIV_Msk        (0xFFUL << SPI_I2SPR_I2SDIV_Pos)           /*!< 0x000000FF */
10317 #define SPI_I2SPR_I2SDIV            SPI_I2SPR_I2SDIV_Msk                       /*!<I2S Linear prescaler */
10318 #define SPI_I2SPR_ODD_Pos           (8U)
10319 #define SPI_I2SPR_ODD_Msk           (0x1UL << SPI_I2SPR_ODD_Pos)               /*!< 0x00000100 */
10320 #define SPI_I2SPR_ODD               SPI_I2SPR_ODD_Msk                          /*!<Odd factor for the prescaler */
10321 #define SPI_I2SPR_MCKOE_Pos         (9U)
10322 #define SPI_I2SPR_MCKOE_Msk         (0x1UL << SPI_I2SPR_MCKOE_Pos)             /*!< 0x00000200 */
10323 #define SPI_I2SPR_MCKOE             SPI_I2SPR_MCKOE_Msk                        /*!<Master Clock Output Enable */
10324 
10325 /******************************************************************************/
10326 /*                                                                            */
10327 /*                                 SYSCFG                                     */
10328 /*                                                                            */
10329 /******************************************************************************/
10330 /******************  Bit definition for SYSCFG_MEMRMP register ***************/
10331 #define SYSCFG_MEMRMP_MEM_MODE_Pos      (0U)
10332 #define SYSCFG_MEMRMP_MEM_MODE_Msk      (0x7UL << SYSCFG_MEMRMP_MEM_MODE_Pos)  /*!< 0x00000007 */
10333 #define SYSCFG_MEMRMP_MEM_MODE          SYSCFG_MEMRMP_MEM_MODE_Msk             /*!< SYSCFG_Memory Remap Config */
10334 #define SYSCFG_MEMRMP_MEM_MODE_0        (0x1UL << SYSCFG_MEMRMP_MEM_MODE_Pos)  /*!< 0x00000001 */
10335 #define SYSCFG_MEMRMP_MEM_MODE_1        (0x2UL << SYSCFG_MEMRMP_MEM_MODE_Pos)  /*!< 0x00000002 */
10336 #define SYSCFG_MEMRMP_MEM_MODE_2        (0x4UL << SYSCFG_MEMRMP_MEM_MODE_Pos)  /*!< 0x00000004 */
10337 
10338 #define SYSCFG_MEMRMP_FB_MODE_Pos       (8U)
10339 #define SYSCFG_MEMRMP_FB_MODE_Msk       (0x1UL << SYSCFG_MEMRMP_FB_MODE_Pos)   /*!< 0x00000100 */
10340 #define SYSCFG_MEMRMP_FB_MODE           SYSCFG_MEMRMP_FB_MODE_Msk              /*!< User Flash Bank mode selection */
10341 
10342 /******************  Bit definition for SYSCFG_CFGR1 register ******************/
10343 #define SYSCFG_CFGR1_BOOSTEN_Pos        (8U)
10344 #define SYSCFG_CFGR1_BOOSTEN_Msk        (0x1UL << SYSCFG_CFGR1_BOOSTEN_Pos)    /*!< 0x00000100 */
10345 #define SYSCFG_CFGR1_BOOSTEN            SYSCFG_CFGR1_BOOSTEN_Msk               /*!< I/O analog switch voltage booster enable */
10346 #define SYSCFG_CFGR1_ANASWVDD_Pos       (9U)
10347 #define SYSCFG_CFGR1_ANASWVDD_Msk       (0x1UL << SYSCFG_CFGR1_ANASWVDD_Pos)    /*!< 0x00000200 */
10348 #define SYSCFG_CFGR1_ANASWVDD           SYSCFG_CFGR1_ANASWVDD_Msk               /*!< GPIO analog switch control voltage selection */
10349 #define SYSCFG_CFGR1_I2C_PB6_FMP_Pos    (16U)
10350 #define SYSCFG_CFGR1_I2C_PB6_FMP_Msk    (0x1UL << SYSCFG_CFGR1_I2C_PB6_FMP_Pos)/*!< 0x00010000 */
10351 #define SYSCFG_CFGR1_I2C_PB6_FMP        SYSCFG_CFGR1_I2C_PB6_FMP_Msk           /*!< I2C PB6 Fast mode plus */
10352 #define SYSCFG_CFGR1_I2C_PB7_FMP_Pos    (17U)
10353 #define SYSCFG_CFGR1_I2C_PB7_FMP_Msk    (0x1UL << SYSCFG_CFGR1_I2C_PB7_FMP_Pos)/*!< 0x00020000 */
10354 #define SYSCFG_CFGR1_I2C_PB7_FMP        SYSCFG_CFGR1_I2C_PB7_FMP_Msk           /*!< I2C PB7 Fast mode plus */
10355 #define SYSCFG_CFGR1_I2C_PB8_FMP_Pos    (18U)
10356 #define SYSCFG_CFGR1_I2C_PB8_FMP_Msk    (0x1UL << SYSCFG_CFGR1_I2C_PB8_FMP_Pos)/*!< 0x00040000 */
10357 #define SYSCFG_CFGR1_I2C_PB8_FMP        SYSCFG_CFGR1_I2C_PB8_FMP_Msk           /*!< I2C PB8 Fast mode plus */
10358 #define SYSCFG_CFGR1_I2C_PB9_FMP_Pos    (19U)
10359 #define SYSCFG_CFGR1_I2C_PB9_FMP_Msk    (0x1UL << SYSCFG_CFGR1_I2C_PB9_FMP_Pos)/*!< 0x00080000 */
10360 #define SYSCFG_CFGR1_I2C_PB9_FMP        SYSCFG_CFGR1_I2C_PB9_FMP_Msk           /*!< I2C PB9 Fast mode plus */
10361 #define SYSCFG_CFGR1_I2C1_FMP_Pos       (20U)
10362 #define SYSCFG_CFGR1_I2C1_FMP_Msk       (0x1UL << SYSCFG_CFGR1_I2C1_FMP_Pos)   /*!< 0x00100000 */
10363 #define SYSCFG_CFGR1_I2C1_FMP           SYSCFG_CFGR1_I2C1_FMP_Msk              /*!< I2C1 Fast mode plus */
10364 #define SYSCFG_CFGR1_I2C2_FMP_Pos       (21U)
10365 #define SYSCFG_CFGR1_I2C2_FMP_Msk       (0x1UL << SYSCFG_CFGR1_I2C2_FMP_Pos)   /*!< 0x00200000 */
10366 #define SYSCFG_CFGR1_I2C2_FMP           SYSCFG_CFGR1_I2C2_FMP_Msk              /*!< I2C2 Fast mode plus */
10367 #define SYSCFG_CFGR1_I2C3_FMP_Pos       (22U)
10368 #define SYSCFG_CFGR1_I2C3_FMP_Msk       (0x1UL << SYSCFG_CFGR1_I2C3_FMP_Pos)   /*!< 0x00400000 */
10369 #define SYSCFG_CFGR1_I2C3_FMP           SYSCFG_CFGR1_I2C3_FMP_Msk              /*!< I2C3 Fast mode plus */
10370 #define SYSCFG_CFGR1_FPU_IE_0           (0x04000000U)                          /*!<  Invalid operation Interrupt enable */
10371 #define SYSCFG_CFGR1_FPU_IE_1           (0x08000000U)                          /*!<  Divide-by-zero Interrupt enable */
10372 #define SYSCFG_CFGR1_FPU_IE_2           (0x10000000U)                          /*!<  Underflow Interrupt enable */
10373 #define SYSCFG_CFGR1_FPU_IE_3           (0x20000000U)                          /*!<  Overflow Interrupt enable */
10374 #define SYSCFG_CFGR1_FPU_IE_4           (0x40000000U)                          /*!<  Input denormal Interrupt enable */
10375 #define SYSCFG_CFGR1_FPU_IE_5           (0x80000000U)                          /*!<  Inexact Interrupt enable (interrupt disabled at reset) */
10376 
10377 /*****************  Bit definition for SYSCFG_EXTICR1 register  ***************/
10378 #define SYSCFG_EXTICR1_EXTI0_Pos        (0U)
10379 #define SYSCFG_EXTICR1_EXTI0_Msk        (0x7UL << SYSCFG_EXTICR1_EXTI0_Pos)    /*!< 0x0000000F */
10380 #define SYSCFG_EXTICR1_EXTI0            SYSCFG_EXTICR1_EXTI0_Msk               /*!<EXTI 0 configuration */
10381 #define SYSCFG_EXTICR1_EXTI1_Pos        (4U)
10382 #define SYSCFG_EXTICR1_EXTI1_Msk        (0x7UL << SYSCFG_EXTICR1_EXTI1_Pos)    /*!< 0x000000F0 */
10383 #define SYSCFG_EXTICR1_EXTI1            SYSCFG_EXTICR1_EXTI1_Msk               /*!<EXTI 1 configuration */
10384 #define SYSCFG_EXTICR1_EXTI2_Pos        (8U)
10385 #define SYSCFG_EXTICR1_EXTI2_Msk        (0x7UL << SYSCFG_EXTICR1_EXTI2_Pos)    /*!< 0x00000F00 */
10386 #define SYSCFG_EXTICR1_EXTI2            SYSCFG_EXTICR1_EXTI2_Msk               /*!<EXTI 2 configuration */
10387 #define SYSCFG_EXTICR1_EXTI3_Pos        (12U)
10388 #define SYSCFG_EXTICR1_EXTI3_Msk        (0x7UL << SYSCFG_EXTICR1_EXTI3_Pos)    /*!< 0x0000F000 */
10389 #define SYSCFG_EXTICR1_EXTI3            SYSCFG_EXTICR1_EXTI3_Msk               /*!<EXTI 3 configuration */
10390 
10391 /**
10392   * @brief   EXTI0 configuration
10393   */
10394 #define SYSCFG_EXTICR1_EXTI0_PA             (0x00000000U)                      /*!<PA[0] pin */
10395 #define SYSCFG_EXTICR1_EXTI0_PB             (0x00000001U)                      /*!<PB[0] pin */
10396 #define SYSCFG_EXTICR1_EXTI0_PC             (0x00000002U)                      /*!<PC[0] pin */
10397 #define SYSCFG_EXTICR1_EXTI0_PD             (0x00000003U)                      /*!<PD[0] pin */
10398 #define SYSCFG_EXTICR1_EXTI0_PE             (0x00000004U)                      /*!<PE[0] pin */
10399 #define SYSCFG_EXTICR1_EXTI0_PF             (0x00000005U)                      /*!<PF[0] pin */
10400 #define SYSCFG_EXTICR1_EXTI0_PG             (0x00000006U)                      /*!<PG[0] pin */
10401 
10402 /**
10403   * @brief   EXTI1 configuration
10404   */
10405 #define SYSCFG_EXTICR1_EXTI1_PA             (0x00000000U)                      /*!<PA[1] pin */
10406 #define SYSCFG_EXTICR1_EXTI1_PB             (0x00000010U)                      /*!<PB[1] pin */
10407 #define SYSCFG_EXTICR1_EXTI1_PC             (0x00000020U)                      /*!<PC[1] pin */
10408 #define SYSCFG_EXTICR1_EXTI1_PD             (0x00000030U)                      /*!<PD[1] pin */
10409 #define SYSCFG_EXTICR1_EXTI1_PE             (0x00000040U)                      /*!<PE[1] pin */
10410 #define SYSCFG_EXTICR1_EXTI1_PF             (0x00000050U)                      /*!<PF[1] pin */
10411 #define SYSCFG_EXTICR1_EXTI1_PG             (0x00000060U)                      /*!<PG[1] pin */
10412 
10413 /**
10414   * @brief   EXTI2 configuration
10415   */
10416 #define SYSCFG_EXTICR1_EXTI2_PA             (0x00000000U)                      /*!<PA[2] pin */
10417 #define SYSCFG_EXTICR1_EXTI2_PB             (0x00000100U)                      /*!<PB[2] pin */
10418 #define SYSCFG_EXTICR1_EXTI2_PC             (0x00000200U)                      /*!<PC[2] pin */
10419 #define SYSCFG_EXTICR1_EXTI2_PD             (0x00000300U)                      /*!<PD[2] pin */
10420 #define SYSCFG_EXTICR1_EXTI2_PE             (0x00000400U)                      /*!<PE[2] pin */
10421 #define SYSCFG_EXTICR1_EXTI2_PF             (0x00000500U)                      /*!<PF[2] pin */
10422 #define SYSCFG_EXTICR1_EXTI2_PG             (0x00000600U)                      /*!<PG[2] pin */
10423 
10424 /**
10425   * @brief   EXTI3 configuration
10426   */
10427 #define SYSCFG_EXTICR1_EXTI3_PA             (0x00000000U)                      /*!<PA[3] pin */
10428 #define SYSCFG_EXTICR1_EXTI3_PB             (0x00001000U)                      /*!<PB[3] pin */
10429 #define SYSCFG_EXTICR1_EXTI3_PC             (0x00002000U)                      /*!<PC[3] pin */
10430 #define SYSCFG_EXTICR1_EXTI3_PD             (0x00003000U)                      /*!<PD[3] pin */
10431 #define SYSCFG_EXTICR1_EXTI3_PE             (0x00004000U)                      /*!<PE[3] pin */
10432 #define SYSCFG_EXTICR1_EXTI3_PF             (0x00005000U)                      /*!<PF[3] pin */
10433 #define SYSCFG_EXTICR1_EXTI3_PG             (0x00006000U)                      /*!<PG[3] pin */
10434 
10435 /*****************  Bit definition for SYSCFG_EXTICR2 register  ***************/
10436 #define SYSCFG_EXTICR2_EXTI4_Pos        (0U)
10437 #define SYSCFG_EXTICR2_EXTI4_Msk        (0x7UL << SYSCFG_EXTICR2_EXTI4_Pos)    /*!< 0x0000000F */
10438 #define SYSCFG_EXTICR2_EXTI4            SYSCFG_EXTICR2_EXTI4_Msk               /*!<EXTI 4 configuration */
10439 #define SYSCFG_EXTICR2_EXTI5_Pos        (4U)
10440 #define SYSCFG_EXTICR2_EXTI5_Msk        (0x7UL << SYSCFG_EXTICR2_EXTI5_Pos)    /*!< 0x000000F0 */
10441 #define SYSCFG_EXTICR2_EXTI5            SYSCFG_EXTICR2_EXTI5_Msk               /*!<EXTI 5 configuration */
10442 #define SYSCFG_EXTICR2_EXTI6_Pos        (8U)
10443 #define SYSCFG_EXTICR2_EXTI6_Msk        (0x7UL << SYSCFG_EXTICR2_EXTI6_Pos)    /*!< 0x00000F00 */
10444 #define SYSCFG_EXTICR2_EXTI6            SYSCFG_EXTICR2_EXTI6_Msk               /*!<EXTI 6 configuration */
10445 #define SYSCFG_EXTICR2_EXTI7_Pos        (12U)
10446 #define SYSCFG_EXTICR2_EXTI7_Msk        (0x7UL << SYSCFG_EXTICR2_EXTI7_Pos)    /*!< 0x0000F000 */
10447 #define SYSCFG_EXTICR2_EXTI7            SYSCFG_EXTICR2_EXTI7_Msk               /*!<EXTI 7 configuration */
10448 
10449 /**
10450   * @brief   EXTI4 configuration
10451   */
10452 #define SYSCFG_EXTICR2_EXTI4_PA             (0x00000000U)                      /*!<PA[4] pin */
10453 #define SYSCFG_EXTICR2_EXTI4_PB             (0x00000001U)                      /*!<PB[4] pin */
10454 #define SYSCFG_EXTICR2_EXTI4_PC             (0x00000002U)                      /*!<PC[4] pin */
10455 #define SYSCFG_EXTICR2_EXTI4_PD             (0x00000003U)                      /*!<PD[4] pin */
10456 #define SYSCFG_EXTICR2_EXTI4_PE             (0x00000004U)                      /*!<PE[4] pin */
10457 #define SYSCFG_EXTICR2_EXTI4_PF             (0x00000005U)                      /*!<PF[4] pin */
10458 #define SYSCFG_EXTICR2_EXTI4_PG             (0x00000006U)                      /*!<PG[4] pin */
10459 
10460 /**
10461   * @brief   EXTI5 configuration
10462   */
10463 #define SYSCFG_EXTICR2_EXTI5_PA             (0x00000000U)                      /*!<PA[5] pin */
10464 #define SYSCFG_EXTICR2_EXTI5_PB             (0x00000010U)                      /*!<PB[5] pin */
10465 #define SYSCFG_EXTICR2_EXTI5_PC             (0x00000020U)                      /*!<PC[5] pin */
10466 #define SYSCFG_EXTICR2_EXTI5_PD             (0x00000030U)                      /*!<PD[5] pin */
10467 #define SYSCFG_EXTICR2_EXTI5_PE             (0x00000040U)                      /*!<PE[5] pin */
10468 #define SYSCFG_EXTICR2_EXTI5_PF             (0x00000050U)                      /*!<PF[5] pin */
10469 #define SYSCFG_EXTICR2_EXTI5_PG             (0x00000060U)                      /*!<PG[5] pin */
10470 
10471 /**
10472   * @brief   EXTI6 configuration
10473   */
10474 #define SYSCFG_EXTICR2_EXTI6_PA             (0x00000000U)                      /*!<PA[6] pin */
10475 #define SYSCFG_EXTICR2_EXTI6_PB             (0x00000100U)                      /*!<PB[6] pin */
10476 #define SYSCFG_EXTICR2_EXTI6_PC             (0x00000200U)                      /*!<PC[6] pin */
10477 #define SYSCFG_EXTICR2_EXTI6_PD             (0x00000300U)                      /*!<PD[6] pin */
10478 #define SYSCFG_EXTICR2_EXTI6_PE             (0x00000400U)                      /*!<PE[6] pin */
10479 #define SYSCFG_EXTICR2_EXTI6_PF             (0x00000500U)                      /*!<PF[6] pin */
10480 #define SYSCFG_EXTICR2_EXTI6_PG             (0x00000600U)                      /*!<PG[6] pin */
10481 
10482 /**
10483   * @brief   EXTI7 configuration
10484   */
10485 #define SYSCFG_EXTICR2_EXTI7_PA             (0x00000000U)                      /*!<PA[7] pin */
10486 #define SYSCFG_EXTICR2_EXTI7_PB             (0x00001000U)                      /*!<PB[7] pin */
10487 #define SYSCFG_EXTICR2_EXTI7_PC             (0x00002000U)                      /*!<PC[7] pin */
10488 #define SYSCFG_EXTICR2_EXTI7_PD             (0x00003000U)                      /*!<PD[7] pin */
10489 #define SYSCFG_EXTICR2_EXTI7_PE             (0x00004000U)                      /*!<PE[7] pin */
10490 #define SYSCFG_EXTICR2_EXTI7_PF             (0x00005000U)                      /*!<PF[7] pin */
10491 #define SYSCFG_EXTICR2_EXTI7_PG             (0x00006000U)                      /*!<PG[7] pin */
10492 
10493 /*****************  Bit definition for SYSCFG_EXTICR3 register  ***************/
10494 #define SYSCFG_EXTICR3_EXTI8_Pos        (0U)
10495 #define SYSCFG_EXTICR3_EXTI8_Msk        (0x7UL << SYSCFG_EXTICR3_EXTI8_Pos)    /*!< 0x0000000F */
10496 #define SYSCFG_EXTICR3_EXTI8            SYSCFG_EXTICR3_EXTI8_Msk               /*!<EXTI 8 configuration */
10497 #define SYSCFG_EXTICR3_EXTI9_Pos        (4U)
10498 #define SYSCFG_EXTICR3_EXTI9_Msk        (0x7UL << SYSCFG_EXTICR3_EXTI9_Pos)    /*!< 0x000000F0 */
10499 #define SYSCFG_EXTICR3_EXTI9            SYSCFG_EXTICR3_EXTI9_Msk               /*!<EXTI 9 configuration */
10500 #define SYSCFG_EXTICR3_EXTI10_Pos       (8U)
10501 #define SYSCFG_EXTICR3_EXTI10_Msk       (0x7UL << SYSCFG_EXTICR3_EXTI10_Pos)   /*!< 0x00000F00 */
10502 #define SYSCFG_EXTICR3_EXTI10           SYSCFG_EXTICR3_EXTI10_Msk              /*!<EXTI 10 configuration */
10503 #define SYSCFG_EXTICR3_EXTI11_Pos       (12U)
10504 #define SYSCFG_EXTICR3_EXTI11_Msk       (0x7UL << SYSCFG_EXTICR3_EXTI11_Pos)   /*!< 0x0000F000 */
10505 #define SYSCFG_EXTICR3_EXTI11           SYSCFG_EXTICR3_EXTI11_Msk              /*!<EXTI 11 configuration */
10506 
10507 /**
10508   * @brief   EXTI8 configuration
10509   */
10510 #define SYSCFG_EXTICR3_EXTI8_PA             (0x00000000U)                      /*!<PA[8] pin */
10511 #define SYSCFG_EXTICR3_EXTI8_PB             (0x00000001U)                      /*!<PB[8] pin */
10512 #define SYSCFG_EXTICR3_EXTI8_PC             (0x00000002U)                      /*!<PC[8] pin */
10513 #define SYSCFG_EXTICR3_EXTI8_PD             (0x00000003U)                      /*!<PD[8] pin */
10514 #define SYSCFG_EXTICR3_EXTI8_PE             (0x00000004U)                      /*!<PE[8] pin */
10515 #define SYSCFG_EXTICR3_EXTI8_PF             (0x00000005U)                      /*!<PF[8] pin */
10516 #define SYSCFG_EXTICR3_EXTI8_PG             (0x00000006U)                      /*!<PG[8] pin */
10517 
10518 /**
10519   * @brief   EXTI9 configuration
10520   */
10521 #define SYSCFG_EXTICR3_EXTI9_PA             (0x00000000U)                      /*!<PA[9] pin */
10522 #define SYSCFG_EXTICR3_EXTI9_PB             (0x00000010U)                      /*!<PB[9] pin */
10523 #define SYSCFG_EXTICR3_EXTI9_PC             (0x00000020U)                      /*!<PC[9] pin */
10524 #define SYSCFG_EXTICR3_EXTI9_PD             (0x00000030U)                      /*!<PD[9] pin */
10525 #define SYSCFG_EXTICR3_EXTI9_PE             (0x00000040U)                      /*!<PE[9] pin */
10526 #define SYSCFG_EXTICR3_EXTI9_PF             (0x00000050U)                      /*!<PF[9] pin */
10527 #define SYSCFG_EXTICR3_EXTI9_PG             (0x00000060U)                      /*!<PG[9] pin */
10528 
10529 /**
10530   * @brief   EXTI10 configuration
10531   */
10532 #define SYSCFG_EXTICR3_EXTI10_PA            (0x00000000U)                      /*!<PA[10] pin */
10533 #define SYSCFG_EXTICR3_EXTI10_PB            (0x00000100U)                      /*!<PB[10] pin */
10534 #define SYSCFG_EXTICR3_EXTI10_PC            (0x00000200U)                      /*!<PC[10] pin */
10535 #define SYSCFG_EXTICR3_EXTI10_PD            (0x00000300U)                      /*!<PD[10] pin */
10536 #define SYSCFG_EXTICR3_EXTI10_PE            (0x00000400U)                      /*!<PE[10] pin */
10537 #define SYSCFG_EXTICR3_EXTI10_PF            (0x00000500U)                      /*!<PF[10] pin */
10538 
10539 /**
10540   * @brief   EXTI11 configuration
10541   */
10542 #define SYSCFG_EXTICR3_EXTI11_PA            (0x00000000U)                      /*!<PA[11] pin */
10543 #define SYSCFG_EXTICR3_EXTI11_PB            (0x00001000U)                      /*!<PB[11] pin */
10544 #define SYSCFG_EXTICR3_EXTI11_PC            (0x00002000U)                      /*!<PC[11] pin */
10545 #define SYSCFG_EXTICR3_EXTI11_PD            (0x00003000U)                      /*!<PD[11] pin */
10546 #define SYSCFG_EXTICR3_EXTI11_PE            (0x00004000U)                      /*!<PE[11] pin */
10547 #define SYSCFG_EXTICR3_EXTI11_PF            (0x00005000U)                      /*!<PF[11] pin */
10548 
10549 /*****************  Bit definition for SYSCFG_EXTICR4 register  ***************/
10550 #define SYSCFG_EXTICR4_EXTI12_Pos       (0U)
10551 #define SYSCFG_EXTICR4_EXTI12_Msk       (0x7UL << SYSCFG_EXTICR4_EXTI12_Pos)   /*!< 0x00000007 */
10552 #define SYSCFG_EXTICR4_EXTI12           SYSCFG_EXTICR4_EXTI12_Msk              /*!<EXTI 12 configuration */
10553 #define SYSCFG_EXTICR4_EXTI13_Pos       (4U)
10554 #define SYSCFG_EXTICR4_EXTI13_Msk       (0x7UL << SYSCFG_EXTICR4_EXTI13_Pos)   /*!< 0x00000070 */
10555 #define SYSCFG_EXTICR4_EXTI13           SYSCFG_EXTICR4_EXTI13_Msk              /*!<EXTI 13 configuration */
10556 #define SYSCFG_EXTICR4_EXTI14_Pos       (8U)
10557 #define SYSCFG_EXTICR4_EXTI14_Msk       (0x7UL << SYSCFG_EXTICR4_EXTI14_Pos)   /*!< 0x00000700 */
10558 #define SYSCFG_EXTICR4_EXTI14           SYSCFG_EXTICR4_EXTI14_Msk              /*!<EXTI 14 configuration */
10559 #define SYSCFG_EXTICR4_EXTI15_Pos       (12U)
10560 #define SYSCFG_EXTICR4_EXTI15_Msk       (0x7UL << SYSCFG_EXTICR4_EXTI15_Pos)   /*!< 0x00007000 */
10561 #define SYSCFG_EXTICR4_EXTI15           SYSCFG_EXTICR4_EXTI15_Msk              /*!<EXTI 15 configuration */
10562 
10563 /**
10564   * @brief   EXTI12 configuration
10565   */
10566 #define SYSCFG_EXTICR4_EXTI12_PA            (0x00000000U)                      /*!<PA[12] pin */
10567 #define SYSCFG_EXTICR4_EXTI12_PB            (0x00000001U)                      /*!<PB[12] pin */
10568 #define SYSCFG_EXTICR4_EXTI12_PC            (0x00000002U)                      /*!<PC[12] pin */
10569 #define SYSCFG_EXTICR4_EXTI12_PD            (0x00000003U)                      /*!<PD[12] pin */
10570 #define SYSCFG_EXTICR4_EXTI12_PE            (0x00000004U)                      /*!<PE[12] pin */
10571 #define SYSCFG_EXTICR4_EXTI12_PF            (0x00000005U)                      /*!<PF[12] pin */
10572 
10573 /**
10574   * @brief   EXTI13 configuration
10575   */
10576 #define SYSCFG_EXTICR4_EXTI13_PA            (0x00000000U)                      /*!<PA[13] pin */
10577 #define SYSCFG_EXTICR4_EXTI13_PB            (0x00000010U)                      /*!<PB[13] pin */
10578 #define SYSCFG_EXTICR4_EXTI13_PC            (0x00000020U)                      /*!<PC[13] pin */
10579 #define SYSCFG_EXTICR4_EXTI13_PD            (0x00000030U)                      /*!<PD[13] pin */
10580 #define SYSCFG_EXTICR4_EXTI13_PE            (0x00000040U)                      /*!<PE[13] pin */
10581 #define SYSCFG_EXTICR4_EXTI13_PF            (0x00000050U)                      /*!<PF[13] pin */
10582 
10583 /**
10584   * @brief   EXTI14 configuration
10585   */
10586 #define SYSCFG_EXTICR4_EXTI14_PA            (0x00000000U)                      /*!<PA[14] pin */
10587 #define SYSCFG_EXTICR4_EXTI14_PB            (0x00000100U)                      /*!<PB[14] pin */
10588 #define SYSCFG_EXTICR4_EXTI14_PC            (0x00000200U)                      /*!<PC[14] pin */
10589 #define SYSCFG_EXTICR4_EXTI14_PD            (0x00000300U)                      /*!<PD[14] pin */
10590 #define SYSCFG_EXTICR4_EXTI14_PE            (0x00000400U)                      /*!<PE[14] pin */
10591 #define SYSCFG_EXTICR4_EXTI14_PF            (0x00000500U)                      /*!<PF[14] pin */
10592 
10593 /**
10594   * @brief   EXTI15 configuration
10595   */
10596 #define SYSCFG_EXTICR4_EXTI15_PA            (0x00000000U)                      /*!<PA[15] pin */
10597 #define SYSCFG_EXTICR4_EXTI15_PB            (0x00001000U)                      /*!<PB[15] pin */
10598 #define SYSCFG_EXTICR4_EXTI15_PC            (0x00002000U)                      /*!<PC[15] pin */
10599 #define SYSCFG_EXTICR4_EXTI15_PD            (0x00003000U)                      /*!<PD[15] pin */
10600 #define SYSCFG_EXTICR4_EXTI15_PE            (0x00004000U)                      /*!<PE[15] pin */
10601 #define SYSCFG_EXTICR4_EXTI15_PF            (0x00005000U)                      /*!<PF[15] pin */
10602 
10603 /******************  Bit definition for SYSCFG_SCSR register  ****************/
10604 #define SYSCFG_SCSR_CCMER_Pos         (0U)
10605 #define SYSCFG_SCSR_CCMER_Msk         (0x1UL << SYSCFG_SCSR_CCMER_Pos)      /*!< 0x00000001 */
10606 #define SYSCFG_SCSR_CCMER             SYSCFG_SCSR_CCMER_Msk                 /*!< CCMSRAM  Erase Request */
10607 #define SYSCFG_SCSR_CCMBSY_Pos        (1U)
10608 #define SYSCFG_SCSR_CCMBSY_Msk        (0x1UL << SYSCFG_SCSR_CCMBSY_Pos)     /*!< 0x00000002 */
10609 #define SYSCFG_SCSR_CCMBSY            SYSCFG_SCSR_CCMBSY_Msk                /*!< CCMSRAM  Erase Ongoing */
10610 
10611 /******************  Bit definition for SYSCFG_CFGR2 register  ****************/
10612 #define SYSCFG_CFGR2_CLL_Pos            (0U)
10613 #define SYSCFG_CFGR2_CLL_Msk            (0x1UL << SYSCFG_CFGR2_CLL_Pos)        /*!< 0x00000001 */
10614 #define SYSCFG_CFGR2_CLL                SYSCFG_CFGR2_CLL_Msk                   /*!< Core Lockup Lock */
10615 #define SYSCFG_CFGR2_SPL_Pos            (1U)
10616 #define SYSCFG_CFGR2_SPL_Msk            (0x1UL << SYSCFG_CFGR2_SPL_Pos)        /*!< 0x00000002 */
10617 #define SYSCFG_CFGR2_SPL                SYSCFG_CFGR2_SPL_Msk                   /*!< SRAM Parity Lock*/
10618 #define SYSCFG_CFGR2_PVDL_Pos           (2U)
10619 #define SYSCFG_CFGR2_PVDL_Msk           (0x1UL << SYSCFG_CFGR2_PVDL_Pos)       /*!< 0x00000004 */
10620 #define SYSCFG_CFGR2_PVDL               SYSCFG_CFGR2_PVDL_Msk                  /*!<  PVD Lock */
10621 #define SYSCFG_CFGR2_ECCL_Pos           (3U)
10622 #define SYSCFG_CFGR2_ECCL_Msk           (0x1UL << SYSCFG_CFGR2_ECCL_Pos)       /*!< 0x00000008 */
10623 #define SYSCFG_CFGR2_ECCL               SYSCFG_CFGR2_ECCL_Msk                  /*!< ECC Lock*/
10624 #define SYSCFG_CFGR2_SPF_Pos            (8U)
10625 #define SYSCFG_CFGR2_SPF_Msk            (0x1UL << SYSCFG_CFGR2_SPF_Pos)        /*!< 0x00000100 */
10626 #define SYSCFG_CFGR2_SPF                SYSCFG_CFGR2_SPF_Msk                   /*!< SRAM Parity Flag */
10627 
10628 /******************  Bit definition for SYSCFG_SWPR register  ****************/
10629 #define SYSCFG_SWPR_PAGE0_Pos          (0U)
10630 #define SYSCFG_SWPR_PAGE0_Msk          (0x1UL << SYSCFG_SWPR_PAGE0_Pos)       /*!< 0x00000001 */
10631 #define SYSCFG_SWPR_PAGE0              (SYSCFG_SWPR_PAGE0_Msk)                /*!< CCMSRAM  Write protection page 0 */
10632 #define SYSCFG_SWPR_PAGE1_Pos          (1U)
10633 #define SYSCFG_SWPR_PAGE1_Msk          (0x1UL << SYSCFG_SWPR_PAGE1_Pos)       /*!< 0x00000002 */
10634 #define SYSCFG_SWPR_PAGE1              (SYSCFG_SWPR_PAGE1_Msk)                /*!< CCMSRAM  Write protection page 1 */
10635 #define SYSCFG_SWPR_PAGE2_Pos          (2U)
10636 #define SYSCFG_SWPR_PAGE2_Msk          (0x1UL << SYSCFG_SWPR_PAGE2_Pos)       /*!< 0x00000004 */
10637 #define SYSCFG_SWPR_PAGE2              (SYSCFG_SWPR_PAGE2_Msk)                /*!< CCMSRAM  Write protection page 2 */
10638 #define SYSCFG_SWPR_PAGE3_Pos          (3U)
10639 #define SYSCFG_SWPR_PAGE3_Msk          (0x1UL << SYSCFG_SWPR_PAGE3_Pos)       /*!< 0x00000008 */
10640 #define SYSCFG_SWPR_PAGE3              (SYSCFG_SWPR_PAGE3_Msk)                /*!< CCMSRAM  Write protection page 3 */
10641 #define SYSCFG_SWPR_PAGE4_Pos          (4U)
10642 #define SYSCFG_SWPR_PAGE4_Msk          (0x1UL << SYSCFG_SWPR_PAGE4_Pos)       /*!< 0x00000010 */
10643 #define SYSCFG_SWPR_PAGE4              (SYSCFG_SWPR_PAGE4_Msk)                /*!< CCMSRAM  Write protection page 4 */
10644 #define SYSCFG_SWPR_PAGE5_Pos          (5U)
10645 #define SYSCFG_SWPR_PAGE5_Msk          (0x1UL << SYSCFG_SWPR_PAGE5_Pos)       /*!< 0x00000020 */
10646 #define SYSCFG_SWPR_PAGE5              (SYSCFG_SWPR_PAGE5_Msk)                /*!< CCMSRAM  Write protection page 5 */
10647 #define SYSCFG_SWPR_PAGE6_Pos          (6U)
10648 #define SYSCFG_SWPR_PAGE6_Msk          (0x1UL << SYSCFG_SWPR_PAGE6_Pos)       /*!< 0x00000040 */
10649 #define SYSCFG_SWPR_PAGE6              (SYSCFG_SWPR_PAGE6_Msk)                /*!< CCMSRAM  Write protection page 6 */
10650 #define SYSCFG_SWPR_PAGE7_Pos          (7U)
10651 #define SYSCFG_SWPR_PAGE7_Msk          (0x1UL << SYSCFG_SWPR_PAGE7_Pos)       /*!< 0x00000080 */
10652 #define SYSCFG_SWPR_PAGE7              (SYSCFG_SWPR_PAGE7_Msk)                /*!< CCMSRAM  Write protection page 7 */
10653 #define SYSCFG_SWPR_PAGE8_Pos          (8U)
10654 #define SYSCFG_SWPR_PAGE8_Msk          (0x1UL << SYSCFG_SWPR_PAGE8_Pos)       /*!< 0x00000100 */
10655 #define SYSCFG_SWPR_PAGE8              (SYSCFG_SWPR_PAGE8_Msk)                /*!< CCMSRAM  Write protection page 8 */
10656 #define SYSCFG_SWPR_PAGE9_Pos          (9U)
10657 #define SYSCFG_SWPR_PAGE9_Msk          (0x1UL << SYSCFG_SWPR_PAGE9_Pos)       /*!< 0x00000200 */
10658 #define SYSCFG_SWPR_PAGE9              (SYSCFG_SWPR_PAGE9_Msk)                /*!< CCMSRAM  Write protection page 9 */
10659 #define SYSCFG_SWPR_PAGE10_Pos         (10U)
10660 #define SYSCFG_SWPR_PAGE10_Msk         (0x1UL << SYSCFG_SWPR_PAGE10_Pos)      /*!< 0x00000400 */
10661 #define SYSCFG_SWPR_PAGE10             (SYSCFG_SWPR_PAGE10_Msk)               /*!< CCMSRAM  Write protection page 10*/
10662 #define SYSCFG_SWPR_PAGE11_Pos         (11U)
10663 #define SYSCFG_SWPR_PAGE11_Msk         (0x1UL << SYSCFG_SWPR_PAGE11_Pos)      /*!< 0x00000800 */
10664 #define SYSCFG_SWPR_PAGE11             (SYSCFG_SWPR_PAGE11_Msk)               /*!< CCMSRAM  Write protection page 11*/
10665 #define SYSCFG_SWPR_PAGE12_Pos         (12U)
10666 #define SYSCFG_SWPR_PAGE12_Msk         (0x1UL << SYSCFG_SWPR_PAGE12_Pos)      /*!< 0x00001000 */
10667 #define SYSCFG_SWPR_PAGE12             (SYSCFG_SWPR_PAGE12_Msk)               /*!< CCMSRAM  Write protection page 12*/
10668 #define SYSCFG_SWPR_PAGE13_Pos         (13U)
10669 #define SYSCFG_SWPR_PAGE13_Msk         (0x1UL << SYSCFG_SWPR_PAGE13_Pos)      /*!< 0x00002000 */
10670 #define SYSCFG_SWPR_PAGE13             (SYSCFG_SWPR_PAGE13_Msk)               /*!< CCMSRAM  Write protection page 13*/
10671 #define SYSCFG_SWPR_PAGE14_Pos         (14U)
10672 #define SYSCFG_SWPR_PAGE14_Msk         (0x1UL << SYSCFG_SWPR_PAGE14_Pos)      /*!< 0x00004000 */
10673 #define SYSCFG_SWPR_PAGE14             (SYSCFG_SWPR_PAGE14_Msk)               /*!< CCMSRAM  Write protection page 14*/
10674 #define SYSCFG_SWPR_PAGE15_Pos         (15U)
10675 #define SYSCFG_SWPR_PAGE15_Msk         (0x1UL << SYSCFG_SWPR_PAGE15_Pos)      /*!< 0x00008000 */
10676 #define SYSCFG_SWPR_PAGE15             (SYSCFG_SWPR_PAGE15_Msk)               /*!< CCMSRAM  Write protection page 15*/
10677 
10678 /******************  Bit definition for SYSCFG_SKR register  ****************/
10679 #define SYSCFG_SKR_KEY_Pos              (0U)
10680 #define SYSCFG_SKR_KEY_Msk              (0xFFUL << SYSCFG_SKR_KEY_Pos)         /*!< 0x000000FF */
10681 #define SYSCFG_SKR_KEY                  SYSCFG_SKR_KEY_Msk                     /*!< CCMSRAM  write protection key for software erase  */
10682 
10683 /******************************************************************************/
10684 /*                                                                            */
10685 /*                                    TIM                                     */
10686 /*                                                                            */
10687 /******************************************************************************/
10688 /*******************  Bit definition for TIM_CR1 register  ********************/
10689 #define TIM_CR1_CEN_Pos           (0U)
10690 #define TIM_CR1_CEN_Msk           (0x1UL << TIM_CR1_CEN_Pos)                   /*!< 0x00000001 */
10691 #define TIM_CR1_CEN               TIM_CR1_CEN_Msk                              /*!<Counter enable */
10692 #define TIM_CR1_UDIS_Pos          (1U)
10693 #define TIM_CR1_UDIS_Msk          (0x1UL << TIM_CR1_UDIS_Pos)                  /*!< 0x00000002 */
10694 #define TIM_CR1_UDIS              TIM_CR1_UDIS_Msk                             /*!<Update disable */
10695 #define TIM_CR1_URS_Pos           (2U)
10696 #define TIM_CR1_URS_Msk           (0x1UL << TIM_CR1_URS_Pos)                   /*!< 0x00000004 */
10697 #define TIM_CR1_URS               TIM_CR1_URS_Msk                              /*!<Update request source */
10698 #define TIM_CR1_OPM_Pos           (3U)
10699 #define TIM_CR1_OPM_Msk           (0x1UL << TIM_CR1_OPM_Pos)                   /*!< 0x00000008 */
10700 #define TIM_CR1_OPM               TIM_CR1_OPM_Msk                              /*!<One pulse mode */
10701 #define TIM_CR1_DIR_Pos           (4U)
10702 #define TIM_CR1_DIR_Msk           (0x1UL << TIM_CR1_DIR_Pos)                   /*!< 0x00000010 */
10703 #define TIM_CR1_DIR               TIM_CR1_DIR_Msk                              /*!<Direction */
10704 
10705 #define TIM_CR1_CMS_Pos           (5U)
10706 #define TIM_CR1_CMS_Msk           (0x3UL << TIM_CR1_CMS_Pos)                   /*!< 0x00000060 */
10707 #define TIM_CR1_CMS               TIM_CR1_CMS_Msk                              /*!<CMS[1:0] bits (Center-aligned mode selection) */
10708 #define TIM_CR1_CMS_0             (0x1UL << TIM_CR1_CMS_Pos)                   /*!< 0x00000020 */
10709 #define TIM_CR1_CMS_1             (0x2UL << TIM_CR1_CMS_Pos)                   /*!< 0x00000040 */
10710 
10711 #define TIM_CR1_ARPE_Pos          (7U)
10712 #define TIM_CR1_ARPE_Msk          (0x1UL << TIM_CR1_ARPE_Pos)                  /*!< 0x00000080 */
10713 #define TIM_CR1_ARPE              TIM_CR1_ARPE_Msk                             /*!<Auto-reload preload enable */
10714 
10715 #define TIM_CR1_CKD_Pos           (8U)
10716 #define TIM_CR1_CKD_Msk           (0x3UL << TIM_CR1_CKD_Pos)                   /*!< 0x00000300 */
10717 #define TIM_CR1_CKD               TIM_CR1_CKD_Msk                              /*!<CKD[1:0] bits (clock division) */
10718 #define TIM_CR1_CKD_0             (0x1UL << TIM_CR1_CKD_Pos)                   /*!< 0x00000100 */
10719 #define TIM_CR1_CKD_1             (0x2UL << TIM_CR1_CKD_Pos)                   /*!< 0x00000200 */
10720 
10721 #define TIM_CR1_UIFREMAP_Pos      (11U)
10722 #define TIM_CR1_UIFREMAP_Msk      (0x1UL << TIM_CR1_UIFREMAP_Pos)              /*!< 0x00000800 */
10723 #define TIM_CR1_UIFREMAP          TIM_CR1_UIFREMAP_Msk                         /*!<Update interrupt flag remap */
10724 
10725 #define TIM_CR1_DITHEN_Pos      (12U)
10726 #define TIM_CR1_DITHEN_Msk      (0x1UL << TIM_CR1_DITHEN_Pos)                  /*!< 0x00001000 */
10727 #define TIM_CR1_DITHEN          TIM_CR1_DITHEN_Msk                             /*!<Dithering enable */
10728 
10729 /*******************  Bit definition for TIM_CR2 register  ********************/
10730 #define TIM_CR2_CCPC_Pos          (0U)
10731 #define TIM_CR2_CCPC_Msk          (0x1UL << TIM_CR2_CCPC_Pos)                  /*!< 0x00000001 */
10732 #define TIM_CR2_CCPC              TIM_CR2_CCPC_Msk                             /*!<Capture/Compare Preloaded Control */
10733 #define TIM_CR2_CCUS_Pos          (2U)
10734 #define TIM_CR2_CCUS_Msk          (0x1UL << TIM_CR2_CCUS_Pos)                  /*!< 0x00000004 */
10735 #define TIM_CR2_CCUS              TIM_CR2_CCUS_Msk                             /*!<Capture/Compare Control Update Selection */
10736 #define TIM_CR2_CCDS_Pos          (3U)
10737 #define TIM_CR2_CCDS_Msk          (0x1UL << TIM_CR2_CCDS_Pos)                  /*!< 0x00000008 */
10738 #define TIM_CR2_CCDS              TIM_CR2_CCDS_Msk                             /*!<Capture/Compare DMA Selection */
10739 
10740 #define TIM_CR2_MMS_Pos           (4U)
10741 #define TIM_CR2_MMS_Msk           (0x200007UL << TIM_CR2_MMS_Pos)              /*!< 0x02000070 */
10742 #define TIM_CR2_MMS               TIM_CR2_MMS_Msk                              /*!<MMS[3:0] bits (Master Mode Selection) */
10743 #define TIM_CR2_MMS_0             (0x000001UL << TIM_CR2_MMS_Pos)              /*!< 0x00000010 */
10744 #define TIM_CR2_MMS_1             (0x000002UL << TIM_CR2_MMS_Pos)              /*!< 0x00000020 */
10745 #define TIM_CR2_MMS_2             (0x000004UL << TIM_CR2_MMS_Pos)              /*!< 0x00000040 */
10746 #define TIM_CR2_MMS_3             (0x200000UL << TIM_CR2_MMS_Pos)              /*!< 0x02000000 */
10747 
10748 #define TIM_CR2_TI1S_Pos          (7U)
10749 #define TIM_CR2_TI1S_Msk          (0x1UL << TIM_CR2_TI1S_Pos)                  /*!< 0x00000080 */
10750 #define TIM_CR2_TI1S              TIM_CR2_TI1S_Msk                             /*!<TI1 Selection */
10751 #define TIM_CR2_OIS1_Pos          (8U)
10752 #define TIM_CR2_OIS1_Msk          (0x1UL << TIM_CR2_OIS1_Pos)                  /*!< 0x00000100 */
10753 #define TIM_CR2_OIS1              TIM_CR2_OIS1_Msk                             /*!<Output Idle state 1 (OC1 output) */
10754 #define TIM_CR2_OIS1N_Pos         (9U)
10755 #define TIM_CR2_OIS1N_Msk         (0x1UL << TIM_CR2_OIS1N_Pos)                 /*!< 0x00000200 */
10756 #define TIM_CR2_OIS1N             TIM_CR2_OIS1N_Msk                            /*!<Output Idle state 1 (OC1N output) */
10757 #define TIM_CR2_OIS2_Pos          (10U)
10758 #define TIM_CR2_OIS2_Msk          (0x1UL << TIM_CR2_OIS2_Pos)                  /*!< 0x00000400 */
10759 #define TIM_CR2_OIS2              TIM_CR2_OIS2_Msk                             /*!<Output Idle state 2 (OC2 output) */
10760 #define TIM_CR2_OIS2N_Pos         (11U)
10761 #define TIM_CR2_OIS2N_Msk         (0x1UL << TIM_CR2_OIS2N_Pos)                 /*!< 0x00000800 */
10762 #define TIM_CR2_OIS2N             TIM_CR2_OIS2N_Msk                            /*!<Output Idle state 2 (OC2N output) */
10763 #define TIM_CR2_OIS3_Pos          (12U)
10764 #define TIM_CR2_OIS3_Msk          (0x1UL << TIM_CR2_OIS3_Pos)                  /*!< 0x00001000 */
10765 #define TIM_CR2_OIS3              TIM_CR2_OIS3_Msk                             /*!<Output Idle state 3 (OC3 output) */
10766 #define TIM_CR2_OIS3N_Pos         (13U)
10767 #define TIM_CR2_OIS3N_Msk         (0x1UL << TIM_CR2_OIS3N_Pos)                 /*!< 0x00002000 */
10768 #define TIM_CR2_OIS3N             TIM_CR2_OIS3N_Msk                            /*!<Output Idle state 3 (OC3N output) */
10769 #define TIM_CR2_OIS4_Pos          (14U)
10770 #define TIM_CR2_OIS4_Msk          (0x1UL << TIM_CR2_OIS4_Pos)                  /*!< 0x00004000 */
10771 #define TIM_CR2_OIS4              TIM_CR2_OIS4_Msk                             /*!<Output Idle state 4 (OC4 output) */
10772 #define TIM_CR2_OIS4N_Pos         (15U)
10773 #define TIM_CR2_OIS4N_Msk         (0x1UL << TIM_CR2_OIS4N_Pos)                 /*!< 0x00008000 */
10774 #define TIM_CR2_OIS4N             TIM_CR2_OIS4N_Msk                            /*!<Output Idle state 4 (OC4N output) */
10775 #define TIM_CR2_OIS5_Pos          (16U)
10776 #define TIM_CR2_OIS5_Msk          (0x1UL << TIM_CR2_OIS5_Pos)                  /*!< 0x00010000 */
10777 #define TIM_CR2_OIS5              TIM_CR2_OIS5_Msk                             /*!<Output Idle state 5 (OC5 output) */
10778 #define TIM_CR2_OIS6_Pos          (18U)
10779 #define TIM_CR2_OIS6_Msk          (0x1UL << TIM_CR2_OIS6_Pos)                  /*!< 0x00040000 */
10780 #define TIM_CR2_OIS6              TIM_CR2_OIS6_Msk                             /*!<Output Idle state 6 (OC6 output) */
10781 
10782 #define TIM_CR2_MMS2_Pos          (20U)
10783 #define TIM_CR2_MMS2_Msk          (0xFUL << TIM_CR2_MMS2_Pos)                  /*!< 0x00F00000 */
10784 #define TIM_CR2_MMS2              TIM_CR2_MMS2_Msk                             /*!<MMS[2:0] bits (Master Mode Selection) */
10785 #define TIM_CR2_MMS2_0            (0x1UL << TIM_CR2_MMS2_Pos)                  /*!< 0x00100000 */
10786 #define TIM_CR2_MMS2_1            (0x2UL << TIM_CR2_MMS2_Pos)                  /*!< 0x00200000 */
10787 #define TIM_CR2_MMS2_2            (0x4UL << TIM_CR2_MMS2_Pos)                  /*!< 0x00400000 */
10788 #define TIM_CR2_MMS2_3            (0x8UL << TIM_CR2_MMS2_Pos)                  /*!< 0x00800000 */
10789 
10790 /*******************  Bit definition for TIM_SMCR register  *******************/
10791 #define TIM_SMCR_SMS_Pos          (0U)
10792 #define TIM_SMCR_SMS_Msk          (0x10007UL << TIM_SMCR_SMS_Pos)              /*!< 0x00010007 */
10793 #define TIM_SMCR_SMS              TIM_SMCR_SMS_Msk                             /*!<SMS[2:0] bits (Slave mode selection) */
10794 #define TIM_SMCR_SMS_0            (0x00001UL << TIM_SMCR_SMS_Pos)              /*!< 0x00000001 */
10795 #define TIM_SMCR_SMS_1            (0x00002UL << TIM_SMCR_SMS_Pos)              /*!< 0x00000002 */
10796 #define TIM_SMCR_SMS_2            (0x00004UL << TIM_SMCR_SMS_Pos)              /*!< 0x00000004 */
10797 #define TIM_SMCR_SMS_3            (0x10000UL << TIM_SMCR_SMS_Pos)              /*!< 0x00010000 */
10798 
10799 #define TIM_SMCR_OCCS_Pos         (3U)
10800 #define TIM_SMCR_OCCS_Msk         (0x1UL << TIM_SMCR_OCCS_Pos)                 /*!< 0x00000008 */
10801 #define TIM_SMCR_OCCS             TIM_SMCR_OCCS_Msk                            /*!< OCREF clear selection */
10802 
10803 #define TIM_SMCR_TS_Pos           (4U)
10804 #define TIM_SMCR_TS_Msk           (0x30007UL << TIM_SMCR_TS_Pos)               /*!< 0x00300070 */
10805 #define TIM_SMCR_TS               TIM_SMCR_TS_Msk                              /*!<TS[2:0] bits (Trigger selection) */
10806 #define TIM_SMCR_TS_0             (0x00001UL << TIM_SMCR_TS_Pos)               /*!< 0x00000010 */
10807 #define TIM_SMCR_TS_1             (0x00002UL << TIM_SMCR_TS_Pos)               /*!< 0x00000020 */
10808 #define TIM_SMCR_TS_2             (0x00004UL << TIM_SMCR_TS_Pos)               /*!< 0x00000040 */
10809 #define TIM_SMCR_TS_3             (0x10000UL << TIM_SMCR_TS_Pos)               /*!< 0x00100000 */
10810 #define TIM_SMCR_TS_4             (0x20000UL << TIM_SMCR_TS_Pos)               /*!< 0x00200000 */
10811 
10812 #define TIM_SMCR_MSM_Pos          (7U)
10813 #define TIM_SMCR_MSM_Msk          (0x1UL << TIM_SMCR_MSM_Pos)                  /*!< 0x00000080 */
10814 #define TIM_SMCR_MSM              TIM_SMCR_MSM_Msk                             /*!<Master/slave mode */
10815 
10816 #define TIM_SMCR_ETF_Pos          (8U)
10817 #define TIM_SMCR_ETF_Msk          (0xFUL << TIM_SMCR_ETF_Pos)                  /*!< 0x00000F00 */
10818 #define TIM_SMCR_ETF              TIM_SMCR_ETF_Msk                             /*!<ETF[3:0] bits (External trigger filter) */
10819 #define TIM_SMCR_ETF_0            (0x1UL << TIM_SMCR_ETF_Pos)                  /*!< 0x00000100 */
10820 #define TIM_SMCR_ETF_1            (0x2UL << TIM_SMCR_ETF_Pos)                  /*!< 0x00000200 */
10821 #define TIM_SMCR_ETF_2            (0x4UL << TIM_SMCR_ETF_Pos)                  /*!< 0x00000400 */
10822 #define TIM_SMCR_ETF_3            (0x8UL << TIM_SMCR_ETF_Pos)                  /*!< 0x00000800 */
10823 
10824 #define TIM_SMCR_ETPS_Pos         (12U)
10825 #define TIM_SMCR_ETPS_Msk         (0x3UL << TIM_SMCR_ETPS_Pos)                 /*!< 0x00003000 */
10826 #define TIM_SMCR_ETPS             TIM_SMCR_ETPS_Msk                            /*!<ETPS[1:0] bits (External trigger prescaler) */
10827 #define TIM_SMCR_ETPS_0           (0x1UL << TIM_SMCR_ETPS_Pos)                 /*!< 0x00001000 */
10828 #define TIM_SMCR_ETPS_1           (0x2UL << TIM_SMCR_ETPS_Pos)                 /*!< 0x00002000 */
10829 
10830 #define TIM_SMCR_ECE_Pos          (14U)
10831 #define TIM_SMCR_ECE_Msk          (0x1UL << TIM_SMCR_ECE_Pos)                  /*!< 0x00004000 */
10832 #define TIM_SMCR_ECE              TIM_SMCR_ECE_Msk                             /*!<External clock enable */
10833 #define TIM_SMCR_ETP_Pos          (15U)
10834 #define TIM_SMCR_ETP_Msk          (0x1UL << TIM_SMCR_ETP_Pos)                  /*!< 0x00008000 */
10835 #define TIM_SMCR_ETP              TIM_SMCR_ETP_Msk                             /*!<External trigger polarity */
10836 
10837 #define TIM_SMCR_SMSPE_Pos        (24U)
10838 #define TIM_SMCR_SMSPE_Msk        (0x1UL << TIM_SMCR_SMSPE_Pos)                /*!< 0x02000000 */
10839 #define TIM_SMCR_SMSPE            TIM_SMCR_SMSPE_Msk                           /*!<SMS preload enable */
10840 
10841 #define TIM_SMCR_SMSPS_Pos        (25U)
10842 #define TIM_SMCR_SMSPS_Msk        (0x1UL << TIM_SMCR_SMSPS_Pos)                /*!< 0x04000000 */
10843 #define TIM_SMCR_SMSPS            TIM_SMCR_SMSPS_Msk                           /*!<SMS preload source */
10844 
10845 /*******************  Bit definition for TIM_DIER register  *******************/
10846 #define TIM_DIER_UIE_Pos          (0U)
10847 #define TIM_DIER_UIE_Msk          (0x1UL << TIM_DIER_UIE_Pos)                  /*!< 0x00000001 */
10848 #define TIM_DIER_UIE              TIM_DIER_UIE_Msk                             /*!<Update interrupt enable */
10849 #define TIM_DIER_CC1IE_Pos        (1U)
10850 #define TIM_DIER_CC1IE_Msk        (0x1UL << TIM_DIER_CC1IE_Pos)                /*!< 0x00000002 */
10851 #define TIM_DIER_CC1IE            TIM_DIER_CC1IE_Msk                           /*!<Capture/Compare 1 interrupt enable */
10852 #define TIM_DIER_CC2IE_Pos        (2U)
10853 #define TIM_DIER_CC2IE_Msk        (0x1UL << TIM_DIER_CC2IE_Pos)                /*!< 0x00000004 */
10854 #define TIM_DIER_CC2IE            TIM_DIER_CC2IE_Msk                           /*!<Capture/Compare 2 interrupt enable */
10855 #define TIM_DIER_CC3IE_Pos        (3U)
10856 #define TIM_DIER_CC3IE_Msk        (0x1UL << TIM_DIER_CC3IE_Pos)                /*!< 0x00000008 */
10857 #define TIM_DIER_CC3IE            TIM_DIER_CC3IE_Msk                           /*!<Capture/Compare 3 interrupt enable */
10858 #define TIM_DIER_CC4IE_Pos        (4U)
10859 #define TIM_DIER_CC4IE_Msk        (0x1UL << TIM_DIER_CC4IE_Pos)                /*!< 0x00000010 */
10860 #define TIM_DIER_CC4IE            TIM_DIER_CC4IE_Msk                           /*!<Capture/Compare 4 interrupt enable */
10861 #define TIM_DIER_COMIE_Pos        (5U)
10862 #define TIM_DIER_COMIE_Msk        (0x1UL << TIM_DIER_COMIE_Pos)                /*!< 0x00000020 */
10863 #define TIM_DIER_COMIE            TIM_DIER_COMIE_Msk                           /*!<COM interrupt enable */
10864 #define TIM_DIER_TIE_Pos          (6U)
10865 #define TIM_DIER_TIE_Msk          (0x1UL << TIM_DIER_TIE_Pos)                  /*!< 0x00000040 */
10866 #define TIM_DIER_TIE              TIM_DIER_TIE_Msk                             /*!<Trigger interrupt enable */
10867 #define TIM_DIER_BIE_Pos          (7U)
10868 #define TIM_DIER_BIE_Msk          (0x1UL << TIM_DIER_BIE_Pos)                  /*!< 0x00000080 */
10869 #define TIM_DIER_BIE              TIM_DIER_BIE_Msk                             /*!<Break interrupt enable */
10870 #define TIM_DIER_UDE_Pos          (8U)
10871 #define TIM_DIER_UDE_Msk          (0x1UL << TIM_DIER_UDE_Pos)                  /*!< 0x00000100 */
10872 #define TIM_DIER_UDE              TIM_DIER_UDE_Msk                             /*!<Update DMA request enable */
10873 #define TIM_DIER_CC1DE_Pos        (9U)
10874 #define TIM_DIER_CC1DE_Msk        (0x1UL << TIM_DIER_CC1DE_Pos)                /*!< 0x00000200 */
10875 #define TIM_DIER_CC1DE            TIM_DIER_CC1DE_Msk                           /*!<Capture/Compare 1 DMA request enable */
10876 #define TIM_DIER_CC2DE_Pos        (10U)
10877 #define TIM_DIER_CC2DE_Msk        (0x1UL << TIM_DIER_CC2DE_Pos)                /*!< 0x00000400 */
10878 #define TIM_DIER_CC2DE            TIM_DIER_CC2DE_Msk                           /*!<Capture/Compare 2 DMA request enable */
10879 #define TIM_DIER_CC3DE_Pos        (11U)
10880 #define TIM_DIER_CC3DE_Msk        (0x1UL << TIM_DIER_CC3DE_Pos)                /*!< 0x00000800 */
10881 #define TIM_DIER_CC3DE            TIM_DIER_CC3DE_Msk                           /*!<Capture/Compare 3 DMA request enable */
10882 #define TIM_DIER_CC4DE_Pos        (12U)
10883 #define TIM_DIER_CC4DE_Msk        (0x1UL << TIM_DIER_CC4DE_Pos)                /*!< 0x00001000 */
10884 #define TIM_DIER_CC4DE            TIM_DIER_CC4DE_Msk                           /*!<Capture/Compare 4 DMA request enable */
10885 #define TIM_DIER_COMDE_Pos        (13U)
10886 #define TIM_DIER_COMDE_Msk        (0x1UL << TIM_DIER_COMDE_Pos)                /*!< 0x00002000 */
10887 #define TIM_DIER_COMDE            TIM_DIER_COMDE_Msk                           /*!<COM DMA request enable */
10888 #define TIM_DIER_TDE_Pos          (14U)
10889 #define TIM_DIER_TDE_Msk          (0x1UL << TIM_DIER_TDE_Pos)                  /*!< 0x00004000 */
10890 #define TIM_DIER_TDE              TIM_DIER_TDE_Msk                             /*!<Trigger DMA request enable */
10891 #define TIM_DIER_IDXIE_Pos        (20U)
10892 #define TIM_DIER_IDXIE_Msk        (0x1UL << TIM_DIER_IDXIE_Pos)                /*!< 0x00100000 */
10893 #define TIM_DIER_IDXIE            TIM_DIER_IDXIE_Msk                           /*!<Encoder index interrupt enable */
10894 #define TIM_DIER_DIRIE_Pos        (21U)
10895 #define TIM_DIER_DIRIE_Msk        (0x1UL << TIM_DIER_DIRIE_Pos)                /*!< 0x00200000 */
10896 #define TIM_DIER_DIRIE            TIM_DIER_DIRIE_Msk                           /*!<Encoder direction change interrupt enable */
10897 #define TIM_DIER_IERRIE_Pos       (22U)
10898 #define TIM_DIER_IERRIE_Msk       (0x1UL << TIM_DIER_IERRIE_Pos)               /*!< 0x00400000 */
10899 #define TIM_DIER_IERRIE           TIM_DIER_IERRIE_Msk                          /*!<Encoder index error enable */
10900 #define TIM_DIER_TERRIE_Pos       (23U)
10901 #define TIM_DIER_TERRIE_Msk       (0x1UL << TIM_DIER_TERRIE_Pos)               /*!< 0x00800000 */
10902 #define TIM_DIER_TERRIE           TIM_DIER_TERRIE_Msk                          /*!<Encoder transition error enable */
10903 
10904 /********************  Bit definition for TIM_SR register  ********************/
10905 #define TIM_SR_UIF_Pos            (0U)
10906 #define TIM_SR_UIF_Msk            (0x1UL << TIM_SR_UIF_Pos)                    /*!< 0x00000001 */
10907 #define TIM_SR_UIF                TIM_SR_UIF_Msk                               /*!<Update interrupt Flag */
10908 #define TIM_SR_CC1IF_Pos          (1U)
10909 #define TIM_SR_CC1IF_Msk          (0x1UL << TIM_SR_CC1IF_Pos)                  /*!< 0x00000002 */
10910 #define TIM_SR_CC1IF              TIM_SR_CC1IF_Msk                             /*!<Capture/Compare 1 interrupt Flag */
10911 #define TIM_SR_CC2IF_Pos          (2U)
10912 #define TIM_SR_CC2IF_Msk          (0x1UL << TIM_SR_CC2IF_Pos)                  /*!< 0x00000004 */
10913 #define TIM_SR_CC2IF              TIM_SR_CC2IF_Msk                             /*!<Capture/Compare 2 interrupt Flag */
10914 #define TIM_SR_CC3IF_Pos          (3U)
10915 #define TIM_SR_CC3IF_Msk          (0x1UL << TIM_SR_CC3IF_Pos)                  /*!< 0x00000008 */
10916 #define TIM_SR_CC3IF              TIM_SR_CC3IF_Msk                             /*!<Capture/Compare 3 interrupt Flag */
10917 #define TIM_SR_CC4IF_Pos          (4U)
10918 #define TIM_SR_CC4IF_Msk          (0x1UL << TIM_SR_CC4IF_Pos)                  /*!< 0x00000010 */
10919 #define TIM_SR_CC4IF              TIM_SR_CC4IF_Msk                             /*!<Capture/Compare 4 interrupt Flag */
10920 #define TIM_SR_COMIF_Pos          (5U)
10921 #define TIM_SR_COMIF_Msk          (0x1UL << TIM_SR_COMIF_Pos)                  /*!< 0x00000020 */
10922 #define TIM_SR_COMIF              TIM_SR_COMIF_Msk                             /*!<COM interrupt Flag */
10923 #define TIM_SR_TIF_Pos            (6U)
10924 #define TIM_SR_TIF_Msk            (0x1UL << TIM_SR_TIF_Pos)                    /*!< 0x00000040 */
10925 #define TIM_SR_TIF                TIM_SR_TIF_Msk                               /*!<Trigger interrupt Flag */
10926 #define TIM_SR_BIF_Pos            (7U)
10927 #define TIM_SR_BIF_Msk            (0x1UL << TIM_SR_BIF_Pos)                    /*!< 0x00000080 */
10928 #define TIM_SR_BIF                TIM_SR_BIF_Msk                               /*!<Break interrupt Flag */
10929 #define TIM_SR_B2IF_Pos           (8U)
10930 #define TIM_SR_B2IF_Msk           (0x1UL << TIM_SR_B2IF_Pos)                   /*!< 0x00000100 */
10931 #define TIM_SR_B2IF               TIM_SR_B2IF_Msk                              /*!<Break 2 interrupt Flag */
10932 #define TIM_SR_CC1OF_Pos          (9U)
10933 #define TIM_SR_CC1OF_Msk          (0x1UL << TIM_SR_CC1OF_Pos)                  /*!< 0x00000200 */
10934 #define TIM_SR_CC1OF              TIM_SR_CC1OF_Msk                             /*!<Capture/Compare 1 Overcapture Flag */
10935 #define TIM_SR_CC2OF_Pos          (10U)
10936 #define TIM_SR_CC2OF_Msk          (0x1UL << TIM_SR_CC2OF_Pos)                  /*!< 0x00000400 */
10937 #define TIM_SR_CC2OF              TIM_SR_CC2OF_Msk                             /*!<Capture/Compare 2 Overcapture Flag */
10938 #define TIM_SR_CC3OF_Pos          (11U)
10939 #define TIM_SR_CC3OF_Msk          (0x1UL << TIM_SR_CC3OF_Pos)                  /*!< 0x00000800 */
10940 #define TIM_SR_CC3OF              TIM_SR_CC3OF_Msk                             /*!<Capture/Compare 3 Overcapture Flag */
10941 #define TIM_SR_CC4OF_Pos          (12U)
10942 #define TIM_SR_CC4OF_Msk          (0x1UL << TIM_SR_CC4OF_Pos)                  /*!< 0x00001000 */
10943 #define TIM_SR_CC4OF              TIM_SR_CC4OF_Msk                             /*!<Capture/Compare 4 Overcapture Flag */
10944 #define TIM_SR_SBIF_Pos           (13U)
10945 #define TIM_SR_SBIF_Msk           (0x1UL << TIM_SR_SBIF_Pos)                   /*!< 0x00002000 */
10946 #define TIM_SR_SBIF               TIM_SR_SBIF_Msk                              /*!<System Break interrupt Flag */
10947 #define TIM_SR_CC5IF_Pos          (16U)
10948 #define TIM_SR_CC5IF_Msk          (0x1UL << TIM_SR_CC5IF_Pos)                  /*!< 0x00010000 */
10949 #define TIM_SR_CC5IF              TIM_SR_CC5IF_Msk                             /*!<Capture/Compare 5 interrupt Flag */
10950 #define TIM_SR_CC6IF_Pos          (17U)
10951 #define TIM_SR_CC6IF_Msk          (0x1UL << TIM_SR_CC6IF_Pos)                  /*!< 0x00020000 */
10952 #define TIM_SR_CC6IF              TIM_SR_CC6IF_Msk                             /*!<Capture/Compare 6 interrupt Flag */
10953 #define TIM_SR_IDXF_Pos           (20U)
10954 #define TIM_SR_IDXF_Msk           (0x1UL << TIM_SR_IDXF_Pos)                   /*!< 0x00100000 */
10955 #define TIM_SR_IDXF               TIM_SR_IDXF_Msk                              /*!<Encoder index interrupt flag */
10956 #define TIM_SR_DIRF_Pos           (21U)
10957 #define TIM_SR_DIRF_Msk           (0x1UL << TIM_SR_DIRF_Pos)                   /*!< 0x00200000 */
10958 #define TIM_SR_DIRF               TIM_SR_DIRF_Msk                              /*!<Encoder direction change interrupt flag */
10959 #define TIM_SR_IERRF_Pos          (22U)
10960 #define TIM_SR_IERRF_Msk          (0x1UL << TIM_SR_IERRF_Pos)                  /*!< 0x00400000 */
10961 #define TIM_SR_IERRF              TIM_SR_IERRF_Msk                             /*!<Encoder index error flag */
10962 #define TIM_SR_TERRF_Pos          (23U)
10963 #define TIM_SR_TERRF_Msk          (0x1UL << TIM_SR_TERRF_Pos)                  /*!< 0x00800000 */
10964 #define TIM_SR_TERRF              TIM_SR_TERRF_Msk                             /*!<Encoder transition error flag */
10965 
10966 /*******************  Bit definition for TIM_EGR register  ********************/
10967 #define TIM_EGR_UG_Pos            (0U)
10968 #define TIM_EGR_UG_Msk            (0x1UL << TIM_EGR_UG_Pos)                    /*!< 0x00000001 */
10969 #define TIM_EGR_UG                TIM_EGR_UG_Msk                               /*!<Update Generation */
10970 #define TIM_EGR_CC1G_Pos          (1U)
10971 #define TIM_EGR_CC1G_Msk          (0x1UL << TIM_EGR_CC1G_Pos)                  /*!< 0x00000002 */
10972 #define TIM_EGR_CC1G              TIM_EGR_CC1G_Msk                             /*!<Capture/Compare 1 Generation */
10973 #define TIM_EGR_CC2G_Pos          (2U)
10974 #define TIM_EGR_CC2G_Msk          (0x1UL << TIM_EGR_CC2G_Pos)                  /*!< 0x00000004 */
10975 #define TIM_EGR_CC2G              TIM_EGR_CC2G_Msk                             /*!<Capture/Compare 2 Generation */
10976 #define TIM_EGR_CC3G_Pos          (3U)
10977 #define TIM_EGR_CC3G_Msk          (0x1UL << TIM_EGR_CC3G_Pos)                  /*!< 0x00000008 */
10978 #define TIM_EGR_CC3G              TIM_EGR_CC3G_Msk                             /*!<Capture/Compare 3 Generation */
10979 #define TIM_EGR_CC4G_Pos          (4U)
10980 #define TIM_EGR_CC4G_Msk          (0x1UL << TIM_EGR_CC4G_Pos)                  /*!< 0x00000010 */
10981 #define TIM_EGR_CC4G              TIM_EGR_CC4G_Msk                             /*!<Capture/Compare 4 Generation */
10982 #define TIM_EGR_COMG_Pos          (5U)
10983 #define TIM_EGR_COMG_Msk          (0x1UL << TIM_EGR_COMG_Pos)                  /*!< 0x00000020 */
10984 #define TIM_EGR_COMG              TIM_EGR_COMG_Msk                             /*!<Capture/Compare Control Update Generation */
10985 #define TIM_EGR_TG_Pos            (6U)
10986 #define TIM_EGR_TG_Msk            (0x1UL << TIM_EGR_TG_Pos)                    /*!< 0x00000040 */
10987 #define TIM_EGR_TG                TIM_EGR_TG_Msk                               /*!<Trigger Generation */
10988 #define TIM_EGR_BG_Pos            (7U)
10989 #define TIM_EGR_BG_Msk            (0x1UL << TIM_EGR_BG_Pos)                    /*!< 0x00000080 */
10990 #define TIM_EGR_BG                TIM_EGR_BG_Msk                               /*!<Break Generation */
10991 #define TIM_EGR_B2G_Pos           (8U)
10992 #define TIM_EGR_B2G_Msk           (0x1UL << TIM_EGR_B2G_Pos)                   /*!< 0x00000100 */
10993 #define TIM_EGR_B2G               TIM_EGR_B2G_Msk                              /*!<Break 2 Generation */
10994 
10995 
10996 /******************  Bit definition for TIM_CCMR1 register  *******************/
10997 #define TIM_CCMR1_CC1S_Pos        (0U)
10998 #define TIM_CCMR1_CC1S_Msk        (0x3UL << TIM_CCMR1_CC1S_Pos)                /*!< 0x00000003 */
10999 #define TIM_CCMR1_CC1S            TIM_CCMR1_CC1S_Msk                           /*!<CC1S[1:0] bits (Capture/Compare 1 Selection) */
11000 #define TIM_CCMR1_CC1S_0          (0x1UL << TIM_CCMR1_CC1S_Pos)                /*!< 0x00000001 */
11001 #define TIM_CCMR1_CC1S_1          (0x2UL << TIM_CCMR1_CC1S_Pos)                /*!< 0x00000002 */
11002 
11003 #define TIM_CCMR1_OC1FE_Pos       (2U)
11004 #define TIM_CCMR1_OC1FE_Msk       (0x1UL << TIM_CCMR1_OC1FE_Pos)               /*!< 0x00000004 */
11005 #define TIM_CCMR1_OC1FE           TIM_CCMR1_OC1FE_Msk                          /*!<Output Compare 1 Fast enable */
11006 #define TIM_CCMR1_OC1PE_Pos       (3U)
11007 #define TIM_CCMR1_OC1PE_Msk       (0x1UL << TIM_CCMR1_OC1PE_Pos)               /*!< 0x00000008 */
11008 #define TIM_CCMR1_OC1PE           TIM_CCMR1_OC1PE_Msk                          /*!<Output Compare 1 Preload enable */
11009 
11010 #define TIM_CCMR1_OC1M_Pos        (4U)
11011 #define TIM_CCMR1_OC1M_Msk        (0x1007UL << TIM_CCMR1_OC1M_Pos)             /*!< 0x00010070 */
11012 #define TIM_CCMR1_OC1M            TIM_CCMR1_OC1M_Msk                           /*!<OC1M[2:0] bits (Output Compare 1 Mode) */
11013 #define TIM_CCMR1_OC1M_0          (0x0001UL << TIM_CCMR1_OC1M_Pos)             /*!< 0x00000010 */
11014 #define TIM_CCMR1_OC1M_1          (0x0002UL << TIM_CCMR1_OC1M_Pos)             /*!< 0x00000020 */
11015 #define TIM_CCMR1_OC1M_2          (0x0004UL << TIM_CCMR1_OC1M_Pos)             /*!< 0x00000040 */
11016 #define TIM_CCMR1_OC1M_3          (0x1000UL << TIM_CCMR1_OC1M_Pos)             /*!< 0x00010000 */
11017 
11018 #define TIM_CCMR1_OC1CE_Pos       (7U)
11019 #define TIM_CCMR1_OC1CE_Msk       (0x1UL << TIM_CCMR1_OC1CE_Pos)               /*!< 0x00000080 */
11020 #define TIM_CCMR1_OC1CE           TIM_CCMR1_OC1CE_Msk                          /*!<Output Compare 1 Clear Enable */
11021 
11022 #define TIM_CCMR1_CC2S_Pos        (8U)
11023 #define TIM_CCMR1_CC2S_Msk        (0x3UL << TIM_CCMR1_CC2S_Pos)                /*!< 0x00000300 */
11024 #define TIM_CCMR1_CC2S            TIM_CCMR1_CC2S_Msk                           /*!<CC2S[1:0] bits (Capture/Compare 2 Selection) */
11025 #define TIM_CCMR1_CC2S_0          (0x1UL << TIM_CCMR1_CC2S_Pos)                /*!< 0x00000100 */
11026 #define TIM_CCMR1_CC2S_1          (0x2UL << TIM_CCMR1_CC2S_Pos)                /*!< 0x00000200 */
11027 
11028 #define TIM_CCMR1_OC2FE_Pos       (10U)
11029 #define TIM_CCMR1_OC2FE_Msk       (0x1UL << TIM_CCMR1_OC2FE_Pos)               /*!< 0x00000400 */
11030 #define TIM_CCMR1_OC2FE           TIM_CCMR1_OC2FE_Msk                          /*!<Output Compare 2 Fast enable */
11031 #define TIM_CCMR1_OC2PE_Pos       (11U)
11032 #define TIM_CCMR1_OC2PE_Msk       (0x1UL << TIM_CCMR1_OC2PE_Pos)               /*!< 0x00000800 */
11033 #define TIM_CCMR1_OC2PE           TIM_CCMR1_OC2PE_Msk                          /*!<Output Compare 2 Preload enable */
11034 
11035 #define TIM_CCMR1_OC2M_Pos        (12U)
11036 #define TIM_CCMR1_OC2M_Msk        (0x1007UL << TIM_CCMR1_OC2M_Pos)             /*!< 0x01007000 */
11037 #define TIM_CCMR1_OC2M            TIM_CCMR1_OC2M_Msk                           /*!<OC2M[2:0] bits (Output Compare 2 Mode) */
11038 #define TIM_CCMR1_OC2M_0          (0x0001UL << TIM_CCMR1_OC2M_Pos)             /*!< 0x00001000 */
11039 #define TIM_CCMR1_OC2M_1          (0x0002UL << TIM_CCMR1_OC2M_Pos)             /*!< 0x00002000 */
11040 #define TIM_CCMR1_OC2M_2          (0x0004UL << TIM_CCMR1_OC2M_Pos)             /*!< 0x00004000 */
11041 #define TIM_CCMR1_OC2M_3          (0x1000UL << TIM_CCMR1_OC2M_Pos)             /*!< 0x01000000 */
11042 
11043 #define TIM_CCMR1_OC2CE_Pos       (15U)
11044 #define TIM_CCMR1_OC2CE_Msk       (0x1UL << TIM_CCMR1_OC2CE_Pos)               /*!< 0x00008000 */
11045 #define TIM_CCMR1_OC2CE           TIM_CCMR1_OC2CE_Msk                          /*!<Output Compare 2 Clear Enable */
11046 
11047 /*----------------------------------------------------------------------------*/
11048 #define TIM_CCMR1_IC1PSC_Pos      (2U)
11049 #define TIM_CCMR1_IC1PSC_Msk      (0x3UL << TIM_CCMR1_IC1PSC_Pos)              /*!< 0x0000000C */
11050 #define TIM_CCMR1_IC1PSC          TIM_CCMR1_IC1PSC_Msk                         /*!<IC1PSC[1:0] bits (Input Capture 1 Prescaler) */
11051 #define TIM_CCMR1_IC1PSC_0        (0x1UL << TIM_CCMR1_IC1PSC_Pos)              /*!< 0x00000004 */
11052 #define TIM_CCMR1_IC1PSC_1        (0x2UL << TIM_CCMR1_IC1PSC_Pos)              /*!< 0x00000008 */
11053 
11054 #define TIM_CCMR1_IC1F_Pos        (4U)
11055 #define TIM_CCMR1_IC1F_Msk        (0xFUL << TIM_CCMR1_IC1F_Pos)                /*!< 0x000000F0 */
11056 #define TIM_CCMR1_IC1F            TIM_CCMR1_IC1F_Msk                           /*!<IC1F[3:0] bits (Input Capture 1 Filter) */
11057 #define TIM_CCMR1_IC1F_0          (0x1UL << TIM_CCMR1_IC1F_Pos)                /*!< 0x00000010 */
11058 #define TIM_CCMR1_IC1F_1          (0x2UL << TIM_CCMR1_IC1F_Pos)                /*!< 0x00000020 */
11059 #define TIM_CCMR1_IC1F_2          (0x4UL << TIM_CCMR1_IC1F_Pos)                /*!< 0x00000040 */
11060 #define TIM_CCMR1_IC1F_3          (0x8UL << TIM_CCMR1_IC1F_Pos)                /*!< 0x00000080 */
11061 
11062 #define TIM_CCMR1_IC2PSC_Pos      (10U)
11063 #define TIM_CCMR1_IC2PSC_Msk      (0x3UL << TIM_CCMR1_IC2PSC_Pos)              /*!< 0x00000C00 */
11064 #define TIM_CCMR1_IC2PSC          TIM_CCMR1_IC2PSC_Msk                         /*!<IC2PSC[1:0] bits (Input Capture 2 Prescaler) */
11065 #define TIM_CCMR1_IC2PSC_0        (0x1UL << TIM_CCMR1_IC2PSC_Pos)              /*!< 0x00000400 */
11066 #define TIM_CCMR1_IC2PSC_1        (0x2UL << TIM_CCMR1_IC2PSC_Pos)              /*!< 0x00000800 */
11067 
11068 #define TIM_CCMR1_IC2F_Pos        (12U)
11069 #define TIM_CCMR1_IC2F_Msk        (0xFUL << TIM_CCMR1_IC2F_Pos)                /*!< 0x0000F000 */
11070 #define TIM_CCMR1_IC2F            TIM_CCMR1_IC2F_Msk                           /*!<IC2F[3:0] bits (Input Capture 2 Filter) */
11071 #define TIM_CCMR1_IC2F_0          (0x1UL << TIM_CCMR1_IC2F_Pos)                /*!< 0x00001000 */
11072 #define TIM_CCMR1_IC2F_1          (0x2UL << TIM_CCMR1_IC2F_Pos)                /*!< 0x00002000 */
11073 #define TIM_CCMR1_IC2F_2          (0x4UL << TIM_CCMR1_IC2F_Pos)                /*!< 0x00004000 */
11074 #define TIM_CCMR1_IC2F_3          (0x8UL << TIM_CCMR1_IC2F_Pos)                /*!< 0x00008000 */
11075 
11076 /******************  Bit definition for TIM_CCMR2 register  *******************/
11077 #define TIM_CCMR2_CC3S_Pos        (0U)
11078 #define TIM_CCMR2_CC3S_Msk        (0x3UL << TIM_CCMR2_CC3S_Pos)                /*!< 0x00000003 */
11079 #define TIM_CCMR2_CC3S            TIM_CCMR2_CC3S_Msk                           /*!<CC3S[1:0] bits (Capture/Compare 3 Selection) */
11080 #define TIM_CCMR2_CC3S_0          (0x1UL << TIM_CCMR2_CC3S_Pos)                /*!< 0x00000001 */
11081 #define TIM_CCMR2_CC3S_1          (0x2UL << TIM_CCMR2_CC3S_Pos)                /*!< 0x00000002 */
11082 
11083 #define TIM_CCMR2_OC3FE_Pos       (2U)
11084 #define TIM_CCMR2_OC3FE_Msk       (0x1UL << TIM_CCMR2_OC3FE_Pos)               /*!< 0x00000004 */
11085 #define TIM_CCMR2_OC3FE           TIM_CCMR2_OC3FE_Msk                          /*!<Output Compare 3 Fast enable */
11086 #define TIM_CCMR2_OC3PE_Pos       (3U)
11087 #define TIM_CCMR2_OC3PE_Msk       (0x1UL << TIM_CCMR2_OC3PE_Pos)               /*!< 0x00000008 */
11088 #define TIM_CCMR2_OC3PE           TIM_CCMR2_OC3PE_Msk                          /*!<Output Compare 3 Preload enable */
11089 
11090 #define TIM_CCMR2_OC3M_Pos        (4U)
11091 #define TIM_CCMR2_OC3M_Msk        (0x1007UL << TIM_CCMR2_OC3M_Pos)             /*!< 0x00010070 */
11092 #define TIM_CCMR2_OC3M            TIM_CCMR2_OC3M_Msk                           /*!<OC3M[2:0] bits (Output Compare 3 Mode) */
11093 #define TIM_CCMR2_OC3M_0          (0x0001UL << TIM_CCMR2_OC3M_Pos)             /*!< 0x00000010 */
11094 #define TIM_CCMR2_OC3M_1          (0x0002UL << TIM_CCMR2_OC3M_Pos)             /*!< 0x00000020 */
11095 #define TIM_CCMR2_OC3M_2          (0x0004UL << TIM_CCMR2_OC3M_Pos)             /*!< 0x00000040 */
11096 #define TIM_CCMR2_OC3M_3          (0x1000UL << TIM_CCMR2_OC3M_Pos)             /*!< 0x00010000 */
11097 
11098 #define TIM_CCMR2_OC3CE_Pos       (7U)
11099 #define TIM_CCMR2_OC3CE_Msk       (0x1UL << TIM_CCMR2_OC3CE_Pos)               /*!< 0x00000080 */
11100 #define TIM_CCMR2_OC3CE           TIM_CCMR2_OC3CE_Msk                          /*!<Output Compare 3 Clear Enable */
11101 
11102 #define TIM_CCMR2_CC4S_Pos        (8U)
11103 #define TIM_CCMR2_CC4S_Msk        (0x3UL << TIM_CCMR2_CC4S_Pos)                /*!< 0x00000300 */
11104 #define TIM_CCMR2_CC4S            TIM_CCMR2_CC4S_Msk                           /*!<CC4S[1:0] bits (Capture/Compare 4 Selection) */
11105 #define TIM_CCMR2_CC4S_0          (0x1UL << TIM_CCMR2_CC4S_Pos)                /*!< 0x00000100 */
11106 #define TIM_CCMR2_CC4S_1          (0x2UL << TIM_CCMR2_CC4S_Pos)                /*!< 0x00000200 */
11107 
11108 #define TIM_CCMR2_OC4FE_Pos       (10U)
11109 #define TIM_CCMR2_OC4FE_Msk       (0x1UL << TIM_CCMR2_OC4FE_Pos)               /*!< 0x00000400 */
11110 #define TIM_CCMR2_OC4FE           TIM_CCMR2_OC4FE_Msk                          /*!<Output Compare 4 Fast enable */
11111 #define TIM_CCMR2_OC4PE_Pos       (11U)
11112 #define TIM_CCMR2_OC4PE_Msk       (0x1UL << TIM_CCMR2_OC4PE_Pos)               /*!< 0x00000800 */
11113 #define TIM_CCMR2_OC4PE           TIM_CCMR2_OC4PE_Msk                          /*!<Output Compare 4 Preload enable */
11114 
11115 #define TIM_CCMR2_OC4M_Pos        (12U)
11116 #define TIM_CCMR2_OC4M_Msk        (0x1007UL << TIM_CCMR2_OC4M_Pos)             /*!< 0x01007000 */
11117 #define TIM_CCMR2_OC4M            TIM_CCMR2_OC4M_Msk                           /*!<OC4M[2:0] bits (Output Compare 4 Mode) */
11118 #define TIM_CCMR2_OC4M_0          (0x0001UL << TIM_CCMR2_OC4M_Pos)             /*!< 0x00001000 */
11119 #define TIM_CCMR2_OC4M_1          (0x0002UL << TIM_CCMR2_OC4M_Pos)             /*!< 0x00002000 */
11120 #define TIM_CCMR2_OC4M_2          (0x0004UL << TIM_CCMR2_OC4M_Pos)             /*!< 0x00004000 */
11121 #define TIM_CCMR2_OC4M_3          (0x1000UL << TIM_CCMR2_OC4M_Pos)             /*!< 0x01000000 */
11122 
11123 #define TIM_CCMR2_OC4CE_Pos       (15U)
11124 #define TIM_CCMR2_OC4CE_Msk       (0x1UL << TIM_CCMR2_OC4CE_Pos)               /*!< 0x00008000 */
11125 #define TIM_CCMR2_OC4CE           TIM_CCMR2_OC4CE_Msk                          /*!<Output Compare 4 Clear Enable */
11126 
11127 /*----------------------------------------------------------------------------*/
11128 #define TIM_CCMR2_IC3PSC_Pos      (2U)
11129 #define TIM_CCMR2_IC3PSC_Msk      (0x3UL << TIM_CCMR2_IC3PSC_Pos)              /*!< 0x0000000C */
11130 #define TIM_CCMR2_IC3PSC          TIM_CCMR2_IC3PSC_Msk                         /*!<IC3PSC[1:0] bits (Input Capture 3 Prescaler) */
11131 #define TIM_CCMR2_IC3PSC_0        (0x1UL << TIM_CCMR2_IC3PSC_Pos)              /*!< 0x00000004 */
11132 #define TIM_CCMR2_IC3PSC_1        (0x2UL << TIM_CCMR2_IC3PSC_Pos)              /*!< 0x00000008 */
11133 
11134 #define TIM_CCMR2_IC3F_Pos        (4U)
11135 #define TIM_CCMR2_IC3F_Msk        (0xFUL << TIM_CCMR2_IC3F_Pos)                /*!< 0x000000F0 */
11136 #define TIM_CCMR2_IC3F            TIM_CCMR2_IC3F_Msk                           /*!<IC3F[3:0] bits (Input Capture 3 Filter) */
11137 #define TIM_CCMR2_IC3F_0          (0x1UL << TIM_CCMR2_IC3F_Pos)                /*!< 0x00000010 */
11138 #define TIM_CCMR2_IC3F_1          (0x2UL << TIM_CCMR2_IC3F_Pos)                /*!< 0x00000020 */
11139 #define TIM_CCMR2_IC3F_2          (0x4UL << TIM_CCMR2_IC3F_Pos)                /*!< 0x00000040 */
11140 #define TIM_CCMR2_IC3F_3          (0x8UL << TIM_CCMR2_IC3F_Pos)                /*!< 0x00000080 */
11141 
11142 #define TIM_CCMR2_IC4PSC_Pos      (10U)
11143 #define TIM_CCMR2_IC4PSC_Msk      (0x3UL << TIM_CCMR2_IC4PSC_Pos)              /*!< 0x00000C00 */
11144 #define TIM_CCMR2_IC4PSC          TIM_CCMR2_IC4PSC_Msk                         /*!<IC4PSC[1:0] bits (Input Capture 4 Prescaler) */
11145 #define TIM_CCMR2_IC4PSC_0        (0x1UL << TIM_CCMR2_IC4PSC_Pos)              /*!< 0x00000400 */
11146 #define TIM_CCMR2_IC4PSC_1        (0x2UL << TIM_CCMR2_IC4PSC_Pos)              /*!< 0x00000800 */
11147 
11148 #define TIM_CCMR2_IC4F_Pos        (12U)
11149 #define TIM_CCMR2_IC4F_Msk        (0xFUL << TIM_CCMR2_IC4F_Pos)                /*!< 0x0000F000 */
11150 #define TIM_CCMR2_IC4F            TIM_CCMR2_IC4F_Msk                           /*!<IC4F[3:0] bits (Input Capture 4 Filter) */
11151 #define TIM_CCMR2_IC4F_0          (0x1UL << TIM_CCMR2_IC4F_Pos)                /*!< 0x00001000 */
11152 #define TIM_CCMR2_IC4F_1          (0x2UL << TIM_CCMR2_IC4F_Pos)                /*!< 0x00002000 */
11153 #define TIM_CCMR2_IC4F_2          (0x4UL << TIM_CCMR2_IC4F_Pos)                /*!< 0x00004000 */
11154 #define TIM_CCMR2_IC4F_3          (0x8UL << TIM_CCMR2_IC4F_Pos)                /*!< 0x00008000 */
11155 
11156 /******************  Bit definition for TIM_CCMR3 register  *******************/
11157 #define TIM_CCMR3_OC5FE_Pos       (2U)
11158 #define TIM_CCMR3_OC5FE_Msk       (0x1UL << TIM_CCMR3_OC5FE_Pos)               /*!< 0x00000004 */
11159 #define TIM_CCMR3_OC5FE           TIM_CCMR3_OC5FE_Msk                          /*!<Output Compare 5 Fast enable */
11160 #define TIM_CCMR3_OC5PE_Pos       (3U)
11161 #define TIM_CCMR3_OC5PE_Msk       (0x1UL << TIM_CCMR3_OC5PE_Pos)               /*!< 0x00000008 */
11162 #define TIM_CCMR3_OC5PE           TIM_CCMR3_OC5PE_Msk                          /*!<Output Compare 5 Preload enable */
11163 
11164 #define TIM_CCMR3_OC5M_Pos        (4U)
11165 #define TIM_CCMR3_OC5M_Msk        (0x1007UL << TIM_CCMR3_OC5M_Pos)             /*!< 0x00010070 */
11166 #define TIM_CCMR3_OC5M            TIM_CCMR3_OC5M_Msk                           /*!<OC5M[3:0] bits (Output Compare 5 Mode) */
11167 #define TIM_CCMR3_OC5M_0          (0x0001UL << TIM_CCMR3_OC5M_Pos)             /*!< 0x00000010 */
11168 #define TIM_CCMR3_OC5M_1          (0x0002UL << TIM_CCMR3_OC5M_Pos)             /*!< 0x00000020 */
11169 #define TIM_CCMR3_OC5M_2          (0x0004UL << TIM_CCMR3_OC5M_Pos)             /*!< 0x00000040 */
11170 #define TIM_CCMR3_OC5M_3          (0x1000UL << TIM_CCMR3_OC5M_Pos)             /*!< 0x00010000 */
11171 
11172 #define TIM_CCMR3_OC5CE_Pos       (7U)
11173 #define TIM_CCMR3_OC5CE_Msk       (0x1UL << TIM_CCMR3_OC5CE_Pos)               /*!< 0x00000080 */
11174 #define TIM_CCMR3_OC5CE           TIM_CCMR3_OC5CE_Msk                          /*!<Output Compare 5 Clear Enable */
11175 
11176 #define TIM_CCMR3_OC6FE_Pos       (10U)
11177 #define TIM_CCMR3_OC6FE_Msk       (0x1UL << TIM_CCMR3_OC6FE_Pos)               /*!< 0x00000400 */
11178 #define TIM_CCMR3_OC6FE           TIM_CCMR3_OC6FE_Msk                          /*!<Output Compare 6 Fast enable */
11179 #define TIM_CCMR3_OC6PE_Pos       (11U)
11180 #define TIM_CCMR3_OC6PE_Msk       (0x1UL << TIM_CCMR3_OC6PE_Pos)               /*!< 0x00000800 */
11181 #define TIM_CCMR3_OC6PE           TIM_CCMR3_OC6PE_Msk                          /*!<Output Compare 6 Preload enable */
11182 
11183 #define TIM_CCMR3_OC6M_Pos        (12U)
11184 #define TIM_CCMR3_OC6M_Msk        (0x1007UL << TIM_CCMR3_OC6M_Pos)             /*!< 0x01007000 */
11185 #define TIM_CCMR3_OC6M            TIM_CCMR3_OC6M_Msk                           /*!<OC6M[3:0] bits (Output Compare 6 Mode) */
11186 #define TIM_CCMR3_OC6M_0          (0x0001UL << TIM_CCMR3_OC6M_Pos)             /*!< 0x00001000 */
11187 #define TIM_CCMR3_OC6M_1          (0x0002UL << TIM_CCMR3_OC6M_Pos)             /*!< 0x00002000 */
11188 #define TIM_CCMR3_OC6M_2          (0x0004UL << TIM_CCMR3_OC6M_Pos)             /*!< 0x00004000 */
11189 #define TIM_CCMR3_OC6M_3          (0x1000UL << TIM_CCMR3_OC6M_Pos)             /*!< 0x01000000 */
11190 
11191 #define TIM_CCMR3_OC6CE_Pos       (15U)
11192 #define TIM_CCMR3_OC6CE_Msk       (0x1UL << TIM_CCMR3_OC6CE_Pos)               /*!< 0x00008000 */
11193 #define TIM_CCMR3_OC6CE           TIM_CCMR3_OC6CE_Msk                          /*!<Output Compare 6 Clear Enable */
11194 
11195 /*******************  Bit definition for TIM_CCER register  *******************/
11196 #define TIM_CCER_CC1E_Pos         (0U)
11197 #define TIM_CCER_CC1E_Msk         (0x1UL << TIM_CCER_CC1E_Pos)                 /*!< 0x00000001 */
11198 #define TIM_CCER_CC1E             TIM_CCER_CC1E_Msk                            /*!<Capture/Compare 1 output enable */
11199 #define TIM_CCER_CC1P_Pos         (1U)
11200 #define TIM_CCER_CC1P_Msk         (0x1UL << TIM_CCER_CC1P_Pos)                 /*!< 0x00000002 */
11201 #define TIM_CCER_CC1P             TIM_CCER_CC1P_Msk                            /*!<Capture/Compare 1 output Polarity */
11202 #define TIM_CCER_CC1NE_Pos        (2U)
11203 #define TIM_CCER_CC1NE_Msk        (0x1UL << TIM_CCER_CC1NE_Pos)                /*!< 0x00000004 */
11204 #define TIM_CCER_CC1NE            TIM_CCER_CC1NE_Msk                           /*!<Capture/Compare 1 Complementary output enable */
11205 #define TIM_CCER_CC1NP_Pos        (3U)
11206 #define TIM_CCER_CC1NP_Msk        (0x1UL << TIM_CCER_CC1NP_Pos)                /*!< 0x00000008 */
11207 #define TIM_CCER_CC1NP            TIM_CCER_CC1NP_Msk                           /*!<Capture/Compare 1 Complementary output Polarity */
11208 #define TIM_CCER_CC2E_Pos         (4U)
11209 #define TIM_CCER_CC2E_Msk         (0x1UL << TIM_CCER_CC2E_Pos)                 /*!< 0x00000010 */
11210 #define TIM_CCER_CC2E             TIM_CCER_CC2E_Msk                            /*!<Capture/Compare 2 output enable */
11211 #define TIM_CCER_CC2P_Pos         (5U)
11212 #define TIM_CCER_CC2P_Msk         (0x1UL << TIM_CCER_CC2P_Pos)                 /*!< 0x00000020 */
11213 #define TIM_CCER_CC2P             TIM_CCER_CC2P_Msk                            /*!<Capture/Compare 2 output Polarity */
11214 #define TIM_CCER_CC2NE_Pos        (6U)
11215 #define TIM_CCER_CC2NE_Msk        (0x1UL << TIM_CCER_CC2NE_Pos)                /*!< 0x00000040 */
11216 #define TIM_CCER_CC2NE            TIM_CCER_CC2NE_Msk                           /*!<Capture/Compare 2 Complementary output enable */
11217 #define TIM_CCER_CC2NP_Pos        (7U)
11218 #define TIM_CCER_CC2NP_Msk        (0x1UL << TIM_CCER_CC2NP_Pos)                /*!< 0x00000080 */
11219 #define TIM_CCER_CC2NP            TIM_CCER_CC2NP_Msk                           /*!<Capture/Compare 2 Complementary output Polarity */
11220 #define TIM_CCER_CC3E_Pos         (8U)
11221 #define TIM_CCER_CC3E_Msk         (0x1UL << TIM_CCER_CC3E_Pos)                 /*!< 0x00000100 */
11222 #define TIM_CCER_CC3E             TIM_CCER_CC3E_Msk                            /*!<Capture/Compare 3 output enable */
11223 #define TIM_CCER_CC3P_Pos         (9U)
11224 #define TIM_CCER_CC3P_Msk         (0x1UL << TIM_CCER_CC3P_Pos)                 /*!< 0x00000200 */
11225 #define TIM_CCER_CC3P             TIM_CCER_CC3P_Msk                            /*!<Capture/Compare 3 output Polarity */
11226 #define TIM_CCER_CC3NE_Pos        (10U)
11227 #define TIM_CCER_CC3NE_Msk        (0x1UL << TIM_CCER_CC3NE_Pos)                /*!< 0x00000400 */
11228 #define TIM_CCER_CC3NE            TIM_CCER_CC3NE_Msk                           /*!<Capture/Compare 3 Complementary output enable */
11229 #define TIM_CCER_CC3NP_Pos        (11U)
11230 #define TIM_CCER_CC3NP_Msk        (0x1UL << TIM_CCER_CC3NP_Pos)                /*!< 0x00000800 */
11231 #define TIM_CCER_CC3NP            TIM_CCER_CC3NP_Msk                           /*!<Capture/Compare 3 Complementary output Polarity */
11232 #define TIM_CCER_CC4E_Pos         (12U)
11233 #define TIM_CCER_CC4E_Msk         (0x1UL << TIM_CCER_CC4E_Pos)                 /*!< 0x00001000 */
11234 #define TIM_CCER_CC4E             TIM_CCER_CC4E_Msk                            /*!<Capture/Compare 4 output enable */
11235 #define TIM_CCER_CC4P_Pos         (13U)
11236 #define TIM_CCER_CC4P_Msk         (0x1UL << TIM_CCER_CC4P_Pos)                 /*!< 0x00002000 */
11237 #define TIM_CCER_CC4P             TIM_CCER_CC4P_Msk                            /*!<Capture/Compare 4 output Polarity */
11238 #define TIM_CCER_CC4NE_Pos        (14U)
11239 #define TIM_CCER_CC4NE_Msk        (0x1UL << TIM_CCER_CC4NE_Pos)                /*!< 0x00004000 */
11240 #define TIM_CCER_CC4NE            TIM_CCER_CC4NE_Msk                           /*!<Capture/Compare 4 Complementary output enable */
11241 #define TIM_CCER_CC4NP_Pos        (15U)
11242 #define TIM_CCER_CC4NP_Msk        (0x1UL << TIM_CCER_CC4NP_Pos)                /*!< 0x00008000 */
11243 #define TIM_CCER_CC4NP            TIM_CCER_CC4NP_Msk                           /*!<Capture/Compare 4 Complementary output Polarity */
11244 #define TIM_CCER_CC5E_Pos         (16U)
11245 #define TIM_CCER_CC5E_Msk         (0x1UL << TIM_CCER_CC5E_Pos)                 /*!< 0x00010000 */
11246 #define TIM_CCER_CC5E             TIM_CCER_CC5E_Msk                            /*!<Capture/Compare 5 output enable */
11247 #define TIM_CCER_CC5P_Pos         (17U)
11248 #define TIM_CCER_CC5P_Msk         (0x1UL << TIM_CCER_CC5P_Pos)                 /*!< 0x00020000 */
11249 #define TIM_CCER_CC5P             TIM_CCER_CC5P_Msk                            /*!<Capture/Compare 5 output Polarity */
11250 #define TIM_CCER_CC6E_Pos         (20U)
11251 #define TIM_CCER_CC6E_Msk         (0x1UL << TIM_CCER_CC6E_Pos)                 /*!< 0x00100000 */
11252 #define TIM_CCER_CC6E             TIM_CCER_CC6E_Msk                            /*!<Capture/Compare 6 output enable */
11253 #define TIM_CCER_CC6P_Pos         (21U)
11254 #define TIM_CCER_CC6P_Msk         (0x1UL << TIM_CCER_CC6P_Pos)                 /*!< 0x00200000 */
11255 #define TIM_CCER_CC6P             TIM_CCER_CC6P_Msk                            /*!<Capture/Compare 6 output Polarity */
11256 
11257 /*******************  Bit definition for TIM_CNT register  ********************/
11258 #define TIM_CNT_CNT_Pos           (0U)
11259 #define TIM_CNT_CNT_Msk           (0xFFFFFFFFUL << TIM_CNT_CNT_Pos)            /*!< 0xFFFFFFFF */
11260 #define TIM_CNT_CNT               TIM_CNT_CNT_Msk                              /*!<Counter Value */
11261 #define TIM_CNT_UIFCPY_Pos        (31U)
11262 #define TIM_CNT_UIFCPY_Msk        (0x1UL << TIM_CNT_UIFCPY_Pos)                /*!< 0x80000000 */
11263 #define TIM_CNT_UIFCPY            TIM_CNT_UIFCPY_Msk                           /*!<Update interrupt flag copy (if UIFREMAP=1) */
11264 
11265 /*******************  Bit definition for TIM_PSC register  ********************/
11266 #define TIM_PSC_PSC_Pos           (0U)
11267 #define TIM_PSC_PSC_Msk           (0xFFFFUL << TIM_PSC_PSC_Pos)                /*!< 0x0000FFFF */
11268 #define TIM_PSC_PSC               TIM_PSC_PSC_Msk                              /*!<Prescaler Value */
11269 
11270 /*******************  Bit definition for TIM_ARR register  ********************/
11271 #define TIM_ARR_ARR_Pos           (0U)
11272 #define TIM_ARR_ARR_Msk           (0xFFFFFFFFUL << TIM_ARR_ARR_Pos)            /*!< 0xFFFFFFFF */
11273 #define TIM_ARR_ARR               TIM_ARR_ARR_Msk                              /*!<Actual auto-reload Value */
11274 
11275 /*******************  Bit definition for TIM_RCR register  ********************/
11276 #define TIM_RCR_REP_Pos           (0U)
11277 #define TIM_RCR_REP_Msk           (0xFFFFUL << TIM_RCR_REP_Pos)                /*!< 0x0000FFFF */
11278 #define TIM_RCR_REP               TIM_RCR_REP_Msk                              /*!<Repetition Counter Value */
11279 
11280 /*******************  Bit definition for TIM_CCR1 register  *******************/
11281 #define TIM_CCR1_CCR1_Pos         (0U)
11282 #define TIM_CCR1_CCR1_Msk         (0xFFFFUL << TIM_CCR1_CCR1_Pos)              /*!< 0x0000FFFF */
11283 #define TIM_CCR1_CCR1             TIM_CCR1_CCR1_Msk                            /*!<Capture/Compare 1 Value */
11284 
11285 /*******************  Bit definition for TIM_CCR2 register  *******************/
11286 #define TIM_CCR2_CCR2_Pos         (0U)
11287 #define TIM_CCR2_CCR2_Msk         (0xFFFFUL << TIM_CCR2_CCR2_Pos)              /*!< 0x0000FFFF */
11288 #define TIM_CCR2_CCR2             TIM_CCR2_CCR2_Msk                            /*!<Capture/Compare 2 Value */
11289 
11290 /*******************  Bit definition for TIM_CCR3 register  *******************/
11291 #define TIM_CCR3_CCR3_Pos         (0U)
11292 #define TIM_CCR3_CCR3_Msk         (0xFFFFUL << TIM_CCR3_CCR3_Pos)              /*!< 0x0000FFFF */
11293 #define TIM_CCR3_CCR3             TIM_CCR3_CCR3_Msk                            /*!<Capture/Compare 3 Value */
11294 
11295 /*******************  Bit definition for TIM_CCR4 register  *******************/
11296 #define TIM_CCR4_CCR4_Pos         (0U)
11297 #define TIM_CCR4_CCR4_Msk         (0xFFFFUL << TIM_CCR4_CCR4_Pos)              /*!< 0x0000FFFF */
11298 #define TIM_CCR4_CCR4             TIM_CCR4_CCR4_Msk                            /*!<Capture/Compare 4 Value */
11299 
11300 /*******************  Bit definition for TIM_CCR5 register  *******************/
11301 #define TIM_CCR5_CCR5_Pos         (0U)
11302 #define TIM_CCR5_CCR5_Msk         (0xFFFFFFFFUL << TIM_CCR5_CCR5_Pos)          /*!< 0xFFFFFFFF */
11303 #define TIM_CCR5_CCR5             TIM_CCR5_CCR5_Msk                            /*!<Capture/Compare 5 Value */
11304 #define TIM_CCR5_GC5C1_Pos        (29U)
11305 #define TIM_CCR5_GC5C1_Msk        (0x1UL << TIM_CCR5_GC5C1_Pos)                /*!< 0x20000000 */
11306 #define TIM_CCR5_GC5C1            TIM_CCR5_GC5C1_Msk                           /*!<Group Channel 5 and Channel 1 */
11307 #define TIM_CCR5_GC5C2_Pos        (30U)
11308 #define TIM_CCR5_GC5C2_Msk        (0x1UL << TIM_CCR5_GC5C2_Pos)                /*!< 0x40000000 */
11309 #define TIM_CCR5_GC5C2            TIM_CCR5_GC5C2_Msk                           /*!<Group Channel 5 and Channel 2 */
11310 #define TIM_CCR5_GC5C3_Pos        (31U)
11311 #define TIM_CCR5_GC5C3_Msk        (0x1UL << TIM_CCR5_GC5C3_Pos)                /*!< 0x80000000 */
11312 #define TIM_CCR5_GC5C3            TIM_CCR5_GC5C3_Msk                           /*!<Group Channel 5 and Channel 3 */
11313 
11314 /*******************  Bit definition for TIM_CCR6 register  *******************/
11315 #define TIM_CCR6_CCR6_Pos         (0U)
11316 #define TIM_CCR6_CCR6_Msk         (0xFFFFUL << TIM_CCR6_CCR6_Pos)              /*!< 0x0000FFFF */
11317 #define TIM_CCR6_CCR6             TIM_CCR6_CCR6_Msk                            /*!<Capture/Compare 6 Value */
11318 
11319 /*******************  Bit definition for TIM_BDTR register  *******************/
11320 #define TIM_BDTR_DTG_Pos          (0U)
11321 #define TIM_BDTR_DTG_Msk          (0xFFUL << TIM_BDTR_DTG_Pos)                 /*!< 0x000000FF */
11322 #define TIM_BDTR_DTG              TIM_BDTR_DTG_Msk                             /*!<DTG[0:7] bits (Dead-Time Generator set-up) */
11323 #define TIM_BDTR_DTG_0            (0x01UL << TIM_BDTR_DTG_Pos)                 /*!< 0x00000001 */
11324 #define TIM_BDTR_DTG_1            (0x02UL << TIM_BDTR_DTG_Pos)                 /*!< 0x00000002 */
11325 #define TIM_BDTR_DTG_2            (0x04UL << TIM_BDTR_DTG_Pos)                 /*!< 0x00000004 */
11326 #define TIM_BDTR_DTG_3            (0x08UL << TIM_BDTR_DTG_Pos)                 /*!< 0x00000008 */
11327 #define TIM_BDTR_DTG_4            (0x10UL << TIM_BDTR_DTG_Pos)                 /*!< 0x00000010 */
11328 #define TIM_BDTR_DTG_5            (0x20UL << TIM_BDTR_DTG_Pos)                 /*!< 0x00000020 */
11329 #define TIM_BDTR_DTG_6            (0x40UL << TIM_BDTR_DTG_Pos)                 /*!< 0x00000040 */
11330 #define TIM_BDTR_DTG_7            (0x80UL << TIM_BDTR_DTG_Pos)                 /*!< 0x00000080 */
11331 
11332 #define TIM_BDTR_LOCK_Pos         (8U)
11333 #define TIM_BDTR_LOCK_Msk         (0x3UL << TIM_BDTR_LOCK_Pos)                 /*!< 0x00000300 */
11334 #define TIM_BDTR_LOCK             TIM_BDTR_LOCK_Msk                            /*!<LOCK[1:0] bits (Lock Configuration) */
11335 #define TIM_BDTR_LOCK_0           (0x1UL << TIM_BDTR_LOCK_Pos)                 /*!< 0x00000100 */
11336 #define TIM_BDTR_LOCK_1           (0x2UL << TIM_BDTR_LOCK_Pos)                 /*!< 0x00000200 */
11337 
11338 #define TIM_BDTR_OSSI_Pos         (10U)
11339 #define TIM_BDTR_OSSI_Msk         (0x1UL << TIM_BDTR_OSSI_Pos)                 /*!< 0x00000400 */
11340 #define TIM_BDTR_OSSI             TIM_BDTR_OSSI_Msk                            /*!<Off-State Selection for Idle mode */
11341 #define TIM_BDTR_OSSR_Pos         (11U)
11342 #define TIM_BDTR_OSSR_Msk         (0x1UL << TIM_BDTR_OSSR_Pos)                 /*!< 0x00000800 */
11343 #define TIM_BDTR_OSSR             TIM_BDTR_OSSR_Msk                            /*!<Off-State Selection for Run mode */
11344 #define TIM_BDTR_BKE_Pos          (12U)
11345 #define TIM_BDTR_BKE_Msk          (0x1UL << TIM_BDTR_BKE_Pos)                  /*!< 0x00001000 */
11346 #define TIM_BDTR_BKE              TIM_BDTR_BKE_Msk                             /*!<Break enable for Break 1 */
11347 #define TIM_BDTR_BKP_Pos          (13U)
11348 #define TIM_BDTR_BKP_Msk          (0x1UL << TIM_BDTR_BKP_Pos)                  /*!< 0x00002000 */
11349 #define TIM_BDTR_BKP              TIM_BDTR_BKP_Msk                             /*!<Break Polarity for Break 1 */
11350 #define TIM_BDTR_AOE_Pos          (14U)
11351 #define TIM_BDTR_AOE_Msk          (0x1UL << TIM_BDTR_AOE_Pos)                  /*!< 0x00004000 */
11352 #define TIM_BDTR_AOE              TIM_BDTR_AOE_Msk                             /*!<Automatic Output enable */
11353 #define TIM_BDTR_MOE_Pos          (15U)
11354 #define TIM_BDTR_MOE_Msk          (0x1UL << TIM_BDTR_MOE_Pos)                  /*!< 0x00008000 */
11355 #define TIM_BDTR_MOE              TIM_BDTR_MOE_Msk                             /*!<Main Output enable */
11356 
11357 #define TIM_BDTR_BKF_Pos          (16U)
11358 #define TIM_BDTR_BKF_Msk          (0xFUL << TIM_BDTR_BKF_Pos)                  /*!< 0x000F0000 */
11359 #define TIM_BDTR_BKF              TIM_BDTR_BKF_Msk                             /*!<Break Filter for Break 1 */
11360 #define TIM_BDTR_BK2F_Pos         (20U)
11361 #define TIM_BDTR_BK2F_Msk         (0xFUL << TIM_BDTR_BK2F_Pos)                 /*!< 0x00F00000 */
11362 #define TIM_BDTR_BK2F             TIM_BDTR_BK2F_Msk                            /*!<Break Filter for Break 2 */
11363 
11364 #define TIM_BDTR_BK2E_Pos         (24U)
11365 #define TIM_BDTR_BK2E_Msk         (0x1UL << TIM_BDTR_BK2E_Pos)                 /*!< 0x01000000 */
11366 #define TIM_BDTR_BK2E             TIM_BDTR_BK2E_Msk                            /*!<Break enable for Break 2 */
11367 #define TIM_BDTR_BK2P_Pos         (25U)
11368 #define TIM_BDTR_BK2P_Msk         (0x1UL << TIM_BDTR_BK2P_Pos)                 /*!< 0x02000000 */
11369 #define TIM_BDTR_BK2P             TIM_BDTR_BK2P_Msk                            /*!<Break Polarity for Break 2 */
11370 
11371 #define TIM_BDTR_BKDSRM_Pos       (26U)
11372 #define TIM_BDTR_BKDSRM_Msk       (0x1UL << TIM_BDTR_BKDSRM_Pos)               /*!< 0x04000000 */
11373 #define TIM_BDTR_BKDSRM           TIM_BDTR_BKDSRM_Msk                          /*!<Break disarming/re-arming */
11374 #define TIM_BDTR_BK2DSRM_Pos      (27U)
11375 #define TIM_BDTR_BK2DSRM_Msk      (0x1UL << TIM_BDTR_BK2DSRM_Pos)              /*!< 0x08000000 */
11376 #define TIM_BDTR_BK2DSRM          TIM_BDTR_BK2DSRM_Msk                         /*!<Break2 disarming/re-arming */
11377 
11378 #define TIM_BDTR_BKBID_Pos        (28U)
11379 #define TIM_BDTR_BKBID_Msk        (0x1UL << TIM_BDTR_BKBID_Pos)                /*!< 0x10000000 */
11380 #define TIM_BDTR_BKBID            TIM_BDTR_BKBID_Msk                           /*!<Break BIDirectional */
11381 #define TIM_BDTR_BK2BID_Pos       (29U)
11382 #define TIM_BDTR_BK2BID_Msk       (0x1UL << TIM_BDTR_BK2BID_Pos)               /*!< 0x20000000 */
11383 #define TIM_BDTR_BK2BID           TIM_BDTR_BK2BID_Msk                          /*!<Break2 BIDirectional */
11384 
11385 /*******************  Bit definition for TIM_DCR register  ********************/
11386 #define TIM_DCR_DBA_Pos           (0U)
11387 #define TIM_DCR_DBA_Msk           (0x1FUL << TIM_DCR_DBA_Pos)                  /*!< 0x0000001F */
11388 #define TIM_DCR_DBA               TIM_DCR_DBA_Msk                              /*!<DBA[4:0] bits (DMA Base Address) */
11389 #define TIM_DCR_DBA_0             (0x01UL << TIM_DCR_DBA_Pos)                  /*!< 0x00000001 */
11390 #define TIM_DCR_DBA_1             (0x02UL << TIM_DCR_DBA_Pos)                  /*!< 0x00000002 */
11391 #define TIM_DCR_DBA_2             (0x04UL << TIM_DCR_DBA_Pos)                  /*!< 0x00000004 */
11392 #define TIM_DCR_DBA_3             (0x08UL << TIM_DCR_DBA_Pos)                  /*!< 0x00000008 */
11393 #define TIM_DCR_DBA_4             (0x10UL << TIM_DCR_DBA_Pos)                  /*!< 0x00000010 */
11394 
11395 #define TIM_DCR_DBL_Pos           (8U)
11396 #define TIM_DCR_DBL_Msk           (0x1FUL << TIM_DCR_DBL_Pos)                  /*!< 0x00001F00 */
11397 #define TIM_DCR_DBL               TIM_DCR_DBL_Msk                              /*!<DBL[4:0] bits (DMA Burst Length) */
11398 #define TIM_DCR_DBL_0             (0x01UL << TIM_DCR_DBL_Pos)                  /*!< 0x00000100 */
11399 #define TIM_DCR_DBL_1             (0x02UL << TIM_DCR_DBL_Pos)                  /*!< 0x00000200 */
11400 #define TIM_DCR_DBL_2             (0x04UL << TIM_DCR_DBL_Pos)                  /*!< 0x00000400 */
11401 #define TIM_DCR_DBL_3             (0x08UL << TIM_DCR_DBL_Pos)                  /*!< 0x00000800 */
11402 #define TIM_DCR_DBL_4             (0x10UL << TIM_DCR_DBL_Pos)                  /*!< 0x00001000 */
11403 
11404 /*******************  Bit definition for TIM1_AF1 register  *******************/
11405 #define TIM1_AF1_BKINE_Pos        (0U)
11406 #define TIM1_AF1_BKINE_Msk        (0x1UL << TIM1_AF1_BKINE_Pos)                /*!< 0x00000001 */
11407 #define TIM1_AF1_BKINE            TIM1_AF1_BKINE_Msk                           /*!<BRK BKIN input enable */
11408 #define TIM1_AF1_BKCMP1E_Pos      (1U)
11409 #define TIM1_AF1_BKCMP1E_Msk      (0x1UL << TIM1_AF1_BKCMP1E_Pos)              /*!< 0x00000002 */
11410 #define TIM1_AF1_BKCMP1E          TIM1_AF1_BKCMP1E_Msk                         /*!<BRK COMP1 enable */
11411 #define TIM1_AF1_BKCMP2E_Pos      (2U)
11412 #define TIM1_AF1_BKCMP2E_Msk      (0x1UL << TIM1_AF1_BKCMP2E_Pos)              /*!< 0x00000004 */
11413 #define TIM1_AF1_BKCMP2E          TIM1_AF1_BKCMP2E_Msk                         /*!<BRK COMP2 enable */
11414 #define TIM1_AF1_BKCMP3E_Pos      (3U)
11415 #define TIM1_AF1_BKCMP3E_Msk      (0x1UL << TIM1_AF1_BKCMP3E_Pos)              /*!< 0x00000008 */
11416 #define TIM1_AF1_BKCMP3E          TIM1_AF1_BKCMP3E_Msk                         /*!<BRK COMP3 enable */
11417 #define TIM1_AF1_BKCMP4E_Pos      (4U)
11418 #define TIM1_AF1_BKCMP4E_Msk      (0x1UL << TIM1_AF1_BKCMP4E_Pos)              /*!< 0x00000010 */
11419 #define TIM1_AF1_BKCMP4E          TIM1_AF1_BKCMP4E_Msk                         /*!<BRK COMP4 enable */
11420 #define TIM1_AF1_BKINP_Pos        (9U)
11421 #define TIM1_AF1_BKINP_Msk        (0x1UL << TIM1_AF1_BKINP_Pos)                /*!< 0x00000200 */
11422 #define TIM1_AF1_BKINP            TIM1_AF1_BKINP_Msk                           /*!<BRK BKIN input polarity */
11423 #define TIM1_AF1_BKCMP1P_Pos      (10U)
11424 #define TIM1_AF1_BKCMP1P_Msk      (0x1UL << TIM1_AF1_BKCMP1P_Pos)              /*!< 0x00000400 */
11425 #define TIM1_AF1_BKCMP1P          TIM1_AF1_BKCMP1P_Msk                         /*!<BRK COMP1 input polarity */
11426 #define TIM1_AF1_BKCMP2P_Pos      (11U)
11427 #define TIM1_AF1_BKCMP2P_Msk      (0x1UL << TIM1_AF1_BKCMP2P_Pos)              /*!< 0x00000800 */
11428 #define TIM1_AF1_BKCMP2P          TIM1_AF1_BKCMP2P_Msk                         /*!<BRK COMP2 input polarity */
11429 #define TIM1_AF1_BKCMP3P_Pos      (12U)
11430 #define TIM1_AF1_BKCMP3P_Msk      (0x1UL << TIM1_AF1_BKCMP3P_Pos)              /*!< 0x00001000 */
11431 #define TIM1_AF1_BKCMP3P          TIM1_AF1_BKCMP3P_Msk                         /*!<BRK COMP3 input polarity */
11432 #define TIM1_AF1_BKCMP4P_Pos      (13U)
11433 #define TIM1_AF1_BKCMP4P_Msk      (0x1UL << TIM1_AF1_BKCMP4P_Pos)              /*!< 0x00002000 */
11434 #define TIM1_AF1_BKCMP4P          TIM1_AF1_BKCMP4P_Msk                         /*!<BRK COMP4 input polarity */
11435 #define TIM1_AF1_ETRSEL_Pos       (14U)
11436 #define TIM1_AF1_ETRSEL_Msk       (0xFUL << TIM1_AF1_ETRSEL_Pos)               /*!< 0x0003C000 */
11437 #define TIM1_AF1_ETRSEL           TIM1_AF1_ETRSEL_Msk                          /*!<ETRSEL[3:0] bits (TIM1 ETR source selection) */
11438 #define TIM1_AF1_ETRSEL_0         (0x1UL << TIM1_AF1_ETRSEL_Pos)               /*!< 0x00004000 */
11439 #define TIM1_AF1_ETRSEL_1         (0x2UL << TIM1_AF1_ETRSEL_Pos)               /*!< 0x00008000 */
11440 #define TIM1_AF1_ETRSEL_2         (0x4UL << TIM1_AF1_ETRSEL_Pos)               /*!< 0x00010000 */
11441 #define TIM1_AF1_ETRSEL_3         (0x8UL << TIM1_AF1_ETRSEL_Pos)               /*!< 0x00020000 */
11442 
11443 /*******************  Bit definition for TIM1_AF2 register  *********************/
11444 #define TIM1_AF2_BK2INE_Pos        (0U)
11445 #define TIM1_AF2_BK2INE_Msk        (0x1UL << TIM1_AF2_BK2INE_Pos)                /*!< 0x00000001 */
11446 #define TIM1_AF2_BK2INE            TIM1_AF2_BK2INE_Msk                           /*!<BRK2 BKIN input enable */
11447 #define TIM1_AF2_BK2CMP1E_Pos      (1U)
11448 #define TIM1_AF2_BK2CMP1E_Msk      (0x1UL << TIM1_AF2_BK2CMP1E_Pos)              /*!< 0x00000002 */
11449 #define TIM1_AF2_BK2CMP1E          TIM1_AF2_BK2CMP1E_Msk                         /*!<BRK2 COMP1 enable */
11450 #define TIM1_AF2_BK2CMP2E_Pos      (2U)
11451 #define TIM1_AF2_BK2CMP2E_Msk      (0x1UL << TIM1_AF2_BK2CMP2E_Pos)              /*!< 0x00000004 */
11452 #define TIM1_AF2_BK2CMP2E          TIM1_AF2_BK2CMP2E_Msk                         /*!<BRK2 COMP2 enable */
11453 #define TIM1_AF2_BK2CMP3E_Pos      (3U)
11454 #define TIM1_AF2_BK2CMP3E_Msk      (0x1UL << TIM1_AF2_BK2CMP3E_Pos)              /*!< 0x00000008 */
11455 #define TIM1_AF2_BK2CMP3E          TIM1_AF2_BK2CMP3E_Msk                         /*!<BRK2 COMP3 enable */
11456 #define TIM1_AF2_BK2CMP4E_Pos      (4U)
11457 #define TIM1_AF2_BK2CMP4E_Msk      (0x1UL << TIM1_AF2_BK2CMP4E_Pos)              /*!< 0x00000010 */
11458 #define TIM1_AF2_BK2CMP4E          TIM1_AF2_BK2CMP4E_Msk                         /*!<BRK2 COMP4 enable */
11459 #define TIM1_AF2_BK2INP_Pos        (9U)
11460 #define TIM1_AF2_BK2INP_Msk        (0x1UL << TIM1_AF2_BK2INP_Pos)                /*!< 0x00000200 */
11461 #define TIM1_AF2_BK2INP            TIM1_AF2_BK2INP_Msk                           /*!<BRK2 BKIN input polarity */
11462 #define TIM1_AF2_BK2CMP1P_Pos      (10U)
11463 #define TIM1_AF2_BK2CMP1P_Msk      (0x1UL << TIM1_AF2_BK2CMP1P_Pos)              /*!< 0x00000400 */
11464 #define TIM1_AF2_BK2CMP1P          TIM1_AF2_BK2CMP1P_Msk                         /*!<BRK2 COMP1 input polarity */
11465 #define TIM1_AF2_BK2CMP2P_Pos      (11U)
11466 #define TIM1_AF2_BK2CMP2P_Msk      (0x1UL << TIM1_AF2_BK2CMP2P_Pos)              /*!< 0x00000800 */
11467 #define TIM1_AF2_BK2CMP2P          TIM1_AF2_BK2CMP2P_Msk                         /*!<BRK2 COMP2 input polarity */
11468 #define TIM1_AF2_BK2CMP3P_Pos      (12U)
11469 #define TIM1_AF2_BK2CMP3P_Msk      (0x1UL << TIM1_AF2_BK2CMP3P_Pos)              /*!< 0x00000400 */
11470 #define TIM1_AF2_BK2CMP3P          TIM1_AF2_BK2CMP3P_Msk                         /*!<BRK2 COMP3 input polarity */
11471 #define TIM1_AF2_BK2CMP4P_Pos      (13U)
11472 #define TIM1_AF2_BK2CMP4P_Msk      (0x1UL << TIM1_AF2_BK2CMP4P_Pos)              /*!< 0x00000800 */
11473 #define TIM1_AF2_BK2CMP4P          TIM1_AF2_BK2CMP4P_Msk                         /*!<BRK2 COMP4 input polarity */
11474 #define TIM1_AF2_OCRSEL_Pos        (16U)
11475 #define TIM1_AF2_OCRSEL_Msk        (0x7UL << TIM1_AF2_OCRSEL_Pos)                /*!< 0x00070000 */
11476 #define TIM1_AF2_OCRSEL            TIM1_AF2_OCRSEL_Msk                           /*!<BRK2 COMP2 input polarity */
11477 #define TIM1_AF2_OCRSEL_0         (0x1UL << TIM1_AF2_OCRSEL_Pos)                 /*!< 0x00010000 */
11478 #define TIM1_AF2_OCRSEL_1         (0x2UL << TIM1_AF2_OCRSEL_Pos)                 /*!< 0x00020000 */
11479 #define TIM1_AF2_OCRSEL_2         (0x4UL << TIM1_AF2_OCRSEL_Pos)                 /*!< 0x00040000 */
11480 
11481 /*******************  Bit definition for TIM_OR register  *********************/
11482 #define TIM_OR_HSE32EN_Pos       (0U)
11483 #define TIM_OR_HSE32EN_Msk       (0x1UL << TIM_OR_HSE32EN_Pos)                  /*!< 0x00000001 */
11484 #define TIM_OR_HSE32EN           TIM_OR_HSE32EN_Msk                             /*!< HSE/32 clock enable */
11485 
11486 /*******************  Bit definition for TIM_TISEL register  *********************/
11487 #define TIM_TISEL_TI1SEL_Pos      (0U)
11488 #define TIM_TISEL_TI1SEL_Msk      (0xFUL << TIM_TISEL_TI1SEL_Pos)              /*!< 0x0000000F */
11489 #define TIM_TISEL_TI1SEL          TIM_TISEL_TI1SEL_Msk                         /*!<TI1SEL[3:0] bits (TIM1 TI1 SEL)*/
11490 #define TIM_TISEL_TI1SEL_0        (0x1UL << TIM_TISEL_TI1SEL_Pos)              /*!< 0x00000001 */
11491 #define TIM_TISEL_TI1SEL_1        (0x2UL << TIM_TISEL_TI1SEL_Pos)              /*!< 0x00000002 */
11492 #define TIM_TISEL_TI1SEL_2        (0x4UL << TIM_TISEL_TI1SEL_Pos)              /*!< 0x00000004 */
11493 #define TIM_TISEL_TI1SEL_3        (0x8UL << TIM_TISEL_TI1SEL_Pos)              /*!< 0x00000008 */
11494 
11495 #define TIM_TISEL_TI2SEL_Pos      (8U)
11496 #define TIM_TISEL_TI2SEL_Msk      (0xFUL << TIM_TISEL_TI2SEL_Pos)              /*!< 0x00000F00 */
11497 #define TIM_TISEL_TI2SEL          TIM_TISEL_TI2SEL_Msk                         /*!<TI2SEL[3:0] bits (TIM1 TI2 SEL)*/
11498 #define TIM_TISEL_TI2SEL_0        (0x1UL << TIM_TISEL_TI2SEL_Pos)              /*!< 0x00000100 */
11499 #define TIM_TISEL_TI2SEL_1        (0x2UL << TIM_TISEL_TI2SEL_Pos)              /*!< 0x00000200 */
11500 #define TIM_TISEL_TI2SEL_2        (0x4UL << TIM_TISEL_TI2SEL_Pos)              /*!< 0x00000400 */
11501 #define TIM_TISEL_TI2SEL_3        (0x8UL << TIM_TISEL_TI2SEL_Pos)              /*!< 0x00000800 */
11502 
11503 #define TIM_TISEL_TI3SEL_Pos      (16U)
11504 #define TIM_TISEL_TI3SEL_Msk      (0xFUL << TIM_TISEL_TI3SEL_Pos)              /*!< 0x000F0000 */
11505 #define TIM_TISEL_TI3SEL          TIM_TISEL_TI3SEL_Msk                         /*!<TI3SEL[3:0] bits (TIM1 TI3 SEL)*/
11506 #define TIM_TISEL_TI3SEL_0        (0x1UL << TIM_TISEL_TI3SEL_Pos)              /*!< 0x00010000 */
11507 #define TIM_TISEL_TI3SEL_1        (0x2UL << TIM_TISEL_TI3SEL_Pos)              /*!< 0x00020000 */
11508 #define TIM_TISEL_TI3SEL_2        (0x4UL << TIM_TISEL_TI3SEL_Pos)              /*!< 0x00040000 */
11509 #define TIM_TISEL_TI3SEL_3        (0x8UL << TIM_TISEL_TI3SEL_Pos)              /*!< 0x00080000 */
11510 
11511 #define TIM_TISEL_TI4SEL_Pos      (24U)
11512 #define TIM_TISEL_TI4SEL_Msk      (0xFUL << TIM_TISEL_TI4SEL_Pos)              /*!< 0x0F000000 */
11513 #define TIM_TISEL_TI4SEL          TIM_TISEL_TI4SEL_Msk                         /*!<TI4SEL[3:0] bits (TIM1 TI4 SEL)*/
11514 #define TIM_TISEL_TI4SEL_0        (0x1UL << TIM_TISEL_TI4SEL_Pos)              /*!< 0x01000000 */
11515 #define TIM_TISEL_TI4SEL_1        (0x2UL << TIM_TISEL_TI4SEL_Pos)              /*!< 0x02000000 */
11516 #define TIM_TISEL_TI4SEL_2        (0x4UL << TIM_TISEL_TI4SEL_Pos)              /*!< 0x04000000 */
11517 #define TIM_TISEL_TI4SEL_3        (0x8UL << TIM_TISEL_TI4SEL_Pos)              /*!< 0x08000000 */
11518 
11519 /*******************  Bit definition for TIM_DTR2 register  *********************/
11520 #define TIM_DTR2_DTGF_Pos      (0U)
11521 #define TIM_DTR2_DTGF_Msk      (0xFFUL << TIM_DTR2_DTGF_Pos)                /*!< 0x0000000F */
11522 #define TIM_DTR2_DTGF          TIM_DTR2_DTGF_Msk                            /*!<DTGF[7:0] bits (Deadtime falling edge generator setup)*/
11523 #define TIM_DTR2_DTGF_0        (0x01UL << TIM_DTR2_DTGF_Pos)                /*!< 0x00000001 */
11524 #define TIM_DTR2_DTGF_1        (0x02UL << TIM_DTR2_DTGF_Pos)                /*!< 0x00000002 */
11525 #define TIM_DTR2_DTGF_2        (0x04UL << TIM_DTR2_DTGF_Pos)                /*!< 0x00000004 */
11526 #define TIM_DTR2_DTGF_3        (0x08UL << TIM_DTR2_DTGF_Pos)                /*!< 0x00000008 */
11527 #define TIM_DTR2_DTGF_4        (0x10UL << TIM_DTR2_DTGF_Pos)                /*!< 0x00000010 */
11528 #define TIM_DTR2_DTGF_5        (0x20UL << TIM_DTR2_DTGF_Pos)                /*!< 0x00000020 */
11529 #define TIM_DTR2_DTGF_6        (0x40UL << TIM_DTR2_DTGF_Pos)                /*!< 0x00000040 */
11530 #define TIM_DTR2_DTGF_7        (0x80UL << TIM_DTR2_DTGF_Pos)                /*!< 0x00000080 */
11531 
11532 #define TIM_DTR2_DTAE_Pos      (16U)
11533 #define TIM_DTR2_DTAE_Msk      (0x1UL << TIM_DTR2_DTAE_Pos)                 /*!< 0x00004000 */
11534 #define TIM_DTR2_DTAE          TIM_DTR2_DTAE_Msk                            /*!<Deadtime asymmetric enable */
11535 #define TIM_DTR2_DTPE_Pos      (17U)
11536 #define TIM_DTR2_DTPE_Msk      (0x1UL << TIM_DTR2_DTPE_Pos)                 /*!< 0x00008000 */
11537 #define TIM_DTR2_DTPE          TIM_DTR2_DTPE_Msk                            /*!<Deadtime prelaod enable */
11538 
11539 /*******************  Bit definition for TIM_ECR register  *********************/
11540 #define TIM_ECR_IE_Pos       (0U)
11541 #define TIM_ECR_IE_Msk       (0x1UL << TIM_ECR_IE_Pos)                   /*!< 0x00000001 */
11542 #define TIM_ECR_IE           TIM_ECR_IE_Msk                              /*!<Index enable */
11543 
11544 #define TIM_ECR_IDIR_Pos      (1U)
11545 #define TIM_ECR_IDIR_Msk      (0x3UL << TIM_ECR_IDIR_Pos)                 /*!< 0x00000006 */
11546 #define TIM_ECR_IDIR          TIM_ECR_IDIR_Msk                            /*!<IDIR[1:0] bits (Index direction)*/
11547 #define TIM_ECR_IDIR_0        (0x01UL << TIM_ECR_IDIR_Pos)                /*!< 0x00000001 */
11548 #define TIM_ECR_IDIR_1        (0x02UL << TIM_ECR_IDIR_Pos)                /*!< 0x00000002 */
11549 
11550 #define TIM_ECR_FIDX_Pos      (5U)
11551 #define TIM_ECR_FIDX_Msk      (0x1UL << TIM_ECR_FIDX_Pos)                 /*!< 0x00000020 */
11552 #define TIM_ECR_FIDX          TIM_ECR_FIDX_Msk                            /*!<First index enable */
11553 
11554 #define TIM_ECR_IPOS_Pos      (6U)
11555 #define TIM_ECR_IPOS_Msk      (0x3UL << TIM_ECR_IPOS_Pos)                 /*!< 0x0000000C0 */
11556 #define TIM_ECR_IPOS          TIM_ECR_IPOS_Msk                            /*!<IPOS[1:0] bits (Index positioning)*/
11557 #define TIM_ECR_IPOS_0        (0x01UL << TIM_ECR_IPOS_Pos)                /*!< 0x00000001 */
11558 #define TIM_ECR_IPOS_1        (0x02UL << TIM_ECR_IPOS_Pos)                /*!< 0x00000002 */
11559 
11560 #define TIM_ECR_PW_Pos        (16U)
11561 #define TIM_ECR_PW_Msk        (0xFFUL << TIM_ECR_PW_Pos)                  /*!< 0x00FF0000 */
11562 #define TIM_ECR_PW            TIM_ECR_PW_Msk                              /*!<PW[7:0] bits (Pulse width)*/
11563 #define TIM_ECR_PW_0          (0x01UL << TIM_ECR_PW_Pos)                  /*!< 0x00010000 */
11564 #define TIM_ECR_PW_1          (0x02UL << TIM_ECR_PW_Pos)                  /*!< 0x00020000 */
11565 #define TIM_ECR_PW_2          (0x04UL << TIM_ECR_PW_Pos)                  /*!< 0x00040000 */
11566 #define TIM_ECR_PW_3          (0x08UL << TIM_ECR_PW_Pos)                  /*!< 0x00080000 */
11567 #define TIM_ECR_PW_4          (0x10UL << TIM_ECR_PW_Pos)                  /*!< 0x00100000 */
11568 #define TIM_ECR_PW_5          (0x20UL << TIM_ECR_PW_Pos)                  /*!< 0x00200000 */
11569 #define TIM_ECR_PW_6          (0x40UL << TIM_ECR_PW_Pos)                  /*!< 0x00400000 */
11570 #define TIM_ECR_PW_7          (0x80UL << TIM_ECR_PW_Pos)                  /*!< 0x00800000 */
11571 
11572 #define TIM_ECR_PWPRSC_Pos    (24U)
11573 #define TIM_ECR_PWPRSC_Msk    (0x7UL << TIM_ECR_PWPRSC_Pos)               /*!< 0x07000000 */
11574 #define TIM_ECR_PWPRSC        TIM_ECR_PWPRSC_Msk                          /*!<PWPRSC[2:0] bits (Pulse width prescaler)*/
11575 #define TIM_ECR_PWPRSC_0      (0x01UL << TIM_ECR_PWPRSC_Pos)              /*!< 0x01000000 */
11576 #define TIM_ECR_PWPRSC_1      (0x02UL << TIM_ECR_PWPRSC_Pos)              /*!< 0x02000000 */
11577 #define TIM_ECR_PWPRSC_2      (0x04UL << TIM_ECR_PWPRSC_Pos)              /*!< 0x04000000 */
11578 
11579 /*******************  Bit definition for TIM_DMAR register  *******************/
11580 #define TIM_DMAR_DMAB_Pos         (0U)
11581 #define TIM_DMAR_DMAB_Msk         (0xFFFFFFFFUL << TIM_DMAR_DMAB_Pos)     /*!< 0xFFFFFFFF */
11582 #define TIM_DMAR_DMAB             TIM_DMAR_DMAB_Msk                       /*!<DMA register for burst accesses */
11583 
11584 /******************************************************************************/
11585 /*                                                                            */
11586 /*                         Low Power Timer (LPTIM)                           */
11587 /*                                                                            */
11588 /******************************************************************************/
11589 /******************  Bit definition for LPTIM_ISR register  *******************/
11590 #define LPTIM_ISR_CMPM_Pos          (0U)
11591 #define LPTIM_ISR_CMPM_Msk          (0x1UL << LPTIM_ISR_CMPM_Pos)              /*!< 0x00000001 */
11592 #define LPTIM_ISR_CMPM              LPTIM_ISR_CMPM_Msk                         /*!< Compare match */
11593 #define LPTIM_ISR_ARRM_Pos          (1U)
11594 #define LPTIM_ISR_ARRM_Msk          (0x1UL << LPTIM_ISR_ARRM_Pos)              /*!< 0x00000002 */
11595 #define LPTIM_ISR_ARRM              LPTIM_ISR_ARRM_Msk                         /*!< Autoreload match */
11596 #define LPTIM_ISR_EXTTRIG_Pos       (2U)
11597 #define LPTIM_ISR_EXTTRIG_Msk       (0x1UL << LPTIM_ISR_EXTTRIG_Pos)           /*!< 0x00000004 */
11598 #define LPTIM_ISR_EXTTRIG           LPTIM_ISR_EXTTRIG_Msk                      /*!< External trigger edge event */
11599 #define LPTIM_ISR_CMPOK_Pos         (3U)
11600 #define LPTIM_ISR_CMPOK_Msk         (0x1UL << LPTIM_ISR_CMPOK_Pos)             /*!< 0x00000008 */
11601 #define LPTIM_ISR_CMPOK             LPTIM_ISR_CMPOK_Msk                        /*!< Compare register update OK */
11602 #define LPTIM_ISR_ARROK_Pos         (4U)
11603 #define LPTIM_ISR_ARROK_Msk         (0x1UL << LPTIM_ISR_ARROK_Pos)             /*!< 0x00000010 */
11604 #define LPTIM_ISR_ARROK             LPTIM_ISR_ARROK_Msk                        /*!< Autoreload register update OK */
11605 #define LPTIM_ISR_UP_Pos            (5U)
11606 #define LPTIM_ISR_UP_Msk            (0x1UL << LPTIM_ISR_UP_Pos)                /*!< 0x00000020 */
11607 #define LPTIM_ISR_UP                LPTIM_ISR_UP_Msk                           /*!< Counter direction change down to up */
11608 #define LPTIM_ISR_DOWN_Pos          (6U)
11609 #define LPTIM_ISR_DOWN_Msk          (0x1UL << LPTIM_ISR_DOWN_Pos)              /*!< 0x00000040 */
11610 #define LPTIM_ISR_DOWN              LPTIM_ISR_DOWN_Msk                         /*!< Counter direction change up to down */
11611 
11612 /******************  Bit definition for LPTIM_ICR register  *******************/
11613 #define LPTIM_ICR_CMPMCF_Pos        (0U)
11614 #define LPTIM_ICR_CMPMCF_Msk        (0x1UL << LPTIM_ICR_CMPMCF_Pos)            /*!< 0x00000001 */
11615 #define LPTIM_ICR_CMPMCF            LPTIM_ICR_CMPMCF_Msk                       /*!< Compare match Clear Flag */
11616 #define LPTIM_ICR_ARRMCF_Pos        (1U)
11617 #define LPTIM_ICR_ARRMCF_Msk        (0x1UL << LPTIM_ICR_ARRMCF_Pos)            /*!< 0x00000002 */
11618 #define LPTIM_ICR_ARRMCF            LPTIM_ICR_ARRMCF_Msk                       /*!< Autoreload match Clear Flag */
11619 #define LPTIM_ICR_EXTTRIGCF_Pos     (2U)
11620 #define LPTIM_ICR_EXTTRIGCF_Msk     (0x1UL << LPTIM_ICR_EXTTRIGCF_Pos)         /*!< 0x00000004 */
11621 #define LPTIM_ICR_EXTTRIGCF         LPTIM_ICR_EXTTRIGCF_Msk                    /*!< External trigger edge event Clear Flag */
11622 #define LPTIM_ICR_CMPOKCF_Pos       (3U)
11623 #define LPTIM_ICR_CMPOKCF_Msk       (0x1UL << LPTIM_ICR_CMPOKCF_Pos)           /*!< 0x00000008 */
11624 #define LPTIM_ICR_CMPOKCF           LPTIM_ICR_CMPOKCF_Msk                      /*!< Compare register update OK Clear Flag */
11625 #define LPTIM_ICR_ARROKCF_Pos       (4U)
11626 #define LPTIM_ICR_ARROKCF_Msk       (0x1UL << LPTIM_ICR_ARROKCF_Pos)           /*!< 0x00000010 */
11627 #define LPTIM_ICR_ARROKCF           LPTIM_ICR_ARROKCF_Msk                      /*!< Autoreload register update OK Clear Flag */
11628 #define LPTIM_ICR_UPCF_Pos          (5U)
11629 #define LPTIM_ICR_UPCF_Msk          (0x1UL << LPTIM_ICR_UPCF_Pos)              /*!< 0x00000020 */
11630 #define LPTIM_ICR_UPCF              LPTIM_ICR_UPCF_Msk                         /*!< Counter direction change down to up Clear Flag */
11631 #define LPTIM_ICR_DOWNCF_Pos        (6U)
11632 #define LPTIM_ICR_DOWNCF_Msk        (0x1UL << LPTIM_ICR_DOWNCF_Pos)            /*!< 0x00000040 */
11633 #define LPTIM_ICR_DOWNCF            LPTIM_ICR_DOWNCF_Msk                       /*!< Counter direction change up to down Clear Flag */
11634 
11635 /******************  Bit definition for LPTIM_IER register ********************/
11636 #define LPTIM_IER_CMPMIE_Pos        (0U)
11637 #define LPTIM_IER_CMPMIE_Msk        (0x1UL << LPTIM_IER_CMPMIE_Pos)            /*!< 0x00000001 */
11638 #define LPTIM_IER_CMPMIE            LPTIM_IER_CMPMIE_Msk                       /*!< Compare match Interrupt Enable */
11639 #define LPTIM_IER_ARRMIE_Pos        (1U)
11640 #define LPTIM_IER_ARRMIE_Msk        (0x1UL << LPTIM_IER_ARRMIE_Pos)            /*!< 0x00000002 */
11641 #define LPTIM_IER_ARRMIE            LPTIM_IER_ARRMIE_Msk                       /*!< Autoreload match Interrupt Enable */
11642 #define LPTIM_IER_EXTTRIGIE_Pos     (2U)
11643 #define LPTIM_IER_EXTTRIGIE_Msk     (0x1UL << LPTIM_IER_EXTTRIGIE_Pos)         /*!< 0x00000004 */
11644 #define LPTIM_IER_EXTTRIGIE         LPTIM_IER_EXTTRIGIE_Msk                    /*!< External trigger edge event Interrupt Enable */
11645 #define LPTIM_IER_CMPOKIE_Pos       (3U)
11646 #define LPTIM_IER_CMPOKIE_Msk       (0x1UL << LPTIM_IER_CMPOKIE_Pos)           /*!< 0x00000008 */
11647 #define LPTIM_IER_CMPOKIE           LPTIM_IER_CMPOKIE_Msk                      /*!< Compare register update OK Interrupt Enable */
11648 #define LPTIM_IER_ARROKIE_Pos       (4U)
11649 #define LPTIM_IER_ARROKIE_Msk       (0x1UL << LPTIM_IER_ARROKIE_Pos)           /*!< 0x00000010 */
11650 #define LPTIM_IER_ARROKIE           LPTIM_IER_ARROKIE_Msk                      /*!< Autoreload register update OK Interrupt Enable */
11651 #define LPTIM_IER_UPIE_Pos          (5U)
11652 #define LPTIM_IER_UPIE_Msk          (0x1UL << LPTIM_IER_UPIE_Pos)              /*!< 0x00000020 */
11653 #define LPTIM_IER_UPIE              LPTIM_IER_UPIE_Msk                         /*!< Counter direction change down to up Interrupt Enable */
11654 #define LPTIM_IER_DOWNIE_Pos        (6U)
11655 #define LPTIM_IER_DOWNIE_Msk        (0x1UL << LPTIM_IER_DOWNIE_Pos)            /*!< 0x00000040 */
11656 #define LPTIM_IER_DOWNIE            LPTIM_IER_DOWNIE_Msk                       /*!< Counter direction change up to down Interrupt Enable */
11657 
11658 /******************  Bit definition for LPTIM_CFGR register *******************/
11659 #define LPTIM_CFGR_CKSEL_Pos        (0U)
11660 #define LPTIM_CFGR_CKSEL_Msk        (0x1UL << LPTIM_CFGR_CKSEL_Pos)            /*!< 0x00000001 */
11661 #define LPTIM_CFGR_CKSEL            LPTIM_CFGR_CKSEL_Msk                       /*!< Clock selector */
11662 
11663 #define LPTIM_CFGR_CKPOL_Pos        (1U)
11664 #define LPTIM_CFGR_CKPOL_Msk        (0x3UL << LPTIM_CFGR_CKPOL_Pos)            /*!< 0x00000006 */
11665 #define LPTIM_CFGR_CKPOL            LPTIM_CFGR_CKPOL_Msk                       /*!< CKPOL[1:0] bits (Clock polarity) */
11666 #define LPTIM_CFGR_CKPOL_0          (0x1UL << LPTIM_CFGR_CKPOL_Pos)            /*!< 0x00000002 */
11667 #define LPTIM_CFGR_CKPOL_1          (0x2UL << LPTIM_CFGR_CKPOL_Pos)            /*!< 0x00000004 */
11668 
11669 #define LPTIM_CFGR_CKFLT_Pos        (3U)
11670 #define LPTIM_CFGR_CKFLT_Msk        (0x3UL << LPTIM_CFGR_CKFLT_Pos)            /*!< 0x00000018 */
11671 #define LPTIM_CFGR_CKFLT            LPTIM_CFGR_CKFLT_Msk                       /*!< CKFLT[1:0] bits (Configurable digital filter for external clock) */
11672 #define LPTIM_CFGR_CKFLT_0          (0x1UL << LPTIM_CFGR_CKFLT_Pos)            /*!< 0x00000008 */
11673 #define LPTIM_CFGR_CKFLT_1          (0x2UL << LPTIM_CFGR_CKFLT_Pos)            /*!< 0x00000010 */
11674 
11675 #define LPTIM_CFGR_TRGFLT_Pos       (6U)
11676 #define LPTIM_CFGR_TRGFLT_Msk       (0x3UL << LPTIM_CFGR_TRGFLT_Pos)           /*!< 0x000000C0 */
11677 #define LPTIM_CFGR_TRGFLT           LPTIM_CFGR_TRGFLT_Msk                      /*!< TRGFLT[1:0] bits (Configurable digital filter for trigger) */
11678 #define LPTIM_CFGR_TRGFLT_0         (0x1UL << LPTIM_CFGR_TRGFLT_Pos)           /*!< 0x00000040 */
11679 #define LPTIM_CFGR_TRGFLT_1         (0x2UL << LPTIM_CFGR_TRGFLT_Pos)           /*!< 0x00000080 */
11680 
11681 #define LPTIM_CFGR_PRESC_Pos        (9U)
11682 #define LPTIM_CFGR_PRESC_Msk        (0x7UL << LPTIM_CFGR_PRESC_Pos)            /*!< 0x00000E00 */
11683 #define LPTIM_CFGR_PRESC            LPTIM_CFGR_PRESC_Msk                       /*!< PRESC[2:0] bits (Clock prescaler) */
11684 #define LPTIM_CFGR_PRESC_0          (0x1UL << LPTIM_CFGR_PRESC_Pos)            /*!< 0x00000200 */
11685 #define LPTIM_CFGR_PRESC_1          (0x2UL << LPTIM_CFGR_PRESC_Pos)            /*!< 0x00000400 */
11686 #define LPTIM_CFGR_PRESC_2          (0x4UL << LPTIM_CFGR_PRESC_Pos)            /*!< 0x00000800 */
11687 
11688 #define LPTIM_CFGR_TRIGSEL_Pos      (13U)
11689 #define LPTIM_CFGR_TRIGSEL_Msk      (0x10007UL << LPTIM_CFGR_TRIGSEL_Pos)      /*!< 0x0200E000 */
11690 #define LPTIM_CFGR_TRIGSEL          LPTIM_CFGR_TRIGSEL_Msk                     /*!< TRIGSEL[2:0]] bits (Trigger selector) */
11691 #define LPTIM_CFGR_TRIGSEL_0        (0x00001UL << LPTIM_CFGR_TRIGSEL_Pos)      /*!< 0x00002000 */
11692 #define LPTIM_CFGR_TRIGSEL_1        (0x00002UL << LPTIM_CFGR_TRIGSEL_Pos)      /*!< 0x00004000 */
11693 #define LPTIM_CFGR_TRIGSEL_2        (0x00004UL << LPTIM_CFGR_TRIGSEL_Pos)      /*!< 0x00008000 */
11694 #define LPTIM_CFGR_TRIGSEL_3        (0x10000UL << LPTIM_CFGR_TRIGSEL_Pos)      /*!< 0x02000000 */
11695 
11696 #define LPTIM_CFGR_TRIGEN_Pos       (17U)
11697 #define LPTIM_CFGR_TRIGEN_Msk       (0x3UL << LPTIM_CFGR_TRIGEN_Pos)           /*!< 0x00060000 */
11698 #define LPTIM_CFGR_TRIGEN           LPTIM_CFGR_TRIGEN_Msk                      /*!< TRIGEN[1:0] bits (Trigger enable and polarity) */
11699 #define LPTIM_CFGR_TRIGEN_0         (0x1UL << LPTIM_CFGR_TRIGEN_Pos)           /*!< 0x00020000 */
11700 #define LPTIM_CFGR_TRIGEN_1         (0x2UL << LPTIM_CFGR_TRIGEN_Pos)           /*!< 0x00040000 */
11701 
11702 #define LPTIM_CFGR_TIMOUT_Pos       (19U)
11703 #define LPTIM_CFGR_TIMOUT_Msk       (0x1UL << LPTIM_CFGR_TIMOUT_Pos)           /*!< 0x00080000 */
11704 #define LPTIM_CFGR_TIMOUT           LPTIM_CFGR_TIMOUT_Msk                      /*!< Timout enable */
11705 #define LPTIM_CFGR_WAVE_Pos         (20U)
11706 #define LPTIM_CFGR_WAVE_Msk         (0x1UL << LPTIM_CFGR_WAVE_Pos)             /*!< 0x00100000 */
11707 #define LPTIM_CFGR_WAVE             LPTIM_CFGR_WAVE_Msk                        /*!< Waveform shape */
11708 #define LPTIM_CFGR_WAVPOL_Pos       (21U)
11709 #define LPTIM_CFGR_WAVPOL_Msk       (0x1UL << LPTIM_CFGR_WAVPOL_Pos)           /*!< 0x00200000 */
11710 #define LPTIM_CFGR_WAVPOL           LPTIM_CFGR_WAVPOL_Msk                      /*!< Waveform shape polarity */
11711 #define LPTIM_CFGR_PRELOAD_Pos      (22U)
11712 #define LPTIM_CFGR_PRELOAD_Msk      (0x1UL << LPTIM_CFGR_PRELOAD_Pos)          /*!< 0x00400000 */
11713 #define LPTIM_CFGR_PRELOAD          LPTIM_CFGR_PRELOAD_Msk                     /*!< Reg update mode */
11714 #define LPTIM_CFGR_COUNTMODE_Pos    (23U)
11715 #define LPTIM_CFGR_COUNTMODE_Msk    (0x1UL << LPTIM_CFGR_COUNTMODE_Pos)        /*!< 0x00800000 */
11716 #define LPTIM_CFGR_COUNTMODE        LPTIM_CFGR_COUNTMODE_Msk                   /*!< Counter mode enable */
11717 #define LPTIM_CFGR_ENC_Pos          (24U)
11718 #define LPTIM_CFGR_ENC_Msk          (0x1UL << LPTIM_CFGR_ENC_Pos)              /*!< 0x01000000 */
11719 #define LPTIM_CFGR_ENC              LPTIM_CFGR_ENC_Msk                         /*!< Encoder mode enable */
11720 
11721 /******************  Bit definition for LPTIM_CR register  ********************/
11722 #define LPTIM_CR_ENABLE_Pos         (0U)
11723 #define LPTIM_CR_ENABLE_Msk         (0x1UL << LPTIM_CR_ENABLE_Pos)             /*!< 0x00000001 */
11724 #define LPTIM_CR_ENABLE             LPTIM_CR_ENABLE_Msk                        /*!< LPTIMer enable */
11725 #define LPTIM_CR_SNGSTRT_Pos        (1U)
11726 #define LPTIM_CR_SNGSTRT_Msk        (0x1UL << LPTIM_CR_SNGSTRT_Pos)            /*!< 0x00000002 */
11727 #define LPTIM_CR_SNGSTRT            LPTIM_CR_SNGSTRT_Msk                       /*!< Timer start in single mode */
11728 #define LPTIM_CR_CNTSTRT_Pos        (2U)
11729 #define LPTIM_CR_CNTSTRT_Msk        (0x1UL << LPTIM_CR_CNTSTRT_Pos)            /*!< 0x00000004 */
11730 #define LPTIM_CR_CNTSTRT            LPTIM_CR_CNTSTRT_Msk                       /*!< Timer start in continuous mode */
11731 #define LPTIM_CR_COUNTRST_Pos       (3U)
11732 #define LPTIM_CR_COUNTRST_Msk       (0x1UL << LPTIM_CR_COUNTRST_Pos)           /*!< 0x00000008 */
11733 #define LPTIM_CR_COUNTRST           LPTIM_CR_COUNTRST_Msk                      /*!< Counter reset */
11734 #define LPTIM_CR_RSTARE_Pos         (4U)
11735 #define LPTIM_CR_RSTARE_Msk         (0x1UL << LPTIM_CR_RSTARE_Pos)             /*!< 0x00000010 */
11736 #define LPTIM_CR_RSTARE             LPTIM_CR_RSTARE_Msk                        /*!< Reset after read enable */
11737 
11738 /******************  Bit definition for LPTIM_CMP register  *******************/
11739 #define LPTIM_CMP_CMP_Pos           (0U)
11740 #define LPTIM_CMP_CMP_Msk           (0xFFFFUL << LPTIM_CMP_CMP_Pos)            /*!< 0x0000FFFF */
11741 #define LPTIM_CMP_CMP               LPTIM_CMP_CMP_Msk                          /*!< Compare register */
11742 
11743 /******************  Bit definition for LPTIM_ARR register  *******************/
11744 #define LPTIM_ARR_ARR_Pos           (0U)
11745 #define LPTIM_ARR_ARR_Msk           (0xFFFFUL << LPTIM_ARR_ARR_Pos)            /*!< 0x0000FFFF */
11746 #define LPTIM_ARR_ARR               LPTIM_ARR_ARR_Msk                          /*!< Auto reload register */
11747 
11748 /******************  Bit definition for LPTIM_CNT register  *******************/
11749 #define LPTIM_CNT_CNT_Pos           (0U)
11750 #define LPTIM_CNT_CNT_Msk           (0xFFFFUL << LPTIM_CNT_CNT_Pos)            /*!< 0x0000FFFF */
11751 #define LPTIM_CNT_CNT               LPTIM_CNT_CNT_Msk                          /*!< Counter register */
11752 
11753 /******************  Bit definition for LPTIM_OR register  *******************/
11754 #define LPTIM_OR_IN1_Pos             (0U)
11755 #define LPTIM_OR_IN1_Msk             (0xDUL << LPTIM_OR_IN1_Pos)                 /*!< 0x0000000D */
11756 #define LPTIM_OR_IN1                 LPTIM_OR_IN1_Msk                            /*!< IN1[2:0] bits (Remap selection) */
11757 #define LPTIM_OR_IN1_0               (0x1UL << LPTIM_OR_IN1_Pos)                 /*!< 0x00000001 */
11758 #define LPTIM_OR_IN1_1               (0x4UL << LPTIM_OR_IN1_Pos)                 /*!< 0x00000004 */
11759 #define LPTIM_OR_IN1_2               (0x8UL << LPTIM_OR_IN1_Pos)                 /*!< 0x00000008 */
11760 
11761 #define LPTIM_OR_IN2_Pos             (1U)
11762 #define LPTIM_OR_IN2_Msk             (0x19UL << LPTIM_OR_IN2_Pos)                 /*!< 0x00000032 */
11763 #define LPTIM_OR_IN2                 LPTIM_OR_IN2_Msk                            /*!< IN2[2:0] bits (Remap selection) */
11764 #define LPTIM_OR_IN2_0               (0x1UL << LPTIM_OR_IN2_Pos)                 /*!< 0x00000002 */
11765 #define LPTIM_OR_IN2_1               (0x8UL << LPTIM_OR_IN2_Pos)                 /*!< 0x00000010 */
11766 #define LPTIM_OR_IN2_2               (0x10UL << LPTIM_OR_IN2_Pos)                 /*!< 0x00000020 */
11767 /******************************************************************************/
11768 /*                                                                            */
11769 /*      Universal Synchronous Asynchronous Receiver Transmitter (USART)       */
11770 /*                                                                            */
11771 /******************************************************************************/
11772 /******************  Bit definition for USART_CR1 register  *******************/
11773 #define USART_CR1_UE_Pos             (0U)
11774 #define USART_CR1_UE_Msk             (0x1UL << USART_CR1_UE_Pos)               /*!< 0x00000001 */
11775 #define USART_CR1_UE                 USART_CR1_UE_Msk                          /*!< USART Enable */
11776 #define USART_CR1_UESM_Pos           (1U)
11777 #define USART_CR1_UESM_Msk           (0x1UL << USART_CR1_UESM_Pos)             /*!< 0x00000002 */
11778 #define USART_CR1_UESM               USART_CR1_UESM_Msk                        /*!< USART Enable in STOP Mode */
11779 #define USART_CR1_RE_Pos             (2U)
11780 #define USART_CR1_RE_Msk             (0x1UL << USART_CR1_RE_Pos)               /*!< 0x00000004 */
11781 #define USART_CR1_RE                 USART_CR1_RE_Msk                          /*!< Receiver Enable */
11782 #define USART_CR1_TE_Pos             (3U)
11783 #define USART_CR1_TE_Msk             (0x1UL << USART_CR1_TE_Pos)               /*!< 0x00000008 */
11784 #define USART_CR1_TE                 USART_CR1_TE_Msk                          /*!< Transmitter Enable */
11785 #define USART_CR1_IDLEIE_Pos         (4U)
11786 #define USART_CR1_IDLEIE_Msk         (0x1UL << USART_CR1_IDLEIE_Pos)           /*!< 0x00000010 */
11787 #define USART_CR1_IDLEIE             USART_CR1_IDLEIE_Msk                      /*!< IDLE Interrupt Enable */
11788 #define USART_CR1_RXNEIE_Pos         (5U)
11789 #define USART_CR1_RXNEIE_Msk         (0x1UL << USART_CR1_RXNEIE_Pos)           /*!< 0x00000020 */
11790 #define USART_CR1_RXNEIE             USART_CR1_RXNEIE_Msk                      /*!< RXNE Interrupt Enable */
11791 #define USART_CR1_RXNEIE_RXFNEIE_Pos USART_CR1_RXNEIE_Pos
11792 #define USART_CR1_RXNEIE_RXFNEIE_Msk USART_CR1_RXNEIE_Msk                      /*!< 0x00000020 */
11793 #define USART_CR1_RXNEIE_RXFNEIE     USART_CR1_RXNEIE_Msk                      /*!< RXNE and RX FIFO Not Empty Interrupt Enable */
11794 #define USART_CR1_TCIE_Pos           (6U)
11795 #define USART_CR1_TCIE_Msk           (0x1UL << USART_CR1_TCIE_Pos)             /*!< 0x00000040 */
11796 #define USART_CR1_TCIE               USART_CR1_TCIE_Msk                        /*!< Transmission Complete Interrupt Enable */
11797 #define USART_CR1_TXEIE_Pos          (7U)
11798 #define USART_CR1_TXEIE_Msk          (0x1UL << USART_CR1_TXEIE_Pos)            /*!< 0x00000080 */
11799 #define USART_CR1_TXEIE              USART_CR1_TXEIE_Msk                       /*!< TXE Interrupt Enable */
11800 #define USART_CR1_TXEIE_TXFNFIE_Pos  USART_CR1_TXEIE_Pos
11801 #define USART_CR1_TXEIE_TXFNFIE_Msk  USART_CR1_TXEIE_Msk                       /*!< 0x00000080 */
11802 #define USART_CR1_TXEIE_TXFNFIE      USART_CR1_TXEIE_Msk                       /*!< TXE and TX FIFO Not Full Interrupt Enable */
11803 #define USART_CR1_PEIE_Pos           (8U)
11804 #define USART_CR1_PEIE_Msk           (0x1UL << USART_CR1_PEIE_Pos)             /*!< 0x00000100 */
11805 #define USART_CR1_PEIE               USART_CR1_PEIE_Msk                        /*!< PE Interrupt Enable */
11806 #define USART_CR1_PS_Pos             (9U)
11807 #define USART_CR1_PS_Msk             (0x1UL << USART_CR1_PS_Pos)               /*!< 0x00000200 */
11808 #define USART_CR1_PS                 USART_CR1_PS_Msk                          /*!< Parity Selection */
11809 #define USART_CR1_PCE_Pos            (10U)
11810 #define USART_CR1_PCE_Msk            (0x1UL << USART_CR1_PCE_Pos)              /*!< 0x00000400 */
11811 #define USART_CR1_PCE                USART_CR1_PCE_Msk                         /*!< Parity Control Enable */
11812 #define USART_CR1_WAKE_Pos           (11U)
11813 #define USART_CR1_WAKE_Msk           (0x1UL << USART_CR1_WAKE_Pos)             /*!< 0x00000800 */
11814 #define USART_CR1_WAKE               USART_CR1_WAKE_Msk                        /*!< Receiver Wakeup method */
11815 #define USART_CR1_M_Pos              (12U)
11816 #define USART_CR1_M_Msk              (0x10001UL << USART_CR1_M_Pos)            /*!< 0x10001000 */
11817 #define USART_CR1_M                  USART_CR1_M_Msk                           /*!< Word length */
11818 #define USART_CR1_M0_Pos             (12U)
11819 #define USART_CR1_M0_Msk             (0x1UL << USART_CR1_M0_Pos)               /*!< 0x00001000 */
11820 #define USART_CR1_M0                 USART_CR1_M0_Msk                          /*!< Word length - Bit 0 */
11821 #define USART_CR1_MME_Pos            (13U)
11822 #define USART_CR1_MME_Msk            (0x1UL << USART_CR1_MME_Pos)              /*!< 0x00002000 */
11823 #define USART_CR1_MME                USART_CR1_MME_Msk                         /*!< Mute Mode Enable */
11824 #define USART_CR1_CMIE_Pos           (14U)
11825 #define USART_CR1_CMIE_Msk           (0x1UL << USART_CR1_CMIE_Pos)             /*!< 0x00004000 */
11826 #define USART_CR1_CMIE               USART_CR1_CMIE_Msk                        /*!< Character match interrupt enable */
11827 #define USART_CR1_OVER8_Pos          (15U)
11828 #define USART_CR1_OVER8_Msk          (0x1UL << USART_CR1_OVER8_Pos)            /*!< 0x00008000 */
11829 #define USART_CR1_OVER8              USART_CR1_OVER8_Msk                       /*!< Oversampling by 8-bit or 16-bit mode */
11830 #define USART_CR1_DEDT_Pos           (16U)
11831 #define USART_CR1_DEDT_Msk           (0x1FUL << USART_CR1_DEDT_Pos)            /*!< 0x001F0000 */
11832 #define USART_CR1_DEDT               USART_CR1_DEDT_Msk                        /*!< DEDT[4:0] bits (Driver Enable Deassertion Time) */
11833 #define USART_CR1_DEDT_0             (0x01UL << USART_CR1_DEDT_Pos)            /*!< 0x00010000 */
11834 #define USART_CR1_DEDT_1             (0x02UL << USART_CR1_DEDT_Pos)            /*!< 0x00020000 */
11835 #define USART_CR1_DEDT_2             (0x04UL << USART_CR1_DEDT_Pos)            /*!< 0x00040000 */
11836 #define USART_CR1_DEDT_3             (0x08UL << USART_CR1_DEDT_Pos)            /*!< 0x00080000 */
11837 #define USART_CR1_DEDT_4             (0x10UL << USART_CR1_DEDT_Pos)            /*!< 0x00100000 */
11838 #define USART_CR1_DEAT_Pos           (21U)
11839 #define USART_CR1_DEAT_Msk           (0x1FUL << USART_CR1_DEAT_Pos)            /*!< 0x03E00000 */
11840 #define USART_CR1_DEAT               USART_CR1_DEAT_Msk                        /*!< DEAT[4:0] bits (Driver Enable Assertion Time) */
11841 #define USART_CR1_DEAT_0             (0x01UL << USART_CR1_DEAT_Pos)            /*!< 0x00200000 */
11842 #define USART_CR1_DEAT_1             (0x02UL << USART_CR1_DEAT_Pos)            /*!< 0x00400000 */
11843 #define USART_CR1_DEAT_2             (0x04UL << USART_CR1_DEAT_Pos)            /*!< 0x00800000 */
11844 #define USART_CR1_DEAT_3             (0x08UL << USART_CR1_DEAT_Pos)            /*!< 0x01000000 */
11845 #define USART_CR1_DEAT_4             (0x10UL << USART_CR1_DEAT_Pos)            /*!< 0x02000000 */
11846 #define USART_CR1_RTOIE_Pos          (26U)
11847 #define USART_CR1_RTOIE_Msk          (0x1UL << USART_CR1_RTOIE_Pos)            /*!< 0x04000000 */
11848 #define USART_CR1_RTOIE              USART_CR1_RTOIE_Msk                       /*!< Receive Time Out interrupt enable */
11849 #define USART_CR1_EOBIE_Pos          (27U)
11850 #define USART_CR1_EOBIE_Msk          (0x1UL << USART_CR1_EOBIE_Pos)            /*!< 0x08000000 */
11851 #define USART_CR1_EOBIE              USART_CR1_EOBIE_Msk                       /*!< End of Block interrupt enable */
11852 #define USART_CR1_M1_Pos             (28U)
11853 #define USART_CR1_M1_Msk             (0x1UL << USART_CR1_M1_Pos)               /*!< 0x10000000 */
11854 #define USART_CR1_M1                 USART_CR1_M1_Msk                          /*!< Word length - Bit 1 */
11855 #define USART_CR1_FIFOEN_Pos         (29U)
11856 #define USART_CR1_FIFOEN_Msk         (0x1UL << USART_CR1_FIFOEN_Pos)           /*!< 0x20000000 */
11857 #define USART_CR1_FIFOEN             USART_CR1_FIFOEN_Msk                      /*!< FIFO mode enable */
11858 #define USART_CR1_TXFEIE_Pos         (30U)
11859 #define USART_CR1_TXFEIE_Msk         (0x1UL << USART_CR1_TXFEIE_Pos)           /*!< 0x40000000 */
11860 #define USART_CR1_TXFEIE             USART_CR1_TXFEIE_Msk                      /*!< TXFIFO empty interrupt enable */
11861 #define USART_CR1_RXFFIE_Pos         (31U)
11862 #define USART_CR1_RXFFIE_Msk         (0x1UL << USART_CR1_RXFFIE_Pos)           /*!< 0x80000000 */
11863 #define USART_CR1_RXFFIE             USART_CR1_RXFFIE_Msk                      /*!< RXFIFO Full interrupt enable */
11864 
11865 /******************  Bit definition for USART_CR2 register  *******************/
11866 #define USART_CR2_SLVEN_Pos          (0U)
11867 #define USART_CR2_SLVEN_Msk          (0x1UL << USART_CR2_SLVEN_Pos)            /*!< 0x00000001 */
11868 #define USART_CR2_SLVEN              USART_CR2_SLVEN_Msk                       /*!< Synchronous Slave mode enable */
11869 #define USART_CR2_DIS_NSS_Pos        (3U)
11870 #define USART_CR2_DIS_NSS_Msk        (0x1UL << USART_CR2_DIS_NSS_Pos)          /*!< 0x00000008 */
11871 #define USART_CR2_DIS_NSS            USART_CR2_DIS_NSS_Msk                     /*!< Slave Select (NSS) pin management */
11872 #define USART_CR2_ADDM7_Pos          (4U)
11873 #define USART_CR2_ADDM7_Msk          (0x1UL << USART_CR2_ADDM7_Pos)            /*!< 0x00000010 */
11874 #define USART_CR2_ADDM7              USART_CR2_ADDM7_Msk                       /*!< 7-bit or 4-bit Address Detection */
11875 #define USART_CR2_LBDL_Pos           (5U)
11876 #define USART_CR2_LBDL_Msk           (0x1UL << USART_CR2_LBDL_Pos)             /*!< 0x00000020 */
11877 #define USART_CR2_LBDL               USART_CR2_LBDL_Msk                        /*!< LIN Break Detection Length */
11878 #define USART_CR2_LBDIE_Pos          (6U)
11879 #define USART_CR2_LBDIE_Msk          (0x1UL << USART_CR2_LBDIE_Pos)            /*!< 0x00000040 */
11880 #define USART_CR2_LBDIE              USART_CR2_LBDIE_Msk                       /*!< LIN Break Detection Interrupt Enable */
11881 #define USART_CR2_LBCL_Pos           (8U)
11882 #define USART_CR2_LBCL_Msk           (0x1UL << USART_CR2_LBCL_Pos)             /*!< 0x00000100 */
11883 #define USART_CR2_LBCL               USART_CR2_LBCL_Msk                        /*!< Last Bit Clock pulse */
11884 #define USART_CR2_CPHA_Pos           (9U)
11885 #define USART_CR2_CPHA_Msk           (0x1UL << USART_CR2_CPHA_Pos)             /*!< 0x00000200 */
11886 #define USART_CR2_CPHA               USART_CR2_CPHA_Msk                        /*!< Clock Phase */
11887 #define USART_CR2_CPOL_Pos           (10U)
11888 #define USART_CR2_CPOL_Msk           (0x1UL << USART_CR2_CPOL_Pos)             /*!< 0x00000400 */
11889 #define USART_CR2_CPOL               USART_CR2_CPOL_Msk                        /*!< Clock Polarity */
11890 #define USART_CR2_CLKEN_Pos          (11U)
11891 #define USART_CR2_CLKEN_Msk          (0x1UL << USART_CR2_CLKEN_Pos)            /*!< 0x00000800 */
11892 #define USART_CR2_CLKEN              USART_CR2_CLKEN_Msk                       /*!< Clock Enable */
11893 #define USART_CR2_STOP_Pos           (12U)
11894 #define USART_CR2_STOP_Msk           (0x3UL << USART_CR2_STOP_Pos)             /*!< 0x00003000 */
11895 #define USART_CR2_STOP               USART_CR2_STOP_Msk                        /*!< STOP[1:0] bits (STOP bits) */
11896 #define USART_CR2_STOP_0             (0x1UL << USART_CR2_STOP_Pos)             /*!< 0x00001000 */
11897 #define USART_CR2_STOP_1             (0x2UL << USART_CR2_STOP_Pos)             /*!< 0x00002000 */
11898 #define USART_CR2_LINEN_Pos          (14U)
11899 #define USART_CR2_LINEN_Msk          (0x1UL << USART_CR2_LINEN_Pos)            /*!< 0x00004000 */
11900 #define USART_CR2_LINEN              USART_CR2_LINEN_Msk                       /*!< LIN mode enable */
11901 #define USART_CR2_SWAP_Pos           (15U)
11902 #define USART_CR2_SWAP_Msk           (0x1UL << USART_CR2_SWAP_Pos)             /*!< 0x00008000 */
11903 #define USART_CR2_SWAP               USART_CR2_SWAP_Msk                        /*!< SWAP TX/RX pins */
11904 #define USART_CR2_RXINV_Pos          (16U)
11905 #define USART_CR2_RXINV_Msk          (0x1UL << USART_CR2_RXINV_Pos)            /*!< 0x00010000 */
11906 #define USART_CR2_RXINV              USART_CR2_RXINV_Msk                       /*!< RX pin active level inversion */
11907 #define USART_CR2_TXINV_Pos          (17U)
11908 #define USART_CR2_TXINV_Msk          (0x1UL << USART_CR2_TXINV_Pos)            /*!< 0x00020000 */
11909 #define USART_CR2_TXINV              USART_CR2_TXINV_Msk                       /*!< TX pin active level inversion */
11910 #define USART_CR2_DATAINV_Pos        (18U)
11911 #define USART_CR2_DATAINV_Msk        (0x1UL << USART_CR2_DATAINV_Pos)          /*!< 0x00040000 */
11912 #define USART_CR2_DATAINV            USART_CR2_DATAINV_Msk                     /*!< Binary data inversion */
11913 #define USART_CR2_MSBFIRST_Pos       (19U)
11914 #define USART_CR2_MSBFIRST_Msk       (0x1UL << USART_CR2_MSBFIRST_Pos)         /*!< 0x00080000 */
11915 #define USART_CR2_MSBFIRST           USART_CR2_MSBFIRST_Msk                    /*!< Most Significant Bit First */
11916 #define USART_CR2_ABREN_Pos          (20U)
11917 #define USART_CR2_ABREN_Msk          (0x1UL << USART_CR2_ABREN_Pos)            /*!< 0x00100000 */
11918 #define USART_CR2_ABREN              USART_CR2_ABREN_Msk                       /*!< Auto Baud-Rate Enable*/
11919 #define USART_CR2_ABRMODE_Pos        (21U)
11920 #define USART_CR2_ABRMODE_Msk        (0x3UL << USART_CR2_ABRMODE_Pos)          /*!< 0x00600000 */
11921 #define USART_CR2_ABRMODE            USART_CR2_ABRMODE_Msk                     /*!< ABRMOD[1:0] bits (Auto Baud-Rate Mode) */
11922 #define USART_CR2_ABRMODE_0          (0x1UL << USART_CR2_ABRMODE_Pos)          /*!< 0x00200000 */
11923 #define USART_CR2_ABRMODE_1          (0x2UL << USART_CR2_ABRMODE_Pos)          /*!< 0x00400000 */
11924 #define USART_CR2_RTOEN_Pos          (23U)
11925 #define USART_CR2_RTOEN_Msk          (0x1UL << USART_CR2_RTOEN_Pos)            /*!< 0x00800000 */
11926 #define USART_CR2_RTOEN              USART_CR2_RTOEN_Msk                       /*!< Receiver Time-Out enable */
11927 #define USART_CR2_ADD_Pos            (24U)
11928 #define USART_CR2_ADD_Msk            (0xFFUL << USART_CR2_ADD_Pos)             /*!< 0xFF000000 */
11929 #define USART_CR2_ADD                USART_CR2_ADD_Msk                         /*!< Address of the USART node */
11930 
11931 /******************  Bit definition for USART_CR3 register  *******************/
11932 #define USART_CR3_EIE_Pos            (0U)
11933 #define USART_CR3_EIE_Msk            (0x1UL << USART_CR3_EIE_Pos)              /*!< 0x00000001 */
11934 #define USART_CR3_EIE                USART_CR3_EIE_Msk                         /*!< Error Interrupt Enable */
11935 #define USART_CR3_IREN_Pos           (1U)
11936 #define USART_CR3_IREN_Msk           (0x1UL << USART_CR3_IREN_Pos)             /*!< 0x00000002 */
11937 #define USART_CR3_IREN               USART_CR3_IREN_Msk                        /*!< IrDA mode Enable */
11938 #define USART_CR3_IRLP_Pos           (2U)
11939 #define USART_CR3_IRLP_Msk           (0x1UL << USART_CR3_IRLP_Pos)             /*!< 0x00000004 */
11940 #define USART_CR3_IRLP               USART_CR3_IRLP_Msk                        /*!< IrDA Low-Power */
11941 #define USART_CR3_HDSEL_Pos          (3U)
11942 #define USART_CR3_HDSEL_Msk          (0x1UL << USART_CR3_HDSEL_Pos)            /*!< 0x00000008 */
11943 #define USART_CR3_HDSEL              USART_CR3_HDSEL_Msk                       /*!< Half-Duplex Selection */
11944 #define USART_CR3_NACK_Pos           (4U)
11945 #define USART_CR3_NACK_Msk           (0x1UL << USART_CR3_NACK_Pos)             /*!< 0x00000010 */
11946 #define USART_CR3_NACK               USART_CR3_NACK_Msk                        /*!< SmartCard NACK enable */
11947 #define USART_CR3_SCEN_Pos           (5U)
11948 #define USART_CR3_SCEN_Msk           (0x1UL << USART_CR3_SCEN_Pos)             /*!< 0x00000020 */
11949 #define USART_CR3_SCEN               USART_CR3_SCEN_Msk                        /*!< SmartCard mode enable */
11950 #define USART_CR3_DMAR_Pos           (6U)
11951 #define USART_CR3_DMAR_Msk           (0x1UL << USART_CR3_DMAR_Pos)             /*!< 0x00000040 */
11952 #define USART_CR3_DMAR               USART_CR3_DMAR_Msk                        /*!< DMA Enable Receiver */
11953 #define USART_CR3_DMAT_Pos           (7U)
11954 #define USART_CR3_DMAT_Msk           (0x1UL << USART_CR3_DMAT_Pos)             /*!< 0x00000080 */
11955 #define USART_CR3_DMAT               USART_CR3_DMAT_Msk                        /*!< DMA Enable Transmitter */
11956 #define USART_CR3_RTSE_Pos           (8U)
11957 #define USART_CR3_RTSE_Msk           (0x1UL << USART_CR3_RTSE_Pos)             /*!< 0x00000100 */
11958 #define USART_CR3_RTSE               USART_CR3_RTSE_Msk                        /*!< RTS Enable */
11959 #define USART_CR3_CTSE_Pos           (9U)
11960 #define USART_CR3_CTSE_Msk           (0x1UL << USART_CR3_CTSE_Pos)             /*!< 0x00000200 */
11961 #define USART_CR3_CTSE               USART_CR3_CTSE_Msk                        /*!< CTS Enable */
11962 #define USART_CR3_CTSIE_Pos          (10U)
11963 #define USART_CR3_CTSIE_Msk          (0x1UL << USART_CR3_CTSIE_Pos)            /*!< 0x00000400 */
11964 #define USART_CR3_CTSIE              USART_CR3_CTSIE_Msk                       /*!< CTS Interrupt Enable */
11965 #define USART_CR3_ONEBIT_Pos         (11U)
11966 #define USART_CR3_ONEBIT_Msk         (0x1UL << USART_CR3_ONEBIT_Pos)           /*!< 0x00000800 */
11967 #define USART_CR3_ONEBIT             USART_CR3_ONEBIT_Msk                      /*!< One sample bit method enable */
11968 #define USART_CR3_OVRDIS_Pos         (12U)
11969 #define USART_CR3_OVRDIS_Msk         (0x1UL << USART_CR3_OVRDIS_Pos)           /*!< 0x00001000 */
11970 #define USART_CR3_OVRDIS             USART_CR3_OVRDIS_Msk                      /*!< Overrun Disable */
11971 #define USART_CR3_DDRE_Pos           (13U)
11972 #define USART_CR3_DDRE_Msk           (0x1UL << USART_CR3_DDRE_Pos)             /*!< 0x00002000 */
11973 #define USART_CR3_DDRE               USART_CR3_DDRE_Msk                        /*!< DMA Disable on Reception Error */
11974 #define USART_CR3_DEM_Pos            (14U)
11975 #define USART_CR3_DEM_Msk            (0x1UL << USART_CR3_DEM_Pos)              /*!< 0x00004000 */
11976 #define USART_CR3_DEM                USART_CR3_DEM_Msk                         /*!< Driver Enable Mode */
11977 #define USART_CR3_DEP_Pos            (15U)
11978 #define USART_CR3_DEP_Msk            (0x1UL << USART_CR3_DEP_Pos)              /*!< 0x00008000 */
11979 #define USART_CR3_DEP                USART_CR3_DEP_Msk                         /*!< Driver Enable Polarity Selection */
11980 #define USART_CR3_SCARCNT_Pos        (17U)
11981 #define USART_CR3_SCARCNT_Msk        (0x7UL << USART_CR3_SCARCNT_Pos)          /*!< 0x000E0000 */
11982 #define USART_CR3_SCARCNT            USART_CR3_SCARCNT_Msk                     /*!< SCARCNT[2:0] bits (SmartCard Auto-Retry Count) */
11983 #define USART_CR3_SCARCNT_0          (0x1UL << USART_CR3_SCARCNT_Pos)          /*!< 0x00020000 */
11984 #define USART_CR3_SCARCNT_1          (0x2UL << USART_CR3_SCARCNT_Pos)          /*!< 0x00040000 */
11985 #define USART_CR3_SCARCNT_2          (0x4UL << USART_CR3_SCARCNT_Pos)          /*!< 0x00080000 */
11986 #define USART_CR3_WUS_Pos            (20U)
11987 #define USART_CR3_WUS_Msk            (0x3UL << USART_CR3_WUS_Pos)              /*!< 0x00300000 */
11988 #define USART_CR3_WUS                USART_CR3_WUS_Msk                         /*!< WUS[1:0] bits (Wake UP Interrupt Flag Selection) */
11989 #define USART_CR3_WUS_0              (0x1UL << USART_CR3_WUS_Pos)              /*!< 0x00100000 */
11990 #define USART_CR3_WUS_1              (0x2UL << USART_CR3_WUS_Pos)              /*!< 0x00200000 */
11991 #define USART_CR3_WUFIE_Pos          (22U)
11992 #define USART_CR3_WUFIE_Msk          (0x1UL << USART_CR3_WUFIE_Pos)            /*!< 0x00400000 */
11993 #define USART_CR3_WUFIE              USART_CR3_WUFIE_Msk                       /*!< Wake Up Interrupt Enable */
11994 #define USART_CR3_TXFTIE_Pos         (23U)
11995 #define USART_CR3_TXFTIE_Msk         (0x1UL << USART_CR3_TXFTIE_Pos)           /*!< 0x00800000 */
11996 #define USART_CR3_TXFTIE             USART_CR3_TXFTIE_Msk                      /*!< TXFIFO threshold interrupt enable */
11997 #define USART_CR3_TCBGTIE_Pos        (24U)
11998 #define USART_CR3_TCBGTIE_Msk        (0x1UL << USART_CR3_TCBGTIE_Pos)          /*!< 0x01000000 */
11999 #define USART_CR3_TCBGTIE            USART_CR3_TCBGTIE_Msk                     /*!< Transmission Complete Before Guard Time Interrupt Enable */
12000 #define USART_CR3_RXFTCFG_Pos        (25U)
12001 #define USART_CR3_RXFTCFG_Msk        (0x7UL << USART_CR3_RXFTCFG_Pos)          /*!< 0x0E000000 */
12002 #define USART_CR3_RXFTCFG            USART_CR3_RXFTCFG_Msk                     /*!< RXFIFO FIFO threshold configuration */
12003 #define USART_CR3_RXFTCFG_0          (0x1UL << USART_CR3_RXFTCFG_Pos)          /*!< 0x02000000 */
12004 #define USART_CR3_RXFTCFG_1          (0x2UL << USART_CR3_RXFTCFG_Pos)          /*!< 0x04000000 */
12005 #define USART_CR3_RXFTCFG_2          (0x4UL << USART_CR3_RXFTCFG_Pos)          /*!< 0x08000000 */
12006 #define USART_CR3_RXFTIE_Pos         (28U)
12007 #define USART_CR3_RXFTIE_Msk         (0x1UL << USART_CR3_RXFTIE_Pos)           /*!< 0x10000000 */
12008 #define USART_CR3_RXFTIE             USART_CR3_RXFTIE_Msk                      /*!< RXFIFO threshold interrupt enable */
12009 #define USART_CR3_TXFTCFG_Pos        (29U)
12010 #define USART_CR3_TXFTCFG_Msk        (0x7UL << USART_CR3_TXFTCFG_Pos)          /*!< 0xE0000000 */
12011 #define USART_CR3_TXFTCFG            USART_CR3_TXFTCFG_Msk                     /*!< TXFIFO threshold configuration */
12012 #define USART_CR3_TXFTCFG_0          (0x1UL << USART_CR3_TXFTCFG_Pos)          /*!< 0x20000000 */
12013 #define USART_CR3_TXFTCFG_1          (0x2UL << USART_CR3_TXFTCFG_Pos)          /*!< 0x40000000 */
12014 #define USART_CR3_TXFTCFG_2          (0x4UL << USART_CR3_TXFTCFG_Pos)          /*!< 0x80000000 */
12015 
12016 /******************  Bit definition for USART_BRR register  *******************/
12017 #define USART_BRR_LPUART_Pos         (0U)
12018 #define USART_BRR_LPUART_Msk         (0xFFFFFUL << USART_BRR_LPUART_Pos)       /*!< 0x000FFFFF */
12019 #define USART_BRR_LPUART             USART_BRR_LPUART_Msk                      /*!< LPUART Baud rate register [19:0] */
12020 #define USART_BRR_BRR_Pos            (0U)
12021 #define USART_BRR_BRR_Msk            (0xFFFFUL << USART_BRR_BRR_Pos)           /*!< 0x0000FFFF */
12022 #define USART_BRR_BRR                USART_BRR_BRR_Msk                         /*!< USART Baud rate register [15:0] */
12023 
12024 /******************  Bit definition for USART_GTPR register  ******************/
12025 #define USART_GTPR_PSC_Pos           (0U)
12026 #define USART_GTPR_PSC_Msk           (0xFFUL << USART_GTPR_PSC_Pos)            /*!< 0x000000FF */
12027 #define USART_GTPR_PSC               USART_GTPR_PSC_Msk                        /*!< PSC[7:0] bits (Prescaler value) */
12028 #define USART_GTPR_GT_Pos            (8U)
12029 #define USART_GTPR_GT_Msk            (0xFFUL << USART_GTPR_GT_Pos)             /*!< 0x0000FF00 */
12030 #define USART_GTPR_GT                USART_GTPR_GT_Msk                         /*!< GT[7:0] bits (Guard time value) */
12031 
12032 /*******************  Bit definition for USART_RTOR register  *****************/
12033 #define USART_RTOR_RTO_Pos           (0U)
12034 #define USART_RTOR_RTO_Msk           (0xFFFFFFUL << USART_RTOR_RTO_Pos)        /*!< 0x00FFFFFF */
12035 #define USART_RTOR_RTO               USART_RTOR_RTO_Msk                        /*!< Receiver Time Out Value */
12036 #define USART_RTOR_BLEN_Pos          (24U)
12037 #define USART_RTOR_BLEN_Msk          (0xFFUL << USART_RTOR_BLEN_Pos)           /*!< 0xFF000000 */
12038 #define USART_RTOR_BLEN              USART_RTOR_BLEN_Msk                       /*!< Block Length */
12039 
12040 /*******************  Bit definition for USART_RQR register  ******************/
12041 #define USART_RQR_ABRRQ_Pos          (0U)
12042 #define USART_RQR_ABRRQ_Msk          (0x1UL << USART_RQR_ABRRQ_Pos)            /*!< 0x00000001 */
12043 #define USART_RQR_ABRRQ              USART_RQR_ABRRQ_Msk                       /*!< Auto-Baud Rate Request */
12044 #define USART_RQR_SBKRQ_Pos          (1U)
12045 #define USART_RQR_SBKRQ_Msk          (0x1UL << USART_RQR_SBKRQ_Pos)            /*!< 0x00000002 */
12046 #define USART_RQR_SBKRQ              USART_RQR_SBKRQ_Msk                       /*!< Send Break Request */
12047 #define USART_RQR_MMRQ_Pos           (2U)
12048 #define USART_RQR_MMRQ_Msk           (0x1UL << USART_RQR_MMRQ_Pos)             /*!< 0x00000004 */
12049 #define USART_RQR_MMRQ               USART_RQR_MMRQ_Msk                        /*!< Mute Mode Request */
12050 #define USART_RQR_RXFRQ_Pos          (3U)
12051 #define USART_RQR_RXFRQ_Msk          (0x1UL << USART_RQR_RXFRQ_Pos)            /*!< 0x00000008 */
12052 #define USART_RQR_RXFRQ              USART_RQR_RXFRQ_Msk                       /*!< Receive Data flush Request */
12053 #define USART_RQR_TXFRQ_Pos          (4U)
12054 #define USART_RQR_TXFRQ_Msk          (0x1UL << USART_RQR_TXFRQ_Pos)            /*!< 0x00000010 */
12055 #define USART_RQR_TXFRQ              USART_RQR_TXFRQ_Msk                       /*!< Transmit data flush Request */
12056 
12057 /*******************  Bit definition for USART_ISR register  ******************/
12058 #define USART_ISR_PE_Pos             (0U)
12059 #define USART_ISR_PE_Msk             (0x1UL << USART_ISR_PE_Pos)               /*!< 0x00000001 */
12060 #define USART_ISR_PE                 USART_ISR_PE_Msk                          /*!< Parity Error */
12061 #define USART_ISR_FE_Pos             (1U)
12062 #define USART_ISR_FE_Msk             (0x1UL << USART_ISR_FE_Pos)               /*!< 0x00000002 */
12063 #define USART_ISR_FE                 USART_ISR_FE_Msk                          /*!< Framing Error */
12064 #define USART_ISR_NE_Pos             (2U)
12065 #define USART_ISR_NE_Msk             (0x1UL << USART_ISR_NE_Pos)               /*!< 0x00000004 */
12066 #define USART_ISR_NE                 USART_ISR_NE_Msk                          /*!< Noise detected Flag */
12067 #define USART_ISR_ORE_Pos            (3U)
12068 #define USART_ISR_ORE_Msk            (0x1UL << USART_ISR_ORE_Pos)              /*!< 0x00000008 */
12069 #define USART_ISR_ORE                USART_ISR_ORE_Msk                         /*!< OverRun Error */
12070 #define USART_ISR_IDLE_Pos           (4U)
12071 #define USART_ISR_IDLE_Msk           (0x1UL << USART_ISR_IDLE_Pos)             /*!< 0x00000010 */
12072 #define USART_ISR_IDLE               USART_ISR_IDLE_Msk                        /*!< IDLE line detected */
12073 #define USART_ISR_RXNE_Pos           (5U)
12074 #define USART_ISR_RXNE_Msk           (0x1UL << USART_ISR_RXNE_Pos)             /*!< 0x00000020 */
12075 #define USART_ISR_RXNE               USART_ISR_RXNE_Msk                        /*!< Read Data Register Not Empty */
12076 #define USART_ISR_RXNE_RXFNE_Pos     USART_ISR_RXNE_Pos
12077 #define USART_ISR_RXNE_RXFNE_Msk     USART_ISR_RXNE_Msk                        /*!< 0x00000020 */
12078 #define USART_ISR_RXNE_RXFNE         USART_ISR_RXNE_Msk                        /*!< Read Data Register or RX FIFO Not Empty */
12079 #define USART_ISR_TC_Pos             (6U)
12080 #define USART_ISR_TC_Msk             (0x1UL << USART_ISR_TC_Pos)               /*!< 0x00000040 */
12081 #define USART_ISR_TC                 USART_ISR_TC_Msk                          /*!< Transmission Complete */
12082 #define USART_ISR_TXE_Pos            (7U)
12083 #define USART_ISR_TXE_Msk            (0x1UL << USART_ISR_TXE_Pos)              /*!< 0x00000080 */
12084 #define USART_ISR_TXE                USART_ISR_TXE_Msk                         /*!< Transmit Data Register Empty */
12085 #define USART_ISR_TXE_TXFNF_Pos      USART_ISR_TXE_Pos
12086 #define USART_ISR_TXE_TXFNF_Msk      USART_ISR_TXE_Msk                       /*!< 0x00000080 */
12087 #define USART_ISR_TXE_TXFNF          USART_ISR_TXE_Msk                       /*!< Transmit Data Register Empty or TX FIFO Not Full Flag */
12088 #define USART_ISR_LBDF_Pos           (8U)
12089 #define USART_ISR_LBDF_Msk           (0x1UL << USART_ISR_LBDF_Pos)             /*!< 0x00000100 */
12090 #define USART_ISR_LBDF               USART_ISR_LBDF_Msk                        /*!< LIN Break Detection Flag */
12091 #define USART_ISR_CTSIF_Pos          (9U)
12092 #define USART_ISR_CTSIF_Msk          (0x1UL << USART_ISR_CTSIF_Pos)            /*!< 0x00000200 */
12093 #define USART_ISR_CTSIF              USART_ISR_CTSIF_Msk                       /*!< CTS interrupt flag */
12094 #define USART_ISR_CTS_Pos            (10U)
12095 #define USART_ISR_CTS_Msk            (0x1UL << USART_ISR_CTS_Pos)              /*!< 0x00000400 */
12096 #define USART_ISR_CTS                USART_ISR_CTS_Msk                         /*!< CTS flag */
12097 #define USART_ISR_RTOF_Pos           (11U)
12098 #define USART_ISR_RTOF_Msk           (0x1UL << USART_ISR_RTOF_Pos)             /*!< 0x00000800 */
12099 #define USART_ISR_RTOF               USART_ISR_RTOF_Msk                        /*!< Receiver Time Out */
12100 #define USART_ISR_EOBF_Pos           (12U)
12101 #define USART_ISR_EOBF_Msk           (0x1UL << USART_ISR_EOBF_Pos)             /*!< 0x00001000 */
12102 #define USART_ISR_EOBF               USART_ISR_EOBF_Msk                        /*!< End Of Block Flag */
12103 #define USART_ISR_UDR_Pos            (13U)
12104 #define USART_ISR_UDR_Msk            (0x1UL << USART_ISR_UDR_Pos)              /*!< 0x00002000 */
12105 #define USART_ISR_UDR                USART_ISR_UDR_Msk                         /*!< SPI slave underrun error flag */
12106 #define USART_ISR_ABRE_Pos           (14U)
12107 #define USART_ISR_ABRE_Msk           (0x1UL << USART_ISR_ABRE_Pos)             /*!< 0x00004000 */
12108 #define USART_ISR_ABRE               USART_ISR_ABRE_Msk                        /*!< Auto-Baud Rate Error */
12109 #define USART_ISR_ABRF_Pos           (15U)
12110 #define USART_ISR_ABRF_Msk           (0x1UL << USART_ISR_ABRF_Pos)             /*!< 0x00008000 */
12111 #define USART_ISR_ABRF               USART_ISR_ABRF_Msk                        /*!< Auto-Baud Rate Flag */
12112 #define USART_ISR_BUSY_Pos           (16U)
12113 #define USART_ISR_BUSY_Msk           (0x1UL << USART_ISR_BUSY_Pos)             /*!< 0x00010000 */
12114 #define USART_ISR_BUSY               USART_ISR_BUSY_Msk                        /*!< Busy Flag */
12115 #define USART_ISR_CMF_Pos            (17U)
12116 #define USART_ISR_CMF_Msk            (0x1UL << USART_ISR_CMF_Pos)              /*!< 0x00020000 */
12117 #define USART_ISR_CMF                USART_ISR_CMF_Msk                         /*!< Character Match Flag */
12118 #define USART_ISR_SBKF_Pos           (18U)
12119 #define USART_ISR_SBKF_Msk           (0x1UL << USART_ISR_SBKF_Pos)             /*!< 0x00040000 */
12120 #define USART_ISR_SBKF               USART_ISR_SBKF_Msk                        /*!< Send Break Flag */
12121 #define USART_ISR_RWU_Pos            (19U)
12122 #define USART_ISR_RWU_Msk            (0x1UL << USART_ISR_RWU_Pos)              /*!< 0x00080000 */
12123 #define USART_ISR_RWU                USART_ISR_RWU_Msk                         /*!< Receive Wake Up from mute mode Flag */
12124 #define USART_ISR_WUF_Pos            (20U)
12125 #define USART_ISR_WUF_Msk            (0x1UL << USART_ISR_WUF_Pos)              /*!< 0x00100000 */
12126 #define USART_ISR_WUF                USART_ISR_WUF_Msk                         /*!< Wake Up from stop mode Flag */
12127 #define USART_ISR_TEACK_Pos          (21U)
12128 #define USART_ISR_TEACK_Msk          (0x1UL << USART_ISR_TEACK_Pos)            /*!< 0x00200000 */
12129 #define USART_ISR_TEACK              USART_ISR_TEACK_Msk                       /*!< Transmit Enable Acknowledge Flag */
12130 #define USART_ISR_REACK_Pos          (22U)
12131 #define USART_ISR_REACK_Msk          (0x1UL << USART_ISR_REACK_Pos)            /*!< 0x00400000 */
12132 #define USART_ISR_REACK              USART_ISR_REACK_Msk                       /*!< Receive Enable Acknowledge Flag */
12133 #define USART_ISR_TXFE_Pos           (23U)
12134 #define USART_ISR_TXFE_Msk           (0x1UL << USART_ISR_TXFE_Pos)             /*!< 0x00800000 */
12135 #define USART_ISR_TXFE               USART_ISR_TXFE_Msk                        /*!< TXFIFO Empty */
12136 #define USART_ISR_RXFF_Pos           (24U)
12137 #define USART_ISR_RXFF_Msk           (0x1UL << USART_ISR_RXFF_Pos)             /*!< 0x01000000 */
12138 #define USART_ISR_RXFF               USART_ISR_RXFF_Msk                        /*!< RXFIFO Full */
12139 #define USART_ISR_TCBGT_Pos          (25U)
12140 #define USART_ISR_TCBGT_Msk          (0x1UL << USART_ISR_TCBGT_Pos)            /*!< 0x02000000 */
12141 #define USART_ISR_TCBGT              USART_ISR_TCBGT_Msk                       /*!< Transmission Complete Before Guard Time completion */
12142 #define USART_ISR_RXFT_Pos           (26U)
12143 #define USART_ISR_RXFT_Msk           (0x1UL << USART_ISR_RXFT_Pos)             /*!< 0x04000000 */
12144 #define USART_ISR_RXFT               USART_ISR_RXFT_Msk                        /*!< RXFIFO threshold flag */
12145 #define USART_ISR_TXFT_Pos           (27U)
12146 #define USART_ISR_TXFT_Msk           (0x1UL << USART_ISR_TXFT_Pos)             /*!< 0x08000000 */
12147 #define USART_ISR_TXFT               USART_ISR_TXFT_Msk                        /*!< TXFIFO threshold flag */
12148 
12149 /*******************  Bit definition for USART_ICR register  ******************/
12150 #define USART_ICR_PECF_Pos           (0U)
12151 #define USART_ICR_PECF_Msk           (0x1UL << USART_ICR_PECF_Pos)             /*!< 0x00000001 */
12152 #define USART_ICR_PECF               USART_ICR_PECF_Msk                        /*!< Parity Error Clear Flag */
12153 #define USART_ICR_FECF_Pos           (1U)
12154 #define USART_ICR_FECF_Msk           (0x1UL << USART_ICR_FECF_Pos)             /*!< 0x00000002 */
12155 #define USART_ICR_FECF               USART_ICR_FECF_Msk                        /*!< Framing Error Clear Flag */
12156 #define USART_ICR_NECF_Pos           (2U)
12157 #define USART_ICR_NECF_Msk           (0x1UL << USART_ICR_NECF_Pos)             /*!< 0x00000004 */
12158 #define USART_ICR_NECF               USART_ICR_NECF_Msk                        /*!< Noise detected Clear Flag */
12159 #define USART_ICR_ORECF_Pos          (3U)
12160 #define USART_ICR_ORECF_Msk          (0x1UL << USART_ICR_ORECF_Pos)            /*!< 0x00000008 */
12161 #define USART_ICR_ORECF              USART_ICR_ORECF_Msk                       /*!< OverRun Error Clear Flag */
12162 #define USART_ICR_IDLECF_Pos         (4U)
12163 #define USART_ICR_IDLECF_Msk         (0x1UL << USART_ICR_IDLECF_Pos)           /*!< 0x00000010 */
12164 #define USART_ICR_IDLECF             USART_ICR_IDLECF_Msk                      /*!< IDLE line detected Clear Flag */
12165 #define USART_ICR_TXFECF_Pos         (5U)
12166 #define USART_ICR_TXFECF_Msk         (0x1UL << USART_ICR_TXFECF_Pos)           /*!< 0x00000020 */
12167 #define USART_ICR_TXFECF             USART_ICR_TXFECF_Msk                      /*!< TXFIFO empty Clear flag */
12168 #define USART_ICR_TCCF_Pos           (6U)
12169 #define USART_ICR_TCCF_Msk           (0x1UL << USART_ICR_TCCF_Pos)             /*!< 0x00000040 */
12170 #define USART_ICR_TCCF               USART_ICR_TCCF_Msk                        /*!< Transmission Complete Clear Flag */
12171 #define USART_ICR_TCBGTCF_Pos        (7U)
12172 #define USART_ICR_TCBGTCF_Msk        (0x1UL << USART_ICR_TCBGTCF_Pos)          /*!< 0x00000080 */
12173 #define USART_ICR_TCBGTCF            USART_ICR_TCBGTCF_Msk                     /*!< Transmission Complete Before Guard Time Clear Flag */
12174 #define USART_ICR_LBDCF_Pos          (8U)
12175 #define USART_ICR_LBDCF_Msk          (0x1UL << USART_ICR_LBDCF_Pos)            /*!< 0x00000100 */
12176 #define USART_ICR_LBDCF              USART_ICR_LBDCF_Msk                       /*!< LIN Break Detection Clear Flag */
12177 #define USART_ICR_CTSCF_Pos          (9U)
12178 #define USART_ICR_CTSCF_Msk          (0x1UL << USART_ICR_CTSCF_Pos)            /*!< 0x00000200 */
12179 #define USART_ICR_CTSCF              USART_ICR_CTSCF_Msk                       /*!< CTS Interrupt Clear Flag */
12180 #define USART_ICR_RTOCF_Pos          (11U)
12181 #define USART_ICR_RTOCF_Msk          (0x1UL << USART_ICR_RTOCF_Pos)            /*!< 0x00000800 */
12182 #define USART_ICR_RTOCF              USART_ICR_RTOCF_Msk                       /*!< Receiver Time Out Clear Flag */
12183 #define USART_ICR_EOBCF_Pos          (12U)
12184 #define USART_ICR_EOBCF_Msk          (0x1UL << USART_ICR_EOBCF_Pos)            /*!< 0x00001000 */
12185 #define USART_ICR_EOBCF              USART_ICR_EOBCF_Msk                       /*!< End Of Block Clear Flag */
12186 #define USART_ICR_UDRCF_Pos          (13U)
12187 #define USART_ICR_UDRCF_Msk          (0x1UL << USART_ICR_UDRCF_Pos)            /*!< 0x00002000 */
12188 #define USART_ICR_UDRCF              USART_ICR_UDRCF_Msk                       /*!< SPI Slave Underrun Clear Flag */
12189 #define USART_ICR_CMCF_Pos           (17U)
12190 #define USART_ICR_CMCF_Msk           (0x1UL << USART_ICR_CMCF_Pos)             /*!< 0x00020000 */
12191 #define USART_ICR_CMCF               USART_ICR_CMCF_Msk                        /*!< Character Match Clear Flag */
12192 #define USART_ICR_WUCF_Pos           (20U)
12193 #define USART_ICR_WUCF_Msk           (0x1UL << USART_ICR_WUCF_Pos)             /*!< 0x00100000 */
12194 #define USART_ICR_WUCF               USART_ICR_WUCF_Msk                        /*!< Wake Up from stop mode Clear Flag */
12195 
12196 /*******************  Bit definition for USART_RDR register  ******************/
12197 #define USART_RDR_RDR_Pos            (0U)
12198 #define USART_RDR_RDR_Msk            (0x1FFUL << USART_RDR_RDR_Pos)            /*!< 0x000001FF */
12199 #define USART_RDR_RDR                 USART_RDR_RDR_Msk                        /*!< RDR[8:0] bits (Receive Data value) */
12200 
12201 /*******************  Bit definition for USART_TDR register  ******************/
12202 #define USART_TDR_TDR_Pos            (0U)
12203 #define USART_TDR_TDR_Msk            (0x1FFUL << USART_TDR_TDR_Pos)            /*!< 0x000001FF */
12204 #define USART_TDR_TDR                USART_TDR_TDR_Msk                         /*!< TDR[8:0] bits (Transmit Data value) */
12205 
12206 /*******************  Bit definition for USART_PRESC register  ****************/
12207 #define USART_PRESC_PRESCALER_Pos    (0U)
12208 #define USART_PRESC_PRESCALER_Msk    (0xFUL << USART_PRESC_PRESCALER_Pos)      /*!< 0x0000000F */
12209 #define USART_PRESC_PRESCALER        USART_PRESC_PRESCALER_Msk                 /*!< PRESCALER[3:0] bits (Clock prescaler) */
12210 #define USART_PRESC_PRESCALER_0      (0x1UL << USART_PRESC_PRESCALER_Pos)      /*!< 0x00000001 */
12211 #define USART_PRESC_PRESCALER_1      (0x2UL << USART_PRESC_PRESCALER_Pos)      /*!< 0x00000002 */
12212 #define USART_PRESC_PRESCALER_2      (0x4UL << USART_PRESC_PRESCALER_Pos)      /*!< 0x00000004 */
12213 #define USART_PRESC_PRESCALER_3      (0x8UL << USART_PRESC_PRESCALER_Pos)      /*!< 0x00000008 */
12214 
12215 /******************************************************************************/
12216 /*                                                                            */
12217 /*                                 VREFBUF                                    */
12218 /*                                                                            */
12219 /******************************************************************************/
12220 /*******************  Bit definition for VREFBUF_CSR register  ****************/
12221 #define VREFBUF_CSR_ENVR_Pos    (0U)
12222 #define VREFBUF_CSR_ENVR_Msk    (0x1UL << VREFBUF_CSR_ENVR_Pos)                /*!< 0x00000001 */
12223 #define VREFBUF_CSR_ENVR        VREFBUF_CSR_ENVR_Msk                           /*!<Voltage reference buffer enable */
12224 #define VREFBUF_CSR_HIZ_Pos     (1U)
12225 #define VREFBUF_CSR_HIZ_Msk     (0x1UL << VREFBUF_CSR_HIZ_Pos)                 /*!< 0x00000002 */
12226 #define VREFBUF_CSR_HIZ         VREFBUF_CSR_HIZ_Msk                            /*!<High impedance mode             */
12227 #define VREFBUF_CSR_VRR_Pos     (3U)
12228 #define VREFBUF_CSR_VRR_Msk     (0x1UL << VREFBUF_CSR_VRR_Pos)                 /*!< 0x00000008 */
12229 #define VREFBUF_CSR_VRR         VREFBUF_CSR_VRR_Msk                            /*!<Voltage reference buffer ready  */
12230 #define VREFBUF_CSR_VRS_Pos     (4U)
12231 #define VREFBUF_CSR_VRS_Msk     (0x3UL << VREFBUF_CSR_VRS_Pos)                 /*!< 0x00000030 */
12232 #define VREFBUF_CSR_VRS         VREFBUF_CSR_VRS_Msk                            /*!<VRS[5:0] bits (Voltage reference scale) */
12233 #define VREFBUF_CSR_VRS_0       (0x1UL << VREFBUF_CSR_VRS_Pos)                 /*!< 0x00000010 */
12234 #define VREFBUF_CSR_VRS_1       (0x2UL << VREFBUF_CSR_VRS_Pos)                 /*!< 0x00000020 */
12235 
12236 /*******************  Bit definition for VREFBUF_CCR register  ******************/
12237 #define VREFBUF_CCR_TRIM_Pos    (0U)
12238 #define VREFBUF_CCR_TRIM_Msk    (0x3FUL << VREFBUF_CCR_TRIM_Pos)               /*!< 0x0000003F */
12239 #define VREFBUF_CCR_TRIM        VREFBUF_CCR_TRIM_Msk                           /*!<TRIM[5:0] bits (Trimming code)  */
12240 
12241 /******************************************************************************/
12242 /*                                                                            */
12243 /*                         USB Device FS Endpoint registers                   */
12244 /*                                                                            */
12245 /******************************************************************************/
12246 #define USB_EP0R                             USB_BASE                    /*!< endpoint 0 register address */
12247 #define USB_EP1R                             (USB_BASE + 0x0x00000004)   /*!< endpoint 1 register address */
12248 #define USB_EP2R                             (USB_BASE + 0x0x00000008)   /*!< endpoint 2 register address */
12249 #define USB_EP3R                             (USB_BASE + 0x0x0000000C)   /*!< endpoint 3 register address */
12250 #define USB_EP4R                             (USB_BASE + 0x0x00000010)   /*!< endpoint 4 register address */
12251 #define USB_EP5R                             (USB_BASE + 0x0x00000014)   /*!< endpoint 5 register address */
12252 #define USB_EP6R                             (USB_BASE + 0x0x00000018)   /*!< endpoint 6 register address */
12253 #define USB_EP7R                             (USB_BASE + 0x0x0000001C)   /*!< endpoint 7 register address */
12254 
12255 /* bit positions */
12256 #define USB_EP_CTR_RX                            ((uint16_t)0x8000U)           /*!<  EndPoint Correct TRansfer RX */
12257 #define USB_EP_DTOG_RX                           ((uint16_t)0x4000U)           /*!<  EndPoint Data TOGGLE RX */
12258 #define USB_EPRX_STAT                            ((uint16_t)0x3000U)           /*!<  EndPoint RX STATus bit field */
12259 #define USB_EP_SETUP                             ((uint16_t)0x0800U)           /*!<  EndPoint SETUP */
12260 #define USB_EP_T_FIELD                           ((uint16_t)0x0600U)           /*!<  EndPoint TYPE */
12261 #define USB_EP_KIND                              ((uint16_t)0x0100U)           /*!<  EndPoint KIND */
12262 #define USB_EP_CTR_TX                            ((uint16_t)0x0080U)           /*!<  EndPoint Correct TRansfer TX */
12263 #define USB_EP_DTOG_TX                           ((uint16_t)0x0040U)           /*!<  EndPoint Data TOGGLE TX */
12264 #define USB_EPTX_STAT                            ((uint16_t)0x0030U)           /*!<  EndPoint TX STATus bit field */
12265 #define USB_EPADDR_FIELD                         ((uint16_t)0x000FU)           /*!<  EndPoint ADDRess FIELD */
12266 
12267 /* EndPoint REGister MASK (no toggle fields) */
12268 #define USB_EPREG_MASK     (USB_EP_CTR_RX|USB_EP_SETUP|USB_EP_T_FIELD|USB_EP_KIND|USB_EP_CTR_TX|USB_EPADDR_FIELD)
12269                                                                          /*!< EP_TYPE[1:0] EndPoint TYPE */
12270 #define USB_EP_TYPE_MASK                         ((uint16_t)0x0600U)           /*!< EndPoint TYPE Mask */
12271 #define USB_EP_BULK                              ((uint16_t)0x0000U)           /*!< EndPoint BULK */
12272 #define USB_EP_CONTROL                           ((uint16_t)0x0200U)           /*!< EndPoint CONTROL */
12273 #define USB_EP_ISOCHRONOUS                       ((uint16_t)0x0400U)           /*!< EndPoint ISOCHRONOUS */
12274 #define USB_EP_INTERRUPT                         ((uint16_t)0x0600U)           /*!< EndPoint INTERRUPT */
12275 #define USB_EP_T_MASK                        ((uint16_t) ~USB_EP_T_FIELD & USB_EPREG_MASK)
12276 
12277 #define USB_EPKIND_MASK                      ((uint16_t)~USB_EP_KIND & USB_EPREG_MASK) /*!< EP_KIND EndPoint KIND */
12278                                                                          /*!< STAT_TX[1:0] STATus for TX transfer */
12279 #define USB_EP_TX_DIS                            ((uint16_t)0x0000U)           /*!< EndPoint TX DISabled */
12280 #define USB_EP_TX_STALL                          ((uint16_t)0x0010U)           /*!< EndPoint TX STALLed */
12281 #define USB_EP_TX_NAK                            ((uint16_t)0x0020U)           /*!< EndPoint TX NAKed */
12282 #define USB_EP_TX_VALID                          ((uint16_t)0x0030U)           /*!< EndPoint TX VALID */
12283 #define USB_EPTX_DTOG1                           ((uint16_t)0x0010U)           /*!< EndPoint TX Data TOGgle bit1 */
12284 #define USB_EPTX_DTOG2                           ((uint16_t)0x0020U)           /*!< EndPoint TX Data TOGgle bit2 */
12285 #define USB_EPTX_DTOGMASK  (USB_EPTX_STAT|USB_EPREG_MASK)
12286                                                                          /*!< STAT_RX[1:0] STATus for RX transfer */
12287 #define USB_EP_RX_DIS                            ((uint16_t)0x0000U)           /*!< EndPoint RX DISabled */
12288 #define USB_EP_RX_STALL                          ((uint16_t)0x1000U)           /*!< EndPoint RX STALLed */
12289 #define USB_EP_RX_NAK                            ((uint16_t)0x2000U)           /*!< EndPoint RX NAKed */
12290 #define USB_EP_RX_VALID                          ((uint16_t)0x3000U)           /*!< EndPoint RX VALID */
12291 #define USB_EPRX_DTOG1                           ((uint16_t)0x1000U)           /*!< EndPoint RX Data TOGgle bit1 */
12292 #define USB_EPRX_DTOG2                           ((uint16_t)0x2000U)           /*!< EndPoint RX Data TOGgle bit1 */
12293 #define USB_EPRX_DTOGMASK  (USB_EPRX_STAT|USB_EPREG_MASK)
12294 
12295 /******************************************************************************/
12296 /*                                                                            */
12297 /*                         USB Device FS General registers                    */
12298 /*                                                                            */
12299 /******************************************************************************/
12300 #define USB_CNTR                             (USB_BASE + 0x00000040U)     /*!< Control register */
12301 #define USB_ISTR                             (USB_BASE + 0x00000044U)     /*!< Interrupt status register */
12302 #define USB_FNR                              (USB_BASE + 0x00000048U)     /*!< Frame number register */
12303 #define USB_DADDR                            (USB_BASE + 0x0000004CU)     /*!< Device address register */
12304 #define USB_BTABLE                           (USB_BASE + 0x00000050U)     /*!< Buffer Table address register */
12305 #define USB_LPMCSR                           (USB_BASE + 0x00000054U)     /*!< LPM Control and Status register */
12306 #define USB_BCDR                             (USB_BASE + 0x00000058U)     /*!< Battery Charging detector register*/
12307 
12308 /******************  Bits definition for USB_CNTR register  *******************/
12309 #define USB_CNTR_CTRM                            ((uint16_t)0x8000U)           /*!< Correct TRansfer Mask */
12310 #define USB_CNTR_PMAOVRM                         ((uint16_t)0x4000U)           /*!< DMA OVeR/underrun Mask */
12311 #define USB_CNTR_ERRM                            ((uint16_t)0x2000U)           /*!< ERRor Mask */
12312 #define USB_CNTR_WKUPM                           ((uint16_t)0x1000U)           /*!< WaKe UP Mask */
12313 #define USB_CNTR_SUSPM                           ((uint16_t)0x0800U)           /*!< SUSPend Mask */
12314 #define USB_CNTR_RESETM                          ((uint16_t)0x0400U)           /*!< RESET Mask   */
12315 #define USB_CNTR_SOFM                            ((uint16_t)0x0200U)           /*!< Start Of Frame Mask */
12316 #define USB_CNTR_ESOFM                           ((uint16_t)0x0100U)           /*!< Expected Start Of Frame Mask */
12317 #define USB_CNTR_L1REQM                          ((uint16_t)0x0080U)           /*!< LPM L1 state request interrupt mask */
12318 #define USB_CNTR_L1RESUME                        ((uint16_t)0x0020U)           /*!< LPM L1 Resume request */
12319 #define USB_CNTR_RESUME                          ((uint16_t)0x0010U)           /*!< RESUME request */
12320 #define USB_CNTR_FSUSP                           ((uint16_t)0x0008U)           /*!< Force SUSPend */
12321 #define USB_CNTR_LPMODE                          ((uint16_t)0x0004U)           /*!< Low-power MODE */
12322 #define USB_CNTR_PDWN                            ((uint16_t)0x0002U)           /*!< Power DoWN */
12323 #define USB_CNTR_FRES                            ((uint16_t)0x0001U)           /*!< Force USB RESet */
12324 
12325 /******************  Bits definition for USB_ISTR register  *******************/
12326 #define USB_ISTR_EP_ID                           ((uint16_t)0x000FU)           /*!< EndPoint IDentifier (read-only bit)  */
12327 #define USB_ISTR_DIR                             ((uint16_t)0x0010U)           /*!< DIRection of transaction (read-only bit)  */
12328 #define USB_ISTR_L1REQ                           ((uint16_t)0x0080U)           /*!< LPM L1 state request  */
12329 #define USB_ISTR_ESOF                            ((uint16_t)0x0100U)           /*!< Expected Start Of Frame (clear-only bit) */
12330 #define USB_ISTR_SOF                             ((uint16_t)0x0200U)           /*!< Start Of Frame (clear-only bit) */
12331 #define USB_ISTR_RESET                           ((uint16_t)0x0400U)           /*!< RESET (clear-only bit) */
12332 #define USB_ISTR_SUSP                            ((uint16_t)0x0800U)           /*!< SUSPend (clear-only bit) */
12333 #define USB_ISTR_WKUP                            ((uint16_t)0x1000U)           /*!< WaKe UP (clear-only bit) */
12334 #define USB_ISTR_ERR                             ((uint16_t)0x2000U)           /*!< ERRor (clear-only bit) */
12335 #define USB_ISTR_PMAOVR                          ((uint16_t)0x4000U)           /*!< DMA OVeR/underrun (clear-only bit) */
12336 #define USB_ISTR_CTR                             ((uint16_t)0x8000U)           /*!< Correct TRansfer (clear-only bit) */
12337 
12338 #define USB_CLR_L1REQ                        (~USB_ISTR_L1REQ)           /*!< clear LPM L1  bit */
12339 #define USB_CLR_ESOF                         (~USB_ISTR_ESOF)            /*!< clear Expected Start Of Frame bit */
12340 #define USB_CLR_SOF                          (~USB_ISTR_SOF)             /*!< clear Start Of Frame bit */
12341 #define USB_CLR_RESET                        (~USB_ISTR_RESET)           /*!< clear RESET bit */
12342 #define USB_CLR_SUSP                         (~USB_ISTR_SUSP)            /*!< clear SUSPend bit */
12343 #define USB_CLR_WKUP                         (~USB_ISTR_WKUP)            /*!< clear WaKe UP bit */
12344 #define USB_CLR_ERR                          (~USB_ISTR_ERR)             /*!< clear ERRor bit */
12345 #define USB_CLR_PMAOVR                       (~USB_ISTR_PMAOVR)          /*!< clear DMA OVeR/underrun bit*/
12346 #define USB_CLR_CTR                          (~USB_ISTR_CTR)             /*!< clear Correct TRansfer bit */
12347 
12348 /******************  Bits definition for USB_FNR register  ********************/
12349 #define USB_FNR_FN                               ((uint16_t)0x07FFU)           /*!< Frame Number */
12350 #define USB_FNR_LSOF                             ((uint16_t)0x1800U)           /*!< Lost SOF */
12351 #define USB_FNR_LCK                              ((uint16_t)0x2000U)           /*!< LoCKed */
12352 #define USB_FNR_RXDM                             ((uint16_t)0x4000U)           /*!< status of D- data line */
12353 #define USB_FNR_RXDP                             ((uint16_t)0x8000U)           /*!< status of D+ data line */
12354 
12355 /******************  Bits definition for USB_DADDR register    ****************/
12356 #define USB_DADDR_ADD                            ((uint8_t)0x7FU)              /*!< ADD[6:0] bits (Device Address) */
12357 #define USB_DADDR_ADD0                           ((uint8_t)0x01U)              /*!< Bit 0 */
12358 #define USB_DADDR_ADD1                           ((uint8_t)0x02U)              /*!< Bit 1 */
12359 #define USB_DADDR_ADD2                           ((uint8_t)0x04U)              /*!< Bit 2 */
12360 #define USB_DADDR_ADD3                           ((uint8_t)0x08U)              /*!< Bit 3 */
12361 #define USB_DADDR_ADD4                           ((uint8_t)0x10U)              /*!< Bit 4 */
12362 #define USB_DADDR_ADD5                           ((uint8_t)0x20U)              /*!< Bit 5 */
12363 #define USB_DADDR_ADD6                           ((uint8_t)0x40U)              /*!< Bit 6 */
12364 
12365 #define USB_DADDR_EF                             ((uint8_t)0x80U)              /*!< Enable Function */
12366 
12367 /******************  Bit definition for USB_BTABLE register  ******************/
12368 #define USB_BTABLE_BTABLE                        ((uint16_t)0xFFF8U)           /*!< Buffer Table */
12369 
12370 /******************  Bits definition for USB_BCDR register  *******************/
12371 #define USB_BCDR_BCDEN                           ((uint16_t)0x0001U)           /*!< Battery charging detector (BCD) enable */
12372 #define USB_BCDR_DCDEN                           ((uint16_t)0x0002U)           /*!< Data contact detection (DCD) mode enable */
12373 #define USB_BCDR_PDEN                            ((uint16_t)0x0004U)           /*!< Primary detection (PD) mode enable */
12374 #define USB_BCDR_SDEN                            ((uint16_t)0x0008U)           /*!< Secondary detection (SD) mode enable */
12375 #define USB_BCDR_DCDET                           ((uint16_t)0x0010U)           /*!< Data contact detection (DCD) status */
12376 #define USB_BCDR_PDET                            ((uint16_t)0x0020U)           /*!< Primary detection (PD) status */
12377 #define USB_BCDR_SDET                            ((uint16_t)0x0040U)           /*!< Secondary detection (SD) status */
12378 #define USB_BCDR_PS2DET                          ((uint16_t)0x0080U)           /*!< PS2 port or proprietary charger detected */
12379 #define USB_BCDR_DPPU                            ((uint16_t)0x8000U)           /*!< DP Pull-up Enable */
12380 
12381 /*******************  Bit definition for LPMCSR register  *********************/
12382 #define USB_LPMCSR_LMPEN                         ((uint16_t)0x0001U)           /*!< LPM support enable  */
12383 #define USB_LPMCSR_LPMACK                        ((uint16_t)0x0002U)           /*!< LPM Token acknowledge enable*/
12384 #define USB_LPMCSR_REMWAKE                       ((uint16_t)0x0008U)           /*!< bRemoteWake value received with last ACKed LPM Token */
12385 #define USB_LPMCSR_BESL                          ((uint16_t)0x00F0U)           /*!< BESL value received with last ACKed LPM Token  */
12386 
12387 /*!< Buffer descriptor table */
12388 /*****************  Bit definition for USB_ADDR0_TX register  *****************/
12389 #define USB_ADDR0_TX_ADDR0_TX_Pos                (1U)
12390 #define USB_ADDR0_TX_ADDR0_TX_Msk                (0x7FFFUL << USB_ADDR0_TX_ADDR0_TX_Pos)/*!< 0x0000FFFE */
12391 #define USB_ADDR0_TX_ADDR0_TX                    USB_ADDR0_TX_ADDR0_TX_Msk     /*!< Transmission Buffer Address 0 */
12392 
12393 /*****************  Bit definition for USB_ADDR1_TX register  *****************/
12394 #define USB_ADDR1_TX_ADDR1_TX_Pos                (1U)
12395 #define USB_ADDR1_TX_ADDR1_TX_Msk                (0x7FFFUL << USB_ADDR1_TX_ADDR1_TX_Pos)/*!< 0x0000FFFE */
12396 #define USB_ADDR1_TX_ADDR1_TX                    USB_ADDR1_TX_ADDR1_TX_Msk     /*!< Transmission Buffer Address 1 */
12397 
12398 /*****************  Bit definition for USB_ADDR2_TX register  *****************/
12399 #define USB_ADDR2_TX_ADDR2_TX_Pos                (1U)
12400 #define USB_ADDR2_TX_ADDR2_TX_Msk                (0x7FFFUL << USB_ADDR2_TX_ADDR2_TX_Pos)/*!< 0x0000FFFE */
12401 #define USB_ADDR2_TX_ADDR2_TX                    USB_ADDR2_TX_ADDR2_TX_Msk     /*!< Transmission Buffer Address 2 */
12402 
12403 /*****************  Bit definition for USB_ADDR3_TX register  *****************/
12404 #define USB_ADDR3_TX_ADDR3_TX_Pos                (1U)
12405 #define USB_ADDR3_TX_ADDR3_TX_Msk                (0x7FFFUL << USB_ADDR3_TX_ADDR3_TX_Pos)/*!< 0x0000FFFE */
12406 #define USB_ADDR3_TX_ADDR3_TX                    USB_ADDR3_TX_ADDR3_TX_Msk     /*!< Transmission Buffer Address 3 */
12407 
12408 /*****************  Bit definition for USB_ADDR4_TX register  *****************/
12409 #define USB_ADDR4_TX_ADDR4_TX_Pos                (1U)
12410 #define USB_ADDR4_TX_ADDR4_TX_Msk                (0x7FFFUL << USB_ADDR4_TX_ADDR4_TX_Pos)/*!< 0x0000FFFE */
12411 #define USB_ADDR4_TX_ADDR4_TX                    USB_ADDR4_TX_ADDR4_TX_Msk     /*!< Transmission Buffer Address 4 */
12412 
12413 /*****************  Bit definition for USB_ADDR5_TX register  *****************/
12414 #define USB_ADDR5_TX_ADDR5_TX_Pos                (1U)
12415 #define USB_ADDR5_TX_ADDR5_TX_Msk                (0x7FFFUL << USB_ADDR5_TX_ADDR5_TX_Pos)/*!< 0x0000FFFE */
12416 #define USB_ADDR5_TX_ADDR5_TX                    USB_ADDR5_TX_ADDR5_TX_Msk     /*!< Transmission Buffer Address 5 */
12417 
12418 /*****************  Bit definition for USB_ADDR6_TX register  *****************/
12419 #define USB_ADDR6_TX_ADDR6_TX_Pos                (1U)
12420 #define USB_ADDR6_TX_ADDR6_TX_Msk                (0x7FFFUL << USB_ADDR6_TX_ADDR6_TX_Pos)/*!< 0x0000FFFE */
12421 #define USB_ADDR6_TX_ADDR6_TX                    USB_ADDR6_TX_ADDR6_TX_Msk     /*!< Transmission Buffer Address 6 */
12422 
12423 /*****************  Bit definition for USB_ADDR7_TX register  *****************/
12424 #define USB_ADDR7_TX_ADDR7_TX_Pos                (1U)
12425 #define USB_ADDR7_TX_ADDR7_TX_Msk                (0x7FFFUL << USB_ADDR7_TX_ADDR7_TX_Pos)/*!< 0x0000FFFE */
12426 #define USB_ADDR7_TX_ADDR7_TX                    USB_ADDR7_TX_ADDR7_TX_Msk     /*!< Transmission Buffer Address 7 */
12427 
12428 /*----------------------------------------------------------------------------*/
12429 
12430 /*****************  Bit definition for USB_COUNT0_TX register  ****************/
12431 #define USB_COUNT0_TX_COUNT0_TX_Pos              (0U)
12432 #define USB_COUNT0_TX_COUNT0_TX_Msk              (0x3FFUL << USB_COUNT0_TX_COUNT0_TX_Pos)/*!< 0x000003FF */
12433 #define USB_COUNT0_TX_COUNT0_TX                  USB_COUNT0_TX_COUNT0_TX_Msk   /*!< Transmission Byte Count 0 */
12434 
12435 /*****************  Bit definition for USB_COUNT1_TX register  ****************/
12436 #define USB_COUNT1_TX_COUNT1_TX_Pos              (0U)
12437 #define USB_COUNT1_TX_COUNT1_TX_Msk              (0x3FFUL << USB_COUNT1_TX_COUNT1_TX_Pos)/*!< 0x000003FF */
12438 #define USB_COUNT1_TX_COUNT1_TX                  USB_COUNT1_TX_COUNT1_TX_Msk   /*!< Transmission Byte Count 1 */
12439 
12440 /*****************  Bit definition for USB_COUNT2_TX register  ****************/
12441 #define USB_COUNT2_TX_COUNT2_TX_Pos              (0U)
12442 #define USB_COUNT2_TX_COUNT2_TX_Msk              (0x3FFUL << USB_COUNT2_TX_COUNT2_TX_Pos)/*!< 0x000003FF */
12443 #define USB_COUNT2_TX_COUNT2_TX                  USB_COUNT2_TX_COUNT2_TX_Msk   /*!< Transmission Byte Count 2 */
12444 
12445 /*****************  Bit definition for USB_COUNT3_TX register  ****************/
12446 #define USB_COUNT3_TX_COUNT3_TX_Pos              (0U)
12447 #define USB_COUNT3_TX_COUNT3_TX_Msk              (0x3FFUL << USB_COUNT3_TX_COUNT3_TX_Pos)/*!< 0x000003FF */
12448 #define USB_COUNT3_TX_COUNT3_TX                  USB_COUNT3_TX_COUNT3_TX_Msk   /*!< Transmission Byte Count 3 */
12449 
12450 /*****************  Bit definition for USB_COUNT4_TX register  ****************/
12451 #define USB_COUNT4_TX_COUNT4_TX_Pos              (0U)
12452 #define USB_COUNT4_TX_COUNT4_TX_Msk              (0x3FFUL << USB_COUNT4_TX_COUNT4_TX_Pos)/*!< 0x000003FF */
12453 #define USB_COUNT4_TX_COUNT4_TX                  USB_COUNT4_TX_COUNT4_TX_Msk   /*!< Transmission Byte Count 4 */
12454 
12455 /*****************  Bit definition for USB_COUNT5_TX register  ****************/
12456 #define USB_COUNT5_TX_COUNT5_TX_Pos              (0U)
12457 #define USB_COUNT5_TX_COUNT5_TX_Msk              (0x3FFUL << USB_COUNT5_TX_COUNT5_TX_Pos)/*!< 0x000003FF */
12458 #define USB_COUNT5_TX_COUNT5_TX                  USB_COUNT5_TX_COUNT5_TX_Msk   /*!< Transmission Byte Count 5 */
12459 
12460 /*****************  Bit definition for USB_COUNT6_TX register  ****************/
12461 #define USB_COUNT6_TX_COUNT6_TX_Pos              (0U)
12462 #define USB_COUNT6_TX_COUNT6_TX_Msk              (0x3FFUL << USB_COUNT6_TX_COUNT6_TX_Pos)/*!< 0x000003FF */
12463 #define USB_COUNT6_TX_COUNT6_TX                  USB_COUNT6_TX_COUNT6_TX_Msk   /*!< Transmission Byte Count 6 */
12464 
12465 /*****************  Bit definition for USB_COUNT7_TX register  ****************/
12466 #define USB_COUNT7_TX_COUNT7_TX_Pos              (0U)
12467 #define USB_COUNT7_TX_COUNT7_TX_Msk              (0x3FFUL << USB_COUNT7_TX_COUNT7_TX_Pos)/*!< 0x000003FF */
12468 #define USB_COUNT7_TX_COUNT7_TX                  USB_COUNT7_TX_COUNT7_TX_Msk   /*!< Transmission Byte Count 7 */
12469 
12470 /*----------------------------------------------------------------------------*/
12471 
12472 /****************  Bit definition for USB_COUNT0_TX_0 register  ***************/
12473 #define USB_COUNT0_TX_0_COUNT0_TX_0         (0x000003FFU)        /*!< Transmission Byte Count 0 (low) */
12474 
12475 /****************  Bit definition for USB_COUNT0_TX_1 register  ***************/
12476 #define USB_COUNT0_TX_1_COUNT0_TX_1         (0x03FF0000U)        /*!< Transmission Byte Count 0 (high) */
12477 
12478 /****************  Bit definition for USB_COUNT1_TX_0 register  ***************/
12479 #define USB_COUNT1_TX_0_COUNT1_TX_0         (0x000003FFU)        /*!< Transmission Byte Count 1 (low) */
12480 
12481 /****************  Bit definition for USB_COUNT1_TX_1 register  ***************/
12482 #define USB_COUNT1_TX_1_COUNT1_TX_1         (0x03FF0000U)        /*!< Transmission Byte Count 1 (high) */
12483 
12484 /****************  Bit definition for USB_COUNT2_TX_0 register  ***************/
12485 #define USB_COUNT2_TX_0_COUNT2_TX_0         (0x000003FFU)        /*!< Transmission Byte Count 2 (low) */
12486 
12487 /****************  Bit definition for USB_COUNT2_TX_1 register  ***************/
12488 #define USB_COUNT2_TX_1_COUNT2_TX_1         (0x03FF0000U)        /*!< Transmission Byte Count 2 (high) */
12489 
12490 /****************  Bit definition for USB_COUNT3_TX_0 register  ***************/
12491 #define USB_COUNT3_TX_0_COUNT3_TX_0         (0x000003FFU)        /*!< Transmission Byte Count 3 (low) */
12492 
12493 /****************  Bit definition for USB_COUNT3_TX_1 register  ***************/
12494 #define USB_COUNT3_TX_1_COUNT3_TX_1         (0x03FF0000U)        /*!< Transmission Byte Count 3 (high) */
12495 
12496 /****************  Bit definition for USB_COUNT4_TX_0 register  ***************/
12497 #define USB_COUNT4_TX_0_COUNT4_TX_0         (0x000003FFU)        /*!< Transmission Byte Count 4 (low) */
12498 
12499 /****************  Bit definition for USB_COUNT4_TX_1 register  ***************/
12500 #define USB_COUNT4_TX_1_COUNT4_TX_1         (0x03FF0000U)        /*!< Transmission Byte Count 4 (high) */
12501 
12502 /****************  Bit definition for USB_COUNT5_TX_0 register  ***************/
12503 #define USB_COUNT5_TX_0_COUNT5_TX_0         (0x000003FFU)        /*!< Transmission Byte Count 5 (low) */
12504 
12505 /****************  Bit definition for USB_COUNT5_TX_1 register  ***************/
12506 #define USB_COUNT5_TX_1_COUNT5_TX_1         (0x03FF0000U)        /*!< Transmission Byte Count 5 (high) */
12507 
12508 /****************  Bit definition for USB_COUNT6_TX_0 register  ***************/
12509 #define USB_COUNT6_TX_0_COUNT6_TX_0         (0x000003FFU)        /*!< Transmission Byte Count 6 (low) */
12510 
12511 /****************  Bit definition for USB_COUNT6_TX_1 register  ***************/
12512 #define USB_COUNT6_TX_1_COUNT6_TX_1         (0x03FF0000U)        /*!< Transmission Byte Count 6 (high) */
12513 
12514 /****************  Bit definition for USB_COUNT7_TX_0 register  ***************/
12515 #define USB_COUNT7_TX_0_COUNT7_TX_0         (0x000003FFU)        /*!< Transmission Byte Count 7 (low) */
12516 
12517 /****************  Bit definition for USB_COUNT7_TX_1 register  ***************/
12518 #define USB_COUNT7_TX_1_COUNT7_TX_1         (0x03FF0000U)        /*!< Transmission Byte Count 7 (high) */
12519 
12520 /*----------------------------------------------------------------------------*/
12521 
12522 /*****************  Bit definition for USB_ADDR0_RX register  *****************/
12523 #define USB_ADDR0_RX_ADDR0_RX_Pos                (1U)
12524 #define USB_ADDR0_RX_ADDR0_RX_Msk                (0x7FFFUL << USB_ADDR0_RX_ADDR0_RX_Pos)/*!< 0x0000FFFE */
12525 #define USB_ADDR0_RX_ADDR0_RX                    USB_ADDR0_RX_ADDR0_RX_Msk     /*!< Reception Buffer Address 0 */
12526 
12527 /*****************  Bit definition for USB_ADDR1_RX register  *****************/
12528 #define USB_ADDR1_RX_ADDR1_RX_Pos                (1U)
12529 #define USB_ADDR1_RX_ADDR1_RX_Msk                (0x7FFFUL << USB_ADDR1_RX_ADDR1_RX_Pos)/*!< 0x0000FFFE */
12530 #define USB_ADDR1_RX_ADDR1_RX                    USB_ADDR1_RX_ADDR1_RX_Msk     /*!< Reception Buffer Address 1 */
12531 
12532 /*****************  Bit definition for USB_ADDR2_RX register  *****************/
12533 #define USB_ADDR2_RX_ADDR2_RX_Pos                (1U)
12534 #define USB_ADDR2_RX_ADDR2_RX_Msk                (0x7FFFUL << USB_ADDR2_RX_ADDR2_RX_Pos)/*!< 0x0000FFFE */
12535 #define USB_ADDR2_RX_ADDR2_RX                    USB_ADDR2_RX_ADDR2_RX_Msk     /*!< Reception Buffer Address 2 */
12536 
12537 /*****************  Bit definition for USB_ADDR3_RX register  *****************/
12538 #define USB_ADDR3_RX_ADDR3_RX_Pos                (1U)
12539 #define USB_ADDR3_RX_ADDR3_RX_Msk                (0x7FFFUL << USB_ADDR3_RX_ADDR3_RX_Pos)/*!< 0x0000FFFE */
12540 #define USB_ADDR3_RX_ADDR3_RX                    USB_ADDR3_RX_ADDR3_RX_Msk     /*!< Reception Buffer Address 3 */
12541 
12542 /*****************  Bit definition for USB_ADDR4_RX register  *****************/
12543 #define USB_ADDR4_RX_ADDR4_RX_Pos                (1U)
12544 #define USB_ADDR4_RX_ADDR4_RX_Msk                (0x7FFFUL << USB_ADDR4_RX_ADDR4_RX_Pos)/*!< 0x0000FFFE */
12545 #define USB_ADDR4_RX_ADDR4_RX                    USB_ADDR4_RX_ADDR4_RX_Msk     /*!< Reception Buffer Address 4 */
12546 
12547 /*****************  Bit definition for USB_ADDR5_RX register  *****************/
12548 #define USB_ADDR5_RX_ADDR5_RX_Pos                (1U)
12549 #define USB_ADDR5_RX_ADDR5_RX_Msk                (0x7FFFUL << USB_ADDR5_RX_ADDR5_RX_Pos)/*!< 0x0000FFFE */
12550 #define USB_ADDR5_RX_ADDR5_RX                    USB_ADDR5_RX_ADDR5_RX_Msk     /*!< Reception Buffer Address 5 */
12551 
12552 /*****************  Bit definition for USB_ADDR6_RX register  *****************/
12553 #define USB_ADDR6_RX_ADDR6_RX_Pos                (1U)
12554 #define USB_ADDR6_RX_ADDR6_RX_Msk                (0x7FFFUL << USB_ADDR6_RX_ADDR6_RX_Pos)/*!< 0x0000FFFE */
12555 #define USB_ADDR6_RX_ADDR6_RX                    USB_ADDR6_RX_ADDR6_RX_Msk     /*!< Reception Buffer Address 6 */
12556 
12557 /*****************  Bit definition for USB_ADDR7_RX register  *****************/
12558 #define USB_ADDR7_RX_ADDR7_RX_Pos                (1U)
12559 #define USB_ADDR7_RX_ADDR7_RX_Msk                (0x7FFFUL << USB_ADDR7_RX_ADDR7_RX_Pos)/*!< 0x0000FFFE */
12560 #define USB_ADDR7_RX_ADDR7_RX                    USB_ADDR7_RX_ADDR7_RX_Msk     /*!< Reception Buffer Address 7 */
12561 
12562 /*----------------------------------------------------------------------------*/
12563 
12564 /*****************  Bit definition for USB_COUNT0_RX register  ****************/
12565 #define USB_COUNT0_RX_COUNT0_RX_Pos              (0U)
12566 #define USB_COUNT0_RX_COUNT0_RX_Msk              (0x3FFUL << USB_COUNT0_RX_COUNT0_RX_Pos)/*!< 0x000003FF */
12567 #define USB_COUNT0_RX_COUNT0_RX                  USB_COUNT0_RX_COUNT0_RX_Msk   /*!< Reception Byte Count */
12568 
12569 #define USB_COUNT0_RX_NUM_BLOCK_Pos              (10U)
12570 #define USB_COUNT0_RX_NUM_BLOCK_Msk              (0x1FUL << USB_COUNT0_RX_NUM_BLOCK_Pos)/*!< 0x00007C00 */
12571 #define USB_COUNT0_RX_NUM_BLOCK                  USB_COUNT0_RX_NUM_BLOCK_Msk   /*!< NUM_BLOCK[4:0] bits (Number of blocks) */
12572 #define USB_COUNT0_RX_NUM_BLOCK_0                (0x01UL << USB_COUNT0_RX_NUM_BLOCK_Pos)/*!< 0x00000400 */
12573 #define USB_COUNT0_RX_NUM_BLOCK_1                (0x02UL << USB_COUNT0_RX_NUM_BLOCK_Pos)/*!< 0x00000800 */
12574 #define USB_COUNT0_RX_NUM_BLOCK_2                (0x04UL << USB_COUNT0_RX_NUM_BLOCK_Pos)/*!< 0x00001000 */
12575 #define USB_COUNT0_RX_NUM_BLOCK_3                (0x08UL << USB_COUNT0_RX_NUM_BLOCK_Pos)/*!< 0x00002000 */
12576 #define USB_COUNT0_RX_NUM_BLOCK_4                (0x10UL << USB_COUNT0_RX_NUM_BLOCK_Pos)/*!< 0x00004000 */
12577 
12578 #define USB_COUNT0_RX_BLSIZE_Pos                 (15U)
12579 #define USB_COUNT0_RX_BLSIZE_Msk                 (0x1UL << USB_COUNT0_RX_BLSIZE_Pos)/*!< 0x00008000 */
12580 #define USB_COUNT0_RX_BLSIZE                     USB_COUNT0_RX_BLSIZE_Msk      /*!< BLock SIZE */
12581 
12582 /*****************  Bit definition for USB_COUNT1_RX register  ****************/
12583 #define USB_COUNT1_RX_COUNT1_RX_Pos              (0U)
12584 #define USB_COUNT1_RX_COUNT1_RX_Msk              (0x3FFUL << USB_COUNT1_RX_COUNT1_RX_Pos)/*!< 0x000003FF */
12585 #define USB_COUNT1_RX_COUNT1_RX                  USB_COUNT1_RX_COUNT1_RX_Msk   /*!< Reception Byte Count */
12586 
12587 #define USB_COUNT1_RX_NUM_BLOCK_Pos              (10U)
12588 #define USB_COUNT1_RX_NUM_BLOCK_Msk              (0x1FUL << USB_COUNT1_RX_NUM_BLOCK_Pos)/*!< 0x00007C00 */
12589 #define USB_COUNT1_RX_NUM_BLOCK                  USB_COUNT1_RX_NUM_BLOCK_Msk   /*!< NUM_BLOCK[4:0] bits (Number of blocks) */
12590 #define USB_COUNT1_RX_NUM_BLOCK_0                (0x01UL << USB_COUNT1_RX_NUM_BLOCK_Pos)/*!< 0x00000400 */
12591 #define USB_COUNT1_RX_NUM_BLOCK_1                (0x02UL << USB_COUNT1_RX_NUM_BLOCK_Pos)/*!< 0x00000800 */
12592 #define USB_COUNT1_RX_NUM_BLOCK_2                (0x04UL << USB_COUNT1_RX_NUM_BLOCK_Pos)/*!< 0x00001000 */
12593 #define USB_COUNT1_RX_NUM_BLOCK_3                (0x08UL << USB_COUNT1_RX_NUM_BLOCK_Pos)/*!< 0x00002000 */
12594 #define USB_COUNT1_RX_NUM_BLOCK_4                (0x10UL << USB_COUNT1_RX_NUM_BLOCK_Pos)/*!< 0x00004000 */
12595 
12596 #define USB_COUNT1_RX_BLSIZE_Pos                 (15U)
12597 #define USB_COUNT1_RX_BLSIZE_Msk                 (0x1UL << USB_COUNT1_RX_BLSIZE_Pos)/*!< 0x00008000 */
12598 #define USB_COUNT1_RX_BLSIZE                     USB_COUNT1_RX_BLSIZE_Msk      /*!< BLock SIZE */
12599 
12600 /*****************  Bit definition for USB_COUNT2_RX register  ****************/
12601 #define USB_COUNT2_RX_COUNT2_RX_Pos              (0U)
12602 #define USB_COUNT2_RX_COUNT2_RX_Msk              (0x3FFUL << USB_COUNT2_RX_COUNT2_RX_Pos)/*!< 0x000003FF */
12603 #define USB_COUNT2_RX_COUNT2_RX                  USB_COUNT2_RX_COUNT2_RX_Msk   /*!< Reception Byte Count */
12604 
12605 #define USB_COUNT2_RX_NUM_BLOCK_Pos              (10U)
12606 #define USB_COUNT2_RX_NUM_BLOCK_Msk              (0x1FUL << USB_COUNT2_RX_NUM_BLOCK_Pos)/*!< 0x00007C00 */
12607 #define USB_COUNT2_RX_NUM_BLOCK                  USB_COUNT2_RX_NUM_BLOCK_Msk   /*!< NUM_BLOCK[4:0] bits (Number of blocks) */
12608 #define USB_COUNT2_RX_NUM_BLOCK_0                (0x01UL << USB_COUNT2_RX_NUM_BLOCK_Pos)/*!< 0x00000400 */
12609 #define USB_COUNT2_RX_NUM_BLOCK_1                (0x02UL << USB_COUNT2_RX_NUM_BLOCK_Pos)/*!< 0x00000800 */
12610 #define USB_COUNT2_RX_NUM_BLOCK_2                (0x04UL << USB_COUNT2_RX_NUM_BLOCK_Pos)/*!< 0x00001000 */
12611 #define USB_COUNT2_RX_NUM_BLOCK_3                (0x08UL << USB_COUNT2_RX_NUM_BLOCK_Pos)/*!< 0x00002000 */
12612 #define USB_COUNT2_RX_NUM_BLOCK_4                (0x10UL << USB_COUNT2_RX_NUM_BLOCK_Pos)/*!< 0x00004000 */
12613 
12614 #define USB_COUNT2_RX_BLSIZE_Pos                 (15U)
12615 #define USB_COUNT2_RX_BLSIZE_Msk                 (0x1UL << USB_COUNT2_RX_BLSIZE_Pos)/*!< 0x00008000 */
12616 #define USB_COUNT2_RX_BLSIZE                     USB_COUNT2_RX_BLSIZE_Msk      /*!< BLock SIZE */
12617 
12618 /*****************  Bit definition for USB_COUNT3_RX register  ****************/
12619 #define USB_COUNT3_RX_COUNT3_RX_Pos              (0U)
12620 #define USB_COUNT3_RX_COUNT3_RX_Msk              (0x3FFUL << USB_COUNT3_RX_COUNT3_RX_Pos)/*!< 0x000003FF */
12621 #define USB_COUNT3_RX_COUNT3_RX                  USB_COUNT3_RX_COUNT3_RX_Msk   /*!< Reception Byte Count */
12622 
12623 #define USB_COUNT3_RX_NUM_BLOCK_Pos              (10U)
12624 #define USB_COUNT3_RX_NUM_BLOCK_Msk              (0x1FUL << USB_COUNT3_RX_NUM_BLOCK_Pos)/*!< 0x00007C00 */
12625 #define USB_COUNT3_RX_NUM_BLOCK                  USB_COUNT3_RX_NUM_BLOCK_Msk   /*!< NUM_BLOCK[4:0] bits (Number of blocks) */
12626 #define USB_COUNT3_RX_NUM_BLOCK_0                (0x01UL << USB_COUNT3_RX_NUM_BLOCK_Pos)/*!< 0x00000400 */
12627 #define USB_COUNT3_RX_NUM_BLOCK_1                (0x02UL << USB_COUNT3_RX_NUM_BLOCK_Pos)/*!< 0x00000800 */
12628 #define USB_COUNT3_RX_NUM_BLOCK_2                (0x04UL << USB_COUNT3_RX_NUM_BLOCK_Pos)/*!< 0x00001000 */
12629 #define USB_COUNT3_RX_NUM_BLOCK_3                (0x08UL << USB_COUNT3_RX_NUM_BLOCK_Pos)/*!< 0x00002000 */
12630 #define USB_COUNT3_RX_NUM_BLOCK_4                (0x10UL << USB_COUNT3_RX_NUM_BLOCK_Pos)/*!< 0x00004000 */
12631 
12632 #define USB_COUNT3_RX_BLSIZE_Pos                 (15U)
12633 #define USB_COUNT3_RX_BLSIZE_Msk                 (0x1UL << USB_COUNT3_RX_BLSIZE_Pos)/*!< 0x00008000 */
12634 #define USB_COUNT3_RX_BLSIZE                     USB_COUNT3_RX_BLSIZE_Msk      /*!< BLock SIZE */
12635 
12636 /*****************  Bit definition for USB_COUNT4_RX register  ****************/
12637 #define USB_COUNT4_RX_COUNT4_RX_Pos              (0U)
12638 #define USB_COUNT4_RX_COUNT4_RX_Msk              (0x3FFUL << USB_COUNT4_RX_COUNT4_RX_Pos)/*!< 0x000003FF */
12639 #define USB_COUNT4_RX_COUNT4_RX                  USB_COUNT4_RX_COUNT4_RX_Msk   /*!< Reception Byte Count */
12640 
12641 #define USB_COUNT4_RX_NUM_BLOCK_Pos              (10U)
12642 #define USB_COUNT4_RX_NUM_BLOCK_Msk              (0x1FUL << USB_COUNT4_RX_NUM_BLOCK_Pos)/*!< 0x00007C00 */
12643 #define USB_COUNT4_RX_NUM_BLOCK                  USB_COUNT4_RX_NUM_BLOCK_Msk   /*!< NUM_BLOCK[4:0] bits (Number of blocks) */
12644 #define USB_COUNT4_RX_NUM_BLOCK_0                (0x01UL << USB_COUNT4_RX_NUM_BLOCK_Pos)/*!< 0x00000400 */
12645 #define USB_COUNT4_RX_NUM_BLOCK_1                (0x02UL << USB_COUNT4_RX_NUM_BLOCK_Pos)/*!< 0x00000800 */
12646 #define USB_COUNT4_RX_NUM_BLOCK_2                (0x04UL << USB_COUNT4_RX_NUM_BLOCK_Pos)/*!< 0x00001000 */
12647 #define USB_COUNT4_RX_NUM_BLOCK_3                (0x08UL << USB_COUNT4_RX_NUM_BLOCK_Pos)/*!< 0x00002000 */
12648 #define USB_COUNT4_RX_NUM_BLOCK_4                (0x10UL << USB_COUNT4_RX_NUM_BLOCK_Pos)/*!< 0x00004000 */
12649 
12650 #define USB_COUNT4_RX_BLSIZE_Pos                 (15U)
12651 #define USB_COUNT4_RX_BLSIZE_Msk                 (0x1UL << USB_COUNT4_RX_BLSIZE_Pos)/*!< 0x00008000 */
12652 #define USB_COUNT4_RX_BLSIZE                     USB_COUNT4_RX_BLSIZE_Msk      /*!< BLock SIZE */
12653 
12654 /*****************  Bit definition for USB_COUNT5_RX register  ****************/
12655 #define USB_COUNT5_RX_COUNT5_RX_Pos              (0U)
12656 #define USB_COUNT5_RX_COUNT5_RX_Msk              (0x3FFUL << USB_COUNT5_RX_COUNT5_RX_Pos)/*!< 0x000003FF */
12657 #define USB_COUNT5_RX_COUNT5_RX                  USB_COUNT5_RX_COUNT5_RX_Msk   /*!< Reception Byte Count */
12658 
12659 #define USB_COUNT5_RX_NUM_BLOCK_Pos              (10U)
12660 #define USB_COUNT5_RX_NUM_BLOCK_Msk              (0x1FUL << USB_COUNT5_RX_NUM_BLOCK_Pos)/*!< 0x00007C00 */
12661 #define USB_COUNT5_RX_NUM_BLOCK                  USB_COUNT5_RX_NUM_BLOCK_Msk   /*!< NUM_BLOCK[4:0] bits (Number of blocks) */
12662 #define USB_COUNT5_RX_NUM_BLOCK_0                (0x01UL << USB_COUNT5_RX_NUM_BLOCK_Pos)/*!< 0x00000400 */
12663 #define USB_COUNT5_RX_NUM_BLOCK_1                (0x02UL << USB_COUNT5_RX_NUM_BLOCK_Pos)/*!< 0x00000800 */
12664 #define USB_COUNT5_RX_NUM_BLOCK_2                (0x04UL << USB_COUNT5_RX_NUM_BLOCK_Pos)/*!< 0x00001000 */
12665 #define USB_COUNT5_RX_NUM_BLOCK_3                (0x08UL << USB_COUNT5_RX_NUM_BLOCK_Pos)/*!< 0x00002000 */
12666 #define USB_COUNT5_RX_NUM_BLOCK_4                (0x10UL << USB_COUNT5_RX_NUM_BLOCK_Pos)/*!< 0x00004000 */
12667 
12668 #define USB_COUNT5_RX_BLSIZE_Pos                 (15U)
12669 #define USB_COUNT5_RX_BLSIZE_Msk                 (0x1UL << USB_COUNT5_RX_BLSIZE_Pos)/*!< 0x00008000 */
12670 #define USB_COUNT5_RX_BLSIZE                     USB_COUNT5_RX_BLSIZE_Msk      /*!< BLock SIZE */
12671 
12672 /*****************  Bit definition for USB_COUNT6_RX register  ****************/
12673 #define USB_COUNT6_RX_COUNT6_RX_Pos              (0U)
12674 #define USB_COUNT6_RX_COUNT6_RX_Msk              (0x3FFUL << USB_COUNT6_RX_COUNT6_RX_Pos)/*!< 0x000003FF */
12675 #define USB_COUNT6_RX_COUNT6_RX                  USB_COUNT6_RX_COUNT6_RX_Msk   /*!< Reception Byte Count */
12676 
12677 #define USB_COUNT6_RX_NUM_BLOCK_Pos              (10U)
12678 #define USB_COUNT6_RX_NUM_BLOCK_Msk              (0x1FUL << USB_COUNT6_RX_NUM_BLOCK_Pos)/*!< 0x00007C00 */
12679 #define USB_COUNT6_RX_NUM_BLOCK                  USB_COUNT6_RX_NUM_BLOCK_Msk   /*!< NUM_BLOCK[4:0] bits (Number of blocks) */
12680 #define USB_COUNT6_RX_NUM_BLOCK_0                (0x01UL << USB_COUNT6_RX_NUM_BLOCK_Pos)/*!< 0x00000400 */
12681 #define USB_COUNT6_RX_NUM_BLOCK_1                (0x02UL << USB_COUNT6_RX_NUM_BLOCK_Pos)/*!< 0x00000800 */
12682 #define USB_COUNT6_RX_NUM_BLOCK_2                (0x04UL << USB_COUNT6_RX_NUM_BLOCK_Pos)/*!< 0x00001000 */
12683 #define USB_COUNT6_RX_NUM_BLOCK_3                (0x08UL << USB_COUNT6_RX_NUM_BLOCK_Pos)/*!< 0x00002000 */
12684 #define USB_COUNT6_RX_NUM_BLOCK_4                (0x10UL << USB_COUNT6_RX_NUM_BLOCK_Pos)/*!< 0x00004000 */
12685 
12686 #define USB_COUNT6_RX_BLSIZE_Pos                 (15U)
12687 #define USB_COUNT6_RX_BLSIZE_Msk                 (0x1UL << USB_COUNT6_RX_BLSIZE_Pos)/*!< 0x00008000 */
12688 #define USB_COUNT6_RX_BLSIZE                     USB_COUNT6_RX_BLSIZE_Msk      /*!< BLock SIZE */
12689 
12690 /*****************  Bit definition for USB_COUNT7_RX register  ****************/
12691 #define USB_COUNT7_RX_COUNT7_RX_Pos              (0U)
12692 #define USB_COUNT7_RX_COUNT7_RX_Msk              (0x3FFUL << USB_COUNT7_RX_COUNT7_RX_Pos)/*!< 0x000003FF */
12693 #define USB_COUNT7_RX_COUNT7_RX                  USB_COUNT7_RX_COUNT7_RX_Msk   /*!< Reception Byte Count */
12694 
12695 #define USB_COUNT7_RX_NUM_BLOCK_Pos              (10U)
12696 #define USB_COUNT7_RX_NUM_BLOCK_Msk              (0x1FUL << USB_COUNT7_RX_NUM_BLOCK_Pos)/*!< 0x00007C00 */
12697 #define USB_COUNT7_RX_NUM_BLOCK                  USB_COUNT7_RX_NUM_BLOCK_Msk   /*!< NUM_BLOCK[4:0] bits (Number of blocks) */
12698 #define USB_COUNT7_RX_NUM_BLOCK_0                (0x01UL << USB_COUNT7_RX_NUM_BLOCK_Pos)/*!< 0x00000400 */
12699 #define USB_COUNT7_RX_NUM_BLOCK_1                (0x02UL << USB_COUNT7_RX_NUM_BLOCK_Pos)/*!< 0x00000800 */
12700 #define USB_COUNT7_RX_NUM_BLOCK_2                (0x04UL << USB_COUNT7_RX_NUM_BLOCK_Pos)/*!< 0x00001000 */
12701 #define USB_COUNT7_RX_NUM_BLOCK_3                (0x08UL << USB_COUNT7_RX_NUM_BLOCK_Pos)/*!< 0x00002000 */
12702 #define USB_COUNT7_RX_NUM_BLOCK_4                (0x10UL << USB_COUNT7_RX_NUM_BLOCK_Pos)/*!< 0x00004000 */
12703 
12704 #define USB_COUNT7_RX_BLSIZE_Pos                 (15U)
12705 #define USB_COUNT7_RX_BLSIZE_Msk                 (0x1UL << USB_COUNT7_RX_BLSIZE_Pos)/*!< 0x00008000 */
12706 #define USB_COUNT7_RX_BLSIZE                     USB_COUNT7_RX_BLSIZE_Msk      /*!< BLock SIZE */
12707 
12708 /*----------------------------------------------------------------------------*/
12709 
12710 /****************  Bit definition for USB_COUNT0_RX_0 register  ***************/
12711 #define USB_COUNT0_RX_0_COUNT0_RX_0              (0x000003FFU)           /*!< Reception Byte Count (low) */
12712 
12713 #define USB_COUNT0_RX_0_NUM_BLOCK_0              (0x00007C00U)           /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */
12714 #define USB_COUNT0_RX_0_NUM_BLOCK_0_0            (0x00000400U)           /*!< Bit 0 */
12715 #define USB_COUNT0_RX_0_NUM_BLOCK_0_1            (0x00000800U)           /*!< Bit 1 */
12716 #define USB_COUNT0_RX_0_NUM_BLOCK_0_2            (0x00001000U)           /*!< Bit 2 */
12717 #define USB_COUNT0_RX_0_NUM_BLOCK_0_3            (0x00002000U)           /*!< Bit 3 */
12718 #define USB_COUNT0_RX_0_NUM_BLOCK_0_4            (0x00004000U)           /*!< Bit 4 */
12719 
12720 #define USB_COUNT0_RX_0_BLSIZE_0                 (0x00008000U)           /*!< BLock SIZE (low) */
12721 
12722 /****************  Bit definition for USB_COUNT0_RX_1 register  ***************/
12723 #define USB_COUNT0_RX_1_COUNT0_RX_1              (0x03FF0000U)           /*!< Reception Byte Count (high) */
12724 
12725 #define USB_COUNT0_RX_1_NUM_BLOCK_1              (0x7C000000U)           /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */
12726 #define USB_COUNT0_RX_1_NUM_BLOCK_1_0            (0x04000000U)           /*!< Bit 1 */
12727 #define USB_COUNT0_RX_1_NUM_BLOCK_1_1            (0x08000000U)           /*!< Bit 1 */
12728 #define USB_COUNT0_RX_1_NUM_BLOCK_1_2            (0x10000000U)           /*!< Bit 2 */
12729 #define USB_COUNT0_RX_1_NUM_BLOCK_1_3            (0x20000000U)           /*!< Bit 3 */
12730 #define USB_COUNT0_RX_1_NUM_BLOCK_1_4            (0x40000000U)           /*!< Bit 4 */
12731 
12732 #define USB_COUNT0_RX_1_BLSIZE_1                 (0x80000000U)           /*!< BLock SIZE (high) */
12733 
12734 /****************  Bit definition for USB_COUNT1_RX_0 register  ***************/
12735 #define USB_COUNT1_RX_0_COUNT1_RX_0              (0x000003FFU)           /*!< Reception Byte Count (low) */
12736 
12737 #define USB_COUNT1_RX_0_NUM_BLOCK_0              (0x00007C00U)           /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */
12738 #define USB_COUNT1_RX_0_NUM_BLOCK_0_0            (0x00000400U)           /*!< Bit 0 */
12739 #define USB_COUNT1_RX_0_NUM_BLOCK_0_1            (0x00000800U)           /*!< Bit 1 */
12740 #define USB_COUNT1_RX_0_NUM_BLOCK_0_2            (0x00001000U)           /*!< Bit 2 */
12741 #define USB_COUNT1_RX_0_NUM_BLOCK_0_3            (0x00002000U)           /*!< Bit 3 */
12742 #define USB_COUNT1_RX_0_NUM_BLOCK_0_4            (0x00004000U)           /*!< Bit 4 */
12743 
12744 #define USB_COUNT1_RX_0_BLSIZE_0                 (0x00008000U)           /*!< BLock SIZE (low) */
12745 
12746 /****************  Bit definition for USB_COUNT1_RX_1 register  ***************/
12747 #define USB_COUNT1_RX_1_COUNT1_RX_1              (0x03FF0000U)           /*!< Reception Byte Count (high) */
12748 
12749 #define USB_COUNT1_RX_1_NUM_BLOCK_1              (0x7C000000U)           /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */
12750 #define USB_COUNT1_RX_1_NUM_BLOCK_1_0            (0x04000000U)           /*!< Bit 0 */
12751 #define USB_COUNT1_RX_1_NUM_BLOCK_1_1            (0x08000000U)           /*!< Bit 1 */
12752 #define USB_COUNT1_RX_1_NUM_BLOCK_1_2            (0x10000000U)           /*!< Bit 2 */
12753 #define USB_COUNT1_RX_1_NUM_BLOCK_1_3            (0x20000000U)           /*!< Bit 3 */
12754 #define USB_COUNT1_RX_1_NUM_BLOCK_1_4            (0x40000000U)           /*!< Bit 4 */
12755 
12756 #define USB_COUNT1_RX_1_BLSIZE_1                 (0x80000000U)           /*!< BLock SIZE (high) */
12757 
12758 /****************  Bit definition for USB_COUNT2_RX_0 register  ***************/
12759 #define USB_COUNT2_RX_0_COUNT2_RX_0              (0x000003FFU)           /*!< Reception Byte Count (low) */
12760 
12761 #define USB_COUNT2_RX_0_NUM_BLOCK_0              (0x00007C00U)           /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */
12762 #define USB_COUNT2_RX_0_NUM_BLOCK_0_0            (0x00000400U)           /*!< Bit 0 */
12763 #define USB_COUNT2_RX_0_NUM_BLOCK_0_1            (0x00000800U)           /*!< Bit 1 */
12764 #define USB_COUNT2_RX_0_NUM_BLOCK_0_2            (0x00001000U)           /*!< Bit 2 */
12765 #define USB_COUNT2_RX_0_NUM_BLOCK_0_3            (0x00002000U)           /*!< Bit 3 */
12766 #define USB_COUNT2_RX_0_NUM_BLOCK_0_4            (0x00004000U)           /*!< Bit 4 */
12767 
12768 #define USB_COUNT2_RX_0_BLSIZE_0                 (0x00008000U)           /*!< BLock SIZE (low) */
12769 
12770 /****************  Bit definition for USB_COUNT2_RX_1 register  ***************/
12771 #define USB_COUNT2_RX_1_COUNT2_RX_1              (0x03FF0000U)           /*!< Reception Byte Count (high) */
12772 
12773 #define USB_COUNT2_RX_1_NUM_BLOCK_1              (0x7C000000U)           /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */
12774 #define USB_COUNT2_RX_1_NUM_BLOCK_1_0            (0x04000000U)           /*!< Bit 0 */
12775 #define USB_COUNT2_RX_1_NUM_BLOCK_1_1            (0x08000000U)           /*!< Bit 1 */
12776 #define USB_COUNT2_RX_1_NUM_BLOCK_1_2            (0x10000000U)           /*!< Bit 2 */
12777 #define USB_COUNT2_RX_1_NUM_BLOCK_1_3            (0x20000000U)           /*!< Bit 3 */
12778 #define USB_COUNT2_RX_1_NUM_BLOCK_1_4            (0x40000000U)           /*!< Bit 4 */
12779 
12780 #define USB_COUNT2_RX_1_BLSIZE_1                 (0x80000000U)           /*!< BLock SIZE (high) */
12781 
12782 /****************  Bit definition for USB_COUNT3_RX_0 register  ***************/
12783 #define USB_COUNT3_RX_0_COUNT3_RX_0              (0x000003FFU)           /*!< Reception Byte Count (low) */
12784 
12785 #define USB_COUNT3_RX_0_NUM_BLOCK_0              (0x00007C00U)           /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */
12786 #define USB_COUNT3_RX_0_NUM_BLOCK_0_0            (0x00000400U)           /*!< Bit 0 */
12787 #define USB_COUNT3_RX_0_NUM_BLOCK_0_1            (0x00000800U)           /*!< Bit 1 */
12788 #define USB_COUNT3_RX_0_NUM_BLOCK_0_2            (0x00001000U)           /*!< Bit 2 */
12789 #define USB_COUNT3_RX_0_NUM_BLOCK_0_3            (0x00002000U)           /*!< Bit 3 */
12790 #define USB_COUNT3_RX_0_NUM_BLOCK_0_4            (0x00004000U)           /*!< Bit 4 */
12791 
12792 #define USB_COUNT3_RX_0_BLSIZE_0                 (0x00008000U)           /*!< BLock SIZE (low) */
12793 
12794 /****************  Bit definition for USB_COUNT3_RX_1 register  ***************/
12795 #define USB_COUNT3_RX_1_COUNT3_RX_1              (0x03FF0000U)           /*!< Reception Byte Count (high) */
12796 
12797 #define USB_COUNT3_RX_1_NUM_BLOCK_1              (0x7C000000U)           /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */
12798 #define USB_COUNT3_RX_1_NUM_BLOCK_1_0            (0x04000000U)           /*!< Bit 0 */
12799 #define USB_COUNT3_RX_1_NUM_BLOCK_1_1            (0x08000000U)           /*!< Bit 1 */
12800 #define USB_COUNT3_RX_1_NUM_BLOCK_1_2            (0x10000000U)           /*!< Bit 2 */
12801 #define USB_COUNT3_RX_1_NUM_BLOCK_1_3            (0x20000000U)           /*!< Bit 3 */
12802 #define USB_COUNT3_RX_1_NUM_BLOCK_1_4            (0x40000000U)           /*!< Bit 4 */
12803 
12804 #define USB_COUNT3_RX_1_BLSIZE_1                 (0x80000000U)           /*!< BLock SIZE (high) */
12805 
12806 /****************  Bit definition for USB_COUNT4_RX_0 register  ***************/
12807 #define USB_COUNT4_RX_0_COUNT4_RX_0              (0x000003FFU)           /*!< Reception Byte Count (low) */
12808 
12809 #define USB_COUNT4_RX_0_NUM_BLOCK_0              (0x00007C00U)           /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */
12810 #define USB_COUNT4_RX_0_NUM_BLOCK_0_0            (0x00000400U)           /*!< Bit 0 */
12811 #define USB_COUNT4_RX_0_NUM_BLOCK_0_1            (0x00000800U)           /*!< Bit 1 */
12812 #define USB_COUNT4_RX_0_NUM_BLOCK_0_2            (0x00001000U)           /*!< Bit 2 */
12813 #define USB_COUNT4_RX_0_NUM_BLOCK_0_3            (0x00002000U)           /*!< Bit 3 */
12814 #define USB_COUNT4_RX_0_NUM_BLOCK_0_4            (0x00004000U)           /*!< Bit 4 */
12815 
12816 #define USB_COUNT4_RX_0_BLSIZE_0                 (0x00008000U)           /*!< BLock SIZE (low) */
12817 
12818 /****************  Bit definition for USB_COUNT4_RX_1 register  ***************/
12819 #define USB_COUNT4_RX_1_COUNT4_RX_1              (0x03FF0000U)           /*!< Reception Byte Count (high) */
12820 
12821 #define USB_COUNT4_RX_1_NUM_BLOCK_1              (0x7C000000U)           /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */
12822 #define USB_COUNT4_RX_1_NUM_BLOCK_1_0            (0x04000000U)           /*!< Bit 0 */
12823 #define USB_COUNT4_RX_1_NUM_BLOCK_1_1            (0x08000000U)           /*!< Bit 1 */
12824 #define USB_COUNT4_RX_1_NUM_BLOCK_1_2            (0x10000000U)           /*!< Bit 2 */
12825 #define USB_COUNT4_RX_1_NUM_BLOCK_1_3            (0x20000000U)           /*!< Bit 3 */
12826 #define USB_COUNT4_RX_1_NUM_BLOCK_1_4            (0x40000000U)           /*!< Bit 4 */
12827 
12828 #define USB_COUNT4_RX_1_BLSIZE_1                 (0x80000000U)           /*!< BLock SIZE (high) */
12829 
12830 /****************  Bit definition for USB_COUNT5_RX_0 register  ***************/
12831 #define USB_COUNT5_RX_0_COUNT5_RX_0              (0x000003FFU)           /*!< Reception Byte Count (low) */
12832 
12833 #define USB_COUNT5_RX_0_NUM_BLOCK_0              (0x00007C00U)           /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */
12834 #define USB_COUNT5_RX_0_NUM_BLOCK_0_0            (0x00000400U)           /*!< Bit 0 */
12835 #define USB_COUNT5_RX_0_NUM_BLOCK_0_1            (0x00000800U)           /*!< Bit 1 */
12836 #define USB_COUNT5_RX_0_NUM_BLOCK_0_2            (0x00001000U)           /*!< Bit 2 */
12837 #define USB_COUNT5_RX_0_NUM_BLOCK_0_3            (0x00002000U)           /*!< Bit 3 */
12838 #define USB_COUNT5_RX_0_NUM_BLOCK_0_4            (0x00004000U)           /*!< Bit 4 */
12839 
12840 #define USB_COUNT5_RX_0_BLSIZE_0                 (0x00008000U)           /*!< BLock SIZE (low) */
12841 
12842 /****************  Bit definition for USB_COUNT5_RX_1 register  ***************/
12843 #define USB_COUNT5_RX_1_COUNT5_RX_1              (0x03FF0000U)           /*!< Reception Byte Count (high) */
12844 
12845 #define USB_COUNT5_RX_1_NUM_BLOCK_1              (0x7C000000U)           /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */
12846 #define USB_COUNT5_RX_1_NUM_BLOCK_1_0            (0x04000000U)           /*!< Bit 0 */
12847 #define USB_COUNT5_RX_1_NUM_BLOCK_1_1            (0x08000000U)           /*!< Bit 1 */
12848 #define USB_COUNT5_RX_1_NUM_BLOCK_1_2            (0x10000000U)           /*!< Bit 2 */
12849 #define USB_COUNT5_RX_1_NUM_BLOCK_1_3            (0x20000000U)           /*!< Bit 3 */
12850 #define USB_COUNT5_RX_1_NUM_BLOCK_1_4            (0x40000000U)           /*!< Bit 4 */
12851 
12852 #define USB_COUNT5_RX_1_BLSIZE_1                 (0x80000000U)           /*!< BLock SIZE (high) */
12853 
12854 /***************  Bit definition for USB_COUNT6_RX_0  register  ***************/
12855 #define USB_COUNT6_RX_0_COUNT6_RX_0              (0x000003FFU)           /*!< Reception Byte Count (low) */
12856 
12857 #define USB_COUNT6_RX_0_NUM_BLOCK_0              (0x00007C00U)           /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */
12858 #define USB_COUNT6_RX_0_NUM_BLOCK_0_0            (0x00000400U)           /*!< Bit 0 */
12859 #define USB_COUNT6_RX_0_NUM_BLOCK_0_1            (0x00000800U)           /*!< Bit 1 */
12860 #define USB_COUNT6_RX_0_NUM_BLOCK_0_2            (0x00001000U)           /*!< Bit 2 */
12861 #define USB_COUNT6_RX_0_NUM_BLOCK_0_3            (0x00002000U)           /*!< Bit 3 */
12862 #define USB_COUNT6_RX_0_NUM_BLOCK_0_4            (0x00004000U)           /*!< Bit 4 */
12863 
12864 #define USB_COUNT6_RX_0_BLSIZE_0                 (0x00008000U)           /*!< BLock SIZE (low) */
12865 
12866 /****************  Bit definition for USB_COUNT6_RX_1 register  ***************/
12867 #define USB_COUNT6_RX_1_COUNT6_RX_1              (0x03FF0000U)           /*!< Reception Byte Count (high) */
12868 
12869 #define USB_COUNT6_RX_1_NUM_BLOCK_1              (0x7C000000U)           /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */
12870 #define USB_COUNT6_RX_1_NUM_BLOCK_1_0            (0x04000000U)           /*!< Bit 0 */
12871 #define USB_COUNT6_RX_1_NUM_BLOCK_1_1            (0x08000000U)           /*!< Bit 1 */
12872 #define USB_COUNT6_RX_1_NUM_BLOCK_1_2            (0x10000000U)           /*!< Bit 2 */
12873 #define USB_COUNT6_RX_1_NUM_BLOCK_1_3            (0x20000000U)           /*!< Bit 3 */
12874 #define USB_COUNT6_RX_1_NUM_BLOCK_1_4            (0x40000000U)           /*!< Bit 4 */
12875 
12876 #define USB_COUNT6_RX_1_BLSIZE_1                 (0x80000000U)           /*!< BLock SIZE (high) */
12877 
12878 /***************  Bit definition for USB_COUNT7_RX_0 register  ****************/
12879 #define USB_COUNT7_RX_0_COUNT7_RX_0              (0x000003FFU)           /*!< Reception Byte Count (low) */
12880 
12881 #define USB_COUNT7_RX_0_NUM_BLOCK_0              (0x00007C00U)           /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */
12882 #define USB_COUNT7_RX_0_NUM_BLOCK_0_0            (0x00000400U)           /*!< Bit 0 */
12883 #define USB_COUNT7_RX_0_NUM_BLOCK_0_1            (0x00000800U)           /*!< Bit 1 */
12884 #define USB_COUNT7_RX_0_NUM_BLOCK_0_2            (0x00001000U)           /*!< Bit 2 */
12885 #define USB_COUNT7_RX_0_NUM_BLOCK_0_3            (0x00002000U)           /*!< Bit 3 */
12886 #define USB_COUNT7_RX_0_NUM_BLOCK_0_4            (0x00004000U)           /*!< Bit 4 */
12887 
12888 #define USB_COUNT7_RX_0_BLSIZE_0                 (0x00008000U)           /*!< BLock SIZE (low) */
12889 
12890 /***************  Bit definition for USB_COUNT7_RX_1 register  ****************/
12891 #define USB_COUNT7_RX_1_COUNT7_RX_1              (0x03FF0000U)           /*!< Reception Byte Count (high) */
12892 
12893 #define USB_COUNT7_RX_1_NUM_BLOCK_1              (0x7C000000U)           /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */
12894 #define USB_COUNT7_RX_1_NUM_BLOCK_1_0            (0x04000000U)           /*!< Bit 0 */
12895 #define USB_COUNT7_RX_1_NUM_BLOCK_1_1            (0x08000000U)           /*!< Bit 1 */
12896 #define USB_COUNT7_RX_1_NUM_BLOCK_1_2            (0x10000000U)           /*!< Bit 2 */
12897 #define USB_COUNT7_RX_1_NUM_BLOCK_1_3            (0x20000000U)           /*!< Bit 3 */
12898 #define USB_COUNT7_RX_1_NUM_BLOCK_1_4            (0x40000000U)           /*!< Bit 4 */
12899 
12900 #define USB_COUNT7_RX_1_BLSIZE_1                 (0x80000000U)           /*!< BLock SIZE (high) */
12901 
12902 /******************************************************************************/
12903 /*                                                                            */
12904 /*                                    UCPD                                    */
12905 /*                                                                            */
12906 /******************************************************************************/
12907 /********************  Bits definition for UCPD_CFG1 register  *******************/
12908 #define UCPD_CFG1_HBITCLKDIV_Pos            (0U)
12909 #define UCPD_CFG1_HBITCLKDIV_Msk            (0x3FUL << UCPD_CFG1_HBITCLKDIV_Pos) /*!< 0x0000003F */
12910 #define UCPD_CFG1_HBITCLKDIV                UCPD_CFG1_HBITCLKDIV_Msk             /*!< Number of cycles (minus 1) for a half bit clock */
12911 #define UCPD_CFG1_HBITCLKDIV_0              (0x01UL << UCPD_CFG1_HBITCLKDIV_Pos) /*!< 0x00000001 */
12912 #define UCPD_CFG1_HBITCLKDIV_1              (0x02UL << UCPD_CFG1_HBITCLKDIV_Pos) /*!< 0x00000002 */
12913 #define UCPD_CFG1_HBITCLKDIV_2              (0x04UL << UCPD_CFG1_HBITCLKDIV_Pos) /*!< 0x00000004 */
12914 #define UCPD_CFG1_HBITCLKDIV_3              (0x08UL << UCPD_CFG1_HBITCLKDIV_Pos) /*!< 0x00000008 */
12915 #define UCPD_CFG1_HBITCLKDIV_4              (0x10UL << UCPD_CFG1_HBITCLKDIV_Pos) /*!< 0x00000010 */
12916 #define UCPD_CFG1_HBITCLKDIV_5              (0x20UL << UCPD_CFG1_HBITCLKDIV_Pos) /*!< 0x00000020 */
12917 #define UCPD_CFG1_IFRGAP_Pos                (6U)
12918 #define UCPD_CFG1_IFRGAP_Msk                (0x1FUL << UCPD_CFG1_IFRGAP_Pos)     /*!< 0x000007C0 */
12919 #define UCPD_CFG1_IFRGAP                    UCPD_CFG1_IFRGAP_Msk                 /*!< Clock divider value to generates Interframe gap */
12920 #define UCPD_CFG1_IFRGAP_0                  (0x01UL << UCPD_CFG1_IFRGAP_Pos)     /*!< 0x00000040 */
12921 #define UCPD_CFG1_IFRGAP_1                  (0x02UL << UCPD_CFG1_IFRGAP_Pos)     /*!< 0x00000080 */
12922 #define UCPD_CFG1_IFRGAP_2                  (0x04UL << UCPD_CFG1_IFRGAP_Pos)     /*!< 0x00000100 */
12923 #define UCPD_CFG1_IFRGAP_3                  (0x08UL << UCPD_CFG1_IFRGAP_Pos)     /*!< 0x00000200 */
12924 #define UCPD_CFG1_IFRGAP_4                  (0x10UL << UCPD_CFG1_IFRGAP_Pos)     /*!< 0x00000400 */
12925 #define UCPD_CFG1_TRANSWIN_Pos              (11U)
12926 #define UCPD_CFG1_TRANSWIN_Msk              (0x1FUL << UCPD_CFG1_TRANSWIN_Pos)   /*!< 0x0000F800 */
12927 #define UCPD_CFG1_TRANSWIN                  UCPD_CFG1_TRANSWIN_Msk               /*!< Number of cycles (minus 1) of the half bit clock */
12928 #define UCPD_CFG1_TRANSWIN_0                (0x01UL << UCPD_CFG1_TRANSWIN_Pos)   /*!< 0x00000800 */
12929 #define UCPD_CFG1_TRANSWIN_1                (0x02UL << UCPD_CFG1_TRANSWIN_Pos)   /*!< 0x00001000 */
12930 #define UCPD_CFG1_TRANSWIN_2                (0x04UL << UCPD_CFG1_TRANSWIN_Pos)   /*!< 0x00002000 */
12931 #define UCPD_CFG1_TRANSWIN_3                (0x08UL << UCPD_CFG1_TRANSWIN_Pos)   /*!< 0x00004000 */
12932 #define UCPD_CFG1_TRANSWIN_4                (0x10UL << UCPD_CFG1_TRANSWIN_Pos)   /*!< 0x00008000 */
12933 #define UCPD_CFG1_PSC_UCPDCLK_Pos           (17U)
12934 #define UCPD_CFG1_PSC_UCPDCLK_Msk           (0x7UL << UCPD_CFG1_PSC_UCPDCLK_Pos) /*!< 0x000E0000 */
12935 #define UCPD_CFG1_PSC_UCPDCLK               UCPD_CFG1_PSC_UCPDCLK_Msk            /*!< Prescaler for UCPDCLK */
12936 #define UCPD_CFG1_PSC_UCPDCLK_0             (0x1UL << UCPD_CFG1_PSC_UCPDCLK_Pos) /*!< 0x00020000 */
12937 #define UCPD_CFG1_PSC_UCPDCLK_1             (0x2UL << UCPD_CFG1_PSC_UCPDCLK_Pos) /*!< 0x00040000 */
12938 #define UCPD_CFG1_PSC_UCPDCLK_2             (0x4UL << UCPD_CFG1_PSC_UCPDCLK_Pos) /*!< 0x00080000 */
12939 #define UCPD_CFG1_RXORDSETEN_Pos            (20U)
12940 #define UCPD_CFG1_RXORDSETEN_Msk            (0x1FFUL << UCPD_CFG1_RXORDSETEN_Pos)/*!< 0x1FF00000 */
12941 #define UCPD_CFG1_RXORDSETEN                UCPD_CFG1_RXORDSETEN_Msk             /*!< Receiver ordered set detection enable */
12942 #define UCPD_CFG1_RXORDSETEN_0              (0x001UL << UCPD_CFG1_RXORDSETEN_Pos)/*!< 0x00100000 */
12943 #define UCPD_CFG1_RXORDSETEN_1              (0x002UL << UCPD_CFG1_RXORDSETEN_Pos)/*!< 0x00200000 */
12944 #define UCPD_CFG1_RXORDSETEN_2              (0x004UL << UCPD_CFG1_RXORDSETEN_Pos)/*!< 0x00400000 */
12945 #define UCPD_CFG1_RXORDSETEN_3              (0x008UL << UCPD_CFG1_RXORDSETEN_Pos)/*!< 0x00800000 */
12946 #define UCPD_CFG1_RXORDSETEN_4              (0x010UL << UCPD_CFG1_RXORDSETEN_Pos)/*!< 0x01000000 */
12947 #define UCPD_CFG1_RXORDSETEN_5              (0x020UL << UCPD_CFG1_RXORDSETEN_Pos)/*!< 0x02000000 */
12948 #define UCPD_CFG1_RXORDSETEN_6              (0x040UL << UCPD_CFG1_RXORDSETEN_Pos)/*!< 0x04000000 */
12949 #define UCPD_CFG1_RXORDSETEN_7              (0x080UL << UCPD_CFG1_RXORDSETEN_Pos)/*!< 0x08000000 */
12950 #define UCPD_CFG1_RXORDSETEN_8              (0x100UL << UCPD_CFG1_RXORDSETEN_Pos)/*!< 0x10000000 */
12951 #define UCPD_CFG1_TXDMAEN_Pos               (29U)
12952 #define UCPD_CFG1_TXDMAEN_Msk               (0x1UL << UCPD_CFG1_TXDMAEN_Pos)     /*!< 0x20000000 */
12953 #define UCPD_CFG1_TXDMAEN                   UCPD_CFG1_TXDMAEN_Msk                /*!< DMA transmission requests enable   */
12954 #define UCPD_CFG1_RXDMAEN_Pos               (30U)
12955 #define UCPD_CFG1_RXDMAEN_Msk               (0x1UL << UCPD_CFG1_RXDMAEN_Pos)     /*!< 0x40000000 */
12956 #define UCPD_CFG1_RXDMAEN                   UCPD_CFG1_RXDMAEN_Msk                /*!< DMA reception requests enable   */
12957 #define UCPD_CFG1_UCPDEN_Pos                (31U)
12958 #define UCPD_CFG1_UCPDEN_Msk                (0x1UL << UCPD_CFG1_UCPDEN_Pos)      /*!< 0x80000000 */
12959 #define UCPD_CFG1_UCPDEN                    UCPD_CFG1_UCPDEN_Msk                 /*!< USB Power Delivery Block Enable */
12960 
12961 /********************  Bits definition for UCPD_CFG2 register  *******************/
12962 #define UCPD_CFG2_RXFILTDIS_Pos             (0U)
12963 #define UCPD_CFG2_RXFILTDIS_Msk             (0x1UL << UCPD_CFG2_RXFILTDIS_Pos)   /*!< 0x00000001 */
12964 #define UCPD_CFG2_RXFILTDIS                 UCPD_CFG2_RXFILTDIS_Msk              /*!< Enables an Rx pre-filter for the BMC decoder */
12965 #define UCPD_CFG2_RXFILT2N3_Pos             (1U)
12966 #define UCPD_CFG2_RXFILT2N3_Msk             (0x1UL << UCPD_CFG2_RXFILT2N3_Pos)   /*!< 0x00000002 */
12967 #define UCPD_CFG2_RXFILT2N3                 UCPD_CFG2_RXFILT2N3_Msk              /*!< Controls the sampling method for an Rx pre-filter for the BMC decode */
12968 #define UCPD_CFG2_FORCECLK_Pos              (2U)
12969 #define UCPD_CFG2_FORCECLK_Msk              (0x1UL << UCPD_CFG2_FORCECLK_Pos)    /*!< 0x00000004 */
12970 #define UCPD_CFG2_FORCECLK                  UCPD_CFG2_FORCECLK_Msk               /*!< Controls forcing of the clock request UCPDCLK_REQ */
12971 #define UCPD_CFG2_WUPEN_Pos                 (3U)
12972 #define UCPD_CFG2_WUPEN_Msk                 (0x1UL << UCPD_CFG2_WUPEN_Pos)       /*!< 0x00000008 */
12973 #define UCPD_CFG2_WUPEN                     UCPD_CFG2_WUPEN_Msk                  /*!< Wakeup from STOP enable */
12974 
12975 /********************  Bits definition for UCPD_CR register  ********************/
12976 #define UCPD_CR_TXMODE_Pos                  (0U)
12977 #define UCPD_CR_TXMODE_Msk                  (0x3UL << UCPD_CR_TXMODE_Pos)        /*!< 0x00000003 */
12978 #define UCPD_CR_TXMODE                      UCPD_CR_TXMODE_Msk                   /*!< Type of Tx packet  */
12979 #define UCPD_CR_TXMODE_0                    (0x1UL << UCPD_CR_TXMODE_Pos)        /*!< 0x00000001 */
12980 #define UCPD_CR_TXMODE_1                    (0x2UL << UCPD_CR_TXMODE_Pos)        /*!< 0x00000002 */
12981 #define UCPD_CR_TXSEND_Pos                  (2U)
12982 #define UCPD_CR_TXSEND_Msk                  (0x1UL << UCPD_CR_TXSEND_Pos)        /*!< 0x00000004 */
12983 #define UCPD_CR_TXSEND                      UCPD_CR_TXSEND_Msk                   /*!< Type of Tx packet  */
12984 #define UCPD_CR_TXHRST_Pos                  (3U)
12985 #define UCPD_CR_TXHRST_Msk                  (0x1UL << UCPD_CR_TXHRST_Pos)        /*!< 0x00000008 */
12986 #define UCPD_CR_TXHRST                      UCPD_CR_TXHRST_Msk                   /*!< Command to send a Tx Hard Reset  */
12987 #define UCPD_CR_RXMODE_Pos                  (4U)
12988 #define UCPD_CR_RXMODE_Msk                  (0x1UL << UCPD_CR_RXMODE_Pos)        /*!< 0x00000010 */
12989 #define UCPD_CR_RXMODE                      UCPD_CR_RXMODE_Msk                   /*!< Receiver mode  */
12990 #define UCPD_CR_PHYRXEN_Pos                 (5U)
12991 #define UCPD_CR_PHYRXEN_Msk                 (0x1UL << UCPD_CR_PHYRXEN_Pos)       /*!< 0x00000020 */
12992 #define UCPD_CR_PHYRXEN                     UCPD_CR_PHYRXEN_Msk                  /*!< Controls enable of USB Power Delivery receiver  */
12993 #define UCPD_CR_PHYCCSEL_Pos                (6U)
12994 #define UCPD_CR_PHYCCSEL_Msk                (0x1UL << UCPD_CR_PHYCCSEL_Pos)      /*!< 0x00000040 */
12995 #define UCPD_CR_PHYCCSEL                    UCPD_CR_PHYCCSEL_Msk                 /*!<  */
12996 #define UCPD_CR_ANASUBMODE_Pos              (7U)
12997 #define UCPD_CR_ANASUBMODE_Msk              (0x3UL << UCPD_CR_ANASUBMODE_Pos)    /*!< 0x00000180 */
12998 #define UCPD_CR_ANASUBMODE                  UCPD_CR_ANASUBMODE_Msk               /*!< Analog PHY sub-mode   */
12999 #define UCPD_CR_ANASUBMODE_0                (0x1UL << UCPD_CR_ANASUBMODE_Pos)    /*!< 0x00000080 */
13000 #define UCPD_CR_ANASUBMODE_1                (0x2UL << UCPD_CR_ANASUBMODE_Pos)    /*!< 0x00000100 */
13001 #define UCPD_CR_ANAMODE_Pos                 (9U)
13002 #define UCPD_CR_ANAMODE_Msk                 (0x1UL << UCPD_CR_ANAMODE_Pos)       /*!< 0x00000200 */
13003 #define UCPD_CR_ANAMODE                     UCPD_CR_ANAMODE_Msk                  /*!< Analog PHY working mode   */
13004 #define UCPD_CR_CCENABLE_Pos                (10U)
13005 #define UCPD_CR_CCENABLE_Msk                (0x3UL << UCPD_CR_CCENABLE_Pos)      /*!< 0x00000C00 */
13006 #define UCPD_CR_CCENABLE                    UCPD_CR_CCENABLE_Msk                 /*!<  */
13007 #define UCPD_CR_CCENABLE_0                  (0x1UL << UCPD_CR_CCENABLE_Pos)      /*!< 0x00000400 */
13008 #define UCPD_CR_CCENABLE_1                  (0x2UL << UCPD_CR_CCENABLE_Pos)      /*!< 0x00000800 */
13009 #define UCPD_CR_FRSRXEN_Pos                 (16U)
13010 #define UCPD_CR_FRSRXEN_Msk                 (0x1UL << UCPD_CR_FRSRXEN_Pos)       /*!< 0x00010000 */
13011 #define UCPD_CR_FRSRXEN                     UCPD_CR_FRSRXEN_Msk                  /*!< Enable FRS request detection function */
13012 #define UCPD_CR_FRSTX_Pos                   (17U)
13013 #define UCPD_CR_FRSTX_Msk                   (0x1UL << UCPD_CR_FRSTX_Pos)         /*!< 0x00020000 */
13014 #define UCPD_CR_FRSTX                       UCPD_CR_FRSTX_Msk                    /*!< Signal Fast Role Swap request */
13015 #define UCPD_CR_RDCH_Pos                    (18U)
13016 #define UCPD_CR_RDCH_Msk                    (0x1UL << UCPD_CR_RDCH_Pos)          /*!< 0x00040000 */
13017 #define UCPD_CR_RDCH                        UCPD_CR_RDCH_Msk                     /*!<  */
13018 #define UCPD_CR_CC1TCDIS_Pos                (20U)
13019 #define UCPD_CR_CC1TCDIS_Msk                (0x1UL << UCPD_CR_CC1TCDIS_Pos)      /*!< 0x00100000 */
13020 #define UCPD_CR_CC1TCDIS                    UCPD_CR_CC1TCDIS_Msk                 /*!< The bit allows the Type-C detector for CC0 to be disabled. */
13021 #define UCPD_CR_CC2TCDIS_Pos                (21U)
13022 #define UCPD_CR_CC2TCDIS_Msk                (0x1UL << UCPD_CR_CC2TCDIS_Pos)      /*!< 0x00200000 */
13023 #define UCPD_CR_CC2TCDIS                    UCPD_CR_CC2TCDIS_Msk                 /*!< The bit allows the Type-C detector for CC2 to be disabled. */
13024 
13025 /********************  Bits definition for UCPD_IMR register  *******************/
13026 #define UCPD_IMR_TXISIE_Pos                 (0U)
13027 #define UCPD_IMR_TXISIE_Msk                 (0x1UL << UCPD_IMR_TXISIE_Pos)       /*!< 0x00000001 */
13028 #define UCPD_IMR_TXISIE                     UCPD_IMR_TXISIE_Msk                  /*!< Enable TXIS interrupt  */
13029 #define UCPD_IMR_TXMSGDISCIE_Pos            (1U)
13030 #define UCPD_IMR_TXMSGDISCIE_Msk            (0x1UL << UCPD_IMR_TXMSGDISCIE_Pos)  /*!< 0x00000002 */
13031 #define UCPD_IMR_TXMSGDISCIE                UCPD_IMR_TXMSGDISCIE_Msk             /*!< Enable TXMSGDISC interrupt  */
13032 #define UCPD_IMR_TXMSGSENTIE_Pos            (2U)
13033 #define UCPD_IMR_TXMSGSENTIE_Msk            (0x1UL << UCPD_IMR_TXMSGSENTIE_Pos)  /*!< 0x00000004 */
13034 #define UCPD_IMR_TXMSGSENTIE                UCPD_IMR_TXMSGSENTIE_Msk             /*!< Enable TXMSGSENT interrupt  */
13035 #define UCPD_IMR_TXMSGABTIE_Pos             (3U)
13036 #define UCPD_IMR_TXMSGABTIE_Msk             (0x1UL << UCPD_IMR_TXMSGABTIE_Pos)   /*!< 0x00000008 */
13037 #define UCPD_IMR_TXMSGABTIE                 UCPD_IMR_TXMSGABTIE_Msk              /*!< Enable TXMSGABT interrupt  */
13038 #define UCPD_IMR_HRSTDISCIE_Pos             (4U)
13039 #define UCPD_IMR_HRSTDISCIE_Msk             (0x1UL << UCPD_IMR_HRSTDISCIE_Pos)   /*!< 0x00000010 */
13040 #define UCPD_IMR_HRSTDISCIE                 UCPD_IMR_HRSTDISCIE_Msk              /*!< Enable HRSTDISC interrupt  */
13041 #define UCPD_IMR_HRSTSENTIE_Pos             (5U)
13042 #define UCPD_IMR_HRSTSENTIE_Msk             (0x1UL << UCPD_IMR_HRSTSENTIE_Pos)   /*!< 0x00000020 */
13043 #define UCPD_IMR_HRSTSENTIE                 UCPD_IMR_HRSTSENTIE_Msk              /*!< Enable HRSTSENT interrupt  */
13044 #define UCPD_IMR_TXUNDIE_Pos                (6U)
13045 #define UCPD_IMR_TXUNDIE_Msk                (0x1UL << UCPD_IMR_TXUNDIE_Pos)      /*!< 0x00000040 */
13046 #define UCPD_IMR_TXUNDIE                    UCPD_IMR_TXUNDIE_Msk                 /*!< Enable TXUND interrupt  */
13047 #define UCPD_IMR_RXNEIE_Pos                 (8U)
13048 #define UCPD_IMR_RXNEIE_Msk                 (0x1UL << UCPD_IMR_RXNEIE_Pos)       /*!< 0x00000100 */
13049 #define UCPD_IMR_RXNEIE                     UCPD_IMR_RXNEIE_Msk                  /*!< Enable RXNE interrupt  */
13050 #define UCPD_IMR_RXORDDETIE_Pos             (9U)
13051 #define UCPD_IMR_RXORDDETIE_Msk             (0x1UL << UCPD_IMR_RXORDDETIE_Pos)   /*!< 0x00000200 */
13052 #define UCPD_IMR_RXORDDETIE                 UCPD_IMR_RXORDDETIE_Msk              /*!< Enable RXORDDET interrupt  */
13053 #define UCPD_IMR_RXHRSTDETIE_Pos            (10U)
13054 #define UCPD_IMR_RXHRSTDETIE_Msk            (0x1UL << UCPD_IMR_RXHRSTDETIE_Pos)  /*!< 0x00000400 */
13055 #define UCPD_IMR_RXHRSTDETIE                UCPD_IMR_RXHRSTDETIE_Msk             /*!< Enable RXHRSTDET interrupt  */
13056 #define UCPD_IMR_RXOVRIE_Pos                (11U)
13057 #define UCPD_IMR_RXOVRIE_Msk                (0x1UL << UCPD_IMR_RXOVRIE_Pos)      /*!< 0x00000800 */
13058 #define UCPD_IMR_RXOVRIE                    UCPD_IMR_RXOVRIE_Msk                 /*!< Enable RXOVR interrupt  */
13059 #define UCPD_IMR_RXMSGENDIE_Pos             (12U)
13060 #define UCPD_IMR_RXMSGENDIE_Msk             (0x1UL << UCPD_IMR_RXMSGENDIE_Pos)   /*!< 0x00001000 */
13061 #define UCPD_IMR_RXMSGENDIE                 UCPD_IMR_RXMSGENDIE_Msk              /*!< Enable RXMSGEND interrupt  */
13062 #define UCPD_IMR_TYPECEVT1IE_Pos            (14U)
13063 #define UCPD_IMR_TYPECEVT1IE_Msk            (0x1UL << UCPD_IMR_TYPECEVT1IE_Pos)  /*!< 0x00004000 */
13064 #define UCPD_IMR_TYPECEVT1IE                UCPD_IMR_TYPECEVT1IE_Msk             /*!< Enable TYPECEVT1IE interrupt  */
13065 #define UCPD_IMR_TYPECEVT2IE_Pos            (15U)
13066 #define UCPD_IMR_TYPECEVT2IE_Msk            (0x1UL << UCPD_IMR_TYPECEVT2IE_Pos)  /*!< 0x00008000 */
13067 #define UCPD_IMR_TYPECEVT2IE                UCPD_IMR_TYPECEVT2IE_Msk             /*!< Enable TYPECEVT2IE interrupt  */
13068 #define UCPD_IMR_FRSEVTIE_Pos               (20U)
13069 #define UCPD_IMR_FRSEVTIE_Msk               (0x1UL << UCPD_IMR_FRSEVTIE_Pos)     /*!< 0x00100000 */
13070 #define UCPD_IMR_FRSEVTIE                   UCPD_IMR_FRSEVTIE_Msk                /*!< Fast Role Swap interrupt  */
13071 
13072 /********************  Bits definition for UCPD_SR register  ********************/
13073 #define UCPD_SR_TXIS_Pos                    (0U)
13074 #define UCPD_SR_TXIS_Msk                    (0x1UL << UCPD_SR_TXIS_Pos)          /*!< 0x00000001 */
13075 #define UCPD_SR_TXIS                        UCPD_SR_TXIS_Msk                     /*!< Transmit interrupt status  */
13076 #define UCPD_SR_TXMSGDISC_Pos               (1U)
13077 #define UCPD_SR_TXMSGDISC_Msk               (0x1UL << UCPD_SR_TXMSGDISC_Pos)     /*!< 0x00000002 */
13078 #define UCPD_SR_TXMSGDISC                   UCPD_SR_TXMSGDISC_Msk                /*!< Transmit message discarded interrupt  */
13079 #define UCPD_SR_TXMSGSENT_Pos               (2U)
13080 #define UCPD_SR_TXMSGSENT_Msk               (0x1UL << UCPD_SR_TXMSGSENT_Pos)     /*!< 0x00000004 */
13081 #define UCPD_SR_TXMSGSENT                   UCPD_SR_TXMSGSENT_Msk                /*!< Transmit message sent interrupt  */
13082 #define UCPD_SR_TXMSGABT_Pos                (3U)
13083 #define UCPD_SR_TXMSGABT_Msk                (0x1UL << UCPD_SR_TXMSGABT_Pos)      /*!< 0x00000008 */
13084 #define UCPD_SR_TXMSGABT                    UCPD_SR_TXMSGABT_Msk                 /*!< Transmit message abort interrupt  */
13085 #define UCPD_SR_HRSTDISC_Pos                (4U)
13086 #define UCPD_SR_HRSTDISC_Msk                (0x1UL << UCPD_SR_HRSTDISC_Pos)      /*!< 0x00000010 */
13087 #define UCPD_SR_HRSTDISC                    UCPD_SR_HRSTDISC_Msk                 /*!< HRST discarded interrupt  */
13088 #define UCPD_SR_HRSTSENT_Pos                (5U)
13089 #define UCPD_SR_HRSTSENT_Msk                (0x1UL << UCPD_SR_HRSTSENT_Pos)      /*!< 0x00000020 */
13090 #define UCPD_SR_HRSTSENT                    UCPD_SR_HRSTSENT_Msk                 /*!< HRST sent interrupt  */
13091 #define UCPD_SR_TXUND_Pos                   (6U)
13092 #define UCPD_SR_TXUND_Msk                   (0x1UL << UCPD_SR_TXUND_Pos)         /*!< 0x00000040 */
13093 #define UCPD_SR_TXUND                       UCPD_SR_TXUND_Msk                    /*!< Tx data underrun condition interrupt  */
13094 #define UCPD_SR_RXNE_Pos                    (8U)
13095 #define UCPD_SR_RXNE_Msk                    (0x1UL << UCPD_SR_RXNE_Pos)          /*!< 0x00000100 */
13096 #define UCPD_SR_RXNE                        UCPD_SR_RXNE_Msk                     /*!< Receive data register not empty interrupt  */
13097 #define UCPD_SR_RXORDDET_Pos                (9U)
13098 #define UCPD_SR_RXORDDET_Msk                (0x1UL << UCPD_SR_RXORDDET_Pos)      /*!< 0x00000200 */
13099 #define UCPD_SR_RXORDDET                    UCPD_SR_RXORDDET_Msk                 /*!< Rx ordered set (4 K-codes) detected interrupt  */
13100 #define UCPD_SR_RXHRSTDET_Pos               (10U)
13101 #define UCPD_SR_RXHRSTDET_Msk               (0x1UL << UCPD_SR_RXHRSTDET_Pos)     /*!< 0x00000400 */
13102 #define UCPD_SR_RXHRSTDET                   UCPD_SR_RXHRSTDET_Msk                /*!< Rx Hard Reset detect interrupt  */
13103 #define UCPD_SR_RXOVR_Pos                   (11U)
13104 #define UCPD_SR_RXOVR_Msk                   (0x1UL << UCPD_SR_RXOVR_Pos)         /*!< 0x00000800 */
13105 #define UCPD_SR_RXOVR                       UCPD_SR_RXOVR_Msk                    /*!< Rx data overflow interrupt  */
13106 #define UCPD_SR_RXMSGEND_Pos                (12U)
13107 #define UCPD_SR_RXMSGEND_Msk                (0x1UL << UCPD_SR_RXMSGEND_Pos)      /*!< 0x00001000 */
13108 #define UCPD_SR_RXMSGEND                    UCPD_SR_RXMSGEND_Msk                 /*!< Rx message received  */
13109 #define UCPD_SR_RXERR_Pos                   (13U)
13110 #define UCPD_SR_RXERR_Msk                   (0x1UL << UCPD_SR_RXERR_Pos)         /*!< 0x00002000 */
13111 #define UCPD_SR_RXERR                       UCPD_SR_RXERR_Msk                    /*!< RX Error */
13112 #define UCPD_SR_TYPECEVT1_Pos               (14U)
13113 #define UCPD_SR_TYPECEVT1_Msk               (0x1UL << UCPD_SR_TYPECEVT1_Pos)     /*!< 0x00004000 */
13114 #define UCPD_SR_TYPECEVT1                   UCPD_SR_TYPECEVT1_Msk                /*!< Type C voltage level event on CC1  */
13115 #define UCPD_SR_TYPECEVT2_Pos               (15U)
13116 #define UCPD_SR_TYPECEVT2_Msk               (0x1UL << UCPD_SR_TYPECEVT2_Pos)     /*!< 0x00008000 */
13117 #define UCPD_SR_TYPECEVT2                   UCPD_SR_TYPECEVT2_Msk                /*!< Type C voltage level event on CC2  */
13118 #define UCPD_SR_TYPEC_VSTATE_CC1_Pos        (16U)
13119 #define UCPD_SR_TYPEC_VSTATE_CC1_Msk        (0x3UL << UCPD_SR_TYPEC_VSTATE_CC1_Pos)/*!< 0x00030000 */
13120 #define UCPD_SR_TYPEC_VSTATE_CC1            UCPD_SR_TYPEC_VSTATE_CC1_Msk           /*!< Status of DC level on CC1 pin  */
13121 #define UCPD_SR_TYPEC_VSTATE_CC1_0          (0x1UL << UCPD_SR_TYPEC_VSTATE_CC1_Pos)/*!< 0x00010000 */
13122 #define UCPD_SR_TYPEC_VSTATE_CC1_1          (0x2UL << UCPD_SR_TYPEC_VSTATE_CC1_Pos)/*!< 0x00020000 */
13123 #define UCPD_SR_TYPEC_VSTATE_CC2_Pos        (18U)
13124 #define UCPD_SR_TYPEC_VSTATE_CC2_Msk        (0x3UL << UCPD_SR_TYPEC_VSTATE_CC2_Pos)/*!< 0x000C0000 */
13125 #define UCPD_SR_TYPEC_VSTATE_CC2            UCPD_SR_TYPEC_VSTATE_CC2_Msk           /*!<Status of DC level on CC2 pin  */
13126 #define UCPD_SR_TYPEC_VSTATE_CC2_0          (0x1UL << UCPD_SR_TYPEC_VSTATE_CC2_Pos)/*!< 0x00040000 */
13127 #define UCPD_SR_TYPEC_VSTATE_CC2_1          (0x2UL << UCPD_SR_TYPEC_VSTATE_CC2_Pos)/*!< 0x00080000 */
13128 #define UCPD_SR_FRSEVT_Pos                  (20U)
13129 #define UCPD_SR_FRSEVT_Msk                  (0x1UL << UCPD_SR_FRSEVT_Pos)        /*!< 0x00100000 */
13130 #define UCPD_SR_FRSEVT                      UCPD_SR_FRSEVT_Msk                   /*!< Fast Role Swap detection event  */
13131 
13132 /********************  Bits definition for UCPD_ICR register  *******************/
13133 #define UCPD_ICR_TXMSGDISCCF_Pos            (1U)
13134 #define UCPD_ICR_TXMSGDISCCF_Msk            (0x1UL << UCPD_ICR_TXMSGDISCCF_Pos)  /*!< 0x00000002 */
13135 #define UCPD_ICR_TXMSGDISCCF                UCPD_ICR_TXMSGDISCCF_Msk             /*!< Tx message discarded flag (TXMSGDISC) clear  */
13136 #define UCPD_ICR_TXMSGSENTCF_Pos            (2U)
13137 #define UCPD_ICR_TXMSGSENTCF_Msk            (0x1UL << UCPD_ICR_TXMSGSENTCF_Pos)  /*!< 0x00000004 */
13138 #define UCPD_ICR_TXMSGSENTCF                UCPD_ICR_TXMSGSENTCF_Msk             /*!< Tx message sent flag (TXMSGSENT) clear  */
13139 #define UCPD_ICR_TXMSGABTCF_Pos             (3U)
13140 #define UCPD_ICR_TXMSGABTCF_Msk             (0x1UL << UCPD_ICR_TXMSGABTCF_Pos)   /*!< 0x00000008 */
13141 #define UCPD_ICR_TXMSGABTCF                 UCPD_ICR_TXMSGABTCF_Msk              /*!< Tx message abort flag (TXMSGABT) clear  */
13142 #define UCPD_ICR_HRSTDISCCF_Pos             (4U)
13143 #define UCPD_ICR_HRSTDISCCF_Msk             (0x1UL << UCPD_ICR_HRSTDISCCF_Pos)   /*!< 0x00000010 */
13144 #define UCPD_ICR_HRSTDISCCF                 UCPD_ICR_HRSTDISCCF_Msk              /*!< Hard reset discarded flag (HRSTDISC) clear  */
13145 #define UCPD_ICR_HRSTSENTCF_Pos             (5U)
13146 #define UCPD_ICR_HRSTSENTCF_Msk             (0x1UL << UCPD_ICR_HRSTSENTCF_Pos)   /*!< 0x00000020 */
13147 #define UCPD_ICR_HRSTSENTCF                 UCPD_ICR_HRSTSENTCF_Msk              /*!< Hard reset sent flag (HRSTSENT) clear  */
13148 #define UCPD_ICR_TXUNDCF_Pos                (6U)
13149 #define UCPD_ICR_TXUNDCF_Msk                (0x1UL << UCPD_ICR_TXUNDCF_Pos)      /*!< 0x00000040 */
13150 #define UCPD_ICR_TXUNDCF                    UCPD_ICR_TXUNDCF_Msk                 /*!< Tx underflow flag (TXUND) clear  */
13151 #define UCPD_ICR_RXORDDETCF_Pos             (9U)
13152 #define UCPD_ICR_RXORDDETCF_Msk             (0x1UL << UCPD_ICR_RXORDDETCF_Pos)   /*!< 0x00000200 */
13153 #define UCPD_ICR_RXORDDETCF                 UCPD_ICR_RXORDDETCF_Msk              /*!< Rx ordered set detect flag (RXORDDET) clear  */
13154 #define UCPD_ICR_RXHRSTDETCF_Pos            (10U)
13155 #define UCPD_ICR_RXHRSTDETCF_Msk            (0x1UL << UCPD_ICR_RXHRSTDETCF_Pos)  /*!< 0x00000400 */
13156 #define UCPD_ICR_RXHRSTDETCF                UCPD_ICR_RXHRSTDETCF_Msk             /*!< Rx Hard Reset detected flag (RXHRSTDET) clear  */
13157 #define UCPD_ICR_RXOVRCF_Pos                (11U)
13158 #define UCPD_ICR_RXOVRCF_Msk                (0x1UL << UCPD_ICR_RXOVRCF_Pos)      /*!< 0x00000800 */
13159 #define UCPD_ICR_RXOVRCF                    UCPD_ICR_RXOVRCF_Msk                 /*!< Rx overflow flag (RXOVR) clear  */
13160 #define UCPD_ICR_RXMSGENDCF_Pos             (12U)
13161 #define UCPD_ICR_RXMSGENDCF_Msk             (0x1UL << UCPD_ICR_RXMSGENDCF_Pos)   /*!< 0x00001000 */
13162 #define UCPD_ICR_RXMSGENDCF                 UCPD_ICR_RXMSGENDCF_Msk              /*!< Rx message received flag (RXMSGEND) clear  */
13163 #define UCPD_ICR_TYPECEVT1CF_Pos            (14U)
13164 #define UCPD_ICR_TYPECEVT1CF_Msk            (0x1UL << UCPD_ICR_TYPECEVT1CF_Pos)  /*!< 0x00004000 */
13165 #define UCPD_ICR_TYPECEVT1CF                UCPD_ICR_TYPECEVT1CF_Msk             /*!< TypeC event (CC1) flag (TYPECEVT1) clear  */
13166 #define UCPD_ICR_TYPECEVT2CF_Pos            (15U)
13167 #define UCPD_ICR_TYPECEVT2CF_Msk            (0x1UL << UCPD_ICR_TYPECEVT2CF_Pos)  /*!< 0x00008000 */
13168 #define UCPD_ICR_TYPECEVT2CF                UCPD_ICR_TYPECEVT2CF_Msk             /*!< TypeC event (CC2) flag (TYPECEVT2) clear  */
13169 #define UCPD_ICR_FRSEVTCF_Pos               (20U)
13170 #define UCPD_ICR_FRSEVTCF_Msk               (0x1UL << UCPD_ICR_FRSEVTCF_Pos)     /*!< 0x00100000 */
13171 #define UCPD_ICR_FRSEVTCF                   UCPD_ICR_FRSEVTCF_Msk                /*!< Fast Role Swap event flag clear  */
13172 
13173 /********************  Bits definition for UCPD_TXORDSET register  **************/
13174 #define UCPD_TX_ORDSET_TXORDSET_Pos         (0U)
13175 #define UCPD_TX_ORDSET_TXORDSET_Msk         (0xFFFFFUL << UCPD_TX_ORDSET_TXORDSET_Pos)/*!< 0x000FFFFF */
13176 #define UCPD_TX_ORDSET_TXORDSET             UCPD_TX_ORDSET_TXORDSET_Msk               /*!< Tx Ordered Set */
13177 
13178 /********************  Bits definition for UCPD_TXPAYSZ register  ****************/
13179 #define UCPD_TX_PAYSZ_TXPAYSZ_Pos           (0U)
13180 #define UCPD_TX_PAYSZ_TXPAYSZ_Msk           (0x3FFUL << UCPD_TX_PAYSZ_TXPAYSZ_Pos)/*!< 0x000003FF */
13181 #define UCPD_TX_PAYSZ_TXPAYSZ               UCPD_TX_PAYSZ_TXPAYSZ_Msk             /*!< Tx payload size in bytes  */
13182 
13183 /********************  Bits definition for UCPD_TXDR register  *******************/
13184 #define UCPD_TXDR_TXDATA_Pos                (0U)
13185 #define UCPD_TXDR_TXDATA_Msk                 (0xFFUL << UCPD_TXDR_TXDATA_Pos)     /*!< 0x000000FF */
13186 #define UCPD_TXDR_TXDATA                    UCPD_TXDR_TXDATA_Msk                  /*!< Tx Data Register */
13187 
13188 /********************  Bits definition for UCPD_RXORDSET register  **************/
13189 #define UCPD_RX_ORDSET_RXORDSET_Pos         (0U)
13190 #define UCPD_RX_ORDSET_RXORDSET_Msk         (0x7UL << UCPD_RX_ORDSET_RXORDSET_Pos) /*!< 0x00000007 */
13191 #define UCPD_RX_ORDSET_RXORDSET             UCPD_RX_ORDSET_RXORDSET_Msk            /*!< Rx Ordered Set Code detected  */
13192 #define UCPD_RX_ORDSET_RXORDSET_0           (0x1UL << UCPD_RX_ORDSET_RXORDSET_Pos) /*!< 0x00000001 */
13193 #define UCPD_RX_ORDSET_RXORDSET_1           (0x2UL << UCPD_RX_ORDSET_RXORDSET_Pos) /*!< 0x00000002 */
13194 #define UCPD_RX_ORDSET_RXORDSET_2           (0x4UL << UCPD_RX_ORDSET_RXORDSET_Pos) /*!< 0x00000004 */
13195 #define UCPD_RX_ORDSET_RXSOP3OF4_Pos        (3U)
13196 #define UCPD_RX_ORDSET_RXSOP3OF4_Msk        (0x1UL << UCPD_RX_ORDSET_RXSOP3OF4_Pos)/*!< 0x00000008 */
13197 #define UCPD_RX_ORDSET_RXSOP3OF4            UCPD_RX_ORDSET_RXSOP3OF4_Msk           /*!< Rx Ordered Set Debug indication */
13198 #define UCPD_RX_ORDSET_RXSOPKINVALID_Pos    (4U)
13199 #define UCPD_RX_ORDSET_RXSOPKINVALID_Msk    (0x7UL << UCPD_RX_ORDSET_RXSOPKINVALID_Pos)/*!< 0x00000070 */
13200 #define UCPD_RX_ORDSET_RXSOPKINVALID        UCPD_RX_ORDSET_RXSOPKINVALID_Msk           /*!< Rx Ordered Set corrupted K-Codes (Debug) */
13201 
13202 /********************  Bits definition for UCPD_RXPAYSZ register  ****************/
13203 #define UCPD_RX_PAYSZ_RXPAYSZ_Pos           (0U)
13204 #define UCPD_RX_PAYSZ_RXPAYSZ_Msk           (0x3FFUL << UCPD_RX_PAYSZ_RXPAYSZ_Pos)/*!< 0x000003FF */
13205 #define UCPD_RX_PAYSZ_RXPAYSZ               UCPD_RX_PAYSZ_RXPAYSZ_Msk             /*!< Rx payload size in bytes  */
13206 
13207 /********************  Bits definition for UCPD_RXDR register  *******************/
13208 #define UCPD_RXDR_RXDATA_Pos                (0U)
13209 #define UCPD_RXDR_RXDATA_Msk                (0xFFUL << UCPD_RXDR_RXDATA_Pos)     /*!< 0x000000FF */
13210 #define UCPD_RXDR_RXDATA                    UCPD_RXDR_RXDATA_Msk                 /*!< 8-bit receive data  */
13211 
13212 /********************  Bits definition for UCPD_RXORDEXT1 register  **************/
13213 #define UCPD_RX_ORDEXT1_RXSOPX1_Pos         (0U)
13214 #define UCPD_RX_ORDEXT1_RXSOPX1_Msk         (0xFFFFFUL << UCPD_RX_ORDEXT1_RXSOPX1_Pos)/*!< 0x000FFFFF */
13215 #define UCPD_RX_ORDEXT1_RXSOPX1             UCPD_RX_ORDEXT1_RXSOPX1_Msk               /*!< RX Ordered Set Extension Register 1 */
13216 
13217 /********************  Bits definition for UCPD_RXORDEXT2 register  **************/
13218 #define UCPD_RX_ORDEXT2_RXSOPX2_Pos         (0U)
13219 #define UCPD_RX_ORDEXT2_RXSOPX2_Msk         (0xFFFFFUL << UCPD_RX_ORDEXT2_RXSOPX2_Pos)/*!< 0x000FFFFF */
13220 #define UCPD_RX_ORDEXT2_RXSOPX2             UCPD_RX_ORDEXT2_RXSOPX2_Msk               /*!< RX Ordered Set Extension Register 1 */
13221 
13222 /******************************************************************************/
13223 /*                                                                            */
13224 /*                            Window WATCHDOG                                 */
13225 /*                                                                            */
13226 /******************************************************************************/
13227 /*******************  Bit definition for WWDG_CR register  ********************/
13228 #define WWDG_CR_T_Pos           (0U)
13229 #define WWDG_CR_T_Msk           (0x7FUL << WWDG_CR_T_Pos)                      /*!< 0x0000007F */
13230 #define WWDG_CR_T               WWDG_CR_T_Msk                                  /*!<T[6:0] bits (7-Bit counter (MSB to LSB)) */
13231 #define WWDG_CR_T_0             (0x01UL << WWDG_CR_T_Pos)                      /*!< 0x00000001 */
13232 #define WWDG_CR_T_1             (0x02UL << WWDG_CR_T_Pos)                      /*!< 0x00000002 */
13233 #define WWDG_CR_T_2             (0x04UL << WWDG_CR_T_Pos)                      /*!< 0x00000004 */
13234 #define WWDG_CR_T_3             (0x08UL << WWDG_CR_T_Pos)                      /*!< 0x00000008 */
13235 #define WWDG_CR_T_4             (0x10UL << WWDG_CR_T_Pos)                      /*!< 0x00000010 */
13236 #define WWDG_CR_T_5             (0x20UL << WWDG_CR_T_Pos)                      /*!< 0x00000020 */
13237 #define WWDG_CR_T_6             (0x40UL << WWDG_CR_T_Pos)                      /*!< 0x00000040 */
13238 
13239 #define WWDG_CR_WDGA_Pos        (7U)
13240 #define WWDG_CR_WDGA_Msk        (0x1UL << WWDG_CR_WDGA_Pos)                    /*!< 0x00000080 */
13241 #define WWDG_CR_WDGA            WWDG_CR_WDGA_Msk                               /*!<Activation bit */
13242 
13243 /*******************  Bit definition for WWDG_CFR register  *******************/
13244 #define WWDG_CFR_W_Pos          (0U)
13245 #define WWDG_CFR_W_Msk          (0x7FUL << WWDG_CFR_W_Pos)                     /*!< 0x0000007F */
13246 #define WWDG_CFR_W              WWDG_CFR_W_Msk                                 /*!<W[6:0] bits (7-bit window value) */
13247 #define WWDG_CFR_W_0            (0x01UL << WWDG_CFR_W_Pos)                     /*!< 0x00000001 */
13248 #define WWDG_CFR_W_1            (0x02UL << WWDG_CFR_W_Pos)                     /*!< 0x00000002 */
13249 #define WWDG_CFR_W_2            (0x04UL << WWDG_CFR_W_Pos)                     /*!< 0x00000004 */
13250 #define WWDG_CFR_W_3            (0x08UL << WWDG_CFR_W_Pos)                     /*!< 0x00000008 */
13251 #define WWDG_CFR_W_4            (0x10UL << WWDG_CFR_W_Pos)                     /*!< 0x00000010 */
13252 #define WWDG_CFR_W_5            (0x20UL << WWDG_CFR_W_Pos)                     /*!< 0x00000020 */
13253 #define WWDG_CFR_W_6            (0x40UL << WWDG_CFR_W_Pos)                     /*!< 0x00000040 */
13254 
13255 #define WWDG_CFR_WDGTB_Pos      (11U)
13256 #define WWDG_CFR_WDGTB_Msk      (0x7UL << WWDG_CFR_WDGTB_Pos)                  /*!< 0x00003800 */
13257 #define WWDG_CFR_WDGTB          WWDG_CFR_WDGTB_Msk                             /*!<WDGTB[2:0] bits (Timer Base) */
13258 #define WWDG_CFR_WDGTB_0        (0x1UL << WWDG_CFR_WDGTB_Pos)                  /*!< 0x00000800 */
13259 #define WWDG_CFR_WDGTB_1        (0x2UL << WWDG_CFR_WDGTB_Pos)                  /*!< 0x00001000 */
13260 #define WWDG_CFR_WDGTB_2        (0x4UL << WWDG_CFR_WDGTB_Pos)                  /*!< 0x00002000 */
13261 
13262 #define WWDG_CFR_EWI_Pos        (9U)
13263 #define WWDG_CFR_EWI_Msk        (0x1UL << WWDG_CFR_EWI_Pos)                    /*!< 0x00000200 */
13264 #define WWDG_CFR_EWI            WWDG_CFR_EWI_Msk                               /*!<Early Wakeup Interrupt */
13265 
13266 /*******************  Bit definition for WWDG_SR register  ********************/
13267 #define WWDG_SR_EWIF_Pos        (0U)
13268 #define WWDG_SR_EWIF_Msk        (0x1UL << WWDG_SR_EWIF_Pos)                    /*!< 0x00000001 */
13269 #define WWDG_SR_EWIF            WWDG_SR_EWIF_Msk                               /*!<Early Wakeup Interrupt Flag */
13270 
13271 /**
13272   * @}
13273   */
13274 
13275 /**
13276   * @}
13277   */
13278 
13279 /** @addtogroup Exported_macros
13280   * @{
13281   */
13282 
13283 /******************************* ADC Instances ********************************/
13284 #define IS_ADC_ALL_INSTANCE(INSTANCE) (((INSTANCE) == ADC1) || \
13285                                        ((INSTANCE) == ADC2) || \
13286                                        ((INSTANCE) == ADC3))
13287 
13288 #define IS_ADC_MULTIMODE_MASTER_INSTANCE(INSTANCE) ((INSTANCE) == ADC1)
13289 
13290 #define IS_ADC_COMMON_INSTANCE(INSTANCE) (((INSTANCE) == ADC12_COMMON) || \
13291                                           ((INSTANCE) == ADC345_COMMON) )
13292 
13293 /******************************* AES Instances ********************************/
13294 #define IS_AES_ALL_INSTANCE(INSTANCE) ((INSTANCE) == AES)
13295 
13296 /******************************** FDCAN Instances ******************************/
13297 #define IS_FDCAN_ALL_INSTANCE(INSTANCE) (((INSTANCE) == FDCAN1) || \
13298                                          ((INSTANCE) == FDCAN2))
13299 
13300 #define IS_FDCAN_CONFIG_INSTANCE(INSTANCE) ((INSTANCE) == FDCAN_CONFIG)
13301 /******************************** COMP Instances ******************************/
13302 #define IS_COMP_ALL_INSTANCE(INSTANCE) (((INSTANCE) == COMP1) || \
13303                                         ((INSTANCE) == COMP2) || \
13304                                         ((INSTANCE) == COMP3) || \
13305                                         ((INSTANCE) == COMP4))
13306 
13307 /******************************* CORDIC Instances *****************************/
13308 #define IS_CORDIC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == CORDIC)
13309 
13310 /******************************* CRC Instances ********************************/
13311 #define IS_CRC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == CRC)
13312 
13313 /******************************* DAC Instances ********************************/
13314 #define IS_DAC_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DAC1) || \
13315                                        ((INSTANCE) == DAC3))
13316 
13317 
13318 /******************************** DMA Instances *******************************/
13319 #define IS_DMA_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DMA1_Channel1) || \
13320                                        ((INSTANCE) == DMA1_Channel2) || \
13321                                        ((INSTANCE) == DMA1_Channel3) || \
13322                                        ((INSTANCE) == DMA1_Channel4) || \
13323                                        ((INSTANCE) == DMA1_Channel5) || \
13324                                        ((INSTANCE) == DMA1_Channel6) || \
13325                                        ((INSTANCE) == DMA1_Channel7) || \
13326                                        ((INSTANCE) == DMA1_Channel8) || \
13327                                        ((INSTANCE) == DMA2_Channel1) || \
13328                                        ((INSTANCE) == DMA2_Channel2) || \
13329                                        ((INSTANCE) == DMA2_Channel3) || \
13330                                        ((INSTANCE) == DMA2_Channel4) || \
13331                                        ((INSTANCE) == DMA2_Channel5) || \
13332                                        ((INSTANCE) == DMA2_Channel6) || \
13333                                        ((INSTANCE) == DMA2_Channel7) || \
13334                                        ((INSTANCE) == DMA2_Channel8))
13335 
13336 #define IS_DMA_REQUEST_GEN_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DMAMUX1_RequestGenerator0) || \
13337                                                    ((INSTANCE) == DMAMUX1_RequestGenerator1) || \
13338                                                    ((INSTANCE) == DMAMUX1_RequestGenerator2) || \
13339                                                    ((INSTANCE) == DMAMUX1_RequestGenerator3))
13340 
13341 /******************************* FMAC Instances *******************************/
13342 #define IS_FMAC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == FMAC)
13343 
13344 /******************************* GPIO Instances *******************************/
13345 #define IS_GPIO_ALL_INSTANCE(INSTANCE) (((INSTANCE) == GPIOA) || \
13346                                         ((INSTANCE) == GPIOB) || \
13347                                         ((INSTANCE) == GPIOC) || \
13348                                         ((INSTANCE) == GPIOD) || \
13349                                         ((INSTANCE) == GPIOE) || \
13350                                         ((INSTANCE) == GPIOF) || \
13351                                         ((INSTANCE) == GPIOG))
13352 
13353 /******************************* GPIO AF Instances ****************************/
13354 #define IS_GPIO_AF_INSTANCE(INSTANCE)   IS_GPIO_ALL_INSTANCE(INSTANCE)
13355 
13356 /**************************** GPIO Lock Instances *****************************/
13357 #define IS_GPIO_LOCK_INSTANCE(INSTANCE) IS_GPIO_ALL_INSTANCE(INSTANCE)
13358 
13359 /******************************** I2C Instances *******************************/
13360 #define IS_I2C_ALL_INSTANCE(INSTANCE) (((INSTANCE) == I2C1) || \
13361                                        ((INSTANCE) == I2C2) || \
13362                                        ((INSTANCE) == I2C3))
13363 
13364 /****************** I2C Instances : wakeup capability from stop modes *********/
13365 #define IS_I2C_WAKEUP_FROMSTOP_INSTANCE(INSTANCE) IS_I2C_ALL_INSTANCE(INSTANCE)
13366 
13367 /****************************** OPAMP Instances *******************************/
13368 #define IS_OPAMP_ALL_INSTANCE(INSTANCE) (((INSTANCE) == OPAMP1) || \
13369                                          ((INSTANCE) == OPAMP2) || \
13370                                          ((INSTANCE) == OPAMP3) || \
13371                                          ((INSTANCE) == OPAMP6))
13372 
13373 /******************************** PCD Instances *******************************/
13374 #define IS_PCD_ALL_INSTANCE(INSTANCE) ((INSTANCE) == USB)
13375 
13376 /******************************* QSPI Instances *******************************/
13377 #define IS_QSPI_ALL_INSTANCE(INSTANCE)  ((INSTANCE) == QUADSPI)
13378 
13379 /******************************* RNG Instances ********************************/
13380 #define IS_RNG_ALL_INSTANCE(INSTANCE)  ((INSTANCE) == RNG)
13381 
13382 /****************************** RTC Instances *********************************/
13383 #define IS_RTC_ALL_INSTANCE(INSTANCE)  ((INSTANCE) == RTC)
13384 
13385 #define IS_TAMP_ALL_INSTANCE(INSTANCE)  ((INSTANCE) == TAMP)
13386 
13387 /****************************** SMBUS Instances *******************************/
13388 #define IS_SMBUS_ALL_INSTANCE(INSTANCE) (((INSTANCE) == I2C1) || \
13389                                          ((INSTANCE) == I2C2) || \
13390                                          ((INSTANCE) == I2C3))
13391 
13392 /******************************** SAI Instances *******************************/
13393 #define IS_SAI_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SAI1_Block_A) || ((INSTANCE) == SAI1_Block_B))
13394 
13395 /******************************** SPI Instances *******************************/
13396 #define IS_SPI_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SPI1) || \
13397                                        ((INSTANCE) == SPI2) || \
13398                                        ((INSTANCE) == SPI3))
13399 
13400 /******************************** I2S Instances *******************************/
13401 #define IS_I2S_ALL_INSTANCE(__INSTANCE__)  (((__INSTANCE__) == SPI2) || \
13402                                             ((__INSTANCE__) == SPI3))
13403 
13404 /****************** LPTIM Instances : All supported instances *****************/
13405 #define IS_LPTIM_INSTANCE(INSTANCE)     ((INSTANCE) == LPTIM1)
13406 
13407 /****************** LPTIM Instances : supporting encoder interface **************/
13408 #define IS_LPTIM_ENCODER_INTERFACE_INSTANCE(INSTANCE)     ((INSTANCE) == LPTIM1)
13409 
13410 /****************** LPTIM Instances : All supported instances *****************/
13411 #define IS_LPTIM_ENCODER_INSTANCE(INSTANCE) ((INSTANCE) == LPTIM1)
13412 
13413 /****************** TIM Instances : All supported instances *******************/
13414 #define IS_TIM_INSTANCE(INSTANCE)       (((INSTANCE) == TIM1)   || \
13415                                          ((INSTANCE) == TIM2)   || \
13416                                          ((INSTANCE) == TIM3)   || \
13417                                          ((INSTANCE) == TIM4)   || \
13418                                          ((INSTANCE) == TIM6)   || \
13419                                          ((INSTANCE) == TIM7)   || \
13420                                          ((INSTANCE) == TIM8)   || \
13421                                          ((INSTANCE) == TIM15)  || \
13422                                          ((INSTANCE) == TIM16)  || \
13423                                          ((INSTANCE) == TIM17)  || \
13424                                          ((INSTANCE) == TIM20))
13425 
13426 /****************** TIM Instances : supporting 32 bits counter ****************/
13427 
13428 #define IS_TIM_32B_COUNTER_INSTANCE(INSTANCE) ((INSTANCE) == TIM2)
13429 
13430 /****************** TIM Instances : supporting the break function *************/
13431 #define IS_TIM_BREAK_INSTANCE(INSTANCE)    (((INSTANCE) == TIM1)    || \
13432                                             ((INSTANCE) == TIM8)    || \
13433                                             ((INSTANCE) == TIM15)   || \
13434                                             ((INSTANCE) == TIM16)   || \
13435                                             ((INSTANCE) == TIM17)   || \
13436                                             ((INSTANCE) == TIM20))
13437 
13438 /************** TIM Instances : supporting Break source selection *************/
13439 #define IS_TIM_BREAKSOURCE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1)   || \
13440                                                ((INSTANCE) == TIM8)   || \
13441                                                ((INSTANCE) == TIM15)  || \
13442                                                ((INSTANCE) == TIM16)  || \
13443                                                ((INSTANCE) == TIM17)  || \
13444                                                ((INSTANCE) == TIM20))
13445 
13446 /****************** TIM Instances : supporting 2 break inputs *****************/
13447 #define IS_TIM_BKIN2_INSTANCE(INSTANCE)    (((INSTANCE) == TIM1)    || \
13448                                             ((INSTANCE) == TIM8)    || \
13449                                             ((INSTANCE) == TIM20))
13450 
13451 /************* TIM Instances : at least 1 capture/compare channel *************/
13452 #define IS_TIM_CC1_INSTANCE(INSTANCE)   (((INSTANCE) == TIM1)   || \
13453                                          ((INSTANCE) == TIM2)   || \
13454                                          ((INSTANCE) == TIM3)   || \
13455                                          ((INSTANCE) == TIM4)   || \
13456                                          ((INSTANCE) == TIM8)   || \
13457                                          ((INSTANCE) == TIM15)  || \
13458                                          ((INSTANCE) == TIM16)  || \
13459                                          ((INSTANCE) == TIM17)  || \
13460                                          ((INSTANCE) == TIM20))
13461 
13462 /************ TIM Instances : at least 2 capture/compare channels *************/
13463 #define IS_TIM_CC2_INSTANCE(INSTANCE)   (((INSTANCE) == TIM1)   || \
13464                                          ((INSTANCE) == TIM2)   || \
13465                                          ((INSTANCE) == TIM3)   || \
13466                                          ((INSTANCE) == TIM4)   || \
13467                                          ((INSTANCE) == TIM8)   || \
13468                                          ((INSTANCE) == TIM15)  || \
13469                                          ((INSTANCE) == TIM20))
13470 
13471 /************ TIM Instances : at least 3 capture/compare channels *************/
13472 #define IS_TIM_CC3_INSTANCE(INSTANCE)   (((INSTANCE) == TIM1)   || \
13473                                          ((INSTANCE) == TIM2)   || \
13474                                          ((INSTANCE) == TIM3)   || \
13475                                          ((INSTANCE) == TIM4)   || \
13476                                          ((INSTANCE) == TIM8)   || \
13477                                          ((INSTANCE) == TIM20))
13478 
13479 /************ TIM Instances : at least 4 capture/compare channels *************/
13480 #define IS_TIM_CC4_INSTANCE(INSTANCE)   (((INSTANCE) == TIM1)   || \
13481                                          ((INSTANCE) == TIM2)   || \
13482                                          ((INSTANCE) == TIM3)   || \
13483                                          ((INSTANCE) == TIM4)   || \
13484                                          ((INSTANCE) == TIM8)   || \
13485                                          ((INSTANCE) == TIM20))
13486 
13487 /****************** TIM Instances : at least 5 capture/compare channels *******/
13488 #define IS_TIM_CC5_INSTANCE(INSTANCE)   (((INSTANCE) == TIM1)   || \
13489                                          ((INSTANCE) == TIM8)   || \
13490                                          ((INSTANCE) == TIM20))
13491 
13492 /****************** TIM Instances : at least 6 capture/compare channels *******/
13493 #define IS_TIM_CC6_INSTANCE(INSTANCE)   (((INSTANCE) == TIM1)   || \
13494                                          ((INSTANCE) == TIM8)   || \
13495                                          ((INSTANCE) == TIM20))
13496 
13497 /************ TIM Instances : DMA requests generation (TIMx_DIER.COMDE) *******/
13498 #define IS_TIM_CCDMA_INSTANCE(INSTANCE)    (((INSTANCE) == TIM1)   || \
13499                                             ((INSTANCE) == TIM8)   || \
13500                                             ((INSTANCE) == TIM15)  || \
13501                                             ((INSTANCE) == TIM16)  || \
13502                                             ((INSTANCE) == TIM17)  || \
13503                                             ((INSTANCE) == TIM20))
13504 
13505 /****************** TIM Instances : DMA requests generation (TIMx_DIER.UDE) ***/
13506 #define IS_TIM_DMA_INSTANCE(INSTANCE)      (((INSTANCE) == TIM1)   || \
13507                                             ((INSTANCE) == TIM2)   || \
13508                                             ((INSTANCE) == TIM3)   || \
13509                                             ((INSTANCE) == TIM4)   || \
13510                                             ((INSTANCE) == TIM6)   || \
13511                                             ((INSTANCE) == TIM7)   || \
13512                                             ((INSTANCE) == TIM8)   || \
13513                                             ((INSTANCE) == TIM15)  || \
13514                                             ((INSTANCE) == TIM16)  || \
13515                                             ((INSTANCE) == TIM17)  || \
13516                                             ((INSTANCE) == TIM20))
13517 
13518 /************ TIM Instances : DMA requests generation (TIMx_DIER.CCxDE) *******/
13519 #define IS_TIM_DMA_CC_INSTANCE(INSTANCE)   (((INSTANCE) == TIM1)   || \
13520                                             ((INSTANCE) == TIM2)   || \
13521                                             ((INSTANCE) == TIM3)   || \
13522                                             ((INSTANCE) == TIM4)   || \
13523                                             ((INSTANCE) == TIM8)   || \
13524                                             ((INSTANCE) == TIM15)  || \
13525                                             ((INSTANCE) == TIM16)  || \
13526                                             ((INSTANCE) == TIM17)  || \
13527                                             ((INSTANCE) == TIM20))
13528 
13529 /******************** TIM Instances : DMA burst feature ***********************/
13530 #define IS_TIM_DMABURST_INSTANCE(INSTANCE) (((INSTANCE) == TIM1)   || \
13531                                             ((INSTANCE) == TIM2)   || \
13532                                             ((INSTANCE) == TIM3)   || \
13533                                             ((INSTANCE) == TIM4)   || \
13534                                             ((INSTANCE) == TIM8)   || \
13535                                             ((INSTANCE) == TIM15)  || \
13536                                             ((INSTANCE) == TIM16)  || \
13537                                             ((INSTANCE) == TIM17)  || \
13538                                             ((INSTANCE) == TIM20))
13539 
13540 /******************* TIM Instances : output(s) available **********************/
13541 #define IS_TIM_CCX_INSTANCE(INSTANCE, CHANNEL) \
13542     ((((INSTANCE) == TIM1) &&                  \
13543      (((CHANNEL) == TIM_CHANNEL_1) ||          \
13544       ((CHANNEL) == TIM_CHANNEL_2) ||          \
13545       ((CHANNEL) == TIM_CHANNEL_3) ||          \
13546       ((CHANNEL) == TIM_CHANNEL_4) ||          \
13547       ((CHANNEL) == TIM_CHANNEL_5) ||          \
13548       ((CHANNEL) == TIM_CHANNEL_6)))           \
13549      ||                                        \
13550      (((INSTANCE) == TIM2) &&                  \
13551      (((CHANNEL) == TIM_CHANNEL_1) ||          \
13552       ((CHANNEL) == TIM_CHANNEL_2) ||          \
13553       ((CHANNEL) == TIM_CHANNEL_3) ||          \
13554       ((CHANNEL) == TIM_CHANNEL_4)))           \
13555      ||                                        \
13556      (((INSTANCE) == TIM3) &&                  \
13557      (((CHANNEL) == TIM_CHANNEL_1) ||          \
13558       ((CHANNEL) == TIM_CHANNEL_2) ||          \
13559       ((CHANNEL) == TIM_CHANNEL_3) ||          \
13560       ((CHANNEL) == TIM_CHANNEL_4)))           \
13561      ||                                        \
13562      (((INSTANCE) == TIM4) &&                  \
13563      (((CHANNEL) == TIM_CHANNEL_1) ||          \
13564       ((CHANNEL) == TIM_CHANNEL_2) ||          \
13565       ((CHANNEL) == TIM_CHANNEL_3) ||          \
13566       ((CHANNEL) == TIM_CHANNEL_4)))           \
13567      ||                                        \
13568      (((INSTANCE) == TIM8) &&                  \
13569      (((CHANNEL) == TIM_CHANNEL_1) ||          \
13570       ((CHANNEL) == TIM_CHANNEL_2) ||          \
13571       ((CHANNEL) == TIM_CHANNEL_3) ||          \
13572       ((CHANNEL) == TIM_CHANNEL_4) ||          \
13573       ((CHANNEL) == TIM_CHANNEL_5) ||          \
13574       ((CHANNEL) == TIM_CHANNEL_6)))           \
13575      ||                                        \
13576      (((INSTANCE) == TIM15) &&                 \
13577      (((CHANNEL) == TIM_CHANNEL_1) ||          \
13578       ((CHANNEL) == TIM_CHANNEL_2)))           \
13579      ||                                        \
13580      (((INSTANCE) == TIM16) &&                 \
13581      (((CHANNEL) == TIM_CHANNEL_1)))           \
13582      ||                                        \
13583      (((INSTANCE) == TIM17) &&                 \
13584       (((CHANNEL) == TIM_CHANNEL_1)))          \
13585      ||                                        \
13586      (((INSTANCE) == TIM20) &&                 \
13587      (((CHANNEL) == TIM_CHANNEL_1) ||          \
13588       ((CHANNEL) == TIM_CHANNEL_2) ||          \
13589       ((CHANNEL) == TIM_CHANNEL_3) ||          \
13590       ((CHANNEL) == TIM_CHANNEL_4) ||          \
13591       ((CHANNEL) == TIM_CHANNEL_5) ||          \
13592       ((CHANNEL) == TIM_CHANNEL_6))))
13593 
13594 /****************** TIM Instances : supporting complementary output(s) ********/
13595 #define IS_TIM_CCXN_INSTANCE(INSTANCE, CHANNEL) \
13596    ((((INSTANCE) == TIM1) &&                    \
13597      (((CHANNEL) == TIM_CHANNEL_1) ||           \
13598       ((CHANNEL) == TIM_CHANNEL_2) ||           \
13599       ((CHANNEL) == TIM_CHANNEL_3) ||           \
13600       ((CHANNEL) == TIM_CHANNEL_4)))            \
13601     ||                                          \
13602     (((INSTANCE) == TIM8) &&                    \
13603      (((CHANNEL) == TIM_CHANNEL_1) ||           \
13604       ((CHANNEL) == TIM_CHANNEL_2) ||           \
13605       ((CHANNEL) == TIM_CHANNEL_3) ||           \
13606       ((CHANNEL) == TIM_CHANNEL_4)))            \
13607     ||                                          \
13608     (((INSTANCE) == TIM15) &&                   \
13609      ((CHANNEL) == TIM_CHANNEL_1))              \
13610     ||                                          \
13611     (((INSTANCE) == TIM16) &&                   \
13612      ((CHANNEL) == TIM_CHANNEL_1))              \
13613     ||                                          \
13614     (((INSTANCE) == TIM17) &&                   \
13615      ((CHANNEL) == TIM_CHANNEL_1))              \
13616     ||                                          \
13617     (((INSTANCE) == TIM20) &&                   \
13618      (((CHANNEL) == TIM_CHANNEL_1) ||           \
13619       ((CHANNEL) == TIM_CHANNEL_2) ||           \
13620       ((CHANNEL) == TIM_CHANNEL_3) ||           \
13621       ((CHANNEL) == TIM_CHANNEL_4))))
13622 
13623 /****************** TIM Instances : supporting clock division *****************/
13624 #define IS_TIM_CLOCK_DIVISION_INSTANCE(INSTANCE)   (((INSTANCE) == TIM1)    || \
13625                                                     ((INSTANCE) == TIM2)    || \
13626                                                     ((INSTANCE) == TIM3)    || \
13627                                                     ((INSTANCE) == TIM4)    || \
13628                                                     ((INSTANCE) == TIM8)    || \
13629                                                     ((INSTANCE) == TIM15)   || \
13630                                                     ((INSTANCE) == TIM16)   || \
13631                                                     ((INSTANCE) == TIM17)   || \
13632                                                     ((INSTANCE) == TIM20))
13633 
13634 /****** TIM Instances : supporting external clock mode 1 for ETRF input *******/
13635 #define IS_TIM_CLOCKSOURCE_ETRMODE1_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
13636                                                         ((INSTANCE) == TIM2) || \
13637                                                         ((INSTANCE) == TIM3) || \
13638                                                         ((INSTANCE) == TIM4) || \
13639                                                         ((INSTANCE) == TIM8) || \
13640                                                         ((INSTANCE) == TIM20))
13641 
13642 /****** TIM Instances : supporting external clock mode 2 for ETRF input *******/
13643 #define IS_TIM_CLOCKSOURCE_ETRMODE2_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
13644                                                         ((INSTANCE) == TIM2) || \
13645                                                         ((INSTANCE) == TIM3) || \
13646                                                         ((INSTANCE) == TIM4) || \
13647                                                         ((INSTANCE) == TIM8) || \
13648                                                         ((INSTANCE) == TIM20))
13649 
13650 /****************** TIM Instances : supporting external clock mode 1 for TIX inputs*/
13651 #define IS_TIM_CLOCKSOURCE_TIX_INSTANCE(INSTANCE)      (((INSTANCE) == TIM1) || \
13652                                                         ((INSTANCE) == TIM2) || \
13653                                                         ((INSTANCE) == TIM3) || \
13654                                                         ((INSTANCE) == TIM4) || \
13655                                                         ((INSTANCE) == TIM8) || \
13656                                                         ((INSTANCE) == TIM15)|| \
13657                                                         ((INSTANCE) == TIM20))
13658 
13659 /****************** TIM Instances : supporting internal trigger inputs(ITRX) *******/
13660 #define IS_TIM_CLOCKSOURCE_ITRX_INSTANCE(INSTANCE)     (((INSTANCE) == TIM1) || \
13661                                                         ((INSTANCE) == TIM2) || \
13662                                                         ((INSTANCE) == TIM3) || \
13663                                                         ((INSTANCE) == TIM4) || \
13664                                                         ((INSTANCE) == TIM8) || \
13665                                                         ((INSTANCE) == TIM15)|| \
13666                                                         ((INSTANCE) == TIM20))
13667 
13668 /****************** TIM Instances : supporting combined 3-phase PWM mode ******/
13669 #define IS_TIM_COMBINED3PHASEPWM_INSTANCE(INSTANCE) (((INSTANCE) == TIM1)   || \
13670                                                      ((INSTANCE) == TIM8)   || \
13671                                                      ((INSTANCE) == TIM20))
13672 
13673 /****************** TIM Instances : supporting commutation event generation ***/
13674 #define IS_TIM_COMMUTATION_EVENT_INSTANCE(INSTANCE) (((INSTANCE) == TIM1)   || \
13675                                                      ((INSTANCE) == TIM8)   || \
13676                                                      ((INSTANCE) == TIM15)  || \
13677                                                      ((INSTANCE) == TIM16)  || \
13678                                                      ((INSTANCE) == TIM17)  || \
13679                                                      ((INSTANCE) == TIM20))
13680 
13681 /****************** TIM Instances : supporting counting mode selection ********/
13682 #define IS_TIM_COUNTER_MODE_SELECT_INSTANCE(INSTANCE)  (((INSTANCE) == TIM1) || \
13683                                                         ((INSTANCE) == TIM2) || \
13684                                                         ((INSTANCE) == TIM3) || \
13685                                                         ((INSTANCE) == TIM4) || \
13686                                                         ((INSTANCE) == TIM8) || \
13687                                                         ((INSTANCE) == TIM20))
13688 
13689 /****************** TIM Instances : supporting encoder interface **************/
13690 #define IS_TIM_ENCODER_INTERFACE_INSTANCE(INSTANCE)  (((INSTANCE) == TIM1)  || \
13691                                                       ((INSTANCE) == TIM2)  || \
13692                                                       ((INSTANCE) == TIM3)  || \
13693                                                       ((INSTANCE) == TIM4)  || \
13694                                                       ((INSTANCE) == TIM8)  || \
13695                                                       ((INSTANCE) == TIM20))
13696 
13697 /****************** TIM Instances : supporting Hall sensor interface **********/
13698 #define IS_TIM_HALL_SENSOR_INTERFACE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1)   || \
13699                                                          ((INSTANCE) == TIM2)   || \
13700                                                          ((INSTANCE) == TIM3)   || \
13701                                                          ((INSTANCE) == TIM4)   || \
13702                                                          ((INSTANCE) == TIM8)   || \
13703                                                          ((INSTANCE) == TIM15)  || \
13704                                                          ((INSTANCE) == TIM20))
13705 
13706 /**************** TIM Instances : external trigger input available ************/
13707 #define IS_TIM_ETR_INSTANCE(INSTANCE)      (((INSTANCE) == TIM1)  || \
13708                                             ((INSTANCE) == TIM2)  || \
13709                                             ((INSTANCE) == TIM3)  || \
13710                                             ((INSTANCE) == TIM4)  || \
13711                                             ((INSTANCE) == TIM8)  || \
13712                                             ((INSTANCE) == TIM20))
13713 
13714 /************* TIM Instances : supporting ETR source selection ***************/
13715 #define IS_TIM_ETRSEL_INSTANCE(INSTANCE)    (((INSTANCE) == TIM1)  || \
13716                                              ((INSTANCE) == TIM2)  || \
13717                                              ((INSTANCE) == TIM3)  || \
13718                                              ((INSTANCE) == TIM4)  || \
13719                                              ((INSTANCE) == TIM8)  || \
13720                                              ((INSTANCE) == TIM20))
13721 
13722 /****** TIM Instances : Master mode available (TIMx_CR2.MMS available )********/
13723 #define IS_TIM_MASTER_INSTANCE(INSTANCE)   (((INSTANCE) == TIM1)  || \
13724                                             ((INSTANCE) == TIM2)  || \
13725                                             ((INSTANCE) == TIM3)  || \
13726                                             ((INSTANCE) == TIM4)  || \
13727                                             ((INSTANCE) == TIM6)  || \
13728                                             ((INSTANCE) == TIM7)  || \
13729                                             ((INSTANCE) == TIM8)  || \
13730                                             ((INSTANCE) == TIM15) || \
13731                                             ((INSTANCE) == TIM20))
13732 
13733 /*********** TIM Instances : Slave mode available (TIMx_SMCR available )*******/
13734 #define IS_TIM_SLAVE_INSTANCE(INSTANCE)    (((INSTANCE) == TIM1)  || \
13735                                             ((INSTANCE) == TIM2)  || \
13736                                             ((INSTANCE) == TIM3)  || \
13737                                             ((INSTANCE) == TIM4)  || \
13738                                             ((INSTANCE) == TIM8)  || \
13739                                             ((INSTANCE) == TIM15) || \
13740                                             ((INSTANCE) == TIM20))
13741 
13742 /****************** TIM Instances : supporting OCxREF clear *******************/
13743 #define IS_TIM_OCXREF_CLEAR_INSTANCE(INSTANCE)        (((INSTANCE) == TIM1)  || \
13744                                                        ((INSTANCE) == TIM2)  || \
13745                                                        ((INSTANCE) == TIM3)  || \
13746                                                        ((INSTANCE) == TIM4)  || \
13747                                                        ((INSTANCE) == TIM8)  || \
13748                                                        ((INSTANCE) == TIM15) || \
13749                                                        ((INSTANCE) == TIM16) || \
13750                                                        ((INSTANCE) == TIM17) || \
13751                                                        ((INSTANCE) == TIM20))
13752 
13753 /****************** TIM Instances : supporting bitfield OCCS in SMCR register *******************/
13754 #define IS_TIM_OCCS_INSTANCE(INSTANCE)                (((INSTANCE) == TIM1)  || \
13755                                                        ((INSTANCE) == TIM2)  || \
13756                                                        ((INSTANCE) == TIM3)  || \
13757                                                        ((INSTANCE) == TIM8)  || \
13758                                                        ((INSTANCE) == TIM15) || \
13759                                                        ((INSTANCE) == TIM16) || \
13760                                                        ((INSTANCE) == TIM17) || \
13761                                                        ((INSTANCE) == TIM20))
13762 
13763 /****************** TIM Instances : remapping capability **********************/
13764 #define IS_TIM_REMAP_INSTANCE(INSTANCE)    (((INSTANCE) == TIM1)  || \
13765                                             ((INSTANCE) == TIM2)  || \
13766                                             ((INSTANCE) == TIM3)  || \
13767                                             ((INSTANCE) == TIM4)  || \
13768                                             ((INSTANCE) == TIM8)  || \
13769                                             ((INSTANCE) == TIM20))
13770 
13771 /****************** TIM Instances : supporting repetition counter *************/
13772 #define IS_TIM_REPETITION_COUNTER_INSTANCE(INSTANCE)  (((INSTANCE) == TIM1)  || \
13773                                                        ((INSTANCE) == TIM8)  || \
13774                                                        ((INSTANCE) == TIM15) || \
13775                                                        ((INSTANCE) == TIM16) || \
13776                                                        ((INSTANCE) == TIM17) || \
13777                                                        ((INSTANCE) == TIM20))
13778 
13779 /****************** TIM Instances : supporting ADC triggering through TRGO2 ***/
13780 #define IS_TIM_TRGO2_INSTANCE(INSTANCE)    (((INSTANCE) == TIM1)    || \
13781                                             ((INSTANCE) == TIM8)    || \
13782                                             ((INSTANCE) == TIM20))
13783 
13784 /******************* TIM Instances : Timer input XOR function *****************/
13785 #define IS_TIM_XOR_INSTANCE(INSTANCE)      (((INSTANCE) == TIM1)   || \
13786                                             ((INSTANCE) == TIM2)   || \
13787                                             ((INSTANCE) == TIM3)   || \
13788                                             ((INSTANCE) == TIM4)   || \
13789                                             ((INSTANCE) == TIM8)   || \
13790                                             ((INSTANCE) == TIM15)  || \
13791                                             ((INSTANCE) == TIM20))
13792 
13793 /******************* TIM Instances : Timer input selection ********************/
13794 #define IS_TIM_TISEL_INSTANCE(INSTANCE) (((INSTANCE) == TIM1)   || \
13795                                          ((INSTANCE) == TIM2)   || \
13796                                          ((INSTANCE) == TIM3)   || \
13797                                          ((INSTANCE) == TIM4)   || \
13798                                          ((INSTANCE) == TIM8)   || \
13799                                          ((INSTANCE) == TIM15)  || \
13800                                          ((INSTANCE) == TIM16)  || \
13801                                          ((INSTANCE) == TIM17)  || \
13802                                          ((INSTANCE) == TIM20))
13803 
13804 /****************** TIM Instances : Advanced timer instances *******************/
13805 #define IS_TIM_ADVANCED_INSTANCE(INSTANCE)       (((INSTANCE) == TIM1)   || \
13806                                                   ((INSTANCE) == TIM8)   || \
13807                                                   ((INSTANCE) == TIM20))
13808 
13809 /****************** TIM Instances : supporting HSE/32 request instances *******************/
13810 #define IS_TIM_HSE32_INSTANCE(INSTANCE)         (((INSTANCE) == TIM16)   || \
13811                                                  ((INSTANCE) == TIM17))
13812 
13813 
13814 /******************** USART Instances : Synchronous mode **********************/
13815 #define IS_USART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
13816                                      ((INSTANCE) == USART2) || \
13817                                      ((INSTANCE) == USART3))
13818 
13819 /******************** UART Instances : Asynchronous mode **********************/
13820 #define IS_UART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
13821                                     ((INSTANCE) == USART2) || \
13822                                     ((INSTANCE) == USART3) || \
13823                                     ((INSTANCE) == UART4) || \
13824                                     ((INSTANCE) == UART5))
13825 
13826 /*********************** UART Instances : FIFO mode ***************************/
13827 #define IS_UART_FIFO_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
13828                                          ((INSTANCE) == USART2) || \
13829                                          ((INSTANCE) == USART3) || \
13830                                          ((INSTANCE) == UART4) || \
13831                                          ((INSTANCE) == UART5) || \
13832                                          ((INSTANCE) == LPUART1))
13833 
13834 /*********************** UART Instances : SPI Slave mode **********************/
13835 #define IS_UART_SPI_SLAVE_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
13836                                               ((INSTANCE) == USART2) || \
13837                                               ((INSTANCE) == USART3))
13838 
13839 /****************** UART Instances : Auto Baud Rate detection ****************/
13840 #define IS_USART_AUTOBAUDRATE_DETECTION_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
13841                                                             ((INSTANCE) == USART2) || \
13842                                                             ((INSTANCE) == USART3) || \
13843                                                             ((INSTANCE) == UART4)  || \
13844                                                             ((INSTANCE) == UART5))
13845 
13846 /****************** UART Instances : Driver Enable *****************/
13847 #define IS_UART_DRIVER_ENABLE_INSTANCE(INSTANCE)     (((INSTANCE) == USART1) || \
13848                                                       ((INSTANCE) == USART2) || \
13849                                                       ((INSTANCE) == USART3) || \
13850                                                       ((INSTANCE) == UART4)  || \
13851                                                       ((INSTANCE) == UART5)  || \
13852                                                       ((INSTANCE) == LPUART1))
13853 
13854 /******************** UART Instances : Half-Duplex mode **********************/
13855 #define IS_UART_HALFDUPLEX_INSTANCE(INSTANCE)   (((INSTANCE) == USART1) || \
13856                                                  ((INSTANCE) == USART2) || \
13857                                                  ((INSTANCE) == USART3) || \
13858                                                  ((INSTANCE) == UART4)  || \
13859                                                  ((INSTANCE) == UART5)  || \
13860                                                  ((INSTANCE) == LPUART1))
13861 
13862 /****************** UART Instances : Hardware Flow control ********************/
13863 #define IS_UART_HWFLOW_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
13864                                            ((INSTANCE) == USART2) || \
13865                                            ((INSTANCE) == USART3) || \
13866                                            ((INSTANCE) == UART4)  || \
13867                                            ((INSTANCE) == UART5)  || \
13868                                            ((INSTANCE) == LPUART1))
13869 
13870 /******************** UART Instances : LIN mode **********************/
13871 #define IS_UART_LIN_INSTANCE(INSTANCE)   (((INSTANCE) == USART1) || \
13872                                           ((INSTANCE) == USART2) || \
13873                                           ((INSTANCE) == USART3) || \
13874                                           ((INSTANCE) == UART4)  || \
13875                                           ((INSTANCE) == UART5))
13876 
13877 /******************** UART Instances : Wake-up from Stop mode **********************/
13878 #define IS_UART_WAKEUP_FROMSTOP_INSTANCE(INSTANCE)   (((INSTANCE) == USART1) || \
13879                                                       ((INSTANCE) == USART2) || \
13880                                                       ((INSTANCE) == USART3) || \
13881                                                       ((INSTANCE) == UART4)  || \
13882                                                       ((INSTANCE) == UART5)  || \
13883                                                       ((INSTANCE) == LPUART1))
13884 
13885 /*********************** UART Instances : IRDA mode ***************************/
13886 #define IS_IRDA_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
13887                                     ((INSTANCE) == USART2) || \
13888                                     ((INSTANCE) == USART3) || \
13889                                     ((INSTANCE) == UART4)  || \
13890                                     ((INSTANCE) == UART5))
13891 
13892 /********************* USART Instances : Smard card mode ***********************/
13893 #define IS_SMARTCARD_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
13894                                          ((INSTANCE) == USART2) || \
13895                                          ((INSTANCE) == USART3))
13896 
13897 /******************** LPUART Instance *****************************************/
13898 #define IS_LPUART_INSTANCE(INSTANCE)    ((INSTANCE) == LPUART1)
13899 
13900 /****************************** IWDG Instances ********************************/
13901 #define IS_IWDG_ALL_INSTANCE(INSTANCE)  ((INSTANCE) == IWDG)
13902 
13903 /****************************** WWDG Instances ********************************/
13904 #define IS_WWDG_ALL_INSTANCE(INSTANCE)  ((INSTANCE) == WWDG)
13905 
13906 /****************************** UCPD Instances ********************************/
13907 #define IS_UCPD_ALL_INSTANCE(INSTANCE)  ((INSTANCE) == UCPD1)
13908 
13909 /******************************* USB Instances *******************************/
13910 #define IS_USB_ALL_INSTANCE(INSTANCE) ((INSTANCE) == USB)
13911 
13912 /**
13913   * @}
13914   */
13915 
13916 
13917 /******************************************************************************/
13918 /*  For a painless codes migration between the STM32G4xx device product       */
13919 /*  lines, the aliases defined below are put in place to overcome the         */
13920 /*  differences in the interrupt handlers and IRQn definitions.               */
13921 /*  No need to update developed interrupt code when moving across             */
13922 /*  product lines within the same STM32G4 Family                              */
13923 /******************************************************************************/
13924 
13925 /* Aliases for __IRQn */
13926 #define TIM7_DAC_IRQn     TIM7_IRQn
13927 #define COMP4_5_6_IRQn    COMP4_IRQn
13928 
13929 /* Aliases for __IRQHandler */
13930 #define TIM7_DAC_IRQHandler     TIM7_IRQHandler
13931 #define COMP4_5_6_IRQHandler    COMP4_IRQHandler
13932 
13933 #ifdef __cplusplus
13934 }
13935 #endif /* __cplusplus */
13936 
13937 #endif /* __STM32G4A1xx_H */
13938 
13939 /**
13940   * @}
13941   */
13942 
13943   /**
13944   * @}
13945   */
13946 
13947