1 /** 2 ****************************************************************************** 3 * @file stm32g0b1xx.h 4 * @author MCD Application Team 5 * @brief CMSIS Cortex-M0+ Device Peripheral Access Layer Header File. 6 * This file contains all the peripheral register's definitions, bits 7 * definitions and memory mapping for stm32g0b1xx devices. 8 * 9 * This file contains: 10 * - Data structures and the address mapping for all peripherals 11 * - Peripheral's registers declarations and bits definition 12 * - Macros to access peripheral's registers hardware 13 * 14 ****************************************************************************** 15 * @attention 16 * 17 * Copyright (c) 2018-2021 STMicroelectronics. 18 * All rights reserved. 19 * 20 * This software is licensed under terms that can be found in the LICENSE file 21 * in the root directory of this software component. 22 * If no LICENSE file comes with this software, it is provided AS-IS. 23 * 24 ****************************************************************************** 25 */ 26 27 /** @addtogroup CMSIS_Device 28 * @{ 29 */ 30 31 /** @addtogroup stm32g0b1xx 32 * @{ 33 */ 34 35 #ifndef STM32G0B1xx_H 36 #define STM32G0B1xx_H 37 38 #ifdef __cplusplus 39 extern "C" { 40 #endif /* __cplusplus */ 41 42 /** @addtogroup Configuration_section_for_CMSIS 43 * @{ 44 */ 45 46 /** 47 * @brief Configuration of the Cortex-M0+ Processor and Core Peripherals 48 */ 49 #define __CM0PLUS_REV 0U /*!< Core Revision r0p0 */ 50 #define __MPU_PRESENT 1U /*!< STM32G0xx provides an MPU */ 51 #define __VTOR_PRESENT 1U /*!< Vector Table Register supported */ 52 #define __NVIC_PRIO_BITS 2U /*!< STM32G0xx uses 2 Bits for the Priority Levels */ 53 #define __Vendor_SysTickConfig 0U /*!< Set to 1 if different SysTick Config is used */ 54 55 /** 56 * @} 57 */ 58 59 /** @addtogroup Peripheral_interrupt_number_definition 60 * @{ 61 */ 62 63 /** 64 * @brief stm32g0b1xx Interrupt Number Definition, according to the selected device 65 * in @ref Library_configuration_section 66 */ 67 68 /*!< Interrupt Number Definition */ 69 typedef enum 70 { 71 /****** Cortex-M0+ Processor Exceptions Numbers ***************************************************************/ 72 NonMaskableInt_IRQn = -14, /*!< 2 Non Maskable Interrupt */ 73 HardFault_IRQn = -13, /*!< 3 Cortex-M Hard Fault Interrupt */ 74 SVCall_IRQn = -5, /*!< 11 Cortex-M SV Call Interrupt */ 75 PendSV_IRQn = -2, /*!< 14 Cortex-M Pend SV Interrupt */ 76 SysTick_IRQn = -1, /*!< 15 Cortex-M System Tick Interrupt */ 77 /****** STM32G0xxxx specific Interrupt Numbers ****************************************************************/ 78 WWDG_IRQn = 0, /*!< Window WatchDog Interrupt */ 79 PVD_VDDIO2_IRQn = 1, /*!< PVD through EXTI line 16, PVM (monit. VDDIO2) through EXTI line 34*/ 80 RTC_TAMP_IRQn = 2, /*!< RTC interrupt through the EXTI line 19 & 21 */ 81 FLASH_IRQn = 3, /*!< FLASH global Interrupt */ 82 RCC_CRS_IRQn = 4, /*!< RCC and CRS global Interrupt */ 83 EXTI0_1_IRQn = 5, /*!< EXTI 0 and 1 Interrupts */ 84 EXTI2_3_IRQn = 6, /*!< EXTI Line 2 and 3 Interrupts */ 85 EXTI4_15_IRQn = 7, /*!< EXTI Line 4 to 15 Interrupts */ 86 USB_UCPD1_2_IRQn = 8, /*!< USB, UCPD1 and UCPD2 global Interrupt */ 87 DMA1_Channel1_IRQn = 9, /*!< DMA1 Channel 1 Interrupt */ 88 DMA1_Channel2_3_IRQn = 10, /*!< DMA1 Channel 2 and Channel 3 Interrupts */ 89 DMA1_Ch4_7_DMA2_Ch1_5_DMAMUX1_OVR_IRQn = 11, /*!< DMA1 Ch4 to Ch7, DMA2 Ch1 to Ch5 and DMAMUX1 Overrun Interrupts */ 90 ADC1_COMP_IRQn = 12, /*!< ADC1, COMP1,COMP2, COMP3 Interrupts (combined with EXTI 17 & 18) */ 91 TIM1_BRK_UP_TRG_COM_IRQn = 13, /*!< TIM1 Break, Update, Trigger and Commutation Interrupts */ 92 TIM1_CC_IRQn = 14, /*!< TIM1 Capture Compare Interrupt */ 93 TIM2_IRQn = 15, /*!< TIM2 Interrupt */ 94 TIM3_TIM4_IRQn = 16, /*!< TIM3, TIM4 global Interrupt */ 95 TIM6_DAC_LPTIM1_IRQn = 17, /*!< TIM6, DAC and LPTIM1 global Interrupts */ 96 TIM7_LPTIM2_IRQn = 18, /*!< TIM7 and LPTIM2 global Interrupt */ 97 TIM14_IRQn = 19, /*!< TIM14 global Interrupt */ 98 TIM15_IRQn = 20, /*!< TIM15 global Interrupt */ 99 TIM16_FDCAN_IT0_IRQn = 21, /*!< TIM16, FDCAN1_IT0 and FDCAN2_IT0 Interrupt */ 100 TIM17_FDCAN_IT1_IRQn = 22, /*!< TIM17, FDCAN1_IT1 and FDCAN2_IT1 Interrupt */ 101 I2C1_IRQn = 23, /*!< I2C1 Interrupt (combined with EXTI 23) */ 102 I2C2_3_IRQn = 24, /*!< I2C2, I2C3 Interrupt (combined with EXTI 24 and EXTI 22) */ 103 SPI1_IRQn = 25, /*!< SPI1/I2S1 Interrupt */ 104 SPI2_3_IRQn = 26, /*!< SPI2/I2S2, SPI3/I2S3 Interrupt */ 105 USART1_IRQn = 27, /*!< USART1 Interrupt */ 106 USART2_LPUART2_IRQn = 28, /*!< USART2 + LPUART2 Interrupt */ 107 USART3_4_5_6_LPUART1_IRQn = 29, /*!< USART3, USART4, USART5, USART6, LPUART1 globlal Interrupts (combined with EXTI 28) */ 108 CEC_IRQn = 30, /*!< CEC Interrupt(combined with EXTI 27) */ 109 } IRQn_Type; 110 111 /** 112 * @} 113 */ 114 115 #include "core_cm0plus.h" /* Cortex-M0+ processor and core peripherals */ 116 #include "system_stm32g0xx.h" 117 #include <stdint.h> 118 119 /** @addtogroup Peripheral_registers_structures 120 * @{ 121 */ 122 123 /** 124 * @brief Analog to Digital Converter 125 */ 126 typedef struct 127 { 128 __IO uint32_t ISR; /*!< ADC interrupt and status register, Address offset: 0x00 */ 129 __IO uint32_t IER; /*!< ADC interrupt enable register, Address offset: 0x04 */ 130 __IO uint32_t CR; /*!< ADC control register, Address offset: 0x08 */ 131 __IO uint32_t CFGR1; /*!< ADC configuration register 1, Address offset: 0x0C */ 132 __IO uint32_t CFGR2; /*!< ADC configuration register 2, Address offset: 0x10 */ 133 __IO uint32_t SMPR; /*!< ADC sampling time register, Address offset: 0x14 */ 134 uint32_t RESERVED1; /*!< Reserved, 0x18 */ 135 uint32_t RESERVED2; /*!< Reserved, 0x1C */ 136 __IO uint32_t AWD1TR; /*!< ADC analog watchdog 1 threshold register, Address offset: 0x20 */ 137 __IO uint32_t AWD2TR; /*!< ADC analog watchdog 2 threshold register, Address offset: 0x24 */ 138 __IO uint32_t CHSELR; /*!< ADC group regular sequencer register, Address offset: 0x28 */ 139 __IO uint32_t AWD3TR; /*!< ADC analog watchdog 3 threshold register, Address offset: 0x2C */ 140 uint32_t RESERVED3[4]; /*!< Reserved, 0x30 - 0x3C */ 141 __IO uint32_t DR; /*!< ADC group regular data register, Address offset: 0x40 */ 142 uint32_t RESERVED4[23];/*!< Reserved, 0x44 - 0x9C */ 143 __IO uint32_t AWD2CR; /*!< ADC analog watchdog 2 configuration register, Address offset: 0xA0 */ 144 __IO uint32_t AWD3CR; /*!< ADC analog watchdog 3 configuration register, Address offset: 0xA4 */ 145 uint32_t RESERVED5[3]; /*!< Reserved, 0xA8 - 0xB0 */ 146 __IO uint32_t CALFACT; /*!< ADC Calibration factor register, Address offset: 0xB4 */ 147 } ADC_TypeDef; 148 149 typedef struct 150 { 151 __IO uint32_t CCR; /*!< ADC common configuration register, Address offset: ADC1 base address + 0x308 */ 152 } ADC_Common_TypeDef; 153 154 /* Legacy registers naming */ 155 #define TR1 AWD1TR 156 #define TR2 AWD2TR 157 #define TR3 AWD3TR 158 159 /** 160 * @brief FD Controller Area Network 161 */ 162 163 typedef struct 164 { 165 __IO uint32_t CREL; /*!< FDCAN Core Release register, Address offset: 0x000 */ 166 __IO uint32_t ENDN; /*!< FDCAN Endian register, Address offset: 0x004 */ 167 uint32_t RESERVED1; /*!< Reserved, 0x008 */ 168 __IO uint32_t DBTP; /*!< FDCAN Data Bit Timing & Prescaler register, Address offset: 0x00C */ 169 __IO uint32_t TEST; /*!< FDCAN Test register, Address offset: 0x010 */ 170 __IO uint32_t RWD; /*!< FDCAN RAM Watchdog register, Address offset: 0x014 */ 171 __IO uint32_t CCCR; /*!< FDCAN CC Control register, Address offset: 0x018 */ 172 __IO uint32_t NBTP; /*!< FDCAN Nominal Bit Timing & Prescaler register, Address offset: 0x01C */ 173 __IO uint32_t TSCC; /*!< FDCAN Timestamp Counter Configuration register, Address offset: 0x020 */ 174 __IO uint32_t TSCV; /*!< FDCAN Timestamp Counter Value register, Address offset: 0x024 */ 175 __IO uint32_t TOCC; /*!< FDCAN Timeout Counter Configuration register, Address offset: 0x028 */ 176 __IO uint32_t TOCV; /*!< FDCAN Timeout Counter Value register, Address offset: 0x02C */ 177 uint32_t RESERVED2[4]; /*!< Reserved, 0x030 - 0x03C */ 178 __IO uint32_t ECR; /*!< FDCAN Error Counter register, Address offset: 0x040 */ 179 __IO uint32_t PSR; /*!< FDCAN Protocol Status register, Address offset: 0x044 */ 180 __IO uint32_t TDCR; /*!< FDCAN Transmitter Delay Compensation register, Address offset: 0x048 */ 181 uint32_t RESERVED3; /*!< Reserved, 0x04C */ 182 __IO uint32_t IR; /*!< FDCAN Interrupt register, Address offset: 0x050 */ 183 __IO uint32_t IE; /*!< FDCAN Interrupt Enable register, Address offset: 0x054 */ 184 __IO uint32_t ILS; /*!< FDCAN Interrupt Line Select register, Address offset: 0x058 */ 185 __IO uint32_t ILE; /*!< FDCAN Interrupt Line Enable register, Address offset: 0x05C */ 186 uint32_t RESERVED4[8]; /*!< Reserved, 0x060 - 0x07C */ 187 __IO uint32_t RXGFC; /*!< FDCAN Global Filter Configuration register, Address offset: 0x080 */ 188 __IO uint32_t XIDAM; /*!< FDCAN Extended ID AND Mask register, Address offset: 0x084 */ 189 __IO uint32_t HPMS; /*!< FDCAN High Priority Message Status register, Address offset: 0x088 */ 190 uint32_t RESERVED5; /*!< Reserved, 0x08C */ 191 __IO uint32_t RXF0S; /*!< FDCAN Rx FIFO 0 Status register, Address offset: 0x090 */ 192 __IO uint32_t RXF0A; /*!< FDCAN Rx FIFO 0 Acknowledge register, Address offset: 0x094 */ 193 __IO uint32_t RXF1S; /*!< FDCAN Rx FIFO 1 Status register, Address offset: 0x098 */ 194 __IO uint32_t RXF1A; /*!< FDCAN Rx FIFO 1 Acknowledge register, Address offset: 0x09C */ 195 uint32_t RESERVED6[8]; /*!< Reserved, 0x0A0 - 0x0BC */ 196 __IO uint32_t TXBC; /*!< FDCAN Tx Buffer Configuration register, Address offset: 0x0C0 */ 197 __IO uint32_t TXFQS; /*!< FDCAN Tx FIFO/Queue Status register, Address offset: 0x0C4 */ 198 __IO uint32_t TXBRP; /*!< FDCAN Tx Buffer Request Pending register, Address offset: 0x0C8 */ 199 __IO uint32_t TXBAR; /*!< FDCAN Tx Buffer Add Request register, Address offset: 0x0CC */ 200 __IO uint32_t TXBCR; /*!< FDCAN Tx Buffer Cancellation Request register, Address offset: 0x0D0 */ 201 __IO uint32_t TXBTO; /*!< FDCAN Tx Buffer Transmission Occurred register, Address offset: 0x0D4 */ 202 __IO uint32_t TXBCF; /*!< FDCAN Tx Buffer Cancellation Finished register, Address offset: 0x0D8 */ 203 __IO uint32_t TXBTIE; /*!< FDCAN Tx Buffer Transmission Interrupt Enable register, Address offset: 0x0DC */ 204 __IO uint32_t TXBCIE; /*!< FDCAN Tx Buffer Cancellation Finished Interrupt Enable register, Address offset: 0x0E0 */ 205 __IO uint32_t TXEFS; /*!< FDCAN Tx Event FIFO Status register, Address offset: 0x0E4 */ 206 __IO uint32_t TXEFA; /*!< FDCAN Tx Event FIFO Acknowledge register, Address offset: 0x0E8 */ 207 } FDCAN_GlobalTypeDef; 208 209 /** 210 * @brief FD Controller Area Network Configuration 211 */ 212 213 typedef struct 214 { 215 __IO uint32_t CKDIV; /*!< FDCAN clock divider register, Address offset: 0x100 + 0x000 */ 216 } FDCAN_Config_TypeDef; 217 218 /** 219 * @brief HDMI-CEC 220 */ 221 typedef struct 222 { 223 __IO uint32_t CR; /*!< CEC control register, Address offset:0x00 */ 224 __IO uint32_t CFGR; /*!< CEC configuration register, Address offset:0x04 */ 225 __IO uint32_t TXDR; /*!< CEC Tx data register , Address offset:0x08 */ 226 __IO uint32_t RXDR; /*!< CEC Rx Data Register, Address offset:0x0C */ 227 __IO uint32_t ISR; /*!< CEC Interrupt and Status Register, Address offset:0x10 */ 228 __IO uint32_t IER; /*!< CEC interrupt enable register, Address offset:0x14 */ 229 }CEC_TypeDef; 230 231 /** 232 * @brief Comparator 233 */ 234 typedef struct 235 { 236 __IO uint32_t CSR; /*!< COMP control and status register, Address offset: 0x00 */ 237 } COMP_TypeDef; 238 239 typedef struct 240 { 241 __IO uint32_t CSR_ODD; /*!< COMP control and status register located in register of comparator instance odd (exception for STM32G0 devices featuring ADC3 instance: in common group of COMP2 and COMP3, instances odd and even are inverted), used for bits common to several COMP instances, Address offset: 0x00 */ 242 __IO uint32_t CSR_EVEN; /*!< COMP control and status register located in register of comparator instance even (exception for STM32G0 devices featuring ADC3 instance: in common group of COMP2 and COMP3, instances odd and even are inverted), used for bits common to several COMP instances, Address offset: 0x04 */ 243 } COMP_Common_TypeDef; 244 245 /** 246 * @brief CRC calculation unit 247 */ 248 typedef struct 249 { 250 __IO uint32_t DR; /*!< CRC Data register, Address offset: 0x00 */ 251 __IO uint32_t IDR; /*!< CRC Independent data register, Address offset: 0x04 */ 252 __IO uint32_t CR; /*!< CRC Control register, Address offset: 0x08 */ 253 uint32_t RESERVED1; /*!< Reserved, 0x0C */ 254 __IO uint32_t INIT; /*!< Initial CRC value register, Address offset: 0x10 */ 255 __IO uint32_t POL; /*!< CRC polynomial register, Address offset: 0x14 */ 256 } CRC_TypeDef; 257 258 /** 259 * @brief Clock Recovery System 260 */ 261 typedef struct 262 { 263 __IO uint32_t CR; /*!< CRS ccontrol register, Address offset: 0x00 */ 264 __IO uint32_t CFGR; /*!< CRS configuration register, Address offset: 0x04 */ 265 __IO uint32_t ISR; /*!< CRS interrupt and status register, Address offset: 0x08 */ 266 __IO uint32_t ICR; /*!< CRS interrupt flag clear register, Address offset: 0x0C */ 267 } CRS_TypeDef; 268 /** 269 * @brief Digital to Analog Converter 270 */ 271 typedef struct 272 { 273 __IO uint32_t CR; /*!< DAC control register, Address offset: 0x00 */ 274 __IO uint32_t SWTRIGR; /*!< DAC software trigger register, Address offset: 0x04 */ 275 __IO uint32_t DHR12R1; /*!< DAC channel1 12-bit right-aligned data holding register, Address offset: 0x08 */ 276 __IO uint32_t DHR12L1; /*!< DAC channel1 12-bit left aligned data holding register, Address offset: 0x0C */ 277 __IO uint32_t DHR8R1; /*!< DAC channel1 8-bit right aligned data holding register, Address offset: 0x10 */ 278 __IO uint32_t DHR12R2; /*!< DAC channel2 12-bit right aligned data holding register, Address offset: 0x14 */ 279 __IO uint32_t DHR12L2; /*!< DAC channel2 12-bit left aligned data holding register, Address offset: 0x18 */ 280 __IO uint32_t DHR8R2; /*!< DAC channel2 8-bit right-aligned data holding register, Address offset: 0x1C */ 281 __IO uint32_t DHR12RD; /*!< Dual DAC 12-bit right-aligned data holding register, Address offset: 0x20 */ 282 __IO uint32_t DHR12LD; /*!< DUAL DAC 12-bit left aligned data holding register, Address offset: 0x24 */ 283 __IO uint32_t DHR8RD; /*!< DUAL DAC 8-bit right aligned data holding register, Address offset: 0x28 */ 284 __IO uint32_t DOR1; /*!< DAC channel1 data output register, Address offset: 0x2C */ 285 __IO uint32_t DOR2; /*!< DAC channel2 data output register, Address offset: 0x30 */ 286 __IO uint32_t SR; /*!< DAC status register, Address offset: 0x34 */ 287 __IO uint32_t CCR; /*!< DAC calibration control register, Address offset: 0x38 */ 288 __IO uint32_t MCR; /*!< DAC mode control register, Address offset: 0x3C */ 289 __IO uint32_t SHSR1; /*!< DAC Sample and Hold sample time register 1, Address offset: 0x40 */ 290 __IO uint32_t SHSR2; /*!< DAC Sample and Hold sample time register 2, Address offset: 0x44 */ 291 __IO uint32_t SHHR; /*!< DAC Sample and Hold hold time register, Address offset: 0x48 */ 292 __IO uint32_t SHRR; /*!< DAC Sample and Hold refresh time register, Address offset: 0x4C */ 293 } DAC_TypeDef; 294 295 /** 296 * @brief Debug MCU 297 */ 298 typedef struct 299 { 300 __IO uint32_t IDCODE; /*!< MCU device ID code, Address offset: 0x00 */ 301 __IO uint32_t CR; /*!< Debug configuration register, Address offset: 0x04 */ 302 __IO uint32_t APBFZ1; /*!< Debug APB freeze register 1, Address offset: 0x08 */ 303 __IO uint32_t APBFZ2; /*!< Debug APB freeze register 2, Address offset: 0x0C */ 304 } DBG_TypeDef; 305 306 /** 307 * @brief DMA Controller 308 */ 309 typedef struct 310 { 311 __IO uint32_t CCR; /*!< DMA channel x configuration register */ 312 __IO uint32_t CNDTR; /*!< DMA channel x number of data register */ 313 __IO uint32_t CPAR; /*!< DMA channel x peripheral address register */ 314 __IO uint32_t CMAR; /*!< DMA channel x memory address register */ 315 } DMA_Channel_TypeDef; 316 317 typedef struct 318 { 319 __IO uint32_t ISR; /*!< DMA interrupt status register, Address offset: 0x00 */ 320 __IO uint32_t IFCR; /*!< DMA interrupt flag clear register, Address offset: 0x04 */ 321 } DMA_TypeDef; 322 323 /** 324 * @brief DMA Multiplexer 325 */ 326 typedef struct 327 { 328 __IO uint32_t CCR; /*!< DMA Multiplexer Channel x Control Register Address offset: 0x0004 * (channel x) */ 329 }DMAMUX_Channel_TypeDef; 330 331 typedef struct 332 { 333 __IO uint32_t CSR; /*!< DMA Channel Status Register Address offset: 0x0080 */ 334 __IO uint32_t CFR; /*!< DMA Channel Clear Flag Register Address offset: 0x0084 */ 335 }DMAMUX_ChannelStatus_TypeDef; 336 337 typedef struct 338 { 339 __IO uint32_t RGCR; /*!< DMA Request Generator x Control Register Address offset: 0x0100 + 0x0004 * (Req Gen x) */ 340 }DMAMUX_RequestGen_TypeDef; 341 342 typedef struct 343 { 344 __IO uint32_t RGSR; /*!< DMA Request Generator Status Register Address offset: 0x0140 */ 345 __IO uint32_t RGCFR; /*!< DMA Request Generator Clear Flag Register Address offset: 0x0144 */ 346 }DMAMUX_RequestGenStatus_TypeDef; 347 348 /** 349 * @brief Asynch Interrupt/Event Controller (EXTI) 350 */ 351 typedef struct 352 { 353 __IO uint32_t RTSR1; /*!< EXTI Rising Trigger Selection Register 1, Address offset: 0x00 */ 354 __IO uint32_t FTSR1; /*!< EXTI Falling Trigger Selection Register 1, Address offset: 0x04 */ 355 __IO uint32_t SWIER1; /*!< EXTI Software Interrupt event Register 1, Address offset: 0x08 */ 356 __IO uint32_t RPR1; /*!< EXTI Rising Pending Register 1, Address offset: 0x0C */ 357 __IO uint32_t FPR1; /*!< EXTI Falling Pending Register 1, Address offset: 0x10 */ 358 uint32_t RESERVED1[3]; /*!< Reserved 1, 0x14 -- 0x1C */ 359 __IO uint32_t RTSR2; /*!< EXTI Rising Trigger Selection Register 2, Address offset: 0x20 */ 360 __IO uint32_t FTSR2; /*!< EXTI Falling Trigger Selection Register 2, Address offset: 0x24 */ 361 __IO uint32_t SWIER2; /*!< EXTI Software Interrupt event Register 2, Address offset: 0x28 */ 362 __IO uint32_t RPR2; /*!< EXTI Rising Pending Register 2, Address offset: 0x2C */ 363 __IO uint32_t FPR2; /*!< EXTI Falling Pending Register 2, Address offset: 0x30 */ 364 uint32_t RESERVED3[11]; /*!< Reserved 3, 0x34 -- 0x5C */ 365 __IO uint32_t EXTICR[4]; /*!< EXTI External Interrupt Configuration Register, 0x60 -- 0x6C */ 366 uint32_t RESERVED4[4]; /*!< Reserved 4, 0x70 -- 0x7C */ 367 __IO uint32_t IMR1; /*!< EXTI Interrupt Mask Register 1, Address offset: 0x80 */ 368 __IO uint32_t EMR1; /*!< EXTI Event Mask Register 1, Address offset: 0x84 */ 369 uint32_t RESERVED5[2]; /*!< Reserved 5, 0x88 -- 0x8C */ 370 __IO uint32_t IMR2; /*!< EXTI Interrupt Mask Register 2, Address offset: 0x90 */ 371 __IO uint32_t EMR2; /*!< EXTI Event Mask Register 2, Address offset: 0x94 */ 372 } EXTI_TypeDef; 373 374 /** 375 * @brief FLASH Registers 376 */ 377 typedef struct 378 { 379 __IO uint32_t ACR; /*!< FLASH Access Control register, Address offset: 0x00 */ 380 uint32_t RESERVED1; /*!< Reserved1, Address offset: 0x04 */ 381 __IO uint32_t KEYR; /*!< FLASH Key register, Address offset: 0x08 */ 382 __IO uint32_t OPTKEYR; /*!< FLASH Option Key register, Address offset: 0x0C */ 383 __IO uint32_t SR; /*!< FLASH Status register, Address offset: 0x10 */ 384 __IO uint32_t CR; /*!< FLASH Control register, Address offset: 0x14 */ 385 __IO uint32_t ECCR; /*!< FLASH ECC bank 1 register, Address offset: 0x18 */ 386 __IO uint32_t ECC2R; /*!< FLASH ECC bank 2 register, Address offset: 0x1C */ 387 __IO uint32_t OPTR; /*!< FLASH Option register, Address offset: 0x20 */ 388 __IO uint32_t PCROP1ASR; /*!< FLASH Bank PCROP area A Start address register, Address offset: 0x24 */ 389 __IO uint32_t PCROP1AER; /*!< FLASH Bank PCROP area A End address register, Address offset: 0x28 */ 390 __IO uint32_t WRP1AR; /*!< FLASH Bank WRP area A address register, Address offset: 0x2C */ 391 __IO uint32_t WRP1BR; /*!< FLASH Bank WRP area B address register, Address offset: 0x30 */ 392 __IO uint32_t PCROP1BSR; /*!< FLASH Bank PCROP area B Start address register, Address offset: 0x34 */ 393 __IO uint32_t PCROP1BER; /*!< FLASH Bank PCROP area B End address register, Address offset: 0x38 */ 394 uint32_t RESERVED5[2]; /*!< Reserved5, Address offset: 0x3C--0x40 */ 395 __IO uint32_t PCROP2ASR; /*!< FLASH Bank2 PCROP area A Start address register, Address offset: 0x44 */ 396 __IO uint32_t PCROP2AER; /*!< FLASH Bank2 PCROP area A End address register, Address offset: 0x48 */ 397 __IO uint32_t WRP2AR; /*!< FLASH Bank2 WRP area A address register, Address offset: 0x4C */ 398 __IO uint32_t WRP2BR; /*!< FLASH Bank2 WRP area B address register, Address offset: 0x50 */ 399 __IO uint32_t PCROP2BSR; /*!< FLASH Bank2 PCROP area B Start address register, Address offset: 0x54 */ 400 __IO uint32_t PCROP2BER; /*!< FLASH Bank2 PCROP area B End address register, Address offset: 0x58 */ 401 uint32_t RESERVED7[9]; /*!< Reserved7, Address offset: 0x5C--0x7C */ 402 __IO uint32_t SECR; /*!< FLASH security register , Address offset: 0x80 */ 403 } FLASH_TypeDef; 404 405 /** 406 * @brief General Purpose I/O 407 */ 408 typedef struct 409 { 410 __IO uint32_t MODER; /*!< GPIO port mode register, Address offset: 0x00 */ 411 __IO uint32_t OTYPER; /*!< GPIO port output type register, Address offset: 0x04 */ 412 __IO uint32_t OSPEEDR; /*!< GPIO port output speed register, Address offset: 0x08 */ 413 __IO uint32_t PUPDR; /*!< GPIO port pull-up/pull-down register, Address offset: 0x0C */ 414 __IO uint32_t IDR; /*!< GPIO port input data register, Address offset: 0x10 */ 415 __IO uint32_t ODR; /*!< GPIO port output data register, Address offset: 0x14 */ 416 __IO uint32_t BSRR; /*!< GPIO port bit set/reset register, Address offset: 0x18 */ 417 __IO uint32_t LCKR; /*!< GPIO port configuration lock register, Address offset: 0x1C */ 418 __IO uint32_t AFR[2]; /*!< GPIO alternate function registers, Address offset: 0x20-0x24 */ 419 __IO uint32_t BRR; /*!< GPIO Bit Reset register, Address offset: 0x28 */ 420 } GPIO_TypeDef; 421 422 423 /** 424 * @brief Inter-integrated Circuit Interface 425 */ 426 typedef struct 427 { 428 __IO uint32_t CR1; /*!< I2C Control register 1, Address offset: 0x00 */ 429 __IO uint32_t CR2; /*!< I2C Control register 2, Address offset: 0x04 */ 430 __IO uint32_t OAR1; /*!< I2C Own address 1 register, Address offset: 0x08 */ 431 __IO uint32_t OAR2; /*!< I2C Own address 2 register, Address offset: 0x0C */ 432 __IO uint32_t TIMINGR; /*!< I2C Timing register, Address offset: 0x10 */ 433 __IO uint32_t TIMEOUTR; /*!< I2C Timeout register, Address offset: 0x14 */ 434 __IO uint32_t ISR; /*!< I2C Interrupt and status register, Address offset: 0x18 */ 435 __IO uint32_t ICR; /*!< I2C Interrupt clear register, Address offset: 0x1C */ 436 __IO uint32_t PECR; /*!< I2C PEC register, Address offset: 0x20 */ 437 __IO uint32_t RXDR; /*!< I2C Receive data register, Address offset: 0x24 */ 438 __IO uint32_t TXDR; /*!< I2C Transmit data register, Address offset: 0x28 */ 439 } I2C_TypeDef; 440 441 /** 442 * @brief Independent WATCHDOG 443 */ 444 typedef struct 445 { 446 __IO uint32_t KR; /*!< IWDG Key register, Address offset: 0x00 */ 447 __IO uint32_t PR; /*!< IWDG Prescaler register, Address offset: 0x04 */ 448 __IO uint32_t RLR; /*!< IWDG Reload register, Address offset: 0x08 */ 449 __IO uint32_t SR; /*!< IWDG Status register, Address offset: 0x0C */ 450 __IO uint32_t WINR; /*!< IWDG Window register, Address offset: 0x10 */ 451 } IWDG_TypeDef; 452 453 /** 454 * @brief LPTIMER 455 */ 456 typedef struct 457 { 458 __IO uint32_t ISR; /*!< LPTIM Interrupt and Status register, Address offset: 0x00 */ 459 __IO uint32_t ICR; /*!< LPTIM Interrupt Clear register, Address offset: 0x04 */ 460 __IO uint32_t IER; /*!< LPTIM Interrupt Enable register, Address offset: 0x08 */ 461 __IO uint32_t CFGR; /*!< LPTIM Configuration register, Address offset: 0x0C */ 462 __IO uint32_t CR; /*!< LPTIM Control register, Address offset: 0x10 */ 463 __IO uint32_t CMP; /*!< LPTIM Compare register, Address offset: 0x14 */ 464 __IO uint32_t ARR; /*!< LPTIM Autoreload register, Address offset: 0x18 */ 465 __IO uint32_t CNT; /*!< LPTIM Counter register, Address offset: 0x1C */ 466 __IO uint32_t RESERVED1; /*!< Reserved1, Address offset: 0x20 */ 467 __IO uint32_t CFGR2; /*!< LPTIM Option register, Address offset: 0x24 */ 468 } LPTIM_TypeDef; 469 470 471 /** 472 * @brief Power Control 473 */ 474 typedef struct 475 { 476 __IO uint32_t CR1; /*!< PWR Power Control Register 1, Address offset: 0x00 */ 477 __IO uint32_t CR2; /*!< PWR Power Control Register 2, Address offset: 0x04 */ 478 __IO uint32_t CR3; /*!< PWR Power Control Register 3, Address offset: 0x08 */ 479 __IO uint32_t CR4; /*!< PWR Power Control Register 4, Address offset: 0x0C */ 480 __IO uint32_t SR1; /*!< PWR Power Status Register 1, Address offset: 0x10 */ 481 __IO uint32_t SR2; /*!< PWR Power Status Register 2, Address offset: 0x14 */ 482 __IO uint32_t SCR; /*!< PWR Power Status Clear Register, Address offset: 0x18 */ 483 uint32_t RESERVED1; /*!< Reserved, Address offset: 0x1C */ 484 __IO uint32_t PUCRA; /*!< PWR Pull-Up Control Register of port A, Address offset: 0x20 */ 485 __IO uint32_t PDCRA; /*!< PWR Pull-Down Control Register of port A, Address offset: 0x24 */ 486 __IO uint32_t PUCRB; /*!< PWR Pull-Up Control Register of port B, Address offset: 0x28 */ 487 __IO uint32_t PDCRB; /*!< PWR Pull-Down Control Register of port B, Address offset: 0x2C */ 488 __IO uint32_t PUCRC; /*!< PWR Pull-Up Control Register of port C, Address offset: 0x30 */ 489 __IO uint32_t PDCRC; /*!< PWR Pull-Down Control Register of port C, Address offset: 0x34 */ 490 __IO uint32_t PUCRD; /*!< PWR Pull-Up Control Register of port D, Address offset: 0x38 */ 491 __IO uint32_t PDCRD; /*!< PWR Pull-Down Control Register of port D, Address offset: 0x3C */ 492 __IO uint32_t PUCRE; /*!< PWR Pull-Up Control Register of port E, Address offset: 0x40 */ 493 __IO uint32_t PDCRE; /*!< PWR Pull-Down Control Register of port E, Address offset: 0x44 */ 494 __IO uint32_t PUCRF; /*!< PWR Pull-Up Control Register of port F, Address offset: 0x48 */ 495 __IO uint32_t PDCRF; /*!< PWR Pull-Down Control Register of port F, Address offset: 0x4C */ 496 } PWR_TypeDef; 497 498 /** 499 * @brief Reset and Clock Control 500 */ 501 typedef struct 502 { 503 __IO uint32_t CR; /*!< RCC Clock Sources Control Register, Address offset: 0x00 */ 504 __IO uint32_t ICSCR; /*!< RCC Internal Clock Sources Calibration Register, Address offset: 0x04 */ 505 __IO uint32_t CFGR; /*!< RCC Regulated Domain Clocks Configuration Register, Address offset: 0x08 */ 506 __IO uint32_t PLLCFGR; /*!< RCC System PLL configuration Register, Address offset: 0x0C */ 507 __IO uint32_t RESERVED0; /*!< Reserved, Address offset: 0x10 */ 508 __IO uint32_t CRRCR; /*!< RCC Clock Configuration Register, Address offset: 0x14 */ 509 __IO uint32_t CIER; /*!< RCC Clock Interrupt Enable Register, Address offset: 0x18 */ 510 __IO uint32_t CIFR; /*!< RCC Clock Interrupt Flag Register, Address offset: 0x1C */ 511 __IO uint32_t CICR; /*!< RCC Clock Interrupt Clear Register, Address offset: 0x20 */ 512 __IO uint32_t IOPRSTR; /*!< RCC IO port reset register, Address offset: 0x24 */ 513 __IO uint32_t AHBRSTR; /*!< RCC AHB peripherals reset register, Address offset: 0x28 */ 514 __IO uint32_t APBRSTR1; /*!< RCC APB peripherals reset register 1, Address offset: 0x2C */ 515 __IO uint32_t APBRSTR2; /*!< RCC APB peripherals reset register 2, Address offset: 0x30 */ 516 __IO uint32_t IOPENR; /*!< RCC IO port enable register, Address offset: 0x34 */ 517 __IO uint32_t AHBENR; /*!< RCC AHB peripherals clock enable register, Address offset: 0x38 */ 518 __IO uint32_t APBENR1; /*!< RCC APB peripherals clock enable register1, Address offset: 0x3C */ 519 __IO uint32_t APBENR2; /*!< RCC APB peripherals clock enable register2, Address offset: 0x40 */ 520 __IO uint32_t IOPSMENR; /*!< RCC IO port clocks enable in sleep mode register, Address offset: 0x44 */ 521 __IO uint32_t AHBSMENR; /*!< RCC AHB peripheral clocks enable in sleep mode register, Address offset: 0x48 */ 522 __IO uint32_t APBSMENR1; /*!< RCC APB peripheral clocks enable in sleep mode register1, Address offset: 0x4C */ 523 __IO uint32_t APBSMENR2; /*!< RCC APB peripheral clocks enable in sleep mode register2, Address offset: 0x50 */ 524 __IO uint32_t CCIPR; /*!< RCC Peripherals Independent Clocks Configuration Register, Address offset: 0x54 */ 525 __IO uint32_t CCIPR2; /*!< RCC Peripherals Independent Clocks Configuration Register2, Address offset: 0x58 */ 526 __IO uint32_t BDCR; /*!< RCC Backup Domain Control Register, Address offset: 0x5C */ 527 __IO uint32_t CSR; /*!< RCC Unregulated Domain Clock Control and Status Register, Address offset: 0x60 */ 528 } RCC_TypeDef; 529 530 /** 531 * @brief Real-Time Clock 532 */ 533 typedef struct 534 { 535 __IO uint32_t TR; /*!< RTC time register, Address offset: 0x00 */ 536 __IO uint32_t DR; /*!< RTC date register, Address offset: 0x04 */ 537 __IO uint32_t SSR; /*!< RTC sub second register, Address offset: 0x08 */ 538 __IO uint32_t ICSR; /*!< RTC initialization control and status register, Address offset: 0x0C */ 539 __IO uint32_t PRER; /*!< RTC prescaler register, Address offset: 0x10 */ 540 __IO uint32_t WUTR; /*!< RTC wakeup timer register, Address offset: 0x14 */ 541 __IO uint32_t CR; /*!< RTC control register, Address offset: 0x18 */ 542 uint32_t RESERVED0; /*!< Reserved Address offset: 0x1C */ 543 uint32_t RESERVED1; /*!< Reserved Address offset: 0x20 */ 544 __IO uint32_t WPR; /*!< RTC write protection register, Address offset: 0x24 */ 545 __IO uint32_t CALR; /*!< RTC calibration register, Address offset: 0x28 */ 546 __IO uint32_t SHIFTR; /*!< RTC shift control register, Address offset: 0x2C */ 547 __IO uint32_t TSTR; /*!< RTC time stamp time register, Address offset: 0x30 */ 548 __IO uint32_t TSDR; /*!< RTC time stamp date register, Address offset: 0x34 */ 549 __IO uint32_t TSSSR; /*!< RTC time-stamp sub second register, Address offset: 0x38 */ 550 uint32_t RESERVED2; /*!< Reserved Address offset: 0x1C */ 551 __IO uint32_t ALRMAR; /*!< RTC alarm A register, Address offset: 0x40 */ 552 __IO uint32_t ALRMASSR; /*!< RTC alarm A sub second register, Address offset: 0x44 */ 553 __IO uint32_t ALRMBR; /*!< RTC alarm B register, Address offset: 0x48 */ 554 __IO uint32_t ALRMBSSR; /*!< RTC alarm B sub second register, Address offset: 0x4C */ 555 __IO uint32_t SR; /*!< RTC Status register, Address offset: 0x50 */ 556 __IO uint32_t MISR; /*!< RTC Masked Interrupt Status register, Address offset: 0x54 */ 557 uint32_t RESERVED3; /*!< Reserved Address offset: 0x58 */ 558 __IO uint32_t SCR; /*!< RTC Status Clear register, Address offset: 0x5C */ 559 __IO uint32_t OR; /*!< RTC option register, Address offset: 0x60 */ 560 } RTC_TypeDef; 561 562 /** 563 * @brief Tamper and backup registers 564 */ 565 typedef struct 566 { 567 __IO uint32_t CR1; /*!< TAMP configuration register 1, Address offset: 0x00 */ 568 __IO uint32_t CR2; /*!< TAMP configuration register 2, Address offset: 0x04 */ 569 uint32_t RESERVED0; /*!< Reserved Address offset: 0x08 */ 570 __IO uint32_t FLTCR; /*!< Reserved Address offset: 0x0C */ 571 uint32_t RESERVED1[7]; /*!< Reserved Address offset: 0x10 -- 0x28 */ 572 __IO uint32_t IER; /*!< TAMP Interrupt enable register, Address offset: 0x2C */ 573 __IO uint32_t SR; /*!< TAMP Status register, Address offset: 0x30 */ 574 __IO uint32_t MISR; /*!< TAMP Masked Interrupt Status register, Address offset: 0x34 */ 575 uint32_t RESERVED2; /*!< Reserved Address offset: 0x38 */ 576 __IO uint32_t SCR; /*!< TAMP Status clear register, Address offset: 0x3C */ 577 uint32_t RESERVED3[48]; /*!< Reserved Address offset: 0x54 -- 0xFC */ 578 __IO uint32_t BKP0R; /*!< TAMP backup register 0, Address offset: 0x100 */ 579 __IO uint32_t BKP1R; /*!< TAMP backup register 1, Address offset: 0x104 */ 580 __IO uint32_t BKP2R; /*!< TAMP backup register 2, Address offset: 0x108 */ 581 __IO uint32_t BKP3R; /*!< TAMP backup register 3, Address offset: 0x10C */ 582 __IO uint32_t BKP4R; /*!< TAMP backup register 4, Address offset: 0x110 */ 583 } TAMP_TypeDef; 584 585 /** 586 * @brief Serial Peripheral Interface 587 */ 588 typedef struct 589 { 590 __IO uint32_t CR1; /*!< SPI Control register 1 (not used in I2S mode), Address offset: 0x00 */ 591 __IO uint32_t CR2; /*!< SPI Control register 2, Address offset: 0x04 */ 592 __IO uint32_t SR; /*!< SPI Status register, Address offset: 0x08 */ 593 __IO uint32_t DR; /*!< SPI data register, Address offset: 0x0C */ 594 __IO uint32_t CRCPR; /*!< SPI CRC polynomial register (not used in I2S mode), Address offset: 0x10 */ 595 __IO uint32_t RXCRCR; /*!< SPI Rx CRC register (not used in I2S mode), Address offset: 0x14 */ 596 __IO uint32_t TXCRCR; /*!< SPI Tx CRC register (not used in I2S mode), Address offset: 0x18 */ 597 __IO uint32_t I2SCFGR; /*!< SPI_I2S configuration register, Address offset: 0x1C */ 598 __IO uint32_t I2SPR; /*!< SPI_I2S prescaler register, Address offset: 0x20 */ 599 } SPI_TypeDef; 600 601 /** 602 * @brief System configuration controller 603 */ 604 typedef struct 605 { 606 __IO uint32_t CFGR1; /*!< SYSCFG configuration register 1, Address offset: 0x00 */ 607 uint32_t RESERVED0[5]; /*!< Reserved, 0x04 --0x14 */ 608 __IO uint32_t CFGR2; /*!< SYSCFG configuration register 2, Address offset: 0x18 */ 609 uint32_t RESERVED1[25]; /*!< Reserved 0x1C */ 610 __IO uint32_t IT_LINE_SR[32]; /*!< SYSCFG configuration IT_LINE register, Address offset: 0x80 */ 611 } SYSCFG_TypeDef; 612 613 /** 614 * @brief TIM 615 */ 616 typedef struct 617 { 618 __IO uint32_t CR1; /*!< TIM control register 1, Address offset: 0x00 */ 619 __IO uint32_t CR2; /*!< TIM control register 2, Address offset: 0x04 */ 620 __IO uint32_t SMCR; /*!< TIM slave mode control register, Address offset: 0x08 */ 621 __IO uint32_t DIER; /*!< TIM DMA/interrupt enable register, Address offset: 0x0C */ 622 __IO uint32_t SR; /*!< TIM status register, Address offset: 0x10 */ 623 __IO uint32_t EGR; /*!< TIM event generation register, Address offset: 0x14 */ 624 __IO uint32_t CCMR1; /*!< TIM capture/compare mode register 1, Address offset: 0x18 */ 625 __IO uint32_t CCMR2; /*!< TIM capture/compare mode register 2, Address offset: 0x1C */ 626 __IO uint32_t CCER; /*!< TIM capture/compare enable register, Address offset: 0x20 */ 627 __IO uint32_t CNT; /*!< TIM counter register, Address offset: 0x24 */ 628 __IO uint32_t PSC; /*!< TIM prescaler register, Address offset: 0x28 */ 629 __IO uint32_t ARR; /*!< TIM auto-reload register, Address offset: 0x2C */ 630 __IO uint32_t RCR; /*!< TIM repetition counter register, Address offset: 0x30 */ 631 __IO uint32_t CCR1; /*!< TIM capture/compare register 1, Address offset: 0x34 */ 632 __IO uint32_t CCR2; /*!< TIM capture/compare register 2, Address offset: 0x38 */ 633 __IO uint32_t CCR3; /*!< TIM capture/compare register 3, Address offset: 0x3C */ 634 __IO uint32_t CCR4; /*!< TIM capture/compare register 4, Address offset: 0x40 */ 635 __IO uint32_t BDTR; /*!< TIM break and dead-time register, Address offset: 0x44 */ 636 __IO uint32_t DCR; /*!< TIM DMA control register, Address offset: 0x48 */ 637 __IO uint32_t DMAR; /*!< TIM DMA address for full transfer, Address offset: 0x4C */ 638 __IO uint32_t OR1; /*!< TIM option register, Address offset: 0x50 */ 639 __IO uint32_t CCMR3; /*!< TIM capture/compare mode register 3, Address offset: 0x54 */ 640 __IO uint32_t CCR5; /*!< TIM capture/compare register5, Address offset: 0x58 */ 641 __IO uint32_t CCR6; /*!< TIM capture/compare register6, Address offset: 0x5C */ 642 __IO uint32_t AF1; /*!< TIM alternate function register 1, Address offset: 0x60 */ 643 __IO uint32_t AF2; /*!< TIM alternate function register 2, Address offset: 0x64 */ 644 __IO uint32_t TISEL; /*!< TIM Input Selection register, Address offset: 0x68 */ 645 } TIM_TypeDef; 646 647 /** 648 * @brief Universal Synchronous Asynchronous Receiver Transmitter 649 */ 650 typedef struct 651 { 652 __IO uint32_t CR1; /*!< USART Control register 1, Address offset: 0x00 */ 653 __IO uint32_t CR2; /*!< USART Control register 2, Address offset: 0x04 */ 654 __IO uint32_t CR3; /*!< USART Control register 3, Address offset: 0x08 */ 655 __IO uint32_t BRR; /*!< USART Baud rate register, Address offset: 0x0C */ 656 __IO uint32_t GTPR; /*!< USART Guard time and prescaler register, Address offset: 0x10 */ 657 __IO uint32_t RTOR; /*!< USART Receiver Time Out register, Address offset: 0x14 */ 658 __IO uint32_t RQR; /*!< USART Request register, Address offset: 0x18 */ 659 __IO uint32_t ISR; /*!< USART Interrupt and status register, Address offset: 0x1C */ 660 __IO uint32_t ICR; /*!< USART Interrupt flag Clear register, Address offset: 0x20 */ 661 __IO uint32_t RDR; /*!< USART Receive Data register, Address offset: 0x24 */ 662 __IO uint32_t TDR; /*!< USART Transmit Data register, Address offset: 0x28 */ 663 __IO uint32_t PRESC; /*!< USART Prescaler register, Address offset: 0x2C */ 664 } USART_TypeDef; 665 666 /** 667 * @brief Universal Serial Bus Full Speed Dual Role Device 668 */ 669 670 typedef struct 671 { 672 __IO uint32_t CHEP0R; /*!< USB Channel/Endpoint 0 register, Address offset: 0x00 */ 673 __IO uint32_t CHEP1R; /*!< USB Channel/Endpoint 1 register, Address offset: 0x04 */ 674 __IO uint32_t CHEP2R; /*!< USB Channel/Endpoint 2 register, Address offset: 0x08 */ 675 __IO uint32_t CHEP3R; /*!< USB Channel/Endpoint 3 register, Address offset: 0x0C */ 676 __IO uint32_t CHEP4R; /*!< USB Channel/Endpoint 4 register, Address offset: 0x10 */ 677 __IO uint32_t CHEP5R; /*!< USB Channel/Endpoint 5 register, Address offset: 0x14 */ 678 __IO uint32_t CHEP6R; /*!< USB Channel/Endpoint 6 register, Address offset: 0x18 */ 679 __IO uint32_t CHEP7R; /*!< USB Channel/Endpoint 7 register, Address offset: 0x1C */ 680 __IO uint32_t RESERVED0[8]; /*!< Reserved, */ 681 __IO uint32_t CNTR; /*!< Control register, Address offset: 0x40 */ 682 __IO uint32_t ISTR; /*!< Interrupt status register, Address offset: 0x44 */ 683 __IO uint32_t FNR; /*!< Frame number register, Address offset: 0x48 */ 684 __IO uint32_t DADDR; /*!< Device address register, Address offset: 0x4C */ 685 __IO uint32_t RESERVED1; /*!< Reserved */ 686 __IO uint32_t LPMCSR; /*!< LPM Control and Status register, Address offset: 0x54 */ 687 __IO uint32_t BCDR; /*!< Battery Charging detector register, Address offset: 0x58 */ 688 } USB_DRD_TypeDef; 689 690 /** 691 * @brief Universal Serial Bus PacketMemoryArea Buffer Descriptor Table 692 */ 693 typedef struct 694 { 695 __IO uint32_t TXBD; /*!<Transmission buffer address*/ 696 __IO uint32_t RXBD; /*!<Reception buffer address */ 697 } USB_DRD_PMABuffDescTypeDef; 698 /** 699 * @brief VREFBUF 700 */ 701 typedef struct 702 { 703 __IO uint32_t CSR; /*!< VREFBUF control and status register, Address offset: 0x00 */ 704 __IO uint32_t CCR; /*!< VREFBUF calibration and control register, Address offset: 0x04 */ 705 } VREFBUF_TypeDef; 706 707 /** 708 * @brief Window WATCHDOG 709 */ 710 typedef struct 711 { 712 __IO uint32_t CR; /*!< WWDG Control register, Address offset: 0x00 */ 713 __IO uint32_t CFR; /*!< WWDG Configuration register, Address offset: 0x04 */ 714 __IO uint32_t SR; /*!< WWDG Status register, Address offset: 0x08 */ 715 } WWDG_TypeDef; 716 717 718 /** 719 * @brief UCPD 720 */ 721 typedef struct 722 { 723 __IO uint32_t CFG1; /*!< UCPD configuration register 1, Address offset: 0x00 */ 724 __IO uint32_t CFG2; /*!< UCPD configuration register 2, Address offset: 0x04 */ 725 __IO uint32_t RESERVED0; /*!< UCPD reserved register, Address offset: 0x08 */ 726 __IO uint32_t CR; /*!< UCPD control register, Address offset: 0x0C */ 727 __IO uint32_t IMR; /*!< UCPD interrupt mask register, Address offset: 0x10 */ 728 __IO uint32_t SR; /*!< UCPD status register, Address offset: 0x14 */ 729 __IO uint32_t ICR; /*!< UCPD interrupt flag clear register Address offset: 0x18 */ 730 __IO uint32_t TX_ORDSET; /*!< UCPD Tx ordered set type register, Address offset: 0x1C */ 731 __IO uint32_t TX_PAYSZ; /*!< UCPD Tx payload size register, Address offset: 0x20 */ 732 __IO uint32_t TXDR; /*!< UCPD Tx data register, Address offset: 0x24 */ 733 __IO uint32_t RX_ORDSET; /*!< UCPD Rx ordered set type register, Address offset: 0x28 */ 734 __IO uint32_t RX_PAYSZ; /*!< UCPD Rx payload size register, Address offset: 0x2C */ 735 __IO uint32_t RXDR; /*!< UCPD Rx data register, Address offset: 0x30 */ 736 __IO uint32_t RX_ORDEXT1; /*!< UCPD Rx ordered set extension 1 register, Address offset: 0x34 */ 737 __IO uint32_t RX_ORDEXT2; /*!< UCPD Rx ordered set extension 2 register, Address offset: 0x38 */ 738 739 } UCPD_TypeDef; 740 /** 741 * @} 742 */ 743 744 /** @addtogroup Peripheral_memory_map 745 * @{ 746 */ 747 #define FLASH_BASE (0x08000000UL) /*!< FLASH base address */ 748 #define SRAM_BASE (0x20000000UL) /*!< SRAM base address */ 749 #define PERIPH_BASE (0x40000000UL) /*!< Peripheral base address */ 750 #define IOPORT_BASE (0x50000000UL) /*!< IOPORT base address */ 751 /*!< USB PMA SIZE */ 752 #define USB_DRD_PMA_SIZE 2048U /*!< USB PMA Size 2Kbyte */ 753 754 #define SRAM_SIZE_MAX (0x00020000UL) /*!< maximum SRAM size (up to 128 KBytes) */ 755 756 #define FLASH_SIZE (((*((uint32_t *)FLASHSIZE_BASE)) & (0x03FFU)) << 10U) 757 758 /*!< Peripheral memory map */ 759 #define APBPERIPH_BASE (PERIPH_BASE) 760 #define AHBPERIPH_BASE (PERIPH_BASE + 0x00020000UL) 761 762 /*!< APB peripherals */ 763 764 #define TIM2_BASE (APBPERIPH_BASE + 0UL) 765 #define TIM3_BASE (APBPERIPH_BASE + 0x00000400UL) 766 #define TIM4_BASE (APBPERIPH_BASE + 0x00000800UL) 767 #define TIM6_BASE (APBPERIPH_BASE + 0x00001000UL) 768 #define TIM7_BASE (APBPERIPH_BASE + 0x00001400UL) 769 #define TIM14_BASE (APBPERIPH_BASE + 0x00002000UL) 770 #define RTC_BASE (APBPERIPH_BASE + 0x00002800UL) 771 #define WWDG_BASE (APBPERIPH_BASE + 0x00002C00UL) 772 #define IWDG_BASE (APBPERIPH_BASE + 0x00003000UL) 773 #define SPI2_BASE (APBPERIPH_BASE + 0x00003800UL) 774 #define SPI3_BASE (APBPERIPH_BASE + 0x00003C00UL) 775 #define USART2_BASE (APBPERIPH_BASE + 0x00004400UL) 776 #define USART3_BASE (APBPERIPH_BASE + 0x00004800UL) 777 #define USART4_BASE (APBPERIPH_BASE + 0x00004C00UL) 778 #define USART5_BASE (APBPERIPH_BASE + 0x00005000UL) 779 #define I2C1_BASE (APBPERIPH_BASE + 0x00005400UL) 780 #define I2C2_BASE (APBPERIPH_BASE + 0x00005800UL) 781 #define USB_BASE (APBPERIPH_BASE + 0x00005C00UL) /*!< USB_IP Peripheral Registers base address */ 782 #define FDCAN1_BASE (APBPERIPH_BASE + 0x00006400UL) 783 #define FDCAN_CONFIG_BASE (APBPERIPH_BASE + 0x00006500UL) /*!< FDCAN configuration registers base address */ 784 #define FDCAN2_BASE (APBPERIPH_BASE + 0x00006800UL) 785 #define CRS_BASE (APBPERIPH_BASE + 0x00006C00UL) 786 #define PWR_BASE (APBPERIPH_BASE + 0x00007000UL) 787 #define DAC1_BASE (APBPERIPH_BASE + 0x00007400UL) 788 #define DAC_BASE (APBPERIPH_BASE + 0x00007400UL) /* Kept for legacy purpose */ 789 #define CEC_BASE (APBPERIPH_BASE + 0x00007800UL) 790 #define LPTIM1_BASE (APBPERIPH_BASE + 0x00007C00UL) 791 #define LPUART1_BASE (APBPERIPH_BASE + 0x00008000UL) 792 #define LPUART2_BASE (APBPERIPH_BASE + 0x00008400UL) 793 #define I2C3_BASE (APBPERIPH_BASE + 0x00008800UL) 794 #define LPTIM2_BASE (APBPERIPH_BASE + 0x00009400UL) 795 #define USB_DRD_BASE (APBPERIPH_BASE + 0x00005C00UL) /*!< USB_DRD_IP Peripheral Registers base address */ 796 #define USB_DRD_PMAADDR (APBPERIPH_BASE + 0x00009800UL) /*!< USB_DRD_IP Packet Memory Area base address */ 797 #define UCPD1_BASE (APBPERIPH_BASE + 0x0000A000UL) 798 #define UCPD2_BASE (APBPERIPH_BASE + 0x0000A400UL) 799 #define TAMP_BASE (APBPERIPH_BASE + 0x0000B000UL) 800 #define SRAMCAN_BASE (APBPERIPH_BASE + 0x0000B400UL) 801 #define SYSCFG_BASE (APBPERIPH_BASE + 0x00010000UL) 802 #define VREFBUF_BASE (APBPERIPH_BASE + 0x00010030UL) 803 #define COMP1_BASE (SYSCFG_BASE + 0x0200UL) 804 #define COMP2_BASE (SYSCFG_BASE + 0x0204UL) 805 #define COMP3_BASE (SYSCFG_BASE + 0x0208UL) 806 #define ADC1_BASE (APBPERIPH_BASE + 0x00012400UL) 807 #define ADC1_COMMON_BASE (APBPERIPH_BASE + 0x00012708UL) 808 #define ADC_BASE (ADC1_COMMON_BASE) /* Kept for legacy purpose */ 809 #define TIM1_BASE (APBPERIPH_BASE + 0x00012C00UL) 810 #define SPI1_BASE (APBPERIPH_BASE + 0x00013000UL) 811 #define USART1_BASE (APBPERIPH_BASE + 0x00013800UL) 812 #define USART6_BASE (APBPERIPH_BASE + 0x00013C00UL) 813 #define TIM15_BASE (APBPERIPH_BASE + 0x00014000UL) 814 #define TIM16_BASE (APBPERIPH_BASE + 0x00014400UL) 815 #define TIM17_BASE (APBPERIPH_BASE + 0x00014800UL) 816 #define DBG_BASE (APBPERIPH_BASE + 0x00015800UL) 817 818 819 /*!< AHB peripherals */ 820 #define DMA1_BASE (AHBPERIPH_BASE) 821 #define DMA2_BASE (AHBPERIPH_BASE + 0x00000400UL) 822 #define DMAMUX1_BASE (AHBPERIPH_BASE + 0x00000800UL) 823 #define RCC_BASE (AHBPERIPH_BASE + 0x00001000UL) 824 #define EXTI_BASE (AHBPERIPH_BASE + 0x00001800UL) 825 #define FLASH_R_BASE (AHBPERIPH_BASE + 0x00002000UL) 826 #define CRC_BASE (AHBPERIPH_BASE + 0x00003000UL) 827 828 829 #define DMA1_Channel1_BASE (DMA1_BASE + 0x00000008UL) 830 #define DMA1_Channel2_BASE (DMA1_BASE + 0x0000001CUL) 831 #define DMA1_Channel3_BASE (DMA1_BASE + 0x00000030UL) 832 #define DMA1_Channel4_BASE (DMA1_BASE + 0x00000044UL) 833 #define DMA1_Channel5_BASE (DMA1_BASE + 0x00000058UL) 834 #define DMA1_Channel6_BASE (DMA1_BASE + 0x0000006CUL) 835 #define DMA1_Channel7_BASE (DMA1_BASE + 0x00000080UL) 836 #define DMA2_Channel1_BASE (DMA2_BASE + 0x00000008UL) 837 #define DMA2_Channel2_BASE (DMA2_BASE + 0x0000001CUL) 838 #define DMA2_Channel3_BASE (DMA2_BASE + 0x00000030UL) 839 #define DMA2_Channel4_BASE (DMA2_BASE + 0x00000044UL) 840 #define DMA2_Channel5_BASE (DMA2_BASE + 0x00000058UL) 841 842 #define DMAMUX1_Channel0_BASE (DMAMUX1_BASE) 843 #define DMAMUX1_Channel1_BASE (DMAMUX1_BASE + 0x00000004UL) 844 #define DMAMUX1_Channel2_BASE (DMAMUX1_BASE + 0x00000008UL) 845 #define DMAMUX1_Channel3_BASE (DMAMUX1_BASE + 0x0000000CUL) 846 #define DMAMUX1_Channel4_BASE (DMAMUX1_BASE + 0x00000010UL) 847 #define DMAMUX1_Channel5_BASE (DMAMUX1_BASE + 0x00000014UL) 848 #define DMAMUX1_Channel6_BASE (DMAMUX1_BASE + 0x00000018UL) 849 #define DMAMUX1_Channel7_BASE (DMAMUX1_BASE + 0x0000001CUL) 850 #define DMAMUX1_Channel8_BASE (DMAMUX1_BASE + 0x00000020UL) 851 #define DMAMUX1_Channel9_BASE (DMAMUX1_BASE + 0x00000024UL) 852 #define DMAMUX1_Channel10_BASE (DMAMUX1_BASE + 0x00000028UL) 853 #define DMAMUX1_Channel11_BASE (DMAMUX1_BASE + 0x0000002CUL) 854 855 #define DMAMUX1_RequestGenerator0_BASE (DMAMUX1_BASE + 0x00000100UL) 856 #define DMAMUX1_RequestGenerator1_BASE (DMAMUX1_BASE + 0x00000104UL) 857 #define DMAMUX1_RequestGenerator2_BASE (DMAMUX1_BASE + 0x00000108UL) 858 #define DMAMUX1_RequestGenerator3_BASE (DMAMUX1_BASE + 0x0000010CUL) 859 860 #define DMAMUX1_ChannelStatus_BASE (DMAMUX1_BASE + 0x00000080UL) 861 #define DMAMUX1_RequestGenStatus_BASE (DMAMUX1_BASE + 0x00000140UL) 862 863 /*!< IOPORT */ 864 #define GPIOA_BASE (IOPORT_BASE + 0x00000000UL) 865 #define GPIOB_BASE (IOPORT_BASE + 0x00000400UL) 866 #define GPIOC_BASE (IOPORT_BASE + 0x00000800UL) 867 #define GPIOD_BASE (IOPORT_BASE + 0x00000C00UL) 868 #define GPIOE_BASE (IOPORT_BASE + 0x00001000UL) 869 #define GPIOF_BASE (IOPORT_BASE + 0x00001400UL) 870 871 /*!< Device Electronic Signature */ 872 #define PACKAGE_BASE (0x1FFF7500UL) /*!< Package data register base address */ 873 #define UID_BASE (0x1FFF7590UL) /*!< Unique device ID register base address */ 874 #define FLASHSIZE_BASE (0x1FFF75E0UL) /*!< Flash size data register base address */ 875 876 /** 877 * @} 878 */ 879 880 /** @addtogroup Peripheral_declaration 881 * @{ 882 */ 883 #define TIM2 ((TIM_TypeDef *) TIM2_BASE) 884 #define TIM3 ((TIM_TypeDef *) TIM3_BASE) 885 #define TIM4 ((TIM_TypeDef *) TIM4_BASE) 886 #define TIM6 ((TIM_TypeDef *) TIM6_BASE) 887 #define TIM7 ((TIM_TypeDef *) TIM7_BASE) 888 #define TIM14 ((TIM_TypeDef *) TIM14_BASE) 889 #define CRS ((CRS_TypeDef *) CRS_BASE) 890 #define RTC ((RTC_TypeDef *) RTC_BASE) 891 #define TAMP ((TAMP_TypeDef *) TAMP_BASE) 892 #define WWDG ((WWDG_TypeDef *) WWDG_BASE) 893 #define IWDG ((IWDG_TypeDef *) IWDG_BASE) 894 #define SPI2 ((SPI_TypeDef *) SPI2_BASE) 895 #define SPI3 ((SPI_TypeDef *) SPI3_BASE) 896 #define USART2 ((USART_TypeDef *) USART2_BASE) 897 #define USART3 ((USART_TypeDef *) USART3_BASE) 898 #define USART4 ((USART_TypeDef *) USART4_BASE) 899 #define USART5 ((USART_TypeDef *) USART5_BASE) 900 #define USART6 ((USART_TypeDef *) USART6_BASE) 901 #define I2C1 ((I2C_TypeDef *) I2C1_BASE) 902 #define I2C2 ((I2C_TypeDef *) I2C2_BASE) 903 #define I2C3 ((I2C_TypeDef *) I2C3_BASE) 904 #define USB_DRD_FS ((USB_DRD_TypeDef *) USB_DRD_BASE) 905 #define USB_DRD_PMA_BUFF ((USB_DRD_PMABuffDescTypeDef*) USB_DRD_PMAADDR) 906 #define FDCAN1 ((FDCAN_GlobalTypeDef *) FDCAN1_BASE) 907 #define FDCAN_CONFIG ((FDCAN_Config_TypeDef *) FDCAN_CONFIG_BASE) 908 #define FDCAN2 ((FDCAN_GlobalTypeDef *) FDCAN2_BASE) 909 #define LPTIM1 ((LPTIM_TypeDef *) LPTIM1_BASE) 910 #define PWR ((PWR_TypeDef *) PWR_BASE) 911 #define RCC ((RCC_TypeDef *) RCC_BASE) 912 #define EXTI ((EXTI_TypeDef *) EXTI_BASE) 913 #define DAC1 ((DAC_TypeDef *) DAC1_BASE) 914 #define DAC ((DAC_TypeDef *) DAC_BASE) /* Kept for legacy purpose */ 915 #define LPUART1 ((USART_TypeDef *) LPUART1_BASE) 916 #define LPTIM2 ((LPTIM_TypeDef *) LPTIM2_BASE) 917 #define LPUART2 ((USART_TypeDef *) LPUART2_BASE) 918 #define CEC ((CEC_TypeDef *) CEC_BASE) 919 #define SYSCFG ((SYSCFG_TypeDef *) SYSCFG_BASE) 920 #define VREFBUF ((VREFBUF_TypeDef *) VREFBUF_BASE) 921 #define COMP1 ((COMP_TypeDef *) COMP1_BASE) 922 #define COMP2 ((COMP_TypeDef *) COMP2_BASE) 923 #define COMP12_COMMON ((COMP_Common_TypeDef *) COMP1_BASE) 924 #define COMP3 ((COMP_TypeDef *) COMP3_BASE) 925 #define COMP23_COMMON ((COMP_Common_TypeDef *) COMP2_BASE) 926 #define TIM1 ((TIM_TypeDef *) TIM1_BASE) 927 #define SPI1 ((SPI_TypeDef *) SPI1_BASE) 928 #define USART1 ((USART_TypeDef *) USART1_BASE) 929 #define TIM15 ((TIM_TypeDef *) TIM15_BASE) 930 #define TIM16 ((TIM_TypeDef *) TIM16_BASE) 931 #define TIM17 ((TIM_TypeDef *) TIM17_BASE) 932 #define DMA1 ((DMA_TypeDef *) DMA1_BASE) 933 #define DMA2 ((DMA_TypeDef *) DMA2_BASE) 934 #define FLASH ((FLASH_TypeDef *) FLASH_R_BASE) 935 #define CRC ((CRC_TypeDef *) CRC_BASE) 936 #define GPIOA ((GPIO_TypeDef *) GPIOA_BASE) 937 #define GPIOB ((GPIO_TypeDef *) GPIOB_BASE) 938 #define GPIOC ((GPIO_TypeDef *) GPIOC_BASE) 939 #define GPIOD ((GPIO_TypeDef *) GPIOD_BASE) 940 #define GPIOE ((GPIO_TypeDef *) GPIOE_BASE) 941 #define GPIOF ((GPIO_TypeDef *) GPIOF_BASE) 942 #define ADC1 ((ADC_TypeDef *) ADC1_BASE) 943 #define ADC1_COMMON ((ADC_Common_TypeDef *) ADC1_COMMON_BASE) 944 #define ADC (ADC1_COMMON) /* Kept for legacy purpose */ 945 946 947 #define UCPD1 ((UCPD_TypeDef *) UCPD1_BASE) 948 #define UCPD2 ((UCPD_TypeDef *) UCPD2_BASE) 949 950 #define DMA1_Channel1 ((DMA_Channel_TypeDef *) DMA1_Channel1_BASE) 951 #define DMA1_Channel2 ((DMA_Channel_TypeDef *) DMA1_Channel2_BASE) 952 #define DMA1_Channel3 ((DMA_Channel_TypeDef *) DMA1_Channel3_BASE) 953 #define DMA1_Channel4 ((DMA_Channel_TypeDef *) DMA1_Channel4_BASE) 954 #define DMA1_Channel5 ((DMA_Channel_TypeDef *) DMA1_Channel5_BASE) 955 #define DMA1_Channel6 ((DMA_Channel_TypeDef *) DMA1_Channel6_BASE) 956 #define DMA1_Channel7 ((DMA_Channel_TypeDef *) DMA1_Channel7_BASE) 957 #define DMA2_Channel1 ((DMA_Channel_TypeDef *) DMA2_Channel1_BASE) 958 #define DMA2_Channel2 ((DMA_Channel_TypeDef *) DMA2_Channel2_BASE) 959 #define DMA2_Channel3 ((DMA_Channel_TypeDef *) DMA2_Channel3_BASE) 960 #define DMA2_Channel4 ((DMA_Channel_TypeDef *) DMA2_Channel4_BASE) 961 #define DMA2_Channel5 ((DMA_Channel_TypeDef *) DMA2_Channel5_BASE) 962 #define DMAMUX1 ((DMAMUX_Channel_TypeDef *) DMAMUX1_BASE) 963 #define DMAMUX1_Channel0 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel0_BASE) 964 #define DMAMUX1_Channel1 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel1_BASE) 965 #define DMAMUX1_Channel2 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel2_BASE) 966 #define DMAMUX1_Channel3 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel3_BASE) 967 #define DMAMUX1_Channel4 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel4_BASE) 968 #define DMAMUX1_Channel5 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel5_BASE) 969 #define DMAMUX1_Channel6 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel6_BASE) 970 #define DMAMUX1_Channel7 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel7_BASE) 971 #define DMAMUX1_Channel8 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel8_BASE) 972 #define DMAMUX1_Channel9 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel9_BASE) 973 #define DMAMUX1_Channel10 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel10_BASE) 974 #define DMAMUX1_Channel11 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel11_BASE) 975 976 #define DMAMUX1_RequestGenerator0 ((DMAMUX_RequestGen_TypeDef *) DMAMUX1_RequestGenerator0_BASE) 977 #define DMAMUX1_RequestGenerator1 ((DMAMUX_RequestGen_TypeDef *) DMAMUX1_RequestGenerator1_BASE) 978 #define DMAMUX1_RequestGenerator2 ((DMAMUX_RequestGen_TypeDef *) DMAMUX1_RequestGenerator2_BASE) 979 #define DMAMUX1_RequestGenerator3 ((DMAMUX_RequestGen_TypeDef *) DMAMUX1_RequestGenerator3_BASE) 980 981 #define DMAMUX1_ChannelStatus ((DMAMUX_ChannelStatus_TypeDef *) DMAMUX1_ChannelStatus_BASE) 982 #define DMAMUX1_RequestGenStatus ((DMAMUX_RequestGenStatus_TypeDef *) DMAMUX1_RequestGenStatus_BASE) 983 984 #define DBG ((DBG_TypeDef *) DBG_BASE) 985 986 /** 987 * @} 988 */ 989 990 /** @addtogroup Exported_constants 991 * @{ 992 */ 993 994 /** @addtogroup Hardware_Constant_Definition 995 * @{ 996 */ 997 #define LSI_STARTUP_TIME 130U /*!< LSI Maximum startup time in us */ 998 999 /** 1000 * @} 1001 */ 1002 1003 /** @addtogroup Peripheral_Registers_Bits_Definition 1004 * @{ 1005 */ 1006 1007 /******************************************************************************/ 1008 /* Peripheral Registers Bits Definition */ 1009 /******************************************************************************/ 1010 1011 /******************************************************************************/ 1012 /* */ 1013 /* Analog to Digital Converter (ADC) */ 1014 /* */ 1015 /******************************************************************************/ 1016 /******************** Bit definition for ADC_ISR register *******************/ 1017 #define ADC_ISR_ADRDY_Pos (0U) 1018 #define ADC_ISR_ADRDY_Msk (0x1UL << ADC_ISR_ADRDY_Pos) /*!< 0x00000001 */ 1019 #define ADC_ISR_ADRDY ADC_ISR_ADRDY_Msk /*!< ADC ready flag */ 1020 #define ADC_ISR_EOSMP_Pos (1U) 1021 #define ADC_ISR_EOSMP_Msk (0x1UL << ADC_ISR_EOSMP_Pos) /*!< 0x00000002 */ 1022 #define ADC_ISR_EOSMP ADC_ISR_EOSMP_Msk /*!< ADC group regular end of sampling flag */ 1023 #define ADC_ISR_EOC_Pos (2U) 1024 #define ADC_ISR_EOC_Msk (0x1UL << ADC_ISR_EOC_Pos) /*!< 0x00000004 */ 1025 #define ADC_ISR_EOC ADC_ISR_EOC_Msk /*!< ADC group regular end of unitary conversion flag */ 1026 #define ADC_ISR_EOS_Pos (3U) 1027 #define ADC_ISR_EOS_Msk (0x1UL << ADC_ISR_EOS_Pos) /*!< 0x00000008 */ 1028 #define ADC_ISR_EOS ADC_ISR_EOS_Msk /*!< ADC group regular end of sequence conversions flag */ 1029 #define ADC_ISR_OVR_Pos (4U) 1030 #define ADC_ISR_OVR_Msk (0x1UL << ADC_ISR_OVR_Pos) /*!< 0x00000010 */ 1031 #define ADC_ISR_OVR ADC_ISR_OVR_Msk /*!< ADC group regular overrun flag */ 1032 #define ADC_ISR_AWD1_Pos (7U) 1033 #define ADC_ISR_AWD1_Msk (0x1UL << ADC_ISR_AWD1_Pos) /*!< 0x00000080 */ 1034 #define ADC_ISR_AWD1 ADC_ISR_AWD1_Msk /*!< ADC analog watchdog 1 flag */ 1035 #define ADC_ISR_AWD2_Pos (8U) 1036 #define ADC_ISR_AWD2_Msk (0x1UL << ADC_ISR_AWD2_Pos) /*!< 0x00000100 */ 1037 #define ADC_ISR_AWD2 ADC_ISR_AWD2_Msk /*!< ADC analog watchdog 2 flag */ 1038 #define ADC_ISR_AWD3_Pos (9U) 1039 #define ADC_ISR_AWD3_Msk (0x1UL << ADC_ISR_AWD3_Pos) /*!< 0x00000200 */ 1040 #define ADC_ISR_AWD3 ADC_ISR_AWD3_Msk /*!< ADC analog watchdog 3 flag */ 1041 #define ADC_ISR_EOCAL_Pos (11U) 1042 #define ADC_ISR_EOCAL_Msk (0x1UL << ADC_ISR_EOCAL_Pos) /*!< 0x00000800 */ 1043 #define ADC_ISR_EOCAL ADC_ISR_EOCAL_Msk /*!< ADC end of calibration flag */ 1044 #define ADC_ISR_CCRDY_Pos (13U) 1045 #define ADC_ISR_CCRDY_Msk (0x1UL << ADC_ISR_CCRDY_Pos) /*!< 0x00002000 */ 1046 #define ADC_ISR_CCRDY ADC_ISR_CCRDY_Msk /*!< ADC channel configuration ready flag */ 1047 1048 /* Legacy defines */ 1049 #define ADC_ISR_EOSEQ (ADC_ISR_EOS) 1050 1051 /******************** Bit definition for ADC_IER register *******************/ 1052 #define ADC_IER_ADRDYIE_Pos (0U) 1053 #define ADC_IER_ADRDYIE_Msk (0x1UL << ADC_IER_ADRDYIE_Pos) /*!< 0x00000001 */ 1054 #define ADC_IER_ADRDYIE ADC_IER_ADRDYIE_Msk /*!< ADC ready interrupt */ 1055 #define ADC_IER_EOSMPIE_Pos (1U) 1056 #define ADC_IER_EOSMPIE_Msk (0x1UL << ADC_IER_EOSMPIE_Pos) /*!< 0x00000002 */ 1057 #define ADC_IER_EOSMPIE ADC_IER_EOSMPIE_Msk /*!< ADC group regular end of sampling interrupt */ 1058 #define ADC_IER_EOCIE_Pos (2U) 1059 #define ADC_IER_EOCIE_Msk (0x1UL << ADC_IER_EOCIE_Pos) /*!< 0x00000004 */ 1060 #define ADC_IER_EOCIE ADC_IER_EOCIE_Msk /*!< ADC group regular end of unitary conversion interrupt */ 1061 #define ADC_IER_EOSIE_Pos (3U) 1062 #define ADC_IER_EOSIE_Msk (0x1UL << ADC_IER_EOSIE_Pos) /*!< 0x00000008 */ 1063 #define ADC_IER_EOSIE ADC_IER_EOSIE_Msk /*!< ADC group regular end of sequence conversions interrupt */ 1064 #define ADC_IER_OVRIE_Pos (4U) 1065 #define ADC_IER_OVRIE_Msk (0x1UL << ADC_IER_OVRIE_Pos) /*!< 0x00000010 */ 1066 #define ADC_IER_OVRIE ADC_IER_OVRIE_Msk /*!< ADC group regular overrun interrupt */ 1067 #define ADC_IER_AWD1IE_Pos (7U) 1068 #define ADC_IER_AWD1IE_Msk (0x1UL << ADC_IER_AWD1IE_Pos) /*!< 0x00000080 */ 1069 #define ADC_IER_AWD1IE ADC_IER_AWD1IE_Msk /*!< ADC analog watchdog 1 interrupt */ 1070 #define ADC_IER_AWD2IE_Pos (8U) 1071 #define ADC_IER_AWD2IE_Msk (0x1UL << ADC_IER_AWD2IE_Pos) /*!< 0x00000100 */ 1072 #define ADC_IER_AWD2IE ADC_IER_AWD2IE_Msk /*!< ADC analog watchdog 2 interrupt */ 1073 #define ADC_IER_AWD3IE_Pos (9U) 1074 #define ADC_IER_AWD3IE_Msk (0x1UL << ADC_IER_AWD3IE_Pos) /*!< 0x00000200 */ 1075 #define ADC_IER_AWD3IE ADC_IER_AWD3IE_Msk /*!< ADC analog watchdog 3 interrupt */ 1076 #define ADC_IER_EOCALIE_Pos (11U) 1077 #define ADC_IER_EOCALIE_Msk (0x1UL << ADC_IER_EOCALIE_Pos) /*!< 0x00000800 */ 1078 #define ADC_IER_EOCALIE ADC_IER_EOCALIE_Msk /*!< ADC end of calibration interrupt */ 1079 #define ADC_IER_CCRDYIE_Pos (13U) 1080 #define ADC_IER_CCRDYIE_Msk (0x1UL << ADC_IER_CCRDYIE_Pos) /*!< 0x00002000 */ 1081 #define ADC_IER_CCRDYIE ADC_IER_CCRDYIE_Msk /*!< ADC channel configuration ready interrupt */ 1082 1083 /* Legacy defines */ 1084 #define ADC_IER_EOSEQIE (ADC_IER_EOSIE) 1085 1086 /******************** Bit definition for ADC_CR register ********************/ 1087 #define ADC_CR_ADEN_Pos (0U) 1088 #define ADC_CR_ADEN_Msk (0x1UL << ADC_CR_ADEN_Pos) /*!< 0x00000001 */ 1089 #define ADC_CR_ADEN ADC_CR_ADEN_Msk /*!< ADC enable */ 1090 #define ADC_CR_ADDIS_Pos (1U) 1091 #define ADC_CR_ADDIS_Msk (0x1UL << ADC_CR_ADDIS_Pos) /*!< 0x00000002 */ 1092 #define ADC_CR_ADDIS ADC_CR_ADDIS_Msk /*!< ADC disable */ 1093 #define ADC_CR_ADSTART_Pos (2U) 1094 #define ADC_CR_ADSTART_Msk (0x1UL << ADC_CR_ADSTART_Pos) /*!< 0x00000004 */ 1095 #define ADC_CR_ADSTART ADC_CR_ADSTART_Msk /*!< ADC group regular conversion start */ 1096 #define ADC_CR_ADSTP_Pos (4U) 1097 #define ADC_CR_ADSTP_Msk (0x1UL << ADC_CR_ADSTP_Pos) /*!< 0x00000010 */ 1098 #define ADC_CR_ADSTP ADC_CR_ADSTP_Msk /*!< ADC group regular conversion stop */ 1099 #define ADC_CR_ADVREGEN_Pos (28U) 1100 #define ADC_CR_ADVREGEN_Msk (0x1UL << ADC_CR_ADVREGEN_Pos) /*!< 0x10000000 */ 1101 #define ADC_CR_ADVREGEN ADC_CR_ADVREGEN_Msk /*!< ADC voltage regulator enable */ 1102 #define ADC_CR_ADCAL_Pos (31U) 1103 #define ADC_CR_ADCAL_Msk (0x1UL << ADC_CR_ADCAL_Pos) /*!< 0x80000000 */ 1104 #define ADC_CR_ADCAL ADC_CR_ADCAL_Msk /*!< ADC calibration */ 1105 1106 /******************** Bit definition for ADC_CFGR1 register *****************/ 1107 #define ADC_CFGR1_DMAEN_Pos (0U) 1108 #define ADC_CFGR1_DMAEN_Msk (0x1UL << ADC_CFGR1_DMAEN_Pos) /*!< 0x00000001 */ 1109 #define ADC_CFGR1_DMAEN ADC_CFGR1_DMAEN_Msk /*!< ADC DMA transfer enable */ 1110 #define ADC_CFGR1_DMACFG_Pos (1U) 1111 #define ADC_CFGR1_DMACFG_Msk (0x1UL << ADC_CFGR1_DMACFG_Pos) /*!< 0x00000002 */ 1112 #define ADC_CFGR1_DMACFG ADC_CFGR1_DMACFG_Msk /*!< ADC DMA transfer configuration */ 1113 1114 #define ADC_CFGR1_SCANDIR_Pos (2U) 1115 #define ADC_CFGR1_SCANDIR_Msk (0x1UL << ADC_CFGR1_SCANDIR_Pos) /*!< 0x00000004 */ 1116 #define ADC_CFGR1_SCANDIR ADC_CFGR1_SCANDIR_Msk /*!< ADC group regular sequencer scan direction */ 1117 1118 #define ADC_CFGR1_RES_Pos (3U) 1119 #define ADC_CFGR1_RES_Msk (0x3UL << ADC_CFGR1_RES_Pos) /*!< 0x00000018 */ 1120 #define ADC_CFGR1_RES ADC_CFGR1_RES_Msk /*!< ADC data resolution */ 1121 #define ADC_CFGR1_RES_0 (0x1U << ADC_CFGR1_RES_Pos) /*!< 0x00000008 */ 1122 #define ADC_CFGR1_RES_1 (0x2U << ADC_CFGR1_RES_Pos) /*!< 0x00000010 */ 1123 1124 #define ADC_CFGR1_ALIGN_Pos (5U) 1125 #define ADC_CFGR1_ALIGN_Msk (0x1UL << ADC_CFGR1_ALIGN_Pos) /*!< 0x00000020 */ 1126 #define ADC_CFGR1_ALIGN ADC_CFGR1_ALIGN_Msk /*!< ADC data alignment */ 1127 1128 #define ADC_CFGR1_EXTSEL_Pos (6U) 1129 #define ADC_CFGR1_EXTSEL_Msk (0x7UL << ADC_CFGR1_EXTSEL_Pos) /*!< 0x000001C0 */ 1130 #define ADC_CFGR1_EXTSEL ADC_CFGR1_EXTSEL_Msk /*!< ADC group regular external trigger source */ 1131 #define ADC_CFGR1_EXTSEL_0 (0x1UL << ADC_CFGR1_EXTSEL_Pos) /*!< 0x00000040 */ 1132 #define ADC_CFGR1_EXTSEL_1 (0x2UL << ADC_CFGR1_EXTSEL_Pos) /*!< 0x00000080 */ 1133 #define ADC_CFGR1_EXTSEL_2 (0x4UL << ADC_CFGR1_EXTSEL_Pos) /*!< 0x00000100 */ 1134 1135 #define ADC_CFGR1_EXTEN_Pos (10U) 1136 #define ADC_CFGR1_EXTEN_Msk (0x3UL << ADC_CFGR1_EXTEN_Pos) /*!< 0x00000C00 */ 1137 #define ADC_CFGR1_EXTEN ADC_CFGR1_EXTEN_Msk /*!< ADC group regular external trigger polarity */ 1138 #define ADC_CFGR1_EXTEN_0 (0x1UL << ADC_CFGR1_EXTEN_Pos) /*!< 0x00000400 */ 1139 #define ADC_CFGR1_EXTEN_1 (0x2UL << ADC_CFGR1_EXTEN_Pos) /*!< 0x00000800 */ 1140 1141 #define ADC_CFGR1_OVRMOD_Pos (12U) 1142 #define ADC_CFGR1_OVRMOD_Msk (0x1UL << ADC_CFGR1_OVRMOD_Pos) /*!< 0x00001000 */ 1143 #define ADC_CFGR1_OVRMOD ADC_CFGR1_OVRMOD_Msk /*!< ADC group regular overrun configuration */ 1144 #define ADC_CFGR1_CONT_Pos (13U) 1145 #define ADC_CFGR1_CONT_Msk (0x1UL << ADC_CFGR1_CONT_Pos) /*!< 0x00002000 */ 1146 #define ADC_CFGR1_CONT ADC_CFGR1_CONT_Msk /*!< ADC group regular continuous conversion mode */ 1147 #define ADC_CFGR1_WAIT_Pos (14U) 1148 #define ADC_CFGR1_WAIT_Msk (0x1UL << ADC_CFGR1_WAIT_Pos) /*!< 0x00004000 */ 1149 #define ADC_CFGR1_WAIT ADC_CFGR1_WAIT_Msk /*!< ADC low power auto wait */ 1150 #define ADC_CFGR1_AUTOFF_Pos (15U) 1151 #define ADC_CFGR1_AUTOFF_Msk (0x1UL << ADC_CFGR1_AUTOFF_Pos) /*!< 0x00008000 */ 1152 #define ADC_CFGR1_AUTOFF ADC_CFGR1_AUTOFF_Msk /*!< ADC low power auto power off */ 1153 #define ADC_CFGR1_DISCEN_Pos (16U) 1154 #define ADC_CFGR1_DISCEN_Msk (0x1UL << ADC_CFGR1_DISCEN_Pos) /*!< 0x00010000 */ 1155 #define ADC_CFGR1_DISCEN ADC_CFGR1_DISCEN_Msk /*!< ADC group regular sequencer discontinuous mode */ 1156 #define ADC_CFGR1_CHSELRMOD_Pos (21U) 1157 #define ADC_CFGR1_CHSELRMOD_Msk (0x1UL << ADC_CFGR1_CHSELRMOD_Pos) /*!< 0x00200000 */ 1158 #define ADC_CFGR1_CHSELRMOD ADC_CFGR1_CHSELRMOD_Msk /*!< ADC group regular sequencer mode */ 1159 1160 #define ADC_CFGR1_AWD1SGL_Pos (22U) 1161 #define ADC_CFGR1_AWD1SGL_Msk (0x1UL << ADC_CFGR1_AWD1SGL_Pos) /*!< 0x00400000 */ 1162 #define ADC_CFGR1_AWD1SGL ADC_CFGR1_AWD1SGL_Msk /*!< ADC analog watchdog 1 monitoring a single channel or all channels */ 1163 #define ADC_CFGR1_AWD1EN_Pos (23U) 1164 #define ADC_CFGR1_AWD1EN_Msk (0x1UL << ADC_CFGR1_AWD1EN_Pos) /*!< 0x00800000 */ 1165 #define ADC_CFGR1_AWD1EN ADC_CFGR1_AWD1EN_Msk /*!< ADC analog watchdog 1 enable on scope ADC group regular */ 1166 1167 #define ADC_CFGR1_AWD1CH_Pos (26U) 1168 #define ADC_CFGR1_AWD1CH_Msk (0x1FUL << ADC_CFGR1_AWD1CH_Pos) /*!< 0x7C000000 */ 1169 #define ADC_CFGR1_AWD1CH ADC_CFGR1_AWD1CH_Msk /*!< ADC analog watchdog 1 monitored channel selection */ 1170 #define ADC_CFGR1_AWD1CH_0 (0x01UL << ADC_CFGR1_AWD1CH_Pos) /*!< 0x04000000 */ 1171 #define ADC_CFGR1_AWD1CH_1 (0x02UL << ADC_CFGR1_AWD1CH_Pos) /*!< 0x08000000 */ 1172 #define ADC_CFGR1_AWD1CH_2 (0x04UL << ADC_CFGR1_AWD1CH_Pos) /*!< 0x10000000 */ 1173 #define ADC_CFGR1_AWD1CH_3 (0x08UL << ADC_CFGR1_AWD1CH_Pos) /*!< 0x20000000 */ 1174 #define ADC_CFGR1_AWD1CH_4 (0x10UL << ADC_CFGR1_AWD1CH_Pos) /*!< 0x40000000 */ 1175 1176 /* Legacy defines */ 1177 #define ADC_CFGR1_AUTDLY (ADC_CFGR1_WAIT) 1178 1179 /******************** Bit definition for ADC_CFGR2 register *****************/ 1180 #define ADC_CFGR2_OVSE_Pos (0U) 1181 #define ADC_CFGR2_OVSE_Msk (0x1UL << ADC_CFGR2_OVSE_Pos) /*!< 0x00000001 */ 1182 #define ADC_CFGR2_OVSE ADC_CFGR2_OVSE_Msk /*!< ADC oversampler enable on scope ADC group regular */ 1183 1184 #define ADC_CFGR2_OVSR_Pos (2U) 1185 #define ADC_CFGR2_OVSR_Msk (0x7UL << ADC_CFGR2_OVSR_Pos) /*!< 0x0000001C */ 1186 #define ADC_CFGR2_OVSR ADC_CFGR2_OVSR_Msk /*!< ADC oversampling ratio */ 1187 #define ADC_CFGR2_OVSR_0 (0x1UL << ADC_CFGR2_OVSR_Pos) /*!< 0x00000004 */ 1188 #define ADC_CFGR2_OVSR_1 (0x2UL << ADC_CFGR2_OVSR_Pos) /*!< 0x00000008 */ 1189 #define ADC_CFGR2_OVSR_2 (0x4UL << ADC_CFGR2_OVSR_Pos) /*!< 0x00000010 */ 1190 1191 #define ADC_CFGR2_OVSS_Pos (5U) 1192 #define ADC_CFGR2_OVSS_Msk (0xFUL << ADC_CFGR2_OVSS_Pos) /*!< 0x000001E0 */ 1193 #define ADC_CFGR2_OVSS ADC_CFGR2_OVSS_Msk /*!< ADC oversampling shift */ 1194 #define ADC_CFGR2_OVSS_0 (0x1UL << ADC_CFGR2_OVSS_Pos) /*!< 0x00000020 */ 1195 #define ADC_CFGR2_OVSS_1 (0x2UL << ADC_CFGR2_OVSS_Pos) /*!< 0x00000040 */ 1196 #define ADC_CFGR2_OVSS_2 (0x4UL << ADC_CFGR2_OVSS_Pos) /*!< 0x00000080 */ 1197 #define ADC_CFGR2_OVSS_3 (0x8UL << ADC_CFGR2_OVSS_Pos) /*!< 0x00000100 */ 1198 1199 #define ADC_CFGR2_TOVS_Pos (9U) 1200 #define ADC_CFGR2_TOVS_Msk (0x1UL << ADC_CFGR2_TOVS_Pos) /*!< 0x00000200 */ 1201 #define ADC_CFGR2_TOVS ADC_CFGR2_TOVS_Msk /*!< ADC oversampling discontinuous mode (triggered mode) for ADC group regular */ 1202 1203 #define ADC_CFGR2_LFTRIG_Pos (29U) 1204 #define ADC_CFGR2_LFTRIG_Msk (0x1UL << ADC_CFGR2_LFTRIG_Pos) /*!< 0x20000000 */ 1205 #define ADC_CFGR2_LFTRIG ADC_CFGR2_LFTRIG_Msk /*!< ADC low frequency trigger mode */ 1206 1207 #define ADC_CFGR2_CKMODE_Pos (30U) 1208 #define ADC_CFGR2_CKMODE_Msk (0x3UL << ADC_CFGR2_CKMODE_Pos) /*!< 0xC0000000 */ 1209 #define ADC_CFGR2_CKMODE ADC_CFGR2_CKMODE_Msk /*!< ADC clock source and prescaler (prescaler only for clock source synchronous) */ 1210 #define ADC_CFGR2_CKMODE_1 (0x2UL << ADC_CFGR2_CKMODE_Pos) /*!< 0x80000000 */ 1211 #define ADC_CFGR2_CKMODE_0 (0x1UL << ADC_CFGR2_CKMODE_Pos) /*!< 0x40000000 */ 1212 1213 /******************** Bit definition for ADC_SMPR register ******************/ 1214 #define ADC_SMPR_SMP1_Pos (0U) 1215 #define ADC_SMPR_SMP1_Msk (0x7UL << ADC_SMPR_SMP1_Pos) /*!< 0x00000007 */ 1216 #define ADC_SMPR_SMP1 ADC_SMPR_SMP1_Msk /*!< ADC group of channels sampling time 1 */ 1217 #define ADC_SMPR_SMP1_0 (0x1UL << ADC_SMPR_SMP1_Pos) /*!< 0x00000001 */ 1218 #define ADC_SMPR_SMP1_1 (0x2UL << ADC_SMPR_SMP1_Pos) /*!< 0x00000002 */ 1219 #define ADC_SMPR_SMP1_2 (0x4UL << ADC_SMPR_SMP1_Pos) /*!< 0x00000004 */ 1220 1221 #define ADC_SMPR_SMP2_Pos (4U) 1222 #define ADC_SMPR_SMP2_Msk (0x7UL << ADC_SMPR_SMP2_Pos) /*!< 0x00000070 */ 1223 #define ADC_SMPR_SMP2 ADC_SMPR_SMP2_Msk /*!< ADC group of channels sampling time 2 */ 1224 #define ADC_SMPR_SMP2_0 (0x1UL << ADC_SMPR_SMP2_Pos) /*!< 0x00000010 */ 1225 #define ADC_SMPR_SMP2_1 (0x2UL << ADC_SMPR_SMP2_Pos) /*!< 0x00000020 */ 1226 #define ADC_SMPR_SMP2_2 (0x4UL << ADC_SMPR_SMP2_Pos) /*!< 0x00000040 */ 1227 1228 #define ADC_SMPR_SMPSEL_Pos (8U) 1229 #define ADC_SMPR_SMPSEL_Msk (0x7FFFFUL << ADC_SMPR_SMPSEL_Pos) /*!< 0x07FFFF00 */ 1230 #define ADC_SMPR_SMPSEL ADC_SMPR_SMPSEL_Msk /*!< ADC all channels sampling time selection */ 1231 #define ADC_SMPR_SMPSEL0_Pos (8U) 1232 #define ADC_SMPR_SMPSEL0_Msk (0x1UL << ADC_SMPR_SMPSEL0_Pos) /*!< 0x00000100 */ 1233 #define ADC_SMPR_SMPSEL0 ADC_SMPR_SMPSEL0_Msk /*!< ADC channel 0 sampling time selection */ 1234 #define ADC_SMPR_SMPSEL1_Pos (9U) 1235 #define ADC_SMPR_SMPSEL1_Msk (0x1UL << ADC_SMPR_SMPSEL1_Pos) /*!< 0x00000200 */ 1236 #define ADC_SMPR_SMPSEL1 ADC_SMPR_SMPSEL1_Msk /*!< ADC channel 1 sampling time selection */ 1237 #define ADC_SMPR_SMPSEL2_Pos (10U) 1238 #define ADC_SMPR_SMPSEL2_Msk (0x1UL << ADC_SMPR_SMPSEL2_Pos) /*!< 0x00000400 */ 1239 #define ADC_SMPR_SMPSEL2 ADC_SMPR_SMPSEL2_Msk /*!< ADC channel 2 sampling time selection */ 1240 #define ADC_SMPR_SMPSEL3_Pos (11U) 1241 #define ADC_SMPR_SMPSEL3_Msk (0x1UL << ADC_SMPR_SMPSEL3_Pos) /*!< 0x00000800 */ 1242 #define ADC_SMPR_SMPSEL3 ADC_SMPR_SMPSEL3_Msk /*!< ADC channel 3 sampling time selection */ 1243 #define ADC_SMPR_SMPSEL4_Pos (12U) 1244 #define ADC_SMPR_SMPSEL4_Msk (0x1UL << ADC_SMPR_SMPSEL4_Pos) /*!< 0x00001000 */ 1245 #define ADC_SMPR_SMPSEL4 ADC_SMPR_SMPSEL4_Msk /*!< ADC channel 4 sampling time selection */ 1246 #define ADC_SMPR_SMPSEL5_Pos (13U) 1247 #define ADC_SMPR_SMPSEL5_Msk (0x1UL << ADC_SMPR_SMPSEL5_Pos) /*!< 0x00002000 */ 1248 #define ADC_SMPR_SMPSEL5 ADC_SMPR_SMPSEL5_Msk /*!< ADC channel 5 sampling time selection */ 1249 #define ADC_SMPR_SMPSEL6_Pos (14U) 1250 #define ADC_SMPR_SMPSEL6_Msk (0x1UL << ADC_SMPR_SMPSEL6_Pos) /*!< 0x00004000 */ 1251 #define ADC_SMPR_SMPSEL6 ADC_SMPR_SMPSEL6_Msk /*!< ADC channel 6 sampling time selection */ 1252 #define ADC_SMPR_SMPSEL7_Pos (15U) 1253 #define ADC_SMPR_SMPSEL7_Msk (0x1UL << ADC_SMPR_SMPSEL7_Pos) /*!< 0x00008000 */ 1254 #define ADC_SMPR_SMPSEL7 ADC_SMPR_SMPSEL7_Msk /*!< ADC channel 7 sampling time selection */ 1255 #define ADC_SMPR_SMPSEL8_Pos (16U) 1256 #define ADC_SMPR_SMPSEL8_Msk (0x1UL << ADC_SMPR_SMPSEL8_Pos) /*!< 0x00010000 */ 1257 #define ADC_SMPR_SMPSEL8 ADC_SMPR_SMPSEL8_Msk /*!< ADC channel 8 sampling time selection */ 1258 #define ADC_SMPR_SMPSEL9_Pos (17U) 1259 #define ADC_SMPR_SMPSEL9_Msk (0x1UL << ADC_SMPR_SMPSEL9_Pos) /*!< 0x00020000 */ 1260 #define ADC_SMPR_SMPSEL9 ADC_SMPR_SMPSEL9_Msk /*!< ADC channel 9 sampling time selection */ 1261 #define ADC_SMPR_SMPSEL10_Pos (18U) 1262 #define ADC_SMPR_SMPSEL10_Msk (0x1UL << ADC_SMPR_SMPSEL10_Pos) /*!< 0x00040000 */ 1263 #define ADC_SMPR_SMPSEL10 ADC_SMPR_SMPSEL10_Msk /*!< ADC channel 10 sampling time selection */ 1264 #define ADC_SMPR_SMPSEL11_Pos (19U) 1265 #define ADC_SMPR_SMPSEL11_Msk (0x1UL << ADC_SMPR_SMPSEL11_Pos) /*!< 0x00080000 */ 1266 #define ADC_SMPR_SMPSEL11 ADC_SMPR_SMPSEL11_Msk /*!< ADC channel 11 sampling time selection */ 1267 #define ADC_SMPR_SMPSEL12_Pos (20U) 1268 #define ADC_SMPR_SMPSEL12_Msk (0x1UL << ADC_SMPR_SMPSEL12_Pos) /*!< 0x00100000 */ 1269 #define ADC_SMPR_SMPSEL12 ADC_SMPR_SMPSEL12_Msk /*!< ADC channel 12 sampling time selection */ 1270 #define ADC_SMPR_SMPSEL13_Pos (21U) 1271 #define ADC_SMPR_SMPSEL13_Msk (0x1UL << ADC_SMPR_SMPSEL13_Pos) /*!< 0x00200000 */ 1272 #define ADC_SMPR_SMPSEL13 ADC_SMPR_SMPSEL13_Msk /*!< ADC channel 13 sampling time selection */ 1273 #define ADC_SMPR_SMPSEL14_Pos (22U) 1274 #define ADC_SMPR_SMPSEL14_Msk (0x1UL << ADC_SMPR_SMPSEL14_Pos) /*!< 0x00400000 */ 1275 #define ADC_SMPR_SMPSEL14 ADC_SMPR_SMPSEL14_Msk /*!< ADC channel 14 sampling time selection */ 1276 #define ADC_SMPR_SMPSEL15_Pos (23U) 1277 #define ADC_SMPR_SMPSEL15_Msk (0x1UL << ADC_SMPR_SMPSEL15_Pos) /*!< 0x00800000 */ 1278 #define ADC_SMPR_SMPSEL15 ADC_SMPR_SMPSEL15_Msk /*!< ADC channel 15 sampling time selection */ 1279 #define ADC_SMPR_SMPSEL16_Pos (24U) 1280 #define ADC_SMPR_SMPSEL16_Msk (0x1UL << ADC_SMPR_SMPSEL16_Pos) /*!< 0x01000000 */ 1281 #define ADC_SMPR_SMPSEL16 ADC_SMPR_SMPSEL16_Msk /*!< ADC channel 16 sampling time selection */ 1282 #define ADC_SMPR_SMPSEL17_Pos (25U) 1283 #define ADC_SMPR_SMPSEL17_Msk (0x1UL << ADC_SMPR_SMPSEL17_Pos) /*!< 0x02000000 */ 1284 #define ADC_SMPR_SMPSEL17 ADC_SMPR_SMPSEL17_Msk /*!< ADC channel 17 sampling time selection */ 1285 #define ADC_SMPR_SMPSEL18_Pos (26U) 1286 #define ADC_SMPR_SMPSEL18_Msk (0x1UL << ADC_SMPR_SMPSEL18_Pos) /*!< 0x04000000 */ 1287 #define ADC_SMPR_SMPSEL18 ADC_SMPR_SMPSEL18_Msk /*!< ADC channel 18 sampling time selection */ 1288 1289 /******************** Bit definition for ADC_AWD1TR register *******************/ 1290 #define ADC_AWD1TR_LT1_Pos (0U) 1291 #define ADC_AWD1TR_LT1_Msk (0xFFFUL << ADC_AWD1TR_LT1_Pos) /*!< 0x00000FFF */ 1292 #define ADC_AWD1TR_LT1 ADC_AWD1TR_LT1_Msk /*!< ADC analog watchdog 1 threshold low */ 1293 #define ADC_AWD1TR_LT1_0 (0x001UL << ADC_AWD1TR_LT1_Pos) /*!< 0x00000001 */ 1294 #define ADC_AWD1TR_LT1_1 (0x002UL << ADC_AWD1TR_LT1_Pos) /*!< 0x00000002 */ 1295 #define ADC_AWD1TR_LT1_2 (0x004UL << ADC_AWD1TR_LT1_Pos) /*!< 0x00000004 */ 1296 #define ADC_AWD1TR_LT1_3 (0x008UL << ADC_AWD1TR_LT1_Pos) /*!< 0x00000008 */ 1297 #define ADC_AWD1TR_LT1_4 (0x010UL << ADC_AWD1TR_LT1_Pos) /*!< 0x00000010 */ 1298 #define ADC_AWD1TR_LT1_5 (0x020UL << ADC_AWD1TR_LT1_Pos) /*!< 0x00000020 */ 1299 #define ADC_AWD1TR_LT1_6 (0x040UL << ADC_AWD1TR_LT1_Pos) /*!< 0x00000040 */ 1300 #define ADC_AWD1TR_LT1_7 (0x080UL << ADC_AWD1TR_LT1_Pos) /*!< 0x00000080 */ 1301 #define ADC_AWD1TR_LT1_8 (0x100UL << ADC_AWD1TR_LT1_Pos) /*!< 0x00000100 */ 1302 #define ADC_AWD1TR_LT1_9 (0x200UL << ADC_AWD1TR_LT1_Pos) /*!< 0x00000200 */ 1303 #define ADC_AWD1TR_LT1_10 (0x400UL << ADC_AWD1TR_LT1_Pos) /*!< 0x00000400 */ 1304 #define ADC_AWD1TR_LT1_11 (0x800UL << ADC_AWD1TR_LT1_Pos) /*!< 0x00000800 */ 1305 1306 #define ADC_AWD1TR_HT1_Pos (16U) 1307 #define ADC_AWD1TR_HT1_Msk (0xFFFUL << ADC_AWD1TR_HT1_Pos) /*!< 0x0FFF0000 */ 1308 #define ADC_AWD1TR_HT1 ADC_AWD1TR_HT1_Msk /*!< ADC Analog watchdog 1 threshold high */ 1309 #define ADC_AWD1TR_HT1_0 (0x001UL << ADC_AWD1TR_HT1_Pos) /*!< 0x00010000 */ 1310 #define ADC_AWD1TR_HT1_1 (0x002UL << ADC_AWD1TR_HT1_Pos) /*!< 0x00020000 */ 1311 #define ADC_AWD1TR_HT1_2 (0x004UL << ADC_AWD1TR_HT1_Pos) /*!< 0x00040000 */ 1312 #define ADC_AWD1TR_HT1_3 (0x008UL << ADC_AWD1TR_HT1_Pos) /*!< 0x00080000 */ 1313 #define ADC_AWD1TR_HT1_4 (0x010UL << ADC_AWD1TR_HT1_Pos) /*!< 0x00100000 */ 1314 #define ADC_AWD1TR_HT1_5 (0x020UL << ADC_AWD1TR_HT1_Pos) /*!< 0x00200000 */ 1315 #define ADC_AWD1TR_HT1_6 (0x040UL << ADC_AWD1TR_HT1_Pos) /*!< 0x00400000 */ 1316 #define ADC_AWD1TR_HT1_7 (0x080UL << ADC_AWD1TR_HT1_Pos) /*!< 0x00800000 */ 1317 #define ADC_AWD1TR_HT1_8 (0x100UL << ADC_AWD1TR_HT1_Pos) /*!< 0x01000000 */ 1318 #define ADC_AWD1TR_HT1_9 (0x200UL << ADC_AWD1TR_HT1_Pos) /*!< 0x02000000 */ 1319 #define ADC_AWD1TR_HT1_10 (0x400UL << ADC_AWD1TR_HT1_Pos) /*!< 0x04000000 */ 1320 #define ADC_AWD1TR_HT1_11 (0x800UL << ADC_AWD1TR_HT1_Pos) /*!< 0x08000000 */ 1321 1322 /* Legacy definitions */ 1323 #define ADC_TR1_LT1 ADC_AWD1TR_LT1 1324 #define ADC_TR1_LT1_0 ADC_AWD1TR_LT1_0 1325 #define ADC_TR1_LT1_1 ADC_AWD1TR_LT1_1 1326 #define ADC_TR1_LT1_2 ADC_AWD1TR_LT1_2 1327 #define ADC_TR1_LT1_3 ADC_AWD1TR_LT1_3 1328 #define ADC_TR1_LT1_4 ADC_AWD1TR_LT1_4 1329 #define ADC_TR1_LT1_5 ADC_AWD1TR_LT1_5 1330 #define ADC_TR1_LT1_6 ADC_AWD1TR_LT1_6 1331 #define ADC_TR1_LT1_7 ADC_AWD1TR_LT1_7 1332 #define ADC_TR1_LT1_8 ADC_AWD1TR_LT1_8 1333 #define ADC_TR1_LT1_9 ADC_AWD1TR_LT1_9 1334 #define ADC_TR1_LT1_10 ADC_AWD1TR_LT1_10 1335 #define ADC_TR1_LT1_11 ADC_AWD1TR_LT1_11 1336 1337 #define ADC_TR1_HT1 ADC_AWD1TR_HT1 1338 #define ADC_TR1_HT1_0 ADC_AWD1TR_HT1_0 1339 #define ADC_TR1_HT1_1 ADC_AWD1TR_HT1_1 1340 #define ADC_TR1_HT1_2 ADC_AWD1TR_HT1_2 1341 #define ADC_TR1_HT1_3 ADC_AWD1TR_HT1_3 1342 #define ADC_TR1_HT1_4 ADC_AWD1TR_HT1_4 1343 #define ADC_TR1_HT1_5 ADC_AWD1TR_HT1_5 1344 #define ADC_TR1_HT1_6 ADC_AWD1TR_HT1_6 1345 #define ADC_TR1_HT1_7 ADC_AWD1TR_HT1_7 1346 #define ADC_TR1_HT1_8 ADC_AWD1TR_HT1_8 1347 #define ADC_TR1_HT1_9 ADC_AWD1TR_HT1_9 1348 #define ADC_TR1_HT1_10 ADC_AWD1TR_HT1_10 1349 #define ADC_TR1_HT1_11 ADC_AWD1TR_HT1_11 1350 1351 /******************** Bit definition for ADC_AWD2TR register *******************/ 1352 #define ADC_AWD2TR_LT2_Pos (0U) 1353 #define ADC_AWD2TR_LT2_Msk (0xFFFUL << ADC_AWD2TR_LT2_Pos) /*!< 0x00000FFF */ 1354 #define ADC_AWD2TR_LT2 ADC_AWD2TR_LT2_Msk /*!< ADC analog watchdog 2 threshold low */ 1355 #define ADC_AWD2TR_LT2_0 (0x001UL << ADC_AWD2TR_LT2_Pos) /*!< 0x00000001 */ 1356 #define ADC_AWD2TR_LT2_1 (0x002UL << ADC_AWD2TR_LT2_Pos) /*!< 0x00000002 */ 1357 #define ADC_AWD2TR_LT2_2 (0x004UL << ADC_AWD2TR_LT2_Pos) /*!< 0x00000004 */ 1358 #define ADC_AWD2TR_LT2_3 (0x008UL << ADC_AWD2TR_LT2_Pos) /*!< 0x00000008 */ 1359 #define ADC_AWD2TR_LT2_4 (0x010UL << ADC_AWD2TR_LT2_Pos) /*!< 0x00000010 */ 1360 #define ADC_AWD2TR_LT2_5 (0x020UL << ADC_AWD2TR_LT2_Pos) /*!< 0x00000020 */ 1361 #define ADC_AWD2TR_LT2_6 (0x040UL << ADC_AWD2TR_LT2_Pos) /*!< 0x00000040 */ 1362 #define ADC_AWD2TR_LT2_7 (0x080UL << ADC_AWD2TR_LT2_Pos) /*!< 0x00000080 */ 1363 #define ADC_AWD2TR_LT2_8 (0x100UL << ADC_AWD2TR_LT2_Pos) /*!< 0x00000100 */ 1364 #define ADC_AWD2TR_LT2_9 (0x200UL << ADC_AWD2TR_LT2_Pos) /*!< 0x00000200 */ 1365 #define ADC_AWD2TR_LT2_10 (0x400UL << ADC_AWD2TR_LT2_Pos) /*!< 0x00000400 */ 1366 #define ADC_AWD2TR_LT2_11 (0x800UL << ADC_AWD2TR_LT2_Pos) /*!< 0x00000800 */ 1367 1368 #define ADC_AWD2TR_HT2_Pos (16U) 1369 #define ADC_AWD2TR_HT2_Msk (0xFFFUL << ADC_AWD2TR_HT2_Pos) /*!< 0x0FFF0000 */ 1370 #define ADC_AWD2TR_HT2 ADC_AWD2TR_HT2_Msk /*!< ADC analog watchdog 2 threshold high */ 1371 #define ADC_AWD2TR_HT2_0 (0x001UL << ADC_AWD2TR_HT2_Pos) /*!< 0x00010000 */ 1372 #define ADC_AWD2TR_HT2_1 (0x002UL << ADC_AWD2TR_HT2_Pos) /*!< 0x00020000 */ 1373 #define ADC_AWD2TR_HT2_2 (0x004UL << ADC_AWD2TR_HT2_Pos) /*!< 0x00040000 */ 1374 #define ADC_AWD2TR_HT2_3 (0x008UL << ADC_AWD2TR_HT2_Pos) /*!< 0x00080000 */ 1375 #define ADC_AWD2TR_HT2_4 (0x010UL << ADC_AWD2TR_HT2_Pos) /*!< 0x00100000 */ 1376 #define ADC_AWD2TR_HT2_5 (0x020UL << ADC_AWD2TR_HT2_Pos) /*!< 0x00200000 */ 1377 #define ADC_AWD2TR_HT2_6 (0x040UL << ADC_AWD2TR_HT2_Pos) /*!< 0x00400000 */ 1378 #define ADC_AWD2TR_HT2_7 (0x080UL << ADC_AWD2TR_HT2_Pos) /*!< 0x00800000 */ 1379 #define ADC_AWD2TR_HT2_8 (0x100UL << ADC_AWD2TR_HT2_Pos) /*!< 0x01000000 */ 1380 #define ADC_AWD2TR_HT2_9 (0x200UL << ADC_AWD2TR_HT2_Pos) /*!< 0x02000000 */ 1381 #define ADC_AWD2TR_HT2_10 (0x400UL << ADC_AWD2TR_HT2_Pos) /*!< 0x04000000 */ 1382 #define ADC_AWD2TR_HT2_11 (0x800UL << ADC_AWD2TR_HT2_Pos) /*!< 0x08000000 */ 1383 1384 /* Legacy definitions */ 1385 #define ADC_TR2_LT2 ADC_AWD2TR_LT2 1386 #define ADC_TR2_LT2_0 ADC_AWD2TR_LT2_0 1387 #define ADC_TR2_LT2_1 ADC_AWD2TR_LT2_1 1388 #define ADC_TR2_LT2_2 ADC_AWD2TR_LT2_2 1389 #define ADC_TR2_LT2_3 ADC_AWD2TR_LT2_3 1390 #define ADC_TR2_LT2_4 ADC_AWD2TR_LT2_4 1391 #define ADC_TR2_LT2_5 ADC_AWD2TR_LT2_5 1392 #define ADC_TR2_LT2_6 ADC_AWD2TR_LT2_6 1393 #define ADC_TR2_LT2_7 ADC_AWD2TR_LT2_7 1394 #define ADC_TR2_LT2_8 ADC_AWD2TR_LT2_8 1395 #define ADC_TR2_LT2_9 ADC_AWD2TR_LT2_9 1396 #define ADC_TR2_LT2_10 ADC_AWD2TR_LT2_10 1397 #define ADC_TR2_LT2_11 ADC_AWD2TR_LT2_11 1398 1399 #define ADC_TR2_HT2 ADC_AWD2TR_HT2 1400 #define ADC_TR2_HT2_0 ADC_AWD2TR_HT2_0 1401 #define ADC_TR2_HT2_1 ADC_AWD2TR_HT2_1 1402 #define ADC_TR2_HT2_2 ADC_AWD2TR_HT2_2 1403 #define ADC_TR2_HT2_3 ADC_AWD2TR_HT2_3 1404 #define ADC_TR2_HT2_4 ADC_AWD2TR_HT2_4 1405 #define ADC_TR2_HT2_5 ADC_AWD2TR_HT2_5 1406 #define ADC_TR2_HT2_6 ADC_AWD2TR_HT2_6 1407 #define ADC_TR2_HT2_7 ADC_AWD2TR_HT2_7 1408 #define ADC_TR2_HT2_8 ADC_AWD2TR_HT2_8 1409 #define ADC_TR2_HT2_9 ADC_AWD2TR_HT2_9 1410 #define ADC_TR2_HT2_10 ADC_AWD2TR_HT2_10 1411 #define ADC_TR2_HT2_11 ADC_AWD2TR_HT2_11 1412 1413 /******************** Bit definition for ADC_CHSELR register ****************/ 1414 #define ADC_CHSELR_CHSEL_Pos (0U) 1415 #define ADC_CHSELR_CHSEL_Msk (0x7FFFFUL << ADC_CHSELR_CHSEL_Pos) /*!< 0x0007FFFF */ 1416 #define ADC_CHSELR_CHSEL ADC_CHSELR_CHSEL_Msk /*!< ADC group regular sequencer channels, available when ADC_CFGR1_CHSELRMOD is reset */ 1417 #define ADC_CHSELR_CHSEL18_Pos (18U) 1418 #define ADC_CHSELR_CHSEL18_Msk (0x1UL << ADC_CHSELR_CHSEL18_Pos) /*!< 0x00040000 */ 1419 #define ADC_CHSELR_CHSEL18 ADC_CHSELR_CHSEL18_Msk /*!< ADC group regular sequencer channel 18, available when ADC_CFGR1_CHSELRMOD is reset */ 1420 #define ADC_CHSELR_CHSEL17_Pos (17U) 1421 #define ADC_CHSELR_CHSEL17_Msk (0x1UL << ADC_CHSELR_CHSEL17_Pos) /*!< 0x00020000 */ 1422 #define ADC_CHSELR_CHSEL17 ADC_CHSELR_CHSEL17_Msk /*!< ADC group regular sequencer channel 17, available when ADC_CFGR1_CHSELRMOD is reset */ 1423 #define ADC_CHSELR_CHSEL16_Pos (16U) 1424 #define ADC_CHSELR_CHSEL16_Msk (0x1UL << ADC_CHSELR_CHSEL16_Pos) /*!< 0x00010000 */ 1425 #define ADC_CHSELR_CHSEL16 ADC_CHSELR_CHSEL16_Msk /*!< ADC group regular sequencer channel 16, available when ADC_CFGR1_CHSELRMOD is reset */ 1426 #define ADC_CHSELR_CHSEL15_Pos (15U) 1427 #define ADC_CHSELR_CHSEL15_Msk (0x1UL << ADC_CHSELR_CHSEL15_Pos) /*!< 0x00008000 */ 1428 #define ADC_CHSELR_CHSEL15 ADC_CHSELR_CHSEL15_Msk /*!< ADC group regular sequencer channel 15, available when ADC_CFGR1_CHSELRMOD is reset */ 1429 #define ADC_CHSELR_CHSEL14_Pos (14U) 1430 #define ADC_CHSELR_CHSEL14_Msk (0x1UL << ADC_CHSELR_CHSEL14_Pos) /*!< 0x00004000 */ 1431 #define ADC_CHSELR_CHSEL14 ADC_CHSELR_CHSEL14_Msk /*!< ADC group regular sequencer channel 14, available when ADC_CFGR1_CHSELRMOD is reset */ 1432 #define ADC_CHSELR_CHSEL13_Pos (13U) 1433 #define ADC_CHSELR_CHSEL13_Msk (0x1UL << ADC_CHSELR_CHSEL13_Pos) /*!< 0x00002000 */ 1434 #define ADC_CHSELR_CHSEL13 ADC_CHSELR_CHSEL13_Msk /*!< ADC group regular sequencer channel 13, available when ADC_CFGR1_CHSELRMOD is reset */ 1435 #define ADC_CHSELR_CHSEL12_Pos (12U) 1436 #define ADC_CHSELR_CHSEL12_Msk (0x1UL << ADC_CHSELR_CHSEL12_Pos) /*!< 0x00001000 */ 1437 #define ADC_CHSELR_CHSEL12 ADC_CHSELR_CHSEL12_Msk /*!< ADC group regular sequencer channel 12, available when ADC_CFGR1_CHSELRMOD is reset */ 1438 #define ADC_CHSELR_CHSEL11_Pos (11U) 1439 #define ADC_CHSELR_CHSEL11_Msk (0x1UL << ADC_CHSELR_CHSEL11_Pos) /*!< 0x00000800 */ 1440 #define ADC_CHSELR_CHSEL11 ADC_CHSELR_CHSEL11_Msk /*!< ADC group regular sequencer channel 11, available when ADC_CFGR1_CHSELRMOD is reset */ 1441 #define ADC_CHSELR_CHSEL10_Pos (10U) 1442 #define ADC_CHSELR_CHSEL10_Msk (0x1UL << ADC_CHSELR_CHSEL10_Pos) /*!< 0x00000400 */ 1443 #define ADC_CHSELR_CHSEL10 ADC_CHSELR_CHSEL10_Msk /*!< ADC group regular sequencer channel 10, available when ADC_CFGR1_CHSELRMOD is reset */ 1444 #define ADC_CHSELR_CHSEL9_Pos (9U) 1445 #define ADC_CHSELR_CHSEL9_Msk (0x1UL << ADC_CHSELR_CHSEL9_Pos) /*!< 0x00000200 */ 1446 #define ADC_CHSELR_CHSEL9 ADC_CHSELR_CHSEL9_Msk /*!< ADC group regular sequencer channel 9, available when ADC_CFGR1_CHSELRMOD is reset */ 1447 #define ADC_CHSELR_CHSEL8_Pos (8U) 1448 #define ADC_CHSELR_CHSEL8_Msk (0x1UL << ADC_CHSELR_CHSEL8_Pos) /*!< 0x00000100 */ 1449 #define ADC_CHSELR_CHSEL8 ADC_CHSELR_CHSEL8_Msk /*!< ADC group regular sequencer channel 8, available when ADC_CFGR1_CHSELRMOD is reset */ 1450 #define ADC_CHSELR_CHSEL7_Pos (7U) 1451 #define ADC_CHSELR_CHSEL7_Msk (0x1UL << ADC_CHSELR_CHSEL7_Pos) /*!< 0x00000080 */ 1452 #define ADC_CHSELR_CHSEL7 ADC_CHSELR_CHSEL7_Msk /*!< ADC group regular sequencer channel 7, available when ADC_CFGR1_CHSELRMOD is reset */ 1453 #define ADC_CHSELR_CHSEL6_Pos (6U) 1454 #define ADC_CHSELR_CHSEL6_Msk (0x1UL << ADC_CHSELR_CHSEL6_Pos) /*!< 0x00000040 */ 1455 #define ADC_CHSELR_CHSEL6 ADC_CHSELR_CHSEL6_Msk /*!< ADC group regular sequencer channel 6, available when ADC_CFGR1_CHSELRMOD is reset */ 1456 #define ADC_CHSELR_CHSEL5_Pos (5U) 1457 #define ADC_CHSELR_CHSEL5_Msk (0x1UL << ADC_CHSELR_CHSEL5_Pos) /*!< 0x00000020 */ 1458 #define ADC_CHSELR_CHSEL5 ADC_CHSELR_CHSEL5_Msk /*!< ADC group regular sequencer channel 5, available when ADC_CFGR1_CHSELRMOD is reset */ 1459 #define ADC_CHSELR_CHSEL4_Pos (4U) 1460 #define ADC_CHSELR_CHSEL4_Msk (0x1UL << ADC_CHSELR_CHSEL4_Pos) /*!< 0x00000010 */ 1461 #define ADC_CHSELR_CHSEL4 ADC_CHSELR_CHSEL4_Msk /*!< ADC group regular sequencer channel 4, available when ADC_CFGR1_CHSELRMOD is reset */ 1462 #define ADC_CHSELR_CHSEL3_Pos (3U) 1463 #define ADC_CHSELR_CHSEL3_Msk (0x1UL << ADC_CHSELR_CHSEL3_Pos) /*!< 0x00000008 */ 1464 #define ADC_CHSELR_CHSEL3 ADC_CHSELR_CHSEL3_Msk /*!< ADC group regular sequencer channel 3, available when ADC_CFGR1_CHSELRMOD is reset */ 1465 #define ADC_CHSELR_CHSEL2_Pos (2U) 1466 #define ADC_CHSELR_CHSEL2_Msk (0x1UL << ADC_CHSELR_CHSEL2_Pos) /*!< 0x00000004 */ 1467 #define ADC_CHSELR_CHSEL2 ADC_CHSELR_CHSEL2_Msk /*!< ADC group regular sequencer channel 2, available when ADC_CFGR1_CHSELRMOD is reset */ 1468 #define ADC_CHSELR_CHSEL1_Pos (1U) 1469 #define ADC_CHSELR_CHSEL1_Msk (0x1UL << ADC_CHSELR_CHSEL1_Pos) /*!< 0x00000002 */ 1470 #define ADC_CHSELR_CHSEL1 ADC_CHSELR_CHSEL1_Msk /*!< ADC group regular sequencer channel 1, available when ADC_CFGR1_CHSELRMOD is reset */ 1471 #define ADC_CHSELR_CHSEL0_Pos (0U) 1472 #define ADC_CHSELR_CHSEL0_Msk (0x1UL << ADC_CHSELR_CHSEL0_Pos) /*!< 0x00000001 */ 1473 #define ADC_CHSELR_CHSEL0 ADC_CHSELR_CHSEL0_Msk /*!< ADC group regular sequencer channel 0, available when ADC_CFGR1_CHSELRMOD is reset */ 1474 1475 #define ADC_CHSELR_SQ_ALL_Pos (0U) 1476 #define ADC_CHSELR_SQ_ALL_Msk (0xFFFFFFFFUL << ADC_CHSELR_SQ_ALL_Pos) /*!< 0xFFFFFFFF */ 1477 #define ADC_CHSELR_SQ_ALL ADC_CHSELR_SQ_ALL_Msk /*!< ADC group regular sequencer all ranks, available when ADC_CFGR1_CHSELRMOD is set */ 1478 1479 #define ADC_CHSELR_SQ8_Pos (28U) 1480 #define ADC_CHSELR_SQ8_Msk (0xFUL << ADC_CHSELR_SQ8_Pos) /*!< 0xF0000000 */ 1481 #define ADC_CHSELR_SQ8 ADC_CHSELR_SQ8_Msk /*!< ADC group regular sequencer rank 8, available when ADC_CFGR1_CHSELRMOD is set */ 1482 #define ADC_CHSELR_SQ8_0 (0x1UL << ADC_CHSELR_SQ8_Pos) /*!< 0x10000000 */ 1483 #define ADC_CHSELR_SQ8_1 (0x2UL << ADC_CHSELR_SQ8_Pos) /*!< 0x20000000 */ 1484 #define ADC_CHSELR_SQ8_2 (0x4UL << ADC_CHSELR_SQ8_Pos) /*!< 0x40000000 */ 1485 #define ADC_CHSELR_SQ8_3 (0x8UL << ADC_CHSELR_SQ8_Pos) /*!< 0x80000000 */ 1486 1487 #define ADC_CHSELR_SQ7_Pos (24U) 1488 #define ADC_CHSELR_SQ7_Msk (0xFUL << ADC_CHSELR_SQ7_Pos) /*!< 0x0F000000 */ 1489 #define ADC_CHSELR_SQ7 ADC_CHSELR_SQ7_Msk /*!< ADC group regular sequencer rank 7, available when ADC_CFGR1_CHSELRMOD is set */ 1490 #define ADC_CHSELR_SQ7_0 (0x1UL << ADC_CHSELR_SQ7_Pos) /*!< 0x01000000 */ 1491 #define ADC_CHSELR_SQ7_1 (0x2UL << ADC_CHSELR_SQ7_Pos) /*!< 0x02000000 */ 1492 #define ADC_CHSELR_SQ7_2 (0x4UL << ADC_CHSELR_SQ7_Pos) /*!< 0x04000000 */ 1493 #define ADC_CHSELR_SQ7_3 (0x8UL << ADC_CHSELR_SQ7_Pos) /*!< 0x08000000 */ 1494 1495 #define ADC_CHSELR_SQ6_Pos (20U) 1496 #define ADC_CHSELR_SQ6_Msk (0xFUL << ADC_CHSELR_SQ6_Pos) /*!< 0x00F00000 */ 1497 #define ADC_CHSELR_SQ6 ADC_CHSELR_SQ6_Msk /*!< ADC group regular sequencer rank 6, available when ADC_CFGR1_CHSELRMOD is set */ 1498 #define ADC_CHSELR_SQ6_0 (0x1UL << ADC_CHSELR_SQ6_Pos) /*!< 0x00100000 */ 1499 #define ADC_CHSELR_SQ6_1 (0x2UL << ADC_CHSELR_SQ6_Pos) /*!< 0x00200000 */ 1500 #define ADC_CHSELR_SQ6_2 (0x4UL << ADC_CHSELR_SQ6_Pos) /*!< 0x00400000 */ 1501 #define ADC_CHSELR_SQ6_3 (0x8UL << ADC_CHSELR_SQ6_Pos) /*!< 0x00800000 */ 1502 1503 #define ADC_CHSELR_SQ5_Pos (16U) 1504 #define ADC_CHSELR_SQ5_Msk (0xFUL << ADC_CHSELR_SQ5_Pos) /*!< 0x000F0000 */ 1505 #define ADC_CHSELR_SQ5 ADC_CHSELR_SQ5_Msk /*!< ADC group regular sequencer rank 5, available when ADC_CFGR1_CHSELRMOD is set */ 1506 #define ADC_CHSELR_SQ5_0 (0x1UL << ADC_CHSELR_SQ5_Pos) /*!< 0x00010000 */ 1507 #define ADC_CHSELR_SQ5_1 (0x2UL << ADC_CHSELR_SQ5_Pos) /*!< 0x00020000 */ 1508 #define ADC_CHSELR_SQ5_2 (0x4UL << ADC_CHSELR_SQ5_Pos) /*!< 0x00040000 */ 1509 #define ADC_CHSELR_SQ5_3 (0x8UL << ADC_CHSELR_SQ5_Pos) /*!< 0x00080000 */ 1510 1511 #define ADC_CHSELR_SQ4_Pos (12U) 1512 #define ADC_CHSELR_SQ4_Msk (0xFUL << ADC_CHSELR_SQ4_Pos) /*!< 0x0000F000 */ 1513 #define ADC_CHSELR_SQ4 ADC_CHSELR_SQ4_Msk /*!< ADC group regular sequencer rank 4, available when ADC_CFGR1_CHSELRMOD is set */ 1514 #define ADC_CHSELR_SQ4_0 (0x1UL << ADC_CHSELR_SQ4_Pos) /*!< 0x00001000 */ 1515 #define ADC_CHSELR_SQ4_1 (0x2UL << ADC_CHSELR_SQ4_Pos) /*!< 0x00002000 */ 1516 #define ADC_CHSELR_SQ4_2 (0x4UL << ADC_CHSELR_SQ4_Pos) /*!< 0x00004000 */ 1517 #define ADC_CHSELR_SQ4_3 (0x8UL << ADC_CHSELR_SQ4_Pos) /*!< 0x00008000 */ 1518 1519 #define ADC_CHSELR_SQ3_Pos (8U) 1520 #define ADC_CHSELR_SQ3_Msk (0xFUL << ADC_CHSELR_SQ3_Pos) /*!< 0x00000F00 */ 1521 #define ADC_CHSELR_SQ3 ADC_CHSELR_SQ3_Msk /*!< ADC group regular sequencer rank 3, available when ADC_CFGR1_CHSELRMOD is set */ 1522 #define ADC_CHSELR_SQ3_0 (0x1UL << ADC_CHSELR_SQ3_Pos) /*!< 0x00000100 */ 1523 #define ADC_CHSELR_SQ3_1 (0x2UL << ADC_CHSELR_SQ3_Pos) /*!< 0x00000200 */ 1524 #define ADC_CHSELR_SQ3_2 (0x4UL << ADC_CHSELR_SQ3_Pos) /*!< 0x00000400 */ 1525 #define ADC_CHSELR_SQ3_3 (0x8UL << ADC_CHSELR_SQ3_Pos) /*!< 0x00000800 */ 1526 1527 #define ADC_CHSELR_SQ2_Pos (4U) 1528 #define ADC_CHSELR_SQ2_Msk (0xFUL << ADC_CHSELR_SQ2_Pos) /*!< 0x000000F0 */ 1529 #define ADC_CHSELR_SQ2 ADC_CHSELR_SQ2_Msk /*!< ADC group regular sequencer rank 2, available when ADC_CFGR1_CHSELRMOD is set */ 1530 #define ADC_CHSELR_SQ2_0 (0x1UL << ADC_CHSELR_SQ2_Pos) /*!< 0x00000010 */ 1531 #define ADC_CHSELR_SQ2_1 (0x2UL << ADC_CHSELR_SQ2_Pos) /*!< 0x00000020 */ 1532 #define ADC_CHSELR_SQ2_2 (0x4UL << ADC_CHSELR_SQ2_Pos) /*!< 0x00000040 */ 1533 #define ADC_CHSELR_SQ2_3 (0x8UL << ADC_CHSELR_SQ2_Pos) /*!< 0x00000080 */ 1534 1535 #define ADC_CHSELR_SQ1_Pos (0U) 1536 #define ADC_CHSELR_SQ1_Msk (0xFUL << ADC_CHSELR_SQ1_Pos) /*!< 0x0000000F */ 1537 #define ADC_CHSELR_SQ1 ADC_CHSELR_SQ1_Msk /*!< ADC group regular sequencer rank 1, available when ADC_CFGR1_CHSELRMOD is set */ 1538 #define ADC_CHSELR_SQ1_0 (0x1UL << ADC_CHSELR_SQ1_Pos) /*!< 0x00000001 */ 1539 #define ADC_CHSELR_SQ1_1 (0x2UL << ADC_CHSELR_SQ1_Pos) /*!< 0x00000002 */ 1540 #define ADC_CHSELR_SQ1_2 (0x4UL << ADC_CHSELR_SQ1_Pos) /*!< 0x00000004 */ 1541 #define ADC_CHSELR_SQ1_3 (0x8UL << ADC_CHSELR_SQ1_Pos) /*!< 0x00000008 */ 1542 1543 /******************** Bit definition for ADC_AWD3TR register *******************/ 1544 #define ADC_AWD3TR_LT3_Pos (0U) 1545 #define ADC_AWD3TR_LT3_Msk (0xFFFUL << ADC_AWD3TR_LT3_Pos) /*!< 0x00000FFF */ 1546 #define ADC_AWD3TR_LT3 ADC_AWD3TR_LT3_Msk /*!< ADC analog watchdog 3 threshold low */ 1547 #define ADC_AWD3TR_LT3_0 (0x001UL << ADC_AWD3TR_LT3_Pos) /*!< 0x00000001 */ 1548 #define ADC_AWD3TR_LT3_1 (0x002UL << ADC_AWD3TR_LT3_Pos) /*!< 0x00000002 */ 1549 #define ADC_AWD3TR_LT3_2 (0x004UL << ADC_AWD3TR_LT3_Pos) /*!< 0x00000004 */ 1550 #define ADC_AWD3TR_LT3_3 (0x008UL << ADC_AWD3TR_LT3_Pos) /*!< 0x00000008 */ 1551 #define ADC_AWD3TR_LT3_4 (0x010UL << ADC_AWD3TR_LT3_Pos) /*!< 0x00000010 */ 1552 #define ADC_AWD3TR_LT3_5 (0x020UL << ADC_AWD3TR_LT3_Pos) /*!< 0x00000020 */ 1553 #define ADC_AWD3TR_LT3_6 (0x040UL << ADC_AWD3TR_LT3_Pos) /*!< 0x00000040 */ 1554 #define ADC_AWD3TR_LT3_7 (0x080UL << ADC_AWD3TR_LT3_Pos) /*!< 0x00000080 */ 1555 #define ADC_AWD3TR_LT3_8 (0x100UL << ADC_AWD3TR_LT3_Pos) /*!< 0x00000100 */ 1556 #define ADC_AWD3TR_LT3_9 (0x200UL << ADC_AWD3TR_LT3_Pos) /*!< 0x00000200 */ 1557 #define ADC_AWD3TR_LT3_10 (0x400UL << ADC_AWD3TR_LT3_Pos) /*!< 0x00000400 */ 1558 #define ADC_AWD3TR_LT3_11 (0x800UL << ADC_AWD3TR_LT3_Pos) /*!< 0x00000800 */ 1559 1560 #define ADC_AWD3TR_HT3_Pos (16U) 1561 #define ADC_AWD3TR_HT3_Msk (0xFFFUL << ADC_AWD3TR_HT3_Pos) /*!< 0x0FFF0000 */ 1562 #define ADC_AWD3TR_HT3 ADC_AWD3TR_HT3_Msk /*!< ADC analog watchdog 3 threshold high */ 1563 #define ADC_AWD3TR_HT3_0 (0x001UL << ADC_AWD3TR_HT3_Pos) /*!< 0x00010000 */ 1564 #define ADC_AWD3TR_HT3_1 (0x002UL << ADC_AWD3TR_HT3_Pos) /*!< 0x00020000 */ 1565 #define ADC_AWD3TR_HT3_2 (0x004UL << ADC_AWD3TR_HT3_Pos) /*!< 0x00040000 */ 1566 #define ADC_AWD3TR_HT3_3 (0x008UL << ADC_AWD3TR_HT3_Pos) /*!< 0x00080000 */ 1567 #define ADC_AWD3TR_HT3_4 (0x010UL << ADC_AWD3TR_HT3_Pos) /*!< 0x00100000 */ 1568 #define ADC_AWD3TR_HT3_5 (0x020UL << ADC_AWD3TR_HT3_Pos) /*!< 0x00200000 */ 1569 #define ADC_AWD3TR_HT3_6 (0x040UL << ADC_AWD3TR_HT3_Pos) /*!< 0x00400000 */ 1570 #define ADC_AWD3TR_HT3_7 (0x080UL << ADC_AWD3TR_HT3_Pos) /*!< 0x00800000 */ 1571 #define ADC_AWD3TR_HT3_8 (0x100UL << ADC_AWD3TR_HT3_Pos) /*!< 0x01000000 */ 1572 #define ADC_AWD3TR_HT3_9 (0x200UL << ADC_AWD3TR_HT3_Pos) /*!< 0x02000000 */ 1573 #define ADC_AWD3TR_HT3_10 (0x400UL << ADC_AWD3TR_HT3_Pos) /*!< 0x04000000 */ 1574 #define ADC_AWD3TR_HT3_11 (0x800UL << ADC_AWD3TR_HT3_Pos) /*!< 0x08000000 */ 1575 1576 /* Legacy definitions */ 1577 #define ADC_TR3_LT3 ADC_AWD3TR_LT3 1578 #define ADC_TR3_LT3_0 ADC_AWD3TR_LT3_0 1579 #define ADC_TR3_LT3_1 ADC_AWD3TR_LT3_1 1580 #define ADC_TR3_LT3_2 ADC_AWD3TR_LT3_2 1581 #define ADC_TR3_LT3_3 ADC_AWD3TR_LT3_3 1582 #define ADC_TR3_LT3_4 ADC_AWD3TR_LT3_4 1583 #define ADC_TR3_LT3_5 ADC_AWD3TR_LT3_5 1584 #define ADC_TR3_LT3_6 ADC_AWD3TR_LT3_6 1585 #define ADC_TR3_LT3_7 ADC_AWD3TR_LT3_7 1586 #define ADC_TR3_LT3_8 ADC_AWD3TR_LT3_8 1587 #define ADC_TR3_LT3_9 ADC_AWD3TR_LT3_9 1588 #define ADC_TR3_LT3_10 ADC_AWD3TR_LT3_10 1589 #define ADC_TR3_LT3_11 ADC_AWD3TR_LT3_11 1590 1591 #define ADC_TR3_HT3 ADC_AWD3TR_HT3 1592 #define ADC_TR3_HT3_0 ADC_AWD3TR_HT3_0 1593 #define ADC_TR3_HT3_1 ADC_AWD3TR_HT3_1 1594 #define ADC_TR3_HT3_2 ADC_AWD3TR_HT3_2 1595 #define ADC_TR3_HT3_3 ADC_AWD3TR_HT3_3 1596 #define ADC_TR3_HT3_4 ADC_AWD3TR_HT3_4 1597 #define ADC_TR3_HT3_5 ADC_AWD3TR_HT3_5 1598 #define ADC_TR3_HT3_6 ADC_AWD3TR_HT3_6 1599 #define ADC_TR3_HT3_7 ADC_AWD3TR_HT3_7 1600 #define ADC_TR3_HT3_8 ADC_AWD3TR_HT3_8 1601 #define ADC_TR3_HT3_9 ADC_AWD3TR_HT3_9 1602 #define ADC_TR3_HT3_10 ADC_AWD3TR_HT3_10 1603 #define ADC_TR3_HT3_11 ADC_AWD3TR_HT3_11 1604 1605 /******************** Bit definition for ADC_DR register ********************/ 1606 #define ADC_DR_DATA_Pos (0U) 1607 #define ADC_DR_DATA_Msk (0xFFFFUL << ADC_DR_DATA_Pos) /*!< 0x0000FFFF */ 1608 #define ADC_DR_DATA ADC_DR_DATA_Msk /*!< ADC group regular conversion data */ 1609 #define ADC_DR_DATA_0 (0x0001UL << ADC_DR_DATA_Pos) /*!< 0x00000001 */ 1610 #define ADC_DR_DATA_1 (0x0002UL << ADC_DR_DATA_Pos) /*!< 0x00000002 */ 1611 #define ADC_DR_DATA_2 (0x0004UL << ADC_DR_DATA_Pos) /*!< 0x00000004 */ 1612 #define ADC_DR_DATA_3 (0x0008UL << ADC_DR_DATA_Pos) /*!< 0x00000008 */ 1613 #define ADC_DR_DATA_4 (0x0010UL << ADC_DR_DATA_Pos) /*!< 0x00000010 */ 1614 #define ADC_DR_DATA_5 (0x0020UL << ADC_DR_DATA_Pos) /*!< 0x00000020 */ 1615 #define ADC_DR_DATA_6 (0x0040UL << ADC_DR_DATA_Pos) /*!< 0x00000040 */ 1616 #define ADC_DR_DATA_7 (0x0080UL << ADC_DR_DATA_Pos) /*!< 0x00000080 */ 1617 #define ADC_DR_DATA_8 (0x0100UL << ADC_DR_DATA_Pos) /*!< 0x00000100 */ 1618 #define ADC_DR_DATA_9 (0x0200UL << ADC_DR_DATA_Pos) /*!< 0x00000200 */ 1619 #define ADC_DR_DATA_10 (0x0400UL << ADC_DR_DATA_Pos) /*!< 0x00000400 */ 1620 #define ADC_DR_DATA_11 (0x0800UL << ADC_DR_DATA_Pos) /*!< 0x00000800 */ 1621 #define ADC_DR_DATA_12 (0x1000UL << ADC_DR_DATA_Pos) /*!< 0x00001000 */ 1622 #define ADC_DR_DATA_13 (0x2000UL << ADC_DR_DATA_Pos) /*!< 0x00002000 */ 1623 #define ADC_DR_DATA_14 (0x4000UL << ADC_DR_DATA_Pos) /*!< 0x00004000 */ 1624 #define ADC_DR_DATA_15 (0x8000UL << ADC_DR_DATA_Pos) /*!< 0x00008000 */ 1625 1626 /******************** Bit definition for ADC_AWD2CR register ****************/ 1627 #define ADC_AWD2CR_AWD2CH_Pos (0U) 1628 #define ADC_AWD2CR_AWD2CH_Msk (0x7FFFFUL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x0007FFFF */ 1629 #define ADC_AWD2CR_AWD2CH ADC_AWD2CR_AWD2CH_Msk /*!< ADC analog watchdog 2 monitored channel selection */ 1630 #define ADC_AWD2CR_AWD2CH_0 (0x00001UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000001 */ 1631 #define ADC_AWD2CR_AWD2CH_1 (0x00002UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000002 */ 1632 #define ADC_AWD2CR_AWD2CH_2 (0x00004UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000004 */ 1633 #define ADC_AWD2CR_AWD2CH_3 (0x00008UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000008 */ 1634 #define ADC_AWD2CR_AWD2CH_4 (0x00010UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000010 */ 1635 #define ADC_AWD2CR_AWD2CH_5 (0x00020UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000020 */ 1636 #define ADC_AWD2CR_AWD2CH_6 (0x00040UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000040 */ 1637 #define ADC_AWD2CR_AWD2CH_7 (0x00080UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000080 */ 1638 #define ADC_AWD2CR_AWD2CH_8 (0x00100UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000100 */ 1639 #define ADC_AWD2CR_AWD2CH_9 (0x00200UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000200 */ 1640 #define ADC_AWD2CR_AWD2CH_10 (0x00400UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000400 */ 1641 #define ADC_AWD2CR_AWD2CH_11 (0x00800UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000800 */ 1642 #define ADC_AWD2CR_AWD2CH_12 (0x01000UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00001000 */ 1643 #define ADC_AWD2CR_AWD2CH_13 (0x02000UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00002000 */ 1644 #define ADC_AWD2CR_AWD2CH_14 (0x04000UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00004000 */ 1645 #define ADC_AWD2CR_AWD2CH_15 (0x08000UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00008000 */ 1646 #define ADC_AWD2CR_AWD2CH_16 (0x10000UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00010000 */ 1647 #define ADC_AWD2CR_AWD2CH_17 (0x20000UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00020000 */ 1648 #define ADC_AWD2CR_AWD2CH_18 (0x40000UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00040000 */ 1649 1650 /******************** Bit definition for ADC_AWD3CR register ****************/ 1651 #define ADC_AWD3CR_AWD3CH_Pos (0U) 1652 #define ADC_AWD3CR_AWD3CH_Msk (0x7FFFFUL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x0007FFFF */ 1653 #define ADC_AWD3CR_AWD3CH ADC_AWD3CR_AWD3CH_Msk /*!< ADC analog watchdog 3 monitored channel selection */ 1654 #define ADC_AWD3CR_AWD3CH_0 (0x00001UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000001 */ 1655 #define ADC_AWD3CR_AWD3CH_1 (0x00002UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000002 */ 1656 #define ADC_AWD3CR_AWD3CH_2 (0x00004UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000004 */ 1657 #define ADC_AWD3CR_AWD3CH_3 (0x00008UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000008 */ 1658 #define ADC_AWD3CR_AWD3CH_4 (0x00010UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000010 */ 1659 #define ADC_AWD3CR_AWD3CH_5 (0x00020UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000020 */ 1660 #define ADC_AWD3CR_AWD3CH_6 (0x00040UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000040 */ 1661 #define ADC_AWD3CR_AWD3CH_7 (0x00080UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000080 */ 1662 #define ADC_AWD3CR_AWD3CH_8 (0x00100UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000100 */ 1663 #define ADC_AWD3CR_AWD3CH_9 (0x00200UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000200 */ 1664 #define ADC_AWD3CR_AWD3CH_10 (0x00400UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000400 */ 1665 #define ADC_AWD3CR_AWD3CH_11 (0x00800UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000800 */ 1666 #define ADC_AWD3CR_AWD3CH_12 (0x01000UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00001000 */ 1667 #define ADC_AWD3CR_AWD3CH_13 (0x02000UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00002000 */ 1668 #define ADC_AWD3CR_AWD3CH_14 (0x04000UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00004000 */ 1669 #define ADC_AWD3CR_AWD3CH_15 (0x08000UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00008000 */ 1670 #define ADC_AWD3CR_AWD3CH_16 (0x10000UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00010000 */ 1671 #define ADC_AWD3CR_AWD3CH_17 (0x20000UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00020000 */ 1672 #define ADC_AWD3CR_AWD3CH_18 (0x40000UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00040000 */ 1673 1674 /******************** Bit definition for ADC_CALFACT register ***************/ 1675 #define ADC_CALFACT_CALFACT_Pos (0U) 1676 #define ADC_CALFACT_CALFACT_Msk (0x7FUL << ADC_CALFACT_CALFACT_Pos) /*!< 0x0000007F */ 1677 #define ADC_CALFACT_CALFACT ADC_CALFACT_CALFACT_Msk /*!< ADC calibration factor in single-ended mode */ 1678 #define ADC_CALFACT_CALFACT_0 (0x01UL << ADC_CALFACT_CALFACT_Pos) /*!< 0x00000001 */ 1679 #define ADC_CALFACT_CALFACT_1 (0x02UL << ADC_CALFACT_CALFACT_Pos) /*!< 0x00000002 */ 1680 #define ADC_CALFACT_CALFACT_2 (0x04UL << ADC_CALFACT_CALFACT_Pos) /*!< 0x00000004 */ 1681 #define ADC_CALFACT_CALFACT_3 (0x08UL << ADC_CALFACT_CALFACT_Pos) /*!< 0x00000008 */ 1682 #define ADC_CALFACT_CALFACT_4 (0x10UL << ADC_CALFACT_CALFACT_Pos) /*!< 0x00000010 */ 1683 #define ADC_CALFACT_CALFACT_5 (0x20UL << ADC_CALFACT_CALFACT_Pos) /*!< 0x00000020 */ 1684 #define ADC_CALFACT_CALFACT_6 (0x40UL << ADC_CALFACT_CALFACT_Pos) /*!< 0x00000040 */ 1685 1686 /************************* ADC Common registers *****************************/ 1687 /******************** Bit definition for ADC_CCR register *******************/ 1688 #define ADC_CCR_PRESC_Pos (18U) 1689 #define ADC_CCR_PRESC_Msk (0xFUL << ADC_CCR_PRESC_Pos) /*!< 0x003C0000 */ 1690 #define ADC_CCR_PRESC ADC_CCR_PRESC_Msk /*!< ADC common clock prescaler, only for clock source asynchronous */ 1691 #define ADC_CCR_PRESC_0 (0x1UL << ADC_CCR_PRESC_Pos) /*!< 0x00040000 */ 1692 #define ADC_CCR_PRESC_1 (0x2UL << ADC_CCR_PRESC_Pos) /*!< 0x00080000 */ 1693 #define ADC_CCR_PRESC_2 (0x4UL << ADC_CCR_PRESC_Pos) /*!< 0x00100000 */ 1694 #define ADC_CCR_PRESC_3 (0x8UL << ADC_CCR_PRESC_Pos) /*!< 0x00200000 */ 1695 1696 #define ADC_CCR_VREFEN_Pos (22U) 1697 #define ADC_CCR_VREFEN_Msk (0x1UL << ADC_CCR_VREFEN_Pos) /*!< 0x00400000 */ 1698 #define ADC_CCR_VREFEN ADC_CCR_VREFEN_Msk /*!< ADC internal path to VrefInt enable */ 1699 #define ADC_CCR_TSEN_Pos (23U) 1700 #define ADC_CCR_TSEN_Msk (0x1UL << ADC_CCR_TSEN_Pos) /*!< 0x00800000 */ 1701 #define ADC_CCR_TSEN ADC_CCR_TSEN_Msk /*!< ADC internal path to temperature sensor enable */ 1702 #define ADC_CCR_VBATEN_Pos (24U) 1703 #define ADC_CCR_VBATEN_Msk (0x1UL << ADC_CCR_VBATEN_Pos) /*!< 0x01000000 */ 1704 #define ADC_CCR_VBATEN ADC_CCR_VBATEN_Msk /*!< ADC internal path to battery voltage enable */ 1705 1706 /* Legacy */ 1707 #define ADC_CCR_LFMEN_Pos (25U) 1708 #define ADC_CCR_LFMEN_Msk (0x1UL << ADC_CCR_LFMEN_Pos) /*!< 0x02000000 */ 1709 #define ADC_CCR_LFMEN ADC_CCR_LFMEN_Msk /*!< Legacy feature, useless on STM32G0 (ADC common clock low frequency mode is automatically managed by ADC peripheral on STM32G0) */ 1710 1711 /******************************************************************************/ 1712 /* */ 1713 /* HDMI-CEC (CEC) */ 1714 /* */ 1715 /******************************************************************************/ 1716 1717 /******************* Bit definition for CEC_CR register *********************/ 1718 #define CEC_CR_CECEN_Pos (0U) 1719 #define CEC_CR_CECEN_Msk (0x1UL << CEC_CR_CECEN_Pos) /*!< 0x00000001 */ 1720 #define CEC_CR_CECEN CEC_CR_CECEN_Msk /*!< CEC Enable */ 1721 #define CEC_CR_TXSOM_Pos (1U) 1722 #define CEC_CR_TXSOM_Msk (0x1UL << CEC_CR_TXSOM_Pos) /*!< 0x00000002 */ 1723 #define CEC_CR_TXSOM CEC_CR_TXSOM_Msk /*!< CEC Tx Start Of Message */ 1724 #define CEC_CR_TXEOM_Pos (2U) 1725 #define CEC_CR_TXEOM_Msk (0x1UL << CEC_CR_TXEOM_Pos) /*!< 0x00000004 */ 1726 #define CEC_CR_TXEOM CEC_CR_TXEOM_Msk /*!< CEC Tx End Of Message */ 1727 1728 /******************* Bit definition for CEC_CFGR register *******************/ 1729 #define CEC_CFGR_SFT_Pos (0U) 1730 #define CEC_CFGR_SFT_Msk (0x7UL << CEC_CFGR_SFT_Pos) /*!< 0x00000007 */ 1731 #define CEC_CFGR_SFT CEC_CFGR_SFT_Msk /*!< CEC Signal Free Time */ 1732 #define CEC_CFGR_RXTOL_Pos (3U) 1733 #define CEC_CFGR_RXTOL_Msk (0x1UL << CEC_CFGR_RXTOL_Pos) /*!< 0x00000008 */ 1734 #define CEC_CFGR_RXTOL CEC_CFGR_RXTOL_Msk /*!< CEC Tolerance */ 1735 #define CEC_CFGR_BRESTP_Pos (4U) 1736 #define CEC_CFGR_BRESTP_Msk (0x1UL << CEC_CFGR_BRESTP_Pos) /*!< 0x00000010 */ 1737 #define CEC_CFGR_BRESTP CEC_CFGR_BRESTP_Msk /*!< CEC Rx Stop */ 1738 #define CEC_CFGR_BREGEN_Pos (5U) 1739 #define CEC_CFGR_BREGEN_Msk (0x1UL << CEC_CFGR_BREGEN_Pos) /*!< 0x00000020 */ 1740 #define CEC_CFGR_BREGEN CEC_CFGR_BREGEN_Msk /*!< CEC Bit Rising Error generation */ 1741 #define CEC_CFGR_LBPEGEN_Pos (6U) 1742 #define CEC_CFGR_LBPEGEN_Msk (0x1UL << CEC_CFGR_LBPEGEN_Pos) /*!< 0x00000040 */ 1743 #define CEC_CFGR_LBPEGEN CEC_CFGR_LBPEGEN_Msk /*!< CEC Long Bit Period Error gener. */ 1744 #define CEC_CFGR_BRDNOGEN_Pos (7U) 1745 #define CEC_CFGR_BRDNOGEN_Msk (0x1UL << CEC_CFGR_BRDNOGEN_Pos) /*!< 0x00000080 */ 1746 #define CEC_CFGR_BRDNOGEN CEC_CFGR_BRDNOGEN_Msk /*!< CEC Broadcast No Error generation */ 1747 #define CEC_CFGR_SFTOPT_Pos (8U) 1748 #define CEC_CFGR_SFTOPT_Msk (0x1UL << CEC_CFGR_SFTOPT_Pos) /*!< 0x00000100 */ 1749 #define CEC_CFGR_SFTOPT CEC_CFGR_SFTOPT_Msk /*!< CEC Signal Free Time optional */ 1750 #define CEC_CFGR_OAR_Pos (16U) 1751 #define CEC_CFGR_OAR_Msk (0x7FFFUL << CEC_CFGR_OAR_Pos) /*!< 0x7FFF0000 */ 1752 #define CEC_CFGR_OAR CEC_CFGR_OAR_Msk /*!< CEC Own Address */ 1753 #define CEC_CFGR_LSTN_Pos (31U) 1754 #define CEC_CFGR_LSTN_Msk (0x1UL << CEC_CFGR_LSTN_Pos) /*!< 0x80000000 */ 1755 #define CEC_CFGR_LSTN CEC_CFGR_LSTN_Msk /*!< CEC Listen mode */ 1756 1757 /******************* Bit definition for CEC_TXDR register *******************/ 1758 #define CEC_TXDR_TXD_Pos (0U) 1759 #define CEC_TXDR_TXD_Msk (0xFFUL << CEC_TXDR_TXD_Pos) /*!< 0x000000FF */ 1760 #define CEC_TXDR_TXD CEC_TXDR_TXD_Msk /*!< CEC Tx Data */ 1761 1762 /******************* Bit definition for CEC_RXDR register *******************/ 1763 #define CEC_RXDR_RXD_Pos (0U) 1764 #define CEC_RXDR_RXD_Msk (0xFFUL << CEC_RXDR_RXD_Pos) /*!< 0x000000FF */ 1765 #define CEC_RXDR_RXD CEC_RXDR_RXD_Msk /*!< CEC Rx Data */ 1766 1767 /******************* Bit definition for CEC_ISR register ********************/ 1768 #define CEC_ISR_RXBR_Pos (0U) 1769 #define CEC_ISR_RXBR_Msk (0x1UL << CEC_ISR_RXBR_Pos) /*!< 0x00000001 */ 1770 #define CEC_ISR_RXBR CEC_ISR_RXBR_Msk /*!< CEC Rx-Byte Received */ 1771 #define CEC_ISR_RXEND_Pos (1U) 1772 #define CEC_ISR_RXEND_Msk (0x1UL << CEC_ISR_RXEND_Pos) /*!< 0x00000002 */ 1773 #define CEC_ISR_RXEND CEC_ISR_RXEND_Msk /*!< CEC End Of Reception */ 1774 #define CEC_ISR_RXOVR_Pos (2U) 1775 #define CEC_ISR_RXOVR_Msk (0x1UL << CEC_ISR_RXOVR_Pos) /*!< 0x00000004 */ 1776 #define CEC_ISR_RXOVR CEC_ISR_RXOVR_Msk /*!< CEC Rx-Overrun */ 1777 #define CEC_ISR_BRE_Pos (3U) 1778 #define CEC_ISR_BRE_Msk (0x1UL << CEC_ISR_BRE_Pos) /*!< 0x00000008 */ 1779 #define CEC_ISR_BRE CEC_ISR_BRE_Msk /*!< CEC Rx Bit Rising Error */ 1780 #define CEC_ISR_SBPE_Pos (4U) 1781 #define CEC_ISR_SBPE_Msk (0x1UL << CEC_ISR_SBPE_Pos) /*!< 0x00000010 */ 1782 #define CEC_ISR_SBPE CEC_ISR_SBPE_Msk /*!< CEC Rx Short Bit period Error */ 1783 #define CEC_ISR_LBPE_Pos (5U) 1784 #define CEC_ISR_LBPE_Msk (0x1UL << CEC_ISR_LBPE_Pos) /*!< 0x00000020 */ 1785 #define CEC_ISR_LBPE CEC_ISR_LBPE_Msk /*!< CEC Rx Long Bit period Error */ 1786 #define CEC_ISR_RXACKE_Pos (6U) 1787 #define CEC_ISR_RXACKE_Msk (0x1UL << CEC_ISR_RXACKE_Pos) /*!< 0x00000040 */ 1788 #define CEC_ISR_RXACKE CEC_ISR_RXACKE_Msk /*!< CEC Rx Missing Acknowledge */ 1789 #define CEC_ISR_ARBLST_Pos (7U) 1790 #define CEC_ISR_ARBLST_Msk (0x1UL << CEC_ISR_ARBLST_Pos) /*!< 0x00000080 */ 1791 #define CEC_ISR_ARBLST CEC_ISR_ARBLST_Msk /*!< CEC Arbitration Lost */ 1792 #define CEC_ISR_TXBR_Pos (8U) 1793 #define CEC_ISR_TXBR_Msk (0x1UL << CEC_ISR_TXBR_Pos) /*!< 0x00000100 */ 1794 #define CEC_ISR_TXBR CEC_ISR_TXBR_Msk /*!< CEC Tx Byte Request */ 1795 #define CEC_ISR_TXEND_Pos (9U) 1796 #define CEC_ISR_TXEND_Msk (0x1UL << CEC_ISR_TXEND_Pos) /*!< 0x00000200 */ 1797 #define CEC_ISR_TXEND CEC_ISR_TXEND_Msk /*!< CEC End of Transmission */ 1798 #define CEC_ISR_TXUDR_Pos (10U) 1799 #define CEC_ISR_TXUDR_Msk (0x1UL << CEC_ISR_TXUDR_Pos) /*!< 0x00000400 */ 1800 #define CEC_ISR_TXUDR CEC_ISR_TXUDR_Msk /*!< CEC Tx-Buffer Underrun */ 1801 #define CEC_ISR_TXERR_Pos (11U) 1802 #define CEC_ISR_TXERR_Msk (0x1UL << CEC_ISR_TXERR_Pos) /*!< 0x00000800 */ 1803 #define CEC_ISR_TXERR CEC_ISR_TXERR_Msk /*!< CEC Tx-Error */ 1804 #define CEC_ISR_TXACKE_Pos (12U) 1805 #define CEC_ISR_TXACKE_Msk (0x1UL << CEC_ISR_TXACKE_Pos) /*!< 0x00001000 */ 1806 #define CEC_ISR_TXACKE CEC_ISR_TXACKE_Msk /*!< CEC Tx Missing Acknowledge */ 1807 1808 /******************* Bit definition for CEC_IER register ********************/ 1809 #define CEC_IER_RXBRIE_Pos (0U) 1810 #define CEC_IER_RXBRIE_Msk (0x1UL << CEC_IER_RXBRIE_Pos) /*!< 0x00000001 */ 1811 #define CEC_IER_RXBRIE CEC_IER_RXBRIE_Msk /*!< CEC Rx-Byte Received IT Enable */ 1812 #define CEC_IER_RXENDIE_Pos (1U) 1813 #define CEC_IER_RXENDIE_Msk (0x1UL << CEC_IER_RXENDIE_Pos) /*!< 0x00000002 */ 1814 #define CEC_IER_RXENDIE CEC_IER_RXENDIE_Msk /*!< CEC End Of Reception IT Enable */ 1815 #define CEC_IER_RXOVRIE_Pos (2U) 1816 #define CEC_IER_RXOVRIE_Msk (0x1UL << CEC_IER_RXOVRIE_Pos) /*!< 0x00000004 */ 1817 #define CEC_IER_RXOVRIE CEC_IER_RXOVRIE_Msk /*!< CEC Rx-Overrun IT Enable */ 1818 #define CEC_IER_BREIE_Pos (3U) 1819 #define CEC_IER_BREIE_Msk (0x1UL << CEC_IER_BREIE_Pos) /*!< 0x00000008 */ 1820 #define CEC_IER_BREIE CEC_IER_BREIE_Msk /*!< CEC Rx Bit Rising Error IT Enable */ 1821 #define CEC_IER_SBPEIE_Pos (4U) 1822 #define CEC_IER_SBPEIE_Msk (0x1UL << CEC_IER_SBPEIE_Pos) /*!< 0x00000010 */ 1823 #define CEC_IER_SBPEIE CEC_IER_SBPEIE_Msk /*!< CEC Rx Short Bit period Error IT Enable*/ 1824 #define CEC_IER_LBPEIE_Pos (5U) 1825 #define CEC_IER_LBPEIE_Msk (0x1UL << CEC_IER_LBPEIE_Pos) /*!< 0x00000020 */ 1826 #define CEC_IER_LBPEIE CEC_IER_LBPEIE_Msk /*!< CEC Rx Long Bit period Error IT Enable */ 1827 #define CEC_IER_RXACKEIE_Pos (6U) 1828 #define CEC_IER_RXACKEIE_Msk (0x1UL << CEC_IER_RXACKEIE_Pos) /*!< 0x00000040 */ 1829 #define CEC_IER_RXACKEIE CEC_IER_RXACKEIE_Msk /*!< CEC Rx Missing Acknowledge IT Enable */ 1830 #define CEC_IER_ARBLSTIE_Pos (7U) 1831 #define CEC_IER_ARBLSTIE_Msk (0x1UL << CEC_IER_ARBLSTIE_Pos) /*!< 0x00000080 */ 1832 #define CEC_IER_ARBLSTIE CEC_IER_ARBLSTIE_Msk /*!< CEC Arbitration Lost IT Enable */ 1833 #define CEC_IER_TXBRIE_Pos (8U) 1834 #define CEC_IER_TXBRIE_Msk (0x1UL << CEC_IER_TXBRIE_Pos) /*!< 0x00000100 */ 1835 #define CEC_IER_TXBRIE CEC_IER_TXBRIE_Msk /*!< CEC Tx Byte Request IT Enable */ 1836 #define CEC_IER_TXENDIE_Pos (9U) 1837 #define CEC_IER_TXENDIE_Msk (0x1UL << CEC_IER_TXENDIE_Pos) /*!< 0x00000200 */ 1838 #define CEC_IER_TXENDIE CEC_IER_TXENDIE_Msk /*!< CEC End of Transmission IT Enable */ 1839 #define CEC_IER_TXUDRIE_Pos (10U) 1840 #define CEC_IER_TXUDRIE_Msk (0x1UL << CEC_IER_TXUDRIE_Pos) /*!< 0x00000400 */ 1841 #define CEC_IER_TXUDRIE CEC_IER_TXUDRIE_Msk /*!< CEC Tx-Buffer Underrun IT Enable */ 1842 #define CEC_IER_TXERRIE_Pos (11U) 1843 #define CEC_IER_TXERRIE_Msk (0x1UL << CEC_IER_TXERRIE_Pos) /*!< 0x00000800 */ 1844 #define CEC_IER_TXERRIE CEC_IER_TXERRIE_Msk /*!< CEC Tx-Error IT Enable */ 1845 #define CEC_IER_TXACKEIE_Pos (12U) 1846 #define CEC_IER_TXACKEIE_Msk (0x1UL << CEC_IER_TXACKEIE_Pos) /*!< 0x00001000 */ 1847 #define CEC_IER_TXACKEIE CEC_IER_TXACKEIE_Msk /*!< CEC Tx Missing Acknowledge IT Enable */ 1848 1849 /******************************************************************************/ 1850 /* */ 1851 /* CRC calculation unit */ 1852 /* */ 1853 /******************************************************************************/ 1854 /******************* Bit definition for CRC_DR register *********************/ 1855 #define CRC_DR_DR_Pos (0U) 1856 #define CRC_DR_DR_Msk (0xFFFFFFFFUL << CRC_DR_DR_Pos) /*!< 0xFFFFFFFF */ 1857 #define CRC_DR_DR CRC_DR_DR_Msk /*!< Data register bits */ 1858 1859 /******************* Bit definition for CRC_IDR register ********************/ 1860 #define CRC_IDR_IDR_Pos (0U) 1861 #define CRC_IDR_IDR_Msk (0xFFFFFFFFUL << CRC_IDR_IDR_Pos) /*!< 0xFFFFFFFF */ 1862 #define CRC_IDR_IDR CRC_IDR_IDR_Msk /*!< General-purpose 32-bits data register bits */ 1863 1864 /******************** Bit definition for CRC_CR register ********************/ 1865 #define CRC_CR_RESET_Pos (0U) 1866 #define CRC_CR_RESET_Msk (0x1UL << CRC_CR_RESET_Pos) /*!< 0x00000001 */ 1867 #define CRC_CR_RESET CRC_CR_RESET_Msk /*!< RESET the CRC computation unit bit */ 1868 #define CRC_CR_POLYSIZE_Pos (3U) 1869 #define CRC_CR_POLYSIZE_Msk (0x3UL << CRC_CR_POLYSIZE_Pos) /*!< 0x00000018 */ 1870 #define CRC_CR_POLYSIZE CRC_CR_POLYSIZE_Msk /*!< Polynomial size bits */ 1871 #define CRC_CR_POLYSIZE_0 (0x1UL << CRC_CR_POLYSIZE_Pos) /*!< 0x00000008 */ 1872 #define CRC_CR_POLYSIZE_1 (0x2UL << CRC_CR_POLYSIZE_Pos) /*!< 0x00000010 */ 1873 #define CRC_CR_REV_IN_Pos (5U) 1874 #define CRC_CR_REV_IN_Msk (0x3UL << CRC_CR_REV_IN_Pos) /*!< 0x00000060 */ 1875 #define CRC_CR_REV_IN CRC_CR_REV_IN_Msk /*!< REV_IN Reverse Input Data bits */ 1876 #define CRC_CR_REV_IN_0 (0x1UL << CRC_CR_REV_IN_Pos) /*!< 0x00000020 */ 1877 #define CRC_CR_REV_IN_1 (0x2UL << CRC_CR_REV_IN_Pos) /*!< 0x00000040 */ 1878 #define CRC_CR_REV_OUT_Pos (7U) 1879 #define CRC_CR_REV_OUT_Msk (0x1UL << CRC_CR_REV_OUT_Pos) /*!< 0x00000080 */ 1880 #define CRC_CR_REV_OUT CRC_CR_REV_OUT_Msk /*!< REV_OUT Reverse Output Data bits */ 1881 1882 /******************* Bit definition for CRC_INIT register *******************/ 1883 #define CRC_INIT_INIT_Pos (0U) 1884 #define CRC_INIT_INIT_Msk (0xFFFFFFFFUL << CRC_INIT_INIT_Pos) /*!< 0xFFFFFFFF */ 1885 #define CRC_INIT_INIT CRC_INIT_INIT_Msk /*!< Initial CRC value bits */ 1886 1887 /******************* Bit definition for CRC_POL register ********************/ 1888 #define CRC_POL_POL_Pos (0U) 1889 #define CRC_POL_POL_Msk (0xFFFFFFFFUL << CRC_POL_POL_Pos) /*!< 0xFFFFFFFF */ 1890 #define CRC_POL_POL CRC_POL_POL_Msk /*!< Coefficients of the polynomial */ 1891 1892 1893 /******************************************************************************/ 1894 /* */ 1895 /* Digital to Analog Converter */ 1896 /* */ 1897 /******************************************************************************/ 1898 /* 1899 * @brief Specific device feature definitions 1900 */ 1901 #define DAC_ADDITIONAL_TRIGGERS_SUPPORT 1902 1903 /******************** Bit definition for DAC_CR register ********************/ 1904 #define DAC_CR_EN1_Pos (0U) 1905 #define DAC_CR_EN1_Msk (0x1UL << DAC_CR_EN1_Pos) /*!< 0x00000001 */ 1906 #define DAC_CR_EN1 DAC_CR_EN1_Msk /*!<DAC channel1 enable */ 1907 #define DAC_CR_TEN1_Pos (1U) 1908 #define DAC_CR_TEN1_Msk (0x1UL << DAC_CR_TEN1_Pos) /*!< 0x00000002 */ 1909 #define DAC_CR_TEN1 DAC_CR_TEN1_Msk /*!<DAC channel1 Trigger enable */ 1910 1911 #define DAC_CR_TSEL1_Pos (2U) 1912 #define DAC_CR_TSEL1_Msk (0xFUL << DAC_CR_TSEL1_Pos) /*!< 0x0000003C */ 1913 #define DAC_CR_TSEL1 DAC_CR_TSEL1_Msk /*!<TSEL1[3:0] (DAC channel1 Trigger selection) */ 1914 #define DAC_CR_TSEL1_0 (0x1UL << DAC_CR_TSEL1_Pos) /*!< 0x00000004 */ 1915 #define DAC_CR_TSEL1_1 (0x2UL << DAC_CR_TSEL1_Pos) /*!< 0x00000008 */ 1916 #define DAC_CR_TSEL1_2 (0x4UL << DAC_CR_TSEL1_Pos) /*!< 0x00000010 */ 1917 #define DAC_CR_TSEL1_3 (0x8UL << DAC_CR_TSEL1_Pos) /*!< 0x00000020 */ 1918 1919 #define DAC_CR_WAVE1_Pos (6U) 1920 #define DAC_CR_WAVE1_Msk (0x3UL << DAC_CR_WAVE1_Pos) /*!< 0x000000C0 */ 1921 #define DAC_CR_WAVE1 DAC_CR_WAVE1_Msk /*!<WAVE1[1:0] (DAC channel1 noise/triangle wave generation enable) */ 1922 #define DAC_CR_WAVE1_0 (0x1UL << DAC_CR_WAVE1_Pos) /*!< 0x00000040 */ 1923 #define DAC_CR_WAVE1_1 (0x2UL << DAC_CR_WAVE1_Pos) /*!< 0x00000080 */ 1924 1925 #define DAC_CR_MAMP1_Pos (8U) 1926 #define DAC_CR_MAMP1_Msk (0xFUL << DAC_CR_MAMP1_Pos) /*!< 0x00000F00 */ 1927 #define DAC_CR_MAMP1 DAC_CR_MAMP1_Msk /*!<MAMP1[3:0] (DAC channel1 Mask/Amplitude selector) */ 1928 #define DAC_CR_MAMP1_0 (0x1UL << DAC_CR_MAMP1_Pos) /*!< 0x00000100 */ 1929 #define DAC_CR_MAMP1_1 (0x2UL << DAC_CR_MAMP1_Pos) /*!< 0x00000200 */ 1930 #define DAC_CR_MAMP1_2 (0x4UL << DAC_CR_MAMP1_Pos) /*!< 0x00000400 */ 1931 #define DAC_CR_MAMP1_3 (0x8UL << DAC_CR_MAMP1_Pos) /*!< 0x00000800 */ 1932 1933 #define DAC_CR_DMAEN1_Pos (12U) 1934 #define DAC_CR_DMAEN1_Msk (0x1UL << DAC_CR_DMAEN1_Pos) /*!< 0x00001000 */ 1935 #define DAC_CR_DMAEN1 DAC_CR_DMAEN1_Msk /*!<DAC channel1 DMA enable */ 1936 #define DAC_CR_DMAUDRIE1_Pos (13U) 1937 #define DAC_CR_DMAUDRIE1_Msk (0x1UL << DAC_CR_DMAUDRIE1_Pos) /*!< 0x00002000 */ 1938 #define DAC_CR_DMAUDRIE1 DAC_CR_DMAUDRIE1_Msk /*!<DAC channel 1 DMA underrun interrupt enable >*/ 1939 #define DAC_CR_CEN1_Pos (14U) 1940 #define DAC_CR_CEN1_Msk (0x1UL << DAC_CR_CEN1_Pos) /*!< 0x00004000 */ 1941 #define DAC_CR_CEN1 DAC_CR_CEN1_Msk /*!<DAC channel 1 calibration enable >*/ 1942 1943 #define DAC_CR_EN2_Pos (16U) 1944 #define DAC_CR_EN2_Msk (0x1UL << DAC_CR_EN2_Pos) /*!< 0x00010000 */ 1945 #define DAC_CR_EN2 DAC_CR_EN2_Msk /*!<DAC channel2 enable */ 1946 #define DAC_CR_TEN2_Pos (17U) 1947 #define DAC_CR_TEN2_Msk (0x1UL << DAC_CR_TEN2_Pos) /*!< 0x00020000 */ 1948 #define DAC_CR_TEN2 DAC_CR_TEN2_Msk /*!<DAC channel2 Trigger enable */ 1949 1950 #define DAC_CR_TSEL2_Pos (18U) 1951 #define DAC_CR_TSEL2_Msk (0xFUL << DAC_CR_TSEL2_Pos) /*!< 0x003C0000 */ 1952 #define DAC_CR_TSEL2 DAC_CR_TSEL2_Msk /*!<TSEL2[2:0] (DAC channel2 Trigger selection) */ 1953 #define DAC_CR_TSEL2_0 (0x1UL << DAC_CR_TSEL2_Pos) /*!< 0x00040000 */ 1954 #define DAC_CR_TSEL2_1 (0x2UL << DAC_CR_TSEL2_Pos) /*!< 0x00080000 */ 1955 #define DAC_CR_TSEL2_2 (0x4UL << DAC_CR_TSEL2_Pos) /*!< 0x00100000 */ 1956 #define DAC_CR_TSEL2_3 (0x8UL << DAC_CR_TSEL2_Pos) /*!< 0x00200000 */ 1957 1958 #define DAC_CR_WAVE2_Pos (22U) 1959 #define DAC_CR_WAVE2_Msk (0x3UL << DAC_CR_WAVE2_Pos) /*!< 0x00C00000 */ 1960 #define DAC_CR_WAVE2 DAC_CR_WAVE2_Msk /*!<WAVE2[1:0] (DAC channel2 noise/triangle wave generation enable) */ 1961 #define DAC_CR_WAVE2_0 (0x1UL << DAC_CR_WAVE2_Pos) /*!< 0x00400000 */ 1962 #define DAC_CR_WAVE2_1 (0x2UL << DAC_CR_WAVE2_Pos) /*!< 0x00800000 */ 1963 1964 #define DAC_CR_MAMP2_Pos (24U) 1965 #define DAC_CR_MAMP2_Msk (0xFUL << DAC_CR_MAMP2_Pos) /*!< 0x0F000000 */ 1966 #define DAC_CR_MAMP2 DAC_CR_MAMP2_Msk /*!<MAMP2[3:0] (DAC channel2 Mask/Amplitude selector) */ 1967 #define DAC_CR_MAMP2_0 (0x1UL << DAC_CR_MAMP2_Pos) /*!< 0x01000000 */ 1968 #define DAC_CR_MAMP2_1 (0x2UL << DAC_CR_MAMP2_Pos) /*!< 0x02000000 */ 1969 #define DAC_CR_MAMP2_2 (0x4UL << DAC_CR_MAMP2_Pos) /*!< 0x04000000 */ 1970 #define DAC_CR_MAMP2_3 (0x8UL << DAC_CR_MAMP2_Pos) /*!< 0x08000000 */ 1971 1972 #define DAC_CR_DMAEN2_Pos (28U) 1973 #define DAC_CR_DMAEN2_Msk (0x1UL << DAC_CR_DMAEN2_Pos) /*!< 0x10000000 */ 1974 #define DAC_CR_DMAEN2 DAC_CR_DMAEN2_Msk /*!<DAC channel2 DMA enabled */ 1975 #define DAC_CR_DMAUDRIE2_Pos (29U) 1976 #define DAC_CR_DMAUDRIE2_Msk (0x1UL << DAC_CR_DMAUDRIE2_Pos) /*!< 0x20000000 */ 1977 #define DAC_CR_DMAUDRIE2 DAC_CR_DMAUDRIE2_Msk /*!<DAC channel2 DMA underrun interrupt enable >*/ 1978 #define DAC_CR_CEN2_Pos (30U) 1979 #define DAC_CR_CEN2_Msk (0x1UL << DAC_CR_CEN2_Pos) /*!< 0x40000000 */ 1980 #define DAC_CR_CEN2 DAC_CR_CEN2_Msk /*!<DAC channel2 calibration enable >*/ 1981 1982 /***************** Bit definition for DAC_SWTRIGR register ******************/ 1983 #define DAC_SWTRIGR_SWTRIG1_Pos (0U) 1984 #define DAC_SWTRIGR_SWTRIG1_Msk (0x1UL << DAC_SWTRIGR_SWTRIG1_Pos) /*!< 0x00000001 */ 1985 #define DAC_SWTRIGR_SWTRIG1 DAC_SWTRIGR_SWTRIG1_Msk /*!<DAC channel1 software trigger */ 1986 #define DAC_SWTRIGR_SWTRIG2_Pos (1U) 1987 #define DAC_SWTRIGR_SWTRIG2_Msk (0x1UL << DAC_SWTRIGR_SWTRIG2_Pos) /*!< 0x00000002 */ 1988 #define DAC_SWTRIGR_SWTRIG2 DAC_SWTRIGR_SWTRIG2_Msk /*!<DAC channel2 software trigger */ 1989 1990 /***************** Bit definition for DAC_DHR12R1 register ******************/ 1991 #define DAC_DHR12R1_DACC1DHR_Pos (0U) 1992 #define DAC_DHR12R1_DACC1DHR_Msk (0xFFFUL << DAC_DHR12R1_DACC1DHR_Pos) /*!< 0x00000FFF */ 1993 #define DAC_DHR12R1_DACC1DHR DAC_DHR12R1_DACC1DHR_Msk /*!<DAC channel1 12-bit Right aligned data */ 1994 1995 /***************** Bit definition for DAC_DHR12L1 register ******************/ 1996 #define DAC_DHR12L1_DACC1DHR_Pos (4U) 1997 #define DAC_DHR12L1_DACC1DHR_Msk (0xFFFUL << DAC_DHR12L1_DACC1DHR_Pos) /*!< 0x0000FFF0 */ 1998 #define DAC_DHR12L1_DACC1DHR DAC_DHR12L1_DACC1DHR_Msk /*!<DAC channel1 12-bit Left aligned data */ 1999 2000 /****************** Bit definition for DAC_DHR8R1 register ******************/ 2001 #define DAC_DHR8R1_DACC1DHR_Pos (0U) 2002 #define DAC_DHR8R1_DACC1DHR_Msk (0xFFUL << DAC_DHR8R1_DACC1DHR_Pos) /*!< 0x000000FF */ 2003 #define DAC_DHR8R1_DACC1DHR DAC_DHR8R1_DACC1DHR_Msk /*!<DAC channel1 8-bit Right aligned data */ 2004 2005 /***************** Bit definition for DAC_DHR12R2 register ******************/ 2006 #define DAC_DHR12R2_DACC2DHR_Pos (0U) 2007 #define DAC_DHR12R2_DACC2DHR_Msk (0xFFFUL << DAC_DHR12R2_DACC2DHR_Pos) /*!< 0x00000FFF */ 2008 #define DAC_DHR12R2_DACC2DHR DAC_DHR12R2_DACC2DHR_Msk /*!<DAC channel2 12-bit Right aligned data */ 2009 2010 /***************** Bit definition for DAC_DHR12L2 register ******************/ 2011 #define DAC_DHR12L2_DACC2DHR_Pos (4U) 2012 #define DAC_DHR12L2_DACC2DHR_Msk (0xFFFUL << DAC_DHR12L2_DACC2DHR_Pos) /*!< 0x0000FFF0 */ 2013 #define DAC_DHR12L2_DACC2DHR DAC_DHR12L2_DACC2DHR_Msk /*!<DAC channel2 12-bit Left aligned data */ 2014 2015 /****************** Bit definition for DAC_DHR8R2 register ******************/ 2016 #define DAC_DHR8R2_DACC2DHR_Pos (0U) 2017 #define DAC_DHR8R2_DACC2DHR_Msk (0xFFUL << DAC_DHR8R2_DACC2DHR_Pos) /*!< 0x000000FF */ 2018 #define DAC_DHR8R2_DACC2DHR DAC_DHR8R2_DACC2DHR_Msk /*!<DAC channel2 8-bit Right aligned data */ 2019 2020 /***************** Bit definition for DAC_DHR12RD register ******************/ 2021 #define DAC_DHR12RD_DACC1DHR_Pos (0U) 2022 #define DAC_DHR12RD_DACC1DHR_Msk (0xFFFUL << DAC_DHR12RD_DACC1DHR_Pos) /*!< 0x00000FFF */ 2023 #define DAC_DHR12RD_DACC1DHR DAC_DHR12RD_DACC1DHR_Msk /*!<DAC channel1 12-bit Right aligned data */ 2024 #define DAC_DHR12RD_DACC2DHR_Pos (16U) 2025 #define DAC_DHR12RD_DACC2DHR_Msk (0xFFFUL << DAC_DHR12RD_DACC2DHR_Pos) /*!< 0x0FFF0000 */ 2026 #define DAC_DHR12RD_DACC2DHR DAC_DHR12RD_DACC2DHR_Msk /*!<DAC channel2 12-bit Right aligned data */ 2027 2028 /***************** Bit definition for DAC_DHR12LD register ******************/ 2029 #define DAC_DHR12LD_DACC1DHR_Pos (4U) 2030 #define DAC_DHR12LD_DACC1DHR_Msk (0xFFFUL << DAC_DHR12LD_DACC1DHR_Pos) /*!< 0x0000FFF0 */ 2031 #define DAC_DHR12LD_DACC1DHR DAC_DHR12LD_DACC1DHR_Msk /*!<DAC channel1 12-bit Left aligned data */ 2032 #define DAC_DHR12LD_DACC2DHR_Pos (20U) 2033 #define DAC_DHR12LD_DACC2DHR_Msk (0xFFFUL << DAC_DHR12LD_DACC2DHR_Pos) /*!< 0xFFF00000 */ 2034 #define DAC_DHR12LD_DACC2DHR DAC_DHR12LD_DACC2DHR_Msk /*!<DAC channel2 12-bit Left aligned data */ 2035 2036 /****************** Bit definition for DAC_DHR8RD register ******************/ 2037 #define DAC_DHR8RD_DACC1DHR_Pos (0U) 2038 #define DAC_DHR8RD_DACC1DHR_Msk (0xFFUL << DAC_DHR8RD_DACC1DHR_Pos) /*!< 0x000000FF */ 2039 #define DAC_DHR8RD_DACC1DHR DAC_DHR8RD_DACC1DHR_Msk /*!<DAC channel1 8-bit Right aligned data */ 2040 #define DAC_DHR8RD_DACC2DHR_Pos (8U) 2041 #define DAC_DHR8RD_DACC2DHR_Msk (0xFFUL << DAC_DHR8RD_DACC2DHR_Pos) /*!< 0x0000FF00 */ 2042 #define DAC_DHR8RD_DACC2DHR DAC_DHR8RD_DACC2DHR_Msk /*!<DAC channel2 8-bit Right aligned data */ 2043 2044 /******************* Bit definition for DAC_DOR1 register *******************/ 2045 #define DAC_DOR1_DACC1DOR_Pos (0U) 2046 #define DAC_DOR1_DACC1DOR_Msk (0xFFFUL << DAC_DOR1_DACC1DOR_Pos) /*!< 0x00000FFF */ 2047 #define DAC_DOR1_DACC1DOR DAC_DOR1_DACC1DOR_Msk /*!<DAC channel1 data output */ 2048 2049 /******************* Bit definition for DAC_DOR2 register *******************/ 2050 #define DAC_DOR2_DACC2DOR_Pos (0U) 2051 #define DAC_DOR2_DACC2DOR_Msk (0xFFFUL << DAC_DOR2_DACC2DOR_Pos) /*!< 0x00000FFF */ 2052 #define DAC_DOR2_DACC2DOR DAC_DOR2_DACC2DOR_Msk /*!<DAC channel2 data output */ 2053 2054 /******************** Bit definition for DAC_SR register ********************/ 2055 #define DAC_SR_DMAUDR1_Pos (13U) 2056 #define DAC_SR_DMAUDR1_Msk (0x1UL << DAC_SR_DMAUDR1_Pos) /*!< 0x00002000 */ 2057 #define DAC_SR_DMAUDR1 DAC_SR_DMAUDR1_Msk /*!<DAC channel1 DMA underrun flag */ 2058 #define DAC_SR_CAL_FLAG1_Pos (14U) 2059 #define DAC_SR_CAL_FLAG1_Msk (0x1UL << DAC_SR_CAL_FLAG1_Pos) /*!< 0x00004000 */ 2060 #define DAC_SR_CAL_FLAG1 DAC_SR_CAL_FLAG1_Msk /*!<DAC channel1 calibration offset status */ 2061 #define DAC_SR_BWST1_Pos (15U) 2062 #define DAC_SR_BWST1_Msk (0x1UL << DAC_SR_BWST1_Pos) /*!< 0x00008000 */ 2063 #define DAC_SR_BWST1 DAC_SR_BWST1_Msk /*!<DAC channel1 busy writing sample time flag */ 2064 2065 #define DAC_SR_DMAUDR2_Pos (29U) 2066 #define DAC_SR_DMAUDR2_Msk (0x1UL << DAC_SR_DMAUDR2_Pos) /*!< 0x20000000 */ 2067 #define DAC_SR_DMAUDR2 DAC_SR_DMAUDR2_Msk /*!<DAC channel2 DMA underrun flag */ 2068 #define DAC_SR_CAL_FLAG2_Pos (30U) 2069 #define DAC_SR_CAL_FLAG2_Msk (0x1UL << DAC_SR_CAL_FLAG2_Pos) /*!< 0x40000000 */ 2070 #define DAC_SR_CAL_FLAG2 DAC_SR_CAL_FLAG2_Msk /*!<DAC channel2 calibration offset status */ 2071 #define DAC_SR_BWST2_Pos (31U) 2072 #define DAC_SR_BWST2_Msk (0x1UL << DAC_SR_BWST2_Pos) /*!< 0x80000000 */ 2073 #define DAC_SR_BWST2 DAC_SR_BWST2_Msk /*!<DAC channel2 busy writing sample time flag */ 2074 2075 /******************* Bit definition for DAC_CCR register ********************/ 2076 #define DAC_CCR_OTRIM1_Pos (0U) 2077 #define DAC_CCR_OTRIM1_Msk (0x1FUL << DAC_CCR_OTRIM1_Pos) /*!< 0x0000001F */ 2078 #define DAC_CCR_OTRIM1 DAC_CCR_OTRIM1_Msk /*!<DAC channel1 offset trimming value */ 2079 #define DAC_CCR_OTRIM2_Pos (16U) 2080 #define DAC_CCR_OTRIM2_Msk (0x1FUL << DAC_CCR_OTRIM2_Pos) /*!< 0x001F0000 */ 2081 #define DAC_CCR_OTRIM2 DAC_CCR_OTRIM2_Msk /*!<DAC channel2 offset trimming value */ 2082 2083 /******************* Bit definition for DAC_MCR register *******************/ 2084 #define DAC_MCR_MODE1_Pos (0U) 2085 #define DAC_MCR_MODE1_Msk (0x7UL << DAC_MCR_MODE1_Pos) /*!< 0x00000007 */ 2086 #define DAC_MCR_MODE1 DAC_MCR_MODE1_Msk /*!<MODE1[2:0] (DAC channel1 mode) */ 2087 #define DAC_MCR_MODE1_0 (0x1UL << DAC_MCR_MODE1_Pos) /*!< 0x00000001 */ 2088 #define DAC_MCR_MODE1_1 (0x2UL << DAC_MCR_MODE1_Pos) /*!< 0x00000002 */ 2089 #define DAC_MCR_MODE1_2 (0x4UL << DAC_MCR_MODE1_Pos) /*!< 0x00000004 */ 2090 2091 #define DAC_MCR_MODE2_Pos (16U) 2092 #define DAC_MCR_MODE2_Msk (0x7UL << DAC_MCR_MODE2_Pos) /*!< 0x00070000 */ 2093 #define DAC_MCR_MODE2 DAC_MCR_MODE2_Msk /*!<MODE2[2:0] (DAC channel2 mode) */ 2094 #define DAC_MCR_MODE2_0 (0x1UL << DAC_MCR_MODE2_Pos) /*!< 0x00010000 */ 2095 #define DAC_MCR_MODE2_1 (0x2UL << DAC_MCR_MODE2_Pos) /*!< 0x00020000 */ 2096 #define DAC_MCR_MODE2_2 (0x4UL << DAC_MCR_MODE2_Pos) /*!< 0x00040000 */ 2097 2098 /****************** Bit definition for DAC_SHSR1 register ******************/ 2099 #define DAC_SHSR1_TSAMPLE1_Pos (0U) 2100 #define DAC_SHSR1_TSAMPLE1_Msk (0x3FFUL << DAC_SHSR1_TSAMPLE1_Pos) /*!< 0x000003FF */ 2101 #define DAC_SHSR1_TSAMPLE1 DAC_SHSR1_TSAMPLE1_Msk /*!<DAC channel1 sample time */ 2102 2103 /****************** Bit definition for DAC_SHSR2 register ******************/ 2104 #define DAC_SHSR2_TSAMPLE2_Pos (0U) 2105 #define DAC_SHSR2_TSAMPLE2_Msk (0x3FFUL << DAC_SHSR2_TSAMPLE2_Pos) /*!< 0x000003FF */ 2106 #define DAC_SHSR2_TSAMPLE2 DAC_SHSR2_TSAMPLE2_Msk /*!<DAC channel2 sample time */ 2107 2108 /****************** Bit definition for DAC_SHHR register ******************/ 2109 #define DAC_SHHR_THOLD1_Pos (0U) 2110 #define DAC_SHHR_THOLD1_Msk (0x3FFUL << DAC_SHHR_THOLD1_Pos) /*!< 0x000003FF */ 2111 #define DAC_SHHR_THOLD1 DAC_SHHR_THOLD1_Msk /*!<DAC channel1 hold time */ 2112 #define DAC_SHHR_THOLD2_Pos (16U) 2113 #define DAC_SHHR_THOLD2_Msk (0x3FFUL << DAC_SHHR_THOLD2_Pos) /*!< 0x03FF0000 */ 2114 #define DAC_SHHR_THOLD2 DAC_SHHR_THOLD2_Msk /*!<DAC channel2 hold time */ 2115 2116 /****************** Bit definition for DAC_SHRR register ******************/ 2117 #define DAC_SHRR_TREFRESH1_Pos (0U) 2118 #define DAC_SHRR_TREFRESH1_Msk (0xFFUL << DAC_SHRR_TREFRESH1_Pos) /*!< 0x000000FF */ 2119 #define DAC_SHRR_TREFRESH1 DAC_SHRR_TREFRESH1_Msk /*!<DAC channel1 refresh time */ 2120 #define DAC_SHRR_TREFRESH2_Pos (16U) 2121 #define DAC_SHRR_TREFRESH2_Msk (0xFFUL << DAC_SHRR_TREFRESH2_Pos) /*!< 0x00FF0000 */ 2122 #define DAC_SHRR_TREFRESH2 DAC_SHRR_TREFRESH2_Msk /*!<DAC channel2 refresh time */ 2123 2124 2125 /******************************************************************************/ 2126 /* */ 2127 /* Debug MCU */ 2128 /* */ 2129 /******************************************************************************/ 2130 2131 /******************************************************************************/ 2132 /* */ 2133 /* CRS Clock Recovery System */ 2134 /******************************************************************************/ 2135 2136 /******************* Bit definition for CRS_CR register *********************/ 2137 #define CRS_CR_SYNCOKIE_Pos (0U) 2138 #define CRS_CR_SYNCOKIE_Msk (0x1UL << CRS_CR_SYNCOKIE_Pos) /*!< 0x00000001 */ 2139 #define CRS_CR_SYNCOKIE CRS_CR_SYNCOKIE_Msk /*!< SYNC event OK interrupt enable */ 2140 #define CRS_CR_SYNCWARNIE_Pos (1U) 2141 #define CRS_CR_SYNCWARNIE_Msk (0x1UL << CRS_CR_SYNCWARNIE_Pos) /*!< 0x00000002 */ 2142 #define CRS_CR_SYNCWARNIE CRS_CR_SYNCWARNIE_Msk /*!< SYNC warning interrupt enable */ 2143 #define CRS_CR_ERRIE_Pos (2U) 2144 #define CRS_CR_ERRIE_Msk (0x1UL << CRS_CR_ERRIE_Pos) /*!< 0x00000004 */ 2145 #define CRS_CR_ERRIE CRS_CR_ERRIE_Msk /*!< SYNC error or trimming error interrupt enable */ 2146 #define CRS_CR_ESYNCIE_Pos (3U) 2147 #define CRS_CR_ESYNCIE_Msk (0x1UL << CRS_CR_ESYNCIE_Pos) /*!< 0x00000008 */ 2148 #define CRS_CR_ESYNCIE CRS_CR_ESYNCIE_Msk /*!< Expected SYNC interrupt enable */ 2149 #define CRS_CR_CEN_Pos (5U) 2150 #define CRS_CR_CEN_Msk (0x1UL << CRS_CR_CEN_Pos) /*!< 0x00000020 */ 2151 #define CRS_CR_CEN CRS_CR_CEN_Msk /*!< Frequency error counter enable */ 2152 #define CRS_CR_AUTOTRIMEN_Pos (6U) 2153 #define CRS_CR_AUTOTRIMEN_Msk (0x1UL << CRS_CR_AUTOTRIMEN_Pos) /*!< 0x00000040 */ 2154 #define CRS_CR_AUTOTRIMEN CRS_CR_AUTOTRIMEN_Msk /*!< Automatic trimming enable */ 2155 #define CRS_CR_SWSYNC_Pos (7U) 2156 #define CRS_CR_SWSYNC_Msk (0x1UL << CRS_CR_SWSYNC_Pos) /*!< 0x00000080 */ 2157 #define CRS_CR_SWSYNC CRS_CR_SWSYNC_Msk /*!< Generate software SYNC event */ 2158 #define CRS_CR_TRIM_Pos (8U) 2159 #define CRS_CR_TRIM_Msk (0x7FUL << CRS_CR_TRIM_Pos) /*!< 0x00007F00 */ 2160 #define CRS_CR_TRIM CRS_CR_TRIM_Msk /*!< HSI48 oscillator smooth trimming */ 2161 2162 /******************* Bit definition for CRS_CFGR register *********************/ 2163 #define CRS_CFGR_RELOAD_Pos (0U) 2164 #define CRS_CFGR_RELOAD_Msk (0xFFFFUL << CRS_CFGR_RELOAD_Pos) /*!< 0x0000FFFF */ 2165 #define CRS_CFGR_RELOAD CRS_CFGR_RELOAD_Msk /*!< Counter reload value */ 2166 #define CRS_CFGR_FELIM_Pos (16U) 2167 #define CRS_CFGR_FELIM_Msk (0xFFUL << CRS_CFGR_FELIM_Pos) /*!< 0x00FF0000 */ 2168 #define CRS_CFGR_FELIM CRS_CFGR_FELIM_Msk /*!< Frequency error limit */ 2169 2170 #define CRS_CFGR_SYNCDIV_Pos (24U) 2171 #define CRS_CFGR_SYNCDIV_Msk (0x7UL << CRS_CFGR_SYNCDIV_Pos) /*!< 0x07000000 */ 2172 #define CRS_CFGR_SYNCDIV CRS_CFGR_SYNCDIV_Msk /*!< SYNC divider */ 2173 #define CRS_CFGR_SYNCDIV_0 (0x1UL << CRS_CFGR_SYNCDIV_Pos) /*!< 0x01000000 */ 2174 #define CRS_CFGR_SYNCDIV_1 (0x2UL << CRS_CFGR_SYNCDIV_Pos) /*!< 0x02000000 */ 2175 #define CRS_CFGR_SYNCDIV_2 (0x4UL << CRS_CFGR_SYNCDIV_Pos) /*!< 0x04000000 */ 2176 2177 #define CRS_CFGR_SYNCSRC_Pos (28U) 2178 #define CRS_CFGR_SYNCSRC_Msk (0x3UL << CRS_CFGR_SYNCSRC_Pos) /*!< 0x30000000 */ 2179 #define CRS_CFGR_SYNCSRC CRS_CFGR_SYNCSRC_Msk /*!< SYNC signal source selection */ 2180 #define CRS_CFGR_SYNCSRC_0 (0x1UL << CRS_CFGR_SYNCSRC_Pos) /*!< 0x10000000 */ 2181 #define CRS_CFGR_SYNCSRC_1 (0x2UL << CRS_CFGR_SYNCSRC_Pos) /*!< 0x20000000 */ 2182 2183 #define CRS_CFGR_SYNCPOL_Pos (31U) 2184 #define CRS_CFGR_SYNCPOL_Msk (0x1UL << CRS_CFGR_SYNCPOL_Pos) /*!< 0x80000000 */ 2185 #define CRS_CFGR_SYNCPOL CRS_CFGR_SYNCPOL_Msk /*!< SYNC polarity selection */ 2186 2187 /******************* Bit definition for CRS_ISR register *********************/ 2188 #define CRS_ISR_SYNCOKF_Pos (0U) 2189 #define CRS_ISR_SYNCOKF_Msk (0x1UL << CRS_ISR_SYNCOKF_Pos) /*!< 0x00000001 */ 2190 #define CRS_ISR_SYNCOKF CRS_ISR_SYNCOKF_Msk /*!< SYNC event OK flag */ 2191 #define CRS_ISR_SYNCWARNF_Pos (1U) 2192 #define CRS_ISR_SYNCWARNF_Msk (0x1UL << CRS_ISR_SYNCWARNF_Pos) /*!< 0x00000002 */ 2193 #define CRS_ISR_SYNCWARNF CRS_ISR_SYNCWARNF_Msk /*!< SYNC warning flag */ 2194 #define CRS_ISR_ERRF_Pos (2U) 2195 #define CRS_ISR_ERRF_Msk (0x1UL << CRS_ISR_ERRF_Pos) /*!< 0x00000004 */ 2196 #define CRS_ISR_ERRF CRS_ISR_ERRF_Msk /*!< Error flag */ 2197 #define CRS_ISR_ESYNCF_Pos (3U) 2198 #define CRS_ISR_ESYNCF_Msk (0x1UL << CRS_ISR_ESYNCF_Pos) /*!< 0x00000008 */ 2199 #define CRS_ISR_ESYNCF CRS_ISR_ESYNCF_Msk /*!< Expected SYNC flag */ 2200 #define CRS_ISR_SYNCERR_Pos (8U) 2201 #define CRS_ISR_SYNCERR_Msk (0x1UL << CRS_ISR_SYNCERR_Pos) /*!< 0x00000100 */ 2202 #define CRS_ISR_SYNCERR CRS_ISR_SYNCERR_Msk /*!< SYNC error */ 2203 #define CRS_ISR_SYNCMISS_Pos (9U) 2204 #define CRS_ISR_SYNCMISS_Msk (0x1UL << CRS_ISR_SYNCMISS_Pos) /*!< 0x00000200 */ 2205 #define CRS_ISR_SYNCMISS CRS_ISR_SYNCMISS_Msk /*!< SYNC missed */ 2206 #define CRS_ISR_TRIMOVF_Pos (10U) 2207 #define CRS_ISR_TRIMOVF_Msk (0x1UL << CRS_ISR_TRIMOVF_Pos) /*!< 0x00000400 */ 2208 #define CRS_ISR_TRIMOVF CRS_ISR_TRIMOVF_Msk /*!< Trimming overflow or underflow */ 2209 #define CRS_ISR_FEDIR_Pos (15U) 2210 #define CRS_ISR_FEDIR_Msk (0x1UL << CRS_ISR_FEDIR_Pos) /*!< 0x00008000 */ 2211 #define CRS_ISR_FEDIR CRS_ISR_FEDIR_Msk /*!< Frequency error direction */ 2212 #define CRS_ISR_FECAP_Pos (16U) 2213 #define CRS_ISR_FECAP_Msk (0xFFFFUL << CRS_ISR_FECAP_Pos) /*!< 0xFFFF0000 */ 2214 #define CRS_ISR_FECAP CRS_ISR_FECAP_Msk /*!< Frequency error capture */ 2215 2216 /******************* Bit definition for CRS_ICR register *********************/ 2217 #define CRS_ICR_SYNCOKC_Pos (0U) 2218 #define CRS_ICR_SYNCOKC_Msk (0x1UL << CRS_ICR_SYNCOKC_Pos) /*!< 0x00000001 */ 2219 #define CRS_ICR_SYNCOKC CRS_ICR_SYNCOKC_Msk /*!< SYNC event OK clear flag */ 2220 #define CRS_ICR_SYNCWARNC_Pos (1U) 2221 #define CRS_ICR_SYNCWARNC_Msk (0x1UL << CRS_ICR_SYNCWARNC_Pos) /*!< 0x00000002 */ 2222 #define CRS_ICR_SYNCWARNC CRS_ICR_SYNCWARNC_Msk /*!< SYNC warning clear flag */ 2223 #define CRS_ICR_ERRC_Pos (2U) 2224 #define CRS_ICR_ERRC_Msk (0x1UL << CRS_ICR_ERRC_Pos) /*!< 0x00000004 */ 2225 #define CRS_ICR_ERRC CRS_ICR_ERRC_Msk /*!< Error clear flag */ 2226 #define CRS_ICR_ESYNCC_Pos (3U) 2227 #define CRS_ICR_ESYNCC_Msk (0x1UL << CRS_ICR_ESYNCC_Pos) /*!< 0x00000008 */ 2228 #define CRS_ICR_ESYNCC CRS_ICR_ESYNCC_Msk /*!< Expected SYNC clear flag */ 2229 /******************************************************************************/ 2230 /* */ 2231 /* DMA Controller (DMA) */ 2232 /* */ 2233 /******************************************************************************/ 2234 2235 /******************* Bit definition for DMA_ISR register ********************/ 2236 #define DMA_ISR_GIF1_Pos (0U) 2237 #define DMA_ISR_GIF1_Msk (0x1UL << DMA_ISR_GIF1_Pos) /*!< 0x00000001 */ 2238 #define DMA_ISR_GIF1 DMA_ISR_GIF1_Msk /*!< Channel 1 Global interrupt flag */ 2239 #define DMA_ISR_TCIF1_Pos (1U) 2240 #define DMA_ISR_TCIF1_Msk (0x1UL << DMA_ISR_TCIF1_Pos) /*!< 0x00000002 */ 2241 #define DMA_ISR_TCIF1 DMA_ISR_TCIF1_Msk /*!< Channel 1 Transfer Complete flag */ 2242 #define DMA_ISR_HTIF1_Pos (2U) 2243 #define DMA_ISR_HTIF1_Msk (0x1UL << DMA_ISR_HTIF1_Pos) /*!< 0x00000004 */ 2244 #define DMA_ISR_HTIF1 DMA_ISR_HTIF1_Msk /*!< Channel 1 Half Transfer flag */ 2245 #define DMA_ISR_TEIF1_Pos (3U) 2246 #define DMA_ISR_TEIF1_Msk (0x1UL << DMA_ISR_TEIF1_Pos) /*!< 0x00000008 */ 2247 #define DMA_ISR_TEIF1 DMA_ISR_TEIF1_Msk /*!< Channel 1 Transfer Error flag */ 2248 #define DMA_ISR_GIF2_Pos (4U) 2249 #define DMA_ISR_GIF2_Msk (0x1UL << DMA_ISR_GIF2_Pos) /*!< 0x00000010 */ 2250 #define DMA_ISR_GIF2 DMA_ISR_GIF2_Msk /*!< Channel 2 Global interrupt flag */ 2251 #define DMA_ISR_TCIF2_Pos (5U) 2252 #define DMA_ISR_TCIF2_Msk (0x1UL << DMA_ISR_TCIF2_Pos) /*!< 0x00000020 */ 2253 #define DMA_ISR_TCIF2 DMA_ISR_TCIF2_Msk /*!< Channel 2 Transfer Complete flag */ 2254 #define DMA_ISR_HTIF2_Pos (6U) 2255 #define DMA_ISR_HTIF2_Msk (0x1UL << DMA_ISR_HTIF2_Pos) /*!< 0x00000040 */ 2256 #define DMA_ISR_HTIF2 DMA_ISR_HTIF2_Msk /*!< Channel 2 Half Transfer flag */ 2257 #define DMA_ISR_TEIF2_Pos (7U) 2258 #define DMA_ISR_TEIF2_Msk (0x1UL << DMA_ISR_TEIF2_Pos) /*!< 0x00000080 */ 2259 #define DMA_ISR_TEIF2 DMA_ISR_TEIF2_Msk /*!< Channel 2 Transfer Error flag */ 2260 #define DMA_ISR_GIF3_Pos (8U) 2261 #define DMA_ISR_GIF3_Msk (0x1UL << DMA_ISR_GIF3_Pos) /*!< 0x00000100 */ 2262 #define DMA_ISR_GIF3 DMA_ISR_GIF3_Msk /*!< Channel 3 Global interrupt flag */ 2263 #define DMA_ISR_TCIF3_Pos (9U) 2264 #define DMA_ISR_TCIF3_Msk (0x1UL << DMA_ISR_TCIF3_Pos) /*!< 0x00000200 */ 2265 #define DMA_ISR_TCIF3 DMA_ISR_TCIF3_Msk /*!< Channel 3 Transfer Complete flag */ 2266 #define DMA_ISR_HTIF3_Pos (10U) 2267 #define DMA_ISR_HTIF3_Msk (0x1UL << DMA_ISR_HTIF3_Pos) /*!< 0x00000400 */ 2268 #define DMA_ISR_HTIF3 DMA_ISR_HTIF3_Msk /*!< Channel 3 Half Transfer flag */ 2269 #define DMA_ISR_TEIF3_Pos (11U) 2270 #define DMA_ISR_TEIF3_Msk (0x1UL << DMA_ISR_TEIF3_Pos) /*!< 0x00000800 */ 2271 #define DMA_ISR_TEIF3 DMA_ISR_TEIF3_Msk /*!< Channel 3 Transfer Error flag */ 2272 #define DMA_ISR_GIF4_Pos (12U) 2273 #define DMA_ISR_GIF4_Msk (0x1UL << DMA_ISR_GIF4_Pos) /*!< 0x00001000 */ 2274 #define DMA_ISR_GIF4 DMA_ISR_GIF4_Msk /*!< Channel 4 Global interrupt flag */ 2275 #define DMA_ISR_TCIF4_Pos (13U) 2276 #define DMA_ISR_TCIF4_Msk (0x1UL << DMA_ISR_TCIF4_Pos) /*!< 0x00002000 */ 2277 #define DMA_ISR_TCIF4 DMA_ISR_TCIF4_Msk /*!< Channel 4 Transfer Complete flag */ 2278 #define DMA_ISR_HTIF4_Pos (14U) 2279 #define DMA_ISR_HTIF4_Msk (0x1UL << DMA_ISR_HTIF4_Pos) /*!< 0x00004000 */ 2280 #define DMA_ISR_HTIF4 DMA_ISR_HTIF4_Msk /*!< Channel 4 Half Transfer flag */ 2281 #define DMA_ISR_TEIF4_Pos (15U) 2282 #define DMA_ISR_TEIF4_Msk (0x1UL << DMA_ISR_TEIF4_Pos) /*!< 0x00008000 */ 2283 #define DMA_ISR_TEIF4 DMA_ISR_TEIF4_Msk /*!< Channel 4 Transfer Error flag */ 2284 #define DMA_ISR_GIF5_Pos (16U) 2285 #define DMA_ISR_GIF5_Msk (0x1UL << DMA_ISR_GIF5_Pos) /*!< 0x00010000 */ 2286 #define DMA_ISR_GIF5 DMA_ISR_GIF5_Msk /*!< Channel 5 Global interrupt flag */ 2287 #define DMA_ISR_TCIF5_Pos (17U) 2288 #define DMA_ISR_TCIF5_Msk (0x1UL << DMA_ISR_TCIF5_Pos) /*!< 0x00020000 */ 2289 #define DMA_ISR_TCIF5 DMA_ISR_TCIF5_Msk /*!< Channel 5 Transfer Complete flag */ 2290 #define DMA_ISR_HTIF5_Pos (18U) 2291 #define DMA_ISR_HTIF5_Msk (0x1UL << DMA_ISR_HTIF5_Pos) /*!< 0x00040000 */ 2292 #define DMA_ISR_HTIF5 DMA_ISR_HTIF5_Msk /*!< Channel 5 Half Transfer flag */ 2293 #define DMA_ISR_TEIF5_Pos (19U) 2294 #define DMA_ISR_TEIF5_Msk (0x1UL << DMA_ISR_TEIF5_Pos) /*!< 0x00080000 */ 2295 #define DMA_ISR_TEIF5 DMA_ISR_TEIF5_Msk /*!< Channel 5 Transfer Error flag */ 2296 #define DMA_ISR_GIF6_Pos (20U) 2297 #define DMA_ISR_GIF6_Msk (0x1UL << DMA_ISR_GIF6_Pos) /*!< 0x00100000 */ 2298 #define DMA_ISR_GIF6 DMA_ISR_GIF6_Msk /*!< Channel 6 Global interrupt flag */ 2299 #define DMA_ISR_TCIF6_Pos (21U) 2300 #define DMA_ISR_TCIF6_Msk (0x1UL << DMA_ISR_TCIF6_Pos) /*!< 0x00200000 */ 2301 #define DMA_ISR_TCIF6 DMA_ISR_TCIF6_Msk /*!< Channel 6 Transfer Complete flag */ 2302 #define DMA_ISR_HTIF6_Pos (22U) 2303 #define DMA_ISR_HTIF6_Msk (0x1UL << DMA_ISR_HTIF6_Pos) /*!< 0x00400000 */ 2304 #define DMA_ISR_HTIF6 DMA_ISR_HTIF6_Msk /*!< Channel 6 Half Transfer flag */ 2305 #define DMA_ISR_TEIF6_Pos (23U) 2306 #define DMA_ISR_TEIF6_Msk (0x1UL << DMA_ISR_TEIF6_Pos) /*!< 0x00800000 */ 2307 #define DMA_ISR_TEIF6 DMA_ISR_TEIF6_Msk /*!< Channel 6 Transfer Error flag */ 2308 #define DMA_ISR_GIF7_Pos (24U) 2309 #define DMA_ISR_GIF7_Msk (0x1UL << DMA_ISR_GIF7_Pos) /*!< 0x01000000 */ 2310 #define DMA_ISR_GIF7 DMA_ISR_GIF7_Msk /*!< Channel 7 Global interrupt flag */ 2311 #define DMA_ISR_TCIF7_Pos (25U) 2312 #define DMA_ISR_TCIF7_Msk (0x1UL << DMA_ISR_TCIF7_Pos) /*!< 0x02000000 */ 2313 #define DMA_ISR_TCIF7 DMA_ISR_TCIF7_Msk /*!< Channel 7 Transfer Complete flag */ 2314 #define DMA_ISR_HTIF7_Pos (26U) 2315 #define DMA_ISR_HTIF7_Msk (0x1UL << DMA_ISR_HTIF7_Pos) /*!< 0x04000000 */ 2316 #define DMA_ISR_HTIF7 DMA_ISR_HTIF7_Msk /*!< Channel 7 Half Transfer flag */ 2317 #define DMA_ISR_TEIF7_Pos (27U) 2318 #define DMA_ISR_TEIF7_Msk (0x1UL << DMA_ISR_TEIF7_Pos) /*!< 0x08000000 */ 2319 #define DMA_ISR_TEIF7 DMA_ISR_TEIF7_Msk /*!< Channel 7 Transfer Error flag */ 2320 2321 /******************* Bit definition for DMA_IFCR register *******************/ 2322 #define DMA_IFCR_CGIF1_Pos (0U) 2323 #define DMA_IFCR_CGIF1_Msk (0x1UL << DMA_IFCR_CGIF1_Pos) /*!< 0x00000001 */ 2324 #define DMA_IFCR_CGIF1 DMA_IFCR_CGIF1_Msk /*!< Channel 1 Global interrupt clearr */ 2325 #define DMA_IFCR_CTCIF1_Pos (1U) 2326 #define DMA_IFCR_CTCIF1_Msk (0x1UL << DMA_IFCR_CTCIF1_Pos) /*!< 0x00000002 */ 2327 #define DMA_IFCR_CTCIF1 DMA_IFCR_CTCIF1_Msk /*!< Channel 1 Transfer Complete clear */ 2328 #define DMA_IFCR_CHTIF1_Pos (2U) 2329 #define DMA_IFCR_CHTIF1_Msk (0x1UL << DMA_IFCR_CHTIF1_Pos) /*!< 0x00000004 */ 2330 #define DMA_IFCR_CHTIF1 DMA_IFCR_CHTIF1_Msk /*!< Channel 1 Half Transfer clear */ 2331 #define DMA_IFCR_CTEIF1_Pos (3U) 2332 #define DMA_IFCR_CTEIF1_Msk (0x1UL << DMA_IFCR_CTEIF1_Pos) /*!< 0x00000008 */ 2333 #define DMA_IFCR_CTEIF1 DMA_IFCR_CTEIF1_Msk /*!< Channel 1 Transfer Error clear */ 2334 #define DMA_IFCR_CGIF2_Pos (4U) 2335 #define DMA_IFCR_CGIF2_Msk (0x1UL << DMA_IFCR_CGIF2_Pos) /*!< 0x00000010 */ 2336 #define DMA_IFCR_CGIF2 DMA_IFCR_CGIF2_Msk /*!< Channel 2 Global interrupt clear */ 2337 #define DMA_IFCR_CTCIF2_Pos (5U) 2338 #define DMA_IFCR_CTCIF2_Msk (0x1UL << DMA_IFCR_CTCIF2_Pos) /*!< 0x00000020 */ 2339 #define DMA_IFCR_CTCIF2 DMA_IFCR_CTCIF2_Msk /*!< Channel 2 Transfer Complete clear */ 2340 #define DMA_IFCR_CHTIF2_Pos (6U) 2341 #define DMA_IFCR_CHTIF2_Msk (0x1UL << DMA_IFCR_CHTIF2_Pos) /*!< 0x00000040 */ 2342 #define DMA_IFCR_CHTIF2 DMA_IFCR_CHTIF2_Msk /*!< Channel 2 Half Transfer clear */ 2343 #define DMA_IFCR_CTEIF2_Pos (7U) 2344 #define DMA_IFCR_CTEIF2_Msk (0x1UL << DMA_IFCR_CTEIF2_Pos) /*!< 0x00000080 */ 2345 #define DMA_IFCR_CTEIF2 DMA_IFCR_CTEIF2_Msk /*!< Channel 2 Transfer Error clear */ 2346 #define DMA_IFCR_CGIF3_Pos (8U) 2347 #define DMA_IFCR_CGIF3_Msk (0x1UL << DMA_IFCR_CGIF3_Pos) /*!< 0x00000100 */ 2348 #define DMA_IFCR_CGIF3 DMA_IFCR_CGIF3_Msk /*!< Channel 3 Global interrupt clear */ 2349 #define DMA_IFCR_CTCIF3_Pos (9U) 2350 #define DMA_IFCR_CTCIF3_Msk (0x1UL << DMA_IFCR_CTCIF3_Pos) /*!< 0x00000200 */ 2351 #define DMA_IFCR_CTCIF3 DMA_IFCR_CTCIF3_Msk /*!< Channel 3 Transfer Complete clear */ 2352 #define DMA_IFCR_CHTIF3_Pos (10U) 2353 #define DMA_IFCR_CHTIF3_Msk (0x1UL << DMA_IFCR_CHTIF3_Pos) /*!< 0x00000400 */ 2354 #define DMA_IFCR_CHTIF3 DMA_IFCR_CHTIF3_Msk /*!< Channel 3 Half Transfer clear */ 2355 #define DMA_IFCR_CTEIF3_Pos (11U) 2356 #define DMA_IFCR_CTEIF3_Msk (0x1UL << DMA_IFCR_CTEIF3_Pos) /*!< 0x00000800 */ 2357 #define DMA_IFCR_CTEIF3 DMA_IFCR_CTEIF3_Msk /*!< Channel 3 Transfer Error clear */ 2358 #define DMA_IFCR_CGIF4_Pos (12U) 2359 #define DMA_IFCR_CGIF4_Msk (0x1UL << DMA_IFCR_CGIF4_Pos) /*!< 0x00001000 */ 2360 #define DMA_IFCR_CGIF4 DMA_IFCR_CGIF4_Msk /*!< Channel 4 Global interrupt clear */ 2361 #define DMA_IFCR_CTCIF4_Pos (13U) 2362 #define DMA_IFCR_CTCIF4_Msk (0x1UL << DMA_IFCR_CTCIF4_Pos) /*!< 0x00002000 */ 2363 #define DMA_IFCR_CTCIF4 DMA_IFCR_CTCIF4_Msk /*!< Channel 4 Transfer Complete clear */ 2364 #define DMA_IFCR_CHTIF4_Pos (14U) 2365 #define DMA_IFCR_CHTIF4_Msk (0x1UL << DMA_IFCR_CHTIF4_Pos) /*!< 0x00004000 */ 2366 #define DMA_IFCR_CHTIF4 DMA_IFCR_CHTIF4_Msk /*!< Channel 4 Half Transfer clear */ 2367 #define DMA_IFCR_CTEIF4_Pos (15U) 2368 #define DMA_IFCR_CTEIF4_Msk (0x1UL << DMA_IFCR_CTEIF4_Pos) /*!< 0x00008000 */ 2369 #define DMA_IFCR_CTEIF4 DMA_IFCR_CTEIF4_Msk /*!< Channel 4 Transfer Error clear */ 2370 #define DMA_IFCR_CGIF5_Pos (16U) 2371 #define DMA_IFCR_CGIF5_Msk (0x1UL << DMA_IFCR_CGIF5_Pos) /*!< 0x00010000 */ 2372 #define DMA_IFCR_CGIF5 DMA_IFCR_CGIF5_Msk /*!< Channel 5 Global interrupt clear */ 2373 #define DMA_IFCR_CTCIF5_Pos (17U) 2374 #define DMA_IFCR_CTCIF5_Msk (0x1UL << DMA_IFCR_CTCIF5_Pos) /*!< 0x00020000 */ 2375 #define DMA_IFCR_CTCIF5 DMA_IFCR_CTCIF5_Msk /*!< Channel 5 Transfer Complete clear */ 2376 #define DMA_IFCR_CHTIF5_Pos (18U) 2377 #define DMA_IFCR_CHTIF5_Msk (0x1UL << DMA_IFCR_CHTIF5_Pos) /*!< 0x00040000 */ 2378 #define DMA_IFCR_CHTIF5 DMA_IFCR_CHTIF5_Msk /*!< Channel 5 Half Transfer clear */ 2379 #define DMA_IFCR_CTEIF5_Pos (19U) 2380 #define DMA_IFCR_CTEIF5_Msk (0x1UL << DMA_IFCR_CTEIF5_Pos) /*!< 0x00080000 */ 2381 #define DMA_IFCR_CTEIF5 DMA_IFCR_CTEIF5_Msk /*!< Channel 5 Transfer Error clear */ 2382 #define DMA_IFCR_CGIF6_Pos (20U) 2383 #define DMA_IFCR_CGIF6_Msk (0x1UL << DMA_IFCR_CGIF6_Pos) /*!< 0x00100000 */ 2384 #define DMA_IFCR_CGIF6 DMA_IFCR_CGIF6_Msk /*!< Channel 6 Global interrupt clear */ 2385 #define DMA_IFCR_CTCIF6_Pos (21U) 2386 #define DMA_IFCR_CTCIF6_Msk (0x1UL << DMA_IFCR_CTCIF6_Pos) /*!< 0x00200000 */ 2387 #define DMA_IFCR_CTCIF6 DMA_IFCR_CTCIF6_Msk /*!< Channel 6 Transfer Complete clear */ 2388 #define DMA_IFCR_CHTIF6_Pos (22U) 2389 #define DMA_IFCR_CHTIF6_Msk (0x1UL << DMA_IFCR_CHTIF6_Pos) /*!< 0x00400000 */ 2390 #define DMA_IFCR_CHTIF6 DMA_IFCR_CHTIF6_Msk /*!< Channel 6 Half Transfer clear */ 2391 #define DMA_IFCR_CTEIF6_Pos (23U) 2392 #define DMA_IFCR_CTEIF6_Msk (0x1UL << DMA_IFCR_CTEIF6_Pos) /*!< 0x00800000 */ 2393 #define DMA_IFCR_CTEIF6 DMA_IFCR_CTEIF6_Msk /*!< Channel 6 Transfer Error clear */ 2394 #define DMA_IFCR_CGIF7_Pos (24U) 2395 #define DMA_IFCR_CGIF7_Msk (0x1UL << DMA_IFCR_CGIF7_Pos) /*!< 0x01000000 */ 2396 #define DMA_IFCR_CGIF7 DMA_IFCR_CGIF7_Msk /*!< Channel 7 Global interrupt clear */ 2397 #define DMA_IFCR_CTCIF7_Pos (25U) 2398 #define DMA_IFCR_CTCIF7_Msk (0x1UL << DMA_IFCR_CTCIF7_Pos) /*!< 0x02000000 */ 2399 #define DMA_IFCR_CTCIF7 DMA_IFCR_CTCIF7_Msk /*!< Channel 7 Transfer Complete clear */ 2400 #define DMA_IFCR_CHTIF7_Pos (26U) 2401 #define DMA_IFCR_CHTIF7_Msk (0x1UL << DMA_IFCR_CHTIF7_Pos) /*!< 0x04000000 */ 2402 #define DMA_IFCR_CHTIF7 DMA_IFCR_CHTIF7_Msk /*!< Channel 7 Half Transfer clear */ 2403 #define DMA_IFCR_CTEIF7_Pos (27U) 2404 #define DMA_IFCR_CTEIF7_Msk (0x1UL << DMA_IFCR_CTEIF7_Pos) /*!< 0x08000000 */ 2405 #define DMA_IFCR_CTEIF7 DMA_IFCR_CTEIF7_Msk /*!< Channel 7 Transfer Error clear */ 2406 2407 /******************* Bit definition for DMA_CCR register ********************/ 2408 #define DMA_CCR_EN_Pos (0U) 2409 #define DMA_CCR_EN_Msk (0x1UL << DMA_CCR_EN_Pos) /*!< 0x00000001 */ 2410 #define DMA_CCR_EN DMA_CCR_EN_Msk /*!< Channel enable */ 2411 #define DMA_CCR_TCIE_Pos (1U) 2412 #define DMA_CCR_TCIE_Msk (0x1UL << DMA_CCR_TCIE_Pos) /*!< 0x00000002 */ 2413 #define DMA_CCR_TCIE DMA_CCR_TCIE_Msk /*!< Transfer complete interrupt enable */ 2414 #define DMA_CCR_HTIE_Pos (2U) 2415 #define DMA_CCR_HTIE_Msk (0x1UL << DMA_CCR_HTIE_Pos) /*!< 0x00000004 */ 2416 #define DMA_CCR_HTIE DMA_CCR_HTIE_Msk /*!< Half Transfer interrupt enable */ 2417 #define DMA_CCR_TEIE_Pos (3U) 2418 #define DMA_CCR_TEIE_Msk (0x1UL << DMA_CCR_TEIE_Pos) /*!< 0x00000008 */ 2419 #define DMA_CCR_TEIE DMA_CCR_TEIE_Msk /*!< Transfer error interrupt enable */ 2420 #define DMA_CCR_DIR_Pos (4U) 2421 #define DMA_CCR_DIR_Msk (0x1UL << DMA_CCR_DIR_Pos) /*!< 0x00000010 */ 2422 #define DMA_CCR_DIR DMA_CCR_DIR_Msk /*!< Data transfer direction */ 2423 #define DMA_CCR_CIRC_Pos (5U) 2424 #define DMA_CCR_CIRC_Msk (0x1UL << DMA_CCR_CIRC_Pos) /*!< 0x00000020 */ 2425 #define DMA_CCR_CIRC DMA_CCR_CIRC_Msk /*!< Circular mode */ 2426 #define DMA_CCR_PINC_Pos (6U) 2427 #define DMA_CCR_PINC_Msk (0x1UL << DMA_CCR_PINC_Pos) /*!< 0x00000040 */ 2428 #define DMA_CCR_PINC DMA_CCR_PINC_Msk /*!< Peripheral increment mode */ 2429 #define DMA_CCR_MINC_Pos (7U) 2430 #define DMA_CCR_MINC_Msk (0x1UL << DMA_CCR_MINC_Pos) /*!< 0x00000080 */ 2431 #define DMA_CCR_MINC DMA_CCR_MINC_Msk /*!< Memory increment mode */ 2432 2433 #define DMA_CCR_PSIZE_Pos (8U) 2434 #define DMA_CCR_PSIZE_Msk (0x3UL << DMA_CCR_PSIZE_Pos) /*!< 0x00000300 */ 2435 #define DMA_CCR_PSIZE DMA_CCR_PSIZE_Msk /*!< PSIZE[1:0] bits (Peripheral size) */ 2436 #define DMA_CCR_PSIZE_0 (0x1UL << DMA_CCR_PSIZE_Pos) /*!< 0x00000100 */ 2437 #define DMA_CCR_PSIZE_1 (0x2UL << DMA_CCR_PSIZE_Pos) /*!< 0x00000200 */ 2438 2439 #define DMA_CCR_MSIZE_Pos (10U) 2440 #define DMA_CCR_MSIZE_Msk (0x3UL << DMA_CCR_MSIZE_Pos) /*!< 0x00000C00 */ 2441 #define DMA_CCR_MSIZE DMA_CCR_MSIZE_Msk /*!< MSIZE[1:0] bits (Memory size) */ 2442 #define DMA_CCR_MSIZE_0 (0x1UL << DMA_CCR_MSIZE_Pos) /*!< 0x00000400 */ 2443 #define DMA_CCR_MSIZE_1 (0x2UL << DMA_CCR_MSIZE_Pos) /*!< 0x00000800 */ 2444 2445 #define DMA_CCR_PL_Pos (12U) 2446 #define DMA_CCR_PL_Msk (0x3UL << DMA_CCR_PL_Pos) /*!< 0x00003000 */ 2447 #define DMA_CCR_PL DMA_CCR_PL_Msk /*!< PL[1:0] bits(Channel Priority level)*/ 2448 #define DMA_CCR_PL_0 (0x1UL << DMA_CCR_PL_Pos) /*!< 0x00001000 */ 2449 #define DMA_CCR_PL_1 (0x2UL << DMA_CCR_PL_Pos) /*!< 0x00002000 */ 2450 2451 #define DMA_CCR_MEM2MEM_Pos (14U) 2452 #define DMA_CCR_MEM2MEM_Msk (0x1UL << DMA_CCR_MEM2MEM_Pos) /*!< 0x00004000 */ 2453 #define DMA_CCR_MEM2MEM DMA_CCR_MEM2MEM_Msk /*!< Memory to memory mode */ 2454 2455 /****************** Bit definition for DMA_CNDTR register *******************/ 2456 #define DMA_CNDTR_NDT_Pos (0U) 2457 #define DMA_CNDTR_NDT_Msk (0xFFFFUL << DMA_CNDTR_NDT_Pos) /*!< 0x0000FFFF */ 2458 #define DMA_CNDTR_NDT DMA_CNDTR_NDT_Msk /*!< Number of data to Transfer */ 2459 2460 /****************** Bit definition for DMA_CPAR register ********************/ 2461 #define DMA_CPAR_PA_Pos (0U) 2462 #define DMA_CPAR_PA_Msk (0xFFFFFFFFUL << DMA_CPAR_PA_Pos) /*!< 0xFFFFFFFF */ 2463 #define DMA_CPAR_PA DMA_CPAR_PA_Msk /*!< Peripheral Address */ 2464 2465 /****************** Bit definition for DMA_CMAR register ********************/ 2466 #define DMA_CMAR_MA_Pos (0U) 2467 #define DMA_CMAR_MA_Msk (0xFFFFFFFFUL << DMA_CMAR_MA_Pos) /*!< 0xFFFFFFFF */ 2468 #define DMA_CMAR_MA DMA_CMAR_MA_Msk /*!< Memory Address */ 2469 2470 /******************************************************************************/ 2471 /* */ 2472 /* DMAMUX Controller */ 2473 /* */ 2474 /******************************************************************************/ 2475 /******************** Bits definition for DMAMUX_CxCR register **************/ 2476 #define DMAMUX_CxCR_DMAREQ_ID_Pos (0U) 2477 #define DMAMUX_CxCR_DMAREQ_ID_Msk (0x7FUL << DMAMUX_CxCR_DMAREQ_ID_Pos) /*!< 0x0000007F */ 2478 #define DMAMUX_CxCR_DMAREQ_ID DMAMUX_CxCR_DMAREQ_ID_Msk /*!< DMA Request ID */ 2479 #define DMAMUX_CxCR_DMAREQ_ID_0 (0x01UL << DMAMUX_CxCR_DMAREQ_ID_Pos) /*!< 0x00000001 */ 2480 #define DMAMUX_CxCR_DMAREQ_ID_1 (0x02UL << DMAMUX_CxCR_DMAREQ_ID_Pos) /*!< 0x00000002 */ 2481 #define DMAMUX_CxCR_DMAREQ_ID_2 (0x04UL << DMAMUX_CxCR_DMAREQ_ID_Pos) /*!< 0x00000004 */ 2482 #define DMAMUX_CxCR_DMAREQ_ID_3 (0x08UL << DMAMUX_CxCR_DMAREQ_ID_Pos) /*!< 0x00000008 */ 2483 #define DMAMUX_CxCR_DMAREQ_ID_4 (0x10UL << DMAMUX_CxCR_DMAREQ_ID_Pos) /*!< 0x00000010 */ 2484 #define DMAMUX_CxCR_DMAREQ_ID_5 (0x20UL << DMAMUX_CxCR_DMAREQ_ID_Pos) /*!< 0x00000020 */ 2485 #define DMAMUX_CxCR_DMAREQ_ID_6 (0x40UL << DMAMUX_CxCR_DMAREQ_ID_Pos) /*!< 0x00000040 */ 2486 #define DMAMUX_CxCR_SOIE_Pos (8U) 2487 #define DMAMUX_CxCR_SOIE_Msk (0x1UL << DMAMUX_CxCR_SOIE_Pos) /*!< 0x00000100 */ 2488 #define DMAMUX_CxCR_SOIE DMAMUX_CxCR_SOIE_Msk /*!< Synchro overrun interrupt enable */ 2489 #define DMAMUX_CxCR_EGE_Pos (9U) 2490 #define DMAMUX_CxCR_EGE_Msk (0x1UL << DMAMUX_CxCR_EGE_Pos) /*!< 0x00000200 */ 2491 #define DMAMUX_CxCR_EGE DMAMUX_CxCR_EGE_Msk /*!< Event generation interrupt enable */ 2492 #define DMAMUX_CxCR_SE_Pos (16U) 2493 #define DMAMUX_CxCR_SE_Msk (0x1UL << DMAMUX_CxCR_SE_Pos) /*!< 0x00010000 */ 2494 #define DMAMUX_CxCR_SE DMAMUX_CxCR_SE_Msk /*!< Synchronization enable */ 2495 #define DMAMUX_CxCR_SPOL_Pos (17U) 2496 #define DMAMUX_CxCR_SPOL_Msk (0x3UL << DMAMUX_CxCR_SPOL_Pos) /*!< 0x00060000 */ 2497 #define DMAMUX_CxCR_SPOL DMAMUX_CxCR_SPOL_Msk /*!< Synchronization polarity */ 2498 #define DMAMUX_CxCR_SPOL_0 (0x1UL << DMAMUX_CxCR_SPOL_Pos) /*!< 0x00020000 */ 2499 #define DMAMUX_CxCR_SPOL_1 (0x2UL << DMAMUX_CxCR_SPOL_Pos) /*!< 0x00040000 */ 2500 #define DMAMUX_CxCR_NBREQ_Pos (19U) 2501 #define DMAMUX_CxCR_NBREQ_Msk (0x1FUL << DMAMUX_CxCR_NBREQ_Pos) /*!< 0x00F80000 */ 2502 #define DMAMUX_CxCR_NBREQ DMAMUX_CxCR_NBREQ_Msk /*!< Number of request */ 2503 #define DMAMUX_CxCR_NBREQ_0 (0x01UL << DMAMUX_CxCR_NBREQ_Pos) /*!< 0x00080000 */ 2504 #define DMAMUX_CxCR_NBREQ_1 (0x02UL << DMAMUX_CxCR_NBREQ_Pos) /*!< 0x00100000 */ 2505 #define DMAMUX_CxCR_NBREQ_2 (0x04UL << DMAMUX_CxCR_NBREQ_Pos) /*!< 0x00200000 */ 2506 #define DMAMUX_CxCR_NBREQ_3 (0x08UL << DMAMUX_CxCR_NBREQ_Pos) /*!< 0x00400000 */ 2507 #define DMAMUX_CxCR_NBREQ_4 (0x10UL << DMAMUX_CxCR_NBREQ_Pos) /*!< 0x00800000 */ 2508 #define DMAMUX_CxCR_SYNC_ID_Pos (24U) 2509 #define DMAMUX_CxCR_SYNC_ID_Msk (0x1FUL << DMAMUX_CxCR_SYNC_ID_Pos) /*!< 0x1F000000 */ 2510 #define DMAMUX_CxCR_SYNC_ID DMAMUX_CxCR_SYNC_ID_Msk /*!< Synchronization ID */ 2511 #define DMAMUX_CxCR_SYNC_ID_0 (0x01UL << DMAMUX_CxCR_SYNC_ID_Pos) /*!< 0x01000000 */ 2512 #define DMAMUX_CxCR_SYNC_ID_1 (0x02UL << DMAMUX_CxCR_SYNC_ID_Pos) /*!< 0x02000000 */ 2513 #define DMAMUX_CxCR_SYNC_ID_2 (0x04UL << DMAMUX_CxCR_SYNC_ID_Pos) /*!< 0x04000000 */ 2514 #define DMAMUX_CxCR_SYNC_ID_3 (0x08UL << DMAMUX_CxCR_SYNC_ID_Pos) /*!< 0x08000000 */ 2515 #define DMAMUX_CxCR_SYNC_ID_4 (0x10UL << DMAMUX_CxCR_SYNC_ID_Pos) /*!< 0x10000000 */ 2516 2517 /******************* Bits definition for DMAMUX_CSR register **************/ 2518 #define DMAMUX_CSR_SOF0_Pos (0U) 2519 #define DMAMUX_CSR_SOF0_Msk (0x1UL << DMAMUX_CSR_SOF0_Pos) /*!< 0x00000001 */ 2520 #define DMAMUX_CSR_SOF0 DMAMUX_CSR_SOF0_Msk /*!< Synchronization Overrun Flag 0 */ 2521 #define DMAMUX_CSR_SOF1_Pos (1U) 2522 #define DMAMUX_CSR_SOF1_Msk (0x1UL << DMAMUX_CSR_SOF1_Pos) /*!< 0x00000002 */ 2523 #define DMAMUX_CSR_SOF1 DMAMUX_CSR_SOF1_Msk /*!< Synchronization Overrun Flag 1 */ 2524 #define DMAMUX_CSR_SOF2_Pos (2U) 2525 #define DMAMUX_CSR_SOF2_Msk (0x1UL << DMAMUX_CSR_SOF2_Pos) /*!< 0x00000004 */ 2526 #define DMAMUX_CSR_SOF2 DMAMUX_CSR_SOF2_Msk /*!< Synchronization Overrun Flag 2 */ 2527 #define DMAMUX_CSR_SOF3_Pos (3U) 2528 #define DMAMUX_CSR_SOF3_Msk (0x1UL << DMAMUX_CSR_SOF3_Pos) /*!< 0x00000008 */ 2529 #define DMAMUX_CSR_SOF3 DMAMUX_CSR_SOF3_Msk /*!< Synchronization Overrun Flag 3 */ 2530 #define DMAMUX_CSR_SOF4_Pos (4U) 2531 #define DMAMUX_CSR_SOF4_Msk (0x1UL << DMAMUX_CSR_SOF4_Pos) /*!< 0x00000010 */ 2532 #define DMAMUX_CSR_SOF4 DMAMUX_CSR_SOF4_Msk /*!< Synchronization Overrun Flag 4 */ 2533 #define DMAMUX_CSR_SOF5_Pos (5U) 2534 #define DMAMUX_CSR_SOF5_Msk (0x1UL << DMAMUX_CSR_SOF5_Pos) /*!< 0x00000020 */ 2535 #define DMAMUX_CSR_SOF5 DMAMUX_CSR_SOF5_Msk /*!< Synchronization Overrun Flag 5 */ 2536 #define DMAMUX_CSR_SOF6_Pos (6U) 2537 #define DMAMUX_CSR_SOF6_Msk (0x1UL << DMAMUX_CSR_SOF6_Pos) /*!< 0x00000040 */ 2538 #define DMAMUX_CSR_SOF6 DMAMUX_CSR_SOF6_Msk /*!< Synchronization Overrun Flag 6 */ 2539 #define DMAMUX_CSR_SOF7_Pos (7U) 2540 #define DMAMUX_CSR_SOF7_Msk (0x1UL << DMAMUX_CSR_SOF7_Pos) /*!< 0x00000080 */ 2541 #define DMAMUX_CSR_SOF7 DMAMUX_CSR_SOF7_Msk /*!< Synchronization Overrun Flag 7 */ 2542 #define DMAMUX_CSR_SOF8_Pos (8U) 2543 #define DMAMUX_CSR_SOF8_Msk (0x1UL << DMAMUX_CSR_SOF8_Pos) /*!< 0x00000100 */ 2544 #define DMAMUX_CSR_SOF8 DMAMUX_CSR_SOF8_Msk /*!< Synchronization Overrun Flag 8 */ 2545 #define DMAMUX_CSR_SOF9_Pos (9U) 2546 #define DMAMUX_CSR_SOF9_Msk (0x1UL << DMAMUX_CSR_SOF9_Pos) /*!< 0x00000200 */ 2547 #define DMAMUX_CSR_SOF9 DMAMUX_CSR_SOF9_Msk /*!< Synchronization Overrun Flag 9 */ 2548 #define DMAMUX_CSR_SOF10_Pos (10U) 2549 #define DMAMUX_CSR_SOF10_Msk (0x1UL << DMAMUX_CSR_SOF10_Pos) /*!< 0x00000400 */ 2550 #define DMAMUX_CSR_SOF10 DMAMUX_CSR_SOF10_Msk /*!< Synchronization Overrun Flag 10 */ 2551 #define DMAMUX_CSR_SOF11_Pos (11U) 2552 #define DMAMUX_CSR_SOF11_Msk (0x1UL << DMAMUX_CSR_SOF11_Pos) /*!< 0x00000800 */ 2553 #define DMAMUX_CSR_SOF11 DMAMUX_CSR_SOF11_Msk /*!< Synchronization Overrun Flag 11 */ 2554 2555 /******************** Bits definition for DMAMUX_CFR register **************/ 2556 #define DMAMUX_CFR_CSOF0_Pos (0U) 2557 #define DMAMUX_CFR_CSOF0_Msk (0x1UL << DMAMUX_CFR_CSOF0_Pos) /*!< 0x00000001 */ 2558 #define DMAMUX_CFR_CSOF0 DMAMUX_CFR_CSOF0_Msk /*!< Clear Overrun Flag 0 */ 2559 #define DMAMUX_CFR_CSOF1_Pos (1U) 2560 #define DMAMUX_CFR_CSOF1_Msk (0x1UL << DMAMUX_CFR_CSOF1_Pos) /*!< 0x00000002 */ 2561 #define DMAMUX_CFR_CSOF1 DMAMUX_CFR_CSOF1_Msk /*!< Clear Overrun Flag 1 */ 2562 #define DMAMUX_CFR_CSOF2_Pos (2U) 2563 #define DMAMUX_CFR_CSOF2_Msk (0x1UL << DMAMUX_CFR_CSOF2_Pos) /*!< 0x00000004 */ 2564 #define DMAMUX_CFR_CSOF2 DMAMUX_CFR_CSOF2_Msk /*!< Clear Overrun Flag 2 */ 2565 #define DMAMUX_CFR_CSOF3_Pos (3U) 2566 #define DMAMUX_CFR_CSOF3_Msk (0x1UL << DMAMUX_CFR_CSOF3_Pos) /*!< 0x00000008 */ 2567 #define DMAMUX_CFR_CSOF3 DMAMUX_CFR_CSOF3_Msk /*!< Clear Overrun Flag 3 */ 2568 #define DMAMUX_CFR_CSOF4_Pos (4U) 2569 #define DMAMUX_CFR_CSOF4_Msk (0x1UL << DMAMUX_CFR_CSOF4_Pos) /*!< 0x00000010 */ 2570 #define DMAMUX_CFR_CSOF4 DMAMUX_CFR_CSOF4_Msk /*!< Clear Overrun Flag 4 */ 2571 #define DMAMUX_CFR_CSOF5_Pos (5U) 2572 #define DMAMUX_CFR_CSOF5_Msk (0x1UL << DMAMUX_CFR_CSOF5_Pos) /*!< 0x00000020 */ 2573 #define DMAMUX_CFR_CSOF5 DMAMUX_CFR_CSOF5_Msk /*!< Clear Overrun Flag 5 */ 2574 #define DMAMUX_CFR_CSOF6_Pos (6U) 2575 #define DMAMUX_CFR_CSOF6_Msk (0x1UL << DMAMUX_CFR_CSOF6_Pos) /*!< 0x00000040 */ 2576 #define DMAMUX_CFR_CSOF6 DMAMUX_CFR_CSOF6_Msk /*!< Clear Overrun Flag 6 */ 2577 #define DMAMUX_CFR_CSOF7_Pos (7U) 2578 #define DMAMUX_CFR_CSOF7_Msk (0x1UL << DMAMUX_CFR_CSOF7_Pos) /*!< 0x00000080 */ 2579 #define DMAMUX_CFR_CSOF7 DMAMUX_CFR_CSOF7_Msk /*!< Clear Overrun Flag 7 */ 2580 #define DMAMUX_CFR_CSOF8_Pos (8U) 2581 #define DMAMUX_CFR_CSOF8_Msk (0x1UL << DMAMUX_CFR_CSOF8_Pos) /*!< 0x00000100 */ 2582 #define DMAMUX_CFR_CSOF8 DMAMUX_CFR_CSOF8_Msk /*!< Clear Overrun Flag 8 */ 2583 #define DMAMUX_CFR_CSOF9_Pos (9U) 2584 #define DMAMUX_CFR_CSOF9_Msk (0x1UL << DMAMUX_CFR_CSOF9_Pos) /*!< 0x00000200 */ 2585 #define DMAMUX_CFR_CSOF9 DMAMUX_CFR_CSOF9_Msk /*!< Clear Overrun Flag 9 */ 2586 #define DMAMUX_CFR_CSOF10_Pos (10U) 2587 #define DMAMUX_CFR_CSOF10_Msk (0x1UL << DMAMUX_CFR_CSOF10_Pos) /*!< 0x00000400 */ 2588 #define DMAMUX_CFR_CSOF10 DMAMUX_CFR_CSOF10_Msk /*!< Clear Overrun Flag 10 */ 2589 #define DMAMUX_CFR_CSOF11_Pos (11U) 2590 #define DMAMUX_CFR_CSOF11_Msk (0x1UL << DMAMUX_CFR_CSOF11_Pos) /*!< 0x00000800 */ 2591 #define DMAMUX_CFR_CSOF11 DMAMUX_CFR_CSOF11_Msk /*!< Clear Overrun Flag 11 */ 2592 2593 /******************** Bits definition for DMAMUX_RGxCR register ************/ 2594 #define DMAMUX_RGxCR_SIG_ID_Pos (0U) 2595 #define DMAMUX_RGxCR_SIG_ID_Msk (0x1FUL << DMAMUX_RGxCR_SIG_ID_Pos) /*!< 0x0000001F */ 2596 #define DMAMUX_RGxCR_SIG_ID DMAMUX_RGxCR_SIG_ID_Msk /*!< Signal ID */ 2597 #define DMAMUX_RGxCR_SIG_ID_0 (0x01UL << DMAMUX_RGxCR_SIG_ID_Pos) /*!< 0x00000001 */ 2598 #define DMAMUX_RGxCR_SIG_ID_1 (0x02UL << DMAMUX_RGxCR_SIG_ID_Pos) /*!< 0x00000002 */ 2599 #define DMAMUX_RGxCR_SIG_ID_2 (0x04UL << DMAMUX_RGxCR_SIG_ID_Pos) /*!< 0x00000004 */ 2600 #define DMAMUX_RGxCR_SIG_ID_3 (0x08UL << DMAMUX_RGxCR_SIG_ID_Pos) /*!< 0x00000008 */ 2601 #define DMAMUX_RGxCR_SIG_ID_4 (0x10UL << DMAMUX_RGxCR_SIG_ID_Pos) /*!< 0x00000010 */ 2602 #define DMAMUX_RGxCR_OIE_Pos (8U) 2603 #define DMAMUX_RGxCR_OIE_Msk (0x1UL << DMAMUX_RGxCR_OIE_Pos) /*!< 0x00000100 */ 2604 #define DMAMUX_RGxCR_OIE DMAMUX_RGxCR_OIE_Msk /*!< Overrun interrupt enable */ 2605 #define DMAMUX_RGxCR_GE_Pos (16U) 2606 #define DMAMUX_RGxCR_GE_Msk (0x1UL << DMAMUX_RGxCR_GE_Pos) /*!< 0x00010000 */ 2607 #define DMAMUX_RGxCR_GE DMAMUX_RGxCR_GE_Msk /*!< Generation enable */ 2608 #define DMAMUX_RGxCR_GPOL_Pos (17U) 2609 #define DMAMUX_RGxCR_GPOL_Msk (0x3UL << DMAMUX_RGxCR_GPOL_Pos) /*!< 0x00060000 */ 2610 #define DMAMUX_RGxCR_GPOL DMAMUX_RGxCR_GPOL_Msk /*!< Generation polarity */ 2611 #define DMAMUX_RGxCR_GPOL_0 (0x1UL << DMAMUX_RGxCR_GPOL_Pos) /*!< 0x00020000 */ 2612 #define DMAMUX_RGxCR_GPOL_1 (0x2UL << DMAMUX_RGxCR_GPOL_Pos) /*!< 0x00040000 */ 2613 #define DMAMUX_RGxCR_GNBREQ_Pos (19U) 2614 #define DMAMUX_RGxCR_GNBREQ_Msk (0x1FUL << DMAMUX_RGxCR_GNBREQ_Pos) /*!< 0x00F80000 */ 2615 #define DMAMUX_RGxCR_GNBREQ DMAMUX_RGxCR_GNBREQ_Msk /*!< Number of request */ 2616 #define DMAMUX_RGxCR_GNBREQ_0 (0x01UL << DMAMUX_RGxCR_GNBREQ_Pos) /*!< 0x00080000 */ 2617 #define DMAMUX_RGxCR_GNBREQ_1 (0x02UL << DMAMUX_RGxCR_GNBREQ_Pos) /*!< 0x00100000 */ 2618 #define DMAMUX_RGxCR_GNBREQ_2 (0x04UL << DMAMUX_RGxCR_GNBREQ_Pos) /*!< 0x00200000 */ 2619 #define DMAMUX_RGxCR_GNBREQ_3 (0x08UL << DMAMUX_RGxCR_GNBREQ_Pos) /*!< 0x00400000 */ 2620 #define DMAMUX_RGxCR_GNBREQ_4 (0x10UL << DMAMUX_RGxCR_GNBREQ_Pos) /*!< 0x00800000 */ 2621 2622 /******************** Bits definition for DMAMUX_RGSR register **************/ 2623 #define DMAMUX_RGSR_OF0_Pos (0U) 2624 #define DMAMUX_RGSR_OF0_Msk (0x1UL << DMAMUX_RGSR_OF0_Pos) /*!< 0x00000001 */ 2625 #define DMAMUX_RGSR_OF0 DMAMUX_RGSR_OF0_Msk /*!< Overrun flag 0 */ 2626 #define DMAMUX_RGSR_OF1_Pos (1U) 2627 #define DMAMUX_RGSR_OF1_Msk (0x1UL << DMAMUX_RGSR_OF1_Pos) /*!< 0x00000002 */ 2628 #define DMAMUX_RGSR_OF1 DMAMUX_RGSR_OF1_Msk /*!< Overrun flag 1 */ 2629 #define DMAMUX_RGSR_OF2_Pos (2U) 2630 #define DMAMUX_RGSR_OF2_Msk (0x1UL << DMAMUX_RGSR_OF2_Pos) /*!< 0x00000004 */ 2631 #define DMAMUX_RGSR_OF2 DMAMUX_RGSR_OF2_Msk /*!< Overrun flag 2 */ 2632 #define DMAMUX_RGSR_OF3_Pos (3U) 2633 #define DMAMUX_RGSR_OF3_Msk (0x1UL << DMAMUX_RGSR_OF3_Pos) /*!< 0x00000008 */ 2634 #define DMAMUX_RGSR_OF3 DMAMUX_RGSR_OF3_Msk /*!< Overrun flag 3 */ 2635 2636 /******************** Bits definition for DMAMUX_RGCFR register **************/ 2637 #define DMAMUX_RGCFR_COF0_Pos (0U) 2638 #define DMAMUX_RGCFR_COF0_Msk (0x1UL << DMAMUX_RGCFR_COF0_Pos) /*!< 0x00000001 */ 2639 #define DMAMUX_RGCFR_COF0 DMAMUX_RGCFR_COF0_Msk /*!< Clear Overrun flag 0 */ 2640 #define DMAMUX_RGCFR_COF1_Pos (1U) 2641 #define DMAMUX_RGCFR_COF1_Msk (0x1UL << DMAMUX_RGCFR_COF1_Pos) /*!< 0x00000002 */ 2642 #define DMAMUX_RGCFR_COF1 DMAMUX_RGCFR_COF1_Msk /*!< Clear Overrun flag 1 */ 2643 #define DMAMUX_RGCFR_COF2_Pos (2U) 2644 #define DMAMUX_RGCFR_COF2_Msk (0x1UL << DMAMUX_RGCFR_COF2_Pos) /*!< 0x00000004 */ 2645 #define DMAMUX_RGCFR_COF2 DMAMUX_RGCFR_COF2_Msk /*!< Clear Overrun flag 2 */ 2646 #define DMAMUX_RGCFR_COF3_Pos (3U) 2647 #define DMAMUX_RGCFR_COF3_Msk (0x1UL << DMAMUX_RGCFR_COF3_Pos) /*!< 0x00000008 */ 2648 #define DMAMUX_RGCFR_COF3 DMAMUX_RGCFR_COF3_Msk /*!< Clear Overrun flag 3 */ 2649 2650 /******************************************************************************/ 2651 /* */ 2652 /* External Interrupt/Event Controller */ 2653 /* */ 2654 /******************************************************************************/ 2655 /****************** Bit definition for EXTI_RTSR1 register ******************/ 2656 #define EXTI_RTSR1_RT0_Pos (0U) 2657 #define EXTI_RTSR1_RT0_Msk (0x1UL << EXTI_RTSR1_RT0_Pos) /*!< 0x00000001 */ 2658 #define EXTI_RTSR1_RT0 EXTI_RTSR1_RT0_Msk /*!< Rising trigger configuration for input line 0 */ 2659 #define EXTI_RTSR1_RT1_Pos (1U) 2660 #define EXTI_RTSR1_RT1_Msk (0x1UL << EXTI_RTSR1_RT1_Pos) /*!< 0x00000002 */ 2661 #define EXTI_RTSR1_RT1 EXTI_RTSR1_RT1_Msk /*!< Rising trigger configuration for input line 1 */ 2662 #define EXTI_RTSR1_RT2_Pos (2U) 2663 #define EXTI_RTSR1_RT2_Msk (0x1UL << EXTI_RTSR1_RT2_Pos) /*!< 0x00000004 */ 2664 #define EXTI_RTSR1_RT2 EXTI_RTSR1_RT2_Msk /*!< Rising trigger configuration for input line 2 */ 2665 #define EXTI_RTSR1_RT3_Pos (3U) 2666 #define EXTI_RTSR1_RT3_Msk (0x1UL << EXTI_RTSR1_RT3_Pos) /*!< 0x00000008 */ 2667 #define EXTI_RTSR1_RT3 EXTI_RTSR1_RT3_Msk /*!< Rising trigger configuration for input line 3 */ 2668 #define EXTI_RTSR1_RT4_Pos (4U) 2669 #define EXTI_RTSR1_RT4_Msk (0x1UL << EXTI_RTSR1_RT4_Pos) /*!< 0x00000010 */ 2670 #define EXTI_RTSR1_RT4 EXTI_RTSR1_RT4_Msk /*!< Rising trigger configuration for input line 4 */ 2671 #define EXTI_RTSR1_RT5_Pos (5U) 2672 #define EXTI_RTSR1_RT5_Msk (0x1UL << EXTI_RTSR1_RT5_Pos) /*!< 0x00000020 */ 2673 #define EXTI_RTSR1_RT5 EXTI_RTSR1_RT5_Msk /*!< Rising trigger configuration for input line 5 */ 2674 #define EXTI_RTSR1_RT6_Pos (6U) 2675 #define EXTI_RTSR1_RT6_Msk (0x1UL << EXTI_RTSR1_RT6_Pos) /*!< 0x00000040 */ 2676 #define EXTI_RTSR1_RT6 EXTI_RTSR1_RT6_Msk /*!< Rising trigger configuration for input line 6 */ 2677 #define EXTI_RTSR1_RT7_Pos (7U) 2678 #define EXTI_RTSR1_RT7_Msk (0x1UL << EXTI_RTSR1_RT7_Pos) /*!< 0x00000080 */ 2679 #define EXTI_RTSR1_RT7 EXTI_RTSR1_RT7_Msk /*!< Rising trigger configuration for input line 7 */ 2680 #define EXTI_RTSR1_RT8_Pos (8U) 2681 #define EXTI_RTSR1_RT8_Msk (0x1UL << EXTI_RTSR1_RT8_Pos) /*!< 0x00000100 */ 2682 #define EXTI_RTSR1_RT8 EXTI_RTSR1_RT8_Msk /*!< Rising trigger configuration for input line 8 */ 2683 #define EXTI_RTSR1_RT9_Pos (9U) 2684 #define EXTI_RTSR1_RT9_Msk (0x1UL << EXTI_RTSR1_RT9_Pos) /*!< 0x00000200 */ 2685 #define EXTI_RTSR1_RT9 EXTI_RTSR1_RT9_Msk /*!< Rising trigger configuration for input line 9 */ 2686 #define EXTI_RTSR1_RT10_Pos (10U) 2687 #define EXTI_RTSR1_RT10_Msk (0x1UL << EXTI_RTSR1_RT10_Pos) /*!< 0x00000400 */ 2688 #define EXTI_RTSR1_RT10 EXTI_RTSR1_RT10_Msk /*!< Rising trigger configuration for input line 10 */ 2689 #define EXTI_RTSR1_RT11_Pos (11U) 2690 #define EXTI_RTSR1_RT11_Msk (0x1UL << EXTI_RTSR1_RT11_Pos) /*!< 0x00000800 */ 2691 #define EXTI_RTSR1_RT11 EXTI_RTSR1_RT11_Msk /*!< Rising trigger configuration for input line 11 */ 2692 #define EXTI_RTSR1_RT12_Pos (12U) 2693 #define EXTI_RTSR1_RT12_Msk (0x1UL << EXTI_RTSR1_RT12_Pos) /*!< 0x00001000 */ 2694 #define EXTI_RTSR1_RT12 EXTI_RTSR1_RT12_Msk /*!< Rising trigger configuration for input line 12 */ 2695 #define EXTI_RTSR1_RT13_Pos (13U) 2696 #define EXTI_RTSR1_RT13_Msk (0x1UL << EXTI_RTSR1_RT13_Pos) /*!< 0x00002000 */ 2697 #define EXTI_RTSR1_RT13 EXTI_RTSR1_RT13_Msk /*!< Rising trigger configuration for input line 13 */ 2698 #define EXTI_RTSR1_RT14_Pos (14U) 2699 #define EXTI_RTSR1_RT14_Msk (0x1UL << EXTI_RTSR1_RT14_Pos) /*!< 0x00004000 */ 2700 #define EXTI_RTSR1_RT14 EXTI_RTSR1_RT14_Msk /*!< Rising trigger configuration for input line 14 */ 2701 #define EXTI_RTSR1_RT15_Pos (15U) 2702 #define EXTI_RTSR1_RT15_Msk (0x1UL << EXTI_RTSR1_RT15_Pos) /*!< 0x00008000 */ 2703 #define EXTI_RTSR1_RT15 EXTI_RTSR1_RT15_Msk /*!< Rising trigger configuration for input line 15 */ 2704 #define EXTI_RTSR1_RT16_Pos (16U) 2705 #define EXTI_RTSR1_RT16_Msk (0x1UL << EXTI_RTSR1_RT16_Pos) /*!< 0x00010000 */ 2706 #define EXTI_RTSR1_RT16 EXTI_RTSR1_RT16_Msk /*!< Rising trigger configuration for input line 16 */ 2707 #define EXTI_RTSR1_RT17_Pos (17U) 2708 #define EXTI_RTSR1_RT17_Msk (0x1UL << EXTI_RTSR1_RT17_Pos) /*!< 0x00020000 */ 2709 #define EXTI_RTSR1_RT17 EXTI_RTSR1_RT17_Msk /*!< Rising trigger configuration for input line 17 */ 2710 #define EXTI_RTSR1_RT18_Pos (18U) 2711 #define EXTI_RTSR1_RT18_Msk (0x1UL << EXTI_RTSR1_RT18_Pos) /*!< 0x00040000 */ 2712 #define EXTI_RTSR1_RT18 EXTI_RTSR1_RT18_Msk /*!< Rising trigger configuration for input line 18 */ 2713 #define EXTI_RTSR1_RT20_Pos (20U) 2714 #define EXTI_RTSR1_RT20_Msk (0x1UL << EXTI_RTSR1_RT20_Pos) /*!< 0x00100000 */ 2715 #define EXTI_RTSR1_RT20 EXTI_RTSR1_RT20_Msk /*!< Rising trigger configuration for input line 20 */ 2716 2717 /****************** Bit definition for EXTI_FTSR1 register ******************/ 2718 #define EXTI_FTSR1_FT0_Pos (0U) 2719 #define EXTI_FTSR1_FT0_Msk (0x1UL << EXTI_FTSR1_FT0_Pos) /*!< 0x00000001 */ 2720 #define EXTI_FTSR1_FT0 EXTI_FTSR1_FT0_Msk /*!< Falling trigger configuration for input line 0 */ 2721 #define EXTI_FTSR1_FT1_Pos (1U) 2722 #define EXTI_FTSR1_FT1_Msk (0x1UL << EXTI_FTSR1_FT1_Pos) /*!< 0x00000002 */ 2723 #define EXTI_FTSR1_FT1 EXTI_FTSR1_FT1_Msk /*!< Falling trigger configuration for input line 1 */ 2724 #define EXTI_FTSR1_FT2_Pos (2U) 2725 #define EXTI_FTSR1_FT2_Msk (0x1UL << EXTI_FTSR1_FT2_Pos) /*!< 0x00000004 */ 2726 #define EXTI_FTSR1_FT2 EXTI_FTSR1_FT2_Msk /*!< Falling trigger configuration for input line 2 */ 2727 #define EXTI_FTSR1_FT3_Pos (3U) 2728 #define EXTI_FTSR1_FT3_Msk (0x1UL << EXTI_FTSR1_FT3_Pos) /*!< 0x00000008 */ 2729 #define EXTI_FTSR1_FT3 EXTI_FTSR1_FT3_Msk /*!< Falling trigger configuration for input line 3 */ 2730 #define EXTI_FTSR1_FT4_Pos (4U) 2731 #define EXTI_FTSR1_FT4_Msk (0x1UL << EXTI_FTSR1_FT4_Pos) /*!< 0x00000010 */ 2732 #define EXTI_FTSR1_FT4 EXTI_FTSR1_FT4_Msk /*!< Falling trigger configuration for input line 4 */ 2733 #define EXTI_FTSR1_FT5_Pos (5U) 2734 #define EXTI_FTSR1_FT5_Msk (0x1UL << EXTI_FTSR1_FT5_Pos) /*!< 0x00000020 */ 2735 #define EXTI_FTSR1_FT5 EXTI_FTSR1_FT5_Msk /*!< Falling trigger configuration for input line 5 */ 2736 #define EXTI_FTSR1_FT6_Pos (6U) 2737 #define EXTI_FTSR1_FT6_Msk (0x1UL << EXTI_FTSR1_FT6_Pos) /*!< 0x00000040 */ 2738 #define EXTI_FTSR1_FT6 EXTI_FTSR1_FT6_Msk /*!< Falling trigger configuration for input line 6 */ 2739 #define EXTI_FTSR1_FT7_Pos (7U) 2740 #define EXTI_FTSR1_FT7_Msk (0x1UL << EXTI_FTSR1_FT7_Pos) /*!< 0x00000080 */ 2741 #define EXTI_FTSR1_FT7 EXTI_FTSR1_FT7_Msk /*!< Falling trigger configuration for input line 7 */ 2742 #define EXTI_FTSR1_FT8_Pos (8U) 2743 #define EXTI_FTSR1_FT8_Msk (0x1UL << EXTI_FTSR1_FT8_Pos) /*!< 0x00000100 */ 2744 #define EXTI_FTSR1_FT8 EXTI_FTSR1_FT8_Msk /*!< Falling trigger configuration for input line 8 */ 2745 #define EXTI_FTSR1_FT9_Pos (9U) 2746 #define EXTI_FTSR1_FT9_Msk (0x1UL << EXTI_FTSR1_FT9_Pos) /*!< 0x00000200 */ 2747 #define EXTI_FTSR1_FT9 EXTI_FTSR1_FT9_Msk /*!< Falling trigger configuration for input line 9 */ 2748 #define EXTI_FTSR1_FT10_Pos (10U) 2749 #define EXTI_FTSR1_FT10_Msk (0x1UL << EXTI_FTSR1_FT10_Pos) /*!< 0x00000400 */ 2750 #define EXTI_FTSR1_FT10 EXTI_FTSR1_FT10_Msk /*!< Falling trigger configuration for input line 10 */ 2751 #define EXTI_FTSR1_FT11_Pos (11U) 2752 #define EXTI_FTSR1_FT11_Msk (0x1UL << EXTI_FTSR1_FT11_Pos) /*!< 0x00000800 */ 2753 #define EXTI_FTSR1_FT11 EXTI_FTSR1_FT11_Msk /*!< Falling trigger configuration for input line 11 */ 2754 #define EXTI_FTSR1_FT12_Pos (12U) 2755 #define EXTI_FTSR1_FT12_Msk (0x1UL << EXTI_FTSR1_FT12_Pos) /*!< 0x00001000 */ 2756 #define EXTI_FTSR1_FT12 EXTI_FTSR1_FT12_Msk /*!< Falling trigger configuration for input line 12 */ 2757 #define EXTI_FTSR1_FT13_Pos (13U) 2758 #define EXTI_FTSR1_FT13_Msk (0x1UL << EXTI_FTSR1_FT13_Pos) /*!< 0x00002000 */ 2759 #define EXTI_FTSR1_FT13 EXTI_FTSR1_FT13_Msk /*!< Falling trigger configuration for input line 13 */ 2760 #define EXTI_FTSR1_FT14_Pos (14U) 2761 #define EXTI_FTSR1_FT14_Msk (0x1UL << EXTI_FTSR1_FT14_Pos) /*!< 0x00004000 */ 2762 #define EXTI_FTSR1_FT14 EXTI_FTSR1_FT14_Msk /*!< Falling trigger configuration for input line 14 */ 2763 #define EXTI_FTSR1_FT15_Pos (15U) 2764 #define EXTI_FTSR1_FT15_Msk (0x1UL << EXTI_FTSR1_FT15_Pos) /*!< 0x00008000 */ 2765 #define EXTI_FTSR1_FT15 EXTI_FTSR1_FT15_Msk /*!< Falling trigger configuration for input line 15 */ 2766 #define EXTI_FTSR1_FT16_Pos (16U) 2767 #define EXTI_FTSR1_FT16_Msk (0x1UL << EXTI_FTSR1_FT16_Pos) /*!< 0x00010000 */ 2768 #define EXTI_FTSR1_FT16 EXTI_FTSR1_FT16_Msk /*!< Falling trigger configuration for input line 16 */ 2769 #define EXTI_FTSR1_FT17_Pos (17U) 2770 #define EXTI_FTSR1_FT17_Msk (0x1UL << EXTI_FTSR1_FT17_Pos) /*!< 0x00020000 */ 2771 #define EXTI_FTSR1_FT17 EXTI_FTSR1_FT17_Msk /*!< Falling trigger configuration for input line 17 */ 2772 #define EXTI_FTSR1_FT18_Pos (18U) 2773 #define EXTI_FTSR1_FT18_Msk (0x1UL << EXTI_FTSR1_FT18_Pos) /*!< 0x00040000 */ 2774 #define EXTI_FTSR1_FT18 EXTI_FTSR1_FT18_Msk /*!< Falling trigger configuration for input line 18 */ 2775 #define EXTI_FTSR1_FT20_Pos (20U) 2776 #define EXTI_FTSR1_FT20_Msk (0x1UL << EXTI_FTSR1_FT20_Pos) /*!< 0x00100000 */ 2777 #define EXTI_FTSR1_FT20 EXTI_FTSR1_FT20_Msk /*!< Falling trigger configuration for input line 20 */ 2778 2779 /****************** Bit definition for EXTI_SWIER1 register *****************/ 2780 #define EXTI_SWIER1_SWI0_Pos (0U) 2781 #define EXTI_SWIER1_SWI0_Msk (0x1UL << EXTI_SWIER1_SWI0_Pos) /*!< 0x00000001 */ 2782 #define EXTI_SWIER1_SWI0 EXTI_SWIER1_SWI0_Msk /*!< Software Interrupt on line 0 */ 2783 #define EXTI_SWIER1_SWI1_Pos (1U) 2784 #define EXTI_SWIER1_SWI1_Msk (0x1UL << EXTI_SWIER1_SWI1_Pos) /*!< 0x00000002 */ 2785 #define EXTI_SWIER1_SWI1 EXTI_SWIER1_SWI1_Msk /*!< Software Interrupt on line 1 */ 2786 #define EXTI_SWIER1_SWI2_Pos (2U) 2787 #define EXTI_SWIER1_SWI2_Msk (0x1UL << EXTI_SWIER1_SWI2_Pos) /*!< 0x00000004 */ 2788 #define EXTI_SWIER1_SWI2 EXTI_SWIER1_SWI2_Msk /*!< Software Interrupt on line 2 */ 2789 #define EXTI_SWIER1_SWI3_Pos (3U) 2790 #define EXTI_SWIER1_SWI3_Msk (0x1UL << EXTI_SWIER1_SWI3_Pos) /*!< 0x00000008 */ 2791 #define EXTI_SWIER1_SWI3 EXTI_SWIER1_SWI3_Msk /*!< Software Interrupt on line 3 */ 2792 #define EXTI_SWIER1_SWI4_Pos (4U) 2793 #define EXTI_SWIER1_SWI4_Msk (0x1UL << EXTI_SWIER1_SWI4_Pos) /*!< 0x00000010 */ 2794 #define EXTI_SWIER1_SWI4 EXTI_SWIER1_SWI4_Msk /*!< Software Interrupt on line 4 */ 2795 #define EXTI_SWIER1_SWI5_Pos (5U) 2796 #define EXTI_SWIER1_SWI5_Msk (0x1UL << EXTI_SWIER1_SWI5_Pos) /*!< 0x00000020 */ 2797 #define EXTI_SWIER1_SWI5 EXTI_SWIER1_SWI5_Msk /*!< Software Interrupt on line 5 */ 2798 #define EXTI_SWIER1_SWI6_Pos (6U) 2799 #define EXTI_SWIER1_SWI6_Msk (0x1UL << EXTI_SWIER1_SWI6_Pos) /*!< 0x00000040 */ 2800 #define EXTI_SWIER1_SWI6 EXTI_SWIER1_SWI6_Msk /*!< Software Interrupt on line 6 */ 2801 #define EXTI_SWIER1_SWI7_Pos (7U) 2802 #define EXTI_SWIER1_SWI7_Msk (0x1UL << EXTI_SWIER1_SWI7_Pos) /*!< 0x00000080 */ 2803 #define EXTI_SWIER1_SWI7 EXTI_SWIER1_SWI7_Msk /*!< Software Interrupt on line 7 */ 2804 #define EXTI_SWIER1_SWI8_Pos (8U) 2805 #define EXTI_SWIER1_SWI8_Msk (0x1UL << EXTI_SWIER1_SWI8_Pos) /*!< 0x00000100 */ 2806 #define EXTI_SWIER1_SWI8 EXTI_SWIER1_SWI8_Msk /*!< Software Interrupt on line 8 */ 2807 #define EXTI_SWIER1_SWI9_Pos (9U) 2808 #define EXTI_SWIER1_SWI9_Msk (0x1UL << EXTI_SWIER1_SWI9_Pos) /*!< 0x00000200 */ 2809 #define EXTI_SWIER1_SWI9 EXTI_SWIER1_SWI9_Msk /*!< Software Interrupt on line 9 */ 2810 #define EXTI_SWIER1_SWI10_Pos (10U) 2811 #define EXTI_SWIER1_SWI10_Msk (0x1UL << EXTI_SWIER1_SWI10_Pos) /*!< 0x00000400 */ 2812 #define EXTI_SWIER1_SWI10 EXTI_SWIER1_SWI10_Msk /*!< Software Interrupt on line 10 */ 2813 #define EXTI_SWIER1_SWI11_Pos (11U) 2814 #define EXTI_SWIER1_SWI11_Msk (0x1UL << EXTI_SWIER1_SWI11_Pos) /*!< 0x00000800 */ 2815 #define EXTI_SWIER1_SWI11 EXTI_SWIER1_SWI11_Msk /*!< Software Interrupt on line 11 */ 2816 #define EXTI_SWIER1_SWI12_Pos (12U) 2817 #define EXTI_SWIER1_SWI12_Msk (0x1UL << EXTI_SWIER1_SWI12_Pos) /*!< 0x00001000 */ 2818 #define EXTI_SWIER1_SWI12 EXTI_SWIER1_SWI12_Msk /*!< Software Interrupt on line 12 */ 2819 #define EXTI_SWIER1_SWI13_Pos (13U) 2820 #define EXTI_SWIER1_SWI13_Msk (0x1UL << EXTI_SWIER1_SWI13_Pos) /*!< 0x00002000 */ 2821 #define EXTI_SWIER1_SWI13 EXTI_SWIER1_SWI13_Msk /*!< Software Interrupt on line 13 */ 2822 #define EXTI_SWIER1_SWI14_Pos (14U) 2823 #define EXTI_SWIER1_SWI14_Msk (0x1UL << EXTI_SWIER1_SWI14_Pos) /*!< 0x00004000 */ 2824 #define EXTI_SWIER1_SWI14 EXTI_SWIER1_SWI14_Msk /*!< Software Interrupt on line 14 */ 2825 #define EXTI_SWIER1_SWI15_Pos (15U) 2826 #define EXTI_SWIER1_SWI15_Msk (0x1UL << EXTI_SWIER1_SWI15_Pos) /*!< 0x00008000 */ 2827 #define EXTI_SWIER1_SWI15 EXTI_SWIER1_SWI15_Msk /*!< Software Interrupt on line 15 */ 2828 #define EXTI_SWIER1_SWI16_Pos (16U) 2829 #define EXTI_SWIER1_SWI16_Msk (0x1UL << EXTI_SWIER1_SWI16_Pos) /*!< 0x00010000 */ 2830 #define EXTI_SWIER1_SWI16 EXTI_SWIER1_SWI16_Msk /*!< Software Interrupt on line 16 */ 2831 #define EXTI_SWIER1_SWI17_Pos (17U) 2832 #define EXTI_SWIER1_SWI17_Msk (0x1UL << EXTI_SWIER1_SWI17_Pos) /*!< 0x00020000 */ 2833 #define EXTI_SWIER1_SWI17 EXTI_SWIER1_SWI17_Msk /*!< Software Interrupt on line 17 */ 2834 #define EXTI_SWIER1_SWI18_Pos (18U) 2835 #define EXTI_SWIER1_SWI18_Msk (0x1UL << EXTI_SWIER1_SWI18_Pos) /*!< 0x00040000 */ 2836 #define EXTI_SWIER1_SWI18 EXTI_SWIER1_SWI18_Msk /*!< Software Interrupt on line 18 */ 2837 #define EXTI_SWIER1_SWI20_Pos (20U) 2838 #define EXTI_SWIER1_SWI20_Msk (0x1UL << EXTI_SWIER1_SWI20_Pos) /*!< 0x00100000 */ 2839 #define EXTI_SWIER1_SWI20 EXTI_SWIER1_SWI20_Msk /*!< Software Interrupt on line 20 */ 2840 2841 /******************* Bit definition for EXTI_RPR1 register ******************/ 2842 #define EXTI_RPR1_RPIF0_Pos (0U) 2843 #define EXTI_RPR1_RPIF0_Msk (0x1UL << EXTI_RPR1_RPIF0_Pos) /*!< 0x00000001 */ 2844 #define EXTI_RPR1_RPIF0 EXTI_RPR1_RPIF0_Msk /*!< Rising Pending Interrupt Flag on line 0 */ 2845 #define EXTI_RPR1_RPIF1_Pos (1U) 2846 #define EXTI_RPR1_RPIF1_Msk (0x1UL << EXTI_RPR1_RPIF1_Pos) /*!< 0x00000002 */ 2847 #define EXTI_RPR1_RPIF1 EXTI_RPR1_RPIF1_Msk /*!< Rising Pending Interrupt Flag on line 1 */ 2848 #define EXTI_RPR1_RPIF2_Pos (2U) 2849 #define EXTI_RPR1_RPIF2_Msk (0x1UL << EXTI_RPR1_RPIF2_Pos) /*!< 0x00000004 */ 2850 #define EXTI_RPR1_RPIF2 EXTI_RPR1_RPIF2_Msk /*!< Rising Pending Interrupt Flag on line 2 */ 2851 #define EXTI_RPR1_RPIF3_Pos (3U) 2852 #define EXTI_RPR1_RPIF3_Msk (0x1UL << EXTI_RPR1_RPIF3_Pos) /*!< 0x00000008 */ 2853 #define EXTI_RPR1_RPIF3 EXTI_RPR1_RPIF3_Msk /*!< Rising Pending Interrupt Flag on line 3 */ 2854 #define EXTI_RPR1_RPIF4_Pos (4U) 2855 #define EXTI_RPR1_RPIF4_Msk (0x1UL << EXTI_RPR1_RPIF4_Pos) /*!< 0x00000010 */ 2856 #define EXTI_RPR1_RPIF4 EXTI_RPR1_RPIF4_Msk /*!< Rising Pending Interrupt Flag on line 4 */ 2857 #define EXTI_RPR1_RPIF5_Pos (5U) 2858 #define EXTI_RPR1_RPIF5_Msk (0x1UL << EXTI_RPR1_RPIF5_Pos) /*!< 0x00000020 */ 2859 #define EXTI_RPR1_RPIF5 EXTI_RPR1_RPIF5_Msk /*!< Rising Pending Interrupt Flag on line 5 */ 2860 #define EXTI_RPR1_RPIF6_Pos (6U) 2861 #define EXTI_RPR1_RPIF6_Msk (0x1UL << EXTI_RPR1_RPIF6_Pos) /*!< 0x00000040 */ 2862 #define EXTI_RPR1_RPIF6 EXTI_RPR1_RPIF6_Msk /*!< Rising Pending Interrupt Flag on line 6 */ 2863 #define EXTI_RPR1_RPIF7_Pos (7U) 2864 #define EXTI_RPR1_RPIF7_Msk (0x1UL << EXTI_RPR1_RPIF7_Pos) /*!< 0x00000080 */ 2865 #define EXTI_RPR1_RPIF7 EXTI_RPR1_RPIF7_Msk /*!< Rising Pending Interrupt Flag on line 7 */ 2866 #define EXTI_RPR1_RPIF8_Pos (8U) 2867 #define EXTI_RPR1_RPIF8_Msk (0x1UL << EXTI_RPR1_RPIF8_Pos) /*!< 0x00000100 */ 2868 #define EXTI_RPR1_RPIF8 EXTI_RPR1_RPIF8_Msk /*!< Rising Pending Interrupt Flag on line 8 */ 2869 #define EXTI_RPR1_RPIF9_Pos (9U) 2870 #define EXTI_RPR1_RPIF9_Msk (0x1UL << EXTI_RPR1_RPIF9_Pos) /*!< 0x00000200 */ 2871 #define EXTI_RPR1_RPIF9 EXTI_RPR1_RPIF9_Msk /*!< Rising Pending Interrupt Flag on line 9 */ 2872 #define EXTI_RPR1_RPIF10_Pos (10U) 2873 #define EXTI_RPR1_RPIF10_Msk (0x1UL << EXTI_RPR1_RPIF10_Pos) /*!< 0x00000400 */ 2874 #define EXTI_RPR1_RPIF10 EXTI_RPR1_RPIF10_Msk /*!< Rising Pending Interrupt Flag on line 10 */ 2875 #define EXTI_RPR1_RPIF11_Pos (11U) 2876 #define EXTI_RPR1_RPIF11_Msk (0x1UL << EXTI_RPR1_RPIF11_Pos) /*!< 0x00000800 */ 2877 #define EXTI_RPR1_RPIF11 EXTI_RPR1_RPIF11_Msk /*!< Rising Pending Interrupt Flag on line 11 */ 2878 #define EXTI_RPR1_RPIF12_Pos (12U) 2879 #define EXTI_RPR1_RPIF12_Msk (0x1UL << EXTI_RPR1_RPIF12_Pos) /*!< 0x00001000 */ 2880 #define EXTI_RPR1_RPIF12 EXTI_RPR1_RPIF12_Msk /*!< Rising Pending Interrupt Flag on line 12 */ 2881 #define EXTI_RPR1_RPIF13_Pos (13U) 2882 #define EXTI_RPR1_RPIF13_Msk (0x1UL << EXTI_RPR1_RPIF13_Pos) /*!< 0x00002000 */ 2883 #define EXTI_RPR1_RPIF13 EXTI_RPR1_RPIF13_Msk /*!< Rising Pending Interrupt Flag on line 13 */ 2884 #define EXTI_RPR1_RPIF14_Pos (14U) 2885 #define EXTI_RPR1_RPIF14_Msk (0x1UL << EXTI_RPR1_RPIF14_Pos) /*!< 0x00004000 */ 2886 #define EXTI_RPR1_RPIF14 EXTI_RPR1_RPIF14_Msk /*!< Rising Pending Interrupt Flag on line 14 */ 2887 #define EXTI_RPR1_RPIF15_Pos (15U) 2888 #define EXTI_RPR1_RPIF15_Msk (0x1UL << EXTI_RPR1_RPIF15_Pos) /*!< 0x00008000 */ 2889 #define EXTI_RPR1_RPIF15 EXTI_RPR1_RPIF15_Msk /*!< Rising Pending Interrupt Flag on line 15 */ 2890 #define EXTI_RPR1_RPIF16_Pos (16U) 2891 #define EXTI_RPR1_RPIF16_Msk (0x1UL << EXTI_RPR1_RPIF16_Pos) /*!< 0x00010000 */ 2892 #define EXTI_RPR1_RPIF16 EXTI_RPR1_RPIF16_Msk /*!< Rising Pending Interrupt Flag on line 16 */ 2893 #define EXTI_RPR1_RPIF17_Pos (17U) 2894 #define EXTI_RPR1_RPIF17_Msk (0x1UL << EXTI_RPR1_RPIF17_Pos) /*!< 0x00020000 */ 2895 #define EXTI_RPR1_RPIF17 EXTI_RPR1_RPIF17_Msk /*!< Rising Pending Interrupt Flag on line 17 */ 2896 #define EXTI_RPR1_RPIF18_Pos (18U) 2897 #define EXTI_RPR1_RPIF18_Msk (0x1UL << EXTI_RPR1_RPIF18_Pos) /*!< 0x00040000 */ 2898 #define EXTI_RPR1_RPIF18 EXTI_RPR1_RPIF18_Msk /*!< Rising Pending Interrupt Flag on line 18 */ 2899 #define EXTI_RPR1_RPIF20_Pos (20U) 2900 #define EXTI_RPR1_RPIF20_Msk (0x1UL << EXTI_RPR1_RPIF20_Pos) /*!< 0x00100000 */ 2901 #define EXTI_RPR1_RPIF20 EXTI_RPR1_RPIF20_Msk /*!< Rising Pending Interrupt Flag on line 20 */ 2902 2903 /******************* Bit definition for EXTI_FPR1 register ******************/ 2904 #define EXTI_FPR1_FPIF0_Pos (0U) 2905 #define EXTI_FPR1_FPIF0_Msk (0x1UL << EXTI_FPR1_FPIF0_Pos) /*!< 0x00000001 */ 2906 #define EXTI_FPR1_FPIF0 EXTI_FPR1_FPIF0_Msk /*!< Falling Pending Interrupt Flag on line 0 */ 2907 #define EXTI_FPR1_FPIF1_Pos (1U) 2908 #define EXTI_FPR1_FPIF1_Msk (0x1UL << EXTI_FPR1_FPIF1_Pos) /*!< 0x00000002 */ 2909 #define EXTI_FPR1_FPIF1 EXTI_FPR1_FPIF1_Msk /*!< Falling Pending Interrupt Flag on line 1 */ 2910 #define EXTI_FPR1_FPIF2_Pos (2U) 2911 #define EXTI_FPR1_FPIF2_Msk (0x1UL << EXTI_FPR1_FPIF2_Pos) /*!< 0x00000004 */ 2912 #define EXTI_FPR1_FPIF2 EXTI_FPR1_FPIF2_Msk /*!< Falling Pending Interrupt Flag on line 2 */ 2913 #define EXTI_FPR1_FPIF3_Pos (3U) 2914 #define EXTI_FPR1_FPIF3_Msk (0x1UL << EXTI_FPR1_FPIF3_Pos) /*!< 0x00000008 */ 2915 #define EXTI_FPR1_FPIF3 EXTI_FPR1_FPIF3_Msk /*!< Falling Pending Interrupt Flag on line 3 */ 2916 #define EXTI_FPR1_FPIF4_Pos (4U) 2917 #define EXTI_FPR1_FPIF4_Msk (0x1UL << EXTI_FPR1_FPIF4_Pos) /*!< 0x00000010 */ 2918 #define EXTI_FPR1_FPIF4 EXTI_FPR1_FPIF4_Msk /*!< Falling Pending Interrupt Flag on line 4 */ 2919 #define EXTI_FPR1_FPIF5_Pos (5U) 2920 #define EXTI_FPR1_FPIF5_Msk (0x1UL << EXTI_FPR1_FPIF5_Pos) /*!< 0x00000020 */ 2921 #define EXTI_FPR1_FPIF5 EXTI_FPR1_FPIF5_Msk /*!< Falling Pending Interrupt Flag on line 5 */ 2922 #define EXTI_FPR1_FPIF6_Pos (6U) 2923 #define EXTI_FPR1_FPIF6_Msk (0x1UL << EXTI_FPR1_FPIF6_Pos) /*!< 0x00000040 */ 2924 #define EXTI_FPR1_FPIF6 EXTI_FPR1_FPIF6_Msk /*!< Falling Pending Interrupt Flag on line 6 */ 2925 #define EXTI_FPR1_FPIF7_Pos (7U) 2926 #define EXTI_FPR1_FPIF7_Msk (0x1UL << EXTI_FPR1_FPIF7_Pos) /*!< 0x00000080 */ 2927 #define EXTI_FPR1_FPIF7 EXTI_FPR1_FPIF7_Msk /*!< Falling Pending Interrupt Flag on line 7 */ 2928 #define EXTI_FPR1_FPIF8_Pos (8U) 2929 #define EXTI_FPR1_FPIF8_Msk (0x1UL << EXTI_FPR1_FPIF8_Pos) /*!< 0x00000100 */ 2930 #define EXTI_FPR1_FPIF8 EXTI_FPR1_FPIF8_Msk /*!< Falling Pending Interrupt Flag on line 8 */ 2931 #define EXTI_FPR1_FPIF9_Pos (9U) 2932 #define EXTI_FPR1_FPIF9_Msk (0x1UL << EXTI_FPR1_FPIF9_Pos) /*!< 0x00000200 */ 2933 #define EXTI_FPR1_FPIF9 EXTI_FPR1_FPIF9_Msk /*!< Falling Pending Interrupt Flag on line 9 */ 2934 #define EXTI_FPR1_FPIF10_Pos (10U) 2935 #define EXTI_FPR1_FPIF10_Msk (0x1UL << EXTI_FPR1_FPIF10_Pos) /*!< 0x00000400 */ 2936 #define EXTI_FPR1_FPIF10 EXTI_FPR1_FPIF10_Msk /*!< Falling Pending Interrupt Flag on line 10 */ 2937 #define EXTI_FPR1_FPIF11_Pos (11U) 2938 #define EXTI_FPR1_FPIF11_Msk (0x1UL << EXTI_FPR1_FPIF11_Pos) /*!< 0x00000800 */ 2939 #define EXTI_FPR1_FPIF11 EXTI_FPR1_FPIF11_Msk /*!< Falling Pending Interrupt Flag on line 11 */ 2940 #define EXTI_FPR1_FPIF12_Pos (12U) 2941 #define EXTI_FPR1_FPIF12_Msk (0x1UL << EXTI_FPR1_FPIF12_Pos) /*!< 0x00001000 */ 2942 #define EXTI_FPR1_FPIF12 EXTI_FPR1_FPIF12_Msk /*!< Falling Pending Interrupt Flag on line 12 */ 2943 #define EXTI_FPR1_FPIF13_Pos (13U) 2944 #define EXTI_FPR1_FPIF13_Msk (0x1UL << EXTI_FPR1_FPIF13_Pos) /*!< 0x00002000 */ 2945 #define EXTI_FPR1_FPIF13 EXTI_FPR1_FPIF13_Msk /*!< Falling Pending Interrupt Flag on line 13 */ 2946 #define EXTI_FPR1_FPIF14_Pos (14U) 2947 #define EXTI_FPR1_FPIF14_Msk (0x1UL << EXTI_FPR1_FPIF14_Pos) /*!< 0x00004000 */ 2948 #define EXTI_FPR1_FPIF14 EXTI_FPR1_FPIF14_Msk /*!< Falling Pending Interrupt Flag on line 14 */ 2949 #define EXTI_FPR1_FPIF15_Pos (15U) 2950 #define EXTI_FPR1_FPIF15_Msk (0x1UL << EXTI_FPR1_FPIF15_Pos) /*!< 0x00008000 */ 2951 #define EXTI_FPR1_FPIF15 EXTI_FPR1_FPIF15_Msk /*!< Falling Pending Interrupt Flag on line 15 */ 2952 #define EXTI_FPR1_FPIF16_Pos (16U) 2953 #define EXTI_FPR1_FPIF16_Msk (0x1UL << EXTI_FPR1_FPIF16_Pos) /*!< 0x00010000 */ 2954 #define EXTI_FPR1_FPIF16 EXTI_FPR1_FPIF16_Msk /*!< Falling Pending Interrupt Flag on line 16 */ 2955 #define EXTI_FPR1_FPIF17_Pos (17U) 2956 #define EXTI_FPR1_FPIF17_Msk (0x1UL << EXTI_FPR1_FPIF17_Pos) /*!< 0x00020000 */ 2957 #define EXTI_FPR1_FPIF17 EXTI_FPR1_FPIF17_Msk /*!< Falling Pending Interrupt Flag on line 17 */ 2958 #define EXTI_FPR1_FPIF18_Pos (18U) 2959 #define EXTI_FPR1_FPIF18_Msk (0x1UL << EXTI_FPR1_FPIF18_Pos) /*!< 0x00040000 */ 2960 #define EXTI_FPR1_FPIF18 EXTI_FPR1_FPIF18_Msk /*!< Falling Pending Interrupt Flag on line 18 */ 2961 #define EXTI_FPR1_FPIF20_Pos (20U) 2962 #define EXTI_FPR1_FPIF20_Msk (0x1UL << EXTI_FPR1_FPIF20_Pos) /*!< 0x00100000 */ 2963 #define EXTI_FPR1_FPIF20 EXTI_FPR1_FPIF20_Msk /*!< Falling Pending Interrupt Flag on line 20 */ 2964 2965 /****************** Bit definition for EXTI_RTSR2 register ******************/ 2966 #define EXTI_RTSR2_RT34_Pos (2U) 2967 #define EXTI_RTSR2_RT34_Msk (0x1UL << EXTI_RTSR2_RT34_Pos) /*!< 0x00000004 */ 2968 #define EXTI_RTSR2_RT34 EXTI_RTSR2_RT34_Msk /*!< Rising trigger configuration for input line 34 */ 2969 2970 /****************** Bit definition for EXTI_FTSR2 register ******************/ 2971 #define EXTI_FTSR2_FT34_Pos (2U) 2972 #define EXTI_FTSR2_FT34_Msk (0x1UL << EXTI_FTSR2_FT34_Pos) /*!< 0x00000004 */ 2973 #define EXTI_FTSR2_FT34 EXTI_FTSR2_FT34_Msk /*!< Falling trigger configuration for input line 34 */ 2974 2975 /****************** Bit definition for EXTI_SWIER2 register *****************/ 2976 #define EXTI_SWIER2_SWI34_Pos (2U) 2977 #define EXTI_SWIER2_SWI34_Msk (0x1UL << EXTI_SWIER2_SWI34_Pos) /*!< 0x00000004 */ 2978 #define EXTI_SWIER2_SWI34 EXTI_SWIER2_SWI34_Msk /*!< Software Interrupt on line 34 */ 2979 2980 /******************* Bit definition for EXTI_RPR2 register ******************/ 2981 #define EXTI_RPR2_RPIF34_Pos (2U) 2982 #define EXTI_RPR2_RPIF34_Msk (0x1UL << EXTI_RPR2_RPIF34_Pos) /*!< 0x00000004 */ 2983 #define EXTI_RPR2_RPIF34 EXTI_RPR2_RPIF34_Msk /*!< Rising Pending Interrupt Flag on line 34 */ 2984 2985 /******************* Bit definition for EXTI_FPR2 register ******************/ 2986 #define EXTI_FPR2_RPIF34_Pos (2U) 2987 #define EXTI_FPR2_RPIF34_Msk (0x1UL << EXTI_FPR2_RPIF34_Pos) /*!< 0x00000004 */ 2988 #define EXTI_FPR2_RPIF34 EXTI_FPR2_RPIF34_Msk /*!< Rising Pending Interrupt Flag on line 34 */ 2989 2990 /***************** Bit definition for EXTI_EXTICR1 register **************/ 2991 #define EXTI_EXTICR1_EXTI0_Pos (0U) 2992 #define EXTI_EXTICR1_EXTI0_Msk (0x7UL << EXTI_EXTICR1_EXTI0_Pos) /*!< 0x00000007 */ 2993 #define EXTI_EXTICR1_EXTI0 EXTI_EXTICR1_EXTI0_Msk /*!< EXTI 0 configuration */ 2994 #define EXTI_EXTICR1_EXTI0_0 (0x1UL << EXTI_EXTICR1_EXTI0_Pos) /*!< 0x00000001 */ 2995 #define EXTI_EXTICR1_EXTI0_1 (0x2UL << EXTI_EXTICR1_EXTI0_Pos) /*!< 0x00000002 */ 2996 #define EXTI_EXTICR1_EXTI0_2 (0x4UL << EXTI_EXTICR1_EXTI0_Pos) /*!< 0x00000004 */ 2997 #define EXTI_EXTICR1_EXTI1_Pos (8U) 2998 #define EXTI_EXTICR1_EXTI1_Msk (0x7UL << EXTI_EXTICR1_EXTI1_Pos) /*!< 0x00000700 */ 2999 #define EXTI_EXTICR1_EXTI1 EXTI_EXTICR1_EXTI1_Msk /*!< EXTI 1 configuration */ 3000 #define EXTI_EXTICR1_EXTI1_0 (0x1UL << EXTI_EXTICR1_EXTI1_Pos) /*!< 0x00000100 */ 3001 #define EXTI_EXTICR1_EXTI1_1 (0x2UL << EXTI_EXTICR1_EXTI1_Pos) /*!< 0x00000200 */ 3002 #define EXTI_EXTICR1_EXTI1_2 (0x4UL << EXTI_EXTICR1_EXTI1_Pos) /*!< 0x00000400 */ 3003 #define EXTI_EXTICR1_EXTI2_Pos (16U) 3004 #define EXTI_EXTICR1_EXTI2_Msk (0x7UL << EXTI_EXTICR1_EXTI2_Pos) /*!< 0x00070000 */ 3005 #define EXTI_EXTICR1_EXTI2 EXTI_EXTICR1_EXTI2_Msk /*!< EXTI 2 configuration */ 3006 #define EXTI_EXTICR1_EXTI2_0 (0x1UL << EXTI_EXTICR1_EXTI2_Pos) /*!< 0x00010000 */ 3007 #define EXTI_EXTICR1_EXTI2_1 (0x2UL << EXTI_EXTICR1_EXTI2_Pos) /*!< 0x00020000 */ 3008 #define EXTI_EXTICR1_EXTI2_2 (0x4UL << EXTI_EXTICR1_EXTI2_Pos) /*!< 0x00040000 */ 3009 #define EXTI_EXTICR1_EXTI3_Pos (24U) 3010 #define EXTI_EXTICR1_EXTI3_Msk (0x7UL << EXTI_EXTICR1_EXTI3_Pos) /*!< 0x07000000 */ 3011 #define EXTI_EXTICR1_EXTI3 EXTI_EXTICR1_EXTI3_Msk /*!< EXTI 3 configuration */ 3012 #define EXTI_EXTICR1_EXTI3_0 (0x1UL << EXTI_EXTICR1_EXTI3_Pos) /*!< 0x01000000 */ 3013 #define EXTI_EXTICR1_EXTI3_1 (0x2UL << EXTI_EXTICR1_EXTI3_Pos) /*!< 0x02000000 */ 3014 #define EXTI_EXTICR1_EXTI3_2 (0x4UL << EXTI_EXTICR1_EXTI3_Pos) /*!< 0x04000000 */ 3015 3016 /***************** Bit definition for EXTI_EXTICR2 register **************/ 3017 #define EXTI_EXTICR2_EXTI4_Pos (0U) 3018 #define EXTI_EXTICR2_EXTI4_Msk (0x7UL << EXTI_EXTICR2_EXTI4_Pos) /*!< 0x00000007 */ 3019 #define EXTI_EXTICR2_EXTI4 EXTI_EXTICR2_EXTI4_Msk /*!< EXTI 4 configuration */ 3020 #define EXTI_EXTICR2_EXTI4_0 (0x1UL << EXTI_EXTICR2_EXTI4_Pos) /*!< 0x00000001 */ 3021 #define EXTI_EXTICR2_EXTI4_1 (0x2UL << EXTI_EXTICR2_EXTI4_Pos) /*!< 0x00000002 */ 3022 #define EXTI_EXTICR2_EXTI4_2 (0x4UL << EXTI_EXTICR2_EXTI4_Pos) /*!< 0x00000004 */ 3023 #define EXTI_EXTICR2_EXTI5_Pos (8U) 3024 #define EXTI_EXTICR2_EXTI5_Msk (0x7UL << EXTI_EXTICR2_EXTI5_Pos) /*!< 0x00000700 */ 3025 #define EXTI_EXTICR2_EXTI5 EXTI_EXTICR2_EXTI5_Msk /*!< EXTI 5 configuration */ 3026 #define EXTI_EXTICR2_EXTI5_0 (0x1UL << EXTI_EXTICR2_EXTI5_Pos) /*!< 0x00000100 */ 3027 #define EXTI_EXTICR2_EXTI5_1 (0x2UL << EXTI_EXTICR2_EXTI5_Pos) /*!< 0x00000200 */ 3028 #define EXTI_EXTICR2_EXTI5_2 (0x4UL << EXTI_EXTICR2_EXTI5_Pos) /*!< 0x00000400 */ 3029 #define EXTI_EXTICR2_EXTI6_Pos (16U) 3030 #define EXTI_EXTICR2_EXTI6_Msk (0x7UL << EXTI_EXTICR2_EXTI6_Pos) /*!< 0x00070000 */ 3031 #define EXTI_EXTICR2_EXTI6 EXTI_EXTICR2_EXTI6_Msk /*!< EXTI 6 configuration */ 3032 #define EXTI_EXTICR2_EXTI6_0 (0x1UL << EXTI_EXTICR2_EXTI6_Pos) /*!< 0x00010000 */ 3033 #define EXTI_EXTICR2_EXTI6_1 (0x2UL << EXTI_EXTICR2_EXTI6_Pos) /*!< 0x00020000 */ 3034 #define EXTI_EXTICR2_EXTI6_2 (0x4UL << EXTI_EXTICR2_EXTI6_Pos) /*!< 0x00040000 */ 3035 #define EXTI_EXTICR2_EXTI7_Pos (24U) 3036 #define EXTI_EXTICR2_EXTI7_Msk (0x7UL << EXTI_EXTICR2_EXTI7_Pos) /*!< 0x07000000 */ 3037 #define EXTI_EXTICR2_EXTI7 EXTI_EXTICR2_EXTI7_Msk /*!< EXTI 7 configuration */ 3038 #define EXTI_EXTICR2_EXTI7_0 (0x1UL << EXTI_EXTICR2_EXTI7_Pos) /*!< 0x01000000 */ 3039 #define EXTI_EXTICR2_EXTI7_1 (0x2UL << EXTI_EXTICR2_EXTI7_Pos) /*!< 0x02000000 */ 3040 #define EXTI_EXTICR2_EXTI7_2 (0x4UL << EXTI_EXTICR2_EXTI7_Pos) /*!< 0x04000000 */ 3041 3042 /***************** Bit definition for EXTI_EXTICR3 register **************/ 3043 #define EXTI_EXTICR3_EXTI8_Pos (0U) 3044 #define EXTI_EXTICR3_EXTI8_Msk (0x7UL << EXTI_EXTICR3_EXTI8_Pos) /*!< 0x00000007 */ 3045 #define EXTI_EXTICR3_EXTI8 EXTI_EXTICR3_EXTI8_Msk /*!< EXTI 8 configuration */ 3046 #define EXTI_EXTICR3_EXTI8_0 (0x1UL << EXTI_EXTICR3_EXTI8_Pos) /*!< 0x00000001 */ 3047 #define EXTI_EXTICR3_EXTI8_1 (0x2UL << EXTI_EXTICR3_EXTI8_Pos) /*!< 0x00000002 */ 3048 #define EXTI_EXTICR3_EXTI8_2 (0x4UL << EXTI_EXTICR3_EXTI8_Pos) /*!< 0x00000004 */ 3049 #define EXTI_EXTICR3_EXTI9_Pos (8U) 3050 #define EXTI_EXTICR3_EXTI9_Msk (0x7UL << EXTI_EXTICR3_EXTI9_Pos) /*!< 0x00000700 */ 3051 #define EXTI_EXTICR3_EXTI9 EXTI_EXTICR3_EXTI9_Msk /*!< EXTI 9 configuration */ 3052 #define EXTI_EXTICR3_EXTI9_0 (0x1UL << EXTI_EXTICR3_EXTI9_Pos) /*!< 0x00000100 */ 3053 #define EXTI_EXTICR3_EXTI9_1 (0x2UL << EXTI_EXTICR3_EXTI9_Pos) /*!< 0x00000200 */ 3054 #define EXTI_EXTICR3_EXTI9_2 (0x4UL << EXTI_EXTICR3_EXTI9_Pos) /*!< 0x00000400 */ 3055 #define EXTI_EXTICR3_EXTI10_Pos (16U) 3056 #define EXTI_EXTICR3_EXTI10_Msk (0x7UL << EXTI_EXTICR3_EXTI10_Pos) /*!< 0x00070000 */ 3057 #define EXTI_EXTICR3_EXTI10 EXTI_EXTICR3_EXTI10_Msk /*!< EXTI 10 configuration */ 3058 #define EXTI_EXTICR3_EXTI10_0 (0x1UL << EXTI_EXTICR3_EXTI10_Pos) /*!< 0x00010000 */ 3059 #define EXTI_EXTICR3_EXTI10_1 (0x2UL << EXTI_EXTICR3_EXTI10_Pos) /*!< 0x00020000 */ 3060 #define EXTI_EXTICR3_EXTI10_2 (0x4UL << EXTI_EXTICR3_EXTI10_Pos) /*!< 0x00040000 */ 3061 #define EXTI_EXTICR3_EXTI11_Pos (24U) 3062 #define EXTI_EXTICR3_EXTI11_Msk (0x7UL << EXTI_EXTICR3_EXTI11_Pos) /*!< 0x07000000 */ 3063 #define EXTI_EXTICR3_EXTI11 EXTI_EXTICR3_EXTI11_Msk /*!< EXTI 11 configuration */ 3064 #define EXTI_EXTICR3_EXTI11_0 (0x1UL << EXTI_EXTICR3_EXTI11_Pos) /*!< 0x01000000 */ 3065 #define EXTI_EXTICR3_EXTI11_1 (0x2UL << EXTI_EXTICR3_EXTI11_Pos) /*!< 0x02000000 */ 3066 #define EXTI_EXTICR3_EXTI11_2 (0x4UL << EXTI_EXTICR3_EXTI11_Pos) /*!< 0x04000000 */ 3067 3068 /***************** Bit definition for EXTI_EXTICR4 register **************/ 3069 #define EXTI_EXTICR4_EXTI12_Pos (0U) 3070 #define EXTI_EXTICR4_EXTI12_Msk (0x7UL << EXTI_EXTICR4_EXTI12_Pos) /*!< 0x00000007 */ 3071 #define EXTI_EXTICR4_EXTI12 EXTI_EXTICR4_EXTI12_Msk /*!< EXTI 12 configuration */ 3072 #define EXTI_EXTICR4_EXTI12_0 (0x1UL << EXTI_EXTICR4_EXTI12_Pos) /*!< 0x00000001 */ 3073 #define EXTI_EXTICR4_EXTI12_1 (0x2UL << EXTI_EXTICR4_EXTI12_Pos) /*!< 0x00000002 */ 3074 #define EXTI_EXTICR4_EXTI12_2 (0x4UL << EXTI_EXTICR4_EXTI12_Pos) /*!< 0x00000004 */ 3075 #define EXTI_EXTICR4_EXTI13_Pos (8U) 3076 #define EXTI_EXTICR4_EXTI13_Msk (0x7UL << EXTI_EXTICR4_EXTI13_Pos) /*!< 0x00000700 */ 3077 #define EXTI_EXTICR4_EXTI13 EXTI_EXTICR4_EXTI13_Msk /*!< EXTI 13 configuration */ 3078 #define EXTI_EXTICR4_EXTI13_0 (0x1UL << EXTI_EXTICR4_EXTI13_Pos) /*!< 0x00000100 */ 3079 #define EXTI_EXTICR4_EXTI13_1 (0x2UL << EXTI_EXTICR4_EXTI13_Pos) /*!< 0x00000200 */ 3080 #define EXTI_EXTICR4_EXTI13_2 (0x4UL << EXTI_EXTICR4_EXTI13_Pos) /*!< 0x00000400 */ 3081 #define EXTI_EXTICR4_EXTI14_Pos (16U) 3082 #define EXTI_EXTICR4_EXTI14_Msk (0x7UL << EXTI_EXTICR4_EXTI14_Pos) /*!< 0x00070000 */ 3083 #define EXTI_EXTICR4_EXTI14 EXTI_EXTICR4_EXTI14_Msk /*!< EXTI 14 configuration */ 3084 #define EXTI_EXTICR4_EXTI14_0 (0x1UL << EXTI_EXTICR4_EXTI14_Pos) /*!< 0x00010000 */ 3085 #define EXTI_EXTICR4_EXTI14_1 (0x2UL << EXTI_EXTICR4_EXTI14_Pos) /*!< 0x00020000 */ 3086 #define EXTI_EXTICR4_EXTI14_2 (0x4UL << EXTI_EXTICR4_EXTI14_Pos) /*!< 0x00040000 */ 3087 #define EXTI_EXTICR4_EXTI15_Pos (24U) 3088 #define EXTI_EXTICR4_EXTI15_Msk (0x7UL << EXTI_EXTICR4_EXTI15_Pos) /*!< 0x07000000 */ 3089 #define EXTI_EXTICR4_EXTI15 EXTI_EXTICR4_EXTI15_Msk /*!< EXTI 15 configuration */ 3090 #define EXTI_EXTICR4_EXTI15_0 (0x1UL << EXTI_EXTICR4_EXTI15_Pos) /*!< 0x01000000 */ 3091 #define EXTI_EXTICR4_EXTI15_1 (0x2UL << EXTI_EXTICR4_EXTI15_Pos) /*!< 0x02000000 */ 3092 #define EXTI_EXTICR4_EXTI15_2 (0x4UL << EXTI_EXTICR4_EXTI15_Pos) /*!< 0x04000000 */ 3093 3094 /******************* Bit definition for EXTI_IMR1 register ******************/ 3095 #define EXTI_IMR1_IM0_Pos (0U) 3096 #define EXTI_IMR1_IM0_Msk (0x1UL << EXTI_IMR1_IM0_Pos) /*!< 0x00000001 */ 3097 #define EXTI_IMR1_IM0 EXTI_IMR1_IM0_Msk /*!< Interrupt Mask on line 0 */ 3098 #define EXTI_IMR1_IM1_Pos (1U) 3099 #define EXTI_IMR1_IM1_Msk (0x1UL << EXTI_IMR1_IM1_Pos) /*!< 0x00000002 */ 3100 #define EXTI_IMR1_IM1 EXTI_IMR1_IM1_Msk /*!< Interrupt Mask on line 1 */ 3101 #define EXTI_IMR1_IM2_Pos (2U) 3102 #define EXTI_IMR1_IM2_Msk (0x1UL << EXTI_IMR1_IM2_Pos) /*!< 0x00000004 */ 3103 #define EXTI_IMR1_IM2 EXTI_IMR1_IM2_Msk /*!< Interrupt Mask on line 2 */ 3104 #define EXTI_IMR1_IM3_Pos (3U) 3105 #define EXTI_IMR1_IM3_Msk (0x1UL << EXTI_IMR1_IM3_Pos) /*!< 0x00000008 */ 3106 #define EXTI_IMR1_IM3 EXTI_IMR1_IM3_Msk /*!< Interrupt Mask on line 3 */ 3107 #define EXTI_IMR1_IM4_Pos (4U) 3108 #define EXTI_IMR1_IM4_Msk (0x1UL << EXTI_IMR1_IM4_Pos) /*!< 0x00000010 */ 3109 #define EXTI_IMR1_IM4 EXTI_IMR1_IM4_Msk /*!< Interrupt Mask on line 4 */ 3110 #define EXTI_IMR1_IM5_Pos (5U) 3111 #define EXTI_IMR1_IM5_Msk (0x1UL << EXTI_IMR1_IM5_Pos) /*!< 0x00000020 */ 3112 #define EXTI_IMR1_IM5 EXTI_IMR1_IM5_Msk /*!< Interrupt Mask on line 5 */ 3113 #define EXTI_IMR1_IM6_Pos (6U) 3114 #define EXTI_IMR1_IM6_Msk (0x1UL << EXTI_IMR1_IM6_Pos) /*!< 0x00000040 */ 3115 #define EXTI_IMR1_IM6 EXTI_IMR1_IM6_Msk /*!< Interrupt Mask on line 6 */ 3116 #define EXTI_IMR1_IM7_Pos (7U) 3117 #define EXTI_IMR1_IM7_Msk (0x1UL << EXTI_IMR1_IM7_Pos) /*!< 0x00000080 */ 3118 #define EXTI_IMR1_IM7 EXTI_IMR1_IM7_Msk /*!< Interrupt Mask on line 7 */ 3119 #define EXTI_IMR1_IM8_Pos (8U) 3120 #define EXTI_IMR1_IM8_Msk (0x1UL << EXTI_IMR1_IM8_Pos) /*!< 0x00000100 */ 3121 #define EXTI_IMR1_IM8 EXTI_IMR1_IM8_Msk /*!< Interrupt Mask on line 8 */ 3122 #define EXTI_IMR1_IM9_Pos (9U) 3123 #define EXTI_IMR1_IM9_Msk (0x1UL << EXTI_IMR1_IM9_Pos) /*!< 0x00000200 */ 3124 #define EXTI_IMR1_IM9 EXTI_IMR1_IM9_Msk /*!< Interrupt Mask on line 9 */ 3125 #define EXTI_IMR1_IM10_Pos (10U) 3126 #define EXTI_IMR1_IM10_Msk (0x1UL << EXTI_IMR1_IM10_Pos) /*!< 0x00000400 */ 3127 #define EXTI_IMR1_IM10 EXTI_IMR1_IM10_Msk /*!< Interrupt Mask on line 10 */ 3128 #define EXTI_IMR1_IM11_Pos (11U) 3129 #define EXTI_IMR1_IM11_Msk (0x1UL << EXTI_IMR1_IM11_Pos) /*!< 0x00000800 */ 3130 #define EXTI_IMR1_IM11 EXTI_IMR1_IM11_Msk /*!< Interrupt Mask on line 11 */ 3131 #define EXTI_IMR1_IM12_Pos (12U) 3132 #define EXTI_IMR1_IM12_Msk (0x1UL << EXTI_IMR1_IM12_Pos) /*!< 0x00001000 */ 3133 #define EXTI_IMR1_IM12 EXTI_IMR1_IM12_Msk /*!< Interrupt Mask on line 12 */ 3134 #define EXTI_IMR1_IM13_Pos (13U) 3135 #define EXTI_IMR1_IM13_Msk (0x1UL << EXTI_IMR1_IM13_Pos) /*!< 0x00002000 */ 3136 #define EXTI_IMR1_IM13 EXTI_IMR1_IM13_Msk /*!< Interrupt Mask on line 13 */ 3137 #define EXTI_IMR1_IM14_Pos (14U) 3138 #define EXTI_IMR1_IM14_Msk (0x1UL << EXTI_IMR1_IM14_Pos) /*!< 0x00004000 */ 3139 #define EXTI_IMR1_IM14 EXTI_IMR1_IM14_Msk /*!< Interrupt Mask on line 14 */ 3140 #define EXTI_IMR1_IM15_Pos (15U) 3141 #define EXTI_IMR1_IM15_Msk (0x1UL << EXTI_IMR1_IM15_Pos) /*!< 0x00008000 */ 3142 #define EXTI_IMR1_IM15 EXTI_IMR1_IM15_Msk /*!< Interrupt Mask on line 15 */ 3143 #define EXTI_IMR1_IM16_Pos (16U) 3144 #define EXTI_IMR1_IM16_Msk (0x1UL << EXTI_IMR1_IM16_Pos) /*!< 0x00010000 */ 3145 #define EXTI_IMR1_IM16 EXTI_IMR1_IM16_Msk /*!< Interrupt Mask on line 16 */ 3146 #define EXTI_IMR1_IM17_Pos (17U) 3147 #define EXTI_IMR1_IM17_Msk (0x1UL << EXTI_IMR1_IM17_Pos) /*!< 0x00020000 */ 3148 #define EXTI_IMR1_IM17 EXTI_IMR1_IM17_Msk /*!< Interrupt Mask on line 17 */ 3149 #define EXTI_IMR1_IM18_Pos (18U) 3150 #define EXTI_IMR1_IM18_Msk (0x1UL << EXTI_IMR1_IM18_Pos) /*!< 0x00040000 */ 3151 #define EXTI_IMR1_IM18 EXTI_IMR1_IM18_Msk /*!< Interrupt Mask on line 18 */ 3152 #define EXTI_IMR1_IM19_Pos (19U) 3153 #define EXTI_IMR1_IM19_Msk (0x1UL << EXTI_IMR1_IM19_Pos) /*!< 0x00080000 */ 3154 #define EXTI_IMR1_IM19 EXTI_IMR1_IM19_Msk /*!< Interrupt Mask on line 19 */ 3155 #define EXTI_IMR1_IM20_Pos (20U) 3156 #define EXTI_IMR1_IM20_Msk (0x1UL << EXTI_IMR1_IM20_Pos) /*!< 0x00100000 */ 3157 #define EXTI_IMR1_IM20 EXTI_IMR1_IM20_Msk /*!< Interrupt Mask on line 20 */ 3158 #define EXTI_IMR1_IM21_Pos (21U) 3159 #define EXTI_IMR1_IM21_Msk (0x1UL << EXTI_IMR1_IM21_Pos) /*!< 0x00200000 */ 3160 #define EXTI_IMR1_IM21 EXTI_IMR1_IM21_Msk /*!< Interrupt Mask on line 21 */ 3161 #define EXTI_IMR1_IM22_Pos (22U) 3162 #define EXTI_IMR1_IM22_Msk (0x1UL << EXTI_IMR1_IM22_Pos) /*!< 0x00400000 */ 3163 #define EXTI_IMR1_IM22 EXTI_IMR1_IM22_Msk /*!< Interrupt Mask on line 22 */ 3164 #define EXTI_IMR1_IM23_Pos (23U) 3165 #define EXTI_IMR1_IM23_Msk (0x1UL << EXTI_IMR1_IM23_Pos) /*!< 0x00800000 */ 3166 #define EXTI_IMR1_IM23 EXTI_IMR1_IM23_Msk /*!< Interrupt Mask on line 23 */ 3167 #define EXTI_IMR1_IM24_Pos (24U) 3168 #define EXTI_IMR1_IM24_Msk (0x1UL << EXTI_IMR1_IM24_Pos) /*!< 0x01000000 */ 3169 #define EXTI_IMR1_IM24 EXTI_IMR1_IM24_Msk /*!< Interrupt Mask on line 24 */ 3170 #define EXTI_IMR1_IM25_Pos (25U) 3171 #define EXTI_IMR1_IM25_Msk (0x1UL << EXTI_IMR1_IM25_Pos) /*!< 0x02000000 */ 3172 #define EXTI_IMR1_IM25 EXTI_IMR1_IM25_Msk /*!< Interrupt Mask on line 25 */ 3173 #define EXTI_IMR1_IM26_Pos (26U) 3174 #define EXTI_IMR1_IM26_Msk (0x1UL << EXTI_IMR1_IM26_Pos) /*!< 0x04000000 */ 3175 #define EXTI_IMR1_IM26 EXTI_IMR1_IM26_Msk /*!< Interrupt Mask on line 26 */ 3176 #define EXTI_IMR1_IM27_Pos (27U) 3177 #define EXTI_IMR1_IM27_Msk (0x1UL << EXTI_IMR1_IM27_Pos) /*!< 0x08000000 */ 3178 #define EXTI_IMR1_IM27 EXTI_IMR1_IM27_Msk /*!< Interrupt Mask on line 27 */ 3179 #define EXTI_IMR1_IM28_Pos (28U) 3180 #define EXTI_IMR1_IM28_Msk (0x1UL << EXTI_IMR1_IM28_Pos) /*!< 0x10000000 */ 3181 #define EXTI_IMR1_IM28 EXTI_IMR1_IM28_Msk /*!< Interrupt Mask on line 28 */ 3182 #define EXTI_IMR1_IM29_Pos (29U) 3183 #define EXTI_IMR1_IM29_Msk (0x1UL << EXTI_IMR1_IM29_Pos) /*!< 0x20000000 */ 3184 #define EXTI_IMR1_IM29 EXTI_IMR1_IM29_Msk /*!< Interrupt Mask on line 29 */ 3185 #define EXTI_IMR1_IM30_Pos (30U) 3186 #define EXTI_IMR1_IM30_Msk (0x1UL << EXTI_IMR1_IM30_Pos) /*!< 0x40000000 */ 3187 #define EXTI_IMR1_IM30 EXTI_IMR1_IM30_Msk /*!< Interrupt Mask on line 30 */ 3188 #define EXTI_IMR1_IM31_Pos (31U) 3189 #define EXTI_IMR1_IM31_Msk (0x1UL << EXTI_IMR1_IM31_Pos) /*!< 0x80000000 */ 3190 #define EXTI_IMR1_IM31 EXTI_IMR1_IM31_Msk /*!< Interrupt Mask on line 31 */ 3191 #define EXTI_IMR1_IM_Pos (0U) 3192 #define EXTI_IMR1_IM_Msk (0xFFFFFFFFUL << EXTI_IMR1_IM_Pos) /*!< 0xFFFFFFFF */ 3193 #define EXTI_IMR1_IM EXTI_IMR1_IM_Msk /*!< Interrupt Mask All */ 3194 3195 /******************* Bit definition for EXTI_IMR2 register ******************/ 3196 #define EXTI_IMR2_IM32_Pos (0U) 3197 #define EXTI_IMR2_IM32_Msk (0x1UL << EXTI_IMR2_IM32_Pos) /*!< 0x00000001 */ 3198 #define EXTI_IMR2_IM32 EXTI_IMR2_IM32_Msk /*!< Interrupt Mask on line 32 */ 3199 #define EXTI_IMR2_IM33_Pos (1U) 3200 #define EXTI_IMR2_IM33_Msk (0x1UL << EXTI_IMR2_IM33_Pos) /*!< 0x00000002 */ 3201 #define EXTI_IMR2_IM33 EXTI_IMR2_IM33_Msk /*!< Interrupt Mask on line 33 */ 3202 #define EXTI_IMR2_IM34_Pos (2U) 3203 #define EXTI_IMR2_IM34_Msk (0x1UL << EXTI_IMR2_IM34_Pos) /*!< 0x00000004 */ 3204 #define EXTI_IMR2_IM34 EXTI_IMR2_IM34_Msk /*!< Interrupt Mask on line 34 */ 3205 #define EXTI_IMR2_IM35_Pos (3U) 3206 #define EXTI_IMR2_IM35_Msk (0x1UL << EXTI_IMR2_IM35_Pos) /*!< 0x00000008 */ 3207 #define EXTI_IMR2_IM35 EXTI_IMR2_IM35_Msk /*!< Interrupt Mask on line 35 */ 3208 #define EXTI_IMR2_IM36_Pos (4U) 3209 #define EXTI_IMR2_IM36_Msk (0x1UL << EXTI_IMR2_IM36_Pos) /*!< 0x00000010 */ 3210 #define EXTI_IMR2_IM36 EXTI_IMR2_IM36_Msk /*!< Interrupt Mask on line 36 */ 3211 #define EXTI_IMR2_IM_Pos (0U) 3212 #define EXTI_IMR2_IM_Msk (0x1FUL << EXTI_IMR2_IM_Pos) /*!< 0x0000001F */ 3213 #define EXTI_IMR2_IM EXTI_IMR2_IM_Msk /*!< Interrupt Mask All */ 3214 3215 /******************* Bit definition for EXTI_EMR1 register ******************/ 3216 #define EXTI_EMR1_EM0_Pos (0U) 3217 #define EXTI_EMR1_EM0_Msk (0x1UL << EXTI_EMR1_EM0_Pos) /*!< 0x00000001 */ 3218 #define EXTI_EMR1_EM0 EXTI_EMR1_EM0_Msk /*!< Event Mask on line 0 */ 3219 #define EXTI_EMR1_EM1_Pos (1U) 3220 #define EXTI_EMR1_EM1_Msk (0x1UL << EXTI_EMR1_EM1_Pos) /*!< 0x00000002 */ 3221 #define EXTI_EMR1_EM1 EXTI_EMR1_EM1_Msk /*!< Event Mask on line 1 */ 3222 #define EXTI_EMR1_EM2_Pos (2U) 3223 #define EXTI_EMR1_EM2_Msk (0x1UL << EXTI_EMR1_EM2_Pos) /*!< 0x00000004 */ 3224 #define EXTI_EMR1_EM2 EXTI_EMR1_EM2_Msk /*!< Event Mask on line 2 */ 3225 #define EXTI_EMR1_EM3_Pos (3U) 3226 #define EXTI_EMR1_EM3_Msk (0x1UL << EXTI_EMR1_EM3_Pos) /*!< 0x00000008 */ 3227 #define EXTI_EMR1_EM3 EXTI_EMR1_EM3_Msk /*!< Event Mask on line 3 */ 3228 #define EXTI_EMR1_EM4_Pos (4U) 3229 #define EXTI_EMR1_EM4_Msk (0x1UL << EXTI_EMR1_EM4_Pos) /*!< 0x00000010 */ 3230 #define EXTI_EMR1_EM4 EXTI_EMR1_EM4_Msk /*!< Event Mask on line 4 */ 3231 #define EXTI_EMR1_EM5_Pos (5U) 3232 #define EXTI_EMR1_EM5_Msk (0x1UL << EXTI_EMR1_EM5_Pos) /*!< 0x00000020 */ 3233 #define EXTI_EMR1_EM5 EXTI_EMR1_EM5_Msk /*!< Event Mask on line 5 */ 3234 #define EXTI_EMR1_EM6_Pos (6U) 3235 #define EXTI_EMR1_EM6_Msk (0x1UL << EXTI_EMR1_EM6_Pos) /*!< 0x00000040 */ 3236 #define EXTI_EMR1_EM6 EXTI_EMR1_EM6_Msk /*!< Event Mask on line 6 */ 3237 #define EXTI_EMR1_EM7_Pos (7U) 3238 #define EXTI_EMR1_EM7_Msk (0x1UL << EXTI_EMR1_EM7_Pos) /*!< 0x00000080 */ 3239 #define EXTI_EMR1_EM7 EXTI_EMR1_EM7_Msk /*!< Event Mask on line 7 */ 3240 #define EXTI_EMR1_EM8_Pos (8U) 3241 #define EXTI_EMR1_EM8_Msk (0x1UL << EXTI_EMR1_EM8_Pos) /*!< 0x00000100 */ 3242 #define EXTI_EMR1_EM8 EXTI_EMR1_EM8_Msk /*!< Event Mask on line 8 */ 3243 #define EXTI_EMR1_EM9_Pos (9U) 3244 #define EXTI_EMR1_EM9_Msk (0x1UL << EXTI_EMR1_EM9_Pos) /*!< 0x00000200 */ 3245 #define EXTI_EMR1_EM9 EXTI_EMR1_EM9_Msk /*!< Event Mask on line 9 */ 3246 #define EXTI_EMR1_EM10_Pos (10U) 3247 #define EXTI_EMR1_EM10_Msk (0x1UL << EXTI_EMR1_EM10_Pos) /*!< 0x00000400 */ 3248 #define EXTI_EMR1_EM10 EXTI_EMR1_EM10_Msk /*!< Event Mask on line 10 */ 3249 #define EXTI_EMR1_EM11_Pos (11U) 3250 #define EXTI_EMR1_EM11_Msk (0x1UL << EXTI_EMR1_EM11_Pos) /*!< 0x00000800 */ 3251 #define EXTI_EMR1_EM11 EXTI_EMR1_EM11_Msk /*!< Event Mask on line 11 */ 3252 #define EXTI_EMR1_EM12_Pos (12U) 3253 #define EXTI_EMR1_EM12_Msk (0x1UL << EXTI_EMR1_EM12_Pos) /*!< 0x00001000 */ 3254 #define EXTI_EMR1_EM12 EXTI_EMR1_EM12_Msk /*!< Event Mask on line 12 */ 3255 #define EXTI_EMR1_EM13_Pos (13U) 3256 #define EXTI_EMR1_EM13_Msk (0x1UL << EXTI_EMR1_EM13_Pos) /*!< 0x00002000 */ 3257 #define EXTI_EMR1_EM13 EXTI_EMR1_EM13_Msk /*!< Event Mask on line 13 */ 3258 #define EXTI_EMR1_EM14_Pos (14U) 3259 #define EXTI_EMR1_EM14_Msk (0x1UL << EXTI_EMR1_EM14_Pos) /*!< 0x00004000 */ 3260 #define EXTI_EMR1_EM14 EXTI_EMR1_EM14_Msk /*!< Event Mask on line 14 */ 3261 #define EXTI_EMR1_EM15_Pos (15U) 3262 #define EXTI_EMR1_EM15_Msk (0x1UL << EXTI_EMR1_EM15_Pos) /*!< 0x00008000 */ 3263 #define EXTI_EMR1_EM15 EXTI_EMR1_EM15_Msk /*!< Event Mask on line 15 */ 3264 #define EXTI_EMR1_EM16_Pos (16U) 3265 #define EXTI_EMR1_EM16_Msk (0x1UL << EXTI_EMR1_EM16_Pos) /*!< 0x00010000 */ 3266 #define EXTI_EMR1_EM16 EXTI_EMR1_EM16_Msk /*!< Event Mask on line 16 */ 3267 #define EXTI_EMR1_EM17_Pos (17U) 3268 #define EXTI_EMR1_EM17_Msk (0x1UL << EXTI_EMR1_EM17_Pos) /*!< 0x00020000 */ 3269 #define EXTI_EMR1_EM17 EXTI_EMR1_EM17_Msk /*!< Event Mask on line 17 */ 3270 #define EXTI_EMR1_EM18_Pos (18U) 3271 #define EXTI_EMR1_EM18_Msk (0x1UL << EXTI_EMR1_EM18_Pos) /*!< 0x00040000 */ 3272 #define EXTI_EMR1_EM18 EXTI_EMR1_EM18_Msk /*!< Event Mask on line 18 */ 3273 #define EXTI_EMR1_EM19_Pos (19U) 3274 #define EXTI_EMR1_EM19_Msk (0x1UL << EXTI_EMR1_EM19_Pos) /*!< 0x00080000 */ 3275 #define EXTI_EMR1_EM19 EXTI_EMR1_EM19_Msk /*!< Event Mask on line 19 */ 3276 #define EXTI_EMR1_EM20_Pos (20U) 3277 #define EXTI_EMR1_EM20_Msk (0x1UL << EXTI_EMR1_EM20_Pos) /*!< 0x00100000 */ 3278 #define EXTI_EMR1_EM20 EXTI_EMR1_EM20_Msk /*!< Event Mask on line 20 */ 3279 #define EXTI_EMR1_EM21_Pos (21U) 3280 #define EXTI_EMR1_EM21_Msk (0x1UL << EXTI_EMR1_EM21_Pos) /*!< 0x00200000 */ 3281 #define EXTI_EMR1_EM21 EXTI_EMR1_EM21_Msk /*!< Event Mask on line 21 */ 3282 #define EXTI_EMR1_EM22_Pos (22U) 3283 #define EXTI_EMR1_EM22_Msk (0x1UL << EXTI_EMR1_EM22_Pos) /*!< 0x00400000 */ 3284 #define EXTI_EMR1_EM22 EXTI_EMR1_EM22_Msk /*!< Event Mask on line 22 */ 3285 #define EXTI_EMR1_EM23_Pos (23U) 3286 #define EXTI_EMR1_EM23_Msk (0x1UL << EXTI_EMR1_EM23_Pos) /*!< 0x00800000 */ 3287 #define EXTI_EMR1_EM23 EXTI_EMR1_EM23_Msk /*!< Event Mask on line 23 */ 3288 #define EXTI_EMR1_EM24_Pos (24U) 3289 #define EXTI_EMR1_EM24_Msk (0x1UL << EXTI_EMR1_EM24_Pos) /*!< 0x01000000 */ 3290 #define EXTI_EMR1_EM24 EXTI_EMR1_EM24_Msk /*!< Event Mask on line 24 */ 3291 #define EXTI_EMR1_EM25_Pos (25U) 3292 #define EXTI_EMR1_EM25_Msk (0x1UL << EXTI_EMR1_EM25_Pos) /*!< 0x02000000 */ 3293 #define EXTI_EMR1_EM25 EXTI_EMR1_EM25_Msk /*!< Event Mask on line 25 */ 3294 #define EXTI_EMR1_EM26_Pos (26U) 3295 #define EXTI_EMR1_EM26_Msk (0x1UL << EXTI_EMR1_EM26_Pos) /*!< 0x04000000 */ 3296 #define EXTI_EMR1_EM26 EXTI_EMR1_EM26_Msk /*!< Event Mask on line 26 */ 3297 #define EXTI_EMR1_EM27_Pos (27U) 3298 #define EXTI_EMR1_EM27_Msk (0x1UL << EXTI_EMR1_EM27_Pos) /*!< 0x08000000 */ 3299 #define EXTI_EMR1_EM27 EXTI_EMR1_EM27_Msk /*!< Event Mask on line 27 */ 3300 #define EXTI_EMR1_EM28_Pos (28U) 3301 #define EXTI_EMR1_EM28_Msk (0x1UL << EXTI_EMR1_EM28_Pos) /*!< 0x10000000 */ 3302 #define EXTI_EMR1_EM28 EXTI_EMR1_EM28_Msk /*!< Event Mask on line 28 */ 3303 #define EXTI_EMR1_EM29_Pos (29U) 3304 #define EXTI_EMR1_EM29_Msk (0x1UL << EXTI_EMR1_EM29_Pos) /*!< 0x20000000 */ 3305 #define EXTI_EMR1_EM29 EXTI_EMR1_EM29_Msk /*!< Event Mask on line 29 */ 3306 #define EXTI_EMR1_EM30_Pos (30U) 3307 #define EXTI_EMR1_EM30_Msk (0x1UL << EXTI_EMR1_EM30_Pos) /*!< 0x40000000 */ 3308 #define EXTI_EMR1_EM30 EXTI_EMR1_EM30_Msk /*!< Event Mask on line 30 */ 3309 #define EXTI_EMR1_EM31_Pos (31U) 3310 #define EXTI_EMR1_EM31_Msk (0x1UL << EXTI_EMR1_EM31_Pos) /*!< 0x80000000 */ 3311 #define EXTI_EMR1_EM31 EXTI_EMR1_EM31_Msk /*!< Event Mask on line 31 */ 3312 3313 /******************* Bit definition for EXTI_EMR2 register ******************/ 3314 #define EXTI_EMR2_EM32_Pos (0U) 3315 #define EXTI_EMR2_EM32_Msk (0x1UL << EXTI_EMR2_EM32_Pos) /*!< 0x00000001 */ 3316 #define EXTI_EMR2_EM32 EXTI_EMR2_EM32_Msk /*!< Event Mask on line 32 */ 3317 #define EXTI_EMR2_EM33_Pos (1U) 3318 #define EXTI_EMR2_EM33_Msk (0x1UL << EXTI_EMR2_EM33_Pos) /*!< 0x00000002 */ 3319 #define EXTI_EMR2_EM33 EXTI_EMR2_EM33_Msk /*!< Event Mask on line 33 */ 3320 #define EXTI_EMR2_EM34_Pos (2U) 3321 #define EXTI_EMR2_EM34_Msk (0x1UL << EXTI_EMR2_EM34_Pos) /*!< 0x00000004 */ 3322 #define EXTI_EMR2_EM34 EXTI_EMR2_EM34_Msk /*!< Event Mask on line 34 */ 3323 #define EXTI_EMR2_EM35_Pos (3U) 3324 #define EXTI_EMR2_EM35_Msk (0x1UL << EXTI_EMR2_EM35_Pos) /*!< 0x00000008 */ 3325 #define EXTI_EMR2_EM35 EXTI_EMR2_EM35_Msk /*!< Event Mask on line 35 */ 3326 #define EXTI_EMR2_EM36_Pos (4U) 3327 #define EXTI_EMR2_EM36_Msk (0x1UL << EXTI_EMR2_EM36_Pos) /*!< 0x00000010 */ 3328 #define EXTI_EMR2_EM36 EXTI_EMR2_EM36_Msk /*!< Event Mask on line 36 */ 3329 3330 /******************************************************************************/ 3331 /* */ 3332 /* Flexible Datarate Controller Area Network */ 3333 /* */ 3334 /******************************************************************************/ 3335 /*!<FDCAN control and status registers */ 3336 /***************** Bit definition for FDCAN_CREL register *******************/ 3337 #define FDCAN_CREL_DAY_Pos (0U) 3338 #define FDCAN_CREL_DAY_Msk (0xFFUL << FDCAN_CREL_DAY_Pos) /*!< 0x000000FF */ 3339 #define FDCAN_CREL_DAY FDCAN_CREL_DAY_Msk /*!<Timestamp Day */ 3340 #define FDCAN_CREL_MON_Pos (8U) 3341 #define FDCAN_CREL_MON_Msk (0xFFUL << FDCAN_CREL_MON_Pos) /*!< 0x0000FF00 */ 3342 #define FDCAN_CREL_MON FDCAN_CREL_MON_Msk /*!<Timestamp Month */ 3343 #define FDCAN_CREL_YEAR_Pos (16U) 3344 #define FDCAN_CREL_YEAR_Msk (0xFUL << FDCAN_CREL_YEAR_Pos) /*!< 0x000F0000 */ 3345 #define FDCAN_CREL_YEAR FDCAN_CREL_YEAR_Msk /*!<Timestamp Year */ 3346 #define FDCAN_CREL_SUBSTEP_Pos (20U) 3347 #define FDCAN_CREL_SUBSTEP_Msk (0xFUL << FDCAN_CREL_SUBSTEP_Pos) /*!< 0x00F00000 */ 3348 #define FDCAN_CREL_SUBSTEP FDCAN_CREL_SUBSTEP_Msk /*!<Sub-step of Core release */ 3349 #define FDCAN_CREL_STEP_Pos (24U) 3350 #define FDCAN_CREL_STEP_Msk (0xFUL << FDCAN_CREL_STEP_Pos) /*!< 0x0F000000 */ 3351 #define FDCAN_CREL_STEP FDCAN_CREL_STEP_Msk /*!<Step of Core release */ 3352 #define FDCAN_CREL_REL_Pos (28U) 3353 #define FDCAN_CREL_REL_Msk (0xFUL << FDCAN_CREL_REL_Pos) /*!< 0xF0000000 */ 3354 #define FDCAN_CREL_REL FDCAN_CREL_REL_Msk /*!<Core release */ 3355 3356 /***************** Bit definition for FDCAN_ENDN register *******************/ 3357 #define FDCAN_ENDN_ETV_Pos (0U) 3358 #define FDCAN_ENDN_ETV_Msk (0xFFFFFFFFUL << FDCAN_ENDN_ETV_Pos) /*!< 0xFFFFFFFF */ 3359 #define FDCAN_ENDN_ETV FDCAN_ENDN_ETV_Msk /*!<Endianness Test Value */ 3360 3361 /***************** Bit definition for FDCAN_DBTP register *******************/ 3362 #define FDCAN_DBTP_DSJW_Pos (0U) 3363 #define FDCAN_DBTP_DSJW_Msk (0xFUL << FDCAN_DBTP_DSJW_Pos) /*!< 0x0000000F */ 3364 #define FDCAN_DBTP_DSJW FDCAN_DBTP_DSJW_Msk /*!<Synchronization Jump Width */ 3365 #define FDCAN_DBTP_DTSEG2_Pos (4U) 3366 #define FDCAN_DBTP_DTSEG2_Msk (0xFUL << FDCAN_DBTP_DTSEG2_Pos) /*!< 0x000000F0 */ 3367 #define FDCAN_DBTP_DTSEG2 FDCAN_DBTP_DTSEG2_Msk /*!<Data time segment after sample point */ 3368 #define FDCAN_DBTP_DTSEG1_Pos (8U) 3369 #define FDCAN_DBTP_DTSEG1_Msk (0x1FUL << FDCAN_DBTP_DTSEG1_Pos) /*!< 0x00001F00 */ 3370 #define FDCAN_DBTP_DTSEG1 FDCAN_DBTP_DTSEG1_Msk /*!<Data time segment before sample point */ 3371 #define FDCAN_DBTP_DBRP_Pos (16U) 3372 #define FDCAN_DBTP_DBRP_Msk (0x1FUL << FDCAN_DBTP_DBRP_Pos) /*!< 0x001F0000 */ 3373 #define FDCAN_DBTP_DBRP FDCAN_DBTP_DBRP_Msk /*!<Data BIt Rate Prescaler */ 3374 #define FDCAN_DBTP_TDC_Pos (23U) 3375 #define FDCAN_DBTP_TDC_Msk (0x1UL << FDCAN_DBTP_TDC_Pos) /*!< 0x00800000 */ 3376 #define FDCAN_DBTP_TDC FDCAN_DBTP_TDC_Msk /*!<Transceiver Delay Compensation */ 3377 3378 /***************** Bit definition for FDCAN_TEST register *******************/ 3379 #define FDCAN_TEST_LBCK_Pos (4U) 3380 #define FDCAN_TEST_LBCK_Msk (0x1UL << FDCAN_TEST_LBCK_Pos) /*!< 0x00000010 */ 3381 #define FDCAN_TEST_LBCK FDCAN_TEST_LBCK_Msk /*!<Loop Back mode */ 3382 #define FDCAN_TEST_TX_Pos (5U) 3383 #define FDCAN_TEST_TX_Msk (0x3UL << FDCAN_TEST_TX_Pos) /*!< 0x00000060 */ 3384 #define FDCAN_TEST_TX FDCAN_TEST_TX_Msk /*!<Control of Transmit Pin */ 3385 #define FDCAN_TEST_RX_Pos (7U) 3386 #define FDCAN_TEST_RX_Msk (0x1UL << FDCAN_TEST_RX_Pos) /*!< 0x00000080 */ 3387 #define FDCAN_TEST_RX FDCAN_TEST_RX_Msk /*!<Receive Pin */ 3388 3389 /***************** Bit definition for FDCAN_RWD register ********************/ 3390 #define FDCAN_RWD_WDC_Pos (0U) 3391 #define FDCAN_RWD_WDC_Msk (0xFFUL << FDCAN_RWD_WDC_Pos) /*!< 0x000000FF */ 3392 #define FDCAN_RWD_WDC FDCAN_RWD_WDC_Msk /*!<Watchdog configuration */ 3393 #define FDCAN_RWD_WDV_Pos (8U) 3394 #define FDCAN_RWD_WDV_Msk (0xFFUL << FDCAN_RWD_WDV_Pos) /*!< 0x0000FF00 */ 3395 #define FDCAN_RWD_WDV FDCAN_RWD_WDV_Msk /*!<Watchdog value */ 3396 3397 /***************** Bit definition for FDCAN_CCCR register ********************/ 3398 #define FDCAN_CCCR_INIT_Pos (0U) 3399 #define FDCAN_CCCR_INIT_Msk (0x1UL << FDCAN_CCCR_INIT_Pos) /*!< 0x00000001 */ 3400 #define FDCAN_CCCR_INIT FDCAN_CCCR_INIT_Msk /*!<Initialization */ 3401 #define FDCAN_CCCR_CCE_Pos (1U) 3402 #define FDCAN_CCCR_CCE_Msk (0x1UL << FDCAN_CCCR_CCE_Pos) /*!< 0x00000002 */ 3403 #define FDCAN_CCCR_CCE FDCAN_CCCR_CCE_Msk /*!<Configuration Change Enable */ 3404 #define FDCAN_CCCR_ASM_Pos (2U) 3405 #define FDCAN_CCCR_ASM_Msk (0x1UL << FDCAN_CCCR_ASM_Pos) /*!< 0x00000004 */ 3406 #define FDCAN_CCCR_ASM FDCAN_CCCR_ASM_Msk /*!<ASM Restricted Operation Mode */ 3407 #define FDCAN_CCCR_CSA_Pos (3U) 3408 #define FDCAN_CCCR_CSA_Msk (0x1UL << FDCAN_CCCR_CSA_Pos) /*!< 0x00000008 */ 3409 #define FDCAN_CCCR_CSA FDCAN_CCCR_CSA_Msk /*!<Clock Stop Acknowledge */ 3410 #define FDCAN_CCCR_CSR_Pos (4U) 3411 #define FDCAN_CCCR_CSR_Msk (0x1UL << FDCAN_CCCR_CSR_Pos) /*!< 0x00000010 */ 3412 #define FDCAN_CCCR_CSR FDCAN_CCCR_CSR_Msk /*!<Clock Stop Request */ 3413 #define FDCAN_CCCR_MON_Pos (5U) 3414 #define FDCAN_CCCR_MON_Msk (0x1UL << FDCAN_CCCR_MON_Pos) /*!< 0x00000020 */ 3415 #define FDCAN_CCCR_MON FDCAN_CCCR_MON_Msk /*!<Bus Monitoring Mode */ 3416 #define FDCAN_CCCR_DAR_Pos (6U) 3417 #define FDCAN_CCCR_DAR_Msk (0x1UL << FDCAN_CCCR_DAR_Pos) /*!< 0x00000040 */ 3418 #define FDCAN_CCCR_DAR FDCAN_CCCR_DAR_Msk /*!<Disable Automatic Retransmission */ 3419 #define FDCAN_CCCR_TEST_Pos (7U) 3420 #define FDCAN_CCCR_TEST_Msk (0x1UL << FDCAN_CCCR_TEST_Pos) /*!< 0x00000080 */ 3421 #define FDCAN_CCCR_TEST FDCAN_CCCR_TEST_Msk /*!<Test Mode Enable */ 3422 #define FDCAN_CCCR_FDOE_Pos (8U) 3423 #define FDCAN_CCCR_FDOE_Msk (0x1UL << FDCAN_CCCR_FDOE_Pos) /*!< 0x00000100 */ 3424 #define FDCAN_CCCR_FDOE FDCAN_CCCR_FDOE_Msk /*!<FD Operation Enable */ 3425 #define FDCAN_CCCR_BRSE_Pos (9U) 3426 #define FDCAN_CCCR_BRSE_Msk (0x1UL << FDCAN_CCCR_BRSE_Pos) /*!< 0x00000200 */ 3427 #define FDCAN_CCCR_BRSE FDCAN_CCCR_BRSE_Msk /*!<FDCAN Bit Rate Switching */ 3428 #define FDCAN_CCCR_PXHD_Pos (12U) 3429 #define FDCAN_CCCR_PXHD_Msk (0x1UL << FDCAN_CCCR_PXHD_Pos) /*!< 0x00001000 */ 3430 #define FDCAN_CCCR_PXHD FDCAN_CCCR_PXHD_Msk /*!<Protocol Exception Handling Disable */ 3431 #define FDCAN_CCCR_EFBI_Pos (13U) 3432 #define FDCAN_CCCR_EFBI_Msk (0x1UL << FDCAN_CCCR_EFBI_Pos) /*!< 0x00002000 */ 3433 #define FDCAN_CCCR_EFBI FDCAN_CCCR_EFBI_Msk /*!<Edge Filtering during Bus Integration */ 3434 #define FDCAN_CCCR_TXP_Pos (14U) 3435 #define FDCAN_CCCR_TXP_Msk (0x1UL << FDCAN_CCCR_TXP_Pos) /*!< 0x00004000 */ 3436 #define FDCAN_CCCR_TXP FDCAN_CCCR_TXP_Msk /*!<Two CAN bit times Pause */ 3437 #define FDCAN_CCCR_NISO_Pos (15U) 3438 #define FDCAN_CCCR_NISO_Msk (0x1UL << FDCAN_CCCR_NISO_Pos) /*!< 0x00008000 */ 3439 #define FDCAN_CCCR_NISO FDCAN_CCCR_NISO_Msk /*!<Non ISO Operation */ 3440 3441 /***************** Bit definition for FDCAN_NBTP register ********************/ 3442 #define FDCAN_NBTP_NTSEG2_Pos (0U) 3443 #define FDCAN_NBTP_NTSEG2_Msk (0x7FUL << FDCAN_NBTP_NTSEG2_Pos) /*!< 0x0000007F */ 3444 #define FDCAN_NBTP_NTSEG2 FDCAN_NBTP_NTSEG2_Msk /*!<Nominal Time segment after sample point */ 3445 #define FDCAN_NBTP_NTSEG1_Pos (8U) 3446 #define FDCAN_NBTP_NTSEG1_Msk (0xFFUL << FDCAN_NBTP_NTSEG1_Pos) /*!< 0x0000FF00 */ 3447 #define FDCAN_NBTP_NTSEG1 FDCAN_NBTP_NTSEG1_Msk /*!<Nominal Time segment before sample point */ 3448 #define FDCAN_NBTP_NBRP_Pos (16U) 3449 #define FDCAN_NBTP_NBRP_Msk (0x1FFUL << FDCAN_NBTP_NBRP_Pos) /*!< 0x01FF0000 */ 3450 #define FDCAN_NBTP_NBRP FDCAN_NBTP_NBRP_Msk /*!<Bit Rate Prescaler */ 3451 #define FDCAN_NBTP_NSJW_Pos (25U) 3452 #define FDCAN_NBTP_NSJW_Msk (0x7FUL << FDCAN_NBTP_NSJW_Pos) /*!< 0xFE000000 */ 3453 #define FDCAN_NBTP_NSJW FDCAN_NBTP_NSJW_Msk /*!<Nominal (Re)Synchronization Jump Width */ 3454 3455 /***************** Bit definition for FDCAN_TSCC register ********************/ 3456 #define FDCAN_TSCC_TSS_Pos (0U) 3457 #define FDCAN_TSCC_TSS_Msk (0x3UL << FDCAN_TSCC_TSS_Pos) /*!< 0x00000003 */ 3458 #define FDCAN_TSCC_TSS FDCAN_TSCC_TSS_Msk /*!<Timestamp Select */ 3459 #define FDCAN_TSCC_TCP_Pos (16U) 3460 #define FDCAN_TSCC_TCP_Msk (0xFUL << FDCAN_TSCC_TCP_Pos) /*!< 0x000F0000 */ 3461 #define FDCAN_TSCC_TCP FDCAN_TSCC_TCP_Msk /*!<Timestamp Counter Prescaler */ 3462 3463 /***************** Bit definition for FDCAN_TSCV register ********************/ 3464 #define FDCAN_TSCV_TSC_Pos (0U) 3465 #define FDCAN_TSCV_TSC_Msk (0xFFFFUL << FDCAN_TSCV_TSC_Pos) /*!< 0x0000FFFF */ 3466 #define FDCAN_TSCV_TSC FDCAN_TSCV_TSC_Msk /*!<Timestamp Counter */ 3467 3468 /***************** Bit definition for FDCAN_TOCC register ********************/ 3469 #define FDCAN_TOCC_ETOC_Pos (0U) 3470 #define FDCAN_TOCC_ETOC_Msk (0x1UL << FDCAN_TOCC_ETOC_Pos) /*!< 0x00000001 */ 3471 #define FDCAN_TOCC_ETOC FDCAN_TOCC_ETOC_Msk /*!<Enable Timeout Counter */ 3472 #define FDCAN_TOCC_TOS_Pos (1U) 3473 #define FDCAN_TOCC_TOS_Msk (0x3UL << FDCAN_TOCC_TOS_Pos) /*!< 0x00000006 */ 3474 #define FDCAN_TOCC_TOS FDCAN_TOCC_TOS_Msk /*!<Timeout Select */ 3475 #define FDCAN_TOCC_TOP_Pos (16U) 3476 #define FDCAN_TOCC_TOP_Msk (0xFFFFUL << FDCAN_TOCC_TOP_Pos) /*!< 0xFFFF0000 */ 3477 #define FDCAN_TOCC_TOP FDCAN_TOCC_TOP_Msk /*!<Timeout Period */ 3478 3479 /***************** Bit definition for FDCAN_TOCV register ********************/ 3480 #define FDCAN_TOCV_TOC_Pos (0U) 3481 #define FDCAN_TOCV_TOC_Msk (0xFFFFUL << FDCAN_TOCV_TOC_Pos) /*!< 0x0000FFFF */ 3482 #define FDCAN_TOCV_TOC FDCAN_TOCV_TOC_Msk /*!<Timeout Counter */ 3483 3484 /***************** Bit definition for FDCAN_ECR register *********************/ 3485 #define FDCAN_ECR_TEC_Pos (0U) 3486 #define FDCAN_ECR_TEC_Msk (0xFFUL << FDCAN_ECR_TEC_Pos) /*!< 0x000000FF */ 3487 #define FDCAN_ECR_TEC FDCAN_ECR_TEC_Msk /*!<Transmit Error Counter */ 3488 #define FDCAN_ECR_REC_Pos (8U) 3489 #define FDCAN_ECR_REC_Msk (0x7FUL << FDCAN_ECR_REC_Pos) /*!< 0x00007F00 */ 3490 #define FDCAN_ECR_REC FDCAN_ECR_REC_Msk /*!<Receive Error Counter */ 3491 #define FDCAN_ECR_RP_Pos (15U) 3492 #define FDCAN_ECR_RP_Msk (0x1UL << FDCAN_ECR_RP_Pos) /*!< 0x00008000 */ 3493 #define FDCAN_ECR_RP FDCAN_ECR_RP_Msk /*!<Receive Error Passive */ 3494 #define FDCAN_ECR_CEL_Pos (16U) 3495 #define FDCAN_ECR_CEL_Msk (0xFFUL << FDCAN_ECR_CEL_Pos) /*!< 0x00FF0000 */ 3496 #define FDCAN_ECR_CEL FDCAN_ECR_CEL_Msk /*!<CAN Error Logging */ 3497 3498 /***************** Bit definition for FDCAN_PSR register *********************/ 3499 #define FDCAN_PSR_LEC_Pos (0U) 3500 #define FDCAN_PSR_LEC_Msk (0x7UL << FDCAN_PSR_LEC_Pos) /*!< 0x00000007 */ 3501 #define FDCAN_PSR_LEC FDCAN_PSR_LEC_Msk /*!<Last Error Code */ 3502 #define FDCAN_PSR_ACT_Pos (3U) 3503 #define FDCAN_PSR_ACT_Msk (0x3UL << FDCAN_PSR_ACT_Pos) /*!< 0x00000018 */ 3504 #define FDCAN_PSR_ACT FDCAN_PSR_ACT_Msk /*!<Activity */ 3505 #define FDCAN_PSR_EP_Pos (5U) 3506 #define FDCAN_PSR_EP_Msk (0x1UL << FDCAN_PSR_EP_Pos) /*!< 0x00000020 */ 3507 #define FDCAN_PSR_EP FDCAN_PSR_EP_Msk /*!<Error Passive */ 3508 #define FDCAN_PSR_EW_Pos (6U) 3509 #define FDCAN_PSR_EW_Msk (0x1UL << FDCAN_PSR_EW_Pos) /*!< 0x00000040 */ 3510 #define FDCAN_PSR_EW FDCAN_PSR_EW_Msk /*!<Warning Status */ 3511 #define FDCAN_PSR_BO_Pos (7U) 3512 #define FDCAN_PSR_BO_Msk (0x1UL << FDCAN_PSR_BO_Pos) /*!< 0x00000080 */ 3513 #define FDCAN_PSR_BO FDCAN_PSR_BO_Msk /*!<Bus_Off Status */ 3514 #define FDCAN_PSR_DLEC_Pos (8U) 3515 #define FDCAN_PSR_DLEC_Msk (0x7UL << FDCAN_PSR_DLEC_Pos) /*!< 0x00000700 */ 3516 #define FDCAN_PSR_DLEC FDCAN_PSR_DLEC_Msk /*!<Data Last Error Code */ 3517 #define FDCAN_PSR_RESI_Pos (11U) 3518 #define FDCAN_PSR_RESI_Msk (0x1UL << FDCAN_PSR_RESI_Pos) /*!< 0x00000800 */ 3519 #define FDCAN_PSR_RESI FDCAN_PSR_RESI_Msk /*!<ESI flag of last received FDCAN Message */ 3520 #define FDCAN_PSR_RBRS_Pos (12U) 3521 #define FDCAN_PSR_RBRS_Msk (0x1UL << FDCAN_PSR_RBRS_Pos) /*!< 0x00001000 */ 3522 #define FDCAN_PSR_RBRS FDCAN_PSR_RBRS_Msk /*!<BRS flag of last received FDCAN Message */ 3523 #define FDCAN_PSR_REDL_Pos (13U) 3524 #define FDCAN_PSR_REDL_Msk (0x1UL << FDCAN_PSR_REDL_Pos) /*!< 0x00002000 */ 3525 #define FDCAN_PSR_REDL FDCAN_PSR_REDL_Msk /*!<Received FDCAN Message */ 3526 #define FDCAN_PSR_PXE_Pos (14U) 3527 #define FDCAN_PSR_PXE_Msk (0x1UL << FDCAN_PSR_PXE_Pos) /*!< 0x00004000 */ 3528 #define FDCAN_PSR_PXE FDCAN_PSR_PXE_Msk /*!<Protocol Exception Event */ 3529 #define FDCAN_PSR_TDCV_Pos (16U) 3530 #define FDCAN_PSR_TDCV_Msk (0x7FUL << FDCAN_PSR_TDCV_Pos) /*!< 0x007F0000 */ 3531 #define FDCAN_PSR_TDCV FDCAN_PSR_TDCV_Msk /*!<Transmitter Delay Compensation Value */ 3532 3533 /***************** Bit definition for FDCAN_TDCR register ********************/ 3534 #define FDCAN_TDCR_TDCF_Pos (0U) 3535 #define FDCAN_TDCR_TDCF_Msk (0x7FUL << FDCAN_TDCR_TDCF_Pos) /*!< 0x0000007F */ 3536 #define FDCAN_TDCR_TDCF FDCAN_TDCR_TDCF_Msk /*!<Transmitter Delay Compensation Filter */ 3537 #define FDCAN_TDCR_TDCO_Pos (8U) 3538 #define FDCAN_TDCR_TDCO_Msk (0x7FUL << FDCAN_TDCR_TDCO_Pos) /*!< 0x00007F00 */ 3539 #define FDCAN_TDCR_TDCO FDCAN_TDCR_TDCO_Msk /*!<Transmitter Delay Compensation Offset */ 3540 3541 /***************** Bit definition for FDCAN_IR register **********************/ 3542 #define FDCAN_IR_RF0N_Pos (0U) 3543 #define FDCAN_IR_RF0N_Msk (0x1UL << FDCAN_IR_RF0N_Pos) /*!< 0x00000001 */ 3544 #define FDCAN_IR_RF0N FDCAN_IR_RF0N_Msk /*!<Rx FIFO 0 New Message */ 3545 #define FDCAN_IR_RF0F_Pos (1U) 3546 #define FDCAN_IR_RF0F_Msk (0x1UL << FDCAN_IR_RF0F_Pos) /*!< 0x00000002 */ 3547 #define FDCAN_IR_RF0F FDCAN_IR_RF0F_Msk /*!<Rx FIFO 0 Full */ 3548 #define FDCAN_IR_RF0L_Pos (2U) 3549 #define FDCAN_IR_RF0L_Msk (0x1UL << FDCAN_IR_RF0L_Pos) /*!< 0x00000004 */ 3550 #define FDCAN_IR_RF0L FDCAN_IR_RF0L_Msk /*!<Rx FIFO 0 Message Lost */ 3551 #define FDCAN_IR_RF1N_Pos (3U) 3552 #define FDCAN_IR_RF1N_Msk (0x1UL << FDCAN_IR_RF1N_Pos) /*!< 0x00000008 */ 3553 #define FDCAN_IR_RF1N FDCAN_IR_RF1N_Msk /*!<Rx FIFO 1 New Message */ 3554 #define FDCAN_IR_RF1F_Pos (4U) 3555 #define FDCAN_IR_RF1F_Msk (0x1UL << FDCAN_IR_RF1F_Pos) /*!< 0x00000010 */ 3556 #define FDCAN_IR_RF1F FDCAN_IR_RF1F_Msk /*!<Rx FIFO 1 Full */ 3557 #define FDCAN_IR_RF1L_Pos (5U) 3558 #define FDCAN_IR_RF1L_Msk (0x1UL << FDCAN_IR_RF1L_Pos) /*!< 0x00000020 */ 3559 #define FDCAN_IR_RF1L FDCAN_IR_RF1L_Msk /*!<Rx FIFO 1 Message Lost */ 3560 #define FDCAN_IR_HPM_Pos (6U) 3561 #define FDCAN_IR_HPM_Msk (0x1UL << FDCAN_IR_HPM_Pos) /*!< 0x00000040 */ 3562 #define FDCAN_IR_HPM FDCAN_IR_HPM_Msk /*!<High Priority Message */ 3563 #define FDCAN_IR_TC_Pos (7U) 3564 #define FDCAN_IR_TC_Msk (0x1UL << FDCAN_IR_TC_Pos) /*!< 0x00000080 */ 3565 #define FDCAN_IR_TC FDCAN_IR_TC_Msk /*!<Transmission Completed */ 3566 #define FDCAN_IR_TCF_Pos (8U) 3567 #define FDCAN_IR_TCF_Msk (0x1UL << FDCAN_IR_TCF_Pos) /*!< 0x00000100 */ 3568 #define FDCAN_IR_TCF FDCAN_IR_TCF_Msk /*!<Transmission Cancellation Finished */ 3569 #define FDCAN_IR_TFE_Pos (9U) 3570 #define FDCAN_IR_TFE_Msk (0x1UL << FDCAN_IR_TFE_Pos) /*!< 0x00000200 */ 3571 #define FDCAN_IR_TFE FDCAN_IR_TFE_Msk /*!<Tx FIFO Empty */ 3572 #define FDCAN_IR_TEFN_Pos (10U) 3573 #define FDCAN_IR_TEFN_Msk (0x1UL << FDCAN_IR_TEFN_Pos) /*!< 0x00000400 */ 3574 #define FDCAN_IR_TEFN FDCAN_IR_TEFN_Msk /*!<Tx Event FIFO New Entry */ 3575 #define FDCAN_IR_TEFF_Pos (11U) 3576 #define FDCAN_IR_TEFF_Msk (0x1UL << FDCAN_IR_TEFF_Pos) /*!< 0x00000800 */ 3577 #define FDCAN_IR_TEFF FDCAN_IR_TEFF_Msk /*!<Tx Event FIFO Full */ 3578 #define FDCAN_IR_TEFL_Pos (12U) 3579 #define FDCAN_IR_TEFL_Msk (0x1UL << FDCAN_IR_TEFL_Pos) /*!< 0x00001000 */ 3580 #define FDCAN_IR_TEFL FDCAN_IR_TEFL_Msk /*!<Tx Event FIFO Element Lost */ 3581 #define FDCAN_IR_TSW_Pos (13U) 3582 #define FDCAN_IR_TSW_Msk (0x1UL << FDCAN_IR_TSW_Pos) /*!< 0x00002000 */ 3583 #define FDCAN_IR_TSW FDCAN_IR_TSW_Msk /*!<Timestamp Wraparound */ 3584 #define FDCAN_IR_MRAF_Pos (14U) 3585 #define FDCAN_IR_MRAF_Msk (0x1UL << FDCAN_IR_MRAF_Pos) /*!< 0x00004000 */ 3586 #define FDCAN_IR_MRAF FDCAN_IR_MRAF_Msk /*!<Message RAM Access Failure */ 3587 #define FDCAN_IR_TOO_Pos (15U) 3588 #define FDCAN_IR_TOO_Msk (0x1UL << FDCAN_IR_TOO_Pos) /*!< 0x00008000 */ 3589 #define FDCAN_IR_TOO FDCAN_IR_TOO_Msk /*!<Timeout Occurred */ 3590 #define FDCAN_IR_ELO_Pos (16U) 3591 #define FDCAN_IR_ELO_Msk (0x1UL << FDCAN_IR_ELO_Pos) /*!< 0x00010000 */ 3592 #define FDCAN_IR_ELO FDCAN_IR_ELO_Msk /*!<Error Logging Overflow */ 3593 #define FDCAN_IR_EP_Pos (17U) 3594 #define FDCAN_IR_EP_Msk (0x1UL << FDCAN_IR_EP_Pos) /*!< 0x00020000 */ 3595 #define FDCAN_IR_EP FDCAN_IR_EP_Msk /*!<Error Passive */ 3596 #define FDCAN_IR_EW_Pos (18U) 3597 #define FDCAN_IR_EW_Msk (0x1UL << FDCAN_IR_EW_Pos) /*!< 0x00040000 */ 3598 #define FDCAN_IR_EW FDCAN_IR_EW_Msk /*!<Warning Status */ 3599 #define FDCAN_IR_BO_Pos (19U) 3600 #define FDCAN_IR_BO_Msk (0x1UL << FDCAN_IR_BO_Pos) /*!< 0x00080000 */ 3601 #define FDCAN_IR_BO FDCAN_IR_BO_Msk /*!<Bus_Off Status */ 3602 #define FDCAN_IR_WDI_Pos (20U) 3603 #define FDCAN_IR_WDI_Msk (0x1UL << FDCAN_IR_WDI_Pos) /*!< 0x00100000 */ 3604 #define FDCAN_IR_WDI FDCAN_IR_WDI_Msk /*!<Watchdog Interrupt */ 3605 #define FDCAN_IR_PEA_Pos (21U) 3606 #define FDCAN_IR_PEA_Msk (0x1UL << FDCAN_IR_PEA_Pos) /*!< 0x00200000 */ 3607 #define FDCAN_IR_PEA FDCAN_IR_PEA_Msk /*!<Protocol Error in Arbitration Phase */ 3608 #define FDCAN_IR_PED_Pos (22U) 3609 #define FDCAN_IR_PED_Msk (0x1UL << FDCAN_IR_PED_Pos) /*!< 0x00400000 */ 3610 #define FDCAN_IR_PED FDCAN_IR_PED_Msk /*!<Protocol Error in Data Phase */ 3611 #define FDCAN_IR_ARA_Pos (23U) 3612 #define FDCAN_IR_ARA_Msk (0x1UL << FDCAN_IR_ARA_Pos) /*!< 0x00800000 */ 3613 #define FDCAN_IR_ARA FDCAN_IR_ARA_Msk /*!<Access to Reserved Address */ 3614 3615 /***************** Bit definition for FDCAN_IE register **********************/ 3616 #define FDCAN_IE_RF0NE_Pos (0U) 3617 #define FDCAN_IE_RF0NE_Msk (0x1UL << FDCAN_IE_RF0NE_Pos) /*!< 0x00000001 */ 3618 #define FDCAN_IE_RF0NE FDCAN_IE_RF0NE_Msk /*!<Rx FIFO 0 New Message Enable */ 3619 #define FDCAN_IE_RF0FE_Pos (1U) 3620 #define FDCAN_IE_RF0FE_Msk (0x1UL << FDCAN_IE_RF0FE_Pos) /*!< 0x00000002 */ 3621 #define FDCAN_IE_RF0FE FDCAN_IE_RF0FE_Msk /*!<Rx FIFO 0 Full Enable */ 3622 #define FDCAN_IE_RF0LE_Pos (2U) 3623 #define FDCAN_IE_RF0LE_Msk (0x1UL << FDCAN_IE_RF0LE_Pos) /*!< 0x00000004 */ 3624 #define FDCAN_IE_RF0LE FDCAN_IE_RF0LE_Msk /*!<Rx FIFO 0 Message Lost Enable */ 3625 #define FDCAN_IE_RF1NE_Pos (3U) 3626 #define FDCAN_IE_RF1NE_Msk (0x1UL << FDCAN_IE_RF1NE_Pos) /*!< 0x00000008 */ 3627 #define FDCAN_IE_RF1NE FDCAN_IE_RF1NE_Msk /*!<Rx FIFO 1 New Message Enable */ 3628 #define FDCAN_IE_RF1FE_Pos (4U) 3629 #define FDCAN_IE_RF1FE_Msk (0x1UL << FDCAN_IE_RF1FE_Pos) /*!< 0x00000010 */ 3630 #define FDCAN_IE_RF1FE FDCAN_IE_RF1FE_Msk /*!<Rx FIFO 1 Full Enable */ 3631 #define FDCAN_IE_RF1LE_Pos (5U) 3632 #define FDCAN_IE_RF1LE_Msk (0x1UL << FDCAN_IE_RF1LE_Pos) /*!< 0x00000020 */ 3633 #define FDCAN_IE_RF1LE FDCAN_IE_RF1LE_Msk /*!<Rx FIFO 1 Message Lost Enable */ 3634 #define FDCAN_IE_HPME_Pos (6U) 3635 #define FDCAN_IE_HPME_Msk (0x1UL << FDCAN_IE_HPME_Pos) /*!< 0x00000040 */ 3636 #define FDCAN_IE_HPME FDCAN_IE_HPME_Msk /*!<High Priority Message Enable */ 3637 #define FDCAN_IE_TCE_Pos (7U) 3638 #define FDCAN_IE_TCE_Msk (0x1UL << FDCAN_IE_TCE_Pos) /*!< 0x00000080 */ 3639 #define FDCAN_IE_TCE FDCAN_IE_TCE_Msk /*!<Transmission Completed Enable */ 3640 #define FDCAN_IE_TCFE_Pos (8U) 3641 #define FDCAN_IE_TCFE_Msk (0x1UL << FDCAN_IE_TCFE_Pos) /*!< 0x00000100 */ 3642 #define FDCAN_IE_TCFE FDCAN_IE_TCFE_Msk /*!<Transmission Cancellation Finished Enable*/ 3643 #define FDCAN_IE_TFEE_Pos (9U) 3644 #define FDCAN_IE_TFEE_Msk (0x1UL << FDCAN_IE_TFEE_Pos) /*!< 0x00000200 */ 3645 #define FDCAN_IE_TFEE FDCAN_IE_TFEE_Msk /*!<Tx FIFO Empty Enable */ 3646 #define FDCAN_IE_TEFNE_Pos (10U) 3647 #define FDCAN_IE_TEFNE_Msk (0x1UL << FDCAN_IE_TEFNE_Pos) /*!< 0x00000400 */ 3648 #define FDCAN_IE_TEFNE FDCAN_IE_TEFNE_Msk /*!<Tx Event FIFO New Entry Enable */ 3649 #define FDCAN_IE_TEFFE_Pos (11U) 3650 #define FDCAN_IE_TEFFE_Msk (0x1UL << FDCAN_IE_TEFFE_Pos) /*!< 0x00000800 */ 3651 #define FDCAN_IE_TEFFE FDCAN_IE_TEFFE_Msk /*!<Tx Event FIFO Full Enable */ 3652 #define FDCAN_IE_TEFLE_Pos (12U) 3653 #define FDCAN_IE_TEFLE_Msk (0x1UL << FDCAN_IE_TEFLE_Pos) /*!< 0x00001000 */ 3654 #define FDCAN_IE_TEFLE FDCAN_IE_TEFLE_Msk /*!<Tx Event FIFO Element Lost Enable */ 3655 #define FDCAN_IE_TSWE_Pos (13U) 3656 #define FDCAN_IE_TSWE_Msk (0x1UL << FDCAN_IE_TSWE_Pos) /*!< 0x00002000 */ 3657 #define FDCAN_IE_TSWE FDCAN_IE_TSWE_Msk /*!<Timestamp Wraparound Enable */ 3658 #define FDCAN_IE_MRAFE_Pos (14U) 3659 #define FDCAN_IE_MRAFE_Msk (0x1UL << FDCAN_IE_MRAFE_Pos) /*!< 0x00004000 */ 3660 #define FDCAN_IE_MRAFE FDCAN_IE_MRAFE_Msk /*!<Message RAM Access Failure Enable */ 3661 #define FDCAN_IE_TOOE_Pos (15U) 3662 #define FDCAN_IE_TOOE_Msk (0x1UL << FDCAN_IE_TOOE_Pos) /*!< 0x00008000 */ 3663 #define FDCAN_IE_TOOE FDCAN_IE_TOOE_Msk /*!<Timeout Occurred Enable */ 3664 #define FDCAN_IE_ELOE_Pos (16U) 3665 #define FDCAN_IE_ELOE_Msk (0x1UL << FDCAN_IE_ELOE_Pos) /*!< 0x00010000 */ 3666 #define FDCAN_IE_ELOE FDCAN_IE_ELOE_Msk /*!<Error Logging Overflow Enable */ 3667 #define FDCAN_IE_EPE_Pos (17U) 3668 #define FDCAN_IE_EPE_Msk (0x1UL << FDCAN_IE_EPE_Pos) /*!< 0x00020000 */ 3669 #define FDCAN_IE_EPE FDCAN_IE_EPE_Msk /*!<Error Passive Enable */ 3670 #define FDCAN_IE_EWE_Pos (18U) 3671 #define FDCAN_IE_EWE_Msk (0x1UL << FDCAN_IE_EWE_Pos) /*!< 0x00040000 */ 3672 #define FDCAN_IE_EWE FDCAN_IE_EWE_Msk /*!<Warning Status Enable */ 3673 #define FDCAN_IE_BOE_Pos (19U) 3674 #define FDCAN_IE_BOE_Msk (0x1UL << FDCAN_IE_BOE_Pos) /*!< 0x00080000 */ 3675 #define FDCAN_IE_BOE FDCAN_IE_BOE_Msk /*!<Bus_Off Status Enable */ 3676 #define FDCAN_IE_WDIE_Pos (20U) 3677 #define FDCAN_IE_WDIE_Msk (0x1UL << FDCAN_IE_WDIE_Pos) /*!< 0x00100000 */ 3678 #define FDCAN_IE_WDIE FDCAN_IE_WDIE_Msk /*!<Watchdog Interrupt Enable */ 3679 #define FDCAN_IE_PEAE_Pos (21U) 3680 #define FDCAN_IE_PEAE_Msk (0x1UL << FDCAN_IE_PEAE_Pos) /*!< 0x00200000 */ 3681 #define FDCAN_IE_PEAE FDCAN_IE_PEAE_Msk /*!<Protocol Error in Arbitration Phase Enable*/ 3682 #define FDCAN_IE_PEDE_Pos (22U) 3683 #define FDCAN_IE_PEDE_Msk (0x1UL << FDCAN_IE_PEDE_Pos) /*!< 0x00400000 */ 3684 #define FDCAN_IE_PEDE FDCAN_IE_PEDE_Msk /*!<Protocol Error in Data Phase Enable */ 3685 #define FDCAN_IE_ARAE_Pos (23U) 3686 #define FDCAN_IE_ARAE_Msk (0x1UL << FDCAN_IE_ARAE_Pos) /*!< 0x00800000 */ 3687 #define FDCAN_IE_ARAE FDCAN_IE_ARAE_Msk /*!<Access to Reserved Address Enable */ 3688 3689 /***************** Bit definition for FDCAN_ILS register **********************/ 3690 #define FDCAN_ILS_RXFIFO0_Pos (0U) 3691 #define FDCAN_ILS_RXFIFO0_Msk (0x1UL << FDCAN_ILS_RXFIFO0_Pos) /*!< 0x00000001 */ 3692 #define FDCAN_ILS_RXFIFO0 FDCAN_ILS_RXFIFO0_Msk /*!<Rx FIFO 0 Message Lost 3693 Rx FIFO 0 is Full 3694 Rx FIFO 0 Has New Message */ 3695 #define FDCAN_ILS_RXFIFO1_Pos (1U) 3696 #define FDCAN_ILS_RXFIFO1_Msk (0x1UL << FDCAN_ILS_RXFIFO1_Pos) /*!< 0x00000002 */ 3697 #define FDCAN_ILS_RXFIFO1 FDCAN_ILS_RXFIFO1_Msk /*!<Rx FIFO 1 Message Lost 3698 Rx FIFO 1 is Full 3699 Rx FIFO 1 Has New Message */ 3700 #define FDCAN_ILS_SMSG_Pos (2U) 3701 #define FDCAN_ILS_SMSG_Msk (0x1UL << FDCAN_ILS_SMSG_Pos) /*!< 0x00000004 */ 3702 #define FDCAN_ILS_SMSG FDCAN_ILS_SMSG_Msk /*!<Transmission Cancellation Finished 3703 Transmission Completed 3704 High Priority Message */ 3705 #define FDCAN_ILS_TFERR_Pos (3U) 3706 #define FDCAN_ILS_TFERR_Msk (0x1UL << FDCAN_ILS_TFERR_Pos) /*!< 0x00000008 */ 3707 #define FDCAN_ILS_TFERR FDCAN_ILS_TFERR_Msk /*!<Tx Event FIFO Element Lost 3708 Tx Event FIFO Full 3709 Tx Event FIFO New Entry 3710 Tx FIFO Empty Interrupt Line */ 3711 #define FDCAN_ILS_MISC_Pos (4U) 3712 #define FDCAN_ILS_MISC_Msk (0x1UL << FDCAN_ILS_MISC_Pos) /*!< 0x00000010 */ 3713 #define FDCAN_ILS_MISC FDCAN_ILS_MISC_Msk /*!<Timeout Occurred 3714 Message RAM Access Failure 3715 Timestamp Wraparound */ 3716 #define FDCAN_ILS_BERR_Pos (5U) 3717 #define FDCAN_ILS_BERR_Msk (0x1UL << FDCAN_ILS_BERR_Pos) /*!< 0x00000020 */ 3718 #define FDCAN_ILS_BERR FDCAN_ILS_BERR_Msk /*!<Error Passive 3719 Error Logging Overflow */ 3720 #define FDCAN_ILS_PERR_Pos (6U) 3721 #define FDCAN_ILS_PERR_Msk (0x1UL << FDCAN_ILS_PERR_Pos) /*!< 0x00000040 */ 3722 #define FDCAN_ILS_PERR FDCAN_ILS_PERR_Msk /*!<Access to Reserved Address Line 3723 Protocol Error in Data Phase Line 3724 Protocol Error in Arbitration Phase Line 3725 Watchdog Interrupt Line 3726 Bus_Off Status 3727 Warning Status */ 3728 3729 /***************** Bit definition for FDCAN_ILE register **********************/ 3730 #define FDCAN_ILE_EINT0_Pos (0U) 3731 #define FDCAN_ILE_EINT0_Msk (0x1UL << FDCAN_ILE_EINT0_Pos) /*!< 0x00000001 */ 3732 #define FDCAN_ILE_EINT0 FDCAN_ILE_EINT0_Msk /*!<Enable Interrupt Line 0 */ 3733 #define FDCAN_ILE_EINT1_Pos (1U) 3734 #define FDCAN_ILE_EINT1_Msk (0x1UL << FDCAN_ILE_EINT1_Pos) /*!< 0x00000002 */ 3735 #define FDCAN_ILE_EINT1 FDCAN_ILE_EINT1_Msk /*!<Enable Interrupt Line 1 */ 3736 3737 /***************** Bit definition for FDCAN_RXGFC register ********************/ 3738 #define FDCAN_RXGFC_RRFE_Pos (0U) 3739 #define FDCAN_RXGFC_RRFE_Msk (0x1UL << FDCAN_RXGFC_RRFE_Pos) /*!< 0x00000001 */ 3740 #define FDCAN_RXGFC_RRFE FDCAN_RXGFC_RRFE_Msk /*!<Reject Remote Frames Extended */ 3741 #define FDCAN_RXGFC_RRFS_Pos (1U) 3742 #define FDCAN_RXGFC_RRFS_Msk (0x1UL << FDCAN_RXGFC_RRFS_Pos) /*!< 0x00000002 */ 3743 #define FDCAN_RXGFC_RRFS FDCAN_RXGFC_RRFS_Msk /*!<Reject Remote Frames Standard */ 3744 #define FDCAN_RXGFC_ANFE_Pos (2U) 3745 #define FDCAN_RXGFC_ANFE_Msk (0x3UL << FDCAN_RXGFC_ANFE_Pos) /*!< 0x0000000C */ 3746 #define FDCAN_RXGFC_ANFE FDCAN_RXGFC_ANFE_Msk /*!<Accept Non-matching Frames Extended */ 3747 #define FDCAN_RXGFC_ANFS_Pos (4U) 3748 #define FDCAN_RXGFC_ANFS_Msk (0x3UL << FDCAN_RXGFC_ANFS_Pos) /*!< 0x00000030 */ 3749 #define FDCAN_RXGFC_ANFS FDCAN_RXGFC_ANFS_Msk /*!<Accept Non-matching Frames Standard */ 3750 #define FDCAN_RXGFC_F1OM_Pos (8U) 3751 #define FDCAN_RXGFC_F1OM_Msk (0x1UL << FDCAN_RXGFC_F1OM_Pos) /*!< 0x00000100 */ 3752 #define FDCAN_RXGFC_F1OM FDCAN_RXGFC_F1OM_Msk /*!<FIFO 1 operation mode */ 3753 #define FDCAN_RXGFC_F0OM_Pos (9U) 3754 #define FDCAN_RXGFC_F0OM_Msk (0x1UL << FDCAN_RXGFC_F0OM_Pos) /*!< 0x00000200 */ 3755 #define FDCAN_RXGFC_F0OM FDCAN_RXGFC_F0OM_Msk /*!<FIFO 0 operation mode */ 3756 #define FDCAN_RXGFC_LSS_Pos (16U) 3757 #define FDCAN_RXGFC_LSS_Msk (0x1FUL << FDCAN_RXGFC_LSS_Pos) /*!< 0x001F0000 */ 3758 #define FDCAN_RXGFC_LSS FDCAN_RXGFC_LSS_Msk /*!<List Size Standard */ 3759 #define FDCAN_RXGFC_LSE_Pos (24U) 3760 #define FDCAN_RXGFC_LSE_Msk (0xFUL << FDCAN_RXGFC_LSE_Pos) /*!< 0x0F000000 */ 3761 #define FDCAN_RXGFC_LSE FDCAN_RXGFC_LSE_Msk /*!<List Size Extended */ 3762 3763 /***************** Bit definition for FDCAN_XIDAM register ********************/ 3764 #define FDCAN_XIDAM_EIDM_Pos (0U) 3765 #define FDCAN_XIDAM_EIDM_Msk (0x1FFFFFFFUL << FDCAN_XIDAM_EIDM_Pos) /*!< 0x1FFFFFFF */ 3766 #define FDCAN_XIDAM_EIDM FDCAN_XIDAM_EIDM_Msk /*!<Extended ID Mask */ 3767 3768 /***************** Bit definition for FDCAN_HPMS register *********************/ 3769 #define FDCAN_HPMS_BIDX_Pos (0U) 3770 #define FDCAN_HPMS_BIDX_Msk (0x7UL << FDCAN_HPMS_BIDX_Pos) /*!< 0x00000007 */ 3771 #define FDCAN_HPMS_BIDX FDCAN_HPMS_BIDX_Msk /*!<Buffer Index */ 3772 #define FDCAN_HPMS_MSI_Pos (6U) 3773 #define FDCAN_HPMS_MSI_Msk (0x3UL << FDCAN_HPMS_MSI_Pos) /*!< 0x000000C0 */ 3774 #define FDCAN_HPMS_MSI FDCAN_HPMS_MSI_Msk /*!<Message Storage Indicator */ 3775 #define FDCAN_HPMS_FIDX_Pos (8U) 3776 #define FDCAN_HPMS_FIDX_Msk (0x1FUL << FDCAN_HPMS_FIDX_Pos) /*!< 0x00001F00 */ 3777 #define FDCAN_HPMS_FIDX FDCAN_HPMS_FIDX_Msk /*!<Filter Index */ 3778 #define FDCAN_HPMS_FLST_Pos (15U) 3779 #define FDCAN_HPMS_FLST_Msk (0x1UL << FDCAN_HPMS_FLST_Pos) /*!< 0x00008000 */ 3780 #define FDCAN_HPMS_FLST FDCAN_HPMS_FLST_Msk /*!<Filter List */ 3781 3782 /***************** Bit definition for FDCAN_RXF0S register ********************/ 3783 #define FDCAN_RXF0S_F0FL_Pos (0U) 3784 #define FDCAN_RXF0S_F0FL_Msk (0xFUL << FDCAN_RXF0S_F0FL_Pos) /*!< 0x0000000F */ 3785 #define FDCAN_RXF0S_F0FL FDCAN_RXF0S_F0FL_Msk /*!<Rx FIFO 0 Fill Level */ 3786 #define FDCAN_RXF0S_F0GI_Pos (8U) 3787 #define FDCAN_RXF0S_F0GI_Msk (0x3UL << FDCAN_RXF0S_F0GI_Pos) /*!< 0x00000300 */ 3788 #define FDCAN_RXF0S_F0GI FDCAN_RXF0S_F0GI_Msk /*!<Rx FIFO 0 Get Index */ 3789 #define FDCAN_RXF0S_F0PI_Pos (16U) 3790 #define FDCAN_RXF0S_F0PI_Msk (0x3UL << FDCAN_RXF0S_F0PI_Pos) /*!< 0x00030000 */ 3791 #define FDCAN_RXF0S_F0PI FDCAN_RXF0S_F0PI_Msk /*!<Rx FIFO 0 Put Index */ 3792 #define FDCAN_RXF0S_F0F_Pos (24U) 3793 #define FDCAN_RXF0S_F0F_Msk (0x1UL << FDCAN_RXF0S_F0F_Pos) /*!< 0x01000000 */ 3794 #define FDCAN_RXF0S_F0F FDCAN_RXF0S_F0F_Msk /*!<Rx FIFO 0 Full */ 3795 #define FDCAN_RXF0S_RF0L_Pos (25U) 3796 #define FDCAN_RXF0S_RF0L_Msk (0x1UL << FDCAN_RXF0S_RF0L_Pos) /*!< 0x02000000 */ 3797 #define FDCAN_RXF0S_RF0L FDCAN_RXF0S_RF0L_Msk /*!<Rx FIFO 0 Message Lost */ 3798 3799 /***************** Bit definition for FDCAN_RXF0A register ********************/ 3800 #define FDCAN_RXF0A_F0AI_Pos (0U) 3801 #define FDCAN_RXF0A_F0AI_Msk (0x7UL << FDCAN_RXF0A_F0AI_Pos) /*!< 0x00000007 */ 3802 #define FDCAN_RXF0A_F0AI FDCAN_RXF0A_F0AI_Msk /*!<Rx FIFO 0 Acknowledge Index */ 3803 3804 /***************** Bit definition for FDCAN_RXF1S register ********************/ 3805 #define FDCAN_RXF1S_F1FL_Pos (0U) 3806 #define FDCAN_RXF1S_F1FL_Msk (0xFUL << FDCAN_RXF1S_F1FL_Pos) /*!< 0x0000000F */ 3807 #define FDCAN_RXF1S_F1FL FDCAN_RXF1S_F1FL_Msk /*!<Rx FIFO 1 Fill Level */ 3808 #define FDCAN_RXF1S_F1GI_Pos (8U) 3809 #define FDCAN_RXF1S_F1GI_Msk (0x3UL << FDCAN_RXF1S_F1GI_Pos) /*!< 0x00000300 */ 3810 #define FDCAN_RXF1S_F1GI FDCAN_RXF1S_F1GI_Msk /*!<Rx FIFO 1 Get Index */ 3811 #define FDCAN_RXF1S_F1PI_Pos (16U) 3812 #define FDCAN_RXF1S_F1PI_Msk (0x3UL << FDCAN_RXF1S_F1PI_Pos) /*!< 0x00030000 */ 3813 #define FDCAN_RXF1S_F1PI FDCAN_RXF1S_F1PI_Msk /*!<Rx FIFO 1 Put Index */ 3814 #define FDCAN_RXF1S_F1F_Pos (24U) 3815 #define FDCAN_RXF1S_F1F_Msk (0x1UL << FDCAN_RXF1S_F1F_Pos) /*!< 0x01000000 */ 3816 #define FDCAN_RXF1S_F1F FDCAN_RXF1S_F1F_Msk /*!<Rx FIFO 1 Full */ 3817 #define FDCAN_RXF1S_RF1L_Pos (25U) 3818 #define FDCAN_RXF1S_RF1L_Msk (0x1UL << FDCAN_RXF1S_RF1L_Pos) /*!< 0x02000000 */ 3819 #define FDCAN_RXF1S_RF1L FDCAN_RXF1S_RF1L_Msk /*!<Rx FIFO 1 Message Lost */ 3820 3821 /***************** Bit definition for FDCAN_RXF1A register ********************/ 3822 #define FDCAN_RXF1A_F1AI_Pos (0U) 3823 #define FDCAN_RXF1A_F1AI_Msk (0x7UL << FDCAN_RXF1A_F1AI_Pos) /*!< 0x00000007 */ 3824 #define FDCAN_RXF1A_F1AI FDCAN_RXF1A_F1AI_Msk /*!<Rx FIFO 1 Acknowledge Index */ 3825 3826 /***************** Bit definition for FDCAN_TXBC register *********************/ 3827 #define FDCAN_TXBC_TFQM_Pos (24U) 3828 #define FDCAN_TXBC_TFQM_Msk (0x1UL << FDCAN_TXBC_TFQM_Pos) /*!< 0x01000000 */ 3829 #define FDCAN_TXBC_TFQM FDCAN_TXBC_TFQM_Msk /*!<Tx FIFO/Queue Mode */ 3830 3831 /***************** Bit definition for FDCAN_TXFQS register *********************/ 3832 #define FDCAN_TXFQS_TFFL_Pos (0U) 3833 #define FDCAN_TXFQS_TFFL_Msk (0x7UL << FDCAN_TXFQS_TFFL_Pos) /*!< 0x00000007 */ 3834 #define FDCAN_TXFQS_TFFL FDCAN_TXFQS_TFFL_Msk /*!<Tx FIFO Free Level */ 3835 #define FDCAN_TXFQS_TFGI_Pos (8U) 3836 #define FDCAN_TXFQS_TFGI_Msk (0x3UL << FDCAN_TXFQS_TFGI_Pos) /*!< 0x00000300 */ 3837 #define FDCAN_TXFQS_TFGI FDCAN_TXFQS_TFGI_Msk /*!<Tx FIFO Get Index */ 3838 #define FDCAN_TXFQS_TFQPI_Pos (16U) 3839 #define FDCAN_TXFQS_TFQPI_Msk (0x3UL << FDCAN_TXFQS_TFQPI_Pos) /*!< 0x00030000 */ 3840 #define FDCAN_TXFQS_TFQPI FDCAN_TXFQS_TFQPI_Msk /*!<Tx FIFO/Queue Put Index */ 3841 #define FDCAN_TXFQS_TFQF_Pos (21U) 3842 #define FDCAN_TXFQS_TFQF_Msk (0x1UL << FDCAN_TXFQS_TFQF_Pos) /*!< 0x00200000 */ 3843 #define FDCAN_TXFQS_TFQF FDCAN_TXFQS_TFQF_Msk /*!<Tx FIFO/Queue Full */ 3844 3845 /***************** Bit definition for FDCAN_TXBRP register *********************/ 3846 #define FDCAN_TXBRP_TRP_Pos (0U) 3847 #define FDCAN_TXBRP_TRP_Msk (0x7UL << FDCAN_TXBRP_TRP_Pos) /*!< 0x00000007 */ 3848 #define FDCAN_TXBRP_TRP FDCAN_TXBRP_TRP_Msk /*!<Transmission Request Pending */ 3849 3850 /***************** Bit definition for FDCAN_TXBAR register *********************/ 3851 #define FDCAN_TXBAR_AR_Pos (0U) 3852 #define FDCAN_TXBAR_AR_Msk (0x7UL << FDCAN_TXBAR_AR_Pos) /*!< 0x00000007 */ 3853 #define FDCAN_TXBAR_AR FDCAN_TXBAR_AR_Msk /*!<Add Request */ 3854 3855 /***************** Bit definition for FDCAN_TXBCR register *********************/ 3856 #define FDCAN_TXBCR_CR_Pos (0U) 3857 #define FDCAN_TXBCR_CR_Msk (0x7UL << FDCAN_TXBCR_CR_Pos) /*!< 0x00000007 */ 3858 #define FDCAN_TXBCR_CR FDCAN_TXBCR_CR_Msk /*!<Cancellation Request */ 3859 3860 /***************** Bit definition for FDCAN_TXBTO register *********************/ 3861 #define FDCAN_TXBTO_TO_Pos (0U) 3862 #define FDCAN_TXBTO_TO_Msk (0x7UL << FDCAN_TXBTO_TO_Pos) /*!< 0x00000007 */ 3863 #define FDCAN_TXBTO_TO FDCAN_TXBTO_TO_Msk /*!<Transmission Occurred */ 3864 3865 /***************** Bit definition for FDCAN_TXBCF register *********************/ 3866 #define FDCAN_TXBCF_CF_Pos (0U) 3867 #define FDCAN_TXBCF_CF_Msk (0x7UL << FDCAN_TXBCF_CF_Pos) /*!< 0x00000007 */ 3868 #define FDCAN_TXBCF_CF FDCAN_TXBCF_CF_Msk /*!<Cancellation Finished */ 3869 3870 /***************** Bit definition for FDCAN_TXBTIE register ********************/ 3871 #define FDCAN_TXBTIE_TIE_Pos (0U) 3872 #define FDCAN_TXBTIE_TIE_Msk (0x7UL << FDCAN_TXBTIE_TIE_Pos) /*!< 0x00000007 */ 3873 #define FDCAN_TXBTIE_TIE FDCAN_TXBTIE_TIE_Msk /*!<Transmission Interrupt Enable */ 3874 3875 /***************** Bit definition for FDCAN_ TXBCIE register *******************/ 3876 #define FDCAN_TXBCIE_CFIE_Pos (0U) 3877 #define FDCAN_TXBCIE_CFIE_Msk (0x7UL << FDCAN_TXBCIE_CFIE_Pos) /*!< 0x00000007 */ 3878 #define FDCAN_TXBCIE_CFIE FDCAN_TXBCIE_CFIE_Msk /*!<Cancellation Finished Interrupt Enable */ 3879 3880 /***************** Bit definition for FDCAN_TXEFS register *********************/ 3881 #define FDCAN_TXEFS_EFFL_Pos (0U) 3882 #define FDCAN_TXEFS_EFFL_Msk (0x7UL << FDCAN_TXEFS_EFFL_Pos) /*!< 0x00000007 */ 3883 #define FDCAN_TXEFS_EFFL FDCAN_TXEFS_EFFL_Msk /*!<Event FIFO Fill Level */ 3884 #define FDCAN_TXEFS_EFGI_Pos (8U) 3885 #define FDCAN_TXEFS_EFGI_Msk (0x3UL << FDCAN_TXEFS_EFGI_Pos) /*!< 0x00000300 */ 3886 #define FDCAN_TXEFS_EFGI FDCAN_TXEFS_EFGI_Msk /*!<Event FIFO Get Index */ 3887 #define FDCAN_TXEFS_EFPI_Pos (16U) 3888 #define FDCAN_TXEFS_EFPI_Msk (0x3UL << FDCAN_TXEFS_EFPI_Pos) /*!< 0x00030000 */ 3889 #define FDCAN_TXEFS_EFPI FDCAN_TXEFS_EFPI_Msk /*!<Event FIFO Put Index */ 3890 #define FDCAN_TXEFS_EFF_Pos (24U) 3891 #define FDCAN_TXEFS_EFF_Msk (0x1UL << FDCAN_TXEFS_EFF_Pos) /*!< 0x01000000 */ 3892 #define FDCAN_TXEFS_EFF FDCAN_TXEFS_EFF_Msk /*!<Event FIFO Full */ 3893 #define FDCAN_TXEFS_TEFL_Pos (25U) 3894 #define FDCAN_TXEFS_TEFL_Msk (0x1UL << FDCAN_TXEFS_TEFL_Pos) /*!< 0x02000000 */ 3895 #define FDCAN_TXEFS_TEFL FDCAN_TXEFS_TEFL_Msk /*!<Tx Event FIFO Element Lost */ 3896 3897 /***************** Bit definition for FDCAN_TXEFA register *********************/ 3898 #define FDCAN_TXEFA_EFAI_Pos (0U) 3899 #define FDCAN_TXEFA_EFAI_Msk (0x3UL << FDCAN_TXEFA_EFAI_Pos) /*!< 0x00000003 */ 3900 #define FDCAN_TXEFA_EFAI FDCAN_TXEFA_EFAI_Msk /*!<Event FIFO Acknowledge Index */ 3901 3902 3903 /*!<FDCAN config registers */ 3904 /***************** Bit definition for FDCAN_CKDIV register *********************/ 3905 #define FDCAN_CKDIV_PDIV_Pos (0U) 3906 #define FDCAN_CKDIV_PDIV_Msk (0xFUL << FDCAN_CKDIV_PDIV_Pos) /*!< 0x0000000F */ 3907 #define FDCAN_CKDIV_PDIV FDCAN_CKDIV_PDIV_Msk /*!<Input Clock Divider */ 3908 3909 /******************************************************************************/ 3910 /* */ 3911 /* FLASH */ 3912 /* */ 3913 /******************************************************************************/ 3914 #define GPIO_NRST_CONFIG_SUPPORT /*!< GPIO feature available only on specific devices: Configure NRST pin */ 3915 #define FLASH_SECURABLE_MEMORY_SUPPORT /*!< Flash feature available only on specific devices: allow to secure memory */ 3916 #define FLASH_PCROP_SUPPORT /*!< Flash feature available only on specific devices: proprietary code read protection areas selected by option */ 3917 #define FLASH_DBANK_SUPPORT /*!< Flash feature available only on specific devices: dualbank */ 3918 3919 /******************* Bits definition for FLASH_ACR register *****************/ 3920 #define FLASH_ACR_LATENCY_Pos (0U) 3921 #define FLASH_ACR_LATENCY_Msk (0x7UL << FLASH_ACR_LATENCY_Pos) /*!< 0x00000007 */ 3922 #define FLASH_ACR_LATENCY FLASH_ACR_LATENCY_Msk 3923 #define FLASH_ACR_LATENCY_0 (0x1UL << FLASH_ACR_LATENCY_Pos) /*!< 0x00000001 */ 3924 #define FLASH_ACR_LATENCY_1 (0x2UL << FLASH_ACR_LATENCY_Pos) /*!< 0x00000002 */ 3925 #define FLASH_ACR_LATENCY_2 (0x4UL << FLASH_ACR_LATENCY_Pos) /*!< 0x00000004 */ 3926 #define FLASH_ACR_PRFTEN_Pos (8U) 3927 #define FLASH_ACR_PRFTEN_Msk (0x1UL << FLASH_ACR_PRFTEN_Pos) /*!< 0x00000100 */ 3928 #define FLASH_ACR_PRFTEN FLASH_ACR_PRFTEN_Msk 3929 #define FLASH_ACR_ICEN_Pos (9U) 3930 #define FLASH_ACR_ICEN_Msk (0x1UL << FLASH_ACR_ICEN_Pos) /*!< 0x00000200 */ 3931 #define FLASH_ACR_ICEN FLASH_ACR_ICEN_Msk 3932 #define FLASH_ACR_ICRST_Pos (11U) 3933 #define FLASH_ACR_ICRST_Msk (0x1UL << FLASH_ACR_ICRST_Pos) /*!< 0x00000800 */ 3934 #define FLASH_ACR_ICRST FLASH_ACR_ICRST_Msk 3935 #define FLASH_ACR_PROGEMPTY_Pos (16U) 3936 #define FLASH_ACR_PROGEMPTY_Msk (0x1UL << FLASH_ACR_PROGEMPTY_Pos) /*!< 0x00010000 */ 3937 #define FLASH_ACR_PROGEMPTY FLASH_ACR_PROGEMPTY_Msk 3938 #define FLASH_ACR_DBG_SWEN_Pos (18U) 3939 #define FLASH_ACR_DBG_SWEN_Msk (0x1UL << FLASH_ACR_DBG_SWEN_Pos) /*!< 0x00040000 */ 3940 #define FLASH_ACR_DBG_SWEN FLASH_ACR_DBG_SWEN_Msk 3941 3942 /******************* Bits definition for FLASH_SR register ******************/ 3943 #define FLASH_SR_EOP_Pos (0U) 3944 #define FLASH_SR_EOP_Msk (0x1UL << FLASH_SR_EOP_Pos) /*!< 0x00000001 */ 3945 #define FLASH_SR_EOP FLASH_SR_EOP_Msk 3946 #define FLASH_SR_OPERR_Pos (1U) 3947 #define FLASH_SR_OPERR_Msk (0x1UL << FLASH_SR_OPERR_Pos) /*!< 0x00000002 */ 3948 #define FLASH_SR_OPERR FLASH_SR_OPERR_Msk 3949 #define FLASH_SR_PROGERR_Pos (3U) 3950 #define FLASH_SR_PROGERR_Msk (0x1UL << FLASH_SR_PROGERR_Pos) /*!< 0x00000008 */ 3951 #define FLASH_SR_PROGERR FLASH_SR_PROGERR_Msk 3952 #define FLASH_SR_WRPERR_Pos (4U) 3953 #define FLASH_SR_WRPERR_Msk (0x1UL << FLASH_SR_WRPERR_Pos) /*!< 0x00000010 */ 3954 #define FLASH_SR_WRPERR FLASH_SR_WRPERR_Msk 3955 #define FLASH_SR_PGAERR_Pos (5U) 3956 #define FLASH_SR_PGAERR_Msk (0x1UL << FLASH_SR_PGAERR_Pos) /*!< 0x00000020 */ 3957 #define FLASH_SR_PGAERR FLASH_SR_PGAERR_Msk 3958 #define FLASH_SR_SIZERR_Pos (6U) 3959 #define FLASH_SR_SIZERR_Msk (0x1UL << FLASH_SR_SIZERR_Pos) /*!< 0x00000040 */ 3960 #define FLASH_SR_SIZERR FLASH_SR_SIZERR_Msk 3961 #define FLASH_SR_PGSERR_Pos (7U) 3962 #define FLASH_SR_PGSERR_Msk (0x1UL << FLASH_SR_PGSERR_Pos) /*!< 0x00000080 */ 3963 #define FLASH_SR_PGSERR FLASH_SR_PGSERR_Msk 3964 #define FLASH_SR_MISERR_Pos (8U) 3965 #define FLASH_SR_MISERR_Msk (0x1UL << FLASH_SR_MISERR_Pos) /*!< 0x00000100 */ 3966 #define FLASH_SR_MISERR FLASH_SR_MISERR_Msk 3967 #define FLASH_SR_FASTERR_Pos (9U) 3968 #define FLASH_SR_FASTERR_Msk (0x1UL << FLASH_SR_FASTERR_Pos) /*!< 0x00000200 */ 3969 #define FLASH_SR_FASTERR FLASH_SR_FASTERR_Msk 3970 #define FLASH_SR_RDERR_Pos (14U) 3971 #define FLASH_SR_RDERR_Msk (0x1UL << FLASH_SR_RDERR_Pos) /*!< 0x00004000 */ 3972 #define FLASH_SR_RDERR FLASH_SR_RDERR_Msk 3973 #define FLASH_SR_OPTVERR_Pos (15U) 3974 #define FLASH_SR_OPTVERR_Msk (0x1UL << FLASH_SR_OPTVERR_Pos) /*!< 0x00008000 */ 3975 #define FLASH_SR_OPTVERR FLASH_SR_OPTVERR_Msk 3976 #define FLASH_SR_BSY1_Pos (16U) 3977 #define FLASH_SR_BSY1_Msk (0x1UL << FLASH_SR_BSY1_Pos) /*!< 0x00010000 */ 3978 #define FLASH_SR_BSY1 FLASH_SR_BSY1_Msk 3979 #define FLASH_SR_BSY2_Pos (17U) 3980 #define FLASH_SR_BSY2_Msk (0x1UL << FLASH_SR_BSY2_Pos) /*!< 0x00020000 */ 3981 #define FLASH_SR_BSY2 FLASH_SR_BSY2_Msk 3982 #define FLASH_SR_CFGBSY_Pos (18U) 3983 #define FLASH_SR_CFGBSY_Msk (0x1UL << FLASH_SR_CFGBSY_Pos) /*!< 0x00040000 */ 3984 #define FLASH_SR_CFGBSY FLASH_SR_CFGBSY_Msk 3985 #define FLASH_SR_PESD_Pos (19U) 3986 #define FLASH_SR_PESD_Msk (0x1UL << FLASH_SR_PESD_Pos) /*!< 0x00080000 */ 3987 #define FLASH_SR_PESD FLASH_SR_PESD_Msk 3988 3989 /******************* Bits definition for FLASH_CR register ******************/ 3990 #define FLASH_CR_PG_Pos (0U) 3991 #define FLASH_CR_PG_Msk (0x1UL << FLASH_CR_PG_Pos) /*!< 0x00000001 */ 3992 #define FLASH_CR_PG FLASH_CR_PG_Msk 3993 #define FLASH_CR_PER_Pos (1U) 3994 #define FLASH_CR_PER_Msk (0x1UL << FLASH_CR_PER_Pos) /*!< 0x00000002 */ 3995 #define FLASH_CR_PER FLASH_CR_PER_Msk 3996 #define FLASH_CR_MER1_Pos (2U) 3997 #define FLASH_CR_MER1_Msk (0x1UL << FLASH_CR_MER1_Pos) /*!< 0x00000004 */ 3998 #define FLASH_CR_MER1 FLASH_CR_MER1_Msk 3999 #define FLASH_CR_PNB_Pos (3U) 4000 #define FLASH_CR_PNB_Msk (0x3FFUL << FLASH_CR_PNB_Pos) /*!< 0x00001FF8 */ 4001 #define FLASH_CR_PNB FLASH_CR_PNB_Msk 4002 #define FLASH_CR_BKER_Pos (13U) 4003 #define FLASH_CR_BKER_Msk (0x1UL << FLASH_CR_BKER_Pos) /*!< 0x00002000 */ 4004 #define FLASH_CR_BKER FLASH_CR_BKER_Msk 4005 #define FLASH_CR_MER2_Pos (15U) 4006 #define FLASH_CR_MER2_Msk (0x1UL << FLASH_CR_MER2_Pos) /*!< 0x00008000 */ 4007 #define FLASH_CR_MER2 FLASH_CR_MER2_Msk 4008 #define FLASH_CR_STRT_Pos (16U) 4009 #define FLASH_CR_STRT_Msk (0x1UL << FLASH_CR_STRT_Pos) /*!< 0x00010000 */ 4010 #define FLASH_CR_STRT FLASH_CR_STRT_Msk 4011 #define FLASH_CR_OPTSTRT_Pos (17U) 4012 #define FLASH_CR_OPTSTRT_Msk (0x1UL << FLASH_CR_OPTSTRT_Pos) /*!< 0x00020000 */ 4013 #define FLASH_CR_OPTSTRT FLASH_CR_OPTSTRT_Msk 4014 #define FLASH_CR_FSTPG_Pos (18U) 4015 #define FLASH_CR_FSTPG_Msk (0x1UL << FLASH_CR_FSTPG_Pos) /*!< 0x00040000 */ 4016 #define FLASH_CR_FSTPG FLASH_CR_FSTPG_Msk 4017 #define FLASH_CR_EOPIE_Pos (24U) 4018 #define FLASH_CR_EOPIE_Msk (0x1UL << FLASH_CR_EOPIE_Pos) /*!< 0x01000000 */ 4019 #define FLASH_CR_EOPIE FLASH_CR_EOPIE_Msk 4020 #define FLASH_CR_ERRIE_Pos (25U) 4021 #define FLASH_CR_ERRIE_Msk (0x1UL << FLASH_CR_ERRIE_Pos) /*!< 0x02000000 */ 4022 #define FLASH_CR_ERRIE FLASH_CR_ERRIE_Msk 4023 #define FLASH_CR_RDERRIE_Pos (26U) 4024 #define FLASH_CR_RDERRIE_Msk (0x1UL << FLASH_CR_RDERRIE_Pos) /*!< 0x04000000 */ 4025 #define FLASH_CR_RDERRIE FLASH_CR_RDERRIE_Msk 4026 #define FLASH_CR_OBL_LAUNCH_Pos (27U) 4027 #define FLASH_CR_OBL_LAUNCH_Msk (0x1UL << FLASH_CR_OBL_LAUNCH_Pos) /*!< 0x08000000 */ 4028 #define FLASH_CR_OBL_LAUNCH FLASH_CR_OBL_LAUNCH_Msk 4029 #define FLASH_CR_SEC_PROT_Pos (28U) 4030 #define FLASH_CR_SEC_PROT_Msk (0x1UL << FLASH_CR_SEC_PROT_Pos) /*!< 0x10000000 */ 4031 #define FLASH_CR_SEC_PROT FLASH_CR_SEC_PROT_Msk 4032 #define FLASH_CR_SEC_PROT2_Pos (29U) 4033 #define FLASH_CR_SEC_PROT2_Msk (0x1UL << FLASH_CR_SEC_PROT2_Pos) /*!< 0x20000000 */ 4034 #define FLASH_CR_SEC_PROT2 FLASH_CR_SEC_PROT2_Msk 4035 #define FLASH_CR_OPTLOCK_Pos (30U) 4036 #define FLASH_CR_OPTLOCK_Msk (0x1UL << FLASH_CR_OPTLOCK_Pos) /*!< 0x40000000 */ 4037 #define FLASH_CR_OPTLOCK FLASH_CR_OPTLOCK_Msk 4038 #define FLASH_CR_LOCK_Pos (31U) 4039 #define FLASH_CR_LOCK_Msk (0x1UL << FLASH_CR_LOCK_Pos) /*!< 0x80000000 */ 4040 #define FLASH_CR_LOCK FLASH_CR_LOCK_Msk 4041 4042 /******************* Bits definition for FLASH_ECCR register ****************/ 4043 #define FLASH_ECCR_ADDR_ECC_Pos (0U) 4044 #define FLASH_ECCR_ADDR_ECC_Msk (0x7FFFUL << FLASH_ECCR_ADDR_ECC_Pos) /*!< 0x00007FFF */ 4045 #define FLASH_ECCR_ADDR_ECC FLASH_ECCR_ADDR_ECC_Msk 4046 #define FLASH_ECCR_SYSF_ECC_Pos (20U) 4047 #define FLASH_ECCR_SYSF_ECC_Msk (0x1UL << FLASH_ECCR_SYSF_ECC_Pos) /*!< 0x00100000 */ 4048 #define FLASH_ECCR_SYSF_ECC FLASH_ECCR_SYSF_ECC_Msk 4049 #define FLASH_ECCR_ECCCIE_Pos (24U) 4050 #define FLASH_ECCR_ECCCIE_Msk (0x1UL << FLASH_ECCR_ECCCIE_Pos) /*!< 0x01000000 */ 4051 #define FLASH_ECCR_ECCCIE FLASH_ECCR_ECCCIE_Msk 4052 #define FLASH_ECCR_ECCC_Pos (30U) 4053 #define FLASH_ECCR_ECCC_Msk (0x1UL << FLASH_ECCR_ECCC_Pos) /*!< 0x40000000 */ 4054 #define FLASH_ECCR_ECCC FLASH_ECCR_ECCC_Msk 4055 #define FLASH_ECCR_ECCD_Pos (31U) 4056 #define FLASH_ECCR_ECCD_Msk (0x1UL << FLASH_ECCR_ECCD_Pos) /*!< 0x80000000 */ 4057 #define FLASH_ECCR_ECCD FLASH_ECCR_ECCD_Msk 4058 4059 /******************* Bits definition for FLASH_ECC2R register ****************/ 4060 #define FLASH_ECC2R_ADDR_ECC_Pos (0U) 4061 #define FLASH_ECC2R_ADDR_ECC_Msk (0x7FFFUL << FLASH_ECC2R_ADDR_ECC_Pos) /*!< 0x00007FFF */ 4062 #define FLASH_ECC2R_ADDR_ECC FLASH_ECC2R_ADDR_ECC_Msk 4063 #define FLASH_ECC2R_SYSF_ECC_Pos (20U) 4064 #define FLASH_ECC2R_SYSF_ECC_Msk (0x1UL << FLASH_ECC2R_SYSF_ECC_Pos) /*!< 0x00100000 */ 4065 #define FLASH_ECC2R_SYSF_ECC FLASH_ECC2R_SYSF_ECC_Msk 4066 #define FLASH_ECC2R_ECCCIE_Pos (24U) 4067 #define FLASH_ECC2R_ECCCIE_Msk (0x1UL << FLASH_ECC2R_ECCCIE_Pos) /*!< 0x01000000 */ 4068 #define FLASH_ECC2R_ECCCIE FLASH_ECC2R_ECCCIE_Msk 4069 #define FLASH_ECC2R_ECCC_Pos (30U) 4070 #define FLASH_ECC2R_ECCC_Msk (0x1UL << FLASH_ECC2R_ECCC_Pos) /*!< 0x40000000 */ 4071 #define FLASH_ECC2R_ECCC FLASH_ECC2R_ECCC_Msk 4072 #define FLASH_ECC2R_ECCD_Pos (31U) 4073 #define FLASH_ECC2R_ECCD_Msk (0x1UL << FLASH_ECC2R_ECCD_Pos) /*!< 0x80000000 */ 4074 #define FLASH_ECC2R_ECCD FLASH_ECC2R_ECCD_Msk 4075 4076 /******************* Bits definition for FLASH_OPTR register ****************/ 4077 #define FLASH_OPTR_RDP_Pos (0U) 4078 #define FLASH_OPTR_RDP_Msk (0xFFUL << FLASH_OPTR_RDP_Pos) /*!< 0x000000FF */ 4079 #define FLASH_OPTR_RDP FLASH_OPTR_RDP_Msk 4080 #define FLASH_OPTR_BOR_EN_Pos (8U) 4081 #define FLASH_OPTR_BOR_EN_Msk (0x1UL << FLASH_OPTR_BOR_EN_Pos) /*!< 0x00000100 */ 4082 #define FLASH_OPTR_BOR_EN FLASH_OPTR_BOR_EN_Msk 4083 #define FLASH_OPTR_BORR_LEV_Pos (9U) 4084 #define FLASH_OPTR_BORR_LEV_Msk (0x3UL << FLASH_OPTR_BORR_LEV_Pos) /*!< 0x00000600 */ 4085 #define FLASH_OPTR_BORR_LEV FLASH_OPTR_BORR_LEV_Msk 4086 #define FLASH_OPTR_BORR_LEV_0 (0x1UL << FLASH_OPTR_BORR_LEV_Pos) /*!< 0x00000200 */ 4087 #define FLASH_OPTR_BORR_LEV_1 (0x2UL << FLASH_OPTR_BORR_LEV_Pos) /*!< 0x00000400 */ 4088 #define FLASH_OPTR_BORF_LEV_Pos (11U) 4089 #define FLASH_OPTR_BORF_LEV_Msk (0x3UL << FLASH_OPTR_BORF_LEV_Pos) /*!< 0x00001800 */ 4090 #define FLASH_OPTR_BORF_LEV FLASH_OPTR_BORF_LEV_Msk 4091 #define FLASH_OPTR_BORF_LEV_0 (0x1UL << FLASH_OPTR_BORF_LEV_Pos) /*!< 0x00000800 */ 4092 #define FLASH_OPTR_BORF_LEV_1 (0x2UL << FLASH_OPTR_BORF_LEV_Pos) /*!< 0x00001000 */ 4093 #define FLASH_OPTR_nRST_STOP_Pos (13U) 4094 #define FLASH_OPTR_nRST_STOP_Msk (0x1UL << FLASH_OPTR_nRST_STOP_Pos) /*!< 0x00002000 */ 4095 #define FLASH_OPTR_nRST_STOP FLASH_OPTR_nRST_STOP_Msk 4096 #define FLASH_OPTR_nRST_STDBY_Pos (14U) 4097 #define FLASH_OPTR_nRST_STDBY_Msk (0x1UL << FLASH_OPTR_nRST_STDBY_Pos) /*!< 0x00004000 */ 4098 #define FLASH_OPTR_nRST_STDBY FLASH_OPTR_nRST_STDBY_Msk 4099 #define FLASH_OPTR_nRST_SHDW_Pos (15U) 4100 #define FLASH_OPTR_nRST_SHDW_Msk (0x1UL << FLASH_OPTR_nRST_SHDW_Pos) /*!< 0x00008000 */ 4101 #define FLASH_OPTR_nRST_SHDW FLASH_OPTR_nRST_SHDW_Msk 4102 #define FLASH_OPTR_IWDG_SW_Pos (16U) 4103 #define FLASH_OPTR_IWDG_SW_Msk (0x1UL << FLASH_OPTR_IWDG_SW_Pos) /*!< 0x00010000 */ 4104 #define FLASH_OPTR_IWDG_SW FLASH_OPTR_IWDG_SW_Msk 4105 #define FLASH_OPTR_IWDG_STOP_Pos (17U) 4106 #define FLASH_OPTR_IWDG_STOP_Msk (0x1UL << FLASH_OPTR_IWDG_STOP_Pos) /*!< 0x00020000 */ 4107 #define FLASH_OPTR_IWDG_STOP FLASH_OPTR_IWDG_STOP_Msk 4108 #define FLASH_OPTR_IWDG_STDBY_Pos (18U) 4109 #define FLASH_OPTR_IWDG_STDBY_Msk (0x1UL << FLASH_OPTR_IWDG_STDBY_Pos) /*!< 0x00040000 */ 4110 #define FLASH_OPTR_IWDG_STDBY FLASH_OPTR_IWDG_STDBY_Msk 4111 #define FLASH_OPTR_WWDG_SW_Pos (19U) 4112 #define FLASH_OPTR_WWDG_SW_Msk (0x1UL << FLASH_OPTR_WWDG_SW_Pos) /*!< 0x00080000 */ 4113 #define FLASH_OPTR_WWDG_SW FLASH_OPTR_WWDG_SW_Msk 4114 #define FLASH_OPTR_nSWAP_BANK_Pos (20U) 4115 #define FLASH_OPTR_nSWAP_BANK_Msk (0x1UL << FLASH_OPTR_nSWAP_BANK_Pos) /*!< 0x00100000 */ 4116 #define FLASH_OPTR_nSWAP_BANK FLASH_OPTR_nSWAP_BANK_Msk 4117 #define FLASH_OPTR_DUAL_BANK_Pos (21U) 4118 #define FLASH_OPTR_DUAL_BANK_Msk (0x1UL << FLASH_OPTR_DUAL_BANK_Pos) /*!< 0x00200000 */ 4119 #define FLASH_OPTR_DUAL_BANK FLASH_OPTR_DUAL_BANK_Msk 4120 #define FLASH_OPTR_RAM_PARITY_CHECK_Pos (22U) 4121 #define FLASH_OPTR_RAM_PARITY_CHECK_Msk (0x1UL << FLASH_OPTR_RAM_PARITY_CHECK_Pos) /*!< 0x00400000 */ 4122 #define FLASH_OPTR_RAM_PARITY_CHECK FLASH_OPTR_RAM_PARITY_CHECK_Msk 4123 #define FLASH_OPTR_nBOOT_SEL_Pos (24U) 4124 #define FLASH_OPTR_nBOOT_SEL_Msk (0x1UL << FLASH_OPTR_nBOOT_SEL_Pos) /*!< 0x01000000 */ 4125 #define FLASH_OPTR_nBOOT_SEL FLASH_OPTR_nBOOT_SEL_Msk 4126 #define FLASH_OPTR_nBOOT1_Pos (25U) 4127 #define FLASH_OPTR_nBOOT1_Msk (0x1UL << FLASH_OPTR_nBOOT1_Pos) /*!< 0x02000000 */ 4128 #define FLASH_OPTR_nBOOT1 FLASH_OPTR_nBOOT1_Msk 4129 #define FLASH_OPTR_nBOOT0_Pos (26U) 4130 #define FLASH_OPTR_nBOOT0_Msk (0x1UL << FLASH_OPTR_nBOOT0_Pos) /*!< 0x04000000 */ 4131 #define FLASH_OPTR_nBOOT0 FLASH_OPTR_nBOOT0_Msk 4132 #define FLASH_OPTR_NRST_MODE_Pos (27U) 4133 #define FLASH_OPTR_NRST_MODE_Msk (0x3UL << FLASH_OPTR_NRST_MODE_Pos) /*!< 0x18000000 */ 4134 #define FLASH_OPTR_NRST_MODE FLASH_OPTR_NRST_MODE_Msk 4135 #define FLASH_OPTR_NRST_MODE_0 (0x1UL << FLASH_OPTR_NRST_MODE_Pos) /*!< 0x08000000 */ 4136 #define FLASH_OPTR_NRST_MODE_1 (0x2UL << FLASH_OPTR_NRST_MODE_Pos) /*!< 0x10000000 */ 4137 #define FLASH_OPTR_IRHEN_Pos (29U) 4138 #define FLASH_OPTR_IRHEN_Msk (0x1UL << FLASH_OPTR_IRHEN_Pos) /*!< 0x20000000 */ 4139 #define FLASH_OPTR_IRHEN FLASH_OPTR_IRHEN_Msk 4140 4141 /****************** Bits definition for FLASH_PCROP1ASR register ************/ 4142 #define FLASH_PCROP1ASR_PCROP1A_STRT_Pos (0U) 4143 #define FLASH_PCROP1ASR_PCROP1A_STRT_Msk (0x1FFUL << FLASH_PCROP1ASR_PCROP1A_STRT_Pos) /*!< 0x0000001FF */ 4144 #define FLASH_PCROP1ASR_PCROP1A_STRT FLASH_PCROP1ASR_PCROP1A_STRT_Msk 4145 4146 /****************** Bits definition for FLASH_PCROP1AER register ************/ 4147 #define FLASH_PCROP1AER_PCROP1A_END_Pos (0U) 4148 #define FLASH_PCROP1AER_PCROP1A_END_Msk (0x1FFUL << FLASH_PCROP1AER_PCROP1A_END_Pos) /*!< 0x0000001FF */ 4149 #define FLASH_PCROP1AER_PCROP1A_END FLASH_PCROP1AER_PCROP1A_END_Msk 4150 #define FLASH_PCROP1AER_PCROP_RDP_Pos (31U) 4151 #define FLASH_PCROP1AER_PCROP_RDP_Msk (0x1UL << FLASH_PCROP1AER_PCROP_RDP_Pos) /*!< 0x80000000 */ 4152 #define FLASH_PCROP1AER_PCROP_RDP FLASH_PCROP1AER_PCROP_RDP_Msk 4153 4154 /****************** Bits definition for FLASH_WRP1AR register ***************/ 4155 #define FLASH_WRP1AR_WRP1A_STRT_Pos (0U) 4156 #define FLASH_WRP1AR_WRP1A_STRT_Msk (0x7FUL << FLASH_WRP1AR_WRP1A_STRT_Pos) /*!< 0x0000007F */ 4157 #define FLASH_WRP1AR_WRP1A_STRT FLASH_WRP1AR_WRP1A_STRT_Msk 4158 #define FLASH_WRP1AR_WRP1A_END_Pos (16U) 4159 #define FLASH_WRP1AR_WRP1A_END_Msk (0x7FUL << FLASH_WRP1AR_WRP1A_END_Pos) /*!< 0x007F0000 */ 4160 #define FLASH_WRP1AR_WRP1A_END FLASH_WRP1AR_WRP1A_END_Msk 4161 4162 /****************** Bits definition for FLASH_WRP1BR register ***************/ 4163 #define FLASH_WRP1BR_WRP1B_STRT_Pos (0U) 4164 #define FLASH_WRP1BR_WRP1B_STRT_Msk (0x7FUL << FLASH_WRP1BR_WRP1B_STRT_Pos) /*!< 0x0000007F */ 4165 #define FLASH_WRP1BR_WRP1B_STRT FLASH_WRP1BR_WRP1B_STRT_Msk 4166 #define FLASH_WRP1BR_WRP1B_END_Pos (16U) 4167 #define FLASH_WRP1BR_WRP1B_END_Msk (0x7FUL << FLASH_WRP1BR_WRP1B_END_Pos) /*!< 0x007F0000 */ 4168 #define FLASH_WRP1BR_WRP1B_END FLASH_WRP1BR_WRP1B_END_Msk 4169 4170 /****************** Bits definition for FLASH_PCROP1BSR register ************/ 4171 #define FLASH_PCROP1BSR_PCROP1B_STRT_Pos (0U) 4172 #define FLASH_PCROP1BSR_PCROP1B_STRT_Msk (0x1FFUL << FLASH_PCROP1BSR_PCROP1B_STRT_Pos) /*!< 0x0000001FF */ 4173 #define FLASH_PCROP1BSR_PCROP1B_STRT FLASH_PCROP1BSR_PCROP1B_STRT_Msk 4174 4175 /****************** Bits definition for FLASH_PCROP1BER register ************/ 4176 #define FLASH_PCROP1BER_PCROP1B_END_Pos (0U) 4177 #define FLASH_PCROP1BER_PCROP1B_END_Msk (0x1FFUL << FLASH_PCROP1BER_PCROP1B_END_Pos) /*!< 0x0000001FF */ 4178 #define FLASH_PCROP1BER_PCROP1B_END FLASH_PCROP1BER_PCROP1B_END_Msk 4179 4180 /****************** Bits definition for FLASH_PCROP2ASR register ************/ 4181 #define FLASH_PCROP2ASR_PCROP2A_STRT_Pos (0U) 4182 #define FLASH_PCROP2ASR_PCROP2A_STRT_Msk (0x1FFUL << FLASH_PCROP2ASR_PCROP2A_STRT_Pos) /*!< 0x0000001FF */ 4183 #define FLASH_PCROP2ASR_PCROP2A_STRT FLASH_PCROP2ASR_PCROP2A_STRT_Msk 4184 4185 /****************** Bits definition for FLASH_PCROP2AER register ************/ 4186 #define FLASH_PCROP2AER_PCROP2A_END_Pos (0U) 4187 #define FLASH_PCROP2AER_PCROP2A_END_Msk (0x1FFUL << FLASH_PCROP2AER_PCROP2A_END_Pos) /*!< 0x0000001FF */ 4188 #define FLASH_PCROP2AER_PCROP2A_END FLASH_PCROP2AER_PCROP2A_END_Msk 4189 4190 4191 /****************** Bits definition for FLASH_WRP2AR register ***************/ 4192 #define FLASH_WRP2AR_WRP2A_STRT_Pos (0U) 4193 #define FLASH_WRP2AR_WRP2A_STRT_Msk (0x7FUL << FLASH_WRP2AR_WRP2A_STRT_Pos) /*!< 0x0000007F */ 4194 #define FLASH_WRP2AR_WRP2A_STRT FLASH_WRP2AR_WRP2A_STRT_Msk 4195 #define FLASH_WRP2AR_WRP2A_END_Pos (16U) 4196 #define FLASH_WRP2AR_WRP2A_END_Msk (0x7FUL << FLASH_WRP2AR_WRP2A_END_Pos) /*!< 0x007F0000 */ 4197 #define FLASH_WRP2AR_WRP2A_END FLASH_WRP2AR_WRP2A_END_Msk 4198 4199 /****************** Bits definition for FLASH_WRP2BSR register ***************/ 4200 #define FLASH_WRP2BR_WRP2B_STRT_Pos (0U) 4201 #define FLASH_WRP2BR_WRP2B_STRT_Msk (0x7FUL << FLASH_WRP2BR_WRP2B_STRT_Pos) /*!< 0x0000007F */ 4202 #define FLASH_WRP2BR_WRP2B_STRT FLASH_WRP2BR_WRP2B_STRT_Msk 4203 #define FLASH_WRP2BR_WRP2B_END_Pos (16U) 4204 #define FLASH_WRP2BR_WRP2B_END_Msk (0x7FUL << FLASH_WRP2BR_WRP2B_END_Pos) /*!< 0x007F0000 */ 4205 #define FLASH_WRP2BR_WRP2B_END FLASH_WRP2BR_WRP2B_END_Msk 4206 4207 /****************** Bits definition for FLASH_PCROP2BSR register ************/ 4208 #define FLASH_PCROP2BSR_PCROP2B_STRT_Pos (0U) 4209 #define FLASH_PCROP2BSR_PCROP2B_STRT_Msk (0x1FFUL << FLASH_PCROP2BSR_PCROP2B_STRT_Pos) /*!< 0x0000001FF */ 4210 #define FLASH_PCROP2BSR_PCROP2B_STRT FLASH_PCROP2BSR_PCROP2B_STRT_Msk 4211 4212 /****************** Bits definition for FLASH_PCROP2BER register ************/ 4213 #define FLASH_PCROP2BER_PCROP2B_END_Pos (0U) 4214 #define FLASH_PCROP2BER_PCROP2B_END_Msk (0x1FFUL << FLASH_PCROP2BER_PCROP2B_END_Pos) /*!< 0x0000001FF */ 4215 #define FLASH_PCROP2BER_PCROP2B_END FLASH_PCROP2BER_PCROP2B_END_Msk 4216 4217 /****************** Bits definition for FLASH_SECR register *****************/ 4218 #define FLASH_SECR_SEC_SIZE_Pos (0U) 4219 #define FLASH_SECR_SEC_SIZE_Msk (0xFFUL << FLASH_SECR_SEC_SIZE_Pos) /*!< 0x000000FF */ 4220 #define FLASH_SECR_SEC_SIZE FLASH_SECR_SEC_SIZE_Msk 4221 #define FLASH_SECR_BOOT_LOCK_Pos (16U) 4222 #define FLASH_SECR_BOOT_LOCK_Msk (0x1UL << FLASH_SECR_BOOT_LOCK_Pos) /*!< 0x00010000 */ 4223 #define FLASH_SECR_BOOT_LOCK FLASH_SECR_BOOT_LOCK_Msk 4224 #define FLASH_SECR_SEC_SIZE2_Pos (20U) 4225 #define FLASH_SECR_SEC_SIZE2_Msk (0xFFUL << FLASH_SECR_SEC_SIZE2_Pos) /*!< 0x0FF00000 */ 4226 #define FLASH_SECR_SEC_SIZE2 FLASH_SECR_SEC_SIZE2_Msk 4227 4228 /******************************************************************************/ 4229 /* */ 4230 /* General Purpose I/O */ 4231 /* */ 4232 /******************************************************************************/ 4233 /****************** Bits definition for GPIO_MODER register *****************/ 4234 #define GPIO_MODER_MODE0_Pos (0U) 4235 #define GPIO_MODER_MODE0_Msk (0x3UL << GPIO_MODER_MODE0_Pos) /*!< 0x00000003 */ 4236 #define GPIO_MODER_MODE0 GPIO_MODER_MODE0_Msk 4237 #define GPIO_MODER_MODE0_0 (0x1UL << GPIO_MODER_MODE0_Pos) /*!< 0x00000001 */ 4238 #define GPIO_MODER_MODE0_1 (0x2UL << GPIO_MODER_MODE0_Pos) /*!< 0x00000002 */ 4239 #define GPIO_MODER_MODE1_Pos (2U) 4240 #define GPIO_MODER_MODE1_Msk (0x3UL << GPIO_MODER_MODE1_Pos) /*!< 0x0000000C */ 4241 #define GPIO_MODER_MODE1 GPIO_MODER_MODE1_Msk 4242 #define GPIO_MODER_MODE1_0 (0x1UL << GPIO_MODER_MODE1_Pos) /*!< 0x00000004 */ 4243 #define GPIO_MODER_MODE1_1 (0x2UL << GPIO_MODER_MODE1_Pos) /*!< 0x00000008 */ 4244 #define GPIO_MODER_MODE2_Pos (4U) 4245 #define GPIO_MODER_MODE2_Msk (0x3UL << GPIO_MODER_MODE2_Pos) /*!< 0x00000030 */ 4246 #define GPIO_MODER_MODE2 GPIO_MODER_MODE2_Msk 4247 #define GPIO_MODER_MODE2_0 (0x1UL << GPIO_MODER_MODE2_Pos) /*!< 0x00000010 */ 4248 #define GPIO_MODER_MODE2_1 (0x2UL << GPIO_MODER_MODE2_Pos) /*!< 0x00000020 */ 4249 #define GPIO_MODER_MODE3_Pos (6U) 4250 #define GPIO_MODER_MODE3_Msk (0x3UL << GPIO_MODER_MODE3_Pos) /*!< 0x000000C0 */ 4251 #define GPIO_MODER_MODE3 GPIO_MODER_MODE3_Msk 4252 #define GPIO_MODER_MODE3_0 (0x1UL << GPIO_MODER_MODE3_Pos) /*!< 0x00000040 */ 4253 #define GPIO_MODER_MODE3_1 (0x2UL << GPIO_MODER_MODE3_Pos) /*!< 0x00000080 */ 4254 #define GPIO_MODER_MODE4_Pos (8U) 4255 #define GPIO_MODER_MODE4_Msk (0x3UL << GPIO_MODER_MODE4_Pos) /*!< 0x00000300 */ 4256 #define GPIO_MODER_MODE4 GPIO_MODER_MODE4_Msk 4257 #define GPIO_MODER_MODE4_0 (0x1UL << GPIO_MODER_MODE4_Pos) /*!< 0x00000100 */ 4258 #define GPIO_MODER_MODE4_1 (0x2UL << GPIO_MODER_MODE4_Pos) /*!< 0x00000200 */ 4259 #define GPIO_MODER_MODE5_Pos (10U) 4260 #define GPIO_MODER_MODE5_Msk (0x3UL << GPIO_MODER_MODE5_Pos) /*!< 0x00000C00 */ 4261 #define GPIO_MODER_MODE5 GPIO_MODER_MODE5_Msk 4262 #define GPIO_MODER_MODE5_0 (0x1UL << GPIO_MODER_MODE5_Pos) /*!< 0x00000400 */ 4263 #define GPIO_MODER_MODE5_1 (0x2UL << GPIO_MODER_MODE5_Pos) /*!< 0x00000800 */ 4264 #define GPIO_MODER_MODE6_Pos (12U) 4265 #define GPIO_MODER_MODE6_Msk (0x3UL << GPIO_MODER_MODE6_Pos) /*!< 0x00003000 */ 4266 #define GPIO_MODER_MODE6 GPIO_MODER_MODE6_Msk 4267 #define GPIO_MODER_MODE6_0 (0x1UL << GPIO_MODER_MODE6_Pos) /*!< 0x00001000 */ 4268 #define GPIO_MODER_MODE6_1 (0x2UL << GPIO_MODER_MODE6_Pos) /*!< 0x00002000 */ 4269 #define GPIO_MODER_MODE7_Pos (14U) 4270 #define GPIO_MODER_MODE7_Msk (0x3UL << GPIO_MODER_MODE7_Pos) /*!< 0x0000C000 */ 4271 #define GPIO_MODER_MODE7 GPIO_MODER_MODE7_Msk 4272 #define GPIO_MODER_MODE7_0 (0x1UL << GPIO_MODER_MODE7_Pos) /*!< 0x00004000 */ 4273 #define GPIO_MODER_MODE7_1 (0x2UL << GPIO_MODER_MODE7_Pos) /*!< 0x00008000 */ 4274 #define GPIO_MODER_MODE8_Pos (16U) 4275 #define GPIO_MODER_MODE8_Msk (0x3UL << GPIO_MODER_MODE8_Pos) /*!< 0x00030000 */ 4276 #define GPIO_MODER_MODE8 GPIO_MODER_MODE8_Msk 4277 #define GPIO_MODER_MODE8_0 (0x1UL << GPIO_MODER_MODE8_Pos) /*!< 0x00010000 */ 4278 #define GPIO_MODER_MODE8_1 (0x2UL << GPIO_MODER_MODE8_Pos) /*!< 0x00020000 */ 4279 #define GPIO_MODER_MODE9_Pos (18U) 4280 #define GPIO_MODER_MODE9_Msk (0x3UL << GPIO_MODER_MODE9_Pos) /*!< 0x000C0000 */ 4281 #define GPIO_MODER_MODE9 GPIO_MODER_MODE9_Msk 4282 #define GPIO_MODER_MODE9_0 (0x1UL << GPIO_MODER_MODE9_Pos) /*!< 0x00040000 */ 4283 #define GPIO_MODER_MODE9_1 (0x2UL << GPIO_MODER_MODE9_Pos) /*!< 0x00080000 */ 4284 #define GPIO_MODER_MODE10_Pos (20U) 4285 #define GPIO_MODER_MODE10_Msk (0x3UL << GPIO_MODER_MODE10_Pos) /*!< 0x00300000 */ 4286 #define GPIO_MODER_MODE10 GPIO_MODER_MODE10_Msk 4287 #define GPIO_MODER_MODE10_0 (0x1UL << GPIO_MODER_MODE10_Pos) /*!< 0x00100000 */ 4288 #define GPIO_MODER_MODE10_1 (0x2UL << GPIO_MODER_MODE10_Pos) /*!< 0x00200000 */ 4289 #define GPIO_MODER_MODE11_Pos (22U) 4290 #define GPIO_MODER_MODE11_Msk (0x3UL << GPIO_MODER_MODE11_Pos) /*!< 0x00C00000 */ 4291 #define GPIO_MODER_MODE11 GPIO_MODER_MODE11_Msk 4292 #define GPIO_MODER_MODE11_0 (0x1UL << GPIO_MODER_MODE11_Pos) /*!< 0x00400000 */ 4293 #define GPIO_MODER_MODE11_1 (0x2UL << GPIO_MODER_MODE11_Pos) /*!< 0x00800000 */ 4294 #define GPIO_MODER_MODE12_Pos (24U) 4295 #define GPIO_MODER_MODE12_Msk (0x3UL << GPIO_MODER_MODE12_Pos) /*!< 0x03000000 */ 4296 #define GPIO_MODER_MODE12 GPIO_MODER_MODE12_Msk 4297 #define GPIO_MODER_MODE12_0 (0x1UL << GPIO_MODER_MODE12_Pos) /*!< 0x01000000 */ 4298 #define GPIO_MODER_MODE12_1 (0x2UL << GPIO_MODER_MODE12_Pos) /*!< 0x02000000 */ 4299 #define GPIO_MODER_MODE13_Pos (26U) 4300 #define GPIO_MODER_MODE13_Msk (0x3UL << GPIO_MODER_MODE13_Pos) /*!< 0x0C000000 */ 4301 #define GPIO_MODER_MODE13 GPIO_MODER_MODE13_Msk 4302 #define GPIO_MODER_MODE13_0 (0x1UL << GPIO_MODER_MODE13_Pos) /*!< 0x04000000 */ 4303 #define GPIO_MODER_MODE13_1 (0x2UL << GPIO_MODER_MODE13_Pos) /*!< 0x08000000 */ 4304 #define GPIO_MODER_MODE14_Pos (28U) 4305 #define GPIO_MODER_MODE14_Msk (0x3UL << GPIO_MODER_MODE14_Pos) /*!< 0x30000000 */ 4306 #define GPIO_MODER_MODE14 GPIO_MODER_MODE14_Msk 4307 #define GPIO_MODER_MODE14_0 (0x1UL << GPIO_MODER_MODE14_Pos) /*!< 0x10000000 */ 4308 #define GPIO_MODER_MODE14_1 (0x2UL << GPIO_MODER_MODE14_Pos) /*!< 0x20000000 */ 4309 #define GPIO_MODER_MODE15_Pos (30U) 4310 #define GPIO_MODER_MODE15_Msk (0x3UL << GPIO_MODER_MODE15_Pos) /*!< 0xC0000000 */ 4311 #define GPIO_MODER_MODE15 GPIO_MODER_MODE15_Msk 4312 #define GPIO_MODER_MODE15_0 (0x1UL << GPIO_MODER_MODE15_Pos) /*!< 0x40000000 */ 4313 #define GPIO_MODER_MODE15_1 (0x2UL << GPIO_MODER_MODE15_Pos) /*!< 0x80000000 */ 4314 4315 /****************** Bits definition for GPIO_OTYPER register ****************/ 4316 #define GPIO_OTYPER_OT0_Pos (0U) 4317 #define GPIO_OTYPER_OT0_Msk (0x1UL << GPIO_OTYPER_OT0_Pos) /*!< 0x00000001 */ 4318 #define GPIO_OTYPER_OT0 GPIO_OTYPER_OT0_Msk 4319 #define GPIO_OTYPER_OT1_Pos (1U) 4320 #define GPIO_OTYPER_OT1_Msk (0x1UL << GPIO_OTYPER_OT1_Pos) /*!< 0x00000002 */ 4321 #define GPIO_OTYPER_OT1 GPIO_OTYPER_OT1_Msk 4322 #define GPIO_OTYPER_OT2_Pos (2U) 4323 #define GPIO_OTYPER_OT2_Msk (0x1UL << GPIO_OTYPER_OT2_Pos) /*!< 0x00000004 */ 4324 #define GPIO_OTYPER_OT2 GPIO_OTYPER_OT2_Msk 4325 #define GPIO_OTYPER_OT3_Pos (3U) 4326 #define GPIO_OTYPER_OT3_Msk (0x1UL << GPIO_OTYPER_OT3_Pos) /*!< 0x00000008 */ 4327 #define GPIO_OTYPER_OT3 GPIO_OTYPER_OT3_Msk 4328 #define GPIO_OTYPER_OT4_Pos (4U) 4329 #define GPIO_OTYPER_OT4_Msk (0x1UL << GPIO_OTYPER_OT4_Pos) /*!< 0x00000010 */ 4330 #define GPIO_OTYPER_OT4 GPIO_OTYPER_OT4_Msk 4331 #define GPIO_OTYPER_OT5_Pos (5U) 4332 #define GPIO_OTYPER_OT5_Msk (0x1UL << GPIO_OTYPER_OT5_Pos) /*!< 0x00000020 */ 4333 #define GPIO_OTYPER_OT5 GPIO_OTYPER_OT5_Msk 4334 #define GPIO_OTYPER_OT6_Pos (6U) 4335 #define GPIO_OTYPER_OT6_Msk (0x1UL << GPIO_OTYPER_OT6_Pos) /*!< 0x00000040 */ 4336 #define GPIO_OTYPER_OT6 GPIO_OTYPER_OT6_Msk 4337 #define GPIO_OTYPER_OT7_Pos (7U) 4338 #define GPIO_OTYPER_OT7_Msk (0x1UL << GPIO_OTYPER_OT7_Pos) /*!< 0x00000080 */ 4339 #define GPIO_OTYPER_OT7 GPIO_OTYPER_OT7_Msk 4340 #define GPIO_OTYPER_OT8_Pos (8U) 4341 #define GPIO_OTYPER_OT8_Msk (0x1UL << GPIO_OTYPER_OT8_Pos) /*!< 0x00000100 */ 4342 #define GPIO_OTYPER_OT8 GPIO_OTYPER_OT8_Msk 4343 #define GPIO_OTYPER_OT9_Pos (9U) 4344 #define GPIO_OTYPER_OT9_Msk (0x1UL << GPIO_OTYPER_OT9_Pos) /*!< 0x00000200 */ 4345 #define GPIO_OTYPER_OT9 GPIO_OTYPER_OT9_Msk 4346 #define GPIO_OTYPER_OT10_Pos (10U) 4347 #define GPIO_OTYPER_OT10_Msk (0x1UL << GPIO_OTYPER_OT10_Pos) /*!< 0x00000400 */ 4348 #define GPIO_OTYPER_OT10 GPIO_OTYPER_OT10_Msk 4349 #define GPIO_OTYPER_OT11_Pos (11U) 4350 #define GPIO_OTYPER_OT11_Msk (0x1UL << GPIO_OTYPER_OT11_Pos) /*!< 0x00000800 */ 4351 #define GPIO_OTYPER_OT11 GPIO_OTYPER_OT11_Msk 4352 #define GPIO_OTYPER_OT12_Pos (12U) 4353 #define GPIO_OTYPER_OT12_Msk (0x1UL << GPIO_OTYPER_OT12_Pos) /*!< 0x00001000 */ 4354 #define GPIO_OTYPER_OT12 GPIO_OTYPER_OT12_Msk 4355 #define GPIO_OTYPER_OT13_Pos (13U) 4356 #define GPIO_OTYPER_OT13_Msk (0x1UL << GPIO_OTYPER_OT13_Pos) /*!< 0x00002000 */ 4357 #define GPIO_OTYPER_OT13 GPIO_OTYPER_OT13_Msk 4358 #define GPIO_OTYPER_OT14_Pos (14U) 4359 #define GPIO_OTYPER_OT14_Msk (0x1UL << GPIO_OTYPER_OT14_Pos) /*!< 0x00004000 */ 4360 #define GPIO_OTYPER_OT14 GPIO_OTYPER_OT14_Msk 4361 #define GPIO_OTYPER_OT15_Pos (15U) 4362 #define GPIO_OTYPER_OT15_Msk (0x1UL << GPIO_OTYPER_OT15_Pos) /*!< 0x00008000 */ 4363 #define GPIO_OTYPER_OT15 GPIO_OTYPER_OT15_Msk 4364 4365 /****************** Bits definition for GPIO_OSPEEDR register ***************/ 4366 #define GPIO_OSPEEDR_OSPEED0_Pos (0U) 4367 #define GPIO_OSPEEDR_OSPEED0_Msk (0x3UL << GPIO_OSPEEDR_OSPEED0_Pos) /*!< 0x00000003 */ 4368 #define GPIO_OSPEEDR_OSPEED0 GPIO_OSPEEDR_OSPEED0_Msk 4369 #define GPIO_OSPEEDR_OSPEED0_0 (0x1UL << GPIO_OSPEEDR_OSPEED0_Pos) /*!< 0x00000001 */ 4370 #define GPIO_OSPEEDR_OSPEED0_1 (0x2UL << GPIO_OSPEEDR_OSPEED0_Pos) /*!< 0x00000002 */ 4371 #define GPIO_OSPEEDR_OSPEED1_Pos (2U) 4372 #define GPIO_OSPEEDR_OSPEED1_Msk (0x3UL << GPIO_OSPEEDR_OSPEED1_Pos) /*!< 0x0000000C */ 4373 #define GPIO_OSPEEDR_OSPEED1 GPIO_OSPEEDR_OSPEED1_Msk 4374 #define GPIO_OSPEEDR_OSPEED1_0 (0x1UL << GPIO_OSPEEDR_OSPEED1_Pos) /*!< 0x00000004 */ 4375 #define GPIO_OSPEEDR_OSPEED1_1 (0x2UL << GPIO_OSPEEDR_OSPEED1_Pos) /*!< 0x00000008 */ 4376 #define GPIO_OSPEEDR_OSPEED2_Pos (4U) 4377 #define GPIO_OSPEEDR_OSPEED2_Msk (0x3UL << GPIO_OSPEEDR_OSPEED2_Pos) /*!< 0x00000030 */ 4378 #define GPIO_OSPEEDR_OSPEED2 GPIO_OSPEEDR_OSPEED2_Msk 4379 #define GPIO_OSPEEDR_OSPEED2_0 (0x1UL << GPIO_OSPEEDR_OSPEED2_Pos) /*!< 0x00000010 */ 4380 #define GPIO_OSPEEDR_OSPEED2_1 (0x2UL << GPIO_OSPEEDR_OSPEED2_Pos) /*!< 0x00000020 */ 4381 #define GPIO_OSPEEDR_OSPEED3_Pos (6U) 4382 #define GPIO_OSPEEDR_OSPEED3_Msk (0x3UL << GPIO_OSPEEDR_OSPEED3_Pos) /*!< 0x000000C0 */ 4383 #define GPIO_OSPEEDR_OSPEED3 GPIO_OSPEEDR_OSPEED3_Msk 4384 #define GPIO_OSPEEDR_OSPEED3_0 (0x1UL << GPIO_OSPEEDR_OSPEED3_Pos) /*!< 0x00000040 */ 4385 #define GPIO_OSPEEDR_OSPEED3_1 (0x2UL << GPIO_OSPEEDR_OSPEED3_Pos) /*!< 0x00000080 */ 4386 #define GPIO_OSPEEDR_OSPEED4_Pos (8U) 4387 #define GPIO_OSPEEDR_OSPEED4_Msk (0x3UL << GPIO_OSPEEDR_OSPEED4_Pos) /*!< 0x00000300 */ 4388 #define GPIO_OSPEEDR_OSPEED4 GPIO_OSPEEDR_OSPEED4_Msk 4389 #define GPIO_OSPEEDR_OSPEED4_0 (0x1UL << GPIO_OSPEEDR_OSPEED4_Pos) /*!< 0x00000100 */ 4390 #define GPIO_OSPEEDR_OSPEED4_1 (0x2UL << GPIO_OSPEEDR_OSPEED4_Pos) /*!< 0x00000200 */ 4391 #define GPIO_OSPEEDR_OSPEED5_Pos (10U) 4392 #define GPIO_OSPEEDR_OSPEED5_Msk (0x3UL << GPIO_OSPEEDR_OSPEED5_Pos) /*!< 0x00000C00 */ 4393 #define GPIO_OSPEEDR_OSPEED5 GPIO_OSPEEDR_OSPEED5_Msk 4394 #define GPIO_OSPEEDR_OSPEED5_0 (0x1UL << GPIO_OSPEEDR_OSPEED5_Pos) /*!< 0x00000400 */ 4395 #define GPIO_OSPEEDR_OSPEED5_1 (0x2UL << GPIO_OSPEEDR_OSPEED5_Pos) /*!< 0x00000800 */ 4396 #define GPIO_OSPEEDR_OSPEED6_Pos (12U) 4397 #define GPIO_OSPEEDR_OSPEED6_Msk (0x3UL << GPIO_OSPEEDR_OSPEED6_Pos) /*!< 0x00003000 */ 4398 #define GPIO_OSPEEDR_OSPEED6 GPIO_OSPEEDR_OSPEED6_Msk 4399 #define GPIO_OSPEEDR_OSPEED6_0 (0x1UL << GPIO_OSPEEDR_OSPEED6_Pos) /*!< 0x00001000 */ 4400 #define GPIO_OSPEEDR_OSPEED6_1 (0x2UL << GPIO_OSPEEDR_OSPEED6_Pos) /*!< 0x00002000 */ 4401 #define GPIO_OSPEEDR_OSPEED7_Pos (14U) 4402 #define GPIO_OSPEEDR_OSPEED7_Msk (0x3UL << GPIO_OSPEEDR_OSPEED7_Pos) /*!< 0x0000C000 */ 4403 #define GPIO_OSPEEDR_OSPEED7 GPIO_OSPEEDR_OSPEED7_Msk 4404 #define GPIO_OSPEEDR_OSPEED7_0 (0x1UL << GPIO_OSPEEDR_OSPEED7_Pos) /*!< 0x00004000 */ 4405 #define GPIO_OSPEEDR_OSPEED7_1 (0x2UL << GPIO_OSPEEDR_OSPEED7_Pos) /*!< 0x00008000 */ 4406 #define GPIO_OSPEEDR_OSPEED8_Pos (16U) 4407 #define GPIO_OSPEEDR_OSPEED8_Msk (0x3UL << GPIO_OSPEEDR_OSPEED8_Pos) /*!< 0x00030000 */ 4408 #define GPIO_OSPEEDR_OSPEED8 GPIO_OSPEEDR_OSPEED8_Msk 4409 #define GPIO_OSPEEDR_OSPEED8_0 (0x1UL << GPIO_OSPEEDR_OSPEED8_Pos) /*!< 0x00010000 */ 4410 #define GPIO_OSPEEDR_OSPEED8_1 (0x2UL << GPIO_OSPEEDR_OSPEED8_Pos) /*!< 0x00020000 */ 4411 #define GPIO_OSPEEDR_OSPEED9_Pos (18U) 4412 #define GPIO_OSPEEDR_OSPEED9_Msk (0x3UL << GPIO_OSPEEDR_OSPEED9_Pos) /*!< 0x000C0000 */ 4413 #define GPIO_OSPEEDR_OSPEED9 GPIO_OSPEEDR_OSPEED9_Msk 4414 #define GPIO_OSPEEDR_OSPEED9_0 (0x1UL << GPIO_OSPEEDR_OSPEED9_Pos) /*!< 0x00040000 */ 4415 #define GPIO_OSPEEDR_OSPEED9_1 (0x2UL << GPIO_OSPEEDR_OSPEED9_Pos) /*!< 0x00080000 */ 4416 #define GPIO_OSPEEDR_OSPEED10_Pos (20U) 4417 #define GPIO_OSPEEDR_OSPEED10_Msk (0x3UL << GPIO_OSPEEDR_OSPEED10_Pos) /*!< 0x00300000 */ 4418 #define GPIO_OSPEEDR_OSPEED10 GPIO_OSPEEDR_OSPEED10_Msk 4419 #define GPIO_OSPEEDR_OSPEED10_0 (0x1UL << GPIO_OSPEEDR_OSPEED10_Pos) /*!< 0x00100000 */ 4420 #define GPIO_OSPEEDR_OSPEED10_1 (0x2UL << GPIO_OSPEEDR_OSPEED10_Pos) /*!< 0x00200000 */ 4421 #define GPIO_OSPEEDR_OSPEED11_Pos (22U) 4422 #define GPIO_OSPEEDR_OSPEED11_Msk (0x3UL << GPIO_OSPEEDR_OSPEED11_Pos) /*!< 0x00C00000 */ 4423 #define GPIO_OSPEEDR_OSPEED11 GPIO_OSPEEDR_OSPEED11_Msk 4424 #define GPIO_OSPEEDR_OSPEED11_0 (0x1UL << GPIO_OSPEEDR_OSPEED11_Pos) /*!< 0x00400000 */ 4425 #define GPIO_OSPEEDR_OSPEED11_1 (0x2UL << GPIO_OSPEEDR_OSPEED11_Pos) /*!< 0x00800000 */ 4426 #define GPIO_OSPEEDR_OSPEED12_Pos (24U) 4427 #define GPIO_OSPEEDR_OSPEED12_Msk (0x3UL << GPIO_OSPEEDR_OSPEED12_Pos) /*!< 0x03000000 */ 4428 #define GPIO_OSPEEDR_OSPEED12 GPIO_OSPEEDR_OSPEED12_Msk 4429 #define GPIO_OSPEEDR_OSPEED12_0 (0x1UL << GPIO_OSPEEDR_OSPEED12_Pos) /*!< 0x01000000 */ 4430 #define GPIO_OSPEEDR_OSPEED12_1 (0x2UL << GPIO_OSPEEDR_OSPEED12_Pos) /*!< 0x02000000 */ 4431 #define GPIO_OSPEEDR_OSPEED13_Pos (26U) 4432 #define GPIO_OSPEEDR_OSPEED13_Msk (0x3UL << GPIO_OSPEEDR_OSPEED13_Pos) /*!< 0x0C000000 */ 4433 #define GPIO_OSPEEDR_OSPEED13 GPIO_OSPEEDR_OSPEED13_Msk 4434 #define GPIO_OSPEEDR_OSPEED13_0 (0x1UL << GPIO_OSPEEDR_OSPEED13_Pos) /*!< 0x04000000 */ 4435 #define GPIO_OSPEEDR_OSPEED13_1 (0x2UL << GPIO_OSPEEDR_OSPEED13_Pos) /*!< 0x08000000 */ 4436 #define GPIO_OSPEEDR_OSPEED14_Pos (28U) 4437 #define GPIO_OSPEEDR_OSPEED14_Msk (0x3UL << GPIO_OSPEEDR_OSPEED14_Pos) /*!< 0x30000000 */ 4438 #define GPIO_OSPEEDR_OSPEED14 GPIO_OSPEEDR_OSPEED14_Msk 4439 #define GPIO_OSPEEDR_OSPEED14_0 (0x1UL << GPIO_OSPEEDR_OSPEED14_Pos) /*!< 0x10000000 */ 4440 #define GPIO_OSPEEDR_OSPEED14_1 (0x2UL << GPIO_OSPEEDR_OSPEED14_Pos) /*!< 0x20000000 */ 4441 #define GPIO_OSPEEDR_OSPEED15_Pos (30U) 4442 #define GPIO_OSPEEDR_OSPEED15_Msk (0x3UL << GPIO_OSPEEDR_OSPEED15_Pos) /*!< 0xC0000000 */ 4443 #define GPIO_OSPEEDR_OSPEED15 GPIO_OSPEEDR_OSPEED15_Msk 4444 #define GPIO_OSPEEDR_OSPEED15_0 (0x1UL << GPIO_OSPEEDR_OSPEED15_Pos) /*!< 0x40000000 */ 4445 #define GPIO_OSPEEDR_OSPEED15_1 (0x2UL << GPIO_OSPEEDR_OSPEED15_Pos) /*!< 0x80000000 */ 4446 4447 /****************** Bits definition for GPIO_PUPDR register *****************/ 4448 #define GPIO_PUPDR_PUPD0_Pos (0U) 4449 #define GPIO_PUPDR_PUPD0_Msk (0x3UL << GPIO_PUPDR_PUPD0_Pos) /*!< 0x00000003 */ 4450 #define GPIO_PUPDR_PUPD0 GPIO_PUPDR_PUPD0_Msk 4451 #define GPIO_PUPDR_PUPD0_0 (0x1UL << GPIO_PUPDR_PUPD0_Pos) /*!< 0x00000001 */ 4452 #define GPIO_PUPDR_PUPD0_1 (0x2UL << GPIO_PUPDR_PUPD0_Pos) /*!< 0x00000002 */ 4453 #define GPIO_PUPDR_PUPD1_Pos (2U) 4454 #define GPIO_PUPDR_PUPD1_Msk (0x3UL << GPIO_PUPDR_PUPD1_Pos) /*!< 0x0000000C */ 4455 #define GPIO_PUPDR_PUPD1 GPIO_PUPDR_PUPD1_Msk 4456 #define GPIO_PUPDR_PUPD1_0 (0x1UL << GPIO_PUPDR_PUPD1_Pos) /*!< 0x00000004 */ 4457 #define GPIO_PUPDR_PUPD1_1 (0x2UL << GPIO_PUPDR_PUPD1_Pos) /*!< 0x00000008 */ 4458 #define GPIO_PUPDR_PUPD2_Pos (4U) 4459 #define GPIO_PUPDR_PUPD2_Msk (0x3UL << GPIO_PUPDR_PUPD2_Pos) /*!< 0x00000030 */ 4460 #define GPIO_PUPDR_PUPD2 GPIO_PUPDR_PUPD2_Msk 4461 #define GPIO_PUPDR_PUPD2_0 (0x1UL << GPIO_PUPDR_PUPD2_Pos) /*!< 0x00000010 */ 4462 #define GPIO_PUPDR_PUPD2_1 (0x2UL << GPIO_PUPDR_PUPD2_Pos) /*!< 0x00000020 */ 4463 #define GPIO_PUPDR_PUPD3_Pos (6U) 4464 #define GPIO_PUPDR_PUPD3_Msk (0x3UL << GPIO_PUPDR_PUPD3_Pos) /*!< 0x000000C0 */ 4465 #define GPIO_PUPDR_PUPD3 GPIO_PUPDR_PUPD3_Msk 4466 #define GPIO_PUPDR_PUPD3_0 (0x1UL << GPIO_PUPDR_PUPD3_Pos) /*!< 0x00000040 */ 4467 #define GPIO_PUPDR_PUPD3_1 (0x2UL << GPIO_PUPDR_PUPD3_Pos) /*!< 0x00000080 */ 4468 #define GPIO_PUPDR_PUPD4_Pos (8U) 4469 #define GPIO_PUPDR_PUPD4_Msk (0x3UL << GPIO_PUPDR_PUPD4_Pos) /*!< 0x00000300 */ 4470 #define GPIO_PUPDR_PUPD4 GPIO_PUPDR_PUPD4_Msk 4471 #define GPIO_PUPDR_PUPD4_0 (0x1UL << GPIO_PUPDR_PUPD4_Pos) /*!< 0x00000100 */ 4472 #define GPIO_PUPDR_PUPD4_1 (0x2UL << GPIO_PUPDR_PUPD4_Pos) /*!< 0x00000200 */ 4473 #define GPIO_PUPDR_PUPD5_Pos (10U) 4474 #define GPIO_PUPDR_PUPD5_Msk (0x3UL << GPIO_PUPDR_PUPD5_Pos) /*!< 0x00000C00 */ 4475 #define GPIO_PUPDR_PUPD5 GPIO_PUPDR_PUPD5_Msk 4476 #define GPIO_PUPDR_PUPD5_0 (0x1UL << GPIO_PUPDR_PUPD5_Pos) /*!< 0x00000400 */ 4477 #define GPIO_PUPDR_PUPD5_1 (0x2UL << GPIO_PUPDR_PUPD5_Pos) /*!< 0x00000800 */ 4478 #define GPIO_PUPDR_PUPD6_Pos (12U) 4479 #define GPIO_PUPDR_PUPD6_Msk (0x3UL << GPIO_PUPDR_PUPD6_Pos) /*!< 0x00003000 */ 4480 #define GPIO_PUPDR_PUPD6 GPIO_PUPDR_PUPD6_Msk 4481 #define GPIO_PUPDR_PUPD6_0 (0x1UL << GPIO_PUPDR_PUPD6_Pos) /*!< 0x00001000 */ 4482 #define GPIO_PUPDR_PUPD6_1 (0x2UL << GPIO_PUPDR_PUPD6_Pos) /*!< 0x00002000 */ 4483 #define GPIO_PUPDR_PUPD7_Pos (14U) 4484 #define GPIO_PUPDR_PUPD7_Msk (0x3UL << GPIO_PUPDR_PUPD7_Pos) /*!< 0x0000C000 */ 4485 #define GPIO_PUPDR_PUPD7 GPIO_PUPDR_PUPD7_Msk 4486 #define GPIO_PUPDR_PUPD7_0 (0x1UL << GPIO_PUPDR_PUPD7_Pos) /*!< 0x00004000 */ 4487 #define GPIO_PUPDR_PUPD7_1 (0x2UL << GPIO_PUPDR_PUPD7_Pos) /*!< 0x00008000 */ 4488 #define GPIO_PUPDR_PUPD8_Pos (16U) 4489 #define GPIO_PUPDR_PUPD8_Msk (0x3UL << GPIO_PUPDR_PUPD8_Pos) /*!< 0x00030000 */ 4490 #define GPIO_PUPDR_PUPD8 GPIO_PUPDR_PUPD8_Msk 4491 #define GPIO_PUPDR_PUPD8_0 (0x1UL << GPIO_PUPDR_PUPD8_Pos) /*!< 0x00010000 */ 4492 #define GPIO_PUPDR_PUPD8_1 (0x2UL << GPIO_PUPDR_PUPD8_Pos) /*!< 0x00020000 */ 4493 #define GPIO_PUPDR_PUPD9_Pos (18U) 4494 #define GPIO_PUPDR_PUPD9_Msk (0x3UL << GPIO_PUPDR_PUPD9_Pos) /*!< 0x000C0000 */ 4495 #define GPIO_PUPDR_PUPD9 GPIO_PUPDR_PUPD9_Msk 4496 #define GPIO_PUPDR_PUPD9_0 (0x1UL << GPIO_PUPDR_PUPD9_Pos) /*!< 0x00040000 */ 4497 #define GPIO_PUPDR_PUPD9_1 (0x2UL << GPIO_PUPDR_PUPD9_Pos) /*!< 0x00080000 */ 4498 #define GPIO_PUPDR_PUPD10_Pos (20U) 4499 #define GPIO_PUPDR_PUPD10_Msk (0x3UL << GPIO_PUPDR_PUPD10_Pos) /*!< 0x00300000 */ 4500 #define GPIO_PUPDR_PUPD10 GPIO_PUPDR_PUPD10_Msk 4501 #define GPIO_PUPDR_PUPD10_0 (0x1UL << GPIO_PUPDR_PUPD10_Pos) /*!< 0x00100000 */ 4502 #define GPIO_PUPDR_PUPD10_1 (0x2UL << GPIO_PUPDR_PUPD10_Pos) /*!< 0x00200000 */ 4503 #define GPIO_PUPDR_PUPD11_Pos (22U) 4504 #define GPIO_PUPDR_PUPD11_Msk (0x3UL << GPIO_PUPDR_PUPD11_Pos) /*!< 0x00C00000 */ 4505 #define GPIO_PUPDR_PUPD11 GPIO_PUPDR_PUPD11_Msk 4506 #define GPIO_PUPDR_PUPD11_0 (0x1UL << GPIO_PUPDR_PUPD11_Pos) /*!< 0x00400000 */ 4507 #define GPIO_PUPDR_PUPD11_1 (0x2UL << GPIO_PUPDR_PUPD11_Pos) /*!< 0x00800000 */ 4508 #define GPIO_PUPDR_PUPD12_Pos (24U) 4509 #define GPIO_PUPDR_PUPD12_Msk (0x3UL << GPIO_PUPDR_PUPD12_Pos) /*!< 0x03000000 */ 4510 #define GPIO_PUPDR_PUPD12 GPIO_PUPDR_PUPD12_Msk 4511 #define GPIO_PUPDR_PUPD12_0 (0x1UL << GPIO_PUPDR_PUPD12_Pos) /*!< 0x01000000 */ 4512 #define GPIO_PUPDR_PUPD12_1 (0x2UL << GPIO_PUPDR_PUPD12_Pos) /*!< 0x02000000 */ 4513 #define GPIO_PUPDR_PUPD13_Pos (26U) 4514 #define GPIO_PUPDR_PUPD13_Msk (0x3UL << GPIO_PUPDR_PUPD13_Pos) /*!< 0x0C000000 */ 4515 #define GPIO_PUPDR_PUPD13 GPIO_PUPDR_PUPD13_Msk 4516 #define GPIO_PUPDR_PUPD13_0 (0x1UL << GPIO_PUPDR_PUPD13_Pos) /*!< 0x04000000 */ 4517 #define GPIO_PUPDR_PUPD13_1 (0x2UL << GPIO_PUPDR_PUPD13_Pos) /*!< 0x08000000 */ 4518 #define GPIO_PUPDR_PUPD14_Pos (28U) 4519 #define GPIO_PUPDR_PUPD14_Msk (0x3UL << GPIO_PUPDR_PUPD14_Pos) /*!< 0x30000000 */ 4520 #define GPIO_PUPDR_PUPD14 GPIO_PUPDR_PUPD14_Msk 4521 #define GPIO_PUPDR_PUPD14_0 (0x1UL << GPIO_PUPDR_PUPD14_Pos) /*!< 0x10000000 */ 4522 #define GPIO_PUPDR_PUPD14_1 (0x2UL << GPIO_PUPDR_PUPD14_Pos) /*!< 0x20000000 */ 4523 #define GPIO_PUPDR_PUPD15_Pos (30U) 4524 #define GPIO_PUPDR_PUPD15_Msk (0x3UL << GPIO_PUPDR_PUPD15_Pos) /*!< 0xC0000000 */ 4525 #define GPIO_PUPDR_PUPD15 GPIO_PUPDR_PUPD15_Msk 4526 #define GPIO_PUPDR_PUPD15_0 (0x1UL << GPIO_PUPDR_PUPD15_Pos) /*!< 0x40000000 */ 4527 #define GPIO_PUPDR_PUPD15_1 (0x2UL << GPIO_PUPDR_PUPD15_Pos) /*!< 0x80000000 */ 4528 4529 /****************** Bits definition for GPIO_IDR register *******************/ 4530 #define GPIO_IDR_ID0_Pos (0U) 4531 #define GPIO_IDR_ID0_Msk (0x1UL << GPIO_IDR_ID0_Pos) /*!< 0x00000001 */ 4532 #define GPIO_IDR_ID0 GPIO_IDR_ID0_Msk 4533 #define GPIO_IDR_ID1_Pos (1U) 4534 #define GPIO_IDR_ID1_Msk (0x1UL << GPIO_IDR_ID1_Pos) /*!< 0x00000002 */ 4535 #define GPIO_IDR_ID1 GPIO_IDR_ID1_Msk 4536 #define GPIO_IDR_ID2_Pos (2U) 4537 #define GPIO_IDR_ID2_Msk (0x1UL << GPIO_IDR_ID2_Pos) /*!< 0x00000004 */ 4538 #define GPIO_IDR_ID2 GPIO_IDR_ID2_Msk 4539 #define GPIO_IDR_ID3_Pos (3U) 4540 #define GPIO_IDR_ID3_Msk (0x1UL << GPIO_IDR_ID3_Pos) /*!< 0x00000008 */ 4541 #define GPIO_IDR_ID3 GPIO_IDR_ID3_Msk 4542 #define GPIO_IDR_ID4_Pos (4U) 4543 #define GPIO_IDR_ID4_Msk (0x1UL << GPIO_IDR_ID4_Pos) /*!< 0x00000010 */ 4544 #define GPIO_IDR_ID4 GPIO_IDR_ID4_Msk 4545 #define GPIO_IDR_ID5_Pos (5U) 4546 #define GPIO_IDR_ID5_Msk (0x1UL << GPIO_IDR_ID5_Pos) /*!< 0x00000020 */ 4547 #define GPIO_IDR_ID5 GPIO_IDR_ID5_Msk 4548 #define GPIO_IDR_ID6_Pos (6U) 4549 #define GPIO_IDR_ID6_Msk (0x1UL << GPIO_IDR_ID6_Pos) /*!< 0x00000040 */ 4550 #define GPIO_IDR_ID6 GPIO_IDR_ID6_Msk 4551 #define GPIO_IDR_ID7_Pos (7U) 4552 #define GPIO_IDR_ID7_Msk (0x1UL << GPIO_IDR_ID7_Pos) /*!< 0x00000080 */ 4553 #define GPIO_IDR_ID7 GPIO_IDR_ID7_Msk 4554 #define GPIO_IDR_ID8_Pos (8U) 4555 #define GPIO_IDR_ID8_Msk (0x1UL << GPIO_IDR_ID8_Pos) /*!< 0x00000100 */ 4556 #define GPIO_IDR_ID8 GPIO_IDR_ID8_Msk 4557 #define GPIO_IDR_ID9_Pos (9U) 4558 #define GPIO_IDR_ID9_Msk (0x1UL << GPIO_IDR_ID9_Pos) /*!< 0x00000200 */ 4559 #define GPIO_IDR_ID9 GPIO_IDR_ID9_Msk 4560 #define GPIO_IDR_ID10_Pos (10U) 4561 #define GPIO_IDR_ID10_Msk (0x1UL << GPIO_IDR_ID10_Pos) /*!< 0x00000400 */ 4562 #define GPIO_IDR_ID10 GPIO_IDR_ID10_Msk 4563 #define GPIO_IDR_ID11_Pos (11U) 4564 #define GPIO_IDR_ID11_Msk (0x1UL << GPIO_IDR_ID11_Pos) /*!< 0x00000800 */ 4565 #define GPIO_IDR_ID11 GPIO_IDR_ID11_Msk 4566 #define GPIO_IDR_ID12_Pos (12U) 4567 #define GPIO_IDR_ID12_Msk (0x1UL << GPIO_IDR_ID12_Pos) /*!< 0x00001000 */ 4568 #define GPIO_IDR_ID12 GPIO_IDR_ID12_Msk 4569 #define GPIO_IDR_ID13_Pos (13U) 4570 #define GPIO_IDR_ID13_Msk (0x1UL << GPIO_IDR_ID13_Pos) /*!< 0x00002000 */ 4571 #define GPIO_IDR_ID13 GPIO_IDR_ID13_Msk 4572 #define GPIO_IDR_ID14_Pos (14U) 4573 #define GPIO_IDR_ID14_Msk (0x1UL << GPIO_IDR_ID14_Pos) /*!< 0x00004000 */ 4574 #define GPIO_IDR_ID14 GPIO_IDR_ID14_Msk 4575 #define GPIO_IDR_ID15_Pos (15U) 4576 #define GPIO_IDR_ID15_Msk (0x1UL << GPIO_IDR_ID15_Pos) /*!< 0x00008000 */ 4577 #define GPIO_IDR_ID15 GPIO_IDR_ID15_Msk 4578 4579 /****************** Bits definition for GPIO_ODR register *******************/ 4580 #define GPIO_ODR_OD0_Pos (0U) 4581 #define GPIO_ODR_OD0_Msk (0x1UL << GPIO_ODR_OD0_Pos) /*!< 0x00000001 */ 4582 #define GPIO_ODR_OD0 GPIO_ODR_OD0_Msk 4583 #define GPIO_ODR_OD1_Pos (1U) 4584 #define GPIO_ODR_OD1_Msk (0x1UL << GPIO_ODR_OD1_Pos) /*!< 0x00000002 */ 4585 #define GPIO_ODR_OD1 GPIO_ODR_OD1_Msk 4586 #define GPIO_ODR_OD2_Pos (2U) 4587 #define GPIO_ODR_OD2_Msk (0x1UL << GPIO_ODR_OD2_Pos) /*!< 0x00000004 */ 4588 #define GPIO_ODR_OD2 GPIO_ODR_OD2_Msk 4589 #define GPIO_ODR_OD3_Pos (3U) 4590 #define GPIO_ODR_OD3_Msk (0x1UL << GPIO_ODR_OD3_Pos) /*!< 0x00000008 */ 4591 #define GPIO_ODR_OD3 GPIO_ODR_OD3_Msk 4592 #define GPIO_ODR_OD4_Pos (4U) 4593 #define GPIO_ODR_OD4_Msk (0x1UL << GPIO_ODR_OD4_Pos) /*!< 0x00000010 */ 4594 #define GPIO_ODR_OD4 GPIO_ODR_OD4_Msk 4595 #define GPIO_ODR_OD5_Pos (5U) 4596 #define GPIO_ODR_OD5_Msk (0x1UL << GPIO_ODR_OD5_Pos) /*!< 0x00000020 */ 4597 #define GPIO_ODR_OD5 GPIO_ODR_OD5_Msk 4598 #define GPIO_ODR_OD6_Pos (6U) 4599 #define GPIO_ODR_OD6_Msk (0x1UL << GPIO_ODR_OD6_Pos) /*!< 0x00000040 */ 4600 #define GPIO_ODR_OD6 GPIO_ODR_OD6_Msk 4601 #define GPIO_ODR_OD7_Pos (7U) 4602 #define GPIO_ODR_OD7_Msk (0x1UL << GPIO_ODR_OD7_Pos) /*!< 0x00000080 */ 4603 #define GPIO_ODR_OD7 GPIO_ODR_OD7_Msk 4604 #define GPIO_ODR_OD8_Pos (8U) 4605 #define GPIO_ODR_OD8_Msk (0x1UL << GPIO_ODR_OD8_Pos) /*!< 0x00000100 */ 4606 #define GPIO_ODR_OD8 GPIO_ODR_OD8_Msk 4607 #define GPIO_ODR_OD9_Pos (9U) 4608 #define GPIO_ODR_OD9_Msk (0x1UL << GPIO_ODR_OD9_Pos) /*!< 0x00000200 */ 4609 #define GPIO_ODR_OD9 GPIO_ODR_OD9_Msk 4610 #define GPIO_ODR_OD10_Pos (10U) 4611 #define GPIO_ODR_OD10_Msk (0x1UL << GPIO_ODR_OD10_Pos) /*!< 0x00000400 */ 4612 #define GPIO_ODR_OD10 GPIO_ODR_OD10_Msk 4613 #define GPIO_ODR_OD11_Pos (11U) 4614 #define GPIO_ODR_OD11_Msk (0x1UL << GPIO_ODR_OD11_Pos) /*!< 0x00000800 */ 4615 #define GPIO_ODR_OD11 GPIO_ODR_OD11_Msk 4616 #define GPIO_ODR_OD12_Pos (12U) 4617 #define GPIO_ODR_OD12_Msk (0x1UL << GPIO_ODR_OD12_Pos) /*!< 0x00001000 */ 4618 #define GPIO_ODR_OD12 GPIO_ODR_OD12_Msk 4619 #define GPIO_ODR_OD13_Pos (13U) 4620 #define GPIO_ODR_OD13_Msk (0x1UL << GPIO_ODR_OD13_Pos) /*!< 0x00002000 */ 4621 #define GPIO_ODR_OD13 GPIO_ODR_OD13_Msk 4622 #define GPIO_ODR_OD14_Pos (14U) 4623 #define GPIO_ODR_OD14_Msk (0x1UL << GPIO_ODR_OD14_Pos) /*!< 0x00004000 */ 4624 #define GPIO_ODR_OD14 GPIO_ODR_OD14_Msk 4625 #define GPIO_ODR_OD15_Pos (15U) 4626 #define GPIO_ODR_OD15_Msk (0x1UL << GPIO_ODR_OD15_Pos) /*!< 0x00008000 */ 4627 #define GPIO_ODR_OD15 GPIO_ODR_OD15_Msk 4628 4629 /****************** Bits definition for GPIO_BSRR register ******************/ 4630 #define GPIO_BSRR_BS0_Pos (0U) 4631 #define GPIO_BSRR_BS0_Msk (0x1UL << GPIO_BSRR_BS0_Pos) /*!< 0x00000001 */ 4632 #define GPIO_BSRR_BS0 GPIO_BSRR_BS0_Msk 4633 #define GPIO_BSRR_BS1_Pos (1U) 4634 #define GPIO_BSRR_BS1_Msk (0x1UL << GPIO_BSRR_BS1_Pos) /*!< 0x00000002 */ 4635 #define GPIO_BSRR_BS1 GPIO_BSRR_BS1_Msk 4636 #define GPIO_BSRR_BS2_Pos (2U) 4637 #define GPIO_BSRR_BS2_Msk (0x1UL << GPIO_BSRR_BS2_Pos) /*!< 0x00000004 */ 4638 #define GPIO_BSRR_BS2 GPIO_BSRR_BS2_Msk 4639 #define GPIO_BSRR_BS3_Pos (3U) 4640 #define GPIO_BSRR_BS3_Msk (0x1UL << GPIO_BSRR_BS3_Pos) /*!< 0x00000008 */ 4641 #define GPIO_BSRR_BS3 GPIO_BSRR_BS3_Msk 4642 #define GPIO_BSRR_BS4_Pos (4U) 4643 #define GPIO_BSRR_BS4_Msk (0x1UL << GPIO_BSRR_BS4_Pos) /*!< 0x00000010 */ 4644 #define GPIO_BSRR_BS4 GPIO_BSRR_BS4_Msk 4645 #define GPIO_BSRR_BS5_Pos (5U) 4646 #define GPIO_BSRR_BS5_Msk (0x1UL << GPIO_BSRR_BS5_Pos) /*!< 0x00000020 */ 4647 #define GPIO_BSRR_BS5 GPIO_BSRR_BS5_Msk 4648 #define GPIO_BSRR_BS6_Pos (6U) 4649 #define GPIO_BSRR_BS6_Msk (0x1UL << GPIO_BSRR_BS6_Pos) /*!< 0x00000040 */ 4650 #define GPIO_BSRR_BS6 GPIO_BSRR_BS6_Msk 4651 #define GPIO_BSRR_BS7_Pos (7U) 4652 #define GPIO_BSRR_BS7_Msk (0x1UL << GPIO_BSRR_BS7_Pos) /*!< 0x00000080 */ 4653 #define GPIO_BSRR_BS7 GPIO_BSRR_BS7_Msk 4654 #define GPIO_BSRR_BS8_Pos (8U) 4655 #define GPIO_BSRR_BS8_Msk (0x1UL << GPIO_BSRR_BS8_Pos) /*!< 0x00000100 */ 4656 #define GPIO_BSRR_BS8 GPIO_BSRR_BS8_Msk 4657 #define GPIO_BSRR_BS9_Pos (9U) 4658 #define GPIO_BSRR_BS9_Msk (0x1UL << GPIO_BSRR_BS9_Pos) /*!< 0x00000200 */ 4659 #define GPIO_BSRR_BS9 GPIO_BSRR_BS9_Msk 4660 #define GPIO_BSRR_BS10_Pos (10U) 4661 #define GPIO_BSRR_BS10_Msk (0x1UL << GPIO_BSRR_BS10_Pos) /*!< 0x00000400 */ 4662 #define GPIO_BSRR_BS10 GPIO_BSRR_BS10_Msk 4663 #define GPIO_BSRR_BS11_Pos (11U) 4664 #define GPIO_BSRR_BS11_Msk (0x1UL << GPIO_BSRR_BS11_Pos) /*!< 0x00000800 */ 4665 #define GPIO_BSRR_BS11 GPIO_BSRR_BS11_Msk 4666 #define GPIO_BSRR_BS12_Pos (12U) 4667 #define GPIO_BSRR_BS12_Msk (0x1UL << GPIO_BSRR_BS12_Pos) /*!< 0x00001000 */ 4668 #define GPIO_BSRR_BS12 GPIO_BSRR_BS12_Msk 4669 #define GPIO_BSRR_BS13_Pos (13U) 4670 #define GPIO_BSRR_BS13_Msk (0x1UL << GPIO_BSRR_BS13_Pos) /*!< 0x00002000 */ 4671 #define GPIO_BSRR_BS13 GPIO_BSRR_BS13_Msk 4672 #define GPIO_BSRR_BS14_Pos (14U) 4673 #define GPIO_BSRR_BS14_Msk (0x1UL << GPIO_BSRR_BS14_Pos) /*!< 0x00004000 */ 4674 #define GPIO_BSRR_BS14 GPIO_BSRR_BS14_Msk 4675 #define GPIO_BSRR_BS15_Pos (15U) 4676 #define GPIO_BSRR_BS15_Msk (0x1UL << GPIO_BSRR_BS15_Pos) /*!< 0x00008000 */ 4677 #define GPIO_BSRR_BS15 GPIO_BSRR_BS15_Msk 4678 #define GPIO_BSRR_BR0_Pos (16U) 4679 #define GPIO_BSRR_BR0_Msk (0x1UL << GPIO_BSRR_BR0_Pos) /*!< 0x00010000 */ 4680 #define GPIO_BSRR_BR0 GPIO_BSRR_BR0_Msk 4681 #define GPIO_BSRR_BR1_Pos (17U) 4682 #define GPIO_BSRR_BR1_Msk (0x1UL << GPIO_BSRR_BR1_Pos) /*!< 0x00020000 */ 4683 #define GPIO_BSRR_BR1 GPIO_BSRR_BR1_Msk 4684 #define GPIO_BSRR_BR2_Pos (18U) 4685 #define GPIO_BSRR_BR2_Msk (0x1UL << GPIO_BSRR_BR2_Pos) /*!< 0x00040000 */ 4686 #define GPIO_BSRR_BR2 GPIO_BSRR_BR2_Msk 4687 #define GPIO_BSRR_BR3_Pos (19U) 4688 #define GPIO_BSRR_BR3_Msk (0x1UL << GPIO_BSRR_BR3_Pos) /*!< 0x00080000 */ 4689 #define GPIO_BSRR_BR3 GPIO_BSRR_BR3_Msk 4690 #define GPIO_BSRR_BR4_Pos (20U) 4691 #define GPIO_BSRR_BR4_Msk (0x1UL << GPIO_BSRR_BR4_Pos) /*!< 0x00100000 */ 4692 #define GPIO_BSRR_BR4 GPIO_BSRR_BR4_Msk 4693 #define GPIO_BSRR_BR5_Pos (21U) 4694 #define GPIO_BSRR_BR5_Msk (0x1UL << GPIO_BSRR_BR5_Pos) /*!< 0x00200000 */ 4695 #define GPIO_BSRR_BR5 GPIO_BSRR_BR5_Msk 4696 #define GPIO_BSRR_BR6_Pos (22U) 4697 #define GPIO_BSRR_BR6_Msk (0x1UL << GPIO_BSRR_BR6_Pos) /*!< 0x00400000 */ 4698 #define GPIO_BSRR_BR6 GPIO_BSRR_BR6_Msk 4699 #define GPIO_BSRR_BR7_Pos (23U) 4700 #define GPIO_BSRR_BR7_Msk (0x1UL << GPIO_BSRR_BR7_Pos) /*!< 0x00800000 */ 4701 #define GPIO_BSRR_BR7 GPIO_BSRR_BR7_Msk 4702 #define GPIO_BSRR_BR8_Pos (24U) 4703 #define GPIO_BSRR_BR8_Msk (0x1UL << GPIO_BSRR_BR8_Pos) /*!< 0x01000000 */ 4704 #define GPIO_BSRR_BR8 GPIO_BSRR_BR8_Msk 4705 #define GPIO_BSRR_BR9_Pos (25U) 4706 #define GPIO_BSRR_BR9_Msk (0x1UL << GPIO_BSRR_BR9_Pos) /*!< 0x02000000 */ 4707 #define GPIO_BSRR_BR9 GPIO_BSRR_BR9_Msk 4708 #define GPIO_BSRR_BR10_Pos (26U) 4709 #define GPIO_BSRR_BR10_Msk (0x1UL << GPIO_BSRR_BR10_Pos) /*!< 0x04000000 */ 4710 #define GPIO_BSRR_BR10 GPIO_BSRR_BR10_Msk 4711 #define GPIO_BSRR_BR11_Pos (27U) 4712 #define GPIO_BSRR_BR11_Msk (0x1UL << GPIO_BSRR_BR11_Pos) /*!< 0x08000000 */ 4713 #define GPIO_BSRR_BR11 GPIO_BSRR_BR11_Msk 4714 #define GPIO_BSRR_BR12_Pos (28U) 4715 #define GPIO_BSRR_BR12_Msk (0x1UL << GPIO_BSRR_BR12_Pos) /*!< 0x10000000 */ 4716 #define GPIO_BSRR_BR12 GPIO_BSRR_BR12_Msk 4717 #define GPIO_BSRR_BR13_Pos (29U) 4718 #define GPIO_BSRR_BR13_Msk (0x1UL << GPIO_BSRR_BR13_Pos) /*!< 0x20000000 */ 4719 #define GPIO_BSRR_BR13 GPIO_BSRR_BR13_Msk 4720 #define GPIO_BSRR_BR14_Pos (30U) 4721 #define GPIO_BSRR_BR14_Msk (0x1UL << GPIO_BSRR_BR14_Pos) /*!< 0x40000000 */ 4722 #define GPIO_BSRR_BR14 GPIO_BSRR_BR14_Msk 4723 #define GPIO_BSRR_BR15_Pos (31U) 4724 #define GPIO_BSRR_BR15_Msk (0x1UL << GPIO_BSRR_BR15_Pos) /*!< 0x80000000 */ 4725 #define GPIO_BSRR_BR15 GPIO_BSRR_BR15_Msk 4726 4727 /****************** Bit definition for GPIO_LCKR register *********************/ 4728 #define GPIO_LCKR_LCK0_Pos (0U) 4729 #define GPIO_LCKR_LCK0_Msk (0x1UL << GPIO_LCKR_LCK0_Pos) /*!< 0x00000001 */ 4730 #define GPIO_LCKR_LCK0 GPIO_LCKR_LCK0_Msk 4731 #define GPIO_LCKR_LCK1_Pos (1U) 4732 #define GPIO_LCKR_LCK1_Msk (0x1UL << GPIO_LCKR_LCK1_Pos) /*!< 0x00000002 */ 4733 #define GPIO_LCKR_LCK1 GPIO_LCKR_LCK1_Msk 4734 #define GPIO_LCKR_LCK2_Pos (2U) 4735 #define GPIO_LCKR_LCK2_Msk (0x1UL << GPIO_LCKR_LCK2_Pos) /*!< 0x00000004 */ 4736 #define GPIO_LCKR_LCK2 GPIO_LCKR_LCK2_Msk 4737 #define GPIO_LCKR_LCK3_Pos (3U) 4738 #define GPIO_LCKR_LCK3_Msk (0x1UL << GPIO_LCKR_LCK3_Pos) /*!< 0x00000008 */ 4739 #define GPIO_LCKR_LCK3 GPIO_LCKR_LCK3_Msk 4740 #define GPIO_LCKR_LCK4_Pos (4U) 4741 #define GPIO_LCKR_LCK4_Msk (0x1UL << GPIO_LCKR_LCK4_Pos) /*!< 0x00000010 */ 4742 #define GPIO_LCKR_LCK4 GPIO_LCKR_LCK4_Msk 4743 #define GPIO_LCKR_LCK5_Pos (5U) 4744 #define GPIO_LCKR_LCK5_Msk (0x1UL << GPIO_LCKR_LCK5_Pos) /*!< 0x00000020 */ 4745 #define GPIO_LCKR_LCK5 GPIO_LCKR_LCK5_Msk 4746 #define GPIO_LCKR_LCK6_Pos (6U) 4747 #define GPIO_LCKR_LCK6_Msk (0x1UL << GPIO_LCKR_LCK6_Pos) /*!< 0x00000040 */ 4748 #define GPIO_LCKR_LCK6 GPIO_LCKR_LCK6_Msk 4749 #define GPIO_LCKR_LCK7_Pos (7U) 4750 #define GPIO_LCKR_LCK7_Msk (0x1UL << GPIO_LCKR_LCK7_Pos) /*!< 0x00000080 */ 4751 #define GPIO_LCKR_LCK7 GPIO_LCKR_LCK7_Msk 4752 #define GPIO_LCKR_LCK8_Pos (8U) 4753 #define GPIO_LCKR_LCK8_Msk (0x1UL << GPIO_LCKR_LCK8_Pos) /*!< 0x00000100 */ 4754 #define GPIO_LCKR_LCK8 GPIO_LCKR_LCK8_Msk 4755 #define GPIO_LCKR_LCK9_Pos (9U) 4756 #define GPIO_LCKR_LCK9_Msk (0x1UL << GPIO_LCKR_LCK9_Pos) /*!< 0x00000200 */ 4757 #define GPIO_LCKR_LCK9 GPIO_LCKR_LCK9_Msk 4758 #define GPIO_LCKR_LCK10_Pos (10U) 4759 #define GPIO_LCKR_LCK10_Msk (0x1UL << GPIO_LCKR_LCK10_Pos) /*!< 0x00000400 */ 4760 #define GPIO_LCKR_LCK10 GPIO_LCKR_LCK10_Msk 4761 #define GPIO_LCKR_LCK11_Pos (11U) 4762 #define GPIO_LCKR_LCK11_Msk (0x1UL << GPIO_LCKR_LCK11_Pos) /*!< 0x00000800 */ 4763 #define GPIO_LCKR_LCK11 GPIO_LCKR_LCK11_Msk 4764 #define GPIO_LCKR_LCK12_Pos (12U) 4765 #define GPIO_LCKR_LCK12_Msk (0x1UL << GPIO_LCKR_LCK12_Pos) /*!< 0x00001000 */ 4766 #define GPIO_LCKR_LCK12 GPIO_LCKR_LCK12_Msk 4767 #define GPIO_LCKR_LCK13_Pos (13U) 4768 #define GPIO_LCKR_LCK13_Msk (0x1UL << GPIO_LCKR_LCK13_Pos) /*!< 0x00002000 */ 4769 #define GPIO_LCKR_LCK13 GPIO_LCKR_LCK13_Msk 4770 #define GPIO_LCKR_LCK14_Pos (14U) 4771 #define GPIO_LCKR_LCK14_Msk (0x1UL << GPIO_LCKR_LCK14_Pos) /*!< 0x00004000 */ 4772 #define GPIO_LCKR_LCK14 GPIO_LCKR_LCK14_Msk 4773 #define GPIO_LCKR_LCK15_Pos (15U) 4774 #define GPIO_LCKR_LCK15_Msk (0x1UL << GPIO_LCKR_LCK15_Pos) /*!< 0x00008000 */ 4775 #define GPIO_LCKR_LCK15 GPIO_LCKR_LCK15_Msk 4776 #define GPIO_LCKR_LCKK_Pos (16U) 4777 #define GPIO_LCKR_LCKK_Msk (0x1UL << GPIO_LCKR_LCKK_Pos) /*!< 0x00010000 */ 4778 #define GPIO_LCKR_LCKK GPIO_LCKR_LCKK_Msk 4779 4780 /****************** Bit definition for GPIO_AFRL register *********************/ 4781 #define GPIO_AFRL_AFSEL0_Pos (0U) 4782 #define GPIO_AFRL_AFSEL0_Msk (0xFUL << GPIO_AFRL_AFSEL0_Pos) /*!< 0x0000000F */ 4783 #define GPIO_AFRL_AFSEL0 GPIO_AFRL_AFSEL0_Msk 4784 #define GPIO_AFRL_AFSEL0_0 (0x1UL << GPIO_AFRL_AFSEL0_Pos) /*!< 0x00000001 */ 4785 #define GPIO_AFRL_AFSEL0_1 (0x2UL << GPIO_AFRL_AFSEL0_Pos) /*!< 0x00000002 */ 4786 #define GPIO_AFRL_AFSEL0_2 (0x4UL << GPIO_AFRL_AFSEL0_Pos) /*!< 0x00000004 */ 4787 #define GPIO_AFRL_AFSEL0_3 (0x8UL << GPIO_AFRL_AFSEL0_Pos) /*!< 0x00000008 */ 4788 #define GPIO_AFRL_AFSEL1_Pos (4U) 4789 #define GPIO_AFRL_AFSEL1_Msk (0xFUL << GPIO_AFRL_AFSEL1_Pos) /*!< 0x000000F0 */ 4790 #define GPIO_AFRL_AFSEL1 GPIO_AFRL_AFSEL1_Msk 4791 #define GPIO_AFRL_AFSEL1_0 (0x1UL << GPIO_AFRL_AFSEL1_Pos) /*!< 0x00000010 */ 4792 #define GPIO_AFRL_AFSEL1_1 (0x2UL << GPIO_AFRL_AFSEL1_Pos) /*!< 0x00000020 */ 4793 #define GPIO_AFRL_AFSEL1_2 (0x4UL << GPIO_AFRL_AFSEL1_Pos) /*!< 0x00000040 */ 4794 #define GPIO_AFRL_AFSEL1_3 (0x8UL << GPIO_AFRL_AFSEL1_Pos) /*!< 0x00000080 */ 4795 #define GPIO_AFRL_AFSEL2_Pos (8U) 4796 #define GPIO_AFRL_AFSEL2_Msk (0xFUL << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000F00 */ 4797 #define GPIO_AFRL_AFSEL2 GPIO_AFRL_AFSEL2_Msk 4798 #define GPIO_AFRL_AFSEL2_0 (0x1UL << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000100 */ 4799 #define GPIO_AFRL_AFSEL2_1 (0x2UL << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000200 */ 4800 #define GPIO_AFRL_AFSEL2_2 (0x4UL << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000400 */ 4801 #define GPIO_AFRL_AFSEL2_3 (0x8UL << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000800 */ 4802 #define GPIO_AFRL_AFSEL3_Pos (12U) 4803 #define GPIO_AFRL_AFSEL3_Msk (0xFUL << GPIO_AFRL_AFSEL3_Pos) /*!< 0x0000F000 */ 4804 #define GPIO_AFRL_AFSEL3 GPIO_AFRL_AFSEL3_Msk 4805 #define GPIO_AFRL_AFSEL3_0 (0x1UL << GPIO_AFRL_AFSEL3_Pos) /*!< 0x00001000 */ 4806 #define GPIO_AFRL_AFSEL3_1 (0x2UL << GPIO_AFRL_AFSEL3_Pos) /*!< 0x00002000 */ 4807 #define GPIO_AFRL_AFSEL3_2 (0x4UL << GPIO_AFRL_AFSEL3_Pos) /*!< 0x00004000 */ 4808 #define GPIO_AFRL_AFSEL3_3 (0x8UL << GPIO_AFRL_AFSEL3_Pos) /*!< 0x00008000 */ 4809 #define GPIO_AFRL_AFSEL4_Pos (16U) 4810 #define GPIO_AFRL_AFSEL4_Msk (0xFUL << GPIO_AFRL_AFSEL4_Pos) /*!< 0x000F0000 */ 4811 #define GPIO_AFRL_AFSEL4 GPIO_AFRL_AFSEL4_Msk 4812 #define GPIO_AFRL_AFSEL4_0 (0x1UL << GPIO_AFRL_AFSEL4_Pos) /*!< 0x00010000 */ 4813 #define GPIO_AFRL_AFSEL4_1 (0x2UL << GPIO_AFRL_AFSEL4_Pos) /*!< 0x00020000 */ 4814 #define GPIO_AFRL_AFSEL4_2 (0x4UL << GPIO_AFRL_AFSEL4_Pos) /*!< 0x00040000 */ 4815 #define GPIO_AFRL_AFSEL4_3 (0x8UL << GPIO_AFRL_AFSEL4_Pos) /*!< 0x00080000 */ 4816 #define GPIO_AFRL_AFSEL5_Pos (20U) 4817 #define GPIO_AFRL_AFSEL5_Msk (0xFUL << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00F00000 */ 4818 #define GPIO_AFRL_AFSEL5 GPIO_AFRL_AFSEL5_Msk 4819 #define GPIO_AFRL_AFSEL5_0 (0x1UL << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00100000 */ 4820 #define GPIO_AFRL_AFSEL5_1 (0x2UL << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00200000 */ 4821 #define GPIO_AFRL_AFSEL5_2 (0x4UL << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00400000 */ 4822 #define GPIO_AFRL_AFSEL5_3 (0x8UL << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00800000 */ 4823 #define GPIO_AFRL_AFSEL6_Pos (24U) 4824 #define GPIO_AFRL_AFSEL6_Msk (0xFUL << GPIO_AFRL_AFSEL6_Pos) /*!< 0x0F000000 */ 4825 #define GPIO_AFRL_AFSEL6 GPIO_AFRL_AFSEL6_Msk 4826 #define GPIO_AFRL_AFSEL6_0 (0x1UL << GPIO_AFRL_AFSEL6_Pos) /*!< 0x01000000 */ 4827 #define GPIO_AFRL_AFSEL6_1 (0x2UL << GPIO_AFRL_AFSEL6_Pos) /*!< 0x02000000 */ 4828 #define GPIO_AFRL_AFSEL6_2 (0x4UL << GPIO_AFRL_AFSEL6_Pos) /*!< 0x04000000 */ 4829 #define GPIO_AFRL_AFSEL6_3 (0x8UL << GPIO_AFRL_AFSEL6_Pos) /*!< 0x08000000 */ 4830 #define GPIO_AFRL_AFSEL7_Pos (28U) 4831 #define GPIO_AFRL_AFSEL7_Msk (0xFUL << GPIO_AFRL_AFSEL7_Pos) /*!< 0xF0000000 */ 4832 #define GPIO_AFRL_AFSEL7 GPIO_AFRL_AFSEL7_Msk 4833 #define GPIO_AFRL_AFSEL7_0 (0x1UL << GPIO_AFRL_AFSEL7_Pos) /*!< 0x10000000 */ 4834 #define GPIO_AFRL_AFSEL7_1 (0x2UL << GPIO_AFRL_AFSEL7_Pos) /*!< 0x20000000 */ 4835 #define GPIO_AFRL_AFSEL7_2 (0x4UL << GPIO_AFRL_AFSEL7_Pos) /*!< 0x40000000 */ 4836 #define GPIO_AFRL_AFSEL7_3 (0x8UL << GPIO_AFRL_AFSEL7_Pos) /*!< 0x80000000 */ 4837 4838 /****************** Bit definition for GPIO_AFRH register *********************/ 4839 #define GPIO_AFRH_AFSEL8_Pos (0U) 4840 #define GPIO_AFRH_AFSEL8_Msk (0xFUL << GPIO_AFRH_AFSEL8_Pos) /*!< 0x0000000F */ 4841 #define GPIO_AFRH_AFSEL8 GPIO_AFRH_AFSEL8_Msk 4842 #define GPIO_AFRH_AFSEL8_0 (0x1UL << GPIO_AFRH_AFSEL8_Pos) /*!< 0x00000001 */ 4843 #define GPIO_AFRH_AFSEL8_1 (0x2UL << GPIO_AFRH_AFSEL8_Pos) /*!< 0x00000002 */ 4844 #define GPIO_AFRH_AFSEL8_2 (0x4UL << GPIO_AFRH_AFSEL8_Pos) /*!< 0x00000004 */ 4845 #define GPIO_AFRH_AFSEL8_3 (0x8UL << GPIO_AFRH_AFSEL8_Pos) /*!< 0x00000008 */ 4846 #define GPIO_AFRH_AFSEL9_Pos (4U) 4847 #define GPIO_AFRH_AFSEL9_Msk (0xFUL << GPIO_AFRH_AFSEL9_Pos) /*!< 0x000000F0 */ 4848 #define GPIO_AFRH_AFSEL9 GPIO_AFRH_AFSEL9_Msk 4849 #define GPIO_AFRH_AFSEL9_0 (0x1UL << GPIO_AFRH_AFSEL9_Pos) /*!< 0x00000010 */ 4850 #define GPIO_AFRH_AFSEL9_1 (0x2UL << GPIO_AFRH_AFSEL9_Pos) /*!< 0x00000020 */ 4851 #define GPIO_AFRH_AFSEL9_2 (0x4UL << GPIO_AFRH_AFSEL9_Pos) /*!< 0x00000040 */ 4852 #define GPIO_AFRH_AFSEL9_3 (0x8UL << GPIO_AFRH_AFSEL9_Pos) /*!< 0x00000080 */ 4853 #define GPIO_AFRH_AFSEL10_Pos (8U) 4854 #define GPIO_AFRH_AFSEL10_Msk (0xFUL << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000F00 */ 4855 #define GPIO_AFRH_AFSEL10 GPIO_AFRH_AFSEL10_Msk 4856 #define GPIO_AFRH_AFSEL10_0 (0x1UL << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000100 */ 4857 #define GPIO_AFRH_AFSEL10_1 (0x2UL << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000200 */ 4858 #define GPIO_AFRH_AFSEL10_2 (0x4UL << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000400 */ 4859 #define GPIO_AFRH_AFSEL10_3 (0x8UL << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000800 */ 4860 #define GPIO_AFRH_AFSEL11_Pos (12U) 4861 #define GPIO_AFRH_AFSEL11_Msk (0xFUL << GPIO_AFRH_AFSEL11_Pos) /*!< 0x0000F000 */ 4862 #define GPIO_AFRH_AFSEL11 GPIO_AFRH_AFSEL11_Msk 4863 #define GPIO_AFRH_AFSEL11_0 (0x1UL << GPIO_AFRH_AFSEL11_Pos) /*!< 0x00001000 */ 4864 #define GPIO_AFRH_AFSEL11_1 (0x2UL << GPIO_AFRH_AFSEL11_Pos) /*!< 0x00002000 */ 4865 #define GPIO_AFRH_AFSEL11_2 (0x4UL << GPIO_AFRH_AFSEL11_Pos) /*!< 0x00004000 */ 4866 #define GPIO_AFRH_AFSEL11_3 (0x8UL << GPIO_AFRH_AFSEL11_Pos) /*!< 0x00008000 */ 4867 #define GPIO_AFRH_AFSEL12_Pos (16U) 4868 #define GPIO_AFRH_AFSEL12_Msk (0xFUL << GPIO_AFRH_AFSEL12_Pos) /*!< 0x000F0000 */ 4869 #define GPIO_AFRH_AFSEL12 GPIO_AFRH_AFSEL12_Msk 4870 #define GPIO_AFRH_AFSEL12_0 (0x1UL << GPIO_AFRH_AFSEL12_Pos) /*!< 0x00010000 */ 4871 #define GPIO_AFRH_AFSEL12_1 (0x2UL << GPIO_AFRH_AFSEL12_Pos) /*!< 0x00020000 */ 4872 #define GPIO_AFRH_AFSEL12_2 (0x4UL << GPIO_AFRH_AFSEL12_Pos) /*!< 0x00040000 */ 4873 #define GPIO_AFRH_AFSEL12_3 (0x8UL << GPIO_AFRH_AFSEL12_Pos) /*!< 0x00080000 */ 4874 #define GPIO_AFRH_AFSEL13_Pos (20U) 4875 #define GPIO_AFRH_AFSEL13_Msk (0xFUL << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00F00000 */ 4876 #define GPIO_AFRH_AFSEL13 GPIO_AFRH_AFSEL13_Msk 4877 #define GPIO_AFRH_AFSEL13_0 (0x1UL << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00100000 */ 4878 #define GPIO_AFRH_AFSEL13_1 (0x2UL << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00200000 */ 4879 #define GPIO_AFRH_AFSEL13_2 (0x4UL << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00400000 */ 4880 #define GPIO_AFRH_AFSEL13_3 (0x8UL << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00800000 */ 4881 #define GPIO_AFRH_AFSEL14_Pos (24U) 4882 #define GPIO_AFRH_AFSEL14_Msk (0xFUL << GPIO_AFRH_AFSEL14_Pos) /*!< 0x0F000000 */ 4883 #define GPIO_AFRH_AFSEL14 GPIO_AFRH_AFSEL14_Msk 4884 #define GPIO_AFRH_AFSEL14_0 (0x1UL << GPIO_AFRH_AFSEL14_Pos) /*!< 0x01000000 */ 4885 #define GPIO_AFRH_AFSEL14_1 (0x2UL << GPIO_AFRH_AFSEL14_Pos) /*!< 0x02000000 */ 4886 #define GPIO_AFRH_AFSEL14_2 (0x4UL << GPIO_AFRH_AFSEL14_Pos) /*!< 0x04000000 */ 4887 #define GPIO_AFRH_AFSEL14_3 (0x8UL << GPIO_AFRH_AFSEL14_Pos) /*!< 0x08000000 */ 4888 #define GPIO_AFRH_AFSEL15_Pos (28U) 4889 #define GPIO_AFRH_AFSEL15_Msk (0xFUL << GPIO_AFRH_AFSEL15_Pos) /*!< 0xF0000000 */ 4890 #define GPIO_AFRH_AFSEL15 GPIO_AFRH_AFSEL15_Msk 4891 #define GPIO_AFRH_AFSEL15_0 (0x1UL << GPIO_AFRH_AFSEL15_Pos) /*!< 0x10000000 */ 4892 #define GPIO_AFRH_AFSEL15_1 (0x2UL << GPIO_AFRH_AFSEL15_Pos) /*!< 0x20000000 */ 4893 #define GPIO_AFRH_AFSEL15_2 (0x4UL << GPIO_AFRH_AFSEL15_Pos) /*!< 0x40000000 */ 4894 #define GPIO_AFRH_AFSEL15_3 (0x8UL << GPIO_AFRH_AFSEL15_Pos) /*!< 0x80000000 */ 4895 4896 /****************** Bits definition for GPIO_BRR register ******************/ 4897 #define GPIO_BRR_BR0_Pos (0U) 4898 #define GPIO_BRR_BR0_Msk (0x1UL << GPIO_BRR_BR0_Pos) /*!< 0x00000001 */ 4899 #define GPIO_BRR_BR0 GPIO_BRR_BR0_Msk 4900 #define GPIO_BRR_BR1_Pos (1U) 4901 #define GPIO_BRR_BR1_Msk (0x1UL << GPIO_BRR_BR1_Pos) /*!< 0x00000002 */ 4902 #define GPIO_BRR_BR1 GPIO_BRR_BR1_Msk 4903 #define GPIO_BRR_BR2_Pos (2U) 4904 #define GPIO_BRR_BR2_Msk (0x1UL << GPIO_BRR_BR2_Pos) /*!< 0x00000004 */ 4905 #define GPIO_BRR_BR2 GPIO_BRR_BR2_Msk 4906 #define GPIO_BRR_BR3_Pos (3U) 4907 #define GPIO_BRR_BR3_Msk (0x1UL << GPIO_BRR_BR3_Pos) /*!< 0x00000008 */ 4908 #define GPIO_BRR_BR3 GPIO_BRR_BR3_Msk 4909 #define GPIO_BRR_BR4_Pos (4U) 4910 #define GPIO_BRR_BR4_Msk (0x1UL << GPIO_BRR_BR4_Pos) /*!< 0x00000010 */ 4911 #define GPIO_BRR_BR4 GPIO_BRR_BR4_Msk 4912 #define GPIO_BRR_BR5_Pos (5U) 4913 #define GPIO_BRR_BR5_Msk (0x1UL << GPIO_BRR_BR5_Pos) /*!< 0x00000020 */ 4914 #define GPIO_BRR_BR5 GPIO_BRR_BR5_Msk 4915 #define GPIO_BRR_BR6_Pos (6U) 4916 #define GPIO_BRR_BR6_Msk (0x1UL << GPIO_BRR_BR6_Pos) /*!< 0x00000040 */ 4917 #define GPIO_BRR_BR6 GPIO_BRR_BR6_Msk 4918 #define GPIO_BRR_BR7_Pos (7U) 4919 #define GPIO_BRR_BR7_Msk (0x1UL << GPIO_BRR_BR7_Pos) /*!< 0x00000080 */ 4920 #define GPIO_BRR_BR7 GPIO_BRR_BR7_Msk 4921 #define GPIO_BRR_BR8_Pos (8U) 4922 #define GPIO_BRR_BR8_Msk (0x1UL << GPIO_BRR_BR8_Pos) /*!< 0x00000100 */ 4923 #define GPIO_BRR_BR8 GPIO_BRR_BR8_Msk 4924 #define GPIO_BRR_BR9_Pos (9U) 4925 #define GPIO_BRR_BR9_Msk (0x1UL << GPIO_BRR_BR9_Pos) /*!< 0x00000200 */ 4926 #define GPIO_BRR_BR9 GPIO_BRR_BR9_Msk 4927 #define GPIO_BRR_BR10_Pos (10U) 4928 #define GPIO_BRR_BR10_Msk (0x1UL << GPIO_BRR_BR10_Pos) /*!< 0x00000400 */ 4929 #define GPIO_BRR_BR10 GPIO_BRR_BR10_Msk 4930 #define GPIO_BRR_BR11_Pos (11U) 4931 #define GPIO_BRR_BR11_Msk (0x1UL << GPIO_BRR_BR11_Pos) /*!< 0x00000800 */ 4932 #define GPIO_BRR_BR11 GPIO_BRR_BR11_Msk 4933 #define GPIO_BRR_BR12_Pos (12U) 4934 #define GPIO_BRR_BR12_Msk (0x1UL << GPIO_BRR_BR12_Pos) /*!< 0x00001000 */ 4935 #define GPIO_BRR_BR12 GPIO_BRR_BR12_Msk 4936 #define GPIO_BRR_BR13_Pos (13U) 4937 #define GPIO_BRR_BR13_Msk (0x1UL << GPIO_BRR_BR13_Pos) /*!< 0x00002000 */ 4938 #define GPIO_BRR_BR13 GPIO_BRR_BR13_Msk 4939 #define GPIO_BRR_BR14_Pos (14U) 4940 #define GPIO_BRR_BR14_Msk (0x1UL << GPIO_BRR_BR14_Pos) /*!< 0x00004000 */ 4941 #define GPIO_BRR_BR14 GPIO_BRR_BR14_Msk 4942 #define GPIO_BRR_BR15_Pos (15U) 4943 #define GPIO_BRR_BR15_Msk (0x1UL << GPIO_BRR_BR15_Pos) /*!< 0x00008000 */ 4944 #define GPIO_BRR_BR15 GPIO_BRR_BR15_Msk 4945 4946 4947 /******************************************************************************/ 4948 /* */ 4949 /* Inter-integrated Circuit Interface (I2C) */ 4950 /* */ 4951 /******************************************************************************/ 4952 /******************* Bit definition for I2C_CR1 register *******************/ 4953 #define I2C_CR1_PE_Pos (0U) 4954 #define I2C_CR1_PE_Msk (0x1UL << I2C_CR1_PE_Pos) /*!< 0x00000001 */ 4955 #define I2C_CR1_PE I2C_CR1_PE_Msk /*!< Peripheral enable */ 4956 #define I2C_CR1_TXIE_Pos (1U) 4957 #define I2C_CR1_TXIE_Msk (0x1UL << I2C_CR1_TXIE_Pos) /*!< 0x00000002 */ 4958 #define I2C_CR1_TXIE I2C_CR1_TXIE_Msk /*!< TX interrupt enable */ 4959 #define I2C_CR1_RXIE_Pos (2U) 4960 #define I2C_CR1_RXIE_Msk (0x1UL << I2C_CR1_RXIE_Pos) /*!< 0x00000004 */ 4961 #define I2C_CR1_RXIE I2C_CR1_RXIE_Msk /*!< RX interrupt enable */ 4962 #define I2C_CR1_ADDRIE_Pos (3U) 4963 #define I2C_CR1_ADDRIE_Msk (0x1UL << I2C_CR1_ADDRIE_Pos) /*!< 0x00000008 */ 4964 #define I2C_CR1_ADDRIE I2C_CR1_ADDRIE_Msk /*!< Address match interrupt enable */ 4965 #define I2C_CR1_NACKIE_Pos (4U) 4966 #define I2C_CR1_NACKIE_Msk (0x1UL << I2C_CR1_NACKIE_Pos) /*!< 0x00000010 */ 4967 #define I2C_CR1_NACKIE I2C_CR1_NACKIE_Msk /*!< NACK received interrupt enable */ 4968 #define I2C_CR1_STOPIE_Pos (5U) 4969 #define I2C_CR1_STOPIE_Msk (0x1UL << I2C_CR1_STOPIE_Pos) /*!< 0x00000020 */ 4970 #define I2C_CR1_STOPIE I2C_CR1_STOPIE_Msk /*!< STOP detection interrupt enable */ 4971 #define I2C_CR1_TCIE_Pos (6U) 4972 #define I2C_CR1_TCIE_Msk (0x1UL << I2C_CR1_TCIE_Pos) /*!< 0x00000040 */ 4973 #define I2C_CR1_TCIE I2C_CR1_TCIE_Msk /*!< Transfer complete interrupt enable */ 4974 #define I2C_CR1_ERRIE_Pos (7U) 4975 #define I2C_CR1_ERRIE_Msk (0x1UL << I2C_CR1_ERRIE_Pos) /*!< 0x00000080 */ 4976 #define I2C_CR1_ERRIE I2C_CR1_ERRIE_Msk /*!< Errors interrupt enable */ 4977 #define I2C_CR1_DNF_Pos (8U) 4978 #define I2C_CR1_DNF_Msk (0xFUL << I2C_CR1_DNF_Pos) /*!< 0x00000F00 */ 4979 #define I2C_CR1_DNF I2C_CR1_DNF_Msk /*!< Digital noise filter */ 4980 #define I2C_CR1_ANFOFF_Pos (12U) 4981 #define I2C_CR1_ANFOFF_Msk (0x1UL << I2C_CR1_ANFOFF_Pos) /*!< 0x00001000 */ 4982 #define I2C_CR1_ANFOFF I2C_CR1_ANFOFF_Msk /*!< Analog noise filter OFF */ 4983 #define I2C_CR1_SWRST_Pos (13U) 4984 #define I2C_CR1_SWRST_Msk (0x1UL << I2C_CR1_SWRST_Pos) /*!< 0x00002000 */ 4985 #define I2C_CR1_SWRST I2C_CR1_SWRST_Msk /*!< Software reset */ 4986 #define I2C_CR1_TXDMAEN_Pos (14U) 4987 #define I2C_CR1_TXDMAEN_Msk (0x1UL << I2C_CR1_TXDMAEN_Pos) /*!< 0x00004000 */ 4988 #define I2C_CR1_TXDMAEN I2C_CR1_TXDMAEN_Msk /*!< DMA transmission requests enable */ 4989 #define I2C_CR1_RXDMAEN_Pos (15U) 4990 #define I2C_CR1_RXDMAEN_Msk (0x1UL << I2C_CR1_RXDMAEN_Pos) /*!< 0x00008000 */ 4991 #define I2C_CR1_RXDMAEN I2C_CR1_RXDMAEN_Msk /*!< DMA reception requests enable */ 4992 #define I2C_CR1_SBC_Pos (16U) 4993 #define I2C_CR1_SBC_Msk (0x1UL << I2C_CR1_SBC_Pos) /*!< 0x00010000 */ 4994 #define I2C_CR1_SBC I2C_CR1_SBC_Msk /*!< Slave byte control */ 4995 #define I2C_CR1_NOSTRETCH_Pos (17U) 4996 #define I2C_CR1_NOSTRETCH_Msk (0x1UL << I2C_CR1_NOSTRETCH_Pos) /*!< 0x00020000 */ 4997 #define I2C_CR1_NOSTRETCH I2C_CR1_NOSTRETCH_Msk /*!< Clock stretching disable */ 4998 #define I2C_CR1_WUPEN_Pos (18U) 4999 #define I2C_CR1_WUPEN_Msk (0x1UL << I2C_CR1_WUPEN_Pos) /*!< 0x00040000 */ 5000 #define I2C_CR1_WUPEN I2C_CR1_WUPEN_Msk /*!< Wakeup from STOP enable */ 5001 #define I2C_CR1_GCEN_Pos (19U) 5002 #define I2C_CR1_GCEN_Msk (0x1UL << I2C_CR1_GCEN_Pos) /*!< 0x00080000 */ 5003 #define I2C_CR1_GCEN I2C_CR1_GCEN_Msk /*!< General call enable */ 5004 #define I2C_CR1_SMBHEN_Pos (20U) 5005 #define I2C_CR1_SMBHEN_Msk (0x1UL << I2C_CR1_SMBHEN_Pos) /*!< 0x00100000 */ 5006 #define I2C_CR1_SMBHEN I2C_CR1_SMBHEN_Msk /*!< SMBus host address enable */ 5007 #define I2C_CR1_SMBDEN_Pos (21U) 5008 #define I2C_CR1_SMBDEN_Msk (0x1UL << I2C_CR1_SMBDEN_Pos) /*!< 0x00200000 */ 5009 #define I2C_CR1_SMBDEN I2C_CR1_SMBDEN_Msk /*!< SMBus device default address enable */ 5010 #define I2C_CR1_ALERTEN_Pos (22U) 5011 #define I2C_CR1_ALERTEN_Msk (0x1UL << I2C_CR1_ALERTEN_Pos) /*!< 0x00400000 */ 5012 #define I2C_CR1_ALERTEN I2C_CR1_ALERTEN_Msk /*!< SMBus alert enable */ 5013 #define I2C_CR1_PECEN_Pos (23U) 5014 #define I2C_CR1_PECEN_Msk (0x1UL << I2C_CR1_PECEN_Pos) /*!< 0x00800000 */ 5015 #define I2C_CR1_PECEN I2C_CR1_PECEN_Msk /*!< PEC enable */ 5016 5017 /****************** Bit definition for I2C_CR2 register ********************/ 5018 #define I2C_CR2_SADD_Pos (0U) 5019 #define I2C_CR2_SADD_Msk (0x3FFUL << I2C_CR2_SADD_Pos) /*!< 0x000003FF */ 5020 #define I2C_CR2_SADD I2C_CR2_SADD_Msk /*!< Slave address (master mode) */ 5021 #define I2C_CR2_RD_WRN_Pos (10U) 5022 #define I2C_CR2_RD_WRN_Msk (0x1UL << I2C_CR2_RD_WRN_Pos) /*!< 0x00000400 */ 5023 #define I2C_CR2_RD_WRN I2C_CR2_RD_WRN_Msk /*!< Transfer direction (master mode) */ 5024 #define I2C_CR2_ADD10_Pos (11U) 5025 #define I2C_CR2_ADD10_Msk (0x1UL << I2C_CR2_ADD10_Pos) /*!< 0x00000800 */ 5026 #define I2C_CR2_ADD10 I2C_CR2_ADD10_Msk /*!< 10-bit addressing mode (master mode) */ 5027 #define I2C_CR2_HEAD10R_Pos (12U) 5028 #define I2C_CR2_HEAD10R_Msk (0x1UL << I2C_CR2_HEAD10R_Pos) /*!< 0x00001000 */ 5029 #define I2C_CR2_HEAD10R I2C_CR2_HEAD10R_Msk /*!< 10-bit address header only read direction (master mode) */ 5030 #define I2C_CR2_START_Pos (13U) 5031 #define I2C_CR2_START_Msk (0x1UL << I2C_CR2_START_Pos) /*!< 0x00002000 */ 5032 #define I2C_CR2_START I2C_CR2_START_Msk /*!< START generation */ 5033 #define I2C_CR2_STOP_Pos (14U) 5034 #define I2C_CR2_STOP_Msk (0x1UL << I2C_CR2_STOP_Pos) /*!< 0x00004000 */ 5035 #define I2C_CR2_STOP I2C_CR2_STOP_Msk /*!< STOP generation (master mode) */ 5036 #define I2C_CR2_NACK_Pos (15U) 5037 #define I2C_CR2_NACK_Msk (0x1UL << I2C_CR2_NACK_Pos) /*!< 0x00008000 */ 5038 #define I2C_CR2_NACK I2C_CR2_NACK_Msk /*!< NACK generation (slave mode) */ 5039 #define I2C_CR2_NBYTES_Pos (16U) 5040 #define I2C_CR2_NBYTES_Msk (0xFFUL << I2C_CR2_NBYTES_Pos) /*!< 0x00FF0000 */ 5041 #define I2C_CR2_NBYTES I2C_CR2_NBYTES_Msk /*!< Number of bytes */ 5042 #define I2C_CR2_RELOAD_Pos (24U) 5043 #define I2C_CR2_RELOAD_Msk (0x1UL << I2C_CR2_RELOAD_Pos) /*!< 0x01000000 */ 5044 #define I2C_CR2_RELOAD I2C_CR2_RELOAD_Msk /*!< NBYTES reload mode */ 5045 #define I2C_CR2_AUTOEND_Pos (25U) 5046 #define I2C_CR2_AUTOEND_Msk (0x1UL << I2C_CR2_AUTOEND_Pos) /*!< 0x02000000 */ 5047 #define I2C_CR2_AUTOEND I2C_CR2_AUTOEND_Msk /*!< Automatic end mode (master mode) */ 5048 #define I2C_CR2_PECBYTE_Pos (26U) 5049 #define I2C_CR2_PECBYTE_Msk (0x1UL << I2C_CR2_PECBYTE_Pos) /*!< 0x04000000 */ 5050 #define I2C_CR2_PECBYTE I2C_CR2_PECBYTE_Msk /*!< Packet error checking byte */ 5051 5052 /******************* Bit definition for I2C_OAR1 register ******************/ 5053 #define I2C_OAR1_OA1_Pos (0U) 5054 #define I2C_OAR1_OA1_Msk (0x3FFUL << I2C_OAR1_OA1_Pos) /*!< 0x000003FF */ 5055 #define I2C_OAR1_OA1 I2C_OAR1_OA1_Msk /*!< Interface own address 1 */ 5056 #define I2C_OAR1_OA1MODE_Pos (10U) 5057 #define I2C_OAR1_OA1MODE_Msk (0x1UL << I2C_OAR1_OA1MODE_Pos) /*!< 0x00000400 */ 5058 #define I2C_OAR1_OA1MODE I2C_OAR1_OA1MODE_Msk /*!< Own address 1 10-bit mode */ 5059 #define I2C_OAR1_OA1EN_Pos (15U) 5060 #define I2C_OAR1_OA1EN_Msk (0x1UL << I2C_OAR1_OA1EN_Pos) /*!< 0x00008000 */ 5061 #define I2C_OAR1_OA1EN I2C_OAR1_OA1EN_Msk /*!< Own address 1 enable */ 5062 5063 /******************* Bit definition for I2C_OAR2 register ******************/ 5064 #define I2C_OAR2_OA2_Pos (1U) 5065 #define I2C_OAR2_OA2_Msk (0x7FUL << I2C_OAR2_OA2_Pos) /*!< 0x000000FE */ 5066 #define I2C_OAR2_OA2 I2C_OAR2_OA2_Msk /*!< Interface own address 2 */ 5067 #define I2C_OAR2_OA2MSK_Pos (8U) 5068 #define I2C_OAR2_OA2MSK_Msk (0x7UL << I2C_OAR2_OA2MSK_Pos) /*!< 0x00000700 */ 5069 #define I2C_OAR2_OA2MSK I2C_OAR2_OA2MSK_Msk /*!< Own address 2 masks */ 5070 #define I2C_OAR2_OA2NOMASK (0U) /*!< No mask */ 5071 #define I2C_OAR2_OA2MASK01_Pos (8U) 5072 #define I2C_OAR2_OA2MASK01_Msk (0x1UL << I2C_OAR2_OA2MASK01_Pos) /*!< 0x00000100 */ 5073 #define I2C_OAR2_OA2MASK01 I2C_OAR2_OA2MASK01_Msk /*!< OA2[1] is masked, Only OA2[7:2] are compared */ 5074 #define I2C_OAR2_OA2MASK02_Pos (9U) 5075 #define I2C_OAR2_OA2MASK02_Msk (0x1UL << I2C_OAR2_OA2MASK02_Pos) /*!< 0x00000200 */ 5076 #define I2C_OAR2_OA2MASK02 I2C_OAR2_OA2MASK02_Msk /*!< OA2[2:1] is masked, Only OA2[7:3] are compared */ 5077 #define I2C_OAR2_OA2MASK03_Pos (8U) 5078 #define I2C_OAR2_OA2MASK03_Msk (0x3UL << I2C_OAR2_OA2MASK03_Pos) /*!< 0x00000300 */ 5079 #define I2C_OAR2_OA2MASK03 I2C_OAR2_OA2MASK03_Msk /*!< OA2[3:1] is masked, Only OA2[7:4] are compared */ 5080 #define I2C_OAR2_OA2MASK04_Pos (10U) 5081 #define I2C_OAR2_OA2MASK04_Msk (0x1UL << I2C_OAR2_OA2MASK04_Pos) /*!< 0x00000400 */ 5082 #define I2C_OAR2_OA2MASK04 I2C_OAR2_OA2MASK04_Msk /*!< OA2[4:1] is masked, Only OA2[7:5] are compared */ 5083 #define I2C_OAR2_OA2MASK05_Pos (8U) 5084 #define I2C_OAR2_OA2MASK05_Msk (0x5UL << I2C_OAR2_OA2MASK05_Pos) /*!< 0x00000500 */ 5085 #define I2C_OAR2_OA2MASK05 I2C_OAR2_OA2MASK05_Msk /*!< OA2[5:1] is masked, Only OA2[7:6] are compared */ 5086 #define I2C_OAR2_OA2MASK06_Pos (9U) 5087 #define I2C_OAR2_OA2MASK06_Msk (0x3UL << I2C_OAR2_OA2MASK06_Pos) /*!< 0x00000600 */ 5088 #define I2C_OAR2_OA2MASK06 I2C_OAR2_OA2MASK06_Msk /*!< OA2[6:1] is masked, Only OA2[7] are compared */ 5089 #define I2C_OAR2_OA2MASK07_Pos (8U) 5090 #define I2C_OAR2_OA2MASK07_Msk (0x7UL << I2C_OAR2_OA2MASK07_Pos) /*!< 0x00000700 */ 5091 #define I2C_OAR2_OA2MASK07 I2C_OAR2_OA2MASK07_Msk /*!< OA2[7:1] is masked, No comparison is done */ 5092 #define I2C_OAR2_OA2EN_Pos (15U) 5093 #define I2C_OAR2_OA2EN_Msk (0x1UL << I2C_OAR2_OA2EN_Pos) /*!< 0x00008000 */ 5094 #define I2C_OAR2_OA2EN I2C_OAR2_OA2EN_Msk /*!< Own address 2 enable */ 5095 5096 /******************* Bit definition for I2C_TIMINGR register *******************/ 5097 #define I2C_TIMINGR_SCLL_Pos (0U) 5098 #define I2C_TIMINGR_SCLL_Msk (0xFFUL << I2C_TIMINGR_SCLL_Pos) /*!< 0x000000FF */ 5099 #define I2C_TIMINGR_SCLL I2C_TIMINGR_SCLL_Msk /*!< SCL low period (master mode) */ 5100 #define I2C_TIMINGR_SCLH_Pos (8U) 5101 #define I2C_TIMINGR_SCLH_Msk (0xFFUL << I2C_TIMINGR_SCLH_Pos) /*!< 0x0000FF00 */ 5102 #define I2C_TIMINGR_SCLH I2C_TIMINGR_SCLH_Msk /*!< SCL high period (master mode) */ 5103 #define I2C_TIMINGR_SDADEL_Pos (16U) 5104 #define I2C_TIMINGR_SDADEL_Msk (0xFUL << I2C_TIMINGR_SDADEL_Pos) /*!< 0x000F0000 */ 5105 #define I2C_TIMINGR_SDADEL I2C_TIMINGR_SDADEL_Msk /*!< Data hold time */ 5106 #define I2C_TIMINGR_SCLDEL_Pos (20U) 5107 #define I2C_TIMINGR_SCLDEL_Msk (0xFUL << I2C_TIMINGR_SCLDEL_Pos) /*!< 0x00F00000 */ 5108 #define I2C_TIMINGR_SCLDEL I2C_TIMINGR_SCLDEL_Msk /*!< Data setup time */ 5109 #define I2C_TIMINGR_PRESC_Pos (28U) 5110 #define I2C_TIMINGR_PRESC_Msk (0xFUL << I2C_TIMINGR_PRESC_Pos) /*!< 0xF0000000 */ 5111 #define I2C_TIMINGR_PRESC I2C_TIMINGR_PRESC_Msk /*!< Timings prescaler */ 5112 5113 /******************* Bit definition for I2C_TIMEOUTR register *******************/ 5114 #define I2C_TIMEOUTR_TIMEOUTA_Pos (0U) 5115 #define I2C_TIMEOUTR_TIMEOUTA_Msk (0xFFFUL << I2C_TIMEOUTR_TIMEOUTA_Pos) /*!< 0x00000FFF */ 5116 #define I2C_TIMEOUTR_TIMEOUTA I2C_TIMEOUTR_TIMEOUTA_Msk /*!< Bus timeout A */ 5117 #define I2C_TIMEOUTR_TIDLE_Pos (12U) 5118 #define I2C_TIMEOUTR_TIDLE_Msk (0x1UL << I2C_TIMEOUTR_TIDLE_Pos) /*!< 0x00001000 */ 5119 #define I2C_TIMEOUTR_TIDLE I2C_TIMEOUTR_TIDLE_Msk /*!< Idle clock timeout detection */ 5120 #define I2C_TIMEOUTR_TIMOUTEN_Pos (15U) 5121 #define I2C_TIMEOUTR_TIMOUTEN_Msk (0x1UL << I2C_TIMEOUTR_TIMOUTEN_Pos) /*!< 0x00008000 */ 5122 #define I2C_TIMEOUTR_TIMOUTEN I2C_TIMEOUTR_TIMOUTEN_Msk /*!< Clock timeout enable */ 5123 #define I2C_TIMEOUTR_TIMEOUTB_Pos (16U) 5124 #define I2C_TIMEOUTR_TIMEOUTB_Msk (0xFFFUL << I2C_TIMEOUTR_TIMEOUTB_Pos) /*!< 0x0FFF0000 */ 5125 #define I2C_TIMEOUTR_TIMEOUTB I2C_TIMEOUTR_TIMEOUTB_Msk /*!< Bus timeout B*/ 5126 #define I2C_TIMEOUTR_TEXTEN_Pos (31U) 5127 #define I2C_TIMEOUTR_TEXTEN_Msk (0x1UL << I2C_TIMEOUTR_TEXTEN_Pos) /*!< 0x80000000 */ 5128 #define I2C_TIMEOUTR_TEXTEN I2C_TIMEOUTR_TEXTEN_Msk /*!< Extended clock timeout enable */ 5129 5130 /****************** Bit definition for I2C_ISR register *********************/ 5131 #define I2C_ISR_TXE_Pos (0U) 5132 #define I2C_ISR_TXE_Msk (0x1UL << I2C_ISR_TXE_Pos) /*!< 0x00000001 */ 5133 #define I2C_ISR_TXE I2C_ISR_TXE_Msk /*!< Transmit data register empty */ 5134 #define I2C_ISR_TXIS_Pos (1U) 5135 #define I2C_ISR_TXIS_Msk (0x1UL << I2C_ISR_TXIS_Pos) /*!< 0x00000002 */ 5136 #define I2C_ISR_TXIS I2C_ISR_TXIS_Msk /*!< Transmit interrupt status */ 5137 #define I2C_ISR_RXNE_Pos (2U) 5138 #define I2C_ISR_RXNE_Msk (0x1UL << I2C_ISR_RXNE_Pos) /*!< 0x00000004 */ 5139 #define I2C_ISR_RXNE I2C_ISR_RXNE_Msk /*!< Receive data register not empty */ 5140 #define I2C_ISR_ADDR_Pos (3U) 5141 #define I2C_ISR_ADDR_Msk (0x1UL << I2C_ISR_ADDR_Pos) /*!< 0x00000008 */ 5142 #define I2C_ISR_ADDR I2C_ISR_ADDR_Msk /*!< Address matched (slave mode)*/ 5143 #define I2C_ISR_NACKF_Pos (4U) 5144 #define I2C_ISR_NACKF_Msk (0x1UL << I2C_ISR_NACKF_Pos) /*!< 0x00000010 */ 5145 #define I2C_ISR_NACKF I2C_ISR_NACKF_Msk /*!< NACK received flag */ 5146 #define I2C_ISR_STOPF_Pos (5U) 5147 #define I2C_ISR_STOPF_Msk (0x1UL << I2C_ISR_STOPF_Pos) /*!< 0x00000020 */ 5148 #define I2C_ISR_STOPF I2C_ISR_STOPF_Msk /*!< STOP detection flag */ 5149 #define I2C_ISR_TC_Pos (6U) 5150 #define I2C_ISR_TC_Msk (0x1UL << I2C_ISR_TC_Pos) /*!< 0x00000040 */ 5151 #define I2C_ISR_TC I2C_ISR_TC_Msk /*!< Transfer complete (master mode) */ 5152 #define I2C_ISR_TCR_Pos (7U) 5153 #define I2C_ISR_TCR_Msk (0x1UL << I2C_ISR_TCR_Pos) /*!< 0x00000080 */ 5154 #define I2C_ISR_TCR I2C_ISR_TCR_Msk /*!< Transfer complete reload */ 5155 #define I2C_ISR_BERR_Pos (8U) 5156 #define I2C_ISR_BERR_Msk (0x1UL << I2C_ISR_BERR_Pos) /*!< 0x00000100 */ 5157 #define I2C_ISR_BERR I2C_ISR_BERR_Msk /*!< Bus error */ 5158 #define I2C_ISR_ARLO_Pos (9U) 5159 #define I2C_ISR_ARLO_Msk (0x1UL << I2C_ISR_ARLO_Pos) /*!< 0x00000200 */ 5160 #define I2C_ISR_ARLO I2C_ISR_ARLO_Msk /*!< Arbitration lost */ 5161 #define I2C_ISR_OVR_Pos (10U) 5162 #define I2C_ISR_OVR_Msk (0x1UL << I2C_ISR_OVR_Pos) /*!< 0x00000400 */ 5163 #define I2C_ISR_OVR I2C_ISR_OVR_Msk /*!< Overrun/Underrun */ 5164 #define I2C_ISR_PECERR_Pos (11U) 5165 #define I2C_ISR_PECERR_Msk (0x1UL << I2C_ISR_PECERR_Pos) /*!< 0x00000800 */ 5166 #define I2C_ISR_PECERR I2C_ISR_PECERR_Msk /*!< PEC error in reception */ 5167 #define I2C_ISR_TIMEOUT_Pos (12U) 5168 #define I2C_ISR_TIMEOUT_Msk (0x1UL << I2C_ISR_TIMEOUT_Pos) /*!< 0x00001000 */ 5169 #define I2C_ISR_TIMEOUT I2C_ISR_TIMEOUT_Msk /*!< Timeout or Tlow detection flag */ 5170 #define I2C_ISR_ALERT_Pos (13U) 5171 #define I2C_ISR_ALERT_Msk (0x1UL << I2C_ISR_ALERT_Pos) /*!< 0x00002000 */ 5172 #define I2C_ISR_ALERT I2C_ISR_ALERT_Msk /*!< SMBus alert */ 5173 #define I2C_ISR_BUSY_Pos (15U) 5174 #define I2C_ISR_BUSY_Msk (0x1UL << I2C_ISR_BUSY_Pos) /*!< 0x00008000 */ 5175 #define I2C_ISR_BUSY I2C_ISR_BUSY_Msk /*!< Bus busy */ 5176 #define I2C_ISR_DIR_Pos (16U) 5177 #define I2C_ISR_DIR_Msk (0x1UL << I2C_ISR_DIR_Pos) /*!< 0x00010000 */ 5178 #define I2C_ISR_DIR I2C_ISR_DIR_Msk /*!< Transfer direction (slave mode) */ 5179 #define I2C_ISR_ADDCODE_Pos (17U) 5180 #define I2C_ISR_ADDCODE_Msk (0x7FUL << I2C_ISR_ADDCODE_Pos) /*!< 0x00FE0000 */ 5181 #define I2C_ISR_ADDCODE I2C_ISR_ADDCODE_Msk /*!< Address match code (slave mode) */ 5182 5183 /****************** Bit definition for I2C_ICR register *********************/ 5184 #define I2C_ICR_ADDRCF_Pos (3U) 5185 #define I2C_ICR_ADDRCF_Msk (0x1UL << I2C_ICR_ADDRCF_Pos) /*!< 0x00000008 */ 5186 #define I2C_ICR_ADDRCF I2C_ICR_ADDRCF_Msk /*!< Address matched clear flag */ 5187 #define I2C_ICR_NACKCF_Pos (4U) 5188 #define I2C_ICR_NACKCF_Msk (0x1UL << I2C_ICR_NACKCF_Pos) /*!< 0x00000010 */ 5189 #define I2C_ICR_NACKCF I2C_ICR_NACKCF_Msk /*!< NACK clear flag */ 5190 #define I2C_ICR_STOPCF_Pos (5U) 5191 #define I2C_ICR_STOPCF_Msk (0x1UL << I2C_ICR_STOPCF_Pos) /*!< 0x00000020 */ 5192 #define I2C_ICR_STOPCF I2C_ICR_STOPCF_Msk /*!< STOP detection clear flag */ 5193 #define I2C_ICR_BERRCF_Pos (8U) 5194 #define I2C_ICR_BERRCF_Msk (0x1UL << I2C_ICR_BERRCF_Pos) /*!< 0x00000100 */ 5195 #define I2C_ICR_BERRCF I2C_ICR_BERRCF_Msk /*!< Bus error clear flag */ 5196 #define I2C_ICR_ARLOCF_Pos (9U) 5197 #define I2C_ICR_ARLOCF_Msk (0x1UL << I2C_ICR_ARLOCF_Pos) /*!< 0x00000200 */ 5198 #define I2C_ICR_ARLOCF I2C_ICR_ARLOCF_Msk /*!< Arbitration lost clear flag */ 5199 #define I2C_ICR_OVRCF_Pos (10U) 5200 #define I2C_ICR_OVRCF_Msk (0x1UL << I2C_ICR_OVRCF_Pos) /*!< 0x00000400 */ 5201 #define I2C_ICR_OVRCF I2C_ICR_OVRCF_Msk /*!< Overrun/Underrun clear flag */ 5202 #define I2C_ICR_PECCF_Pos (11U) 5203 #define I2C_ICR_PECCF_Msk (0x1UL << I2C_ICR_PECCF_Pos) /*!< 0x00000800 */ 5204 #define I2C_ICR_PECCF I2C_ICR_PECCF_Msk /*!< PAC error clear flag */ 5205 #define I2C_ICR_TIMOUTCF_Pos (12U) 5206 #define I2C_ICR_TIMOUTCF_Msk (0x1UL << I2C_ICR_TIMOUTCF_Pos) /*!< 0x00001000 */ 5207 #define I2C_ICR_TIMOUTCF I2C_ICR_TIMOUTCF_Msk /*!< Timeout clear flag */ 5208 #define I2C_ICR_ALERTCF_Pos (13U) 5209 #define I2C_ICR_ALERTCF_Msk (0x1UL << I2C_ICR_ALERTCF_Pos) /*!< 0x00002000 */ 5210 #define I2C_ICR_ALERTCF I2C_ICR_ALERTCF_Msk /*!< Alert clear flag */ 5211 5212 /****************** Bit definition for I2C_PECR register *********************/ 5213 #define I2C_PECR_PEC_Pos (0U) 5214 #define I2C_PECR_PEC_Msk (0xFFUL << I2C_PECR_PEC_Pos) /*!< 0x000000FF */ 5215 #define I2C_PECR_PEC I2C_PECR_PEC_Msk /*!< PEC register */ 5216 5217 /****************** Bit definition for I2C_RXDR register *********************/ 5218 #define I2C_RXDR_RXDATA_Pos (0U) 5219 #define I2C_RXDR_RXDATA_Msk (0xFFUL << I2C_RXDR_RXDATA_Pos) /*!< 0x000000FF */ 5220 #define I2C_RXDR_RXDATA I2C_RXDR_RXDATA_Msk /*!< 8-bit receive data */ 5221 5222 /****************** Bit definition for I2C_TXDR register *********************/ 5223 #define I2C_TXDR_TXDATA_Pos (0U) 5224 #define I2C_TXDR_TXDATA_Msk (0xFFUL << I2C_TXDR_TXDATA_Pos) /*!< 0x000000FF */ 5225 #define I2C_TXDR_TXDATA I2C_TXDR_TXDATA_Msk /*!< 8-bit transmit data */ 5226 5227 5228 /******************************************************************************/ 5229 /* */ 5230 /* Independent WATCHDOG (IWDG) */ 5231 /* */ 5232 /******************************************************************************/ 5233 /******************* Bit definition for IWDG_KR register ********************/ 5234 #define IWDG_KR_KEY_Pos (0U) 5235 #define IWDG_KR_KEY_Msk (0xFFFFUL << IWDG_KR_KEY_Pos) /*!< 0x0000FFFF */ 5236 #define IWDG_KR_KEY IWDG_KR_KEY_Msk /*!<Key value (write only, read 0000h) */ 5237 5238 /******************* Bit definition for IWDG_PR register ********************/ 5239 #define IWDG_PR_PR_Pos (0U) 5240 #define IWDG_PR_PR_Msk (0x7UL << IWDG_PR_PR_Pos) /*!< 0x00000007 */ 5241 #define IWDG_PR_PR IWDG_PR_PR_Msk /*!<PR[2:0] (Prescaler divider) */ 5242 #define IWDG_PR_PR_0 (0x1UL << IWDG_PR_PR_Pos) /*!< 0x00000001 */ 5243 #define IWDG_PR_PR_1 (0x2UL << IWDG_PR_PR_Pos) /*!< 0x00000002 */ 5244 #define IWDG_PR_PR_2 (0x4UL << IWDG_PR_PR_Pos) /*!< 0x00000004 */ 5245 5246 /******************* Bit definition for IWDG_RLR register *******************/ 5247 #define IWDG_RLR_RL_Pos (0U) 5248 #define IWDG_RLR_RL_Msk (0xFFFUL << IWDG_RLR_RL_Pos) /*!< 0x00000FFF */ 5249 #define IWDG_RLR_RL IWDG_RLR_RL_Msk /*!<Watchdog counter reload value */ 5250 5251 /******************* Bit definition for IWDG_SR register ********************/ 5252 #define IWDG_SR_PVU_Pos (0U) 5253 #define IWDG_SR_PVU_Msk (0x1UL << IWDG_SR_PVU_Pos) /*!< 0x00000001 */ 5254 #define IWDG_SR_PVU IWDG_SR_PVU_Msk /*!< Watchdog prescaler value update */ 5255 #define IWDG_SR_RVU_Pos (1U) 5256 #define IWDG_SR_RVU_Msk (0x1UL << IWDG_SR_RVU_Pos) /*!< 0x00000002 */ 5257 #define IWDG_SR_RVU IWDG_SR_RVU_Msk /*!< Watchdog counter reload value update */ 5258 #define IWDG_SR_WVU_Pos (2U) 5259 #define IWDG_SR_WVU_Msk (0x1UL << IWDG_SR_WVU_Pos) /*!< 0x00000004 */ 5260 #define IWDG_SR_WVU IWDG_SR_WVU_Msk /*!< Watchdog counter window value update */ 5261 5262 /******************* Bit definition for IWDG_KR register ********************/ 5263 #define IWDG_WINR_WIN_Pos (0U) 5264 #define IWDG_WINR_WIN_Msk (0xFFFUL << IWDG_WINR_WIN_Pos) /*!< 0x00000FFF */ 5265 #define IWDG_WINR_WIN IWDG_WINR_WIN_Msk /*!< Watchdog counter window value */ 5266 5267 5268 /******************************************************************************/ 5269 /* */ 5270 /* Power Control */ 5271 /* */ 5272 /******************************************************************************/ 5273 #define PWR_PVM_SUPPORT /*!< PWR feature available only on specific devices: Power Voltage Monitoring feature */ 5274 #define PWR_PVD_SUPPORT /*!< PWR feature available only on specific devices: Power Voltage Detection feature */ 5275 #define PWR_BOR_SUPPORT /*!< PWR feature available only on specific devices: Brown-Out Reset feature */ 5276 #define PWR_SHDW_SUPPORT /*!< PWR feature available only on specific devices: Shutdown mode */ 5277 5278 /******************** Bit definition for PWR_CR1 register ********************/ 5279 #define PWR_CR1_LPMS_Pos (0U) 5280 #define PWR_CR1_LPMS_Msk (0x7UL << PWR_CR1_LPMS_Pos) /*!< 0x00000007 */ 5281 #define PWR_CR1_LPMS PWR_CR1_LPMS_Msk /*!< Low Power Mode Selection */ 5282 #define PWR_CR1_LPMS_0 (0x1UL << PWR_CR1_LPMS_Pos) /*!< 0x00000001 */ 5283 #define PWR_CR1_LPMS_1 (0x2UL << PWR_CR1_LPMS_Pos) /*!< 0x00000002 */ 5284 #define PWR_CR1_LPMS_2 (0x4UL << PWR_CR1_LPMS_Pos) /*!< 0x00000004 */ 5285 #define PWR_CR1_FPD_STOP_Pos (3U) 5286 #define PWR_CR1_FPD_STOP_Msk (0x1UL << PWR_CR1_FPD_STOP_Pos) /*!< 0x00000008 */ 5287 #define PWR_CR1_FPD_STOP PWR_CR1_FPD_STOP_Msk /*!< Flash power down mode during stop */ 5288 #define PWR_CR1_FPD_LPRUN_Pos (4U) 5289 #define PWR_CR1_FPD_LPRUN_Msk (0x1UL << PWR_CR1_FPD_LPRUN_Pos) /*!< 0x00000010 */ 5290 #define PWR_CR1_FPD_LPRUN PWR_CR1_FPD_LPRUN_Msk /*!< Flash power down mode during run */ 5291 #define PWR_CR1_FPD_LPSLP_Pos (5U) 5292 #define PWR_CR1_FPD_LPSLP_Msk (0x1UL << PWR_CR1_FPD_LPSLP_Pos) /*!< 0x00000020 */ 5293 #define PWR_CR1_FPD_LPSLP PWR_CR1_FPD_LPSLP_Msk /*!< Flash power down mode during sleep */ 5294 #define PWR_CR1_DBP_Pos (8U) 5295 #define PWR_CR1_DBP_Msk (0x1UL << PWR_CR1_DBP_Pos) /*!< 0x00000100 */ 5296 #define PWR_CR1_DBP PWR_CR1_DBP_Msk /*!< Disable Backup Domain write protection */ 5297 #define PWR_CR1_VOS_Pos (9U) 5298 #define PWR_CR1_VOS_Msk (0x3UL << PWR_CR1_VOS_Pos) /*!< 0x00000600 */ 5299 #define PWR_CR1_VOS PWR_CR1_VOS_Msk /*!< Voltage scaling */ 5300 #define PWR_CR1_VOS_0 (0x1UL << PWR_CR1_VOS_Pos) /*!< Voltage scaling bit 0 */ 5301 #define PWR_CR1_VOS_1 (0x2UL << PWR_CR1_VOS_Pos) /*!< Voltage scaling bit 1 */ 5302 #define PWR_CR1_LPR_Pos (14U) 5303 #define PWR_CR1_LPR_Msk (0x1UL << PWR_CR1_LPR_Pos) /*!< 0x00004000 */ 5304 #define PWR_CR1_LPR PWR_CR1_LPR_Msk /*!< Regulator Low-Power Run mode */ 5305 5306 /******************** Bit definition for PWR_CR2 register ********************/ 5307 #define PWR_CR2_PVDE_Pos (0U) 5308 #define PWR_CR2_PVDE_Msk (0x1UL << PWR_CR2_PVDE_Pos) /*!< 0x00000001 */ 5309 #define PWR_CR2_PVDE PWR_CR2_PVDE_Msk /*!< Programmable Voltage Detector Enable */ 5310 #define PWR_CR2_PVDFT_Pos (1U) 5311 #define PWR_CR2_PVDFT_Msk (0x7UL << PWR_CR2_PVDFT_Pos) /*!< 0x0000000E */ 5312 #define PWR_CR2_PVDFT PWR_CR2_PVDFT_Msk /*!< PVD Falling Threshold Selection bit field */ 5313 #define PWR_CR2_PVDFT_0 (0x1UL << PWR_CR2_PVDFT_Pos) /*!< 0x00000002 */ 5314 #define PWR_CR2_PVDFT_1 (0x2UL << PWR_CR2_PVDFT_Pos) /*!< 0x00000004 */ 5315 #define PWR_CR2_PVDFT_2 (0x4UL << PWR_CR2_PVDFT_Pos) /*!< 0x00000008 */ 5316 #define PWR_CR2_PVDRT_Pos (4U) 5317 #define PWR_CR2_PVDRT_Msk (0x7UL << PWR_CR2_PVDRT_Pos) /*!< 0x00000070 */ 5318 #define PWR_CR2_PVDRT PWR_CR2_PVDRT_Msk /*!< PVD Rising Threshold Selection bit field */ 5319 #define PWR_CR2_PVDRT_0 (0x1UL << PWR_CR2_PVDRT_Pos) /*!< 0x00000010 */ 5320 #define PWR_CR2_PVDRT_1 (0x2UL << PWR_CR2_PVDRT_Pos) /*!< 0x00000020 */ 5321 #define PWR_CR2_PVDRT_2 (0x4UL << PWR_CR2_PVDRT_Pos) /*!< 0x00000040 */ 5322 #define PWR_CR2_PVMEN_USB_Pos (8U) 5323 #define PWR_CR2_PVMEN_USB_Msk (0x1UL << PWR_CR2_PVMEN_USB_Pos) /*!< 0x00000100 */ 5324 #define PWR_CR2_PVMEN_USB PWR_CR2_PVMEN_USB_Msk /*!< USB Peripheral Voltage Monitor Enable */ 5325 #define PWR_CR2_IOSV_Pos (9U) 5326 #define PWR_CR2_IOSV_Msk (0x1UL << PWR_CR2_IOSV_Pos) /*!< 0x00000200 */ 5327 #define PWR_CR2_IOSV PWR_CR2_IOSV_Msk /*!< VDDIO2 independent I/Os Supply Valid */ 5328 #define PWR_CR2_USV_Pos (10U) 5329 #define PWR_CR2_USV_Msk (0x1UL << PWR_CR2_USV_Pos) /*!< 0x00000400 */ 5330 #define PWR_CR2_USV PWR_CR2_USV_Msk /*!< VDD USB Supply Valid */ 5331 5332 /******************** Bit definition for PWR_CR3 register ********************/ 5333 #define PWR_CR3_EWUP_Pos (0U) 5334 #define PWR_CR3_EWUP_Msk (0x3FUL << PWR_CR3_EWUP_Pos) /*!< 0x0000003F */ 5335 #define PWR_CR3_EWUP PWR_CR3_EWUP_Msk /*!< Enable all Wake-Up Pins */ 5336 #define PWR_CR3_EWUP1_Pos (0U) 5337 #define PWR_CR3_EWUP1_Msk (0x1UL << PWR_CR3_EWUP1_Pos) /*!< 0x00000001 */ 5338 #define PWR_CR3_EWUP1 PWR_CR3_EWUP1_Msk /*!< Enable WKUP pin 1 */ 5339 #define PWR_CR3_EWUP2_Pos (1U) 5340 #define PWR_CR3_EWUP2_Msk (0x1UL << PWR_CR3_EWUP2_Pos) /*!< 0x00000002 */ 5341 #define PWR_CR3_EWUP2 PWR_CR3_EWUP2_Msk /*!< Enable WKUP pin 2 */ 5342 #define PWR_CR3_EWUP3_Pos (2U) 5343 #define PWR_CR3_EWUP3_Msk (0x1UL << PWR_CR3_EWUP3_Pos) /*!< 0x00000004 */ 5344 #define PWR_CR3_EWUP3 PWR_CR3_EWUP3_Msk /*!< Enable WKUP pin 3 */ 5345 #define PWR_CR3_EWUP4_Pos (3U) 5346 #define PWR_CR3_EWUP4_Msk (0x1UL << PWR_CR3_EWUP4_Pos) /*!< 0x00000008 */ 5347 #define PWR_CR3_EWUP4 PWR_CR3_EWUP4_Msk /*!< Enable WKUP pin 4 */ 5348 #define PWR_CR3_EWUP5_Pos (4U) 5349 #define PWR_CR3_EWUP5_Msk (0x1UL << PWR_CR3_EWUP5_Pos) /*!< 0x00000010 */ 5350 #define PWR_CR3_EWUP5 PWR_CR3_EWUP5_Msk /*!< Enable WKUP pin 5 */ 5351 #define PWR_CR3_EWUP6_Pos (5U) 5352 #define PWR_CR3_EWUP6_Msk (0x1UL << PWR_CR3_EWUP6_Pos) /*!< 0x00000020 */ 5353 #define PWR_CR3_EWUP6 PWR_CR3_EWUP6_Msk /*!< Enable WKUP pin 6 */ 5354 #define PWR_CR3_RRS_Pos (8U) 5355 #define PWR_CR3_RRS_Msk (0x1UL << PWR_CR3_RRS_Pos) /*!< 0x00000100 */ 5356 #define PWR_CR3_RRS PWR_CR3_RRS_Msk /*!< RAM retention in Standby mode */ 5357 #define PWR_CR3_ENB_ULP_Pos (9U) 5358 #define PWR_CR3_ENB_ULP_Msk (0x1UL << PWR_CR3_ENB_ULP_Pos) /*!< 0x00000200 */ 5359 #define PWR_CR3_ENB_ULP PWR_CR3_ENB_ULP_Msk /*!< Enable sampling resistor bridge in the LPMU_RESET block */ 5360 #define PWR_CR3_APC_Pos (10U) 5361 #define PWR_CR3_APC_Msk (0x1UL << PWR_CR3_APC_Pos) /*!< 0x00000400 */ 5362 #define PWR_CR3_APC PWR_CR3_APC_Msk /*!< Apply pull-up and pull-down configuration */ 5363 #define PWR_CR3_EIWUL_Pos (15U) 5364 #define PWR_CR3_EIWUL_Msk (0x1UL << PWR_CR3_EIWUL_Pos) /*!< 0x00008000 */ 5365 #define PWR_CR3_EIWUL PWR_CR3_EIWUL_Msk /*!< Enable Internal Wake-up line */ 5366 5367 /******************** Bit definition for PWR_CR4 register ********************/ 5368 #define PWR_CR4_WP_Pos (0U) 5369 #define PWR_CR4_WP_Msk (0x3FUL << PWR_CR4_WP_Pos) /*!< 0x0000003F */ 5370 #define PWR_CR4_WP PWR_CR4_WP_Msk /*!< all Wake-Up Pin polarity */ 5371 #define PWR_CR4_WP1_Pos (0U) 5372 #define PWR_CR4_WP1_Msk (0x1UL << PWR_CR4_WP1_Pos) /*!< 0x00000001 */ 5373 #define PWR_CR4_WP1 PWR_CR4_WP1_Msk /*!< Wake-Up Pin 1 polarity */ 5374 #define PWR_CR4_WP2_Pos (1U) 5375 #define PWR_CR4_WP2_Msk (0x1UL << PWR_CR4_WP2_Pos) /*!< 0x00000002 */ 5376 #define PWR_CR4_WP2 PWR_CR4_WP2_Msk /*!< Wake-Up Pin 2 polarity */ 5377 #define PWR_CR4_WP3_Pos (2U) 5378 #define PWR_CR4_WP3_Msk (0x1UL << PWR_CR4_WP3_Pos) /*!< 0x00000004 */ 5379 #define PWR_CR4_WP3 PWR_CR4_WP3_Msk /*!< Wake-Up Pin 3 polarity */ 5380 #define PWR_CR4_WP4_Pos (3U) 5381 #define PWR_CR4_WP4_Msk (0x1UL << PWR_CR4_WP4_Pos) /*!< 0x00000008 */ 5382 #define PWR_CR4_WP4 PWR_CR4_WP4_Msk /*!< Wake-Up Pin 4 polarity */ 5383 #define PWR_CR4_WP5_Pos (4U) 5384 #define PWR_CR4_WP5_Msk (0x1UL << PWR_CR4_WP5_Pos) /*!< 0x00000010 */ 5385 #define PWR_CR4_WP5 PWR_CR4_WP5_Msk /*!< Wake-Up Pin 5 polarity */ 5386 #define PWR_CR4_WP6_Pos (5U) 5387 #define PWR_CR4_WP6_Msk (0x1UL << PWR_CR4_WP6_Pos) /*!< 0x00000020 */ 5388 #define PWR_CR4_WP6 PWR_CR4_WP6_Msk /*!< Wake-Up Pin 6 polarity */ 5389 #define PWR_CR4_VBE_Pos (8U) 5390 #define PWR_CR4_VBE_Msk (0x1UL << PWR_CR4_VBE_Pos) /*!< 0x00000100 */ 5391 #define PWR_CR4_VBE PWR_CR4_VBE_Msk /*!< VBAT Battery charging Enable */ 5392 #define PWR_CR4_VBRS_Pos (9U) 5393 #define PWR_CR4_VBRS_Msk (0x1UL << PWR_CR4_VBRS_Pos) /*!< 0x00000200 */ 5394 #define PWR_CR4_VBRS PWR_CR4_VBRS_Msk /*!< VBAT Battery charging Resistor Selection */ 5395 5396 /******************** Bit definition for PWR_SR1 register ********************/ 5397 #define PWR_SR1_WUF_Pos (0U) 5398 #define PWR_SR1_WUF_Msk (0x3FUL << PWR_SR1_WUF_Pos) /*!< 0x0000003F */ 5399 #define PWR_SR1_WUF PWR_SR1_WUF_Msk /*!< Wakeup Flags */ 5400 #define PWR_SR1_WUF1_Pos (0U) 5401 #define PWR_SR1_WUF1_Msk (0x1UL << PWR_SR1_WUF1_Pos) /*!< 0x00000001 */ 5402 #define PWR_SR1_WUF1 PWR_SR1_WUF1_Msk /*!< Wakeup Flag 1 */ 5403 #define PWR_SR1_WUF2_Pos (1U) 5404 #define PWR_SR1_WUF2_Msk (0x1UL << PWR_SR1_WUF2_Pos) /*!< 0x00000002 */ 5405 #define PWR_SR1_WUF2 PWR_SR1_WUF2_Msk /*!< Wakeup Flag 2 */ 5406 #define PWR_SR1_WUF3_Pos (2U) 5407 #define PWR_SR1_WUF3_Msk (0x1UL << PWR_SR1_WUF3_Pos) /*!< 0x00000004 */ 5408 #define PWR_SR1_WUF3 PWR_SR1_WUF3_Msk /*!< Wakeup Flag 3 */ 5409 #define PWR_SR1_WUF4_Pos (3U) 5410 #define PWR_SR1_WUF4_Msk (0x1UL << PWR_SR1_WUF4_Pos) /*!< 0x00000008 */ 5411 #define PWR_SR1_WUF4 PWR_SR1_WUF4_Msk /*!< Wakeup Flag 4 */ 5412 #define PWR_SR1_WUF5_Pos (4U) 5413 #define PWR_SR1_WUF5_Msk (0x1UL << PWR_SR1_WUF5_Pos) /*!< 0x00000010 */ 5414 #define PWR_SR1_WUF5 PWR_SR1_WUF5_Msk /*!< Wakeup Flag 5 */ 5415 #define PWR_SR1_WUF6_Pos (5U) 5416 #define PWR_SR1_WUF6_Msk (0x1UL << PWR_SR1_WUF6_Pos) /*!< 0x00000020 */ 5417 #define PWR_SR1_WUF6 PWR_SR1_WUF6_Msk /*!< Wakeup Flag 6 */ 5418 #define PWR_SR1_SBF_Pos (8U) 5419 #define PWR_SR1_SBF_Msk (0x1UL << PWR_SR1_SBF_Pos) /*!< 0x00000100 */ 5420 #define PWR_SR1_SBF PWR_SR1_SBF_Msk /*!< Standby Flag */ 5421 #define PWR_SR1_WUFI_Pos (15U) 5422 #define PWR_SR1_WUFI_Msk (0x1UL << PWR_SR1_WUFI_Pos) /*!< 0x00008000 */ 5423 #define PWR_SR1_WUFI PWR_SR1_WUFI_Msk /*!< Wakeup Flag Internal */ 5424 5425 /******************** Bit definition for PWR_SR2 register ********************/ 5426 #define PWR_SR2_FLASH_RDY_Pos (7U) 5427 #define PWR_SR2_FLASH_RDY_Msk (0x1UL << PWR_SR2_FLASH_RDY_Pos) /*!< 0x00000080 */ 5428 #define PWR_SR2_FLASH_RDY PWR_SR2_FLASH_RDY_Msk /*!< Flash Ready */ 5429 #define PWR_SR2_REGLPS_Pos (8U) 5430 #define PWR_SR2_REGLPS_Msk (0x1UL << PWR_SR2_REGLPS_Pos) /*!< 0x00000100 */ 5431 #define PWR_SR2_REGLPS PWR_SR2_REGLPS_Msk /*!< Regulator Low Power started */ 5432 #define PWR_SR2_REGLPF_Pos (9U) 5433 #define PWR_SR2_REGLPF_Msk (0x1UL << PWR_SR2_REGLPF_Pos) /*!< 0x00000200 */ 5434 #define PWR_SR2_REGLPF PWR_SR2_REGLPF_Msk /*!< Regulator Low Power flag */ 5435 #define PWR_SR2_VOSF_Pos (10U) 5436 #define PWR_SR2_VOSF_Msk (0x1UL << PWR_SR2_VOSF_Pos) /*!< 0x00000400 */ 5437 #define PWR_SR2_VOSF PWR_SR2_VOSF_Msk /*!< Voltage Scaling Flag */ 5438 #define PWR_SR2_PVDO_Pos (11U) 5439 #define PWR_SR2_PVDO_Msk (0x1UL << PWR_SR2_PVDO_Pos) /*!< 0x00000800 */ 5440 #define PWR_SR2_PVDO PWR_SR2_PVDO_Msk /*!< Power voltage detector output */ 5441 #define PWR_SR2_PVMO_USB_Pos (13U) 5442 #define PWR_SR2_PVMO_USB_Msk (0x1UL << PWR_SR2_PVMO_USB_Pos) /*!< 0x00002000 */ 5443 #define PWR_SR2_PVMO_USB PWR_SR2_PVMO_USB_Msk /*!< USB Peripheral Voltage Monitoring Output */ 5444 5445 /******************** Bit definition for PWR_SCR register ********************/ 5446 #define PWR_SCR_CWUF_Pos (0U) 5447 #define PWR_SCR_CWUF_Msk (0x3FUL << PWR_SCR_CWUF_Pos) /*!< 0x0000003F */ 5448 #define PWR_SCR_CWUF PWR_SCR_CWUF_Msk /*!< Clear Wake-up Flags */ 5449 #define PWR_SCR_CWUF1_Pos (0U) 5450 #define PWR_SCR_CWUF1_Msk (0x1UL << PWR_SCR_CWUF1_Pos) /*!< 0x00000001 */ 5451 #define PWR_SCR_CWUF1 PWR_SCR_CWUF1_Msk /*!< Clear Wake-up Flag 1 */ 5452 #define PWR_SCR_CWUF2_Pos (1U) 5453 #define PWR_SCR_CWUF2_Msk (0x1UL << PWR_SCR_CWUF2_Pos) /*!< 0x00000002 */ 5454 #define PWR_SCR_CWUF2 PWR_SCR_CWUF2_Msk /*!< Clear Wake-up Flag 2 */ 5455 #define PWR_SCR_CWUF3_Pos (2U) 5456 #define PWR_SCR_CWUF3_Msk (0x1UL << PWR_SCR_CWUF3_Pos) /*!< 0x00000004 */ 5457 #define PWR_SCR_CWUF3 PWR_SCR_CWUF3_Msk /*!< Clear Wake-up Flag 3 */ 5458 #define PWR_SCR_CWUF4_Pos (3U) 5459 #define PWR_SCR_CWUF4_Msk (0x1UL << PWR_SCR_CWUF4_Pos) /*!< 0x00000008 */ 5460 #define PWR_SCR_CWUF4 PWR_SCR_CWUF4_Msk /*!< Clear Wake-up Flag 4 */ 5461 #define PWR_SCR_CWUF5_Pos (4U) 5462 #define PWR_SCR_CWUF5_Msk (0x1UL << PWR_SCR_CWUF5_Pos) /*!< 0x00000010 */ 5463 #define PWR_SCR_CWUF5 PWR_SCR_CWUF5_Msk /*!< Clear Wake-up Flag 5 */ 5464 #define PWR_SCR_CWUF6_Pos (5U) 5465 #define PWR_SCR_CWUF6_Msk (0x1UL << PWR_SCR_CWUF6_Pos) /*!< 0x00000020 */ 5466 #define PWR_SCR_CWUF6 PWR_SCR_CWUF6_Msk /*!< Clear Wake-up Flag 6 */ 5467 #define PWR_SCR_CSBF_Pos (8U) 5468 #define PWR_SCR_CSBF_Msk (0x1UL << PWR_SCR_CSBF_Pos) /*!< 0x00000100 */ 5469 #define PWR_SCR_CSBF PWR_SCR_CSBF_Msk /*!< Clear Standby Flag */ 5470 5471 /******************** Bit definition for PWR_PUCRA register *****************/ 5472 #define PWR_PUCRA_PU0_Pos (0U) 5473 #define PWR_PUCRA_PU0_Msk (0x1UL << PWR_PUCRA_PU0_Pos) /*!< 0x00000001 */ 5474 #define PWR_PUCRA_PU0 PWR_PUCRA_PU0_Msk /*!< Pin PA0 Pull-Up set */ 5475 #define PWR_PUCRA_PU1_Pos (1U) 5476 #define PWR_PUCRA_PU1_Msk (0x1UL << PWR_PUCRA_PU1_Pos) /*!< 0x00000002 */ 5477 #define PWR_PUCRA_PU1 PWR_PUCRA_PU1_Msk /*!< Pin PA1 Pull-Up set */ 5478 #define PWR_PUCRA_PU2_Pos (2U) 5479 #define PWR_PUCRA_PU2_Msk (0x1UL << PWR_PUCRA_PU2_Pos) /*!< 0x00000004 */ 5480 #define PWR_PUCRA_PU2 PWR_PUCRA_PU2_Msk /*!< Pin PA2 Pull-Up set */ 5481 #define PWR_PUCRA_PU3_Pos (3U) 5482 #define PWR_PUCRA_PU3_Msk (0x1UL << PWR_PUCRA_PU3_Pos) /*!< 0x00000008 */ 5483 #define PWR_PUCRA_PU3 PWR_PUCRA_PU3_Msk /*!< Pin PA3 Pull-Up set */ 5484 #define PWR_PUCRA_PU4_Pos (4U) 5485 #define PWR_PUCRA_PU4_Msk (0x1UL << PWR_PUCRA_PU4_Pos) /*!< 0x00000010 */ 5486 #define PWR_PUCRA_PU4 PWR_PUCRA_PU4_Msk /*!< Pin PA4 Pull-Up set */ 5487 #define PWR_PUCRA_PU5_Pos (5U) 5488 #define PWR_PUCRA_PU5_Msk (0x1UL << PWR_PUCRA_PU5_Pos) /*!< 0x00000020 */ 5489 #define PWR_PUCRA_PU5 PWR_PUCRA_PU5_Msk /*!< Pin PA5 Pull-Up set */ 5490 #define PWR_PUCRA_PU6_Pos (6U) 5491 #define PWR_PUCRA_PU6_Msk (0x1UL << PWR_PUCRA_PU6_Pos) /*!< 0x00000040 */ 5492 #define PWR_PUCRA_PU6 PWR_PUCRA_PU6_Msk /*!< Pin PA6 Pull-Up set */ 5493 #define PWR_PUCRA_PU7_Pos (7U) 5494 #define PWR_PUCRA_PU7_Msk (0x1UL << PWR_PUCRA_PU7_Pos) /*!< 0x00000080 */ 5495 #define PWR_PUCRA_PU7 PWR_PUCRA_PU7_Msk /*!< Pin PA7 Pull-Up set */ 5496 #define PWR_PUCRA_PU8_Pos (8U) 5497 #define PWR_PUCRA_PU8_Msk (0x1UL << PWR_PUCRA_PU8_Pos) /*!< 0x00000100 */ 5498 #define PWR_PUCRA_PU8 PWR_PUCRA_PU8_Msk /*!< Pin PA8 Pull-Up set */ 5499 #define PWR_PUCRA_PU9_Pos (9U) 5500 #define PWR_PUCRA_PU9_Msk (0x1UL << PWR_PUCRA_PU9_Pos) /*!< 0x00000200 */ 5501 #define PWR_PUCRA_PU9 PWR_PUCRA_PU9_Msk /*!< Pin PA9 Pull-Up set */ 5502 #define PWR_PUCRA_PU10_Pos (10U) 5503 #define PWR_PUCRA_PU10_Msk (0x1UL << PWR_PUCRA_PU10_Pos) /*!< 0x00000400 */ 5504 #define PWR_PUCRA_PU10 PWR_PUCRA_PU10_Msk /*!< Pin PA10 Pull-Up set */ 5505 #define PWR_PUCRA_PU11_Pos (11U) 5506 #define PWR_PUCRA_PU11_Msk (0x1UL << PWR_PUCRA_PU11_Pos) /*!< 0x00000800 */ 5507 #define PWR_PUCRA_PU11 PWR_PUCRA_PU11_Msk /*!< Pin PA11 Pull-Up set */ 5508 #define PWR_PUCRA_PU12_Pos (12U) 5509 #define PWR_PUCRA_PU12_Msk (0x1UL << PWR_PUCRA_PU12_Pos) /*!< 0x00001000 */ 5510 #define PWR_PUCRA_PU12 PWR_PUCRA_PU12_Msk /*!< Pin PA12 Pull-Up set */ 5511 #define PWR_PUCRA_PU13_Pos (13U) 5512 #define PWR_PUCRA_PU13_Msk (0x1UL << PWR_PUCRA_PU13_Pos) /*!< 0x00002000 */ 5513 #define PWR_PUCRA_PU13 PWR_PUCRA_PU13_Msk /*!< Pin PA13 Pull-Up set */ 5514 #define PWR_PUCRA_PU14_Pos (14U) 5515 #define PWR_PUCRA_PU14_Msk (0x1UL << PWR_PUCRA_PU14_Pos) /*!< 0x00004000 */ 5516 #define PWR_PUCRA_PU14 PWR_PUCRA_PU14_Msk /*!< Pin PA14 Pull-Up set */ 5517 #define PWR_PUCRA_PU15_Pos (15U) 5518 #define PWR_PUCRA_PU15_Msk (0x1UL << PWR_PUCRA_PU15_Pos) /*!< 0x00008000 */ 5519 #define PWR_PUCRA_PU15 PWR_PUCRA_PU15_Msk /*!< Pin PA15 Pull-Up set */ 5520 5521 /******************** Bit definition for PWR_PDCRA register *****************/ 5522 #define PWR_PDCRA_PD0_Pos (0U) 5523 #define PWR_PDCRA_PD0_Msk (0x1UL << PWR_PDCRA_PD0_Pos) /*!< 0x00000001 */ 5524 #define PWR_PDCRA_PD0 PWR_PDCRA_PD0_Msk /*!< Pin PA0 Pull-Down set */ 5525 #define PWR_PDCRA_PD1_Pos (1U) 5526 #define PWR_PDCRA_PD1_Msk (0x1UL << PWR_PDCRA_PD1_Pos) /*!< 0x00000002 */ 5527 #define PWR_PDCRA_PD1 PWR_PDCRA_PD1_Msk /*!< Pin PA1 Pull-Down set */ 5528 #define PWR_PDCRA_PD2_Pos (2U) 5529 #define PWR_PDCRA_PD2_Msk (0x1UL << PWR_PDCRA_PD2_Pos) /*!< 0x00000004 */ 5530 #define PWR_PDCRA_PD2 PWR_PDCRA_PD2_Msk /*!< Pin PA2 Pull-Down set */ 5531 #define PWR_PDCRA_PD3_Pos (3U) 5532 #define PWR_PDCRA_PD3_Msk (0x1UL << PWR_PDCRA_PD3_Pos) /*!< 0x00000008 */ 5533 #define PWR_PDCRA_PD3 PWR_PDCRA_PD3_Msk /*!< Pin PA3 Pull-Down set */ 5534 #define PWR_PDCRA_PD4_Pos (4U) 5535 #define PWR_PDCRA_PD4_Msk (0x1UL << PWR_PDCRA_PD4_Pos) /*!< 0x00000010 */ 5536 #define PWR_PDCRA_PD4 PWR_PDCRA_PD4_Msk /*!< Pin PA4 Pull-Down set */ 5537 #define PWR_PDCRA_PD5_Pos (5U) 5538 #define PWR_PDCRA_PD5_Msk (0x1UL << PWR_PDCRA_PD5_Pos) /*!< 0x00000020 */ 5539 #define PWR_PDCRA_PD5 PWR_PDCRA_PD5_Msk /*!< Pin PA5 Pull-Down set */ 5540 #define PWR_PDCRA_PD6_Pos (6U) 5541 #define PWR_PDCRA_PD6_Msk (0x1UL << PWR_PDCRA_PD6_Pos) /*!< 0x00000040 */ 5542 #define PWR_PDCRA_PD6 PWR_PDCRA_PD6_Msk /*!< Pin PA6 Pull-Down set */ 5543 #define PWR_PDCRA_PD7_Pos (7U) 5544 #define PWR_PDCRA_PD7_Msk (0x1UL << PWR_PDCRA_PD7_Pos) /*!< 0x00000080 */ 5545 #define PWR_PDCRA_PD7 PWR_PDCRA_PD7_Msk /*!< Pin PA7 Pull-Down set */ 5546 #define PWR_PDCRA_PD8_Pos (8U) 5547 #define PWR_PDCRA_PD8_Msk (0x1UL << PWR_PDCRA_PD8_Pos) /*!< 0x00000100 */ 5548 #define PWR_PDCRA_PD8 PWR_PDCRA_PD8_Msk /*!< Pin PA8 Pull-Down set */ 5549 #define PWR_PDCRA_PD9_Pos (9U) 5550 #define PWR_PDCRA_PD9_Msk (0x1UL << PWR_PDCRA_PD9_Pos) /*!< 0x00000200 */ 5551 #define PWR_PDCRA_PD9 PWR_PDCRA_PD9_Msk /*!< Pin PA9 Pull-Down set */ 5552 #define PWR_PDCRA_PD10_Pos (10U) 5553 #define PWR_PDCRA_PD10_Msk (0x1UL << PWR_PDCRA_PD10_Pos) /*!< 0x00000400 */ 5554 #define PWR_PDCRA_PD10 PWR_PDCRA_PD10_Msk /*!< Pin PA10 Pull-Down set */ 5555 #define PWR_PDCRA_PD11_Pos (11U) 5556 #define PWR_PDCRA_PD11_Msk (0x1UL << PWR_PDCRA_PD11_Pos) /*!< 0x00000800 */ 5557 #define PWR_PDCRA_PD11 PWR_PDCRA_PD11_Msk /*!< Pin PA11 Pull-Down set */ 5558 #define PWR_PDCRA_PD12_Pos (12U) 5559 #define PWR_PDCRA_PD12_Msk (0x1UL << PWR_PDCRA_PD12_Pos) /*!< 0x00001000 */ 5560 #define PWR_PDCRA_PD12 PWR_PDCRA_PD12_Msk /*!< Pin PA12 Pull-Down set */ 5561 #define PWR_PDCRA_PD13_Pos (13U) 5562 #define PWR_PDCRA_PD13_Msk (0x1UL << PWR_PDCRA_PD13_Pos) /*!< 0x00002000 */ 5563 #define PWR_PDCRA_PD13 PWR_PDCRA_PD13_Msk /*!< Pin PA13 Pull-Down set */ 5564 #define PWR_PDCRA_PD14_Pos (14U) 5565 #define PWR_PDCRA_PD14_Msk (0x1UL << PWR_PDCRA_PD14_Pos) /*!< 0x00004000 */ 5566 #define PWR_PDCRA_PD14 PWR_PDCRA_PD14_Msk /*!< Pin PA14 Pull-Down set */ 5567 #define PWR_PDCRA_PD15_Pos (15U) 5568 #define PWR_PDCRA_PD15_Msk (0x1UL << PWR_PDCRA_PD15_Pos) /*!< 0x00008000 */ 5569 #define PWR_PDCRA_PD15 PWR_PDCRA_PD15_Msk /*!< Pin PA15 Pull-Down set */ 5570 5571 /******************** Bit definition for PWR_PUCRB register *****************/ 5572 #define PWR_PUCRB_PU0_Pos (0U) 5573 #define PWR_PUCRB_PU0_Msk (0x1UL << PWR_PUCRB_PU0_Pos) /*!< 0x00000001 */ 5574 #define PWR_PUCRB_PU0 PWR_PUCRB_PU0_Msk /*!< Pin PB0 Pull-Up set */ 5575 #define PWR_PUCRB_PU1_Pos (1U) 5576 #define PWR_PUCRB_PU1_Msk (0x1UL << PWR_PUCRB_PU1_Pos) /*!< 0x00000002 */ 5577 #define PWR_PUCRB_PU1 PWR_PUCRB_PU1_Msk /*!< Pin PB1 Pull-Up set */ 5578 #define PWR_PUCRB_PU2_Pos (2U) 5579 #define PWR_PUCRB_PU2_Msk (0x1UL << PWR_PUCRB_PU2_Pos) /*!< 0x00000004 */ 5580 #define PWR_PUCRB_PU2 PWR_PUCRB_PU2_Msk /*!< Pin PB2 Pull-Up set */ 5581 #define PWR_PUCRB_PU3_Pos (3U) 5582 #define PWR_PUCRB_PU3_Msk (0x1UL << PWR_PUCRB_PU3_Pos) /*!< 0x00000008 */ 5583 #define PWR_PUCRB_PU3 PWR_PUCRB_PU3_Msk /*!< Pin PB3 Pull-Up set */ 5584 #define PWR_PUCRB_PU4_Pos (4U) 5585 #define PWR_PUCRB_PU4_Msk (0x1UL << PWR_PUCRB_PU4_Pos) /*!< 0x00000010 */ 5586 #define PWR_PUCRB_PU4 PWR_PUCRB_PU4_Msk /*!< Pin PB4 Pull-Up set */ 5587 #define PWR_PUCRB_PU5_Pos (5U) 5588 #define PWR_PUCRB_PU5_Msk (0x1UL << PWR_PUCRB_PU5_Pos) /*!< 0x00000020 */ 5589 #define PWR_PUCRB_PU5 PWR_PUCRB_PU5_Msk /*!< Pin PB5 Pull-Up set */ 5590 #define PWR_PUCRB_PU6_Pos (6U) 5591 #define PWR_PUCRB_PU6_Msk (0x1UL << PWR_PUCRB_PU6_Pos) /*!< 0x00000040 */ 5592 #define PWR_PUCRB_PU6 PWR_PUCRB_PU6_Msk /*!< Pin PB6 Pull-Up set */ 5593 #define PWR_PUCRB_PU7_Pos (7U) 5594 #define PWR_PUCRB_PU7_Msk (0x1UL << PWR_PUCRB_PU7_Pos) /*!< 0x00000080 */ 5595 #define PWR_PUCRB_PU7 PWR_PUCRB_PU7_Msk /*!< Pin PB7 Pull-Up set */ 5596 #define PWR_PUCRB_PU8_Pos (8U) 5597 #define PWR_PUCRB_PU8_Msk (0x1UL << PWR_PUCRB_PU8_Pos) /*!< 0x00000100 */ 5598 #define PWR_PUCRB_PU8 PWR_PUCRB_PU8_Msk /*!< Pin PB8 Pull-Up set */ 5599 #define PWR_PUCRB_PU9_Pos (9U) 5600 #define PWR_PUCRB_PU9_Msk (0x1UL << PWR_PUCRB_PU9_Pos) /*!< 0x00000200 */ 5601 #define PWR_PUCRB_PU9 PWR_PUCRB_PU9_Msk /*!< Pin PB9 Pull-Up set */ 5602 #define PWR_PUCRB_PU10_Pos (10U) 5603 #define PWR_PUCRB_PU10_Msk (0x1UL << PWR_PUCRB_PU10_Pos) /*!< 0x00000400 */ 5604 #define PWR_PUCRB_PU10 PWR_PUCRB_PU10_Msk /*!< Pin PB10 Pull-Up set */ 5605 #define PWR_PUCRB_PU11_Pos (11U) 5606 #define PWR_PUCRB_PU11_Msk (0x1UL << PWR_PUCRB_PU11_Pos) /*!< 0x00000800 */ 5607 #define PWR_PUCRB_PU11 PWR_PUCRB_PU11_Msk /*!< Pin PB11 Pull-Up set */ 5608 #define PWR_PUCRB_PU12_Pos (12U) 5609 #define PWR_PUCRB_PU12_Msk (0x1UL << PWR_PUCRB_PU12_Pos) /*!< 0x00001000 */ 5610 #define PWR_PUCRB_PU12 PWR_PUCRB_PU12_Msk /*!< Pin PB12 Pull-Up set */ 5611 #define PWR_PUCRB_PU13_Pos (13U) 5612 #define PWR_PUCRB_PU13_Msk (0x1UL << PWR_PUCRB_PU13_Pos) /*!< 0x00002000 */ 5613 #define PWR_PUCRB_PU13 PWR_PUCRB_PU13_Msk /*!< Pin PB13 Pull-Up set */ 5614 #define PWR_PUCRB_PU14_Pos (14U) 5615 #define PWR_PUCRB_PU14_Msk (0x1UL << PWR_PUCRB_PU14_Pos) /*!< 0x00004000 */ 5616 #define PWR_PUCRB_PU14 PWR_PUCRB_PU14_Msk /*!< Pin PB14 Pull-Up set */ 5617 #define PWR_PUCRB_PU15_Pos (15U) 5618 #define PWR_PUCRB_PU15_Msk (0x1UL << PWR_PUCRB_PU15_Pos) /*!< 0x00008000 */ 5619 #define PWR_PUCRB_PU15 PWR_PUCRB_PU15_Msk /*!< Pin PB15 Pull-Up set */ 5620 5621 /******************** Bit definition for PWR_PDCRB register *****************/ 5622 #define PWR_PDCRB_PD0_Pos (0U) 5623 #define PWR_PDCRB_PD0_Msk (0x1UL << PWR_PDCRB_PD0_Pos) /*!< 0x00000001 */ 5624 #define PWR_PDCRB_PD0 PWR_PDCRB_PD0_Msk /*!< Pin PB0 Pull-Down set */ 5625 #define PWR_PDCRB_PD1_Pos (1U) 5626 #define PWR_PDCRB_PD1_Msk (0x1UL << PWR_PDCRB_PD1_Pos) /*!< 0x00000002 */ 5627 #define PWR_PDCRB_PD1 PWR_PDCRB_PD1_Msk /*!< Pin PB1 Pull-Down set */ 5628 #define PWR_PDCRB_PD2_Pos (2U) 5629 #define PWR_PDCRB_PD2_Msk (0x1UL << PWR_PDCRB_PD2_Pos) /*!< 0x00000004 */ 5630 #define PWR_PDCRB_PD2 PWR_PDCRB_PD2_Msk /*!< Pin PB2 Pull-Down set */ 5631 #define PWR_PDCRB_PD3_Pos (3U) 5632 #define PWR_PDCRB_PD3_Msk (0x1UL << PWR_PDCRB_PD3_Pos) /*!< 0x00000008 */ 5633 #define PWR_PDCRB_PD3 PWR_PDCRB_PD3_Msk /*!< Pin PB3 Pull-Down set */ 5634 #define PWR_PDCRB_PD4_Pos (4U) 5635 #define PWR_PDCRB_PD4_Msk (0x1UL << PWR_PDCRB_PD4_Pos) /*!< 0x00000010 */ 5636 #define PWR_PDCRB_PD4 PWR_PDCRB_PD4_Msk /*!< Pin PB4 Pull-Down set */ 5637 #define PWR_PDCRB_PD5_Pos (5U) 5638 #define PWR_PDCRB_PD5_Msk (0x1UL << PWR_PDCRB_PD5_Pos) /*!< 0x00000020 */ 5639 #define PWR_PDCRB_PD5 PWR_PDCRB_PD5_Msk /*!< Pin PB5 Pull-Down set */ 5640 #define PWR_PDCRB_PD6_Pos (6U) 5641 #define PWR_PDCRB_PD6_Msk (0x1UL << PWR_PDCRB_PD6_Pos) /*!< 0x00000040 */ 5642 #define PWR_PDCRB_PD6 PWR_PDCRB_PD6_Msk /*!< Pin PB6 Pull-Down set */ 5643 #define PWR_PDCRB_PD7_Pos (7U) 5644 #define PWR_PDCRB_PD7_Msk (0x1UL << PWR_PDCRB_PD7_Pos) /*!< 0x00000080 */ 5645 #define PWR_PDCRB_PD7 PWR_PDCRB_PD7_Msk /*!< Pin PB7 Pull-Down set */ 5646 #define PWR_PDCRB_PD8_Pos (8U) 5647 #define PWR_PDCRB_PD8_Msk (0x1UL << PWR_PDCRB_PD8_Pos) /*!< 0x00000100 */ 5648 #define PWR_PDCRB_PD8 PWR_PDCRB_PD8_Msk /*!< Pin PB8 Pull-Down set */ 5649 #define PWR_PDCRB_PD9_Pos (9U) 5650 #define PWR_PDCRB_PD9_Msk (0x1UL << PWR_PDCRB_PD9_Pos) /*!< 0x00000200 */ 5651 #define PWR_PDCRB_PD9 PWR_PDCRB_PD9_Msk /*!< Pin PB9 Pull-Down set */ 5652 #define PWR_PDCRB_PD10_Pos (10U) 5653 #define PWR_PDCRB_PD10_Msk (0x1UL << PWR_PDCRB_PD10_Pos) /*!< 0x00000400 */ 5654 #define PWR_PDCRB_PD10 PWR_PDCRB_PD10_Msk /*!< Pin PB10 Pull-Down set */ 5655 #define PWR_PDCRB_PD11_Pos (11U) 5656 #define PWR_PDCRB_PD11_Msk (0x1UL << PWR_PDCRB_PD11_Pos) /*!< 0x00000800 */ 5657 #define PWR_PDCRB_PD11 PWR_PDCRB_PD11_Msk /*!< Pin PB11 Pull-Down set */ 5658 #define PWR_PDCRB_PD12_Pos (12U) 5659 #define PWR_PDCRB_PD12_Msk (0x1UL << PWR_PDCRB_PD12_Pos) /*!< 0x00001000 */ 5660 #define PWR_PDCRB_PD12 PWR_PDCRB_PD12_Msk /*!< Pin PB12 Pull-Down set */ 5661 #define PWR_PDCRB_PD13_Pos (13U) 5662 #define PWR_PDCRB_PD13_Msk (0x1UL << PWR_PDCRB_PD13_Pos) /*!< 0x00002000 */ 5663 #define PWR_PDCRB_PD13 PWR_PDCRB_PD13_Msk /*!< Pin PB13 Pull-Down set */ 5664 #define PWR_PDCRB_PD14_Pos (14U) 5665 #define PWR_PDCRB_PD14_Msk (0x1UL << PWR_PDCRB_PD14_Pos) /*!< 0x00004000 */ 5666 #define PWR_PDCRB_PD14 PWR_PDCRB_PD14_Msk /*!< Pin PB14 Pull-Down set */ 5667 #define PWR_PDCRB_PD15_Pos (15U) 5668 #define PWR_PDCRB_PD15_Msk (0x1UL << PWR_PDCRB_PD15_Pos) /*!< 0x00008000 */ 5669 #define PWR_PDCRB_PD15 PWR_PDCRB_PD15_Msk /*!< Pin PB15 Pull-Down set */ 5670 5671 /******************** Bit definition for PWR_PUCRC register *****************/ 5672 #define PWR_PUCRC_PU0_Pos (0U) 5673 #define PWR_PUCRC_PU0_Msk (0x1UL << PWR_PUCRC_PU0_Pos) /*!< 0x00000001 */ 5674 #define PWR_PUCRC_PU0 PWR_PUCRC_PU0_Msk /*!< Pin PC0 Pull-Up set */ 5675 #define PWR_PUCRC_PU1_Pos (1U) 5676 #define PWR_PUCRC_PU1_Msk (0x1UL << PWR_PUCRC_PU1_Pos) /*!< 0x00000002 */ 5677 #define PWR_PUCRC_PU1 PWR_PUCRC_PU1_Msk /*!< Pin PC1 Pull-Up set */ 5678 #define PWR_PUCRC_PU2_Pos (2U) 5679 #define PWR_PUCRC_PU2_Msk (0x1UL << PWR_PUCRC_PU2_Pos) /*!< 0x00000004 */ 5680 #define PWR_PUCRC_PU2 PWR_PUCRC_PU2_Msk /*!< Pin PC2 Pull-Up set */ 5681 #define PWR_PUCRC_PU3_Pos (3U) 5682 #define PWR_PUCRC_PU3_Msk (0x1UL << PWR_PUCRC_PU3_Pos) /*!< 0x00000008 */ 5683 #define PWR_PUCRC_PU3 PWR_PUCRC_PU3_Msk /*!< Pin PC3 Pull-Up set */ 5684 #define PWR_PUCRC_PU4_Pos (4U) 5685 #define PWR_PUCRC_PU4_Msk (0x1UL << PWR_PUCRC_PU4_Pos) /*!< 0x00000010 */ 5686 #define PWR_PUCRC_PU4 PWR_PUCRC_PU4_Msk /*!< Pin PC4 Pull-Up set */ 5687 #define PWR_PUCRC_PU5_Pos (5U) 5688 #define PWR_PUCRC_PU5_Msk (0x1UL << PWR_PUCRC_PU5_Pos) /*!< 0x00000020 */ 5689 #define PWR_PUCRC_PU5 PWR_PUCRC_PU5_Msk /*!< Pin PC5 Pull-Up set */ 5690 #define PWR_PUCRC_PU6_Pos (6U) 5691 #define PWR_PUCRC_PU6_Msk (0x1UL << PWR_PUCRC_PU6_Pos) /*!< 0x00000040 */ 5692 #define PWR_PUCRC_PU6 PWR_PUCRC_PU6_Msk /*!< Pin PC6 Pull-Up set */ 5693 #define PWR_PUCRC_PU7_Pos (7U) 5694 #define PWR_PUCRC_PU7_Msk (0x1UL << PWR_PUCRC_PU7_Pos) /*!< 0x00000080 */ 5695 #define PWR_PUCRC_PU7 PWR_PUCRC_PU7_Msk /*!< Pin PC7 Pull-Up set */ 5696 #define PWR_PUCRC_PU8_Pos (8U) 5697 #define PWR_PUCRC_PU8_Msk (0x1UL << PWR_PUCRC_PU8_Pos) /*!< 0x00000100 */ 5698 #define PWR_PUCRC_PU8 PWR_PUCRC_PU8_Msk /*!< Pin PC8 Pull-Up set */ 5699 #define PWR_PUCRC_PU9_Pos (9U) 5700 #define PWR_PUCRC_PU9_Msk (0x1UL << PWR_PUCRC_PU9_Pos) /*!< 0x00000200 */ 5701 #define PWR_PUCRC_PU9 PWR_PUCRC_PU9_Msk /*!< Pin PC9 Pull-Up set */ 5702 #define PWR_PUCRC_PU10_Pos (10U) 5703 #define PWR_PUCRC_PU10_Msk (0x1UL << PWR_PUCRC_PU10_Pos) /*!< 0x00000400 */ 5704 #define PWR_PUCRC_PU10 PWR_PUCRC_PU10_Msk /*!< Pin PC10 Pull-Up set */ 5705 #define PWR_PUCRC_PU11_Pos (11U) 5706 #define PWR_PUCRC_PU11_Msk (0x1UL << PWR_PUCRC_PU11_Pos) /*!< 0x00000800 */ 5707 #define PWR_PUCRC_PU11 PWR_PUCRC_PU11_Msk /*!< Pin PC11 Pull-Up set */ 5708 #define PWR_PUCRC_PU12_Pos (12U) 5709 #define PWR_PUCRC_PU12_Msk (0x1UL << PWR_PUCRC_PU12_Pos) /*!< 0x00001000 */ 5710 #define PWR_PUCRC_PU12 PWR_PUCRC_PU12_Msk /*!< Pin PC12 Pull-Up set */ 5711 #define PWR_PUCRC_PU13_Pos (13U) 5712 #define PWR_PUCRC_PU13_Msk (0x1UL << PWR_PUCRC_PU13_Pos) /*!< 0x00002000 */ 5713 #define PWR_PUCRC_PU13 PWR_PUCRC_PU13_Msk /*!< Pin PC13 Pull-Up set */ 5714 #define PWR_PUCRC_PU14_Pos (14U) 5715 #define PWR_PUCRC_PU14_Msk (0x1UL << PWR_PUCRC_PU14_Pos) /*!< 0x00004000 */ 5716 #define PWR_PUCRC_PU14 PWR_PUCRC_PU14_Msk /*!< Pin PC14 Pull-Up set */ 5717 #define PWR_PUCRC_PU15_Pos (15U) 5718 #define PWR_PUCRC_PU15_Msk (0x1UL << PWR_PUCRC_PU15_Pos) /*!< 0x00008000 */ 5719 #define PWR_PUCRC_PU15 PWR_PUCRC_PU15_Msk /*!< Pin PC15 Pull-Up set */ 5720 5721 /******************** Bit definition for PWR_PDCRC register *****************/ 5722 #define PWR_PDCRC_PD0_Pos (0U) 5723 #define PWR_PDCRC_PD0_Msk (0x1UL << PWR_PDCRC_PD0_Pos) /*!< 0x00000001 */ 5724 #define PWR_PDCRC_PD0 PWR_PDCRC_PD0_Msk /*!< Pin PC0 Pull-Down set */ 5725 #define PWR_PDCRC_PD1_Pos (1U) 5726 #define PWR_PDCRC_PD1_Msk (0x1UL << PWR_PDCRC_PD1_Pos) /*!< 0x00000002 */ 5727 #define PWR_PDCRC_PD1 PWR_PDCRC_PD1_Msk /*!< Pin PC1 Pull-Down set */ 5728 #define PWR_PDCRC_PD2_Pos (2U) 5729 #define PWR_PDCRC_PD2_Msk (0x1UL << PWR_PDCRC_PD2_Pos) /*!< 0x00000004 */ 5730 #define PWR_PDCRC_PD2 PWR_PDCRC_PD2_Msk /*!< Pin PC2 Pull-Down set */ 5731 #define PWR_PDCRC_PD3_Pos (3U) 5732 #define PWR_PDCRC_PD3_Msk (0x1UL << PWR_PDCRC_PD3_Pos) /*!< 0x00000008 */ 5733 #define PWR_PDCRC_PD3 PWR_PDCRC_PD3_Msk /*!< Pin PC3 Pull-Down set */ 5734 #define PWR_PDCRC_PD4_Pos (4U) 5735 #define PWR_PDCRC_PD4_Msk (0x1UL << PWR_PDCRC_PD4_Pos) /*!< 0x00000010 */ 5736 #define PWR_PDCRC_PD4 PWR_PDCRC_PD4_Msk /*!< Pin PC4 Pull-Down set */ 5737 #define PWR_PDCRC_PD5_Pos (5U) 5738 #define PWR_PDCRC_PD5_Msk (0x1UL << PWR_PDCRC_PD5_Pos) /*!< 0x00000020 */ 5739 #define PWR_PDCRC_PD5 PWR_PDCRC_PD5_Msk /*!< Pin PC5 Pull-Down set */ 5740 #define PWR_PDCRC_PD6_Pos (6U) 5741 #define PWR_PDCRC_PD6_Msk (0x1UL << PWR_PDCRC_PD6_Pos) /*!< 0x00000040 */ 5742 #define PWR_PDCRC_PD6 PWR_PDCRC_PD6_Msk /*!< Pin PC6 Pull-Down set */ 5743 #define PWR_PDCRC_PD7_Pos (7U) 5744 #define PWR_PDCRC_PD7_Msk (0x1UL << PWR_PDCRC_PD7_Pos) /*!< 0x00000080 */ 5745 #define PWR_PDCRC_PD7 PWR_PDCRC_PD7_Msk /*!< Pin PC7 Pull-Down set */ 5746 #define PWR_PDCRC_PD8_Pos (8U) 5747 #define PWR_PDCRC_PD8_Msk (0x1UL << PWR_PDCRC_PD8_Pos) /*!< 0x00000100 */ 5748 #define PWR_PDCRC_PD8 PWR_PDCRC_PD8_Msk /*!< Pin PC8 Pull-Down set */ 5749 #define PWR_PDCRC_PD9_Pos (9U) 5750 #define PWR_PDCRC_PD9_Msk (0x1UL << PWR_PDCRC_PD9_Pos) /*!< 0x00000200 */ 5751 #define PWR_PDCRC_PD9 PWR_PDCRC_PD9_Msk /*!< Pin PC9 Pull-Down set */ 5752 #define PWR_PDCRC_PD10_Pos (10U) 5753 #define PWR_PDCRC_PD10_Msk (0x1UL << PWR_PDCRC_PD10_Pos) /*!< 0x00000400 */ 5754 #define PWR_PDCRC_PD10 PWR_PDCRC_PD10_Msk /*!< Pin PC10 Pull-Down set */ 5755 #define PWR_PDCRC_PD11_Pos (11U) 5756 #define PWR_PDCRC_PD11_Msk (0x1UL << PWR_PDCRC_PD11_Pos) /*!< 0x00000800 */ 5757 #define PWR_PDCRC_PD11 PWR_PDCRC_PD11_Msk /*!< Pin PC11 Pull-Down set */ 5758 #define PWR_PDCRC_PD12_Pos (12U) 5759 #define PWR_PDCRC_PD12_Msk (0x1UL << PWR_PDCRC_PD12_Pos) /*!< 0x00001000 */ 5760 #define PWR_PDCRC_PD12 PWR_PDCRC_PD12_Msk /*!< Pin PC12 Pull-Down set */ 5761 #define PWR_PDCRC_PD13_Pos (13U) 5762 #define PWR_PDCRC_PD13_Msk (0x1UL << PWR_PDCRC_PD13_Pos) /*!< 0x00002000 */ 5763 #define PWR_PDCRC_PD13 PWR_PDCRC_PD13_Msk /*!< Pin PC13 Pull-Down set */ 5764 #define PWR_PDCRC_PD14_Pos (14U) 5765 #define PWR_PDCRC_PD14_Msk (0x1UL << PWR_PDCRC_PD14_Pos) /*!< 0x00004000 */ 5766 #define PWR_PDCRC_PD14 PWR_PDCRC_PD14_Msk /*!< Pin PC14 Pull-Down set */ 5767 #define PWR_PDCRC_PD15_Pos (15U) 5768 #define PWR_PDCRC_PD15_Msk (0x1UL << PWR_PDCRC_PD15_Pos) /*!< 0x00008000 */ 5769 #define PWR_PDCRC_PD15 PWR_PDCRC_PD15_Msk /*!< Pin PC15 Pull-Down set */ 5770 5771 /******************** Bit definition for PWR_PUCRD register *****************/ 5772 #define PWR_PUCRD_PU0_Pos (0U) 5773 #define PWR_PUCRD_PU0_Msk (0x1UL << PWR_PUCRD_PU0_Pos) /*!< 0x00000001 */ 5774 #define PWR_PUCRD_PU0 PWR_PUCRD_PU0_Msk /*!< Pin PD0 Pull-Up set */ 5775 #define PWR_PUCRD_PU1_Pos (1U) 5776 #define PWR_PUCRD_PU1_Msk (0x1UL << PWR_PUCRD_PU1_Pos) /*!< 0x00000002 */ 5777 #define PWR_PUCRD_PU1 PWR_PUCRD_PU1_Msk /*!< Pin PD1 Pull-Up set */ 5778 #define PWR_PUCRD_PU2_Pos (2U) 5779 #define PWR_PUCRD_PU2_Msk (0x1UL << PWR_PUCRD_PU2_Pos) /*!< 0x00000004 */ 5780 #define PWR_PUCRD_PU2 PWR_PUCRD_PU2_Msk /*!< Pin PD2 Pull-Up set */ 5781 #define PWR_PUCRD_PU3_Pos (3U) 5782 #define PWR_PUCRD_PU3_Msk (0x1UL << PWR_PUCRD_PU3_Pos) /*!< 0x00000008 */ 5783 #define PWR_PUCRD_PU3 PWR_PUCRD_PU3_Msk /*!< Pin PD3 Pull-Up set */ 5784 #define PWR_PUCRD_PU4_Pos (4U) 5785 #define PWR_PUCRD_PU4_Msk (0x1UL << PWR_PUCRD_PU4_Pos) /*!< 0x00000010 */ 5786 #define PWR_PUCRD_PU4 PWR_PUCRD_PU4_Msk /*!< Pin PD4 Pull-Up set */ 5787 #define PWR_PUCRD_PU5_Pos (5U) 5788 #define PWR_PUCRD_PU5_Msk (0x1UL << PWR_PUCRD_PU5_Pos) /*!< 0x00000020 */ 5789 #define PWR_PUCRD_PU5 PWR_PUCRD_PU5_Msk /*!< Pin PD5 Pull-Up set */ 5790 #define PWR_PUCRD_PU6_Pos (6U) 5791 #define PWR_PUCRD_PU6_Msk (0x1UL << PWR_PUCRD_PU6_Pos) /*!< 0x00000040 */ 5792 #define PWR_PUCRD_PU6 PWR_PUCRD_PU6_Msk /*!< Pin PD6 Pull-Up set */ 5793 #define PWR_PUCRD_PU8_Pos (8U) 5794 #define PWR_PUCRD_PU8_Msk (0x1UL << PWR_PUCRD_PU8_Pos) /*!< 0x00000100 */ 5795 #define PWR_PUCRD_PU8 PWR_PUCRD_PU8_Msk /*!< Pin PD8 Pull-Up set */ 5796 #define PWR_PUCRD_PU9_Pos (9U) 5797 #define PWR_PUCRD_PU9_Msk (0x1UL << PWR_PUCRD_PU9_Pos) /*!< 0x00000200 */ 5798 #define PWR_PUCRD_PU9 PWR_PUCRD_PU9_Msk /*!< Pin PD9 Pull-Up set */ 5799 #define PWR_PUCRD_PD10_Pos (10U) 5800 #define PWR_PUCRD_PD10_Msk (0x1UL << PWR_PUCRD_PD10_Pos) /*!< 0x00000400 */ 5801 #define PWR_PUCRD_PD10 PWR_PUCRD_PD10_Msk /*!< Pin PD10 Pull-Up set */ 5802 #define PWR_PUCRD_PD11_Pos (11U) 5803 #define PWR_PUCRD_PD11_Msk (0x1UL << PWR_PUCRD_PD11_Pos) /*!< 0x00000800 */ 5804 #define PWR_PUCRD_PD11 PWR_PUCRD_PD11_Msk /*!< Pin PD11 Pull-Up set */ 5805 #define PWR_PUCRD_PD12_Pos (12U) 5806 #define PWR_PUCRD_PD12_Msk (0x1UL << PWR_PUCRD_PD12_Pos) /*!< 0x00001000 */ 5807 #define PWR_PUCRD_PD12 PWR_PUCRD_PD12_Msk /*!< Pin PD12 Pull-Up set */ 5808 #define PWR_PUCRD_PD13_Pos (13U) 5809 #define PWR_PUCRD_PD13_Msk (0x1UL << PWR_PUCRD_PD13_Pos) /*!< 0x00002000 */ 5810 #define PWR_PUCRD_PD13 PWR_PUCRD_PD13_Msk /*!< Pin PD13 Pull-Up set */ 5811 #define PWR_PUCRD_PD14_Pos (14U) 5812 #define PWR_PUCRD_PD14_Msk (0x1UL << PWR_PUCRD_PD14_Pos) /*!< 0x00004000 */ 5813 #define PWR_PUCRD_PD14 PWR_PUCRD_PD14_Msk /*!< Pin PD14 Pull-Up set */ 5814 #define PWR_PUCRD_PD15_Pos (15U) 5815 #define PWR_PUCRD_PD15_Msk (0x1UL << PWR_PUCRD_PD15_Pos) /*!< 0x00008000 */ 5816 #define PWR_PUCRD_PD15 PWR_PUCRD_PD15_Msk /*!< Pin PD15 Pull-Up set */ 5817 5818 /******************** Bit definition for PWR_PDCRD register *****************/ 5819 #define PWR_PDCRD_PD0_Pos (0U) 5820 #define PWR_PDCRD_PD0_Msk (0x1UL << PWR_PDCRD_PD0_Pos) /*!< 0x00000001 */ 5821 #define PWR_PDCRD_PD0 PWR_PDCRD_PD0_Msk /*!< Pin PD0 Pull-Down set */ 5822 #define PWR_PDCRD_PD1_Pos (1U) 5823 #define PWR_PDCRD_PD1_Msk (0x1UL << PWR_PDCRD_PD1_Pos) /*!< 0x00000002 */ 5824 #define PWR_PDCRD_PD1 PWR_PDCRD_PD1_Msk /*!< Pin PD1 Pull-Down set */ 5825 #define PWR_PDCRD_PD2_Pos (2U) 5826 #define PWR_PDCRD_PD2_Msk (0x1UL << PWR_PDCRD_PD2_Pos) /*!< 0x00000004 */ 5827 #define PWR_PDCRD_PD2 PWR_PDCRD_PD2_Msk /*!< Pin PD2 Pull-Down set */ 5828 #define PWR_PDCRD_PD3_Pos (3U) 5829 #define PWR_PDCRD_PD3_Msk (0x1UL << PWR_PDCRD_PD3_Pos) /*!< 0x00000008 */ 5830 #define PWR_PDCRD_PD3 PWR_PDCRD_PD3_Msk /*!< Pin PD3 Pull-Down set */ 5831 #define PWR_PDCRD_PD4_Pos (4U) 5832 #define PWR_PDCRD_PD4_Msk (0x1UL << PWR_PDCRD_PD4_Pos) /*!< 0x00000010 */ 5833 #define PWR_PDCRD_PD4 PWR_PDCRD_PD4_Msk /*!< Pin PD4 Pull-Down set */ 5834 #define PWR_PDCRD_PD5_Pos (5U) 5835 #define PWR_PDCRD_PD5_Msk (0x1UL << PWR_PDCRD_PD5_Pos) /*!< 0x00000020 */ 5836 #define PWR_PDCRD_PD5 PWR_PDCRD_PD5_Msk /*!< Pin PD5 Pull-Down set */ 5837 #define PWR_PDCRD_PD6_Pos (6U) 5838 #define PWR_PDCRD_PD6_Msk (0x1UL << PWR_PDCRD_PD6_Pos) /*!< 0x00000040 */ 5839 #define PWR_PDCRD_PD6 PWR_PDCRD_PD6_Msk /*!< Pin PD6 Pull-Down set */ 5840 #define PWR_PDCRD_PD8_Pos (8U) 5841 #define PWR_PDCRD_PD8_Msk (0x1UL << PWR_PDCRD_PD8_Pos) /*!< 0x00000100 */ 5842 #define PWR_PDCRD_PD8 PWR_PDCRD_PD8_Msk /*!< Pin PD8 Pull-Down set */ 5843 #define PWR_PDCRD_PD9_Pos (9U) 5844 #define PWR_PDCRD_PD9_Msk (0x1UL << PWR_PDCRD_PD9_Pos) /*!< 0x00000200 */ 5845 #define PWR_PDCRD_PD9 PWR_PDCRD_PD9_Msk /*!< Pin PD9 Pull-Down set */ 5846 #define PWR_PDCRD_PD10_Pos (10U) 5847 #define PWR_PDCRD_PD10_Msk (0x1UL << PWR_PDCRD_PD10_Pos) /*!< 0x00000400 */ 5848 #define PWR_PDCRD_PD10 PWR_PDCRD_PD10_Msk /*!< Pin PD10 Pull-Down set */ 5849 #define PWR_PDCRD_PD11_Pos (11U) 5850 #define PWR_PDCRD_PD11_Msk (0x1UL << PWR_PDCRD_PD11_Pos) /*!< 0x00000800 */ 5851 #define PWR_PDCRD_PD11 PWR_PDCRD_PD11_Msk /*!< Pin PD11 Pull-Down set */ 5852 #define PWR_PDCRD_PD12_Pos (12U) 5853 #define PWR_PDCRD_PD12_Msk (0x1UL << PWR_PDCRD_PD12_Pos) /*!< 0x00001000 */ 5854 #define PWR_PDCRD_PD12 PWR_PDCRD_PD12_Msk /*!< Pin PD12 Pull-Down set */ 5855 #define PWR_PDCRD_PD13_Pos (13U) 5856 #define PWR_PDCRD_PD13_Msk (0x1UL << PWR_PDCRD_PD13_Pos) /*!< 0x00002000 */ 5857 #define PWR_PDCRD_PD13 PWR_PDCRD_PD13_Msk /*!< Pin PD13 Pull-Down set */ 5858 #define PWR_PDCRD_PD14_Pos (14U) 5859 #define PWR_PDCRD_PD14_Msk (0x1UL << PWR_PDCRD_PD14_Pos) /*!< 0x00004000 */ 5860 #define PWR_PDCRD_PD14 PWR_PDCRD_PD14_Msk /*!< Pin PD14 Pull-Down set */ 5861 #define PWR_PDCRD_PD15_Pos (15U) 5862 #define PWR_PDCRD_PD15_Msk (0x1UL << PWR_PDCRD_PD15_Pos) /*!< 0x00008000 */ 5863 #define PWR_PDCRD_PD15 PWR_PDCRD_PD15_Msk /*!< Pin PD15 Pull-Down set */ 5864 /******************** Bit definition for PWR_PUCRE register *****************/ 5865 #define PWR_PUCRE_PU0_Pos (0U) 5866 #define PWR_PUCRE_PU0_Msk (0x1UL << PWR_PUCRE_PU0_Pos) /*!< 0x00000001 */ 5867 #define PWR_PUCRE_PU0 PWR_PUCRE_PU0_Msk /*!< Pin PE0 Pull-Up set */ 5868 #define PWR_PUCRE_PU1_Pos (1U) 5869 #define PWR_PUCRE_PU1_Msk (0x1UL << PWR_PUCRE_PU1_Pos) /*!< 0x00000002 */ 5870 #define PWR_PUCRE_PU1 PWR_PUCRE_PU1_Msk /*!< Pin PE1 Pull-Up set */ 5871 #define PWR_PUCRE_PU2_Pos (2U) 5872 #define PWR_PUCRE_PU2_Msk (0x1UL << PWR_PUCRE_PU2_Pos) /*!< 0x00000004 */ 5873 #define PWR_PUCRE_PU2 PWR_PUCRE_PU2_Msk /*!< Pin PE2 Pull-Up set */ 5874 #define PWR_PUCRE_PU3_Pos (3U) 5875 #define PWR_PUCRE_PU3_Msk (0x1UL << PWR_PUCRE_PU3_Pos) /*!< 0x00000008 */ 5876 #define PWR_PUCRE_PU3 PWR_PUCRE_PU3_Msk /*!< Pin PE3 Pull-Up set */ 5877 #define PWR_PUCRE_PU4_Pos (4U) 5878 #define PWR_PUCRE_PU4_Msk (0x1UL << PWR_PUCRE_PU4_Pos) /*!< 0x00000010 */ 5879 #define PWR_PUCRE_PU4 PWR_PUCRE_PU4_Msk /*!< Pin PE4 Pull-Up set */ 5880 #define PWR_PUCRE_PD5_Pos (5U) 5881 #define PWR_PUCRE_PD5_Msk (0x1UL << PWR_PUCRE_PD5_Pos) /*!< 0x00000020 */ 5882 #define PWR_PUCRE_PD5 PWR_PUCRE_PD5_Msk /*!< Pin PE5 Pull-Up set */ 5883 #define PWR_PUCRE_PD6_Pos (6U) 5884 #define PWR_PUCRE_PD6_Msk (0x1UL << PWR_PUCRE_PD6_Pos) /*!< 0x00000040 */ 5885 #define PWR_PUCRE_PD6 PWR_PUCRE_PD6_Msk /*!< Pin PE6 Pull-Up set */ 5886 #define PWR_PUCRE_PD7_Pos (7U) 5887 #define PWR_PUCRE_PD7_Msk (0x1UL << PWR_PUCRE_PD7_Pos) /*!< 0x00000080 */ 5888 #define PWR_PUCRE_PD7 PWR_PUCRE_PD7_Msk /*!< Pin PE7 Pull-Up set */ 5889 #define PWR_PUCRE_PD8_Pos (8U) 5890 #define PWR_PUCRE_PD8_Msk (0x1UL << PWR_PUCRE_PD8_Pos) /*!< 0x00000100 */ 5891 #define PWR_PUCRE_PD8 PWR_PUCRE_PD8_Msk /*!< Pin PE8 Pull-Up set */ 5892 #define PWR_PUCRE_PD9_Pos (9U) 5893 #define PWR_PUCRE_PD9_Msk (0x1UL << PWR_PUCRE_PD9_Pos) /*!< 0x00000200 */ 5894 #define PWR_PUCRE_PD9 PWR_PUCRE_PD9_Msk /*!< Pin PE9 Pull-Up set */ 5895 #define PWR_PUCRE_PD10_Pos (10U) 5896 #define PWR_PUCRE_PD10_Msk (0x1UL << PWR_PUCRE_PD10_Pos) /*!< 0x00000400 */ 5897 #define PWR_PUCRE_PD10 PWR_PUCRE_PD10_Msk /*!< Pin PE10 Pull-Up set */ 5898 #define PWR_PUCRE_PD11_Pos (11U) 5899 #define PWR_PUCRE_PD11_Msk (0x1UL << PWR_PUCRE_PD11_Pos) /*!< 0x00000800 */ 5900 #define PWR_PUCRE_PD11 PWR_PUCRE_PD11_Msk /*!< Pin PE11 Pull-Up set */ 5901 #define PWR_PUCRE_PD12_Pos (12U) 5902 #define PWR_PUCRE_PD12_Msk (0x1UL << PWR_PUCRE_PD12_Pos) /*!< 0x00001000 */ 5903 #define PWR_PUCRE_PD12 PWR_PUCRE_PD12_Msk /*!< Pin PE12 Pull-Up set */ 5904 #define PWR_PUCRE_PD13_Pos (13U) 5905 #define PWR_PUCRE_PD13_Msk (0x1UL << PWR_PUCRE_PD13_Pos) /*!< 0x00002000 */ 5906 #define PWR_PUCRE_PD13 PWR_PUCRE_PD13_Msk /*!< Pin PE13 Pull-Up set */ 5907 #define PWR_PUCRE_PD14_Pos (14U) 5908 #define PWR_PUCRE_PD14_Msk (0x1UL << PWR_PUCRE_PD14_Pos) /*!< 0x00004000 */ 5909 #define PWR_PUCRE_PD14 PWR_PUCRE_PD14_Msk /*!< Pin PE14 Pull-Up set */ 5910 #define PWR_PUCRE_PD15_Pos (15U) 5911 #define PWR_PUCRE_PD15_Msk (0x1UL << PWR_PUCRE_PD15_Pos) /*!< 0x00008000 */ 5912 #define PWR_PUCRE_PD15 PWR_PUCRE_PD15_Msk /*!< Pin PE15 Pull-Up set */ 5913 5914 /******************** Bit definition for PWR_PDCRE register *****************/ 5915 #define PWR_PDCRE_PD0_Pos (0U) 5916 #define PWR_PDCRE_PD0_Msk (0x1UL << PWR_PDCRE_PD0_Pos) /*!< 0x00000001 */ 5917 #define PWR_PDCRE_PD0 PWR_PDCRE_PD0_Msk /*!< Pin PE0 Pull-Down set */ 5918 #define PWR_PDCRE_PD1_Pos (1U) 5919 #define PWR_PDCRE_PD1_Msk (0x1UL << PWR_PDCRE_PD1_Pos) /*!< 0x00000002 */ 5920 #define PWR_PDCRE_PD1 PWR_PDCRE_PD1_Msk /*!< Pin PE1 Pull-Down set */ 5921 #define PWR_PDCRE_PD2_Pos (2U) 5922 #define PWR_PDCRE_PD2_Msk (0x1UL << PWR_PDCRE_PD2_Pos) /*!< 0x00000004 */ 5923 #define PWR_PDCRE_PD2 PWR_PDCRE_PD2_Msk /*!< Pin PE2 Pull-Down set */ 5924 #define PWR_PDCRE_PD3_Pos (3U) 5925 #define PWR_PDCRE_PD3_Msk (0x1UL << PWR_PDCRE_PD3_Pos) /*!< 0x00000008 */ 5926 #define PWR_PDCRE_PD3 PWR_PDCRE_PD3_Msk /*!< Pin PE3 Pull-Down set */ 5927 #define PWR_PDCRE_PD4_Pos (4U) 5928 #define PWR_PDCRE_PD4_Msk (0x1UL << PWR_PDCRE_PD4_Pos) /*!< 0x00000010 */ 5929 #define PWR_PDCRE_PD4 PWR_PDCRE_PD4_Msk /*!< Pin PE4 Pull-Down set */ 5930 #define PWR_PDCRE_PD5_Pos (5U) 5931 #define PWR_PDCRE_PD5_Msk (0x1UL << PWR_PDCRE_PD5_Pos) /*!< 0x00000020 */ 5932 #define PWR_PDCRE_PD5 PWR_PDCRE_PD5_Msk /*!< Pin PE5 Pull-Down set */ 5933 #define PWR_PDCRE_PD6_Pos (6U) 5934 #define PWR_PDCRE_PD6_Msk (0x1UL << PWR_PDCRE_PD6_Pos) /*!< 0x00000040 */ 5935 #define PWR_PDCRE_PD6 PWR_PDCRE_PD6_Msk /*!< Pin PE6 Pull-Down set */ 5936 #define PWR_PDCRE_PD7_Pos (7U) 5937 #define PWR_PDCRE_PD7_Msk (0x1UL << PWR_PDCRE_PD7_Pos) /*!< 0x00000080 */ 5938 #define PWR_PDCRE_PD7 PWR_PDCRE_PD7_Msk /*!< Pin PE7 Pull-Down set */ 5939 #define PWR_PDCRE_PD8_Pos (8U) 5940 #define PWR_PDCRE_PD8_Msk (0x1UL << PWR_PDCRE_PD8_Pos) /*!< 0x00000100 */ 5941 #define PWR_PDCRE_PD8 PWR_PDCRE_PD8_Msk /*!< Pin PE8 Pull-Down set */ 5942 #define PWR_PDCRE_PD9_Pos (9U) 5943 #define PWR_PDCRE_PD9_Msk (0x1UL << PWR_PDCRE_PD9_Pos) /*!< 0x00000200 */ 5944 #define PWR_PDCRE_PD9 PWR_PDCRE_PD9_Msk /*!< Pin PE9 Pull-Down set */ 5945 #define PWR_PDCRE_PD10_Pos (10U) 5946 #define PWR_PDCRE_PD10_Msk (0x1UL << PWR_PDCRE_PD10_Pos) /*!< 0x00000400 */ 5947 #define PWR_PDCRE_PD10 PWR_PDCRE_PD10_Msk /*!< Pin PE10 Pull-Down set */ 5948 #define PWR_PDCRE_PD11_Pos (11U) 5949 #define PWR_PDCRE_PD11_Msk (0x1UL << PWR_PDCRE_PD11_Pos) /*!< 0x00000800 */ 5950 #define PWR_PDCRE_PD11 PWR_PDCRE_PD11_Msk /*!< Pin PE11 Pull-Down set */ 5951 #define PWR_PDCRE_PD12_Pos (12U) 5952 #define PWR_PDCRE_PD12_Msk (0x1UL << PWR_PDCRE_PD12_Pos) /*!< 0x00001000 */ 5953 #define PWR_PDCRE_PD12 PWR_PDCRE_PD12_Msk /*!< Pin PE12 Pull-Down set */ 5954 #define PWR_PDCRE_PD13_Pos (13U) 5955 #define PWR_PDCRE_PD13_Msk (0x1UL << PWR_PDCRE_PD13_Pos) /*!< 0x00002000 */ 5956 #define PWR_PDCRE_PD13 PWR_PDCRE_PD13_Msk /*!< Pin PE13 Pull-Down set */ 5957 #define PWR_PDCRE_PD14_Pos (14U) 5958 #define PWR_PDCRE_PD14_Msk (0x1UL << PWR_PDCRE_PD14_Pos) /*!< 0x00004000 */ 5959 #define PWR_PDCRE_PD14 PWR_PDCRE_PD14_Msk /*!< Pin PE14 Pull-Down set */ 5960 #define PWR_PDCRE_PD15_Pos (15U) 5961 #define PWR_PDCRE_PD15_Msk (0x1UL << PWR_PDCRE_PD15_Pos) /*!< 0x00008000 */ 5962 #define PWR_PDCRE_PD15 PWR_PDCRE_PD15_Msk /*!< Pin PE15 Pull-Down set */ 5963 5964 /******************** Bit definition for PWR_PUCRF register *****************/ 5965 #define PWR_PUCRF_PU0_Pos (0U) 5966 #define PWR_PUCRF_PU0_Msk (0x1UL << PWR_PUCRF_PU0_Pos) /*!< 0x00000001 */ 5967 #define PWR_PUCRF_PU0 PWR_PUCRF_PU0_Msk /*!< Pin PF0 Pull-Up set */ 5968 #define PWR_PUCRF_PU1_Pos (1U) 5969 #define PWR_PUCRF_PU1_Msk (0x1UL << PWR_PUCRF_PU1_Pos) /*!< 0x00000002 */ 5970 #define PWR_PUCRF_PU1 PWR_PUCRF_PU1_Msk /*!< Pin PF1 Pull-Up set */ 5971 #define PWR_PUCRF_PU2_Pos (2U) 5972 #define PWR_PUCRF_PU2_Msk (0x1UL << PWR_PUCRF_PU2_Pos) /*!< 0x00000004 */ 5973 #define PWR_PUCRF_PU2 PWR_PUCRF_PU2_Msk /*!< Pin PF2 Pull-Up set */ 5974 #define PWR_PUCRF_PU3_Pos (3U) 5975 #define PWR_PUCRF_PU3_Msk (0x1UL << PWR_PUCRF_PU3_Pos) /*!< 0x00000008 */ 5976 #define PWR_PUCRF_PU3 PWR_PUCRF_PU3_Msk /*!< Pin PF3 Pull-Up set */ 5977 #define PWR_PUCRF_PU4_Pos (4U) 5978 #define PWR_PUCRF_PU4_Msk (0x1UL << PWR_PUCRF_PU4_Pos) /*!< 0x00000010 */ 5979 #define PWR_PUCRF_PU4 PWR_PUCRF_PU4_Msk /*!< Pin PF4 Pull-Up set */ 5980 #define PWR_PUCRF_PD5_Pos (5U) 5981 #define PWR_PUCRF_PD5_Msk (0x1UL << PWR_PUCRF_PD5_Pos) /*!< 0x00000020 */ 5982 #define PWR_PUCRF_PD5 PWR_PUCRF_PD5_Msk /*!< Pin PF5 Pull-Up set */ 5983 #define PWR_PUCRF_PD6_Pos (6U) 5984 #define PWR_PUCRF_PD6_Msk (0x1UL << PWR_PUCRF_PD6_Pos) /*!< 0x00000040 */ 5985 #define PWR_PUCRF_PD6 PWR_PUCRF_PD6_Msk /*!< Pin PF6 Pull-Up set */ 5986 #define PWR_PUCRF_PD7_Pos (7U) 5987 #define PWR_PUCRF_PD7_Msk (0x1UL << PWR_PUCRF_PD7_Pos) /*!< 0x00000080 */ 5988 #define PWR_PUCRF_PD7 PWR_PUCRF_PD7_Msk /*!< Pin PF7 Pull-Up set */ 5989 #define PWR_PUCRF_PD8_Pos (8U) 5990 #define PWR_PUCRF_PD8_Msk (0x1UL << PWR_PUCRF_PD8_Pos) /*!< 0x00000100 */ 5991 #define PWR_PUCRF_PD8 PWR_PUCRF_PD8_Msk /*!< Pin PF8 Pull-Up set */ 5992 #define PWR_PUCRF_PD9_Pos (9U) 5993 #define PWR_PUCRF_PD9_Msk (0x1UL << PWR_PUCRF_PD9_Pos) /*!< 0x00000200 */ 5994 #define PWR_PUCRF_PD9 PWR_PUCRF_PD9_Msk /*!< Pin PF9 Pull-Up set */ 5995 #define PWR_PUCRF_PD10_Pos (10U) 5996 #define PWR_PUCRF_PD10_Msk (0x1UL << PWR_PUCRF_PD10_Pos) /*!< 0x00000400 */ 5997 #define PWR_PUCRF_PD10 PWR_PUCRF_PD10_Msk /*!< Pin PF10 Pull-Up set */ 5998 #define PWR_PUCRF_PD11_Pos (11U) 5999 #define PWR_PUCRF_PD11_Msk (0x1UL << PWR_PUCRF_PD11_Pos) /*!< 0x00000800 */ 6000 #define PWR_PUCRF_PD11 PWR_PUCRF_PD11_Msk /*!< Pin PF11 Pull-Up set */ 6001 #define PWR_PUCRF_PD12_Pos (12U) 6002 #define PWR_PUCRF_PD12_Msk (0x1UL << PWR_PUCRF_PD12_Pos) /*!< 0x00001000 */ 6003 #define PWR_PUCRF_PD12 PWR_PUCRF_PD12_Msk /*!< Pin PF12 Pull-Up set */ 6004 #define PWR_PUCRF_PD13_Pos (13U) 6005 #define PWR_PUCRF_PD13_Msk (0x1UL << PWR_PUCRF_PD13_Pos) /*!< 0x00002000 */ 6006 #define PWR_PUCRF_PD13 PWR_PUCRF_PD13_Msk /*!< Pin PF13 Pull-Up set */ 6007 6008 /******************** Bit definition for PWR_PDCRF register *****************/ 6009 #define PWR_PDCRF_PD0_Pos (0U) 6010 #define PWR_PDCRF_PD0_Msk (0x1UL << PWR_PDCRF_PD0_Pos) /*!< 0x00000001 */ 6011 #define PWR_PDCRF_PD0 PWR_PDCRF_PD0_Msk /*!< Pin PF0 Pull-Down set */ 6012 #define PWR_PDCRF_PD1_Pos (1U) 6013 #define PWR_PDCRF_PD1_Msk (0x1UL << PWR_PDCRF_PD1_Pos) /*!< 0x00000002 */ 6014 #define PWR_PDCRF_PD1 PWR_PDCRF_PD1_Msk /*!< Pin PF1 Pull-Down set */ 6015 #define PWR_PDCRF_PD2_Pos (2U) 6016 #define PWR_PDCRF_PD2_Msk (0x1UL << PWR_PDCRF_PD2_Pos) /*!< 0x00000004 */ 6017 #define PWR_PDCRF_PD2 PWR_PDCRF_PD2_Msk /*!< Pin PF2 Pull-Down set */ 6018 #define PWR_PDCRF_PD3_Pos (3U) 6019 #define PWR_PDCRF_PD3_Msk (0x1UL << PWR_PDCRF_PD3_Pos) /*!< 0x00000008 */ 6020 #define PWR_PDCRF_PD3 PWR_PDCRF_PD3_Msk /*!< Pin PF3 Pull-Down set */ 6021 #define PWR_PDCRF_PD4_Pos (4U) 6022 #define PWR_PDCRF_PD4_Msk (0x1UL << PWR_PDCRF_PD4_Pos) /*!< 0x00000010 */ 6023 #define PWR_PDCRF_PD4 PWR_PDCRF_PD4_Msk /*!< Pin PF4 Pull-Down set */ 6024 #define PWR_PDCRF_PD5_Pos (5U) 6025 #define PWR_PDCRF_PD5_Msk (0x1UL << PWR_PDCRF_PD5_Pos) /*!< 0x00000020 */ 6026 #define PWR_PDCRF_PD5 PWR_PDCRF_PD5_Msk /*!< Pin PF5 Pull-Down set */ 6027 #define PWR_PDCRF_PD6_Pos (6U) 6028 #define PWR_PDCRF_PD6_Msk (0x1UL << PWR_PDCRF_PD6_Pos) /*!< 0x00000040 */ 6029 #define PWR_PDCRF_PD6 PWR_PDCRF_PD6_Msk /*!< Pin PF6 Pull-Down set */ 6030 #define PWR_PDCRF_PD7_Pos (7U) 6031 #define PWR_PDCRF_PD7_Msk (0x1UL << PWR_PDCRF_PD7_Pos) /*!< 0x00000080 */ 6032 #define PWR_PDCRF_PD7 PWR_PDCRF_PD7_Msk /*!< Pin PF7 Pull-Down set */ 6033 #define PWR_PDCRF_PD8_Pos (8U) 6034 #define PWR_PDCRF_PD8_Msk (0x1UL << PWR_PDCRF_PD8_Pos) /*!< 0x00000100 */ 6035 #define PWR_PDCRF_PD8 PWR_PDCRF_PD8_Msk /*!< Pin PF8 Pull-Down set */ 6036 #define PWR_PDCRF_PD9_Pos (9U) 6037 #define PWR_PDCRF_PD9_Msk (0x1UL << PWR_PDCRF_PD9_Pos) /*!< 0x00000200 */ 6038 #define PWR_PDCRF_PD9 PWR_PDCRF_PD9_Msk /*!< Pin PF9 Pull-Down set */ 6039 #define PWR_PDCRF_PD10_Pos (10U) 6040 #define PWR_PDCRF_PD10_Msk (0x1UL << PWR_PDCRF_PD10_Pos) /*!< 0x00000400 */ 6041 #define PWR_PDCRF_PD10 PWR_PDCRF_PD10_Msk /*!< Pin PF10 Pull-Down set */ 6042 #define PWR_PDCRF_PD11_Pos (11U) 6043 #define PWR_PDCRF_PD11_Msk (0x1UL << PWR_PDCRF_PD11_Pos) /*!< 0x00000800 */ 6044 #define PWR_PDCRF_PD11 PWR_PDCRF_PD11_Msk /*!< Pin PF11 Pull-Down set */ 6045 #define PWR_PDCRF_PD12_Pos (12U) 6046 #define PWR_PDCRF_PD12_Msk (0x1UL << PWR_PDCRF_PD12_Pos) /*!< 0x00001000 */ 6047 #define PWR_PDCRF_PD12 PWR_PDCRF_PD12_Msk /*!< Pin PF12 Pull-Down set */ 6048 #define PWR_PDCRF_PD13_Pos (13U) 6049 #define PWR_PDCRF_PD13_Msk (0x1UL << PWR_PDCRF_PD13_Pos) /*!< 0x00002000 */ 6050 #define PWR_PDCRF_PD13 PWR_PDCRF_PD13_Msk /*!< Pin PF13 Pull-Down set */ 6051 6052 /******************************************************************************/ 6053 /* */ 6054 /* Reset and Clock Control */ 6055 /* */ 6056 /******************************************************************************/ 6057 /* 6058 * @brief Specific device feature definitions (not present on all devices in the STM32G0 series) 6059 */ 6060 #define RCC_MCO2_SUPPORT 6061 #define RCC_HSI48_SUPPORT 6062 #define RCC_PLLQ_SUPPORT 6063 6064 /******************** Bit definition for RCC_CR register *****************/ 6065 #define RCC_CR_HSION_Pos (8U) 6066 #define RCC_CR_HSION_Msk (0x1UL << RCC_CR_HSION_Pos) /*!< 0x00000100 */ 6067 #define RCC_CR_HSION RCC_CR_HSION_Msk /*!< Internal High Speed clock enable */ 6068 #define RCC_CR_HSIKERON_Pos (9U) 6069 #define RCC_CR_HSIKERON_Msk (0x1UL << RCC_CR_HSIKERON_Pos) /*!< 0x00000200 */ 6070 #define RCC_CR_HSIKERON RCC_CR_HSIKERON_Msk /*!< Internal High Speed clock enable for some IPs Kernel */ 6071 #define RCC_CR_HSIRDY_Pos (10U) 6072 #define RCC_CR_HSIRDY_Msk (0x1UL << RCC_CR_HSIRDY_Pos) /*!< 0x00000400 */ 6073 #define RCC_CR_HSIRDY RCC_CR_HSIRDY_Msk /*!< Internal High Speed clock ready flag */ 6074 #define RCC_CR_HSIDIV_Pos (11U) 6075 #define RCC_CR_HSIDIV_Msk (0x7UL << RCC_CR_HSIDIV_Pos) /*!< 0x00003800 */ 6076 #define RCC_CR_HSIDIV RCC_CR_HSIDIV_Msk /*!< HSIDIV[13:11] Internal High Speed clock division factor */ 6077 #define RCC_CR_HSIDIV_0 (0x1UL << RCC_CR_HSIDIV_Pos) /*!< 0x00000800 */ 6078 #define RCC_CR_HSIDIV_1 (0x2UL << RCC_CR_HSIDIV_Pos) /*!< 0x00001000 */ 6079 #define RCC_CR_HSIDIV_2 (0x4UL << RCC_CR_HSIDIV_Pos) /*!< 0x00002000 */ 6080 #define RCC_CR_HSEON_Pos (16U) 6081 #define RCC_CR_HSEON_Msk (0x1UL << RCC_CR_HSEON_Pos) /*!< 0x00010000 */ 6082 #define RCC_CR_HSEON RCC_CR_HSEON_Msk /*!< External High Speed clock enable */ 6083 #define RCC_CR_HSERDY_Pos (17U) 6084 #define RCC_CR_HSERDY_Msk (0x1UL << RCC_CR_HSERDY_Pos) /*!< 0x00020000 */ 6085 #define RCC_CR_HSERDY RCC_CR_HSERDY_Msk /*!< External High Speed clock ready */ 6086 #define RCC_CR_HSEBYP_Pos (18U) 6087 #define RCC_CR_HSEBYP_Msk (0x1UL << RCC_CR_HSEBYP_Pos) /*!< 0x00040000 */ 6088 #define RCC_CR_HSEBYP RCC_CR_HSEBYP_Msk /*!< External High Speed clock Bypass */ 6089 #define RCC_CR_CSSON_Pos (19U) 6090 #define RCC_CR_CSSON_Msk (0x1UL << RCC_CR_CSSON_Pos) /*!< 0x00080000 */ 6091 #define RCC_CR_CSSON RCC_CR_CSSON_Msk /*!< HSE Clock Security System enable */ 6092 6093 #define RCC_CR_HSI48ON_Pos (22U) 6094 #define RCC_CR_HSI48ON_Msk (0x1UL << RCC_CR_HSI48ON_Pos) /*!< 0x004000000 */ 6095 #define RCC_CR_HSI48ON RCC_CR_HSI48ON_Msk /*!< RC48 clock enable */ 6096 #define RCC_CR_HSI48RDY_Pos (23U) 6097 #define RCC_CR_HSI48RDY_Msk (0x1UL << RCC_CR_HSI48RDY_Pos) /*!< 0x00800000 */ 6098 #define RCC_CR_HSI48RDY RCC_CR_HSI48RDY_Msk /*!< RC48 clock ready */ 6099 #define RCC_CR_PLLON_Pos (24U) 6100 #define RCC_CR_PLLON_Msk (0x1UL << RCC_CR_PLLON_Pos) /*!< 0x01000000 */ 6101 #define RCC_CR_PLLON RCC_CR_PLLON_Msk /*!< System PLL clock enable */ 6102 #define RCC_CR_PLLRDY_Pos (25U) 6103 #define RCC_CR_PLLRDY_Msk (0x1UL << RCC_CR_PLLRDY_Pos) /*!< 0x02000000 */ 6104 #define RCC_CR_PLLRDY RCC_CR_PLLRDY_Msk /*!< System PLL clock ready */ 6105 6106 /******************** Bit definition for RCC_ICSCR register ***************/ 6107 /*!< HSICAL configuration */ 6108 #define RCC_ICSCR_HSICAL_Pos (0U) 6109 #define RCC_ICSCR_HSICAL_Msk (0xFFUL << RCC_ICSCR_HSICAL_Pos) /*!< 0x000000FF */ 6110 #define RCC_ICSCR_HSICAL RCC_ICSCR_HSICAL_Msk /*!< HSICAL[7:0] bits */ 6111 #define RCC_ICSCR_HSICAL_0 (0x01UL << RCC_ICSCR_HSICAL_Pos) /*!< 0x00000001 */ 6112 #define RCC_ICSCR_HSICAL_1 (0x02UL << RCC_ICSCR_HSICAL_Pos) /*!< 0x00000002 */ 6113 #define RCC_ICSCR_HSICAL_2 (0x04UL << RCC_ICSCR_HSICAL_Pos) /*!< 0x00000004 */ 6114 #define RCC_ICSCR_HSICAL_3 (0x08UL << RCC_ICSCR_HSICAL_Pos) /*!< 0x00000008 */ 6115 #define RCC_ICSCR_HSICAL_4 (0x10UL << RCC_ICSCR_HSICAL_Pos) /*!< 0x00000010 */ 6116 #define RCC_ICSCR_HSICAL_5 (0x20UL << RCC_ICSCR_HSICAL_Pos) /*!< 0x00000020 */ 6117 #define RCC_ICSCR_HSICAL_6 (0x40UL << RCC_ICSCR_HSICAL_Pos) /*!< 0x00000040 */ 6118 #define RCC_ICSCR_HSICAL_7 (0x80UL << RCC_ICSCR_HSICAL_Pos) /*!< 0x00000080 */ 6119 6120 /*!< HSITRIM configuration */ 6121 #define RCC_ICSCR_HSITRIM_Pos (8U) 6122 #define RCC_ICSCR_HSITRIM_Msk (0x7FUL << RCC_ICSCR_HSITRIM_Pos) /*!< 0x00007F00 */ 6123 #define RCC_ICSCR_HSITRIM RCC_ICSCR_HSITRIM_Msk /*!< HSITRIM[14:8] bits */ 6124 #define RCC_ICSCR_HSITRIM_0 (0x01UL << RCC_ICSCR_HSITRIM_Pos) /*!< 0x00000100 */ 6125 #define RCC_ICSCR_HSITRIM_1 (0x02UL << RCC_ICSCR_HSITRIM_Pos) /*!< 0x00000200 */ 6126 #define RCC_ICSCR_HSITRIM_2 (0x04UL << RCC_ICSCR_HSITRIM_Pos) /*!< 0x00000400 */ 6127 #define RCC_ICSCR_HSITRIM_3 (0x08UL << RCC_ICSCR_HSITRIM_Pos) /*!< 0x00000800 */ 6128 #define RCC_ICSCR_HSITRIM_4 (0x10UL << RCC_ICSCR_HSITRIM_Pos) /*!< 0x00001000 */ 6129 #define RCC_ICSCR_HSITRIM_5 (0x20UL << RCC_ICSCR_HSITRIM_Pos) /*!< 0x00002000 */ 6130 #define RCC_ICSCR_HSITRIM_6 (0x40UL << RCC_ICSCR_HSITRIM_Pos) /*!< 0x00004000 */ 6131 6132 /******************** Bit definition for RCC_CFGR register ***************/ 6133 /*!< SW configuration */ 6134 #define RCC_CFGR_SW_Pos (0U) 6135 #define RCC_CFGR_SW_Msk (0x7UL << RCC_CFGR_SW_Pos) /*!< 0x00000007 */ 6136 #define RCC_CFGR_SW RCC_CFGR_SW_Msk /*!< SW[2:0] bits (System clock Switch) */ 6137 #define RCC_CFGR_SW_0 (0x1UL << RCC_CFGR_SW_Pos) /*!< 0x00000001 */ 6138 #define RCC_CFGR_SW_1 (0x2UL << RCC_CFGR_SW_Pos) /*!< 0x00000002 */ 6139 #define RCC_CFGR_SW_2 (0x4UL << RCC_CFGR_SW_Pos) /*!< 0x00000004 */ 6140 6141 /*!< SWS configuration */ 6142 #define RCC_CFGR_SWS_Pos (3U) 6143 #define RCC_CFGR_SWS_Msk (0x7UL << RCC_CFGR_SWS_Pos) /*!< 0x00000038 */ 6144 #define RCC_CFGR_SWS RCC_CFGR_SWS_Msk /*!< SWS[2:0] bits (System Clock Switch Status) */ 6145 #define RCC_CFGR_SWS_0 (0x1UL << RCC_CFGR_SWS_Pos) /*!< 0x00000008 */ 6146 #define RCC_CFGR_SWS_1 (0x2UL << RCC_CFGR_SWS_Pos) /*!< 0x00000010 */ 6147 #define RCC_CFGR_SWS_2 (0x4UL << RCC_CFGR_SWS_Pos) /*!< 0x00000020 */ 6148 6149 /*!< HPRE configuration */ 6150 #define RCC_CFGR_HPRE_Pos (8U) 6151 #define RCC_CFGR_HPRE_Msk (0xFUL << RCC_CFGR_HPRE_Pos) /*!< 0x00000F00 */ 6152 #define RCC_CFGR_HPRE RCC_CFGR_HPRE_Msk /*!< HPRE[3:0] bits (AHB prescaler) */ 6153 #define RCC_CFGR_HPRE_0 (0x1UL << RCC_CFGR_HPRE_Pos) /*!< 0x00000100 */ 6154 #define RCC_CFGR_HPRE_1 (0x2UL << RCC_CFGR_HPRE_Pos) /*!< 0x00000200 */ 6155 #define RCC_CFGR_HPRE_2 (0x4UL << RCC_CFGR_HPRE_Pos) /*!< 0x00000400 */ 6156 #define RCC_CFGR_HPRE_3 (0x8UL << RCC_CFGR_HPRE_Pos) /*!< 0x00000800 */ 6157 6158 /*!< PPRE configuration */ 6159 #define RCC_CFGR_PPRE_Pos (12U) 6160 #define RCC_CFGR_PPRE_Msk (0x7UL << RCC_CFGR_PPRE_Pos) /*!< 0x00007000 */ 6161 #define RCC_CFGR_PPRE RCC_CFGR_PPRE_Msk /*!< PRE1[2:0] bits (APB prescaler) */ 6162 #define RCC_CFGR_PPRE_0 (0x1UL << RCC_CFGR_PPRE_Pos) /*!< 0x00001000 */ 6163 #define RCC_CFGR_PPRE_1 (0x2UL << RCC_CFGR_PPRE_Pos) /*!< 0x00002000 */ 6164 #define RCC_CFGR_PPRE_2 (0x4UL << RCC_CFGR_PPRE_Pos) /*!< 0x00004000 */ 6165 6166 /*!< MCO2SEL configuration */ 6167 #define RCC_CFGR_MCO2SEL_Pos (16U) 6168 #define RCC_CFGR_MCO2SEL_Msk (0xFUL << RCC_CFGR_MCO2SEL_Pos) /*!< 0x000F0000 */ 6169 #define RCC_CFGR_MCO2SEL RCC_CFGR_MCO2SEL_Msk /*!< MCO2SEL [3:0] bits (Clock output selection) */ 6170 #define RCC_CFGR_MCO2SEL_0 (0x1UL << RCC_CFGR_MCO2SEL_Pos) /*!< 0x00010000 */ 6171 #define RCC_CFGR_MCO2SEL_1 (0x2UL << RCC_CFGR_MCO2SEL_Pos) /*!< 0x00020000 */ 6172 #define RCC_CFGR_MCO2SEL_2 (0x4UL << RCC_CFGR_MCO2SEL_Pos) /*!< 0x00040000 */ 6173 #define RCC_CFGR_MCO2SEL_3 (0x8UL << RCC_CFGR_MCO2SEL_Pos) /*!< 0x00080000 */ 6174 6175 /*!< MCO2 Prescaler configuration */ 6176 #define RCC_CFGR_MCO2PRE_Pos (20U) 6177 #define RCC_CFGR_MCO2PRE_Msk (0xFUL << RCC_CFGR_MCO2PRE_Pos) /*!< 0x00F00000 */ 6178 #define RCC_CFGR_MCO2PRE RCC_CFGR_MCO2PRE_Msk /*!< MCO2 prescaler [3:0] */ 6179 #define RCC_CFGR_MCO2PRE_0 (0x1UL << RCC_CFGR_MCO2PRE_Pos) /*!< 0x00100000 */ 6180 #define RCC_CFGR_MCO2PRE_1 (0x2UL << RCC_CFGR_MCO2PRE_Pos) /*!< 0x00200000 */ 6181 #define RCC_CFGR_MCO2PRE_2 (0x4UL << RCC_CFGR_MCO2PRE_Pos) /*!< 0x00400000 */ 6182 #define RCC_CFGR_MCO2PRE_3 (0x8UL << RCC_CFGR_MCO2PRE_Pos) /*!< 0x00800000 */ 6183 6184 /*!< MCOSEL configuration */ 6185 #define RCC_CFGR_MCOSEL_Pos (24U) 6186 #define RCC_CFGR_MCOSEL_Msk (0xFUL << RCC_CFGR_MCOSEL_Pos) /*!< 0x0F000000 */ 6187 #define RCC_CFGR_MCOSEL RCC_CFGR_MCOSEL_Msk /*!< MCOSEL [2:0] bits (Clock output selection) */ 6188 #define RCC_CFGR_MCOSEL_0 (0x1UL << RCC_CFGR_MCOSEL_Pos) /*!< 0x01000000 */ 6189 #define RCC_CFGR_MCOSEL_1 (0x2UL << RCC_CFGR_MCOSEL_Pos) /*!< 0x02000000 */ 6190 #define RCC_CFGR_MCOSEL_2 (0x4UL << RCC_CFGR_MCOSEL_Pos) /*!< 0x04000000 */ 6191 #define RCC_CFGR_MCOSEL_3 (0x8UL << RCC_CFGR_MCOSEL_Pos) /*!< 0x08000000 */ 6192 6193 /*!< MCO Prescaler configuration */ 6194 #define RCC_CFGR_MCOPRE_Pos (28U) 6195 #define RCC_CFGR_MCOPRE_Msk (0xFUL << RCC_CFGR_MCOPRE_Pos) /*!< 0xF0000000 */ 6196 #define RCC_CFGR_MCOPRE RCC_CFGR_MCOPRE_Msk /*!< MCO prescaler [2:0] */ 6197 #define RCC_CFGR_MCOPRE_0 (0x1UL << RCC_CFGR_MCOPRE_Pos) /*!< 0x10000000 */ 6198 #define RCC_CFGR_MCOPRE_1 (0x2UL << RCC_CFGR_MCOPRE_Pos) /*!< 0x20000000 */ 6199 #define RCC_CFGR_MCOPRE_2 (0x4UL << RCC_CFGR_MCOPRE_Pos) /*!< 0x40000000 */ 6200 #define RCC_CFGR_MCOPRE_3 (0x8UL << RCC_CFGR_MCOPRE_Pos) /*!< 0x80000000 */ 6201 6202 /******************** Bit definition for RCC_PLLCFGR register ***************/ 6203 #define RCC_PLLCFGR_PLLSRC_Pos (0U) 6204 #define RCC_PLLCFGR_PLLSRC_Msk (0x3UL << RCC_PLLCFGR_PLLSRC_Pos) /*!< 0x00000003 */ 6205 #define RCC_PLLCFGR_PLLSRC RCC_PLLCFGR_PLLSRC_Msk 6206 #define RCC_PLLCFGR_PLLSRC_0 (0x1UL << RCC_PLLCFGR_PLLSRC_Pos) /*!< 0x00000001 */ 6207 #define RCC_PLLCFGR_PLLSRC_1 (0x2UL << RCC_PLLCFGR_PLLSRC_Pos) /*!< 0x00000002 */ 6208 6209 #define RCC_PLLCFGR_PLLSRC_NONE (0x00000000UL) /*!< No clock sent to PLL */ 6210 #define RCC_PLLCFGR_PLLSRC_HSI_Pos (1U) 6211 #define RCC_PLLCFGR_PLLSRC_HSI_Msk (0x1UL << RCC_PLLCFGR_PLLSRC_HSI_Pos) /*!< 0x00000002 */ 6212 #define RCC_PLLCFGR_PLLSRC_HSI RCC_PLLCFGR_PLLSRC_HSI_Msk /*!< HSI source clock selected */ 6213 #define RCC_PLLCFGR_PLLSRC_HSE_Pos (0U) 6214 #define RCC_PLLCFGR_PLLSRC_HSE_Msk (0x3UL << RCC_PLLCFGR_PLLSRC_HSE_Pos) /*!< 0x00000003 */ 6215 #define RCC_PLLCFGR_PLLSRC_HSE RCC_PLLCFGR_PLLSRC_HSE_Msk /*!< HSE source clock selected */ 6216 6217 #define RCC_PLLCFGR_PLLM_Pos (4U) 6218 #define RCC_PLLCFGR_PLLM_Msk (0x7UL << RCC_PLLCFGR_PLLM_Pos) /*!< 0x00000070 */ 6219 #define RCC_PLLCFGR_PLLM RCC_PLLCFGR_PLLM_Msk 6220 #define RCC_PLLCFGR_PLLM_0 (0x1UL << RCC_PLLCFGR_PLLM_Pos) /*!< 0x00000010 */ 6221 #define RCC_PLLCFGR_PLLM_1 (0x2UL << RCC_PLLCFGR_PLLM_Pos) /*!< 0x00000020 */ 6222 #define RCC_PLLCFGR_PLLM_2 (0x4UL << RCC_PLLCFGR_PLLM_Pos) /*!< 0x00000040 */ 6223 6224 #define RCC_PLLCFGR_PLLN_Pos (8U) 6225 #define RCC_PLLCFGR_PLLN_Msk (0x7FUL << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00007F00 */ 6226 #define RCC_PLLCFGR_PLLN RCC_PLLCFGR_PLLN_Msk 6227 #define RCC_PLLCFGR_PLLN_0 (0x01UL << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00000100 */ 6228 #define RCC_PLLCFGR_PLLN_1 (0x02UL << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00000200 */ 6229 #define RCC_PLLCFGR_PLLN_2 (0x04UL << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00000400 */ 6230 #define RCC_PLLCFGR_PLLN_3 (0x08UL << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00000800 */ 6231 #define RCC_PLLCFGR_PLLN_4 (0x10UL << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00001000 */ 6232 #define RCC_PLLCFGR_PLLN_5 (0x20UL << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00002000 */ 6233 #define RCC_PLLCFGR_PLLN_6 (0x40UL << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00004000 */ 6234 6235 #define RCC_PLLCFGR_PLLPEN_Pos (16U) 6236 #define RCC_PLLCFGR_PLLPEN_Msk (0x1UL << RCC_PLLCFGR_PLLPEN_Pos) /*!< 0x00010000 */ 6237 #define RCC_PLLCFGR_PLLPEN RCC_PLLCFGR_PLLPEN_Msk 6238 6239 #define RCC_PLLCFGR_PLLP_Pos (17U) 6240 #define RCC_PLLCFGR_PLLP_Msk (0x1FUL << RCC_PLLCFGR_PLLP_Pos) /*!< 0x003E0000 */ 6241 #define RCC_PLLCFGR_PLLP RCC_PLLCFGR_PLLP_Msk 6242 #define RCC_PLLCFGR_PLLP_0 (0x01UL << RCC_PLLCFGR_PLLP_Pos) /*!< 0x00020000 */ 6243 #define RCC_PLLCFGR_PLLP_1 (0x02UL << RCC_PLLCFGR_PLLP_Pos) /*!< 0x00040000 */ 6244 #define RCC_PLLCFGR_PLLP_2 (0x04UL << RCC_PLLCFGR_PLLP_Pos) /*!< 0x00080000 */ 6245 #define RCC_PLLCFGR_PLLP_3 (0x08UL << RCC_PLLCFGR_PLLP_Pos) /*!< 0x00100000 */ 6246 #define RCC_PLLCFGR_PLLP_4 (0x10UL << RCC_PLLCFGR_PLLP_Pos) /*!< 0x00200000 */ 6247 6248 #define RCC_PLLCFGR_PLLQEN_Pos (24U) 6249 #define RCC_PLLCFGR_PLLQEN_Msk (0x1UL << RCC_PLLCFGR_PLLQEN_Pos) /*!< 0x01000000 */ 6250 #define RCC_PLLCFGR_PLLQEN RCC_PLLCFGR_PLLQEN_Msk 6251 6252 #define RCC_PLLCFGR_PLLQ_Pos (25U) 6253 #define RCC_PLLCFGR_PLLQ_Msk (0x7UL << RCC_PLLCFGR_PLLQ_Pos) /*!< 0x0E000000 */ 6254 #define RCC_PLLCFGR_PLLQ RCC_PLLCFGR_PLLQ_Msk 6255 #define RCC_PLLCFGR_PLLQ_0 (0x1UL << RCC_PLLCFGR_PLLQ_Pos) /*!< 0x02000000 */ 6256 #define RCC_PLLCFGR_PLLQ_1 (0x2UL << RCC_PLLCFGR_PLLQ_Pos) /*!< 0x04000000 */ 6257 #define RCC_PLLCFGR_PLLQ_2 (0x4UL << RCC_PLLCFGR_PLLQ_Pos) /*!< 0x08000000 */ 6258 6259 #define RCC_PLLCFGR_PLLREN_Pos (28U) 6260 #define RCC_PLLCFGR_PLLREN_Msk (0x1UL << RCC_PLLCFGR_PLLREN_Pos) /*!< 0x10000000 */ 6261 #define RCC_PLLCFGR_PLLREN RCC_PLLCFGR_PLLREN_Msk 6262 6263 #define RCC_PLLCFGR_PLLR_Pos (29U) 6264 #define RCC_PLLCFGR_PLLR_Msk (0x7UL << RCC_PLLCFGR_PLLR_Pos) /*!< 0xE0000000 */ 6265 #define RCC_PLLCFGR_PLLR RCC_PLLCFGR_PLLR_Msk 6266 #define RCC_PLLCFGR_PLLR_0 (0x1UL << RCC_PLLCFGR_PLLR_Pos) /*!< 0x20000000 */ 6267 #define RCC_PLLCFGR_PLLR_1 (0x2UL << RCC_PLLCFGR_PLLR_Pos) /*!< 0x40000000 */ 6268 #define RCC_PLLCFGR_PLLR_2 (0x4UL << RCC_PLLCFGR_PLLR_Pos) /*!< 0x80000000 */ 6269 6270 /******************** Bit definition for RCC_CRRCR register ******************/ 6271 /*!< RC48CAL configuration */ 6272 #define RCC_CRRCR_HSI48CAL_Pos (0U) 6273 #define RCC_CRRCR_HSI48CAL_Msk (0x1FFUL << RCC_CRRCR_HSI48CAL_Pos) /*!< 0x000001FF */ 6274 #define RCC_CRRCR_HSI48CAL RCC_CRRCR_HSI48CAL_Msk /*!< RC48CAL[8:0] bits */ 6275 #define RCC_CRRCR_HSI48CAL_0 (0x01UL << RCC_CRRCR_HSI48CAL_Pos) /*!< 0x00000001 */ 6276 #define RCC_CRRCR_HSI48CAL_1 (0x02UL << RCC_CRRCR_HSI48CAL_Pos) /*!< 0x00000002 */ 6277 #define RCC_CRRCR_HSI48CAL_2 (0x04UL << RCC_CRRCR_HSI48CAL_Pos) /*!< 0x00000004 */ 6278 #define RCC_CRRCR_HSI48CAL_3 (0x08UL << RCC_CRRCR_HSI48CAL_Pos) /*!< 0x00000008 */ 6279 #define RCC_CRRCR_HSI48CAL_4 (0x10UL << RCC_CRRCR_HSI48CAL_Pos) /*!< 0x00000010 */ 6280 #define RCC_CRRCR_HSI48CAL_5 (0x20UL << RCC_CRRCR_HSI48CAL_Pos) /*!< 0x00000020 */ 6281 #define RCC_CRRCR_HSI48CAL_6 (0x40UL << RCC_CRRCR_HSI48CAL_Pos) /*!< 0x00000040 */ 6282 #define RCC_CRRCR_HSI48CAL_7 (0x80UL << RCC_CRRCR_HSI48CAL_Pos) /*!< 0x00000080 */ 6283 #define RCC_CRRCR_HSI48CAL_8 (0x100UL << RCC_CRRCR_HSI48CAL_Pos) /*!< 0x00000100 */ 6284 /******************** Bit definition for RCC_CIER register ******************/ 6285 #define RCC_CIER_LSIRDYIE_Pos (0U) 6286 #define RCC_CIER_LSIRDYIE_Msk (0x1UL << RCC_CIER_LSIRDYIE_Pos) /*!< 0x00000001 */ 6287 #define RCC_CIER_LSIRDYIE RCC_CIER_LSIRDYIE_Msk 6288 #define RCC_CIER_LSERDYIE_Pos (1U) 6289 #define RCC_CIER_LSERDYIE_Msk (0x1UL << RCC_CIER_LSERDYIE_Pos) /*!< 0x00000002 */ 6290 #define RCC_CIER_LSERDYIE RCC_CIER_LSERDYIE_Msk 6291 #define RCC_CIER_HSI48RDYIE_Pos (2U) 6292 #define RCC_CIER_HSI48RDYIE_Msk (0x1UL << RCC_CIER_HSI48RDYIE_Pos) /*!< 0x00000004 */ 6293 #define RCC_CIER_HSI48RDYIE RCC_CIER_HSI48RDYIE_Msk 6294 #define RCC_CIER_HSIRDYIE_Pos (3U) 6295 #define RCC_CIER_HSIRDYIE_Msk (0x1UL << RCC_CIER_HSIRDYIE_Pos) /*!< 0x00000008 */ 6296 #define RCC_CIER_HSIRDYIE RCC_CIER_HSIRDYIE_Msk 6297 #define RCC_CIER_HSERDYIE_Pos (4U) 6298 #define RCC_CIER_HSERDYIE_Msk (0x1UL << RCC_CIER_HSERDYIE_Pos) /*!< 0x00000010 */ 6299 #define RCC_CIER_HSERDYIE RCC_CIER_HSERDYIE_Msk 6300 #define RCC_CIER_PLLRDYIE_Pos (5U) 6301 #define RCC_CIER_PLLRDYIE_Msk (0x1UL << RCC_CIER_PLLRDYIE_Pos) /*!< 0x00000020 */ 6302 #define RCC_CIER_PLLRDYIE RCC_CIER_PLLRDYIE_Msk 6303 6304 /******************** Bit definition for RCC_CIFR register ******************/ 6305 #define RCC_CIFR_LSIRDYF_Pos (0U) 6306 #define RCC_CIFR_LSIRDYF_Msk (0x1UL << RCC_CIFR_LSIRDYF_Pos) /*!< 0x00000001 */ 6307 #define RCC_CIFR_LSIRDYF RCC_CIFR_LSIRDYF_Msk 6308 #define RCC_CIFR_LSERDYF_Pos (1U) 6309 #define RCC_CIFR_LSERDYF_Msk (0x1UL << RCC_CIFR_LSERDYF_Pos) /*!< 0x00000002 */ 6310 #define RCC_CIFR_LSERDYF RCC_CIFR_LSERDYF_Msk 6311 #define RCC_CIFR_HSI48RDYF_Pos (2U) 6312 #define RCC_CIFR_HSI48RDYF_Msk (0x1UL << RCC_CIFR_HSI48RDYF_Pos) /*!< 0x00000004 */ 6313 #define RCC_CIFR_HSI48RDYF RCC_CIFR_HSI48RDYF_Msk 6314 #define RCC_CIFR_HSIRDYF_Pos (3U) 6315 #define RCC_CIFR_HSIRDYF_Msk (0x1UL << RCC_CIFR_HSIRDYF_Pos) /*!< 0x00000008 */ 6316 #define RCC_CIFR_HSIRDYF RCC_CIFR_HSIRDYF_Msk 6317 #define RCC_CIFR_HSERDYF_Pos (4U) 6318 #define RCC_CIFR_HSERDYF_Msk (0x1UL << RCC_CIFR_HSERDYF_Pos) /*!< 0x00000010 */ 6319 #define RCC_CIFR_HSERDYF RCC_CIFR_HSERDYF_Msk 6320 #define RCC_CIFR_PLLRDYF_Pos (5U) 6321 #define RCC_CIFR_PLLRDYF_Msk (0x1UL << RCC_CIFR_PLLRDYF_Pos) /*!< 0x00000020 */ 6322 #define RCC_CIFR_PLLRDYF RCC_CIFR_PLLRDYF_Msk 6323 #define RCC_CIFR_CSSF_Pos (8U) 6324 #define RCC_CIFR_CSSF_Msk (0x1UL << RCC_CIFR_CSSF_Pos) /*!< 0x00000100 */ 6325 #define RCC_CIFR_CSSF RCC_CIFR_CSSF_Msk 6326 #define RCC_CIFR_LSECSSF_Pos (9U) 6327 #define RCC_CIFR_LSECSSF_Msk (0x1UL << RCC_CIFR_LSECSSF_Pos) /*!< 0x00000200 */ 6328 #define RCC_CIFR_LSECSSF RCC_CIFR_LSECSSF_Msk 6329 6330 /******************** Bit definition for RCC_CICR register ******************/ 6331 #define RCC_CICR_LSIRDYC_Pos (0U) 6332 #define RCC_CICR_LSIRDYC_Msk (0x1UL << RCC_CICR_LSIRDYC_Pos) /*!< 0x00000001 */ 6333 #define RCC_CICR_LSIRDYC RCC_CICR_LSIRDYC_Msk 6334 #define RCC_CICR_LSERDYC_Pos (1U) 6335 #define RCC_CICR_LSERDYC_Msk (0x1UL << RCC_CICR_LSERDYC_Pos) /*!< 0x00000002 */ 6336 #define RCC_CICR_LSERDYC RCC_CICR_LSERDYC_Msk 6337 #define RCC_CICR_HSI48RDYC_Pos (2U) 6338 #define RCC_CICR_HSI48RDYC_Msk (0x1UL << RCC_CICR_HSI48RDYC_Pos) /*!< 0x00000004 */ 6339 #define RCC_CICR_HSI48RDYC RCC_CICR_HSI48RDYC_Msk 6340 #define RCC_CICR_HSIRDYC_Pos (3U) 6341 #define RCC_CICR_HSIRDYC_Msk (0x1UL << RCC_CICR_HSIRDYC_Pos) /*!< 0x00000008 */ 6342 #define RCC_CICR_HSIRDYC RCC_CICR_HSIRDYC_Msk 6343 #define RCC_CICR_HSERDYC_Pos (4U) 6344 #define RCC_CICR_HSERDYC_Msk (0x1UL << RCC_CICR_HSERDYC_Pos) /*!< 0x00000010 */ 6345 #define RCC_CICR_HSERDYC RCC_CICR_HSERDYC_Msk 6346 #define RCC_CICR_PLLRDYC_Pos (5U) 6347 #define RCC_CICR_PLLRDYC_Msk (0x1UL << RCC_CICR_PLLRDYC_Pos) /*!< 0x00000020 */ 6348 #define RCC_CICR_PLLRDYC RCC_CICR_PLLRDYC_Msk 6349 #define RCC_CICR_CSSC_Pos (8U) 6350 #define RCC_CICR_CSSC_Msk (0x1UL << RCC_CICR_CSSC_Pos) /*!< 0x00000100 */ 6351 #define RCC_CICR_CSSC RCC_CICR_CSSC_Msk 6352 #define RCC_CICR_LSECSSC_Pos (9U) 6353 #define RCC_CICR_LSECSSC_Msk (0x1UL << RCC_CICR_LSECSSC_Pos) /*!< 0x00000200 */ 6354 #define RCC_CICR_LSECSSC RCC_CICR_LSECSSC_Msk 6355 6356 /******************** Bit definition for RCC_IOPRSTR register ****************/ 6357 #define RCC_IOPRSTR_GPIOARST_Pos (0U) 6358 #define RCC_IOPRSTR_GPIOARST_Msk (0x1UL << RCC_IOPRSTR_GPIOARST_Pos) /*!< 0x00000001 */ 6359 #define RCC_IOPRSTR_GPIOARST RCC_IOPRSTR_GPIOARST_Msk 6360 #define RCC_IOPRSTR_GPIOBRST_Pos (1U) 6361 #define RCC_IOPRSTR_GPIOBRST_Msk (0x1UL << RCC_IOPRSTR_GPIOBRST_Pos) /*!< 0x00000002 */ 6362 #define RCC_IOPRSTR_GPIOBRST RCC_IOPRSTR_GPIOBRST_Msk 6363 #define RCC_IOPRSTR_GPIOCRST_Pos (2U) 6364 #define RCC_IOPRSTR_GPIOCRST_Msk (0x1UL << RCC_IOPRSTR_GPIOCRST_Pos) /*!< 0x00000004 */ 6365 #define RCC_IOPRSTR_GPIOCRST RCC_IOPRSTR_GPIOCRST_Msk 6366 #define RCC_IOPRSTR_GPIODRST_Pos (3U) 6367 #define RCC_IOPRSTR_GPIODRST_Msk (0x1UL << RCC_IOPRSTR_GPIODRST_Pos) /*!< 0x00000008 */ 6368 #define RCC_IOPRSTR_GPIODRST RCC_IOPRSTR_GPIODRST_Msk 6369 #define RCC_IOPRSTR_GPIOERST_Pos (4U) 6370 #define RCC_IOPRSTR_GPIOERST_Msk (0x1UL << RCC_IOPRSTR_GPIOERST_Pos) /*!< 0x00000010 */ 6371 #define RCC_IOPRSTR_GPIOERST RCC_IOPRSTR_GPIOERST_Msk 6372 #define RCC_IOPRSTR_GPIOFRST_Pos (5U) 6373 #define RCC_IOPRSTR_GPIOFRST_Msk (0x1UL << RCC_IOPRSTR_GPIOFRST_Pos) /*!< 0x00000020 */ 6374 #define RCC_IOPRSTR_GPIOFRST RCC_IOPRSTR_GPIOFRST_Msk 6375 6376 /******************** Bit definition for RCC_AHBRSTR register ***************/ 6377 #define RCC_AHBRSTR_DMA1RST_Pos (0U) 6378 #define RCC_AHBRSTR_DMA1RST_Msk (0x1UL << RCC_AHBRSTR_DMA1RST_Pos) /*!< 0x00000001 */ 6379 #define RCC_AHBRSTR_DMA1RST RCC_AHBRSTR_DMA1RST_Msk 6380 #define RCC_AHBRSTR_DMA2RST_Pos (1U) 6381 #define RCC_AHBRSTR_DMA2RST_Msk (0x1UL << RCC_AHBRSTR_DMA2RST_Pos) /*!< 0x00000002 */ 6382 #define RCC_AHBRSTR_DMA2RST RCC_AHBRSTR_DMA2RST_Msk 6383 #define RCC_AHBRSTR_FLASHRST_Pos (8U) 6384 #define RCC_AHBRSTR_FLASHRST_Msk (0x1UL << RCC_AHBRSTR_FLASHRST_Pos) /*!< 0x00000100 */ 6385 #define RCC_AHBRSTR_FLASHRST RCC_AHBRSTR_FLASHRST_Msk 6386 #define RCC_AHBRSTR_CRCRST_Pos (12U) 6387 #define RCC_AHBRSTR_CRCRST_Msk (0x1UL << RCC_AHBRSTR_CRCRST_Pos) /*!< 0x00001000 */ 6388 #define RCC_AHBRSTR_CRCRST RCC_AHBRSTR_CRCRST_Msk 6389 6390 /******************** Bit definition for RCC_APBRSTR1 register **************/ 6391 #define RCC_APBRSTR1_TIM2RST_Pos (0U) 6392 #define RCC_APBRSTR1_TIM2RST_Msk (0x1UL << RCC_APBRSTR1_TIM2RST_Pos) /*!< 0x00000001 */ 6393 #define RCC_APBRSTR1_TIM2RST RCC_APBRSTR1_TIM2RST_Msk 6394 #define RCC_APBRSTR1_TIM3RST_Pos (1U) 6395 #define RCC_APBRSTR1_TIM3RST_Msk (0x1UL << RCC_APBRSTR1_TIM3RST_Pos) /*!< 0x00000002 */ 6396 #define RCC_APBRSTR1_TIM3RST RCC_APBRSTR1_TIM3RST_Msk 6397 #define RCC_APBRSTR1_TIM4RST_Pos (2U) 6398 #define RCC_APBRSTR1_TIM4RST_Msk (0x1UL << RCC_APBRSTR1_TIM4RST_Pos) /*!< 0x00000004 */ 6399 #define RCC_APBRSTR1_TIM4RST RCC_APBRSTR1_TIM4RST_Msk 6400 #define RCC_APBRSTR1_TIM6RST_Pos (4U) 6401 #define RCC_APBRSTR1_TIM6RST_Msk (0x1UL << RCC_APBRSTR1_TIM6RST_Pos) /*!< 0x00000010 */ 6402 #define RCC_APBRSTR1_TIM6RST RCC_APBRSTR1_TIM6RST_Msk 6403 #define RCC_APBRSTR1_TIM7RST_Pos (5U) 6404 #define RCC_APBRSTR1_TIM7RST_Msk (0x1UL << RCC_APBRSTR1_TIM7RST_Pos) /*!< 0x00000020 */ 6405 #define RCC_APBRSTR1_TIM7RST RCC_APBRSTR1_TIM7RST_Msk 6406 #define RCC_APBRSTR1_LPUART2RST_Pos (7U) 6407 #define RCC_APBRSTR1_LPUART2RST_Msk (0x1UL << RCC_APBRSTR1_LPUART2RST_Pos)/*!< 0x00000080 */ 6408 #define RCC_APBRSTR1_LPUART2RST RCC_APBRSTR1_LPUART2RST_Msk 6409 #define RCC_APBRSTR1_USART5RST_Pos (8U) 6410 #define RCC_APBRSTR1_USART5RST_Msk (0x1UL << RCC_APBRSTR1_USART5RST_Pos) /*!< 0x00000100 */ 6411 #define RCC_APBRSTR1_USART5RST RCC_APBRSTR1_USART5RST_Msk 6412 #define RCC_APBRSTR1_USART6RST_Pos (9U) 6413 #define RCC_APBRSTR1_USART6RST_Msk (0x1UL << RCC_APBRSTR1_USART6RST_Pos) /*!< 0x00000200 */ 6414 #define RCC_APBRSTR1_USART6RST RCC_APBRSTR1_USART6RST_Msk 6415 #define RCC_APBRSTR1_FDCANRST_Pos (12U) 6416 #define RCC_APBRSTR1_FDCANRST_Msk (0x1UL << RCC_APBRSTR1_FDCANRST_Pos) /*!< 0x00001000 */ 6417 #define RCC_APBRSTR1_FDCANRST RCC_APBRSTR1_FDCANRST_Msk 6418 #define RCC_APBRSTR1_USBRST_Pos (13U) 6419 #define RCC_APBRSTR1_USBRST_Msk (0x1UL << RCC_APBRSTR1_USBRST_Pos) /*!< 0x00002000 */ 6420 #define RCC_APBRSTR1_USBRST RCC_APBRSTR1_USBRST_Msk 6421 #define RCC_APBRSTR1_SPI2RST_Pos (14U) 6422 #define RCC_APBRSTR1_SPI2RST_Msk (0x1UL << RCC_APBRSTR1_SPI2RST_Pos) /*!< 0x00004000 */ 6423 #define RCC_APBRSTR1_SPI2RST RCC_APBRSTR1_SPI2RST_Msk 6424 #define RCC_APBRSTR1_SPI3RST_Pos (15U) 6425 #define RCC_APBRSTR1_SPI3RST_Msk (0x1UL << RCC_APBRSTR1_SPI3RST_Pos) /*!< 0x00008000 */ 6426 #define RCC_APBRSTR1_SPI3RST RCC_APBRSTR1_SPI3RST_Msk 6427 #define RCC_APBRSTR1_CRSRST_Pos (16U) 6428 #define RCC_APBRSTR1_CRSRST_Msk (0x1UL << RCC_APBRSTR1_CRSRST_Pos) /*!< 0x00010000 */ 6429 #define RCC_APBRSTR1_CRSRST RCC_APBRSTR1_CRSRST_Msk 6430 #define RCC_APBRSTR1_USART2RST_Pos (17U) 6431 #define RCC_APBRSTR1_USART2RST_Msk (0x1UL << RCC_APBRSTR1_USART2RST_Pos) /*!< 0x00020000 */ 6432 #define RCC_APBRSTR1_USART2RST RCC_APBRSTR1_USART2RST_Msk 6433 #define RCC_APBRSTR1_USART3RST_Pos (18U) 6434 #define RCC_APBRSTR1_USART3RST_Msk (0x1UL << RCC_APBRSTR1_USART3RST_Pos) /*!< 0x00040000 */ 6435 #define RCC_APBRSTR1_USART3RST RCC_APBRSTR1_USART3RST_Msk 6436 #define RCC_APBRSTR1_USART4RST_Pos (19U) 6437 #define RCC_APBRSTR1_USART4RST_Msk (0x1UL << RCC_APBRSTR1_USART4RST_Pos) /*!< 0x00080000 */ 6438 #define RCC_APBRSTR1_USART4RST RCC_APBRSTR1_USART4RST_Msk 6439 #define RCC_APBRSTR1_LPUART1RST_Pos (20U) 6440 #define RCC_APBRSTR1_LPUART1RST_Msk (0x1UL << RCC_APBRSTR1_LPUART1RST_Pos) /*!< 0x00100000 */ 6441 #define RCC_APBRSTR1_LPUART1RST RCC_APBRSTR1_LPUART1RST_Msk 6442 #define RCC_APBRSTR1_I2C1RST_Pos (21U) 6443 #define RCC_APBRSTR1_I2C1RST_Msk (0x1UL << RCC_APBRSTR1_I2C1RST_Pos) /*!< 0x00200000 */ 6444 #define RCC_APBRSTR1_I2C1RST RCC_APBRSTR1_I2C1RST_Msk 6445 #define RCC_APBRSTR1_I2C2RST_Pos (22U) 6446 #define RCC_APBRSTR1_I2C2RST_Msk (0x1UL << RCC_APBRSTR1_I2C2RST_Pos) /*!< 0x00400000 */ 6447 #define RCC_APBRSTR1_I2C2RST RCC_APBRSTR1_I2C2RST_Msk 6448 #define RCC_APBRSTR1_I2C3RST_Pos (23U) 6449 #define RCC_APBRSTR1_I2C3RST_Msk (0x1UL << RCC_APBRSTR1_I2C3RST_Pos) /*!< 0x00800000 */ 6450 #define RCC_APBRSTR1_I2C3RST RCC_APBRSTR1_I2C3RST_Msk 6451 #define RCC_APBRSTR1_CECRST_Pos (24U) 6452 #define RCC_APBRSTR1_CECRST_Msk (0x1UL << RCC_APBRSTR1_CECRST_Pos) /*!< 0x01000000 */ 6453 #define RCC_APBRSTR1_CECRST RCC_APBRSTR1_CECRST_Msk 6454 #define RCC_APBRSTR1_UCPD1RST_Pos (25U) 6455 #define RCC_APBRSTR1_UCPD1RST_Msk (0x1UL << RCC_APBRSTR1_UCPD1RST_Pos) /*!< 0x02000000 */ 6456 #define RCC_APBRSTR1_UCPD1RST RCC_APBRSTR1_UCPD1RST_Msk 6457 #define RCC_APBRSTR1_UCPD2RST_Pos (26U) 6458 #define RCC_APBRSTR1_UCPD2RST_Msk (0x1UL << RCC_APBRSTR1_UCPD2RST_Pos) /*!< 0x04000000 */ 6459 #define RCC_APBRSTR1_UCPD2RST RCC_APBRSTR1_UCPD2RST_Msk 6460 #define RCC_APBRSTR1_DBGRST_Pos (27U) 6461 #define RCC_APBRSTR1_DBGRST_Msk (0x1UL << RCC_APBRSTR1_DBGRST_Pos) /*!< 0x08000000 */ 6462 #define RCC_APBRSTR1_DBGRST RCC_APBRSTR1_DBGRST_Msk 6463 #define RCC_APBRSTR1_PWRRST_Pos (28U) 6464 #define RCC_APBRSTR1_PWRRST_Msk (0x1UL << RCC_APBRSTR1_PWRRST_Pos) /*!< 0x10000000 */ 6465 #define RCC_APBRSTR1_PWRRST RCC_APBRSTR1_PWRRST_Msk 6466 #define RCC_APBRSTR1_DAC1RST_Pos (29U) 6467 #define RCC_APBRSTR1_DAC1RST_Msk (0x1UL << RCC_APBRSTR1_DAC1RST_Pos) /*!< 0x20000000 */ 6468 #define RCC_APBRSTR1_DAC1RST RCC_APBRSTR1_DAC1RST_Msk 6469 #define RCC_APBRSTR1_LPTIM2RST_Pos (30U) 6470 #define RCC_APBRSTR1_LPTIM2RST_Msk (0x1UL << RCC_APBRSTR1_LPTIM2RST_Pos) /*!< 0x40000000 */ 6471 #define RCC_APBRSTR1_LPTIM2RST RCC_APBRSTR1_LPTIM2RST_Msk 6472 #define RCC_APBRSTR1_LPTIM1RST_Pos (31U) 6473 #define RCC_APBRSTR1_LPTIM1RST_Msk (0x1UL << RCC_APBRSTR1_LPTIM1RST_Pos) /*!< 0x80000000 */ 6474 #define RCC_APBRSTR1_LPTIM1RST RCC_APBRSTR1_LPTIM1RST_Msk 6475 6476 /******************** Bit definition for RCC_APBRSTR2 register **************/ 6477 #define RCC_APBRSTR2_SYSCFGRST_Pos (0U) 6478 #define RCC_APBRSTR2_SYSCFGRST_Msk (0x1UL << RCC_APBRSTR2_SYSCFGRST_Pos) /*!< 0x00000001 */ 6479 #define RCC_APBRSTR2_SYSCFGRST RCC_APBRSTR2_SYSCFGRST_Msk 6480 #define RCC_APBRSTR2_TIM1RST_Pos (11U) 6481 #define RCC_APBRSTR2_TIM1RST_Msk (0x1UL << RCC_APBRSTR2_TIM1RST_Pos) /*!< 0x00000800 */ 6482 #define RCC_APBRSTR2_TIM1RST RCC_APBRSTR2_TIM1RST_Msk 6483 #define RCC_APBRSTR2_SPI1RST_Pos (12U) 6484 #define RCC_APBRSTR2_SPI1RST_Msk (0x1UL << RCC_APBRSTR2_SPI1RST_Pos) /*!< 0x00001000 */ 6485 #define RCC_APBRSTR2_SPI1RST RCC_APBRSTR2_SPI1RST_Msk 6486 #define RCC_APBRSTR2_USART1RST_Pos (14U) 6487 #define RCC_APBRSTR2_USART1RST_Msk (0x1UL << RCC_APBRSTR2_USART1RST_Pos) /*!< 0x00004000 */ 6488 #define RCC_APBRSTR2_USART1RST RCC_APBRSTR2_USART1RST_Msk 6489 #define RCC_APBRSTR2_TIM14RST_Pos (15U) 6490 #define RCC_APBRSTR2_TIM14RST_Msk (0x1UL << RCC_APBRSTR2_TIM14RST_Pos) /*!< 0x00008000 */ 6491 #define RCC_APBRSTR2_TIM14RST RCC_APBRSTR2_TIM14RST_Msk 6492 #define RCC_APBRSTR2_TIM15RST_Pos (16U) 6493 #define RCC_APBRSTR2_TIM15RST_Msk (0x1UL << RCC_APBRSTR2_TIM15RST_Pos) /*!< 0x00010000 */ 6494 #define RCC_APBRSTR2_TIM15RST RCC_APBRSTR2_TIM15RST_Msk 6495 #define RCC_APBRSTR2_TIM16RST_Pos (17U) 6496 #define RCC_APBRSTR2_TIM16RST_Msk (0x1UL << RCC_APBRSTR2_TIM16RST_Pos) /*!< 0x00020000 */ 6497 #define RCC_APBRSTR2_TIM16RST RCC_APBRSTR2_TIM16RST_Msk 6498 #define RCC_APBRSTR2_TIM17RST_Pos (18U) 6499 #define RCC_APBRSTR2_TIM17RST_Msk (0x1UL << RCC_APBRSTR2_TIM17RST_Pos) /*!< 0x00040000 */ 6500 #define RCC_APBRSTR2_TIM17RST RCC_APBRSTR2_TIM17RST_Msk 6501 #define RCC_APBRSTR2_ADCRST_Pos (20U) 6502 #define RCC_APBRSTR2_ADCRST_Msk (0x1UL << RCC_APBRSTR2_ADCRST_Pos) /*!< 0x00100000 */ 6503 #define RCC_APBRSTR2_ADCRST RCC_APBRSTR2_ADCRST_Msk 6504 6505 /******************** Bit definition for RCC_IOPENR register ****************/ 6506 #define RCC_IOPENR_GPIOAEN_Pos (0U) 6507 #define RCC_IOPENR_GPIOAEN_Msk (0x1UL << RCC_IOPENR_GPIOAEN_Pos) /*!< 0x00000001 */ 6508 #define RCC_IOPENR_GPIOAEN RCC_IOPENR_GPIOAEN_Msk 6509 #define RCC_IOPENR_GPIOBEN_Pos (1U) 6510 #define RCC_IOPENR_GPIOBEN_Msk (0x1UL << RCC_IOPENR_GPIOBEN_Pos) /*!< 0x00000002 */ 6511 #define RCC_IOPENR_GPIOBEN RCC_IOPENR_GPIOBEN_Msk 6512 #define RCC_IOPENR_GPIOCEN_Pos (2U) 6513 #define RCC_IOPENR_GPIOCEN_Msk (0x1UL << RCC_IOPENR_GPIOCEN_Pos) /*!< 0x00000004 */ 6514 #define RCC_IOPENR_GPIOCEN RCC_IOPENR_GPIOCEN_Msk 6515 #define RCC_IOPENR_GPIODEN_Pos (3U) 6516 #define RCC_IOPENR_GPIODEN_Msk (0x1UL << RCC_IOPENR_GPIODEN_Pos) /*!< 0x00000008 */ 6517 #define RCC_IOPENR_GPIODEN RCC_IOPENR_GPIODEN_Msk 6518 #define RCC_IOPENR_GPIOEEN_Pos (4U) 6519 #define RCC_IOPENR_GPIOEEN_Msk (0x1UL << RCC_IOPENR_GPIOEEN_Pos) /*!< 0x00000010 */ 6520 #define RCC_IOPENR_GPIOEEN RCC_IOPENR_GPIOEEN_Msk 6521 #define RCC_IOPENR_GPIOFEN_Pos (5U) 6522 #define RCC_IOPENR_GPIOFEN_Msk (0x1UL << RCC_IOPENR_GPIOFEN_Pos) /*!< 0x00000020 */ 6523 #define RCC_IOPENR_GPIOFEN RCC_IOPENR_GPIOFEN_Msk 6524 6525 /******************** Bit definition for RCC_AHBENR register ****************/ 6526 #define RCC_AHBENR_DMA1EN_Pos (0U) 6527 #define RCC_AHBENR_DMA1EN_Msk (0x1UL << RCC_AHBENR_DMA1EN_Pos) /*!< 0x00000001 */ 6528 #define RCC_AHBENR_DMA1EN RCC_AHBENR_DMA1EN_Msk 6529 #define RCC_AHBENR_DMA2EN_Pos (1U) 6530 #define RCC_AHBENR_DMA2EN_Msk (0x1UL << RCC_AHBENR_DMA2EN_Pos) /*!< 0x00000002 */ 6531 #define RCC_AHBENR_DMA2EN RCC_AHBENR_DMA2EN_Msk 6532 #define RCC_AHBENR_FLASHEN_Pos (8U) 6533 #define RCC_AHBENR_FLASHEN_Msk (0x1UL << RCC_AHBENR_FLASHEN_Pos) /*!< 0x00000100 */ 6534 #define RCC_AHBENR_FLASHEN RCC_AHBENR_FLASHEN_Msk 6535 #define RCC_AHBENR_CRCEN_Pos (12U) 6536 #define RCC_AHBENR_CRCEN_Msk (0x1UL << RCC_AHBENR_CRCEN_Pos) /*!< 0x00001000 */ 6537 #define RCC_AHBENR_CRCEN RCC_AHBENR_CRCEN_Msk 6538 6539 /******************** Bit definition for RCC_APBENR1 register ***************/ 6540 #define RCC_APBENR1_TIM2EN_Pos (0U) 6541 #define RCC_APBENR1_TIM2EN_Msk (0x1UL << RCC_APBENR1_TIM2EN_Pos) /*!< 0x00000001 */ 6542 #define RCC_APBENR1_TIM2EN RCC_APBENR1_TIM2EN_Msk 6543 #define RCC_APBENR1_TIM3EN_Pos (1U) 6544 #define RCC_APBENR1_TIM3EN_Msk (0x1UL << RCC_APBENR1_TIM3EN_Pos) /*!< 0x00000002 */ 6545 #define RCC_APBENR1_TIM3EN RCC_APBENR1_TIM3EN_Msk 6546 #define RCC_APBENR1_TIM4EN_Pos (2U) 6547 #define RCC_APBENR1_TIM4EN_Msk (0x1UL << RCC_APBENR1_TIM4EN_Pos) /*!< 0x00000004 */ 6548 #define RCC_APBENR1_TIM4EN RCC_APBENR1_TIM4EN_Msk 6549 #define RCC_APBENR1_TIM6EN_Pos (4U) 6550 #define RCC_APBENR1_TIM6EN_Msk (0x1UL << RCC_APBENR1_TIM6EN_Pos) /*!< 0x00000010 */ 6551 #define RCC_APBENR1_TIM6EN RCC_APBENR1_TIM6EN_Msk 6552 #define RCC_APBENR1_TIM7EN_Pos (5U) 6553 #define RCC_APBENR1_TIM7EN_Msk (0x1UL << RCC_APBENR1_TIM7EN_Pos) /*!< 0x00000020 */ 6554 #define RCC_APBENR1_TIM7EN RCC_APBENR1_TIM7EN_Msk 6555 #define RCC_APBENR1_LPUART2EN_Pos (7U) 6556 #define RCC_APBENR1_LPUART2EN_Msk (0x1UL << RCC_APBENR1_LPUART2EN_Pos) /*!< 0x00000080 */ 6557 #define RCC_APBENR1_LPUART2EN RCC_APBENR1_LPUART2EN_Msk 6558 #define RCC_APBENR1_USART5EN_Pos (8U) 6559 #define RCC_APBENR1_USART5EN_Msk (0x1UL << RCC_APBENR1_USART5EN_Pos) /*!< 0x00000100 */ 6560 #define RCC_APBENR1_USART5EN RCC_APBENR1_USART5EN_Msk 6561 #define RCC_APBENR1_USART6EN_Pos (9U) 6562 #define RCC_APBENR1_USART6EN_Msk (0x1UL << RCC_APBENR1_USART6EN_Pos) /*!< 0x00000200 */ 6563 #define RCC_APBENR1_USART6EN RCC_APBENR1_USART6EN_Msk 6564 #define RCC_APBENR1_RTCAPBEN_Pos (10U) 6565 #define RCC_APBENR1_RTCAPBEN_Msk (0x1UL << RCC_APBENR1_RTCAPBEN_Pos) /*!< 0x00000400 */ 6566 #define RCC_APBENR1_RTCAPBEN RCC_APBENR1_RTCAPBEN_Msk 6567 #define RCC_APBENR1_WWDGEN_Pos (11U) 6568 #define RCC_APBENR1_WWDGEN_Msk (0x1UL << RCC_APBENR1_WWDGEN_Pos) /*!< 0x00000800 */ 6569 #define RCC_APBENR1_WWDGEN RCC_APBENR1_WWDGEN_Msk 6570 #define RCC_APBENR1_FDCANEN_Pos (12U) 6571 #define RCC_APBENR1_FDCANEN_Msk (0x1UL << RCC_APBENR1_FDCANEN_Pos) /*!< 0x00001000 */ 6572 #define RCC_APBENR1_FDCANEN RCC_APBENR1_FDCANEN_Msk 6573 #define RCC_APBENR1_USBEN_Pos (13U) 6574 #define RCC_APBENR1_USBEN_Msk (0x1UL << RCC_APBENR1_USBEN_Pos) /*!< 0x00002000 */ 6575 #define RCC_APBENR1_USBEN RCC_APBENR1_USBEN_Msk 6576 #define RCC_APBENR1_SPI2EN_Pos (14U) 6577 #define RCC_APBENR1_SPI2EN_Msk (0x1UL << RCC_APBENR1_SPI2EN_Pos) /*!< 0x00004000 */ 6578 #define RCC_APBENR1_SPI2EN RCC_APBENR1_SPI2EN_Msk 6579 #define RCC_APBENR1_SPI3EN_Pos (15U) 6580 #define RCC_APBENR1_SPI3EN_Msk (0x1UL << RCC_APBENR1_SPI3EN_Pos) /*!< 0x00008000 */ 6581 #define RCC_APBENR1_SPI3EN RCC_APBENR1_SPI3EN_Msk 6582 #define RCC_APBENR1_CRSEN_Pos (16U) 6583 #define RCC_APBENR1_CRSEN_Msk (0x1UL << RCC_APBENR1_CRSEN_Pos) /*!< 0x00010000 */ 6584 #define RCC_APBENR1_CRSEN RCC_APBENR1_CRSEN_Msk 6585 #define RCC_APBENR1_USART2EN_Pos (17U) 6586 #define RCC_APBENR1_USART2EN_Msk (0x1UL << RCC_APBENR1_USART2EN_Pos) /*!< 0x00020000 */ 6587 #define RCC_APBENR1_USART2EN RCC_APBENR1_USART2EN_Msk 6588 #define RCC_APBENR1_USART3EN_Pos (18U) 6589 #define RCC_APBENR1_USART3EN_Msk (0x1UL << RCC_APBENR1_USART3EN_Pos) /*!< 0x00040000 */ 6590 #define RCC_APBENR1_USART3EN RCC_APBENR1_USART3EN_Msk 6591 #define RCC_APBENR1_USART4EN_Pos (19U) 6592 #define RCC_APBENR1_USART4EN_Msk (0x1UL << RCC_APBENR1_USART4EN_Pos) /*!< 0x00080000 */ 6593 #define RCC_APBENR1_USART4EN RCC_APBENR1_USART4EN_Msk 6594 #define RCC_APBENR1_LPUART1EN_Pos (20U) 6595 #define RCC_APBENR1_LPUART1EN_Msk (0x1UL << RCC_APBENR1_LPUART1EN_Pos) /*!< 0x00100000 */ 6596 #define RCC_APBENR1_LPUART1EN RCC_APBENR1_LPUART1EN_Msk 6597 #define RCC_APBENR1_I2C1EN_Pos (21U) 6598 #define RCC_APBENR1_I2C1EN_Msk (0x1UL << RCC_APBENR1_I2C1EN_Pos) /*!< 0x00200000 */ 6599 #define RCC_APBENR1_I2C1EN RCC_APBENR1_I2C1EN_Msk 6600 #define RCC_APBENR1_I2C2EN_Pos (22U) 6601 #define RCC_APBENR1_I2C2EN_Msk (0x1UL << RCC_APBENR1_I2C2EN_Pos) /*!< 0x00400000 */ 6602 #define RCC_APBENR1_I2C2EN RCC_APBENR1_I2C2EN_Msk 6603 #define RCC_APBENR1_I2C3EN_Pos (23U) 6604 #define RCC_APBENR1_I2C3EN_Msk (0x1UL << RCC_APBENR1_I2C3EN_Pos) /*!< 0x00800000 */ 6605 #define RCC_APBENR1_I2C3EN RCC_APBENR1_I2C3EN_Msk 6606 #define RCC_APBENR1_CECEN_Pos (24U) 6607 #define RCC_APBENR1_CECEN_Msk (0x1UL << RCC_APBENR1_CECEN_Pos) /*!< 0x01000000 */ 6608 #define RCC_APBENR1_CECEN RCC_APBENR1_CECEN_Msk 6609 #define RCC_APBENR1_UCPD1EN_Pos (25U) 6610 #define RCC_APBENR1_UCPD1EN_Msk (0x1UL << RCC_APBENR1_UCPD1EN_Pos) /*!< 0x02000000 */ 6611 #define RCC_APBENR1_UCPD1EN RCC_APBENR1_UCPD1EN_Msk 6612 #define RCC_APBENR1_UCPD2EN_Pos (26U) 6613 #define RCC_APBENR1_UCPD2EN_Msk (0x1UL << RCC_APBENR1_UCPD2EN_Pos) /*!< 0x04000000 */ 6614 #define RCC_APBENR1_UCPD2EN RCC_APBENR1_UCPD2EN_Msk 6615 #define RCC_APBENR1_DBGEN_Pos (27U) 6616 #define RCC_APBENR1_DBGEN_Msk (0x1UL << RCC_APBENR1_DBGEN_Pos) /*!< 0x08000000 */ 6617 #define RCC_APBENR1_DBGEN RCC_APBENR1_DBGEN_Msk 6618 #define RCC_APBENR1_PWREN_Pos (28U) 6619 #define RCC_APBENR1_PWREN_Msk (0x1UL << RCC_APBENR1_PWREN_Pos) /*!< 0x10000000 */ 6620 #define RCC_APBENR1_PWREN RCC_APBENR1_PWREN_Msk 6621 #define RCC_APBENR1_DAC1EN_Pos (29U) 6622 #define RCC_APBENR1_DAC1EN_Msk (0x1UL << RCC_APBENR1_DAC1EN_Pos) /*!< 0x20000000 */ 6623 #define RCC_APBENR1_DAC1EN RCC_APBENR1_DAC1EN_Msk 6624 #define RCC_APBENR1_LPTIM2EN_Pos (30U) 6625 #define RCC_APBENR1_LPTIM2EN_Msk (0x1UL << RCC_APBENR1_LPTIM2EN_Pos) /*!< 0x40000000 */ 6626 #define RCC_APBENR1_LPTIM2EN RCC_APBENR1_LPTIM2EN_Msk 6627 #define RCC_APBENR1_LPTIM1EN_Pos (31U) 6628 #define RCC_APBENR1_LPTIM1EN_Msk (0x1UL << RCC_APBENR1_LPTIM1EN_Pos) /*!< 0x80000000 */ 6629 #define RCC_APBENR1_LPTIM1EN RCC_APBENR1_LPTIM1EN_Msk 6630 6631 /******************** Bit definition for RCC_APBENR2 register **************/ 6632 #define RCC_APBENR2_SYSCFGEN_Pos (0U) 6633 #define RCC_APBENR2_SYSCFGEN_Msk (0x1UL << RCC_APBENR2_SYSCFGEN_Pos) /*!< 0x00000001 */ 6634 #define RCC_APBENR2_SYSCFGEN RCC_APBENR2_SYSCFGEN_Msk 6635 #define RCC_APBENR2_TIM1EN_Pos (11U) 6636 #define RCC_APBENR2_TIM1EN_Msk (0x1UL << RCC_APBENR2_TIM1EN_Pos) /*!< 0x00000800 */ 6637 #define RCC_APBENR2_TIM1EN RCC_APBENR2_TIM1EN_Msk 6638 #define RCC_APBENR2_SPI1EN_Pos (12U) 6639 #define RCC_APBENR2_SPI1EN_Msk (0x1UL << RCC_APBENR2_SPI1EN_Pos) /*!< 0x00001000 */ 6640 #define RCC_APBENR2_SPI1EN RCC_APBENR2_SPI1EN_Msk 6641 #define RCC_APBENR2_USART1EN_Pos (14U) 6642 #define RCC_APBENR2_USART1EN_Msk (0x1UL << RCC_APBENR2_USART1EN_Pos) /*!< 0x00004000 */ 6643 #define RCC_APBENR2_USART1EN RCC_APBENR2_USART1EN_Msk 6644 #define RCC_APBENR2_TIM14EN_Pos (15U) 6645 #define RCC_APBENR2_TIM14EN_Msk (0x1UL << RCC_APBENR2_TIM14EN_Pos) /*!< 0x00008000 */ 6646 #define RCC_APBENR2_TIM14EN RCC_APBENR2_TIM14EN_Msk 6647 #define RCC_APBENR2_TIM15EN_Pos (16U) 6648 #define RCC_APBENR2_TIM15EN_Msk (0x1UL << RCC_APBENR2_TIM15EN_Pos) /*!< 0x00010000 */ 6649 #define RCC_APBENR2_TIM15EN RCC_APBENR2_TIM15EN_Msk 6650 #define RCC_APBENR2_TIM16EN_Pos (17U) 6651 #define RCC_APBENR2_TIM16EN_Msk (0x1UL << RCC_APBENR2_TIM16EN_Pos) /*!< 0x00020000 */ 6652 #define RCC_APBENR2_TIM16EN RCC_APBENR2_TIM16EN_Msk 6653 #define RCC_APBENR2_TIM17EN_Pos (18U) 6654 #define RCC_APBENR2_TIM17EN_Msk (0x1UL << RCC_APBENR2_TIM17EN_Pos) /*!< 0x00040000 */ 6655 #define RCC_APBENR2_TIM17EN RCC_APBENR2_TIM17EN_Msk 6656 #define RCC_APBENR2_ADCEN_Pos (20U) 6657 #define RCC_APBENR2_ADCEN_Msk (0x1UL << RCC_APBENR2_ADCEN_Pos) /*!< 0x00100000 */ 6658 #define RCC_APBENR2_ADCEN RCC_APBENR2_ADCEN_Msk 6659 6660 /******************** Bit definition for RCC_IOPSMENR register *************/ 6661 #define RCC_IOPSMENR_GPIOASMEN_Pos (0U) 6662 #define RCC_IOPSMENR_GPIOASMEN_Msk (0x1UL << RCC_IOPSMENR_GPIOASMEN_Pos) /*!< 0x00000001 */ 6663 #define RCC_IOPSMENR_GPIOASMEN RCC_IOPSMENR_GPIOASMEN_Msk 6664 #define RCC_IOPSMENR_GPIOBSMEN_Pos (1U) 6665 #define RCC_IOPSMENR_GPIOBSMEN_Msk (0x1UL << RCC_IOPSMENR_GPIOBSMEN_Pos) /*!< 0x00000002 */ 6666 #define RCC_IOPSMENR_GPIOBSMEN RCC_IOPSMENR_GPIOBSMEN_Msk 6667 #define RCC_IOPSMENR_GPIOCSMEN_Pos (2U) 6668 #define RCC_IOPSMENR_GPIOCSMEN_Msk (0x1UL << RCC_IOPSMENR_GPIOCSMEN_Pos) /*!< 0x00000004 */ 6669 #define RCC_IOPSMENR_GPIOCSMEN RCC_IOPSMENR_GPIOCSMEN_Msk 6670 #define RCC_IOPSMENR_GPIODSMEN_Pos (3U) 6671 #define RCC_IOPSMENR_GPIODSMEN_Msk (0x1UL << RCC_IOPSMENR_GPIODSMEN_Pos) /*!< 0x00000008 */ 6672 #define RCC_IOPSMENR_GPIODSMEN RCC_IOPSMENR_GPIODSMEN_Msk 6673 #define RCC_IOPSMENR_GPIOESMEN_Pos (4U) 6674 #define RCC_IOPSMENR_GPIOESMEN_Msk (0x1UL << RCC_IOPSMENR_GPIOESMEN_Pos) /*!< 0x00000010 */ 6675 #define RCC_IOPSMENR_GPIOESMEN RCC_IOPSMENR_GPIOESMEN_Msk 6676 #define RCC_IOPSMENR_GPIOFSMEN_Pos (5U) 6677 #define RCC_IOPSMENR_GPIOFSMEN_Msk (0x1UL << RCC_IOPSMENR_GPIOFSMEN_Pos) /*!< 0x00000020 */ 6678 #define RCC_IOPSMENR_GPIOFSMEN RCC_IOPSMENR_GPIOFSMEN_Msk 6679 6680 /******************** Bit definition for RCC_AHBSMENR register *************/ 6681 #define RCC_AHBSMENR_DMA1SMEN_Pos (0U) 6682 #define RCC_AHBSMENR_DMA1SMEN_Msk (0x1UL << RCC_AHBSMENR_DMA1SMEN_Pos) /*!< 0x00000001 */ 6683 #define RCC_AHBSMENR_DMA1SMEN RCC_AHBSMENR_DMA1SMEN_Msk 6684 #define RCC_AHBSMENR_DMA2SMEN_Pos (1U) 6685 #define RCC_AHBSMENR_DMA2SMEN_Msk (0x1UL << RCC_AHBSMENR_DMA2SMEN_Pos) /*!< 0x00000002 */ 6686 #define RCC_AHBSMENR_DMA2SMEN RCC_AHBSMENR_DMA2SMEN_Msk 6687 #define RCC_AHBSMENR_FLASHSMEN_Pos (8U) 6688 #define RCC_AHBSMENR_FLASHSMEN_Msk (0x1UL << RCC_AHBSMENR_FLASHSMEN_Pos) /*!< 0x00000100 */ 6689 #define RCC_AHBSMENR_FLASHSMEN RCC_AHBSMENR_FLASHSMEN_Msk 6690 #define RCC_AHBSMENR_SRAMSMEN_Pos (9U) 6691 #define RCC_AHBSMENR_SRAMSMEN_Msk (0x1UL << RCC_AHBSMENR_SRAMSMEN_Pos) /*!< 0x00000200 */ 6692 #define RCC_AHBSMENR_SRAMSMEN RCC_AHBSMENR_SRAMSMEN_Msk 6693 #define RCC_AHBSMENR_CRCSMEN_Pos (12U) 6694 #define RCC_AHBSMENR_CRCSMEN_Msk (0x1UL << RCC_AHBSMENR_CRCSMEN_Pos) /*!< 0x00001000 */ 6695 #define RCC_AHBSMENR_CRCSMEN RCC_AHBSMENR_CRCSMEN_Msk 6696 6697 /******************** Bit definition for RCC_APBSMENR1 register *************/ 6698 #define RCC_APBSMENR1_TIM2SMEN_Pos (0U) 6699 #define RCC_APBSMENR1_TIM2SMEN_Msk (0x1UL << RCC_APBSMENR1_TIM2SMEN_Pos) /*!< 0x00000001 */ 6700 #define RCC_APBSMENR1_TIM2SMEN RCC_APBSMENR1_TIM2SMEN_Msk 6701 #define RCC_APBSMENR1_TIM3SMEN_Pos (1U) 6702 #define RCC_APBSMENR1_TIM3SMEN_Msk (0x1UL << RCC_APBSMENR1_TIM3SMEN_Pos) /*!< 0x00000002 */ 6703 #define RCC_APBSMENR1_TIM3SMEN RCC_APBSMENR1_TIM3SMEN_Msk 6704 #define RCC_APBSMENR1_TIM4SMEN_Pos (2U) 6705 #define RCC_APBSMENR1_TIM4SMEN_Msk (0x1UL << RCC_APBSMENR1_TIM4SMEN_Pos) /*!< 0x00000004 */ 6706 #define RCC_APBSMENR1_TIM4SMEN RCC_APBSMENR1_TIM4SMEN_Msk 6707 #define RCC_APBSMENR1_TIM6SMEN_Pos (4U) 6708 #define RCC_APBSMENR1_TIM6SMEN_Msk (0x1UL << RCC_APBSMENR1_TIM6SMEN_Pos) /*!< 0x00000010 */ 6709 #define RCC_APBSMENR1_TIM6SMEN RCC_APBSMENR1_TIM6SMEN_Msk 6710 #define RCC_APBSMENR1_TIM7SMEN_Pos (5U) 6711 #define RCC_APBSMENR1_TIM7SMEN_Msk (0x1UL << RCC_APBSMENR1_TIM7SMEN_Pos) /*!< 0x00000020 */ 6712 #define RCC_APBSMENR1_TIM7SMEN RCC_APBSMENR1_TIM7SMEN_Msk 6713 #define RCC_APBSMENR1_LPUART2SMEN_Pos (7U) 6714 #define RCC_APBSMENR1_LPUART2SMEN_Msk (0x1UL << RCC_APBSMENR1_LPUART2SMEN_Pos)/*!< 0x00000080 */ 6715 #define RCC_APBSMENR1_LPUART2SMEN RCC_APBSMENR1_LPUART2SMEN_Msk 6716 #define RCC_APBSMENR1_USART5SMEN_Pos (8U) 6717 #define RCC_APBSMENR1_USART5SMEN_Msk (0x1UL << RCC_APBSMENR1_USART5SMEN_Pos) /*!< 0x00000100 */ 6718 #define RCC_APBSMENR1_USART5SMEN RCC_APBSMENR1_USART5SMEN_Msk 6719 #define RCC_APBSMENR1_USART6SMEN_Pos (9U) 6720 #define RCC_APBSMENR1_USART6SMEN_Msk (0x1UL << RCC_APBSMENR1_USART6SMEN_Pos) /*!< 0x00000200 */ 6721 #define RCC_APBSMENR1_USART6SMEN RCC_APBSMENR1_USART6SMEN_Msk 6722 #define RCC_APBSMENR1_RTCAPBSMEN_Pos (10U) 6723 #define RCC_APBSMENR1_RTCAPBSMEN_Msk (0x1UL << RCC_APBSMENR1_RTCAPBSMEN_Pos) /*!< 0x00000400 */ 6724 #define RCC_APBSMENR1_RTCAPBSMEN RCC_APBSMENR1_RTCAPBSMEN_Msk 6725 #define RCC_APBSMENR1_WWDGSMEN_Pos (11U) 6726 #define RCC_APBSMENR1_WWDGSMEN_Msk (0x1UL << RCC_APBSMENR1_WWDGSMEN_Pos) /*!< 0x00000800 */ 6727 #define RCC_APBSMENR1_WWDGSMEN RCC_APBSMENR1_WWDGSMEN_Msk 6728 #define RCC_APBSMENR1_FDCANSMEN_Pos (12U) 6729 #define RCC_APBSMENR1_FDCANSMEN_Msk (0x1UL << RCC_APBSMENR1_FDCANSMEN_Pos) /*!< 0x00001000 */ 6730 #define RCC_APBSMENR1_FDCANSMEN RCC_APBSMENR1_FDCANSMEN_Msk 6731 #define RCC_APBSMENR1_USBSMEN_Pos (13U) 6732 #define RCC_APBSMENR1_USBSMEN_Msk (0x1UL << RCC_APBSMENR1_USBSMEN_Pos) /*!< 0x00002000 */ 6733 #define RCC_APBSMENR1_USBSMEN RCC_APBSMENR1_USBSMEN_Msk 6734 #define RCC_APBSMENR1_SPI2SMEN_Pos (14U) 6735 #define RCC_APBSMENR1_SPI2SMEN_Msk (0x1UL << RCC_APBSMENR1_SPI2SMEN_Pos) /*!< 0x00004000 */ 6736 #define RCC_APBSMENR1_SPI2SMEN RCC_APBSMENR1_SPI2SMEN_Msk 6737 #define RCC_APBSMENR1_SPI3SMEN_Pos (15U) 6738 #define RCC_APBSMENR1_SPI3SMEN_Msk (0x1UL << RCC_APBSMENR1_SPI3SMEN_Pos) /*!< 0x00008000 */ 6739 #define RCC_APBSMENR1_SPI3SMEN RCC_APBSMENR1_SPI3SMEN_Msk 6740 #define RCC_APBSMENR1_CRSSMEN_Pos (16U) 6741 #define RCC_APBSMENR1_CRSSMEN_Msk (0x1UL << RCC_APBSMENR1_CRSSMEN_Pos) /*!< 0x00010000 */ 6742 #define RCC_APBSMENR1_CRSSMEN RCC_APBSMENR1_CRSSMEN_Msk 6743 #define RCC_APBSMENR1_USART2SMEN_Pos (17U) 6744 #define RCC_APBSMENR1_USART2SMEN_Msk (0x1UL << RCC_APBSMENR1_USART2SMEN_Pos) /*!< 0x00020000 */ 6745 #define RCC_APBSMENR1_USART2SMEN RCC_APBSMENR1_USART2SMEN_Msk 6746 #define RCC_APBSMENR1_USART3SMEN_Pos (18U) 6747 #define RCC_APBSMENR1_USART3SMEN_Msk (0x1UL << RCC_APBSMENR1_USART3SMEN_Pos) /*!< 0x00040000 */ 6748 #define RCC_APBSMENR1_USART3SMEN RCC_APBSMENR1_USART3SMEN_Msk 6749 #define RCC_APBSMENR1_USART4SMEN_Pos (19U) 6750 #define RCC_APBSMENR1_USART4SMEN_Msk (0x1UL << RCC_APBSMENR1_USART4SMEN_Pos) /*!< 0x00080000 */ 6751 #define RCC_APBSMENR1_USART4SMEN RCC_APBSMENR1_USART4SMEN_Msk 6752 #define RCC_APBSMENR1_LPUART1SMEN_Pos (20U) 6753 #define RCC_APBSMENR1_LPUART1SMEN_Msk (0x1UL << RCC_APBSMENR1_LPUART1SMEN_Pos) /*!< 0x00100000 */ 6754 #define RCC_APBSMENR1_LPUART1SMEN RCC_APBSMENR1_LPUART1SMEN_Msk 6755 #define RCC_APBSMENR1_I2C1SMEN_Pos (21U) 6756 #define RCC_APBSMENR1_I2C1SMEN_Msk (0x1UL << RCC_APBSMENR1_I2C1SMEN_Pos) /*!< 0x00200000 */ 6757 #define RCC_APBSMENR1_I2C1SMEN RCC_APBSMENR1_I2C1SMEN_Msk 6758 #define RCC_APBSMENR1_I2C2SMEN_Pos (22U) 6759 #define RCC_APBSMENR1_I2C2SMEN_Msk (0x1UL << RCC_APBSMENR1_I2C2SMEN_Pos) /*!< 0x00400000 */ 6760 #define RCC_APBSMENR1_I2C2SMEN RCC_APBSMENR1_I2C2SMEN_Msk 6761 #define RCC_APBSMENR1_I2C3SMEN_Pos (23U) 6762 #define RCC_APBSMENR1_I2C3SMEN_Msk (0x1UL << RCC_APBSMENR1_I2C3SMEN_Pos) /*!< 0x00800000 */ 6763 #define RCC_APBSMENR1_I2C3SMEN RCC_APBSMENR1_I2C3SMEN_Msk 6764 #define RCC_APBSMENR1_CECSMEN_Pos (24U) 6765 #define RCC_APBSMENR1_CECSMEN_Msk (0x1UL << RCC_APBSMENR1_CECSMEN_Pos) /*!< 0x01000000 */ 6766 #define RCC_APBSMENR1_CECSMEN RCC_APBSMENR1_CECSMEN_Msk 6767 #define RCC_APBSMENR1_UCPD1SMEN_Pos (25U) 6768 #define RCC_APBSMENR1_UCPD1SMEN_Msk (0x1UL << RCC_APBSMENR1_UCPD1SMEN_Pos) /*!< 0x02000000 */ 6769 #define RCC_APBSMENR1_UCPD1SMEN RCC_APBSMENR1_UCPD1SMEN_Msk 6770 #define RCC_APBSMENR1_UCPD2SMEN_Pos (26U) 6771 #define RCC_APBSMENR1_UCPD2SMEN_Msk (0x1UL << RCC_APBSMENR1_UCPD2SMEN_Pos) /*!< 0x04000000 */ 6772 #define RCC_APBSMENR1_UCPD2SMEN RCC_APBSMENR1_UCPD2SMEN_Msk 6773 #define RCC_APBSMENR1_DBGSMEN_Pos (27U) 6774 #define RCC_APBSMENR1_DBGSMEN_Msk (0x1UL << RCC_APBSMENR1_DBGSMEN_Pos) /*!< 0x08000000 */ 6775 #define RCC_APBSMENR1_DBGSMEN RCC_APBSMENR1_DBGSMEN_Msk 6776 #define RCC_APBSMENR1_PWRSMEN_Pos (28U) 6777 #define RCC_APBSMENR1_PWRSMEN_Msk (0x1UL << RCC_APBSMENR1_PWRSMEN_Pos) /*!< 0x10000000 */ 6778 #define RCC_APBSMENR1_PWRSMEN RCC_APBSMENR1_PWRSMEN_Msk 6779 #define RCC_APBSMENR1_DAC1SMEN_Pos (29U) 6780 #define RCC_APBSMENR1_DAC1SMEN_Msk (0x1UL << RCC_APBSMENR1_DAC1SMEN_Pos) /*!< 0x20000000 */ 6781 #define RCC_APBSMENR1_DAC1SMEN RCC_APBSMENR1_DAC1SMEN_Msk 6782 #define RCC_APBSMENR1_LPTIM2SMEN_Pos (30U) 6783 #define RCC_APBSMENR1_LPTIM2SMEN_Msk (0x1UL << RCC_APBSMENR1_LPTIM2SMEN_Pos) /*!< 0x40000000 */ 6784 #define RCC_APBSMENR1_LPTIM2SMEN RCC_APBSMENR1_LPTIM2SMEN_Msk 6785 #define RCC_APBSMENR1_LPTIM1SMEN_Pos (31U) 6786 #define RCC_APBSMENR1_LPTIM1SMEN_Msk (0x1UL << RCC_APBSMENR1_LPTIM1SMEN_Pos) /*!< 0x80000000 */ 6787 #define RCC_APBSMENR1_LPTIM1SMEN RCC_APBSMENR1_LPTIM1SMEN_Msk 6788 6789 /******************** Bit definition for RCC_APBSMENR2 register *************/ 6790 #define RCC_APBSMENR2_SYSCFGSMEN_Pos (0U) 6791 #define RCC_APBSMENR2_SYSCFGSMEN_Msk (0x1UL << RCC_APBSMENR2_SYSCFGSMEN_Pos) /*!< 0x00000001 */ 6792 #define RCC_APBSMENR2_SYSCFGSMEN RCC_APBSMENR2_SYSCFGSMEN_Msk 6793 #define RCC_APBSMENR2_TIM1SMEN_Pos (11U) 6794 #define RCC_APBSMENR2_TIM1SMEN_Msk (0x1UL << RCC_APBSMENR2_TIM1SMEN_Pos) /*!< 0x00000800 */ 6795 #define RCC_APBSMENR2_TIM1SMEN RCC_APBSMENR2_TIM1SMEN_Msk 6796 #define RCC_APBSMENR2_SPI1SMEN_Pos (12U) 6797 #define RCC_APBSMENR2_SPI1SMEN_Msk (0x1UL << RCC_APBSMENR2_SPI1SMEN_Pos) /*!< 0x00001000 */ 6798 #define RCC_APBSMENR2_SPI1SMEN RCC_APBSMENR2_SPI1SMEN_Msk 6799 #define RCC_APBSMENR2_USART1SMEN_Pos (14U) 6800 #define RCC_APBSMENR2_USART1SMEN_Msk (0x1UL << RCC_APBSMENR2_USART1SMEN_Pos) /*!< 0x00004000 */ 6801 #define RCC_APBSMENR2_USART1SMEN RCC_APBSMENR2_USART1SMEN_Msk 6802 #define RCC_APBSMENR2_TIM14SMEN_Pos (15U) 6803 #define RCC_APBSMENR2_TIM14SMEN_Msk (0x1UL << RCC_APBSMENR2_TIM14SMEN_Pos) /*!< 0x00008000 */ 6804 #define RCC_APBSMENR2_TIM14SMEN RCC_APBSMENR2_TIM14SMEN_Msk 6805 #define RCC_APBSMENR2_TIM15SMEN_Pos (16U) 6806 #define RCC_APBSMENR2_TIM15SMEN_Msk (0x1UL << RCC_APBSMENR2_TIM15SMEN_Pos) /*!< 0x00010000 */ 6807 #define RCC_APBSMENR2_TIM15SMEN RCC_APBSMENR2_TIM15SMEN_Msk 6808 #define RCC_APBSMENR2_TIM16SMEN_Pos (17U) 6809 #define RCC_APBSMENR2_TIM16SMEN_Msk (0x1UL << RCC_APBSMENR2_TIM16SMEN_Pos) /*!< 0x00020000 */ 6810 #define RCC_APBSMENR2_TIM16SMEN RCC_APBSMENR2_TIM16SMEN_Msk 6811 #define RCC_APBSMENR2_TIM17SMEN_Pos (18U) 6812 #define RCC_APBSMENR2_TIM17SMEN_Msk (0x1UL << RCC_APBSMENR2_TIM17SMEN_Pos) /*!< 0x00040000 */ 6813 #define RCC_APBSMENR2_TIM17SMEN RCC_APBSMENR2_TIM17SMEN_Msk 6814 #define RCC_APBSMENR2_ADCSMEN_Pos (20U) 6815 #define RCC_APBSMENR2_ADCSMEN_Msk (0x1UL << RCC_APBSMENR2_ADCSMEN_Pos) /*!< 0x00100000 */ 6816 #define RCC_APBSMENR2_ADCSMEN RCC_APBSMENR2_ADCSMEN_Msk 6817 6818 /******************** Bit definition for RCC_CCIPR register ******************/ 6819 #define RCC_CCIPR_USART1SEL_Pos (0U) 6820 #define RCC_CCIPR_USART1SEL_Msk (0x3UL << RCC_CCIPR_USART1SEL_Pos) /*!< 0x00000003 */ 6821 #define RCC_CCIPR_USART1SEL RCC_CCIPR_USART1SEL_Msk 6822 #define RCC_CCIPR_USART1SEL_0 (0x1UL << RCC_CCIPR_USART1SEL_Pos) /*!< 0x00000001 */ 6823 #define RCC_CCIPR_USART1SEL_1 (0x2UL << RCC_CCIPR_USART1SEL_Pos) /*!< 0x00000002 */ 6824 6825 #define RCC_CCIPR_USART2SEL_Pos (2U) 6826 #define RCC_CCIPR_USART2SEL_Msk (0x3UL << RCC_CCIPR_USART2SEL_Pos) /*!< 0x0000000C */ 6827 #define RCC_CCIPR_USART2SEL RCC_CCIPR_USART2SEL_Msk 6828 #define RCC_CCIPR_USART2SEL_0 (0x1UL << RCC_CCIPR_USART2SEL_Pos) /*!< 0x00000004 */ 6829 #define RCC_CCIPR_USART2SEL_1 (0x2UL << RCC_CCIPR_USART2SEL_Pos) /*!< 0x00000008 */ 6830 6831 #define RCC_CCIPR_USART3SEL_Pos (4U) 6832 #define RCC_CCIPR_USART3SEL_Msk (0x3UL << RCC_CCIPR_USART3SEL_Pos) /*!< 0x00000030 */ 6833 #define RCC_CCIPR_USART3SEL RCC_CCIPR_USART3SEL_Msk 6834 #define RCC_CCIPR_USART3SEL_0 (0x1UL << RCC_CCIPR_USART3SEL_Pos) /*!< 0x00000010 */ 6835 #define RCC_CCIPR_USART3SEL_1 (0x2UL << RCC_CCIPR_USART3SEL_Pos) /*!< 0x00000020 */ 6836 #define RCC_CCIPR_CECSEL_Pos (6U) 6837 #define RCC_CCIPR_CECSEL_Msk (0x1UL << RCC_CCIPR_CECSEL_Pos) /*!< 0x00000040 */ 6838 #define RCC_CCIPR_CECSEL RCC_CCIPR_CECSEL_Msk 6839 6840 #define RCC_CCIPR_LPUART2SEL_Pos (8U) 6841 #define RCC_CCIPR_LPUART2SEL_Msk (0x3UL << RCC_CCIPR_LPUART2SEL_Pos) /*!< 0x00000300 */ 6842 #define RCC_CCIPR_LPUART2SEL RCC_CCIPR_LPUART2SEL_Msk 6843 #define RCC_CCIPR_LPUART2SEL_0 (0x1UL << RCC_CCIPR_LPUART2SEL_Pos) /*!< 0x00000100 */ 6844 #define RCC_CCIPR_LPUART2SEL_1 (0x2UL << RCC_CCIPR_LPUART2SEL_Pos) /*!< 0x00000200 */ 6845 #define RCC_CCIPR_LPUART1SEL_Pos (10U) 6846 #define RCC_CCIPR_LPUART1SEL_Msk (0x3UL << RCC_CCIPR_LPUART1SEL_Pos) /*!< 0x00000C00 */ 6847 #define RCC_CCIPR_LPUART1SEL RCC_CCIPR_LPUART1SEL_Msk 6848 #define RCC_CCIPR_LPUART1SEL_0 (0x1UL << RCC_CCIPR_LPUART1SEL_Pos) /*!< 0x00000400 */ 6849 #define RCC_CCIPR_LPUART1SEL_1 (0x2UL << RCC_CCIPR_LPUART1SEL_Pos) /*!< 0x00000800 */ 6850 6851 #define RCC_CCIPR_I2C1SEL_Pos (12U) 6852 #define RCC_CCIPR_I2C1SEL_Msk (0x3UL << RCC_CCIPR_I2C1SEL_Pos) /*!< 0x00003000 */ 6853 #define RCC_CCIPR_I2C1SEL RCC_CCIPR_I2C1SEL_Msk 6854 #define RCC_CCIPR_I2C1SEL_0 (0x1UL << RCC_CCIPR_I2C1SEL_Pos) /*!< 0x00001000 */ 6855 #define RCC_CCIPR_I2C1SEL_1 (0x2UL << RCC_CCIPR_I2C1SEL_Pos) /*!< 0x00002000 */ 6856 6857 #define RCC_CCIPR_I2C2SEL_Pos (14U) 6858 #define RCC_CCIPR_I2C2SEL_Msk (0x3UL << RCC_CCIPR_I2C2SEL_Pos) /*!< 0x0000C000 */ 6859 #define RCC_CCIPR_I2C2SEL RCC_CCIPR_I2C2SEL_Msk 6860 #define RCC_CCIPR_I2C2SEL_0 (0x1UL << RCC_CCIPR_I2C2SEL_Pos) /*!< 0x00004000 */ 6861 #define RCC_CCIPR_I2C2SEL_1 (0x2UL << RCC_CCIPR_I2C2SEL_Pos) /*!< 0x00008000 */ 6862 6863 #define RCC_CCIPR_LPTIM1SEL_Pos (18U) 6864 #define RCC_CCIPR_LPTIM1SEL_Msk (0x3UL << RCC_CCIPR_LPTIM1SEL_Pos) /*!< 0x000C0000 */ 6865 #define RCC_CCIPR_LPTIM1SEL RCC_CCIPR_LPTIM1SEL_Msk 6866 #define RCC_CCIPR_LPTIM1SEL_0 (0x1UL << RCC_CCIPR_LPTIM1SEL_Pos) /*!< 0x00040000 */ 6867 #define RCC_CCIPR_LPTIM1SEL_1 (0x2UL << RCC_CCIPR_LPTIM1SEL_Pos) /*!< 0x00080000 */ 6868 6869 #define RCC_CCIPR_LPTIM2SEL_Pos (20U) 6870 #define RCC_CCIPR_LPTIM2SEL_Msk (0x3UL << RCC_CCIPR_LPTIM2SEL_Pos) /*!< 0x00300000 */ 6871 #define RCC_CCIPR_LPTIM2SEL RCC_CCIPR_LPTIM2SEL_Msk 6872 #define RCC_CCIPR_LPTIM2SEL_0 (0x1UL << RCC_CCIPR_LPTIM2SEL_Pos) /*!< 0x00100000 */ 6873 #define RCC_CCIPR_LPTIM2SEL_1 (0x2UL << RCC_CCIPR_LPTIM2SEL_Pos) /*!< 0x00200000 */ 6874 6875 #define RCC_CCIPR_TIM1SEL_Pos (22U) 6876 #define RCC_CCIPR_TIM1SEL_Msk (0x1UL << RCC_CCIPR_TIM1SEL_Pos) /*!< 0x00400000 */ 6877 #define RCC_CCIPR_TIM1SEL RCC_CCIPR_TIM1SEL_Msk 6878 6879 #define RCC_CCIPR_TIM15SEL_Pos (24U) 6880 #define RCC_CCIPR_TIM15SEL_Msk (0x1UL << RCC_CCIPR_TIM15SEL_Pos) /*!< 0x01000000 */ 6881 #define RCC_CCIPR_TIM15SEL RCC_CCIPR_TIM15SEL_Msk 6882 6883 6884 #define RCC_CCIPR_ADCSEL_Pos (30U) 6885 #define RCC_CCIPR_ADCSEL_Msk (0x3UL << RCC_CCIPR_ADCSEL_Pos) /*!< 0xC0000000 */ 6886 #define RCC_CCIPR_ADCSEL RCC_CCIPR_ADCSEL_Msk 6887 #define RCC_CCIPR_ADCSEL_0 (0x1UL << RCC_CCIPR_ADCSEL_Pos) /*!< 0x40000000 */ 6888 #define RCC_CCIPR_ADCSEL_1 (0x2UL << RCC_CCIPR_ADCSEL_Pos) /*!< 0x80000000 */ 6889 6890 /******************** Bit definition for RCC_CCIPR2 register ****************/ 6891 #define RCC_CCIPR2_I2S1SEL_Pos (0U) 6892 #define RCC_CCIPR2_I2S1SEL_Msk (0x3UL << RCC_CCIPR2_I2S1SEL_Pos) /*!< 0x00000003 */ 6893 #define RCC_CCIPR2_I2S1SEL RCC_CCIPR2_I2S1SEL_Msk 6894 #define RCC_CCIPR2_I2S1SEL_0 (0x1UL << RCC_CCIPR2_I2S1SEL_Pos) /*!< 0x00000001 */ 6895 #define RCC_CCIPR2_I2S1SEL_1 (0x2UL << RCC_CCIPR2_I2S1SEL_Pos) /*!< 0x00000002 */ 6896 #define RCC_CCIPR2_I2S2SEL_Pos (2U) 6897 #define RCC_CCIPR2_I2S2SEL_Msk (0x3UL << RCC_CCIPR2_I2S2SEL_Pos) /*!< 0x0000000C */ 6898 #define RCC_CCIPR2_I2S2SEL RCC_CCIPR2_I2S2SEL_Msk 6899 #define RCC_CCIPR2_I2S2SEL_0 (0x1UL << RCC_CCIPR2_I2S2SEL_Pos) /*!< 0x00000004 */ 6900 #define RCC_CCIPR2_I2S2SEL_1 (0x2UL << RCC_CCIPR2_I2S2SEL_Pos) /*!< 0x00000008 */ 6901 #define RCC_CCIPR2_FDCANSEL_Pos (8U) 6902 #define RCC_CCIPR2_FDCANSEL_Msk (0x3UL << RCC_CCIPR2_FDCANSEL_Pos) /*!< 0x00000300 */ 6903 #define RCC_CCIPR2_FDCANSEL RCC_CCIPR2_FDCANSEL_Msk 6904 #define RCC_CCIPR2_FDCANSEL_0 (0x1UL << RCC_CCIPR2_FDCANSEL_Pos) /*!< 0x00000100 */ 6905 #define RCC_CCIPR2_FDCANSEL_1 (0x2UL << RCC_CCIPR2_FDCANSEL_Pos) /*!< 0x00000200 */ 6906 #define RCC_CCIPR2_USBSEL_Pos (12U) 6907 #define RCC_CCIPR2_USBSEL_Msk (0x3UL << RCC_CCIPR2_USBSEL_Pos) /*!< 0x00003000 */ 6908 #define RCC_CCIPR2_USBSEL RCC_CCIPR2_USBSEL_Msk 6909 #define RCC_CCIPR2_USBSEL_0 (0x1UL << RCC_CCIPR2_USBSEL_Pos) /*!< 0x00001000 */ 6910 #define RCC_CCIPR2_USBSEL_1 (0x2UL << RCC_CCIPR2_USBSEL_Pos) /*!< 0x00002000 */ 6911 /******************** Bit definition for RCC_BDCR register ******************/ 6912 #define RCC_BDCR_LSEON_Pos (0U) 6913 #define RCC_BDCR_LSEON_Msk (0x1UL << RCC_BDCR_LSEON_Pos) /*!< 0x00000001 */ 6914 #define RCC_BDCR_LSEON RCC_BDCR_LSEON_Msk 6915 #define RCC_BDCR_LSERDY_Pos (1U) 6916 #define RCC_BDCR_LSERDY_Msk (0x1UL << RCC_BDCR_LSERDY_Pos) /*!< 0x00000002 */ 6917 #define RCC_BDCR_LSERDY RCC_BDCR_LSERDY_Msk 6918 #define RCC_BDCR_LSEBYP_Pos (2U) 6919 #define RCC_BDCR_LSEBYP_Msk (0x1UL << RCC_BDCR_LSEBYP_Pos) /*!< 0x00000004 */ 6920 #define RCC_BDCR_LSEBYP RCC_BDCR_LSEBYP_Msk 6921 6922 #define RCC_BDCR_LSEDRV_Pos (3U) 6923 #define RCC_BDCR_LSEDRV_Msk (0x3UL << RCC_BDCR_LSEDRV_Pos) /*!< 0x00000018 */ 6924 #define RCC_BDCR_LSEDRV RCC_BDCR_LSEDRV_Msk 6925 #define RCC_BDCR_LSEDRV_0 (0x1UL << RCC_BDCR_LSEDRV_Pos) /*!< 0x00000008 */ 6926 #define RCC_BDCR_LSEDRV_1 (0x2UL << RCC_BDCR_LSEDRV_Pos) /*!< 0x00000010 */ 6927 6928 #define RCC_BDCR_LSECSSON_Pos (5U) 6929 #define RCC_BDCR_LSECSSON_Msk (0x1UL << RCC_BDCR_LSECSSON_Pos) /*!< 0x00000020 */ 6930 #define RCC_BDCR_LSECSSON RCC_BDCR_LSECSSON_Msk 6931 #define RCC_BDCR_LSECSSD_Pos (6U) 6932 #define RCC_BDCR_LSECSSD_Msk (0x1UL << RCC_BDCR_LSECSSD_Pos) /*!< 0x00000040 */ 6933 #define RCC_BDCR_LSECSSD RCC_BDCR_LSECSSD_Msk 6934 6935 #define RCC_BDCR_RTCSEL_Pos (8U) 6936 #define RCC_BDCR_RTCSEL_Msk (0x3UL << RCC_BDCR_RTCSEL_Pos) /*!< 0x00000300 */ 6937 #define RCC_BDCR_RTCSEL RCC_BDCR_RTCSEL_Msk 6938 #define RCC_BDCR_RTCSEL_0 (0x1UL << RCC_BDCR_RTCSEL_Pos) /*!< 0x00000100 */ 6939 #define RCC_BDCR_RTCSEL_1 (0x2UL << RCC_BDCR_RTCSEL_Pos) /*!< 0x00000200 */ 6940 6941 #define RCC_BDCR_RTCEN_Pos (15U) 6942 #define RCC_BDCR_RTCEN_Msk (0x1UL << RCC_BDCR_RTCEN_Pos) /*!< 0x00008000 */ 6943 #define RCC_BDCR_RTCEN RCC_BDCR_RTCEN_Msk 6944 #define RCC_BDCR_BDRST_Pos (16U) 6945 #define RCC_BDCR_BDRST_Msk (0x1UL << RCC_BDCR_BDRST_Pos) /*!< 0x00010000 */ 6946 #define RCC_BDCR_BDRST RCC_BDCR_BDRST_Msk 6947 6948 #define RCC_BDCR_LSCOEN_Pos (24U) 6949 #define RCC_BDCR_LSCOEN_Msk (0x1UL << RCC_BDCR_LSCOEN_Pos) /*!< 0x01000000 */ 6950 #define RCC_BDCR_LSCOEN RCC_BDCR_LSCOEN_Msk 6951 #define RCC_BDCR_LSCOSEL_Pos (25U) 6952 #define RCC_BDCR_LSCOSEL_Msk (0x1UL << RCC_BDCR_LSCOSEL_Pos) /*!< 0x02000000 */ 6953 #define RCC_BDCR_LSCOSEL RCC_BDCR_LSCOSEL_Msk 6954 6955 /******************** Bit definition for RCC_CSR register *******************/ 6956 #define RCC_CSR_LSION_Pos (0U) 6957 #define RCC_CSR_LSION_Msk (0x1UL << RCC_CSR_LSION_Pos) /*!< 0x00000001 */ 6958 #define RCC_CSR_LSION RCC_CSR_LSION_Msk 6959 #define RCC_CSR_LSIRDY_Pos (1U) 6960 #define RCC_CSR_LSIRDY_Msk (0x1UL << RCC_CSR_LSIRDY_Pos) /*!< 0x00000002 */ 6961 #define RCC_CSR_LSIRDY RCC_CSR_LSIRDY_Msk 6962 6963 #define RCC_CSR_RMVF_Pos (23U) 6964 #define RCC_CSR_RMVF_Msk (0x1UL << RCC_CSR_RMVF_Pos) /*!< 0x00800000 */ 6965 #define RCC_CSR_RMVF RCC_CSR_RMVF_Msk 6966 #define RCC_CSR_OBLRSTF_Pos (25U) 6967 #define RCC_CSR_OBLRSTF_Msk (0x1UL << RCC_CSR_OBLRSTF_Pos) /*!< 0x02000000 */ 6968 #define RCC_CSR_OBLRSTF RCC_CSR_OBLRSTF_Msk 6969 #define RCC_CSR_PINRSTF_Pos (26U) 6970 #define RCC_CSR_PINRSTF_Msk (0x1UL << RCC_CSR_PINRSTF_Pos) /*!< 0x04000000 */ 6971 #define RCC_CSR_PINRSTF RCC_CSR_PINRSTF_Msk 6972 #define RCC_CSR_PWRRSTF_Pos (27U) 6973 #define RCC_CSR_PWRRSTF_Msk (0x1UL << RCC_CSR_PWRRSTF_Pos) /*!< 0x08000000 */ 6974 #define RCC_CSR_PWRRSTF RCC_CSR_PWRRSTF_Msk 6975 #define RCC_CSR_SFTRSTF_Pos (28U) 6976 #define RCC_CSR_SFTRSTF_Msk (0x1UL << RCC_CSR_SFTRSTF_Pos) /*!< 0x10000000 */ 6977 #define RCC_CSR_SFTRSTF RCC_CSR_SFTRSTF_Msk 6978 #define RCC_CSR_IWDGRSTF_Pos (29U) 6979 #define RCC_CSR_IWDGRSTF_Msk (0x1UL << RCC_CSR_IWDGRSTF_Pos) /*!< 0x20000000 */ 6980 #define RCC_CSR_IWDGRSTF RCC_CSR_IWDGRSTF_Msk 6981 #define RCC_CSR_WWDGRSTF_Pos (30U) 6982 #define RCC_CSR_WWDGRSTF_Msk (0x1UL << RCC_CSR_WWDGRSTF_Pos) /*!< 0x40000000 */ 6983 #define RCC_CSR_WWDGRSTF RCC_CSR_WWDGRSTF_Msk 6984 #define RCC_CSR_LPWRRSTF_Pos (31U) 6985 #define RCC_CSR_LPWRRSTF_Msk (0x1UL << RCC_CSR_LPWRRSTF_Pos) /*!< 0x80000000 */ 6986 #define RCC_CSR_LPWRRSTF RCC_CSR_LPWRRSTF_Msk 6987 6988 /******************************************************************************/ 6989 /* */ 6990 /* Real-Time Clock (RTC) */ 6991 /* */ 6992 /******************************************************************************/ 6993 /* 6994 * @brief Specific device feature definitions 6995 */ 6996 #define RTC_WAKEUP_SUPPORT 6997 #define RTC_BACKUP_SUPPORT 6998 #define RTC_TAMPER3_SUPPORT /*!< TAMPER3 only available on some devices */ 6999 7000 /******************** Bits definition for RTC_TR register *******************/ 7001 #define RTC_TR_PM_Pos (22U) 7002 #define RTC_TR_PM_Msk (0x1UL << RTC_TR_PM_Pos) /*!< 0x00400000 */ 7003 #define RTC_TR_PM RTC_TR_PM_Msk 7004 #define RTC_TR_HT_Pos (20U) 7005 #define RTC_TR_HT_Msk (0x3UL << RTC_TR_HT_Pos) /*!< 0x00300000 */ 7006 #define RTC_TR_HT RTC_TR_HT_Msk 7007 #define RTC_TR_HT_0 (0x1UL << RTC_TR_HT_Pos) /*!< 0x00100000 */ 7008 #define RTC_TR_HT_1 (0x2UL << RTC_TR_HT_Pos) /*!< 0x00200000 */ 7009 #define RTC_TR_HU_Pos (16U) 7010 #define RTC_TR_HU_Msk (0xFUL << RTC_TR_HU_Pos) /*!< 0x000F0000 */ 7011 #define RTC_TR_HU RTC_TR_HU_Msk 7012 #define RTC_TR_HU_0 (0x1UL << RTC_TR_HU_Pos) /*!< 0x00010000 */ 7013 #define RTC_TR_HU_1 (0x2UL << RTC_TR_HU_Pos) /*!< 0x00020000 */ 7014 #define RTC_TR_HU_2 (0x4UL << RTC_TR_HU_Pos) /*!< 0x00040000 */ 7015 #define RTC_TR_HU_3 (0x8UL << RTC_TR_HU_Pos) /*!< 0x00080000 */ 7016 #define RTC_TR_MNT_Pos (12U) 7017 #define RTC_TR_MNT_Msk (0x7UL << RTC_TR_MNT_Pos) /*!< 0x00007000 */ 7018 #define RTC_TR_MNT RTC_TR_MNT_Msk 7019 #define RTC_TR_MNT_0 (0x1UL << RTC_TR_MNT_Pos) /*!< 0x00001000 */ 7020 #define RTC_TR_MNT_1 (0x2UL << RTC_TR_MNT_Pos) /*!< 0x00002000 */ 7021 #define RTC_TR_MNT_2 (0x4UL << RTC_TR_MNT_Pos) /*!< 0x00004000 */ 7022 #define RTC_TR_MNU_Pos (8U) 7023 #define RTC_TR_MNU_Msk (0xFUL << RTC_TR_MNU_Pos) /*!< 0x00000F00 */ 7024 #define RTC_TR_MNU RTC_TR_MNU_Msk 7025 #define RTC_TR_MNU_0 (0x1UL << RTC_TR_MNU_Pos) /*!< 0x00000100 */ 7026 #define RTC_TR_MNU_1 (0x2UL << RTC_TR_MNU_Pos) /*!< 0x00000200 */ 7027 #define RTC_TR_MNU_2 (0x4UL << RTC_TR_MNU_Pos) /*!< 0x00000400 */ 7028 #define RTC_TR_MNU_3 (0x8UL << RTC_TR_MNU_Pos) /*!< 0x00000800 */ 7029 #define RTC_TR_ST_Pos (4U) 7030 #define RTC_TR_ST_Msk (0x7UL << RTC_TR_ST_Pos) /*!< 0x00000070 */ 7031 #define RTC_TR_ST RTC_TR_ST_Msk 7032 #define RTC_TR_ST_0 (0x1UL << RTC_TR_ST_Pos) /*!< 0x00000010 */ 7033 #define RTC_TR_ST_1 (0x2UL << RTC_TR_ST_Pos) /*!< 0x00000020 */ 7034 #define RTC_TR_ST_2 (0x4UL << RTC_TR_ST_Pos) /*!< 0x00000040 */ 7035 #define RTC_TR_SU_Pos (0U) 7036 #define RTC_TR_SU_Msk (0xFUL << RTC_TR_SU_Pos) /*!< 0x0000000F */ 7037 #define RTC_TR_SU RTC_TR_SU_Msk 7038 #define RTC_TR_SU_0 (0x1UL << RTC_TR_SU_Pos) /*!< 0x00000001 */ 7039 #define RTC_TR_SU_1 (0x2UL << RTC_TR_SU_Pos) /*!< 0x00000002 */ 7040 #define RTC_TR_SU_2 (0x4UL << RTC_TR_SU_Pos) /*!< 0x00000004 */ 7041 #define RTC_TR_SU_3 (0x8UL << RTC_TR_SU_Pos) /*!< 0x00000008 */ 7042 7043 /******************** Bits definition for RTC_DR register *******************/ 7044 #define RTC_DR_YT_Pos (20U) 7045 #define RTC_DR_YT_Msk (0xFUL << RTC_DR_YT_Pos) /*!< 0x00F00000 */ 7046 #define RTC_DR_YT RTC_DR_YT_Msk 7047 #define RTC_DR_YT_0 (0x1UL << RTC_DR_YT_Pos) /*!< 0x00100000 */ 7048 #define RTC_DR_YT_1 (0x2UL << RTC_DR_YT_Pos) /*!< 0x00200000 */ 7049 #define RTC_DR_YT_2 (0x4UL << RTC_DR_YT_Pos) /*!< 0x00400000 */ 7050 #define RTC_DR_YT_3 (0x8UL << RTC_DR_YT_Pos) /*!< 0x00800000 */ 7051 #define RTC_DR_YU_Pos (16U) 7052 #define RTC_DR_YU_Msk (0xFUL << RTC_DR_YU_Pos) /*!< 0x000F0000 */ 7053 #define RTC_DR_YU RTC_DR_YU_Msk 7054 #define RTC_DR_YU_0 (0x1UL << RTC_DR_YU_Pos) /*!< 0x00010000 */ 7055 #define RTC_DR_YU_1 (0x2UL << RTC_DR_YU_Pos) /*!< 0x00020000 */ 7056 #define RTC_DR_YU_2 (0x4UL << RTC_DR_YU_Pos) /*!< 0x00040000 */ 7057 #define RTC_DR_YU_3 (0x8UL << RTC_DR_YU_Pos) /*!< 0x00080000 */ 7058 #define RTC_DR_WDU_Pos (13U) 7059 #define RTC_DR_WDU_Msk (0x7UL << RTC_DR_WDU_Pos) /*!< 0x0000E000 */ 7060 #define RTC_DR_WDU RTC_DR_WDU_Msk 7061 #define RTC_DR_WDU_0 (0x1UL << RTC_DR_WDU_Pos) /*!< 0x00002000 */ 7062 #define RTC_DR_WDU_1 (0x2UL << RTC_DR_WDU_Pos) /*!< 0x00004000 */ 7063 #define RTC_DR_WDU_2 (0x4UL << RTC_DR_WDU_Pos) /*!< 0x00008000 */ 7064 #define RTC_DR_MT_Pos (12U) 7065 #define RTC_DR_MT_Msk (0x1UL << RTC_DR_MT_Pos) /*!< 0x00001000 */ 7066 #define RTC_DR_MT RTC_DR_MT_Msk 7067 #define RTC_DR_MU_Pos (8U) 7068 #define RTC_DR_MU_Msk (0xFUL << RTC_DR_MU_Pos) /*!< 0x00000F00 */ 7069 #define RTC_DR_MU RTC_DR_MU_Msk 7070 #define RTC_DR_MU_0 (0x1UL << RTC_DR_MU_Pos) /*!< 0x00000100 */ 7071 #define RTC_DR_MU_1 (0x2UL << RTC_DR_MU_Pos) /*!< 0x00000200 */ 7072 #define RTC_DR_MU_2 (0x4UL << RTC_DR_MU_Pos) /*!< 0x00000400 */ 7073 #define RTC_DR_MU_3 (0x8UL << RTC_DR_MU_Pos) /*!< 0x00000800 */ 7074 #define RTC_DR_DT_Pos (4U) 7075 #define RTC_DR_DT_Msk (0x3UL << RTC_DR_DT_Pos) /*!< 0x00000030 */ 7076 #define RTC_DR_DT RTC_DR_DT_Msk 7077 #define RTC_DR_DT_0 (0x1UL << RTC_DR_DT_Pos) /*!< 0x00000010 */ 7078 #define RTC_DR_DT_1 (0x2UL << RTC_DR_DT_Pos) /*!< 0x00000020 */ 7079 #define RTC_DR_DU_Pos (0U) 7080 #define RTC_DR_DU_Msk (0xFUL << RTC_DR_DU_Pos) /*!< 0x0000000F */ 7081 #define RTC_DR_DU RTC_DR_DU_Msk 7082 #define RTC_DR_DU_0 (0x1UL << RTC_DR_DU_Pos) /*!< 0x00000001 */ 7083 #define RTC_DR_DU_1 (0x2UL << RTC_DR_DU_Pos) /*!< 0x00000002 */ 7084 #define RTC_DR_DU_2 (0x4UL << RTC_DR_DU_Pos) /*!< 0x00000004 */ 7085 #define RTC_DR_DU_3 (0x8UL << RTC_DR_DU_Pos) /*!< 0x00000008 */ 7086 7087 /******************** Bits definition for RTC_SSR register ******************/ 7088 #define RTC_SSR_SS_Pos (0U) 7089 #define RTC_SSR_SS_Msk (0xFFFFUL << RTC_SSR_SS_Pos) /*!< 0x0000FFFF */ 7090 #define RTC_SSR_SS RTC_SSR_SS_Msk 7091 7092 /******************** Bits definition for RTC_ICSR register ******************/ 7093 #define RTC_ICSR_RECALPF_Pos (16U) 7094 #define RTC_ICSR_RECALPF_Msk (0x1UL << RTC_ICSR_RECALPF_Pos) /*!< 0x00010000 */ 7095 #define RTC_ICSR_RECALPF RTC_ICSR_RECALPF_Msk 7096 #define RTC_ICSR_INIT_Pos (7U) 7097 #define RTC_ICSR_INIT_Msk (0x1UL << RTC_ICSR_INIT_Pos) /*!< 0x00000080 */ 7098 #define RTC_ICSR_INIT RTC_ICSR_INIT_Msk 7099 #define RTC_ICSR_INITF_Pos (6U) 7100 #define RTC_ICSR_INITF_Msk (0x1UL << RTC_ICSR_INITF_Pos) /*!< 0x00000040 */ 7101 #define RTC_ICSR_INITF RTC_ICSR_INITF_Msk 7102 #define RTC_ICSR_RSF_Pos (5U) 7103 #define RTC_ICSR_RSF_Msk (0x1UL << RTC_ICSR_RSF_Pos) /*!< 0x00000020 */ 7104 #define RTC_ICSR_RSF RTC_ICSR_RSF_Msk 7105 #define RTC_ICSR_INITS_Pos (4U) 7106 #define RTC_ICSR_INITS_Msk (0x1UL << RTC_ICSR_INITS_Pos) /*!< 0x00000010 */ 7107 #define RTC_ICSR_INITS RTC_ICSR_INITS_Msk 7108 #define RTC_ICSR_SHPF_Pos (3U) 7109 #define RTC_ICSR_SHPF_Msk (0x1UL << RTC_ICSR_SHPF_Pos) /*!< 0x00000008 */ 7110 #define RTC_ICSR_SHPF RTC_ICSR_SHPF_Msk 7111 #define RTC_ICSR_WUTWF_Pos (2U) 7112 #define RTC_ICSR_WUTWF_Msk (0x1UL << RTC_ICSR_WUTWF_Pos) /*!< 0x00000004 */ 7113 #define RTC_ICSR_WUTWF RTC_ICSR_WUTWF_Msk /*!< Wakeup timer write flag > */ 7114 #define RTC_ICSR_ALRBWF_Pos (1U) 7115 #define RTC_ICSR_ALRBWF_Msk (0x1UL << RTC_ICSR_ALRBWF_Pos) /*!< 0x00000002 */ 7116 #define RTC_ICSR_ALRBWF RTC_ICSR_ALRBWF_Msk 7117 #define RTC_ICSR_ALRAWF_Pos (0U) 7118 #define RTC_ICSR_ALRAWF_Msk (0x1UL << RTC_ICSR_ALRAWF_Pos) /*!< 0x00000001 */ 7119 #define RTC_ICSR_ALRAWF RTC_ICSR_ALRAWF_Msk 7120 7121 /******************** Bits definition for RTC_PRER register *****************/ 7122 #define RTC_PRER_PREDIV_A_Pos (16U) 7123 #define RTC_PRER_PREDIV_A_Msk (0x7FUL << RTC_PRER_PREDIV_A_Pos) /*!< 0x007F0000 */ 7124 #define RTC_PRER_PREDIV_A RTC_PRER_PREDIV_A_Msk 7125 #define RTC_PRER_PREDIV_S_Pos (0U) 7126 #define RTC_PRER_PREDIV_S_Msk (0x7FFFUL << RTC_PRER_PREDIV_S_Pos) /*!< 0x00007FFF */ 7127 #define RTC_PRER_PREDIV_S RTC_PRER_PREDIV_S_Msk 7128 7129 /******************** Bits definition for RTC_WUTR register *****************/ 7130 #define RTC_WUTR_WUT_Pos (0U) 7131 #define RTC_WUTR_WUT_Msk (0xFFFFUL << RTC_WUTR_WUT_Pos) /*!< 0x0000FFFF */ 7132 #define RTC_WUTR_WUT RTC_WUTR_WUT_Msk /*!< Wakeup auto-reload value bits > */ 7133 7134 /******************** Bits definition for RTC_CR register *******************/ 7135 #define RTC_CR_OUT2EN_Pos (31U) 7136 #define RTC_CR_OUT2EN_Msk (0x1UL << RTC_CR_OUT2EN_Pos) /*!< 0x80000000 */ 7137 #define RTC_CR_OUT2EN RTC_CR_OUT2EN_Msk /*!< RTC_OUT2 output enable */ 7138 #define RTC_CR_TAMPALRM_TYPE_Pos (30U) 7139 #define RTC_CR_TAMPALRM_TYPE_Msk (0x1UL << RTC_CR_TAMPALRM_TYPE_Pos) /*!< 0x40000000 */ 7140 #define RTC_CR_TAMPALRM_TYPE RTC_CR_TAMPALRM_TYPE_Msk /*!< TAMPALARM output type */ 7141 #define RTC_CR_TAMPALRM_PU_Pos (29U) 7142 #define RTC_CR_TAMPALRM_PU_Msk (0x1UL << RTC_CR_TAMPALRM_PU_Pos) /*!< 0x20000000 */ 7143 #define RTC_CR_TAMPALRM_PU RTC_CR_TAMPALRM_PU_Msk /*!< TAMPALARM output pull-up config */ 7144 #define RTC_CR_TAMPOE_Pos (26U) 7145 #define RTC_CR_TAMPOE_Msk (0x1UL << RTC_CR_TAMPOE_Pos) /*!< 0x04000000 */ 7146 #define RTC_CR_TAMPOE RTC_CR_TAMPOE_Msk /*!< Tamper detection output enable on TAMPALARM */ 7147 #define RTC_CR_TAMPTS_Pos (25U) 7148 #define RTC_CR_TAMPTS_Msk (0x1UL << RTC_CR_TAMPTS_Pos) /*!< 0x02000000 */ 7149 #define RTC_CR_TAMPTS RTC_CR_TAMPTS_Msk /*!< Activate timestamp on tamper detection event */ 7150 #define RTC_CR_ITSE_Pos (24U) 7151 #define RTC_CR_ITSE_Msk (0x1UL << RTC_CR_ITSE_Pos) /*!< 0x01000000 */ 7152 #define RTC_CR_ITSE RTC_CR_ITSE_Msk /*!< Timestamp on internal event enable */ 7153 #define RTC_CR_COE_Pos (23U) 7154 #define RTC_CR_COE_Msk (0x1UL << RTC_CR_COE_Pos) /*!< 0x00800000 */ 7155 #define RTC_CR_COE RTC_CR_COE_Msk 7156 #define RTC_CR_OSEL_Pos (21U) 7157 #define RTC_CR_OSEL_Msk (0x3UL << RTC_CR_OSEL_Pos) /*!< 0x00600000 */ 7158 #define RTC_CR_OSEL RTC_CR_OSEL_Msk 7159 #define RTC_CR_OSEL_0 (0x1UL << RTC_CR_OSEL_Pos) /*!< 0x00200000 */ 7160 #define RTC_CR_OSEL_1 (0x2UL << RTC_CR_OSEL_Pos) /*!< 0x00400000 */ 7161 #define RTC_CR_POL_Pos (20U) 7162 #define RTC_CR_POL_Msk (0x1UL << RTC_CR_POL_Pos) /*!< 0x00100000 */ 7163 #define RTC_CR_POL RTC_CR_POL_Msk 7164 #define RTC_CR_COSEL_Pos (19U) 7165 #define RTC_CR_COSEL_Msk (0x1UL << RTC_CR_COSEL_Pos) /*!< 0x00080000 */ 7166 #define RTC_CR_COSEL RTC_CR_COSEL_Msk 7167 #define RTC_CR_BKP_Pos (18U) 7168 #define RTC_CR_BKP_Msk (0x1UL << RTC_CR_BKP_Pos) /*!< 0x00040000 */ 7169 #define RTC_CR_BKP RTC_CR_BKP_Msk 7170 #define RTC_CR_SUB1H_Pos (17U) 7171 #define RTC_CR_SUB1H_Msk (0x1UL << RTC_CR_SUB1H_Pos) /*!< 0x00020000 */ 7172 #define RTC_CR_SUB1H RTC_CR_SUB1H_Msk 7173 #define RTC_CR_ADD1H_Pos (16U) 7174 #define RTC_CR_ADD1H_Msk (0x1UL << RTC_CR_ADD1H_Pos) /*!< 0x00010000 */ 7175 #define RTC_CR_ADD1H RTC_CR_ADD1H_Msk 7176 #define RTC_CR_TSIE_Pos (15U) 7177 #define RTC_CR_TSIE_Msk (0x1UL << RTC_CR_TSIE_Pos) /*!< 0x00008000 */ 7178 #define RTC_CR_TSIE RTC_CR_TSIE_Msk /*!< Timestamp interrupt enable > */ 7179 #define RTC_CR_WUTIE_Pos (14U) 7180 #define RTC_CR_WUTIE_Msk (0x1UL << RTC_CR_WUTIE_Pos) /*!< 0x00004000 */ 7181 #define RTC_CR_WUTIE RTC_CR_WUTIE_Msk /*!< Wakeup timer interrupt enable > */ 7182 #define RTC_CR_ALRBIE_Pos (13U) 7183 #define RTC_CR_ALRBIE_Msk (0x1UL << RTC_CR_ALRBIE_Pos) /*!< 0x00002000 */ 7184 #define RTC_CR_ALRBIE RTC_CR_ALRBIE_Msk 7185 #define RTC_CR_ALRAIE_Pos (12U) 7186 #define RTC_CR_ALRAIE_Msk (0x1UL << RTC_CR_ALRAIE_Pos) /*!< 0x00001000 */ 7187 #define RTC_CR_ALRAIE RTC_CR_ALRAIE_Msk 7188 #define RTC_CR_TSE_Pos (11U) 7189 #define RTC_CR_TSE_Msk (0x1UL << RTC_CR_TSE_Pos) /*!< 0x00000800 */ 7190 #define RTC_CR_TSE RTC_CR_TSE_Msk /*!< timestamp enable > */ 7191 #define RTC_CR_WUTE_Pos (10U) 7192 #define RTC_CR_WUTE_Msk (0x1UL << RTC_CR_WUTE_Pos) /*!< 0x00000400 */ 7193 #define RTC_CR_WUTE RTC_CR_WUTE_Msk /*!< Wakeup timer enable > */ 7194 #define RTC_CR_ALRBE_Pos (9U) 7195 #define RTC_CR_ALRBE_Msk (0x1UL << RTC_CR_ALRBE_Pos) /*!< 0x00000200 */ 7196 #define RTC_CR_ALRBE RTC_CR_ALRBE_Msk 7197 #define RTC_CR_ALRAE_Pos (8U) 7198 #define RTC_CR_ALRAE_Msk (0x1UL << RTC_CR_ALRAE_Pos) /*!< 0x00000100 */ 7199 #define RTC_CR_ALRAE RTC_CR_ALRAE_Msk 7200 #define RTC_CR_FMT_Pos (6U) 7201 #define RTC_CR_FMT_Msk (0x1UL << RTC_CR_FMT_Pos) /*!< 0x00000040 */ 7202 #define RTC_CR_FMT RTC_CR_FMT_Msk 7203 #define RTC_CR_BYPSHAD_Pos (5U) 7204 #define RTC_CR_BYPSHAD_Msk (0x1UL << RTC_CR_BYPSHAD_Pos) /*!< 0x00000020 */ 7205 #define RTC_CR_BYPSHAD RTC_CR_BYPSHAD_Msk 7206 #define RTC_CR_REFCKON_Pos (4U) 7207 #define RTC_CR_REFCKON_Msk (0x1UL << RTC_CR_REFCKON_Pos) /*!< 0x00000010 */ 7208 #define RTC_CR_REFCKON RTC_CR_REFCKON_Msk 7209 #define RTC_CR_TSEDGE_Pos (3U) 7210 #define RTC_CR_TSEDGE_Msk (0x1UL << RTC_CR_TSEDGE_Pos) /*!< 0x00000008 */ 7211 #define RTC_CR_TSEDGE RTC_CR_TSEDGE_Msk /*!< Timestamp event active edge > */ 7212 #define RTC_CR_WUCKSEL_Pos (0U) 7213 #define RTC_CR_WUCKSEL_Msk (0x7UL << RTC_CR_WUCKSEL_Pos) /*!< 0x00000007 */ 7214 #define RTC_CR_WUCKSEL RTC_CR_WUCKSEL_Msk /*!< Wakeup clock selection > */ 7215 #define RTC_CR_WUCKSEL_0 (0x1UL << RTC_CR_WUCKSEL_Pos) /*!< 0x00000001 */ 7216 #define RTC_CR_WUCKSEL_1 (0x2UL << RTC_CR_WUCKSEL_Pos) /*!< 0x00000002 */ 7217 #define RTC_CR_WUCKSEL_2 (0x4UL << RTC_CR_WUCKSEL_Pos) /*!< 0x00000004 */ 7218 7219 /******************** Bits definition for RTC_WPR register ******************/ 7220 #define RTC_WPR_KEY_Pos (0U) 7221 #define RTC_WPR_KEY_Msk (0xFFUL << RTC_WPR_KEY_Pos) /*!< 0x000000FF */ 7222 #define RTC_WPR_KEY RTC_WPR_KEY_Msk 7223 7224 /******************** Bits definition for RTC_CALR register *****************/ 7225 #define RTC_CALR_CALP_Pos (15U) 7226 #define RTC_CALR_CALP_Msk (0x1UL << RTC_CALR_CALP_Pos) /*!< 0x00008000 */ 7227 #define RTC_CALR_CALP RTC_CALR_CALP_Msk 7228 #define RTC_CALR_CALW8_Pos (14U) 7229 #define RTC_CALR_CALW8_Msk (0x1UL << RTC_CALR_CALW8_Pos) /*!< 0x00004000 */ 7230 #define RTC_CALR_CALW8 RTC_CALR_CALW8_Msk 7231 #define RTC_CALR_CALW16_Pos (13U) 7232 #define RTC_CALR_CALW16_Msk (0x1UL << RTC_CALR_CALW16_Pos) /*!< 0x00002000 */ 7233 #define RTC_CALR_CALW16 RTC_CALR_CALW16_Msk 7234 #define RTC_CALR_CALM_Pos (0U) 7235 #define RTC_CALR_CALM_Msk (0x1FFUL << RTC_CALR_CALM_Pos) /*!< 0x000001FF */ 7236 #define RTC_CALR_CALM RTC_CALR_CALM_Msk 7237 #define RTC_CALR_CALM_0 (0x001UL << RTC_CALR_CALM_Pos) /*!< 0x00000001 */ 7238 #define RTC_CALR_CALM_1 (0x002UL << RTC_CALR_CALM_Pos) /*!< 0x00000002 */ 7239 #define RTC_CALR_CALM_2 (0x004UL << RTC_CALR_CALM_Pos) /*!< 0x00000004 */ 7240 #define RTC_CALR_CALM_3 (0x008UL << RTC_CALR_CALM_Pos) /*!< 0x00000008 */ 7241 #define RTC_CALR_CALM_4 (0x010UL << RTC_CALR_CALM_Pos) /*!< 0x00000010 */ 7242 #define RTC_CALR_CALM_5 (0x020UL << RTC_CALR_CALM_Pos) /*!< 0x00000020 */ 7243 #define RTC_CALR_CALM_6 (0x040UL << RTC_CALR_CALM_Pos) /*!< 0x00000040 */ 7244 #define RTC_CALR_CALM_7 (0x080UL << RTC_CALR_CALM_Pos) /*!< 0x00000080 */ 7245 #define RTC_CALR_CALM_8 (0x100UL << RTC_CALR_CALM_Pos) /*!< 0x00000100 */ 7246 7247 /******************** Bits definition for RTC_SHIFTR register ***************/ 7248 #define RTC_SHIFTR_SUBFS_Pos (0U) 7249 #define RTC_SHIFTR_SUBFS_Msk (0x7FFFUL << RTC_SHIFTR_SUBFS_Pos) /*!< 0x00007FFF */ 7250 #define RTC_SHIFTR_SUBFS RTC_SHIFTR_SUBFS_Msk 7251 #define RTC_SHIFTR_ADD1S_Pos (31U) 7252 #define RTC_SHIFTR_ADD1S_Msk (0x1UL << RTC_SHIFTR_ADD1S_Pos) /*!< 0x80000000 */ 7253 #define RTC_SHIFTR_ADD1S RTC_SHIFTR_ADD1S_Msk 7254 7255 /******************** Bits definition for RTC_TSTR register *****************/ 7256 #define RTC_TSTR_PM_Pos (22U) 7257 #define RTC_TSTR_PM_Msk (0x1UL << RTC_TSTR_PM_Pos) /*!< 0x00400000 */ 7258 #define RTC_TSTR_PM RTC_TSTR_PM_Msk /*!< AM-PM notation > */ 7259 #define RTC_TSTR_HT_Pos (20U) 7260 #define RTC_TSTR_HT_Msk (0x3UL << RTC_TSTR_HT_Pos) /*!< 0x00300000 */ 7261 #define RTC_TSTR_HT RTC_TSTR_HT_Msk 7262 #define RTC_TSTR_HT_0 (0x1UL << RTC_TSTR_HT_Pos) /*!< 0x00100000 */ 7263 #define RTC_TSTR_HT_1 (0x2UL << RTC_TSTR_HT_Pos) /*!< 0x00200000 */ 7264 #define RTC_TSTR_HU_Pos (16U) 7265 #define RTC_TSTR_HU_Msk (0xFUL << RTC_TSTR_HU_Pos) /*!< 0x000F0000 */ 7266 #define RTC_TSTR_HU RTC_TSTR_HU_Msk 7267 #define RTC_TSTR_HU_0 (0x1UL << RTC_TSTR_HU_Pos) /*!< 0x00010000 */ 7268 #define RTC_TSTR_HU_1 (0x2UL << RTC_TSTR_HU_Pos) /*!< 0x00020000 */ 7269 #define RTC_TSTR_HU_2 (0x4UL << RTC_TSTR_HU_Pos) /*!< 0x00040000 */ 7270 #define RTC_TSTR_HU_3 (0x8UL << RTC_TSTR_HU_Pos) /*!< 0x00080000 */ 7271 #define RTC_TSTR_MNT_Pos (12U) 7272 #define RTC_TSTR_MNT_Msk (0x7UL << RTC_TSTR_MNT_Pos) /*!< 0x00007000 */ 7273 #define RTC_TSTR_MNT RTC_TSTR_MNT_Msk 7274 #define RTC_TSTR_MNT_0 (0x1UL << RTC_TSTR_MNT_Pos) /*!< 0x00001000 */ 7275 #define RTC_TSTR_MNT_1 (0x2UL << RTC_TSTR_MNT_Pos) /*!< 0x00002000 */ 7276 #define RTC_TSTR_MNT_2 (0x4UL << RTC_TSTR_MNT_Pos) /*!< 0x00004000 */ 7277 #define RTC_TSTR_MNU_Pos (8U) 7278 #define RTC_TSTR_MNU_Msk (0xFUL << RTC_TSTR_MNU_Pos) /*!< 0x00000F00 */ 7279 #define RTC_TSTR_MNU RTC_TSTR_MNU_Msk 7280 #define RTC_TSTR_MNU_0 (0x1UL << RTC_TSTR_MNU_Pos) /*!< 0x00000100 */ 7281 #define RTC_TSTR_MNU_1 (0x2UL << RTC_TSTR_MNU_Pos) /*!< 0x00000200 */ 7282 #define RTC_TSTR_MNU_2 (0x4UL << RTC_TSTR_MNU_Pos) /*!< 0x00000400 */ 7283 #define RTC_TSTR_MNU_3 (0x8UL << RTC_TSTR_MNU_Pos) /*!< 0x00000800 */ 7284 #define RTC_TSTR_ST_Pos (4U) 7285 #define RTC_TSTR_ST_Msk (0x7UL << RTC_TSTR_ST_Pos) /*!< 0x00000070 */ 7286 #define RTC_TSTR_ST RTC_TSTR_ST_Msk 7287 #define RTC_TSTR_ST_0 (0x1UL << RTC_TSTR_ST_Pos) /*!< 0x00000010 */ 7288 #define RTC_TSTR_ST_1 (0x2UL << RTC_TSTR_ST_Pos) /*!< 0x00000020 */ 7289 #define RTC_TSTR_ST_2 (0x4UL << RTC_TSTR_ST_Pos) /*!< 0x00000040 */ 7290 #define RTC_TSTR_SU_Pos (0U) 7291 #define RTC_TSTR_SU_Msk (0xFUL << RTC_TSTR_SU_Pos) /*!< 0x0000000F */ 7292 #define RTC_TSTR_SU RTC_TSTR_SU_Msk 7293 #define RTC_TSTR_SU_0 (0x1UL << RTC_TSTR_SU_Pos) /*!< 0x00000001 */ 7294 #define RTC_TSTR_SU_1 (0x2UL << RTC_TSTR_SU_Pos) /*!< 0x00000002 */ 7295 #define RTC_TSTR_SU_2 (0x4UL << RTC_TSTR_SU_Pos) /*!< 0x00000004 */ 7296 #define RTC_TSTR_SU_3 (0x8UL << RTC_TSTR_SU_Pos) /*!< 0x00000008 */ 7297 7298 /******************** Bits definition for RTC_TSDR register *****************/ 7299 #define RTC_TSDR_WDU_Pos (13U) 7300 #define RTC_TSDR_WDU_Msk (0x7UL << RTC_TSDR_WDU_Pos) /*!< 0x0000E000 */ 7301 #define RTC_TSDR_WDU RTC_TSDR_WDU_Msk /*!< Week day units > */ 7302 #define RTC_TSDR_WDU_0 (0x1UL << RTC_TSDR_WDU_Pos) /*!< 0x00002000 */ 7303 #define RTC_TSDR_WDU_1 (0x2UL << RTC_TSDR_WDU_Pos) /*!< 0x00004000 */ 7304 #define RTC_TSDR_WDU_2 (0x4UL << RTC_TSDR_WDU_Pos) /*!< 0x00008000 */ 7305 #define RTC_TSDR_MT_Pos (12U) 7306 #define RTC_TSDR_MT_Msk (0x1UL << RTC_TSDR_MT_Pos) /*!< 0x00001000 */ 7307 #define RTC_TSDR_MT RTC_TSDR_MT_Msk 7308 #define RTC_TSDR_MU_Pos (8U) 7309 #define RTC_TSDR_MU_Msk (0xFUL << RTC_TSDR_MU_Pos) /*!< 0x00000F00 */ 7310 #define RTC_TSDR_MU RTC_TSDR_MU_Msk 7311 #define RTC_TSDR_MU_0 (0x1UL << RTC_TSDR_MU_Pos) /*!< 0x00000100 */ 7312 #define RTC_TSDR_MU_1 (0x2UL << RTC_TSDR_MU_Pos) /*!< 0x00000200 */ 7313 #define RTC_TSDR_MU_2 (0x4UL << RTC_TSDR_MU_Pos) /*!< 0x00000400 */ 7314 #define RTC_TSDR_MU_3 (0x8UL << RTC_TSDR_MU_Pos) /*!< 0x00000800 */ 7315 #define RTC_TSDR_DT_Pos (4U) 7316 #define RTC_TSDR_DT_Msk (0x3UL << RTC_TSDR_DT_Pos) /*!< 0x00000030 */ 7317 #define RTC_TSDR_DT RTC_TSDR_DT_Msk 7318 #define RTC_TSDR_DT_0 (0x1UL << RTC_TSDR_DT_Pos) /*!< 0x00000010 */ 7319 #define RTC_TSDR_DT_1 (0x2UL << RTC_TSDR_DT_Pos) /*!< 0x00000020 */ 7320 #define RTC_TSDR_DU_Pos (0U) 7321 #define RTC_TSDR_DU_Msk (0xFUL << RTC_TSDR_DU_Pos) /*!< 0x0000000F */ 7322 #define RTC_TSDR_DU RTC_TSDR_DU_Msk 7323 #define RTC_TSDR_DU_0 (0x1UL << RTC_TSDR_DU_Pos) /*!< 0x00000001 */ 7324 #define RTC_TSDR_DU_1 (0x2UL << RTC_TSDR_DU_Pos) /*!< 0x00000002 */ 7325 #define RTC_TSDR_DU_2 (0x4UL << RTC_TSDR_DU_Pos) /*!< 0x00000004 */ 7326 #define RTC_TSDR_DU_3 (0x8UL << RTC_TSDR_DU_Pos) /*!< 0x00000008 */ 7327 7328 /******************** Bits definition for RTC_TSSSR register ****************/ 7329 #define RTC_TSSSR_SS_Pos (0U) 7330 #define RTC_TSSSR_SS_Msk (0xFFFFUL << RTC_TSSSR_SS_Pos) /*!< 0x0000FFFF */ 7331 #define RTC_TSSSR_SS RTC_TSSSR_SS_Msk /*!< Sub second value > */ 7332 7333 /******************** Bits definition for RTC_ALRMAR register ***************/ 7334 #define RTC_ALRMAR_MSK4_Pos (31U) 7335 #define RTC_ALRMAR_MSK4_Msk (0x1UL << RTC_ALRMAR_MSK4_Pos) /*!< 0x80000000 */ 7336 #define RTC_ALRMAR_MSK4 RTC_ALRMAR_MSK4_Msk 7337 #define RTC_ALRMAR_WDSEL_Pos (30U) 7338 #define RTC_ALRMAR_WDSEL_Msk (0x1UL << RTC_ALRMAR_WDSEL_Pos) /*!< 0x40000000 */ 7339 #define RTC_ALRMAR_WDSEL RTC_ALRMAR_WDSEL_Msk 7340 #define RTC_ALRMAR_DT_Pos (28U) 7341 #define RTC_ALRMAR_DT_Msk (0x3UL << RTC_ALRMAR_DT_Pos) /*!< 0x30000000 */ 7342 #define RTC_ALRMAR_DT RTC_ALRMAR_DT_Msk 7343 #define RTC_ALRMAR_DT_0 (0x1UL << RTC_ALRMAR_DT_Pos) /*!< 0x10000000 */ 7344 #define RTC_ALRMAR_DT_1 (0x2UL << RTC_ALRMAR_DT_Pos) /*!< 0x20000000 */ 7345 #define RTC_ALRMAR_DU_Pos (24U) 7346 #define RTC_ALRMAR_DU_Msk (0xFUL << RTC_ALRMAR_DU_Pos) /*!< 0x0F000000 */ 7347 #define RTC_ALRMAR_DU RTC_ALRMAR_DU_Msk 7348 #define RTC_ALRMAR_DU_0 (0x1UL << RTC_ALRMAR_DU_Pos) /*!< 0x01000000 */ 7349 #define RTC_ALRMAR_DU_1 (0x2UL << RTC_ALRMAR_DU_Pos) /*!< 0x02000000 */ 7350 #define RTC_ALRMAR_DU_2 (0x4UL << RTC_ALRMAR_DU_Pos) /*!< 0x04000000 */ 7351 #define RTC_ALRMAR_DU_3 (0x8UL << RTC_ALRMAR_DU_Pos) /*!< 0x08000000 */ 7352 #define RTC_ALRMAR_MSK3_Pos (23U) 7353 #define RTC_ALRMAR_MSK3_Msk (0x1UL << RTC_ALRMAR_MSK3_Pos) /*!< 0x00800000 */ 7354 #define RTC_ALRMAR_MSK3 RTC_ALRMAR_MSK3_Msk 7355 #define RTC_ALRMAR_PM_Pos (22U) 7356 #define RTC_ALRMAR_PM_Msk (0x1UL << RTC_ALRMAR_PM_Pos) /*!< 0x00400000 */ 7357 #define RTC_ALRMAR_PM RTC_ALRMAR_PM_Msk 7358 #define RTC_ALRMAR_HT_Pos (20U) 7359 #define RTC_ALRMAR_HT_Msk (0x3UL << RTC_ALRMAR_HT_Pos) /*!< 0x00300000 */ 7360 #define RTC_ALRMAR_HT RTC_ALRMAR_HT_Msk 7361 #define RTC_ALRMAR_HT_0 (0x1UL << RTC_ALRMAR_HT_Pos) /*!< 0x00100000 */ 7362 #define RTC_ALRMAR_HT_1 (0x2UL << RTC_ALRMAR_HT_Pos) /*!< 0x00200000 */ 7363 #define RTC_ALRMAR_HU_Pos (16U) 7364 #define RTC_ALRMAR_HU_Msk (0xFUL << RTC_ALRMAR_HU_Pos) /*!< 0x000F0000 */ 7365 #define RTC_ALRMAR_HU RTC_ALRMAR_HU_Msk 7366 #define RTC_ALRMAR_HU_0 (0x1UL << RTC_ALRMAR_HU_Pos) /*!< 0x00010000 */ 7367 #define RTC_ALRMAR_HU_1 (0x2UL << RTC_ALRMAR_HU_Pos) /*!< 0x00020000 */ 7368 #define RTC_ALRMAR_HU_2 (0x4UL << RTC_ALRMAR_HU_Pos) /*!< 0x00040000 */ 7369 #define RTC_ALRMAR_HU_3 (0x8UL << RTC_ALRMAR_HU_Pos) /*!< 0x00080000 */ 7370 #define RTC_ALRMAR_MSK2_Pos (15U) 7371 #define RTC_ALRMAR_MSK2_Msk (0x1UL << RTC_ALRMAR_MSK2_Pos) /*!< 0x00008000 */ 7372 #define RTC_ALRMAR_MSK2 RTC_ALRMAR_MSK2_Msk 7373 #define RTC_ALRMAR_MNT_Pos (12U) 7374 #define RTC_ALRMAR_MNT_Msk (0x7UL << RTC_ALRMAR_MNT_Pos) /*!< 0x00007000 */ 7375 #define RTC_ALRMAR_MNT RTC_ALRMAR_MNT_Msk 7376 #define RTC_ALRMAR_MNT_0 (0x1UL << RTC_ALRMAR_MNT_Pos) /*!< 0x00001000 */ 7377 #define RTC_ALRMAR_MNT_1 (0x2UL << RTC_ALRMAR_MNT_Pos) /*!< 0x00002000 */ 7378 #define RTC_ALRMAR_MNT_2 (0x4UL << RTC_ALRMAR_MNT_Pos) /*!< 0x00004000 */ 7379 #define RTC_ALRMAR_MNU_Pos (8U) 7380 #define RTC_ALRMAR_MNU_Msk (0xFUL << RTC_ALRMAR_MNU_Pos) /*!< 0x00000F00 */ 7381 #define RTC_ALRMAR_MNU RTC_ALRMAR_MNU_Msk 7382 #define RTC_ALRMAR_MNU_0 (0x1UL << RTC_ALRMAR_MNU_Pos) /*!< 0x00000100 */ 7383 #define RTC_ALRMAR_MNU_1 (0x2UL << RTC_ALRMAR_MNU_Pos) /*!< 0x00000200 */ 7384 #define RTC_ALRMAR_MNU_2 (0x4UL << RTC_ALRMAR_MNU_Pos) /*!< 0x00000400 */ 7385 #define RTC_ALRMAR_MNU_3 (0x8UL << RTC_ALRMAR_MNU_Pos) /*!< 0x00000800 */ 7386 #define RTC_ALRMAR_MSK1_Pos (7U) 7387 #define RTC_ALRMAR_MSK1_Msk (0x1UL << RTC_ALRMAR_MSK1_Pos) /*!< 0x00000080 */ 7388 #define RTC_ALRMAR_MSK1 RTC_ALRMAR_MSK1_Msk 7389 #define RTC_ALRMAR_ST_Pos (4U) 7390 #define RTC_ALRMAR_ST_Msk (0x7UL << RTC_ALRMAR_ST_Pos) /*!< 0x00000070 */ 7391 #define RTC_ALRMAR_ST RTC_ALRMAR_ST_Msk 7392 #define RTC_ALRMAR_ST_0 (0x1UL << RTC_ALRMAR_ST_Pos) /*!< 0x00000010 */ 7393 #define RTC_ALRMAR_ST_1 (0x2UL << RTC_ALRMAR_ST_Pos) /*!< 0x00000020 */ 7394 #define RTC_ALRMAR_ST_2 (0x4UL << RTC_ALRMAR_ST_Pos) /*!< 0x00000040 */ 7395 #define RTC_ALRMAR_SU_Pos (0U) 7396 #define RTC_ALRMAR_SU_Msk (0xFUL << RTC_ALRMAR_SU_Pos) /*!< 0x0000000F */ 7397 #define RTC_ALRMAR_SU RTC_ALRMAR_SU_Msk 7398 #define RTC_ALRMAR_SU_0 (0x1UL << RTC_ALRMAR_SU_Pos) /*!< 0x00000001 */ 7399 #define RTC_ALRMAR_SU_1 (0x2UL << RTC_ALRMAR_SU_Pos) /*!< 0x00000002 */ 7400 #define RTC_ALRMAR_SU_2 (0x4UL << RTC_ALRMAR_SU_Pos) /*!< 0x00000004 */ 7401 #define RTC_ALRMAR_SU_3 (0x8UL << RTC_ALRMAR_SU_Pos) /*!< 0x00000008 */ 7402 7403 /******************** Bits definition for RTC_ALRMASSR register *************/ 7404 #define RTC_ALRMASSR_MASKSS_Pos (24U) 7405 #define RTC_ALRMASSR_MASKSS_Msk (0xFUL << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x0F000000 */ 7406 #define RTC_ALRMASSR_MASKSS RTC_ALRMASSR_MASKSS_Msk 7407 #define RTC_ALRMASSR_MASKSS_0 (0x1UL << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x01000000 */ 7408 #define RTC_ALRMASSR_MASKSS_1 (0x2UL << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x02000000 */ 7409 #define RTC_ALRMASSR_MASKSS_2 (0x4UL << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x04000000 */ 7410 #define RTC_ALRMASSR_MASKSS_3 (0x8UL << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x08000000 */ 7411 #define RTC_ALRMASSR_SS_Pos (0U) 7412 #define RTC_ALRMASSR_SS_Msk (0x7FFFUL << RTC_ALRMASSR_SS_Pos) /*!< 0x00007FFF */ 7413 #define RTC_ALRMASSR_SS RTC_ALRMASSR_SS_Msk 7414 7415 /******************** Bits definition for RTC_ALRMBR register ***************/ 7416 #define RTC_ALRMBR_MSK4_Pos (31U) 7417 #define RTC_ALRMBR_MSK4_Msk (0x1UL << RTC_ALRMBR_MSK4_Pos) /*!< 0x80000000 */ 7418 #define RTC_ALRMBR_MSK4 RTC_ALRMBR_MSK4_Msk 7419 #define RTC_ALRMBR_WDSEL_Pos (30U) 7420 #define RTC_ALRMBR_WDSEL_Msk (0x1UL << RTC_ALRMBR_WDSEL_Pos) /*!< 0x40000000 */ 7421 #define RTC_ALRMBR_WDSEL RTC_ALRMBR_WDSEL_Msk 7422 #define RTC_ALRMBR_DT_Pos (28U) 7423 #define RTC_ALRMBR_DT_Msk (0x3UL << RTC_ALRMBR_DT_Pos) /*!< 0x30000000 */ 7424 #define RTC_ALRMBR_DT RTC_ALRMBR_DT_Msk 7425 #define RTC_ALRMBR_DT_0 (0x1UL << RTC_ALRMBR_DT_Pos) /*!< 0x10000000 */ 7426 #define RTC_ALRMBR_DT_1 (0x2UL << RTC_ALRMBR_DT_Pos) /*!< 0x20000000 */ 7427 #define RTC_ALRMBR_DU_Pos (24U) 7428 #define RTC_ALRMBR_DU_Msk (0xFUL << RTC_ALRMBR_DU_Pos) /*!< 0x0F000000 */ 7429 #define RTC_ALRMBR_DU RTC_ALRMBR_DU_Msk 7430 #define RTC_ALRMBR_DU_0 (0x1UL << RTC_ALRMBR_DU_Pos) /*!< 0x01000000 */ 7431 #define RTC_ALRMBR_DU_1 (0x2UL << RTC_ALRMBR_DU_Pos) /*!< 0x02000000 */ 7432 #define RTC_ALRMBR_DU_2 (0x4UL << RTC_ALRMBR_DU_Pos) /*!< 0x04000000 */ 7433 #define RTC_ALRMBR_DU_3 (0x8UL << RTC_ALRMBR_DU_Pos) /*!< 0x08000000 */ 7434 #define RTC_ALRMBR_MSK3_Pos (23U) 7435 #define RTC_ALRMBR_MSK3_Msk (0x1UL << RTC_ALRMBR_MSK3_Pos) /*!< 0x00800000 */ 7436 #define RTC_ALRMBR_MSK3 RTC_ALRMBR_MSK3_Msk 7437 #define RTC_ALRMBR_PM_Pos (22U) 7438 #define RTC_ALRMBR_PM_Msk (0x1UL << RTC_ALRMBR_PM_Pos) /*!< 0x00400000 */ 7439 #define RTC_ALRMBR_PM RTC_ALRMBR_PM_Msk 7440 #define RTC_ALRMBR_HT_Pos (20U) 7441 #define RTC_ALRMBR_HT_Msk (0x3UL << RTC_ALRMBR_HT_Pos) /*!< 0x00300000 */ 7442 #define RTC_ALRMBR_HT RTC_ALRMBR_HT_Msk 7443 #define RTC_ALRMBR_HT_0 (0x1UL << RTC_ALRMBR_HT_Pos) /*!< 0x00100000 */ 7444 #define RTC_ALRMBR_HT_1 (0x2UL << RTC_ALRMBR_HT_Pos) /*!< 0x00200000 */ 7445 #define RTC_ALRMBR_HU_Pos (16U) 7446 #define RTC_ALRMBR_HU_Msk (0xFUL << RTC_ALRMBR_HU_Pos) /*!< 0x000F0000 */ 7447 #define RTC_ALRMBR_HU RTC_ALRMBR_HU_Msk 7448 #define RTC_ALRMBR_HU_0 (0x1UL << RTC_ALRMBR_HU_Pos) /*!< 0x00010000 */ 7449 #define RTC_ALRMBR_HU_1 (0x2UL << RTC_ALRMBR_HU_Pos) /*!< 0x00020000 */ 7450 #define RTC_ALRMBR_HU_2 (0x4UL << RTC_ALRMBR_HU_Pos) /*!< 0x00040000 */ 7451 #define RTC_ALRMBR_HU_3 (0x8UL << RTC_ALRMBR_HU_Pos) /*!< 0x00080000 */ 7452 #define RTC_ALRMBR_MSK2_Pos (15U) 7453 #define RTC_ALRMBR_MSK2_Msk (0x1UL << RTC_ALRMBR_MSK2_Pos) /*!< 0x00008000 */ 7454 #define RTC_ALRMBR_MSK2 RTC_ALRMBR_MSK2_Msk 7455 #define RTC_ALRMBR_MNT_Pos (12U) 7456 #define RTC_ALRMBR_MNT_Msk (0x7UL << RTC_ALRMBR_MNT_Pos) /*!< 0x00007000 */ 7457 #define RTC_ALRMBR_MNT RTC_ALRMBR_MNT_Msk 7458 #define RTC_ALRMBR_MNT_0 (0x1UL << RTC_ALRMBR_MNT_Pos) /*!< 0x00001000 */ 7459 #define RTC_ALRMBR_MNT_1 (0x2UL << RTC_ALRMBR_MNT_Pos) /*!< 0x00002000 */ 7460 #define RTC_ALRMBR_MNT_2 (0x4UL << RTC_ALRMBR_MNT_Pos) /*!< 0x00004000 */ 7461 #define RTC_ALRMBR_MNU_Pos (8U) 7462 #define RTC_ALRMBR_MNU_Msk (0xFUL << RTC_ALRMBR_MNU_Pos) /*!< 0x00000F00 */ 7463 #define RTC_ALRMBR_MNU RTC_ALRMBR_MNU_Msk 7464 #define RTC_ALRMBR_MNU_0 (0x1UL << RTC_ALRMBR_MNU_Pos) /*!< 0x00000100 */ 7465 #define RTC_ALRMBR_MNU_1 (0x2UL << RTC_ALRMBR_MNU_Pos) /*!< 0x00000200 */ 7466 #define RTC_ALRMBR_MNU_2 (0x4UL << RTC_ALRMBR_MNU_Pos) /*!< 0x00000400 */ 7467 #define RTC_ALRMBR_MNU_3 (0x8UL << RTC_ALRMBR_MNU_Pos) /*!< 0x00000800 */ 7468 #define RTC_ALRMBR_MSK1_Pos (7U) 7469 #define RTC_ALRMBR_MSK1_Msk (0x1UL << RTC_ALRMBR_MSK1_Pos) /*!< 0x00000080 */ 7470 #define RTC_ALRMBR_MSK1 RTC_ALRMBR_MSK1_Msk 7471 #define RTC_ALRMBR_ST_Pos (4U) 7472 #define RTC_ALRMBR_ST_Msk (0x7UL << RTC_ALRMBR_ST_Pos) /*!< 0x00000070 */ 7473 #define RTC_ALRMBR_ST RTC_ALRMBR_ST_Msk 7474 #define RTC_ALRMBR_ST_0 (0x1UL << RTC_ALRMBR_ST_Pos) /*!< 0x00000010 */ 7475 #define RTC_ALRMBR_ST_1 (0x2UL << RTC_ALRMBR_ST_Pos) /*!< 0x00000020 */ 7476 #define RTC_ALRMBR_ST_2 (0x4UL << RTC_ALRMBR_ST_Pos) /*!< 0x00000040 */ 7477 #define RTC_ALRMBR_SU_Pos (0U) 7478 #define RTC_ALRMBR_SU_Msk (0xFUL << RTC_ALRMBR_SU_Pos) /*!< 0x0000000F */ 7479 #define RTC_ALRMBR_SU RTC_ALRMBR_SU_Msk 7480 #define RTC_ALRMBR_SU_0 (0x1UL << RTC_ALRMBR_SU_Pos) /*!< 0x00000001 */ 7481 #define RTC_ALRMBR_SU_1 (0x2UL << RTC_ALRMBR_SU_Pos) /*!< 0x00000002 */ 7482 #define RTC_ALRMBR_SU_2 (0x4UL << RTC_ALRMBR_SU_Pos) /*!< 0x00000004 */ 7483 #define RTC_ALRMBR_SU_3 (0x8UL << RTC_ALRMBR_SU_Pos) /*!< 0x00000008 */ 7484 7485 /******************** Bits definition for RTC_ALRMASSR register *************/ 7486 #define RTC_ALRMBSSR_MASKSS_Pos (24U) 7487 #define RTC_ALRMBSSR_MASKSS_Msk (0xFUL << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x0F000000 */ 7488 #define RTC_ALRMBSSR_MASKSS RTC_ALRMBSSR_MASKSS_Msk 7489 #define RTC_ALRMBSSR_MASKSS_0 (0x1UL << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x01000000 */ 7490 #define RTC_ALRMBSSR_MASKSS_1 (0x2UL << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x02000000 */ 7491 #define RTC_ALRMBSSR_MASKSS_2 (0x4UL << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x04000000 */ 7492 #define RTC_ALRMBSSR_MASKSS_3 (0x8UL << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x08000000 */ 7493 #define RTC_ALRMBSSR_SS_Pos (0U) 7494 #define RTC_ALRMBSSR_SS_Msk (0x7FFFUL << RTC_ALRMBSSR_SS_Pos) /*!< 0x00007FFF */ 7495 #define RTC_ALRMBSSR_SS RTC_ALRMBSSR_SS_Msk 7496 7497 /******************** Bits definition for RTC_SR register *******************/ 7498 #define RTC_SR_ITSF_Pos (5U) 7499 #define RTC_SR_ITSF_Msk (0x1UL << RTC_SR_ITSF_Pos) /*!< 0x00000020 */ 7500 #define RTC_SR_ITSF RTC_SR_ITSF_Msk 7501 #define RTC_SR_TSOVF_Pos (4U) 7502 #define RTC_SR_TSOVF_Msk (0x1UL << RTC_SR_TSOVF_Pos) /*!< 0x00000010 */ 7503 #define RTC_SR_TSOVF RTC_SR_TSOVF_Msk /*!< Timestamp overflow flag > */ 7504 #define RTC_SR_TSF_Pos (3U) 7505 #define RTC_SR_TSF_Msk (0x1UL << RTC_SR_TSF_Pos) /*!< 0x00000008 */ 7506 #define RTC_SR_TSF RTC_SR_TSF_Msk /*!< Timestamp flag > */ 7507 #define RTC_SR_WUTF_Pos (2U) 7508 #define RTC_SR_WUTF_Msk (0x1UL << RTC_SR_WUTF_Pos) /*!< 0x00000004 */ 7509 #define RTC_SR_WUTF RTC_SR_WUTF_Msk /*!< Wakeup timer flag > */ 7510 #define RTC_SR_ALRBF_Pos (1U) 7511 #define RTC_SR_ALRBF_Msk (0x1UL << RTC_SR_ALRBF_Pos) /*!< 0x00000002 */ 7512 #define RTC_SR_ALRBF RTC_SR_ALRBF_Msk 7513 #define RTC_SR_ALRAF_Pos (0U) 7514 #define RTC_SR_ALRAF_Msk (0x1UL << RTC_SR_ALRAF_Pos) /*!< 0x00000001 */ 7515 #define RTC_SR_ALRAF RTC_SR_ALRAF_Msk 7516 7517 /******************** Bits definition for RTC_MISR register *****************/ 7518 #define RTC_MISR_ITSMF_Pos (5U) 7519 #define RTC_MISR_ITSMF_Msk (0x1UL << RTC_MISR_ITSMF_Pos) /*!< 0x00000020 */ 7520 #define RTC_MISR_ITSMF RTC_MISR_ITSMF_Msk 7521 #define RTC_MISR_TSOVMF_Pos (4U) 7522 #define RTC_MISR_TSOVMF_Msk (0x1UL << RTC_MISR_TSOVMF_Pos) /*!< 0x00000010 */ 7523 #define RTC_MISR_TSOVMF RTC_MISR_TSOVMF_Msk /*!< Timestamp overflow masked flag > */ 7524 #define RTC_MISR_TSMF_Pos (3U) 7525 #define RTC_MISR_TSMF_Msk (0x1UL << RTC_MISR_TSMF_Pos) /*!< 0x00000008 */ 7526 #define RTC_MISR_TSMF RTC_MISR_TSMF_Msk /*!< Timestamp masked flag > */ 7527 #define RTC_MISR_WUTMF_Pos (2U) 7528 #define RTC_MISR_WUTMF_Msk (0x1UL << RTC_MISR_WUTMF_Pos) /*!< 0x00000004 */ 7529 #define RTC_MISR_WUTMF RTC_MISR_WUTMF_Msk /*!< Wakeup timer masked flag > */ 7530 #define RTC_MISR_ALRBMF_Pos (1U) 7531 #define RTC_MISR_ALRBMF_Msk (0x1UL << RTC_MISR_ALRBMF_Pos) /*!< 0x00000002 */ 7532 #define RTC_MISR_ALRBMF RTC_MISR_ALRBMF_Msk 7533 #define RTC_MISR_ALRAMF_Pos (0U) 7534 #define RTC_MISR_ALRAMF_Msk (0x1UL << RTC_MISR_ALRAMF_Pos) /*!< 0x00000001 */ 7535 #define RTC_MISR_ALRAMF RTC_MISR_ALRAMF_Msk 7536 7537 /******************** Bits definition for RTC_SCR register ******************/ 7538 #define RTC_SCR_CITSF_Pos (5U) 7539 #define RTC_SCR_CITSF_Msk (0x1UL << RTC_SCR_CITSF_Pos) /*!< 0x00000020 */ 7540 #define RTC_SCR_CITSF RTC_SCR_CITSF_Msk 7541 #define RTC_SCR_CTSOVF_Pos (4U) 7542 #define RTC_SCR_CTSOVF_Msk (0x1UL << RTC_SCR_CTSOVF_Pos) /*!< 0x00000010 */ 7543 #define RTC_SCR_CTSOVF RTC_SCR_CTSOVF_Msk /*!< Clear timestamp overflow flag > */ 7544 #define RTC_SCR_CTSF_Pos (3U) 7545 #define RTC_SCR_CTSF_Msk (0x1UL << RTC_SCR_CTSF_Pos) /*!< 0x00000008 */ 7546 #define RTC_SCR_CTSF RTC_SCR_CTSF_Msk /*!< Clear timestamp flag > */ 7547 #define RTC_SCR_CWUTF_Pos (2U) 7548 #define RTC_SCR_CWUTF_Msk (0x1UL << RTC_SCR_CWUTF_Pos) /*!< 0x00000004 */ 7549 #define RTC_SCR_CWUTF RTC_SCR_CWUTF_Msk /*!< Clear wakeup timer flag > */ 7550 #define RTC_SCR_CALRBF_Pos (1U) 7551 #define RTC_SCR_CALRBF_Msk (0x1UL << RTC_SCR_CALRBF_Pos) /*!< 0x00000002 */ 7552 #define RTC_SCR_CALRBF RTC_SCR_CALRBF_Msk 7553 #define RTC_SCR_CALRAF_Pos (0U) 7554 #define RTC_SCR_CALRAF_Msk (0x1UL << RTC_SCR_CALRAF_Pos) /*!< 0x00000001 */ 7555 #define RTC_SCR_CALRAF RTC_SCR_CALRAF_Msk 7556 7557 /******************************************************************************/ 7558 /* */ 7559 /* Tamper and backup register (TAMP) */ 7560 /* */ 7561 /******************************************************************************/ 7562 /******************** Bits definition for TAMP_CR1 register *****************/ 7563 #define TAMP_CR1_TAMP1E_Pos (0U) 7564 #define TAMP_CR1_TAMP1E_Msk (0x1UL << TAMP_CR1_TAMP1E_Pos) /*!< 0x00000001 */ 7565 #define TAMP_CR1_TAMP1E TAMP_CR1_TAMP1E_Msk 7566 #define TAMP_CR1_TAMP2E_Pos (1U) 7567 #define TAMP_CR1_TAMP2E_Msk (0x1UL << TAMP_CR1_TAMP2E_Pos) /*!< 0x00000002 */ 7568 #define TAMP_CR1_TAMP2E TAMP_CR1_TAMP2E_Msk 7569 #define TAMP_CR1_TAMP3E_Pos (2U) 7570 #define TAMP_CR1_TAMP3E_Msk (0x1UL << TAMP_CR1_TAMP3E_Pos) /*!< 0x00000004 */ 7571 #define TAMP_CR1_TAMP3E TAMP_CR1_TAMP3E_Msk 7572 #define TAMP_CR1_ITAMP3E_Pos (18U) 7573 #define TAMP_CR1_ITAMP3E_Msk (0x1UL << TAMP_CR1_ITAMP3E_Pos) /*!< 0x00040000 */ 7574 #define TAMP_CR1_ITAMP3E TAMP_CR1_ITAMP3E_Msk 7575 #define TAMP_CR1_ITAMP4E_Pos (19U) 7576 #define TAMP_CR1_ITAMP4E_Msk (0x1UL << TAMP_CR1_ITAMP4E_Pos) /*!< 0x00080000 */ 7577 #define TAMP_CR1_ITAMP4E TAMP_CR1_ITAMP4E_Msk 7578 #define TAMP_CR1_ITAMP5E_Pos (20U) 7579 #define TAMP_CR1_ITAMP5E_Msk (0x1UL << TAMP_CR1_ITAMP5E_Pos) /*!< 0x00100000 */ 7580 #define TAMP_CR1_ITAMP5E TAMP_CR1_ITAMP5E_Msk 7581 #define TAMP_CR1_ITAMP6E_Pos (21U) 7582 #define TAMP_CR1_ITAMP6E_Msk (0x1UL << TAMP_CR1_ITAMP6E_Pos) /*!< 0x00200000 */ 7583 #define TAMP_CR1_ITAMP6E TAMP_CR1_ITAMP6E_Msk 7584 7585 /******************** Bits definition for TAMP_CR2 register *****************/ 7586 #define TAMP_CR2_TAMP1NOERASE_Pos (0U) 7587 #define TAMP_CR2_TAMP1NOERASE_Msk (0x1UL << TAMP_CR2_TAMP1NOERASE_Pos) /*!< 0x00000001 */ 7588 #define TAMP_CR2_TAMP1NOERASE TAMP_CR2_TAMP1NOERASE_Msk 7589 #define TAMP_CR2_TAMP2NOERASE_Pos (1U) 7590 #define TAMP_CR2_TAMP2NOERASE_Msk (0x1UL << TAMP_CR2_TAMP2NOERASE_Pos) /*!< 0x00000002 */ 7591 #define TAMP_CR2_TAMP2NOERASE TAMP_CR2_TAMP2NOERASE_Msk 7592 #define TAMP_CR2_TAMP3NOERASE_Pos (2U) 7593 #define TAMP_CR2_TAMP3NOERASE_Msk (0x1UL << TAMP_CR2_TAMP3NOERASE_Pos) /*!< 0x00000004 */ 7594 #define TAMP_CR2_TAMP3NOERASE TAMP_CR2_TAMP3NOERASE_Msk 7595 #define TAMP_CR2_TAMP1MSK_Pos (16U) 7596 #define TAMP_CR2_TAMP1MSK_Msk (0x1UL << TAMP_CR2_TAMP1MSK_Pos) /*!< 0x00010000 */ 7597 #define TAMP_CR2_TAMP1MSK TAMP_CR2_TAMP1MSK_Msk 7598 #define TAMP_CR2_TAMP2MSK_Pos (17U) 7599 #define TAMP_CR2_TAMP2MSK_Msk (0x1UL << TAMP_CR2_TAMP2MSK_Pos) /*!< 0x00020000 */ 7600 #define TAMP_CR2_TAMP2MSK TAMP_CR2_TAMP2MSK_Msk 7601 #define TAMP_CR2_TAMP3MSK_Pos (18U) 7602 #define TAMP_CR2_TAMP3MSK_Msk (0x1UL << TAMP_CR2_TAMP3MSK_Pos) /*!< 0x00040000 */ 7603 #define TAMP_CR2_TAMP3MSK TAMP_CR2_TAMP3MSK_Msk 7604 #define TAMP_CR2_TAMP1TRG_Pos (24U) 7605 #define TAMP_CR2_TAMP1TRG_Msk (0x1UL << TAMP_CR2_TAMP1TRG_Pos) /*!< 0x01000000 */ 7606 #define TAMP_CR2_TAMP1TRG TAMP_CR2_TAMP1TRG_Msk 7607 #define TAMP_CR2_TAMP2TRG_Pos (25U) 7608 #define TAMP_CR2_TAMP2TRG_Msk (0x1UL << TAMP_CR2_TAMP2TRG_Pos) /*!< 0x02000000 */ 7609 #define TAMP_CR2_TAMP2TRG TAMP_CR2_TAMP2TRG_Msk 7610 #define TAMP_CR2_TAMP3TRG_Pos (26U) 7611 #define TAMP_CR2_TAMP3TRG_Msk (0x1UL << TAMP_CR2_TAMP3TRG_Pos) /*!< 0x04000000 */ 7612 #define TAMP_CR2_TAMP3TRG TAMP_CR2_TAMP3TRG_Msk 7613 7614 /******************** Bits definition for TAMP_FLTCR register ***************/ 7615 #define TAMP_FLTCR_TAMPFREQ_0 0x00000001U 7616 #define TAMP_FLTCR_TAMPFREQ_1 0x00000002U 7617 #define TAMP_FLTCR_TAMPFREQ_2 0x00000004U 7618 #define TAMP_FLTCR_TAMPFREQ_Pos (0U) 7619 #define TAMP_FLTCR_TAMPFREQ_Msk (0x7UL << TAMP_FLTCR_TAMPFREQ_Pos) /*!< 0x00000007 */ 7620 #define TAMP_FLTCR_TAMPFREQ TAMP_FLTCR_TAMPFREQ_Msk 7621 #define TAMP_FLTCR_TAMPFLT_0 0x00000008U 7622 #define TAMP_FLTCR_TAMPFLT_1 0x00000010U 7623 #define TAMP_FLTCR_TAMPFLT_Pos (3U) 7624 #define TAMP_FLTCR_TAMPFLT_Msk (0x3UL << TAMP_FLTCR_TAMPFLT_Pos) /*!< 0x00000018 */ 7625 #define TAMP_FLTCR_TAMPFLT TAMP_FLTCR_TAMPFLT_Msk 7626 #define TAMP_FLTCR_TAMPPRCH_0 0x00000020U 7627 #define TAMP_FLTCR_TAMPPRCH_1 0x00000040U 7628 #define TAMP_FLTCR_TAMPPRCH_Pos (5U) 7629 #define TAMP_FLTCR_TAMPPRCH_Msk (0x3UL << TAMP_FLTCR_TAMPPRCH_Pos) /*!< 0x00000060 */ 7630 #define TAMP_FLTCR_TAMPPRCH TAMP_FLTCR_TAMPPRCH_Msk 7631 #define TAMP_FLTCR_TAMPPUDIS_Pos (7U) 7632 #define TAMP_FLTCR_TAMPPUDIS_Msk (0x1UL << TAMP_FLTCR_TAMPPUDIS_Pos) /*!< 0x00000080 */ 7633 #define TAMP_FLTCR_TAMPPUDIS TAMP_FLTCR_TAMPPUDIS_Msk 7634 7635 /******************** Bits definition for TAMP_IER register *****************/ 7636 #define TAMP_IER_TAMP1IE_Pos (0U) 7637 #define TAMP_IER_TAMP1IE_Msk (0x1UL << TAMP_IER_TAMP1IE_Pos) /*!< 0x00000001 */ 7638 #define TAMP_IER_TAMP1IE TAMP_IER_TAMP1IE_Msk 7639 #define TAMP_IER_TAMP2IE_Pos (1U) 7640 #define TAMP_IER_TAMP2IE_Msk (0x1UL << TAMP_IER_TAMP2IE_Pos) /*!< 0x00000002 */ 7641 #define TAMP_IER_TAMP2IE TAMP_IER_TAMP2IE_Msk 7642 #define TAMP_IER_TAMP3IE_Pos (2U) 7643 #define TAMP_IER_TAMP3IE_Msk (0x1UL << TAMP_IER_TAMP3IE_Pos) /*!< 0x00000004 */ 7644 #define TAMP_IER_TAMP3IE TAMP_IER_TAMP3IE_Msk 7645 #define TAMP_IER_ITAMP3IE_Pos (18U) 7646 #define TAMP_IER_ITAMP3IE_Msk (0x1UL << TAMP_IER_ITAMP3IE_Pos) /*!< 0x00040000 */ 7647 #define TAMP_IER_ITAMP3IE TAMP_IER_ITAMP3IE_Msk 7648 #define TAMP_IER_ITAMP4IE_Pos (19U) 7649 #define TAMP_IER_ITAMP4IE_Msk (0x1UL << TAMP_IER_ITAMP4IE_Pos) /*!< 0x00080000 */ 7650 #define TAMP_IER_ITAMP4IE TAMP_IER_ITAMP4IE_Msk 7651 #define TAMP_IER_ITAMP5IE_Pos (20U) 7652 #define TAMP_IER_ITAMP5IE_Msk (0x1UL << TAMP_IER_ITAMP5IE_Pos) /*!< 0x00100000 */ 7653 #define TAMP_IER_ITAMP5IE TAMP_IER_ITAMP5IE_Msk 7654 #define TAMP_IER_ITAMP6IE_Pos (21U) 7655 #define TAMP_IER_ITAMP6IE_Msk (0x1UL << TAMP_IER_ITAMP6IE_Pos) /*!< 0x00200000 */ 7656 #define TAMP_IER_ITAMP6IE TAMP_IER_ITAMP6IE_Msk 7657 7658 /******************** Bits definition for TAMP_SR register ******************/ 7659 #define TAMP_SR_TAMP1F_Pos (0U) 7660 #define TAMP_SR_TAMP1F_Msk (0x1UL << TAMP_SR_TAMP1F_Pos) /*!< 0x00000001 */ 7661 #define TAMP_SR_TAMP1F TAMP_SR_TAMP1F_Msk 7662 #define TAMP_SR_TAMP2F_Pos (1U) 7663 #define TAMP_SR_TAMP2F_Msk (0x1UL << TAMP_SR_TAMP2F_Pos) /*!< 0x00000002 */ 7664 #define TAMP_SR_TAMP2F TAMP_SR_TAMP2F_Msk 7665 #define TAMP_SR_TAMP3F_Pos (2U) 7666 #define TAMP_SR_TAMP3F_Msk (0x1UL << TAMP_SR_TAMP3F_Pos) /*!< 0x00000004 */ 7667 #define TAMP_SR_TAMP3F TAMP_SR_TAMP3F_Msk 7668 #define TAMP_SR_ITAMP3F_Pos (18U) 7669 #define TAMP_SR_ITAMP3F_Msk (0x1UL << TAMP_SR_ITAMP3F_Pos) /*!< 0x00040000 */ 7670 #define TAMP_SR_ITAMP3F TAMP_SR_ITAMP3F_Msk 7671 #define TAMP_SR_ITAMP4F_Pos (19U) 7672 #define TAMP_SR_ITAMP4F_Msk (0x1UL << TAMP_SR_ITAMP4F_Pos) /*!< 0x00080000 */ 7673 #define TAMP_SR_ITAMP4F TAMP_SR_ITAMP4F_Msk 7674 #define TAMP_SR_ITAMP5F_Pos (20U) 7675 #define TAMP_SR_ITAMP5F_Msk (0x1UL << TAMP_SR_ITAMP5F_Pos) /*!< 0x00100000 */ 7676 #define TAMP_SR_ITAMP5F TAMP_SR_ITAMP5F_Msk 7677 #define TAMP_SR_ITAMP6F_Pos (21U) 7678 #define TAMP_SR_ITAMP6F_Msk (0x1UL << TAMP_SR_ITAMP6F_Pos) /*!< 0x00200000 */ 7679 #define TAMP_SR_ITAMP6F TAMP_SR_ITAMP6F_Msk 7680 7681 /******************** Bits definition for TAMP_MISR register ****************/ 7682 #define TAMP_MISR_TAMP1MF_Pos (0U) 7683 #define TAMP_MISR_TAMP1MF_Msk (0x1UL << TAMP_MISR_TAMP1MF_Pos) /*!< 0x00000001 */ 7684 #define TAMP_MISR_TAMP1MF TAMP_MISR_TAMP1MF_Msk 7685 #define TAMP_MISR_TAMP2MF_Pos (1U) 7686 #define TAMP_MISR_TAMP2MF_Msk (0x1UL << TAMP_MISR_TAMP2MF_Pos) /*!< 0x00000002 */ 7687 #define TAMP_MISR_TAMP2MF TAMP_MISR_TAMP2MF_Msk 7688 #define TAMP_MISR_TAMP3MF_Pos (2U) 7689 #define TAMP_MISR_TAMP3MF_Msk (0x1UL << TAMP_MISR_TAMP3MF_Pos) /*!< 0x00000004 */ 7690 #define TAMP_MISR_TAMP3MF TAMP_MISR_TAMP3MF_Msk 7691 #define TAMP_MISR_ITAMP3MF_Pos (18U) 7692 #define TAMP_MISR_ITAMP3MF_Msk (0x1UL << TAMP_MISR_ITAMP3MF_Pos) /*!< 0x00040000 */ 7693 #define TAMP_MISR_ITAMP3MF TAMP_MISR_ITAMP3MF_Msk 7694 #define TAMP_MISR_ITAMP4MF_Pos (19U) 7695 #define TAMP_MISR_ITAMP4MF_Msk (0x1UL << TAMP_MISR_ITAMP4MF_Pos) /*!< 0x00080000 */ 7696 #define TAMP_MISR_ITAMP4MF TAMP_MISR_ITAMP4MF_Msk 7697 #define TAMP_MISR_ITAMP5MF_Pos (20U) 7698 #define TAMP_MISR_ITAMP5MF_Msk (0x1UL << TAMP_MISR_ITAMP5MF_Pos) /*!< 0x00100000 */ 7699 #define TAMP_MISR_ITAMP5MF TAMP_MISR_ITAMP5MF_Msk 7700 #define TAMP_MISR_ITAMP6MF_Pos (21U) 7701 #define TAMP_MISR_ITAMP6MF_Msk (0x1UL << TAMP_MISR_ITAMP6MF_Pos) /*!< 0x00200000 */ 7702 #define TAMP_MISR_ITAMP6MF TAMP_MISR_ITAMP6MF_Msk 7703 7704 /******************** Bits definition for TAMP_SCR register *****************/ 7705 #define TAMP_SCR_CTAMP1F_Pos (0U) 7706 #define TAMP_SCR_CTAMP1F_Msk (0x1UL << TAMP_SCR_CTAMP1F_Pos) /*!< 0x00000001 */ 7707 #define TAMP_SCR_CTAMP1F TAMP_SCR_CTAMP1F_Msk 7708 #define TAMP_SCR_CTAMP2F_Pos (1U) 7709 #define TAMP_SCR_CTAMP2F_Msk (0x1UL << TAMP_SCR_CTAMP2F_Pos) /*!< 0x00000002 */ 7710 #define TAMP_SCR_CTAMP2F TAMP_SCR_CTAMP2F_Msk 7711 #define TAMP_SCR_CTAMP3F_Pos (2U) 7712 #define TAMP_SCR_CTAMP3F_Msk (0x1UL << TAMP_SCR_CTAMP3F_Pos) /*!< 0x00000004 */ 7713 #define TAMP_SCR_CTAMP3F TAMP_SCR_CTAMP3F_Msk 7714 #define TAMP_SCR_CITAMP3F_Pos (18U) 7715 #define TAMP_SCR_CITAMP3F_Msk (0x1UL << TAMP_SCR_CITAMP3F_Pos) /*!< 0x00040000 */ 7716 #define TAMP_SCR_CITAMP3F TAMP_SCR_CITAMP3F_Msk 7717 #define TAMP_SCR_CITAMP4F_Pos (19U) 7718 #define TAMP_SCR_CITAMP4F_Msk (0x1UL << TAMP_SCR_CITAMP4F_Pos) /*!< 0x00080000 */ 7719 #define TAMP_SCR_CITAMP4F TAMP_SCR_CITAMP4F_Msk 7720 #define TAMP_SCR_CITAMP5F_Pos (20U) 7721 #define TAMP_SCR_CITAMP5F_Msk (0x1UL << TAMP_SCR_CITAMP5F_Pos) /*!< 0x00100000 */ 7722 #define TAMP_SCR_CITAMP5F TAMP_SCR_CITAMP5F_Msk 7723 #define TAMP_SCR_CITAMP6F_Pos (21U) 7724 #define TAMP_SCR_CITAMP6F_Msk (0x1UL << TAMP_SCR_CITAMP6F_Pos) /*!< 0x00200000 */ 7725 #define TAMP_SCR_CITAMP6F TAMP_SCR_CITAMP6F_Msk 7726 7727 /******************** Bits definition for TAMP_BKP0R register ***************/ 7728 #define TAMP_BKP0R_Pos (0U) 7729 #define TAMP_BKP0R_Msk (0xFFFFFFFFUL << TAMP_BKP0R_Pos) /*!< 0xFFFFFFFF */ 7730 #define TAMP_BKP0R TAMP_BKP0R_Msk 7731 7732 /******************** Bits definition for TAMP_BKP1R register ***************/ 7733 #define TAMP_BKP1R_Pos (0U) 7734 #define TAMP_BKP1R_Msk (0xFFFFFFFFUL << TAMP_BKP1R_Pos) /*!< 0xFFFFFFFF */ 7735 #define TAMP_BKP1R TAMP_BKP1R_Msk 7736 7737 /******************** Bits definition for TAMP_BKP2R register ***************/ 7738 #define TAMP_BKP2R_Pos (0U) 7739 #define TAMP_BKP2R_Msk (0xFFFFFFFFUL << TAMP_BKP2R_Pos) /*!< 0xFFFFFFFF */ 7740 #define TAMP_BKP2R TAMP_BKP2R_Msk 7741 7742 /******************** Bits definition for TAMP_BKP3R register ***************/ 7743 #define TAMP_BKP3R_Pos (0U) 7744 #define TAMP_BKP3R_Msk (0xFFFFFFFFUL << TAMP_BKP3R_Pos) /*!< 0xFFFFFFFF */ 7745 #define TAMP_BKP3R TAMP_BKP3R_Msk 7746 7747 /******************** Bits definition for TAMP_BKP4R register ***************/ 7748 #define TAMP_BKP4R_Pos (0U) 7749 #define TAMP_BKP4R_Msk (0xFFFFFFFFUL << TAMP_BKP4R_Pos) /*!< 0xFFFFFFFF */ 7750 #define TAMP_BKP4R TAMP_BKP4R_Msk 7751 7752 /******************************************************************************/ 7753 /* */ 7754 /* Serial Peripheral Interface (SPI) */ 7755 /* */ 7756 /******************************************************************************/ 7757 /* 7758 * @brief Specific device feature definitions (not present on all devices in the STM32G0 series) 7759 */ 7760 #define SPI_I2S_SUPPORT /*!< I2S support */ 7761 7762 /******************* Bit definition for SPI_CR1 register ********************/ 7763 #define SPI_CR1_CPHA_Pos (0U) 7764 #define SPI_CR1_CPHA_Msk (0x1UL << SPI_CR1_CPHA_Pos) /*!< 0x00000001 */ 7765 #define SPI_CR1_CPHA SPI_CR1_CPHA_Msk /*!<Clock Phase */ 7766 #define SPI_CR1_CPOL_Pos (1U) 7767 #define SPI_CR1_CPOL_Msk (0x1UL << SPI_CR1_CPOL_Pos) /*!< 0x00000002 */ 7768 #define SPI_CR1_CPOL SPI_CR1_CPOL_Msk /*!<Clock Polarity */ 7769 #define SPI_CR1_MSTR_Pos (2U) 7770 #define SPI_CR1_MSTR_Msk (0x1UL << SPI_CR1_MSTR_Pos) /*!< 0x00000004 */ 7771 #define SPI_CR1_MSTR SPI_CR1_MSTR_Msk /*!<Master Selection */ 7772 7773 #define SPI_CR1_BR_Pos (3U) 7774 #define SPI_CR1_BR_Msk (0x7UL << SPI_CR1_BR_Pos) /*!< 0x00000038 */ 7775 #define SPI_CR1_BR SPI_CR1_BR_Msk /*!<BR[2:0] bits (Baud Rate Control) */ 7776 #define SPI_CR1_BR_0 (0x1UL << SPI_CR1_BR_Pos) /*!< 0x00000008 */ 7777 #define SPI_CR1_BR_1 (0x2UL << SPI_CR1_BR_Pos) /*!< 0x00000010 */ 7778 #define SPI_CR1_BR_2 (0x4UL << SPI_CR1_BR_Pos) /*!< 0x00000020 */ 7779 7780 #define SPI_CR1_SPE_Pos (6U) 7781 #define SPI_CR1_SPE_Msk (0x1UL << SPI_CR1_SPE_Pos) /*!< 0x00000040 */ 7782 #define SPI_CR1_SPE SPI_CR1_SPE_Msk /*!<SPI Enable */ 7783 #define SPI_CR1_LSBFIRST_Pos (7U) 7784 #define SPI_CR1_LSBFIRST_Msk (0x1UL << SPI_CR1_LSBFIRST_Pos) /*!< 0x00000080 */ 7785 #define SPI_CR1_LSBFIRST SPI_CR1_LSBFIRST_Msk /*!<Frame Format */ 7786 #define SPI_CR1_SSI_Pos (8U) 7787 #define SPI_CR1_SSI_Msk (0x1UL << SPI_CR1_SSI_Pos) /*!< 0x00000100 */ 7788 #define SPI_CR1_SSI SPI_CR1_SSI_Msk /*!<Internal slave select */ 7789 #define SPI_CR1_SSM_Pos (9U) 7790 #define SPI_CR1_SSM_Msk (0x1UL << SPI_CR1_SSM_Pos) /*!< 0x00000200 */ 7791 #define SPI_CR1_SSM SPI_CR1_SSM_Msk /*!<Software slave management */ 7792 #define SPI_CR1_RXONLY_Pos (10U) 7793 #define SPI_CR1_RXONLY_Msk (0x1UL << SPI_CR1_RXONLY_Pos) /*!< 0x00000400 */ 7794 #define SPI_CR1_RXONLY SPI_CR1_RXONLY_Msk /*!<Receive only */ 7795 #define SPI_CR1_CRCL_Pos (11U) 7796 #define SPI_CR1_CRCL_Msk (0x1UL << SPI_CR1_CRCL_Pos) /*!< 0x00000800 */ 7797 #define SPI_CR1_CRCL SPI_CR1_CRCL_Msk /*!< CRC Length */ 7798 #define SPI_CR1_CRCNEXT_Pos (12U) 7799 #define SPI_CR1_CRCNEXT_Msk (0x1UL << SPI_CR1_CRCNEXT_Pos) /*!< 0x00001000 */ 7800 #define SPI_CR1_CRCNEXT SPI_CR1_CRCNEXT_Msk /*!<Transmit CRC next */ 7801 #define SPI_CR1_CRCEN_Pos (13U) 7802 #define SPI_CR1_CRCEN_Msk (0x1UL << SPI_CR1_CRCEN_Pos) /*!< 0x00002000 */ 7803 #define SPI_CR1_CRCEN SPI_CR1_CRCEN_Msk /*!<Hardware CRC calculation enable */ 7804 #define SPI_CR1_BIDIOE_Pos (14U) 7805 #define SPI_CR1_BIDIOE_Msk (0x1UL << SPI_CR1_BIDIOE_Pos) /*!< 0x00004000 */ 7806 #define SPI_CR1_BIDIOE SPI_CR1_BIDIOE_Msk /*!<Output enable in bidirectional mode */ 7807 #define SPI_CR1_BIDIMODE_Pos (15U) 7808 #define SPI_CR1_BIDIMODE_Msk (0x1UL << SPI_CR1_BIDIMODE_Pos) /*!< 0x00008000 */ 7809 #define SPI_CR1_BIDIMODE SPI_CR1_BIDIMODE_Msk /*!<Bidirectional data mode enable */ 7810 7811 /******************* Bit definition for SPI_CR2 register ********************/ 7812 #define SPI_CR2_RXDMAEN_Pos (0U) 7813 #define SPI_CR2_RXDMAEN_Msk (0x1UL << SPI_CR2_RXDMAEN_Pos) /*!< 0x00000001 */ 7814 #define SPI_CR2_RXDMAEN SPI_CR2_RXDMAEN_Msk /*!< Rx Buffer DMA Enable */ 7815 #define SPI_CR2_TXDMAEN_Pos (1U) 7816 #define SPI_CR2_TXDMAEN_Msk (0x1UL << SPI_CR2_TXDMAEN_Pos) /*!< 0x00000002 */ 7817 #define SPI_CR2_TXDMAEN SPI_CR2_TXDMAEN_Msk /*!< Tx Buffer DMA Enable */ 7818 #define SPI_CR2_SSOE_Pos (2U) 7819 #define SPI_CR2_SSOE_Msk (0x1UL << SPI_CR2_SSOE_Pos) /*!< 0x00000004 */ 7820 #define SPI_CR2_SSOE SPI_CR2_SSOE_Msk /*!< SS Output Enable */ 7821 #define SPI_CR2_NSSP_Pos (3U) 7822 #define SPI_CR2_NSSP_Msk (0x1UL << SPI_CR2_NSSP_Pos) /*!< 0x00000008 */ 7823 #define SPI_CR2_NSSP SPI_CR2_NSSP_Msk /*!< NSS pulse management Enable */ 7824 #define SPI_CR2_FRF_Pos (4U) 7825 #define SPI_CR2_FRF_Msk (0x1UL << SPI_CR2_FRF_Pos) /*!< 0x00000010 */ 7826 #define SPI_CR2_FRF SPI_CR2_FRF_Msk /*!< Frame Format Enable */ 7827 #define SPI_CR2_ERRIE_Pos (5U) 7828 #define SPI_CR2_ERRIE_Msk (0x1UL << SPI_CR2_ERRIE_Pos) /*!< 0x00000020 */ 7829 #define SPI_CR2_ERRIE SPI_CR2_ERRIE_Msk /*!< Error Interrupt Enable */ 7830 #define SPI_CR2_RXNEIE_Pos (6U) 7831 #define SPI_CR2_RXNEIE_Msk (0x1UL << SPI_CR2_RXNEIE_Pos) /*!< 0x00000040 */ 7832 #define SPI_CR2_RXNEIE SPI_CR2_RXNEIE_Msk /*!< RX buffer Not Empty Interrupt Enable */ 7833 #define SPI_CR2_TXEIE_Pos (7U) 7834 #define SPI_CR2_TXEIE_Msk (0x1UL << SPI_CR2_TXEIE_Pos) /*!< 0x00000080 */ 7835 #define SPI_CR2_TXEIE SPI_CR2_TXEIE_Msk /*!< Tx buffer Empty Interrupt Enable */ 7836 #define SPI_CR2_DS_Pos (8U) 7837 #define SPI_CR2_DS_Msk (0xFUL << SPI_CR2_DS_Pos) /*!< 0x00000F00 */ 7838 #define SPI_CR2_DS SPI_CR2_DS_Msk /*!< DS[3:0] Data Size */ 7839 #define SPI_CR2_DS_0 (0x1UL << SPI_CR2_DS_Pos) /*!< 0x00000100 */ 7840 #define SPI_CR2_DS_1 (0x2UL << SPI_CR2_DS_Pos) /*!< 0x00000200 */ 7841 #define SPI_CR2_DS_2 (0x4UL << SPI_CR2_DS_Pos) /*!< 0x00000400 */ 7842 #define SPI_CR2_DS_3 (0x8UL << SPI_CR2_DS_Pos) /*!< 0x00000800 */ 7843 #define SPI_CR2_FRXTH_Pos (12U) 7844 #define SPI_CR2_FRXTH_Msk (0x1UL << SPI_CR2_FRXTH_Pos) /*!< 0x00001000 */ 7845 #define SPI_CR2_FRXTH SPI_CR2_FRXTH_Msk /*!< FIFO reception Threshold */ 7846 #define SPI_CR2_LDMARX_Pos (13U) 7847 #define SPI_CR2_LDMARX_Msk (0x1UL << SPI_CR2_LDMARX_Pos) /*!< 0x00002000 */ 7848 #define SPI_CR2_LDMARX SPI_CR2_LDMARX_Msk /*!< Last DMA transfer for reception */ 7849 #define SPI_CR2_LDMATX_Pos (14U) 7850 #define SPI_CR2_LDMATX_Msk (0x1UL << SPI_CR2_LDMATX_Pos) /*!< 0x00004000 */ 7851 #define SPI_CR2_LDMATX SPI_CR2_LDMATX_Msk /*!< Last DMA transfer for transmission */ 7852 7853 /******************** Bit definition for SPI_SR register ********************/ 7854 #define SPI_SR_RXNE_Pos (0U) 7855 #define SPI_SR_RXNE_Msk (0x1UL << SPI_SR_RXNE_Pos) /*!< 0x00000001 */ 7856 #define SPI_SR_RXNE SPI_SR_RXNE_Msk /*!< Receive buffer Not Empty */ 7857 #define SPI_SR_TXE_Pos (1U) 7858 #define SPI_SR_TXE_Msk (0x1UL << SPI_SR_TXE_Pos) /*!< 0x00000002 */ 7859 #define SPI_SR_TXE SPI_SR_TXE_Msk /*!< Transmit buffer Empty */ 7860 #define SPI_SR_CHSIDE_Pos (2U) 7861 #define SPI_SR_CHSIDE_Msk (0x1UL << SPI_SR_CHSIDE_Pos) /*!< 0x00000004 */ 7862 #define SPI_SR_CHSIDE SPI_SR_CHSIDE_Msk /*!< Channel side */ 7863 #define SPI_SR_UDR_Pos (3U) 7864 #define SPI_SR_UDR_Msk (0x1UL << SPI_SR_UDR_Pos) /*!< 0x00000008 */ 7865 #define SPI_SR_UDR SPI_SR_UDR_Msk /*!< Underrun flag */ 7866 #define SPI_SR_CRCERR_Pos (4U) 7867 #define SPI_SR_CRCERR_Msk (0x1UL << SPI_SR_CRCERR_Pos) /*!< 0x00000010 */ 7868 #define SPI_SR_CRCERR SPI_SR_CRCERR_Msk /*!< CRC Error flag */ 7869 #define SPI_SR_MODF_Pos (5U) 7870 #define SPI_SR_MODF_Msk (0x1UL << SPI_SR_MODF_Pos) /*!< 0x00000020 */ 7871 #define SPI_SR_MODF SPI_SR_MODF_Msk /*!< Mode fault */ 7872 #define SPI_SR_OVR_Pos (6U) 7873 #define SPI_SR_OVR_Msk (0x1UL << SPI_SR_OVR_Pos) /*!< 0x00000040 */ 7874 #define SPI_SR_OVR SPI_SR_OVR_Msk /*!< Overrun flag */ 7875 #define SPI_SR_BSY_Pos (7U) 7876 #define SPI_SR_BSY_Msk (0x1UL << SPI_SR_BSY_Pos) /*!< 0x00000080 */ 7877 #define SPI_SR_BSY SPI_SR_BSY_Msk /*!< Busy flag */ 7878 #define SPI_SR_FRE_Pos (8U) 7879 #define SPI_SR_FRE_Msk (0x1UL << SPI_SR_FRE_Pos) /*!< 0x00000100 */ 7880 #define SPI_SR_FRE SPI_SR_FRE_Msk /*!< TI frame format error */ 7881 #define SPI_SR_FRLVL_Pos (9U) 7882 #define SPI_SR_FRLVL_Msk (0x3UL << SPI_SR_FRLVL_Pos) /*!< 0x00000600 */ 7883 #define SPI_SR_FRLVL SPI_SR_FRLVL_Msk /*!< FIFO Reception Level */ 7884 #define SPI_SR_FRLVL_0 (0x1UL << SPI_SR_FRLVL_Pos) /*!< 0x00000200 */ 7885 #define SPI_SR_FRLVL_1 (0x2UL << SPI_SR_FRLVL_Pos) /*!< 0x00000400 */ 7886 #define SPI_SR_FTLVL_Pos (11U) 7887 #define SPI_SR_FTLVL_Msk (0x3UL << SPI_SR_FTLVL_Pos) /*!< 0x00001800 */ 7888 #define SPI_SR_FTLVL SPI_SR_FTLVL_Msk /*!< FIFO Transmission Level */ 7889 #define SPI_SR_FTLVL_0 (0x1UL << SPI_SR_FTLVL_Pos) /*!< 0x00000800 */ 7890 #define SPI_SR_FTLVL_1 (0x2UL << SPI_SR_FTLVL_Pos) /*!< 0x00001000 */ 7891 7892 /******************** Bit definition for SPI_DR register ********************/ 7893 #define SPI_DR_DR_Pos (0U) 7894 #define SPI_DR_DR_Msk (0xFFFFUL << SPI_DR_DR_Pos) /*!< 0x0000FFFF */ 7895 #define SPI_DR_DR SPI_DR_DR_Msk /*!<Data Register */ 7896 7897 /******************* Bit definition for SPI_CRCPR register ******************/ 7898 #define SPI_CRCPR_CRCPOLY_Pos (0U) 7899 #define SPI_CRCPR_CRCPOLY_Msk (0xFFFFUL << SPI_CRCPR_CRCPOLY_Pos) /*!< 0x0000FFFF */ 7900 #define SPI_CRCPR_CRCPOLY SPI_CRCPR_CRCPOLY_Msk /*!<CRC polynomial register */ 7901 7902 /****************** Bit definition for SPI_RXCRCR register ******************/ 7903 #define SPI_RXCRCR_RXCRC_Pos (0U) 7904 #define SPI_RXCRCR_RXCRC_Msk (0xFFFFUL << SPI_RXCRCR_RXCRC_Pos) /*!< 0x0000FFFF */ 7905 #define SPI_RXCRCR_RXCRC SPI_RXCRCR_RXCRC_Msk /*!<Rx CRC Register */ 7906 7907 /****************** Bit definition for SPI_TXCRCR register ******************/ 7908 #define SPI_TXCRCR_TXCRC_Pos (0U) 7909 #define SPI_TXCRCR_TXCRC_Msk (0xFFFFUL << SPI_TXCRCR_TXCRC_Pos) /*!< 0x0000FFFF */ 7910 #define SPI_TXCRCR_TXCRC SPI_TXCRCR_TXCRC_Msk /*!<Tx CRC Register */ 7911 7912 /****************** Bit definition for SPI_I2SCFGR register *****************/ 7913 #define SPI_I2SCFGR_CHLEN_Pos (0U) 7914 #define SPI_I2SCFGR_CHLEN_Msk (0x1UL << SPI_I2SCFGR_CHLEN_Pos) /*!< 0x00000001 */ 7915 #define SPI_I2SCFGR_CHLEN SPI_I2SCFGR_CHLEN_Msk /*!<Channel length (number of bits per audio channel) */ 7916 #define SPI_I2SCFGR_DATLEN_Pos (1U) 7917 #define SPI_I2SCFGR_DATLEN_Msk (0x3UL << SPI_I2SCFGR_DATLEN_Pos) /*!< 0x00000006 */ 7918 #define SPI_I2SCFGR_DATLEN SPI_I2SCFGR_DATLEN_Msk /*!<DATLEN[1:0] bits (Data length to be transferred) */ 7919 #define SPI_I2SCFGR_DATLEN_0 (0x1UL << SPI_I2SCFGR_DATLEN_Pos) /*!< 0x00000002 */ 7920 #define SPI_I2SCFGR_DATLEN_1 (0x2UL << SPI_I2SCFGR_DATLEN_Pos) /*!< 0x00000004 */ 7921 #define SPI_I2SCFGR_CKPOL_Pos (3U) 7922 #define SPI_I2SCFGR_CKPOL_Msk (0x1UL << SPI_I2SCFGR_CKPOL_Pos) /*!< 0x00000008 */ 7923 #define SPI_I2SCFGR_CKPOL SPI_I2SCFGR_CKPOL_Msk /*!<steady state clock polarity */ 7924 #define SPI_I2SCFGR_I2SSTD_Pos (4U) 7925 #define SPI_I2SCFGR_I2SSTD_Msk (0x3UL << SPI_I2SCFGR_I2SSTD_Pos) /*!< 0x00000030 */ 7926 #define SPI_I2SCFGR_I2SSTD SPI_I2SCFGR_I2SSTD_Msk /*!<I2SSTD[1:0] bits (I2S standard selection) */ 7927 #define SPI_I2SCFGR_I2SSTD_0 (0x1UL << SPI_I2SCFGR_I2SSTD_Pos) /*!< 0x00000010 */ 7928 #define SPI_I2SCFGR_I2SSTD_1 (0x2UL << SPI_I2SCFGR_I2SSTD_Pos) /*!< 0x00000020 */ 7929 #define SPI_I2SCFGR_PCMSYNC_Pos (7U) 7930 #define SPI_I2SCFGR_PCMSYNC_Msk (0x1UL << SPI_I2SCFGR_PCMSYNC_Pos) /*!< 0x00000080 */ 7931 #define SPI_I2SCFGR_PCMSYNC SPI_I2SCFGR_PCMSYNC_Msk /*!<PCM frame synchronization */ 7932 #define SPI_I2SCFGR_I2SCFG_Pos (8U) 7933 #define SPI_I2SCFGR_I2SCFG_Msk (0x3UL << SPI_I2SCFGR_I2SCFG_Pos) /*!< 0x00000300 */ 7934 #define SPI_I2SCFGR_I2SCFG SPI_I2SCFGR_I2SCFG_Msk /*!<I2SCFG[1:0] bits (I2S configuration mode) */ 7935 #define SPI_I2SCFGR_I2SCFG_0 (0x1UL << SPI_I2SCFGR_I2SCFG_Pos) /*!< 0x00000100 */ 7936 #define SPI_I2SCFGR_I2SCFG_1 (0x2UL << SPI_I2SCFGR_I2SCFG_Pos) /*!< 0x00000200 */ 7937 #define SPI_I2SCFGR_I2SE_Pos (10U) 7938 #define SPI_I2SCFGR_I2SE_Msk (0x1UL << SPI_I2SCFGR_I2SE_Pos) /*!< 0x00000400 */ 7939 #define SPI_I2SCFGR_I2SE SPI_I2SCFGR_I2SE_Msk /*!<I2S Enable */ 7940 #define SPI_I2SCFGR_I2SMOD_Pos (11U) 7941 #define SPI_I2SCFGR_I2SMOD_Msk (0x1UL << SPI_I2SCFGR_I2SMOD_Pos) /*!< 0x00000800 */ 7942 #define SPI_I2SCFGR_I2SMOD SPI_I2SCFGR_I2SMOD_Msk /*!<I2S mode selection */ 7943 #define SPI_I2SCFGR_ASTRTEN_Pos (12U) 7944 #define SPI_I2SCFGR_ASTRTEN_Msk (0x1UL << SPI_I2SCFGR_ASTRTEN_Pos) /*!< 0x00001000 */ 7945 #define SPI_I2SCFGR_ASTRTEN SPI_I2SCFGR_ASTRTEN_Msk /*!<Asynchronous start enable */ 7946 7947 /****************** Bit definition for SPI_I2SPR register *******************/ 7948 #define SPI_I2SPR_I2SDIV_Pos (0U) 7949 #define SPI_I2SPR_I2SDIV_Msk (0xFFUL << SPI_I2SPR_I2SDIV_Pos) /*!< 0x000000FF */ 7950 #define SPI_I2SPR_I2SDIV SPI_I2SPR_I2SDIV_Msk /*!<I2S Linear prescaler */ 7951 #define SPI_I2SPR_ODD_Pos (8U) 7952 #define SPI_I2SPR_ODD_Msk (0x1UL << SPI_I2SPR_ODD_Pos) /*!< 0x00000100 */ 7953 #define SPI_I2SPR_ODD SPI_I2SPR_ODD_Msk /*!<Odd factor for the prescaler */ 7954 #define SPI_I2SPR_MCKOE_Pos (9U) 7955 #define SPI_I2SPR_MCKOE_Msk (0x1UL << SPI_I2SPR_MCKOE_Pos) /*!< 0x00000200 */ 7956 #define SPI_I2SPR_MCKOE SPI_I2SPR_MCKOE_Msk /*!<Master Clock Output Enable */ 7957 7958 /******************************************************************************/ 7959 /* */ 7960 /* SYSCFG */ 7961 /* */ 7962 /******************************************************************************/ 7963 #define SYSCFG_CDEN_SUPPORT 7964 /***************** Bit definition for SYSCFG_CFGR1 register ****************/ 7965 #define SYSCFG_CFGR1_MEM_MODE_Pos (0U) 7966 #define SYSCFG_CFGR1_MEM_MODE_Msk (0x3UL << SYSCFG_CFGR1_MEM_MODE_Pos) /*!< 0x00000003 */ 7967 #define SYSCFG_CFGR1_MEM_MODE SYSCFG_CFGR1_MEM_MODE_Msk /*!< SYSCFG_Memory Remap Config */ 7968 #define SYSCFG_CFGR1_MEM_MODE_0 (0x1UL << SYSCFG_CFGR1_MEM_MODE_Pos) /*!< 0x00000001 */ 7969 #define SYSCFG_CFGR1_MEM_MODE_1 (0x2UL << SYSCFG_CFGR1_MEM_MODE_Pos) /*!< 0x00000002 */ 7970 #define SYSCFG_CFGR1_PA11_RMP_Pos (3U) 7971 #define SYSCFG_CFGR1_PA11_RMP_Msk (0x1UL << SYSCFG_CFGR1_PA11_RMP_Pos) /*!< 0x00000008 */ 7972 #define SYSCFG_CFGR1_PA11_RMP SYSCFG_CFGR1_PA11_RMP_Msk /*!< PA11 Remap */ 7973 #define SYSCFG_CFGR1_PA12_RMP_Pos (4U) 7974 #define SYSCFG_CFGR1_PA12_RMP_Msk (0x1UL << SYSCFG_CFGR1_PA12_RMP_Pos) /*!< 0x00000010 */ 7975 #define SYSCFG_CFGR1_PA12_RMP SYSCFG_CFGR1_PA12_RMP_Msk /*!< PA12 Remap */ 7976 #define SYSCFG_CFGR1_IR_POL_Pos (5U) 7977 #define SYSCFG_CFGR1_IR_POL_Msk (0x1UL << SYSCFG_CFGR1_IR_POL_Pos) /*!< 0x00000020 */ 7978 #define SYSCFG_CFGR1_IR_POL SYSCFG_CFGR1_IR_POL_Msk /*!< IROut Polarity Selection */ 7979 #define SYSCFG_CFGR1_IR_MOD_Pos (6U) 7980 #define SYSCFG_CFGR1_IR_MOD_Msk (0x3UL << SYSCFG_CFGR1_IR_MOD_Pos) /*!< 0x000000C0 */ 7981 #define SYSCFG_CFGR1_IR_MOD SYSCFG_CFGR1_IR_MOD_Msk /*!< IRDA Modulation Envelope signal source selection */ 7982 #define SYSCFG_CFGR1_IR_MOD_0 (0x1UL << SYSCFG_CFGR1_IR_MOD_Pos) /*!< 0x00000040 */ 7983 #define SYSCFG_CFGR1_IR_MOD_1 (0x2UL << SYSCFG_CFGR1_IR_MOD_Pos) /*!< 0x00000080 */ 7984 #define SYSCFG_CFGR1_BOOSTEN_Pos (8U) 7985 #define SYSCFG_CFGR1_BOOSTEN_Msk (0x1UL << SYSCFG_CFGR1_BOOSTEN_Pos) /*!< 0x00000100 */ 7986 #define SYSCFG_CFGR1_BOOSTEN SYSCFG_CFGR1_BOOSTEN_Msk /*!< I/O analog switch voltage booster enable */ 7987 #define SYSCFG_CFGR1_UCPD1_STROBE_Pos (9U) 7988 #define SYSCFG_CFGR1_UCPD1_STROBE_Msk (0x1UL << SYSCFG_CFGR1_UCPD1_STROBE_Pos) /*!< 0x00000200 */ 7989 #define SYSCFG_CFGR1_UCPD1_STROBE SYSCFG_CFGR1_UCPD1_STROBE_Msk /*!< Strobe signal bit for UCPD1 */ 7990 #define SYSCFG_CFGR1_UCPD2_STROBE_Pos (10U) 7991 #define SYSCFG_CFGR1_UCPD2_STROBE_Msk (0x1UL << SYSCFG_CFGR1_UCPD2_STROBE_Pos) /*!< 0x00000400 */ 7992 #define SYSCFG_CFGR1_UCPD2_STROBE SYSCFG_CFGR1_UCPD2_STROBE_Msk /*!< Strobe signal bit for UCPD2 */ 7993 #define SYSCFG_CFGR1_I2C_PB6_FMP_Pos (16U) 7994 #define SYSCFG_CFGR1_I2C_PB6_FMP_Msk (0x1UL << SYSCFG_CFGR1_I2C_PB6_FMP_Pos) /*!< 0x00010000 */ 7995 #define SYSCFG_CFGR1_I2C_PB6_FMP SYSCFG_CFGR1_I2C_PB6_FMP_Msk /*!< I2C PB6 Fast mode plus */ 7996 #define SYSCFG_CFGR1_I2C_PB7_FMP_Pos (17U) 7997 #define SYSCFG_CFGR1_I2C_PB7_FMP_Msk (0x1UL << SYSCFG_CFGR1_I2C_PB7_FMP_Pos) /*!< 0x00020000 */ 7998 #define SYSCFG_CFGR1_I2C_PB7_FMP SYSCFG_CFGR1_I2C_PB7_FMP_Msk /*!< I2C PB7 Fast mode plus */ 7999 #define SYSCFG_CFGR1_I2C_PB8_FMP_Pos (18U) 8000 #define SYSCFG_CFGR1_I2C_PB8_FMP_Msk (0x1UL << SYSCFG_CFGR1_I2C_PB8_FMP_Pos) /*!< 0x00040000 */ 8001 #define SYSCFG_CFGR1_I2C_PB8_FMP SYSCFG_CFGR1_I2C_PB8_FMP_Msk /*!< I2C PB8 Fast mode plus */ 8002 #define SYSCFG_CFGR1_I2C_PB9_FMP_Pos (19U) 8003 #define SYSCFG_CFGR1_I2C_PB9_FMP_Msk (0x1UL << SYSCFG_CFGR1_I2C_PB9_FMP_Pos) /*!< 0x00080000 */ 8004 #define SYSCFG_CFGR1_I2C_PB9_FMP SYSCFG_CFGR1_I2C_PB9_FMP_Msk /*!< I2C PB9 Fast mode plus */ 8005 #define SYSCFG_CFGR1_I2C1_FMP_Pos (20U) 8006 #define SYSCFG_CFGR1_I2C1_FMP_Msk (0x1UL << SYSCFG_CFGR1_I2C1_FMP_Pos) /*!< 0x00100000 */ 8007 #define SYSCFG_CFGR1_I2C1_FMP SYSCFG_CFGR1_I2C1_FMP_Msk /*!< Enable Fast Mode Plus on PB10, PB11, PF6 and PF7 */ 8008 #define SYSCFG_CFGR1_I2C2_FMP_Pos (21U) 8009 #define SYSCFG_CFGR1_I2C2_FMP_Msk (0x1UL << SYSCFG_CFGR1_I2C2_FMP_Pos) /*!< 0x00200000 */ 8010 #define SYSCFG_CFGR1_I2C2_FMP SYSCFG_CFGR1_I2C2_FMP_Msk /*!< Enable I2C2 Fast mode plus */ 8011 #define SYSCFG_CFGR1_I2C_PA9_FMP_Pos (22U) 8012 #define SYSCFG_CFGR1_I2C_PA9_FMP_Msk (0x1UL << SYSCFG_CFGR1_I2C_PA9_FMP_Pos) /*!< 0x00400000 */ 8013 #define SYSCFG_CFGR1_I2C_PA9_FMP SYSCFG_CFGR1_I2C_PA9_FMP_Msk /*!< Enable Fast Mode Plus on PA9 */ 8014 #define SYSCFG_CFGR1_I2C_PA10_FMP_Pos (23U) 8015 #define SYSCFG_CFGR1_I2C_PA10_FMP_Msk (0x1UL << SYSCFG_CFGR1_I2C_PA10_FMP_Pos) /*!< 0x00800000 */ 8016 #define SYSCFG_CFGR1_I2C_PA10_FMP SYSCFG_CFGR1_I2C_PA10_FMP_Msk /*!< Enable Fast Mode Plus on PA10 */ 8017 #define SYSCFG_CFGR1_I2C3_FMP_Pos (24U) 8018 #define SYSCFG_CFGR1_I2C3_FMP_Msk (0x1UL << SYSCFG_CFGR1_I2C3_FMP_Pos) /*!< 0x01000000 */ 8019 #define SYSCFG_CFGR1_I2C3_FMP SYSCFG_CFGR1_I2C3_FMP_Msk /*!< Enable I2C3 Fast mode plus */ 8020 8021 /****************** Bit definition for SYSCFG_CFGR2 register ****************/ 8022 #define SYSCFG_CFGR2_CLL_Pos (0U) 8023 #define SYSCFG_CFGR2_CLL_Msk (0x1UL << SYSCFG_CFGR2_CLL_Pos) /*!< 0x00000001 */ 8024 #define SYSCFG_CFGR2_CLL SYSCFG_CFGR2_CLL_Msk /*!< Enables and locks the LOCKUP (Hardfault) output of CortexM0 with Break Input of TIMER1 */ 8025 #define SYSCFG_CFGR2_SPL_Pos (1U) 8026 #define SYSCFG_CFGR2_SPL_Msk (0x1UL << SYSCFG_CFGR2_SPL_Pos) /*!< 0x00000002 */ 8027 #define SYSCFG_CFGR2_SPL SYSCFG_CFGR2_SPL_Msk /*!< Enables and locks the SRAM_PARITY error signal with Break Input of TIMER1 */ 8028 #define SYSCFG_CFGR2_PVDL_Pos (2U) 8029 #define SYSCFG_CFGR2_PVDL_Msk (0x1UL << SYSCFG_CFGR2_PVDL_Pos) /*!< 0x00000004 */ 8030 #define SYSCFG_CFGR2_PVDL SYSCFG_CFGR2_PVDL_Msk /*!< Enables and locks the PVD connection with Timer1 Break Input and also the PVD_EN and PVDSEL[2:0] bits of the Power Control Interface */ 8031 #define SYSCFG_CFGR2_ECCL_Pos (3U) 8032 #define SYSCFG_CFGR2_ECCL_Msk (0x1UL << SYSCFG_CFGR2_ECCL_Pos) /*!< 0x00000008 */ 8033 #define SYSCFG_CFGR2_ECCL SYSCFG_CFGR2_ECCL_Msk /*!< ECCL */ 8034 #define SYSCFG_CFGR2_SPF_Pos (8U) 8035 #define SYSCFG_CFGR2_SPF_Msk (0x1UL << SYSCFG_CFGR2_SPF_Pos) /*!< 0x00000100 */ 8036 #define SYSCFG_CFGR2_SPF SYSCFG_CFGR2_SPF_Msk /*!< SRAM Parity error flag */ 8037 #define SYSCFG_CFGR2_SRAM_PE SYSCFG_CFGR2_SPF /*!< SRAM Parity error flag (define maintained for legacy purpose) */ 8038 8039 #define SYSCFG_CFGR2_PA1_CDEN_Pos (16U) 8040 #define SYSCFG_CFGR2_PA1_CDEN_Msk (0x1UL << SYSCFG_CFGR2_PA1_CDEN_Pos) /* 0x00010000 */ 8041 #define SYSCFG_CFGR2_PA1_CDEN SYSCFG_CFGR2_PA1_CDEN_Msk /*!< PA[1] Clamping Diode Enable */ 8042 #define SYSCFG_CFGR2_PA3_CDEN_Pos (17U) 8043 #define SYSCFG_CFGR2_PA3_CDEN_Msk (0x1UL << SYSCFG_CFGR2_PA3_CDEN_Pos) /* 0x00020000 */ 8044 #define SYSCFG_CFGR2_PA3_CDEN SYSCFG_CFGR2_PA3_CDEN_Msk /*!< PA[3] Clamping Diode Enable */ 8045 #define SYSCFG_CFGR2_PA5_CDEN_Pos (18U) 8046 #define SYSCFG_CFGR2_PA5_CDEN_Msk (0x1UL << SYSCFG_CFGR2_PA5_CDEN_Pos) /* 0x00040000 */ 8047 #define SYSCFG_CFGR2_PA5_CDEN SYSCFG_CFGR2_PA5_CDEN_Msk /*!< PA[5] Clamping Diode Enable */ 8048 #define SYSCFG_CFGR2_PA6_CDEN_Pos (19U) 8049 #define SYSCFG_CFGR2_PA6_CDEN_Msk (0x1UL << SYSCFG_CFGR2_PA6_CDEN_Pos) /* 0x00080000 */ 8050 #define SYSCFG_CFGR2_PA6_CDEN SYSCFG_CFGR2_PA6_CDEN_Msk /*!< PA[6] Clamping Diode Enable */ 8051 #define SYSCFG_CFGR2_PA13_CDEN_Pos (20U) 8052 #define SYSCFG_CFGR2_PA13_CDEN_Msk (0x1UL << SYSCFG_CFGR2_PA13_CDEN_Pos) /* 0x00100000 */ 8053 #define SYSCFG_CFGR2_PA13_CDEN SYSCFG_CFGR2_PA13_CDEN_Msk /*!< PA[13] Clamping Diode Enable */ 8054 #define SYSCFG_CFGR2_PB0_CDEN_Pos (21U) 8055 #define SYSCFG_CFGR2_PB0_CDEN_Msk (0x1UL << SYSCFG_CFGR2_PB0_CDEN_Pos) /* 0x00200000 */ 8056 #define SYSCFG_CFGR2_PB0_CDEN SYSCFG_CFGR2_PB0_CDEN_Msk /*!< PB[0] Clamping Diode Enable */ 8057 #define SYSCFG_CFGR2_PB1_CDEN_Pos (22U) 8058 #define SYSCFG_CFGR2_PB1_CDEN_Msk (0x1UL << SYSCFG_CFGR2_PB1_CDEN_Pos) /* 0x00400000 */ 8059 #define SYSCFG_CFGR2_PB1_CDEN SYSCFG_CFGR2_PB1_CDEN_Msk /*!< PB[1] Clamping Diode Enable */ 8060 #define SYSCFG_CFGR2_PB2_CDEN_Pos (23U) 8061 #define SYSCFG_CFGR2_PB2_CDEN_Msk (0x1UL << SYSCFG_CFGR2_PB2_CDEN_Pos) /* 0x00800000 */ 8062 #define SYSCFG_CFGR2_PB2_CDEN SYSCFG_CFGR2_PB2_CDEN_Msk /*!< PB[2] Clamping Diode Enable */ 8063 /***************** Bit definition for SYSCFG_ITLINEx ISR Wrapper register ****************/ 8064 #define SYSCFG_ITLINE0_SR_EWDG_Pos (0U) 8065 #define SYSCFG_ITLINE0_SR_EWDG_Msk (0x1UL << SYSCFG_ITLINE0_SR_EWDG_Pos) /*!< 0x00000001 */ 8066 #define SYSCFG_ITLINE0_SR_EWDG SYSCFG_ITLINE0_SR_EWDG_Msk /*!< EWDG interrupt */ 8067 #define SYSCFG_ITLINE1_SR_PVDOUT_Pos (0U) 8068 #define SYSCFG_ITLINE1_SR_PVDOUT_Msk (0x1UL << SYSCFG_ITLINE1_SR_PVDOUT_Pos) /*!< 0x00000001 */ 8069 #define SYSCFG_ITLINE1_SR_PVDOUT SYSCFG_ITLINE1_SR_PVDOUT_Msk /*!< Power voltage detection -> exti[16] Interrupt */ 8070 #define SYSCFG_ITLINE1_SR_PVMOUT_Pos (1U) 8071 #define SYSCFG_ITLINE1_SR_PVMOUT_Msk (0x1UL << SYSCFG_ITLINE1_SR_PVMOUT_Pos) /*!< 0x00000002 */ 8072 #define SYSCFG_ITLINE1_SR_PVMOUT SYSCFG_ITLINE1_SR_PVMOUT_Msk /*!< VDDUSB Power voltage monitor -> exti[34] Interrupt */ 8073 #define SYSCFG_ITLINE2_SR_TAMPER_Pos (0U) 8074 #define SYSCFG_ITLINE2_SR_TAMPER_Msk (0x1UL << SYSCFG_ITLINE2_SR_TAMPER_Pos) /*!< 0x00000001 */ 8075 #define SYSCFG_ITLINE2_SR_TAMPER SYSCFG_ITLINE2_SR_TAMPER_Msk /*!< TAMPER -> exti[21] interrupt */ 8076 #define SYSCFG_ITLINE2_SR_RTC_Pos (1U) 8077 #define SYSCFG_ITLINE2_SR_RTC_Msk (0x1UL << SYSCFG_ITLINE2_SR_RTC_Pos) /*!< 0x00000002 */ 8078 #define SYSCFG_ITLINE2_SR_RTC SYSCFG_ITLINE2_SR_RTC_Msk /*!< RTC -> exti[19] interrupt .... */ 8079 #define SYSCFG_ITLINE3_SR_FLASH_ECC_Pos (0U) 8080 #define SYSCFG_ITLINE3_SR_FLASH_ECC_Msk (0x1UL << SYSCFG_ITLINE3_SR_FLASH_ECC_Pos) /*!< 0x00000001 */ 8081 #define SYSCFG_ITLINE3_SR_FLASH_ECC SYSCFG_ITLINE3_SR_FLASH_ECC_Msk /*!< Flash ITF ECC interrupt */ 8082 #define SYSCFG_ITLINE3_SR_FLASH_ITF_Pos (1U) 8083 #define SYSCFG_ITLINE3_SR_FLASH_ITF_Msk (0x1UL << SYSCFG_ITLINE3_SR_FLASH_ITF_Pos) /*!< 0x00000002 */ 8084 #define SYSCFG_ITLINE3_SR_FLASH_ITF SYSCFG_ITLINE3_SR_FLASH_ITF_Msk /*!< FLASH ITF interrupt */ 8085 #define SYSCFG_ITLINE4_SR_CLK_CTRL_Pos (0U) 8086 #define SYSCFG_ITLINE4_SR_CLK_CTRL_Msk (0x1UL << SYSCFG_ITLINE4_SR_CLK_CTRL_Pos) /*!< 0x00000001 */ 8087 #define SYSCFG_ITLINE4_SR_CLK_CTRL SYSCFG_ITLINE4_SR_CLK_CTRL_Msk /*!< RCC interrupt */ 8088 #define SYSCFG_ITLINE4_SR_CRS_Pos (1U) 8089 #define SYSCFG_ITLINE4_SR_CRS_Msk (0x1UL << SYSCFG_ITLINE4_SR_CRS_Pos) /*!< 0x00000002 */ 8090 #define SYSCFG_ITLINE4_SR_CRS SYSCFG_ITLINE4_SR_CRS_Msk /*!< CRS interrupt */ 8091 #define SYSCFG_ITLINE5_SR_EXTI0_Pos (0U) 8092 #define SYSCFG_ITLINE5_SR_EXTI0_Msk (0x1UL << SYSCFG_ITLINE5_SR_EXTI0_Pos) /*!< 0x00000001 */ 8093 #define SYSCFG_ITLINE5_SR_EXTI0 SYSCFG_ITLINE5_SR_EXTI0_Msk /*!< External Interrupt 0 */ 8094 #define SYSCFG_ITLINE5_SR_EXTI1_Pos (1U) 8095 #define SYSCFG_ITLINE5_SR_EXTI1_Msk (0x1UL << SYSCFG_ITLINE5_SR_EXTI1_Pos) /*!< 0x00000002 */ 8096 #define SYSCFG_ITLINE5_SR_EXTI1 SYSCFG_ITLINE5_SR_EXTI1_Msk /*!< External Interrupt 1 */ 8097 #define SYSCFG_ITLINE6_SR_EXTI2_Pos (0U) 8098 #define SYSCFG_ITLINE6_SR_EXTI2_Msk (0x1UL << SYSCFG_ITLINE6_SR_EXTI2_Pos) /*!< 0x00000001 */ 8099 #define SYSCFG_ITLINE6_SR_EXTI2 SYSCFG_ITLINE6_SR_EXTI2_Msk /*!< External Interrupt 2 */ 8100 #define SYSCFG_ITLINE6_SR_EXTI3_Pos (1U) 8101 #define SYSCFG_ITLINE6_SR_EXTI3_Msk (0x1UL << SYSCFG_ITLINE6_SR_EXTI3_Pos) /*!< 0x00000002 */ 8102 #define SYSCFG_ITLINE6_SR_EXTI3 SYSCFG_ITLINE6_SR_EXTI3_Msk /*!< External Interrupt 3 */ 8103 #define SYSCFG_ITLINE7_SR_EXTI4_Pos (0U) 8104 #define SYSCFG_ITLINE7_SR_EXTI4_Msk (0x1UL << SYSCFG_ITLINE7_SR_EXTI4_Pos) /*!< 0x00000001 */ 8105 #define SYSCFG_ITLINE7_SR_EXTI4 SYSCFG_ITLINE7_SR_EXTI4_Msk /*!< External Interrupt 4 */ 8106 #define SYSCFG_ITLINE7_SR_EXTI5_Pos (1U) 8107 #define SYSCFG_ITLINE7_SR_EXTI5_Msk (0x1UL << SYSCFG_ITLINE7_SR_EXTI5_Pos) /*!< 0x00000002 */ 8108 #define SYSCFG_ITLINE7_SR_EXTI5 SYSCFG_ITLINE7_SR_EXTI5_Msk /*!< External Interrupt 5 */ 8109 #define SYSCFG_ITLINE7_SR_EXTI6_Pos (2U) 8110 #define SYSCFG_ITLINE7_SR_EXTI6_Msk (0x1UL << SYSCFG_ITLINE7_SR_EXTI6_Pos) /*!< 0x00000004 */ 8111 #define SYSCFG_ITLINE7_SR_EXTI6 SYSCFG_ITLINE7_SR_EXTI6_Msk /*!< External Interrupt 6 */ 8112 #define SYSCFG_ITLINE7_SR_EXTI7_Pos (3U) 8113 #define SYSCFG_ITLINE7_SR_EXTI7_Msk (0x1UL << SYSCFG_ITLINE7_SR_EXTI7_Pos) /*!< 0x00000008 */ 8114 #define SYSCFG_ITLINE7_SR_EXTI7 SYSCFG_ITLINE7_SR_EXTI7_Msk /*!< External Interrupt 7 */ 8115 #define SYSCFG_ITLINE7_SR_EXTI8_Pos (4U) 8116 #define SYSCFG_ITLINE7_SR_EXTI8_Msk (0x1UL << SYSCFG_ITLINE7_SR_EXTI8_Pos) /*!< 0x00000010 */ 8117 #define SYSCFG_ITLINE7_SR_EXTI8 SYSCFG_ITLINE7_SR_EXTI8_Msk /*!< External Interrupt 8 */ 8118 #define SYSCFG_ITLINE7_SR_EXTI9_Pos (5U) 8119 #define SYSCFG_ITLINE7_SR_EXTI9_Msk (0x1UL << SYSCFG_ITLINE7_SR_EXTI9_Pos) /*!< 0x00000020 */ 8120 #define SYSCFG_ITLINE7_SR_EXTI9 SYSCFG_ITLINE7_SR_EXTI9_Msk /*!< External Interrupt 9 */ 8121 #define SYSCFG_ITLINE7_SR_EXTI10_Pos (6U) 8122 #define SYSCFG_ITLINE7_SR_EXTI10_Msk (0x1UL << SYSCFG_ITLINE7_SR_EXTI10_Pos) /*!< 0x00000040 */ 8123 #define SYSCFG_ITLINE7_SR_EXTI10 SYSCFG_ITLINE7_SR_EXTI10_Msk /*!< External Interrupt 10 */ 8124 #define SYSCFG_ITLINE7_SR_EXTI11_Pos (7U) 8125 #define SYSCFG_ITLINE7_SR_EXTI11_Msk (0x1UL << SYSCFG_ITLINE7_SR_EXTI11_Pos) /*!< 0x00000080 */ 8126 #define SYSCFG_ITLINE7_SR_EXTI11 SYSCFG_ITLINE7_SR_EXTI11_Msk /*!< External Interrupt 11 */ 8127 #define SYSCFG_ITLINE7_SR_EXTI12_Pos (8U) 8128 #define SYSCFG_ITLINE7_SR_EXTI12_Msk (0x1UL << SYSCFG_ITLINE7_SR_EXTI12_Pos) /*!< 0x00000100 */ 8129 #define SYSCFG_ITLINE7_SR_EXTI12 SYSCFG_ITLINE7_SR_EXTI12_Msk /*!< External Interrupt 12 */ 8130 #define SYSCFG_ITLINE7_SR_EXTI13_Pos (9U) 8131 #define SYSCFG_ITLINE7_SR_EXTI13_Msk (0x1UL << SYSCFG_ITLINE7_SR_EXTI13_Pos) /*!< 0x00000200 */ 8132 #define SYSCFG_ITLINE7_SR_EXTI13 SYSCFG_ITLINE7_SR_EXTI13_Msk /*!< External Interrupt 13 */ 8133 #define SYSCFG_ITLINE7_SR_EXTI14_Pos (10U) 8134 #define SYSCFG_ITLINE7_SR_EXTI14_Msk (0x1UL << SYSCFG_ITLINE7_SR_EXTI14_Pos) /*!< 0x00000400 */ 8135 #define SYSCFG_ITLINE7_SR_EXTI14 SYSCFG_ITLINE7_SR_EXTI14_Msk /*!< External Interrupt 14 */ 8136 #define SYSCFG_ITLINE7_SR_EXTI15_Pos (11U) 8137 #define SYSCFG_ITLINE7_SR_EXTI15_Msk (0x1UL << SYSCFG_ITLINE7_SR_EXTI15_Pos) /*!< 0x00000800 */ 8138 #define SYSCFG_ITLINE7_SR_EXTI15 SYSCFG_ITLINE7_SR_EXTI15_Msk /*!< External Interrupt 15 */ 8139 #define SYSCFG_ITLINE8_SR_UCPD1_Pos (0U) 8140 #define SYSCFG_ITLINE8_SR_UCPD1_Msk (0x1UL << SYSCFG_ITLINE8_SR_UCPD1_Pos) /*!< 0x00000001 */ 8141 #define SYSCFG_ITLINE8_SR_UCPD1 SYSCFG_ITLINE8_SR_UCPD1_Msk /*!< UCPD1 -> exti[32] Interrupt */ 8142 #define SYSCFG_ITLINE8_SR_UCPD2_Pos (1U) 8143 #define SYSCFG_ITLINE8_SR_UCPD2_Msk (0x1UL << SYSCFG_ITLINE8_SR_UCPD2_Pos) /*!< 0x00000002 */ 8144 #define SYSCFG_ITLINE8_SR_UCPD2 SYSCFG_ITLINE8_SR_UCPD2_Msk /*!< UCPD2 -> exti[33] Interrupt */ 8145 #define SYSCFG_ITLINE8_SR_USB_Pos (2U) 8146 #define SYSCFG_ITLINE8_SR_USB_Msk (0x1UL << SYSCFG_ITLINE8_SR_USB_Pos) /*!< 0x00000004 */ 8147 #define SYSCFG_ITLINE8_SR_USB SYSCFG_ITLINE8_SR_USB_Msk /*!< USB Interrupt */ 8148 #define SYSCFG_ITLINE9_SR_DMA1_CH1_Pos (0U) 8149 #define SYSCFG_ITLINE9_SR_DMA1_CH1_Msk (0x1UL << SYSCFG_ITLINE9_SR_DMA1_CH1_Pos) /*!< 0x00000001 */ 8150 #define SYSCFG_ITLINE9_SR_DMA1_CH1 SYSCFG_ITLINE9_SR_DMA1_CH1_Msk /*!< DMA1 Channel 1 Interrupt */ 8151 #define SYSCFG_ITLINE10_SR_DMA1_CH2_Pos (0U) 8152 #define SYSCFG_ITLINE10_SR_DMA1_CH2_Msk (0x1UL << SYSCFG_ITLINE10_SR_DMA1_CH2_Pos) /*!< 0x00000001 */ 8153 #define SYSCFG_ITLINE10_SR_DMA1_CH2 SYSCFG_ITLINE10_SR_DMA1_CH2_Msk /*!< DMA1 Channel 2 Interrupt */ 8154 #define SYSCFG_ITLINE10_SR_DMA1_CH3_Pos (1U) 8155 #define SYSCFG_ITLINE10_SR_DMA1_CH3_Msk (0x1UL << SYSCFG_ITLINE10_SR_DMA1_CH3_Pos) /*!< 0x00000002 */ 8156 #define SYSCFG_ITLINE10_SR_DMA1_CH3 SYSCFG_ITLINE10_SR_DMA1_CH3_Msk /*!< DMA2 Channel 3 Interrupt */ 8157 #define SYSCFG_ITLINE11_SR_DMAMUX1_Pos (0U) 8158 #define SYSCFG_ITLINE11_SR_DMAMUX1_Msk (0x1UL << SYSCFG_ITLINE11_SR_DMAMUX1_Pos) /*!< 0x00000001 */ 8159 #define SYSCFG_ITLINE11_SR_DMAMUX1 SYSCFG_ITLINE11_SR_DMAMUX1_Msk /*!< DMAMUX Interrupt */ 8160 #define SYSCFG_ITLINE11_SR_DMA1_CH4_Pos (1U) 8161 #define SYSCFG_ITLINE11_SR_DMA1_CH4_Msk (0x1UL << SYSCFG_ITLINE11_SR_DMA1_CH4_Pos) /*!< 0x00000002 */ 8162 #define SYSCFG_ITLINE11_SR_DMA1_CH4 SYSCFG_ITLINE11_SR_DMA1_CH4_Msk /*!< DMA1 Channel 4 Interrupt */ 8163 #define SYSCFG_ITLINE11_SR_DMA1_CH5_Pos (2U) 8164 #define SYSCFG_ITLINE11_SR_DMA1_CH5_Msk (0x1UL << SYSCFG_ITLINE11_SR_DMA1_CH5_Pos) /*!< 0x00000004 */ 8165 #define SYSCFG_ITLINE11_SR_DMA1_CH5 SYSCFG_ITLINE11_SR_DMA1_CH5_Msk /*!< DMA1 Channel 5 Interrupt */ 8166 #define SYSCFG_ITLINE11_SR_DMA1_CH6_Pos (3U) 8167 #define SYSCFG_ITLINE11_SR_DMA1_CH6_Msk (0x1UL << SYSCFG_ITLINE11_SR_DMA1_CH6_Pos) /*!< 0x00000008 */ 8168 #define SYSCFG_ITLINE11_SR_DMA1_CH6 SYSCFG_ITLINE11_SR_DMA1_CH6_Msk /*!< DMA1 Channel 6 Interrupt */ 8169 #define SYSCFG_ITLINE11_SR_DMA1_CH7_Pos (4U) 8170 #define SYSCFG_ITLINE11_SR_DMA1_CH7_Msk (0x1UL << SYSCFG_ITLINE11_SR_DMA1_CH7_Pos) /*!< 0x00000010 */ 8171 #define SYSCFG_ITLINE11_SR_DMA1_CH7 SYSCFG_ITLINE11_SR_DMA1_CH7_Msk /*!< DMA1 Channel 7 Interrupt */ 8172 #define SYSCFG_ITLINE11_SR_DMA2_CH1_Pos (5U) 8173 #define SYSCFG_ITLINE11_SR_DMA2_CH1_Msk (0x1UL << SYSCFG_ITLINE11_SR_DMA2_CH1_Pos) /*!< 0x00000020 */ 8174 #define SYSCFG_ITLINE11_SR_DMA2_CH1 SYSCFG_ITLINE11_SR_DMA2_CH1_Msk /*!< DMA2 Channel 1 Interrupt */ 8175 #define SYSCFG_ITLINE11_SR_DMA2_CH2_Pos (6U) 8176 #define SYSCFG_ITLINE11_SR_DMA2_CH2_Msk (0x1UL << SYSCFG_ITLINE11_SR_DMA2_CH2_Pos) /*!< 0x00000040 */ 8177 #define SYSCFG_ITLINE11_SR_DMA2_CH2 SYSCFG_ITLINE11_SR_DMA2_CH2_Msk /*!< DMA2 Channel 2 Interrupt */ 8178 #define SYSCFG_ITLINE11_SR_DMA2_CH3_Pos (7U) 8179 #define SYSCFG_ITLINE11_SR_DMA2_CH3_Msk (0x1UL << SYSCFG_ITLINE11_SR_DMA2_CH3_Pos) /*!< 0x00000080 */ 8180 #define SYSCFG_ITLINE11_SR_DMA2_CH3 SYSCFG_ITLINE11_SR_DMA2_CH3_Msk /*!< DMA2 Channel 3 Interrupt */ 8181 #define SYSCFG_ITLINE11_SR_DMA2_CH4_Pos (8U) 8182 #define SYSCFG_ITLINE11_SR_DMA2_CH4_Msk (0x1UL << SYSCFG_ITLINE11_SR_DMA2_CH4_Pos) /*!< 0x00000100 */ 8183 #define SYSCFG_ITLINE11_SR_DMA2_CH4 SYSCFG_ITLINE11_SR_DMA2_CH4_Msk /*!< DMA2 Channel 4 Interrupt */ 8184 #define SYSCFG_ITLINE11_SR_DMA2_CH5_Pos (9U) 8185 #define SYSCFG_ITLINE11_SR_DMA2_CH5_Msk (0x1UL << SYSCFG_ITLINE11_SR_DMA2_CH5_Pos) /*!< 0x00000200 */ 8186 #define SYSCFG_ITLINE11_SR_DMA2_CH5 SYSCFG_ITLINE11_SR_DMA2_CH5_Msk /*!< DMA2 Channel 5 Interrupt */ 8187 #define SYSCFG_ITLINE12_SR_ADC_Pos (0U) 8188 #define SYSCFG_ITLINE12_SR_ADC_Msk (0x1UL << SYSCFG_ITLINE12_SR_ADC_Pos) /*!< 0x00000001 */ 8189 #define SYSCFG_ITLINE12_SR_ADC SYSCFG_ITLINE12_SR_ADC_Msk /*!< ADC Interrupt */ 8190 #define SYSCFG_ITLINE12_SR_COMP1_Pos (1U) 8191 #define SYSCFG_ITLINE12_SR_COMP1_Msk (0x1UL << SYSCFG_ITLINE12_SR_COMP1_Pos) /*!< 0x00000002 */ 8192 #define SYSCFG_ITLINE12_SR_COMP1 SYSCFG_ITLINE12_SR_COMP1_Msk /*!< COMP1 Interrupt -> exti[17] */ 8193 #define SYSCFG_ITLINE12_SR_COMP2_Pos (2U) 8194 #define SYSCFG_ITLINE12_SR_COMP2_Msk (0x1UL << SYSCFG_ITLINE12_SR_COMP2_Pos) /*!< 0x00000004 */ 8195 #define SYSCFG_ITLINE12_SR_COMP2 SYSCFG_ITLINE12_SR_COMP2_Msk /*!< COMP2 Interrupt -> exti[18] */ 8196 #define SYSCFG_ITLINE12_SR_COMP3_Pos (3U) 8197 #define SYSCFG_ITLINE12_SR_COMP3_Msk (0x1UL << SYSCFG_ITLINE12_SR_COMP3_Pos) /*!< 0x00000008 */ 8198 #define SYSCFG_ITLINE12_SR_COMP3 SYSCFG_ITLINE12_SR_COMP3_Msk /*!< COMP3 Interrupt -> exti[20] */ 8199 #define SYSCFG_ITLINE13_SR_TIM1_CCU_Pos (0U) 8200 #define SYSCFG_ITLINE13_SR_TIM1_CCU_Msk (0x1UL << SYSCFG_ITLINE13_SR_TIM1_CCU_Pos) /*!< 0x00000001 */ 8201 #define SYSCFG_ITLINE13_SR_TIM1_CCU SYSCFG_ITLINE13_SR_TIM1_CCU_Msk /*!< TIM1 CCU Interrupt */ 8202 #define SYSCFG_ITLINE13_SR_TIM1_TRG_Pos (1U) 8203 #define SYSCFG_ITLINE13_SR_TIM1_TRG_Msk (0x1UL << SYSCFG_ITLINE13_SR_TIM1_TRG_Pos) /*!< 0x00000002 */ 8204 #define SYSCFG_ITLINE13_SR_TIM1_TRG SYSCFG_ITLINE13_SR_TIM1_TRG_Msk /*!< TIM1 TRG Interrupt */ 8205 #define SYSCFG_ITLINE13_SR_TIM1_UPD_Pos (2U) 8206 #define SYSCFG_ITLINE13_SR_TIM1_UPD_Msk (0x1UL << SYSCFG_ITLINE13_SR_TIM1_UPD_Pos) /*!< 0x00000004 */ 8207 #define SYSCFG_ITLINE13_SR_TIM1_UPD SYSCFG_ITLINE13_SR_TIM1_UPD_Msk /*!< TIM1 UPD Interrupt */ 8208 #define SYSCFG_ITLINE13_SR_TIM1_BRK_Pos (3U) 8209 #define SYSCFG_ITLINE13_SR_TIM1_BRK_Msk (0x1UL << SYSCFG_ITLINE13_SR_TIM1_BRK_Pos) /*!< 0x00000008 */ 8210 #define SYSCFG_ITLINE13_SR_TIM1_BRK SYSCFG_ITLINE13_SR_TIM1_BRK_Msk /*!< TIM1 BRK Interrupt */ 8211 #define SYSCFG_ITLINE14_SR_TIM1_CC_Pos (0U) 8212 #define SYSCFG_ITLINE14_SR_TIM1_CC_Msk (0x1UL << SYSCFG_ITLINE14_SR_TIM1_CC_Pos) /*!< 0x00000001 */ 8213 #define SYSCFG_ITLINE14_SR_TIM1_CC SYSCFG_ITLINE14_SR_TIM1_CC_Msk /*!< TIM1 CC Interrupt */ 8214 #define SYSCFG_ITLINE15_SR_TIM2_GLB_Pos (0U) 8215 #define SYSCFG_ITLINE15_SR_TIM2_GLB_Msk (0x1UL << SYSCFG_ITLINE15_SR_TIM2_GLB_Pos) /*!< 0x00000001 */ 8216 #define SYSCFG_ITLINE15_SR_TIM2_GLB SYSCFG_ITLINE15_SR_TIM2_GLB_Msk /*!< TIM2 GLB Interrupt */ 8217 #define SYSCFG_ITLINE16_SR_TIM3_GLB_Pos (0U) 8218 #define SYSCFG_ITLINE16_SR_TIM3_GLB_Msk (0x1UL << SYSCFG_ITLINE16_SR_TIM3_GLB_Pos) /*!< 0x00000001 */ 8219 #define SYSCFG_ITLINE16_SR_TIM3_GLB SYSCFG_ITLINE16_SR_TIM3_GLB_Msk /*!< TIM3 GLB Interrupt */ 8220 #define SYSCFG_ITLINE16_SR_TIM4_GLB_Pos (1U) 8221 #define SYSCFG_ITLINE16_SR_TIM4_GLB_Msk (0x1UL << SYSCFG_ITLINE16_SR_TIM4_GLB_Pos) /*!< 0x00000002 */ 8222 #define SYSCFG_ITLINE16_SR_TIM4_GLB SYSCFG_ITLINE16_SR_TIM4_GLB_Msk /*!< TIM4 GLB Interrupt */ 8223 #define SYSCFG_ITLINE17_SR_TIM6_GLB_Pos (0U) 8224 #define SYSCFG_ITLINE17_SR_TIM6_GLB_Msk (0x1UL << SYSCFG_ITLINE17_SR_TIM6_GLB_Pos) /*!< 0x00000001 */ 8225 #define SYSCFG_ITLINE17_SR_TIM6_GLB SYSCFG_ITLINE17_SR_TIM6_GLB_Msk /*!< TIM6 GLB Interrupt */ 8226 #define SYSCFG_ITLINE17_SR_DAC_Pos (1U) 8227 #define SYSCFG_ITLINE17_SR_DAC_Msk (0x1UL << SYSCFG_ITLINE17_SR_DAC_Pos) /*!< 0x00000002 */ 8228 #define SYSCFG_ITLINE17_SR_DAC SYSCFG_ITLINE17_SR_DAC_Msk /*!< DAC Interrupt */ 8229 #define SYSCFG_ITLINE17_SR_LPTIM1_GLB_Pos (2U) 8230 #define SYSCFG_ITLINE17_SR_LPTIM1_GLB_Msk (0x1UL << SYSCFG_ITLINE17_SR_LPTIM1_GLB_Pos) /*!< 0x00000004 */ 8231 #define SYSCFG_ITLINE17_SR_LPTIM1_GLB SYSCFG_ITLINE17_SR_LPTIM1_GLB_Msk /*!< LPTIM1 -> exti[29] Interrupt */ 8232 #define SYSCFG_ITLINE18_SR_TIM7_GLB_Pos (0U) 8233 #define SYSCFG_ITLINE18_SR_TIM7_GLB_Msk (0x1UL << SYSCFG_ITLINE18_SR_TIM7_GLB_Pos) /*!< 0x00000001 */ 8234 #define SYSCFG_ITLINE18_SR_TIM7_GLB SYSCFG_ITLINE18_SR_TIM7_GLB_Msk /*!< TIM7 GLB Interrupt */ 8235 #define SYSCFG_ITLINE18_SR_LPTIM2_GLB_Pos (1U) 8236 #define SYSCFG_ITLINE18_SR_LPTIM2_GLB_Msk (0x1UL << SYSCFG_ITLINE18_SR_LPTIM2_GLB_Pos) /*!< 0x00000002 */ 8237 #define SYSCFG_ITLINE18_SR_LPTIM2_GLB SYSCFG_ITLINE18_SR_LPTIM2_GLB_Msk /*!< LPTIM2 -> exti[30] Interrupt */ 8238 #define SYSCFG_ITLINE19_SR_TIM14_GLB_Pos (0U) 8239 #define SYSCFG_ITLINE19_SR_TIM14_GLB_Msk (0x1UL << SYSCFG_ITLINE19_SR_TIM14_GLB_Pos) /*!< 0x00000001 */ 8240 #define SYSCFG_ITLINE19_SR_TIM14_GLB SYSCFG_ITLINE19_SR_TIM14_GLB_Msk /*!< TIM14 GLB Interrupt */ 8241 #define SYSCFG_ITLINE20_SR_TIM15_GLB_Pos (0U) 8242 #define SYSCFG_ITLINE20_SR_TIM15_GLB_Msk (0x1UL << SYSCFG_ITLINE20_SR_TIM15_GLB_Pos) /*!< 0x00000001 */ 8243 #define SYSCFG_ITLINE20_SR_TIM15_GLB SYSCFG_ITLINE20_SR_TIM15_GLB_Msk /*!< TIM15 GLB Interrupt */ 8244 #define SYSCFG_ITLINE21_SR_TIM16_GLB_Pos (0U) 8245 #define SYSCFG_ITLINE21_SR_TIM16_GLB_Msk (0x1UL << SYSCFG_ITLINE21_SR_TIM16_GLB_Pos) /*!< 0x00000001 */ 8246 #define SYSCFG_ITLINE21_SR_TIM16_GLB SYSCFG_ITLINE21_SR_TIM16_GLB_Msk /*!< TIM16 GLB Interrupt */ 8247 #define SYSCFG_ITLINE21_SR_FDCAN1_IT0_Pos (1U) 8248 #define SYSCFG_ITLINE21_SR_FDCAN1_IT0_Msk (0x1UL << SYSCFG_ITLINE21_SR_FDCAN1_IT0_Pos) /*!< 0x00000002 */ 8249 #define SYSCFG_ITLINE21_SR_FDCAN1_IT0 SYSCFG_ITLINE21_SR_FDCAN1_IT0_Msk /*!< FDCAN1 IT0 Interrupt */ 8250 #define SYSCFG_ITLINE21_SR_FDCAN2_IT0_Pos (2U) 8251 #define SYSCFG_ITLINE21_SR_FDCAN2_IT0_Msk (0x1UL << SYSCFG_ITLINE21_SR_FDCAN2_IT0_Pos) /*!< 0x00000003 */ 8252 #define SYSCFG_ITLINE21_SR_FDCAN2_IT0 SYSCFG_ITLINE21_SR_FDCAN2_IT0_Msk /*!< FDCAN2 IT0 Interrupt */ 8253 #define SYSCFG_ITLINE22_SR_TIM17_GLB_Pos (0U) 8254 #define SYSCFG_ITLINE22_SR_TIM17_GLB_Msk (0x1UL << SYSCFG_ITLINE22_SR_TIM17_GLB_Pos) /*!< 0x00000001 */ 8255 #define SYSCFG_ITLINE22_SR_TIM17_GLB SYSCFG_ITLINE22_SR_TIM17_GLB_Msk /*!< TIM17 GLB Interrupt */ 8256 #define SYSCFG_ITLINE22_SR_FDCAN1_IT1_Pos (1U) 8257 #define SYSCFG_ITLINE22_SR_FDCAN1_IT1_Msk (0x1UL << SYSCFG_ITLINE22_SR_FDCAN1_IT1_Pos) /*!< 0x00000002 */ 8258 #define SYSCFG_ITLINE22_SR_FDCAN1_IT1 SYSCFG_ITLINE22_SR_FDCAN1_IT1_Msk /*!< FDCAN1 IT1 Interrupt */ 8259 #define SYSCFG_ITLINE22_SR_FDCAN2_IT1_Pos (2U) 8260 #define SYSCFG_ITLINE22_SR_FDCAN2_IT1_Msk (0x1UL << SYSCFG_ITLINE22_SR_FDCAN2_IT1_Pos) /*!< 0x00000003 */ 8261 #define SYSCFG_ITLINE22_SR_FDCAN2_IT1 SYSCFG_ITLINE22_SR_FDCAN2_IT1_Msk /*!< FDCAN2 IT1 Interrupt */ 8262 #define SYSCFG_ITLINE23_SR_I2C1_GLB_Pos (0U) 8263 #define SYSCFG_ITLINE23_SR_I2C1_GLB_Msk (0x1UL << SYSCFG_ITLINE23_SR_I2C1_GLB_Pos) /*!< 0x00000001 */ 8264 #define SYSCFG_ITLINE23_SR_I2C1_GLB SYSCFG_ITLINE23_SR_I2C1_GLB_Msk /*!< I2C1 GLB Interrupt -> exti[23] */ 8265 #define SYSCFG_ITLINE24_SR_I2C2_GLB_Pos (0U) 8266 #define SYSCFG_ITLINE24_SR_I2C2_GLB_Msk (0x1UL << SYSCFG_ITLINE24_SR_I2C2_GLB_Pos) /*!< 0x00000001 */ 8267 #define SYSCFG_ITLINE24_SR_I2C2_GLB SYSCFG_ITLINE24_SR_I2C2_GLB_Msk /*!< I2C2 GLB Interrupt -> exti[22]*/ 8268 #define SYSCFG_ITLINE24_SR_I2C3_GLB_Pos (1U) 8269 #define SYSCFG_ITLINE24_SR_I2C3_GLB_Msk (0x1UL << SYSCFG_ITLINE24_SR_I2C3_GLB_Pos) /*!< 0x00000002 */ 8270 #define SYSCFG_ITLINE24_SR_I2C3_GLB SYSCFG_ITLINE24_SR_I2C3_GLB_Msk /*!< I2C3 GLB Interrupt -> exti[24]*/ 8271 #define SYSCFG_ITLINE25_SR_SPI1_Pos (0U) 8272 #define SYSCFG_ITLINE25_SR_SPI1_Msk (0x1UL << SYSCFG_ITLINE25_SR_SPI1_Pos) /*!< 0x00000001 */ 8273 #define SYSCFG_ITLINE25_SR_SPI1 SYSCFG_ITLINE25_SR_SPI1_Msk /*!< SPI1 Interrupt */ 8274 #define SYSCFG_ITLINE26_SR_SPI2_Pos (0U) 8275 #define SYSCFG_ITLINE26_SR_SPI2_Msk (0x1UL << SYSCFG_ITLINE26_SR_SPI2_Pos) /*!< 0x00000001 */ 8276 #define SYSCFG_ITLINE26_SR_SPI2 SYSCFG_ITLINE26_SR_SPI2_Msk /*!< SPI2 Interrupt */ 8277 #define SYSCFG_ITLINE26_SR_SPI3_Pos (1U) 8278 #define SYSCFG_ITLINE26_SR_SPI3_Msk (0x1UL << SYSCFG_ITLINE26_SR_SPI3_Pos) /*!< 0x00000002 */ 8279 #define SYSCFG_ITLINE26_SR_SPI3 SYSCFG_ITLINE26_SR_SPI3_Msk /*!< SPI3 Interrupt */ 8280 #define SYSCFG_ITLINE27_SR_USART1_GLB_Pos (0U) 8281 #define SYSCFG_ITLINE27_SR_USART1_GLB_Msk (0x1UL << SYSCFG_ITLINE27_SR_USART1_GLB_Pos) /*!< 0x00000001 */ 8282 #define SYSCFG_ITLINE27_SR_USART1_GLB SYSCFG_ITLINE27_SR_USART1_GLB_Msk /*!< USART1 GLB Interrupt -> exti[25] */ 8283 #define SYSCFG_ITLINE28_SR_USART2_GLB_Pos (0U) 8284 #define SYSCFG_ITLINE28_SR_USART2_GLB_Msk (0x1UL << SYSCFG_ITLINE28_SR_USART2_GLB_Pos) /*!< 0x00000001 */ 8285 #define SYSCFG_ITLINE28_SR_USART2_GLB SYSCFG_ITLINE28_SR_USART2_GLB_Msk /*!< USART2 GLB Interrupt -> exti[26] */ 8286 #define SYSCFG_ITLINE28_SR_LPUART2_GLB_Pos (1U) 8287 #define SYSCFG_ITLINE28_SR_LPUART2_GLB_Msk (0x1UL << SYSCFG_ITLINE28_SR_LPUART2_GLB_Pos) /*!< 0x00000002 */ 8288 #define SYSCFG_ITLINE28_SR_LPUART2_GLB SYSCFG_ITLINE28_SR_LPUART2_GLB_Msk /*!< LPUART2 GLB Interrupt */ 8289 #define SYSCFG_ITLINE29_SR_USART3_GLB_Pos (0U) 8290 #define SYSCFG_ITLINE29_SR_USART3_GLB_Msk (0x1UL << SYSCFG_ITLINE29_SR_USART3_GLB_Pos) /*!< 0x00000001 */ 8291 #define SYSCFG_ITLINE29_SR_USART3_GLB SYSCFG_ITLINE29_SR_USART3_GLB_Msk /*!< USART3 GLB Interrupt */ 8292 #define SYSCFG_ITLINE29_SR_USART4_GLB_Pos (1U) 8293 #define SYSCFG_ITLINE29_SR_USART4_GLB_Msk (0x1UL << SYSCFG_ITLINE29_SR_USART4_GLB_Pos) /*!< 0x00000002 */ 8294 #define SYSCFG_ITLINE29_SR_USART4_GLB SYSCFG_ITLINE29_SR_USART4_GLB_Msk /*!< USART4 GLB Interrupt */ 8295 #define SYSCFG_ITLINE29_SR_LPUART1_GLB_Pos (2U) 8296 #define SYSCFG_ITLINE29_SR_LPUART1_GLB_Msk (0x1UL << SYSCFG_ITLINE29_SR_LPUART1_GLB_Pos) /*!< 0x00000004 */ 8297 #define SYSCFG_ITLINE29_SR_LPUART1_GLB SYSCFG_ITLINE29_SR_LPUART1_GLB_Msk /*!< LPUART1 GLB Interrupt -> exti[28] */ 8298 #define SYSCFG_ITLINE29_SR_USART5_GLB_Pos (3U) 8299 #define SYSCFG_ITLINE29_SR_USART5_GLB_Msk (0x1UL << SYSCFG_ITLINE29_SR_USART5_GLB_Pos) /*!< 0x00000008 */ 8300 #define SYSCFG_ITLINE29_SR_USART5_GLB SYSCFG_ITLINE29_SR_USART5_GLB_Msk /*!< USART5 GLB Interrupt */ 8301 #define SYSCFG_ITLINE29_SR_USART6_GLB_Pos (4U) 8302 #define SYSCFG_ITLINE29_SR_USART6_GLB_Msk (0x1UL << SYSCFG_ITLINE29_SR_USART6_GLB_Pos) /*!< 0x00000010 */ 8303 #define SYSCFG_ITLINE29_SR_USART6_GLB SYSCFG_ITLINE29_SR_USART6_GLB_Msk /*!< USART6 GLB Interrupt */ 8304 #define SYSCFG_ITLINE30_SR_CEC_Pos (0U) 8305 #define SYSCFG_ITLINE30_SR_CEC_Msk (0x1UL << SYSCFG_ITLINE30_SR_CEC_Pos) /*!< 0x00000001 */ 8306 #define SYSCFG_ITLINE30_SR_CEC SYSCFG_ITLINE30_SR_CEC_Msk /*!< CEC Interrupt-> exti[27] */ 8307 8308 /******************************************************************************/ 8309 /* */ 8310 /* TIM */ 8311 /* */ 8312 /******************************************************************************/ 8313 /******************* Bit definition for TIM_CR1 register ********************/ 8314 #define TIM_CR1_CEN_Pos (0U) 8315 #define TIM_CR1_CEN_Msk (0x1UL << TIM_CR1_CEN_Pos) /*!< 0x00000001 */ 8316 #define TIM_CR1_CEN TIM_CR1_CEN_Msk /*!<Counter enable */ 8317 #define TIM_CR1_UDIS_Pos (1U) 8318 #define TIM_CR1_UDIS_Msk (0x1UL << TIM_CR1_UDIS_Pos) /*!< 0x00000002 */ 8319 #define TIM_CR1_UDIS TIM_CR1_UDIS_Msk /*!<Update disable */ 8320 #define TIM_CR1_URS_Pos (2U) 8321 #define TIM_CR1_URS_Msk (0x1UL << TIM_CR1_URS_Pos) /*!< 0x00000004 */ 8322 #define TIM_CR1_URS TIM_CR1_URS_Msk /*!<Update request source */ 8323 #define TIM_CR1_OPM_Pos (3U) 8324 #define TIM_CR1_OPM_Msk (0x1UL << TIM_CR1_OPM_Pos) /*!< 0x00000008 */ 8325 #define TIM_CR1_OPM TIM_CR1_OPM_Msk /*!<One pulse mode */ 8326 #define TIM_CR1_DIR_Pos (4U) 8327 #define TIM_CR1_DIR_Msk (0x1UL << TIM_CR1_DIR_Pos) /*!< 0x00000010 */ 8328 #define TIM_CR1_DIR TIM_CR1_DIR_Msk /*!<Direction */ 8329 8330 #define TIM_CR1_CMS_Pos (5U) 8331 #define TIM_CR1_CMS_Msk (0x3UL << TIM_CR1_CMS_Pos) /*!< 0x00000060 */ 8332 #define TIM_CR1_CMS TIM_CR1_CMS_Msk /*!<CMS[1:0] bits (Center-aligned mode selection) */ 8333 #define TIM_CR1_CMS_0 (0x1UL << TIM_CR1_CMS_Pos) /*!< 0x00000020 */ 8334 #define TIM_CR1_CMS_1 (0x2UL << TIM_CR1_CMS_Pos) /*!< 0x00000040 */ 8335 8336 #define TIM_CR1_ARPE_Pos (7U) 8337 #define TIM_CR1_ARPE_Msk (0x1UL << TIM_CR1_ARPE_Pos) /*!< 0x00000080 */ 8338 #define TIM_CR1_ARPE TIM_CR1_ARPE_Msk /*!<Auto-reload preload enable */ 8339 8340 #define TIM_CR1_CKD_Pos (8U) 8341 #define TIM_CR1_CKD_Msk (0x3UL << TIM_CR1_CKD_Pos) /*!< 0x00000300 */ 8342 #define TIM_CR1_CKD TIM_CR1_CKD_Msk /*!<CKD[1:0] bits (clock division) */ 8343 #define TIM_CR1_CKD_0 (0x1UL << TIM_CR1_CKD_Pos) /*!< 0x00000100 */ 8344 #define TIM_CR1_CKD_1 (0x2UL << TIM_CR1_CKD_Pos) /*!< 0x00000200 */ 8345 8346 #define TIM_CR1_UIFREMAP_Pos (11U) 8347 #define TIM_CR1_UIFREMAP_Msk (0x1UL << TIM_CR1_UIFREMAP_Pos) /*!< 0x00000800 */ 8348 #define TIM_CR1_UIFREMAP TIM_CR1_UIFREMAP_Msk /*!<Update interrupt flag remap */ 8349 8350 /******************* Bit definition for TIM_CR2 register ********************/ 8351 #define TIM_CR2_CCPC_Pos (0U) 8352 #define TIM_CR2_CCPC_Msk (0x1UL << TIM_CR2_CCPC_Pos) /*!< 0x00000001 */ 8353 #define TIM_CR2_CCPC TIM_CR2_CCPC_Msk /*!<Capture/Compare Preloaded Control */ 8354 #define TIM_CR2_CCUS_Pos (2U) 8355 #define TIM_CR2_CCUS_Msk (0x1UL << TIM_CR2_CCUS_Pos) /*!< 0x00000004 */ 8356 #define TIM_CR2_CCUS TIM_CR2_CCUS_Msk /*!<Capture/Compare Control Update Selection */ 8357 #define TIM_CR2_CCDS_Pos (3U) 8358 #define TIM_CR2_CCDS_Msk (0x1UL << TIM_CR2_CCDS_Pos) /*!< 0x00000008 */ 8359 #define TIM_CR2_CCDS TIM_CR2_CCDS_Msk /*!<Capture/Compare DMA Selection */ 8360 8361 #define TIM_CR2_MMS_Pos (4U) 8362 #define TIM_CR2_MMS_Msk (0x7UL << TIM_CR2_MMS_Pos) /*!< 0x00000070 */ 8363 #define TIM_CR2_MMS TIM_CR2_MMS_Msk /*!<MMS[2:0] bits (Master Mode Selection) */ 8364 #define TIM_CR2_MMS_0 (0x1UL << TIM_CR2_MMS_Pos) /*!< 0x00000010 */ 8365 #define TIM_CR2_MMS_1 (0x2UL << TIM_CR2_MMS_Pos) /*!< 0x00000020 */ 8366 #define TIM_CR2_MMS_2 (0x4UL << TIM_CR2_MMS_Pos) /*!< 0x00000040 */ 8367 8368 #define TIM_CR2_TI1S_Pos (7U) 8369 #define TIM_CR2_TI1S_Msk (0x1UL << TIM_CR2_TI1S_Pos) /*!< 0x00000080 */ 8370 #define TIM_CR2_TI1S TIM_CR2_TI1S_Msk /*!<TI1 Selection */ 8371 #define TIM_CR2_OIS1_Pos (8U) 8372 #define TIM_CR2_OIS1_Msk (0x1UL << TIM_CR2_OIS1_Pos) /*!< 0x00000100 */ 8373 #define TIM_CR2_OIS1 TIM_CR2_OIS1_Msk /*!<Output Idle state 1 (OC1 output) */ 8374 #define TIM_CR2_OIS1N_Pos (9U) 8375 #define TIM_CR2_OIS1N_Msk (0x1UL << TIM_CR2_OIS1N_Pos) /*!< 0x00000200 */ 8376 #define TIM_CR2_OIS1N TIM_CR2_OIS1N_Msk /*!<Output Idle state 1 (OC1N output) */ 8377 #define TIM_CR2_OIS2_Pos (10U) 8378 #define TIM_CR2_OIS2_Msk (0x1UL << TIM_CR2_OIS2_Pos) /*!< 0x00000400 */ 8379 #define TIM_CR2_OIS2 TIM_CR2_OIS2_Msk /*!<Output Idle state 2 (OC2 output) */ 8380 #define TIM_CR2_OIS2N_Pos (11U) 8381 #define TIM_CR2_OIS2N_Msk (0x1UL << TIM_CR2_OIS2N_Pos) /*!< 0x00000800 */ 8382 #define TIM_CR2_OIS2N TIM_CR2_OIS2N_Msk /*!<Output Idle state 2 (OC2N output) */ 8383 #define TIM_CR2_OIS3_Pos (12U) 8384 #define TIM_CR2_OIS3_Msk (0x1UL << TIM_CR2_OIS3_Pos) /*!< 0x00001000 */ 8385 #define TIM_CR2_OIS3 TIM_CR2_OIS3_Msk /*!<Output Idle state 3 (OC3 output) */ 8386 #define TIM_CR2_OIS3N_Pos (13U) 8387 #define TIM_CR2_OIS3N_Msk (0x1UL << TIM_CR2_OIS3N_Pos) /*!< 0x00002000 */ 8388 #define TIM_CR2_OIS3N TIM_CR2_OIS3N_Msk /*!<Output Idle state 3 (OC3N output) */ 8389 #define TIM_CR2_OIS4_Pos (14U) 8390 #define TIM_CR2_OIS4_Msk (0x1UL << TIM_CR2_OIS4_Pos) /*!< 0x00004000 */ 8391 #define TIM_CR2_OIS4 TIM_CR2_OIS4_Msk /*!<Output Idle state 4 (OC4 output) */ 8392 #define TIM_CR2_OIS5_Pos (16U) 8393 #define TIM_CR2_OIS5_Msk (0x1UL << TIM_CR2_OIS5_Pos) /*!< 0x00010000 */ 8394 #define TIM_CR2_OIS5 TIM_CR2_OIS5_Msk /*!<Output Idle state 5 (OC5 output) */ 8395 #define TIM_CR2_OIS6_Pos (18U) 8396 #define TIM_CR2_OIS6_Msk (0x1UL << TIM_CR2_OIS6_Pos) /*!< 0x00040000 */ 8397 #define TIM_CR2_OIS6 TIM_CR2_OIS6_Msk /*!<Output Idle state 6 (OC6 output) */ 8398 8399 #define TIM_CR2_MMS2_Pos (20U) 8400 #define TIM_CR2_MMS2_Msk (0xFUL << TIM_CR2_MMS2_Pos) /*!< 0x00F00000 */ 8401 #define TIM_CR2_MMS2 TIM_CR2_MMS2_Msk /*!<MMS[2:0] bits (Master Mode Selection) */ 8402 #define TIM_CR2_MMS2_0 (0x1UL << TIM_CR2_MMS2_Pos) /*!< 0x00100000 */ 8403 #define TIM_CR2_MMS2_1 (0x2UL << TIM_CR2_MMS2_Pos) /*!< 0x00200000 */ 8404 #define TIM_CR2_MMS2_2 (0x4UL << TIM_CR2_MMS2_Pos) /*!< 0x00400000 */ 8405 #define TIM_CR2_MMS2_3 (0x8UL << TIM_CR2_MMS2_Pos) /*!< 0x00800000 */ 8406 8407 /******************* Bit definition for TIM_SMCR register *******************/ 8408 #define TIM_SMCR_SMS_Pos (0U) 8409 #define TIM_SMCR_SMS_Msk (0x10007UL << TIM_SMCR_SMS_Pos) /*!< 0x00010007 */ 8410 #define TIM_SMCR_SMS TIM_SMCR_SMS_Msk /*!<SMS[2:0] bits (Slave mode selection) */ 8411 #define TIM_SMCR_SMS_0 (0x00001UL << TIM_SMCR_SMS_Pos) /*!< 0x00000001 */ 8412 #define TIM_SMCR_SMS_1 (0x00002UL << TIM_SMCR_SMS_Pos) /*!< 0x00000002 */ 8413 #define TIM_SMCR_SMS_2 (0x00004UL << TIM_SMCR_SMS_Pos) /*!< 0x00000004 */ 8414 #define TIM_SMCR_SMS_3 (0x10000UL << TIM_SMCR_SMS_Pos) /*!< 0x00010000 */ 8415 8416 #define TIM_SMCR_OCCS_Pos (3U) 8417 #define TIM_SMCR_OCCS_Msk (0x1UL << TIM_SMCR_OCCS_Pos) /*!< 0x00000008 */ 8418 #define TIM_SMCR_OCCS TIM_SMCR_OCCS_Msk /*!< OCREF clear selection */ 8419 8420 #define TIM_SMCR_TS_Pos (4U) 8421 #define TIM_SMCR_TS_Msk (0x30007UL << TIM_SMCR_TS_Pos) /*!< 0x00300070 */ 8422 #define TIM_SMCR_TS TIM_SMCR_TS_Msk /*!<TS[2:0] bits (Trigger selection) */ 8423 #define TIM_SMCR_TS_0 (0x00001UL << TIM_SMCR_TS_Pos) /*!< 0x00000010 */ 8424 #define TIM_SMCR_TS_1 (0x00002UL << TIM_SMCR_TS_Pos) /*!< 0x00000020 */ 8425 #define TIM_SMCR_TS_2 (0x00004UL << TIM_SMCR_TS_Pos) /*!< 0x00000040 */ 8426 #define TIM_SMCR_TS_3 (0x10000UL << TIM_SMCR_TS_Pos) /*!< 0x00100000 */ 8427 #define TIM_SMCR_TS_4 (0x20000UL << TIM_SMCR_TS_Pos) /*!< 0x00200000 */ 8428 8429 #define TIM_SMCR_MSM_Pos (7U) 8430 #define TIM_SMCR_MSM_Msk (0x1UL << TIM_SMCR_MSM_Pos) /*!< 0x00000080 */ 8431 #define TIM_SMCR_MSM TIM_SMCR_MSM_Msk /*!<Master/slave mode */ 8432 8433 #define TIM_SMCR_ETF_Pos (8U) 8434 #define TIM_SMCR_ETF_Msk (0xFUL << TIM_SMCR_ETF_Pos) /*!< 0x00000F00 */ 8435 #define TIM_SMCR_ETF TIM_SMCR_ETF_Msk /*!<ETF[3:0] bits (External trigger filter) */ 8436 #define TIM_SMCR_ETF_0 (0x1UL << TIM_SMCR_ETF_Pos) /*!< 0x00000100 */ 8437 #define TIM_SMCR_ETF_1 (0x2UL << TIM_SMCR_ETF_Pos) /*!< 0x00000200 */ 8438 #define TIM_SMCR_ETF_2 (0x4UL << TIM_SMCR_ETF_Pos) /*!< 0x00000400 */ 8439 #define TIM_SMCR_ETF_3 (0x8UL << TIM_SMCR_ETF_Pos) /*!< 0x00000800 */ 8440 8441 #define TIM_SMCR_ETPS_Pos (12U) 8442 #define TIM_SMCR_ETPS_Msk (0x3UL << TIM_SMCR_ETPS_Pos) /*!< 0x00003000 */ 8443 #define TIM_SMCR_ETPS TIM_SMCR_ETPS_Msk /*!<ETPS[1:0] bits (External trigger prescaler) */ 8444 #define TIM_SMCR_ETPS_0 (0x1UL << TIM_SMCR_ETPS_Pos) /*!< 0x00001000 */ 8445 #define TIM_SMCR_ETPS_1 (0x2UL << TIM_SMCR_ETPS_Pos) /*!< 0x00002000 */ 8446 8447 #define TIM_SMCR_ECE_Pos (14U) 8448 #define TIM_SMCR_ECE_Msk (0x1UL << TIM_SMCR_ECE_Pos) /*!< 0x00004000 */ 8449 #define TIM_SMCR_ECE TIM_SMCR_ECE_Msk /*!<External clock enable */ 8450 #define TIM_SMCR_ETP_Pos (15U) 8451 #define TIM_SMCR_ETP_Msk (0x1UL << TIM_SMCR_ETP_Pos) /*!< 0x00008000 */ 8452 #define TIM_SMCR_ETP TIM_SMCR_ETP_Msk /*!<External trigger polarity */ 8453 8454 /******************* Bit definition for TIM_DIER register *******************/ 8455 #define TIM_DIER_UIE_Pos (0U) 8456 #define TIM_DIER_UIE_Msk (0x1UL << TIM_DIER_UIE_Pos) /*!< 0x00000001 */ 8457 #define TIM_DIER_UIE TIM_DIER_UIE_Msk /*!<Update interrupt enable */ 8458 #define TIM_DIER_CC1IE_Pos (1U) 8459 #define TIM_DIER_CC1IE_Msk (0x1UL << TIM_DIER_CC1IE_Pos) /*!< 0x00000002 */ 8460 #define TIM_DIER_CC1IE TIM_DIER_CC1IE_Msk /*!<Capture/Compare 1 interrupt enable */ 8461 #define TIM_DIER_CC2IE_Pos (2U) 8462 #define TIM_DIER_CC2IE_Msk (0x1UL << TIM_DIER_CC2IE_Pos) /*!< 0x00000004 */ 8463 #define TIM_DIER_CC2IE TIM_DIER_CC2IE_Msk /*!<Capture/Compare 2 interrupt enable */ 8464 #define TIM_DIER_CC3IE_Pos (3U) 8465 #define TIM_DIER_CC3IE_Msk (0x1UL << TIM_DIER_CC3IE_Pos) /*!< 0x00000008 */ 8466 #define TIM_DIER_CC3IE TIM_DIER_CC3IE_Msk /*!<Capture/Compare 3 interrupt enable */ 8467 #define TIM_DIER_CC4IE_Pos (4U) 8468 #define TIM_DIER_CC4IE_Msk (0x1UL << TIM_DIER_CC4IE_Pos) /*!< 0x00000010 */ 8469 #define TIM_DIER_CC4IE TIM_DIER_CC4IE_Msk /*!<Capture/Compare 4 interrupt enable */ 8470 #define TIM_DIER_COMIE_Pos (5U) 8471 #define TIM_DIER_COMIE_Msk (0x1UL << TIM_DIER_COMIE_Pos) /*!< 0x00000020 */ 8472 #define TIM_DIER_COMIE TIM_DIER_COMIE_Msk /*!<COM interrupt enable */ 8473 #define TIM_DIER_TIE_Pos (6U) 8474 #define TIM_DIER_TIE_Msk (0x1UL << TIM_DIER_TIE_Pos) /*!< 0x00000040 */ 8475 #define TIM_DIER_TIE TIM_DIER_TIE_Msk /*!<Trigger interrupt enable */ 8476 #define TIM_DIER_BIE_Pos (7U) 8477 #define TIM_DIER_BIE_Msk (0x1UL << TIM_DIER_BIE_Pos) /*!< 0x00000080 */ 8478 #define TIM_DIER_BIE TIM_DIER_BIE_Msk /*!<Break interrupt enable */ 8479 #define TIM_DIER_UDE_Pos (8U) 8480 #define TIM_DIER_UDE_Msk (0x1UL << TIM_DIER_UDE_Pos) /*!< 0x00000100 */ 8481 #define TIM_DIER_UDE TIM_DIER_UDE_Msk /*!<Update DMA request enable */ 8482 #define TIM_DIER_CC1DE_Pos (9U) 8483 #define TIM_DIER_CC1DE_Msk (0x1UL << TIM_DIER_CC1DE_Pos) /*!< 0x00000200 */ 8484 #define TIM_DIER_CC1DE TIM_DIER_CC1DE_Msk /*!<Capture/Compare 1 DMA request enable */ 8485 #define TIM_DIER_CC2DE_Pos (10U) 8486 #define TIM_DIER_CC2DE_Msk (0x1UL << TIM_DIER_CC2DE_Pos) /*!< 0x00000400 */ 8487 #define TIM_DIER_CC2DE TIM_DIER_CC2DE_Msk /*!<Capture/Compare 2 DMA request enable */ 8488 #define TIM_DIER_CC3DE_Pos (11U) 8489 #define TIM_DIER_CC3DE_Msk (0x1UL << TIM_DIER_CC3DE_Pos) /*!< 0x00000800 */ 8490 #define TIM_DIER_CC3DE TIM_DIER_CC3DE_Msk /*!<Capture/Compare 3 DMA request enable */ 8491 #define TIM_DIER_CC4DE_Pos (12U) 8492 #define TIM_DIER_CC4DE_Msk (0x1UL << TIM_DIER_CC4DE_Pos) /*!< 0x00001000 */ 8493 #define TIM_DIER_CC4DE TIM_DIER_CC4DE_Msk /*!<Capture/Compare 4 DMA request enable */ 8494 #define TIM_DIER_COMDE_Pos (13U) 8495 #define TIM_DIER_COMDE_Msk (0x1UL << TIM_DIER_COMDE_Pos) /*!< 0x00002000 */ 8496 #define TIM_DIER_COMDE TIM_DIER_COMDE_Msk /*!<COM DMA request enable */ 8497 #define TIM_DIER_TDE_Pos (14U) 8498 #define TIM_DIER_TDE_Msk (0x1UL << TIM_DIER_TDE_Pos) /*!< 0x00004000 */ 8499 #define TIM_DIER_TDE TIM_DIER_TDE_Msk /*!<Trigger DMA request enable */ 8500 8501 /******************** Bit definition for TIM_SR register ********************/ 8502 #define TIM_SR_UIF_Pos (0U) 8503 #define TIM_SR_UIF_Msk (0x1UL << TIM_SR_UIF_Pos) /*!< 0x00000001 */ 8504 #define TIM_SR_UIF TIM_SR_UIF_Msk /*!<Update interrupt Flag */ 8505 #define TIM_SR_CC1IF_Pos (1U) 8506 #define TIM_SR_CC1IF_Msk (0x1UL << TIM_SR_CC1IF_Pos) /*!< 0x00000002 */ 8507 #define TIM_SR_CC1IF TIM_SR_CC1IF_Msk /*!<Capture/Compare 1 interrupt Flag */ 8508 #define TIM_SR_CC2IF_Pos (2U) 8509 #define TIM_SR_CC2IF_Msk (0x1UL << TIM_SR_CC2IF_Pos) /*!< 0x00000004 */ 8510 #define TIM_SR_CC2IF TIM_SR_CC2IF_Msk /*!<Capture/Compare 2 interrupt Flag */ 8511 #define TIM_SR_CC3IF_Pos (3U) 8512 #define TIM_SR_CC3IF_Msk (0x1UL << TIM_SR_CC3IF_Pos) /*!< 0x00000008 */ 8513 #define TIM_SR_CC3IF TIM_SR_CC3IF_Msk /*!<Capture/Compare 3 interrupt Flag */ 8514 #define TIM_SR_CC4IF_Pos (4U) 8515 #define TIM_SR_CC4IF_Msk (0x1UL << TIM_SR_CC4IF_Pos) /*!< 0x00000010 */ 8516 #define TIM_SR_CC4IF TIM_SR_CC4IF_Msk /*!<Capture/Compare 4 interrupt Flag */ 8517 #define TIM_SR_COMIF_Pos (5U) 8518 #define TIM_SR_COMIF_Msk (0x1UL << TIM_SR_COMIF_Pos) /*!< 0x00000020 */ 8519 #define TIM_SR_COMIF TIM_SR_COMIF_Msk /*!<COM interrupt Flag */ 8520 #define TIM_SR_TIF_Pos (6U) 8521 #define TIM_SR_TIF_Msk (0x1UL << TIM_SR_TIF_Pos) /*!< 0x00000040 */ 8522 #define TIM_SR_TIF TIM_SR_TIF_Msk /*!<Trigger interrupt Flag */ 8523 #define TIM_SR_BIF_Pos (7U) 8524 #define TIM_SR_BIF_Msk (0x1UL << TIM_SR_BIF_Pos) /*!< 0x00000080 */ 8525 #define TIM_SR_BIF TIM_SR_BIF_Msk /*!<Break interrupt Flag */ 8526 #define TIM_SR_B2IF_Pos (8U) 8527 #define TIM_SR_B2IF_Msk (0x1UL << TIM_SR_B2IF_Pos) /*!< 0x00000100 */ 8528 #define TIM_SR_B2IF TIM_SR_B2IF_Msk /*!<Break 2 interrupt Flag */ 8529 #define TIM_SR_CC1OF_Pos (9U) 8530 #define TIM_SR_CC1OF_Msk (0x1UL << TIM_SR_CC1OF_Pos) /*!< 0x00000200 */ 8531 #define TIM_SR_CC1OF TIM_SR_CC1OF_Msk /*!<Capture/Compare 1 Overcapture Flag */ 8532 #define TIM_SR_CC2OF_Pos (10U) 8533 #define TIM_SR_CC2OF_Msk (0x1UL << TIM_SR_CC2OF_Pos) /*!< 0x00000400 */ 8534 #define TIM_SR_CC2OF TIM_SR_CC2OF_Msk /*!<Capture/Compare 2 Overcapture Flag */ 8535 #define TIM_SR_CC3OF_Pos (11U) 8536 #define TIM_SR_CC3OF_Msk (0x1UL << TIM_SR_CC3OF_Pos) /*!< 0x00000800 */ 8537 #define TIM_SR_CC3OF TIM_SR_CC3OF_Msk /*!<Capture/Compare 3 Overcapture Flag */ 8538 #define TIM_SR_CC4OF_Pos (12U) 8539 #define TIM_SR_CC4OF_Msk (0x1UL << TIM_SR_CC4OF_Pos) /*!< 0x00001000 */ 8540 #define TIM_SR_CC4OF TIM_SR_CC4OF_Msk /*!<Capture/Compare 4 Overcapture Flag */ 8541 #define TIM_SR_SBIF_Pos (13U) 8542 #define TIM_SR_SBIF_Msk (0x1UL << TIM_SR_SBIF_Pos) /*!< 0x00002000 */ 8543 #define TIM_SR_SBIF TIM_SR_SBIF_Msk /*!<System Break interrupt Flag */ 8544 #define TIM_SR_CC5IF_Pos (16U) 8545 #define TIM_SR_CC5IF_Msk (0x1UL << TIM_SR_CC5IF_Pos) /*!< 0x00010000 */ 8546 #define TIM_SR_CC5IF TIM_SR_CC5IF_Msk /*!<Capture/Compare 5 interrupt Flag */ 8547 #define TIM_SR_CC6IF_Pos (17U) 8548 #define TIM_SR_CC6IF_Msk (0x1UL << TIM_SR_CC6IF_Pos) /*!< 0x00020000 */ 8549 #define TIM_SR_CC6IF TIM_SR_CC6IF_Msk /*!<Capture/Compare 6 interrupt Flag */ 8550 8551 8552 /******************* Bit definition for TIM_EGR register ********************/ 8553 #define TIM_EGR_UG_Pos (0U) 8554 #define TIM_EGR_UG_Msk (0x1UL << TIM_EGR_UG_Pos) /*!< 0x00000001 */ 8555 #define TIM_EGR_UG TIM_EGR_UG_Msk /*!<Update Generation */ 8556 #define TIM_EGR_CC1G_Pos (1U) 8557 #define TIM_EGR_CC1G_Msk (0x1UL << TIM_EGR_CC1G_Pos) /*!< 0x00000002 */ 8558 #define TIM_EGR_CC1G TIM_EGR_CC1G_Msk /*!<Capture/Compare 1 Generation */ 8559 #define TIM_EGR_CC2G_Pos (2U) 8560 #define TIM_EGR_CC2G_Msk (0x1UL << TIM_EGR_CC2G_Pos) /*!< 0x00000004 */ 8561 #define TIM_EGR_CC2G TIM_EGR_CC2G_Msk /*!<Capture/Compare 2 Generation */ 8562 #define TIM_EGR_CC3G_Pos (3U) 8563 #define TIM_EGR_CC3G_Msk (0x1UL << TIM_EGR_CC3G_Pos) /*!< 0x00000008 */ 8564 #define TIM_EGR_CC3G TIM_EGR_CC3G_Msk /*!<Capture/Compare 3 Generation */ 8565 #define TIM_EGR_CC4G_Pos (4U) 8566 #define TIM_EGR_CC4G_Msk (0x1UL << TIM_EGR_CC4G_Pos) /*!< 0x00000010 */ 8567 #define TIM_EGR_CC4G TIM_EGR_CC4G_Msk /*!<Capture/Compare 4 Generation */ 8568 #define TIM_EGR_COMG_Pos (5U) 8569 #define TIM_EGR_COMG_Msk (0x1UL << TIM_EGR_COMG_Pos) /*!< 0x00000020 */ 8570 #define TIM_EGR_COMG TIM_EGR_COMG_Msk /*!<Capture/Compare Control Update Generation */ 8571 #define TIM_EGR_TG_Pos (6U) 8572 #define TIM_EGR_TG_Msk (0x1UL << TIM_EGR_TG_Pos) /*!< 0x00000040 */ 8573 #define TIM_EGR_TG TIM_EGR_TG_Msk /*!<Trigger Generation */ 8574 #define TIM_EGR_BG_Pos (7U) 8575 #define TIM_EGR_BG_Msk (0x1UL << TIM_EGR_BG_Pos) /*!< 0x00000080 */ 8576 #define TIM_EGR_BG TIM_EGR_BG_Msk /*!<Break Generation */ 8577 #define TIM_EGR_B2G_Pos (8U) 8578 #define TIM_EGR_B2G_Msk (0x1UL << TIM_EGR_B2G_Pos) /*!< 0x00000100 */ 8579 #define TIM_EGR_B2G TIM_EGR_B2G_Msk /*!<Break 2 Generation */ 8580 8581 8582 /****************** Bit definition for TIM_CCMR1 register *******************/ 8583 #define TIM_CCMR1_CC1S_Pos (0U) 8584 #define TIM_CCMR1_CC1S_Msk (0x3UL << TIM_CCMR1_CC1S_Pos) /*!< 0x00000003 */ 8585 #define TIM_CCMR1_CC1S TIM_CCMR1_CC1S_Msk /*!<CC1S[1:0] bits (Capture/Compare 1 Selection) */ 8586 #define TIM_CCMR1_CC1S_0 (0x1UL << TIM_CCMR1_CC1S_Pos) /*!< 0x00000001 */ 8587 #define TIM_CCMR1_CC1S_1 (0x2UL << TIM_CCMR1_CC1S_Pos) /*!< 0x00000002 */ 8588 8589 #define TIM_CCMR1_OC1FE_Pos (2U) 8590 #define TIM_CCMR1_OC1FE_Msk (0x1UL << TIM_CCMR1_OC1FE_Pos) /*!< 0x00000004 */ 8591 #define TIM_CCMR1_OC1FE TIM_CCMR1_OC1FE_Msk /*!<Output Compare 1 Fast enable */ 8592 #define TIM_CCMR1_OC1PE_Pos (3U) 8593 #define TIM_CCMR1_OC1PE_Msk (0x1UL << TIM_CCMR1_OC1PE_Pos) /*!< 0x00000008 */ 8594 #define TIM_CCMR1_OC1PE TIM_CCMR1_OC1PE_Msk /*!<Output Compare 1 Preload enable */ 8595 8596 #define TIM_CCMR1_OC1M_Pos (4U) 8597 #define TIM_CCMR1_OC1M_Msk (0x1007UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00010070 */ 8598 #define TIM_CCMR1_OC1M TIM_CCMR1_OC1M_Msk /*!<OC1M[2:0] bits (Output Compare 1 Mode) */ 8599 #define TIM_CCMR1_OC1M_0 (0x0001UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00000010 */ 8600 #define TIM_CCMR1_OC1M_1 (0x0002UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00000020 */ 8601 #define TIM_CCMR1_OC1M_2 (0x0004UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00000040 */ 8602 #define TIM_CCMR1_OC1M_3 (0x1000UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00010000 */ 8603 8604 #define TIM_CCMR1_OC1CE_Pos (7U) 8605 #define TIM_CCMR1_OC1CE_Msk (0x1UL << TIM_CCMR1_OC1CE_Pos) /*!< 0x00000080 */ 8606 #define TIM_CCMR1_OC1CE TIM_CCMR1_OC1CE_Msk /*!<Output Compare 1 Clear Enable */ 8607 8608 #define TIM_CCMR1_CC2S_Pos (8U) 8609 #define TIM_CCMR1_CC2S_Msk (0x3UL << TIM_CCMR1_CC2S_Pos) /*!< 0x00000300 */ 8610 #define TIM_CCMR1_CC2S TIM_CCMR1_CC2S_Msk /*!<CC2S[1:0] bits (Capture/Compare 2 Selection) */ 8611 #define TIM_CCMR1_CC2S_0 (0x1UL << TIM_CCMR1_CC2S_Pos) /*!< 0x00000100 */ 8612 #define TIM_CCMR1_CC2S_1 (0x2UL << TIM_CCMR1_CC2S_Pos) /*!< 0x00000200 */ 8613 8614 #define TIM_CCMR1_OC2FE_Pos (10U) 8615 #define TIM_CCMR1_OC2FE_Msk (0x1UL << TIM_CCMR1_OC2FE_Pos) /*!< 0x00000400 */ 8616 #define TIM_CCMR1_OC2FE TIM_CCMR1_OC2FE_Msk /*!<Output Compare 2 Fast enable */ 8617 #define TIM_CCMR1_OC2PE_Pos (11U) 8618 #define TIM_CCMR1_OC2PE_Msk (0x1UL << TIM_CCMR1_OC2PE_Pos) /*!< 0x00000800 */ 8619 #define TIM_CCMR1_OC2PE TIM_CCMR1_OC2PE_Msk /*!<Output Compare 2 Preload enable */ 8620 8621 #define TIM_CCMR1_OC2M_Pos (12U) 8622 #define TIM_CCMR1_OC2M_Msk (0x1007UL << TIM_CCMR1_OC2M_Pos) /*!< 0x01007000 */ 8623 #define TIM_CCMR1_OC2M TIM_CCMR1_OC2M_Msk /*!<OC2M[2:0] bits (Output Compare 2 Mode) */ 8624 #define TIM_CCMR1_OC2M_0 (0x0001UL << TIM_CCMR1_OC2M_Pos) /*!< 0x00001000 */ 8625 #define TIM_CCMR1_OC2M_1 (0x0002UL << TIM_CCMR1_OC2M_Pos) /*!< 0x00002000 */ 8626 #define TIM_CCMR1_OC2M_2 (0x0004UL << TIM_CCMR1_OC2M_Pos) /*!< 0x00004000 */ 8627 #define TIM_CCMR1_OC2M_3 (0x1000UL << TIM_CCMR1_OC2M_Pos) /*!< 0x01000000 */ 8628 8629 #define TIM_CCMR1_OC2CE_Pos (15U) 8630 #define TIM_CCMR1_OC2CE_Msk (0x1UL << TIM_CCMR1_OC2CE_Pos) /*!< 0x00008000 */ 8631 #define TIM_CCMR1_OC2CE TIM_CCMR1_OC2CE_Msk /*!<Output Compare 2 Clear Enable */ 8632 8633 /*----------------------------------------------------------------------------*/ 8634 #define TIM_CCMR1_IC1PSC_Pos (2U) 8635 #define TIM_CCMR1_IC1PSC_Msk (0x3UL << TIM_CCMR1_IC1PSC_Pos) /*!< 0x0000000C */ 8636 #define TIM_CCMR1_IC1PSC TIM_CCMR1_IC1PSC_Msk /*!<IC1PSC[1:0] bits (Input Capture 1 Prescaler) */ 8637 #define TIM_CCMR1_IC1PSC_0 (0x1UL << TIM_CCMR1_IC1PSC_Pos) /*!< 0x00000004 */ 8638 #define TIM_CCMR1_IC1PSC_1 (0x2UL << TIM_CCMR1_IC1PSC_Pos) /*!< 0x00000008 */ 8639 8640 #define TIM_CCMR1_IC1F_Pos (4U) 8641 #define TIM_CCMR1_IC1F_Msk (0xFUL << TIM_CCMR1_IC1F_Pos) /*!< 0x000000F0 */ 8642 #define TIM_CCMR1_IC1F TIM_CCMR1_IC1F_Msk /*!<IC1F[3:0] bits (Input Capture 1 Filter) */ 8643 #define TIM_CCMR1_IC1F_0 (0x1UL << TIM_CCMR1_IC1F_Pos) /*!< 0x00000010 */ 8644 #define TIM_CCMR1_IC1F_1 (0x2UL << TIM_CCMR1_IC1F_Pos) /*!< 0x00000020 */ 8645 #define TIM_CCMR1_IC1F_2 (0x4UL << TIM_CCMR1_IC1F_Pos) /*!< 0x00000040 */ 8646 #define TIM_CCMR1_IC1F_3 (0x8UL << TIM_CCMR1_IC1F_Pos) /*!< 0x00000080 */ 8647 8648 #define TIM_CCMR1_IC2PSC_Pos (10U) 8649 #define TIM_CCMR1_IC2PSC_Msk (0x3UL << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000C00 */ 8650 #define TIM_CCMR1_IC2PSC TIM_CCMR1_IC2PSC_Msk /*!<IC2PSC[1:0] bits (Input Capture 2 Prescaler) */ 8651 #define TIM_CCMR1_IC2PSC_0 (0x1UL << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000400 */ 8652 #define TIM_CCMR1_IC2PSC_1 (0x2UL << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000800 */ 8653 8654 #define TIM_CCMR1_IC2F_Pos (12U) 8655 #define TIM_CCMR1_IC2F_Msk (0xFUL << TIM_CCMR1_IC2F_Pos) /*!< 0x0000F000 */ 8656 #define TIM_CCMR1_IC2F TIM_CCMR1_IC2F_Msk /*!<IC2F[3:0] bits (Input Capture 2 Filter) */ 8657 #define TIM_CCMR1_IC2F_0 (0x1UL << TIM_CCMR1_IC2F_Pos) /*!< 0x00001000 */ 8658 #define TIM_CCMR1_IC2F_1 (0x2UL << TIM_CCMR1_IC2F_Pos) /*!< 0x00002000 */ 8659 #define TIM_CCMR1_IC2F_2 (0x4UL << TIM_CCMR1_IC2F_Pos) /*!< 0x00004000 */ 8660 #define TIM_CCMR1_IC2F_3 (0x8UL << TIM_CCMR1_IC2F_Pos) /*!< 0x00008000 */ 8661 8662 /****************** Bit definition for TIM_CCMR2 register *******************/ 8663 #define TIM_CCMR2_CC3S_Pos (0U) 8664 #define TIM_CCMR2_CC3S_Msk (0x3UL << TIM_CCMR2_CC3S_Pos) /*!< 0x00000003 */ 8665 #define TIM_CCMR2_CC3S TIM_CCMR2_CC3S_Msk /*!<CC3S[1:0] bits (Capture/Compare 3 Selection) */ 8666 #define TIM_CCMR2_CC3S_0 (0x1UL << TIM_CCMR2_CC3S_Pos) /*!< 0x00000001 */ 8667 #define TIM_CCMR2_CC3S_1 (0x2UL << TIM_CCMR2_CC3S_Pos) /*!< 0x00000002 */ 8668 8669 #define TIM_CCMR2_OC3FE_Pos (2U) 8670 #define TIM_CCMR2_OC3FE_Msk (0x1UL << TIM_CCMR2_OC3FE_Pos) /*!< 0x00000004 */ 8671 #define TIM_CCMR2_OC3FE TIM_CCMR2_OC3FE_Msk /*!<Output Compare 3 Fast enable */ 8672 #define TIM_CCMR2_OC3PE_Pos (3U) 8673 #define TIM_CCMR2_OC3PE_Msk (0x1UL << TIM_CCMR2_OC3PE_Pos) /*!< 0x00000008 */ 8674 #define TIM_CCMR2_OC3PE TIM_CCMR2_OC3PE_Msk /*!<Output Compare 3 Preload enable */ 8675 8676 #define TIM_CCMR2_OC3M_Pos (4U) 8677 #define TIM_CCMR2_OC3M_Msk (0x1007UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00010070 */ 8678 #define TIM_CCMR2_OC3M TIM_CCMR2_OC3M_Msk /*!<OC3M[2:0] bits (Output Compare 3 Mode) */ 8679 #define TIM_CCMR2_OC3M_0 (0x0001UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00000010 */ 8680 #define TIM_CCMR2_OC3M_1 (0x0002UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00000020 */ 8681 #define TIM_CCMR2_OC3M_2 (0x0004UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00000040 */ 8682 #define TIM_CCMR2_OC3M_3 (0x1000UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00010000 */ 8683 8684 #define TIM_CCMR2_OC3CE_Pos (7U) 8685 #define TIM_CCMR2_OC3CE_Msk (0x1UL << TIM_CCMR2_OC3CE_Pos) /*!< 0x00000080 */ 8686 #define TIM_CCMR2_OC3CE TIM_CCMR2_OC3CE_Msk /*!<Output Compare 3 Clear Enable */ 8687 8688 #define TIM_CCMR2_CC4S_Pos (8U) 8689 #define TIM_CCMR2_CC4S_Msk (0x3UL << TIM_CCMR2_CC4S_Pos) /*!< 0x00000300 */ 8690 #define TIM_CCMR2_CC4S TIM_CCMR2_CC4S_Msk /*!<CC4S[1:0] bits (Capture/Compare 4 Selection) */ 8691 #define TIM_CCMR2_CC4S_0 (0x1UL << TIM_CCMR2_CC4S_Pos) /*!< 0x00000100 */ 8692 #define TIM_CCMR2_CC4S_1 (0x2UL << TIM_CCMR2_CC4S_Pos) /*!< 0x00000200 */ 8693 8694 #define TIM_CCMR2_OC4FE_Pos (10U) 8695 #define TIM_CCMR2_OC4FE_Msk (0x1UL << TIM_CCMR2_OC4FE_Pos) /*!< 0x00000400 */ 8696 #define TIM_CCMR2_OC4FE TIM_CCMR2_OC4FE_Msk /*!<Output Compare 4 Fast enable */ 8697 #define TIM_CCMR2_OC4PE_Pos (11U) 8698 #define TIM_CCMR2_OC4PE_Msk (0x1UL << TIM_CCMR2_OC4PE_Pos) /*!< 0x00000800 */ 8699 #define TIM_CCMR2_OC4PE TIM_CCMR2_OC4PE_Msk /*!<Output Compare 4 Preload enable */ 8700 8701 #define TIM_CCMR2_OC4M_Pos (12U) 8702 #define TIM_CCMR2_OC4M_Msk (0x1007UL << TIM_CCMR2_OC4M_Pos) /*!< 0x01007000 */ 8703 #define TIM_CCMR2_OC4M TIM_CCMR2_OC4M_Msk /*!<OC4M[2:0] bits (Output Compare 4 Mode) */ 8704 #define TIM_CCMR2_OC4M_0 (0x0001UL << TIM_CCMR2_OC4M_Pos) /*!< 0x00001000 */ 8705 #define TIM_CCMR2_OC4M_1 (0x0002UL << TIM_CCMR2_OC4M_Pos) /*!< 0x00002000 */ 8706 #define TIM_CCMR2_OC4M_2 (0x0004UL << TIM_CCMR2_OC4M_Pos) /*!< 0x00004000 */ 8707 #define TIM_CCMR2_OC4M_3 (0x1000UL << TIM_CCMR2_OC4M_Pos) /*!< 0x01000000 */ 8708 8709 #define TIM_CCMR2_OC4CE_Pos (15U) 8710 #define TIM_CCMR2_OC4CE_Msk (0x1UL << TIM_CCMR2_OC4CE_Pos) /*!< 0x00008000 */ 8711 #define TIM_CCMR2_OC4CE TIM_CCMR2_OC4CE_Msk /*!<Output Compare 4 Clear Enable */ 8712 8713 /*----------------------------------------------------------------------------*/ 8714 #define TIM_CCMR2_IC3PSC_Pos (2U) 8715 #define TIM_CCMR2_IC3PSC_Msk (0x3UL << TIM_CCMR2_IC3PSC_Pos) /*!< 0x0000000C */ 8716 #define TIM_CCMR2_IC3PSC TIM_CCMR2_IC3PSC_Msk /*!<IC3PSC[1:0] bits (Input Capture 3 Prescaler) */ 8717 #define TIM_CCMR2_IC3PSC_0 (0x1UL << TIM_CCMR2_IC3PSC_Pos) /*!< 0x00000004 */ 8718 #define TIM_CCMR2_IC3PSC_1 (0x2UL << TIM_CCMR2_IC3PSC_Pos) /*!< 0x00000008 */ 8719 8720 #define TIM_CCMR2_IC3F_Pos (4U) 8721 #define TIM_CCMR2_IC3F_Msk (0xFUL << TIM_CCMR2_IC3F_Pos) /*!< 0x000000F0 */ 8722 #define TIM_CCMR2_IC3F TIM_CCMR2_IC3F_Msk /*!<IC3F[3:0] bits (Input Capture 3 Filter) */ 8723 #define TIM_CCMR2_IC3F_0 (0x1UL << TIM_CCMR2_IC3F_Pos) /*!< 0x00000010 */ 8724 #define TIM_CCMR2_IC3F_1 (0x2UL << TIM_CCMR2_IC3F_Pos) /*!< 0x00000020 */ 8725 #define TIM_CCMR2_IC3F_2 (0x4UL << TIM_CCMR2_IC3F_Pos) /*!< 0x00000040 */ 8726 #define TIM_CCMR2_IC3F_3 (0x8UL << TIM_CCMR2_IC3F_Pos) /*!< 0x00000080 */ 8727 8728 #define TIM_CCMR2_IC4PSC_Pos (10U) 8729 #define TIM_CCMR2_IC4PSC_Msk (0x3UL << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000C00 */ 8730 #define TIM_CCMR2_IC4PSC TIM_CCMR2_IC4PSC_Msk /*!<IC4PSC[1:0] bits (Input Capture 4 Prescaler) */ 8731 #define TIM_CCMR2_IC4PSC_0 (0x1UL << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000400 */ 8732 #define TIM_CCMR2_IC4PSC_1 (0x2UL << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000800 */ 8733 8734 #define TIM_CCMR2_IC4F_Pos (12U) 8735 #define TIM_CCMR2_IC4F_Msk (0xFUL << TIM_CCMR2_IC4F_Pos) /*!< 0x0000F000 */ 8736 #define TIM_CCMR2_IC4F TIM_CCMR2_IC4F_Msk /*!<IC4F[3:0] bits (Input Capture 4 Filter) */ 8737 #define TIM_CCMR2_IC4F_0 (0x1UL << TIM_CCMR2_IC4F_Pos) /*!< 0x00001000 */ 8738 #define TIM_CCMR2_IC4F_1 (0x2UL << TIM_CCMR2_IC4F_Pos) /*!< 0x00002000 */ 8739 #define TIM_CCMR2_IC4F_2 (0x4UL << TIM_CCMR2_IC4F_Pos) /*!< 0x00004000 */ 8740 #define TIM_CCMR2_IC4F_3 (0x8UL << TIM_CCMR2_IC4F_Pos) /*!< 0x00008000 */ 8741 8742 /****************** Bit definition for TIM_CCMR3 register *******************/ 8743 #define TIM_CCMR3_OC5FE_Pos (2U) 8744 #define TIM_CCMR3_OC5FE_Msk (0x1UL << TIM_CCMR3_OC5FE_Pos) /*!< 0x00000004 */ 8745 #define TIM_CCMR3_OC5FE TIM_CCMR3_OC5FE_Msk /*!<Output Compare 5 Fast enable */ 8746 #define TIM_CCMR3_OC5PE_Pos (3U) 8747 #define TIM_CCMR3_OC5PE_Msk (0x1UL << TIM_CCMR3_OC5PE_Pos) /*!< 0x00000008 */ 8748 #define TIM_CCMR3_OC5PE TIM_CCMR3_OC5PE_Msk /*!<Output Compare 5 Preload enable */ 8749 8750 #define TIM_CCMR3_OC5M_Pos (4U) 8751 #define TIM_CCMR3_OC5M_Msk (0x1007UL << TIM_CCMR3_OC5M_Pos) /*!< 0x00010070 */ 8752 #define TIM_CCMR3_OC5M TIM_CCMR3_OC5M_Msk /*!<OC5M[3:0] bits (Output Compare 5 Mode) */ 8753 #define TIM_CCMR3_OC5M_0 (0x0001UL << TIM_CCMR3_OC5M_Pos) /*!< 0x00000010 */ 8754 #define TIM_CCMR3_OC5M_1 (0x0002UL << TIM_CCMR3_OC5M_Pos) /*!< 0x00000020 */ 8755 #define TIM_CCMR3_OC5M_2 (0x0004UL << TIM_CCMR3_OC5M_Pos) /*!< 0x00000040 */ 8756 #define TIM_CCMR3_OC5M_3 (0x1000UL << TIM_CCMR3_OC5M_Pos) /*!< 0x00010000 */ 8757 8758 #define TIM_CCMR3_OC5CE_Pos (7U) 8759 #define TIM_CCMR3_OC5CE_Msk (0x1UL << TIM_CCMR3_OC5CE_Pos) /*!< 0x00000080 */ 8760 #define TIM_CCMR3_OC5CE TIM_CCMR3_OC5CE_Msk /*!<Output Compare 5 Clear Enable */ 8761 8762 #define TIM_CCMR3_OC6FE_Pos (10U) 8763 #define TIM_CCMR3_OC6FE_Msk (0x1UL << TIM_CCMR3_OC6FE_Pos) /*!< 0x00000400 */ 8764 #define TIM_CCMR3_OC6FE TIM_CCMR3_OC6FE_Msk /*!<Output Compare 6 Fast enable */ 8765 #define TIM_CCMR3_OC6PE_Pos (11U) 8766 #define TIM_CCMR3_OC6PE_Msk (0x1UL << TIM_CCMR3_OC6PE_Pos) /*!< 0x00000800 */ 8767 #define TIM_CCMR3_OC6PE TIM_CCMR3_OC6PE_Msk /*!<Output Compare 6 Preload enable */ 8768 8769 #define TIM_CCMR3_OC6M_Pos (12U) 8770 #define TIM_CCMR3_OC6M_Msk (0x1007UL << TIM_CCMR3_OC6M_Pos) /*!< 0x01007000 */ 8771 #define TIM_CCMR3_OC6M TIM_CCMR3_OC6M_Msk /*!<OC6M[3:0] bits (Output Compare 6 Mode) */ 8772 #define TIM_CCMR3_OC6M_0 (0x0001UL << TIM_CCMR3_OC6M_Pos) /*!< 0x00001000 */ 8773 #define TIM_CCMR3_OC6M_1 (0x0002UL << TIM_CCMR3_OC6M_Pos) /*!< 0x00002000 */ 8774 #define TIM_CCMR3_OC6M_2 (0x0004UL << TIM_CCMR3_OC6M_Pos) /*!< 0x00004000 */ 8775 #define TIM_CCMR3_OC6M_3 (0x1000UL << TIM_CCMR3_OC6M_Pos) /*!< 0x01000000 */ 8776 8777 #define TIM_CCMR3_OC6CE_Pos (15U) 8778 #define TIM_CCMR3_OC6CE_Msk (0x1UL << TIM_CCMR3_OC6CE_Pos) /*!< 0x00008000 */ 8779 #define TIM_CCMR3_OC6CE TIM_CCMR3_OC6CE_Msk /*!<Output Compare 6 Clear Enable */ 8780 8781 /******************* Bit definition for TIM_CCER register *******************/ 8782 #define TIM_CCER_CC1E_Pos (0U) 8783 #define TIM_CCER_CC1E_Msk (0x1UL << TIM_CCER_CC1E_Pos) /*!< 0x00000001 */ 8784 #define TIM_CCER_CC1E TIM_CCER_CC1E_Msk /*!<Capture/Compare 1 output enable */ 8785 #define TIM_CCER_CC1P_Pos (1U) 8786 #define TIM_CCER_CC1P_Msk (0x1UL << TIM_CCER_CC1P_Pos) /*!< 0x00000002 */ 8787 #define TIM_CCER_CC1P TIM_CCER_CC1P_Msk /*!<Capture/Compare 1 output Polarity */ 8788 #define TIM_CCER_CC1NE_Pos (2U) 8789 #define TIM_CCER_CC1NE_Msk (0x1UL << TIM_CCER_CC1NE_Pos) /*!< 0x00000004 */ 8790 #define TIM_CCER_CC1NE TIM_CCER_CC1NE_Msk /*!<Capture/Compare 1 Complementary output enable */ 8791 #define TIM_CCER_CC1NP_Pos (3U) 8792 #define TIM_CCER_CC1NP_Msk (0x1UL << TIM_CCER_CC1NP_Pos) /*!< 0x00000008 */ 8793 #define TIM_CCER_CC1NP TIM_CCER_CC1NP_Msk /*!<Capture/Compare 1 Complementary output Polarity */ 8794 #define TIM_CCER_CC2E_Pos (4U) 8795 #define TIM_CCER_CC2E_Msk (0x1UL << TIM_CCER_CC2E_Pos) /*!< 0x00000010 */ 8796 #define TIM_CCER_CC2E TIM_CCER_CC2E_Msk /*!<Capture/Compare 2 output enable */ 8797 #define TIM_CCER_CC2P_Pos (5U) 8798 #define TIM_CCER_CC2P_Msk (0x1UL << TIM_CCER_CC2P_Pos) /*!< 0x00000020 */ 8799 #define TIM_CCER_CC2P TIM_CCER_CC2P_Msk /*!<Capture/Compare 2 output Polarity */ 8800 #define TIM_CCER_CC2NE_Pos (6U) 8801 #define TIM_CCER_CC2NE_Msk (0x1UL << TIM_CCER_CC2NE_Pos) /*!< 0x00000040 */ 8802 #define TIM_CCER_CC2NE TIM_CCER_CC2NE_Msk /*!<Capture/Compare 2 Complementary output enable */ 8803 #define TIM_CCER_CC2NP_Pos (7U) 8804 #define TIM_CCER_CC2NP_Msk (0x1UL << TIM_CCER_CC2NP_Pos) /*!< 0x00000080 */ 8805 #define TIM_CCER_CC2NP TIM_CCER_CC2NP_Msk /*!<Capture/Compare 2 Complementary output Polarity */ 8806 #define TIM_CCER_CC3E_Pos (8U) 8807 #define TIM_CCER_CC3E_Msk (0x1UL << TIM_CCER_CC3E_Pos) /*!< 0x00000100 */ 8808 #define TIM_CCER_CC3E TIM_CCER_CC3E_Msk /*!<Capture/Compare 3 output enable */ 8809 #define TIM_CCER_CC3P_Pos (9U) 8810 #define TIM_CCER_CC3P_Msk (0x1UL << TIM_CCER_CC3P_Pos) /*!< 0x00000200 */ 8811 #define TIM_CCER_CC3P TIM_CCER_CC3P_Msk /*!<Capture/Compare 3 output Polarity */ 8812 #define TIM_CCER_CC3NE_Pos (10U) 8813 #define TIM_CCER_CC3NE_Msk (0x1UL << TIM_CCER_CC3NE_Pos) /*!< 0x00000400 */ 8814 #define TIM_CCER_CC3NE TIM_CCER_CC3NE_Msk /*!<Capture/Compare 3 Complementary output enable */ 8815 #define TIM_CCER_CC3NP_Pos (11U) 8816 #define TIM_CCER_CC3NP_Msk (0x1UL << TIM_CCER_CC3NP_Pos) /*!< 0x00000800 */ 8817 #define TIM_CCER_CC3NP TIM_CCER_CC3NP_Msk /*!<Capture/Compare 3 Complementary output Polarity */ 8818 #define TIM_CCER_CC4E_Pos (12U) 8819 #define TIM_CCER_CC4E_Msk (0x1UL << TIM_CCER_CC4E_Pos) /*!< 0x00001000 */ 8820 #define TIM_CCER_CC4E TIM_CCER_CC4E_Msk /*!<Capture/Compare 4 output enable */ 8821 #define TIM_CCER_CC4P_Pos (13U) 8822 #define TIM_CCER_CC4P_Msk (0x1UL << TIM_CCER_CC4P_Pos) /*!< 0x00002000 */ 8823 #define TIM_CCER_CC4P TIM_CCER_CC4P_Msk /*!<Capture/Compare 4 output Polarity */ 8824 #define TIM_CCER_CC4NP_Pos (15U) 8825 #define TIM_CCER_CC4NP_Msk (0x1UL << TIM_CCER_CC4NP_Pos) /*!< 0x00008000 */ 8826 #define TIM_CCER_CC4NP TIM_CCER_CC4NP_Msk /*!<Capture/Compare 4 Complementary output Polarity */ 8827 #define TIM_CCER_CC5E_Pos (16U) 8828 #define TIM_CCER_CC5E_Msk (0x1UL << TIM_CCER_CC5E_Pos) /*!< 0x00010000 */ 8829 #define TIM_CCER_CC5E TIM_CCER_CC5E_Msk /*!<Capture/Compare 5 output enable */ 8830 #define TIM_CCER_CC5P_Pos (17U) 8831 #define TIM_CCER_CC5P_Msk (0x1UL << TIM_CCER_CC5P_Pos) /*!< 0x00020000 */ 8832 #define TIM_CCER_CC5P TIM_CCER_CC5P_Msk /*!<Capture/Compare 5 output Polarity */ 8833 #define TIM_CCER_CC6E_Pos (20U) 8834 #define TIM_CCER_CC6E_Msk (0x1UL << TIM_CCER_CC6E_Pos) /*!< 0x00100000 */ 8835 #define TIM_CCER_CC6E TIM_CCER_CC6E_Msk /*!<Capture/Compare 6 output enable */ 8836 #define TIM_CCER_CC6P_Pos (21U) 8837 #define TIM_CCER_CC6P_Msk (0x1UL << TIM_CCER_CC6P_Pos) /*!< 0x00200000 */ 8838 #define TIM_CCER_CC6P TIM_CCER_CC6P_Msk /*!<Capture/Compare 6 output Polarity */ 8839 8840 /******************* Bit definition for TIM_CNT register ********************/ 8841 #define TIM_CNT_CNT_Pos (0U) 8842 #define TIM_CNT_CNT_Msk (0xFFFFFFFFUL << TIM_CNT_CNT_Pos) /*!< 0xFFFFFFFF */ 8843 #define TIM_CNT_CNT TIM_CNT_CNT_Msk /*!<Counter Value */ 8844 #define TIM_CNT_UIFCPY_Pos (31U) 8845 #define TIM_CNT_UIFCPY_Msk (0x1UL << TIM_CNT_UIFCPY_Pos) /*!< 0x80000000 */ 8846 #define TIM_CNT_UIFCPY TIM_CNT_UIFCPY_Msk /*!<Update interrupt flag copy (if UIFREMAP=1) */ 8847 8848 /******************* Bit definition for TIM_PSC register ********************/ 8849 #define TIM_PSC_PSC_Pos (0U) 8850 #define TIM_PSC_PSC_Msk (0xFFFFUL << TIM_PSC_PSC_Pos) /*!< 0x0000FFFF */ 8851 #define TIM_PSC_PSC TIM_PSC_PSC_Msk /*!<Prescaler Value */ 8852 8853 /******************* Bit definition for TIM_ARR register ********************/ 8854 #define TIM_ARR_ARR_Pos (0U) 8855 #define TIM_ARR_ARR_Msk (0xFFFFFFFFUL << TIM_ARR_ARR_Pos) /*!< 0xFFFFFFFF */ 8856 #define TIM_ARR_ARR TIM_ARR_ARR_Msk /*!<Actual auto-reload Value */ 8857 8858 /******************* Bit definition for TIM_RCR register ********************/ 8859 #define TIM_RCR_REP_Pos (0U) 8860 #define TIM_RCR_REP_Msk (0xFFFFUL << TIM_RCR_REP_Pos) /*!< 0x0000FFFF */ 8861 #define TIM_RCR_REP TIM_RCR_REP_Msk /*!<Repetition Counter Value */ 8862 8863 /******************* Bit definition for TIM_CCR1 register *******************/ 8864 #define TIM_CCR1_CCR1_Pos (0U) 8865 #define TIM_CCR1_CCR1_Msk (0xFFFFUL << TIM_CCR1_CCR1_Pos) /*!< 0x0000FFFF */ 8866 #define TIM_CCR1_CCR1 TIM_CCR1_CCR1_Msk /*!<Capture/Compare 1 Value */ 8867 8868 /******************* Bit definition for TIM_CCR2 register *******************/ 8869 #define TIM_CCR2_CCR2_Pos (0U) 8870 #define TIM_CCR2_CCR2_Msk (0xFFFFUL << TIM_CCR2_CCR2_Pos) /*!< 0x0000FFFF */ 8871 #define TIM_CCR2_CCR2 TIM_CCR2_CCR2_Msk /*!<Capture/Compare 2 Value */ 8872 8873 /******************* Bit definition for TIM_CCR3 register *******************/ 8874 #define TIM_CCR3_CCR3_Pos (0U) 8875 #define TIM_CCR3_CCR3_Msk (0xFFFFUL << TIM_CCR3_CCR3_Pos) /*!< 0x0000FFFF */ 8876 #define TIM_CCR3_CCR3 TIM_CCR3_CCR3_Msk /*!<Capture/Compare 3 Value */ 8877 8878 /******************* Bit definition for TIM_CCR4 register *******************/ 8879 #define TIM_CCR4_CCR4_Pos (0U) 8880 #define TIM_CCR4_CCR4_Msk (0xFFFFUL << TIM_CCR4_CCR4_Pos) /*!< 0x0000FFFF */ 8881 #define TIM_CCR4_CCR4 TIM_CCR4_CCR4_Msk /*!<Capture/Compare 4 Value */ 8882 8883 /******************* Bit definition for TIM_CCR5 register *******************/ 8884 #define TIM_CCR5_CCR5_Pos (0U) 8885 #define TIM_CCR5_CCR5_Msk (0xFFFFFFFFUL << TIM_CCR5_CCR5_Pos) /*!< 0xFFFFFFFF */ 8886 #define TIM_CCR5_CCR5 TIM_CCR5_CCR5_Msk /*!<Capture/Compare 5 Value */ 8887 #define TIM_CCR5_GC5C1_Pos (29U) 8888 #define TIM_CCR5_GC5C1_Msk (0x1UL << TIM_CCR5_GC5C1_Pos) /*!< 0x20000000 */ 8889 #define TIM_CCR5_GC5C1 TIM_CCR5_GC5C1_Msk /*!<Group Channel 5 and Channel 1 */ 8890 #define TIM_CCR5_GC5C2_Pos (30U) 8891 #define TIM_CCR5_GC5C2_Msk (0x1UL << TIM_CCR5_GC5C2_Pos) /*!< 0x40000000 */ 8892 #define TIM_CCR5_GC5C2 TIM_CCR5_GC5C2_Msk /*!<Group Channel 5 and Channel 2 */ 8893 #define TIM_CCR5_GC5C3_Pos (31U) 8894 #define TIM_CCR5_GC5C3_Msk (0x1UL << TIM_CCR5_GC5C3_Pos) /*!< 0x80000000 */ 8895 #define TIM_CCR5_GC5C3 TIM_CCR5_GC5C3_Msk /*!<Group Channel 5 and Channel 3 */ 8896 8897 /******************* Bit definition for TIM_CCR6 register *******************/ 8898 #define TIM_CCR6_CCR6_Pos (0U) 8899 #define TIM_CCR6_CCR6_Msk (0xFFFFUL << TIM_CCR6_CCR6_Pos) /*!< 0x0000FFFF */ 8900 #define TIM_CCR6_CCR6 TIM_CCR6_CCR6_Msk /*!<Capture/Compare 6 Value */ 8901 8902 /******************* Bit definition for TIM_BDTR register *******************/ 8903 #define TIM_BDTR_DTG_Pos (0U) 8904 #define TIM_BDTR_DTG_Msk (0xFFUL << TIM_BDTR_DTG_Pos) /*!< 0x000000FF */ 8905 #define TIM_BDTR_DTG TIM_BDTR_DTG_Msk /*!<DTG[0:7] bits (Dead-Time Generator set-up) */ 8906 #define TIM_BDTR_DTG_0 (0x01UL << TIM_BDTR_DTG_Pos) /*!< 0x00000001 */ 8907 #define TIM_BDTR_DTG_1 (0x02UL << TIM_BDTR_DTG_Pos) /*!< 0x00000002 */ 8908 #define TIM_BDTR_DTG_2 (0x04UL << TIM_BDTR_DTG_Pos) /*!< 0x00000004 */ 8909 #define TIM_BDTR_DTG_3 (0x08UL << TIM_BDTR_DTG_Pos) /*!< 0x00000008 */ 8910 #define TIM_BDTR_DTG_4 (0x10UL << TIM_BDTR_DTG_Pos) /*!< 0x00000010 */ 8911 #define TIM_BDTR_DTG_5 (0x20UL << TIM_BDTR_DTG_Pos) /*!< 0x00000020 */ 8912 #define TIM_BDTR_DTG_6 (0x40UL << TIM_BDTR_DTG_Pos) /*!< 0x00000040 */ 8913 #define TIM_BDTR_DTG_7 (0x80UL << TIM_BDTR_DTG_Pos) /*!< 0x00000080 */ 8914 8915 #define TIM_BDTR_LOCK_Pos (8U) 8916 #define TIM_BDTR_LOCK_Msk (0x3UL << TIM_BDTR_LOCK_Pos) /*!< 0x00000300 */ 8917 #define TIM_BDTR_LOCK TIM_BDTR_LOCK_Msk /*!<LOCK[1:0] bits (Lock Configuration) */ 8918 #define TIM_BDTR_LOCK_0 (0x1UL << TIM_BDTR_LOCK_Pos) /*!< 0x00000100 */ 8919 #define TIM_BDTR_LOCK_1 (0x2UL << TIM_BDTR_LOCK_Pos) /*!< 0x00000200 */ 8920 8921 #define TIM_BDTR_OSSI_Pos (10U) 8922 #define TIM_BDTR_OSSI_Msk (0x1UL << TIM_BDTR_OSSI_Pos) /*!< 0x00000400 */ 8923 #define TIM_BDTR_OSSI TIM_BDTR_OSSI_Msk /*!<Off-State Selection for Idle mode */ 8924 #define TIM_BDTR_OSSR_Pos (11U) 8925 #define TIM_BDTR_OSSR_Msk (0x1UL << TIM_BDTR_OSSR_Pos) /*!< 0x00000800 */ 8926 #define TIM_BDTR_OSSR TIM_BDTR_OSSR_Msk /*!<Off-State Selection for Run mode */ 8927 #define TIM_BDTR_BKE_Pos (12U) 8928 #define TIM_BDTR_BKE_Msk (0x1UL << TIM_BDTR_BKE_Pos) /*!< 0x00001000 */ 8929 #define TIM_BDTR_BKE TIM_BDTR_BKE_Msk /*!<Break enable for Break 1 */ 8930 #define TIM_BDTR_BKP_Pos (13U) 8931 #define TIM_BDTR_BKP_Msk (0x1UL << TIM_BDTR_BKP_Pos) /*!< 0x00002000 */ 8932 #define TIM_BDTR_BKP TIM_BDTR_BKP_Msk /*!<Break Polarity for Break 1 */ 8933 #define TIM_BDTR_AOE_Pos (14U) 8934 #define TIM_BDTR_AOE_Msk (0x1UL << TIM_BDTR_AOE_Pos) /*!< 0x00004000 */ 8935 #define TIM_BDTR_AOE TIM_BDTR_AOE_Msk /*!<Automatic Output enable */ 8936 #define TIM_BDTR_MOE_Pos (15U) 8937 #define TIM_BDTR_MOE_Msk (0x1UL << TIM_BDTR_MOE_Pos) /*!< 0x00008000 */ 8938 #define TIM_BDTR_MOE TIM_BDTR_MOE_Msk /*!<Main Output enable */ 8939 8940 #define TIM_BDTR_BKF_Pos (16U) 8941 #define TIM_BDTR_BKF_Msk (0xFUL << TIM_BDTR_BKF_Pos) /*!< 0x000F0000 */ 8942 #define TIM_BDTR_BKF TIM_BDTR_BKF_Msk /*!<Break Filter for Break 1 */ 8943 #define TIM_BDTR_BK2F_Pos (20U) 8944 #define TIM_BDTR_BK2F_Msk (0xFUL << TIM_BDTR_BK2F_Pos) /*!< 0x00F00000 */ 8945 #define TIM_BDTR_BK2F TIM_BDTR_BK2F_Msk /*!<Break Filter for Break 2 */ 8946 8947 #define TIM_BDTR_BK2E_Pos (24U) 8948 #define TIM_BDTR_BK2E_Msk (0x1UL << TIM_BDTR_BK2E_Pos) /*!< 0x01000000 */ 8949 #define TIM_BDTR_BK2E TIM_BDTR_BK2E_Msk /*!<Break enable for Break 2 */ 8950 #define TIM_BDTR_BK2P_Pos (25U) 8951 #define TIM_BDTR_BK2P_Msk (0x1UL << TIM_BDTR_BK2P_Pos) /*!< 0x02000000 */ 8952 #define TIM_BDTR_BK2P TIM_BDTR_BK2P_Msk /*!<Break Polarity for Break 2 */ 8953 8954 #define TIM_BDTR_BKDSRM_Pos (26U) 8955 #define TIM_BDTR_BKDSRM_Msk (0x1UL << TIM_BDTR_BKDSRM_Pos) /*!< 0x04000000 */ 8956 #define TIM_BDTR_BKDSRM TIM_BDTR_BKDSRM_Msk /*!<Break disarming/re-arming */ 8957 #define TIM_BDTR_BK2DSRM_Pos (27U) 8958 #define TIM_BDTR_BK2DSRM_Msk (0x1UL << TIM_BDTR_BK2DSRM_Pos) /*!< 0x08000000 */ 8959 #define TIM_BDTR_BK2DSRM TIM_BDTR_BK2DSRM_Msk /*!<Break2 disarming/re-arming */ 8960 8961 #define TIM_BDTR_BKBID_Pos (28U) 8962 #define TIM_BDTR_BKBID_Msk (0x1UL << TIM_BDTR_BKBID_Pos) /*!< 0x10000000 */ 8963 #define TIM_BDTR_BKBID TIM_BDTR_BKBID_Msk /*!<Break BIDirectional */ 8964 #define TIM_BDTR_BK2BID_Pos (29U) 8965 #define TIM_BDTR_BK2BID_Msk (0x1UL << TIM_BDTR_BK2BID_Pos) /*!< 0x20000000 */ 8966 #define TIM_BDTR_BK2BID TIM_BDTR_BK2BID_Msk /*!<Break2 BIDirectional */ 8967 8968 /******************* Bit definition for TIM_DCR register ********************/ 8969 #define TIM_DCR_DBA_Pos (0U) 8970 #define TIM_DCR_DBA_Msk (0x1FUL << TIM_DCR_DBA_Pos) /*!< 0x0000001F */ 8971 #define TIM_DCR_DBA TIM_DCR_DBA_Msk /*!<DBA[4:0] bits (DMA Base Address) */ 8972 #define TIM_DCR_DBA_0 (0x01UL << TIM_DCR_DBA_Pos) /*!< 0x00000001 */ 8973 #define TIM_DCR_DBA_1 (0x02UL << TIM_DCR_DBA_Pos) /*!< 0x00000002 */ 8974 #define TIM_DCR_DBA_2 (0x04UL << TIM_DCR_DBA_Pos) /*!< 0x00000004 */ 8975 #define TIM_DCR_DBA_3 (0x08UL << TIM_DCR_DBA_Pos) /*!< 0x00000008 */ 8976 #define TIM_DCR_DBA_4 (0x10UL << TIM_DCR_DBA_Pos) /*!< 0x00000010 */ 8977 8978 #define TIM_DCR_DBL_Pos (8U) 8979 #define TIM_DCR_DBL_Msk (0x1FUL << TIM_DCR_DBL_Pos) /*!< 0x00001F00 */ 8980 #define TIM_DCR_DBL TIM_DCR_DBL_Msk /*!<DBL[4:0] bits (DMA Burst Length) */ 8981 #define TIM_DCR_DBL_0 (0x01UL << TIM_DCR_DBL_Pos) /*!< 0x00000100 */ 8982 #define TIM_DCR_DBL_1 (0x02UL << TIM_DCR_DBL_Pos) /*!< 0x00000200 */ 8983 #define TIM_DCR_DBL_2 (0x04UL << TIM_DCR_DBL_Pos) /*!< 0x00000400 */ 8984 #define TIM_DCR_DBL_3 (0x08UL << TIM_DCR_DBL_Pos) /*!< 0x00000800 */ 8985 #define TIM_DCR_DBL_4 (0x10UL << TIM_DCR_DBL_Pos) /*!< 0x00001000 */ 8986 8987 /******************* Bit definition for TIM_DMAR register *******************/ 8988 #define TIM_DMAR_DMAB_Pos (0U) 8989 #define TIM_DMAR_DMAB_Msk (0xFFFFUL << TIM_DMAR_DMAB_Pos) /*!< 0x0000FFFF */ 8990 #define TIM_DMAR_DMAB TIM_DMAR_DMAB_Msk /*!<DMA register for burst accesses */ 8991 8992 /******************* Bit definition for TIM1_OR1 register *******************/ 8993 #define TIM1_OR1_OCREF_CLR_Pos (0U) 8994 #define TIM1_OR1_OCREF_CLR_Msk (0x3UL << TIM1_OR1_OCREF_CLR_Pos) /*!< 0x00000003 */ 8995 #define TIM1_OR1_OCREF_CLR TIM1_OR1_OCREF_CLR_Msk /*!< OCREF_CLR[1:0] input selection */ 8996 #define TIM1_OR1_OCREF_CLR_0 (0x1UL << TIM1_OR1_OCREF_CLR_Pos) /*!< 0x00000001 */ 8997 #define TIM1_OR1_OCREF_CLR_1 (0x2UL << TIM1_OR1_OCREF_CLR_Pos) /*!< 0x00000002 */ 8998 8999 /******************* Bit definition for TIM1_AF1 register *******************/ 9000 #define TIM1_AF1_BKINE_Pos (0U) 9001 #define TIM1_AF1_BKINE_Msk (0x1UL << TIM1_AF1_BKINE_Pos) /*!< 0x00000001 */ 9002 #define TIM1_AF1_BKINE TIM1_AF1_BKINE_Msk /*!<BRK BKIN input enable */ 9003 #define TIM1_AF1_BKCMP1E_Pos (1U) 9004 #define TIM1_AF1_BKCMP1E_Msk (0x1UL << TIM1_AF1_BKCMP1E_Pos) /*!< 0x00000002 */ 9005 #define TIM1_AF1_BKCMP1E TIM1_AF1_BKCMP1E_Msk /*!<BRK COMP1 enable */ 9006 #define TIM1_AF1_BKCMP2E_Pos (2U) 9007 #define TIM1_AF1_BKCMP2E_Msk (0x1UL << TIM1_AF1_BKCMP2E_Pos) /*!< 0x00000004 */ 9008 #define TIM1_AF1_BKCMP2E TIM1_AF1_BKCMP2E_Msk /*!<BRK COMP2 enable */ 9009 #define TIM1_AF1_BKCMP3E_Pos (3U) 9010 #define TIM1_AF1_BKCMP3E_Msk (0x1UL << TIM1_AF1_BKCMP3E_Pos) /*!< 0x00000008 */ 9011 #define TIM1_AF1_BKCMP3E TIM1_AF1_BKCMP3E_Msk /*!<BRK COMP3 enable */ 9012 #define TIM1_AF1_BKINP_Pos (9U) 9013 #define TIM1_AF1_BKINP_Msk (0x1UL << TIM1_AF1_BKINP_Pos) /*!< 0x00000200 */ 9014 #define TIM1_AF1_BKINP TIM1_AF1_BKINP_Msk /*!<BRK BKIN input polarity */ 9015 #define TIM1_AF1_BKCMP1P_Pos (10U) 9016 #define TIM1_AF1_BKCMP1P_Msk (0x1UL << TIM1_AF1_BKCMP1P_Pos) /*!< 0x00000400 */ 9017 #define TIM1_AF1_BKCMP1P TIM1_AF1_BKCMP1P_Msk /*!<BRK COMP1 input polarity */ 9018 #define TIM1_AF1_BKCMP2P_Pos (11U) 9019 #define TIM1_AF1_BKCMP2P_Msk (0x1UL << TIM1_AF1_BKCMP2P_Pos) /*!< 0x00000800 */ 9020 #define TIM1_AF1_BKCMP2P TIM1_AF1_BKCMP2P_Msk /*!<BRK COMP2 input polarity */ 9021 #define TIM1_AF1_BKCMP3P_Pos (12U) 9022 #define TIM1_AF1_BKCMP3P_Msk (0x1UL << TIM1_AF1_BKCMP3P_Pos) /*!< 0x00001000 */ 9023 #define TIM1_AF1_BKCMP3P TIM1_AF1_BKCMP3P_Msk /*!<BRK COMP3 input polarity */ 9024 9025 #define TIM1_AF1_ETRSEL_Pos (14U) 9026 #define TIM1_AF1_ETRSEL_Msk (0xFUL << TIM1_AF1_ETRSEL_Pos) /*!< 0x0003C000 */ 9027 #define TIM1_AF1_ETRSEL TIM1_AF1_ETRSEL_Msk /*!<ETRSEL[3:0] bits (TIM1 ETR source selection) */ 9028 #define TIM1_AF1_ETRSEL_0 (0x1UL << TIM1_AF1_ETRSEL_Pos) /*!< 0x00004000 */ 9029 #define TIM1_AF1_ETRSEL_1 (0x2UL << TIM1_AF1_ETRSEL_Pos) /*!< 0x00008000 */ 9030 #define TIM1_AF1_ETRSEL_2 (0x4UL << TIM1_AF1_ETRSEL_Pos) /*!< 0x00010000 */ 9031 #define TIM1_AF1_ETRSEL_3 (0x8UL << TIM1_AF1_ETRSEL_Pos) /*!< 0x00020000 */ 9032 9033 /******************* Bit definition for TIM1_AF2 register *******************/ 9034 #define TIM1_AF2_BK2INE_Pos (0U) 9035 #define TIM1_AF2_BK2INE_Msk (0x1UL << TIM1_AF2_BK2INE_Pos) /*!< 0x00000001 */ 9036 #define TIM1_AF2_BK2INE TIM1_AF2_BK2INE_Msk /*!<BRK2 BKIN2 input enable */ 9037 #define TIM1_AF2_BK2CMP1E_Pos (1U) 9038 #define TIM1_AF2_BK2CMP1E_Msk (0x1UL << TIM1_AF2_BK2CMP1E_Pos) /*!< 0x00000002 */ 9039 #define TIM1_AF2_BK2CMP1E TIM1_AF2_BK2CMP1E_Msk /*!<BRK2 COMP1 enable */ 9040 #define TIM1_AF2_BK2CMP2E_Pos (2U) 9041 #define TIM1_AF2_BK2CMP2E_Msk (0x1UL << TIM1_AF2_BK2CMP2E_Pos) /*!< 0x00000004 */ 9042 #define TIM1_AF2_BK2CMP2E TIM1_AF2_BK2CMP2E_Msk /*!<BRK2 COMP2 enable */ 9043 #define TIM1_AF2_BK2CMP3E_Pos (3U) 9044 #define TIM1_AF2_BK2CMP3E_Msk (0x1UL << TIM1_AF2_BK2CMP3E_Pos) /*!< 0x00000008 */ 9045 #define TIM1_AF2_BK2CMP3E TIM1_AF2_BK2CMP3E_Msk /*!<BRK2 COMP3 enable */ 9046 #define TIM1_AF2_BK2INP_Pos (9U) 9047 #define TIM1_AF2_BK2INP_Msk (0x1UL << TIM1_AF2_BK2INP_Pos) /*!< 0x00000200 */ 9048 #define TIM1_AF2_BK2INP TIM1_AF2_BK2INP_Msk /*!<BRK2 BKIN2 input polarity */ 9049 #define TIM1_AF2_BK2CMP1P_Pos (10U) 9050 #define TIM1_AF2_BK2CMP1P_Msk (0x1UL << TIM1_AF2_BK2CMP1P_Pos) /*!< 0x00000400 */ 9051 #define TIM1_AF2_BK2CMP1P TIM1_AF2_BK2CMP1P_Msk /*!<BRK2 COMP1 input polarity */ 9052 #define TIM1_AF2_BK2CMP2P_Pos (11U) 9053 #define TIM1_AF2_BK2CMP2P_Msk (0x1UL << TIM1_AF2_BK2CMP2P_Pos) /*!< 0x00000800 */ 9054 #define TIM1_AF2_BK2CMP2P TIM1_AF2_BK2CMP2P_Msk /*!<BRK2 COMP2 input polarity */ 9055 #define TIM1_AF2_BK2CMP3P_Pos (12U) 9056 #define TIM1_AF2_BK2CMP3P_Msk (0x1UL << TIM1_AF2_BK2CMP3P_Pos) /*!< 0x00001000 */ 9057 #define TIM1_AF2_BK2CMP3P TIM1_AF2_BK2CMP3P_Msk /*!<BRK2 COMP3 input polarity */ 9058 9059 /******************* Bit definition for TIM2_OR1 register *******************/ 9060 #define TIM2_OR1_OCREF_CLR_Pos (0U) 9061 #define TIM2_OR1_OCREF_CLR_Msk (0x3UL << TIM2_OR1_OCREF_CLR_Pos) /*!< 0x00000003 */ 9062 #define TIM2_OR1_OCREF_CLR TIM2_OR1_OCREF_CLR_Msk /*!< OCREF_CLR[1:0] input selection */ 9063 #define TIM2_OR1_OCREF_CLR_0 (0x1UL << TIM2_OR1_OCREF_CLR_Pos) /*!< 0x00000001 */ 9064 #define TIM2_OR1_OCREF_CLR_1 (0x2UL << TIM2_OR1_OCREF_CLR_Pos) /*!< 0x00000002 */ 9065 9066 /******************* Bit definition for TIM2_AF1 register *******************/ 9067 #define TIM2_AF1_ETRSEL_Pos (14U) 9068 #define TIM2_AF1_ETRSEL_Msk (0xFUL << TIM2_AF1_ETRSEL_Pos) /*!< 0x0003C000 */ 9069 #define TIM2_AF1_ETRSEL TIM2_AF1_ETRSEL_Msk /*!<ETRSEL[3:0] bits (TIM2 ETR source selection) */ 9070 #define TIM2_AF1_ETRSEL_0 (0x1UL << TIM2_AF1_ETRSEL_Pos) /*!< 0x00004000 */ 9071 #define TIM2_AF1_ETRSEL_1 (0x2UL << TIM2_AF1_ETRSEL_Pos) /*!< 0x00008000 */ 9072 #define TIM2_AF1_ETRSEL_2 (0x4UL << TIM2_AF1_ETRSEL_Pos) /*!< 0x00010000 */ 9073 #define TIM2_AF1_ETRSEL_3 (0x8UL << TIM2_AF1_ETRSEL_Pos) /*!< 0x00020000 */ 9074 9075 /******************* Bit definition for TIM3_OR1 register *******************/ 9076 #define TIM3_OR1_OCREF_CLR_Pos (0U) 9077 #define TIM3_OR1_OCREF_CLR_Msk (0x3UL << TIM3_OR1_OCREF_CLR_Pos) /*!< 0x00000003 */ 9078 #define TIM3_OR1_OCREF_CLR TIM3_OR1_OCREF_CLR_Msk /*!< OCREF_CLR[1:0] input selection */ 9079 #define TIM3_OR1_OCREF_CLR_0 (0x1UL << TIM3_OR1_OCREF_CLR_Pos) /*!< 0x00000001 */ 9080 #define TIM3_OR1_OCREF_CLR_1 (0x2UL << TIM3_OR1_OCREF_CLR_Pos) /*!< 0x00000002 */ 9081 9082 /******************* Bit definition for TIM3_AF1 register *******************/ 9083 #define TIM3_AF1_ETRSEL_Pos (14U) 9084 #define TIM3_AF1_ETRSEL_Msk (0xFUL << TIM3_AF1_ETRSEL_Pos) /*!< 0x0003C000 */ 9085 #define TIM3_AF1_ETRSEL TIM3_AF1_ETRSEL_Msk /*!<ETRSEL[3:0] bits (TIM3 ETR source selection) */ 9086 #define TIM3_AF1_ETRSEL_0 (0x1UL << TIM3_AF1_ETRSEL_Pos) /*!< 0x00004000 */ 9087 #define TIM3_AF1_ETRSEL_1 (0x2UL << TIM3_AF1_ETRSEL_Pos) /*!< 0x00008000 */ 9088 #define TIM3_AF1_ETRSEL_2 (0x4UL << TIM3_AF1_ETRSEL_Pos) /*!< 0x00010000 */ 9089 #define TIM3_AF1_ETRSEL_3 (0x8UL << TIM3_AF1_ETRSEL_Pos) /*!< 0x00020000 */ 9090 9091 /******************* Bit definition for TIM4_OR1 register *******************/ 9092 #define TIM4_OR1_OCREF_CLR_Pos (0U) 9093 #define TIM4_OR1_OCREF_CLR_Msk (0x3UL << TIM4_OR1_OCREF_CLR_Pos) /*!< 0x00000003 */ 9094 #define TIM4_OR1_OCREF_CLR TIM4_OR1_OCREF_CLR_Msk /*!< OCREF_CLR[1:0] input selection */ 9095 #define TIM4_OR1_OCREF_CLR_0 (0x1UL << TIM4_OR1_OCREF_CLR_Pos) /*!< 0x00000001 */ 9096 #define TIM4_OR1_OCREF_CLR_1 (0x2UL << TIM4_OR1_OCREF_CLR_Pos) /*!< 0x00000002 */ 9097 9098 /******************* Bit definition for TIM4_AF1 register *******************/ 9099 #define TIM4_AF1_ETRSEL_Pos (14U) 9100 #define TIM4_AF1_ETRSEL_Msk (0xFUL << TIM4_AF1_ETRSEL_Pos) /*!< 0x0003C000 */ 9101 #define TIM4_AF1_ETRSEL TIM4_AF1_ETRSEL_Msk /*!<ETRSEL[3:0] bits (TIM4 ETR source selection) */ 9102 #define TIM4_AF1_ETRSEL_0 (0x1UL << TIM4_AF1_ETRSEL_Pos) /*!< 0x00004000 */ 9103 #define TIM4_AF1_ETRSEL_1 (0x2UL << TIM4_AF1_ETRSEL_Pos) /*!< 0x00008000 */ 9104 #define TIM4_AF1_ETRSEL_2 (0x4UL << TIM4_AF1_ETRSEL_Pos) /*!< 0x00010000 */ 9105 #define TIM4_AF1_ETRSEL_3 (0x8UL << TIM4_AF1_ETRSEL_Pos) /*!< 0x00020000 */ 9106 9107 /******************* Bit definition for TIM14_AF1 register *******************/ 9108 #define TIM14_AF1_ETRSEL_Pos (14U) 9109 #define TIM14_AF1_ETRSEL_Msk (0xFUL << TIM14_AF1_ETRSEL_Pos) /*!< 0x0003C000 */ 9110 #define TIM14_AF1_ETRSEL TIM14_AF1_ETRSEL_Msk /*!<ETRSEL[3:0] bits (TIM14 ETR source selection) */ 9111 #define TIM14_AF1_ETRSEL_0 (0x1UL << TIM14_AF1_ETRSEL_Pos) /*!< 0x00004000 */ 9112 #define TIM14_AF1_ETRSEL_1 (0x2UL << TIM14_AF1_ETRSEL_Pos) /*!< 0x00008000 */ 9113 #define TIM14_AF1_ETRSEL_2 (0x4UL << TIM14_AF1_ETRSEL_Pos) /*!< 0x00010000 */ 9114 #define TIM14_AF1_ETRSEL_3 (0x8UL << TIM14_AF1_ETRSEL_Pos) /*!< 0x00020000 */ 9115 9116 /******************* Bit definition for TIM15_AF1 register ******************/ 9117 #define TIM15_AF1_BKINE_Pos (0U) 9118 #define TIM15_AF1_BKINE_Msk (0x1UL << TIM15_AF1_BKINE_Pos) /*!< 0x00000001 */ 9119 #define TIM15_AF1_BKINE TIM15_AF1_BKINE_Msk /*!<BRK BKIN input enable */ 9120 #define TIM15_AF1_BKCMP1E_Pos (1U) 9121 #define TIM15_AF1_BKCMP1E_Msk (0x1UL << TIM15_AF1_BKCMP1E_Pos) /*!< 0x00000002 */ 9122 #define TIM15_AF1_BKCMP1E TIM15_AF1_BKCMP1E_Msk /*!<BRK COMP1 enable */ 9123 #define TIM15_AF1_BKCMP2E_Pos (2U) 9124 #define TIM15_AF1_BKCMP2E_Msk (0x1UL << TIM15_AF1_BKCMP2E_Pos) /*!< 0x00000004 */ 9125 #define TIM15_AF1_BKCMP2E TIM15_AF1_BKCMP2E_Msk /*!<BRK COMP2 enable */ 9126 #define TIM15_AF1_BKCMP3E_Pos (3U) 9127 #define TIM15_AF1_BKCMP3E_Msk (0x1UL << TIM15_AF1_BKCMP3E_Pos) /*!< 0x00000008 */ 9128 #define TIM15_AF1_BKCMP3E TIM15_AF1_BKCMP3E_Msk /*!<BRK COMP3 enable */ 9129 #define TIM15_AF1_BKINP_Pos (9U) 9130 #define TIM15_AF1_BKINP_Msk (0x1UL << TIM15_AF1_BKINP_Pos) /*!< 0x00000200 */ 9131 #define TIM15_AF1_BKINP TIM15_AF1_BKINP_Msk /*!<BRK BKIN input polarity */ 9132 #define TIM15_AF1_BKCMP1P_Pos (10U) 9133 #define TIM15_AF1_BKCMP1P_Msk (0x1UL << TIM15_AF1_BKCMP1P_Pos) /*!< 0x00000400 */ 9134 #define TIM15_AF1_BKCMP1P TIM15_AF1_BKCMP1P_Msk /*!<BRK COMP1 input polarity */ 9135 #define TIM15_AF1_BKCMP2P_Pos (11U) 9136 #define TIM15_AF1_BKCMP2P_Msk (0x1UL << TIM15_AF1_BKCMP2P_Pos) /*!< 0x00000800 */ 9137 #define TIM15_AF1_BKCMP2P TIM15_AF1_BKCMP2P_Msk /*!<BRK COMP2 input polarity */ 9138 #define TIM15_AF1_BKCMP3P_Pos (12U) 9139 #define TIM15_AF1_BKCMP3P_Msk (0x1UL << TIM15_AF1_BKCMP3P_Pos) /*!< 0x00000010 */ 9140 #define TIM15_AF1_BKCMP3P TIM15_AF1_BKCMP3P_Msk /*!<BRK COMP3 input polarity */ 9141 9142 /******************* Bit definition for TIM16_AF1 register ******************/ 9143 #define TIM16_AF1_BKINE_Pos (0U) 9144 #define TIM16_AF1_BKINE_Msk (0x1UL << TIM16_AF1_BKINE_Pos) /*!< 0x00000001 */ 9145 #define TIM16_AF1_BKINE TIM16_AF1_BKINE_Msk /*!<BRK BKIN input enable */ 9146 #define TIM16_AF1_BKCMP1E_Pos (1U) 9147 #define TIM16_AF1_BKCMP1E_Msk (0x1UL << TIM16_AF1_BKCMP1E_Pos) /*!< 0x00000002 */ 9148 #define TIM16_AF1_BKCMP1E TIM16_AF1_BKCMP1E_Msk /*!<BRK COMP1 enable */ 9149 #define TIM16_AF1_BKCMP2E_Pos (2U) 9150 #define TIM16_AF1_BKCMP2E_Msk (0x1UL << TIM16_AF1_BKCMP2E_Pos) /*!< 0x00000004 */ 9151 #define TIM16_AF1_BKCMP2E TIM16_AF1_BKCMP2E_Msk /*!<BRK COMP2 enable */ 9152 #define TIM16_AF1_BKCMP3E_Pos (3U) 9153 #define TIM16_AF1_BKCMP3E_Msk (0x1UL << TIM16_AF1_BKCMP3E_Pos) /*!< 0x00000008 */ 9154 #define TIM16_AF1_BKCMP3E TIM16_AF1_BKCMP3E_Msk /*!<BRK COMP3 enable */ 9155 #define TIM16_AF1_BKINP_Pos (9U) 9156 #define TIM16_AF1_BKINP_Msk (0x1UL << TIM16_AF1_BKINP_Pos) /*!< 0x00000200 */ 9157 #define TIM16_AF1_BKINP TIM16_AF1_BKINP_Msk /*!<BRK BKIN input polarity */ 9158 #define TIM16_AF1_BKCMP1P_Pos (10U) 9159 #define TIM16_AF1_BKCMP1P_Msk (0x1UL << TIM16_AF1_BKCMP1P_Pos) /*!< 0x00000400 */ 9160 #define TIM16_AF1_BKCMP1P TIM16_AF1_BKCMP1P_Msk /*!<BRK COMP1 input polarity */ 9161 #define TIM16_AF1_BKCMP2P_Pos (11U) 9162 #define TIM16_AF1_BKCMP2P_Msk (0x1UL << TIM16_AF1_BKCMP2P_Pos) /*!< 0x00000800 */ 9163 #define TIM16_AF1_BKCMP2P TIM16_AF1_BKCMP2P_Msk /*!<BRK COMP2 input polarity */ 9164 #define TIM16_AF1_BKCMP3P_Pos (12U) 9165 #define TIM16_AF1_BKCMP3P_Msk (0x1UL << TIM16_AF1_BKCMP3P_Pos) /*!< 0x00000010 */ 9166 #define TIM16_AF1_BKCMP3P TIM16_AF1_BKCMP3P_Msk /*!<BRK COMP3 input polarity */ 9167 9168 /******************* Bit definition for TIM17_AF1 register ******************/ 9169 #define TIM17_AF1_BKINE_Pos (0U) 9170 #define TIM17_AF1_BKINE_Msk (0x1UL << TIM17_AF1_BKINE_Pos) /*!< 0x00000001 */ 9171 #define TIM17_AF1_BKINE TIM17_AF1_BKINE_Msk /*!<BRK BKIN input enable */ 9172 #define TIM17_AF1_BKCMP1E_Pos (1U) 9173 #define TIM17_AF1_BKCMP1E_Msk (0x1UL << TIM17_AF1_BKCMP1E_Pos) /*!< 0x00000002 */ 9174 #define TIM17_AF1_BKCMP1E TIM17_AF1_BKCMP1E_Msk /*!<BRK COMP1 enable */ 9175 #define TIM17_AF1_BKCMP2E_Pos (2U) 9176 #define TIM17_AF1_BKCMP2E_Msk (0x1UL << TIM17_AF1_BKCMP2E_Pos) /*!< 0x00000004 */ 9177 #define TIM17_AF1_BKCMP2E TIM17_AF1_BKCMP2E_Msk /*!<BRK COMP2 enable */ 9178 #define TIM17_AF1_BKCMP3E_Pos (3U) 9179 #define TIM17_AF1_BKCMP3E_Msk (0x1UL << TIM17_AF1_BKCMP3E_Pos) /*!< 0x00000008 */ 9180 #define TIM17_AF1_BKCMP3E TIM17_AF1_BKCMP3E_Msk /*!<BRK COMP3 enable */ 9181 #define TIM17_AF1_BKINP_Pos (9U) 9182 #define TIM17_AF1_BKINP_Msk (0x1UL << TIM17_AF1_BKINP_Pos) /*!< 0x00000200 */ 9183 #define TIM17_AF1_BKINP TIM17_AF1_BKINP_Msk /*!<BRK BKIN input polarity */ 9184 #define TIM17_AF1_BKCMP1P_Pos (10U) 9185 #define TIM17_AF1_BKCMP1P_Msk (0x1UL << TIM17_AF1_BKCMP1P_Pos) /*!< 0x00000400 */ 9186 #define TIM17_AF1_BKCMP1P TIM17_AF1_BKCMP1P_Msk /*!<BRK COMP1 input polarity */ 9187 #define TIM17_AF1_BKCMP2P_Pos (11U) 9188 #define TIM17_AF1_BKCMP2P_Msk (0x1UL << TIM17_AF1_BKCMP2P_Pos) /*!< 0x00000800 */ 9189 #define TIM17_AF1_BKCMP2P TIM17_AF1_BKCMP2P_Msk /*!<BRK COMP2 input polarity */ 9190 #define TIM17_AF1_BKCMP3P_Pos (12U) 9191 #define TIM17_AF1_BKCMP3P_Msk (0x1UL << TIM17_AF1_BKCMP3P_Pos) /*!< 0x00000010 */ 9192 #define TIM17_AF1_BKCMP3P TIM17_AF1_BKCMP3P_Msk /*!<BRK COMP3 input polarity */ 9193 9194 /******************* Bit definition for TIM_TISEL register *********************/ 9195 #define TIM_TISEL_TI1SEL_Pos (0U) 9196 #define TIM_TISEL_TI1SEL_Msk (0xFUL << TIM_TISEL_TI1SEL_Pos) /*!< 0x0000000F */ 9197 #define TIM_TISEL_TI1SEL TIM_TISEL_TI1SEL_Msk /*!<TI1SEL[3:0] bits (TIM TI1 SEL)*/ 9198 #define TIM_TISEL_TI1SEL_0 (0x1UL << TIM_TISEL_TI1SEL_Pos) /*!< 0x00000001 */ 9199 #define TIM_TISEL_TI1SEL_1 (0x2UL << TIM_TISEL_TI1SEL_Pos) /*!< 0x00000002 */ 9200 #define TIM_TISEL_TI1SEL_2 (0x4UL << TIM_TISEL_TI1SEL_Pos) /*!< 0x00000004 */ 9201 #define TIM_TISEL_TI1SEL_3 (0x8UL << TIM_TISEL_TI1SEL_Pos) /*!< 0x00000008 */ 9202 9203 #define TIM_TISEL_TI2SEL_Pos (8U) 9204 #define TIM_TISEL_TI2SEL_Msk (0xFUL << TIM_TISEL_TI2SEL_Pos) /*!< 0x00000F00 */ 9205 #define TIM_TISEL_TI2SEL TIM_TISEL_TI2SEL_Msk /*!<TI2SEL[3:0] bits (TIM TI2 SEL)*/ 9206 #define TIM_TISEL_TI2SEL_0 (0x1UL << TIM_TISEL_TI2SEL_Pos) /*!< 0x00000100 */ 9207 #define TIM_TISEL_TI2SEL_1 (0x2UL << TIM_TISEL_TI2SEL_Pos) /*!< 0x00000200 */ 9208 #define TIM_TISEL_TI2SEL_2 (0x4UL << TIM_TISEL_TI2SEL_Pos) /*!< 0x00000400 */ 9209 #define TIM_TISEL_TI2SEL_3 (0x8UL << TIM_TISEL_TI2SEL_Pos) /*!< 0x00000800 */ 9210 9211 #define TIM_TISEL_TI3SEL_Pos (16U) 9212 #define TIM_TISEL_TI3SEL_Msk (0xFUL << TIM_TISEL_TI3SEL_Pos) /*!< 0x000F0000 */ 9213 #define TIM_TISEL_TI3SEL TIM_TISEL_TI3SEL_Msk /*!<TI3SEL[3:0] bits (TIM TI3 SEL)*/ 9214 #define TIM_TISEL_TI3SEL_0 (0x1UL << TIM_TISEL_TI3SEL_Pos) /*!< 0x00010000 */ 9215 #define TIM_TISEL_TI3SEL_1 (0x2UL << TIM_TISEL_TI3SEL_Pos) /*!< 0x00020000 */ 9216 #define TIM_TISEL_TI3SEL_2 (0x4UL << TIM_TISEL_TI3SEL_Pos) /*!< 0x00040000 */ 9217 #define TIM_TISEL_TI3SEL_3 (0x8UL << TIM_TISEL_TI3SEL_Pos) /*!< 0x00080000 */ 9218 9219 #define TIM_TISEL_TI4SEL_Pos (24U) 9220 #define TIM_TISEL_TI4SEL_Msk (0xFUL << TIM_TISEL_TI4SEL_Pos) /*!< 0x0F000000 */ 9221 #define TIM_TISEL_TI4SEL TIM_TISEL_TI4SEL_Msk /*!<TI4SEL[3:0] bits (TIM TI4 SEL)*/ 9222 #define TIM_TISEL_TI4SEL_0 (0x1UL << TIM_TISEL_TI4SEL_Pos) /*!< 0x01000000 */ 9223 #define TIM_TISEL_TI4SEL_1 (0x2UL << TIM_TISEL_TI4SEL_Pos) /*!< 0x02000000 */ 9224 #define TIM_TISEL_TI4SEL_2 (0x4UL << TIM_TISEL_TI4SEL_Pos) /*!< 0x04000000 */ 9225 #define TIM_TISEL_TI4SEL_3 (0x8UL << TIM_TISEL_TI4SEL_Pos) /*!< 0x08000000 */ 9226 9227 /******************************************************************************/ 9228 /* */ 9229 /* Low Power Timer (LPTIM) */ 9230 /* */ 9231 /******************************************************************************/ 9232 /****************** Bit definition for LPTIM_ISR register *******************/ 9233 #define LPTIM_ISR_CMPM_Pos (0U) 9234 #define LPTIM_ISR_CMPM_Msk (0x1UL << LPTIM_ISR_CMPM_Pos) /*!< 0x00000001 */ 9235 #define LPTIM_ISR_CMPM LPTIM_ISR_CMPM_Msk /*!< Compare match */ 9236 #define LPTIM_ISR_ARRM_Pos (1U) 9237 #define LPTIM_ISR_ARRM_Msk (0x1UL << LPTIM_ISR_ARRM_Pos) /*!< 0x00000002 */ 9238 #define LPTIM_ISR_ARRM LPTIM_ISR_ARRM_Msk /*!< Autoreload match */ 9239 #define LPTIM_ISR_EXTTRIG_Pos (2U) 9240 #define LPTIM_ISR_EXTTRIG_Msk (0x1UL << LPTIM_ISR_EXTTRIG_Pos) /*!< 0x00000004 */ 9241 #define LPTIM_ISR_EXTTRIG LPTIM_ISR_EXTTRIG_Msk /*!< External trigger edge event */ 9242 #define LPTIM_ISR_CMPOK_Pos (3U) 9243 #define LPTIM_ISR_CMPOK_Msk (0x1UL << LPTIM_ISR_CMPOK_Pos) /*!< 0x00000008 */ 9244 #define LPTIM_ISR_CMPOK LPTIM_ISR_CMPOK_Msk /*!< Compare register update OK */ 9245 #define LPTIM_ISR_ARROK_Pos (4U) 9246 #define LPTIM_ISR_ARROK_Msk (0x1UL << LPTIM_ISR_ARROK_Pos) /*!< 0x00000010 */ 9247 #define LPTIM_ISR_ARROK LPTIM_ISR_ARROK_Msk /*!< Autoreload register update OK */ 9248 #define LPTIM_ISR_UP_Pos (5U) 9249 #define LPTIM_ISR_UP_Msk (0x1UL << LPTIM_ISR_UP_Pos) /*!< 0x00000020 */ 9250 #define LPTIM_ISR_UP LPTIM_ISR_UP_Msk /*!< Counter direction change down to up */ 9251 #define LPTIM_ISR_DOWN_Pos (6U) 9252 #define LPTIM_ISR_DOWN_Msk (0x1UL << LPTIM_ISR_DOWN_Pos) /*!< 0x00000040 */ 9253 #define LPTIM_ISR_DOWN LPTIM_ISR_DOWN_Msk /*!< Counter direction change up to down */ 9254 9255 /****************** Bit definition for LPTIM_ICR register *******************/ 9256 #define LPTIM_ICR_CMPMCF_Pos (0U) 9257 #define LPTIM_ICR_CMPMCF_Msk (0x1UL << LPTIM_ICR_CMPMCF_Pos) /*!< 0x00000001 */ 9258 #define LPTIM_ICR_CMPMCF LPTIM_ICR_CMPMCF_Msk /*!< Compare match Clear Flag */ 9259 #define LPTIM_ICR_ARRMCF_Pos (1U) 9260 #define LPTIM_ICR_ARRMCF_Msk (0x1UL << LPTIM_ICR_ARRMCF_Pos) /*!< 0x00000002 */ 9261 #define LPTIM_ICR_ARRMCF LPTIM_ICR_ARRMCF_Msk /*!< Autoreload match Clear Flag */ 9262 #define LPTIM_ICR_EXTTRIGCF_Pos (2U) 9263 #define LPTIM_ICR_EXTTRIGCF_Msk (0x1UL << LPTIM_ICR_EXTTRIGCF_Pos) /*!< 0x00000004 */ 9264 #define LPTIM_ICR_EXTTRIGCF LPTIM_ICR_EXTTRIGCF_Msk /*!< External trigger edge event Clear Flag */ 9265 #define LPTIM_ICR_CMPOKCF_Pos (3U) 9266 #define LPTIM_ICR_CMPOKCF_Msk (0x1UL << LPTIM_ICR_CMPOKCF_Pos) /*!< 0x00000008 */ 9267 #define LPTIM_ICR_CMPOKCF LPTIM_ICR_CMPOKCF_Msk /*!< Compare register update OK Clear Flag */ 9268 #define LPTIM_ICR_ARROKCF_Pos (4U) 9269 #define LPTIM_ICR_ARROKCF_Msk (0x1UL << LPTIM_ICR_ARROKCF_Pos) /*!< 0x00000010 */ 9270 #define LPTIM_ICR_ARROKCF LPTIM_ICR_ARROKCF_Msk /*!< Autoreload register update OK Clear Flag */ 9271 #define LPTIM_ICR_UPCF_Pos (5U) 9272 #define LPTIM_ICR_UPCF_Msk (0x1UL << LPTIM_ICR_UPCF_Pos) /*!< 0x00000020 */ 9273 #define LPTIM_ICR_UPCF LPTIM_ICR_UPCF_Msk /*!< Counter direction change down to up Clear Flag */ 9274 #define LPTIM_ICR_DOWNCF_Pos (6U) 9275 #define LPTIM_ICR_DOWNCF_Msk (0x1UL << LPTIM_ICR_DOWNCF_Pos) /*!< 0x00000040 */ 9276 #define LPTIM_ICR_DOWNCF LPTIM_ICR_DOWNCF_Msk /*!< Counter direction change up to down Clear Flag */ 9277 9278 /****************** Bit definition for LPTIM_IER register ********************/ 9279 #define LPTIM_IER_CMPMIE_Pos (0U) 9280 #define LPTIM_IER_CMPMIE_Msk (0x1UL << LPTIM_IER_CMPMIE_Pos) /*!< 0x00000001 */ 9281 #define LPTIM_IER_CMPMIE LPTIM_IER_CMPMIE_Msk /*!< Compare match Interrupt Enable */ 9282 #define LPTIM_IER_ARRMIE_Pos (1U) 9283 #define LPTIM_IER_ARRMIE_Msk (0x1UL << LPTIM_IER_ARRMIE_Pos) /*!< 0x00000002 */ 9284 #define LPTIM_IER_ARRMIE LPTIM_IER_ARRMIE_Msk /*!< Autoreload match Interrupt Enable */ 9285 #define LPTIM_IER_EXTTRIGIE_Pos (2U) 9286 #define LPTIM_IER_EXTTRIGIE_Msk (0x1UL << LPTIM_IER_EXTTRIGIE_Pos) /*!< 0x00000004 */ 9287 #define LPTIM_IER_EXTTRIGIE LPTIM_IER_EXTTRIGIE_Msk /*!< External trigger edge event Interrupt Enable */ 9288 #define LPTIM_IER_CMPOKIE_Pos (3U) 9289 #define LPTIM_IER_CMPOKIE_Msk (0x1UL << LPTIM_IER_CMPOKIE_Pos) /*!< 0x00000008 */ 9290 #define LPTIM_IER_CMPOKIE LPTIM_IER_CMPOKIE_Msk /*!< Compare register update OK Interrupt Enable */ 9291 #define LPTIM_IER_ARROKIE_Pos (4U) 9292 #define LPTIM_IER_ARROKIE_Msk (0x1UL << LPTIM_IER_ARROKIE_Pos) /*!< 0x00000010 */ 9293 #define LPTIM_IER_ARROKIE LPTIM_IER_ARROKIE_Msk /*!< Autoreload register update OK Interrupt Enable */ 9294 #define LPTIM_IER_UPIE_Pos (5U) 9295 #define LPTIM_IER_UPIE_Msk (0x1UL << LPTIM_IER_UPIE_Pos) /*!< 0x00000020 */ 9296 #define LPTIM_IER_UPIE LPTIM_IER_UPIE_Msk /*!< Counter direction change down to up Interrupt Enable */ 9297 #define LPTIM_IER_DOWNIE_Pos (6U) 9298 #define LPTIM_IER_DOWNIE_Msk (0x1UL << LPTIM_IER_DOWNIE_Pos) /*!< 0x00000040 */ 9299 #define LPTIM_IER_DOWNIE LPTIM_IER_DOWNIE_Msk /*!< Counter direction change up to down Interrupt Enable */ 9300 9301 /****************** Bit definition for LPTIM_CFGR register *******************/ 9302 #define LPTIM_CFGR_CKSEL_Pos (0U) 9303 #define LPTIM_CFGR_CKSEL_Msk (0x1UL << LPTIM_CFGR_CKSEL_Pos) /*!< 0x00000001 */ 9304 #define LPTIM_CFGR_CKSEL LPTIM_CFGR_CKSEL_Msk /*!< Clock selector */ 9305 9306 #define LPTIM_CFGR_CKPOL_Pos (1U) 9307 #define LPTIM_CFGR_CKPOL_Msk (0x3UL << LPTIM_CFGR_CKPOL_Pos) /*!< 0x00000006 */ 9308 #define LPTIM_CFGR_CKPOL LPTIM_CFGR_CKPOL_Msk /*!< CKPOL[1:0] bits (Clock polarity) */ 9309 #define LPTIM_CFGR_CKPOL_0 (0x1UL << LPTIM_CFGR_CKPOL_Pos) /*!< 0x00000002 */ 9310 #define LPTIM_CFGR_CKPOL_1 (0x2UL << LPTIM_CFGR_CKPOL_Pos) /*!< 0x00000004 */ 9311 9312 #define LPTIM_CFGR_CKFLT_Pos (3U) 9313 #define LPTIM_CFGR_CKFLT_Msk (0x3UL << LPTIM_CFGR_CKFLT_Pos) /*!< 0x00000018 */ 9314 #define LPTIM_CFGR_CKFLT LPTIM_CFGR_CKFLT_Msk /*!< CKFLT[1:0] bits (Configurable digital filter for external clock) */ 9315 #define LPTIM_CFGR_CKFLT_0 (0x1UL << LPTIM_CFGR_CKFLT_Pos) /*!< 0x00000008 */ 9316 #define LPTIM_CFGR_CKFLT_1 (0x2UL << LPTIM_CFGR_CKFLT_Pos) /*!< 0x00000010 */ 9317 9318 #define LPTIM_CFGR_TRGFLT_Pos (6U) 9319 #define LPTIM_CFGR_TRGFLT_Msk (0x3UL << LPTIM_CFGR_TRGFLT_Pos) /*!< 0x000000C0 */ 9320 #define LPTIM_CFGR_TRGFLT LPTIM_CFGR_TRGFLT_Msk /*!< TRGFLT[1:0] bits (Configurable digital filter for trigger) */ 9321 #define LPTIM_CFGR_TRGFLT_0 (0x1UL << LPTIM_CFGR_TRGFLT_Pos) /*!< 0x00000040 */ 9322 #define LPTIM_CFGR_TRGFLT_1 (0x2UL << LPTIM_CFGR_TRGFLT_Pos) /*!< 0x00000080 */ 9323 9324 #define LPTIM_CFGR_PRESC_Pos (9U) 9325 #define LPTIM_CFGR_PRESC_Msk (0x7UL << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000E00 */ 9326 #define LPTIM_CFGR_PRESC LPTIM_CFGR_PRESC_Msk /*!< PRESC[2:0] bits (Clock prescaler) */ 9327 #define LPTIM_CFGR_PRESC_0 (0x1UL << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000200 */ 9328 #define LPTIM_CFGR_PRESC_1 (0x2UL << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000400 */ 9329 #define LPTIM_CFGR_PRESC_2 (0x4UL << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000800 */ 9330 9331 #define LPTIM_CFGR_TRIGSEL_Pos (13U) 9332 #define LPTIM_CFGR_TRIGSEL_Msk (0x7UL << LPTIM_CFGR_TRIGSEL_Pos) /*!< 0x0000E000 */ 9333 #define LPTIM_CFGR_TRIGSEL LPTIM_CFGR_TRIGSEL_Msk /*!< TRIGSEL[2:0]] bits (Trigger selector) */ 9334 #define LPTIM_CFGR_TRIGSEL_0 (0x1UL << LPTIM_CFGR_TRIGSEL_Pos) /*!< 0x00002000 */ 9335 #define LPTIM_CFGR_TRIGSEL_1 (0x2UL << LPTIM_CFGR_TRIGSEL_Pos) /*!< 0x00004000 */ 9336 #define LPTIM_CFGR_TRIGSEL_2 (0x4UL << LPTIM_CFGR_TRIGSEL_Pos) /*!< 0x00008000 */ 9337 9338 #define LPTIM_CFGR_TRIGEN_Pos (17U) 9339 #define LPTIM_CFGR_TRIGEN_Msk (0x3UL << LPTIM_CFGR_TRIGEN_Pos) /*!< 0x00060000 */ 9340 #define LPTIM_CFGR_TRIGEN LPTIM_CFGR_TRIGEN_Msk /*!< TRIGEN[1:0] bits (Trigger enable and polarity) */ 9341 #define LPTIM_CFGR_TRIGEN_0 (0x1UL << LPTIM_CFGR_TRIGEN_Pos) /*!< 0x00020000 */ 9342 #define LPTIM_CFGR_TRIGEN_1 (0x2UL << LPTIM_CFGR_TRIGEN_Pos) /*!< 0x00040000 */ 9343 9344 #define LPTIM_CFGR_TIMOUT_Pos (19U) 9345 #define LPTIM_CFGR_TIMOUT_Msk (0x1UL << LPTIM_CFGR_TIMOUT_Pos) /*!< 0x00080000 */ 9346 #define LPTIM_CFGR_TIMOUT LPTIM_CFGR_TIMOUT_Msk /*!< Timeout enable */ 9347 #define LPTIM_CFGR_WAVE_Pos (20U) 9348 #define LPTIM_CFGR_WAVE_Msk (0x1UL << LPTIM_CFGR_WAVE_Pos) /*!< 0x00100000 */ 9349 #define LPTIM_CFGR_WAVE LPTIM_CFGR_WAVE_Msk /*!< Waveform shape */ 9350 #define LPTIM_CFGR_WAVPOL_Pos (21U) 9351 #define LPTIM_CFGR_WAVPOL_Msk (0x1UL << LPTIM_CFGR_WAVPOL_Pos) /*!< 0x00200000 */ 9352 #define LPTIM_CFGR_WAVPOL LPTIM_CFGR_WAVPOL_Msk /*!< Waveform shape polarity */ 9353 #define LPTIM_CFGR_PRELOAD_Pos (22U) 9354 #define LPTIM_CFGR_PRELOAD_Msk (0x1UL << LPTIM_CFGR_PRELOAD_Pos) /*!< 0x00400000 */ 9355 #define LPTIM_CFGR_PRELOAD LPTIM_CFGR_PRELOAD_Msk /*!< Reg update mode */ 9356 #define LPTIM_CFGR_COUNTMODE_Pos (23U) 9357 #define LPTIM_CFGR_COUNTMODE_Msk (0x1UL << LPTIM_CFGR_COUNTMODE_Pos) /*!< 0x00800000 */ 9358 #define LPTIM_CFGR_COUNTMODE LPTIM_CFGR_COUNTMODE_Msk /*!< Counter mode enable */ 9359 #define LPTIM_CFGR_ENC_Pos (24U) 9360 #define LPTIM_CFGR_ENC_Msk (0x1UL << LPTIM_CFGR_ENC_Pos) /*!< 0x01000000 */ 9361 #define LPTIM_CFGR_ENC LPTIM_CFGR_ENC_Msk /*!< Encoder mode enable */ 9362 9363 /****************** Bit definition for LPTIM_CR register ********************/ 9364 #define LPTIM_CR_ENABLE_Pos (0U) 9365 #define LPTIM_CR_ENABLE_Msk (0x1UL << LPTIM_CR_ENABLE_Pos) /*!< 0x00000001 */ 9366 #define LPTIM_CR_ENABLE LPTIM_CR_ENABLE_Msk /*!< LPTIMer enable */ 9367 #define LPTIM_CR_SNGSTRT_Pos (1U) 9368 #define LPTIM_CR_SNGSTRT_Msk (0x1UL << LPTIM_CR_SNGSTRT_Pos) /*!< 0x00000002 */ 9369 #define LPTIM_CR_SNGSTRT LPTIM_CR_SNGSTRT_Msk /*!< Timer start in single mode */ 9370 #define LPTIM_CR_CNTSTRT_Pos (2U) 9371 #define LPTIM_CR_CNTSTRT_Msk (0x1UL << LPTIM_CR_CNTSTRT_Pos) /*!< 0x00000004 */ 9372 #define LPTIM_CR_CNTSTRT LPTIM_CR_CNTSTRT_Msk /*!< Timer start in continuous mode */ 9373 #define LPTIM_CR_COUNTRST_Pos (3U) 9374 #define LPTIM_CR_COUNTRST_Msk (0x1UL << LPTIM_CR_COUNTRST_Pos) /*!< 0x00000008 */ 9375 #define LPTIM_CR_COUNTRST LPTIM_CR_COUNTRST_Msk /*!< Counter reset */ 9376 #define LPTIM_CR_RSTARE_Pos (4U) 9377 #define LPTIM_CR_RSTARE_Msk (0x1UL << LPTIM_CR_RSTARE_Pos) /*!< 0x00000010 */ 9378 #define LPTIM_CR_RSTARE LPTIM_CR_RSTARE_Msk /*!< Reset after read enable */ 9379 9380 /****************** Bit definition for LPTIM_CMP register *******************/ 9381 #define LPTIM_CMP_CMP_Pos (0U) 9382 #define LPTIM_CMP_CMP_Msk (0xFFFFUL << LPTIM_CMP_CMP_Pos) /*!< 0x0000FFFF */ 9383 #define LPTIM_CMP_CMP LPTIM_CMP_CMP_Msk /*!< Compare register */ 9384 9385 /****************** Bit definition for LPTIM_ARR register *******************/ 9386 #define LPTIM_ARR_ARR_Pos (0U) 9387 #define LPTIM_ARR_ARR_Msk (0xFFFFUL << LPTIM_ARR_ARR_Pos) /*!< 0x0000FFFF */ 9388 #define LPTIM_ARR_ARR LPTIM_ARR_ARR_Msk /*!< Auto reload register */ 9389 9390 /****************** Bit definition for LPTIM_CNT register *******************/ 9391 #define LPTIM_CNT_CNT_Pos (0U) 9392 #define LPTIM_CNT_CNT_Msk (0xFFFFUL << LPTIM_CNT_CNT_Pos) /*!< 0x0000FFFF */ 9393 #define LPTIM_CNT_CNT LPTIM_CNT_CNT_Msk /*!< Counter register */ 9394 9395 /****************** Bit definition for LPTIM_CFGR2 register *******************/ 9396 #define LPTIM_CFGR2_IN1SEL_Pos (0U) 9397 #define LPTIM_CFGR2_IN1SEL_Msk (0xFUL << LPTIM_CFGR2_IN1SEL_Pos) /*!< 0x0000000F */ 9398 #define LPTIM_CFGR2_IN1SEL LPTIM_CFGR2_IN1SEL_Msk /*!< CFGR2[3:0] bits (INPUT1 selection) */ 9399 #define LPTIM_CFGR2_IN1SEL_0 (0x1UL << LPTIM_CFGR2_IN1SEL_Pos) /*!< 0x00000001 */ 9400 #define LPTIM_CFGR2_IN1SEL_1 (0x2UL << LPTIM_CFGR2_IN1SEL_Pos) /*!< 0x00000002 */ 9401 #define LPTIM_CFGR2_IN1SEL_2 (0x4UL << LPTIM_CFGR2_IN1SEL_Pos) /*!< 0x00000004 */ 9402 #define LPTIM_CFGR2_IN1SEL_3 (0x8UL << LPTIM_CFGR2_IN1SEL_Pos) /*!< 0x00000008 */ 9403 9404 #define LPTIM_CFGR2_IN2SEL_Pos (4U) 9405 #define LPTIM_CFGR2_IN2SEL_Msk (0xFUL << LPTIM_CFGR2_IN2SEL_Pos) /*!< 0x000000F0 */ 9406 #define LPTIM_CFGR2_IN2SEL LPTIM_CFGR2_IN2SEL_Msk /*!< CFGR2[7:4] bits (INPUT2 selection) */ 9407 #define LPTIM_CFGR2_IN2SEL_0 (0x1UL << LPTIM_CFGR2_IN2SEL_Pos) /*!< 0x00000010 */ 9408 #define LPTIM_CFGR2_IN2SEL_1 (0x2UL << LPTIM_CFGR2_IN2SEL_Pos) /*!< 0x00000020 */ 9409 #define LPTIM_CFGR2_IN2SEL_2 (0x4UL << LPTIM_CFGR2_IN2SEL_Pos) /*!< 0x00000040 */ 9410 #define LPTIM_CFGR2_IN2SEL_3 (0x8UL << LPTIM_CFGR2_IN2SEL_Pos) /*!< 0x00000080 */ 9411 9412 /******************************************************************************/ 9413 /* */ 9414 /* Analog Comparators (COMP) */ 9415 /* */ 9416 /******************************************************************************/ 9417 /********************** Bit definition for COMP_CSR register ****************/ 9418 #define COMP_CSR_EN_Pos (0U) 9419 #define COMP_CSR_EN_Msk (0x1UL << COMP_CSR_EN_Pos) /*!< 0x00000001 */ 9420 #define COMP_CSR_EN COMP_CSR_EN_Msk /*!< Comparator enable */ 9421 9422 #define COMP_CSR_INMSEL_Pos (4U) 9423 #define COMP_CSR_INMSEL_Msk (0xFUL << COMP_CSR_INMSEL_Pos) /*!< 0x000000F0 */ 9424 #define COMP_CSR_INMSEL COMP_CSR_INMSEL_Msk /*!< Comparator input minus selection */ 9425 #define COMP_CSR_INMSEL_0 (0x1UL << COMP_CSR_INMSEL_Pos) /*!< 0x00000010 */ 9426 #define COMP_CSR_INMSEL_1 (0x2UL << COMP_CSR_INMSEL_Pos) /*!< 0x00000020 */ 9427 #define COMP_CSR_INMSEL_2 (0x4UL << COMP_CSR_INMSEL_Pos) /*!< 0x00000040 */ 9428 #define COMP_CSR_INMSEL_3 (0x8UL << COMP_CSR_INMSEL_Pos) /*!< 0x00000080 */ 9429 9430 #define COMP_CSR_INPSEL_Pos (8U) 9431 #define COMP_CSR_INPSEL_Msk (0x3UL << COMP_CSR_INPSEL_Pos) /*!< 0x00000300 */ 9432 #define COMP_CSR_INPSEL COMP_CSR_INPSEL_Msk /*!< Comparator plus minus selection */ 9433 #define COMP_CSR_INPSEL_0 (0x1UL << COMP_CSR_INPSEL_Pos) /*!< 0x00000100 */ 9434 #define COMP_CSR_INPSEL_1 (0x2UL << COMP_CSR_INPSEL_Pos) /*!< 0x00000200 */ 9435 9436 #define COMP_CSR_WINMODE_Pos (11U) 9437 #define COMP_CSR_WINMODE_Msk (0x1UL << COMP_CSR_WINMODE_Pos) /*!< 0x00000800 */ 9438 #define COMP_CSR_WINMODE COMP_CSR_WINMODE_Msk /*!< Pair of comparators window mode. Bit intended to be used with COMP common instance (COMP_Common_TypeDef) */ 9439 #define COMP_CSR_WINOUT_Pos (14U) 9440 #define COMP_CSR_WINOUT_Msk (0x1UL << COMP_CSR_WINOUT_Pos) /*!< 0x00004000 */ 9441 #define COMP_CSR_WINOUT COMP_CSR_WINOUT_Msk /*!< Pair of comparators window output level. Bit intended to be used with COMP common instance (COMP_Common_TypeDef) */ 9442 9443 #define COMP_CSR_POLARITY_Pos (15U) 9444 #define COMP_CSR_POLARITY_Msk (0x1UL << COMP_CSR_POLARITY_Pos) /*!< 0x00008000 */ 9445 #define COMP_CSR_POLARITY COMP_CSR_POLARITY_Msk /*!< Comparator output polarity */ 9446 9447 #define COMP_CSR_HYST_Pos (16U) 9448 #define COMP_CSR_HYST_Msk (0x3UL << COMP_CSR_HYST_Pos) /*!< 0x00030000 */ 9449 #define COMP_CSR_HYST COMP_CSR_HYST_Msk /*!< Comparator input hysteresis */ 9450 #define COMP_CSR_HYST_0 (0x1UL << COMP_CSR_HYST_Pos) /*!< 0x00010000 */ 9451 #define COMP_CSR_HYST_1 (0x2UL << COMP_CSR_HYST_Pos) /*!< 0x00020000 */ 9452 9453 #define COMP_CSR_PWRMODE_Pos (18U) 9454 #define COMP_CSR_PWRMODE_Msk (0x3UL << COMP_CSR_PWRMODE_Pos) /*!< 0x000C0000 */ 9455 #define COMP_CSR_PWRMODE COMP_CSR_PWRMODE_Msk /*!< Comparator power mode */ 9456 #define COMP_CSR_PWRMODE_0 (0x1UL << COMP_CSR_PWRMODE_Pos) /*!< 0x00040000 */ 9457 #define COMP_CSR_PWRMODE_1 (0x2UL << COMP_CSR_PWRMODE_Pos) /*!< 0x00080000 */ 9458 9459 #define COMP_CSR_BLANKING_Pos (20U) 9460 #define COMP_CSR_BLANKING_Msk (0x1FUL << COMP_CSR_BLANKING_Pos) /*!< 0x01F00000 */ 9461 #define COMP_CSR_BLANKING COMP_CSR_BLANKING_Msk /*!< Comparator blanking source */ 9462 #define COMP_CSR_BLANKING_0 (0x01UL << COMP_CSR_BLANKING_Pos) /*!< 0x00100000 */ 9463 #define COMP_CSR_BLANKING_1 (0x02UL << COMP_CSR_BLANKING_Pos) /*!< 0x00200000 */ 9464 #define COMP_CSR_BLANKING_2 (0x04UL << COMP_CSR_BLANKING_Pos) /*!< 0x00400000 */ 9465 #define COMP_CSR_BLANKING_3 (0x08UL << COMP_CSR_BLANKING_Pos) /*!< 0x00800000 */ 9466 #define COMP_CSR_BLANKING_4 (0x10UL << COMP_CSR_BLANKING_Pos) /*!< 0x01000000 */ 9467 9468 #define COMP_CSR_VALUE_Pos (30U) 9469 #define COMP_CSR_VALUE_Msk (0x1UL << COMP_CSR_VALUE_Pos) /*!< 0x40000000 */ 9470 #define COMP_CSR_VALUE COMP_CSR_VALUE_Msk /*!< Comparator output level */ 9471 9472 #define COMP_CSR_LOCK_Pos (31U) 9473 #define COMP_CSR_LOCK_Msk (0x1UL << COMP_CSR_LOCK_Pos) /*!< 0x80000000 */ 9474 #define COMP_CSR_LOCK COMP_CSR_LOCK_Msk /*!< Comparator lock */ 9475 9476 /******************************************************************************/ 9477 /* */ 9478 /* Universal Synchronous Asynchronous Receiver Transmitter (USART) */ 9479 /* */ 9480 /******************************************************************************/ 9481 /****************** Bit definition for USART_CR1 register *******************/ 9482 #define USART_CR1_UE_Pos (0U) 9483 #define USART_CR1_UE_Msk (0x1UL << USART_CR1_UE_Pos) /*!< 0x00000001 */ 9484 #define USART_CR1_UE USART_CR1_UE_Msk /*!< USART Enable */ 9485 #define USART_CR1_UESM_Pos (1U) 9486 #define USART_CR1_UESM_Msk (0x1UL << USART_CR1_UESM_Pos) /*!< 0x00000002 */ 9487 #define USART_CR1_UESM USART_CR1_UESM_Msk /*!< USART Enable in STOP Mode */ 9488 #define USART_CR1_RE_Pos (2U) 9489 #define USART_CR1_RE_Msk (0x1UL << USART_CR1_RE_Pos) /*!< 0x00000004 */ 9490 #define USART_CR1_RE USART_CR1_RE_Msk /*!< Receiver Enable */ 9491 #define USART_CR1_TE_Pos (3U) 9492 #define USART_CR1_TE_Msk (0x1UL << USART_CR1_TE_Pos) /*!< 0x00000008 */ 9493 #define USART_CR1_TE USART_CR1_TE_Msk /*!< Transmitter Enable */ 9494 #define USART_CR1_IDLEIE_Pos (4U) 9495 #define USART_CR1_IDLEIE_Msk (0x1UL << USART_CR1_IDLEIE_Pos) /*!< 0x00000010 */ 9496 #define USART_CR1_IDLEIE USART_CR1_IDLEIE_Msk /*!< IDLE Interrupt Enable */ 9497 #define USART_CR1_RXNEIE_RXFNEIE_Pos (5U) 9498 #define USART_CR1_RXNEIE_RXFNEIE_Msk (0x1UL << USART_CR1_RXNEIE_RXFNEIE_Pos) /*!< 0x00000020 */ 9499 #define USART_CR1_RXNEIE_RXFNEIE USART_CR1_RXNEIE_RXFNEIE_Msk /*!< RXNE/RXFIFO not empty Interrupt Enable */ 9500 #define USART_CR1_TCIE_Pos (6U) 9501 #define USART_CR1_TCIE_Msk (0x1UL << USART_CR1_TCIE_Pos) /*!< 0x00000040 */ 9502 #define USART_CR1_TCIE USART_CR1_TCIE_Msk /*!< Transmission Complete Interrupt Enable */ 9503 #define USART_CR1_TXEIE_TXFNFIE_Pos (7U) 9504 #define USART_CR1_TXEIE_TXFNFIE_Msk (0x1UL << USART_CR1_TXEIE_TXFNFIE_Pos) /*!< 0x00000080 */ 9505 #define USART_CR1_TXEIE_TXFNFIE USART_CR1_TXEIE_TXFNFIE_Msk /*!< TXE/TXFIFO not full Interrupt Enable */ 9506 #define USART_CR1_PEIE_Pos (8U) 9507 #define USART_CR1_PEIE_Msk (0x1UL << USART_CR1_PEIE_Pos) /*!< 0x00000100 */ 9508 #define USART_CR1_PEIE USART_CR1_PEIE_Msk /*!< PE Interrupt Enable */ 9509 #define USART_CR1_PS_Pos (9U) 9510 #define USART_CR1_PS_Msk (0x1UL << USART_CR1_PS_Pos) /*!< 0x00000200 */ 9511 #define USART_CR1_PS USART_CR1_PS_Msk /*!< Parity Selection */ 9512 #define USART_CR1_PCE_Pos (10U) 9513 #define USART_CR1_PCE_Msk (0x1UL << USART_CR1_PCE_Pos) /*!< 0x00000400 */ 9514 #define USART_CR1_PCE USART_CR1_PCE_Msk /*!< Parity Control Enable */ 9515 #define USART_CR1_WAKE_Pos (11U) 9516 #define USART_CR1_WAKE_Msk (0x1UL << USART_CR1_WAKE_Pos) /*!< 0x00000800 */ 9517 #define USART_CR1_WAKE USART_CR1_WAKE_Msk /*!< Receiver Wakeup method */ 9518 #define USART_CR1_M_Pos (12U) 9519 #define USART_CR1_M_Msk (0x10001UL << USART_CR1_M_Pos) /*!< 0x10001000 */ 9520 #define USART_CR1_M USART_CR1_M_Msk /*!< Word length */ 9521 #define USART_CR1_M0_Pos (12U) 9522 #define USART_CR1_M0_Msk (0x1UL << USART_CR1_M0_Pos) /*!< 0x00001000 */ 9523 #define USART_CR1_M0 USART_CR1_M0_Msk /*!< Word length - Bit 0 */ 9524 #define USART_CR1_MME_Pos (13U) 9525 #define USART_CR1_MME_Msk (0x1UL << USART_CR1_MME_Pos) /*!< 0x00002000 */ 9526 #define USART_CR1_MME USART_CR1_MME_Msk /*!< Mute Mode Enable */ 9527 #define USART_CR1_CMIE_Pos (14U) 9528 #define USART_CR1_CMIE_Msk (0x1UL << USART_CR1_CMIE_Pos) /*!< 0x00004000 */ 9529 #define USART_CR1_CMIE USART_CR1_CMIE_Msk /*!< Character match interrupt enable */ 9530 #define USART_CR1_OVER8_Pos (15U) 9531 #define USART_CR1_OVER8_Msk (0x1UL << USART_CR1_OVER8_Pos) /*!< 0x00008000 */ 9532 #define USART_CR1_OVER8 USART_CR1_OVER8_Msk /*!< Oversampling by 8-bit or 16-bit mode */ 9533 #define USART_CR1_DEDT_Pos (16U) 9534 #define USART_CR1_DEDT_Msk (0x1FUL << USART_CR1_DEDT_Pos) /*!< 0x001F0000 */ 9535 #define USART_CR1_DEDT USART_CR1_DEDT_Msk /*!< DEDT[4:0] bits (Driver Enable Deassertion Time) */ 9536 #define USART_CR1_DEDT_0 (0x01UL << USART_CR1_DEDT_Pos) /*!< 0x00010000 */ 9537 #define USART_CR1_DEDT_1 (0x02UL << USART_CR1_DEDT_Pos) /*!< 0x00020000 */ 9538 #define USART_CR1_DEDT_2 (0x04UL << USART_CR1_DEDT_Pos) /*!< 0x00040000 */ 9539 #define USART_CR1_DEDT_3 (0x08UL << USART_CR1_DEDT_Pos) /*!< 0x00080000 */ 9540 #define USART_CR1_DEDT_4 (0x10UL << USART_CR1_DEDT_Pos) /*!< 0x00100000 */ 9541 #define USART_CR1_DEAT_Pos (21U) 9542 #define USART_CR1_DEAT_Msk (0x1FUL << USART_CR1_DEAT_Pos) /*!< 0x03E00000 */ 9543 #define USART_CR1_DEAT USART_CR1_DEAT_Msk /*!< DEAT[4:0] bits (Driver Enable Assertion Time) */ 9544 #define USART_CR1_DEAT_0 (0x01UL << USART_CR1_DEAT_Pos) /*!< 0x00200000 */ 9545 #define USART_CR1_DEAT_1 (0x02UL << USART_CR1_DEAT_Pos) /*!< 0x00400000 */ 9546 #define USART_CR1_DEAT_2 (0x04UL << USART_CR1_DEAT_Pos) /*!< 0x00800000 */ 9547 #define USART_CR1_DEAT_3 (0x08UL << USART_CR1_DEAT_Pos) /*!< 0x01000000 */ 9548 #define USART_CR1_DEAT_4 (0x10UL << USART_CR1_DEAT_Pos) /*!< 0x02000000 */ 9549 #define USART_CR1_RTOIE_Pos (26U) 9550 #define USART_CR1_RTOIE_Msk (0x1UL << USART_CR1_RTOIE_Pos) /*!< 0x04000000 */ 9551 #define USART_CR1_RTOIE USART_CR1_RTOIE_Msk /*!< Receive Time Out interrupt enable */ 9552 #define USART_CR1_EOBIE_Pos (27U) 9553 #define USART_CR1_EOBIE_Msk (0x1UL << USART_CR1_EOBIE_Pos) /*!< 0x08000000 */ 9554 #define USART_CR1_EOBIE USART_CR1_EOBIE_Msk /*!< End of Block interrupt enable */ 9555 #define USART_CR1_M1_Pos (28U) 9556 #define USART_CR1_M1_Msk (0x1UL << USART_CR1_M1_Pos) /*!< 0x10000000 */ 9557 #define USART_CR1_M1 USART_CR1_M1_Msk /*!< Word length - Bit 1 */ 9558 #define USART_CR1_FIFOEN_Pos (29U) 9559 #define USART_CR1_FIFOEN_Msk (0x1UL << USART_CR1_FIFOEN_Pos) /*!< 0x20000000 */ 9560 #define USART_CR1_FIFOEN USART_CR1_FIFOEN_Msk /*!< FIFO mode enable */ 9561 #define USART_CR1_TXFEIE_Pos (30U) 9562 #define USART_CR1_TXFEIE_Msk (0x1UL << USART_CR1_TXFEIE_Pos) /*!< 0x40000000 */ 9563 #define USART_CR1_TXFEIE USART_CR1_TXFEIE_Msk /*!< TXFIFO empty interrupt enable */ 9564 #define USART_CR1_RXFFIE_Pos (31U) 9565 #define USART_CR1_RXFFIE_Msk (0x1UL << USART_CR1_RXFFIE_Pos) /*!< 0x80000000 */ 9566 #define USART_CR1_RXFFIE USART_CR1_RXFFIE_Msk /*!< RXFIFO Full interrupt enable */ 9567 9568 /****************** Bit definition for USART_CR2 register *******************/ 9569 #define USART_CR2_SLVEN_Pos (0U) 9570 #define USART_CR2_SLVEN_Msk (0x1UL << USART_CR2_SLVEN_Pos) /*!< 0x00000001 */ 9571 #define USART_CR2_SLVEN USART_CR2_SLVEN_Msk /*!< Synchronous Slave mode enable */ 9572 #define USART_CR2_DIS_NSS_Pos (3U) 9573 #define USART_CR2_DIS_NSS_Msk (0x1UL << USART_CR2_DIS_NSS_Pos) /*!< 0x00000008 */ 9574 #define USART_CR2_DIS_NSS USART_CR2_DIS_NSS_Msk /*!< NSS input pin disable for SPI slave selection */ 9575 #define USART_CR2_ADDM7_Pos (4U) 9576 #define USART_CR2_ADDM7_Msk (0x1UL << USART_CR2_ADDM7_Pos) /*!< 0x00000010 */ 9577 #define USART_CR2_ADDM7 USART_CR2_ADDM7_Msk /*!< 7-bit or 4-bit Address Detection */ 9578 #define USART_CR2_LBDL_Pos (5U) 9579 #define USART_CR2_LBDL_Msk (0x1UL << USART_CR2_LBDL_Pos) /*!< 0x00000020 */ 9580 #define USART_CR2_LBDL USART_CR2_LBDL_Msk /*!< LIN Break Detection Length */ 9581 #define USART_CR2_LBDIE_Pos (6U) 9582 #define USART_CR2_LBDIE_Msk (0x1UL << USART_CR2_LBDIE_Pos) /*!< 0x00000040 */ 9583 #define USART_CR2_LBDIE USART_CR2_LBDIE_Msk /*!< LIN Break Detection Interrupt Enable */ 9584 #define USART_CR2_LBCL_Pos (8U) 9585 #define USART_CR2_LBCL_Msk (0x1UL << USART_CR2_LBCL_Pos) /*!< 0x00000100 */ 9586 #define USART_CR2_LBCL USART_CR2_LBCL_Msk /*!< Last Bit Clock pulse */ 9587 #define USART_CR2_CPHA_Pos (9U) 9588 #define USART_CR2_CPHA_Msk (0x1UL << USART_CR2_CPHA_Pos) /*!< 0x00000200 */ 9589 #define USART_CR2_CPHA USART_CR2_CPHA_Msk /*!< Clock Phase */ 9590 #define USART_CR2_CPOL_Pos (10U) 9591 #define USART_CR2_CPOL_Msk (0x1UL << USART_CR2_CPOL_Pos) /*!< 0x00000400 */ 9592 #define USART_CR2_CPOL USART_CR2_CPOL_Msk /*!< Clock Polarity */ 9593 #define USART_CR2_CLKEN_Pos (11U) 9594 #define USART_CR2_CLKEN_Msk (0x1UL << USART_CR2_CLKEN_Pos) /*!< 0x00000800 */ 9595 #define USART_CR2_CLKEN USART_CR2_CLKEN_Msk /*!< Clock Enable */ 9596 #define USART_CR2_STOP_Pos (12U) 9597 #define USART_CR2_STOP_Msk (0x3UL << USART_CR2_STOP_Pos) /*!< 0x00003000 */ 9598 #define USART_CR2_STOP USART_CR2_STOP_Msk /*!< STOP[1:0] bits (STOP bits) */ 9599 #define USART_CR2_STOP_0 (0x1UL << USART_CR2_STOP_Pos) /*!< 0x00001000 */ 9600 #define USART_CR2_STOP_1 (0x2UL << USART_CR2_STOP_Pos) /*!< 0x00002000 */ 9601 #define USART_CR2_LINEN_Pos (14U) 9602 #define USART_CR2_LINEN_Msk (0x1UL << USART_CR2_LINEN_Pos) /*!< 0x00004000 */ 9603 #define USART_CR2_LINEN USART_CR2_LINEN_Msk /*!< LIN mode enable */ 9604 #define USART_CR2_SWAP_Pos (15U) 9605 #define USART_CR2_SWAP_Msk (0x1UL << USART_CR2_SWAP_Pos) /*!< 0x00008000 */ 9606 #define USART_CR2_SWAP USART_CR2_SWAP_Msk /*!< SWAP TX/RX pins */ 9607 #define USART_CR2_RXINV_Pos (16U) 9608 #define USART_CR2_RXINV_Msk (0x1UL << USART_CR2_RXINV_Pos) /*!< 0x00010000 */ 9609 #define USART_CR2_RXINV USART_CR2_RXINV_Msk /*!< RX pin active level inversion */ 9610 #define USART_CR2_TXINV_Pos (17U) 9611 #define USART_CR2_TXINV_Msk (0x1UL << USART_CR2_TXINV_Pos) /*!< 0x00020000 */ 9612 #define USART_CR2_TXINV USART_CR2_TXINV_Msk /*!< TX pin active level inversion */ 9613 #define USART_CR2_DATAINV_Pos (18U) 9614 #define USART_CR2_DATAINV_Msk (0x1UL << USART_CR2_DATAINV_Pos) /*!< 0x00040000 */ 9615 #define USART_CR2_DATAINV USART_CR2_DATAINV_Msk /*!< Binary data inversion */ 9616 #define USART_CR2_MSBFIRST_Pos (19U) 9617 #define USART_CR2_MSBFIRST_Msk (0x1UL << USART_CR2_MSBFIRST_Pos) /*!< 0x00080000 */ 9618 #define USART_CR2_MSBFIRST USART_CR2_MSBFIRST_Msk /*!< Most Significant Bit First */ 9619 #define USART_CR2_ABREN_Pos (20U) 9620 #define USART_CR2_ABREN_Msk (0x1UL << USART_CR2_ABREN_Pos) /*!< 0x00100000 */ 9621 #define USART_CR2_ABREN USART_CR2_ABREN_Msk /*!< Auto Baud-Rate Enable*/ 9622 #define USART_CR2_ABRMODE_Pos (21U) 9623 #define USART_CR2_ABRMODE_Msk (0x3UL << USART_CR2_ABRMODE_Pos) /*!< 0x00600000 */ 9624 #define USART_CR2_ABRMODE USART_CR2_ABRMODE_Msk /*!< ABRMOD[1:0] bits (Auto Baud-Rate Mode) */ 9625 #define USART_CR2_ABRMODE_0 (0x1UL << USART_CR2_ABRMODE_Pos) /*!< 0x00200000 */ 9626 #define USART_CR2_ABRMODE_1 (0x2UL << USART_CR2_ABRMODE_Pos) /*!< 0x00400000 */ 9627 #define USART_CR2_RTOEN_Pos (23U) 9628 #define USART_CR2_RTOEN_Msk (0x1UL << USART_CR2_RTOEN_Pos) /*!< 0x00800000 */ 9629 #define USART_CR2_RTOEN USART_CR2_RTOEN_Msk /*!< Receiver Time-Out enable */ 9630 #define USART_CR2_ADD_Pos (24U) 9631 #define USART_CR2_ADD_Msk (0xFFUL << USART_CR2_ADD_Pos) /*!< 0xFF000000 */ 9632 #define USART_CR2_ADD USART_CR2_ADD_Msk /*!< Address of the USART node */ 9633 9634 /****************** Bit definition for USART_CR3 register *******************/ 9635 #define USART_CR3_EIE_Pos (0U) 9636 #define USART_CR3_EIE_Msk (0x1UL << USART_CR3_EIE_Pos) /*!< 0x00000001 */ 9637 #define USART_CR3_EIE USART_CR3_EIE_Msk /*!< Error Interrupt Enable */ 9638 #define USART_CR3_IREN_Pos (1U) 9639 #define USART_CR3_IREN_Msk (0x1UL << USART_CR3_IREN_Pos) /*!< 0x00000002 */ 9640 #define USART_CR3_IREN USART_CR3_IREN_Msk /*!< IrDA mode Enable */ 9641 #define USART_CR3_IRLP_Pos (2U) 9642 #define USART_CR3_IRLP_Msk (0x1UL << USART_CR3_IRLP_Pos) /*!< 0x00000004 */ 9643 #define USART_CR3_IRLP USART_CR3_IRLP_Msk /*!< IrDA Low-Power */ 9644 #define USART_CR3_HDSEL_Pos (3U) 9645 #define USART_CR3_HDSEL_Msk (0x1UL << USART_CR3_HDSEL_Pos) /*!< 0x00000008 */ 9646 #define USART_CR3_HDSEL USART_CR3_HDSEL_Msk /*!< Half-Duplex Selection */ 9647 #define USART_CR3_NACK_Pos (4U) 9648 #define USART_CR3_NACK_Msk (0x1UL << USART_CR3_NACK_Pos) /*!< 0x00000010 */ 9649 #define USART_CR3_NACK USART_CR3_NACK_Msk /*!< SmartCard NACK enable */ 9650 #define USART_CR3_SCEN_Pos (5U) 9651 #define USART_CR3_SCEN_Msk (0x1UL << USART_CR3_SCEN_Pos) /*!< 0x00000020 */ 9652 #define USART_CR3_SCEN USART_CR3_SCEN_Msk /*!< SmartCard mode enable */ 9653 #define USART_CR3_DMAR_Pos (6U) 9654 #define USART_CR3_DMAR_Msk (0x1UL << USART_CR3_DMAR_Pos) /*!< 0x00000040 */ 9655 #define USART_CR3_DMAR USART_CR3_DMAR_Msk /*!< DMA Enable Receiver */ 9656 #define USART_CR3_DMAT_Pos (7U) 9657 #define USART_CR3_DMAT_Msk (0x1UL << USART_CR3_DMAT_Pos) /*!< 0x00000080 */ 9658 #define USART_CR3_DMAT USART_CR3_DMAT_Msk /*!< DMA Enable Transmitter */ 9659 #define USART_CR3_RTSE_Pos (8U) 9660 #define USART_CR3_RTSE_Msk (0x1UL << USART_CR3_RTSE_Pos) /*!< 0x00000100 */ 9661 #define USART_CR3_RTSE USART_CR3_RTSE_Msk /*!< RTS Enable */ 9662 #define USART_CR3_CTSE_Pos (9U) 9663 #define USART_CR3_CTSE_Msk (0x1UL << USART_CR3_CTSE_Pos) /*!< 0x00000200 */ 9664 #define USART_CR3_CTSE USART_CR3_CTSE_Msk /*!< CTS Enable */ 9665 #define USART_CR3_CTSIE_Pos (10U) 9666 #define USART_CR3_CTSIE_Msk (0x1UL << USART_CR3_CTSIE_Pos) /*!< 0x00000400 */ 9667 #define USART_CR3_CTSIE USART_CR3_CTSIE_Msk /*!< CTS Interrupt Enable */ 9668 #define USART_CR3_ONEBIT_Pos (11U) 9669 #define USART_CR3_ONEBIT_Msk (0x1UL << USART_CR3_ONEBIT_Pos) /*!< 0x00000800 */ 9670 #define USART_CR3_ONEBIT USART_CR3_ONEBIT_Msk /*!< One sample bit method enable */ 9671 #define USART_CR3_OVRDIS_Pos (12U) 9672 #define USART_CR3_OVRDIS_Msk (0x1UL << USART_CR3_OVRDIS_Pos) /*!< 0x00001000 */ 9673 #define USART_CR3_OVRDIS USART_CR3_OVRDIS_Msk /*!< Overrun Disable */ 9674 #define USART_CR3_DDRE_Pos (13U) 9675 #define USART_CR3_DDRE_Msk (0x1UL << USART_CR3_DDRE_Pos) /*!< 0x00002000 */ 9676 #define USART_CR3_DDRE USART_CR3_DDRE_Msk /*!< DMA Disable on Reception Error */ 9677 #define USART_CR3_DEM_Pos (14U) 9678 #define USART_CR3_DEM_Msk (0x1UL << USART_CR3_DEM_Pos) /*!< 0x00004000 */ 9679 #define USART_CR3_DEM USART_CR3_DEM_Msk /*!< Driver Enable Mode */ 9680 #define USART_CR3_DEP_Pos (15U) 9681 #define USART_CR3_DEP_Msk (0x1UL << USART_CR3_DEP_Pos) /*!< 0x00008000 */ 9682 #define USART_CR3_DEP USART_CR3_DEP_Msk /*!< Driver Enable Polarity Selection */ 9683 #define USART_CR3_SCARCNT_Pos (17U) 9684 #define USART_CR3_SCARCNT_Msk (0x7UL << USART_CR3_SCARCNT_Pos) /*!< 0x000E0000 */ 9685 #define USART_CR3_SCARCNT USART_CR3_SCARCNT_Msk /*!< SCARCNT[2:0] bits (SmartCard Auto-Retry Count) */ 9686 #define USART_CR3_SCARCNT_0 (0x1UL << USART_CR3_SCARCNT_Pos) /*!< 0x00020000 */ 9687 #define USART_CR3_SCARCNT_1 (0x2UL << USART_CR3_SCARCNT_Pos) /*!< 0x00040000 */ 9688 #define USART_CR3_SCARCNT_2 (0x4UL << USART_CR3_SCARCNT_Pos) /*!< 0x00080000 */ 9689 #define USART_CR3_WUS_Pos (20U) 9690 #define USART_CR3_WUS_Msk (0x3UL << USART_CR3_WUS_Pos) /*!< 0x00300000 */ 9691 #define USART_CR3_WUS USART_CR3_WUS_Msk /*!< WUS[1:0] bits (Wake UP Interrupt Flag Selection) */ 9692 #define USART_CR3_WUS_0 (0x1UL << USART_CR3_WUS_Pos) /*!< 0x00100000 */ 9693 #define USART_CR3_WUS_1 (0x2UL << USART_CR3_WUS_Pos) /*!< 0x00200000 */ 9694 #define USART_CR3_WUFIE_Pos (22U) 9695 #define USART_CR3_WUFIE_Msk (0x1UL << USART_CR3_WUFIE_Pos) /*!< 0x00400000 */ 9696 #define USART_CR3_WUFIE USART_CR3_WUFIE_Msk /*!< Wake Up Interrupt Enable */ 9697 #define USART_CR3_TXFTIE_Pos (23U) 9698 #define USART_CR3_TXFTIE_Msk (0x1UL << USART_CR3_TXFTIE_Pos) /*!< 0x00800000 */ 9699 #define USART_CR3_TXFTIE USART_CR3_TXFTIE_Msk /*!< TXFIFO threshold interrupt enable */ 9700 #define USART_CR3_TCBGTIE_Pos (24U) 9701 #define USART_CR3_TCBGTIE_Msk (0x1UL << USART_CR3_TCBGTIE_Pos) /*!< 0x01000000 */ 9702 #define USART_CR3_TCBGTIE USART_CR3_TCBGTIE_Msk /*!< Transmission Complete Before Guard Time Interrupt Enable */ 9703 #define USART_CR3_RXFTCFG_Pos (25U) 9704 #define USART_CR3_RXFTCFG_Msk (0x7UL << USART_CR3_RXFTCFG_Pos) /*!< 0x0E000000 */ 9705 #define USART_CR3_RXFTCFG USART_CR3_RXFTCFG_Msk /*!< RXFIFO FIFO threshold configuration */ 9706 #define USART_CR3_RXFTCFG_0 (0x1UL << USART_CR3_RXFTCFG_Pos) /*!< 0x02000000 */ 9707 #define USART_CR3_RXFTCFG_1 (0x2UL << USART_CR3_RXFTCFG_Pos) /*!< 0x04000000 */ 9708 #define USART_CR3_RXFTCFG_2 (0x4UL << USART_CR3_RXFTCFG_Pos) /*!< 0x08000000 */ 9709 #define USART_CR3_RXFTIE_Pos (28U) 9710 #define USART_CR3_RXFTIE_Msk (0x1UL << USART_CR3_RXFTIE_Pos) /*!< 0x10000000 */ 9711 #define USART_CR3_RXFTIE USART_CR3_RXFTIE_Msk /*!< RXFIFO threshold interrupt enable */ 9712 #define USART_CR3_TXFTCFG_Pos (29U) 9713 #define USART_CR3_TXFTCFG_Msk (0x7UL << USART_CR3_TXFTCFG_Pos) /*!< 0xE0000000 */ 9714 #define USART_CR3_TXFTCFG USART_CR3_TXFTCFG_Msk /*!< TXFIFO threshold configuration */ 9715 #define USART_CR3_TXFTCFG_0 (0x1UL << USART_CR3_TXFTCFG_Pos) /*!< 0x20000000 */ 9716 #define USART_CR3_TXFTCFG_1 (0x2UL << USART_CR3_TXFTCFG_Pos) /*!< 0x40000000 */ 9717 #define USART_CR3_TXFTCFG_2 (0x4UL << USART_CR3_TXFTCFG_Pos) /*!< 0x80000000 */ 9718 9719 /****************** Bit definition for USART_BRR register *******************/ 9720 #define USART_BRR_LPUART_Pos (0U) 9721 #define USART_BRR_LPUART_Msk (0xFFFFFUL << USART_BRR_LPUART_Pos) /*!< 0x000FFFFF */ 9722 #define USART_BRR_LPUART USART_BRR_LPUART_Msk /*!< LPUART Baud rate register [19:0] */ 9723 #define USART_BRR_BRR ((uint16_t)0xFFFF) /*!< USART Baud rate register [15:0] */ 9724 9725 /****************** Bit definition for USART_GTPR register ******************/ 9726 #define USART_GTPR_PSC_Pos (0U) 9727 #define USART_GTPR_PSC_Msk (0xFFUL << USART_GTPR_PSC_Pos) /*!< 0x000000FF */ 9728 #define USART_GTPR_PSC USART_GTPR_PSC_Msk /*!< PSC[7:0] bits (Prescaler value) */ 9729 #define USART_GTPR_GT_Pos (8U) 9730 #define USART_GTPR_GT_Msk (0xFFUL << USART_GTPR_GT_Pos) /*!< 0x0000FF00 */ 9731 #define USART_GTPR_GT USART_GTPR_GT_Msk /*!< GT[7:0] bits (Guard time value) */ 9732 9733 /******************* Bit definition for USART_RTOR register *****************/ 9734 #define USART_RTOR_RTO_Pos (0U) 9735 #define USART_RTOR_RTO_Msk (0xFFFFFFUL << USART_RTOR_RTO_Pos) /*!< 0x00FFFFFF */ 9736 #define USART_RTOR_RTO USART_RTOR_RTO_Msk /*!< Receiver Time Out Value */ 9737 #define USART_RTOR_BLEN_Pos (24U) 9738 #define USART_RTOR_BLEN_Msk (0xFFUL << USART_RTOR_BLEN_Pos) /*!< 0xFF000000 */ 9739 #define USART_RTOR_BLEN USART_RTOR_BLEN_Msk /*!< Block Length */ 9740 9741 /******************* Bit definition for USART_RQR register ******************/ 9742 #define USART_RQR_ABRRQ ((uint16_t)0x0001) /*!< Auto-Baud Rate Request */ 9743 #define USART_RQR_SBKRQ ((uint16_t)0x0002) /*!< Send Break Request */ 9744 #define USART_RQR_MMRQ ((uint16_t)0x0004) /*!< Mute Mode Request */ 9745 #define USART_RQR_RXFRQ ((uint16_t)0x0008) /*!< Receive Data flush Request */ 9746 #define USART_RQR_TXFRQ ((uint16_t)0x0010) /*!< Transmit data flush Request */ 9747 9748 /******************* Bit definition for USART_ISR register ******************/ 9749 #define USART_ISR_PE_Pos (0U) 9750 #define USART_ISR_PE_Msk (0x1UL << USART_ISR_PE_Pos) /*!< 0x00000001 */ 9751 #define USART_ISR_PE USART_ISR_PE_Msk /*!< Parity Error */ 9752 #define USART_ISR_FE_Pos (1U) 9753 #define USART_ISR_FE_Msk (0x1UL << USART_ISR_FE_Pos) /*!< 0x00000002 */ 9754 #define USART_ISR_FE USART_ISR_FE_Msk /*!< Framing Error */ 9755 #define USART_ISR_NE_Pos (2U) 9756 #define USART_ISR_NE_Msk (0x1UL << USART_ISR_NE_Pos) /*!< 0x00000004 */ 9757 #define USART_ISR_NE USART_ISR_NE_Msk /*!< Noise detected Flag */ 9758 #define USART_ISR_ORE_Pos (3U) 9759 #define USART_ISR_ORE_Msk (0x1UL << USART_ISR_ORE_Pos) /*!< 0x00000008 */ 9760 #define USART_ISR_ORE USART_ISR_ORE_Msk /*!< OverRun Error */ 9761 #define USART_ISR_IDLE_Pos (4U) 9762 #define USART_ISR_IDLE_Msk (0x1UL << USART_ISR_IDLE_Pos) /*!< 0x00000010 */ 9763 #define USART_ISR_IDLE USART_ISR_IDLE_Msk /*!< IDLE line detected */ 9764 #define USART_ISR_RXNE_RXFNE_Pos (5U) 9765 #define USART_ISR_RXNE_RXFNE_Msk (0x1UL << USART_ISR_RXNE_RXFNE_Pos) /*!< 0x00000020 */ 9766 #define USART_ISR_RXNE_RXFNE USART_ISR_RXNE_RXFNE_Msk /*!< Read Data Register Not Empty/RXFIFO Not Empty */ 9767 #define USART_ISR_TC_Pos (6U) 9768 #define USART_ISR_TC_Msk (0x1UL << USART_ISR_TC_Pos) /*!< 0x00000040 */ 9769 #define USART_ISR_TC USART_ISR_TC_Msk /*!< Transmission Complete */ 9770 #define USART_ISR_TXE_TXFNF_Pos (7U) 9771 #define USART_ISR_TXE_TXFNF_Msk (0x1UL << USART_ISR_TXE_TXFNF_Pos) /*!< 0x00000080 */ 9772 #define USART_ISR_TXE_TXFNF USART_ISR_TXE_TXFNF_Msk /*!< Transmit Data Register Empty/TXFIFO Not Full */ 9773 #define USART_ISR_LBDF_Pos (8U) 9774 #define USART_ISR_LBDF_Msk (0x1UL << USART_ISR_LBDF_Pos) /*!< 0x00000100 */ 9775 #define USART_ISR_LBDF USART_ISR_LBDF_Msk /*!< LIN Break Detection Flag */ 9776 #define USART_ISR_CTSIF_Pos (9U) 9777 #define USART_ISR_CTSIF_Msk (0x1UL << USART_ISR_CTSIF_Pos) /*!< 0x00000200 */ 9778 #define USART_ISR_CTSIF USART_ISR_CTSIF_Msk /*!< CTS interrupt flag */ 9779 #define USART_ISR_CTS_Pos (10U) 9780 #define USART_ISR_CTS_Msk (0x1UL << USART_ISR_CTS_Pos) /*!< 0x00000400 */ 9781 #define USART_ISR_CTS USART_ISR_CTS_Msk /*!< CTS flag */ 9782 #define USART_ISR_RTOF_Pos (11U) 9783 #define USART_ISR_RTOF_Msk (0x1UL << USART_ISR_RTOF_Pos) /*!< 0x00000800 */ 9784 #define USART_ISR_RTOF USART_ISR_RTOF_Msk /*!< Receiver Time Out */ 9785 #define USART_ISR_EOBF_Pos (12U) 9786 #define USART_ISR_EOBF_Msk (0x1UL << USART_ISR_EOBF_Pos) /*!< 0x00001000 */ 9787 #define USART_ISR_EOBF USART_ISR_EOBF_Msk /*!< End Of Block Flag */ 9788 #define USART_ISR_UDR_Pos (13U) 9789 #define USART_ISR_UDR_Msk (0x1UL << USART_ISR_UDR_Pos) /*!< 0x00002000 */ 9790 #define USART_ISR_UDR USART_ISR_UDR_Msk /*!< SPI Slave Underrun Error Flag */ 9791 #define USART_ISR_ABRE_Pos (14U) 9792 #define USART_ISR_ABRE_Msk (0x1UL << USART_ISR_ABRE_Pos) /*!< 0x00004000 */ 9793 #define USART_ISR_ABRE USART_ISR_ABRE_Msk /*!< Auto-Baud Rate Error */ 9794 #define USART_ISR_ABRF_Pos (15U) 9795 #define USART_ISR_ABRF_Msk (0x1UL << USART_ISR_ABRF_Pos) /*!< 0x00008000 */ 9796 #define USART_ISR_ABRF USART_ISR_ABRF_Msk /*!< Auto-Baud Rate Flag */ 9797 #define USART_ISR_BUSY_Pos (16U) 9798 #define USART_ISR_BUSY_Msk (0x1UL << USART_ISR_BUSY_Pos) /*!< 0x00010000 */ 9799 #define USART_ISR_BUSY USART_ISR_BUSY_Msk /*!< Busy Flag */ 9800 #define USART_ISR_CMF_Pos (17U) 9801 #define USART_ISR_CMF_Msk (0x1UL << USART_ISR_CMF_Pos) /*!< 0x00020000 */ 9802 #define USART_ISR_CMF USART_ISR_CMF_Msk /*!< Character Match Flag */ 9803 #define USART_ISR_SBKF_Pos (18U) 9804 #define USART_ISR_SBKF_Msk (0x1UL << USART_ISR_SBKF_Pos) /*!< 0x00040000 */ 9805 #define USART_ISR_SBKF USART_ISR_SBKF_Msk /*!< Send Break Flag */ 9806 #define USART_ISR_RWU_Pos (19U) 9807 #define USART_ISR_RWU_Msk (0x1UL << USART_ISR_RWU_Pos) /*!< 0x00080000 */ 9808 #define USART_ISR_RWU USART_ISR_RWU_Msk /*!< Receive Wake Up from mute mode Flag */ 9809 #define USART_ISR_WUF_Pos (20U) 9810 #define USART_ISR_WUF_Msk (0x1UL << USART_ISR_WUF_Pos) /*!< 0x00100000 */ 9811 #define USART_ISR_WUF USART_ISR_WUF_Msk /*!< Wake Up from stop mode Flag */ 9812 #define USART_ISR_TEACK_Pos (21U) 9813 #define USART_ISR_TEACK_Msk (0x1UL << USART_ISR_TEACK_Pos) /*!< 0x00200000 */ 9814 #define USART_ISR_TEACK USART_ISR_TEACK_Msk /*!< Transmit Enable Acknowledge Flag */ 9815 #define USART_ISR_REACK_Pos (22U) 9816 #define USART_ISR_REACK_Msk (0x1UL << USART_ISR_REACK_Pos) /*!< 0x00400000 */ 9817 #define USART_ISR_REACK USART_ISR_REACK_Msk /*!< Receive Enable Acknowledge Flag */ 9818 #define USART_ISR_TXFE_Pos (23U) 9819 #define USART_ISR_TXFE_Msk (0x1UL << USART_ISR_TXFE_Pos) /*!< 0x00800000 */ 9820 #define USART_ISR_TXFE USART_ISR_TXFE_Msk /*!< TXFIFO Empty Flag */ 9821 #define USART_ISR_RXFF_Pos (24U) 9822 #define USART_ISR_RXFF_Msk (0x1UL << USART_ISR_RXFF_Pos) /*!< 0x01000000 */ 9823 #define USART_ISR_RXFF USART_ISR_RXFF_Msk /*!< RXFIFO Full Flag */ 9824 #define USART_ISR_TCBGT_Pos (25U) 9825 #define USART_ISR_TCBGT_Msk (0x1UL << USART_ISR_TCBGT_Pos) /*!< 0x02000000 */ 9826 #define USART_ISR_TCBGT USART_ISR_TCBGT_Msk /*!< Transmission Complete Before Guard Time Completion Flag */ 9827 #define USART_ISR_RXFT_Pos (26U) 9828 #define USART_ISR_RXFT_Msk (0x1UL << USART_ISR_RXFT_Pos) /*!< 0x04000000 */ 9829 #define USART_ISR_RXFT USART_ISR_RXFT_Msk /*!< RXFIFO Threshold Flag */ 9830 #define USART_ISR_TXFT_Pos (27U) 9831 #define USART_ISR_TXFT_Msk (0x1UL << USART_ISR_TXFT_Pos) /*!< 0x08000000 */ 9832 #define USART_ISR_TXFT USART_ISR_TXFT_Msk /*!< TXFIFO Threshold Flag */ 9833 9834 /******************* Bit definition for USART_ICR register ******************/ 9835 #define USART_ICR_PECF_Pos (0U) 9836 #define USART_ICR_PECF_Msk (0x1UL << USART_ICR_PECF_Pos) /*!< 0x00000001 */ 9837 #define USART_ICR_PECF USART_ICR_PECF_Msk /*!< Parity Error Clear Flag */ 9838 #define USART_ICR_FECF_Pos (1U) 9839 #define USART_ICR_FECF_Msk (0x1UL << USART_ICR_FECF_Pos) /*!< 0x00000002 */ 9840 #define USART_ICR_FECF USART_ICR_FECF_Msk /*!< Framing Error Clear Flag */ 9841 #define USART_ICR_NECF_Pos (2U) 9842 #define USART_ICR_NECF_Msk (0x1UL << USART_ICR_NECF_Pos) /*!< 0x00000004 */ 9843 #define USART_ICR_NECF USART_ICR_NECF_Msk /*!< Noise Error detected Clear Flag */ 9844 #define USART_ICR_ORECF_Pos (3U) 9845 #define USART_ICR_ORECF_Msk (0x1UL << USART_ICR_ORECF_Pos) /*!< 0x00000008 */ 9846 #define USART_ICR_ORECF USART_ICR_ORECF_Msk /*!< OverRun Error Clear Flag */ 9847 #define USART_ICR_IDLECF_Pos (4U) 9848 #define USART_ICR_IDLECF_Msk (0x1UL << USART_ICR_IDLECF_Pos) /*!< 0x00000010 */ 9849 #define USART_ICR_IDLECF USART_ICR_IDLECF_Msk /*!< IDLE line detected Clear Flag */ 9850 #define USART_ICR_TXFECF_Pos (5U) 9851 #define USART_ICR_TXFECF_Msk (0x1UL << USART_ICR_TXFECF_Pos) /*!< 0x00000020 */ 9852 #define USART_ICR_TXFECF USART_ICR_TXFECF_Msk /*!< TXFIFO Empty Clear Flag */ 9853 #define USART_ICR_TCCF_Pos (6U) 9854 #define USART_ICR_TCCF_Msk (0x1UL << USART_ICR_TCCF_Pos) /*!< 0x00000040 */ 9855 #define USART_ICR_TCCF USART_ICR_TCCF_Msk /*!< Transmission Complete Clear Flag */ 9856 #define USART_ICR_TCBGTCF_Pos (7U) 9857 #define USART_ICR_TCBGTCF_Msk (0x1UL << USART_ICR_TCBGTCF_Pos) /*!< 0x00000080 */ 9858 #define USART_ICR_TCBGTCF USART_ICR_TCBGTCF_Msk /*!< Transmission Complete Before Guard Time Clear Flag */ 9859 #define USART_ICR_LBDCF_Pos (8U) 9860 #define USART_ICR_LBDCF_Msk (0x1UL << USART_ICR_LBDCF_Pos) /*!< 0x00000100 */ 9861 #define USART_ICR_LBDCF USART_ICR_LBDCF_Msk /*!< LIN Break Detection Clear Flag */ 9862 #define USART_ICR_CTSCF_Pos (9U) 9863 #define USART_ICR_CTSCF_Msk (0x1UL << USART_ICR_CTSCF_Pos) /*!< 0x00000200 */ 9864 #define USART_ICR_CTSCF USART_ICR_CTSCF_Msk /*!< CTS Interrupt Clear Flag */ 9865 #define USART_ICR_RTOCF_Pos (11U) 9866 #define USART_ICR_RTOCF_Msk (0x1UL << USART_ICR_RTOCF_Pos) /*!< 0x00000800 */ 9867 #define USART_ICR_RTOCF USART_ICR_RTOCF_Msk /*!< Receiver Time Out Clear Flag */ 9868 #define USART_ICR_EOBCF_Pos (12U) 9869 #define USART_ICR_EOBCF_Msk (0x1UL << USART_ICR_EOBCF_Pos) /*!< 0x00001000 */ 9870 #define USART_ICR_EOBCF USART_ICR_EOBCF_Msk /*!< End Of Block Clear Flag */ 9871 #define USART_ICR_UDRCF_Pos (13U) 9872 #define USART_ICR_UDRCF_Msk (0x1UL << USART_ICR_UDRCF_Pos) /*!< 0x00002000 */ 9873 #define USART_ICR_UDRCF USART_ICR_UDRCF_Msk /*!< SPI Slave Underrun Clear Flag */ 9874 #define USART_ICR_CMCF_Pos (17U) 9875 #define USART_ICR_CMCF_Msk (0x1UL << USART_ICR_CMCF_Pos) /*!< 0x00020000 */ 9876 #define USART_ICR_CMCF USART_ICR_CMCF_Msk /*!< Character Match Clear Flag */ 9877 #define USART_ICR_WUCF_Pos (20U) 9878 #define USART_ICR_WUCF_Msk (0x1UL << USART_ICR_WUCF_Pos) /*!< 0x00100000 */ 9879 #define USART_ICR_WUCF USART_ICR_WUCF_Msk /*!< Wake Up from stop mode Clear Flag */ 9880 9881 /******************* Bit definition for USART_RDR register ******************/ 9882 #define USART_RDR_RDR_Pos (0U) 9883 #define USART_RDR_RDR_Msk (0x1FFUL << USART_RDR_RDR_Pos) /*!< 0x000001FF */ 9884 #define USART_RDR_RDR USART_RDR_RDR_Msk /*!< RDR[8:0] bits (Receive Data value) */ 9885 9886 /******************* Bit definition for USART_TDR register ******************/ 9887 #define USART_TDR_TDR_Pos (0U) 9888 #define USART_TDR_TDR_Msk (0x1FFUL << USART_TDR_TDR_Pos) /*!< 0x000001FF */ 9889 #define USART_TDR_TDR USART_TDR_TDR_Msk /*!< TDR[8:0] bits (Transmit Data value) */ 9890 9891 /******************* Bit definition for USART_PRESC register ****************/ 9892 #define USART_PRESC_PRESCALER_Pos (0U) 9893 #define USART_PRESC_PRESCALER_Msk (0xFUL << USART_PRESC_PRESCALER_Pos) /*!< 0x0000000F */ 9894 #define USART_PRESC_PRESCALER USART_PRESC_PRESCALER_Msk /*!< PRESCALER[3:0] bits (Clock prescaler) */ 9895 #define USART_PRESC_PRESCALER_0 (0x1UL << USART_PRESC_PRESCALER_Pos) /*!< 0x00000001 */ 9896 #define USART_PRESC_PRESCALER_1 (0x2UL << USART_PRESC_PRESCALER_Pos) /*!< 0x00000002 */ 9897 #define USART_PRESC_PRESCALER_2 (0x4UL << USART_PRESC_PRESCALER_Pos) /*!< 0x00000004 */ 9898 #define USART_PRESC_PRESCALER_3 (0x8UL << USART_PRESC_PRESCALER_Pos) /*!< 0x00000008 */ 9899 9900 /******************************************************************************/ 9901 /* */ 9902 /* VREFBUF */ 9903 /* */ 9904 /******************************************************************************/ 9905 /******************* Bit definition for VREFBUF_CSR register ****************/ 9906 #define VREFBUF_CSR_ENVR_Pos (0U) 9907 #define VREFBUF_CSR_ENVR_Msk (0x1UL << VREFBUF_CSR_ENVR_Pos) /*!< 0x00000001 */ 9908 #define VREFBUF_CSR_ENVR VREFBUF_CSR_ENVR_Msk /*!<Voltage reference buffer enable */ 9909 #define VREFBUF_CSR_HIZ_Pos (1U) 9910 #define VREFBUF_CSR_HIZ_Msk (0x1UL << VREFBUF_CSR_HIZ_Pos) /*!< 0x00000002 */ 9911 #define VREFBUF_CSR_HIZ VREFBUF_CSR_HIZ_Msk /*!<High impedance mode */ 9912 #define VREFBUF_CSR_VRS_Pos (2U) 9913 #define VREFBUF_CSR_VRS_Msk (0x1UL << VREFBUF_CSR_VRS_Pos) /*!< 0x00000004 */ 9914 #define VREFBUF_CSR_VRS VREFBUF_CSR_VRS_Msk /*!<Voltage reference scale */ 9915 #define VREFBUF_CSR_VRR_Pos (3U) 9916 #define VREFBUF_CSR_VRR_Msk (0x1UL << VREFBUF_CSR_VRR_Pos) /*!< 0x00000008 */ 9917 #define VREFBUF_CSR_VRR VREFBUF_CSR_VRR_Msk /*!<Voltage reference buffer ready */ 9918 9919 /******************* Bit definition for VREFBUF_CCR register ******************/ 9920 #define VREFBUF_CCR_TRIM_Pos (0U) 9921 #define VREFBUF_CCR_TRIM_Msk (0x3FUL << VREFBUF_CCR_TRIM_Pos) /*!< 0x0000003F */ 9922 #define VREFBUF_CCR_TRIM VREFBUF_CCR_TRIM_Msk /*!<TRIM[5:0] bits (Trimming code) */ 9923 9924 /******************************************************************************/ 9925 /* */ 9926 /* Window WATCHDOG */ 9927 /* */ 9928 /******************************************************************************/ 9929 /******************* Bit definition for WWDG_CR register ********************/ 9930 #define WWDG_CR_T_Pos (0U) 9931 #define WWDG_CR_T_Msk (0x7FUL << WWDG_CR_T_Pos) /*!< 0x0000007F */ 9932 #define WWDG_CR_T WWDG_CR_T_Msk /*!<T[6:0] bits (7-Bit counter (MSB to LSB)) */ 9933 #define WWDG_CR_T_0 (0x01UL << WWDG_CR_T_Pos) /*!< 0x00000001 */ 9934 #define WWDG_CR_T_1 (0x02UL << WWDG_CR_T_Pos) /*!< 0x00000002 */ 9935 #define WWDG_CR_T_2 (0x04UL << WWDG_CR_T_Pos) /*!< 0x00000004 */ 9936 #define WWDG_CR_T_3 (0x08UL << WWDG_CR_T_Pos) /*!< 0x00000008 */ 9937 #define WWDG_CR_T_4 (0x10UL << WWDG_CR_T_Pos) /*!< 0x00000010 */ 9938 #define WWDG_CR_T_5 (0x20UL << WWDG_CR_T_Pos) /*!< 0x00000020 */ 9939 #define WWDG_CR_T_6 (0x40UL << WWDG_CR_T_Pos) /*!< 0x00000040 */ 9940 9941 #define WWDG_CR_WDGA_Pos (7U) 9942 #define WWDG_CR_WDGA_Msk (0x1UL << WWDG_CR_WDGA_Pos) /*!< 0x00000080 */ 9943 #define WWDG_CR_WDGA WWDG_CR_WDGA_Msk /*!<Activation bit */ 9944 9945 /******************* Bit definition for WWDG_CFR register *******************/ 9946 #define WWDG_CFR_W_Pos (0U) 9947 #define WWDG_CFR_W_Msk (0x7FUL << WWDG_CFR_W_Pos) /*!< 0x0000007F */ 9948 #define WWDG_CFR_W WWDG_CFR_W_Msk /*!<W[6:0] bits (7-bit window value) */ 9949 #define WWDG_CFR_W_0 (0x01UL << WWDG_CFR_W_Pos) /*!< 0x00000001 */ 9950 #define WWDG_CFR_W_1 (0x02UL << WWDG_CFR_W_Pos) /*!< 0x00000002 */ 9951 #define WWDG_CFR_W_2 (0x04UL << WWDG_CFR_W_Pos) /*!< 0x00000004 */ 9952 #define WWDG_CFR_W_3 (0x08UL << WWDG_CFR_W_Pos) /*!< 0x00000008 */ 9953 #define WWDG_CFR_W_4 (0x10UL << WWDG_CFR_W_Pos) /*!< 0x00000010 */ 9954 #define WWDG_CFR_W_5 (0x20UL << WWDG_CFR_W_Pos) /*!< 0x00000020 */ 9955 #define WWDG_CFR_W_6 (0x40UL << WWDG_CFR_W_Pos) /*!< 0x00000040 */ 9956 9957 #define WWDG_CFR_WDGTB_Pos (11U) 9958 #define WWDG_CFR_WDGTB_Msk (0x7UL << WWDG_CFR_WDGTB_Pos) /*!< 0x00003800 */ 9959 #define WWDG_CFR_WDGTB WWDG_CFR_WDGTB_Msk /*!<WDGTB[2:0] bits (Timer Base) */ 9960 #define WWDG_CFR_WDGTB_0 (0x1UL << WWDG_CFR_WDGTB_Pos) /*!< 0x00000800 */ 9961 #define WWDG_CFR_WDGTB_1 (0x2UL << WWDG_CFR_WDGTB_Pos) /*!< 0x00001000 */ 9962 #define WWDG_CFR_WDGTB_2 (0x4UL << WWDG_CFR_WDGTB_Pos) /*!< 0x00002000 */ 9963 9964 #define WWDG_CFR_EWI_Pos (9U) 9965 #define WWDG_CFR_EWI_Msk (0x1UL << WWDG_CFR_EWI_Pos) /*!< 0x00000200 */ 9966 #define WWDG_CFR_EWI WWDG_CFR_EWI_Msk /*!<Early Wakeup Interrupt */ 9967 9968 /******************* Bit definition for WWDG_SR register ********************/ 9969 #define WWDG_SR_EWIF_Pos (0U) 9970 #define WWDG_SR_EWIF_Msk (0x1UL << WWDG_SR_EWIF_Pos) /*!< 0x00000001 */ 9971 #define WWDG_SR_EWIF WWDG_SR_EWIF_Msk /*!<Early Wakeup Interrupt Flag */ 9972 9973 /******************************************************************************/ 9974 /* */ 9975 /* Debug MCU */ 9976 /* */ 9977 /******************************************************************************/ 9978 /******************** Bit definition for DBG_IDCODE register *************/ 9979 #define DBG_IDCODE_DEV_ID_Pos (0U) 9980 #define DBG_IDCODE_DEV_ID_Msk (0xFFFUL << DBG_IDCODE_DEV_ID_Pos) /*!< 0x00000FFF */ 9981 #define DBG_IDCODE_DEV_ID DBG_IDCODE_DEV_ID_Msk 9982 #define DBG_IDCODE_REV_ID_Pos (16U) 9983 #define DBG_IDCODE_REV_ID_Msk (0xFFFFUL << DBG_IDCODE_REV_ID_Pos) /*!< 0xFFFF0000 */ 9984 #define DBG_IDCODE_REV_ID DBG_IDCODE_REV_ID_Msk 9985 9986 /******************** Bit definition for DBG_CR register *****************/ 9987 #define DBG_CR_DBG_STOP_Pos (1U) 9988 #define DBG_CR_DBG_STOP_Msk (0x1UL << DBG_CR_DBG_STOP_Pos) /*!< 0x00000002 */ 9989 #define DBG_CR_DBG_STOP DBG_CR_DBG_STOP_Msk 9990 #define DBG_CR_DBG_STANDBY_Pos (2U) 9991 #define DBG_CR_DBG_STANDBY_Msk (0x1UL << DBG_CR_DBG_STANDBY_Pos) /*!< 0x00000004 */ 9992 #define DBG_CR_DBG_STANDBY DBG_CR_DBG_STANDBY_Msk 9993 9994 9995 /******************** Bit definition for DBG_APB_FZ1 register ***********/ 9996 #define DBG_APB_FZ1_DBG_TIM2_STOP_Pos (0U) 9997 #define DBG_APB_FZ1_DBG_TIM2_STOP_Msk (0x1UL << DBG_APB_FZ1_DBG_TIM2_STOP_Pos) /*!< 0x00000001 */ 9998 #define DBG_APB_FZ1_DBG_TIM2_STOP DBG_APB_FZ1_DBG_TIM2_STOP_Msk 9999 #define DBG_APB_FZ1_DBG_TIM3_STOP_Pos (1U) 10000 #define DBG_APB_FZ1_DBG_TIM3_STOP_Msk (0x1UL << DBG_APB_FZ1_DBG_TIM3_STOP_Pos) /*!< 0x00000002 */ 10001 #define DBG_APB_FZ1_DBG_TIM3_STOP DBG_APB_FZ1_DBG_TIM3_STOP_Msk 10002 #define DBG_APB_FZ1_DBG_TIM4_STOP_Pos (2U) 10003 #define DBG_APB_FZ1_DBG_TIM4_STOP_Msk (0x1UL << DBG_APB_FZ1_DBG_TIM4_STOP_Pos) /*!< 0x00000004 */ 10004 #define DBG_APB_FZ1_DBG_TIM4_STOP DBG_APB_FZ1_DBG_TIM4_STOP_Msk 10005 #define DBG_APB_FZ1_DBG_TIM6_STOP_Pos (4U) 10006 #define DBG_APB_FZ1_DBG_TIM6_STOP_Msk (0x1UL << DBG_APB_FZ1_DBG_TIM6_STOP_Pos) /*!< 0x00000010 */ 10007 #define DBG_APB_FZ1_DBG_TIM6_STOP DBG_APB_FZ1_DBG_TIM6_STOP_Msk 10008 #define DBG_APB_FZ1_DBG_TIM7_STOP_Pos (5U) 10009 #define DBG_APB_FZ1_DBG_TIM7_STOP_Msk (0x1UL << DBG_APB_FZ1_DBG_TIM7_STOP_Pos) /*!< 0x00000020 */ 10010 #define DBG_APB_FZ1_DBG_TIM7_STOP DBG_APB_FZ1_DBG_TIM7_STOP_Msk 10011 #define DBG_APB_FZ1_DBG_RTC_STOP_Pos (10U) 10012 #define DBG_APB_FZ1_DBG_RTC_STOP_Msk (0x1UL << DBG_APB_FZ1_DBG_RTC_STOP_Pos) /*!< 0x00000400 */ 10013 #define DBG_APB_FZ1_DBG_RTC_STOP DBG_APB_FZ1_DBG_RTC_STOP_Msk 10014 #define DBG_APB_FZ1_DBG_WWDG_STOP_Pos (11U) 10015 #define DBG_APB_FZ1_DBG_WWDG_STOP_Msk (0x1UL << DBG_APB_FZ1_DBG_WWDG_STOP_Pos) /*!< 0x00000800 */ 10016 #define DBG_APB_FZ1_DBG_WWDG_STOP DBG_APB_FZ1_DBG_WWDG_STOP_Msk 10017 #define DBG_APB_FZ1_DBG_IWDG_STOP_Pos (12U) 10018 #define DBG_APB_FZ1_DBG_IWDG_STOP_Msk (0x1UL << DBG_APB_FZ1_DBG_IWDG_STOP_Pos) /*!< 0x00001000 */ 10019 #define DBG_APB_FZ1_DBG_IWDG_STOP DBG_APB_FZ1_DBG_IWDG_STOP_Msk 10020 #define DBG_APB_FZ1_DBG_I2C1_SMBUS_TIMEOUT_STOP_Pos (21U) 10021 #define DBG_APB_FZ1_DBG_I2C1_SMBUS_TIMEOUT_STOP_Msk (0x1UL << DBG_APB_FZ1_DBG_I2C1_SMBUS_TIMEOUT_STOP_Pos) /*!< 0x00200000 */ 10022 #define DBG_APB_FZ1_DBG_I2C1_SMBUS_TIMEOUT_STOP DBG_APB_FZ1_DBG_I2C1_SMBUS_TIMEOUT_STOP_Msk 10023 #define DBG_APB_FZ1_DBG_I2C2_SMBUS_TIMEOUT_STOP_Pos (22U) 10024 #define DBG_APB_FZ1_DBG_I2C2_SMBUS_TIMEOUT_STOP_Msk (0x1UL << DBG_APB_FZ1_DBG_I2C2_SMBUS_TIMEOUT_STOP_Pos) /*!< 0x00400000 */ 10025 #define DBG_APB_FZ1_DBG_I2C2_SMBUS_TIMEOUT_STOP DBG_APB_FZ1_DBG_I2C2_SMBUS_TIMEOUT_STOP_Msk 10026 #define DBG_APB_FZ1_DBG_LPTIM2_STOP_Pos (30U) 10027 #define DBG_APB_FZ1_DBG_LPTIM2_STOP_Msk (0x1UL << DBG_APB_FZ1_DBG_LPTIM2_STOP_Pos) /*!< 0x40000000 */ 10028 #define DBG_APB_FZ1_DBG_LPTIM2_STOP DBG_APB_FZ1_DBG_LPTIM2_STOP_Msk 10029 #define DBG_APB_FZ1_DBG_LPTIM1_STOP_Pos (31U) 10030 #define DBG_APB_FZ1_DBG_LPTIM1_STOP_Msk (0x1UL << DBG_APB_FZ1_DBG_LPTIM1_STOP_Pos) /*!< 0x80000000 */ 10031 #define DBG_APB_FZ1_DBG_LPTIM1_STOP DBG_APB_FZ1_DBG_LPTIM1_STOP_Msk 10032 10033 /******************** Bit definition for DBG_APB_FZ2 register ************/ 10034 #define DBG_APB_FZ2_DBG_TIM1_STOP_Pos (11U) 10035 #define DBG_APB_FZ2_DBG_TIM1_STOP_Msk (0x1UL << DBG_APB_FZ2_DBG_TIM1_STOP_Pos) /*!< 0x00000800 */ 10036 #define DBG_APB_FZ2_DBG_TIM1_STOP DBG_APB_FZ2_DBG_TIM1_STOP_Msk 10037 #define DBG_APB_FZ2_DBG_TIM14_STOP_Pos (15U) 10038 #define DBG_APB_FZ2_DBG_TIM14_STOP_Msk (0x1UL << DBG_APB_FZ2_DBG_TIM14_STOP_Pos) /*!< 0x00008000 */ 10039 #define DBG_APB_FZ2_DBG_TIM14_STOP DBG_APB_FZ2_DBG_TIM14_STOP_Msk 10040 #define DBG_APB_FZ2_DBG_TIM15_STOP_Pos (16U) 10041 #define DBG_APB_FZ2_DBG_TIM15_STOP_Msk (0x1UL << DBG_APB_FZ2_DBG_TIM15_STOP_Pos) /*!< 0x00010000 */ 10042 #define DBG_APB_FZ2_DBG_TIM15_STOP DBG_APB_FZ2_DBG_TIM15_STOP_Msk 10043 #define DBG_APB_FZ2_DBG_TIM16_STOP_Pos (17U) 10044 #define DBG_APB_FZ2_DBG_TIM16_STOP_Msk (0x1UL << DBG_APB_FZ2_DBG_TIM16_STOP_Pos) /*!< 0x00020000 */ 10045 #define DBG_APB_FZ2_DBG_TIM16_STOP DBG_APB_FZ2_DBG_TIM16_STOP_Msk 10046 #define DBG_APB_FZ2_DBG_TIM17_STOP_Pos (18U) 10047 #define DBG_APB_FZ2_DBG_TIM17_STOP_Msk (0x1UL << DBG_APB_FZ2_DBG_TIM17_STOP_Pos) /*!< 0x00040000 */ 10048 #define DBG_APB_FZ2_DBG_TIM17_STOP DBG_APB_FZ2_DBG_TIM17_STOP_Msk 10049 10050 /******************************************************************************/ 10051 /* */ 10052 /* UCPD */ 10053 /* */ 10054 /******************************************************************************/ 10055 /******************** Bits definition for UCPD_CFG1 register *******************/ 10056 #define UCPD_CFG1_HBITCLKDIV_Pos (0U) 10057 #define UCPD_CFG1_HBITCLKDIV_Msk (0x3FUL << UCPD_CFG1_HBITCLKDIV_Pos) /*!< 0x0000003F */ 10058 #define UCPD_CFG1_HBITCLKDIV UCPD_CFG1_HBITCLKDIV_Msk /*!< Number of cycles (minus 1) for a half bit clock */ 10059 #define UCPD_CFG1_HBITCLKDIV_0 (0x01UL << UCPD_CFG1_HBITCLKDIV_Pos) /*!< 0x00000001 */ 10060 #define UCPD_CFG1_HBITCLKDIV_1 (0x02UL << UCPD_CFG1_HBITCLKDIV_Pos) /*!< 0x00000002 */ 10061 #define UCPD_CFG1_HBITCLKDIV_2 (0x04UL << UCPD_CFG1_HBITCLKDIV_Pos) /*!< 0x00000004 */ 10062 #define UCPD_CFG1_HBITCLKDIV_3 (0x08UL << UCPD_CFG1_HBITCLKDIV_Pos) /*!< 0x00000008 */ 10063 #define UCPD_CFG1_HBITCLKDIV_4 (0x10UL << UCPD_CFG1_HBITCLKDIV_Pos) /*!< 0x00000010 */ 10064 #define UCPD_CFG1_HBITCLKDIV_5 (0x20UL << UCPD_CFG1_HBITCLKDIV_Pos) /*!< 0x00000020 */ 10065 #define UCPD_CFG1_IFRGAP_Pos (6U) 10066 #define UCPD_CFG1_IFRGAP_Msk (0x1FUL << UCPD_CFG1_IFRGAP_Pos) /*!< 0x000007C0 */ 10067 #define UCPD_CFG1_IFRGAP UCPD_CFG1_IFRGAP_Msk /*!< Clock divider value to generates Interframe gap */ 10068 #define UCPD_CFG1_IFRGAP_0 (0x01UL << UCPD_CFG1_IFRGAP_Pos) /*!< 0x00000040 */ 10069 #define UCPD_CFG1_IFRGAP_1 (0x02UL << UCPD_CFG1_IFRGAP_Pos) /*!< 0x00000080 */ 10070 #define UCPD_CFG1_IFRGAP_2 (0x04UL << UCPD_CFG1_IFRGAP_Pos) /*!< 0x00000100 */ 10071 #define UCPD_CFG1_IFRGAP_3 (0x08UL << UCPD_CFG1_IFRGAP_Pos) /*!< 0x00000200 */ 10072 #define UCPD_CFG1_IFRGAP_4 (0x10UL << UCPD_CFG1_IFRGAP_Pos) /*!< 0x00000400 */ 10073 #define UCPD_CFG1_TRANSWIN_Pos (11U) 10074 #define UCPD_CFG1_TRANSWIN_Msk (0x1FUL << UCPD_CFG1_TRANSWIN_Pos) /*!< 0x0000F800 */ 10075 #define UCPD_CFG1_TRANSWIN UCPD_CFG1_TRANSWIN_Msk /*!< Number of cycles (minus 1) of the half bit clock */ 10076 #define UCPD_CFG1_TRANSWIN_0 (0x01UL << UCPD_CFG1_TRANSWIN_Pos) /*!< 0x00000800 */ 10077 #define UCPD_CFG1_TRANSWIN_1 (0x02UL << UCPD_CFG1_TRANSWIN_Pos) /*!< 0x00001000 */ 10078 #define UCPD_CFG1_TRANSWIN_2 (0x04UL << UCPD_CFG1_TRANSWIN_Pos) /*!< 0x00002000 */ 10079 #define UCPD_CFG1_TRANSWIN_3 (0x08UL << UCPD_CFG1_TRANSWIN_Pos) /*!< 0x00004000 */ 10080 #define UCPD_CFG1_TRANSWIN_4 (0x10UL << UCPD_CFG1_TRANSWIN_Pos) /*!< 0x00008000 */ 10081 #define UCPD_CFG1_PSC_UCPDCLK_Pos (17U) 10082 #define UCPD_CFG1_PSC_UCPDCLK_Msk (0x7UL << UCPD_CFG1_PSC_UCPDCLK_Pos) /*!< 0x000E0000 */ 10083 #define UCPD_CFG1_PSC_UCPDCLK UCPD_CFG1_PSC_UCPDCLK_Msk /*!< Prescaler for UCPDCLK */ 10084 #define UCPD_CFG1_PSC_UCPDCLK_0 (0x1UL << UCPD_CFG1_PSC_UCPDCLK_Pos) /*!< 0x00020000 */ 10085 #define UCPD_CFG1_PSC_UCPDCLK_1 (0x2UL << UCPD_CFG1_PSC_UCPDCLK_Pos) /*!< 0x00040000 */ 10086 #define UCPD_CFG1_PSC_UCPDCLK_2 (0x4UL << UCPD_CFG1_PSC_UCPDCLK_Pos) /*!< 0x00080000 */ 10087 #define UCPD_CFG1_RXORDSETEN_Pos (20U) 10088 #define UCPD_CFG1_RXORDSETEN_Msk (0x1FFUL << UCPD_CFG1_RXORDSETEN_Pos) /*!< 0x1FF00000 */ 10089 #define UCPD_CFG1_RXORDSETEN UCPD_CFG1_RXORDSETEN_Msk /*!< Receiver ordered set detection enable */ 10090 #define UCPD_CFG1_RXORDSETEN_0 (0x001UL << UCPD_CFG1_RXORDSETEN_Pos) /*!< 0x00100000 */ 10091 #define UCPD_CFG1_RXORDSETEN_1 (0x002UL << UCPD_CFG1_RXORDSETEN_Pos) /*!< 0x00200000 */ 10092 #define UCPD_CFG1_RXORDSETEN_2 (0x004UL << UCPD_CFG1_RXORDSETEN_Pos) /*!< 0x00400000 */ 10093 #define UCPD_CFG1_RXORDSETEN_3 (0x008UL << UCPD_CFG1_RXORDSETEN_Pos) /*!< 0x00800000 */ 10094 #define UCPD_CFG1_RXORDSETEN_4 (0x010UL << UCPD_CFG1_RXORDSETEN_Pos) /*!< 0x01000000 */ 10095 #define UCPD_CFG1_RXORDSETEN_5 (0x020UL << UCPD_CFG1_RXORDSETEN_Pos) /*!< 0x02000000 */ 10096 #define UCPD_CFG1_RXORDSETEN_6 (0x040UL << UCPD_CFG1_RXORDSETEN_Pos) /*!< 0x04000000 */ 10097 #define UCPD_CFG1_RXORDSETEN_7 (0x080UL << UCPD_CFG1_RXORDSETEN_Pos) /*!< 0x08000000 */ 10098 #define UCPD_CFG1_RXORDSETEN_8 (0x100UL << UCPD_CFG1_RXORDSETEN_Pos) /*!< 0x10000000 */ 10099 #define UCPD_CFG1_TXDMAEN_Pos (29U) 10100 #define UCPD_CFG1_TXDMAEN_Msk (0x1UL << UCPD_CFG1_TXDMAEN_Pos) /*!< 0x20000000 */ 10101 #define UCPD_CFG1_TXDMAEN UCPD_CFG1_TXDMAEN_Msk /*!< DMA transmission requests enable */ 10102 #define UCPD_CFG1_RXDMAEN_Pos (30U) 10103 #define UCPD_CFG1_RXDMAEN_Msk (0x1UL << UCPD_CFG1_RXDMAEN_Pos) /*!< 0x40000000 */ 10104 #define UCPD_CFG1_RXDMAEN UCPD_CFG1_RXDMAEN_Msk /*!< DMA reception requests enable */ 10105 #define UCPD_CFG1_UCPDEN_Pos (31U) 10106 #define UCPD_CFG1_UCPDEN_Msk (0x1UL << UCPD_CFG1_UCPDEN_Pos) /*!< 0x80000000 */ 10107 #define UCPD_CFG1_UCPDEN UCPD_CFG1_UCPDEN_Msk /*!< USB Power Delivery Block Enable */ 10108 10109 /******************** Bits definition for UCPD_CFG2 register *******************/ 10110 #define UCPD_CFG2_RXFILTDIS_Pos (0U) 10111 #define UCPD_CFG2_RXFILTDIS_Msk (0x1UL << UCPD_CFG2_RXFILTDIS_Pos) /*!< 0x00000001 */ 10112 #define UCPD_CFG2_RXFILTDIS UCPD_CFG2_RXFILTDIS_Msk /*!< Enables an Rx pre-filter for the BMC decoder */ 10113 #define UCPD_CFG2_RXFILT2N3_Pos (1U) 10114 #define UCPD_CFG2_RXFILT2N3_Msk (0x1UL << UCPD_CFG2_RXFILT2N3_Pos) /*!< 0x00000002 */ 10115 #define UCPD_CFG2_RXFILT2N3 UCPD_CFG2_RXFILT2N3_Msk /*!< Controls the sampling method for an Rx pre-filter for the BMC decode */ 10116 #define UCPD_CFG2_FORCECLK_Pos (2U) 10117 #define UCPD_CFG2_FORCECLK_Msk (0x1UL << UCPD_CFG2_FORCECLK_Pos) /*!< 0x00000004 */ 10118 #define UCPD_CFG2_FORCECLK UCPD_CFG2_FORCECLK_Msk /*!< Controls forcing of the clock request UCPDCLK_REQ */ 10119 #define UCPD_CFG2_WUPEN_Pos (3U) 10120 #define UCPD_CFG2_WUPEN_Msk (0x1UL << UCPD_CFG2_WUPEN_Pos) /*!< 0x00000008 */ 10121 #define UCPD_CFG2_WUPEN UCPD_CFG2_WUPEN_Msk /*!< Wakeup from STOP enable */ 10122 10123 /******************** Bits definition for UCPD_CR register ********************/ 10124 #define UCPD_CR_TXMODE_Pos (0U) 10125 #define UCPD_CR_TXMODE_Msk (0x3UL << UCPD_CR_TXMODE_Pos) /*!< 0x00000003 */ 10126 #define UCPD_CR_TXMODE UCPD_CR_TXMODE_Msk /*!< Type of Tx packet */ 10127 #define UCPD_CR_TXMODE_0 (0x1UL << UCPD_CR_TXMODE_Pos) /*!< 0x00000001 */ 10128 #define UCPD_CR_TXMODE_1 (0x2UL << UCPD_CR_TXMODE_Pos) /*!< 0x00000002 */ 10129 #define UCPD_CR_TXSEND_Pos (2U) 10130 #define UCPD_CR_TXSEND_Msk (0x1UL << UCPD_CR_TXSEND_Pos) /*!< 0x00000004 */ 10131 #define UCPD_CR_TXSEND UCPD_CR_TXSEND_Msk /*!< Type of Tx packet */ 10132 #define UCPD_CR_TXHRST_Pos (3U) 10133 #define UCPD_CR_TXHRST_Msk (0x1UL << UCPD_CR_TXHRST_Pos) /*!< 0x00000008 */ 10134 #define UCPD_CR_TXHRST UCPD_CR_TXHRST_Msk /*!< Command to send a Tx Hard Reset */ 10135 #define UCPD_CR_RXMODE_Pos (4U) 10136 #define UCPD_CR_RXMODE_Msk (0x1UL << UCPD_CR_RXMODE_Pos) /*!< 0x00000010 */ 10137 #define UCPD_CR_RXMODE UCPD_CR_RXMODE_Msk /*!< Receiver mode */ 10138 #define UCPD_CR_PHYRXEN_Pos (5U) 10139 #define UCPD_CR_PHYRXEN_Msk (0x1UL << UCPD_CR_PHYRXEN_Pos) /*!< 0x00000020 */ 10140 #define UCPD_CR_PHYRXEN UCPD_CR_PHYRXEN_Msk /*!< Controls enable of USB Power Delivery receiver */ 10141 #define UCPD_CR_PHYCCSEL_Pos (6U) 10142 #define UCPD_CR_PHYCCSEL_Msk (0x1UL << UCPD_CR_PHYCCSEL_Pos) /*!< 0x00000040 */ 10143 #define UCPD_CR_PHYCCSEL UCPD_CR_PHYCCSEL_Msk /*!< */ 10144 #define UCPD_CR_ANASUBMODE_Pos (7U) 10145 #define UCPD_CR_ANASUBMODE_Msk (0x3UL << UCPD_CR_ANASUBMODE_Pos) /*!< 0x00000180 */ 10146 #define UCPD_CR_ANASUBMODE UCPD_CR_ANASUBMODE_Msk /*!< Analog PHY sub-mode */ 10147 #define UCPD_CR_ANASUBMODE_0 (0x1UL << UCPD_CR_ANASUBMODE_Pos) /*!< 0x00000080 */ 10148 #define UCPD_CR_ANASUBMODE_1 (0x2UL << UCPD_CR_ANASUBMODE_Pos) /*!< 0x00000100 */ 10149 #define UCPD_CR_ANAMODE_Pos (9U) 10150 #define UCPD_CR_ANAMODE_Msk (0x1UL << UCPD_CR_ANAMODE_Pos) /*!< 0x00000200 */ 10151 #define UCPD_CR_ANAMODE UCPD_CR_ANAMODE_Msk /*!< Analog PHY working mode */ 10152 #define UCPD_CR_CCENABLE_Pos (10U) 10153 #define UCPD_CR_CCENABLE_Msk (0x3UL << UCPD_CR_CCENABLE_Pos) /*!< 0x00000C00 */ 10154 #define UCPD_CR_CCENABLE UCPD_CR_CCENABLE_Msk /*!< */ 10155 #define UCPD_CR_CCENABLE_0 (0x1UL << UCPD_CR_CCENABLE_Pos) /*!< 0x00000400 */ 10156 #define UCPD_CR_CCENABLE_1 (0x2UL << UCPD_CR_CCENABLE_Pos) /*!< 0x00000800 */ 10157 #define UCPD_CR_FRSRXEN_Pos (16U) 10158 #define UCPD_CR_FRSRXEN_Msk (0x1UL << UCPD_CR_FRSRXEN_Pos) /*!< 0x00010000 */ 10159 #define UCPD_CR_FRSRXEN UCPD_CR_FRSRXEN_Msk /*!< Enable FRS request detection function */ 10160 #define UCPD_CR_FRSTX_Pos (17U) 10161 #define UCPD_CR_FRSTX_Msk (0x1UL << UCPD_CR_FRSTX_Pos) /*!< 0x00020000 */ 10162 #define UCPD_CR_FRSTX UCPD_CR_FRSTX_Msk /*!< Signal Fast Role Swap request */ 10163 #define UCPD_CR_RDCH_Pos (18U) 10164 #define UCPD_CR_RDCH_Msk (0x1UL << UCPD_CR_RDCH_Pos) /*!< 0x00040000 */ 10165 #define UCPD_CR_RDCH UCPD_CR_RDCH_Msk /*!< */ 10166 #define UCPD_CR_CC1TCDIS_Pos (20U) 10167 #define UCPD_CR_CC1TCDIS_Msk (0x1UL << UCPD_CR_CC1TCDIS_Pos) /*!< 0x00100000 */ 10168 #define UCPD_CR_CC1TCDIS UCPD_CR_CC1TCDIS_Msk /*!< The bit allows the Type-C detector for CC0 to be disabled. */ 10169 #define UCPD_CR_CC2TCDIS_Pos (21U) 10170 #define UCPD_CR_CC2TCDIS_Msk (0x1UL << UCPD_CR_CC2TCDIS_Pos) /*!< 0x00200000 */ 10171 #define UCPD_CR_CC2TCDIS UCPD_CR_CC2TCDIS_Msk /*!< The bit allows the Type-C detector for CC2 to be disabled. */ 10172 10173 /******************** Bits definition for UCPD_IMR register *******************/ 10174 #define UCPD_IMR_TXISIE_Pos (0U) 10175 #define UCPD_IMR_TXISIE_Msk (0x1UL << UCPD_IMR_TXISIE_Pos) /*!< 0x00000001 */ 10176 #define UCPD_IMR_TXISIE UCPD_IMR_TXISIE_Msk /*!< Enable TXIS interrupt */ 10177 #define UCPD_IMR_TXMSGDISCIE_Pos (1U) 10178 #define UCPD_IMR_TXMSGDISCIE_Msk (0x1UL << UCPD_IMR_TXMSGDISCIE_Pos) /*!< 0x00000002 */ 10179 #define UCPD_IMR_TXMSGDISCIE UCPD_IMR_TXMSGDISCIE_Msk /*!< Enable TXMSGDISC interrupt */ 10180 #define UCPD_IMR_TXMSGSENTIE_Pos (2U) 10181 #define UCPD_IMR_TXMSGSENTIE_Msk (0x1UL << UCPD_IMR_TXMSGSENTIE_Pos) /*!< 0x00000004 */ 10182 #define UCPD_IMR_TXMSGSENTIE UCPD_IMR_TXMSGSENTIE_Msk /*!< Enable TXMSGSENT interrupt */ 10183 #define UCPD_IMR_TXMSGABTIE_Pos (3U) 10184 #define UCPD_IMR_TXMSGABTIE_Msk (0x1UL << UCPD_IMR_TXMSGABTIE_Pos) /*!< 0x00000008 */ 10185 #define UCPD_IMR_TXMSGABTIE UCPD_IMR_TXMSGABTIE_Msk /*!< Enable TXMSGABT interrupt */ 10186 #define UCPD_IMR_HRSTDISCIE_Pos (4U) 10187 #define UCPD_IMR_HRSTDISCIE_Msk (0x1UL << UCPD_IMR_HRSTDISCIE_Pos) /*!< 0x00000010 */ 10188 #define UCPD_IMR_HRSTDISCIE UCPD_IMR_HRSTDISCIE_Msk /*!< Enable HRSTDISC interrupt */ 10189 #define UCPD_IMR_HRSTSENTIE_Pos (5U) 10190 #define UCPD_IMR_HRSTSENTIE_Msk (0x1UL << UCPD_IMR_HRSTSENTIE_Pos) /*!< 0x00000020 */ 10191 #define UCPD_IMR_HRSTSENTIE UCPD_IMR_HRSTSENTIE_Msk /*!< Enable HRSTSENT interrupt */ 10192 #define UCPD_IMR_TXUNDIE_Pos (6U) 10193 #define UCPD_IMR_TXUNDIE_Msk (0x1UL << UCPD_IMR_TXUNDIE_Pos) /*!< 0x00000040 */ 10194 #define UCPD_IMR_TXUNDIE UCPD_IMR_TXUNDIE_Msk /*!< Enable TXUND interrupt */ 10195 #define UCPD_IMR_RXNEIE_Pos (8U) 10196 #define UCPD_IMR_RXNEIE_Msk (0x1UL << UCPD_IMR_RXNEIE_Pos) /*!< 0x00000100 */ 10197 #define UCPD_IMR_RXNEIE UCPD_IMR_RXNEIE_Msk /*!< Enable RXNE interrupt */ 10198 #define UCPD_IMR_RXORDDETIE_Pos (9U) 10199 #define UCPD_IMR_RXORDDETIE_Msk (0x1UL << UCPD_IMR_RXORDDETIE_Pos) /*!< 0x00000200 */ 10200 #define UCPD_IMR_RXORDDETIE UCPD_IMR_RXORDDETIE_Msk /*!< Enable RXORDDET interrupt */ 10201 #define UCPD_IMR_RXHRSTDETIE_Pos (10U) 10202 #define UCPD_IMR_RXHRSTDETIE_Msk (0x1UL << UCPD_IMR_RXHRSTDETIE_Pos) /*!< 0x00000400 */ 10203 #define UCPD_IMR_RXHRSTDETIE UCPD_IMR_RXHRSTDETIE_Msk /*!< Enable RXHRSTDET interrupt */ 10204 #define UCPD_IMR_RXOVRIE_Pos (11U) 10205 #define UCPD_IMR_RXOVRIE_Msk (0x1UL << UCPD_IMR_RXOVRIE_Pos) /*!< 0x00000800 */ 10206 #define UCPD_IMR_RXOVRIE UCPD_IMR_RXOVRIE_Msk /*!< Enable RXOVR interrupt */ 10207 #define UCPD_IMR_RXMSGENDIE_Pos (12U) 10208 #define UCPD_IMR_RXMSGENDIE_Msk (0x1UL << UCPD_IMR_RXMSGENDIE_Pos) /*!< 0x00001000 */ 10209 #define UCPD_IMR_RXMSGENDIE UCPD_IMR_RXMSGENDIE_Msk /*!< Enable RXMSGEND interrupt */ 10210 #define UCPD_IMR_TYPECEVT1IE_Pos (14U) 10211 #define UCPD_IMR_TYPECEVT1IE_Msk (0x1UL << UCPD_IMR_TYPECEVT1IE_Pos) /*!< 0x00004000 */ 10212 #define UCPD_IMR_TYPECEVT1IE UCPD_IMR_TYPECEVT1IE_Msk /*!< Enable TYPECEVT1IE interrupt */ 10213 #define UCPD_IMR_TYPECEVT2IE_Pos (15U) 10214 #define UCPD_IMR_TYPECEVT2IE_Msk (0x1UL << UCPD_IMR_TYPECEVT2IE_Pos) /*!< 0x00008000 */ 10215 #define UCPD_IMR_TYPECEVT2IE UCPD_IMR_TYPECEVT2IE_Msk /*!< Enable TYPECEVT2IE interrupt */ 10216 #define UCPD_IMR_FRSEVTIE_Pos (20U) 10217 #define UCPD_IMR_FRSEVTIE_Msk (0x1UL << UCPD_IMR_FRSEVTIE_Pos) /*!< 0x00100000 */ 10218 #define UCPD_IMR_FRSEVTIE UCPD_IMR_FRSEVTIE_Msk /*!< Fast Role Swap interrupt */ 10219 10220 /******************** Bits definition for UCPD_SR register ********************/ 10221 #define UCPD_SR_TXIS_Pos (0U) 10222 #define UCPD_SR_TXIS_Msk (0x1UL << UCPD_SR_TXIS_Pos) /*!< 0x00000001 */ 10223 #define UCPD_SR_TXIS UCPD_SR_TXIS_Msk /*!< Transmit interrupt status */ 10224 #define UCPD_SR_TXMSGDISC_Pos (1U) 10225 #define UCPD_SR_TXMSGDISC_Msk (0x1UL << UCPD_SR_TXMSGDISC_Pos) /*!< 0x00000002 */ 10226 #define UCPD_SR_TXMSGDISC UCPD_SR_TXMSGDISC_Msk /*!< Transmit message discarded interrupt */ 10227 #define UCPD_SR_TXMSGSENT_Pos (2U) 10228 #define UCPD_SR_TXMSGSENT_Msk (0x1UL << UCPD_SR_TXMSGSENT_Pos) /*!< 0x00000004 */ 10229 #define UCPD_SR_TXMSGSENT UCPD_SR_TXMSGSENT_Msk /*!< Transmit message sent interrupt */ 10230 #define UCPD_SR_TXMSGABT_Pos (3U) 10231 #define UCPD_SR_TXMSGABT_Msk (0x1UL << UCPD_SR_TXMSGABT_Pos) /*!< 0x00000008 */ 10232 #define UCPD_SR_TXMSGABT UCPD_SR_TXMSGABT_Msk /*!< Transmit message abort interrupt */ 10233 #define UCPD_SR_HRSTDISC_Pos (4U) 10234 #define UCPD_SR_HRSTDISC_Msk (0x1UL << UCPD_SR_HRSTDISC_Pos) /*!< 0x00000010 */ 10235 #define UCPD_SR_HRSTDISC UCPD_SR_HRSTDISC_Msk /*!< HRST discarded interrupt */ 10236 #define UCPD_SR_HRSTSENT_Pos (5U) 10237 #define UCPD_SR_HRSTSENT_Msk (0x1UL << UCPD_SR_HRSTSENT_Pos) /*!< 0x00000020 */ 10238 #define UCPD_SR_HRSTSENT UCPD_SR_HRSTSENT_Msk /*!< HRST sent interrupt */ 10239 #define UCPD_SR_TXUND_Pos (6U) 10240 #define UCPD_SR_TXUND_Msk (0x1UL << UCPD_SR_TXUND_Pos) /*!< 0x00000040 */ 10241 #define UCPD_SR_TXUND UCPD_SR_TXUND_Msk /*!< Tx data underrun condition interrupt */ 10242 #define UCPD_SR_RXNE_Pos (8U) 10243 #define UCPD_SR_RXNE_Msk (0x1UL << UCPD_SR_RXNE_Pos) /*!< 0x00000100 */ 10244 #define UCPD_SR_RXNE UCPD_SR_RXNE_Msk /*!< Receive data register not empty interrupt */ 10245 #define UCPD_SR_RXORDDET_Pos (9U) 10246 #define UCPD_SR_RXORDDET_Msk (0x1UL << UCPD_SR_RXORDDET_Pos) /*!< 0x00000200 */ 10247 #define UCPD_SR_RXORDDET UCPD_SR_RXORDDET_Msk /*!< Rx ordered set (4 K-codes) detected interrupt */ 10248 #define UCPD_SR_RXHRSTDET_Pos (10U) 10249 #define UCPD_SR_RXHRSTDET_Msk (0x1UL << UCPD_SR_RXHRSTDET_Pos) /*!< 0x00000400 */ 10250 #define UCPD_SR_RXHRSTDET UCPD_SR_RXHRSTDET_Msk /*!< Rx Hard Reset detect interrupt */ 10251 #define UCPD_SR_RXOVR_Pos (11U) 10252 #define UCPD_SR_RXOVR_Msk (0x1UL << UCPD_SR_RXOVR_Pos) /*!< 0x00000800 */ 10253 #define UCPD_SR_RXOVR UCPD_SR_RXOVR_Msk /*!< Rx data overflow interrupt */ 10254 #define UCPD_SR_RXMSGEND_Pos (12U) 10255 #define UCPD_SR_RXMSGEND_Msk (0x1UL << UCPD_SR_RXMSGEND_Pos) /*!< 0x00001000 */ 10256 #define UCPD_SR_RXMSGEND UCPD_SR_RXMSGEND_Msk /*!< Rx message received */ 10257 #define UCPD_SR_RXERR_Pos (13U) 10258 #define UCPD_SR_RXERR_Msk (0x1UL << UCPD_SR_RXERR_Pos) /*!< 0x00002000 */ 10259 #define UCPD_SR_RXERR UCPD_SR_RXERR_Msk /*!< RX Error */ 10260 #define UCPD_SR_TYPECEVT1_Pos (14U) 10261 #define UCPD_SR_TYPECEVT1_Msk (0x1UL << UCPD_SR_TYPECEVT1_Pos) /*!< 0x00004000 */ 10262 #define UCPD_SR_TYPECEVT1 UCPD_SR_TYPECEVT1_Msk /*!< Type C voltage level event on CC1 */ 10263 #define UCPD_SR_TYPECEVT2_Pos (15U) 10264 #define UCPD_SR_TYPECEVT2_Msk (0x1UL << UCPD_SR_TYPECEVT2_Pos) /*!< 0x00008000 */ 10265 #define UCPD_SR_TYPECEVT2 UCPD_SR_TYPECEVT2_Msk /*!< Type C voltage level event on CC2 */ 10266 #define UCPD_SR_TYPEC_VSTATE_CC1_Pos (16U) 10267 #define UCPD_SR_TYPEC_VSTATE_CC1_Msk (0x3UL << UCPD_SR_TYPEC_VSTATE_CC1_Pos) /*!< 0x00030000 */ 10268 #define UCPD_SR_TYPEC_VSTATE_CC1 UCPD_SR_TYPEC_VSTATE_CC1_Msk /*!< Status of DC level on CC1 pin */ 10269 #define UCPD_SR_TYPEC_VSTATE_CC1_0 (0x1UL << UCPD_SR_TYPEC_VSTATE_CC1_Pos) /*!< 0x00010000 */ 10270 #define UCPD_SR_TYPEC_VSTATE_CC1_1 (0x2UL << UCPD_SR_TYPEC_VSTATE_CC1_Pos) /*!< 0x00020000 */ 10271 #define UCPD_SR_TYPEC_VSTATE_CC2_Pos (18U) 10272 #define UCPD_SR_TYPEC_VSTATE_CC2_Msk (0x3UL << UCPD_SR_TYPEC_VSTATE_CC2_Pos) /*!< 0x000C0000 */ 10273 #define UCPD_SR_TYPEC_VSTATE_CC2 UCPD_SR_TYPEC_VSTATE_CC2_Msk /*!<Status of DC level on CC2 pin */ 10274 #define UCPD_SR_TYPEC_VSTATE_CC2_0 (0x1UL << UCPD_SR_TYPEC_VSTATE_CC2_Pos) /*!< 0x00040000 */ 10275 #define UCPD_SR_TYPEC_VSTATE_CC2_1 (0x2UL << UCPD_SR_TYPEC_VSTATE_CC2_Pos) /*!< 0x00080000 */ 10276 #define UCPD_SR_FRSEVT_Pos (20U) 10277 #define UCPD_SR_FRSEVT_Msk (0x1UL << UCPD_SR_FRSEVT_Pos) /*!< 0x00100000 */ 10278 #define UCPD_SR_FRSEVT UCPD_SR_FRSEVT_Msk /*!< Fast Role Swap detection event */ 10279 10280 /******************** Bits definition for UCPD_ICR register *******************/ 10281 #define UCPD_ICR_TXMSGDISCCF_Pos (1U) 10282 #define UCPD_ICR_TXMSGDISCCF_Msk (0x1UL << UCPD_ICR_TXMSGDISCCF_Pos) /*!< 0x00000002 */ 10283 #define UCPD_ICR_TXMSGDISCCF UCPD_ICR_TXMSGDISCCF_Msk /*!< Tx message discarded flag (TXMSGDISC) clear */ 10284 #define UCPD_ICR_TXMSGSENTCF_Pos (2U) 10285 #define UCPD_ICR_TXMSGSENTCF_Msk (0x1UL << UCPD_ICR_TXMSGSENTCF_Pos) /*!< 0x00000004 */ 10286 #define UCPD_ICR_TXMSGSENTCF UCPD_ICR_TXMSGSENTCF_Msk /*!< Tx message sent flag (TXMSGSENT) clear */ 10287 #define UCPD_ICR_TXMSGABTCF_Pos (3U) 10288 #define UCPD_ICR_TXMSGABTCF_Msk (0x1UL << UCPD_ICR_TXMSGABTCF_Pos) /*!< 0x00000008 */ 10289 #define UCPD_ICR_TXMSGABTCF UCPD_ICR_TXMSGABTCF_Msk /*!< Tx message abort flag (TXMSGABT) clear */ 10290 #define UCPD_ICR_HRSTDISCCF_Pos (4U) 10291 #define UCPD_ICR_HRSTDISCCF_Msk (0x1UL << UCPD_ICR_HRSTDISCCF_Pos) /*!< 0x00000010 */ 10292 #define UCPD_ICR_HRSTDISCCF UCPD_ICR_HRSTDISCCF_Msk /*!< Hard reset discarded flag (HRSTDISC) clear */ 10293 #define UCPD_ICR_HRSTSENTCF_Pos (5U) 10294 #define UCPD_ICR_HRSTSENTCF_Msk (0x1UL << UCPD_ICR_HRSTSENTCF_Pos) /*!< 0x00000020 */ 10295 #define UCPD_ICR_HRSTSENTCF UCPD_ICR_HRSTSENTCF_Msk /*!< Hard reset sent flag (HRSTSENT) clear */ 10296 #define UCPD_ICR_TXUNDCF_Pos (6U) 10297 #define UCPD_ICR_TXUNDCF_Msk (0x1UL << UCPD_ICR_TXUNDCF_Pos) /*!< 0x00000040 */ 10298 #define UCPD_ICR_TXUNDCF UCPD_ICR_TXUNDCF_Msk /*!< Tx underflow flag (TXUND) clear */ 10299 #define UCPD_ICR_RXORDDETCF_Pos (9U) 10300 #define UCPD_ICR_RXORDDETCF_Msk (0x1UL << UCPD_ICR_RXORDDETCF_Pos) /*!< 0x00000200 */ 10301 #define UCPD_ICR_RXORDDETCF UCPD_ICR_RXORDDETCF_Msk /*!< Rx ordered set detect flag (RXORDDET) clear */ 10302 #define UCPD_ICR_RXHRSTDETCF_Pos (10U) 10303 #define UCPD_ICR_RXHRSTDETCF_Msk (0x1UL << UCPD_ICR_RXHRSTDETCF_Pos) /*!< 0x00000400 */ 10304 #define UCPD_ICR_RXHRSTDETCF UCPD_ICR_RXHRSTDETCF_Msk /*!< Rx Hard Reset detected flag (RXHRSTDET) clear */ 10305 #define UCPD_ICR_RXOVRCF_Pos (11U) 10306 #define UCPD_ICR_RXOVRCF_Msk (0x1UL << UCPD_ICR_RXOVRCF_Pos) /*!< 0x00000800 */ 10307 #define UCPD_ICR_RXOVRCF UCPD_ICR_RXOVRCF_Msk /*!< Rx overflow flag (RXOVR) clear */ 10308 #define UCPD_ICR_RXMSGENDCF_Pos (12U) 10309 #define UCPD_ICR_RXMSGENDCF_Msk (0x1UL << UCPD_ICR_RXMSGENDCF_Pos) /*!< 0x00001000 */ 10310 #define UCPD_ICR_RXMSGENDCF UCPD_ICR_RXMSGENDCF_Msk /*!< Rx message received flag (RXMSGEND) clear */ 10311 #define UCPD_ICR_TYPECEVT1CF_Pos (14U) 10312 #define UCPD_ICR_TYPECEVT1CF_Msk (0x1UL << UCPD_ICR_TYPECEVT1CF_Pos) /*!< 0x00004000 */ 10313 #define UCPD_ICR_TYPECEVT1CF UCPD_ICR_TYPECEVT1CF_Msk /*!< TypeC event (CC1) flag (TYPECEVT1) clear */ 10314 #define UCPD_ICR_TYPECEVT2CF_Pos (15U) 10315 #define UCPD_ICR_TYPECEVT2CF_Msk (0x1UL << UCPD_ICR_TYPECEVT2CF_Pos) /*!< 0x00008000 */ 10316 #define UCPD_ICR_TYPECEVT2CF UCPD_ICR_TYPECEVT2CF_Msk /*!< TypeC event (CC2) flag (TYPECEVT2) clear */ 10317 #define UCPD_ICR_FRSEVTCF_Pos (20U) 10318 #define UCPD_ICR_FRSEVTCF_Msk (0x1UL << UCPD_ICR_FRSEVTCF_Pos) /*!< 0x00100000 */ 10319 #define UCPD_ICR_FRSEVTCF UCPD_ICR_FRSEVTCF_Msk /*!< Fast Role Swap event flag clear */ 10320 10321 /******************** Bits definition for UCPD_TXORDSET register **************/ 10322 #define UCPD_TX_ORDSET_TXORDSET_Pos (0U) 10323 #define UCPD_TX_ORDSET_TXORDSET_Msk (0xFFFFFUL << UCPD_TX_ORDSET_TXORDSET_Pos) /*!< 0x000FFFFF */ 10324 #define UCPD_TX_ORDSET_TXORDSET UCPD_TX_ORDSET_TXORDSET_Msk /*!< Tx Ordered Set */ 10325 10326 /******************** Bits definition for UCPD_TXPAYSZ register ****************/ 10327 #define UCPD_TX_PAYSZ_TXPAYSZ_Pos (0U) 10328 #define UCPD_TX_PAYSZ_TXPAYSZ_Msk (0x3FFUL << UCPD_TX_PAYSZ_TXPAYSZ_Pos) /*!< 0x000003FF */ 10329 #define UCPD_TX_PAYSZ_TXPAYSZ UCPD_TX_PAYSZ_TXPAYSZ_Msk /*!< Tx payload size in bytes */ 10330 10331 /******************** Bits definition for UCPD_TXDR register *******************/ 10332 #define UCPD_TXDR_TXDATA_Pos (0U) 10333 #define UCPD_TXDR_TXDATA_Msk (0xFFUL << UCPD_TXDR_TXDATA_Pos) /*!< 0x000000FF */ 10334 #define UCPD_TXDR_TXDATA UCPD_TXDR_TXDATA_Msk /*!< Tx Data Register */ 10335 10336 /******************** Bits definition for UCPD_RXORDSET register **************/ 10337 #define UCPD_RX_ORDSET_RXORDSET_Pos (0U) 10338 #define UCPD_RX_ORDSET_RXORDSET_Msk (0x7UL << UCPD_RX_ORDSET_RXORDSET_Pos) /*!< 0x00000007 */ 10339 #define UCPD_RX_ORDSET_RXORDSET UCPD_RX_ORDSET_RXORDSET_Msk /*!< Rx Ordered Set Code detected */ 10340 #define UCPD_RX_ORDSET_RXORDSET_0 (0x1UL << UCPD_RX_ORDSET_RXORDSET_Pos) /*!< 0x00000001 */ 10341 #define UCPD_RX_ORDSET_RXORDSET_1 (0x2UL << UCPD_RX_ORDSET_RXORDSET_Pos) /*!< 0x00000002 */ 10342 #define UCPD_RX_ORDSET_RXORDSET_2 (0x4UL << UCPD_RX_ORDSET_RXORDSET_Pos) /*!< 0x00000004 */ 10343 #define UCPD_RX_ORDSET_RXSOP3OF4_Pos (3U) 10344 #define UCPD_RX_ORDSET_RXSOP3OF4_Msk (0x1UL << UCPD_RX_ORDSET_RXSOP3OF4_Pos) /*!< 0x00000008 */ 10345 #define UCPD_RX_ORDSET_RXSOP3OF4 UCPD_RX_ORDSET_RXSOP3OF4_Msk /*!< Rx Ordered Set Debug indication */ 10346 #define UCPD_RX_ORDSET_RXSOPKINVALID_Pos (4U) 10347 #define UCPD_RX_ORDSET_RXSOPKINVALID_Msk (0x7UL << UCPD_RX_ORDSET_RXSOPKINVALID_Pos) /*!< 0x00000070 */ 10348 #define UCPD_RX_ORDSET_RXSOPKINVALID UCPD_RX_ORDSET_RXSOPKINVALID_Msk /*!< Rx Ordered Set corrupted K-Codes (Debug) */ 10349 10350 /******************** Bits definition for UCPD_RXPAYSZ register ****************/ 10351 #define UCPD_RX_PAYSZ_RXPAYSZ_Pos (0U) 10352 #define UCPD_RX_PAYSZ_RXPAYSZ_Msk (0x3FFUL << UCPD_RX_PAYSZ_RXPAYSZ_Pos) /*!< 0x000003FF */ 10353 #define UCPD_RX_PAYSZ_RXPAYSZ UCPD_RX_PAYSZ_RXPAYSZ_Msk /*!< Rx payload size in bytes */ 10354 10355 /******************** Bits definition for UCPD_RXDR register *******************/ 10356 #define UCPD_RXDR_RXDATA_Pos (0U) 10357 #define UCPD_RXDR_RXDATA_Msk (0xFFUL << UCPD_RXDR_RXDATA_Pos) /*!< 0x000000FF */ 10358 #define UCPD_RXDR_RXDATA UCPD_RXDR_RXDATA_Msk /*!< 8-bit receive data */ 10359 10360 /******************** Bits definition for UCPD_RXORDEXT1 register **************/ 10361 #define UCPD_RX_ORDEXT1_RXSOPX1_Pos (0U) 10362 #define UCPD_RX_ORDEXT1_RXSOPX1_Msk (0xFFFFFUL << UCPD_RX_ORDEXT1_RXSOPX1_Pos) /*!< 0x000FFFFF */ 10363 #define UCPD_RX_ORDEXT1_RXSOPX1 UCPD_RX_ORDEXT1_RXSOPX1_Msk /*!< RX Ordered Set Extension Register 1 */ 10364 10365 /******************** Bits definition for UCPD_RXORDEXT2 register **************/ 10366 #define UCPD_RX_ORDEXT2_RXSOPX2_Pos (0U) 10367 #define UCPD_RX_ORDEXT2_RXSOPX2_Msk (0xFFFFFUL << UCPD_RX_ORDEXT2_RXSOPX2_Pos) /*!< 0x000FFFFF */ 10368 #define UCPD_RX_ORDEXT2_RXSOPX2 UCPD_RX_ORDEXT2_RXSOPX2_Msk /*!< RX Ordered Set Extension Register 1 */ 10369 10370 /******************************************************************************/ 10371 /* */ 10372 /* USB Dual Role Device FS Endpoint registers */ 10373 /* */ 10374 /******************************************************************************/ 10375 10376 /****************** Bits definition for USB_DRD_CNTR register *******************/ 10377 #define USB_CNTR_HOST_Pos (31U) 10378 #define USB_CNTR_HOST_Msk (0x1UL << USB_CNTR_HOST_Pos) /*!< 0x80000000 */ 10379 #define USB_CNTR_HOST USB_CNTR_HOST_Msk /*!< Host Mode */ 10380 #define USB_CNTR_THR512M_Pos (16U) 10381 #define USB_CNTR_THR512M_Msk (0x1UL << USB_CNTR_THR512M_Pos) /*!< 0x00010000 */ 10382 #define USB_CNTR_THR512M USB_CNTR_THR512M_Msk /*!< 512byte Threshold interrupt mask */ 10383 #define USB_CNTR_CTRM_Pos (15U) 10384 #define USB_CNTR_CTRM_Msk (0x1UL << USB_CNTR_CTRM_Pos) /*!< 0x00008000 */ 10385 #define USB_CNTR_CTRM USB_CNTR_CTRM_Msk /*!< Correct Transfer Mask */ 10386 #define USB_CNTR_PMAOVRM_Pos (14U) 10387 #define USB_CNTR_PMAOVRM_Msk (0x1UL << USB_CNTR_PMAOVRM_Pos) /*!< 0x00004000 */ 10388 #define USB_CNTR_PMAOVRM USB_CNTR_PMAOVRM_Msk /*!< DMA OVeR/underrun Mask */ 10389 #define USB_CNTR_ERRM_Pos (13U) 10390 #define USB_CNTR_ERRM_Msk (0x1UL << USB_CNTR_ERRM_Pos) /*!< 0x00002000 */ 10391 #define USB_CNTR_ERRM USB_CNTR_ERRM_Msk /*!< ERRor Mask */ 10392 #define USB_CNTR_WKUPM_Pos (12U) 10393 #define USB_CNTR_WKUPM_Msk (0x1UL << USB_CNTR_WKUPM_Pos) /*!< 0x00001000 */ 10394 #define USB_CNTR_WKUPM USB_CNTR_WKUPM_Msk /*!< WaKe UP Mask */ 10395 #define USB_CNTR_SUSPM_Pos (11U) 10396 #define USB_CNTR_SUSPM_Msk (0x1UL << USB_CNTR_SUSPM_Pos) /*!< 0x00000800 */ 10397 #define USB_CNTR_SUSPM USB_CNTR_SUSPM_Msk /*!< SUSPend Mask */ 10398 #define USB_CNTR_RESETM_Pos (10U) 10399 #define USB_CNTR_RESETM_Msk (0x1UL << USB_CNTR_RESETM_Pos) /*!< 0x00000400 */ 10400 #define USB_CNTR_RESETM USB_CNTR_RESETM_Msk /*!< RESET Mask */ 10401 #define USB_CNTR_DCON USB_CNTR_RESETM_Msk /*!< Disconnection Connection Mask */ 10402 #define USB_CNTR_SOFM_Pos (9U) 10403 #define USB_CNTR_SOFM_Msk (0x1UL << USB_CNTR_SOFM_Pos) /*!< 0x00000200 */ 10404 #define USB_CNTR_SOFM USB_CNTR_SOFM_Msk /*!< Start Of Frame Mask */ 10405 #define USB_CNTR_ESOFM_Pos (8U) 10406 #define USB_CNTR_ESOFM_Msk (0x1UL << USB_CNTR_ESOFM_Pos) /*!< 0x00000100 */ 10407 #define USB_CNTR_ESOFM USB_CNTR_ESOFM_Msk /*!< Expected Start Of Frame Mask */ 10408 #define USB_CNTR_L1REQM_Pos (7U) 10409 #define USB_CNTR_L1REQM_Msk (0x1UL << USB_CNTR_L1REQM_Pos) /*!< 0x00000080 */ 10410 #define USB_CNTR_L1REQM USB_CNTR_L1REQM_Msk /*!< LPM L1 state request interrupt Mask */ 10411 #define USB_CNTR_L1XACT_Pos (6U) 10412 #define USB_CNTR_L1XACT_Msk (0x1UL << USB_CNTR_L1XACT_Pos) /*!< 0x00000040 */ 10413 #define USB_CNTR_L1XACT USB_CNTR_L1XACT_Msk /*!< Host LPM L1 transaction request Mask */ 10414 #define USB_CNTR_L1RES_Pos (5U) 10415 #define USB_CNTR_L1RES_Msk (0x1UL << USB_CNTR_L1RES_Pos) /*!< 0x00000020 */ 10416 #define USB_CNTR_L1RES USB_CNTR_L1RES_Msk /*!< LPM L1 Resume request/ Remote Wakeup Mask */ 10417 #define USB_CNTR_L2RES_Pos (4U) 10418 #define USB_CNTR_L2RES_Msk (0x1UL << USB_CNTR_L2RES_Pos) /*!< 0x00000010 */ 10419 #define USB_CNTR_L2RES USB_CNTR_L2RES_Msk /*!< L2 Remote Wakeup / Resume driver Mask */ 10420 #define USB_CNTR_SUSPEN_Pos (3U) 10421 #define USB_CNTR_SUSPEN_Msk (0x1UL << USB_CNTR_SUSPEN_Pos) /*!< 0x00000008 */ 10422 #define USB_CNTR_SUSPEN USB_CNTR_SUSPEN_Msk /*!< Suspend state enable Mask */ 10423 #define USB_CNTR_SUSPRDY_Pos (2U) 10424 #define USB_CNTR_SUSPRDY_Msk (0x1UL << USB_CNTR_SUSPRDY_Pos) /*!< 0x00000004 */ 10425 #define USB_CNTR_SUSPRDY USB_CNTR_SUSPRDY_Msk /*!< Suspend state effective Mask */ 10426 #define USB_CNTR_PDWN_Pos (1U) 10427 #define USB_CNTR_PDWN_Msk (0x1UL << USB_CNTR_PDWN_Pos) /*!< 0x00000002 */ 10428 #define USB_CNTR_PDWN USB_CNTR_PDWN_Msk /*!< Power DoWN Mask */ 10429 #define USB_CNTR_USBRST_Pos (0U) 10430 #define USB_CNTR_USBRST_Msk (0x1UL << USB_CNTR_USBRST_Pos) /*!< 0x00000001 */ 10431 #define USB_CNTR_USBRST USB_CNTR_USBRST_Msk /*!< USB Reset Mask */ 10432 10433 /****************** Bits definition for USB_DRD_ISTR register *******************/ 10434 #define USB_ISTR_IDN_Pos (0U) 10435 #define USB_ISTR_IDN_Msk (0xFUL << USB_ISTR_IDN_Pos) /*!< 0x0000000F */ 10436 #define USB_ISTR_IDN USB_ISTR_IDN_Msk /*!< EndPoint IDentifier (read-only bit) Mask */ 10437 #define USB_ISTR_DIR_Pos (4U) 10438 #define USB_ISTR_DIR_Msk (0x1UL << USB_ISTR_DIR_Pos) /*!< 0x00000010 */ 10439 #define USB_ISTR_DIR USB_ISTR_DIR_Msk /*!< DIRection of transaction (read-only bit) Mask */ 10440 #define USB_ISTR_L1REQ_Pos (7U) 10441 #define USB_ISTR_L1REQ_Msk (0x1UL << USB_ISTR_L1REQ_Pos) /*!< 0x00000080 */ 10442 #define USB_ISTR_L1REQ USB_ISTR_L1REQ_Msk /*!< LPM L1 state request Mask */ 10443 #define USB_ISTR_ESOF_Pos (8U) 10444 #define USB_ISTR_ESOF_Msk (0x1UL << USB_ISTR_ESOF_Pos) /*!< 0x00000100 */ 10445 #define USB_ISTR_ESOF USB_ISTR_ESOF_Msk /*!< Expected Start Of Frame (clear-only bit) Mask */ 10446 #define USB_ISTR_SOF_Pos (9U) 10447 #define USB_ISTR_SOF_Msk (0x1UL << USB_ISTR_SOF_Pos) /*!< 0x00000200 */ 10448 #define USB_ISTR_SOF USB_ISTR_SOF_Msk /*!< Start Of Frame (clear-only bit) Mask */ 10449 #define USB_ISTR_RESET_Pos (10U) 10450 #define USB_ISTR_RESET_Msk (0x1UL << USB_ISTR_RESET_Pos) /*!< 0x00000400 */ 10451 #define USB_ISTR_RESET USB_ISTR_RESET_Msk /*!< RESET Mask */ 10452 #define USB_ISTR_DCON_Pos (10U) 10453 #define USB_ISTR_DCON_Msk (0x1UL << USB_ISTR_DCON_Pos) /*!< 0x00000400 */ 10454 #define USB_ISTR_DCON USB_ISTR_DCON_Msk /*!< HOST MODE-Device Connection or disconnection Mask */ 10455 #define USB_ISTR_SUSP_Pos (11U) 10456 #define USB_ISTR_SUSP_Msk (0x1UL << USB_ISTR_SUSP_Pos) /*!< 0x00000800 */ 10457 #define USB_ISTR_SUSP USB_ISTR_SUSP_Msk /*!< SUSPend (clear-only bit) Mask */ 10458 #define USB_ISTR_WKUP_Pos (12U) 10459 #define USB_ISTR_WKUP_Msk (0x1UL << USB_ISTR_WKUP_Pos) /*!< 0x00001000 */ 10460 #define USB_ISTR_WKUP USB_ISTR_WKUP_Msk /*!< WaKe UP (clear-only bit) Mask */ 10461 #define USB_ISTR_ERR_Pos (13U) 10462 #define USB_ISTR_ERR_Msk (0x1UL << USB_ISTR_ERR_Pos) /*!< 0x00002000 */ 10463 #define USB_ISTR_ERR USB_ISTR_ERR_Msk /*!< ERRor (clear-only bit) Mask */ 10464 #define USB_ISTR_PMAOVR_Pos (14U) 10465 #define USB_ISTR_PMAOVR_Msk (0x1UL << USB_ISTR_PMAOVR_Pos) /*!< 0x00004000 */ 10466 #define USB_ISTR_PMAOVR USB_ISTR_PMAOVR_Msk /*!< PMA OVeR/underrun (clear-only bit) Mask */ 10467 #define USB_ISTR_CTR_Pos (15U) 10468 #define USB_ISTR_CTR_Msk (0x1UL << USB_ISTR_CTR_Pos) /*!< 0x00008000 */ 10469 #define USB_ISTR_CTR USB_ISTR_CTR_Msk /*!< Correct TRansfer (clear-only bit) Mask */ 10470 #define USB_ISTR_THR512_Pos (16U) 10471 #define USB_ISTR_THR512_Msk (0x1UL << USB_ISTR_THR512_Pos) /*!< 0x00010000 */ 10472 #define USB_ISTR_THR512 USB_ISTR_THR512_Msk /*!< 512byte threshold interrupt (used with isochrnous single buffer ) */ 10473 #define USB_ISTR_DCON_STAT_Pos (29U) 10474 #define USB_ISTR_DCON_STAT_Msk (0x1UL << USB_ISTR_DCON_STAT_Pos)/*!< 0x20000000 */ 10475 #define USB_ISTR_DCON_STAT USB_ISTR_DCON_STAT_Msk /*!< Device Connection status (connected/Disconnected) don't cause an interrupt */ 10476 #define USB_ISTR_LS_DCONN_Pos (30U) 10477 #define USB_ISTR_LS_DCONN_Msk (0x1UL << USB_ISTR_LS_DCONN_Pos)/*!< 0x40000000 */ 10478 #define USB_ISTR_LS_DCONN USB_ISTR_LS_DCONN_Msk /*!< LS_DCONN Mask */ 10479 10480 /****************** Bits definition for USB_DRD_FNR register ********************/ 10481 #define USB_FNR_FN_Pos (0U) 10482 #define USB_FNR_FN_Msk (0x7FFUL << USB_FNR_FN_Pos) /*!< 0x000007FF */ 10483 #define USB_FNR_FN USB_FNR_FN_Msk /*!< Frame Number Mask */ 10484 #define USB_FNR_LSOF_Pos (11U) 10485 #define USB_FNR_LSOF_Msk (0x3UL << USB_FNR_LSOF_Pos) /*!< 0x00001800 */ 10486 #define USB_FNR_LSOF USB_FNR_LSOF_Msk /*!< Lost SOF Mask */ 10487 #define USB_FNR_LCK_Pos (13U) 10488 #define USB_FNR_LCK_Msk (0x1UL << USB_FNR_LCK_Pos) /*!< 0x00002000 */ 10489 #define USB_FNR_LCK USB_FNR_LCK_Msk /*!< LoCKed Mask */ 10490 #define USB_FNR_RXDM_Pos (14U) 10491 #define USB_FNR_RXDM_Msk (0x1UL << USB_FNR_RXDM_Pos) /*!< 0x00004000 */ 10492 #define USB_FNR_RXDM USB_FNR_RXDM_Msk /*!< status of D- data line Mask */ 10493 #define USB_FNR_RXDP_Pos (15U) 10494 #define USB_FNR_RXDP_Msk (0x1UL << USB_FNR_RXDP_Pos) /*!< 0x00008000 */ 10495 #define USB_FNR_RXDP USB_FNR_RXDP_Msk /*!< status of D+ data line Mask */ 10496 10497 /****************** Bits definition for USB_DRD_DADDR register ****************/ 10498 #define USB_DADDR_ADD_Pos (0U) 10499 #define USB_DADDR_ADD_Msk (0x7FUL << USB_DADDR_ADD_Pos) /*!< 0x0000007F */ 10500 #define USB_DADDR_ADD USB_DADDR_ADD_Msk /*!< ADD[6:0] bits (Device Address)Mask */ 10501 #define USB_DADDR_ADD0_Pos (0U) 10502 #define USB_DADDR_ADD0_Msk (0x1UL << USB_DADDR_ADD0_Pos) /*!< 0x00000001 */ 10503 #define USB_DADDR_ADD0 USB_DADDR_ADD0_Msk /*!< Bit 0 Mask */ 10504 #define USB_DADDR_ADD1_Pos (1U) 10505 #define USB_DADDR_ADD1_Msk (0x1UL << USB_DADDR_ADD1_Pos) /*!< 0x00000002 */ 10506 #define USB_DADDR_ADD1 USB_DADDR_ADD1_Msk /*!< Bit 1 Mask */ 10507 #define USB_DADDR_ADD2_Pos (2U) 10508 #define USB_DADDR_ADD2_Msk (0x1UL << USB_DADDR_ADD2_Pos) /*!< 0x00000004 */ 10509 #define USB_DADDR_ADD2 USB_DADDR_ADD2_Msk /*!< Bit 2 Mask */ 10510 #define USB_DADDR_ADD3_Pos (3U) 10511 #define USB_DADDR_ADD3_Msk (0x1UL << USB_DADDR_ADD3_Pos) /*!< 0x00000008 */ 10512 #define USB_DADDR_ADD3 USB_DADDR_ADD3_Msk /*!< Bit 3 Mask */ 10513 #define USB_DADDR_ADD4_Pos (4U) 10514 #define USB_DADDR_ADD4_Msk (0x1UL << USB_DADDR_ADD4_Pos) /*!< 0x00000010 */ 10515 #define USB_DADDR_ADD4 USB_DADDR_ADD4_Msk /*!< Bit 4 Mask */ 10516 #define USB_DADDR_ADD5_Pos (5U) 10517 #define USB_DADDR_ADD5_Msk (0x1UL << USB_DADDR_ADD5_Pos) /*!< 0x00000020 */ 10518 #define USB_DADDR_ADD5 USB_DADDR_ADD5_Msk /*!< Bit 5 Mask */ 10519 #define USB_DADDR_ADD6_Pos (6U) 10520 #define USB_DADDR_ADD6_Msk (0x1UL << USB_DADDR_ADD6_Pos) /*!< 0x00000040 */ 10521 #define USB_DADDR_ADD6 USB_DADDR_ADD6_Msk /*!< Bit 6 Mask */ 10522 #define USB_DADDR_EF_Pos (7U) 10523 #define USB_DADDR_EF_Msk (0x1UL << USB_DADDR_EF_Pos) /*!< 0x00000080 */ 10524 #define USB_DADDR_EF USB_DADDR_EF_Msk /*!< Enable Function Mask */ 10525 10526 /****************** Bit definition for USB_DRD_BTABLE register ******************/ 10527 #define USB_BTABLE_BTABLE_Pos (3U) 10528 #define USB_BTABLE_BTABLE_Msk (0xFFF8UL << USB_BTABLE_BTABLE_Pos)/*!< 0x00000000 */ 10529 #define USB_BTABLE_BTABLE USB_BTABLE_BTABLE_Msk /*!< Buffer Table Mask */ 10530 10531 /******************* Bit definition for LPMCSR register *********************/ 10532 #define USB_LPMCSR_LMPEN_Pos (0U) 10533 #define USB_LPMCSR_LMPEN_Msk (0x1UL << USB_LPMCSR_LMPEN_Pos) /*!< 0x00000001 */ 10534 #define USB_LPMCSR_LMPEN USB_LPMCSR_LMPEN_Msk /*!< LPM support enable Mask */ 10535 #define USB_LPMCSR_LPMACK_Pos (1U) 10536 #define USB_LPMCSR_LPMACK_Msk (0x1UL << USB_LPMCSR_LPMACK_Pos) /*!< 0x00000002 */ 10537 #define USB_LPMCSR_LPMACK USB_LPMCSR_LPMACK_Msk /*!< LPM Token acknowledge enable Mask */ 10538 #define USB_LPMCSR_REMWAKE_Pos (3U) 10539 #define USB_LPMCSR_REMWAKE_Msk (0x1UL << USB_LPMCSR_REMWAKE_Pos)/*!< 0x00000008 */ 10540 #define USB_LPMCSR_REMWAKE USB_LPMCSR_REMWAKE_Msk /*!< bRemoteWake value received with last ACKed LPM Token Mask */ 10541 #define USB_LPMCSR_BESL_Pos (4U) 10542 #define USB_LPMCSR_BESL_Msk (0xFUL << USB_LPMCSR_BESL_Pos) /*!< 0x000000F0 */ 10543 #define USB_LPMCSR_BESL USB_LPMCSR_BESL_Msk /*!< BESL value received with last ACKed LPM Token Mask */ 10544 10545 /****************** Bits definition for USB_DRD_BCDR register *******************/ 10546 #define USB_BCDR_BCDEN_Pos (0U) 10547 #define USB_BCDR_BCDEN_Msk (0x1UL << USB_BCDR_BCDEN_Pos) /*!< 0x00000001 */ 10548 #define USB_BCDR_BCDEN USB_BCDR_BCDEN_Msk /*!< Battery charging detector (BCD) enable Mask */ 10549 #define USB_BCDR_DCDEN_Pos (1U) 10550 #define USB_BCDR_DCDEN_Msk (0x1UL << USB_BCDR_DCDEN_Pos) /*!< 0x00000002 */ 10551 #define USB_BCDR_DCDEN USB_BCDR_DCDEN_Msk /*!< Data contact detection (DCD) mode enable Mask */ 10552 #define USB_BCDR_PDEN_Pos (2U) 10553 #define USB_BCDR_PDEN_Msk (0x1UL << USB_BCDR_PDEN_Pos) /*!< 0x00000004 */ 10554 #define USB_BCDR_PDEN USB_BCDR_PDEN_Msk /*!< Primary detection (PD) mode enable Mask */ 10555 #define USB_BCDR_SDEN_Pos (3U) 10556 #define USB_BCDR_SDEN_Msk (0x1UL << USB_BCDR_SDEN_Pos) /*!< 0x00000008 */ 10557 #define USB_BCDR_SDEN USB_BCDR_SDEN_Msk /*!< Secondary detection (SD) mode enable Mask */ 10558 #define USB_BCDR_DCDET_Pos (4U) 10559 #define USB_BCDR_DCDET_Msk (0x1UL << USB_BCDR_DCDET_Pos) /*!< 0x00000010 */ 10560 #define USB_BCDR_DCDET USB_BCDR_DCDET_Msk /*!< Data contact detection (DCD) status Mask */ 10561 #define USB_BCDR_PDET_Pos (5U) 10562 #define USB_BCDR_PDET_Msk (0x1UL << USB_BCDR_PDET_Pos) /*!< 0x00000020 */ 10563 #define USB_BCDR_PDET USB_BCDR_PDET_Msk /*!< Primary detection (PD) status Mask */ 10564 #define USB_BCDR_SDET_Pos (6U) 10565 #define USB_BCDR_SDET_Msk (0x1UL << USB_BCDR_SDET_Pos) /*!< 0x00000040 */ 10566 #define USB_BCDR_SDET USB_BCDR_SDET_Msk /*!< Secondary detection (SD) status Mask */ 10567 #define USB_BCDR_PS2DET_Pos (7U) 10568 #define USB_BCDR_PS2DET_Msk (0x1UL << USB_BCDR_PS2DET_Pos) /*!< 0x00000080 */ 10569 #define USB_BCDR_PS2DET USB_BCDR_PS2DET_Msk /*!< PS2 port or proprietary charger detected Mask */ 10570 #define USB_BCDR_DPPU_Pos (15U) 10571 #define USB_BCDR_DPPU_Msk (0x1UL << USB_BCDR_DPPU_Pos) /*!< 0x00008000 */ 10572 #define USB_BCDR_DPPU USB_BCDR_DPPU_Msk /*!< DP Pull-up Enable Mask */ 10573 #define USB_BCDR_DPPD_Pos (15U) 10574 #define USB_BCDR_DPPD_Msk (0x1UL << USB_BCDR_DPPD_Pos) /*!< 0x00008000 */ 10575 #define USB_BCDR_DPPD USB_BCDR_DPPD_Msk /*!< DP Pull-Down Enable Mask */ 10576 10577 /****************** Bits definition for USB_DRD_CHEP register *******************/ 10578 #define USB_CHEP_ERRRX_Pos (26U) 10579 #define USB_CHEP_ERRRX_Msk (0x01UL << USB_CHEP_ERRRX_Pos) /*!< 0x04000000 */ 10580 #define USB_CHEP_ERRRX USB_CHEP_ERRRX_Msk /*!< Receive error */ 10581 #define USB_EP_ERRRX USB_CHEP_ERRRX_Msk /*!< EP Receive error */ 10582 #define USB_CH_ERRRX USB_CHEP_ERRRX_Msk /*!< CH Receive error */ 10583 #define USB_CHEP_ERRTX_Pos (25U) 10584 #define USB_CHEP_ERRTX_Msk (0x01UL << USB_CHEP_ERRTX_Pos) /*!< 0x02000000 */ 10585 #define USB_CHEP_ERRTX USB_CHEP_ERRTX_Msk /*!< Transmit error */ 10586 #define USB_EP_ERRTX USB_CHEP_ERRTX_Msk /*!< EP Transmit error */ 10587 #define USB_CH_ERRTX USB_CHEP_ERRTX_Msk /*!< CH Transmit error */ 10588 #define USB_CHEP_LSEP_Pos (24U) 10589 #define USB_CHEP_LSEP_Msk (0x01UL << USB_CHEP_LSEP_Pos) /*!< 0x01000000 */ 10590 #define USB_CHEP_LSEP USB_CHEP_LSEP_Msk /*!< Low Speed Endpoint (host with Hub Only) */ 10591 #define USB_CHEP_NAK_Pos (23U) 10592 #define USB_CHEP_NAK_Msk (0x01UL << USB_CHEP_NAK_Pos) /*!< 0x00800000 */ 10593 #define USB_CHEP_NAK USB_CHEP_NAK_Msk /*!< Previous NAK detected */ 10594 #define USB_CHEP_DEVADDR_Pos (16U) 10595 #define USB_CHEP_DEVADDR_Msk (0x7FU << USB_CHEP_DEVADDR_Pos) /*!< 0x7F000000 */ 10596 #define USB_CHEP_DEVADDR USB_CHEP_DEVADDR_Msk /* Target Endpoint address*/ 10597 #define USB_CHEP_VTRX_Pos (15U) 10598 #define USB_CHEP_VTRX_Msk (0x1UL << USB_CHEP_VTRX_Pos) /*!< 0x00008000 */ 10599 #define USB_CHEP_VTRX USB_CHEP_VTRX_Msk /*!< USB valid transaction received Mask */ 10600 #define USB_EP_VTRX USB_CHEP_VTRX_Msk /*!< USB Endpoint valid transaction received Mask */ 10601 #define USB_CH_VTRX USB_CHEP_VTRX_Msk /*!< USB valid Channel transaction received Mask */ 10602 #define USB_CHEP_DTOG_RX_Pos (14U) 10603 #define USB_CHEP_DTOG_RX_Msk (0x1UL << USB_CHEP_DTOG_RX_Pos) /*!< 0x00004000 */ 10604 #define USB_CHEP_DTOG_RX USB_CHEP_DTOG_RX_Msk /*!< Data Toggle, for reception transfers Mask */ 10605 #define USB_EP_DTOG_RX USB_CHEP_DTOG_RX_Msk /*!< EP Data Toggle, for reception transfers Mask */ 10606 #define USB_CH_DTOG_RX USB_CHEP_DTOG_RX_Msk /*!< CH Data Toggle, for reception transfers Mask */ 10607 #define USB_CHEP_RX_STRX_Pos (12U) 10608 #define USB_CHEP_RX_STRX_Msk (0x3UL << USB_CHEP_RX_STRX_Pos) /*!< 0x00003000 */ 10609 #define USB_CHEP_RX_STRX USB_CHEP_RX_STRX_Msk /*!< Status bits, for reception transfers Mask */ 10610 #define USB_EP_RX_STRX USB_CHEP_RX_STRX_Msk /*!< Status bits, for EP reception transfers Mask */ 10611 #define USB_CH_RX_STRX USB_CHEP_RX_STRX_Msk /*!< Status bits, for CH reception transfers Mask */ 10612 #define USB_CHEP_SETUP_Pos (11U) 10613 #define USB_CHEP_SETUP_Msk (0x1UL << USB_CHEP_SETUP_Pos) /*!< 0x00000800 */ 10614 #define USB_CHEP_SETUP USB_CHEP_SETUP_Msk /*!< Setup transaction completed Mask */ 10615 #define USB_EP_SETUP USB_CHEP_SETUP_Msk /*!< EP Setup transaction completed Mask */ 10616 #define USB_CH_SETUP USB_CHEP_SETUP_Msk /*!< CH Setup transaction completed Mask */ 10617 #define USB_CHEP_UTYPE_Pos (9U) 10618 #define USB_CHEP_UTYPE_Msk (0x3UL << USB_CHEP_UTYPE_Pos) /*!< 0x00000600 */ 10619 #define USB_CHEP_UTYPE USB_CHEP_UTYPE_Msk /*!< USB type of transaction Mask */ 10620 #define USB_EP_UTYPE USB_CHEP_UTYPE_Msk /*!< USB type of EP transaction Mask */ 10621 #define USB_CH_UTYPE USB_CHEP_UTYPE_Msk /*!< USB type of CH transaction Mask */ 10622 #define USB_CHEP_KIND_Pos (8U) 10623 #define USB_CHEP_KIND_Msk (0x1UL << USB_CHEP_KIND_Pos) /*!< 0x00000100 */ 10624 #define USB_CHEP_KIND USB_CHEP_KIND_Msk /*!< EndPoint KIND Mask */ 10625 #define USB_EP_KIND USB_CHEP_KIND_Msk /*!< EndPoint KIND Mask */ 10626 #define USB_CH_KIND USB_CHEP_KIND_Msk /*!< Channel KIND Mask */ 10627 #define USB_CHEP_VTTX_Pos (7U) 10628 #define USB_CHEP_VTTX_Msk (0x1UL << USB_CHEP_VTTX_Pos) /*!< 0x00000080 */ 10629 #define USB_CHEP_VTTX USB_CHEP_VTTX_Msk /*!< Valid USB transaction transmitted Mask */ 10630 #define USB_EP_VTTX USB_CHEP_VTTX_Msk /*!< USB Endpoint valid transaction transmitted Mask */ 10631 #define USB_CH_VTTX USB_CHEP_VTTX_Msk /*!< USB valid Channel transaction transmitted Mask */ 10632 #define USB_CHEP_DTOG_TX_Pos (6U) 10633 #define USB_CHEP_DTOG_TX_Msk (0x1UL << USB_CHEP_DTOG_TX_Pos) /*!< 0x00000040 */ 10634 #define USB_CHEP_DTOG_TX USB_CHEP_DTOG_TX_Msk /*!< Data Toggle, for transmission transfers Mask */ 10635 #define USB_EP_DTOG_TX USB_CHEP_DTOG_TX_Msk /*!< EP Data Toggle, for transmission transfers Mask */ 10636 #define USB_CH_DTOG_TX USB_CHEP_DTOG_TX_Msk /*!< CH Data Toggle, for transmission transfers Mask */ 10637 #define USB_CHEP_TX_STTX_Pos (4U) 10638 #define USB_CHEP_TX_STTX_Msk (0x3UL << USB_CHEP_TX_STTX_Pos) /*!< 0x00000030 */ 10639 #define USB_CHEP_TX_STTX USB_CHEP_TX_STTX_Msk /*!< Status bits, for transmission transfers Mask */ 10640 #define USB_EP_TX_STTX USB_CHEP_TX_STTX_Msk /*!< Status bits, for EP transmission transfers Mask */ 10641 #define USB_CH_TX_STTX USB_CHEP_TX_STTX_Msk /*!< Status bits, for CH transmission transfers Mask */ 10642 #define USB_CHEP_ADDR_Pos (0U) 10643 #define USB_CHEP_ADDR_Msk (0xFUL << USB_CHEP_ADDR_Pos) /*!< 0x0000000F */ 10644 #define USB_CHEP_ADDR USB_CHEP_ADDR_Msk /*!< Endpoint address Mask */ 10645 10646 10647 /* EndPoint Register MASK (no toggle fields) */ 10648 #define USB_CHEP_REG_MASK (USB_CHEP_ERRRX | USB_CHEP_ERRTX | USB_CHEP_LSEP | \ 10649 USB_CHEP_DEVADDR | USB_CHEP_VTRX | USB_CHEP_SETUP | \ 10650 USB_CHEP_UTYPE | USB_CHEP_KIND | USB_CHEP_VTTX | USB_CHEP_ADDR |\ 10651 USB_CHEP_NAK) /* 0x07FF8F8F */ 10652 10653 #define USB_CHEP_TX_DTOGMASK (USB_CHEP_TX_STTX | USB_CHEP_REG_MASK) 10654 #define USB_CHEP_RX_DTOGMASK (USB_CHEP_RX_STRX | USB_CHEP_REG_MASK) 10655 10656 #define USB_CHEP_TX_DTOG1 (0x00000010UL) /*!< Channel/EndPoint TX Data Toggle bit1 */ 10657 #define USB_CHEP_TX_DTOG2 (0x00000020UL) /*!< Channel/EndPoint TX Data Toggle bit2 */ 10658 #define USB_CHEP_RX_DTOG1 (0x00001000UL) /*!< Channel/EndPoint RX Data Toggle bit1 */ 10659 #define USB_CHEP_RX_DTOG2 (0x00002000UL) /*!< Channel/EndPoint RX Data Toggle bit1 */ 10660 10661 /*!< EP_TYPE[1:0] Channel/EndPoint TYPE */ 10662 #define USB_EP_TYPE_MASK (0x00000600UL) /*!< Channel/EndPoint TYPE Mask */ 10663 #define USB_EP_BULK (0x00000000UL) /*!< Channel/EndPoint BULK */ 10664 #define USB_EP_CONTROL (0x00000200UL) /*!< Channel/EndPoint CONTROL */ 10665 #define USB_EP_ISOCHRONOUS (0x00000400UL) /*!< Channel/EndPoint ISOCHRONOUS */ 10666 #define USB_EP_INTERRUPT (0x00000600UL) /*!< Channel/EndPoint INTERRUPT */ 10667 10668 #define USB_EP_T_MASK ((~USB_EP_UTYPE) & USB_CHEP_REG_MASK) /* =0x898F */ 10669 #define USB_CH_T_MASK ((~USB_CH_UTYPE) & USB_CHEP_REG_MASK) /* =0x898F */ 10670 10671 #define USB_EP_KIND_MASK ((~USB_EP_KIND) & USB_CHEP_REG_MASK) /*!< EP_KIND EndPoint KIND */ 10672 #define USB_CH_KIND_MASK ((~USB_CH_KIND) & USB_CHEP_REG_MASK) /*!< EP_KIND EndPoint KIND */ 10673 10674 /*!< STAT_TX[1:0] STATus for TX transfer */ 10675 #define USB_EP_TX_DIS (0x00000000UL) /*!< EndPoint TX Disabled */ 10676 #define USB_EP_TX_STALL (0x00000010UL) /*!< EndPoint TX STALLed */ 10677 #define USB_EP_TX_NAK (0x00000020UL) /*!< EndPoint TX NAKed */ 10678 #define USB_EP_TX_VALID (0x00000030UL) /*!< EndPoint TX VALID */ 10679 10680 #define USB_CH_TX_DIS (0x00000000UL) /*!< Channel TX Disabled */ 10681 #define USB_CH_TX_STALL (0x00000010UL) /*!< Channel TX STALLed */ 10682 #define USB_CH_TX_NAK (0x00000020UL) /*!< Channel TX NAKed */ 10683 #define USB_CH_TX_VALID (0x00000030UL) /*!< Channel TX VALID */ 10684 10685 #define USB_EP_TX_ACK_SBUF (0x00000000UL) /*!< ACK single buffer mode */ 10686 #define USB_EP_TX_ACK_DBUF (0x00000030UL) /*!< ACK Double buffer mode */ 10687 10688 #define USB_CH_TX_ACK_SBUF (0x00000000UL) /*!< ACK single buffer mode */ 10689 #define USB_CH_TX_ACK_DBUF (0x00000030UL) /*!< ACK Double buffer mode */ 10690 10691 /*!< STAT_RX[1:0] STATus for RX transfer */ 10692 #define USB_EP_RX_DIS (0x00000000UL) /*!< EndPoint RX Disabled */ 10693 #define USB_EP_RX_STALL (0x00001000UL) /*!< EndPoint RX STALLed */ 10694 #define USB_EP_RX_NAK (0x00002000UL) /*!< EndPoint RX NAKed */ 10695 #define USB_EP_RX_VALID (0x00003000UL) /*!< EndPoint RX VALID */ 10696 10697 #define USB_EP_RX_ACK_SBUF (0x00000000UL) /*!< ACK single buffer mode */ 10698 #define USB_EP_RX_ACK_DBUF (0x00003000UL) /*!< ACK Double buffer mode */ 10699 10700 10701 10702 #define USB_CH_RX_DIS (0x00000000UL) /*!< EndPoint RX Disabled */ 10703 #define USB_CH_RX_STALL (0x00001000UL) /*!< EndPoint RX STALLed */ 10704 #define USB_CH_RX_NAK (0x00002000UL) /*!< Channel RX NAKed */ 10705 #define USB_CH_RX_VALID (0x00003000UL) /*!< Channel RX VALID */ 10706 10707 #define USB_CH_RX_ACK_SBUF (0x00000000UL) /*!< ACK single buffer mode */ 10708 #define USB_CH_RX_ACK_DBUF (0x00003000UL) /*!< ACK Double buffer mode */ 10709 10710 /*! <used For Double Buffer Enable Disable */ 10711 #define USB_CHEP_DB_MSK (0xFFFF0F0FUL) 10712 10713 /*Buffer Descriptor Mask*/ 10714 #define USB_PMA_TXBD_ADDMSK (0xFFFF0000UL) 10715 #define USB_PMA_TXBD_COUNTMSK (0x0000FFFFUL) 10716 #define USB_PMA_RXBD_ADDMSK (0xFFFF0000UL) 10717 #define USB_PMA_RXBD_COUNTMSK (0x0000FFFFUL) 10718 10719 10720 /** @addtogroup Exported_macros 10721 * @{ 10722 */ 10723 10724 /******************************* ADC Instances ********************************/ 10725 #define IS_ADC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == ADC1) 10726 10727 #define IS_ADC_COMMON_INSTANCE(INSTANCE) ((INSTANCE) == ADC1_COMMON) 10728 10729 10730 /****************************** CEC Instances *********************************/ 10731 #define IS_CEC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == CEC) 10732 10733 /******************************** COMP Instances ******************************/ 10734 #define IS_COMP_ALL_INSTANCE(INSTANCE) (((INSTANCE) == COMP1) || \ 10735 ((INSTANCE) == COMP2) || \ 10736 ((INSTANCE) == COMP3)) 10737 10738 #define IS_COMP_COMMON_INSTANCE(COMMON_INSTANCE) (((COMMON_INSTANCE) == COMP12_COMMON) || \ 10739 ((COMMON_INSTANCE) == COMP23_COMMON)) 10740 10741 /******************** COMP Instances with window mode capability **************/ 10742 #define IS_COMP_WINDOWMODE_INSTANCE(INSTANCE) (((INSTANCE) == COMP1) || \ 10743 ((INSTANCE) == COMP2) || \ 10744 ((INSTANCE) == COMP3)) 10745 10746 /******************************* CRC Instances ********************************/ 10747 #define IS_CRC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == CRC) 10748 10749 /******************************* DAC Instances ********************************/ 10750 #define IS_DAC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == DAC1) 10751 10752 /******************************** DMA Instances *******************************/ 10753 #define IS_DMA_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DMA1_Channel1) || \ 10754 ((INSTANCE) == DMA1_Channel2) || \ 10755 ((INSTANCE) == DMA1_Channel3) || \ 10756 ((INSTANCE) == DMA1_Channel4) || \ 10757 ((INSTANCE) == DMA1_Channel5) || \ 10758 ((INSTANCE) == DMA1_Channel6) || \ 10759 ((INSTANCE) == DMA1_Channel7) || \ 10760 ((INSTANCE) == DMA2_Channel1) || \ 10761 ((INSTANCE) == DMA2_Channel2) || \ 10762 ((INSTANCE) == DMA2_Channel3) || \ 10763 ((INSTANCE) == DMA2_Channel4) || \ 10764 ((INSTANCE) == DMA2_Channel5)) 10765 10766 /******************************** DMAMUX Instances ****************************/ 10767 #define IS_DMAMUX_ALL_INSTANCE(INSTANCE) ((INSTANCE) == DMAMUX1) 10768 10769 #define IS_DMAMUX_REQUEST_GEN_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DMAMUX1_RequestGenerator0) || \ 10770 ((INSTANCE) == DMAMUX1_RequestGenerator1) || \ 10771 ((INSTANCE) == DMAMUX1_RequestGenerator2) || \ 10772 ((INSTANCE) == DMAMUX1_RequestGenerator3)) 10773 10774 /******************************* GPIO Instances *******************************/ 10775 #define IS_GPIO_ALL_INSTANCE(INSTANCE) (((INSTANCE) == GPIOA) || \ 10776 ((INSTANCE) == GPIOB) || \ 10777 ((INSTANCE) == GPIOC) || \ 10778 ((INSTANCE) == GPIOD) || \ 10779 ((INSTANCE) == GPIOE) || \ 10780 ((INSTANCE) == GPIOF)) 10781 /******************************* GPIO AF Instances ****************************/ 10782 #define IS_GPIO_AF_INSTANCE(INSTANCE) IS_GPIO_ALL_INSTANCE(INSTANCE) 10783 10784 /**************************** GPIO Lock Instances *****************************/ 10785 #define IS_GPIO_LOCK_INSTANCE(INSTANCE) (((INSTANCE) == GPIOA) || \ 10786 ((INSTANCE) == GPIOB) || \ 10787 ((INSTANCE) == GPIOC)) 10788 10789 /******************************** FDCAN Instances *******************************/ 10790 #define IS_FDCAN_ALL_INSTANCE(INSTANCE) (((INSTANCE) == FDCAN1) || \ 10791 ((INSTANCE) == FDCAN2)) 10792 10793 /******************************** I2C Instances *******************************/ 10794 #define IS_I2C_ALL_INSTANCE(INSTANCE) (((INSTANCE) == I2C1) || \ 10795 ((INSTANCE) == I2C2) || \ 10796 ((INSTANCE) == I2C3)) 10797 10798 10799 /****************************** RTC Instances *********************************/ 10800 #define IS_RTC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == RTC) 10801 10802 /****************************** SMBUS Instances *******************************/ 10803 #define IS_SMBUS_ALL_INSTANCE(INSTANCE)(((INSTANCE) == I2C1) || \ 10804 ((INSTANCE) == I2C2)) 10805 10806 /****************************** WAKEUP_FROMSTOP Instances *******************************/ 10807 #define IS_I2C_WAKEUP_FROMSTOP_INSTANCE(INSTANCE)(((INSTANCE) == I2C1) || \ 10808 ((INSTANCE) == I2C2)) 10809 10810 /******************************** SPI Instances *******************************/ 10811 #define IS_SPI_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SPI1) || \ 10812 ((INSTANCE) == SPI2) || \ 10813 ((INSTANCE) == SPI3)) 10814 10815 10816 /******************************** SPI Instances *******************************/ 10817 #define IS_I2S_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SPI1) || \ 10818 ((INSTANCE) == SPI2)) 10819 10820 /****************** LPTIM Instances : All supported instances *****************/ 10821 #define IS_LPTIM_INSTANCE(INSTANCE) (((INSTANCE) == LPTIM1) || \ 10822 ((INSTANCE) == LPTIM2)) 10823 10824 /****************** LPTIM Instances : All supported instances *****************/ 10825 #define IS_LPTIM_ENCODER_INTERFACE_INSTANCE(INSTANCE) ((INSTANCE) == LPTIM1) 10826 10827 /****************** TIM Instances : All supported instances *******************/ 10828 #define IS_TIM_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 10829 ((INSTANCE) == TIM2) || \ 10830 ((INSTANCE) == TIM3) || \ 10831 ((INSTANCE) == TIM4) || \ 10832 ((INSTANCE) == TIM6) || \ 10833 ((INSTANCE) == TIM7) || \ 10834 ((INSTANCE) == TIM14) || \ 10835 ((INSTANCE) == TIM15) || \ 10836 ((INSTANCE) == TIM16) || \ 10837 ((INSTANCE) == TIM17)) 10838 10839 /****************** TIM Instances : supporting 32 bits counter ****************/ 10840 #define IS_TIM_32B_COUNTER_INSTANCE(INSTANCE) ((INSTANCE) == TIM2) 10841 10842 /****************** TIM Instances : supporting the break function *************/ 10843 #define IS_TIM_BREAK_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 10844 ((INSTANCE) == TIM15) || \ 10845 ((INSTANCE) == TIM16) || \ 10846 ((INSTANCE) == TIM17)) 10847 10848 /************** TIM Instances : supporting Break source selection *************/ 10849 #define IS_TIM_BREAKSOURCE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 10850 ((INSTANCE) == TIM15) || \ 10851 ((INSTANCE) == TIM16) || \ 10852 ((INSTANCE) == TIM17)) 10853 10854 /****************** TIM Instances : supporting 2 break inputs *****************/ 10855 #define IS_TIM_BKIN2_INSTANCE(INSTANCE) ((INSTANCE) == TIM1) 10856 10857 /************* TIM Instances : at least 1 capture/compare channel *************/ 10858 #define IS_TIM_CC1_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 10859 ((INSTANCE) == TIM2) || \ 10860 ((INSTANCE) == TIM3) || \ 10861 ((INSTANCE) == TIM4) || \ 10862 ((INSTANCE) == TIM14) || \ 10863 ((INSTANCE) == TIM15) || \ 10864 ((INSTANCE) == TIM16) || \ 10865 ((INSTANCE) == TIM17)) 10866 10867 /************ TIM Instances : at least 2 capture/compare channels *************/ 10868 #define IS_TIM_CC2_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 10869 ((INSTANCE) == TIM2) || \ 10870 ((INSTANCE) == TIM3) || \ 10871 ((INSTANCE) == TIM4) || \ 10872 ((INSTANCE) == TIM15)) 10873 10874 /************ TIM Instances : at least 3 capture/compare channels *************/ 10875 #define IS_TIM_CC3_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 10876 ((INSTANCE) == TIM2) || \ 10877 ((INSTANCE) == TIM3) || \ 10878 ((INSTANCE) == TIM4)) 10879 10880 /************ TIM Instances : at least 4 capture/compare channels *************/ 10881 #define IS_TIM_CC4_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 10882 ((INSTANCE) == TIM2) || \ 10883 ((INSTANCE) == TIM3) || \ 10884 ((INSTANCE) == TIM4)) 10885 10886 /****************** TIM Instances : at least 5 capture/compare channels *******/ 10887 #define IS_TIM_CC5_INSTANCE(INSTANCE) ((INSTANCE) == TIM1) 10888 10889 /****************** TIM Instances : at least 6 capture/compare channels *******/ 10890 #define IS_TIM_CC6_INSTANCE(INSTANCE) ((INSTANCE) == TIM1) 10891 10892 /************ TIM Instances : DMA requests generation (TIMx_DIER.COMDE) *******/ 10893 #define IS_TIM_CCDMA_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 10894 ((INSTANCE) == TIM15) || \ 10895 ((INSTANCE) == TIM16) || \ 10896 ((INSTANCE) == TIM17)) 10897 10898 /****************** TIM Instances : DMA requests generation (TIMx_DIER.UDE) ***/ 10899 #define IS_TIM_DMA_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 10900 ((INSTANCE) == TIM2) || \ 10901 ((INSTANCE) == TIM3) || \ 10902 ((INSTANCE) == TIM4) || \ 10903 ((INSTANCE) == TIM6) || \ 10904 ((INSTANCE) == TIM7) || \ 10905 ((INSTANCE) == TIM15) || \ 10906 ((INSTANCE) == TIM16) || \ 10907 ((INSTANCE) == TIM17)) 10908 10909 /************ TIM Instances : DMA requests generation (TIMx_DIER.CCxDE) *******/ 10910 #define IS_TIM_DMA_CC_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 10911 ((INSTANCE) == TIM2) || \ 10912 ((INSTANCE) == TIM3) || \ 10913 ((INSTANCE) == TIM4) || \ 10914 ((INSTANCE) == TIM14) || \ 10915 ((INSTANCE) == TIM15) || \ 10916 ((INSTANCE) == TIM16) || \ 10917 ((INSTANCE) == TIM17)) 10918 10919 /******************** TIM Instances : DMA burst feature ***********************/ 10920 #define IS_TIM_DMABURST_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 10921 ((INSTANCE) == TIM2) || \ 10922 ((INSTANCE) == TIM3) || \ 10923 ((INSTANCE) == TIM4) || \ 10924 ((INSTANCE) == TIM15) || \ 10925 ((INSTANCE) == TIM16) || \ 10926 ((INSTANCE) == TIM17)) 10927 10928 /******************* TIM Instances : output(s) available **********************/ 10929 #define IS_TIM_CCX_INSTANCE(INSTANCE, CHANNEL) \ 10930 ((((INSTANCE) == TIM1) && \ 10931 (((CHANNEL) == TIM_CHANNEL_1) || \ 10932 ((CHANNEL) == TIM_CHANNEL_2) || \ 10933 ((CHANNEL) == TIM_CHANNEL_3) || \ 10934 ((CHANNEL) == TIM_CHANNEL_4) || \ 10935 ((CHANNEL) == TIM_CHANNEL_5) || \ 10936 ((CHANNEL) == TIM_CHANNEL_6))) \ 10937 || \ 10938 (((INSTANCE) == TIM2) && \ 10939 (((CHANNEL) == TIM_CHANNEL_1) || \ 10940 ((CHANNEL) == TIM_CHANNEL_2) || \ 10941 ((CHANNEL) == TIM_CHANNEL_3) || \ 10942 ((CHANNEL) == TIM_CHANNEL_4))) \ 10943 || \ 10944 (((INSTANCE) == TIM3) && \ 10945 (((CHANNEL) == TIM_CHANNEL_1) || \ 10946 ((CHANNEL) == TIM_CHANNEL_2) || \ 10947 ((CHANNEL) == TIM_CHANNEL_3) || \ 10948 ((CHANNEL) == TIM_CHANNEL_4))) \ 10949 || \ 10950 (((INSTANCE) == TIM4) && \ 10951 (((CHANNEL) == TIM_CHANNEL_1) || \ 10952 ((CHANNEL) == TIM_CHANNEL_2) || \ 10953 ((CHANNEL) == TIM_CHANNEL_3) || \ 10954 ((CHANNEL) == TIM_CHANNEL_4))) \ 10955 || \ 10956 (((INSTANCE) == TIM14) && \ 10957 (((CHANNEL) == TIM_CHANNEL_1))) \ 10958 || \ 10959 (((INSTANCE) == TIM15) && \ 10960 (((CHANNEL) == TIM_CHANNEL_1) || \ 10961 ((CHANNEL) == TIM_CHANNEL_2))) \ 10962 || \ 10963 (((INSTANCE) == TIM16) && \ 10964 (((CHANNEL) == TIM_CHANNEL_1))) \ 10965 || \ 10966 (((INSTANCE) == TIM17) && \ 10967 (((CHANNEL) == TIM_CHANNEL_1)))) 10968 10969 /****************** TIM Instances : supporting complementary output(s) ********/ 10970 #define IS_TIM_CCXN_INSTANCE(INSTANCE, CHANNEL) \ 10971 ((((INSTANCE) == TIM1) && \ 10972 (((CHANNEL) == TIM_CHANNEL_1) || \ 10973 ((CHANNEL) == TIM_CHANNEL_2) || \ 10974 ((CHANNEL) == TIM_CHANNEL_3))) \ 10975 || \ 10976 (((INSTANCE) == TIM15) && \ 10977 ((CHANNEL) == TIM_CHANNEL_1)) \ 10978 || \ 10979 (((INSTANCE) == TIM16) && \ 10980 ((CHANNEL) == TIM_CHANNEL_1)) \ 10981 || \ 10982 (((INSTANCE) == TIM17) && \ 10983 ((CHANNEL) == TIM_CHANNEL_1))) 10984 10985 /****************** TIM Instances : supporting clock division *****************/ 10986 #define IS_TIM_CLOCK_DIVISION_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 10987 ((INSTANCE) == TIM2) || \ 10988 ((INSTANCE) == TIM3) || \ 10989 ((INSTANCE) == TIM4) || \ 10990 ((INSTANCE) == TIM14) || \ 10991 ((INSTANCE) == TIM15) || \ 10992 ((INSTANCE) == TIM16) || \ 10993 ((INSTANCE) == TIM17)) 10994 10995 /****** TIM Instances : supporting external clock mode 1 for ETRF input *******/ 10996 #define IS_TIM_CLOCKSOURCE_ETRMODE1_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 10997 ((INSTANCE) == TIM2) || \ 10998 ((INSTANCE) == TIM3) || \ 10999 ((INSTANCE) == TIM4)) 11000 11001 /****** TIM Instances : supporting external clock mode 2 for ETRF input *******/ 11002 #define IS_TIM_CLOCKSOURCE_ETRMODE2_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 11003 ((INSTANCE) == TIM2) || \ 11004 ((INSTANCE) == TIM3) || \ 11005 ((INSTANCE) == TIM4)) 11006 11007 /****************** TIM Instances : supporting external clock mode 1 for TIX inputs*/ 11008 #define IS_TIM_CLOCKSOURCE_TIX_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 11009 ((INSTANCE) == TIM2) || \ 11010 ((INSTANCE) == TIM3) || \ 11011 ((INSTANCE) == TIM4) || \ 11012 ((INSTANCE) == TIM15)) 11013 11014 /****************** TIM Instances : supporting internal trigger inputs(ITRX) *******/ 11015 #define IS_TIM_CLOCKSOURCE_ITRX_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 11016 ((INSTANCE) == TIM2) || \ 11017 ((INSTANCE) == TIM3) || \ 11018 ((INSTANCE) == TIM4) || \ 11019 ((INSTANCE) == TIM15)) 11020 11021 /****************** TIM Instances : supporting combined 3-phase PWM mode ******/ 11022 #define IS_TIM_COMBINED3PHASEPWM_INSTANCE(INSTANCE) ((INSTANCE) == TIM1) 11023 11024 /****************** TIM Instances : supporting commutation event generation ***/ 11025 #define IS_TIM_COMMUTATION_EVENT_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 11026 ((INSTANCE) == TIM15) || \ 11027 ((INSTANCE) == TIM16) || \ 11028 ((INSTANCE) == TIM17)) 11029 11030 /****************** TIM Instances : supporting counting mode selection ********/ 11031 #define IS_TIM_COUNTER_MODE_SELECT_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 11032 ((INSTANCE) == TIM2) || \ 11033 ((INSTANCE) == TIM3) || \ 11034 ((INSTANCE) == TIM4)) 11035 11036 /****************** TIM Instances : supporting encoder interface **************/ 11037 #define IS_TIM_ENCODER_INTERFACE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 11038 ((INSTANCE) == TIM2) || \ 11039 ((INSTANCE) == TIM3) || \ 11040 ((INSTANCE) == TIM4)) 11041 11042 /****************** TIM Instances : supporting Hall sensor interface **********/ 11043 #define IS_TIM_HALL_SENSOR_INTERFACE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 11044 ((INSTANCE) == TIM2) || \ 11045 ((INSTANCE) == TIM3) || \ 11046 ((INSTANCE) == TIM4)) 11047 11048 /**************** TIM Instances : external trigger input available ************/ 11049 #define IS_TIM_ETR_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 11050 ((INSTANCE) == TIM2) || \ 11051 ((INSTANCE) == TIM3) || \ 11052 ((INSTANCE) == TIM4)) 11053 11054 /************* TIM Instances : supporting ETR source selection ***************/ 11055 #define IS_TIM_ETRSEL_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 11056 ((INSTANCE) == TIM2) || \ 11057 ((INSTANCE) == TIM3) || \ 11058 ((INSTANCE) == TIM4)) 11059 11060 /****** TIM Instances : Master mode available (TIMx_CR2.MMS available )********/ 11061 #define IS_TIM_MASTER_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 11062 ((INSTANCE) == TIM2) || \ 11063 ((INSTANCE) == TIM3) || \ 11064 ((INSTANCE) == TIM4) || \ 11065 ((INSTANCE) == TIM6) || \ 11066 ((INSTANCE) == TIM7) || \ 11067 ((INSTANCE) == TIM15)) 11068 11069 /*********** TIM Instances : Slave mode available (TIMx_SMCR available )*******/ 11070 #define IS_TIM_SLAVE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 11071 ((INSTANCE) == TIM2) || \ 11072 ((INSTANCE) == TIM3) || \ 11073 ((INSTANCE) == TIM4) || \ 11074 ((INSTANCE) == TIM15)) 11075 11076 /****************** TIM Instances : supporting OCxREF clear *******************/ 11077 #define IS_TIM_OCXREF_CLEAR_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 11078 ((INSTANCE) == TIM2) || \ 11079 ((INSTANCE) == TIM3) || \ 11080 ((INSTANCE) == TIM4)) 11081 11082 /****************** TIM Instances : supporting bitfield OCCS in SMCR register *******************/ 11083 #define IS_TIM_OCCS_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 11084 ((INSTANCE) == TIM2) || \ 11085 ((INSTANCE) == TIM3)) 11086 11087 /****************** TIM Instances : remapping capability **********************/ 11088 #define IS_TIM_REMAP_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 11089 ((INSTANCE) == TIM2) || \ 11090 ((INSTANCE) == TIM3) || \ 11091 ((INSTANCE) == TIM4)) 11092 11093 /****************** TIM Instances : supporting repetition counter *************/ 11094 #define IS_TIM_REPETITION_COUNTER_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 11095 ((INSTANCE) == TIM15) || \ 11096 ((INSTANCE) == TIM16) || \ 11097 ((INSTANCE) == TIM17)) 11098 11099 /****************** TIM Instances : supporting ADC triggering through TRGO2 ***/ 11100 #define IS_TIM_TRGO2_INSTANCE(INSTANCE) (((INSTANCE) == TIM1)) 11101 11102 /******************* TIM Instances : Timer input XOR function *****************/ 11103 #define IS_TIM_XOR_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 11104 ((INSTANCE) == TIM2) || \ 11105 ((INSTANCE) == TIM3) || \ 11106 ((INSTANCE) == TIM4) || \ 11107 ((INSTANCE) == TIM15)) 11108 11109 /******************* TIM Instances : Timer input selection ********************/ 11110 #define IS_TIM_TISEL_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 11111 ((INSTANCE) == TIM2) || \ 11112 ((INSTANCE) == TIM3) || \ 11113 ((INSTANCE) == TIM4) || \ 11114 ((INSTANCE) == TIM14) || \ 11115 ((INSTANCE) == TIM15) || \ 11116 ((INSTANCE) == TIM16) || \ 11117 ((INSTANCE) == TIM17)) 11118 11119 /************ TIM Instances : Advanced timers ********************************/ 11120 #define IS_TIM_ADVANCED_INSTANCE(INSTANCE) (((INSTANCE) == TIM1)) 11121 11122 /******************** UART Instances : Asynchronous mode **********************/ 11123 #define IS_UART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ 11124 ((INSTANCE) == USART2) || \ 11125 ((INSTANCE) == USART3) || \ 11126 ((INSTANCE) == USART4) || \ 11127 ((INSTANCE) == USART5) || \ 11128 ((INSTANCE) == USART6)) 11129 11130 11131 /******************** USART Instances : Synchronous mode **********************/ 11132 #define IS_USART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ 11133 ((INSTANCE) == USART2) || \ 11134 ((INSTANCE) == USART3) || \ 11135 ((INSTANCE) == USART4) || \ 11136 ((INSTANCE) == USART5) || \ 11137 ((INSTANCE) == USART6)) 11138 11139 /****************** UART Instances : Hardware Flow control ********************/ 11140 #define IS_UART_HWFLOW_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ 11141 ((INSTANCE) == USART2) || \ 11142 ((INSTANCE) == USART3) || \ 11143 ((INSTANCE) == USART4) || \ 11144 ((INSTANCE) == USART5) || \ 11145 ((INSTANCE) == USART6) || \ 11146 ((INSTANCE) == LPUART1)|| \ 11147 ((INSTANCE) == LPUART2)) 11148 11149 11150 /********************* USART Instances : Smard card mode ***********************/ 11151 #define IS_SMARTCARD_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ 11152 ((INSTANCE) == USART2) || \ 11153 ((INSTANCE) == USART3)) 11154 /****************** UART Instances : Auto Baud Rate detection ****************/ 11155 #define IS_USART_AUTOBAUDRATE_DETECTION_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ 11156 ((INSTANCE) == USART2) || \ 11157 ((INSTANCE) == USART3)) 11158 11159 /******************** UART Instances : Half-Duplex mode **********************/ 11160 #define IS_UART_HALFDUPLEX_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ 11161 ((INSTANCE) == USART2) || \ 11162 ((INSTANCE) == USART3) || \ 11163 ((INSTANCE) == USART4) || \ 11164 ((INSTANCE) == USART5) || \ 11165 ((INSTANCE) == USART6) || \ 11166 ((INSTANCE) == LPUART1)|| \ 11167 ((INSTANCE) == LPUART2)) 11168 11169 /******************** UART Instances : LIN mode **********************/ 11170 #define IS_UART_LIN_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ 11171 ((INSTANCE) == USART2) || \ 11172 ((INSTANCE) == USART3)) 11173 /******************** UART Instances : Wake-up from Stop mode **********************/ 11174 #define IS_UART_WAKEUP_FROMSTOP_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ 11175 ((INSTANCE) == USART2) || \ 11176 ((INSTANCE) == USART3) || \ 11177 ((INSTANCE) == LPUART1) || \ 11178 ((INSTANCE) == LPUART2)) 11179 11180 /****************** UART Instances : Driver Enable *****************/ 11181 #define IS_UART_DRIVER_ENABLE_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ 11182 ((INSTANCE) == USART2) || \ 11183 ((INSTANCE) == USART3) || \ 11184 ((INSTANCE) == USART4) || \ 11185 ((INSTANCE) == USART5) || \ 11186 ((INSTANCE) == USART6) || \ 11187 ((INSTANCE) == LPUART1)|| \ 11188 ((INSTANCE) == LPUART2)) 11189 11190 /****************** UART Instances : SPI Slave selection mode ***************/ 11191 #define IS_UART_SPI_SLAVE_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ 11192 ((INSTANCE) == USART2) || \ 11193 ((INSTANCE) == USART3) || \ 11194 ((INSTANCE) == USART4) || \ 11195 ((INSTANCE) == USART5) || \ 11196 ((INSTANCE) == USART6)) 11197 11198 /****************** UART Instances : Driver Enable *****************/ 11199 #define IS_UART_FIFO_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ 11200 ((INSTANCE) == USART2) || \ 11201 ((INSTANCE) == USART3) || \ 11202 ((INSTANCE) == LPUART1) || \ 11203 ((INSTANCE) == LPUART2)) 11204 11205 /*********************** UART Instances : IRDA mode ***************************/ 11206 #define IS_IRDA_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ 11207 ((INSTANCE) == USART2) || \ 11208 ((INSTANCE) == USART3)) 11209 11210 /******************** LPUART Instance *****************************************/ 11211 #define IS_LPUART_INSTANCE(INSTANCE) (((INSTANCE) == LPUART1) || \ 11212 ((INSTANCE) == LPUART2)) 11213 11214 /****************************** IWDG Instances ********************************/ 11215 #define IS_IWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == IWDG) 11216 11217 /****************************** WWDG Instances ********************************/ 11218 #define IS_WWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == WWDG) 11219 11220 /****************************** UCPD Instances ********************************/ 11221 #define IS_UCPD_ALL_INSTANCE(INSTANCE) (((INSTANCE) == UCPD1) || \ 11222 ((INSTANCE) == UCPD2)) 11223 11224 /****************************** USB Instances ********************************/ 11225 #define IS_USB_ALL_INSTANCE(INSTANCE) ((INSTANCE) == USB_DRD_FS) 11226 11227 /*********************** USB OTG PCD Instances ********************************/ 11228 #define IS_PCD_ALL_INSTANCE(INSTANCE) (((INSTANCE) == USB_DRD_FS)) 11229 11230 /*********************** USB OTG HCD Instances ********************************/ 11231 #define IS_HCD_ALL_INSTANCE(INSTANCE) (((INSTANCE) == USB_DRD_FS)) 11232 11233 /******************************************************************************/ 11234 /* For a painless codes migration between the STM32G0xx device product */ 11235 /* lines, the aliases defined below are put in place to overcome the */ 11236 /* differences in the interrupt handlers and IRQn definitions. */ 11237 /* No need to update developed interrupt code when moving across */ 11238 /* product lines within the same STM32G0 Family */ 11239 /******************************************************************************/ 11240 /* Aliases for IRQn_Type */ 11241 #define SVC_IRQn SVCall_IRQn 11242 11243 /** 11244 * @} 11245 */ 11246 11247 /** 11248 * @} 11249 */ 11250 11251 /** 11252 * @} 11253 */ 11254 11255 #ifdef __cplusplus 11256 } 11257 #endif /* __cplusplus */ 11258 11259 #endif /* STM32G0B1xx_H */ 11260 11261 /** 11262 * @} 11263 */ 11264 11265 /** 11266 * @} 11267 */ 11268