1 /** 2 ****************************************************************************** 3 * @file stm32f722xx.h 4 * @author MCD Application Team 5 * @brief CMSIS Cortex-M7 Device Peripheral Access Layer Header File. 6 * 7 * This file contains: 8 * - Data structures and the address mapping for all peripherals 9 * - Peripheral's registers declarations and bits definition 10 * - Macros to access peripheral's registers hardware 11 * 12 ****************************************************************************** 13 * @attention 14 * 15 * Copyright (c) 2016 STMicroelectronics. 16 * All rights reserved. 17 * 18 * This software is licensed under terms that can be found in the LICENSE file 19 * in the root directory of this software component. 20 * If no LICENSE file comes with this software, it is provided AS-IS. 21 * 22 ****************************************************************************** 23 */ 24 25 /** @addtogroup CMSIS_Device 26 * @{ 27 */ 28 29 /** @addtogroup stm32f722xx 30 * @{ 31 */ 32 33 #ifndef __STM32F722xx_H 34 #define __STM32F722xx_H 35 36 #ifdef __cplusplus 37 extern "C" { 38 #endif /* __cplusplus */ 39 40 /** @addtogroup Configuration_section_for_CMSIS 41 * @{ 42 */ 43 44 /** 45 * @brief STM32F7xx Interrupt Number Definition, according to the selected device 46 * in @ref Library_configuration_section 47 */ 48 typedef enum 49 { 50 /****** Cortex-M7 Processor Exceptions Numbers ****************************************************************/ 51 NonMaskableInt_IRQn = -14, /*!< 2 Non Maskable Interrupt */ 52 MemoryManagement_IRQn = -12, /*!< 4 Cortex-M7 Memory Management Interrupt */ 53 BusFault_IRQn = -11, /*!< 5 Cortex-M7 Bus Fault Interrupt */ 54 UsageFault_IRQn = -10, /*!< 6 Cortex-M7 Usage Fault Interrupt */ 55 SVCall_IRQn = -5, /*!< 11 Cortex-M7 SV Call Interrupt */ 56 DebugMonitor_IRQn = -4, /*!< 12 Cortex-M7 Debug Monitor Interrupt */ 57 PendSV_IRQn = -2, /*!< 14 Cortex-M7 Pend SV Interrupt */ 58 SysTick_IRQn = -1, /*!< 15 Cortex-M7 System Tick Interrupt */ 59 /****** STM32 specific Interrupt Numbers **********************************************************************/ 60 WWDG_IRQn = 0, /*!< Window WatchDog Interrupt */ 61 PVD_IRQn = 1, /*!< PVD through EXTI Line detection Interrupt */ 62 TAMP_STAMP_IRQn = 2, /*!< Tamper and TimeStamp interrupts through the EXTI line */ 63 RTC_WKUP_IRQn = 3, /*!< RTC Wakeup interrupt through the EXTI line */ 64 FLASH_IRQn = 4, /*!< FLASH global Interrupt */ 65 RCC_IRQn = 5, /*!< RCC global Interrupt */ 66 EXTI0_IRQn = 6, /*!< EXTI Line0 Interrupt */ 67 EXTI1_IRQn = 7, /*!< EXTI Line1 Interrupt */ 68 EXTI2_IRQn = 8, /*!< EXTI Line2 Interrupt */ 69 EXTI3_IRQn = 9, /*!< EXTI Line3 Interrupt */ 70 EXTI4_IRQn = 10, /*!< EXTI Line4 Interrupt */ 71 DMA1_Stream0_IRQn = 11, /*!< DMA1 Stream 0 global Interrupt */ 72 DMA1_Stream1_IRQn = 12, /*!< DMA1 Stream 1 global Interrupt */ 73 DMA1_Stream2_IRQn = 13, /*!< DMA1 Stream 2 global Interrupt */ 74 DMA1_Stream3_IRQn = 14, /*!< DMA1 Stream 3 global Interrupt */ 75 DMA1_Stream4_IRQn = 15, /*!< DMA1 Stream 4 global Interrupt */ 76 DMA1_Stream5_IRQn = 16, /*!< DMA1 Stream 5 global Interrupt */ 77 DMA1_Stream6_IRQn = 17, /*!< DMA1 Stream 6 global Interrupt */ 78 ADC_IRQn = 18, /*!< ADC1, ADC2 and ADC3 global Interrupts */ 79 CAN1_TX_IRQn = 19, /*!< CAN1 TX Interrupt */ 80 CAN1_RX0_IRQn = 20, /*!< CAN1 RX0 Interrupt */ 81 CAN1_RX1_IRQn = 21, /*!< CAN1 RX1 Interrupt */ 82 CAN1_SCE_IRQn = 22, /*!< CAN1 SCE Interrupt */ 83 EXTI9_5_IRQn = 23, /*!< External Line[9:5] Interrupts */ 84 TIM1_BRK_TIM9_IRQn = 24, /*!< TIM1 Break interrupt and TIM9 global interrupt */ 85 TIM1_UP_TIM10_IRQn = 25, /*!< TIM1 Update Interrupt and TIM10 global interrupt */ 86 TIM1_TRG_COM_TIM11_IRQn = 26, /*!< TIM1 Trigger and Commutation Interrupt and TIM11 global interrupt */ 87 TIM1_CC_IRQn = 27, /*!< TIM1 Capture Compare Interrupt */ 88 TIM2_IRQn = 28, /*!< TIM2 global Interrupt */ 89 TIM3_IRQn = 29, /*!< TIM3 global Interrupt */ 90 TIM4_IRQn = 30, /*!< TIM4 global Interrupt */ 91 I2C1_EV_IRQn = 31, /*!< I2C1 Event Interrupt */ 92 I2C1_ER_IRQn = 32, /*!< I2C1 Error Interrupt */ 93 I2C2_EV_IRQn = 33, /*!< I2C2 Event Interrupt */ 94 I2C2_ER_IRQn = 34, /*!< I2C2 Error Interrupt */ 95 SPI1_IRQn = 35, /*!< SPI1 global Interrupt */ 96 SPI2_IRQn = 36, /*!< SPI2 global Interrupt */ 97 USART1_IRQn = 37, /*!< USART1 global Interrupt */ 98 USART2_IRQn = 38, /*!< USART2 global Interrupt */ 99 USART3_IRQn = 39, /*!< USART3 global Interrupt */ 100 EXTI15_10_IRQn = 40, /*!< External Line[15:10] Interrupts */ 101 RTC_Alarm_IRQn = 41, /*!< RTC Alarm (A and B) through EXTI Line Interrupt */ 102 OTG_FS_WKUP_IRQn = 42, /*!< USB OTG FS Wakeup through EXTI line interrupt */ 103 TIM8_BRK_TIM12_IRQn = 43, /*!< TIM8 Break Interrupt and TIM12 global interrupt */ 104 TIM8_UP_TIM13_IRQn = 44, /*!< TIM8 Update Interrupt and TIM13 global interrupt */ 105 TIM8_TRG_COM_TIM14_IRQn = 45, /*!< TIM8 Trigger and Commutation Interrupt and TIM14 global interrupt */ 106 TIM8_CC_IRQn = 46, /*!< TIM8 Capture Compare Interrupt */ 107 DMA1_Stream7_IRQn = 47, /*!< DMA1 Stream7 Interrupt */ 108 FMC_IRQn = 48, /*!< FMC global Interrupt */ 109 SDMMC1_IRQn = 49, /*!< SDMMC1 global Interrupt */ 110 TIM5_IRQn = 50, /*!< TIM5 global Interrupt */ 111 SPI3_IRQn = 51, /*!< SPI3 global Interrupt */ 112 UART4_IRQn = 52, /*!< UART4 global Interrupt */ 113 UART5_IRQn = 53, /*!< UART5 global Interrupt */ 114 TIM6_DAC_IRQn = 54, /*!< TIM6 global and DAC1&2 underrun error interrupts */ 115 TIM7_IRQn = 55, /*!< TIM7 global interrupt */ 116 DMA2_Stream0_IRQn = 56, /*!< DMA2 Stream 0 global Interrupt */ 117 DMA2_Stream1_IRQn = 57, /*!< DMA2 Stream 1 global Interrupt */ 118 DMA2_Stream2_IRQn = 58, /*!< DMA2 Stream 2 global Interrupt */ 119 DMA2_Stream3_IRQn = 59, /*!< DMA2 Stream 3 global Interrupt */ 120 DMA2_Stream4_IRQn = 60, /*!< DMA2 Stream 4 global Interrupt */ 121 ETH_IRQn = 61, /*!< Ethernet global Interrupt */ 122 ETH_WKUP_IRQn = 62, /*!< Ethernet Wakeup through EXTI line Interrupt */ 123 OTG_FS_IRQn = 67, /*!< USB OTG FS global Interrupt */ 124 DMA2_Stream5_IRQn = 68, /*!< DMA2 Stream 5 global interrupt */ 125 DMA2_Stream6_IRQn = 69, /*!< DMA2 Stream 6 global interrupt */ 126 DMA2_Stream7_IRQn = 70, /*!< DMA2 Stream 7 global interrupt */ 127 USART6_IRQn = 71, /*!< USART6 global interrupt */ 128 I2C3_EV_IRQn = 72, /*!< I2C3 event interrupt */ 129 I2C3_ER_IRQn = 73, /*!< I2C3 error interrupt */ 130 OTG_HS_EP1_OUT_IRQn = 74, /*!< USB OTG HS End Point 1 Out global interrupt */ 131 OTG_HS_EP1_IN_IRQn = 75, /*!< USB OTG HS End Point 1 In global interrupt */ 132 OTG_HS_WKUP_IRQn = 76, /*!< USB OTG HS Wakeup through EXTI interrupt */ 133 OTG_HS_IRQn = 77, /*!< USB OTG HS global interrupt */ 134 RNG_IRQn = 80, /*!< RNG global interrupt */ 135 FPU_IRQn = 81, /*!< FPU global interrupt */ 136 UART7_IRQn = 82, /*!< UART7 global interrupt */ 137 UART8_IRQn = 83, /*!< UART8 global interrupt */ 138 SPI4_IRQn = 84, /*!< SPI4 global Interrupt */ 139 SPI5_IRQn = 85, /*!< SPI5 global Interrupt */ 140 SAI1_IRQn = 87, /*!< SAI1 global Interrupt */ 141 SAI2_IRQn = 91, /*!< SAI2 global Interrupt */ 142 QUADSPI_IRQn = 92, /*!< Quad SPI global interrupt */ 143 LPTIM1_IRQn = 93, /*!< LP TIM1 interrupt */ 144 SDMMC2_IRQn = 103, /*!< SDMMC2 global Interrupt */ 145 } IRQn_Type; 146 147 /** 148 * @} 149 */ 150 151 /** 152 * @brief Configuration of the Cortex-M7 Processor and Core Peripherals 153 */ 154 #define __CM7_REV 0x0100U /*!< Cortex-M7 revision r1p0 */ 155 #define __MPU_PRESENT 1U /*!< CM7 provides an MPU */ 156 #define __NVIC_PRIO_BITS 4U /*!< CM7 uses 4 Bits for the Priority Levels */ 157 #define __Vendor_SysTickConfig 0U /*!< Set to 1 if different SysTick Config is used */ 158 #define __FPU_PRESENT 1U /*!< FPU present */ 159 #define __ICACHE_PRESENT 1U /*!< CM7 instruction cache present */ 160 #define __DCACHE_PRESENT 1U /*!< CM7 data cache present */ 161 #include "core_cm7.h" /*!< Cortex-M7 processor and core peripherals */ 162 163 164 #include "system_stm32f7xx.h" 165 #include <stdint.h> 166 167 /** @addtogroup Peripheral_registers_structures 168 * @{ 169 */ 170 171 /** 172 * @brief Analog to Digital Converter 173 */ 174 175 typedef struct 176 { 177 __IO uint32_t SR; /*!< ADC status register, Address offset: 0x00 */ 178 __IO uint32_t CR1; /*!< ADC control register 1, Address offset: 0x04 */ 179 __IO uint32_t CR2; /*!< ADC control register 2, Address offset: 0x08 */ 180 __IO uint32_t SMPR1; /*!< ADC sample time register 1, Address offset: 0x0C */ 181 __IO uint32_t SMPR2; /*!< ADC sample time register 2, Address offset: 0x10 */ 182 __IO uint32_t JOFR1; /*!< ADC injected channel data offset register 1, Address offset: 0x14 */ 183 __IO uint32_t JOFR2; /*!< ADC injected channel data offset register 2, Address offset: 0x18 */ 184 __IO uint32_t JOFR3; /*!< ADC injected channel data offset register 3, Address offset: 0x1C */ 185 __IO uint32_t JOFR4; /*!< ADC injected channel data offset register 4, Address offset: 0x20 */ 186 __IO uint32_t HTR; /*!< ADC watchdog higher threshold register, Address offset: 0x24 */ 187 __IO uint32_t LTR; /*!< ADC watchdog lower threshold register, Address offset: 0x28 */ 188 __IO uint32_t SQR1; /*!< ADC regular sequence register 1, Address offset: 0x2C */ 189 __IO uint32_t SQR2; /*!< ADC regular sequence register 2, Address offset: 0x30 */ 190 __IO uint32_t SQR3; /*!< ADC regular sequence register 3, Address offset: 0x34 */ 191 __IO uint32_t JSQR; /*!< ADC injected sequence register, Address offset: 0x38*/ 192 __IO uint32_t JDR1; /*!< ADC injected data register 1, Address offset: 0x3C */ 193 __IO uint32_t JDR2; /*!< ADC injected data register 2, Address offset: 0x40 */ 194 __IO uint32_t JDR3; /*!< ADC injected data register 3, Address offset: 0x44 */ 195 __IO uint32_t JDR4; /*!< ADC injected data register 4, Address offset: 0x48 */ 196 __IO uint32_t DR; /*!< ADC regular data register, Address offset: 0x4C */ 197 } ADC_TypeDef; 198 199 typedef struct 200 { 201 __IO uint32_t CSR; /*!< ADC Common status register, Address offset: ADC1 base address + 0x300 */ 202 __IO uint32_t CCR; /*!< ADC common control register, Address offset: ADC1 base address + 0x304 */ 203 __IO uint32_t CDR; /*!< ADC common regular data register for dual 204 AND triple modes, Address offset: ADC1 base address + 0x308 */ 205 } ADC_Common_TypeDef; 206 207 208 /** 209 * @brief Controller Area Network TxMailBox 210 */ 211 212 typedef struct 213 { 214 __IO uint32_t TIR; /*!< CAN TX mailbox identifier register */ 215 __IO uint32_t TDTR; /*!< CAN mailbox data length control and time stamp register */ 216 __IO uint32_t TDLR; /*!< CAN mailbox data low register */ 217 __IO uint32_t TDHR; /*!< CAN mailbox data high register */ 218 } CAN_TxMailBox_TypeDef; 219 220 /** 221 * @brief Controller Area Network FIFOMailBox 222 */ 223 224 typedef struct 225 { 226 __IO uint32_t RIR; /*!< CAN receive FIFO mailbox identifier register */ 227 __IO uint32_t RDTR; /*!< CAN receive FIFO mailbox data length control and time stamp register */ 228 __IO uint32_t RDLR; /*!< CAN receive FIFO mailbox data low register */ 229 __IO uint32_t RDHR; /*!< CAN receive FIFO mailbox data high register */ 230 } CAN_FIFOMailBox_TypeDef; 231 232 /** 233 * @brief Controller Area Network FilterRegister 234 */ 235 236 typedef struct 237 { 238 __IO uint32_t FR1; /*!< CAN Filter bank register 1 */ 239 __IO uint32_t FR2; /*!< CAN Filter bank register 1 */ 240 } CAN_FilterRegister_TypeDef; 241 242 /** 243 * @brief Controller Area Network 244 */ 245 246 typedef struct 247 { 248 __IO uint32_t MCR; /*!< CAN master control register, Address offset: 0x00 */ 249 __IO uint32_t MSR; /*!< CAN master status register, Address offset: 0x04 */ 250 __IO uint32_t TSR; /*!< CAN transmit status register, Address offset: 0x08 */ 251 __IO uint32_t RF0R; /*!< CAN receive FIFO 0 register, Address offset: 0x0C */ 252 __IO uint32_t RF1R; /*!< CAN receive FIFO 1 register, Address offset: 0x10 */ 253 __IO uint32_t IER; /*!< CAN interrupt enable register, Address offset: 0x14 */ 254 __IO uint32_t ESR; /*!< CAN error status register, Address offset: 0x18 */ 255 __IO uint32_t BTR; /*!< CAN bit timing register, Address offset: 0x1C */ 256 uint32_t RESERVED0[88]; /*!< Reserved, 0x020 - 0x17F */ 257 CAN_TxMailBox_TypeDef sTxMailBox[3]; /*!< CAN Tx MailBox, Address offset: 0x180 - 0x1AC */ 258 CAN_FIFOMailBox_TypeDef sFIFOMailBox[2]; /*!< CAN FIFO MailBox, Address offset: 0x1B0 - 0x1CC */ 259 uint32_t RESERVED1[12]; /*!< Reserved, 0x1D0 - 0x1FF */ 260 __IO uint32_t FMR; /*!< CAN filter master register, Address offset: 0x200 */ 261 __IO uint32_t FM1R; /*!< CAN filter mode register, Address offset: 0x204 */ 262 uint32_t RESERVED2; /*!< Reserved, 0x208 */ 263 __IO uint32_t FS1R; /*!< CAN filter scale register, Address offset: 0x20C */ 264 uint32_t RESERVED3; /*!< Reserved, 0x210 */ 265 __IO uint32_t FFA1R; /*!< CAN filter FIFO assignment register, Address offset: 0x214 */ 266 uint32_t RESERVED4; /*!< Reserved, 0x218 */ 267 __IO uint32_t FA1R; /*!< CAN filter activation register, Address offset: 0x21C */ 268 uint32_t RESERVED5[8]; /*!< Reserved, 0x220-0x23F */ 269 CAN_FilterRegister_TypeDef sFilterRegister[28]; /*!< CAN Filter Register, Address offset: 0x240-0x31C */ 270 } CAN_TypeDef; 271 272 273 /** 274 * @brief CRC calculation unit 275 */ 276 277 typedef struct 278 { 279 __IO uint32_t DR; /*!< CRC Data register, Address offset: 0x00 */ 280 __IO uint8_t IDR; /*!< CRC Independent data register, Address offset: 0x04 */ 281 uint8_t RESERVED0; /*!< Reserved, 0x05 */ 282 uint16_t RESERVED1; /*!< Reserved, 0x06 */ 283 __IO uint32_t CR; /*!< CRC Control register, Address offset: 0x08 */ 284 uint32_t RESERVED2; /*!< Reserved, 0x0C */ 285 __IO uint32_t INIT; /*!< Initial CRC value register, Address offset: 0x10 */ 286 __IO uint32_t POL; /*!< CRC polynomial register, Address offset: 0x14 */ 287 } CRC_TypeDef; 288 289 /** 290 * @brief Digital to Analog Converter 291 */ 292 293 typedef struct 294 { 295 __IO uint32_t CR; /*!< DAC control register, Address offset: 0x00 */ 296 __IO uint32_t SWTRIGR; /*!< DAC software trigger register, Address offset: 0x04 */ 297 __IO uint32_t DHR12R1; /*!< DAC channel1 12-bit right-aligned data holding register, Address offset: 0x08 */ 298 __IO uint32_t DHR12L1; /*!< DAC channel1 12-bit left aligned data holding register, Address offset: 0x0C */ 299 __IO uint32_t DHR8R1; /*!< DAC channel1 8-bit right aligned data holding register, Address offset: 0x10 */ 300 __IO uint32_t DHR12R2; /*!< DAC channel2 12-bit right aligned data holding register, Address offset: 0x14 */ 301 __IO uint32_t DHR12L2; /*!< DAC channel2 12-bit left aligned data holding register, Address offset: 0x18 */ 302 __IO uint32_t DHR8R2; /*!< DAC channel2 8-bit right-aligned data holding register, Address offset: 0x1C */ 303 __IO uint32_t DHR12RD; /*!< Dual DAC 12-bit right-aligned data holding register, Address offset: 0x20 */ 304 __IO uint32_t DHR12LD; /*!< DUAL DAC 12-bit left aligned data holding register, Address offset: 0x24 */ 305 __IO uint32_t DHR8RD; /*!< DUAL DAC 8-bit right aligned data holding register, Address offset: 0x28 */ 306 __IO uint32_t DOR1; /*!< DAC channel1 data output register, Address offset: 0x2C */ 307 __IO uint32_t DOR2; /*!< DAC channel2 data output register, Address offset: 0x30 */ 308 __IO uint32_t SR; /*!< DAC status register, Address offset: 0x34 */ 309 } DAC_TypeDef; 310 311 312 /** 313 * @brief Debug MCU 314 */ 315 316 typedef struct 317 { 318 __IO uint32_t IDCODE; /*!< MCU device ID code, Address offset: 0x00 */ 319 __IO uint32_t CR; /*!< Debug MCU configuration register, Address offset: 0x04 */ 320 __IO uint32_t APB1FZ; /*!< Debug MCU APB1 freeze register, Address offset: 0x08 */ 321 __IO uint32_t APB2FZ; /*!< Debug MCU APB2 freeze register, Address offset: 0x0C */ 322 }DBGMCU_TypeDef; 323 324 325 /** 326 * @brief DMA Controller 327 */ 328 329 typedef struct 330 { 331 __IO uint32_t CR; /*!< DMA stream x configuration register */ 332 __IO uint32_t NDTR; /*!< DMA stream x number of data register */ 333 __IO uint32_t PAR; /*!< DMA stream x peripheral address register */ 334 __IO uint32_t M0AR; /*!< DMA stream x memory 0 address register */ 335 __IO uint32_t M1AR; /*!< DMA stream x memory 1 address register */ 336 __IO uint32_t FCR; /*!< DMA stream x FIFO control register */ 337 } DMA_Stream_TypeDef; 338 339 typedef struct 340 { 341 __IO uint32_t LISR; /*!< DMA low interrupt status register, Address offset: 0x00 */ 342 __IO uint32_t HISR; /*!< DMA high interrupt status register, Address offset: 0x04 */ 343 __IO uint32_t LIFCR; /*!< DMA low interrupt flag clear register, Address offset: 0x08 */ 344 __IO uint32_t HIFCR; /*!< DMA high interrupt flag clear register, Address offset: 0x0C */ 345 } DMA_TypeDef; 346 347 348 /** 349 * @brief External Interrupt/Event Controller 350 */ 351 352 typedef struct 353 { 354 __IO uint32_t IMR; /*!< EXTI Interrupt mask register, Address offset: 0x00 */ 355 __IO uint32_t EMR; /*!< EXTI Event mask register, Address offset: 0x04 */ 356 __IO uint32_t RTSR; /*!< EXTI Rising trigger selection register, Address offset: 0x08 */ 357 __IO uint32_t FTSR; /*!< EXTI Falling trigger selection register, Address offset: 0x0C */ 358 __IO uint32_t SWIER; /*!< EXTI Software interrupt event register, Address offset: 0x10 */ 359 __IO uint32_t PR; /*!< EXTI Pending register, Address offset: 0x14 */ 360 } EXTI_TypeDef; 361 362 /** 363 * @brief FLASH Registers 364 */ 365 366 typedef struct 367 { 368 __IO uint32_t ACR; /*!< FLASH access control register, Address offset: 0x00 */ 369 __IO uint32_t KEYR; /*!< FLASH key register, Address offset: 0x04 */ 370 __IO uint32_t OPTKEYR; /*!< FLASH option key register, Address offset: 0x08 */ 371 __IO uint32_t SR; /*!< FLASH status register, Address offset: 0x0C */ 372 __IO uint32_t CR; /*!< FLASH control register, Address offset: 0x10 */ 373 __IO uint32_t OPTCR; /*!< FLASH option control register , Address offset: 0x14 */ 374 __IO uint32_t OPTCR1; /*!< FLASH option control register 1 , Address offset: 0x18 */ 375 __IO uint32_t OPTCR2; /*!< FLASH option control register 2 , Address offset: 0x1C */ 376 } FLASH_TypeDef; 377 378 379 380 /** 381 * @brief Flexible Memory Controller 382 */ 383 384 typedef struct 385 { 386 __IO uint32_t BTCR[8]; /*!< NOR/PSRAM chip-select control register(BCR) and chip-select timing register(BTR), Address offset: 0x00-1C */ 387 } FMC_Bank1_TypeDef; 388 389 /** 390 * @brief Flexible Memory Controller Bank1E 391 */ 392 393 typedef struct 394 { 395 __IO uint32_t BWTR[7]; /*!< NOR/PSRAM write timing registers, Address offset: 0x104-0x11C */ 396 } FMC_Bank1E_TypeDef; 397 398 /** 399 * @brief Flexible Memory Controller Bank3 400 */ 401 402 typedef struct 403 { 404 __IO uint32_t PCR; /*!< NAND Flash control register, Address offset: 0x80 */ 405 __IO uint32_t SR; /*!< NAND Flash FIFO status and interrupt register, Address offset: 0x84 */ 406 __IO uint32_t PMEM; /*!< NAND Flash Common memory space timing register, Address offset: 0x88 */ 407 __IO uint32_t PATT; /*!< NAND Flash Attribute memory space timing register, Address offset: 0x8C */ 408 uint32_t RESERVED0; /*!< Reserved, 0x90 */ 409 __IO uint32_t ECCR; /*!< NAND Flash ECC result registers, Address offset: 0x94 */ 410 } FMC_Bank3_TypeDef; 411 412 /** 413 * @brief Flexible Memory Controller Bank5_6 414 */ 415 416 typedef struct 417 { 418 __IO uint32_t SDCR[2]; /*!< SDRAM Control registers , Address offset: 0x140-0x144 */ 419 __IO uint32_t SDTR[2]; /*!< SDRAM Timing registers , Address offset: 0x148-0x14C */ 420 __IO uint32_t SDCMR; /*!< SDRAM Command Mode register, Address offset: 0x150 */ 421 __IO uint32_t SDRTR; /*!< SDRAM Refresh Timer register, Address offset: 0x154 */ 422 __IO uint32_t SDSR; /*!< SDRAM Status register, Address offset: 0x158 */ 423 } FMC_Bank5_6_TypeDef; 424 425 426 /** 427 * @brief General Purpose I/O 428 */ 429 430 typedef struct 431 { 432 __IO uint32_t MODER; /*!< GPIO port mode register, Address offset: 0x00 */ 433 __IO uint32_t OTYPER; /*!< GPIO port output type register, Address offset: 0x04 */ 434 __IO uint32_t OSPEEDR; /*!< GPIO port output speed register, Address offset: 0x08 */ 435 __IO uint32_t PUPDR; /*!< GPIO port pull-up/pull-down register, Address offset: 0x0C */ 436 __IO uint32_t IDR; /*!< GPIO port input data register, Address offset: 0x10 */ 437 __IO uint32_t ODR; /*!< GPIO port output data register, Address offset: 0x14 */ 438 __IO uint32_t BSRR; /*!< GPIO port bit set/reset register, Address offset: 0x18 */ 439 __IO uint32_t LCKR; /*!< GPIO port configuration lock register, Address offset: 0x1C */ 440 __IO uint32_t AFR[2]; /*!< GPIO alternate function registers, Address offset: 0x20-0x24 */ 441 } GPIO_TypeDef; 442 443 /** 444 * @brief System configuration controller 445 */ 446 447 typedef struct 448 { 449 __IO uint32_t MEMRMP; /*!< SYSCFG memory remap register, Address offset: 0x00 */ 450 __IO uint32_t PMC; /*!< SYSCFG peripheral mode configuration register, Address offset: 0x04 */ 451 __IO uint32_t EXTICR[4]; /*!< SYSCFG external interrupt configuration registers, Address offset: 0x08-0x14 */ 452 uint32_t RESERVED[2]; /*!< Reserved, 0x18-0x1C */ 453 __IO uint32_t CMPCR; /*!< SYSCFG Compensation cell control register, Address offset: 0x20 */ 454 } SYSCFG_TypeDef; 455 456 /** 457 * @brief Inter-integrated Circuit Interface 458 */ 459 460 typedef struct 461 { 462 __IO uint32_t CR1; /*!< I2C Control register 1, Address offset: 0x00 */ 463 __IO uint32_t CR2; /*!< I2C Control register 2, Address offset: 0x04 */ 464 __IO uint32_t OAR1; /*!< I2C Own address 1 register, Address offset: 0x08 */ 465 __IO uint32_t OAR2; /*!< I2C Own address 2 register, Address offset: 0x0C */ 466 __IO uint32_t TIMINGR; /*!< I2C Timing register, Address offset: 0x10 */ 467 __IO uint32_t TIMEOUTR; /*!< I2C Timeout register, Address offset: 0x14 */ 468 __IO uint32_t ISR; /*!< I2C Interrupt and status register, Address offset: 0x18 */ 469 __IO uint32_t ICR; /*!< I2C Interrupt clear register, Address offset: 0x1C */ 470 __IO uint32_t PECR; /*!< I2C PEC register, Address offset: 0x20 */ 471 __IO uint32_t RXDR; /*!< I2C Receive data register, Address offset: 0x24 */ 472 __IO uint32_t TXDR; /*!< I2C Transmit data register, Address offset: 0x28 */ 473 } I2C_TypeDef; 474 475 /** 476 * @brief Independent WATCHDOG 477 */ 478 479 typedef struct 480 { 481 __IO uint32_t KR; /*!< IWDG Key register, Address offset: 0x00 */ 482 __IO uint32_t PR; /*!< IWDG Prescaler register, Address offset: 0x04 */ 483 __IO uint32_t RLR; /*!< IWDG Reload register, Address offset: 0x08 */ 484 __IO uint32_t SR; /*!< IWDG Status register, Address offset: 0x0C */ 485 __IO uint32_t WINR; /*!< IWDG Window register, Address offset: 0x10 */ 486 } IWDG_TypeDef; 487 488 489 490 /** 491 * @brief Power Control 492 */ 493 494 typedef struct 495 { 496 __IO uint32_t CR1; /*!< PWR power control register 1, Address offset: 0x00 */ 497 __IO uint32_t CSR1; /*!< PWR power control/status register 2, Address offset: 0x04 */ 498 __IO uint32_t CR2; /*!< PWR power control register 2, Address offset: 0x08 */ 499 __IO uint32_t CSR2; /*!< PWR power control/status register 2, Address offset: 0x0C */ 500 } PWR_TypeDef; 501 502 503 /** 504 * @brief Reset and Clock Control 505 */ 506 507 typedef struct 508 { 509 __IO uint32_t CR; /*!< RCC clock control register, Address offset: 0x00 */ 510 __IO uint32_t PLLCFGR; /*!< RCC PLL configuration register, Address offset: 0x04 */ 511 __IO uint32_t CFGR; /*!< RCC clock configuration register, Address offset: 0x08 */ 512 __IO uint32_t CIR; /*!< RCC clock interrupt register, Address offset: 0x0C */ 513 __IO uint32_t AHB1RSTR; /*!< RCC AHB1 peripheral reset register, Address offset: 0x10 */ 514 __IO uint32_t AHB2RSTR; /*!< RCC AHB2 peripheral reset register, Address offset: 0x14 */ 515 __IO uint32_t AHB3RSTR; /*!< RCC AHB3 peripheral reset register, Address offset: 0x18 */ 516 uint32_t RESERVED0; /*!< Reserved, 0x1C */ 517 __IO uint32_t APB1RSTR; /*!< RCC APB1 peripheral reset register, Address offset: 0x20 */ 518 __IO uint32_t APB2RSTR; /*!< RCC APB2 peripheral reset register, Address offset: 0x24 */ 519 uint32_t RESERVED1[2]; /*!< Reserved, 0x28-0x2C */ 520 __IO uint32_t AHB1ENR; /*!< RCC AHB1 peripheral clock register, Address offset: 0x30 */ 521 __IO uint32_t AHB2ENR; /*!< RCC AHB2 peripheral clock register, Address offset: 0x34 */ 522 __IO uint32_t AHB3ENR; /*!< RCC AHB3 peripheral clock register, Address offset: 0x38 */ 523 uint32_t RESERVED2; /*!< Reserved, 0x3C */ 524 __IO uint32_t APB1ENR; /*!< RCC APB1 peripheral clock enable register, Address offset: 0x40 */ 525 __IO uint32_t APB2ENR; /*!< RCC APB2 peripheral clock enable register, Address offset: 0x44 */ 526 uint32_t RESERVED3[2]; /*!< Reserved, 0x48-0x4C */ 527 __IO uint32_t AHB1LPENR; /*!< RCC AHB1 peripheral clock enable in low power mode register, Address offset: 0x50 */ 528 __IO uint32_t AHB2LPENR; /*!< RCC AHB2 peripheral clock enable in low power mode register, Address offset: 0x54 */ 529 __IO uint32_t AHB3LPENR; /*!< RCC AHB3 peripheral clock enable in low power mode register, Address offset: 0x58 */ 530 uint32_t RESERVED4; /*!< Reserved, 0x5C */ 531 __IO uint32_t APB1LPENR; /*!< RCC APB1 peripheral clock enable in low power mode register, Address offset: 0x60 */ 532 __IO uint32_t APB2LPENR; /*!< RCC APB2 peripheral clock enable in low power mode register, Address offset: 0x64 */ 533 uint32_t RESERVED5[2]; /*!< Reserved, 0x68-0x6C */ 534 __IO uint32_t BDCR; /*!< RCC Backup domain control register, Address offset: 0x70 */ 535 __IO uint32_t CSR; /*!< RCC clock control & status register, Address offset: 0x74 */ 536 uint32_t RESERVED6[2]; /*!< Reserved, 0x78-0x7C */ 537 __IO uint32_t SSCGR; /*!< RCC spread spectrum clock generation register, Address offset: 0x80 */ 538 __IO uint32_t PLLI2SCFGR; /*!< RCC PLLI2S configuration register, Address offset: 0x84 */ 539 __IO uint32_t PLLSAICFGR; /*!< RCC PLLSAI configuration register, Address offset: 0x88 */ 540 __IO uint32_t DCKCFGR1; /*!< RCC Dedicated Clocks configuration register1, Address offset: 0x8C */ 541 __IO uint32_t DCKCFGR2; /*!< RCC Dedicated Clocks configuration register 2, Address offset: 0x90 */ 542 543 } RCC_TypeDef; 544 545 /** 546 * @brief Real-Time Clock 547 */ 548 549 typedef struct 550 { 551 __IO uint32_t TR; /*!< RTC time register, Address offset: 0x00 */ 552 __IO uint32_t DR; /*!< RTC date register, Address offset: 0x04 */ 553 __IO uint32_t CR; /*!< RTC control register, Address offset: 0x08 */ 554 __IO uint32_t ISR; /*!< RTC initialization and status register, Address offset: 0x0C */ 555 __IO uint32_t PRER; /*!< RTC prescaler register, Address offset: 0x10 */ 556 __IO uint32_t WUTR; /*!< RTC wakeup timer register, Address offset: 0x14 */ 557 uint32_t reserved; /*!< Reserved */ 558 __IO uint32_t ALRMAR; /*!< RTC alarm A register, Address offset: 0x1C */ 559 __IO uint32_t ALRMBR; /*!< RTC alarm B register, Address offset: 0x20 */ 560 __IO uint32_t WPR; /*!< RTC write protection register, Address offset: 0x24 */ 561 __IO uint32_t SSR; /*!< RTC sub second register, Address offset: 0x28 */ 562 __IO uint32_t SHIFTR; /*!< RTC shift control register, Address offset: 0x2C */ 563 __IO uint32_t TSTR; /*!< RTC time stamp time register, Address offset: 0x30 */ 564 __IO uint32_t TSDR; /*!< RTC time stamp date register, Address offset: 0x34 */ 565 __IO uint32_t TSSSR; /*!< RTC time-stamp sub second register, Address offset: 0x38 */ 566 __IO uint32_t CALR; /*!< RTC calibration register, Address offset: 0x3C */ 567 __IO uint32_t TAMPCR; /*!< RTC tamper configuration register, Address offset: 0x40 */ 568 __IO uint32_t ALRMASSR; /*!< RTC alarm A sub second register, Address offset: 0x44 */ 569 __IO uint32_t ALRMBSSR; /*!< RTC alarm B sub second register, Address offset: 0x48 */ 570 __IO uint32_t OR; /*!< RTC option register, Address offset: 0x4C */ 571 __IO uint32_t BKP0R; /*!< RTC backup register 0, Address offset: 0x50 */ 572 __IO uint32_t BKP1R; /*!< RTC backup register 1, Address offset: 0x54 */ 573 __IO uint32_t BKP2R; /*!< RTC backup register 2, Address offset: 0x58 */ 574 __IO uint32_t BKP3R; /*!< RTC backup register 3, Address offset: 0x5C */ 575 __IO uint32_t BKP4R; /*!< RTC backup register 4, Address offset: 0x60 */ 576 __IO uint32_t BKP5R; /*!< RTC backup register 5, Address offset: 0x64 */ 577 __IO uint32_t BKP6R; /*!< RTC backup register 6, Address offset: 0x68 */ 578 __IO uint32_t BKP7R; /*!< RTC backup register 7, Address offset: 0x6C */ 579 __IO uint32_t BKP8R; /*!< RTC backup register 8, Address offset: 0x70 */ 580 __IO uint32_t BKP9R; /*!< RTC backup register 9, Address offset: 0x74 */ 581 __IO uint32_t BKP10R; /*!< RTC backup register 10, Address offset: 0x78 */ 582 __IO uint32_t BKP11R; /*!< RTC backup register 11, Address offset: 0x7C */ 583 __IO uint32_t BKP12R; /*!< RTC backup register 12, Address offset: 0x80 */ 584 __IO uint32_t BKP13R; /*!< RTC backup register 13, Address offset: 0x84 */ 585 __IO uint32_t BKP14R; /*!< RTC backup register 14, Address offset: 0x88 */ 586 __IO uint32_t BKP15R; /*!< RTC backup register 15, Address offset: 0x8C */ 587 __IO uint32_t BKP16R; /*!< RTC backup register 16, Address offset: 0x90 */ 588 __IO uint32_t BKP17R; /*!< RTC backup register 17, Address offset: 0x94 */ 589 __IO uint32_t BKP18R; /*!< RTC backup register 18, Address offset: 0x98 */ 590 __IO uint32_t BKP19R; /*!< RTC backup register 19, Address offset: 0x9C */ 591 __IO uint32_t BKP20R; /*!< RTC backup register 20, Address offset: 0xA0 */ 592 __IO uint32_t BKP21R; /*!< RTC backup register 21, Address offset: 0xA4 */ 593 __IO uint32_t BKP22R; /*!< RTC backup register 22, Address offset: 0xA8 */ 594 __IO uint32_t BKP23R; /*!< RTC backup register 23, Address offset: 0xAC */ 595 __IO uint32_t BKP24R; /*!< RTC backup register 24, Address offset: 0xB0 */ 596 __IO uint32_t BKP25R; /*!< RTC backup register 25, Address offset: 0xB4 */ 597 __IO uint32_t BKP26R; /*!< RTC backup register 26, Address offset: 0xB8 */ 598 __IO uint32_t BKP27R; /*!< RTC backup register 27, Address offset: 0xBC */ 599 __IO uint32_t BKP28R; /*!< RTC backup register 28, Address offset: 0xC0 */ 600 __IO uint32_t BKP29R; /*!< RTC backup register 29, Address offset: 0xC4 */ 601 __IO uint32_t BKP30R; /*!< RTC backup register 30, Address offset: 0xC8 */ 602 __IO uint32_t BKP31R; /*!< RTC backup register 31, Address offset: 0xCC */ 603 } RTC_TypeDef; 604 605 606 /** 607 * @brief Serial Audio Interface 608 */ 609 610 typedef struct 611 { 612 __IO uint32_t GCR; /*!< SAI global configuration register, Address offset: 0x00 */ 613 } SAI_TypeDef; 614 615 typedef struct 616 { 617 __IO uint32_t CR1; /*!< SAI block x configuration register 1, Address offset: 0x04 */ 618 __IO uint32_t CR2; /*!< SAI block x configuration register 2, Address offset: 0x08 */ 619 __IO uint32_t FRCR; /*!< SAI block x frame configuration register, Address offset: 0x0C */ 620 __IO uint32_t SLOTR; /*!< SAI block x slot register, Address offset: 0x10 */ 621 __IO uint32_t IMR; /*!< SAI block x interrupt mask register, Address offset: 0x14 */ 622 __IO uint32_t SR; /*!< SAI block x status register, Address offset: 0x18 */ 623 __IO uint32_t CLRFR; /*!< SAI block x clear flag register, Address offset: 0x1C */ 624 __IO uint32_t DR; /*!< SAI block x data register, Address offset: 0x20 */ 625 } SAI_Block_TypeDef; 626 627 628 /** 629 * @brief SD host Interface 630 */ 631 632 typedef struct 633 { 634 __IO uint32_t POWER; /*!< SDMMC power control register, Address offset: 0x00 */ 635 __IO uint32_t CLKCR; /*!< SDMMClock control register, Address offset: 0x04 */ 636 __IO uint32_t ARG; /*!< SDMMC argument register, Address offset: 0x08 */ 637 __IO uint32_t CMD; /*!< SDMMC command register, Address offset: 0x0C */ 638 __I uint32_t RESPCMD; /*!< SDMMC command response register, Address offset: 0x10 */ 639 __I uint32_t RESP1; /*!< SDMMC response 1 register, Address offset: 0x14 */ 640 __I uint32_t RESP2; /*!< SDMMC response 2 register, Address offset: 0x18 */ 641 __I uint32_t RESP3; /*!< SDMMC response 3 register, Address offset: 0x1C */ 642 __I uint32_t RESP4; /*!< SDMMC response 4 register, Address offset: 0x20 */ 643 __IO uint32_t DTIMER; /*!< SDMMC data timer register, Address offset: 0x24 */ 644 __IO uint32_t DLEN; /*!< SDMMC data length register, Address offset: 0x28 */ 645 __IO uint32_t DCTRL; /*!< SDMMC data control register, Address offset: 0x2C */ 646 __I uint32_t DCOUNT; /*!< SDMMC data counter register, Address offset: 0x30 */ 647 __I uint32_t STA; /*!< SDMMC status register, Address offset: 0x34 */ 648 __IO uint32_t ICR; /*!< SDMMC interrupt clear register, Address offset: 0x38 */ 649 __IO uint32_t MASK; /*!< SDMMC mask register, Address offset: 0x3C */ 650 uint32_t RESERVED0[2]; /*!< Reserved, 0x40-0x44 */ 651 __I uint32_t FIFOCNT; /*!< SDMMC FIFO counter register, Address offset: 0x48 */ 652 uint32_t RESERVED1[13]; /*!< Reserved, 0x4C-0x7C */ 653 __IO uint32_t FIFO; /*!< SDMMC data FIFO register, Address offset: 0x80 */ 654 } SDMMC_TypeDef; 655 656 /** 657 * @brief Serial Peripheral Interface 658 */ 659 660 typedef struct 661 { 662 __IO uint32_t CR1; /*!< SPI control register 1 (not used in I2S mode), Address offset: 0x00 */ 663 __IO uint32_t CR2; /*!< SPI control register 2, Address offset: 0x04 */ 664 __IO uint32_t SR; /*!< SPI status register, Address offset: 0x08 */ 665 __IO uint32_t DR; /*!< SPI data register, Address offset: 0x0C */ 666 __IO uint32_t CRCPR; /*!< SPI CRC polynomial register (not used in I2S mode), Address offset: 0x10 */ 667 __IO uint32_t RXCRCR; /*!< SPI RX CRC register (not used in I2S mode), Address offset: 0x14 */ 668 __IO uint32_t TXCRCR; /*!< SPI TX CRC register (not used in I2S mode), Address offset: 0x18 */ 669 __IO uint32_t I2SCFGR; /*!< SPI_I2S configuration register, Address offset: 0x1C */ 670 __IO uint32_t I2SPR; /*!< SPI_I2S prescaler register, Address offset: 0x20 */ 671 } SPI_TypeDef; 672 673 /** 674 * @brief QUAD Serial Peripheral Interface 675 */ 676 677 typedef struct 678 { 679 __IO uint32_t CR; /*!< QUADSPI Control register, Address offset: 0x00 */ 680 __IO uint32_t DCR; /*!< QUADSPI Device Configuration register, Address offset: 0x04 */ 681 __IO uint32_t SR; /*!< QUADSPI Status register, Address offset: 0x08 */ 682 __IO uint32_t FCR; /*!< QUADSPI Flag Clear register, Address offset: 0x0C */ 683 __IO uint32_t DLR; /*!< QUADSPI Data Length register, Address offset: 0x10 */ 684 __IO uint32_t CCR; /*!< QUADSPI Communication Configuration register, Address offset: 0x14 */ 685 __IO uint32_t AR; /*!< QUADSPI Address register, Address offset: 0x18 */ 686 __IO uint32_t ABR; /*!< QUADSPI Alternate Bytes register, Address offset: 0x1C */ 687 __IO uint32_t DR; /*!< QUADSPI Data register, Address offset: 0x20 */ 688 __IO uint32_t PSMKR; /*!< QUADSPI Polling Status Mask register, Address offset: 0x24 */ 689 __IO uint32_t PSMAR; /*!< QUADSPI Polling Status Match register, Address offset: 0x28 */ 690 __IO uint32_t PIR; /*!< QUADSPI Polling Interval register, Address offset: 0x2C */ 691 __IO uint32_t LPTR; /*!< QUADSPI Low Power Timeout register, Address offset: 0x30 */ 692 } QUADSPI_TypeDef; 693 694 /** 695 * @brief TIM 696 */ 697 698 typedef struct 699 { 700 __IO uint32_t CR1; /*!< TIM control register 1, Address offset: 0x00 */ 701 __IO uint32_t CR2; /*!< TIM control register 2, Address offset: 0x04 */ 702 __IO uint32_t SMCR; /*!< TIM slave mode control register, Address offset: 0x08 */ 703 __IO uint32_t DIER; /*!< TIM DMA/interrupt enable register, Address offset: 0x0C */ 704 __IO uint32_t SR; /*!< TIM status register, Address offset: 0x10 */ 705 __IO uint32_t EGR; /*!< TIM event generation register, Address offset: 0x14 */ 706 __IO uint32_t CCMR1; /*!< TIM capture/compare mode register 1, Address offset: 0x18 */ 707 __IO uint32_t CCMR2; /*!< TIM capture/compare mode register 2, Address offset: 0x1C */ 708 __IO uint32_t CCER; /*!< TIM capture/compare enable register, Address offset: 0x20 */ 709 __IO uint32_t CNT; /*!< TIM counter register, Address offset: 0x24 */ 710 __IO uint32_t PSC; /*!< TIM prescaler, Address offset: 0x28 */ 711 __IO uint32_t ARR; /*!< TIM auto-reload register, Address offset: 0x2C */ 712 __IO uint32_t RCR; /*!< TIM repetition counter register, Address offset: 0x30 */ 713 __IO uint32_t CCR1; /*!< TIM capture/compare register 1, Address offset: 0x34 */ 714 __IO uint32_t CCR2; /*!< TIM capture/compare register 2, Address offset: 0x38 */ 715 __IO uint32_t CCR3; /*!< TIM capture/compare register 3, Address offset: 0x3C */ 716 __IO uint32_t CCR4; /*!< TIM capture/compare register 4, Address offset: 0x40 */ 717 __IO uint32_t BDTR; /*!< TIM break and dead-time register, Address offset: 0x44 */ 718 __IO uint32_t DCR; /*!< TIM DMA control register, Address offset: 0x48 */ 719 __IO uint32_t DMAR; /*!< TIM DMA address for full transfer, Address offset: 0x4C */ 720 __IO uint32_t OR; /*!< TIM option register, Address offset: 0x50 */ 721 __IO uint32_t CCMR3; /*!< TIM capture/compare mode register 3, Address offset: 0x54 */ 722 __IO uint32_t CCR5; /*!< TIM capture/compare mode register5, Address offset: 0x58 */ 723 __IO uint32_t CCR6; /*!< TIM capture/compare mode register6, Address offset: 0x5C */ 724 725 } TIM_TypeDef; 726 727 /** 728 * @brief LPTIMIMER 729 */ 730 typedef struct 731 { 732 __IO uint32_t ISR; /*!< LPTIM Interrupt and Status register, Address offset: 0x00 */ 733 __IO uint32_t ICR; /*!< LPTIM Interrupt Clear register, Address offset: 0x04 */ 734 __IO uint32_t IER; /*!< LPTIM Interrupt Enable register, Address offset: 0x08 */ 735 __IO uint32_t CFGR; /*!< LPTIM Configuration register, Address offset: 0x0C */ 736 __IO uint32_t CR; /*!< LPTIM Control register, Address offset: 0x10 */ 737 __IO uint32_t CMP; /*!< LPTIM Compare register, Address offset: 0x14 */ 738 __IO uint32_t ARR; /*!< LPTIM Autoreload register, Address offset: 0x18 */ 739 __IO uint32_t CNT; /*!< LPTIM Counter register, Address offset: 0x1C */ 740 } LPTIM_TypeDef; 741 742 743 /** 744 * @brief Universal Synchronous Asynchronous Receiver Transmitter 745 */ 746 747 typedef struct 748 { 749 __IO uint32_t CR1; /*!< USART Control register 1, Address offset: 0x00 */ 750 __IO uint32_t CR2; /*!< USART Control register 2, Address offset: 0x04 */ 751 __IO uint32_t CR3; /*!< USART Control register 3, Address offset: 0x08 */ 752 __IO uint32_t BRR; /*!< USART Baud rate register, Address offset: 0x0C */ 753 __IO uint32_t GTPR; /*!< USART Guard time and prescaler register, Address offset: 0x10 */ 754 __IO uint32_t RTOR; /*!< USART Receiver Time Out register, Address offset: 0x14 */ 755 __IO uint32_t RQR; /*!< USART Request register, Address offset: 0x18 */ 756 __IO uint32_t ISR; /*!< USART Interrupt and status register, Address offset: 0x1C */ 757 __IO uint32_t ICR; /*!< USART Interrupt flag Clear register, Address offset: 0x20 */ 758 __IO uint32_t RDR; /*!< USART Receive Data register, Address offset: 0x24 */ 759 __IO uint32_t TDR; /*!< USART Transmit Data register, Address offset: 0x28 */ 760 } USART_TypeDef; 761 762 763 /** 764 * @brief Window WATCHDOG 765 */ 766 767 typedef struct 768 { 769 __IO uint32_t CR; /*!< WWDG Control register, Address offset: 0x00 */ 770 __IO uint32_t CFR; /*!< WWDG Configuration register, Address offset: 0x04 */ 771 __IO uint32_t SR; /*!< WWDG Status register, Address offset: 0x08 */ 772 } WWDG_TypeDef; 773 774 775 /** 776 * @brief RNG 777 */ 778 779 typedef struct 780 { 781 __IO uint32_t CR; /*!< RNG control register, Address offset: 0x00 */ 782 __IO uint32_t SR; /*!< RNG status register, Address offset: 0x04 */ 783 __IO uint32_t DR; /*!< RNG data register, Address offset: 0x08 */ 784 } RNG_TypeDef; 785 786 /** 787 * @} 788 */ 789 790 /** 791 * @brief USB_OTG_Core_Registers 792 */ 793 typedef struct 794 { 795 __IO uint32_t GOTGCTL; /*!< USB_OTG Control and Status Register 000h */ 796 __IO uint32_t GOTGINT; /*!< USB_OTG Interrupt Register 004h */ 797 __IO uint32_t GAHBCFG; /*!< Core AHB Configuration Register 008h */ 798 __IO uint32_t GUSBCFG; /*!< Core USB Configuration Register 00Ch */ 799 __IO uint32_t GRSTCTL; /*!< Core Reset Register 010h */ 800 __IO uint32_t GINTSTS; /*!< Core Interrupt Register 014h */ 801 __IO uint32_t GINTMSK; /*!< Core Interrupt Mask Register 018h */ 802 __IO uint32_t GRXSTSR; /*!< Receive Sts Q Read Register 01Ch */ 803 __IO uint32_t GRXSTSP; /*!< Receive Sts Q Read & POP Register 020h */ 804 __IO uint32_t GRXFSIZ; /*!< Receive FIFO Size Register 024h */ 805 __IO uint32_t DIEPTXF0_HNPTXFSIZ; /*!< EP0 / Non Periodic Tx FIFO Size Register 028h */ 806 __IO uint32_t HNPTXSTS; /*!< Non Periodic Tx FIFO/Queue Sts reg 02Ch */ 807 uint32_t Reserved30[2]; /*!< Reserved 030h */ 808 __IO uint32_t GCCFG; /*!< General Purpose IO Register 038h */ 809 __IO uint32_t CID; /*!< User ID Register 03Ch */ 810 uint32_t Reserved5[3]; /*!< Reserved 040h-048h */ 811 __IO uint32_t GHWCFG3; /*!< User HW config3 04Ch */ 812 uint32_t Reserved6; /*!< Reserved 050h */ 813 __IO uint32_t GLPMCFG; /*!< LPM Register 054h */ 814 uint32_t Reserved7; /*!< Reserved 058h */ 815 __IO uint32_t GDFIFOCFG; /*!< DFIFO Software Config Register 05Ch */ 816 uint32_t Reserved43[40]; /*!< Reserved 60h-0FFh */ 817 __IO uint32_t HPTXFSIZ; /*!< Host Periodic Tx FIFO Size Reg 100h */ 818 __IO uint32_t DIEPTXF[0x0F]; /*!< dev Periodic Transmit FIFO 104h-13Ch */ 819 } USB_OTG_GlobalTypeDef; 820 821 822 /** 823 * @brief USB_OTG_device_Registers 824 */ 825 typedef struct 826 { 827 __IO uint32_t DCFG; /*!< dev Configuration Register 800h */ 828 __IO uint32_t DCTL; /*!< dev Control Register 804h */ 829 __IO uint32_t DSTS; /*!< dev Status Register (RO) 808h */ 830 uint32_t Reserved0C; /*!< Reserved 80Ch */ 831 __IO uint32_t DIEPMSK; /*!< dev IN Endpoint Mask 810h */ 832 __IO uint32_t DOEPMSK; /*!< dev OUT Endpoint Mask 814h */ 833 __IO uint32_t DAINT; /*!< dev All Endpoints Itr Reg 818h */ 834 __IO uint32_t DAINTMSK; /*!< dev All Endpoints Itr Mask 81Ch */ 835 uint32_t Reserved20; /*!< Reserved 820h */ 836 uint32_t Reserved9; /*!< Reserved 824h */ 837 __IO uint32_t DVBUSDIS; /*!< dev VBUS discharge Register 828h */ 838 __IO uint32_t DVBUSPULSE; /*!< dev VBUS Pulse Register 82Ch */ 839 __IO uint32_t DTHRCTL; /*!< dev threshold 830h */ 840 __IO uint32_t DIEPEMPMSK; /*!< dev empty msk 834h */ 841 __IO uint32_t DEACHINT; /*!< dedicated EP interrupt 838h */ 842 __IO uint32_t DEACHMSK; /*!< dedicated EP msk 83Ch */ 843 uint32_t Reserved40; /*!< dedicated EP mask 840h */ 844 __IO uint32_t DINEP1MSK; /*!< dedicated EP mask 844h */ 845 uint32_t Reserved44[15]; /*!< Reserved 844-87Ch */ 846 __IO uint32_t DOUTEP1MSK; /*!< dedicated EP msk 884h */ 847 } USB_OTG_DeviceTypeDef; 848 849 850 /** 851 * @brief USB_OTG_IN_Endpoint-Specific_Register 852 */ 853 typedef struct 854 { 855 __IO uint32_t DIEPCTL; /*!< dev IN Endpoint Control Reg 900h + (ep_num * 20h) + 00h */ 856 uint32_t Reserved04; /*!< Reserved 900h + (ep_num * 20h) + 04h */ 857 __IO uint32_t DIEPINT; /*!< dev IN Endpoint Itr Reg 900h + (ep_num * 20h) + 08h */ 858 uint32_t Reserved0C; /*!< Reserved 900h + (ep_num * 20h) + 0Ch */ 859 __IO uint32_t DIEPTSIZ; /*!< IN Endpoint Txfer Size 900h + (ep_num * 20h) + 10h */ 860 __IO uint32_t DIEPDMA; /*!< IN Endpoint DMA Address Reg 900h + (ep_num * 20h) + 14h */ 861 __IO uint32_t DTXFSTS; /*!< IN Endpoint Tx FIFO Status Reg 900h + (ep_num * 20h) + 18h */ 862 uint32_t Reserved18; /*!< Reserved 900h+(ep_num*20h)+1Ch-900h+ (ep_num * 20h) + 1Ch */ 863 } USB_OTG_INEndpointTypeDef; 864 865 866 /** 867 * @brief USB_OTG_OUT_Endpoint-Specific_Registers 868 */ 869 typedef struct 870 { 871 __IO uint32_t DOEPCTL; /*!< dev OUT Endpoint Control Reg B00h + (ep_num * 20h) + 00h */ 872 uint32_t Reserved04; /*!< Reserved B00h + (ep_num * 20h) + 04h */ 873 __IO uint32_t DOEPINT; /*!< dev OUT Endpoint Itr Reg B00h + (ep_num * 20h) + 08h */ 874 uint32_t Reserved0C; /*!< Reserved B00h + (ep_num * 20h) + 0Ch */ 875 __IO uint32_t DOEPTSIZ; /*!< dev OUT Endpoint Txfer Size B00h + (ep_num * 20h) + 10h */ 876 __IO uint32_t DOEPDMA; /*!< dev OUT Endpoint DMA Address B00h + (ep_num * 20h) + 14h */ 877 uint32_t Reserved18[2]; /*!< Reserved B00h + (ep_num * 20h) + 18h - B00h + (ep_num * 20h) + 1Ch */ 878 } USB_OTG_OUTEndpointTypeDef; 879 880 881 /** 882 * @brief USB_OTG_Host_Mode_Register_Structures 883 */ 884 typedef struct 885 { 886 __IO uint32_t HCFG; /*!< Host Configuration Register 400h */ 887 __IO uint32_t HFIR; /*!< Host Frame Interval Register 404h */ 888 __IO uint32_t HFNUM; /*!< Host Frame Nbr/Frame Remaining 408h */ 889 uint32_t Reserved40C; /*!< Reserved 40Ch */ 890 __IO uint32_t HPTXSTS; /*!< Host Periodic Tx FIFO/ Queue Status 410h */ 891 __IO uint32_t HAINT; /*!< Host All Channels Interrupt Register 414h */ 892 __IO uint32_t HAINTMSK; /*!< Host All Channels Interrupt Mask 418h */ 893 } USB_OTG_HostTypeDef; 894 895 /** 896 * @brief USB_OTG_Host_Channel_Specific_Registers 897 */ 898 typedef struct 899 { 900 __IO uint32_t HCCHAR; /*!< Host Channel Characteristics Register 500h */ 901 __IO uint32_t HCSPLT; /*!< Host Channel Split Control Register 504h */ 902 __IO uint32_t HCINT; /*!< Host Channel Interrupt Register 508h */ 903 __IO uint32_t HCINTMSK; /*!< Host Channel Interrupt Mask Register 50Ch */ 904 __IO uint32_t HCTSIZ; /*!< Host Channel Transfer Size Register 510h */ 905 __IO uint32_t HCDMA; /*!< Host Channel DMA Address Register 514h */ 906 uint32_t Reserved[2]; /*!< Reserved */ 907 } USB_OTG_HostChannelTypeDef; 908 /** 909 * @} 910 */ 911 912 913 914 915 /** @addtogroup Peripheral_memory_map 916 * @{ 917 */ 918 #define RAMITCM_BASE 0x00000000UL /*!< Base address of : 16KB RAM reserved for CPU execution/instruction accessible over ITCM */ 919 #define FLASHITCM_BASE 0x00200000UL /*!< Base address of : (up to 512 KB) embedded FLASH memory accessible over ITCM */ 920 #define FLASHAXI_BASE 0x08000000UL /*!< Base address of : (up to 512 KB) embedded FLASH memory accessible over AXI */ 921 #define RAMDTCM_BASE 0x20000000UL /*!< Base address of : 64KB system data RAM accessible over DTCM */ 922 #define PERIPH_BASE 0x40000000UL /*!< Base address of : AHB/ABP Peripherals */ 923 #define BKPSRAM_BASE 0x40024000UL /*!< Base address of : Backup SRAM(4 KB) */ 924 #define QSPI_BASE 0x90000000UL /*!< Base address of : QSPI memories accessible over AXI */ 925 #define FMC_R_BASE 0xA0000000UL /*!< Base address of : FMC Control registers */ 926 #define QSPI_R_BASE 0xA0001000UL /*!< Base address of : QSPI Control registers */ 927 #define SRAM1_BASE 0x20010000UL /*!< Base address of : 176KB RAM1 accessible over AXI/AHB */ 928 #define SRAM2_BASE 0x2003C000UL /*!< Base address of : 16KB RAM2 accessible over AXI/AHB */ 929 #define FLASH_END 0x0807FFFFUL /*!< FLASH end address */ 930 #define FLASH_OTP_BASE 0x1FF07800UL /*!< Base address of : (up to 528 Bytes) embedded FLASH OTP Area */ 931 #define FLASH_OTP_END 0x1FF07A0FUL /*!< End address of : (up to 528 Bytes) embedded FLASH OTP Area */ 932 933 /* Legacy define */ 934 #define FLASH_BASE FLASHAXI_BASE 935 936 /*!< Peripheral memory map */ 937 #define APB1PERIPH_BASE PERIPH_BASE 938 #define APB2PERIPH_BASE (PERIPH_BASE + 0x00010000UL) 939 #define AHB1PERIPH_BASE (PERIPH_BASE + 0x00020000UL) 940 #define AHB2PERIPH_BASE (PERIPH_BASE + 0x10000000UL) 941 942 /*!< APB1 peripherals */ 943 #define TIM2_BASE (APB1PERIPH_BASE + 0x0000UL) 944 #define TIM3_BASE (APB1PERIPH_BASE + 0x0400UL) 945 #define TIM4_BASE (APB1PERIPH_BASE + 0x0800UL) 946 #define TIM5_BASE (APB1PERIPH_BASE + 0x0C00UL) 947 #define TIM6_BASE (APB1PERIPH_BASE + 0x1000UL) 948 #define TIM7_BASE (APB1PERIPH_BASE + 0x1400UL) 949 #define TIM12_BASE (APB1PERIPH_BASE + 0x1800UL) 950 #define TIM13_BASE (APB1PERIPH_BASE + 0x1C00UL) 951 #define TIM14_BASE (APB1PERIPH_BASE + 0x2000UL) 952 #define LPTIM1_BASE (APB1PERIPH_BASE + 0x2400UL) 953 #define RTC_BASE (APB1PERIPH_BASE + 0x2800UL) 954 #define WWDG_BASE (APB1PERIPH_BASE + 0x2C00UL) 955 #define IWDG_BASE (APB1PERIPH_BASE + 0x3000UL) 956 #define SPI2_BASE (APB1PERIPH_BASE + 0x3800UL) 957 #define SPI3_BASE (APB1PERIPH_BASE + 0x3C00UL) 958 #define USART2_BASE (APB1PERIPH_BASE + 0x4400UL) 959 #define USART3_BASE (APB1PERIPH_BASE + 0x4800UL) 960 #define UART4_BASE (APB1PERIPH_BASE + 0x4C00UL) 961 #define UART5_BASE (APB1PERIPH_BASE + 0x5000UL) 962 #define I2C1_BASE (APB1PERIPH_BASE + 0x5400UL) 963 #define I2C2_BASE (APB1PERIPH_BASE + 0x5800UL) 964 #define I2C3_BASE (APB1PERIPH_BASE + 0x5C00UL) 965 #define CAN1_BASE (APB1PERIPH_BASE + 0x6400UL) 966 #define PWR_BASE (APB1PERIPH_BASE + 0x7000UL) 967 #define DAC_BASE (APB1PERIPH_BASE + 0x7400UL) 968 #define UART7_BASE (APB1PERIPH_BASE + 0x7800UL) 969 #define UART8_BASE (APB1PERIPH_BASE + 0x7C00UL) 970 971 /*!< APB2 peripherals */ 972 #define TIM1_BASE (APB2PERIPH_BASE + 0x0000UL) 973 #define TIM8_BASE (APB2PERIPH_BASE + 0x0400UL) 974 #define USART1_BASE (APB2PERIPH_BASE + 0x1000UL) 975 #define USART6_BASE (APB2PERIPH_BASE + 0x1400UL) 976 #define SDMMC2_BASE (APB2PERIPH_BASE + 0x1C00UL) 977 #define ADC1_BASE (APB2PERIPH_BASE + 0x2000UL) 978 #define ADC2_BASE (APB2PERIPH_BASE + 0x2100UL) 979 #define ADC3_BASE (APB2PERIPH_BASE + 0x2200UL) 980 #define ADC_BASE (APB2PERIPH_BASE + 0x2300UL) 981 #define SDMMC1_BASE (APB2PERIPH_BASE + 0x2C00UL) 982 #define SPI1_BASE (APB2PERIPH_BASE + 0x3000UL) 983 #define SPI4_BASE (APB2PERIPH_BASE + 0x3400UL) 984 #define SYSCFG_BASE (APB2PERIPH_BASE + 0x3800UL) 985 #define EXTI_BASE (APB2PERIPH_BASE + 0x3C00UL) 986 #define TIM9_BASE (APB2PERIPH_BASE + 0x4000UL) 987 #define TIM10_BASE (APB2PERIPH_BASE + 0x4400UL) 988 #define TIM11_BASE (APB2PERIPH_BASE + 0x4800UL) 989 #define SPI5_BASE (APB2PERIPH_BASE + 0x5000UL) 990 #define SAI1_BASE (APB2PERIPH_BASE + 0x5800UL) 991 #define SAI2_BASE (APB2PERIPH_BASE + 0x5C00UL) 992 #define SAI1_Block_A_BASE (SAI1_BASE + 0x004UL) 993 #define SAI1_Block_B_BASE (SAI1_BASE + 0x024UL) 994 #define SAI2_Block_A_BASE (SAI2_BASE + 0x004UL) 995 #define SAI2_Block_B_BASE (SAI2_BASE + 0x024UL) 996 /*!< AHB1 peripherals */ 997 #define GPIOA_BASE (AHB1PERIPH_BASE + 0x0000UL) 998 #define GPIOB_BASE (AHB1PERIPH_BASE + 0x0400UL) 999 #define GPIOC_BASE (AHB1PERIPH_BASE + 0x0800UL) 1000 #define GPIOD_BASE (AHB1PERIPH_BASE + 0x0C00UL) 1001 #define GPIOE_BASE (AHB1PERIPH_BASE + 0x1000UL) 1002 #define GPIOF_BASE (AHB1PERIPH_BASE + 0x1400UL) 1003 #define GPIOG_BASE (AHB1PERIPH_BASE + 0x1800UL) 1004 #define GPIOH_BASE (AHB1PERIPH_BASE + 0x1C00UL) 1005 #define GPIOI_BASE (AHB1PERIPH_BASE + 0x2000UL) 1006 #define CRC_BASE (AHB1PERIPH_BASE + 0x3000UL) 1007 #define RCC_BASE (AHB1PERIPH_BASE + 0x3800UL) 1008 #define FLASH_R_BASE (AHB1PERIPH_BASE + 0x3C00UL) 1009 #define UID_BASE 0x1FF07A10UL /*!< Unique device ID register base address */ 1010 #define FLASHSIZE_BASE 0x1FF07A22UL /*!< FLASH Size register base address */ 1011 #define PACKAGE_BASE 0x1FF07BF0UL /*!< Package size register base address */ 1012 /* Legacy define */ 1013 #define PACKAGESIZE_BASE PACKAGE_BASE 1014 1015 #define DMA1_BASE (AHB1PERIPH_BASE + 0x6000UL) 1016 #define DMA1_Stream0_BASE (DMA1_BASE + 0x010UL) 1017 #define DMA1_Stream1_BASE (DMA1_BASE + 0x028UL) 1018 #define DMA1_Stream2_BASE (DMA1_BASE + 0x040UL) 1019 #define DMA1_Stream3_BASE (DMA1_BASE + 0x058UL) 1020 #define DMA1_Stream4_BASE (DMA1_BASE + 0x070UL) 1021 #define DMA1_Stream5_BASE (DMA1_BASE + 0x088UL) 1022 #define DMA1_Stream6_BASE (DMA1_BASE + 0x0A0UL) 1023 #define DMA1_Stream7_BASE (DMA1_BASE + 0x0B8UL) 1024 #define DMA2_BASE (AHB1PERIPH_BASE + 0x6400UL) 1025 #define DMA2_Stream0_BASE (DMA2_BASE + 0x010UL) 1026 #define DMA2_Stream1_BASE (DMA2_BASE + 0x028UL) 1027 #define DMA2_Stream2_BASE (DMA2_BASE + 0x040UL) 1028 #define DMA2_Stream3_BASE (DMA2_BASE + 0x058UL) 1029 #define DMA2_Stream4_BASE (DMA2_BASE + 0x070UL) 1030 #define DMA2_Stream5_BASE (DMA2_BASE + 0x088UL) 1031 #define DMA2_Stream6_BASE (DMA2_BASE + 0x0A0UL) 1032 #define DMA2_Stream7_BASE (DMA2_BASE + 0x0B8UL) 1033 /*!< AHB2 peripherals */ 1034 #define RNG_BASE (AHB2PERIPH_BASE + 0x60800UL) 1035 /*!< FMC Bankx registers base address */ 1036 #define FMC_Bank1_R_BASE (FMC_R_BASE + 0x0000UL) 1037 #define FMC_Bank1E_R_BASE (FMC_R_BASE + 0x0104UL) 1038 #define FMC_Bank3_R_BASE (FMC_R_BASE + 0x0080UL) 1039 #define FMC_Bank5_6_R_BASE (FMC_R_BASE + 0x0140UL) 1040 1041 /* Debug MCU registers base address */ 1042 #define DBGMCU_BASE 0xE0042000UL 1043 1044 /*!< USB registers base address */ 1045 #define USB_OTG_HS_PERIPH_BASE 0x40040000UL 1046 #define USB_OTG_FS_PERIPH_BASE 0x50000000UL 1047 1048 #define USB_OTG_GLOBAL_BASE 0x0000UL 1049 #define USB_OTG_DEVICE_BASE 0x0800UL 1050 #define USB_OTG_IN_ENDPOINT_BASE 0x0900UL 1051 #define USB_OTG_OUT_ENDPOINT_BASE 0x0B00UL 1052 #define USB_OTG_EP_REG_SIZE 0x0020UL 1053 #define USB_OTG_HOST_BASE 0x0400UL 1054 #define USB_OTG_HOST_PORT_BASE 0x0440UL 1055 #define USB_OTG_HOST_CHANNEL_BASE 0x0500UL 1056 #define USB_OTG_HOST_CHANNEL_SIZE 0x0020UL 1057 #define USB_OTG_PCGCCTL_BASE 0x0E00UL 1058 #define USB_OTG_FIFO_BASE 0x1000UL 1059 #define USB_OTG_FIFO_SIZE 0x1000UL 1060 1061 /** 1062 * @} 1063 */ 1064 1065 /** @addtogroup Peripheral_declaration 1066 * @{ 1067 */ 1068 #define TIM2 ((TIM_TypeDef *) TIM2_BASE) 1069 #define TIM3 ((TIM_TypeDef *) TIM3_BASE) 1070 #define TIM4 ((TIM_TypeDef *) TIM4_BASE) 1071 #define TIM5 ((TIM_TypeDef *) TIM5_BASE) 1072 #define TIM6 ((TIM_TypeDef *) TIM6_BASE) 1073 #define TIM7 ((TIM_TypeDef *) TIM7_BASE) 1074 #define TIM12 ((TIM_TypeDef *) TIM12_BASE) 1075 #define TIM13 ((TIM_TypeDef *) TIM13_BASE) 1076 #define TIM14 ((TIM_TypeDef *) TIM14_BASE) 1077 #define LPTIM1 ((LPTIM_TypeDef *) LPTIM1_BASE) 1078 #define RTC ((RTC_TypeDef *) RTC_BASE) 1079 #define WWDG ((WWDG_TypeDef *) WWDG_BASE) 1080 #define IWDG ((IWDG_TypeDef *) IWDG_BASE) 1081 #define SPI2 ((SPI_TypeDef *) SPI2_BASE) 1082 #define SPI3 ((SPI_TypeDef *) SPI3_BASE) 1083 #define USART2 ((USART_TypeDef *) USART2_BASE) 1084 #define USART3 ((USART_TypeDef *) USART3_BASE) 1085 #define UART4 ((USART_TypeDef *) UART4_BASE) 1086 #define UART5 ((USART_TypeDef *) UART5_BASE) 1087 #define I2C1 ((I2C_TypeDef *) I2C1_BASE) 1088 #define I2C2 ((I2C_TypeDef *) I2C2_BASE) 1089 #define I2C3 ((I2C_TypeDef *) I2C3_BASE) 1090 #define CAN1 ((CAN_TypeDef *) CAN1_BASE) 1091 #define PWR ((PWR_TypeDef *) PWR_BASE) 1092 #define DAC1 ((DAC_TypeDef *) DAC_BASE) 1093 #define DAC ((DAC_TypeDef *) DAC_BASE) /* Kept for legacy purpose */ 1094 #define UART7 ((USART_TypeDef *) UART7_BASE) 1095 #define UART8 ((USART_TypeDef *) UART8_BASE) 1096 #define TIM1 ((TIM_TypeDef *) TIM1_BASE) 1097 #define TIM8 ((TIM_TypeDef *) TIM8_BASE) 1098 #define USART1 ((USART_TypeDef *) USART1_BASE) 1099 #define USART6 ((USART_TypeDef *) USART6_BASE) 1100 #define ADC ((ADC_Common_TypeDef *) ADC_BASE) 1101 #define ADC1 ((ADC_TypeDef *) ADC1_BASE) 1102 #define ADC2 ((ADC_TypeDef *) ADC2_BASE) 1103 #define ADC3 ((ADC_TypeDef *) ADC3_BASE) 1104 #define ADC123_COMMON ((ADC_Common_TypeDef *) ADC_BASE) 1105 #define SDMMC1 ((SDMMC_TypeDef *) SDMMC1_BASE) 1106 #define SPI1 ((SPI_TypeDef *) SPI1_BASE) 1107 #define SPI4 ((SPI_TypeDef *) SPI4_BASE) 1108 #define SYSCFG ((SYSCFG_TypeDef *) SYSCFG_BASE) 1109 #define EXTI ((EXTI_TypeDef *) EXTI_BASE) 1110 #define TIM9 ((TIM_TypeDef *) TIM9_BASE) 1111 #define TIM10 ((TIM_TypeDef *) TIM10_BASE) 1112 #define TIM11 ((TIM_TypeDef *) TIM11_BASE) 1113 #define SPI5 ((SPI_TypeDef *) SPI5_BASE) 1114 #define SAI1 ((SAI_TypeDef *) SAI1_BASE) 1115 #define SAI2 ((SAI_TypeDef *) SAI2_BASE) 1116 #define SAI1_Block_A ((SAI_Block_TypeDef *)SAI1_Block_A_BASE) 1117 #define SAI1_Block_B ((SAI_Block_TypeDef *)SAI1_Block_B_BASE) 1118 #define SAI2_Block_A ((SAI_Block_TypeDef *)SAI2_Block_A_BASE) 1119 #define SAI2_Block_B ((SAI_Block_TypeDef *)SAI2_Block_B_BASE) 1120 #define GPIOA ((GPIO_TypeDef *) GPIOA_BASE) 1121 #define GPIOB ((GPIO_TypeDef *) GPIOB_BASE) 1122 #define GPIOC ((GPIO_TypeDef *) GPIOC_BASE) 1123 #define GPIOD ((GPIO_TypeDef *) GPIOD_BASE) 1124 #define GPIOE ((GPIO_TypeDef *) GPIOE_BASE) 1125 #define GPIOF ((GPIO_TypeDef *) GPIOF_BASE) 1126 #define GPIOG ((GPIO_TypeDef *) GPIOG_BASE) 1127 #define GPIOH ((GPIO_TypeDef *) GPIOH_BASE) 1128 #define GPIOI ((GPIO_TypeDef *) GPIOI_BASE) 1129 #define CRC ((CRC_TypeDef *) CRC_BASE) 1130 #define RCC ((RCC_TypeDef *) RCC_BASE) 1131 #define FLASH ((FLASH_TypeDef *) FLASH_R_BASE) 1132 #define DMA1 ((DMA_TypeDef *) DMA1_BASE) 1133 #define DMA1_Stream0 ((DMA_Stream_TypeDef *) DMA1_Stream0_BASE) 1134 #define DMA1_Stream1 ((DMA_Stream_TypeDef *) DMA1_Stream1_BASE) 1135 #define DMA1_Stream2 ((DMA_Stream_TypeDef *) DMA1_Stream2_BASE) 1136 #define DMA1_Stream3 ((DMA_Stream_TypeDef *) DMA1_Stream3_BASE) 1137 #define DMA1_Stream4 ((DMA_Stream_TypeDef *) DMA1_Stream4_BASE) 1138 #define DMA1_Stream5 ((DMA_Stream_TypeDef *) DMA1_Stream5_BASE) 1139 #define DMA1_Stream6 ((DMA_Stream_TypeDef *) DMA1_Stream6_BASE) 1140 #define DMA1_Stream7 ((DMA_Stream_TypeDef *) DMA1_Stream7_BASE) 1141 #define DMA2 ((DMA_TypeDef *) DMA2_BASE) 1142 #define DMA2_Stream0 ((DMA_Stream_TypeDef *) DMA2_Stream0_BASE) 1143 #define DMA2_Stream1 ((DMA_Stream_TypeDef *) DMA2_Stream1_BASE) 1144 #define DMA2_Stream2 ((DMA_Stream_TypeDef *) DMA2_Stream2_BASE) 1145 #define DMA2_Stream3 ((DMA_Stream_TypeDef *) DMA2_Stream3_BASE) 1146 #define DMA2_Stream4 ((DMA_Stream_TypeDef *) DMA2_Stream4_BASE) 1147 #define DMA2_Stream5 ((DMA_Stream_TypeDef *) DMA2_Stream5_BASE) 1148 #define DMA2_Stream6 ((DMA_Stream_TypeDef *) DMA2_Stream6_BASE) 1149 #define DMA2_Stream7 ((DMA_Stream_TypeDef *) DMA2_Stream7_BASE) 1150 #define RNG ((RNG_TypeDef *) RNG_BASE) 1151 #define FMC_Bank1 ((FMC_Bank1_TypeDef *) FMC_Bank1_R_BASE) 1152 #define FMC_Bank1E ((FMC_Bank1E_TypeDef *) FMC_Bank1E_R_BASE) 1153 #define FMC_Bank3 ((FMC_Bank3_TypeDef *) FMC_Bank3_R_BASE) 1154 #define FMC_Bank5_6 ((FMC_Bank5_6_TypeDef *) FMC_Bank5_6_R_BASE) 1155 #define QUADSPI ((QUADSPI_TypeDef *) QSPI_R_BASE) 1156 #define DBGMCU ((DBGMCU_TypeDef *) DBGMCU_BASE) 1157 #define USB_OTG_FS ((USB_OTG_GlobalTypeDef *) USB_OTG_FS_PERIPH_BASE) 1158 #define USB_OTG_HS ((USB_OTG_GlobalTypeDef *) USB_OTG_HS_PERIPH_BASE) 1159 #define SDMMC2 ((SDMMC_TypeDef *) SDMMC2_BASE) 1160 1161 /** 1162 * @} 1163 */ 1164 1165 /** @addtogroup Exported_constants 1166 * @{ 1167 */ 1168 1169 /** @addtogroup Hardware_Constant_Definition 1170 * @{ 1171 */ 1172 #define LSI_STARTUP_TIME 40U /*!< LSI Maximum startup time in us */ 1173 1174 /** 1175 * @} 1176 */ 1177 1178 /** @addtogroup Peripheral_Registers_Bits_Definition 1179 * @{ 1180 */ 1181 1182 /******************************************************************************/ 1183 /* Peripheral Registers_Bits_Definition */ 1184 /******************************************************************************/ 1185 1186 /******************************************************************************/ 1187 /* */ 1188 /* Analog to Digital Converter */ 1189 /* */ 1190 /******************************************************************************/ 1191 #define VREFINT_CAL_ADDR_CMSIS ((uint16_t*) (0x1FF07A2A)) /*!<Internal voltage reference, address of parameter VREFINT_CAL: VrefInt ADC raw data acquired at temperature 30 DegC (tolerance: +-5 DegC), Vref+ = 3.3 V (tolerance: +-10 mV). */ 1192 #define TEMPSENSOR_CAL1_ADDR_CMSIS ((uint16_t*) (0x1FF07A2C)) /*!<Internal temperature sensor, address of parameter TS_CAL1: On STM32F7, temperature sensor ADC raw data acquired at temperature 30 DegC (tolerance: +-5 DegC), Vref+ = 3.3 V (tolerance: +-10 mV). */ 1193 #define TEMPSENSOR_CAL2_ADDR_CMSIS ((uint16_t*) (0x1FF07A2E)) /*!<Internal temperature sensor, address of parameter TS_CAL2: On STM32F7, temperature sensor ADC raw data acquired at temperature 110 DegC (tolerance: +-5 DegC), Vref+ = 3.3 V (tolerance: +-10 mV). */ 1194 1195 /******************** Bit definition for ADC_SR register ********************/ 1196 #define ADC_SR_AWD_Pos (0U) 1197 #define ADC_SR_AWD_Msk (0x1UL << ADC_SR_AWD_Pos) /*!< 0x00000001 */ 1198 #define ADC_SR_AWD ADC_SR_AWD_Msk /*!<Analog watchdog flag */ 1199 #define ADC_SR_EOC_Pos (1U) 1200 #define ADC_SR_EOC_Msk (0x1UL << ADC_SR_EOC_Pos) /*!< 0x00000002 */ 1201 #define ADC_SR_EOC ADC_SR_EOC_Msk /*!<End of conversion */ 1202 #define ADC_SR_JEOC_Pos (2U) 1203 #define ADC_SR_JEOC_Msk (0x1UL << ADC_SR_JEOC_Pos) /*!< 0x00000004 */ 1204 #define ADC_SR_JEOC ADC_SR_JEOC_Msk /*!<Injected channel end of conversion */ 1205 #define ADC_SR_JSTRT_Pos (3U) 1206 #define ADC_SR_JSTRT_Msk (0x1UL << ADC_SR_JSTRT_Pos) /*!< 0x00000008 */ 1207 #define ADC_SR_JSTRT ADC_SR_JSTRT_Msk /*!<Injected channel Start flag */ 1208 #define ADC_SR_STRT_Pos (4U) 1209 #define ADC_SR_STRT_Msk (0x1UL << ADC_SR_STRT_Pos) /*!< 0x00000010 */ 1210 #define ADC_SR_STRT ADC_SR_STRT_Msk /*!<Regular channel Start flag */ 1211 #define ADC_SR_OVR_Pos (5U) 1212 #define ADC_SR_OVR_Msk (0x1UL << ADC_SR_OVR_Pos) /*!< 0x00000020 */ 1213 #define ADC_SR_OVR ADC_SR_OVR_Msk /*!<Overrun flag */ 1214 1215 /******************* Bit definition for ADC_CR1 register ********************/ 1216 #define ADC_CR1_AWDCH_Pos (0U) 1217 #define ADC_CR1_AWDCH_Msk (0x1FUL << ADC_CR1_AWDCH_Pos) /*!< 0x0000001F */ 1218 #define ADC_CR1_AWDCH ADC_CR1_AWDCH_Msk /*!<AWDCH[4:0] bits (Analog watchdog channel select bits) */ 1219 #define ADC_CR1_AWDCH_0 (0x01UL << ADC_CR1_AWDCH_Pos) /*!< 0x00000001 */ 1220 #define ADC_CR1_AWDCH_1 (0x02UL << ADC_CR1_AWDCH_Pos) /*!< 0x00000002 */ 1221 #define ADC_CR1_AWDCH_2 (0x04UL << ADC_CR1_AWDCH_Pos) /*!< 0x00000004 */ 1222 #define ADC_CR1_AWDCH_3 (0x08UL << ADC_CR1_AWDCH_Pos) /*!< 0x00000008 */ 1223 #define ADC_CR1_AWDCH_4 (0x10UL << ADC_CR1_AWDCH_Pos) /*!< 0x00000010 */ 1224 #define ADC_CR1_EOCIE_Pos (5U) 1225 #define ADC_CR1_EOCIE_Msk (0x1UL << ADC_CR1_EOCIE_Pos) /*!< 0x00000020 */ 1226 #define ADC_CR1_EOCIE ADC_CR1_EOCIE_Msk /*!<Interrupt enable for EOC */ 1227 #define ADC_CR1_AWDIE_Pos (6U) 1228 #define ADC_CR1_AWDIE_Msk (0x1UL << ADC_CR1_AWDIE_Pos) /*!< 0x00000040 */ 1229 #define ADC_CR1_AWDIE ADC_CR1_AWDIE_Msk /*!<AAnalog Watchdog interrupt enable */ 1230 #define ADC_CR1_JEOCIE_Pos (7U) 1231 #define ADC_CR1_JEOCIE_Msk (0x1UL << ADC_CR1_JEOCIE_Pos) /*!< 0x00000080 */ 1232 #define ADC_CR1_JEOCIE ADC_CR1_JEOCIE_Msk /*!<Interrupt enable for injected channels */ 1233 #define ADC_CR1_SCAN_Pos (8U) 1234 #define ADC_CR1_SCAN_Msk (0x1UL << ADC_CR1_SCAN_Pos) /*!< 0x00000100 */ 1235 #define ADC_CR1_SCAN ADC_CR1_SCAN_Msk /*!<Scan mode */ 1236 #define ADC_CR1_AWDSGL_Pos (9U) 1237 #define ADC_CR1_AWDSGL_Msk (0x1UL << ADC_CR1_AWDSGL_Pos) /*!< 0x00000200 */ 1238 #define ADC_CR1_AWDSGL ADC_CR1_AWDSGL_Msk /*!<Enable the watchdog on a single channel in scan mode */ 1239 #define ADC_CR1_JAUTO_Pos (10U) 1240 #define ADC_CR1_JAUTO_Msk (0x1UL << ADC_CR1_JAUTO_Pos) /*!< 0x00000400 */ 1241 #define ADC_CR1_JAUTO ADC_CR1_JAUTO_Msk /*!<Automatic injected group conversion */ 1242 #define ADC_CR1_DISCEN_Pos (11U) 1243 #define ADC_CR1_DISCEN_Msk (0x1UL << ADC_CR1_DISCEN_Pos) /*!< 0x00000800 */ 1244 #define ADC_CR1_DISCEN ADC_CR1_DISCEN_Msk /*!<Discontinuous mode on regular channels */ 1245 #define ADC_CR1_JDISCEN_Pos (12U) 1246 #define ADC_CR1_JDISCEN_Msk (0x1UL << ADC_CR1_JDISCEN_Pos) /*!< 0x00001000 */ 1247 #define ADC_CR1_JDISCEN ADC_CR1_JDISCEN_Msk /*!<Discontinuous mode on injected channels */ 1248 #define ADC_CR1_DISCNUM_Pos (13U) 1249 #define ADC_CR1_DISCNUM_Msk (0x7UL << ADC_CR1_DISCNUM_Pos) /*!< 0x0000E000 */ 1250 #define ADC_CR1_DISCNUM ADC_CR1_DISCNUM_Msk /*!<DISCNUM[2:0] bits (Discontinuous mode channel count) */ 1251 #define ADC_CR1_DISCNUM_0 (0x1UL << ADC_CR1_DISCNUM_Pos) /*!< 0x00002000 */ 1252 #define ADC_CR1_DISCNUM_1 (0x2UL << ADC_CR1_DISCNUM_Pos) /*!< 0x00004000 */ 1253 #define ADC_CR1_DISCNUM_2 (0x4UL << ADC_CR1_DISCNUM_Pos) /*!< 0x00008000 */ 1254 #define ADC_CR1_JAWDEN_Pos (22U) 1255 #define ADC_CR1_JAWDEN_Msk (0x1UL << ADC_CR1_JAWDEN_Pos) /*!< 0x00400000 */ 1256 #define ADC_CR1_JAWDEN ADC_CR1_JAWDEN_Msk /*!<Analog watchdog enable on injected channels */ 1257 #define ADC_CR1_AWDEN_Pos (23U) 1258 #define ADC_CR1_AWDEN_Msk (0x1UL << ADC_CR1_AWDEN_Pos) /*!< 0x00800000 */ 1259 #define ADC_CR1_AWDEN ADC_CR1_AWDEN_Msk /*!<Analog watchdog enable on regular channels */ 1260 #define ADC_CR1_RES_Pos (24U) 1261 #define ADC_CR1_RES_Msk (0x3UL << ADC_CR1_RES_Pos) /*!< 0x03000000 */ 1262 #define ADC_CR1_RES ADC_CR1_RES_Msk /*!<RES[2:0] bits (Resolution) */ 1263 #define ADC_CR1_RES_0 (0x1UL << ADC_CR1_RES_Pos) /*!< 0x01000000 */ 1264 #define ADC_CR1_RES_1 (0x2UL << ADC_CR1_RES_Pos) /*!< 0x02000000 */ 1265 #define ADC_CR1_OVRIE_Pos (26U) 1266 #define ADC_CR1_OVRIE_Msk (0x1UL << ADC_CR1_OVRIE_Pos) /*!< 0x04000000 */ 1267 #define ADC_CR1_OVRIE ADC_CR1_OVRIE_Msk /*!<overrun interrupt enable */ 1268 1269 /******************* Bit definition for ADC_CR2 register ********************/ 1270 #define ADC_CR2_ADON_Pos (0U) 1271 #define ADC_CR2_ADON_Msk (0x1UL << ADC_CR2_ADON_Pos) /*!< 0x00000001 */ 1272 #define ADC_CR2_ADON ADC_CR2_ADON_Msk /*!<A/D Converter ON / OFF */ 1273 #define ADC_CR2_CONT_Pos (1U) 1274 #define ADC_CR2_CONT_Msk (0x1UL << ADC_CR2_CONT_Pos) /*!< 0x00000002 */ 1275 #define ADC_CR2_CONT ADC_CR2_CONT_Msk /*!<Continuous Conversion */ 1276 #define ADC_CR2_DMA_Pos (8U) 1277 #define ADC_CR2_DMA_Msk (0x1UL << ADC_CR2_DMA_Pos) /*!< 0x00000100 */ 1278 #define ADC_CR2_DMA ADC_CR2_DMA_Msk /*!<Direct Memory access mode */ 1279 #define ADC_CR2_DDS_Pos (9U) 1280 #define ADC_CR2_DDS_Msk (0x1UL << ADC_CR2_DDS_Pos) /*!< 0x00000200 */ 1281 #define ADC_CR2_DDS ADC_CR2_DDS_Msk /*!<DMA disable selection (Single ADC) */ 1282 #define ADC_CR2_EOCS_Pos (10U) 1283 #define ADC_CR2_EOCS_Msk (0x1UL << ADC_CR2_EOCS_Pos) /*!< 0x00000400 */ 1284 #define ADC_CR2_EOCS ADC_CR2_EOCS_Msk /*!<End of conversion selection */ 1285 #define ADC_CR2_ALIGN_Pos (11U) 1286 #define ADC_CR2_ALIGN_Msk (0x1UL << ADC_CR2_ALIGN_Pos) /*!< 0x00000800 */ 1287 #define ADC_CR2_ALIGN ADC_CR2_ALIGN_Msk /*!<Data Alignment */ 1288 #define ADC_CR2_JEXTSEL_Pos (16U) 1289 #define ADC_CR2_JEXTSEL_Msk (0xFUL << ADC_CR2_JEXTSEL_Pos) /*!< 0x000F0000 */ 1290 #define ADC_CR2_JEXTSEL ADC_CR2_JEXTSEL_Msk /*!<JEXTSEL[3:0] bits (External event select for injected group) */ 1291 #define ADC_CR2_JEXTSEL_0 (0x1UL << ADC_CR2_JEXTSEL_Pos) /*!< 0x00010000 */ 1292 #define ADC_CR2_JEXTSEL_1 (0x2UL << ADC_CR2_JEXTSEL_Pos) /*!< 0x00020000 */ 1293 #define ADC_CR2_JEXTSEL_2 (0x4UL << ADC_CR2_JEXTSEL_Pos) /*!< 0x00040000 */ 1294 #define ADC_CR2_JEXTSEL_3 (0x8UL << ADC_CR2_JEXTSEL_Pos) /*!< 0x00080000 */ 1295 #define ADC_CR2_JEXTEN_Pos (20U) 1296 #define ADC_CR2_JEXTEN_Msk (0x3UL << ADC_CR2_JEXTEN_Pos) /*!< 0x00300000 */ 1297 #define ADC_CR2_JEXTEN ADC_CR2_JEXTEN_Msk /*!<JEXTEN[1:0] bits (External Trigger Conversion mode for injected channelsp) */ 1298 #define ADC_CR2_JEXTEN_0 (0x1UL << ADC_CR2_JEXTEN_Pos) /*!< 0x00100000 */ 1299 #define ADC_CR2_JEXTEN_1 (0x2UL << ADC_CR2_JEXTEN_Pos) /*!< 0x00200000 */ 1300 #define ADC_CR2_JSWSTART_Pos (22U) 1301 #define ADC_CR2_JSWSTART_Msk (0x1UL << ADC_CR2_JSWSTART_Pos) /*!< 0x00400000 */ 1302 #define ADC_CR2_JSWSTART ADC_CR2_JSWSTART_Msk /*!<Start Conversion of injected channels */ 1303 #define ADC_CR2_EXTSEL_Pos (24U) 1304 #define ADC_CR2_EXTSEL_Msk (0xFUL << ADC_CR2_EXTSEL_Pos) /*!< 0x0F000000 */ 1305 #define ADC_CR2_EXTSEL ADC_CR2_EXTSEL_Msk /*!<EXTSEL[3:0] bits (External Event Select for regular group) */ 1306 #define ADC_CR2_EXTSEL_0 (0x1UL << ADC_CR2_EXTSEL_Pos) /*!< 0x01000000 */ 1307 #define ADC_CR2_EXTSEL_1 (0x2UL << ADC_CR2_EXTSEL_Pos) /*!< 0x02000000 */ 1308 #define ADC_CR2_EXTSEL_2 (0x4UL << ADC_CR2_EXTSEL_Pos) /*!< 0x04000000 */ 1309 #define ADC_CR2_EXTSEL_3 (0x8UL << ADC_CR2_EXTSEL_Pos) /*!< 0x08000000 */ 1310 #define ADC_CR2_EXTEN_Pos (28U) 1311 #define ADC_CR2_EXTEN_Msk (0x3UL << ADC_CR2_EXTEN_Pos) /*!< 0x30000000 */ 1312 #define ADC_CR2_EXTEN ADC_CR2_EXTEN_Msk /*!<EXTEN[1:0] bits (External Trigger Conversion mode for regular channelsp) */ 1313 #define ADC_CR2_EXTEN_0 (0x1UL << ADC_CR2_EXTEN_Pos) /*!< 0x10000000 */ 1314 #define ADC_CR2_EXTEN_1 (0x2UL << ADC_CR2_EXTEN_Pos) /*!< 0x20000000 */ 1315 #define ADC_CR2_SWSTART_Pos (30U) 1316 #define ADC_CR2_SWSTART_Msk (0x1UL << ADC_CR2_SWSTART_Pos) /*!< 0x40000000 */ 1317 #define ADC_CR2_SWSTART ADC_CR2_SWSTART_Msk /*!<Start Conversion of regular channels */ 1318 1319 /****************** Bit definition for ADC_SMPR1 register *******************/ 1320 #define ADC_SMPR1_SMP10_Pos (0U) 1321 #define ADC_SMPR1_SMP10_Msk (0x7UL << ADC_SMPR1_SMP10_Pos) /*!< 0x00000007 */ 1322 #define ADC_SMPR1_SMP10 ADC_SMPR1_SMP10_Msk /*!<SMP10[2:0] bits (Channel 10 Sample time selection) */ 1323 #define ADC_SMPR1_SMP10_0 (0x1UL << ADC_SMPR1_SMP10_Pos) /*!< 0x00000001 */ 1324 #define ADC_SMPR1_SMP10_1 (0x2UL << ADC_SMPR1_SMP10_Pos) /*!< 0x00000002 */ 1325 #define ADC_SMPR1_SMP10_2 (0x4UL << ADC_SMPR1_SMP10_Pos) /*!< 0x00000004 */ 1326 #define ADC_SMPR1_SMP11_Pos (3U) 1327 #define ADC_SMPR1_SMP11_Msk (0x7UL << ADC_SMPR1_SMP11_Pos) /*!< 0x00000038 */ 1328 #define ADC_SMPR1_SMP11 ADC_SMPR1_SMP11_Msk /*!<SMP11[2:0] bits (Channel 11 Sample time selection) */ 1329 #define ADC_SMPR1_SMP11_0 (0x1UL << ADC_SMPR1_SMP11_Pos) /*!< 0x00000008 */ 1330 #define ADC_SMPR1_SMP11_1 (0x2UL << ADC_SMPR1_SMP11_Pos) /*!< 0x00000010 */ 1331 #define ADC_SMPR1_SMP11_2 (0x4UL << ADC_SMPR1_SMP11_Pos) /*!< 0x00000020 */ 1332 #define ADC_SMPR1_SMP12_Pos (6U) 1333 #define ADC_SMPR1_SMP12_Msk (0x7UL << ADC_SMPR1_SMP12_Pos) /*!< 0x000001C0 */ 1334 #define ADC_SMPR1_SMP12 ADC_SMPR1_SMP12_Msk /*!<SMP12[2:0] bits (Channel 12 Sample time selection) */ 1335 #define ADC_SMPR1_SMP12_0 (0x1UL << ADC_SMPR1_SMP12_Pos) /*!< 0x00000040 */ 1336 #define ADC_SMPR1_SMP12_1 (0x2UL << ADC_SMPR1_SMP12_Pos) /*!< 0x00000080 */ 1337 #define ADC_SMPR1_SMP12_2 (0x4UL << ADC_SMPR1_SMP12_Pos) /*!< 0x00000100 */ 1338 #define ADC_SMPR1_SMP13_Pos (9U) 1339 #define ADC_SMPR1_SMP13_Msk (0x7UL << ADC_SMPR1_SMP13_Pos) /*!< 0x00000E00 */ 1340 #define ADC_SMPR1_SMP13 ADC_SMPR1_SMP13_Msk /*!<SMP13[2:0] bits (Channel 13 Sample time selection) */ 1341 #define ADC_SMPR1_SMP13_0 (0x1UL << ADC_SMPR1_SMP13_Pos) /*!< 0x00000200 */ 1342 #define ADC_SMPR1_SMP13_1 (0x2UL << ADC_SMPR1_SMP13_Pos) /*!< 0x00000400 */ 1343 #define ADC_SMPR1_SMP13_2 (0x4UL << ADC_SMPR1_SMP13_Pos) /*!< 0x00000800 */ 1344 #define ADC_SMPR1_SMP14_Pos (12U) 1345 #define ADC_SMPR1_SMP14_Msk (0x7UL << ADC_SMPR1_SMP14_Pos) /*!< 0x00007000 */ 1346 #define ADC_SMPR1_SMP14 ADC_SMPR1_SMP14_Msk /*!<SMP14[2:0] bits (Channel 14 Sample time selection) */ 1347 #define ADC_SMPR1_SMP14_0 (0x1UL << ADC_SMPR1_SMP14_Pos) /*!< 0x00001000 */ 1348 #define ADC_SMPR1_SMP14_1 (0x2UL << ADC_SMPR1_SMP14_Pos) /*!< 0x00002000 */ 1349 #define ADC_SMPR1_SMP14_2 (0x4UL << ADC_SMPR1_SMP14_Pos) /*!< 0x00004000 */ 1350 #define ADC_SMPR1_SMP15_Pos (15U) 1351 #define ADC_SMPR1_SMP15_Msk (0x7UL << ADC_SMPR1_SMP15_Pos) /*!< 0x00038000 */ 1352 #define ADC_SMPR1_SMP15 ADC_SMPR1_SMP15_Msk /*!<SMP15[2:0] bits (Channel 15 Sample time selection) */ 1353 #define ADC_SMPR1_SMP15_0 (0x1UL << ADC_SMPR1_SMP15_Pos) /*!< 0x00008000 */ 1354 #define ADC_SMPR1_SMP15_1 (0x2UL << ADC_SMPR1_SMP15_Pos) /*!< 0x00010000 */ 1355 #define ADC_SMPR1_SMP15_2 (0x4UL << ADC_SMPR1_SMP15_Pos) /*!< 0x00020000 */ 1356 #define ADC_SMPR1_SMP16_Pos (18U) 1357 #define ADC_SMPR1_SMP16_Msk (0x7UL << ADC_SMPR1_SMP16_Pos) /*!< 0x001C0000 */ 1358 #define ADC_SMPR1_SMP16 ADC_SMPR1_SMP16_Msk /*!<SMP16[2:0] bits (Channel 16 Sample time selection) */ 1359 #define ADC_SMPR1_SMP16_0 (0x1UL << ADC_SMPR1_SMP16_Pos) /*!< 0x00040000 */ 1360 #define ADC_SMPR1_SMP16_1 (0x2UL << ADC_SMPR1_SMP16_Pos) /*!< 0x00080000 */ 1361 #define ADC_SMPR1_SMP16_2 (0x4UL << ADC_SMPR1_SMP16_Pos) /*!< 0x00100000 */ 1362 #define ADC_SMPR1_SMP17_Pos (21U) 1363 #define ADC_SMPR1_SMP17_Msk (0x7UL << ADC_SMPR1_SMP17_Pos) /*!< 0x00E00000 */ 1364 #define ADC_SMPR1_SMP17 ADC_SMPR1_SMP17_Msk /*!<SMP17[2:0] bits (Channel 17 Sample time selection) */ 1365 #define ADC_SMPR1_SMP17_0 (0x1UL << ADC_SMPR1_SMP17_Pos) /*!< 0x00200000 */ 1366 #define ADC_SMPR1_SMP17_1 (0x2UL << ADC_SMPR1_SMP17_Pos) /*!< 0x00400000 */ 1367 #define ADC_SMPR1_SMP17_2 (0x4UL << ADC_SMPR1_SMP17_Pos) /*!< 0x00800000 */ 1368 #define ADC_SMPR1_SMP18_Pos (24U) 1369 #define ADC_SMPR1_SMP18_Msk (0x7UL << ADC_SMPR1_SMP18_Pos) /*!< 0x07000000 */ 1370 #define ADC_SMPR1_SMP18 ADC_SMPR1_SMP18_Msk /*!<SMP18[2:0] bits (Channel 18 Sample time selection) */ 1371 #define ADC_SMPR1_SMP18_0 (0x1UL << ADC_SMPR1_SMP18_Pos) /*!< 0x01000000 */ 1372 #define ADC_SMPR1_SMP18_1 (0x2UL << ADC_SMPR1_SMP18_Pos) /*!< 0x02000000 */ 1373 #define ADC_SMPR1_SMP18_2 (0x4UL << ADC_SMPR1_SMP18_Pos) /*!< 0x04000000 */ 1374 1375 /****************** Bit definition for ADC_SMPR2 register *******************/ 1376 #define ADC_SMPR2_SMP0_Pos (0U) 1377 #define ADC_SMPR2_SMP0_Msk (0x7UL << ADC_SMPR2_SMP0_Pos) /*!< 0x00000007 */ 1378 #define ADC_SMPR2_SMP0 ADC_SMPR2_SMP0_Msk /*!<SMP0[2:0] bits (Channel 0 Sample time selection) */ 1379 #define ADC_SMPR2_SMP0_0 (0x1UL << ADC_SMPR2_SMP0_Pos) /*!< 0x00000001 */ 1380 #define ADC_SMPR2_SMP0_1 (0x2UL << ADC_SMPR2_SMP0_Pos) /*!< 0x00000002 */ 1381 #define ADC_SMPR2_SMP0_2 (0x4UL << ADC_SMPR2_SMP0_Pos) /*!< 0x00000004 */ 1382 #define ADC_SMPR2_SMP1_Pos (3U) 1383 #define ADC_SMPR2_SMP1_Msk (0x7UL << ADC_SMPR2_SMP1_Pos) /*!< 0x00000038 */ 1384 #define ADC_SMPR2_SMP1 ADC_SMPR2_SMP1_Msk /*!<SMP1[2:0] bits (Channel 1 Sample time selection) */ 1385 #define ADC_SMPR2_SMP1_0 (0x1UL << ADC_SMPR2_SMP1_Pos) /*!< 0x00000008 */ 1386 #define ADC_SMPR2_SMP1_1 (0x2UL << ADC_SMPR2_SMP1_Pos) /*!< 0x00000010 */ 1387 #define ADC_SMPR2_SMP1_2 (0x4UL << ADC_SMPR2_SMP1_Pos) /*!< 0x00000020 */ 1388 #define ADC_SMPR2_SMP2_Pos (6U) 1389 #define ADC_SMPR2_SMP2_Msk (0x7UL << ADC_SMPR2_SMP2_Pos) /*!< 0x000001C0 */ 1390 #define ADC_SMPR2_SMP2 ADC_SMPR2_SMP2_Msk /*!<SMP2[2:0] bits (Channel 2 Sample time selection) */ 1391 #define ADC_SMPR2_SMP2_0 (0x1UL << ADC_SMPR2_SMP2_Pos) /*!< 0x00000040 */ 1392 #define ADC_SMPR2_SMP2_1 (0x2UL << ADC_SMPR2_SMP2_Pos) /*!< 0x00000080 */ 1393 #define ADC_SMPR2_SMP2_2 (0x4UL << ADC_SMPR2_SMP2_Pos) /*!< 0x00000100 */ 1394 #define ADC_SMPR2_SMP3_Pos (9U) 1395 #define ADC_SMPR2_SMP3_Msk (0x7UL << ADC_SMPR2_SMP3_Pos) /*!< 0x00000E00 */ 1396 #define ADC_SMPR2_SMP3 ADC_SMPR2_SMP3_Msk /*!<SMP3[2:0] bits (Channel 3 Sample time selection) */ 1397 #define ADC_SMPR2_SMP3_0 (0x1UL << ADC_SMPR2_SMP3_Pos) /*!< 0x00000200 */ 1398 #define ADC_SMPR2_SMP3_1 (0x2UL << ADC_SMPR2_SMP3_Pos) /*!< 0x00000400 */ 1399 #define ADC_SMPR2_SMP3_2 (0x4UL << ADC_SMPR2_SMP3_Pos) /*!< 0x00000800 */ 1400 #define ADC_SMPR2_SMP4_Pos (12U) 1401 #define ADC_SMPR2_SMP4_Msk (0x7UL << ADC_SMPR2_SMP4_Pos) /*!< 0x00007000 */ 1402 #define ADC_SMPR2_SMP4 ADC_SMPR2_SMP4_Msk /*!<SMP4[2:0] bits (Channel 4 Sample time selection) */ 1403 #define ADC_SMPR2_SMP4_0 (0x1UL << ADC_SMPR2_SMP4_Pos) /*!< 0x00001000 */ 1404 #define ADC_SMPR2_SMP4_1 (0x2UL << ADC_SMPR2_SMP4_Pos) /*!< 0x00002000 */ 1405 #define ADC_SMPR2_SMP4_2 (0x4UL << ADC_SMPR2_SMP4_Pos) /*!< 0x00004000 */ 1406 #define ADC_SMPR2_SMP5_Pos (15U) 1407 #define ADC_SMPR2_SMP5_Msk (0x7UL << ADC_SMPR2_SMP5_Pos) /*!< 0x00038000 */ 1408 #define ADC_SMPR2_SMP5 ADC_SMPR2_SMP5_Msk /*!<SMP5[2:0] bits (Channel 5 Sample time selection) */ 1409 #define ADC_SMPR2_SMP5_0 (0x1UL << ADC_SMPR2_SMP5_Pos) /*!< 0x00008000 */ 1410 #define ADC_SMPR2_SMP5_1 (0x2UL << ADC_SMPR2_SMP5_Pos) /*!< 0x00010000 */ 1411 #define ADC_SMPR2_SMP5_2 (0x4UL << ADC_SMPR2_SMP5_Pos) /*!< 0x00020000 */ 1412 #define ADC_SMPR2_SMP6_Pos (18U) 1413 #define ADC_SMPR2_SMP6_Msk (0x7UL << ADC_SMPR2_SMP6_Pos) /*!< 0x001C0000 */ 1414 #define ADC_SMPR2_SMP6 ADC_SMPR2_SMP6_Msk /*!<SMP6[2:0] bits (Channel 6 Sample time selection) */ 1415 #define ADC_SMPR2_SMP6_0 (0x1UL << ADC_SMPR2_SMP6_Pos) /*!< 0x00040000 */ 1416 #define ADC_SMPR2_SMP6_1 (0x2UL << ADC_SMPR2_SMP6_Pos) /*!< 0x00080000 */ 1417 #define ADC_SMPR2_SMP6_2 (0x4UL << ADC_SMPR2_SMP6_Pos) /*!< 0x00100000 */ 1418 #define ADC_SMPR2_SMP7_Pos (21U) 1419 #define ADC_SMPR2_SMP7_Msk (0x7UL << ADC_SMPR2_SMP7_Pos) /*!< 0x00E00000 */ 1420 #define ADC_SMPR2_SMP7 ADC_SMPR2_SMP7_Msk /*!<SMP7[2:0] bits (Channel 7 Sample time selection) */ 1421 #define ADC_SMPR2_SMP7_0 (0x1UL << ADC_SMPR2_SMP7_Pos) /*!< 0x00200000 */ 1422 #define ADC_SMPR2_SMP7_1 (0x2UL << ADC_SMPR2_SMP7_Pos) /*!< 0x00400000 */ 1423 #define ADC_SMPR2_SMP7_2 (0x4UL << ADC_SMPR2_SMP7_Pos) /*!< 0x00800000 */ 1424 #define ADC_SMPR2_SMP8_Pos (24U) 1425 #define ADC_SMPR2_SMP8_Msk (0x7UL << ADC_SMPR2_SMP8_Pos) /*!< 0x07000000 */ 1426 #define ADC_SMPR2_SMP8 ADC_SMPR2_SMP8_Msk /*!<SMP8[2:0] bits (Channel 8 Sample time selection) */ 1427 #define ADC_SMPR2_SMP8_0 (0x1UL << ADC_SMPR2_SMP8_Pos) /*!< 0x01000000 */ 1428 #define ADC_SMPR2_SMP8_1 (0x2UL << ADC_SMPR2_SMP8_Pos) /*!< 0x02000000 */ 1429 #define ADC_SMPR2_SMP8_2 (0x4UL << ADC_SMPR2_SMP8_Pos) /*!< 0x04000000 */ 1430 #define ADC_SMPR2_SMP9_Pos (27U) 1431 #define ADC_SMPR2_SMP9_Msk (0x7UL << ADC_SMPR2_SMP9_Pos) /*!< 0x38000000 */ 1432 #define ADC_SMPR2_SMP9 ADC_SMPR2_SMP9_Msk /*!<SMP9[2:0] bits (Channel 9 Sample time selection) */ 1433 #define ADC_SMPR2_SMP9_0 (0x1UL << ADC_SMPR2_SMP9_Pos) /*!< 0x08000000 */ 1434 #define ADC_SMPR2_SMP9_1 (0x2UL << ADC_SMPR2_SMP9_Pos) /*!< 0x10000000 */ 1435 #define ADC_SMPR2_SMP9_2 (0x4UL << ADC_SMPR2_SMP9_Pos) /*!< 0x20000000 */ 1436 1437 /****************** Bit definition for ADC_JOFR1 register *******************/ 1438 #define ADC_JOFR1_JOFFSET1_Pos (0U) 1439 #define ADC_JOFR1_JOFFSET1_Msk (0xFFFUL << ADC_JOFR1_JOFFSET1_Pos) /*!< 0x00000FFF */ 1440 #define ADC_JOFR1_JOFFSET1 ADC_JOFR1_JOFFSET1_Msk /*!<Data offset for injected channel 1 */ 1441 1442 /****************** Bit definition for ADC_JOFR2 register *******************/ 1443 #define ADC_JOFR2_JOFFSET2_Pos (0U) 1444 #define ADC_JOFR2_JOFFSET2_Msk (0xFFFUL << ADC_JOFR2_JOFFSET2_Pos) /*!< 0x00000FFF */ 1445 #define ADC_JOFR2_JOFFSET2 ADC_JOFR2_JOFFSET2_Msk /*!<Data offset for injected channel 2 */ 1446 1447 /****************** Bit definition for ADC_JOFR3 register *******************/ 1448 #define ADC_JOFR3_JOFFSET3_Pos (0U) 1449 #define ADC_JOFR3_JOFFSET3_Msk (0xFFFUL << ADC_JOFR3_JOFFSET3_Pos) /*!< 0x00000FFF */ 1450 #define ADC_JOFR3_JOFFSET3 ADC_JOFR3_JOFFSET3_Msk /*!<Data offset for injected channel 3 */ 1451 1452 /****************** Bit definition for ADC_JOFR4 register *******************/ 1453 #define ADC_JOFR4_JOFFSET4_Pos (0U) 1454 #define ADC_JOFR4_JOFFSET4_Msk (0xFFFUL << ADC_JOFR4_JOFFSET4_Pos) /*!< 0x00000FFF */ 1455 #define ADC_JOFR4_JOFFSET4 ADC_JOFR4_JOFFSET4_Msk /*!<Data offset for injected channel 4 */ 1456 1457 /******************* Bit definition for ADC_HTR register ********************/ 1458 #define ADC_HTR_HT_Pos (0U) 1459 #define ADC_HTR_HT_Msk (0xFFFUL << ADC_HTR_HT_Pos) /*!< 0x00000FFF */ 1460 #define ADC_HTR_HT ADC_HTR_HT_Msk /*!<Analog watchdog high threshold */ 1461 1462 /******************* Bit definition for ADC_LTR register ********************/ 1463 #define ADC_LTR_LT_Pos (0U) 1464 #define ADC_LTR_LT_Msk (0xFFFUL << ADC_LTR_LT_Pos) /*!< 0x00000FFF */ 1465 #define ADC_LTR_LT ADC_LTR_LT_Msk /*!<Analog watchdog low threshold */ 1466 1467 /******************* Bit definition for ADC_SQR1 register *******************/ 1468 #define ADC_SQR1_SQ13_Pos (0U) 1469 #define ADC_SQR1_SQ13_Msk (0x1FUL << ADC_SQR1_SQ13_Pos) /*!< 0x0000001F */ 1470 #define ADC_SQR1_SQ13 ADC_SQR1_SQ13_Msk /*!<SQ13[4:0] bits (13th conversion in regular sequence) */ 1471 #define ADC_SQR1_SQ13_0 (0x01UL << ADC_SQR1_SQ13_Pos) /*!< 0x00000001 */ 1472 #define ADC_SQR1_SQ13_1 (0x02UL << ADC_SQR1_SQ13_Pos) /*!< 0x00000002 */ 1473 #define ADC_SQR1_SQ13_2 (0x04UL << ADC_SQR1_SQ13_Pos) /*!< 0x00000004 */ 1474 #define ADC_SQR1_SQ13_3 (0x08UL << ADC_SQR1_SQ13_Pos) /*!< 0x00000008 */ 1475 #define ADC_SQR1_SQ13_4 (0x10UL << ADC_SQR1_SQ13_Pos) /*!< 0x00000010 */ 1476 #define ADC_SQR1_SQ14_Pos (5U) 1477 #define ADC_SQR1_SQ14_Msk (0x1FUL << ADC_SQR1_SQ14_Pos) /*!< 0x000003E0 */ 1478 #define ADC_SQR1_SQ14 ADC_SQR1_SQ14_Msk /*!<SQ14[4:0] bits (14th conversion in regular sequence) */ 1479 #define ADC_SQR1_SQ14_0 (0x01UL << ADC_SQR1_SQ14_Pos) /*!< 0x00000020 */ 1480 #define ADC_SQR1_SQ14_1 (0x02UL << ADC_SQR1_SQ14_Pos) /*!< 0x00000040 */ 1481 #define ADC_SQR1_SQ14_2 (0x04UL << ADC_SQR1_SQ14_Pos) /*!< 0x00000080 */ 1482 #define ADC_SQR1_SQ14_3 (0x08UL << ADC_SQR1_SQ14_Pos) /*!< 0x00000100 */ 1483 #define ADC_SQR1_SQ14_4 (0x10UL << ADC_SQR1_SQ14_Pos) /*!< 0x00000200 */ 1484 #define ADC_SQR1_SQ15_Pos (10U) 1485 #define ADC_SQR1_SQ15_Msk (0x1FUL << ADC_SQR1_SQ15_Pos) /*!< 0x00007C00 */ 1486 #define ADC_SQR1_SQ15 ADC_SQR1_SQ15_Msk /*!<SQ15[4:0] bits (15th conversion in regular sequence) */ 1487 #define ADC_SQR1_SQ15_0 (0x01UL << ADC_SQR1_SQ15_Pos) /*!< 0x00000400 */ 1488 #define ADC_SQR1_SQ15_1 (0x02UL << ADC_SQR1_SQ15_Pos) /*!< 0x00000800 */ 1489 #define ADC_SQR1_SQ15_2 (0x04UL << ADC_SQR1_SQ15_Pos) /*!< 0x00001000 */ 1490 #define ADC_SQR1_SQ15_3 (0x08UL << ADC_SQR1_SQ15_Pos) /*!< 0x00002000 */ 1491 #define ADC_SQR1_SQ15_4 (0x10UL << ADC_SQR1_SQ15_Pos) /*!< 0x00004000 */ 1492 #define ADC_SQR1_SQ16_Pos (15U) 1493 #define ADC_SQR1_SQ16_Msk (0x1FUL << ADC_SQR1_SQ16_Pos) /*!< 0x000F8000 */ 1494 #define ADC_SQR1_SQ16 ADC_SQR1_SQ16_Msk /*!<SQ16[4:0] bits (16th conversion in regular sequence) */ 1495 #define ADC_SQR1_SQ16_0 (0x01UL << ADC_SQR1_SQ16_Pos) /*!< 0x00008000 */ 1496 #define ADC_SQR1_SQ16_1 (0x02UL << ADC_SQR1_SQ16_Pos) /*!< 0x00010000 */ 1497 #define ADC_SQR1_SQ16_2 (0x04UL << ADC_SQR1_SQ16_Pos) /*!< 0x00020000 */ 1498 #define ADC_SQR1_SQ16_3 (0x08UL << ADC_SQR1_SQ16_Pos) /*!< 0x00040000 */ 1499 #define ADC_SQR1_SQ16_4 (0x10UL << ADC_SQR1_SQ16_Pos) /*!< 0x00080000 */ 1500 #define ADC_SQR1_L_Pos (20U) 1501 #define ADC_SQR1_L_Msk (0xFUL << ADC_SQR1_L_Pos) /*!< 0x00F00000 */ 1502 #define ADC_SQR1_L ADC_SQR1_L_Msk /*!<L[3:0] bits (Regular channel sequence length) */ 1503 #define ADC_SQR1_L_0 (0x1UL << ADC_SQR1_L_Pos) /*!< 0x00100000 */ 1504 #define ADC_SQR1_L_1 (0x2UL << ADC_SQR1_L_Pos) /*!< 0x00200000 */ 1505 #define ADC_SQR1_L_2 (0x4UL << ADC_SQR1_L_Pos) /*!< 0x00400000 */ 1506 #define ADC_SQR1_L_3 (0x8UL << ADC_SQR1_L_Pos) /*!< 0x00800000 */ 1507 1508 /******************* Bit definition for ADC_SQR2 register *******************/ 1509 #define ADC_SQR2_SQ7_Pos (0U) 1510 #define ADC_SQR2_SQ7_Msk (0x1FUL << ADC_SQR2_SQ7_Pos) /*!< 0x0000001F */ 1511 #define ADC_SQR2_SQ7 ADC_SQR2_SQ7_Msk /*!<SQ7[4:0] bits (7th conversion in regular sequence) */ 1512 #define ADC_SQR2_SQ7_0 (0x01UL << ADC_SQR2_SQ7_Pos) /*!< 0x00000001 */ 1513 #define ADC_SQR2_SQ7_1 (0x02UL << ADC_SQR2_SQ7_Pos) /*!< 0x00000002 */ 1514 #define ADC_SQR2_SQ7_2 (0x04UL << ADC_SQR2_SQ7_Pos) /*!< 0x00000004 */ 1515 #define ADC_SQR2_SQ7_3 (0x08UL << ADC_SQR2_SQ7_Pos) /*!< 0x00000008 */ 1516 #define ADC_SQR2_SQ7_4 (0x10UL << ADC_SQR2_SQ7_Pos) /*!< 0x00000010 */ 1517 #define ADC_SQR2_SQ8_Pos (5U) 1518 #define ADC_SQR2_SQ8_Msk (0x1FUL << ADC_SQR2_SQ8_Pos) /*!< 0x000003E0 */ 1519 #define ADC_SQR2_SQ8 ADC_SQR2_SQ8_Msk /*!<SQ8[4:0] bits (8th conversion in regular sequence) */ 1520 #define ADC_SQR2_SQ8_0 (0x01UL << ADC_SQR2_SQ8_Pos) /*!< 0x00000020 */ 1521 #define ADC_SQR2_SQ8_1 (0x02UL << ADC_SQR2_SQ8_Pos) /*!< 0x00000040 */ 1522 #define ADC_SQR2_SQ8_2 (0x04UL << ADC_SQR2_SQ8_Pos) /*!< 0x00000080 */ 1523 #define ADC_SQR2_SQ8_3 (0x08UL << ADC_SQR2_SQ8_Pos) /*!< 0x00000100 */ 1524 #define ADC_SQR2_SQ8_4 (0x10UL << ADC_SQR2_SQ8_Pos) /*!< 0x00000200 */ 1525 #define ADC_SQR2_SQ9_Pos (10U) 1526 #define ADC_SQR2_SQ9_Msk (0x1FUL << ADC_SQR2_SQ9_Pos) /*!< 0x00007C00 */ 1527 #define ADC_SQR2_SQ9 ADC_SQR2_SQ9_Msk /*!<SQ9[4:0] bits (9th conversion in regular sequence) */ 1528 #define ADC_SQR2_SQ9_0 (0x01UL << ADC_SQR2_SQ9_Pos) /*!< 0x00000400 */ 1529 #define ADC_SQR2_SQ9_1 (0x02UL << ADC_SQR2_SQ9_Pos) /*!< 0x00000800 */ 1530 #define ADC_SQR2_SQ9_2 (0x04UL << ADC_SQR2_SQ9_Pos) /*!< 0x00001000 */ 1531 #define ADC_SQR2_SQ9_3 (0x08UL << ADC_SQR2_SQ9_Pos) /*!< 0x00002000 */ 1532 #define ADC_SQR2_SQ9_4 (0x10UL << ADC_SQR2_SQ9_Pos) /*!< 0x00004000 */ 1533 #define ADC_SQR2_SQ10_Pos (15U) 1534 #define ADC_SQR2_SQ10_Msk (0x1FUL << ADC_SQR2_SQ10_Pos) /*!< 0x000F8000 */ 1535 #define ADC_SQR2_SQ10 ADC_SQR2_SQ10_Msk /*!<SQ10[4:0] bits (10th conversion in regular sequence) */ 1536 #define ADC_SQR2_SQ10_0 (0x01UL << ADC_SQR2_SQ10_Pos) /*!< 0x00008000 */ 1537 #define ADC_SQR2_SQ10_1 (0x02UL << ADC_SQR2_SQ10_Pos) /*!< 0x00010000 */ 1538 #define ADC_SQR2_SQ10_2 (0x04UL << ADC_SQR2_SQ10_Pos) /*!< 0x00020000 */ 1539 #define ADC_SQR2_SQ10_3 (0x08UL << ADC_SQR2_SQ10_Pos) /*!< 0x00040000 */ 1540 #define ADC_SQR2_SQ10_4 (0x10UL << ADC_SQR2_SQ10_Pos) /*!< 0x00080000 */ 1541 #define ADC_SQR2_SQ11_Pos (20U) 1542 #define ADC_SQR2_SQ11_Msk (0x1FUL << ADC_SQR2_SQ11_Pos) /*!< 0x01F00000 */ 1543 #define ADC_SQR2_SQ11 ADC_SQR2_SQ11_Msk /*!<SQ11[4:0] bits (11th conversion in regular sequence) */ 1544 #define ADC_SQR2_SQ11_0 (0x01UL << ADC_SQR2_SQ11_Pos) /*!< 0x00100000 */ 1545 #define ADC_SQR2_SQ11_1 (0x02UL << ADC_SQR2_SQ11_Pos) /*!< 0x00200000 */ 1546 #define ADC_SQR2_SQ11_2 (0x04UL << ADC_SQR2_SQ11_Pos) /*!< 0x00400000 */ 1547 #define ADC_SQR2_SQ11_3 (0x08UL << ADC_SQR2_SQ11_Pos) /*!< 0x00800000 */ 1548 #define ADC_SQR2_SQ11_4 (0x10UL << ADC_SQR2_SQ11_Pos) /*!< 0x01000000 */ 1549 #define ADC_SQR2_SQ12_Pos (25U) 1550 #define ADC_SQR2_SQ12_Msk (0x1FUL << ADC_SQR2_SQ12_Pos) /*!< 0x3E000000 */ 1551 #define ADC_SQR2_SQ12 ADC_SQR2_SQ12_Msk /*!<SQ12[4:0] bits (12th conversion in regular sequence) */ 1552 #define ADC_SQR2_SQ12_0 (0x01UL << ADC_SQR2_SQ12_Pos) /*!< 0x02000000 */ 1553 #define ADC_SQR2_SQ12_1 (0x02UL << ADC_SQR2_SQ12_Pos) /*!< 0x04000000 */ 1554 #define ADC_SQR2_SQ12_2 (0x04UL << ADC_SQR2_SQ12_Pos) /*!< 0x08000000 */ 1555 #define ADC_SQR2_SQ12_3 (0x08UL << ADC_SQR2_SQ12_Pos) /*!< 0x10000000 */ 1556 #define ADC_SQR2_SQ12_4 (0x10UL << ADC_SQR2_SQ12_Pos) /*!< 0x20000000 */ 1557 1558 /******************* Bit definition for ADC_SQR3 register *******************/ 1559 #define ADC_SQR3_SQ1_Pos (0U) 1560 #define ADC_SQR3_SQ1_Msk (0x1FUL << ADC_SQR3_SQ1_Pos) /*!< 0x0000001F */ 1561 #define ADC_SQR3_SQ1 ADC_SQR3_SQ1_Msk /*!<SQ1[4:0] bits (1st conversion in regular sequence) */ 1562 #define ADC_SQR3_SQ1_0 (0x01UL << ADC_SQR3_SQ1_Pos) /*!< 0x00000001 */ 1563 #define ADC_SQR3_SQ1_1 (0x02UL << ADC_SQR3_SQ1_Pos) /*!< 0x00000002 */ 1564 #define ADC_SQR3_SQ1_2 (0x04UL << ADC_SQR3_SQ1_Pos) /*!< 0x00000004 */ 1565 #define ADC_SQR3_SQ1_3 (0x08UL << ADC_SQR3_SQ1_Pos) /*!< 0x00000008 */ 1566 #define ADC_SQR3_SQ1_4 (0x10UL << ADC_SQR3_SQ1_Pos) /*!< 0x00000010 */ 1567 #define ADC_SQR3_SQ2_Pos (5U) 1568 #define ADC_SQR3_SQ2_Msk (0x1FUL << ADC_SQR3_SQ2_Pos) /*!< 0x000003E0 */ 1569 #define ADC_SQR3_SQ2 ADC_SQR3_SQ2_Msk /*!<SQ2[4:0] bits (2nd conversion in regular sequence) */ 1570 #define ADC_SQR3_SQ2_0 (0x01UL << ADC_SQR3_SQ2_Pos) /*!< 0x00000020 */ 1571 #define ADC_SQR3_SQ2_1 (0x02UL << ADC_SQR3_SQ2_Pos) /*!< 0x00000040 */ 1572 #define ADC_SQR3_SQ2_2 (0x04UL << ADC_SQR3_SQ2_Pos) /*!< 0x00000080 */ 1573 #define ADC_SQR3_SQ2_3 (0x08UL << ADC_SQR3_SQ2_Pos) /*!< 0x00000100 */ 1574 #define ADC_SQR3_SQ2_4 (0x10UL << ADC_SQR3_SQ2_Pos) /*!< 0x00000200 */ 1575 #define ADC_SQR3_SQ3_Pos (10U) 1576 #define ADC_SQR3_SQ3_Msk (0x1FUL << ADC_SQR3_SQ3_Pos) /*!< 0x00007C00 */ 1577 #define ADC_SQR3_SQ3 ADC_SQR3_SQ3_Msk /*!<SQ3[4:0] bits (3rd conversion in regular sequence) */ 1578 #define ADC_SQR3_SQ3_0 (0x01UL << ADC_SQR3_SQ3_Pos) /*!< 0x00000400 */ 1579 #define ADC_SQR3_SQ3_1 (0x02UL << ADC_SQR3_SQ3_Pos) /*!< 0x00000800 */ 1580 #define ADC_SQR3_SQ3_2 (0x04UL << ADC_SQR3_SQ3_Pos) /*!< 0x00001000 */ 1581 #define ADC_SQR3_SQ3_3 (0x08UL << ADC_SQR3_SQ3_Pos) /*!< 0x00002000 */ 1582 #define ADC_SQR3_SQ3_4 (0x10UL << ADC_SQR3_SQ3_Pos) /*!< 0x00004000 */ 1583 #define ADC_SQR3_SQ4_Pos (15U) 1584 #define ADC_SQR3_SQ4_Msk (0x1FUL << ADC_SQR3_SQ4_Pos) /*!< 0x000F8000 */ 1585 #define ADC_SQR3_SQ4 ADC_SQR3_SQ4_Msk /*!<SQ4[4:0] bits (4th conversion in regular sequence) */ 1586 #define ADC_SQR3_SQ4_0 (0x01UL << ADC_SQR3_SQ4_Pos) /*!< 0x00008000 */ 1587 #define ADC_SQR3_SQ4_1 (0x02UL << ADC_SQR3_SQ4_Pos) /*!< 0x00010000 */ 1588 #define ADC_SQR3_SQ4_2 (0x04UL << ADC_SQR3_SQ4_Pos) /*!< 0x00020000 */ 1589 #define ADC_SQR3_SQ4_3 (0x08UL << ADC_SQR3_SQ4_Pos) /*!< 0x00040000 */ 1590 #define ADC_SQR3_SQ4_4 (0x10UL << ADC_SQR3_SQ4_Pos) /*!< 0x00080000 */ 1591 #define ADC_SQR3_SQ5_Pos (20U) 1592 #define ADC_SQR3_SQ5_Msk (0x1FUL << ADC_SQR3_SQ5_Pos) /*!< 0x01F00000 */ 1593 #define ADC_SQR3_SQ5 ADC_SQR3_SQ5_Msk /*!<SQ5[4:0] bits (5th conversion in regular sequence) */ 1594 #define ADC_SQR3_SQ5_0 (0x01UL << ADC_SQR3_SQ5_Pos) /*!< 0x00100000 */ 1595 #define ADC_SQR3_SQ5_1 (0x02UL << ADC_SQR3_SQ5_Pos) /*!< 0x00200000 */ 1596 #define ADC_SQR3_SQ5_2 (0x04UL << ADC_SQR3_SQ5_Pos) /*!< 0x00400000 */ 1597 #define ADC_SQR3_SQ5_3 (0x08UL << ADC_SQR3_SQ5_Pos) /*!< 0x00800000 */ 1598 #define ADC_SQR3_SQ5_4 (0x10UL << ADC_SQR3_SQ5_Pos) /*!< 0x01000000 */ 1599 #define ADC_SQR3_SQ6_Pos (25U) 1600 #define ADC_SQR3_SQ6_Msk (0x1FUL << ADC_SQR3_SQ6_Pos) /*!< 0x3E000000 */ 1601 #define ADC_SQR3_SQ6 ADC_SQR3_SQ6_Msk /*!<SQ6[4:0] bits (6th conversion in regular sequence) */ 1602 #define ADC_SQR3_SQ6_0 (0x01UL << ADC_SQR3_SQ6_Pos) /*!< 0x02000000 */ 1603 #define ADC_SQR3_SQ6_1 (0x02UL << ADC_SQR3_SQ6_Pos) /*!< 0x04000000 */ 1604 #define ADC_SQR3_SQ6_2 (0x04UL << ADC_SQR3_SQ6_Pos) /*!< 0x08000000 */ 1605 #define ADC_SQR3_SQ6_3 (0x08UL << ADC_SQR3_SQ6_Pos) /*!< 0x10000000 */ 1606 #define ADC_SQR3_SQ6_4 (0x10UL << ADC_SQR3_SQ6_Pos) /*!< 0x20000000 */ 1607 1608 /******************* Bit definition for ADC_JSQR register *******************/ 1609 #define ADC_JSQR_JSQ1_Pos (0U) 1610 #define ADC_JSQR_JSQ1_Msk (0x1FUL << ADC_JSQR_JSQ1_Pos) /*!< 0x0000001F */ 1611 #define ADC_JSQR_JSQ1 ADC_JSQR_JSQ1_Msk /*!<JSQ1[4:0] bits (1st conversion in injected sequence) */ 1612 #define ADC_JSQR_JSQ1_0 (0x01UL << ADC_JSQR_JSQ1_Pos) /*!< 0x00000001 */ 1613 #define ADC_JSQR_JSQ1_1 (0x02UL << ADC_JSQR_JSQ1_Pos) /*!< 0x00000002 */ 1614 #define ADC_JSQR_JSQ1_2 (0x04UL << ADC_JSQR_JSQ1_Pos) /*!< 0x00000004 */ 1615 #define ADC_JSQR_JSQ1_3 (0x08UL << ADC_JSQR_JSQ1_Pos) /*!< 0x00000008 */ 1616 #define ADC_JSQR_JSQ1_4 (0x10UL << ADC_JSQR_JSQ1_Pos) /*!< 0x00000010 */ 1617 #define ADC_JSQR_JSQ2_Pos (5U) 1618 #define ADC_JSQR_JSQ2_Msk (0x1FUL << ADC_JSQR_JSQ2_Pos) /*!< 0x000003E0 */ 1619 #define ADC_JSQR_JSQ2 ADC_JSQR_JSQ2_Msk /*!<JSQ2[4:0] bits (2nd conversion in injected sequence) */ 1620 #define ADC_JSQR_JSQ2_0 (0x01UL << ADC_JSQR_JSQ2_Pos) /*!< 0x00000020 */ 1621 #define ADC_JSQR_JSQ2_1 (0x02UL << ADC_JSQR_JSQ2_Pos) /*!< 0x00000040 */ 1622 #define ADC_JSQR_JSQ2_2 (0x04UL << ADC_JSQR_JSQ2_Pos) /*!< 0x00000080 */ 1623 #define ADC_JSQR_JSQ2_3 (0x08UL << ADC_JSQR_JSQ2_Pos) /*!< 0x00000100 */ 1624 #define ADC_JSQR_JSQ2_4 (0x10UL << ADC_JSQR_JSQ2_Pos) /*!< 0x00000200 */ 1625 #define ADC_JSQR_JSQ3_Pos (10U) 1626 #define ADC_JSQR_JSQ3_Msk (0x1FUL << ADC_JSQR_JSQ3_Pos) /*!< 0x00007C00 */ 1627 #define ADC_JSQR_JSQ3 ADC_JSQR_JSQ3_Msk /*!<JSQ3[4:0] bits (3rd conversion in injected sequence) */ 1628 #define ADC_JSQR_JSQ3_0 (0x01UL << ADC_JSQR_JSQ3_Pos) /*!< 0x00000400 */ 1629 #define ADC_JSQR_JSQ3_1 (0x02UL << ADC_JSQR_JSQ3_Pos) /*!< 0x00000800 */ 1630 #define ADC_JSQR_JSQ3_2 (0x04UL << ADC_JSQR_JSQ3_Pos) /*!< 0x00001000 */ 1631 #define ADC_JSQR_JSQ3_3 (0x08UL << ADC_JSQR_JSQ3_Pos) /*!< 0x00002000 */ 1632 #define ADC_JSQR_JSQ3_4 (0x10UL << ADC_JSQR_JSQ3_Pos) /*!< 0x00004000 */ 1633 #define ADC_JSQR_JSQ4_Pos (15U) 1634 #define ADC_JSQR_JSQ4_Msk (0x1FUL << ADC_JSQR_JSQ4_Pos) /*!< 0x000F8000 */ 1635 #define ADC_JSQR_JSQ4 ADC_JSQR_JSQ4_Msk /*!<JSQ4[4:0] bits (4th conversion in injected sequence) */ 1636 #define ADC_JSQR_JSQ4_0 (0x01UL << ADC_JSQR_JSQ4_Pos) /*!< 0x00008000 */ 1637 #define ADC_JSQR_JSQ4_1 (0x02UL << ADC_JSQR_JSQ4_Pos) /*!< 0x00010000 */ 1638 #define ADC_JSQR_JSQ4_2 (0x04UL << ADC_JSQR_JSQ4_Pos) /*!< 0x00020000 */ 1639 #define ADC_JSQR_JSQ4_3 (0x08UL << ADC_JSQR_JSQ4_Pos) /*!< 0x00040000 */ 1640 #define ADC_JSQR_JSQ4_4 (0x10UL << ADC_JSQR_JSQ4_Pos) /*!< 0x00080000 */ 1641 #define ADC_JSQR_JL_Pos (20U) 1642 #define ADC_JSQR_JL_Msk (0x3UL << ADC_JSQR_JL_Pos) /*!< 0x00300000 */ 1643 #define ADC_JSQR_JL ADC_JSQR_JL_Msk /*!<JL[1:0] bits (Injected Sequence length) */ 1644 #define ADC_JSQR_JL_0 (0x1UL << ADC_JSQR_JL_Pos) /*!< 0x00100000 */ 1645 #define ADC_JSQR_JL_1 (0x2UL << ADC_JSQR_JL_Pos) /*!< 0x00200000 */ 1646 1647 /******************* Bit definition for ADC_JDR1 register *******************/ 1648 #define ADC_JDR1_JDATA ((uint16_t)0xFFFFU) /*!<Injected data */ 1649 1650 /******************* Bit definition for ADC_JDR2 register *******************/ 1651 #define ADC_JDR2_JDATA ((uint16_t)0xFFFFU) /*!<Injected data */ 1652 1653 /******************* Bit definition for ADC_JDR3 register *******************/ 1654 #define ADC_JDR3_JDATA ((uint16_t)0xFFFFU) /*!<Injected data */ 1655 1656 /******************* Bit definition for ADC_JDR4 register *******************/ 1657 #define ADC_JDR4_JDATA ((uint16_t)0xFFFFU) /*!<Injected data */ 1658 1659 /******************** Bit definition for ADC_DR register ********************/ 1660 #define ADC_DR_DATA_Pos (0U) 1661 #define ADC_DR_DATA_Msk (0xFFFFUL << ADC_DR_DATA_Pos) /*!< 0x0000FFFF */ 1662 #define ADC_DR_DATA ADC_DR_DATA_Msk /*!<Regular data */ 1663 #define ADC_DR_ADC2DATA_Pos (16U) 1664 #define ADC_DR_ADC2DATA_Msk (0xFFFFUL << ADC_DR_ADC2DATA_Pos) /*!< 0xFFFF0000 */ 1665 #define ADC_DR_ADC2DATA ADC_DR_ADC2DATA_Msk /*!<ADC2 data */ 1666 1667 /******************* Bit definition for ADC_CSR register ********************/ 1668 #define ADC_CSR_AWD1_Pos (0U) 1669 #define ADC_CSR_AWD1_Msk (0x1UL << ADC_CSR_AWD1_Pos) /*!< 0x00000001 */ 1670 #define ADC_CSR_AWD1 ADC_CSR_AWD1_Msk /*!<ADC1 Analog watchdog flag */ 1671 #define ADC_CSR_EOC1_Pos (1U) 1672 #define ADC_CSR_EOC1_Msk (0x1UL << ADC_CSR_EOC1_Pos) /*!< 0x00000002 */ 1673 #define ADC_CSR_EOC1 ADC_CSR_EOC1_Msk /*!<ADC1 End of conversion */ 1674 #define ADC_CSR_JEOC1_Pos (2U) 1675 #define ADC_CSR_JEOC1_Msk (0x1UL << ADC_CSR_JEOC1_Pos) /*!< 0x00000004 */ 1676 #define ADC_CSR_JEOC1 ADC_CSR_JEOC1_Msk /*!<ADC1 Injected channel end of conversion */ 1677 #define ADC_CSR_JSTRT1_Pos (3U) 1678 #define ADC_CSR_JSTRT1_Msk (0x1UL << ADC_CSR_JSTRT1_Pos) /*!< 0x00000008 */ 1679 #define ADC_CSR_JSTRT1 ADC_CSR_JSTRT1_Msk /*!<ADC1 Injected channel Start flag */ 1680 #define ADC_CSR_STRT1_Pos (4U) 1681 #define ADC_CSR_STRT1_Msk (0x1UL << ADC_CSR_STRT1_Pos) /*!< 0x00000010 */ 1682 #define ADC_CSR_STRT1 ADC_CSR_STRT1_Msk /*!<ADC1 Regular channel Start flag */ 1683 #define ADC_CSR_OVR1_Pos (5U) 1684 #define ADC_CSR_OVR1_Msk (0x1UL << ADC_CSR_OVR1_Pos) /*!< 0x00000020 */ 1685 #define ADC_CSR_OVR1 ADC_CSR_OVR1_Msk /*!<ADC1 Overrun flag */ 1686 #define ADC_CSR_AWD2_Pos (8U) 1687 #define ADC_CSR_AWD2_Msk (0x1UL << ADC_CSR_AWD2_Pos) /*!< 0x00000100 */ 1688 #define ADC_CSR_AWD2 ADC_CSR_AWD2_Msk /*!<ADC2 Analog watchdog flag */ 1689 #define ADC_CSR_EOC2_Pos (9U) 1690 #define ADC_CSR_EOC2_Msk (0x1UL << ADC_CSR_EOC2_Pos) /*!< 0x00000200 */ 1691 #define ADC_CSR_EOC2 ADC_CSR_EOC2_Msk /*!<ADC2 End of conversion */ 1692 #define ADC_CSR_JEOC2_Pos (10U) 1693 #define ADC_CSR_JEOC2_Msk (0x1UL << ADC_CSR_JEOC2_Pos) /*!< 0x00000400 */ 1694 #define ADC_CSR_JEOC2 ADC_CSR_JEOC2_Msk /*!<ADC2 Injected channel end of conversion */ 1695 #define ADC_CSR_JSTRT2_Pos (11U) 1696 #define ADC_CSR_JSTRT2_Msk (0x1UL << ADC_CSR_JSTRT2_Pos) /*!< 0x00000800 */ 1697 #define ADC_CSR_JSTRT2 ADC_CSR_JSTRT2_Msk /*!<ADC2 Injected channel Start flag */ 1698 #define ADC_CSR_STRT2_Pos (12U) 1699 #define ADC_CSR_STRT2_Msk (0x1UL << ADC_CSR_STRT2_Pos) /*!< 0x00001000 */ 1700 #define ADC_CSR_STRT2 ADC_CSR_STRT2_Msk /*!<ADC2 Regular channel Start flag */ 1701 #define ADC_CSR_OVR2_Pos (13U) 1702 #define ADC_CSR_OVR2_Msk (0x1UL << ADC_CSR_OVR2_Pos) /*!< 0x00002000 */ 1703 #define ADC_CSR_OVR2 ADC_CSR_OVR2_Msk /*!<ADC2 Overrun flag */ 1704 #define ADC_CSR_AWD3_Pos (16U) 1705 #define ADC_CSR_AWD3_Msk (0x1UL << ADC_CSR_AWD3_Pos) /*!< 0x00010000 */ 1706 #define ADC_CSR_AWD3 ADC_CSR_AWD3_Msk /*!<ADC3 Analog watchdog flag */ 1707 #define ADC_CSR_EOC3_Pos (17U) 1708 #define ADC_CSR_EOC3_Msk (0x1UL << ADC_CSR_EOC3_Pos) /*!< 0x00020000 */ 1709 #define ADC_CSR_EOC3 ADC_CSR_EOC3_Msk /*!<ADC3 End of conversion */ 1710 #define ADC_CSR_JEOC3_Pos (18U) 1711 #define ADC_CSR_JEOC3_Msk (0x1UL << ADC_CSR_JEOC3_Pos) /*!< 0x00040000 */ 1712 #define ADC_CSR_JEOC3 ADC_CSR_JEOC3_Msk /*!<ADC3 Injected channel end of conversion */ 1713 #define ADC_CSR_JSTRT3_Pos (19U) 1714 #define ADC_CSR_JSTRT3_Msk (0x1UL << ADC_CSR_JSTRT3_Pos) /*!< 0x00080000 */ 1715 #define ADC_CSR_JSTRT3 ADC_CSR_JSTRT3_Msk /*!<ADC3 Injected channel Start flag */ 1716 #define ADC_CSR_STRT3_Pos (20U) 1717 #define ADC_CSR_STRT3_Msk (0x1UL << ADC_CSR_STRT3_Pos) /*!< 0x00100000 */ 1718 #define ADC_CSR_STRT3 ADC_CSR_STRT3_Msk /*!<ADC3 Regular channel Start flag */ 1719 #define ADC_CSR_OVR3_Pos (21U) 1720 #define ADC_CSR_OVR3_Msk (0x1UL << ADC_CSR_OVR3_Pos) /*!< 0x00200000 */ 1721 #define ADC_CSR_OVR3 ADC_CSR_OVR3_Msk /*!<ADC3 Overrun flag */ 1722 1723 /* Legacy defines */ 1724 #define ADC_CSR_DOVR1 ADC_CSR_OVR1 1725 #define ADC_CSR_DOVR2 ADC_CSR_OVR2 1726 #define ADC_CSR_DOVR3 ADC_CSR_OVR3 1727 1728 1729 /******************* Bit definition for ADC_CCR register ********************/ 1730 #define ADC_CCR_MULTI_Pos (0U) 1731 #define ADC_CCR_MULTI_Msk (0x1FUL << ADC_CCR_MULTI_Pos) /*!< 0x0000001F */ 1732 #define ADC_CCR_MULTI ADC_CCR_MULTI_Msk /*!<MULTI[4:0] bits (Multi-ADC mode selection) */ 1733 #define ADC_CCR_MULTI_0 (0x01UL << ADC_CCR_MULTI_Pos) /*!< 0x00000001 */ 1734 #define ADC_CCR_MULTI_1 (0x02UL << ADC_CCR_MULTI_Pos) /*!< 0x00000002 */ 1735 #define ADC_CCR_MULTI_2 (0x04UL << ADC_CCR_MULTI_Pos) /*!< 0x00000004 */ 1736 #define ADC_CCR_MULTI_3 (0x08UL << ADC_CCR_MULTI_Pos) /*!< 0x00000008 */ 1737 #define ADC_CCR_MULTI_4 (0x10UL << ADC_CCR_MULTI_Pos) /*!< 0x00000010 */ 1738 #define ADC_CCR_DELAY_Pos (8U) 1739 #define ADC_CCR_DELAY_Msk (0xFUL << ADC_CCR_DELAY_Pos) /*!< 0x00000F00 */ 1740 #define ADC_CCR_DELAY ADC_CCR_DELAY_Msk /*!<DELAY[3:0] bits (Delay between 2 sampling phases) */ 1741 #define ADC_CCR_DELAY_0 (0x1UL << ADC_CCR_DELAY_Pos) /*!< 0x00000100 */ 1742 #define ADC_CCR_DELAY_1 (0x2UL << ADC_CCR_DELAY_Pos) /*!< 0x00000200 */ 1743 #define ADC_CCR_DELAY_2 (0x4UL << ADC_CCR_DELAY_Pos) /*!< 0x00000400 */ 1744 #define ADC_CCR_DELAY_3 (0x8UL << ADC_CCR_DELAY_Pos) /*!< 0x00000800 */ 1745 #define ADC_CCR_DDS_Pos (13U) 1746 #define ADC_CCR_DDS_Msk (0x1UL << ADC_CCR_DDS_Pos) /*!< 0x00002000 */ 1747 #define ADC_CCR_DDS ADC_CCR_DDS_Msk /*!<DMA disable selection (Multi-ADC mode) */ 1748 #define ADC_CCR_DMA_Pos (14U) 1749 #define ADC_CCR_DMA_Msk (0x3UL << ADC_CCR_DMA_Pos) /*!< 0x0000C000 */ 1750 #define ADC_CCR_DMA ADC_CCR_DMA_Msk /*!<DMA[1:0] bits (Direct Memory Access mode for multimode) */ 1751 #define ADC_CCR_DMA_0 (0x1UL << ADC_CCR_DMA_Pos) /*!< 0x00004000 */ 1752 #define ADC_CCR_DMA_1 (0x2UL << ADC_CCR_DMA_Pos) /*!< 0x00008000 */ 1753 #define ADC_CCR_ADCPRE_Pos (16U) 1754 #define ADC_CCR_ADCPRE_Msk (0x3UL << ADC_CCR_ADCPRE_Pos) /*!< 0x00030000 */ 1755 #define ADC_CCR_ADCPRE ADC_CCR_ADCPRE_Msk /*!<ADCPRE[1:0] bits (ADC prescaler) */ 1756 #define ADC_CCR_ADCPRE_0 (0x1UL << ADC_CCR_ADCPRE_Pos) /*!< 0x00010000 */ 1757 #define ADC_CCR_ADCPRE_1 (0x2UL << ADC_CCR_ADCPRE_Pos) /*!< 0x00020000 */ 1758 #define ADC_CCR_VBATE_Pos (22U) 1759 #define ADC_CCR_VBATE_Msk (0x1UL << ADC_CCR_VBATE_Pos) /*!< 0x00400000 */ 1760 #define ADC_CCR_VBATE ADC_CCR_VBATE_Msk /*!<VBAT Enable */ 1761 #define ADC_CCR_TSVREFE_Pos (23U) 1762 #define ADC_CCR_TSVREFE_Msk (0x1UL << ADC_CCR_TSVREFE_Pos) /*!< 0x00800000 */ 1763 #define ADC_CCR_TSVREFE ADC_CCR_TSVREFE_Msk /*!<Temperature Sensor and VREFINT Enable */ 1764 1765 /******************* Bit definition for ADC_CDR register ********************/ 1766 #define ADC_CDR_DATA1_Pos (0U) 1767 #define ADC_CDR_DATA1_Msk (0xFFFFUL << ADC_CDR_DATA1_Pos) /*!< 0x0000FFFF */ 1768 #define ADC_CDR_DATA1 ADC_CDR_DATA1_Msk /*!<1st data of a pair of regular conversions */ 1769 #define ADC_CDR_DATA2_Pos (16U) 1770 #define ADC_CDR_DATA2_Msk (0xFFFFUL << ADC_CDR_DATA2_Pos) /*!< 0xFFFF0000 */ 1771 #define ADC_CDR_DATA2 ADC_CDR_DATA2_Msk /*!<2nd data of a pair of regular conversions */ 1772 1773 /* Legacy defines */ 1774 #define ADC_CDR_RDATA_MST ADC_CDR_DATA1 1775 #define ADC_CDR_RDATA_SLV ADC_CDR_DATA2 1776 1777 /******************************************************************************/ 1778 /* */ 1779 /* Controller Area Network */ 1780 /* */ 1781 /******************************************************************************/ 1782 /*!<CAN control and status registers */ 1783 /******************* Bit definition for CAN_MCR register ********************/ 1784 #define CAN_MCR_INRQ_Pos (0U) 1785 #define CAN_MCR_INRQ_Msk (0x1UL << CAN_MCR_INRQ_Pos) /*!< 0x00000001 */ 1786 #define CAN_MCR_INRQ CAN_MCR_INRQ_Msk /*!<Initialization Request */ 1787 #define CAN_MCR_SLEEP_Pos (1U) 1788 #define CAN_MCR_SLEEP_Msk (0x1UL << CAN_MCR_SLEEP_Pos) /*!< 0x00000002 */ 1789 #define CAN_MCR_SLEEP CAN_MCR_SLEEP_Msk /*!<Sleep Mode Request */ 1790 #define CAN_MCR_TXFP_Pos (2U) 1791 #define CAN_MCR_TXFP_Msk (0x1UL << CAN_MCR_TXFP_Pos) /*!< 0x00000004 */ 1792 #define CAN_MCR_TXFP CAN_MCR_TXFP_Msk /*!<Transmit FIFO Priority */ 1793 #define CAN_MCR_RFLM_Pos (3U) 1794 #define CAN_MCR_RFLM_Msk (0x1UL << CAN_MCR_RFLM_Pos) /*!< 0x00000008 */ 1795 #define CAN_MCR_RFLM CAN_MCR_RFLM_Msk /*!<Receive FIFO Locked Mode */ 1796 #define CAN_MCR_NART_Pos (4U) 1797 #define CAN_MCR_NART_Msk (0x1UL << CAN_MCR_NART_Pos) /*!< 0x00000010 */ 1798 #define CAN_MCR_NART CAN_MCR_NART_Msk /*!<No Automatic Retransmission */ 1799 #define CAN_MCR_AWUM_Pos (5U) 1800 #define CAN_MCR_AWUM_Msk (0x1UL << CAN_MCR_AWUM_Pos) /*!< 0x00000020 */ 1801 #define CAN_MCR_AWUM CAN_MCR_AWUM_Msk /*!<Automatic Wakeup Mode */ 1802 #define CAN_MCR_ABOM_Pos (6U) 1803 #define CAN_MCR_ABOM_Msk (0x1UL << CAN_MCR_ABOM_Pos) /*!< 0x00000040 */ 1804 #define CAN_MCR_ABOM CAN_MCR_ABOM_Msk /*!<Automatic Bus-Off Management */ 1805 #define CAN_MCR_TTCM_Pos (7U) 1806 #define CAN_MCR_TTCM_Msk (0x1UL << CAN_MCR_TTCM_Pos) /*!< 0x00000080 */ 1807 #define CAN_MCR_TTCM CAN_MCR_TTCM_Msk /*!<Time Triggered Communication Mode */ 1808 #define CAN_MCR_RESET_Pos (15U) 1809 #define CAN_MCR_RESET_Msk (0x1UL << CAN_MCR_RESET_Pos) /*!< 0x00008000 */ 1810 #define CAN_MCR_RESET CAN_MCR_RESET_Msk /*!<bxCAN software master reset */ 1811 1812 /******************* Bit definition for CAN_MSR register ********************/ 1813 #define CAN_MSR_INAK_Pos (0U) 1814 #define CAN_MSR_INAK_Msk (0x1UL << CAN_MSR_INAK_Pos) /*!< 0x00000001 */ 1815 #define CAN_MSR_INAK CAN_MSR_INAK_Msk /*!<Initialization Acknowledge */ 1816 #define CAN_MSR_SLAK_Pos (1U) 1817 #define CAN_MSR_SLAK_Msk (0x1UL << CAN_MSR_SLAK_Pos) /*!< 0x00000002 */ 1818 #define CAN_MSR_SLAK CAN_MSR_SLAK_Msk /*!<Sleep Acknowledge */ 1819 #define CAN_MSR_ERRI_Pos (2U) 1820 #define CAN_MSR_ERRI_Msk (0x1UL << CAN_MSR_ERRI_Pos) /*!< 0x00000004 */ 1821 #define CAN_MSR_ERRI CAN_MSR_ERRI_Msk /*!<Error Interrupt */ 1822 #define CAN_MSR_WKUI_Pos (3U) 1823 #define CAN_MSR_WKUI_Msk (0x1UL << CAN_MSR_WKUI_Pos) /*!< 0x00000008 */ 1824 #define CAN_MSR_WKUI CAN_MSR_WKUI_Msk /*!<Wakeup Interrupt */ 1825 #define CAN_MSR_SLAKI_Pos (4U) 1826 #define CAN_MSR_SLAKI_Msk (0x1UL << CAN_MSR_SLAKI_Pos) /*!< 0x00000010 */ 1827 #define CAN_MSR_SLAKI CAN_MSR_SLAKI_Msk /*!<Sleep Acknowledge Interrupt */ 1828 #define CAN_MSR_TXM_Pos (8U) 1829 #define CAN_MSR_TXM_Msk (0x1UL << CAN_MSR_TXM_Pos) /*!< 0x00000100 */ 1830 #define CAN_MSR_TXM CAN_MSR_TXM_Msk /*!<Transmit Mode */ 1831 #define CAN_MSR_RXM_Pos (9U) 1832 #define CAN_MSR_RXM_Msk (0x1UL << CAN_MSR_RXM_Pos) /*!< 0x00000200 */ 1833 #define CAN_MSR_RXM CAN_MSR_RXM_Msk /*!<Receive Mode */ 1834 #define CAN_MSR_SAMP_Pos (10U) 1835 #define CAN_MSR_SAMP_Msk (0x1UL << CAN_MSR_SAMP_Pos) /*!< 0x00000400 */ 1836 #define CAN_MSR_SAMP CAN_MSR_SAMP_Msk /*!<Last Sample Point */ 1837 #define CAN_MSR_RX_Pos (11U) 1838 #define CAN_MSR_RX_Msk (0x1UL << CAN_MSR_RX_Pos) /*!< 0x00000800 */ 1839 #define CAN_MSR_RX CAN_MSR_RX_Msk /*!<CAN Rx Signal */ 1840 1841 /******************* Bit definition for CAN_TSR register ********************/ 1842 #define CAN_TSR_RQCP0_Pos (0U) 1843 #define CAN_TSR_RQCP0_Msk (0x1UL << CAN_TSR_RQCP0_Pos) /*!< 0x00000001 */ 1844 #define CAN_TSR_RQCP0 CAN_TSR_RQCP0_Msk /*!<Request Completed Mailbox0 */ 1845 #define CAN_TSR_TXOK0_Pos (1U) 1846 #define CAN_TSR_TXOK0_Msk (0x1UL << CAN_TSR_TXOK0_Pos) /*!< 0x00000002 */ 1847 #define CAN_TSR_TXOK0 CAN_TSR_TXOK0_Msk /*!<Transmission OK of Mailbox0 */ 1848 #define CAN_TSR_ALST0_Pos (2U) 1849 #define CAN_TSR_ALST0_Msk (0x1UL << CAN_TSR_ALST0_Pos) /*!< 0x00000004 */ 1850 #define CAN_TSR_ALST0 CAN_TSR_ALST0_Msk /*!<Arbitration Lost for Mailbox0 */ 1851 #define CAN_TSR_TERR0_Pos (3U) 1852 #define CAN_TSR_TERR0_Msk (0x1UL << CAN_TSR_TERR0_Pos) /*!< 0x00000008 */ 1853 #define CAN_TSR_TERR0 CAN_TSR_TERR0_Msk /*!<Transmission Error of Mailbox0 */ 1854 #define CAN_TSR_ABRQ0_Pos (7U) 1855 #define CAN_TSR_ABRQ0_Msk (0x1UL << CAN_TSR_ABRQ0_Pos) /*!< 0x00000080 */ 1856 #define CAN_TSR_ABRQ0 CAN_TSR_ABRQ0_Msk /*!<Abort Request for Mailbox0 */ 1857 #define CAN_TSR_RQCP1_Pos (8U) 1858 #define CAN_TSR_RQCP1_Msk (0x1UL << CAN_TSR_RQCP1_Pos) /*!< 0x00000100 */ 1859 #define CAN_TSR_RQCP1 CAN_TSR_RQCP1_Msk /*!<Request Completed Mailbox1 */ 1860 #define CAN_TSR_TXOK1_Pos (9U) 1861 #define CAN_TSR_TXOK1_Msk (0x1UL << CAN_TSR_TXOK1_Pos) /*!< 0x00000200 */ 1862 #define CAN_TSR_TXOK1 CAN_TSR_TXOK1_Msk /*!<Transmission OK of Mailbox1 */ 1863 #define CAN_TSR_ALST1_Pos (10U) 1864 #define CAN_TSR_ALST1_Msk (0x1UL << CAN_TSR_ALST1_Pos) /*!< 0x00000400 */ 1865 #define CAN_TSR_ALST1 CAN_TSR_ALST1_Msk /*!<Arbitration Lost for Mailbox1 */ 1866 #define CAN_TSR_TERR1_Pos (11U) 1867 #define CAN_TSR_TERR1_Msk (0x1UL << CAN_TSR_TERR1_Pos) /*!< 0x00000800 */ 1868 #define CAN_TSR_TERR1 CAN_TSR_TERR1_Msk /*!<Transmission Error of Mailbox1 */ 1869 #define CAN_TSR_ABRQ1_Pos (15U) 1870 #define CAN_TSR_ABRQ1_Msk (0x1UL << CAN_TSR_ABRQ1_Pos) /*!< 0x00008000 */ 1871 #define CAN_TSR_ABRQ1 CAN_TSR_ABRQ1_Msk /*!<Abort Request for Mailbox 1 */ 1872 #define CAN_TSR_RQCP2_Pos (16U) 1873 #define CAN_TSR_RQCP2_Msk (0x1UL << CAN_TSR_RQCP2_Pos) /*!< 0x00010000 */ 1874 #define CAN_TSR_RQCP2 CAN_TSR_RQCP2_Msk /*!<Request Completed Mailbox2 */ 1875 #define CAN_TSR_TXOK2_Pos (17U) 1876 #define CAN_TSR_TXOK2_Msk (0x1UL << CAN_TSR_TXOK2_Pos) /*!< 0x00020000 */ 1877 #define CAN_TSR_TXOK2 CAN_TSR_TXOK2_Msk /*!<Transmission OK of Mailbox 2 */ 1878 #define CAN_TSR_ALST2_Pos (18U) 1879 #define CAN_TSR_ALST2_Msk (0x1UL << CAN_TSR_ALST2_Pos) /*!< 0x00040000 */ 1880 #define CAN_TSR_ALST2 CAN_TSR_ALST2_Msk /*!<Arbitration Lost for mailbox 2 */ 1881 #define CAN_TSR_TERR2_Pos (19U) 1882 #define CAN_TSR_TERR2_Msk (0x1UL << CAN_TSR_TERR2_Pos) /*!< 0x00080000 */ 1883 #define CAN_TSR_TERR2 CAN_TSR_TERR2_Msk /*!<Transmission Error of Mailbox 2 */ 1884 #define CAN_TSR_ABRQ2_Pos (23U) 1885 #define CAN_TSR_ABRQ2_Msk (0x1UL << CAN_TSR_ABRQ2_Pos) /*!< 0x00800000 */ 1886 #define CAN_TSR_ABRQ2 CAN_TSR_ABRQ2_Msk /*!<Abort Request for Mailbox 2 */ 1887 #define CAN_TSR_CODE_Pos (24U) 1888 #define CAN_TSR_CODE_Msk (0x3UL << CAN_TSR_CODE_Pos) /*!< 0x03000000 */ 1889 #define CAN_TSR_CODE CAN_TSR_CODE_Msk /*!<Mailbox Code */ 1890 1891 #define CAN_TSR_TME_Pos (26U) 1892 #define CAN_TSR_TME_Msk (0x7UL << CAN_TSR_TME_Pos) /*!< 0x1C000000 */ 1893 #define CAN_TSR_TME CAN_TSR_TME_Msk /*!<TME[2:0] bits */ 1894 #define CAN_TSR_TME0_Pos (26U) 1895 #define CAN_TSR_TME0_Msk (0x1UL << CAN_TSR_TME0_Pos) /*!< 0x04000000 */ 1896 #define CAN_TSR_TME0 CAN_TSR_TME0_Msk /*!<Transmit Mailbox 0 Empty */ 1897 #define CAN_TSR_TME1_Pos (27U) 1898 #define CAN_TSR_TME1_Msk (0x1UL << CAN_TSR_TME1_Pos) /*!< 0x08000000 */ 1899 #define CAN_TSR_TME1 CAN_TSR_TME1_Msk /*!<Transmit Mailbox 1 Empty */ 1900 #define CAN_TSR_TME2_Pos (28U) 1901 #define CAN_TSR_TME2_Msk (0x1UL << CAN_TSR_TME2_Pos) /*!< 0x10000000 */ 1902 #define CAN_TSR_TME2 CAN_TSR_TME2_Msk /*!<Transmit Mailbox 2 Empty */ 1903 1904 #define CAN_TSR_LOW_Pos (29U) 1905 #define CAN_TSR_LOW_Msk (0x7UL << CAN_TSR_LOW_Pos) /*!< 0xE0000000 */ 1906 #define CAN_TSR_LOW CAN_TSR_LOW_Msk /*!<LOW[2:0] bits */ 1907 #define CAN_TSR_LOW0_Pos (29U) 1908 #define CAN_TSR_LOW0_Msk (0x1UL << CAN_TSR_LOW0_Pos) /*!< 0x20000000 */ 1909 #define CAN_TSR_LOW0 CAN_TSR_LOW0_Msk /*!<Lowest Priority Flag for Mailbox 0 */ 1910 #define CAN_TSR_LOW1_Pos (30U) 1911 #define CAN_TSR_LOW1_Msk (0x1UL << CAN_TSR_LOW1_Pos) /*!< 0x40000000 */ 1912 #define CAN_TSR_LOW1 CAN_TSR_LOW1_Msk /*!<Lowest Priority Flag for Mailbox 1 */ 1913 #define CAN_TSR_LOW2_Pos (31U) 1914 #define CAN_TSR_LOW2_Msk (0x1UL << CAN_TSR_LOW2_Pos) /*!< 0x80000000 */ 1915 #define CAN_TSR_LOW2 CAN_TSR_LOW2_Msk /*!<Lowest Priority Flag for Mailbox 2 */ 1916 1917 /******************* Bit definition for CAN_RF0R register *******************/ 1918 #define CAN_RF0R_FMP0_Pos (0U) 1919 #define CAN_RF0R_FMP0_Msk (0x3UL << CAN_RF0R_FMP0_Pos) /*!< 0x00000003 */ 1920 #define CAN_RF0R_FMP0 CAN_RF0R_FMP0_Msk /*!<FIFO 0 Message Pending */ 1921 #define CAN_RF0R_FULL0_Pos (3U) 1922 #define CAN_RF0R_FULL0_Msk (0x1UL << CAN_RF0R_FULL0_Pos) /*!< 0x00000008 */ 1923 #define CAN_RF0R_FULL0 CAN_RF0R_FULL0_Msk /*!<FIFO 0 Full */ 1924 #define CAN_RF0R_FOVR0_Pos (4U) 1925 #define CAN_RF0R_FOVR0_Msk (0x1UL << CAN_RF0R_FOVR0_Pos) /*!< 0x00000010 */ 1926 #define CAN_RF0R_FOVR0 CAN_RF0R_FOVR0_Msk /*!<FIFO 0 Overrun */ 1927 #define CAN_RF0R_RFOM0_Pos (5U) 1928 #define CAN_RF0R_RFOM0_Msk (0x1UL << CAN_RF0R_RFOM0_Pos) /*!< 0x00000020 */ 1929 #define CAN_RF0R_RFOM0 CAN_RF0R_RFOM0_Msk /*!<Release FIFO 0 Output Mailbox */ 1930 1931 /******************* Bit definition for CAN_RF1R register *******************/ 1932 #define CAN_RF1R_FMP1_Pos (0U) 1933 #define CAN_RF1R_FMP1_Msk (0x3UL << CAN_RF1R_FMP1_Pos) /*!< 0x00000003 */ 1934 #define CAN_RF1R_FMP1 CAN_RF1R_FMP1_Msk /*!<FIFO 1 Message Pending */ 1935 #define CAN_RF1R_FULL1_Pos (3U) 1936 #define CAN_RF1R_FULL1_Msk (0x1UL << CAN_RF1R_FULL1_Pos) /*!< 0x00000008 */ 1937 #define CAN_RF1R_FULL1 CAN_RF1R_FULL1_Msk /*!<FIFO 1 Full */ 1938 #define CAN_RF1R_FOVR1_Pos (4U) 1939 #define CAN_RF1R_FOVR1_Msk (0x1UL << CAN_RF1R_FOVR1_Pos) /*!< 0x00000010 */ 1940 #define CAN_RF1R_FOVR1 CAN_RF1R_FOVR1_Msk /*!<FIFO 1 Overrun */ 1941 #define CAN_RF1R_RFOM1_Pos (5U) 1942 #define CAN_RF1R_RFOM1_Msk (0x1UL << CAN_RF1R_RFOM1_Pos) /*!< 0x00000020 */ 1943 #define CAN_RF1R_RFOM1 CAN_RF1R_RFOM1_Msk /*!<Release FIFO 1 Output Mailbox */ 1944 1945 /******************** Bit definition for CAN_IER register *******************/ 1946 #define CAN_IER_TMEIE_Pos (0U) 1947 #define CAN_IER_TMEIE_Msk (0x1UL << CAN_IER_TMEIE_Pos) /*!< 0x00000001 */ 1948 #define CAN_IER_TMEIE CAN_IER_TMEIE_Msk /*!<Transmit Mailbox Empty Interrupt Enable */ 1949 #define CAN_IER_FMPIE0_Pos (1U) 1950 #define CAN_IER_FMPIE0_Msk (0x1UL << CAN_IER_FMPIE0_Pos) /*!< 0x00000002 */ 1951 #define CAN_IER_FMPIE0 CAN_IER_FMPIE0_Msk /*!<FIFO Message Pending Interrupt Enable */ 1952 #define CAN_IER_FFIE0_Pos (2U) 1953 #define CAN_IER_FFIE0_Msk (0x1UL << CAN_IER_FFIE0_Pos) /*!< 0x00000004 */ 1954 #define CAN_IER_FFIE0 CAN_IER_FFIE0_Msk /*!<FIFO Full Interrupt Enable */ 1955 #define CAN_IER_FOVIE0_Pos (3U) 1956 #define CAN_IER_FOVIE0_Msk (0x1UL << CAN_IER_FOVIE0_Pos) /*!< 0x00000008 */ 1957 #define CAN_IER_FOVIE0 CAN_IER_FOVIE0_Msk /*!<FIFO Overrun Interrupt Enable */ 1958 #define CAN_IER_FMPIE1_Pos (4U) 1959 #define CAN_IER_FMPIE1_Msk (0x1UL << CAN_IER_FMPIE1_Pos) /*!< 0x00000010 */ 1960 #define CAN_IER_FMPIE1 CAN_IER_FMPIE1_Msk /*!<FIFO Message Pending Interrupt Enable */ 1961 #define CAN_IER_FFIE1_Pos (5U) 1962 #define CAN_IER_FFIE1_Msk (0x1UL << CAN_IER_FFIE1_Pos) /*!< 0x00000020 */ 1963 #define CAN_IER_FFIE1 CAN_IER_FFIE1_Msk /*!<FIFO Full Interrupt Enable */ 1964 #define CAN_IER_FOVIE1_Pos (6U) 1965 #define CAN_IER_FOVIE1_Msk (0x1UL << CAN_IER_FOVIE1_Pos) /*!< 0x00000040 */ 1966 #define CAN_IER_FOVIE1 CAN_IER_FOVIE1_Msk /*!<FIFO Overrun Interrupt Enable */ 1967 #define CAN_IER_EWGIE_Pos (8U) 1968 #define CAN_IER_EWGIE_Msk (0x1UL << CAN_IER_EWGIE_Pos) /*!< 0x00000100 */ 1969 #define CAN_IER_EWGIE CAN_IER_EWGIE_Msk /*!<Error Warning Interrupt Enable */ 1970 #define CAN_IER_EPVIE_Pos (9U) 1971 #define CAN_IER_EPVIE_Msk (0x1UL << CAN_IER_EPVIE_Pos) /*!< 0x00000200 */ 1972 #define CAN_IER_EPVIE CAN_IER_EPVIE_Msk /*!<Error Passive Interrupt Enable */ 1973 #define CAN_IER_BOFIE_Pos (10U) 1974 #define CAN_IER_BOFIE_Msk (0x1UL << CAN_IER_BOFIE_Pos) /*!< 0x00000400 */ 1975 #define CAN_IER_BOFIE CAN_IER_BOFIE_Msk /*!<Bus-Off Interrupt Enable */ 1976 #define CAN_IER_LECIE_Pos (11U) 1977 #define CAN_IER_LECIE_Msk (0x1UL << CAN_IER_LECIE_Pos) /*!< 0x00000800 */ 1978 #define CAN_IER_LECIE CAN_IER_LECIE_Msk /*!<Last Error Code Interrupt Enable */ 1979 #define CAN_IER_ERRIE_Pos (15U) 1980 #define CAN_IER_ERRIE_Msk (0x1UL << CAN_IER_ERRIE_Pos) /*!< 0x00008000 */ 1981 #define CAN_IER_ERRIE CAN_IER_ERRIE_Msk /*!<Error Interrupt Enable */ 1982 #define CAN_IER_WKUIE_Pos (16U) 1983 #define CAN_IER_WKUIE_Msk (0x1UL << CAN_IER_WKUIE_Pos) /*!< 0x00010000 */ 1984 #define CAN_IER_WKUIE CAN_IER_WKUIE_Msk /*!<Wakeup Interrupt Enable */ 1985 #define CAN_IER_SLKIE_Pos (17U) 1986 #define CAN_IER_SLKIE_Msk (0x1UL << CAN_IER_SLKIE_Pos) /*!< 0x00020000 */ 1987 #define CAN_IER_SLKIE CAN_IER_SLKIE_Msk /*!<Sleep Interrupt Enable */ 1988 1989 /******************** Bit definition for CAN_ESR register *******************/ 1990 #define CAN_ESR_EWGF_Pos (0U) 1991 #define CAN_ESR_EWGF_Msk (0x1UL << CAN_ESR_EWGF_Pos) /*!< 0x00000001 */ 1992 #define CAN_ESR_EWGF CAN_ESR_EWGF_Msk /*!<Error Warning Flag */ 1993 #define CAN_ESR_EPVF_Pos (1U) 1994 #define CAN_ESR_EPVF_Msk (0x1UL << CAN_ESR_EPVF_Pos) /*!< 0x00000002 */ 1995 #define CAN_ESR_EPVF CAN_ESR_EPVF_Msk /*!<Error Passive Flag */ 1996 #define CAN_ESR_BOFF_Pos (2U) 1997 #define CAN_ESR_BOFF_Msk (0x1UL << CAN_ESR_BOFF_Pos) /*!< 0x00000004 */ 1998 #define CAN_ESR_BOFF CAN_ESR_BOFF_Msk /*!<Bus-Off Flag */ 1999 2000 #define CAN_ESR_LEC_Pos (4U) 2001 #define CAN_ESR_LEC_Msk (0x7UL << CAN_ESR_LEC_Pos) /*!< 0x00000070 */ 2002 #define CAN_ESR_LEC CAN_ESR_LEC_Msk /*!<LEC[2:0] bits (Last Error Code) */ 2003 #define CAN_ESR_LEC_0 (0x1UL << CAN_ESR_LEC_Pos) /*!< 0x00000010 */ 2004 #define CAN_ESR_LEC_1 (0x2UL << CAN_ESR_LEC_Pos) /*!< 0x00000020 */ 2005 #define CAN_ESR_LEC_2 (0x4UL << CAN_ESR_LEC_Pos) /*!< 0x00000040 */ 2006 2007 #define CAN_ESR_TEC_Pos (16U) 2008 #define CAN_ESR_TEC_Msk (0xFFUL << CAN_ESR_TEC_Pos) /*!< 0x00FF0000 */ 2009 #define CAN_ESR_TEC CAN_ESR_TEC_Msk /*!<Least significant byte of the 9-bit Transmit Error Counter */ 2010 #define CAN_ESR_REC_Pos (24U) 2011 #define CAN_ESR_REC_Msk (0xFFUL << CAN_ESR_REC_Pos) /*!< 0xFF000000 */ 2012 #define CAN_ESR_REC CAN_ESR_REC_Msk /*!<Receive Error Counter */ 2013 2014 /******************* Bit definition for CAN_BTR register ********************/ 2015 #define CAN_BTR_BRP_Pos (0U) 2016 #define CAN_BTR_BRP_Msk (0x3FFUL << CAN_BTR_BRP_Pos) /*!< 0x000003FF */ 2017 #define CAN_BTR_BRP CAN_BTR_BRP_Msk /*!<Baud Rate Prescaler */ 2018 #define CAN_BTR_TS1_Pos (16U) 2019 #define CAN_BTR_TS1_Msk (0xFUL << CAN_BTR_TS1_Pos) /*!< 0x000F0000 */ 2020 #define CAN_BTR_TS1 CAN_BTR_TS1_Msk /*!<Time Segment 1 */ 2021 #define CAN_BTR_TS1_0 (0x1UL << CAN_BTR_TS1_Pos) /*!< 0x00010000 */ 2022 #define CAN_BTR_TS1_1 (0x2UL << CAN_BTR_TS1_Pos) /*!< 0x00020000 */ 2023 #define CAN_BTR_TS1_2 (0x4UL << CAN_BTR_TS1_Pos) /*!< 0x00040000 */ 2024 #define CAN_BTR_TS1_3 (0x8UL << CAN_BTR_TS1_Pos) /*!< 0x00080000 */ 2025 #define CAN_BTR_TS2_Pos (20U) 2026 #define CAN_BTR_TS2_Msk (0x7UL << CAN_BTR_TS2_Pos) /*!< 0x00700000 */ 2027 #define CAN_BTR_TS2 CAN_BTR_TS2_Msk /*!<Time Segment 2 */ 2028 #define CAN_BTR_TS2_0 (0x1UL << CAN_BTR_TS2_Pos) /*!< 0x00100000 */ 2029 #define CAN_BTR_TS2_1 (0x2UL << CAN_BTR_TS2_Pos) /*!< 0x00200000 */ 2030 #define CAN_BTR_TS2_2 (0x4UL << CAN_BTR_TS2_Pos) /*!< 0x00400000 */ 2031 #define CAN_BTR_SJW_Pos (24U) 2032 #define CAN_BTR_SJW_Msk (0x3UL << CAN_BTR_SJW_Pos) /*!< 0x03000000 */ 2033 #define CAN_BTR_SJW CAN_BTR_SJW_Msk /*!<Resynchronization Jump Width */ 2034 #define CAN_BTR_SJW_0 (0x1UL << CAN_BTR_SJW_Pos) /*!< 0x01000000 */ 2035 #define CAN_BTR_SJW_1 (0x2UL << CAN_BTR_SJW_Pos) /*!< 0x02000000 */ 2036 #define CAN_BTR_LBKM_Pos (30U) 2037 #define CAN_BTR_LBKM_Msk (0x1UL << CAN_BTR_LBKM_Pos) /*!< 0x40000000 */ 2038 #define CAN_BTR_LBKM CAN_BTR_LBKM_Msk /*!<Loop Back Mode (Debug) */ 2039 #define CAN_BTR_SILM_Pos (31U) 2040 #define CAN_BTR_SILM_Msk (0x1UL << CAN_BTR_SILM_Pos) /*!< 0x80000000 */ 2041 #define CAN_BTR_SILM CAN_BTR_SILM_Msk /*!<Silent Mode */ 2042 2043 /*!<Mailbox registers */ 2044 /****************** Bit definition for CAN_TI0R register ********************/ 2045 #define CAN_TI0R_TXRQ_Pos (0U) 2046 #define CAN_TI0R_TXRQ_Msk (0x1UL << CAN_TI0R_TXRQ_Pos) /*!< 0x00000001 */ 2047 #define CAN_TI0R_TXRQ CAN_TI0R_TXRQ_Msk /*!<Transmit Mailbox Request */ 2048 #define CAN_TI0R_RTR_Pos (1U) 2049 #define CAN_TI0R_RTR_Msk (0x1UL << CAN_TI0R_RTR_Pos) /*!< 0x00000002 */ 2050 #define CAN_TI0R_RTR CAN_TI0R_RTR_Msk /*!<Remote Transmission Request */ 2051 #define CAN_TI0R_IDE_Pos (2U) 2052 #define CAN_TI0R_IDE_Msk (0x1UL << CAN_TI0R_IDE_Pos) /*!< 0x00000004 */ 2053 #define CAN_TI0R_IDE CAN_TI0R_IDE_Msk /*!<Identifier Extension */ 2054 #define CAN_TI0R_EXID_Pos (3U) 2055 #define CAN_TI0R_EXID_Msk (0x3FFFFUL << CAN_TI0R_EXID_Pos) /*!< 0x001FFFF8 */ 2056 #define CAN_TI0R_EXID CAN_TI0R_EXID_Msk /*!<Extended Identifier */ 2057 #define CAN_TI0R_STID_Pos (21U) 2058 #define CAN_TI0R_STID_Msk (0x7FFUL << CAN_TI0R_STID_Pos) /*!< 0xFFE00000 */ 2059 #define CAN_TI0R_STID CAN_TI0R_STID_Msk /*!<Standard Identifier or Extended Identifier */ 2060 2061 /****************** Bit definition for CAN_TDT0R register *******************/ 2062 #define CAN_TDT0R_DLC_Pos (0U) 2063 #define CAN_TDT0R_DLC_Msk (0xFUL << CAN_TDT0R_DLC_Pos) /*!< 0x0000000F */ 2064 #define CAN_TDT0R_DLC CAN_TDT0R_DLC_Msk /*!<Data Length Code */ 2065 #define CAN_TDT0R_TGT_Pos (8U) 2066 #define CAN_TDT0R_TGT_Msk (0x1UL << CAN_TDT0R_TGT_Pos) /*!< 0x00000100 */ 2067 #define CAN_TDT0R_TGT CAN_TDT0R_TGT_Msk /*!<Transmit Global Time */ 2068 #define CAN_TDT0R_TIME_Pos (16U) 2069 #define CAN_TDT0R_TIME_Msk (0xFFFFUL << CAN_TDT0R_TIME_Pos) /*!< 0xFFFF0000 */ 2070 #define CAN_TDT0R_TIME CAN_TDT0R_TIME_Msk /*!<Message Time Stamp */ 2071 2072 /****************** Bit definition for CAN_TDL0R register *******************/ 2073 #define CAN_TDL0R_DATA0_Pos (0U) 2074 #define CAN_TDL0R_DATA0_Msk (0xFFUL << CAN_TDL0R_DATA0_Pos) /*!< 0x000000FF */ 2075 #define CAN_TDL0R_DATA0 CAN_TDL0R_DATA0_Msk /*!<Data byte 0 */ 2076 #define CAN_TDL0R_DATA1_Pos (8U) 2077 #define CAN_TDL0R_DATA1_Msk (0xFFUL << CAN_TDL0R_DATA1_Pos) /*!< 0x0000FF00 */ 2078 #define CAN_TDL0R_DATA1 CAN_TDL0R_DATA1_Msk /*!<Data byte 1 */ 2079 #define CAN_TDL0R_DATA2_Pos (16U) 2080 #define CAN_TDL0R_DATA2_Msk (0xFFUL << CAN_TDL0R_DATA2_Pos) /*!< 0x00FF0000 */ 2081 #define CAN_TDL0R_DATA2 CAN_TDL0R_DATA2_Msk /*!<Data byte 2 */ 2082 #define CAN_TDL0R_DATA3_Pos (24U) 2083 #define CAN_TDL0R_DATA3_Msk (0xFFUL << CAN_TDL0R_DATA3_Pos) /*!< 0xFF000000 */ 2084 #define CAN_TDL0R_DATA3 CAN_TDL0R_DATA3_Msk /*!<Data byte 3 */ 2085 2086 /****************** Bit definition for CAN_TDH0R register *******************/ 2087 #define CAN_TDH0R_DATA4_Pos (0U) 2088 #define CAN_TDH0R_DATA4_Msk (0xFFUL << CAN_TDH0R_DATA4_Pos) /*!< 0x000000FF */ 2089 #define CAN_TDH0R_DATA4 CAN_TDH0R_DATA4_Msk /*!<Data byte 4 */ 2090 #define CAN_TDH0R_DATA5_Pos (8U) 2091 #define CAN_TDH0R_DATA5_Msk (0xFFUL << CAN_TDH0R_DATA5_Pos) /*!< 0x0000FF00 */ 2092 #define CAN_TDH0R_DATA5 CAN_TDH0R_DATA5_Msk /*!<Data byte 5 */ 2093 #define CAN_TDH0R_DATA6_Pos (16U) 2094 #define CAN_TDH0R_DATA6_Msk (0xFFUL << CAN_TDH0R_DATA6_Pos) /*!< 0x00FF0000 */ 2095 #define CAN_TDH0R_DATA6 CAN_TDH0R_DATA6_Msk /*!<Data byte 6 */ 2096 #define CAN_TDH0R_DATA7_Pos (24U) 2097 #define CAN_TDH0R_DATA7_Msk (0xFFUL << CAN_TDH0R_DATA7_Pos) /*!< 0xFF000000 */ 2098 #define CAN_TDH0R_DATA7 CAN_TDH0R_DATA7_Msk /*!<Data byte 7 */ 2099 2100 /******************* Bit definition for CAN_TI1R register *******************/ 2101 #define CAN_TI1R_TXRQ_Pos (0U) 2102 #define CAN_TI1R_TXRQ_Msk (0x1UL << CAN_TI1R_TXRQ_Pos) /*!< 0x00000001 */ 2103 #define CAN_TI1R_TXRQ CAN_TI1R_TXRQ_Msk /*!<Transmit Mailbox Request */ 2104 #define CAN_TI1R_RTR_Pos (1U) 2105 #define CAN_TI1R_RTR_Msk (0x1UL << CAN_TI1R_RTR_Pos) /*!< 0x00000002 */ 2106 #define CAN_TI1R_RTR CAN_TI1R_RTR_Msk /*!<Remote Transmission Request */ 2107 #define CAN_TI1R_IDE_Pos (2U) 2108 #define CAN_TI1R_IDE_Msk (0x1UL << CAN_TI1R_IDE_Pos) /*!< 0x00000004 */ 2109 #define CAN_TI1R_IDE CAN_TI1R_IDE_Msk /*!<Identifier Extension */ 2110 #define CAN_TI1R_EXID_Pos (3U) 2111 #define CAN_TI1R_EXID_Msk (0x3FFFFUL << CAN_TI1R_EXID_Pos) /*!< 0x001FFFF8 */ 2112 #define CAN_TI1R_EXID CAN_TI1R_EXID_Msk /*!<Extended Identifier */ 2113 #define CAN_TI1R_STID_Pos (21U) 2114 #define CAN_TI1R_STID_Msk (0x7FFUL << CAN_TI1R_STID_Pos) /*!< 0xFFE00000 */ 2115 #define CAN_TI1R_STID CAN_TI1R_STID_Msk /*!<Standard Identifier or Extended Identifier */ 2116 2117 /******************* Bit definition for CAN_TDT1R register ******************/ 2118 #define CAN_TDT1R_DLC_Pos (0U) 2119 #define CAN_TDT1R_DLC_Msk (0xFUL << CAN_TDT1R_DLC_Pos) /*!< 0x0000000F */ 2120 #define CAN_TDT1R_DLC CAN_TDT1R_DLC_Msk /*!<Data Length Code */ 2121 #define CAN_TDT1R_TGT_Pos (8U) 2122 #define CAN_TDT1R_TGT_Msk (0x1UL << CAN_TDT1R_TGT_Pos) /*!< 0x00000100 */ 2123 #define CAN_TDT1R_TGT CAN_TDT1R_TGT_Msk /*!<Transmit Global Time */ 2124 #define CAN_TDT1R_TIME_Pos (16U) 2125 #define CAN_TDT1R_TIME_Msk (0xFFFFUL << CAN_TDT1R_TIME_Pos) /*!< 0xFFFF0000 */ 2126 #define CAN_TDT1R_TIME CAN_TDT1R_TIME_Msk /*!<Message Time Stamp */ 2127 2128 /******************* Bit definition for CAN_TDL1R register ******************/ 2129 #define CAN_TDL1R_DATA0_Pos (0U) 2130 #define CAN_TDL1R_DATA0_Msk (0xFFUL << CAN_TDL1R_DATA0_Pos) /*!< 0x000000FF */ 2131 #define CAN_TDL1R_DATA0 CAN_TDL1R_DATA0_Msk /*!<Data byte 0 */ 2132 #define CAN_TDL1R_DATA1_Pos (8U) 2133 #define CAN_TDL1R_DATA1_Msk (0xFFUL << CAN_TDL1R_DATA1_Pos) /*!< 0x0000FF00 */ 2134 #define CAN_TDL1R_DATA1 CAN_TDL1R_DATA1_Msk /*!<Data byte 1 */ 2135 #define CAN_TDL1R_DATA2_Pos (16U) 2136 #define CAN_TDL1R_DATA2_Msk (0xFFUL << CAN_TDL1R_DATA2_Pos) /*!< 0x00FF0000 */ 2137 #define CAN_TDL1R_DATA2 CAN_TDL1R_DATA2_Msk /*!<Data byte 2 */ 2138 #define CAN_TDL1R_DATA3_Pos (24U) 2139 #define CAN_TDL1R_DATA3_Msk (0xFFUL << CAN_TDL1R_DATA3_Pos) /*!< 0xFF000000 */ 2140 #define CAN_TDL1R_DATA3 CAN_TDL1R_DATA3_Msk /*!<Data byte 3 */ 2141 2142 /******************* Bit definition for CAN_TDH1R register ******************/ 2143 #define CAN_TDH1R_DATA4_Pos (0U) 2144 #define CAN_TDH1R_DATA4_Msk (0xFFUL << CAN_TDH1R_DATA4_Pos) /*!< 0x000000FF */ 2145 #define CAN_TDH1R_DATA4 CAN_TDH1R_DATA4_Msk /*!<Data byte 4 */ 2146 #define CAN_TDH1R_DATA5_Pos (8U) 2147 #define CAN_TDH1R_DATA5_Msk (0xFFUL << CAN_TDH1R_DATA5_Pos) /*!< 0x0000FF00 */ 2148 #define CAN_TDH1R_DATA5 CAN_TDH1R_DATA5_Msk /*!<Data byte 5 */ 2149 #define CAN_TDH1R_DATA6_Pos (16U) 2150 #define CAN_TDH1R_DATA6_Msk (0xFFUL << CAN_TDH1R_DATA6_Pos) /*!< 0x00FF0000 */ 2151 #define CAN_TDH1R_DATA6 CAN_TDH1R_DATA6_Msk /*!<Data byte 6 */ 2152 #define CAN_TDH1R_DATA7_Pos (24U) 2153 #define CAN_TDH1R_DATA7_Msk (0xFFUL << CAN_TDH1R_DATA7_Pos) /*!< 0xFF000000 */ 2154 #define CAN_TDH1R_DATA7 CAN_TDH1R_DATA7_Msk /*!<Data byte 7 */ 2155 2156 /******************* Bit definition for CAN_TI2R register *******************/ 2157 #define CAN_TI2R_TXRQ_Pos (0U) 2158 #define CAN_TI2R_TXRQ_Msk (0x1UL << CAN_TI2R_TXRQ_Pos) /*!< 0x00000001 */ 2159 #define CAN_TI2R_TXRQ CAN_TI2R_TXRQ_Msk /*!<Transmit Mailbox Request */ 2160 #define CAN_TI2R_RTR_Pos (1U) 2161 #define CAN_TI2R_RTR_Msk (0x1UL << CAN_TI2R_RTR_Pos) /*!< 0x00000002 */ 2162 #define CAN_TI2R_RTR CAN_TI2R_RTR_Msk /*!<Remote Transmission Request */ 2163 #define CAN_TI2R_IDE_Pos (2U) 2164 #define CAN_TI2R_IDE_Msk (0x1UL << CAN_TI2R_IDE_Pos) /*!< 0x00000004 */ 2165 #define CAN_TI2R_IDE CAN_TI2R_IDE_Msk /*!<Identifier Extension */ 2166 #define CAN_TI2R_EXID_Pos (3U) 2167 #define CAN_TI2R_EXID_Msk (0x3FFFFUL << CAN_TI2R_EXID_Pos) /*!< 0x001FFFF8 */ 2168 #define CAN_TI2R_EXID CAN_TI2R_EXID_Msk /*!<Extended identifier */ 2169 #define CAN_TI2R_STID_Pos (21U) 2170 #define CAN_TI2R_STID_Msk (0x7FFUL << CAN_TI2R_STID_Pos) /*!< 0xFFE00000 */ 2171 #define CAN_TI2R_STID CAN_TI2R_STID_Msk /*!<Standard Identifier or Extended Identifier */ 2172 2173 /******************* Bit definition for CAN_TDT2R register ******************/ 2174 #define CAN_TDT2R_DLC_Pos (0U) 2175 #define CAN_TDT2R_DLC_Msk (0xFUL << CAN_TDT2R_DLC_Pos) /*!< 0x0000000F */ 2176 #define CAN_TDT2R_DLC CAN_TDT2R_DLC_Msk /*!<Data Length Code */ 2177 #define CAN_TDT2R_TGT_Pos (8U) 2178 #define CAN_TDT2R_TGT_Msk (0x1UL << CAN_TDT2R_TGT_Pos) /*!< 0x00000100 */ 2179 #define CAN_TDT2R_TGT CAN_TDT2R_TGT_Msk /*!<Transmit Global Time */ 2180 #define CAN_TDT2R_TIME_Pos (16U) 2181 #define CAN_TDT2R_TIME_Msk (0xFFFFUL << CAN_TDT2R_TIME_Pos) /*!< 0xFFFF0000 */ 2182 #define CAN_TDT2R_TIME CAN_TDT2R_TIME_Msk /*!<Message Time Stamp */ 2183 2184 /******************* Bit definition for CAN_TDL2R register ******************/ 2185 #define CAN_TDL2R_DATA0_Pos (0U) 2186 #define CAN_TDL2R_DATA0_Msk (0xFFUL << CAN_TDL2R_DATA0_Pos) /*!< 0x000000FF */ 2187 #define CAN_TDL2R_DATA0 CAN_TDL2R_DATA0_Msk /*!<Data byte 0 */ 2188 #define CAN_TDL2R_DATA1_Pos (8U) 2189 #define CAN_TDL2R_DATA1_Msk (0xFFUL << CAN_TDL2R_DATA1_Pos) /*!< 0x0000FF00 */ 2190 #define CAN_TDL2R_DATA1 CAN_TDL2R_DATA1_Msk /*!<Data byte 1 */ 2191 #define CAN_TDL2R_DATA2_Pos (16U) 2192 #define CAN_TDL2R_DATA2_Msk (0xFFUL << CAN_TDL2R_DATA2_Pos) /*!< 0x00FF0000 */ 2193 #define CAN_TDL2R_DATA2 CAN_TDL2R_DATA2_Msk /*!<Data byte 2 */ 2194 #define CAN_TDL2R_DATA3_Pos (24U) 2195 #define CAN_TDL2R_DATA3_Msk (0xFFUL << CAN_TDL2R_DATA3_Pos) /*!< 0xFF000000 */ 2196 #define CAN_TDL2R_DATA3 CAN_TDL2R_DATA3_Msk /*!<Data byte 3 */ 2197 2198 /******************* Bit definition for CAN_TDH2R register ******************/ 2199 #define CAN_TDH2R_DATA4_Pos (0U) 2200 #define CAN_TDH2R_DATA4_Msk (0xFFUL << CAN_TDH2R_DATA4_Pos) /*!< 0x000000FF */ 2201 #define CAN_TDH2R_DATA4 CAN_TDH2R_DATA4_Msk /*!<Data byte 4 */ 2202 #define CAN_TDH2R_DATA5_Pos (8U) 2203 #define CAN_TDH2R_DATA5_Msk (0xFFUL << CAN_TDH2R_DATA5_Pos) /*!< 0x0000FF00 */ 2204 #define CAN_TDH2R_DATA5 CAN_TDH2R_DATA5_Msk /*!<Data byte 5 */ 2205 #define CAN_TDH2R_DATA6_Pos (16U) 2206 #define CAN_TDH2R_DATA6_Msk (0xFFUL << CAN_TDH2R_DATA6_Pos) /*!< 0x00FF0000 */ 2207 #define CAN_TDH2R_DATA6 CAN_TDH2R_DATA6_Msk /*!<Data byte 6 */ 2208 #define CAN_TDH2R_DATA7_Pos (24U) 2209 #define CAN_TDH2R_DATA7_Msk (0xFFUL << CAN_TDH2R_DATA7_Pos) /*!< 0xFF000000 */ 2210 #define CAN_TDH2R_DATA7 CAN_TDH2R_DATA7_Msk /*!<Data byte 7 */ 2211 2212 /******************* Bit definition for CAN_RI0R register *******************/ 2213 #define CAN_RI0R_RTR_Pos (1U) 2214 #define CAN_RI0R_RTR_Msk (0x1UL << CAN_RI0R_RTR_Pos) /*!< 0x00000002 */ 2215 #define CAN_RI0R_RTR CAN_RI0R_RTR_Msk /*!<Remote Transmission Request */ 2216 #define CAN_RI0R_IDE_Pos (2U) 2217 #define CAN_RI0R_IDE_Msk (0x1UL << CAN_RI0R_IDE_Pos) /*!< 0x00000004 */ 2218 #define CAN_RI0R_IDE CAN_RI0R_IDE_Msk /*!<Identifier Extension */ 2219 #define CAN_RI0R_EXID_Pos (3U) 2220 #define CAN_RI0R_EXID_Msk (0x3FFFFUL << CAN_RI0R_EXID_Pos) /*!< 0x001FFFF8 */ 2221 #define CAN_RI0R_EXID CAN_RI0R_EXID_Msk /*!<Extended Identifier */ 2222 #define CAN_RI0R_STID_Pos (21U) 2223 #define CAN_RI0R_STID_Msk (0x7FFUL << CAN_RI0R_STID_Pos) /*!< 0xFFE00000 */ 2224 #define CAN_RI0R_STID CAN_RI0R_STID_Msk /*!<Standard Identifier or Extended Identifier */ 2225 2226 /******************* Bit definition for CAN_RDT0R register ******************/ 2227 #define CAN_RDT0R_DLC_Pos (0U) 2228 #define CAN_RDT0R_DLC_Msk (0xFUL << CAN_RDT0R_DLC_Pos) /*!< 0x0000000F */ 2229 #define CAN_RDT0R_DLC CAN_RDT0R_DLC_Msk /*!<Data Length Code */ 2230 #define CAN_RDT0R_FMI_Pos (8U) 2231 #define CAN_RDT0R_FMI_Msk (0xFFUL << CAN_RDT0R_FMI_Pos) /*!< 0x0000FF00 */ 2232 #define CAN_RDT0R_FMI CAN_RDT0R_FMI_Msk /*!<Filter Match Index */ 2233 #define CAN_RDT0R_TIME_Pos (16U) 2234 #define CAN_RDT0R_TIME_Msk (0xFFFFUL << CAN_RDT0R_TIME_Pos) /*!< 0xFFFF0000 */ 2235 #define CAN_RDT0R_TIME CAN_RDT0R_TIME_Msk /*!<Message Time Stamp */ 2236 2237 /******************* Bit definition for CAN_RDL0R register ******************/ 2238 #define CAN_RDL0R_DATA0_Pos (0U) 2239 #define CAN_RDL0R_DATA0_Msk (0xFFUL << CAN_RDL0R_DATA0_Pos) /*!< 0x000000FF */ 2240 #define CAN_RDL0R_DATA0 CAN_RDL0R_DATA0_Msk /*!<Data byte 0 */ 2241 #define CAN_RDL0R_DATA1_Pos (8U) 2242 #define CAN_RDL0R_DATA1_Msk (0xFFUL << CAN_RDL0R_DATA1_Pos) /*!< 0x0000FF00 */ 2243 #define CAN_RDL0R_DATA1 CAN_RDL0R_DATA1_Msk /*!<Data byte 1 */ 2244 #define CAN_RDL0R_DATA2_Pos (16U) 2245 #define CAN_RDL0R_DATA2_Msk (0xFFUL << CAN_RDL0R_DATA2_Pos) /*!< 0x00FF0000 */ 2246 #define CAN_RDL0R_DATA2 CAN_RDL0R_DATA2_Msk /*!<Data byte 2 */ 2247 #define CAN_RDL0R_DATA3_Pos (24U) 2248 #define CAN_RDL0R_DATA3_Msk (0xFFUL << CAN_RDL0R_DATA3_Pos) /*!< 0xFF000000 */ 2249 #define CAN_RDL0R_DATA3 CAN_RDL0R_DATA3_Msk /*!<Data byte 3 */ 2250 2251 /******************* Bit definition for CAN_RDH0R register ******************/ 2252 #define CAN_RDH0R_DATA4_Pos (0U) 2253 #define CAN_RDH0R_DATA4_Msk (0xFFUL << CAN_RDH0R_DATA4_Pos) /*!< 0x000000FF */ 2254 #define CAN_RDH0R_DATA4 CAN_RDH0R_DATA4_Msk /*!<Data byte 4 */ 2255 #define CAN_RDH0R_DATA5_Pos (8U) 2256 #define CAN_RDH0R_DATA5_Msk (0xFFUL << CAN_RDH0R_DATA5_Pos) /*!< 0x0000FF00 */ 2257 #define CAN_RDH0R_DATA5 CAN_RDH0R_DATA5_Msk /*!<Data byte 5 */ 2258 #define CAN_RDH0R_DATA6_Pos (16U) 2259 #define CAN_RDH0R_DATA6_Msk (0xFFUL << CAN_RDH0R_DATA6_Pos) /*!< 0x00FF0000 */ 2260 #define CAN_RDH0R_DATA6 CAN_RDH0R_DATA6_Msk /*!<Data byte 6 */ 2261 #define CAN_RDH0R_DATA7_Pos (24U) 2262 #define CAN_RDH0R_DATA7_Msk (0xFFUL << CAN_RDH0R_DATA7_Pos) /*!< 0xFF000000 */ 2263 #define CAN_RDH0R_DATA7 CAN_RDH0R_DATA7_Msk /*!<Data byte 7 */ 2264 2265 /******************* Bit definition for CAN_RI1R register *******************/ 2266 #define CAN_RI1R_RTR_Pos (1U) 2267 #define CAN_RI1R_RTR_Msk (0x1UL << CAN_RI1R_RTR_Pos) /*!< 0x00000002 */ 2268 #define CAN_RI1R_RTR CAN_RI1R_RTR_Msk /*!<Remote Transmission Request */ 2269 #define CAN_RI1R_IDE_Pos (2U) 2270 #define CAN_RI1R_IDE_Msk (0x1UL << CAN_RI1R_IDE_Pos) /*!< 0x00000004 */ 2271 #define CAN_RI1R_IDE CAN_RI1R_IDE_Msk /*!<Identifier Extension */ 2272 #define CAN_RI1R_EXID_Pos (3U) 2273 #define CAN_RI1R_EXID_Msk (0x3FFFFUL << CAN_RI1R_EXID_Pos) /*!< 0x001FFFF8 */ 2274 #define CAN_RI1R_EXID CAN_RI1R_EXID_Msk /*!<Extended identifier */ 2275 #define CAN_RI1R_STID_Pos (21U) 2276 #define CAN_RI1R_STID_Msk (0x7FFUL << CAN_RI1R_STID_Pos) /*!< 0xFFE00000 */ 2277 #define CAN_RI1R_STID CAN_RI1R_STID_Msk /*!<Standard Identifier or Extended Identifier */ 2278 2279 /******************* Bit definition for CAN_RDT1R register ******************/ 2280 #define CAN_RDT1R_DLC_Pos (0U) 2281 #define CAN_RDT1R_DLC_Msk (0xFUL << CAN_RDT1R_DLC_Pos) /*!< 0x0000000F */ 2282 #define CAN_RDT1R_DLC CAN_RDT1R_DLC_Msk /*!<Data Length Code */ 2283 #define CAN_RDT1R_FMI_Pos (8U) 2284 #define CAN_RDT1R_FMI_Msk (0xFFUL << CAN_RDT1R_FMI_Pos) /*!< 0x0000FF00 */ 2285 #define CAN_RDT1R_FMI CAN_RDT1R_FMI_Msk /*!<Filter Match Index */ 2286 #define CAN_RDT1R_TIME_Pos (16U) 2287 #define CAN_RDT1R_TIME_Msk (0xFFFFUL << CAN_RDT1R_TIME_Pos) /*!< 0xFFFF0000 */ 2288 #define CAN_RDT1R_TIME CAN_RDT1R_TIME_Msk /*!<Message Time Stamp */ 2289 2290 /******************* Bit definition for CAN_RDL1R register ******************/ 2291 #define CAN_RDL1R_DATA0_Pos (0U) 2292 #define CAN_RDL1R_DATA0_Msk (0xFFUL << CAN_RDL1R_DATA0_Pos) /*!< 0x000000FF */ 2293 #define CAN_RDL1R_DATA0 CAN_RDL1R_DATA0_Msk /*!<Data byte 0 */ 2294 #define CAN_RDL1R_DATA1_Pos (8U) 2295 #define CAN_RDL1R_DATA1_Msk (0xFFUL << CAN_RDL1R_DATA1_Pos) /*!< 0x0000FF00 */ 2296 #define CAN_RDL1R_DATA1 CAN_RDL1R_DATA1_Msk /*!<Data byte 1 */ 2297 #define CAN_RDL1R_DATA2_Pos (16U) 2298 #define CAN_RDL1R_DATA2_Msk (0xFFUL << CAN_RDL1R_DATA2_Pos) /*!< 0x00FF0000 */ 2299 #define CAN_RDL1R_DATA2 CAN_RDL1R_DATA2_Msk /*!<Data byte 2 */ 2300 #define CAN_RDL1R_DATA3_Pos (24U) 2301 #define CAN_RDL1R_DATA3_Msk (0xFFUL << CAN_RDL1R_DATA3_Pos) /*!< 0xFF000000 */ 2302 #define CAN_RDL1R_DATA3 CAN_RDL1R_DATA3_Msk /*!<Data byte 3 */ 2303 2304 /******************* Bit definition for CAN_RDH1R register ******************/ 2305 #define CAN_RDH1R_DATA4_Pos (0U) 2306 #define CAN_RDH1R_DATA4_Msk (0xFFUL << CAN_RDH1R_DATA4_Pos) /*!< 0x000000FF */ 2307 #define CAN_RDH1R_DATA4 CAN_RDH1R_DATA4_Msk /*!<Data byte 4 */ 2308 #define CAN_RDH1R_DATA5_Pos (8U) 2309 #define CAN_RDH1R_DATA5_Msk (0xFFUL << CAN_RDH1R_DATA5_Pos) /*!< 0x0000FF00 */ 2310 #define CAN_RDH1R_DATA5 CAN_RDH1R_DATA5_Msk /*!<Data byte 5 */ 2311 #define CAN_RDH1R_DATA6_Pos (16U) 2312 #define CAN_RDH1R_DATA6_Msk (0xFFUL << CAN_RDH1R_DATA6_Pos) /*!< 0x00FF0000 */ 2313 #define CAN_RDH1R_DATA6 CAN_RDH1R_DATA6_Msk /*!<Data byte 6 */ 2314 #define CAN_RDH1R_DATA7_Pos (24U) 2315 #define CAN_RDH1R_DATA7_Msk (0xFFUL << CAN_RDH1R_DATA7_Pos) /*!< 0xFF000000 */ 2316 #define CAN_RDH1R_DATA7 CAN_RDH1R_DATA7_Msk /*!<Data byte 7 */ 2317 2318 /*!<CAN filter registers */ 2319 /******************* Bit definition for CAN_FMR register ********************/ 2320 #define CAN_FMR_FINIT ((uint8_t)0x01U) /*!<Filter Init Mode */ 2321 2322 /******************* Bit definition for CAN_FM1R register *******************/ 2323 #define CAN_FM1R_FBM_Pos (0U) 2324 #define CAN_FM1R_FBM_Msk (0x3FFFUL << CAN_FM1R_FBM_Pos) /*!< 0x00003FFF */ 2325 #define CAN_FM1R_FBM CAN_FM1R_FBM_Msk /*!<Filter Mode */ 2326 #define CAN_FM1R_FBM0_Pos (0U) 2327 #define CAN_FM1R_FBM0_Msk (0x1UL << CAN_FM1R_FBM0_Pos) /*!< 0x00000001 */ 2328 #define CAN_FM1R_FBM0 CAN_FM1R_FBM0_Msk /*!<Filter Init Mode bit 0 */ 2329 #define CAN_FM1R_FBM1_Pos (1U) 2330 #define CAN_FM1R_FBM1_Msk (0x1UL << CAN_FM1R_FBM1_Pos) /*!< 0x00000002 */ 2331 #define CAN_FM1R_FBM1 CAN_FM1R_FBM1_Msk /*!<Filter Init Mode bit 1 */ 2332 #define CAN_FM1R_FBM2_Pos (2U) 2333 #define CAN_FM1R_FBM2_Msk (0x1UL << CAN_FM1R_FBM2_Pos) /*!< 0x00000004 */ 2334 #define CAN_FM1R_FBM2 CAN_FM1R_FBM2_Msk /*!<Filter Init Mode bit 2 */ 2335 #define CAN_FM1R_FBM3_Pos (3U) 2336 #define CAN_FM1R_FBM3_Msk (0x1UL << CAN_FM1R_FBM3_Pos) /*!< 0x00000008 */ 2337 #define CAN_FM1R_FBM3 CAN_FM1R_FBM3_Msk /*!<Filter Init Mode bit 3 */ 2338 #define CAN_FM1R_FBM4_Pos (4U) 2339 #define CAN_FM1R_FBM4_Msk (0x1UL << CAN_FM1R_FBM4_Pos) /*!< 0x00000010 */ 2340 #define CAN_FM1R_FBM4 CAN_FM1R_FBM4_Msk /*!<Filter Init Mode bit 4 */ 2341 #define CAN_FM1R_FBM5_Pos (5U) 2342 #define CAN_FM1R_FBM5_Msk (0x1UL << CAN_FM1R_FBM5_Pos) /*!< 0x00000020 */ 2343 #define CAN_FM1R_FBM5 CAN_FM1R_FBM5_Msk /*!<Filter Init Mode bit 5 */ 2344 #define CAN_FM1R_FBM6_Pos (6U) 2345 #define CAN_FM1R_FBM6_Msk (0x1UL << CAN_FM1R_FBM6_Pos) /*!< 0x00000040 */ 2346 #define CAN_FM1R_FBM6 CAN_FM1R_FBM6_Msk /*!<Filter Init Mode bit 6 */ 2347 #define CAN_FM1R_FBM7_Pos (7U) 2348 #define CAN_FM1R_FBM7_Msk (0x1UL << CAN_FM1R_FBM7_Pos) /*!< 0x00000080 */ 2349 #define CAN_FM1R_FBM7 CAN_FM1R_FBM7_Msk /*!<Filter Init Mode bit 7 */ 2350 #define CAN_FM1R_FBM8_Pos (8U) 2351 #define CAN_FM1R_FBM8_Msk (0x1UL << CAN_FM1R_FBM8_Pos) /*!< 0x00000100 */ 2352 #define CAN_FM1R_FBM8 CAN_FM1R_FBM8_Msk /*!<Filter Init Mode bit 8 */ 2353 #define CAN_FM1R_FBM9_Pos (9U) 2354 #define CAN_FM1R_FBM9_Msk (0x1UL << CAN_FM1R_FBM9_Pos) /*!< 0x00000200 */ 2355 #define CAN_FM1R_FBM9 CAN_FM1R_FBM9_Msk /*!<Filter Init Mode bit 9 */ 2356 #define CAN_FM1R_FBM10_Pos (10U) 2357 #define CAN_FM1R_FBM10_Msk (0x1UL << CAN_FM1R_FBM10_Pos) /*!< 0x00000400 */ 2358 #define CAN_FM1R_FBM10 CAN_FM1R_FBM10_Msk /*!<Filter Init Mode bit 10 */ 2359 #define CAN_FM1R_FBM11_Pos (11U) 2360 #define CAN_FM1R_FBM11_Msk (0x1UL << CAN_FM1R_FBM11_Pos) /*!< 0x00000800 */ 2361 #define CAN_FM1R_FBM11 CAN_FM1R_FBM11_Msk /*!<Filter Init Mode bit 11 */ 2362 #define CAN_FM1R_FBM12_Pos (12U) 2363 #define CAN_FM1R_FBM12_Msk (0x1UL << CAN_FM1R_FBM12_Pos) /*!< 0x00001000 */ 2364 #define CAN_FM1R_FBM12 CAN_FM1R_FBM12_Msk /*!<Filter Init Mode bit 12 */ 2365 #define CAN_FM1R_FBM13_Pos (13U) 2366 #define CAN_FM1R_FBM13_Msk (0x1UL << CAN_FM1R_FBM13_Pos) /*!< 0x00002000 */ 2367 #define CAN_FM1R_FBM13 CAN_FM1R_FBM13_Msk /*!<Filter Init Mode bit 13 */ 2368 2369 /******************* Bit definition for CAN_FS1R register *******************/ 2370 #define CAN_FS1R_FSC_Pos (0U) 2371 #define CAN_FS1R_FSC_Msk (0x3FFFUL << CAN_FS1R_FSC_Pos) /*!< 0x00003FFF */ 2372 #define CAN_FS1R_FSC CAN_FS1R_FSC_Msk /*!<Filter Scale Configuration */ 2373 #define CAN_FS1R_FSC0_Pos (0U) 2374 #define CAN_FS1R_FSC0_Msk (0x1UL << CAN_FS1R_FSC0_Pos) /*!< 0x00000001 */ 2375 #define CAN_FS1R_FSC0 CAN_FS1R_FSC0_Msk /*!<Filter Scale Configuration bit 0 */ 2376 #define CAN_FS1R_FSC1_Pos (1U) 2377 #define CAN_FS1R_FSC1_Msk (0x1UL << CAN_FS1R_FSC1_Pos) /*!< 0x00000002 */ 2378 #define CAN_FS1R_FSC1 CAN_FS1R_FSC1_Msk /*!<Filter Scale Configuration bit 1 */ 2379 #define CAN_FS1R_FSC2_Pos (2U) 2380 #define CAN_FS1R_FSC2_Msk (0x1UL << CAN_FS1R_FSC2_Pos) /*!< 0x00000004 */ 2381 #define CAN_FS1R_FSC2 CAN_FS1R_FSC2_Msk /*!<Filter Scale Configuration bit 2 */ 2382 #define CAN_FS1R_FSC3_Pos (3U) 2383 #define CAN_FS1R_FSC3_Msk (0x1UL << CAN_FS1R_FSC3_Pos) /*!< 0x00000008 */ 2384 #define CAN_FS1R_FSC3 CAN_FS1R_FSC3_Msk /*!<Filter Scale Configuration bit 3 */ 2385 #define CAN_FS1R_FSC4_Pos (4U) 2386 #define CAN_FS1R_FSC4_Msk (0x1UL << CAN_FS1R_FSC4_Pos) /*!< 0x00000010 */ 2387 #define CAN_FS1R_FSC4 CAN_FS1R_FSC4_Msk /*!<Filter Scale Configuration bit 4 */ 2388 #define CAN_FS1R_FSC5_Pos (5U) 2389 #define CAN_FS1R_FSC5_Msk (0x1UL << CAN_FS1R_FSC5_Pos) /*!< 0x00000020 */ 2390 #define CAN_FS1R_FSC5 CAN_FS1R_FSC5_Msk /*!<Filter Scale Configuration bit 5 */ 2391 #define CAN_FS1R_FSC6_Pos (6U) 2392 #define CAN_FS1R_FSC6_Msk (0x1UL << CAN_FS1R_FSC6_Pos) /*!< 0x00000040 */ 2393 #define CAN_FS1R_FSC6 CAN_FS1R_FSC6_Msk /*!<Filter Scale Configuration bit 6 */ 2394 #define CAN_FS1R_FSC7_Pos (7U) 2395 #define CAN_FS1R_FSC7_Msk (0x1UL << CAN_FS1R_FSC7_Pos) /*!< 0x00000080 */ 2396 #define CAN_FS1R_FSC7 CAN_FS1R_FSC7_Msk /*!<Filter Scale Configuration bit 7 */ 2397 #define CAN_FS1R_FSC8_Pos (8U) 2398 #define CAN_FS1R_FSC8_Msk (0x1UL << CAN_FS1R_FSC8_Pos) /*!< 0x00000100 */ 2399 #define CAN_FS1R_FSC8 CAN_FS1R_FSC8_Msk /*!<Filter Scale Configuration bit 8 */ 2400 #define CAN_FS1R_FSC9_Pos (9U) 2401 #define CAN_FS1R_FSC9_Msk (0x1UL << CAN_FS1R_FSC9_Pos) /*!< 0x00000200 */ 2402 #define CAN_FS1R_FSC9 CAN_FS1R_FSC9_Msk /*!<Filter Scale Configuration bit 9 */ 2403 #define CAN_FS1R_FSC10_Pos (10U) 2404 #define CAN_FS1R_FSC10_Msk (0x1UL << CAN_FS1R_FSC10_Pos) /*!< 0x00000400 */ 2405 #define CAN_FS1R_FSC10 CAN_FS1R_FSC10_Msk /*!<Filter Scale Configuration bit 10 */ 2406 #define CAN_FS1R_FSC11_Pos (11U) 2407 #define CAN_FS1R_FSC11_Msk (0x1UL << CAN_FS1R_FSC11_Pos) /*!< 0x00000800 */ 2408 #define CAN_FS1R_FSC11 CAN_FS1R_FSC11_Msk /*!<Filter Scale Configuration bit 11 */ 2409 #define CAN_FS1R_FSC12_Pos (12U) 2410 #define CAN_FS1R_FSC12_Msk (0x1UL << CAN_FS1R_FSC12_Pos) /*!< 0x00001000 */ 2411 #define CAN_FS1R_FSC12 CAN_FS1R_FSC12_Msk /*!<Filter Scale Configuration bit 12 */ 2412 #define CAN_FS1R_FSC13_Pos (13U) 2413 #define CAN_FS1R_FSC13_Msk (0x1UL << CAN_FS1R_FSC13_Pos) /*!< 0x00002000 */ 2414 #define CAN_FS1R_FSC13 CAN_FS1R_FSC13_Msk /*!<Filter Scale Configuration bit 13 */ 2415 2416 /****************** Bit definition for CAN_FFA1R register *******************/ 2417 #define CAN_FFA1R_FFA_Pos (0U) 2418 #define CAN_FFA1R_FFA_Msk (0x3FFFUL << CAN_FFA1R_FFA_Pos) /*!< 0x00003FFF */ 2419 #define CAN_FFA1R_FFA CAN_FFA1R_FFA_Msk /*!<Filter FIFO Assignment */ 2420 #define CAN_FFA1R_FFA0_Pos (0U) 2421 #define CAN_FFA1R_FFA0_Msk (0x1UL << CAN_FFA1R_FFA0_Pos) /*!< 0x00000001 */ 2422 #define CAN_FFA1R_FFA0 CAN_FFA1R_FFA0_Msk /*!<Filter FIFO Assignment for Filter 0 */ 2423 #define CAN_FFA1R_FFA1_Pos (1U) 2424 #define CAN_FFA1R_FFA1_Msk (0x1UL << CAN_FFA1R_FFA1_Pos) /*!< 0x00000002 */ 2425 #define CAN_FFA1R_FFA1 CAN_FFA1R_FFA1_Msk /*!<Filter FIFO Assignment for Filter 1 */ 2426 #define CAN_FFA1R_FFA2_Pos (2U) 2427 #define CAN_FFA1R_FFA2_Msk (0x1UL << CAN_FFA1R_FFA2_Pos) /*!< 0x00000004 */ 2428 #define CAN_FFA1R_FFA2 CAN_FFA1R_FFA2_Msk /*!<Filter FIFO Assignment for Filter 2 */ 2429 #define CAN_FFA1R_FFA3_Pos (3U) 2430 #define CAN_FFA1R_FFA3_Msk (0x1UL << CAN_FFA1R_FFA3_Pos) /*!< 0x00000008 */ 2431 #define CAN_FFA1R_FFA3 CAN_FFA1R_FFA3_Msk /*!<Filter FIFO Assignment for Filter 3 */ 2432 #define CAN_FFA1R_FFA4_Pos (4U) 2433 #define CAN_FFA1R_FFA4_Msk (0x1UL << CAN_FFA1R_FFA4_Pos) /*!< 0x00000010 */ 2434 #define CAN_FFA1R_FFA4 CAN_FFA1R_FFA4_Msk /*!<Filter FIFO Assignment for Filter 4 */ 2435 #define CAN_FFA1R_FFA5_Pos (5U) 2436 #define CAN_FFA1R_FFA5_Msk (0x1UL << CAN_FFA1R_FFA5_Pos) /*!< 0x00000020 */ 2437 #define CAN_FFA1R_FFA5 CAN_FFA1R_FFA5_Msk /*!<Filter FIFO Assignment for Filter 5 */ 2438 #define CAN_FFA1R_FFA6_Pos (6U) 2439 #define CAN_FFA1R_FFA6_Msk (0x1UL << CAN_FFA1R_FFA6_Pos) /*!< 0x00000040 */ 2440 #define CAN_FFA1R_FFA6 CAN_FFA1R_FFA6_Msk /*!<Filter FIFO Assignment for Filter 6 */ 2441 #define CAN_FFA1R_FFA7_Pos (7U) 2442 #define CAN_FFA1R_FFA7_Msk (0x1UL << CAN_FFA1R_FFA7_Pos) /*!< 0x00000080 */ 2443 #define CAN_FFA1R_FFA7 CAN_FFA1R_FFA7_Msk /*!<Filter FIFO Assignment for Filter 7 */ 2444 #define CAN_FFA1R_FFA8_Pos (8U) 2445 #define CAN_FFA1R_FFA8_Msk (0x1UL << CAN_FFA1R_FFA8_Pos) /*!< 0x00000100 */ 2446 #define CAN_FFA1R_FFA8 CAN_FFA1R_FFA8_Msk /*!<Filter FIFO Assignment for Filter 8 */ 2447 #define CAN_FFA1R_FFA9_Pos (9U) 2448 #define CAN_FFA1R_FFA9_Msk (0x1UL << CAN_FFA1R_FFA9_Pos) /*!< 0x00000200 */ 2449 #define CAN_FFA1R_FFA9 CAN_FFA1R_FFA9_Msk /*!<Filter FIFO Assignment for Filter 9 */ 2450 #define CAN_FFA1R_FFA10_Pos (10U) 2451 #define CAN_FFA1R_FFA10_Msk (0x1UL << CAN_FFA1R_FFA10_Pos) /*!< 0x00000400 */ 2452 #define CAN_FFA1R_FFA10 CAN_FFA1R_FFA10_Msk /*!<Filter FIFO Assignment for Filter 10 */ 2453 #define CAN_FFA1R_FFA11_Pos (11U) 2454 #define CAN_FFA1R_FFA11_Msk (0x1UL << CAN_FFA1R_FFA11_Pos) /*!< 0x00000800 */ 2455 #define CAN_FFA1R_FFA11 CAN_FFA1R_FFA11_Msk /*!<Filter FIFO Assignment for Filter 11 */ 2456 #define CAN_FFA1R_FFA12_Pos (12U) 2457 #define CAN_FFA1R_FFA12_Msk (0x1UL << CAN_FFA1R_FFA12_Pos) /*!< 0x00001000 */ 2458 #define CAN_FFA1R_FFA12 CAN_FFA1R_FFA12_Msk /*!<Filter FIFO Assignment for Filter 12 */ 2459 #define CAN_FFA1R_FFA13_Pos (13U) 2460 #define CAN_FFA1R_FFA13_Msk (0x1UL << CAN_FFA1R_FFA13_Pos) /*!< 0x00002000 */ 2461 #define CAN_FFA1R_FFA13 CAN_FFA1R_FFA13_Msk /*!<Filter FIFO Assignment for Filter 13 */ 2462 2463 /******************* Bit definition for CAN_FA1R register *******************/ 2464 #define CAN_FA1R_FACT_Pos (0U) 2465 #define CAN_FA1R_FACT_Msk (0x3FFFUL << CAN_FA1R_FACT_Pos) /*!< 0x00003FFF */ 2466 #define CAN_FA1R_FACT CAN_FA1R_FACT_Msk /*!<Filter Active */ 2467 #define CAN_FA1R_FACT0_Pos (0U) 2468 #define CAN_FA1R_FACT0_Msk (0x1UL << CAN_FA1R_FACT0_Pos) /*!< 0x00000001 */ 2469 #define CAN_FA1R_FACT0 CAN_FA1R_FACT0_Msk /*!<Filter 0 Active */ 2470 #define CAN_FA1R_FACT1_Pos (1U) 2471 #define CAN_FA1R_FACT1_Msk (0x1UL << CAN_FA1R_FACT1_Pos) /*!< 0x00000002 */ 2472 #define CAN_FA1R_FACT1 CAN_FA1R_FACT1_Msk /*!<Filter 1 Active */ 2473 #define CAN_FA1R_FACT2_Pos (2U) 2474 #define CAN_FA1R_FACT2_Msk (0x1UL << CAN_FA1R_FACT2_Pos) /*!< 0x00000004 */ 2475 #define CAN_FA1R_FACT2 CAN_FA1R_FACT2_Msk /*!<Filter 2 Active */ 2476 #define CAN_FA1R_FACT3_Pos (3U) 2477 #define CAN_FA1R_FACT3_Msk (0x1UL << CAN_FA1R_FACT3_Pos) /*!< 0x00000008 */ 2478 #define CAN_FA1R_FACT3 CAN_FA1R_FACT3_Msk /*!<Filter 3 Active */ 2479 #define CAN_FA1R_FACT4_Pos (4U) 2480 #define CAN_FA1R_FACT4_Msk (0x1UL << CAN_FA1R_FACT4_Pos) /*!< 0x00000010 */ 2481 #define CAN_FA1R_FACT4 CAN_FA1R_FACT4_Msk /*!<Filter 4 Active */ 2482 #define CAN_FA1R_FACT5_Pos (5U) 2483 #define CAN_FA1R_FACT5_Msk (0x1UL << CAN_FA1R_FACT5_Pos) /*!< 0x00000020 */ 2484 #define CAN_FA1R_FACT5 CAN_FA1R_FACT5_Msk /*!<Filter 5 Active */ 2485 #define CAN_FA1R_FACT6_Pos (6U) 2486 #define CAN_FA1R_FACT6_Msk (0x1UL << CAN_FA1R_FACT6_Pos) /*!< 0x00000040 */ 2487 #define CAN_FA1R_FACT6 CAN_FA1R_FACT6_Msk /*!<Filter 6 Active */ 2488 #define CAN_FA1R_FACT7_Pos (7U) 2489 #define CAN_FA1R_FACT7_Msk (0x1UL << CAN_FA1R_FACT7_Pos) /*!< 0x00000080 */ 2490 #define CAN_FA1R_FACT7 CAN_FA1R_FACT7_Msk /*!<Filter 7 Active */ 2491 #define CAN_FA1R_FACT8_Pos (8U) 2492 #define CAN_FA1R_FACT8_Msk (0x1UL << CAN_FA1R_FACT8_Pos) /*!< 0x00000100 */ 2493 #define CAN_FA1R_FACT8 CAN_FA1R_FACT8_Msk /*!<Filter 8 Active */ 2494 #define CAN_FA1R_FACT9_Pos (9U) 2495 #define CAN_FA1R_FACT9_Msk (0x1UL << CAN_FA1R_FACT9_Pos) /*!< 0x00000200 */ 2496 #define CAN_FA1R_FACT9 CAN_FA1R_FACT9_Msk /*!<Filter 9 Active */ 2497 #define CAN_FA1R_FACT10_Pos (10U) 2498 #define CAN_FA1R_FACT10_Msk (0x1UL << CAN_FA1R_FACT10_Pos) /*!< 0x00000400 */ 2499 #define CAN_FA1R_FACT10 CAN_FA1R_FACT10_Msk /*!<Filter 10 Active */ 2500 #define CAN_FA1R_FACT11_Pos (11U) 2501 #define CAN_FA1R_FACT11_Msk (0x1UL << CAN_FA1R_FACT11_Pos) /*!< 0x00000800 */ 2502 #define CAN_FA1R_FACT11 CAN_FA1R_FACT11_Msk /*!<Filter 11 Active */ 2503 #define CAN_FA1R_FACT12_Pos (12U) 2504 #define CAN_FA1R_FACT12_Msk (0x1UL << CAN_FA1R_FACT12_Pos) /*!< 0x00001000 */ 2505 #define CAN_FA1R_FACT12 CAN_FA1R_FACT12_Msk /*!<Filter 12 Active */ 2506 #define CAN_FA1R_FACT13_Pos (13U) 2507 #define CAN_FA1R_FACT13_Msk (0x1UL << CAN_FA1R_FACT13_Pos) /*!< 0x00002000 */ 2508 #define CAN_FA1R_FACT13 CAN_FA1R_FACT13_Msk /*!<Filter 13 Active */ 2509 2510 /******************* Bit definition for CAN_F0R1 register *******************/ 2511 #define CAN_F0R1_FB0_Pos (0U) 2512 #define CAN_F0R1_FB0_Msk (0x1UL << CAN_F0R1_FB0_Pos) /*!< 0x00000001 */ 2513 #define CAN_F0R1_FB0 CAN_F0R1_FB0_Msk /*!<Filter bit 0 */ 2514 #define CAN_F0R1_FB1_Pos (1U) 2515 #define CAN_F0R1_FB1_Msk (0x1UL << CAN_F0R1_FB1_Pos) /*!< 0x00000002 */ 2516 #define CAN_F0R1_FB1 CAN_F0R1_FB1_Msk /*!<Filter bit 1 */ 2517 #define CAN_F0R1_FB2_Pos (2U) 2518 #define CAN_F0R1_FB2_Msk (0x1UL << CAN_F0R1_FB2_Pos) /*!< 0x00000004 */ 2519 #define CAN_F0R1_FB2 CAN_F0R1_FB2_Msk /*!<Filter bit 2 */ 2520 #define CAN_F0R1_FB3_Pos (3U) 2521 #define CAN_F0R1_FB3_Msk (0x1UL << CAN_F0R1_FB3_Pos) /*!< 0x00000008 */ 2522 #define CAN_F0R1_FB3 CAN_F0R1_FB3_Msk /*!<Filter bit 3 */ 2523 #define CAN_F0R1_FB4_Pos (4U) 2524 #define CAN_F0R1_FB4_Msk (0x1UL << CAN_F0R1_FB4_Pos) /*!< 0x00000010 */ 2525 #define CAN_F0R1_FB4 CAN_F0R1_FB4_Msk /*!<Filter bit 4 */ 2526 #define CAN_F0R1_FB5_Pos (5U) 2527 #define CAN_F0R1_FB5_Msk (0x1UL << CAN_F0R1_FB5_Pos) /*!< 0x00000020 */ 2528 #define CAN_F0R1_FB5 CAN_F0R1_FB5_Msk /*!<Filter bit 5 */ 2529 #define CAN_F0R1_FB6_Pos (6U) 2530 #define CAN_F0R1_FB6_Msk (0x1UL << CAN_F0R1_FB6_Pos) /*!< 0x00000040 */ 2531 #define CAN_F0R1_FB6 CAN_F0R1_FB6_Msk /*!<Filter bit 6 */ 2532 #define CAN_F0R1_FB7_Pos (7U) 2533 #define CAN_F0R1_FB7_Msk (0x1UL << CAN_F0R1_FB7_Pos) /*!< 0x00000080 */ 2534 #define CAN_F0R1_FB7 CAN_F0R1_FB7_Msk /*!<Filter bit 7 */ 2535 #define CAN_F0R1_FB8_Pos (8U) 2536 #define CAN_F0R1_FB8_Msk (0x1UL << CAN_F0R1_FB8_Pos) /*!< 0x00000100 */ 2537 #define CAN_F0R1_FB8 CAN_F0R1_FB8_Msk /*!<Filter bit 8 */ 2538 #define CAN_F0R1_FB9_Pos (9U) 2539 #define CAN_F0R1_FB9_Msk (0x1UL << CAN_F0R1_FB9_Pos) /*!< 0x00000200 */ 2540 #define CAN_F0R1_FB9 CAN_F0R1_FB9_Msk /*!<Filter bit 9 */ 2541 #define CAN_F0R1_FB10_Pos (10U) 2542 #define CAN_F0R1_FB10_Msk (0x1UL << CAN_F0R1_FB10_Pos) /*!< 0x00000400 */ 2543 #define CAN_F0R1_FB10 CAN_F0R1_FB10_Msk /*!<Filter bit 10 */ 2544 #define CAN_F0R1_FB11_Pos (11U) 2545 #define CAN_F0R1_FB11_Msk (0x1UL << CAN_F0R1_FB11_Pos) /*!< 0x00000800 */ 2546 #define CAN_F0R1_FB11 CAN_F0R1_FB11_Msk /*!<Filter bit 11 */ 2547 #define CAN_F0R1_FB12_Pos (12U) 2548 #define CAN_F0R1_FB12_Msk (0x1UL << CAN_F0R1_FB12_Pos) /*!< 0x00001000 */ 2549 #define CAN_F0R1_FB12 CAN_F0R1_FB12_Msk /*!<Filter bit 12 */ 2550 #define CAN_F0R1_FB13_Pos (13U) 2551 #define CAN_F0R1_FB13_Msk (0x1UL << CAN_F0R1_FB13_Pos) /*!< 0x00002000 */ 2552 #define CAN_F0R1_FB13 CAN_F0R1_FB13_Msk /*!<Filter bit 13 */ 2553 #define CAN_F0R1_FB14_Pos (14U) 2554 #define CAN_F0R1_FB14_Msk (0x1UL << CAN_F0R1_FB14_Pos) /*!< 0x00004000 */ 2555 #define CAN_F0R1_FB14 CAN_F0R1_FB14_Msk /*!<Filter bit 14 */ 2556 #define CAN_F0R1_FB15_Pos (15U) 2557 #define CAN_F0R1_FB15_Msk (0x1UL << CAN_F0R1_FB15_Pos) /*!< 0x00008000 */ 2558 #define CAN_F0R1_FB15 CAN_F0R1_FB15_Msk /*!<Filter bit 15 */ 2559 #define CAN_F0R1_FB16_Pos (16U) 2560 #define CAN_F0R1_FB16_Msk (0x1UL << CAN_F0R1_FB16_Pos) /*!< 0x00010000 */ 2561 #define CAN_F0R1_FB16 CAN_F0R1_FB16_Msk /*!<Filter bit 16 */ 2562 #define CAN_F0R1_FB17_Pos (17U) 2563 #define CAN_F0R1_FB17_Msk (0x1UL << CAN_F0R1_FB17_Pos) /*!< 0x00020000 */ 2564 #define CAN_F0R1_FB17 CAN_F0R1_FB17_Msk /*!<Filter bit 17 */ 2565 #define CAN_F0R1_FB18_Pos (18U) 2566 #define CAN_F0R1_FB18_Msk (0x1UL << CAN_F0R1_FB18_Pos) /*!< 0x00040000 */ 2567 #define CAN_F0R1_FB18 CAN_F0R1_FB18_Msk /*!<Filter bit 18 */ 2568 #define CAN_F0R1_FB19_Pos (19U) 2569 #define CAN_F0R1_FB19_Msk (0x1UL << CAN_F0R1_FB19_Pos) /*!< 0x00080000 */ 2570 #define CAN_F0R1_FB19 CAN_F0R1_FB19_Msk /*!<Filter bit 19 */ 2571 #define CAN_F0R1_FB20_Pos (20U) 2572 #define CAN_F0R1_FB20_Msk (0x1UL << CAN_F0R1_FB20_Pos) /*!< 0x00100000 */ 2573 #define CAN_F0R1_FB20 CAN_F0R1_FB20_Msk /*!<Filter bit 20 */ 2574 #define CAN_F0R1_FB21_Pos (21U) 2575 #define CAN_F0R1_FB21_Msk (0x1UL << CAN_F0R1_FB21_Pos) /*!< 0x00200000 */ 2576 #define CAN_F0R1_FB21 CAN_F0R1_FB21_Msk /*!<Filter bit 21 */ 2577 #define CAN_F0R1_FB22_Pos (22U) 2578 #define CAN_F0R1_FB22_Msk (0x1UL << CAN_F0R1_FB22_Pos) /*!< 0x00400000 */ 2579 #define CAN_F0R1_FB22 CAN_F0R1_FB22_Msk /*!<Filter bit 22 */ 2580 #define CAN_F0R1_FB23_Pos (23U) 2581 #define CAN_F0R1_FB23_Msk (0x1UL << CAN_F0R1_FB23_Pos) /*!< 0x00800000 */ 2582 #define CAN_F0R1_FB23 CAN_F0R1_FB23_Msk /*!<Filter bit 23 */ 2583 #define CAN_F0R1_FB24_Pos (24U) 2584 #define CAN_F0R1_FB24_Msk (0x1UL << CAN_F0R1_FB24_Pos) /*!< 0x01000000 */ 2585 #define CAN_F0R1_FB24 CAN_F0R1_FB24_Msk /*!<Filter bit 24 */ 2586 #define CAN_F0R1_FB25_Pos (25U) 2587 #define CAN_F0R1_FB25_Msk (0x1UL << CAN_F0R1_FB25_Pos) /*!< 0x02000000 */ 2588 #define CAN_F0R1_FB25 CAN_F0R1_FB25_Msk /*!<Filter bit 25 */ 2589 #define CAN_F0R1_FB26_Pos (26U) 2590 #define CAN_F0R1_FB26_Msk (0x1UL << CAN_F0R1_FB26_Pos) /*!< 0x04000000 */ 2591 #define CAN_F0R1_FB26 CAN_F0R1_FB26_Msk /*!<Filter bit 26 */ 2592 #define CAN_F0R1_FB27_Pos (27U) 2593 #define CAN_F0R1_FB27_Msk (0x1UL << CAN_F0R1_FB27_Pos) /*!< 0x08000000 */ 2594 #define CAN_F0R1_FB27 CAN_F0R1_FB27_Msk /*!<Filter bit 27 */ 2595 #define CAN_F0R1_FB28_Pos (28U) 2596 #define CAN_F0R1_FB28_Msk (0x1UL << CAN_F0R1_FB28_Pos) /*!< 0x10000000 */ 2597 #define CAN_F0R1_FB28 CAN_F0R1_FB28_Msk /*!<Filter bit 28 */ 2598 #define CAN_F0R1_FB29_Pos (29U) 2599 #define CAN_F0R1_FB29_Msk (0x1UL << CAN_F0R1_FB29_Pos) /*!< 0x20000000 */ 2600 #define CAN_F0R1_FB29 CAN_F0R1_FB29_Msk /*!<Filter bit 29 */ 2601 #define CAN_F0R1_FB30_Pos (30U) 2602 #define CAN_F0R1_FB30_Msk (0x1UL << CAN_F0R1_FB30_Pos) /*!< 0x40000000 */ 2603 #define CAN_F0R1_FB30 CAN_F0R1_FB30_Msk /*!<Filter bit 30 */ 2604 #define CAN_F0R1_FB31_Pos (31U) 2605 #define CAN_F0R1_FB31_Msk (0x1UL << CAN_F0R1_FB31_Pos) /*!< 0x80000000 */ 2606 #define CAN_F0R1_FB31 CAN_F0R1_FB31_Msk /*!<Filter bit 31 */ 2607 2608 /******************* Bit definition for CAN_F1R1 register *******************/ 2609 #define CAN_F1R1_FB0_Pos (0U) 2610 #define CAN_F1R1_FB0_Msk (0x1UL << CAN_F1R1_FB0_Pos) /*!< 0x00000001 */ 2611 #define CAN_F1R1_FB0 CAN_F1R1_FB0_Msk /*!<Filter bit 0 */ 2612 #define CAN_F1R1_FB1_Pos (1U) 2613 #define CAN_F1R1_FB1_Msk (0x1UL << CAN_F1R1_FB1_Pos) /*!< 0x00000002 */ 2614 #define CAN_F1R1_FB1 CAN_F1R1_FB1_Msk /*!<Filter bit 1 */ 2615 #define CAN_F1R1_FB2_Pos (2U) 2616 #define CAN_F1R1_FB2_Msk (0x1UL << CAN_F1R1_FB2_Pos) /*!< 0x00000004 */ 2617 #define CAN_F1R1_FB2 CAN_F1R1_FB2_Msk /*!<Filter bit 2 */ 2618 #define CAN_F1R1_FB3_Pos (3U) 2619 #define CAN_F1R1_FB3_Msk (0x1UL << CAN_F1R1_FB3_Pos) /*!< 0x00000008 */ 2620 #define CAN_F1R1_FB3 CAN_F1R1_FB3_Msk /*!<Filter bit 3 */ 2621 #define CAN_F1R1_FB4_Pos (4U) 2622 #define CAN_F1R1_FB4_Msk (0x1UL << CAN_F1R1_FB4_Pos) /*!< 0x00000010 */ 2623 #define CAN_F1R1_FB4 CAN_F1R1_FB4_Msk /*!<Filter bit 4 */ 2624 #define CAN_F1R1_FB5_Pos (5U) 2625 #define CAN_F1R1_FB5_Msk (0x1UL << CAN_F1R1_FB5_Pos) /*!< 0x00000020 */ 2626 #define CAN_F1R1_FB5 CAN_F1R1_FB5_Msk /*!<Filter bit 5 */ 2627 #define CAN_F1R1_FB6_Pos (6U) 2628 #define CAN_F1R1_FB6_Msk (0x1UL << CAN_F1R1_FB6_Pos) /*!< 0x00000040 */ 2629 #define CAN_F1R1_FB6 CAN_F1R1_FB6_Msk /*!<Filter bit 6 */ 2630 #define CAN_F1R1_FB7_Pos (7U) 2631 #define CAN_F1R1_FB7_Msk (0x1UL << CAN_F1R1_FB7_Pos) /*!< 0x00000080 */ 2632 #define CAN_F1R1_FB7 CAN_F1R1_FB7_Msk /*!<Filter bit 7 */ 2633 #define CAN_F1R1_FB8_Pos (8U) 2634 #define CAN_F1R1_FB8_Msk (0x1UL << CAN_F1R1_FB8_Pos) /*!< 0x00000100 */ 2635 #define CAN_F1R1_FB8 CAN_F1R1_FB8_Msk /*!<Filter bit 8 */ 2636 #define CAN_F1R1_FB9_Pos (9U) 2637 #define CAN_F1R1_FB9_Msk (0x1UL << CAN_F1R1_FB9_Pos) /*!< 0x00000200 */ 2638 #define CAN_F1R1_FB9 CAN_F1R1_FB9_Msk /*!<Filter bit 9 */ 2639 #define CAN_F1R1_FB10_Pos (10U) 2640 #define CAN_F1R1_FB10_Msk (0x1UL << CAN_F1R1_FB10_Pos) /*!< 0x00000400 */ 2641 #define CAN_F1R1_FB10 CAN_F1R1_FB10_Msk /*!<Filter bit 10 */ 2642 #define CAN_F1R1_FB11_Pos (11U) 2643 #define CAN_F1R1_FB11_Msk (0x1UL << CAN_F1R1_FB11_Pos) /*!< 0x00000800 */ 2644 #define CAN_F1R1_FB11 CAN_F1R1_FB11_Msk /*!<Filter bit 11 */ 2645 #define CAN_F1R1_FB12_Pos (12U) 2646 #define CAN_F1R1_FB12_Msk (0x1UL << CAN_F1R1_FB12_Pos) /*!< 0x00001000 */ 2647 #define CAN_F1R1_FB12 CAN_F1R1_FB12_Msk /*!<Filter bit 12 */ 2648 #define CAN_F1R1_FB13_Pos (13U) 2649 #define CAN_F1R1_FB13_Msk (0x1UL << CAN_F1R1_FB13_Pos) /*!< 0x00002000 */ 2650 #define CAN_F1R1_FB13 CAN_F1R1_FB13_Msk /*!<Filter bit 13 */ 2651 #define CAN_F1R1_FB14_Pos (14U) 2652 #define CAN_F1R1_FB14_Msk (0x1UL << CAN_F1R1_FB14_Pos) /*!< 0x00004000 */ 2653 #define CAN_F1R1_FB14 CAN_F1R1_FB14_Msk /*!<Filter bit 14 */ 2654 #define CAN_F1R1_FB15_Pos (15U) 2655 #define CAN_F1R1_FB15_Msk (0x1UL << CAN_F1R1_FB15_Pos) /*!< 0x00008000 */ 2656 #define CAN_F1R1_FB15 CAN_F1R1_FB15_Msk /*!<Filter bit 15 */ 2657 #define CAN_F1R1_FB16_Pos (16U) 2658 #define CAN_F1R1_FB16_Msk (0x1UL << CAN_F1R1_FB16_Pos) /*!< 0x00010000 */ 2659 #define CAN_F1R1_FB16 CAN_F1R1_FB16_Msk /*!<Filter bit 16 */ 2660 #define CAN_F1R1_FB17_Pos (17U) 2661 #define CAN_F1R1_FB17_Msk (0x1UL << CAN_F1R1_FB17_Pos) /*!< 0x00020000 */ 2662 #define CAN_F1R1_FB17 CAN_F1R1_FB17_Msk /*!<Filter bit 17 */ 2663 #define CAN_F1R1_FB18_Pos (18U) 2664 #define CAN_F1R1_FB18_Msk (0x1UL << CAN_F1R1_FB18_Pos) /*!< 0x00040000 */ 2665 #define CAN_F1R1_FB18 CAN_F1R1_FB18_Msk /*!<Filter bit 18 */ 2666 #define CAN_F1R1_FB19_Pos (19U) 2667 #define CAN_F1R1_FB19_Msk (0x1UL << CAN_F1R1_FB19_Pos) /*!< 0x00080000 */ 2668 #define CAN_F1R1_FB19 CAN_F1R1_FB19_Msk /*!<Filter bit 19 */ 2669 #define CAN_F1R1_FB20_Pos (20U) 2670 #define CAN_F1R1_FB20_Msk (0x1UL << CAN_F1R1_FB20_Pos) /*!< 0x00100000 */ 2671 #define CAN_F1R1_FB20 CAN_F1R1_FB20_Msk /*!<Filter bit 20 */ 2672 #define CAN_F1R1_FB21_Pos (21U) 2673 #define CAN_F1R1_FB21_Msk (0x1UL << CAN_F1R1_FB21_Pos) /*!< 0x00200000 */ 2674 #define CAN_F1R1_FB21 CAN_F1R1_FB21_Msk /*!<Filter bit 21 */ 2675 #define CAN_F1R1_FB22_Pos (22U) 2676 #define CAN_F1R1_FB22_Msk (0x1UL << CAN_F1R1_FB22_Pos) /*!< 0x00400000 */ 2677 #define CAN_F1R1_FB22 CAN_F1R1_FB22_Msk /*!<Filter bit 22 */ 2678 #define CAN_F1R1_FB23_Pos (23U) 2679 #define CAN_F1R1_FB23_Msk (0x1UL << CAN_F1R1_FB23_Pos) /*!< 0x00800000 */ 2680 #define CAN_F1R1_FB23 CAN_F1R1_FB23_Msk /*!<Filter bit 23 */ 2681 #define CAN_F1R1_FB24_Pos (24U) 2682 #define CAN_F1R1_FB24_Msk (0x1UL << CAN_F1R1_FB24_Pos) /*!< 0x01000000 */ 2683 #define CAN_F1R1_FB24 CAN_F1R1_FB24_Msk /*!<Filter bit 24 */ 2684 #define CAN_F1R1_FB25_Pos (25U) 2685 #define CAN_F1R1_FB25_Msk (0x1UL << CAN_F1R1_FB25_Pos) /*!< 0x02000000 */ 2686 #define CAN_F1R1_FB25 CAN_F1R1_FB25_Msk /*!<Filter bit 25 */ 2687 #define CAN_F1R1_FB26_Pos (26U) 2688 #define CAN_F1R1_FB26_Msk (0x1UL << CAN_F1R1_FB26_Pos) /*!< 0x04000000 */ 2689 #define CAN_F1R1_FB26 CAN_F1R1_FB26_Msk /*!<Filter bit 26 */ 2690 #define CAN_F1R1_FB27_Pos (27U) 2691 #define CAN_F1R1_FB27_Msk (0x1UL << CAN_F1R1_FB27_Pos) /*!< 0x08000000 */ 2692 #define CAN_F1R1_FB27 CAN_F1R1_FB27_Msk /*!<Filter bit 27 */ 2693 #define CAN_F1R1_FB28_Pos (28U) 2694 #define CAN_F1R1_FB28_Msk (0x1UL << CAN_F1R1_FB28_Pos) /*!< 0x10000000 */ 2695 #define CAN_F1R1_FB28 CAN_F1R1_FB28_Msk /*!<Filter bit 28 */ 2696 #define CAN_F1R1_FB29_Pos (29U) 2697 #define CAN_F1R1_FB29_Msk (0x1UL << CAN_F1R1_FB29_Pos) /*!< 0x20000000 */ 2698 #define CAN_F1R1_FB29 CAN_F1R1_FB29_Msk /*!<Filter bit 29 */ 2699 #define CAN_F1R1_FB30_Pos (30U) 2700 #define CAN_F1R1_FB30_Msk (0x1UL << CAN_F1R1_FB30_Pos) /*!< 0x40000000 */ 2701 #define CAN_F1R1_FB30 CAN_F1R1_FB30_Msk /*!<Filter bit 30 */ 2702 #define CAN_F1R1_FB31_Pos (31U) 2703 #define CAN_F1R1_FB31_Msk (0x1UL << CAN_F1R1_FB31_Pos) /*!< 0x80000000 */ 2704 #define CAN_F1R1_FB31 CAN_F1R1_FB31_Msk /*!<Filter bit 31 */ 2705 2706 /******************* Bit definition for CAN_F2R1 register *******************/ 2707 #define CAN_F2R1_FB0_Pos (0U) 2708 #define CAN_F2R1_FB0_Msk (0x1UL << CAN_F2R1_FB0_Pos) /*!< 0x00000001 */ 2709 #define CAN_F2R1_FB0 CAN_F2R1_FB0_Msk /*!<Filter bit 0 */ 2710 #define CAN_F2R1_FB1_Pos (1U) 2711 #define CAN_F2R1_FB1_Msk (0x1UL << CAN_F2R1_FB1_Pos) /*!< 0x00000002 */ 2712 #define CAN_F2R1_FB1 CAN_F2R1_FB1_Msk /*!<Filter bit 1 */ 2713 #define CAN_F2R1_FB2_Pos (2U) 2714 #define CAN_F2R1_FB2_Msk (0x1UL << CAN_F2R1_FB2_Pos) /*!< 0x00000004 */ 2715 #define CAN_F2R1_FB2 CAN_F2R1_FB2_Msk /*!<Filter bit 2 */ 2716 #define CAN_F2R1_FB3_Pos (3U) 2717 #define CAN_F2R1_FB3_Msk (0x1UL << CAN_F2R1_FB3_Pos) /*!< 0x00000008 */ 2718 #define CAN_F2R1_FB3 CAN_F2R1_FB3_Msk /*!<Filter bit 3 */ 2719 #define CAN_F2R1_FB4_Pos (4U) 2720 #define CAN_F2R1_FB4_Msk (0x1UL << CAN_F2R1_FB4_Pos) /*!< 0x00000010 */ 2721 #define CAN_F2R1_FB4 CAN_F2R1_FB4_Msk /*!<Filter bit 4 */ 2722 #define CAN_F2R1_FB5_Pos (5U) 2723 #define CAN_F2R1_FB5_Msk (0x1UL << CAN_F2R1_FB5_Pos) /*!< 0x00000020 */ 2724 #define CAN_F2R1_FB5 CAN_F2R1_FB5_Msk /*!<Filter bit 5 */ 2725 #define CAN_F2R1_FB6_Pos (6U) 2726 #define CAN_F2R1_FB6_Msk (0x1UL << CAN_F2R1_FB6_Pos) /*!< 0x00000040 */ 2727 #define CAN_F2R1_FB6 CAN_F2R1_FB6_Msk /*!<Filter bit 6 */ 2728 #define CAN_F2R1_FB7_Pos (7U) 2729 #define CAN_F2R1_FB7_Msk (0x1UL << CAN_F2R1_FB7_Pos) /*!< 0x00000080 */ 2730 #define CAN_F2R1_FB7 CAN_F2R1_FB7_Msk /*!<Filter bit 7 */ 2731 #define CAN_F2R1_FB8_Pos (8U) 2732 #define CAN_F2R1_FB8_Msk (0x1UL << CAN_F2R1_FB8_Pos) /*!< 0x00000100 */ 2733 #define CAN_F2R1_FB8 CAN_F2R1_FB8_Msk /*!<Filter bit 8 */ 2734 #define CAN_F2R1_FB9_Pos (9U) 2735 #define CAN_F2R1_FB9_Msk (0x1UL << CAN_F2R1_FB9_Pos) /*!< 0x00000200 */ 2736 #define CAN_F2R1_FB9 CAN_F2R1_FB9_Msk /*!<Filter bit 9 */ 2737 #define CAN_F2R1_FB10_Pos (10U) 2738 #define CAN_F2R1_FB10_Msk (0x1UL << CAN_F2R1_FB10_Pos) /*!< 0x00000400 */ 2739 #define CAN_F2R1_FB10 CAN_F2R1_FB10_Msk /*!<Filter bit 10 */ 2740 #define CAN_F2R1_FB11_Pos (11U) 2741 #define CAN_F2R1_FB11_Msk (0x1UL << CAN_F2R1_FB11_Pos) /*!< 0x00000800 */ 2742 #define CAN_F2R1_FB11 CAN_F2R1_FB11_Msk /*!<Filter bit 11 */ 2743 #define CAN_F2R1_FB12_Pos (12U) 2744 #define CAN_F2R1_FB12_Msk (0x1UL << CAN_F2R1_FB12_Pos) /*!< 0x00001000 */ 2745 #define CAN_F2R1_FB12 CAN_F2R1_FB12_Msk /*!<Filter bit 12 */ 2746 #define CAN_F2R1_FB13_Pos (13U) 2747 #define CAN_F2R1_FB13_Msk (0x1UL << CAN_F2R1_FB13_Pos) /*!< 0x00002000 */ 2748 #define CAN_F2R1_FB13 CAN_F2R1_FB13_Msk /*!<Filter bit 13 */ 2749 #define CAN_F2R1_FB14_Pos (14U) 2750 #define CAN_F2R1_FB14_Msk (0x1UL << CAN_F2R1_FB14_Pos) /*!< 0x00004000 */ 2751 #define CAN_F2R1_FB14 CAN_F2R1_FB14_Msk /*!<Filter bit 14 */ 2752 #define CAN_F2R1_FB15_Pos (15U) 2753 #define CAN_F2R1_FB15_Msk (0x1UL << CAN_F2R1_FB15_Pos) /*!< 0x00008000 */ 2754 #define CAN_F2R1_FB15 CAN_F2R1_FB15_Msk /*!<Filter bit 15 */ 2755 #define CAN_F2R1_FB16_Pos (16U) 2756 #define CAN_F2R1_FB16_Msk (0x1UL << CAN_F2R1_FB16_Pos) /*!< 0x00010000 */ 2757 #define CAN_F2R1_FB16 CAN_F2R1_FB16_Msk /*!<Filter bit 16 */ 2758 #define CAN_F2R1_FB17_Pos (17U) 2759 #define CAN_F2R1_FB17_Msk (0x1UL << CAN_F2R1_FB17_Pos) /*!< 0x00020000 */ 2760 #define CAN_F2R1_FB17 CAN_F2R1_FB17_Msk /*!<Filter bit 17 */ 2761 #define CAN_F2R1_FB18_Pos (18U) 2762 #define CAN_F2R1_FB18_Msk (0x1UL << CAN_F2R1_FB18_Pos) /*!< 0x00040000 */ 2763 #define CAN_F2R1_FB18 CAN_F2R1_FB18_Msk /*!<Filter bit 18 */ 2764 #define CAN_F2R1_FB19_Pos (19U) 2765 #define CAN_F2R1_FB19_Msk (0x1UL << CAN_F2R1_FB19_Pos) /*!< 0x00080000 */ 2766 #define CAN_F2R1_FB19 CAN_F2R1_FB19_Msk /*!<Filter bit 19 */ 2767 #define CAN_F2R1_FB20_Pos (20U) 2768 #define CAN_F2R1_FB20_Msk (0x1UL << CAN_F2R1_FB20_Pos) /*!< 0x00100000 */ 2769 #define CAN_F2R1_FB20 CAN_F2R1_FB20_Msk /*!<Filter bit 20 */ 2770 #define CAN_F2R1_FB21_Pos (21U) 2771 #define CAN_F2R1_FB21_Msk (0x1UL << CAN_F2R1_FB21_Pos) /*!< 0x00200000 */ 2772 #define CAN_F2R1_FB21 CAN_F2R1_FB21_Msk /*!<Filter bit 21 */ 2773 #define CAN_F2R1_FB22_Pos (22U) 2774 #define CAN_F2R1_FB22_Msk (0x1UL << CAN_F2R1_FB22_Pos) /*!< 0x00400000 */ 2775 #define CAN_F2R1_FB22 CAN_F2R1_FB22_Msk /*!<Filter bit 22 */ 2776 #define CAN_F2R1_FB23_Pos (23U) 2777 #define CAN_F2R1_FB23_Msk (0x1UL << CAN_F2R1_FB23_Pos) /*!< 0x00800000 */ 2778 #define CAN_F2R1_FB23 CAN_F2R1_FB23_Msk /*!<Filter bit 23 */ 2779 #define CAN_F2R1_FB24_Pos (24U) 2780 #define CAN_F2R1_FB24_Msk (0x1UL << CAN_F2R1_FB24_Pos) /*!< 0x01000000 */ 2781 #define CAN_F2R1_FB24 CAN_F2R1_FB24_Msk /*!<Filter bit 24 */ 2782 #define CAN_F2R1_FB25_Pos (25U) 2783 #define CAN_F2R1_FB25_Msk (0x1UL << CAN_F2R1_FB25_Pos) /*!< 0x02000000 */ 2784 #define CAN_F2R1_FB25 CAN_F2R1_FB25_Msk /*!<Filter bit 25 */ 2785 #define CAN_F2R1_FB26_Pos (26U) 2786 #define CAN_F2R1_FB26_Msk (0x1UL << CAN_F2R1_FB26_Pos) /*!< 0x04000000 */ 2787 #define CAN_F2R1_FB26 CAN_F2R1_FB26_Msk /*!<Filter bit 26 */ 2788 #define CAN_F2R1_FB27_Pos (27U) 2789 #define CAN_F2R1_FB27_Msk (0x1UL << CAN_F2R1_FB27_Pos) /*!< 0x08000000 */ 2790 #define CAN_F2R1_FB27 CAN_F2R1_FB27_Msk /*!<Filter bit 27 */ 2791 #define CAN_F2R1_FB28_Pos (28U) 2792 #define CAN_F2R1_FB28_Msk (0x1UL << CAN_F2R1_FB28_Pos) /*!< 0x10000000 */ 2793 #define CAN_F2R1_FB28 CAN_F2R1_FB28_Msk /*!<Filter bit 28 */ 2794 #define CAN_F2R1_FB29_Pos (29U) 2795 #define CAN_F2R1_FB29_Msk (0x1UL << CAN_F2R1_FB29_Pos) /*!< 0x20000000 */ 2796 #define CAN_F2R1_FB29 CAN_F2R1_FB29_Msk /*!<Filter bit 29 */ 2797 #define CAN_F2R1_FB30_Pos (30U) 2798 #define CAN_F2R1_FB30_Msk (0x1UL << CAN_F2R1_FB30_Pos) /*!< 0x40000000 */ 2799 #define CAN_F2R1_FB30 CAN_F2R1_FB30_Msk /*!<Filter bit 30 */ 2800 #define CAN_F2R1_FB31_Pos (31U) 2801 #define CAN_F2R1_FB31_Msk (0x1UL << CAN_F2R1_FB31_Pos) /*!< 0x80000000 */ 2802 #define CAN_F2R1_FB31 CAN_F2R1_FB31_Msk /*!<Filter bit 31 */ 2803 2804 /******************* Bit definition for CAN_F3R1 register *******************/ 2805 #define CAN_F3R1_FB0_Pos (0U) 2806 #define CAN_F3R1_FB0_Msk (0x1UL << CAN_F3R1_FB0_Pos) /*!< 0x00000001 */ 2807 #define CAN_F3R1_FB0 CAN_F3R1_FB0_Msk /*!<Filter bit 0 */ 2808 #define CAN_F3R1_FB1_Pos (1U) 2809 #define CAN_F3R1_FB1_Msk (0x1UL << CAN_F3R1_FB1_Pos) /*!< 0x00000002 */ 2810 #define CAN_F3R1_FB1 CAN_F3R1_FB1_Msk /*!<Filter bit 1 */ 2811 #define CAN_F3R1_FB2_Pos (2U) 2812 #define CAN_F3R1_FB2_Msk (0x1UL << CAN_F3R1_FB2_Pos) /*!< 0x00000004 */ 2813 #define CAN_F3R1_FB2 CAN_F3R1_FB2_Msk /*!<Filter bit 2 */ 2814 #define CAN_F3R1_FB3_Pos (3U) 2815 #define CAN_F3R1_FB3_Msk (0x1UL << CAN_F3R1_FB3_Pos) /*!< 0x00000008 */ 2816 #define CAN_F3R1_FB3 CAN_F3R1_FB3_Msk /*!<Filter bit 3 */ 2817 #define CAN_F3R1_FB4_Pos (4U) 2818 #define CAN_F3R1_FB4_Msk (0x1UL << CAN_F3R1_FB4_Pos) /*!< 0x00000010 */ 2819 #define CAN_F3R1_FB4 CAN_F3R1_FB4_Msk /*!<Filter bit 4 */ 2820 #define CAN_F3R1_FB5_Pos (5U) 2821 #define CAN_F3R1_FB5_Msk (0x1UL << CAN_F3R1_FB5_Pos) /*!< 0x00000020 */ 2822 #define CAN_F3R1_FB5 CAN_F3R1_FB5_Msk /*!<Filter bit 5 */ 2823 #define CAN_F3R1_FB6_Pos (6U) 2824 #define CAN_F3R1_FB6_Msk (0x1UL << CAN_F3R1_FB6_Pos) /*!< 0x00000040 */ 2825 #define CAN_F3R1_FB6 CAN_F3R1_FB6_Msk /*!<Filter bit 6 */ 2826 #define CAN_F3R1_FB7_Pos (7U) 2827 #define CAN_F3R1_FB7_Msk (0x1UL << CAN_F3R1_FB7_Pos) /*!< 0x00000080 */ 2828 #define CAN_F3R1_FB7 CAN_F3R1_FB7_Msk /*!<Filter bit 7 */ 2829 #define CAN_F3R1_FB8_Pos (8U) 2830 #define CAN_F3R1_FB8_Msk (0x1UL << CAN_F3R1_FB8_Pos) /*!< 0x00000100 */ 2831 #define CAN_F3R1_FB8 CAN_F3R1_FB8_Msk /*!<Filter bit 8 */ 2832 #define CAN_F3R1_FB9_Pos (9U) 2833 #define CAN_F3R1_FB9_Msk (0x1UL << CAN_F3R1_FB9_Pos) /*!< 0x00000200 */ 2834 #define CAN_F3R1_FB9 CAN_F3R1_FB9_Msk /*!<Filter bit 9 */ 2835 #define CAN_F3R1_FB10_Pos (10U) 2836 #define CAN_F3R1_FB10_Msk (0x1UL << CAN_F3R1_FB10_Pos) /*!< 0x00000400 */ 2837 #define CAN_F3R1_FB10 CAN_F3R1_FB10_Msk /*!<Filter bit 10 */ 2838 #define CAN_F3R1_FB11_Pos (11U) 2839 #define CAN_F3R1_FB11_Msk (0x1UL << CAN_F3R1_FB11_Pos) /*!< 0x00000800 */ 2840 #define CAN_F3R1_FB11 CAN_F3R1_FB11_Msk /*!<Filter bit 11 */ 2841 #define CAN_F3R1_FB12_Pos (12U) 2842 #define CAN_F3R1_FB12_Msk (0x1UL << CAN_F3R1_FB12_Pos) /*!< 0x00001000 */ 2843 #define CAN_F3R1_FB12 CAN_F3R1_FB12_Msk /*!<Filter bit 12 */ 2844 #define CAN_F3R1_FB13_Pos (13U) 2845 #define CAN_F3R1_FB13_Msk (0x1UL << CAN_F3R1_FB13_Pos) /*!< 0x00002000 */ 2846 #define CAN_F3R1_FB13 CAN_F3R1_FB13_Msk /*!<Filter bit 13 */ 2847 #define CAN_F3R1_FB14_Pos (14U) 2848 #define CAN_F3R1_FB14_Msk (0x1UL << CAN_F3R1_FB14_Pos) /*!< 0x00004000 */ 2849 #define CAN_F3R1_FB14 CAN_F3R1_FB14_Msk /*!<Filter bit 14 */ 2850 #define CAN_F3R1_FB15_Pos (15U) 2851 #define CAN_F3R1_FB15_Msk (0x1UL << CAN_F3R1_FB15_Pos) /*!< 0x00008000 */ 2852 #define CAN_F3R1_FB15 CAN_F3R1_FB15_Msk /*!<Filter bit 15 */ 2853 #define CAN_F3R1_FB16_Pos (16U) 2854 #define CAN_F3R1_FB16_Msk (0x1UL << CAN_F3R1_FB16_Pos) /*!< 0x00010000 */ 2855 #define CAN_F3R1_FB16 CAN_F3R1_FB16_Msk /*!<Filter bit 16 */ 2856 #define CAN_F3R1_FB17_Pos (17U) 2857 #define CAN_F3R1_FB17_Msk (0x1UL << CAN_F3R1_FB17_Pos) /*!< 0x00020000 */ 2858 #define CAN_F3R1_FB17 CAN_F3R1_FB17_Msk /*!<Filter bit 17 */ 2859 #define CAN_F3R1_FB18_Pos (18U) 2860 #define CAN_F3R1_FB18_Msk (0x1UL << CAN_F3R1_FB18_Pos) /*!< 0x00040000 */ 2861 #define CAN_F3R1_FB18 CAN_F3R1_FB18_Msk /*!<Filter bit 18 */ 2862 #define CAN_F3R1_FB19_Pos (19U) 2863 #define CAN_F3R1_FB19_Msk (0x1UL << CAN_F3R1_FB19_Pos) /*!< 0x00080000 */ 2864 #define CAN_F3R1_FB19 CAN_F3R1_FB19_Msk /*!<Filter bit 19 */ 2865 #define CAN_F3R1_FB20_Pos (20U) 2866 #define CAN_F3R1_FB20_Msk (0x1UL << CAN_F3R1_FB20_Pos) /*!< 0x00100000 */ 2867 #define CAN_F3R1_FB20 CAN_F3R1_FB20_Msk /*!<Filter bit 20 */ 2868 #define CAN_F3R1_FB21_Pos (21U) 2869 #define CAN_F3R1_FB21_Msk (0x1UL << CAN_F3R1_FB21_Pos) /*!< 0x00200000 */ 2870 #define CAN_F3R1_FB21 CAN_F3R1_FB21_Msk /*!<Filter bit 21 */ 2871 #define CAN_F3R1_FB22_Pos (22U) 2872 #define CAN_F3R1_FB22_Msk (0x1UL << CAN_F3R1_FB22_Pos) /*!< 0x00400000 */ 2873 #define CAN_F3R1_FB22 CAN_F3R1_FB22_Msk /*!<Filter bit 22 */ 2874 #define CAN_F3R1_FB23_Pos (23U) 2875 #define CAN_F3R1_FB23_Msk (0x1UL << CAN_F3R1_FB23_Pos) /*!< 0x00800000 */ 2876 #define CAN_F3R1_FB23 CAN_F3R1_FB23_Msk /*!<Filter bit 23 */ 2877 #define CAN_F3R1_FB24_Pos (24U) 2878 #define CAN_F3R1_FB24_Msk (0x1UL << CAN_F3R1_FB24_Pos) /*!< 0x01000000 */ 2879 #define CAN_F3R1_FB24 CAN_F3R1_FB24_Msk /*!<Filter bit 24 */ 2880 #define CAN_F3R1_FB25_Pos (25U) 2881 #define CAN_F3R1_FB25_Msk (0x1UL << CAN_F3R1_FB25_Pos) /*!< 0x02000000 */ 2882 #define CAN_F3R1_FB25 CAN_F3R1_FB25_Msk /*!<Filter bit 25 */ 2883 #define CAN_F3R1_FB26_Pos (26U) 2884 #define CAN_F3R1_FB26_Msk (0x1UL << CAN_F3R1_FB26_Pos) /*!< 0x04000000 */ 2885 #define CAN_F3R1_FB26 CAN_F3R1_FB26_Msk /*!<Filter bit 26 */ 2886 #define CAN_F3R1_FB27_Pos (27U) 2887 #define CAN_F3R1_FB27_Msk (0x1UL << CAN_F3R1_FB27_Pos) /*!< 0x08000000 */ 2888 #define CAN_F3R1_FB27 CAN_F3R1_FB27_Msk /*!<Filter bit 27 */ 2889 #define CAN_F3R1_FB28_Pos (28U) 2890 #define CAN_F3R1_FB28_Msk (0x1UL << CAN_F3R1_FB28_Pos) /*!< 0x10000000 */ 2891 #define CAN_F3R1_FB28 CAN_F3R1_FB28_Msk /*!<Filter bit 28 */ 2892 #define CAN_F3R1_FB29_Pos (29U) 2893 #define CAN_F3R1_FB29_Msk (0x1UL << CAN_F3R1_FB29_Pos) /*!< 0x20000000 */ 2894 #define CAN_F3R1_FB29 CAN_F3R1_FB29_Msk /*!<Filter bit 29 */ 2895 #define CAN_F3R1_FB30_Pos (30U) 2896 #define CAN_F3R1_FB30_Msk (0x1UL << CAN_F3R1_FB30_Pos) /*!< 0x40000000 */ 2897 #define CAN_F3R1_FB30 CAN_F3R1_FB30_Msk /*!<Filter bit 30 */ 2898 #define CAN_F3R1_FB31_Pos (31U) 2899 #define CAN_F3R1_FB31_Msk (0x1UL << CAN_F3R1_FB31_Pos) /*!< 0x80000000 */ 2900 #define CAN_F3R1_FB31 CAN_F3R1_FB31_Msk /*!<Filter bit 31 */ 2901 2902 /******************* Bit definition for CAN_F4R1 register *******************/ 2903 #define CAN_F4R1_FB0_Pos (0U) 2904 #define CAN_F4R1_FB0_Msk (0x1UL << CAN_F4R1_FB0_Pos) /*!< 0x00000001 */ 2905 #define CAN_F4R1_FB0 CAN_F4R1_FB0_Msk /*!<Filter bit 0 */ 2906 #define CAN_F4R1_FB1_Pos (1U) 2907 #define CAN_F4R1_FB1_Msk (0x1UL << CAN_F4R1_FB1_Pos) /*!< 0x00000002 */ 2908 #define CAN_F4R1_FB1 CAN_F4R1_FB1_Msk /*!<Filter bit 1 */ 2909 #define CAN_F4R1_FB2_Pos (2U) 2910 #define CAN_F4R1_FB2_Msk (0x1UL << CAN_F4R1_FB2_Pos) /*!< 0x00000004 */ 2911 #define CAN_F4R1_FB2 CAN_F4R1_FB2_Msk /*!<Filter bit 2 */ 2912 #define CAN_F4R1_FB3_Pos (3U) 2913 #define CAN_F4R1_FB3_Msk (0x1UL << CAN_F4R1_FB3_Pos) /*!< 0x00000008 */ 2914 #define CAN_F4R1_FB3 CAN_F4R1_FB3_Msk /*!<Filter bit 3 */ 2915 #define CAN_F4R1_FB4_Pos (4U) 2916 #define CAN_F4R1_FB4_Msk (0x1UL << CAN_F4R1_FB4_Pos) /*!< 0x00000010 */ 2917 #define CAN_F4R1_FB4 CAN_F4R1_FB4_Msk /*!<Filter bit 4 */ 2918 #define CAN_F4R1_FB5_Pos (5U) 2919 #define CAN_F4R1_FB5_Msk (0x1UL << CAN_F4R1_FB5_Pos) /*!< 0x00000020 */ 2920 #define CAN_F4R1_FB5 CAN_F4R1_FB5_Msk /*!<Filter bit 5 */ 2921 #define CAN_F4R1_FB6_Pos (6U) 2922 #define CAN_F4R1_FB6_Msk (0x1UL << CAN_F4R1_FB6_Pos) /*!< 0x00000040 */ 2923 #define CAN_F4R1_FB6 CAN_F4R1_FB6_Msk /*!<Filter bit 6 */ 2924 #define CAN_F4R1_FB7_Pos (7U) 2925 #define CAN_F4R1_FB7_Msk (0x1UL << CAN_F4R1_FB7_Pos) /*!< 0x00000080 */ 2926 #define CAN_F4R1_FB7 CAN_F4R1_FB7_Msk /*!<Filter bit 7 */ 2927 #define CAN_F4R1_FB8_Pos (8U) 2928 #define CAN_F4R1_FB8_Msk (0x1UL << CAN_F4R1_FB8_Pos) /*!< 0x00000100 */ 2929 #define CAN_F4R1_FB8 CAN_F4R1_FB8_Msk /*!<Filter bit 8 */ 2930 #define CAN_F4R1_FB9_Pos (9U) 2931 #define CAN_F4R1_FB9_Msk (0x1UL << CAN_F4R1_FB9_Pos) /*!< 0x00000200 */ 2932 #define CAN_F4R1_FB9 CAN_F4R1_FB9_Msk /*!<Filter bit 9 */ 2933 #define CAN_F4R1_FB10_Pos (10U) 2934 #define CAN_F4R1_FB10_Msk (0x1UL << CAN_F4R1_FB10_Pos) /*!< 0x00000400 */ 2935 #define CAN_F4R1_FB10 CAN_F4R1_FB10_Msk /*!<Filter bit 10 */ 2936 #define CAN_F4R1_FB11_Pos (11U) 2937 #define CAN_F4R1_FB11_Msk (0x1UL << CAN_F4R1_FB11_Pos) /*!< 0x00000800 */ 2938 #define CAN_F4R1_FB11 CAN_F4R1_FB11_Msk /*!<Filter bit 11 */ 2939 #define CAN_F4R1_FB12_Pos (12U) 2940 #define CAN_F4R1_FB12_Msk (0x1UL << CAN_F4R1_FB12_Pos) /*!< 0x00001000 */ 2941 #define CAN_F4R1_FB12 CAN_F4R1_FB12_Msk /*!<Filter bit 12 */ 2942 #define CAN_F4R1_FB13_Pos (13U) 2943 #define CAN_F4R1_FB13_Msk (0x1UL << CAN_F4R1_FB13_Pos) /*!< 0x00002000 */ 2944 #define CAN_F4R1_FB13 CAN_F4R1_FB13_Msk /*!<Filter bit 13 */ 2945 #define CAN_F4R1_FB14_Pos (14U) 2946 #define CAN_F4R1_FB14_Msk (0x1UL << CAN_F4R1_FB14_Pos) /*!< 0x00004000 */ 2947 #define CAN_F4R1_FB14 CAN_F4R1_FB14_Msk /*!<Filter bit 14 */ 2948 #define CAN_F4R1_FB15_Pos (15U) 2949 #define CAN_F4R1_FB15_Msk (0x1UL << CAN_F4R1_FB15_Pos) /*!< 0x00008000 */ 2950 #define CAN_F4R1_FB15 CAN_F4R1_FB15_Msk /*!<Filter bit 15 */ 2951 #define CAN_F4R1_FB16_Pos (16U) 2952 #define CAN_F4R1_FB16_Msk (0x1UL << CAN_F4R1_FB16_Pos) /*!< 0x00010000 */ 2953 #define CAN_F4R1_FB16 CAN_F4R1_FB16_Msk /*!<Filter bit 16 */ 2954 #define CAN_F4R1_FB17_Pos (17U) 2955 #define CAN_F4R1_FB17_Msk (0x1UL << CAN_F4R1_FB17_Pos) /*!< 0x00020000 */ 2956 #define CAN_F4R1_FB17 CAN_F4R1_FB17_Msk /*!<Filter bit 17 */ 2957 #define CAN_F4R1_FB18_Pos (18U) 2958 #define CAN_F4R1_FB18_Msk (0x1UL << CAN_F4R1_FB18_Pos) /*!< 0x00040000 */ 2959 #define CAN_F4R1_FB18 CAN_F4R1_FB18_Msk /*!<Filter bit 18 */ 2960 #define CAN_F4R1_FB19_Pos (19U) 2961 #define CAN_F4R1_FB19_Msk (0x1UL << CAN_F4R1_FB19_Pos) /*!< 0x00080000 */ 2962 #define CAN_F4R1_FB19 CAN_F4R1_FB19_Msk /*!<Filter bit 19 */ 2963 #define CAN_F4R1_FB20_Pos (20U) 2964 #define CAN_F4R1_FB20_Msk (0x1UL << CAN_F4R1_FB20_Pos) /*!< 0x00100000 */ 2965 #define CAN_F4R1_FB20 CAN_F4R1_FB20_Msk /*!<Filter bit 20 */ 2966 #define CAN_F4R1_FB21_Pos (21U) 2967 #define CAN_F4R1_FB21_Msk (0x1UL << CAN_F4R1_FB21_Pos) /*!< 0x00200000 */ 2968 #define CAN_F4R1_FB21 CAN_F4R1_FB21_Msk /*!<Filter bit 21 */ 2969 #define CAN_F4R1_FB22_Pos (22U) 2970 #define CAN_F4R1_FB22_Msk (0x1UL << CAN_F4R1_FB22_Pos) /*!< 0x00400000 */ 2971 #define CAN_F4R1_FB22 CAN_F4R1_FB22_Msk /*!<Filter bit 22 */ 2972 #define CAN_F4R1_FB23_Pos (23U) 2973 #define CAN_F4R1_FB23_Msk (0x1UL << CAN_F4R1_FB23_Pos) /*!< 0x00800000 */ 2974 #define CAN_F4R1_FB23 CAN_F4R1_FB23_Msk /*!<Filter bit 23 */ 2975 #define CAN_F4R1_FB24_Pos (24U) 2976 #define CAN_F4R1_FB24_Msk (0x1UL << CAN_F4R1_FB24_Pos) /*!< 0x01000000 */ 2977 #define CAN_F4R1_FB24 CAN_F4R1_FB24_Msk /*!<Filter bit 24 */ 2978 #define CAN_F4R1_FB25_Pos (25U) 2979 #define CAN_F4R1_FB25_Msk (0x1UL << CAN_F4R1_FB25_Pos) /*!< 0x02000000 */ 2980 #define CAN_F4R1_FB25 CAN_F4R1_FB25_Msk /*!<Filter bit 25 */ 2981 #define CAN_F4R1_FB26_Pos (26U) 2982 #define CAN_F4R1_FB26_Msk (0x1UL << CAN_F4R1_FB26_Pos) /*!< 0x04000000 */ 2983 #define CAN_F4R1_FB26 CAN_F4R1_FB26_Msk /*!<Filter bit 26 */ 2984 #define CAN_F4R1_FB27_Pos (27U) 2985 #define CAN_F4R1_FB27_Msk (0x1UL << CAN_F4R1_FB27_Pos) /*!< 0x08000000 */ 2986 #define CAN_F4R1_FB27 CAN_F4R1_FB27_Msk /*!<Filter bit 27 */ 2987 #define CAN_F4R1_FB28_Pos (28U) 2988 #define CAN_F4R1_FB28_Msk (0x1UL << CAN_F4R1_FB28_Pos) /*!< 0x10000000 */ 2989 #define CAN_F4R1_FB28 CAN_F4R1_FB28_Msk /*!<Filter bit 28 */ 2990 #define CAN_F4R1_FB29_Pos (29U) 2991 #define CAN_F4R1_FB29_Msk (0x1UL << CAN_F4R1_FB29_Pos) /*!< 0x20000000 */ 2992 #define CAN_F4R1_FB29 CAN_F4R1_FB29_Msk /*!<Filter bit 29 */ 2993 #define CAN_F4R1_FB30_Pos (30U) 2994 #define CAN_F4R1_FB30_Msk (0x1UL << CAN_F4R1_FB30_Pos) /*!< 0x40000000 */ 2995 #define CAN_F4R1_FB30 CAN_F4R1_FB30_Msk /*!<Filter bit 30 */ 2996 #define CAN_F4R1_FB31_Pos (31U) 2997 #define CAN_F4R1_FB31_Msk (0x1UL << CAN_F4R1_FB31_Pos) /*!< 0x80000000 */ 2998 #define CAN_F4R1_FB31 CAN_F4R1_FB31_Msk /*!<Filter bit 31 */ 2999 3000 /******************* Bit definition for CAN_F5R1 register *******************/ 3001 #define CAN_F5R1_FB0_Pos (0U) 3002 #define CAN_F5R1_FB0_Msk (0x1UL << CAN_F5R1_FB0_Pos) /*!< 0x00000001 */ 3003 #define CAN_F5R1_FB0 CAN_F5R1_FB0_Msk /*!<Filter bit 0 */ 3004 #define CAN_F5R1_FB1_Pos (1U) 3005 #define CAN_F5R1_FB1_Msk (0x1UL << CAN_F5R1_FB1_Pos) /*!< 0x00000002 */ 3006 #define CAN_F5R1_FB1 CAN_F5R1_FB1_Msk /*!<Filter bit 1 */ 3007 #define CAN_F5R1_FB2_Pos (2U) 3008 #define CAN_F5R1_FB2_Msk (0x1UL << CAN_F5R1_FB2_Pos) /*!< 0x00000004 */ 3009 #define CAN_F5R1_FB2 CAN_F5R1_FB2_Msk /*!<Filter bit 2 */ 3010 #define CAN_F5R1_FB3_Pos (3U) 3011 #define CAN_F5R1_FB3_Msk (0x1UL << CAN_F5R1_FB3_Pos) /*!< 0x00000008 */ 3012 #define CAN_F5R1_FB3 CAN_F5R1_FB3_Msk /*!<Filter bit 3 */ 3013 #define CAN_F5R1_FB4_Pos (4U) 3014 #define CAN_F5R1_FB4_Msk (0x1UL << CAN_F5R1_FB4_Pos) /*!< 0x00000010 */ 3015 #define CAN_F5R1_FB4 CAN_F5R1_FB4_Msk /*!<Filter bit 4 */ 3016 #define CAN_F5R1_FB5_Pos (5U) 3017 #define CAN_F5R1_FB5_Msk (0x1UL << CAN_F5R1_FB5_Pos) /*!< 0x00000020 */ 3018 #define CAN_F5R1_FB5 CAN_F5R1_FB5_Msk /*!<Filter bit 5 */ 3019 #define CAN_F5R1_FB6_Pos (6U) 3020 #define CAN_F5R1_FB6_Msk (0x1UL << CAN_F5R1_FB6_Pos) /*!< 0x00000040 */ 3021 #define CAN_F5R1_FB6 CAN_F5R1_FB6_Msk /*!<Filter bit 6 */ 3022 #define CAN_F5R1_FB7_Pos (7U) 3023 #define CAN_F5R1_FB7_Msk (0x1UL << CAN_F5R1_FB7_Pos) /*!< 0x00000080 */ 3024 #define CAN_F5R1_FB7 CAN_F5R1_FB7_Msk /*!<Filter bit 7 */ 3025 #define CAN_F5R1_FB8_Pos (8U) 3026 #define CAN_F5R1_FB8_Msk (0x1UL << CAN_F5R1_FB8_Pos) /*!< 0x00000100 */ 3027 #define CAN_F5R1_FB8 CAN_F5R1_FB8_Msk /*!<Filter bit 8 */ 3028 #define CAN_F5R1_FB9_Pos (9U) 3029 #define CAN_F5R1_FB9_Msk (0x1UL << CAN_F5R1_FB9_Pos) /*!< 0x00000200 */ 3030 #define CAN_F5R1_FB9 CAN_F5R1_FB9_Msk /*!<Filter bit 9 */ 3031 #define CAN_F5R1_FB10_Pos (10U) 3032 #define CAN_F5R1_FB10_Msk (0x1UL << CAN_F5R1_FB10_Pos) /*!< 0x00000400 */ 3033 #define CAN_F5R1_FB10 CAN_F5R1_FB10_Msk /*!<Filter bit 10 */ 3034 #define CAN_F5R1_FB11_Pos (11U) 3035 #define CAN_F5R1_FB11_Msk (0x1UL << CAN_F5R1_FB11_Pos) /*!< 0x00000800 */ 3036 #define CAN_F5R1_FB11 CAN_F5R1_FB11_Msk /*!<Filter bit 11 */ 3037 #define CAN_F5R1_FB12_Pos (12U) 3038 #define CAN_F5R1_FB12_Msk (0x1UL << CAN_F5R1_FB12_Pos) /*!< 0x00001000 */ 3039 #define CAN_F5R1_FB12 CAN_F5R1_FB12_Msk /*!<Filter bit 12 */ 3040 #define CAN_F5R1_FB13_Pos (13U) 3041 #define CAN_F5R1_FB13_Msk (0x1UL << CAN_F5R1_FB13_Pos) /*!< 0x00002000 */ 3042 #define CAN_F5R1_FB13 CAN_F5R1_FB13_Msk /*!<Filter bit 13 */ 3043 #define CAN_F5R1_FB14_Pos (14U) 3044 #define CAN_F5R1_FB14_Msk (0x1UL << CAN_F5R1_FB14_Pos) /*!< 0x00004000 */ 3045 #define CAN_F5R1_FB14 CAN_F5R1_FB14_Msk /*!<Filter bit 14 */ 3046 #define CAN_F5R1_FB15_Pos (15U) 3047 #define CAN_F5R1_FB15_Msk (0x1UL << CAN_F5R1_FB15_Pos) /*!< 0x00008000 */ 3048 #define CAN_F5R1_FB15 CAN_F5R1_FB15_Msk /*!<Filter bit 15 */ 3049 #define CAN_F5R1_FB16_Pos (16U) 3050 #define CAN_F5R1_FB16_Msk (0x1UL << CAN_F5R1_FB16_Pos) /*!< 0x00010000 */ 3051 #define CAN_F5R1_FB16 CAN_F5R1_FB16_Msk /*!<Filter bit 16 */ 3052 #define CAN_F5R1_FB17_Pos (17U) 3053 #define CAN_F5R1_FB17_Msk (0x1UL << CAN_F5R1_FB17_Pos) /*!< 0x00020000 */ 3054 #define CAN_F5R1_FB17 CAN_F5R1_FB17_Msk /*!<Filter bit 17 */ 3055 #define CAN_F5R1_FB18_Pos (18U) 3056 #define CAN_F5R1_FB18_Msk (0x1UL << CAN_F5R1_FB18_Pos) /*!< 0x00040000 */ 3057 #define CAN_F5R1_FB18 CAN_F5R1_FB18_Msk /*!<Filter bit 18 */ 3058 #define CAN_F5R1_FB19_Pos (19U) 3059 #define CAN_F5R1_FB19_Msk (0x1UL << CAN_F5R1_FB19_Pos) /*!< 0x00080000 */ 3060 #define CAN_F5R1_FB19 CAN_F5R1_FB19_Msk /*!<Filter bit 19 */ 3061 #define CAN_F5R1_FB20_Pos (20U) 3062 #define CAN_F5R1_FB20_Msk (0x1UL << CAN_F5R1_FB20_Pos) /*!< 0x00100000 */ 3063 #define CAN_F5R1_FB20 CAN_F5R1_FB20_Msk /*!<Filter bit 20 */ 3064 #define CAN_F5R1_FB21_Pos (21U) 3065 #define CAN_F5R1_FB21_Msk (0x1UL << CAN_F5R1_FB21_Pos) /*!< 0x00200000 */ 3066 #define CAN_F5R1_FB21 CAN_F5R1_FB21_Msk /*!<Filter bit 21 */ 3067 #define CAN_F5R1_FB22_Pos (22U) 3068 #define CAN_F5R1_FB22_Msk (0x1UL << CAN_F5R1_FB22_Pos) /*!< 0x00400000 */ 3069 #define CAN_F5R1_FB22 CAN_F5R1_FB22_Msk /*!<Filter bit 22 */ 3070 #define CAN_F5R1_FB23_Pos (23U) 3071 #define CAN_F5R1_FB23_Msk (0x1UL << CAN_F5R1_FB23_Pos) /*!< 0x00800000 */ 3072 #define CAN_F5R1_FB23 CAN_F5R1_FB23_Msk /*!<Filter bit 23 */ 3073 #define CAN_F5R1_FB24_Pos (24U) 3074 #define CAN_F5R1_FB24_Msk (0x1UL << CAN_F5R1_FB24_Pos) /*!< 0x01000000 */ 3075 #define CAN_F5R1_FB24 CAN_F5R1_FB24_Msk /*!<Filter bit 24 */ 3076 #define CAN_F5R1_FB25_Pos (25U) 3077 #define CAN_F5R1_FB25_Msk (0x1UL << CAN_F5R1_FB25_Pos) /*!< 0x02000000 */ 3078 #define CAN_F5R1_FB25 CAN_F5R1_FB25_Msk /*!<Filter bit 25 */ 3079 #define CAN_F5R1_FB26_Pos (26U) 3080 #define CAN_F5R1_FB26_Msk (0x1UL << CAN_F5R1_FB26_Pos) /*!< 0x04000000 */ 3081 #define CAN_F5R1_FB26 CAN_F5R1_FB26_Msk /*!<Filter bit 26 */ 3082 #define CAN_F5R1_FB27_Pos (27U) 3083 #define CAN_F5R1_FB27_Msk (0x1UL << CAN_F5R1_FB27_Pos) /*!< 0x08000000 */ 3084 #define CAN_F5R1_FB27 CAN_F5R1_FB27_Msk /*!<Filter bit 27 */ 3085 #define CAN_F5R1_FB28_Pos (28U) 3086 #define CAN_F5R1_FB28_Msk (0x1UL << CAN_F5R1_FB28_Pos) /*!< 0x10000000 */ 3087 #define CAN_F5R1_FB28 CAN_F5R1_FB28_Msk /*!<Filter bit 28 */ 3088 #define CAN_F5R1_FB29_Pos (29U) 3089 #define CAN_F5R1_FB29_Msk (0x1UL << CAN_F5R1_FB29_Pos) /*!< 0x20000000 */ 3090 #define CAN_F5R1_FB29 CAN_F5R1_FB29_Msk /*!<Filter bit 29 */ 3091 #define CAN_F5R1_FB30_Pos (30U) 3092 #define CAN_F5R1_FB30_Msk (0x1UL << CAN_F5R1_FB30_Pos) /*!< 0x40000000 */ 3093 #define CAN_F5R1_FB30 CAN_F5R1_FB30_Msk /*!<Filter bit 30 */ 3094 #define CAN_F5R1_FB31_Pos (31U) 3095 #define CAN_F5R1_FB31_Msk (0x1UL << CAN_F5R1_FB31_Pos) /*!< 0x80000000 */ 3096 #define CAN_F5R1_FB31 CAN_F5R1_FB31_Msk /*!<Filter bit 31 */ 3097 3098 /******************* Bit definition for CAN_F6R1 register *******************/ 3099 #define CAN_F6R1_FB0_Pos (0U) 3100 #define CAN_F6R1_FB0_Msk (0x1UL << CAN_F6R1_FB0_Pos) /*!< 0x00000001 */ 3101 #define CAN_F6R1_FB0 CAN_F6R1_FB0_Msk /*!<Filter bit 0 */ 3102 #define CAN_F6R1_FB1_Pos (1U) 3103 #define CAN_F6R1_FB1_Msk (0x1UL << CAN_F6R1_FB1_Pos) /*!< 0x00000002 */ 3104 #define CAN_F6R1_FB1 CAN_F6R1_FB1_Msk /*!<Filter bit 1 */ 3105 #define CAN_F6R1_FB2_Pos (2U) 3106 #define CAN_F6R1_FB2_Msk (0x1UL << CAN_F6R1_FB2_Pos) /*!< 0x00000004 */ 3107 #define CAN_F6R1_FB2 CAN_F6R1_FB2_Msk /*!<Filter bit 2 */ 3108 #define CAN_F6R1_FB3_Pos (3U) 3109 #define CAN_F6R1_FB3_Msk (0x1UL << CAN_F6R1_FB3_Pos) /*!< 0x00000008 */ 3110 #define CAN_F6R1_FB3 CAN_F6R1_FB3_Msk /*!<Filter bit 3 */ 3111 #define CAN_F6R1_FB4_Pos (4U) 3112 #define CAN_F6R1_FB4_Msk (0x1UL << CAN_F6R1_FB4_Pos) /*!< 0x00000010 */ 3113 #define CAN_F6R1_FB4 CAN_F6R1_FB4_Msk /*!<Filter bit 4 */ 3114 #define CAN_F6R1_FB5_Pos (5U) 3115 #define CAN_F6R1_FB5_Msk (0x1UL << CAN_F6R1_FB5_Pos) /*!< 0x00000020 */ 3116 #define CAN_F6R1_FB5 CAN_F6R1_FB5_Msk /*!<Filter bit 5 */ 3117 #define CAN_F6R1_FB6_Pos (6U) 3118 #define CAN_F6R1_FB6_Msk (0x1UL << CAN_F6R1_FB6_Pos) /*!< 0x00000040 */ 3119 #define CAN_F6R1_FB6 CAN_F6R1_FB6_Msk /*!<Filter bit 6 */ 3120 #define CAN_F6R1_FB7_Pos (7U) 3121 #define CAN_F6R1_FB7_Msk (0x1UL << CAN_F6R1_FB7_Pos) /*!< 0x00000080 */ 3122 #define CAN_F6R1_FB7 CAN_F6R1_FB7_Msk /*!<Filter bit 7 */ 3123 #define CAN_F6R1_FB8_Pos (8U) 3124 #define CAN_F6R1_FB8_Msk (0x1UL << CAN_F6R1_FB8_Pos) /*!< 0x00000100 */ 3125 #define CAN_F6R1_FB8 CAN_F6R1_FB8_Msk /*!<Filter bit 8 */ 3126 #define CAN_F6R1_FB9_Pos (9U) 3127 #define CAN_F6R1_FB9_Msk (0x1UL << CAN_F6R1_FB9_Pos) /*!< 0x00000200 */ 3128 #define CAN_F6R1_FB9 CAN_F6R1_FB9_Msk /*!<Filter bit 9 */ 3129 #define CAN_F6R1_FB10_Pos (10U) 3130 #define CAN_F6R1_FB10_Msk (0x1UL << CAN_F6R1_FB10_Pos) /*!< 0x00000400 */ 3131 #define CAN_F6R1_FB10 CAN_F6R1_FB10_Msk /*!<Filter bit 10 */ 3132 #define CAN_F6R1_FB11_Pos (11U) 3133 #define CAN_F6R1_FB11_Msk (0x1UL << CAN_F6R1_FB11_Pos) /*!< 0x00000800 */ 3134 #define CAN_F6R1_FB11 CAN_F6R1_FB11_Msk /*!<Filter bit 11 */ 3135 #define CAN_F6R1_FB12_Pos (12U) 3136 #define CAN_F6R1_FB12_Msk (0x1UL << CAN_F6R1_FB12_Pos) /*!< 0x00001000 */ 3137 #define CAN_F6R1_FB12 CAN_F6R1_FB12_Msk /*!<Filter bit 12 */ 3138 #define CAN_F6R1_FB13_Pos (13U) 3139 #define CAN_F6R1_FB13_Msk (0x1UL << CAN_F6R1_FB13_Pos) /*!< 0x00002000 */ 3140 #define CAN_F6R1_FB13 CAN_F6R1_FB13_Msk /*!<Filter bit 13 */ 3141 #define CAN_F6R1_FB14_Pos (14U) 3142 #define CAN_F6R1_FB14_Msk (0x1UL << CAN_F6R1_FB14_Pos) /*!< 0x00004000 */ 3143 #define CAN_F6R1_FB14 CAN_F6R1_FB14_Msk /*!<Filter bit 14 */ 3144 #define CAN_F6R1_FB15_Pos (15U) 3145 #define CAN_F6R1_FB15_Msk (0x1UL << CAN_F6R1_FB15_Pos) /*!< 0x00008000 */ 3146 #define CAN_F6R1_FB15 CAN_F6R1_FB15_Msk /*!<Filter bit 15 */ 3147 #define CAN_F6R1_FB16_Pos (16U) 3148 #define CAN_F6R1_FB16_Msk (0x1UL << CAN_F6R1_FB16_Pos) /*!< 0x00010000 */ 3149 #define CAN_F6R1_FB16 CAN_F6R1_FB16_Msk /*!<Filter bit 16 */ 3150 #define CAN_F6R1_FB17_Pos (17U) 3151 #define CAN_F6R1_FB17_Msk (0x1UL << CAN_F6R1_FB17_Pos) /*!< 0x00020000 */ 3152 #define CAN_F6R1_FB17 CAN_F6R1_FB17_Msk /*!<Filter bit 17 */ 3153 #define CAN_F6R1_FB18_Pos (18U) 3154 #define CAN_F6R1_FB18_Msk (0x1UL << CAN_F6R1_FB18_Pos) /*!< 0x00040000 */ 3155 #define CAN_F6R1_FB18 CAN_F6R1_FB18_Msk /*!<Filter bit 18 */ 3156 #define CAN_F6R1_FB19_Pos (19U) 3157 #define CAN_F6R1_FB19_Msk (0x1UL << CAN_F6R1_FB19_Pos) /*!< 0x00080000 */ 3158 #define CAN_F6R1_FB19 CAN_F6R1_FB19_Msk /*!<Filter bit 19 */ 3159 #define CAN_F6R1_FB20_Pos (20U) 3160 #define CAN_F6R1_FB20_Msk (0x1UL << CAN_F6R1_FB20_Pos) /*!< 0x00100000 */ 3161 #define CAN_F6R1_FB20 CAN_F6R1_FB20_Msk /*!<Filter bit 20 */ 3162 #define CAN_F6R1_FB21_Pos (21U) 3163 #define CAN_F6R1_FB21_Msk (0x1UL << CAN_F6R1_FB21_Pos) /*!< 0x00200000 */ 3164 #define CAN_F6R1_FB21 CAN_F6R1_FB21_Msk /*!<Filter bit 21 */ 3165 #define CAN_F6R1_FB22_Pos (22U) 3166 #define CAN_F6R1_FB22_Msk (0x1UL << CAN_F6R1_FB22_Pos) /*!< 0x00400000 */ 3167 #define CAN_F6R1_FB22 CAN_F6R1_FB22_Msk /*!<Filter bit 22 */ 3168 #define CAN_F6R1_FB23_Pos (23U) 3169 #define CAN_F6R1_FB23_Msk (0x1UL << CAN_F6R1_FB23_Pos) /*!< 0x00800000 */ 3170 #define CAN_F6R1_FB23 CAN_F6R1_FB23_Msk /*!<Filter bit 23 */ 3171 #define CAN_F6R1_FB24_Pos (24U) 3172 #define CAN_F6R1_FB24_Msk (0x1UL << CAN_F6R1_FB24_Pos) /*!< 0x01000000 */ 3173 #define CAN_F6R1_FB24 CAN_F6R1_FB24_Msk /*!<Filter bit 24 */ 3174 #define CAN_F6R1_FB25_Pos (25U) 3175 #define CAN_F6R1_FB25_Msk (0x1UL << CAN_F6R1_FB25_Pos) /*!< 0x02000000 */ 3176 #define CAN_F6R1_FB25 CAN_F6R1_FB25_Msk /*!<Filter bit 25 */ 3177 #define CAN_F6R1_FB26_Pos (26U) 3178 #define CAN_F6R1_FB26_Msk (0x1UL << CAN_F6R1_FB26_Pos) /*!< 0x04000000 */ 3179 #define CAN_F6R1_FB26 CAN_F6R1_FB26_Msk /*!<Filter bit 26 */ 3180 #define CAN_F6R1_FB27_Pos (27U) 3181 #define CAN_F6R1_FB27_Msk (0x1UL << CAN_F6R1_FB27_Pos) /*!< 0x08000000 */ 3182 #define CAN_F6R1_FB27 CAN_F6R1_FB27_Msk /*!<Filter bit 27 */ 3183 #define CAN_F6R1_FB28_Pos (28U) 3184 #define CAN_F6R1_FB28_Msk (0x1UL << CAN_F6R1_FB28_Pos) /*!< 0x10000000 */ 3185 #define CAN_F6R1_FB28 CAN_F6R1_FB28_Msk /*!<Filter bit 28 */ 3186 #define CAN_F6R1_FB29_Pos (29U) 3187 #define CAN_F6R1_FB29_Msk (0x1UL << CAN_F6R1_FB29_Pos) /*!< 0x20000000 */ 3188 #define CAN_F6R1_FB29 CAN_F6R1_FB29_Msk /*!<Filter bit 29 */ 3189 #define CAN_F6R1_FB30_Pos (30U) 3190 #define CAN_F6R1_FB30_Msk (0x1UL << CAN_F6R1_FB30_Pos) /*!< 0x40000000 */ 3191 #define CAN_F6R1_FB30 CAN_F6R1_FB30_Msk /*!<Filter bit 30 */ 3192 #define CAN_F6R1_FB31_Pos (31U) 3193 #define CAN_F6R1_FB31_Msk (0x1UL << CAN_F6R1_FB31_Pos) /*!< 0x80000000 */ 3194 #define CAN_F6R1_FB31 CAN_F6R1_FB31_Msk /*!<Filter bit 31 */ 3195 3196 /******************* Bit definition for CAN_F7R1 register *******************/ 3197 #define CAN_F7R1_FB0_Pos (0U) 3198 #define CAN_F7R1_FB0_Msk (0x1UL << CAN_F7R1_FB0_Pos) /*!< 0x00000001 */ 3199 #define CAN_F7R1_FB0 CAN_F7R1_FB0_Msk /*!<Filter bit 0 */ 3200 #define CAN_F7R1_FB1_Pos (1U) 3201 #define CAN_F7R1_FB1_Msk (0x1UL << CAN_F7R1_FB1_Pos) /*!< 0x00000002 */ 3202 #define CAN_F7R1_FB1 CAN_F7R1_FB1_Msk /*!<Filter bit 1 */ 3203 #define CAN_F7R1_FB2_Pos (2U) 3204 #define CAN_F7R1_FB2_Msk (0x1UL << CAN_F7R1_FB2_Pos) /*!< 0x00000004 */ 3205 #define CAN_F7R1_FB2 CAN_F7R1_FB2_Msk /*!<Filter bit 2 */ 3206 #define CAN_F7R1_FB3_Pos (3U) 3207 #define CAN_F7R1_FB3_Msk (0x1UL << CAN_F7R1_FB3_Pos) /*!< 0x00000008 */ 3208 #define CAN_F7R1_FB3 CAN_F7R1_FB3_Msk /*!<Filter bit 3 */ 3209 #define CAN_F7R1_FB4_Pos (4U) 3210 #define CAN_F7R1_FB4_Msk (0x1UL << CAN_F7R1_FB4_Pos) /*!< 0x00000010 */ 3211 #define CAN_F7R1_FB4 CAN_F7R1_FB4_Msk /*!<Filter bit 4 */ 3212 #define CAN_F7R1_FB5_Pos (5U) 3213 #define CAN_F7R1_FB5_Msk (0x1UL << CAN_F7R1_FB5_Pos) /*!< 0x00000020 */ 3214 #define CAN_F7R1_FB5 CAN_F7R1_FB5_Msk /*!<Filter bit 5 */ 3215 #define CAN_F7R1_FB6_Pos (6U) 3216 #define CAN_F7R1_FB6_Msk (0x1UL << CAN_F7R1_FB6_Pos) /*!< 0x00000040 */ 3217 #define CAN_F7R1_FB6 CAN_F7R1_FB6_Msk /*!<Filter bit 6 */ 3218 #define CAN_F7R1_FB7_Pos (7U) 3219 #define CAN_F7R1_FB7_Msk (0x1UL << CAN_F7R1_FB7_Pos) /*!< 0x00000080 */ 3220 #define CAN_F7R1_FB7 CAN_F7R1_FB7_Msk /*!<Filter bit 7 */ 3221 #define CAN_F7R1_FB8_Pos (8U) 3222 #define CAN_F7R1_FB8_Msk (0x1UL << CAN_F7R1_FB8_Pos) /*!< 0x00000100 */ 3223 #define CAN_F7R1_FB8 CAN_F7R1_FB8_Msk /*!<Filter bit 8 */ 3224 #define CAN_F7R1_FB9_Pos (9U) 3225 #define CAN_F7R1_FB9_Msk (0x1UL << CAN_F7R1_FB9_Pos) /*!< 0x00000200 */ 3226 #define CAN_F7R1_FB9 CAN_F7R1_FB9_Msk /*!<Filter bit 9 */ 3227 #define CAN_F7R1_FB10_Pos (10U) 3228 #define CAN_F7R1_FB10_Msk (0x1UL << CAN_F7R1_FB10_Pos) /*!< 0x00000400 */ 3229 #define CAN_F7R1_FB10 CAN_F7R1_FB10_Msk /*!<Filter bit 10 */ 3230 #define CAN_F7R1_FB11_Pos (11U) 3231 #define CAN_F7R1_FB11_Msk (0x1UL << CAN_F7R1_FB11_Pos) /*!< 0x00000800 */ 3232 #define CAN_F7R1_FB11 CAN_F7R1_FB11_Msk /*!<Filter bit 11 */ 3233 #define CAN_F7R1_FB12_Pos (12U) 3234 #define CAN_F7R1_FB12_Msk (0x1UL << CAN_F7R1_FB12_Pos) /*!< 0x00001000 */ 3235 #define CAN_F7R1_FB12 CAN_F7R1_FB12_Msk /*!<Filter bit 12 */ 3236 #define CAN_F7R1_FB13_Pos (13U) 3237 #define CAN_F7R1_FB13_Msk (0x1UL << CAN_F7R1_FB13_Pos) /*!< 0x00002000 */ 3238 #define CAN_F7R1_FB13 CAN_F7R1_FB13_Msk /*!<Filter bit 13 */ 3239 #define CAN_F7R1_FB14_Pos (14U) 3240 #define CAN_F7R1_FB14_Msk (0x1UL << CAN_F7R1_FB14_Pos) /*!< 0x00004000 */ 3241 #define CAN_F7R1_FB14 CAN_F7R1_FB14_Msk /*!<Filter bit 14 */ 3242 #define CAN_F7R1_FB15_Pos (15U) 3243 #define CAN_F7R1_FB15_Msk (0x1UL << CAN_F7R1_FB15_Pos) /*!< 0x00008000 */ 3244 #define CAN_F7R1_FB15 CAN_F7R1_FB15_Msk /*!<Filter bit 15 */ 3245 #define CAN_F7R1_FB16_Pos (16U) 3246 #define CAN_F7R1_FB16_Msk (0x1UL << CAN_F7R1_FB16_Pos) /*!< 0x00010000 */ 3247 #define CAN_F7R1_FB16 CAN_F7R1_FB16_Msk /*!<Filter bit 16 */ 3248 #define CAN_F7R1_FB17_Pos (17U) 3249 #define CAN_F7R1_FB17_Msk (0x1UL << CAN_F7R1_FB17_Pos) /*!< 0x00020000 */ 3250 #define CAN_F7R1_FB17 CAN_F7R1_FB17_Msk /*!<Filter bit 17 */ 3251 #define CAN_F7R1_FB18_Pos (18U) 3252 #define CAN_F7R1_FB18_Msk (0x1UL << CAN_F7R1_FB18_Pos) /*!< 0x00040000 */ 3253 #define CAN_F7R1_FB18 CAN_F7R1_FB18_Msk /*!<Filter bit 18 */ 3254 #define CAN_F7R1_FB19_Pos (19U) 3255 #define CAN_F7R1_FB19_Msk (0x1UL << CAN_F7R1_FB19_Pos) /*!< 0x00080000 */ 3256 #define CAN_F7R1_FB19 CAN_F7R1_FB19_Msk /*!<Filter bit 19 */ 3257 #define CAN_F7R1_FB20_Pos (20U) 3258 #define CAN_F7R1_FB20_Msk (0x1UL << CAN_F7R1_FB20_Pos) /*!< 0x00100000 */ 3259 #define CAN_F7R1_FB20 CAN_F7R1_FB20_Msk /*!<Filter bit 20 */ 3260 #define CAN_F7R1_FB21_Pos (21U) 3261 #define CAN_F7R1_FB21_Msk (0x1UL << CAN_F7R1_FB21_Pos) /*!< 0x00200000 */ 3262 #define CAN_F7R1_FB21 CAN_F7R1_FB21_Msk /*!<Filter bit 21 */ 3263 #define CAN_F7R1_FB22_Pos (22U) 3264 #define CAN_F7R1_FB22_Msk (0x1UL << CAN_F7R1_FB22_Pos) /*!< 0x00400000 */ 3265 #define CAN_F7R1_FB22 CAN_F7R1_FB22_Msk /*!<Filter bit 22 */ 3266 #define CAN_F7R1_FB23_Pos (23U) 3267 #define CAN_F7R1_FB23_Msk (0x1UL << CAN_F7R1_FB23_Pos) /*!< 0x00800000 */ 3268 #define CAN_F7R1_FB23 CAN_F7R1_FB23_Msk /*!<Filter bit 23 */ 3269 #define CAN_F7R1_FB24_Pos (24U) 3270 #define CAN_F7R1_FB24_Msk (0x1UL << CAN_F7R1_FB24_Pos) /*!< 0x01000000 */ 3271 #define CAN_F7R1_FB24 CAN_F7R1_FB24_Msk /*!<Filter bit 24 */ 3272 #define CAN_F7R1_FB25_Pos (25U) 3273 #define CAN_F7R1_FB25_Msk (0x1UL << CAN_F7R1_FB25_Pos) /*!< 0x02000000 */ 3274 #define CAN_F7R1_FB25 CAN_F7R1_FB25_Msk /*!<Filter bit 25 */ 3275 #define CAN_F7R1_FB26_Pos (26U) 3276 #define CAN_F7R1_FB26_Msk (0x1UL << CAN_F7R1_FB26_Pos) /*!< 0x04000000 */ 3277 #define CAN_F7R1_FB26 CAN_F7R1_FB26_Msk /*!<Filter bit 26 */ 3278 #define CAN_F7R1_FB27_Pos (27U) 3279 #define CAN_F7R1_FB27_Msk (0x1UL << CAN_F7R1_FB27_Pos) /*!< 0x08000000 */ 3280 #define CAN_F7R1_FB27 CAN_F7R1_FB27_Msk /*!<Filter bit 27 */ 3281 #define CAN_F7R1_FB28_Pos (28U) 3282 #define CAN_F7R1_FB28_Msk (0x1UL << CAN_F7R1_FB28_Pos) /*!< 0x10000000 */ 3283 #define CAN_F7R1_FB28 CAN_F7R1_FB28_Msk /*!<Filter bit 28 */ 3284 #define CAN_F7R1_FB29_Pos (29U) 3285 #define CAN_F7R1_FB29_Msk (0x1UL << CAN_F7R1_FB29_Pos) /*!< 0x20000000 */ 3286 #define CAN_F7R1_FB29 CAN_F7R1_FB29_Msk /*!<Filter bit 29 */ 3287 #define CAN_F7R1_FB30_Pos (30U) 3288 #define CAN_F7R1_FB30_Msk (0x1UL << CAN_F7R1_FB30_Pos) /*!< 0x40000000 */ 3289 #define CAN_F7R1_FB30 CAN_F7R1_FB30_Msk /*!<Filter bit 30 */ 3290 #define CAN_F7R1_FB31_Pos (31U) 3291 #define CAN_F7R1_FB31_Msk (0x1UL << CAN_F7R1_FB31_Pos) /*!< 0x80000000 */ 3292 #define CAN_F7R1_FB31 CAN_F7R1_FB31_Msk /*!<Filter bit 31 */ 3293 3294 /******************* Bit definition for CAN_F8R1 register *******************/ 3295 #define CAN_F8R1_FB0_Pos (0U) 3296 #define CAN_F8R1_FB0_Msk (0x1UL << CAN_F8R1_FB0_Pos) /*!< 0x00000001 */ 3297 #define CAN_F8R1_FB0 CAN_F8R1_FB0_Msk /*!<Filter bit 0 */ 3298 #define CAN_F8R1_FB1_Pos (1U) 3299 #define CAN_F8R1_FB1_Msk (0x1UL << CAN_F8R1_FB1_Pos) /*!< 0x00000002 */ 3300 #define CAN_F8R1_FB1 CAN_F8R1_FB1_Msk /*!<Filter bit 1 */ 3301 #define CAN_F8R1_FB2_Pos (2U) 3302 #define CAN_F8R1_FB2_Msk (0x1UL << CAN_F8R1_FB2_Pos) /*!< 0x00000004 */ 3303 #define CAN_F8R1_FB2 CAN_F8R1_FB2_Msk /*!<Filter bit 2 */ 3304 #define CAN_F8R1_FB3_Pos (3U) 3305 #define CAN_F8R1_FB3_Msk (0x1UL << CAN_F8R1_FB3_Pos) /*!< 0x00000008 */ 3306 #define CAN_F8R1_FB3 CAN_F8R1_FB3_Msk /*!<Filter bit 3 */ 3307 #define CAN_F8R1_FB4_Pos (4U) 3308 #define CAN_F8R1_FB4_Msk (0x1UL << CAN_F8R1_FB4_Pos) /*!< 0x00000010 */ 3309 #define CAN_F8R1_FB4 CAN_F8R1_FB4_Msk /*!<Filter bit 4 */ 3310 #define CAN_F8R1_FB5_Pos (5U) 3311 #define CAN_F8R1_FB5_Msk (0x1UL << CAN_F8R1_FB5_Pos) /*!< 0x00000020 */ 3312 #define CAN_F8R1_FB5 CAN_F8R1_FB5_Msk /*!<Filter bit 5 */ 3313 #define CAN_F8R1_FB6_Pos (6U) 3314 #define CAN_F8R1_FB6_Msk (0x1UL << CAN_F8R1_FB6_Pos) /*!< 0x00000040 */ 3315 #define CAN_F8R1_FB6 CAN_F8R1_FB6_Msk /*!<Filter bit 6 */ 3316 #define CAN_F8R1_FB7_Pos (7U) 3317 #define CAN_F8R1_FB7_Msk (0x1UL << CAN_F8R1_FB7_Pos) /*!< 0x00000080 */ 3318 #define CAN_F8R1_FB7 CAN_F8R1_FB7_Msk /*!<Filter bit 7 */ 3319 #define CAN_F8R1_FB8_Pos (8U) 3320 #define CAN_F8R1_FB8_Msk (0x1UL << CAN_F8R1_FB8_Pos) /*!< 0x00000100 */ 3321 #define CAN_F8R1_FB8 CAN_F8R1_FB8_Msk /*!<Filter bit 8 */ 3322 #define CAN_F8R1_FB9_Pos (9U) 3323 #define CAN_F8R1_FB9_Msk (0x1UL << CAN_F8R1_FB9_Pos) /*!< 0x00000200 */ 3324 #define CAN_F8R1_FB9 CAN_F8R1_FB9_Msk /*!<Filter bit 9 */ 3325 #define CAN_F8R1_FB10_Pos (10U) 3326 #define CAN_F8R1_FB10_Msk (0x1UL << CAN_F8R1_FB10_Pos) /*!< 0x00000400 */ 3327 #define CAN_F8R1_FB10 CAN_F8R1_FB10_Msk /*!<Filter bit 10 */ 3328 #define CAN_F8R1_FB11_Pos (11U) 3329 #define CAN_F8R1_FB11_Msk (0x1UL << CAN_F8R1_FB11_Pos) /*!< 0x00000800 */ 3330 #define CAN_F8R1_FB11 CAN_F8R1_FB11_Msk /*!<Filter bit 11 */ 3331 #define CAN_F8R1_FB12_Pos (12U) 3332 #define CAN_F8R1_FB12_Msk (0x1UL << CAN_F8R1_FB12_Pos) /*!< 0x00001000 */ 3333 #define CAN_F8R1_FB12 CAN_F8R1_FB12_Msk /*!<Filter bit 12 */ 3334 #define CAN_F8R1_FB13_Pos (13U) 3335 #define CAN_F8R1_FB13_Msk (0x1UL << CAN_F8R1_FB13_Pos) /*!< 0x00002000 */ 3336 #define CAN_F8R1_FB13 CAN_F8R1_FB13_Msk /*!<Filter bit 13 */ 3337 #define CAN_F8R1_FB14_Pos (14U) 3338 #define CAN_F8R1_FB14_Msk (0x1UL << CAN_F8R1_FB14_Pos) /*!< 0x00004000 */ 3339 #define CAN_F8R1_FB14 CAN_F8R1_FB14_Msk /*!<Filter bit 14 */ 3340 #define CAN_F8R1_FB15_Pos (15U) 3341 #define CAN_F8R1_FB15_Msk (0x1UL << CAN_F8R1_FB15_Pos) /*!< 0x00008000 */ 3342 #define CAN_F8R1_FB15 CAN_F8R1_FB15_Msk /*!<Filter bit 15 */ 3343 #define CAN_F8R1_FB16_Pos (16U) 3344 #define CAN_F8R1_FB16_Msk (0x1UL << CAN_F8R1_FB16_Pos) /*!< 0x00010000 */ 3345 #define CAN_F8R1_FB16 CAN_F8R1_FB16_Msk /*!<Filter bit 16 */ 3346 #define CAN_F8R1_FB17_Pos (17U) 3347 #define CAN_F8R1_FB17_Msk (0x1UL << CAN_F8R1_FB17_Pos) /*!< 0x00020000 */ 3348 #define CAN_F8R1_FB17 CAN_F8R1_FB17_Msk /*!<Filter bit 17 */ 3349 #define CAN_F8R1_FB18_Pos (18U) 3350 #define CAN_F8R1_FB18_Msk (0x1UL << CAN_F8R1_FB18_Pos) /*!< 0x00040000 */ 3351 #define CAN_F8R1_FB18 CAN_F8R1_FB18_Msk /*!<Filter bit 18 */ 3352 #define CAN_F8R1_FB19_Pos (19U) 3353 #define CAN_F8R1_FB19_Msk (0x1UL << CAN_F8R1_FB19_Pos) /*!< 0x00080000 */ 3354 #define CAN_F8R1_FB19 CAN_F8R1_FB19_Msk /*!<Filter bit 19 */ 3355 #define CAN_F8R1_FB20_Pos (20U) 3356 #define CAN_F8R1_FB20_Msk (0x1UL << CAN_F8R1_FB20_Pos) /*!< 0x00100000 */ 3357 #define CAN_F8R1_FB20 CAN_F8R1_FB20_Msk /*!<Filter bit 20 */ 3358 #define CAN_F8R1_FB21_Pos (21U) 3359 #define CAN_F8R1_FB21_Msk (0x1UL << CAN_F8R1_FB21_Pos) /*!< 0x00200000 */ 3360 #define CAN_F8R1_FB21 CAN_F8R1_FB21_Msk /*!<Filter bit 21 */ 3361 #define CAN_F8R1_FB22_Pos (22U) 3362 #define CAN_F8R1_FB22_Msk (0x1UL << CAN_F8R1_FB22_Pos) /*!< 0x00400000 */ 3363 #define CAN_F8R1_FB22 CAN_F8R1_FB22_Msk /*!<Filter bit 22 */ 3364 #define CAN_F8R1_FB23_Pos (23U) 3365 #define CAN_F8R1_FB23_Msk (0x1UL << CAN_F8R1_FB23_Pos) /*!< 0x00800000 */ 3366 #define CAN_F8R1_FB23 CAN_F8R1_FB23_Msk /*!<Filter bit 23 */ 3367 #define CAN_F8R1_FB24_Pos (24U) 3368 #define CAN_F8R1_FB24_Msk (0x1UL << CAN_F8R1_FB24_Pos) /*!< 0x01000000 */ 3369 #define CAN_F8R1_FB24 CAN_F8R1_FB24_Msk /*!<Filter bit 24 */ 3370 #define CAN_F8R1_FB25_Pos (25U) 3371 #define CAN_F8R1_FB25_Msk (0x1UL << CAN_F8R1_FB25_Pos) /*!< 0x02000000 */ 3372 #define CAN_F8R1_FB25 CAN_F8R1_FB25_Msk /*!<Filter bit 25 */ 3373 #define CAN_F8R1_FB26_Pos (26U) 3374 #define CAN_F8R1_FB26_Msk (0x1UL << CAN_F8R1_FB26_Pos) /*!< 0x04000000 */ 3375 #define CAN_F8R1_FB26 CAN_F8R1_FB26_Msk /*!<Filter bit 26 */ 3376 #define CAN_F8R1_FB27_Pos (27U) 3377 #define CAN_F8R1_FB27_Msk (0x1UL << CAN_F8R1_FB27_Pos) /*!< 0x08000000 */ 3378 #define CAN_F8R1_FB27 CAN_F8R1_FB27_Msk /*!<Filter bit 27 */ 3379 #define CAN_F8R1_FB28_Pos (28U) 3380 #define CAN_F8R1_FB28_Msk (0x1UL << CAN_F8R1_FB28_Pos) /*!< 0x10000000 */ 3381 #define CAN_F8R1_FB28 CAN_F8R1_FB28_Msk /*!<Filter bit 28 */ 3382 #define CAN_F8R1_FB29_Pos (29U) 3383 #define CAN_F8R1_FB29_Msk (0x1UL << CAN_F8R1_FB29_Pos) /*!< 0x20000000 */ 3384 #define CAN_F8R1_FB29 CAN_F8R1_FB29_Msk /*!<Filter bit 29 */ 3385 #define CAN_F8R1_FB30_Pos (30U) 3386 #define CAN_F8R1_FB30_Msk (0x1UL << CAN_F8R1_FB30_Pos) /*!< 0x40000000 */ 3387 #define CAN_F8R1_FB30 CAN_F8R1_FB30_Msk /*!<Filter bit 30 */ 3388 #define CAN_F8R1_FB31_Pos (31U) 3389 #define CAN_F8R1_FB31_Msk (0x1UL << CAN_F8R1_FB31_Pos) /*!< 0x80000000 */ 3390 #define CAN_F8R1_FB31 CAN_F8R1_FB31_Msk /*!<Filter bit 31 */ 3391 3392 /******************* Bit definition for CAN_F9R1 register *******************/ 3393 #define CAN_F9R1_FB0_Pos (0U) 3394 #define CAN_F9R1_FB0_Msk (0x1UL << CAN_F9R1_FB0_Pos) /*!< 0x00000001 */ 3395 #define CAN_F9R1_FB0 CAN_F9R1_FB0_Msk /*!<Filter bit 0 */ 3396 #define CAN_F9R1_FB1_Pos (1U) 3397 #define CAN_F9R1_FB1_Msk (0x1UL << CAN_F9R1_FB1_Pos) /*!< 0x00000002 */ 3398 #define CAN_F9R1_FB1 CAN_F9R1_FB1_Msk /*!<Filter bit 1 */ 3399 #define CAN_F9R1_FB2_Pos (2U) 3400 #define CAN_F9R1_FB2_Msk (0x1UL << CAN_F9R1_FB2_Pos) /*!< 0x00000004 */ 3401 #define CAN_F9R1_FB2 CAN_F9R1_FB2_Msk /*!<Filter bit 2 */ 3402 #define CAN_F9R1_FB3_Pos (3U) 3403 #define CAN_F9R1_FB3_Msk (0x1UL << CAN_F9R1_FB3_Pos) /*!< 0x00000008 */ 3404 #define CAN_F9R1_FB3 CAN_F9R1_FB3_Msk /*!<Filter bit 3 */ 3405 #define CAN_F9R1_FB4_Pos (4U) 3406 #define CAN_F9R1_FB4_Msk (0x1UL << CAN_F9R1_FB4_Pos) /*!< 0x00000010 */ 3407 #define CAN_F9R1_FB4 CAN_F9R1_FB4_Msk /*!<Filter bit 4 */ 3408 #define CAN_F9R1_FB5_Pos (5U) 3409 #define CAN_F9R1_FB5_Msk (0x1UL << CAN_F9R1_FB5_Pos) /*!< 0x00000020 */ 3410 #define CAN_F9R1_FB5 CAN_F9R1_FB5_Msk /*!<Filter bit 5 */ 3411 #define CAN_F9R1_FB6_Pos (6U) 3412 #define CAN_F9R1_FB6_Msk (0x1UL << CAN_F9R1_FB6_Pos) /*!< 0x00000040 */ 3413 #define CAN_F9R1_FB6 CAN_F9R1_FB6_Msk /*!<Filter bit 6 */ 3414 #define CAN_F9R1_FB7_Pos (7U) 3415 #define CAN_F9R1_FB7_Msk (0x1UL << CAN_F9R1_FB7_Pos) /*!< 0x00000080 */ 3416 #define CAN_F9R1_FB7 CAN_F9R1_FB7_Msk /*!<Filter bit 7 */ 3417 #define CAN_F9R1_FB8_Pos (8U) 3418 #define CAN_F9R1_FB8_Msk (0x1UL << CAN_F9R1_FB8_Pos) /*!< 0x00000100 */ 3419 #define CAN_F9R1_FB8 CAN_F9R1_FB8_Msk /*!<Filter bit 8 */ 3420 #define CAN_F9R1_FB9_Pos (9U) 3421 #define CAN_F9R1_FB9_Msk (0x1UL << CAN_F9R1_FB9_Pos) /*!< 0x00000200 */ 3422 #define CAN_F9R1_FB9 CAN_F9R1_FB9_Msk /*!<Filter bit 9 */ 3423 #define CAN_F9R1_FB10_Pos (10U) 3424 #define CAN_F9R1_FB10_Msk (0x1UL << CAN_F9R1_FB10_Pos) /*!< 0x00000400 */ 3425 #define CAN_F9R1_FB10 CAN_F9R1_FB10_Msk /*!<Filter bit 10 */ 3426 #define CAN_F9R1_FB11_Pos (11U) 3427 #define CAN_F9R1_FB11_Msk (0x1UL << CAN_F9R1_FB11_Pos) /*!< 0x00000800 */ 3428 #define CAN_F9R1_FB11 CAN_F9R1_FB11_Msk /*!<Filter bit 11 */ 3429 #define CAN_F9R1_FB12_Pos (12U) 3430 #define CAN_F9R1_FB12_Msk (0x1UL << CAN_F9R1_FB12_Pos) /*!< 0x00001000 */ 3431 #define CAN_F9R1_FB12 CAN_F9R1_FB12_Msk /*!<Filter bit 12 */ 3432 #define CAN_F9R1_FB13_Pos (13U) 3433 #define CAN_F9R1_FB13_Msk (0x1UL << CAN_F9R1_FB13_Pos) /*!< 0x00002000 */ 3434 #define CAN_F9R1_FB13 CAN_F9R1_FB13_Msk /*!<Filter bit 13 */ 3435 #define CAN_F9R1_FB14_Pos (14U) 3436 #define CAN_F9R1_FB14_Msk (0x1UL << CAN_F9R1_FB14_Pos) /*!< 0x00004000 */ 3437 #define CAN_F9R1_FB14 CAN_F9R1_FB14_Msk /*!<Filter bit 14 */ 3438 #define CAN_F9R1_FB15_Pos (15U) 3439 #define CAN_F9R1_FB15_Msk (0x1UL << CAN_F9R1_FB15_Pos) /*!< 0x00008000 */ 3440 #define CAN_F9R1_FB15 CAN_F9R1_FB15_Msk /*!<Filter bit 15 */ 3441 #define CAN_F9R1_FB16_Pos (16U) 3442 #define CAN_F9R1_FB16_Msk (0x1UL << CAN_F9R1_FB16_Pos) /*!< 0x00010000 */ 3443 #define CAN_F9R1_FB16 CAN_F9R1_FB16_Msk /*!<Filter bit 16 */ 3444 #define CAN_F9R1_FB17_Pos (17U) 3445 #define CAN_F9R1_FB17_Msk (0x1UL << CAN_F9R1_FB17_Pos) /*!< 0x00020000 */ 3446 #define CAN_F9R1_FB17 CAN_F9R1_FB17_Msk /*!<Filter bit 17 */ 3447 #define CAN_F9R1_FB18_Pos (18U) 3448 #define CAN_F9R1_FB18_Msk (0x1UL << CAN_F9R1_FB18_Pos) /*!< 0x00040000 */ 3449 #define CAN_F9R1_FB18 CAN_F9R1_FB18_Msk /*!<Filter bit 18 */ 3450 #define CAN_F9R1_FB19_Pos (19U) 3451 #define CAN_F9R1_FB19_Msk (0x1UL << CAN_F9R1_FB19_Pos) /*!< 0x00080000 */ 3452 #define CAN_F9R1_FB19 CAN_F9R1_FB19_Msk /*!<Filter bit 19 */ 3453 #define CAN_F9R1_FB20_Pos (20U) 3454 #define CAN_F9R1_FB20_Msk (0x1UL << CAN_F9R1_FB20_Pos) /*!< 0x00100000 */ 3455 #define CAN_F9R1_FB20 CAN_F9R1_FB20_Msk /*!<Filter bit 20 */ 3456 #define CAN_F9R1_FB21_Pos (21U) 3457 #define CAN_F9R1_FB21_Msk (0x1UL << CAN_F9R1_FB21_Pos) /*!< 0x00200000 */ 3458 #define CAN_F9R1_FB21 CAN_F9R1_FB21_Msk /*!<Filter bit 21 */ 3459 #define CAN_F9R1_FB22_Pos (22U) 3460 #define CAN_F9R1_FB22_Msk (0x1UL << CAN_F9R1_FB22_Pos) /*!< 0x00400000 */ 3461 #define CAN_F9R1_FB22 CAN_F9R1_FB22_Msk /*!<Filter bit 22 */ 3462 #define CAN_F9R1_FB23_Pos (23U) 3463 #define CAN_F9R1_FB23_Msk (0x1UL << CAN_F9R1_FB23_Pos) /*!< 0x00800000 */ 3464 #define CAN_F9R1_FB23 CAN_F9R1_FB23_Msk /*!<Filter bit 23 */ 3465 #define CAN_F9R1_FB24_Pos (24U) 3466 #define CAN_F9R1_FB24_Msk (0x1UL << CAN_F9R1_FB24_Pos) /*!< 0x01000000 */ 3467 #define CAN_F9R1_FB24 CAN_F9R1_FB24_Msk /*!<Filter bit 24 */ 3468 #define CAN_F9R1_FB25_Pos (25U) 3469 #define CAN_F9R1_FB25_Msk (0x1UL << CAN_F9R1_FB25_Pos) /*!< 0x02000000 */ 3470 #define CAN_F9R1_FB25 CAN_F9R1_FB25_Msk /*!<Filter bit 25 */ 3471 #define CAN_F9R1_FB26_Pos (26U) 3472 #define CAN_F9R1_FB26_Msk (0x1UL << CAN_F9R1_FB26_Pos) /*!< 0x04000000 */ 3473 #define CAN_F9R1_FB26 CAN_F9R1_FB26_Msk /*!<Filter bit 26 */ 3474 #define CAN_F9R1_FB27_Pos (27U) 3475 #define CAN_F9R1_FB27_Msk (0x1UL << CAN_F9R1_FB27_Pos) /*!< 0x08000000 */ 3476 #define CAN_F9R1_FB27 CAN_F9R1_FB27_Msk /*!<Filter bit 27 */ 3477 #define CAN_F9R1_FB28_Pos (28U) 3478 #define CAN_F9R1_FB28_Msk (0x1UL << CAN_F9R1_FB28_Pos) /*!< 0x10000000 */ 3479 #define CAN_F9R1_FB28 CAN_F9R1_FB28_Msk /*!<Filter bit 28 */ 3480 #define CAN_F9R1_FB29_Pos (29U) 3481 #define CAN_F9R1_FB29_Msk (0x1UL << CAN_F9R1_FB29_Pos) /*!< 0x20000000 */ 3482 #define CAN_F9R1_FB29 CAN_F9R1_FB29_Msk /*!<Filter bit 29 */ 3483 #define CAN_F9R1_FB30_Pos (30U) 3484 #define CAN_F9R1_FB30_Msk (0x1UL << CAN_F9R1_FB30_Pos) /*!< 0x40000000 */ 3485 #define CAN_F9R1_FB30 CAN_F9R1_FB30_Msk /*!<Filter bit 30 */ 3486 #define CAN_F9R1_FB31_Pos (31U) 3487 #define CAN_F9R1_FB31_Msk (0x1UL << CAN_F9R1_FB31_Pos) /*!< 0x80000000 */ 3488 #define CAN_F9R1_FB31 CAN_F9R1_FB31_Msk /*!<Filter bit 31 */ 3489 3490 /******************* Bit definition for CAN_F10R1 register ******************/ 3491 #define CAN_F10R1_FB0_Pos (0U) 3492 #define CAN_F10R1_FB0_Msk (0x1UL << CAN_F10R1_FB0_Pos) /*!< 0x00000001 */ 3493 #define CAN_F10R1_FB0 CAN_F10R1_FB0_Msk /*!<Filter bit 0 */ 3494 #define CAN_F10R1_FB1_Pos (1U) 3495 #define CAN_F10R1_FB1_Msk (0x1UL << CAN_F10R1_FB1_Pos) /*!< 0x00000002 */ 3496 #define CAN_F10R1_FB1 CAN_F10R1_FB1_Msk /*!<Filter bit 1 */ 3497 #define CAN_F10R1_FB2_Pos (2U) 3498 #define CAN_F10R1_FB2_Msk (0x1UL << CAN_F10R1_FB2_Pos) /*!< 0x00000004 */ 3499 #define CAN_F10R1_FB2 CAN_F10R1_FB2_Msk /*!<Filter bit 2 */ 3500 #define CAN_F10R1_FB3_Pos (3U) 3501 #define CAN_F10R1_FB3_Msk (0x1UL << CAN_F10R1_FB3_Pos) /*!< 0x00000008 */ 3502 #define CAN_F10R1_FB3 CAN_F10R1_FB3_Msk /*!<Filter bit 3 */ 3503 #define CAN_F10R1_FB4_Pos (4U) 3504 #define CAN_F10R1_FB4_Msk (0x1UL << CAN_F10R1_FB4_Pos) /*!< 0x00000010 */ 3505 #define CAN_F10R1_FB4 CAN_F10R1_FB4_Msk /*!<Filter bit 4 */ 3506 #define CAN_F10R1_FB5_Pos (5U) 3507 #define CAN_F10R1_FB5_Msk (0x1UL << CAN_F10R1_FB5_Pos) /*!< 0x00000020 */ 3508 #define CAN_F10R1_FB5 CAN_F10R1_FB5_Msk /*!<Filter bit 5 */ 3509 #define CAN_F10R1_FB6_Pos (6U) 3510 #define CAN_F10R1_FB6_Msk (0x1UL << CAN_F10R1_FB6_Pos) /*!< 0x00000040 */ 3511 #define CAN_F10R1_FB6 CAN_F10R1_FB6_Msk /*!<Filter bit 6 */ 3512 #define CAN_F10R1_FB7_Pos (7U) 3513 #define CAN_F10R1_FB7_Msk (0x1UL << CAN_F10R1_FB7_Pos) /*!< 0x00000080 */ 3514 #define CAN_F10R1_FB7 CAN_F10R1_FB7_Msk /*!<Filter bit 7 */ 3515 #define CAN_F10R1_FB8_Pos (8U) 3516 #define CAN_F10R1_FB8_Msk (0x1UL << CAN_F10R1_FB8_Pos) /*!< 0x00000100 */ 3517 #define CAN_F10R1_FB8 CAN_F10R1_FB8_Msk /*!<Filter bit 8 */ 3518 #define CAN_F10R1_FB9_Pos (9U) 3519 #define CAN_F10R1_FB9_Msk (0x1UL << CAN_F10R1_FB9_Pos) /*!< 0x00000200 */ 3520 #define CAN_F10R1_FB9 CAN_F10R1_FB9_Msk /*!<Filter bit 9 */ 3521 #define CAN_F10R1_FB10_Pos (10U) 3522 #define CAN_F10R1_FB10_Msk (0x1UL << CAN_F10R1_FB10_Pos) /*!< 0x00000400 */ 3523 #define CAN_F10R1_FB10 CAN_F10R1_FB10_Msk /*!<Filter bit 10 */ 3524 #define CAN_F10R1_FB11_Pos (11U) 3525 #define CAN_F10R1_FB11_Msk (0x1UL << CAN_F10R1_FB11_Pos) /*!< 0x00000800 */ 3526 #define CAN_F10R1_FB11 CAN_F10R1_FB11_Msk /*!<Filter bit 11 */ 3527 #define CAN_F10R1_FB12_Pos (12U) 3528 #define CAN_F10R1_FB12_Msk (0x1UL << CAN_F10R1_FB12_Pos) /*!< 0x00001000 */ 3529 #define CAN_F10R1_FB12 CAN_F10R1_FB12_Msk /*!<Filter bit 12 */ 3530 #define CAN_F10R1_FB13_Pos (13U) 3531 #define CAN_F10R1_FB13_Msk (0x1UL << CAN_F10R1_FB13_Pos) /*!< 0x00002000 */ 3532 #define CAN_F10R1_FB13 CAN_F10R1_FB13_Msk /*!<Filter bit 13 */ 3533 #define CAN_F10R1_FB14_Pos (14U) 3534 #define CAN_F10R1_FB14_Msk (0x1UL << CAN_F10R1_FB14_Pos) /*!< 0x00004000 */ 3535 #define CAN_F10R1_FB14 CAN_F10R1_FB14_Msk /*!<Filter bit 14 */ 3536 #define CAN_F10R1_FB15_Pos (15U) 3537 #define CAN_F10R1_FB15_Msk (0x1UL << CAN_F10R1_FB15_Pos) /*!< 0x00008000 */ 3538 #define CAN_F10R1_FB15 CAN_F10R1_FB15_Msk /*!<Filter bit 15 */ 3539 #define CAN_F10R1_FB16_Pos (16U) 3540 #define CAN_F10R1_FB16_Msk (0x1UL << CAN_F10R1_FB16_Pos) /*!< 0x00010000 */ 3541 #define CAN_F10R1_FB16 CAN_F10R1_FB16_Msk /*!<Filter bit 16 */ 3542 #define CAN_F10R1_FB17_Pos (17U) 3543 #define CAN_F10R1_FB17_Msk (0x1UL << CAN_F10R1_FB17_Pos) /*!< 0x00020000 */ 3544 #define CAN_F10R1_FB17 CAN_F10R1_FB17_Msk /*!<Filter bit 17 */ 3545 #define CAN_F10R1_FB18_Pos (18U) 3546 #define CAN_F10R1_FB18_Msk (0x1UL << CAN_F10R1_FB18_Pos) /*!< 0x00040000 */ 3547 #define CAN_F10R1_FB18 CAN_F10R1_FB18_Msk /*!<Filter bit 18 */ 3548 #define CAN_F10R1_FB19_Pos (19U) 3549 #define CAN_F10R1_FB19_Msk (0x1UL << CAN_F10R1_FB19_Pos) /*!< 0x00080000 */ 3550 #define CAN_F10R1_FB19 CAN_F10R1_FB19_Msk /*!<Filter bit 19 */ 3551 #define CAN_F10R1_FB20_Pos (20U) 3552 #define CAN_F10R1_FB20_Msk (0x1UL << CAN_F10R1_FB20_Pos) /*!< 0x00100000 */ 3553 #define CAN_F10R1_FB20 CAN_F10R1_FB20_Msk /*!<Filter bit 20 */ 3554 #define CAN_F10R1_FB21_Pos (21U) 3555 #define CAN_F10R1_FB21_Msk (0x1UL << CAN_F10R1_FB21_Pos) /*!< 0x00200000 */ 3556 #define CAN_F10R1_FB21 CAN_F10R1_FB21_Msk /*!<Filter bit 21 */ 3557 #define CAN_F10R1_FB22_Pos (22U) 3558 #define CAN_F10R1_FB22_Msk (0x1UL << CAN_F10R1_FB22_Pos) /*!< 0x00400000 */ 3559 #define CAN_F10R1_FB22 CAN_F10R1_FB22_Msk /*!<Filter bit 22 */ 3560 #define CAN_F10R1_FB23_Pos (23U) 3561 #define CAN_F10R1_FB23_Msk (0x1UL << CAN_F10R1_FB23_Pos) /*!< 0x00800000 */ 3562 #define CAN_F10R1_FB23 CAN_F10R1_FB23_Msk /*!<Filter bit 23 */ 3563 #define CAN_F10R1_FB24_Pos (24U) 3564 #define CAN_F10R1_FB24_Msk (0x1UL << CAN_F10R1_FB24_Pos) /*!< 0x01000000 */ 3565 #define CAN_F10R1_FB24 CAN_F10R1_FB24_Msk /*!<Filter bit 24 */ 3566 #define CAN_F10R1_FB25_Pos (25U) 3567 #define CAN_F10R1_FB25_Msk (0x1UL << CAN_F10R1_FB25_Pos) /*!< 0x02000000 */ 3568 #define CAN_F10R1_FB25 CAN_F10R1_FB25_Msk /*!<Filter bit 25 */ 3569 #define CAN_F10R1_FB26_Pos (26U) 3570 #define CAN_F10R1_FB26_Msk (0x1UL << CAN_F10R1_FB26_Pos) /*!< 0x04000000 */ 3571 #define CAN_F10R1_FB26 CAN_F10R1_FB26_Msk /*!<Filter bit 26 */ 3572 #define CAN_F10R1_FB27_Pos (27U) 3573 #define CAN_F10R1_FB27_Msk (0x1UL << CAN_F10R1_FB27_Pos) /*!< 0x08000000 */ 3574 #define CAN_F10R1_FB27 CAN_F10R1_FB27_Msk /*!<Filter bit 27 */ 3575 #define CAN_F10R1_FB28_Pos (28U) 3576 #define CAN_F10R1_FB28_Msk (0x1UL << CAN_F10R1_FB28_Pos) /*!< 0x10000000 */ 3577 #define CAN_F10R1_FB28 CAN_F10R1_FB28_Msk /*!<Filter bit 28 */ 3578 #define CAN_F10R1_FB29_Pos (29U) 3579 #define CAN_F10R1_FB29_Msk (0x1UL << CAN_F10R1_FB29_Pos) /*!< 0x20000000 */ 3580 #define CAN_F10R1_FB29 CAN_F10R1_FB29_Msk /*!<Filter bit 29 */ 3581 #define CAN_F10R1_FB30_Pos (30U) 3582 #define CAN_F10R1_FB30_Msk (0x1UL << CAN_F10R1_FB30_Pos) /*!< 0x40000000 */ 3583 #define CAN_F10R1_FB30 CAN_F10R1_FB30_Msk /*!<Filter bit 30 */ 3584 #define CAN_F10R1_FB31_Pos (31U) 3585 #define CAN_F10R1_FB31_Msk (0x1UL << CAN_F10R1_FB31_Pos) /*!< 0x80000000 */ 3586 #define CAN_F10R1_FB31 CAN_F10R1_FB31_Msk /*!<Filter bit 31 */ 3587 3588 /******************* Bit definition for CAN_F11R1 register ******************/ 3589 #define CAN_F11R1_FB0_Pos (0U) 3590 #define CAN_F11R1_FB0_Msk (0x1UL << CAN_F11R1_FB0_Pos) /*!< 0x00000001 */ 3591 #define CAN_F11R1_FB0 CAN_F11R1_FB0_Msk /*!<Filter bit 0 */ 3592 #define CAN_F11R1_FB1_Pos (1U) 3593 #define CAN_F11R1_FB1_Msk (0x1UL << CAN_F11R1_FB1_Pos) /*!< 0x00000002 */ 3594 #define CAN_F11R1_FB1 CAN_F11R1_FB1_Msk /*!<Filter bit 1 */ 3595 #define CAN_F11R1_FB2_Pos (2U) 3596 #define CAN_F11R1_FB2_Msk (0x1UL << CAN_F11R1_FB2_Pos) /*!< 0x00000004 */ 3597 #define CAN_F11R1_FB2 CAN_F11R1_FB2_Msk /*!<Filter bit 2 */ 3598 #define CAN_F11R1_FB3_Pos (3U) 3599 #define CAN_F11R1_FB3_Msk (0x1UL << CAN_F11R1_FB3_Pos) /*!< 0x00000008 */ 3600 #define CAN_F11R1_FB3 CAN_F11R1_FB3_Msk /*!<Filter bit 3 */ 3601 #define CAN_F11R1_FB4_Pos (4U) 3602 #define CAN_F11R1_FB4_Msk (0x1UL << CAN_F11R1_FB4_Pos) /*!< 0x00000010 */ 3603 #define CAN_F11R1_FB4 CAN_F11R1_FB4_Msk /*!<Filter bit 4 */ 3604 #define CAN_F11R1_FB5_Pos (5U) 3605 #define CAN_F11R1_FB5_Msk (0x1UL << CAN_F11R1_FB5_Pos) /*!< 0x00000020 */ 3606 #define CAN_F11R1_FB5 CAN_F11R1_FB5_Msk /*!<Filter bit 5 */ 3607 #define CAN_F11R1_FB6_Pos (6U) 3608 #define CAN_F11R1_FB6_Msk (0x1UL << CAN_F11R1_FB6_Pos) /*!< 0x00000040 */ 3609 #define CAN_F11R1_FB6 CAN_F11R1_FB6_Msk /*!<Filter bit 6 */ 3610 #define CAN_F11R1_FB7_Pos (7U) 3611 #define CAN_F11R1_FB7_Msk (0x1UL << CAN_F11R1_FB7_Pos) /*!< 0x00000080 */ 3612 #define CAN_F11R1_FB7 CAN_F11R1_FB7_Msk /*!<Filter bit 7 */ 3613 #define CAN_F11R1_FB8_Pos (8U) 3614 #define CAN_F11R1_FB8_Msk (0x1UL << CAN_F11R1_FB8_Pos) /*!< 0x00000100 */ 3615 #define CAN_F11R1_FB8 CAN_F11R1_FB8_Msk /*!<Filter bit 8 */ 3616 #define CAN_F11R1_FB9_Pos (9U) 3617 #define CAN_F11R1_FB9_Msk (0x1UL << CAN_F11R1_FB9_Pos) /*!< 0x00000200 */ 3618 #define CAN_F11R1_FB9 CAN_F11R1_FB9_Msk /*!<Filter bit 9 */ 3619 #define CAN_F11R1_FB10_Pos (10U) 3620 #define CAN_F11R1_FB10_Msk (0x1UL << CAN_F11R1_FB10_Pos) /*!< 0x00000400 */ 3621 #define CAN_F11R1_FB10 CAN_F11R1_FB10_Msk /*!<Filter bit 10 */ 3622 #define CAN_F11R1_FB11_Pos (11U) 3623 #define CAN_F11R1_FB11_Msk (0x1UL << CAN_F11R1_FB11_Pos) /*!< 0x00000800 */ 3624 #define CAN_F11R1_FB11 CAN_F11R1_FB11_Msk /*!<Filter bit 11 */ 3625 #define CAN_F11R1_FB12_Pos (12U) 3626 #define CAN_F11R1_FB12_Msk (0x1UL << CAN_F11R1_FB12_Pos) /*!< 0x00001000 */ 3627 #define CAN_F11R1_FB12 CAN_F11R1_FB12_Msk /*!<Filter bit 12 */ 3628 #define CAN_F11R1_FB13_Pos (13U) 3629 #define CAN_F11R1_FB13_Msk (0x1UL << CAN_F11R1_FB13_Pos) /*!< 0x00002000 */ 3630 #define CAN_F11R1_FB13 CAN_F11R1_FB13_Msk /*!<Filter bit 13 */ 3631 #define CAN_F11R1_FB14_Pos (14U) 3632 #define CAN_F11R1_FB14_Msk (0x1UL << CAN_F11R1_FB14_Pos) /*!< 0x00004000 */ 3633 #define CAN_F11R1_FB14 CAN_F11R1_FB14_Msk /*!<Filter bit 14 */ 3634 #define CAN_F11R1_FB15_Pos (15U) 3635 #define CAN_F11R1_FB15_Msk (0x1UL << CAN_F11R1_FB15_Pos) /*!< 0x00008000 */ 3636 #define CAN_F11R1_FB15 CAN_F11R1_FB15_Msk /*!<Filter bit 15 */ 3637 #define CAN_F11R1_FB16_Pos (16U) 3638 #define CAN_F11R1_FB16_Msk (0x1UL << CAN_F11R1_FB16_Pos) /*!< 0x00010000 */ 3639 #define CAN_F11R1_FB16 CAN_F11R1_FB16_Msk /*!<Filter bit 16 */ 3640 #define CAN_F11R1_FB17_Pos (17U) 3641 #define CAN_F11R1_FB17_Msk (0x1UL << CAN_F11R1_FB17_Pos) /*!< 0x00020000 */ 3642 #define CAN_F11R1_FB17 CAN_F11R1_FB17_Msk /*!<Filter bit 17 */ 3643 #define CAN_F11R1_FB18_Pos (18U) 3644 #define CAN_F11R1_FB18_Msk (0x1UL << CAN_F11R1_FB18_Pos) /*!< 0x00040000 */ 3645 #define CAN_F11R1_FB18 CAN_F11R1_FB18_Msk /*!<Filter bit 18 */ 3646 #define CAN_F11R1_FB19_Pos (19U) 3647 #define CAN_F11R1_FB19_Msk (0x1UL << CAN_F11R1_FB19_Pos) /*!< 0x00080000 */ 3648 #define CAN_F11R1_FB19 CAN_F11R1_FB19_Msk /*!<Filter bit 19 */ 3649 #define CAN_F11R1_FB20_Pos (20U) 3650 #define CAN_F11R1_FB20_Msk (0x1UL << CAN_F11R1_FB20_Pos) /*!< 0x00100000 */ 3651 #define CAN_F11R1_FB20 CAN_F11R1_FB20_Msk /*!<Filter bit 20 */ 3652 #define CAN_F11R1_FB21_Pos (21U) 3653 #define CAN_F11R1_FB21_Msk (0x1UL << CAN_F11R1_FB21_Pos) /*!< 0x00200000 */ 3654 #define CAN_F11R1_FB21 CAN_F11R1_FB21_Msk /*!<Filter bit 21 */ 3655 #define CAN_F11R1_FB22_Pos (22U) 3656 #define CAN_F11R1_FB22_Msk (0x1UL << CAN_F11R1_FB22_Pos) /*!< 0x00400000 */ 3657 #define CAN_F11R1_FB22 CAN_F11R1_FB22_Msk /*!<Filter bit 22 */ 3658 #define CAN_F11R1_FB23_Pos (23U) 3659 #define CAN_F11R1_FB23_Msk (0x1UL << CAN_F11R1_FB23_Pos) /*!< 0x00800000 */ 3660 #define CAN_F11R1_FB23 CAN_F11R1_FB23_Msk /*!<Filter bit 23 */ 3661 #define CAN_F11R1_FB24_Pos (24U) 3662 #define CAN_F11R1_FB24_Msk (0x1UL << CAN_F11R1_FB24_Pos) /*!< 0x01000000 */ 3663 #define CAN_F11R1_FB24 CAN_F11R1_FB24_Msk /*!<Filter bit 24 */ 3664 #define CAN_F11R1_FB25_Pos (25U) 3665 #define CAN_F11R1_FB25_Msk (0x1UL << CAN_F11R1_FB25_Pos) /*!< 0x02000000 */ 3666 #define CAN_F11R1_FB25 CAN_F11R1_FB25_Msk /*!<Filter bit 25 */ 3667 #define CAN_F11R1_FB26_Pos (26U) 3668 #define CAN_F11R1_FB26_Msk (0x1UL << CAN_F11R1_FB26_Pos) /*!< 0x04000000 */ 3669 #define CAN_F11R1_FB26 CAN_F11R1_FB26_Msk /*!<Filter bit 26 */ 3670 #define CAN_F11R1_FB27_Pos (27U) 3671 #define CAN_F11R1_FB27_Msk (0x1UL << CAN_F11R1_FB27_Pos) /*!< 0x08000000 */ 3672 #define CAN_F11R1_FB27 CAN_F11R1_FB27_Msk /*!<Filter bit 27 */ 3673 #define CAN_F11R1_FB28_Pos (28U) 3674 #define CAN_F11R1_FB28_Msk (0x1UL << CAN_F11R1_FB28_Pos) /*!< 0x10000000 */ 3675 #define CAN_F11R1_FB28 CAN_F11R1_FB28_Msk /*!<Filter bit 28 */ 3676 #define CAN_F11R1_FB29_Pos (29U) 3677 #define CAN_F11R1_FB29_Msk (0x1UL << CAN_F11R1_FB29_Pos) /*!< 0x20000000 */ 3678 #define CAN_F11R1_FB29 CAN_F11R1_FB29_Msk /*!<Filter bit 29 */ 3679 #define CAN_F11R1_FB30_Pos (30U) 3680 #define CAN_F11R1_FB30_Msk (0x1UL << CAN_F11R1_FB30_Pos) /*!< 0x40000000 */ 3681 #define CAN_F11R1_FB30 CAN_F11R1_FB30_Msk /*!<Filter bit 30 */ 3682 #define CAN_F11R1_FB31_Pos (31U) 3683 #define CAN_F11R1_FB31_Msk (0x1UL << CAN_F11R1_FB31_Pos) /*!< 0x80000000 */ 3684 #define CAN_F11R1_FB31 CAN_F11R1_FB31_Msk /*!<Filter bit 31 */ 3685 3686 /******************* Bit definition for CAN_F12R1 register ******************/ 3687 #define CAN_F12R1_FB0_Pos (0U) 3688 #define CAN_F12R1_FB0_Msk (0x1UL << CAN_F12R1_FB0_Pos) /*!< 0x00000001 */ 3689 #define CAN_F12R1_FB0 CAN_F12R1_FB0_Msk /*!<Filter bit 0 */ 3690 #define CAN_F12R1_FB1_Pos (1U) 3691 #define CAN_F12R1_FB1_Msk (0x1UL << CAN_F12R1_FB1_Pos) /*!< 0x00000002 */ 3692 #define CAN_F12R1_FB1 CAN_F12R1_FB1_Msk /*!<Filter bit 1 */ 3693 #define CAN_F12R1_FB2_Pos (2U) 3694 #define CAN_F12R1_FB2_Msk (0x1UL << CAN_F12R1_FB2_Pos) /*!< 0x00000004 */ 3695 #define CAN_F12R1_FB2 CAN_F12R1_FB2_Msk /*!<Filter bit 2 */ 3696 #define CAN_F12R1_FB3_Pos (3U) 3697 #define CAN_F12R1_FB3_Msk (0x1UL << CAN_F12R1_FB3_Pos) /*!< 0x00000008 */ 3698 #define CAN_F12R1_FB3 CAN_F12R1_FB3_Msk /*!<Filter bit 3 */ 3699 #define CAN_F12R1_FB4_Pos (4U) 3700 #define CAN_F12R1_FB4_Msk (0x1UL << CAN_F12R1_FB4_Pos) /*!< 0x00000010 */ 3701 #define CAN_F12R1_FB4 CAN_F12R1_FB4_Msk /*!<Filter bit 4 */ 3702 #define CAN_F12R1_FB5_Pos (5U) 3703 #define CAN_F12R1_FB5_Msk (0x1UL << CAN_F12R1_FB5_Pos) /*!< 0x00000020 */ 3704 #define CAN_F12R1_FB5 CAN_F12R1_FB5_Msk /*!<Filter bit 5 */ 3705 #define CAN_F12R1_FB6_Pos (6U) 3706 #define CAN_F12R1_FB6_Msk (0x1UL << CAN_F12R1_FB6_Pos) /*!< 0x00000040 */ 3707 #define CAN_F12R1_FB6 CAN_F12R1_FB6_Msk /*!<Filter bit 6 */ 3708 #define CAN_F12R1_FB7_Pos (7U) 3709 #define CAN_F12R1_FB7_Msk (0x1UL << CAN_F12R1_FB7_Pos) /*!< 0x00000080 */ 3710 #define CAN_F12R1_FB7 CAN_F12R1_FB7_Msk /*!<Filter bit 7 */ 3711 #define CAN_F12R1_FB8_Pos (8U) 3712 #define CAN_F12R1_FB8_Msk (0x1UL << CAN_F12R1_FB8_Pos) /*!< 0x00000100 */ 3713 #define CAN_F12R1_FB8 CAN_F12R1_FB8_Msk /*!<Filter bit 8 */ 3714 #define CAN_F12R1_FB9_Pos (9U) 3715 #define CAN_F12R1_FB9_Msk (0x1UL << CAN_F12R1_FB9_Pos) /*!< 0x00000200 */ 3716 #define CAN_F12R1_FB9 CAN_F12R1_FB9_Msk /*!<Filter bit 9 */ 3717 #define CAN_F12R1_FB10_Pos (10U) 3718 #define CAN_F12R1_FB10_Msk (0x1UL << CAN_F12R1_FB10_Pos) /*!< 0x00000400 */ 3719 #define CAN_F12R1_FB10 CAN_F12R1_FB10_Msk /*!<Filter bit 10 */ 3720 #define CAN_F12R1_FB11_Pos (11U) 3721 #define CAN_F12R1_FB11_Msk (0x1UL << CAN_F12R1_FB11_Pos) /*!< 0x00000800 */ 3722 #define CAN_F12R1_FB11 CAN_F12R1_FB11_Msk /*!<Filter bit 11 */ 3723 #define CAN_F12R1_FB12_Pos (12U) 3724 #define CAN_F12R1_FB12_Msk (0x1UL << CAN_F12R1_FB12_Pos) /*!< 0x00001000 */ 3725 #define CAN_F12R1_FB12 CAN_F12R1_FB12_Msk /*!<Filter bit 12 */ 3726 #define CAN_F12R1_FB13_Pos (13U) 3727 #define CAN_F12R1_FB13_Msk (0x1UL << CAN_F12R1_FB13_Pos) /*!< 0x00002000 */ 3728 #define CAN_F12R1_FB13 CAN_F12R1_FB13_Msk /*!<Filter bit 13 */ 3729 #define CAN_F12R1_FB14_Pos (14U) 3730 #define CAN_F12R1_FB14_Msk (0x1UL << CAN_F12R1_FB14_Pos) /*!< 0x00004000 */ 3731 #define CAN_F12R1_FB14 CAN_F12R1_FB14_Msk /*!<Filter bit 14 */ 3732 #define CAN_F12R1_FB15_Pos (15U) 3733 #define CAN_F12R1_FB15_Msk (0x1UL << CAN_F12R1_FB15_Pos) /*!< 0x00008000 */ 3734 #define CAN_F12R1_FB15 CAN_F12R1_FB15_Msk /*!<Filter bit 15 */ 3735 #define CAN_F12R1_FB16_Pos (16U) 3736 #define CAN_F12R1_FB16_Msk (0x1UL << CAN_F12R1_FB16_Pos) /*!< 0x00010000 */ 3737 #define CAN_F12R1_FB16 CAN_F12R1_FB16_Msk /*!<Filter bit 16 */ 3738 #define CAN_F12R1_FB17_Pos (17U) 3739 #define CAN_F12R1_FB17_Msk (0x1UL << CAN_F12R1_FB17_Pos) /*!< 0x00020000 */ 3740 #define CAN_F12R1_FB17 CAN_F12R1_FB17_Msk /*!<Filter bit 17 */ 3741 #define CAN_F12R1_FB18_Pos (18U) 3742 #define CAN_F12R1_FB18_Msk (0x1UL << CAN_F12R1_FB18_Pos) /*!< 0x00040000 */ 3743 #define CAN_F12R1_FB18 CAN_F12R1_FB18_Msk /*!<Filter bit 18 */ 3744 #define CAN_F12R1_FB19_Pos (19U) 3745 #define CAN_F12R1_FB19_Msk (0x1UL << CAN_F12R1_FB19_Pos) /*!< 0x00080000 */ 3746 #define CAN_F12R1_FB19 CAN_F12R1_FB19_Msk /*!<Filter bit 19 */ 3747 #define CAN_F12R1_FB20_Pos (20U) 3748 #define CAN_F12R1_FB20_Msk (0x1UL << CAN_F12R1_FB20_Pos) /*!< 0x00100000 */ 3749 #define CAN_F12R1_FB20 CAN_F12R1_FB20_Msk /*!<Filter bit 20 */ 3750 #define CAN_F12R1_FB21_Pos (21U) 3751 #define CAN_F12R1_FB21_Msk (0x1UL << CAN_F12R1_FB21_Pos) /*!< 0x00200000 */ 3752 #define CAN_F12R1_FB21 CAN_F12R1_FB21_Msk /*!<Filter bit 21 */ 3753 #define CAN_F12R1_FB22_Pos (22U) 3754 #define CAN_F12R1_FB22_Msk (0x1UL << CAN_F12R1_FB22_Pos) /*!< 0x00400000 */ 3755 #define CAN_F12R1_FB22 CAN_F12R1_FB22_Msk /*!<Filter bit 22 */ 3756 #define CAN_F12R1_FB23_Pos (23U) 3757 #define CAN_F12R1_FB23_Msk (0x1UL << CAN_F12R1_FB23_Pos) /*!< 0x00800000 */ 3758 #define CAN_F12R1_FB23 CAN_F12R1_FB23_Msk /*!<Filter bit 23 */ 3759 #define CAN_F12R1_FB24_Pos (24U) 3760 #define CAN_F12R1_FB24_Msk (0x1UL << CAN_F12R1_FB24_Pos) /*!< 0x01000000 */ 3761 #define CAN_F12R1_FB24 CAN_F12R1_FB24_Msk /*!<Filter bit 24 */ 3762 #define CAN_F12R1_FB25_Pos (25U) 3763 #define CAN_F12R1_FB25_Msk (0x1UL << CAN_F12R1_FB25_Pos) /*!< 0x02000000 */ 3764 #define CAN_F12R1_FB25 CAN_F12R1_FB25_Msk /*!<Filter bit 25 */ 3765 #define CAN_F12R1_FB26_Pos (26U) 3766 #define CAN_F12R1_FB26_Msk (0x1UL << CAN_F12R1_FB26_Pos) /*!< 0x04000000 */ 3767 #define CAN_F12R1_FB26 CAN_F12R1_FB26_Msk /*!<Filter bit 26 */ 3768 #define CAN_F12R1_FB27_Pos (27U) 3769 #define CAN_F12R1_FB27_Msk (0x1UL << CAN_F12R1_FB27_Pos) /*!< 0x08000000 */ 3770 #define CAN_F12R1_FB27 CAN_F12R1_FB27_Msk /*!<Filter bit 27 */ 3771 #define CAN_F12R1_FB28_Pos (28U) 3772 #define CAN_F12R1_FB28_Msk (0x1UL << CAN_F12R1_FB28_Pos) /*!< 0x10000000 */ 3773 #define CAN_F12R1_FB28 CAN_F12R1_FB28_Msk /*!<Filter bit 28 */ 3774 #define CAN_F12R1_FB29_Pos (29U) 3775 #define CAN_F12R1_FB29_Msk (0x1UL << CAN_F12R1_FB29_Pos) /*!< 0x20000000 */ 3776 #define CAN_F12R1_FB29 CAN_F12R1_FB29_Msk /*!<Filter bit 29 */ 3777 #define CAN_F12R1_FB30_Pos (30U) 3778 #define CAN_F12R1_FB30_Msk (0x1UL << CAN_F12R1_FB30_Pos) /*!< 0x40000000 */ 3779 #define CAN_F12R1_FB30 CAN_F12R1_FB30_Msk /*!<Filter bit 30 */ 3780 #define CAN_F12R1_FB31_Pos (31U) 3781 #define CAN_F12R1_FB31_Msk (0x1UL << CAN_F12R1_FB31_Pos) /*!< 0x80000000 */ 3782 #define CAN_F12R1_FB31 CAN_F12R1_FB31_Msk /*!<Filter bit 31 */ 3783 3784 /******************* Bit definition for CAN_F13R1 register ******************/ 3785 #define CAN_F13R1_FB0_Pos (0U) 3786 #define CAN_F13R1_FB0_Msk (0x1UL << CAN_F13R1_FB0_Pos) /*!< 0x00000001 */ 3787 #define CAN_F13R1_FB0 CAN_F13R1_FB0_Msk /*!<Filter bit 0 */ 3788 #define CAN_F13R1_FB1_Pos (1U) 3789 #define CAN_F13R1_FB1_Msk (0x1UL << CAN_F13R1_FB1_Pos) /*!< 0x00000002 */ 3790 #define CAN_F13R1_FB1 CAN_F13R1_FB1_Msk /*!<Filter bit 1 */ 3791 #define CAN_F13R1_FB2_Pos (2U) 3792 #define CAN_F13R1_FB2_Msk (0x1UL << CAN_F13R1_FB2_Pos) /*!< 0x00000004 */ 3793 #define CAN_F13R1_FB2 CAN_F13R1_FB2_Msk /*!<Filter bit 2 */ 3794 #define CAN_F13R1_FB3_Pos (3U) 3795 #define CAN_F13R1_FB3_Msk (0x1UL << CAN_F13R1_FB3_Pos) /*!< 0x00000008 */ 3796 #define CAN_F13R1_FB3 CAN_F13R1_FB3_Msk /*!<Filter bit 3 */ 3797 #define CAN_F13R1_FB4_Pos (4U) 3798 #define CAN_F13R1_FB4_Msk (0x1UL << CAN_F13R1_FB4_Pos) /*!< 0x00000010 */ 3799 #define CAN_F13R1_FB4 CAN_F13R1_FB4_Msk /*!<Filter bit 4 */ 3800 #define CAN_F13R1_FB5_Pos (5U) 3801 #define CAN_F13R1_FB5_Msk (0x1UL << CAN_F13R1_FB5_Pos) /*!< 0x00000020 */ 3802 #define CAN_F13R1_FB5 CAN_F13R1_FB5_Msk /*!<Filter bit 5 */ 3803 #define CAN_F13R1_FB6_Pos (6U) 3804 #define CAN_F13R1_FB6_Msk (0x1UL << CAN_F13R1_FB6_Pos) /*!< 0x00000040 */ 3805 #define CAN_F13R1_FB6 CAN_F13R1_FB6_Msk /*!<Filter bit 6 */ 3806 #define CAN_F13R1_FB7_Pos (7U) 3807 #define CAN_F13R1_FB7_Msk (0x1UL << CAN_F13R1_FB7_Pos) /*!< 0x00000080 */ 3808 #define CAN_F13R1_FB7 CAN_F13R1_FB7_Msk /*!<Filter bit 7 */ 3809 #define CAN_F13R1_FB8_Pos (8U) 3810 #define CAN_F13R1_FB8_Msk (0x1UL << CAN_F13R1_FB8_Pos) /*!< 0x00000100 */ 3811 #define CAN_F13R1_FB8 CAN_F13R1_FB8_Msk /*!<Filter bit 8 */ 3812 #define CAN_F13R1_FB9_Pos (9U) 3813 #define CAN_F13R1_FB9_Msk (0x1UL << CAN_F13R1_FB9_Pos) /*!< 0x00000200 */ 3814 #define CAN_F13R1_FB9 CAN_F13R1_FB9_Msk /*!<Filter bit 9 */ 3815 #define CAN_F13R1_FB10_Pos (10U) 3816 #define CAN_F13R1_FB10_Msk (0x1UL << CAN_F13R1_FB10_Pos) /*!< 0x00000400 */ 3817 #define CAN_F13R1_FB10 CAN_F13R1_FB10_Msk /*!<Filter bit 10 */ 3818 #define CAN_F13R1_FB11_Pos (11U) 3819 #define CAN_F13R1_FB11_Msk (0x1UL << CAN_F13R1_FB11_Pos) /*!< 0x00000800 */ 3820 #define CAN_F13R1_FB11 CAN_F13R1_FB11_Msk /*!<Filter bit 11 */ 3821 #define CAN_F13R1_FB12_Pos (12U) 3822 #define CAN_F13R1_FB12_Msk (0x1UL << CAN_F13R1_FB12_Pos) /*!< 0x00001000 */ 3823 #define CAN_F13R1_FB12 CAN_F13R1_FB12_Msk /*!<Filter bit 12 */ 3824 #define CAN_F13R1_FB13_Pos (13U) 3825 #define CAN_F13R1_FB13_Msk (0x1UL << CAN_F13R1_FB13_Pos) /*!< 0x00002000 */ 3826 #define CAN_F13R1_FB13 CAN_F13R1_FB13_Msk /*!<Filter bit 13 */ 3827 #define CAN_F13R1_FB14_Pos (14U) 3828 #define CAN_F13R1_FB14_Msk (0x1UL << CAN_F13R1_FB14_Pos) /*!< 0x00004000 */ 3829 #define CAN_F13R1_FB14 CAN_F13R1_FB14_Msk /*!<Filter bit 14 */ 3830 #define CAN_F13R1_FB15_Pos (15U) 3831 #define CAN_F13R1_FB15_Msk (0x1UL << CAN_F13R1_FB15_Pos) /*!< 0x00008000 */ 3832 #define CAN_F13R1_FB15 CAN_F13R1_FB15_Msk /*!<Filter bit 15 */ 3833 #define CAN_F13R1_FB16_Pos (16U) 3834 #define CAN_F13R1_FB16_Msk (0x1UL << CAN_F13R1_FB16_Pos) /*!< 0x00010000 */ 3835 #define CAN_F13R1_FB16 CAN_F13R1_FB16_Msk /*!<Filter bit 16 */ 3836 #define CAN_F13R1_FB17_Pos (17U) 3837 #define CAN_F13R1_FB17_Msk (0x1UL << CAN_F13R1_FB17_Pos) /*!< 0x00020000 */ 3838 #define CAN_F13R1_FB17 CAN_F13R1_FB17_Msk /*!<Filter bit 17 */ 3839 #define CAN_F13R1_FB18_Pos (18U) 3840 #define CAN_F13R1_FB18_Msk (0x1UL << CAN_F13R1_FB18_Pos) /*!< 0x00040000 */ 3841 #define CAN_F13R1_FB18 CAN_F13R1_FB18_Msk /*!<Filter bit 18 */ 3842 #define CAN_F13R1_FB19_Pos (19U) 3843 #define CAN_F13R1_FB19_Msk (0x1UL << CAN_F13R1_FB19_Pos) /*!< 0x00080000 */ 3844 #define CAN_F13R1_FB19 CAN_F13R1_FB19_Msk /*!<Filter bit 19 */ 3845 #define CAN_F13R1_FB20_Pos (20U) 3846 #define CAN_F13R1_FB20_Msk (0x1UL << CAN_F13R1_FB20_Pos) /*!< 0x00100000 */ 3847 #define CAN_F13R1_FB20 CAN_F13R1_FB20_Msk /*!<Filter bit 20 */ 3848 #define CAN_F13R1_FB21_Pos (21U) 3849 #define CAN_F13R1_FB21_Msk (0x1UL << CAN_F13R1_FB21_Pos) /*!< 0x00200000 */ 3850 #define CAN_F13R1_FB21 CAN_F13R1_FB21_Msk /*!<Filter bit 21 */ 3851 #define CAN_F13R1_FB22_Pos (22U) 3852 #define CAN_F13R1_FB22_Msk (0x1UL << CAN_F13R1_FB22_Pos) /*!< 0x00400000 */ 3853 #define CAN_F13R1_FB22 CAN_F13R1_FB22_Msk /*!<Filter bit 22 */ 3854 #define CAN_F13R1_FB23_Pos (23U) 3855 #define CAN_F13R1_FB23_Msk (0x1UL << CAN_F13R1_FB23_Pos) /*!< 0x00800000 */ 3856 #define CAN_F13R1_FB23 CAN_F13R1_FB23_Msk /*!<Filter bit 23 */ 3857 #define CAN_F13R1_FB24_Pos (24U) 3858 #define CAN_F13R1_FB24_Msk (0x1UL << CAN_F13R1_FB24_Pos) /*!< 0x01000000 */ 3859 #define CAN_F13R1_FB24 CAN_F13R1_FB24_Msk /*!<Filter bit 24 */ 3860 #define CAN_F13R1_FB25_Pos (25U) 3861 #define CAN_F13R1_FB25_Msk (0x1UL << CAN_F13R1_FB25_Pos) /*!< 0x02000000 */ 3862 #define CAN_F13R1_FB25 CAN_F13R1_FB25_Msk /*!<Filter bit 25 */ 3863 #define CAN_F13R1_FB26_Pos (26U) 3864 #define CAN_F13R1_FB26_Msk (0x1UL << CAN_F13R1_FB26_Pos) /*!< 0x04000000 */ 3865 #define CAN_F13R1_FB26 CAN_F13R1_FB26_Msk /*!<Filter bit 26 */ 3866 #define CAN_F13R1_FB27_Pos (27U) 3867 #define CAN_F13R1_FB27_Msk (0x1UL << CAN_F13R1_FB27_Pos) /*!< 0x08000000 */ 3868 #define CAN_F13R1_FB27 CAN_F13R1_FB27_Msk /*!<Filter bit 27 */ 3869 #define CAN_F13R1_FB28_Pos (28U) 3870 #define CAN_F13R1_FB28_Msk (0x1UL << CAN_F13R1_FB28_Pos) /*!< 0x10000000 */ 3871 #define CAN_F13R1_FB28 CAN_F13R1_FB28_Msk /*!<Filter bit 28 */ 3872 #define CAN_F13R1_FB29_Pos (29U) 3873 #define CAN_F13R1_FB29_Msk (0x1UL << CAN_F13R1_FB29_Pos) /*!< 0x20000000 */ 3874 #define CAN_F13R1_FB29 CAN_F13R1_FB29_Msk /*!<Filter bit 29 */ 3875 #define CAN_F13R1_FB30_Pos (30U) 3876 #define CAN_F13R1_FB30_Msk (0x1UL << CAN_F13R1_FB30_Pos) /*!< 0x40000000 */ 3877 #define CAN_F13R1_FB30 CAN_F13R1_FB30_Msk /*!<Filter bit 30 */ 3878 #define CAN_F13R1_FB31_Pos (31U) 3879 #define CAN_F13R1_FB31_Msk (0x1UL << CAN_F13R1_FB31_Pos) /*!< 0x80000000 */ 3880 #define CAN_F13R1_FB31 CAN_F13R1_FB31_Msk /*!<Filter bit 31 */ 3881 3882 /******************* Bit definition for CAN_F0R2 register *******************/ 3883 #define CAN_F0R2_FB0_Pos (0U) 3884 #define CAN_F0R2_FB0_Msk (0x1UL << CAN_F0R2_FB0_Pos) /*!< 0x00000001 */ 3885 #define CAN_F0R2_FB0 CAN_F0R2_FB0_Msk /*!<Filter bit 0 */ 3886 #define CAN_F0R2_FB1_Pos (1U) 3887 #define CAN_F0R2_FB1_Msk (0x1UL << CAN_F0R2_FB1_Pos) /*!< 0x00000002 */ 3888 #define CAN_F0R2_FB1 CAN_F0R2_FB1_Msk /*!<Filter bit 1 */ 3889 #define CAN_F0R2_FB2_Pos (2U) 3890 #define CAN_F0R2_FB2_Msk (0x1UL << CAN_F0R2_FB2_Pos) /*!< 0x00000004 */ 3891 #define CAN_F0R2_FB2 CAN_F0R2_FB2_Msk /*!<Filter bit 2 */ 3892 #define CAN_F0R2_FB3_Pos (3U) 3893 #define CAN_F0R2_FB3_Msk (0x1UL << CAN_F0R2_FB3_Pos) /*!< 0x00000008 */ 3894 #define CAN_F0R2_FB3 CAN_F0R2_FB3_Msk /*!<Filter bit 3 */ 3895 #define CAN_F0R2_FB4_Pos (4U) 3896 #define CAN_F0R2_FB4_Msk (0x1UL << CAN_F0R2_FB4_Pos) /*!< 0x00000010 */ 3897 #define CAN_F0R2_FB4 CAN_F0R2_FB4_Msk /*!<Filter bit 4 */ 3898 #define CAN_F0R2_FB5_Pos (5U) 3899 #define CAN_F0R2_FB5_Msk (0x1UL << CAN_F0R2_FB5_Pos) /*!< 0x00000020 */ 3900 #define CAN_F0R2_FB5 CAN_F0R2_FB5_Msk /*!<Filter bit 5 */ 3901 #define CAN_F0R2_FB6_Pos (6U) 3902 #define CAN_F0R2_FB6_Msk (0x1UL << CAN_F0R2_FB6_Pos) /*!< 0x00000040 */ 3903 #define CAN_F0R2_FB6 CAN_F0R2_FB6_Msk /*!<Filter bit 6 */ 3904 #define CAN_F0R2_FB7_Pos (7U) 3905 #define CAN_F0R2_FB7_Msk (0x1UL << CAN_F0R2_FB7_Pos) /*!< 0x00000080 */ 3906 #define CAN_F0R2_FB7 CAN_F0R2_FB7_Msk /*!<Filter bit 7 */ 3907 #define CAN_F0R2_FB8_Pos (8U) 3908 #define CAN_F0R2_FB8_Msk (0x1UL << CAN_F0R2_FB8_Pos) /*!< 0x00000100 */ 3909 #define CAN_F0R2_FB8 CAN_F0R2_FB8_Msk /*!<Filter bit 8 */ 3910 #define CAN_F0R2_FB9_Pos (9U) 3911 #define CAN_F0R2_FB9_Msk (0x1UL << CAN_F0R2_FB9_Pos) /*!< 0x00000200 */ 3912 #define CAN_F0R2_FB9 CAN_F0R2_FB9_Msk /*!<Filter bit 9 */ 3913 #define CAN_F0R2_FB10_Pos (10U) 3914 #define CAN_F0R2_FB10_Msk (0x1UL << CAN_F0R2_FB10_Pos) /*!< 0x00000400 */ 3915 #define CAN_F0R2_FB10 CAN_F0R2_FB10_Msk /*!<Filter bit 10 */ 3916 #define CAN_F0R2_FB11_Pos (11U) 3917 #define CAN_F0R2_FB11_Msk (0x1UL << CAN_F0R2_FB11_Pos) /*!< 0x00000800 */ 3918 #define CAN_F0R2_FB11 CAN_F0R2_FB11_Msk /*!<Filter bit 11 */ 3919 #define CAN_F0R2_FB12_Pos (12U) 3920 #define CAN_F0R2_FB12_Msk (0x1UL << CAN_F0R2_FB12_Pos) /*!< 0x00001000 */ 3921 #define CAN_F0R2_FB12 CAN_F0R2_FB12_Msk /*!<Filter bit 12 */ 3922 #define CAN_F0R2_FB13_Pos (13U) 3923 #define CAN_F0R2_FB13_Msk (0x1UL << CAN_F0R2_FB13_Pos) /*!< 0x00002000 */ 3924 #define CAN_F0R2_FB13 CAN_F0R2_FB13_Msk /*!<Filter bit 13 */ 3925 #define CAN_F0R2_FB14_Pos (14U) 3926 #define CAN_F0R2_FB14_Msk (0x1UL << CAN_F0R2_FB14_Pos) /*!< 0x00004000 */ 3927 #define CAN_F0R2_FB14 CAN_F0R2_FB14_Msk /*!<Filter bit 14 */ 3928 #define CAN_F0R2_FB15_Pos (15U) 3929 #define CAN_F0R2_FB15_Msk (0x1UL << CAN_F0R2_FB15_Pos) /*!< 0x00008000 */ 3930 #define CAN_F0R2_FB15 CAN_F0R2_FB15_Msk /*!<Filter bit 15 */ 3931 #define CAN_F0R2_FB16_Pos (16U) 3932 #define CAN_F0R2_FB16_Msk (0x1UL << CAN_F0R2_FB16_Pos) /*!< 0x00010000 */ 3933 #define CAN_F0R2_FB16 CAN_F0R2_FB16_Msk /*!<Filter bit 16 */ 3934 #define CAN_F0R2_FB17_Pos (17U) 3935 #define CAN_F0R2_FB17_Msk (0x1UL << CAN_F0R2_FB17_Pos) /*!< 0x00020000 */ 3936 #define CAN_F0R2_FB17 CAN_F0R2_FB17_Msk /*!<Filter bit 17 */ 3937 #define CAN_F0R2_FB18_Pos (18U) 3938 #define CAN_F0R2_FB18_Msk (0x1UL << CAN_F0R2_FB18_Pos) /*!< 0x00040000 */ 3939 #define CAN_F0R2_FB18 CAN_F0R2_FB18_Msk /*!<Filter bit 18 */ 3940 #define CAN_F0R2_FB19_Pos (19U) 3941 #define CAN_F0R2_FB19_Msk (0x1UL << CAN_F0R2_FB19_Pos) /*!< 0x00080000 */ 3942 #define CAN_F0R2_FB19 CAN_F0R2_FB19_Msk /*!<Filter bit 19 */ 3943 #define CAN_F0R2_FB20_Pos (20U) 3944 #define CAN_F0R2_FB20_Msk (0x1UL << CAN_F0R2_FB20_Pos) /*!< 0x00100000 */ 3945 #define CAN_F0R2_FB20 CAN_F0R2_FB20_Msk /*!<Filter bit 20 */ 3946 #define CAN_F0R2_FB21_Pos (21U) 3947 #define CAN_F0R2_FB21_Msk (0x1UL << CAN_F0R2_FB21_Pos) /*!< 0x00200000 */ 3948 #define CAN_F0R2_FB21 CAN_F0R2_FB21_Msk /*!<Filter bit 21 */ 3949 #define CAN_F0R2_FB22_Pos (22U) 3950 #define CAN_F0R2_FB22_Msk (0x1UL << CAN_F0R2_FB22_Pos) /*!< 0x00400000 */ 3951 #define CAN_F0R2_FB22 CAN_F0R2_FB22_Msk /*!<Filter bit 22 */ 3952 #define CAN_F0R2_FB23_Pos (23U) 3953 #define CAN_F0R2_FB23_Msk (0x1UL << CAN_F0R2_FB23_Pos) /*!< 0x00800000 */ 3954 #define CAN_F0R2_FB23 CAN_F0R2_FB23_Msk /*!<Filter bit 23 */ 3955 #define CAN_F0R2_FB24_Pos (24U) 3956 #define CAN_F0R2_FB24_Msk (0x1UL << CAN_F0R2_FB24_Pos) /*!< 0x01000000 */ 3957 #define CAN_F0R2_FB24 CAN_F0R2_FB24_Msk /*!<Filter bit 24 */ 3958 #define CAN_F0R2_FB25_Pos (25U) 3959 #define CAN_F0R2_FB25_Msk (0x1UL << CAN_F0R2_FB25_Pos) /*!< 0x02000000 */ 3960 #define CAN_F0R2_FB25 CAN_F0R2_FB25_Msk /*!<Filter bit 25 */ 3961 #define CAN_F0R2_FB26_Pos (26U) 3962 #define CAN_F0R2_FB26_Msk (0x1UL << CAN_F0R2_FB26_Pos) /*!< 0x04000000 */ 3963 #define CAN_F0R2_FB26 CAN_F0R2_FB26_Msk /*!<Filter bit 26 */ 3964 #define CAN_F0R2_FB27_Pos (27U) 3965 #define CAN_F0R2_FB27_Msk (0x1UL << CAN_F0R2_FB27_Pos) /*!< 0x08000000 */ 3966 #define CAN_F0R2_FB27 CAN_F0R2_FB27_Msk /*!<Filter bit 27 */ 3967 #define CAN_F0R2_FB28_Pos (28U) 3968 #define CAN_F0R2_FB28_Msk (0x1UL << CAN_F0R2_FB28_Pos) /*!< 0x10000000 */ 3969 #define CAN_F0R2_FB28 CAN_F0R2_FB28_Msk /*!<Filter bit 28 */ 3970 #define CAN_F0R2_FB29_Pos (29U) 3971 #define CAN_F0R2_FB29_Msk (0x1UL << CAN_F0R2_FB29_Pos) /*!< 0x20000000 */ 3972 #define CAN_F0R2_FB29 CAN_F0R2_FB29_Msk /*!<Filter bit 29 */ 3973 #define CAN_F0R2_FB30_Pos (30U) 3974 #define CAN_F0R2_FB30_Msk (0x1UL << CAN_F0R2_FB30_Pos) /*!< 0x40000000 */ 3975 #define CAN_F0R2_FB30 CAN_F0R2_FB30_Msk /*!<Filter bit 30 */ 3976 #define CAN_F0R2_FB31_Pos (31U) 3977 #define CAN_F0R2_FB31_Msk (0x1UL << CAN_F0R2_FB31_Pos) /*!< 0x80000000 */ 3978 #define CAN_F0R2_FB31 CAN_F0R2_FB31_Msk /*!<Filter bit 31 */ 3979 3980 /******************* Bit definition for CAN_F1R2 register *******************/ 3981 #define CAN_F1R2_FB0_Pos (0U) 3982 #define CAN_F1R2_FB0_Msk (0x1UL << CAN_F1R2_FB0_Pos) /*!< 0x00000001 */ 3983 #define CAN_F1R2_FB0 CAN_F1R2_FB0_Msk /*!<Filter bit 0 */ 3984 #define CAN_F1R2_FB1_Pos (1U) 3985 #define CAN_F1R2_FB1_Msk (0x1UL << CAN_F1R2_FB1_Pos) /*!< 0x00000002 */ 3986 #define CAN_F1R2_FB1 CAN_F1R2_FB1_Msk /*!<Filter bit 1 */ 3987 #define CAN_F1R2_FB2_Pos (2U) 3988 #define CAN_F1R2_FB2_Msk (0x1UL << CAN_F1R2_FB2_Pos) /*!< 0x00000004 */ 3989 #define CAN_F1R2_FB2 CAN_F1R2_FB2_Msk /*!<Filter bit 2 */ 3990 #define CAN_F1R2_FB3_Pos (3U) 3991 #define CAN_F1R2_FB3_Msk (0x1UL << CAN_F1R2_FB3_Pos) /*!< 0x00000008 */ 3992 #define CAN_F1R2_FB3 CAN_F1R2_FB3_Msk /*!<Filter bit 3 */ 3993 #define CAN_F1R2_FB4_Pos (4U) 3994 #define CAN_F1R2_FB4_Msk (0x1UL << CAN_F1R2_FB4_Pos) /*!< 0x00000010 */ 3995 #define CAN_F1R2_FB4 CAN_F1R2_FB4_Msk /*!<Filter bit 4 */ 3996 #define CAN_F1R2_FB5_Pos (5U) 3997 #define CAN_F1R2_FB5_Msk (0x1UL << CAN_F1R2_FB5_Pos) /*!< 0x00000020 */ 3998 #define CAN_F1R2_FB5 CAN_F1R2_FB5_Msk /*!<Filter bit 5 */ 3999 #define CAN_F1R2_FB6_Pos (6U) 4000 #define CAN_F1R2_FB6_Msk (0x1UL << CAN_F1R2_FB6_Pos) /*!< 0x00000040 */ 4001 #define CAN_F1R2_FB6 CAN_F1R2_FB6_Msk /*!<Filter bit 6 */ 4002 #define CAN_F1R2_FB7_Pos (7U) 4003 #define CAN_F1R2_FB7_Msk (0x1UL << CAN_F1R2_FB7_Pos) /*!< 0x00000080 */ 4004 #define CAN_F1R2_FB7 CAN_F1R2_FB7_Msk /*!<Filter bit 7 */ 4005 #define CAN_F1R2_FB8_Pos (8U) 4006 #define CAN_F1R2_FB8_Msk (0x1UL << CAN_F1R2_FB8_Pos) /*!< 0x00000100 */ 4007 #define CAN_F1R2_FB8 CAN_F1R2_FB8_Msk /*!<Filter bit 8 */ 4008 #define CAN_F1R2_FB9_Pos (9U) 4009 #define CAN_F1R2_FB9_Msk (0x1UL << CAN_F1R2_FB9_Pos) /*!< 0x00000200 */ 4010 #define CAN_F1R2_FB9 CAN_F1R2_FB9_Msk /*!<Filter bit 9 */ 4011 #define CAN_F1R2_FB10_Pos (10U) 4012 #define CAN_F1R2_FB10_Msk (0x1UL << CAN_F1R2_FB10_Pos) /*!< 0x00000400 */ 4013 #define CAN_F1R2_FB10 CAN_F1R2_FB10_Msk /*!<Filter bit 10 */ 4014 #define CAN_F1R2_FB11_Pos (11U) 4015 #define CAN_F1R2_FB11_Msk (0x1UL << CAN_F1R2_FB11_Pos) /*!< 0x00000800 */ 4016 #define CAN_F1R2_FB11 CAN_F1R2_FB11_Msk /*!<Filter bit 11 */ 4017 #define CAN_F1R2_FB12_Pos (12U) 4018 #define CAN_F1R2_FB12_Msk (0x1UL << CAN_F1R2_FB12_Pos) /*!< 0x00001000 */ 4019 #define CAN_F1R2_FB12 CAN_F1R2_FB12_Msk /*!<Filter bit 12 */ 4020 #define CAN_F1R2_FB13_Pos (13U) 4021 #define CAN_F1R2_FB13_Msk (0x1UL << CAN_F1R2_FB13_Pos) /*!< 0x00002000 */ 4022 #define CAN_F1R2_FB13 CAN_F1R2_FB13_Msk /*!<Filter bit 13 */ 4023 #define CAN_F1R2_FB14_Pos (14U) 4024 #define CAN_F1R2_FB14_Msk (0x1UL << CAN_F1R2_FB14_Pos) /*!< 0x00004000 */ 4025 #define CAN_F1R2_FB14 CAN_F1R2_FB14_Msk /*!<Filter bit 14 */ 4026 #define CAN_F1R2_FB15_Pos (15U) 4027 #define CAN_F1R2_FB15_Msk (0x1UL << CAN_F1R2_FB15_Pos) /*!< 0x00008000 */ 4028 #define CAN_F1R2_FB15 CAN_F1R2_FB15_Msk /*!<Filter bit 15 */ 4029 #define CAN_F1R2_FB16_Pos (16U) 4030 #define CAN_F1R2_FB16_Msk (0x1UL << CAN_F1R2_FB16_Pos) /*!< 0x00010000 */ 4031 #define CAN_F1R2_FB16 CAN_F1R2_FB16_Msk /*!<Filter bit 16 */ 4032 #define CAN_F1R2_FB17_Pos (17U) 4033 #define CAN_F1R2_FB17_Msk (0x1UL << CAN_F1R2_FB17_Pos) /*!< 0x00020000 */ 4034 #define CAN_F1R2_FB17 CAN_F1R2_FB17_Msk /*!<Filter bit 17 */ 4035 #define CAN_F1R2_FB18_Pos (18U) 4036 #define CAN_F1R2_FB18_Msk (0x1UL << CAN_F1R2_FB18_Pos) /*!< 0x00040000 */ 4037 #define CAN_F1R2_FB18 CAN_F1R2_FB18_Msk /*!<Filter bit 18 */ 4038 #define CAN_F1R2_FB19_Pos (19U) 4039 #define CAN_F1R2_FB19_Msk (0x1UL << CAN_F1R2_FB19_Pos) /*!< 0x00080000 */ 4040 #define CAN_F1R2_FB19 CAN_F1R2_FB19_Msk /*!<Filter bit 19 */ 4041 #define CAN_F1R2_FB20_Pos (20U) 4042 #define CAN_F1R2_FB20_Msk (0x1UL << CAN_F1R2_FB20_Pos) /*!< 0x00100000 */ 4043 #define CAN_F1R2_FB20 CAN_F1R2_FB20_Msk /*!<Filter bit 20 */ 4044 #define CAN_F1R2_FB21_Pos (21U) 4045 #define CAN_F1R2_FB21_Msk (0x1UL << CAN_F1R2_FB21_Pos) /*!< 0x00200000 */ 4046 #define CAN_F1R2_FB21 CAN_F1R2_FB21_Msk /*!<Filter bit 21 */ 4047 #define CAN_F1R2_FB22_Pos (22U) 4048 #define CAN_F1R2_FB22_Msk (0x1UL << CAN_F1R2_FB22_Pos) /*!< 0x00400000 */ 4049 #define CAN_F1R2_FB22 CAN_F1R2_FB22_Msk /*!<Filter bit 22 */ 4050 #define CAN_F1R2_FB23_Pos (23U) 4051 #define CAN_F1R2_FB23_Msk (0x1UL << CAN_F1R2_FB23_Pos) /*!< 0x00800000 */ 4052 #define CAN_F1R2_FB23 CAN_F1R2_FB23_Msk /*!<Filter bit 23 */ 4053 #define CAN_F1R2_FB24_Pos (24U) 4054 #define CAN_F1R2_FB24_Msk (0x1UL << CAN_F1R2_FB24_Pos) /*!< 0x01000000 */ 4055 #define CAN_F1R2_FB24 CAN_F1R2_FB24_Msk /*!<Filter bit 24 */ 4056 #define CAN_F1R2_FB25_Pos (25U) 4057 #define CAN_F1R2_FB25_Msk (0x1UL << CAN_F1R2_FB25_Pos) /*!< 0x02000000 */ 4058 #define CAN_F1R2_FB25 CAN_F1R2_FB25_Msk /*!<Filter bit 25 */ 4059 #define CAN_F1R2_FB26_Pos (26U) 4060 #define CAN_F1R2_FB26_Msk (0x1UL << CAN_F1R2_FB26_Pos) /*!< 0x04000000 */ 4061 #define CAN_F1R2_FB26 CAN_F1R2_FB26_Msk /*!<Filter bit 26 */ 4062 #define CAN_F1R2_FB27_Pos (27U) 4063 #define CAN_F1R2_FB27_Msk (0x1UL << CAN_F1R2_FB27_Pos) /*!< 0x08000000 */ 4064 #define CAN_F1R2_FB27 CAN_F1R2_FB27_Msk /*!<Filter bit 27 */ 4065 #define CAN_F1R2_FB28_Pos (28U) 4066 #define CAN_F1R2_FB28_Msk (0x1UL << CAN_F1R2_FB28_Pos) /*!< 0x10000000 */ 4067 #define CAN_F1R2_FB28 CAN_F1R2_FB28_Msk /*!<Filter bit 28 */ 4068 #define CAN_F1R2_FB29_Pos (29U) 4069 #define CAN_F1R2_FB29_Msk (0x1UL << CAN_F1R2_FB29_Pos) /*!< 0x20000000 */ 4070 #define CAN_F1R2_FB29 CAN_F1R2_FB29_Msk /*!<Filter bit 29 */ 4071 #define CAN_F1R2_FB30_Pos (30U) 4072 #define CAN_F1R2_FB30_Msk (0x1UL << CAN_F1R2_FB30_Pos) /*!< 0x40000000 */ 4073 #define CAN_F1R2_FB30 CAN_F1R2_FB30_Msk /*!<Filter bit 30 */ 4074 #define CAN_F1R2_FB31_Pos (31U) 4075 #define CAN_F1R2_FB31_Msk (0x1UL << CAN_F1R2_FB31_Pos) /*!< 0x80000000 */ 4076 #define CAN_F1R2_FB31 CAN_F1R2_FB31_Msk /*!<Filter bit 31 */ 4077 4078 /******************* Bit definition for CAN_F2R2 register *******************/ 4079 #define CAN_F2R2_FB0_Pos (0U) 4080 #define CAN_F2R2_FB0_Msk (0x1UL << CAN_F2R2_FB0_Pos) /*!< 0x00000001 */ 4081 #define CAN_F2R2_FB0 CAN_F2R2_FB0_Msk /*!<Filter bit 0 */ 4082 #define CAN_F2R2_FB1_Pos (1U) 4083 #define CAN_F2R2_FB1_Msk (0x1UL << CAN_F2R2_FB1_Pos) /*!< 0x00000002 */ 4084 #define CAN_F2R2_FB1 CAN_F2R2_FB1_Msk /*!<Filter bit 1 */ 4085 #define CAN_F2R2_FB2_Pos (2U) 4086 #define CAN_F2R2_FB2_Msk (0x1UL << CAN_F2R2_FB2_Pos) /*!< 0x00000004 */ 4087 #define CAN_F2R2_FB2 CAN_F2R2_FB2_Msk /*!<Filter bit 2 */ 4088 #define CAN_F2R2_FB3_Pos (3U) 4089 #define CAN_F2R2_FB3_Msk (0x1UL << CAN_F2R2_FB3_Pos) /*!< 0x00000008 */ 4090 #define CAN_F2R2_FB3 CAN_F2R2_FB3_Msk /*!<Filter bit 3 */ 4091 #define CAN_F2R2_FB4_Pos (4U) 4092 #define CAN_F2R2_FB4_Msk (0x1UL << CAN_F2R2_FB4_Pos) /*!< 0x00000010 */ 4093 #define CAN_F2R2_FB4 CAN_F2R2_FB4_Msk /*!<Filter bit 4 */ 4094 #define CAN_F2R2_FB5_Pos (5U) 4095 #define CAN_F2R2_FB5_Msk (0x1UL << CAN_F2R2_FB5_Pos) /*!< 0x00000020 */ 4096 #define CAN_F2R2_FB5 CAN_F2R2_FB5_Msk /*!<Filter bit 5 */ 4097 #define CAN_F2R2_FB6_Pos (6U) 4098 #define CAN_F2R2_FB6_Msk (0x1UL << CAN_F2R2_FB6_Pos) /*!< 0x00000040 */ 4099 #define CAN_F2R2_FB6 CAN_F2R2_FB6_Msk /*!<Filter bit 6 */ 4100 #define CAN_F2R2_FB7_Pos (7U) 4101 #define CAN_F2R2_FB7_Msk (0x1UL << CAN_F2R2_FB7_Pos) /*!< 0x00000080 */ 4102 #define CAN_F2R2_FB7 CAN_F2R2_FB7_Msk /*!<Filter bit 7 */ 4103 #define CAN_F2R2_FB8_Pos (8U) 4104 #define CAN_F2R2_FB8_Msk (0x1UL << CAN_F2R2_FB8_Pos) /*!< 0x00000100 */ 4105 #define CAN_F2R2_FB8 CAN_F2R2_FB8_Msk /*!<Filter bit 8 */ 4106 #define CAN_F2R2_FB9_Pos (9U) 4107 #define CAN_F2R2_FB9_Msk (0x1UL << CAN_F2R2_FB9_Pos) /*!< 0x00000200 */ 4108 #define CAN_F2R2_FB9 CAN_F2R2_FB9_Msk /*!<Filter bit 9 */ 4109 #define CAN_F2R2_FB10_Pos (10U) 4110 #define CAN_F2R2_FB10_Msk (0x1UL << CAN_F2R2_FB10_Pos) /*!< 0x00000400 */ 4111 #define CAN_F2R2_FB10 CAN_F2R2_FB10_Msk /*!<Filter bit 10 */ 4112 #define CAN_F2R2_FB11_Pos (11U) 4113 #define CAN_F2R2_FB11_Msk (0x1UL << CAN_F2R2_FB11_Pos) /*!< 0x00000800 */ 4114 #define CAN_F2R2_FB11 CAN_F2R2_FB11_Msk /*!<Filter bit 11 */ 4115 #define CAN_F2R2_FB12_Pos (12U) 4116 #define CAN_F2R2_FB12_Msk (0x1UL << CAN_F2R2_FB12_Pos) /*!< 0x00001000 */ 4117 #define CAN_F2R2_FB12 CAN_F2R2_FB12_Msk /*!<Filter bit 12 */ 4118 #define CAN_F2R2_FB13_Pos (13U) 4119 #define CAN_F2R2_FB13_Msk (0x1UL << CAN_F2R2_FB13_Pos) /*!< 0x00002000 */ 4120 #define CAN_F2R2_FB13 CAN_F2R2_FB13_Msk /*!<Filter bit 13 */ 4121 #define CAN_F2R2_FB14_Pos (14U) 4122 #define CAN_F2R2_FB14_Msk (0x1UL << CAN_F2R2_FB14_Pos) /*!< 0x00004000 */ 4123 #define CAN_F2R2_FB14 CAN_F2R2_FB14_Msk /*!<Filter bit 14 */ 4124 #define CAN_F2R2_FB15_Pos (15U) 4125 #define CAN_F2R2_FB15_Msk (0x1UL << CAN_F2R2_FB15_Pos) /*!< 0x00008000 */ 4126 #define CAN_F2R2_FB15 CAN_F2R2_FB15_Msk /*!<Filter bit 15 */ 4127 #define CAN_F2R2_FB16_Pos (16U) 4128 #define CAN_F2R2_FB16_Msk (0x1UL << CAN_F2R2_FB16_Pos) /*!< 0x00010000 */ 4129 #define CAN_F2R2_FB16 CAN_F2R2_FB16_Msk /*!<Filter bit 16 */ 4130 #define CAN_F2R2_FB17_Pos (17U) 4131 #define CAN_F2R2_FB17_Msk (0x1UL << CAN_F2R2_FB17_Pos) /*!< 0x00020000 */ 4132 #define CAN_F2R2_FB17 CAN_F2R2_FB17_Msk /*!<Filter bit 17 */ 4133 #define CAN_F2R2_FB18_Pos (18U) 4134 #define CAN_F2R2_FB18_Msk (0x1UL << CAN_F2R2_FB18_Pos) /*!< 0x00040000 */ 4135 #define CAN_F2R2_FB18 CAN_F2R2_FB18_Msk /*!<Filter bit 18 */ 4136 #define CAN_F2R2_FB19_Pos (19U) 4137 #define CAN_F2R2_FB19_Msk (0x1UL << CAN_F2R2_FB19_Pos) /*!< 0x00080000 */ 4138 #define CAN_F2R2_FB19 CAN_F2R2_FB19_Msk /*!<Filter bit 19 */ 4139 #define CAN_F2R2_FB20_Pos (20U) 4140 #define CAN_F2R2_FB20_Msk (0x1UL << CAN_F2R2_FB20_Pos) /*!< 0x00100000 */ 4141 #define CAN_F2R2_FB20 CAN_F2R2_FB20_Msk /*!<Filter bit 20 */ 4142 #define CAN_F2R2_FB21_Pos (21U) 4143 #define CAN_F2R2_FB21_Msk (0x1UL << CAN_F2R2_FB21_Pos) /*!< 0x00200000 */ 4144 #define CAN_F2R2_FB21 CAN_F2R2_FB21_Msk /*!<Filter bit 21 */ 4145 #define CAN_F2R2_FB22_Pos (22U) 4146 #define CAN_F2R2_FB22_Msk (0x1UL << CAN_F2R2_FB22_Pos) /*!< 0x00400000 */ 4147 #define CAN_F2R2_FB22 CAN_F2R2_FB22_Msk /*!<Filter bit 22 */ 4148 #define CAN_F2R2_FB23_Pos (23U) 4149 #define CAN_F2R2_FB23_Msk (0x1UL << CAN_F2R2_FB23_Pos) /*!< 0x00800000 */ 4150 #define CAN_F2R2_FB23 CAN_F2R2_FB23_Msk /*!<Filter bit 23 */ 4151 #define CAN_F2R2_FB24_Pos (24U) 4152 #define CAN_F2R2_FB24_Msk (0x1UL << CAN_F2R2_FB24_Pos) /*!< 0x01000000 */ 4153 #define CAN_F2R2_FB24 CAN_F2R2_FB24_Msk /*!<Filter bit 24 */ 4154 #define CAN_F2R2_FB25_Pos (25U) 4155 #define CAN_F2R2_FB25_Msk (0x1UL << CAN_F2R2_FB25_Pos) /*!< 0x02000000 */ 4156 #define CAN_F2R2_FB25 CAN_F2R2_FB25_Msk /*!<Filter bit 25 */ 4157 #define CAN_F2R2_FB26_Pos (26U) 4158 #define CAN_F2R2_FB26_Msk (0x1UL << CAN_F2R2_FB26_Pos) /*!< 0x04000000 */ 4159 #define CAN_F2R2_FB26 CAN_F2R2_FB26_Msk /*!<Filter bit 26 */ 4160 #define CAN_F2R2_FB27_Pos (27U) 4161 #define CAN_F2R2_FB27_Msk (0x1UL << CAN_F2R2_FB27_Pos) /*!< 0x08000000 */ 4162 #define CAN_F2R2_FB27 CAN_F2R2_FB27_Msk /*!<Filter bit 27 */ 4163 #define CAN_F2R2_FB28_Pos (28U) 4164 #define CAN_F2R2_FB28_Msk (0x1UL << CAN_F2R2_FB28_Pos) /*!< 0x10000000 */ 4165 #define CAN_F2R2_FB28 CAN_F2R2_FB28_Msk /*!<Filter bit 28 */ 4166 #define CAN_F2R2_FB29_Pos (29U) 4167 #define CAN_F2R2_FB29_Msk (0x1UL << CAN_F2R2_FB29_Pos) /*!< 0x20000000 */ 4168 #define CAN_F2R2_FB29 CAN_F2R2_FB29_Msk /*!<Filter bit 29 */ 4169 #define CAN_F2R2_FB30_Pos (30U) 4170 #define CAN_F2R2_FB30_Msk (0x1UL << CAN_F2R2_FB30_Pos) /*!< 0x40000000 */ 4171 #define CAN_F2R2_FB30 CAN_F2R2_FB30_Msk /*!<Filter bit 30 */ 4172 #define CAN_F2R2_FB31_Pos (31U) 4173 #define CAN_F2R2_FB31_Msk (0x1UL << CAN_F2R2_FB31_Pos) /*!< 0x80000000 */ 4174 #define CAN_F2R2_FB31 CAN_F2R2_FB31_Msk /*!<Filter bit 31 */ 4175 4176 /******************* Bit definition for CAN_F3R2 register *******************/ 4177 #define CAN_F3R2_FB0_Pos (0U) 4178 #define CAN_F3R2_FB0_Msk (0x1UL << CAN_F3R2_FB0_Pos) /*!< 0x00000001 */ 4179 #define CAN_F3R2_FB0 CAN_F3R2_FB0_Msk /*!<Filter bit 0 */ 4180 #define CAN_F3R2_FB1_Pos (1U) 4181 #define CAN_F3R2_FB1_Msk (0x1UL << CAN_F3R2_FB1_Pos) /*!< 0x00000002 */ 4182 #define CAN_F3R2_FB1 CAN_F3R2_FB1_Msk /*!<Filter bit 1 */ 4183 #define CAN_F3R2_FB2_Pos (2U) 4184 #define CAN_F3R2_FB2_Msk (0x1UL << CAN_F3R2_FB2_Pos) /*!< 0x00000004 */ 4185 #define CAN_F3R2_FB2 CAN_F3R2_FB2_Msk /*!<Filter bit 2 */ 4186 #define CAN_F3R2_FB3_Pos (3U) 4187 #define CAN_F3R2_FB3_Msk (0x1UL << CAN_F3R2_FB3_Pos) /*!< 0x00000008 */ 4188 #define CAN_F3R2_FB3 CAN_F3R2_FB3_Msk /*!<Filter bit 3 */ 4189 #define CAN_F3R2_FB4_Pos (4U) 4190 #define CAN_F3R2_FB4_Msk (0x1UL << CAN_F3R2_FB4_Pos) /*!< 0x00000010 */ 4191 #define CAN_F3R2_FB4 CAN_F3R2_FB4_Msk /*!<Filter bit 4 */ 4192 #define CAN_F3R2_FB5_Pos (5U) 4193 #define CAN_F3R2_FB5_Msk (0x1UL << CAN_F3R2_FB5_Pos) /*!< 0x00000020 */ 4194 #define CAN_F3R2_FB5 CAN_F3R2_FB5_Msk /*!<Filter bit 5 */ 4195 #define CAN_F3R2_FB6_Pos (6U) 4196 #define CAN_F3R2_FB6_Msk (0x1UL << CAN_F3R2_FB6_Pos) /*!< 0x00000040 */ 4197 #define CAN_F3R2_FB6 CAN_F3R2_FB6_Msk /*!<Filter bit 6 */ 4198 #define CAN_F3R2_FB7_Pos (7U) 4199 #define CAN_F3R2_FB7_Msk (0x1UL << CAN_F3R2_FB7_Pos) /*!< 0x00000080 */ 4200 #define CAN_F3R2_FB7 CAN_F3R2_FB7_Msk /*!<Filter bit 7 */ 4201 #define CAN_F3R2_FB8_Pos (8U) 4202 #define CAN_F3R2_FB8_Msk (0x1UL << CAN_F3R2_FB8_Pos) /*!< 0x00000100 */ 4203 #define CAN_F3R2_FB8 CAN_F3R2_FB8_Msk /*!<Filter bit 8 */ 4204 #define CAN_F3R2_FB9_Pos (9U) 4205 #define CAN_F3R2_FB9_Msk (0x1UL << CAN_F3R2_FB9_Pos) /*!< 0x00000200 */ 4206 #define CAN_F3R2_FB9 CAN_F3R2_FB9_Msk /*!<Filter bit 9 */ 4207 #define CAN_F3R2_FB10_Pos (10U) 4208 #define CAN_F3R2_FB10_Msk (0x1UL << CAN_F3R2_FB10_Pos) /*!< 0x00000400 */ 4209 #define CAN_F3R2_FB10 CAN_F3R2_FB10_Msk /*!<Filter bit 10 */ 4210 #define CAN_F3R2_FB11_Pos (11U) 4211 #define CAN_F3R2_FB11_Msk (0x1UL << CAN_F3R2_FB11_Pos) /*!< 0x00000800 */ 4212 #define CAN_F3R2_FB11 CAN_F3R2_FB11_Msk /*!<Filter bit 11 */ 4213 #define CAN_F3R2_FB12_Pos (12U) 4214 #define CAN_F3R2_FB12_Msk (0x1UL << CAN_F3R2_FB12_Pos) /*!< 0x00001000 */ 4215 #define CAN_F3R2_FB12 CAN_F3R2_FB12_Msk /*!<Filter bit 12 */ 4216 #define CAN_F3R2_FB13_Pos (13U) 4217 #define CAN_F3R2_FB13_Msk (0x1UL << CAN_F3R2_FB13_Pos) /*!< 0x00002000 */ 4218 #define CAN_F3R2_FB13 CAN_F3R2_FB13_Msk /*!<Filter bit 13 */ 4219 #define CAN_F3R2_FB14_Pos (14U) 4220 #define CAN_F3R2_FB14_Msk (0x1UL << CAN_F3R2_FB14_Pos) /*!< 0x00004000 */ 4221 #define CAN_F3R2_FB14 CAN_F3R2_FB14_Msk /*!<Filter bit 14 */ 4222 #define CAN_F3R2_FB15_Pos (15U) 4223 #define CAN_F3R2_FB15_Msk (0x1UL << CAN_F3R2_FB15_Pos) /*!< 0x00008000 */ 4224 #define CAN_F3R2_FB15 CAN_F3R2_FB15_Msk /*!<Filter bit 15 */ 4225 #define CAN_F3R2_FB16_Pos (16U) 4226 #define CAN_F3R2_FB16_Msk (0x1UL << CAN_F3R2_FB16_Pos) /*!< 0x00010000 */ 4227 #define CAN_F3R2_FB16 CAN_F3R2_FB16_Msk /*!<Filter bit 16 */ 4228 #define CAN_F3R2_FB17_Pos (17U) 4229 #define CAN_F3R2_FB17_Msk (0x1UL << CAN_F3R2_FB17_Pos) /*!< 0x00020000 */ 4230 #define CAN_F3R2_FB17 CAN_F3R2_FB17_Msk /*!<Filter bit 17 */ 4231 #define CAN_F3R2_FB18_Pos (18U) 4232 #define CAN_F3R2_FB18_Msk (0x1UL << CAN_F3R2_FB18_Pos) /*!< 0x00040000 */ 4233 #define CAN_F3R2_FB18 CAN_F3R2_FB18_Msk /*!<Filter bit 18 */ 4234 #define CAN_F3R2_FB19_Pos (19U) 4235 #define CAN_F3R2_FB19_Msk (0x1UL << CAN_F3R2_FB19_Pos) /*!< 0x00080000 */ 4236 #define CAN_F3R2_FB19 CAN_F3R2_FB19_Msk /*!<Filter bit 19 */ 4237 #define CAN_F3R2_FB20_Pos (20U) 4238 #define CAN_F3R2_FB20_Msk (0x1UL << CAN_F3R2_FB20_Pos) /*!< 0x00100000 */ 4239 #define CAN_F3R2_FB20 CAN_F3R2_FB20_Msk /*!<Filter bit 20 */ 4240 #define CAN_F3R2_FB21_Pos (21U) 4241 #define CAN_F3R2_FB21_Msk (0x1UL << CAN_F3R2_FB21_Pos) /*!< 0x00200000 */ 4242 #define CAN_F3R2_FB21 CAN_F3R2_FB21_Msk /*!<Filter bit 21 */ 4243 #define CAN_F3R2_FB22_Pos (22U) 4244 #define CAN_F3R2_FB22_Msk (0x1UL << CAN_F3R2_FB22_Pos) /*!< 0x00400000 */ 4245 #define CAN_F3R2_FB22 CAN_F3R2_FB22_Msk /*!<Filter bit 22 */ 4246 #define CAN_F3R2_FB23_Pos (23U) 4247 #define CAN_F3R2_FB23_Msk (0x1UL << CAN_F3R2_FB23_Pos) /*!< 0x00800000 */ 4248 #define CAN_F3R2_FB23 CAN_F3R2_FB23_Msk /*!<Filter bit 23 */ 4249 #define CAN_F3R2_FB24_Pos (24U) 4250 #define CAN_F3R2_FB24_Msk (0x1UL << CAN_F3R2_FB24_Pos) /*!< 0x01000000 */ 4251 #define CAN_F3R2_FB24 CAN_F3R2_FB24_Msk /*!<Filter bit 24 */ 4252 #define CAN_F3R2_FB25_Pos (25U) 4253 #define CAN_F3R2_FB25_Msk (0x1UL << CAN_F3R2_FB25_Pos) /*!< 0x02000000 */ 4254 #define CAN_F3R2_FB25 CAN_F3R2_FB25_Msk /*!<Filter bit 25 */ 4255 #define CAN_F3R2_FB26_Pos (26U) 4256 #define CAN_F3R2_FB26_Msk (0x1UL << CAN_F3R2_FB26_Pos) /*!< 0x04000000 */ 4257 #define CAN_F3R2_FB26 CAN_F3R2_FB26_Msk /*!<Filter bit 26 */ 4258 #define CAN_F3R2_FB27_Pos (27U) 4259 #define CAN_F3R2_FB27_Msk (0x1UL << CAN_F3R2_FB27_Pos) /*!< 0x08000000 */ 4260 #define CAN_F3R2_FB27 CAN_F3R2_FB27_Msk /*!<Filter bit 27 */ 4261 #define CAN_F3R2_FB28_Pos (28U) 4262 #define CAN_F3R2_FB28_Msk (0x1UL << CAN_F3R2_FB28_Pos) /*!< 0x10000000 */ 4263 #define CAN_F3R2_FB28 CAN_F3R2_FB28_Msk /*!<Filter bit 28 */ 4264 #define CAN_F3R2_FB29_Pos (29U) 4265 #define CAN_F3R2_FB29_Msk (0x1UL << CAN_F3R2_FB29_Pos) /*!< 0x20000000 */ 4266 #define CAN_F3R2_FB29 CAN_F3R2_FB29_Msk /*!<Filter bit 29 */ 4267 #define CAN_F3R2_FB30_Pos (30U) 4268 #define CAN_F3R2_FB30_Msk (0x1UL << CAN_F3R2_FB30_Pos) /*!< 0x40000000 */ 4269 #define CAN_F3R2_FB30 CAN_F3R2_FB30_Msk /*!<Filter bit 30 */ 4270 #define CAN_F3R2_FB31_Pos (31U) 4271 #define CAN_F3R2_FB31_Msk (0x1UL << CAN_F3R2_FB31_Pos) /*!< 0x80000000 */ 4272 #define CAN_F3R2_FB31 CAN_F3R2_FB31_Msk /*!<Filter bit 31 */ 4273 4274 /******************* Bit definition for CAN_F4R2 register *******************/ 4275 #define CAN_F4R2_FB0_Pos (0U) 4276 #define CAN_F4R2_FB0_Msk (0x1UL << CAN_F4R2_FB0_Pos) /*!< 0x00000001 */ 4277 #define CAN_F4R2_FB0 CAN_F4R2_FB0_Msk /*!<Filter bit 0 */ 4278 #define CAN_F4R2_FB1_Pos (1U) 4279 #define CAN_F4R2_FB1_Msk (0x1UL << CAN_F4R2_FB1_Pos) /*!< 0x00000002 */ 4280 #define CAN_F4R2_FB1 CAN_F4R2_FB1_Msk /*!<Filter bit 1 */ 4281 #define CAN_F4R2_FB2_Pos (2U) 4282 #define CAN_F4R2_FB2_Msk (0x1UL << CAN_F4R2_FB2_Pos) /*!< 0x00000004 */ 4283 #define CAN_F4R2_FB2 CAN_F4R2_FB2_Msk /*!<Filter bit 2 */ 4284 #define CAN_F4R2_FB3_Pos (3U) 4285 #define CAN_F4R2_FB3_Msk (0x1UL << CAN_F4R2_FB3_Pos) /*!< 0x00000008 */ 4286 #define CAN_F4R2_FB3 CAN_F4R2_FB3_Msk /*!<Filter bit 3 */ 4287 #define CAN_F4R2_FB4_Pos (4U) 4288 #define CAN_F4R2_FB4_Msk (0x1UL << CAN_F4R2_FB4_Pos) /*!< 0x00000010 */ 4289 #define CAN_F4R2_FB4 CAN_F4R2_FB4_Msk /*!<Filter bit 4 */ 4290 #define CAN_F4R2_FB5_Pos (5U) 4291 #define CAN_F4R2_FB5_Msk (0x1UL << CAN_F4R2_FB5_Pos) /*!< 0x00000020 */ 4292 #define CAN_F4R2_FB5 CAN_F4R2_FB5_Msk /*!<Filter bit 5 */ 4293 #define CAN_F4R2_FB6_Pos (6U) 4294 #define CAN_F4R2_FB6_Msk (0x1UL << CAN_F4R2_FB6_Pos) /*!< 0x00000040 */ 4295 #define CAN_F4R2_FB6 CAN_F4R2_FB6_Msk /*!<Filter bit 6 */ 4296 #define CAN_F4R2_FB7_Pos (7U) 4297 #define CAN_F4R2_FB7_Msk (0x1UL << CAN_F4R2_FB7_Pos) /*!< 0x00000080 */ 4298 #define CAN_F4R2_FB7 CAN_F4R2_FB7_Msk /*!<Filter bit 7 */ 4299 #define CAN_F4R2_FB8_Pos (8U) 4300 #define CAN_F4R2_FB8_Msk (0x1UL << CAN_F4R2_FB8_Pos) /*!< 0x00000100 */ 4301 #define CAN_F4R2_FB8 CAN_F4R2_FB8_Msk /*!<Filter bit 8 */ 4302 #define CAN_F4R2_FB9_Pos (9U) 4303 #define CAN_F4R2_FB9_Msk (0x1UL << CAN_F4R2_FB9_Pos) /*!< 0x00000200 */ 4304 #define CAN_F4R2_FB9 CAN_F4R2_FB9_Msk /*!<Filter bit 9 */ 4305 #define CAN_F4R2_FB10_Pos (10U) 4306 #define CAN_F4R2_FB10_Msk (0x1UL << CAN_F4R2_FB10_Pos) /*!< 0x00000400 */ 4307 #define CAN_F4R2_FB10 CAN_F4R2_FB10_Msk /*!<Filter bit 10 */ 4308 #define CAN_F4R2_FB11_Pos (11U) 4309 #define CAN_F4R2_FB11_Msk (0x1UL << CAN_F4R2_FB11_Pos) /*!< 0x00000800 */ 4310 #define CAN_F4R2_FB11 CAN_F4R2_FB11_Msk /*!<Filter bit 11 */ 4311 #define CAN_F4R2_FB12_Pos (12U) 4312 #define CAN_F4R2_FB12_Msk (0x1UL << CAN_F4R2_FB12_Pos) /*!< 0x00001000 */ 4313 #define CAN_F4R2_FB12 CAN_F4R2_FB12_Msk /*!<Filter bit 12 */ 4314 #define CAN_F4R2_FB13_Pos (13U) 4315 #define CAN_F4R2_FB13_Msk (0x1UL << CAN_F4R2_FB13_Pos) /*!< 0x00002000 */ 4316 #define CAN_F4R2_FB13 CAN_F4R2_FB13_Msk /*!<Filter bit 13 */ 4317 #define CAN_F4R2_FB14_Pos (14U) 4318 #define CAN_F4R2_FB14_Msk (0x1UL << CAN_F4R2_FB14_Pos) /*!< 0x00004000 */ 4319 #define CAN_F4R2_FB14 CAN_F4R2_FB14_Msk /*!<Filter bit 14 */ 4320 #define CAN_F4R2_FB15_Pos (15U) 4321 #define CAN_F4R2_FB15_Msk (0x1UL << CAN_F4R2_FB15_Pos) /*!< 0x00008000 */ 4322 #define CAN_F4R2_FB15 CAN_F4R2_FB15_Msk /*!<Filter bit 15 */ 4323 #define CAN_F4R2_FB16_Pos (16U) 4324 #define CAN_F4R2_FB16_Msk (0x1UL << CAN_F4R2_FB16_Pos) /*!< 0x00010000 */ 4325 #define CAN_F4R2_FB16 CAN_F4R2_FB16_Msk /*!<Filter bit 16 */ 4326 #define CAN_F4R2_FB17_Pos (17U) 4327 #define CAN_F4R2_FB17_Msk (0x1UL << CAN_F4R2_FB17_Pos) /*!< 0x00020000 */ 4328 #define CAN_F4R2_FB17 CAN_F4R2_FB17_Msk /*!<Filter bit 17 */ 4329 #define CAN_F4R2_FB18_Pos (18U) 4330 #define CAN_F4R2_FB18_Msk (0x1UL << CAN_F4R2_FB18_Pos) /*!< 0x00040000 */ 4331 #define CAN_F4R2_FB18 CAN_F4R2_FB18_Msk /*!<Filter bit 18 */ 4332 #define CAN_F4R2_FB19_Pos (19U) 4333 #define CAN_F4R2_FB19_Msk (0x1UL << CAN_F4R2_FB19_Pos) /*!< 0x00080000 */ 4334 #define CAN_F4R2_FB19 CAN_F4R2_FB19_Msk /*!<Filter bit 19 */ 4335 #define CAN_F4R2_FB20_Pos (20U) 4336 #define CAN_F4R2_FB20_Msk (0x1UL << CAN_F4R2_FB20_Pos) /*!< 0x00100000 */ 4337 #define CAN_F4R2_FB20 CAN_F4R2_FB20_Msk /*!<Filter bit 20 */ 4338 #define CAN_F4R2_FB21_Pos (21U) 4339 #define CAN_F4R2_FB21_Msk (0x1UL << CAN_F4R2_FB21_Pos) /*!< 0x00200000 */ 4340 #define CAN_F4R2_FB21 CAN_F4R2_FB21_Msk /*!<Filter bit 21 */ 4341 #define CAN_F4R2_FB22_Pos (22U) 4342 #define CAN_F4R2_FB22_Msk (0x1UL << CAN_F4R2_FB22_Pos) /*!< 0x00400000 */ 4343 #define CAN_F4R2_FB22 CAN_F4R2_FB22_Msk /*!<Filter bit 22 */ 4344 #define CAN_F4R2_FB23_Pos (23U) 4345 #define CAN_F4R2_FB23_Msk (0x1UL << CAN_F4R2_FB23_Pos) /*!< 0x00800000 */ 4346 #define CAN_F4R2_FB23 CAN_F4R2_FB23_Msk /*!<Filter bit 23 */ 4347 #define CAN_F4R2_FB24_Pos (24U) 4348 #define CAN_F4R2_FB24_Msk (0x1UL << CAN_F4R2_FB24_Pos) /*!< 0x01000000 */ 4349 #define CAN_F4R2_FB24 CAN_F4R2_FB24_Msk /*!<Filter bit 24 */ 4350 #define CAN_F4R2_FB25_Pos (25U) 4351 #define CAN_F4R2_FB25_Msk (0x1UL << CAN_F4R2_FB25_Pos) /*!< 0x02000000 */ 4352 #define CAN_F4R2_FB25 CAN_F4R2_FB25_Msk /*!<Filter bit 25 */ 4353 #define CAN_F4R2_FB26_Pos (26U) 4354 #define CAN_F4R2_FB26_Msk (0x1UL << CAN_F4R2_FB26_Pos) /*!< 0x04000000 */ 4355 #define CAN_F4R2_FB26 CAN_F4R2_FB26_Msk /*!<Filter bit 26 */ 4356 #define CAN_F4R2_FB27_Pos (27U) 4357 #define CAN_F4R2_FB27_Msk (0x1UL << CAN_F4R2_FB27_Pos) /*!< 0x08000000 */ 4358 #define CAN_F4R2_FB27 CAN_F4R2_FB27_Msk /*!<Filter bit 27 */ 4359 #define CAN_F4R2_FB28_Pos (28U) 4360 #define CAN_F4R2_FB28_Msk (0x1UL << CAN_F4R2_FB28_Pos) /*!< 0x10000000 */ 4361 #define CAN_F4R2_FB28 CAN_F4R2_FB28_Msk /*!<Filter bit 28 */ 4362 #define CAN_F4R2_FB29_Pos (29U) 4363 #define CAN_F4R2_FB29_Msk (0x1UL << CAN_F4R2_FB29_Pos) /*!< 0x20000000 */ 4364 #define CAN_F4R2_FB29 CAN_F4R2_FB29_Msk /*!<Filter bit 29 */ 4365 #define CAN_F4R2_FB30_Pos (30U) 4366 #define CAN_F4R2_FB30_Msk (0x1UL << CAN_F4R2_FB30_Pos) /*!< 0x40000000 */ 4367 #define CAN_F4R2_FB30 CAN_F4R2_FB30_Msk /*!<Filter bit 30 */ 4368 #define CAN_F4R2_FB31_Pos (31U) 4369 #define CAN_F4R2_FB31_Msk (0x1UL << CAN_F4R2_FB31_Pos) /*!< 0x80000000 */ 4370 #define CAN_F4R2_FB31 CAN_F4R2_FB31_Msk /*!<Filter bit 31 */ 4371 4372 /******************* Bit definition for CAN_F5R2 register *******************/ 4373 #define CAN_F5R2_FB0_Pos (0U) 4374 #define CAN_F5R2_FB0_Msk (0x1UL << CAN_F5R2_FB0_Pos) /*!< 0x00000001 */ 4375 #define CAN_F5R2_FB0 CAN_F5R2_FB0_Msk /*!<Filter bit 0 */ 4376 #define CAN_F5R2_FB1_Pos (1U) 4377 #define CAN_F5R2_FB1_Msk (0x1UL << CAN_F5R2_FB1_Pos) /*!< 0x00000002 */ 4378 #define CAN_F5R2_FB1 CAN_F5R2_FB1_Msk /*!<Filter bit 1 */ 4379 #define CAN_F5R2_FB2_Pos (2U) 4380 #define CAN_F5R2_FB2_Msk (0x1UL << CAN_F5R2_FB2_Pos) /*!< 0x00000004 */ 4381 #define CAN_F5R2_FB2 CAN_F5R2_FB2_Msk /*!<Filter bit 2 */ 4382 #define CAN_F5R2_FB3_Pos (3U) 4383 #define CAN_F5R2_FB3_Msk (0x1UL << CAN_F5R2_FB3_Pos) /*!< 0x00000008 */ 4384 #define CAN_F5R2_FB3 CAN_F5R2_FB3_Msk /*!<Filter bit 3 */ 4385 #define CAN_F5R2_FB4_Pos (4U) 4386 #define CAN_F5R2_FB4_Msk (0x1UL << CAN_F5R2_FB4_Pos) /*!< 0x00000010 */ 4387 #define CAN_F5R2_FB4 CAN_F5R2_FB4_Msk /*!<Filter bit 4 */ 4388 #define CAN_F5R2_FB5_Pos (5U) 4389 #define CAN_F5R2_FB5_Msk (0x1UL << CAN_F5R2_FB5_Pos) /*!< 0x00000020 */ 4390 #define CAN_F5R2_FB5 CAN_F5R2_FB5_Msk /*!<Filter bit 5 */ 4391 #define CAN_F5R2_FB6_Pos (6U) 4392 #define CAN_F5R2_FB6_Msk (0x1UL << CAN_F5R2_FB6_Pos) /*!< 0x00000040 */ 4393 #define CAN_F5R2_FB6 CAN_F5R2_FB6_Msk /*!<Filter bit 6 */ 4394 #define CAN_F5R2_FB7_Pos (7U) 4395 #define CAN_F5R2_FB7_Msk (0x1UL << CAN_F5R2_FB7_Pos) /*!< 0x00000080 */ 4396 #define CAN_F5R2_FB7 CAN_F5R2_FB7_Msk /*!<Filter bit 7 */ 4397 #define CAN_F5R2_FB8_Pos (8U) 4398 #define CAN_F5R2_FB8_Msk (0x1UL << CAN_F5R2_FB8_Pos) /*!< 0x00000100 */ 4399 #define CAN_F5R2_FB8 CAN_F5R2_FB8_Msk /*!<Filter bit 8 */ 4400 #define CAN_F5R2_FB9_Pos (9U) 4401 #define CAN_F5R2_FB9_Msk (0x1UL << CAN_F5R2_FB9_Pos) /*!< 0x00000200 */ 4402 #define CAN_F5R2_FB9 CAN_F5R2_FB9_Msk /*!<Filter bit 9 */ 4403 #define CAN_F5R2_FB10_Pos (10U) 4404 #define CAN_F5R2_FB10_Msk (0x1UL << CAN_F5R2_FB10_Pos) /*!< 0x00000400 */ 4405 #define CAN_F5R2_FB10 CAN_F5R2_FB10_Msk /*!<Filter bit 10 */ 4406 #define CAN_F5R2_FB11_Pos (11U) 4407 #define CAN_F5R2_FB11_Msk (0x1UL << CAN_F5R2_FB11_Pos) /*!< 0x00000800 */ 4408 #define CAN_F5R2_FB11 CAN_F5R2_FB11_Msk /*!<Filter bit 11 */ 4409 #define CAN_F5R2_FB12_Pos (12U) 4410 #define CAN_F5R2_FB12_Msk (0x1UL << CAN_F5R2_FB12_Pos) /*!< 0x00001000 */ 4411 #define CAN_F5R2_FB12 CAN_F5R2_FB12_Msk /*!<Filter bit 12 */ 4412 #define CAN_F5R2_FB13_Pos (13U) 4413 #define CAN_F5R2_FB13_Msk (0x1UL << CAN_F5R2_FB13_Pos) /*!< 0x00002000 */ 4414 #define CAN_F5R2_FB13 CAN_F5R2_FB13_Msk /*!<Filter bit 13 */ 4415 #define CAN_F5R2_FB14_Pos (14U) 4416 #define CAN_F5R2_FB14_Msk (0x1UL << CAN_F5R2_FB14_Pos) /*!< 0x00004000 */ 4417 #define CAN_F5R2_FB14 CAN_F5R2_FB14_Msk /*!<Filter bit 14 */ 4418 #define CAN_F5R2_FB15_Pos (15U) 4419 #define CAN_F5R2_FB15_Msk (0x1UL << CAN_F5R2_FB15_Pos) /*!< 0x00008000 */ 4420 #define CAN_F5R2_FB15 CAN_F5R2_FB15_Msk /*!<Filter bit 15 */ 4421 #define CAN_F5R2_FB16_Pos (16U) 4422 #define CAN_F5R2_FB16_Msk (0x1UL << CAN_F5R2_FB16_Pos) /*!< 0x00010000 */ 4423 #define CAN_F5R2_FB16 CAN_F5R2_FB16_Msk /*!<Filter bit 16 */ 4424 #define CAN_F5R2_FB17_Pos (17U) 4425 #define CAN_F5R2_FB17_Msk (0x1UL << CAN_F5R2_FB17_Pos) /*!< 0x00020000 */ 4426 #define CAN_F5R2_FB17 CAN_F5R2_FB17_Msk /*!<Filter bit 17 */ 4427 #define CAN_F5R2_FB18_Pos (18U) 4428 #define CAN_F5R2_FB18_Msk (0x1UL << CAN_F5R2_FB18_Pos) /*!< 0x00040000 */ 4429 #define CAN_F5R2_FB18 CAN_F5R2_FB18_Msk /*!<Filter bit 18 */ 4430 #define CAN_F5R2_FB19_Pos (19U) 4431 #define CAN_F5R2_FB19_Msk (0x1UL << CAN_F5R2_FB19_Pos) /*!< 0x00080000 */ 4432 #define CAN_F5R2_FB19 CAN_F5R2_FB19_Msk /*!<Filter bit 19 */ 4433 #define CAN_F5R2_FB20_Pos (20U) 4434 #define CAN_F5R2_FB20_Msk (0x1UL << CAN_F5R2_FB20_Pos) /*!< 0x00100000 */ 4435 #define CAN_F5R2_FB20 CAN_F5R2_FB20_Msk /*!<Filter bit 20 */ 4436 #define CAN_F5R2_FB21_Pos (21U) 4437 #define CAN_F5R2_FB21_Msk (0x1UL << CAN_F5R2_FB21_Pos) /*!< 0x00200000 */ 4438 #define CAN_F5R2_FB21 CAN_F5R2_FB21_Msk /*!<Filter bit 21 */ 4439 #define CAN_F5R2_FB22_Pos (22U) 4440 #define CAN_F5R2_FB22_Msk (0x1UL << CAN_F5R2_FB22_Pos) /*!< 0x00400000 */ 4441 #define CAN_F5R2_FB22 CAN_F5R2_FB22_Msk /*!<Filter bit 22 */ 4442 #define CAN_F5R2_FB23_Pos (23U) 4443 #define CAN_F5R2_FB23_Msk (0x1UL << CAN_F5R2_FB23_Pos) /*!< 0x00800000 */ 4444 #define CAN_F5R2_FB23 CAN_F5R2_FB23_Msk /*!<Filter bit 23 */ 4445 #define CAN_F5R2_FB24_Pos (24U) 4446 #define CAN_F5R2_FB24_Msk (0x1UL << CAN_F5R2_FB24_Pos) /*!< 0x01000000 */ 4447 #define CAN_F5R2_FB24 CAN_F5R2_FB24_Msk /*!<Filter bit 24 */ 4448 #define CAN_F5R2_FB25_Pos (25U) 4449 #define CAN_F5R2_FB25_Msk (0x1UL << CAN_F5R2_FB25_Pos) /*!< 0x02000000 */ 4450 #define CAN_F5R2_FB25 CAN_F5R2_FB25_Msk /*!<Filter bit 25 */ 4451 #define CAN_F5R2_FB26_Pos (26U) 4452 #define CAN_F5R2_FB26_Msk (0x1UL << CAN_F5R2_FB26_Pos) /*!< 0x04000000 */ 4453 #define CAN_F5R2_FB26 CAN_F5R2_FB26_Msk /*!<Filter bit 26 */ 4454 #define CAN_F5R2_FB27_Pos (27U) 4455 #define CAN_F5R2_FB27_Msk (0x1UL << CAN_F5R2_FB27_Pos) /*!< 0x08000000 */ 4456 #define CAN_F5R2_FB27 CAN_F5R2_FB27_Msk /*!<Filter bit 27 */ 4457 #define CAN_F5R2_FB28_Pos (28U) 4458 #define CAN_F5R2_FB28_Msk (0x1UL << CAN_F5R2_FB28_Pos) /*!< 0x10000000 */ 4459 #define CAN_F5R2_FB28 CAN_F5R2_FB28_Msk /*!<Filter bit 28 */ 4460 #define CAN_F5R2_FB29_Pos (29U) 4461 #define CAN_F5R2_FB29_Msk (0x1UL << CAN_F5R2_FB29_Pos) /*!< 0x20000000 */ 4462 #define CAN_F5R2_FB29 CAN_F5R2_FB29_Msk /*!<Filter bit 29 */ 4463 #define CAN_F5R2_FB30_Pos (30U) 4464 #define CAN_F5R2_FB30_Msk (0x1UL << CAN_F5R2_FB30_Pos) /*!< 0x40000000 */ 4465 #define CAN_F5R2_FB30 CAN_F5R2_FB30_Msk /*!<Filter bit 30 */ 4466 #define CAN_F5R2_FB31_Pos (31U) 4467 #define CAN_F5R2_FB31_Msk (0x1UL << CAN_F5R2_FB31_Pos) /*!< 0x80000000 */ 4468 #define CAN_F5R2_FB31 CAN_F5R2_FB31_Msk /*!<Filter bit 31 */ 4469 4470 /******************* Bit definition for CAN_F6R2 register *******************/ 4471 #define CAN_F6R2_FB0_Pos (0U) 4472 #define CAN_F6R2_FB0_Msk (0x1UL << CAN_F6R2_FB0_Pos) /*!< 0x00000001 */ 4473 #define CAN_F6R2_FB0 CAN_F6R2_FB0_Msk /*!<Filter bit 0 */ 4474 #define CAN_F6R2_FB1_Pos (1U) 4475 #define CAN_F6R2_FB1_Msk (0x1UL << CAN_F6R2_FB1_Pos) /*!< 0x00000002 */ 4476 #define CAN_F6R2_FB1 CAN_F6R2_FB1_Msk /*!<Filter bit 1 */ 4477 #define CAN_F6R2_FB2_Pos (2U) 4478 #define CAN_F6R2_FB2_Msk (0x1UL << CAN_F6R2_FB2_Pos) /*!< 0x00000004 */ 4479 #define CAN_F6R2_FB2 CAN_F6R2_FB2_Msk /*!<Filter bit 2 */ 4480 #define CAN_F6R2_FB3_Pos (3U) 4481 #define CAN_F6R2_FB3_Msk (0x1UL << CAN_F6R2_FB3_Pos) /*!< 0x00000008 */ 4482 #define CAN_F6R2_FB3 CAN_F6R2_FB3_Msk /*!<Filter bit 3 */ 4483 #define CAN_F6R2_FB4_Pos (4U) 4484 #define CAN_F6R2_FB4_Msk (0x1UL << CAN_F6R2_FB4_Pos) /*!< 0x00000010 */ 4485 #define CAN_F6R2_FB4 CAN_F6R2_FB4_Msk /*!<Filter bit 4 */ 4486 #define CAN_F6R2_FB5_Pos (5U) 4487 #define CAN_F6R2_FB5_Msk (0x1UL << CAN_F6R2_FB5_Pos) /*!< 0x00000020 */ 4488 #define CAN_F6R2_FB5 CAN_F6R2_FB5_Msk /*!<Filter bit 5 */ 4489 #define CAN_F6R2_FB6_Pos (6U) 4490 #define CAN_F6R2_FB6_Msk (0x1UL << CAN_F6R2_FB6_Pos) /*!< 0x00000040 */ 4491 #define CAN_F6R2_FB6 CAN_F6R2_FB6_Msk /*!<Filter bit 6 */ 4492 #define CAN_F6R2_FB7_Pos (7U) 4493 #define CAN_F6R2_FB7_Msk (0x1UL << CAN_F6R2_FB7_Pos) /*!< 0x00000080 */ 4494 #define CAN_F6R2_FB7 CAN_F6R2_FB7_Msk /*!<Filter bit 7 */ 4495 #define CAN_F6R2_FB8_Pos (8U) 4496 #define CAN_F6R2_FB8_Msk (0x1UL << CAN_F6R2_FB8_Pos) /*!< 0x00000100 */ 4497 #define CAN_F6R2_FB8 CAN_F6R2_FB8_Msk /*!<Filter bit 8 */ 4498 #define CAN_F6R2_FB9_Pos (9U) 4499 #define CAN_F6R2_FB9_Msk (0x1UL << CAN_F6R2_FB9_Pos) /*!< 0x00000200 */ 4500 #define CAN_F6R2_FB9 CAN_F6R2_FB9_Msk /*!<Filter bit 9 */ 4501 #define CAN_F6R2_FB10_Pos (10U) 4502 #define CAN_F6R2_FB10_Msk (0x1UL << CAN_F6R2_FB10_Pos) /*!< 0x00000400 */ 4503 #define CAN_F6R2_FB10 CAN_F6R2_FB10_Msk /*!<Filter bit 10 */ 4504 #define CAN_F6R2_FB11_Pos (11U) 4505 #define CAN_F6R2_FB11_Msk (0x1UL << CAN_F6R2_FB11_Pos) /*!< 0x00000800 */ 4506 #define CAN_F6R2_FB11 CAN_F6R2_FB11_Msk /*!<Filter bit 11 */ 4507 #define CAN_F6R2_FB12_Pos (12U) 4508 #define CAN_F6R2_FB12_Msk (0x1UL << CAN_F6R2_FB12_Pos) /*!< 0x00001000 */ 4509 #define CAN_F6R2_FB12 CAN_F6R2_FB12_Msk /*!<Filter bit 12 */ 4510 #define CAN_F6R2_FB13_Pos (13U) 4511 #define CAN_F6R2_FB13_Msk (0x1UL << CAN_F6R2_FB13_Pos) /*!< 0x00002000 */ 4512 #define CAN_F6R2_FB13 CAN_F6R2_FB13_Msk /*!<Filter bit 13 */ 4513 #define CAN_F6R2_FB14_Pos (14U) 4514 #define CAN_F6R2_FB14_Msk (0x1UL << CAN_F6R2_FB14_Pos) /*!< 0x00004000 */ 4515 #define CAN_F6R2_FB14 CAN_F6R2_FB14_Msk /*!<Filter bit 14 */ 4516 #define CAN_F6R2_FB15_Pos (15U) 4517 #define CAN_F6R2_FB15_Msk (0x1UL << CAN_F6R2_FB15_Pos) /*!< 0x00008000 */ 4518 #define CAN_F6R2_FB15 CAN_F6R2_FB15_Msk /*!<Filter bit 15 */ 4519 #define CAN_F6R2_FB16_Pos (16U) 4520 #define CAN_F6R2_FB16_Msk (0x1UL << CAN_F6R2_FB16_Pos) /*!< 0x00010000 */ 4521 #define CAN_F6R2_FB16 CAN_F6R2_FB16_Msk /*!<Filter bit 16 */ 4522 #define CAN_F6R2_FB17_Pos (17U) 4523 #define CAN_F6R2_FB17_Msk (0x1UL << CAN_F6R2_FB17_Pos) /*!< 0x00020000 */ 4524 #define CAN_F6R2_FB17 CAN_F6R2_FB17_Msk /*!<Filter bit 17 */ 4525 #define CAN_F6R2_FB18_Pos (18U) 4526 #define CAN_F6R2_FB18_Msk (0x1UL << CAN_F6R2_FB18_Pos) /*!< 0x00040000 */ 4527 #define CAN_F6R2_FB18 CAN_F6R2_FB18_Msk /*!<Filter bit 18 */ 4528 #define CAN_F6R2_FB19_Pos (19U) 4529 #define CAN_F6R2_FB19_Msk (0x1UL << CAN_F6R2_FB19_Pos) /*!< 0x00080000 */ 4530 #define CAN_F6R2_FB19 CAN_F6R2_FB19_Msk /*!<Filter bit 19 */ 4531 #define CAN_F6R2_FB20_Pos (20U) 4532 #define CAN_F6R2_FB20_Msk (0x1UL << CAN_F6R2_FB20_Pos) /*!< 0x00100000 */ 4533 #define CAN_F6R2_FB20 CAN_F6R2_FB20_Msk /*!<Filter bit 20 */ 4534 #define CAN_F6R2_FB21_Pos (21U) 4535 #define CAN_F6R2_FB21_Msk (0x1UL << CAN_F6R2_FB21_Pos) /*!< 0x00200000 */ 4536 #define CAN_F6R2_FB21 CAN_F6R2_FB21_Msk /*!<Filter bit 21 */ 4537 #define CAN_F6R2_FB22_Pos (22U) 4538 #define CAN_F6R2_FB22_Msk (0x1UL << CAN_F6R2_FB22_Pos) /*!< 0x00400000 */ 4539 #define CAN_F6R2_FB22 CAN_F6R2_FB22_Msk /*!<Filter bit 22 */ 4540 #define CAN_F6R2_FB23_Pos (23U) 4541 #define CAN_F6R2_FB23_Msk (0x1UL << CAN_F6R2_FB23_Pos) /*!< 0x00800000 */ 4542 #define CAN_F6R2_FB23 CAN_F6R2_FB23_Msk /*!<Filter bit 23 */ 4543 #define CAN_F6R2_FB24_Pos (24U) 4544 #define CAN_F6R2_FB24_Msk (0x1UL << CAN_F6R2_FB24_Pos) /*!< 0x01000000 */ 4545 #define CAN_F6R2_FB24 CAN_F6R2_FB24_Msk /*!<Filter bit 24 */ 4546 #define CAN_F6R2_FB25_Pos (25U) 4547 #define CAN_F6R2_FB25_Msk (0x1UL << CAN_F6R2_FB25_Pos) /*!< 0x02000000 */ 4548 #define CAN_F6R2_FB25 CAN_F6R2_FB25_Msk /*!<Filter bit 25 */ 4549 #define CAN_F6R2_FB26_Pos (26U) 4550 #define CAN_F6R2_FB26_Msk (0x1UL << CAN_F6R2_FB26_Pos) /*!< 0x04000000 */ 4551 #define CAN_F6R2_FB26 CAN_F6R2_FB26_Msk /*!<Filter bit 26 */ 4552 #define CAN_F6R2_FB27_Pos (27U) 4553 #define CAN_F6R2_FB27_Msk (0x1UL << CAN_F6R2_FB27_Pos) /*!< 0x08000000 */ 4554 #define CAN_F6R2_FB27 CAN_F6R2_FB27_Msk /*!<Filter bit 27 */ 4555 #define CAN_F6R2_FB28_Pos (28U) 4556 #define CAN_F6R2_FB28_Msk (0x1UL << CAN_F6R2_FB28_Pos) /*!< 0x10000000 */ 4557 #define CAN_F6R2_FB28 CAN_F6R2_FB28_Msk /*!<Filter bit 28 */ 4558 #define CAN_F6R2_FB29_Pos (29U) 4559 #define CAN_F6R2_FB29_Msk (0x1UL << CAN_F6R2_FB29_Pos) /*!< 0x20000000 */ 4560 #define CAN_F6R2_FB29 CAN_F6R2_FB29_Msk /*!<Filter bit 29 */ 4561 #define CAN_F6R2_FB30_Pos (30U) 4562 #define CAN_F6R2_FB30_Msk (0x1UL << CAN_F6R2_FB30_Pos) /*!< 0x40000000 */ 4563 #define CAN_F6R2_FB30 CAN_F6R2_FB30_Msk /*!<Filter bit 30 */ 4564 #define CAN_F6R2_FB31_Pos (31U) 4565 #define CAN_F6R2_FB31_Msk (0x1UL << CAN_F6R2_FB31_Pos) /*!< 0x80000000 */ 4566 #define CAN_F6R2_FB31 CAN_F6R2_FB31_Msk /*!<Filter bit 31 */ 4567 4568 /******************* Bit definition for CAN_F7R2 register *******************/ 4569 #define CAN_F7R2_FB0_Pos (0U) 4570 #define CAN_F7R2_FB0_Msk (0x1UL << CAN_F7R2_FB0_Pos) /*!< 0x00000001 */ 4571 #define CAN_F7R2_FB0 CAN_F7R2_FB0_Msk /*!<Filter bit 0 */ 4572 #define CAN_F7R2_FB1_Pos (1U) 4573 #define CAN_F7R2_FB1_Msk (0x1UL << CAN_F7R2_FB1_Pos) /*!< 0x00000002 */ 4574 #define CAN_F7R2_FB1 CAN_F7R2_FB1_Msk /*!<Filter bit 1 */ 4575 #define CAN_F7R2_FB2_Pos (2U) 4576 #define CAN_F7R2_FB2_Msk (0x1UL << CAN_F7R2_FB2_Pos) /*!< 0x00000004 */ 4577 #define CAN_F7R2_FB2 CAN_F7R2_FB2_Msk /*!<Filter bit 2 */ 4578 #define CAN_F7R2_FB3_Pos (3U) 4579 #define CAN_F7R2_FB3_Msk (0x1UL << CAN_F7R2_FB3_Pos) /*!< 0x00000008 */ 4580 #define CAN_F7R2_FB3 CAN_F7R2_FB3_Msk /*!<Filter bit 3 */ 4581 #define CAN_F7R2_FB4_Pos (4U) 4582 #define CAN_F7R2_FB4_Msk (0x1UL << CAN_F7R2_FB4_Pos) /*!< 0x00000010 */ 4583 #define CAN_F7R2_FB4 CAN_F7R2_FB4_Msk /*!<Filter bit 4 */ 4584 #define CAN_F7R2_FB5_Pos (5U) 4585 #define CAN_F7R2_FB5_Msk (0x1UL << CAN_F7R2_FB5_Pos) /*!< 0x00000020 */ 4586 #define CAN_F7R2_FB5 CAN_F7R2_FB5_Msk /*!<Filter bit 5 */ 4587 #define CAN_F7R2_FB6_Pos (6U) 4588 #define CAN_F7R2_FB6_Msk (0x1UL << CAN_F7R2_FB6_Pos) /*!< 0x00000040 */ 4589 #define CAN_F7R2_FB6 CAN_F7R2_FB6_Msk /*!<Filter bit 6 */ 4590 #define CAN_F7R2_FB7_Pos (7U) 4591 #define CAN_F7R2_FB7_Msk (0x1UL << CAN_F7R2_FB7_Pos) /*!< 0x00000080 */ 4592 #define CAN_F7R2_FB7 CAN_F7R2_FB7_Msk /*!<Filter bit 7 */ 4593 #define CAN_F7R2_FB8_Pos (8U) 4594 #define CAN_F7R2_FB8_Msk (0x1UL << CAN_F7R2_FB8_Pos) /*!< 0x00000100 */ 4595 #define CAN_F7R2_FB8 CAN_F7R2_FB8_Msk /*!<Filter bit 8 */ 4596 #define CAN_F7R2_FB9_Pos (9U) 4597 #define CAN_F7R2_FB9_Msk (0x1UL << CAN_F7R2_FB9_Pos) /*!< 0x00000200 */ 4598 #define CAN_F7R2_FB9 CAN_F7R2_FB9_Msk /*!<Filter bit 9 */ 4599 #define CAN_F7R2_FB10_Pos (10U) 4600 #define CAN_F7R2_FB10_Msk (0x1UL << CAN_F7R2_FB10_Pos) /*!< 0x00000400 */ 4601 #define CAN_F7R2_FB10 CAN_F7R2_FB10_Msk /*!<Filter bit 10 */ 4602 #define CAN_F7R2_FB11_Pos (11U) 4603 #define CAN_F7R2_FB11_Msk (0x1UL << CAN_F7R2_FB11_Pos) /*!< 0x00000800 */ 4604 #define CAN_F7R2_FB11 CAN_F7R2_FB11_Msk /*!<Filter bit 11 */ 4605 #define CAN_F7R2_FB12_Pos (12U) 4606 #define CAN_F7R2_FB12_Msk (0x1UL << CAN_F7R2_FB12_Pos) /*!< 0x00001000 */ 4607 #define CAN_F7R2_FB12 CAN_F7R2_FB12_Msk /*!<Filter bit 12 */ 4608 #define CAN_F7R2_FB13_Pos (13U) 4609 #define CAN_F7R2_FB13_Msk (0x1UL << CAN_F7R2_FB13_Pos) /*!< 0x00002000 */ 4610 #define CAN_F7R2_FB13 CAN_F7R2_FB13_Msk /*!<Filter bit 13 */ 4611 #define CAN_F7R2_FB14_Pos (14U) 4612 #define CAN_F7R2_FB14_Msk (0x1UL << CAN_F7R2_FB14_Pos) /*!< 0x00004000 */ 4613 #define CAN_F7R2_FB14 CAN_F7R2_FB14_Msk /*!<Filter bit 14 */ 4614 #define CAN_F7R2_FB15_Pos (15U) 4615 #define CAN_F7R2_FB15_Msk (0x1UL << CAN_F7R2_FB15_Pos) /*!< 0x00008000 */ 4616 #define CAN_F7R2_FB15 CAN_F7R2_FB15_Msk /*!<Filter bit 15 */ 4617 #define CAN_F7R2_FB16_Pos (16U) 4618 #define CAN_F7R2_FB16_Msk (0x1UL << CAN_F7R2_FB16_Pos) /*!< 0x00010000 */ 4619 #define CAN_F7R2_FB16 CAN_F7R2_FB16_Msk /*!<Filter bit 16 */ 4620 #define CAN_F7R2_FB17_Pos (17U) 4621 #define CAN_F7R2_FB17_Msk (0x1UL << CAN_F7R2_FB17_Pos) /*!< 0x00020000 */ 4622 #define CAN_F7R2_FB17 CAN_F7R2_FB17_Msk /*!<Filter bit 17 */ 4623 #define CAN_F7R2_FB18_Pos (18U) 4624 #define CAN_F7R2_FB18_Msk (0x1UL << CAN_F7R2_FB18_Pos) /*!< 0x00040000 */ 4625 #define CAN_F7R2_FB18 CAN_F7R2_FB18_Msk /*!<Filter bit 18 */ 4626 #define CAN_F7R2_FB19_Pos (19U) 4627 #define CAN_F7R2_FB19_Msk (0x1UL << CAN_F7R2_FB19_Pos) /*!< 0x00080000 */ 4628 #define CAN_F7R2_FB19 CAN_F7R2_FB19_Msk /*!<Filter bit 19 */ 4629 #define CAN_F7R2_FB20_Pos (20U) 4630 #define CAN_F7R2_FB20_Msk (0x1UL << CAN_F7R2_FB20_Pos) /*!< 0x00100000 */ 4631 #define CAN_F7R2_FB20 CAN_F7R2_FB20_Msk /*!<Filter bit 20 */ 4632 #define CAN_F7R2_FB21_Pos (21U) 4633 #define CAN_F7R2_FB21_Msk (0x1UL << CAN_F7R2_FB21_Pos) /*!< 0x00200000 */ 4634 #define CAN_F7R2_FB21 CAN_F7R2_FB21_Msk /*!<Filter bit 21 */ 4635 #define CAN_F7R2_FB22_Pos (22U) 4636 #define CAN_F7R2_FB22_Msk (0x1UL << CAN_F7R2_FB22_Pos) /*!< 0x00400000 */ 4637 #define CAN_F7R2_FB22 CAN_F7R2_FB22_Msk /*!<Filter bit 22 */ 4638 #define CAN_F7R2_FB23_Pos (23U) 4639 #define CAN_F7R2_FB23_Msk (0x1UL << CAN_F7R2_FB23_Pos) /*!< 0x00800000 */ 4640 #define CAN_F7R2_FB23 CAN_F7R2_FB23_Msk /*!<Filter bit 23 */ 4641 #define CAN_F7R2_FB24_Pos (24U) 4642 #define CAN_F7R2_FB24_Msk (0x1UL << CAN_F7R2_FB24_Pos) /*!< 0x01000000 */ 4643 #define CAN_F7R2_FB24 CAN_F7R2_FB24_Msk /*!<Filter bit 24 */ 4644 #define CAN_F7R2_FB25_Pos (25U) 4645 #define CAN_F7R2_FB25_Msk (0x1UL << CAN_F7R2_FB25_Pos) /*!< 0x02000000 */ 4646 #define CAN_F7R2_FB25 CAN_F7R2_FB25_Msk /*!<Filter bit 25 */ 4647 #define CAN_F7R2_FB26_Pos (26U) 4648 #define CAN_F7R2_FB26_Msk (0x1UL << CAN_F7R2_FB26_Pos) /*!< 0x04000000 */ 4649 #define CAN_F7R2_FB26 CAN_F7R2_FB26_Msk /*!<Filter bit 26 */ 4650 #define CAN_F7R2_FB27_Pos (27U) 4651 #define CAN_F7R2_FB27_Msk (0x1UL << CAN_F7R2_FB27_Pos) /*!< 0x08000000 */ 4652 #define CAN_F7R2_FB27 CAN_F7R2_FB27_Msk /*!<Filter bit 27 */ 4653 #define CAN_F7R2_FB28_Pos (28U) 4654 #define CAN_F7R2_FB28_Msk (0x1UL << CAN_F7R2_FB28_Pos) /*!< 0x10000000 */ 4655 #define CAN_F7R2_FB28 CAN_F7R2_FB28_Msk /*!<Filter bit 28 */ 4656 #define CAN_F7R2_FB29_Pos (29U) 4657 #define CAN_F7R2_FB29_Msk (0x1UL << CAN_F7R2_FB29_Pos) /*!< 0x20000000 */ 4658 #define CAN_F7R2_FB29 CAN_F7R2_FB29_Msk /*!<Filter bit 29 */ 4659 #define CAN_F7R2_FB30_Pos (30U) 4660 #define CAN_F7R2_FB30_Msk (0x1UL << CAN_F7R2_FB30_Pos) /*!< 0x40000000 */ 4661 #define CAN_F7R2_FB30 CAN_F7R2_FB30_Msk /*!<Filter bit 30 */ 4662 #define CAN_F7R2_FB31_Pos (31U) 4663 #define CAN_F7R2_FB31_Msk (0x1UL << CAN_F7R2_FB31_Pos) /*!< 0x80000000 */ 4664 #define CAN_F7R2_FB31 CAN_F7R2_FB31_Msk /*!<Filter bit 31 */ 4665 4666 /******************* Bit definition for CAN_F8R2 register *******************/ 4667 #define CAN_F8R2_FB0_Pos (0U) 4668 #define CAN_F8R2_FB0_Msk (0x1UL << CAN_F8R2_FB0_Pos) /*!< 0x00000001 */ 4669 #define CAN_F8R2_FB0 CAN_F8R2_FB0_Msk /*!<Filter bit 0 */ 4670 #define CAN_F8R2_FB1_Pos (1U) 4671 #define CAN_F8R2_FB1_Msk (0x1UL << CAN_F8R2_FB1_Pos) /*!< 0x00000002 */ 4672 #define CAN_F8R2_FB1 CAN_F8R2_FB1_Msk /*!<Filter bit 1 */ 4673 #define CAN_F8R2_FB2_Pos (2U) 4674 #define CAN_F8R2_FB2_Msk (0x1UL << CAN_F8R2_FB2_Pos) /*!< 0x00000004 */ 4675 #define CAN_F8R2_FB2 CAN_F8R2_FB2_Msk /*!<Filter bit 2 */ 4676 #define CAN_F8R2_FB3_Pos (3U) 4677 #define CAN_F8R2_FB3_Msk (0x1UL << CAN_F8R2_FB3_Pos) /*!< 0x00000008 */ 4678 #define CAN_F8R2_FB3 CAN_F8R2_FB3_Msk /*!<Filter bit 3 */ 4679 #define CAN_F8R2_FB4_Pos (4U) 4680 #define CAN_F8R2_FB4_Msk (0x1UL << CAN_F8R2_FB4_Pos) /*!< 0x00000010 */ 4681 #define CAN_F8R2_FB4 CAN_F8R2_FB4_Msk /*!<Filter bit 4 */ 4682 #define CAN_F8R2_FB5_Pos (5U) 4683 #define CAN_F8R2_FB5_Msk (0x1UL << CAN_F8R2_FB5_Pos) /*!< 0x00000020 */ 4684 #define CAN_F8R2_FB5 CAN_F8R2_FB5_Msk /*!<Filter bit 5 */ 4685 #define CAN_F8R2_FB6_Pos (6U) 4686 #define CAN_F8R2_FB6_Msk (0x1UL << CAN_F8R2_FB6_Pos) /*!< 0x00000040 */ 4687 #define CAN_F8R2_FB6 CAN_F8R2_FB6_Msk /*!<Filter bit 6 */ 4688 #define CAN_F8R2_FB7_Pos (7U) 4689 #define CAN_F8R2_FB7_Msk (0x1UL << CAN_F8R2_FB7_Pos) /*!< 0x00000080 */ 4690 #define CAN_F8R2_FB7 CAN_F8R2_FB7_Msk /*!<Filter bit 7 */ 4691 #define CAN_F8R2_FB8_Pos (8U) 4692 #define CAN_F8R2_FB8_Msk (0x1UL << CAN_F8R2_FB8_Pos) /*!< 0x00000100 */ 4693 #define CAN_F8R2_FB8 CAN_F8R2_FB8_Msk /*!<Filter bit 8 */ 4694 #define CAN_F8R2_FB9_Pos (9U) 4695 #define CAN_F8R2_FB9_Msk (0x1UL << CAN_F8R2_FB9_Pos) /*!< 0x00000200 */ 4696 #define CAN_F8R2_FB9 CAN_F8R2_FB9_Msk /*!<Filter bit 9 */ 4697 #define CAN_F8R2_FB10_Pos (10U) 4698 #define CAN_F8R2_FB10_Msk (0x1UL << CAN_F8R2_FB10_Pos) /*!< 0x00000400 */ 4699 #define CAN_F8R2_FB10 CAN_F8R2_FB10_Msk /*!<Filter bit 10 */ 4700 #define CAN_F8R2_FB11_Pos (11U) 4701 #define CAN_F8R2_FB11_Msk (0x1UL << CAN_F8R2_FB11_Pos) /*!< 0x00000800 */ 4702 #define CAN_F8R2_FB11 CAN_F8R2_FB11_Msk /*!<Filter bit 11 */ 4703 #define CAN_F8R2_FB12_Pos (12U) 4704 #define CAN_F8R2_FB12_Msk (0x1UL << CAN_F8R2_FB12_Pos) /*!< 0x00001000 */ 4705 #define CAN_F8R2_FB12 CAN_F8R2_FB12_Msk /*!<Filter bit 12 */ 4706 #define CAN_F8R2_FB13_Pos (13U) 4707 #define CAN_F8R2_FB13_Msk (0x1UL << CAN_F8R2_FB13_Pos) /*!< 0x00002000 */ 4708 #define CAN_F8R2_FB13 CAN_F8R2_FB13_Msk /*!<Filter bit 13 */ 4709 #define CAN_F8R2_FB14_Pos (14U) 4710 #define CAN_F8R2_FB14_Msk (0x1UL << CAN_F8R2_FB14_Pos) /*!< 0x00004000 */ 4711 #define CAN_F8R2_FB14 CAN_F8R2_FB14_Msk /*!<Filter bit 14 */ 4712 #define CAN_F8R2_FB15_Pos (15U) 4713 #define CAN_F8R2_FB15_Msk (0x1UL << CAN_F8R2_FB15_Pos) /*!< 0x00008000 */ 4714 #define CAN_F8R2_FB15 CAN_F8R2_FB15_Msk /*!<Filter bit 15 */ 4715 #define CAN_F8R2_FB16_Pos (16U) 4716 #define CAN_F8R2_FB16_Msk (0x1UL << CAN_F8R2_FB16_Pos) /*!< 0x00010000 */ 4717 #define CAN_F8R2_FB16 CAN_F8R2_FB16_Msk /*!<Filter bit 16 */ 4718 #define CAN_F8R2_FB17_Pos (17U) 4719 #define CAN_F8R2_FB17_Msk (0x1UL << CAN_F8R2_FB17_Pos) /*!< 0x00020000 */ 4720 #define CAN_F8R2_FB17 CAN_F8R2_FB17_Msk /*!<Filter bit 17 */ 4721 #define CAN_F8R2_FB18_Pos (18U) 4722 #define CAN_F8R2_FB18_Msk (0x1UL << CAN_F8R2_FB18_Pos) /*!< 0x00040000 */ 4723 #define CAN_F8R2_FB18 CAN_F8R2_FB18_Msk /*!<Filter bit 18 */ 4724 #define CAN_F8R2_FB19_Pos (19U) 4725 #define CAN_F8R2_FB19_Msk (0x1UL << CAN_F8R2_FB19_Pos) /*!< 0x00080000 */ 4726 #define CAN_F8R2_FB19 CAN_F8R2_FB19_Msk /*!<Filter bit 19 */ 4727 #define CAN_F8R2_FB20_Pos (20U) 4728 #define CAN_F8R2_FB20_Msk (0x1UL << CAN_F8R2_FB20_Pos) /*!< 0x00100000 */ 4729 #define CAN_F8R2_FB20 CAN_F8R2_FB20_Msk /*!<Filter bit 20 */ 4730 #define CAN_F8R2_FB21_Pos (21U) 4731 #define CAN_F8R2_FB21_Msk (0x1UL << CAN_F8R2_FB21_Pos) /*!< 0x00200000 */ 4732 #define CAN_F8R2_FB21 CAN_F8R2_FB21_Msk /*!<Filter bit 21 */ 4733 #define CAN_F8R2_FB22_Pos (22U) 4734 #define CAN_F8R2_FB22_Msk (0x1UL << CAN_F8R2_FB22_Pos) /*!< 0x00400000 */ 4735 #define CAN_F8R2_FB22 CAN_F8R2_FB22_Msk /*!<Filter bit 22 */ 4736 #define CAN_F8R2_FB23_Pos (23U) 4737 #define CAN_F8R2_FB23_Msk (0x1UL << CAN_F8R2_FB23_Pos) /*!< 0x00800000 */ 4738 #define CAN_F8R2_FB23 CAN_F8R2_FB23_Msk /*!<Filter bit 23 */ 4739 #define CAN_F8R2_FB24_Pos (24U) 4740 #define CAN_F8R2_FB24_Msk (0x1UL << CAN_F8R2_FB24_Pos) /*!< 0x01000000 */ 4741 #define CAN_F8R2_FB24 CAN_F8R2_FB24_Msk /*!<Filter bit 24 */ 4742 #define CAN_F8R2_FB25_Pos (25U) 4743 #define CAN_F8R2_FB25_Msk (0x1UL << CAN_F8R2_FB25_Pos) /*!< 0x02000000 */ 4744 #define CAN_F8R2_FB25 CAN_F8R2_FB25_Msk /*!<Filter bit 25 */ 4745 #define CAN_F8R2_FB26_Pos (26U) 4746 #define CAN_F8R2_FB26_Msk (0x1UL << CAN_F8R2_FB26_Pos) /*!< 0x04000000 */ 4747 #define CAN_F8R2_FB26 CAN_F8R2_FB26_Msk /*!<Filter bit 26 */ 4748 #define CAN_F8R2_FB27_Pos (27U) 4749 #define CAN_F8R2_FB27_Msk (0x1UL << CAN_F8R2_FB27_Pos) /*!< 0x08000000 */ 4750 #define CAN_F8R2_FB27 CAN_F8R2_FB27_Msk /*!<Filter bit 27 */ 4751 #define CAN_F8R2_FB28_Pos (28U) 4752 #define CAN_F8R2_FB28_Msk (0x1UL << CAN_F8R2_FB28_Pos) /*!< 0x10000000 */ 4753 #define CAN_F8R2_FB28 CAN_F8R2_FB28_Msk /*!<Filter bit 28 */ 4754 #define CAN_F8R2_FB29_Pos (29U) 4755 #define CAN_F8R2_FB29_Msk (0x1UL << CAN_F8R2_FB29_Pos) /*!< 0x20000000 */ 4756 #define CAN_F8R2_FB29 CAN_F8R2_FB29_Msk /*!<Filter bit 29 */ 4757 #define CAN_F8R2_FB30_Pos (30U) 4758 #define CAN_F8R2_FB30_Msk (0x1UL << CAN_F8R2_FB30_Pos) /*!< 0x40000000 */ 4759 #define CAN_F8R2_FB30 CAN_F8R2_FB30_Msk /*!<Filter bit 30 */ 4760 #define CAN_F8R2_FB31_Pos (31U) 4761 #define CAN_F8R2_FB31_Msk (0x1UL << CAN_F8R2_FB31_Pos) /*!< 0x80000000 */ 4762 #define CAN_F8R2_FB31 CAN_F8R2_FB31_Msk /*!<Filter bit 31 */ 4763 4764 /******************* Bit definition for CAN_F9R2 register *******************/ 4765 #define CAN_F9R2_FB0_Pos (0U) 4766 #define CAN_F9R2_FB0_Msk (0x1UL << CAN_F9R2_FB0_Pos) /*!< 0x00000001 */ 4767 #define CAN_F9R2_FB0 CAN_F9R2_FB0_Msk /*!<Filter bit 0 */ 4768 #define CAN_F9R2_FB1_Pos (1U) 4769 #define CAN_F9R2_FB1_Msk (0x1UL << CAN_F9R2_FB1_Pos) /*!< 0x00000002 */ 4770 #define CAN_F9R2_FB1 CAN_F9R2_FB1_Msk /*!<Filter bit 1 */ 4771 #define CAN_F9R2_FB2_Pos (2U) 4772 #define CAN_F9R2_FB2_Msk (0x1UL << CAN_F9R2_FB2_Pos) /*!< 0x00000004 */ 4773 #define CAN_F9R2_FB2 CAN_F9R2_FB2_Msk /*!<Filter bit 2 */ 4774 #define CAN_F9R2_FB3_Pos (3U) 4775 #define CAN_F9R2_FB3_Msk (0x1UL << CAN_F9R2_FB3_Pos) /*!< 0x00000008 */ 4776 #define CAN_F9R2_FB3 CAN_F9R2_FB3_Msk /*!<Filter bit 3 */ 4777 #define CAN_F9R2_FB4_Pos (4U) 4778 #define CAN_F9R2_FB4_Msk (0x1UL << CAN_F9R2_FB4_Pos) /*!< 0x00000010 */ 4779 #define CAN_F9R2_FB4 CAN_F9R2_FB4_Msk /*!<Filter bit 4 */ 4780 #define CAN_F9R2_FB5_Pos (5U) 4781 #define CAN_F9R2_FB5_Msk (0x1UL << CAN_F9R2_FB5_Pos) /*!< 0x00000020 */ 4782 #define CAN_F9R2_FB5 CAN_F9R2_FB5_Msk /*!<Filter bit 5 */ 4783 #define CAN_F9R2_FB6_Pos (6U) 4784 #define CAN_F9R2_FB6_Msk (0x1UL << CAN_F9R2_FB6_Pos) /*!< 0x00000040 */ 4785 #define CAN_F9R2_FB6 CAN_F9R2_FB6_Msk /*!<Filter bit 6 */ 4786 #define CAN_F9R2_FB7_Pos (7U) 4787 #define CAN_F9R2_FB7_Msk (0x1UL << CAN_F9R2_FB7_Pos) /*!< 0x00000080 */ 4788 #define CAN_F9R2_FB7 CAN_F9R2_FB7_Msk /*!<Filter bit 7 */ 4789 #define CAN_F9R2_FB8_Pos (8U) 4790 #define CAN_F9R2_FB8_Msk (0x1UL << CAN_F9R2_FB8_Pos) /*!< 0x00000100 */ 4791 #define CAN_F9R2_FB8 CAN_F9R2_FB8_Msk /*!<Filter bit 8 */ 4792 #define CAN_F9R2_FB9_Pos (9U) 4793 #define CAN_F9R2_FB9_Msk (0x1UL << CAN_F9R2_FB9_Pos) /*!< 0x00000200 */ 4794 #define CAN_F9R2_FB9 CAN_F9R2_FB9_Msk /*!<Filter bit 9 */ 4795 #define CAN_F9R2_FB10_Pos (10U) 4796 #define CAN_F9R2_FB10_Msk (0x1UL << CAN_F9R2_FB10_Pos) /*!< 0x00000400 */ 4797 #define CAN_F9R2_FB10 CAN_F9R2_FB10_Msk /*!<Filter bit 10 */ 4798 #define CAN_F9R2_FB11_Pos (11U) 4799 #define CAN_F9R2_FB11_Msk (0x1UL << CAN_F9R2_FB11_Pos) /*!< 0x00000800 */ 4800 #define CAN_F9R2_FB11 CAN_F9R2_FB11_Msk /*!<Filter bit 11 */ 4801 #define CAN_F9R2_FB12_Pos (12U) 4802 #define CAN_F9R2_FB12_Msk (0x1UL << CAN_F9R2_FB12_Pos) /*!< 0x00001000 */ 4803 #define CAN_F9R2_FB12 CAN_F9R2_FB12_Msk /*!<Filter bit 12 */ 4804 #define CAN_F9R2_FB13_Pos (13U) 4805 #define CAN_F9R2_FB13_Msk (0x1UL << CAN_F9R2_FB13_Pos) /*!< 0x00002000 */ 4806 #define CAN_F9R2_FB13 CAN_F9R2_FB13_Msk /*!<Filter bit 13 */ 4807 #define CAN_F9R2_FB14_Pos (14U) 4808 #define CAN_F9R2_FB14_Msk (0x1UL << CAN_F9R2_FB14_Pos) /*!< 0x00004000 */ 4809 #define CAN_F9R2_FB14 CAN_F9R2_FB14_Msk /*!<Filter bit 14 */ 4810 #define CAN_F9R2_FB15_Pos (15U) 4811 #define CAN_F9R2_FB15_Msk (0x1UL << CAN_F9R2_FB15_Pos) /*!< 0x00008000 */ 4812 #define CAN_F9R2_FB15 CAN_F9R2_FB15_Msk /*!<Filter bit 15 */ 4813 #define CAN_F9R2_FB16_Pos (16U) 4814 #define CAN_F9R2_FB16_Msk (0x1UL << CAN_F9R2_FB16_Pos) /*!< 0x00010000 */ 4815 #define CAN_F9R2_FB16 CAN_F9R2_FB16_Msk /*!<Filter bit 16 */ 4816 #define CAN_F9R2_FB17_Pos (17U) 4817 #define CAN_F9R2_FB17_Msk (0x1UL << CAN_F9R2_FB17_Pos) /*!< 0x00020000 */ 4818 #define CAN_F9R2_FB17 CAN_F9R2_FB17_Msk /*!<Filter bit 17 */ 4819 #define CAN_F9R2_FB18_Pos (18U) 4820 #define CAN_F9R2_FB18_Msk (0x1UL << CAN_F9R2_FB18_Pos) /*!< 0x00040000 */ 4821 #define CAN_F9R2_FB18 CAN_F9R2_FB18_Msk /*!<Filter bit 18 */ 4822 #define CAN_F9R2_FB19_Pos (19U) 4823 #define CAN_F9R2_FB19_Msk (0x1UL << CAN_F9R2_FB19_Pos) /*!< 0x00080000 */ 4824 #define CAN_F9R2_FB19 CAN_F9R2_FB19_Msk /*!<Filter bit 19 */ 4825 #define CAN_F9R2_FB20_Pos (20U) 4826 #define CAN_F9R2_FB20_Msk (0x1UL << CAN_F9R2_FB20_Pos) /*!< 0x00100000 */ 4827 #define CAN_F9R2_FB20 CAN_F9R2_FB20_Msk /*!<Filter bit 20 */ 4828 #define CAN_F9R2_FB21_Pos (21U) 4829 #define CAN_F9R2_FB21_Msk (0x1UL << CAN_F9R2_FB21_Pos) /*!< 0x00200000 */ 4830 #define CAN_F9R2_FB21 CAN_F9R2_FB21_Msk /*!<Filter bit 21 */ 4831 #define CAN_F9R2_FB22_Pos (22U) 4832 #define CAN_F9R2_FB22_Msk (0x1UL << CAN_F9R2_FB22_Pos) /*!< 0x00400000 */ 4833 #define CAN_F9R2_FB22 CAN_F9R2_FB22_Msk /*!<Filter bit 22 */ 4834 #define CAN_F9R2_FB23_Pos (23U) 4835 #define CAN_F9R2_FB23_Msk (0x1UL << CAN_F9R2_FB23_Pos) /*!< 0x00800000 */ 4836 #define CAN_F9R2_FB23 CAN_F9R2_FB23_Msk /*!<Filter bit 23 */ 4837 #define CAN_F9R2_FB24_Pos (24U) 4838 #define CAN_F9R2_FB24_Msk (0x1UL << CAN_F9R2_FB24_Pos) /*!< 0x01000000 */ 4839 #define CAN_F9R2_FB24 CAN_F9R2_FB24_Msk /*!<Filter bit 24 */ 4840 #define CAN_F9R2_FB25_Pos (25U) 4841 #define CAN_F9R2_FB25_Msk (0x1UL << CAN_F9R2_FB25_Pos) /*!< 0x02000000 */ 4842 #define CAN_F9R2_FB25 CAN_F9R2_FB25_Msk /*!<Filter bit 25 */ 4843 #define CAN_F9R2_FB26_Pos (26U) 4844 #define CAN_F9R2_FB26_Msk (0x1UL << CAN_F9R2_FB26_Pos) /*!< 0x04000000 */ 4845 #define CAN_F9R2_FB26 CAN_F9R2_FB26_Msk /*!<Filter bit 26 */ 4846 #define CAN_F9R2_FB27_Pos (27U) 4847 #define CAN_F9R2_FB27_Msk (0x1UL << CAN_F9R2_FB27_Pos) /*!< 0x08000000 */ 4848 #define CAN_F9R2_FB27 CAN_F9R2_FB27_Msk /*!<Filter bit 27 */ 4849 #define CAN_F9R2_FB28_Pos (28U) 4850 #define CAN_F9R2_FB28_Msk (0x1UL << CAN_F9R2_FB28_Pos) /*!< 0x10000000 */ 4851 #define CAN_F9R2_FB28 CAN_F9R2_FB28_Msk /*!<Filter bit 28 */ 4852 #define CAN_F9R2_FB29_Pos (29U) 4853 #define CAN_F9R2_FB29_Msk (0x1UL << CAN_F9R2_FB29_Pos) /*!< 0x20000000 */ 4854 #define CAN_F9R2_FB29 CAN_F9R2_FB29_Msk /*!<Filter bit 29 */ 4855 #define CAN_F9R2_FB30_Pos (30U) 4856 #define CAN_F9R2_FB30_Msk (0x1UL << CAN_F9R2_FB30_Pos) /*!< 0x40000000 */ 4857 #define CAN_F9R2_FB30 CAN_F9R2_FB30_Msk /*!<Filter bit 30 */ 4858 #define CAN_F9R2_FB31_Pos (31U) 4859 #define CAN_F9R2_FB31_Msk (0x1UL << CAN_F9R2_FB31_Pos) /*!< 0x80000000 */ 4860 #define CAN_F9R2_FB31 CAN_F9R2_FB31_Msk /*!<Filter bit 31 */ 4861 4862 /******************* Bit definition for CAN_F10R2 register ******************/ 4863 #define CAN_F10R2_FB0_Pos (0U) 4864 #define CAN_F10R2_FB0_Msk (0x1UL << CAN_F10R2_FB0_Pos) /*!< 0x00000001 */ 4865 #define CAN_F10R2_FB0 CAN_F10R2_FB0_Msk /*!<Filter bit 0 */ 4866 #define CAN_F10R2_FB1_Pos (1U) 4867 #define CAN_F10R2_FB1_Msk (0x1UL << CAN_F10R2_FB1_Pos) /*!< 0x00000002 */ 4868 #define CAN_F10R2_FB1 CAN_F10R2_FB1_Msk /*!<Filter bit 1 */ 4869 #define CAN_F10R2_FB2_Pos (2U) 4870 #define CAN_F10R2_FB2_Msk (0x1UL << CAN_F10R2_FB2_Pos) /*!< 0x00000004 */ 4871 #define CAN_F10R2_FB2 CAN_F10R2_FB2_Msk /*!<Filter bit 2 */ 4872 #define CAN_F10R2_FB3_Pos (3U) 4873 #define CAN_F10R2_FB3_Msk (0x1UL << CAN_F10R2_FB3_Pos) /*!< 0x00000008 */ 4874 #define CAN_F10R2_FB3 CAN_F10R2_FB3_Msk /*!<Filter bit 3 */ 4875 #define CAN_F10R2_FB4_Pos (4U) 4876 #define CAN_F10R2_FB4_Msk (0x1UL << CAN_F10R2_FB4_Pos) /*!< 0x00000010 */ 4877 #define CAN_F10R2_FB4 CAN_F10R2_FB4_Msk /*!<Filter bit 4 */ 4878 #define CAN_F10R2_FB5_Pos (5U) 4879 #define CAN_F10R2_FB5_Msk (0x1UL << CAN_F10R2_FB5_Pos) /*!< 0x00000020 */ 4880 #define CAN_F10R2_FB5 CAN_F10R2_FB5_Msk /*!<Filter bit 5 */ 4881 #define CAN_F10R2_FB6_Pos (6U) 4882 #define CAN_F10R2_FB6_Msk (0x1UL << CAN_F10R2_FB6_Pos) /*!< 0x00000040 */ 4883 #define CAN_F10R2_FB6 CAN_F10R2_FB6_Msk /*!<Filter bit 6 */ 4884 #define CAN_F10R2_FB7_Pos (7U) 4885 #define CAN_F10R2_FB7_Msk (0x1UL << CAN_F10R2_FB7_Pos) /*!< 0x00000080 */ 4886 #define CAN_F10R2_FB7 CAN_F10R2_FB7_Msk /*!<Filter bit 7 */ 4887 #define CAN_F10R2_FB8_Pos (8U) 4888 #define CAN_F10R2_FB8_Msk (0x1UL << CAN_F10R2_FB8_Pos) /*!< 0x00000100 */ 4889 #define CAN_F10R2_FB8 CAN_F10R2_FB8_Msk /*!<Filter bit 8 */ 4890 #define CAN_F10R2_FB9_Pos (9U) 4891 #define CAN_F10R2_FB9_Msk (0x1UL << CAN_F10R2_FB9_Pos) /*!< 0x00000200 */ 4892 #define CAN_F10R2_FB9 CAN_F10R2_FB9_Msk /*!<Filter bit 9 */ 4893 #define CAN_F10R2_FB10_Pos (10U) 4894 #define CAN_F10R2_FB10_Msk (0x1UL << CAN_F10R2_FB10_Pos) /*!< 0x00000400 */ 4895 #define CAN_F10R2_FB10 CAN_F10R2_FB10_Msk /*!<Filter bit 10 */ 4896 #define CAN_F10R2_FB11_Pos (11U) 4897 #define CAN_F10R2_FB11_Msk (0x1UL << CAN_F10R2_FB11_Pos) /*!< 0x00000800 */ 4898 #define CAN_F10R2_FB11 CAN_F10R2_FB11_Msk /*!<Filter bit 11 */ 4899 #define CAN_F10R2_FB12_Pos (12U) 4900 #define CAN_F10R2_FB12_Msk (0x1UL << CAN_F10R2_FB12_Pos) /*!< 0x00001000 */ 4901 #define CAN_F10R2_FB12 CAN_F10R2_FB12_Msk /*!<Filter bit 12 */ 4902 #define CAN_F10R2_FB13_Pos (13U) 4903 #define CAN_F10R2_FB13_Msk (0x1UL << CAN_F10R2_FB13_Pos) /*!< 0x00002000 */ 4904 #define CAN_F10R2_FB13 CAN_F10R2_FB13_Msk /*!<Filter bit 13 */ 4905 #define CAN_F10R2_FB14_Pos (14U) 4906 #define CAN_F10R2_FB14_Msk (0x1UL << CAN_F10R2_FB14_Pos) /*!< 0x00004000 */ 4907 #define CAN_F10R2_FB14 CAN_F10R2_FB14_Msk /*!<Filter bit 14 */ 4908 #define CAN_F10R2_FB15_Pos (15U) 4909 #define CAN_F10R2_FB15_Msk (0x1UL << CAN_F10R2_FB15_Pos) /*!< 0x00008000 */ 4910 #define CAN_F10R2_FB15 CAN_F10R2_FB15_Msk /*!<Filter bit 15 */ 4911 #define CAN_F10R2_FB16_Pos (16U) 4912 #define CAN_F10R2_FB16_Msk (0x1UL << CAN_F10R2_FB16_Pos) /*!< 0x00010000 */ 4913 #define CAN_F10R2_FB16 CAN_F10R2_FB16_Msk /*!<Filter bit 16 */ 4914 #define CAN_F10R2_FB17_Pos (17U) 4915 #define CAN_F10R2_FB17_Msk (0x1UL << CAN_F10R2_FB17_Pos) /*!< 0x00020000 */ 4916 #define CAN_F10R2_FB17 CAN_F10R2_FB17_Msk /*!<Filter bit 17 */ 4917 #define CAN_F10R2_FB18_Pos (18U) 4918 #define CAN_F10R2_FB18_Msk (0x1UL << CAN_F10R2_FB18_Pos) /*!< 0x00040000 */ 4919 #define CAN_F10R2_FB18 CAN_F10R2_FB18_Msk /*!<Filter bit 18 */ 4920 #define CAN_F10R2_FB19_Pos (19U) 4921 #define CAN_F10R2_FB19_Msk (0x1UL << CAN_F10R2_FB19_Pos) /*!< 0x00080000 */ 4922 #define CAN_F10R2_FB19 CAN_F10R2_FB19_Msk /*!<Filter bit 19 */ 4923 #define CAN_F10R2_FB20_Pos (20U) 4924 #define CAN_F10R2_FB20_Msk (0x1UL << CAN_F10R2_FB20_Pos) /*!< 0x00100000 */ 4925 #define CAN_F10R2_FB20 CAN_F10R2_FB20_Msk /*!<Filter bit 20 */ 4926 #define CAN_F10R2_FB21_Pos (21U) 4927 #define CAN_F10R2_FB21_Msk (0x1UL << CAN_F10R2_FB21_Pos) /*!< 0x00200000 */ 4928 #define CAN_F10R2_FB21 CAN_F10R2_FB21_Msk /*!<Filter bit 21 */ 4929 #define CAN_F10R2_FB22_Pos (22U) 4930 #define CAN_F10R2_FB22_Msk (0x1UL << CAN_F10R2_FB22_Pos) /*!< 0x00400000 */ 4931 #define CAN_F10R2_FB22 CAN_F10R2_FB22_Msk /*!<Filter bit 22 */ 4932 #define CAN_F10R2_FB23_Pos (23U) 4933 #define CAN_F10R2_FB23_Msk (0x1UL << CAN_F10R2_FB23_Pos) /*!< 0x00800000 */ 4934 #define CAN_F10R2_FB23 CAN_F10R2_FB23_Msk /*!<Filter bit 23 */ 4935 #define CAN_F10R2_FB24_Pos (24U) 4936 #define CAN_F10R2_FB24_Msk (0x1UL << CAN_F10R2_FB24_Pos) /*!< 0x01000000 */ 4937 #define CAN_F10R2_FB24 CAN_F10R2_FB24_Msk /*!<Filter bit 24 */ 4938 #define CAN_F10R2_FB25_Pos (25U) 4939 #define CAN_F10R2_FB25_Msk (0x1UL << CAN_F10R2_FB25_Pos) /*!< 0x02000000 */ 4940 #define CAN_F10R2_FB25 CAN_F10R2_FB25_Msk /*!<Filter bit 25 */ 4941 #define CAN_F10R2_FB26_Pos (26U) 4942 #define CAN_F10R2_FB26_Msk (0x1UL << CAN_F10R2_FB26_Pos) /*!< 0x04000000 */ 4943 #define CAN_F10R2_FB26 CAN_F10R2_FB26_Msk /*!<Filter bit 26 */ 4944 #define CAN_F10R2_FB27_Pos (27U) 4945 #define CAN_F10R2_FB27_Msk (0x1UL << CAN_F10R2_FB27_Pos) /*!< 0x08000000 */ 4946 #define CAN_F10R2_FB27 CAN_F10R2_FB27_Msk /*!<Filter bit 27 */ 4947 #define CAN_F10R2_FB28_Pos (28U) 4948 #define CAN_F10R2_FB28_Msk (0x1UL << CAN_F10R2_FB28_Pos) /*!< 0x10000000 */ 4949 #define CAN_F10R2_FB28 CAN_F10R2_FB28_Msk /*!<Filter bit 28 */ 4950 #define CAN_F10R2_FB29_Pos (29U) 4951 #define CAN_F10R2_FB29_Msk (0x1UL << CAN_F10R2_FB29_Pos) /*!< 0x20000000 */ 4952 #define CAN_F10R2_FB29 CAN_F10R2_FB29_Msk /*!<Filter bit 29 */ 4953 #define CAN_F10R2_FB30_Pos (30U) 4954 #define CAN_F10R2_FB30_Msk (0x1UL << CAN_F10R2_FB30_Pos) /*!< 0x40000000 */ 4955 #define CAN_F10R2_FB30 CAN_F10R2_FB30_Msk /*!<Filter bit 30 */ 4956 #define CAN_F10R2_FB31_Pos (31U) 4957 #define CAN_F10R2_FB31_Msk (0x1UL << CAN_F10R2_FB31_Pos) /*!< 0x80000000 */ 4958 #define CAN_F10R2_FB31 CAN_F10R2_FB31_Msk /*!<Filter bit 31 */ 4959 4960 /******************* Bit definition for CAN_F11R2 register ******************/ 4961 #define CAN_F11R2_FB0_Pos (0U) 4962 #define CAN_F11R2_FB0_Msk (0x1UL << CAN_F11R2_FB0_Pos) /*!< 0x00000001 */ 4963 #define CAN_F11R2_FB0 CAN_F11R2_FB0_Msk /*!<Filter bit 0 */ 4964 #define CAN_F11R2_FB1_Pos (1U) 4965 #define CAN_F11R2_FB1_Msk (0x1UL << CAN_F11R2_FB1_Pos) /*!< 0x00000002 */ 4966 #define CAN_F11R2_FB1 CAN_F11R2_FB1_Msk /*!<Filter bit 1 */ 4967 #define CAN_F11R2_FB2_Pos (2U) 4968 #define CAN_F11R2_FB2_Msk (0x1UL << CAN_F11R2_FB2_Pos) /*!< 0x00000004 */ 4969 #define CAN_F11R2_FB2 CAN_F11R2_FB2_Msk /*!<Filter bit 2 */ 4970 #define CAN_F11R2_FB3_Pos (3U) 4971 #define CAN_F11R2_FB3_Msk (0x1UL << CAN_F11R2_FB3_Pos) /*!< 0x00000008 */ 4972 #define CAN_F11R2_FB3 CAN_F11R2_FB3_Msk /*!<Filter bit 3 */ 4973 #define CAN_F11R2_FB4_Pos (4U) 4974 #define CAN_F11R2_FB4_Msk (0x1UL << CAN_F11R2_FB4_Pos) /*!< 0x00000010 */ 4975 #define CAN_F11R2_FB4 CAN_F11R2_FB4_Msk /*!<Filter bit 4 */ 4976 #define CAN_F11R2_FB5_Pos (5U) 4977 #define CAN_F11R2_FB5_Msk (0x1UL << CAN_F11R2_FB5_Pos) /*!< 0x00000020 */ 4978 #define CAN_F11R2_FB5 CAN_F11R2_FB5_Msk /*!<Filter bit 5 */ 4979 #define CAN_F11R2_FB6_Pos (6U) 4980 #define CAN_F11R2_FB6_Msk (0x1UL << CAN_F11R2_FB6_Pos) /*!< 0x00000040 */ 4981 #define CAN_F11R2_FB6 CAN_F11R2_FB6_Msk /*!<Filter bit 6 */ 4982 #define CAN_F11R2_FB7_Pos (7U) 4983 #define CAN_F11R2_FB7_Msk (0x1UL << CAN_F11R2_FB7_Pos) /*!< 0x00000080 */ 4984 #define CAN_F11R2_FB7 CAN_F11R2_FB7_Msk /*!<Filter bit 7 */ 4985 #define CAN_F11R2_FB8_Pos (8U) 4986 #define CAN_F11R2_FB8_Msk (0x1UL << CAN_F11R2_FB8_Pos) /*!< 0x00000100 */ 4987 #define CAN_F11R2_FB8 CAN_F11R2_FB8_Msk /*!<Filter bit 8 */ 4988 #define CAN_F11R2_FB9_Pos (9U) 4989 #define CAN_F11R2_FB9_Msk (0x1UL << CAN_F11R2_FB9_Pos) /*!< 0x00000200 */ 4990 #define CAN_F11R2_FB9 CAN_F11R2_FB9_Msk /*!<Filter bit 9 */ 4991 #define CAN_F11R2_FB10_Pos (10U) 4992 #define CAN_F11R2_FB10_Msk (0x1UL << CAN_F11R2_FB10_Pos) /*!< 0x00000400 */ 4993 #define CAN_F11R2_FB10 CAN_F11R2_FB10_Msk /*!<Filter bit 10 */ 4994 #define CAN_F11R2_FB11_Pos (11U) 4995 #define CAN_F11R2_FB11_Msk (0x1UL << CAN_F11R2_FB11_Pos) /*!< 0x00000800 */ 4996 #define CAN_F11R2_FB11 CAN_F11R2_FB11_Msk /*!<Filter bit 11 */ 4997 #define CAN_F11R2_FB12_Pos (12U) 4998 #define CAN_F11R2_FB12_Msk (0x1UL << CAN_F11R2_FB12_Pos) /*!< 0x00001000 */ 4999 #define CAN_F11R2_FB12 CAN_F11R2_FB12_Msk /*!<Filter bit 12 */ 5000 #define CAN_F11R2_FB13_Pos (13U) 5001 #define CAN_F11R2_FB13_Msk (0x1UL << CAN_F11R2_FB13_Pos) /*!< 0x00002000 */ 5002 #define CAN_F11R2_FB13 CAN_F11R2_FB13_Msk /*!<Filter bit 13 */ 5003 #define CAN_F11R2_FB14_Pos (14U) 5004 #define CAN_F11R2_FB14_Msk (0x1UL << CAN_F11R2_FB14_Pos) /*!< 0x00004000 */ 5005 #define CAN_F11R2_FB14 CAN_F11R2_FB14_Msk /*!<Filter bit 14 */ 5006 #define CAN_F11R2_FB15_Pos (15U) 5007 #define CAN_F11R2_FB15_Msk (0x1UL << CAN_F11R2_FB15_Pos) /*!< 0x00008000 */ 5008 #define CAN_F11R2_FB15 CAN_F11R2_FB15_Msk /*!<Filter bit 15 */ 5009 #define CAN_F11R2_FB16_Pos (16U) 5010 #define CAN_F11R2_FB16_Msk (0x1UL << CAN_F11R2_FB16_Pos) /*!< 0x00010000 */ 5011 #define CAN_F11R2_FB16 CAN_F11R2_FB16_Msk /*!<Filter bit 16 */ 5012 #define CAN_F11R2_FB17_Pos (17U) 5013 #define CAN_F11R2_FB17_Msk (0x1UL << CAN_F11R2_FB17_Pos) /*!< 0x00020000 */ 5014 #define CAN_F11R2_FB17 CAN_F11R2_FB17_Msk /*!<Filter bit 17 */ 5015 #define CAN_F11R2_FB18_Pos (18U) 5016 #define CAN_F11R2_FB18_Msk (0x1UL << CAN_F11R2_FB18_Pos) /*!< 0x00040000 */ 5017 #define CAN_F11R2_FB18 CAN_F11R2_FB18_Msk /*!<Filter bit 18 */ 5018 #define CAN_F11R2_FB19_Pos (19U) 5019 #define CAN_F11R2_FB19_Msk (0x1UL << CAN_F11R2_FB19_Pos) /*!< 0x00080000 */ 5020 #define CAN_F11R2_FB19 CAN_F11R2_FB19_Msk /*!<Filter bit 19 */ 5021 #define CAN_F11R2_FB20_Pos (20U) 5022 #define CAN_F11R2_FB20_Msk (0x1UL << CAN_F11R2_FB20_Pos) /*!< 0x00100000 */ 5023 #define CAN_F11R2_FB20 CAN_F11R2_FB20_Msk /*!<Filter bit 20 */ 5024 #define CAN_F11R2_FB21_Pos (21U) 5025 #define CAN_F11R2_FB21_Msk (0x1UL << CAN_F11R2_FB21_Pos) /*!< 0x00200000 */ 5026 #define CAN_F11R2_FB21 CAN_F11R2_FB21_Msk /*!<Filter bit 21 */ 5027 #define CAN_F11R2_FB22_Pos (22U) 5028 #define CAN_F11R2_FB22_Msk (0x1UL << CAN_F11R2_FB22_Pos) /*!< 0x00400000 */ 5029 #define CAN_F11R2_FB22 CAN_F11R2_FB22_Msk /*!<Filter bit 22 */ 5030 #define CAN_F11R2_FB23_Pos (23U) 5031 #define CAN_F11R2_FB23_Msk (0x1UL << CAN_F11R2_FB23_Pos) /*!< 0x00800000 */ 5032 #define CAN_F11R2_FB23 CAN_F11R2_FB23_Msk /*!<Filter bit 23 */ 5033 #define CAN_F11R2_FB24_Pos (24U) 5034 #define CAN_F11R2_FB24_Msk (0x1UL << CAN_F11R2_FB24_Pos) /*!< 0x01000000 */ 5035 #define CAN_F11R2_FB24 CAN_F11R2_FB24_Msk /*!<Filter bit 24 */ 5036 #define CAN_F11R2_FB25_Pos (25U) 5037 #define CAN_F11R2_FB25_Msk (0x1UL << CAN_F11R2_FB25_Pos) /*!< 0x02000000 */ 5038 #define CAN_F11R2_FB25 CAN_F11R2_FB25_Msk /*!<Filter bit 25 */ 5039 #define CAN_F11R2_FB26_Pos (26U) 5040 #define CAN_F11R2_FB26_Msk (0x1UL << CAN_F11R2_FB26_Pos) /*!< 0x04000000 */ 5041 #define CAN_F11R2_FB26 CAN_F11R2_FB26_Msk /*!<Filter bit 26 */ 5042 #define CAN_F11R2_FB27_Pos (27U) 5043 #define CAN_F11R2_FB27_Msk (0x1UL << CAN_F11R2_FB27_Pos) /*!< 0x08000000 */ 5044 #define CAN_F11R2_FB27 CAN_F11R2_FB27_Msk /*!<Filter bit 27 */ 5045 #define CAN_F11R2_FB28_Pos (28U) 5046 #define CAN_F11R2_FB28_Msk (0x1UL << CAN_F11R2_FB28_Pos) /*!< 0x10000000 */ 5047 #define CAN_F11R2_FB28 CAN_F11R2_FB28_Msk /*!<Filter bit 28 */ 5048 #define CAN_F11R2_FB29_Pos (29U) 5049 #define CAN_F11R2_FB29_Msk (0x1UL << CAN_F11R2_FB29_Pos) /*!< 0x20000000 */ 5050 #define CAN_F11R2_FB29 CAN_F11R2_FB29_Msk /*!<Filter bit 29 */ 5051 #define CAN_F11R2_FB30_Pos (30U) 5052 #define CAN_F11R2_FB30_Msk (0x1UL << CAN_F11R2_FB30_Pos) /*!< 0x40000000 */ 5053 #define CAN_F11R2_FB30 CAN_F11R2_FB30_Msk /*!<Filter bit 30 */ 5054 #define CAN_F11R2_FB31_Pos (31U) 5055 #define CAN_F11R2_FB31_Msk (0x1UL << CAN_F11R2_FB31_Pos) /*!< 0x80000000 */ 5056 #define CAN_F11R2_FB31 CAN_F11R2_FB31_Msk /*!<Filter bit 31 */ 5057 5058 /******************* Bit definition for CAN_F12R2 register ******************/ 5059 #define CAN_F12R2_FB0_Pos (0U) 5060 #define CAN_F12R2_FB0_Msk (0x1UL << CAN_F12R2_FB0_Pos) /*!< 0x00000001 */ 5061 #define CAN_F12R2_FB0 CAN_F12R2_FB0_Msk /*!<Filter bit 0 */ 5062 #define CAN_F12R2_FB1_Pos (1U) 5063 #define CAN_F12R2_FB1_Msk (0x1UL << CAN_F12R2_FB1_Pos) /*!< 0x00000002 */ 5064 #define CAN_F12R2_FB1 CAN_F12R2_FB1_Msk /*!<Filter bit 1 */ 5065 #define CAN_F12R2_FB2_Pos (2U) 5066 #define CAN_F12R2_FB2_Msk (0x1UL << CAN_F12R2_FB2_Pos) /*!< 0x00000004 */ 5067 #define CAN_F12R2_FB2 CAN_F12R2_FB2_Msk /*!<Filter bit 2 */ 5068 #define CAN_F12R2_FB3_Pos (3U) 5069 #define CAN_F12R2_FB3_Msk (0x1UL << CAN_F12R2_FB3_Pos) /*!< 0x00000008 */ 5070 #define CAN_F12R2_FB3 CAN_F12R2_FB3_Msk /*!<Filter bit 3 */ 5071 #define CAN_F12R2_FB4_Pos (4U) 5072 #define CAN_F12R2_FB4_Msk (0x1UL << CAN_F12R2_FB4_Pos) /*!< 0x00000010 */ 5073 #define CAN_F12R2_FB4 CAN_F12R2_FB4_Msk /*!<Filter bit 4 */ 5074 #define CAN_F12R2_FB5_Pos (5U) 5075 #define CAN_F12R2_FB5_Msk (0x1UL << CAN_F12R2_FB5_Pos) /*!< 0x00000020 */ 5076 #define CAN_F12R2_FB5 CAN_F12R2_FB5_Msk /*!<Filter bit 5 */ 5077 #define CAN_F12R2_FB6_Pos (6U) 5078 #define CAN_F12R2_FB6_Msk (0x1UL << CAN_F12R2_FB6_Pos) /*!< 0x00000040 */ 5079 #define CAN_F12R2_FB6 CAN_F12R2_FB6_Msk /*!<Filter bit 6 */ 5080 #define CAN_F12R2_FB7_Pos (7U) 5081 #define CAN_F12R2_FB7_Msk (0x1UL << CAN_F12R2_FB7_Pos) /*!< 0x00000080 */ 5082 #define CAN_F12R2_FB7 CAN_F12R2_FB7_Msk /*!<Filter bit 7 */ 5083 #define CAN_F12R2_FB8_Pos (8U) 5084 #define CAN_F12R2_FB8_Msk (0x1UL << CAN_F12R2_FB8_Pos) /*!< 0x00000100 */ 5085 #define CAN_F12R2_FB8 CAN_F12R2_FB8_Msk /*!<Filter bit 8 */ 5086 #define CAN_F12R2_FB9_Pos (9U) 5087 #define CAN_F12R2_FB9_Msk (0x1UL << CAN_F12R2_FB9_Pos) /*!< 0x00000200 */ 5088 #define CAN_F12R2_FB9 CAN_F12R2_FB9_Msk /*!<Filter bit 9 */ 5089 #define CAN_F12R2_FB10_Pos (10U) 5090 #define CAN_F12R2_FB10_Msk (0x1UL << CAN_F12R2_FB10_Pos) /*!< 0x00000400 */ 5091 #define CAN_F12R2_FB10 CAN_F12R2_FB10_Msk /*!<Filter bit 10 */ 5092 #define CAN_F12R2_FB11_Pos (11U) 5093 #define CAN_F12R2_FB11_Msk (0x1UL << CAN_F12R2_FB11_Pos) /*!< 0x00000800 */ 5094 #define CAN_F12R2_FB11 CAN_F12R2_FB11_Msk /*!<Filter bit 11 */ 5095 #define CAN_F12R2_FB12_Pos (12U) 5096 #define CAN_F12R2_FB12_Msk (0x1UL << CAN_F12R2_FB12_Pos) /*!< 0x00001000 */ 5097 #define CAN_F12R2_FB12 CAN_F12R2_FB12_Msk /*!<Filter bit 12 */ 5098 #define CAN_F12R2_FB13_Pos (13U) 5099 #define CAN_F12R2_FB13_Msk (0x1UL << CAN_F12R2_FB13_Pos) /*!< 0x00002000 */ 5100 #define CAN_F12R2_FB13 CAN_F12R2_FB13_Msk /*!<Filter bit 13 */ 5101 #define CAN_F12R2_FB14_Pos (14U) 5102 #define CAN_F12R2_FB14_Msk (0x1UL << CAN_F12R2_FB14_Pos) /*!< 0x00004000 */ 5103 #define CAN_F12R2_FB14 CAN_F12R2_FB14_Msk /*!<Filter bit 14 */ 5104 #define CAN_F12R2_FB15_Pos (15U) 5105 #define CAN_F12R2_FB15_Msk (0x1UL << CAN_F12R2_FB15_Pos) /*!< 0x00008000 */ 5106 #define CAN_F12R2_FB15 CAN_F12R2_FB15_Msk /*!<Filter bit 15 */ 5107 #define CAN_F12R2_FB16_Pos (16U) 5108 #define CAN_F12R2_FB16_Msk (0x1UL << CAN_F12R2_FB16_Pos) /*!< 0x00010000 */ 5109 #define CAN_F12R2_FB16 CAN_F12R2_FB16_Msk /*!<Filter bit 16 */ 5110 #define CAN_F12R2_FB17_Pos (17U) 5111 #define CAN_F12R2_FB17_Msk (0x1UL << CAN_F12R2_FB17_Pos) /*!< 0x00020000 */ 5112 #define CAN_F12R2_FB17 CAN_F12R2_FB17_Msk /*!<Filter bit 17 */ 5113 #define CAN_F12R2_FB18_Pos (18U) 5114 #define CAN_F12R2_FB18_Msk (0x1UL << CAN_F12R2_FB18_Pos) /*!< 0x00040000 */ 5115 #define CAN_F12R2_FB18 CAN_F12R2_FB18_Msk /*!<Filter bit 18 */ 5116 #define CAN_F12R2_FB19_Pos (19U) 5117 #define CAN_F12R2_FB19_Msk (0x1UL << CAN_F12R2_FB19_Pos) /*!< 0x00080000 */ 5118 #define CAN_F12R2_FB19 CAN_F12R2_FB19_Msk /*!<Filter bit 19 */ 5119 #define CAN_F12R2_FB20_Pos (20U) 5120 #define CAN_F12R2_FB20_Msk (0x1UL << CAN_F12R2_FB20_Pos) /*!< 0x00100000 */ 5121 #define CAN_F12R2_FB20 CAN_F12R2_FB20_Msk /*!<Filter bit 20 */ 5122 #define CAN_F12R2_FB21_Pos (21U) 5123 #define CAN_F12R2_FB21_Msk (0x1UL << CAN_F12R2_FB21_Pos) /*!< 0x00200000 */ 5124 #define CAN_F12R2_FB21 CAN_F12R2_FB21_Msk /*!<Filter bit 21 */ 5125 #define CAN_F12R2_FB22_Pos (22U) 5126 #define CAN_F12R2_FB22_Msk (0x1UL << CAN_F12R2_FB22_Pos) /*!< 0x00400000 */ 5127 #define CAN_F12R2_FB22 CAN_F12R2_FB22_Msk /*!<Filter bit 22 */ 5128 #define CAN_F12R2_FB23_Pos (23U) 5129 #define CAN_F12R2_FB23_Msk (0x1UL << CAN_F12R2_FB23_Pos) /*!< 0x00800000 */ 5130 #define CAN_F12R2_FB23 CAN_F12R2_FB23_Msk /*!<Filter bit 23 */ 5131 #define CAN_F12R2_FB24_Pos (24U) 5132 #define CAN_F12R2_FB24_Msk (0x1UL << CAN_F12R2_FB24_Pos) /*!< 0x01000000 */ 5133 #define CAN_F12R2_FB24 CAN_F12R2_FB24_Msk /*!<Filter bit 24 */ 5134 #define CAN_F12R2_FB25_Pos (25U) 5135 #define CAN_F12R2_FB25_Msk (0x1UL << CAN_F12R2_FB25_Pos) /*!< 0x02000000 */ 5136 #define CAN_F12R2_FB25 CAN_F12R2_FB25_Msk /*!<Filter bit 25 */ 5137 #define CAN_F12R2_FB26_Pos (26U) 5138 #define CAN_F12R2_FB26_Msk (0x1UL << CAN_F12R2_FB26_Pos) /*!< 0x04000000 */ 5139 #define CAN_F12R2_FB26 CAN_F12R2_FB26_Msk /*!<Filter bit 26 */ 5140 #define CAN_F12R2_FB27_Pos (27U) 5141 #define CAN_F12R2_FB27_Msk (0x1UL << CAN_F12R2_FB27_Pos) /*!< 0x08000000 */ 5142 #define CAN_F12R2_FB27 CAN_F12R2_FB27_Msk /*!<Filter bit 27 */ 5143 #define CAN_F12R2_FB28_Pos (28U) 5144 #define CAN_F12R2_FB28_Msk (0x1UL << CAN_F12R2_FB28_Pos) /*!< 0x10000000 */ 5145 #define CAN_F12R2_FB28 CAN_F12R2_FB28_Msk /*!<Filter bit 28 */ 5146 #define CAN_F12R2_FB29_Pos (29U) 5147 #define CAN_F12R2_FB29_Msk (0x1UL << CAN_F12R2_FB29_Pos) /*!< 0x20000000 */ 5148 #define CAN_F12R2_FB29 CAN_F12R2_FB29_Msk /*!<Filter bit 29 */ 5149 #define CAN_F12R2_FB30_Pos (30U) 5150 #define CAN_F12R2_FB30_Msk (0x1UL << CAN_F12R2_FB30_Pos) /*!< 0x40000000 */ 5151 #define CAN_F12R2_FB30 CAN_F12R2_FB30_Msk /*!<Filter bit 30 */ 5152 #define CAN_F12R2_FB31_Pos (31U) 5153 #define CAN_F12R2_FB31_Msk (0x1UL << CAN_F12R2_FB31_Pos) /*!< 0x80000000 */ 5154 #define CAN_F12R2_FB31 CAN_F12R2_FB31_Msk /*!<Filter bit 31 */ 5155 5156 /******************* Bit definition for CAN_F13R2 register ******************/ 5157 #define CAN_F13R2_FB0_Pos (0U) 5158 #define CAN_F13R2_FB0_Msk (0x1UL << CAN_F13R2_FB0_Pos) /*!< 0x00000001 */ 5159 #define CAN_F13R2_FB0 CAN_F13R2_FB0_Msk /*!<Filter bit 0 */ 5160 #define CAN_F13R2_FB1_Pos (1U) 5161 #define CAN_F13R2_FB1_Msk (0x1UL << CAN_F13R2_FB1_Pos) /*!< 0x00000002 */ 5162 #define CAN_F13R2_FB1 CAN_F13R2_FB1_Msk /*!<Filter bit 1 */ 5163 #define CAN_F13R2_FB2_Pos (2U) 5164 #define CAN_F13R2_FB2_Msk (0x1UL << CAN_F13R2_FB2_Pos) /*!< 0x00000004 */ 5165 #define CAN_F13R2_FB2 CAN_F13R2_FB2_Msk /*!<Filter bit 2 */ 5166 #define CAN_F13R2_FB3_Pos (3U) 5167 #define CAN_F13R2_FB3_Msk (0x1UL << CAN_F13R2_FB3_Pos) /*!< 0x00000008 */ 5168 #define CAN_F13R2_FB3 CAN_F13R2_FB3_Msk /*!<Filter bit 3 */ 5169 #define CAN_F13R2_FB4_Pos (4U) 5170 #define CAN_F13R2_FB4_Msk (0x1UL << CAN_F13R2_FB4_Pos) /*!< 0x00000010 */ 5171 #define CAN_F13R2_FB4 CAN_F13R2_FB4_Msk /*!<Filter bit 4 */ 5172 #define CAN_F13R2_FB5_Pos (5U) 5173 #define CAN_F13R2_FB5_Msk (0x1UL << CAN_F13R2_FB5_Pos) /*!< 0x00000020 */ 5174 #define CAN_F13R2_FB5 CAN_F13R2_FB5_Msk /*!<Filter bit 5 */ 5175 #define CAN_F13R2_FB6_Pos (6U) 5176 #define CAN_F13R2_FB6_Msk (0x1UL << CAN_F13R2_FB6_Pos) /*!< 0x00000040 */ 5177 #define CAN_F13R2_FB6 CAN_F13R2_FB6_Msk /*!<Filter bit 6 */ 5178 #define CAN_F13R2_FB7_Pos (7U) 5179 #define CAN_F13R2_FB7_Msk (0x1UL << CAN_F13R2_FB7_Pos) /*!< 0x00000080 */ 5180 #define CAN_F13R2_FB7 CAN_F13R2_FB7_Msk /*!<Filter bit 7 */ 5181 #define CAN_F13R2_FB8_Pos (8U) 5182 #define CAN_F13R2_FB8_Msk (0x1UL << CAN_F13R2_FB8_Pos) /*!< 0x00000100 */ 5183 #define CAN_F13R2_FB8 CAN_F13R2_FB8_Msk /*!<Filter bit 8 */ 5184 #define CAN_F13R2_FB9_Pos (9U) 5185 #define CAN_F13R2_FB9_Msk (0x1UL << CAN_F13R2_FB9_Pos) /*!< 0x00000200 */ 5186 #define CAN_F13R2_FB9 CAN_F13R2_FB9_Msk /*!<Filter bit 9 */ 5187 #define CAN_F13R2_FB10_Pos (10U) 5188 #define CAN_F13R2_FB10_Msk (0x1UL << CAN_F13R2_FB10_Pos) /*!< 0x00000400 */ 5189 #define CAN_F13R2_FB10 CAN_F13R2_FB10_Msk /*!<Filter bit 10 */ 5190 #define CAN_F13R2_FB11_Pos (11U) 5191 #define CAN_F13R2_FB11_Msk (0x1UL << CAN_F13R2_FB11_Pos) /*!< 0x00000800 */ 5192 #define CAN_F13R2_FB11 CAN_F13R2_FB11_Msk /*!<Filter bit 11 */ 5193 #define CAN_F13R2_FB12_Pos (12U) 5194 #define CAN_F13R2_FB12_Msk (0x1UL << CAN_F13R2_FB12_Pos) /*!< 0x00001000 */ 5195 #define CAN_F13R2_FB12 CAN_F13R2_FB12_Msk /*!<Filter bit 12 */ 5196 #define CAN_F13R2_FB13_Pos (13U) 5197 #define CAN_F13R2_FB13_Msk (0x1UL << CAN_F13R2_FB13_Pos) /*!< 0x00002000 */ 5198 #define CAN_F13R2_FB13 CAN_F13R2_FB13_Msk /*!<Filter bit 13 */ 5199 #define CAN_F13R2_FB14_Pos (14U) 5200 #define CAN_F13R2_FB14_Msk (0x1UL << CAN_F13R2_FB14_Pos) /*!< 0x00004000 */ 5201 #define CAN_F13R2_FB14 CAN_F13R2_FB14_Msk /*!<Filter bit 14 */ 5202 #define CAN_F13R2_FB15_Pos (15U) 5203 #define CAN_F13R2_FB15_Msk (0x1UL << CAN_F13R2_FB15_Pos) /*!< 0x00008000 */ 5204 #define CAN_F13R2_FB15 CAN_F13R2_FB15_Msk /*!<Filter bit 15 */ 5205 #define CAN_F13R2_FB16_Pos (16U) 5206 #define CAN_F13R2_FB16_Msk (0x1UL << CAN_F13R2_FB16_Pos) /*!< 0x00010000 */ 5207 #define CAN_F13R2_FB16 CAN_F13R2_FB16_Msk /*!<Filter bit 16 */ 5208 #define CAN_F13R2_FB17_Pos (17U) 5209 #define CAN_F13R2_FB17_Msk (0x1UL << CAN_F13R2_FB17_Pos) /*!< 0x00020000 */ 5210 #define CAN_F13R2_FB17 CAN_F13R2_FB17_Msk /*!<Filter bit 17 */ 5211 #define CAN_F13R2_FB18_Pos (18U) 5212 #define CAN_F13R2_FB18_Msk (0x1UL << CAN_F13R2_FB18_Pos) /*!< 0x00040000 */ 5213 #define CAN_F13R2_FB18 CAN_F13R2_FB18_Msk /*!<Filter bit 18 */ 5214 #define CAN_F13R2_FB19_Pos (19U) 5215 #define CAN_F13R2_FB19_Msk (0x1UL << CAN_F13R2_FB19_Pos) /*!< 0x00080000 */ 5216 #define CAN_F13R2_FB19 CAN_F13R2_FB19_Msk /*!<Filter bit 19 */ 5217 #define CAN_F13R2_FB20_Pos (20U) 5218 #define CAN_F13R2_FB20_Msk (0x1UL << CAN_F13R2_FB20_Pos) /*!< 0x00100000 */ 5219 #define CAN_F13R2_FB20 CAN_F13R2_FB20_Msk /*!<Filter bit 20 */ 5220 #define CAN_F13R2_FB21_Pos (21U) 5221 #define CAN_F13R2_FB21_Msk (0x1UL << CAN_F13R2_FB21_Pos) /*!< 0x00200000 */ 5222 #define CAN_F13R2_FB21 CAN_F13R2_FB21_Msk /*!<Filter bit 21 */ 5223 #define CAN_F13R2_FB22_Pos (22U) 5224 #define CAN_F13R2_FB22_Msk (0x1UL << CAN_F13R2_FB22_Pos) /*!< 0x00400000 */ 5225 #define CAN_F13R2_FB22 CAN_F13R2_FB22_Msk /*!<Filter bit 22 */ 5226 #define CAN_F13R2_FB23_Pos (23U) 5227 #define CAN_F13R2_FB23_Msk (0x1UL << CAN_F13R2_FB23_Pos) /*!< 0x00800000 */ 5228 #define CAN_F13R2_FB23 CAN_F13R2_FB23_Msk /*!<Filter bit 23 */ 5229 #define CAN_F13R2_FB24_Pos (24U) 5230 #define CAN_F13R2_FB24_Msk (0x1UL << CAN_F13R2_FB24_Pos) /*!< 0x01000000 */ 5231 #define CAN_F13R2_FB24 CAN_F13R2_FB24_Msk /*!<Filter bit 24 */ 5232 #define CAN_F13R2_FB25_Pos (25U) 5233 #define CAN_F13R2_FB25_Msk (0x1UL << CAN_F13R2_FB25_Pos) /*!< 0x02000000 */ 5234 #define CAN_F13R2_FB25 CAN_F13R2_FB25_Msk /*!<Filter bit 25 */ 5235 #define CAN_F13R2_FB26_Pos (26U) 5236 #define CAN_F13R2_FB26_Msk (0x1UL << CAN_F13R2_FB26_Pos) /*!< 0x04000000 */ 5237 #define CAN_F13R2_FB26 CAN_F13R2_FB26_Msk /*!<Filter bit 26 */ 5238 #define CAN_F13R2_FB27_Pos (27U) 5239 #define CAN_F13R2_FB27_Msk (0x1UL << CAN_F13R2_FB27_Pos) /*!< 0x08000000 */ 5240 #define CAN_F13R2_FB27 CAN_F13R2_FB27_Msk /*!<Filter bit 27 */ 5241 #define CAN_F13R2_FB28_Pos (28U) 5242 #define CAN_F13R2_FB28_Msk (0x1UL << CAN_F13R2_FB28_Pos) /*!< 0x10000000 */ 5243 #define CAN_F13R2_FB28 CAN_F13R2_FB28_Msk /*!<Filter bit 28 */ 5244 #define CAN_F13R2_FB29_Pos (29U) 5245 #define CAN_F13R2_FB29_Msk (0x1UL << CAN_F13R2_FB29_Pos) /*!< 0x20000000 */ 5246 #define CAN_F13R2_FB29 CAN_F13R2_FB29_Msk /*!<Filter bit 29 */ 5247 #define CAN_F13R2_FB30_Pos (30U) 5248 #define CAN_F13R2_FB30_Msk (0x1UL << CAN_F13R2_FB30_Pos) /*!< 0x40000000 */ 5249 #define CAN_F13R2_FB30 CAN_F13R2_FB30_Msk /*!<Filter bit 30 */ 5250 #define CAN_F13R2_FB31_Pos (31U) 5251 #define CAN_F13R2_FB31_Msk (0x1UL << CAN_F13R2_FB31_Pos) /*!< 0x80000000 */ 5252 #define CAN_F13R2_FB31 CAN_F13R2_FB31_Msk /*!<Filter bit 31 */ 5253 5254 5255 /******************************************************************************/ 5256 /* */ 5257 /* CRC calculation unit */ 5258 /* */ 5259 /******************************************************************************/ 5260 /******************* Bit definition for CRC_DR register *********************/ 5261 #define CRC_DR_DR_Pos (0U) 5262 #define CRC_DR_DR_Msk (0xFFFFFFFFUL << CRC_DR_DR_Pos) /*!< 0xFFFFFFFF */ 5263 #define CRC_DR_DR CRC_DR_DR_Msk /*!< Data register bits */ 5264 5265 /******************* Bit definition for CRC_IDR register ********************/ 5266 #define CRC_IDR_IDR_Pos (0U) 5267 #define CRC_IDR_IDR_Msk (0xFFUL << CRC_IDR_IDR_Pos) /*!< 0x000000FF */ 5268 #define CRC_IDR_IDR CRC_IDR_IDR_Msk /*!< General-purpose 8-bit data register bits */ 5269 5270 /******************** Bit definition for CRC_CR register ********************/ 5271 #define CRC_CR_RESET_Pos (0U) 5272 #define CRC_CR_RESET_Msk (0x1UL << CRC_CR_RESET_Pos) /*!< 0x00000001 */ 5273 #define CRC_CR_RESET CRC_CR_RESET_Msk /*!< RESET the CRC computation unit bit */ 5274 #define CRC_CR_POLYSIZE_Pos (3U) 5275 #define CRC_CR_POLYSIZE_Msk (0x3UL << CRC_CR_POLYSIZE_Pos) /*!< 0x00000018 */ 5276 #define CRC_CR_POLYSIZE CRC_CR_POLYSIZE_Msk /*!< Polynomial size bits */ 5277 #define CRC_CR_POLYSIZE_0 (0x1UL << CRC_CR_POLYSIZE_Pos) /*!< 0x00000008 */ 5278 #define CRC_CR_POLYSIZE_1 (0x2UL << CRC_CR_POLYSIZE_Pos) /*!< 0x00000010 */ 5279 #define CRC_CR_REV_IN_Pos (5U) 5280 #define CRC_CR_REV_IN_Msk (0x3UL << CRC_CR_REV_IN_Pos) /*!< 0x00000060 */ 5281 #define CRC_CR_REV_IN CRC_CR_REV_IN_Msk /*!< REV_IN Reverse Input Data bits */ 5282 #define CRC_CR_REV_IN_0 (0x1UL << CRC_CR_REV_IN_Pos) /*!< 0x00000020 */ 5283 #define CRC_CR_REV_IN_1 (0x2UL << CRC_CR_REV_IN_Pos) /*!< 0x00000040 */ 5284 #define CRC_CR_REV_OUT_Pos (7U) 5285 #define CRC_CR_REV_OUT_Msk (0x1UL << CRC_CR_REV_OUT_Pos) /*!< 0x00000080 */ 5286 #define CRC_CR_REV_OUT CRC_CR_REV_OUT_Msk /*!< REV_OUT Reverse Output Data bits */ 5287 5288 /******************* Bit definition for CRC_INIT register *******************/ 5289 #define CRC_INIT_INIT_Pos (0U) 5290 #define CRC_INIT_INIT_Msk (0xFFFFFFFFUL << CRC_INIT_INIT_Pos) /*!< 0xFFFFFFFF */ 5291 #define CRC_INIT_INIT CRC_INIT_INIT_Msk /*!< Initial CRC value bits */ 5292 5293 /******************* Bit definition for CRC_POL register ********************/ 5294 #define CRC_POL_POL_Pos (0U) 5295 #define CRC_POL_POL_Msk (0xFFFFFFFFUL << CRC_POL_POL_Pos) /*!< 0xFFFFFFFF */ 5296 #define CRC_POL_POL CRC_POL_POL_Msk /*!< Coefficients of the polynomial */ 5297 5298 5299 /******************************************************************************/ 5300 /* */ 5301 /* Digital to Analog Converter */ 5302 /* */ 5303 /******************************************************************************/ 5304 /******************** Bit definition for DAC_CR register ********************/ 5305 #define DAC_CR_EN1_Pos (0U) 5306 #define DAC_CR_EN1_Msk (0x1UL << DAC_CR_EN1_Pos) /*!< 0x00000001 */ 5307 #define DAC_CR_EN1 DAC_CR_EN1_Msk /*!<DAC channel1 enable */ 5308 #define DAC_CR_BOFF1_Pos (1U) 5309 #define DAC_CR_BOFF1_Msk (0x1UL << DAC_CR_BOFF1_Pos) /*!< 0x00000002 */ 5310 #define DAC_CR_BOFF1 DAC_CR_BOFF1_Msk /*!<DAC channel1 output buffer disable */ 5311 #define DAC_CR_TEN1_Pos (2U) 5312 #define DAC_CR_TEN1_Msk (0x1UL << DAC_CR_TEN1_Pos) /*!< 0x00000004 */ 5313 #define DAC_CR_TEN1 DAC_CR_TEN1_Msk /*!<DAC channel1 Trigger enable */ 5314 #define DAC_CR_TSEL1_Pos (3U) 5315 #define DAC_CR_TSEL1_Msk (0x7UL << DAC_CR_TSEL1_Pos) /*!< 0x00000038 */ 5316 #define DAC_CR_TSEL1 DAC_CR_TSEL1_Msk /*!<TSEL1[2:0] (DAC channel1 Trigger selection) */ 5317 #define DAC_CR_TSEL1_0 (0x1UL << DAC_CR_TSEL1_Pos) /*!< 0x00000008 */ 5318 #define DAC_CR_TSEL1_1 (0x2UL << DAC_CR_TSEL1_Pos) /*!< 0x00000010 */ 5319 #define DAC_CR_TSEL1_2 (0x4UL << DAC_CR_TSEL1_Pos) /*!< 0x00000020 */ 5320 #define DAC_CR_WAVE1_Pos (6U) 5321 #define DAC_CR_WAVE1_Msk (0x3UL << DAC_CR_WAVE1_Pos) /*!< 0x000000C0 */ 5322 #define DAC_CR_WAVE1 DAC_CR_WAVE1_Msk /*!<WAVE1[1:0] (DAC channel1 noise/triangle wave generation enablEU) */ 5323 #define DAC_CR_WAVE1_0 (0x1UL << DAC_CR_WAVE1_Pos) /*!< 0x00000040 */ 5324 #define DAC_CR_WAVE1_1 (0x2UL << DAC_CR_WAVE1_Pos) /*!< 0x00000080 */ 5325 #define DAC_CR_MAMP1_Pos (8U) 5326 #define DAC_CR_MAMP1_Msk (0xFUL << DAC_CR_MAMP1_Pos) /*!< 0x00000F00 */ 5327 #define DAC_CR_MAMP1 DAC_CR_MAMP1_Msk /*!<MAMP1[3:0] (DAC channel1 Mask/Amplitude selector) */ 5328 #define DAC_CR_MAMP1_0 (0x1UL << DAC_CR_MAMP1_Pos) /*!< 0x00000100 */ 5329 #define DAC_CR_MAMP1_1 (0x2UL << DAC_CR_MAMP1_Pos) /*!< 0x00000200 */ 5330 #define DAC_CR_MAMP1_2 (0x4UL << DAC_CR_MAMP1_Pos) /*!< 0x00000400 */ 5331 #define DAC_CR_MAMP1_3 (0x8UL << DAC_CR_MAMP1_Pos) /*!< 0x00000800 */ 5332 #define DAC_CR_DMAEN1_Pos (12U) 5333 #define DAC_CR_DMAEN1_Msk (0x1UL << DAC_CR_DMAEN1_Pos) /*!< 0x00001000 */ 5334 #define DAC_CR_DMAEN1 DAC_CR_DMAEN1_Msk /*!<DAC channel1 DMA enable */ 5335 #define DAC_CR_DMAUDRIE1_Pos (13U) 5336 #define DAC_CR_DMAUDRIE1_Msk (0x1UL << DAC_CR_DMAUDRIE1_Pos) /*!< 0x00002000 */ 5337 #define DAC_CR_DMAUDRIE1 DAC_CR_DMAUDRIE1_Msk /*!<DAC channel1 DMA underrun interrupt enable */ 5338 #define DAC_CR_EN2_Pos (16U) 5339 #define DAC_CR_EN2_Msk (0x1UL << DAC_CR_EN2_Pos) /*!< 0x00010000 */ 5340 #define DAC_CR_EN2 DAC_CR_EN2_Msk /*!<DAC channel2 enable */ 5341 #define DAC_CR_BOFF2_Pos (17U) 5342 #define DAC_CR_BOFF2_Msk (0x1UL << DAC_CR_BOFF2_Pos) /*!< 0x00020000 */ 5343 #define DAC_CR_BOFF2 DAC_CR_BOFF2_Msk /*!<DAC channel2 output buffer disable */ 5344 #define DAC_CR_TEN2_Pos (18U) 5345 #define DAC_CR_TEN2_Msk (0x1UL << DAC_CR_TEN2_Pos) /*!< 0x00040000 */ 5346 #define DAC_CR_TEN2 DAC_CR_TEN2_Msk /*!<DAC channel2 Trigger enable */ 5347 #define DAC_CR_TSEL2_Pos (19U) 5348 #define DAC_CR_TSEL2_Msk (0x7UL << DAC_CR_TSEL2_Pos) /*!< 0x00380000 */ 5349 #define DAC_CR_TSEL2 DAC_CR_TSEL2_Msk /*!<TSEL2[2:0] (DAC channel2 Trigger selection) */ 5350 #define DAC_CR_TSEL2_0 (0x1UL << DAC_CR_TSEL2_Pos) /*!< 0x00080000 */ 5351 #define DAC_CR_TSEL2_1 (0x2UL << DAC_CR_TSEL2_Pos) /*!< 0x00100000 */ 5352 #define DAC_CR_TSEL2_2 (0x4UL << DAC_CR_TSEL2_Pos) /*!< 0x00200000 */ 5353 #define DAC_CR_WAVE2_Pos (22U) 5354 #define DAC_CR_WAVE2_Msk (0x3UL << DAC_CR_WAVE2_Pos) /*!< 0x00C00000 */ 5355 #define DAC_CR_WAVE2 DAC_CR_WAVE2_Msk /*!<WAVE2[1:0] (DAC channel2 noise/triangle wave generation enable) */ 5356 #define DAC_CR_WAVE2_0 (0x1UL << DAC_CR_WAVE2_Pos) /*!< 0x00400000 */ 5357 #define DAC_CR_WAVE2_1 (0x2UL << DAC_CR_WAVE2_Pos) /*!< 0x00800000 */ 5358 #define DAC_CR_MAMP2_Pos (24U) 5359 #define DAC_CR_MAMP2_Msk (0xFUL << DAC_CR_MAMP2_Pos) /*!< 0x0F000000 */ 5360 #define DAC_CR_MAMP2 DAC_CR_MAMP2_Msk /*!<MAMP2[3:0] (DAC channel2 Mask/Amplitude selector) */ 5361 #define DAC_CR_MAMP2_0 (0x1UL << DAC_CR_MAMP2_Pos) /*!< 0x01000000 */ 5362 #define DAC_CR_MAMP2_1 (0x2UL << DAC_CR_MAMP2_Pos) /*!< 0x02000000 */ 5363 #define DAC_CR_MAMP2_2 (0x4UL << DAC_CR_MAMP2_Pos) /*!< 0x04000000 */ 5364 #define DAC_CR_MAMP2_3 (0x8UL << DAC_CR_MAMP2_Pos) /*!< 0x08000000 */ 5365 #define DAC_CR_DMAEN2_Pos (28U) 5366 #define DAC_CR_DMAEN2_Msk (0x1UL << DAC_CR_DMAEN2_Pos) /*!< 0x10000000 */ 5367 #define DAC_CR_DMAEN2 DAC_CR_DMAEN2_Msk /*!<DAC channel2 DMA enable */ 5368 #define DAC_CR_DMAUDRIE2_Pos (29U) 5369 #define DAC_CR_DMAUDRIE2_Msk (0x1UL << DAC_CR_DMAUDRIE2_Pos) /*!< 0x20000000 */ 5370 #define DAC_CR_DMAUDRIE2 DAC_CR_DMAUDRIE2_Msk /*!<DAC channel2 DMA underrun interrupt enable */ 5371 5372 /***************** Bit definition for DAC_SWTRIGR register ******************/ 5373 #define DAC_SWTRIGR_SWTRIG1_Pos (0U) 5374 #define DAC_SWTRIGR_SWTRIG1_Msk (0x1UL << DAC_SWTRIGR_SWTRIG1_Pos) /*!< 0x00000001 */ 5375 #define DAC_SWTRIGR_SWTRIG1 DAC_SWTRIGR_SWTRIG1_Msk /*!<DAC channel1 software trigger */ 5376 #define DAC_SWTRIGR_SWTRIG2_Pos (1U) 5377 #define DAC_SWTRIGR_SWTRIG2_Msk (0x1UL << DAC_SWTRIGR_SWTRIG2_Pos) /*!< 0x00000002 */ 5378 #define DAC_SWTRIGR_SWTRIG2 DAC_SWTRIGR_SWTRIG2_Msk /*!<DAC channel2 software trigger */ 5379 5380 /***************** Bit definition for DAC_DHR12R1 register ******************/ 5381 #define DAC_DHR12R1_DACC1DHR_Pos (0U) 5382 #define DAC_DHR12R1_DACC1DHR_Msk (0xFFFUL << DAC_DHR12R1_DACC1DHR_Pos) /*!< 0x00000FFF */ 5383 #define DAC_DHR12R1_DACC1DHR DAC_DHR12R1_DACC1DHR_Msk /*!<DAC channel1 12-bit Right aligned data */ 5384 5385 /***************** Bit definition for DAC_DHR12L1 register ******************/ 5386 #define DAC_DHR12L1_DACC1DHR_Pos (4U) 5387 #define DAC_DHR12L1_DACC1DHR_Msk (0xFFFUL << DAC_DHR12L1_DACC1DHR_Pos) /*!< 0x0000FFF0 */ 5388 #define DAC_DHR12L1_DACC1DHR DAC_DHR12L1_DACC1DHR_Msk /*!<DAC channel1 12-bit Left aligned data */ 5389 5390 /****************** Bit definition for DAC_DHR8R1 register ******************/ 5391 #define DAC_DHR8R1_DACC1DHR_Pos (0U) 5392 #define DAC_DHR8R1_DACC1DHR_Msk (0xFFUL << DAC_DHR8R1_DACC1DHR_Pos) /*!< 0x000000FF */ 5393 #define DAC_DHR8R1_DACC1DHR DAC_DHR8R1_DACC1DHR_Msk /*!<DAC channel1 8-bit Right aligned data */ 5394 5395 /***************** Bit definition for DAC_DHR12R2 register ******************/ 5396 #define DAC_DHR12R2_DACC2DHR_Pos (0U) 5397 #define DAC_DHR12R2_DACC2DHR_Msk (0xFFFUL << DAC_DHR12R2_DACC2DHR_Pos) /*!< 0x00000FFF */ 5398 #define DAC_DHR12R2_DACC2DHR DAC_DHR12R2_DACC2DHR_Msk /*!<DAC channel2 12-bit Right aligned data */ 5399 5400 /***************** Bit definition for DAC_DHR12L2 register ******************/ 5401 #define DAC_DHR12L2_DACC2DHR_Pos (4U) 5402 #define DAC_DHR12L2_DACC2DHR_Msk (0xFFFUL << DAC_DHR12L2_DACC2DHR_Pos) /*!< 0x0000FFF0 */ 5403 #define DAC_DHR12L2_DACC2DHR DAC_DHR12L2_DACC2DHR_Msk /*!<DAC channel2 12-bit Left aligned data */ 5404 5405 /****************** Bit definition for DAC_DHR8R2 register ******************/ 5406 #define DAC_DHR8R2_DACC2DHR_Pos (0U) 5407 #define DAC_DHR8R2_DACC2DHR_Msk (0xFFUL << DAC_DHR8R2_DACC2DHR_Pos) /*!< 0x000000FF */ 5408 #define DAC_DHR8R2_DACC2DHR DAC_DHR8R2_DACC2DHR_Msk /*!<DAC channel2 8-bit Right aligned data */ 5409 5410 /***************** Bit definition for DAC_DHR12RD register ******************/ 5411 #define DAC_DHR12RD_DACC1DHR_Pos (0U) 5412 #define DAC_DHR12RD_DACC1DHR_Msk (0xFFFUL << DAC_DHR12RD_DACC1DHR_Pos) /*!< 0x00000FFF */ 5413 #define DAC_DHR12RD_DACC1DHR DAC_DHR12RD_DACC1DHR_Msk /*!<DAC channel1 12-bit Right aligned data */ 5414 #define DAC_DHR12RD_DACC2DHR_Pos (16U) 5415 #define DAC_DHR12RD_DACC2DHR_Msk (0xFFFUL << DAC_DHR12RD_DACC2DHR_Pos) /*!< 0x0FFF0000 */ 5416 #define DAC_DHR12RD_DACC2DHR DAC_DHR12RD_DACC2DHR_Msk /*!<DAC channel2 12-bit Right aligned data */ 5417 5418 /***************** Bit definition for DAC_DHR12LD register ******************/ 5419 #define DAC_DHR12LD_DACC1DHR_Pos (4U) 5420 #define DAC_DHR12LD_DACC1DHR_Msk (0xFFFUL << DAC_DHR12LD_DACC1DHR_Pos) /*!< 0x0000FFF0 */ 5421 #define DAC_DHR12LD_DACC1DHR DAC_DHR12LD_DACC1DHR_Msk /*!<DAC channel1 12-bit Left aligned data */ 5422 #define DAC_DHR12LD_DACC2DHR_Pos (20U) 5423 #define DAC_DHR12LD_DACC2DHR_Msk (0xFFFUL << DAC_DHR12LD_DACC2DHR_Pos) /*!< 0xFFF00000 */ 5424 #define DAC_DHR12LD_DACC2DHR DAC_DHR12LD_DACC2DHR_Msk /*!<DAC channel2 12-bit Left aligned data */ 5425 5426 /****************** Bit definition for DAC_DHR8RD register ******************/ 5427 #define DAC_DHR8RD_DACC1DHR_Pos (0U) 5428 #define DAC_DHR8RD_DACC1DHR_Msk (0xFFUL << DAC_DHR8RD_DACC1DHR_Pos) /*!< 0x000000FF */ 5429 #define DAC_DHR8RD_DACC1DHR DAC_DHR8RD_DACC1DHR_Msk /*!<DAC channel1 8-bit Right aligned data */ 5430 #define DAC_DHR8RD_DACC2DHR_Pos (8U) 5431 #define DAC_DHR8RD_DACC2DHR_Msk (0xFFUL << DAC_DHR8RD_DACC2DHR_Pos) /*!< 0x0000FF00 */ 5432 #define DAC_DHR8RD_DACC2DHR DAC_DHR8RD_DACC2DHR_Msk /*!<DAC channel2 8-bit Right aligned data */ 5433 5434 /******************* Bit definition for DAC_DOR1 register *******************/ 5435 #define DAC_DOR1_DACC1DOR_Pos (0U) 5436 #define DAC_DOR1_DACC1DOR_Msk (0xFFFUL << DAC_DOR1_DACC1DOR_Pos) /*!< 0x00000FFF */ 5437 #define DAC_DOR1_DACC1DOR DAC_DOR1_DACC1DOR_Msk /*!<DAC channel1 data output */ 5438 5439 /******************* Bit definition for DAC_DOR2 register *******************/ 5440 #define DAC_DOR2_DACC2DOR_Pos (0U) 5441 #define DAC_DOR2_DACC2DOR_Msk (0xFFFUL << DAC_DOR2_DACC2DOR_Pos) /*!< 0x00000FFF */ 5442 #define DAC_DOR2_DACC2DOR DAC_DOR2_DACC2DOR_Msk /*!<DAC channel2 data output */ 5443 5444 /******************** Bit definition for DAC_SR register ********************/ 5445 #define DAC_SR_DMAUDR1_Pos (13U) 5446 #define DAC_SR_DMAUDR1_Msk (0x1UL << DAC_SR_DMAUDR1_Pos) /*!< 0x00002000 */ 5447 #define DAC_SR_DMAUDR1 DAC_SR_DMAUDR1_Msk /*!<DAC channel1 DMA underrun flag */ 5448 #define DAC_SR_DMAUDR2_Pos (29U) 5449 #define DAC_SR_DMAUDR2_Msk (0x1UL << DAC_SR_DMAUDR2_Pos) /*!< 0x20000000 */ 5450 #define DAC_SR_DMAUDR2 DAC_SR_DMAUDR2_Msk /*!<DAC channel2 DMA underrun flag */ 5451 5452 5453 /******************************************************************************/ 5454 /* */ 5455 /* Debug MCU */ 5456 /* */ 5457 /******************************************************************************/ 5458 5459 5460 /******************************************************************************/ 5461 /* */ 5462 /* DMA Controller */ 5463 /* */ 5464 /******************************************************************************/ 5465 /******************** Bits definition for DMA_SxCR register *****************/ 5466 #define DMA_SxCR_CHSEL_Pos (25U) 5467 #define DMA_SxCR_CHSEL_Msk (0xFUL << DMA_SxCR_CHSEL_Pos) /*!< 0x1E000000 */ 5468 #define DMA_SxCR_CHSEL DMA_SxCR_CHSEL_Msk 5469 #define DMA_SxCR_CHSEL_0 (0x1UL << DMA_SxCR_CHSEL_Pos) /*!< 0x02000000 */ 5470 #define DMA_SxCR_CHSEL_1 (0x2UL << DMA_SxCR_CHSEL_Pos) /*!< 0x04000000 */ 5471 #define DMA_SxCR_CHSEL_2 (0x4UL << DMA_SxCR_CHSEL_Pos) /*!< 0x08000000 */ 5472 #define DMA_SxCR_CHSEL_3 (0x8UL << DMA_SxCR_CHSEL_Pos) /*!< 0x10000000 */ 5473 #define DMA_SxCR_MBURST_Pos (23U) 5474 #define DMA_SxCR_MBURST_Msk (0x3UL << DMA_SxCR_MBURST_Pos) /*!< 0x01800000 */ 5475 #define DMA_SxCR_MBURST DMA_SxCR_MBURST_Msk 5476 #define DMA_SxCR_MBURST_0 (0x1UL << DMA_SxCR_MBURST_Pos) /*!< 0x00800000 */ 5477 #define DMA_SxCR_MBURST_1 (0x2UL << DMA_SxCR_MBURST_Pos) /*!< 0x01000000 */ 5478 #define DMA_SxCR_PBURST_Pos (21U) 5479 #define DMA_SxCR_PBURST_Msk (0x3UL << DMA_SxCR_PBURST_Pos) /*!< 0x00600000 */ 5480 #define DMA_SxCR_PBURST DMA_SxCR_PBURST_Msk 5481 #define DMA_SxCR_PBURST_0 (0x1UL << DMA_SxCR_PBURST_Pos) /*!< 0x00200000 */ 5482 #define DMA_SxCR_PBURST_1 (0x2UL << DMA_SxCR_PBURST_Pos) /*!< 0x00400000 */ 5483 #define DMA_SxCR_CT_Pos (19U) 5484 #define DMA_SxCR_CT_Msk (0x1UL << DMA_SxCR_CT_Pos) /*!< 0x00080000 */ 5485 #define DMA_SxCR_CT DMA_SxCR_CT_Msk 5486 #define DMA_SxCR_DBM_Pos (18U) 5487 #define DMA_SxCR_DBM_Msk (0x1UL << DMA_SxCR_DBM_Pos) /*!< 0x00040000 */ 5488 #define DMA_SxCR_DBM DMA_SxCR_DBM_Msk 5489 #define DMA_SxCR_PL_Pos (16U) 5490 #define DMA_SxCR_PL_Msk (0x3UL << DMA_SxCR_PL_Pos) /*!< 0x00030000 */ 5491 #define DMA_SxCR_PL DMA_SxCR_PL_Msk 5492 #define DMA_SxCR_PL_0 (0x1UL << DMA_SxCR_PL_Pos) /*!< 0x00010000 */ 5493 #define DMA_SxCR_PL_1 (0x2UL << DMA_SxCR_PL_Pos) /*!< 0x00020000 */ 5494 #define DMA_SxCR_PINCOS_Pos (15U) 5495 #define DMA_SxCR_PINCOS_Msk (0x1UL << DMA_SxCR_PINCOS_Pos) /*!< 0x00008000 */ 5496 #define DMA_SxCR_PINCOS DMA_SxCR_PINCOS_Msk 5497 #define DMA_SxCR_MSIZE_Pos (13U) 5498 #define DMA_SxCR_MSIZE_Msk (0x3UL << DMA_SxCR_MSIZE_Pos) /*!< 0x00006000 */ 5499 #define DMA_SxCR_MSIZE DMA_SxCR_MSIZE_Msk 5500 #define DMA_SxCR_MSIZE_0 (0x1UL << DMA_SxCR_MSIZE_Pos) /*!< 0x00002000 */ 5501 #define DMA_SxCR_MSIZE_1 (0x2UL << DMA_SxCR_MSIZE_Pos) /*!< 0x00004000 */ 5502 #define DMA_SxCR_PSIZE_Pos (11U) 5503 #define DMA_SxCR_PSIZE_Msk (0x3UL << DMA_SxCR_PSIZE_Pos) /*!< 0x00001800 */ 5504 #define DMA_SxCR_PSIZE DMA_SxCR_PSIZE_Msk 5505 #define DMA_SxCR_PSIZE_0 (0x1UL << DMA_SxCR_PSIZE_Pos) /*!< 0x00000800 */ 5506 #define DMA_SxCR_PSIZE_1 (0x2UL << DMA_SxCR_PSIZE_Pos) /*!< 0x00001000 */ 5507 #define DMA_SxCR_MINC_Pos (10U) 5508 #define DMA_SxCR_MINC_Msk (0x1UL << DMA_SxCR_MINC_Pos) /*!< 0x00000400 */ 5509 #define DMA_SxCR_MINC DMA_SxCR_MINC_Msk 5510 #define DMA_SxCR_PINC_Pos (9U) 5511 #define DMA_SxCR_PINC_Msk (0x1UL << DMA_SxCR_PINC_Pos) /*!< 0x00000200 */ 5512 #define DMA_SxCR_PINC DMA_SxCR_PINC_Msk 5513 #define DMA_SxCR_CIRC_Pos (8U) 5514 #define DMA_SxCR_CIRC_Msk (0x1UL << DMA_SxCR_CIRC_Pos) /*!< 0x00000100 */ 5515 #define DMA_SxCR_CIRC DMA_SxCR_CIRC_Msk 5516 #define DMA_SxCR_DIR_Pos (6U) 5517 #define DMA_SxCR_DIR_Msk (0x3UL << DMA_SxCR_DIR_Pos) /*!< 0x000000C0 */ 5518 #define DMA_SxCR_DIR DMA_SxCR_DIR_Msk 5519 #define DMA_SxCR_DIR_0 (0x1UL << DMA_SxCR_DIR_Pos) /*!< 0x00000040 */ 5520 #define DMA_SxCR_DIR_1 (0x2UL << DMA_SxCR_DIR_Pos) /*!< 0x00000080 */ 5521 #define DMA_SxCR_PFCTRL_Pos (5U) 5522 #define DMA_SxCR_PFCTRL_Msk (0x1UL << DMA_SxCR_PFCTRL_Pos) /*!< 0x00000020 */ 5523 #define DMA_SxCR_PFCTRL DMA_SxCR_PFCTRL_Msk 5524 #define DMA_SxCR_TCIE_Pos (4U) 5525 #define DMA_SxCR_TCIE_Msk (0x1UL << DMA_SxCR_TCIE_Pos) /*!< 0x00000010 */ 5526 #define DMA_SxCR_TCIE DMA_SxCR_TCIE_Msk 5527 #define DMA_SxCR_HTIE_Pos (3U) 5528 #define DMA_SxCR_HTIE_Msk (0x1UL << DMA_SxCR_HTIE_Pos) /*!< 0x00000008 */ 5529 #define DMA_SxCR_HTIE DMA_SxCR_HTIE_Msk 5530 #define DMA_SxCR_TEIE_Pos (2U) 5531 #define DMA_SxCR_TEIE_Msk (0x1UL << DMA_SxCR_TEIE_Pos) /*!< 0x00000004 */ 5532 #define DMA_SxCR_TEIE DMA_SxCR_TEIE_Msk 5533 #define DMA_SxCR_DMEIE_Pos (1U) 5534 #define DMA_SxCR_DMEIE_Msk (0x1UL << DMA_SxCR_DMEIE_Pos) /*!< 0x00000002 */ 5535 #define DMA_SxCR_DMEIE DMA_SxCR_DMEIE_Msk 5536 #define DMA_SxCR_EN_Pos (0U) 5537 #define DMA_SxCR_EN_Msk (0x1UL << DMA_SxCR_EN_Pos) /*!< 0x00000001 */ 5538 #define DMA_SxCR_EN DMA_SxCR_EN_Msk 5539 5540 /******************** Bits definition for DMA_SxCNDTR register **************/ 5541 #define DMA_SxNDT_Pos (0U) 5542 #define DMA_SxNDT_Msk (0xFFFFUL << DMA_SxNDT_Pos) /*!< 0x0000FFFF */ 5543 #define DMA_SxNDT DMA_SxNDT_Msk 5544 #define DMA_SxNDT_0 (0x0001UL << DMA_SxNDT_Pos) /*!< 0x00000001 */ 5545 #define DMA_SxNDT_1 (0x0002UL << DMA_SxNDT_Pos) /*!< 0x00000002 */ 5546 #define DMA_SxNDT_2 (0x0004UL << DMA_SxNDT_Pos) /*!< 0x00000004 */ 5547 #define DMA_SxNDT_3 (0x0008UL << DMA_SxNDT_Pos) /*!< 0x00000008 */ 5548 #define DMA_SxNDT_4 (0x0010UL << DMA_SxNDT_Pos) /*!< 0x00000010 */ 5549 #define DMA_SxNDT_5 (0x0020UL << DMA_SxNDT_Pos) /*!< 0x00000020 */ 5550 #define DMA_SxNDT_6 (0x0040UL << DMA_SxNDT_Pos) /*!< 0x00000040 */ 5551 #define DMA_SxNDT_7 (0x0080UL << DMA_SxNDT_Pos) /*!< 0x00000080 */ 5552 #define DMA_SxNDT_8 (0x0100UL << DMA_SxNDT_Pos) /*!< 0x00000100 */ 5553 #define DMA_SxNDT_9 (0x0200UL << DMA_SxNDT_Pos) /*!< 0x00000200 */ 5554 #define DMA_SxNDT_10 (0x0400UL << DMA_SxNDT_Pos) /*!< 0x00000400 */ 5555 #define DMA_SxNDT_11 (0x0800UL << DMA_SxNDT_Pos) /*!< 0x00000800 */ 5556 #define DMA_SxNDT_12 (0x1000UL << DMA_SxNDT_Pos) /*!< 0x00001000 */ 5557 #define DMA_SxNDT_13 (0x2000UL << DMA_SxNDT_Pos) /*!< 0x00002000 */ 5558 #define DMA_SxNDT_14 (0x4000UL << DMA_SxNDT_Pos) /*!< 0x00004000 */ 5559 #define DMA_SxNDT_15 (0x8000UL << DMA_SxNDT_Pos) /*!< 0x00008000 */ 5560 5561 /******************** Bits definition for DMA_SxFCR register ****************/ 5562 #define DMA_SxFCR_FEIE_Pos (7U) 5563 #define DMA_SxFCR_FEIE_Msk (0x1UL << DMA_SxFCR_FEIE_Pos) /*!< 0x00000080 */ 5564 #define DMA_SxFCR_FEIE DMA_SxFCR_FEIE_Msk 5565 #define DMA_SxFCR_FS_Pos (3U) 5566 #define DMA_SxFCR_FS_Msk (0x7UL << DMA_SxFCR_FS_Pos) /*!< 0x00000038 */ 5567 #define DMA_SxFCR_FS DMA_SxFCR_FS_Msk 5568 #define DMA_SxFCR_FS_0 (0x1UL << DMA_SxFCR_FS_Pos) /*!< 0x00000008 */ 5569 #define DMA_SxFCR_FS_1 (0x2UL << DMA_SxFCR_FS_Pos) /*!< 0x00000010 */ 5570 #define DMA_SxFCR_FS_2 (0x4UL << DMA_SxFCR_FS_Pos) /*!< 0x00000020 */ 5571 #define DMA_SxFCR_DMDIS_Pos (2U) 5572 #define DMA_SxFCR_DMDIS_Msk (0x1UL << DMA_SxFCR_DMDIS_Pos) /*!< 0x00000004 */ 5573 #define DMA_SxFCR_DMDIS DMA_SxFCR_DMDIS_Msk 5574 #define DMA_SxFCR_FTH_Pos (0U) 5575 #define DMA_SxFCR_FTH_Msk (0x3UL << DMA_SxFCR_FTH_Pos) /*!< 0x00000003 */ 5576 #define DMA_SxFCR_FTH DMA_SxFCR_FTH_Msk 5577 #define DMA_SxFCR_FTH_0 (0x1UL << DMA_SxFCR_FTH_Pos) /*!< 0x00000001 */ 5578 #define DMA_SxFCR_FTH_1 (0x2UL << DMA_SxFCR_FTH_Pos) /*!< 0x00000002 */ 5579 5580 /******************** Bits definition for DMA_LISR register *****************/ 5581 #define DMA_LISR_TCIF3_Pos (27U) 5582 #define DMA_LISR_TCIF3_Msk (0x1UL << DMA_LISR_TCIF3_Pos) /*!< 0x08000000 */ 5583 #define DMA_LISR_TCIF3 DMA_LISR_TCIF3_Msk 5584 #define DMA_LISR_HTIF3_Pos (26U) 5585 #define DMA_LISR_HTIF3_Msk (0x1UL << DMA_LISR_HTIF3_Pos) /*!< 0x04000000 */ 5586 #define DMA_LISR_HTIF3 DMA_LISR_HTIF3_Msk 5587 #define DMA_LISR_TEIF3_Pos (25U) 5588 #define DMA_LISR_TEIF3_Msk (0x1UL << DMA_LISR_TEIF3_Pos) /*!< 0x02000000 */ 5589 #define DMA_LISR_TEIF3 DMA_LISR_TEIF3_Msk 5590 #define DMA_LISR_DMEIF3_Pos (24U) 5591 #define DMA_LISR_DMEIF3_Msk (0x1UL << DMA_LISR_DMEIF3_Pos) /*!< 0x01000000 */ 5592 #define DMA_LISR_DMEIF3 DMA_LISR_DMEIF3_Msk 5593 #define DMA_LISR_FEIF3_Pos (22U) 5594 #define DMA_LISR_FEIF3_Msk (0x1UL << DMA_LISR_FEIF3_Pos) /*!< 0x00400000 */ 5595 #define DMA_LISR_FEIF3 DMA_LISR_FEIF3_Msk 5596 #define DMA_LISR_TCIF2_Pos (21U) 5597 #define DMA_LISR_TCIF2_Msk (0x1UL << DMA_LISR_TCIF2_Pos) /*!< 0x00200000 */ 5598 #define DMA_LISR_TCIF2 DMA_LISR_TCIF2_Msk 5599 #define DMA_LISR_HTIF2_Pos (20U) 5600 #define DMA_LISR_HTIF2_Msk (0x1UL << DMA_LISR_HTIF2_Pos) /*!< 0x00100000 */ 5601 #define DMA_LISR_HTIF2 DMA_LISR_HTIF2_Msk 5602 #define DMA_LISR_TEIF2_Pos (19U) 5603 #define DMA_LISR_TEIF2_Msk (0x1UL << DMA_LISR_TEIF2_Pos) /*!< 0x00080000 */ 5604 #define DMA_LISR_TEIF2 DMA_LISR_TEIF2_Msk 5605 #define DMA_LISR_DMEIF2_Pos (18U) 5606 #define DMA_LISR_DMEIF2_Msk (0x1UL << DMA_LISR_DMEIF2_Pos) /*!< 0x00040000 */ 5607 #define DMA_LISR_DMEIF2 DMA_LISR_DMEIF2_Msk 5608 #define DMA_LISR_FEIF2_Pos (16U) 5609 #define DMA_LISR_FEIF2_Msk (0x1UL << DMA_LISR_FEIF2_Pos) /*!< 0x00010000 */ 5610 #define DMA_LISR_FEIF2 DMA_LISR_FEIF2_Msk 5611 #define DMA_LISR_TCIF1_Pos (11U) 5612 #define DMA_LISR_TCIF1_Msk (0x1UL << DMA_LISR_TCIF1_Pos) /*!< 0x00000800 */ 5613 #define DMA_LISR_TCIF1 DMA_LISR_TCIF1_Msk 5614 #define DMA_LISR_HTIF1_Pos (10U) 5615 #define DMA_LISR_HTIF1_Msk (0x1UL << DMA_LISR_HTIF1_Pos) /*!< 0x00000400 */ 5616 #define DMA_LISR_HTIF1 DMA_LISR_HTIF1_Msk 5617 #define DMA_LISR_TEIF1_Pos (9U) 5618 #define DMA_LISR_TEIF1_Msk (0x1UL << DMA_LISR_TEIF1_Pos) /*!< 0x00000200 */ 5619 #define DMA_LISR_TEIF1 DMA_LISR_TEIF1_Msk 5620 #define DMA_LISR_DMEIF1_Pos (8U) 5621 #define DMA_LISR_DMEIF1_Msk (0x1UL << DMA_LISR_DMEIF1_Pos) /*!< 0x00000100 */ 5622 #define DMA_LISR_DMEIF1 DMA_LISR_DMEIF1_Msk 5623 #define DMA_LISR_FEIF1_Pos (6U) 5624 #define DMA_LISR_FEIF1_Msk (0x1UL << DMA_LISR_FEIF1_Pos) /*!< 0x00000040 */ 5625 #define DMA_LISR_FEIF1 DMA_LISR_FEIF1_Msk 5626 #define DMA_LISR_TCIF0_Pos (5U) 5627 #define DMA_LISR_TCIF0_Msk (0x1UL << DMA_LISR_TCIF0_Pos) /*!< 0x00000020 */ 5628 #define DMA_LISR_TCIF0 DMA_LISR_TCIF0_Msk 5629 #define DMA_LISR_HTIF0_Pos (4U) 5630 #define DMA_LISR_HTIF0_Msk (0x1UL << DMA_LISR_HTIF0_Pos) /*!< 0x00000010 */ 5631 #define DMA_LISR_HTIF0 DMA_LISR_HTIF0_Msk 5632 #define DMA_LISR_TEIF0_Pos (3U) 5633 #define DMA_LISR_TEIF0_Msk (0x1UL << DMA_LISR_TEIF0_Pos) /*!< 0x00000008 */ 5634 #define DMA_LISR_TEIF0 DMA_LISR_TEIF0_Msk 5635 #define DMA_LISR_DMEIF0_Pos (2U) 5636 #define DMA_LISR_DMEIF0_Msk (0x1UL << DMA_LISR_DMEIF0_Pos) /*!< 0x00000004 */ 5637 #define DMA_LISR_DMEIF0 DMA_LISR_DMEIF0_Msk 5638 #define DMA_LISR_FEIF0_Pos (0U) 5639 #define DMA_LISR_FEIF0_Msk (0x1UL << DMA_LISR_FEIF0_Pos) /*!< 0x00000001 */ 5640 #define DMA_LISR_FEIF0 DMA_LISR_FEIF0_Msk 5641 5642 /******************** Bits definition for DMA_HISR register *****************/ 5643 #define DMA_HISR_TCIF7_Pos (27U) 5644 #define DMA_HISR_TCIF7_Msk (0x1UL << DMA_HISR_TCIF7_Pos) /*!< 0x08000000 */ 5645 #define DMA_HISR_TCIF7 DMA_HISR_TCIF7_Msk 5646 #define DMA_HISR_HTIF7_Pos (26U) 5647 #define DMA_HISR_HTIF7_Msk (0x1UL << DMA_HISR_HTIF7_Pos) /*!< 0x04000000 */ 5648 #define DMA_HISR_HTIF7 DMA_HISR_HTIF7_Msk 5649 #define DMA_HISR_TEIF7_Pos (25U) 5650 #define DMA_HISR_TEIF7_Msk (0x1UL << DMA_HISR_TEIF7_Pos) /*!< 0x02000000 */ 5651 #define DMA_HISR_TEIF7 DMA_HISR_TEIF7_Msk 5652 #define DMA_HISR_DMEIF7_Pos (24U) 5653 #define DMA_HISR_DMEIF7_Msk (0x1UL << DMA_HISR_DMEIF7_Pos) /*!< 0x01000000 */ 5654 #define DMA_HISR_DMEIF7 DMA_HISR_DMEIF7_Msk 5655 #define DMA_HISR_FEIF7_Pos (22U) 5656 #define DMA_HISR_FEIF7_Msk (0x1UL << DMA_HISR_FEIF7_Pos) /*!< 0x00400000 */ 5657 #define DMA_HISR_FEIF7 DMA_HISR_FEIF7_Msk 5658 #define DMA_HISR_TCIF6_Pos (21U) 5659 #define DMA_HISR_TCIF6_Msk (0x1UL << DMA_HISR_TCIF6_Pos) /*!< 0x00200000 */ 5660 #define DMA_HISR_TCIF6 DMA_HISR_TCIF6_Msk 5661 #define DMA_HISR_HTIF6_Pos (20U) 5662 #define DMA_HISR_HTIF6_Msk (0x1UL << DMA_HISR_HTIF6_Pos) /*!< 0x00100000 */ 5663 #define DMA_HISR_HTIF6 DMA_HISR_HTIF6_Msk 5664 #define DMA_HISR_TEIF6_Pos (19U) 5665 #define DMA_HISR_TEIF6_Msk (0x1UL << DMA_HISR_TEIF6_Pos) /*!< 0x00080000 */ 5666 #define DMA_HISR_TEIF6 DMA_HISR_TEIF6_Msk 5667 #define DMA_HISR_DMEIF6_Pos (18U) 5668 #define DMA_HISR_DMEIF6_Msk (0x1UL << DMA_HISR_DMEIF6_Pos) /*!< 0x00040000 */ 5669 #define DMA_HISR_DMEIF6 DMA_HISR_DMEIF6_Msk 5670 #define DMA_HISR_FEIF6_Pos (16U) 5671 #define DMA_HISR_FEIF6_Msk (0x1UL << DMA_HISR_FEIF6_Pos) /*!< 0x00010000 */ 5672 #define DMA_HISR_FEIF6 DMA_HISR_FEIF6_Msk 5673 #define DMA_HISR_TCIF5_Pos (11U) 5674 #define DMA_HISR_TCIF5_Msk (0x1UL << DMA_HISR_TCIF5_Pos) /*!< 0x00000800 */ 5675 #define DMA_HISR_TCIF5 DMA_HISR_TCIF5_Msk 5676 #define DMA_HISR_HTIF5_Pos (10U) 5677 #define DMA_HISR_HTIF5_Msk (0x1UL << DMA_HISR_HTIF5_Pos) /*!< 0x00000400 */ 5678 #define DMA_HISR_HTIF5 DMA_HISR_HTIF5_Msk 5679 #define DMA_HISR_TEIF5_Pos (9U) 5680 #define DMA_HISR_TEIF5_Msk (0x1UL << DMA_HISR_TEIF5_Pos) /*!< 0x00000200 */ 5681 #define DMA_HISR_TEIF5 DMA_HISR_TEIF5_Msk 5682 #define DMA_HISR_DMEIF5_Pos (8U) 5683 #define DMA_HISR_DMEIF5_Msk (0x1UL << DMA_HISR_DMEIF5_Pos) /*!< 0x00000100 */ 5684 #define DMA_HISR_DMEIF5 DMA_HISR_DMEIF5_Msk 5685 #define DMA_HISR_FEIF5_Pos (6U) 5686 #define DMA_HISR_FEIF5_Msk (0x1UL << DMA_HISR_FEIF5_Pos) /*!< 0x00000040 */ 5687 #define DMA_HISR_FEIF5 DMA_HISR_FEIF5_Msk 5688 #define DMA_HISR_TCIF4_Pos (5U) 5689 #define DMA_HISR_TCIF4_Msk (0x1UL << DMA_HISR_TCIF4_Pos) /*!< 0x00000020 */ 5690 #define DMA_HISR_TCIF4 DMA_HISR_TCIF4_Msk 5691 #define DMA_HISR_HTIF4_Pos (4U) 5692 #define DMA_HISR_HTIF4_Msk (0x1UL << DMA_HISR_HTIF4_Pos) /*!< 0x00000010 */ 5693 #define DMA_HISR_HTIF4 DMA_HISR_HTIF4_Msk 5694 #define DMA_HISR_TEIF4_Pos (3U) 5695 #define DMA_HISR_TEIF4_Msk (0x1UL << DMA_HISR_TEIF4_Pos) /*!< 0x00000008 */ 5696 #define DMA_HISR_TEIF4 DMA_HISR_TEIF4_Msk 5697 #define DMA_HISR_DMEIF4_Pos (2U) 5698 #define DMA_HISR_DMEIF4_Msk (0x1UL << DMA_HISR_DMEIF4_Pos) /*!< 0x00000004 */ 5699 #define DMA_HISR_DMEIF4 DMA_HISR_DMEIF4_Msk 5700 #define DMA_HISR_FEIF4_Pos (0U) 5701 #define DMA_HISR_FEIF4_Msk (0x1UL << DMA_HISR_FEIF4_Pos) /*!< 0x00000001 */ 5702 #define DMA_HISR_FEIF4 DMA_HISR_FEIF4_Msk 5703 5704 /******************** Bits definition for DMA_LIFCR register ****************/ 5705 #define DMA_LIFCR_CTCIF3_Pos (27U) 5706 #define DMA_LIFCR_CTCIF3_Msk (0x1UL << DMA_LIFCR_CTCIF3_Pos) /*!< 0x08000000 */ 5707 #define DMA_LIFCR_CTCIF3 DMA_LIFCR_CTCIF3_Msk 5708 #define DMA_LIFCR_CHTIF3_Pos (26U) 5709 #define DMA_LIFCR_CHTIF3_Msk (0x1UL << DMA_LIFCR_CHTIF3_Pos) /*!< 0x04000000 */ 5710 #define DMA_LIFCR_CHTIF3 DMA_LIFCR_CHTIF3_Msk 5711 #define DMA_LIFCR_CTEIF3_Pos (25U) 5712 #define DMA_LIFCR_CTEIF3_Msk (0x1UL << DMA_LIFCR_CTEIF3_Pos) /*!< 0x02000000 */ 5713 #define DMA_LIFCR_CTEIF3 DMA_LIFCR_CTEIF3_Msk 5714 #define DMA_LIFCR_CDMEIF3_Pos (24U) 5715 #define DMA_LIFCR_CDMEIF3_Msk (0x1UL << DMA_LIFCR_CDMEIF3_Pos) /*!< 0x01000000 */ 5716 #define DMA_LIFCR_CDMEIF3 DMA_LIFCR_CDMEIF3_Msk 5717 #define DMA_LIFCR_CFEIF3_Pos (22U) 5718 #define DMA_LIFCR_CFEIF3_Msk (0x1UL << DMA_LIFCR_CFEIF3_Pos) /*!< 0x00400000 */ 5719 #define DMA_LIFCR_CFEIF3 DMA_LIFCR_CFEIF3_Msk 5720 #define DMA_LIFCR_CTCIF2_Pos (21U) 5721 #define DMA_LIFCR_CTCIF2_Msk (0x1UL << DMA_LIFCR_CTCIF2_Pos) /*!< 0x00200000 */ 5722 #define DMA_LIFCR_CTCIF2 DMA_LIFCR_CTCIF2_Msk 5723 #define DMA_LIFCR_CHTIF2_Pos (20U) 5724 #define DMA_LIFCR_CHTIF2_Msk (0x1UL << DMA_LIFCR_CHTIF2_Pos) /*!< 0x00100000 */ 5725 #define DMA_LIFCR_CHTIF2 DMA_LIFCR_CHTIF2_Msk 5726 #define DMA_LIFCR_CTEIF2_Pos (19U) 5727 #define DMA_LIFCR_CTEIF2_Msk (0x1UL << DMA_LIFCR_CTEIF2_Pos) /*!< 0x00080000 */ 5728 #define DMA_LIFCR_CTEIF2 DMA_LIFCR_CTEIF2_Msk 5729 #define DMA_LIFCR_CDMEIF2_Pos (18U) 5730 #define DMA_LIFCR_CDMEIF2_Msk (0x1UL << DMA_LIFCR_CDMEIF2_Pos) /*!< 0x00040000 */ 5731 #define DMA_LIFCR_CDMEIF2 DMA_LIFCR_CDMEIF2_Msk 5732 #define DMA_LIFCR_CFEIF2_Pos (16U) 5733 #define DMA_LIFCR_CFEIF2_Msk (0x1UL << DMA_LIFCR_CFEIF2_Pos) /*!< 0x00010000 */ 5734 #define DMA_LIFCR_CFEIF2 DMA_LIFCR_CFEIF2_Msk 5735 #define DMA_LIFCR_CTCIF1_Pos (11U) 5736 #define DMA_LIFCR_CTCIF1_Msk (0x1UL << DMA_LIFCR_CTCIF1_Pos) /*!< 0x00000800 */ 5737 #define DMA_LIFCR_CTCIF1 DMA_LIFCR_CTCIF1_Msk 5738 #define DMA_LIFCR_CHTIF1_Pos (10U) 5739 #define DMA_LIFCR_CHTIF1_Msk (0x1UL << DMA_LIFCR_CHTIF1_Pos) /*!< 0x00000400 */ 5740 #define DMA_LIFCR_CHTIF1 DMA_LIFCR_CHTIF1_Msk 5741 #define DMA_LIFCR_CTEIF1_Pos (9U) 5742 #define DMA_LIFCR_CTEIF1_Msk (0x1UL << DMA_LIFCR_CTEIF1_Pos) /*!< 0x00000200 */ 5743 #define DMA_LIFCR_CTEIF1 DMA_LIFCR_CTEIF1_Msk 5744 #define DMA_LIFCR_CDMEIF1_Pos (8U) 5745 #define DMA_LIFCR_CDMEIF1_Msk (0x1UL << DMA_LIFCR_CDMEIF1_Pos) /*!< 0x00000100 */ 5746 #define DMA_LIFCR_CDMEIF1 DMA_LIFCR_CDMEIF1_Msk 5747 #define DMA_LIFCR_CFEIF1_Pos (6U) 5748 #define DMA_LIFCR_CFEIF1_Msk (0x1UL << DMA_LIFCR_CFEIF1_Pos) /*!< 0x00000040 */ 5749 #define DMA_LIFCR_CFEIF1 DMA_LIFCR_CFEIF1_Msk 5750 #define DMA_LIFCR_CTCIF0_Pos (5U) 5751 #define DMA_LIFCR_CTCIF0_Msk (0x1UL << DMA_LIFCR_CTCIF0_Pos) /*!< 0x00000020 */ 5752 #define DMA_LIFCR_CTCIF0 DMA_LIFCR_CTCIF0_Msk 5753 #define DMA_LIFCR_CHTIF0_Pos (4U) 5754 #define DMA_LIFCR_CHTIF0_Msk (0x1UL << DMA_LIFCR_CHTIF0_Pos) /*!< 0x00000010 */ 5755 #define DMA_LIFCR_CHTIF0 DMA_LIFCR_CHTIF0_Msk 5756 #define DMA_LIFCR_CTEIF0_Pos (3U) 5757 #define DMA_LIFCR_CTEIF0_Msk (0x1UL << DMA_LIFCR_CTEIF0_Pos) /*!< 0x00000008 */ 5758 #define DMA_LIFCR_CTEIF0 DMA_LIFCR_CTEIF0_Msk 5759 #define DMA_LIFCR_CDMEIF0_Pos (2U) 5760 #define DMA_LIFCR_CDMEIF0_Msk (0x1UL << DMA_LIFCR_CDMEIF0_Pos) /*!< 0x00000004 */ 5761 #define DMA_LIFCR_CDMEIF0 DMA_LIFCR_CDMEIF0_Msk 5762 #define DMA_LIFCR_CFEIF0_Pos (0U) 5763 #define DMA_LIFCR_CFEIF0_Msk (0x1UL << DMA_LIFCR_CFEIF0_Pos) /*!< 0x00000001 */ 5764 #define DMA_LIFCR_CFEIF0 DMA_LIFCR_CFEIF0_Msk 5765 5766 /******************** Bits definition for DMA_HIFCR register ****************/ 5767 #define DMA_HIFCR_CTCIF7_Pos (27U) 5768 #define DMA_HIFCR_CTCIF7_Msk (0x1UL << DMA_HIFCR_CTCIF7_Pos) /*!< 0x08000000 */ 5769 #define DMA_HIFCR_CTCIF7 DMA_HIFCR_CTCIF7_Msk 5770 #define DMA_HIFCR_CHTIF7_Pos (26U) 5771 #define DMA_HIFCR_CHTIF7_Msk (0x1UL << DMA_HIFCR_CHTIF7_Pos) /*!< 0x04000000 */ 5772 #define DMA_HIFCR_CHTIF7 DMA_HIFCR_CHTIF7_Msk 5773 #define DMA_HIFCR_CTEIF7_Pos (25U) 5774 #define DMA_HIFCR_CTEIF7_Msk (0x1UL << DMA_HIFCR_CTEIF7_Pos) /*!< 0x02000000 */ 5775 #define DMA_HIFCR_CTEIF7 DMA_HIFCR_CTEIF7_Msk 5776 #define DMA_HIFCR_CDMEIF7_Pos (24U) 5777 #define DMA_HIFCR_CDMEIF7_Msk (0x1UL << DMA_HIFCR_CDMEIF7_Pos) /*!< 0x01000000 */ 5778 #define DMA_HIFCR_CDMEIF7 DMA_HIFCR_CDMEIF7_Msk 5779 #define DMA_HIFCR_CFEIF7_Pos (22U) 5780 #define DMA_HIFCR_CFEIF7_Msk (0x1UL << DMA_HIFCR_CFEIF7_Pos) /*!< 0x00400000 */ 5781 #define DMA_HIFCR_CFEIF7 DMA_HIFCR_CFEIF7_Msk 5782 #define DMA_HIFCR_CTCIF6_Pos (21U) 5783 #define DMA_HIFCR_CTCIF6_Msk (0x1UL << DMA_HIFCR_CTCIF6_Pos) /*!< 0x00200000 */ 5784 #define DMA_HIFCR_CTCIF6 DMA_HIFCR_CTCIF6_Msk 5785 #define DMA_HIFCR_CHTIF6_Pos (20U) 5786 #define DMA_HIFCR_CHTIF6_Msk (0x1UL << DMA_HIFCR_CHTIF6_Pos) /*!< 0x00100000 */ 5787 #define DMA_HIFCR_CHTIF6 DMA_HIFCR_CHTIF6_Msk 5788 #define DMA_HIFCR_CTEIF6_Pos (19U) 5789 #define DMA_HIFCR_CTEIF6_Msk (0x1UL << DMA_HIFCR_CTEIF6_Pos) /*!< 0x00080000 */ 5790 #define DMA_HIFCR_CTEIF6 DMA_HIFCR_CTEIF6_Msk 5791 #define DMA_HIFCR_CDMEIF6_Pos (18U) 5792 #define DMA_HIFCR_CDMEIF6_Msk (0x1UL << DMA_HIFCR_CDMEIF6_Pos) /*!< 0x00040000 */ 5793 #define DMA_HIFCR_CDMEIF6 DMA_HIFCR_CDMEIF6_Msk 5794 #define DMA_HIFCR_CFEIF6_Pos (16U) 5795 #define DMA_HIFCR_CFEIF6_Msk (0x1UL << DMA_HIFCR_CFEIF6_Pos) /*!< 0x00010000 */ 5796 #define DMA_HIFCR_CFEIF6 DMA_HIFCR_CFEIF6_Msk 5797 #define DMA_HIFCR_CTCIF5_Pos (11U) 5798 #define DMA_HIFCR_CTCIF5_Msk (0x1UL << DMA_HIFCR_CTCIF5_Pos) /*!< 0x00000800 */ 5799 #define DMA_HIFCR_CTCIF5 DMA_HIFCR_CTCIF5_Msk 5800 #define DMA_HIFCR_CHTIF5_Pos (10U) 5801 #define DMA_HIFCR_CHTIF5_Msk (0x1UL << DMA_HIFCR_CHTIF5_Pos) /*!< 0x00000400 */ 5802 #define DMA_HIFCR_CHTIF5 DMA_HIFCR_CHTIF5_Msk 5803 #define DMA_HIFCR_CTEIF5_Pos (9U) 5804 #define DMA_HIFCR_CTEIF5_Msk (0x1UL << DMA_HIFCR_CTEIF5_Pos) /*!< 0x00000200 */ 5805 #define DMA_HIFCR_CTEIF5 DMA_HIFCR_CTEIF5_Msk 5806 #define DMA_HIFCR_CDMEIF5_Pos (8U) 5807 #define DMA_HIFCR_CDMEIF5_Msk (0x1UL << DMA_HIFCR_CDMEIF5_Pos) /*!< 0x00000100 */ 5808 #define DMA_HIFCR_CDMEIF5 DMA_HIFCR_CDMEIF5_Msk 5809 #define DMA_HIFCR_CFEIF5_Pos (6U) 5810 #define DMA_HIFCR_CFEIF5_Msk (0x1UL << DMA_HIFCR_CFEIF5_Pos) /*!< 0x00000040 */ 5811 #define DMA_HIFCR_CFEIF5 DMA_HIFCR_CFEIF5_Msk 5812 #define DMA_HIFCR_CTCIF4_Pos (5U) 5813 #define DMA_HIFCR_CTCIF4_Msk (0x1UL << DMA_HIFCR_CTCIF4_Pos) /*!< 0x00000020 */ 5814 #define DMA_HIFCR_CTCIF4 DMA_HIFCR_CTCIF4_Msk 5815 #define DMA_HIFCR_CHTIF4_Pos (4U) 5816 #define DMA_HIFCR_CHTIF4_Msk (0x1UL << DMA_HIFCR_CHTIF4_Pos) /*!< 0x00000010 */ 5817 #define DMA_HIFCR_CHTIF4 DMA_HIFCR_CHTIF4_Msk 5818 #define DMA_HIFCR_CTEIF4_Pos (3U) 5819 #define DMA_HIFCR_CTEIF4_Msk (0x1UL << DMA_HIFCR_CTEIF4_Pos) /*!< 0x00000008 */ 5820 #define DMA_HIFCR_CTEIF4 DMA_HIFCR_CTEIF4_Msk 5821 #define DMA_HIFCR_CDMEIF4_Pos (2U) 5822 #define DMA_HIFCR_CDMEIF4_Msk (0x1UL << DMA_HIFCR_CDMEIF4_Pos) /*!< 0x00000004 */ 5823 #define DMA_HIFCR_CDMEIF4 DMA_HIFCR_CDMEIF4_Msk 5824 #define DMA_HIFCR_CFEIF4_Pos (0U) 5825 #define DMA_HIFCR_CFEIF4_Msk (0x1UL << DMA_HIFCR_CFEIF4_Pos) /*!< 0x00000001 */ 5826 #define DMA_HIFCR_CFEIF4 DMA_HIFCR_CFEIF4_Msk 5827 5828 /****************** Bit definition for DMA_SxPAR register ********************/ 5829 #define DMA_SxPAR_PA_Pos (0U) 5830 #define DMA_SxPAR_PA_Msk (0xFFFFFFFFUL << DMA_SxPAR_PA_Pos) /*!< 0xFFFFFFFF */ 5831 #define DMA_SxPAR_PA DMA_SxPAR_PA_Msk /*!< Peripheral Address */ 5832 5833 /****************** Bit definition for DMA_SxM0AR register ********************/ 5834 #define DMA_SxM0AR_M0A_Pos (0U) 5835 #define DMA_SxM0AR_M0A_Msk (0xFFFFFFFFUL << DMA_SxM0AR_M0A_Pos) /*!< 0xFFFFFFFF */ 5836 #define DMA_SxM0AR_M0A DMA_SxM0AR_M0A_Msk /*!< Memory Address */ 5837 5838 /****************** Bit definition for DMA_SxM1AR register ********************/ 5839 #define DMA_SxM1AR_M1A_Pos (0U) 5840 #define DMA_SxM1AR_M1A_Msk (0xFFFFFFFFUL << DMA_SxM1AR_M1A_Pos) /*!< 0xFFFFFFFF */ 5841 #define DMA_SxM1AR_M1A DMA_SxM1AR_M1A_Msk /*!< Memory Address */ 5842 5843 5844 /******************************************************************************/ 5845 /* */ 5846 /* External Interrupt/Event Controller */ 5847 /* */ 5848 /******************************************************************************/ 5849 /******************* Bit definition for EXTI_IMR register *******************/ 5850 #define EXTI_IMR_MR0_Pos (0U) 5851 #define EXTI_IMR_MR0_Msk (0x1UL << EXTI_IMR_MR0_Pos) /*!< 0x00000001 */ 5852 #define EXTI_IMR_MR0 EXTI_IMR_MR0_Msk /*!< Interrupt Mask on line 0 */ 5853 #define EXTI_IMR_MR1_Pos (1U) 5854 #define EXTI_IMR_MR1_Msk (0x1UL << EXTI_IMR_MR1_Pos) /*!< 0x00000002 */ 5855 #define EXTI_IMR_MR1 EXTI_IMR_MR1_Msk /*!< Interrupt Mask on line 1 */ 5856 #define EXTI_IMR_MR2_Pos (2U) 5857 #define EXTI_IMR_MR2_Msk (0x1UL << EXTI_IMR_MR2_Pos) /*!< 0x00000004 */ 5858 #define EXTI_IMR_MR2 EXTI_IMR_MR2_Msk /*!< Interrupt Mask on line 2 */ 5859 #define EXTI_IMR_MR3_Pos (3U) 5860 #define EXTI_IMR_MR3_Msk (0x1UL << EXTI_IMR_MR3_Pos) /*!< 0x00000008 */ 5861 #define EXTI_IMR_MR3 EXTI_IMR_MR3_Msk /*!< Interrupt Mask on line 3 */ 5862 #define EXTI_IMR_MR4_Pos (4U) 5863 #define EXTI_IMR_MR4_Msk (0x1UL << EXTI_IMR_MR4_Pos) /*!< 0x00000010 */ 5864 #define EXTI_IMR_MR4 EXTI_IMR_MR4_Msk /*!< Interrupt Mask on line 4 */ 5865 #define EXTI_IMR_MR5_Pos (5U) 5866 #define EXTI_IMR_MR5_Msk (0x1UL << EXTI_IMR_MR5_Pos) /*!< 0x00000020 */ 5867 #define EXTI_IMR_MR5 EXTI_IMR_MR5_Msk /*!< Interrupt Mask on line 5 */ 5868 #define EXTI_IMR_MR6_Pos (6U) 5869 #define EXTI_IMR_MR6_Msk (0x1UL << EXTI_IMR_MR6_Pos) /*!< 0x00000040 */ 5870 #define EXTI_IMR_MR6 EXTI_IMR_MR6_Msk /*!< Interrupt Mask on line 6 */ 5871 #define EXTI_IMR_MR7_Pos (7U) 5872 #define EXTI_IMR_MR7_Msk (0x1UL << EXTI_IMR_MR7_Pos) /*!< 0x00000080 */ 5873 #define EXTI_IMR_MR7 EXTI_IMR_MR7_Msk /*!< Interrupt Mask on line 7 */ 5874 #define EXTI_IMR_MR8_Pos (8U) 5875 #define EXTI_IMR_MR8_Msk (0x1UL << EXTI_IMR_MR8_Pos) /*!< 0x00000100 */ 5876 #define EXTI_IMR_MR8 EXTI_IMR_MR8_Msk /*!< Interrupt Mask on line 8 */ 5877 #define EXTI_IMR_MR9_Pos (9U) 5878 #define EXTI_IMR_MR9_Msk (0x1UL << EXTI_IMR_MR9_Pos) /*!< 0x00000200 */ 5879 #define EXTI_IMR_MR9 EXTI_IMR_MR9_Msk /*!< Interrupt Mask on line 9 */ 5880 #define EXTI_IMR_MR10_Pos (10U) 5881 #define EXTI_IMR_MR10_Msk (0x1UL << EXTI_IMR_MR10_Pos) /*!< 0x00000400 */ 5882 #define EXTI_IMR_MR10 EXTI_IMR_MR10_Msk /*!< Interrupt Mask on line 10 */ 5883 #define EXTI_IMR_MR11_Pos (11U) 5884 #define EXTI_IMR_MR11_Msk (0x1UL << EXTI_IMR_MR11_Pos) /*!< 0x00000800 */ 5885 #define EXTI_IMR_MR11 EXTI_IMR_MR11_Msk /*!< Interrupt Mask on line 11 */ 5886 #define EXTI_IMR_MR12_Pos (12U) 5887 #define EXTI_IMR_MR12_Msk (0x1UL << EXTI_IMR_MR12_Pos) /*!< 0x00001000 */ 5888 #define EXTI_IMR_MR12 EXTI_IMR_MR12_Msk /*!< Interrupt Mask on line 12 */ 5889 #define EXTI_IMR_MR13_Pos (13U) 5890 #define EXTI_IMR_MR13_Msk (0x1UL << EXTI_IMR_MR13_Pos) /*!< 0x00002000 */ 5891 #define EXTI_IMR_MR13 EXTI_IMR_MR13_Msk /*!< Interrupt Mask on line 13 */ 5892 #define EXTI_IMR_MR14_Pos (14U) 5893 #define EXTI_IMR_MR14_Msk (0x1UL << EXTI_IMR_MR14_Pos) /*!< 0x00004000 */ 5894 #define EXTI_IMR_MR14 EXTI_IMR_MR14_Msk /*!< Interrupt Mask on line 14 */ 5895 #define EXTI_IMR_MR15_Pos (15U) 5896 #define EXTI_IMR_MR15_Msk (0x1UL << EXTI_IMR_MR15_Pos) /*!< 0x00008000 */ 5897 #define EXTI_IMR_MR15 EXTI_IMR_MR15_Msk /*!< Interrupt Mask on line 15 */ 5898 #define EXTI_IMR_MR16_Pos (16U) 5899 #define EXTI_IMR_MR16_Msk (0x1UL << EXTI_IMR_MR16_Pos) /*!< 0x00010000 */ 5900 #define EXTI_IMR_MR16 EXTI_IMR_MR16_Msk /*!< Interrupt Mask on line 16 */ 5901 #define EXTI_IMR_MR17_Pos (17U) 5902 #define EXTI_IMR_MR17_Msk (0x1UL << EXTI_IMR_MR17_Pos) /*!< 0x00020000 */ 5903 #define EXTI_IMR_MR17 EXTI_IMR_MR17_Msk /*!< Interrupt Mask on line 17 */ 5904 #define EXTI_IMR_MR18_Pos (18U) 5905 #define EXTI_IMR_MR18_Msk (0x1UL << EXTI_IMR_MR18_Pos) /*!< 0x00040000 */ 5906 #define EXTI_IMR_MR18 EXTI_IMR_MR18_Msk /*!< Interrupt Mask on line 18 */ 5907 #define EXTI_IMR_MR19_Pos (19U) 5908 #define EXTI_IMR_MR19_Msk (0x1UL << EXTI_IMR_MR19_Pos) /*!< 0x00080000 */ 5909 #define EXTI_IMR_MR19 EXTI_IMR_MR19_Msk /*!< Interrupt Mask on line 19 */ 5910 #define EXTI_IMR_MR20_Pos (20U) 5911 #define EXTI_IMR_MR20_Msk (0x1UL << EXTI_IMR_MR20_Pos) /*!< 0x00100000 */ 5912 #define EXTI_IMR_MR20 EXTI_IMR_MR20_Msk /*!< Interrupt Mask on line 20 */ 5913 #define EXTI_IMR_MR21_Pos (21U) 5914 #define EXTI_IMR_MR21_Msk (0x1UL << EXTI_IMR_MR21_Pos) /*!< 0x00200000 */ 5915 #define EXTI_IMR_MR21 EXTI_IMR_MR21_Msk /*!< Interrupt Mask on line 21 */ 5916 #define EXTI_IMR_MR22_Pos (22U) 5917 #define EXTI_IMR_MR22_Msk (0x1UL << EXTI_IMR_MR22_Pos) /*!< 0x00400000 */ 5918 #define EXTI_IMR_MR22 EXTI_IMR_MR22_Msk /*!< Interrupt Mask on line 22 */ 5919 #define EXTI_IMR_MR23_Pos (23U) 5920 #define EXTI_IMR_MR23_Msk (0x1UL << EXTI_IMR_MR23_Pos) /*!< 0x00800000 */ 5921 #define EXTI_IMR_MR23 EXTI_IMR_MR23_Msk /*!< Interrupt Mask on line 23 */ 5922 5923 /* Reference Defines */ 5924 #define EXTI_IMR_IM0 EXTI_IMR_MR0 5925 #define EXTI_IMR_IM1 EXTI_IMR_MR1 5926 #define EXTI_IMR_IM2 EXTI_IMR_MR2 5927 #define EXTI_IMR_IM3 EXTI_IMR_MR3 5928 #define EXTI_IMR_IM4 EXTI_IMR_MR4 5929 #define EXTI_IMR_IM5 EXTI_IMR_MR5 5930 #define EXTI_IMR_IM6 EXTI_IMR_MR6 5931 #define EXTI_IMR_IM7 EXTI_IMR_MR7 5932 #define EXTI_IMR_IM8 EXTI_IMR_MR8 5933 #define EXTI_IMR_IM9 EXTI_IMR_MR9 5934 #define EXTI_IMR_IM10 EXTI_IMR_MR10 5935 #define EXTI_IMR_IM11 EXTI_IMR_MR11 5936 #define EXTI_IMR_IM12 EXTI_IMR_MR12 5937 #define EXTI_IMR_IM13 EXTI_IMR_MR13 5938 #define EXTI_IMR_IM14 EXTI_IMR_MR14 5939 #define EXTI_IMR_IM15 EXTI_IMR_MR15 5940 #define EXTI_IMR_IM16 EXTI_IMR_MR16 5941 #define EXTI_IMR_IM17 EXTI_IMR_MR17 5942 #define EXTI_IMR_IM18 EXTI_IMR_MR18 5943 #define EXTI_IMR_IM19 EXTI_IMR_MR19 5944 #define EXTI_IMR_IM20 EXTI_IMR_MR20 5945 #define EXTI_IMR_IM21 EXTI_IMR_MR21 5946 #define EXTI_IMR_IM22 EXTI_IMR_MR22 5947 #define EXTI_IMR_IM23 EXTI_IMR_MR23 5948 5949 #define EXTI_IMR_IM_Pos (0U) 5950 #define EXTI_IMR_IM_Msk (0xFFFFFFUL << EXTI_IMR_IM_Pos) /*!< 0x00FFFFFF */ 5951 #define EXTI_IMR_IM EXTI_IMR_IM_Msk /*!< Interrupt Mask All */ 5952 5953 /******************* Bit definition for EXTI_EMR register *******************/ 5954 #define EXTI_EMR_MR0_Pos (0U) 5955 #define EXTI_EMR_MR0_Msk (0x1UL << EXTI_EMR_MR0_Pos) /*!< 0x00000001 */ 5956 #define EXTI_EMR_MR0 EXTI_EMR_MR0_Msk /*!< Event Mask on line 0 */ 5957 #define EXTI_EMR_MR1_Pos (1U) 5958 #define EXTI_EMR_MR1_Msk (0x1UL << EXTI_EMR_MR1_Pos) /*!< 0x00000002 */ 5959 #define EXTI_EMR_MR1 EXTI_EMR_MR1_Msk /*!< Event Mask on line 1 */ 5960 #define EXTI_EMR_MR2_Pos (2U) 5961 #define EXTI_EMR_MR2_Msk (0x1UL << EXTI_EMR_MR2_Pos) /*!< 0x00000004 */ 5962 #define EXTI_EMR_MR2 EXTI_EMR_MR2_Msk /*!< Event Mask on line 2 */ 5963 #define EXTI_EMR_MR3_Pos (3U) 5964 #define EXTI_EMR_MR3_Msk (0x1UL << EXTI_EMR_MR3_Pos) /*!< 0x00000008 */ 5965 #define EXTI_EMR_MR3 EXTI_EMR_MR3_Msk /*!< Event Mask on line 3 */ 5966 #define EXTI_EMR_MR4_Pos (4U) 5967 #define EXTI_EMR_MR4_Msk (0x1UL << EXTI_EMR_MR4_Pos) /*!< 0x00000010 */ 5968 #define EXTI_EMR_MR4 EXTI_EMR_MR4_Msk /*!< Event Mask on line 4 */ 5969 #define EXTI_EMR_MR5_Pos (5U) 5970 #define EXTI_EMR_MR5_Msk (0x1UL << EXTI_EMR_MR5_Pos) /*!< 0x00000020 */ 5971 #define EXTI_EMR_MR5 EXTI_EMR_MR5_Msk /*!< Event Mask on line 5 */ 5972 #define EXTI_EMR_MR6_Pos (6U) 5973 #define EXTI_EMR_MR6_Msk (0x1UL << EXTI_EMR_MR6_Pos) /*!< 0x00000040 */ 5974 #define EXTI_EMR_MR6 EXTI_EMR_MR6_Msk /*!< Event Mask on line 6 */ 5975 #define EXTI_EMR_MR7_Pos (7U) 5976 #define EXTI_EMR_MR7_Msk (0x1UL << EXTI_EMR_MR7_Pos) /*!< 0x00000080 */ 5977 #define EXTI_EMR_MR7 EXTI_EMR_MR7_Msk /*!< Event Mask on line 7 */ 5978 #define EXTI_EMR_MR8_Pos (8U) 5979 #define EXTI_EMR_MR8_Msk (0x1UL << EXTI_EMR_MR8_Pos) /*!< 0x00000100 */ 5980 #define EXTI_EMR_MR8 EXTI_EMR_MR8_Msk /*!< Event Mask on line 8 */ 5981 #define EXTI_EMR_MR9_Pos (9U) 5982 #define EXTI_EMR_MR9_Msk (0x1UL << EXTI_EMR_MR9_Pos) /*!< 0x00000200 */ 5983 #define EXTI_EMR_MR9 EXTI_EMR_MR9_Msk /*!< Event Mask on line 9 */ 5984 #define EXTI_EMR_MR10_Pos (10U) 5985 #define EXTI_EMR_MR10_Msk (0x1UL << EXTI_EMR_MR10_Pos) /*!< 0x00000400 */ 5986 #define EXTI_EMR_MR10 EXTI_EMR_MR10_Msk /*!< Event Mask on line 10 */ 5987 #define EXTI_EMR_MR11_Pos (11U) 5988 #define EXTI_EMR_MR11_Msk (0x1UL << EXTI_EMR_MR11_Pos) /*!< 0x00000800 */ 5989 #define EXTI_EMR_MR11 EXTI_EMR_MR11_Msk /*!< Event Mask on line 11 */ 5990 #define EXTI_EMR_MR12_Pos (12U) 5991 #define EXTI_EMR_MR12_Msk (0x1UL << EXTI_EMR_MR12_Pos) /*!< 0x00001000 */ 5992 #define EXTI_EMR_MR12 EXTI_EMR_MR12_Msk /*!< Event Mask on line 12 */ 5993 #define EXTI_EMR_MR13_Pos (13U) 5994 #define EXTI_EMR_MR13_Msk (0x1UL << EXTI_EMR_MR13_Pos) /*!< 0x00002000 */ 5995 #define EXTI_EMR_MR13 EXTI_EMR_MR13_Msk /*!< Event Mask on line 13 */ 5996 #define EXTI_EMR_MR14_Pos (14U) 5997 #define EXTI_EMR_MR14_Msk (0x1UL << EXTI_EMR_MR14_Pos) /*!< 0x00004000 */ 5998 #define EXTI_EMR_MR14 EXTI_EMR_MR14_Msk /*!< Event Mask on line 14 */ 5999 #define EXTI_EMR_MR15_Pos (15U) 6000 #define EXTI_EMR_MR15_Msk (0x1UL << EXTI_EMR_MR15_Pos) /*!< 0x00008000 */ 6001 #define EXTI_EMR_MR15 EXTI_EMR_MR15_Msk /*!< Event Mask on line 15 */ 6002 #define EXTI_EMR_MR16_Pos (16U) 6003 #define EXTI_EMR_MR16_Msk (0x1UL << EXTI_EMR_MR16_Pos) /*!< 0x00010000 */ 6004 #define EXTI_EMR_MR16 EXTI_EMR_MR16_Msk /*!< Event Mask on line 16 */ 6005 #define EXTI_EMR_MR17_Pos (17U) 6006 #define EXTI_EMR_MR17_Msk (0x1UL << EXTI_EMR_MR17_Pos) /*!< 0x00020000 */ 6007 #define EXTI_EMR_MR17 EXTI_EMR_MR17_Msk /*!< Event Mask on line 17 */ 6008 #define EXTI_EMR_MR18_Pos (18U) 6009 #define EXTI_EMR_MR18_Msk (0x1UL << EXTI_EMR_MR18_Pos) /*!< 0x00040000 */ 6010 #define EXTI_EMR_MR18 EXTI_EMR_MR18_Msk /*!< Event Mask on line 18 */ 6011 #define EXTI_EMR_MR19_Pos (19U) 6012 #define EXTI_EMR_MR19_Msk (0x1UL << EXTI_EMR_MR19_Pos) /*!< 0x00080000 */ 6013 #define EXTI_EMR_MR19 EXTI_EMR_MR19_Msk /*!< Event Mask on line 19 */ 6014 #define EXTI_EMR_MR20_Pos (20U) 6015 #define EXTI_EMR_MR20_Msk (0x1UL << EXTI_EMR_MR20_Pos) /*!< 0x00100000 */ 6016 #define EXTI_EMR_MR20 EXTI_EMR_MR20_Msk /*!< Event Mask on line 20 */ 6017 #define EXTI_EMR_MR21_Pos (21U) 6018 #define EXTI_EMR_MR21_Msk (0x1UL << EXTI_EMR_MR21_Pos) /*!< 0x00200000 */ 6019 #define EXTI_EMR_MR21 EXTI_EMR_MR21_Msk /*!< Event Mask on line 21 */ 6020 #define EXTI_EMR_MR22_Pos (22U) 6021 #define EXTI_EMR_MR22_Msk (0x1UL << EXTI_EMR_MR22_Pos) /*!< 0x00400000 */ 6022 #define EXTI_EMR_MR22 EXTI_EMR_MR22_Msk /*!< Event Mask on line 22 */ 6023 #define EXTI_EMR_MR23_Pos (23U) 6024 #define EXTI_EMR_MR23_Msk (0x1UL << EXTI_EMR_MR23_Pos) /*!< 0x00800000 */ 6025 #define EXTI_EMR_MR23 EXTI_EMR_MR23_Msk /*!< Event Mask on line 23 */ 6026 6027 /* Reference Defines */ 6028 #define EXTI_EMR_EM0 EXTI_EMR_MR0 6029 #define EXTI_EMR_EM1 EXTI_EMR_MR1 6030 #define EXTI_EMR_EM2 EXTI_EMR_MR2 6031 #define EXTI_EMR_EM3 EXTI_EMR_MR3 6032 #define EXTI_EMR_EM4 EXTI_EMR_MR4 6033 #define EXTI_EMR_EM5 EXTI_EMR_MR5 6034 #define EXTI_EMR_EM6 EXTI_EMR_MR6 6035 #define EXTI_EMR_EM7 EXTI_EMR_MR7 6036 #define EXTI_EMR_EM8 EXTI_EMR_MR8 6037 #define EXTI_EMR_EM9 EXTI_EMR_MR9 6038 #define EXTI_EMR_EM10 EXTI_EMR_MR10 6039 #define EXTI_EMR_EM11 EXTI_EMR_MR11 6040 #define EXTI_EMR_EM12 EXTI_EMR_MR12 6041 #define EXTI_EMR_EM13 EXTI_EMR_MR13 6042 #define EXTI_EMR_EM14 EXTI_EMR_MR14 6043 #define EXTI_EMR_EM15 EXTI_EMR_MR15 6044 #define EXTI_EMR_EM16 EXTI_EMR_MR16 6045 #define EXTI_EMR_EM17 EXTI_EMR_MR17 6046 #define EXTI_EMR_EM18 EXTI_EMR_MR18 6047 #define EXTI_EMR_EM19 EXTI_EMR_MR19 6048 #define EXTI_EMR_EM20 EXTI_EMR_MR20 6049 #define EXTI_EMR_EM21 EXTI_EMR_MR21 6050 #define EXTI_EMR_EM22 EXTI_EMR_MR22 6051 #define EXTI_EMR_EM23 EXTI_EMR_MR23 6052 6053 6054 /****************** Bit definition for EXTI_RTSR register *******************/ 6055 #define EXTI_RTSR_TR0_Pos (0U) 6056 #define EXTI_RTSR_TR0_Msk (0x1UL << EXTI_RTSR_TR0_Pos) /*!< 0x00000001 */ 6057 #define EXTI_RTSR_TR0 EXTI_RTSR_TR0_Msk /*!< Rising trigger event configuration bit of line 0 */ 6058 #define EXTI_RTSR_TR1_Pos (1U) 6059 #define EXTI_RTSR_TR1_Msk (0x1UL << EXTI_RTSR_TR1_Pos) /*!< 0x00000002 */ 6060 #define EXTI_RTSR_TR1 EXTI_RTSR_TR1_Msk /*!< Rising trigger event configuration bit of line 1 */ 6061 #define EXTI_RTSR_TR2_Pos (2U) 6062 #define EXTI_RTSR_TR2_Msk (0x1UL << EXTI_RTSR_TR2_Pos) /*!< 0x00000004 */ 6063 #define EXTI_RTSR_TR2 EXTI_RTSR_TR2_Msk /*!< Rising trigger event configuration bit of line 2 */ 6064 #define EXTI_RTSR_TR3_Pos (3U) 6065 #define EXTI_RTSR_TR3_Msk (0x1UL << EXTI_RTSR_TR3_Pos) /*!< 0x00000008 */ 6066 #define EXTI_RTSR_TR3 EXTI_RTSR_TR3_Msk /*!< Rising trigger event configuration bit of line 3 */ 6067 #define EXTI_RTSR_TR4_Pos (4U) 6068 #define EXTI_RTSR_TR4_Msk (0x1UL << EXTI_RTSR_TR4_Pos) /*!< 0x00000010 */ 6069 #define EXTI_RTSR_TR4 EXTI_RTSR_TR4_Msk /*!< Rising trigger event configuration bit of line 4 */ 6070 #define EXTI_RTSR_TR5_Pos (5U) 6071 #define EXTI_RTSR_TR5_Msk (0x1UL << EXTI_RTSR_TR5_Pos) /*!< 0x00000020 */ 6072 #define EXTI_RTSR_TR5 EXTI_RTSR_TR5_Msk /*!< Rising trigger event configuration bit of line 5 */ 6073 #define EXTI_RTSR_TR6_Pos (6U) 6074 #define EXTI_RTSR_TR6_Msk (0x1UL << EXTI_RTSR_TR6_Pos) /*!< 0x00000040 */ 6075 #define EXTI_RTSR_TR6 EXTI_RTSR_TR6_Msk /*!< Rising trigger event configuration bit of line 6 */ 6076 #define EXTI_RTSR_TR7_Pos (7U) 6077 #define EXTI_RTSR_TR7_Msk (0x1UL << EXTI_RTSR_TR7_Pos) /*!< 0x00000080 */ 6078 #define EXTI_RTSR_TR7 EXTI_RTSR_TR7_Msk /*!< Rising trigger event configuration bit of line 7 */ 6079 #define EXTI_RTSR_TR8_Pos (8U) 6080 #define EXTI_RTSR_TR8_Msk (0x1UL << EXTI_RTSR_TR8_Pos) /*!< 0x00000100 */ 6081 #define EXTI_RTSR_TR8 EXTI_RTSR_TR8_Msk /*!< Rising trigger event configuration bit of line 8 */ 6082 #define EXTI_RTSR_TR9_Pos (9U) 6083 #define EXTI_RTSR_TR9_Msk (0x1UL << EXTI_RTSR_TR9_Pos) /*!< 0x00000200 */ 6084 #define EXTI_RTSR_TR9 EXTI_RTSR_TR9_Msk /*!< Rising trigger event configuration bit of line 9 */ 6085 #define EXTI_RTSR_TR10_Pos (10U) 6086 #define EXTI_RTSR_TR10_Msk (0x1UL << EXTI_RTSR_TR10_Pos) /*!< 0x00000400 */ 6087 #define EXTI_RTSR_TR10 EXTI_RTSR_TR10_Msk /*!< Rising trigger event configuration bit of line 10 */ 6088 #define EXTI_RTSR_TR11_Pos (11U) 6089 #define EXTI_RTSR_TR11_Msk (0x1UL << EXTI_RTSR_TR11_Pos) /*!< 0x00000800 */ 6090 #define EXTI_RTSR_TR11 EXTI_RTSR_TR11_Msk /*!< Rising trigger event configuration bit of line 11 */ 6091 #define EXTI_RTSR_TR12_Pos (12U) 6092 #define EXTI_RTSR_TR12_Msk (0x1UL << EXTI_RTSR_TR12_Pos) /*!< 0x00001000 */ 6093 #define EXTI_RTSR_TR12 EXTI_RTSR_TR12_Msk /*!< Rising trigger event configuration bit of line 12 */ 6094 #define EXTI_RTSR_TR13_Pos (13U) 6095 #define EXTI_RTSR_TR13_Msk (0x1UL << EXTI_RTSR_TR13_Pos) /*!< 0x00002000 */ 6096 #define EXTI_RTSR_TR13 EXTI_RTSR_TR13_Msk /*!< Rising trigger event configuration bit of line 13 */ 6097 #define EXTI_RTSR_TR14_Pos (14U) 6098 #define EXTI_RTSR_TR14_Msk (0x1UL << EXTI_RTSR_TR14_Pos) /*!< 0x00004000 */ 6099 #define EXTI_RTSR_TR14 EXTI_RTSR_TR14_Msk /*!< Rising trigger event configuration bit of line 14 */ 6100 #define EXTI_RTSR_TR15_Pos (15U) 6101 #define EXTI_RTSR_TR15_Msk (0x1UL << EXTI_RTSR_TR15_Pos) /*!< 0x00008000 */ 6102 #define EXTI_RTSR_TR15 EXTI_RTSR_TR15_Msk /*!< Rising trigger event configuration bit of line 15 */ 6103 #define EXTI_RTSR_TR16_Pos (16U) 6104 #define EXTI_RTSR_TR16_Msk (0x1UL << EXTI_RTSR_TR16_Pos) /*!< 0x00010000 */ 6105 #define EXTI_RTSR_TR16 EXTI_RTSR_TR16_Msk /*!< Rising trigger event configuration bit of line 16 */ 6106 #define EXTI_RTSR_TR17_Pos (17U) 6107 #define EXTI_RTSR_TR17_Msk (0x1UL << EXTI_RTSR_TR17_Pos) /*!< 0x00020000 */ 6108 #define EXTI_RTSR_TR17 EXTI_RTSR_TR17_Msk /*!< Rising trigger event configuration bit of line 17 */ 6109 #define EXTI_RTSR_TR18_Pos (18U) 6110 #define EXTI_RTSR_TR18_Msk (0x1UL << EXTI_RTSR_TR18_Pos) /*!< 0x00040000 */ 6111 #define EXTI_RTSR_TR18 EXTI_RTSR_TR18_Msk /*!< Rising trigger event configuration bit of line 18 */ 6112 #define EXTI_RTSR_TR19_Pos (19U) 6113 #define EXTI_RTSR_TR19_Msk (0x1UL << EXTI_RTSR_TR19_Pos) /*!< 0x00080000 */ 6114 #define EXTI_RTSR_TR19 EXTI_RTSR_TR19_Msk /*!< Rising trigger event configuration bit of line 19 */ 6115 #define EXTI_RTSR_TR20_Pos (20U) 6116 #define EXTI_RTSR_TR20_Msk (0x1UL << EXTI_RTSR_TR20_Pos) /*!< 0x00100000 */ 6117 #define EXTI_RTSR_TR20 EXTI_RTSR_TR20_Msk /*!< Rising trigger event configuration bit of line 20 */ 6118 #define EXTI_RTSR_TR21_Pos (21U) 6119 #define EXTI_RTSR_TR21_Msk (0x1UL << EXTI_RTSR_TR21_Pos) /*!< 0x00200000 */ 6120 #define EXTI_RTSR_TR21 EXTI_RTSR_TR21_Msk /*!< Rising trigger event configuration bit of line 21 */ 6121 #define EXTI_RTSR_TR22_Pos (22U) 6122 #define EXTI_RTSR_TR22_Msk (0x1UL << EXTI_RTSR_TR22_Pos) /*!< 0x00400000 */ 6123 #define EXTI_RTSR_TR22 EXTI_RTSR_TR22_Msk /*!< Rising trigger event configuration bit of line 22 */ 6124 #define EXTI_RTSR_TR23_Pos (23U) 6125 #define EXTI_RTSR_TR23_Msk (0x1UL << EXTI_RTSR_TR23_Pos) /*!< 0x00800000 */ 6126 #define EXTI_RTSR_TR23 EXTI_RTSR_TR23_Msk /*!< Rising trigger event configuration bit of line 23 */ 6127 6128 /****************** Bit definition for EXTI_FTSR register *******************/ 6129 #define EXTI_FTSR_TR0_Pos (0U) 6130 #define EXTI_FTSR_TR0_Msk (0x1UL << EXTI_FTSR_TR0_Pos) /*!< 0x00000001 */ 6131 #define EXTI_FTSR_TR0 EXTI_FTSR_TR0_Msk /*!< Falling trigger event configuration bit of line 0 */ 6132 #define EXTI_FTSR_TR1_Pos (1U) 6133 #define EXTI_FTSR_TR1_Msk (0x1UL << EXTI_FTSR_TR1_Pos) /*!< 0x00000002 */ 6134 #define EXTI_FTSR_TR1 EXTI_FTSR_TR1_Msk /*!< Falling trigger event configuration bit of line 1 */ 6135 #define EXTI_FTSR_TR2_Pos (2U) 6136 #define EXTI_FTSR_TR2_Msk (0x1UL << EXTI_FTSR_TR2_Pos) /*!< 0x00000004 */ 6137 #define EXTI_FTSR_TR2 EXTI_FTSR_TR2_Msk /*!< Falling trigger event configuration bit of line 2 */ 6138 #define EXTI_FTSR_TR3_Pos (3U) 6139 #define EXTI_FTSR_TR3_Msk (0x1UL << EXTI_FTSR_TR3_Pos) /*!< 0x00000008 */ 6140 #define EXTI_FTSR_TR3 EXTI_FTSR_TR3_Msk /*!< Falling trigger event configuration bit of line 3 */ 6141 #define EXTI_FTSR_TR4_Pos (4U) 6142 #define EXTI_FTSR_TR4_Msk (0x1UL << EXTI_FTSR_TR4_Pos) /*!< 0x00000010 */ 6143 #define EXTI_FTSR_TR4 EXTI_FTSR_TR4_Msk /*!< Falling trigger event configuration bit of line 4 */ 6144 #define EXTI_FTSR_TR5_Pos (5U) 6145 #define EXTI_FTSR_TR5_Msk (0x1UL << EXTI_FTSR_TR5_Pos) /*!< 0x00000020 */ 6146 #define EXTI_FTSR_TR5 EXTI_FTSR_TR5_Msk /*!< Falling trigger event configuration bit of line 5 */ 6147 #define EXTI_FTSR_TR6_Pos (6U) 6148 #define EXTI_FTSR_TR6_Msk (0x1UL << EXTI_FTSR_TR6_Pos) /*!< 0x00000040 */ 6149 #define EXTI_FTSR_TR6 EXTI_FTSR_TR6_Msk /*!< Falling trigger event configuration bit of line 6 */ 6150 #define EXTI_FTSR_TR7_Pos (7U) 6151 #define EXTI_FTSR_TR7_Msk (0x1UL << EXTI_FTSR_TR7_Pos) /*!< 0x00000080 */ 6152 #define EXTI_FTSR_TR7 EXTI_FTSR_TR7_Msk /*!< Falling trigger event configuration bit of line 7 */ 6153 #define EXTI_FTSR_TR8_Pos (8U) 6154 #define EXTI_FTSR_TR8_Msk (0x1UL << EXTI_FTSR_TR8_Pos) /*!< 0x00000100 */ 6155 #define EXTI_FTSR_TR8 EXTI_FTSR_TR8_Msk /*!< Falling trigger event configuration bit of line 8 */ 6156 #define EXTI_FTSR_TR9_Pos (9U) 6157 #define EXTI_FTSR_TR9_Msk (0x1UL << EXTI_FTSR_TR9_Pos) /*!< 0x00000200 */ 6158 #define EXTI_FTSR_TR9 EXTI_FTSR_TR9_Msk /*!< Falling trigger event configuration bit of line 9 */ 6159 #define EXTI_FTSR_TR10_Pos (10U) 6160 #define EXTI_FTSR_TR10_Msk (0x1UL << EXTI_FTSR_TR10_Pos) /*!< 0x00000400 */ 6161 #define EXTI_FTSR_TR10 EXTI_FTSR_TR10_Msk /*!< Falling trigger event configuration bit of line 10 */ 6162 #define EXTI_FTSR_TR11_Pos (11U) 6163 #define EXTI_FTSR_TR11_Msk (0x1UL << EXTI_FTSR_TR11_Pos) /*!< 0x00000800 */ 6164 #define EXTI_FTSR_TR11 EXTI_FTSR_TR11_Msk /*!< Falling trigger event configuration bit of line 11 */ 6165 #define EXTI_FTSR_TR12_Pos (12U) 6166 #define EXTI_FTSR_TR12_Msk (0x1UL << EXTI_FTSR_TR12_Pos) /*!< 0x00001000 */ 6167 #define EXTI_FTSR_TR12 EXTI_FTSR_TR12_Msk /*!< Falling trigger event configuration bit of line 12 */ 6168 #define EXTI_FTSR_TR13_Pos (13U) 6169 #define EXTI_FTSR_TR13_Msk (0x1UL << EXTI_FTSR_TR13_Pos) /*!< 0x00002000 */ 6170 #define EXTI_FTSR_TR13 EXTI_FTSR_TR13_Msk /*!< Falling trigger event configuration bit of line 13 */ 6171 #define EXTI_FTSR_TR14_Pos (14U) 6172 #define EXTI_FTSR_TR14_Msk (0x1UL << EXTI_FTSR_TR14_Pos) /*!< 0x00004000 */ 6173 #define EXTI_FTSR_TR14 EXTI_FTSR_TR14_Msk /*!< Falling trigger event configuration bit of line 14 */ 6174 #define EXTI_FTSR_TR15_Pos (15U) 6175 #define EXTI_FTSR_TR15_Msk (0x1UL << EXTI_FTSR_TR15_Pos) /*!< 0x00008000 */ 6176 #define EXTI_FTSR_TR15 EXTI_FTSR_TR15_Msk /*!< Falling trigger event configuration bit of line 15 */ 6177 #define EXTI_FTSR_TR16_Pos (16U) 6178 #define EXTI_FTSR_TR16_Msk (0x1UL << EXTI_FTSR_TR16_Pos) /*!< 0x00010000 */ 6179 #define EXTI_FTSR_TR16 EXTI_FTSR_TR16_Msk /*!< Falling trigger event configuration bit of line 16 */ 6180 #define EXTI_FTSR_TR17_Pos (17U) 6181 #define EXTI_FTSR_TR17_Msk (0x1UL << EXTI_FTSR_TR17_Pos) /*!< 0x00020000 */ 6182 #define EXTI_FTSR_TR17 EXTI_FTSR_TR17_Msk /*!< Falling trigger event configuration bit of line 17 */ 6183 #define EXTI_FTSR_TR18_Pos (18U) 6184 #define EXTI_FTSR_TR18_Msk (0x1UL << EXTI_FTSR_TR18_Pos) /*!< 0x00040000 */ 6185 #define EXTI_FTSR_TR18 EXTI_FTSR_TR18_Msk /*!< Falling trigger event configuration bit of line 18 */ 6186 #define EXTI_FTSR_TR19_Pos (19U) 6187 #define EXTI_FTSR_TR19_Msk (0x1UL << EXTI_FTSR_TR19_Pos) /*!< 0x00080000 */ 6188 #define EXTI_FTSR_TR19 EXTI_FTSR_TR19_Msk /*!< Falling trigger event configuration bit of line 19 */ 6189 #define EXTI_FTSR_TR20_Pos (20U) 6190 #define EXTI_FTSR_TR20_Msk (0x1UL << EXTI_FTSR_TR20_Pos) /*!< 0x00100000 */ 6191 #define EXTI_FTSR_TR20 EXTI_FTSR_TR20_Msk /*!< Falling trigger event configuration bit of line 20 */ 6192 #define EXTI_FTSR_TR21_Pos (21U) 6193 #define EXTI_FTSR_TR21_Msk (0x1UL << EXTI_FTSR_TR21_Pos) /*!< 0x00200000 */ 6194 #define EXTI_FTSR_TR21 EXTI_FTSR_TR21_Msk /*!< Falling trigger event configuration bit of line 21 */ 6195 #define EXTI_FTSR_TR22_Pos (22U) 6196 #define EXTI_FTSR_TR22_Msk (0x1UL << EXTI_FTSR_TR22_Pos) /*!< 0x00400000 */ 6197 #define EXTI_FTSR_TR22 EXTI_FTSR_TR22_Msk /*!< Falling trigger event configuration bit of line 22 */ 6198 #define EXTI_FTSR_TR23_Pos (23U) 6199 #define EXTI_FTSR_TR23_Msk (0x1UL << EXTI_FTSR_TR23_Pos) /*!< 0x00800000 */ 6200 #define EXTI_FTSR_TR23 EXTI_FTSR_TR23_Msk /*!< Falling trigger event configuration bit of line 23 */ 6201 6202 /****************** Bit definition for EXTI_SWIER register ******************/ 6203 #define EXTI_SWIER_SWIER0_Pos (0U) 6204 #define EXTI_SWIER_SWIER0_Msk (0x1UL << EXTI_SWIER_SWIER0_Pos) /*!< 0x00000001 */ 6205 #define EXTI_SWIER_SWIER0 EXTI_SWIER_SWIER0_Msk /*!< Software Interrupt on line 0 */ 6206 #define EXTI_SWIER_SWIER1_Pos (1U) 6207 #define EXTI_SWIER_SWIER1_Msk (0x1UL << EXTI_SWIER_SWIER1_Pos) /*!< 0x00000002 */ 6208 #define EXTI_SWIER_SWIER1 EXTI_SWIER_SWIER1_Msk /*!< Software Interrupt on line 1 */ 6209 #define EXTI_SWIER_SWIER2_Pos (2U) 6210 #define EXTI_SWIER_SWIER2_Msk (0x1UL << EXTI_SWIER_SWIER2_Pos) /*!< 0x00000004 */ 6211 #define EXTI_SWIER_SWIER2 EXTI_SWIER_SWIER2_Msk /*!< Software Interrupt on line 2 */ 6212 #define EXTI_SWIER_SWIER3_Pos (3U) 6213 #define EXTI_SWIER_SWIER3_Msk (0x1UL << EXTI_SWIER_SWIER3_Pos) /*!< 0x00000008 */ 6214 #define EXTI_SWIER_SWIER3 EXTI_SWIER_SWIER3_Msk /*!< Software Interrupt on line 3 */ 6215 #define EXTI_SWIER_SWIER4_Pos (4U) 6216 #define EXTI_SWIER_SWIER4_Msk (0x1UL << EXTI_SWIER_SWIER4_Pos) /*!< 0x00000010 */ 6217 #define EXTI_SWIER_SWIER4 EXTI_SWIER_SWIER4_Msk /*!< Software Interrupt on line 4 */ 6218 #define EXTI_SWIER_SWIER5_Pos (5U) 6219 #define EXTI_SWIER_SWIER5_Msk (0x1UL << EXTI_SWIER_SWIER5_Pos) /*!< 0x00000020 */ 6220 #define EXTI_SWIER_SWIER5 EXTI_SWIER_SWIER5_Msk /*!< Software Interrupt on line 5 */ 6221 #define EXTI_SWIER_SWIER6_Pos (6U) 6222 #define EXTI_SWIER_SWIER6_Msk (0x1UL << EXTI_SWIER_SWIER6_Pos) /*!< 0x00000040 */ 6223 #define EXTI_SWIER_SWIER6 EXTI_SWIER_SWIER6_Msk /*!< Software Interrupt on line 6 */ 6224 #define EXTI_SWIER_SWIER7_Pos (7U) 6225 #define EXTI_SWIER_SWIER7_Msk (0x1UL << EXTI_SWIER_SWIER7_Pos) /*!< 0x00000080 */ 6226 #define EXTI_SWIER_SWIER7 EXTI_SWIER_SWIER7_Msk /*!< Software Interrupt on line 7 */ 6227 #define EXTI_SWIER_SWIER8_Pos (8U) 6228 #define EXTI_SWIER_SWIER8_Msk (0x1UL << EXTI_SWIER_SWIER8_Pos) /*!< 0x00000100 */ 6229 #define EXTI_SWIER_SWIER8 EXTI_SWIER_SWIER8_Msk /*!< Software Interrupt on line 8 */ 6230 #define EXTI_SWIER_SWIER9_Pos (9U) 6231 #define EXTI_SWIER_SWIER9_Msk (0x1UL << EXTI_SWIER_SWIER9_Pos) /*!< 0x00000200 */ 6232 #define EXTI_SWIER_SWIER9 EXTI_SWIER_SWIER9_Msk /*!< Software Interrupt on line 9 */ 6233 #define EXTI_SWIER_SWIER10_Pos (10U) 6234 #define EXTI_SWIER_SWIER10_Msk (0x1UL << EXTI_SWIER_SWIER10_Pos) /*!< 0x00000400 */ 6235 #define EXTI_SWIER_SWIER10 EXTI_SWIER_SWIER10_Msk /*!< Software Interrupt on line 10 */ 6236 #define EXTI_SWIER_SWIER11_Pos (11U) 6237 #define EXTI_SWIER_SWIER11_Msk (0x1UL << EXTI_SWIER_SWIER11_Pos) /*!< 0x00000800 */ 6238 #define EXTI_SWIER_SWIER11 EXTI_SWIER_SWIER11_Msk /*!< Software Interrupt on line 11 */ 6239 #define EXTI_SWIER_SWIER12_Pos (12U) 6240 #define EXTI_SWIER_SWIER12_Msk (0x1UL << EXTI_SWIER_SWIER12_Pos) /*!< 0x00001000 */ 6241 #define EXTI_SWIER_SWIER12 EXTI_SWIER_SWIER12_Msk /*!< Software Interrupt on line 12 */ 6242 #define EXTI_SWIER_SWIER13_Pos (13U) 6243 #define EXTI_SWIER_SWIER13_Msk (0x1UL << EXTI_SWIER_SWIER13_Pos) /*!< 0x00002000 */ 6244 #define EXTI_SWIER_SWIER13 EXTI_SWIER_SWIER13_Msk /*!< Software Interrupt on line 13 */ 6245 #define EXTI_SWIER_SWIER14_Pos (14U) 6246 #define EXTI_SWIER_SWIER14_Msk (0x1UL << EXTI_SWIER_SWIER14_Pos) /*!< 0x00004000 */ 6247 #define EXTI_SWIER_SWIER14 EXTI_SWIER_SWIER14_Msk /*!< Software Interrupt on line 14 */ 6248 #define EXTI_SWIER_SWIER15_Pos (15U) 6249 #define EXTI_SWIER_SWIER15_Msk (0x1UL << EXTI_SWIER_SWIER15_Pos) /*!< 0x00008000 */ 6250 #define EXTI_SWIER_SWIER15 EXTI_SWIER_SWIER15_Msk /*!< Software Interrupt on line 15 */ 6251 #define EXTI_SWIER_SWIER16_Pos (16U) 6252 #define EXTI_SWIER_SWIER16_Msk (0x1UL << EXTI_SWIER_SWIER16_Pos) /*!< 0x00010000 */ 6253 #define EXTI_SWIER_SWIER16 EXTI_SWIER_SWIER16_Msk /*!< Software Interrupt on line 16 */ 6254 #define EXTI_SWIER_SWIER17_Pos (17U) 6255 #define EXTI_SWIER_SWIER17_Msk (0x1UL << EXTI_SWIER_SWIER17_Pos) /*!< 0x00020000 */ 6256 #define EXTI_SWIER_SWIER17 EXTI_SWIER_SWIER17_Msk /*!< Software Interrupt on line 17 */ 6257 #define EXTI_SWIER_SWIER18_Pos (18U) 6258 #define EXTI_SWIER_SWIER18_Msk (0x1UL << EXTI_SWIER_SWIER18_Pos) /*!< 0x00040000 */ 6259 #define EXTI_SWIER_SWIER18 EXTI_SWIER_SWIER18_Msk /*!< Software Interrupt on line 18 */ 6260 #define EXTI_SWIER_SWIER19_Pos (19U) 6261 #define EXTI_SWIER_SWIER19_Msk (0x1UL << EXTI_SWIER_SWIER19_Pos) /*!< 0x00080000 */ 6262 #define EXTI_SWIER_SWIER19 EXTI_SWIER_SWIER19_Msk /*!< Software Interrupt on line 19 */ 6263 #define EXTI_SWIER_SWIER20_Pos (20U) 6264 #define EXTI_SWIER_SWIER20_Msk (0x1UL << EXTI_SWIER_SWIER20_Pos) /*!< 0x00100000 */ 6265 #define EXTI_SWIER_SWIER20 EXTI_SWIER_SWIER20_Msk /*!< Software Interrupt on line 20 */ 6266 #define EXTI_SWIER_SWIER21_Pos (21U) 6267 #define EXTI_SWIER_SWIER21_Msk (0x1UL << EXTI_SWIER_SWIER21_Pos) /*!< 0x00200000 */ 6268 #define EXTI_SWIER_SWIER21 EXTI_SWIER_SWIER21_Msk /*!< Software Interrupt on line 21 */ 6269 #define EXTI_SWIER_SWIER22_Pos (22U) 6270 #define EXTI_SWIER_SWIER22_Msk (0x1UL << EXTI_SWIER_SWIER22_Pos) /*!< 0x00400000 */ 6271 #define EXTI_SWIER_SWIER22 EXTI_SWIER_SWIER22_Msk /*!< Software Interrupt on line 22 */ 6272 #define EXTI_SWIER_SWIER23_Pos (23U) 6273 #define EXTI_SWIER_SWIER23_Msk (0x1UL << EXTI_SWIER_SWIER23_Pos) /*!< 0x00800000 */ 6274 #define EXTI_SWIER_SWIER23 EXTI_SWIER_SWIER23_Msk /*!< Software Interrupt on line 23 */ 6275 6276 /******************* Bit definition for EXTI_PR register ********************/ 6277 #define EXTI_PR_PR0_Pos (0U) 6278 #define EXTI_PR_PR0_Msk (0x1UL << EXTI_PR_PR0_Pos) /*!< 0x00000001 */ 6279 #define EXTI_PR_PR0 EXTI_PR_PR0_Msk /*!< Pending bit for line 0 */ 6280 #define EXTI_PR_PR1_Pos (1U) 6281 #define EXTI_PR_PR1_Msk (0x1UL << EXTI_PR_PR1_Pos) /*!< 0x00000002 */ 6282 #define EXTI_PR_PR1 EXTI_PR_PR1_Msk /*!< Pending bit for line 1 */ 6283 #define EXTI_PR_PR2_Pos (2U) 6284 #define EXTI_PR_PR2_Msk (0x1UL << EXTI_PR_PR2_Pos) /*!< 0x00000004 */ 6285 #define EXTI_PR_PR2 EXTI_PR_PR2_Msk /*!< Pending bit for line 2 */ 6286 #define EXTI_PR_PR3_Pos (3U) 6287 #define EXTI_PR_PR3_Msk (0x1UL << EXTI_PR_PR3_Pos) /*!< 0x00000008 */ 6288 #define EXTI_PR_PR3 EXTI_PR_PR3_Msk /*!< Pending bit for line 3 */ 6289 #define EXTI_PR_PR4_Pos (4U) 6290 #define EXTI_PR_PR4_Msk (0x1UL << EXTI_PR_PR4_Pos) /*!< 0x00000010 */ 6291 #define EXTI_PR_PR4 EXTI_PR_PR4_Msk /*!< Pending bit for line 4 */ 6292 #define EXTI_PR_PR5_Pos (5U) 6293 #define EXTI_PR_PR5_Msk (0x1UL << EXTI_PR_PR5_Pos) /*!< 0x00000020 */ 6294 #define EXTI_PR_PR5 EXTI_PR_PR5_Msk /*!< Pending bit for line 5 */ 6295 #define EXTI_PR_PR6_Pos (6U) 6296 #define EXTI_PR_PR6_Msk (0x1UL << EXTI_PR_PR6_Pos) /*!< 0x00000040 */ 6297 #define EXTI_PR_PR6 EXTI_PR_PR6_Msk /*!< Pending bit for line 6 */ 6298 #define EXTI_PR_PR7_Pos (7U) 6299 #define EXTI_PR_PR7_Msk (0x1UL << EXTI_PR_PR7_Pos) /*!< 0x00000080 */ 6300 #define EXTI_PR_PR7 EXTI_PR_PR7_Msk /*!< Pending bit for line 7 */ 6301 #define EXTI_PR_PR8_Pos (8U) 6302 #define EXTI_PR_PR8_Msk (0x1UL << EXTI_PR_PR8_Pos) /*!< 0x00000100 */ 6303 #define EXTI_PR_PR8 EXTI_PR_PR8_Msk /*!< Pending bit for line 8 */ 6304 #define EXTI_PR_PR9_Pos (9U) 6305 #define EXTI_PR_PR9_Msk (0x1UL << EXTI_PR_PR9_Pos) /*!< 0x00000200 */ 6306 #define EXTI_PR_PR9 EXTI_PR_PR9_Msk /*!< Pending bit for line 9 */ 6307 #define EXTI_PR_PR10_Pos (10U) 6308 #define EXTI_PR_PR10_Msk (0x1UL << EXTI_PR_PR10_Pos) /*!< 0x00000400 */ 6309 #define EXTI_PR_PR10 EXTI_PR_PR10_Msk /*!< Pending bit for line 10 */ 6310 #define EXTI_PR_PR11_Pos (11U) 6311 #define EXTI_PR_PR11_Msk (0x1UL << EXTI_PR_PR11_Pos) /*!< 0x00000800 */ 6312 #define EXTI_PR_PR11 EXTI_PR_PR11_Msk /*!< Pending bit for line 11 */ 6313 #define EXTI_PR_PR12_Pos (12U) 6314 #define EXTI_PR_PR12_Msk (0x1UL << EXTI_PR_PR12_Pos) /*!< 0x00001000 */ 6315 #define EXTI_PR_PR12 EXTI_PR_PR12_Msk /*!< Pending bit for line 12 */ 6316 #define EXTI_PR_PR13_Pos (13U) 6317 #define EXTI_PR_PR13_Msk (0x1UL << EXTI_PR_PR13_Pos) /*!< 0x00002000 */ 6318 #define EXTI_PR_PR13 EXTI_PR_PR13_Msk /*!< Pending bit for line 13 */ 6319 #define EXTI_PR_PR14_Pos (14U) 6320 #define EXTI_PR_PR14_Msk (0x1UL << EXTI_PR_PR14_Pos) /*!< 0x00004000 */ 6321 #define EXTI_PR_PR14 EXTI_PR_PR14_Msk /*!< Pending bit for line 14 */ 6322 #define EXTI_PR_PR15_Pos (15U) 6323 #define EXTI_PR_PR15_Msk (0x1UL << EXTI_PR_PR15_Pos) /*!< 0x00008000 */ 6324 #define EXTI_PR_PR15 EXTI_PR_PR15_Msk /*!< Pending bit for line 15 */ 6325 #define EXTI_PR_PR16_Pos (16U) 6326 #define EXTI_PR_PR16_Msk (0x1UL << EXTI_PR_PR16_Pos) /*!< 0x00010000 */ 6327 #define EXTI_PR_PR16 EXTI_PR_PR16_Msk /*!< Pending bit for line 16 */ 6328 #define EXTI_PR_PR17_Pos (17U) 6329 #define EXTI_PR_PR17_Msk (0x1UL << EXTI_PR_PR17_Pos) /*!< 0x00020000 */ 6330 #define EXTI_PR_PR17 EXTI_PR_PR17_Msk /*!< Pending bit for line 17 */ 6331 #define EXTI_PR_PR18_Pos (18U) 6332 #define EXTI_PR_PR18_Msk (0x1UL << EXTI_PR_PR18_Pos) /*!< 0x00040000 */ 6333 #define EXTI_PR_PR18 EXTI_PR_PR18_Msk /*!< Pending bit for line 18 */ 6334 #define EXTI_PR_PR19_Pos (19U) 6335 #define EXTI_PR_PR19_Msk (0x1UL << EXTI_PR_PR19_Pos) /*!< 0x00080000 */ 6336 #define EXTI_PR_PR19 EXTI_PR_PR19_Msk /*!< Pending bit for line 19 */ 6337 #define EXTI_PR_PR20_Pos (20U) 6338 #define EXTI_PR_PR20_Msk (0x1UL << EXTI_PR_PR20_Pos) /*!< 0x00100000 */ 6339 #define EXTI_PR_PR20 EXTI_PR_PR20_Msk /*!< Pending bit for line 20 */ 6340 #define EXTI_PR_PR21_Pos (21U) 6341 #define EXTI_PR_PR21_Msk (0x1UL << EXTI_PR_PR21_Pos) /*!< 0x00200000 */ 6342 #define EXTI_PR_PR21 EXTI_PR_PR21_Msk /*!< Pending bit for line 21 */ 6343 #define EXTI_PR_PR22_Pos (22U) 6344 #define EXTI_PR_PR22_Msk (0x1UL << EXTI_PR_PR22_Pos) /*!< 0x00400000 */ 6345 #define EXTI_PR_PR22 EXTI_PR_PR22_Msk /*!< Pending bit for line 22 */ 6346 #define EXTI_PR_PR23_Pos (23U) 6347 #define EXTI_PR_PR23_Msk (0x1UL << EXTI_PR_PR23_Pos) /*!< 0x00800000 */ 6348 #define EXTI_PR_PR23 EXTI_PR_PR23_Msk /*!< Pending bit for line 23 */ 6349 6350 /******************************************************************************/ 6351 /* */ 6352 /* FLASH */ 6353 /* */ 6354 /******************************************************************************/ 6355 /* 6356 * @brief FLASH Total Sectors Number 6357 */ 6358 #define FLASH_SECTOR_TOTAL 8 6359 6360 /******************* Bits definition for FLASH_ACR register *****************/ 6361 #define FLASH_ACR_LATENCY_Pos (0U) 6362 #define FLASH_ACR_LATENCY_Msk (0xFUL << FLASH_ACR_LATENCY_Pos) /*!< 0x0000000F */ 6363 #define FLASH_ACR_LATENCY FLASH_ACR_LATENCY_Msk 6364 #define FLASH_ACR_LATENCY_0WS 0x00000000U 6365 #define FLASH_ACR_LATENCY_1WS 0x00000001U 6366 #define FLASH_ACR_LATENCY_2WS 0x00000002U 6367 #define FLASH_ACR_LATENCY_3WS 0x00000003U 6368 #define FLASH_ACR_LATENCY_4WS 0x00000004U 6369 #define FLASH_ACR_LATENCY_5WS 0x00000005U 6370 #define FLASH_ACR_LATENCY_6WS 0x00000006U 6371 #define FLASH_ACR_LATENCY_7WS 0x00000007U 6372 #define FLASH_ACR_LATENCY_8WS 0x00000008U 6373 #define FLASH_ACR_LATENCY_9WS 0x00000009U 6374 #define FLASH_ACR_LATENCY_10WS 0x0000000AU 6375 #define FLASH_ACR_LATENCY_11WS 0x0000000BU 6376 #define FLASH_ACR_LATENCY_12WS 0x0000000CU 6377 #define FLASH_ACR_LATENCY_13WS 0x0000000DU 6378 #define FLASH_ACR_LATENCY_14WS 0x0000000EU 6379 #define FLASH_ACR_LATENCY_15WS 0x0000000FU 6380 #define FLASH_ACR_PRFTEN_Pos (8U) 6381 #define FLASH_ACR_PRFTEN_Msk (0x1UL << FLASH_ACR_PRFTEN_Pos) /*!< 0x00000100 */ 6382 #define FLASH_ACR_PRFTEN FLASH_ACR_PRFTEN_Msk 6383 #define FLASH_ACR_ARTEN_Pos (9U) 6384 #define FLASH_ACR_ARTEN_Msk (0x1UL << FLASH_ACR_ARTEN_Pos) /*!< 0x00000200 */ 6385 #define FLASH_ACR_ARTEN FLASH_ACR_ARTEN_Msk 6386 #define FLASH_ACR_ARTRST_Pos (11U) 6387 #define FLASH_ACR_ARTRST_Msk (0x1UL << FLASH_ACR_ARTRST_Pos) /*!< 0x00000800 */ 6388 #define FLASH_ACR_ARTRST FLASH_ACR_ARTRST_Msk 6389 6390 /******************* Bits definition for FLASH_SR register ******************/ 6391 #define FLASH_SR_EOP_Pos (0U) 6392 #define FLASH_SR_EOP_Msk (0x1UL << FLASH_SR_EOP_Pos) /*!< 0x00000001 */ 6393 #define FLASH_SR_EOP FLASH_SR_EOP_Msk 6394 #define FLASH_SR_OPERR_Pos (1U) 6395 #define FLASH_SR_OPERR_Msk (0x1UL << FLASH_SR_OPERR_Pos) /*!< 0x00000002 */ 6396 #define FLASH_SR_OPERR FLASH_SR_OPERR_Msk 6397 #define FLASH_SR_WRPERR_Pos (4U) 6398 #define FLASH_SR_WRPERR_Msk (0x1UL << FLASH_SR_WRPERR_Pos) /*!< 0x00000010 */ 6399 #define FLASH_SR_WRPERR FLASH_SR_WRPERR_Msk 6400 #define FLASH_SR_PGAERR_Pos (5U) 6401 #define FLASH_SR_PGAERR_Msk (0x1UL << FLASH_SR_PGAERR_Pos) /*!< 0x00000020 */ 6402 #define FLASH_SR_PGAERR FLASH_SR_PGAERR_Msk 6403 #define FLASH_SR_PGPERR_Pos (6U) 6404 #define FLASH_SR_PGPERR_Msk (0x1UL << FLASH_SR_PGPERR_Pos) /*!< 0x00000040 */ 6405 #define FLASH_SR_PGPERR FLASH_SR_PGPERR_Msk 6406 #define FLASH_SR_ERSERR_Pos (7U) 6407 #define FLASH_SR_ERSERR_Msk (0x1UL << FLASH_SR_ERSERR_Pos) /*!< 0x00000080 */ 6408 #define FLASH_SR_ERSERR FLASH_SR_ERSERR_Msk 6409 #define FLASH_SR_RDERR_Pos (8U) 6410 #define FLASH_SR_RDERR_Msk (0x1UL << FLASH_SR_RDERR_Pos) /*!< 0x00000100 */ 6411 #define FLASH_SR_RDERR FLASH_SR_RDERR_Msk 6412 #define FLASH_SR_BSY_Pos (16U) 6413 #define FLASH_SR_BSY_Msk (0x1UL << FLASH_SR_BSY_Pos) /*!< 0x00010000 */ 6414 #define FLASH_SR_BSY FLASH_SR_BSY_Msk 6415 6416 /******************* Bits definition for FLASH_CR register ******************/ 6417 #define FLASH_CR_PG_Pos (0U) 6418 #define FLASH_CR_PG_Msk (0x1UL << FLASH_CR_PG_Pos) /*!< 0x00000001 */ 6419 #define FLASH_CR_PG FLASH_CR_PG_Msk 6420 #define FLASH_CR_SER_Pos (1U) 6421 #define FLASH_CR_SER_Msk (0x1UL << FLASH_CR_SER_Pos) /*!< 0x00000002 */ 6422 #define FLASH_CR_SER FLASH_CR_SER_Msk 6423 #define FLASH_CR_MER_Pos (2U) 6424 #define FLASH_CR_MER_Msk (0x1UL << FLASH_CR_MER_Pos) /*!< 0x00000004 */ 6425 #define FLASH_CR_MER FLASH_CR_MER_Msk 6426 #define FLASH_CR_SNB_Pos (3U) 6427 #define FLASH_CR_SNB_Msk (0xFUL << FLASH_CR_SNB_Pos) /*!< 0x00000078 */ 6428 #define FLASH_CR_SNB FLASH_CR_SNB_Msk 6429 #define FLASH_CR_SNB_0 0x00000008U 6430 #define FLASH_CR_SNB_1 0x00000010U 6431 #define FLASH_CR_SNB_2 0x00000020U 6432 #define FLASH_CR_SNB_3 0x00000040U 6433 #define FLASH_CR_PSIZE_Pos (8U) 6434 #define FLASH_CR_PSIZE_Msk (0x3UL << FLASH_CR_PSIZE_Pos) /*!< 0x00000300 */ 6435 #define FLASH_CR_PSIZE FLASH_CR_PSIZE_Msk 6436 #define FLASH_CR_PSIZE_0 (0x1UL << FLASH_CR_PSIZE_Pos) /*!< 0x00000100 */ 6437 #define FLASH_CR_PSIZE_1 (0x2UL << FLASH_CR_PSIZE_Pos) /*!< 0x00000200 */ 6438 #define FLASH_CR_STRT_Pos (16U) 6439 #define FLASH_CR_STRT_Msk (0x1UL << FLASH_CR_STRT_Pos) /*!< 0x00010000 */ 6440 #define FLASH_CR_STRT FLASH_CR_STRT_Msk 6441 #define FLASH_CR_EOPIE_Pos (24U) 6442 #define FLASH_CR_EOPIE_Msk (0x1UL << FLASH_CR_EOPIE_Pos) /*!< 0x01000000 */ 6443 #define FLASH_CR_EOPIE FLASH_CR_EOPIE_Msk 6444 #define FLASH_CR_ERRIE_Pos (25U) 6445 #define FLASH_CR_ERRIE_Msk (0x1UL << FLASH_CR_ERRIE_Pos) /*!< 0x02000000 */ 6446 #define FLASH_CR_ERRIE FLASH_CR_ERRIE_Msk 6447 #define FLASH_CR_RDERRIE_Pos (26U) 6448 #define FLASH_CR_RDERRIE_Msk (0x1UL << FLASH_CR_RDERRIE_Pos) /*!< 0x04000000 */ 6449 #define FLASH_CR_RDERRIE FLASH_CR_RDERRIE_Msk 6450 #define FLASH_CR_LOCK_Pos (31U) 6451 #define FLASH_CR_LOCK_Msk (0x1UL << FLASH_CR_LOCK_Pos) /*!< 0x80000000 */ 6452 #define FLASH_CR_LOCK FLASH_CR_LOCK_Msk 6453 6454 /******************* Bits definition for FLASH_OPTCR register ***************/ 6455 #define FLASH_OPTCR_OPTLOCK_Pos (0U) 6456 #define FLASH_OPTCR_OPTLOCK_Msk (0x1UL << FLASH_OPTCR_OPTLOCK_Pos) /*!< 0x00000001 */ 6457 #define FLASH_OPTCR_OPTLOCK FLASH_OPTCR_OPTLOCK_Msk 6458 #define FLASH_OPTCR_OPTSTRT_Pos (1U) 6459 #define FLASH_OPTCR_OPTSTRT_Msk (0x1UL << FLASH_OPTCR_OPTSTRT_Pos) /*!< 0x00000002 */ 6460 #define FLASH_OPTCR_OPTSTRT FLASH_OPTCR_OPTSTRT_Msk 6461 #define FLASH_OPTCR_BOR_LEV_Pos (2U) 6462 #define FLASH_OPTCR_BOR_LEV_Msk (0x3UL << FLASH_OPTCR_BOR_LEV_Pos) /*!< 0x0000000C */ 6463 #define FLASH_OPTCR_BOR_LEV FLASH_OPTCR_BOR_LEV_Msk 6464 #define FLASH_OPTCR_BOR_LEV_0 (0x1UL << FLASH_OPTCR_BOR_LEV_Pos) /*!< 0x00000004 */ 6465 #define FLASH_OPTCR_BOR_LEV_1 (0x2UL << FLASH_OPTCR_BOR_LEV_Pos) /*!< 0x00000008 */ 6466 #define FLASH_OPTCR_WWDG_SW_Pos (4U) 6467 #define FLASH_OPTCR_WWDG_SW_Msk (0x1UL << FLASH_OPTCR_WWDG_SW_Pos) /*!< 0x00000010 */ 6468 #define FLASH_OPTCR_WWDG_SW FLASH_OPTCR_WWDG_SW_Msk 6469 #define FLASH_OPTCR_IWDG_SW_Pos (5U) 6470 #define FLASH_OPTCR_IWDG_SW_Msk (0x1UL << FLASH_OPTCR_IWDG_SW_Pos) /*!< 0x00000020 */ 6471 #define FLASH_OPTCR_IWDG_SW FLASH_OPTCR_IWDG_SW_Msk 6472 #define FLASH_OPTCR_nRST_STOP_Pos (6U) 6473 #define FLASH_OPTCR_nRST_STOP_Msk (0x1UL << FLASH_OPTCR_nRST_STOP_Pos) /*!< 0x00000040 */ 6474 #define FLASH_OPTCR_nRST_STOP FLASH_OPTCR_nRST_STOP_Msk 6475 #define FLASH_OPTCR_nRST_STDBY_Pos (7U) 6476 #define FLASH_OPTCR_nRST_STDBY_Msk (0x1UL << FLASH_OPTCR_nRST_STDBY_Pos) /*!< 0x00000080 */ 6477 #define FLASH_OPTCR_nRST_STDBY FLASH_OPTCR_nRST_STDBY_Msk 6478 #define FLASH_OPTCR_RDP_Pos (8U) 6479 #define FLASH_OPTCR_RDP_Msk (0xFFUL << FLASH_OPTCR_RDP_Pos) /*!< 0x0000FF00 */ 6480 #define FLASH_OPTCR_RDP FLASH_OPTCR_RDP_Msk 6481 #define FLASH_OPTCR_RDP_0 (0x01UL << FLASH_OPTCR_RDP_Pos) /*!< 0x00000100 */ 6482 #define FLASH_OPTCR_RDP_1 (0x02UL << FLASH_OPTCR_RDP_Pos) /*!< 0x00000200 */ 6483 #define FLASH_OPTCR_RDP_2 (0x04UL << FLASH_OPTCR_RDP_Pos) /*!< 0x00000400 */ 6484 #define FLASH_OPTCR_RDP_3 (0x08UL << FLASH_OPTCR_RDP_Pos) /*!< 0x00000800 */ 6485 #define FLASH_OPTCR_RDP_4 (0x10UL << FLASH_OPTCR_RDP_Pos) /*!< 0x00001000 */ 6486 #define FLASH_OPTCR_RDP_5 (0x20UL << FLASH_OPTCR_RDP_Pos) /*!< 0x00002000 */ 6487 #define FLASH_OPTCR_RDP_6 (0x40UL << FLASH_OPTCR_RDP_Pos) /*!< 0x00004000 */ 6488 #define FLASH_OPTCR_RDP_7 (0x80UL << FLASH_OPTCR_RDP_Pos) /*!< 0x00008000 */ 6489 #define FLASH_OPTCR_nWRP_Pos (16U) 6490 #define FLASH_OPTCR_nWRP_Msk (0xFFUL << FLASH_OPTCR_nWRP_Pos) /*!< 0x00FF0000 */ 6491 #define FLASH_OPTCR_nWRP FLASH_OPTCR_nWRP_Msk 6492 #define FLASH_OPTCR_nWRP_0 0x00010000U 6493 #define FLASH_OPTCR_nWRP_1 0x00020000U 6494 #define FLASH_OPTCR_nWRP_2 0x00040000U 6495 #define FLASH_OPTCR_nWRP_3 0x00080000U 6496 #define FLASH_OPTCR_nWRP_4 0x00100000U 6497 #define FLASH_OPTCR_nWRP_5 0x00200000U 6498 #define FLASH_OPTCR_nWRP_6 0x00400000U 6499 #define FLASH_OPTCR_nWRP_7 0x00800000U 6500 #define FLASH_OPTCR_IWDG_STDBY_Pos (30U) 6501 #define FLASH_OPTCR_IWDG_STDBY_Msk (0x1UL << FLASH_OPTCR_IWDG_STDBY_Pos) /*!< 0x40000000 */ 6502 #define FLASH_OPTCR_IWDG_STDBY FLASH_OPTCR_IWDG_STDBY_Msk 6503 #define FLASH_OPTCR_IWDG_STOP_Pos (31U) 6504 #define FLASH_OPTCR_IWDG_STOP_Msk (0x1UL << FLASH_OPTCR_IWDG_STOP_Pos) /*!< 0x80000000 */ 6505 #define FLASH_OPTCR_IWDG_STOP FLASH_OPTCR_IWDG_STOP_Msk 6506 6507 /******************* Bits definition for FLASH_OPTCR1 register ***************/ 6508 #define FLASH_OPTCR1_BOOT_ADD0_Pos (0U) 6509 #define FLASH_OPTCR1_BOOT_ADD0_Msk (0xFFFFUL << FLASH_OPTCR1_BOOT_ADD0_Pos) /*!< 0x0000FFFF */ 6510 #define FLASH_OPTCR1_BOOT_ADD0 FLASH_OPTCR1_BOOT_ADD0_Msk 6511 #define FLASH_OPTCR1_BOOT_ADD1_Pos (16U) 6512 #define FLASH_OPTCR1_BOOT_ADD1_Msk (0xFFFFUL << FLASH_OPTCR1_BOOT_ADD1_Pos) /*!< 0xFFFF0000 */ 6513 #define FLASH_OPTCR1_BOOT_ADD1 FLASH_OPTCR1_BOOT_ADD1_Msk 6514 6515 /******************* Bits definition for FLASH_OPTCR2 register ***************/ 6516 #define FLASH_OPTCR2_PCROP_Pos (0U) 6517 #define FLASH_OPTCR2_PCROP_Msk (0xFFUL << FLASH_OPTCR2_PCROP_Pos) /*!< 0x000000FF */ 6518 #define FLASH_OPTCR2_PCROP FLASH_OPTCR2_PCROP_Msk 6519 #define FLASH_OPTCR2_PCROP_0 (0x01UL << FLASH_OPTCR2_PCROP_Pos) /*!< 0x00000001 */ 6520 #define FLASH_OPTCR2_PCROP_1 (0x02UL << FLASH_OPTCR2_PCROP_Pos) /*!< 0x00000002 */ 6521 #define FLASH_OPTCR2_PCROP_2 (0x04UL << FLASH_OPTCR2_PCROP_Pos) /*!< 0x00000004 */ 6522 #define FLASH_OPTCR2_PCROP_3 (0x08UL << FLASH_OPTCR2_PCROP_Pos) /*!< 0x00000008 */ 6523 #define FLASH_OPTCR2_PCROP_4 (0x10UL << FLASH_OPTCR2_PCROP_Pos) /*!< 0x00000010 */ 6524 #define FLASH_OPTCR2_PCROP_5 (0x20UL << FLASH_OPTCR2_PCROP_Pos) /*!< 0x00000020 */ 6525 #define FLASH_OPTCR2_PCROP_6 (0x40UL << FLASH_OPTCR2_PCROP_Pos) /*!< 0x00000040 */ 6526 #define FLASH_OPTCR2_PCROP_7 (0x80UL << FLASH_OPTCR2_PCROP_Pos) /*!< 0x00000080 */ 6527 #define FLASH_OPTCR2_PCROP_RDP_Pos (31U) 6528 #define FLASH_OPTCR2_PCROP_RDP_Msk (0x1UL << FLASH_OPTCR2_PCROP_RDP_Pos) /*!< 0x80000000 */ 6529 #define FLASH_OPTCR2_PCROP_RDP FLASH_OPTCR2_PCROP_RDP_Msk 6530 6531 /******************************************************************************/ 6532 /* */ 6533 /* Flexible Memory Controller */ 6534 /* */ 6535 /******************************************************************************/ 6536 /****************** Bit definition for FMC_BCR1 register *******************/ 6537 #define FMC_BCR1_MBKEN_Pos (0U) 6538 #define FMC_BCR1_MBKEN_Msk (0x1UL << FMC_BCR1_MBKEN_Pos) /*!< 0x00000001 */ 6539 #define FMC_BCR1_MBKEN FMC_BCR1_MBKEN_Msk /*!<Memory bank enable bit */ 6540 #define FMC_BCR1_MUXEN_Pos (1U) 6541 #define FMC_BCR1_MUXEN_Msk (0x1UL << FMC_BCR1_MUXEN_Pos) /*!< 0x00000002 */ 6542 #define FMC_BCR1_MUXEN FMC_BCR1_MUXEN_Msk /*!<Address/data multiplexing enable bit */ 6543 #define FMC_BCR1_MTYP_Pos (2U) 6544 #define FMC_BCR1_MTYP_Msk (0x3UL << FMC_BCR1_MTYP_Pos) /*!< 0x0000000C */ 6545 #define FMC_BCR1_MTYP FMC_BCR1_MTYP_Msk /*!<MTYP[1:0] bits (Memory type) */ 6546 #define FMC_BCR1_MTYP_0 (0x1UL << FMC_BCR1_MTYP_Pos) /*!< 0x00000004 */ 6547 #define FMC_BCR1_MTYP_1 (0x2UL << FMC_BCR1_MTYP_Pos) /*!< 0x00000008 */ 6548 #define FMC_BCR1_MWID_Pos (4U) 6549 #define FMC_BCR1_MWID_Msk (0x3UL << FMC_BCR1_MWID_Pos) /*!< 0x00000030 */ 6550 #define FMC_BCR1_MWID FMC_BCR1_MWID_Msk /*!<MWID[1:0] bits (Memory data bus width) */ 6551 #define FMC_BCR1_MWID_0 (0x1UL << FMC_BCR1_MWID_Pos) /*!< 0x00000010 */ 6552 #define FMC_BCR1_MWID_1 (0x2UL << FMC_BCR1_MWID_Pos) /*!< 0x00000020 */ 6553 #define FMC_BCR1_FACCEN_Pos (6U) 6554 #define FMC_BCR1_FACCEN_Msk (0x1UL << FMC_BCR1_FACCEN_Pos) /*!< 0x00000040 */ 6555 #define FMC_BCR1_FACCEN FMC_BCR1_FACCEN_Msk /*!<Flash access enable */ 6556 #define FMC_BCR1_BURSTEN_Pos (8U) 6557 #define FMC_BCR1_BURSTEN_Msk (0x1UL << FMC_BCR1_BURSTEN_Pos) /*!< 0x00000100 */ 6558 #define FMC_BCR1_BURSTEN FMC_BCR1_BURSTEN_Msk /*!<Burst enable bit */ 6559 #define FMC_BCR1_WAITPOL_Pos (9U) 6560 #define FMC_BCR1_WAITPOL_Msk (0x1UL << FMC_BCR1_WAITPOL_Pos) /*!< 0x00000200 */ 6561 #define FMC_BCR1_WAITPOL FMC_BCR1_WAITPOL_Msk /*!<Wait signal polarity bit */ 6562 #define FMC_BCR1_WRAPMOD_Pos (10U) 6563 #define FMC_BCR1_WRAPMOD_Msk (0x1UL << FMC_BCR1_WRAPMOD_Pos) /*!< 0x00000400 */ 6564 #define FMC_BCR1_WRAPMOD FMC_BCR1_WRAPMOD_Msk /*!<Wrapped burst mode support */ 6565 #define FMC_BCR1_WAITCFG_Pos (11U) 6566 #define FMC_BCR1_WAITCFG_Msk (0x1UL << FMC_BCR1_WAITCFG_Pos) /*!< 0x00000800 */ 6567 #define FMC_BCR1_WAITCFG FMC_BCR1_WAITCFG_Msk /*!<Wait timing configuration */ 6568 #define FMC_BCR1_WREN_Pos (12U) 6569 #define FMC_BCR1_WREN_Msk (0x1UL << FMC_BCR1_WREN_Pos) /*!< 0x00001000 */ 6570 #define FMC_BCR1_WREN FMC_BCR1_WREN_Msk /*!<Write enable bit */ 6571 #define FMC_BCR1_WAITEN_Pos (13U) 6572 #define FMC_BCR1_WAITEN_Msk (0x1UL << FMC_BCR1_WAITEN_Pos) /*!< 0x00002000 */ 6573 #define FMC_BCR1_WAITEN FMC_BCR1_WAITEN_Msk /*!<Wait enable bit */ 6574 #define FMC_BCR1_EXTMOD_Pos (14U) 6575 #define FMC_BCR1_EXTMOD_Msk (0x1UL << FMC_BCR1_EXTMOD_Pos) /*!< 0x00004000 */ 6576 #define FMC_BCR1_EXTMOD FMC_BCR1_EXTMOD_Msk /*!<Extended mode enable */ 6577 #define FMC_BCR1_ASYNCWAIT_Pos (15U) 6578 #define FMC_BCR1_ASYNCWAIT_Msk (0x1UL << FMC_BCR1_ASYNCWAIT_Pos) /*!< 0x00008000 */ 6579 #define FMC_BCR1_ASYNCWAIT FMC_BCR1_ASYNCWAIT_Msk /*!<Asynchronous wait */ 6580 #define FMC_BCR1_CPSIZE_Pos (16U) 6581 #define FMC_BCR1_CPSIZE_Msk (0x7UL << FMC_BCR1_CPSIZE_Pos) /*!< 0x00070000 */ 6582 #define FMC_BCR1_CPSIZE FMC_BCR1_CPSIZE_Msk /*!<CRAM page size */ 6583 #define FMC_BCR1_CPSIZE_0 (0x1UL << FMC_BCR1_CPSIZE_Pos) /*!< 0x00010000 */ 6584 #define FMC_BCR1_CPSIZE_1 (0x2UL << FMC_BCR1_CPSIZE_Pos) /*!< 0x00020000 */ 6585 #define FMC_BCR1_CPSIZE_2 (0x4UL << FMC_BCR1_CPSIZE_Pos) /*!< 0x00040000 */ 6586 #define FMC_BCR1_CBURSTRW_Pos (19U) 6587 #define FMC_BCR1_CBURSTRW_Msk (0x1UL << FMC_BCR1_CBURSTRW_Pos) /*!< 0x00080000 */ 6588 #define FMC_BCR1_CBURSTRW FMC_BCR1_CBURSTRW_Msk /*!<Write burst enable */ 6589 #define FMC_BCR1_CCLKEN_Pos (20U) 6590 #define FMC_BCR1_CCLKEN_Msk (0x1UL << FMC_BCR1_CCLKEN_Pos) /*!< 0x00100000 */ 6591 #define FMC_BCR1_CCLKEN FMC_BCR1_CCLKEN_Msk /*!<Continuous clock enable */ 6592 #define FMC_BCR1_WFDIS_Pos (21U) 6593 #define FMC_BCR1_WFDIS_Msk (0x1UL << FMC_BCR1_WFDIS_Pos) /*!< 0x00200000 */ 6594 #define FMC_BCR1_WFDIS FMC_BCR1_WFDIS_Msk /*!<Write FIFO Disable */ 6595 6596 /****************** Bit definition for FMC_BCR2 register *******************/ 6597 #define FMC_BCR2_MBKEN_Pos (0U) 6598 #define FMC_BCR2_MBKEN_Msk (0x1UL << FMC_BCR2_MBKEN_Pos) /*!< 0x00000001 */ 6599 #define FMC_BCR2_MBKEN FMC_BCR2_MBKEN_Msk /*!<Memory bank enable bit */ 6600 #define FMC_BCR2_MUXEN_Pos (1U) 6601 #define FMC_BCR2_MUXEN_Msk (0x1UL << FMC_BCR2_MUXEN_Pos) /*!< 0x00000002 */ 6602 #define FMC_BCR2_MUXEN FMC_BCR2_MUXEN_Msk /*!<Address/data multiplexing enable bit */ 6603 #define FMC_BCR2_MTYP_Pos (2U) 6604 #define FMC_BCR2_MTYP_Msk (0x3UL << FMC_BCR2_MTYP_Pos) /*!< 0x0000000C */ 6605 #define FMC_BCR2_MTYP FMC_BCR2_MTYP_Msk /*!<MTYP[1:0] bits (Memory type) */ 6606 #define FMC_BCR2_MTYP_0 (0x1UL << FMC_BCR2_MTYP_Pos) /*!< 0x00000004 */ 6607 #define FMC_BCR2_MTYP_1 (0x2UL << FMC_BCR2_MTYP_Pos) /*!< 0x00000008 */ 6608 #define FMC_BCR2_MWID_Pos (4U) 6609 #define FMC_BCR2_MWID_Msk (0x3UL << FMC_BCR2_MWID_Pos) /*!< 0x00000030 */ 6610 #define FMC_BCR2_MWID FMC_BCR2_MWID_Msk /*!<MWID[1:0] bits (Memory data bus width) */ 6611 #define FMC_BCR2_MWID_0 (0x1UL << FMC_BCR2_MWID_Pos) /*!< 0x00000010 */ 6612 #define FMC_BCR2_MWID_1 (0x2UL << FMC_BCR2_MWID_Pos) /*!< 0x00000020 */ 6613 #define FMC_BCR2_FACCEN_Pos (6U) 6614 #define FMC_BCR2_FACCEN_Msk (0x1UL << FMC_BCR2_FACCEN_Pos) /*!< 0x00000040 */ 6615 #define FMC_BCR2_FACCEN FMC_BCR2_FACCEN_Msk /*!<Flash access enable */ 6616 #define FMC_BCR2_BURSTEN_Pos (8U) 6617 #define FMC_BCR2_BURSTEN_Msk (0x1UL << FMC_BCR2_BURSTEN_Pos) /*!< 0x00000100 */ 6618 #define FMC_BCR2_BURSTEN FMC_BCR2_BURSTEN_Msk /*!<Burst enable bit */ 6619 #define FMC_BCR2_WAITPOL_Pos (9U) 6620 #define FMC_BCR2_WAITPOL_Msk (0x1UL << FMC_BCR2_WAITPOL_Pos) /*!< 0x00000200 */ 6621 #define FMC_BCR2_WAITPOL FMC_BCR2_WAITPOL_Msk /*!<Wait signal polarity bit */ 6622 #define FMC_BCR2_WRAPMOD_Pos (10U) 6623 #define FMC_BCR2_WRAPMOD_Msk (0x1UL << FMC_BCR2_WRAPMOD_Pos) /*!< 0x00000400 */ 6624 #define FMC_BCR2_WRAPMOD FMC_BCR2_WRAPMOD_Msk /*!<Wrapped burst mode support */ 6625 #define FMC_BCR2_WAITCFG_Pos (11U) 6626 #define FMC_BCR2_WAITCFG_Msk (0x1UL << FMC_BCR2_WAITCFG_Pos) /*!< 0x00000800 */ 6627 #define FMC_BCR2_WAITCFG FMC_BCR2_WAITCFG_Msk /*!<Wait timing configuration */ 6628 #define FMC_BCR2_WREN_Pos (12U) 6629 #define FMC_BCR2_WREN_Msk (0x1UL << FMC_BCR2_WREN_Pos) /*!< 0x00001000 */ 6630 #define FMC_BCR2_WREN FMC_BCR2_WREN_Msk /*!<Write enable bit */ 6631 #define FMC_BCR2_WAITEN_Pos (13U) 6632 #define FMC_BCR2_WAITEN_Msk (0x1UL << FMC_BCR2_WAITEN_Pos) /*!< 0x00002000 */ 6633 #define FMC_BCR2_WAITEN FMC_BCR2_WAITEN_Msk /*!<Wait enable bit */ 6634 #define FMC_BCR2_EXTMOD_Pos (14U) 6635 #define FMC_BCR2_EXTMOD_Msk (0x1UL << FMC_BCR2_EXTMOD_Pos) /*!< 0x00004000 */ 6636 #define FMC_BCR2_EXTMOD FMC_BCR2_EXTMOD_Msk /*!<Extended mode enable */ 6637 #define FMC_BCR2_ASYNCWAIT_Pos (15U) 6638 #define FMC_BCR2_ASYNCWAIT_Msk (0x1UL << FMC_BCR2_ASYNCWAIT_Pos) /*!< 0x00008000 */ 6639 #define FMC_BCR2_ASYNCWAIT FMC_BCR2_ASYNCWAIT_Msk /*!<Asynchronous wait */ 6640 #define FMC_BCR2_CPSIZE_Pos (16U) 6641 #define FMC_BCR2_CPSIZE_Msk (0x7UL << FMC_BCR2_CPSIZE_Pos) /*!< 0x00070000 */ 6642 #define FMC_BCR2_CPSIZE FMC_BCR2_CPSIZE_Msk /*!<CRAM page size */ 6643 #define FMC_BCR2_CPSIZE_0 (0x1UL << FMC_BCR2_CPSIZE_Pos) /*!< 0x00010000 */ 6644 #define FMC_BCR2_CPSIZE_1 (0x2UL << FMC_BCR2_CPSIZE_Pos) /*!< 0x00020000 */ 6645 #define FMC_BCR2_CPSIZE_2 (0x4UL << FMC_BCR2_CPSIZE_Pos) /*!< 0x00040000 */ 6646 #define FMC_BCR2_CBURSTRW_Pos (19U) 6647 #define FMC_BCR2_CBURSTRW_Msk (0x1UL << FMC_BCR2_CBURSTRW_Pos) /*!< 0x00080000 */ 6648 #define FMC_BCR2_CBURSTRW FMC_BCR2_CBURSTRW_Msk /*!<Write burst enable */ 6649 6650 /****************** Bit definition for FMC_BCR3 register *******************/ 6651 #define FMC_BCR3_MBKEN_Pos (0U) 6652 #define FMC_BCR3_MBKEN_Msk (0x1UL << FMC_BCR3_MBKEN_Pos) /*!< 0x00000001 */ 6653 #define FMC_BCR3_MBKEN FMC_BCR3_MBKEN_Msk /*!<Memory bank enable bit */ 6654 #define FMC_BCR3_MUXEN_Pos (1U) 6655 #define FMC_BCR3_MUXEN_Msk (0x1UL << FMC_BCR3_MUXEN_Pos) /*!< 0x00000002 */ 6656 #define FMC_BCR3_MUXEN FMC_BCR3_MUXEN_Msk /*!<Address/data multiplexing enable bit */ 6657 #define FMC_BCR3_MTYP_Pos (2U) 6658 #define FMC_BCR3_MTYP_Msk (0x3UL << FMC_BCR3_MTYP_Pos) /*!< 0x0000000C */ 6659 #define FMC_BCR3_MTYP FMC_BCR3_MTYP_Msk /*!<MTYP[1:0] bits (Memory type) */ 6660 #define FMC_BCR3_MTYP_0 (0x1UL << FMC_BCR3_MTYP_Pos) /*!< 0x00000004 */ 6661 #define FMC_BCR3_MTYP_1 (0x2UL << FMC_BCR3_MTYP_Pos) /*!< 0x00000008 */ 6662 #define FMC_BCR3_MWID_Pos (4U) 6663 #define FMC_BCR3_MWID_Msk (0x3UL << FMC_BCR3_MWID_Pos) /*!< 0x00000030 */ 6664 #define FMC_BCR3_MWID FMC_BCR3_MWID_Msk /*!<MWID[1:0] bits (Memory data bus width) */ 6665 #define FMC_BCR3_MWID_0 (0x1UL << FMC_BCR3_MWID_Pos) /*!< 0x00000010 */ 6666 #define FMC_BCR3_MWID_1 (0x2UL << FMC_BCR3_MWID_Pos) /*!< 0x00000020 */ 6667 #define FMC_BCR3_FACCEN_Pos (6U) 6668 #define FMC_BCR3_FACCEN_Msk (0x1UL << FMC_BCR3_FACCEN_Pos) /*!< 0x00000040 */ 6669 #define FMC_BCR3_FACCEN FMC_BCR3_FACCEN_Msk /*!<Flash access enable */ 6670 #define FMC_BCR3_BURSTEN_Pos (8U) 6671 #define FMC_BCR3_BURSTEN_Msk (0x1UL << FMC_BCR3_BURSTEN_Pos) /*!< 0x00000100 */ 6672 #define FMC_BCR3_BURSTEN FMC_BCR3_BURSTEN_Msk /*!<Burst enable bit */ 6673 #define FMC_BCR3_WAITPOL_Pos (9U) 6674 #define FMC_BCR3_WAITPOL_Msk (0x1UL << FMC_BCR3_WAITPOL_Pos) /*!< 0x00000200 */ 6675 #define FMC_BCR3_WAITPOL FMC_BCR3_WAITPOL_Msk /*!<Wait signal polarity bit */ 6676 #define FMC_BCR3_WRAPMOD_Pos (10U) 6677 #define FMC_BCR3_WRAPMOD_Msk (0x1UL << FMC_BCR3_WRAPMOD_Pos) /*!< 0x00000400 */ 6678 #define FMC_BCR3_WRAPMOD FMC_BCR3_WRAPMOD_Msk /*!<Wrapped burst mode support */ 6679 #define FMC_BCR3_WAITCFG_Pos (11U) 6680 #define FMC_BCR3_WAITCFG_Msk (0x1UL << FMC_BCR3_WAITCFG_Pos) /*!< 0x00000800 */ 6681 #define FMC_BCR3_WAITCFG FMC_BCR3_WAITCFG_Msk /*!<Wait timing configuration */ 6682 #define FMC_BCR3_WREN_Pos (12U) 6683 #define FMC_BCR3_WREN_Msk (0x1UL << FMC_BCR3_WREN_Pos) /*!< 0x00001000 */ 6684 #define FMC_BCR3_WREN FMC_BCR3_WREN_Msk /*!<Write enable bit */ 6685 #define FMC_BCR3_WAITEN_Pos (13U) 6686 #define FMC_BCR3_WAITEN_Msk (0x1UL << FMC_BCR3_WAITEN_Pos) /*!< 0x00002000 */ 6687 #define FMC_BCR3_WAITEN FMC_BCR3_WAITEN_Msk /*!<Wait enable bit */ 6688 #define FMC_BCR3_EXTMOD_Pos (14U) 6689 #define FMC_BCR3_EXTMOD_Msk (0x1UL << FMC_BCR3_EXTMOD_Pos) /*!< 0x00004000 */ 6690 #define FMC_BCR3_EXTMOD FMC_BCR3_EXTMOD_Msk /*!<Extended mode enable */ 6691 #define FMC_BCR3_ASYNCWAIT_Pos (15U) 6692 #define FMC_BCR3_ASYNCWAIT_Msk (0x1UL << FMC_BCR3_ASYNCWAIT_Pos) /*!< 0x00008000 */ 6693 #define FMC_BCR3_ASYNCWAIT FMC_BCR3_ASYNCWAIT_Msk /*!<Asynchronous wait */ 6694 #define FMC_BCR3_CPSIZE_Pos (16U) 6695 #define FMC_BCR3_CPSIZE_Msk (0x7UL << FMC_BCR3_CPSIZE_Pos) /*!< 0x00070000 */ 6696 #define FMC_BCR3_CPSIZE FMC_BCR3_CPSIZE_Msk /*!<CRAM page size */ 6697 #define FMC_BCR3_CPSIZE_0 (0x1UL << FMC_BCR3_CPSIZE_Pos) /*!< 0x00010000 */ 6698 #define FMC_BCR3_CPSIZE_1 (0x2UL << FMC_BCR3_CPSIZE_Pos) /*!< 0x00020000 */ 6699 #define FMC_BCR3_CPSIZE_2 (0x4UL << FMC_BCR3_CPSIZE_Pos) /*!< 0x00040000 */ 6700 #define FMC_BCR3_CBURSTRW_Pos (19U) 6701 #define FMC_BCR3_CBURSTRW_Msk (0x1UL << FMC_BCR3_CBURSTRW_Pos) /*!< 0x00080000 */ 6702 #define FMC_BCR3_CBURSTRW FMC_BCR3_CBURSTRW_Msk /*!<Write burst enable */ 6703 6704 /****************** Bit definition for FMC_BCR4 register *******************/ 6705 #define FMC_BCR4_MBKEN_Pos (0U) 6706 #define FMC_BCR4_MBKEN_Msk (0x1UL << FMC_BCR4_MBKEN_Pos) /*!< 0x00000001 */ 6707 #define FMC_BCR4_MBKEN FMC_BCR4_MBKEN_Msk /*!<Memory bank enable bit */ 6708 #define FMC_BCR4_MUXEN_Pos (1U) 6709 #define FMC_BCR4_MUXEN_Msk (0x1UL << FMC_BCR4_MUXEN_Pos) /*!< 0x00000002 */ 6710 #define FMC_BCR4_MUXEN FMC_BCR4_MUXEN_Msk /*!<Address/data multiplexing enable bit */ 6711 #define FMC_BCR4_MTYP_Pos (2U) 6712 #define FMC_BCR4_MTYP_Msk (0x3UL << FMC_BCR4_MTYP_Pos) /*!< 0x0000000C */ 6713 #define FMC_BCR4_MTYP FMC_BCR4_MTYP_Msk /*!<MTYP[1:0] bits (Memory type) */ 6714 #define FMC_BCR4_MTYP_0 (0x1UL << FMC_BCR4_MTYP_Pos) /*!< 0x00000004 */ 6715 #define FMC_BCR4_MTYP_1 (0x2UL << FMC_BCR4_MTYP_Pos) /*!< 0x00000008 */ 6716 #define FMC_BCR4_MWID_Pos (4U) 6717 #define FMC_BCR4_MWID_Msk (0x3UL << FMC_BCR4_MWID_Pos) /*!< 0x00000030 */ 6718 #define FMC_BCR4_MWID FMC_BCR4_MWID_Msk /*!<MWID[1:0] bits (Memory data bus width) */ 6719 #define FMC_BCR4_MWID_0 (0x1UL << FMC_BCR4_MWID_Pos) /*!< 0x00000010 */ 6720 #define FMC_BCR4_MWID_1 (0x2UL << FMC_BCR4_MWID_Pos) /*!< 0x00000020 */ 6721 #define FMC_BCR4_FACCEN_Pos (6U) 6722 #define FMC_BCR4_FACCEN_Msk (0x1UL << FMC_BCR4_FACCEN_Pos) /*!< 0x00000040 */ 6723 #define FMC_BCR4_FACCEN FMC_BCR4_FACCEN_Msk /*!<Flash access enable */ 6724 #define FMC_BCR4_BURSTEN_Pos (8U) 6725 #define FMC_BCR4_BURSTEN_Msk (0x1UL << FMC_BCR4_BURSTEN_Pos) /*!< 0x00000100 */ 6726 #define FMC_BCR4_BURSTEN FMC_BCR4_BURSTEN_Msk /*!<Burst enable bit */ 6727 #define FMC_BCR4_WAITPOL_Pos (9U) 6728 #define FMC_BCR4_WAITPOL_Msk (0x1UL << FMC_BCR4_WAITPOL_Pos) /*!< 0x00000200 */ 6729 #define FMC_BCR4_WAITPOL FMC_BCR4_WAITPOL_Msk /*!<Wait signal polarity bit */ 6730 #define FMC_BCR4_WRAPMOD_Pos (10U) 6731 #define FMC_BCR4_WRAPMOD_Msk (0x1UL << FMC_BCR4_WRAPMOD_Pos) /*!< 0x00000400 */ 6732 #define FMC_BCR4_WRAPMOD FMC_BCR4_WRAPMOD_Msk /*!<Wrapped burst mode support */ 6733 #define FMC_BCR4_WAITCFG_Pos (11U) 6734 #define FMC_BCR4_WAITCFG_Msk (0x1UL << FMC_BCR4_WAITCFG_Pos) /*!< 0x00000800 */ 6735 #define FMC_BCR4_WAITCFG FMC_BCR4_WAITCFG_Msk /*!<Wait timing configuration */ 6736 #define FMC_BCR4_WREN_Pos (12U) 6737 #define FMC_BCR4_WREN_Msk (0x1UL << FMC_BCR4_WREN_Pos) /*!< 0x00001000 */ 6738 #define FMC_BCR4_WREN FMC_BCR4_WREN_Msk /*!<Write enable bit */ 6739 #define FMC_BCR4_WAITEN_Pos (13U) 6740 #define FMC_BCR4_WAITEN_Msk (0x1UL << FMC_BCR4_WAITEN_Pos) /*!< 0x00002000 */ 6741 #define FMC_BCR4_WAITEN FMC_BCR4_WAITEN_Msk /*!<Wait enable bit */ 6742 #define FMC_BCR4_EXTMOD_Pos (14U) 6743 #define FMC_BCR4_EXTMOD_Msk (0x1UL << FMC_BCR4_EXTMOD_Pos) /*!< 0x00004000 */ 6744 #define FMC_BCR4_EXTMOD FMC_BCR4_EXTMOD_Msk /*!<Extended mode enable */ 6745 #define FMC_BCR4_ASYNCWAIT_Pos (15U) 6746 #define FMC_BCR4_ASYNCWAIT_Msk (0x1UL << FMC_BCR4_ASYNCWAIT_Pos) /*!< 0x00008000 */ 6747 #define FMC_BCR4_ASYNCWAIT FMC_BCR4_ASYNCWAIT_Msk /*!<Asynchronous wait */ 6748 #define FMC_BCR4_CPSIZE_Pos (16U) 6749 #define FMC_BCR4_CPSIZE_Msk (0x7UL << FMC_BCR4_CPSIZE_Pos) /*!< 0x00070000 */ 6750 #define FMC_BCR4_CPSIZE FMC_BCR4_CPSIZE_Msk /*!<CRAM page size */ 6751 #define FMC_BCR4_CPSIZE_0 (0x1UL << FMC_BCR4_CPSIZE_Pos) /*!< 0x00010000 */ 6752 #define FMC_BCR4_CPSIZE_1 (0x2UL << FMC_BCR4_CPSIZE_Pos) /*!< 0x00020000 */ 6753 #define FMC_BCR4_CPSIZE_2 (0x4UL << FMC_BCR4_CPSIZE_Pos) /*!< 0x00040000 */ 6754 #define FMC_BCR4_CBURSTRW_Pos (19U) 6755 #define FMC_BCR4_CBURSTRW_Msk (0x1UL << FMC_BCR4_CBURSTRW_Pos) /*!< 0x00080000 */ 6756 #define FMC_BCR4_CBURSTRW FMC_BCR4_CBURSTRW_Msk /*!<Write burst enable */ 6757 6758 /****************** Bit definition for FMC_BTR1 register ******************/ 6759 #define FMC_BTR1_ADDSET_Pos (0U) 6760 #define FMC_BTR1_ADDSET_Msk (0xFUL << FMC_BTR1_ADDSET_Pos) /*!< 0x0000000F */ 6761 #define FMC_BTR1_ADDSET FMC_BTR1_ADDSET_Msk /*!<ADDSET[3:0] bits (Address setup phase duration) */ 6762 #define FMC_BTR1_ADDSET_0 (0x1UL << FMC_BTR1_ADDSET_Pos) /*!< 0x00000001 */ 6763 #define FMC_BTR1_ADDSET_1 (0x2UL << FMC_BTR1_ADDSET_Pos) /*!< 0x00000002 */ 6764 #define FMC_BTR1_ADDSET_2 (0x4UL << FMC_BTR1_ADDSET_Pos) /*!< 0x00000004 */ 6765 #define FMC_BTR1_ADDSET_3 (0x8UL << FMC_BTR1_ADDSET_Pos) /*!< 0x00000008 */ 6766 #define FMC_BTR1_ADDHLD_Pos (4U) 6767 #define FMC_BTR1_ADDHLD_Msk (0xFUL << FMC_BTR1_ADDHLD_Pos) /*!< 0x000000F0 */ 6768 #define FMC_BTR1_ADDHLD FMC_BTR1_ADDHLD_Msk /*!<ADDHLD[3:0] bits (Address-hold phase duration) */ 6769 #define FMC_BTR1_ADDHLD_0 (0x1UL << FMC_BTR1_ADDHLD_Pos) /*!< 0x00000010 */ 6770 #define FMC_BTR1_ADDHLD_1 (0x2UL << FMC_BTR1_ADDHLD_Pos) /*!< 0x00000020 */ 6771 #define FMC_BTR1_ADDHLD_2 (0x4UL << FMC_BTR1_ADDHLD_Pos) /*!< 0x00000040 */ 6772 #define FMC_BTR1_ADDHLD_3 (0x8UL << FMC_BTR1_ADDHLD_Pos) /*!< 0x00000080 */ 6773 #define FMC_BTR1_DATAST_Pos (8U) 6774 #define FMC_BTR1_DATAST_Msk (0xFFUL << FMC_BTR1_DATAST_Pos) /*!< 0x0000FF00 */ 6775 #define FMC_BTR1_DATAST FMC_BTR1_DATAST_Msk /*!<DATAST [3:0] bits (Data-phase duration) */ 6776 #define FMC_BTR1_DATAST_0 (0x01UL << FMC_BTR1_DATAST_Pos) /*!< 0x00000100 */ 6777 #define FMC_BTR1_DATAST_1 (0x02UL << FMC_BTR1_DATAST_Pos) /*!< 0x00000200 */ 6778 #define FMC_BTR1_DATAST_2 (0x04UL << FMC_BTR1_DATAST_Pos) /*!< 0x00000400 */ 6779 #define FMC_BTR1_DATAST_3 (0x08UL << FMC_BTR1_DATAST_Pos) /*!< 0x00000800 */ 6780 #define FMC_BTR1_DATAST_4 (0x10UL << FMC_BTR1_DATAST_Pos) /*!< 0x00001000 */ 6781 #define FMC_BTR1_DATAST_5 (0x20UL << FMC_BTR1_DATAST_Pos) /*!< 0x00002000 */ 6782 #define FMC_BTR1_DATAST_6 (0x40UL << FMC_BTR1_DATAST_Pos) /*!< 0x00004000 */ 6783 #define FMC_BTR1_DATAST_7 (0x80UL << FMC_BTR1_DATAST_Pos) /*!< 0x00008000 */ 6784 #define FMC_BTR1_BUSTURN_Pos (16U) 6785 #define FMC_BTR1_BUSTURN_Msk (0xFUL << FMC_BTR1_BUSTURN_Pos) /*!< 0x000F0000 */ 6786 #define FMC_BTR1_BUSTURN FMC_BTR1_BUSTURN_Msk /*!<BUSTURN[3:0] bits (Bus turnaround phase duration) */ 6787 #define FMC_BTR1_BUSTURN_0 (0x1UL << FMC_BTR1_BUSTURN_Pos) /*!< 0x00010000 */ 6788 #define FMC_BTR1_BUSTURN_1 (0x2UL << FMC_BTR1_BUSTURN_Pos) /*!< 0x00020000 */ 6789 #define FMC_BTR1_BUSTURN_2 (0x4UL << FMC_BTR1_BUSTURN_Pos) /*!< 0x00040000 */ 6790 #define FMC_BTR1_BUSTURN_3 (0x8UL << FMC_BTR1_BUSTURN_Pos) /*!< 0x00080000 */ 6791 #define FMC_BTR1_CLKDIV_Pos (20U) 6792 #define FMC_BTR1_CLKDIV_Msk (0xFUL << FMC_BTR1_CLKDIV_Pos) /*!< 0x00F00000 */ 6793 #define FMC_BTR1_CLKDIV FMC_BTR1_CLKDIV_Msk /*!<CLKDIV[3:0] bits (Clock divide ratio) */ 6794 #define FMC_BTR1_CLKDIV_0 (0x1UL << FMC_BTR1_CLKDIV_Pos) /*!< 0x00100000 */ 6795 #define FMC_BTR1_CLKDIV_1 (0x2UL << FMC_BTR1_CLKDIV_Pos) /*!< 0x00200000 */ 6796 #define FMC_BTR1_CLKDIV_2 (0x4UL << FMC_BTR1_CLKDIV_Pos) /*!< 0x00400000 */ 6797 #define FMC_BTR1_CLKDIV_3 (0x8UL << FMC_BTR1_CLKDIV_Pos) /*!< 0x00800000 */ 6798 #define FMC_BTR1_DATLAT_Pos (24U) 6799 #define FMC_BTR1_DATLAT_Msk (0xFUL << FMC_BTR1_DATLAT_Pos) /*!< 0x0F000000 */ 6800 #define FMC_BTR1_DATLAT FMC_BTR1_DATLAT_Msk /*!<DATLA[3:0] bits (Data latency) */ 6801 #define FMC_BTR1_DATLAT_0 (0x1UL << FMC_BTR1_DATLAT_Pos) /*!< 0x01000000 */ 6802 #define FMC_BTR1_DATLAT_1 (0x2UL << FMC_BTR1_DATLAT_Pos) /*!< 0x02000000 */ 6803 #define FMC_BTR1_DATLAT_2 (0x4UL << FMC_BTR1_DATLAT_Pos) /*!< 0x04000000 */ 6804 #define FMC_BTR1_DATLAT_3 (0x8UL << FMC_BTR1_DATLAT_Pos) /*!< 0x08000000 */ 6805 #define FMC_BTR1_ACCMOD_Pos (28U) 6806 #define FMC_BTR1_ACCMOD_Msk (0x3UL << FMC_BTR1_ACCMOD_Pos) /*!< 0x30000000 */ 6807 #define FMC_BTR1_ACCMOD FMC_BTR1_ACCMOD_Msk /*!<ACCMOD[1:0] bits (Access mode) */ 6808 #define FMC_BTR1_ACCMOD_0 (0x1UL << FMC_BTR1_ACCMOD_Pos) /*!< 0x10000000 */ 6809 #define FMC_BTR1_ACCMOD_1 (0x2UL << FMC_BTR1_ACCMOD_Pos) /*!< 0x20000000 */ 6810 6811 /****************** Bit definition for FMC_BTR2 register *******************/ 6812 #define FMC_BTR2_ADDSET_Pos (0U) 6813 #define FMC_BTR2_ADDSET_Msk (0xFUL << FMC_BTR2_ADDSET_Pos) /*!< 0x0000000F */ 6814 #define FMC_BTR2_ADDSET FMC_BTR2_ADDSET_Msk /*!<ADDSET[3:0] bits (Address setup phase duration) */ 6815 #define FMC_BTR2_ADDSET_0 (0x1UL << FMC_BTR2_ADDSET_Pos) /*!< 0x00000001 */ 6816 #define FMC_BTR2_ADDSET_1 (0x2UL << FMC_BTR2_ADDSET_Pos) /*!< 0x00000002 */ 6817 #define FMC_BTR2_ADDSET_2 (0x4UL << FMC_BTR2_ADDSET_Pos) /*!< 0x00000004 */ 6818 #define FMC_BTR2_ADDSET_3 (0x8UL << FMC_BTR2_ADDSET_Pos) /*!< 0x00000008 */ 6819 #define FMC_BTR2_ADDHLD_Pos (4U) 6820 #define FMC_BTR2_ADDHLD_Msk (0xFUL << FMC_BTR2_ADDHLD_Pos) /*!< 0x000000F0 */ 6821 #define FMC_BTR2_ADDHLD FMC_BTR2_ADDHLD_Msk /*!<ADDHLD[3:0] bits (Address-hold phase duration) */ 6822 #define FMC_BTR2_ADDHLD_0 (0x1UL << FMC_BTR2_ADDHLD_Pos) /*!< 0x00000010 */ 6823 #define FMC_BTR2_ADDHLD_1 (0x2UL << FMC_BTR2_ADDHLD_Pos) /*!< 0x00000020 */ 6824 #define FMC_BTR2_ADDHLD_2 (0x4UL << FMC_BTR2_ADDHLD_Pos) /*!< 0x00000040 */ 6825 #define FMC_BTR2_ADDHLD_3 (0x8UL << FMC_BTR2_ADDHLD_Pos) /*!< 0x00000080 */ 6826 #define FMC_BTR2_DATAST_Pos (8U) 6827 #define FMC_BTR2_DATAST_Msk (0xFFUL << FMC_BTR2_DATAST_Pos) /*!< 0x0000FF00 */ 6828 #define FMC_BTR2_DATAST FMC_BTR2_DATAST_Msk /*!<DATAST [3:0] bits (Data-phase duration) */ 6829 #define FMC_BTR2_DATAST_0 (0x01UL << FMC_BTR2_DATAST_Pos) /*!< 0x00000100 */ 6830 #define FMC_BTR2_DATAST_1 (0x02UL << FMC_BTR2_DATAST_Pos) /*!< 0x00000200 */ 6831 #define FMC_BTR2_DATAST_2 (0x04UL << FMC_BTR2_DATAST_Pos) /*!< 0x00000400 */ 6832 #define FMC_BTR2_DATAST_3 (0x08UL << FMC_BTR2_DATAST_Pos) /*!< 0x00000800 */ 6833 #define FMC_BTR2_DATAST_4 (0x10UL << FMC_BTR2_DATAST_Pos) /*!< 0x00001000 */ 6834 #define FMC_BTR2_DATAST_5 (0x20UL << FMC_BTR2_DATAST_Pos) /*!< 0x00002000 */ 6835 #define FMC_BTR2_DATAST_6 (0x40UL << FMC_BTR2_DATAST_Pos) /*!< 0x00004000 */ 6836 #define FMC_BTR2_DATAST_7 (0x80UL << FMC_BTR2_DATAST_Pos) /*!< 0x00008000 */ 6837 #define FMC_BTR2_BUSTURN_Pos (16U) 6838 #define FMC_BTR2_BUSTURN_Msk (0xFUL << FMC_BTR2_BUSTURN_Pos) /*!< 0x000F0000 */ 6839 #define FMC_BTR2_BUSTURN FMC_BTR2_BUSTURN_Msk /*!<BUSTURN[3:0] bits (Bus turnaround phase duration) */ 6840 #define FMC_BTR2_BUSTURN_0 (0x1UL << FMC_BTR2_BUSTURN_Pos) /*!< 0x00010000 */ 6841 #define FMC_BTR2_BUSTURN_1 (0x2UL << FMC_BTR2_BUSTURN_Pos) /*!< 0x00020000 */ 6842 #define FMC_BTR2_BUSTURN_2 (0x4UL << FMC_BTR2_BUSTURN_Pos) /*!< 0x00040000 */ 6843 #define FMC_BTR2_BUSTURN_3 (0x8UL << FMC_BTR2_BUSTURN_Pos) /*!< 0x00080000 */ 6844 #define FMC_BTR2_CLKDIV_Pos (20U) 6845 #define FMC_BTR2_CLKDIV_Msk (0xFUL << FMC_BTR2_CLKDIV_Pos) /*!< 0x00F00000 */ 6846 #define FMC_BTR2_CLKDIV FMC_BTR2_CLKDIV_Msk /*!<CLKDIV[3:0] bits (Clock divide ratio) */ 6847 #define FMC_BTR2_CLKDIV_0 (0x1UL << FMC_BTR2_CLKDIV_Pos) /*!< 0x00100000 */ 6848 #define FMC_BTR2_CLKDIV_1 (0x2UL << FMC_BTR2_CLKDIV_Pos) /*!< 0x00200000 */ 6849 #define FMC_BTR2_CLKDIV_2 (0x4UL << FMC_BTR2_CLKDIV_Pos) /*!< 0x00400000 */ 6850 #define FMC_BTR2_CLKDIV_3 (0x8UL << FMC_BTR2_CLKDIV_Pos) /*!< 0x00800000 */ 6851 #define FMC_BTR2_DATLAT_Pos (24U) 6852 #define FMC_BTR2_DATLAT_Msk (0xFUL << FMC_BTR2_DATLAT_Pos) /*!< 0x0F000000 */ 6853 #define FMC_BTR2_DATLAT FMC_BTR2_DATLAT_Msk /*!<DATLA[3:0] bits (Data latency) */ 6854 #define FMC_BTR2_DATLAT_0 (0x1UL << FMC_BTR2_DATLAT_Pos) /*!< 0x01000000 */ 6855 #define FMC_BTR2_DATLAT_1 (0x2UL << FMC_BTR2_DATLAT_Pos) /*!< 0x02000000 */ 6856 #define FMC_BTR2_DATLAT_2 (0x4UL << FMC_BTR2_DATLAT_Pos) /*!< 0x04000000 */ 6857 #define FMC_BTR2_DATLAT_3 (0x8UL << FMC_BTR2_DATLAT_Pos) /*!< 0x08000000 */ 6858 #define FMC_BTR2_ACCMOD_Pos (28U) 6859 #define FMC_BTR2_ACCMOD_Msk (0x3UL << FMC_BTR2_ACCMOD_Pos) /*!< 0x30000000 */ 6860 #define FMC_BTR2_ACCMOD FMC_BTR2_ACCMOD_Msk /*!<ACCMOD[1:0] bits (Access mode) */ 6861 #define FMC_BTR2_ACCMOD_0 (0x1UL << FMC_BTR2_ACCMOD_Pos) /*!< 0x10000000 */ 6862 #define FMC_BTR2_ACCMOD_1 (0x2UL << FMC_BTR2_ACCMOD_Pos) /*!< 0x20000000 */ 6863 6864 /******************* Bit definition for FMC_BTR3 register *******************/ 6865 #define FMC_BTR3_ADDSET_Pos (0U) 6866 #define FMC_BTR3_ADDSET_Msk (0xFUL << FMC_BTR3_ADDSET_Pos) /*!< 0x0000000F */ 6867 #define FMC_BTR3_ADDSET FMC_BTR3_ADDSET_Msk /*!<ADDSET[3:0] bits (Address setup phase duration) */ 6868 #define FMC_BTR3_ADDSET_0 (0x1UL << FMC_BTR3_ADDSET_Pos) /*!< 0x00000001 */ 6869 #define FMC_BTR3_ADDSET_1 (0x2UL << FMC_BTR3_ADDSET_Pos) /*!< 0x00000002 */ 6870 #define FMC_BTR3_ADDSET_2 (0x4UL << FMC_BTR3_ADDSET_Pos) /*!< 0x00000004 */ 6871 #define FMC_BTR3_ADDSET_3 (0x8UL << FMC_BTR3_ADDSET_Pos) /*!< 0x00000008 */ 6872 #define FMC_BTR3_ADDHLD_Pos (4U) 6873 #define FMC_BTR3_ADDHLD_Msk (0xFUL << FMC_BTR3_ADDHLD_Pos) /*!< 0x000000F0 */ 6874 #define FMC_BTR3_ADDHLD FMC_BTR3_ADDHLD_Msk /*!<ADDHLD[3:0] bits (Address-hold phase duration) */ 6875 #define FMC_BTR3_ADDHLD_0 (0x1UL << FMC_BTR3_ADDHLD_Pos) /*!< 0x00000010 */ 6876 #define FMC_BTR3_ADDHLD_1 (0x2UL << FMC_BTR3_ADDHLD_Pos) /*!< 0x00000020 */ 6877 #define FMC_BTR3_ADDHLD_2 (0x4UL << FMC_BTR3_ADDHLD_Pos) /*!< 0x00000040 */ 6878 #define FMC_BTR3_ADDHLD_3 (0x8UL << FMC_BTR3_ADDHLD_Pos) /*!< 0x00000080 */ 6879 #define FMC_BTR3_DATAST_Pos (8U) 6880 #define FMC_BTR3_DATAST_Msk (0xFFUL << FMC_BTR3_DATAST_Pos) /*!< 0x0000FF00 */ 6881 #define FMC_BTR3_DATAST FMC_BTR3_DATAST_Msk /*!<DATAST [3:0] bits (Data-phase duration) */ 6882 #define FMC_BTR3_DATAST_0 (0x01UL << FMC_BTR3_DATAST_Pos) /*!< 0x00000100 */ 6883 #define FMC_BTR3_DATAST_1 (0x02UL << FMC_BTR3_DATAST_Pos) /*!< 0x00000200 */ 6884 #define FMC_BTR3_DATAST_2 (0x04UL << FMC_BTR3_DATAST_Pos) /*!< 0x00000400 */ 6885 #define FMC_BTR3_DATAST_3 (0x08UL << FMC_BTR3_DATAST_Pos) /*!< 0x00000800 */ 6886 #define FMC_BTR3_DATAST_4 (0x10UL << FMC_BTR3_DATAST_Pos) /*!< 0x00001000 */ 6887 #define FMC_BTR3_DATAST_5 (0x20UL << FMC_BTR3_DATAST_Pos) /*!< 0x00002000 */ 6888 #define FMC_BTR3_DATAST_6 (0x40UL << FMC_BTR3_DATAST_Pos) /*!< 0x00004000 */ 6889 #define FMC_BTR3_DATAST_7 (0x80UL << FMC_BTR3_DATAST_Pos) /*!< 0x00008000 */ 6890 #define FMC_BTR3_BUSTURN_Pos (16U) 6891 #define FMC_BTR3_BUSTURN_Msk (0xFUL << FMC_BTR3_BUSTURN_Pos) /*!< 0x000F0000 */ 6892 #define FMC_BTR3_BUSTURN FMC_BTR3_BUSTURN_Msk /*!<BUSTURN[3:0] bits (Bus turnaround phase duration) */ 6893 #define FMC_BTR3_BUSTURN_0 (0x1UL << FMC_BTR3_BUSTURN_Pos) /*!< 0x00010000 */ 6894 #define FMC_BTR3_BUSTURN_1 (0x2UL << FMC_BTR3_BUSTURN_Pos) /*!< 0x00020000 */ 6895 #define FMC_BTR3_BUSTURN_2 (0x4UL << FMC_BTR3_BUSTURN_Pos) /*!< 0x00040000 */ 6896 #define FMC_BTR3_BUSTURN_3 (0x8UL << FMC_BTR3_BUSTURN_Pos) /*!< 0x00080000 */ 6897 #define FMC_BTR3_CLKDIV_Pos (20U) 6898 #define FMC_BTR3_CLKDIV_Msk (0xFUL << FMC_BTR3_CLKDIV_Pos) /*!< 0x00F00000 */ 6899 #define FMC_BTR3_CLKDIV FMC_BTR3_CLKDIV_Msk /*!<CLKDIV[3:0] bits (Clock divide ratio) */ 6900 #define FMC_BTR3_CLKDIV_0 (0x1UL << FMC_BTR3_CLKDIV_Pos) /*!< 0x00100000 */ 6901 #define FMC_BTR3_CLKDIV_1 (0x2UL << FMC_BTR3_CLKDIV_Pos) /*!< 0x00200000 */ 6902 #define FMC_BTR3_CLKDIV_2 (0x4UL << FMC_BTR3_CLKDIV_Pos) /*!< 0x00400000 */ 6903 #define FMC_BTR3_CLKDIV_3 (0x8UL << FMC_BTR3_CLKDIV_Pos) /*!< 0x00800000 */ 6904 #define FMC_BTR3_DATLAT_Pos (24U) 6905 #define FMC_BTR3_DATLAT_Msk (0xFUL << FMC_BTR3_DATLAT_Pos) /*!< 0x0F000000 */ 6906 #define FMC_BTR3_DATLAT FMC_BTR3_DATLAT_Msk /*!<DATLA[3:0] bits (Data latency) */ 6907 #define FMC_BTR3_DATLAT_0 (0x1UL << FMC_BTR3_DATLAT_Pos) /*!< 0x01000000 */ 6908 #define FMC_BTR3_DATLAT_1 (0x2UL << FMC_BTR3_DATLAT_Pos) /*!< 0x02000000 */ 6909 #define FMC_BTR3_DATLAT_2 (0x4UL << FMC_BTR3_DATLAT_Pos) /*!< 0x04000000 */ 6910 #define FMC_BTR3_DATLAT_3 (0x8UL << FMC_BTR3_DATLAT_Pos) /*!< 0x08000000 */ 6911 #define FMC_BTR3_ACCMOD_Pos (28U) 6912 #define FMC_BTR3_ACCMOD_Msk (0x3UL << FMC_BTR3_ACCMOD_Pos) /*!< 0x30000000 */ 6913 #define FMC_BTR3_ACCMOD FMC_BTR3_ACCMOD_Msk /*!<ACCMOD[1:0] bits (Access mode) */ 6914 #define FMC_BTR3_ACCMOD_0 (0x1UL << FMC_BTR3_ACCMOD_Pos) /*!< 0x10000000 */ 6915 #define FMC_BTR3_ACCMOD_1 (0x2UL << FMC_BTR3_ACCMOD_Pos) /*!< 0x20000000 */ 6916 6917 /****************** Bit definition for FMC_BTR4 register *******************/ 6918 #define FMC_BTR4_ADDSET_Pos (0U) 6919 #define FMC_BTR4_ADDSET_Msk (0xFUL << FMC_BTR4_ADDSET_Pos) /*!< 0x0000000F */ 6920 #define FMC_BTR4_ADDSET FMC_BTR4_ADDSET_Msk /*!<ADDSET[3:0] bits (Address setup phase duration) */ 6921 #define FMC_BTR4_ADDSET_0 (0x1UL << FMC_BTR4_ADDSET_Pos) /*!< 0x00000001 */ 6922 #define FMC_BTR4_ADDSET_1 (0x2UL << FMC_BTR4_ADDSET_Pos) /*!< 0x00000002 */ 6923 #define FMC_BTR4_ADDSET_2 (0x4UL << FMC_BTR4_ADDSET_Pos) /*!< 0x00000004 */ 6924 #define FMC_BTR4_ADDSET_3 (0x8UL << FMC_BTR4_ADDSET_Pos) /*!< 0x00000008 */ 6925 #define FMC_BTR4_ADDHLD_Pos (4U) 6926 #define FMC_BTR4_ADDHLD_Msk (0xFUL << FMC_BTR4_ADDHLD_Pos) /*!< 0x000000F0 */ 6927 #define FMC_BTR4_ADDHLD FMC_BTR4_ADDHLD_Msk /*!<ADDHLD[3:0] bits (Address-hold phase duration) */ 6928 #define FMC_BTR4_ADDHLD_0 (0x1UL << FMC_BTR4_ADDHLD_Pos) /*!< 0x00000010 */ 6929 #define FMC_BTR4_ADDHLD_1 (0x2UL << FMC_BTR4_ADDHLD_Pos) /*!< 0x00000020 */ 6930 #define FMC_BTR4_ADDHLD_2 (0x4UL << FMC_BTR4_ADDHLD_Pos) /*!< 0x00000040 */ 6931 #define FMC_BTR4_ADDHLD_3 (0x8UL << FMC_BTR4_ADDHLD_Pos) /*!< 0x00000080 */ 6932 #define FMC_BTR4_DATAST_Pos (8U) 6933 #define FMC_BTR4_DATAST_Msk (0xFFUL << FMC_BTR4_DATAST_Pos) /*!< 0x0000FF00 */ 6934 #define FMC_BTR4_DATAST FMC_BTR4_DATAST_Msk /*!<DATAST [3:0] bits (Data-phase duration) */ 6935 #define FMC_BTR4_DATAST_0 (0x01UL << FMC_BTR4_DATAST_Pos) /*!< 0x00000100 */ 6936 #define FMC_BTR4_DATAST_1 (0x02UL << FMC_BTR4_DATAST_Pos) /*!< 0x00000200 */ 6937 #define FMC_BTR4_DATAST_2 (0x04UL << FMC_BTR4_DATAST_Pos) /*!< 0x00000400 */ 6938 #define FMC_BTR4_DATAST_3 (0x08UL << FMC_BTR4_DATAST_Pos) /*!< 0x00000800 */ 6939 #define FMC_BTR4_DATAST_4 (0x10UL << FMC_BTR4_DATAST_Pos) /*!< 0x00001000 */ 6940 #define FMC_BTR4_DATAST_5 (0x20UL << FMC_BTR4_DATAST_Pos) /*!< 0x00002000 */ 6941 #define FMC_BTR4_DATAST_6 (0x40UL << FMC_BTR4_DATAST_Pos) /*!< 0x00004000 */ 6942 #define FMC_BTR4_DATAST_7 (0x80UL << FMC_BTR4_DATAST_Pos) /*!< 0x00008000 */ 6943 #define FMC_BTR4_BUSTURN_Pos (16U) 6944 #define FMC_BTR4_BUSTURN_Msk (0xFUL << FMC_BTR4_BUSTURN_Pos) /*!< 0x000F0000 */ 6945 #define FMC_BTR4_BUSTURN FMC_BTR4_BUSTURN_Msk /*!<BUSTURN[3:0] bits (Bus turnaround phase duration) */ 6946 #define FMC_BTR4_BUSTURN_0 (0x1UL << FMC_BTR4_BUSTURN_Pos) /*!< 0x00010000 */ 6947 #define FMC_BTR4_BUSTURN_1 (0x2UL << FMC_BTR4_BUSTURN_Pos) /*!< 0x00020000 */ 6948 #define FMC_BTR4_BUSTURN_2 (0x4UL << FMC_BTR4_BUSTURN_Pos) /*!< 0x00040000 */ 6949 #define FMC_BTR4_BUSTURN_3 (0x8UL << FMC_BTR4_BUSTURN_Pos) /*!< 0x00080000 */ 6950 #define FMC_BTR4_CLKDIV_Pos (20U) 6951 #define FMC_BTR4_CLKDIV_Msk (0xFUL << FMC_BTR4_CLKDIV_Pos) /*!< 0x00F00000 */ 6952 #define FMC_BTR4_CLKDIV FMC_BTR4_CLKDIV_Msk /*!<CLKDIV[3:0] bits (Clock divide ratio) */ 6953 #define FMC_BTR4_CLKDIV_0 (0x1UL << FMC_BTR4_CLKDIV_Pos) /*!< 0x00100000 */ 6954 #define FMC_BTR4_CLKDIV_1 (0x2UL << FMC_BTR4_CLKDIV_Pos) /*!< 0x00200000 */ 6955 #define FMC_BTR4_CLKDIV_2 (0x4UL << FMC_BTR4_CLKDIV_Pos) /*!< 0x00400000 */ 6956 #define FMC_BTR4_CLKDIV_3 (0x8UL << FMC_BTR4_CLKDIV_Pos) /*!< 0x00800000 */ 6957 #define FMC_BTR4_DATLAT_Pos (24U) 6958 #define FMC_BTR4_DATLAT_Msk (0xFUL << FMC_BTR4_DATLAT_Pos) /*!< 0x0F000000 */ 6959 #define FMC_BTR4_DATLAT FMC_BTR4_DATLAT_Msk /*!<DATLA[3:0] bits (Data latency) */ 6960 #define FMC_BTR4_DATLAT_0 (0x1UL << FMC_BTR4_DATLAT_Pos) /*!< 0x01000000 */ 6961 #define FMC_BTR4_DATLAT_1 (0x2UL << FMC_BTR4_DATLAT_Pos) /*!< 0x02000000 */ 6962 #define FMC_BTR4_DATLAT_2 (0x4UL << FMC_BTR4_DATLAT_Pos) /*!< 0x04000000 */ 6963 #define FMC_BTR4_DATLAT_3 (0x8UL << FMC_BTR4_DATLAT_Pos) /*!< 0x08000000 */ 6964 #define FMC_BTR4_ACCMOD_Pos (28U) 6965 #define FMC_BTR4_ACCMOD_Msk (0x3UL << FMC_BTR4_ACCMOD_Pos) /*!< 0x30000000 */ 6966 #define FMC_BTR4_ACCMOD FMC_BTR4_ACCMOD_Msk /*!<ACCMOD[1:0] bits (Access mode) */ 6967 #define FMC_BTR4_ACCMOD_0 (0x1UL << FMC_BTR4_ACCMOD_Pos) /*!< 0x10000000 */ 6968 #define FMC_BTR4_ACCMOD_1 (0x2UL << FMC_BTR4_ACCMOD_Pos) /*!< 0x20000000 */ 6969 6970 /****************** Bit definition for FMC_BWTR1 register ******************/ 6971 #define FMC_BWTR1_ADDSET_Pos (0U) 6972 #define FMC_BWTR1_ADDSET_Msk (0xFUL << FMC_BWTR1_ADDSET_Pos) /*!< 0x0000000F */ 6973 #define FMC_BWTR1_ADDSET FMC_BWTR1_ADDSET_Msk /*!<ADDSET[3:0] bits (Address setup phase duration) */ 6974 #define FMC_BWTR1_ADDSET_0 (0x1UL << FMC_BWTR1_ADDSET_Pos) /*!< 0x00000001 */ 6975 #define FMC_BWTR1_ADDSET_1 (0x2UL << FMC_BWTR1_ADDSET_Pos) /*!< 0x00000002 */ 6976 #define FMC_BWTR1_ADDSET_2 (0x4UL << FMC_BWTR1_ADDSET_Pos) /*!< 0x00000004 */ 6977 #define FMC_BWTR1_ADDSET_3 (0x8UL << FMC_BWTR1_ADDSET_Pos) /*!< 0x00000008 */ 6978 #define FMC_BWTR1_ADDHLD_Pos (4U) 6979 #define FMC_BWTR1_ADDHLD_Msk (0xFUL << FMC_BWTR1_ADDHLD_Pos) /*!< 0x000000F0 */ 6980 #define FMC_BWTR1_ADDHLD FMC_BWTR1_ADDHLD_Msk /*!<ADDHLD[3:0] bits (Address-hold phase duration) */ 6981 #define FMC_BWTR1_ADDHLD_0 (0x1UL << FMC_BWTR1_ADDHLD_Pos) /*!< 0x00000010 */ 6982 #define FMC_BWTR1_ADDHLD_1 (0x2UL << FMC_BWTR1_ADDHLD_Pos) /*!< 0x00000020 */ 6983 #define FMC_BWTR1_ADDHLD_2 (0x4UL << FMC_BWTR1_ADDHLD_Pos) /*!< 0x00000040 */ 6984 #define FMC_BWTR1_ADDHLD_3 (0x8UL << FMC_BWTR1_ADDHLD_Pos) /*!< 0x00000080 */ 6985 #define FMC_BWTR1_DATAST_Pos (8U) 6986 #define FMC_BWTR1_DATAST_Msk (0xFFUL << FMC_BWTR1_DATAST_Pos) /*!< 0x0000FF00 */ 6987 #define FMC_BWTR1_DATAST FMC_BWTR1_DATAST_Msk /*!<DATAST [3:0] bits (Data-phase duration) */ 6988 #define FMC_BWTR1_DATAST_0 (0x01UL << FMC_BWTR1_DATAST_Pos) /*!< 0x00000100 */ 6989 #define FMC_BWTR1_DATAST_1 (0x02UL << FMC_BWTR1_DATAST_Pos) /*!< 0x00000200 */ 6990 #define FMC_BWTR1_DATAST_2 (0x04UL << FMC_BWTR1_DATAST_Pos) /*!< 0x00000400 */ 6991 #define FMC_BWTR1_DATAST_3 (0x08UL << FMC_BWTR1_DATAST_Pos) /*!< 0x00000800 */ 6992 #define FMC_BWTR1_DATAST_4 (0x10UL << FMC_BWTR1_DATAST_Pos) /*!< 0x00001000 */ 6993 #define FMC_BWTR1_DATAST_5 (0x20UL << FMC_BWTR1_DATAST_Pos) /*!< 0x00002000 */ 6994 #define FMC_BWTR1_DATAST_6 (0x40UL << FMC_BWTR1_DATAST_Pos) /*!< 0x00004000 */ 6995 #define FMC_BWTR1_DATAST_7 (0x80UL << FMC_BWTR1_DATAST_Pos) /*!< 0x00008000 */ 6996 #define FMC_BWTR1_BUSTURN_Pos (16U) 6997 #define FMC_BWTR1_BUSTURN_Msk (0xFUL << FMC_BWTR1_BUSTURN_Pos) /*!< 0x000F0000 */ 6998 #define FMC_BWTR1_BUSTURN FMC_BWTR1_BUSTURN_Msk /*!<BUSTURN[3:0] bits (Bus turnaround phase duration) */ 6999 #define FMC_BWTR1_BUSTURN_0 (0x1UL << FMC_BWTR1_BUSTURN_Pos) /*!< 0x00010000 */ 7000 #define FMC_BWTR1_BUSTURN_1 (0x2UL << FMC_BWTR1_BUSTURN_Pos) /*!< 0x00020000 */ 7001 #define FMC_BWTR1_BUSTURN_2 (0x4UL << FMC_BWTR1_BUSTURN_Pos) /*!< 0x00040000 */ 7002 #define FMC_BWTR1_BUSTURN_3 (0x8UL << FMC_BWTR1_BUSTURN_Pos) /*!< 0x00080000 */ 7003 #define FMC_BWTR1_ACCMOD_Pos (28U) 7004 #define FMC_BWTR1_ACCMOD_Msk (0x3UL << FMC_BWTR1_ACCMOD_Pos) /*!< 0x30000000 */ 7005 #define FMC_BWTR1_ACCMOD FMC_BWTR1_ACCMOD_Msk /*!<ACCMOD[1:0] bits (Access mode) */ 7006 #define FMC_BWTR1_ACCMOD_0 (0x1UL << FMC_BWTR1_ACCMOD_Pos) /*!< 0x10000000 */ 7007 #define FMC_BWTR1_ACCMOD_1 (0x2UL << FMC_BWTR1_ACCMOD_Pos) /*!< 0x20000000 */ 7008 7009 /****************** Bit definition for FMC_BWTR2 register ******************/ 7010 #define FMC_BWTR2_ADDSET_Pos (0U) 7011 #define FMC_BWTR2_ADDSET_Msk (0xFUL << FMC_BWTR2_ADDSET_Pos) /*!< 0x0000000F */ 7012 #define FMC_BWTR2_ADDSET FMC_BWTR2_ADDSET_Msk /*!<ADDSET[3:0] bits (Address setup phase duration) */ 7013 #define FMC_BWTR2_ADDSET_0 (0x1UL << FMC_BWTR2_ADDSET_Pos) /*!< 0x00000001 */ 7014 #define FMC_BWTR2_ADDSET_1 (0x2UL << FMC_BWTR2_ADDSET_Pos) /*!< 0x00000002 */ 7015 #define FMC_BWTR2_ADDSET_2 (0x4UL << FMC_BWTR2_ADDSET_Pos) /*!< 0x00000004 */ 7016 #define FMC_BWTR2_ADDSET_3 (0x8UL << FMC_BWTR2_ADDSET_Pos) /*!< 0x00000008 */ 7017 #define FMC_BWTR2_ADDHLD_Pos (4U) 7018 #define FMC_BWTR2_ADDHLD_Msk (0xFUL << FMC_BWTR2_ADDHLD_Pos) /*!< 0x000000F0 */ 7019 #define FMC_BWTR2_ADDHLD FMC_BWTR2_ADDHLD_Msk /*!<ADDHLD[3:0] bits (Address-hold phase duration) */ 7020 #define FMC_BWTR2_ADDHLD_0 (0x1UL << FMC_BWTR2_ADDHLD_Pos) /*!< 0x00000010 */ 7021 #define FMC_BWTR2_ADDHLD_1 (0x2UL << FMC_BWTR2_ADDHLD_Pos) /*!< 0x00000020 */ 7022 #define FMC_BWTR2_ADDHLD_2 (0x4UL << FMC_BWTR2_ADDHLD_Pos) /*!< 0x00000040 */ 7023 #define FMC_BWTR2_ADDHLD_3 (0x8UL << FMC_BWTR2_ADDHLD_Pos) /*!< 0x00000080 */ 7024 #define FMC_BWTR2_DATAST_Pos (8U) 7025 #define FMC_BWTR2_DATAST_Msk (0xFFUL << FMC_BWTR2_DATAST_Pos) /*!< 0x0000FF00 */ 7026 #define FMC_BWTR2_DATAST FMC_BWTR2_DATAST_Msk /*!<DATAST [3:0] bits (Data-phase duration) */ 7027 #define FMC_BWTR2_DATAST_0 (0x01UL << FMC_BWTR2_DATAST_Pos) /*!< 0x00000100 */ 7028 #define FMC_BWTR2_DATAST_1 (0x02UL << FMC_BWTR2_DATAST_Pos) /*!< 0x00000200 */ 7029 #define FMC_BWTR2_DATAST_2 (0x04UL << FMC_BWTR2_DATAST_Pos) /*!< 0x00000400 */ 7030 #define FMC_BWTR2_DATAST_3 (0x08UL << FMC_BWTR2_DATAST_Pos) /*!< 0x00000800 */ 7031 #define FMC_BWTR2_DATAST_4 (0x10UL << FMC_BWTR2_DATAST_Pos) /*!< 0x00001000 */ 7032 #define FMC_BWTR2_DATAST_5 (0x20UL << FMC_BWTR2_DATAST_Pos) /*!< 0x00002000 */ 7033 #define FMC_BWTR2_DATAST_6 (0x40UL << FMC_BWTR2_DATAST_Pos) /*!< 0x00004000 */ 7034 #define FMC_BWTR2_DATAST_7 (0x80UL << FMC_BWTR2_DATAST_Pos) /*!< 0x00008000 */ 7035 #define FMC_BWTR2_BUSTURN_Pos (16U) 7036 #define FMC_BWTR2_BUSTURN_Msk (0xFUL << FMC_BWTR2_BUSTURN_Pos) /*!< 0x000F0000 */ 7037 #define FMC_BWTR2_BUSTURN FMC_BWTR2_BUSTURN_Msk /*!<BUSTURN[3:0] bits (Bus turnaround phase duration) */ 7038 #define FMC_BWTR2_BUSTURN_0 (0x1UL << FMC_BWTR2_BUSTURN_Pos) /*!< 0x00010000 */ 7039 #define FMC_BWTR2_BUSTURN_1 (0x2UL << FMC_BWTR2_BUSTURN_Pos) /*!< 0x00020000 */ 7040 #define FMC_BWTR2_BUSTURN_2 (0x4UL << FMC_BWTR2_BUSTURN_Pos) /*!< 0x00040000 */ 7041 #define FMC_BWTR2_BUSTURN_3 (0x8UL << FMC_BWTR2_BUSTURN_Pos) /*!< 0x00080000 */ 7042 #define FMC_BWTR2_ACCMOD_Pos (28U) 7043 #define FMC_BWTR2_ACCMOD_Msk (0x3UL << FMC_BWTR2_ACCMOD_Pos) /*!< 0x30000000 */ 7044 #define FMC_BWTR2_ACCMOD FMC_BWTR2_ACCMOD_Msk /*!<ACCMOD[1:0] bits (Access mode) */ 7045 #define FMC_BWTR2_ACCMOD_0 (0x1UL << FMC_BWTR2_ACCMOD_Pos) /*!< 0x10000000 */ 7046 #define FMC_BWTR2_ACCMOD_1 (0x2UL << FMC_BWTR2_ACCMOD_Pos) /*!< 0x20000000 */ 7047 7048 /****************** Bit definition for FMC_BWTR3 register ******************/ 7049 #define FMC_BWTR3_ADDSET_Pos (0U) 7050 #define FMC_BWTR3_ADDSET_Msk (0xFUL << FMC_BWTR3_ADDSET_Pos) /*!< 0x0000000F */ 7051 #define FMC_BWTR3_ADDSET FMC_BWTR3_ADDSET_Msk /*!<ADDSET[3:0] bits (Address setup phase duration) */ 7052 #define FMC_BWTR3_ADDSET_0 (0x1UL << FMC_BWTR3_ADDSET_Pos) /*!< 0x00000001 */ 7053 #define FMC_BWTR3_ADDSET_1 (0x2UL << FMC_BWTR3_ADDSET_Pos) /*!< 0x00000002 */ 7054 #define FMC_BWTR3_ADDSET_2 (0x4UL << FMC_BWTR3_ADDSET_Pos) /*!< 0x00000004 */ 7055 #define FMC_BWTR3_ADDSET_3 (0x8UL << FMC_BWTR3_ADDSET_Pos) /*!< 0x00000008 */ 7056 #define FMC_BWTR3_ADDHLD_Pos (4U) 7057 #define FMC_BWTR3_ADDHLD_Msk (0xFUL << FMC_BWTR3_ADDHLD_Pos) /*!< 0x000000F0 */ 7058 #define FMC_BWTR3_ADDHLD FMC_BWTR3_ADDHLD_Msk /*!<ADDHLD[3:0] bits (Address-hold phase duration) */ 7059 #define FMC_BWTR3_ADDHLD_0 (0x1UL << FMC_BWTR3_ADDHLD_Pos) /*!< 0x00000010 */ 7060 #define FMC_BWTR3_ADDHLD_1 (0x2UL << FMC_BWTR3_ADDHLD_Pos) /*!< 0x00000020 */ 7061 #define FMC_BWTR3_ADDHLD_2 (0x4UL << FMC_BWTR3_ADDHLD_Pos) /*!< 0x00000040 */ 7062 #define FMC_BWTR3_ADDHLD_3 (0x8UL << FMC_BWTR3_ADDHLD_Pos) /*!< 0x00000080 */ 7063 #define FMC_BWTR3_DATAST_Pos (8U) 7064 #define FMC_BWTR3_DATAST_Msk (0xFFUL << FMC_BWTR3_DATAST_Pos) /*!< 0x0000FF00 */ 7065 #define FMC_BWTR3_DATAST FMC_BWTR3_DATAST_Msk /*!<DATAST [3:0] bits (Data-phase duration) */ 7066 #define FMC_BWTR3_DATAST_0 (0x01UL << FMC_BWTR3_DATAST_Pos) /*!< 0x00000100 */ 7067 #define FMC_BWTR3_DATAST_1 (0x02UL << FMC_BWTR3_DATAST_Pos) /*!< 0x00000200 */ 7068 #define FMC_BWTR3_DATAST_2 (0x04UL << FMC_BWTR3_DATAST_Pos) /*!< 0x00000400 */ 7069 #define FMC_BWTR3_DATAST_3 (0x08UL << FMC_BWTR3_DATAST_Pos) /*!< 0x00000800 */ 7070 #define FMC_BWTR3_DATAST_4 (0x10UL << FMC_BWTR3_DATAST_Pos) /*!< 0x00001000 */ 7071 #define FMC_BWTR3_DATAST_5 (0x20UL << FMC_BWTR3_DATAST_Pos) /*!< 0x00002000 */ 7072 #define FMC_BWTR3_DATAST_6 (0x40UL << FMC_BWTR3_DATAST_Pos) /*!< 0x00004000 */ 7073 #define FMC_BWTR3_DATAST_7 (0x80UL << FMC_BWTR3_DATAST_Pos) /*!< 0x00008000 */ 7074 #define FMC_BWTR3_BUSTURN_Pos (16U) 7075 #define FMC_BWTR3_BUSTURN_Msk (0xFUL << FMC_BWTR3_BUSTURN_Pos) /*!< 0x000F0000 */ 7076 #define FMC_BWTR3_BUSTURN FMC_BWTR3_BUSTURN_Msk /*!<BUSTURN[3:0] bits (Bus turnaround phase duration) */ 7077 #define FMC_BWTR3_BUSTURN_0 (0x1UL << FMC_BWTR3_BUSTURN_Pos) /*!< 0x00010000 */ 7078 #define FMC_BWTR3_BUSTURN_1 (0x2UL << FMC_BWTR3_BUSTURN_Pos) /*!< 0x00020000 */ 7079 #define FMC_BWTR3_BUSTURN_2 (0x4UL << FMC_BWTR3_BUSTURN_Pos) /*!< 0x00040000 */ 7080 #define FMC_BWTR3_BUSTURN_3 (0x8UL << FMC_BWTR3_BUSTURN_Pos) /*!< 0x00080000 */ 7081 #define FMC_BWTR3_ACCMOD_Pos (28U) 7082 #define FMC_BWTR3_ACCMOD_Msk (0x3UL << FMC_BWTR3_ACCMOD_Pos) /*!< 0x30000000 */ 7083 #define FMC_BWTR3_ACCMOD FMC_BWTR3_ACCMOD_Msk /*!<ACCMOD[1:0] bits (Access mode) */ 7084 #define FMC_BWTR3_ACCMOD_0 (0x1UL << FMC_BWTR3_ACCMOD_Pos) /*!< 0x10000000 */ 7085 #define FMC_BWTR3_ACCMOD_1 (0x2UL << FMC_BWTR3_ACCMOD_Pos) /*!< 0x20000000 */ 7086 7087 /****************** Bit definition for FMC_BWTR4 register ******************/ 7088 #define FMC_BWTR4_ADDSET_Pos (0U) 7089 #define FMC_BWTR4_ADDSET_Msk (0xFUL << FMC_BWTR4_ADDSET_Pos) /*!< 0x0000000F */ 7090 #define FMC_BWTR4_ADDSET FMC_BWTR4_ADDSET_Msk /*!<ADDSET[3:0] bits (Address setup phase duration) */ 7091 #define FMC_BWTR4_ADDSET_0 (0x1UL << FMC_BWTR4_ADDSET_Pos) /*!< 0x00000001 */ 7092 #define FMC_BWTR4_ADDSET_1 (0x2UL << FMC_BWTR4_ADDSET_Pos) /*!< 0x00000002 */ 7093 #define FMC_BWTR4_ADDSET_2 (0x4UL << FMC_BWTR4_ADDSET_Pos) /*!< 0x00000004 */ 7094 #define FMC_BWTR4_ADDSET_3 (0x8UL << FMC_BWTR4_ADDSET_Pos) /*!< 0x00000008 */ 7095 #define FMC_BWTR4_ADDHLD_Pos (4U) 7096 #define FMC_BWTR4_ADDHLD_Msk (0xFUL << FMC_BWTR4_ADDHLD_Pos) /*!< 0x000000F0 */ 7097 #define FMC_BWTR4_ADDHLD FMC_BWTR4_ADDHLD_Msk /*!<ADDHLD[3:0] bits (Address-hold phase duration) */ 7098 #define FMC_BWTR4_ADDHLD_0 (0x1UL << FMC_BWTR4_ADDHLD_Pos) /*!< 0x00000010 */ 7099 #define FMC_BWTR4_ADDHLD_1 (0x2UL << FMC_BWTR4_ADDHLD_Pos) /*!< 0x00000020 */ 7100 #define FMC_BWTR4_ADDHLD_2 (0x4UL << FMC_BWTR4_ADDHLD_Pos) /*!< 0x00000040 */ 7101 #define FMC_BWTR4_ADDHLD_3 (0x8UL << FMC_BWTR4_ADDHLD_Pos) /*!< 0x00000080 */ 7102 #define FMC_BWTR4_DATAST_Pos (8U) 7103 #define FMC_BWTR4_DATAST_Msk (0xFFUL << FMC_BWTR4_DATAST_Pos) /*!< 0x0000FF00 */ 7104 #define FMC_BWTR4_DATAST FMC_BWTR4_DATAST_Msk /*!<DATAST [3:0] bits (Data-phase duration) */ 7105 #define FMC_BWTR4_DATAST_0 (0x01UL << FMC_BWTR4_DATAST_Pos) /*!< 0x00000100 */ 7106 #define FMC_BWTR4_DATAST_1 (0x02UL << FMC_BWTR4_DATAST_Pos) /*!< 0x00000200 */ 7107 #define FMC_BWTR4_DATAST_2 (0x04UL << FMC_BWTR4_DATAST_Pos) /*!< 0x00000400 */ 7108 #define FMC_BWTR4_DATAST_3 (0x08UL << FMC_BWTR4_DATAST_Pos) /*!< 0x00000800 */ 7109 #define FMC_BWTR4_DATAST_4 (0x10UL << FMC_BWTR4_DATAST_Pos) /*!< 0x00001000 */ 7110 #define FMC_BWTR4_DATAST_5 (0x20UL << FMC_BWTR4_DATAST_Pos) /*!< 0x00002000 */ 7111 #define FMC_BWTR4_DATAST_6 (0x40UL << FMC_BWTR4_DATAST_Pos) /*!< 0x00004000 */ 7112 #define FMC_BWTR4_DATAST_7 (0x80UL << FMC_BWTR4_DATAST_Pos) /*!< 0x00008000 */ 7113 #define FMC_BWTR4_BUSTURN_Pos (16U) 7114 #define FMC_BWTR4_BUSTURN_Msk (0xFUL << FMC_BWTR4_BUSTURN_Pos) /*!< 0x000F0000 */ 7115 #define FMC_BWTR4_BUSTURN FMC_BWTR4_BUSTURN_Msk /*!<BUSTURN[3:0] bits (Bus turnaround phase duration) */ 7116 #define FMC_BWTR4_BUSTURN_0 (0x1UL << FMC_BWTR4_BUSTURN_Pos) /*!< 0x00010000 */ 7117 #define FMC_BWTR4_BUSTURN_1 (0x2UL << FMC_BWTR4_BUSTURN_Pos) /*!< 0x00020000 */ 7118 #define FMC_BWTR4_BUSTURN_2 (0x4UL << FMC_BWTR4_BUSTURN_Pos) /*!< 0x00040000 */ 7119 #define FMC_BWTR4_BUSTURN_3 (0x8UL << FMC_BWTR4_BUSTURN_Pos) /*!< 0x00080000 */ 7120 #define FMC_BWTR4_ACCMOD_Pos (28U) 7121 #define FMC_BWTR4_ACCMOD_Msk (0x3UL << FMC_BWTR4_ACCMOD_Pos) /*!< 0x30000000 */ 7122 #define FMC_BWTR4_ACCMOD FMC_BWTR4_ACCMOD_Msk /*!<ACCMOD[1:0] bits (Access mode) */ 7123 #define FMC_BWTR4_ACCMOD_0 (0x1UL << FMC_BWTR4_ACCMOD_Pos) /*!< 0x10000000 */ 7124 #define FMC_BWTR4_ACCMOD_1 (0x2UL << FMC_BWTR4_ACCMOD_Pos) /*!< 0x20000000 */ 7125 7126 /****************** Bit definition for FMC_PCR register *******************/ 7127 #define FMC_PCR_PWAITEN_Pos (1U) 7128 #define FMC_PCR_PWAITEN_Msk (0x1UL << FMC_PCR_PWAITEN_Pos) /*!< 0x00000002 */ 7129 #define FMC_PCR_PWAITEN FMC_PCR_PWAITEN_Msk /*!<Wait feature enable bit */ 7130 #define FMC_PCR_PBKEN_Pos (2U) 7131 #define FMC_PCR_PBKEN_Msk (0x1UL << FMC_PCR_PBKEN_Pos) /*!< 0x00000004 */ 7132 #define FMC_PCR_PBKEN FMC_PCR_PBKEN_Msk /*!<PC Card/NAND Flash memory bank enable bit */ 7133 #define FMC_PCR_PTYP_Pos (3U) 7134 #define FMC_PCR_PTYP_Msk (0x1UL << FMC_PCR_PTYP_Pos) /*!< 0x00000008 */ 7135 #define FMC_PCR_PTYP FMC_PCR_PTYP_Msk /*!<Memory type */ 7136 #define FMC_PCR_PWID_Pos (4U) 7137 #define FMC_PCR_PWID_Msk (0x3UL << FMC_PCR_PWID_Pos) /*!< 0x00000030 */ 7138 #define FMC_PCR_PWID FMC_PCR_PWID_Msk /*!<PWID[1:0] bits (NAND Flash databus width) */ 7139 #define FMC_PCR_PWID_0 (0x1UL << FMC_PCR_PWID_Pos) /*!< 0x00000010 */ 7140 #define FMC_PCR_PWID_1 (0x2UL << FMC_PCR_PWID_Pos) /*!< 0x00000020 */ 7141 #define FMC_PCR_ECCEN_Pos (6U) 7142 #define FMC_PCR_ECCEN_Msk (0x1UL << FMC_PCR_ECCEN_Pos) /*!< 0x00000040 */ 7143 #define FMC_PCR_ECCEN FMC_PCR_ECCEN_Msk /*!<ECC computation logic enable bit */ 7144 #define FMC_PCR_TCLR_Pos (9U) 7145 #define FMC_PCR_TCLR_Msk (0xFUL << FMC_PCR_TCLR_Pos) /*!< 0x00001E00 */ 7146 #define FMC_PCR_TCLR FMC_PCR_TCLR_Msk /*!<TCLR[3:0] bits (CLE to RE delay) */ 7147 #define FMC_PCR_TCLR_0 (0x1UL << FMC_PCR_TCLR_Pos) /*!< 0x00000200 */ 7148 #define FMC_PCR_TCLR_1 (0x2UL << FMC_PCR_TCLR_Pos) /*!< 0x00000400 */ 7149 #define FMC_PCR_TCLR_2 (0x4UL << FMC_PCR_TCLR_Pos) /*!< 0x00000800 */ 7150 #define FMC_PCR_TCLR_3 (0x8UL << FMC_PCR_TCLR_Pos) /*!< 0x00001000 */ 7151 #define FMC_PCR_TAR_Pos (13U) 7152 #define FMC_PCR_TAR_Msk (0xFUL << FMC_PCR_TAR_Pos) /*!< 0x0001E000 */ 7153 #define FMC_PCR_TAR FMC_PCR_TAR_Msk /*!<TAR[3:0] bits (ALE to RE delay) */ 7154 #define FMC_PCR_TAR_0 (0x1UL << FMC_PCR_TAR_Pos) /*!< 0x00002000 */ 7155 #define FMC_PCR_TAR_1 (0x2UL << FMC_PCR_TAR_Pos) /*!< 0x00004000 */ 7156 #define FMC_PCR_TAR_2 (0x4UL << FMC_PCR_TAR_Pos) /*!< 0x00008000 */ 7157 #define FMC_PCR_TAR_3 (0x8UL << FMC_PCR_TAR_Pos) /*!< 0x00010000 */ 7158 #define FMC_PCR_ECCPS_Pos (17U) 7159 #define FMC_PCR_ECCPS_Msk (0x7UL << FMC_PCR_ECCPS_Pos) /*!< 0x000E0000 */ 7160 #define FMC_PCR_ECCPS FMC_PCR_ECCPS_Msk /*!<ECCPS[2:0] bits (ECC page size) */ 7161 #define FMC_PCR_ECCPS_0 (0x1UL << FMC_PCR_ECCPS_Pos) /*!< 0x00020000 */ 7162 #define FMC_PCR_ECCPS_1 (0x2UL << FMC_PCR_ECCPS_Pos) /*!< 0x00040000 */ 7163 #define FMC_PCR_ECCPS_2 (0x4UL << FMC_PCR_ECCPS_Pos) /*!< 0x00080000 */ 7164 7165 /******************* Bit definition for FMC_SR register *******************/ 7166 #define FMC_SR_IRS_Pos (0U) 7167 #define FMC_SR_IRS_Msk (0x1UL << FMC_SR_IRS_Pos) /*!< 0x00000001 */ 7168 #define FMC_SR_IRS FMC_SR_IRS_Msk /*!<Interrupt Rising Edge status */ 7169 #define FMC_SR_ILS_Pos (1U) 7170 #define FMC_SR_ILS_Msk (0x1UL << FMC_SR_ILS_Pos) /*!< 0x00000002 */ 7171 #define FMC_SR_ILS FMC_SR_ILS_Msk /*!<Interrupt Level status */ 7172 #define FMC_SR_IFS_Pos (2U) 7173 #define FMC_SR_IFS_Msk (0x1UL << FMC_SR_IFS_Pos) /*!< 0x00000004 */ 7174 #define FMC_SR_IFS FMC_SR_IFS_Msk /*!<Interrupt Falling Edge status */ 7175 #define FMC_SR_IREN_Pos (3U) 7176 #define FMC_SR_IREN_Msk (0x1UL << FMC_SR_IREN_Pos) /*!< 0x00000008 */ 7177 #define FMC_SR_IREN FMC_SR_IREN_Msk /*!<Interrupt Rising Edge detection Enable bit */ 7178 #define FMC_SR_ILEN_Pos (4U) 7179 #define FMC_SR_ILEN_Msk (0x1UL << FMC_SR_ILEN_Pos) /*!< 0x00000010 */ 7180 #define FMC_SR_ILEN FMC_SR_ILEN_Msk /*!<Interrupt Level detection Enable bit */ 7181 #define FMC_SR_IFEN_Pos (5U) 7182 #define FMC_SR_IFEN_Msk (0x1UL << FMC_SR_IFEN_Pos) /*!< 0x00000020 */ 7183 #define FMC_SR_IFEN FMC_SR_IFEN_Msk /*!<Interrupt Falling Edge detection Enable bit */ 7184 #define FMC_SR_FEMPT_Pos (6U) 7185 #define FMC_SR_FEMPT_Msk (0x1UL << FMC_SR_FEMPT_Pos) /*!< 0x00000040 */ 7186 #define FMC_SR_FEMPT FMC_SR_FEMPT_Msk /*!<FIFO empty */ 7187 7188 /****************** Bit definition for FMC_PMEM register ******************/ 7189 #define FMC_PMEM_MEMSET3_Pos (0U) 7190 #define FMC_PMEM_MEMSET3_Msk (0xFFUL << FMC_PMEM_MEMSET3_Pos) /*!< 0x000000FF */ 7191 #define FMC_PMEM_MEMSET3 FMC_PMEM_MEMSET3_Msk /*!<MEMSET3[7:0] bits (Common memory 3 setup time) */ 7192 #define FMC_PMEM_MEMSET3_0 (0x01UL << FMC_PMEM_MEMSET3_Pos) /*!< 0x00000001 */ 7193 #define FMC_PMEM_MEMSET3_1 (0x02UL << FMC_PMEM_MEMSET3_Pos) /*!< 0x00000002 */ 7194 #define FMC_PMEM_MEMSET3_2 (0x04UL << FMC_PMEM_MEMSET3_Pos) /*!< 0x00000004 */ 7195 #define FMC_PMEM_MEMSET3_3 (0x08UL << FMC_PMEM_MEMSET3_Pos) /*!< 0x00000008 */ 7196 #define FMC_PMEM_MEMSET3_4 (0x10UL << FMC_PMEM_MEMSET3_Pos) /*!< 0x00000010 */ 7197 #define FMC_PMEM_MEMSET3_5 (0x20UL << FMC_PMEM_MEMSET3_Pos) /*!< 0x00000020 */ 7198 #define FMC_PMEM_MEMSET3_6 (0x40UL << FMC_PMEM_MEMSET3_Pos) /*!< 0x00000040 */ 7199 #define FMC_PMEM_MEMSET3_7 (0x80UL << FMC_PMEM_MEMSET3_Pos) /*!< 0x00000080 */ 7200 #define FMC_PMEM_MEMWAIT3_Pos (8U) 7201 #define FMC_PMEM_MEMWAIT3_Msk (0xFFUL << FMC_PMEM_MEMWAIT3_Pos) /*!< 0x0000FF00 */ 7202 #define FMC_PMEM_MEMWAIT3 FMC_PMEM_MEMWAIT3_Msk /*!<MEMWAIT3[7:0] bits (Common memory 3 wait time) */ 7203 #define FMC_PMEM_MEMWAIT3_0 (0x01UL << FMC_PMEM_MEMWAIT3_Pos) /*!< 0x00000100 */ 7204 #define FMC_PMEM_MEMWAIT3_1 (0x02UL << FMC_PMEM_MEMWAIT3_Pos) /*!< 0x00000200 */ 7205 #define FMC_PMEM_MEMWAIT3_2 (0x04UL << FMC_PMEM_MEMWAIT3_Pos) /*!< 0x00000400 */ 7206 #define FMC_PMEM_MEMWAIT3_3 (0x08UL << FMC_PMEM_MEMWAIT3_Pos) /*!< 0x00000800 */ 7207 #define FMC_PMEM_MEMWAIT3_4 (0x10UL << FMC_PMEM_MEMWAIT3_Pos) /*!< 0x00001000 */ 7208 #define FMC_PMEM_MEMWAIT3_5 (0x20UL << FMC_PMEM_MEMWAIT3_Pos) /*!< 0x00002000 */ 7209 #define FMC_PMEM_MEMWAIT3_6 (0x40UL << FMC_PMEM_MEMWAIT3_Pos) /*!< 0x00004000 */ 7210 #define FMC_PMEM_MEMWAIT3_7 (0x80UL << FMC_PMEM_MEMWAIT3_Pos) /*!< 0x00008000 */ 7211 #define FMC_PMEM_MEMHOLD3_Pos (16U) 7212 #define FMC_PMEM_MEMHOLD3_Msk (0xFFUL << FMC_PMEM_MEMHOLD3_Pos) /*!< 0x00FF0000 */ 7213 #define FMC_PMEM_MEMHOLD3 FMC_PMEM_MEMHOLD3_Msk /*!<MEMHOLD3[7:0] bits (Common memory 3 hold time) */ 7214 #define FMC_PMEM_MEMHOLD3_0 (0x01UL << FMC_PMEM_MEMHOLD3_Pos) /*!< 0x00010000 */ 7215 #define FMC_PMEM_MEMHOLD3_1 (0x02UL << FMC_PMEM_MEMHOLD3_Pos) /*!< 0x00020000 */ 7216 #define FMC_PMEM_MEMHOLD3_2 (0x04UL << FMC_PMEM_MEMHOLD3_Pos) /*!< 0x00040000 */ 7217 #define FMC_PMEM_MEMHOLD3_3 (0x08UL << FMC_PMEM_MEMHOLD3_Pos) /*!< 0x00080000 */ 7218 #define FMC_PMEM_MEMHOLD3_4 (0x10UL << FMC_PMEM_MEMHOLD3_Pos) /*!< 0x00100000 */ 7219 #define FMC_PMEM_MEMHOLD3_5 (0x20UL << FMC_PMEM_MEMHOLD3_Pos) /*!< 0x00200000 */ 7220 #define FMC_PMEM_MEMHOLD3_6 (0x40UL << FMC_PMEM_MEMHOLD3_Pos) /*!< 0x00400000 */ 7221 #define FMC_PMEM_MEMHOLD3_7 (0x80UL << FMC_PMEM_MEMHOLD3_Pos) /*!< 0x00800000 */ 7222 #define FMC_PMEM_MEMHIZ3_Pos (24U) 7223 #define FMC_PMEM_MEMHIZ3_Msk (0xFFUL << FMC_PMEM_MEMHIZ3_Pos) /*!< 0xFF000000 */ 7224 #define FMC_PMEM_MEMHIZ3 FMC_PMEM_MEMHIZ3_Msk /*!<MEMHIZ3[7:0] bits (Common memory 3 databus HiZ time) */ 7225 #define FMC_PMEM_MEMHIZ3_0 (0x01UL << FMC_PMEM_MEMHIZ3_Pos) /*!< 0x01000000 */ 7226 #define FMC_PMEM_MEMHIZ3_1 (0x02UL << FMC_PMEM_MEMHIZ3_Pos) /*!< 0x02000000 */ 7227 #define FMC_PMEM_MEMHIZ3_2 (0x04UL << FMC_PMEM_MEMHIZ3_Pos) /*!< 0x04000000 */ 7228 #define FMC_PMEM_MEMHIZ3_3 (0x08UL << FMC_PMEM_MEMHIZ3_Pos) /*!< 0x08000000 */ 7229 #define FMC_PMEM_MEMHIZ3_4 (0x10UL << FMC_PMEM_MEMHIZ3_Pos) /*!< 0x10000000 */ 7230 #define FMC_PMEM_MEMHIZ3_5 (0x20UL << FMC_PMEM_MEMHIZ3_Pos) /*!< 0x20000000 */ 7231 #define FMC_PMEM_MEMHIZ3_6 (0x40UL << FMC_PMEM_MEMHIZ3_Pos) /*!< 0x40000000 */ 7232 #define FMC_PMEM_MEMHIZ3_7 (0x80UL << FMC_PMEM_MEMHIZ3_Pos) /*!< 0x80000000 */ 7233 7234 /****************** Bit definition for FMC_PATT register ******************/ 7235 #define FMC_PATT_ATTSET3_Pos (0U) 7236 #define FMC_PATT_ATTSET3_Msk (0xFFUL << FMC_PATT_ATTSET3_Pos) /*!< 0x000000FF */ 7237 #define FMC_PATT_ATTSET3 FMC_PATT_ATTSET3_Msk /*!<ATTSET3[7:0] bits (Attribute memory 3 setup time) */ 7238 #define FMC_PATT_ATTSET3_0 (0x01UL << FMC_PATT_ATTSET3_Pos) /*!< 0x00000001 */ 7239 #define FMC_PATT_ATTSET3_1 (0x02UL << FMC_PATT_ATTSET3_Pos) /*!< 0x00000002 */ 7240 #define FMC_PATT_ATTSET3_2 (0x04UL << FMC_PATT_ATTSET3_Pos) /*!< 0x00000004 */ 7241 #define FMC_PATT_ATTSET3_3 (0x08UL << FMC_PATT_ATTSET3_Pos) /*!< 0x00000008 */ 7242 #define FMC_PATT_ATTSET3_4 (0x10UL << FMC_PATT_ATTSET3_Pos) /*!< 0x00000010 */ 7243 #define FMC_PATT_ATTSET3_5 (0x20UL << FMC_PATT_ATTSET3_Pos) /*!< 0x00000020 */ 7244 #define FMC_PATT_ATTSET3_6 (0x40UL << FMC_PATT_ATTSET3_Pos) /*!< 0x00000040 */ 7245 #define FMC_PATT_ATTSET3_7 (0x80UL << FMC_PATT_ATTSET3_Pos) /*!< 0x00000080 */ 7246 #define FMC_PATT_ATTWAIT3_Pos (8U) 7247 #define FMC_PATT_ATTWAIT3_Msk (0xFFUL << FMC_PATT_ATTWAIT3_Pos) /*!< 0x0000FF00 */ 7248 #define FMC_PATT_ATTWAIT3 FMC_PATT_ATTWAIT3_Msk /*!<ATTWAIT3[7:0] bits (Attribute memory 3 wait time) */ 7249 #define FMC_PATT_ATTWAIT3_0 (0x01UL << FMC_PATT_ATTWAIT3_Pos) /*!< 0x00000100 */ 7250 #define FMC_PATT_ATTWAIT3_1 (0x02UL << FMC_PATT_ATTWAIT3_Pos) /*!< 0x00000200 */ 7251 #define FMC_PATT_ATTWAIT3_2 (0x04UL << FMC_PATT_ATTWAIT3_Pos) /*!< 0x00000400 */ 7252 #define FMC_PATT_ATTWAIT3_3 (0x08UL << FMC_PATT_ATTWAIT3_Pos) /*!< 0x00000800 */ 7253 #define FMC_PATT_ATTWAIT3_4 (0x10UL << FMC_PATT_ATTWAIT3_Pos) /*!< 0x00001000 */ 7254 #define FMC_PATT_ATTWAIT3_5 (0x20UL << FMC_PATT_ATTWAIT3_Pos) /*!< 0x00002000 */ 7255 #define FMC_PATT_ATTWAIT3_6 (0x40UL << FMC_PATT_ATTWAIT3_Pos) /*!< 0x00004000 */ 7256 #define FMC_PATT_ATTWAIT3_7 (0x80UL << FMC_PATT_ATTWAIT3_Pos) /*!< 0x00008000 */ 7257 #define FMC_PATT_ATTHOLD3_Pos (16U) 7258 #define FMC_PATT_ATTHOLD3_Msk (0xFFUL << FMC_PATT_ATTHOLD3_Pos) /*!< 0x00FF0000 */ 7259 #define FMC_PATT_ATTHOLD3 FMC_PATT_ATTHOLD3_Msk /*!<ATTHOLD3[7:0] bits (Attribute memory 3 hold time) */ 7260 #define FMC_PATT_ATTHOLD3_0 (0x01UL << FMC_PATT_ATTHOLD3_Pos) /*!< 0x00010000 */ 7261 #define FMC_PATT_ATTHOLD3_1 (0x02UL << FMC_PATT_ATTHOLD3_Pos) /*!< 0x00020000 */ 7262 #define FMC_PATT_ATTHOLD3_2 (0x04UL << FMC_PATT_ATTHOLD3_Pos) /*!< 0x00040000 */ 7263 #define FMC_PATT_ATTHOLD3_3 (0x08UL << FMC_PATT_ATTHOLD3_Pos) /*!< 0x00080000 */ 7264 #define FMC_PATT_ATTHOLD3_4 (0x10UL << FMC_PATT_ATTHOLD3_Pos) /*!< 0x00100000 */ 7265 #define FMC_PATT_ATTHOLD3_5 (0x20UL << FMC_PATT_ATTHOLD3_Pos) /*!< 0x00200000 */ 7266 #define FMC_PATT_ATTHOLD3_6 (0x40UL << FMC_PATT_ATTHOLD3_Pos) /*!< 0x00400000 */ 7267 #define FMC_PATT_ATTHOLD3_7 (0x80UL << FMC_PATT_ATTHOLD3_Pos) /*!< 0x00800000 */ 7268 #define FMC_PATT_ATTHIZ3_Pos (24U) 7269 #define FMC_PATT_ATTHIZ3_Msk (0xFFUL << FMC_PATT_ATTHIZ3_Pos) /*!< 0xFF000000 */ 7270 #define FMC_PATT_ATTHIZ3 FMC_PATT_ATTHIZ3_Msk /*!<ATTHIZ3[7:0] bits (Attribute memory 3 databus HiZ time) */ 7271 #define FMC_PATT_ATTHIZ3_0 (0x01UL << FMC_PATT_ATTHIZ3_Pos) /*!< 0x01000000 */ 7272 #define FMC_PATT_ATTHIZ3_1 (0x02UL << FMC_PATT_ATTHIZ3_Pos) /*!< 0x02000000 */ 7273 #define FMC_PATT_ATTHIZ3_2 (0x04UL << FMC_PATT_ATTHIZ3_Pos) /*!< 0x04000000 */ 7274 #define FMC_PATT_ATTHIZ3_3 (0x08UL << FMC_PATT_ATTHIZ3_Pos) /*!< 0x08000000 */ 7275 #define FMC_PATT_ATTHIZ3_4 (0x10UL << FMC_PATT_ATTHIZ3_Pos) /*!< 0x10000000 */ 7276 #define FMC_PATT_ATTHIZ3_5 (0x20UL << FMC_PATT_ATTHIZ3_Pos) /*!< 0x20000000 */ 7277 #define FMC_PATT_ATTHIZ3_6 (0x40UL << FMC_PATT_ATTHIZ3_Pos) /*!< 0x40000000 */ 7278 #define FMC_PATT_ATTHIZ3_7 (0x80UL << FMC_PATT_ATTHIZ3_Pos) /*!< 0x80000000 */ 7279 7280 /****************** Bit definition for FMC_ECCR register ******************/ 7281 #define FMC_ECCR_ECC3_Pos (0U) 7282 #define FMC_ECCR_ECC3_Msk (0xFFFFFFFFUL << FMC_ECCR_ECC3_Pos) /*!< 0xFFFFFFFF */ 7283 #define FMC_ECCR_ECC3 FMC_ECCR_ECC3_Msk /*!<ECC result */ 7284 7285 /****************** Bit definition for FMC_SDCR1 register ******************/ 7286 #define FMC_SDCR1_NC_Pos (0U) 7287 #define FMC_SDCR1_NC_Msk (0x3UL << FMC_SDCR1_NC_Pos) /*!< 0x00000003 */ 7288 #define FMC_SDCR1_NC FMC_SDCR1_NC_Msk /*!<NC[1:0] bits (Number of column bits) */ 7289 #define FMC_SDCR1_NC_0 (0x1UL << FMC_SDCR1_NC_Pos) /*!< 0x00000001 */ 7290 #define FMC_SDCR1_NC_1 (0x2UL << FMC_SDCR1_NC_Pos) /*!< 0x00000002 */ 7291 #define FMC_SDCR1_NR_Pos (2U) 7292 #define FMC_SDCR1_NR_Msk (0x3UL << FMC_SDCR1_NR_Pos) /*!< 0x0000000C */ 7293 #define FMC_SDCR1_NR FMC_SDCR1_NR_Msk /*!<NR[1:0] bits (Number of row bits) */ 7294 #define FMC_SDCR1_NR_0 (0x1UL << FMC_SDCR1_NR_Pos) /*!< 0x00000004 */ 7295 #define FMC_SDCR1_NR_1 (0x2UL << FMC_SDCR1_NR_Pos) /*!< 0x00000008 */ 7296 #define FMC_SDCR1_MWID_Pos (4U) 7297 #define FMC_SDCR1_MWID_Msk (0x3UL << FMC_SDCR1_MWID_Pos) /*!< 0x00000030 */ 7298 #define FMC_SDCR1_MWID FMC_SDCR1_MWID_Msk /*!<NR[1:0] bits (Number of row bits) */ 7299 #define FMC_SDCR1_MWID_0 (0x1UL << FMC_SDCR1_MWID_Pos) /*!< 0x00000010 */ 7300 #define FMC_SDCR1_MWID_1 (0x2UL << FMC_SDCR1_MWID_Pos) /*!< 0x00000020 */ 7301 #define FMC_SDCR1_NB_Pos (6U) 7302 #define FMC_SDCR1_NB_Msk (0x1UL << FMC_SDCR1_NB_Pos) /*!< 0x00000040 */ 7303 #define FMC_SDCR1_NB FMC_SDCR1_NB_Msk /*!<Number of internal bank */ 7304 #define FMC_SDCR1_CAS_Pos (7U) 7305 #define FMC_SDCR1_CAS_Msk (0x3UL << FMC_SDCR1_CAS_Pos) /*!< 0x00000180 */ 7306 #define FMC_SDCR1_CAS FMC_SDCR1_CAS_Msk /*!<CAS[1:0] bits (CAS latency) */ 7307 #define FMC_SDCR1_CAS_0 (0x1UL << FMC_SDCR1_CAS_Pos) /*!< 0x00000080 */ 7308 #define FMC_SDCR1_CAS_1 (0x2UL << FMC_SDCR1_CAS_Pos) /*!< 0x00000100 */ 7309 #define FMC_SDCR1_WP_Pos (9U) 7310 #define FMC_SDCR1_WP_Msk (0x1UL << FMC_SDCR1_WP_Pos) /*!< 0x00000200 */ 7311 #define FMC_SDCR1_WP FMC_SDCR1_WP_Msk /*!<Write protection */ 7312 #define FMC_SDCR1_SDCLK_Pos (10U) 7313 #define FMC_SDCR1_SDCLK_Msk (0x3UL << FMC_SDCR1_SDCLK_Pos) /*!< 0x00000C00 */ 7314 #define FMC_SDCR1_SDCLK FMC_SDCR1_SDCLK_Msk /*!<SDRAM clock configuration */ 7315 #define FMC_SDCR1_SDCLK_0 (0x1UL << FMC_SDCR1_SDCLK_Pos) /*!< 0x00000400 */ 7316 #define FMC_SDCR1_SDCLK_1 (0x2UL << FMC_SDCR1_SDCLK_Pos) /*!< 0x00000800 */ 7317 #define FMC_SDCR1_RBURST_Pos (12U) 7318 #define FMC_SDCR1_RBURST_Msk (0x1UL << FMC_SDCR1_RBURST_Pos) /*!< 0x00001000 */ 7319 #define FMC_SDCR1_RBURST FMC_SDCR1_RBURST_Msk /*!<Read burst */ 7320 #define FMC_SDCR1_RPIPE_Pos (13U) 7321 #define FMC_SDCR1_RPIPE_Msk (0x3UL << FMC_SDCR1_RPIPE_Pos) /*!< 0x00006000 */ 7322 #define FMC_SDCR1_RPIPE FMC_SDCR1_RPIPE_Msk /*!<Write protection */ 7323 #define FMC_SDCR1_RPIPE_0 (0x1UL << FMC_SDCR1_RPIPE_Pos) /*!< 0x00002000 */ 7324 #define FMC_SDCR1_RPIPE_1 (0x2UL << FMC_SDCR1_RPIPE_Pos) /*!< 0x00004000 */ 7325 7326 /****************** Bit definition for FMC_SDCR2 register ******************/ 7327 #define FMC_SDCR2_NC_Pos (0U) 7328 #define FMC_SDCR2_NC_Msk (0x3UL << FMC_SDCR2_NC_Pos) /*!< 0x00000003 */ 7329 #define FMC_SDCR2_NC FMC_SDCR2_NC_Msk /*!<NC[1:0] bits (Number of column bits) */ 7330 #define FMC_SDCR2_NC_0 (0x1UL << FMC_SDCR2_NC_Pos) /*!< 0x00000001 */ 7331 #define FMC_SDCR2_NC_1 (0x2UL << FMC_SDCR2_NC_Pos) /*!< 0x00000002 */ 7332 #define FMC_SDCR2_NR_Pos (2U) 7333 #define FMC_SDCR2_NR_Msk (0x3UL << FMC_SDCR2_NR_Pos) /*!< 0x0000000C */ 7334 #define FMC_SDCR2_NR FMC_SDCR2_NR_Msk /*!<NR[1:0] bits (Number of row bits) */ 7335 #define FMC_SDCR2_NR_0 (0x1UL << FMC_SDCR2_NR_Pos) /*!< 0x00000004 */ 7336 #define FMC_SDCR2_NR_1 (0x2UL << FMC_SDCR2_NR_Pos) /*!< 0x00000008 */ 7337 #define FMC_SDCR2_MWID_Pos (4U) 7338 #define FMC_SDCR2_MWID_Msk (0x3UL << FMC_SDCR2_MWID_Pos) /*!< 0x00000030 */ 7339 #define FMC_SDCR2_MWID FMC_SDCR2_MWID_Msk /*!<NR[1:0] bits (Number of row bits) */ 7340 #define FMC_SDCR2_MWID_0 (0x1UL << FMC_SDCR2_MWID_Pos) /*!< 0x00000010 */ 7341 #define FMC_SDCR2_MWID_1 (0x2UL << FMC_SDCR2_MWID_Pos) /*!< 0x00000020 */ 7342 #define FMC_SDCR2_NB_Pos (6U) 7343 #define FMC_SDCR2_NB_Msk (0x1UL << FMC_SDCR2_NB_Pos) /*!< 0x00000040 */ 7344 #define FMC_SDCR2_NB FMC_SDCR2_NB_Msk /*!<Number of internal bank */ 7345 #define FMC_SDCR2_CAS_Pos (7U) 7346 #define FMC_SDCR2_CAS_Msk (0x3UL << FMC_SDCR2_CAS_Pos) /*!< 0x00000180 */ 7347 #define FMC_SDCR2_CAS FMC_SDCR2_CAS_Msk /*!<CAS[1:0] bits (CAS latency) */ 7348 #define FMC_SDCR2_CAS_0 (0x1UL << FMC_SDCR2_CAS_Pos) /*!< 0x00000080 */ 7349 #define FMC_SDCR2_CAS_1 (0x2UL << FMC_SDCR2_CAS_Pos) /*!< 0x00000100 */ 7350 #define FMC_SDCR2_WP_Pos (9U) 7351 #define FMC_SDCR2_WP_Msk (0x1UL << FMC_SDCR2_WP_Pos) /*!< 0x00000200 */ 7352 #define FMC_SDCR2_WP FMC_SDCR2_WP_Msk /*!<Write protection */ 7353 #define FMC_SDCR2_SDCLK_Pos (10U) 7354 #define FMC_SDCR2_SDCLK_Msk (0x3UL << FMC_SDCR2_SDCLK_Pos) /*!< 0x00000C00 */ 7355 #define FMC_SDCR2_SDCLK FMC_SDCR2_SDCLK_Msk /*!<SDCLK[1:0] (SDRAM clock configuration) */ 7356 #define FMC_SDCR2_SDCLK_0 (0x1UL << FMC_SDCR2_SDCLK_Pos) /*!< 0x00000400 */ 7357 #define FMC_SDCR2_SDCLK_1 (0x2UL << FMC_SDCR2_SDCLK_Pos) /*!< 0x00000800 */ 7358 #define FMC_SDCR2_RBURST_Pos (12U) 7359 #define FMC_SDCR2_RBURST_Msk (0x1UL << FMC_SDCR2_RBURST_Pos) /*!< 0x00001000 */ 7360 #define FMC_SDCR2_RBURST FMC_SDCR2_RBURST_Msk /*!<Read burst */ 7361 #define FMC_SDCR2_RPIPE_Pos (13U) 7362 #define FMC_SDCR2_RPIPE_Msk (0x3UL << FMC_SDCR2_RPIPE_Pos) /*!< 0x00006000 */ 7363 #define FMC_SDCR2_RPIPE FMC_SDCR2_RPIPE_Msk /*!<RPIPE[1:0](Read pipe) */ 7364 #define FMC_SDCR2_RPIPE_0 (0x1UL << FMC_SDCR2_RPIPE_Pos) /*!< 0x00002000 */ 7365 #define FMC_SDCR2_RPIPE_1 (0x2UL << FMC_SDCR2_RPIPE_Pos) /*!< 0x00004000 */ 7366 7367 /****************** Bit definition for FMC_SDTR1 register ******************/ 7368 #define FMC_SDTR1_TMRD_Pos (0U) 7369 #define FMC_SDTR1_TMRD_Msk (0xFUL << FMC_SDTR1_TMRD_Pos) /*!< 0x0000000F */ 7370 #define FMC_SDTR1_TMRD FMC_SDTR1_TMRD_Msk /*!<TMRD[3:0] bits (Load mode register to active) */ 7371 #define FMC_SDTR1_TMRD_0 (0x1UL << FMC_SDTR1_TMRD_Pos) /*!< 0x00000001 */ 7372 #define FMC_SDTR1_TMRD_1 (0x2UL << FMC_SDTR1_TMRD_Pos) /*!< 0x00000002 */ 7373 #define FMC_SDTR1_TMRD_2 (0x4UL << FMC_SDTR1_TMRD_Pos) /*!< 0x00000004 */ 7374 #define FMC_SDTR1_TMRD_3 (0x8UL << FMC_SDTR1_TMRD_Pos) /*!< 0x00000008 */ 7375 #define FMC_SDTR1_TXSR_Pos (4U) 7376 #define FMC_SDTR1_TXSR_Msk (0xFUL << FMC_SDTR1_TXSR_Pos) /*!< 0x000000F0 */ 7377 #define FMC_SDTR1_TXSR FMC_SDTR1_TXSR_Msk /*!<TXSR[3:0] bits (Exit self refresh) */ 7378 #define FMC_SDTR1_TXSR_0 (0x1UL << FMC_SDTR1_TXSR_Pos) /*!< 0x00000010 */ 7379 #define FMC_SDTR1_TXSR_1 (0x2UL << FMC_SDTR1_TXSR_Pos) /*!< 0x00000020 */ 7380 #define FMC_SDTR1_TXSR_2 (0x4UL << FMC_SDTR1_TXSR_Pos) /*!< 0x00000040 */ 7381 #define FMC_SDTR1_TXSR_3 (0x8UL << FMC_SDTR1_TXSR_Pos) /*!< 0x00000080 */ 7382 #define FMC_SDTR1_TRAS_Pos (8U) 7383 #define FMC_SDTR1_TRAS_Msk (0xFUL << FMC_SDTR1_TRAS_Pos) /*!< 0x00000F00 */ 7384 #define FMC_SDTR1_TRAS FMC_SDTR1_TRAS_Msk /*!<TRAS[3:0] bits (Self refresh time) */ 7385 #define FMC_SDTR1_TRAS_0 (0x1UL << FMC_SDTR1_TRAS_Pos) /*!< 0x00000100 */ 7386 #define FMC_SDTR1_TRAS_1 (0x2UL << FMC_SDTR1_TRAS_Pos) /*!< 0x00000200 */ 7387 #define FMC_SDTR1_TRAS_2 (0x4UL << FMC_SDTR1_TRAS_Pos) /*!< 0x00000400 */ 7388 #define FMC_SDTR1_TRAS_3 (0x8UL << FMC_SDTR1_TRAS_Pos) /*!< 0x00000800 */ 7389 #define FMC_SDTR1_TRC_Pos (12U) 7390 #define FMC_SDTR1_TRC_Msk (0xFUL << FMC_SDTR1_TRC_Pos) /*!< 0x0000F000 */ 7391 #define FMC_SDTR1_TRC FMC_SDTR1_TRC_Msk /*!<TRC[2:0] bits (Row cycle delay) */ 7392 #define FMC_SDTR1_TRC_0 (0x1UL << FMC_SDTR1_TRC_Pos) /*!< 0x00001000 */ 7393 #define FMC_SDTR1_TRC_1 (0x2UL << FMC_SDTR1_TRC_Pos) /*!< 0x00002000 */ 7394 #define FMC_SDTR1_TRC_2 (0x4UL << FMC_SDTR1_TRC_Pos) /*!< 0x00004000 */ 7395 #define FMC_SDTR1_TWR_Pos (16U) 7396 #define FMC_SDTR1_TWR_Msk (0xFUL << FMC_SDTR1_TWR_Pos) /*!< 0x000F0000 */ 7397 #define FMC_SDTR1_TWR FMC_SDTR1_TWR_Msk /*!<TRC[2:0] bits (Write recovery delay) */ 7398 #define FMC_SDTR1_TWR_0 (0x1UL << FMC_SDTR1_TWR_Pos) /*!< 0x00010000 */ 7399 #define FMC_SDTR1_TWR_1 (0x2UL << FMC_SDTR1_TWR_Pos) /*!< 0x00020000 */ 7400 #define FMC_SDTR1_TWR_2 (0x4UL << FMC_SDTR1_TWR_Pos) /*!< 0x00040000 */ 7401 #define FMC_SDTR1_TRP_Pos (20U) 7402 #define FMC_SDTR1_TRP_Msk (0xFUL << FMC_SDTR1_TRP_Pos) /*!< 0x00F00000 */ 7403 #define FMC_SDTR1_TRP FMC_SDTR1_TRP_Msk /*!<TRP[2:0] bits (Row precharge delay) */ 7404 #define FMC_SDTR1_TRP_0 (0x1UL << FMC_SDTR1_TRP_Pos) /*!< 0x00100000 */ 7405 #define FMC_SDTR1_TRP_1 (0x2UL << FMC_SDTR1_TRP_Pos) /*!< 0x00200000 */ 7406 #define FMC_SDTR1_TRP_2 (0x4UL << FMC_SDTR1_TRP_Pos) /*!< 0x00400000 */ 7407 #define FMC_SDTR1_TRCD_Pos (24U) 7408 #define FMC_SDTR1_TRCD_Msk (0xFUL << FMC_SDTR1_TRCD_Pos) /*!< 0x0F000000 */ 7409 #define FMC_SDTR1_TRCD FMC_SDTR1_TRCD_Msk /*!<TRP[2:0] bits (Row to column delay) */ 7410 #define FMC_SDTR1_TRCD_0 (0x1UL << FMC_SDTR1_TRCD_Pos) /*!< 0x01000000 */ 7411 #define FMC_SDTR1_TRCD_1 (0x2UL << FMC_SDTR1_TRCD_Pos) /*!< 0x02000000 */ 7412 #define FMC_SDTR1_TRCD_2 (0x4UL << FMC_SDTR1_TRCD_Pos) /*!< 0x04000000 */ 7413 7414 /****************** Bit definition for FMC_SDTR2 register ******************/ 7415 #define FMC_SDTR2_TMRD_Pos (0U) 7416 #define FMC_SDTR2_TMRD_Msk (0xFUL << FMC_SDTR2_TMRD_Pos) /*!< 0x0000000F */ 7417 #define FMC_SDTR2_TMRD FMC_SDTR2_TMRD_Msk /*!<TMRD[3:0] bits (Load mode register to active) */ 7418 #define FMC_SDTR2_TMRD_0 (0x1UL << FMC_SDTR2_TMRD_Pos) /*!< 0x00000001 */ 7419 #define FMC_SDTR2_TMRD_1 (0x2UL << FMC_SDTR2_TMRD_Pos) /*!< 0x00000002 */ 7420 #define FMC_SDTR2_TMRD_2 (0x4UL << FMC_SDTR2_TMRD_Pos) /*!< 0x00000004 */ 7421 #define FMC_SDTR2_TMRD_3 (0x8UL << FMC_SDTR2_TMRD_Pos) /*!< 0x00000008 */ 7422 #define FMC_SDTR2_TXSR_Pos (4U) 7423 #define FMC_SDTR2_TXSR_Msk (0xFUL << FMC_SDTR2_TXSR_Pos) /*!< 0x000000F0 */ 7424 #define FMC_SDTR2_TXSR FMC_SDTR2_TXSR_Msk /*!<TXSR[3:0] bits (Exit self refresh) */ 7425 #define FMC_SDTR2_TXSR_0 (0x1UL << FMC_SDTR2_TXSR_Pos) /*!< 0x00000010 */ 7426 #define FMC_SDTR2_TXSR_1 (0x2UL << FMC_SDTR2_TXSR_Pos) /*!< 0x00000020 */ 7427 #define FMC_SDTR2_TXSR_2 (0x4UL << FMC_SDTR2_TXSR_Pos) /*!< 0x00000040 */ 7428 #define FMC_SDTR2_TXSR_3 (0x8UL << FMC_SDTR2_TXSR_Pos) /*!< 0x00000080 */ 7429 #define FMC_SDTR2_TRAS_Pos (8U) 7430 #define FMC_SDTR2_TRAS_Msk (0xFUL << FMC_SDTR2_TRAS_Pos) /*!< 0x00000F00 */ 7431 #define FMC_SDTR2_TRAS FMC_SDTR2_TRAS_Msk /*!<TRAS[3:0] bits (Self refresh time) */ 7432 #define FMC_SDTR2_TRAS_0 (0x1UL << FMC_SDTR2_TRAS_Pos) /*!< 0x00000100 */ 7433 #define FMC_SDTR2_TRAS_1 (0x2UL << FMC_SDTR2_TRAS_Pos) /*!< 0x00000200 */ 7434 #define FMC_SDTR2_TRAS_2 (0x4UL << FMC_SDTR2_TRAS_Pos) /*!< 0x00000400 */ 7435 #define FMC_SDTR2_TRAS_3 (0x8UL << FMC_SDTR2_TRAS_Pos) /*!< 0x00000800 */ 7436 #define FMC_SDTR2_TRC_Pos (12U) 7437 #define FMC_SDTR2_TRC_Msk (0xFUL << FMC_SDTR2_TRC_Pos) /*!< 0x0000F000 */ 7438 #define FMC_SDTR2_TRC FMC_SDTR2_TRC_Msk /*!<TRC[2:0] bits (Row cycle delay) */ 7439 #define FMC_SDTR2_TRC_0 (0x1UL << FMC_SDTR2_TRC_Pos) /*!< 0x00001000 */ 7440 #define FMC_SDTR2_TRC_1 (0x2UL << FMC_SDTR2_TRC_Pos) /*!< 0x00002000 */ 7441 #define FMC_SDTR2_TRC_2 (0x4UL << FMC_SDTR2_TRC_Pos) /*!< 0x00004000 */ 7442 #define FMC_SDTR2_TWR_Pos (16U) 7443 #define FMC_SDTR2_TWR_Msk (0xFUL << FMC_SDTR2_TWR_Pos) /*!< 0x000F0000 */ 7444 #define FMC_SDTR2_TWR FMC_SDTR2_TWR_Msk /*!<TRC[2:0] bits (Write recovery delay) */ 7445 #define FMC_SDTR2_TWR_0 (0x1UL << FMC_SDTR2_TWR_Pos) /*!< 0x00010000 */ 7446 #define FMC_SDTR2_TWR_1 (0x2UL << FMC_SDTR2_TWR_Pos) /*!< 0x00020000 */ 7447 #define FMC_SDTR2_TWR_2 (0x4UL << FMC_SDTR2_TWR_Pos) /*!< 0x00040000 */ 7448 #define FMC_SDTR2_TRP_Pos (20U) 7449 #define FMC_SDTR2_TRP_Msk (0xFUL << FMC_SDTR2_TRP_Pos) /*!< 0x00F00000 */ 7450 #define FMC_SDTR2_TRP FMC_SDTR2_TRP_Msk /*!<TRP[2:0] bits (Row precharge delay) */ 7451 #define FMC_SDTR2_TRP_0 (0x1UL << FMC_SDTR2_TRP_Pos) /*!< 0x00100000 */ 7452 #define FMC_SDTR2_TRP_1 (0x2UL << FMC_SDTR2_TRP_Pos) /*!< 0x00200000 */ 7453 #define FMC_SDTR2_TRP_2 (0x4UL << FMC_SDTR2_TRP_Pos) /*!< 0x00400000 */ 7454 #define FMC_SDTR2_TRCD_Pos (24U) 7455 #define FMC_SDTR2_TRCD_Msk (0xFUL << FMC_SDTR2_TRCD_Pos) /*!< 0x0F000000 */ 7456 #define FMC_SDTR2_TRCD FMC_SDTR2_TRCD_Msk /*!<TRP[2:0] bits (Row to column delay) */ 7457 #define FMC_SDTR2_TRCD_0 (0x1UL << FMC_SDTR2_TRCD_Pos) /*!< 0x01000000 */ 7458 #define FMC_SDTR2_TRCD_1 (0x2UL << FMC_SDTR2_TRCD_Pos) /*!< 0x02000000 */ 7459 #define FMC_SDTR2_TRCD_2 (0x4UL << FMC_SDTR2_TRCD_Pos) /*!< 0x04000000 */ 7460 7461 /****************** Bit definition for FMC_SDCMR register ******************/ 7462 #define FMC_SDCMR_MODE_Pos (0U) 7463 #define FMC_SDCMR_MODE_Msk (0x7UL << FMC_SDCMR_MODE_Pos) /*!< 0x00000007 */ 7464 #define FMC_SDCMR_MODE FMC_SDCMR_MODE_Msk /*!<MODE[2:0] bits (Command mode) */ 7465 #define FMC_SDCMR_MODE_0 (0x1UL << FMC_SDCMR_MODE_Pos) /*!< 0x00000001 */ 7466 #define FMC_SDCMR_MODE_1 (0x2UL << FMC_SDCMR_MODE_Pos) /*!< 0x00000002 */ 7467 #define FMC_SDCMR_MODE_2 (0x4UL << FMC_SDCMR_MODE_Pos) /*!< 0x00000004 */ 7468 #define FMC_SDCMR_CTB2_Pos (3U) 7469 #define FMC_SDCMR_CTB2_Msk (0x1UL << FMC_SDCMR_CTB2_Pos) /*!< 0x00000008 */ 7470 #define FMC_SDCMR_CTB2 FMC_SDCMR_CTB2_Msk /*!<Command target 2 */ 7471 #define FMC_SDCMR_CTB1_Pos (4U) 7472 #define FMC_SDCMR_CTB1_Msk (0x1UL << FMC_SDCMR_CTB1_Pos) /*!< 0x00000010 */ 7473 #define FMC_SDCMR_CTB1 FMC_SDCMR_CTB1_Msk /*!<Command target 1 */ 7474 #define FMC_SDCMR_NRFS_Pos (5U) 7475 #define FMC_SDCMR_NRFS_Msk (0xFUL << FMC_SDCMR_NRFS_Pos) /*!< 0x000001E0 */ 7476 #define FMC_SDCMR_NRFS FMC_SDCMR_NRFS_Msk /*!<NRFS[3:0] bits (Number of auto-refresh) */ 7477 #define FMC_SDCMR_NRFS_0 (0x1UL << FMC_SDCMR_NRFS_Pos) /*!< 0x00000020 */ 7478 #define FMC_SDCMR_NRFS_1 (0x2UL << FMC_SDCMR_NRFS_Pos) /*!< 0x00000040 */ 7479 #define FMC_SDCMR_NRFS_2 (0x4UL << FMC_SDCMR_NRFS_Pos) /*!< 0x00000080 */ 7480 #define FMC_SDCMR_NRFS_3 (0x8UL << FMC_SDCMR_NRFS_Pos) /*!< 0x00000100 */ 7481 #define FMC_SDCMR_MRD_Pos (9U) 7482 #define FMC_SDCMR_MRD_Msk (0x1FFFUL << FMC_SDCMR_MRD_Pos) /*!< 0x003FFE00 */ 7483 #define FMC_SDCMR_MRD FMC_SDCMR_MRD_Msk /*!<MRD[12:0] bits (Mode register definition) */ 7484 7485 /****************** Bit definition for FMC_SDRTR register ******************/ 7486 #define FMC_SDRTR_CRE_Pos (0U) 7487 #define FMC_SDRTR_CRE_Msk (0x1UL << FMC_SDRTR_CRE_Pos) /*!< 0x00000001 */ 7488 #define FMC_SDRTR_CRE FMC_SDRTR_CRE_Msk /*!<Clear refresh error flag */ 7489 #define FMC_SDRTR_COUNT_Pos (1U) 7490 #define FMC_SDRTR_COUNT_Msk (0x1FFFUL << FMC_SDRTR_COUNT_Pos) /*!< 0x00003FFE */ 7491 #define FMC_SDRTR_COUNT FMC_SDRTR_COUNT_Msk /*!<COUNT[12:0] bits (Refresh timer count) */ 7492 #define FMC_SDRTR_REIE_Pos (14U) 7493 #define FMC_SDRTR_REIE_Msk (0x1UL << FMC_SDRTR_REIE_Pos) /*!< 0x00004000 */ 7494 #define FMC_SDRTR_REIE FMC_SDRTR_REIE_Msk /*!<RES interrupt enable */ 7495 7496 /****************** Bit definition for FMC_SDSR register ******************/ 7497 #define FMC_SDSR_RE_Pos (0U) 7498 #define FMC_SDSR_RE_Msk (0x1UL << FMC_SDSR_RE_Pos) /*!< 0x00000001 */ 7499 #define FMC_SDSR_RE FMC_SDSR_RE_Msk /*!<Refresh error flag */ 7500 #define FMC_SDSR_MODES1_Pos (1U) 7501 #define FMC_SDSR_MODES1_Msk (0x3UL << FMC_SDSR_MODES1_Pos) /*!< 0x00000006 */ 7502 #define FMC_SDSR_MODES1 FMC_SDSR_MODES1_Msk /*!<MODES1[1:0]bits (Status mode for bank 1) */ 7503 #define FMC_SDSR_MODES1_0 (0x1UL << FMC_SDSR_MODES1_Pos) /*!< 0x00000002 */ 7504 #define FMC_SDSR_MODES1_1 (0x2UL << FMC_SDSR_MODES1_Pos) /*!< 0x00000004 */ 7505 #define FMC_SDSR_MODES2_Pos (3U) 7506 #define FMC_SDSR_MODES2_Msk (0x3UL << FMC_SDSR_MODES2_Pos) /*!< 0x00000018 */ 7507 #define FMC_SDSR_MODES2 FMC_SDSR_MODES2_Msk /*!<MODES2[1:0]bits (Status mode for bank 2) */ 7508 #define FMC_SDSR_MODES2_0 (0x1UL << FMC_SDSR_MODES2_Pos) /*!< 0x00000008 */ 7509 #define FMC_SDSR_MODES2_1 (0x2UL << FMC_SDSR_MODES2_Pos) /*!< 0x00000010 */ 7510 #define FMC_SDSR_BUSY_Pos (5U) 7511 #define FMC_SDSR_BUSY_Msk (0x1UL << FMC_SDSR_BUSY_Pos) /*!< 0x00000020 */ 7512 #define FMC_SDSR_BUSY FMC_SDSR_BUSY_Msk /*!<Busy status */ 7513 7514 /******************************************************************************/ 7515 /* */ 7516 /* General Purpose I/O */ 7517 /* */ 7518 /******************************************************************************/ 7519 /****************** Bits definition for GPIO_MODER register *****************/ 7520 #define GPIO_MODER_MODER0_Pos (0U) 7521 #define GPIO_MODER_MODER0_Msk (0x3UL << GPIO_MODER_MODER0_Pos) /*!< 0x00000003 */ 7522 #define GPIO_MODER_MODER0 GPIO_MODER_MODER0_Msk 7523 #define GPIO_MODER_MODER0_0 (0x1UL << GPIO_MODER_MODER0_Pos) /*!< 0x00000001 */ 7524 #define GPIO_MODER_MODER0_1 (0x2UL << GPIO_MODER_MODER0_Pos) /*!< 0x00000002 */ 7525 #define GPIO_MODER_MODER1_Pos (2U) 7526 #define GPIO_MODER_MODER1_Msk (0x3UL << GPIO_MODER_MODER1_Pos) /*!< 0x0000000C */ 7527 #define GPIO_MODER_MODER1 GPIO_MODER_MODER1_Msk 7528 #define GPIO_MODER_MODER1_0 (0x1UL << GPIO_MODER_MODER1_Pos) /*!< 0x00000004 */ 7529 #define GPIO_MODER_MODER1_1 (0x2UL << GPIO_MODER_MODER1_Pos) /*!< 0x00000008 */ 7530 #define GPIO_MODER_MODER2_Pos (4U) 7531 #define GPIO_MODER_MODER2_Msk (0x3UL << GPIO_MODER_MODER2_Pos) /*!< 0x00000030 */ 7532 #define GPIO_MODER_MODER2 GPIO_MODER_MODER2_Msk 7533 #define GPIO_MODER_MODER2_0 (0x1UL << GPIO_MODER_MODER2_Pos) /*!< 0x00000010 */ 7534 #define GPIO_MODER_MODER2_1 (0x2UL << GPIO_MODER_MODER2_Pos) /*!< 0x00000020 */ 7535 #define GPIO_MODER_MODER3_Pos (6U) 7536 #define GPIO_MODER_MODER3_Msk (0x3UL << GPIO_MODER_MODER3_Pos) /*!< 0x000000C0 */ 7537 #define GPIO_MODER_MODER3 GPIO_MODER_MODER3_Msk 7538 #define GPIO_MODER_MODER3_0 (0x1UL << GPIO_MODER_MODER3_Pos) /*!< 0x00000040 */ 7539 #define GPIO_MODER_MODER3_1 (0x2UL << GPIO_MODER_MODER3_Pos) /*!< 0x00000080 */ 7540 #define GPIO_MODER_MODER4_Pos (8U) 7541 #define GPIO_MODER_MODER4_Msk (0x3UL << GPIO_MODER_MODER4_Pos) /*!< 0x00000300 */ 7542 #define GPIO_MODER_MODER4 GPIO_MODER_MODER4_Msk 7543 #define GPIO_MODER_MODER4_0 (0x1UL << GPIO_MODER_MODER4_Pos) /*!< 0x00000100 */ 7544 #define GPIO_MODER_MODER4_1 (0x2UL << GPIO_MODER_MODER4_Pos) /*!< 0x00000200 */ 7545 #define GPIO_MODER_MODER5_Pos (10U) 7546 #define GPIO_MODER_MODER5_Msk (0x3UL << GPIO_MODER_MODER5_Pos) /*!< 0x00000C00 */ 7547 #define GPIO_MODER_MODER5 GPIO_MODER_MODER5_Msk 7548 #define GPIO_MODER_MODER5_0 (0x1UL << GPIO_MODER_MODER5_Pos) /*!< 0x00000400 */ 7549 #define GPIO_MODER_MODER5_1 (0x2UL << GPIO_MODER_MODER5_Pos) /*!< 0x00000800 */ 7550 #define GPIO_MODER_MODER6_Pos (12U) 7551 #define GPIO_MODER_MODER6_Msk (0x3UL << GPIO_MODER_MODER6_Pos) /*!< 0x00003000 */ 7552 #define GPIO_MODER_MODER6 GPIO_MODER_MODER6_Msk 7553 #define GPIO_MODER_MODER6_0 (0x1UL << GPIO_MODER_MODER6_Pos) /*!< 0x00001000 */ 7554 #define GPIO_MODER_MODER6_1 (0x2UL << GPIO_MODER_MODER6_Pos) /*!< 0x00002000 */ 7555 #define GPIO_MODER_MODER7_Pos (14U) 7556 #define GPIO_MODER_MODER7_Msk (0x3UL << GPIO_MODER_MODER7_Pos) /*!< 0x0000C000 */ 7557 #define GPIO_MODER_MODER7 GPIO_MODER_MODER7_Msk 7558 #define GPIO_MODER_MODER7_0 (0x1UL << GPIO_MODER_MODER7_Pos) /*!< 0x00004000 */ 7559 #define GPIO_MODER_MODER7_1 (0x2UL << GPIO_MODER_MODER7_Pos) /*!< 0x00008000 */ 7560 #define GPIO_MODER_MODER8_Pos (16U) 7561 #define GPIO_MODER_MODER8_Msk (0x3UL << GPIO_MODER_MODER8_Pos) /*!< 0x00030000 */ 7562 #define GPIO_MODER_MODER8 GPIO_MODER_MODER8_Msk 7563 #define GPIO_MODER_MODER8_0 (0x1UL << GPIO_MODER_MODER8_Pos) /*!< 0x00010000 */ 7564 #define GPIO_MODER_MODER8_1 (0x2UL << GPIO_MODER_MODER8_Pos) /*!< 0x00020000 */ 7565 #define GPIO_MODER_MODER9_Pos (18U) 7566 #define GPIO_MODER_MODER9_Msk (0x3UL << GPIO_MODER_MODER9_Pos) /*!< 0x000C0000 */ 7567 #define GPIO_MODER_MODER9 GPIO_MODER_MODER9_Msk 7568 #define GPIO_MODER_MODER9_0 (0x1UL << GPIO_MODER_MODER9_Pos) /*!< 0x00040000 */ 7569 #define GPIO_MODER_MODER9_1 (0x2UL << GPIO_MODER_MODER9_Pos) /*!< 0x00080000 */ 7570 #define GPIO_MODER_MODER10_Pos (20U) 7571 #define GPIO_MODER_MODER10_Msk (0x3UL << GPIO_MODER_MODER10_Pos) /*!< 0x00300000 */ 7572 #define GPIO_MODER_MODER10 GPIO_MODER_MODER10_Msk 7573 #define GPIO_MODER_MODER10_0 (0x1UL << GPIO_MODER_MODER10_Pos) /*!< 0x00100000 */ 7574 #define GPIO_MODER_MODER10_1 (0x2UL << GPIO_MODER_MODER10_Pos) /*!< 0x00200000 */ 7575 #define GPIO_MODER_MODER11_Pos (22U) 7576 #define GPIO_MODER_MODER11_Msk (0x3UL << GPIO_MODER_MODER11_Pos) /*!< 0x00C00000 */ 7577 #define GPIO_MODER_MODER11 GPIO_MODER_MODER11_Msk 7578 #define GPIO_MODER_MODER11_0 (0x1UL << GPIO_MODER_MODER11_Pos) /*!< 0x00400000 */ 7579 #define GPIO_MODER_MODER11_1 (0x2UL << GPIO_MODER_MODER11_Pos) /*!< 0x00800000 */ 7580 #define GPIO_MODER_MODER12_Pos (24U) 7581 #define GPIO_MODER_MODER12_Msk (0x3UL << GPIO_MODER_MODER12_Pos) /*!< 0x03000000 */ 7582 #define GPIO_MODER_MODER12 GPIO_MODER_MODER12_Msk 7583 #define GPIO_MODER_MODER12_0 (0x1UL << GPIO_MODER_MODER12_Pos) /*!< 0x01000000 */ 7584 #define GPIO_MODER_MODER12_1 (0x2UL << GPIO_MODER_MODER12_Pos) /*!< 0x02000000 */ 7585 #define GPIO_MODER_MODER13_Pos (26U) 7586 #define GPIO_MODER_MODER13_Msk (0x3UL << GPIO_MODER_MODER13_Pos) /*!< 0x0C000000 */ 7587 #define GPIO_MODER_MODER13 GPIO_MODER_MODER13_Msk 7588 #define GPIO_MODER_MODER13_0 (0x1UL << GPIO_MODER_MODER13_Pos) /*!< 0x04000000 */ 7589 #define GPIO_MODER_MODER13_1 (0x2UL << GPIO_MODER_MODER13_Pos) /*!< 0x08000000 */ 7590 #define GPIO_MODER_MODER14_Pos (28U) 7591 #define GPIO_MODER_MODER14_Msk (0x3UL << GPIO_MODER_MODER14_Pos) /*!< 0x30000000 */ 7592 #define GPIO_MODER_MODER14 GPIO_MODER_MODER14_Msk 7593 #define GPIO_MODER_MODER14_0 (0x1UL << GPIO_MODER_MODER14_Pos) /*!< 0x10000000 */ 7594 #define GPIO_MODER_MODER14_1 (0x2UL << GPIO_MODER_MODER14_Pos) /*!< 0x20000000 */ 7595 #define GPIO_MODER_MODER15_Pos (30U) 7596 #define GPIO_MODER_MODER15_Msk (0x3UL << GPIO_MODER_MODER15_Pos) /*!< 0xC0000000 */ 7597 #define GPIO_MODER_MODER15 GPIO_MODER_MODER15_Msk 7598 #define GPIO_MODER_MODER15_0 (0x1UL << GPIO_MODER_MODER15_Pos) /*!< 0x40000000 */ 7599 #define GPIO_MODER_MODER15_1 (0x2UL << GPIO_MODER_MODER15_Pos) /*!< 0x80000000 */ 7600 7601 /****************** Bits definition for GPIO_OTYPER register ****************/ 7602 #define GPIO_OTYPER_OT0_Pos (0U) 7603 #define GPIO_OTYPER_OT0_Msk (0x1UL << GPIO_OTYPER_OT0_Pos) /*!< 0x00000001 */ 7604 #define GPIO_OTYPER_OT0 GPIO_OTYPER_OT0_Msk 7605 #define GPIO_OTYPER_OT1_Pos (1U) 7606 #define GPIO_OTYPER_OT1_Msk (0x1UL << GPIO_OTYPER_OT1_Pos) /*!< 0x00000002 */ 7607 #define GPIO_OTYPER_OT1 GPIO_OTYPER_OT1_Msk 7608 #define GPIO_OTYPER_OT2_Pos (2U) 7609 #define GPIO_OTYPER_OT2_Msk (0x1UL << GPIO_OTYPER_OT2_Pos) /*!< 0x00000004 */ 7610 #define GPIO_OTYPER_OT2 GPIO_OTYPER_OT2_Msk 7611 #define GPIO_OTYPER_OT3_Pos (3U) 7612 #define GPIO_OTYPER_OT3_Msk (0x1UL << GPIO_OTYPER_OT3_Pos) /*!< 0x00000008 */ 7613 #define GPIO_OTYPER_OT3 GPIO_OTYPER_OT3_Msk 7614 #define GPIO_OTYPER_OT4_Pos (4U) 7615 #define GPIO_OTYPER_OT4_Msk (0x1UL << GPIO_OTYPER_OT4_Pos) /*!< 0x00000010 */ 7616 #define GPIO_OTYPER_OT4 GPIO_OTYPER_OT4_Msk 7617 #define GPIO_OTYPER_OT5_Pos (5U) 7618 #define GPIO_OTYPER_OT5_Msk (0x1UL << GPIO_OTYPER_OT5_Pos) /*!< 0x00000020 */ 7619 #define GPIO_OTYPER_OT5 GPIO_OTYPER_OT5_Msk 7620 #define GPIO_OTYPER_OT6_Pos (6U) 7621 #define GPIO_OTYPER_OT6_Msk (0x1UL << GPIO_OTYPER_OT6_Pos) /*!< 0x00000040 */ 7622 #define GPIO_OTYPER_OT6 GPIO_OTYPER_OT6_Msk 7623 #define GPIO_OTYPER_OT7_Pos (7U) 7624 #define GPIO_OTYPER_OT7_Msk (0x1UL << GPIO_OTYPER_OT7_Pos) /*!< 0x00000080 */ 7625 #define GPIO_OTYPER_OT7 GPIO_OTYPER_OT7_Msk 7626 #define GPIO_OTYPER_OT8_Pos (8U) 7627 #define GPIO_OTYPER_OT8_Msk (0x1UL << GPIO_OTYPER_OT8_Pos) /*!< 0x00000100 */ 7628 #define GPIO_OTYPER_OT8 GPIO_OTYPER_OT8_Msk 7629 #define GPIO_OTYPER_OT9_Pos (9U) 7630 #define GPIO_OTYPER_OT9_Msk (0x1UL << GPIO_OTYPER_OT9_Pos) /*!< 0x00000200 */ 7631 #define GPIO_OTYPER_OT9 GPIO_OTYPER_OT9_Msk 7632 #define GPIO_OTYPER_OT10_Pos (10U) 7633 #define GPIO_OTYPER_OT10_Msk (0x1UL << GPIO_OTYPER_OT10_Pos) /*!< 0x00000400 */ 7634 #define GPIO_OTYPER_OT10 GPIO_OTYPER_OT10_Msk 7635 #define GPIO_OTYPER_OT11_Pos (11U) 7636 #define GPIO_OTYPER_OT11_Msk (0x1UL << GPIO_OTYPER_OT11_Pos) /*!< 0x00000800 */ 7637 #define GPIO_OTYPER_OT11 GPIO_OTYPER_OT11_Msk 7638 #define GPIO_OTYPER_OT12_Pos (12U) 7639 #define GPIO_OTYPER_OT12_Msk (0x1UL << GPIO_OTYPER_OT12_Pos) /*!< 0x00001000 */ 7640 #define GPIO_OTYPER_OT12 GPIO_OTYPER_OT12_Msk 7641 #define GPIO_OTYPER_OT13_Pos (13U) 7642 #define GPIO_OTYPER_OT13_Msk (0x1UL << GPIO_OTYPER_OT13_Pos) /*!< 0x00002000 */ 7643 #define GPIO_OTYPER_OT13 GPIO_OTYPER_OT13_Msk 7644 #define GPIO_OTYPER_OT14_Pos (14U) 7645 #define GPIO_OTYPER_OT14_Msk (0x1UL << GPIO_OTYPER_OT14_Pos) /*!< 0x00004000 */ 7646 #define GPIO_OTYPER_OT14 GPIO_OTYPER_OT14_Msk 7647 #define GPIO_OTYPER_OT15_Pos (15U) 7648 #define GPIO_OTYPER_OT15_Msk (0x1UL << GPIO_OTYPER_OT15_Pos) /*!< 0x00008000 */ 7649 #define GPIO_OTYPER_OT15 GPIO_OTYPER_OT15_Msk 7650 7651 /* Legacy defines */ 7652 #define GPIO_OTYPER_OT_0 GPIO_OTYPER_OT0 7653 #define GPIO_OTYPER_OT_1 GPIO_OTYPER_OT1 7654 #define GPIO_OTYPER_OT_2 GPIO_OTYPER_OT2 7655 #define GPIO_OTYPER_OT_3 GPIO_OTYPER_OT3 7656 #define GPIO_OTYPER_OT_4 GPIO_OTYPER_OT4 7657 #define GPIO_OTYPER_OT_5 GPIO_OTYPER_OT5 7658 #define GPIO_OTYPER_OT_6 GPIO_OTYPER_OT6 7659 #define GPIO_OTYPER_OT_7 GPIO_OTYPER_OT7 7660 #define GPIO_OTYPER_OT_8 GPIO_OTYPER_OT8 7661 #define GPIO_OTYPER_OT_9 GPIO_OTYPER_OT9 7662 #define GPIO_OTYPER_OT_10 GPIO_OTYPER_OT10 7663 #define GPIO_OTYPER_OT_11 GPIO_OTYPER_OT11 7664 #define GPIO_OTYPER_OT_12 GPIO_OTYPER_OT12 7665 #define GPIO_OTYPER_OT_13 GPIO_OTYPER_OT13 7666 #define GPIO_OTYPER_OT_14 GPIO_OTYPER_OT14 7667 #define GPIO_OTYPER_OT_15 GPIO_OTYPER_OT15 7668 7669 /****************** Bits definition for GPIO_OSPEEDR register ***************/ 7670 #define GPIO_OSPEEDR_OSPEEDR0_Pos (0U) 7671 #define GPIO_OSPEEDR_OSPEEDR0_Msk (0x3UL << GPIO_OSPEEDR_OSPEEDR0_Pos) /*!< 0x00000003 */ 7672 #define GPIO_OSPEEDR_OSPEEDR0 GPIO_OSPEEDR_OSPEEDR0_Msk 7673 #define GPIO_OSPEEDR_OSPEEDR0_0 (0x1UL << GPIO_OSPEEDR_OSPEEDR0_Pos) /*!< 0x00000001 */ 7674 #define GPIO_OSPEEDR_OSPEEDR0_1 (0x2UL << GPIO_OSPEEDR_OSPEEDR0_Pos) /*!< 0x00000002 */ 7675 #define GPIO_OSPEEDR_OSPEEDR1_Pos (2U) 7676 #define GPIO_OSPEEDR_OSPEEDR1_Msk (0x3UL << GPIO_OSPEEDR_OSPEEDR1_Pos) /*!< 0x0000000C */ 7677 #define GPIO_OSPEEDR_OSPEEDR1 GPIO_OSPEEDR_OSPEEDR1_Msk 7678 #define GPIO_OSPEEDR_OSPEEDR1_0 (0x1UL << GPIO_OSPEEDR_OSPEEDR1_Pos) /*!< 0x00000004 */ 7679 #define GPIO_OSPEEDR_OSPEEDR1_1 (0x2UL << GPIO_OSPEEDR_OSPEEDR1_Pos) /*!< 0x00000008 */ 7680 #define GPIO_OSPEEDR_OSPEEDR2_Pos (4U) 7681 #define GPIO_OSPEEDR_OSPEEDR2_Msk (0x3UL << GPIO_OSPEEDR_OSPEEDR2_Pos) /*!< 0x00000030 */ 7682 #define GPIO_OSPEEDR_OSPEEDR2 GPIO_OSPEEDR_OSPEEDR2_Msk 7683 #define GPIO_OSPEEDR_OSPEEDR2_0 (0x1UL << GPIO_OSPEEDR_OSPEEDR2_Pos) /*!< 0x00000010 */ 7684 #define GPIO_OSPEEDR_OSPEEDR2_1 (0x2UL << GPIO_OSPEEDR_OSPEEDR2_Pos) /*!< 0x00000020 */ 7685 #define GPIO_OSPEEDR_OSPEEDR3_Pos (6U) 7686 #define GPIO_OSPEEDR_OSPEEDR3_Msk (0x3UL << GPIO_OSPEEDR_OSPEEDR3_Pos) /*!< 0x000000C0 */ 7687 #define GPIO_OSPEEDR_OSPEEDR3 GPIO_OSPEEDR_OSPEEDR3_Msk 7688 #define GPIO_OSPEEDR_OSPEEDR3_0 (0x1UL << GPIO_OSPEEDR_OSPEEDR3_Pos) /*!< 0x00000040 */ 7689 #define GPIO_OSPEEDR_OSPEEDR3_1 (0x2UL << GPIO_OSPEEDR_OSPEEDR3_Pos) /*!< 0x00000080 */ 7690 #define GPIO_OSPEEDR_OSPEEDR4_Pos (8U) 7691 #define GPIO_OSPEEDR_OSPEEDR4_Msk (0x3UL << GPIO_OSPEEDR_OSPEEDR4_Pos) /*!< 0x00000300 */ 7692 #define GPIO_OSPEEDR_OSPEEDR4 GPIO_OSPEEDR_OSPEEDR4_Msk 7693 #define GPIO_OSPEEDR_OSPEEDR4_0 (0x1UL << GPIO_OSPEEDR_OSPEEDR4_Pos) /*!< 0x00000100 */ 7694 #define GPIO_OSPEEDR_OSPEEDR4_1 (0x2UL << GPIO_OSPEEDR_OSPEEDR4_Pos) /*!< 0x00000200 */ 7695 #define GPIO_OSPEEDR_OSPEEDR5_Pos (10U) 7696 #define GPIO_OSPEEDR_OSPEEDR5_Msk (0x3UL << GPIO_OSPEEDR_OSPEEDR5_Pos) /*!< 0x00000C00 */ 7697 #define GPIO_OSPEEDR_OSPEEDR5 GPIO_OSPEEDR_OSPEEDR5_Msk 7698 #define GPIO_OSPEEDR_OSPEEDR5_0 (0x1UL << GPIO_OSPEEDR_OSPEEDR5_Pos) /*!< 0x00000400 */ 7699 #define GPIO_OSPEEDR_OSPEEDR5_1 (0x2UL << GPIO_OSPEEDR_OSPEEDR5_Pos) /*!< 0x00000800 */ 7700 #define GPIO_OSPEEDR_OSPEEDR6_Pos (12U) 7701 #define GPIO_OSPEEDR_OSPEEDR6_Msk (0x3UL << GPIO_OSPEEDR_OSPEEDR6_Pos) /*!< 0x00003000 */ 7702 #define GPIO_OSPEEDR_OSPEEDR6 GPIO_OSPEEDR_OSPEEDR6_Msk 7703 #define GPIO_OSPEEDR_OSPEEDR6_0 (0x1UL << GPIO_OSPEEDR_OSPEEDR6_Pos) /*!< 0x00001000 */ 7704 #define GPIO_OSPEEDR_OSPEEDR6_1 (0x2UL << GPIO_OSPEEDR_OSPEEDR6_Pos) /*!< 0x00002000 */ 7705 #define GPIO_OSPEEDR_OSPEEDR7_Pos (14U) 7706 #define GPIO_OSPEEDR_OSPEEDR7_Msk (0x3UL << GPIO_OSPEEDR_OSPEEDR7_Pos) /*!< 0x0000C000 */ 7707 #define GPIO_OSPEEDR_OSPEEDR7 GPIO_OSPEEDR_OSPEEDR7_Msk 7708 #define GPIO_OSPEEDR_OSPEEDR7_0 (0x1UL << GPIO_OSPEEDR_OSPEEDR7_Pos) /*!< 0x00004000 */ 7709 #define GPIO_OSPEEDR_OSPEEDR7_1 (0x2UL << GPIO_OSPEEDR_OSPEEDR7_Pos) /*!< 0x00008000 */ 7710 #define GPIO_OSPEEDR_OSPEEDR8_Pos (16U) 7711 #define GPIO_OSPEEDR_OSPEEDR8_Msk (0x3UL << GPIO_OSPEEDR_OSPEEDR8_Pos) /*!< 0x00030000 */ 7712 #define GPIO_OSPEEDR_OSPEEDR8 GPIO_OSPEEDR_OSPEEDR8_Msk 7713 #define GPIO_OSPEEDR_OSPEEDR8_0 (0x1UL << GPIO_OSPEEDR_OSPEEDR8_Pos) /*!< 0x00010000 */ 7714 #define GPIO_OSPEEDR_OSPEEDR8_1 (0x2UL << GPIO_OSPEEDR_OSPEEDR8_Pos) /*!< 0x00020000 */ 7715 #define GPIO_OSPEEDR_OSPEEDR9_Pos (18U) 7716 #define GPIO_OSPEEDR_OSPEEDR9_Msk (0x3UL << GPIO_OSPEEDR_OSPEEDR9_Pos) /*!< 0x000C0000 */ 7717 #define GPIO_OSPEEDR_OSPEEDR9 GPIO_OSPEEDR_OSPEEDR9_Msk 7718 #define GPIO_OSPEEDR_OSPEEDR9_0 (0x1UL << GPIO_OSPEEDR_OSPEEDR9_Pos) /*!< 0x00040000 */ 7719 #define GPIO_OSPEEDR_OSPEEDR9_1 (0x2UL << GPIO_OSPEEDR_OSPEEDR9_Pos) /*!< 0x00080000 */ 7720 #define GPIO_OSPEEDR_OSPEEDR10_Pos (20U) 7721 #define GPIO_OSPEEDR_OSPEEDR10_Msk (0x3UL << GPIO_OSPEEDR_OSPEEDR10_Pos) /*!< 0x00300000 */ 7722 #define GPIO_OSPEEDR_OSPEEDR10 GPIO_OSPEEDR_OSPEEDR10_Msk 7723 #define GPIO_OSPEEDR_OSPEEDR10_0 (0x1UL << GPIO_OSPEEDR_OSPEEDR10_Pos) /*!< 0x00100000 */ 7724 #define GPIO_OSPEEDR_OSPEEDR10_1 (0x2UL << GPIO_OSPEEDR_OSPEEDR10_Pos) /*!< 0x00200000 */ 7725 #define GPIO_OSPEEDR_OSPEEDR11_Pos (22U) 7726 #define GPIO_OSPEEDR_OSPEEDR11_Msk (0x3UL << GPIO_OSPEEDR_OSPEEDR11_Pos) /*!< 0x00C00000 */ 7727 #define GPIO_OSPEEDR_OSPEEDR11 GPIO_OSPEEDR_OSPEEDR11_Msk 7728 #define GPIO_OSPEEDR_OSPEEDR11_0 (0x1UL << GPIO_OSPEEDR_OSPEEDR11_Pos) /*!< 0x00400000 */ 7729 #define GPIO_OSPEEDR_OSPEEDR11_1 (0x2UL << GPIO_OSPEEDR_OSPEEDR11_Pos) /*!< 0x00800000 */ 7730 #define GPIO_OSPEEDR_OSPEEDR12_Pos (24U) 7731 #define GPIO_OSPEEDR_OSPEEDR12_Msk (0x3UL << GPIO_OSPEEDR_OSPEEDR12_Pos) /*!< 0x03000000 */ 7732 #define GPIO_OSPEEDR_OSPEEDR12 GPIO_OSPEEDR_OSPEEDR12_Msk 7733 #define GPIO_OSPEEDR_OSPEEDR12_0 (0x1UL << GPIO_OSPEEDR_OSPEEDR12_Pos) /*!< 0x01000000 */ 7734 #define GPIO_OSPEEDR_OSPEEDR12_1 (0x2UL << GPIO_OSPEEDR_OSPEEDR12_Pos) /*!< 0x02000000 */ 7735 #define GPIO_OSPEEDR_OSPEEDR13_Pos (26U) 7736 #define GPIO_OSPEEDR_OSPEEDR13_Msk (0x3UL << GPIO_OSPEEDR_OSPEEDR13_Pos) /*!< 0x0C000000 */ 7737 #define GPIO_OSPEEDR_OSPEEDR13 GPIO_OSPEEDR_OSPEEDR13_Msk 7738 #define GPIO_OSPEEDR_OSPEEDR13_0 (0x1UL << GPIO_OSPEEDR_OSPEEDR13_Pos) /*!< 0x04000000 */ 7739 #define GPIO_OSPEEDR_OSPEEDR13_1 (0x2UL << GPIO_OSPEEDR_OSPEEDR13_Pos) /*!< 0x08000000 */ 7740 #define GPIO_OSPEEDR_OSPEEDR14_Pos (28U) 7741 #define GPIO_OSPEEDR_OSPEEDR14_Msk (0x3UL << GPIO_OSPEEDR_OSPEEDR14_Pos) /*!< 0x30000000 */ 7742 #define GPIO_OSPEEDR_OSPEEDR14 GPIO_OSPEEDR_OSPEEDR14_Msk 7743 #define GPIO_OSPEEDR_OSPEEDR14_0 (0x1UL << GPIO_OSPEEDR_OSPEEDR14_Pos) /*!< 0x10000000 */ 7744 #define GPIO_OSPEEDR_OSPEEDR14_1 (0x2UL << GPIO_OSPEEDR_OSPEEDR14_Pos) /*!< 0x20000000 */ 7745 #define GPIO_OSPEEDR_OSPEEDR15_Pos (30U) 7746 #define GPIO_OSPEEDR_OSPEEDR15_Msk (0x3UL << GPIO_OSPEEDR_OSPEEDR15_Pos) /*!< 0xC0000000 */ 7747 #define GPIO_OSPEEDR_OSPEEDR15 GPIO_OSPEEDR_OSPEEDR15_Msk 7748 #define GPIO_OSPEEDR_OSPEEDR15_0 (0x1UL << GPIO_OSPEEDR_OSPEEDR15_Pos) /*!< 0x40000000 */ 7749 #define GPIO_OSPEEDR_OSPEEDR15_1 (0x2UL << GPIO_OSPEEDR_OSPEEDR15_Pos) /*!< 0x80000000 */ 7750 7751 /* legacy defines */ 7752 #define GPIO_OSPEEDER_OSPEEDR0_Pos GPIO_OSPEEDR_OSPEEDR0_Pos 7753 #define GPIO_OSPEEDER_OSPEEDR0_Msk GPIO_OSPEEDR_OSPEEDR0_Msk 7754 #define GPIO_OSPEEDER_OSPEEDR0 GPIO_OSPEEDR_OSPEEDR0 7755 #define GPIO_OSPEEDER_OSPEEDR0_0 GPIO_OSPEEDR_OSPEEDR0_0 7756 #define GPIO_OSPEEDER_OSPEEDR0_1 GPIO_OSPEEDR_OSPEEDR0_1 7757 #define GPIO_OSPEEDER_OSPEEDR1_Pos GPIO_OSPEEDR_OSPEEDR1_Pos 7758 #define GPIO_OSPEEDER_OSPEEDR1_Msk GPIO_OSPEEDR_OSPEEDR1_Msk 7759 #define GPIO_OSPEEDER_OSPEEDR1 GPIO_OSPEEDR_OSPEEDR1 7760 #define GPIO_OSPEEDER_OSPEEDR1_0 GPIO_OSPEEDR_OSPEEDR1_0 7761 #define GPIO_OSPEEDER_OSPEEDR1_1 GPIO_OSPEEDR_OSPEEDR1_1 7762 #define GPIO_OSPEEDER_OSPEEDR2_Pos GPIO_OSPEEDR_OSPEEDR2_Pos 7763 #define GPIO_OSPEEDER_OSPEEDR2_Msk GPIO_OSPEEDR_OSPEEDR2_Msk 7764 #define GPIO_OSPEEDER_OSPEEDR2 GPIO_OSPEEDR_OSPEEDR2 7765 #define GPIO_OSPEEDER_OSPEEDR2_0 GPIO_OSPEEDR_OSPEEDR2_0 7766 #define GPIO_OSPEEDER_OSPEEDR2_1 GPIO_OSPEEDR_OSPEEDR2_1 7767 #define GPIO_OSPEEDER_OSPEEDR3_Pos GPIO_OSPEEDR_OSPEEDR3_Pos 7768 #define GPIO_OSPEEDER_OSPEEDR3_Msk GPIO_OSPEEDR_OSPEEDR3_Msk 7769 #define GPIO_OSPEEDER_OSPEEDR3 GPIO_OSPEEDR_OSPEEDR3 7770 #define GPIO_OSPEEDER_OSPEEDR3_0 GPIO_OSPEEDR_OSPEEDR3_0 7771 #define GPIO_OSPEEDER_OSPEEDR3_1 GPIO_OSPEEDR_OSPEEDR3_1 7772 #define GPIO_OSPEEDER_OSPEEDR4_Pos GPIO_OSPEEDR_OSPEEDR4_Pos 7773 #define GPIO_OSPEEDER_OSPEEDR4_Msk GPIO_OSPEEDR_OSPEEDR4_Msk 7774 #define GPIO_OSPEEDER_OSPEEDR4 GPIO_OSPEEDR_OSPEEDR4 7775 #define GPIO_OSPEEDER_OSPEEDR4_0 GPIO_OSPEEDR_OSPEEDR4_0 7776 #define GPIO_OSPEEDER_OSPEEDR4_1 GPIO_OSPEEDR_OSPEEDR4_1 7777 #define GPIO_OSPEEDER_OSPEEDR5_Pos GPIO_OSPEEDR_OSPEEDR5_Pos 7778 #define GPIO_OSPEEDER_OSPEEDR5_Msk GPIO_OSPEEDR_OSPEEDR5_Msk 7779 #define GPIO_OSPEEDER_OSPEEDR5 GPIO_OSPEEDR_OSPEEDR5 7780 #define GPIO_OSPEEDER_OSPEEDR5_0 GPIO_OSPEEDR_OSPEEDR5_0 7781 #define GPIO_OSPEEDER_OSPEEDR5_1 GPIO_OSPEEDR_OSPEEDR5_1 7782 #define GPIO_OSPEEDER_OSPEEDR6_Pos GPIO_OSPEEDR_OSPEEDR6_Pos 7783 #define GPIO_OSPEEDER_OSPEEDR6_Msk GPIO_OSPEEDR_OSPEEDR6_Msk 7784 #define GPIO_OSPEEDER_OSPEEDR6 GPIO_OSPEEDR_OSPEEDR6 7785 #define GPIO_OSPEEDER_OSPEEDR6_0 GPIO_OSPEEDR_OSPEEDR6_0 7786 #define GPIO_OSPEEDER_OSPEEDR6_1 GPIO_OSPEEDR_OSPEEDR6_1 7787 #define GPIO_OSPEEDER_OSPEEDR7_Pos GPIO_OSPEEDR_OSPEEDR7_Pos 7788 #define GPIO_OSPEEDER_OSPEEDR7_Msk GPIO_OSPEEDR_OSPEEDR7_Msk 7789 #define GPIO_OSPEEDER_OSPEEDR7 GPIO_OSPEEDR_OSPEEDR7 7790 #define GPIO_OSPEEDER_OSPEEDR7_0 GPIO_OSPEEDR_OSPEEDR7_0 7791 #define GPIO_OSPEEDER_OSPEEDR7_1 GPIO_OSPEEDR_OSPEEDR7_1 7792 #define GPIO_OSPEEDER_OSPEEDR8_Pos GPIO_OSPEEDR_OSPEEDR8_Pos 7793 #define GPIO_OSPEEDER_OSPEEDR8_Msk GPIO_OSPEEDR_OSPEEDR8_Msk 7794 #define GPIO_OSPEEDER_OSPEEDR8 GPIO_OSPEEDR_OSPEEDR8 7795 #define GPIO_OSPEEDER_OSPEEDR8_0 GPIO_OSPEEDR_OSPEEDR8_0 7796 #define GPIO_OSPEEDER_OSPEEDR8_1 GPIO_OSPEEDR_OSPEEDR8_1 7797 #define GPIO_OSPEEDER_OSPEEDR9_Pos GPIO_OSPEEDR_OSPEEDR9_Pos 7798 #define GPIO_OSPEEDER_OSPEEDR9_Msk GPIO_OSPEEDR_OSPEEDR9_Msk 7799 #define GPIO_OSPEEDER_OSPEEDR9 GPIO_OSPEEDR_OSPEEDR9 7800 #define GPIO_OSPEEDER_OSPEEDR9_0 GPIO_OSPEEDR_OSPEEDR9_0 7801 #define GPIO_OSPEEDER_OSPEEDR9_1 GPIO_OSPEEDR_OSPEEDR9_1 7802 #define GPIO_OSPEEDER_OSPEEDR10_Pos GPIO_OSPEEDR_OSPEEDR10_Pos 7803 #define GPIO_OSPEEDER_OSPEEDR10_Msk GPIO_OSPEEDR_OSPEEDR10_Msk 7804 #define GPIO_OSPEEDER_OSPEEDR10 GPIO_OSPEEDR_OSPEEDR10 7805 #define GPIO_OSPEEDER_OSPEEDR10_0 GPIO_OSPEEDR_OSPEEDR10_0 7806 #define GPIO_OSPEEDER_OSPEEDR10_1 GPIO_OSPEEDR_OSPEEDR10_1 7807 #define GPIO_OSPEEDER_OSPEEDR11_Pos GPIO_OSPEEDR_OSPEEDR11_Pos 7808 #define GPIO_OSPEEDER_OSPEEDR11_Msk GPIO_OSPEEDR_OSPEEDR11_Msk 7809 #define GPIO_OSPEEDER_OSPEEDR11 GPIO_OSPEEDR_OSPEEDR11 7810 #define GPIO_OSPEEDER_OSPEEDR11_0 GPIO_OSPEEDR_OSPEEDR11_0 7811 #define GPIO_OSPEEDER_OSPEEDR11_1 GPIO_OSPEEDR_OSPEEDR11_1 7812 #define GPIO_OSPEEDER_OSPEEDR12_Pos GPIO_OSPEEDR_OSPEEDR12_Pos 7813 #define GPIO_OSPEEDER_OSPEEDR12_Msk GPIO_OSPEEDR_OSPEEDR12_Msk 7814 #define GPIO_OSPEEDER_OSPEEDR12 GPIO_OSPEEDR_OSPEEDR12 7815 #define GPIO_OSPEEDER_OSPEEDR12_0 GPIO_OSPEEDR_OSPEEDR12_0 7816 #define GPIO_OSPEEDER_OSPEEDR12_1 GPIO_OSPEEDR_OSPEEDR12_1 7817 #define GPIO_OSPEEDER_OSPEEDR13_Pos GPIO_OSPEEDR_OSPEEDR13_Pos 7818 #define GPIO_OSPEEDER_OSPEEDR13_Msk GPIO_OSPEEDR_OSPEEDR13_Msk 7819 #define GPIO_OSPEEDER_OSPEEDR13 GPIO_OSPEEDR_OSPEEDR13 7820 #define GPIO_OSPEEDER_OSPEEDR13_0 GPIO_OSPEEDR_OSPEEDR13_0 7821 #define GPIO_OSPEEDER_OSPEEDR13_1 GPIO_OSPEEDR_OSPEEDR13_1 7822 #define GPIO_OSPEEDER_OSPEEDR14_Pos GPIO_OSPEEDR_OSPEEDR14_Pos 7823 #define GPIO_OSPEEDER_OSPEEDR14_Msk GPIO_OSPEEDR_OSPEEDR14_Msk 7824 #define GPIO_OSPEEDER_OSPEEDR14 GPIO_OSPEEDR_OSPEEDR14 7825 #define GPIO_OSPEEDER_OSPEEDR14_0 GPIO_OSPEEDR_OSPEEDR14_0 7826 #define GPIO_OSPEEDER_OSPEEDR14_1 GPIO_OSPEEDR_OSPEEDR14_1 7827 #define GPIO_OSPEEDER_OSPEEDR15_Pos GPIO_OSPEEDR_OSPEEDR15_Pos 7828 #define GPIO_OSPEEDER_OSPEEDR15_Msk GPIO_OSPEEDR_OSPEEDR15_Msk 7829 #define GPIO_OSPEEDER_OSPEEDR15 GPIO_OSPEEDR_OSPEEDR15 7830 #define GPIO_OSPEEDER_OSPEEDR15_0 GPIO_OSPEEDR_OSPEEDR15_0 7831 #define GPIO_OSPEEDER_OSPEEDR15_1 GPIO_OSPEEDR_OSPEEDR15_1 7832 7833 /****************** Bits definition for GPIO_PUPDR register *****************/ 7834 #define GPIO_PUPDR_PUPDR0_Pos (0U) 7835 #define GPIO_PUPDR_PUPDR0_Msk (0x3UL << GPIO_PUPDR_PUPDR0_Pos) /*!< 0x00000003 */ 7836 #define GPIO_PUPDR_PUPDR0 GPIO_PUPDR_PUPDR0_Msk 7837 #define GPIO_PUPDR_PUPDR0_0 (0x1UL << GPIO_PUPDR_PUPDR0_Pos) /*!< 0x00000001 */ 7838 #define GPIO_PUPDR_PUPDR0_1 (0x2UL << GPIO_PUPDR_PUPDR0_Pos) /*!< 0x00000002 */ 7839 #define GPIO_PUPDR_PUPDR1_Pos (2U) 7840 #define GPIO_PUPDR_PUPDR1_Msk (0x3UL << GPIO_PUPDR_PUPDR1_Pos) /*!< 0x0000000C */ 7841 #define GPIO_PUPDR_PUPDR1 GPIO_PUPDR_PUPDR1_Msk 7842 #define GPIO_PUPDR_PUPDR1_0 (0x1UL << GPIO_PUPDR_PUPDR1_Pos) /*!< 0x00000004 */ 7843 #define GPIO_PUPDR_PUPDR1_1 (0x2UL << GPIO_PUPDR_PUPDR1_Pos) /*!< 0x00000008 */ 7844 #define GPIO_PUPDR_PUPDR2_Pos (4U) 7845 #define GPIO_PUPDR_PUPDR2_Msk (0x3UL << GPIO_PUPDR_PUPDR2_Pos) /*!< 0x00000030 */ 7846 #define GPIO_PUPDR_PUPDR2 GPIO_PUPDR_PUPDR2_Msk 7847 #define GPIO_PUPDR_PUPDR2_0 (0x1UL << GPIO_PUPDR_PUPDR2_Pos) /*!< 0x00000010 */ 7848 #define GPIO_PUPDR_PUPDR2_1 (0x2UL << GPIO_PUPDR_PUPDR2_Pos) /*!< 0x00000020 */ 7849 #define GPIO_PUPDR_PUPDR3_Pos (6U) 7850 #define GPIO_PUPDR_PUPDR3_Msk (0x3UL << GPIO_PUPDR_PUPDR3_Pos) /*!< 0x000000C0 */ 7851 #define GPIO_PUPDR_PUPDR3 GPIO_PUPDR_PUPDR3_Msk 7852 #define GPIO_PUPDR_PUPDR3_0 (0x1UL << GPIO_PUPDR_PUPDR3_Pos) /*!< 0x00000040 */ 7853 #define GPIO_PUPDR_PUPDR3_1 (0x2UL << GPIO_PUPDR_PUPDR3_Pos) /*!< 0x00000080 */ 7854 #define GPIO_PUPDR_PUPDR4_Pos (8U) 7855 #define GPIO_PUPDR_PUPDR4_Msk (0x3UL << GPIO_PUPDR_PUPDR4_Pos) /*!< 0x00000300 */ 7856 #define GPIO_PUPDR_PUPDR4 GPIO_PUPDR_PUPDR4_Msk 7857 #define GPIO_PUPDR_PUPDR4_0 (0x1UL << GPIO_PUPDR_PUPDR4_Pos) /*!< 0x00000100 */ 7858 #define GPIO_PUPDR_PUPDR4_1 (0x2UL << GPIO_PUPDR_PUPDR4_Pos) /*!< 0x00000200 */ 7859 #define GPIO_PUPDR_PUPDR5_Pos (10U) 7860 #define GPIO_PUPDR_PUPDR5_Msk (0x3UL << GPIO_PUPDR_PUPDR5_Pos) /*!< 0x00000C00 */ 7861 #define GPIO_PUPDR_PUPDR5 GPIO_PUPDR_PUPDR5_Msk 7862 #define GPIO_PUPDR_PUPDR5_0 (0x1UL << GPIO_PUPDR_PUPDR5_Pos) /*!< 0x00000400 */ 7863 #define GPIO_PUPDR_PUPDR5_1 (0x2UL << GPIO_PUPDR_PUPDR5_Pos) /*!< 0x00000800 */ 7864 #define GPIO_PUPDR_PUPDR6_Pos (12U) 7865 #define GPIO_PUPDR_PUPDR6_Msk (0x3UL << GPIO_PUPDR_PUPDR6_Pos) /*!< 0x00003000 */ 7866 #define GPIO_PUPDR_PUPDR6 GPIO_PUPDR_PUPDR6_Msk 7867 #define GPIO_PUPDR_PUPDR6_0 (0x1UL << GPIO_PUPDR_PUPDR6_Pos) /*!< 0x00001000 */ 7868 #define GPIO_PUPDR_PUPDR6_1 (0x2UL << GPIO_PUPDR_PUPDR6_Pos) /*!< 0x00002000 */ 7869 #define GPIO_PUPDR_PUPDR7_Pos (14U) 7870 #define GPIO_PUPDR_PUPDR7_Msk (0x3UL << GPIO_PUPDR_PUPDR7_Pos) /*!< 0x0000C000 */ 7871 #define GPIO_PUPDR_PUPDR7 GPIO_PUPDR_PUPDR7_Msk 7872 #define GPIO_PUPDR_PUPDR7_0 (0x1UL << GPIO_PUPDR_PUPDR7_Pos) /*!< 0x00004000 */ 7873 #define GPIO_PUPDR_PUPDR7_1 (0x2UL << GPIO_PUPDR_PUPDR7_Pos) /*!< 0x00008000 */ 7874 #define GPIO_PUPDR_PUPDR8_Pos (16U) 7875 #define GPIO_PUPDR_PUPDR8_Msk (0x3UL << GPIO_PUPDR_PUPDR8_Pos) /*!< 0x00030000 */ 7876 #define GPIO_PUPDR_PUPDR8 GPIO_PUPDR_PUPDR8_Msk 7877 #define GPIO_PUPDR_PUPDR8_0 (0x1UL << GPIO_PUPDR_PUPDR8_Pos) /*!< 0x00010000 */ 7878 #define GPIO_PUPDR_PUPDR8_1 (0x2UL << GPIO_PUPDR_PUPDR8_Pos) /*!< 0x00020000 */ 7879 #define GPIO_PUPDR_PUPDR9_Pos (18U) 7880 #define GPIO_PUPDR_PUPDR9_Msk (0x3UL << GPIO_PUPDR_PUPDR9_Pos) /*!< 0x000C0000 */ 7881 #define GPIO_PUPDR_PUPDR9 GPIO_PUPDR_PUPDR9_Msk 7882 #define GPIO_PUPDR_PUPDR9_0 (0x1UL << GPIO_PUPDR_PUPDR9_Pos) /*!< 0x00040000 */ 7883 #define GPIO_PUPDR_PUPDR9_1 (0x2UL << GPIO_PUPDR_PUPDR9_Pos) /*!< 0x00080000 */ 7884 #define GPIO_PUPDR_PUPDR10_Pos (20U) 7885 #define GPIO_PUPDR_PUPDR10_Msk (0x3UL << GPIO_PUPDR_PUPDR10_Pos) /*!< 0x00300000 */ 7886 #define GPIO_PUPDR_PUPDR10 GPIO_PUPDR_PUPDR10_Msk 7887 #define GPIO_PUPDR_PUPDR10_0 (0x1UL << GPIO_PUPDR_PUPDR10_Pos) /*!< 0x00100000 */ 7888 #define GPIO_PUPDR_PUPDR10_1 (0x2UL << GPIO_PUPDR_PUPDR10_Pos) /*!< 0x00200000 */ 7889 #define GPIO_PUPDR_PUPDR11_Pos (22U) 7890 #define GPIO_PUPDR_PUPDR11_Msk (0x3UL << GPIO_PUPDR_PUPDR11_Pos) /*!< 0x00C00000 */ 7891 #define GPIO_PUPDR_PUPDR11 GPIO_PUPDR_PUPDR11_Msk 7892 #define GPIO_PUPDR_PUPDR11_0 (0x1UL << GPIO_PUPDR_PUPDR11_Pos) /*!< 0x00400000 */ 7893 #define GPIO_PUPDR_PUPDR11_1 (0x2UL << GPIO_PUPDR_PUPDR11_Pos) /*!< 0x00800000 */ 7894 #define GPIO_PUPDR_PUPDR12_Pos (24U) 7895 #define GPIO_PUPDR_PUPDR12_Msk (0x3UL << GPIO_PUPDR_PUPDR12_Pos) /*!< 0x03000000 */ 7896 #define GPIO_PUPDR_PUPDR12 GPIO_PUPDR_PUPDR12_Msk 7897 #define GPIO_PUPDR_PUPDR12_0 (0x1UL << GPIO_PUPDR_PUPDR12_Pos) /*!< 0x01000000 */ 7898 #define GPIO_PUPDR_PUPDR12_1 (0x2UL << GPIO_PUPDR_PUPDR12_Pos) /*!< 0x02000000 */ 7899 #define GPIO_PUPDR_PUPDR13_Pos (26U) 7900 #define GPIO_PUPDR_PUPDR13_Msk (0x3UL << GPIO_PUPDR_PUPDR13_Pos) /*!< 0x0C000000 */ 7901 #define GPIO_PUPDR_PUPDR13 GPIO_PUPDR_PUPDR13_Msk 7902 #define GPIO_PUPDR_PUPDR13_0 (0x1UL << GPIO_PUPDR_PUPDR13_Pos) /*!< 0x04000000 */ 7903 #define GPIO_PUPDR_PUPDR13_1 (0x2UL << GPIO_PUPDR_PUPDR13_Pos) /*!< 0x08000000 */ 7904 #define GPIO_PUPDR_PUPDR14_Pos (28U) 7905 #define GPIO_PUPDR_PUPDR14_Msk (0x3UL << GPIO_PUPDR_PUPDR14_Pos) /*!< 0x30000000 */ 7906 #define GPIO_PUPDR_PUPDR14 GPIO_PUPDR_PUPDR14_Msk 7907 #define GPIO_PUPDR_PUPDR14_0 (0x1UL << GPIO_PUPDR_PUPDR14_Pos) /*!< 0x10000000 */ 7908 #define GPIO_PUPDR_PUPDR14_1 (0x2UL << GPIO_PUPDR_PUPDR14_Pos) /*!< 0x20000000 */ 7909 #define GPIO_PUPDR_PUPDR15_Pos (30U) 7910 #define GPIO_PUPDR_PUPDR15_Msk (0x3UL << GPIO_PUPDR_PUPDR15_Pos) /*!< 0xC0000000 */ 7911 #define GPIO_PUPDR_PUPDR15 GPIO_PUPDR_PUPDR15_Msk 7912 #define GPIO_PUPDR_PUPDR15_0 (0x1UL << GPIO_PUPDR_PUPDR15_Pos) /*!< 0x40000000 */ 7913 #define GPIO_PUPDR_PUPDR15_1 (0x2UL << GPIO_PUPDR_PUPDR15_Pos) /*!< 0x80000000 */ 7914 7915 /****************** Bits definition for GPIO_IDR register *******************/ 7916 #define GPIO_IDR_ID0_Pos (0U) 7917 #define GPIO_IDR_ID0_Msk (0x1UL << GPIO_IDR_ID0_Pos) /*!< 0x00000001 */ 7918 #define GPIO_IDR_ID0 GPIO_IDR_ID0_Msk 7919 #define GPIO_IDR_ID1_Pos (1U) 7920 #define GPIO_IDR_ID1_Msk (0x1UL << GPIO_IDR_ID1_Pos) /*!< 0x00000002 */ 7921 #define GPIO_IDR_ID1 GPIO_IDR_ID1_Msk 7922 #define GPIO_IDR_ID2_Pos (2U) 7923 #define GPIO_IDR_ID2_Msk (0x1UL << GPIO_IDR_ID2_Pos) /*!< 0x00000004 */ 7924 #define GPIO_IDR_ID2 GPIO_IDR_ID2_Msk 7925 #define GPIO_IDR_ID3_Pos (3U) 7926 #define GPIO_IDR_ID3_Msk (0x1UL << GPIO_IDR_ID3_Pos) /*!< 0x00000008 */ 7927 #define GPIO_IDR_ID3 GPIO_IDR_ID3_Msk 7928 #define GPIO_IDR_ID4_Pos (4U) 7929 #define GPIO_IDR_ID4_Msk (0x1UL << GPIO_IDR_ID4_Pos) /*!< 0x00000010 */ 7930 #define GPIO_IDR_ID4 GPIO_IDR_ID4_Msk 7931 #define GPIO_IDR_ID5_Pos (5U) 7932 #define GPIO_IDR_ID5_Msk (0x1UL << GPIO_IDR_ID5_Pos) /*!< 0x00000020 */ 7933 #define GPIO_IDR_ID5 GPIO_IDR_ID5_Msk 7934 #define GPIO_IDR_ID6_Pos (6U) 7935 #define GPIO_IDR_ID6_Msk (0x1UL << GPIO_IDR_ID6_Pos) /*!< 0x00000040 */ 7936 #define GPIO_IDR_ID6 GPIO_IDR_ID6_Msk 7937 #define GPIO_IDR_ID7_Pos (7U) 7938 #define GPIO_IDR_ID7_Msk (0x1UL << GPIO_IDR_ID7_Pos) /*!< 0x00000080 */ 7939 #define GPIO_IDR_ID7 GPIO_IDR_ID7_Msk 7940 #define GPIO_IDR_ID8_Pos (8U) 7941 #define GPIO_IDR_ID8_Msk (0x1UL << GPIO_IDR_ID8_Pos) /*!< 0x00000100 */ 7942 #define GPIO_IDR_ID8 GPIO_IDR_ID8_Msk 7943 #define GPIO_IDR_ID9_Pos (9U) 7944 #define GPIO_IDR_ID9_Msk (0x1UL << GPIO_IDR_ID9_Pos) /*!< 0x00000200 */ 7945 #define GPIO_IDR_ID9 GPIO_IDR_ID9_Msk 7946 #define GPIO_IDR_ID10_Pos (10U) 7947 #define GPIO_IDR_ID10_Msk (0x1UL << GPIO_IDR_ID10_Pos) /*!< 0x00000400 */ 7948 #define GPIO_IDR_ID10 GPIO_IDR_ID10_Msk 7949 #define GPIO_IDR_ID11_Pos (11U) 7950 #define GPIO_IDR_ID11_Msk (0x1UL << GPIO_IDR_ID11_Pos) /*!< 0x00000800 */ 7951 #define GPIO_IDR_ID11 GPIO_IDR_ID11_Msk 7952 #define GPIO_IDR_ID12_Pos (12U) 7953 #define GPIO_IDR_ID12_Msk (0x1UL << GPIO_IDR_ID12_Pos) /*!< 0x00001000 */ 7954 #define GPIO_IDR_ID12 GPIO_IDR_ID12_Msk 7955 #define GPIO_IDR_ID13_Pos (13U) 7956 #define GPIO_IDR_ID13_Msk (0x1UL << GPIO_IDR_ID13_Pos) /*!< 0x00002000 */ 7957 #define GPIO_IDR_ID13 GPIO_IDR_ID13_Msk 7958 #define GPIO_IDR_ID14_Pos (14U) 7959 #define GPIO_IDR_ID14_Msk (0x1UL << GPIO_IDR_ID14_Pos) /*!< 0x00004000 */ 7960 #define GPIO_IDR_ID14 GPIO_IDR_ID14_Msk 7961 #define GPIO_IDR_ID15_Pos (15U) 7962 #define GPIO_IDR_ID15_Msk (0x1UL << GPIO_IDR_ID15_Pos) /*!< 0x00008000 */ 7963 #define GPIO_IDR_ID15 GPIO_IDR_ID15_Msk 7964 7965 /* Legacy defines */ 7966 #define GPIO_IDR_IDR_0 GPIO_IDR_ID0 7967 #define GPIO_IDR_IDR_1 GPIO_IDR_ID1 7968 #define GPIO_IDR_IDR_2 GPIO_IDR_ID2 7969 #define GPIO_IDR_IDR_3 GPIO_IDR_ID3 7970 #define GPIO_IDR_IDR_4 GPIO_IDR_ID4 7971 #define GPIO_IDR_IDR_5 GPIO_IDR_ID5 7972 #define GPIO_IDR_IDR_6 GPIO_IDR_ID6 7973 #define GPIO_IDR_IDR_7 GPIO_IDR_ID7 7974 #define GPIO_IDR_IDR_8 GPIO_IDR_ID8 7975 #define GPIO_IDR_IDR_9 GPIO_IDR_ID9 7976 #define GPIO_IDR_IDR_10 GPIO_IDR_ID10 7977 #define GPIO_IDR_IDR_11 GPIO_IDR_ID11 7978 #define GPIO_IDR_IDR_12 GPIO_IDR_ID12 7979 #define GPIO_IDR_IDR_13 GPIO_IDR_ID13 7980 #define GPIO_IDR_IDR_14 GPIO_IDR_ID14 7981 #define GPIO_IDR_IDR_15 GPIO_IDR_ID15 7982 7983 /****************** Bits definition for GPIO_ODR register *******************/ 7984 #define GPIO_ODR_OD0_Pos (0U) 7985 #define GPIO_ODR_OD0_Msk (0x1UL << GPIO_ODR_OD0_Pos) /*!< 0x00000001 */ 7986 #define GPIO_ODR_OD0 GPIO_ODR_OD0_Msk 7987 #define GPIO_ODR_OD1_Pos (1U) 7988 #define GPIO_ODR_OD1_Msk (0x1UL << GPIO_ODR_OD1_Pos) /*!< 0x00000002 */ 7989 #define GPIO_ODR_OD1 GPIO_ODR_OD1_Msk 7990 #define GPIO_ODR_OD2_Pos (2U) 7991 #define GPIO_ODR_OD2_Msk (0x1UL << GPIO_ODR_OD2_Pos) /*!< 0x00000004 */ 7992 #define GPIO_ODR_OD2 GPIO_ODR_OD2_Msk 7993 #define GPIO_ODR_OD3_Pos (3U) 7994 #define GPIO_ODR_OD3_Msk (0x1UL << GPIO_ODR_OD3_Pos) /*!< 0x00000008 */ 7995 #define GPIO_ODR_OD3 GPIO_ODR_OD3_Msk 7996 #define GPIO_ODR_OD4_Pos (4U) 7997 #define GPIO_ODR_OD4_Msk (0x1UL << GPIO_ODR_OD4_Pos) /*!< 0x00000010 */ 7998 #define GPIO_ODR_OD4 GPIO_ODR_OD4_Msk 7999 #define GPIO_ODR_OD5_Pos (5U) 8000 #define GPIO_ODR_OD5_Msk (0x1UL << GPIO_ODR_OD5_Pos) /*!< 0x00000020 */ 8001 #define GPIO_ODR_OD5 GPIO_ODR_OD5_Msk 8002 #define GPIO_ODR_OD6_Pos (6U) 8003 #define GPIO_ODR_OD6_Msk (0x1UL << GPIO_ODR_OD6_Pos) /*!< 0x00000040 */ 8004 #define GPIO_ODR_OD6 GPIO_ODR_OD6_Msk 8005 #define GPIO_ODR_OD7_Pos (7U) 8006 #define GPIO_ODR_OD7_Msk (0x1UL << GPIO_ODR_OD7_Pos) /*!< 0x00000080 */ 8007 #define GPIO_ODR_OD7 GPIO_ODR_OD7_Msk 8008 #define GPIO_ODR_OD8_Pos (8U) 8009 #define GPIO_ODR_OD8_Msk (0x1UL << GPIO_ODR_OD8_Pos) /*!< 0x00000100 */ 8010 #define GPIO_ODR_OD8 GPIO_ODR_OD8_Msk 8011 #define GPIO_ODR_OD9_Pos (9U) 8012 #define GPIO_ODR_OD9_Msk (0x1UL << GPIO_ODR_OD9_Pos) /*!< 0x00000200 */ 8013 #define GPIO_ODR_OD9 GPIO_ODR_OD9_Msk 8014 #define GPIO_ODR_OD10_Pos (10U) 8015 #define GPIO_ODR_OD10_Msk (0x1UL << GPIO_ODR_OD10_Pos) /*!< 0x00000400 */ 8016 #define GPIO_ODR_OD10 GPIO_ODR_OD10_Msk 8017 #define GPIO_ODR_OD11_Pos (11U) 8018 #define GPIO_ODR_OD11_Msk (0x1UL << GPIO_ODR_OD11_Pos) /*!< 0x00000800 */ 8019 #define GPIO_ODR_OD11 GPIO_ODR_OD11_Msk 8020 #define GPIO_ODR_OD12_Pos (12U) 8021 #define GPIO_ODR_OD12_Msk (0x1UL << GPIO_ODR_OD12_Pos) /*!< 0x00001000 */ 8022 #define GPIO_ODR_OD12 GPIO_ODR_OD12_Msk 8023 #define GPIO_ODR_OD13_Pos (13U) 8024 #define GPIO_ODR_OD13_Msk (0x1UL << GPIO_ODR_OD13_Pos) /*!< 0x00002000 */ 8025 #define GPIO_ODR_OD13 GPIO_ODR_OD13_Msk 8026 #define GPIO_ODR_OD14_Pos (14U) 8027 #define GPIO_ODR_OD14_Msk (0x1UL << GPIO_ODR_OD14_Pos) /*!< 0x00004000 */ 8028 #define GPIO_ODR_OD14 GPIO_ODR_OD14_Msk 8029 #define GPIO_ODR_OD15_Pos (15U) 8030 #define GPIO_ODR_OD15_Msk (0x1UL << GPIO_ODR_OD15_Pos) /*!< 0x00008000 */ 8031 #define GPIO_ODR_OD15 GPIO_ODR_OD15_Msk 8032 8033 /* Legacy defines */ 8034 #define GPIO_ODR_ODR_0 GPIO_ODR_OD0 8035 #define GPIO_ODR_ODR_1 GPIO_ODR_OD1 8036 #define GPIO_ODR_ODR_2 GPIO_ODR_OD2 8037 #define GPIO_ODR_ODR_3 GPIO_ODR_OD3 8038 #define GPIO_ODR_ODR_4 GPIO_ODR_OD4 8039 #define GPIO_ODR_ODR_5 GPIO_ODR_OD5 8040 #define GPIO_ODR_ODR_6 GPIO_ODR_OD6 8041 #define GPIO_ODR_ODR_7 GPIO_ODR_OD7 8042 #define GPIO_ODR_ODR_8 GPIO_ODR_OD8 8043 #define GPIO_ODR_ODR_9 GPIO_ODR_OD9 8044 #define GPIO_ODR_ODR_10 GPIO_ODR_OD10 8045 #define GPIO_ODR_ODR_11 GPIO_ODR_OD11 8046 #define GPIO_ODR_ODR_12 GPIO_ODR_OD12 8047 #define GPIO_ODR_ODR_13 GPIO_ODR_OD13 8048 #define GPIO_ODR_ODR_14 GPIO_ODR_OD14 8049 #define GPIO_ODR_ODR_15 GPIO_ODR_OD15 8050 8051 /****************** Bits definition for GPIO_BSRR register ******************/ 8052 #define GPIO_BSRR_BS0_Pos (0U) 8053 #define GPIO_BSRR_BS0_Msk (0x1UL << GPIO_BSRR_BS0_Pos) /*!< 0x00000001 */ 8054 #define GPIO_BSRR_BS0 GPIO_BSRR_BS0_Msk 8055 #define GPIO_BSRR_BS1_Pos (1U) 8056 #define GPIO_BSRR_BS1_Msk (0x1UL << GPIO_BSRR_BS1_Pos) /*!< 0x00000002 */ 8057 #define GPIO_BSRR_BS1 GPIO_BSRR_BS1_Msk 8058 #define GPIO_BSRR_BS2_Pos (2U) 8059 #define GPIO_BSRR_BS2_Msk (0x1UL << GPIO_BSRR_BS2_Pos) /*!< 0x00000004 */ 8060 #define GPIO_BSRR_BS2 GPIO_BSRR_BS2_Msk 8061 #define GPIO_BSRR_BS3_Pos (3U) 8062 #define GPIO_BSRR_BS3_Msk (0x1UL << GPIO_BSRR_BS3_Pos) /*!< 0x00000008 */ 8063 #define GPIO_BSRR_BS3 GPIO_BSRR_BS3_Msk 8064 #define GPIO_BSRR_BS4_Pos (4U) 8065 #define GPIO_BSRR_BS4_Msk (0x1UL << GPIO_BSRR_BS4_Pos) /*!< 0x00000010 */ 8066 #define GPIO_BSRR_BS4 GPIO_BSRR_BS4_Msk 8067 #define GPIO_BSRR_BS5_Pos (5U) 8068 #define GPIO_BSRR_BS5_Msk (0x1UL << GPIO_BSRR_BS5_Pos) /*!< 0x00000020 */ 8069 #define GPIO_BSRR_BS5 GPIO_BSRR_BS5_Msk 8070 #define GPIO_BSRR_BS6_Pos (6U) 8071 #define GPIO_BSRR_BS6_Msk (0x1UL << GPIO_BSRR_BS6_Pos) /*!< 0x00000040 */ 8072 #define GPIO_BSRR_BS6 GPIO_BSRR_BS6_Msk 8073 #define GPIO_BSRR_BS7_Pos (7U) 8074 #define GPIO_BSRR_BS7_Msk (0x1UL << GPIO_BSRR_BS7_Pos) /*!< 0x00000080 */ 8075 #define GPIO_BSRR_BS7 GPIO_BSRR_BS7_Msk 8076 #define GPIO_BSRR_BS8_Pos (8U) 8077 #define GPIO_BSRR_BS8_Msk (0x1UL << GPIO_BSRR_BS8_Pos) /*!< 0x00000100 */ 8078 #define GPIO_BSRR_BS8 GPIO_BSRR_BS8_Msk 8079 #define GPIO_BSRR_BS9_Pos (9U) 8080 #define GPIO_BSRR_BS9_Msk (0x1UL << GPIO_BSRR_BS9_Pos) /*!< 0x00000200 */ 8081 #define GPIO_BSRR_BS9 GPIO_BSRR_BS9_Msk 8082 #define GPIO_BSRR_BS10_Pos (10U) 8083 #define GPIO_BSRR_BS10_Msk (0x1UL << GPIO_BSRR_BS10_Pos) /*!< 0x00000400 */ 8084 #define GPIO_BSRR_BS10 GPIO_BSRR_BS10_Msk 8085 #define GPIO_BSRR_BS11_Pos (11U) 8086 #define GPIO_BSRR_BS11_Msk (0x1UL << GPIO_BSRR_BS11_Pos) /*!< 0x00000800 */ 8087 #define GPIO_BSRR_BS11 GPIO_BSRR_BS11_Msk 8088 #define GPIO_BSRR_BS12_Pos (12U) 8089 #define GPIO_BSRR_BS12_Msk (0x1UL << GPIO_BSRR_BS12_Pos) /*!< 0x00001000 */ 8090 #define GPIO_BSRR_BS12 GPIO_BSRR_BS12_Msk 8091 #define GPIO_BSRR_BS13_Pos (13U) 8092 #define GPIO_BSRR_BS13_Msk (0x1UL << GPIO_BSRR_BS13_Pos) /*!< 0x00002000 */ 8093 #define GPIO_BSRR_BS13 GPIO_BSRR_BS13_Msk 8094 #define GPIO_BSRR_BS14_Pos (14U) 8095 #define GPIO_BSRR_BS14_Msk (0x1UL << GPIO_BSRR_BS14_Pos) /*!< 0x00004000 */ 8096 #define GPIO_BSRR_BS14 GPIO_BSRR_BS14_Msk 8097 #define GPIO_BSRR_BS15_Pos (15U) 8098 #define GPIO_BSRR_BS15_Msk (0x1UL << GPIO_BSRR_BS15_Pos) /*!< 0x00008000 */ 8099 #define GPIO_BSRR_BS15 GPIO_BSRR_BS15_Msk 8100 #define GPIO_BSRR_BR0_Pos (16U) 8101 #define GPIO_BSRR_BR0_Msk (0x1UL << GPIO_BSRR_BR0_Pos) /*!< 0x00010000 */ 8102 #define GPIO_BSRR_BR0 GPIO_BSRR_BR0_Msk 8103 #define GPIO_BSRR_BR1_Pos (17U) 8104 #define GPIO_BSRR_BR1_Msk (0x1UL << GPIO_BSRR_BR1_Pos) /*!< 0x00020000 */ 8105 #define GPIO_BSRR_BR1 GPIO_BSRR_BR1_Msk 8106 #define GPIO_BSRR_BR2_Pos (18U) 8107 #define GPIO_BSRR_BR2_Msk (0x1UL << GPIO_BSRR_BR2_Pos) /*!< 0x00040000 */ 8108 #define GPIO_BSRR_BR2 GPIO_BSRR_BR2_Msk 8109 #define GPIO_BSRR_BR3_Pos (19U) 8110 #define GPIO_BSRR_BR3_Msk (0x1UL << GPIO_BSRR_BR3_Pos) /*!< 0x00080000 */ 8111 #define GPIO_BSRR_BR3 GPIO_BSRR_BR3_Msk 8112 #define GPIO_BSRR_BR4_Pos (20U) 8113 #define GPIO_BSRR_BR4_Msk (0x1UL << GPIO_BSRR_BR4_Pos) /*!< 0x00100000 */ 8114 #define GPIO_BSRR_BR4 GPIO_BSRR_BR4_Msk 8115 #define GPIO_BSRR_BR5_Pos (21U) 8116 #define GPIO_BSRR_BR5_Msk (0x1UL << GPIO_BSRR_BR5_Pos) /*!< 0x00200000 */ 8117 #define GPIO_BSRR_BR5 GPIO_BSRR_BR5_Msk 8118 #define GPIO_BSRR_BR6_Pos (22U) 8119 #define GPIO_BSRR_BR6_Msk (0x1UL << GPIO_BSRR_BR6_Pos) /*!< 0x00400000 */ 8120 #define GPIO_BSRR_BR6 GPIO_BSRR_BR6_Msk 8121 #define GPIO_BSRR_BR7_Pos (23U) 8122 #define GPIO_BSRR_BR7_Msk (0x1UL << GPIO_BSRR_BR7_Pos) /*!< 0x00800000 */ 8123 #define GPIO_BSRR_BR7 GPIO_BSRR_BR7_Msk 8124 #define GPIO_BSRR_BR8_Pos (24U) 8125 #define GPIO_BSRR_BR8_Msk (0x1UL << GPIO_BSRR_BR8_Pos) /*!< 0x01000000 */ 8126 #define GPIO_BSRR_BR8 GPIO_BSRR_BR8_Msk 8127 #define GPIO_BSRR_BR9_Pos (25U) 8128 #define GPIO_BSRR_BR9_Msk (0x1UL << GPIO_BSRR_BR9_Pos) /*!< 0x02000000 */ 8129 #define GPIO_BSRR_BR9 GPIO_BSRR_BR9_Msk 8130 #define GPIO_BSRR_BR10_Pos (26U) 8131 #define GPIO_BSRR_BR10_Msk (0x1UL << GPIO_BSRR_BR10_Pos) /*!< 0x04000000 */ 8132 #define GPIO_BSRR_BR10 GPIO_BSRR_BR10_Msk 8133 #define GPIO_BSRR_BR11_Pos (27U) 8134 #define GPIO_BSRR_BR11_Msk (0x1UL << GPIO_BSRR_BR11_Pos) /*!< 0x08000000 */ 8135 #define GPIO_BSRR_BR11 GPIO_BSRR_BR11_Msk 8136 #define GPIO_BSRR_BR12_Pos (28U) 8137 #define GPIO_BSRR_BR12_Msk (0x1UL << GPIO_BSRR_BR12_Pos) /*!< 0x10000000 */ 8138 #define GPIO_BSRR_BR12 GPIO_BSRR_BR12_Msk 8139 #define GPIO_BSRR_BR13_Pos (29U) 8140 #define GPIO_BSRR_BR13_Msk (0x1UL << GPIO_BSRR_BR13_Pos) /*!< 0x20000000 */ 8141 #define GPIO_BSRR_BR13 GPIO_BSRR_BR13_Msk 8142 #define GPIO_BSRR_BR14_Pos (30U) 8143 #define GPIO_BSRR_BR14_Msk (0x1UL << GPIO_BSRR_BR14_Pos) /*!< 0x40000000 */ 8144 #define GPIO_BSRR_BR14 GPIO_BSRR_BR14_Msk 8145 #define GPIO_BSRR_BR15_Pos (31U) 8146 #define GPIO_BSRR_BR15_Msk (0x1UL << GPIO_BSRR_BR15_Pos) /*!< 0x80000000 */ 8147 #define GPIO_BSRR_BR15 GPIO_BSRR_BR15_Msk 8148 8149 /* Legacy defines */ 8150 #define GPIO_BSRR_BS_0 GPIO_BSRR_BS0 8151 #define GPIO_BSRR_BS_1 GPIO_BSRR_BS1 8152 #define GPIO_BSRR_BS_2 GPIO_BSRR_BS2 8153 #define GPIO_BSRR_BS_3 GPIO_BSRR_BS3 8154 #define GPIO_BSRR_BS_4 GPIO_BSRR_BS4 8155 #define GPIO_BSRR_BS_5 GPIO_BSRR_BS5 8156 #define GPIO_BSRR_BS_6 GPIO_BSRR_BS6 8157 #define GPIO_BSRR_BS_7 GPIO_BSRR_BS7 8158 #define GPIO_BSRR_BS_8 GPIO_BSRR_BS8 8159 #define GPIO_BSRR_BS_9 GPIO_BSRR_BS9 8160 #define GPIO_BSRR_BS_10 GPIO_BSRR_BS10 8161 #define GPIO_BSRR_BS_11 GPIO_BSRR_BS11 8162 #define GPIO_BSRR_BS_12 GPIO_BSRR_BS12 8163 #define GPIO_BSRR_BS_13 GPIO_BSRR_BS13 8164 #define GPIO_BSRR_BS_14 GPIO_BSRR_BS14 8165 #define GPIO_BSRR_BS_15 GPIO_BSRR_BS15 8166 #define GPIO_BSRR_BR_0 GPIO_BSRR_BR0 8167 #define GPIO_BSRR_BR_1 GPIO_BSRR_BR1 8168 #define GPIO_BSRR_BR_2 GPIO_BSRR_BR2 8169 #define GPIO_BSRR_BR_3 GPIO_BSRR_BR3 8170 #define GPIO_BSRR_BR_4 GPIO_BSRR_BR4 8171 #define GPIO_BSRR_BR_5 GPIO_BSRR_BR5 8172 #define GPIO_BSRR_BR_6 GPIO_BSRR_BR6 8173 #define GPIO_BSRR_BR_7 GPIO_BSRR_BR7 8174 #define GPIO_BSRR_BR_8 GPIO_BSRR_BR8 8175 #define GPIO_BSRR_BR_9 GPIO_BSRR_BR9 8176 #define GPIO_BSRR_BR_10 GPIO_BSRR_BR10 8177 #define GPIO_BSRR_BR_11 GPIO_BSRR_BR11 8178 #define GPIO_BSRR_BR_12 GPIO_BSRR_BR12 8179 #define GPIO_BSRR_BR_13 GPIO_BSRR_BR13 8180 #define GPIO_BSRR_BR_14 GPIO_BSRR_BR14 8181 #define GPIO_BSRR_BR_15 GPIO_BSRR_BR15 8182 8183 /****************** Bit definition for GPIO_LCKR register *********************/ 8184 #define GPIO_LCKR_LCK0_Pos (0U) 8185 #define GPIO_LCKR_LCK0_Msk (0x1UL << GPIO_LCKR_LCK0_Pos) /*!< 0x00000001 */ 8186 #define GPIO_LCKR_LCK0 GPIO_LCKR_LCK0_Msk 8187 #define GPIO_LCKR_LCK1_Pos (1U) 8188 #define GPIO_LCKR_LCK1_Msk (0x1UL << GPIO_LCKR_LCK1_Pos) /*!< 0x00000002 */ 8189 #define GPIO_LCKR_LCK1 GPIO_LCKR_LCK1_Msk 8190 #define GPIO_LCKR_LCK2_Pos (2U) 8191 #define GPIO_LCKR_LCK2_Msk (0x1UL << GPIO_LCKR_LCK2_Pos) /*!< 0x00000004 */ 8192 #define GPIO_LCKR_LCK2 GPIO_LCKR_LCK2_Msk 8193 #define GPIO_LCKR_LCK3_Pos (3U) 8194 #define GPIO_LCKR_LCK3_Msk (0x1UL << GPIO_LCKR_LCK3_Pos) /*!< 0x00000008 */ 8195 #define GPIO_LCKR_LCK3 GPIO_LCKR_LCK3_Msk 8196 #define GPIO_LCKR_LCK4_Pos (4U) 8197 #define GPIO_LCKR_LCK4_Msk (0x1UL << GPIO_LCKR_LCK4_Pos) /*!< 0x00000010 */ 8198 #define GPIO_LCKR_LCK4 GPIO_LCKR_LCK4_Msk 8199 #define GPIO_LCKR_LCK5_Pos (5U) 8200 #define GPIO_LCKR_LCK5_Msk (0x1UL << GPIO_LCKR_LCK5_Pos) /*!< 0x00000020 */ 8201 #define GPIO_LCKR_LCK5 GPIO_LCKR_LCK5_Msk 8202 #define GPIO_LCKR_LCK6_Pos (6U) 8203 #define GPIO_LCKR_LCK6_Msk (0x1UL << GPIO_LCKR_LCK6_Pos) /*!< 0x00000040 */ 8204 #define GPIO_LCKR_LCK6 GPIO_LCKR_LCK6_Msk 8205 #define GPIO_LCKR_LCK7_Pos (7U) 8206 #define GPIO_LCKR_LCK7_Msk (0x1UL << GPIO_LCKR_LCK7_Pos) /*!< 0x00000080 */ 8207 #define GPIO_LCKR_LCK7 GPIO_LCKR_LCK7_Msk 8208 #define GPIO_LCKR_LCK8_Pos (8U) 8209 #define GPIO_LCKR_LCK8_Msk (0x1UL << GPIO_LCKR_LCK8_Pos) /*!< 0x00000100 */ 8210 #define GPIO_LCKR_LCK8 GPIO_LCKR_LCK8_Msk 8211 #define GPIO_LCKR_LCK9_Pos (9U) 8212 #define GPIO_LCKR_LCK9_Msk (0x1UL << GPIO_LCKR_LCK9_Pos) /*!< 0x00000200 */ 8213 #define GPIO_LCKR_LCK9 GPIO_LCKR_LCK9_Msk 8214 #define GPIO_LCKR_LCK10_Pos (10U) 8215 #define GPIO_LCKR_LCK10_Msk (0x1UL << GPIO_LCKR_LCK10_Pos) /*!< 0x00000400 */ 8216 #define GPIO_LCKR_LCK10 GPIO_LCKR_LCK10_Msk 8217 #define GPIO_LCKR_LCK11_Pos (11U) 8218 #define GPIO_LCKR_LCK11_Msk (0x1UL << GPIO_LCKR_LCK11_Pos) /*!< 0x00000800 */ 8219 #define GPIO_LCKR_LCK11 GPIO_LCKR_LCK11_Msk 8220 #define GPIO_LCKR_LCK12_Pos (12U) 8221 #define GPIO_LCKR_LCK12_Msk (0x1UL << GPIO_LCKR_LCK12_Pos) /*!< 0x00001000 */ 8222 #define GPIO_LCKR_LCK12 GPIO_LCKR_LCK12_Msk 8223 #define GPIO_LCKR_LCK13_Pos (13U) 8224 #define GPIO_LCKR_LCK13_Msk (0x1UL << GPIO_LCKR_LCK13_Pos) /*!< 0x00002000 */ 8225 #define GPIO_LCKR_LCK13 GPIO_LCKR_LCK13_Msk 8226 #define GPIO_LCKR_LCK14_Pos (14U) 8227 #define GPIO_LCKR_LCK14_Msk (0x1UL << GPIO_LCKR_LCK14_Pos) /*!< 0x00004000 */ 8228 #define GPIO_LCKR_LCK14 GPIO_LCKR_LCK14_Msk 8229 #define GPIO_LCKR_LCK15_Pos (15U) 8230 #define GPIO_LCKR_LCK15_Msk (0x1UL << GPIO_LCKR_LCK15_Pos) /*!< 0x00008000 */ 8231 #define GPIO_LCKR_LCK15 GPIO_LCKR_LCK15_Msk 8232 #define GPIO_LCKR_LCKK_Pos (16U) 8233 #define GPIO_LCKR_LCKK_Msk (0x1UL << GPIO_LCKR_LCKK_Pos) /*!< 0x00010000 */ 8234 #define GPIO_LCKR_LCKK GPIO_LCKR_LCKK_Msk 8235 8236 /****************** Bit definition for GPIO_AFRL register *********************/ 8237 #define GPIO_AFRL_AFRL0_Pos (0U) 8238 #define GPIO_AFRL_AFRL0_Msk (0xFUL << GPIO_AFRL_AFRL0_Pos) /*!< 0x0000000F */ 8239 #define GPIO_AFRL_AFRL0 GPIO_AFRL_AFRL0_Msk 8240 #define GPIO_AFRL_AFRL0_0 (0x1UL << GPIO_AFRL_AFRL0_Pos) /*!< 0x00000001 */ 8241 #define GPIO_AFRL_AFRL0_1 (0x2UL << GPIO_AFRL_AFRL0_Pos) /*!< 0x00000002 */ 8242 #define GPIO_AFRL_AFRL0_2 (0x4UL << GPIO_AFRL_AFRL0_Pos) /*!< 0x00000004 */ 8243 #define GPIO_AFRL_AFRL0_3 (0x8UL << GPIO_AFRL_AFRL0_Pos) /*!< 0x00000008 */ 8244 #define GPIO_AFRL_AFRL1_Pos (4U) 8245 #define GPIO_AFRL_AFRL1_Msk (0xFUL << GPIO_AFRL_AFRL1_Pos) /*!< 0x000000F0 */ 8246 #define GPIO_AFRL_AFRL1 GPIO_AFRL_AFRL1_Msk 8247 #define GPIO_AFRL_AFRL1_0 (0x1UL << GPIO_AFRL_AFRL1_Pos) /*!< 0x00000010 */ 8248 #define GPIO_AFRL_AFRL1_1 (0x2UL << GPIO_AFRL_AFRL1_Pos) /*!< 0x00000020 */ 8249 #define GPIO_AFRL_AFRL1_2 (0x4UL << GPIO_AFRL_AFRL1_Pos) /*!< 0x00000040 */ 8250 #define GPIO_AFRL_AFRL1_3 (0x8UL << GPIO_AFRL_AFRL1_Pos) /*!< 0x00000080 */ 8251 #define GPIO_AFRL_AFRL2_Pos (8U) 8252 #define GPIO_AFRL_AFRL2_Msk (0xFUL << GPIO_AFRL_AFRL2_Pos) /*!< 0x00000F00 */ 8253 #define GPIO_AFRL_AFRL2 GPIO_AFRL_AFRL2_Msk 8254 #define GPIO_AFRL_AFRL2_0 (0x1UL << GPIO_AFRL_AFRL2_Pos) /*!< 0x00000100 */ 8255 #define GPIO_AFRL_AFRL2_1 (0x2UL << GPIO_AFRL_AFRL2_Pos) /*!< 0x00000200 */ 8256 #define GPIO_AFRL_AFRL2_2 (0x4UL << GPIO_AFRL_AFRL2_Pos) /*!< 0x00000400 */ 8257 #define GPIO_AFRL_AFRL2_3 (0x8UL << GPIO_AFRL_AFRL2_Pos) /*!< 0x00000800 */ 8258 #define GPIO_AFRL_AFRL3_Pos (12U) 8259 #define GPIO_AFRL_AFRL3_Msk (0xFUL << GPIO_AFRL_AFRL3_Pos) /*!< 0x0000F000 */ 8260 #define GPIO_AFRL_AFRL3 GPIO_AFRL_AFRL3_Msk 8261 #define GPIO_AFRL_AFRL3_0 (0x1UL << GPIO_AFRL_AFRL3_Pos) /*!< 0x00001000 */ 8262 #define GPIO_AFRL_AFRL3_1 (0x2UL << GPIO_AFRL_AFRL3_Pos) /*!< 0x00002000 */ 8263 #define GPIO_AFRL_AFRL3_2 (0x4UL << GPIO_AFRL_AFRL3_Pos) /*!< 0x00004000 */ 8264 #define GPIO_AFRL_AFRL3_3 (0x8UL << GPIO_AFRL_AFRL3_Pos) /*!< 0x00008000 */ 8265 #define GPIO_AFRL_AFRL4_Pos (16U) 8266 #define GPIO_AFRL_AFRL4_Msk (0xFUL << GPIO_AFRL_AFRL4_Pos) /*!< 0x000F0000 */ 8267 #define GPIO_AFRL_AFRL4 GPIO_AFRL_AFRL4_Msk 8268 #define GPIO_AFRL_AFRL4_0 (0x1UL << GPIO_AFRL_AFRL4_Pos) /*!< 0x00010000 */ 8269 #define GPIO_AFRL_AFRL4_1 (0x2UL << GPIO_AFRL_AFRL4_Pos) /*!< 0x00020000 */ 8270 #define GPIO_AFRL_AFRL4_2 (0x4UL << GPIO_AFRL_AFRL4_Pos) /*!< 0x00040000 */ 8271 #define GPIO_AFRL_AFRL4_3 (0x8UL << GPIO_AFRL_AFRL4_Pos) /*!< 0x00080000 */ 8272 #define GPIO_AFRL_AFRL5_Pos (20U) 8273 #define GPIO_AFRL_AFRL5_Msk (0xFUL << GPIO_AFRL_AFRL5_Pos) /*!< 0x00F00000 */ 8274 #define GPIO_AFRL_AFRL5 GPIO_AFRL_AFRL5_Msk 8275 #define GPIO_AFRL_AFRL5_0 (0x1UL << GPIO_AFRL_AFRL5_Pos) /*!< 0x00100000 */ 8276 #define GPIO_AFRL_AFRL5_1 (0x2UL << GPIO_AFRL_AFRL5_Pos) /*!< 0x00200000 */ 8277 #define GPIO_AFRL_AFRL5_2 (0x4UL << GPIO_AFRL_AFRL5_Pos) /*!< 0x00400000 */ 8278 #define GPIO_AFRL_AFRL5_3 (0x8UL << GPIO_AFRL_AFRL5_Pos) /*!< 0x00800000 */ 8279 #define GPIO_AFRL_AFRL6_Pos (24U) 8280 #define GPIO_AFRL_AFRL6_Msk (0xFUL << GPIO_AFRL_AFRL6_Pos) /*!< 0x0F000000 */ 8281 #define GPIO_AFRL_AFRL6 GPIO_AFRL_AFRL6_Msk 8282 #define GPIO_AFRL_AFRL6_0 (0x1UL << GPIO_AFRL_AFRL6_Pos) /*!< 0x01000000 */ 8283 #define GPIO_AFRL_AFRL6_1 (0x2UL << GPIO_AFRL_AFRL6_Pos) /*!< 0x02000000 */ 8284 #define GPIO_AFRL_AFRL6_2 (0x4UL << GPIO_AFRL_AFRL6_Pos) /*!< 0x04000000 */ 8285 #define GPIO_AFRL_AFRL6_3 (0x8UL << GPIO_AFRL_AFRL6_Pos) /*!< 0x08000000 */ 8286 #define GPIO_AFRL_AFRL7_Pos (28U) 8287 #define GPIO_AFRL_AFRL7_Msk (0xFUL << GPIO_AFRL_AFRL7_Pos) /*!< 0xF0000000 */ 8288 #define GPIO_AFRL_AFRL7 GPIO_AFRL_AFRL7_Msk 8289 #define GPIO_AFRL_AFRL7_0 (0x1UL << GPIO_AFRL_AFRL7_Pos) /*!< 0x10000000 */ 8290 #define GPIO_AFRL_AFRL7_1 (0x2UL << GPIO_AFRL_AFRL7_Pos) /*!< 0x20000000 */ 8291 #define GPIO_AFRL_AFRL7_2 (0x4UL << GPIO_AFRL_AFRL7_Pos) /*!< 0x40000000 */ 8292 #define GPIO_AFRL_AFRL7_3 (0x8UL << GPIO_AFRL_AFRL7_Pos) /*!< 0x80000000 */ 8293 8294 /****************** Bit definition for GPIO_AFRH register *********************/ 8295 #define GPIO_AFRH_AFRH0_Pos (0U) 8296 #define GPIO_AFRH_AFRH0_Msk (0xFUL << GPIO_AFRH_AFRH0_Pos) /*!< 0x0000000F */ 8297 #define GPIO_AFRH_AFRH0 GPIO_AFRH_AFRH0_Msk 8298 #define GPIO_AFRH_AFRH0_0 (0x1UL << GPIO_AFRH_AFRH0_Pos) /*!< 0x00000001 */ 8299 #define GPIO_AFRH_AFRH0_1 (0x2UL << GPIO_AFRH_AFRH0_Pos) /*!< 0x00000002 */ 8300 #define GPIO_AFRH_AFRH0_2 (0x4UL << GPIO_AFRH_AFRH0_Pos) /*!< 0x00000004 */ 8301 #define GPIO_AFRH_AFRH0_3 (0x8UL << GPIO_AFRH_AFRH0_Pos) /*!< 0x00000008 */ 8302 #define GPIO_AFRH_AFRH1_Pos (4U) 8303 #define GPIO_AFRH_AFRH1_Msk (0xFUL << GPIO_AFRH_AFRH1_Pos) /*!< 0x000000F0 */ 8304 #define GPIO_AFRH_AFRH1 GPIO_AFRH_AFRH1_Msk 8305 #define GPIO_AFRH_AFRH1_0 (0x1UL << GPIO_AFRH_AFRH1_Pos) /*!< 0x00000010 */ 8306 #define GPIO_AFRH_AFRH1_1 (0x2UL << GPIO_AFRH_AFRH1_Pos) /*!< 0x00000020 */ 8307 #define GPIO_AFRH_AFRH1_2 (0x4UL << GPIO_AFRH_AFRH1_Pos) /*!< 0x00000040 */ 8308 #define GPIO_AFRH_AFRH1_3 (0x8UL << GPIO_AFRH_AFRH1_Pos) /*!< 0x00000080 */ 8309 #define GPIO_AFRH_AFRH2_Pos (8U) 8310 #define GPIO_AFRH_AFRH2_Msk (0xFUL << GPIO_AFRH_AFRH2_Pos) /*!< 0x00000F00 */ 8311 #define GPIO_AFRH_AFRH2 GPIO_AFRH_AFRH2_Msk 8312 #define GPIO_AFRH_AFRH2_0 (0x1UL << GPIO_AFRH_AFRH2_Pos) /*!< 0x00000100 */ 8313 #define GPIO_AFRH_AFRH2_1 (0x2UL << GPIO_AFRH_AFRH2_Pos) /*!< 0x00000200 */ 8314 #define GPIO_AFRH_AFRH2_2 (0x4UL << GPIO_AFRH_AFRH2_Pos) /*!< 0x00000400 */ 8315 #define GPIO_AFRH_AFRH2_3 (0x8UL << GPIO_AFRH_AFRH2_Pos) /*!< 0x00000800 */ 8316 #define GPIO_AFRH_AFRH3_Pos (12U) 8317 #define GPIO_AFRH_AFRH3_Msk (0xFUL << GPIO_AFRH_AFRH3_Pos) /*!< 0x0000F000 */ 8318 #define GPIO_AFRH_AFRH3 GPIO_AFRH_AFRH3_Msk 8319 #define GPIO_AFRH_AFRH3_0 (0x1UL << GPIO_AFRH_AFRH3_Pos) /*!< 0x00001000 */ 8320 #define GPIO_AFRH_AFRH3_1 (0x2UL << GPIO_AFRH_AFRH3_Pos) /*!< 0x00002000 */ 8321 #define GPIO_AFRH_AFRH3_2 (0x4UL << GPIO_AFRH_AFRH3_Pos) /*!< 0x00004000 */ 8322 #define GPIO_AFRH_AFRH3_3 (0x8UL << GPIO_AFRH_AFRH3_Pos) /*!< 0x00008000 */ 8323 #define GPIO_AFRH_AFRH4_Pos (16U) 8324 #define GPIO_AFRH_AFRH4_Msk (0xFUL << GPIO_AFRH_AFRH4_Pos) /*!< 0x000F0000 */ 8325 #define GPIO_AFRH_AFRH4 GPIO_AFRH_AFRH4_Msk 8326 #define GPIO_AFRH_AFRH4_0 (0x1UL << GPIO_AFRH_AFRH4_Pos) /*!< 0x00010000 */ 8327 #define GPIO_AFRH_AFRH4_1 (0x2UL << GPIO_AFRH_AFRH4_Pos) /*!< 0x00020000 */ 8328 #define GPIO_AFRH_AFRH4_2 (0x4UL << GPIO_AFRH_AFRH4_Pos) /*!< 0x00040000 */ 8329 #define GPIO_AFRH_AFRH4_3 (0x8UL << GPIO_AFRH_AFRH4_Pos) /*!< 0x00080000 */ 8330 #define GPIO_AFRH_AFRH5_Pos (20U) 8331 #define GPIO_AFRH_AFRH5_Msk (0xFUL << GPIO_AFRH_AFRH5_Pos) /*!< 0x00F00000 */ 8332 #define GPIO_AFRH_AFRH5 GPIO_AFRH_AFRH5_Msk 8333 #define GPIO_AFRH_AFRH5_0 (0x1UL << GPIO_AFRH_AFRH5_Pos) /*!< 0x00100000 */ 8334 #define GPIO_AFRH_AFRH5_1 (0x2UL << GPIO_AFRH_AFRH5_Pos) /*!< 0x00200000 */ 8335 #define GPIO_AFRH_AFRH5_2 (0x4UL << GPIO_AFRH_AFRH5_Pos) /*!< 0x00400000 */ 8336 #define GPIO_AFRH_AFRH5_3 (0x8UL << GPIO_AFRH_AFRH5_Pos) /*!< 0x00800000 */ 8337 #define GPIO_AFRH_AFRH6_Pos (24U) 8338 #define GPIO_AFRH_AFRH6_Msk (0xFUL << GPIO_AFRH_AFRH6_Pos) /*!< 0x0F000000 */ 8339 #define GPIO_AFRH_AFRH6 GPIO_AFRH_AFRH6_Msk 8340 #define GPIO_AFRH_AFRH6_0 (0x1UL << GPIO_AFRH_AFRH6_Pos) /*!< 0x01000000 */ 8341 #define GPIO_AFRH_AFRH6_1 (0x2UL << GPIO_AFRH_AFRH6_Pos) /*!< 0x02000000 */ 8342 #define GPIO_AFRH_AFRH6_2 (0x4UL << GPIO_AFRH_AFRH6_Pos) /*!< 0x04000000 */ 8343 #define GPIO_AFRH_AFRH6_3 (0x8UL << GPIO_AFRH_AFRH6_Pos) /*!< 0x08000000 */ 8344 #define GPIO_AFRH_AFRH7_Pos (28U) 8345 #define GPIO_AFRH_AFRH7_Msk (0xFUL << GPIO_AFRH_AFRH7_Pos) /*!< 0xF0000000 */ 8346 #define GPIO_AFRH_AFRH7 GPIO_AFRH_AFRH7_Msk 8347 #define GPIO_AFRH_AFRH7_0 (0x1UL << GPIO_AFRH_AFRH7_Pos) /*!< 0x10000000 */ 8348 #define GPIO_AFRH_AFRH7_1 (0x2UL << GPIO_AFRH_AFRH7_Pos) /*!< 0x20000000 */ 8349 #define GPIO_AFRH_AFRH7_2 (0x4UL << GPIO_AFRH_AFRH7_Pos) /*!< 0x40000000 */ 8350 #define GPIO_AFRH_AFRH7_3 (0x8UL << GPIO_AFRH_AFRH7_Pos) /*!< 0x80000000 */ 8351 8352 8353 /******************************************************************************/ 8354 /* */ 8355 /* Inter-integrated Circuit Interface (I2C) */ 8356 /* */ 8357 /******************************************************************************/ 8358 /******************* Bit definition for I2C_CR1 register *******************/ 8359 #define I2C_CR1_PE_Pos (0U) 8360 #define I2C_CR1_PE_Msk (0x1UL << I2C_CR1_PE_Pos) /*!< 0x00000001 */ 8361 #define I2C_CR1_PE I2C_CR1_PE_Msk /*!< Peripheral enable */ 8362 #define I2C_CR1_TXIE_Pos (1U) 8363 #define I2C_CR1_TXIE_Msk (0x1UL << I2C_CR1_TXIE_Pos) /*!< 0x00000002 */ 8364 #define I2C_CR1_TXIE I2C_CR1_TXIE_Msk /*!< TX interrupt enable */ 8365 #define I2C_CR1_RXIE_Pos (2U) 8366 #define I2C_CR1_RXIE_Msk (0x1UL << I2C_CR1_RXIE_Pos) /*!< 0x00000004 */ 8367 #define I2C_CR1_RXIE I2C_CR1_RXIE_Msk /*!< RX interrupt enable */ 8368 #define I2C_CR1_ADDRIE_Pos (3U) 8369 #define I2C_CR1_ADDRIE_Msk (0x1UL << I2C_CR1_ADDRIE_Pos) /*!< 0x00000008 */ 8370 #define I2C_CR1_ADDRIE I2C_CR1_ADDRIE_Msk /*!< Address match interrupt enable */ 8371 #define I2C_CR1_NACKIE_Pos (4U) 8372 #define I2C_CR1_NACKIE_Msk (0x1UL << I2C_CR1_NACKIE_Pos) /*!< 0x00000010 */ 8373 #define I2C_CR1_NACKIE I2C_CR1_NACKIE_Msk /*!< NACK received interrupt enable */ 8374 #define I2C_CR1_STOPIE_Pos (5U) 8375 #define I2C_CR1_STOPIE_Msk (0x1UL << I2C_CR1_STOPIE_Pos) /*!< 0x00000020 */ 8376 #define I2C_CR1_STOPIE I2C_CR1_STOPIE_Msk /*!< STOP detection interrupt enable */ 8377 #define I2C_CR1_TCIE_Pos (6U) 8378 #define I2C_CR1_TCIE_Msk (0x1UL << I2C_CR1_TCIE_Pos) /*!< 0x00000040 */ 8379 #define I2C_CR1_TCIE I2C_CR1_TCIE_Msk /*!< Transfer complete interrupt enable */ 8380 #define I2C_CR1_ERRIE_Pos (7U) 8381 #define I2C_CR1_ERRIE_Msk (0x1UL << I2C_CR1_ERRIE_Pos) /*!< 0x00000080 */ 8382 #define I2C_CR1_ERRIE I2C_CR1_ERRIE_Msk /*!< Errors interrupt enable */ 8383 #define I2C_CR1_DNF_Pos (8U) 8384 #define I2C_CR1_DNF_Msk (0xFUL << I2C_CR1_DNF_Pos) /*!< 0x00000F00 */ 8385 #define I2C_CR1_DNF I2C_CR1_DNF_Msk /*!< Digital noise filter */ 8386 #define I2C_CR1_ANFOFF_Pos (12U) 8387 #define I2C_CR1_ANFOFF_Msk (0x1UL << I2C_CR1_ANFOFF_Pos) /*!< 0x00001000 */ 8388 #define I2C_CR1_ANFOFF I2C_CR1_ANFOFF_Msk /*!< Analog noise filter OFF */ 8389 #define I2C_CR1_TXDMAEN_Pos (14U) 8390 #define I2C_CR1_TXDMAEN_Msk (0x1UL << I2C_CR1_TXDMAEN_Pos) /*!< 0x00004000 */ 8391 #define I2C_CR1_TXDMAEN I2C_CR1_TXDMAEN_Msk /*!< DMA transmission requests enable */ 8392 #define I2C_CR1_RXDMAEN_Pos (15U) 8393 #define I2C_CR1_RXDMAEN_Msk (0x1UL << I2C_CR1_RXDMAEN_Pos) /*!< 0x00008000 */ 8394 #define I2C_CR1_RXDMAEN I2C_CR1_RXDMAEN_Msk /*!< DMA reception requests enable */ 8395 #define I2C_CR1_SBC_Pos (16U) 8396 #define I2C_CR1_SBC_Msk (0x1UL << I2C_CR1_SBC_Pos) /*!< 0x00010000 */ 8397 #define I2C_CR1_SBC I2C_CR1_SBC_Msk /*!< Slave byte control */ 8398 #define I2C_CR1_NOSTRETCH_Pos (17U) 8399 #define I2C_CR1_NOSTRETCH_Msk (0x1UL << I2C_CR1_NOSTRETCH_Pos) /*!< 0x00020000 */ 8400 #define I2C_CR1_NOSTRETCH I2C_CR1_NOSTRETCH_Msk /*!< Clock stretching disable */ 8401 #define I2C_CR1_GCEN_Pos (19U) 8402 #define I2C_CR1_GCEN_Msk (0x1UL << I2C_CR1_GCEN_Pos) /*!< 0x00080000 */ 8403 #define I2C_CR1_GCEN I2C_CR1_GCEN_Msk /*!< General call enable */ 8404 #define I2C_CR1_SMBHEN_Pos (20U) 8405 #define I2C_CR1_SMBHEN_Msk (0x1UL << I2C_CR1_SMBHEN_Pos) /*!< 0x00100000 */ 8406 #define I2C_CR1_SMBHEN I2C_CR1_SMBHEN_Msk /*!< SMBus host address enable */ 8407 #define I2C_CR1_SMBDEN_Pos (21U) 8408 #define I2C_CR1_SMBDEN_Msk (0x1UL << I2C_CR1_SMBDEN_Pos) /*!< 0x00200000 */ 8409 #define I2C_CR1_SMBDEN I2C_CR1_SMBDEN_Msk /*!< SMBus device default address enable */ 8410 #define I2C_CR1_ALERTEN_Pos (22U) 8411 #define I2C_CR1_ALERTEN_Msk (0x1UL << I2C_CR1_ALERTEN_Pos) /*!< 0x00400000 */ 8412 #define I2C_CR1_ALERTEN I2C_CR1_ALERTEN_Msk /*!< SMBus alert enable */ 8413 #define I2C_CR1_PECEN_Pos (23U) 8414 #define I2C_CR1_PECEN_Msk (0x1UL << I2C_CR1_PECEN_Pos) /*!< 0x00800000 */ 8415 #define I2C_CR1_PECEN I2C_CR1_PECEN_Msk /*!< PEC enable */ 8416 8417 8418 /****************** Bit definition for I2C_CR2 register ********************/ 8419 #define I2C_CR2_SADD_Pos (0U) 8420 #define I2C_CR2_SADD_Msk (0x3FFUL << I2C_CR2_SADD_Pos) /*!< 0x000003FF */ 8421 #define I2C_CR2_SADD I2C_CR2_SADD_Msk /*!< Slave address (master mode) */ 8422 #define I2C_CR2_RD_WRN_Pos (10U) 8423 #define I2C_CR2_RD_WRN_Msk (0x1UL << I2C_CR2_RD_WRN_Pos) /*!< 0x00000400 */ 8424 #define I2C_CR2_RD_WRN I2C_CR2_RD_WRN_Msk /*!< Transfer direction (master mode) */ 8425 #define I2C_CR2_ADD10_Pos (11U) 8426 #define I2C_CR2_ADD10_Msk (0x1UL << I2C_CR2_ADD10_Pos) /*!< 0x00000800 */ 8427 #define I2C_CR2_ADD10 I2C_CR2_ADD10_Msk /*!< 10-bit addressing mode (master mode) */ 8428 #define I2C_CR2_HEAD10R_Pos (12U) 8429 #define I2C_CR2_HEAD10R_Msk (0x1UL << I2C_CR2_HEAD10R_Pos) /*!< 0x00001000 */ 8430 #define I2C_CR2_HEAD10R I2C_CR2_HEAD10R_Msk /*!< 10-bit address header only read direction (master mode) */ 8431 #define I2C_CR2_START_Pos (13U) 8432 #define I2C_CR2_START_Msk (0x1UL << I2C_CR2_START_Pos) /*!< 0x00002000 */ 8433 #define I2C_CR2_START I2C_CR2_START_Msk /*!< START generation */ 8434 #define I2C_CR2_STOP_Pos (14U) 8435 #define I2C_CR2_STOP_Msk (0x1UL << I2C_CR2_STOP_Pos) /*!< 0x00004000 */ 8436 #define I2C_CR2_STOP I2C_CR2_STOP_Msk /*!< STOP generation (master mode) */ 8437 #define I2C_CR2_NACK_Pos (15U) 8438 #define I2C_CR2_NACK_Msk (0x1UL << I2C_CR2_NACK_Pos) /*!< 0x00008000 */ 8439 #define I2C_CR2_NACK I2C_CR2_NACK_Msk /*!< NACK generation (slave mode) */ 8440 #define I2C_CR2_NBYTES_Pos (16U) 8441 #define I2C_CR2_NBYTES_Msk (0xFFUL << I2C_CR2_NBYTES_Pos) /*!< 0x00FF0000 */ 8442 #define I2C_CR2_NBYTES I2C_CR2_NBYTES_Msk /*!< Number of bytes */ 8443 #define I2C_CR2_RELOAD_Pos (24U) 8444 #define I2C_CR2_RELOAD_Msk (0x1UL << I2C_CR2_RELOAD_Pos) /*!< 0x01000000 */ 8445 #define I2C_CR2_RELOAD I2C_CR2_RELOAD_Msk /*!< NBYTES reload mode */ 8446 #define I2C_CR2_AUTOEND_Pos (25U) 8447 #define I2C_CR2_AUTOEND_Msk (0x1UL << I2C_CR2_AUTOEND_Pos) /*!< 0x02000000 */ 8448 #define I2C_CR2_AUTOEND I2C_CR2_AUTOEND_Msk /*!< Automatic end mode (master mode) */ 8449 #define I2C_CR2_PECBYTE_Pos (26U) 8450 #define I2C_CR2_PECBYTE_Msk (0x1UL << I2C_CR2_PECBYTE_Pos) /*!< 0x04000000 */ 8451 #define I2C_CR2_PECBYTE I2C_CR2_PECBYTE_Msk /*!< Packet error checking byte */ 8452 8453 /******************* Bit definition for I2C_OAR1 register ******************/ 8454 #define I2C_OAR1_OA1_Pos (0U) 8455 #define I2C_OAR1_OA1_Msk (0x3FFUL << I2C_OAR1_OA1_Pos) /*!< 0x000003FF */ 8456 #define I2C_OAR1_OA1 I2C_OAR1_OA1_Msk /*!< Interface own address 1 */ 8457 #define I2C_OAR1_OA1MODE_Pos (10U) 8458 #define I2C_OAR1_OA1MODE_Msk (0x1UL << I2C_OAR1_OA1MODE_Pos) /*!< 0x00000400 */ 8459 #define I2C_OAR1_OA1MODE I2C_OAR1_OA1MODE_Msk /*!< Own address 1 10-bit mode */ 8460 #define I2C_OAR1_OA1EN_Pos (15U) 8461 #define I2C_OAR1_OA1EN_Msk (0x1UL << I2C_OAR1_OA1EN_Pos) /*!< 0x00008000 */ 8462 #define I2C_OAR1_OA1EN I2C_OAR1_OA1EN_Msk /*!< Own address 1 enable */ 8463 8464 /******************* Bit definition for I2C_OAR2 register ******************/ 8465 #define I2C_OAR2_OA2_Pos (1U) 8466 #define I2C_OAR2_OA2_Msk (0x7FUL << I2C_OAR2_OA2_Pos) /*!< 0x000000FE */ 8467 #define I2C_OAR2_OA2 I2C_OAR2_OA2_Msk /*!< Interface own address 2 */ 8468 #define I2C_OAR2_OA2MSK_Pos (8U) 8469 #define I2C_OAR2_OA2MSK_Msk (0x7UL << I2C_OAR2_OA2MSK_Pos) /*!< 0x00000700 */ 8470 #define I2C_OAR2_OA2MSK I2C_OAR2_OA2MSK_Msk /*!< Own address 2 masks */ 8471 #define I2C_OAR2_OA2NOMASK 0x00000000U /*!< No mask */ 8472 #define I2C_OAR2_OA2MASK01_Pos (8U) 8473 #define I2C_OAR2_OA2MASK01_Msk (0x1UL << I2C_OAR2_OA2MASK01_Pos) /*!< 0x00000100 */ 8474 #define I2C_OAR2_OA2MASK01 I2C_OAR2_OA2MASK01_Msk /*!< OA2[1] is masked, Only OA2[7:2] are compared */ 8475 #define I2C_OAR2_OA2MASK02_Pos (9U) 8476 #define I2C_OAR2_OA2MASK02_Msk (0x1UL << I2C_OAR2_OA2MASK02_Pos) /*!< 0x00000200 */ 8477 #define I2C_OAR2_OA2MASK02 I2C_OAR2_OA2MASK02_Msk /*!< OA2[2:1] is masked, Only OA2[7:3] are compared */ 8478 #define I2C_OAR2_OA2MASK03_Pos (8U) 8479 #define I2C_OAR2_OA2MASK03_Msk (0x3UL << I2C_OAR2_OA2MASK03_Pos) /*!< 0x00000300 */ 8480 #define I2C_OAR2_OA2MASK03 I2C_OAR2_OA2MASK03_Msk /*!< OA2[3:1] is masked, Only OA2[7:4] are compared */ 8481 #define I2C_OAR2_OA2MASK04_Pos (10U) 8482 #define I2C_OAR2_OA2MASK04_Msk (0x1UL << I2C_OAR2_OA2MASK04_Pos) /*!< 0x00000400 */ 8483 #define I2C_OAR2_OA2MASK04 I2C_OAR2_OA2MASK04_Msk /*!< OA2[4:1] is masked, Only OA2[7:5] are compared */ 8484 #define I2C_OAR2_OA2MASK05_Pos (8U) 8485 #define I2C_OAR2_OA2MASK05_Msk (0x5UL << I2C_OAR2_OA2MASK05_Pos) /*!< 0x00000500 */ 8486 #define I2C_OAR2_OA2MASK05 I2C_OAR2_OA2MASK05_Msk /*!< OA2[5:1] is masked, Only OA2[7:6] are compared */ 8487 #define I2C_OAR2_OA2MASK06_Pos (9U) 8488 #define I2C_OAR2_OA2MASK06_Msk (0x3UL << I2C_OAR2_OA2MASK06_Pos) /*!< 0x00000600 */ 8489 #define I2C_OAR2_OA2MASK06 I2C_OAR2_OA2MASK06_Msk /*!< OA2[6:1] is masked, Only OA2[7] are compared */ 8490 #define I2C_OAR2_OA2MASK07_Pos (8U) 8491 #define I2C_OAR2_OA2MASK07_Msk (0x7UL << I2C_OAR2_OA2MASK07_Pos) /*!< 0x00000700 */ 8492 #define I2C_OAR2_OA2MASK07 I2C_OAR2_OA2MASK07_Msk /*!< OA2[7:1] is masked, No comparison is done */ 8493 #define I2C_OAR2_OA2EN_Pos (15U) 8494 #define I2C_OAR2_OA2EN_Msk (0x1UL << I2C_OAR2_OA2EN_Pos) /*!< 0x00008000 */ 8495 #define I2C_OAR2_OA2EN I2C_OAR2_OA2EN_Msk /*!< Own address 2 enable */ 8496 8497 /******************* Bit definition for I2C_TIMINGR register *******************/ 8498 #define I2C_TIMINGR_SCLL_Pos (0U) 8499 #define I2C_TIMINGR_SCLL_Msk (0xFFUL << I2C_TIMINGR_SCLL_Pos) /*!< 0x000000FF */ 8500 #define I2C_TIMINGR_SCLL I2C_TIMINGR_SCLL_Msk /*!< SCL low period (master mode) */ 8501 #define I2C_TIMINGR_SCLH_Pos (8U) 8502 #define I2C_TIMINGR_SCLH_Msk (0xFFUL << I2C_TIMINGR_SCLH_Pos) /*!< 0x0000FF00 */ 8503 #define I2C_TIMINGR_SCLH I2C_TIMINGR_SCLH_Msk /*!< SCL high period (master mode) */ 8504 #define I2C_TIMINGR_SDADEL_Pos (16U) 8505 #define I2C_TIMINGR_SDADEL_Msk (0xFUL << I2C_TIMINGR_SDADEL_Pos) /*!< 0x000F0000 */ 8506 #define I2C_TIMINGR_SDADEL I2C_TIMINGR_SDADEL_Msk /*!< Data hold time */ 8507 #define I2C_TIMINGR_SCLDEL_Pos (20U) 8508 #define I2C_TIMINGR_SCLDEL_Msk (0xFUL << I2C_TIMINGR_SCLDEL_Pos) /*!< 0x00F00000 */ 8509 #define I2C_TIMINGR_SCLDEL I2C_TIMINGR_SCLDEL_Msk /*!< Data setup time */ 8510 #define I2C_TIMINGR_PRESC_Pos (28U) 8511 #define I2C_TIMINGR_PRESC_Msk (0xFUL << I2C_TIMINGR_PRESC_Pos) /*!< 0xF0000000 */ 8512 #define I2C_TIMINGR_PRESC I2C_TIMINGR_PRESC_Msk /*!< Timings prescaler */ 8513 8514 /******************* Bit definition for I2C_TIMEOUTR register *******************/ 8515 #define I2C_TIMEOUTR_TIMEOUTA_Pos (0U) 8516 #define I2C_TIMEOUTR_TIMEOUTA_Msk (0xFFFUL << I2C_TIMEOUTR_TIMEOUTA_Pos) /*!< 0x00000FFF */ 8517 #define I2C_TIMEOUTR_TIMEOUTA I2C_TIMEOUTR_TIMEOUTA_Msk /*!< Bus timeout A */ 8518 #define I2C_TIMEOUTR_TIDLE_Pos (12U) 8519 #define I2C_TIMEOUTR_TIDLE_Msk (0x1UL << I2C_TIMEOUTR_TIDLE_Pos) /*!< 0x00001000 */ 8520 #define I2C_TIMEOUTR_TIDLE I2C_TIMEOUTR_TIDLE_Msk /*!< Idle clock timeout detection */ 8521 #define I2C_TIMEOUTR_TIMOUTEN_Pos (15U) 8522 #define I2C_TIMEOUTR_TIMOUTEN_Msk (0x1UL << I2C_TIMEOUTR_TIMOUTEN_Pos) /*!< 0x00008000 */ 8523 #define I2C_TIMEOUTR_TIMOUTEN I2C_TIMEOUTR_TIMOUTEN_Msk /*!< Clock timeout enable */ 8524 #define I2C_TIMEOUTR_TIMEOUTB_Pos (16U) 8525 #define I2C_TIMEOUTR_TIMEOUTB_Msk (0xFFFUL << I2C_TIMEOUTR_TIMEOUTB_Pos) /*!< 0x0FFF0000 */ 8526 #define I2C_TIMEOUTR_TIMEOUTB I2C_TIMEOUTR_TIMEOUTB_Msk /*!< Bus timeout B */ 8527 #define I2C_TIMEOUTR_TEXTEN_Pos (31U) 8528 #define I2C_TIMEOUTR_TEXTEN_Msk (0x1UL << I2C_TIMEOUTR_TEXTEN_Pos) /*!< 0x80000000 */ 8529 #define I2C_TIMEOUTR_TEXTEN I2C_TIMEOUTR_TEXTEN_Msk /*!< Extended clock timeout enable */ 8530 8531 /****************** Bit definition for I2C_ISR register *********************/ 8532 #define I2C_ISR_TXE_Pos (0U) 8533 #define I2C_ISR_TXE_Msk (0x1UL << I2C_ISR_TXE_Pos) /*!< 0x00000001 */ 8534 #define I2C_ISR_TXE I2C_ISR_TXE_Msk /*!< Transmit data register empty */ 8535 #define I2C_ISR_TXIS_Pos (1U) 8536 #define I2C_ISR_TXIS_Msk (0x1UL << I2C_ISR_TXIS_Pos) /*!< 0x00000002 */ 8537 #define I2C_ISR_TXIS I2C_ISR_TXIS_Msk /*!< Transmit interrupt status */ 8538 #define I2C_ISR_RXNE_Pos (2U) 8539 #define I2C_ISR_RXNE_Msk (0x1UL << I2C_ISR_RXNE_Pos) /*!< 0x00000004 */ 8540 #define I2C_ISR_RXNE I2C_ISR_RXNE_Msk /*!< Receive data register not empty */ 8541 #define I2C_ISR_ADDR_Pos (3U) 8542 #define I2C_ISR_ADDR_Msk (0x1UL << I2C_ISR_ADDR_Pos) /*!< 0x00000008 */ 8543 #define I2C_ISR_ADDR I2C_ISR_ADDR_Msk /*!< Address matched (slave mode) */ 8544 #define I2C_ISR_NACKF_Pos (4U) 8545 #define I2C_ISR_NACKF_Msk (0x1UL << I2C_ISR_NACKF_Pos) /*!< 0x00000010 */ 8546 #define I2C_ISR_NACKF I2C_ISR_NACKF_Msk /*!< NACK received flag */ 8547 #define I2C_ISR_STOPF_Pos (5U) 8548 #define I2C_ISR_STOPF_Msk (0x1UL << I2C_ISR_STOPF_Pos) /*!< 0x00000020 */ 8549 #define I2C_ISR_STOPF I2C_ISR_STOPF_Msk /*!< STOP detection flag */ 8550 #define I2C_ISR_TC_Pos (6U) 8551 #define I2C_ISR_TC_Msk (0x1UL << I2C_ISR_TC_Pos) /*!< 0x00000040 */ 8552 #define I2C_ISR_TC I2C_ISR_TC_Msk /*!< Transfer complete (master mode) */ 8553 #define I2C_ISR_TCR_Pos (7U) 8554 #define I2C_ISR_TCR_Msk (0x1UL << I2C_ISR_TCR_Pos) /*!< 0x00000080 */ 8555 #define I2C_ISR_TCR I2C_ISR_TCR_Msk /*!< Transfer complete reload */ 8556 #define I2C_ISR_BERR_Pos (8U) 8557 #define I2C_ISR_BERR_Msk (0x1UL << I2C_ISR_BERR_Pos) /*!< 0x00000100 */ 8558 #define I2C_ISR_BERR I2C_ISR_BERR_Msk /*!< Bus error */ 8559 #define I2C_ISR_ARLO_Pos (9U) 8560 #define I2C_ISR_ARLO_Msk (0x1UL << I2C_ISR_ARLO_Pos) /*!< 0x00000200 */ 8561 #define I2C_ISR_ARLO I2C_ISR_ARLO_Msk /*!< Arbitration lost */ 8562 #define I2C_ISR_OVR_Pos (10U) 8563 #define I2C_ISR_OVR_Msk (0x1UL << I2C_ISR_OVR_Pos) /*!< 0x00000400 */ 8564 #define I2C_ISR_OVR I2C_ISR_OVR_Msk /*!< Overrun/Underrun */ 8565 #define I2C_ISR_PECERR_Pos (11U) 8566 #define I2C_ISR_PECERR_Msk (0x1UL << I2C_ISR_PECERR_Pos) /*!< 0x00000800 */ 8567 #define I2C_ISR_PECERR I2C_ISR_PECERR_Msk /*!< PEC error in reception */ 8568 #define I2C_ISR_TIMEOUT_Pos (12U) 8569 #define I2C_ISR_TIMEOUT_Msk (0x1UL << I2C_ISR_TIMEOUT_Pos) /*!< 0x00001000 */ 8570 #define I2C_ISR_TIMEOUT I2C_ISR_TIMEOUT_Msk /*!< Timeout or Tlow detection flag */ 8571 #define I2C_ISR_ALERT_Pos (13U) 8572 #define I2C_ISR_ALERT_Msk (0x1UL << I2C_ISR_ALERT_Pos) /*!< 0x00002000 */ 8573 #define I2C_ISR_ALERT I2C_ISR_ALERT_Msk /*!< SMBus alert */ 8574 #define I2C_ISR_BUSY_Pos (15U) 8575 #define I2C_ISR_BUSY_Msk (0x1UL << I2C_ISR_BUSY_Pos) /*!< 0x00008000 */ 8576 #define I2C_ISR_BUSY I2C_ISR_BUSY_Msk /*!< Bus busy */ 8577 #define I2C_ISR_DIR_Pos (16U) 8578 #define I2C_ISR_DIR_Msk (0x1UL << I2C_ISR_DIR_Pos) /*!< 0x00010000 */ 8579 #define I2C_ISR_DIR I2C_ISR_DIR_Msk /*!< Transfer direction (slave mode) */ 8580 #define I2C_ISR_ADDCODE_Pos (17U) 8581 #define I2C_ISR_ADDCODE_Msk (0x7FUL << I2C_ISR_ADDCODE_Pos) /*!< 0x00FE0000 */ 8582 #define I2C_ISR_ADDCODE I2C_ISR_ADDCODE_Msk /*!< Address match code (slave mode) */ 8583 8584 /****************** Bit definition for I2C_ICR register *********************/ 8585 #define I2C_ICR_ADDRCF_Pos (3U) 8586 #define I2C_ICR_ADDRCF_Msk (0x1UL << I2C_ICR_ADDRCF_Pos) /*!< 0x00000008 */ 8587 #define I2C_ICR_ADDRCF I2C_ICR_ADDRCF_Msk /*!< Address matched clear flag */ 8588 #define I2C_ICR_NACKCF_Pos (4U) 8589 #define I2C_ICR_NACKCF_Msk (0x1UL << I2C_ICR_NACKCF_Pos) /*!< 0x00000010 */ 8590 #define I2C_ICR_NACKCF I2C_ICR_NACKCF_Msk /*!< NACK clear flag */ 8591 #define I2C_ICR_STOPCF_Pos (5U) 8592 #define I2C_ICR_STOPCF_Msk (0x1UL << I2C_ICR_STOPCF_Pos) /*!< 0x00000020 */ 8593 #define I2C_ICR_STOPCF I2C_ICR_STOPCF_Msk /*!< STOP detection clear flag */ 8594 #define I2C_ICR_BERRCF_Pos (8U) 8595 #define I2C_ICR_BERRCF_Msk (0x1UL << I2C_ICR_BERRCF_Pos) /*!< 0x00000100 */ 8596 #define I2C_ICR_BERRCF I2C_ICR_BERRCF_Msk /*!< Bus error clear flag */ 8597 #define I2C_ICR_ARLOCF_Pos (9U) 8598 #define I2C_ICR_ARLOCF_Msk (0x1UL << I2C_ICR_ARLOCF_Pos) /*!< 0x00000200 */ 8599 #define I2C_ICR_ARLOCF I2C_ICR_ARLOCF_Msk /*!< Arbitration lost clear flag */ 8600 #define I2C_ICR_OVRCF_Pos (10U) 8601 #define I2C_ICR_OVRCF_Msk (0x1UL << I2C_ICR_OVRCF_Pos) /*!< 0x00000400 */ 8602 #define I2C_ICR_OVRCF I2C_ICR_OVRCF_Msk /*!< Overrun/Underrun clear flag */ 8603 #define I2C_ICR_PECCF_Pos (11U) 8604 #define I2C_ICR_PECCF_Msk (0x1UL << I2C_ICR_PECCF_Pos) /*!< 0x00000800 */ 8605 #define I2C_ICR_PECCF I2C_ICR_PECCF_Msk /*!< PAC error clear flag */ 8606 #define I2C_ICR_TIMOUTCF_Pos (12U) 8607 #define I2C_ICR_TIMOUTCF_Msk (0x1UL << I2C_ICR_TIMOUTCF_Pos) /*!< 0x00001000 */ 8608 #define I2C_ICR_TIMOUTCF I2C_ICR_TIMOUTCF_Msk /*!< Timeout clear flag */ 8609 #define I2C_ICR_ALERTCF_Pos (13U) 8610 #define I2C_ICR_ALERTCF_Msk (0x1UL << I2C_ICR_ALERTCF_Pos) /*!< 0x00002000 */ 8611 #define I2C_ICR_ALERTCF I2C_ICR_ALERTCF_Msk /*!< Alert clear flag */ 8612 8613 /****************** Bit definition for I2C_PECR register *********************/ 8614 #define I2C_PECR_PEC_Pos (0U) 8615 #define I2C_PECR_PEC_Msk (0xFFUL << I2C_PECR_PEC_Pos) /*!< 0x000000FF */ 8616 #define I2C_PECR_PEC I2C_PECR_PEC_Msk /*!< PEC register */ 8617 8618 /****************** Bit definition for I2C_RXDR register *********************/ 8619 #define I2C_RXDR_RXDATA_Pos (0U) 8620 #define I2C_RXDR_RXDATA_Msk (0xFFUL << I2C_RXDR_RXDATA_Pos) /*!< 0x000000FF */ 8621 #define I2C_RXDR_RXDATA I2C_RXDR_RXDATA_Msk /*!< 8-bit receive data */ 8622 8623 /****************** Bit definition for I2C_TXDR register *********************/ 8624 #define I2C_TXDR_TXDATA_Pos (0U) 8625 #define I2C_TXDR_TXDATA_Msk (0xFFUL << I2C_TXDR_TXDATA_Pos) /*!< 0x000000FF */ 8626 #define I2C_TXDR_TXDATA I2C_TXDR_TXDATA_Msk /*!< 8-bit transmit data */ 8627 8628 8629 /******************************************************************************/ 8630 /* */ 8631 /* Independent WATCHDOG */ 8632 /* */ 8633 /******************************************************************************/ 8634 /******************* Bit definition for IWDG_KR register ********************/ 8635 #define IWDG_KR_KEY_Pos (0U) 8636 #define IWDG_KR_KEY_Msk (0xFFFFUL << IWDG_KR_KEY_Pos) /*!< 0x0000FFFF */ 8637 #define IWDG_KR_KEY IWDG_KR_KEY_Msk /*!<Key value (write only, read 0000h) */ 8638 8639 /******************* Bit definition for IWDG_PR register ********************/ 8640 #define IWDG_PR_PR_Pos (0U) 8641 #define IWDG_PR_PR_Msk (0x7UL << IWDG_PR_PR_Pos) /*!< 0x00000007 */ 8642 #define IWDG_PR_PR IWDG_PR_PR_Msk /*!<PR[2:0] (Prescaler divider) */ 8643 #define IWDG_PR_PR_0 (0x1UL << IWDG_PR_PR_Pos) /*!< 0x01 */ 8644 #define IWDG_PR_PR_1 (0x2UL << IWDG_PR_PR_Pos) /*!< 0x02 */ 8645 #define IWDG_PR_PR_2 (0x4UL << IWDG_PR_PR_Pos) /*!< 0x04 */ 8646 8647 /******************* Bit definition for IWDG_RLR register *******************/ 8648 #define IWDG_RLR_RL_Pos (0U) 8649 #define IWDG_RLR_RL_Msk (0xFFFUL << IWDG_RLR_RL_Pos) /*!< 0x00000FFF */ 8650 #define IWDG_RLR_RL IWDG_RLR_RL_Msk /*!<Watchdog counter reload value */ 8651 8652 /******************* Bit definition for IWDG_SR register ********************/ 8653 #define IWDG_SR_PVU_Pos (0U) 8654 #define IWDG_SR_PVU_Msk (0x1UL << IWDG_SR_PVU_Pos) /*!< 0x00000001 */ 8655 #define IWDG_SR_PVU IWDG_SR_PVU_Msk /*!< Watchdog prescaler value update */ 8656 #define IWDG_SR_RVU_Pos (1U) 8657 #define IWDG_SR_RVU_Msk (0x1UL << IWDG_SR_RVU_Pos) /*!< 0x00000002 */ 8658 #define IWDG_SR_RVU IWDG_SR_RVU_Msk /*!< Watchdog counter reload value update */ 8659 #define IWDG_SR_WVU_Pos (2U) 8660 #define IWDG_SR_WVU_Msk (0x1UL << IWDG_SR_WVU_Pos) /*!< 0x00000004 */ 8661 #define IWDG_SR_WVU IWDG_SR_WVU_Msk /*!< Watchdog counter window value update */ 8662 8663 /******************* Bit definition for IWDG_KR register ********************/ 8664 #define IWDG_WINR_WIN_Pos (0U) 8665 #define IWDG_WINR_WIN_Msk (0xFFFUL << IWDG_WINR_WIN_Pos) /*!< 0x00000FFF */ 8666 #define IWDG_WINR_WIN IWDG_WINR_WIN_Msk /*!< Watchdog counter window value */ 8667 8668 8669 /******************************************************************************/ 8670 /* */ 8671 /* Power Control */ 8672 /* */ 8673 /******************************************************************************/ 8674 /******************** Bit definition for PWR_CR1 register ********************/ 8675 #define PWR_CR1_LPDS_Pos (0U) 8676 #define PWR_CR1_LPDS_Msk (0x1UL << PWR_CR1_LPDS_Pos) /*!< 0x00000001 */ 8677 #define PWR_CR1_LPDS PWR_CR1_LPDS_Msk /*!< Low-Power Deepsleep */ 8678 #define PWR_CR1_PDDS_Pos (1U) 8679 #define PWR_CR1_PDDS_Msk (0x1UL << PWR_CR1_PDDS_Pos) /*!< 0x00000002 */ 8680 #define PWR_CR1_PDDS PWR_CR1_PDDS_Msk /*!< Power Down Deepsleep */ 8681 #define PWR_CR1_CSBF_Pos (3U) 8682 #define PWR_CR1_CSBF_Msk (0x1UL << PWR_CR1_CSBF_Pos) /*!< 0x00000008 */ 8683 #define PWR_CR1_CSBF PWR_CR1_CSBF_Msk /*!< Clear Standby Flag */ 8684 #define PWR_CR1_PVDE_Pos (4U) 8685 #define PWR_CR1_PVDE_Msk (0x1UL << PWR_CR1_PVDE_Pos) /*!< 0x00000010 */ 8686 #define PWR_CR1_PVDE PWR_CR1_PVDE_Msk /*!< Power Voltage Detector Enable */ 8687 #define PWR_CR1_PLS_Pos (5U) 8688 #define PWR_CR1_PLS_Msk (0x7UL << PWR_CR1_PLS_Pos) /*!< 0x000000E0 */ 8689 #define PWR_CR1_PLS PWR_CR1_PLS_Msk /*!< PLS[2:0] bits (PVD Level Selection) */ 8690 #define PWR_CR1_PLS_0 (0x1UL << PWR_CR1_PLS_Pos) /*!< 0x00000020 */ 8691 #define PWR_CR1_PLS_1 (0x2UL << PWR_CR1_PLS_Pos) /*!< 0x00000040 */ 8692 #define PWR_CR1_PLS_2 (0x4UL << PWR_CR1_PLS_Pos) /*!< 0x00000080 */ 8693 8694 /*!< PVD level configuration */ 8695 #define PWR_CR1_PLS_LEV0 0x00000000U /*!< PVD level 0 */ 8696 #define PWR_CR1_PLS_LEV1_Pos (5U) 8697 #define PWR_CR1_PLS_LEV1_Msk (0x1UL << PWR_CR1_PLS_LEV1_Pos) /*!< 0x00000020 */ 8698 #define PWR_CR1_PLS_LEV1 PWR_CR1_PLS_LEV1_Msk /*!< PVD level 1 */ 8699 #define PWR_CR1_PLS_LEV2_Pos (6U) 8700 #define PWR_CR1_PLS_LEV2_Msk (0x1UL << PWR_CR1_PLS_LEV2_Pos) /*!< 0x00000040 */ 8701 #define PWR_CR1_PLS_LEV2 PWR_CR1_PLS_LEV2_Msk /*!< PVD level 2 */ 8702 #define PWR_CR1_PLS_LEV3_Pos (5U) 8703 #define PWR_CR1_PLS_LEV3_Msk (0x3UL << PWR_CR1_PLS_LEV3_Pos) /*!< 0x00000060 */ 8704 #define PWR_CR1_PLS_LEV3 PWR_CR1_PLS_LEV3_Msk /*!< PVD level 3 */ 8705 #define PWR_CR1_PLS_LEV4_Pos (7U) 8706 #define PWR_CR1_PLS_LEV4_Msk (0x1UL << PWR_CR1_PLS_LEV4_Pos) /*!< 0x00000080 */ 8707 #define PWR_CR1_PLS_LEV4 PWR_CR1_PLS_LEV4_Msk /*!< PVD level 4 */ 8708 #define PWR_CR1_PLS_LEV5_Pos (5U) 8709 #define PWR_CR1_PLS_LEV5_Msk (0x5UL << PWR_CR1_PLS_LEV5_Pos) /*!< 0x000000A0 */ 8710 #define PWR_CR1_PLS_LEV5 PWR_CR1_PLS_LEV5_Msk /*!< PVD level 5 */ 8711 #define PWR_CR1_PLS_LEV6_Pos (6U) 8712 #define PWR_CR1_PLS_LEV6_Msk (0x3UL << PWR_CR1_PLS_LEV6_Pos) /*!< 0x000000C0 */ 8713 #define PWR_CR1_PLS_LEV6 PWR_CR1_PLS_LEV6_Msk /*!< PVD level 6 */ 8714 #define PWR_CR1_PLS_LEV7_Pos (5U) 8715 #define PWR_CR1_PLS_LEV7_Msk (0x7UL << PWR_CR1_PLS_LEV7_Pos) /*!< 0x000000E0 */ 8716 #define PWR_CR1_PLS_LEV7 PWR_CR1_PLS_LEV7_Msk /*!< PVD level 7 */ 8717 #define PWR_CR1_DBP_Pos (8U) 8718 #define PWR_CR1_DBP_Msk (0x1UL << PWR_CR1_DBP_Pos) /*!< 0x00000100 */ 8719 #define PWR_CR1_DBP PWR_CR1_DBP_Msk /*!< Disable Backup Domain write protection */ 8720 #define PWR_CR1_FPDS_Pos (9U) 8721 #define PWR_CR1_FPDS_Msk (0x1UL << PWR_CR1_FPDS_Pos) /*!< 0x00000200 */ 8722 #define PWR_CR1_FPDS PWR_CR1_FPDS_Msk /*!< Flash power down in Stop mode */ 8723 #define PWR_CR1_LPUDS_Pos (10U) 8724 #define PWR_CR1_LPUDS_Msk (0x1UL << PWR_CR1_LPUDS_Pos) /*!< 0x00000400 */ 8725 #define PWR_CR1_LPUDS PWR_CR1_LPUDS_Msk /*!< Low-power regulator in deepsleep under-drive mode */ 8726 #define PWR_CR1_MRUDS_Pos (11U) 8727 #define PWR_CR1_MRUDS_Msk (0x1UL << PWR_CR1_MRUDS_Pos) /*!< 0x00000800 */ 8728 #define PWR_CR1_MRUDS PWR_CR1_MRUDS_Msk /*!< Main regulator in deepsleep under-drive mode */ 8729 #define PWR_CR1_ADCDC1_Pos (13U) 8730 #define PWR_CR1_ADCDC1_Msk (0x1UL << PWR_CR1_ADCDC1_Pos) /*!< 0x00002000 */ 8731 #define PWR_CR1_ADCDC1 PWR_CR1_ADCDC1_Msk /*!< Refer to AN4073 on how to use this bit */ 8732 #define PWR_CR1_VOS_Pos (14U) 8733 #define PWR_CR1_VOS_Msk (0x3UL << PWR_CR1_VOS_Pos) /*!< 0x0000C000 */ 8734 #define PWR_CR1_VOS PWR_CR1_VOS_Msk /*!< VOS[1:0] bits (Regulator voltage scaling output selection) */ 8735 #define PWR_CR1_VOS_0 (0x1UL << PWR_CR1_VOS_Pos) /*!< 0x00004000 */ 8736 #define PWR_CR1_VOS_1 (0x2UL << PWR_CR1_VOS_Pos) /*!< 0x00008000 */ 8737 #define PWR_CR1_ODEN_Pos (16U) 8738 #define PWR_CR1_ODEN_Msk (0x1UL << PWR_CR1_ODEN_Pos) /*!< 0x00010000 */ 8739 #define PWR_CR1_ODEN PWR_CR1_ODEN_Msk /*!< Over Drive enable */ 8740 #define PWR_CR1_ODSWEN_Pos (17U) 8741 #define PWR_CR1_ODSWEN_Msk (0x1UL << PWR_CR1_ODSWEN_Pos) /*!< 0x00020000 */ 8742 #define PWR_CR1_ODSWEN PWR_CR1_ODSWEN_Msk /*!< Over Drive switch enabled */ 8743 #define PWR_CR1_UDEN_Pos (18U) 8744 #define PWR_CR1_UDEN_Msk (0x3UL << PWR_CR1_UDEN_Pos) /*!< 0x000C0000 */ 8745 #define PWR_CR1_UDEN PWR_CR1_UDEN_Msk /*!< Under Drive enable in stop mode */ 8746 #define PWR_CR1_UDEN_0 (0x1UL << PWR_CR1_UDEN_Pos) /*!< 0x00040000 */ 8747 #define PWR_CR1_UDEN_1 (0x2UL << PWR_CR1_UDEN_Pos) /*!< 0x00080000 */ 8748 8749 /******************* Bit definition for PWR_CSR1 register ********************/ 8750 #define PWR_CSR1_WUIF_Pos (0U) 8751 #define PWR_CSR1_WUIF_Msk (0x1UL << PWR_CSR1_WUIF_Pos) /*!< 0x00000001 */ 8752 #define PWR_CSR1_WUIF PWR_CSR1_WUIF_Msk /*!< Wake up internal Flag */ 8753 #define PWR_CSR1_SBF_Pos (1U) 8754 #define PWR_CSR1_SBF_Msk (0x1UL << PWR_CSR1_SBF_Pos) /*!< 0x00000002 */ 8755 #define PWR_CSR1_SBF PWR_CSR1_SBF_Msk /*!< Standby Flag */ 8756 #define PWR_CSR1_PVDO_Pos (2U) 8757 #define PWR_CSR1_PVDO_Msk (0x1UL << PWR_CSR1_PVDO_Pos) /*!< 0x00000004 */ 8758 #define PWR_CSR1_PVDO PWR_CSR1_PVDO_Msk /*!< PVD Output */ 8759 #define PWR_CSR1_BRR_Pos (3U) 8760 #define PWR_CSR1_BRR_Msk (0x1UL << PWR_CSR1_BRR_Pos) /*!< 0x00000008 */ 8761 #define PWR_CSR1_BRR PWR_CSR1_BRR_Msk /*!< Backup regulator ready */ 8762 #define PWR_CSR1_EIWUP_Pos (8U) 8763 #define PWR_CSR1_EIWUP_Msk (0x1UL << PWR_CSR1_EIWUP_Pos) /*!< 0x00000100 */ 8764 #define PWR_CSR1_EIWUP PWR_CSR1_EIWUP_Msk /*!< Enable internal wakeup */ 8765 #define PWR_CSR1_BRE_Pos (9U) 8766 #define PWR_CSR1_BRE_Msk (0x1UL << PWR_CSR1_BRE_Pos) /*!< 0x00000200 */ 8767 #define PWR_CSR1_BRE PWR_CSR1_BRE_Msk /*!< Backup regulator enable */ 8768 #define PWR_CSR1_VOSRDY_Pos (14U) 8769 #define PWR_CSR1_VOSRDY_Msk (0x1UL << PWR_CSR1_VOSRDY_Pos) /*!< 0x00004000 */ 8770 #define PWR_CSR1_VOSRDY PWR_CSR1_VOSRDY_Msk /*!< Regulator voltage scaling output selection ready */ 8771 #define PWR_CSR1_ODRDY_Pos (16U) 8772 #define PWR_CSR1_ODRDY_Msk (0x1UL << PWR_CSR1_ODRDY_Pos) /*!< 0x00010000 */ 8773 #define PWR_CSR1_ODRDY PWR_CSR1_ODRDY_Msk /*!< Over Drive generator ready */ 8774 #define PWR_CSR1_ODSWRDY_Pos (17U) 8775 #define PWR_CSR1_ODSWRDY_Msk (0x1UL << PWR_CSR1_ODSWRDY_Pos) /*!< 0x00020000 */ 8776 #define PWR_CSR1_ODSWRDY PWR_CSR1_ODSWRDY_Msk /*!< Over Drive Switch ready */ 8777 #define PWR_CSR1_UDRDY_Pos (18U) 8778 #define PWR_CSR1_UDRDY_Msk (0x3UL << PWR_CSR1_UDRDY_Pos) /*!< 0x000C0000 */ 8779 #define PWR_CSR1_UDRDY PWR_CSR1_UDRDY_Msk /*!< Under Drive ready */ 8780 8781 8782 /******************** Bit definition for PWR_CR2 register ********************/ 8783 #define PWR_CR2_CWUPF1_Pos (0U) 8784 #define PWR_CR2_CWUPF1_Msk (0x1UL << PWR_CR2_CWUPF1_Pos) /*!< 0x00000001 */ 8785 #define PWR_CR2_CWUPF1 PWR_CR2_CWUPF1_Msk /*!< Clear Wakeup Pin Flag for PA0 */ 8786 #define PWR_CR2_CWUPF2_Pos (1U) 8787 #define PWR_CR2_CWUPF2_Msk (0x1UL << PWR_CR2_CWUPF2_Pos) /*!< 0x00000002 */ 8788 #define PWR_CR2_CWUPF2 PWR_CR2_CWUPF2_Msk /*!< Clear Wakeup Pin Flag for PA2 */ 8789 #define PWR_CR2_CWUPF3_Pos (2U) 8790 #define PWR_CR2_CWUPF3_Msk (0x1UL << PWR_CR2_CWUPF3_Pos) /*!< 0x00000004 */ 8791 #define PWR_CR2_CWUPF3 PWR_CR2_CWUPF3_Msk /*!< Clear Wakeup Pin Flag for PC1 */ 8792 #define PWR_CR2_CWUPF4_Pos (3U) 8793 #define PWR_CR2_CWUPF4_Msk (0x1UL << PWR_CR2_CWUPF4_Pos) /*!< 0x00000008 */ 8794 #define PWR_CR2_CWUPF4 PWR_CR2_CWUPF4_Msk /*!< Clear Wakeup Pin Flag for PC13 */ 8795 #define PWR_CR2_CWUPF5_Pos (4U) 8796 #define PWR_CR2_CWUPF5_Msk (0x1UL << PWR_CR2_CWUPF5_Pos) /*!< 0x00000010 */ 8797 #define PWR_CR2_CWUPF5 PWR_CR2_CWUPF5_Msk /*!< Clear Wakeup Pin Flag for PI8 */ 8798 #define PWR_CR2_CWUPF6_Pos (5U) 8799 #define PWR_CR2_CWUPF6_Msk (0x1UL << PWR_CR2_CWUPF6_Pos) /*!< 0x00000020 */ 8800 #define PWR_CR2_CWUPF6 PWR_CR2_CWUPF6_Msk /*!< Clear Wakeup Pin Flag for PI11 */ 8801 #define PWR_CR2_WUPP1_Pos (8U) 8802 #define PWR_CR2_WUPP1_Msk (0x1UL << PWR_CR2_WUPP1_Pos) /*!< 0x00000100 */ 8803 #define PWR_CR2_WUPP1 PWR_CR2_WUPP1_Msk /*!< Wakeup Pin Polarity bit for PA0 */ 8804 #define PWR_CR2_WUPP2_Pos (9U) 8805 #define PWR_CR2_WUPP2_Msk (0x1UL << PWR_CR2_WUPP2_Pos) /*!< 0x00000200 */ 8806 #define PWR_CR2_WUPP2 PWR_CR2_WUPP2_Msk /*!< Wakeup Pin Polarity bit for PA2 */ 8807 #define PWR_CR2_WUPP3_Pos (10U) 8808 #define PWR_CR2_WUPP3_Msk (0x1UL << PWR_CR2_WUPP3_Pos) /*!< 0x00000400 */ 8809 #define PWR_CR2_WUPP3 PWR_CR2_WUPP3_Msk /*!< Wakeup Pin Polarity bit for PC1 */ 8810 #define PWR_CR2_WUPP4_Pos (11U) 8811 #define PWR_CR2_WUPP4_Msk (0x1UL << PWR_CR2_WUPP4_Pos) /*!< 0x00000800 */ 8812 #define PWR_CR2_WUPP4 PWR_CR2_WUPP4_Msk /*!< Wakeup Pin Polarity bit for PC13 */ 8813 #define PWR_CR2_WUPP5_Pos (12U) 8814 #define PWR_CR2_WUPP5_Msk (0x1UL << PWR_CR2_WUPP5_Pos) /*!< 0x00001000 */ 8815 #define PWR_CR2_WUPP5 PWR_CR2_WUPP5_Msk /*!< Wakeup Pin Polarity bit for PI8 */ 8816 #define PWR_CR2_WUPP6_Pos (13U) 8817 #define PWR_CR2_WUPP6_Msk (0x1UL << PWR_CR2_WUPP6_Pos) /*!< 0x00002000 */ 8818 #define PWR_CR2_WUPP6 PWR_CR2_WUPP6_Msk /*!< Wakeup Pin Polarity bit for PI11 */ 8819 8820 /******************* Bit definition for PWR_CSR2 register ********************/ 8821 #define PWR_CSR2_WUPF1_Pos (0U) 8822 #define PWR_CSR2_WUPF1_Msk (0x1UL << PWR_CSR2_WUPF1_Pos) /*!< 0x00000001 */ 8823 #define PWR_CSR2_WUPF1 PWR_CSR2_WUPF1_Msk /*!< Wakeup Pin Flag for PA0 */ 8824 #define PWR_CSR2_WUPF2_Pos (1U) 8825 #define PWR_CSR2_WUPF2_Msk (0x1UL << PWR_CSR2_WUPF2_Pos) /*!< 0x00000002 */ 8826 #define PWR_CSR2_WUPF2 PWR_CSR2_WUPF2_Msk /*!< Wakeup Pin Flag for PA2 */ 8827 #define PWR_CSR2_WUPF3_Pos (2U) 8828 #define PWR_CSR2_WUPF3_Msk (0x1UL << PWR_CSR2_WUPF3_Pos) /*!< 0x00000004 */ 8829 #define PWR_CSR2_WUPF3 PWR_CSR2_WUPF3_Msk /*!< Wakeup Pin Flag for PC1 */ 8830 #define PWR_CSR2_WUPF4_Pos (3U) 8831 #define PWR_CSR2_WUPF4_Msk (0x1UL << PWR_CSR2_WUPF4_Pos) /*!< 0x00000008 */ 8832 #define PWR_CSR2_WUPF4 PWR_CSR2_WUPF4_Msk /*!< Wakeup Pin Flag for PC13 */ 8833 #define PWR_CSR2_WUPF5_Pos (4U) 8834 #define PWR_CSR2_WUPF5_Msk (0x1UL << PWR_CSR2_WUPF5_Pos) /*!< 0x00000010 */ 8835 #define PWR_CSR2_WUPF5 PWR_CSR2_WUPF5_Msk /*!< Wakeup Pin Flag for PI8 */ 8836 #define PWR_CSR2_WUPF6_Pos (5U) 8837 #define PWR_CSR2_WUPF6_Msk (0x1UL << PWR_CSR2_WUPF6_Pos) /*!< 0x00000020 */ 8838 #define PWR_CSR2_WUPF6 PWR_CSR2_WUPF6_Msk /*!< Wakeup Pin Flag for PI11 */ 8839 #define PWR_CSR2_EWUP1_Pos (8U) 8840 #define PWR_CSR2_EWUP1_Msk (0x1UL << PWR_CSR2_EWUP1_Pos) /*!< 0x00000100 */ 8841 #define PWR_CSR2_EWUP1 PWR_CSR2_EWUP1_Msk /*!< Enable Wakeup Pin PA0 */ 8842 #define PWR_CSR2_EWUP2_Pos (9U) 8843 #define PWR_CSR2_EWUP2_Msk (0x1UL << PWR_CSR2_EWUP2_Pos) /*!< 0x00000200 */ 8844 #define PWR_CSR2_EWUP2 PWR_CSR2_EWUP2_Msk /*!< Enable Wakeup Pin PA2 */ 8845 #define PWR_CSR2_EWUP3_Pos (10U) 8846 #define PWR_CSR2_EWUP3_Msk (0x1UL << PWR_CSR2_EWUP3_Pos) /*!< 0x00000400 */ 8847 #define PWR_CSR2_EWUP3 PWR_CSR2_EWUP3_Msk /*!< Enable Wakeup Pin PC1 */ 8848 #define PWR_CSR2_EWUP4_Pos (11U) 8849 #define PWR_CSR2_EWUP4_Msk (0x1UL << PWR_CSR2_EWUP4_Pos) /*!< 0x00000800 */ 8850 #define PWR_CSR2_EWUP4 PWR_CSR2_EWUP4_Msk /*!< Enable Wakeup Pin PC13 */ 8851 #define PWR_CSR2_EWUP5_Pos (12U) 8852 #define PWR_CSR2_EWUP5_Msk (0x1UL << PWR_CSR2_EWUP5_Pos) /*!< 0x00001000 */ 8853 #define PWR_CSR2_EWUP5 PWR_CSR2_EWUP5_Msk /*!< Enable Wakeup Pin PI8 */ 8854 #define PWR_CSR2_EWUP6_Pos (13U) 8855 #define PWR_CSR2_EWUP6_Msk (0x1UL << PWR_CSR2_EWUP6_Pos) /*!< 0x00002000 */ 8856 #define PWR_CSR2_EWUP6 PWR_CSR2_EWUP6_Msk /*!< Enable Wakeup Pin PI11 */ 8857 8858 /******************************************************************************/ 8859 /* */ 8860 /* QUADSPI */ 8861 /* */ 8862 /******************************************************************************/ 8863 /***************** Bit definition for QUADSPI_CR register *******************/ 8864 #define QUADSPI_CR_EN_Pos (0U) 8865 #define QUADSPI_CR_EN_Msk (0x1UL << QUADSPI_CR_EN_Pos) /*!< 0x00000001 */ 8866 #define QUADSPI_CR_EN QUADSPI_CR_EN_Msk /*!< Enable */ 8867 #define QUADSPI_CR_ABORT_Pos (1U) 8868 #define QUADSPI_CR_ABORT_Msk (0x1UL << QUADSPI_CR_ABORT_Pos) /*!< 0x00000002 */ 8869 #define QUADSPI_CR_ABORT QUADSPI_CR_ABORT_Msk /*!< Abort request */ 8870 #define QUADSPI_CR_DMAEN_Pos (2U) 8871 #define QUADSPI_CR_DMAEN_Msk (0x1UL << QUADSPI_CR_DMAEN_Pos) /*!< 0x00000004 */ 8872 #define QUADSPI_CR_DMAEN QUADSPI_CR_DMAEN_Msk /*!< DMA Enable */ 8873 #define QUADSPI_CR_TCEN_Pos (3U) 8874 #define QUADSPI_CR_TCEN_Msk (0x1UL << QUADSPI_CR_TCEN_Pos) /*!< 0x00000008 */ 8875 #define QUADSPI_CR_TCEN QUADSPI_CR_TCEN_Msk /*!< Timeout Counter Enable */ 8876 #define QUADSPI_CR_SSHIFT_Pos (4U) 8877 #define QUADSPI_CR_SSHIFT_Msk (0x1UL << QUADSPI_CR_SSHIFT_Pos) /*!< 0x00000010 */ 8878 #define QUADSPI_CR_SSHIFT QUADSPI_CR_SSHIFT_Msk /*!< Sample Shift */ 8879 #define QUADSPI_CR_DFM_Pos (6U) 8880 #define QUADSPI_CR_DFM_Msk (0x1UL << QUADSPI_CR_DFM_Pos) /*!< 0x00000040 */ 8881 #define QUADSPI_CR_DFM QUADSPI_CR_DFM_Msk /*!< Dual Flash Mode */ 8882 #define QUADSPI_CR_FSEL_Pos (7U) 8883 #define QUADSPI_CR_FSEL_Msk (0x1UL << QUADSPI_CR_FSEL_Pos) /*!< 0x00000080 */ 8884 #define QUADSPI_CR_FSEL QUADSPI_CR_FSEL_Msk /*!< Flash Select */ 8885 #define QUADSPI_CR_FTHRES_Pos (8U) 8886 #define QUADSPI_CR_FTHRES_Msk (0x1FUL << QUADSPI_CR_FTHRES_Pos) /*!< 0x00001F00 */ 8887 #define QUADSPI_CR_FTHRES QUADSPI_CR_FTHRES_Msk /*!< FTHRES[4:0] FIFO Level */ 8888 #define QUADSPI_CR_FTHRES_0 (0x01UL << QUADSPI_CR_FTHRES_Pos) /*!< 0x00000100 */ 8889 #define QUADSPI_CR_FTHRES_1 (0x02UL << QUADSPI_CR_FTHRES_Pos) /*!< 0x00000200 */ 8890 #define QUADSPI_CR_FTHRES_2 (0x04UL << QUADSPI_CR_FTHRES_Pos) /*!< 0x00000400 */ 8891 #define QUADSPI_CR_FTHRES_3 (0x08UL << QUADSPI_CR_FTHRES_Pos) /*!< 0x00000800 */ 8892 #define QUADSPI_CR_FTHRES_4 (0x10UL << QUADSPI_CR_FTHRES_Pos) /*!< 0x00001000 */ 8893 #define QUADSPI_CR_TEIE_Pos (16U) 8894 #define QUADSPI_CR_TEIE_Msk (0x1UL << QUADSPI_CR_TEIE_Pos) /*!< 0x00010000 */ 8895 #define QUADSPI_CR_TEIE QUADSPI_CR_TEIE_Msk /*!< Transfer Error Interrupt Enable */ 8896 #define QUADSPI_CR_TCIE_Pos (17U) 8897 #define QUADSPI_CR_TCIE_Msk (0x1UL << QUADSPI_CR_TCIE_Pos) /*!< 0x00020000 */ 8898 #define QUADSPI_CR_TCIE QUADSPI_CR_TCIE_Msk /*!< Transfer Complete Interrupt Enable */ 8899 #define QUADSPI_CR_FTIE_Pos (18U) 8900 #define QUADSPI_CR_FTIE_Msk (0x1UL << QUADSPI_CR_FTIE_Pos) /*!< 0x00040000 */ 8901 #define QUADSPI_CR_FTIE QUADSPI_CR_FTIE_Msk /*!< FIFO Threshold Interrupt Enable */ 8902 #define QUADSPI_CR_SMIE_Pos (19U) 8903 #define QUADSPI_CR_SMIE_Msk (0x1UL << QUADSPI_CR_SMIE_Pos) /*!< 0x00080000 */ 8904 #define QUADSPI_CR_SMIE QUADSPI_CR_SMIE_Msk /*!< Status Match Interrupt Enable */ 8905 #define QUADSPI_CR_TOIE_Pos (20U) 8906 #define QUADSPI_CR_TOIE_Msk (0x1UL << QUADSPI_CR_TOIE_Pos) /*!< 0x00100000 */ 8907 #define QUADSPI_CR_TOIE QUADSPI_CR_TOIE_Msk /*!< TimeOut Interrupt Enable */ 8908 #define QUADSPI_CR_APMS_Pos (22U) 8909 #define QUADSPI_CR_APMS_Msk (0x1UL << QUADSPI_CR_APMS_Pos) /*!< 0x00400000 */ 8910 #define QUADSPI_CR_APMS QUADSPI_CR_APMS_Msk /*!< Bit 1 */ 8911 #define QUADSPI_CR_PMM_Pos (23U) 8912 #define QUADSPI_CR_PMM_Msk (0x1UL << QUADSPI_CR_PMM_Pos) /*!< 0x00800000 */ 8913 #define QUADSPI_CR_PMM QUADSPI_CR_PMM_Msk /*!< Polling Match Mode */ 8914 #define QUADSPI_CR_PRESCALER_Pos (24U) 8915 #define QUADSPI_CR_PRESCALER_Msk (0xFFUL << QUADSPI_CR_PRESCALER_Pos) /*!< 0xFF000000 */ 8916 #define QUADSPI_CR_PRESCALER QUADSPI_CR_PRESCALER_Msk /*!< PRESCALER[7:0] Clock prescaler */ 8917 #define QUADSPI_CR_PRESCALER_0 (0x01UL << QUADSPI_CR_PRESCALER_Pos) /*!< 0x01000000 */ 8918 #define QUADSPI_CR_PRESCALER_1 (0x02UL << QUADSPI_CR_PRESCALER_Pos) /*!< 0x02000000 */ 8919 #define QUADSPI_CR_PRESCALER_2 (0x04UL << QUADSPI_CR_PRESCALER_Pos) /*!< 0x04000000 */ 8920 #define QUADSPI_CR_PRESCALER_3 (0x08UL << QUADSPI_CR_PRESCALER_Pos) /*!< 0x08000000 */ 8921 #define QUADSPI_CR_PRESCALER_4 (0x10UL << QUADSPI_CR_PRESCALER_Pos) /*!< 0x10000000 */ 8922 #define QUADSPI_CR_PRESCALER_5 (0x20UL << QUADSPI_CR_PRESCALER_Pos) /*!< 0x20000000 */ 8923 #define QUADSPI_CR_PRESCALER_6 (0x40UL << QUADSPI_CR_PRESCALER_Pos) /*!< 0x40000000 */ 8924 #define QUADSPI_CR_PRESCALER_7 (0x80UL << QUADSPI_CR_PRESCALER_Pos) /*!< 0x80000000 */ 8925 8926 /***************** Bit definition for QUADSPI_DCR register ******************/ 8927 #define QUADSPI_DCR_CKMODE_Pos (0U) 8928 #define QUADSPI_DCR_CKMODE_Msk (0x1UL << QUADSPI_DCR_CKMODE_Pos) /*!< 0x00000001 */ 8929 #define QUADSPI_DCR_CKMODE QUADSPI_DCR_CKMODE_Msk /*!< Mode 0 / Mode 3 */ 8930 #define QUADSPI_DCR_CSHT_Pos (8U) 8931 #define QUADSPI_DCR_CSHT_Msk (0x7UL << QUADSPI_DCR_CSHT_Pos) /*!< 0x00000700 */ 8932 #define QUADSPI_DCR_CSHT QUADSPI_DCR_CSHT_Msk /*!< CSHT[2:0]: ChipSelect High Time */ 8933 #define QUADSPI_DCR_CSHT_0 (0x1UL << QUADSPI_DCR_CSHT_Pos) /*!< 0x00000100 */ 8934 #define QUADSPI_DCR_CSHT_1 (0x2UL << QUADSPI_DCR_CSHT_Pos) /*!< 0x00000200 */ 8935 #define QUADSPI_DCR_CSHT_2 (0x4UL << QUADSPI_DCR_CSHT_Pos) /*!< 0x00000400 */ 8936 #define QUADSPI_DCR_FSIZE_Pos (16U) 8937 #define QUADSPI_DCR_FSIZE_Msk (0x1FUL << QUADSPI_DCR_FSIZE_Pos) /*!< 0x001F0000 */ 8938 #define QUADSPI_DCR_FSIZE QUADSPI_DCR_FSIZE_Msk /*!< FSIZE[4:0]: Flash Size */ 8939 #define QUADSPI_DCR_FSIZE_0 (0x01UL << QUADSPI_DCR_FSIZE_Pos) /*!< 0x00010000 */ 8940 #define QUADSPI_DCR_FSIZE_1 (0x02UL << QUADSPI_DCR_FSIZE_Pos) /*!< 0x00020000 */ 8941 #define QUADSPI_DCR_FSIZE_2 (0x04UL << QUADSPI_DCR_FSIZE_Pos) /*!< 0x00040000 */ 8942 #define QUADSPI_DCR_FSIZE_3 (0x08UL << QUADSPI_DCR_FSIZE_Pos) /*!< 0x00080000 */ 8943 #define QUADSPI_DCR_FSIZE_4 (0x10UL << QUADSPI_DCR_FSIZE_Pos) /*!< 0x00100000 */ 8944 8945 /****************** Bit definition for QUADSPI_SR register *******************/ 8946 #define QUADSPI_SR_TEF_Pos (0U) 8947 #define QUADSPI_SR_TEF_Msk (0x1UL << QUADSPI_SR_TEF_Pos) /*!< 0x00000001 */ 8948 #define QUADSPI_SR_TEF QUADSPI_SR_TEF_Msk /*!< Transfer Error Flag */ 8949 #define QUADSPI_SR_TCF_Pos (1U) 8950 #define QUADSPI_SR_TCF_Msk (0x1UL << QUADSPI_SR_TCF_Pos) /*!< 0x00000002 */ 8951 #define QUADSPI_SR_TCF QUADSPI_SR_TCF_Msk /*!< Transfer Complete Flag */ 8952 #define QUADSPI_SR_FTF_Pos (2U) 8953 #define QUADSPI_SR_FTF_Msk (0x1UL << QUADSPI_SR_FTF_Pos) /*!< 0x00000004 */ 8954 #define QUADSPI_SR_FTF QUADSPI_SR_FTF_Msk /*!< FIFO Threshlod Flag */ 8955 #define QUADSPI_SR_SMF_Pos (3U) 8956 #define QUADSPI_SR_SMF_Msk (0x1UL << QUADSPI_SR_SMF_Pos) /*!< 0x00000008 */ 8957 #define QUADSPI_SR_SMF QUADSPI_SR_SMF_Msk /*!< Status Match Flag */ 8958 #define QUADSPI_SR_TOF_Pos (4U) 8959 #define QUADSPI_SR_TOF_Msk (0x1UL << QUADSPI_SR_TOF_Pos) /*!< 0x00000010 */ 8960 #define QUADSPI_SR_TOF QUADSPI_SR_TOF_Msk /*!< Timeout Flag */ 8961 #define QUADSPI_SR_BUSY_Pos (5U) 8962 #define QUADSPI_SR_BUSY_Msk (0x1UL << QUADSPI_SR_BUSY_Pos) /*!< 0x00000020 */ 8963 #define QUADSPI_SR_BUSY QUADSPI_SR_BUSY_Msk /*!< Busy */ 8964 #define QUADSPI_SR_FLEVEL_Pos (8U) 8965 #define QUADSPI_SR_FLEVEL_Msk (0x3FUL << QUADSPI_SR_FLEVEL_Pos) /*!< 0x00003F00 */ 8966 #define QUADSPI_SR_FLEVEL QUADSPI_SR_FLEVEL_Msk /*!< FIFO Threshlod Flag */ 8967 #define QUADSPI_SR_FLEVEL_0 (0x01UL << QUADSPI_SR_FLEVEL_Pos) /*!< 0x00000100 */ 8968 #define QUADSPI_SR_FLEVEL_1 (0x02UL << QUADSPI_SR_FLEVEL_Pos) /*!< 0x00000200 */ 8969 #define QUADSPI_SR_FLEVEL_2 (0x04UL << QUADSPI_SR_FLEVEL_Pos) /*!< 0x00000400 */ 8970 #define QUADSPI_SR_FLEVEL_3 (0x08UL << QUADSPI_SR_FLEVEL_Pos) /*!< 0x00000800 */ 8971 #define QUADSPI_SR_FLEVEL_4 (0x10UL << QUADSPI_SR_FLEVEL_Pos) /*!< 0x00001000 */ 8972 #define QUADSPI_SR_FLEVEL_5 (0x20UL << QUADSPI_SR_FLEVEL_Pos) /*!< 0x00002000 */ 8973 8974 /****************** Bit definition for QUADSPI_FCR register ******************/ 8975 #define QUADSPI_FCR_CTEF_Pos (0U) 8976 #define QUADSPI_FCR_CTEF_Msk (0x1UL << QUADSPI_FCR_CTEF_Pos) /*!< 0x00000001 */ 8977 #define QUADSPI_FCR_CTEF QUADSPI_FCR_CTEF_Msk /*!< Clear Transfer Error Flag */ 8978 #define QUADSPI_FCR_CTCF_Pos (1U) 8979 #define QUADSPI_FCR_CTCF_Msk (0x1UL << QUADSPI_FCR_CTCF_Pos) /*!< 0x00000002 */ 8980 #define QUADSPI_FCR_CTCF QUADSPI_FCR_CTCF_Msk /*!< Clear Transfer Complete Flag */ 8981 #define QUADSPI_FCR_CSMF_Pos (3U) 8982 #define QUADSPI_FCR_CSMF_Msk (0x1UL << QUADSPI_FCR_CSMF_Pos) /*!< 0x00000008 */ 8983 #define QUADSPI_FCR_CSMF QUADSPI_FCR_CSMF_Msk /*!< Clear Status Match Flag */ 8984 #define QUADSPI_FCR_CTOF_Pos (4U) 8985 #define QUADSPI_FCR_CTOF_Msk (0x1UL << QUADSPI_FCR_CTOF_Pos) /*!< 0x00000010 */ 8986 #define QUADSPI_FCR_CTOF QUADSPI_FCR_CTOF_Msk /*!< Clear Timeout Flag */ 8987 8988 /****************** Bit definition for QUADSPI_DLR register ******************/ 8989 #define QUADSPI_DLR_DL_Pos (0U) 8990 #define QUADSPI_DLR_DL_Msk (0xFFFFFFFFUL << QUADSPI_DLR_DL_Pos) /*!< 0xFFFFFFFF */ 8991 #define QUADSPI_DLR_DL QUADSPI_DLR_DL_Msk /*!< DL[31:0]: Data Length */ 8992 8993 /****************** Bit definition for QUADSPI_CCR register ******************/ 8994 #define QUADSPI_CCR_INSTRUCTION_Pos (0U) 8995 #define QUADSPI_CCR_INSTRUCTION_Msk (0xFFUL << QUADSPI_CCR_INSTRUCTION_Pos) /*!< 0x000000FF */ 8996 #define QUADSPI_CCR_INSTRUCTION QUADSPI_CCR_INSTRUCTION_Msk /*!< INSTRUCTION[7:0]: Instruction */ 8997 #define QUADSPI_CCR_INSTRUCTION_0 (0x01UL << QUADSPI_CCR_INSTRUCTION_Pos) /*!< 0x00000001 */ 8998 #define QUADSPI_CCR_INSTRUCTION_1 (0x02UL << QUADSPI_CCR_INSTRUCTION_Pos) /*!< 0x00000002 */ 8999 #define QUADSPI_CCR_INSTRUCTION_2 (0x04UL << QUADSPI_CCR_INSTRUCTION_Pos) /*!< 0x00000004 */ 9000 #define QUADSPI_CCR_INSTRUCTION_3 (0x08UL << QUADSPI_CCR_INSTRUCTION_Pos) /*!< 0x00000008 */ 9001 #define QUADSPI_CCR_INSTRUCTION_4 (0x10UL << QUADSPI_CCR_INSTRUCTION_Pos) /*!< 0x00000010 */ 9002 #define QUADSPI_CCR_INSTRUCTION_5 (0x20UL << QUADSPI_CCR_INSTRUCTION_Pos) /*!< 0x00000020 */ 9003 #define QUADSPI_CCR_INSTRUCTION_6 (0x40UL << QUADSPI_CCR_INSTRUCTION_Pos) /*!< 0x00000040 */ 9004 #define QUADSPI_CCR_INSTRUCTION_7 (0x80UL << QUADSPI_CCR_INSTRUCTION_Pos) /*!< 0x00000080 */ 9005 #define QUADSPI_CCR_IMODE_Pos (8U) 9006 #define QUADSPI_CCR_IMODE_Msk (0x3UL << QUADSPI_CCR_IMODE_Pos) /*!< 0x00000300 */ 9007 #define QUADSPI_CCR_IMODE QUADSPI_CCR_IMODE_Msk /*!< IMODE[1:0]: Instruction Mode */ 9008 #define QUADSPI_CCR_IMODE_0 (0x1UL << QUADSPI_CCR_IMODE_Pos) /*!< 0x00000100 */ 9009 #define QUADSPI_CCR_IMODE_1 (0x2UL << QUADSPI_CCR_IMODE_Pos) /*!< 0x00000200 */ 9010 #define QUADSPI_CCR_ADMODE_Pos (10U) 9011 #define QUADSPI_CCR_ADMODE_Msk (0x3UL << QUADSPI_CCR_ADMODE_Pos) /*!< 0x00000C00 */ 9012 #define QUADSPI_CCR_ADMODE QUADSPI_CCR_ADMODE_Msk /*!< ADMODE[1:0]: Address Mode */ 9013 #define QUADSPI_CCR_ADMODE_0 (0x1UL << QUADSPI_CCR_ADMODE_Pos) /*!< 0x00000400 */ 9014 #define QUADSPI_CCR_ADMODE_1 (0x2UL << QUADSPI_CCR_ADMODE_Pos) /*!< 0x00000800 */ 9015 #define QUADSPI_CCR_ADSIZE_Pos (12U) 9016 #define QUADSPI_CCR_ADSIZE_Msk (0x3UL << QUADSPI_CCR_ADSIZE_Pos) /*!< 0x00003000 */ 9017 #define QUADSPI_CCR_ADSIZE QUADSPI_CCR_ADSIZE_Msk /*!< ADSIZE[1:0]: Address Size */ 9018 #define QUADSPI_CCR_ADSIZE_0 (0x1UL << QUADSPI_CCR_ADSIZE_Pos) /*!< 0x00001000 */ 9019 #define QUADSPI_CCR_ADSIZE_1 (0x2UL << QUADSPI_CCR_ADSIZE_Pos) /*!< 0x00002000 */ 9020 #define QUADSPI_CCR_ABMODE_Pos (14U) 9021 #define QUADSPI_CCR_ABMODE_Msk (0x3UL << QUADSPI_CCR_ABMODE_Pos) /*!< 0x0000C000 */ 9022 #define QUADSPI_CCR_ABMODE QUADSPI_CCR_ABMODE_Msk /*!< ABMODE[1:0]: Alternate Bytes Mode */ 9023 #define QUADSPI_CCR_ABMODE_0 (0x1UL << QUADSPI_CCR_ABMODE_Pos) /*!< 0x00004000 */ 9024 #define QUADSPI_CCR_ABMODE_1 (0x2UL << QUADSPI_CCR_ABMODE_Pos) /*!< 0x00008000 */ 9025 #define QUADSPI_CCR_ABSIZE_Pos (16U) 9026 #define QUADSPI_CCR_ABSIZE_Msk (0x3UL << QUADSPI_CCR_ABSIZE_Pos) /*!< 0x00030000 */ 9027 #define QUADSPI_CCR_ABSIZE QUADSPI_CCR_ABSIZE_Msk /*!< ABSIZE[1:0]: Instruction Mode */ 9028 #define QUADSPI_CCR_ABSIZE_0 (0x1UL << QUADSPI_CCR_ABSIZE_Pos) /*!< 0x00010000 */ 9029 #define QUADSPI_CCR_ABSIZE_1 (0x2UL << QUADSPI_CCR_ABSIZE_Pos) /*!< 0x00020000 */ 9030 #define QUADSPI_CCR_DCYC_Pos (18U) 9031 #define QUADSPI_CCR_DCYC_Msk (0x1FUL << QUADSPI_CCR_DCYC_Pos) /*!< 0x007C0000 */ 9032 #define QUADSPI_CCR_DCYC QUADSPI_CCR_DCYC_Msk /*!< DCYC[4:0]: Dummy Cycles */ 9033 #define QUADSPI_CCR_DCYC_0 (0x01UL << QUADSPI_CCR_DCYC_Pos) /*!< 0x00040000 */ 9034 #define QUADSPI_CCR_DCYC_1 (0x02UL << QUADSPI_CCR_DCYC_Pos) /*!< 0x00080000 */ 9035 #define QUADSPI_CCR_DCYC_2 (0x04UL << QUADSPI_CCR_DCYC_Pos) /*!< 0x00100000 */ 9036 #define QUADSPI_CCR_DCYC_3 (0x08UL << QUADSPI_CCR_DCYC_Pos) /*!< 0x00200000 */ 9037 #define QUADSPI_CCR_DCYC_4 (0x10UL << QUADSPI_CCR_DCYC_Pos) /*!< 0x00400000 */ 9038 #define QUADSPI_CCR_DMODE_Pos (24U) 9039 #define QUADSPI_CCR_DMODE_Msk (0x3UL << QUADSPI_CCR_DMODE_Pos) /*!< 0x03000000 */ 9040 #define QUADSPI_CCR_DMODE QUADSPI_CCR_DMODE_Msk /*!< DMODE[1:0]: Data Mode */ 9041 #define QUADSPI_CCR_DMODE_0 (0x1UL << QUADSPI_CCR_DMODE_Pos) /*!< 0x01000000 */ 9042 #define QUADSPI_CCR_DMODE_1 (0x2UL << QUADSPI_CCR_DMODE_Pos) /*!< 0x02000000 */ 9043 #define QUADSPI_CCR_FMODE_Pos (26U) 9044 #define QUADSPI_CCR_FMODE_Msk (0x3UL << QUADSPI_CCR_FMODE_Pos) /*!< 0x0C000000 */ 9045 #define QUADSPI_CCR_FMODE QUADSPI_CCR_FMODE_Msk /*!< FMODE[1:0]: Functional Mode */ 9046 #define QUADSPI_CCR_FMODE_0 (0x1UL << QUADSPI_CCR_FMODE_Pos) /*!< 0x04000000 */ 9047 #define QUADSPI_CCR_FMODE_1 (0x2UL << QUADSPI_CCR_FMODE_Pos) /*!< 0x08000000 */ 9048 #define QUADSPI_CCR_SIOO_Pos (28U) 9049 #define QUADSPI_CCR_SIOO_Msk (0x1UL << QUADSPI_CCR_SIOO_Pos) /*!< 0x10000000 */ 9050 #define QUADSPI_CCR_SIOO QUADSPI_CCR_SIOO_Msk /*!< SIOO: Send Instruction Only Once Mode */ 9051 #define QUADSPI_CCR_DHHC_Pos (30U) 9052 #define QUADSPI_CCR_DHHC_Msk (0x1UL << QUADSPI_CCR_DHHC_Pos) /*!< 0x40000000 */ 9053 #define QUADSPI_CCR_DHHC QUADSPI_CCR_DHHC_Msk /*!< DHHC: Delay Half Hclk Cycle */ 9054 #define QUADSPI_CCR_DDRM_Pos (31U) 9055 #define QUADSPI_CCR_DDRM_Msk (0x1UL << QUADSPI_CCR_DDRM_Pos) /*!< 0x80000000 */ 9056 #define QUADSPI_CCR_DDRM QUADSPI_CCR_DDRM_Msk /*!< DDRM: Double Data Rate Mode */ 9057 /****************** Bit definition for QUADSPI_AR register *******************/ 9058 #define QUADSPI_AR_ADDRESS_Pos (0U) 9059 #define QUADSPI_AR_ADDRESS_Msk (0xFFFFFFFFUL << QUADSPI_AR_ADDRESS_Pos) /*!< 0xFFFFFFFF */ 9060 #define QUADSPI_AR_ADDRESS QUADSPI_AR_ADDRESS_Msk /*!< ADDRESS[31:0]: Address */ 9061 9062 /****************** Bit definition for QUADSPI_ABR register ******************/ 9063 #define QUADSPI_ABR_ALTERNATE_Pos (0U) 9064 #define QUADSPI_ABR_ALTERNATE_Msk (0xFFFFFFFFUL << QUADSPI_ABR_ALTERNATE_Pos) /*!< 0xFFFFFFFF */ 9065 #define QUADSPI_ABR_ALTERNATE QUADSPI_ABR_ALTERNATE_Msk /*!< ALTERNATE[31:0]: Alternate Bytes */ 9066 9067 /****************** Bit definition for QUADSPI_DR register *******************/ 9068 #define QUADSPI_DR_DATA_Pos (0U) 9069 #define QUADSPI_DR_DATA_Msk (0xFFFFFFFFUL << QUADSPI_DR_DATA_Pos) /*!< 0xFFFFFFFF */ 9070 #define QUADSPI_DR_DATA QUADSPI_DR_DATA_Msk /*!< DATA[31:0]: Data */ 9071 9072 /****************** Bit definition for QUADSPI_PSMKR register ****************/ 9073 #define QUADSPI_PSMKR_MASK_Pos (0U) 9074 #define QUADSPI_PSMKR_MASK_Msk (0xFFFFFFFFUL << QUADSPI_PSMKR_MASK_Pos) /*!< 0xFFFFFFFF */ 9075 #define QUADSPI_PSMKR_MASK QUADSPI_PSMKR_MASK_Msk /*!< MASK[31:0]: Status Mask */ 9076 9077 /****************** Bit definition for QUADSPI_PSMAR register ****************/ 9078 #define QUADSPI_PSMAR_MATCH_Pos (0U) 9079 #define QUADSPI_PSMAR_MATCH_Msk (0xFFFFFFFFUL << QUADSPI_PSMAR_MATCH_Pos) /*!< 0xFFFFFFFF */ 9080 #define QUADSPI_PSMAR_MATCH QUADSPI_PSMAR_MATCH_Msk /*!< MATCH[31:0]: Status Match */ 9081 9082 /****************** Bit definition for QUADSPI_PIR register *****************/ 9083 #define QUADSPI_PIR_INTERVAL_Pos (0U) 9084 #define QUADSPI_PIR_INTERVAL_Msk (0xFFFFUL << QUADSPI_PIR_INTERVAL_Pos) /*!< 0x0000FFFF */ 9085 #define QUADSPI_PIR_INTERVAL QUADSPI_PIR_INTERVAL_Msk /*!< INTERVAL[15:0]: Polling Interval */ 9086 9087 /****************** Bit definition for QUADSPI_LPTR register *****************/ 9088 #define QUADSPI_LPTR_TIMEOUT_Pos (0U) 9089 #define QUADSPI_LPTR_TIMEOUT_Msk (0xFFFFUL << QUADSPI_LPTR_TIMEOUT_Pos) /*!< 0x0000FFFF */ 9090 #define QUADSPI_LPTR_TIMEOUT QUADSPI_LPTR_TIMEOUT_Msk /*!< TIMEOUT[15:0]: Timeout period */ 9091 9092 /******************************************************************************/ 9093 /* */ 9094 /* Reset and Clock Control */ 9095 /* */ 9096 /******************************************************************************/ 9097 /******************** Bit definition for RCC_CR register ********************/ 9098 #define RCC_CR_HSION_Pos (0U) 9099 #define RCC_CR_HSION_Msk (0x1UL << RCC_CR_HSION_Pos) /*!< 0x00000001 */ 9100 #define RCC_CR_HSION RCC_CR_HSION_Msk 9101 #define RCC_CR_HSIRDY_Pos (1U) 9102 #define RCC_CR_HSIRDY_Msk (0x1UL << RCC_CR_HSIRDY_Pos) /*!< 0x00000002 */ 9103 #define RCC_CR_HSIRDY RCC_CR_HSIRDY_Msk 9104 #define RCC_CR_HSITRIM_Pos (3U) 9105 #define RCC_CR_HSITRIM_Msk (0x1FUL << RCC_CR_HSITRIM_Pos) /*!< 0x000000F8 */ 9106 #define RCC_CR_HSITRIM RCC_CR_HSITRIM_Msk 9107 #define RCC_CR_HSITRIM_0 (0x01UL << RCC_CR_HSITRIM_Pos) /*!< 0x00000008 */ 9108 #define RCC_CR_HSITRIM_1 (0x02UL << RCC_CR_HSITRIM_Pos) /*!< 0x00000010 */ 9109 #define RCC_CR_HSITRIM_2 (0x04UL << RCC_CR_HSITRIM_Pos) /*!< 0x00000020 */ 9110 #define RCC_CR_HSITRIM_3 (0x08UL << RCC_CR_HSITRIM_Pos) /*!< 0x00000040 */ 9111 #define RCC_CR_HSITRIM_4 (0x10UL << RCC_CR_HSITRIM_Pos) /*!< 0x00000080 */ 9112 #define RCC_CR_HSICAL_Pos (8U) 9113 #define RCC_CR_HSICAL_Msk (0xFFUL << RCC_CR_HSICAL_Pos) /*!< 0x0000FF00 */ 9114 #define RCC_CR_HSICAL RCC_CR_HSICAL_Msk 9115 #define RCC_CR_HSICAL_0 (0x01UL << RCC_CR_HSICAL_Pos) /*!< 0x00000100 */ 9116 #define RCC_CR_HSICAL_1 (0x02UL << RCC_CR_HSICAL_Pos) /*!< 0x00000200 */ 9117 #define RCC_CR_HSICAL_2 (0x04UL << RCC_CR_HSICAL_Pos) /*!< 0x00000400 */ 9118 #define RCC_CR_HSICAL_3 (0x08UL << RCC_CR_HSICAL_Pos) /*!< 0x00000800 */ 9119 #define RCC_CR_HSICAL_4 (0x10UL << RCC_CR_HSICAL_Pos) /*!< 0x00001000 */ 9120 #define RCC_CR_HSICAL_5 (0x20UL << RCC_CR_HSICAL_Pos) /*!< 0x00002000 */ 9121 #define RCC_CR_HSICAL_6 (0x40UL << RCC_CR_HSICAL_Pos) /*!< 0x00004000 */ 9122 #define RCC_CR_HSICAL_7 (0x80UL << RCC_CR_HSICAL_Pos) /*!< 0x00008000 */ 9123 #define RCC_CR_HSEON_Pos (16U) 9124 #define RCC_CR_HSEON_Msk (0x1UL << RCC_CR_HSEON_Pos) /*!< 0x00010000 */ 9125 #define RCC_CR_HSEON RCC_CR_HSEON_Msk 9126 #define RCC_CR_HSERDY_Pos (17U) 9127 #define RCC_CR_HSERDY_Msk (0x1UL << RCC_CR_HSERDY_Pos) /*!< 0x00020000 */ 9128 #define RCC_CR_HSERDY RCC_CR_HSERDY_Msk 9129 #define RCC_CR_HSEBYP_Pos (18U) 9130 #define RCC_CR_HSEBYP_Msk (0x1UL << RCC_CR_HSEBYP_Pos) /*!< 0x00040000 */ 9131 #define RCC_CR_HSEBYP RCC_CR_HSEBYP_Msk 9132 #define RCC_CR_CSSON_Pos (19U) 9133 #define RCC_CR_CSSON_Msk (0x1UL << RCC_CR_CSSON_Pos) /*!< 0x00080000 */ 9134 #define RCC_CR_CSSON RCC_CR_CSSON_Msk 9135 #define RCC_CR_PLLON_Pos (24U) 9136 #define RCC_CR_PLLON_Msk (0x1UL << RCC_CR_PLLON_Pos) /*!< 0x01000000 */ 9137 #define RCC_CR_PLLON RCC_CR_PLLON_Msk 9138 #define RCC_CR_PLLRDY_Pos (25U) 9139 #define RCC_CR_PLLRDY_Msk (0x1UL << RCC_CR_PLLRDY_Pos) /*!< 0x02000000 */ 9140 #define RCC_CR_PLLRDY RCC_CR_PLLRDY_Msk 9141 #define RCC_CR_PLLI2SON_Pos (26U) 9142 #define RCC_CR_PLLI2SON_Msk (0x1UL << RCC_CR_PLLI2SON_Pos) /*!< 0x04000000 */ 9143 #define RCC_CR_PLLI2SON RCC_CR_PLLI2SON_Msk 9144 #define RCC_CR_PLLI2SRDY_Pos (27U) 9145 #define RCC_CR_PLLI2SRDY_Msk (0x1UL << RCC_CR_PLLI2SRDY_Pos) /*!< 0x08000000 */ 9146 #define RCC_CR_PLLI2SRDY RCC_CR_PLLI2SRDY_Msk 9147 #define RCC_CR_PLLSAION_Pos (28U) 9148 #define RCC_CR_PLLSAION_Msk (0x1UL << RCC_CR_PLLSAION_Pos) /*!< 0x10000000 */ 9149 #define RCC_CR_PLLSAION RCC_CR_PLLSAION_Msk 9150 #define RCC_CR_PLLSAIRDY_Pos (29U) 9151 #define RCC_CR_PLLSAIRDY_Msk (0x1UL << RCC_CR_PLLSAIRDY_Pos) /*!< 0x20000000 */ 9152 #define RCC_CR_PLLSAIRDY RCC_CR_PLLSAIRDY_Msk 9153 9154 /******************** Bit definition for RCC_PLLCFGR register ***************/ 9155 #define RCC_PLLCFGR_PLLM_Pos (0U) 9156 #define RCC_PLLCFGR_PLLM_Msk (0x3FUL << RCC_PLLCFGR_PLLM_Pos) /*!< 0x0000003F */ 9157 #define RCC_PLLCFGR_PLLM RCC_PLLCFGR_PLLM_Msk 9158 #define RCC_PLLCFGR_PLLM_0 (0x01UL << RCC_PLLCFGR_PLLM_Pos) /*!< 0x00000001 */ 9159 #define RCC_PLLCFGR_PLLM_1 (0x02UL << RCC_PLLCFGR_PLLM_Pos) /*!< 0x00000002 */ 9160 #define RCC_PLLCFGR_PLLM_2 (0x04UL << RCC_PLLCFGR_PLLM_Pos) /*!< 0x00000004 */ 9161 #define RCC_PLLCFGR_PLLM_3 (0x08UL << RCC_PLLCFGR_PLLM_Pos) /*!< 0x00000008 */ 9162 #define RCC_PLLCFGR_PLLM_4 (0x10UL << RCC_PLLCFGR_PLLM_Pos) /*!< 0x00000010 */ 9163 #define RCC_PLLCFGR_PLLM_5 (0x20UL << RCC_PLLCFGR_PLLM_Pos) /*!< 0x00000020 */ 9164 #define RCC_PLLCFGR_PLLN_Pos (6U) 9165 #define RCC_PLLCFGR_PLLN_Msk (0x1FFUL << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00007FC0 */ 9166 #define RCC_PLLCFGR_PLLN RCC_PLLCFGR_PLLN_Msk 9167 #define RCC_PLLCFGR_PLLN_0 (0x001UL << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00000040 */ 9168 #define RCC_PLLCFGR_PLLN_1 (0x002UL << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00000080 */ 9169 #define RCC_PLLCFGR_PLLN_2 (0x004UL << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00000100 */ 9170 #define RCC_PLLCFGR_PLLN_3 (0x008UL << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00000200 */ 9171 #define RCC_PLLCFGR_PLLN_4 (0x010UL << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00000400 */ 9172 #define RCC_PLLCFGR_PLLN_5 (0x020UL << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00000800 */ 9173 #define RCC_PLLCFGR_PLLN_6 (0x040UL << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00001000 */ 9174 #define RCC_PLLCFGR_PLLN_7 (0x080UL << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00002000 */ 9175 #define RCC_PLLCFGR_PLLN_8 (0x100UL << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00004000 */ 9176 #define RCC_PLLCFGR_PLLP_Pos (16U) 9177 #define RCC_PLLCFGR_PLLP_Msk (0x3UL << RCC_PLLCFGR_PLLP_Pos) /*!< 0x00030000 */ 9178 #define RCC_PLLCFGR_PLLP RCC_PLLCFGR_PLLP_Msk 9179 #define RCC_PLLCFGR_PLLP_0 (0x1UL << RCC_PLLCFGR_PLLP_Pos) /*!< 0x00010000 */ 9180 #define RCC_PLLCFGR_PLLP_1 (0x2UL << RCC_PLLCFGR_PLLP_Pos) /*!< 0x00020000 */ 9181 #define RCC_PLLCFGR_PLLSRC_Pos (22U) 9182 #define RCC_PLLCFGR_PLLSRC_Msk (0x1UL << RCC_PLLCFGR_PLLSRC_Pos) /*!< 0x00400000 */ 9183 #define RCC_PLLCFGR_PLLSRC RCC_PLLCFGR_PLLSRC_Msk 9184 #define RCC_PLLCFGR_PLLSRC_HSE_Pos (22U) 9185 #define RCC_PLLCFGR_PLLSRC_HSE_Msk (0x1UL << RCC_PLLCFGR_PLLSRC_HSE_Pos) /*!< 0x00400000 */ 9186 #define RCC_PLLCFGR_PLLSRC_HSE RCC_PLLCFGR_PLLSRC_HSE_Msk 9187 #define RCC_PLLCFGR_PLLSRC_HSI 0x00000000U 9188 #define RCC_PLLCFGR_PLLQ_Pos (24U) 9189 #define RCC_PLLCFGR_PLLQ_Msk (0xFUL << RCC_PLLCFGR_PLLQ_Pos) /*!< 0x0F000000 */ 9190 #define RCC_PLLCFGR_PLLQ RCC_PLLCFGR_PLLQ_Msk 9191 #define RCC_PLLCFGR_PLLQ_0 (0x1UL << RCC_PLLCFGR_PLLQ_Pos) /*!< 0x01000000 */ 9192 #define RCC_PLLCFGR_PLLQ_1 (0x2UL << RCC_PLLCFGR_PLLQ_Pos) /*!< 0x02000000 */ 9193 #define RCC_PLLCFGR_PLLQ_2 (0x4UL << RCC_PLLCFGR_PLLQ_Pos) /*!< 0x04000000 */ 9194 #define RCC_PLLCFGR_PLLQ_3 (0x8UL << RCC_PLLCFGR_PLLQ_Pos) /*!< 0x08000000 */ 9195 9196 9197 /******************** Bit definition for RCC_CFGR register ******************/ 9198 /*!< SW configuration */ 9199 #define RCC_CFGR_SW_Pos (0U) 9200 #define RCC_CFGR_SW_Msk (0x3UL << RCC_CFGR_SW_Pos) /*!< 0x00000003 */ 9201 #define RCC_CFGR_SW RCC_CFGR_SW_Msk /*!< SW[1:0] bits (System clock Switch) */ 9202 #define RCC_CFGR_SW_0 (0x1UL << RCC_CFGR_SW_Pos) /*!< 0x00000001 */ 9203 #define RCC_CFGR_SW_1 (0x2UL << RCC_CFGR_SW_Pos) /*!< 0x00000002 */ 9204 #define RCC_CFGR_SW_HSI 0x00000000U /*!< HSI selected as system clock */ 9205 #define RCC_CFGR_SW_HSE 0x00000001U /*!< HSE selected as system clock */ 9206 #define RCC_CFGR_SW_PLL 0x00000002U /*!< PLL selected as system clock */ 9207 9208 /*!< SWS configuration */ 9209 #define RCC_CFGR_SWS_Pos (2U) 9210 #define RCC_CFGR_SWS_Msk (0x3UL << RCC_CFGR_SWS_Pos) /*!< 0x0000000C */ 9211 #define RCC_CFGR_SWS RCC_CFGR_SWS_Msk /*!< SWS[1:0] bits (System Clock Switch Status) */ 9212 #define RCC_CFGR_SWS_0 (0x1UL << RCC_CFGR_SWS_Pos) /*!< 0x00000004 */ 9213 #define RCC_CFGR_SWS_1 (0x2UL << RCC_CFGR_SWS_Pos) /*!< 0x00000008 */ 9214 #define RCC_CFGR_SWS_HSI 0x00000000U /*!< HSI oscillator used as system clock */ 9215 #define RCC_CFGR_SWS_HSE 0x00000004U /*!< HSE oscillator used as system clock */ 9216 #define RCC_CFGR_SWS_PLL 0x00000008U /*!< PLL used as system clock */ 9217 9218 /*!< HPRE configuration */ 9219 #define RCC_CFGR_HPRE_Pos (4U) 9220 #define RCC_CFGR_HPRE_Msk (0xFUL << RCC_CFGR_HPRE_Pos) /*!< 0x000000F0 */ 9221 #define RCC_CFGR_HPRE RCC_CFGR_HPRE_Msk /*!< HPRE[3:0] bits (AHB prescaler) */ 9222 #define RCC_CFGR_HPRE_0 (0x1UL << RCC_CFGR_HPRE_Pos) /*!< 0x00000010 */ 9223 #define RCC_CFGR_HPRE_1 (0x2UL << RCC_CFGR_HPRE_Pos) /*!< 0x00000020 */ 9224 #define RCC_CFGR_HPRE_2 (0x4UL << RCC_CFGR_HPRE_Pos) /*!< 0x00000040 */ 9225 #define RCC_CFGR_HPRE_3 (0x8UL << RCC_CFGR_HPRE_Pos) /*!< 0x00000080 */ 9226 9227 #define RCC_CFGR_HPRE_DIV1 0x00000000U /*!< SYSCLK not divided */ 9228 #define RCC_CFGR_HPRE_DIV2 0x00000080U /*!< SYSCLK divided by 2 */ 9229 #define RCC_CFGR_HPRE_DIV4 0x00000090U /*!< SYSCLK divided by 4 */ 9230 #define RCC_CFGR_HPRE_DIV8 0x000000A0U /*!< SYSCLK divided by 8 */ 9231 #define RCC_CFGR_HPRE_DIV16 0x000000B0U /*!< SYSCLK divided by 16 */ 9232 #define RCC_CFGR_HPRE_DIV64 0x000000C0U /*!< SYSCLK divided by 64 */ 9233 #define RCC_CFGR_HPRE_DIV128 0x000000D0U /*!< SYSCLK divided by 128 */ 9234 #define RCC_CFGR_HPRE_DIV256 0x000000E0U /*!< SYSCLK divided by 256 */ 9235 #define RCC_CFGR_HPRE_DIV512 0x000000F0U /*!< SYSCLK divided by 512 */ 9236 9237 /*!< PPRE1 configuration */ 9238 #define RCC_CFGR_PPRE1_Pos (10U) 9239 #define RCC_CFGR_PPRE1_Msk (0x7UL << RCC_CFGR_PPRE1_Pos) /*!< 0x00001C00 */ 9240 #define RCC_CFGR_PPRE1 RCC_CFGR_PPRE1_Msk /*!< PRE1[2:0] bits (APB1 prescaler) */ 9241 #define RCC_CFGR_PPRE1_0 (0x1UL << RCC_CFGR_PPRE1_Pos) /*!< 0x00000400 */ 9242 #define RCC_CFGR_PPRE1_1 (0x2UL << RCC_CFGR_PPRE1_Pos) /*!< 0x00000800 */ 9243 #define RCC_CFGR_PPRE1_2 (0x4UL << RCC_CFGR_PPRE1_Pos) /*!< 0x00001000 */ 9244 9245 #define RCC_CFGR_PPRE1_DIV1 0x00000000U /*!< HCLK not divided */ 9246 #define RCC_CFGR_PPRE1_DIV2 0x00001000U /*!< HCLK divided by 2 */ 9247 #define RCC_CFGR_PPRE1_DIV4 0x00001400U /*!< HCLK divided by 4 */ 9248 #define RCC_CFGR_PPRE1_DIV8 0x00001800U /*!< HCLK divided by 8 */ 9249 #define RCC_CFGR_PPRE1_DIV16 0x00001C00U /*!< HCLK divided by 16 */ 9250 9251 /*!< PPRE2 configuration */ 9252 #define RCC_CFGR_PPRE2_Pos (13U) 9253 #define RCC_CFGR_PPRE2_Msk (0x7UL << RCC_CFGR_PPRE2_Pos) /*!< 0x0000E000 */ 9254 #define RCC_CFGR_PPRE2 RCC_CFGR_PPRE2_Msk /*!< PRE2[2:0] bits (APB2 prescaler) */ 9255 #define RCC_CFGR_PPRE2_0 (0x1UL << RCC_CFGR_PPRE2_Pos) /*!< 0x00002000 */ 9256 #define RCC_CFGR_PPRE2_1 (0x2UL << RCC_CFGR_PPRE2_Pos) /*!< 0x00004000 */ 9257 #define RCC_CFGR_PPRE2_2 (0x4UL << RCC_CFGR_PPRE2_Pos) /*!< 0x00008000 */ 9258 9259 #define RCC_CFGR_PPRE2_DIV1 0x00000000U /*!< HCLK not divided */ 9260 #define RCC_CFGR_PPRE2_DIV2 0x00008000U /*!< HCLK divided by 2 */ 9261 #define RCC_CFGR_PPRE2_DIV4 0x0000A000U /*!< HCLK divided by 4 */ 9262 #define RCC_CFGR_PPRE2_DIV8 0x0000C000U /*!< HCLK divided by 8 */ 9263 #define RCC_CFGR_PPRE2_DIV16 0x0000E000U /*!< HCLK divided by 16 */ 9264 9265 /*!< RTCPRE configuration */ 9266 #define RCC_CFGR_RTCPRE_Pos (16U) 9267 #define RCC_CFGR_RTCPRE_Msk (0x1FUL << RCC_CFGR_RTCPRE_Pos) /*!< 0x001F0000 */ 9268 #define RCC_CFGR_RTCPRE RCC_CFGR_RTCPRE_Msk 9269 #define RCC_CFGR_RTCPRE_0 (0x01UL << RCC_CFGR_RTCPRE_Pos) /*!< 0x00010000 */ 9270 #define RCC_CFGR_RTCPRE_1 (0x02UL << RCC_CFGR_RTCPRE_Pos) /*!< 0x00020000 */ 9271 #define RCC_CFGR_RTCPRE_2 (0x04UL << RCC_CFGR_RTCPRE_Pos) /*!< 0x00040000 */ 9272 #define RCC_CFGR_RTCPRE_3 (0x08UL << RCC_CFGR_RTCPRE_Pos) /*!< 0x00080000 */ 9273 #define RCC_CFGR_RTCPRE_4 (0x10UL << RCC_CFGR_RTCPRE_Pos) /*!< 0x00100000 */ 9274 9275 /*!< MCO1 configuration */ 9276 #define RCC_CFGR_MCO1_Pos (21U) 9277 #define RCC_CFGR_MCO1_Msk (0x3UL << RCC_CFGR_MCO1_Pos) /*!< 0x00600000 */ 9278 #define RCC_CFGR_MCO1 RCC_CFGR_MCO1_Msk 9279 #define RCC_CFGR_MCO1_0 (0x1UL << RCC_CFGR_MCO1_Pos) /*!< 0x00200000 */ 9280 #define RCC_CFGR_MCO1_1 (0x2UL << RCC_CFGR_MCO1_Pos) /*!< 0x00400000 */ 9281 9282 #define RCC_CFGR_I2SSRC_Pos (23U) 9283 #define RCC_CFGR_I2SSRC_Msk (0x1UL << RCC_CFGR_I2SSRC_Pos) /*!< 0x00800000 */ 9284 #define RCC_CFGR_I2SSRC RCC_CFGR_I2SSRC_Msk 9285 9286 #define RCC_CFGR_MCO1PRE_Pos (24U) 9287 #define RCC_CFGR_MCO1PRE_Msk (0x7UL << RCC_CFGR_MCO1PRE_Pos) /*!< 0x07000000 */ 9288 #define RCC_CFGR_MCO1PRE RCC_CFGR_MCO1PRE_Msk 9289 #define RCC_CFGR_MCO1PRE_0 (0x1UL << RCC_CFGR_MCO1PRE_Pos) /*!< 0x01000000 */ 9290 #define RCC_CFGR_MCO1PRE_1 (0x2UL << RCC_CFGR_MCO1PRE_Pos) /*!< 0x02000000 */ 9291 #define RCC_CFGR_MCO1PRE_2 (0x4UL << RCC_CFGR_MCO1PRE_Pos) /*!< 0x04000000 */ 9292 9293 #define RCC_CFGR_MCO2PRE_Pos (27U) 9294 #define RCC_CFGR_MCO2PRE_Msk (0x7UL << RCC_CFGR_MCO2PRE_Pos) /*!< 0x38000000 */ 9295 #define RCC_CFGR_MCO2PRE RCC_CFGR_MCO2PRE_Msk 9296 #define RCC_CFGR_MCO2PRE_0 (0x1UL << RCC_CFGR_MCO2PRE_Pos) /*!< 0x08000000 */ 9297 #define RCC_CFGR_MCO2PRE_1 (0x2UL << RCC_CFGR_MCO2PRE_Pos) /*!< 0x10000000 */ 9298 #define RCC_CFGR_MCO2PRE_2 (0x4UL << RCC_CFGR_MCO2PRE_Pos) /*!< 0x20000000 */ 9299 9300 #define RCC_CFGR_MCO2_Pos (30U) 9301 #define RCC_CFGR_MCO2_Msk (0x3UL << RCC_CFGR_MCO2_Pos) /*!< 0xC0000000 */ 9302 #define RCC_CFGR_MCO2 RCC_CFGR_MCO2_Msk 9303 #define RCC_CFGR_MCO2_0 (0x1UL << RCC_CFGR_MCO2_Pos) /*!< 0x40000000 */ 9304 #define RCC_CFGR_MCO2_1 (0x2UL << RCC_CFGR_MCO2_Pos) /*!< 0x80000000 */ 9305 9306 /******************** Bit definition for RCC_CIR register *******************/ 9307 #define RCC_CIR_LSIRDYF_Pos (0U) 9308 #define RCC_CIR_LSIRDYF_Msk (0x1UL << RCC_CIR_LSIRDYF_Pos) /*!< 0x00000001 */ 9309 #define RCC_CIR_LSIRDYF RCC_CIR_LSIRDYF_Msk 9310 #define RCC_CIR_LSERDYF_Pos (1U) 9311 #define RCC_CIR_LSERDYF_Msk (0x1UL << RCC_CIR_LSERDYF_Pos) /*!< 0x00000002 */ 9312 #define RCC_CIR_LSERDYF RCC_CIR_LSERDYF_Msk 9313 #define RCC_CIR_HSIRDYF_Pos (2U) 9314 #define RCC_CIR_HSIRDYF_Msk (0x1UL << RCC_CIR_HSIRDYF_Pos) /*!< 0x00000004 */ 9315 #define RCC_CIR_HSIRDYF RCC_CIR_HSIRDYF_Msk 9316 #define RCC_CIR_HSERDYF_Pos (3U) 9317 #define RCC_CIR_HSERDYF_Msk (0x1UL << RCC_CIR_HSERDYF_Pos) /*!< 0x00000008 */ 9318 #define RCC_CIR_HSERDYF RCC_CIR_HSERDYF_Msk 9319 #define RCC_CIR_PLLRDYF_Pos (4U) 9320 #define RCC_CIR_PLLRDYF_Msk (0x1UL << RCC_CIR_PLLRDYF_Pos) /*!< 0x00000010 */ 9321 #define RCC_CIR_PLLRDYF RCC_CIR_PLLRDYF_Msk 9322 #define RCC_CIR_PLLI2SRDYF_Pos (5U) 9323 #define RCC_CIR_PLLI2SRDYF_Msk (0x1UL << RCC_CIR_PLLI2SRDYF_Pos) /*!< 0x00000020 */ 9324 #define RCC_CIR_PLLI2SRDYF RCC_CIR_PLLI2SRDYF_Msk 9325 #define RCC_CIR_PLLSAIRDYF_Pos (6U) 9326 #define RCC_CIR_PLLSAIRDYF_Msk (0x1UL << RCC_CIR_PLLSAIRDYF_Pos) /*!< 0x00000040 */ 9327 #define RCC_CIR_PLLSAIRDYF RCC_CIR_PLLSAIRDYF_Msk 9328 #define RCC_CIR_CSSF_Pos (7U) 9329 #define RCC_CIR_CSSF_Msk (0x1UL << RCC_CIR_CSSF_Pos) /*!< 0x00000080 */ 9330 #define RCC_CIR_CSSF RCC_CIR_CSSF_Msk 9331 #define RCC_CIR_LSIRDYIE_Pos (8U) 9332 #define RCC_CIR_LSIRDYIE_Msk (0x1UL << RCC_CIR_LSIRDYIE_Pos) /*!< 0x00000100 */ 9333 #define RCC_CIR_LSIRDYIE RCC_CIR_LSIRDYIE_Msk 9334 #define RCC_CIR_LSERDYIE_Pos (9U) 9335 #define RCC_CIR_LSERDYIE_Msk (0x1UL << RCC_CIR_LSERDYIE_Pos) /*!< 0x00000200 */ 9336 #define RCC_CIR_LSERDYIE RCC_CIR_LSERDYIE_Msk 9337 #define RCC_CIR_HSIRDYIE_Pos (10U) 9338 #define RCC_CIR_HSIRDYIE_Msk (0x1UL << RCC_CIR_HSIRDYIE_Pos) /*!< 0x00000400 */ 9339 #define RCC_CIR_HSIRDYIE RCC_CIR_HSIRDYIE_Msk 9340 #define RCC_CIR_HSERDYIE_Pos (11U) 9341 #define RCC_CIR_HSERDYIE_Msk (0x1UL << RCC_CIR_HSERDYIE_Pos) /*!< 0x00000800 */ 9342 #define RCC_CIR_HSERDYIE RCC_CIR_HSERDYIE_Msk 9343 #define RCC_CIR_PLLRDYIE_Pos (12U) 9344 #define RCC_CIR_PLLRDYIE_Msk (0x1UL << RCC_CIR_PLLRDYIE_Pos) /*!< 0x00001000 */ 9345 #define RCC_CIR_PLLRDYIE RCC_CIR_PLLRDYIE_Msk 9346 #define RCC_CIR_PLLI2SRDYIE_Pos (13U) 9347 #define RCC_CIR_PLLI2SRDYIE_Msk (0x1UL << RCC_CIR_PLLI2SRDYIE_Pos) /*!< 0x00002000 */ 9348 #define RCC_CIR_PLLI2SRDYIE RCC_CIR_PLLI2SRDYIE_Msk 9349 #define RCC_CIR_PLLSAIRDYIE_Pos (14U) 9350 #define RCC_CIR_PLLSAIRDYIE_Msk (0x1UL << RCC_CIR_PLLSAIRDYIE_Pos) /*!< 0x00004000 */ 9351 #define RCC_CIR_PLLSAIRDYIE RCC_CIR_PLLSAIRDYIE_Msk 9352 #define RCC_CIR_LSIRDYC_Pos (16U) 9353 #define RCC_CIR_LSIRDYC_Msk (0x1UL << RCC_CIR_LSIRDYC_Pos) /*!< 0x00010000 */ 9354 #define RCC_CIR_LSIRDYC RCC_CIR_LSIRDYC_Msk 9355 #define RCC_CIR_LSERDYC_Pos (17U) 9356 #define RCC_CIR_LSERDYC_Msk (0x1UL << RCC_CIR_LSERDYC_Pos) /*!< 0x00020000 */ 9357 #define RCC_CIR_LSERDYC RCC_CIR_LSERDYC_Msk 9358 #define RCC_CIR_HSIRDYC_Pos (18U) 9359 #define RCC_CIR_HSIRDYC_Msk (0x1UL << RCC_CIR_HSIRDYC_Pos) /*!< 0x00040000 */ 9360 #define RCC_CIR_HSIRDYC RCC_CIR_HSIRDYC_Msk 9361 #define RCC_CIR_HSERDYC_Pos (19U) 9362 #define RCC_CIR_HSERDYC_Msk (0x1UL << RCC_CIR_HSERDYC_Pos) /*!< 0x00080000 */ 9363 #define RCC_CIR_HSERDYC RCC_CIR_HSERDYC_Msk 9364 #define RCC_CIR_PLLRDYC_Pos (20U) 9365 #define RCC_CIR_PLLRDYC_Msk (0x1UL << RCC_CIR_PLLRDYC_Pos) /*!< 0x00100000 */ 9366 #define RCC_CIR_PLLRDYC RCC_CIR_PLLRDYC_Msk 9367 #define RCC_CIR_PLLI2SRDYC_Pos (21U) 9368 #define RCC_CIR_PLLI2SRDYC_Msk (0x1UL << RCC_CIR_PLLI2SRDYC_Pos) /*!< 0x00200000 */ 9369 #define RCC_CIR_PLLI2SRDYC RCC_CIR_PLLI2SRDYC_Msk 9370 #define RCC_CIR_PLLSAIRDYC_Pos (22U) 9371 #define RCC_CIR_PLLSAIRDYC_Msk (0x1UL << RCC_CIR_PLLSAIRDYC_Pos) /*!< 0x00400000 */ 9372 #define RCC_CIR_PLLSAIRDYC RCC_CIR_PLLSAIRDYC_Msk 9373 #define RCC_CIR_CSSC_Pos (23U) 9374 #define RCC_CIR_CSSC_Msk (0x1UL << RCC_CIR_CSSC_Pos) /*!< 0x00800000 */ 9375 #define RCC_CIR_CSSC RCC_CIR_CSSC_Msk 9376 9377 /******************** Bit definition for RCC_AHB1RSTR register **************/ 9378 #define RCC_AHB1RSTR_GPIOARST_Pos (0U) 9379 #define RCC_AHB1RSTR_GPIOARST_Msk (0x1UL << RCC_AHB1RSTR_GPIOARST_Pos) /*!< 0x00000001 */ 9380 #define RCC_AHB1RSTR_GPIOARST RCC_AHB1RSTR_GPIOARST_Msk 9381 #define RCC_AHB1RSTR_GPIOBRST_Pos (1U) 9382 #define RCC_AHB1RSTR_GPIOBRST_Msk (0x1UL << RCC_AHB1RSTR_GPIOBRST_Pos) /*!< 0x00000002 */ 9383 #define RCC_AHB1RSTR_GPIOBRST RCC_AHB1RSTR_GPIOBRST_Msk 9384 #define RCC_AHB1RSTR_GPIOCRST_Pos (2U) 9385 #define RCC_AHB1RSTR_GPIOCRST_Msk (0x1UL << RCC_AHB1RSTR_GPIOCRST_Pos) /*!< 0x00000004 */ 9386 #define RCC_AHB1RSTR_GPIOCRST RCC_AHB1RSTR_GPIOCRST_Msk 9387 #define RCC_AHB1RSTR_GPIODRST_Pos (3U) 9388 #define RCC_AHB1RSTR_GPIODRST_Msk (0x1UL << RCC_AHB1RSTR_GPIODRST_Pos) /*!< 0x00000008 */ 9389 #define RCC_AHB1RSTR_GPIODRST RCC_AHB1RSTR_GPIODRST_Msk 9390 #define RCC_AHB1RSTR_GPIOERST_Pos (4U) 9391 #define RCC_AHB1RSTR_GPIOERST_Msk (0x1UL << RCC_AHB1RSTR_GPIOERST_Pos) /*!< 0x00000010 */ 9392 #define RCC_AHB1RSTR_GPIOERST RCC_AHB1RSTR_GPIOERST_Msk 9393 #define RCC_AHB1RSTR_GPIOFRST_Pos (5U) 9394 #define RCC_AHB1RSTR_GPIOFRST_Msk (0x1UL << RCC_AHB1RSTR_GPIOFRST_Pos) /*!< 0x00000020 */ 9395 #define RCC_AHB1RSTR_GPIOFRST RCC_AHB1RSTR_GPIOFRST_Msk 9396 #define RCC_AHB1RSTR_GPIOGRST_Pos (6U) 9397 #define RCC_AHB1RSTR_GPIOGRST_Msk (0x1UL << RCC_AHB1RSTR_GPIOGRST_Pos) /*!< 0x00000040 */ 9398 #define RCC_AHB1RSTR_GPIOGRST RCC_AHB1RSTR_GPIOGRST_Msk 9399 #define RCC_AHB1RSTR_GPIOHRST_Pos (7U) 9400 #define RCC_AHB1RSTR_GPIOHRST_Msk (0x1UL << RCC_AHB1RSTR_GPIOHRST_Pos) /*!< 0x00000080 */ 9401 #define RCC_AHB1RSTR_GPIOHRST RCC_AHB1RSTR_GPIOHRST_Msk 9402 #define RCC_AHB1RSTR_GPIOIRST_Pos (8U) 9403 #define RCC_AHB1RSTR_GPIOIRST_Msk (0x1UL << RCC_AHB1RSTR_GPIOIRST_Pos) /*!< 0x00000100 */ 9404 #define RCC_AHB1RSTR_GPIOIRST RCC_AHB1RSTR_GPIOIRST_Msk 9405 #define RCC_AHB1RSTR_CRCRST_Pos (12U) 9406 #define RCC_AHB1RSTR_CRCRST_Msk (0x1UL << RCC_AHB1RSTR_CRCRST_Pos) /*!< 0x00001000 */ 9407 #define RCC_AHB1RSTR_CRCRST RCC_AHB1RSTR_CRCRST_Msk 9408 #define RCC_AHB1RSTR_DMA1RST_Pos (21U) 9409 #define RCC_AHB1RSTR_DMA1RST_Msk (0x1UL << RCC_AHB1RSTR_DMA1RST_Pos) /*!< 0x00200000 */ 9410 #define RCC_AHB1RSTR_DMA1RST RCC_AHB1RSTR_DMA1RST_Msk 9411 #define RCC_AHB1RSTR_DMA2RST_Pos (22U) 9412 #define RCC_AHB1RSTR_DMA2RST_Msk (0x1UL << RCC_AHB1RSTR_DMA2RST_Pos) /*!< 0x00400000 */ 9413 #define RCC_AHB1RSTR_DMA2RST RCC_AHB1RSTR_DMA2RST_Msk 9414 #define RCC_AHB1RSTR_OTGHRST_Pos (29U) 9415 #define RCC_AHB1RSTR_OTGHRST_Msk (0x1UL << RCC_AHB1RSTR_OTGHRST_Pos) /*!< 0x20000000 */ 9416 #define RCC_AHB1RSTR_OTGHRST RCC_AHB1RSTR_OTGHRST_Msk 9417 9418 /******************** Bit definition for RCC_AHB2RSTR register **************/ 9419 #define RCC_AHB2RSTR_RNGRST_Pos (6U) 9420 #define RCC_AHB2RSTR_RNGRST_Msk (0x1UL << RCC_AHB2RSTR_RNGRST_Pos) /*!< 0x00000040 */ 9421 #define RCC_AHB2RSTR_RNGRST RCC_AHB2RSTR_RNGRST_Msk 9422 #define RCC_AHB2RSTR_OTGFSRST_Pos (7U) 9423 #define RCC_AHB2RSTR_OTGFSRST_Msk (0x1UL << RCC_AHB2RSTR_OTGFSRST_Pos) /*!< 0x00000080 */ 9424 #define RCC_AHB2RSTR_OTGFSRST RCC_AHB2RSTR_OTGFSRST_Msk 9425 9426 /******************** Bit definition for RCC_AHB3RSTR register **************/ 9427 9428 #define RCC_AHB3RSTR_FMCRST_Pos (0U) 9429 #define RCC_AHB3RSTR_FMCRST_Msk (0x1UL << RCC_AHB3RSTR_FMCRST_Pos) /*!< 0x00000001 */ 9430 #define RCC_AHB3RSTR_FMCRST RCC_AHB3RSTR_FMCRST_Msk 9431 #define RCC_AHB3RSTR_QSPIRST_Pos (1U) 9432 #define RCC_AHB3RSTR_QSPIRST_Msk (0x1UL << RCC_AHB3RSTR_QSPIRST_Pos) /*!< 0x00000002 */ 9433 #define RCC_AHB3RSTR_QSPIRST RCC_AHB3RSTR_QSPIRST_Msk 9434 9435 /******************** Bit definition for RCC_APB1RSTR register **************/ 9436 #define RCC_APB1RSTR_TIM2RST_Pos (0U) 9437 #define RCC_APB1RSTR_TIM2RST_Msk (0x1UL << RCC_APB1RSTR_TIM2RST_Pos) /*!< 0x00000001 */ 9438 #define RCC_APB1RSTR_TIM2RST RCC_APB1RSTR_TIM2RST_Msk 9439 #define RCC_APB1RSTR_TIM3RST_Pos (1U) 9440 #define RCC_APB1RSTR_TIM3RST_Msk (0x1UL << RCC_APB1RSTR_TIM3RST_Pos) /*!< 0x00000002 */ 9441 #define RCC_APB1RSTR_TIM3RST RCC_APB1RSTR_TIM3RST_Msk 9442 #define RCC_APB1RSTR_TIM4RST_Pos (2U) 9443 #define RCC_APB1RSTR_TIM4RST_Msk (0x1UL << RCC_APB1RSTR_TIM4RST_Pos) /*!< 0x00000004 */ 9444 #define RCC_APB1RSTR_TIM4RST RCC_APB1RSTR_TIM4RST_Msk 9445 #define RCC_APB1RSTR_TIM5RST_Pos (3U) 9446 #define RCC_APB1RSTR_TIM5RST_Msk (0x1UL << RCC_APB1RSTR_TIM5RST_Pos) /*!< 0x00000008 */ 9447 #define RCC_APB1RSTR_TIM5RST RCC_APB1RSTR_TIM5RST_Msk 9448 #define RCC_APB1RSTR_TIM6RST_Pos (4U) 9449 #define RCC_APB1RSTR_TIM6RST_Msk (0x1UL << RCC_APB1RSTR_TIM6RST_Pos) /*!< 0x00000010 */ 9450 #define RCC_APB1RSTR_TIM6RST RCC_APB1RSTR_TIM6RST_Msk 9451 #define RCC_APB1RSTR_TIM7RST_Pos (5U) 9452 #define RCC_APB1RSTR_TIM7RST_Msk (0x1UL << RCC_APB1RSTR_TIM7RST_Pos) /*!< 0x00000020 */ 9453 #define RCC_APB1RSTR_TIM7RST RCC_APB1RSTR_TIM7RST_Msk 9454 #define RCC_APB1RSTR_TIM12RST_Pos (6U) 9455 #define RCC_APB1RSTR_TIM12RST_Msk (0x1UL << RCC_APB1RSTR_TIM12RST_Pos) /*!< 0x00000040 */ 9456 #define RCC_APB1RSTR_TIM12RST RCC_APB1RSTR_TIM12RST_Msk 9457 #define RCC_APB1RSTR_TIM13RST_Pos (7U) 9458 #define RCC_APB1RSTR_TIM13RST_Msk (0x1UL << RCC_APB1RSTR_TIM13RST_Pos) /*!< 0x00000080 */ 9459 #define RCC_APB1RSTR_TIM13RST RCC_APB1RSTR_TIM13RST_Msk 9460 #define RCC_APB1RSTR_TIM14RST_Pos (8U) 9461 #define RCC_APB1RSTR_TIM14RST_Msk (0x1UL << RCC_APB1RSTR_TIM14RST_Pos) /*!< 0x00000100 */ 9462 #define RCC_APB1RSTR_TIM14RST RCC_APB1RSTR_TIM14RST_Msk 9463 #define RCC_APB1RSTR_LPTIM1RST_Pos (9U) 9464 #define RCC_APB1RSTR_LPTIM1RST_Msk (0x1UL << RCC_APB1RSTR_LPTIM1RST_Pos) /*!< 0x00000200 */ 9465 #define RCC_APB1RSTR_LPTIM1RST RCC_APB1RSTR_LPTIM1RST_Msk 9466 #define RCC_APB1RSTR_WWDGRST_Pos (11U) 9467 #define RCC_APB1RSTR_WWDGRST_Msk (0x1UL << RCC_APB1RSTR_WWDGRST_Pos) /*!< 0x00000800 */ 9468 #define RCC_APB1RSTR_WWDGRST RCC_APB1RSTR_WWDGRST_Msk 9469 #define RCC_APB1RSTR_SPI2RST_Pos (14U) 9470 #define RCC_APB1RSTR_SPI2RST_Msk (0x1UL << RCC_APB1RSTR_SPI2RST_Pos) /*!< 0x00004000 */ 9471 #define RCC_APB1RSTR_SPI2RST RCC_APB1RSTR_SPI2RST_Msk 9472 #define RCC_APB1RSTR_SPI3RST_Pos (15U) 9473 #define RCC_APB1RSTR_SPI3RST_Msk (0x1UL << RCC_APB1RSTR_SPI3RST_Pos) /*!< 0x00008000 */ 9474 #define RCC_APB1RSTR_SPI3RST RCC_APB1RSTR_SPI3RST_Msk 9475 #define RCC_APB1RSTR_USART2RST_Pos (17U) 9476 #define RCC_APB1RSTR_USART2RST_Msk (0x1UL << RCC_APB1RSTR_USART2RST_Pos) /*!< 0x00020000 */ 9477 #define RCC_APB1RSTR_USART2RST RCC_APB1RSTR_USART2RST_Msk 9478 #define RCC_APB1RSTR_USART3RST_Pos (18U) 9479 #define RCC_APB1RSTR_USART3RST_Msk (0x1UL << RCC_APB1RSTR_USART3RST_Pos) /*!< 0x00040000 */ 9480 #define RCC_APB1RSTR_USART3RST RCC_APB1RSTR_USART3RST_Msk 9481 #define RCC_APB1RSTR_UART4RST_Pos (19U) 9482 #define RCC_APB1RSTR_UART4RST_Msk (0x1UL << RCC_APB1RSTR_UART4RST_Pos) /*!< 0x00080000 */ 9483 #define RCC_APB1RSTR_UART4RST RCC_APB1RSTR_UART4RST_Msk 9484 #define RCC_APB1RSTR_UART5RST_Pos (20U) 9485 #define RCC_APB1RSTR_UART5RST_Msk (0x1UL << RCC_APB1RSTR_UART5RST_Pos) /*!< 0x00100000 */ 9486 #define RCC_APB1RSTR_UART5RST RCC_APB1RSTR_UART5RST_Msk 9487 #define RCC_APB1RSTR_I2C1RST_Pos (21U) 9488 #define RCC_APB1RSTR_I2C1RST_Msk (0x1UL << RCC_APB1RSTR_I2C1RST_Pos) /*!< 0x00200000 */ 9489 #define RCC_APB1RSTR_I2C1RST RCC_APB1RSTR_I2C1RST_Msk 9490 #define RCC_APB1RSTR_I2C2RST_Pos (22U) 9491 #define RCC_APB1RSTR_I2C2RST_Msk (0x1UL << RCC_APB1RSTR_I2C2RST_Pos) /*!< 0x00400000 */ 9492 #define RCC_APB1RSTR_I2C2RST RCC_APB1RSTR_I2C2RST_Msk 9493 #define RCC_APB1RSTR_I2C3RST_Pos (23U) 9494 #define RCC_APB1RSTR_I2C3RST_Msk (0x1UL << RCC_APB1RSTR_I2C3RST_Pos) /*!< 0x00800000 */ 9495 #define RCC_APB1RSTR_I2C3RST RCC_APB1RSTR_I2C3RST_Msk 9496 #define RCC_APB1RSTR_CAN1RST_Pos (25U) 9497 #define RCC_APB1RSTR_CAN1RST_Msk (0x1UL << RCC_APB1RSTR_CAN1RST_Pos) /*!< 0x02000000 */ 9498 #define RCC_APB1RSTR_CAN1RST RCC_APB1RSTR_CAN1RST_Msk 9499 #define RCC_APB1RSTR_PWRRST_Pos (28U) 9500 #define RCC_APB1RSTR_PWRRST_Msk (0x1UL << RCC_APB1RSTR_PWRRST_Pos) /*!< 0x10000000 */ 9501 #define RCC_APB1RSTR_PWRRST RCC_APB1RSTR_PWRRST_Msk 9502 #define RCC_APB1RSTR_DACRST_Pos (29U) 9503 #define RCC_APB1RSTR_DACRST_Msk (0x1UL << RCC_APB1RSTR_DACRST_Pos) /*!< 0x20000000 */ 9504 #define RCC_APB1RSTR_DACRST RCC_APB1RSTR_DACRST_Msk 9505 #define RCC_APB1RSTR_UART7RST_Pos (30U) 9506 #define RCC_APB1RSTR_UART7RST_Msk (0x1UL << RCC_APB1RSTR_UART7RST_Pos) /*!< 0x40000000 */ 9507 #define RCC_APB1RSTR_UART7RST RCC_APB1RSTR_UART7RST_Msk 9508 #define RCC_APB1RSTR_UART8RST_Pos (31U) 9509 #define RCC_APB1RSTR_UART8RST_Msk (0x1UL << RCC_APB1RSTR_UART8RST_Pos) /*!< 0x80000000 */ 9510 #define RCC_APB1RSTR_UART8RST RCC_APB1RSTR_UART8RST_Msk 9511 9512 /******************** Bit definition for RCC_APB2RSTR register **************/ 9513 #define RCC_APB2RSTR_TIM1RST_Pos (0U) 9514 #define RCC_APB2RSTR_TIM1RST_Msk (0x1UL << RCC_APB2RSTR_TIM1RST_Pos) /*!< 0x00000001 */ 9515 #define RCC_APB2RSTR_TIM1RST RCC_APB2RSTR_TIM1RST_Msk 9516 #define RCC_APB2RSTR_TIM8RST_Pos (1U) 9517 #define RCC_APB2RSTR_TIM8RST_Msk (0x1UL << RCC_APB2RSTR_TIM8RST_Pos) /*!< 0x00000002 */ 9518 #define RCC_APB2RSTR_TIM8RST RCC_APB2RSTR_TIM8RST_Msk 9519 #define RCC_APB2RSTR_USART1RST_Pos (4U) 9520 #define RCC_APB2RSTR_USART1RST_Msk (0x1UL << RCC_APB2RSTR_USART1RST_Pos) /*!< 0x00000010 */ 9521 #define RCC_APB2RSTR_USART1RST RCC_APB2RSTR_USART1RST_Msk 9522 #define RCC_APB2RSTR_USART6RST_Pos (5U) 9523 #define RCC_APB2RSTR_USART6RST_Msk (0x1UL << RCC_APB2RSTR_USART6RST_Pos) /*!< 0x00000020 */ 9524 #define RCC_APB2RSTR_USART6RST RCC_APB2RSTR_USART6RST_Msk 9525 #define RCC_APB2RSTR_SDMMC2RST_Pos (7U) 9526 #define RCC_APB2RSTR_SDMMC2RST_Msk (0x1UL << RCC_APB2RSTR_SDMMC2RST_Pos) /*!< 0x00000080 */ 9527 #define RCC_APB2RSTR_SDMMC2RST RCC_APB2RSTR_SDMMC2RST_Msk 9528 #define RCC_APB2RSTR_ADCRST_Pos (8U) 9529 #define RCC_APB2RSTR_ADCRST_Msk (0x1UL << RCC_APB2RSTR_ADCRST_Pos) /*!< 0x00000100 */ 9530 #define RCC_APB2RSTR_ADCRST RCC_APB2RSTR_ADCRST_Msk 9531 #define RCC_APB2RSTR_SDMMC1RST_Pos (11U) 9532 #define RCC_APB2RSTR_SDMMC1RST_Msk (0x1UL << RCC_APB2RSTR_SDMMC1RST_Pos) /*!< 0x00000800 */ 9533 #define RCC_APB2RSTR_SDMMC1RST RCC_APB2RSTR_SDMMC1RST_Msk 9534 #define RCC_APB2RSTR_SPI1RST_Pos (12U) 9535 #define RCC_APB2RSTR_SPI1RST_Msk (0x1UL << RCC_APB2RSTR_SPI1RST_Pos) /*!< 0x00001000 */ 9536 #define RCC_APB2RSTR_SPI1RST RCC_APB2RSTR_SPI1RST_Msk 9537 #define RCC_APB2RSTR_SPI4RST_Pos (13U) 9538 #define RCC_APB2RSTR_SPI4RST_Msk (0x1UL << RCC_APB2RSTR_SPI4RST_Pos) /*!< 0x00002000 */ 9539 #define RCC_APB2RSTR_SPI4RST RCC_APB2RSTR_SPI4RST_Msk 9540 #define RCC_APB2RSTR_SYSCFGRST_Pos (14U) 9541 #define RCC_APB2RSTR_SYSCFGRST_Msk (0x1UL << RCC_APB2RSTR_SYSCFGRST_Pos) /*!< 0x00004000 */ 9542 #define RCC_APB2RSTR_SYSCFGRST RCC_APB2RSTR_SYSCFGRST_Msk 9543 #define RCC_APB2RSTR_TIM9RST_Pos (16U) 9544 #define RCC_APB2RSTR_TIM9RST_Msk (0x1UL << RCC_APB2RSTR_TIM9RST_Pos) /*!< 0x00010000 */ 9545 #define RCC_APB2RSTR_TIM9RST RCC_APB2RSTR_TIM9RST_Msk 9546 #define RCC_APB2RSTR_TIM10RST_Pos (17U) 9547 #define RCC_APB2RSTR_TIM10RST_Msk (0x1UL << RCC_APB2RSTR_TIM10RST_Pos) /*!< 0x00020000 */ 9548 #define RCC_APB2RSTR_TIM10RST RCC_APB2RSTR_TIM10RST_Msk 9549 #define RCC_APB2RSTR_TIM11RST_Pos (18U) 9550 #define RCC_APB2RSTR_TIM11RST_Msk (0x1UL << RCC_APB2RSTR_TIM11RST_Pos) /*!< 0x00040000 */ 9551 #define RCC_APB2RSTR_TIM11RST RCC_APB2RSTR_TIM11RST_Msk 9552 #define RCC_APB2RSTR_SPI5RST_Pos (20U) 9553 #define RCC_APB2RSTR_SPI5RST_Msk (0x1UL << RCC_APB2RSTR_SPI5RST_Pos) /*!< 0x00100000 */ 9554 #define RCC_APB2RSTR_SPI5RST RCC_APB2RSTR_SPI5RST_Msk 9555 #define RCC_APB2RSTR_SAI1RST_Pos (22U) 9556 #define RCC_APB2RSTR_SAI1RST_Msk (0x1UL << RCC_APB2RSTR_SAI1RST_Pos) /*!< 0x00400000 */ 9557 #define RCC_APB2RSTR_SAI1RST RCC_APB2RSTR_SAI1RST_Msk 9558 #define RCC_APB2RSTR_SAI2RST_Pos (23U) 9559 #define RCC_APB2RSTR_SAI2RST_Msk (0x1UL << RCC_APB2RSTR_SAI2RST_Pos) /*!< 0x00800000 */ 9560 #define RCC_APB2RSTR_SAI2RST RCC_APB2RSTR_SAI2RST_Msk 9561 9562 /******************** Bit definition for RCC_AHB1ENR register ***************/ 9563 #define RCC_AHB1ENR_GPIOAEN_Pos (0U) 9564 #define RCC_AHB1ENR_GPIOAEN_Msk (0x1UL << RCC_AHB1ENR_GPIOAEN_Pos) /*!< 0x00000001 */ 9565 #define RCC_AHB1ENR_GPIOAEN RCC_AHB1ENR_GPIOAEN_Msk 9566 #define RCC_AHB1ENR_GPIOBEN_Pos (1U) 9567 #define RCC_AHB1ENR_GPIOBEN_Msk (0x1UL << RCC_AHB1ENR_GPIOBEN_Pos) /*!< 0x00000002 */ 9568 #define RCC_AHB1ENR_GPIOBEN RCC_AHB1ENR_GPIOBEN_Msk 9569 #define RCC_AHB1ENR_GPIOCEN_Pos (2U) 9570 #define RCC_AHB1ENR_GPIOCEN_Msk (0x1UL << RCC_AHB1ENR_GPIOCEN_Pos) /*!< 0x00000004 */ 9571 #define RCC_AHB1ENR_GPIOCEN RCC_AHB1ENR_GPIOCEN_Msk 9572 #define RCC_AHB1ENR_GPIODEN_Pos (3U) 9573 #define RCC_AHB1ENR_GPIODEN_Msk (0x1UL << RCC_AHB1ENR_GPIODEN_Pos) /*!< 0x00000008 */ 9574 #define RCC_AHB1ENR_GPIODEN RCC_AHB1ENR_GPIODEN_Msk 9575 #define RCC_AHB1ENR_GPIOEEN_Pos (4U) 9576 #define RCC_AHB1ENR_GPIOEEN_Msk (0x1UL << RCC_AHB1ENR_GPIOEEN_Pos) /*!< 0x00000010 */ 9577 #define RCC_AHB1ENR_GPIOEEN RCC_AHB1ENR_GPIOEEN_Msk 9578 #define RCC_AHB1ENR_GPIOFEN_Pos (5U) 9579 #define RCC_AHB1ENR_GPIOFEN_Msk (0x1UL << RCC_AHB1ENR_GPIOFEN_Pos) /*!< 0x00000020 */ 9580 #define RCC_AHB1ENR_GPIOFEN RCC_AHB1ENR_GPIOFEN_Msk 9581 #define RCC_AHB1ENR_GPIOGEN_Pos (6U) 9582 #define RCC_AHB1ENR_GPIOGEN_Msk (0x1UL << RCC_AHB1ENR_GPIOGEN_Pos) /*!< 0x00000040 */ 9583 #define RCC_AHB1ENR_GPIOGEN RCC_AHB1ENR_GPIOGEN_Msk 9584 #define RCC_AHB1ENR_GPIOHEN_Pos (7U) 9585 #define RCC_AHB1ENR_GPIOHEN_Msk (0x1UL << RCC_AHB1ENR_GPIOHEN_Pos) /*!< 0x00000080 */ 9586 #define RCC_AHB1ENR_GPIOHEN RCC_AHB1ENR_GPIOHEN_Msk 9587 #define RCC_AHB1ENR_GPIOIEN_Pos (8U) 9588 #define RCC_AHB1ENR_GPIOIEN_Msk (0x1UL << RCC_AHB1ENR_GPIOIEN_Pos) /*!< 0x00000100 */ 9589 #define RCC_AHB1ENR_GPIOIEN RCC_AHB1ENR_GPIOIEN_Msk 9590 #define RCC_AHB1ENR_CRCEN_Pos (12U) 9591 #define RCC_AHB1ENR_CRCEN_Msk (0x1UL << RCC_AHB1ENR_CRCEN_Pos) /*!< 0x00001000 */ 9592 #define RCC_AHB1ENR_CRCEN RCC_AHB1ENR_CRCEN_Msk 9593 #define RCC_AHB1ENR_BKPSRAMEN_Pos (18U) 9594 #define RCC_AHB1ENR_BKPSRAMEN_Msk (0x1UL << RCC_AHB1ENR_BKPSRAMEN_Pos) /*!< 0x00040000 */ 9595 #define RCC_AHB1ENR_BKPSRAMEN RCC_AHB1ENR_BKPSRAMEN_Msk 9596 #define RCC_AHB1ENR_DTCMRAMEN_Pos (20U) 9597 #define RCC_AHB1ENR_DTCMRAMEN_Msk (0x1UL << RCC_AHB1ENR_DTCMRAMEN_Pos) /*!< 0x00100000 */ 9598 #define RCC_AHB1ENR_DTCMRAMEN RCC_AHB1ENR_DTCMRAMEN_Msk 9599 #define RCC_AHB1ENR_DMA1EN_Pos (21U) 9600 #define RCC_AHB1ENR_DMA1EN_Msk (0x1UL << RCC_AHB1ENR_DMA1EN_Pos) /*!< 0x00200000 */ 9601 #define RCC_AHB1ENR_DMA1EN RCC_AHB1ENR_DMA1EN_Msk 9602 #define RCC_AHB1ENR_DMA2EN_Pos (22U) 9603 #define RCC_AHB1ENR_DMA2EN_Msk (0x1UL << RCC_AHB1ENR_DMA2EN_Pos) /*!< 0x00400000 */ 9604 #define RCC_AHB1ENR_DMA2EN RCC_AHB1ENR_DMA2EN_Msk 9605 #define RCC_AHB1ENR_OTGHSEN_Pos (29U) 9606 #define RCC_AHB1ENR_OTGHSEN_Msk (0x1UL << RCC_AHB1ENR_OTGHSEN_Pos) /*!< 0x20000000 */ 9607 #define RCC_AHB1ENR_OTGHSEN RCC_AHB1ENR_OTGHSEN_Msk 9608 #define RCC_AHB1ENR_OTGHSULPIEN_Pos (30U) 9609 #define RCC_AHB1ENR_OTGHSULPIEN_Msk (0x1UL << RCC_AHB1ENR_OTGHSULPIEN_Pos) /*!< 0x40000000 */ 9610 #define RCC_AHB1ENR_OTGHSULPIEN RCC_AHB1ENR_OTGHSULPIEN_Msk 9611 9612 /******************** Bit definition for RCC_AHB2ENR register ***************/ 9613 #define RCC_AHB2ENR_RNGEN_Pos (6U) 9614 #define RCC_AHB2ENR_RNGEN_Msk (0x1UL << RCC_AHB2ENR_RNGEN_Pos) /*!< 0x00000040 */ 9615 #define RCC_AHB2ENR_RNGEN RCC_AHB2ENR_RNGEN_Msk 9616 #define RCC_AHB2ENR_OTGFSEN_Pos (7U) 9617 #define RCC_AHB2ENR_OTGFSEN_Msk (0x1UL << RCC_AHB2ENR_OTGFSEN_Pos) /*!< 0x00000080 */ 9618 #define RCC_AHB2ENR_OTGFSEN RCC_AHB2ENR_OTGFSEN_Msk 9619 9620 /******************** Bit definition for RCC_AHB3ENR register ***************/ 9621 #define RCC_AHB3ENR_FMCEN_Pos (0U) 9622 #define RCC_AHB3ENR_FMCEN_Msk (0x1UL << RCC_AHB3ENR_FMCEN_Pos) /*!< 0x00000001 */ 9623 #define RCC_AHB3ENR_FMCEN RCC_AHB3ENR_FMCEN_Msk 9624 #define RCC_AHB3ENR_QSPIEN_Pos (1U) 9625 #define RCC_AHB3ENR_QSPIEN_Msk (0x1UL << RCC_AHB3ENR_QSPIEN_Pos) /*!< 0x00000002 */ 9626 #define RCC_AHB3ENR_QSPIEN RCC_AHB3ENR_QSPIEN_Msk 9627 9628 /******************** Bit definition for RCC_APB1ENR register ***************/ 9629 #define RCC_APB1ENR_TIM2EN_Pos (0U) 9630 #define RCC_APB1ENR_TIM2EN_Msk (0x1UL << RCC_APB1ENR_TIM2EN_Pos) /*!< 0x00000001 */ 9631 #define RCC_APB1ENR_TIM2EN RCC_APB1ENR_TIM2EN_Msk 9632 #define RCC_APB1ENR_TIM3EN_Pos (1U) 9633 #define RCC_APB1ENR_TIM3EN_Msk (0x1UL << RCC_APB1ENR_TIM3EN_Pos) /*!< 0x00000002 */ 9634 #define RCC_APB1ENR_TIM3EN RCC_APB1ENR_TIM3EN_Msk 9635 #define RCC_APB1ENR_TIM4EN_Pos (2U) 9636 #define RCC_APB1ENR_TIM4EN_Msk (0x1UL << RCC_APB1ENR_TIM4EN_Pos) /*!< 0x00000004 */ 9637 #define RCC_APB1ENR_TIM4EN RCC_APB1ENR_TIM4EN_Msk 9638 #define RCC_APB1ENR_TIM5EN_Pos (3U) 9639 #define RCC_APB1ENR_TIM5EN_Msk (0x1UL << RCC_APB1ENR_TIM5EN_Pos) /*!< 0x00000008 */ 9640 #define RCC_APB1ENR_TIM5EN RCC_APB1ENR_TIM5EN_Msk 9641 #define RCC_APB1ENR_TIM6EN_Pos (4U) 9642 #define RCC_APB1ENR_TIM6EN_Msk (0x1UL << RCC_APB1ENR_TIM6EN_Pos) /*!< 0x00000010 */ 9643 #define RCC_APB1ENR_TIM6EN RCC_APB1ENR_TIM6EN_Msk 9644 #define RCC_APB1ENR_TIM7EN_Pos (5U) 9645 #define RCC_APB1ENR_TIM7EN_Msk (0x1UL << RCC_APB1ENR_TIM7EN_Pos) /*!< 0x00000020 */ 9646 #define RCC_APB1ENR_TIM7EN RCC_APB1ENR_TIM7EN_Msk 9647 #define RCC_APB1ENR_TIM12EN_Pos (6U) 9648 #define RCC_APB1ENR_TIM12EN_Msk (0x1UL << RCC_APB1ENR_TIM12EN_Pos) /*!< 0x00000040 */ 9649 #define RCC_APB1ENR_TIM12EN RCC_APB1ENR_TIM12EN_Msk 9650 #define RCC_APB1ENR_TIM13EN_Pos (7U) 9651 #define RCC_APB1ENR_TIM13EN_Msk (0x1UL << RCC_APB1ENR_TIM13EN_Pos) /*!< 0x00000080 */ 9652 #define RCC_APB1ENR_TIM13EN RCC_APB1ENR_TIM13EN_Msk 9653 #define RCC_APB1ENR_TIM14EN_Pos (8U) 9654 #define RCC_APB1ENR_TIM14EN_Msk (0x1UL << RCC_APB1ENR_TIM14EN_Pos) /*!< 0x00000100 */ 9655 #define RCC_APB1ENR_TIM14EN RCC_APB1ENR_TIM14EN_Msk 9656 #define RCC_APB1ENR_LPTIM1EN_Pos (9U) 9657 #define RCC_APB1ENR_LPTIM1EN_Msk (0x1UL << RCC_APB1ENR_LPTIM1EN_Pos) /*!< 0x00000200 */ 9658 #define RCC_APB1ENR_LPTIM1EN RCC_APB1ENR_LPTIM1EN_Msk 9659 #define RCC_APB1ENR_RTCEN_Pos (10U) 9660 #define RCC_APB1ENR_RTCEN_Msk (0x1UL << RCC_APB1ENR_RTCEN_Pos) /*!< 0x00000400 */ 9661 #define RCC_APB1ENR_RTCEN RCC_APB1ENR_RTCEN_Msk 9662 #define RCC_APB1ENR_WWDGEN_Pos (11U) 9663 #define RCC_APB1ENR_WWDGEN_Msk (0x1UL << RCC_APB1ENR_WWDGEN_Pos) /*!< 0x00000800 */ 9664 #define RCC_APB1ENR_WWDGEN RCC_APB1ENR_WWDGEN_Msk 9665 #define RCC_APB1ENR_SPI2EN_Pos (14U) 9666 #define RCC_APB1ENR_SPI2EN_Msk (0x1UL << RCC_APB1ENR_SPI2EN_Pos) /*!< 0x00004000 */ 9667 #define RCC_APB1ENR_SPI2EN RCC_APB1ENR_SPI2EN_Msk 9668 #define RCC_APB1ENR_SPI3EN_Pos (15U) 9669 #define RCC_APB1ENR_SPI3EN_Msk (0x1UL << RCC_APB1ENR_SPI3EN_Pos) /*!< 0x00008000 */ 9670 #define RCC_APB1ENR_SPI3EN RCC_APB1ENR_SPI3EN_Msk 9671 #define RCC_APB1ENR_USART2EN_Pos (17U) 9672 #define RCC_APB1ENR_USART2EN_Msk (0x1UL << RCC_APB1ENR_USART2EN_Pos) /*!< 0x00020000 */ 9673 #define RCC_APB1ENR_USART2EN RCC_APB1ENR_USART2EN_Msk 9674 #define RCC_APB1ENR_USART3EN_Pos (18U) 9675 #define RCC_APB1ENR_USART3EN_Msk (0x1UL << RCC_APB1ENR_USART3EN_Pos) /*!< 0x00040000 */ 9676 #define RCC_APB1ENR_USART3EN RCC_APB1ENR_USART3EN_Msk 9677 #define RCC_APB1ENR_UART4EN_Pos (19U) 9678 #define RCC_APB1ENR_UART4EN_Msk (0x1UL << RCC_APB1ENR_UART4EN_Pos) /*!< 0x00080000 */ 9679 #define RCC_APB1ENR_UART4EN RCC_APB1ENR_UART4EN_Msk 9680 #define RCC_APB1ENR_UART5EN_Pos (20U) 9681 #define RCC_APB1ENR_UART5EN_Msk (0x1UL << RCC_APB1ENR_UART5EN_Pos) /*!< 0x00100000 */ 9682 #define RCC_APB1ENR_UART5EN RCC_APB1ENR_UART5EN_Msk 9683 #define RCC_APB1ENR_I2C1EN_Pos (21U) 9684 #define RCC_APB1ENR_I2C1EN_Msk (0x1UL << RCC_APB1ENR_I2C1EN_Pos) /*!< 0x00200000 */ 9685 #define RCC_APB1ENR_I2C1EN RCC_APB1ENR_I2C1EN_Msk 9686 #define RCC_APB1ENR_I2C2EN_Pos (22U) 9687 #define RCC_APB1ENR_I2C2EN_Msk (0x1UL << RCC_APB1ENR_I2C2EN_Pos) /*!< 0x00400000 */ 9688 #define RCC_APB1ENR_I2C2EN RCC_APB1ENR_I2C2EN_Msk 9689 #define RCC_APB1ENR_I2C3EN_Pos (23U) 9690 #define RCC_APB1ENR_I2C3EN_Msk (0x1UL << RCC_APB1ENR_I2C3EN_Pos) /*!< 0x00800000 */ 9691 #define RCC_APB1ENR_I2C3EN RCC_APB1ENR_I2C3EN_Msk 9692 #define RCC_APB1ENR_CAN1EN_Pos (25U) 9693 #define RCC_APB1ENR_CAN1EN_Msk (0x1UL << RCC_APB1ENR_CAN1EN_Pos) /*!< 0x02000000 */ 9694 #define RCC_APB1ENR_CAN1EN RCC_APB1ENR_CAN1EN_Msk 9695 #define RCC_APB1ENR_PWREN_Pos (28U) 9696 #define RCC_APB1ENR_PWREN_Msk (0x1UL << RCC_APB1ENR_PWREN_Pos) /*!< 0x10000000 */ 9697 #define RCC_APB1ENR_PWREN RCC_APB1ENR_PWREN_Msk 9698 #define RCC_APB1ENR_DACEN_Pos (29U) 9699 #define RCC_APB1ENR_DACEN_Msk (0x1UL << RCC_APB1ENR_DACEN_Pos) /*!< 0x20000000 */ 9700 #define RCC_APB1ENR_DACEN RCC_APB1ENR_DACEN_Msk 9701 #define RCC_APB1ENR_UART7EN_Pos (30U) 9702 #define RCC_APB1ENR_UART7EN_Msk (0x1UL << RCC_APB1ENR_UART7EN_Pos) /*!< 0x40000000 */ 9703 #define RCC_APB1ENR_UART7EN RCC_APB1ENR_UART7EN_Msk 9704 #define RCC_APB1ENR_UART8EN_Pos (31U) 9705 #define RCC_APB1ENR_UART8EN_Msk (0x1UL << RCC_APB1ENR_UART8EN_Pos) /*!< 0x80000000 */ 9706 #define RCC_APB1ENR_UART8EN RCC_APB1ENR_UART8EN_Msk 9707 9708 /******************** Bit definition for RCC_APB2ENR register ***************/ 9709 #define RCC_APB2ENR_TIM1EN_Pos (0U) 9710 #define RCC_APB2ENR_TIM1EN_Msk (0x1UL << RCC_APB2ENR_TIM1EN_Pos) /*!< 0x00000001 */ 9711 #define RCC_APB2ENR_TIM1EN RCC_APB2ENR_TIM1EN_Msk 9712 #define RCC_APB2ENR_TIM8EN_Pos (1U) 9713 #define RCC_APB2ENR_TIM8EN_Msk (0x1UL << RCC_APB2ENR_TIM8EN_Pos) /*!< 0x00000002 */ 9714 #define RCC_APB2ENR_TIM8EN RCC_APB2ENR_TIM8EN_Msk 9715 #define RCC_APB2ENR_USART1EN_Pos (4U) 9716 #define RCC_APB2ENR_USART1EN_Msk (0x1UL << RCC_APB2ENR_USART1EN_Pos) /*!< 0x00000010 */ 9717 #define RCC_APB2ENR_USART1EN RCC_APB2ENR_USART1EN_Msk 9718 #define RCC_APB2ENR_USART6EN_Pos (5U) 9719 #define RCC_APB2ENR_USART6EN_Msk (0x1UL << RCC_APB2ENR_USART6EN_Pos) /*!< 0x00000020 */ 9720 #define RCC_APB2ENR_USART6EN RCC_APB2ENR_USART6EN_Msk 9721 #define RCC_APB2ENR_SDMMC2EN_Pos (7U) 9722 #define RCC_APB2ENR_SDMMC2EN_Msk (0x1UL << RCC_APB2ENR_SDMMC2EN_Pos) /*!< 0x00000080 */ 9723 #define RCC_APB2ENR_SDMMC2EN RCC_APB2ENR_SDMMC2EN_Msk 9724 #define RCC_APB2ENR_ADC1EN_Pos (8U) 9725 #define RCC_APB2ENR_ADC1EN_Msk (0x1UL << RCC_APB2ENR_ADC1EN_Pos) /*!< 0x00000100 */ 9726 #define RCC_APB2ENR_ADC1EN RCC_APB2ENR_ADC1EN_Msk 9727 #define RCC_APB2ENR_ADC2EN_Pos (9U) 9728 #define RCC_APB2ENR_ADC2EN_Msk (0x1UL << RCC_APB2ENR_ADC2EN_Pos) /*!< 0x00000200 */ 9729 #define RCC_APB2ENR_ADC2EN RCC_APB2ENR_ADC2EN_Msk 9730 #define RCC_APB2ENR_ADC3EN_Pos (10U) 9731 #define RCC_APB2ENR_ADC3EN_Msk (0x1UL << RCC_APB2ENR_ADC3EN_Pos) /*!< 0x00000400 */ 9732 #define RCC_APB2ENR_ADC3EN RCC_APB2ENR_ADC3EN_Msk 9733 #define RCC_APB2ENR_SDMMC1EN_Pos (11U) 9734 #define RCC_APB2ENR_SDMMC1EN_Msk (0x1UL << RCC_APB2ENR_SDMMC1EN_Pos) /*!< 0x00000800 */ 9735 #define RCC_APB2ENR_SDMMC1EN RCC_APB2ENR_SDMMC1EN_Msk 9736 #define RCC_APB2ENR_SPI1EN_Pos (12U) 9737 #define RCC_APB2ENR_SPI1EN_Msk (0x1UL << RCC_APB2ENR_SPI1EN_Pos) /*!< 0x00001000 */ 9738 #define RCC_APB2ENR_SPI1EN RCC_APB2ENR_SPI1EN_Msk 9739 #define RCC_APB2ENR_SPI4EN_Pos (13U) 9740 #define RCC_APB2ENR_SPI4EN_Msk (0x1UL << RCC_APB2ENR_SPI4EN_Pos) /*!< 0x00002000 */ 9741 #define RCC_APB2ENR_SPI4EN RCC_APB2ENR_SPI4EN_Msk 9742 #define RCC_APB2ENR_SYSCFGEN_Pos (14U) 9743 #define RCC_APB2ENR_SYSCFGEN_Msk (0x1UL << RCC_APB2ENR_SYSCFGEN_Pos) /*!< 0x00004000 */ 9744 #define RCC_APB2ENR_SYSCFGEN RCC_APB2ENR_SYSCFGEN_Msk 9745 #define RCC_APB2ENR_TIM9EN_Pos (16U) 9746 #define RCC_APB2ENR_TIM9EN_Msk (0x1UL << RCC_APB2ENR_TIM9EN_Pos) /*!< 0x00010000 */ 9747 #define RCC_APB2ENR_TIM9EN RCC_APB2ENR_TIM9EN_Msk 9748 #define RCC_APB2ENR_TIM10EN_Pos (17U) 9749 #define RCC_APB2ENR_TIM10EN_Msk (0x1UL << RCC_APB2ENR_TIM10EN_Pos) /*!< 0x00020000 */ 9750 #define RCC_APB2ENR_TIM10EN RCC_APB2ENR_TIM10EN_Msk 9751 #define RCC_APB2ENR_TIM11EN_Pos (18U) 9752 #define RCC_APB2ENR_TIM11EN_Msk (0x1UL << RCC_APB2ENR_TIM11EN_Pos) /*!< 0x00040000 */ 9753 #define RCC_APB2ENR_TIM11EN RCC_APB2ENR_TIM11EN_Msk 9754 #define RCC_APB2ENR_SPI5EN_Pos (20U) 9755 #define RCC_APB2ENR_SPI5EN_Msk (0x1UL << RCC_APB2ENR_SPI5EN_Pos) /*!< 0x00100000 */ 9756 #define RCC_APB2ENR_SPI5EN RCC_APB2ENR_SPI5EN_Msk 9757 #define RCC_APB2ENR_SAI1EN_Pos (22U) 9758 #define RCC_APB2ENR_SAI1EN_Msk (0x1UL << RCC_APB2ENR_SAI1EN_Pos) /*!< 0x00400000 */ 9759 #define RCC_APB2ENR_SAI1EN RCC_APB2ENR_SAI1EN_Msk 9760 #define RCC_APB2ENR_SAI2EN_Pos (23U) 9761 #define RCC_APB2ENR_SAI2EN_Msk (0x1UL << RCC_APB2ENR_SAI2EN_Pos) /*!< 0x00800000 */ 9762 #define RCC_APB2ENR_SAI2EN RCC_APB2ENR_SAI2EN_Msk 9763 9764 /******************** Bit definition for RCC_AHB1LPENR register *************/ 9765 #define RCC_AHB1LPENR_GPIOALPEN_Pos (0U) 9766 #define RCC_AHB1LPENR_GPIOALPEN_Msk (0x1UL << RCC_AHB1LPENR_GPIOALPEN_Pos) /*!< 0x00000001 */ 9767 #define RCC_AHB1LPENR_GPIOALPEN RCC_AHB1LPENR_GPIOALPEN_Msk 9768 #define RCC_AHB1LPENR_GPIOBLPEN_Pos (1U) 9769 #define RCC_AHB1LPENR_GPIOBLPEN_Msk (0x1UL << RCC_AHB1LPENR_GPIOBLPEN_Pos) /*!< 0x00000002 */ 9770 #define RCC_AHB1LPENR_GPIOBLPEN RCC_AHB1LPENR_GPIOBLPEN_Msk 9771 #define RCC_AHB1LPENR_GPIOCLPEN_Pos (2U) 9772 #define RCC_AHB1LPENR_GPIOCLPEN_Msk (0x1UL << RCC_AHB1LPENR_GPIOCLPEN_Pos) /*!< 0x00000004 */ 9773 #define RCC_AHB1LPENR_GPIOCLPEN RCC_AHB1LPENR_GPIOCLPEN_Msk 9774 #define RCC_AHB1LPENR_GPIODLPEN_Pos (3U) 9775 #define RCC_AHB1LPENR_GPIODLPEN_Msk (0x1UL << RCC_AHB1LPENR_GPIODLPEN_Pos) /*!< 0x00000008 */ 9776 #define RCC_AHB1LPENR_GPIODLPEN RCC_AHB1LPENR_GPIODLPEN_Msk 9777 #define RCC_AHB1LPENR_GPIOELPEN_Pos (4U) 9778 #define RCC_AHB1LPENR_GPIOELPEN_Msk (0x1UL << RCC_AHB1LPENR_GPIOELPEN_Pos) /*!< 0x00000010 */ 9779 #define RCC_AHB1LPENR_GPIOELPEN RCC_AHB1LPENR_GPIOELPEN_Msk 9780 #define RCC_AHB1LPENR_GPIOFLPEN_Pos (5U) 9781 #define RCC_AHB1LPENR_GPIOFLPEN_Msk (0x1UL << RCC_AHB1LPENR_GPIOFLPEN_Pos) /*!< 0x00000020 */ 9782 #define RCC_AHB1LPENR_GPIOFLPEN RCC_AHB1LPENR_GPIOFLPEN_Msk 9783 #define RCC_AHB1LPENR_GPIOGLPEN_Pos (6U) 9784 #define RCC_AHB1LPENR_GPIOGLPEN_Msk (0x1UL << RCC_AHB1LPENR_GPIOGLPEN_Pos) /*!< 0x00000040 */ 9785 #define RCC_AHB1LPENR_GPIOGLPEN RCC_AHB1LPENR_GPIOGLPEN_Msk 9786 #define RCC_AHB1LPENR_GPIOHLPEN_Pos (7U) 9787 #define RCC_AHB1LPENR_GPIOHLPEN_Msk (0x1UL << RCC_AHB1LPENR_GPIOHLPEN_Pos) /*!< 0x00000080 */ 9788 #define RCC_AHB1LPENR_GPIOHLPEN RCC_AHB1LPENR_GPIOHLPEN_Msk 9789 #define RCC_AHB1LPENR_GPIOILPEN_Pos (8U) 9790 #define RCC_AHB1LPENR_GPIOILPEN_Msk (0x1UL << RCC_AHB1LPENR_GPIOILPEN_Pos) /*!< 0x00000100 */ 9791 #define RCC_AHB1LPENR_GPIOILPEN RCC_AHB1LPENR_GPIOILPEN_Msk 9792 #define RCC_AHB1LPENR_CRCLPEN_Pos (12U) 9793 #define RCC_AHB1LPENR_CRCLPEN_Msk (0x1UL << RCC_AHB1LPENR_CRCLPEN_Pos) /*!< 0x00001000 */ 9794 #define RCC_AHB1LPENR_CRCLPEN RCC_AHB1LPENR_CRCLPEN_Msk 9795 #define RCC_AHB1LPENR_AXILPEN_Pos (13U) 9796 #define RCC_AHB1LPENR_AXILPEN_Msk (0x1UL << RCC_AHB1LPENR_AXILPEN_Pos) /*!< 0x00002000 */ 9797 #define RCC_AHB1LPENR_AXILPEN RCC_AHB1LPENR_AXILPEN_Msk 9798 #define RCC_AHB1LPENR_FLITFLPEN_Pos (15U) 9799 #define RCC_AHB1LPENR_FLITFLPEN_Msk (0x1UL << RCC_AHB1LPENR_FLITFLPEN_Pos) /*!< 0x00008000 */ 9800 #define RCC_AHB1LPENR_FLITFLPEN RCC_AHB1LPENR_FLITFLPEN_Msk 9801 #define RCC_AHB1LPENR_SRAM1LPEN_Pos (16U) 9802 #define RCC_AHB1LPENR_SRAM1LPEN_Msk (0x1UL << RCC_AHB1LPENR_SRAM1LPEN_Pos) /*!< 0x00010000 */ 9803 #define RCC_AHB1LPENR_SRAM1LPEN RCC_AHB1LPENR_SRAM1LPEN_Msk 9804 #define RCC_AHB1LPENR_SRAM2LPEN_Pos (17U) 9805 #define RCC_AHB1LPENR_SRAM2LPEN_Msk (0x1UL << RCC_AHB1LPENR_SRAM2LPEN_Pos) /*!< 0x00020000 */ 9806 #define RCC_AHB1LPENR_SRAM2LPEN RCC_AHB1LPENR_SRAM2LPEN_Msk 9807 #define RCC_AHB1LPENR_BKPSRAMLPEN_Pos (18U) 9808 #define RCC_AHB1LPENR_BKPSRAMLPEN_Msk (0x1UL << RCC_AHB1LPENR_BKPSRAMLPEN_Pos) /*!< 0x00040000 */ 9809 #define RCC_AHB1LPENR_BKPSRAMLPEN RCC_AHB1LPENR_BKPSRAMLPEN_Msk 9810 #define RCC_AHB1LPENR_DTCMLPEN_Pos (20U) 9811 #define RCC_AHB1LPENR_DTCMLPEN_Msk (0x1UL << RCC_AHB1LPENR_DTCMLPEN_Pos) /*!< 0x00100000 */ 9812 #define RCC_AHB1LPENR_DTCMLPEN RCC_AHB1LPENR_DTCMLPEN_Msk 9813 #define RCC_AHB1LPENR_DMA1LPEN_Pos (21U) 9814 #define RCC_AHB1LPENR_DMA1LPEN_Msk (0x1UL << RCC_AHB1LPENR_DMA1LPEN_Pos) /*!< 0x00200000 */ 9815 #define RCC_AHB1LPENR_DMA1LPEN RCC_AHB1LPENR_DMA1LPEN_Msk 9816 #define RCC_AHB1LPENR_DMA2LPEN_Pos (22U) 9817 #define RCC_AHB1LPENR_DMA2LPEN_Msk (0x1UL << RCC_AHB1LPENR_DMA2LPEN_Pos) /*!< 0x00400000 */ 9818 #define RCC_AHB1LPENR_DMA2LPEN RCC_AHB1LPENR_DMA2LPEN_Msk 9819 #define RCC_AHB1LPENR_OTGHSLPEN_Pos (29U) 9820 #define RCC_AHB1LPENR_OTGHSLPEN_Msk (0x1UL << RCC_AHB1LPENR_OTGHSLPEN_Pos) /*!< 0x20000000 */ 9821 #define RCC_AHB1LPENR_OTGHSLPEN RCC_AHB1LPENR_OTGHSLPEN_Msk 9822 #define RCC_AHB1LPENR_OTGHSULPILPEN_Pos (30U) 9823 #define RCC_AHB1LPENR_OTGHSULPILPEN_Msk (0x1UL << RCC_AHB1LPENR_OTGHSULPILPEN_Pos) /*!< 0x40000000 */ 9824 #define RCC_AHB1LPENR_OTGHSULPILPEN RCC_AHB1LPENR_OTGHSULPILPEN_Msk 9825 9826 /******************** Bit definition for RCC_AHB2LPENR register *************/ 9827 #define RCC_AHB2LPENR_RNGLPEN_Pos (6U) 9828 #define RCC_AHB2LPENR_RNGLPEN_Msk (0x1UL << RCC_AHB2LPENR_RNGLPEN_Pos) /*!< 0x00000040 */ 9829 #define RCC_AHB2LPENR_RNGLPEN RCC_AHB2LPENR_RNGLPEN_Msk 9830 #define RCC_AHB2LPENR_OTGFSLPEN_Pos (7U) 9831 #define RCC_AHB2LPENR_OTGFSLPEN_Msk (0x1UL << RCC_AHB2LPENR_OTGFSLPEN_Pos) /*!< 0x00000080 */ 9832 #define RCC_AHB2LPENR_OTGFSLPEN RCC_AHB2LPENR_OTGFSLPEN_Msk 9833 9834 /******************** Bit definition for RCC_AHB3LPENR register *************/ 9835 #define RCC_AHB3LPENR_FMCLPEN_Pos (0U) 9836 #define RCC_AHB3LPENR_FMCLPEN_Msk (0x1UL << RCC_AHB3LPENR_FMCLPEN_Pos) /*!< 0x00000001 */ 9837 #define RCC_AHB3LPENR_FMCLPEN RCC_AHB3LPENR_FMCLPEN_Msk 9838 #define RCC_AHB3LPENR_QSPILPEN_Pos (1U) 9839 #define RCC_AHB3LPENR_QSPILPEN_Msk (0x1UL << RCC_AHB3LPENR_QSPILPEN_Pos) /*!< 0x00000002 */ 9840 #define RCC_AHB3LPENR_QSPILPEN RCC_AHB3LPENR_QSPILPEN_Msk 9841 /******************** Bit definition for RCC_APB1LPENR register *************/ 9842 #define RCC_APB1LPENR_TIM2LPEN_Pos (0U) 9843 #define RCC_APB1LPENR_TIM2LPEN_Msk (0x1UL << RCC_APB1LPENR_TIM2LPEN_Pos) /*!< 0x00000001 */ 9844 #define RCC_APB1LPENR_TIM2LPEN RCC_APB1LPENR_TIM2LPEN_Msk 9845 #define RCC_APB1LPENR_TIM3LPEN_Pos (1U) 9846 #define RCC_APB1LPENR_TIM3LPEN_Msk (0x1UL << RCC_APB1LPENR_TIM3LPEN_Pos) /*!< 0x00000002 */ 9847 #define RCC_APB1LPENR_TIM3LPEN RCC_APB1LPENR_TIM3LPEN_Msk 9848 #define RCC_APB1LPENR_TIM4LPEN_Pos (2U) 9849 #define RCC_APB1LPENR_TIM4LPEN_Msk (0x1UL << RCC_APB1LPENR_TIM4LPEN_Pos) /*!< 0x00000004 */ 9850 #define RCC_APB1LPENR_TIM4LPEN RCC_APB1LPENR_TIM4LPEN_Msk 9851 #define RCC_APB1LPENR_TIM5LPEN_Pos (3U) 9852 #define RCC_APB1LPENR_TIM5LPEN_Msk (0x1UL << RCC_APB1LPENR_TIM5LPEN_Pos) /*!< 0x00000008 */ 9853 #define RCC_APB1LPENR_TIM5LPEN RCC_APB1LPENR_TIM5LPEN_Msk 9854 #define RCC_APB1LPENR_TIM6LPEN_Pos (4U) 9855 #define RCC_APB1LPENR_TIM6LPEN_Msk (0x1UL << RCC_APB1LPENR_TIM6LPEN_Pos) /*!< 0x00000010 */ 9856 #define RCC_APB1LPENR_TIM6LPEN RCC_APB1LPENR_TIM6LPEN_Msk 9857 #define RCC_APB1LPENR_TIM7LPEN_Pos (5U) 9858 #define RCC_APB1LPENR_TIM7LPEN_Msk (0x1UL << RCC_APB1LPENR_TIM7LPEN_Pos) /*!< 0x00000020 */ 9859 #define RCC_APB1LPENR_TIM7LPEN RCC_APB1LPENR_TIM7LPEN_Msk 9860 #define RCC_APB1LPENR_TIM12LPEN_Pos (6U) 9861 #define RCC_APB1LPENR_TIM12LPEN_Msk (0x1UL << RCC_APB1LPENR_TIM12LPEN_Pos) /*!< 0x00000040 */ 9862 #define RCC_APB1LPENR_TIM12LPEN RCC_APB1LPENR_TIM12LPEN_Msk 9863 #define RCC_APB1LPENR_TIM13LPEN_Pos (7U) 9864 #define RCC_APB1LPENR_TIM13LPEN_Msk (0x1UL << RCC_APB1LPENR_TIM13LPEN_Pos) /*!< 0x00000080 */ 9865 #define RCC_APB1LPENR_TIM13LPEN RCC_APB1LPENR_TIM13LPEN_Msk 9866 #define RCC_APB1LPENR_TIM14LPEN_Pos (8U) 9867 #define RCC_APB1LPENR_TIM14LPEN_Msk (0x1UL << RCC_APB1LPENR_TIM14LPEN_Pos) /*!< 0x00000100 */ 9868 #define RCC_APB1LPENR_TIM14LPEN RCC_APB1LPENR_TIM14LPEN_Msk 9869 #define RCC_APB1LPENR_LPTIM1LPEN_Pos (9U) 9870 #define RCC_APB1LPENR_LPTIM1LPEN_Msk (0x1UL << RCC_APB1LPENR_LPTIM1LPEN_Pos) /*!< 0x00000200 */ 9871 #define RCC_APB1LPENR_LPTIM1LPEN RCC_APB1LPENR_LPTIM1LPEN_Msk 9872 #define RCC_APB1LPENR_RTCLPEN_Pos (10U) 9873 #define RCC_APB1LPENR_RTCLPEN_Msk (0x1UL << RCC_APB1LPENR_RTCLPEN_Pos) /*!< 0x00000400 */ 9874 #define RCC_APB1LPENR_RTCLPEN RCC_APB1LPENR_RTCLPEN_Msk 9875 #define RCC_APB1LPENR_WWDGLPEN_Pos (11U) 9876 #define RCC_APB1LPENR_WWDGLPEN_Msk (0x1UL << RCC_APB1LPENR_WWDGLPEN_Pos) /*!< 0x00000800 */ 9877 #define RCC_APB1LPENR_WWDGLPEN RCC_APB1LPENR_WWDGLPEN_Msk 9878 #define RCC_APB1LPENR_SPI2LPEN_Pos (14U) 9879 #define RCC_APB1LPENR_SPI2LPEN_Msk (0x1UL << RCC_APB1LPENR_SPI2LPEN_Pos) /*!< 0x00004000 */ 9880 #define RCC_APB1LPENR_SPI2LPEN RCC_APB1LPENR_SPI2LPEN_Msk 9881 #define RCC_APB1LPENR_SPI3LPEN_Pos (15U) 9882 #define RCC_APB1LPENR_SPI3LPEN_Msk (0x1UL << RCC_APB1LPENR_SPI3LPEN_Pos) /*!< 0x00008000 */ 9883 #define RCC_APB1LPENR_SPI3LPEN RCC_APB1LPENR_SPI3LPEN_Msk 9884 #define RCC_APB1LPENR_USART2LPEN_Pos (17U) 9885 #define RCC_APB1LPENR_USART2LPEN_Msk (0x1UL << RCC_APB1LPENR_USART2LPEN_Pos) /*!< 0x00020000 */ 9886 #define RCC_APB1LPENR_USART2LPEN RCC_APB1LPENR_USART2LPEN_Msk 9887 #define RCC_APB1LPENR_USART3LPEN_Pos (18U) 9888 #define RCC_APB1LPENR_USART3LPEN_Msk (0x1UL << RCC_APB1LPENR_USART3LPEN_Pos) /*!< 0x00040000 */ 9889 #define RCC_APB1LPENR_USART3LPEN RCC_APB1LPENR_USART3LPEN_Msk 9890 #define RCC_APB1LPENR_UART4LPEN_Pos (19U) 9891 #define RCC_APB1LPENR_UART4LPEN_Msk (0x1UL << RCC_APB1LPENR_UART4LPEN_Pos) /*!< 0x00080000 */ 9892 #define RCC_APB1LPENR_UART4LPEN RCC_APB1LPENR_UART4LPEN_Msk 9893 #define RCC_APB1LPENR_UART5LPEN_Pos (20U) 9894 #define RCC_APB1LPENR_UART5LPEN_Msk (0x1UL << RCC_APB1LPENR_UART5LPEN_Pos) /*!< 0x00100000 */ 9895 #define RCC_APB1LPENR_UART5LPEN RCC_APB1LPENR_UART5LPEN_Msk 9896 #define RCC_APB1LPENR_I2C1LPEN_Pos (21U) 9897 #define RCC_APB1LPENR_I2C1LPEN_Msk (0x1UL << RCC_APB1LPENR_I2C1LPEN_Pos) /*!< 0x00200000 */ 9898 #define RCC_APB1LPENR_I2C1LPEN RCC_APB1LPENR_I2C1LPEN_Msk 9899 #define RCC_APB1LPENR_I2C2LPEN_Pos (22U) 9900 #define RCC_APB1LPENR_I2C2LPEN_Msk (0x1UL << RCC_APB1LPENR_I2C2LPEN_Pos) /*!< 0x00400000 */ 9901 #define RCC_APB1LPENR_I2C2LPEN RCC_APB1LPENR_I2C2LPEN_Msk 9902 #define RCC_APB1LPENR_I2C3LPEN_Pos (23U) 9903 #define RCC_APB1LPENR_I2C3LPEN_Msk (0x1UL << RCC_APB1LPENR_I2C3LPEN_Pos) /*!< 0x00800000 */ 9904 #define RCC_APB1LPENR_I2C3LPEN RCC_APB1LPENR_I2C3LPEN_Msk 9905 #define RCC_APB1LPENR_CAN1LPEN_Pos (25U) 9906 #define RCC_APB1LPENR_CAN1LPEN_Msk (0x1UL << RCC_APB1LPENR_CAN1LPEN_Pos) /*!< 0x02000000 */ 9907 #define RCC_APB1LPENR_CAN1LPEN RCC_APB1LPENR_CAN1LPEN_Msk 9908 #define RCC_APB1LPENR_PWRLPEN_Pos (28U) 9909 #define RCC_APB1LPENR_PWRLPEN_Msk (0x1UL << RCC_APB1LPENR_PWRLPEN_Pos) /*!< 0x10000000 */ 9910 #define RCC_APB1LPENR_PWRLPEN RCC_APB1LPENR_PWRLPEN_Msk 9911 #define RCC_APB1LPENR_DACLPEN_Pos (29U) 9912 #define RCC_APB1LPENR_DACLPEN_Msk (0x1UL << RCC_APB1LPENR_DACLPEN_Pos) /*!< 0x20000000 */ 9913 #define RCC_APB1LPENR_DACLPEN RCC_APB1LPENR_DACLPEN_Msk 9914 #define RCC_APB1LPENR_UART7LPEN_Pos (30U) 9915 #define RCC_APB1LPENR_UART7LPEN_Msk (0x1UL << RCC_APB1LPENR_UART7LPEN_Pos) /*!< 0x40000000 */ 9916 #define RCC_APB1LPENR_UART7LPEN RCC_APB1LPENR_UART7LPEN_Msk 9917 #define RCC_APB1LPENR_UART8LPEN_Pos (31U) 9918 #define RCC_APB1LPENR_UART8LPEN_Msk (0x1UL << RCC_APB1LPENR_UART8LPEN_Pos) /*!< 0x80000000 */ 9919 #define RCC_APB1LPENR_UART8LPEN RCC_APB1LPENR_UART8LPEN_Msk 9920 9921 /******************** Bit definition for RCC_APB2LPENR register *************/ 9922 #define RCC_APB2LPENR_TIM1LPEN_Pos (0U) 9923 #define RCC_APB2LPENR_TIM1LPEN_Msk (0x1UL << RCC_APB2LPENR_TIM1LPEN_Pos) /*!< 0x00000001 */ 9924 #define RCC_APB2LPENR_TIM1LPEN RCC_APB2LPENR_TIM1LPEN_Msk 9925 #define RCC_APB2LPENR_TIM8LPEN_Pos (1U) 9926 #define RCC_APB2LPENR_TIM8LPEN_Msk (0x1UL << RCC_APB2LPENR_TIM8LPEN_Pos) /*!< 0x00000002 */ 9927 #define RCC_APB2LPENR_TIM8LPEN RCC_APB2LPENR_TIM8LPEN_Msk 9928 #define RCC_APB2LPENR_USART1LPEN_Pos (4U) 9929 #define RCC_APB2LPENR_USART1LPEN_Msk (0x1UL << RCC_APB2LPENR_USART1LPEN_Pos) /*!< 0x00000010 */ 9930 #define RCC_APB2LPENR_USART1LPEN RCC_APB2LPENR_USART1LPEN_Msk 9931 #define RCC_APB2LPENR_USART6LPEN_Pos (5U) 9932 #define RCC_APB2LPENR_USART6LPEN_Msk (0x1UL << RCC_APB2LPENR_USART6LPEN_Pos) /*!< 0x00000020 */ 9933 #define RCC_APB2LPENR_USART6LPEN RCC_APB2LPENR_USART6LPEN_Msk 9934 #define RCC_APB2LPENR_SDMMC2LPEN_Pos (7U) 9935 #define RCC_APB2LPENR_SDMMC2LPEN_Msk (0x1UL << RCC_APB2LPENR_SDMMC2LPEN_Pos) /*!< 0x00000080 */ 9936 #define RCC_APB2LPENR_SDMMC2LPEN RCC_APB2LPENR_SDMMC2LPEN_Msk 9937 #define RCC_APB2LPENR_ADC1LPEN_Pos (8U) 9938 #define RCC_APB2LPENR_ADC1LPEN_Msk (0x1UL << RCC_APB2LPENR_ADC1LPEN_Pos) /*!< 0x00000100 */ 9939 #define RCC_APB2LPENR_ADC1LPEN RCC_APB2LPENR_ADC1LPEN_Msk 9940 #define RCC_APB2LPENR_ADC2LPEN_Pos (9U) 9941 #define RCC_APB2LPENR_ADC2LPEN_Msk (0x1UL << RCC_APB2LPENR_ADC2LPEN_Pos) /*!< 0x00000200 */ 9942 #define RCC_APB2LPENR_ADC2LPEN RCC_APB2LPENR_ADC2LPEN_Msk 9943 #define RCC_APB2LPENR_ADC3LPEN_Pos (10U) 9944 #define RCC_APB2LPENR_ADC3LPEN_Msk (0x1UL << RCC_APB2LPENR_ADC3LPEN_Pos) /*!< 0x00000400 */ 9945 #define RCC_APB2LPENR_ADC3LPEN RCC_APB2LPENR_ADC3LPEN_Msk 9946 #define RCC_APB2LPENR_SDMMC1LPEN_Pos (11U) 9947 #define RCC_APB2LPENR_SDMMC1LPEN_Msk (0x1UL << RCC_APB2LPENR_SDMMC1LPEN_Pos) /*!< 0x00000800 */ 9948 #define RCC_APB2LPENR_SDMMC1LPEN RCC_APB2LPENR_SDMMC1LPEN_Msk 9949 #define RCC_APB2LPENR_SPI1LPEN_Pos (12U) 9950 #define RCC_APB2LPENR_SPI1LPEN_Msk (0x1UL << RCC_APB2LPENR_SPI1LPEN_Pos) /*!< 0x00001000 */ 9951 #define RCC_APB2LPENR_SPI1LPEN RCC_APB2LPENR_SPI1LPEN_Msk 9952 #define RCC_APB2LPENR_SPI4LPEN_Pos (13U) 9953 #define RCC_APB2LPENR_SPI4LPEN_Msk (0x1UL << RCC_APB2LPENR_SPI4LPEN_Pos) /*!< 0x00002000 */ 9954 #define RCC_APB2LPENR_SPI4LPEN RCC_APB2LPENR_SPI4LPEN_Msk 9955 #define RCC_APB2LPENR_SYSCFGLPEN_Pos (14U) 9956 #define RCC_APB2LPENR_SYSCFGLPEN_Msk (0x1UL << RCC_APB2LPENR_SYSCFGLPEN_Pos) /*!< 0x00004000 */ 9957 #define RCC_APB2LPENR_SYSCFGLPEN RCC_APB2LPENR_SYSCFGLPEN_Msk 9958 #define RCC_APB2LPENR_TIM9LPEN_Pos (16U) 9959 #define RCC_APB2LPENR_TIM9LPEN_Msk (0x1UL << RCC_APB2LPENR_TIM9LPEN_Pos) /*!< 0x00010000 */ 9960 #define RCC_APB2LPENR_TIM9LPEN RCC_APB2LPENR_TIM9LPEN_Msk 9961 #define RCC_APB2LPENR_TIM10LPEN_Pos (17U) 9962 #define RCC_APB2LPENR_TIM10LPEN_Msk (0x1UL << RCC_APB2LPENR_TIM10LPEN_Pos) /*!< 0x00020000 */ 9963 #define RCC_APB2LPENR_TIM10LPEN RCC_APB2LPENR_TIM10LPEN_Msk 9964 #define RCC_APB2LPENR_TIM11LPEN_Pos (18U) 9965 #define RCC_APB2LPENR_TIM11LPEN_Msk (0x1UL << RCC_APB2LPENR_TIM11LPEN_Pos) /*!< 0x00040000 */ 9966 #define RCC_APB2LPENR_TIM11LPEN RCC_APB2LPENR_TIM11LPEN_Msk 9967 #define RCC_APB2LPENR_SPI5LPEN_Pos (20U) 9968 #define RCC_APB2LPENR_SPI5LPEN_Msk (0x1UL << RCC_APB2LPENR_SPI5LPEN_Pos) /*!< 0x00100000 */ 9969 #define RCC_APB2LPENR_SPI5LPEN RCC_APB2LPENR_SPI5LPEN_Msk 9970 #define RCC_APB2LPENR_SAI1LPEN_Pos (22U) 9971 #define RCC_APB2LPENR_SAI1LPEN_Msk (0x1UL << RCC_APB2LPENR_SAI1LPEN_Pos) /*!< 0x00400000 */ 9972 #define RCC_APB2LPENR_SAI1LPEN RCC_APB2LPENR_SAI1LPEN_Msk 9973 #define RCC_APB2LPENR_SAI2LPEN_Pos (23U) 9974 #define RCC_APB2LPENR_SAI2LPEN_Msk (0x1UL << RCC_APB2LPENR_SAI2LPEN_Pos) /*!< 0x00800000 */ 9975 #define RCC_APB2LPENR_SAI2LPEN RCC_APB2LPENR_SAI2LPEN_Msk 9976 9977 /******************** Bit definition for RCC_BDCR register ******************/ 9978 #define RCC_BDCR_LSEON_Pos (0U) 9979 #define RCC_BDCR_LSEON_Msk (0x1UL << RCC_BDCR_LSEON_Pos) /*!< 0x00000001 */ 9980 #define RCC_BDCR_LSEON RCC_BDCR_LSEON_Msk 9981 #define RCC_BDCR_LSERDY_Pos (1U) 9982 #define RCC_BDCR_LSERDY_Msk (0x1UL << RCC_BDCR_LSERDY_Pos) /*!< 0x00000002 */ 9983 #define RCC_BDCR_LSERDY RCC_BDCR_LSERDY_Msk 9984 #define RCC_BDCR_LSEBYP_Pos (2U) 9985 #define RCC_BDCR_LSEBYP_Msk (0x1UL << RCC_BDCR_LSEBYP_Pos) /*!< 0x00000004 */ 9986 #define RCC_BDCR_LSEBYP RCC_BDCR_LSEBYP_Msk 9987 #define RCC_BDCR_LSEDRV_Pos (3U) 9988 #define RCC_BDCR_LSEDRV_Msk (0x3UL << RCC_BDCR_LSEDRV_Pos) /*!< 0x00000018 */ 9989 #define RCC_BDCR_LSEDRV RCC_BDCR_LSEDRV_Msk 9990 #define RCC_BDCR_LSEDRV_0 (0x1UL << RCC_BDCR_LSEDRV_Pos) /*!< 0x00000008 */ 9991 #define RCC_BDCR_LSEDRV_1 (0x2UL << RCC_BDCR_LSEDRV_Pos) /*!< 0x00000010 */ 9992 #define RCC_BDCR_RTCSEL_Pos (8U) 9993 #define RCC_BDCR_RTCSEL_Msk (0x3UL << RCC_BDCR_RTCSEL_Pos) /*!< 0x00000300 */ 9994 #define RCC_BDCR_RTCSEL RCC_BDCR_RTCSEL_Msk 9995 #define RCC_BDCR_RTCSEL_0 (0x1UL << RCC_BDCR_RTCSEL_Pos) /*!< 0x00000100 */ 9996 #define RCC_BDCR_RTCSEL_1 (0x2UL << RCC_BDCR_RTCSEL_Pos) /*!< 0x00000200 */ 9997 #define RCC_BDCR_RTCEN_Pos (15U) 9998 #define RCC_BDCR_RTCEN_Msk (0x1UL << RCC_BDCR_RTCEN_Pos) /*!< 0x00008000 */ 9999 #define RCC_BDCR_RTCEN RCC_BDCR_RTCEN_Msk 10000 #define RCC_BDCR_BDRST_Pos (16U) 10001 #define RCC_BDCR_BDRST_Msk (0x1UL << RCC_BDCR_BDRST_Pos) /*!< 0x00010000 */ 10002 #define RCC_BDCR_BDRST RCC_BDCR_BDRST_Msk 10003 10004 /******************** Bit definition for RCC_CSR register *******************/ 10005 #define RCC_CSR_LSION_Pos (0U) 10006 #define RCC_CSR_LSION_Msk (0x1UL << RCC_CSR_LSION_Pos) /*!< 0x00000001 */ 10007 #define RCC_CSR_LSION RCC_CSR_LSION_Msk 10008 #define RCC_CSR_LSIRDY_Pos (1U) 10009 #define RCC_CSR_LSIRDY_Msk (0x1UL << RCC_CSR_LSIRDY_Pos) /*!< 0x00000002 */ 10010 #define RCC_CSR_LSIRDY RCC_CSR_LSIRDY_Msk 10011 #define RCC_CSR_RMVF_Pos (24U) 10012 #define RCC_CSR_RMVF_Msk (0x1UL << RCC_CSR_RMVF_Pos) /*!< 0x01000000 */ 10013 #define RCC_CSR_RMVF RCC_CSR_RMVF_Msk 10014 #define RCC_CSR_BORRSTF_Pos (25U) 10015 #define RCC_CSR_BORRSTF_Msk (0x1UL << RCC_CSR_BORRSTF_Pos) /*!< 0x02000000 */ 10016 #define RCC_CSR_BORRSTF RCC_CSR_BORRSTF_Msk 10017 #define RCC_CSR_PINRSTF_Pos (26U) 10018 #define RCC_CSR_PINRSTF_Msk (0x1UL << RCC_CSR_PINRSTF_Pos) /*!< 0x04000000 */ 10019 #define RCC_CSR_PINRSTF RCC_CSR_PINRSTF_Msk 10020 #define RCC_CSR_PORRSTF_Pos (27U) 10021 #define RCC_CSR_PORRSTF_Msk (0x1UL << RCC_CSR_PORRSTF_Pos) /*!< 0x08000000 */ 10022 #define RCC_CSR_PORRSTF RCC_CSR_PORRSTF_Msk 10023 #define RCC_CSR_SFTRSTF_Pos (28U) 10024 #define RCC_CSR_SFTRSTF_Msk (0x1UL << RCC_CSR_SFTRSTF_Pos) /*!< 0x10000000 */ 10025 #define RCC_CSR_SFTRSTF RCC_CSR_SFTRSTF_Msk 10026 #define RCC_CSR_IWDGRSTF_Pos (29U) 10027 #define RCC_CSR_IWDGRSTF_Msk (0x1UL << RCC_CSR_IWDGRSTF_Pos) /*!< 0x20000000 */ 10028 #define RCC_CSR_IWDGRSTF RCC_CSR_IWDGRSTF_Msk 10029 #define RCC_CSR_WWDGRSTF_Pos (30U) 10030 #define RCC_CSR_WWDGRSTF_Msk (0x1UL << RCC_CSR_WWDGRSTF_Pos) /*!< 0x40000000 */ 10031 #define RCC_CSR_WWDGRSTF RCC_CSR_WWDGRSTF_Msk 10032 #define RCC_CSR_LPWRRSTF_Pos (31U) 10033 #define RCC_CSR_LPWRRSTF_Msk (0x1UL << RCC_CSR_LPWRRSTF_Pos) /*!< 0x80000000 */ 10034 #define RCC_CSR_LPWRRSTF RCC_CSR_LPWRRSTF_Msk 10035 10036 /******************** Bit definition for RCC_SSCGR register *****************/ 10037 #define RCC_SSCGR_MODPER_Pos (0U) 10038 #define RCC_SSCGR_MODPER_Msk (0x1FFFUL << RCC_SSCGR_MODPER_Pos) /*!< 0x00001FFF */ 10039 #define RCC_SSCGR_MODPER RCC_SSCGR_MODPER_Msk 10040 #define RCC_SSCGR_INCSTEP_Pos (13U) 10041 #define RCC_SSCGR_INCSTEP_Msk (0x7FFFUL << RCC_SSCGR_INCSTEP_Pos) /*!< 0x0FFFE000 */ 10042 #define RCC_SSCGR_INCSTEP RCC_SSCGR_INCSTEP_Msk 10043 #define RCC_SSCGR_SPREADSEL_Pos (30U) 10044 #define RCC_SSCGR_SPREADSEL_Msk (0x1UL << RCC_SSCGR_SPREADSEL_Pos) /*!< 0x40000000 */ 10045 #define RCC_SSCGR_SPREADSEL RCC_SSCGR_SPREADSEL_Msk 10046 #define RCC_SSCGR_SSCGEN_Pos (31U) 10047 #define RCC_SSCGR_SSCGEN_Msk (0x1UL << RCC_SSCGR_SSCGEN_Pos) /*!< 0x80000000 */ 10048 #define RCC_SSCGR_SSCGEN RCC_SSCGR_SSCGEN_Msk 10049 10050 /******************** Bit definition for RCC_PLLI2SCFGR register ************/ 10051 #define RCC_PLLI2SCFGR_PLLI2SN_Pos (6U) 10052 #define RCC_PLLI2SCFGR_PLLI2SN_Msk (0x1FFUL << RCC_PLLI2SCFGR_PLLI2SN_Pos) /*!< 0x00007FC0 */ 10053 #define RCC_PLLI2SCFGR_PLLI2SN RCC_PLLI2SCFGR_PLLI2SN_Msk 10054 #define RCC_PLLI2SCFGR_PLLI2SN_0 (0x001UL << RCC_PLLI2SCFGR_PLLI2SN_Pos) /*!< 0x00000040 */ 10055 #define RCC_PLLI2SCFGR_PLLI2SN_1 (0x002UL << RCC_PLLI2SCFGR_PLLI2SN_Pos) /*!< 0x00000080 */ 10056 #define RCC_PLLI2SCFGR_PLLI2SN_2 (0x004UL << RCC_PLLI2SCFGR_PLLI2SN_Pos) /*!< 0x00000100 */ 10057 #define RCC_PLLI2SCFGR_PLLI2SN_3 (0x008UL << RCC_PLLI2SCFGR_PLLI2SN_Pos) /*!< 0x00000200 */ 10058 #define RCC_PLLI2SCFGR_PLLI2SN_4 (0x010UL << RCC_PLLI2SCFGR_PLLI2SN_Pos) /*!< 0x00000400 */ 10059 #define RCC_PLLI2SCFGR_PLLI2SN_5 (0x020UL << RCC_PLLI2SCFGR_PLLI2SN_Pos) /*!< 0x00000800 */ 10060 #define RCC_PLLI2SCFGR_PLLI2SN_6 (0x040UL << RCC_PLLI2SCFGR_PLLI2SN_Pos) /*!< 0x00001000 */ 10061 #define RCC_PLLI2SCFGR_PLLI2SN_7 (0x080UL << RCC_PLLI2SCFGR_PLLI2SN_Pos) /*!< 0x00002000 */ 10062 #define RCC_PLLI2SCFGR_PLLI2SN_8 (0x100UL << RCC_PLLI2SCFGR_PLLI2SN_Pos) /*!< 0x00004000 */ 10063 #define RCC_PLLI2SCFGR_PLLI2SQ_Pos (24U) 10064 #define RCC_PLLI2SCFGR_PLLI2SQ_Msk (0xFUL << RCC_PLLI2SCFGR_PLLI2SQ_Pos) /*!< 0x0F000000 */ 10065 #define RCC_PLLI2SCFGR_PLLI2SQ RCC_PLLI2SCFGR_PLLI2SQ_Msk 10066 #define RCC_PLLI2SCFGR_PLLI2SQ_0 (0x1UL << RCC_PLLI2SCFGR_PLLI2SQ_Pos) /*!< 0x01000000 */ 10067 #define RCC_PLLI2SCFGR_PLLI2SQ_1 (0x2UL << RCC_PLLI2SCFGR_PLLI2SQ_Pos) /*!< 0x02000000 */ 10068 #define RCC_PLLI2SCFGR_PLLI2SQ_2 (0x4UL << RCC_PLLI2SCFGR_PLLI2SQ_Pos) /*!< 0x04000000 */ 10069 #define RCC_PLLI2SCFGR_PLLI2SQ_3 (0x8UL << RCC_PLLI2SCFGR_PLLI2SQ_Pos) /*!< 0x08000000 */ 10070 #define RCC_PLLI2SCFGR_PLLI2SR_Pos (28U) 10071 #define RCC_PLLI2SCFGR_PLLI2SR_Msk (0x7UL << RCC_PLLI2SCFGR_PLLI2SR_Pos) /*!< 0x70000000 */ 10072 #define RCC_PLLI2SCFGR_PLLI2SR RCC_PLLI2SCFGR_PLLI2SR_Msk 10073 #define RCC_PLLI2SCFGR_PLLI2SR_0 (0x1UL << RCC_PLLI2SCFGR_PLLI2SR_Pos) /*!< 0x10000000 */ 10074 #define RCC_PLLI2SCFGR_PLLI2SR_1 (0x2UL << RCC_PLLI2SCFGR_PLLI2SR_Pos) /*!< 0x20000000 */ 10075 #define RCC_PLLI2SCFGR_PLLI2SR_2 (0x4UL << RCC_PLLI2SCFGR_PLLI2SR_Pos) /*!< 0x40000000 */ 10076 10077 /******************** Bit definition for RCC_PLLSAICFGR register ************/ 10078 #define RCC_PLLSAICFGR_PLLSAIN_Pos (6U) 10079 #define RCC_PLLSAICFGR_PLLSAIN_Msk (0x1FFUL << RCC_PLLSAICFGR_PLLSAIN_Pos) /*!< 0x00007FC0 */ 10080 #define RCC_PLLSAICFGR_PLLSAIN RCC_PLLSAICFGR_PLLSAIN_Msk 10081 #define RCC_PLLSAICFGR_PLLSAIN_0 (0x001UL << RCC_PLLSAICFGR_PLLSAIN_Pos) /*!< 0x00000040 */ 10082 #define RCC_PLLSAICFGR_PLLSAIN_1 (0x002UL << RCC_PLLSAICFGR_PLLSAIN_Pos) /*!< 0x00000080 */ 10083 #define RCC_PLLSAICFGR_PLLSAIN_2 (0x004UL << RCC_PLLSAICFGR_PLLSAIN_Pos) /*!< 0x00000100 */ 10084 #define RCC_PLLSAICFGR_PLLSAIN_3 (0x008UL << RCC_PLLSAICFGR_PLLSAIN_Pos) /*!< 0x00000200 */ 10085 #define RCC_PLLSAICFGR_PLLSAIN_4 (0x010UL << RCC_PLLSAICFGR_PLLSAIN_Pos) /*!< 0x00000400 */ 10086 #define RCC_PLLSAICFGR_PLLSAIN_5 (0x020UL << RCC_PLLSAICFGR_PLLSAIN_Pos) /*!< 0x00000800 */ 10087 #define RCC_PLLSAICFGR_PLLSAIN_6 (0x040UL << RCC_PLLSAICFGR_PLLSAIN_Pos) /*!< 0x00001000 */ 10088 #define RCC_PLLSAICFGR_PLLSAIN_7 (0x080UL << RCC_PLLSAICFGR_PLLSAIN_Pos) /*!< 0x00002000 */ 10089 #define RCC_PLLSAICFGR_PLLSAIN_8 (0x100UL << RCC_PLLSAICFGR_PLLSAIN_Pos) /*!< 0x00004000 */ 10090 #define RCC_PLLSAICFGR_PLLSAIP_Pos (16U) 10091 #define RCC_PLLSAICFGR_PLLSAIP_Msk (0x3UL << RCC_PLLSAICFGR_PLLSAIP_Pos) /*!< 0x00030000 */ 10092 #define RCC_PLLSAICFGR_PLLSAIP RCC_PLLSAICFGR_PLLSAIP_Msk 10093 #define RCC_PLLSAICFGR_PLLSAIP_0 (0x1UL << RCC_PLLSAICFGR_PLLSAIP_Pos) /*!< 0x00010000 */ 10094 #define RCC_PLLSAICFGR_PLLSAIP_1 (0x2UL << RCC_PLLSAICFGR_PLLSAIP_Pos) /*!< 0x00020000 */ 10095 #define RCC_PLLSAICFGR_PLLSAIQ_Pos (24U) 10096 #define RCC_PLLSAICFGR_PLLSAIQ_Msk (0xFUL << RCC_PLLSAICFGR_PLLSAIQ_Pos) /*!< 0x0F000000 */ 10097 #define RCC_PLLSAICFGR_PLLSAIQ RCC_PLLSAICFGR_PLLSAIQ_Msk 10098 #define RCC_PLLSAICFGR_PLLSAIQ_0 (0x1UL << RCC_PLLSAICFGR_PLLSAIQ_Pos) /*!< 0x01000000 */ 10099 #define RCC_PLLSAICFGR_PLLSAIQ_1 (0x2UL << RCC_PLLSAICFGR_PLLSAIQ_Pos) /*!< 0x02000000 */ 10100 #define RCC_PLLSAICFGR_PLLSAIQ_2 (0x4UL << RCC_PLLSAICFGR_PLLSAIQ_Pos) /*!< 0x04000000 */ 10101 #define RCC_PLLSAICFGR_PLLSAIQ_3 (0x8UL << RCC_PLLSAICFGR_PLLSAIQ_Pos) /*!< 0x08000000 */ 10102 10103 /******************** Bit definition for RCC_DCKCFGR1 register ***************/ 10104 #define RCC_DCKCFGR1_PLLI2SDIVQ_Pos (0U) 10105 #define RCC_DCKCFGR1_PLLI2SDIVQ_Msk (0x1FUL << RCC_DCKCFGR1_PLLI2SDIVQ_Pos) /*!< 0x0000001F */ 10106 #define RCC_DCKCFGR1_PLLI2SDIVQ RCC_DCKCFGR1_PLLI2SDIVQ_Msk 10107 #define RCC_DCKCFGR1_PLLI2SDIVQ_0 (0x01UL << RCC_DCKCFGR1_PLLI2SDIVQ_Pos) /*!< 0x00000001 */ 10108 #define RCC_DCKCFGR1_PLLI2SDIVQ_1 (0x02UL << RCC_DCKCFGR1_PLLI2SDIVQ_Pos) /*!< 0x00000002 */ 10109 #define RCC_DCKCFGR1_PLLI2SDIVQ_2 (0x04UL << RCC_DCKCFGR1_PLLI2SDIVQ_Pos) /*!< 0x00000004 */ 10110 #define RCC_DCKCFGR1_PLLI2SDIVQ_3 (0x08UL << RCC_DCKCFGR1_PLLI2SDIVQ_Pos) /*!< 0x00000008 */ 10111 #define RCC_DCKCFGR1_PLLI2SDIVQ_4 (0x10UL << RCC_DCKCFGR1_PLLI2SDIVQ_Pos) /*!< 0x00000010 */ 10112 10113 #define RCC_DCKCFGR1_PLLSAIDIVQ_Pos (8U) 10114 #define RCC_DCKCFGR1_PLLSAIDIVQ_Msk (0x1FUL << RCC_DCKCFGR1_PLLSAIDIVQ_Pos) /*!< 0x00001F00 */ 10115 #define RCC_DCKCFGR1_PLLSAIDIVQ RCC_DCKCFGR1_PLLSAIDIVQ_Msk 10116 #define RCC_DCKCFGR1_PLLSAIDIVQ_0 (0x01UL << RCC_DCKCFGR1_PLLSAIDIVQ_Pos) /*!< 0x00000100 */ 10117 #define RCC_DCKCFGR1_PLLSAIDIVQ_1 (0x02UL << RCC_DCKCFGR1_PLLSAIDIVQ_Pos) /*!< 0x00000200 */ 10118 #define RCC_DCKCFGR1_PLLSAIDIVQ_2 (0x04UL << RCC_DCKCFGR1_PLLSAIDIVQ_Pos) /*!< 0x00000400 */ 10119 #define RCC_DCKCFGR1_PLLSAIDIVQ_3 (0x08UL << RCC_DCKCFGR1_PLLSAIDIVQ_Pos) /*!< 0x00000800 */ 10120 #define RCC_DCKCFGR1_PLLSAIDIVQ_4 (0x10UL << RCC_DCKCFGR1_PLLSAIDIVQ_Pos) /*!< 0x00001000 */ 10121 10122 10123 #define RCC_DCKCFGR1_SAI1SEL_Pos (20U) 10124 #define RCC_DCKCFGR1_SAI1SEL_Msk (0x3UL << RCC_DCKCFGR1_SAI1SEL_Pos) /*!< 0x00300000 */ 10125 #define RCC_DCKCFGR1_SAI1SEL RCC_DCKCFGR1_SAI1SEL_Msk 10126 #define RCC_DCKCFGR1_SAI1SEL_0 (0x1UL << RCC_DCKCFGR1_SAI1SEL_Pos) /*!< 0x00100000 */ 10127 #define RCC_DCKCFGR1_SAI1SEL_1 (0x2UL << RCC_DCKCFGR1_SAI1SEL_Pos) /*!< 0x00200000 */ 10128 10129 #define RCC_DCKCFGR1_SAI2SEL_Pos (22U) 10130 #define RCC_DCKCFGR1_SAI2SEL_Msk (0x3UL << RCC_DCKCFGR1_SAI2SEL_Pos) /*!< 0x00C00000 */ 10131 #define RCC_DCKCFGR1_SAI2SEL RCC_DCKCFGR1_SAI2SEL_Msk 10132 #define RCC_DCKCFGR1_SAI2SEL_0 (0x1UL << RCC_DCKCFGR1_SAI2SEL_Pos) /*!< 0x00400000 */ 10133 #define RCC_DCKCFGR1_SAI2SEL_1 (0x2UL << RCC_DCKCFGR1_SAI2SEL_Pos) /*!< 0x00800000 */ 10134 10135 #define RCC_DCKCFGR1_TIMPRE_Pos (24U) 10136 #define RCC_DCKCFGR1_TIMPRE_Msk (0x1UL << RCC_DCKCFGR1_TIMPRE_Pos) /*!< 0x01000000 */ 10137 #define RCC_DCKCFGR1_TIMPRE RCC_DCKCFGR1_TIMPRE_Msk 10138 10139 /******************** Bit definition for RCC_DCKCFGR2 register ***************/ 10140 #define RCC_DCKCFGR2_USART1SEL_Pos (0U) 10141 #define RCC_DCKCFGR2_USART1SEL_Msk (0x3UL << RCC_DCKCFGR2_USART1SEL_Pos) /*!< 0x00000003 */ 10142 #define RCC_DCKCFGR2_USART1SEL RCC_DCKCFGR2_USART1SEL_Msk 10143 #define RCC_DCKCFGR2_USART1SEL_0 (0x1UL << RCC_DCKCFGR2_USART1SEL_Pos) /*!< 0x00000001 */ 10144 #define RCC_DCKCFGR2_USART1SEL_1 (0x2UL << RCC_DCKCFGR2_USART1SEL_Pos) /*!< 0x00000002 */ 10145 #define RCC_DCKCFGR2_USART2SEL_Pos (2U) 10146 #define RCC_DCKCFGR2_USART2SEL_Msk (0x3UL << RCC_DCKCFGR2_USART2SEL_Pos) /*!< 0x0000000C */ 10147 #define RCC_DCKCFGR2_USART2SEL RCC_DCKCFGR2_USART2SEL_Msk 10148 #define RCC_DCKCFGR2_USART2SEL_0 (0x1UL << RCC_DCKCFGR2_USART2SEL_Pos) /*!< 0x00000004 */ 10149 #define RCC_DCKCFGR2_USART2SEL_1 (0x2UL << RCC_DCKCFGR2_USART2SEL_Pos) /*!< 0x00000008 */ 10150 #define RCC_DCKCFGR2_USART3SEL_Pos (4U) 10151 #define RCC_DCKCFGR2_USART3SEL_Msk (0x3UL << RCC_DCKCFGR2_USART3SEL_Pos) /*!< 0x00000030 */ 10152 #define RCC_DCKCFGR2_USART3SEL RCC_DCKCFGR2_USART3SEL_Msk 10153 #define RCC_DCKCFGR2_USART3SEL_0 (0x1UL << RCC_DCKCFGR2_USART3SEL_Pos) /*!< 0x00000010 */ 10154 #define RCC_DCKCFGR2_USART3SEL_1 (0x2UL << RCC_DCKCFGR2_USART3SEL_Pos) /*!< 0x00000020 */ 10155 #define RCC_DCKCFGR2_UART4SEL_Pos (6U) 10156 #define RCC_DCKCFGR2_UART4SEL_Msk (0x3UL << RCC_DCKCFGR2_UART4SEL_Pos) /*!< 0x000000C0 */ 10157 #define RCC_DCKCFGR2_UART4SEL RCC_DCKCFGR2_UART4SEL_Msk 10158 #define RCC_DCKCFGR2_UART4SEL_0 (0x1UL << RCC_DCKCFGR2_UART4SEL_Pos) /*!< 0x00000040 */ 10159 #define RCC_DCKCFGR2_UART4SEL_1 (0x2UL << RCC_DCKCFGR2_UART4SEL_Pos) /*!< 0x00000080 */ 10160 #define RCC_DCKCFGR2_UART5SEL_Pos (8U) 10161 #define RCC_DCKCFGR2_UART5SEL_Msk (0x3UL << RCC_DCKCFGR2_UART5SEL_Pos) /*!< 0x00000300 */ 10162 #define RCC_DCKCFGR2_UART5SEL RCC_DCKCFGR2_UART5SEL_Msk 10163 #define RCC_DCKCFGR2_UART5SEL_0 (0x1UL << RCC_DCKCFGR2_UART5SEL_Pos) /*!< 0x00000100 */ 10164 #define RCC_DCKCFGR2_UART5SEL_1 (0x2UL << RCC_DCKCFGR2_UART5SEL_Pos) /*!< 0x00000200 */ 10165 #define RCC_DCKCFGR2_USART6SEL_Pos (10U) 10166 #define RCC_DCKCFGR2_USART6SEL_Msk (0x3UL << RCC_DCKCFGR2_USART6SEL_Pos) /*!< 0x00000C00 */ 10167 #define RCC_DCKCFGR2_USART6SEL RCC_DCKCFGR2_USART6SEL_Msk 10168 #define RCC_DCKCFGR2_USART6SEL_0 (0x1UL << RCC_DCKCFGR2_USART6SEL_Pos) /*!< 0x00000400 */ 10169 #define RCC_DCKCFGR2_USART6SEL_1 (0x2UL << RCC_DCKCFGR2_USART6SEL_Pos) /*!< 0x00000800 */ 10170 #define RCC_DCKCFGR2_UART7SEL_Pos (12U) 10171 #define RCC_DCKCFGR2_UART7SEL_Msk (0x3UL << RCC_DCKCFGR2_UART7SEL_Pos) /*!< 0x00003000 */ 10172 #define RCC_DCKCFGR2_UART7SEL RCC_DCKCFGR2_UART7SEL_Msk 10173 #define RCC_DCKCFGR2_UART7SEL_0 (0x1UL << RCC_DCKCFGR2_UART7SEL_Pos) /*!< 0x00001000 */ 10174 #define RCC_DCKCFGR2_UART7SEL_1 (0x2UL << RCC_DCKCFGR2_UART7SEL_Pos) /*!< 0x00002000 */ 10175 #define RCC_DCKCFGR2_UART8SEL_Pos (14U) 10176 #define RCC_DCKCFGR2_UART8SEL_Msk (0x3UL << RCC_DCKCFGR2_UART8SEL_Pos) /*!< 0x0000C000 */ 10177 #define RCC_DCKCFGR2_UART8SEL RCC_DCKCFGR2_UART8SEL_Msk 10178 #define RCC_DCKCFGR2_UART8SEL_0 (0x1UL << RCC_DCKCFGR2_UART8SEL_Pos) /*!< 0x00004000 */ 10179 #define RCC_DCKCFGR2_UART8SEL_1 (0x2UL << RCC_DCKCFGR2_UART8SEL_Pos) /*!< 0x00008000 */ 10180 #define RCC_DCKCFGR2_I2C1SEL_Pos (16U) 10181 #define RCC_DCKCFGR2_I2C1SEL_Msk (0x3UL << RCC_DCKCFGR2_I2C1SEL_Pos) /*!< 0x00030000 */ 10182 #define RCC_DCKCFGR2_I2C1SEL RCC_DCKCFGR2_I2C1SEL_Msk 10183 #define RCC_DCKCFGR2_I2C1SEL_0 (0x1UL << RCC_DCKCFGR2_I2C1SEL_Pos) /*!< 0x00010000 */ 10184 #define RCC_DCKCFGR2_I2C1SEL_1 (0x2UL << RCC_DCKCFGR2_I2C1SEL_Pos) /*!< 0x00020000 */ 10185 #define RCC_DCKCFGR2_I2C2SEL_Pos (18U) 10186 #define RCC_DCKCFGR2_I2C2SEL_Msk (0x3UL << RCC_DCKCFGR2_I2C2SEL_Pos) /*!< 0x000C0000 */ 10187 #define RCC_DCKCFGR2_I2C2SEL RCC_DCKCFGR2_I2C2SEL_Msk 10188 #define RCC_DCKCFGR2_I2C2SEL_0 (0x1UL << RCC_DCKCFGR2_I2C2SEL_Pos) /*!< 0x00040000 */ 10189 #define RCC_DCKCFGR2_I2C2SEL_1 (0x2UL << RCC_DCKCFGR2_I2C2SEL_Pos) /*!< 0x00080000 */ 10190 #define RCC_DCKCFGR2_I2C3SEL_Pos (20U) 10191 #define RCC_DCKCFGR2_I2C3SEL_Msk (0x3UL << RCC_DCKCFGR2_I2C3SEL_Pos) /*!< 0x00300000 */ 10192 #define RCC_DCKCFGR2_I2C3SEL RCC_DCKCFGR2_I2C3SEL_Msk 10193 #define RCC_DCKCFGR2_I2C3SEL_0 (0x1UL << RCC_DCKCFGR2_I2C3SEL_Pos) /*!< 0x00100000 */ 10194 #define RCC_DCKCFGR2_I2C3SEL_1 (0x2UL << RCC_DCKCFGR2_I2C3SEL_Pos) /*!< 0x00200000 */ 10195 #define RCC_DCKCFGR2_LPTIM1SEL_Pos (24U) 10196 #define RCC_DCKCFGR2_LPTIM1SEL_Msk (0x3UL << RCC_DCKCFGR2_LPTIM1SEL_Pos) /*!< 0x03000000 */ 10197 #define RCC_DCKCFGR2_LPTIM1SEL RCC_DCKCFGR2_LPTIM1SEL_Msk 10198 #define RCC_DCKCFGR2_LPTIM1SEL_0 (0x1UL << RCC_DCKCFGR2_LPTIM1SEL_Pos) /*!< 0x01000000 */ 10199 #define RCC_DCKCFGR2_LPTIM1SEL_1 (0x2UL << RCC_DCKCFGR2_LPTIM1SEL_Pos) /*!< 0x02000000 */ 10200 #define RCC_DCKCFGR2_CK48MSEL_Pos (27U) 10201 #define RCC_DCKCFGR2_CK48MSEL_Msk (0x1UL << RCC_DCKCFGR2_CK48MSEL_Pos) /*!< 0x08000000 */ 10202 #define RCC_DCKCFGR2_CK48MSEL RCC_DCKCFGR2_CK48MSEL_Msk 10203 #define RCC_DCKCFGR2_SDMMC1SEL_Pos (28U) 10204 #define RCC_DCKCFGR2_SDMMC1SEL_Msk (0x1UL << RCC_DCKCFGR2_SDMMC1SEL_Pos) /*!< 0x10000000 */ 10205 #define RCC_DCKCFGR2_SDMMC1SEL RCC_DCKCFGR2_SDMMC1SEL_Msk 10206 #define RCC_DCKCFGR2_SDMMC2SEL_Pos (29U) 10207 #define RCC_DCKCFGR2_SDMMC2SEL_Msk (0x1UL << RCC_DCKCFGR2_SDMMC2SEL_Pos) /*!< 0x20000000 */ 10208 #define RCC_DCKCFGR2_SDMMC2SEL RCC_DCKCFGR2_SDMMC2SEL_Msk 10209 10210 /******************************************************************************/ 10211 /* */ 10212 /* RNG */ 10213 /* */ 10214 /******************************************************************************/ 10215 /******************** Bits definition for RNG_CR register *******************/ 10216 #define RNG_CR_RNGEN_Pos (2U) 10217 #define RNG_CR_RNGEN_Msk (0x1UL << RNG_CR_RNGEN_Pos) /*!< 0x00000004 */ 10218 #define RNG_CR_RNGEN RNG_CR_RNGEN_Msk 10219 #define RNG_CR_IE_Pos (3U) 10220 #define RNG_CR_IE_Msk (0x1UL << RNG_CR_IE_Pos) /*!< 0x00000008 */ 10221 #define RNG_CR_IE RNG_CR_IE_Msk 10222 10223 /******************** Bits definition for RNG_SR register *******************/ 10224 #define RNG_SR_DRDY_Pos (0U) 10225 #define RNG_SR_DRDY_Msk (0x1UL << RNG_SR_DRDY_Pos) /*!< 0x00000001 */ 10226 #define RNG_SR_DRDY RNG_SR_DRDY_Msk 10227 #define RNG_SR_CECS_Pos (1U) 10228 #define RNG_SR_CECS_Msk (0x1UL << RNG_SR_CECS_Pos) /*!< 0x00000002 */ 10229 #define RNG_SR_CECS RNG_SR_CECS_Msk 10230 #define RNG_SR_SECS_Pos (2U) 10231 #define RNG_SR_SECS_Msk (0x1UL << RNG_SR_SECS_Pos) /*!< 0x00000004 */ 10232 #define RNG_SR_SECS RNG_SR_SECS_Msk 10233 #define RNG_SR_CEIS_Pos (5U) 10234 #define RNG_SR_CEIS_Msk (0x1UL << RNG_SR_CEIS_Pos) /*!< 0x00000020 */ 10235 #define RNG_SR_CEIS RNG_SR_CEIS_Msk 10236 #define RNG_SR_SEIS_Pos (6U) 10237 #define RNG_SR_SEIS_Msk (0x1UL << RNG_SR_SEIS_Pos) /*!< 0x00000040 */ 10238 #define RNG_SR_SEIS RNG_SR_SEIS_Msk 10239 10240 /******************************************************************************/ 10241 /* */ 10242 /* Real-Time Clock (RTC) */ 10243 /* */ 10244 /******************************************************************************/ 10245 /******************** Bits definition for RTC_TR register *******************/ 10246 #define RTC_TR_PM_Pos (22U) 10247 #define RTC_TR_PM_Msk (0x1UL << RTC_TR_PM_Pos) /*!< 0x00400000 */ 10248 #define RTC_TR_PM RTC_TR_PM_Msk 10249 #define RTC_TR_HT_Pos (20U) 10250 #define RTC_TR_HT_Msk (0x3UL << RTC_TR_HT_Pos) /*!< 0x00300000 */ 10251 #define RTC_TR_HT RTC_TR_HT_Msk 10252 #define RTC_TR_HT_0 (0x1UL << RTC_TR_HT_Pos) /*!< 0x00100000 */ 10253 #define RTC_TR_HT_1 (0x2UL << RTC_TR_HT_Pos) /*!< 0x00200000 */ 10254 #define RTC_TR_HU_Pos (16U) 10255 #define RTC_TR_HU_Msk (0xFUL << RTC_TR_HU_Pos) /*!< 0x000F0000 */ 10256 #define RTC_TR_HU RTC_TR_HU_Msk 10257 #define RTC_TR_HU_0 (0x1UL << RTC_TR_HU_Pos) /*!< 0x00010000 */ 10258 #define RTC_TR_HU_1 (0x2UL << RTC_TR_HU_Pos) /*!< 0x00020000 */ 10259 #define RTC_TR_HU_2 (0x4UL << RTC_TR_HU_Pos) /*!< 0x00040000 */ 10260 #define RTC_TR_HU_3 (0x8UL << RTC_TR_HU_Pos) /*!< 0x00080000 */ 10261 #define RTC_TR_MNT_Pos (12U) 10262 #define RTC_TR_MNT_Msk (0x7UL << RTC_TR_MNT_Pos) /*!< 0x00007000 */ 10263 #define RTC_TR_MNT RTC_TR_MNT_Msk 10264 #define RTC_TR_MNT_0 (0x1UL << RTC_TR_MNT_Pos) /*!< 0x00001000 */ 10265 #define RTC_TR_MNT_1 (0x2UL << RTC_TR_MNT_Pos) /*!< 0x00002000 */ 10266 #define RTC_TR_MNT_2 (0x4UL << RTC_TR_MNT_Pos) /*!< 0x00004000 */ 10267 #define RTC_TR_MNU_Pos (8U) 10268 #define RTC_TR_MNU_Msk (0xFUL << RTC_TR_MNU_Pos) /*!< 0x00000F00 */ 10269 #define RTC_TR_MNU RTC_TR_MNU_Msk 10270 #define RTC_TR_MNU_0 (0x1UL << RTC_TR_MNU_Pos) /*!< 0x00000100 */ 10271 #define RTC_TR_MNU_1 (0x2UL << RTC_TR_MNU_Pos) /*!< 0x00000200 */ 10272 #define RTC_TR_MNU_2 (0x4UL << RTC_TR_MNU_Pos) /*!< 0x00000400 */ 10273 #define RTC_TR_MNU_3 (0x8UL << RTC_TR_MNU_Pos) /*!< 0x00000800 */ 10274 #define RTC_TR_ST_Pos (4U) 10275 #define RTC_TR_ST_Msk (0x7UL << RTC_TR_ST_Pos) /*!< 0x00000070 */ 10276 #define RTC_TR_ST RTC_TR_ST_Msk 10277 #define RTC_TR_ST_0 (0x1UL << RTC_TR_ST_Pos) /*!< 0x00000010 */ 10278 #define RTC_TR_ST_1 (0x2UL << RTC_TR_ST_Pos) /*!< 0x00000020 */ 10279 #define RTC_TR_ST_2 (0x4UL << RTC_TR_ST_Pos) /*!< 0x00000040 */ 10280 #define RTC_TR_SU_Pos (0U) 10281 #define RTC_TR_SU_Msk (0xFUL << RTC_TR_SU_Pos) /*!< 0x0000000F */ 10282 #define RTC_TR_SU RTC_TR_SU_Msk 10283 #define RTC_TR_SU_0 (0x1UL << RTC_TR_SU_Pos) /*!< 0x00000001 */ 10284 #define RTC_TR_SU_1 (0x2UL << RTC_TR_SU_Pos) /*!< 0x00000002 */ 10285 #define RTC_TR_SU_2 (0x4UL << RTC_TR_SU_Pos) /*!< 0x00000004 */ 10286 #define RTC_TR_SU_3 (0x8UL << RTC_TR_SU_Pos) /*!< 0x00000008 */ 10287 10288 /******************** Bits definition for RTC_DR register *******************/ 10289 #define RTC_DR_YT_Pos (20U) 10290 #define RTC_DR_YT_Msk (0xFUL << RTC_DR_YT_Pos) /*!< 0x00F00000 */ 10291 #define RTC_DR_YT RTC_DR_YT_Msk 10292 #define RTC_DR_YT_0 (0x1UL << RTC_DR_YT_Pos) /*!< 0x00100000 */ 10293 #define RTC_DR_YT_1 (0x2UL << RTC_DR_YT_Pos) /*!< 0x00200000 */ 10294 #define RTC_DR_YT_2 (0x4UL << RTC_DR_YT_Pos) /*!< 0x00400000 */ 10295 #define RTC_DR_YT_3 (0x8UL << RTC_DR_YT_Pos) /*!< 0x00800000 */ 10296 #define RTC_DR_YU_Pos (16U) 10297 #define RTC_DR_YU_Msk (0xFUL << RTC_DR_YU_Pos) /*!< 0x000F0000 */ 10298 #define RTC_DR_YU RTC_DR_YU_Msk 10299 #define RTC_DR_YU_0 (0x1UL << RTC_DR_YU_Pos) /*!< 0x00010000 */ 10300 #define RTC_DR_YU_1 (0x2UL << RTC_DR_YU_Pos) /*!< 0x00020000 */ 10301 #define RTC_DR_YU_2 (0x4UL << RTC_DR_YU_Pos) /*!< 0x00040000 */ 10302 #define RTC_DR_YU_3 (0x8UL << RTC_DR_YU_Pos) /*!< 0x00080000 */ 10303 #define RTC_DR_WDU_Pos (13U) 10304 #define RTC_DR_WDU_Msk (0x7UL << RTC_DR_WDU_Pos) /*!< 0x0000E000 */ 10305 #define RTC_DR_WDU RTC_DR_WDU_Msk 10306 #define RTC_DR_WDU_0 (0x1UL << RTC_DR_WDU_Pos) /*!< 0x00002000 */ 10307 #define RTC_DR_WDU_1 (0x2UL << RTC_DR_WDU_Pos) /*!< 0x00004000 */ 10308 #define RTC_DR_WDU_2 (0x4UL << RTC_DR_WDU_Pos) /*!< 0x00008000 */ 10309 #define RTC_DR_MT_Pos (12U) 10310 #define RTC_DR_MT_Msk (0x1UL << RTC_DR_MT_Pos) /*!< 0x00001000 */ 10311 #define RTC_DR_MT RTC_DR_MT_Msk 10312 #define RTC_DR_MU_Pos (8U) 10313 #define RTC_DR_MU_Msk (0xFUL << RTC_DR_MU_Pos) /*!< 0x00000F00 */ 10314 #define RTC_DR_MU RTC_DR_MU_Msk 10315 #define RTC_DR_MU_0 (0x1UL << RTC_DR_MU_Pos) /*!< 0x00000100 */ 10316 #define RTC_DR_MU_1 (0x2UL << RTC_DR_MU_Pos) /*!< 0x00000200 */ 10317 #define RTC_DR_MU_2 (0x4UL << RTC_DR_MU_Pos) /*!< 0x00000400 */ 10318 #define RTC_DR_MU_3 (0x8UL << RTC_DR_MU_Pos) /*!< 0x00000800 */ 10319 #define RTC_DR_DT_Pos (4U) 10320 #define RTC_DR_DT_Msk (0x3UL << RTC_DR_DT_Pos) /*!< 0x00000030 */ 10321 #define RTC_DR_DT RTC_DR_DT_Msk 10322 #define RTC_DR_DT_0 (0x1UL << RTC_DR_DT_Pos) /*!< 0x00000010 */ 10323 #define RTC_DR_DT_1 (0x2UL << RTC_DR_DT_Pos) /*!< 0x00000020 */ 10324 #define RTC_DR_DU_Pos (0U) 10325 #define RTC_DR_DU_Msk (0xFUL << RTC_DR_DU_Pos) /*!< 0x0000000F */ 10326 #define RTC_DR_DU RTC_DR_DU_Msk 10327 #define RTC_DR_DU_0 (0x1UL << RTC_DR_DU_Pos) /*!< 0x00000001 */ 10328 #define RTC_DR_DU_1 (0x2UL << RTC_DR_DU_Pos) /*!< 0x00000002 */ 10329 #define RTC_DR_DU_2 (0x4UL << RTC_DR_DU_Pos) /*!< 0x00000004 */ 10330 #define RTC_DR_DU_3 (0x8UL << RTC_DR_DU_Pos) /*!< 0x00000008 */ 10331 10332 /******************** Bits definition for RTC_CR register *******************/ 10333 #define RTC_CR_ITSE_Pos (24U) 10334 #define RTC_CR_ITSE_Msk (0x1UL << RTC_CR_ITSE_Pos) /*!< 0x01000000 */ 10335 #define RTC_CR_ITSE RTC_CR_ITSE_Msk 10336 #define RTC_CR_COE_Pos (23U) 10337 #define RTC_CR_COE_Msk (0x1UL << RTC_CR_COE_Pos) /*!< 0x00800000 */ 10338 #define RTC_CR_COE RTC_CR_COE_Msk 10339 #define RTC_CR_OSEL_Pos (21U) 10340 #define RTC_CR_OSEL_Msk (0x3UL << RTC_CR_OSEL_Pos) /*!< 0x00600000 */ 10341 #define RTC_CR_OSEL RTC_CR_OSEL_Msk 10342 #define RTC_CR_OSEL_0 (0x1UL << RTC_CR_OSEL_Pos) /*!< 0x00200000 */ 10343 #define RTC_CR_OSEL_1 (0x2UL << RTC_CR_OSEL_Pos) /*!< 0x00400000 */ 10344 #define RTC_CR_POL_Pos (20U) 10345 #define RTC_CR_POL_Msk (0x1UL << RTC_CR_POL_Pos) /*!< 0x00100000 */ 10346 #define RTC_CR_POL RTC_CR_POL_Msk 10347 #define RTC_CR_COSEL_Pos (19U) 10348 #define RTC_CR_COSEL_Msk (0x1UL << RTC_CR_COSEL_Pos) /*!< 0x00080000 */ 10349 #define RTC_CR_COSEL RTC_CR_COSEL_Msk 10350 #define RTC_CR_BKP_Pos (18U) 10351 #define RTC_CR_BKP_Msk (0x1UL << RTC_CR_BKP_Pos) /*!< 0x00040000 */ 10352 #define RTC_CR_BKP RTC_CR_BKP_Msk 10353 #define RTC_CR_SUB1H_Pos (17U) 10354 #define RTC_CR_SUB1H_Msk (0x1UL << RTC_CR_SUB1H_Pos) /*!< 0x00020000 */ 10355 #define RTC_CR_SUB1H RTC_CR_SUB1H_Msk 10356 #define RTC_CR_ADD1H_Pos (16U) 10357 #define RTC_CR_ADD1H_Msk (0x1UL << RTC_CR_ADD1H_Pos) /*!< 0x00010000 */ 10358 #define RTC_CR_ADD1H RTC_CR_ADD1H_Msk 10359 #define RTC_CR_TSIE_Pos (15U) 10360 #define RTC_CR_TSIE_Msk (0x1UL << RTC_CR_TSIE_Pos) /*!< 0x00008000 */ 10361 #define RTC_CR_TSIE RTC_CR_TSIE_Msk 10362 #define RTC_CR_WUTIE_Pos (14U) 10363 #define RTC_CR_WUTIE_Msk (0x1UL << RTC_CR_WUTIE_Pos) /*!< 0x00004000 */ 10364 #define RTC_CR_WUTIE RTC_CR_WUTIE_Msk 10365 #define RTC_CR_ALRBIE_Pos (13U) 10366 #define RTC_CR_ALRBIE_Msk (0x1UL << RTC_CR_ALRBIE_Pos) /*!< 0x00002000 */ 10367 #define RTC_CR_ALRBIE RTC_CR_ALRBIE_Msk 10368 #define RTC_CR_ALRAIE_Pos (12U) 10369 #define RTC_CR_ALRAIE_Msk (0x1UL << RTC_CR_ALRAIE_Pos) /*!< 0x00001000 */ 10370 #define RTC_CR_ALRAIE RTC_CR_ALRAIE_Msk 10371 #define RTC_CR_TSE_Pos (11U) 10372 #define RTC_CR_TSE_Msk (0x1UL << RTC_CR_TSE_Pos) /*!< 0x00000800 */ 10373 #define RTC_CR_TSE RTC_CR_TSE_Msk 10374 #define RTC_CR_WUTE_Pos (10U) 10375 #define RTC_CR_WUTE_Msk (0x1UL << RTC_CR_WUTE_Pos) /*!< 0x00000400 */ 10376 #define RTC_CR_WUTE RTC_CR_WUTE_Msk 10377 #define RTC_CR_ALRBE_Pos (9U) 10378 #define RTC_CR_ALRBE_Msk (0x1UL << RTC_CR_ALRBE_Pos) /*!< 0x00000200 */ 10379 #define RTC_CR_ALRBE RTC_CR_ALRBE_Msk 10380 #define RTC_CR_ALRAE_Pos (8U) 10381 #define RTC_CR_ALRAE_Msk (0x1UL << RTC_CR_ALRAE_Pos) /*!< 0x00000100 */ 10382 #define RTC_CR_ALRAE RTC_CR_ALRAE_Msk 10383 #define RTC_CR_FMT_Pos (6U) 10384 #define RTC_CR_FMT_Msk (0x1UL << RTC_CR_FMT_Pos) /*!< 0x00000040 */ 10385 #define RTC_CR_FMT RTC_CR_FMT_Msk 10386 #define RTC_CR_BYPSHAD_Pos (5U) 10387 #define RTC_CR_BYPSHAD_Msk (0x1UL << RTC_CR_BYPSHAD_Pos) /*!< 0x00000020 */ 10388 #define RTC_CR_BYPSHAD RTC_CR_BYPSHAD_Msk 10389 #define RTC_CR_REFCKON_Pos (4U) 10390 #define RTC_CR_REFCKON_Msk (0x1UL << RTC_CR_REFCKON_Pos) /*!< 0x00000010 */ 10391 #define RTC_CR_REFCKON RTC_CR_REFCKON_Msk 10392 #define RTC_CR_TSEDGE_Pos (3U) 10393 #define RTC_CR_TSEDGE_Msk (0x1UL << RTC_CR_TSEDGE_Pos) /*!< 0x00000008 */ 10394 #define RTC_CR_TSEDGE RTC_CR_TSEDGE_Msk 10395 #define RTC_CR_WUCKSEL_Pos (0U) 10396 #define RTC_CR_WUCKSEL_Msk (0x7UL << RTC_CR_WUCKSEL_Pos) /*!< 0x00000007 */ 10397 #define RTC_CR_WUCKSEL RTC_CR_WUCKSEL_Msk 10398 #define RTC_CR_WUCKSEL_0 (0x1UL << RTC_CR_WUCKSEL_Pos) /*!< 0x00000001 */ 10399 #define RTC_CR_WUCKSEL_1 (0x2UL << RTC_CR_WUCKSEL_Pos) /*!< 0x00000002 */ 10400 #define RTC_CR_WUCKSEL_2 (0x4UL << RTC_CR_WUCKSEL_Pos) /*!< 0x00000004 */ 10401 10402 /* Legacy define */ 10403 #define RTC_CR_BCK RTC_CR_BKP 10404 10405 /******************** Bits definition for RTC_ISR register ******************/ 10406 #define RTC_ISR_ITSF_Pos (17U) 10407 #define RTC_ISR_ITSF_Msk (0x1UL << RTC_ISR_ITSF_Pos) /*!< 0x00020000 */ 10408 #define RTC_ISR_ITSF RTC_ISR_ITSF_Msk 10409 #define RTC_ISR_RECALPF_Pos (16U) 10410 #define RTC_ISR_RECALPF_Msk (0x1UL << RTC_ISR_RECALPF_Pos) /*!< 0x00010000 */ 10411 #define RTC_ISR_RECALPF RTC_ISR_RECALPF_Msk 10412 #define RTC_ISR_TAMP3F_Pos (15U) 10413 #define RTC_ISR_TAMP3F_Msk (0x1UL << RTC_ISR_TAMP3F_Pos) /*!< 0x00008000 */ 10414 #define RTC_ISR_TAMP3F RTC_ISR_TAMP3F_Msk 10415 #define RTC_ISR_TAMP2F_Pos (14U) 10416 #define RTC_ISR_TAMP2F_Msk (0x1UL << RTC_ISR_TAMP2F_Pos) /*!< 0x00004000 */ 10417 #define RTC_ISR_TAMP2F RTC_ISR_TAMP2F_Msk 10418 #define RTC_ISR_TAMP1F_Pos (13U) 10419 #define RTC_ISR_TAMP1F_Msk (0x1UL << RTC_ISR_TAMP1F_Pos) /*!< 0x00002000 */ 10420 #define RTC_ISR_TAMP1F RTC_ISR_TAMP1F_Msk 10421 #define RTC_ISR_TSOVF_Pos (12U) 10422 #define RTC_ISR_TSOVF_Msk (0x1UL << RTC_ISR_TSOVF_Pos) /*!< 0x00001000 */ 10423 #define RTC_ISR_TSOVF RTC_ISR_TSOVF_Msk 10424 #define RTC_ISR_TSF_Pos (11U) 10425 #define RTC_ISR_TSF_Msk (0x1UL << RTC_ISR_TSF_Pos) /*!< 0x00000800 */ 10426 #define RTC_ISR_TSF RTC_ISR_TSF_Msk 10427 #define RTC_ISR_WUTF_Pos (10U) 10428 #define RTC_ISR_WUTF_Msk (0x1UL << RTC_ISR_WUTF_Pos) /*!< 0x00000400 */ 10429 #define RTC_ISR_WUTF RTC_ISR_WUTF_Msk 10430 #define RTC_ISR_ALRBF_Pos (9U) 10431 #define RTC_ISR_ALRBF_Msk (0x1UL << RTC_ISR_ALRBF_Pos) /*!< 0x00000200 */ 10432 #define RTC_ISR_ALRBF RTC_ISR_ALRBF_Msk 10433 #define RTC_ISR_ALRAF_Pos (8U) 10434 #define RTC_ISR_ALRAF_Msk (0x1UL << RTC_ISR_ALRAF_Pos) /*!< 0x00000100 */ 10435 #define RTC_ISR_ALRAF RTC_ISR_ALRAF_Msk 10436 #define RTC_ISR_INIT_Pos (7U) 10437 #define RTC_ISR_INIT_Msk (0x1UL << RTC_ISR_INIT_Pos) /*!< 0x00000080 */ 10438 #define RTC_ISR_INIT RTC_ISR_INIT_Msk 10439 #define RTC_ISR_INITF_Pos (6U) 10440 #define RTC_ISR_INITF_Msk (0x1UL << RTC_ISR_INITF_Pos) /*!< 0x00000040 */ 10441 #define RTC_ISR_INITF RTC_ISR_INITF_Msk 10442 #define RTC_ISR_RSF_Pos (5U) 10443 #define RTC_ISR_RSF_Msk (0x1UL << RTC_ISR_RSF_Pos) /*!< 0x00000020 */ 10444 #define RTC_ISR_RSF RTC_ISR_RSF_Msk 10445 #define RTC_ISR_INITS_Pos (4U) 10446 #define RTC_ISR_INITS_Msk (0x1UL << RTC_ISR_INITS_Pos) /*!< 0x00000010 */ 10447 #define RTC_ISR_INITS RTC_ISR_INITS_Msk 10448 #define RTC_ISR_SHPF_Pos (3U) 10449 #define RTC_ISR_SHPF_Msk (0x1UL << RTC_ISR_SHPF_Pos) /*!< 0x00000008 */ 10450 #define RTC_ISR_SHPF RTC_ISR_SHPF_Msk 10451 #define RTC_ISR_WUTWF_Pos (2U) 10452 #define RTC_ISR_WUTWF_Msk (0x1UL << RTC_ISR_WUTWF_Pos) /*!< 0x00000004 */ 10453 #define RTC_ISR_WUTWF RTC_ISR_WUTWF_Msk 10454 #define RTC_ISR_ALRBWF_Pos (1U) 10455 #define RTC_ISR_ALRBWF_Msk (0x1UL << RTC_ISR_ALRBWF_Pos) /*!< 0x00000002 */ 10456 #define RTC_ISR_ALRBWF RTC_ISR_ALRBWF_Msk 10457 #define RTC_ISR_ALRAWF_Pos (0U) 10458 #define RTC_ISR_ALRAWF_Msk (0x1UL << RTC_ISR_ALRAWF_Pos) /*!< 0x00000001 */ 10459 #define RTC_ISR_ALRAWF RTC_ISR_ALRAWF_Msk 10460 10461 /******************** Bits definition for RTC_PRER register *****************/ 10462 #define RTC_PRER_PREDIV_A_Pos (16U) 10463 #define RTC_PRER_PREDIV_A_Msk (0x7FUL << RTC_PRER_PREDIV_A_Pos) /*!< 0x007F0000 */ 10464 #define RTC_PRER_PREDIV_A RTC_PRER_PREDIV_A_Msk 10465 #define RTC_PRER_PREDIV_S_Pos (0U) 10466 #define RTC_PRER_PREDIV_S_Msk (0x7FFFUL << RTC_PRER_PREDIV_S_Pos) /*!< 0x00007FFF */ 10467 #define RTC_PRER_PREDIV_S RTC_PRER_PREDIV_S_Msk 10468 10469 /******************** Bits definition for RTC_WUTR register *****************/ 10470 #define RTC_WUTR_WUT_Pos (0U) 10471 #define RTC_WUTR_WUT_Msk (0xFFFFUL << RTC_WUTR_WUT_Pos) /*!< 0x0000FFFF */ 10472 #define RTC_WUTR_WUT RTC_WUTR_WUT_Msk 10473 10474 /******************** Bits definition for RTC_ALRMAR register ***************/ 10475 #define RTC_ALRMAR_MSK4_Pos (31U) 10476 #define RTC_ALRMAR_MSK4_Msk (0x1UL << RTC_ALRMAR_MSK4_Pos) /*!< 0x80000000 */ 10477 #define RTC_ALRMAR_MSK4 RTC_ALRMAR_MSK4_Msk 10478 #define RTC_ALRMAR_WDSEL_Pos (30U) 10479 #define RTC_ALRMAR_WDSEL_Msk (0x1UL << RTC_ALRMAR_WDSEL_Pos) /*!< 0x40000000 */ 10480 #define RTC_ALRMAR_WDSEL RTC_ALRMAR_WDSEL_Msk 10481 #define RTC_ALRMAR_DT_Pos (28U) 10482 #define RTC_ALRMAR_DT_Msk (0x3UL << RTC_ALRMAR_DT_Pos) /*!< 0x30000000 */ 10483 #define RTC_ALRMAR_DT RTC_ALRMAR_DT_Msk 10484 #define RTC_ALRMAR_DT_0 (0x1UL << RTC_ALRMAR_DT_Pos) /*!< 0x10000000 */ 10485 #define RTC_ALRMAR_DT_1 (0x2UL << RTC_ALRMAR_DT_Pos) /*!< 0x20000000 */ 10486 #define RTC_ALRMAR_DU_Pos (24U) 10487 #define RTC_ALRMAR_DU_Msk (0xFUL << RTC_ALRMAR_DU_Pos) /*!< 0x0F000000 */ 10488 #define RTC_ALRMAR_DU RTC_ALRMAR_DU_Msk 10489 #define RTC_ALRMAR_DU_0 (0x1UL << RTC_ALRMAR_DU_Pos) /*!< 0x01000000 */ 10490 #define RTC_ALRMAR_DU_1 (0x2UL << RTC_ALRMAR_DU_Pos) /*!< 0x02000000 */ 10491 #define RTC_ALRMAR_DU_2 (0x4UL << RTC_ALRMAR_DU_Pos) /*!< 0x04000000 */ 10492 #define RTC_ALRMAR_DU_3 (0x8UL << RTC_ALRMAR_DU_Pos) /*!< 0x08000000 */ 10493 #define RTC_ALRMAR_MSK3_Pos (23U) 10494 #define RTC_ALRMAR_MSK3_Msk (0x1UL << RTC_ALRMAR_MSK3_Pos) /*!< 0x00800000 */ 10495 #define RTC_ALRMAR_MSK3 RTC_ALRMAR_MSK3_Msk 10496 #define RTC_ALRMAR_PM_Pos (22U) 10497 #define RTC_ALRMAR_PM_Msk (0x1UL << RTC_ALRMAR_PM_Pos) /*!< 0x00400000 */ 10498 #define RTC_ALRMAR_PM RTC_ALRMAR_PM_Msk 10499 #define RTC_ALRMAR_HT_Pos (20U) 10500 #define RTC_ALRMAR_HT_Msk (0x3UL << RTC_ALRMAR_HT_Pos) /*!< 0x00300000 */ 10501 #define RTC_ALRMAR_HT RTC_ALRMAR_HT_Msk 10502 #define RTC_ALRMAR_HT_0 (0x1UL << RTC_ALRMAR_HT_Pos) /*!< 0x00100000 */ 10503 #define RTC_ALRMAR_HT_1 (0x2UL << RTC_ALRMAR_HT_Pos) /*!< 0x00200000 */ 10504 #define RTC_ALRMAR_HU_Pos (16U) 10505 #define RTC_ALRMAR_HU_Msk (0xFUL << RTC_ALRMAR_HU_Pos) /*!< 0x000F0000 */ 10506 #define RTC_ALRMAR_HU RTC_ALRMAR_HU_Msk 10507 #define RTC_ALRMAR_HU_0 (0x1UL << RTC_ALRMAR_HU_Pos) /*!< 0x00010000 */ 10508 #define RTC_ALRMAR_HU_1 (0x2UL << RTC_ALRMAR_HU_Pos) /*!< 0x00020000 */ 10509 #define RTC_ALRMAR_HU_2 (0x4UL << RTC_ALRMAR_HU_Pos) /*!< 0x00040000 */ 10510 #define RTC_ALRMAR_HU_3 (0x8UL << RTC_ALRMAR_HU_Pos) /*!< 0x00080000 */ 10511 #define RTC_ALRMAR_MSK2_Pos (15U) 10512 #define RTC_ALRMAR_MSK2_Msk (0x1UL << RTC_ALRMAR_MSK2_Pos) /*!< 0x00008000 */ 10513 #define RTC_ALRMAR_MSK2 RTC_ALRMAR_MSK2_Msk 10514 #define RTC_ALRMAR_MNT_Pos (12U) 10515 #define RTC_ALRMAR_MNT_Msk (0x7UL << RTC_ALRMAR_MNT_Pos) /*!< 0x00007000 */ 10516 #define RTC_ALRMAR_MNT RTC_ALRMAR_MNT_Msk 10517 #define RTC_ALRMAR_MNT_0 (0x1UL << RTC_ALRMAR_MNT_Pos) /*!< 0x00001000 */ 10518 #define RTC_ALRMAR_MNT_1 (0x2UL << RTC_ALRMAR_MNT_Pos) /*!< 0x00002000 */ 10519 #define RTC_ALRMAR_MNT_2 (0x4UL << RTC_ALRMAR_MNT_Pos) /*!< 0x00004000 */ 10520 #define RTC_ALRMAR_MNU_Pos (8U) 10521 #define RTC_ALRMAR_MNU_Msk (0xFUL << RTC_ALRMAR_MNU_Pos) /*!< 0x00000F00 */ 10522 #define RTC_ALRMAR_MNU RTC_ALRMAR_MNU_Msk 10523 #define RTC_ALRMAR_MNU_0 (0x1UL << RTC_ALRMAR_MNU_Pos) /*!< 0x00000100 */ 10524 #define RTC_ALRMAR_MNU_1 (0x2UL << RTC_ALRMAR_MNU_Pos) /*!< 0x00000200 */ 10525 #define RTC_ALRMAR_MNU_2 (0x4UL << RTC_ALRMAR_MNU_Pos) /*!< 0x00000400 */ 10526 #define RTC_ALRMAR_MNU_3 (0x8UL << RTC_ALRMAR_MNU_Pos) /*!< 0x00000800 */ 10527 #define RTC_ALRMAR_MSK1_Pos (7U) 10528 #define RTC_ALRMAR_MSK1_Msk (0x1UL << RTC_ALRMAR_MSK1_Pos) /*!< 0x00000080 */ 10529 #define RTC_ALRMAR_MSK1 RTC_ALRMAR_MSK1_Msk 10530 #define RTC_ALRMAR_ST_Pos (4U) 10531 #define RTC_ALRMAR_ST_Msk (0x7UL << RTC_ALRMAR_ST_Pos) /*!< 0x00000070 */ 10532 #define RTC_ALRMAR_ST RTC_ALRMAR_ST_Msk 10533 #define RTC_ALRMAR_ST_0 (0x1UL << RTC_ALRMAR_ST_Pos) /*!< 0x00000010 */ 10534 #define RTC_ALRMAR_ST_1 (0x2UL << RTC_ALRMAR_ST_Pos) /*!< 0x00000020 */ 10535 #define RTC_ALRMAR_ST_2 (0x4UL << RTC_ALRMAR_ST_Pos) /*!< 0x00000040 */ 10536 #define RTC_ALRMAR_SU_Pos (0U) 10537 #define RTC_ALRMAR_SU_Msk (0xFUL << RTC_ALRMAR_SU_Pos) /*!< 0x0000000F */ 10538 #define RTC_ALRMAR_SU RTC_ALRMAR_SU_Msk 10539 #define RTC_ALRMAR_SU_0 (0x1UL << RTC_ALRMAR_SU_Pos) /*!< 0x00000001 */ 10540 #define RTC_ALRMAR_SU_1 (0x2UL << RTC_ALRMAR_SU_Pos) /*!< 0x00000002 */ 10541 #define RTC_ALRMAR_SU_2 (0x4UL << RTC_ALRMAR_SU_Pos) /*!< 0x00000004 */ 10542 #define RTC_ALRMAR_SU_3 (0x8UL << RTC_ALRMAR_SU_Pos) /*!< 0x00000008 */ 10543 10544 /******************** Bits definition for RTC_ALRMBR register ***************/ 10545 #define RTC_ALRMBR_MSK4_Pos (31U) 10546 #define RTC_ALRMBR_MSK4_Msk (0x1UL << RTC_ALRMBR_MSK4_Pos) /*!< 0x80000000 */ 10547 #define RTC_ALRMBR_MSK4 RTC_ALRMBR_MSK4_Msk 10548 #define RTC_ALRMBR_WDSEL_Pos (30U) 10549 #define RTC_ALRMBR_WDSEL_Msk (0x1UL << RTC_ALRMBR_WDSEL_Pos) /*!< 0x40000000 */ 10550 #define RTC_ALRMBR_WDSEL RTC_ALRMBR_WDSEL_Msk 10551 #define RTC_ALRMBR_DT_Pos (28U) 10552 #define RTC_ALRMBR_DT_Msk (0x3UL << RTC_ALRMBR_DT_Pos) /*!< 0x30000000 */ 10553 #define RTC_ALRMBR_DT RTC_ALRMBR_DT_Msk 10554 #define RTC_ALRMBR_DT_0 (0x1UL << RTC_ALRMBR_DT_Pos) /*!< 0x10000000 */ 10555 #define RTC_ALRMBR_DT_1 (0x2UL << RTC_ALRMBR_DT_Pos) /*!< 0x20000000 */ 10556 #define RTC_ALRMBR_DU_Pos (24U) 10557 #define RTC_ALRMBR_DU_Msk (0xFUL << RTC_ALRMBR_DU_Pos) /*!< 0x0F000000 */ 10558 #define RTC_ALRMBR_DU RTC_ALRMBR_DU_Msk 10559 #define RTC_ALRMBR_DU_0 (0x1UL << RTC_ALRMBR_DU_Pos) /*!< 0x01000000 */ 10560 #define RTC_ALRMBR_DU_1 (0x2UL << RTC_ALRMBR_DU_Pos) /*!< 0x02000000 */ 10561 #define RTC_ALRMBR_DU_2 (0x4UL << RTC_ALRMBR_DU_Pos) /*!< 0x04000000 */ 10562 #define RTC_ALRMBR_DU_3 (0x8UL << RTC_ALRMBR_DU_Pos) /*!< 0x08000000 */ 10563 #define RTC_ALRMBR_MSK3_Pos (23U) 10564 #define RTC_ALRMBR_MSK3_Msk (0x1UL << RTC_ALRMBR_MSK3_Pos) /*!< 0x00800000 */ 10565 #define RTC_ALRMBR_MSK3 RTC_ALRMBR_MSK3_Msk 10566 #define RTC_ALRMBR_PM_Pos (22U) 10567 #define RTC_ALRMBR_PM_Msk (0x1UL << RTC_ALRMBR_PM_Pos) /*!< 0x00400000 */ 10568 #define RTC_ALRMBR_PM RTC_ALRMBR_PM_Msk 10569 #define RTC_ALRMBR_HT_Pos (20U) 10570 #define RTC_ALRMBR_HT_Msk (0x3UL << RTC_ALRMBR_HT_Pos) /*!< 0x00300000 */ 10571 #define RTC_ALRMBR_HT RTC_ALRMBR_HT_Msk 10572 #define RTC_ALRMBR_HT_0 (0x1UL << RTC_ALRMBR_HT_Pos) /*!< 0x00100000 */ 10573 #define RTC_ALRMBR_HT_1 (0x2UL << RTC_ALRMBR_HT_Pos) /*!< 0x00200000 */ 10574 #define RTC_ALRMBR_HU_Pos (16U) 10575 #define RTC_ALRMBR_HU_Msk (0xFUL << RTC_ALRMBR_HU_Pos) /*!< 0x000F0000 */ 10576 #define RTC_ALRMBR_HU RTC_ALRMBR_HU_Msk 10577 #define RTC_ALRMBR_HU_0 (0x1UL << RTC_ALRMBR_HU_Pos) /*!< 0x00010000 */ 10578 #define RTC_ALRMBR_HU_1 (0x2UL << RTC_ALRMBR_HU_Pos) /*!< 0x00020000 */ 10579 #define RTC_ALRMBR_HU_2 (0x4UL << RTC_ALRMBR_HU_Pos) /*!< 0x00040000 */ 10580 #define RTC_ALRMBR_HU_3 (0x8UL << RTC_ALRMBR_HU_Pos) /*!< 0x00080000 */ 10581 #define RTC_ALRMBR_MSK2_Pos (15U) 10582 #define RTC_ALRMBR_MSK2_Msk (0x1UL << RTC_ALRMBR_MSK2_Pos) /*!< 0x00008000 */ 10583 #define RTC_ALRMBR_MSK2 RTC_ALRMBR_MSK2_Msk 10584 #define RTC_ALRMBR_MNT_Pos (12U) 10585 #define RTC_ALRMBR_MNT_Msk (0x7UL << RTC_ALRMBR_MNT_Pos) /*!< 0x00007000 */ 10586 #define RTC_ALRMBR_MNT RTC_ALRMBR_MNT_Msk 10587 #define RTC_ALRMBR_MNT_0 (0x1UL << RTC_ALRMBR_MNT_Pos) /*!< 0x00001000 */ 10588 #define RTC_ALRMBR_MNT_1 (0x2UL << RTC_ALRMBR_MNT_Pos) /*!< 0x00002000 */ 10589 #define RTC_ALRMBR_MNT_2 (0x4UL << RTC_ALRMBR_MNT_Pos) /*!< 0x00004000 */ 10590 #define RTC_ALRMBR_MNU_Pos (8U) 10591 #define RTC_ALRMBR_MNU_Msk (0xFUL << RTC_ALRMBR_MNU_Pos) /*!< 0x00000F00 */ 10592 #define RTC_ALRMBR_MNU RTC_ALRMBR_MNU_Msk 10593 #define RTC_ALRMBR_MNU_0 (0x1UL << RTC_ALRMBR_MNU_Pos) /*!< 0x00000100 */ 10594 #define RTC_ALRMBR_MNU_1 (0x2UL << RTC_ALRMBR_MNU_Pos) /*!< 0x00000200 */ 10595 #define RTC_ALRMBR_MNU_2 (0x4UL << RTC_ALRMBR_MNU_Pos) /*!< 0x00000400 */ 10596 #define RTC_ALRMBR_MNU_3 (0x8UL << RTC_ALRMBR_MNU_Pos) /*!< 0x00000800 */ 10597 #define RTC_ALRMBR_MSK1_Pos (7U) 10598 #define RTC_ALRMBR_MSK1_Msk (0x1UL << RTC_ALRMBR_MSK1_Pos) /*!< 0x00000080 */ 10599 #define RTC_ALRMBR_MSK1 RTC_ALRMBR_MSK1_Msk 10600 #define RTC_ALRMBR_ST_Pos (4U) 10601 #define RTC_ALRMBR_ST_Msk (0x7UL << RTC_ALRMBR_ST_Pos) /*!< 0x00000070 */ 10602 #define RTC_ALRMBR_ST RTC_ALRMBR_ST_Msk 10603 #define RTC_ALRMBR_ST_0 (0x1UL << RTC_ALRMBR_ST_Pos) /*!< 0x00000010 */ 10604 #define RTC_ALRMBR_ST_1 (0x2UL << RTC_ALRMBR_ST_Pos) /*!< 0x00000020 */ 10605 #define RTC_ALRMBR_ST_2 (0x4UL << RTC_ALRMBR_ST_Pos) /*!< 0x00000040 */ 10606 #define RTC_ALRMBR_SU_Pos (0U) 10607 #define RTC_ALRMBR_SU_Msk (0xFUL << RTC_ALRMBR_SU_Pos) /*!< 0x0000000F */ 10608 #define RTC_ALRMBR_SU RTC_ALRMBR_SU_Msk 10609 #define RTC_ALRMBR_SU_0 (0x1UL << RTC_ALRMBR_SU_Pos) /*!< 0x00000001 */ 10610 #define RTC_ALRMBR_SU_1 (0x2UL << RTC_ALRMBR_SU_Pos) /*!< 0x00000002 */ 10611 #define RTC_ALRMBR_SU_2 (0x4UL << RTC_ALRMBR_SU_Pos) /*!< 0x00000004 */ 10612 #define RTC_ALRMBR_SU_3 (0x8UL << RTC_ALRMBR_SU_Pos) /*!< 0x00000008 */ 10613 10614 /******************** Bits definition for RTC_WPR register ******************/ 10615 #define RTC_WPR_KEY_Pos (0U) 10616 #define RTC_WPR_KEY_Msk (0xFFUL << RTC_WPR_KEY_Pos) /*!< 0x000000FF */ 10617 #define RTC_WPR_KEY RTC_WPR_KEY_Msk 10618 10619 /******************** Bits definition for RTC_SSR register ******************/ 10620 #define RTC_SSR_SS_Pos (0U) 10621 #define RTC_SSR_SS_Msk (0xFFFFUL << RTC_SSR_SS_Pos) /*!< 0x0000FFFF */ 10622 #define RTC_SSR_SS RTC_SSR_SS_Msk 10623 10624 /******************** Bits definition for RTC_SHIFTR register ***************/ 10625 #define RTC_SHIFTR_SUBFS_Pos (0U) 10626 #define RTC_SHIFTR_SUBFS_Msk (0x7FFFUL << RTC_SHIFTR_SUBFS_Pos) /*!< 0x00007FFF */ 10627 #define RTC_SHIFTR_SUBFS RTC_SHIFTR_SUBFS_Msk 10628 #define RTC_SHIFTR_ADD1S_Pos (31U) 10629 #define RTC_SHIFTR_ADD1S_Msk (0x1UL << RTC_SHIFTR_ADD1S_Pos) /*!< 0x80000000 */ 10630 #define RTC_SHIFTR_ADD1S RTC_SHIFTR_ADD1S_Msk 10631 10632 /******************** Bits definition for RTC_TSTR register *****************/ 10633 #define RTC_TSTR_PM_Pos (22U) 10634 #define RTC_TSTR_PM_Msk (0x1UL << RTC_TSTR_PM_Pos) /*!< 0x00400000 */ 10635 #define RTC_TSTR_PM RTC_TSTR_PM_Msk 10636 #define RTC_TSTR_HT_Pos (20U) 10637 #define RTC_TSTR_HT_Msk (0x3UL << RTC_TSTR_HT_Pos) /*!< 0x00300000 */ 10638 #define RTC_TSTR_HT RTC_TSTR_HT_Msk 10639 #define RTC_TSTR_HT_0 (0x1UL << RTC_TSTR_HT_Pos) /*!< 0x00100000 */ 10640 #define RTC_TSTR_HT_1 (0x2UL << RTC_TSTR_HT_Pos) /*!< 0x00200000 */ 10641 #define RTC_TSTR_HU_Pos (16U) 10642 #define RTC_TSTR_HU_Msk (0xFUL << RTC_TSTR_HU_Pos) /*!< 0x000F0000 */ 10643 #define RTC_TSTR_HU RTC_TSTR_HU_Msk 10644 #define RTC_TSTR_HU_0 (0x1UL << RTC_TSTR_HU_Pos) /*!< 0x00010000 */ 10645 #define RTC_TSTR_HU_1 (0x2UL << RTC_TSTR_HU_Pos) /*!< 0x00020000 */ 10646 #define RTC_TSTR_HU_2 (0x4UL << RTC_TSTR_HU_Pos) /*!< 0x00040000 */ 10647 #define RTC_TSTR_HU_3 (0x8UL << RTC_TSTR_HU_Pos) /*!< 0x00080000 */ 10648 #define RTC_TSTR_MNT_Pos (12U) 10649 #define RTC_TSTR_MNT_Msk (0x7UL << RTC_TSTR_MNT_Pos) /*!< 0x00007000 */ 10650 #define RTC_TSTR_MNT RTC_TSTR_MNT_Msk 10651 #define RTC_TSTR_MNT_0 (0x1UL << RTC_TSTR_MNT_Pos) /*!< 0x00001000 */ 10652 #define RTC_TSTR_MNT_1 (0x2UL << RTC_TSTR_MNT_Pos) /*!< 0x00002000 */ 10653 #define RTC_TSTR_MNT_2 (0x4UL << RTC_TSTR_MNT_Pos) /*!< 0x00004000 */ 10654 #define RTC_TSTR_MNU_Pos (8U) 10655 #define RTC_TSTR_MNU_Msk (0xFUL << RTC_TSTR_MNU_Pos) /*!< 0x00000F00 */ 10656 #define RTC_TSTR_MNU RTC_TSTR_MNU_Msk 10657 #define RTC_TSTR_MNU_0 (0x1UL << RTC_TSTR_MNU_Pos) /*!< 0x00000100 */ 10658 #define RTC_TSTR_MNU_1 (0x2UL << RTC_TSTR_MNU_Pos) /*!< 0x00000200 */ 10659 #define RTC_TSTR_MNU_2 (0x4UL << RTC_TSTR_MNU_Pos) /*!< 0x00000400 */ 10660 #define RTC_TSTR_MNU_3 (0x8UL << RTC_TSTR_MNU_Pos) /*!< 0x00000800 */ 10661 #define RTC_TSTR_ST_Pos (4U) 10662 #define RTC_TSTR_ST_Msk (0x7UL << RTC_TSTR_ST_Pos) /*!< 0x00000070 */ 10663 #define RTC_TSTR_ST RTC_TSTR_ST_Msk 10664 #define RTC_TSTR_ST_0 (0x1UL << RTC_TSTR_ST_Pos) /*!< 0x00000010 */ 10665 #define RTC_TSTR_ST_1 (0x2UL << RTC_TSTR_ST_Pos) /*!< 0x00000020 */ 10666 #define RTC_TSTR_ST_2 (0x4UL << RTC_TSTR_ST_Pos) /*!< 0x00000040 */ 10667 #define RTC_TSTR_SU_Pos (0U) 10668 #define RTC_TSTR_SU_Msk (0xFUL << RTC_TSTR_SU_Pos) /*!< 0x0000000F */ 10669 #define RTC_TSTR_SU RTC_TSTR_SU_Msk 10670 #define RTC_TSTR_SU_0 (0x1UL << RTC_TSTR_SU_Pos) /*!< 0x00000001 */ 10671 #define RTC_TSTR_SU_1 (0x2UL << RTC_TSTR_SU_Pos) /*!< 0x00000002 */ 10672 #define RTC_TSTR_SU_2 (0x4UL << RTC_TSTR_SU_Pos) /*!< 0x00000004 */ 10673 #define RTC_TSTR_SU_3 (0x8UL << RTC_TSTR_SU_Pos) /*!< 0x00000008 */ 10674 10675 /******************** Bits definition for RTC_TSDR register *****************/ 10676 #define RTC_TSDR_WDU_Pos (13U) 10677 #define RTC_TSDR_WDU_Msk (0x7UL << RTC_TSDR_WDU_Pos) /*!< 0x0000E000 */ 10678 #define RTC_TSDR_WDU RTC_TSDR_WDU_Msk 10679 #define RTC_TSDR_WDU_0 (0x1UL << RTC_TSDR_WDU_Pos) /*!< 0x00002000 */ 10680 #define RTC_TSDR_WDU_1 (0x2UL << RTC_TSDR_WDU_Pos) /*!< 0x00004000 */ 10681 #define RTC_TSDR_WDU_2 (0x4UL << RTC_TSDR_WDU_Pos) /*!< 0x00008000 */ 10682 #define RTC_TSDR_MT_Pos (12U) 10683 #define RTC_TSDR_MT_Msk (0x1UL << RTC_TSDR_MT_Pos) /*!< 0x00001000 */ 10684 #define RTC_TSDR_MT RTC_TSDR_MT_Msk 10685 #define RTC_TSDR_MU_Pos (8U) 10686 #define RTC_TSDR_MU_Msk (0xFUL << RTC_TSDR_MU_Pos) /*!< 0x00000F00 */ 10687 #define RTC_TSDR_MU RTC_TSDR_MU_Msk 10688 #define RTC_TSDR_MU_0 (0x1UL << RTC_TSDR_MU_Pos) /*!< 0x00000100 */ 10689 #define RTC_TSDR_MU_1 (0x2UL << RTC_TSDR_MU_Pos) /*!< 0x00000200 */ 10690 #define RTC_TSDR_MU_2 (0x4UL << RTC_TSDR_MU_Pos) /*!< 0x00000400 */ 10691 #define RTC_TSDR_MU_3 (0x8UL << RTC_TSDR_MU_Pos) /*!< 0x00000800 */ 10692 #define RTC_TSDR_DT_Pos (4U) 10693 #define RTC_TSDR_DT_Msk (0x3UL << RTC_TSDR_DT_Pos) /*!< 0x00000030 */ 10694 #define RTC_TSDR_DT RTC_TSDR_DT_Msk 10695 #define RTC_TSDR_DT_0 (0x1UL << RTC_TSDR_DT_Pos) /*!< 0x00000010 */ 10696 #define RTC_TSDR_DT_1 (0x2UL << RTC_TSDR_DT_Pos) /*!< 0x00000020 */ 10697 #define RTC_TSDR_DU_Pos (0U) 10698 #define RTC_TSDR_DU_Msk (0xFUL << RTC_TSDR_DU_Pos) /*!< 0x0000000F */ 10699 #define RTC_TSDR_DU RTC_TSDR_DU_Msk 10700 #define RTC_TSDR_DU_0 (0x1UL << RTC_TSDR_DU_Pos) /*!< 0x00000001 */ 10701 #define RTC_TSDR_DU_1 (0x2UL << RTC_TSDR_DU_Pos) /*!< 0x00000002 */ 10702 #define RTC_TSDR_DU_2 (0x4UL << RTC_TSDR_DU_Pos) /*!< 0x00000004 */ 10703 #define RTC_TSDR_DU_3 (0x8UL << RTC_TSDR_DU_Pos) /*!< 0x00000008 */ 10704 10705 /******************** Bits definition for RTC_TSSSR register ****************/ 10706 #define RTC_TSSSR_SS_Pos (0U) 10707 #define RTC_TSSSR_SS_Msk (0xFFFFUL << RTC_TSSSR_SS_Pos) /*!< 0x0000FFFF */ 10708 #define RTC_TSSSR_SS RTC_TSSSR_SS_Msk 10709 10710 /******************** Bits definition for RTC_CAL register *****************/ 10711 #define RTC_CALR_CALP_Pos (15U) 10712 #define RTC_CALR_CALP_Msk (0x1UL << RTC_CALR_CALP_Pos) /*!< 0x00008000 */ 10713 #define RTC_CALR_CALP RTC_CALR_CALP_Msk 10714 #define RTC_CALR_CALW8_Pos (14U) 10715 #define RTC_CALR_CALW8_Msk (0x1UL << RTC_CALR_CALW8_Pos) /*!< 0x00004000 */ 10716 #define RTC_CALR_CALW8 RTC_CALR_CALW8_Msk 10717 #define RTC_CALR_CALW16_Pos (13U) 10718 #define RTC_CALR_CALW16_Msk (0x1UL << RTC_CALR_CALW16_Pos) /*!< 0x00002000 */ 10719 #define RTC_CALR_CALW16 RTC_CALR_CALW16_Msk 10720 #define RTC_CALR_CALM_Pos (0U) 10721 #define RTC_CALR_CALM_Msk (0x1FFUL << RTC_CALR_CALM_Pos) /*!< 0x000001FF */ 10722 #define RTC_CALR_CALM RTC_CALR_CALM_Msk 10723 #define RTC_CALR_CALM_0 (0x001UL << RTC_CALR_CALM_Pos) /*!< 0x00000001 */ 10724 #define RTC_CALR_CALM_1 (0x002UL << RTC_CALR_CALM_Pos) /*!< 0x00000002 */ 10725 #define RTC_CALR_CALM_2 (0x004UL << RTC_CALR_CALM_Pos) /*!< 0x00000004 */ 10726 #define RTC_CALR_CALM_3 (0x008UL << RTC_CALR_CALM_Pos) /*!< 0x00000008 */ 10727 #define RTC_CALR_CALM_4 (0x010UL << RTC_CALR_CALM_Pos) /*!< 0x00000010 */ 10728 #define RTC_CALR_CALM_5 (0x020UL << RTC_CALR_CALM_Pos) /*!< 0x00000020 */ 10729 #define RTC_CALR_CALM_6 (0x040UL << RTC_CALR_CALM_Pos) /*!< 0x00000040 */ 10730 #define RTC_CALR_CALM_7 (0x080UL << RTC_CALR_CALM_Pos) /*!< 0x00000080 */ 10731 #define RTC_CALR_CALM_8 (0x100UL << RTC_CALR_CALM_Pos) /*!< 0x00000100 */ 10732 10733 /******************** Bits definition for RTC_TAMPCR register ****************/ 10734 #define RTC_TAMPCR_TAMP3MF_Pos (24U) 10735 #define RTC_TAMPCR_TAMP3MF_Msk (0x1UL << RTC_TAMPCR_TAMP3MF_Pos) /*!< 0x01000000 */ 10736 #define RTC_TAMPCR_TAMP3MF RTC_TAMPCR_TAMP3MF_Msk 10737 #define RTC_TAMPCR_TAMP3NOERASE_Pos (23U) 10738 #define RTC_TAMPCR_TAMP3NOERASE_Msk (0x1UL << RTC_TAMPCR_TAMP3NOERASE_Pos) /*!< 0x00800000 */ 10739 #define RTC_TAMPCR_TAMP3NOERASE RTC_TAMPCR_TAMP3NOERASE_Msk 10740 #define RTC_TAMPCR_TAMP3IE_Pos (22U) 10741 #define RTC_TAMPCR_TAMP3IE_Msk (0x1UL << RTC_TAMPCR_TAMP3IE_Pos) /*!< 0x00400000 */ 10742 #define RTC_TAMPCR_TAMP3IE RTC_TAMPCR_TAMP3IE_Msk 10743 #define RTC_TAMPCR_TAMP2MF_Pos (21U) 10744 #define RTC_TAMPCR_TAMP2MF_Msk (0x1UL << RTC_TAMPCR_TAMP2MF_Pos) /*!< 0x00200000 */ 10745 #define RTC_TAMPCR_TAMP2MF RTC_TAMPCR_TAMP2MF_Msk 10746 #define RTC_TAMPCR_TAMP2NOERASE_Pos (20U) 10747 #define RTC_TAMPCR_TAMP2NOERASE_Msk (0x1UL << RTC_TAMPCR_TAMP2NOERASE_Pos) /*!< 0x00100000 */ 10748 #define RTC_TAMPCR_TAMP2NOERASE RTC_TAMPCR_TAMP2NOERASE_Msk 10749 #define RTC_TAMPCR_TAMP2IE_Pos (19U) 10750 #define RTC_TAMPCR_TAMP2IE_Msk (0x1UL << RTC_TAMPCR_TAMP2IE_Pos) /*!< 0x00080000 */ 10751 #define RTC_TAMPCR_TAMP2IE RTC_TAMPCR_TAMP2IE_Msk 10752 #define RTC_TAMPCR_TAMP1MF_Pos (18U) 10753 #define RTC_TAMPCR_TAMP1MF_Msk (0x1UL << RTC_TAMPCR_TAMP1MF_Pos) /*!< 0x00040000 */ 10754 #define RTC_TAMPCR_TAMP1MF RTC_TAMPCR_TAMP1MF_Msk 10755 #define RTC_TAMPCR_TAMP1NOERASE_Pos (17U) 10756 #define RTC_TAMPCR_TAMP1NOERASE_Msk (0x1UL << RTC_TAMPCR_TAMP1NOERASE_Pos) /*!< 0x00020000 */ 10757 #define RTC_TAMPCR_TAMP1NOERASE RTC_TAMPCR_TAMP1NOERASE_Msk 10758 #define RTC_TAMPCR_TAMP1IE_Pos (16U) 10759 #define RTC_TAMPCR_TAMP1IE_Msk (0x1UL << RTC_TAMPCR_TAMP1IE_Pos) /*!< 0x00010000 */ 10760 #define RTC_TAMPCR_TAMP1IE RTC_TAMPCR_TAMP1IE_Msk 10761 #define RTC_TAMPCR_TAMPPUDIS_Pos (15U) 10762 #define RTC_TAMPCR_TAMPPUDIS_Msk (0x1UL << RTC_TAMPCR_TAMPPUDIS_Pos) /*!< 0x00008000 */ 10763 #define RTC_TAMPCR_TAMPPUDIS RTC_TAMPCR_TAMPPUDIS_Msk 10764 #define RTC_TAMPCR_TAMPPRCH_Pos (13U) 10765 #define RTC_TAMPCR_TAMPPRCH_Msk (0x3UL << RTC_TAMPCR_TAMPPRCH_Pos) /*!< 0x00006000 */ 10766 #define RTC_TAMPCR_TAMPPRCH RTC_TAMPCR_TAMPPRCH_Msk 10767 #define RTC_TAMPCR_TAMPPRCH_0 (0x1UL << RTC_TAMPCR_TAMPPRCH_Pos) /*!< 0x00002000 */ 10768 #define RTC_TAMPCR_TAMPPRCH_1 (0x2UL << RTC_TAMPCR_TAMPPRCH_Pos) /*!< 0x00004000 */ 10769 #define RTC_TAMPCR_TAMPFLT_Pos (11U) 10770 #define RTC_TAMPCR_TAMPFLT_Msk (0x3UL << RTC_TAMPCR_TAMPFLT_Pos) /*!< 0x00001800 */ 10771 #define RTC_TAMPCR_TAMPFLT RTC_TAMPCR_TAMPFLT_Msk 10772 #define RTC_TAMPCR_TAMPFLT_0 (0x1UL << RTC_TAMPCR_TAMPFLT_Pos) /*!< 0x00000800 */ 10773 #define RTC_TAMPCR_TAMPFLT_1 (0x2UL << RTC_TAMPCR_TAMPFLT_Pos) /*!< 0x00001000 */ 10774 #define RTC_TAMPCR_TAMPFREQ_Pos (8U) 10775 #define RTC_TAMPCR_TAMPFREQ_Msk (0x7UL << RTC_TAMPCR_TAMPFREQ_Pos) /*!< 0x00000700 */ 10776 #define RTC_TAMPCR_TAMPFREQ RTC_TAMPCR_TAMPFREQ_Msk 10777 #define RTC_TAMPCR_TAMPFREQ_0 (0x1UL << RTC_TAMPCR_TAMPFREQ_Pos) /*!< 0x00000100 */ 10778 #define RTC_TAMPCR_TAMPFREQ_1 (0x2UL << RTC_TAMPCR_TAMPFREQ_Pos) /*!< 0x00000200 */ 10779 #define RTC_TAMPCR_TAMPFREQ_2 (0x4UL << RTC_TAMPCR_TAMPFREQ_Pos) /*!< 0x00000400 */ 10780 #define RTC_TAMPCR_TAMPTS_Pos (7U) 10781 #define RTC_TAMPCR_TAMPTS_Msk (0x1UL << RTC_TAMPCR_TAMPTS_Pos) /*!< 0x00000080 */ 10782 #define RTC_TAMPCR_TAMPTS RTC_TAMPCR_TAMPTS_Msk 10783 #define RTC_TAMPCR_TAMP3TRG_Pos (6U) 10784 #define RTC_TAMPCR_TAMP3TRG_Msk (0x1UL << RTC_TAMPCR_TAMP3TRG_Pos) /*!< 0x00000040 */ 10785 #define RTC_TAMPCR_TAMP3TRG RTC_TAMPCR_TAMP3TRG_Msk 10786 #define RTC_TAMPCR_TAMP3E_Pos (5U) 10787 #define RTC_TAMPCR_TAMP3E_Msk (0x1UL << RTC_TAMPCR_TAMP3E_Pos) /*!< 0x00000020 */ 10788 #define RTC_TAMPCR_TAMP3E RTC_TAMPCR_TAMP3E_Msk 10789 #define RTC_TAMPCR_TAMP2TRG_Pos (4U) 10790 #define RTC_TAMPCR_TAMP2TRG_Msk (0x1UL << RTC_TAMPCR_TAMP2TRG_Pos) /*!< 0x00000010 */ 10791 #define RTC_TAMPCR_TAMP2TRG RTC_TAMPCR_TAMP2TRG_Msk 10792 #define RTC_TAMPCR_TAMP2E_Pos (3U) 10793 #define RTC_TAMPCR_TAMP2E_Msk (0x1UL << RTC_TAMPCR_TAMP2E_Pos) /*!< 0x00000008 */ 10794 #define RTC_TAMPCR_TAMP2E RTC_TAMPCR_TAMP2E_Msk 10795 #define RTC_TAMPCR_TAMPIE_Pos (2U) 10796 #define RTC_TAMPCR_TAMPIE_Msk (0x1UL << RTC_TAMPCR_TAMPIE_Pos) /*!< 0x00000004 */ 10797 #define RTC_TAMPCR_TAMPIE RTC_TAMPCR_TAMPIE_Msk 10798 #define RTC_TAMPCR_TAMP1TRG_Pos (1U) 10799 #define RTC_TAMPCR_TAMP1TRG_Msk (0x1UL << RTC_TAMPCR_TAMP1TRG_Pos) /*!< 0x00000002 */ 10800 #define RTC_TAMPCR_TAMP1TRG RTC_TAMPCR_TAMP1TRG_Msk 10801 #define RTC_TAMPCR_TAMP1E_Pos (0U) 10802 #define RTC_TAMPCR_TAMP1E_Msk (0x1UL << RTC_TAMPCR_TAMP1E_Pos) /*!< 0x00000001 */ 10803 #define RTC_TAMPCR_TAMP1E RTC_TAMPCR_TAMP1E_Msk 10804 10805 10806 /******************** Bits definition for RTC_ALRMASSR register *************/ 10807 #define RTC_ALRMASSR_MASKSS_Pos (24U) 10808 #define RTC_ALRMASSR_MASKSS_Msk (0xFUL << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x0F000000 */ 10809 #define RTC_ALRMASSR_MASKSS RTC_ALRMASSR_MASKSS_Msk 10810 #define RTC_ALRMASSR_MASKSS_0 (0x1UL << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x01000000 */ 10811 #define RTC_ALRMASSR_MASKSS_1 (0x2UL << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x02000000 */ 10812 #define RTC_ALRMASSR_MASKSS_2 (0x4UL << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x04000000 */ 10813 #define RTC_ALRMASSR_MASKSS_3 (0x8UL << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x08000000 */ 10814 #define RTC_ALRMASSR_SS_Pos (0U) 10815 #define RTC_ALRMASSR_SS_Msk (0x7FFFUL << RTC_ALRMASSR_SS_Pos) /*!< 0x00007FFF */ 10816 #define RTC_ALRMASSR_SS RTC_ALRMASSR_SS_Msk 10817 10818 /******************** Bits definition for RTC_ALRMBSSR register *************/ 10819 #define RTC_ALRMBSSR_MASKSS_Pos (24U) 10820 #define RTC_ALRMBSSR_MASKSS_Msk (0xFUL << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x0F000000 */ 10821 #define RTC_ALRMBSSR_MASKSS RTC_ALRMBSSR_MASKSS_Msk 10822 #define RTC_ALRMBSSR_MASKSS_0 (0x1UL << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x01000000 */ 10823 #define RTC_ALRMBSSR_MASKSS_1 (0x2UL << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x02000000 */ 10824 #define RTC_ALRMBSSR_MASKSS_2 (0x4UL << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x04000000 */ 10825 #define RTC_ALRMBSSR_MASKSS_3 (0x8UL << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x08000000 */ 10826 #define RTC_ALRMBSSR_SS_Pos (0U) 10827 #define RTC_ALRMBSSR_SS_Msk (0x7FFFUL << RTC_ALRMBSSR_SS_Pos) /*!< 0x00007FFF */ 10828 #define RTC_ALRMBSSR_SS RTC_ALRMBSSR_SS_Msk 10829 10830 /******************** Bits definition for RTC_OR register ****************/ 10831 #define RTC_OR_TSINSEL_Pos (1U) 10832 #define RTC_OR_TSINSEL_Msk (0x3UL << RTC_OR_TSINSEL_Pos) /*!< 0x00000006 */ 10833 #define RTC_OR_TSINSEL RTC_OR_TSINSEL_Msk 10834 #define RTC_OR_TSINSEL_0 (0x1UL << RTC_OR_TSINSEL_Pos) /*!< 0x00000002 */ 10835 #define RTC_OR_TSINSEL_1 (0x2UL << RTC_OR_TSINSEL_Pos) /*!< 0x00000004 */ 10836 #define RTC_OR_ALARMOUTTYPE_Pos (3U) 10837 #define RTC_OR_ALARMOUTTYPE_Msk (0x1UL << RTC_OR_ALARMOUTTYPE_Pos) /*!< 0x00000008 */ 10838 #define RTC_OR_ALARMOUTTYPE RTC_OR_ALARMOUTTYPE_Msk 10839 /* Legacy defines*/ 10840 #define RTC_OR_ALARMTYPE RTC_OR_ALARMOUTTYPE 10841 10842 /******************** Bits definition for RTC_BKP0R register ****************/ 10843 #define RTC_BKP0R_Pos (0U) 10844 #define RTC_BKP0R_Msk (0xFFFFFFFFUL << RTC_BKP0R_Pos) /*!< 0xFFFFFFFF */ 10845 #define RTC_BKP0R RTC_BKP0R_Msk 10846 10847 /******************** Bits definition for RTC_BKP1R register ****************/ 10848 #define RTC_BKP1R_Pos (0U) 10849 #define RTC_BKP1R_Msk (0xFFFFFFFFUL << RTC_BKP1R_Pos) /*!< 0xFFFFFFFF */ 10850 #define RTC_BKP1R RTC_BKP1R_Msk 10851 10852 /******************** Bits definition for RTC_BKP2R register ****************/ 10853 #define RTC_BKP2R_Pos (0U) 10854 #define RTC_BKP2R_Msk (0xFFFFFFFFUL << RTC_BKP2R_Pos) /*!< 0xFFFFFFFF */ 10855 #define RTC_BKP2R RTC_BKP2R_Msk 10856 10857 /******************** Bits definition for RTC_BKP3R register ****************/ 10858 #define RTC_BKP3R_Pos (0U) 10859 #define RTC_BKP3R_Msk (0xFFFFFFFFUL << RTC_BKP3R_Pos) /*!< 0xFFFFFFFF */ 10860 #define RTC_BKP3R RTC_BKP3R_Msk 10861 10862 /******************** Bits definition for RTC_BKP4R register ****************/ 10863 #define RTC_BKP4R_Pos (0U) 10864 #define RTC_BKP4R_Msk (0xFFFFFFFFUL << RTC_BKP4R_Pos) /*!< 0xFFFFFFFF */ 10865 #define RTC_BKP4R RTC_BKP4R_Msk 10866 10867 /******************** Bits definition for RTC_BKP5R register ****************/ 10868 #define RTC_BKP5R_Pos (0U) 10869 #define RTC_BKP5R_Msk (0xFFFFFFFFUL << RTC_BKP5R_Pos) /*!< 0xFFFFFFFF */ 10870 #define RTC_BKP5R RTC_BKP5R_Msk 10871 10872 /******************** Bits definition for RTC_BKP6R register ****************/ 10873 #define RTC_BKP6R_Pos (0U) 10874 #define RTC_BKP6R_Msk (0xFFFFFFFFUL << RTC_BKP6R_Pos) /*!< 0xFFFFFFFF */ 10875 #define RTC_BKP6R RTC_BKP6R_Msk 10876 10877 /******************** Bits definition for RTC_BKP7R register ****************/ 10878 #define RTC_BKP7R_Pos (0U) 10879 #define RTC_BKP7R_Msk (0xFFFFFFFFUL << RTC_BKP7R_Pos) /*!< 0xFFFFFFFF */ 10880 #define RTC_BKP7R RTC_BKP7R_Msk 10881 10882 /******************** Bits definition for RTC_BKP8R register ****************/ 10883 #define RTC_BKP8R_Pos (0U) 10884 #define RTC_BKP8R_Msk (0xFFFFFFFFUL << RTC_BKP8R_Pos) /*!< 0xFFFFFFFF */ 10885 #define RTC_BKP8R RTC_BKP8R_Msk 10886 10887 /******************** Bits definition for RTC_BKP9R register ****************/ 10888 #define RTC_BKP9R_Pos (0U) 10889 #define RTC_BKP9R_Msk (0xFFFFFFFFUL << RTC_BKP9R_Pos) /*!< 0xFFFFFFFF */ 10890 #define RTC_BKP9R RTC_BKP9R_Msk 10891 10892 /******************** Bits definition for RTC_BKP10R register ***************/ 10893 #define RTC_BKP10R_Pos (0U) 10894 #define RTC_BKP10R_Msk (0xFFFFFFFFUL << RTC_BKP10R_Pos) /*!< 0xFFFFFFFF */ 10895 #define RTC_BKP10R RTC_BKP10R_Msk 10896 10897 /******************** Bits definition for RTC_BKP11R register ***************/ 10898 #define RTC_BKP11R_Pos (0U) 10899 #define RTC_BKP11R_Msk (0xFFFFFFFFUL << RTC_BKP11R_Pos) /*!< 0xFFFFFFFF */ 10900 #define RTC_BKP11R RTC_BKP11R_Msk 10901 10902 /******************** Bits definition for RTC_BKP12R register ***************/ 10903 #define RTC_BKP12R_Pos (0U) 10904 #define RTC_BKP12R_Msk (0xFFFFFFFFUL << RTC_BKP12R_Pos) /*!< 0xFFFFFFFF */ 10905 #define RTC_BKP12R RTC_BKP12R_Msk 10906 10907 /******************** Bits definition for RTC_BKP13R register ***************/ 10908 #define RTC_BKP13R_Pos (0U) 10909 #define RTC_BKP13R_Msk (0xFFFFFFFFUL << RTC_BKP13R_Pos) /*!< 0xFFFFFFFF */ 10910 #define RTC_BKP13R RTC_BKP13R_Msk 10911 10912 /******************** Bits definition for RTC_BKP14R register ***************/ 10913 #define RTC_BKP14R_Pos (0U) 10914 #define RTC_BKP14R_Msk (0xFFFFFFFFUL << RTC_BKP14R_Pos) /*!< 0xFFFFFFFF */ 10915 #define RTC_BKP14R RTC_BKP14R_Msk 10916 10917 /******************** Bits definition for RTC_BKP15R register ***************/ 10918 #define RTC_BKP15R_Pos (0U) 10919 #define RTC_BKP15R_Msk (0xFFFFFFFFUL << RTC_BKP15R_Pos) /*!< 0xFFFFFFFF */ 10920 #define RTC_BKP15R RTC_BKP15R_Msk 10921 10922 /******************** Bits definition for RTC_BKP16R register ***************/ 10923 #define RTC_BKP16R_Pos (0U) 10924 #define RTC_BKP16R_Msk (0xFFFFFFFFUL << RTC_BKP16R_Pos) /*!< 0xFFFFFFFF */ 10925 #define RTC_BKP16R RTC_BKP16R_Msk 10926 10927 /******************** Bits definition for RTC_BKP17R register ***************/ 10928 #define RTC_BKP17R_Pos (0U) 10929 #define RTC_BKP17R_Msk (0xFFFFFFFFUL << RTC_BKP17R_Pos) /*!< 0xFFFFFFFF */ 10930 #define RTC_BKP17R RTC_BKP17R_Msk 10931 10932 /******************** Bits definition for RTC_BKP18R register ***************/ 10933 #define RTC_BKP18R_Pos (0U) 10934 #define RTC_BKP18R_Msk (0xFFFFFFFFUL << RTC_BKP18R_Pos) /*!< 0xFFFFFFFF */ 10935 #define RTC_BKP18R RTC_BKP18R_Msk 10936 10937 /******************** Bits definition for RTC_BKP19R register ***************/ 10938 #define RTC_BKP19R_Pos (0U) 10939 #define RTC_BKP19R_Msk (0xFFFFFFFFUL << RTC_BKP19R_Pos) /*!< 0xFFFFFFFF */ 10940 #define RTC_BKP19R RTC_BKP19R_Msk 10941 10942 /******************** Bits definition for RTC_BKP20R register ***************/ 10943 #define RTC_BKP20R_Pos (0U) 10944 #define RTC_BKP20R_Msk (0xFFFFFFFFUL << RTC_BKP20R_Pos) /*!< 0xFFFFFFFF */ 10945 #define RTC_BKP20R RTC_BKP20R_Msk 10946 10947 /******************** Bits definition for RTC_BKP21R register ***************/ 10948 #define RTC_BKP21R_Pos (0U) 10949 #define RTC_BKP21R_Msk (0xFFFFFFFFUL << RTC_BKP21R_Pos) /*!< 0xFFFFFFFF */ 10950 #define RTC_BKP21R RTC_BKP21R_Msk 10951 10952 /******************** Bits definition for RTC_BKP22R register ***************/ 10953 #define RTC_BKP22R_Pos (0U) 10954 #define RTC_BKP22R_Msk (0xFFFFFFFFUL << RTC_BKP22R_Pos) /*!< 0xFFFFFFFF */ 10955 #define RTC_BKP22R RTC_BKP22R_Msk 10956 10957 /******************** Bits definition for RTC_BKP23R register ***************/ 10958 #define RTC_BKP23R_Pos (0U) 10959 #define RTC_BKP23R_Msk (0xFFFFFFFFUL << RTC_BKP23R_Pos) /*!< 0xFFFFFFFF */ 10960 #define RTC_BKP23R RTC_BKP23R_Msk 10961 10962 /******************** Bits definition for RTC_BKP24R register ***************/ 10963 #define RTC_BKP24R_Pos (0U) 10964 #define RTC_BKP24R_Msk (0xFFFFFFFFUL << RTC_BKP24R_Pos) /*!< 0xFFFFFFFF */ 10965 #define RTC_BKP24R RTC_BKP24R_Msk 10966 10967 /******************** Bits definition for RTC_BKP25R register ***************/ 10968 #define RTC_BKP25R_Pos (0U) 10969 #define RTC_BKP25R_Msk (0xFFFFFFFFUL << RTC_BKP25R_Pos) /*!< 0xFFFFFFFF */ 10970 #define RTC_BKP25R RTC_BKP25R_Msk 10971 10972 /******************** Bits definition for RTC_BKP26R register ***************/ 10973 #define RTC_BKP26R_Pos (0U) 10974 #define RTC_BKP26R_Msk (0xFFFFFFFFUL << RTC_BKP26R_Pos) /*!< 0xFFFFFFFF */ 10975 #define RTC_BKP26R RTC_BKP26R_Msk 10976 10977 /******************** Bits definition for RTC_BKP27R register ***************/ 10978 #define RTC_BKP27R_Pos (0U) 10979 #define RTC_BKP27R_Msk (0xFFFFFFFFUL << RTC_BKP27R_Pos) /*!< 0xFFFFFFFF */ 10980 #define RTC_BKP27R RTC_BKP27R_Msk 10981 10982 /******************** Bits definition for RTC_BKP28R register ***************/ 10983 #define RTC_BKP28R_Pos (0U) 10984 #define RTC_BKP28R_Msk (0xFFFFFFFFUL << RTC_BKP28R_Pos) /*!< 0xFFFFFFFF */ 10985 #define RTC_BKP28R RTC_BKP28R_Msk 10986 10987 /******************** Bits definition for RTC_BKP29R register ***************/ 10988 #define RTC_BKP29R_Pos (0U) 10989 #define RTC_BKP29R_Msk (0xFFFFFFFFUL << RTC_BKP29R_Pos) /*!< 0xFFFFFFFF */ 10990 #define RTC_BKP29R RTC_BKP29R_Msk 10991 10992 /******************** Bits definition for RTC_BKP30R register ***************/ 10993 #define RTC_BKP30R_Pos (0U) 10994 #define RTC_BKP30R_Msk (0xFFFFFFFFUL << RTC_BKP30R_Pos) /*!< 0xFFFFFFFF */ 10995 #define RTC_BKP30R RTC_BKP30R_Msk 10996 10997 /******************** Bits definition for RTC_BKP31R register ***************/ 10998 #define RTC_BKP31R_Pos (0U) 10999 #define RTC_BKP31R_Msk (0xFFFFFFFFUL << RTC_BKP31R_Pos) /*!< 0xFFFFFFFF */ 11000 #define RTC_BKP31R RTC_BKP31R_Msk 11001 11002 /******************** Number of backup registers ******************************/ 11003 #define RTC_BKP_NUMBER 0x00000020U 11004 11005 /******************************************************************************/ 11006 /* */ 11007 /* Serial Audio Interface */ 11008 /* */ 11009 /******************************************************************************/ 11010 /******************** Bit definition for SAI_GCR register *******************/ 11011 #define SAI_GCR_SYNCIN_Pos (0U) 11012 #define SAI_GCR_SYNCIN_Msk (0x3UL << SAI_GCR_SYNCIN_Pos) /*!< 0x00000003 */ 11013 #define SAI_GCR_SYNCIN SAI_GCR_SYNCIN_Msk /*!<SYNCIN[1:0] bits (Synchronization Inputs) */ 11014 #define SAI_GCR_SYNCIN_0 (0x1UL << SAI_GCR_SYNCIN_Pos) /*!< 0x00000001 */ 11015 #define SAI_GCR_SYNCIN_1 (0x2UL << SAI_GCR_SYNCIN_Pos) /*!< 0x00000002 */ 11016 11017 #define SAI_GCR_SYNCOUT_Pos (4U) 11018 #define SAI_GCR_SYNCOUT_Msk (0x3UL << SAI_GCR_SYNCOUT_Pos) /*!< 0x00000030 */ 11019 #define SAI_GCR_SYNCOUT SAI_GCR_SYNCOUT_Msk /*!<SYNCOUT[1:0] bits (Synchronization Outputs) */ 11020 #define SAI_GCR_SYNCOUT_0 (0x1UL << SAI_GCR_SYNCOUT_Pos) /*!< 0x00000010 */ 11021 #define SAI_GCR_SYNCOUT_1 (0x2UL << SAI_GCR_SYNCOUT_Pos) /*!< 0x00000020 */ 11022 11023 /******************* Bit definition for SAI_xCR1 register *******************/ 11024 #define SAI_xCR1_MODE_Pos (0U) 11025 #define SAI_xCR1_MODE_Msk (0x3UL << SAI_xCR1_MODE_Pos) /*!< 0x00000003 */ 11026 #define SAI_xCR1_MODE SAI_xCR1_MODE_Msk /*!<MODE[1:0] bits (Audio Block Mode) */ 11027 #define SAI_xCR1_MODE_0 (0x1UL << SAI_xCR1_MODE_Pos) /*!< 0x00000001 */ 11028 #define SAI_xCR1_MODE_1 (0x2UL << SAI_xCR1_MODE_Pos) /*!< 0x00000002 */ 11029 11030 #define SAI_xCR1_PRTCFG_Pos (2U) 11031 #define SAI_xCR1_PRTCFG_Msk (0x3UL << SAI_xCR1_PRTCFG_Pos) /*!< 0x0000000C */ 11032 #define SAI_xCR1_PRTCFG SAI_xCR1_PRTCFG_Msk /*!<PRTCFG[1:0] bits (Protocol Configuration) */ 11033 #define SAI_xCR1_PRTCFG_0 (0x1UL << SAI_xCR1_PRTCFG_Pos) /*!< 0x00000004 */ 11034 #define SAI_xCR1_PRTCFG_1 (0x2UL << SAI_xCR1_PRTCFG_Pos) /*!< 0x00000008 */ 11035 11036 #define SAI_xCR1_DS_Pos (5U) 11037 #define SAI_xCR1_DS_Msk (0x7UL << SAI_xCR1_DS_Pos) /*!< 0x000000E0 */ 11038 #define SAI_xCR1_DS SAI_xCR1_DS_Msk /*!<DS[1:0] bits (Data Size) */ 11039 #define SAI_xCR1_DS_0 (0x1UL << SAI_xCR1_DS_Pos) /*!< 0x00000020 */ 11040 #define SAI_xCR1_DS_1 (0x2UL << SAI_xCR1_DS_Pos) /*!< 0x00000040 */ 11041 #define SAI_xCR1_DS_2 (0x4UL << SAI_xCR1_DS_Pos) /*!< 0x00000080 */ 11042 11043 #define SAI_xCR1_LSBFIRST_Pos (8U) 11044 #define SAI_xCR1_LSBFIRST_Msk (0x1UL << SAI_xCR1_LSBFIRST_Pos) /*!< 0x00000100 */ 11045 #define SAI_xCR1_LSBFIRST SAI_xCR1_LSBFIRST_Msk /*!<LSB First Configuration */ 11046 #define SAI_xCR1_CKSTR_Pos (9U) 11047 #define SAI_xCR1_CKSTR_Msk (0x1UL << SAI_xCR1_CKSTR_Pos) /*!< 0x00000200 */ 11048 #define SAI_xCR1_CKSTR SAI_xCR1_CKSTR_Msk /*!<ClocK STRobing edge */ 11049 11050 #define SAI_xCR1_SYNCEN_Pos (10U) 11051 #define SAI_xCR1_SYNCEN_Msk (0x3UL << SAI_xCR1_SYNCEN_Pos) /*!< 0x00000C00 */ 11052 #define SAI_xCR1_SYNCEN SAI_xCR1_SYNCEN_Msk /*!<SYNCEN[1:0](SYNChronization ENable) */ 11053 #define SAI_xCR1_SYNCEN_0 (0x1UL << SAI_xCR1_SYNCEN_Pos) /*!< 0x00000400 */ 11054 #define SAI_xCR1_SYNCEN_1 (0x2UL << SAI_xCR1_SYNCEN_Pos) /*!< 0x00000800 */ 11055 11056 #define SAI_xCR1_MONO_Pos (12U) 11057 #define SAI_xCR1_MONO_Msk (0x1UL << SAI_xCR1_MONO_Pos) /*!< 0x00001000 */ 11058 #define SAI_xCR1_MONO SAI_xCR1_MONO_Msk /*!<Mono mode */ 11059 #define SAI_xCR1_OUTDRIV_Pos (13U) 11060 #define SAI_xCR1_OUTDRIV_Msk (0x1UL << SAI_xCR1_OUTDRIV_Pos) /*!< 0x00002000 */ 11061 #define SAI_xCR1_OUTDRIV SAI_xCR1_OUTDRIV_Msk /*!<Output Drive */ 11062 #define SAI_xCR1_SAIEN_Pos (16U) 11063 #define SAI_xCR1_SAIEN_Msk (0x1UL << SAI_xCR1_SAIEN_Pos) /*!< 0x00010000 */ 11064 #define SAI_xCR1_SAIEN SAI_xCR1_SAIEN_Msk /*!<Audio Block enable */ 11065 #define SAI_xCR1_DMAEN_Pos (17U) 11066 #define SAI_xCR1_DMAEN_Msk (0x1UL << SAI_xCR1_DMAEN_Pos) /*!< 0x00020000 */ 11067 #define SAI_xCR1_DMAEN SAI_xCR1_DMAEN_Msk /*!<DMA enable */ 11068 #define SAI_xCR1_NODIV_Pos (19U) 11069 #define SAI_xCR1_NODIV_Msk (0x1UL << SAI_xCR1_NODIV_Pos) /*!< 0x00080000 */ 11070 #define SAI_xCR1_NODIV SAI_xCR1_NODIV_Msk /*!<No Divider Configuration */ 11071 11072 #define SAI_xCR1_MCKDIV_Pos (20U) 11073 #define SAI_xCR1_MCKDIV_Msk (0xFUL << SAI_xCR1_MCKDIV_Pos) /*!< 0x00F00000 */ 11074 #define SAI_xCR1_MCKDIV SAI_xCR1_MCKDIV_Msk /*!<MCKDIV[3:0] (Master ClocK Divider) */ 11075 #define SAI_xCR1_MCKDIV_0 (0x1UL << SAI_xCR1_MCKDIV_Pos) /*!< 0x00100000 */ 11076 #define SAI_xCR1_MCKDIV_1 (0x2UL << SAI_xCR1_MCKDIV_Pos) /*!< 0x00200000 */ 11077 #define SAI_xCR1_MCKDIV_2 (0x4UL << SAI_xCR1_MCKDIV_Pos) /*!< 0x00400000 */ 11078 #define SAI_xCR1_MCKDIV_3 (0x8UL << SAI_xCR1_MCKDIV_Pos) /*!< 0x00800000 */ 11079 11080 /******************* Bit definition for SAI_xCR2 register *******************/ 11081 #define SAI_xCR2_FTH_Pos (0U) 11082 #define SAI_xCR2_FTH_Msk (0x7UL << SAI_xCR2_FTH_Pos) /*!< 0x00000007 */ 11083 #define SAI_xCR2_FTH SAI_xCR2_FTH_Msk /*!<FTH[2:0](Fifo THreshold) */ 11084 #define SAI_xCR2_FTH_0 (0x1UL << SAI_xCR2_FTH_Pos) /*!< 0x00000001 */ 11085 #define SAI_xCR2_FTH_1 (0x2UL << SAI_xCR2_FTH_Pos) /*!< 0x00000002 */ 11086 #define SAI_xCR2_FTH_2 (0x4UL << SAI_xCR2_FTH_Pos) /*!< 0x00000004 */ 11087 11088 #define SAI_xCR2_FFLUSH_Pos (3U) 11089 #define SAI_xCR2_FFLUSH_Msk (0x1UL << SAI_xCR2_FFLUSH_Pos) /*!< 0x00000008 */ 11090 #define SAI_xCR2_FFLUSH SAI_xCR2_FFLUSH_Msk /*!<Fifo FLUSH */ 11091 #define SAI_xCR2_TRIS_Pos (4U) 11092 #define SAI_xCR2_TRIS_Msk (0x1UL << SAI_xCR2_TRIS_Pos) /*!< 0x00000010 */ 11093 #define SAI_xCR2_TRIS SAI_xCR2_TRIS_Msk /*!<TRIState Management on data line */ 11094 #define SAI_xCR2_MUTE_Pos (5U) 11095 #define SAI_xCR2_MUTE_Msk (0x1UL << SAI_xCR2_MUTE_Pos) /*!< 0x00000020 */ 11096 #define SAI_xCR2_MUTE SAI_xCR2_MUTE_Msk /*!<Mute mode */ 11097 #define SAI_xCR2_MUTEVAL_Pos (6U) 11098 #define SAI_xCR2_MUTEVAL_Msk (0x1UL << SAI_xCR2_MUTEVAL_Pos) /*!< 0x00000040 */ 11099 #define SAI_xCR2_MUTEVAL SAI_xCR2_MUTEVAL_Msk /*!<Muate value */ 11100 11101 #define SAI_xCR2_MUTECNT_Pos (7U) 11102 #define SAI_xCR2_MUTECNT_Msk (0x3FUL << SAI_xCR2_MUTECNT_Pos) /*!< 0x00001F80 */ 11103 #define SAI_xCR2_MUTECNT SAI_xCR2_MUTECNT_Msk /*!<MUTECNT[5:0] (MUTE counter) */ 11104 #define SAI_xCR2_MUTECNT_0 (0x01UL << SAI_xCR2_MUTECNT_Pos) /*!< 0x00000080 */ 11105 #define SAI_xCR2_MUTECNT_1 (0x02UL << SAI_xCR2_MUTECNT_Pos) /*!< 0x00000100 */ 11106 #define SAI_xCR2_MUTECNT_2 (0x04UL << SAI_xCR2_MUTECNT_Pos) /*!< 0x00000200 */ 11107 #define SAI_xCR2_MUTECNT_3 (0x08UL << SAI_xCR2_MUTECNT_Pos) /*!< 0x00000400 */ 11108 #define SAI_xCR2_MUTECNT_4 (0x10UL << SAI_xCR2_MUTECNT_Pos) /*!< 0x00000800 */ 11109 #define SAI_xCR2_MUTECNT_5 (0x20UL << SAI_xCR2_MUTECNT_Pos) /*!< 0x00001000 */ 11110 11111 #define SAI_xCR2_CPL_Pos (13U) 11112 #define SAI_xCR2_CPL_Msk (0x1UL << SAI_xCR2_CPL_Pos) /*!< 0x00002000 */ 11113 #define SAI_xCR2_CPL SAI_xCR2_CPL_Msk /*!< Complement Bit */ 11114 11115 #define SAI_xCR2_COMP_Pos (14U) 11116 #define SAI_xCR2_COMP_Msk (0x3UL << SAI_xCR2_COMP_Pos) /*!< 0x0000C000 */ 11117 #define SAI_xCR2_COMP SAI_xCR2_COMP_Msk /*!<COMP[1:0] (Companding mode) */ 11118 #define SAI_xCR2_COMP_0 (0x1UL << SAI_xCR2_COMP_Pos) /*!< 0x00004000 */ 11119 #define SAI_xCR2_COMP_1 (0x2UL << SAI_xCR2_COMP_Pos) /*!< 0x00008000 */ 11120 11121 /****************** Bit definition for SAI_xFRCR register *******************/ 11122 #define SAI_xFRCR_FRL_Pos (0U) 11123 #define SAI_xFRCR_FRL_Msk (0xFFUL << SAI_xFRCR_FRL_Pos) /*!< 0x000000FF */ 11124 #define SAI_xFRCR_FRL SAI_xFRCR_FRL_Msk /*!<FRL[7:0](Frame length) */ 11125 #define SAI_xFRCR_FRL_0 (0x01UL << SAI_xFRCR_FRL_Pos) /*!< 0x00000001 */ 11126 #define SAI_xFRCR_FRL_1 (0x02UL << SAI_xFRCR_FRL_Pos) /*!< 0x00000002 */ 11127 #define SAI_xFRCR_FRL_2 (0x04UL << SAI_xFRCR_FRL_Pos) /*!< 0x00000004 */ 11128 #define SAI_xFRCR_FRL_3 (0x08UL << SAI_xFRCR_FRL_Pos) /*!< 0x00000008 */ 11129 #define SAI_xFRCR_FRL_4 (0x10UL << SAI_xFRCR_FRL_Pos) /*!< 0x00000010 */ 11130 #define SAI_xFRCR_FRL_5 (0x20UL << SAI_xFRCR_FRL_Pos) /*!< 0x00000020 */ 11131 #define SAI_xFRCR_FRL_6 (0x40UL << SAI_xFRCR_FRL_Pos) /*!< 0x00000040 */ 11132 #define SAI_xFRCR_FRL_7 (0x80UL << SAI_xFRCR_FRL_Pos) /*!< 0x00000080 */ 11133 11134 #define SAI_xFRCR_FSALL_Pos (8U) 11135 #define SAI_xFRCR_FSALL_Msk (0x7FUL << SAI_xFRCR_FSALL_Pos) /*!< 0x00007F00 */ 11136 #define SAI_xFRCR_FSALL SAI_xFRCR_FSALL_Msk /*!<FRL[6:0] (Frame synchronization active level length) */ 11137 #define SAI_xFRCR_FSALL_0 (0x01UL << SAI_xFRCR_FSALL_Pos) /*!< 0x00000100 */ 11138 #define SAI_xFRCR_FSALL_1 (0x02UL << SAI_xFRCR_FSALL_Pos) /*!< 0x00000200 */ 11139 #define SAI_xFRCR_FSALL_2 (0x04UL << SAI_xFRCR_FSALL_Pos) /*!< 0x00000400 */ 11140 #define SAI_xFRCR_FSALL_3 (0x08UL << SAI_xFRCR_FSALL_Pos) /*!< 0x00000800 */ 11141 #define SAI_xFRCR_FSALL_4 (0x10UL << SAI_xFRCR_FSALL_Pos) /*!< 0x00001000 */ 11142 #define SAI_xFRCR_FSALL_5 (0x20UL << SAI_xFRCR_FSALL_Pos) /*!< 0x00002000 */ 11143 #define SAI_xFRCR_FSALL_6 (0x40UL << SAI_xFRCR_FSALL_Pos) /*!< 0x00004000 */ 11144 11145 #define SAI_xFRCR_FSDEF_Pos (16U) 11146 #define SAI_xFRCR_FSDEF_Msk (0x1UL << SAI_xFRCR_FSDEF_Pos) /*!< 0x00010000 */ 11147 #define SAI_xFRCR_FSDEF SAI_xFRCR_FSDEF_Msk /*!<Frame Synchronization Definition */ 11148 #define SAI_xFRCR_FSPOL_Pos (17U) 11149 #define SAI_xFRCR_FSPOL_Msk (0x1UL << SAI_xFRCR_FSPOL_Pos) /*!< 0x00020000 */ 11150 #define SAI_xFRCR_FSPOL SAI_xFRCR_FSPOL_Msk /*!<Frame Synchronization POLarity */ 11151 #define SAI_xFRCR_FSOFF_Pos (18U) 11152 #define SAI_xFRCR_FSOFF_Msk (0x1UL << SAI_xFRCR_FSOFF_Pos) /*!< 0x00040000 */ 11153 #define SAI_xFRCR_FSOFF SAI_xFRCR_FSOFF_Msk /*!<Frame Synchronization OFFset */ 11154 11155 /* Legacy define */ 11156 #define SAI_xFRCR_FSPO SAI_xFRCR_FSPOL 11157 11158 /****************** Bit definition for SAI_xSLOTR register *******************/ 11159 #define SAI_xSLOTR_FBOFF_Pos (0U) 11160 #define SAI_xSLOTR_FBOFF_Msk (0x1FUL << SAI_xSLOTR_FBOFF_Pos) /*!< 0x0000001F */ 11161 #define SAI_xSLOTR_FBOFF SAI_xSLOTR_FBOFF_Msk /*!<FRL[4:0](First Bit Offset) */ 11162 #define SAI_xSLOTR_FBOFF_0 (0x01UL << SAI_xSLOTR_FBOFF_Pos) /*!< 0x00000001 */ 11163 #define SAI_xSLOTR_FBOFF_1 (0x02UL << SAI_xSLOTR_FBOFF_Pos) /*!< 0x00000002 */ 11164 #define SAI_xSLOTR_FBOFF_2 (0x04UL << SAI_xSLOTR_FBOFF_Pos) /*!< 0x00000004 */ 11165 #define SAI_xSLOTR_FBOFF_3 (0x08UL << SAI_xSLOTR_FBOFF_Pos) /*!< 0x00000008 */ 11166 #define SAI_xSLOTR_FBOFF_4 (0x10UL << SAI_xSLOTR_FBOFF_Pos) /*!< 0x00000010 */ 11167 11168 #define SAI_xSLOTR_SLOTSZ_Pos (6U) 11169 #define SAI_xSLOTR_SLOTSZ_Msk (0x3UL << SAI_xSLOTR_SLOTSZ_Pos) /*!< 0x000000C0 */ 11170 #define SAI_xSLOTR_SLOTSZ SAI_xSLOTR_SLOTSZ_Msk /*!<SLOTSZ[1:0] (Slot size) */ 11171 #define SAI_xSLOTR_SLOTSZ_0 (0x1UL << SAI_xSLOTR_SLOTSZ_Pos) /*!< 0x00000040 */ 11172 #define SAI_xSLOTR_SLOTSZ_1 (0x2UL << SAI_xSLOTR_SLOTSZ_Pos) /*!< 0x00000080 */ 11173 11174 #define SAI_xSLOTR_NBSLOT_Pos (8U) 11175 #define SAI_xSLOTR_NBSLOT_Msk (0xFUL << SAI_xSLOTR_NBSLOT_Pos) /*!< 0x00000F00 */ 11176 #define SAI_xSLOTR_NBSLOT SAI_xSLOTR_NBSLOT_Msk /*!<NBSLOT[3:0] (Number of Slot in audio Frame) */ 11177 #define SAI_xSLOTR_NBSLOT_0 (0x1UL << SAI_xSLOTR_NBSLOT_Pos) /*!< 0x00000100 */ 11178 #define SAI_xSLOTR_NBSLOT_1 (0x2UL << SAI_xSLOTR_NBSLOT_Pos) /*!< 0x00000200 */ 11179 #define SAI_xSLOTR_NBSLOT_2 (0x4UL << SAI_xSLOTR_NBSLOT_Pos) /*!< 0x00000400 */ 11180 #define SAI_xSLOTR_NBSLOT_3 (0x8UL << SAI_xSLOTR_NBSLOT_Pos) /*!< 0x00000800 */ 11181 11182 #define SAI_xSLOTR_SLOTEN_Pos (16U) 11183 #define SAI_xSLOTR_SLOTEN_Msk (0xFFFFUL << SAI_xSLOTR_SLOTEN_Pos) /*!< 0xFFFF0000 */ 11184 #define SAI_xSLOTR_SLOTEN SAI_xSLOTR_SLOTEN_Msk /*!<SLOTEN[15:0] (Slot Enable) */ 11185 11186 /******************* Bit definition for SAI_xIMR register *******************/ 11187 #define SAI_xIMR_OVRUDRIE_Pos (0U) 11188 #define SAI_xIMR_OVRUDRIE_Msk (0x1UL << SAI_xIMR_OVRUDRIE_Pos) /*!< 0x00000001 */ 11189 #define SAI_xIMR_OVRUDRIE SAI_xIMR_OVRUDRIE_Msk /*!<Overrun underrun interrupt enable */ 11190 #define SAI_xIMR_MUTEDETIE_Pos (1U) 11191 #define SAI_xIMR_MUTEDETIE_Msk (0x1UL << SAI_xIMR_MUTEDETIE_Pos) /*!< 0x00000002 */ 11192 #define SAI_xIMR_MUTEDETIE SAI_xIMR_MUTEDETIE_Msk /*!<Mute detection interrupt enable */ 11193 #define SAI_xIMR_WCKCFGIE_Pos (2U) 11194 #define SAI_xIMR_WCKCFGIE_Msk (0x1UL << SAI_xIMR_WCKCFGIE_Pos) /*!< 0x00000004 */ 11195 #define SAI_xIMR_WCKCFGIE SAI_xIMR_WCKCFGIE_Msk /*!<Wrong Clock Configuration interrupt enable */ 11196 #define SAI_xIMR_FREQIE_Pos (3U) 11197 #define SAI_xIMR_FREQIE_Msk (0x1UL << SAI_xIMR_FREQIE_Pos) /*!< 0x00000008 */ 11198 #define SAI_xIMR_FREQIE SAI_xIMR_FREQIE_Msk /*!<FIFO request interrupt enable */ 11199 #define SAI_xIMR_CNRDYIE_Pos (4U) 11200 #define SAI_xIMR_CNRDYIE_Msk (0x1UL << SAI_xIMR_CNRDYIE_Pos) /*!< 0x00000010 */ 11201 #define SAI_xIMR_CNRDYIE SAI_xIMR_CNRDYIE_Msk /*!<Codec not ready interrupt enable */ 11202 #define SAI_xIMR_AFSDETIE_Pos (5U) 11203 #define SAI_xIMR_AFSDETIE_Msk (0x1UL << SAI_xIMR_AFSDETIE_Pos) /*!< 0x00000020 */ 11204 #define SAI_xIMR_AFSDETIE SAI_xIMR_AFSDETIE_Msk /*!<Anticipated frame synchronization detection interrupt enable */ 11205 #define SAI_xIMR_LFSDETIE_Pos (6U) 11206 #define SAI_xIMR_LFSDETIE_Msk (0x1UL << SAI_xIMR_LFSDETIE_Pos) /*!< 0x00000040 */ 11207 #define SAI_xIMR_LFSDETIE SAI_xIMR_LFSDETIE_Msk /*!<Late frame synchronization detection interrupt enable */ 11208 11209 /******************** Bit definition for SAI_xSR register *******************/ 11210 #define SAI_xSR_OVRUDR_Pos (0U) 11211 #define SAI_xSR_OVRUDR_Msk (0x1UL << SAI_xSR_OVRUDR_Pos) /*!< 0x00000001 */ 11212 #define SAI_xSR_OVRUDR SAI_xSR_OVRUDR_Msk /*!<Overrun underrun */ 11213 #define SAI_xSR_MUTEDET_Pos (1U) 11214 #define SAI_xSR_MUTEDET_Msk (0x1UL << SAI_xSR_MUTEDET_Pos) /*!< 0x00000002 */ 11215 #define SAI_xSR_MUTEDET SAI_xSR_MUTEDET_Msk /*!<Mute detection */ 11216 #define SAI_xSR_WCKCFG_Pos (2U) 11217 #define SAI_xSR_WCKCFG_Msk (0x1UL << SAI_xSR_WCKCFG_Pos) /*!< 0x00000004 */ 11218 #define SAI_xSR_WCKCFG SAI_xSR_WCKCFG_Msk /*!<Wrong Clock Configuration */ 11219 #define SAI_xSR_FREQ_Pos (3U) 11220 #define SAI_xSR_FREQ_Msk (0x1UL << SAI_xSR_FREQ_Pos) /*!< 0x00000008 */ 11221 #define SAI_xSR_FREQ SAI_xSR_FREQ_Msk /*!<FIFO request */ 11222 #define SAI_xSR_CNRDY_Pos (4U) 11223 #define SAI_xSR_CNRDY_Msk (0x1UL << SAI_xSR_CNRDY_Pos) /*!< 0x00000010 */ 11224 #define SAI_xSR_CNRDY SAI_xSR_CNRDY_Msk /*!<Codec not ready */ 11225 #define SAI_xSR_AFSDET_Pos (5U) 11226 #define SAI_xSR_AFSDET_Msk (0x1UL << SAI_xSR_AFSDET_Pos) /*!< 0x00000020 */ 11227 #define SAI_xSR_AFSDET SAI_xSR_AFSDET_Msk /*!<Anticipated frame synchronization detection */ 11228 #define SAI_xSR_LFSDET_Pos (6U) 11229 #define SAI_xSR_LFSDET_Msk (0x1UL << SAI_xSR_LFSDET_Pos) /*!< 0x00000040 */ 11230 #define SAI_xSR_LFSDET SAI_xSR_LFSDET_Msk /*!<Late frame synchronization detection */ 11231 11232 #define SAI_xSR_FLVL_Pos (16U) 11233 #define SAI_xSR_FLVL_Msk (0x7UL << SAI_xSR_FLVL_Pos) /*!< 0x00070000 */ 11234 #define SAI_xSR_FLVL SAI_xSR_FLVL_Msk /*!<FLVL[2:0] (FIFO Level Threshold) */ 11235 #define SAI_xSR_FLVL_0 (0x1UL << SAI_xSR_FLVL_Pos) /*!< 0x00010000 */ 11236 #define SAI_xSR_FLVL_1 (0x2UL << SAI_xSR_FLVL_Pos) /*!< 0x00020000 */ 11237 #define SAI_xSR_FLVL_2 (0x4UL << SAI_xSR_FLVL_Pos) /*!< 0x00040000 */ 11238 11239 /****************** Bit definition for SAI_xCLRFR register ******************/ 11240 #define SAI_xCLRFR_COVRUDR_Pos (0U) 11241 #define SAI_xCLRFR_COVRUDR_Msk (0x1UL << SAI_xCLRFR_COVRUDR_Pos) /*!< 0x00000001 */ 11242 #define SAI_xCLRFR_COVRUDR SAI_xCLRFR_COVRUDR_Msk /*!<Clear Overrun underrun */ 11243 #define SAI_xCLRFR_CMUTEDET_Pos (1U) 11244 #define SAI_xCLRFR_CMUTEDET_Msk (0x1UL << SAI_xCLRFR_CMUTEDET_Pos) /*!< 0x00000002 */ 11245 #define SAI_xCLRFR_CMUTEDET SAI_xCLRFR_CMUTEDET_Msk /*!<Clear Mute detection */ 11246 #define SAI_xCLRFR_CWCKCFG_Pos (2U) 11247 #define SAI_xCLRFR_CWCKCFG_Msk (0x1UL << SAI_xCLRFR_CWCKCFG_Pos) /*!< 0x00000004 */ 11248 #define SAI_xCLRFR_CWCKCFG SAI_xCLRFR_CWCKCFG_Msk /*!<Clear Wrong Clock Configuration */ 11249 #define SAI_xCLRFR_CFREQ_Pos (3U) 11250 #define SAI_xCLRFR_CFREQ_Msk (0x1UL << SAI_xCLRFR_CFREQ_Pos) /*!< 0x00000008 */ 11251 #define SAI_xCLRFR_CFREQ SAI_xCLRFR_CFREQ_Msk /*!<Clear FIFO request */ 11252 #define SAI_xCLRFR_CCNRDY_Pos (4U) 11253 #define SAI_xCLRFR_CCNRDY_Msk (0x1UL << SAI_xCLRFR_CCNRDY_Pos) /*!< 0x00000010 */ 11254 #define SAI_xCLRFR_CCNRDY SAI_xCLRFR_CCNRDY_Msk /*!<Clear Codec not ready */ 11255 #define SAI_xCLRFR_CAFSDET_Pos (5U) 11256 #define SAI_xCLRFR_CAFSDET_Msk (0x1UL << SAI_xCLRFR_CAFSDET_Pos) /*!< 0x00000020 */ 11257 #define SAI_xCLRFR_CAFSDET SAI_xCLRFR_CAFSDET_Msk /*!<Clear Anticipated frame synchronization detection */ 11258 #define SAI_xCLRFR_CLFSDET_Pos (6U) 11259 #define SAI_xCLRFR_CLFSDET_Msk (0x1UL << SAI_xCLRFR_CLFSDET_Pos) /*!< 0x00000040 */ 11260 #define SAI_xCLRFR_CLFSDET SAI_xCLRFR_CLFSDET_Msk /*!<Clear Late frame synchronization detection */ 11261 11262 /****************** Bit definition for SAI_xDR register *********************/ 11263 #define SAI_xDR_DATA_Pos (0U) 11264 #define SAI_xDR_DATA_Msk (0xFFFFFFFFUL << SAI_xDR_DATA_Pos) /*!< 0xFFFFFFFF */ 11265 #define SAI_xDR_DATA SAI_xDR_DATA_Msk 11266 11267 11268 /******************************************************************************/ 11269 /* */ 11270 /* SD host Interface */ 11271 /* */ 11272 /******************************************************************************/ 11273 /****************** Bit definition for SDMMC_POWER register ******************/ 11274 #define SDMMC_POWER_PWRCTRL_Pos (0U) 11275 #define SDMMC_POWER_PWRCTRL_Msk (0x3UL << SDMMC_POWER_PWRCTRL_Pos) /*!< 0x00000003 */ 11276 #define SDMMC_POWER_PWRCTRL SDMMC_POWER_PWRCTRL_Msk /*!<PWRCTRL[1:0] bits (Power supply control bits) */ 11277 #define SDMMC_POWER_PWRCTRL_0 (0x1UL << SDMMC_POWER_PWRCTRL_Pos) /*!< 0x01 */ 11278 #define SDMMC_POWER_PWRCTRL_1 (0x2UL << SDMMC_POWER_PWRCTRL_Pos) /*!< 0x02 */ 11279 11280 /****************** Bit definition for SDMMC_CLKCR register ******************/ 11281 #define SDMMC_CLKCR_CLKDIV_Pos (0U) 11282 #define SDMMC_CLKCR_CLKDIV_Msk (0xFFUL << SDMMC_CLKCR_CLKDIV_Pos) /*!< 0x000000FF */ 11283 #define SDMMC_CLKCR_CLKDIV SDMMC_CLKCR_CLKDIV_Msk /*!<Clock divide factor */ 11284 #define SDMMC_CLKCR_CLKEN_Pos (8U) 11285 #define SDMMC_CLKCR_CLKEN_Msk (0x1UL << SDMMC_CLKCR_CLKEN_Pos) /*!< 0x00000100 */ 11286 #define SDMMC_CLKCR_CLKEN SDMMC_CLKCR_CLKEN_Msk /*!<Clock enable bit */ 11287 #define SDMMC_CLKCR_PWRSAV_Pos (9U) 11288 #define SDMMC_CLKCR_PWRSAV_Msk (0x1UL << SDMMC_CLKCR_PWRSAV_Pos) /*!< 0x00000200 */ 11289 #define SDMMC_CLKCR_PWRSAV SDMMC_CLKCR_PWRSAV_Msk /*!<Power saving configuration bit */ 11290 #define SDMMC_CLKCR_BYPASS_Pos (10U) 11291 #define SDMMC_CLKCR_BYPASS_Msk (0x1UL << SDMMC_CLKCR_BYPASS_Pos) /*!< 0x00000400 */ 11292 #define SDMMC_CLKCR_BYPASS SDMMC_CLKCR_BYPASS_Msk /*!<Clock divider bypass enable bit */ 11293 11294 #define SDMMC_CLKCR_WIDBUS_Pos (11U) 11295 #define SDMMC_CLKCR_WIDBUS_Msk (0x3UL << SDMMC_CLKCR_WIDBUS_Pos) /*!< 0x00001800 */ 11296 #define SDMMC_CLKCR_WIDBUS SDMMC_CLKCR_WIDBUS_Msk /*!<WIDBUS[1:0] bits (Wide bus mode enable bit) */ 11297 #define SDMMC_CLKCR_WIDBUS_0 (0x1UL << SDMMC_CLKCR_WIDBUS_Pos) /*!< 0x0800 */ 11298 #define SDMMC_CLKCR_WIDBUS_1 (0x2UL << SDMMC_CLKCR_WIDBUS_Pos) /*!< 0x1000 */ 11299 11300 #define SDMMC_CLKCR_NEGEDGE_Pos (13U) 11301 #define SDMMC_CLKCR_NEGEDGE_Msk (0x1UL << SDMMC_CLKCR_NEGEDGE_Pos) /*!< 0x00002000 */ 11302 #define SDMMC_CLKCR_NEGEDGE SDMMC_CLKCR_NEGEDGE_Msk /*!<SDMMC_CK dephasing selection bit */ 11303 #define SDMMC_CLKCR_HWFC_EN_Pos (14U) 11304 #define SDMMC_CLKCR_HWFC_EN_Msk (0x1UL << SDMMC_CLKCR_HWFC_EN_Pos) /*!< 0x00004000 */ 11305 #define SDMMC_CLKCR_HWFC_EN SDMMC_CLKCR_HWFC_EN_Msk /*!<HW Flow Control enable */ 11306 11307 /******************* Bit definition for SDMMC_ARG register *******************/ 11308 #define SDMMC_ARG_CMDARG_Pos (0U) 11309 #define SDMMC_ARG_CMDARG_Msk (0xFFFFFFFFUL << SDMMC_ARG_CMDARG_Pos) /*!< 0xFFFFFFFF */ 11310 #define SDMMC_ARG_CMDARG SDMMC_ARG_CMDARG_Msk /*!<Command argument */ 11311 11312 /******************* Bit definition for SDMMC_CMD register *******************/ 11313 #define SDMMC_CMD_CMDINDEX_Pos (0U) 11314 #define SDMMC_CMD_CMDINDEX_Msk (0x3FUL << SDMMC_CMD_CMDINDEX_Pos) /*!< 0x0000003F */ 11315 #define SDMMC_CMD_CMDINDEX SDMMC_CMD_CMDINDEX_Msk /*!<Command Index */ 11316 11317 #define SDMMC_CMD_WAITRESP_Pos (6U) 11318 #define SDMMC_CMD_WAITRESP_Msk (0x3UL << SDMMC_CMD_WAITRESP_Pos) /*!< 0x000000C0 */ 11319 #define SDMMC_CMD_WAITRESP SDMMC_CMD_WAITRESP_Msk /*!<WAITRESP[1:0] bits (Wait for response bits) */ 11320 #define SDMMC_CMD_WAITRESP_0 (0x1UL << SDMMC_CMD_WAITRESP_Pos) /*!< 0x0040 */ 11321 #define SDMMC_CMD_WAITRESP_1 (0x2UL << SDMMC_CMD_WAITRESP_Pos) /*!< 0x0080 */ 11322 11323 #define SDMMC_CMD_WAITINT_Pos (8U) 11324 #define SDMMC_CMD_WAITINT_Msk (0x1UL << SDMMC_CMD_WAITINT_Pos) /*!< 0x00000100 */ 11325 #define SDMMC_CMD_WAITINT SDMMC_CMD_WAITINT_Msk /*!<CPSM Waits for Interrupt Request */ 11326 #define SDMMC_CMD_WAITPEND_Pos (9U) 11327 #define SDMMC_CMD_WAITPEND_Msk (0x1UL << SDMMC_CMD_WAITPEND_Pos) /*!< 0x00000200 */ 11328 #define SDMMC_CMD_WAITPEND SDMMC_CMD_WAITPEND_Msk /*!<CPSM Waits for ends of data transfer (CmdPend internal signal) */ 11329 #define SDMMC_CMD_CPSMEN_Pos (10U) 11330 #define SDMMC_CMD_CPSMEN_Msk (0x1UL << SDMMC_CMD_CPSMEN_Pos) /*!< 0x00000400 */ 11331 #define SDMMC_CMD_CPSMEN SDMMC_CMD_CPSMEN_Msk /*!<Command path state machine (CPSM) Enable bit */ 11332 #define SDMMC_CMD_SDIOSUSPEND_Pos (11U) 11333 #define SDMMC_CMD_SDIOSUSPEND_Msk (0x1UL << SDMMC_CMD_SDIOSUSPEND_Pos) /*!< 0x00000800 */ 11334 #define SDMMC_CMD_SDIOSUSPEND SDMMC_CMD_SDIOSUSPEND_Msk /*!<SD I/O suspend command */ 11335 11336 /***************** Bit definition for SDMMC_RESPCMD register *****************/ 11337 #define SDMMC_RESPCMD_RESPCMD_Pos (0U) 11338 #define SDMMC_RESPCMD_RESPCMD_Msk (0x3FUL << SDMMC_RESPCMD_RESPCMD_Pos) /*!< 0x0000003F */ 11339 #define SDMMC_RESPCMD_RESPCMD SDMMC_RESPCMD_RESPCMD_Msk /*!<Response command index */ 11340 11341 /****************** Bit definition for SDMMC_RESP0 register ******************/ 11342 #define SDMMC_RESP0_CARDSTATUS0_Pos (0U) 11343 #define SDMMC_RESP0_CARDSTATUS0_Msk (0xFFFFFFFFUL << SDMMC_RESP0_CARDSTATUS0_Pos) /*!< 0xFFFFFFFF */ 11344 #define SDMMC_RESP0_CARDSTATUS0 SDMMC_RESP0_CARDSTATUS0_Msk /*!<Card Status */ 11345 11346 /****************** Bit definition for SDMMC_RESP1 register ******************/ 11347 #define SDMMC_RESP1_CARDSTATUS1_Pos (0U) 11348 #define SDMMC_RESP1_CARDSTATUS1_Msk (0xFFFFFFFFUL << SDMMC_RESP1_CARDSTATUS1_Pos) /*!< 0xFFFFFFFF */ 11349 #define SDMMC_RESP1_CARDSTATUS1 SDMMC_RESP1_CARDSTATUS1_Msk /*!<Card Status */ 11350 11351 /****************** Bit definition for SDMMC_RESP2 register ******************/ 11352 #define SDMMC_RESP2_CARDSTATUS2_Pos (0U) 11353 #define SDMMC_RESP2_CARDSTATUS2_Msk (0xFFFFFFFFUL << SDMMC_RESP2_CARDSTATUS2_Pos) /*!< 0xFFFFFFFF */ 11354 #define SDMMC_RESP2_CARDSTATUS2 SDMMC_RESP2_CARDSTATUS2_Msk /*!<Card Status */ 11355 11356 /****************** Bit definition for SDMMC_RESP3 register ******************/ 11357 #define SDMMC_RESP3_CARDSTATUS3_Pos (0U) 11358 #define SDMMC_RESP3_CARDSTATUS3_Msk (0xFFFFFFFFUL << SDMMC_RESP3_CARDSTATUS3_Pos) /*!< 0xFFFFFFFF */ 11359 #define SDMMC_RESP3_CARDSTATUS3 SDMMC_RESP3_CARDSTATUS3_Msk /*!<Card Status */ 11360 11361 /****************** Bit definition for SDMMC_RESP4 register ******************/ 11362 #define SDMMC_RESP4_CARDSTATUS4_Pos (0U) 11363 #define SDMMC_RESP4_CARDSTATUS4_Msk (0xFFFFFFFFUL << SDMMC_RESP4_CARDSTATUS4_Pos) /*!< 0xFFFFFFFF */ 11364 #define SDMMC_RESP4_CARDSTATUS4 SDMMC_RESP4_CARDSTATUS4_Msk /*!<Card Status */ 11365 11366 /****************** Bit definition for SDMMC_DTIMER register *****************/ 11367 #define SDMMC_DTIMER_DATATIME_Pos (0U) 11368 #define SDMMC_DTIMER_DATATIME_Msk (0xFFFFFFFFUL << SDMMC_DTIMER_DATATIME_Pos) /*!< 0xFFFFFFFF */ 11369 #define SDMMC_DTIMER_DATATIME SDMMC_DTIMER_DATATIME_Msk /*!<Data timeout period. */ 11370 11371 /****************** Bit definition for SDMMC_DLEN register *******************/ 11372 #define SDMMC_DLEN_DATALENGTH_Pos (0U) 11373 #define SDMMC_DLEN_DATALENGTH_Msk (0x1FFFFFFUL << SDMMC_DLEN_DATALENGTH_Pos) /*!< 0x01FFFFFF */ 11374 #define SDMMC_DLEN_DATALENGTH SDMMC_DLEN_DATALENGTH_Msk /*!<Data length value */ 11375 11376 /****************** Bit definition for SDMMC_DCTRL register ******************/ 11377 #define SDMMC_DCTRL_DTEN_Pos (0U) 11378 #define SDMMC_DCTRL_DTEN_Msk (0x1UL << SDMMC_DCTRL_DTEN_Pos) /*!< 0x00000001 */ 11379 #define SDMMC_DCTRL_DTEN SDMMC_DCTRL_DTEN_Msk /*!<Data transfer enabled bit */ 11380 #define SDMMC_DCTRL_DTDIR_Pos (1U) 11381 #define SDMMC_DCTRL_DTDIR_Msk (0x1UL << SDMMC_DCTRL_DTDIR_Pos) /*!< 0x00000002 */ 11382 #define SDMMC_DCTRL_DTDIR SDMMC_DCTRL_DTDIR_Msk /*!<Data transfer direction selection */ 11383 #define SDMMC_DCTRL_DTMODE_Pos (2U) 11384 #define SDMMC_DCTRL_DTMODE_Msk (0x1UL << SDMMC_DCTRL_DTMODE_Pos) /*!< 0x00000004 */ 11385 #define SDMMC_DCTRL_DTMODE SDMMC_DCTRL_DTMODE_Msk /*!<Data transfer mode selection */ 11386 #define SDMMC_DCTRL_DMAEN_Pos (3U) 11387 #define SDMMC_DCTRL_DMAEN_Msk (0x1UL << SDMMC_DCTRL_DMAEN_Pos) /*!< 0x00000008 */ 11388 #define SDMMC_DCTRL_DMAEN SDMMC_DCTRL_DMAEN_Msk /*!<DMA enabled bit */ 11389 11390 #define SDMMC_DCTRL_DBLOCKSIZE_Pos (4U) 11391 #define SDMMC_DCTRL_DBLOCKSIZE_Msk (0xFUL << SDMMC_DCTRL_DBLOCKSIZE_Pos) /*!< 0x000000F0 */ 11392 #define SDMMC_DCTRL_DBLOCKSIZE SDMMC_DCTRL_DBLOCKSIZE_Msk /*!<DBLOCKSIZE[3:0] bits (Data block size) */ 11393 #define SDMMC_DCTRL_DBLOCKSIZE_0 (0x1UL << SDMMC_DCTRL_DBLOCKSIZE_Pos) /*!< 0x0010 */ 11394 #define SDMMC_DCTRL_DBLOCKSIZE_1 (0x2UL << SDMMC_DCTRL_DBLOCKSIZE_Pos) /*!< 0x0020 */ 11395 #define SDMMC_DCTRL_DBLOCKSIZE_2 (0x4UL << SDMMC_DCTRL_DBLOCKSIZE_Pos) /*!< 0x0040 */ 11396 #define SDMMC_DCTRL_DBLOCKSIZE_3 (0x8UL << SDMMC_DCTRL_DBLOCKSIZE_Pos) /*!< 0x0080 */ 11397 11398 #define SDMMC_DCTRL_RWSTART_Pos (8U) 11399 #define SDMMC_DCTRL_RWSTART_Msk (0x1UL << SDMMC_DCTRL_RWSTART_Pos) /*!< 0x00000100 */ 11400 #define SDMMC_DCTRL_RWSTART SDMMC_DCTRL_RWSTART_Msk /*!<Read wait start */ 11401 #define SDMMC_DCTRL_RWSTOP_Pos (9U) 11402 #define SDMMC_DCTRL_RWSTOP_Msk (0x1UL << SDMMC_DCTRL_RWSTOP_Pos) /*!< 0x00000200 */ 11403 #define SDMMC_DCTRL_RWSTOP SDMMC_DCTRL_RWSTOP_Msk /*!<Read wait stop */ 11404 #define SDMMC_DCTRL_RWMOD_Pos (10U) 11405 #define SDMMC_DCTRL_RWMOD_Msk (0x1UL << SDMMC_DCTRL_RWMOD_Pos) /*!< 0x00000400 */ 11406 #define SDMMC_DCTRL_RWMOD SDMMC_DCTRL_RWMOD_Msk /*!<Read wait mode */ 11407 #define SDMMC_DCTRL_SDIOEN_Pos (11U) 11408 #define SDMMC_DCTRL_SDIOEN_Msk (0x1UL << SDMMC_DCTRL_SDIOEN_Pos) /*!< 0x00000800 */ 11409 #define SDMMC_DCTRL_SDIOEN SDMMC_DCTRL_SDIOEN_Msk /*!<SD I/O enable functions */ 11410 11411 /****************** Bit definition for SDMMC_DCOUNT register *****************/ 11412 #define SDMMC_DCOUNT_DATACOUNT_Pos (0U) 11413 #define SDMMC_DCOUNT_DATACOUNT_Msk (0x1FFFFFFUL << SDMMC_DCOUNT_DATACOUNT_Pos) /*!< 0x01FFFFFF */ 11414 #define SDMMC_DCOUNT_DATACOUNT SDMMC_DCOUNT_DATACOUNT_Msk /*!<Data count value */ 11415 11416 /****************** Bit definition for SDMMC_STA register ********************/ 11417 #define SDMMC_STA_CCRCFAIL_Pos (0U) 11418 #define SDMMC_STA_CCRCFAIL_Msk (0x1UL << SDMMC_STA_CCRCFAIL_Pos) /*!< 0x00000001 */ 11419 #define SDMMC_STA_CCRCFAIL SDMMC_STA_CCRCFAIL_Msk /*!<Command response received (CRC check failed) */ 11420 #define SDMMC_STA_DCRCFAIL_Pos (1U) 11421 #define SDMMC_STA_DCRCFAIL_Msk (0x1UL << SDMMC_STA_DCRCFAIL_Pos) /*!< 0x00000002 */ 11422 #define SDMMC_STA_DCRCFAIL SDMMC_STA_DCRCFAIL_Msk /*!<Data block sent/received (CRC check failed) */ 11423 #define SDMMC_STA_CTIMEOUT_Pos (2U) 11424 #define SDMMC_STA_CTIMEOUT_Msk (0x1UL << SDMMC_STA_CTIMEOUT_Pos) /*!< 0x00000004 */ 11425 #define SDMMC_STA_CTIMEOUT SDMMC_STA_CTIMEOUT_Msk /*!<Command response timeout */ 11426 #define SDMMC_STA_DTIMEOUT_Pos (3U) 11427 #define SDMMC_STA_DTIMEOUT_Msk (0x1UL << SDMMC_STA_DTIMEOUT_Pos) /*!< 0x00000008 */ 11428 #define SDMMC_STA_DTIMEOUT SDMMC_STA_DTIMEOUT_Msk /*!<Data timeout */ 11429 #define SDMMC_STA_TXUNDERR_Pos (4U) 11430 #define SDMMC_STA_TXUNDERR_Msk (0x1UL << SDMMC_STA_TXUNDERR_Pos) /*!< 0x00000010 */ 11431 #define SDMMC_STA_TXUNDERR SDMMC_STA_TXUNDERR_Msk /*!<Transmit FIFO underrun error */ 11432 #define SDMMC_STA_RXOVERR_Pos (5U) 11433 #define SDMMC_STA_RXOVERR_Msk (0x1UL << SDMMC_STA_RXOVERR_Pos) /*!< 0x00000020 */ 11434 #define SDMMC_STA_RXOVERR SDMMC_STA_RXOVERR_Msk /*!<Received FIFO overrun error */ 11435 #define SDMMC_STA_CMDREND_Pos (6U) 11436 #define SDMMC_STA_CMDREND_Msk (0x1UL << SDMMC_STA_CMDREND_Pos) /*!< 0x00000040 */ 11437 #define SDMMC_STA_CMDREND SDMMC_STA_CMDREND_Msk /*!<Command response received (CRC check passed) */ 11438 #define SDMMC_STA_CMDSENT_Pos (7U) 11439 #define SDMMC_STA_CMDSENT_Msk (0x1UL << SDMMC_STA_CMDSENT_Pos) /*!< 0x00000080 */ 11440 #define SDMMC_STA_CMDSENT SDMMC_STA_CMDSENT_Msk /*!<Command sent (no response required) */ 11441 #define SDMMC_STA_DATAEND_Pos (8U) 11442 #define SDMMC_STA_DATAEND_Msk (0x1UL << SDMMC_STA_DATAEND_Pos) /*!< 0x00000100 */ 11443 #define SDMMC_STA_DATAEND SDMMC_STA_DATAEND_Msk /*!<Data end (data counter, SDIDCOUNT, is zero) */ 11444 #define SDMMC_STA_DBCKEND_Pos (10U) 11445 #define SDMMC_STA_DBCKEND_Msk (0x1UL << SDMMC_STA_DBCKEND_Pos) /*!< 0x00000400 */ 11446 #define SDMMC_STA_DBCKEND SDMMC_STA_DBCKEND_Msk /*!<Data block sent/received (CRC check passed) */ 11447 #define SDMMC_STA_CMDACT_Pos (11U) 11448 #define SDMMC_STA_CMDACT_Msk (0x1UL << SDMMC_STA_CMDACT_Pos) /*!< 0x00000800 */ 11449 #define SDMMC_STA_CMDACT SDMMC_STA_CMDACT_Msk /*!<Command transfer in progress */ 11450 #define SDMMC_STA_TXACT_Pos (12U) 11451 #define SDMMC_STA_TXACT_Msk (0x1UL << SDMMC_STA_TXACT_Pos) /*!< 0x00001000 */ 11452 #define SDMMC_STA_TXACT SDMMC_STA_TXACT_Msk /*!<Data transmit in progress */ 11453 #define SDMMC_STA_RXACT_Pos (13U) 11454 #define SDMMC_STA_RXACT_Msk (0x1UL << SDMMC_STA_RXACT_Pos) /*!< 0x00002000 */ 11455 #define SDMMC_STA_RXACT SDMMC_STA_RXACT_Msk /*!<Data receive in progress */ 11456 #define SDMMC_STA_TXFIFOHE_Pos (14U) 11457 #define SDMMC_STA_TXFIFOHE_Msk (0x1UL << SDMMC_STA_TXFIFOHE_Pos) /*!< 0x00004000 */ 11458 #define SDMMC_STA_TXFIFOHE SDMMC_STA_TXFIFOHE_Msk /*!<Transmit FIFO Half Empty: at least 8 words can be written into the FIFO */ 11459 #define SDMMC_STA_RXFIFOHF_Pos (15U) 11460 #define SDMMC_STA_RXFIFOHF_Msk (0x1UL << SDMMC_STA_RXFIFOHF_Pos) /*!< 0x00008000 */ 11461 #define SDMMC_STA_RXFIFOHF SDMMC_STA_RXFIFOHF_Msk /*!<Receive FIFO Half Full: there are at least 8 words in the FIFO */ 11462 #define SDMMC_STA_TXFIFOF_Pos (16U) 11463 #define SDMMC_STA_TXFIFOF_Msk (0x1UL << SDMMC_STA_TXFIFOF_Pos) /*!< 0x00010000 */ 11464 #define SDMMC_STA_TXFIFOF SDMMC_STA_TXFIFOF_Msk /*!<Transmit FIFO full */ 11465 #define SDMMC_STA_RXFIFOF_Pos (17U) 11466 #define SDMMC_STA_RXFIFOF_Msk (0x1UL << SDMMC_STA_RXFIFOF_Pos) /*!< 0x00020000 */ 11467 #define SDMMC_STA_RXFIFOF SDMMC_STA_RXFIFOF_Msk /*!<Receive FIFO full */ 11468 #define SDMMC_STA_TXFIFOE_Pos (18U) 11469 #define SDMMC_STA_TXFIFOE_Msk (0x1UL << SDMMC_STA_TXFIFOE_Pos) /*!< 0x00040000 */ 11470 #define SDMMC_STA_TXFIFOE SDMMC_STA_TXFIFOE_Msk /*!<Transmit FIFO empty */ 11471 #define SDMMC_STA_RXFIFOE_Pos (19U) 11472 #define SDMMC_STA_RXFIFOE_Msk (0x1UL << SDMMC_STA_RXFIFOE_Pos) /*!< 0x00080000 */ 11473 #define SDMMC_STA_RXFIFOE SDMMC_STA_RXFIFOE_Msk /*!<Receive FIFO empty */ 11474 #define SDMMC_STA_TXDAVL_Pos (20U) 11475 #define SDMMC_STA_TXDAVL_Msk (0x1UL << SDMMC_STA_TXDAVL_Pos) /*!< 0x00100000 */ 11476 #define SDMMC_STA_TXDAVL SDMMC_STA_TXDAVL_Msk /*!<Data available in transmit FIFO */ 11477 #define SDMMC_STA_RXDAVL_Pos (21U) 11478 #define SDMMC_STA_RXDAVL_Msk (0x1UL << SDMMC_STA_RXDAVL_Pos) /*!< 0x00200000 */ 11479 #define SDMMC_STA_RXDAVL SDMMC_STA_RXDAVL_Msk /*!<Data available in receive FIFO */ 11480 #define SDMMC_STA_SDIOIT_Pos (22U) 11481 #define SDMMC_STA_SDIOIT_Msk (0x1UL << SDMMC_STA_SDIOIT_Pos) /*!< 0x00400000 */ 11482 #define SDMMC_STA_SDIOIT SDMMC_STA_SDIOIT_Msk /*!<SDMMC interrupt received */ 11483 11484 /******************* Bit definition for SDMMC_ICR register *******************/ 11485 #define SDMMC_ICR_CCRCFAILC_Pos (0U) 11486 #define SDMMC_ICR_CCRCFAILC_Msk (0x1UL << SDMMC_ICR_CCRCFAILC_Pos) /*!< 0x00000001 */ 11487 #define SDMMC_ICR_CCRCFAILC SDMMC_ICR_CCRCFAILC_Msk /*!<CCRCFAIL flag clear bit */ 11488 #define SDMMC_ICR_DCRCFAILC_Pos (1U) 11489 #define SDMMC_ICR_DCRCFAILC_Msk (0x1UL << SDMMC_ICR_DCRCFAILC_Pos) /*!< 0x00000002 */ 11490 #define SDMMC_ICR_DCRCFAILC SDMMC_ICR_DCRCFAILC_Msk /*!<DCRCFAIL flag clear bit */ 11491 #define SDMMC_ICR_CTIMEOUTC_Pos (2U) 11492 #define SDMMC_ICR_CTIMEOUTC_Msk (0x1UL << SDMMC_ICR_CTIMEOUTC_Pos) /*!< 0x00000004 */ 11493 #define SDMMC_ICR_CTIMEOUTC SDMMC_ICR_CTIMEOUTC_Msk /*!<CTIMEOUT flag clear bit */ 11494 #define SDMMC_ICR_DTIMEOUTC_Pos (3U) 11495 #define SDMMC_ICR_DTIMEOUTC_Msk (0x1UL << SDMMC_ICR_DTIMEOUTC_Pos) /*!< 0x00000008 */ 11496 #define SDMMC_ICR_DTIMEOUTC SDMMC_ICR_DTIMEOUTC_Msk /*!<DTIMEOUT flag clear bit */ 11497 #define SDMMC_ICR_TXUNDERRC_Pos (4U) 11498 #define SDMMC_ICR_TXUNDERRC_Msk (0x1UL << SDMMC_ICR_TXUNDERRC_Pos) /*!< 0x00000010 */ 11499 #define SDMMC_ICR_TXUNDERRC SDMMC_ICR_TXUNDERRC_Msk /*!<TXUNDERR flag clear bit */ 11500 #define SDMMC_ICR_RXOVERRC_Pos (5U) 11501 #define SDMMC_ICR_RXOVERRC_Msk (0x1UL << SDMMC_ICR_RXOVERRC_Pos) /*!< 0x00000020 */ 11502 #define SDMMC_ICR_RXOVERRC SDMMC_ICR_RXOVERRC_Msk /*!<RXOVERR flag clear bit */ 11503 #define SDMMC_ICR_CMDRENDC_Pos (6U) 11504 #define SDMMC_ICR_CMDRENDC_Msk (0x1UL << SDMMC_ICR_CMDRENDC_Pos) /*!< 0x00000040 */ 11505 #define SDMMC_ICR_CMDRENDC SDMMC_ICR_CMDRENDC_Msk /*!<CMDREND flag clear bit */ 11506 #define SDMMC_ICR_CMDSENTC_Pos (7U) 11507 #define SDMMC_ICR_CMDSENTC_Msk (0x1UL << SDMMC_ICR_CMDSENTC_Pos) /*!< 0x00000080 */ 11508 #define SDMMC_ICR_CMDSENTC SDMMC_ICR_CMDSENTC_Msk /*!<CMDSENT flag clear bit */ 11509 #define SDMMC_ICR_DATAENDC_Pos (8U) 11510 #define SDMMC_ICR_DATAENDC_Msk (0x1UL << SDMMC_ICR_DATAENDC_Pos) /*!< 0x00000100 */ 11511 #define SDMMC_ICR_DATAENDC SDMMC_ICR_DATAENDC_Msk /*!<DATAEND flag clear bit */ 11512 #define SDMMC_ICR_DBCKENDC_Pos (10U) 11513 #define SDMMC_ICR_DBCKENDC_Msk (0x1UL << SDMMC_ICR_DBCKENDC_Pos) /*!< 0x00000400 */ 11514 #define SDMMC_ICR_DBCKENDC SDMMC_ICR_DBCKENDC_Msk /*!<DBCKEND flag clear bit */ 11515 #define SDMMC_ICR_SDIOITC_Pos (22U) 11516 #define SDMMC_ICR_SDIOITC_Msk (0x1UL << SDMMC_ICR_SDIOITC_Pos) /*!< 0x00400000 */ 11517 #define SDMMC_ICR_SDIOITC SDMMC_ICR_SDIOITC_Msk /*!<SDMMCIT flag clear bit */ 11518 11519 /****************** Bit definition for SDMMC_MASK register *******************/ 11520 #define SDMMC_MASK_CCRCFAILIE_Pos (0U) 11521 #define SDMMC_MASK_CCRCFAILIE_Msk (0x1UL << SDMMC_MASK_CCRCFAILIE_Pos) /*!< 0x00000001 */ 11522 #define SDMMC_MASK_CCRCFAILIE SDMMC_MASK_CCRCFAILIE_Msk /*!<Command CRC Fail Interrupt Enable */ 11523 #define SDMMC_MASK_DCRCFAILIE_Pos (1U) 11524 #define SDMMC_MASK_DCRCFAILIE_Msk (0x1UL << SDMMC_MASK_DCRCFAILIE_Pos) /*!< 0x00000002 */ 11525 #define SDMMC_MASK_DCRCFAILIE SDMMC_MASK_DCRCFAILIE_Msk /*!<Data CRC Fail Interrupt Enable */ 11526 #define SDMMC_MASK_CTIMEOUTIE_Pos (2U) 11527 #define SDMMC_MASK_CTIMEOUTIE_Msk (0x1UL << SDMMC_MASK_CTIMEOUTIE_Pos) /*!< 0x00000004 */ 11528 #define SDMMC_MASK_CTIMEOUTIE SDMMC_MASK_CTIMEOUTIE_Msk /*!<Command TimeOut Interrupt Enable */ 11529 #define SDMMC_MASK_DTIMEOUTIE_Pos (3U) 11530 #define SDMMC_MASK_DTIMEOUTIE_Msk (0x1UL << SDMMC_MASK_DTIMEOUTIE_Pos) /*!< 0x00000008 */ 11531 #define SDMMC_MASK_DTIMEOUTIE SDMMC_MASK_DTIMEOUTIE_Msk /*!<Data TimeOut Interrupt Enable */ 11532 #define SDMMC_MASK_TXUNDERRIE_Pos (4U) 11533 #define SDMMC_MASK_TXUNDERRIE_Msk (0x1UL << SDMMC_MASK_TXUNDERRIE_Pos) /*!< 0x00000010 */ 11534 #define SDMMC_MASK_TXUNDERRIE SDMMC_MASK_TXUNDERRIE_Msk /*!<Tx FIFO UnderRun Error Interrupt Enable */ 11535 #define SDMMC_MASK_RXOVERRIE_Pos (5U) 11536 #define SDMMC_MASK_RXOVERRIE_Msk (0x1UL << SDMMC_MASK_RXOVERRIE_Pos) /*!< 0x00000020 */ 11537 #define SDMMC_MASK_RXOVERRIE SDMMC_MASK_RXOVERRIE_Msk /*!<Rx FIFO OverRun Error Interrupt Enable */ 11538 #define SDMMC_MASK_CMDRENDIE_Pos (6U) 11539 #define SDMMC_MASK_CMDRENDIE_Msk (0x1UL << SDMMC_MASK_CMDRENDIE_Pos) /*!< 0x00000040 */ 11540 #define SDMMC_MASK_CMDRENDIE SDMMC_MASK_CMDRENDIE_Msk /*!<Command Response Received Interrupt Enable */ 11541 #define SDMMC_MASK_CMDSENTIE_Pos (7U) 11542 #define SDMMC_MASK_CMDSENTIE_Msk (0x1UL << SDMMC_MASK_CMDSENTIE_Pos) /*!< 0x00000080 */ 11543 #define SDMMC_MASK_CMDSENTIE SDMMC_MASK_CMDSENTIE_Msk /*!<Command Sent Interrupt Enable */ 11544 #define SDMMC_MASK_DATAENDIE_Pos (8U) 11545 #define SDMMC_MASK_DATAENDIE_Msk (0x1UL << SDMMC_MASK_DATAENDIE_Pos) /*!< 0x00000100 */ 11546 #define SDMMC_MASK_DATAENDIE SDMMC_MASK_DATAENDIE_Msk /*!<Data End Interrupt Enable */ 11547 #define SDMMC_MASK_DBCKENDIE_Pos (10U) 11548 #define SDMMC_MASK_DBCKENDIE_Msk (0x1UL << SDMMC_MASK_DBCKENDIE_Pos) /*!< 0x00000400 */ 11549 #define SDMMC_MASK_DBCKENDIE SDMMC_MASK_DBCKENDIE_Msk /*!<Data Block End Interrupt Enable */ 11550 #define SDMMC_MASK_CMDACTIE_Pos (11U) 11551 #define SDMMC_MASK_CMDACTIE_Msk (0x1UL << SDMMC_MASK_CMDACTIE_Pos) /*!< 0x00000800 */ 11552 #define SDMMC_MASK_CMDACTIE SDMMC_MASK_CMDACTIE_Msk /*!<CCommand Acting Interrupt Enable */ 11553 #define SDMMC_MASK_TXACTIE_Pos (12U) 11554 #define SDMMC_MASK_TXACTIE_Msk (0x1UL << SDMMC_MASK_TXACTIE_Pos) /*!< 0x00001000 */ 11555 #define SDMMC_MASK_TXACTIE SDMMC_MASK_TXACTIE_Msk /*!<Data Transmit Acting Interrupt Enable */ 11556 #define SDMMC_MASK_RXACTIE_Pos (13U) 11557 #define SDMMC_MASK_RXACTIE_Msk (0x1UL << SDMMC_MASK_RXACTIE_Pos) /*!< 0x00002000 */ 11558 #define SDMMC_MASK_RXACTIE SDMMC_MASK_RXACTIE_Msk /*!<Data receive acting interrupt enabled */ 11559 #define SDMMC_MASK_TXFIFOHEIE_Pos (14U) 11560 #define SDMMC_MASK_TXFIFOHEIE_Msk (0x1UL << SDMMC_MASK_TXFIFOHEIE_Pos) /*!< 0x00004000 */ 11561 #define SDMMC_MASK_TXFIFOHEIE SDMMC_MASK_TXFIFOHEIE_Msk /*!<Tx FIFO Half Empty interrupt Enable */ 11562 #define SDMMC_MASK_RXFIFOHFIE_Pos (15U) 11563 #define SDMMC_MASK_RXFIFOHFIE_Msk (0x1UL << SDMMC_MASK_RXFIFOHFIE_Pos) /*!< 0x00008000 */ 11564 #define SDMMC_MASK_RXFIFOHFIE SDMMC_MASK_RXFIFOHFIE_Msk /*!<Rx FIFO Half Full interrupt Enable */ 11565 #define SDMMC_MASK_TXFIFOFIE_Pos (16U) 11566 #define SDMMC_MASK_TXFIFOFIE_Msk (0x1UL << SDMMC_MASK_TXFIFOFIE_Pos) /*!< 0x00010000 */ 11567 #define SDMMC_MASK_TXFIFOFIE SDMMC_MASK_TXFIFOFIE_Msk /*!<Tx FIFO Full interrupt Enable */ 11568 #define SDMMC_MASK_RXFIFOFIE_Pos (17U) 11569 #define SDMMC_MASK_RXFIFOFIE_Msk (0x1UL << SDMMC_MASK_RXFIFOFIE_Pos) /*!< 0x00020000 */ 11570 #define SDMMC_MASK_RXFIFOFIE SDMMC_MASK_RXFIFOFIE_Msk /*!<Rx FIFO Full interrupt Enable */ 11571 #define SDMMC_MASK_TXFIFOEIE_Pos (18U) 11572 #define SDMMC_MASK_TXFIFOEIE_Msk (0x1UL << SDMMC_MASK_TXFIFOEIE_Pos) /*!< 0x00040000 */ 11573 #define SDMMC_MASK_TXFIFOEIE SDMMC_MASK_TXFIFOEIE_Msk /*!<Tx FIFO Empty interrupt Enable */ 11574 #define SDMMC_MASK_RXFIFOEIE_Pos (19U) 11575 #define SDMMC_MASK_RXFIFOEIE_Msk (0x1UL << SDMMC_MASK_RXFIFOEIE_Pos) /*!< 0x00080000 */ 11576 #define SDMMC_MASK_RXFIFOEIE SDMMC_MASK_RXFIFOEIE_Msk /*!<Rx FIFO Empty interrupt Enable */ 11577 #define SDMMC_MASK_TXDAVLIE_Pos (20U) 11578 #define SDMMC_MASK_TXDAVLIE_Msk (0x1UL << SDMMC_MASK_TXDAVLIE_Pos) /*!< 0x00100000 */ 11579 #define SDMMC_MASK_TXDAVLIE SDMMC_MASK_TXDAVLIE_Msk /*!<Data available in Tx FIFO interrupt Enable */ 11580 #define SDMMC_MASK_RXDAVLIE_Pos (21U) 11581 #define SDMMC_MASK_RXDAVLIE_Msk (0x1UL << SDMMC_MASK_RXDAVLIE_Pos) /*!< 0x00200000 */ 11582 #define SDMMC_MASK_RXDAVLIE SDMMC_MASK_RXDAVLIE_Msk /*!<Data available in Rx FIFO interrupt Enable */ 11583 #define SDMMC_MASK_SDIOITIE_Pos (22U) 11584 #define SDMMC_MASK_SDIOITIE_Msk (0x1UL << SDMMC_MASK_SDIOITIE_Pos) /*!< 0x00400000 */ 11585 #define SDMMC_MASK_SDIOITIE SDMMC_MASK_SDIOITIE_Msk /*!<SDMMC Mode Interrupt Received interrupt Enable */ 11586 11587 /***************** Bit definition for SDMMC_FIFOCNT register *****************/ 11588 #define SDMMC_FIFOCNT_FIFOCOUNT_Pos (0U) 11589 #define SDMMC_FIFOCNT_FIFOCOUNT_Msk (0xFFFFFFUL << SDMMC_FIFOCNT_FIFOCOUNT_Pos) /*!< 0x00FFFFFF */ 11590 #define SDMMC_FIFOCNT_FIFOCOUNT SDMMC_FIFOCNT_FIFOCOUNT_Msk /*!<Remaining number of words to be written to or read from the FIFO */ 11591 11592 /****************** Bit definition for SDMMC_FIFO register *******************/ 11593 #define SDMMC_FIFO_FIFODATA_Pos (0U) 11594 #define SDMMC_FIFO_FIFODATA_Msk (0xFFFFFFFFUL << SDMMC_FIFO_FIFODATA_Pos) /*!< 0xFFFFFFFF */ 11595 #define SDMMC_FIFO_FIFODATA SDMMC_FIFO_FIFODATA_Msk /*!<Receive and transmit FIFO data */ 11596 11597 /******************************************************************************/ 11598 /* */ 11599 /* Serial Peripheral Interface (SPI) */ 11600 /* */ 11601 /******************************************************************************/ 11602 /******************* Bit definition for SPI_CR1 register ********************/ 11603 #define SPI_CR1_CPHA_Pos (0U) 11604 #define SPI_CR1_CPHA_Msk (0x1UL << SPI_CR1_CPHA_Pos) /*!< 0x00000001 */ 11605 #define SPI_CR1_CPHA SPI_CR1_CPHA_Msk /*!< Clock Phase */ 11606 #define SPI_CR1_CPOL_Pos (1U) 11607 #define SPI_CR1_CPOL_Msk (0x1UL << SPI_CR1_CPOL_Pos) /*!< 0x00000002 */ 11608 #define SPI_CR1_CPOL SPI_CR1_CPOL_Msk /*!< Clock Polarity */ 11609 #define SPI_CR1_MSTR_Pos (2U) 11610 #define SPI_CR1_MSTR_Msk (0x1UL << SPI_CR1_MSTR_Pos) /*!< 0x00000004 */ 11611 #define SPI_CR1_MSTR SPI_CR1_MSTR_Msk /*!< Master Selection */ 11612 #define SPI_CR1_BR_Pos (3U) 11613 #define SPI_CR1_BR_Msk (0x7UL << SPI_CR1_BR_Pos) /*!< 0x00000038 */ 11614 #define SPI_CR1_BR SPI_CR1_BR_Msk /*!< BR[2:0] bits (Baud Rate Control) */ 11615 #define SPI_CR1_BR_0 (0x1UL << SPI_CR1_BR_Pos) /*!< 0x00000008 */ 11616 #define SPI_CR1_BR_1 (0x2UL << SPI_CR1_BR_Pos) /*!< 0x00000010 */ 11617 #define SPI_CR1_BR_2 (0x4UL << SPI_CR1_BR_Pos) /*!< 0x00000020 */ 11618 #define SPI_CR1_SPE_Pos (6U) 11619 #define SPI_CR1_SPE_Msk (0x1UL << SPI_CR1_SPE_Pos) /*!< 0x00000040 */ 11620 #define SPI_CR1_SPE SPI_CR1_SPE_Msk /*!< SPI Enable */ 11621 #define SPI_CR1_LSBFIRST_Pos (7U) 11622 #define SPI_CR1_LSBFIRST_Msk (0x1UL << SPI_CR1_LSBFIRST_Pos) /*!< 0x00000080 */ 11623 #define SPI_CR1_LSBFIRST SPI_CR1_LSBFIRST_Msk /*!< Frame Format */ 11624 #define SPI_CR1_SSI_Pos (8U) 11625 #define SPI_CR1_SSI_Msk (0x1UL << SPI_CR1_SSI_Pos) /*!< 0x00000100 */ 11626 #define SPI_CR1_SSI SPI_CR1_SSI_Msk /*!< Internal slave select */ 11627 #define SPI_CR1_SSM_Pos (9U) 11628 #define SPI_CR1_SSM_Msk (0x1UL << SPI_CR1_SSM_Pos) /*!< 0x00000200 */ 11629 #define SPI_CR1_SSM SPI_CR1_SSM_Msk /*!< Software slave management */ 11630 #define SPI_CR1_RXONLY_Pos (10U) 11631 #define SPI_CR1_RXONLY_Msk (0x1UL << SPI_CR1_RXONLY_Pos) /*!< 0x00000400 */ 11632 #define SPI_CR1_RXONLY SPI_CR1_RXONLY_Msk /*!< Receive only */ 11633 #define SPI_CR1_CRCL_Pos (11U) 11634 #define SPI_CR1_CRCL_Msk (0x1UL << SPI_CR1_CRCL_Pos) /*!< 0x00000800 */ 11635 #define SPI_CR1_CRCL SPI_CR1_CRCL_Msk /*!< CRC Length */ 11636 #define SPI_CR1_CRCNEXT_Pos (12U) 11637 #define SPI_CR1_CRCNEXT_Msk (0x1UL << SPI_CR1_CRCNEXT_Pos) /*!< 0x00001000 */ 11638 #define SPI_CR1_CRCNEXT SPI_CR1_CRCNEXT_Msk /*!< Transmit CRC next */ 11639 #define SPI_CR1_CRCEN_Pos (13U) 11640 #define SPI_CR1_CRCEN_Msk (0x1UL << SPI_CR1_CRCEN_Pos) /*!< 0x00002000 */ 11641 #define SPI_CR1_CRCEN SPI_CR1_CRCEN_Msk /*!< Hardware CRC calculation enable */ 11642 #define SPI_CR1_BIDIOE_Pos (14U) 11643 #define SPI_CR1_BIDIOE_Msk (0x1UL << SPI_CR1_BIDIOE_Pos) /*!< 0x00004000 */ 11644 #define SPI_CR1_BIDIOE SPI_CR1_BIDIOE_Msk /*!< Output enable in bidirectional mode */ 11645 #define SPI_CR1_BIDIMODE_Pos (15U) 11646 #define SPI_CR1_BIDIMODE_Msk (0x1UL << SPI_CR1_BIDIMODE_Pos) /*!< 0x00008000 */ 11647 #define SPI_CR1_BIDIMODE SPI_CR1_BIDIMODE_Msk /*!< Bidirectional data mode enable */ 11648 11649 /******************* Bit definition for SPI_CR2 register ********************/ 11650 #define SPI_CR2_RXDMAEN_Pos (0U) 11651 #define SPI_CR2_RXDMAEN_Msk (0x1UL << SPI_CR2_RXDMAEN_Pos) /*!< 0x00000001 */ 11652 #define SPI_CR2_RXDMAEN SPI_CR2_RXDMAEN_Msk /*!< Rx Buffer DMA Enable */ 11653 #define SPI_CR2_TXDMAEN_Pos (1U) 11654 #define SPI_CR2_TXDMAEN_Msk (0x1UL << SPI_CR2_TXDMAEN_Pos) /*!< 0x00000002 */ 11655 #define SPI_CR2_TXDMAEN SPI_CR2_TXDMAEN_Msk /*!< Tx Buffer DMA Enable */ 11656 #define SPI_CR2_SSOE_Pos (2U) 11657 #define SPI_CR2_SSOE_Msk (0x1UL << SPI_CR2_SSOE_Pos) /*!< 0x00000004 */ 11658 #define SPI_CR2_SSOE SPI_CR2_SSOE_Msk /*!< SS Output Enable */ 11659 #define SPI_CR2_NSSP_Pos (3U) 11660 #define SPI_CR2_NSSP_Msk (0x1UL << SPI_CR2_NSSP_Pos) /*!< 0x00000008 */ 11661 #define SPI_CR2_NSSP SPI_CR2_NSSP_Msk /*!< NSS pulse management Enable */ 11662 #define SPI_CR2_FRF_Pos (4U) 11663 #define SPI_CR2_FRF_Msk (0x1UL << SPI_CR2_FRF_Pos) /*!< 0x00000010 */ 11664 #define SPI_CR2_FRF SPI_CR2_FRF_Msk /*!< Frame Format Enable */ 11665 #define SPI_CR2_ERRIE_Pos (5U) 11666 #define SPI_CR2_ERRIE_Msk (0x1UL << SPI_CR2_ERRIE_Pos) /*!< 0x00000020 */ 11667 #define SPI_CR2_ERRIE SPI_CR2_ERRIE_Msk /*!< Error Interrupt Enable */ 11668 #define SPI_CR2_RXNEIE_Pos (6U) 11669 #define SPI_CR2_RXNEIE_Msk (0x1UL << SPI_CR2_RXNEIE_Pos) /*!< 0x00000040 */ 11670 #define SPI_CR2_RXNEIE SPI_CR2_RXNEIE_Msk /*!< RX buffer Not Empty Interrupt Enable */ 11671 #define SPI_CR2_TXEIE_Pos (7U) 11672 #define SPI_CR2_TXEIE_Msk (0x1UL << SPI_CR2_TXEIE_Pos) /*!< 0x00000080 */ 11673 #define SPI_CR2_TXEIE SPI_CR2_TXEIE_Msk /*!< Tx buffer Empty Interrupt Enable */ 11674 #define SPI_CR2_DS_Pos (8U) 11675 #define SPI_CR2_DS_Msk (0xFUL << SPI_CR2_DS_Pos) /*!< 0x00000F00 */ 11676 #define SPI_CR2_DS SPI_CR2_DS_Msk /*!< DS[3:0] Data Size */ 11677 #define SPI_CR2_DS_0 (0x1UL << SPI_CR2_DS_Pos) /*!< 0x00000100 */ 11678 #define SPI_CR2_DS_1 (0x2UL << SPI_CR2_DS_Pos) /*!< 0x00000200 */ 11679 #define SPI_CR2_DS_2 (0x4UL << SPI_CR2_DS_Pos) /*!< 0x00000400 */ 11680 #define SPI_CR2_DS_3 (0x8UL << SPI_CR2_DS_Pos) /*!< 0x00000800 */ 11681 #define SPI_CR2_FRXTH_Pos (12U) 11682 #define SPI_CR2_FRXTH_Msk (0x1UL << SPI_CR2_FRXTH_Pos) /*!< 0x00001000 */ 11683 #define SPI_CR2_FRXTH SPI_CR2_FRXTH_Msk /*!< FIFO reception Threshold */ 11684 #define SPI_CR2_LDMARX_Pos (13U) 11685 #define SPI_CR2_LDMARX_Msk (0x1UL << SPI_CR2_LDMARX_Pos) /*!< 0x00002000 */ 11686 #define SPI_CR2_LDMARX SPI_CR2_LDMARX_Msk /*!< Last DMA transfer for reception */ 11687 #define SPI_CR2_LDMATX_Pos (14U) 11688 #define SPI_CR2_LDMATX_Msk (0x1UL << SPI_CR2_LDMATX_Pos) /*!< 0x00004000 */ 11689 #define SPI_CR2_LDMATX SPI_CR2_LDMATX_Msk /*!< Last DMA transfer for transmission */ 11690 11691 /******************** Bit definition for SPI_SR register ********************/ 11692 #define SPI_SR_RXNE_Pos (0U) 11693 #define SPI_SR_RXNE_Msk (0x1UL << SPI_SR_RXNE_Pos) /*!< 0x00000001 */ 11694 #define SPI_SR_RXNE SPI_SR_RXNE_Msk /*!< Receive buffer Not Empty */ 11695 #define SPI_SR_TXE_Pos (1U) 11696 #define SPI_SR_TXE_Msk (0x1UL << SPI_SR_TXE_Pos) /*!< 0x00000002 */ 11697 #define SPI_SR_TXE SPI_SR_TXE_Msk /*!< Transmit buffer Empty */ 11698 #define SPI_SR_CHSIDE_Pos (2U) 11699 #define SPI_SR_CHSIDE_Msk (0x1UL << SPI_SR_CHSIDE_Pos) /*!< 0x00000004 */ 11700 #define SPI_SR_CHSIDE SPI_SR_CHSIDE_Msk /*!< Channel side */ 11701 #define SPI_SR_UDR_Pos (3U) 11702 #define SPI_SR_UDR_Msk (0x1UL << SPI_SR_UDR_Pos) /*!< 0x00000008 */ 11703 #define SPI_SR_UDR SPI_SR_UDR_Msk /*!< Underrun flag */ 11704 #define SPI_SR_CRCERR_Pos (4U) 11705 #define SPI_SR_CRCERR_Msk (0x1UL << SPI_SR_CRCERR_Pos) /*!< 0x00000010 */ 11706 #define SPI_SR_CRCERR SPI_SR_CRCERR_Msk /*!< CRC Error flag */ 11707 #define SPI_SR_MODF_Pos (5U) 11708 #define SPI_SR_MODF_Msk (0x1UL << SPI_SR_MODF_Pos) /*!< 0x00000020 */ 11709 #define SPI_SR_MODF SPI_SR_MODF_Msk /*!< Mode fault */ 11710 #define SPI_SR_OVR_Pos (6U) 11711 #define SPI_SR_OVR_Msk (0x1UL << SPI_SR_OVR_Pos) /*!< 0x00000040 */ 11712 #define SPI_SR_OVR SPI_SR_OVR_Msk /*!< Overrun flag */ 11713 #define SPI_SR_BSY_Pos (7U) 11714 #define SPI_SR_BSY_Msk (0x1UL << SPI_SR_BSY_Pos) /*!< 0x00000080 */ 11715 #define SPI_SR_BSY SPI_SR_BSY_Msk /*!< Busy flag */ 11716 #define SPI_SR_FRE_Pos (8U) 11717 #define SPI_SR_FRE_Msk (0x1UL << SPI_SR_FRE_Pos) /*!< 0x00000100 */ 11718 #define SPI_SR_FRE SPI_SR_FRE_Msk /*!< TI frame format error */ 11719 #define SPI_SR_FRLVL_Pos (9U) 11720 #define SPI_SR_FRLVL_Msk (0x3UL << SPI_SR_FRLVL_Pos) /*!< 0x00000600 */ 11721 #define SPI_SR_FRLVL SPI_SR_FRLVL_Msk /*!< FIFO Reception Level */ 11722 #define SPI_SR_FRLVL_0 (0x1UL << SPI_SR_FRLVL_Pos) /*!< 0x00000200 */ 11723 #define SPI_SR_FRLVL_1 (0x2UL << SPI_SR_FRLVL_Pos) /*!< 0x00000400 */ 11724 #define SPI_SR_FTLVL_Pos (11U) 11725 #define SPI_SR_FTLVL_Msk (0x3UL << SPI_SR_FTLVL_Pos) /*!< 0x00001800 */ 11726 #define SPI_SR_FTLVL SPI_SR_FTLVL_Msk /*!< FIFO Transmission Level */ 11727 #define SPI_SR_FTLVL_0 (0x1UL << SPI_SR_FTLVL_Pos) /*!< 0x00000800 */ 11728 #define SPI_SR_FTLVL_1 (0x2UL << SPI_SR_FTLVL_Pos) /*!< 0x00001000 */ 11729 11730 /******************** Bit definition for SPI_DR register ********************/ 11731 #define SPI_DR_DR_Pos (0U) 11732 #define SPI_DR_DR_Msk (0xFFFFUL << SPI_DR_DR_Pos) /*!< 0x0000FFFF */ 11733 #define SPI_DR_DR SPI_DR_DR_Msk /*!< Data Register */ 11734 11735 /******************* Bit definition for SPI_CRCPR register ******************/ 11736 #define SPI_CRCPR_CRCPOLY_Pos (0U) 11737 #define SPI_CRCPR_CRCPOLY_Msk (0xFFFFUL << SPI_CRCPR_CRCPOLY_Pos) /*!< 0x0000FFFF */ 11738 #define SPI_CRCPR_CRCPOLY SPI_CRCPR_CRCPOLY_Msk /*!< CRC polynomial register */ 11739 11740 /****************** Bit definition for SPI_RXCRCR register ******************/ 11741 #define SPI_RXCRCR_RXCRC_Pos (0U) 11742 #define SPI_RXCRCR_RXCRC_Msk (0xFFFFUL << SPI_RXCRCR_RXCRC_Pos) /*!< 0x0000FFFF */ 11743 #define SPI_RXCRCR_RXCRC SPI_RXCRCR_RXCRC_Msk /*!< Rx CRC Register */ 11744 11745 /****************** Bit definition for SPI_TXCRCR register ******************/ 11746 #define SPI_TXCRCR_TXCRC_Pos (0U) 11747 #define SPI_TXCRCR_TXCRC_Msk (0xFFFFUL << SPI_TXCRCR_TXCRC_Pos) /*!< 0x0000FFFF */ 11748 #define SPI_TXCRCR_TXCRC SPI_TXCRCR_TXCRC_Msk /*!< Tx CRC Register */ 11749 11750 /****************** Bit definition for SPI_I2SCFGR register *****************/ 11751 #define SPI_I2SCFGR_CHLEN_Pos (0U) 11752 #define SPI_I2SCFGR_CHLEN_Msk (0x1UL << SPI_I2SCFGR_CHLEN_Pos) /*!< 0x00000001 */ 11753 #define SPI_I2SCFGR_CHLEN SPI_I2SCFGR_CHLEN_Msk /*!<Channel length (number of bits per audio channel) */ 11754 #define SPI_I2SCFGR_DATLEN_Pos (1U) 11755 #define SPI_I2SCFGR_DATLEN_Msk (0x3UL << SPI_I2SCFGR_DATLEN_Pos) /*!< 0x00000006 */ 11756 #define SPI_I2SCFGR_DATLEN SPI_I2SCFGR_DATLEN_Msk /*!<DATLEN[1:0] bits (Data length to be transferred) */ 11757 #define SPI_I2SCFGR_DATLEN_0 (0x1UL << SPI_I2SCFGR_DATLEN_Pos) /*!< 0x00000002 */ 11758 #define SPI_I2SCFGR_DATLEN_1 (0x2UL << SPI_I2SCFGR_DATLEN_Pos) /*!< 0x00000004 */ 11759 #define SPI_I2SCFGR_CKPOL_Pos (3U) 11760 #define SPI_I2SCFGR_CKPOL_Msk (0x1UL << SPI_I2SCFGR_CKPOL_Pos) /*!< 0x00000008 */ 11761 #define SPI_I2SCFGR_CKPOL SPI_I2SCFGR_CKPOL_Msk /*!<steady state clock polarity */ 11762 #define SPI_I2SCFGR_I2SSTD_Pos (4U) 11763 #define SPI_I2SCFGR_I2SSTD_Msk (0x3UL << SPI_I2SCFGR_I2SSTD_Pos) /*!< 0x00000030 */ 11764 #define SPI_I2SCFGR_I2SSTD SPI_I2SCFGR_I2SSTD_Msk /*!<I2SSTD[1:0] bits (I2S standard selection) */ 11765 #define SPI_I2SCFGR_I2SSTD_0 (0x1UL << SPI_I2SCFGR_I2SSTD_Pos) /*!< 0x00000010 */ 11766 #define SPI_I2SCFGR_I2SSTD_1 (0x2UL << SPI_I2SCFGR_I2SSTD_Pos) /*!< 0x00000020 */ 11767 #define SPI_I2SCFGR_PCMSYNC_Pos (7U) 11768 #define SPI_I2SCFGR_PCMSYNC_Msk (0x1UL << SPI_I2SCFGR_PCMSYNC_Pos) /*!< 0x00000080 */ 11769 #define SPI_I2SCFGR_PCMSYNC SPI_I2SCFGR_PCMSYNC_Msk /*!<PCM frame synchronization */ 11770 #define SPI_I2SCFGR_I2SCFG_Pos (8U) 11771 #define SPI_I2SCFGR_I2SCFG_Msk (0x3UL << SPI_I2SCFGR_I2SCFG_Pos) /*!< 0x00000300 */ 11772 #define SPI_I2SCFGR_I2SCFG SPI_I2SCFGR_I2SCFG_Msk /*!<I2SCFG[1:0] bits (I2S configuration mode) */ 11773 #define SPI_I2SCFGR_I2SCFG_0 (0x1UL << SPI_I2SCFGR_I2SCFG_Pos) /*!< 0x00000100 */ 11774 #define SPI_I2SCFGR_I2SCFG_1 (0x2UL << SPI_I2SCFGR_I2SCFG_Pos) /*!< 0x00000200 */ 11775 #define SPI_I2SCFGR_I2SE_Pos (10U) 11776 #define SPI_I2SCFGR_I2SE_Msk (0x1UL << SPI_I2SCFGR_I2SE_Pos) /*!< 0x00000400 */ 11777 #define SPI_I2SCFGR_I2SE SPI_I2SCFGR_I2SE_Msk /*!<I2S Enable */ 11778 #define SPI_I2SCFGR_I2SMOD_Pos (11U) 11779 #define SPI_I2SCFGR_I2SMOD_Msk (0x1UL << SPI_I2SCFGR_I2SMOD_Pos) /*!< 0x00000800 */ 11780 #define SPI_I2SCFGR_I2SMOD SPI_I2SCFGR_I2SMOD_Msk /*!<I2S mode selection */ 11781 #define SPI_I2SCFGR_ASTRTEN_Pos (12U) 11782 #define SPI_I2SCFGR_ASTRTEN_Msk (0x1UL << SPI_I2SCFGR_ASTRTEN_Pos) /*!< 0x00001000 */ 11783 #define SPI_I2SCFGR_ASTRTEN SPI_I2SCFGR_ASTRTEN_Msk /*!<Asynchronous start enable */ 11784 11785 /****************** Bit definition for SPI_I2SPR register *******************/ 11786 #define SPI_I2SPR_I2SDIV_Pos (0U) 11787 #define SPI_I2SPR_I2SDIV_Msk (0xFFUL << SPI_I2SPR_I2SDIV_Pos) /*!< 0x000000FF */ 11788 #define SPI_I2SPR_I2SDIV SPI_I2SPR_I2SDIV_Msk /*!<I2S Linear prescaler */ 11789 #define SPI_I2SPR_ODD_Pos (8U) 11790 #define SPI_I2SPR_ODD_Msk (0x1UL << SPI_I2SPR_ODD_Pos) /*!< 0x00000100 */ 11791 #define SPI_I2SPR_ODD SPI_I2SPR_ODD_Msk /*!<Odd factor for the prescaler */ 11792 #define SPI_I2SPR_MCKOE_Pos (9U) 11793 #define SPI_I2SPR_MCKOE_Msk (0x1UL << SPI_I2SPR_MCKOE_Pos) /*!< 0x00000200 */ 11794 #define SPI_I2SPR_MCKOE SPI_I2SPR_MCKOE_Msk /*!<Master Clock Output Enable */ 11795 11796 11797 /******************************************************************************/ 11798 /* */ 11799 /* SYSCFG */ 11800 /* */ 11801 /******************************************************************************/ 11802 /****************** Bit definition for SYSCFG_MEMRMP register ***************/ 11803 #define SYSCFG_MEMRMP_MEM_BOOT_Pos (0U) 11804 #define SYSCFG_MEMRMP_MEM_BOOT_Msk (0x1UL << SYSCFG_MEMRMP_MEM_BOOT_Pos) /*!< 0x00000001 */ 11805 #define SYSCFG_MEMRMP_MEM_BOOT SYSCFG_MEMRMP_MEM_BOOT_Msk /*!< Boot information after Reset */ 11806 11807 11808 #define SYSCFG_MEMRMP_SWP_FMC_Pos (10U) 11809 #define SYSCFG_MEMRMP_SWP_FMC_Msk (0x3UL << SYSCFG_MEMRMP_SWP_FMC_Pos) /*!< 0x00000C00 */ 11810 #define SYSCFG_MEMRMP_SWP_FMC SYSCFG_MEMRMP_SWP_FMC_Msk /*!< FMC Memory Mapping swapping */ 11811 #define SYSCFG_MEMRMP_SWP_FMC_0 (0x1UL << SYSCFG_MEMRMP_SWP_FMC_Pos) /*!< 0x00000400 */ 11812 #define SYSCFG_MEMRMP_SWP_FMC_1 (0x2UL << SYSCFG_MEMRMP_SWP_FMC_Pos) /*!< 0x00000800 */ 11813 11814 /****************** Bit definition for SYSCFG_PMC register ******************/ 11815 #define SYSCFG_PMC_I2C1_FMP_Pos (0U) 11816 #define SYSCFG_PMC_I2C1_FMP_Msk (0x1UL << SYSCFG_PMC_I2C1_FMP_Pos) /*!< 0x00000001 */ 11817 #define SYSCFG_PMC_I2C1_FMP SYSCFG_PMC_I2C1_FMP_Msk /*!< I2C1_FMP I2C1 Fast Mode + Enable */ 11818 #define SYSCFG_PMC_I2C2_FMP_Pos (1U) 11819 #define SYSCFG_PMC_I2C2_FMP_Msk (0x1UL << SYSCFG_PMC_I2C2_FMP_Pos) /*!< 0x00000002 */ 11820 #define SYSCFG_PMC_I2C2_FMP SYSCFG_PMC_I2C2_FMP_Msk /*!< I2C2_FMP I2C2 Fast Mode + Enable */ 11821 #define SYSCFG_PMC_I2C3_FMP_Pos (2U) 11822 #define SYSCFG_PMC_I2C3_FMP_Msk (0x1UL << SYSCFG_PMC_I2C3_FMP_Pos) /*!< 0x00000004 */ 11823 #define SYSCFG_PMC_I2C3_FMP SYSCFG_PMC_I2C3_FMP_Msk /*!< I2C3_FMP I2C3 Fast Mode + Enable */ 11824 #define SYSCFG_PMC_I2C_PB6_FMP_Pos (4U) 11825 #define SYSCFG_PMC_I2C_PB6_FMP_Msk (0x1UL << SYSCFG_PMC_I2C_PB6_FMP_Pos) /*!< 0x00000010 */ 11826 #define SYSCFG_PMC_I2C_PB6_FMP SYSCFG_PMC_I2C_PB6_FMP_Msk /*!< PB6_FMP Fast Mode + Enable */ 11827 #define SYSCFG_PMC_I2C_PB7_FMP_Pos (5U) 11828 #define SYSCFG_PMC_I2C_PB7_FMP_Msk (0x1UL << SYSCFG_PMC_I2C_PB7_FMP_Pos) /*!< 0x00000020 */ 11829 #define SYSCFG_PMC_I2C_PB7_FMP SYSCFG_PMC_I2C_PB7_FMP_Msk /*!< PB7_FMP Fast Mode + Enable */ 11830 #define SYSCFG_PMC_I2C_PB8_FMP_Pos (6U) 11831 #define SYSCFG_PMC_I2C_PB8_FMP_Msk (0x1UL << SYSCFG_PMC_I2C_PB8_FMP_Pos) /*!< 0x00000040 */ 11832 #define SYSCFG_PMC_I2C_PB8_FMP SYSCFG_PMC_I2C_PB8_FMP_Msk /*!< PB8_FMP Fast Mode + Enable */ 11833 #define SYSCFG_PMC_I2C_PB9_FMP_Pos (7U) 11834 #define SYSCFG_PMC_I2C_PB9_FMP_Msk (0x1UL << SYSCFG_PMC_I2C_PB9_FMP_Pos) /*!< 0x00000080 */ 11835 #define SYSCFG_PMC_I2C_PB9_FMP SYSCFG_PMC_I2C_PB9_FMP_Msk /*!< PB9_FMP Fast Mode + Enable */ 11836 11837 #define SYSCFG_PMC_ADCxDC2_Pos (16U) 11838 #define SYSCFG_PMC_ADCxDC2_Msk (0x7UL << SYSCFG_PMC_ADCxDC2_Pos) /*!< 0x00070000 */ 11839 #define SYSCFG_PMC_ADCxDC2 SYSCFG_PMC_ADCxDC2_Msk /*!< Refer to AN4073 on how to use this bit */ 11840 #define SYSCFG_PMC_ADC1DC2_Pos (16U) 11841 #define SYSCFG_PMC_ADC1DC2_Msk (0x1UL << SYSCFG_PMC_ADC1DC2_Pos) /*!< 0x00010000 */ 11842 #define SYSCFG_PMC_ADC1DC2 SYSCFG_PMC_ADC1DC2_Msk /*!< Refer to AN4073 on how to use this bit */ 11843 #define SYSCFG_PMC_ADC2DC2_Pos (17U) 11844 #define SYSCFG_PMC_ADC2DC2_Msk (0x1UL << SYSCFG_PMC_ADC2DC2_Pos) /*!< 0x00020000 */ 11845 #define SYSCFG_PMC_ADC2DC2 SYSCFG_PMC_ADC2DC2_Msk /*!< Refer to AN4073 on how to use this bit */ 11846 #define SYSCFG_PMC_ADC3DC2_Pos (18U) 11847 #define SYSCFG_PMC_ADC3DC2_Msk (0x1UL << SYSCFG_PMC_ADC3DC2_Pos) /*!< 0x00040000 */ 11848 #define SYSCFG_PMC_ADC3DC2 SYSCFG_PMC_ADC3DC2_Msk /*!< Refer to AN4073 on how to use this bit */ 11849 11850 11851 /***************** Bit definition for SYSCFG_EXTICR1 register ***************/ 11852 #define SYSCFG_EXTICR1_EXTI0_Pos (0U) 11853 #define SYSCFG_EXTICR1_EXTI0_Msk (0xFUL << SYSCFG_EXTICR1_EXTI0_Pos) /*!< 0x0000000F */ 11854 #define SYSCFG_EXTICR1_EXTI0 SYSCFG_EXTICR1_EXTI0_Msk /*!<EXTI 0 configuration */ 11855 #define SYSCFG_EXTICR1_EXTI1_Pos (4U) 11856 #define SYSCFG_EXTICR1_EXTI1_Msk (0xFUL << SYSCFG_EXTICR1_EXTI1_Pos) /*!< 0x000000F0 */ 11857 #define SYSCFG_EXTICR1_EXTI1 SYSCFG_EXTICR1_EXTI1_Msk /*!<EXTI 1 configuration */ 11858 #define SYSCFG_EXTICR1_EXTI2_Pos (8U) 11859 #define SYSCFG_EXTICR1_EXTI2_Msk (0xFUL << SYSCFG_EXTICR1_EXTI2_Pos) /*!< 0x00000F00 */ 11860 #define SYSCFG_EXTICR1_EXTI2 SYSCFG_EXTICR1_EXTI2_Msk /*!<EXTI 2 configuration */ 11861 #define SYSCFG_EXTICR1_EXTI3_Pos (12U) 11862 #define SYSCFG_EXTICR1_EXTI3_Msk (0xFUL << SYSCFG_EXTICR1_EXTI3_Pos) /*!< 0x0000F000 */ 11863 #define SYSCFG_EXTICR1_EXTI3 SYSCFG_EXTICR1_EXTI3_Msk /*!<EXTI 3 configuration */ 11864 /** 11865 * @brief EXTI0 configuration 11866 */ 11867 #define SYSCFG_EXTICR1_EXTI0_PA 0x0000U /*!<PA[0] pin */ 11868 #define SYSCFG_EXTICR1_EXTI0_PB 0x0001U /*!<PB[0] pin */ 11869 #define SYSCFG_EXTICR1_EXTI0_PC 0x0002U /*!<PC[0] pin */ 11870 #define SYSCFG_EXTICR1_EXTI0_PD 0x0003U /*!<PD[0] pin */ 11871 #define SYSCFG_EXTICR1_EXTI0_PE 0x0004U /*!<PE[0] pin */ 11872 #define SYSCFG_EXTICR1_EXTI0_PF 0x0005U /*!<PF[0] pin */ 11873 #define SYSCFG_EXTICR1_EXTI0_PG 0x0006U /*!<PG[0] pin */ 11874 #define SYSCFG_EXTICR1_EXTI0_PH 0x0007U /*!<PH[0] pin */ 11875 #define SYSCFG_EXTICR1_EXTI0_PI 0x0008U /*!<PI[0] pin */ 11876 #define SYSCFG_EXTICR1_EXTI0_PJ 0x0009U /*!<PJ[0] pin */ 11877 #define SYSCFG_EXTICR1_EXTI0_PK 0x000AU /*!<PK[0] pin */ 11878 11879 /** 11880 * @brief EXTI1 configuration 11881 */ 11882 #define SYSCFG_EXTICR1_EXTI1_PA 0x0000U /*!<PA[1] pin */ 11883 #define SYSCFG_EXTICR1_EXTI1_PB 0x0010U /*!<PB[1] pin */ 11884 #define SYSCFG_EXTICR1_EXTI1_PC 0x0020U /*!<PC[1] pin */ 11885 #define SYSCFG_EXTICR1_EXTI1_PD 0x0030U /*!<PD[1] pin */ 11886 #define SYSCFG_EXTICR1_EXTI1_PE 0x0040U /*!<PE[1] pin */ 11887 #define SYSCFG_EXTICR1_EXTI1_PF 0x0050U /*!<PF[1] pin */ 11888 #define SYSCFG_EXTICR1_EXTI1_PG 0x0060U /*!<PG[1] pin */ 11889 #define SYSCFG_EXTICR1_EXTI1_PH 0x0070U /*!<PH[1] pin */ 11890 #define SYSCFG_EXTICR1_EXTI1_PI 0x0080U /*!<PI[1] pin */ 11891 #define SYSCFG_EXTICR1_EXTI1_PJ 0x0090U /*!<PJ[1] pin */ 11892 #define SYSCFG_EXTICR1_EXTI1_PK 0x00A0U /*!<PK[1] pin */ 11893 11894 /** 11895 * @brief EXTI2 configuration 11896 */ 11897 #define SYSCFG_EXTICR1_EXTI2_PA 0x0000U /*!<PA[2] pin */ 11898 #define SYSCFG_EXTICR1_EXTI2_PB 0x0100U /*!<PB[2] pin */ 11899 #define SYSCFG_EXTICR1_EXTI2_PC 0x0200U /*!<PC[2] pin */ 11900 #define SYSCFG_EXTICR1_EXTI2_PD 0x0300U /*!<PD[2] pin */ 11901 #define SYSCFG_EXTICR1_EXTI2_PE 0x0400U /*!<PE[2] pin */ 11902 #define SYSCFG_EXTICR1_EXTI2_PF 0x0500U /*!<PF[2] pin */ 11903 #define SYSCFG_EXTICR1_EXTI2_PG 0x0600U /*!<PG[2] pin */ 11904 #define SYSCFG_EXTICR1_EXTI2_PH 0x0700U /*!<PH[2] pin */ 11905 #define SYSCFG_EXTICR1_EXTI2_PI 0x0800U /*!<PI[2] pin */ 11906 #define SYSCFG_EXTICR1_EXTI2_PJ 0x0900U /*!<PJ[2] pin */ 11907 #define SYSCFG_EXTICR1_EXTI2_PK 0x0A00U /*!<PK[2] pin */ 11908 11909 /** 11910 * @brief EXTI3 configuration 11911 */ 11912 #define SYSCFG_EXTICR1_EXTI3_PA 0x0000U /*!<PA[3] pin */ 11913 #define SYSCFG_EXTICR1_EXTI3_PB 0x1000U /*!<PB[3] pin */ 11914 #define SYSCFG_EXTICR1_EXTI3_PC 0x2000U /*!<PC[3] pin */ 11915 #define SYSCFG_EXTICR1_EXTI3_PD 0x3000U /*!<PD[3] pin */ 11916 #define SYSCFG_EXTICR1_EXTI3_PE 0x4000U /*!<PE[3] pin */ 11917 #define SYSCFG_EXTICR1_EXTI3_PF 0x5000U /*!<PF[3] pin */ 11918 #define SYSCFG_EXTICR1_EXTI3_PG 0x6000U /*!<PG[3] pin */ 11919 #define SYSCFG_EXTICR1_EXTI3_PH 0x7000U /*!<PH[3] pin */ 11920 #define SYSCFG_EXTICR1_EXTI3_PI 0x8000U /*!<PI[3] pin */ 11921 #define SYSCFG_EXTICR1_EXTI3_PJ 0x9000U /*!<PJ[3] pin */ 11922 #define SYSCFG_EXTICR1_EXTI3_PK 0xA000U /*!<PK[3] pin */ 11923 11924 /***************** Bit definition for SYSCFG_EXTICR2 register ***************/ 11925 #define SYSCFG_EXTICR2_EXTI4_Pos (0U) 11926 #define SYSCFG_EXTICR2_EXTI4_Msk (0xFUL << SYSCFG_EXTICR2_EXTI4_Pos) /*!< 0x0000000F */ 11927 #define SYSCFG_EXTICR2_EXTI4 SYSCFG_EXTICR2_EXTI4_Msk /*!<EXTI 4 configuration */ 11928 #define SYSCFG_EXTICR2_EXTI5_Pos (4U) 11929 #define SYSCFG_EXTICR2_EXTI5_Msk (0xFUL << SYSCFG_EXTICR2_EXTI5_Pos) /*!< 0x000000F0 */ 11930 #define SYSCFG_EXTICR2_EXTI5 SYSCFG_EXTICR2_EXTI5_Msk /*!<EXTI 5 configuration */ 11931 #define SYSCFG_EXTICR2_EXTI6_Pos (8U) 11932 #define SYSCFG_EXTICR2_EXTI6_Msk (0xFUL << SYSCFG_EXTICR2_EXTI6_Pos) /*!< 0x00000F00 */ 11933 #define SYSCFG_EXTICR2_EXTI6 SYSCFG_EXTICR2_EXTI6_Msk /*!<EXTI 6 configuration */ 11934 #define SYSCFG_EXTICR2_EXTI7_Pos (12U) 11935 #define SYSCFG_EXTICR2_EXTI7_Msk (0xFUL << SYSCFG_EXTICR2_EXTI7_Pos) /*!< 0x0000F000 */ 11936 #define SYSCFG_EXTICR2_EXTI7 SYSCFG_EXTICR2_EXTI7_Msk /*!<EXTI 7 configuration */ 11937 /** 11938 * @brief EXTI4 configuration 11939 */ 11940 #define SYSCFG_EXTICR2_EXTI4_PA 0x0000U /*!<PA[4] pin */ 11941 #define SYSCFG_EXTICR2_EXTI4_PB 0x0001U /*!<PB[4] pin */ 11942 #define SYSCFG_EXTICR2_EXTI4_PC 0x0002U /*!<PC[4] pin */ 11943 #define SYSCFG_EXTICR2_EXTI4_PD 0x0003U /*!<PD[4] pin */ 11944 #define SYSCFG_EXTICR2_EXTI4_PE 0x0004U /*!<PE[4] pin */ 11945 #define SYSCFG_EXTICR2_EXTI4_PF 0x0005U /*!<PF[4] pin */ 11946 #define SYSCFG_EXTICR2_EXTI4_PG 0x0006U /*!<PG[4] pin */ 11947 #define SYSCFG_EXTICR2_EXTI4_PH 0x0007U /*!<PH[4] pin */ 11948 #define SYSCFG_EXTICR2_EXTI4_PI 0x0008U /*!<PI[4] pin */ 11949 #define SYSCFG_EXTICR2_EXTI4_PJ 0x0009U /*!<PJ[4] pin */ 11950 #define SYSCFG_EXTICR2_EXTI4_PK 0x000AU /*!<PK[4] pin */ 11951 11952 /** 11953 * @brief EXTI5 configuration 11954 */ 11955 #define SYSCFG_EXTICR2_EXTI5_PA 0x0000U /*!<PA[5] pin */ 11956 #define SYSCFG_EXTICR2_EXTI5_PB 0x0010U /*!<PB[5] pin */ 11957 #define SYSCFG_EXTICR2_EXTI5_PC 0x0020U /*!<PC[5] pin */ 11958 #define SYSCFG_EXTICR2_EXTI5_PD 0x0030U /*!<PD[5] pin */ 11959 #define SYSCFG_EXTICR2_EXTI5_PE 0x0040U /*!<PE[5] pin */ 11960 #define SYSCFG_EXTICR2_EXTI5_PF 0x0050U /*!<PF[5] pin */ 11961 #define SYSCFG_EXTICR2_EXTI5_PG 0x0060U /*!<PG[5] pin */ 11962 #define SYSCFG_EXTICR2_EXTI5_PH 0x0070U /*!<PH[5] pin */ 11963 #define SYSCFG_EXTICR2_EXTI5_PI 0x0080U /*!<PI[5] pin */ 11964 #define SYSCFG_EXTICR2_EXTI5_PJ 0x0090U /*!<PJ[5] pin */ 11965 #define SYSCFG_EXTICR2_EXTI5_PK 0x00A0U /*!<PK[5] pin */ 11966 11967 /** 11968 * @brief EXTI6 configuration 11969 */ 11970 #define SYSCFG_EXTICR2_EXTI6_PA 0x0000U /*!<PA[6] pin */ 11971 #define SYSCFG_EXTICR2_EXTI6_PB 0x0100U /*!<PB[6] pin */ 11972 #define SYSCFG_EXTICR2_EXTI6_PC 0x0200U /*!<PC[6] pin */ 11973 #define SYSCFG_EXTICR2_EXTI6_PD 0x0300U /*!<PD[6] pin */ 11974 #define SYSCFG_EXTICR2_EXTI6_PE 0x0400U /*!<PE[6] pin */ 11975 #define SYSCFG_EXTICR2_EXTI6_PF 0x0500U /*!<PF[6] pin */ 11976 #define SYSCFG_EXTICR2_EXTI6_PG 0x0600U /*!<PG[6] pin */ 11977 #define SYSCFG_EXTICR2_EXTI6_PH 0x0700U /*!<PH[6] pin */ 11978 #define SYSCFG_EXTICR2_EXTI6_PI 0x0800U /*!<PI[6] pin */ 11979 #define SYSCFG_EXTICR2_EXTI6_PJ 0x0900U /*!<PJ[6] pin */ 11980 #define SYSCFG_EXTICR2_EXTI6_PK 0x0A00U /*!<PK[6] pin */ 11981 11982 /** 11983 * @brief EXTI7 configuration 11984 */ 11985 #define SYSCFG_EXTICR2_EXTI7_PA 0x0000U /*!<PA[7] pin */ 11986 #define SYSCFG_EXTICR2_EXTI7_PB 0x1000U /*!<PB[7] pin */ 11987 #define SYSCFG_EXTICR2_EXTI7_PC 0x2000U /*!<PC[7] pin */ 11988 #define SYSCFG_EXTICR2_EXTI7_PD 0x3000U /*!<PD[7] pin */ 11989 #define SYSCFG_EXTICR2_EXTI7_PE 0x4000U /*!<PE[7] pin */ 11990 #define SYSCFG_EXTICR2_EXTI7_PF 0x5000U /*!<PF[7] pin */ 11991 #define SYSCFG_EXTICR2_EXTI7_PG 0x6000U /*!<PG[7] pin */ 11992 #define SYSCFG_EXTICR2_EXTI7_PH 0x7000U /*!<PH[7] pin */ 11993 #define SYSCFG_EXTICR2_EXTI7_PI 0x8000U /*!<PI[7] pin */ 11994 #define SYSCFG_EXTICR2_EXTI7_PJ 0x9000U /*!<PJ[7] pin */ 11995 #define SYSCFG_EXTICR2_EXTI7_PK 0xA000U /*!<PK[7] pin */ 11996 11997 /***************** Bit definition for SYSCFG_EXTICR3 register ***************/ 11998 #define SYSCFG_EXTICR3_EXTI8_Pos (0U) 11999 #define SYSCFG_EXTICR3_EXTI8_Msk (0xFUL << SYSCFG_EXTICR3_EXTI8_Pos) /*!< 0x0000000F */ 12000 #define SYSCFG_EXTICR3_EXTI8 SYSCFG_EXTICR3_EXTI8_Msk /*!<EXTI 8 configuration */ 12001 #define SYSCFG_EXTICR3_EXTI9_Pos (4U) 12002 #define SYSCFG_EXTICR3_EXTI9_Msk (0xFUL << SYSCFG_EXTICR3_EXTI9_Pos) /*!< 0x000000F0 */ 12003 #define SYSCFG_EXTICR3_EXTI9 SYSCFG_EXTICR3_EXTI9_Msk /*!<EXTI 9 configuration */ 12004 #define SYSCFG_EXTICR3_EXTI10_Pos (8U) 12005 #define SYSCFG_EXTICR3_EXTI10_Msk (0xFUL << SYSCFG_EXTICR3_EXTI10_Pos) /*!< 0x00000F00 */ 12006 #define SYSCFG_EXTICR3_EXTI10 SYSCFG_EXTICR3_EXTI10_Msk /*!<EXTI 10 configuration */ 12007 #define SYSCFG_EXTICR3_EXTI11_Pos (12U) 12008 #define SYSCFG_EXTICR3_EXTI11_Msk (0xFUL << SYSCFG_EXTICR3_EXTI11_Pos) /*!< 0x0000F000 */ 12009 #define SYSCFG_EXTICR3_EXTI11 SYSCFG_EXTICR3_EXTI11_Msk /*!<EXTI 11 configuration */ 12010 12011 /** 12012 * @brief EXTI8 configuration 12013 */ 12014 #define SYSCFG_EXTICR3_EXTI8_PA 0x0000U /*!<PA[8] pin */ 12015 #define SYSCFG_EXTICR3_EXTI8_PB 0x0001U /*!<PB[8] pin */ 12016 #define SYSCFG_EXTICR3_EXTI8_PC 0x0002U /*!<PC[8] pin */ 12017 #define SYSCFG_EXTICR3_EXTI8_PD 0x0003U /*!<PD[8] pin */ 12018 #define SYSCFG_EXTICR3_EXTI8_PE 0x0004U /*!<PE[8] pin */ 12019 #define SYSCFG_EXTICR3_EXTI8_PF 0x0005U /*!<PF[8] pin */ 12020 #define SYSCFG_EXTICR3_EXTI8_PG 0x0006U /*!<PG[8] pin */ 12021 #define SYSCFG_EXTICR3_EXTI8_PH 0x0007U /*!<PH[8] pin */ 12022 #define SYSCFG_EXTICR3_EXTI8_PI 0x0008U /*!<PI[8] pin */ 12023 #define SYSCFG_EXTICR3_EXTI8_PJ 0x0009U /*!<PJ[8] pin */ 12024 12025 /** 12026 * @brief EXTI9 configuration 12027 */ 12028 #define SYSCFG_EXTICR3_EXTI9_PA 0x0000U /*!<PA[9] pin */ 12029 #define SYSCFG_EXTICR3_EXTI9_PB 0x0010U /*!<PB[9] pin */ 12030 #define SYSCFG_EXTICR3_EXTI9_PC 0x0020U /*!<PC[9] pin */ 12031 #define SYSCFG_EXTICR3_EXTI9_PD 0x0030U /*!<PD[9] pin */ 12032 #define SYSCFG_EXTICR3_EXTI9_PE 0x0040U /*!<PE[9] pin */ 12033 #define SYSCFG_EXTICR3_EXTI9_PF 0x0050U /*!<PF[9] pin */ 12034 #define SYSCFG_EXTICR3_EXTI9_PG 0x0060U /*!<PG[9] pin */ 12035 #define SYSCFG_EXTICR3_EXTI9_PH 0x0070U /*!<PH[9] pin */ 12036 #define SYSCFG_EXTICR3_EXTI9_PI 0x0080U /*!<PI[9] pin */ 12037 #define SYSCFG_EXTICR3_EXTI9_PJ 0x0090U /*!<PJ[9] pin */ 12038 12039 /** 12040 * @brief EXTI10 configuration 12041 */ 12042 #define SYSCFG_EXTICR3_EXTI10_PA 0x0000U /*!<PA[10] pin */ 12043 #define SYSCFG_EXTICR3_EXTI10_PB 0x0100U /*!<PB[10] pin */ 12044 #define SYSCFG_EXTICR3_EXTI10_PC 0x0200U /*!<PC[10] pin */ 12045 #define SYSCFG_EXTICR3_EXTI10_PD 0x0300U /*!<PD[10] pin */ 12046 #define SYSCFG_EXTICR3_EXTI10_PE 0x0400U /*!<PE[10] pin */ 12047 #define SYSCFG_EXTICR3_EXTI10_PF 0x0500U /*!<PF[10] pin */ 12048 #define SYSCFG_EXTICR3_EXTI10_PG 0x0600U /*!<PG[10] pin */ 12049 #define SYSCFG_EXTICR3_EXTI10_PH 0x0700U /*!<PH[10] pin */ 12050 #define SYSCFG_EXTICR3_EXTI10_PI 0x0800U /*!<PI[10] pin */ 12051 #define SYSCFG_EXTICR3_EXTI10_PJ 0x0900U /*!<PJ[10] pin */ 12052 12053 /** 12054 * @brief EXTI11 configuration 12055 */ 12056 #define SYSCFG_EXTICR3_EXTI11_PA 0x0000U /*!<PA[11] pin */ 12057 #define SYSCFG_EXTICR3_EXTI11_PB 0x1000U /*!<PB[11] pin */ 12058 #define SYSCFG_EXTICR3_EXTI11_PC 0x2000U /*!<PC[11] pin */ 12059 #define SYSCFG_EXTICR3_EXTI11_PD 0x3000U /*!<PD[11] pin */ 12060 #define SYSCFG_EXTICR3_EXTI11_PE 0x4000U /*!<PE[11] pin */ 12061 #define SYSCFG_EXTICR3_EXTI11_PF 0x5000U /*!<PF[11] pin */ 12062 #define SYSCFG_EXTICR3_EXTI11_PG 0x6000U /*!<PG[11] pin */ 12063 #define SYSCFG_EXTICR3_EXTI11_PH 0x7000U /*!<PH[11] pin */ 12064 #define SYSCFG_EXTICR3_EXTI11_PI 0x8000U /*!<PI[11] pin */ 12065 #define SYSCFG_EXTICR3_EXTI11_PJ 0x9000U /*!<PJ[11] pin */ 12066 12067 12068 /***************** Bit definition for SYSCFG_EXTICR4 register ***************/ 12069 #define SYSCFG_EXTICR4_EXTI12_Pos (0U) 12070 #define SYSCFG_EXTICR4_EXTI12_Msk (0xFUL << SYSCFG_EXTICR4_EXTI12_Pos) /*!< 0x0000000F */ 12071 #define SYSCFG_EXTICR4_EXTI12 SYSCFG_EXTICR4_EXTI12_Msk /*!<EXTI 12 configuration */ 12072 #define SYSCFG_EXTICR4_EXTI13_Pos (4U) 12073 #define SYSCFG_EXTICR4_EXTI13_Msk (0xFUL << SYSCFG_EXTICR4_EXTI13_Pos) /*!< 0x000000F0 */ 12074 #define SYSCFG_EXTICR4_EXTI13 SYSCFG_EXTICR4_EXTI13_Msk /*!<EXTI 13 configuration */ 12075 #define SYSCFG_EXTICR4_EXTI14_Pos (8U) 12076 #define SYSCFG_EXTICR4_EXTI14_Msk (0xFUL << SYSCFG_EXTICR4_EXTI14_Pos) /*!< 0x00000F00 */ 12077 #define SYSCFG_EXTICR4_EXTI14 SYSCFG_EXTICR4_EXTI14_Msk /*!<EXTI 14 configuration */ 12078 #define SYSCFG_EXTICR4_EXTI15_Pos (12U) 12079 #define SYSCFG_EXTICR4_EXTI15_Msk (0xFUL << SYSCFG_EXTICR4_EXTI15_Pos) /*!< 0x0000F000 */ 12080 #define SYSCFG_EXTICR4_EXTI15 SYSCFG_EXTICR4_EXTI15_Msk /*!<EXTI 15 configuration */ 12081 /** 12082 * @brief EXTI12 configuration 12083 */ 12084 #define SYSCFG_EXTICR4_EXTI12_PA 0x0000U /*!<PA[12] pin */ 12085 #define SYSCFG_EXTICR4_EXTI12_PB 0x0001U /*!<PB[12] pin */ 12086 #define SYSCFG_EXTICR4_EXTI12_PC 0x0002U /*!<PC[12] pin */ 12087 #define SYSCFG_EXTICR4_EXTI12_PD 0x0003U /*!<PD[12] pin */ 12088 #define SYSCFG_EXTICR4_EXTI12_PE 0x0004U /*!<PE[12] pin */ 12089 #define SYSCFG_EXTICR4_EXTI12_PF 0x0005U /*!<PF[12] pin */ 12090 #define SYSCFG_EXTICR4_EXTI12_PG 0x0006U /*!<PG[12] pin */ 12091 #define SYSCFG_EXTICR4_EXTI12_PH 0x0007U /*!<PH[12] pin */ 12092 #define SYSCFG_EXTICR4_EXTI12_PI 0x0008U /*!<PI[12] pin */ 12093 #define SYSCFG_EXTICR4_EXTI12_PJ 0x0009U /*!<PJ[12] pin */ 12094 12095 /** 12096 * @brief EXTI13 configuration 12097 */ 12098 #define SYSCFG_EXTICR4_EXTI13_PA 0x0000U /*!<PA[13] pin */ 12099 #define SYSCFG_EXTICR4_EXTI13_PB 0x0010U /*!<PB[13] pin */ 12100 #define SYSCFG_EXTICR4_EXTI13_PC 0x0020U /*!<PC[13] pin */ 12101 #define SYSCFG_EXTICR4_EXTI13_PD 0x0030U /*!<PD[13] pin */ 12102 #define SYSCFG_EXTICR4_EXTI13_PE 0x0040U /*!<PE[13] pin */ 12103 #define SYSCFG_EXTICR4_EXTI13_PF 0x0050U /*!<PF[13] pin */ 12104 #define SYSCFG_EXTICR4_EXTI13_PG 0x0060U /*!<PG[13] pin */ 12105 #define SYSCFG_EXTICR4_EXTI13_PH 0x0070U /*!<PH[13] pin */ 12106 #define SYSCFG_EXTICR4_EXTI13_PI 0x0080U /*!<PI[13] pin */ 12107 #define SYSCFG_EXTICR4_EXTI13_PJ 0x0090U /*!<PJ[13] pin */ 12108 12109 /** 12110 * @brief EXTI14 configuration 12111 */ 12112 #define SYSCFG_EXTICR4_EXTI14_PA 0x0000U /*!<PA[14] pin */ 12113 #define SYSCFG_EXTICR4_EXTI14_PB 0x0100U /*!<PB[14] pin */ 12114 #define SYSCFG_EXTICR4_EXTI14_PC 0x0200U /*!<PC[14] pin */ 12115 #define SYSCFG_EXTICR4_EXTI14_PD 0x0300U /*!<PD[14] pin */ 12116 #define SYSCFG_EXTICR4_EXTI14_PE 0x0400U /*!<PE[14] pin */ 12117 #define SYSCFG_EXTICR4_EXTI14_PF 0x0500U /*!<PF[14] pin */ 12118 #define SYSCFG_EXTICR4_EXTI14_PG 0x0600U /*!<PG[14] pin */ 12119 #define SYSCFG_EXTICR4_EXTI14_PH 0x0700U /*!<PH[14] pin */ 12120 #define SYSCFG_EXTICR4_EXTI14_PI 0x0800U /*!<PI[14] pin */ 12121 #define SYSCFG_EXTICR4_EXTI14_PJ 0x0900U /*!<PJ[14] pin */ 12122 12123 /** 12124 * @brief EXTI15 configuration 12125 */ 12126 #define SYSCFG_EXTICR4_EXTI15_PA 0x0000U /*!<PA[15] pin */ 12127 #define SYSCFG_EXTICR4_EXTI15_PB 0x1000U /*!<PB[15] pin */ 12128 #define SYSCFG_EXTICR4_EXTI15_PC 0x2000U /*!<PC[15] pin */ 12129 #define SYSCFG_EXTICR4_EXTI15_PD 0x3000U /*!<PD[15] pin */ 12130 #define SYSCFG_EXTICR4_EXTI15_PE 0x4000U /*!<PE[15] pin */ 12131 #define SYSCFG_EXTICR4_EXTI15_PF 0x5000U /*!<PF[15] pin */ 12132 #define SYSCFG_EXTICR4_EXTI15_PG 0x6000U /*!<PG[15] pin */ 12133 #define SYSCFG_EXTICR4_EXTI15_PH 0x7000U /*!<PH[15] pin */ 12134 #define SYSCFG_EXTICR4_EXTI15_PI 0x8000U /*!<PI[15] pin */ 12135 #define SYSCFG_EXTICR4_EXTI15_PJ 0x9000U /*!<PJ[15] pin */ 12136 12137 12138 /****************** Bit definition for SYSCFG_CMPCR register ****************/ 12139 #define SYSCFG_CMPCR_CMP_PD_Pos (0U) 12140 #define SYSCFG_CMPCR_CMP_PD_Msk (0x1UL << SYSCFG_CMPCR_CMP_PD_Pos) /*!< 0x00000001 */ 12141 #define SYSCFG_CMPCR_CMP_PD SYSCFG_CMPCR_CMP_PD_Msk /*!<Compensation cell power-down */ 12142 #define SYSCFG_CMPCR_READY_Pos (8U) 12143 #define SYSCFG_CMPCR_READY_Msk (0x1UL << SYSCFG_CMPCR_READY_Pos) /*!< 0x00000100 */ 12144 #define SYSCFG_CMPCR_READY SYSCFG_CMPCR_READY_Msk /*!<Compensation cell ready flag */ 12145 12146 /******************************************************************************/ 12147 /* */ 12148 /* TIM */ 12149 /* */ 12150 /******************************************************************************/ 12151 /******************* Bit definition for TIM_CR1 register ********************/ 12152 #define TIM_CR1_CEN_Pos (0U) 12153 #define TIM_CR1_CEN_Msk (0x1UL << TIM_CR1_CEN_Pos) /*!< 0x00000001 */ 12154 #define TIM_CR1_CEN TIM_CR1_CEN_Msk /*!<Counter enable */ 12155 #define TIM_CR1_UDIS_Pos (1U) 12156 #define TIM_CR1_UDIS_Msk (0x1UL << TIM_CR1_UDIS_Pos) /*!< 0x00000002 */ 12157 #define TIM_CR1_UDIS TIM_CR1_UDIS_Msk /*!<Update disable */ 12158 #define TIM_CR1_URS_Pos (2U) 12159 #define TIM_CR1_URS_Msk (0x1UL << TIM_CR1_URS_Pos) /*!< 0x00000004 */ 12160 #define TIM_CR1_URS TIM_CR1_URS_Msk /*!<Update request source */ 12161 #define TIM_CR1_OPM_Pos (3U) 12162 #define TIM_CR1_OPM_Msk (0x1UL << TIM_CR1_OPM_Pos) /*!< 0x00000008 */ 12163 #define TIM_CR1_OPM TIM_CR1_OPM_Msk /*!<One pulse mode */ 12164 #define TIM_CR1_DIR_Pos (4U) 12165 #define TIM_CR1_DIR_Msk (0x1UL << TIM_CR1_DIR_Pos) /*!< 0x00000010 */ 12166 #define TIM_CR1_DIR TIM_CR1_DIR_Msk /*!<Direction */ 12167 12168 #define TIM_CR1_CMS_Pos (5U) 12169 #define TIM_CR1_CMS_Msk (0x3UL << TIM_CR1_CMS_Pos) /*!< 0x00000060 */ 12170 #define TIM_CR1_CMS TIM_CR1_CMS_Msk /*!<CMS[1:0] bits (Center-aligned mode selection) */ 12171 #define TIM_CR1_CMS_0 (0x1UL << TIM_CR1_CMS_Pos) /*!< 0x0020 */ 12172 #define TIM_CR1_CMS_1 (0x2UL << TIM_CR1_CMS_Pos) /*!< 0x0040 */ 12173 12174 #define TIM_CR1_ARPE_Pos (7U) 12175 #define TIM_CR1_ARPE_Msk (0x1UL << TIM_CR1_ARPE_Pos) /*!< 0x00000080 */ 12176 #define TIM_CR1_ARPE TIM_CR1_ARPE_Msk /*!<Auto-reload preload enable */ 12177 12178 #define TIM_CR1_CKD_Pos (8U) 12179 #define TIM_CR1_CKD_Msk (0x3UL << TIM_CR1_CKD_Pos) /*!< 0x00000300 */ 12180 #define TIM_CR1_CKD TIM_CR1_CKD_Msk /*!<CKD[1:0] bits (clock division) */ 12181 #define TIM_CR1_CKD_0 (0x1UL << TIM_CR1_CKD_Pos) /*!< 0x0100 */ 12182 #define TIM_CR1_CKD_1 (0x2UL << TIM_CR1_CKD_Pos) /*!< 0x0200 */ 12183 #define TIM_CR1_UIFREMAP_Pos (11U) 12184 #define TIM_CR1_UIFREMAP_Msk (0x1UL << TIM_CR1_UIFREMAP_Pos) /*!< 0x00000800 */ 12185 #define TIM_CR1_UIFREMAP TIM_CR1_UIFREMAP_Msk /*!<UIF status bit */ 12186 12187 /******************* Bit definition for TIM_CR2 register ********************/ 12188 #define TIM_CR2_CCPC_Pos (0U) 12189 #define TIM_CR2_CCPC_Msk (0x1UL << TIM_CR2_CCPC_Pos) /*!< 0x00000001 */ 12190 #define TIM_CR2_CCPC TIM_CR2_CCPC_Msk /*!<Capture/Compare Preloaded Control */ 12191 #define TIM_CR2_CCUS_Pos (2U) 12192 #define TIM_CR2_CCUS_Msk (0x1UL << TIM_CR2_CCUS_Pos) /*!< 0x00000004 */ 12193 #define TIM_CR2_CCUS TIM_CR2_CCUS_Msk /*!<Capture/Compare Control Update Selection */ 12194 #define TIM_CR2_CCDS_Pos (3U) 12195 #define TIM_CR2_CCDS_Msk (0x1UL << TIM_CR2_CCDS_Pos) /*!< 0x00000008 */ 12196 #define TIM_CR2_CCDS TIM_CR2_CCDS_Msk /*!<Capture/Compare DMA Selection */ 12197 12198 #define TIM_CR2_OIS5_Pos (16U) 12199 #define TIM_CR2_OIS5_Msk (0x1UL << TIM_CR2_OIS5_Pos) /*!< 0x00010000 */ 12200 #define TIM_CR2_OIS5 TIM_CR2_OIS5_Msk /*!<Output Idle state 4 (OC4 output) */ 12201 #define TIM_CR2_OIS6_Pos (18U) 12202 #define TIM_CR2_OIS6_Msk (0x1UL << TIM_CR2_OIS6_Pos) /*!< 0x00040000 */ 12203 #define TIM_CR2_OIS6 TIM_CR2_OIS6_Msk /*!<Output Idle state 4 (OC4 output) */ 12204 12205 #define TIM_CR2_MMS_Pos (4U) 12206 #define TIM_CR2_MMS_Msk (0x7UL << TIM_CR2_MMS_Pos) /*!< 0x00000070 */ 12207 #define TIM_CR2_MMS TIM_CR2_MMS_Msk /*!<MMS[2:0] bits (Master Mode Selection) */ 12208 #define TIM_CR2_MMS_0 (0x1UL << TIM_CR2_MMS_Pos) /*!< 0x0010 */ 12209 #define TIM_CR2_MMS_1 (0x2UL << TIM_CR2_MMS_Pos) /*!< 0x0020 */ 12210 #define TIM_CR2_MMS_2 (0x4UL << TIM_CR2_MMS_Pos) /*!< 0x0040 */ 12211 12212 #define TIM_CR2_MMS2_Pos (20U) 12213 #define TIM_CR2_MMS2_Msk (0xFUL << TIM_CR2_MMS2_Pos) /*!< 0x00F00000 */ 12214 #define TIM_CR2_MMS2 TIM_CR2_MMS2_Msk /*!<MMS[2:0] bits (Master Mode Selection) */ 12215 #define TIM_CR2_MMS2_0 (0x1UL << TIM_CR2_MMS2_Pos) /*!< 0x00100000 */ 12216 #define TIM_CR2_MMS2_1 (0x2UL << TIM_CR2_MMS2_Pos) /*!< 0x00200000 */ 12217 #define TIM_CR2_MMS2_2 (0x4UL << TIM_CR2_MMS2_Pos) /*!< 0x00400000 */ 12218 #define TIM_CR2_MMS2_3 (0x8UL << TIM_CR2_MMS2_Pos) /*!< 0x00800000 */ 12219 12220 #define TIM_CR2_TI1S_Pos (7U) 12221 #define TIM_CR2_TI1S_Msk (0x1UL << TIM_CR2_TI1S_Pos) /*!< 0x00000080 */ 12222 #define TIM_CR2_TI1S TIM_CR2_TI1S_Msk /*!<TI1 Selection */ 12223 #define TIM_CR2_OIS1_Pos (8U) 12224 #define TIM_CR2_OIS1_Msk (0x1UL << TIM_CR2_OIS1_Pos) /*!< 0x00000100 */ 12225 #define TIM_CR2_OIS1 TIM_CR2_OIS1_Msk /*!<Output Idle state 1 (OC1 output) */ 12226 #define TIM_CR2_OIS1N_Pos (9U) 12227 #define TIM_CR2_OIS1N_Msk (0x1UL << TIM_CR2_OIS1N_Pos) /*!< 0x00000200 */ 12228 #define TIM_CR2_OIS1N TIM_CR2_OIS1N_Msk /*!<Output Idle state 1 (OC1N output) */ 12229 #define TIM_CR2_OIS2_Pos (10U) 12230 #define TIM_CR2_OIS2_Msk (0x1UL << TIM_CR2_OIS2_Pos) /*!< 0x00000400 */ 12231 #define TIM_CR2_OIS2 TIM_CR2_OIS2_Msk /*!<Output Idle state 2 (OC2 output) */ 12232 #define TIM_CR2_OIS2N_Pos (11U) 12233 #define TIM_CR2_OIS2N_Msk (0x1UL << TIM_CR2_OIS2N_Pos) /*!< 0x00000800 */ 12234 #define TIM_CR2_OIS2N TIM_CR2_OIS2N_Msk /*!<Output Idle state 2 (OC2N output) */ 12235 #define TIM_CR2_OIS3_Pos (12U) 12236 #define TIM_CR2_OIS3_Msk (0x1UL << TIM_CR2_OIS3_Pos) /*!< 0x00001000 */ 12237 #define TIM_CR2_OIS3 TIM_CR2_OIS3_Msk /*!<Output Idle state 3 (OC3 output) */ 12238 #define TIM_CR2_OIS3N_Pos (13U) 12239 #define TIM_CR2_OIS3N_Msk (0x1UL << TIM_CR2_OIS3N_Pos) /*!< 0x00002000 */ 12240 #define TIM_CR2_OIS3N TIM_CR2_OIS3N_Msk /*!<Output Idle state 3 (OC3N output) */ 12241 #define TIM_CR2_OIS4_Pos (14U) 12242 #define TIM_CR2_OIS4_Msk (0x1UL << TIM_CR2_OIS4_Pos) /*!< 0x00004000 */ 12243 #define TIM_CR2_OIS4 TIM_CR2_OIS4_Msk /*!<Output Idle state 4 (OC4 output) */ 12244 12245 /******************* Bit definition for TIM_SMCR register *******************/ 12246 #define TIM_SMCR_SMS_Pos (0U) 12247 #define TIM_SMCR_SMS_Msk (0x10007UL << TIM_SMCR_SMS_Pos) /*!< 0x00010007 */ 12248 #define TIM_SMCR_SMS TIM_SMCR_SMS_Msk /*!<SMS[2:0] bits (Slave mode selection) */ 12249 #define TIM_SMCR_SMS_0 (0x00001UL << TIM_SMCR_SMS_Pos) /*!< 0x00000001 */ 12250 #define TIM_SMCR_SMS_1 (0x00002UL << TIM_SMCR_SMS_Pos) /*!< 0x00000002 */ 12251 #define TIM_SMCR_SMS_2 (0x00004UL << TIM_SMCR_SMS_Pos) /*!< 0x00000004 */ 12252 #define TIM_SMCR_SMS_3 (0x10000UL << TIM_SMCR_SMS_Pos) /*!< 0x00010000 */ 12253 12254 #define TIM_SMCR_TS_Pos (4U) 12255 #define TIM_SMCR_TS_Msk (0x7UL << TIM_SMCR_TS_Pos) /*!< 0x00000070 */ 12256 #define TIM_SMCR_TS TIM_SMCR_TS_Msk /*!<TS[2:0] bits (Trigger selection) */ 12257 #define TIM_SMCR_TS_0 (0x1UL << TIM_SMCR_TS_Pos) /*!< 0x0010 */ 12258 #define TIM_SMCR_TS_1 (0x2UL << TIM_SMCR_TS_Pos) /*!< 0x0020 */ 12259 #define TIM_SMCR_TS_2 (0x4UL << TIM_SMCR_TS_Pos) /*!< 0x0040 */ 12260 12261 #define TIM_SMCR_MSM_Pos (7U) 12262 #define TIM_SMCR_MSM_Msk (0x1UL << TIM_SMCR_MSM_Pos) /*!< 0x00000080 */ 12263 #define TIM_SMCR_MSM TIM_SMCR_MSM_Msk /*!<Master/slave mode */ 12264 12265 #define TIM_SMCR_ETF_Pos (8U) 12266 #define TIM_SMCR_ETF_Msk (0xFUL << TIM_SMCR_ETF_Pos) /*!< 0x00000F00 */ 12267 #define TIM_SMCR_ETF TIM_SMCR_ETF_Msk /*!<ETF[3:0] bits (External trigger filter) */ 12268 #define TIM_SMCR_ETF_0 (0x1UL << TIM_SMCR_ETF_Pos) /*!< 0x0100 */ 12269 #define TIM_SMCR_ETF_1 (0x2UL << TIM_SMCR_ETF_Pos) /*!< 0x0200 */ 12270 #define TIM_SMCR_ETF_2 (0x4UL << TIM_SMCR_ETF_Pos) /*!< 0x0400 */ 12271 #define TIM_SMCR_ETF_3 (0x8UL << TIM_SMCR_ETF_Pos) /*!< 0x0800 */ 12272 12273 #define TIM_SMCR_ETPS_Pos (12U) 12274 #define TIM_SMCR_ETPS_Msk (0x3UL << TIM_SMCR_ETPS_Pos) /*!< 0x00003000 */ 12275 #define TIM_SMCR_ETPS TIM_SMCR_ETPS_Msk /*!<ETPS[1:0] bits (External trigger prescaler) */ 12276 #define TIM_SMCR_ETPS_0 (0x1UL << TIM_SMCR_ETPS_Pos) /*!< 0x1000 */ 12277 #define TIM_SMCR_ETPS_1 (0x2UL << TIM_SMCR_ETPS_Pos) /*!< 0x2000 */ 12278 12279 #define TIM_SMCR_ECE_Pos (14U) 12280 #define TIM_SMCR_ECE_Msk (0x1UL << TIM_SMCR_ECE_Pos) /*!< 0x00004000 */ 12281 #define TIM_SMCR_ECE TIM_SMCR_ECE_Msk /*!<External clock enable */ 12282 #define TIM_SMCR_ETP_Pos (15U) 12283 #define TIM_SMCR_ETP_Msk (0x1UL << TIM_SMCR_ETP_Pos) /*!< 0x00008000 */ 12284 #define TIM_SMCR_ETP TIM_SMCR_ETP_Msk /*!<External trigger polarity */ 12285 12286 /******************* Bit definition for TIM_DIER register *******************/ 12287 #define TIM_DIER_UIE_Pos (0U) 12288 #define TIM_DIER_UIE_Msk (0x1UL << TIM_DIER_UIE_Pos) /*!< 0x00000001 */ 12289 #define TIM_DIER_UIE TIM_DIER_UIE_Msk /*!<Update interrupt enable */ 12290 #define TIM_DIER_CC1IE_Pos (1U) 12291 #define TIM_DIER_CC1IE_Msk (0x1UL << TIM_DIER_CC1IE_Pos) /*!< 0x00000002 */ 12292 #define TIM_DIER_CC1IE TIM_DIER_CC1IE_Msk /*!<Capture/Compare 1 interrupt enable */ 12293 #define TIM_DIER_CC2IE_Pos (2U) 12294 #define TIM_DIER_CC2IE_Msk (0x1UL << TIM_DIER_CC2IE_Pos) /*!< 0x00000004 */ 12295 #define TIM_DIER_CC2IE TIM_DIER_CC2IE_Msk /*!<Capture/Compare 2 interrupt enable */ 12296 #define TIM_DIER_CC3IE_Pos (3U) 12297 #define TIM_DIER_CC3IE_Msk (0x1UL << TIM_DIER_CC3IE_Pos) /*!< 0x00000008 */ 12298 #define TIM_DIER_CC3IE TIM_DIER_CC3IE_Msk /*!<Capture/Compare 3 interrupt enable */ 12299 #define TIM_DIER_CC4IE_Pos (4U) 12300 #define TIM_DIER_CC4IE_Msk (0x1UL << TIM_DIER_CC4IE_Pos) /*!< 0x00000010 */ 12301 #define TIM_DIER_CC4IE TIM_DIER_CC4IE_Msk /*!<Capture/Compare 4 interrupt enable */ 12302 #define TIM_DIER_COMIE_Pos (5U) 12303 #define TIM_DIER_COMIE_Msk (0x1UL << TIM_DIER_COMIE_Pos) /*!< 0x00000020 */ 12304 #define TIM_DIER_COMIE TIM_DIER_COMIE_Msk /*!<COM interrupt enable */ 12305 #define TIM_DIER_TIE_Pos (6U) 12306 #define TIM_DIER_TIE_Msk (0x1UL << TIM_DIER_TIE_Pos) /*!< 0x00000040 */ 12307 #define TIM_DIER_TIE TIM_DIER_TIE_Msk /*!<Trigger interrupt enable */ 12308 #define TIM_DIER_BIE_Pos (7U) 12309 #define TIM_DIER_BIE_Msk (0x1UL << TIM_DIER_BIE_Pos) /*!< 0x00000080 */ 12310 #define TIM_DIER_BIE TIM_DIER_BIE_Msk /*!<Break interrupt enable */ 12311 #define TIM_DIER_UDE_Pos (8U) 12312 #define TIM_DIER_UDE_Msk (0x1UL << TIM_DIER_UDE_Pos) /*!< 0x00000100 */ 12313 #define TIM_DIER_UDE TIM_DIER_UDE_Msk /*!<Update DMA request enable */ 12314 #define TIM_DIER_CC1DE_Pos (9U) 12315 #define TIM_DIER_CC1DE_Msk (0x1UL << TIM_DIER_CC1DE_Pos) /*!< 0x00000200 */ 12316 #define TIM_DIER_CC1DE TIM_DIER_CC1DE_Msk /*!<Capture/Compare 1 DMA request enable */ 12317 #define TIM_DIER_CC2DE_Pos (10U) 12318 #define TIM_DIER_CC2DE_Msk (0x1UL << TIM_DIER_CC2DE_Pos) /*!< 0x00000400 */ 12319 #define TIM_DIER_CC2DE TIM_DIER_CC2DE_Msk /*!<Capture/Compare 2 DMA request enable */ 12320 #define TIM_DIER_CC3DE_Pos (11U) 12321 #define TIM_DIER_CC3DE_Msk (0x1UL << TIM_DIER_CC3DE_Pos) /*!< 0x00000800 */ 12322 #define TIM_DIER_CC3DE TIM_DIER_CC3DE_Msk /*!<Capture/Compare 3 DMA request enable */ 12323 #define TIM_DIER_CC4DE_Pos (12U) 12324 #define TIM_DIER_CC4DE_Msk (0x1UL << TIM_DIER_CC4DE_Pos) /*!< 0x00001000 */ 12325 #define TIM_DIER_CC4DE TIM_DIER_CC4DE_Msk /*!<Capture/Compare 4 DMA request enable */ 12326 #define TIM_DIER_COMDE_Pos (13U) 12327 #define TIM_DIER_COMDE_Msk (0x1UL << TIM_DIER_COMDE_Pos) /*!< 0x00002000 */ 12328 #define TIM_DIER_COMDE TIM_DIER_COMDE_Msk /*!<COM DMA request enable */ 12329 #define TIM_DIER_TDE_Pos (14U) 12330 #define TIM_DIER_TDE_Msk (0x1UL << TIM_DIER_TDE_Pos) /*!< 0x00004000 */ 12331 #define TIM_DIER_TDE TIM_DIER_TDE_Msk /*!<Trigger DMA request enable */ 12332 12333 /******************** Bit definition for TIM_SR register ********************/ 12334 #define TIM_SR_UIF_Pos (0U) 12335 #define TIM_SR_UIF_Msk (0x1UL << TIM_SR_UIF_Pos) /*!< 0x00000001 */ 12336 #define TIM_SR_UIF TIM_SR_UIF_Msk /*!<Update interrupt Flag */ 12337 #define TIM_SR_CC1IF_Pos (1U) 12338 #define TIM_SR_CC1IF_Msk (0x1UL << TIM_SR_CC1IF_Pos) /*!< 0x00000002 */ 12339 #define TIM_SR_CC1IF TIM_SR_CC1IF_Msk /*!<Capture/Compare 1 interrupt Flag */ 12340 #define TIM_SR_CC2IF_Pos (2U) 12341 #define TIM_SR_CC2IF_Msk (0x1UL << TIM_SR_CC2IF_Pos) /*!< 0x00000004 */ 12342 #define TIM_SR_CC2IF TIM_SR_CC2IF_Msk /*!<Capture/Compare 2 interrupt Flag */ 12343 #define TIM_SR_CC3IF_Pos (3U) 12344 #define TIM_SR_CC3IF_Msk (0x1UL << TIM_SR_CC3IF_Pos) /*!< 0x00000008 */ 12345 #define TIM_SR_CC3IF TIM_SR_CC3IF_Msk /*!<Capture/Compare 3 interrupt Flag */ 12346 #define TIM_SR_CC4IF_Pos (4U) 12347 #define TIM_SR_CC4IF_Msk (0x1UL << TIM_SR_CC4IF_Pos) /*!< 0x00000010 */ 12348 #define TIM_SR_CC4IF TIM_SR_CC4IF_Msk /*!<Capture/Compare 4 interrupt Flag */ 12349 #define TIM_SR_COMIF_Pos (5U) 12350 #define TIM_SR_COMIF_Msk (0x1UL << TIM_SR_COMIF_Pos) /*!< 0x00000020 */ 12351 #define TIM_SR_COMIF TIM_SR_COMIF_Msk /*!<COM interrupt Flag */ 12352 #define TIM_SR_TIF_Pos (6U) 12353 #define TIM_SR_TIF_Msk (0x1UL << TIM_SR_TIF_Pos) /*!< 0x00000040 */ 12354 #define TIM_SR_TIF TIM_SR_TIF_Msk /*!<Trigger interrupt Flag */ 12355 #define TIM_SR_BIF_Pos (7U) 12356 #define TIM_SR_BIF_Msk (0x1UL << TIM_SR_BIF_Pos) /*!< 0x00000080 */ 12357 #define TIM_SR_BIF TIM_SR_BIF_Msk /*!<Break interrupt Flag */ 12358 #define TIM_SR_B2IF_Pos (8U) 12359 #define TIM_SR_B2IF_Msk (0x1UL << TIM_SR_B2IF_Pos) /*!< 0x00000100 */ 12360 #define TIM_SR_B2IF TIM_SR_B2IF_Msk /*!<Break2 interrupt Flag */ 12361 #define TIM_SR_CC1OF_Pos (9U) 12362 #define TIM_SR_CC1OF_Msk (0x1UL << TIM_SR_CC1OF_Pos) /*!< 0x00000200 */ 12363 #define TIM_SR_CC1OF TIM_SR_CC1OF_Msk /*!<Capture/Compare 1 Overcapture Flag */ 12364 #define TIM_SR_CC2OF_Pos (10U) 12365 #define TIM_SR_CC2OF_Msk (0x1UL << TIM_SR_CC2OF_Pos) /*!< 0x00000400 */ 12366 #define TIM_SR_CC2OF TIM_SR_CC2OF_Msk /*!<Capture/Compare 2 Overcapture Flag */ 12367 #define TIM_SR_CC3OF_Pos (11U) 12368 #define TIM_SR_CC3OF_Msk (0x1UL << TIM_SR_CC3OF_Pos) /*!< 0x00000800 */ 12369 #define TIM_SR_CC3OF TIM_SR_CC3OF_Msk /*!<Capture/Compare 3 Overcapture Flag */ 12370 #define TIM_SR_CC4OF_Pos (12U) 12371 #define TIM_SR_CC4OF_Msk (0x1UL << TIM_SR_CC4OF_Pos) /*!< 0x00001000 */ 12372 #define TIM_SR_CC4OF TIM_SR_CC4OF_Msk /*!<Capture/Compare 4 Overcapture Flag */ 12373 #define TIM_SR_SBIF_Pos (13U) 12374 #define TIM_SR_SBIF_Msk (0x1UL << TIM_SR_SBIF_Pos) /*!< 0x00002000 */ 12375 #define TIM_SR_SBIF TIM_SR_SBIF_Msk /*!<System Break interrupt Flag */ 12376 #define TIM_SR_CC5IF_Pos (16U) 12377 #define TIM_SR_CC5IF_Msk (0x1UL << TIM_SR_CC5IF_Pos) /*!< 0x00010000 */ 12378 #define TIM_SR_CC5IF TIM_SR_CC5IF_Msk /*!<Capture/Compare 5 interrupt Flag */ 12379 #define TIM_SR_CC6IF_Pos (17U) 12380 #define TIM_SR_CC6IF_Msk (0x1UL << TIM_SR_CC6IF_Pos) /*!< 0x00020000 */ 12381 #define TIM_SR_CC6IF TIM_SR_CC6IF_Msk /*!<Capture/Compare 6 interrupt Flag */ 12382 12383 /******************* Bit definition for TIM_EGR register ********************/ 12384 #define TIM_EGR_UG_Pos (0U) 12385 #define TIM_EGR_UG_Msk (0x1UL << TIM_EGR_UG_Pos) /*!< 0x00000001 */ 12386 #define TIM_EGR_UG TIM_EGR_UG_Msk /*!<Update Generation */ 12387 #define TIM_EGR_CC1G_Pos (1U) 12388 #define TIM_EGR_CC1G_Msk (0x1UL << TIM_EGR_CC1G_Pos) /*!< 0x00000002 */ 12389 #define TIM_EGR_CC1G TIM_EGR_CC1G_Msk /*!<Capture/Compare 1 Generation */ 12390 #define TIM_EGR_CC2G_Pos (2U) 12391 #define TIM_EGR_CC2G_Msk (0x1UL << TIM_EGR_CC2G_Pos) /*!< 0x00000004 */ 12392 #define TIM_EGR_CC2G TIM_EGR_CC2G_Msk /*!<Capture/Compare 2 Generation */ 12393 #define TIM_EGR_CC3G_Pos (3U) 12394 #define TIM_EGR_CC3G_Msk (0x1UL << TIM_EGR_CC3G_Pos) /*!< 0x00000008 */ 12395 #define TIM_EGR_CC3G TIM_EGR_CC3G_Msk /*!<Capture/Compare 3 Generation */ 12396 #define TIM_EGR_CC4G_Pos (4U) 12397 #define TIM_EGR_CC4G_Msk (0x1UL << TIM_EGR_CC4G_Pos) /*!< 0x00000010 */ 12398 #define TIM_EGR_CC4G TIM_EGR_CC4G_Msk /*!<Capture/Compare 4 Generation */ 12399 #define TIM_EGR_COMG_Pos (5U) 12400 #define TIM_EGR_COMG_Msk (0x1UL << TIM_EGR_COMG_Pos) /*!< 0x00000020 */ 12401 #define TIM_EGR_COMG TIM_EGR_COMG_Msk /*!<Capture/Compare Control Update Generation */ 12402 #define TIM_EGR_TG_Pos (6U) 12403 #define TIM_EGR_TG_Msk (0x1UL << TIM_EGR_TG_Pos) /*!< 0x00000040 */ 12404 #define TIM_EGR_TG TIM_EGR_TG_Msk /*!<Trigger Generation */ 12405 #define TIM_EGR_BG_Pos (7U) 12406 #define TIM_EGR_BG_Msk (0x1UL << TIM_EGR_BG_Pos) /*!< 0x00000080 */ 12407 #define TIM_EGR_BG TIM_EGR_BG_Msk /*!<Break Generation */ 12408 #define TIM_EGR_B2G_Pos (8U) 12409 #define TIM_EGR_B2G_Msk (0x1UL << TIM_EGR_B2G_Pos) /*!< 0x00000100 */ 12410 #define TIM_EGR_B2G TIM_EGR_B2G_Msk /*!<Break2 Generation */ 12411 12412 /****************** Bit definition for TIM_CCMR1 register *******************/ 12413 #define TIM_CCMR1_CC1S_Pos (0U) 12414 #define TIM_CCMR1_CC1S_Msk (0x3UL << TIM_CCMR1_CC1S_Pos) /*!< 0x00000003 */ 12415 #define TIM_CCMR1_CC1S TIM_CCMR1_CC1S_Msk /*!<CC1S[1:0] bits (Capture/Compare 1 Selection) */ 12416 #define TIM_CCMR1_CC1S_0 (0x1UL << TIM_CCMR1_CC1S_Pos) /*!< 0x00000001 */ 12417 #define TIM_CCMR1_CC1S_1 (0x2UL << TIM_CCMR1_CC1S_Pos) /*!< 0x00000002 */ 12418 12419 #define TIM_CCMR1_OC1FE_Pos (2U) 12420 #define TIM_CCMR1_OC1FE_Msk (0x1UL << TIM_CCMR1_OC1FE_Pos) /*!< 0x00000004 */ 12421 #define TIM_CCMR1_OC1FE TIM_CCMR1_OC1FE_Msk /*!<Output Compare 1 Fast enable */ 12422 #define TIM_CCMR1_OC1PE_Pos (3U) 12423 #define TIM_CCMR1_OC1PE_Msk (0x1UL << TIM_CCMR1_OC1PE_Pos) /*!< 0x00000008 */ 12424 #define TIM_CCMR1_OC1PE TIM_CCMR1_OC1PE_Msk /*!<Output Compare 1 Preload enable */ 12425 12426 #define TIM_CCMR1_OC1M_Pos (4U) 12427 #define TIM_CCMR1_OC1M_Msk (0x1007UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00010070 */ 12428 #define TIM_CCMR1_OC1M TIM_CCMR1_OC1M_Msk /*!<OC1M[2:0] bits (Output Compare 1 Mode) */ 12429 #define TIM_CCMR1_OC1M_0 (0x0001UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00000010 */ 12430 #define TIM_CCMR1_OC1M_1 (0x0002UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00000020 */ 12431 #define TIM_CCMR1_OC1M_2 (0x0004UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00000040 */ 12432 #define TIM_CCMR1_OC1M_3 (0x1000UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00010000 */ 12433 12434 #define TIM_CCMR1_OC1CE_Pos (7U) 12435 #define TIM_CCMR1_OC1CE_Msk (0x1UL << TIM_CCMR1_OC1CE_Pos) /*!< 0x00000080 */ 12436 #define TIM_CCMR1_OC1CE TIM_CCMR1_OC1CE_Msk /*!<Output Compare 1Clear Enable */ 12437 12438 #define TIM_CCMR1_CC2S_Pos (8U) 12439 #define TIM_CCMR1_CC2S_Msk (0x3UL << TIM_CCMR1_CC2S_Pos) /*!< 0x00000300 */ 12440 #define TIM_CCMR1_CC2S TIM_CCMR1_CC2S_Msk /*!<CC2S[1:0] bits (Capture/Compare 2 Selection) */ 12441 #define TIM_CCMR1_CC2S_0 (0x1UL << TIM_CCMR1_CC2S_Pos) /*!< 0x00000100 */ 12442 #define TIM_CCMR1_CC2S_1 (0x2UL << TIM_CCMR1_CC2S_Pos) /*!< 0x00000200 */ 12443 12444 #define TIM_CCMR1_OC2FE_Pos (10U) 12445 #define TIM_CCMR1_OC2FE_Msk (0x1UL << TIM_CCMR1_OC2FE_Pos) /*!< 0x00000400 */ 12446 #define TIM_CCMR1_OC2FE TIM_CCMR1_OC2FE_Msk /*!<Output Compare 2 Fast enable */ 12447 #define TIM_CCMR1_OC2PE_Pos (11U) 12448 #define TIM_CCMR1_OC2PE_Msk (0x1UL << TIM_CCMR1_OC2PE_Pos) /*!< 0x00000800 */ 12449 #define TIM_CCMR1_OC2PE TIM_CCMR1_OC2PE_Msk /*!<Output Compare 2 Preload enable */ 12450 12451 #define TIM_CCMR1_OC2M_Pos (12U) 12452 #define TIM_CCMR1_OC2M_Msk (0x1007UL << TIM_CCMR1_OC2M_Pos) /*!< 0x01007000 */ 12453 #define TIM_CCMR1_OC2M TIM_CCMR1_OC2M_Msk /*!<OC2M[2:0] bits (Output Compare 2 Mode) */ 12454 #define TIM_CCMR1_OC2M_0 (0x0001UL << TIM_CCMR1_OC2M_Pos) /*!< 0x00001000 */ 12455 #define TIM_CCMR1_OC2M_1 (0x0002UL << TIM_CCMR1_OC2M_Pos) /*!< 0x00002000 */ 12456 #define TIM_CCMR1_OC2M_2 (0x0004UL << TIM_CCMR1_OC2M_Pos) /*!< 0x00004000 */ 12457 #define TIM_CCMR1_OC2M_3 (0x1000UL << TIM_CCMR1_OC2M_Pos) /*!< 0x01000000 */ 12458 12459 #define TIM_CCMR1_OC2CE_Pos (15U) 12460 #define TIM_CCMR1_OC2CE_Msk (0x1UL << TIM_CCMR1_OC2CE_Pos) /*!< 0x00008000 */ 12461 #define TIM_CCMR1_OC2CE TIM_CCMR1_OC2CE_Msk /*!<Output Compare 2 Clear Enable */ 12462 12463 /*----------------------------------------------------------------------------*/ 12464 12465 #define TIM_CCMR1_IC1PSC_Pos (2U) 12466 #define TIM_CCMR1_IC1PSC_Msk (0x3UL << TIM_CCMR1_IC1PSC_Pos) /*!< 0x0000000C */ 12467 #define TIM_CCMR1_IC1PSC TIM_CCMR1_IC1PSC_Msk /*!<IC1PSC[1:0] bits (Input Capture 1 Prescaler) */ 12468 #define TIM_CCMR1_IC1PSC_0 (0x1UL << TIM_CCMR1_IC1PSC_Pos) /*!< 0x0004 */ 12469 #define TIM_CCMR1_IC1PSC_1 (0x2UL << TIM_CCMR1_IC1PSC_Pos) /*!< 0x0008 */ 12470 12471 #define TIM_CCMR1_IC1F_Pos (4U) 12472 #define TIM_CCMR1_IC1F_Msk (0xFUL << TIM_CCMR1_IC1F_Pos) /*!< 0x000000F0 */ 12473 #define TIM_CCMR1_IC1F TIM_CCMR1_IC1F_Msk /*!<IC1F[3:0] bits (Input Capture 1 Filter) */ 12474 #define TIM_CCMR1_IC1F_0 (0x1UL << TIM_CCMR1_IC1F_Pos) /*!< 0x0010 */ 12475 #define TIM_CCMR1_IC1F_1 (0x2UL << TIM_CCMR1_IC1F_Pos) /*!< 0x0020 */ 12476 #define TIM_CCMR1_IC1F_2 (0x4UL << TIM_CCMR1_IC1F_Pos) /*!< 0x0040 */ 12477 #define TIM_CCMR1_IC1F_3 (0x8UL << TIM_CCMR1_IC1F_Pos) /*!< 0x0080 */ 12478 12479 #define TIM_CCMR1_IC2PSC_Pos (10U) 12480 #define TIM_CCMR1_IC2PSC_Msk (0x3UL << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000C00 */ 12481 #define TIM_CCMR1_IC2PSC TIM_CCMR1_IC2PSC_Msk /*!<IC2PSC[1:0] bits (Input Capture 2 Prescaler) */ 12482 #define TIM_CCMR1_IC2PSC_0 (0x1UL << TIM_CCMR1_IC2PSC_Pos) /*!< 0x0400 */ 12483 #define TIM_CCMR1_IC2PSC_1 (0x2UL << TIM_CCMR1_IC2PSC_Pos) /*!< 0x0800 */ 12484 12485 #define TIM_CCMR1_IC2F_Pos (12U) 12486 #define TIM_CCMR1_IC2F_Msk (0xFUL << TIM_CCMR1_IC2F_Pos) /*!< 0x0000F000 */ 12487 #define TIM_CCMR1_IC2F TIM_CCMR1_IC2F_Msk /*!<IC2F[3:0] bits (Input Capture 2 Filter) */ 12488 #define TIM_CCMR1_IC2F_0 (0x1UL << TIM_CCMR1_IC2F_Pos) /*!< 0x1000 */ 12489 #define TIM_CCMR1_IC2F_1 (0x2UL << TIM_CCMR1_IC2F_Pos) /*!< 0x2000 */ 12490 #define TIM_CCMR1_IC2F_2 (0x4UL << TIM_CCMR1_IC2F_Pos) /*!< 0x4000 */ 12491 #define TIM_CCMR1_IC2F_3 (0x8UL << TIM_CCMR1_IC2F_Pos) /*!< 0x8000 */ 12492 12493 /****************** Bit definition for TIM_CCMR2 register *******************/ 12494 #define TIM_CCMR2_CC3S_Pos (0U) 12495 #define TIM_CCMR2_CC3S_Msk (0x3UL << TIM_CCMR2_CC3S_Pos) /*!< 0x00000003 */ 12496 #define TIM_CCMR2_CC3S TIM_CCMR2_CC3S_Msk /*!<CC3S[1:0] bits (Capture/Compare 3 Selection) */ 12497 #define TIM_CCMR2_CC3S_0 (0x1UL << TIM_CCMR2_CC3S_Pos) /*!< 0x00000001 */ 12498 #define TIM_CCMR2_CC3S_1 (0x2UL << TIM_CCMR2_CC3S_Pos) /*!< 0x00000002 */ 12499 12500 #define TIM_CCMR2_OC3FE_Pos (2U) 12501 #define TIM_CCMR2_OC3FE_Msk (0x1UL << TIM_CCMR2_OC3FE_Pos) /*!< 0x00000004 */ 12502 #define TIM_CCMR2_OC3FE TIM_CCMR2_OC3FE_Msk /*!<Output Compare 3 Fast enable */ 12503 #define TIM_CCMR2_OC3PE_Pos (3U) 12504 #define TIM_CCMR2_OC3PE_Msk (0x1UL << TIM_CCMR2_OC3PE_Pos) /*!< 0x00000008 */ 12505 #define TIM_CCMR2_OC3PE TIM_CCMR2_OC3PE_Msk /*!<Output Compare 3 Preload enable */ 12506 12507 #define TIM_CCMR2_OC3M_Pos (4U) 12508 #define TIM_CCMR2_OC3M_Msk (0x1007UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00010070 */ 12509 #define TIM_CCMR2_OC3M TIM_CCMR2_OC3M_Msk /*!<OC3M[2:0] bits (Output Compare 3 Mode) */ 12510 #define TIM_CCMR2_OC3M_0 (0x0001UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00000010 */ 12511 #define TIM_CCMR2_OC3M_1 (0x0002UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00000020 */ 12512 #define TIM_CCMR2_OC3M_2 (0x0004UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00000040 */ 12513 #define TIM_CCMR2_OC3M_3 (0x1000UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00010000 */ 12514 12515 12516 12517 #define TIM_CCMR2_OC3CE_Pos (7U) 12518 #define TIM_CCMR2_OC3CE_Msk (0x1UL << TIM_CCMR2_OC3CE_Pos) /*!< 0x00000080 */ 12519 #define TIM_CCMR2_OC3CE TIM_CCMR2_OC3CE_Msk /*!<Output Compare 3 Clear Enable */ 12520 12521 #define TIM_CCMR2_CC4S_Pos (8U) 12522 #define TIM_CCMR2_CC4S_Msk (0x3UL << TIM_CCMR2_CC4S_Pos) /*!< 0x00000300 */ 12523 #define TIM_CCMR2_CC4S TIM_CCMR2_CC4S_Msk /*!<CC4S[1:0] bits (Capture/Compare 4 Selection) */ 12524 #define TIM_CCMR2_CC4S_0 (0x1UL << TIM_CCMR2_CC4S_Pos) /*!< 0x00000100 */ 12525 #define TIM_CCMR2_CC4S_1 (0x2UL << TIM_CCMR2_CC4S_Pos) /*!< 0x00000200 */ 12526 12527 #define TIM_CCMR2_OC4FE_Pos (10U) 12528 #define TIM_CCMR2_OC4FE_Msk (0x1UL << TIM_CCMR2_OC4FE_Pos) /*!< 0x00000400 */ 12529 #define TIM_CCMR2_OC4FE TIM_CCMR2_OC4FE_Msk /*!<Output Compare 4 Fast enable */ 12530 #define TIM_CCMR2_OC4PE_Pos (11U) 12531 #define TIM_CCMR2_OC4PE_Msk (0x1UL << TIM_CCMR2_OC4PE_Pos) /*!< 0x00000800 */ 12532 #define TIM_CCMR2_OC4PE TIM_CCMR2_OC4PE_Msk /*!<Output Compare 4 Preload enable */ 12533 12534 #define TIM_CCMR2_OC4M_Pos (12U) 12535 #define TIM_CCMR2_OC4M_Msk (0x1007UL << TIM_CCMR2_OC4M_Pos) /*!< 0x01007000 */ 12536 #define TIM_CCMR2_OC4M TIM_CCMR2_OC4M_Msk /*!<OC4M[2:0] bits (Output Compare 4 Mode) */ 12537 #define TIM_CCMR2_OC4M_0 (0x0001UL << TIM_CCMR2_OC4M_Pos) /*!< 0x00001000 */ 12538 #define TIM_CCMR2_OC4M_1 (0x0002UL << TIM_CCMR2_OC4M_Pos) /*!< 0x00002000 */ 12539 #define TIM_CCMR2_OC4M_2 (0x0004UL << TIM_CCMR2_OC4M_Pos) /*!< 0x00004000 */ 12540 #define TIM_CCMR2_OC4M_3 (0x1000UL << TIM_CCMR2_OC4M_Pos) /*!< 0x01000000 */ 12541 12542 #define TIM_CCMR2_OC4CE_Pos (15U) 12543 #define TIM_CCMR2_OC4CE_Msk (0x1UL << TIM_CCMR2_OC4CE_Pos) /*!< 0x00008000 */ 12544 #define TIM_CCMR2_OC4CE TIM_CCMR2_OC4CE_Msk /*!<Output Compare 4 Clear Enable */ 12545 12546 /*----------------------------------------------------------------------------*/ 12547 12548 #define TIM_CCMR2_IC3PSC_Pos (2U) 12549 #define TIM_CCMR2_IC3PSC_Msk (0x3UL << TIM_CCMR2_IC3PSC_Pos) /*!< 0x0000000C */ 12550 #define TIM_CCMR2_IC3PSC TIM_CCMR2_IC3PSC_Msk /*!<IC3PSC[1:0] bits (Input Capture 3 Prescaler) */ 12551 #define TIM_CCMR2_IC3PSC_0 (0x1UL << TIM_CCMR2_IC3PSC_Pos) /*!< 0x0004 */ 12552 #define TIM_CCMR2_IC3PSC_1 (0x2UL << TIM_CCMR2_IC3PSC_Pos) /*!< 0x0008 */ 12553 12554 #define TIM_CCMR2_IC3F_Pos (4U) 12555 #define TIM_CCMR2_IC3F_Msk (0xFUL << TIM_CCMR2_IC3F_Pos) /*!< 0x000000F0 */ 12556 #define TIM_CCMR2_IC3F TIM_CCMR2_IC3F_Msk /*!<IC3F[3:0] bits (Input Capture 3 Filter) */ 12557 #define TIM_CCMR2_IC3F_0 (0x1UL << TIM_CCMR2_IC3F_Pos) /*!< 0x0010 */ 12558 #define TIM_CCMR2_IC3F_1 (0x2UL << TIM_CCMR2_IC3F_Pos) /*!< 0x0020 */ 12559 #define TIM_CCMR2_IC3F_2 (0x4UL << TIM_CCMR2_IC3F_Pos) /*!< 0x0040 */ 12560 #define TIM_CCMR2_IC3F_3 (0x8UL << TIM_CCMR2_IC3F_Pos) /*!< 0x0080 */ 12561 12562 #define TIM_CCMR2_IC4PSC_Pos (10U) 12563 #define TIM_CCMR2_IC4PSC_Msk (0x3UL << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000C00 */ 12564 #define TIM_CCMR2_IC4PSC TIM_CCMR2_IC4PSC_Msk /*!<IC4PSC[1:0] bits (Input Capture 4 Prescaler) */ 12565 #define TIM_CCMR2_IC4PSC_0 (0x1UL << TIM_CCMR2_IC4PSC_Pos) /*!< 0x0400 */ 12566 #define TIM_CCMR2_IC4PSC_1 (0x2UL << TIM_CCMR2_IC4PSC_Pos) /*!< 0x0800 */ 12567 12568 #define TIM_CCMR2_IC4F_Pos (12U) 12569 #define TIM_CCMR2_IC4F_Msk (0xFUL << TIM_CCMR2_IC4F_Pos) /*!< 0x0000F000 */ 12570 #define TIM_CCMR2_IC4F TIM_CCMR2_IC4F_Msk /*!<IC4F[3:0] bits (Input Capture 4 Filter) */ 12571 #define TIM_CCMR2_IC4F_0 (0x1UL << TIM_CCMR2_IC4F_Pos) /*!< 0x1000 */ 12572 #define TIM_CCMR2_IC4F_1 (0x2UL << TIM_CCMR2_IC4F_Pos) /*!< 0x2000 */ 12573 #define TIM_CCMR2_IC4F_2 (0x4UL << TIM_CCMR2_IC4F_Pos) /*!< 0x4000 */ 12574 #define TIM_CCMR2_IC4F_3 (0x8UL << TIM_CCMR2_IC4F_Pos) /*!< 0x8000 */ 12575 12576 /******************* Bit definition for TIM_CCER register *******************/ 12577 #define TIM_CCER_CC1E_Pos (0U) 12578 #define TIM_CCER_CC1E_Msk (0x1UL << TIM_CCER_CC1E_Pos) /*!< 0x00000001 */ 12579 #define TIM_CCER_CC1E TIM_CCER_CC1E_Msk /*!<Capture/Compare 1 output enable */ 12580 #define TIM_CCER_CC1P_Pos (1U) 12581 #define TIM_CCER_CC1P_Msk (0x1UL << TIM_CCER_CC1P_Pos) /*!< 0x00000002 */ 12582 #define TIM_CCER_CC1P TIM_CCER_CC1P_Msk /*!<Capture/Compare 1 output Polarity */ 12583 #define TIM_CCER_CC1NE_Pos (2U) 12584 #define TIM_CCER_CC1NE_Msk (0x1UL << TIM_CCER_CC1NE_Pos) /*!< 0x00000004 */ 12585 #define TIM_CCER_CC1NE TIM_CCER_CC1NE_Msk /*!<Capture/Compare 1 Complementary output enable */ 12586 #define TIM_CCER_CC1NP_Pos (3U) 12587 #define TIM_CCER_CC1NP_Msk (0x1UL << TIM_CCER_CC1NP_Pos) /*!< 0x00000008 */ 12588 #define TIM_CCER_CC1NP TIM_CCER_CC1NP_Msk /*!<Capture/Compare 1 Complementary output Polarity */ 12589 #define TIM_CCER_CC2E_Pos (4U) 12590 #define TIM_CCER_CC2E_Msk (0x1UL << TIM_CCER_CC2E_Pos) /*!< 0x00000010 */ 12591 #define TIM_CCER_CC2E TIM_CCER_CC2E_Msk /*!<Capture/Compare 2 output enable */ 12592 #define TIM_CCER_CC2P_Pos (5U) 12593 #define TIM_CCER_CC2P_Msk (0x1UL << TIM_CCER_CC2P_Pos) /*!< 0x00000020 */ 12594 #define TIM_CCER_CC2P TIM_CCER_CC2P_Msk /*!<Capture/Compare 2 output Polarity */ 12595 #define TIM_CCER_CC2NE_Pos (6U) 12596 #define TIM_CCER_CC2NE_Msk (0x1UL << TIM_CCER_CC2NE_Pos) /*!< 0x00000040 */ 12597 #define TIM_CCER_CC2NE TIM_CCER_CC2NE_Msk /*!<Capture/Compare 2 Complementary output enable */ 12598 #define TIM_CCER_CC2NP_Pos (7U) 12599 #define TIM_CCER_CC2NP_Msk (0x1UL << TIM_CCER_CC2NP_Pos) /*!< 0x00000080 */ 12600 #define TIM_CCER_CC2NP TIM_CCER_CC2NP_Msk /*!<Capture/Compare 2 Complementary output Polarity */ 12601 #define TIM_CCER_CC3E_Pos (8U) 12602 #define TIM_CCER_CC3E_Msk (0x1UL << TIM_CCER_CC3E_Pos) /*!< 0x00000100 */ 12603 #define TIM_CCER_CC3E TIM_CCER_CC3E_Msk /*!<Capture/Compare 3 output enable */ 12604 #define TIM_CCER_CC3P_Pos (9U) 12605 #define TIM_CCER_CC3P_Msk (0x1UL << TIM_CCER_CC3P_Pos) /*!< 0x00000200 */ 12606 #define TIM_CCER_CC3P TIM_CCER_CC3P_Msk /*!<Capture/Compare 3 output Polarity */ 12607 #define TIM_CCER_CC3NE_Pos (10U) 12608 #define TIM_CCER_CC3NE_Msk (0x1UL << TIM_CCER_CC3NE_Pos) /*!< 0x00000400 */ 12609 #define TIM_CCER_CC3NE TIM_CCER_CC3NE_Msk /*!<Capture/Compare 3 Complementary output enable */ 12610 #define TIM_CCER_CC3NP_Pos (11U) 12611 #define TIM_CCER_CC3NP_Msk (0x1UL << TIM_CCER_CC3NP_Pos) /*!< 0x00000800 */ 12612 #define TIM_CCER_CC3NP TIM_CCER_CC3NP_Msk /*!<Capture/Compare 3 Complementary output Polarity */ 12613 #define TIM_CCER_CC4E_Pos (12U) 12614 #define TIM_CCER_CC4E_Msk (0x1UL << TIM_CCER_CC4E_Pos) /*!< 0x00001000 */ 12615 #define TIM_CCER_CC4E TIM_CCER_CC4E_Msk /*!<Capture/Compare 4 output enable */ 12616 #define TIM_CCER_CC4P_Pos (13U) 12617 #define TIM_CCER_CC4P_Msk (0x1UL << TIM_CCER_CC4P_Pos) /*!< 0x00002000 */ 12618 #define TIM_CCER_CC4P TIM_CCER_CC4P_Msk /*!<Capture/Compare 4 output Polarity */ 12619 #define TIM_CCER_CC4NP_Pos (15U) 12620 #define TIM_CCER_CC4NP_Msk (0x1UL << TIM_CCER_CC4NP_Pos) /*!< 0x00008000 */ 12621 #define TIM_CCER_CC4NP TIM_CCER_CC4NP_Msk /*!<Capture/Compare 4 Complementary output Polarity */ 12622 #define TIM_CCER_CC5E_Pos (16U) 12623 #define TIM_CCER_CC5E_Msk (0x1UL << TIM_CCER_CC5E_Pos) /*!< 0x00010000 */ 12624 #define TIM_CCER_CC5E TIM_CCER_CC5E_Msk /*!<Capture/Compare 5 output enable */ 12625 #define TIM_CCER_CC5P_Pos (17U) 12626 #define TIM_CCER_CC5P_Msk (0x1UL << TIM_CCER_CC5P_Pos) /*!< 0x00020000 */ 12627 #define TIM_CCER_CC5P TIM_CCER_CC5P_Msk /*!<Capture/Compare 5 output Polarity */ 12628 #define TIM_CCER_CC6E_Pos (20U) 12629 #define TIM_CCER_CC6E_Msk (0x1UL << TIM_CCER_CC6E_Pos) /*!< 0x00100000 */ 12630 #define TIM_CCER_CC6E TIM_CCER_CC6E_Msk /*!<Capture/Compare 6 output enable */ 12631 #define TIM_CCER_CC6P_Pos (21U) 12632 #define TIM_CCER_CC6P_Msk (0x1UL << TIM_CCER_CC6P_Pos) /*!< 0x00200000 */ 12633 #define TIM_CCER_CC6P TIM_CCER_CC6P_Msk /*!<Capture/Compare 6 output Polarity */ 12634 12635 12636 /******************* Bit definition for TIM_CNT register ********************/ 12637 #define TIM_CNT_CNT_Pos (0U) 12638 #define TIM_CNT_CNT_Msk (0xFFFFFFFFUL << TIM_CNT_CNT_Pos) /*!< 0xFFFFFFFF */ 12639 #define TIM_CNT_CNT TIM_CNT_CNT_Msk /*!<Counter Value */ 12640 #define TIM_CNT_UIFCPY_Pos (31U) 12641 #define TIM_CNT_UIFCPY_Msk (0x1UL << TIM_CNT_UIFCPY_Pos) /*!< 0x80000000 */ 12642 #define TIM_CNT_UIFCPY TIM_CNT_UIFCPY_Msk /*!<Update interrupt flag copy (if UIFREMAP=1) */ 12643 12644 /******************* Bit definition for TIM_PSC register ********************/ 12645 #define TIM_PSC_PSC_Pos (0U) 12646 #define TIM_PSC_PSC_Msk (0xFFFFUL << TIM_PSC_PSC_Pos) /*!< 0x0000FFFF */ 12647 #define TIM_PSC_PSC TIM_PSC_PSC_Msk /*!<Prescaler Value */ 12648 12649 /******************* Bit definition for TIM_ARR register ********************/ 12650 #define TIM_ARR_ARR_Pos (0U) 12651 #define TIM_ARR_ARR_Msk (0xFFFFFFFFUL << TIM_ARR_ARR_Pos) /*!< 0xFFFFFFFF */ 12652 #define TIM_ARR_ARR TIM_ARR_ARR_Msk /*!<actual auto-reload Value */ 12653 12654 /******************* Bit definition for TIM_RCR register ********************/ 12655 #define TIM_RCR_REP_Pos (0U) 12656 #define TIM_RCR_REP_Msk (0xFFFFUL << TIM_RCR_REP_Pos) /*!< 0x0000FFFF */ 12657 #define TIM_RCR_REP TIM_RCR_REP_Msk /*!<Repetition Counter Value */ 12658 12659 /******************* Bit definition for TIM_CCR1 register *******************/ 12660 #define TIM_CCR1_CCR1_Pos (0U) 12661 #define TIM_CCR1_CCR1_Msk (0xFFFFUL << TIM_CCR1_CCR1_Pos) /*!< 0x0000FFFF */ 12662 #define TIM_CCR1_CCR1 TIM_CCR1_CCR1_Msk /*!<Capture/Compare 1 Value */ 12663 12664 /******************* Bit definition for TIM_CCR2 register *******************/ 12665 #define TIM_CCR2_CCR2_Pos (0U) 12666 #define TIM_CCR2_CCR2_Msk (0xFFFFUL << TIM_CCR2_CCR2_Pos) /*!< 0x0000FFFF */ 12667 #define TIM_CCR2_CCR2 TIM_CCR2_CCR2_Msk /*!<Capture/Compare 2 Value */ 12668 12669 /******************* Bit definition for TIM_CCR3 register *******************/ 12670 #define TIM_CCR3_CCR3_Pos (0U) 12671 #define TIM_CCR3_CCR3_Msk (0xFFFFUL << TIM_CCR3_CCR3_Pos) /*!< 0x0000FFFF */ 12672 #define TIM_CCR3_CCR3 TIM_CCR3_CCR3_Msk /*!<Capture/Compare 3 Value */ 12673 12674 /******************* Bit definition for TIM_CCR4 register *******************/ 12675 #define TIM_CCR4_CCR4_Pos (0U) 12676 #define TIM_CCR4_CCR4_Msk (0xFFFFUL << TIM_CCR4_CCR4_Pos) /*!< 0x0000FFFF */ 12677 #define TIM_CCR4_CCR4 TIM_CCR4_CCR4_Msk /*!<Capture/Compare 4 Value */ 12678 12679 /******************* Bit definition for TIM_BDTR register *******************/ 12680 #define TIM_BDTR_DTG_Pos (0U) 12681 #define TIM_BDTR_DTG_Msk (0xFFUL << TIM_BDTR_DTG_Pos) /*!< 0x000000FF */ 12682 #define TIM_BDTR_DTG TIM_BDTR_DTG_Msk /*!<DTG[0:7] bits (Dead-Time Generator set-up) */ 12683 #define TIM_BDTR_DTG_0 (0x01UL << TIM_BDTR_DTG_Pos) /*!< 0x00000001 */ 12684 #define TIM_BDTR_DTG_1 (0x02UL << TIM_BDTR_DTG_Pos) /*!< 0x00000002 */ 12685 #define TIM_BDTR_DTG_2 (0x04UL << TIM_BDTR_DTG_Pos) /*!< 0x00000004 */ 12686 #define TIM_BDTR_DTG_3 (0x08UL << TIM_BDTR_DTG_Pos) /*!< 0x00000008 */ 12687 #define TIM_BDTR_DTG_4 (0x10UL << TIM_BDTR_DTG_Pos) /*!< 0x00000010 */ 12688 #define TIM_BDTR_DTG_5 (0x20UL << TIM_BDTR_DTG_Pos) /*!< 0x00000020 */ 12689 #define TIM_BDTR_DTG_6 (0x40UL << TIM_BDTR_DTG_Pos) /*!< 0x00000040 */ 12690 #define TIM_BDTR_DTG_7 (0x80UL << TIM_BDTR_DTG_Pos) /*!< 0x00000080 */ 12691 12692 #define TIM_BDTR_LOCK_Pos (8U) 12693 #define TIM_BDTR_LOCK_Msk (0x3UL << TIM_BDTR_LOCK_Pos) /*!< 0x00000300 */ 12694 #define TIM_BDTR_LOCK TIM_BDTR_LOCK_Msk /*!<LOCK[1:0] bits (Lock Configuration) */ 12695 #define TIM_BDTR_LOCK_0 (0x1UL << TIM_BDTR_LOCK_Pos) /*!< 0x00000100 */ 12696 #define TIM_BDTR_LOCK_1 (0x2UL << TIM_BDTR_LOCK_Pos) /*!< 0x00000200 */ 12697 12698 #define TIM_BDTR_OSSI_Pos (10U) 12699 #define TIM_BDTR_OSSI_Msk (0x1UL << TIM_BDTR_OSSI_Pos) /*!< 0x00000400 */ 12700 #define TIM_BDTR_OSSI TIM_BDTR_OSSI_Msk /*!<Off-State Selection for Idle mode */ 12701 #define TIM_BDTR_OSSR_Pos (11U) 12702 #define TIM_BDTR_OSSR_Msk (0x1UL << TIM_BDTR_OSSR_Pos) /*!< 0x00000800 */ 12703 #define TIM_BDTR_OSSR TIM_BDTR_OSSR_Msk /*!<Off-State Selection for Run mode */ 12704 #define TIM_BDTR_BKE_Pos (12U) 12705 #define TIM_BDTR_BKE_Msk (0x1UL << TIM_BDTR_BKE_Pos) /*!< 0x00001000 */ 12706 #define TIM_BDTR_BKE TIM_BDTR_BKE_Msk /*!<Break enable */ 12707 #define TIM_BDTR_BKP_Pos (13U) 12708 #define TIM_BDTR_BKP_Msk (0x1UL << TIM_BDTR_BKP_Pos) /*!< 0x00002000 */ 12709 #define TIM_BDTR_BKP TIM_BDTR_BKP_Msk /*!<Break Polarity */ 12710 #define TIM_BDTR_AOE_Pos (14U) 12711 #define TIM_BDTR_AOE_Msk (0x1UL << TIM_BDTR_AOE_Pos) /*!< 0x00004000 */ 12712 #define TIM_BDTR_AOE TIM_BDTR_AOE_Msk /*!<Automatic Output enable */ 12713 #define TIM_BDTR_MOE_Pos (15U) 12714 #define TIM_BDTR_MOE_Msk (0x1UL << TIM_BDTR_MOE_Pos) /*!< 0x00008000 */ 12715 #define TIM_BDTR_MOE TIM_BDTR_MOE_Msk /*!<Main Output enable */ 12716 #define TIM_BDTR_BKF_Pos (16U) 12717 #define TIM_BDTR_BKF_Msk (0xFUL << TIM_BDTR_BKF_Pos) /*!< 0x000F0000 */ 12718 #define TIM_BDTR_BKF TIM_BDTR_BKF_Msk /*!<Break Filter for Break1 */ 12719 #define TIM_BDTR_BK2F_Pos (20U) 12720 #define TIM_BDTR_BK2F_Msk (0xFUL << TIM_BDTR_BK2F_Pos) /*!< 0x00F00000 */ 12721 #define TIM_BDTR_BK2F TIM_BDTR_BK2F_Msk /*!<Break Filter for Break2 */ 12722 #define TIM_BDTR_BK2E_Pos (24U) 12723 #define TIM_BDTR_BK2E_Msk (0x1UL << TIM_BDTR_BK2E_Pos) /*!< 0x01000000 */ 12724 #define TIM_BDTR_BK2E TIM_BDTR_BK2E_Msk /*!<Break enable for Break2 */ 12725 #define TIM_BDTR_BK2P_Pos (25U) 12726 #define TIM_BDTR_BK2P_Msk (0x1UL << TIM_BDTR_BK2P_Pos) /*!< 0x02000000 */ 12727 #define TIM_BDTR_BK2P TIM_BDTR_BK2P_Msk /*!<Break Polarity for Break2 */ 12728 12729 /******************* Bit definition for TIM_DCR register ********************/ 12730 #define TIM_DCR_DBA_Pos (0U) 12731 #define TIM_DCR_DBA_Msk (0x1FUL << TIM_DCR_DBA_Pos) /*!< 0x0000001F */ 12732 #define TIM_DCR_DBA TIM_DCR_DBA_Msk /*!<DBA[4:0] bits (DMA Base Address) */ 12733 #define TIM_DCR_DBA_0 (0x01UL << TIM_DCR_DBA_Pos) /*!< 0x0001 */ 12734 #define TIM_DCR_DBA_1 (0x02UL << TIM_DCR_DBA_Pos) /*!< 0x0002 */ 12735 #define TIM_DCR_DBA_2 (0x04UL << TIM_DCR_DBA_Pos) /*!< 0x0004 */ 12736 #define TIM_DCR_DBA_3 (0x08UL << TIM_DCR_DBA_Pos) /*!< 0x0008 */ 12737 #define TIM_DCR_DBA_4 (0x10UL << TIM_DCR_DBA_Pos) /*!< 0x0010 */ 12738 12739 #define TIM_DCR_DBL_Pos (8U) 12740 #define TIM_DCR_DBL_Msk (0x1FUL << TIM_DCR_DBL_Pos) /*!< 0x00001F00 */ 12741 #define TIM_DCR_DBL TIM_DCR_DBL_Msk /*!<DBL[4:0] bits (DMA Burst Length) */ 12742 #define TIM_DCR_DBL_0 (0x01UL << TIM_DCR_DBL_Pos) /*!< 0x0100 */ 12743 #define TIM_DCR_DBL_1 (0x02UL << TIM_DCR_DBL_Pos) /*!< 0x0200 */ 12744 #define TIM_DCR_DBL_2 (0x04UL << TIM_DCR_DBL_Pos) /*!< 0x0400 */ 12745 #define TIM_DCR_DBL_3 (0x08UL << TIM_DCR_DBL_Pos) /*!< 0x0800 */ 12746 #define TIM_DCR_DBL_4 (0x10UL << TIM_DCR_DBL_Pos) /*!< 0x1000 */ 12747 12748 /******************* Bit definition for TIM_DMAR register *******************/ 12749 #define TIM_DMAR_DMAB_Pos (0U) 12750 #define TIM_DMAR_DMAB_Msk (0xFFFFUL << TIM_DMAR_DMAB_Pos) /*!< 0x0000FFFF */ 12751 #define TIM_DMAR_DMAB TIM_DMAR_DMAB_Msk /*!<DMA register for burst accesses */ 12752 12753 /******************* Bit definition for TIM_OR register *********************/ 12754 #define TIM_OR_TI4_RMP_Pos (6U) 12755 #define TIM_OR_TI4_RMP_Msk (0x3UL << TIM_OR_TI4_RMP_Pos) /*!< 0x000000C0 */ 12756 #define TIM_OR_TI4_RMP TIM_OR_TI4_RMP_Msk /*!<TI4_RMP[1:0] bits (TIM5 Input 4 remap) */ 12757 #define TIM_OR_TI4_RMP_0 (0x1UL << TIM_OR_TI4_RMP_Pos) /*!< 0x0040 */ 12758 #define TIM_OR_TI4_RMP_1 (0x2UL << TIM_OR_TI4_RMP_Pos) /*!< 0x0080 */ 12759 #define TIM_OR_ITR1_RMP_Pos (10U) 12760 #define TIM_OR_ITR1_RMP_Msk (0x3UL << TIM_OR_ITR1_RMP_Pos) /*!< 0x00000C00 */ 12761 #define TIM_OR_ITR1_RMP TIM_OR_ITR1_RMP_Msk /*!<ITR1_RMP[1:0] bits (TIM2 Internal trigger 1 remap) */ 12762 #define TIM_OR_ITR1_RMP_0 (0x1UL << TIM_OR_ITR1_RMP_Pos) /*!< 0x0400 */ 12763 #define TIM_OR_ITR1_RMP_1 (0x2UL << TIM_OR_ITR1_RMP_Pos) /*!< 0x0800 */ 12764 12765 /******************* Bit definition for TIM2_OR register *******************/ 12766 #define TIM2_OR_ITR1_RMP_Pos (10U) 12767 #define TIM2_OR_ITR1_RMP_Msk (0x3UL << TIM2_OR_ITR1_RMP_Pos) /*!< 0x00000C00 */ 12768 #define TIM2_OR_ITR1_RMP TIM2_OR_ITR1_RMP_Msk /*!<TIM2 Internal trigger 1 remap */ 12769 #define TIM2_OR_ITR1_RMP_0 (0x1UL << TIM2_OR_ITR1_RMP_Pos) /*!< 0x00000400 */ 12770 #define TIM2_OR_ITR1_RMP_1 (0x2UL << TIM2_OR_ITR1_RMP_Pos) /*!< 0x00000800 */ 12771 12772 /******************* Bit definition for TIM5_OR register *******************/ 12773 #define TIM5_OR_TI4_RMP_Pos (6U) 12774 #define TIM5_OR_TI4_RMP_Msk (0x3UL << TIM5_OR_TI4_RMP_Pos) /*!< 0x000000C0 */ 12775 #define TIM5_OR_TI4_RMP TIM5_OR_TI4_RMP_Msk /*!<TI4_RMP[1:0] bits (TIM5 Input Capture 4 remap) */ 12776 #define TIM5_OR_TI4_RMP_0 (0x1UL << TIM5_OR_TI4_RMP_Pos) /*!< 0x00000040 */ 12777 #define TIM5_OR_TI4_RMP_1 (0x2UL << TIM5_OR_TI4_RMP_Pos) /*!< 0x00000080 */ 12778 12779 /******************* Bit definition for TIM11_OR register *******************/ 12780 #define TIM11_OR_TI1_RMP_Pos (0U) 12781 #define TIM11_OR_TI1_RMP_Msk (0x3UL << TIM11_OR_TI1_RMP_Pos) /*!< 0x00000003 */ 12782 #define TIM11_OR_TI1_RMP TIM11_OR_TI1_RMP_Msk /*!<TI1_RMP[1:0] bits (TIM11 Input Capture 1 remap) */ 12783 #define TIM11_OR_TI1_RMP_0 (0x1UL << TIM11_OR_TI1_RMP_Pos) /*!< 0x00000001 */ 12784 #define TIM11_OR_TI1_RMP_1 (0x2UL << TIM11_OR_TI1_RMP_Pos) /*!< 0x00000002 */ 12785 12786 /****************** Bit definition for TIM_CCMR3 register *******************/ 12787 #define TIM_CCMR3_OC5FE_Pos (2U) 12788 #define TIM_CCMR3_OC5FE_Msk (0x1UL << TIM_CCMR3_OC5FE_Pos) /*!< 0x00000004 */ 12789 #define TIM_CCMR3_OC5FE TIM_CCMR3_OC5FE_Msk /*!<Output Compare 5 Fast enable */ 12790 #define TIM_CCMR3_OC5PE_Pos (3U) 12791 #define TIM_CCMR3_OC5PE_Msk (0x1UL << TIM_CCMR3_OC5PE_Pos) /*!< 0x00000008 */ 12792 #define TIM_CCMR3_OC5PE TIM_CCMR3_OC5PE_Msk /*!<Output Compare 5 Preload enable */ 12793 12794 #define TIM_CCMR3_OC5M_Pos (4U) 12795 #define TIM_CCMR3_OC5M_Msk (0x1007UL << TIM_CCMR3_OC5M_Pos) /*!< 0x00010070 */ 12796 #define TIM_CCMR3_OC5M TIM_CCMR3_OC5M_Msk /*!<OC5M[2:0] bits (Output Compare 5 Mode) */ 12797 #define TIM_CCMR3_OC5M_0 (0x0001UL << TIM_CCMR3_OC5M_Pos) /*!< 0x00000010 */ 12798 #define TIM_CCMR3_OC5M_1 (0x0002UL << TIM_CCMR3_OC5M_Pos) /*!< 0x00000020 */ 12799 #define TIM_CCMR3_OC5M_2 (0x0004UL << TIM_CCMR3_OC5M_Pos) /*!< 0x00000040 */ 12800 #define TIM_CCMR3_OC5M_3 (0x1000UL << TIM_CCMR3_OC5M_Pos) /*!< 0x00010000 */ 12801 12802 #define TIM_CCMR3_OC5CE_Pos (7U) 12803 #define TIM_CCMR3_OC5CE_Msk (0x1UL << TIM_CCMR3_OC5CE_Pos) /*!< 0x00000080 */ 12804 #define TIM_CCMR3_OC5CE TIM_CCMR3_OC5CE_Msk /*!<Output Compare 5 Clear Enable */ 12805 12806 #define TIM_CCMR3_OC6FE_Pos (10U) 12807 #define TIM_CCMR3_OC6FE_Msk (0x1UL << TIM_CCMR3_OC6FE_Pos) /*!< 0x00000400 */ 12808 #define TIM_CCMR3_OC6FE TIM_CCMR3_OC6FE_Msk /*!<Output Compare 4 Fast enable */ 12809 #define TIM_CCMR3_OC6PE_Pos (11U) 12810 #define TIM_CCMR3_OC6PE_Msk (0x1UL << TIM_CCMR3_OC6PE_Pos) /*!< 0x00000800 */ 12811 #define TIM_CCMR3_OC6PE TIM_CCMR3_OC6PE_Msk /*!<Output Compare 4 Preload enable */ 12812 12813 #define TIM_CCMR3_OC6M_Pos (12U) 12814 #define TIM_CCMR3_OC6M_Msk (0x1007UL << TIM_CCMR3_OC6M_Pos) /*!< 0x01007000 */ 12815 #define TIM_CCMR3_OC6M TIM_CCMR3_OC6M_Msk /*!<OC4M[2:0] bits (Output Compare 4 Mode) */ 12816 #define TIM_CCMR3_OC6M_0 (0x0001UL << TIM_CCMR3_OC6M_Pos) /*!< 0x00001000 */ 12817 #define TIM_CCMR3_OC6M_1 (0x0002UL << TIM_CCMR3_OC6M_Pos) /*!< 0x00002000 */ 12818 #define TIM_CCMR3_OC6M_2 (0x0004UL << TIM_CCMR3_OC6M_Pos) /*!< 0x00004000 */ 12819 #define TIM_CCMR3_OC6M_3 (0x1000UL << TIM_CCMR3_OC6M_Pos) /*!< 0x01000000 */ 12820 12821 #define TIM_CCMR3_OC6CE_Pos (15U) 12822 #define TIM_CCMR3_OC6CE_Msk (0x1UL << TIM_CCMR3_OC6CE_Pos) /*!< 0x00008000 */ 12823 #define TIM_CCMR3_OC6CE TIM_CCMR3_OC6CE_Msk /*!<Output Compare 4 Clear Enable */ 12824 12825 /******************* Bit definition for TIM_CCR5 register *******************/ 12826 #define TIM_CCR5_CCR5_Pos (0U) 12827 #define TIM_CCR5_CCR5_Msk (0xFFFFFFFFUL << TIM_CCR5_CCR5_Pos) /*!< 0xFFFFFFFF */ 12828 #define TIM_CCR5_CCR5 TIM_CCR5_CCR5_Msk /*!<Capture/Compare 5 Value */ 12829 #define TIM_CCR5_GC5C1_Pos (29U) 12830 #define TIM_CCR5_GC5C1_Msk (0x1UL << TIM_CCR5_GC5C1_Pos) /*!< 0x20000000 */ 12831 #define TIM_CCR5_GC5C1 TIM_CCR5_GC5C1_Msk /*!<Group Channel 5 and Channel 1 */ 12832 #define TIM_CCR5_GC5C2_Pos (30U) 12833 #define TIM_CCR5_GC5C2_Msk (0x1UL << TIM_CCR5_GC5C2_Pos) /*!< 0x40000000 */ 12834 #define TIM_CCR5_GC5C2 TIM_CCR5_GC5C2_Msk /*!<Group Channel 5 and Channel 2 */ 12835 #define TIM_CCR5_GC5C3_Pos (31U) 12836 #define TIM_CCR5_GC5C3_Msk (0x1UL << TIM_CCR5_GC5C3_Pos) /*!< 0x80000000 */ 12837 #define TIM_CCR5_GC5C3 TIM_CCR5_GC5C3_Msk /*!<Group Channel 5 and Channel 3 */ 12838 12839 /******************* Bit definition for TIM_CCR6 register *******************/ 12840 #define TIM_CCR6_CCR6 ((uint16_t)0xFFFFU) /*!<Capture/Compare 6 Value */ 12841 12842 12843 /******************************************************************************/ 12844 /* */ 12845 /* Low Power Timer (LPTIM) */ 12846 /* */ 12847 /******************************************************************************/ 12848 /****************** Bit definition for LPTIM_ISR register *******************/ 12849 #define LPTIM_ISR_CMPM_Pos (0U) 12850 #define LPTIM_ISR_CMPM_Msk (0x1UL << LPTIM_ISR_CMPM_Pos) /*!< 0x00000001 */ 12851 #define LPTIM_ISR_CMPM LPTIM_ISR_CMPM_Msk /*!< Compare match */ 12852 #define LPTIM_ISR_ARRM_Pos (1U) 12853 #define LPTIM_ISR_ARRM_Msk (0x1UL << LPTIM_ISR_ARRM_Pos) /*!< 0x00000002 */ 12854 #define LPTIM_ISR_ARRM LPTIM_ISR_ARRM_Msk /*!< Autoreload match */ 12855 #define LPTIM_ISR_EXTTRIG_Pos (2U) 12856 #define LPTIM_ISR_EXTTRIG_Msk (0x1UL << LPTIM_ISR_EXTTRIG_Pos) /*!< 0x00000004 */ 12857 #define LPTIM_ISR_EXTTRIG LPTIM_ISR_EXTTRIG_Msk /*!< External trigger edge event */ 12858 #define LPTIM_ISR_CMPOK_Pos (3U) 12859 #define LPTIM_ISR_CMPOK_Msk (0x1UL << LPTIM_ISR_CMPOK_Pos) /*!< 0x00000008 */ 12860 #define LPTIM_ISR_CMPOK LPTIM_ISR_CMPOK_Msk /*!< Compare register update OK */ 12861 #define LPTIM_ISR_ARROK_Pos (4U) 12862 #define LPTIM_ISR_ARROK_Msk (0x1UL << LPTIM_ISR_ARROK_Pos) /*!< 0x00000010 */ 12863 #define LPTIM_ISR_ARROK LPTIM_ISR_ARROK_Msk /*!< Autoreload register update OK */ 12864 #define LPTIM_ISR_UP_Pos (5U) 12865 #define LPTIM_ISR_UP_Msk (0x1UL << LPTIM_ISR_UP_Pos) /*!< 0x00000020 */ 12866 #define LPTIM_ISR_UP LPTIM_ISR_UP_Msk /*!< Counter direction change down to up */ 12867 #define LPTIM_ISR_DOWN_Pos (6U) 12868 #define LPTIM_ISR_DOWN_Msk (0x1UL << LPTIM_ISR_DOWN_Pos) /*!< 0x00000040 */ 12869 #define LPTIM_ISR_DOWN LPTIM_ISR_DOWN_Msk /*!< Counter direction change up to down */ 12870 12871 /****************** Bit definition for LPTIM_ICR register *******************/ 12872 #define LPTIM_ICR_CMPMCF_Pos (0U) 12873 #define LPTIM_ICR_CMPMCF_Msk (0x1UL << LPTIM_ICR_CMPMCF_Pos) /*!< 0x00000001 */ 12874 #define LPTIM_ICR_CMPMCF LPTIM_ICR_CMPMCF_Msk /*!< Compare match Clear Flag */ 12875 #define LPTIM_ICR_ARRMCF_Pos (1U) 12876 #define LPTIM_ICR_ARRMCF_Msk (0x1UL << LPTIM_ICR_ARRMCF_Pos) /*!< 0x00000002 */ 12877 #define LPTIM_ICR_ARRMCF LPTIM_ICR_ARRMCF_Msk /*!< Autoreload match Clear Flag */ 12878 #define LPTIM_ICR_EXTTRIGCF_Pos (2U) 12879 #define LPTIM_ICR_EXTTRIGCF_Msk (0x1UL << LPTIM_ICR_EXTTRIGCF_Pos) /*!< 0x00000004 */ 12880 #define LPTIM_ICR_EXTTRIGCF LPTIM_ICR_EXTTRIGCF_Msk /*!< External trigger edge event Clear Flag */ 12881 #define LPTIM_ICR_CMPOKCF_Pos (3U) 12882 #define LPTIM_ICR_CMPOKCF_Msk (0x1UL << LPTIM_ICR_CMPOKCF_Pos) /*!< 0x00000008 */ 12883 #define LPTIM_ICR_CMPOKCF LPTIM_ICR_CMPOKCF_Msk /*!< Compare register update OK Clear Flag */ 12884 #define LPTIM_ICR_ARROKCF_Pos (4U) 12885 #define LPTIM_ICR_ARROKCF_Msk (0x1UL << LPTIM_ICR_ARROKCF_Pos) /*!< 0x00000010 */ 12886 #define LPTIM_ICR_ARROKCF LPTIM_ICR_ARROKCF_Msk /*!< Autoreload register update OK Clear Flag */ 12887 #define LPTIM_ICR_UPCF_Pos (5U) 12888 #define LPTIM_ICR_UPCF_Msk (0x1UL << LPTIM_ICR_UPCF_Pos) /*!< 0x00000020 */ 12889 #define LPTIM_ICR_UPCF LPTIM_ICR_UPCF_Msk /*!< Counter direction change down to up Clear Flag */ 12890 #define LPTIM_ICR_DOWNCF_Pos (6U) 12891 #define LPTIM_ICR_DOWNCF_Msk (0x1UL << LPTIM_ICR_DOWNCF_Pos) /*!< 0x00000040 */ 12892 #define LPTIM_ICR_DOWNCF LPTIM_ICR_DOWNCF_Msk /*!< Counter direction change up to down Clear Flag */ 12893 12894 /****************** Bit definition for LPTIM_IER register *******************/ 12895 #define LPTIM_IER_CMPMIE_Pos (0U) 12896 #define LPTIM_IER_CMPMIE_Msk (0x1UL << LPTIM_IER_CMPMIE_Pos) /*!< 0x00000001 */ 12897 #define LPTIM_IER_CMPMIE LPTIM_IER_CMPMIE_Msk /*!< Compare match Interrupt Enable */ 12898 #define LPTIM_IER_ARRMIE_Pos (1U) 12899 #define LPTIM_IER_ARRMIE_Msk (0x1UL << LPTIM_IER_ARRMIE_Pos) /*!< 0x00000002 */ 12900 #define LPTIM_IER_ARRMIE LPTIM_IER_ARRMIE_Msk /*!< Autoreload match Interrupt Enable */ 12901 #define LPTIM_IER_EXTTRIGIE_Pos (2U) 12902 #define LPTIM_IER_EXTTRIGIE_Msk (0x1UL << LPTIM_IER_EXTTRIGIE_Pos) /*!< 0x00000004 */ 12903 #define LPTIM_IER_EXTTRIGIE LPTIM_IER_EXTTRIGIE_Msk /*!< External trigger edge event Interrupt Enable */ 12904 #define LPTIM_IER_CMPOKIE_Pos (3U) 12905 #define LPTIM_IER_CMPOKIE_Msk (0x1UL << LPTIM_IER_CMPOKIE_Pos) /*!< 0x00000008 */ 12906 #define LPTIM_IER_CMPOKIE LPTIM_IER_CMPOKIE_Msk /*!< Compare register update OK Interrupt Enable */ 12907 #define LPTIM_IER_ARROKIE_Pos (4U) 12908 #define LPTIM_IER_ARROKIE_Msk (0x1UL << LPTIM_IER_ARROKIE_Pos) /*!< 0x00000010 */ 12909 #define LPTIM_IER_ARROKIE LPTIM_IER_ARROKIE_Msk /*!< Autoreload register update OK Interrupt Enable */ 12910 #define LPTIM_IER_UPIE_Pos (5U) 12911 #define LPTIM_IER_UPIE_Msk (0x1UL << LPTIM_IER_UPIE_Pos) /*!< 0x00000020 */ 12912 #define LPTIM_IER_UPIE LPTIM_IER_UPIE_Msk /*!< Counter direction change down to up Interrupt Enable */ 12913 #define LPTIM_IER_DOWNIE_Pos (6U) 12914 #define LPTIM_IER_DOWNIE_Msk (0x1UL << LPTIM_IER_DOWNIE_Pos) /*!< 0x00000040 */ 12915 #define LPTIM_IER_DOWNIE LPTIM_IER_DOWNIE_Msk /*!< Counter direction change up to down Interrupt Enable */ 12916 12917 /****************** Bit definition for LPTIM_CFGR register*******************/ 12918 #define LPTIM_CFGR_CKSEL_Pos (0U) 12919 #define LPTIM_CFGR_CKSEL_Msk (0x1UL << LPTIM_CFGR_CKSEL_Pos) /*!< 0x00000001 */ 12920 #define LPTIM_CFGR_CKSEL LPTIM_CFGR_CKSEL_Msk /*!< Clock selector */ 12921 12922 #define LPTIM_CFGR_CKPOL_Pos (1U) 12923 #define LPTIM_CFGR_CKPOL_Msk (0x3UL << LPTIM_CFGR_CKPOL_Pos) /*!< 0x00000006 */ 12924 #define LPTIM_CFGR_CKPOL LPTIM_CFGR_CKPOL_Msk /*!< CKPOL[1:0] bits (Clock polarity) */ 12925 #define LPTIM_CFGR_CKPOL_0 (0x1UL << LPTIM_CFGR_CKPOL_Pos) /*!< 0x00000002 */ 12926 #define LPTIM_CFGR_CKPOL_1 (0x2UL << LPTIM_CFGR_CKPOL_Pos) /*!< 0x00000004 */ 12927 12928 #define LPTIM_CFGR_CKFLT_Pos (3U) 12929 #define LPTIM_CFGR_CKFLT_Msk (0x3UL << LPTIM_CFGR_CKFLT_Pos) /*!< 0x00000018 */ 12930 #define LPTIM_CFGR_CKFLT LPTIM_CFGR_CKFLT_Msk /*!< CKFLT[1:0] bits (Configurable digital filter for external clock) */ 12931 #define LPTIM_CFGR_CKFLT_0 (0x1UL << LPTIM_CFGR_CKFLT_Pos) /*!< 0x00000008 */ 12932 #define LPTIM_CFGR_CKFLT_1 (0x2UL << LPTIM_CFGR_CKFLT_Pos) /*!< 0x00000010 */ 12933 12934 #define LPTIM_CFGR_TRGFLT_Pos (6U) 12935 #define LPTIM_CFGR_TRGFLT_Msk (0x3UL << LPTIM_CFGR_TRGFLT_Pos) /*!< 0x000000C0 */ 12936 #define LPTIM_CFGR_TRGFLT LPTIM_CFGR_TRGFLT_Msk /*!< TRGFLT[1:0] bits (Configurable digital filter for trigger) */ 12937 #define LPTIM_CFGR_TRGFLT_0 (0x1UL << LPTIM_CFGR_TRGFLT_Pos) /*!< 0x00000040 */ 12938 #define LPTIM_CFGR_TRGFLT_1 (0x2UL << LPTIM_CFGR_TRGFLT_Pos) /*!< 0x00000080 */ 12939 12940 #define LPTIM_CFGR_PRESC_Pos (9U) 12941 #define LPTIM_CFGR_PRESC_Msk (0x7UL << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000E00 */ 12942 #define LPTIM_CFGR_PRESC LPTIM_CFGR_PRESC_Msk /*!< PRESC[2:0] bits (Clock prescaler) */ 12943 #define LPTIM_CFGR_PRESC_0 (0x1UL << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000200 */ 12944 #define LPTIM_CFGR_PRESC_1 (0x2UL << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000400 */ 12945 #define LPTIM_CFGR_PRESC_2 (0x4UL << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000800 */ 12946 12947 #define LPTIM_CFGR_TRIGSEL_Pos (13U) 12948 #define LPTIM_CFGR_TRIGSEL_Msk (0x7UL << LPTIM_CFGR_TRIGSEL_Pos) /*!< 0x0000E000 */ 12949 #define LPTIM_CFGR_TRIGSEL LPTIM_CFGR_TRIGSEL_Msk /*!< TRIGSEL[2:0]] bits (Trigger selector) */ 12950 #define LPTIM_CFGR_TRIGSEL_0 (0x1UL << LPTIM_CFGR_TRIGSEL_Pos) /*!< 0x00002000 */ 12951 #define LPTIM_CFGR_TRIGSEL_1 (0x2UL << LPTIM_CFGR_TRIGSEL_Pos) /*!< 0x00004000 */ 12952 #define LPTIM_CFGR_TRIGSEL_2 (0x4UL << LPTIM_CFGR_TRIGSEL_Pos) /*!< 0x00008000 */ 12953 12954 #define LPTIM_CFGR_TRIGEN_Pos (17U) 12955 #define LPTIM_CFGR_TRIGEN_Msk (0x3UL << LPTIM_CFGR_TRIGEN_Pos) /*!< 0x00060000 */ 12956 #define LPTIM_CFGR_TRIGEN LPTIM_CFGR_TRIGEN_Msk /*!< TRIGEN[1:0] bits (Trigger enable and polarity) */ 12957 #define LPTIM_CFGR_TRIGEN_0 (0x1UL << LPTIM_CFGR_TRIGEN_Pos) /*!< 0x00020000 */ 12958 #define LPTIM_CFGR_TRIGEN_1 (0x2UL << LPTIM_CFGR_TRIGEN_Pos) /*!< 0x00040000 */ 12959 12960 #define LPTIM_CFGR_TIMOUT_Pos (19U) 12961 #define LPTIM_CFGR_TIMOUT_Msk (0x1UL << LPTIM_CFGR_TIMOUT_Pos) /*!< 0x00080000 */ 12962 #define LPTIM_CFGR_TIMOUT LPTIM_CFGR_TIMOUT_Msk /*!< Timout enable */ 12963 #define LPTIM_CFGR_WAVE_Pos (20U) 12964 #define LPTIM_CFGR_WAVE_Msk (0x1UL << LPTIM_CFGR_WAVE_Pos) /*!< 0x00100000 */ 12965 #define LPTIM_CFGR_WAVE LPTIM_CFGR_WAVE_Msk /*!< Waveform shape */ 12966 #define LPTIM_CFGR_WAVPOL_Pos (21U) 12967 #define LPTIM_CFGR_WAVPOL_Msk (0x1UL << LPTIM_CFGR_WAVPOL_Pos) /*!< 0x00200000 */ 12968 #define LPTIM_CFGR_WAVPOL LPTIM_CFGR_WAVPOL_Msk /*!< Waveform shape polarity */ 12969 #define LPTIM_CFGR_PRELOAD_Pos (22U) 12970 #define LPTIM_CFGR_PRELOAD_Msk (0x1UL << LPTIM_CFGR_PRELOAD_Pos) /*!< 0x00400000 */ 12971 #define LPTIM_CFGR_PRELOAD LPTIM_CFGR_PRELOAD_Msk /*!< Reg update mode */ 12972 #define LPTIM_CFGR_COUNTMODE_Pos (23U) 12973 #define LPTIM_CFGR_COUNTMODE_Msk (0x1UL << LPTIM_CFGR_COUNTMODE_Pos) /*!< 0x00800000 */ 12974 #define LPTIM_CFGR_COUNTMODE LPTIM_CFGR_COUNTMODE_Msk /*!< Counter mode enable */ 12975 #define LPTIM_CFGR_ENC_Pos (24U) 12976 #define LPTIM_CFGR_ENC_Msk (0x1UL << LPTIM_CFGR_ENC_Pos) /*!< 0x01000000 */ 12977 #define LPTIM_CFGR_ENC LPTIM_CFGR_ENC_Msk /*!< Encoder mode enable */ 12978 12979 /****************** Bit definition for LPTIM_CR register ********************/ 12980 #define LPTIM_CR_ENABLE_Pos (0U) 12981 #define LPTIM_CR_ENABLE_Msk (0x1UL << LPTIM_CR_ENABLE_Pos) /*!< 0x00000001 */ 12982 #define LPTIM_CR_ENABLE LPTIM_CR_ENABLE_Msk /*!< LPTIMer enable */ 12983 #define LPTIM_CR_SNGSTRT_Pos (1U) 12984 #define LPTIM_CR_SNGSTRT_Msk (0x1UL << LPTIM_CR_SNGSTRT_Pos) /*!< 0x00000002 */ 12985 #define LPTIM_CR_SNGSTRT LPTIM_CR_SNGSTRT_Msk /*!< Timer start in single mode */ 12986 #define LPTIM_CR_CNTSTRT_Pos (2U) 12987 #define LPTIM_CR_CNTSTRT_Msk (0x1UL << LPTIM_CR_CNTSTRT_Pos) /*!< 0x00000004 */ 12988 #define LPTIM_CR_CNTSTRT LPTIM_CR_CNTSTRT_Msk /*!< Timer start in continuous mode */ 12989 12990 /****************** Bit definition for LPTIM_CMP register *******************/ 12991 #define LPTIM_CMP_CMP_Pos (0U) 12992 #define LPTIM_CMP_CMP_Msk (0xFFFFUL << LPTIM_CMP_CMP_Pos) /*!< 0x0000FFFF */ 12993 #define LPTIM_CMP_CMP LPTIM_CMP_CMP_Msk /*!< Compare register */ 12994 12995 /****************** Bit definition for LPTIM_ARR register *******************/ 12996 #define LPTIM_ARR_ARR_Pos (0U) 12997 #define LPTIM_ARR_ARR_Msk (0xFFFFUL << LPTIM_ARR_ARR_Pos) /*!< 0x0000FFFF */ 12998 #define LPTIM_ARR_ARR LPTIM_ARR_ARR_Msk /*!< Auto reload register */ 12999 13000 /****************** Bit definition for LPTIM_CNT register *******************/ 13001 #define LPTIM_CNT_CNT_Pos (0U) 13002 #define LPTIM_CNT_CNT_Msk (0xFFFFUL << LPTIM_CNT_CNT_Pos) /*!< 0x0000FFFF */ 13003 #define LPTIM_CNT_CNT LPTIM_CNT_CNT_Msk /*!< Counter register */ 13004 /******************************************************************************/ 13005 /* */ 13006 /* Universal Synchronous Asynchronous Receiver Transmitter (USART) */ 13007 /* */ 13008 /******************************************************************************/ 13009 /* 13010 * @brief Specific device feature definitions (not present on all devices in the STM32F7 series) 13011 */ 13012 /* Support of TCBGT feature : Supported from USART IP version c7amba_sci3 v1.3 */ 13013 #define USART_TCBGT_SUPPORT 13014 /****************** Bit definition for USART_CR1 register *******************/ 13015 #define USART_CR1_UE_Pos (0U) 13016 #define USART_CR1_UE_Msk (0x1UL << USART_CR1_UE_Pos) /*!< 0x00000001 */ 13017 #define USART_CR1_UE USART_CR1_UE_Msk /*!< USART Enable */ 13018 #define USART_CR1_RE_Pos (2U) 13019 #define USART_CR1_RE_Msk (0x1UL << USART_CR1_RE_Pos) /*!< 0x00000004 */ 13020 #define USART_CR1_RE USART_CR1_RE_Msk /*!< Receiver Enable */ 13021 #define USART_CR1_TE_Pos (3U) 13022 #define USART_CR1_TE_Msk (0x1UL << USART_CR1_TE_Pos) /*!< 0x00000008 */ 13023 #define USART_CR1_TE USART_CR1_TE_Msk /*!< Transmitter Enable */ 13024 #define USART_CR1_IDLEIE_Pos (4U) 13025 #define USART_CR1_IDLEIE_Msk (0x1UL << USART_CR1_IDLEIE_Pos) /*!< 0x00000010 */ 13026 #define USART_CR1_IDLEIE USART_CR1_IDLEIE_Msk /*!< IDLE Interrupt Enable */ 13027 #define USART_CR1_RXNEIE_Pos (5U) 13028 #define USART_CR1_RXNEIE_Msk (0x1UL << USART_CR1_RXNEIE_Pos) /*!< 0x00000020 */ 13029 #define USART_CR1_RXNEIE USART_CR1_RXNEIE_Msk /*!< RXNE Interrupt Enable */ 13030 #define USART_CR1_TCIE_Pos (6U) 13031 #define USART_CR1_TCIE_Msk (0x1UL << USART_CR1_TCIE_Pos) /*!< 0x00000040 */ 13032 #define USART_CR1_TCIE USART_CR1_TCIE_Msk /*!< Transmission Complete Interrupt Enable */ 13033 #define USART_CR1_TXEIE_Pos (7U) 13034 #define USART_CR1_TXEIE_Msk (0x1UL << USART_CR1_TXEIE_Pos) /*!< 0x00000080 */ 13035 #define USART_CR1_TXEIE USART_CR1_TXEIE_Msk /*!< TXE Interrupt Enable */ 13036 #define USART_CR1_PEIE_Pos (8U) 13037 #define USART_CR1_PEIE_Msk (0x1UL << USART_CR1_PEIE_Pos) /*!< 0x00000100 */ 13038 #define USART_CR1_PEIE USART_CR1_PEIE_Msk /*!< PE Interrupt Enable */ 13039 #define USART_CR1_PS_Pos (9U) 13040 #define USART_CR1_PS_Msk (0x1UL << USART_CR1_PS_Pos) /*!< 0x00000200 */ 13041 #define USART_CR1_PS USART_CR1_PS_Msk /*!< Parity Selection */ 13042 #define USART_CR1_PCE_Pos (10U) 13043 #define USART_CR1_PCE_Msk (0x1UL << USART_CR1_PCE_Pos) /*!< 0x00000400 */ 13044 #define USART_CR1_PCE USART_CR1_PCE_Msk /*!< Parity Control Enable */ 13045 #define USART_CR1_WAKE_Pos (11U) 13046 #define USART_CR1_WAKE_Msk (0x1UL << USART_CR1_WAKE_Pos) /*!< 0x00000800 */ 13047 #define USART_CR1_WAKE USART_CR1_WAKE_Msk /*!< Receiver Wakeup method */ 13048 #define USART_CR1_M_Pos (12U) 13049 #define USART_CR1_M_Msk (0x10001UL << USART_CR1_M_Pos) /*!< 0x10001000 */ 13050 #define USART_CR1_M USART_CR1_M_Msk /*!< Word length */ 13051 #define USART_CR1_M0 (0x00001UL << USART_CR1_M_Pos) /*!< 0x00001000 */ 13052 #define USART_CR1_MME_Pos (13U) 13053 #define USART_CR1_MME_Msk (0x1UL << USART_CR1_MME_Pos) /*!< 0x00002000 */ 13054 #define USART_CR1_MME USART_CR1_MME_Msk /*!< Mute Mode Enable */ 13055 #define USART_CR1_CMIE_Pos (14U) 13056 #define USART_CR1_CMIE_Msk (0x1UL << USART_CR1_CMIE_Pos) /*!< 0x00004000 */ 13057 #define USART_CR1_CMIE USART_CR1_CMIE_Msk /*!< Character match interrupt enable */ 13058 #define USART_CR1_OVER8_Pos (15U) 13059 #define USART_CR1_OVER8_Msk (0x1UL << USART_CR1_OVER8_Pos) /*!< 0x00008000 */ 13060 #define USART_CR1_OVER8 USART_CR1_OVER8_Msk /*!< Oversampling by 8-bit or 16-bit mode */ 13061 #define USART_CR1_DEDT_Pos (16U) 13062 #define USART_CR1_DEDT_Msk (0x1FUL << USART_CR1_DEDT_Pos) /*!< 0x001F0000 */ 13063 #define USART_CR1_DEDT USART_CR1_DEDT_Msk /*!< DEDT[4:0] bits (Driver Enable Deassertion Time) */ 13064 #define USART_CR1_DEDT_0 (0x01UL << USART_CR1_DEDT_Pos) /*!< 0x00010000 */ 13065 #define USART_CR1_DEDT_1 (0x02UL << USART_CR1_DEDT_Pos) /*!< 0x00020000 */ 13066 #define USART_CR1_DEDT_2 (0x04UL << USART_CR1_DEDT_Pos) /*!< 0x00040000 */ 13067 #define USART_CR1_DEDT_3 (0x08UL << USART_CR1_DEDT_Pos) /*!< 0x00080000 */ 13068 #define USART_CR1_DEDT_4 (0x10UL << USART_CR1_DEDT_Pos) /*!< 0x00100000 */ 13069 #define USART_CR1_DEAT_Pos (21U) 13070 #define USART_CR1_DEAT_Msk (0x1FUL << USART_CR1_DEAT_Pos) /*!< 0x03E00000 */ 13071 #define USART_CR1_DEAT USART_CR1_DEAT_Msk /*!< DEAT[4:0] bits (Driver Enable Assertion Time) */ 13072 #define USART_CR1_DEAT_0 (0x01UL << USART_CR1_DEAT_Pos) /*!< 0x00200000 */ 13073 #define USART_CR1_DEAT_1 (0x02UL << USART_CR1_DEAT_Pos) /*!< 0x00400000 */ 13074 #define USART_CR1_DEAT_2 (0x04UL << USART_CR1_DEAT_Pos) /*!< 0x00800000 */ 13075 #define USART_CR1_DEAT_3 (0x08UL << USART_CR1_DEAT_Pos) /*!< 0x01000000 */ 13076 #define USART_CR1_DEAT_4 (0x10UL << USART_CR1_DEAT_Pos) /*!< 0x02000000 */ 13077 #define USART_CR1_RTOIE_Pos (26U) 13078 #define USART_CR1_RTOIE_Msk (0x1UL << USART_CR1_RTOIE_Pos) /*!< 0x04000000 */ 13079 #define USART_CR1_RTOIE USART_CR1_RTOIE_Msk /*!< Receive Time Out interrupt enable */ 13080 #define USART_CR1_EOBIE_Pos (27U) 13081 #define USART_CR1_EOBIE_Msk (0x1UL << USART_CR1_EOBIE_Pos) /*!< 0x08000000 */ 13082 #define USART_CR1_EOBIE USART_CR1_EOBIE_Msk /*!< End of Block interrupt enable */ 13083 #define USART_CR1_M1 0x10000000U /*!< Word length - Bit 1 */ 13084 13085 /* Legacy defines */ 13086 #define USART_CR1_M_0 USART_CR1_M0 /*!< Word length - Bit 0 */ 13087 #define USART_CR1_M_1 USART_CR1_M1 /*!< Word length - Bit 1 */ 13088 13089 /****************** Bit definition for USART_CR2 register *******************/ 13090 #define USART_CR2_ADDM7_Pos (4U) 13091 #define USART_CR2_ADDM7_Msk (0x1UL << USART_CR2_ADDM7_Pos) /*!< 0x00000010 */ 13092 #define USART_CR2_ADDM7 USART_CR2_ADDM7_Msk /*!< 7-bit or 4-bit Address Detection */ 13093 #define USART_CR2_LBDL_Pos (5U) 13094 #define USART_CR2_LBDL_Msk (0x1UL << USART_CR2_LBDL_Pos) /*!< 0x00000020 */ 13095 #define USART_CR2_LBDL USART_CR2_LBDL_Msk /*!< LIN Break Detection Length */ 13096 #define USART_CR2_LBDIE_Pos (6U) 13097 #define USART_CR2_LBDIE_Msk (0x1UL << USART_CR2_LBDIE_Pos) /*!< 0x00000040 */ 13098 #define USART_CR2_LBDIE USART_CR2_LBDIE_Msk /*!< LIN Break Detection Interrupt Enable */ 13099 #define USART_CR2_LBCL_Pos (8U) 13100 #define USART_CR2_LBCL_Msk (0x1UL << USART_CR2_LBCL_Pos) /*!< 0x00000100 */ 13101 #define USART_CR2_LBCL USART_CR2_LBCL_Msk /*!< Last Bit Clock pulse */ 13102 #define USART_CR2_CPHA_Pos (9U) 13103 #define USART_CR2_CPHA_Msk (0x1UL << USART_CR2_CPHA_Pos) /*!< 0x00000200 */ 13104 #define USART_CR2_CPHA USART_CR2_CPHA_Msk /*!< Clock Phase */ 13105 #define USART_CR2_CPOL_Pos (10U) 13106 #define USART_CR2_CPOL_Msk (0x1UL << USART_CR2_CPOL_Pos) /*!< 0x00000400 */ 13107 #define USART_CR2_CPOL USART_CR2_CPOL_Msk /*!< Clock Polarity */ 13108 #define USART_CR2_CLKEN_Pos (11U) 13109 #define USART_CR2_CLKEN_Msk (0x1UL << USART_CR2_CLKEN_Pos) /*!< 0x00000800 */ 13110 #define USART_CR2_CLKEN USART_CR2_CLKEN_Msk /*!< Clock Enable */ 13111 #define USART_CR2_STOP_Pos (12U) 13112 #define USART_CR2_STOP_Msk (0x3UL << USART_CR2_STOP_Pos) /*!< 0x00003000 */ 13113 #define USART_CR2_STOP USART_CR2_STOP_Msk /*!< STOP[1:0] bits (STOP bits) */ 13114 #define USART_CR2_STOP_0 (0x1UL << USART_CR2_STOP_Pos) /*!< 0x00001000 */ 13115 #define USART_CR2_STOP_1 (0x2UL << USART_CR2_STOP_Pos) /*!< 0x00002000 */ 13116 #define USART_CR2_LINEN_Pos (14U) 13117 #define USART_CR2_LINEN_Msk (0x1UL << USART_CR2_LINEN_Pos) /*!< 0x00004000 */ 13118 #define USART_CR2_LINEN USART_CR2_LINEN_Msk /*!< LIN mode enable */ 13119 #define USART_CR2_SWAP_Pos (15U) 13120 #define USART_CR2_SWAP_Msk (0x1UL << USART_CR2_SWAP_Pos) /*!< 0x00008000 */ 13121 #define USART_CR2_SWAP USART_CR2_SWAP_Msk /*!< SWAP TX/RX pins */ 13122 #define USART_CR2_RXINV_Pos (16U) 13123 #define USART_CR2_RXINV_Msk (0x1UL << USART_CR2_RXINV_Pos) /*!< 0x00010000 */ 13124 #define USART_CR2_RXINV USART_CR2_RXINV_Msk /*!< RX pin active level inversion */ 13125 #define USART_CR2_TXINV_Pos (17U) 13126 #define USART_CR2_TXINV_Msk (0x1UL << USART_CR2_TXINV_Pos) /*!< 0x00020000 */ 13127 #define USART_CR2_TXINV USART_CR2_TXINV_Msk /*!< TX pin active level inversion */ 13128 #define USART_CR2_DATAINV_Pos (18U) 13129 #define USART_CR2_DATAINV_Msk (0x1UL << USART_CR2_DATAINV_Pos) /*!< 0x00040000 */ 13130 #define USART_CR2_DATAINV USART_CR2_DATAINV_Msk /*!< Binary data inversion */ 13131 #define USART_CR2_MSBFIRST_Pos (19U) 13132 #define USART_CR2_MSBFIRST_Msk (0x1UL << USART_CR2_MSBFIRST_Pos) /*!< 0x00080000 */ 13133 #define USART_CR2_MSBFIRST USART_CR2_MSBFIRST_Msk /*!< Most Significant Bit First */ 13134 #define USART_CR2_ABREN_Pos (20U) 13135 #define USART_CR2_ABREN_Msk (0x1UL << USART_CR2_ABREN_Pos) /*!< 0x00100000 */ 13136 #define USART_CR2_ABREN USART_CR2_ABREN_Msk /*!< Auto Baud-Rate Enable */ 13137 #define USART_CR2_ABRMODE_Pos (21U) 13138 #define USART_CR2_ABRMODE_Msk (0x3UL << USART_CR2_ABRMODE_Pos) /*!< 0x00600000 */ 13139 #define USART_CR2_ABRMODE USART_CR2_ABRMODE_Msk /*!< ABRMOD[1:0] bits (Auto Baud-Rate Mode) */ 13140 #define USART_CR2_ABRMODE_0 (0x1UL << USART_CR2_ABRMODE_Pos) /*!< 0x00200000 */ 13141 #define USART_CR2_ABRMODE_1 (0x2UL << USART_CR2_ABRMODE_Pos) /*!< 0x00400000 */ 13142 #define USART_CR2_RTOEN_Pos (23U) 13143 #define USART_CR2_RTOEN_Msk (0x1UL << USART_CR2_RTOEN_Pos) /*!< 0x00800000 */ 13144 #define USART_CR2_RTOEN USART_CR2_RTOEN_Msk /*!< Receiver Time-Out enable */ 13145 #define USART_CR2_ADD_Pos (24U) 13146 #define USART_CR2_ADD_Msk (0xFFUL << USART_CR2_ADD_Pos) /*!< 0xFF000000 */ 13147 #define USART_CR2_ADD USART_CR2_ADD_Msk /*!< Address of the USART node */ 13148 13149 /****************** Bit definition for USART_CR3 register *******************/ 13150 #define USART_CR3_EIE_Pos (0U) 13151 #define USART_CR3_EIE_Msk (0x1UL << USART_CR3_EIE_Pos) /*!< 0x00000001 */ 13152 #define USART_CR3_EIE USART_CR3_EIE_Msk /*!< Error Interrupt Enable */ 13153 #define USART_CR3_IREN_Pos (1U) 13154 #define USART_CR3_IREN_Msk (0x1UL << USART_CR3_IREN_Pos) /*!< 0x00000002 */ 13155 #define USART_CR3_IREN USART_CR3_IREN_Msk /*!< IrDA mode Enable */ 13156 #define USART_CR3_IRLP_Pos (2U) 13157 #define USART_CR3_IRLP_Msk (0x1UL << USART_CR3_IRLP_Pos) /*!< 0x00000004 */ 13158 #define USART_CR3_IRLP USART_CR3_IRLP_Msk /*!< IrDA Low-Power */ 13159 #define USART_CR3_HDSEL_Pos (3U) 13160 #define USART_CR3_HDSEL_Msk (0x1UL << USART_CR3_HDSEL_Pos) /*!< 0x00000008 */ 13161 #define USART_CR3_HDSEL USART_CR3_HDSEL_Msk /*!< Half-Duplex Selection */ 13162 #define USART_CR3_NACK_Pos (4U) 13163 #define USART_CR3_NACK_Msk (0x1UL << USART_CR3_NACK_Pos) /*!< 0x00000010 */ 13164 #define USART_CR3_NACK USART_CR3_NACK_Msk /*!< SmartCard NACK enable */ 13165 #define USART_CR3_SCEN_Pos (5U) 13166 #define USART_CR3_SCEN_Msk (0x1UL << USART_CR3_SCEN_Pos) /*!< 0x00000020 */ 13167 #define USART_CR3_SCEN USART_CR3_SCEN_Msk /*!< SmartCard mode enable */ 13168 #define USART_CR3_DMAR_Pos (6U) 13169 #define USART_CR3_DMAR_Msk (0x1UL << USART_CR3_DMAR_Pos) /*!< 0x00000040 */ 13170 #define USART_CR3_DMAR USART_CR3_DMAR_Msk /*!< DMA Enable Receiver */ 13171 #define USART_CR3_DMAT_Pos (7U) 13172 #define USART_CR3_DMAT_Msk (0x1UL << USART_CR3_DMAT_Pos) /*!< 0x00000080 */ 13173 #define USART_CR3_DMAT USART_CR3_DMAT_Msk /*!< DMA Enable Transmitter */ 13174 #define USART_CR3_RTSE_Pos (8U) 13175 #define USART_CR3_RTSE_Msk (0x1UL << USART_CR3_RTSE_Pos) /*!< 0x00000100 */ 13176 #define USART_CR3_RTSE USART_CR3_RTSE_Msk /*!< RTS Enable */ 13177 #define USART_CR3_CTSE_Pos (9U) 13178 #define USART_CR3_CTSE_Msk (0x1UL << USART_CR3_CTSE_Pos) /*!< 0x00000200 */ 13179 #define USART_CR3_CTSE USART_CR3_CTSE_Msk /*!< CTS Enable */ 13180 #define USART_CR3_CTSIE_Pos (10U) 13181 #define USART_CR3_CTSIE_Msk (0x1UL << USART_CR3_CTSIE_Pos) /*!< 0x00000400 */ 13182 #define USART_CR3_CTSIE USART_CR3_CTSIE_Msk /*!< CTS Interrupt Enable */ 13183 #define USART_CR3_ONEBIT_Pos (11U) 13184 #define USART_CR3_ONEBIT_Msk (0x1UL << USART_CR3_ONEBIT_Pos) /*!< 0x00000800 */ 13185 #define USART_CR3_ONEBIT USART_CR3_ONEBIT_Msk /*!< One sample bit method enable */ 13186 #define USART_CR3_OVRDIS_Pos (12U) 13187 #define USART_CR3_OVRDIS_Msk (0x1UL << USART_CR3_OVRDIS_Pos) /*!< 0x00001000 */ 13188 #define USART_CR3_OVRDIS USART_CR3_OVRDIS_Msk /*!< Overrun Disable */ 13189 #define USART_CR3_DDRE_Pos (13U) 13190 #define USART_CR3_DDRE_Msk (0x1UL << USART_CR3_DDRE_Pos) /*!< 0x00002000 */ 13191 #define USART_CR3_DDRE USART_CR3_DDRE_Msk /*!< DMA Disable on Reception Error */ 13192 #define USART_CR3_DEM_Pos (14U) 13193 #define USART_CR3_DEM_Msk (0x1UL << USART_CR3_DEM_Pos) /*!< 0x00004000 */ 13194 #define USART_CR3_DEM USART_CR3_DEM_Msk /*!< Driver Enable Mode */ 13195 #define USART_CR3_DEP_Pos (15U) 13196 #define USART_CR3_DEP_Msk (0x1UL << USART_CR3_DEP_Pos) /*!< 0x00008000 */ 13197 #define USART_CR3_DEP USART_CR3_DEP_Msk /*!< Driver Enable Polarity Selection */ 13198 #define USART_CR3_SCARCNT_Pos (17U) 13199 #define USART_CR3_SCARCNT_Msk (0x7UL << USART_CR3_SCARCNT_Pos) /*!< 0x000E0000 */ 13200 #define USART_CR3_SCARCNT USART_CR3_SCARCNT_Msk /*!< SCARCNT[2:0] bits (SmartCard Auto-Retry Count) */ 13201 #define USART_CR3_SCARCNT_0 (0x1UL << USART_CR3_SCARCNT_Pos) /*!< 0x00020000 */ 13202 #define USART_CR3_SCARCNT_1 (0x2UL << USART_CR3_SCARCNT_Pos) /*!< 0x00040000 */ 13203 #define USART_CR3_SCARCNT_2 (0x4UL << USART_CR3_SCARCNT_Pos) /*!< 0x00080000 */ 13204 #define USART_CR3_TCBGTIE_Pos (24U) 13205 #define USART_CR3_TCBGTIE_Msk (0x1UL << USART_CR3_TCBGTIE_Pos) /*!< 0x01000000 */ 13206 #define USART_CR3_TCBGTIE USART_CR3_TCBGTIE_Msk /*!< Transmission complete before guard time interrupt enable */ 13207 13208 /****************** Bit definition for USART_BRR register *******************/ 13209 #define USART_BRR_DIV_FRACTION_Pos (0U) 13210 #define USART_BRR_DIV_FRACTION_Msk (0xFUL << USART_BRR_DIV_FRACTION_Pos) /*!< 0x0000000F */ 13211 #define USART_BRR_DIV_FRACTION USART_BRR_DIV_FRACTION_Msk /*!< Fraction of USARTDIV */ 13212 #define USART_BRR_DIV_MANTISSA_Pos (4U) 13213 #define USART_BRR_DIV_MANTISSA_Msk (0xFFFUL << USART_BRR_DIV_MANTISSA_Pos) /*!< 0x0000FFF0 */ 13214 #define USART_BRR_DIV_MANTISSA USART_BRR_DIV_MANTISSA_Msk /*!< Mantissa of USARTDIV */ 13215 13216 /****************** Bit definition for USART_GTPR register ******************/ 13217 #define USART_GTPR_PSC_Pos (0U) 13218 #define USART_GTPR_PSC_Msk (0xFFUL << USART_GTPR_PSC_Pos) /*!< 0x000000FF */ 13219 #define USART_GTPR_PSC USART_GTPR_PSC_Msk /*!< PSC[7:0] bits (Prescaler value) */ 13220 #define USART_GTPR_GT_Pos (8U) 13221 #define USART_GTPR_GT_Msk (0xFFUL << USART_GTPR_GT_Pos) /*!< 0x0000FF00 */ 13222 #define USART_GTPR_GT USART_GTPR_GT_Msk /*!< GT[7:0] bits (Guard time value) */ 13223 13224 13225 /******************* Bit definition for USART_RTOR register *****************/ 13226 #define USART_RTOR_RTO_Pos (0U) 13227 #define USART_RTOR_RTO_Msk (0xFFFFFFUL << USART_RTOR_RTO_Pos) /*!< 0x00FFFFFF */ 13228 #define USART_RTOR_RTO USART_RTOR_RTO_Msk /*!< Receiver Time Out Value */ 13229 #define USART_RTOR_BLEN_Pos (24U) 13230 #define USART_RTOR_BLEN_Msk (0xFFUL << USART_RTOR_BLEN_Pos) /*!< 0xFF000000 */ 13231 #define USART_RTOR_BLEN USART_RTOR_BLEN_Msk /*!< Block Length */ 13232 13233 /******************* Bit definition for USART_RQR register ******************/ 13234 #define USART_RQR_ABRRQ_Pos (0U) 13235 #define USART_RQR_ABRRQ_Msk (0x1UL << USART_RQR_ABRRQ_Pos) /*!< 0x00000001 */ 13236 #define USART_RQR_ABRRQ USART_RQR_ABRRQ_Msk /*!< Auto-Baud Rate Request */ 13237 #define USART_RQR_SBKRQ_Pos (1U) 13238 #define USART_RQR_SBKRQ_Msk (0x1UL << USART_RQR_SBKRQ_Pos) /*!< 0x00000002 */ 13239 #define USART_RQR_SBKRQ USART_RQR_SBKRQ_Msk /*!< Send Break Request */ 13240 #define USART_RQR_MMRQ_Pos (2U) 13241 #define USART_RQR_MMRQ_Msk (0x1UL << USART_RQR_MMRQ_Pos) /*!< 0x00000004 */ 13242 #define USART_RQR_MMRQ USART_RQR_MMRQ_Msk /*!< Mute Mode Request */ 13243 #define USART_RQR_RXFRQ_Pos (3U) 13244 #define USART_RQR_RXFRQ_Msk (0x1UL << USART_RQR_RXFRQ_Pos) /*!< 0x00000008 */ 13245 #define USART_RQR_RXFRQ USART_RQR_RXFRQ_Msk /*!< Receive Data flush Request */ 13246 #define USART_RQR_TXFRQ_Pos (4U) 13247 #define USART_RQR_TXFRQ_Msk (0x1UL << USART_RQR_TXFRQ_Pos) /*!< 0x00000010 */ 13248 #define USART_RQR_TXFRQ USART_RQR_TXFRQ_Msk /*!< Transmit data flush Request */ 13249 13250 /******************* Bit definition for USART_ISR register ******************/ 13251 #define USART_ISR_PE_Pos (0U) 13252 #define USART_ISR_PE_Msk (0x1UL << USART_ISR_PE_Pos) /*!< 0x00000001 */ 13253 #define USART_ISR_PE USART_ISR_PE_Msk /*!< Parity Error */ 13254 #define USART_ISR_FE_Pos (1U) 13255 #define USART_ISR_FE_Msk (0x1UL << USART_ISR_FE_Pos) /*!< 0x00000002 */ 13256 #define USART_ISR_FE USART_ISR_FE_Msk /*!< Framing Error */ 13257 #define USART_ISR_NE_Pos (2U) 13258 #define USART_ISR_NE_Msk (0x1UL << USART_ISR_NE_Pos) /*!< 0x00000004 */ 13259 #define USART_ISR_NE USART_ISR_NE_Msk /*!< Noise detected Flag */ 13260 #define USART_ISR_ORE_Pos (3U) 13261 #define USART_ISR_ORE_Msk (0x1UL << USART_ISR_ORE_Pos) /*!< 0x00000008 */ 13262 #define USART_ISR_ORE USART_ISR_ORE_Msk /*!< OverRun Error */ 13263 #define USART_ISR_IDLE_Pos (4U) 13264 #define USART_ISR_IDLE_Msk (0x1UL << USART_ISR_IDLE_Pos) /*!< 0x00000010 */ 13265 #define USART_ISR_IDLE USART_ISR_IDLE_Msk /*!< IDLE line detected */ 13266 #define USART_ISR_RXNE_Pos (5U) 13267 #define USART_ISR_RXNE_Msk (0x1UL << USART_ISR_RXNE_Pos) /*!< 0x00000020 */ 13268 #define USART_ISR_RXNE USART_ISR_RXNE_Msk /*!< Read Data Register Not Empty */ 13269 #define USART_ISR_TC_Pos (6U) 13270 #define USART_ISR_TC_Msk (0x1UL << USART_ISR_TC_Pos) /*!< 0x00000040 */ 13271 #define USART_ISR_TC USART_ISR_TC_Msk /*!< Transmission Complete */ 13272 #define USART_ISR_TXE_Pos (7U) 13273 #define USART_ISR_TXE_Msk (0x1UL << USART_ISR_TXE_Pos) /*!< 0x00000080 */ 13274 #define USART_ISR_TXE USART_ISR_TXE_Msk /*!< Transmit Data Register Empty */ 13275 #define USART_ISR_LBDF_Pos (8U) 13276 #define USART_ISR_LBDF_Msk (0x1UL << USART_ISR_LBDF_Pos) /*!< 0x00000100 */ 13277 #define USART_ISR_LBDF USART_ISR_LBDF_Msk /*!< LIN Break Detection Flag */ 13278 #define USART_ISR_CTSIF_Pos (9U) 13279 #define USART_ISR_CTSIF_Msk (0x1UL << USART_ISR_CTSIF_Pos) /*!< 0x00000200 */ 13280 #define USART_ISR_CTSIF USART_ISR_CTSIF_Msk /*!< CTS interrupt flag */ 13281 #define USART_ISR_CTS_Pos (10U) 13282 #define USART_ISR_CTS_Msk (0x1UL << USART_ISR_CTS_Pos) /*!< 0x00000400 */ 13283 #define USART_ISR_CTS USART_ISR_CTS_Msk /*!< CTS flag */ 13284 #define USART_ISR_RTOF_Pos (11U) 13285 #define USART_ISR_RTOF_Msk (0x1UL << USART_ISR_RTOF_Pos) /*!< 0x00000800 */ 13286 #define USART_ISR_RTOF USART_ISR_RTOF_Msk /*!< Receiver Time Out */ 13287 #define USART_ISR_EOBF_Pos (12U) 13288 #define USART_ISR_EOBF_Msk (0x1UL << USART_ISR_EOBF_Pos) /*!< 0x00001000 */ 13289 #define USART_ISR_EOBF USART_ISR_EOBF_Msk /*!< End Of Block Flag */ 13290 #define USART_ISR_ABRE_Pos (14U) 13291 #define USART_ISR_ABRE_Msk (0x1UL << USART_ISR_ABRE_Pos) /*!< 0x00004000 */ 13292 #define USART_ISR_ABRE USART_ISR_ABRE_Msk /*!< Auto-Baud Rate Error */ 13293 #define USART_ISR_ABRF_Pos (15U) 13294 #define USART_ISR_ABRF_Msk (0x1UL << USART_ISR_ABRF_Pos) /*!< 0x00008000 */ 13295 #define USART_ISR_ABRF USART_ISR_ABRF_Msk /*!< Auto-Baud Rate Flag */ 13296 #define USART_ISR_BUSY_Pos (16U) 13297 #define USART_ISR_BUSY_Msk (0x1UL << USART_ISR_BUSY_Pos) /*!< 0x00010000 */ 13298 #define USART_ISR_BUSY USART_ISR_BUSY_Msk /*!< Busy Flag */ 13299 #define USART_ISR_CMF_Pos (17U) 13300 #define USART_ISR_CMF_Msk (0x1UL << USART_ISR_CMF_Pos) /*!< 0x00020000 */ 13301 #define USART_ISR_CMF USART_ISR_CMF_Msk /*!< Character Match Flag */ 13302 #define USART_ISR_SBKF_Pos (18U) 13303 #define USART_ISR_SBKF_Msk (0x1UL << USART_ISR_SBKF_Pos) /*!< 0x00040000 */ 13304 #define USART_ISR_SBKF USART_ISR_SBKF_Msk /*!< Send Break Flag */ 13305 #define USART_ISR_RWU_Pos (19U) 13306 #define USART_ISR_RWU_Msk (0x1UL << USART_ISR_RWU_Pos) /*!< 0x00080000 */ 13307 #define USART_ISR_RWU USART_ISR_RWU_Msk /*!< Receive Wake Up from mute mode Flag */ 13308 #define USART_ISR_TEACK_Pos (21U) 13309 #define USART_ISR_TEACK_Msk (0x1UL << USART_ISR_TEACK_Pos) /*!< 0x00200000 */ 13310 #define USART_ISR_TEACK USART_ISR_TEACK_Msk /*!< Transmit Enable Acknowledge Flag */ 13311 #define USART_ISR_TCBGT_Pos (25U) 13312 #define USART_ISR_TCBGT_Msk (0x1UL << USART_ISR_TCBGT_Pos) /*!< 0x02000000 */ 13313 #define USART_ISR_TCBGT USART_ISR_TCBGT_Msk /*!< Transmission complete before guard time flag */ 13314 13315 /******************* Bit definition for USART_ICR register ******************/ 13316 #define USART_ICR_PECF_Pos (0U) 13317 #define USART_ICR_PECF_Msk (0x1UL << USART_ICR_PECF_Pos) /*!< 0x00000001 */ 13318 #define USART_ICR_PECF USART_ICR_PECF_Msk /*!< Parity Error Clear Flag */ 13319 #define USART_ICR_FECF_Pos (1U) 13320 #define USART_ICR_FECF_Msk (0x1UL << USART_ICR_FECF_Pos) /*!< 0x00000002 */ 13321 #define USART_ICR_FECF USART_ICR_FECF_Msk /*!< Framing Error Clear Flag */ 13322 #define USART_ICR_NCF_Pos (2U) 13323 #define USART_ICR_NCF_Msk (0x1UL << USART_ICR_NCF_Pos) /*!< 0x00000004 */ 13324 #define USART_ICR_NCF USART_ICR_NCF_Msk /*!< Noise detected Clear Flag */ 13325 #define USART_ICR_ORECF_Pos (3U) 13326 #define USART_ICR_ORECF_Msk (0x1UL << USART_ICR_ORECF_Pos) /*!< 0x00000008 */ 13327 #define USART_ICR_ORECF USART_ICR_ORECF_Msk /*!< OverRun Error Clear Flag */ 13328 #define USART_ICR_IDLECF_Pos (4U) 13329 #define USART_ICR_IDLECF_Msk (0x1UL << USART_ICR_IDLECF_Pos) /*!< 0x00000010 */ 13330 #define USART_ICR_IDLECF USART_ICR_IDLECF_Msk /*!< IDLE line detected Clear Flag */ 13331 #define USART_ICR_TCCF_Pos (6U) 13332 #define USART_ICR_TCCF_Msk (0x1UL << USART_ICR_TCCF_Pos) /*!< 0x00000040 */ 13333 #define USART_ICR_TCCF USART_ICR_TCCF_Msk /*!< Transmission Complete Clear Flag */ 13334 #define USART_ICR_TCBGTCF_Pos (7U) 13335 #define USART_ICR_TCBGTCF_Msk (0x1UL << USART_ICR_TCBGTCF_Pos) /*!< 0x00000080 */ 13336 #define USART_ICR_TCBGTCF USART_ICR_TCBGTCF_Msk /*!< Transmission complete before guard time clear flag */ 13337 #define USART_ICR_LBDCF_Pos (8U) 13338 #define USART_ICR_LBDCF_Msk (0x1UL << USART_ICR_LBDCF_Pos) /*!< 0x00000100 */ 13339 #define USART_ICR_LBDCF USART_ICR_LBDCF_Msk /*!< LIN Break Detection Clear Flag */ 13340 #define USART_ICR_CTSCF_Pos (9U) 13341 #define USART_ICR_CTSCF_Msk (0x1UL << USART_ICR_CTSCF_Pos) /*!< 0x00000200 */ 13342 #define USART_ICR_CTSCF USART_ICR_CTSCF_Msk /*!< CTS Interrupt Clear Flag */ 13343 #define USART_ICR_RTOCF_Pos (11U) 13344 #define USART_ICR_RTOCF_Msk (0x1UL << USART_ICR_RTOCF_Pos) /*!< 0x00000800 */ 13345 #define USART_ICR_RTOCF USART_ICR_RTOCF_Msk /*!< Receiver Time Out Clear Flag */ 13346 #define USART_ICR_EOBCF_Pos (12U) 13347 #define USART_ICR_EOBCF_Msk (0x1UL << USART_ICR_EOBCF_Pos) /*!< 0x00001000 */ 13348 #define USART_ICR_EOBCF USART_ICR_EOBCF_Msk /*!< End Of Block Clear Flag */ 13349 #define USART_ICR_CMCF_Pos (17U) 13350 #define USART_ICR_CMCF_Msk (0x1UL << USART_ICR_CMCF_Pos) /*!< 0x00020000 */ 13351 #define USART_ICR_CMCF USART_ICR_CMCF_Msk /*!< Character Match Clear Flag */ 13352 13353 /******************* Bit definition for USART_RDR register ******************/ 13354 #define USART_RDR_RDR_Pos (0U) 13355 #define USART_RDR_RDR_Msk (0x1FFUL << USART_RDR_RDR_Pos) /*!< 0x000001FF */ 13356 #define USART_RDR_RDR USART_RDR_RDR_Msk /*!< RDR[8:0] bits (Receive Data value) */ 13357 13358 /******************* Bit definition for USART_TDR register ******************/ 13359 #define USART_TDR_TDR_Pos (0U) 13360 #define USART_TDR_TDR_Msk (0x1FFUL << USART_TDR_TDR_Pos) /*!< 0x000001FF */ 13361 #define USART_TDR_TDR USART_TDR_TDR_Msk /*!< TDR[8:0] bits (Transmit Data value) */ 13362 13363 /******************************************************************************/ 13364 /* */ 13365 /* Window WATCHDOG */ 13366 /* */ 13367 /******************************************************************************/ 13368 /******************* Bit definition for WWDG_CR register ********************/ 13369 #define WWDG_CR_T_Pos (0U) 13370 #define WWDG_CR_T_Msk (0x7FUL << WWDG_CR_T_Pos) /*!< 0x0000007F */ 13371 #define WWDG_CR_T WWDG_CR_T_Msk /*!<T[6:0] bits (7-Bit counter (MSB to LSB)) */ 13372 #define WWDG_CR_T_0 (0x01UL << WWDG_CR_T_Pos) /*!< 0x01 */ 13373 #define WWDG_CR_T_1 (0x02UL << WWDG_CR_T_Pos) /*!< 0x02 */ 13374 #define WWDG_CR_T_2 (0x04UL << WWDG_CR_T_Pos) /*!< 0x04 */ 13375 #define WWDG_CR_T_3 (0x08UL << WWDG_CR_T_Pos) /*!< 0x08 */ 13376 #define WWDG_CR_T_4 (0x10UL << WWDG_CR_T_Pos) /*!< 0x10 */ 13377 #define WWDG_CR_T_5 (0x20UL << WWDG_CR_T_Pos) /*!< 0x20 */ 13378 #define WWDG_CR_T_6 (0x40UL << WWDG_CR_T_Pos) /*!< 0x40 */ 13379 13380 13381 #define WWDG_CR_WDGA_Pos (7U) 13382 #define WWDG_CR_WDGA_Msk (0x1UL << WWDG_CR_WDGA_Pos) /*!< 0x00000080 */ 13383 #define WWDG_CR_WDGA WWDG_CR_WDGA_Msk /*!<Activation bit */ 13384 13385 /******************* Bit definition for WWDG_CFR register *******************/ 13386 #define WWDG_CFR_W_Pos (0U) 13387 #define WWDG_CFR_W_Msk (0x7FUL << WWDG_CFR_W_Pos) /*!< 0x0000007F */ 13388 #define WWDG_CFR_W WWDG_CFR_W_Msk /*!<W[6:0] bits (7-bit window value) */ 13389 #define WWDG_CFR_W_0 (0x01UL << WWDG_CFR_W_Pos) /*!< 0x0001 */ 13390 #define WWDG_CFR_W_1 (0x02UL << WWDG_CFR_W_Pos) /*!< 0x0002 */ 13391 #define WWDG_CFR_W_2 (0x04UL << WWDG_CFR_W_Pos) /*!< 0x0004 */ 13392 #define WWDG_CFR_W_3 (0x08UL << WWDG_CFR_W_Pos) /*!< 0x0008 */ 13393 #define WWDG_CFR_W_4 (0x10UL << WWDG_CFR_W_Pos) /*!< 0x0010 */ 13394 #define WWDG_CFR_W_5 (0x20UL << WWDG_CFR_W_Pos) /*!< 0x0020 */ 13395 #define WWDG_CFR_W_6 (0x40UL << WWDG_CFR_W_Pos) /*!< 0x0040 */ 13396 13397 13398 #define WWDG_CFR_WDGTB_Pos (7U) 13399 #define WWDG_CFR_WDGTB_Msk (0x3UL << WWDG_CFR_WDGTB_Pos) /*!< 0x00000180 */ 13400 #define WWDG_CFR_WDGTB WWDG_CFR_WDGTB_Msk /*!<WDGTB[1:0] bits (Timer Base) */ 13401 #define WWDG_CFR_WDGTB_0 (0x1UL << WWDG_CFR_WDGTB_Pos) /*!< 0x0080 */ 13402 #define WWDG_CFR_WDGTB_1 (0x2UL << WWDG_CFR_WDGTB_Pos) /*!< 0x0100 */ 13403 13404 13405 #define WWDG_CFR_EWI_Pos (9U) 13406 #define WWDG_CFR_EWI_Msk (0x1UL << WWDG_CFR_EWI_Pos) /*!< 0x00000200 */ 13407 #define WWDG_CFR_EWI WWDG_CFR_EWI_Msk /*!<Early Wakeup Interrupt */ 13408 13409 /******************* Bit definition for WWDG_SR register ********************/ 13410 #define WWDG_SR_EWIF_Pos (0U) 13411 #define WWDG_SR_EWIF_Msk (0x1UL << WWDG_SR_EWIF_Pos) /*!< 0x00000001 */ 13412 #define WWDG_SR_EWIF WWDG_SR_EWIF_Msk /*!<Early Wakeup Interrupt Flag */ 13413 13414 /******************************************************************************/ 13415 /* */ 13416 /* DBG */ 13417 /* */ 13418 /******************************************************************************/ 13419 /******************** Bit definition for DBGMCU_IDCODE register *************/ 13420 #define DBGMCU_IDCODE_DEV_ID_Pos (0U) 13421 #define DBGMCU_IDCODE_DEV_ID_Msk (0xFFFUL << DBGMCU_IDCODE_DEV_ID_Pos) /*!< 0x00000FFF */ 13422 #define DBGMCU_IDCODE_DEV_ID DBGMCU_IDCODE_DEV_ID_Msk 13423 #define DBGMCU_IDCODE_REV_ID_Pos (16U) 13424 #define DBGMCU_IDCODE_REV_ID_Msk (0xFFFFUL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0xFFFF0000 */ 13425 #define DBGMCU_IDCODE_REV_ID DBGMCU_IDCODE_REV_ID_Msk 13426 13427 /******************** Bit definition for DBGMCU_CR register *****************/ 13428 #define DBGMCU_CR_DBG_SLEEP_Pos (0U) 13429 #define DBGMCU_CR_DBG_SLEEP_Msk (0x1UL << DBGMCU_CR_DBG_SLEEP_Pos) /*!< 0x00000001 */ 13430 #define DBGMCU_CR_DBG_SLEEP DBGMCU_CR_DBG_SLEEP_Msk 13431 #define DBGMCU_CR_DBG_STOP_Pos (1U) 13432 #define DBGMCU_CR_DBG_STOP_Msk (0x1UL << DBGMCU_CR_DBG_STOP_Pos) /*!< 0x00000002 */ 13433 #define DBGMCU_CR_DBG_STOP DBGMCU_CR_DBG_STOP_Msk 13434 #define DBGMCU_CR_DBG_STANDBY_Pos (2U) 13435 #define DBGMCU_CR_DBG_STANDBY_Msk (0x1UL << DBGMCU_CR_DBG_STANDBY_Pos) /*!< 0x00000004 */ 13436 #define DBGMCU_CR_DBG_STANDBY DBGMCU_CR_DBG_STANDBY_Msk 13437 #define DBGMCU_CR_TRACE_IOEN_Pos (5U) 13438 #define DBGMCU_CR_TRACE_IOEN_Msk (0x1UL << DBGMCU_CR_TRACE_IOEN_Pos) /*!< 0x00000020 */ 13439 #define DBGMCU_CR_TRACE_IOEN DBGMCU_CR_TRACE_IOEN_Msk 13440 13441 #define DBGMCU_CR_TRACE_MODE_Pos (6U) 13442 #define DBGMCU_CR_TRACE_MODE_Msk (0x3UL << DBGMCU_CR_TRACE_MODE_Pos) /*!< 0x000000C0 */ 13443 #define DBGMCU_CR_TRACE_MODE DBGMCU_CR_TRACE_MODE_Msk 13444 #define DBGMCU_CR_TRACE_MODE_0 (0x1UL << DBGMCU_CR_TRACE_MODE_Pos) /*!< 0x00000040 */ 13445 #define DBGMCU_CR_TRACE_MODE_1 (0x2UL << DBGMCU_CR_TRACE_MODE_Pos) /*!< 0x00000080 */ 13446 13447 /******************** Bit definition for DBGMCU_APB1_FZ register ************/ 13448 #define DBGMCU_APB1_FZ_DBG_TIM2_STOP_Pos (0U) 13449 #define DBGMCU_APB1_FZ_DBG_TIM2_STOP_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_TIM2_STOP_Pos) /*!< 0x00000001 */ 13450 #define DBGMCU_APB1_FZ_DBG_TIM2_STOP DBGMCU_APB1_FZ_DBG_TIM2_STOP_Msk 13451 #define DBGMCU_APB1_FZ_DBG_TIM3_STOP_Pos (1U) 13452 #define DBGMCU_APB1_FZ_DBG_TIM3_STOP_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_TIM3_STOP_Pos) /*!< 0x00000002 */ 13453 #define DBGMCU_APB1_FZ_DBG_TIM3_STOP DBGMCU_APB1_FZ_DBG_TIM3_STOP_Msk 13454 #define DBGMCU_APB1_FZ_DBG_TIM4_STOP_Pos (2U) 13455 #define DBGMCU_APB1_FZ_DBG_TIM4_STOP_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_TIM4_STOP_Pos) /*!< 0x00000004 */ 13456 #define DBGMCU_APB1_FZ_DBG_TIM4_STOP DBGMCU_APB1_FZ_DBG_TIM4_STOP_Msk 13457 #define DBGMCU_APB1_FZ_DBG_TIM5_STOP_Pos (3U) 13458 #define DBGMCU_APB1_FZ_DBG_TIM5_STOP_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_TIM5_STOP_Pos) /*!< 0x00000008 */ 13459 #define DBGMCU_APB1_FZ_DBG_TIM5_STOP DBGMCU_APB1_FZ_DBG_TIM5_STOP_Msk 13460 #define DBGMCU_APB1_FZ_DBG_TIM6_STOP_Pos (4U) 13461 #define DBGMCU_APB1_FZ_DBG_TIM6_STOP_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_TIM6_STOP_Pos) /*!< 0x00000010 */ 13462 #define DBGMCU_APB1_FZ_DBG_TIM6_STOP DBGMCU_APB1_FZ_DBG_TIM6_STOP_Msk 13463 #define DBGMCU_APB1_FZ_DBG_TIM7_STOP_Pos (5U) 13464 #define DBGMCU_APB1_FZ_DBG_TIM7_STOP_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_TIM7_STOP_Pos) /*!< 0x00000020 */ 13465 #define DBGMCU_APB1_FZ_DBG_TIM7_STOP DBGMCU_APB1_FZ_DBG_TIM7_STOP_Msk 13466 #define DBGMCU_APB1_FZ_DBG_TIM12_STOP_Pos (6U) 13467 #define DBGMCU_APB1_FZ_DBG_TIM12_STOP_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_TIM12_STOP_Pos) /*!< 0x00000040 */ 13468 #define DBGMCU_APB1_FZ_DBG_TIM12_STOP DBGMCU_APB1_FZ_DBG_TIM12_STOP_Msk 13469 #define DBGMCU_APB1_FZ_DBG_TIM13_STOP_Pos (7U) 13470 #define DBGMCU_APB1_FZ_DBG_TIM13_STOP_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_TIM13_STOP_Pos) /*!< 0x00000080 */ 13471 #define DBGMCU_APB1_FZ_DBG_TIM13_STOP DBGMCU_APB1_FZ_DBG_TIM13_STOP_Msk 13472 #define DBGMCU_APB1_FZ_DBG_TIM14_STOP_Pos (8U) 13473 #define DBGMCU_APB1_FZ_DBG_TIM14_STOP_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_TIM14_STOP_Pos) /*!< 0x00000100 */ 13474 #define DBGMCU_APB1_FZ_DBG_TIM14_STOP DBGMCU_APB1_FZ_DBG_TIM14_STOP_Msk 13475 #define DBGMCU_APB1_FZ_DBG_LPTIM1_STOP_Pos (9U) 13476 #define DBGMCU_APB1_FZ_DBG_LPTIM1_STOP_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_LPTIM1_STOP_Pos) /*!< 0x00000200 */ 13477 #define DBGMCU_APB1_FZ_DBG_LPTIM1_STOP DBGMCU_APB1_FZ_DBG_LPTIM1_STOP_Msk 13478 #define DBGMCU_APB1_FZ_DBG_RTC_STOP_Pos (10U) 13479 #define DBGMCU_APB1_FZ_DBG_RTC_STOP_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_RTC_STOP_Pos) /*!< 0x00000400 */ 13480 #define DBGMCU_APB1_FZ_DBG_RTC_STOP DBGMCU_APB1_FZ_DBG_RTC_STOP_Msk 13481 #define DBGMCU_APB1_FZ_DBG_WWDG_STOP_Pos (11U) 13482 #define DBGMCU_APB1_FZ_DBG_WWDG_STOP_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_WWDG_STOP_Pos) /*!< 0x00000800 */ 13483 #define DBGMCU_APB1_FZ_DBG_WWDG_STOP DBGMCU_APB1_FZ_DBG_WWDG_STOP_Msk 13484 #define DBGMCU_APB1_FZ_DBG_IWDG_STOP_Pos (12U) 13485 #define DBGMCU_APB1_FZ_DBG_IWDG_STOP_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_IWDG_STOP_Pos) /*!< 0x00001000 */ 13486 #define DBGMCU_APB1_FZ_DBG_IWDG_STOP DBGMCU_APB1_FZ_DBG_IWDG_STOP_Msk 13487 #define DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT_Pos (21U) 13488 #define DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT_Pos) /*!< 0x00200000 */ 13489 #define DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT_Msk 13490 #define DBGMCU_APB1_FZ_DBG_I2C2_SMBUS_TIMEOUT_Pos (22U) 13491 #define DBGMCU_APB1_FZ_DBG_I2C2_SMBUS_TIMEOUT_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_I2C2_SMBUS_TIMEOUT_Pos) /*!< 0x00400000 */ 13492 #define DBGMCU_APB1_FZ_DBG_I2C2_SMBUS_TIMEOUT DBGMCU_APB1_FZ_DBG_I2C2_SMBUS_TIMEOUT_Msk 13493 #define DBGMCU_APB1_FZ_DBG_I2C3_SMBUS_TIMEOUT_Pos (23U) 13494 #define DBGMCU_APB1_FZ_DBG_I2C3_SMBUS_TIMEOUT_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_I2C3_SMBUS_TIMEOUT_Pos) /*!< 0x00800000 */ 13495 #define DBGMCU_APB1_FZ_DBG_I2C3_SMBUS_TIMEOUT DBGMCU_APB1_FZ_DBG_I2C3_SMBUS_TIMEOUT_Msk 13496 #define DBGMCU_APB1_FZ_DBG_CAN1_STOP_Pos (25U) 13497 #define DBGMCU_APB1_FZ_DBG_CAN1_STOP_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_CAN1_STOP_Pos) /*!< 0x02000000 */ 13498 #define DBGMCU_APB1_FZ_DBG_CAN1_STOP DBGMCU_APB1_FZ_DBG_CAN1_STOP_Msk 13499 13500 /******************** Bit definition for DBGMCU_APB2_FZ register ************/ 13501 #define DBGMCU_APB2_FZ_DBG_TIM1_STOP_Pos (0U) 13502 #define DBGMCU_APB2_FZ_DBG_TIM1_STOP_Msk (0x1UL << DBGMCU_APB2_FZ_DBG_TIM1_STOP_Pos) /*!< 0x00000001 */ 13503 #define DBGMCU_APB2_FZ_DBG_TIM1_STOP DBGMCU_APB2_FZ_DBG_TIM1_STOP_Msk 13504 #define DBGMCU_APB2_FZ_DBG_TIM8_STOP_Pos (1U) 13505 #define DBGMCU_APB2_FZ_DBG_TIM8_STOP_Msk (0x1UL << DBGMCU_APB2_FZ_DBG_TIM8_STOP_Pos) /*!< 0x00000002 */ 13506 #define DBGMCU_APB2_FZ_DBG_TIM8_STOP DBGMCU_APB2_FZ_DBG_TIM8_STOP_Msk 13507 #define DBGMCU_APB2_FZ_DBG_TIM9_STOP_Pos (16U) 13508 #define DBGMCU_APB2_FZ_DBG_TIM9_STOP_Msk (0x1UL << DBGMCU_APB2_FZ_DBG_TIM9_STOP_Pos) /*!< 0x00010000 */ 13509 #define DBGMCU_APB2_FZ_DBG_TIM9_STOP DBGMCU_APB2_FZ_DBG_TIM9_STOP_Msk 13510 #define DBGMCU_APB2_FZ_DBG_TIM10_STOP_Pos (17U) 13511 #define DBGMCU_APB2_FZ_DBG_TIM10_STOP_Msk (0x1UL << DBGMCU_APB2_FZ_DBG_TIM10_STOP_Pos) /*!< 0x00020000 */ 13512 #define DBGMCU_APB2_FZ_DBG_TIM10_STOP DBGMCU_APB2_FZ_DBG_TIM10_STOP_Msk 13513 #define DBGMCU_APB2_FZ_DBG_TIM11_STOP_Pos (18U) 13514 #define DBGMCU_APB2_FZ_DBG_TIM11_STOP_Msk (0x1UL << DBGMCU_APB2_FZ_DBG_TIM11_STOP_Pos) /*!< 0x00040000 */ 13515 #define DBGMCU_APB2_FZ_DBG_TIM11_STOP DBGMCU_APB2_FZ_DBG_TIM11_STOP_Msk 13516 13517 13518 /******************************************************************************/ 13519 /* */ 13520 /* USB_OTG */ 13521 /* */ 13522 /******************************************************************************/ 13523 /******************** Bit definition for USB_OTG_GOTGCTL register ********************/ 13524 #define USB_OTG_GOTGCTL_SRQSCS_Pos (0U) 13525 #define USB_OTG_GOTGCTL_SRQSCS_Msk (0x1UL << USB_OTG_GOTGCTL_SRQSCS_Pos) /*!< 0x00000001 */ 13526 #define USB_OTG_GOTGCTL_SRQSCS USB_OTG_GOTGCTL_SRQSCS_Msk /*!< Session request success */ 13527 #define USB_OTG_GOTGCTL_SRQ_Pos (1U) 13528 #define USB_OTG_GOTGCTL_SRQ_Msk (0x1UL << USB_OTG_GOTGCTL_SRQ_Pos) /*!< 0x00000002 */ 13529 #define USB_OTG_GOTGCTL_SRQ USB_OTG_GOTGCTL_SRQ_Msk /*!< Session request */ 13530 #define USB_OTG_GOTGCTL_VBVALOEN_Pos (2U) 13531 #define USB_OTG_GOTGCTL_VBVALOEN_Msk (0x1UL << USB_OTG_GOTGCTL_VBVALOEN_Pos) /*!< 0x00000004 */ 13532 #define USB_OTG_GOTGCTL_VBVALOEN USB_OTG_GOTGCTL_VBVALOEN_Msk /*!< VBUS valid override enable */ 13533 #define USB_OTG_GOTGCTL_VBVALOVAL_Pos (3U) 13534 #define USB_OTG_GOTGCTL_VBVALOVAL_Msk (0x1UL << USB_OTG_GOTGCTL_VBVALOVAL_Pos) /*!< 0x00000008 */ 13535 #define USB_OTG_GOTGCTL_VBVALOVAL USB_OTG_GOTGCTL_VBVALOVAL_Msk /*!< VBUS valid override value */ 13536 #define USB_OTG_GOTGCTL_AVALOEN_Pos (4U) 13537 #define USB_OTG_GOTGCTL_AVALOEN_Msk (0x1UL << USB_OTG_GOTGCTL_AVALOEN_Pos) /*!< 0x00000010 */ 13538 #define USB_OTG_GOTGCTL_AVALOEN USB_OTG_GOTGCTL_AVALOEN_Msk /*!< A-peripheral session valid override enable */ 13539 #define USB_OTG_GOTGCTL_AVALOVAL_Pos (5U) 13540 #define USB_OTG_GOTGCTL_AVALOVAL_Msk (0x1UL << USB_OTG_GOTGCTL_AVALOVAL_Pos) /*!< 0x00000020 */ 13541 #define USB_OTG_GOTGCTL_AVALOVAL USB_OTG_GOTGCTL_AVALOVAL_Msk /*!< A-peripheral session valid override value */ 13542 #define USB_OTG_GOTGCTL_BVALOEN_Pos (6U) 13543 #define USB_OTG_GOTGCTL_BVALOEN_Msk (0x1UL << USB_OTG_GOTGCTL_BVALOEN_Pos) /*!< 0x00000040 */ 13544 #define USB_OTG_GOTGCTL_BVALOEN USB_OTG_GOTGCTL_BVALOEN_Msk /*!< B-peripheral session valid override enable */ 13545 #define USB_OTG_GOTGCTL_BVALOVAL_Pos (7U) 13546 #define USB_OTG_GOTGCTL_BVALOVAL_Msk (0x1UL << USB_OTG_GOTGCTL_BVALOVAL_Pos) /*!< 0x00000080 */ 13547 #define USB_OTG_GOTGCTL_BVALOVAL USB_OTG_GOTGCTL_BVALOVAL_Msk /*!< B-peripheral session valid override value */ 13548 #define USB_OTG_GOTGCTL_HNGSCS_Pos (8U) 13549 #define USB_OTG_GOTGCTL_HNGSCS_Msk (0x1UL << USB_OTG_GOTGCTL_HNGSCS_Pos) /*!< 0x00000100 */ 13550 #define USB_OTG_GOTGCTL_HNGSCS USB_OTG_GOTGCTL_HNGSCS_Msk /*!< Host set HNP enable */ 13551 #define USB_OTG_GOTGCTL_HNPRQ_Pos (9U) 13552 #define USB_OTG_GOTGCTL_HNPRQ_Msk (0x1UL << USB_OTG_GOTGCTL_HNPRQ_Pos) /*!< 0x00000200 */ 13553 #define USB_OTG_GOTGCTL_HNPRQ USB_OTG_GOTGCTL_HNPRQ_Msk /*!< HNP request */ 13554 #define USB_OTG_GOTGCTL_HSHNPEN_Pos (10U) 13555 #define USB_OTG_GOTGCTL_HSHNPEN_Msk (0x1UL << USB_OTG_GOTGCTL_HSHNPEN_Pos) /*!< 0x00000400 */ 13556 #define USB_OTG_GOTGCTL_HSHNPEN USB_OTG_GOTGCTL_HSHNPEN_Msk /*!< Host set HNP enable */ 13557 #define USB_OTG_GOTGCTL_DHNPEN_Pos (11U) 13558 #define USB_OTG_GOTGCTL_DHNPEN_Msk (0x1UL << USB_OTG_GOTGCTL_DHNPEN_Pos) /*!< 0x00000800 */ 13559 #define USB_OTG_GOTGCTL_DHNPEN USB_OTG_GOTGCTL_DHNPEN_Msk /*!< Device HNP enabled */ 13560 #define USB_OTG_GOTGCTL_EHEN_Pos (12U) 13561 #define USB_OTG_GOTGCTL_EHEN_Msk (0x1UL << USB_OTG_GOTGCTL_EHEN_Pos) /*!< 0x00001000 */ 13562 #define USB_OTG_GOTGCTL_EHEN USB_OTG_GOTGCTL_EHEN_Msk /*!< Embedded host enable */ 13563 #define USB_OTG_GOTGCTL_CIDSTS_Pos (16U) 13564 #define USB_OTG_GOTGCTL_CIDSTS_Msk (0x1UL << USB_OTG_GOTGCTL_CIDSTS_Pos) /*!< 0x00010000 */ 13565 #define USB_OTG_GOTGCTL_CIDSTS USB_OTG_GOTGCTL_CIDSTS_Msk /*!< Connector ID status */ 13566 #define USB_OTG_GOTGCTL_DBCT_Pos (17U) 13567 #define USB_OTG_GOTGCTL_DBCT_Msk (0x1UL << USB_OTG_GOTGCTL_DBCT_Pos) /*!< 0x00020000 */ 13568 #define USB_OTG_GOTGCTL_DBCT USB_OTG_GOTGCTL_DBCT_Msk /*!< Long/short debounce time */ 13569 #define USB_OTG_GOTGCTL_ASVLD_Pos (18U) 13570 #define USB_OTG_GOTGCTL_ASVLD_Msk (0x1UL << USB_OTG_GOTGCTL_ASVLD_Pos) /*!< 0x00040000 */ 13571 #define USB_OTG_GOTGCTL_ASVLD USB_OTG_GOTGCTL_ASVLD_Msk /*!< A-session valid */ 13572 #define USB_OTG_GOTGCTL_BSESVLD_Pos (19U) 13573 #define USB_OTG_GOTGCTL_BSESVLD_Msk (0x1UL << USB_OTG_GOTGCTL_BSESVLD_Pos) /*!< 0x00080000 */ 13574 #define USB_OTG_GOTGCTL_BSESVLD USB_OTG_GOTGCTL_BSESVLD_Msk /*!< B-session valid */ 13575 #define USB_OTG_GOTGCTL_OTGVER_Pos (20U) 13576 #define USB_OTG_GOTGCTL_OTGVER_Msk (0x1UL << USB_OTG_GOTGCTL_OTGVER_Pos) /*!< 0x00100000 */ 13577 #define USB_OTG_GOTGCTL_OTGVER USB_OTG_GOTGCTL_OTGVER_Msk /*!< OTG version */ 13578 13579 /******************** Bit definition for USB_OTG_HCFG register ********************/ 13580 #define USB_OTG_HCFG_FSLSPCS_Pos (0U) 13581 #define USB_OTG_HCFG_FSLSPCS_Msk (0x3UL << USB_OTG_HCFG_FSLSPCS_Pos) /*!< 0x00000003 */ 13582 #define USB_OTG_HCFG_FSLSPCS USB_OTG_HCFG_FSLSPCS_Msk /*!< FS/LS PHY clock select */ 13583 #define USB_OTG_HCFG_FSLSPCS_0 (0x1UL << USB_OTG_HCFG_FSLSPCS_Pos) /*!< 0x00000001 */ 13584 #define USB_OTG_HCFG_FSLSPCS_1 (0x2UL << USB_OTG_HCFG_FSLSPCS_Pos) /*!< 0x00000002 */ 13585 #define USB_OTG_HCFG_FSLSS_Pos (2U) 13586 #define USB_OTG_HCFG_FSLSS_Msk (0x1UL << USB_OTG_HCFG_FSLSS_Pos) /*!< 0x00000004 */ 13587 #define USB_OTG_HCFG_FSLSS USB_OTG_HCFG_FSLSS_Msk /*!< FS- and LS-only support */ 13588 13589 /******************** Bit definition for USB_OTG_DCFG register ********************/ 13590 #define USB_OTG_DCFG_DSPD_Pos (0U) 13591 #define USB_OTG_DCFG_DSPD_Msk (0x3UL << USB_OTG_DCFG_DSPD_Pos) /*!< 0x00000003 */ 13592 #define USB_OTG_DCFG_DSPD USB_OTG_DCFG_DSPD_Msk /*!< Device speed */ 13593 #define USB_OTG_DCFG_DSPD_0 (0x1UL << USB_OTG_DCFG_DSPD_Pos) /*!< 0x00000001 */ 13594 #define USB_OTG_DCFG_DSPD_1 (0x2UL << USB_OTG_DCFG_DSPD_Pos) /*!< 0x00000002 */ 13595 #define USB_OTG_DCFG_NZLSOHSK_Pos (2U) 13596 #define USB_OTG_DCFG_NZLSOHSK_Msk (0x1UL << USB_OTG_DCFG_NZLSOHSK_Pos) /*!< 0x00000004 */ 13597 #define USB_OTG_DCFG_NZLSOHSK USB_OTG_DCFG_NZLSOHSK_Msk /*!< Nonzero-length status OUT handshake */ 13598 13599 #define USB_OTG_DCFG_DAD_Pos (4U) 13600 #define USB_OTG_DCFG_DAD_Msk (0x7FUL << USB_OTG_DCFG_DAD_Pos) /*!< 0x000007F0 */ 13601 #define USB_OTG_DCFG_DAD USB_OTG_DCFG_DAD_Msk /*!< Device address */ 13602 #define USB_OTG_DCFG_DAD_0 (0x01UL << USB_OTG_DCFG_DAD_Pos) /*!< 0x00000010 */ 13603 #define USB_OTG_DCFG_DAD_1 (0x02UL << USB_OTG_DCFG_DAD_Pos) /*!< 0x00000020 */ 13604 #define USB_OTG_DCFG_DAD_2 (0x04UL << USB_OTG_DCFG_DAD_Pos) /*!< 0x00000040 */ 13605 #define USB_OTG_DCFG_DAD_3 (0x08UL << USB_OTG_DCFG_DAD_Pos) /*!< 0x00000080 */ 13606 #define USB_OTG_DCFG_DAD_4 (0x10UL << USB_OTG_DCFG_DAD_Pos) /*!< 0x00000100 */ 13607 #define USB_OTG_DCFG_DAD_5 (0x20UL << USB_OTG_DCFG_DAD_Pos) /*!< 0x00000200 */ 13608 #define USB_OTG_DCFG_DAD_6 (0x40UL << USB_OTG_DCFG_DAD_Pos) /*!< 0x00000400 */ 13609 13610 #define USB_OTG_DCFG_PFIVL_Pos (11U) 13611 #define USB_OTG_DCFG_PFIVL_Msk (0x3UL << USB_OTG_DCFG_PFIVL_Pos) /*!< 0x00001800 */ 13612 #define USB_OTG_DCFG_PFIVL USB_OTG_DCFG_PFIVL_Msk /*!< Periodic (micro)frame interval */ 13613 #define USB_OTG_DCFG_PFIVL_0 (0x1UL << USB_OTG_DCFG_PFIVL_Pos) /*!< 0x00000800 */ 13614 #define USB_OTG_DCFG_PFIVL_1 (0x2UL << USB_OTG_DCFG_PFIVL_Pos) /*!< 0x00001000 */ 13615 13616 #define USB_OTG_DCFG_PERSCHIVL_Pos (24U) 13617 #define USB_OTG_DCFG_PERSCHIVL_Msk (0x3UL << USB_OTG_DCFG_PERSCHIVL_Pos) /*!< 0x03000000 */ 13618 #define USB_OTG_DCFG_PERSCHIVL USB_OTG_DCFG_PERSCHIVL_Msk /*!< Periodic scheduling interval */ 13619 #define USB_OTG_DCFG_PERSCHIVL_0 (0x1UL << USB_OTG_DCFG_PERSCHIVL_Pos) /*!< 0x01000000 */ 13620 #define USB_OTG_DCFG_PERSCHIVL_1 (0x2UL << USB_OTG_DCFG_PERSCHIVL_Pos) /*!< 0x02000000 */ 13621 13622 /******************** Bit definition for USB_OTG_PCGCR register ********************/ 13623 #define USB_OTG_PCGCR_STPPCLK_Pos (0U) 13624 #define USB_OTG_PCGCR_STPPCLK_Msk (0x1UL << USB_OTG_PCGCR_STPPCLK_Pos) /*!< 0x00000001 */ 13625 #define USB_OTG_PCGCR_STPPCLK USB_OTG_PCGCR_STPPCLK_Msk /*!< Stop PHY clock */ 13626 #define USB_OTG_PCGCR_GATEHCLK_Pos (1U) 13627 #define USB_OTG_PCGCR_GATEHCLK_Msk (0x1UL << USB_OTG_PCGCR_GATEHCLK_Pos) /*!< 0x00000002 */ 13628 #define USB_OTG_PCGCR_GATEHCLK USB_OTG_PCGCR_GATEHCLK_Msk /*!< Gate HCLK */ 13629 #define USB_OTG_PCGCR_PHYSUSP_Pos (4U) 13630 #define USB_OTG_PCGCR_PHYSUSP_Msk (0x1UL << USB_OTG_PCGCR_PHYSUSP_Pos) /*!< 0x00000010 */ 13631 #define USB_OTG_PCGCR_PHYSUSP USB_OTG_PCGCR_PHYSUSP_Msk /*!< PHY suspended */ 13632 13633 /******************** Bit definition for USB_OTG_GOTGINT register ********************/ 13634 #define USB_OTG_GOTGINT_SEDET_Pos (2U) 13635 #define USB_OTG_GOTGINT_SEDET_Msk (0x1UL << USB_OTG_GOTGINT_SEDET_Pos) /*!< 0x00000004 */ 13636 #define USB_OTG_GOTGINT_SEDET USB_OTG_GOTGINT_SEDET_Msk /*!< Session end detected */ 13637 #define USB_OTG_GOTGINT_SRSSCHG_Pos (8U) 13638 #define USB_OTG_GOTGINT_SRSSCHG_Msk (0x1UL << USB_OTG_GOTGINT_SRSSCHG_Pos) /*!< 0x00000100 */ 13639 #define USB_OTG_GOTGINT_SRSSCHG USB_OTG_GOTGINT_SRSSCHG_Msk /*!< Session request success status change */ 13640 #define USB_OTG_GOTGINT_HNSSCHG_Pos (9U) 13641 #define USB_OTG_GOTGINT_HNSSCHG_Msk (0x1UL << USB_OTG_GOTGINT_HNSSCHG_Pos) /*!< 0x00000200 */ 13642 #define USB_OTG_GOTGINT_HNSSCHG USB_OTG_GOTGINT_HNSSCHG_Msk /*!< Host negotiation success status change */ 13643 #define USB_OTG_GOTGINT_HNGDET_Pos (17U) 13644 #define USB_OTG_GOTGINT_HNGDET_Msk (0x1UL << USB_OTG_GOTGINT_HNGDET_Pos) /*!< 0x00020000 */ 13645 #define USB_OTG_GOTGINT_HNGDET USB_OTG_GOTGINT_HNGDET_Msk /*!< Host negotiation detected */ 13646 #define USB_OTG_GOTGINT_ADTOCHG_Pos (18U) 13647 #define USB_OTG_GOTGINT_ADTOCHG_Msk (0x1UL << USB_OTG_GOTGINT_ADTOCHG_Pos) /*!< 0x00040000 */ 13648 #define USB_OTG_GOTGINT_ADTOCHG USB_OTG_GOTGINT_ADTOCHG_Msk /*!< A-device timeout change */ 13649 #define USB_OTG_GOTGINT_DBCDNE_Pos (19U) 13650 #define USB_OTG_GOTGINT_DBCDNE_Msk (0x1UL << USB_OTG_GOTGINT_DBCDNE_Pos) /*!< 0x00080000 */ 13651 #define USB_OTG_GOTGINT_DBCDNE USB_OTG_GOTGINT_DBCDNE_Msk /*!< Debounce done */ 13652 #define USB_OTG_GOTGINT_IDCHNG_Pos (20U) 13653 #define USB_OTG_GOTGINT_IDCHNG_Msk (0x1UL << USB_OTG_GOTGINT_IDCHNG_Pos) /*!< 0x00100000 */ 13654 #define USB_OTG_GOTGINT_IDCHNG USB_OTG_GOTGINT_IDCHNG_Msk /*!< Change in ID pin input value */ 13655 13656 /******************** Bit definition for USB_OTG_DCTL register ********************/ 13657 #define USB_OTG_DCTL_RWUSIG_Pos (0U) 13658 #define USB_OTG_DCTL_RWUSIG_Msk (0x1UL << USB_OTG_DCTL_RWUSIG_Pos) /*!< 0x00000001 */ 13659 #define USB_OTG_DCTL_RWUSIG USB_OTG_DCTL_RWUSIG_Msk /*!< Remote wakeup signaling */ 13660 #define USB_OTG_DCTL_SDIS_Pos (1U) 13661 #define USB_OTG_DCTL_SDIS_Msk (0x1UL << USB_OTG_DCTL_SDIS_Pos) /*!< 0x00000002 */ 13662 #define USB_OTG_DCTL_SDIS USB_OTG_DCTL_SDIS_Msk /*!< Soft disconnect */ 13663 #define USB_OTG_DCTL_GINSTS_Pos (2U) 13664 #define USB_OTG_DCTL_GINSTS_Msk (0x1UL << USB_OTG_DCTL_GINSTS_Pos) /*!< 0x00000004 */ 13665 #define USB_OTG_DCTL_GINSTS USB_OTG_DCTL_GINSTS_Msk /*!< Global IN NAK status */ 13666 #define USB_OTG_DCTL_GONSTS_Pos (3U) 13667 #define USB_OTG_DCTL_GONSTS_Msk (0x1UL << USB_OTG_DCTL_GONSTS_Pos) /*!< 0x00000008 */ 13668 #define USB_OTG_DCTL_GONSTS USB_OTG_DCTL_GONSTS_Msk /*!< Global OUT NAK status */ 13669 13670 #define USB_OTG_DCTL_TCTL_Pos (4U) 13671 #define USB_OTG_DCTL_TCTL_Msk (0x7UL << USB_OTG_DCTL_TCTL_Pos) /*!< 0x00000070 */ 13672 #define USB_OTG_DCTL_TCTL USB_OTG_DCTL_TCTL_Msk /*!< Test control */ 13673 #define USB_OTG_DCTL_TCTL_0 (0x1UL << USB_OTG_DCTL_TCTL_Pos) /*!< 0x00000010 */ 13674 #define USB_OTG_DCTL_TCTL_1 (0x2UL << USB_OTG_DCTL_TCTL_Pos) /*!< 0x00000020 */ 13675 #define USB_OTG_DCTL_TCTL_2 (0x4UL << USB_OTG_DCTL_TCTL_Pos) /*!< 0x00000040 */ 13676 #define USB_OTG_DCTL_SGINAK_Pos (7U) 13677 #define USB_OTG_DCTL_SGINAK_Msk (0x1UL << USB_OTG_DCTL_SGINAK_Pos) /*!< 0x00000080 */ 13678 #define USB_OTG_DCTL_SGINAK USB_OTG_DCTL_SGINAK_Msk /*!< Set global IN NAK */ 13679 #define USB_OTG_DCTL_CGINAK_Pos (8U) 13680 #define USB_OTG_DCTL_CGINAK_Msk (0x1UL << USB_OTG_DCTL_CGINAK_Pos) /*!< 0x00000100 */ 13681 #define USB_OTG_DCTL_CGINAK USB_OTG_DCTL_CGINAK_Msk /*!< Clear global IN NAK */ 13682 #define USB_OTG_DCTL_SGONAK_Pos (9U) 13683 #define USB_OTG_DCTL_SGONAK_Msk (0x1UL << USB_OTG_DCTL_SGONAK_Pos) /*!< 0x00000200 */ 13684 #define USB_OTG_DCTL_SGONAK USB_OTG_DCTL_SGONAK_Msk /*!< Set global OUT NAK */ 13685 #define USB_OTG_DCTL_CGONAK_Pos (10U) 13686 #define USB_OTG_DCTL_CGONAK_Msk (0x1UL << USB_OTG_DCTL_CGONAK_Pos) /*!< 0x00000400 */ 13687 #define USB_OTG_DCTL_CGONAK USB_OTG_DCTL_CGONAK_Msk /*!< Clear global OUT NAK */ 13688 #define USB_OTG_DCTL_POPRGDNE_Pos (11U) 13689 #define USB_OTG_DCTL_POPRGDNE_Msk (0x1UL << USB_OTG_DCTL_POPRGDNE_Pos) /*!< 0x00000800 */ 13690 #define USB_OTG_DCTL_POPRGDNE USB_OTG_DCTL_POPRGDNE_Msk /*!< Power-on programming done */ 13691 13692 /******************** Bit definition for USB_OTG_HFIR register ********************/ 13693 #define USB_OTG_HFIR_FRIVL_Pos (0U) 13694 #define USB_OTG_HFIR_FRIVL_Msk (0xFFFFUL << USB_OTG_HFIR_FRIVL_Pos) /*!< 0x0000FFFF */ 13695 #define USB_OTG_HFIR_FRIVL USB_OTG_HFIR_FRIVL_Msk /*!< Frame interval */ 13696 13697 /******************** Bit definition for USB_OTG_HFNUM register ********************/ 13698 #define USB_OTG_HFNUM_FRNUM_Pos (0U) 13699 #define USB_OTG_HFNUM_FRNUM_Msk (0xFFFFUL << USB_OTG_HFNUM_FRNUM_Pos) /*!< 0x0000FFFF */ 13700 #define USB_OTG_HFNUM_FRNUM USB_OTG_HFNUM_FRNUM_Msk /*!< Frame number */ 13701 #define USB_OTG_HFNUM_FTREM_Pos (16U) 13702 #define USB_OTG_HFNUM_FTREM_Msk (0xFFFFUL << USB_OTG_HFNUM_FTREM_Pos) /*!< 0xFFFF0000 */ 13703 #define USB_OTG_HFNUM_FTREM USB_OTG_HFNUM_FTREM_Msk /*!< Frame time remaining */ 13704 13705 /******************** Bit definition for USB_OTG_DSTS register ********************/ 13706 #define USB_OTG_DSTS_SUSPSTS_Pos (0U) 13707 #define USB_OTG_DSTS_SUSPSTS_Msk (0x1UL << USB_OTG_DSTS_SUSPSTS_Pos) /*!< 0x00000001 */ 13708 #define USB_OTG_DSTS_SUSPSTS USB_OTG_DSTS_SUSPSTS_Msk /*!< Suspend status */ 13709 13710 #define USB_OTG_DSTS_ENUMSPD_Pos (1U) 13711 #define USB_OTG_DSTS_ENUMSPD_Msk (0x3UL << USB_OTG_DSTS_ENUMSPD_Pos) /*!< 0x00000006 */ 13712 #define USB_OTG_DSTS_ENUMSPD USB_OTG_DSTS_ENUMSPD_Msk /*!< Enumerated speed */ 13713 #define USB_OTG_DSTS_ENUMSPD_0 (0x1UL << USB_OTG_DSTS_ENUMSPD_Pos) /*!< 0x00000002 */ 13714 #define USB_OTG_DSTS_ENUMSPD_1 (0x2UL << USB_OTG_DSTS_ENUMSPD_Pos) /*!< 0x00000004 */ 13715 #define USB_OTG_DSTS_EERR_Pos (3U) 13716 #define USB_OTG_DSTS_EERR_Msk (0x1UL << USB_OTG_DSTS_EERR_Pos) /*!< 0x00000008 */ 13717 #define USB_OTG_DSTS_EERR USB_OTG_DSTS_EERR_Msk /*!< Erratic error */ 13718 #define USB_OTG_DSTS_FNSOF_Pos (8U) 13719 #define USB_OTG_DSTS_FNSOF_Msk (0x3FFFUL << USB_OTG_DSTS_FNSOF_Pos) /*!< 0x003FFF00 */ 13720 #define USB_OTG_DSTS_FNSOF USB_OTG_DSTS_FNSOF_Msk /*!< Frame number of the received SOF */ 13721 13722 /******************** Bit definition for USB_OTG_GAHBCFG register ********************/ 13723 #define USB_OTG_GAHBCFG_GINT_Pos (0U) 13724 #define USB_OTG_GAHBCFG_GINT_Msk (0x1UL << USB_OTG_GAHBCFG_GINT_Pos) /*!< 0x00000001 */ 13725 #define USB_OTG_GAHBCFG_GINT USB_OTG_GAHBCFG_GINT_Msk /*!< Global interrupt mask */ 13726 #define USB_OTG_GAHBCFG_HBSTLEN_Pos (1U) 13727 #define USB_OTG_GAHBCFG_HBSTLEN_Msk (0xFUL << USB_OTG_GAHBCFG_HBSTLEN_Pos) /*!< 0x0000001E */ 13728 #define USB_OTG_GAHBCFG_HBSTLEN USB_OTG_GAHBCFG_HBSTLEN_Msk /*!< Burst length/type */ 13729 #define USB_OTG_GAHBCFG_HBSTLEN_0 (0x0UL << USB_OTG_GAHBCFG_HBSTLEN_Pos) /*!< Single */ 13730 #define USB_OTG_GAHBCFG_HBSTLEN_1 (0x1UL << USB_OTG_GAHBCFG_HBSTLEN_Pos) /*!< INCR */ 13731 #define USB_OTG_GAHBCFG_HBSTLEN_2 (0x3UL << USB_OTG_GAHBCFG_HBSTLEN_Pos) /*!< INCR4 */ 13732 #define USB_OTG_GAHBCFG_HBSTLEN_3 (0x5UL << USB_OTG_GAHBCFG_HBSTLEN_Pos) /*!< INCR8 */ 13733 #define USB_OTG_GAHBCFG_HBSTLEN_4 (0x7UL << USB_OTG_GAHBCFG_HBSTLEN_Pos) /*!< INCR16 */ 13734 #define USB_OTG_GAHBCFG_DMAEN_Pos (5U) 13735 #define USB_OTG_GAHBCFG_DMAEN_Msk (0x1UL << USB_OTG_GAHBCFG_DMAEN_Pos) /*!< 0x00000020 */ 13736 #define USB_OTG_GAHBCFG_DMAEN USB_OTG_GAHBCFG_DMAEN_Msk /*!< DMA enable */ 13737 #define USB_OTG_GAHBCFG_TXFELVL_Pos (7U) 13738 #define USB_OTG_GAHBCFG_TXFELVL_Msk (0x1UL << USB_OTG_GAHBCFG_TXFELVL_Pos) /*!< 0x00000080 */ 13739 #define USB_OTG_GAHBCFG_TXFELVL USB_OTG_GAHBCFG_TXFELVL_Msk /*!< TxFIFO empty level */ 13740 #define USB_OTG_GAHBCFG_PTXFELVL_Pos (8U) 13741 #define USB_OTG_GAHBCFG_PTXFELVL_Msk (0x1UL << USB_OTG_GAHBCFG_PTXFELVL_Pos) /*!< 0x00000100 */ 13742 #define USB_OTG_GAHBCFG_PTXFELVL USB_OTG_GAHBCFG_PTXFELVL_Msk /*!< Periodic TxFIFO empty level */ 13743 13744 /******************** Bit definition for USB_OTG_GUSBCFG register ********************/ 13745 #define USB_OTG_GUSBCFG_TOCAL_Pos (0U) 13746 #define USB_OTG_GUSBCFG_TOCAL_Msk (0x7UL << USB_OTG_GUSBCFG_TOCAL_Pos) /*!< 0x00000007 */ 13747 #define USB_OTG_GUSBCFG_TOCAL USB_OTG_GUSBCFG_TOCAL_Msk /*!< FS timeout calibration */ 13748 #define USB_OTG_GUSBCFG_TOCAL_0 (0x1UL << USB_OTG_GUSBCFG_TOCAL_Pos) /*!< 0x00000001 */ 13749 #define USB_OTG_GUSBCFG_TOCAL_1 (0x2UL << USB_OTG_GUSBCFG_TOCAL_Pos) /*!< 0x00000002 */ 13750 #define USB_OTG_GUSBCFG_TOCAL_2 (0x4UL << USB_OTG_GUSBCFG_TOCAL_Pos) /*!< 0x00000004 */ 13751 #define USB_OTG_GUSBCFG_PHYIF_Pos (3U) 13752 #define USB_OTG_GUSBCFG_PHYIF_Msk (0x1UL << USB_OTG_GUSBCFG_PHYIF_Pos) /*!< 0x00000008 */ 13753 #define USB_OTG_GUSBCFG_PHYIF USB_OTG_GUSBCFG_PHYIF_Msk /*!< PHY Interface (PHYIf) */ 13754 #define USB_OTG_GUSBCFG_ULPI_UTMI_SEL_Pos (4U) 13755 #define USB_OTG_GUSBCFG_ULPI_UTMI_SEL_Msk (0x1UL << USB_OTG_GUSBCFG_ULPI_UTMI_SEL_Pos) /*!< 0x00000010 */ 13756 #define USB_OTG_GUSBCFG_ULPI_UTMI_SEL USB_OTG_GUSBCFG_ULPI_UTMI_SEL_Msk /*!< ULPI or UTMI+ Select (ULPI_UTMI_Sel) */ 13757 #define USB_OTG_GUSBCFG_PHYSEL_Pos (6U) 13758 #define USB_OTG_GUSBCFG_PHYSEL_Msk (0x1UL << USB_OTG_GUSBCFG_PHYSEL_Pos) /*!< 0x00000040 */ 13759 #define USB_OTG_GUSBCFG_PHYSEL USB_OTG_GUSBCFG_PHYSEL_Msk /*!< USB 2.0 high-speed ULPI PHY or USB 1.1 full-speed serial transceiver select */ 13760 #define USB_OTG_GUSBCFG_SRPCAP_Pos (8U) 13761 #define USB_OTG_GUSBCFG_SRPCAP_Msk (0x1UL << USB_OTG_GUSBCFG_SRPCAP_Pos) /*!< 0x00000100 */ 13762 #define USB_OTG_GUSBCFG_SRPCAP USB_OTG_GUSBCFG_SRPCAP_Msk /*!< SRP-capable */ 13763 #define USB_OTG_GUSBCFG_HNPCAP_Pos (9U) 13764 #define USB_OTG_GUSBCFG_HNPCAP_Msk (0x1UL << USB_OTG_GUSBCFG_HNPCAP_Pos) /*!< 0x00000200 */ 13765 #define USB_OTG_GUSBCFG_HNPCAP USB_OTG_GUSBCFG_HNPCAP_Msk /*!< HNP-capable */ 13766 #define USB_OTG_GUSBCFG_TRDT_Pos (10U) 13767 #define USB_OTG_GUSBCFG_TRDT_Msk (0xFUL << USB_OTG_GUSBCFG_TRDT_Pos) /*!< 0x00003C00 */ 13768 #define USB_OTG_GUSBCFG_TRDT USB_OTG_GUSBCFG_TRDT_Msk /*!< USB turnaround time */ 13769 #define USB_OTG_GUSBCFG_TRDT_0 (0x1UL << USB_OTG_GUSBCFG_TRDT_Pos) /*!< 0x00000400 */ 13770 #define USB_OTG_GUSBCFG_TRDT_1 (0x2UL << USB_OTG_GUSBCFG_TRDT_Pos) /*!< 0x00000800 */ 13771 #define USB_OTG_GUSBCFG_TRDT_2 (0x4UL << USB_OTG_GUSBCFG_TRDT_Pos) /*!< 0x00001000 */ 13772 #define USB_OTG_GUSBCFG_TRDT_3 (0x8UL << USB_OTG_GUSBCFG_TRDT_Pos) /*!< 0x00002000 */ 13773 #define USB_OTG_GUSBCFG_PHYLPCS_Pos (15U) 13774 #define USB_OTG_GUSBCFG_PHYLPCS_Msk (0x1UL << USB_OTG_GUSBCFG_PHYLPCS_Pos) /*!< 0x00008000 */ 13775 #define USB_OTG_GUSBCFG_PHYLPCS USB_OTG_GUSBCFG_PHYLPCS_Msk /*!< PHY Low-power clock select */ 13776 #define USB_OTG_GUSBCFG_ULPIFSLS_Pos (17U) 13777 #define USB_OTG_GUSBCFG_ULPIFSLS_Msk (0x1UL << USB_OTG_GUSBCFG_ULPIFSLS_Pos) /*!< 0x00020000 */ 13778 #define USB_OTG_GUSBCFG_ULPIFSLS USB_OTG_GUSBCFG_ULPIFSLS_Msk /*!< ULPI FS/LS select */ 13779 #define USB_OTG_GUSBCFG_ULPIAR_Pos (18U) 13780 #define USB_OTG_GUSBCFG_ULPIAR_Msk (0x1UL << USB_OTG_GUSBCFG_ULPIAR_Pos) /*!< 0x00040000 */ 13781 #define USB_OTG_GUSBCFG_ULPIAR USB_OTG_GUSBCFG_ULPIAR_Msk /*!< ULPI Auto-resume */ 13782 #define USB_OTG_GUSBCFG_ULPICSM_Pos (19U) 13783 #define USB_OTG_GUSBCFG_ULPICSM_Msk (0x1UL << USB_OTG_GUSBCFG_ULPICSM_Pos) /*!< 0x00080000 */ 13784 #define USB_OTG_GUSBCFG_ULPICSM USB_OTG_GUSBCFG_ULPICSM_Msk /*!< ULPI Clock SuspendM */ 13785 #define USB_OTG_GUSBCFG_ULPIEVBUSD_Pos (20U) 13786 #define USB_OTG_GUSBCFG_ULPIEVBUSD_Msk (0x1UL << USB_OTG_GUSBCFG_ULPIEVBUSD_Pos) /*!< 0x00100000 */ 13787 #define USB_OTG_GUSBCFG_ULPIEVBUSD USB_OTG_GUSBCFG_ULPIEVBUSD_Msk /*!< ULPI External VBUS Drive */ 13788 #define USB_OTG_GUSBCFG_ULPIEVBUSI_Pos (21U) 13789 #define USB_OTG_GUSBCFG_ULPIEVBUSI_Msk (0x1UL << USB_OTG_GUSBCFG_ULPIEVBUSI_Pos) /*!< 0x00200000 */ 13790 #define USB_OTG_GUSBCFG_ULPIEVBUSI USB_OTG_GUSBCFG_ULPIEVBUSI_Msk /*!< ULPI external VBUS indicator */ 13791 #define USB_OTG_GUSBCFG_TSDPS_Pos (22U) 13792 #define USB_OTG_GUSBCFG_TSDPS_Msk (0x1UL << USB_OTG_GUSBCFG_TSDPS_Pos) /*!< 0x00400000 */ 13793 #define USB_OTG_GUSBCFG_TSDPS USB_OTG_GUSBCFG_TSDPS_Msk /*!< TermSel DLine pulsing selection */ 13794 #define USB_OTG_GUSBCFG_PCCI_Pos (23U) 13795 #define USB_OTG_GUSBCFG_PCCI_Msk (0x1UL << USB_OTG_GUSBCFG_PCCI_Pos) /*!< 0x00800000 */ 13796 #define USB_OTG_GUSBCFG_PCCI USB_OTG_GUSBCFG_PCCI_Msk /*!< Indicator complement */ 13797 #define USB_OTG_GUSBCFG_PTCI_Pos (24U) 13798 #define USB_OTG_GUSBCFG_PTCI_Msk (0x1UL << USB_OTG_GUSBCFG_PTCI_Pos) /*!< 0x01000000 */ 13799 #define USB_OTG_GUSBCFG_PTCI USB_OTG_GUSBCFG_PTCI_Msk /*!< Indicator pass through */ 13800 #define USB_OTG_GUSBCFG_ULPIIPD_Pos (25U) 13801 #define USB_OTG_GUSBCFG_ULPIIPD_Msk (0x1UL << USB_OTG_GUSBCFG_ULPIIPD_Pos) /*!< 0x02000000 */ 13802 #define USB_OTG_GUSBCFG_ULPIIPD USB_OTG_GUSBCFG_ULPIIPD_Msk /*!< ULPI interface protect disable */ 13803 #define USB_OTG_GUSBCFG_FHMOD_Pos (29U) 13804 #define USB_OTG_GUSBCFG_FHMOD_Msk (0x1UL << USB_OTG_GUSBCFG_FHMOD_Pos) /*!< 0x20000000 */ 13805 #define USB_OTG_GUSBCFG_FHMOD USB_OTG_GUSBCFG_FHMOD_Msk /*!< Forced host mode */ 13806 #define USB_OTG_GUSBCFG_FDMOD_Pos (30U) 13807 #define USB_OTG_GUSBCFG_FDMOD_Msk (0x1UL << USB_OTG_GUSBCFG_FDMOD_Pos) /*!< 0x40000000 */ 13808 #define USB_OTG_GUSBCFG_FDMOD USB_OTG_GUSBCFG_FDMOD_Msk /*!< Forced peripheral mode */ 13809 #define USB_OTG_GUSBCFG_CTXPKT_Pos (31U) 13810 #define USB_OTG_GUSBCFG_CTXPKT_Msk (0x1UL << USB_OTG_GUSBCFG_CTXPKT_Pos) /*!< 0x80000000 */ 13811 #define USB_OTG_GUSBCFG_CTXPKT USB_OTG_GUSBCFG_CTXPKT_Msk /*!< Corrupt Tx packet */ 13812 13813 /******************** Bit definition for USB_OTG_GRSTCTL register ********************/ 13814 #define USB_OTG_GRSTCTL_CSRST_Pos (0U) 13815 #define USB_OTG_GRSTCTL_CSRST_Msk (0x1UL << USB_OTG_GRSTCTL_CSRST_Pos) /*!< 0x00000001 */ 13816 #define USB_OTG_GRSTCTL_CSRST USB_OTG_GRSTCTL_CSRST_Msk /*!< Core soft reset */ 13817 #define USB_OTG_GRSTCTL_HSRST_Pos (1U) 13818 #define USB_OTG_GRSTCTL_HSRST_Msk (0x1UL << USB_OTG_GRSTCTL_HSRST_Pos) /*!< 0x00000002 */ 13819 #define USB_OTG_GRSTCTL_HSRST USB_OTG_GRSTCTL_HSRST_Msk /*!< HCLK soft reset */ 13820 #define USB_OTG_GRSTCTL_FCRST_Pos (2U) 13821 #define USB_OTG_GRSTCTL_FCRST_Msk (0x1UL << USB_OTG_GRSTCTL_FCRST_Pos) /*!< 0x00000004 */ 13822 #define USB_OTG_GRSTCTL_FCRST USB_OTG_GRSTCTL_FCRST_Msk /*!< Host frame counter reset */ 13823 #define USB_OTG_GRSTCTL_RXFFLSH_Pos (4U) 13824 #define USB_OTG_GRSTCTL_RXFFLSH_Msk (0x1UL << USB_OTG_GRSTCTL_RXFFLSH_Pos) /*!< 0x00000010 */ 13825 #define USB_OTG_GRSTCTL_RXFFLSH USB_OTG_GRSTCTL_RXFFLSH_Msk /*!< RxFIFO flush */ 13826 #define USB_OTG_GRSTCTL_TXFFLSH_Pos (5U) 13827 #define USB_OTG_GRSTCTL_TXFFLSH_Msk (0x1UL << USB_OTG_GRSTCTL_TXFFLSH_Pos) /*!< 0x00000020 */ 13828 #define USB_OTG_GRSTCTL_TXFFLSH USB_OTG_GRSTCTL_TXFFLSH_Msk /*!< TxFIFO flush */ 13829 #define USB_OTG_GRSTCTL_TXFNUM_Pos (6U) 13830 #define USB_OTG_GRSTCTL_TXFNUM_Msk (0x1FUL << USB_OTG_GRSTCTL_TXFNUM_Pos) /*!< 0x000007C0 */ 13831 #define USB_OTG_GRSTCTL_TXFNUM USB_OTG_GRSTCTL_TXFNUM_Msk /*!< TxFIFO number */ 13832 #define USB_OTG_GRSTCTL_TXFNUM_0 (0x01UL << USB_OTG_GRSTCTL_TXFNUM_Pos) /*!< 0x00000040 */ 13833 #define USB_OTG_GRSTCTL_TXFNUM_1 (0x02UL << USB_OTG_GRSTCTL_TXFNUM_Pos) /*!< 0x00000080 */ 13834 #define USB_OTG_GRSTCTL_TXFNUM_2 (0x04UL << USB_OTG_GRSTCTL_TXFNUM_Pos) /*!< 0x00000100 */ 13835 #define USB_OTG_GRSTCTL_TXFNUM_3 (0x08UL << USB_OTG_GRSTCTL_TXFNUM_Pos) /*!< 0x00000200 */ 13836 #define USB_OTG_GRSTCTL_TXFNUM_4 (0x10UL << USB_OTG_GRSTCTL_TXFNUM_Pos) /*!< 0x00000400 */ 13837 #define USB_OTG_GRSTCTL_DMAREQ_Pos (30U) 13838 #define USB_OTG_GRSTCTL_DMAREQ_Msk (0x1UL << USB_OTG_GRSTCTL_DMAREQ_Pos) /*!< 0x40000000 */ 13839 #define USB_OTG_GRSTCTL_DMAREQ USB_OTG_GRSTCTL_DMAREQ_Msk /*!< DMA request signal */ 13840 #define USB_OTG_GRSTCTL_AHBIDL_Pos (31U) 13841 #define USB_OTG_GRSTCTL_AHBIDL_Msk (0x1UL << USB_OTG_GRSTCTL_AHBIDL_Pos) /*!< 0x80000000 */ 13842 #define USB_OTG_GRSTCTL_AHBIDL USB_OTG_GRSTCTL_AHBIDL_Msk /*!< AHB master idle */ 13843 13844 /******************** Bit definition for USB_OTG_DIEPMSK register ********************/ 13845 #define USB_OTG_DIEPMSK_XFRCM_Pos (0U) 13846 #define USB_OTG_DIEPMSK_XFRCM_Msk (0x1UL << USB_OTG_DIEPMSK_XFRCM_Pos) /*!< 0x00000001 */ 13847 #define USB_OTG_DIEPMSK_XFRCM USB_OTG_DIEPMSK_XFRCM_Msk /*!< Transfer completed interrupt mask */ 13848 #define USB_OTG_DIEPMSK_EPDM_Pos (1U) 13849 #define USB_OTG_DIEPMSK_EPDM_Msk (0x1UL << USB_OTG_DIEPMSK_EPDM_Pos) /*!< 0x00000002 */ 13850 #define USB_OTG_DIEPMSK_EPDM USB_OTG_DIEPMSK_EPDM_Msk /*!< Endpoint disabled interrupt mask */ 13851 #define USB_OTG_DIEPMSK_TOM_Pos (3U) 13852 #define USB_OTG_DIEPMSK_TOM_Msk (0x1UL << USB_OTG_DIEPMSK_TOM_Pos) /*!< 0x00000008 */ 13853 #define USB_OTG_DIEPMSK_TOM USB_OTG_DIEPMSK_TOM_Msk /*!< Timeout condition mask (nonisochronous endpoints) */ 13854 #define USB_OTG_DIEPMSK_ITTXFEMSK_Pos (4U) 13855 #define USB_OTG_DIEPMSK_ITTXFEMSK_Msk (0x1UL << USB_OTG_DIEPMSK_ITTXFEMSK_Pos) /*!< 0x00000010 */ 13856 #define USB_OTG_DIEPMSK_ITTXFEMSK USB_OTG_DIEPMSK_ITTXFEMSK_Msk /*!< IN token received when TxFIFO empty mask */ 13857 #define USB_OTG_DIEPMSK_INEPNMM_Pos (5U) 13858 #define USB_OTG_DIEPMSK_INEPNMM_Msk (0x1UL << USB_OTG_DIEPMSK_INEPNMM_Pos) /*!< 0x00000020 */ 13859 #define USB_OTG_DIEPMSK_INEPNMM USB_OTG_DIEPMSK_INEPNMM_Msk /*!< IN token received with EP mismatch mask */ 13860 #define USB_OTG_DIEPMSK_INEPNEM_Pos (6U) 13861 #define USB_OTG_DIEPMSK_INEPNEM_Msk (0x1UL << USB_OTG_DIEPMSK_INEPNEM_Pos) /*!< 0x00000040 */ 13862 #define USB_OTG_DIEPMSK_INEPNEM USB_OTG_DIEPMSK_INEPNEM_Msk /*!< IN endpoint NAK effective mask */ 13863 #define USB_OTG_DIEPMSK_TXFURM_Pos (8U) 13864 #define USB_OTG_DIEPMSK_TXFURM_Msk (0x1UL << USB_OTG_DIEPMSK_TXFURM_Pos) /*!< 0x00000100 */ 13865 #define USB_OTG_DIEPMSK_TXFURM USB_OTG_DIEPMSK_TXFURM_Msk /*!< FIFO underrun mask */ 13866 #define USB_OTG_DIEPMSK_BIM_Pos (9U) 13867 #define USB_OTG_DIEPMSK_BIM_Msk (0x1UL << USB_OTG_DIEPMSK_BIM_Pos) /*!< 0x00000200 */ 13868 #define USB_OTG_DIEPMSK_BIM USB_OTG_DIEPMSK_BIM_Msk /*!< BNA interrupt mask */ 13869 13870 /******************** Bit definition for USB_OTG_HPTXSTS register ********************/ 13871 #define USB_OTG_HPTXSTS_PTXFSAVL_Pos (0U) 13872 #define USB_OTG_HPTXSTS_PTXFSAVL_Msk (0xFFFFUL << USB_OTG_HPTXSTS_PTXFSAVL_Pos) /*!< 0x0000FFFF */ 13873 #define USB_OTG_HPTXSTS_PTXFSAVL USB_OTG_HPTXSTS_PTXFSAVL_Msk /*!< Periodic transmit data FIFO space available */ 13874 #define USB_OTG_HPTXSTS_PTXQSAV_Pos (16U) 13875 #define USB_OTG_HPTXSTS_PTXQSAV_Msk (0xFFUL << USB_OTG_HPTXSTS_PTXQSAV_Pos) /*!< 0x00FF0000 */ 13876 #define USB_OTG_HPTXSTS_PTXQSAV USB_OTG_HPTXSTS_PTXQSAV_Msk /*!< Periodic transmit request queue space available */ 13877 #define USB_OTG_HPTXSTS_PTXQSAV_0 (0x01UL << USB_OTG_HPTXSTS_PTXQSAV_Pos) /*!< 0x00010000 */ 13878 #define USB_OTG_HPTXSTS_PTXQSAV_1 (0x02UL << USB_OTG_HPTXSTS_PTXQSAV_Pos) /*!< 0x00020000 */ 13879 #define USB_OTG_HPTXSTS_PTXQSAV_2 (0x04UL << USB_OTG_HPTXSTS_PTXQSAV_Pos) /*!< 0x00040000 */ 13880 #define USB_OTG_HPTXSTS_PTXQSAV_3 (0x08UL << USB_OTG_HPTXSTS_PTXQSAV_Pos) /*!< 0x00080000 */ 13881 #define USB_OTG_HPTXSTS_PTXQSAV_4 (0x10UL << USB_OTG_HPTXSTS_PTXQSAV_Pos) /*!< 0x00100000 */ 13882 #define USB_OTG_HPTXSTS_PTXQSAV_5 (0x20UL << USB_OTG_HPTXSTS_PTXQSAV_Pos) /*!< 0x00200000 */ 13883 #define USB_OTG_HPTXSTS_PTXQSAV_6 (0x40UL << USB_OTG_HPTXSTS_PTXQSAV_Pos) /*!< 0x00400000 */ 13884 #define USB_OTG_HPTXSTS_PTXQSAV_7 (0x80UL << USB_OTG_HPTXSTS_PTXQSAV_Pos) /*!< 0x00800000 */ 13885 13886 #define USB_OTG_HPTXSTS_PTXQTOP_Pos (24U) 13887 #define USB_OTG_HPTXSTS_PTXQTOP_Msk (0xFFUL << USB_OTG_HPTXSTS_PTXQTOP_Pos) /*!< 0xFF000000 */ 13888 #define USB_OTG_HPTXSTS_PTXQTOP USB_OTG_HPTXSTS_PTXQTOP_Msk /*!< Top of the periodic transmit request queue */ 13889 #define USB_OTG_HPTXSTS_PTXQTOP_0 (0x01UL << USB_OTG_HPTXSTS_PTXQTOP_Pos) /*!< 0x01000000 */ 13890 #define USB_OTG_HPTXSTS_PTXQTOP_1 (0x02UL << USB_OTG_HPTXSTS_PTXQTOP_Pos) /*!< 0x02000000 */ 13891 #define USB_OTG_HPTXSTS_PTXQTOP_2 (0x04UL << USB_OTG_HPTXSTS_PTXQTOP_Pos) /*!< 0x04000000 */ 13892 #define USB_OTG_HPTXSTS_PTXQTOP_3 (0x08UL << USB_OTG_HPTXSTS_PTXQTOP_Pos) /*!< 0x08000000 */ 13893 #define USB_OTG_HPTXSTS_PTXQTOP_4 (0x10UL << USB_OTG_HPTXSTS_PTXQTOP_Pos) /*!< 0x10000000 */ 13894 #define USB_OTG_HPTXSTS_PTXQTOP_5 (0x20UL << USB_OTG_HPTXSTS_PTXQTOP_Pos) /*!< 0x20000000 */ 13895 #define USB_OTG_HPTXSTS_PTXQTOP_6 (0x40UL << USB_OTG_HPTXSTS_PTXQTOP_Pos) /*!< 0x40000000 */ 13896 #define USB_OTG_HPTXSTS_PTXQTOP_7 (0x80UL << USB_OTG_HPTXSTS_PTXQTOP_Pos) /*!< 0x80000000 */ 13897 13898 /******************** Bit definition for USB_OTG_HAINT register ********************/ 13899 #define USB_OTG_HAINT_HAINT_Pos (0U) 13900 #define USB_OTG_HAINT_HAINT_Msk (0xFFFFUL << USB_OTG_HAINT_HAINT_Pos) /*!< 0x0000FFFF */ 13901 #define USB_OTG_HAINT_HAINT USB_OTG_HAINT_HAINT_Msk /*!< Channel interrupts */ 13902 13903 /******************** Bit definition for USB_OTG_DOEPMSK register ********************/ 13904 #define USB_OTG_DOEPMSK_XFRCM_Pos (0U) 13905 #define USB_OTG_DOEPMSK_XFRCM_Msk (0x1UL << USB_OTG_DOEPMSK_XFRCM_Pos) /*!< 0x00000001 */ 13906 #define USB_OTG_DOEPMSK_XFRCM USB_OTG_DOEPMSK_XFRCM_Msk /*!< Transfer completed interrupt mask */ 13907 #define USB_OTG_DOEPMSK_EPDM_Pos (1U) 13908 #define USB_OTG_DOEPMSK_EPDM_Msk (0x1UL << USB_OTG_DOEPMSK_EPDM_Pos) /*!< 0x00000002 */ 13909 #define USB_OTG_DOEPMSK_EPDM USB_OTG_DOEPMSK_EPDM_Msk /*!< Endpoint disabled interrupt mask */ 13910 #define USB_OTG_DOEPMSK_AHBERRM_Pos (2U) 13911 #define USB_OTG_DOEPMSK_AHBERRM_Msk (0x1UL << USB_OTG_DOEPMSK_AHBERRM_Pos) /*!< 0x00000004 */ 13912 #define USB_OTG_DOEPMSK_AHBERRM USB_OTG_DOEPMSK_AHBERRM_Msk /*!< OUT transaction AHB Error interrupt mask */ 13913 #define USB_OTG_DOEPMSK_STUPM_Pos (3U) 13914 #define USB_OTG_DOEPMSK_STUPM_Msk (0x1UL << USB_OTG_DOEPMSK_STUPM_Pos) /*!< 0x00000008 */ 13915 #define USB_OTG_DOEPMSK_STUPM USB_OTG_DOEPMSK_STUPM_Msk /*!< SETUP phase done mask */ 13916 #define USB_OTG_DOEPMSK_OTEPDM_Pos (4U) 13917 #define USB_OTG_DOEPMSK_OTEPDM_Msk (0x1UL << USB_OTG_DOEPMSK_OTEPDM_Pos) /*!< 0x00000010 */ 13918 #define USB_OTG_DOEPMSK_OTEPDM USB_OTG_DOEPMSK_OTEPDM_Msk /*!< OUT token received when endpoint disabled mask */ 13919 #define USB_OTG_DOEPMSK_OTEPSPRM_Pos (5U) 13920 #define USB_OTG_DOEPMSK_OTEPSPRM_Msk (0x1UL << USB_OTG_DOEPMSK_OTEPSPRM_Pos) /*!< 0x00000020 */ 13921 #define USB_OTG_DOEPMSK_OTEPSPRM USB_OTG_DOEPMSK_OTEPSPRM_Msk /*!< Status Phase Received mask */ 13922 #define USB_OTG_DOEPMSK_B2BSTUP_Pos (6U) 13923 #define USB_OTG_DOEPMSK_B2BSTUP_Msk (0x1UL << USB_OTG_DOEPMSK_B2BSTUP_Pos) /*!< 0x00000040 */ 13924 #define USB_OTG_DOEPMSK_B2BSTUP USB_OTG_DOEPMSK_B2BSTUP_Msk /*!< Back-to-back SETUP packets received mask */ 13925 #define USB_OTG_DOEPMSK_OPEM_Pos (8U) 13926 #define USB_OTG_DOEPMSK_OPEM_Msk (0x1UL << USB_OTG_DOEPMSK_OPEM_Pos) /*!< 0x00000100 */ 13927 #define USB_OTG_DOEPMSK_OPEM USB_OTG_DOEPMSK_OPEM_Msk /*!< OUT packet error mask */ 13928 #define USB_OTG_DOEPMSK_BOIM_Pos (9U) 13929 #define USB_OTG_DOEPMSK_BOIM_Msk (0x1UL << USB_OTG_DOEPMSK_BOIM_Pos) /*!< 0x00000200 */ 13930 #define USB_OTG_DOEPMSK_BOIM USB_OTG_DOEPMSK_BOIM_Msk /*!< BNA interrupt mask */ 13931 #define USB_OTG_DOEPMSK_BERRM_Pos (12U) 13932 #define USB_OTG_DOEPMSK_BERRM_Msk (0x1UL << USB_OTG_DOEPMSK_BERRM_Pos) /*!< 0x00001000 */ 13933 #define USB_OTG_DOEPMSK_BERRM USB_OTG_DOEPMSK_BERRM_Msk /*!< Babble error interrupt mask */ 13934 #define USB_OTG_DOEPMSK_NAKM_Pos (13U) 13935 #define USB_OTG_DOEPMSK_NAKM_Msk (0x1UL << USB_OTG_DOEPMSK_NAKM_Pos) /*!< 0x00002000 */ 13936 #define USB_OTG_DOEPMSK_NAKM USB_OTG_DOEPMSK_NAKM_Msk /*!< OUT Packet NAK interrupt mask */ 13937 #define USB_OTG_DOEPMSK_NYETM_Pos (14U) 13938 #define USB_OTG_DOEPMSK_NYETM_Msk (0x1UL << USB_OTG_DOEPMSK_NYETM_Pos) /*!< 0x00004000 */ 13939 #define USB_OTG_DOEPMSK_NYETM USB_OTG_DOEPMSK_NYETM_Msk /*!< NYET interrupt mask */ 13940 13941 /******************** Bit definition for USB_OTG_GINTSTS register ********************/ 13942 #define USB_OTG_GINTSTS_CMOD_Pos (0U) 13943 #define USB_OTG_GINTSTS_CMOD_Msk (0x1UL << USB_OTG_GINTSTS_CMOD_Pos) /*!< 0x00000001 */ 13944 #define USB_OTG_GINTSTS_CMOD USB_OTG_GINTSTS_CMOD_Msk /*!< Current mode of operation */ 13945 #define USB_OTG_GINTSTS_MMIS_Pos (1U) 13946 #define USB_OTG_GINTSTS_MMIS_Msk (0x1UL << USB_OTG_GINTSTS_MMIS_Pos) /*!< 0x00000002 */ 13947 #define USB_OTG_GINTSTS_MMIS USB_OTG_GINTSTS_MMIS_Msk /*!< Mode mismatch interrupt */ 13948 #define USB_OTG_GINTSTS_OTGINT_Pos (2U) 13949 #define USB_OTG_GINTSTS_OTGINT_Msk (0x1UL << USB_OTG_GINTSTS_OTGINT_Pos) /*!< 0x00000004 */ 13950 #define USB_OTG_GINTSTS_OTGINT USB_OTG_GINTSTS_OTGINT_Msk /*!< OTG interrupt */ 13951 #define USB_OTG_GINTSTS_SOF_Pos (3U) 13952 #define USB_OTG_GINTSTS_SOF_Msk (0x1UL << USB_OTG_GINTSTS_SOF_Pos) /*!< 0x00000008 */ 13953 #define USB_OTG_GINTSTS_SOF USB_OTG_GINTSTS_SOF_Msk /*!< Start of frame */ 13954 #define USB_OTG_GINTSTS_RXFLVL_Pos (4U) 13955 #define USB_OTG_GINTSTS_RXFLVL_Msk (0x1UL << USB_OTG_GINTSTS_RXFLVL_Pos) /*!< 0x00000010 */ 13956 #define USB_OTG_GINTSTS_RXFLVL USB_OTG_GINTSTS_RXFLVL_Msk /*!< RxFIFO nonempty */ 13957 #define USB_OTG_GINTSTS_NPTXFE_Pos (5U) 13958 #define USB_OTG_GINTSTS_NPTXFE_Msk (0x1UL << USB_OTG_GINTSTS_NPTXFE_Pos) /*!< 0x00000020 */ 13959 #define USB_OTG_GINTSTS_NPTXFE USB_OTG_GINTSTS_NPTXFE_Msk /*!< Nonperiodic TxFIFO empty */ 13960 #define USB_OTG_GINTSTS_GINAKEFF_Pos (6U) 13961 #define USB_OTG_GINTSTS_GINAKEFF_Msk (0x1UL << USB_OTG_GINTSTS_GINAKEFF_Pos) /*!< 0x00000040 */ 13962 #define USB_OTG_GINTSTS_GINAKEFF USB_OTG_GINTSTS_GINAKEFF_Msk /*!< Global IN nonperiodic NAK effective */ 13963 #define USB_OTG_GINTSTS_BOUTNAKEFF_Pos (7U) 13964 #define USB_OTG_GINTSTS_BOUTNAKEFF_Msk (0x1UL << USB_OTG_GINTSTS_BOUTNAKEFF_Pos) /*!< 0x00000080 */ 13965 #define USB_OTG_GINTSTS_BOUTNAKEFF USB_OTG_GINTSTS_BOUTNAKEFF_Msk /*!< Global OUT NAK effective */ 13966 #define USB_OTG_GINTSTS_ESUSP_Pos (10U) 13967 #define USB_OTG_GINTSTS_ESUSP_Msk (0x1UL << USB_OTG_GINTSTS_ESUSP_Pos) /*!< 0x00000400 */ 13968 #define USB_OTG_GINTSTS_ESUSP USB_OTG_GINTSTS_ESUSP_Msk /*!< Early suspend */ 13969 #define USB_OTG_GINTSTS_USBSUSP_Pos (11U) 13970 #define USB_OTG_GINTSTS_USBSUSP_Msk (0x1UL << USB_OTG_GINTSTS_USBSUSP_Pos) /*!< 0x00000800 */ 13971 #define USB_OTG_GINTSTS_USBSUSP USB_OTG_GINTSTS_USBSUSP_Msk /*!< USB suspend */ 13972 #define USB_OTG_GINTSTS_USBRST_Pos (12U) 13973 #define USB_OTG_GINTSTS_USBRST_Msk (0x1UL << USB_OTG_GINTSTS_USBRST_Pos) /*!< 0x00001000 */ 13974 #define USB_OTG_GINTSTS_USBRST USB_OTG_GINTSTS_USBRST_Msk /*!< USB reset */ 13975 #define USB_OTG_GINTSTS_ENUMDNE_Pos (13U) 13976 #define USB_OTG_GINTSTS_ENUMDNE_Msk (0x1UL << USB_OTG_GINTSTS_ENUMDNE_Pos) /*!< 0x00002000 */ 13977 #define USB_OTG_GINTSTS_ENUMDNE USB_OTG_GINTSTS_ENUMDNE_Msk /*!< Enumeration done */ 13978 #define USB_OTG_GINTSTS_ISOODRP_Pos (14U) 13979 #define USB_OTG_GINTSTS_ISOODRP_Msk (0x1UL << USB_OTG_GINTSTS_ISOODRP_Pos) /*!< 0x00004000 */ 13980 #define USB_OTG_GINTSTS_ISOODRP USB_OTG_GINTSTS_ISOODRP_Msk /*!< Isochronous OUT packet dropped interrupt */ 13981 #define USB_OTG_GINTSTS_EOPF_Pos (15U) 13982 #define USB_OTG_GINTSTS_EOPF_Msk (0x1UL << USB_OTG_GINTSTS_EOPF_Pos) /*!< 0x00008000 */ 13983 #define USB_OTG_GINTSTS_EOPF USB_OTG_GINTSTS_EOPF_Msk /*!< End of periodic frame interrupt */ 13984 #define USB_OTG_GINTSTS_IEPINT_Pos (18U) 13985 #define USB_OTG_GINTSTS_IEPINT_Msk (0x1UL << USB_OTG_GINTSTS_IEPINT_Pos) /*!< 0x00040000 */ 13986 #define USB_OTG_GINTSTS_IEPINT USB_OTG_GINTSTS_IEPINT_Msk /*!< IN endpoint interrupt */ 13987 #define USB_OTG_GINTSTS_OEPINT_Pos (19U) 13988 #define USB_OTG_GINTSTS_OEPINT_Msk (0x1UL << USB_OTG_GINTSTS_OEPINT_Pos) /*!< 0x00080000 */ 13989 #define USB_OTG_GINTSTS_OEPINT USB_OTG_GINTSTS_OEPINT_Msk /*!< OUT endpoint interrupt */ 13990 #define USB_OTG_GINTSTS_IISOIXFR_Pos (20U) 13991 #define USB_OTG_GINTSTS_IISOIXFR_Msk (0x1UL << USB_OTG_GINTSTS_IISOIXFR_Pos) /*!< 0x00100000 */ 13992 #define USB_OTG_GINTSTS_IISOIXFR USB_OTG_GINTSTS_IISOIXFR_Msk /*!< Incomplete isochronous IN transfer */ 13993 #define USB_OTG_GINTSTS_PXFR_INCOMPISOOUT_Pos (21U) 13994 #define USB_OTG_GINTSTS_PXFR_INCOMPISOOUT_Msk (0x1UL << USB_OTG_GINTSTS_PXFR_INCOMPISOOUT_Pos) /*!< 0x00200000 */ 13995 #define USB_OTG_GINTSTS_PXFR_INCOMPISOOUT USB_OTG_GINTSTS_PXFR_INCOMPISOOUT_Msk /*!< Incomplete periodic transfer */ 13996 #define USB_OTG_GINTSTS_DATAFSUSP_Pos (22U) 13997 #define USB_OTG_GINTSTS_DATAFSUSP_Msk (0x1UL << USB_OTG_GINTSTS_DATAFSUSP_Pos) /*!< 0x00400000 */ 13998 #define USB_OTG_GINTSTS_DATAFSUSP USB_OTG_GINTSTS_DATAFSUSP_Msk /*!< Data fetch suspended */ 13999 #define USB_OTG_GINTSTS_RSTDET_Pos (23U) 14000 #define USB_OTG_GINTSTS_RSTDET_Msk (0x1UL << USB_OTG_GINTSTS_RSTDET_Pos) /*!< 0x00800000 */ 14001 #define USB_OTG_GINTSTS_RSTDET USB_OTG_GINTSTS_RSTDET_Msk /*!< Reset detected interrupt */ 14002 #define USB_OTG_GINTSTS_HPRTINT_Pos (24U) 14003 #define USB_OTG_GINTSTS_HPRTINT_Msk (0x1UL << USB_OTG_GINTSTS_HPRTINT_Pos) /*!< 0x01000000 */ 14004 #define USB_OTG_GINTSTS_HPRTINT USB_OTG_GINTSTS_HPRTINT_Msk /*!< Host port interrupt */ 14005 #define USB_OTG_GINTSTS_HCINT_Pos (25U) 14006 #define USB_OTG_GINTSTS_HCINT_Msk (0x1UL << USB_OTG_GINTSTS_HCINT_Pos) /*!< 0x02000000 */ 14007 #define USB_OTG_GINTSTS_HCINT USB_OTG_GINTSTS_HCINT_Msk /*!< Host channels interrupt */ 14008 #define USB_OTG_GINTSTS_PTXFE_Pos (26U) 14009 #define USB_OTG_GINTSTS_PTXFE_Msk (0x1UL << USB_OTG_GINTSTS_PTXFE_Pos) /*!< 0x04000000 */ 14010 #define USB_OTG_GINTSTS_PTXFE USB_OTG_GINTSTS_PTXFE_Msk /*!< Periodic TxFIFO empty */ 14011 #define USB_OTG_GINTSTS_LPMINT_Pos (27U) 14012 #define USB_OTG_GINTSTS_LPMINT_Msk (0x1UL << USB_OTG_GINTSTS_LPMINT_Pos) /*!< 0x08000000 */ 14013 #define USB_OTG_GINTSTS_LPMINT USB_OTG_GINTSTS_LPMINT_Msk /*!< LPM interrupt */ 14014 #define USB_OTG_GINTSTS_CIDSCHG_Pos (28U) 14015 #define USB_OTG_GINTSTS_CIDSCHG_Msk (0x1UL << USB_OTG_GINTSTS_CIDSCHG_Pos) /*!< 0x10000000 */ 14016 #define USB_OTG_GINTSTS_CIDSCHG USB_OTG_GINTSTS_CIDSCHG_Msk /*!< Connector ID status change */ 14017 #define USB_OTG_GINTSTS_DISCINT_Pos (29U) 14018 #define USB_OTG_GINTSTS_DISCINT_Msk (0x1UL << USB_OTG_GINTSTS_DISCINT_Pos) /*!< 0x20000000 */ 14019 #define USB_OTG_GINTSTS_DISCINT USB_OTG_GINTSTS_DISCINT_Msk /*!< Disconnect detected interrupt */ 14020 #define USB_OTG_GINTSTS_SRQINT_Pos (30U) 14021 #define USB_OTG_GINTSTS_SRQINT_Msk (0x1UL << USB_OTG_GINTSTS_SRQINT_Pos) /*!< 0x40000000 */ 14022 #define USB_OTG_GINTSTS_SRQINT USB_OTG_GINTSTS_SRQINT_Msk /*!< Session request/new session detected interrupt */ 14023 #define USB_OTG_GINTSTS_WKUINT_Pos (31U) 14024 #define USB_OTG_GINTSTS_WKUINT_Msk (0x1UL << USB_OTG_GINTSTS_WKUINT_Pos) /*!< 0x80000000 */ 14025 #define USB_OTG_GINTSTS_WKUINT USB_OTG_GINTSTS_WKUINT_Msk /*!< Resume/remote wakeup detected interrupt */ 14026 14027 /******************** Bit definition for USB_OTG_GINTMSK register ********************/ 14028 #define USB_OTG_GINTMSK_MMISM_Pos (1U) 14029 #define USB_OTG_GINTMSK_MMISM_Msk (0x1UL << USB_OTG_GINTMSK_MMISM_Pos) /*!< 0x00000002 */ 14030 #define USB_OTG_GINTMSK_MMISM USB_OTG_GINTMSK_MMISM_Msk /*!< Mode mismatch interrupt mask */ 14031 #define USB_OTG_GINTMSK_OTGINT_Pos (2U) 14032 #define USB_OTG_GINTMSK_OTGINT_Msk (0x1UL << USB_OTG_GINTMSK_OTGINT_Pos) /*!< 0x00000004 */ 14033 #define USB_OTG_GINTMSK_OTGINT USB_OTG_GINTMSK_OTGINT_Msk /*!< OTG interrupt mask */ 14034 #define USB_OTG_GINTMSK_SOFM_Pos (3U) 14035 #define USB_OTG_GINTMSK_SOFM_Msk (0x1UL << USB_OTG_GINTMSK_SOFM_Pos) /*!< 0x00000008 */ 14036 #define USB_OTG_GINTMSK_SOFM USB_OTG_GINTMSK_SOFM_Msk /*!< Start of frame mask */ 14037 #define USB_OTG_GINTMSK_RXFLVLM_Pos (4U) 14038 #define USB_OTG_GINTMSK_RXFLVLM_Msk (0x1UL << USB_OTG_GINTMSK_RXFLVLM_Pos) /*!< 0x00000010 */ 14039 #define USB_OTG_GINTMSK_RXFLVLM USB_OTG_GINTMSK_RXFLVLM_Msk /*!< Receive FIFO nonempty mask */ 14040 #define USB_OTG_GINTMSK_NPTXFEM_Pos (5U) 14041 #define USB_OTG_GINTMSK_NPTXFEM_Msk (0x1UL << USB_OTG_GINTMSK_NPTXFEM_Pos) /*!< 0x00000020 */ 14042 #define USB_OTG_GINTMSK_NPTXFEM USB_OTG_GINTMSK_NPTXFEM_Msk /*!< Nonperiodic TxFIFO empty mask */ 14043 #define USB_OTG_GINTMSK_GINAKEFFM_Pos (6U) 14044 #define USB_OTG_GINTMSK_GINAKEFFM_Msk (0x1UL << USB_OTG_GINTMSK_GINAKEFFM_Pos) /*!< 0x00000040 */ 14045 #define USB_OTG_GINTMSK_GINAKEFFM USB_OTG_GINTMSK_GINAKEFFM_Msk /*!< Global nonperiodic IN NAK effective mask */ 14046 #define USB_OTG_GINTMSK_GONAKEFFM_Pos (7U) 14047 #define USB_OTG_GINTMSK_GONAKEFFM_Msk (0x1UL << USB_OTG_GINTMSK_GONAKEFFM_Pos) /*!< 0x00000080 */ 14048 #define USB_OTG_GINTMSK_GONAKEFFM USB_OTG_GINTMSK_GONAKEFFM_Msk /*!< Global OUT NAK effective mask */ 14049 #define USB_OTG_GINTMSK_ESUSPM_Pos (10U) 14050 #define USB_OTG_GINTMSK_ESUSPM_Msk (0x1UL << USB_OTG_GINTMSK_ESUSPM_Pos) /*!< 0x00000400 */ 14051 #define USB_OTG_GINTMSK_ESUSPM USB_OTG_GINTMSK_ESUSPM_Msk /*!< Early suspend mask */ 14052 #define USB_OTG_GINTMSK_USBSUSPM_Pos (11U) 14053 #define USB_OTG_GINTMSK_USBSUSPM_Msk (0x1UL << USB_OTG_GINTMSK_USBSUSPM_Pos) /*!< 0x00000800 */ 14054 #define USB_OTG_GINTMSK_USBSUSPM USB_OTG_GINTMSK_USBSUSPM_Msk /*!< USB suspend mask */ 14055 #define USB_OTG_GINTMSK_USBRST_Pos (12U) 14056 #define USB_OTG_GINTMSK_USBRST_Msk (0x1UL << USB_OTG_GINTMSK_USBRST_Pos) /*!< 0x00001000 */ 14057 #define USB_OTG_GINTMSK_USBRST USB_OTG_GINTMSK_USBRST_Msk /*!< USB reset mask */ 14058 #define USB_OTG_GINTMSK_ENUMDNEM_Pos (13U) 14059 #define USB_OTG_GINTMSK_ENUMDNEM_Msk (0x1UL << USB_OTG_GINTMSK_ENUMDNEM_Pos) /*!< 0x00002000 */ 14060 #define USB_OTG_GINTMSK_ENUMDNEM USB_OTG_GINTMSK_ENUMDNEM_Msk /*!< Enumeration done mask */ 14061 #define USB_OTG_GINTMSK_ISOODRPM_Pos (14U) 14062 #define USB_OTG_GINTMSK_ISOODRPM_Msk (0x1UL << USB_OTG_GINTMSK_ISOODRPM_Pos) /*!< 0x00004000 */ 14063 #define USB_OTG_GINTMSK_ISOODRPM USB_OTG_GINTMSK_ISOODRPM_Msk /*!< Isochronous OUT packet dropped interrupt mask */ 14064 #define USB_OTG_GINTMSK_EOPFM_Pos (15U) 14065 #define USB_OTG_GINTMSK_EOPFM_Msk (0x1UL << USB_OTG_GINTMSK_EOPFM_Pos) /*!< 0x00008000 */ 14066 #define USB_OTG_GINTMSK_EOPFM USB_OTG_GINTMSK_EOPFM_Msk /*!< End of periodic frame interrupt mask */ 14067 #define USB_OTG_GINTMSK_EPMISM_Pos (17U) 14068 #define USB_OTG_GINTMSK_EPMISM_Msk (0x1UL << USB_OTG_GINTMSK_EPMISM_Pos) /*!< 0x00020000 */ 14069 #define USB_OTG_GINTMSK_EPMISM USB_OTG_GINTMSK_EPMISM_Msk /*!< Endpoint mismatch interrupt mask */ 14070 #define USB_OTG_GINTMSK_IEPINT_Pos (18U) 14071 #define USB_OTG_GINTMSK_IEPINT_Msk (0x1UL << USB_OTG_GINTMSK_IEPINT_Pos) /*!< 0x00040000 */ 14072 #define USB_OTG_GINTMSK_IEPINT USB_OTG_GINTMSK_IEPINT_Msk /*!< IN endpoints interrupt mask */ 14073 #define USB_OTG_GINTMSK_OEPINT_Pos (19U) 14074 #define USB_OTG_GINTMSK_OEPINT_Msk (0x1UL << USB_OTG_GINTMSK_OEPINT_Pos) /*!< 0x00080000 */ 14075 #define USB_OTG_GINTMSK_OEPINT USB_OTG_GINTMSK_OEPINT_Msk /*!< OUT endpoints interrupt mask */ 14076 #define USB_OTG_GINTMSK_IISOIXFRM_Pos (20U) 14077 #define USB_OTG_GINTMSK_IISOIXFRM_Msk (0x1UL << USB_OTG_GINTMSK_IISOIXFRM_Pos) /*!< 0x00100000 */ 14078 #define USB_OTG_GINTMSK_IISOIXFRM USB_OTG_GINTMSK_IISOIXFRM_Msk /*!< Incomplete isochronous IN transfer mask */ 14079 #define USB_OTG_GINTMSK_PXFRM_IISOOXFRM_Pos (21U) 14080 #define USB_OTG_GINTMSK_PXFRM_IISOOXFRM_Msk (0x1UL << USB_OTG_GINTMSK_PXFRM_IISOOXFRM_Pos) /*!< 0x00200000 */ 14081 #define USB_OTG_GINTMSK_PXFRM_IISOOXFRM USB_OTG_GINTMSK_PXFRM_IISOOXFRM_Msk /*!< Incomplete periodic transfer mask */ 14082 #define USB_OTG_GINTMSK_FSUSPM_Pos (22U) 14083 #define USB_OTG_GINTMSK_FSUSPM_Msk (0x1UL << USB_OTG_GINTMSK_FSUSPM_Pos) /*!< 0x00400000 */ 14084 #define USB_OTG_GINTMSK_FSUSPM USB_OTG_GINTMSK_FSUSPM_Msk /*!< Data fetch suspended mask */ 14085 #define USB_OTG_GINTMSK_RSTDEM_Pos (23U) 14086 #define USB_OTG_GINTMSK_RSTDEM_Msk (0x1UL << USB_OTG_GINTMSK_RSTDEM_Pos) /*!< 0x00800000 */ 14087 #define USB_OTG_GINTMSK_RSTDEM USB_OTG_GINTMSK_RSTDEM_Msk /*!< Reset detected interrupt mask */ 14088 #define USB_OTG_GINTMSK_PRTIM_Pos (24U) 14089 #define USB_OTG_GINTMSK_PRTIM_Msk (0x1UL << USB_OTG_GINTMSK_PRTIM_Pos) /*!< 0x01000000 */ 14090 #define USB_OTG_GINTMSK_PRTIM USB_OTG_GINTMSK_PRTIM_Msk /*!< Host port interrupt mask */ 14091 #define USB_OTG_GINTMSK_HCIM_Pos (25U) 14092 #define USB_OTG_GINTMSK_HCIM_Msk (0x1UL << USB_OTG_GINTMSK_HCIM_Pos) /*!< 0x02000000 */ 14093 #define USB_OTG_GINTMSK_HCIM USB_OTG_GINTMSK_HCIM_Msk /*!< Host channels interrupt mask */ 14094 #define USB_OTG_GINTMSK_PTXFEM_Pos (26U) 14095 #define USB_OTG_GINTMSK_PTXFEM_Msk (0x1UL << USB_OTG_GINTMSK_PTXFEM_Pos) /*!< 0x04000000 */ 14096 #define USB_OTG_GINTMSK_PTXFEM USB_OTG_GINTMSK_PTXFEM_Msk /*!< Periodic TxFIFO empty mask */ 14097 #define USB_OTG_GINTMSK_LPMINTM_Pos (27U) 14098 #define USB_OTG_GINTMSK_LPMINTM_Msk (0x1UL << USB_OTG_GINTMSK_LPMINTM_Pos) /*!< 0x08000000 */ 14099 #define USB_OTG_GINTMSK_LPMINTM USB_OTG_GINTMSK_LPMINTM_Msk /*!< LPM interrupt Mask */ 14100 #define USB_OTG_GINTMSK_CIDSCHGM_Pos (28U) 14101 #define USB_OTG_GINTMSK_CIDSCHGM_Msk (0x1UL << USB_OTG_GINTMSK_CIDSCHGM_Pos) /*!< 0x10000000 */ 14102 #define USB_OTG_GINTMSK_CIDSCHGM USB_OTG_GINTMSK_CIDSCHGM_Msk /*!< Connector ID status change mask */ 14103 #define USB_OTG_GINTMSK_DISCINT_Pos (29U) 14104 #define USB_OTG_GINTMSK_DISCINT_Msk (0x1UL << USB_OTG_GINTMSK_DISCINT_Pos) /*!< 0x20000000 */ 14105 #define USB_OTG_GINTMSK_DISCINT USB_OTG_GINTMSK_DISCINT_Msk /*!< Disconnect detected interrupt mask */ 14106 #define USB_OTG_GINTMSK_SRQIM_Pos (30U) 14107 #define USB_OTG_GINTMSK_SRQIM_Msk (0x1UL << USB_OTG_GINTMSK_SRQIM_Pos) /*!< 0x40000000 */ 14108 #define USB_OTG_GINTMSK_SRQIM USB_OTG_GINTMSK_SRQIM_Msk /*!< Session request/new session detected interrupt mask */ 14109 #define USB_OTG_GINTMSK_WUIM_Pos (31U) 14110 #define USB_OTG_GINTMSK_WUIM_Msk (0x1UL << USB_OTG_GINTMSK_WUIM_Pos) /*!< 0x80000000 */ 14111 #define USB_OTG_GINTMSK_WUIM USB_OTG_GINTMSK_WUIM_Msk /*!< Resume/remote wakeup detected interrupt mask */ 14112 14113 /******************** Bit definition for USB_OTG_DAINT register ********************/ 14114 #define USB_OTG_DAINT_IEPINT_Pos (0U) 14115 #define USB_OTG_DAINT_IEPINT_Msk (0xFFFFUL << USB_OTG_DAINT_IEPINT_Pos) /*!< 0x0000FFFF */ 14116 #define USB_OTG_DAINT_IEPINT USB_OTG_DAINT_IEPINT_Msk /*!< IN endpoint interrupt bits */ 14117 #define USB_OTG_DAINT_OEPINT_Pos (16U) 14118 #define USB_OTG_DAINT_OEPINT_Msk (0xFFFFUL << USB_OTG_DAINT_OEPINT_Pos) /*!< 0xFFFF0000 */ 14119 #define USB_OTG_DAINT_OEPINT USB_OTG_DAINT_OEPINT_Msk /*!< OUT endpoint interrupt bits */ 14120 14121 /******************** Bit definition for USB_OTG_HAINTMSK register ********************/ 14122 #define USB_OTG_HAINTMSK_HAINTM_Pos (0U) 14123 #define USB_OTG_HAINTMSK_HAINTM_Msk (0xFFFFUL << USB_OTG_HAINTMSK_HAINTM_Pos) /*!< 0x0000FFFF */ 14124 #define USB_OTG_HAINTMSK_HAINTM USB_OTG_HAINTMSK_HAINTM_Msk /*!< Channel interrupt mask */ 14125 14126 /******************** Bit definition for USB_OTG_GRXSTSP register ********************/ 14127 #define USB_OTG_GRXSTSP_EPNUM_Pos (0U) 14128 #define USB_OTG_GRXSTSP_EPNUM_Msk (0xFUL << USB_OTG_GRXSTSP_EPNUM_Pos) /*!< 0x0000000F */ 14129 #define USB_OTG_GRXSTSP_EPNUM USB_OTG_GRXSTSP_EPNUM_Msk /*!< IN EP interrupt mask bits */ 14130 #define USB_OTG_GRXSTSP_BCNT_Pos (4U) 14131 #define USB_OTG_GRXSTSP_BCNT_Msk (0x7FFUL << USB_OTG_GRXSTSP_BCNT_Pos) /*!< 0x00007FF0 */ 14132 #define USB_OTG_GRXSTSP_BCNT USB_OTG_GRXSTSP_BCNT_Msk /*!< OUT EP interrupt mask bits */ 14133 #define USB_OTG_GRXSTSP_DPID_Pos (15U) 14134 #define USB_OTG_GRXSTSP_DPID_Msk (0x3UL << USB_OTG_GRXSTSP_DPID_Pos) /*!< 0x00018000 */ 14135 #define USB_OTG_GRXSTSP_DPID USB_OTG_GRXSTSP_DPID_Msk /*!< OUT EP interrupt mask bits */ 14136 #define USB_OTG_GRXSTSP_PKTSTS_Pos (17U) 14137 #define USB_OTG_GRXSTSP_PKTSTS_Msk (0xFUL << USB_OTG_GRXSTSP_PKTSTS_Pos) /*!< 0x001E0000 */ 14138 #define USB_OTG_GRXSTSP_PKTSTS USB_OTG_GRXSTSP_PKTSTS_Msk /*!< OUT EP interrupt mask bits */ 14139 14140 /******************** Bit definition for USB_OTG_DAINTMSK register ********************/ 14141 #define USB_OTG_DAINTMSK_IEPM_Pos (0U) 14142 #define USB_OTG_DAINTMSK_IEPM_Msk (0xFFFFUL << USB_OTG_DAINTMSK_IEPM_Pos) /*!< 0x0000FFFF */ 14143 #define USB_OTG_DAINTMSK_IEPM USB_OTG_DAINTMSK_IEPM_Msk /*!< IN EP interrupt mask bits */ 14144 #define USB_OTG_DAINTMSK_OEPM_Pos (16U) 14145 #define USB_OTG_DAINTMSK_OEPM_Msk (0xFFFFUL << USB_OTG_DAINTMSK_OEPM_Pos) /*!< 0xFFFF0000 */ 14146 #define USB_OTG_DAINTMSK_OEPM USB_OTG_DAINTMSK_OEPM_Msk /*!< OUT EP interrupt mask bits */ 14147 14148 /******************** Bit definition for OTG register ********************/ 14149 14150 #define USB_OTG_CHNUM_Pos (0U) 14151 #define USB_OTG_CHNUM_Msk (0xFUL << USB_OTG_CHNUM_Pos) /*!< 0x0000000F */ 14152 #define USB_OTG_CHNUM USB_OTG_CHNUM_Msk /*!< Channel number */ 14153 #define USB_OTG_CHNUM_0 (0x1UL << USB_OTG_CHNUM_Pos) /*!< 0x00000001 */ 14154 #define USB_OTG_CHNUM_1 (0x2UL << USB_OTG_CHNUM_Pos) /*!< 0x00000002 */ 14155 #define USB_OTG_CHNUM_2 (0x4UL << USB_OTG_CHNUM_Pos) /*!< 0x00000004 */ 14156 #define USB_OTG_CHNUM_3 (0x8UL << USB_OTG_CHNUM_Pos) /*!< 0x00000008 */ 14157 #define USB_OTG_BCNT_Pos (4U) 14158 #define USB_OTG_BCNT_Msk (0x7FFUL << USB_OTG_BCNT_Pos) /*!< 0x00007FF0 */ 14159 #define USB_OTG_BCNT USB_OTG_BCNT_Msk /*!< Byte count */ 14160 14161 #define USB_OTG_DPID_Pos (15U) 14162 #define USB_OTG_DPID_Msk (0x3UL << USB_OTG_DPID_Pos) /*!< 0x00018000 */ 14163 #define USB_OTG_DPID USB_OTG_DPID_Msk /*!< Data PID */ 14164 #define USB_OTG_DPID_0 (0x1UL << USB_OTG_DPID_Pos) /*!< 0x00008000 */ 14165 #define USB_OTG_DPID_1 (0x2UL << USB_OTG_DPID_Pos) /*!< 0x00010000 */ 14166 14167 #define USB_OTG_PKTSTS_Pos (17U) 14168 #define USB_OTG_PKTSTS_Msk (0xFUL << USB_OTG_PKTSTS_Pos) /*!< 0x001E0000 */ 14169 #define USB_OTG_PKTSTS USB_OTG_PKTSTS_Msk /*!< Packet status */ 14170 #define USB_OTG_PKTSTS_0 (0x1UL << USB_OTG_PKTSTS_Pos) /*!< 0x00020000 */ 14171 #define USB_OTG_PKTSTS_1 (0x2UL << USB_OTG_PKTSTS_Pos) /*!< 0x00040000 */ 14172 #define USB_OTG_PKTSTS_2 (0x4UL << USB_OTG_PKTSTS_Pos) /*!< 0x00080000 */ 14173 #define USB_OTG_PKTSTS_3 (0x8UL << USB_OTG_PKTSTS_Pos) /*!< 0x00100000 */ 14174 14175 #define USB_OTG_EPNUM_Pos (0U) 14176 #define USB_OTG_EPNUM_Msk (0xFUL << USB_OTG_EPNUM_Pos) /*!< 0x0000000F */ 14177 #define USB_OTG_EPNUM USB_OTG_EPNUM_Msk /*!< Endpoint number */ 14178 #define USB_OTG_EPNUM_0 (0x1UL << USB_OTG_EPNUM_Pos) /*!< 0x00000001 */ 14179 #define USB_OTG_EPNUM_1 (0x2UL << USB_OTG_EPNUM_Pos) /*!< 0x00000002 */ 14180 #define USB_OTG_EPNUM_2 (0x4UL << USB_OTG_EPNUM_Pos) /*!< 0x00000004 */ 14181 #define USB_OTG_EPNUM_3 (0x8UL << USB_OTG_EPNUM_Pos) /*!< 0x00000008 */ 14182 14183 #define USB_OTG_FRMNUM_Pos (21U) 14184 #define USB_OTG_FRMNUM_Msk (0xFUL << USB_OTG_FRMNUM_Pos) /*!< 0x01E00000 */ 14185 #define USB_OTG_FRMNUM USB_OTG_FRMNUM_Msk /*!< Frame number */ 14186 #define USB_OTG_FRMNUM_0 (0x1UL << USB_OTG_FRMNUM_Pos) /*!< 0x00200000 */ 14187 #define USB_OTG_FRMNUM_1 (0x2UL << USB_OTG_FRMNUM_Pos) /*!< 0x00400000 */ 14188 #define USB_OTG_FRMNUM_2 (0x4UL << USB_OTG_FRMNUM_Pos) /*!< 0x00800000 */ 14189 #define USB_OTG_FRMNUM_3 (0x8UL << USB_OTG_FRMNUM_Pos) /*!< 0x01000000 */ 14190 14191 /******************** Bit definition for USB_OTG_GRXFSIZ register ********************/ 14192 #define USB_OTG_GRXFSIZ_RXFD_Pos (0U) 14193 #define USB_OTG_GRXFSIZ_RXFD_Msk (0xFFFFUL << USB_OTG_GRXFSIZ_RXFD_Pos) /*!< 0x0000FFFF */ 14194 #define USB_OTG_GRXFSIZ_RXFD USB_OTG_GRXFSIZ_RXFD_Msk /*!< RxFIFO depth */ 14195 14196 /******************** Bit definition for USB_OTG_DVBUSDIS register ********************/ 14197 #define USB_OTG_DVBUSDIS_VBUSDT_Pos (0U) 14198 #define USB_OTG_DVBUSDIS_VBUSDT_Msk (0xFFFFUL << USB_OTG_DVBUSDIS_VBUSDT_Pos) /*!< 0x0000FFFF */ 14199 #define USB_OTG_DVBUSDIS_VBUSDT USB_OTG_DVBUSDIS_VBUSDT_Msk /*!< Device VBUS discharge time */ 14200 14201 /******************** Bit definition for OTG register ********************/ 14202 #define USB_OTG_NPTXFSA_Pos (0U) 14203 #define USB_OTG_NPTXFSA_Msk (0xFFFFUL << USB_OTG_NPTXFSA_Pos) /*!< 0x0000FFFF */ 14204 #define USB_OTG_NPTXFSA USB_OTG_NPTXFSA_Msk /*!< Nonperiodic transmit RAM start address */ 14205 #define USB_OTG_NPTXFD_Pos (16U) 14206 #define USB_OTG_NPTXFD_Msk (0xFFFFUL << USB_OTG_NPTXFD_Pos) /*!< 0xFFFF0000 */ 14207 #define USB_OTG_NPTXFD USB_OTG_NPTXFD_Msk /*!< Nonperiodic TxFIFO depth */ 14208 #define USB_OTG_TX0FSA_Pos (0U) 14209 #define USB_OTG_TX0FSA_Msk (0xFFFFUL << USB_OTG_TX0FSA_Pos) /*!< 0x0000FFFF */ 14210 #define USB_OTG_TX0FSA USB_OTG_TX0FSA_Msk /*!< Endpoint 0 transmit RAM start address */ 14211 #define USB_OTG_TX0FD_Pos (16U) 14212 #define USB_OTG_TX0FD_Msk (0xFFFFUL << USB_OTG_TX0FD_Pos) /*!< 0xFFFF0000 */ 14213 #define USB_OTG_TX0FD USB_OTG_TX0FD_Msk /*!< Endpoint 0 TxFIFO depth */ 14214 14215 /******************** Bit definition for USB_OTG_DVBUSPULSE register ********************/ 14216 #define USB_OTG_DVBUSPULSE_DVBUSP_Pos (0U) 14217 #define USB_OTG_DVBUSPULSE_DVBUSP_Msk (0xFFFUL << USB_OTG_DVBUSPULSE_DVBUSP_Pos) /*!< 0x00000FFF */ 14218 #define USB_OTG_DVBUSPULSE_DVBUSP USB_OTG_DVBUSPULSE_DVBUSP_Msk /*!< Device VBUS pulsing time */ 14219 14220 /******************** Bit definition for USB_OTG_GNPTXSTS register ********************/ 14221 #define USB_OTG_GNPTXSTS_NPTXFSAV_Pos (0U) 14222 #define USB_OTG_GNPTXSTS_NPTXFSAV_Msk (0xFFFFUL << USB_OTG_GNPTXSTS_NPTXFSAV_Pos) /*!< 0x0000FFFF */ 14223 #define USB_OTG_GNPTXSTS_NPTXFSAV USB_OTG_GNPTXSTS_NPTXFSAV_Msk /*!< Nonperiodic TxFIFO space available */ 14224 14225 #define USB_OTG_GNPTXSTS_NPTQXSAV_Pos (16U) 14226 #define USB_OTG_GNPTXSTS_NPTQXSAV_Msk (0xFFUL << USB_OTG_GNPTXSTS_NPTQXSAV_Pos) /*!< 0x00FF0000 */ 14227 #define USB_OTG_GNPTXSTS_NPTQXSAV USB_OTG_GNPTXSTS_NPTQXSAV_Msk /*!< Nonperiodic transmit request queue space available */ 14228 #define USB_OTG_GNPTXSTS_NPTQXSAV_0 (0x01UL << USB_OTG_GNPTXSTS_NPTQXSAV_Pos) /*!< 0x00010000 */ 14229 #define USB_OTG_GNPTXSTS_NPTQXSAV_1 (0x02UL << USB_OTG_GNPTXSTS_NPTQXSAV_Pos) /*!< 0x00020000 */ 14230 #define USB_OTG_GNPTXSTS_NPTQXSAV_2 (0x04UL << USB_OTG_GNPTXSTS_NPTQXSAV_Pos) /*!< 0x00040000 */ 14231 #define USB_OTG_GNPTXSTS_NPTQXSAV_3 (0x08UL << USB_OTG_GNPTXSTS_NPTQXSAV_Pos) /*!< 0x00080000 */ 14232 #define USB_OTG_GNPTXSTS_NPTQXSAV_4 (0x10UL << USB_OTG_GNPTXSTS_NPTQXSAV_Pos) /*!< 0x00100000 */ 14233 #define USB_OTG_GNPTXSTS_NPTQXSAV_5 (0x20UL << USB_OTG_GNPTXSTS_NPTQXSAV_Pos) /*!< 0x00200000 */ 14234 #define USB_OTG_GNPTXSTS_NPTQXSAV_6 (0x40UL << USB_OTG_GNPTXSTS_NPTQXSAV_Pos) /*!< 0x00400000 */ 14235 #define USB_OTG_GNPTXSTS_NPTQXSAV_7 (0x80UL << USB_OTG_GNPTXSTS_NPTQXSAV_Pos) /*!< 0x00800000 */ 14236 14237 #define USB_OTG_GNPTXSTS_NPTXQTOP_Pos (24U) 14238 #define USB_OTG_GNPTXSTS_NPTXQTOP_Msk (0x7FUL << USB_OTG_GNPTXSTS_NPTXQTOP_Pos) /*!< 0x7F000000 */ 14239 #define USB_OTG_GNPTXSTS_NPTXQTOP USB_OTG_GNPTXSTS_NPTXQTOP_Msk /*!< Top of the nonperiodic transmit request queue */ 14240 #define USB_OTG_GNPTXSTS_NPTXQTOP_0 (0x01UL << USB_OTG_GNPTXSTS_NPTXQTOP_Pos) /*!< 0x01000000 */ 14241 #define USB_OTG_GNPTXSTS_NPTXQTOP_1 (0x02UL << USB_OTG_GNPTXSTS_NPTXQTOP_Pos) /*!< 0x02000000 */ 14242 #define USB_OTG_GNPTXSTS_NPTXQTOP_2 (0x04UL << USB_OTG_GNPTXSTS_NPTXQTOP_Pos) /*!< 0x04000000 */ 14243 #define USB_OTG_GNPTXSTS_NPTXQTOP_3 (0x08UL << USB_OTG_GNPTXSTS_NPTXQTOP_Pos) /*!< 0x08000000 */ 14244 #define USB_OTG_GNPTXSTS_NPTXQTOP_4 (0x10UL << USB_OTG_GNPTXSTS_NPTXQTOP_Pos) /*!< 0x10000000 */ 14245 #define USB_OTG_GNPTXSTS_NPTXQTOP_5 (0x20UL << USB_OTG_GNPTXSTS_NPTXQTOP_Pos) /*!< 0x20000000 */ 14246 #define USB_OTG_GNPTXSTS_NPTXQTOP_6 (0x40UL << USB_OTG_GNPTXSTS_NPTXQTOP_Pos) /*!< 0x40000000 */ 14247 14248 /******************** Bit definition for USB_OTG_DTHRCTL register ********************/ 14249 #define USB_OTG_DTHRCTL_NONISOTHREN_Pos (0U) 14250 #define USB_OTG_DTHRCTL_NONISOTHREN_Msk (0x1UL << USB_OTG_DTHRCTL_NONISOTHREN_Pos) /*!< 0x00000001 */ 14251 #define USB_OTG_DTHRCTL_NONISOTHREN USB_OTG_DTHRCTL_NONISOTHREN_Msk /*!< Nonisochronous IN endpoints threshold enable */ 14252 #define USB_OTG_DTHRCTL_ISOTHREN_Pos (1U) 14253 #define USB_OTG_DTHRCTL_ISOTHREN_Msk (0x1UL << USB_OTG_DTHRCTL_ISOTHREN_Pos) /*!< 0x00000002 */ 14254 #define USB_OTG_DTHRCTL_ISOTHREN USB_OTG_DTHRCTL_ISOTHREN_Msk /*!< ISO IN endpoint threshold enable */ 14255 14256 #define USB_OTG_DTHRCTL_TXTHRLEN_Pos (2U) 14257 #define USB_OTG_DTHRCTL_TXTHRLEN_Msk (0x1FFUL << USB_OTG_DTHRCTL_TXTHRLEN_Pos) /*!< 0x000007FC */ 14258 #define USB_OTG_DTHRCTL_TXTHRLEN USB_OTG_DTHRCTL_TXTHRLEN_Msk /*!< Transmit threshold length */ 14259 #define USB_OTG_DTHRCTL_TXTHRLEN_0 (0x001UL << USB_OTG_DTHRCTL_TXTHRLEN_Pos) /*!< 0x00000004 */ 14260 #define USB_OTG_DTHRCTL_TXTHRLEN_1 (0x002UL << USB_OTG_DTHRCTL_TXTHRLEN_Pos) /*!< 0x00000008 */ 14261 #define USB_OTG_DTHRCTL_TXTHRLEN_2 (0x004UL << USB_OTG_DTHRCTL_TXTHRLEN_Pos) /*!< 0x00000010 */ 14262 #define USB_OTG_DTHRCTL_TXTHRLEN_3 (0x008UL << USB_OTG_DTHRCTL_TXTHRLEN_Pos) /*!< 0x00000020 */ 14263 #define USB_OTG_DTHRCTL_TXTHRLEN_4 (0x010UL << USB_OTG_DTHRCTL_TXTHRLEN_Pos) /*!< 0x00000040 */ 14264 #define USB_OTG_DTHRCTL_TXTHRLEN_5 (0x020UL << USB_OTG_DTHRCTL_TXTHRLEN_Pos) /*!< 0x00000080 */ 14265 #define USB_OTG_DTHRCTL_TXTHRLEN_6 (0x040UL << USB_OTG_DTHRCTL_TXTHRLEN_Pos) /*!< 0x00000100 */ 14266 #define USB_OTG_DTHRCTL_TXTHRLEN_7 (0x080UL << USB_OTG_DTHRCTL_TXTHRLEN_Pos) /*!< 0x00000200 */ 14267 #define USB_OTG_DTHRCTL_TXTHRLEN_8 (0x100UL << USB_OTG_DTHRCTL_TXTHRLEN_Pos) /*!< 0x00000400 */ 14268 #define USB_OTG_DTHRCTL_RXTHREN_Pos (16U) 14269 #define USB_OTG_DTHRCTL_RXTHREN_Msk (0x1UL << USB_OTG_DTHRCTL_RXTHREN_Pos) /*!< 0x00010000 */ 14270 #define USB_OTG_DTHRCTL_RXTHREN USB_OTG_DTHRCTL_RXTHREN_Msk /*!< Receive threshold enable */ 14271 14272 #define USB_OTG_DTHRCTL_RXTHRLEN_Pos (17U) 14273 #define USB_OTG_DTHRCTL_RXTHRLEN_Msk (0x1FFUL << USB_OTG_DTHRCTL_RXTHRLEN_Pos) /*!< 0x03FE0000 */ 14274 #define USB_OTG_DTHRCTL_RXTHRLEN USB_OTG_DTHRCTL_RXTHRLEN_Msk /*!< Receive threshold length */ 14275 #define USB_OTG_DTHRCTL_RXTHRLEN_0 (0x001UL << USB_OTG_DTHRCTL_RXTHRLEN_Pos) /*!< 0x00020000 */ 14276 #define USB_OTG_DTHRCTL_RXTHRLEN_1 (0x002UL << USB_OTG_DTHRCTL_RXTHRLEN_Pos) /*!< 0x00040000 */ 14277 #define USB_OTG_DTHRCTL_RXTHRLEN_2 (0x004UL << USB_OTG_DTHRCTL_RXTHRLEN_Pos) /*!< 0x00080000 */ 14278 #define USB_OTG_DTHRCTL_RXTHRLEN_3 (0x008UL << USB_OTG_DTHRCTL_RXTHRLEN_Pos) /*!< 0x00100000 */ 14279 #define USB_OTG_DTHRCTL_RXTHRLEN_4 (0x010UL << USB_OTG_DTHRCTL_RXTHRLEN_Pos) /*!< 0x00200000 */ 14280 #define USB_OTG_DTHRCTL_RXTHRLEN_5 (0x020UL << USB_OTG_DTHRCTL_RXTHRLEN_Pos) /*!< 0x00400000 */ 14281 #define USB_OTG_DTHRCTL_RXTHRLEN_6 (0x040UL << USB_OTG_DTHRCTL_RXTHRLEN_Pos) /*!< 0x00800000 */ 14282 #define USB_OTG_DTHRCTL_RXTHRLEN_7 (0x080UL << USB_OTG_DTHRCTL_RXTHRLEN_Pos) /*!< 0x01000000 */ 14283 #define USB_OTG_DTHRCTL_RXTHRLEN_8 (0x100UL << USB_OTG_DTHRCTL_RXTHRLEN_Pos) /*!< 0x02000000 */ 14284 #define USB_OTG_DTHRCTL_ARPEN_Pos (27U) 14285 #define USB_OTG_DTHRCTL_ARPEN_Msk (0x1UL << USB_OTG_DTHRCTL_ARPEN_Pos) /*!< 0x08000000 */ 14286 #define USB_OTG_DTHRCTL_ARPEN USB_OTG_DTHRCTL_ARPEN_Msk /*!< Arbiter parking enable */ 14287 14288 /******************** Bit definition for USB_OTG_DIEPEMPMSK register ********************/ 14289 #define USB_OTG_DIEPEMPMSK_INEPTXFEM_Pos (0U) 14290 #define USB_OTG_DIEPEMPMSK_INEPTXFEM_Msk (0xFFFFUL << USB_OTG_DIEPEMPMSK_INEPTXFEM_Pos) /*!< 0x0000FFFF */ 14291 #define USB_OTG_DIEPEMPMSK_INEPTXFEM USB_OTG_DIEPEMPMSK_INEPTXFEM_Msk /*!< IN EP Tx FIFO empty interrupt mask bits */ 14292 14293 /******************** Bit definition for USB_OTG_DEACHINT register ********************/ 14294 #define USB_OTG_DEACHINT_IEP1INT_Pos (1U) 14295 #define USB_OTG_DEACHINT_IEP1INT_Msk (0x1UL << USB_OTG_DEACHINT_IEP1INT_Pos) /*!< 0x00000002 */ 14296 #define USB_OTG_DEACHINT_IEP1INT USB_OTG_DEACHINT_IEP1INT_Msk /*!< IN endpoint 1interrupt bit */ 14297 #define USB_OTG_DEACHINT_OEP1INT_Pos (17U) 14298 #define USB_OTG_DEACHINT_OEP1INT_Msk (0x1UL << USB_OTG_DEACHINT_OEP1INT_Pos) /*!< 0x00020000 */ 14299 #define USB_OTG_DEACHINT_OEP1INT USB_OTG_DEACHINT_OEP1INT_Msk /*!< OUT endpoint 1 interrupt bit */ 14300 14301 /******************** Bit definition for USB_OTG_GCCFG register ********************/ 14302 #define USB_OTG_GCCFG_PWRDWN_Pos (16U) 14303 #define USB_OTG_GCCFG_PWRDWN_Msk (0x1UL << USB_OTG_GCCFG_PWRDWN_Pos) /*!< 0x00010000 */ 14304 #define USB_OTG_GCCFG_PWRDWN USB_OTG_GCCFG_PWRDWN_Msk /*!< Power down */ 14305 #define USB_OTG_GCCFG_VBDEN_Pos (21U) 14306 #define USB_OTG_GCCFG_VBDEN_Msk (0x1UL << USB_OTG_GCCFG_VBDEN_Pos) /*!< 0x00200000 */ 14307 #define USB_OTG_GCCFG_VBDEN USB_OTG_GCCFG_VBDEN_Msk /*!< USB VBUS Detection Enable */ 14308 14309 /******************** Bit definition for USB_OTG_DEACHINTMSK register ********************/ 14310 #define USB_OTG_DEACHINTMSK_IEP1INTM_Pos (1U) 14311 #define USB_OTG_DEACHINTMSK_IEP1INTM_Msk (0x1UL << USB_OTG_DEACHINTMSK_IEP1INTM_Pos) /*!< 0x00000002 */ 14312 #define USB_OTG_DEACHINTMSK_IEP1INTM USB_OTG_DEACHINTMSK_IEP1INTM_Msk /*!< IN Endpoint 1 interrupt mask bit */ 14313 #define USB_OTG_DEACHINTMSK_OEP1INTM_Pos (17U) 14314 #define USB_OTG_DEACHINTMSK_OEP1INTM_Msk (0x1UL << USB_OTG_DEACHINTMSK_OEP1INTM_Pos) /*!< 0x00020000 */ 14315 #define USB_OTG_DEACHINTMSK_OEP1INTM USB_OTG_DEACHINTMSK_OEP1INTM_Msk /*!< OUT Endpoint 1 interrupt mask bit */ 14316 14317 /******************** Bit definition for USB_OTG_CID register ********************/ 14318 #define USB_OTG_CID_PRODUCT_ID_Pos (0U) 14319 #define USB_OTG_CID_PRODUCT_ID_Msk (0xFFFFFFFFUL << USB_OTG_CID_PRODUCT_ID_Pos) /*!< 0xFFFFFFFF */ 14320 #define USB_OTG_CID_PRODUCT_ID USB_OTG_CID_PRODUCT_ID_Msk /*!< Product ID field */ 14321 14322 /******************** Bit definition for USB_OTG_GLPMCFG register ********************/ 14323 #define USB_OTG_GLPMCFG_LPMEN_Pos (0U) 14324 #define USB_OTG_GLPMCFG_LPMEN_Msk (0x1UL << USB_OTG_GLPMCFG_LPMEN_Pos) /*!< 0x00000001 */ 14325 #define USB_OTG_GLPMCFG_LPMEN USB_OTG_GLPMCFG_LPMEN_Msk /*!< LPM support enable */ 14326 #define USB_OTG_GLPMCFG_LPMACK_Pos (1U) 14327 #define USB_OTG_GLPMCFG_LPMACK_Msk (0x1UL << USB_OTG_GLPMCFG_LPMACK_Pos) /*!< 0x00000002 */ 14328 #define USB_OTG_GLPMCFG_LPMACK USB_OTG_GLPMCFG_LPMACK_Msk /*!< LPM Token acknowledge enable */ 14329 #define USB_OTG_GLPMCFG_BESL_Pos (2U) 14330 #define USB_OTG_GLPMCFG_BESL_Msk (0xFUL << USB_OTG_GLPMCFG_BESL_Pos) /*!< 0x0000003C */ 14331 #define USB_OTG_GLPMCFG_BESL USB_OTG_GLPMCFG_BESL_Msk /*!< BESL value received with last ACKed LPM Token */ 14332 #define USB_OTG_GLPMCFG_REMWAKE_Pos (6U) 14333 #define USB_OTG_GLPMCFG_REMWAKE_Msk (0x1UL << USB_OTG_GLPMCFG_REMWAKE_Pos) /*!< 0x00000040 */ 14334 #define USB_OTG_GLPMCFG_REMWAKE USB_OTG_GLPMCFG_REMWAKE_Msk /*!< bRemoteWake value received with last ACKed LPM Token */ 14335 #define USB_OTG_GLPMCFG_L1SSEN_Pos (7U) 14336 #define USB_OTG_GLPMCFG_L1SSEN_Msk (0x1UL << USB_OTG_GLPMCFG_L1SSEN_Pos) /*!< 0x00000080 */ 14337 #define USB_OTG_GLPMCFG_L1SSEN USB_OTG_GLPMCFG_L1SSEN_Msk /*!< L1 shallow sleep enable */ 14338 #define USB_OTG_GLPMCFG_BESLTHRS_Pos (8U) 14339 #define USB_OTG_GLPMCFG_BESLTHRS_Msk (0xFUL << USB_OTG_GLPMCFG_BESLTHRS_Pos) /*!< 0x00000F00 */ 14340 #define USB_OTG_GLPMCFG_BESLTHRS USB_OTG_GLPMCFG_BESLTHRS_Msk /*!< BESL threshold */ 14341 #define USB_OTG_GLPMCFG_L1DSEN_Pos (12U) 14342 #define USB_OTG_GLPMCFG_L1DSEN_Msk (0x1UL << USB_OTG_GLPMCFG_L1DSEN_Pos) /*!< 0x00001000 */ 14343 #define USB_OTG_GLPMCFG_L1DSEN USB_OTG_GLPMCFG_L1DSEN_Msk /*!< L1 deep sleep enable */ 14344 #define USB_OTG_GLPMCFG_LPMRSP_Pos (13U) 14345 #define USB_OTG_GLPMCFG_LPMRSP_Msk (0x3UL << USB_OTG_GLPMCFG_LPMRSP_Pos) /*!< 0x00006000 */ 14346 #define USB_OTG_GLPMCFG_LPMRSP USB_OTG_GLPMCFG_LPMRSP_Msk /*!< LPM response */ 14347 #define USB_OTG_GLPMCFG_SLPSTS_Pos (15U) 14348 #define USB_OTG_GLPMCFG_SLPSTS_Msk (0x1UL << USB_OTG_GLPMCFG_SLPSTS_Pos) /*!< 0x00008000 */ 14349 #define USB_OTG_GLPMCFG_SLPSTS USB_OTG_GLPMCFG_SLPSTS_Msk /*!< Port sleep status */ 14350 #define USB_OTG_GLPMCFG_L1RSMOK_Pos (16U) 14351 #define USB_OTG_GLPMCFG_L1RSMOK_Msk (0x1UL << USB_OTG_GLPMCFG_L1RSMOK_Pos) /*!< 0x00010000 */ 14352 #define USB_OTG_GLPMCFG_L1RSMOK USB_OTG_GLPMCFG_L1RSMOK_Msk /*!< Sleep State Resume OK */ 14353 #define USB_OTG_GLPMCFG_LPMCHIDX_Pos (17U) 14354 #define USB_OTG_GLPMCFG_LPMCHIDX_Msk (0xFUL << USB_OTG_GLPMCFG_LPMCHIDX_Pos) /*!< 0x001E0000 */ 14355 #define USB_OTG_GLPMCFG_LPMCHIDX USB_OTG_GLPMCFG_LPMCHIDX_Msk /*!< LPM Channel Index */ 14356 #define USB_OTG_GLPMCFG_LPMRCNT_Pos (21U) 14357 #define USB_OTG_GLPMCFG_LPMRCNT_Msk (0x7UL << USB_OTG_GLPMCFG_LPMRCNT_Pos) /*!< 0x00E00000 */ 14358 #define USB_OTG_GLPMCFG_LPMRCNT USB_OTG_GLPMCFG_LPMRCNT_Msk /*!< LPM retry count */ 14359 #define USB_OTG_GLPMCFG_SNDLPM_Pos (24U) 14360 #define USB_OTG_GLPMCFG_SNDLPM_Msk (0x1UL << USB_OTG_GLPMCFG_SNDLPM_Pos) /*!< 0x01000000 */ 14361 #define USB_OTG_GLPMCFG_SNDLPM USB_OTG_GLPMCFG_SNDLPM_Msk /*!< Send LPM transaction */ 14362 #define USB_OTG_GLPMCFG_LPMRCNTSTS_Pos (25U) 14363 #define USB_OTG_GLPMCFG_LPMRCNTSTS_Msk (0x7UL << USB_OTG_GLPMCFG_LPMRCNTSTS_Pos) /*!< 0x0E000000 */ 14364 #define USB_OTG_GLPMCFG_LPMRCNTSTS USB_OTG_GLPMCFG_LPMRCNTSTS_Msk /*!< LPM retry count status */ 14365 #define USB_OTG_GLPMCFG_ENBESL_Pos (28U) 14366 #define USB_OTG_GLPMCFG_ENBESL_Msk (0x1UL << USB_OTG_GLPMCFG_ENBESL_Pos) /*!< 0x10000000 */ 14367 #define USB_OTG_GLPMCFG_ENBESL USB_OTG_GLPMCFG_ENBESL_Msk /*!< Enable best effort service latency */ 14368 14369 /******************** Bit definition for USB_OTG_DIEPEACHMSK1 register ********************/ 14370 #define USB_OTG_DIEPEACHMSK1_XFRCM_Pos (0U) 14371 #define USB_OTG_DIEPEACHMSK1_XFRCM_Msk (0x1UL << USB_OTG_DIEPEACHMSK1_XFRCM_Pos) /*!< 0x00000001 */ 14372 #define USB_OTG_DIEPEACHMSK1_XFRCM USB_OTG_DIEPEACHMSK1_XFRCM_Msk /*!< Transfer completed interrupt mask */ 14373 #define USB_OTG_DIEPEACHMSK1_EPDM_Pos (1U) 14374 #define USB_OTG_DIEPEACHMSK1_EPDM_Msk (0x1UL << USB_OTG_DIEPEACHMSK1_EPDM_Pos) /*!< 0x00000002 */ 14375 #define USB_OTG_DIEPEACHMSK1_EPDM USB_OTG_DIEPEACHMSK1_EPDM_Msk /*!< Endpoint disabled interrupt mask */ 14376 #define USB_OTG_DIEPEACHMSK1_TOM_Pos (3U) 14377 #define USB_OTG_DIEPEACHMSK1_TOM_Msk (0x1UL << USB_OTG_DIEPEACHMSK1_TOM_Pos) /*!< 0x00000008 */ 14378 #define USB_OTG_DIEPEACHMSK1_TOM USB_OTG_DIEPEACHMSK1_TOM_Msk /*!< Timeout condition mask (nonisochronous endpoints) */ 14379 #define USB_OTG_DIEPEACHMSK1_ITTXFEMSK_Pos (4U) 14380 #define USB_OTG_DIEPEACHMSK1_ITTXFEMSK_Msk (0x1UL << USB_OTG_DIEPEACHMSK1_ITTXFEMSK_Pos) /*!< 0x00000010 */ 14381 #define USB_OTG_DIEPEACHMSK1_ITTXFEMSK USB_OTG_DIEPEACHMSK1_ITTXFEMSK_Msk /*!< IN token received when TxFIFO empty mask */ 14382 #define USB_OTG_DIEPEACHMSK1_INEPNMM_Pos (5U) 14383 #define USB_OTG_DIEPEACHMSK1_INEPNMM_Msk (0x1UL << USB_OTG_DIEPEACHMSK1_INEPNMM_Pos) /*!< 0x00000020 */ 14384 #define USB_OTG_DIEPEACHMSK1_INEPNMM USB_OTG_DIEPEACHMSK1_INEPNMM_Msk /*!< IN token received with EP mismatch mask */ 14385 #define USB_OTG_DIEPEACHMSK1_INEPNEM_Pos (6U) 14386 #define USB_OTG_DIEPEACHMSK1_INEPNEM_Msk (0x1UL << USB_OTG_DIEPEACHMSK1_INEPNEM_Pos) /*!< 0x00000040 */ 14387 #define USB_OTG_DIEPEACHMSK1_INEPNEM USB_OTG_DIEPEACHMSK1_INEPNEM_Msk /*!< IN endpoint NAK effective mask */ 14388 #define USB_OTG_DIEPEACHMSK1_TXFURM_Pos (8U) 14389 #define USB_OTG_DIEPEACHMSK1_TXFURM_Msk (0x1UL << USB_OTG_DIEPEACHMSK1_TXFURM_Pos) /*!< 0x00000100 */ 14390 #define USB_OTG_DIEPEACHMSK1_TXFURM USB_OTG_DIEPEACHMSK1_TXFURM_Msk /*!< FIFO underrun mask */ 14391 #define USB_OTG_DIEPEACHMSK1_BIM_Pos (9U) 14392 #define USB_OTG_DIEPEACHMSK1_BIM_Msk (0x1UL << USB_OTG_DIEPEACHMSK1_BIM_Pos) /*!< 0x00000200 */ 14393 #define USB_OTG_DIEPEACHMSK1_BIM USB_OTG_DIEPEACHMSK1_BIM_Msk /*!< BNA interrupt mask */ 14394 #define USB_OTG_DIEPEACHMSK1_NAKM_Pos (13U) 14395 #define USB_OTG_DIEPEACHMSK1_NAKM_Msk (0x1UL << USB_OTG_DIEPEACHMSK1_NAKM_Pos) /*!< 0x00002000 */ 14396 #define USB_OTG_DIEPEACHMSK1_NAKM USB_OTG_DIEPEACHMSK1_NAKM_Msk /*!< NAK interrupt mask */ 14397 14398 /******************** Bit definition for USB_OTG_HPRT register ********************/ 14399 #define USB_OTG_HPRT_PCSTS_Pos (0U) 14400 #define USB_OTG_HPRT_PCSTS_Msk (0x1UL << USB_OTG_HPRT_PCSTS_Pos) /*!< 0x00000001 */ 14401 #define USB_OTG_HPRT_PCSTS USB_OTG_HPRT_PCSTS_Msk /*!< Port connect status */ 14402 #define USB_OTG_HPRT_PCDET_Pos (1U) 14403 #define USB_OTG_HPRT_PCDET_Msk (0x1UL << USB_OTG_HPRT_PCDET_Pos) /*!< 0x00000002 */ 14404 #define USB_OTG_HPRT_PCDET USB_OTG_HPRT_PCDET_Msk /*!< Port connect detected */ 14405 #define USB_OTG_HPRT_PENA_Pos (2U) 14406 #define USB_OTG_HPRT_PENA_Msk (0x1UL << USB_OTG_HPRT_PENA_Pos) /*!< 0x00000004 */ 14407 #define USB_OTG_HPRT_PENA USB_OTG_HPRT_PENA_Msk /*!< Port enable */ 14408 #define USB_OTG_HPRT_PENCHNG_Pos (3U) 14409 #define USB_OTG_HPRT_PENCHNG_Msk (0x1UL << USB_OTG_HPRT_PENCHNG_Pos) /*!< 0x00000008 */ 14410 #define USB_OTG_HPRT_PENCHNG USB_OTG_HPRT_PENCHNG_Msk /*!< Port enable/disable change */ 14411 #define USB_OTG_HPRT_POCA_Pos (4U) 14412 #define USB_OTG_HPRT_POCA_Msk (0x1UL << USB_OTG_HPRT_POCA_Pos) /*!< 0x00000010 */ 14413 #define USB_OTG_HPRT_POCA USB_OTG_HPRT_POCA_Msk /*!< Port overcurrent active */ 14414 #define USB_OTG_HPRT_POCCHNG_Pos (5U) 14415 #define USB_OTG_HPRT_POCCHNG_Msk (0x1UL << USB_OTG_HPRT_POCCHNG_Pos) /*!< 0x00000020 */ 14416 #define USB_OTG_HPRT_POCCHNG USB_OTG_HPRT_POCCHNG_Msk /*!< Port overcurrent change */ 14417 #define USB_OTG_HPRT_PRES_Pos (6U) 14418 #define USB_OTG_HPRT_PRES_Msk (0x1UL << USB_OTG_HPRT_PRES_Pos) /*!< 0x00000040 */ 14419 #define USB_OTG_HPRT_PRES USB_OTG_HPRT_PRES_Msk /*!< Port resume */ 14420 #define USB_OTG_HPRT_PSUSP_Pos (7U) 14421 #define USB_OTG_HPRT_PSUSP_Msk (0x1UL << USB_OTG_HPRT_PSUSP_Pos) /*!< 0x00000080 */ 14422 #define USB_OTG_HPRT_PSUSP USB_OTG_HPRT_PSUSP_Msk /*!< Port suspend */ 14423 #define USB_OTG_HPRT_PRST_Pos (8U) 14424 #define USB_OTG_HPRT_PRST_Msk (0x1UL << USB_OTG_HPRT_PRST_Pos) /*!< 0x00000100 */ 14425 #define USB_OTG_HPRT_PRST USB_OTG_HPRT_PRST_Msk /*!< Port reset */ 14426 14427 #define USB_OTG_HPRT_PLSTS_Pos (10U) 14428 #define USB_OTG_HPRT_PLSTS_Msk (0x3UL << USB_OTG_HPRT_PLSTS_Pos) /*!< 0x00000C00 */ 14429 #define USB_OTG_HPRT_PLSTS USB_OTG_HPRT_PLSTS_Msk /*!< Port line status */ 14430 #define USB_OTG_HPRT_PLSTS_0 (0x1UL << USB_OTG_HPRT_PLSTS_Pos) /*!< 0x00000400 */ 14431 #define USB_OTG_HPRT_PLSTS_1 (0x2UL << USB_OTG_HPRT_PLSTS_Pos) /*!< 0x00000800 */ 14432 #define USB_OTG_HPRT_PPWR_Pos (12U) 14433 #define USB_OTG_HPRT_PPWR_Msk (0x1UL << USB_OTG_HPRT_PPWR_Pos) /*!< 0x00001000 */ 14434 #define USB_OTG_HPRT_PPWR USB_OTG_HPRT_PPWR_Msk /*!< Port power */ 14435 14436 #define USB_OTG_HPRT_PTCTL_Pos (13U) 14437 #define USB_OTG_HPRT_PTCTL_Msk (0xFUL << USB_OTG_HPRT_PTCTL_Pos) /*!< 0x0001E000 */ 14438 #define USB_OTG_HPRT_PTCTL USB_OTG_HPRT_PTCTL_Msk /*!< Port test control */ 14439 #define USB_OTG_HPRT_PTCTL_0 (0x1UL << USB_OTG_HPRT_PTCTL_Pos) /*!< 0x00002000 */ 14440 #define USB_OTG_HPRT_PTCTL_1 (0x2UL << USB_OTG_HPRT_PTCTL_Pos) /*!< 0x00004000 */ 14441 #define USB_OTG_HPRT_PTCTL_2 (0x4UL << USB_OTG_HPRT_PTCTL_Pos) /*!< 0x00008000 */ 14442 #define USB_OTG_HPRT_PTCTL_3 (0x8UL << USB_OTG_HPRT_PTCTL_Pos) /*!< 0x00010000 */ 14443 14444 #define USB_OTG_HPRT_PSPD_Pos (17U) 14445 #define USB_OTG_HPRT_PSPD_Msk (0x3UL << USB_OTG_HPRT_PSPD_Pos) /*!< 0x00060000 */ 14446 #define USB_OTG_HPRT_PSPD USB_OTG_HPRT_PSPD_Msk /*!< Port speed */ 14447 #define USB_OTG_HPRT_PSPD_0 (0x1UL << USB_OTG_HPRT_PSPD_Pos) /*!< 0x00020000 */ 14448 #define USB_OTG_HPRT_PSPD_1 (0x2UL << USB_OTG_HPRT_PSPD_Pos) /*!< 0x00040000 */ 14449 14450 /******************** Bit definition for USB_OTG_DOEPEACHMSK1 register ********************/ 14451 #define USB_OTG_DOEPEACHMSK1_XFRCM_Pos (0U) 14452 #define USB_OTG_DOEPEACHMSK1_XFRCM_Msk (0x1UL << USB_OTG_DOEPEACHMSK1_XFRCM_Pos) /*!< 0x00000001 */ 14453 #define USB_OTG_DOEPEACHMSK1_XFRCM USB_OTG_DOEPEACHMSK1_XFRCM_Msk /*!< Transfer completed interrupt mask */ 14454 #define USB_OTG_DOEPEACHMSK1_EPDM_Pos (1U) 14455 #define USB_OTG_DOEPEACHMSK1_EPDM_Msk (0x1UL << USB_OTG_DOEPEACHMSK1_EPDM_Pos) /*!< 0x00000002 */ 14456 #define USB_OTG_DOEPEACHMSK1_EPDM USB_OTG_DOEPEACHMSK1_EPDM_Msk /*!< Endpoint disabled interrupt mask */ 14457 #define USB_OTG_DOEPEACHMSK1_TOM_Pos (3U) 14458 #define USB_OTG_DOEPEACHMSK1_TOM_Msk (0x1UL << USB_OTG_DOEPEACHMSK1_TOM_Pos) /*!< 0x00000008 */ 14459 #define USB_OTG_DOEPEACHMSK1_TOM USB_OTG_DOEPEACHMSK1_TOM_Msk /*!< Timeout condition mask */ 14460 #define USB_OTG_DOEPEACHMSK1_ITTXFEMSK_Pos (4U) 14461 #define USB_OTG_DOEPEACHMSK1_ITTXFEMSK_Msk (0x1UL << USB_OTG_DOEPEACHMSK1_ITTXFEMSK_Pos) /*!< 0x00000010 */ 14462 #define USB_OTG_DOEPEACHMSK1_ITTXFEMSK USB_OTG_DOEPEACHMSK1_ITTXFEMSK_Msk /*!< IN token received when TxFIFO empty mask */ 14463 #define USB_OTG_DOEPEACHMSK1_INEPNMM_Pos (5U) 14464 #define USB_OTG_DOEPEACHMSK1_INEPNMM_Msk (0x1UL << USB_OTG_DOEPEACHMSK1_INEPNMM_Pos) /*!< 0x00000020 */ 14465 #define USB_OTG_DOEPEACHMSK1_INEPNMM USB_OTG_DOEPEACHMSK1_INEPNMM_Msk /*!< IN token received with EP mismatch mask */ 14466 #define USB_OTG_DOEPEACHMSK1_INEPNEM_Pos (6U) 14467 #define USB_OTG_DOEPEACHMSK1_INEPNEM_Msk (0x1UL << USB_OTG_DOEPEACHMSK1_INEPNEM_Pos) /*!< 0x00000040 */ 14468 #define USB_OTG_DOEPEACHMSK1_INEPNEM USB_OTG_DOEPEACHMSK1_INEPNEM_Msk /*!< IN endpoint NAK effective mask */ 14469 #define USB_OTG_DOEPEACHMSK1_TXFURM_Pos (8U) 14470 #define USB_OTG_DOEPEACHMSK1_TXFURM_Msk (0x1UL << USB_OTG_DOEPEACHMSK1_TXFURM_Pos) /*!< 0x00000100 */ 14471 #define USB_OTG_DOEPEACHMSK1_TXFURM USB_OTG_DOEPEACHMSK1_TXFURM_Msk /*!< OUT packet error mask */ 14472 #define USB_OTG_DOEPEACHMSK1_BIM_Pos (9U) 14473 #define USB_OTG_DOEPEACHMSK1_BIM_Msk (0x1UL << USB_OTG_DOEPEACHMSK1_BIM_Pos) /*!< 0x00000200 */ 14474 #define USB_OTG_DOEPEACHMSK1_BIM USB_OTG_DOEPEACHMSK1_BIM_Msk /*!< BNA interrupt mask */ 14475 #define USB_OTG_DOEPEACHMSK1_BERRM_Pos (12U) 14476 #define USB_OTG_DOEPEACHMSK1_BERRM_Msk (0x1UL << USB_OTG_DOEPEACHMSK1_BERRM_Pos) /*!< 0x00001000 */ 14477 #define USB_OTG_DOEPEACHMSK1_BERRM USB_OTG_DOEPEACHMSK1_BERRM_Msk /*!< Bubble error interrupt mask */ 14478 #define USB_OTG_DOEPEACHMSK1_NAKM_Pos (13U) 14479 #define USB_OTG_DOEPEACHMSK1_NAKM_Msk (0x1UL << USB_OTG_DOEPEACHMSK1_NAKM_Pos) /*!< 0x00002000 */ 14480 #define USB_OTG_DOEPEACHMSK1_NAKM USB_OTG_DOEPEACHMSK1_NAKM_Msk /*!< NAK interrupt mask */ 14481 #define USB_OTG_DOEPEACHMSK1_NYETM_Pos (14U) 14482 #define USB_OTG_DOEPEACHMSK1_NYETM_Msk (0x1UL << USB_OTG_DOEPEACHMSK1_NYETM_Pos) /*!< 0x00004000 */ 14483 #define USB_OTG_DOEPEACHMSK1_NYETM USB_OTG_DOEPEACHMSK1_NYETM_Msk /*!< NYET interrupt mask */ 14484 14485 /******************** Bit definition for USB_OTG_HPTXFSIZ register ********************/ 14486 #define USB_OTG_HPTXFSIZ_PTXSA_Pos (0U) 14487 #define USB_OTG_HPTXFSIZ_PTXSA_Msk (0xFFFFUL << USB_OTG_HPTXFSIZ_PTXSA_Pos) /*!< 0x0000FFFF */ 14488 #define USB_OTG_HPTXFSIZ_PTXSA USB_OTG_HPTXFSIZ_PTXSA_Msk /*!< Host periodic TxFIFO start address */ 14489 #define USB_OTG_HPTXFSIZ_PTXFD_Pos (16U) 14490 #define USB_OTG_HPTXFSIZ_PTXFD_Msk (0xFFFFUL << USB_OTG_HPTXFSIZ_PTXFD_Pos) /*!< 0xFFFF0000 */ 14491 #define USB_OTG_HPTXFSIZ_PTXFD USB_OTG_HPTXFSIZ_PTXFD_Msk /*!< Host periodic TxFIFO depth */ 14492 14493 /******************** Bit definition for USB_OTG_DIEPCTL register ********************/ 14494 #define USB_OTG_DIEPCTL_MPSIZ_Pos (0U) 14495 #define USB_OTG_DIEPCTL_MPSIZ_Msk (0x7FFUL << USB_OTG_DIEPCTL_MPSIZ_Pos) /*!< 0x000007FF */ 14496 #define USB_OTG_DIEPCTL_MPSIZ USB_OTG_DIEPCTL_MPSIZ_Msk /*!< Maximum packet size */ 14497 #define USB_OTG_DIEPCTL_USBAEP_Pos (15U) 14498 #define USB_OTG_DIEPCTL_USBAEP_Msk (0x1UL << USB_OTG_DIEPCTL_USBAEP_Pos) /*!< 0x00008000 */ 14499 #define USB_OTG_DIEPCTL_USBAEP USB_OTG_DIEPCTL_USBAEP_Msk /*!< USB active endpoint */ 14500 #define USB_OTG_DIEPCTL_EONUM_DPID_Pos (16U) 14501 #define USB_OTG_DIEPCTL_EONUM_DPID_Msk (0x1UL << USB_OTG_DIEPCTL_EONUM_DPID_Pos) /*!< 0x00010000 */ 14502 #define USB_OTG_DIEPCTL_EONUM_DPID USB_OTG_DIEPCTL_EONUM_DPID_Msk /*!< Even/odd frame */ 14503 #define USB_OTG_DIEPCTL_NAKSTS_Pos (17U) 14504 #define USB_OTG_DIEPCTL_NAKSTS_Msk (0x1UL << USB_OTG_DIEPCTL_NAKSTS_Pos) /*!< 0x00020000 */ 14505 #define USB_OTG_DIEPCTL_NAKSTS USB_OTG_DIEPCTL_NAKSTS_Msk /*!< NAK status */ 14506 14507 #define USB_OTG_DIEPCTL_EPTYP_Pos (18U) 14508 #define USB_OTG_DIEPCTL_EPTYP_Msk (0x3UL << USB_OTG_DIEPCTL_EPTYP_Pos) /*!< 0x000C0000 */ 14509 #define USB_OTG_DIEPCTL_EPTYP USB_OTG_DIEPCTL_EPTYP_Msk /*!< Endpoint type */ 14510 #define USB_OTG_DIEPCTL_EPTYP_0 (0x1UL << USB_OTG_DIEPCTL_EPTYP_Pos) /*!< 0x00040000 */ 14511 #define USB_OTG_DIEPCTL_EPTYP_1 (0x2UL << USB_OTG_DIEPCTL_EPTYP_Pos) /*!< 0x00080000 */ 14512 #define USB_OTG_DIEPCTL_STALL_Pos (21U) 14513 #define USB_OTG_DIEPCTL_STALL_Msk (0x1UL << USB_OTG_DIEPCTL_STALL_Pos) /*!< 0x00200000 */ 14514 #define USB_OTG_DIEPCTL_STALL USB_OTG_DIEPCTL_STALL_Msk /*!< STALL handshake */ 14515 14516 #define USB_OTG_DIEPCTL_TXFNUM_Pos (22U) 14517 #define USB_OTG_DIEPCTL_TXFNUM_Msk (0xFUL << USB_OTG_DIEPCTL_TXFNUM_Pos) /*!< 0x03C00000 */ 14518 #define USB_OTG_DIEPCTL_TXFNUM USB_OTG_DIEPCTL_TXFNUM_Msk /*!< TxFIFO number */ 14519 #define USB_OTG_DIEPCTL_TXFNUM_0 (0x1UL << USB_OTG_DIEPCTL_TXFNUM_Pos) /*!< 0x00400000 */ 14520 #define USB_OTG_DIEPCTL_TXFNUM_1 (0x2UL << USB_OTG_DIEPCTL_TXFNUM_Pos) /*!< 0x00800000 */ 14521 #define USB_OTG_DIEPCTL_TXFNUM_2 (0x4UL << USB_OTG_DIEPCTL_TXFNUM_Pos) /*!< 0x01000000 */ 14522 #define USB_OTG_DIEPCTL_TXFNUM_3 (0x8UL << USB_OTG_DIEPCTL_TXFNUM_Pos) /*!< 0x02000000 */ 14523 #define USB_OTG_DIEPCTL_CNAK_Pos (26U) 14524 #define USB_OTG_DIEPCTL_CNAK_Msk (0x1UL << USB_OTG_DIEPCTL_CNAK_Pos) /*!< 0x04000000 */ 14525 #define USB_OTG_DIEPCTL_CNAK USB_OTG_DIEPCTL_CNAK_Msk /*!< Clear NAK */ 14526 #define USB_OTG_DIEPCTL_SNAK_Pos (27U) 14527 #define USB_OTG_DIEPCTL_SNAK_Msk (0x1UL << USB_OTG_DIEPCTL_SNAK_Pos) /*!< 0x08000000 */ 14528 #define USB_OTG_DIEPCTL_SNAK USB_OTG_DIEPCTL_SNAK_Msk /*!< Set NAK */ 14529 #define USB_OTG_DIEPCTL_SD0PID_SEVNFRM_Pos (28U) 14530 #define USB_OTG_DIEPCTL_SD0PID_SEVNFRM_Msk (0x1UL << USB_OTG_DIEPCTL_SD0PID_SEVNFRM_Pos) /*!< 0x10000000 */ 14531 #define USB_OTG_DIEPCTL_SD0PID_SEVNFRM USB_OTG_DIEPCTL_SD0PID_SEVNFRM_Msk /*!< Set DATA0 PID */ 14532 #define USB_OTG_DIEPCTL_SODDFRM_Pos (29U) 14533 #define USB_OTG_DIEPCTL_SODDFRM_Msk (0x1UL << USB_OTG_DIEPCTL_SODDFRM_Pos) /*!< 0x20000000 */ 14534 #define USB_OTG_DIEPCTL_SODDFRM USB_OTG_DIEPCTL_SODDFRM_Msk /*!< Set odd frame */ 14535 #define USB_OTG_DIEPCTL_EPDIS_Pos (30U) 14536 #define USB_OTG_DIEPCTL_EPDIS_Msk (0x1UL << USB_OTG_DIEPCTL_EPDIS_Pos) /*!< 0x40000000 */ 14537 #define USB_OTG_DIEPCTL_EPDIS USB_OTG_DIEPCTL_EPDIS_Msk /*!< Endpoint disable */ 14538 #define USB_OTG_DIEPCTL_EPENA_Pos (31U) 14539 #define USB_OTG_DIEPCTL_EPENA_Msk (0x1UL << USB_OTG_DIEPCTL_EPENA_Pos) /*!< 0x80000000 */ 14540 #define USB_OTG_DIEPCTL_EPENA USB_OTG_DIEPCTL_EPENA_Msk /*!< Endpoint enable */ 14541 14542 /******************** Bit definition for USB_OTG_HCCHAR register ********************/ 14543 #define USB_OTG_HCCHAR_MPSIZ_Pos (0U) 14544 #define USB_OTG_HCCHAR_MPSIZ_Msk (0x7FFUL << USB_OTG_HCCHAR_MPSIZ_Pos) /*!< 0x000007FF */ 14545 #define USB_OTG_HCCHAR_MPSIZ USB_OTG_HCCHAR_MPSIZ_Msk /*!< Maximum packet size */ 14546 14547 #define USB_OTG_HCCHAR_EPNUM_Pos (11U) 14548 #define USB_OTG_HCCHAR_EPNUM_Msk (0xFUL << USB_OTG_HCCHAR_EPNUM_Pos) /*!< 0x00007800 */ 14549 #define USB_OTG_HCCHAR_EPNUM USB_OTG_HCCHAR_EPNUM_Msk /*!< Endpoint number */ 14550 #define USB_OTG_HCCHAR_EPNUM_0 (0x1UL << USB_OTG_HCCHAR_EPNUM_Pos) /*!< 0x00000800 */ 14551 #define USB_OTG_HCCHAR_EPNUM_1 (0x2UL << USB_OTG_HCCHAR_EPNUM_Pos) /*!< 0x00001000 */ 14552 #define USB_OTG_HCCHAR_EPNUM_2 (0x4UL << USB_OTG_HCCHAR_EPNUM_Pos) /*!< 0x00002000 */ 14553 #define USB_OTG_HCCHAR_EPNUM_3 (0x8UL << USB_OTG_HCCHAR_EPNUM_Pos) /*!< 0x00004000 */ 14554 #define USB_OTG_HCCHAR_EPDIR_Pos (15U) 14555 #define USB_OTG_HCCHAR_EPDIR_Msk (0x1UL << USB_OTG_HCCHAR_EPDIR_Pos) /*!< 0x00008000 */ 14556 #define USB_OTG_HCCHAR_EPDIR USB_OTG_HCCHAR_EPDIR_Msk /*!< Endpoint direction */ 14557 #define USB_OTG_HCCHAR_LSDEV_Pos (17U) 14558 #define USB_OTG_HCCHAR_LSDEV_Msk (0x1UL << USB_OTG_HCCHAR_LSDEV_Pos) /*!< 0x00020000 */ 14559 #define USB_OTG_HCCHAR_LSDEV USB_OTG_HCCHAR_LSDEV_Msk /*!< Low-speed device */ 14560 14561 #define USB_OTG_HCCHAR_EPTYP_Pos (18U) 14562 #define USB_OTG_HCCHAR_EPTYP_Msk (0x3UL << USB_OTG_HCCHAR_EPTYP_Pos) /*!< 0x000C0000 */ 14563 #define USB_OTG_HCCHAR_EPTYP USB_OTG_HCCHAR_EPTYP_Msk /*!< Endpoint type */ 14564 #define USB_OTG_HCCHAR_EPTYP_0 (0x1UL << USB_OTG_HCCHAR_EPTYP_Pos) /*!< 0x00040000 */ 14565 #define USB_OTG_HCCHAR_EPTYP_1 (0x2UL << USB_OTG_HCCHAR_EPTYP_Pos) /*!< 0x00080000 */ 14566 14567 #define USB_OTG_HCCHAR_MC_Pos (20U) 14568 #define USB_OTG_HCCHAR_MC_Msk (0x3UL << USB_OTG_HCCHAR_MC_Pos) /*!< 0x00300000 */ 14569 #define USB_OTG_HCCHAR_MC USB_OTG_HCCHAR_MC_Msk /*!< Multi Count (MC) / Error Count (EC) */ 14570 #define USB_OTG_HCCHAR_MC_0 (0x1UL << USB_OTG_HCCHAR_MC_Pos) /*!< 0x00100000 */ 14571 #define USB_OTG_HCCHAR_MC_1 (0x2UL << USB_OTG_HCCHAR_MC_Pos) /*!< 0x00200000 */ 14572 14573 #define USB_OTG_HCCHAR_DAD_Pos (22U) 14574 #define USB_OTG_HCCHAR_DAD_Msk (0x7FUL << USB_OTG_HCCHAR_DAD_Pos) /*!< 0x1FC00000 */ 14575 #define USB_OTG_HCCHAR_DAD USB_OTG_HCCHAR_DAD_Msk /*!< Device address */ 14576 #define USB_OTG_HCCHAR_DAD_0 (0x01UL << USB_OTG_HCCHAR_DAD_Pos) /*!< 0x00400000 */ 14577 #define USB_OTG_HCCHAR_DAD_1 (0x02UL << USB_OTG_HCCHAR_DAD_Pos) /*!< 0x00800000 */ 14578 #define USB_OTG_HCCHAR_DAD_2 (0x04UL << USB_OTG_HCCHAR_DAD_Pos) /*!< 0x01000000 */ 14579 #define USB_OTG_HCCHAR_DAD_3 (0x08UL << USB_OTG_HCCHAR_DAD_Pos) /*!< 0x02000000 */ 14580 #define USB_OTG_HCCHAR_DAD_4 (0x10UL << USB_OTG_HCCHAR_DAD_Pos) /*!< 0x04000000 */ 14581 #define USB_OTG_HCCHAR_DAD_5 (0x20UL << USB_OTG_HCCHAR_DAD_Pos) /*!< 0x08000000 */ 14582 #define USB_OTG_HCCHAR_DAD_6 (0x40UL << USB_OTG_HCCHAR_DAD_Pos) /*!< 0x10000000 */ 14583 #define USB_OTG_HCCHAR_ODDFRM_Pos (29U) 14584 #define USB_OTG_HCCHAR_ODDFRM_Msk (0x1UL << USB_OTG_HCCHAR_ODDFRM_Pos) /*!< 0x20000000 */ 14585 #define USB_OTG_HCCHAR_ODDFRM USB_OTG_HCCHAR_ODDFRM_Msk /*!< Odd frame */ 14586 #define USB_OTG_HCCHAR_CHDIS_Pos (30U) 14587 #define USB_OTG_HCCHAR_CHDIS_Msk (0x1UL << USB_OTG_HCCHAR_CHDIS_Pos) /*!< 0x40000000 */ 14588 #define USB_OTG_HCCHAR_CHDIS USB_OTG_HCCHAR_CHDIS_Msk /*!< Channel disable */ 14589 #define USB_OTG_HCCHAR_CHENA_Pos (31U) 14590 #define USB_OTG_HCCHAR_CHENA_Msk (0x1UL << USB_OTG_HCCHAR_CHENA_Pos) /*!< 0x80000000 */ 14591 #define USB_OTG_HCCHAR_CHENA USB_OTG_HCCHAR_CHENA_Msk /*!< Channel enable */ 14592 14593 /******************** Bit definition for USB_OTG_HCSPLT register ********************/ 14594 14595 #define USB_OTG_HCSPLT_PRTADDR_Pos (0U) 14596 #define USB_OTG_HCSPLT_PRTADDR_Msk (0x7FUL << USB_OTG_HCSPLT_PRTADDR_Pos) /*!< 0x0000007F */ 14597 #define USB_OTG_HCSPLT_PRTADDR USB_OTG_HCSPLT_PRTADDR_Msk /*!< Port address */ 14598 #define USB_OTG_HCSPLT_PRTADDR_0 (0x01UL << USB_OTG_HCSPLT_PRTADDR_Pos) /*!< 0x00000001 */ 14599 #define USB_OTG_HCSPLT_PRTADDR_1 (0x02UL << USB_OTG_HCSPLT_PRTADDR_Pos) /*!< 0x00000002 */ 14600 #define USB_OTG_HCSPLT_PRTADDR_2 (0x04UL << USB_OTG_HCSPLT_PRTADDR_Pos) /*!< 0x00000004 */ 14601 #define USB_OTG_HCSPLT_PRTADDR_3 (0x08UL << USB_OTG_HCSPLT_PRTADDR_Pos) /*!< 0x00000008 */ 14602 #define USB_OTG_HCSPLT_PRTADDR_4 (0x10UL << USB_OTG_HCSPLT_PRTADDR_Pos) /*!< 0x00000010 */ 14603 #define USB_OTG_HCSPLT_PRTADDR_5 (0x20UL << USB_OTG_HCSPLT_PRTADDR_Pos) /*!< 0x00000020 */ 14604 #define USB_OTG_HCSPLT_PRTADDR_6 (0x40UL << USB_OTG_HCSPLT_PRTADDR_Pos) /*!< 0x00000040 */ 14605 14606 #define USB_OTG_HCSPLT_HUBADDR_Pos (7U) 14607 #define USB_OTG_HCSPLT_HUBADDR_Msk (0x7FUL << USB_OTG_HCSPLT_HUBADDR_Pos) /*!< 0x00003F80 */ 14608 #define USB_OTG_HCSPLT_HUBADDR USB_OTG_HCSPLT_HUBADDR_Msk /*!< Hub address */ 14609 #define USB_OTG_HCSPLT_HUBADDR_0 (0x01UL << USB_OTG_HCSPLT_HUBADDR_Pos) /*!< 0x00000080 */ 14610 #define USB_OTG_HCSPLT_HUBADDR_1 (0x02UL << USB_OTG_HCSPLT_HUBADDR_Pos) /*!< 0x00000100 */ 14611 #define USB_OTG_HCSPLT_HUBADDR_2 (0x04UL << USB_OTG_HCSPLT_HUBADDR_Pos) /*!< 0x00000200 */ 14612 #define USB_OTG_HCSPLT_HUBADDR_3 (0x08UL << USB_OTG_HCSPLT_HUBADDR_Pos) /*!< 0x00000400 */ 14613 #define USB_OTG_HCSPLT_HUBADDR_4 (0x10UL << USB_OTG_HCSPLT_HUBADDR_Pos) /*!< 0x00000800 */ 14614 #define USB_OTG_HCSPLT_HUBADDR_5 (0x20UL << USB_OTG_HCSPLT_HUBADDR_Pos) /*!< 0x00001000 */ 14615 #define USB_OTG_HCSPLT_HUBADDR_6 (0x40UL << USB_OTG_HCSPLT_HUBADDR_Pos) /*!< 0x00002000 */ 14616 14617 #define USB_OTG_HCSPLT_XACTPOS_Pos (14U) 14618 #define USB_OTG_HCSPLT_XACTPOS_Msk (0x3UL << USB_OTG_HCSPLT_XACTPOS_Pos) /*!< 0x0000C000 */ 14619 #define USB_OTG_HCSPLT_XACTPOS USB_OTG_HCSPLT_XACTPOS_Msk /*!< XACTPOS */ 14620 #define USB_OTG_HCSPLT_XACTPOS_0 (0x1UL << USB_OTG_HCSPLT_XACTPOS_Pos) /*!< 0x00004000 */ 14621 #define USB_OTG_HCSPLT_XACTPOS_1 (0x2UL << USB_OTG_HCSPLT_XACTPOS_Pos) /*!< 0x00008000 */ 14622 #define USB_OTG_HCSPLT_COMPLSPLT_Pos (16U) 14623 #define USB_OTG_HCSPLT_COMPLSPLT_Msk (0x1UL << USB_OTG_HCSPLT_COMPLSPLT_Pos) /*!< 0x00010000 */ 14624 #define USB_OTG_HCSPLT_COMPLSPLT USB_OTG_HCSPLT_COMPLSPLT_Msk /*!< Do complete split */ 14625 #define USB_OTG_HCSPLT_SPLITEN_Pos (31U) 14626 #define USB_OTG_HCSPLT_SPLITEN_Msk (0x1UL << USB_OTG_HCSPLT_SPLITEN_Pos) /*!< 0x80000000 */ 14627 #define USB_OTG_HCSPLT_SPLITEN USB_OTG_HCSPLT_SPLITEN_Msk /*!< Split enable */ 14628 14629 /******************** Bit definition for USB_OTG_HCINT register ********************/ 14630 #define USB_OTG_HCINT_XFRC_Pos (0U) 14631 #define USB_OTG_HCINT_XFRC_Msk (0x1UL << USB_OTG_HCINT_XFRC_Pos) /*!< 0x00000001 */ 14632 #define USB_OTG_HCINT_XFRC USB_OTG_HCINT_XFRC_Msk /*!< Transfer completed */ 14633 #define USB_OTG_HCINT_CHH_Pos (1U) 14634 #define USB_OTG_HCINT_CHH_Msk (0x1UL << USB_OTG_HCINT_CHH_Pos) /*!< 0x00000002 */ 14635 #define USB_OTG_HCINT_CHH USB_OTG_HCINT_CHH_Msk /*!< Channel halted */ 14636 #define USB_OTG_HCINT_AHBERR_Pos (2U) 14637 #define USB_OTG_HCINT_AHBERR_Msk (0x1UL << USB_OTG_HCINT_AHBERR_Pos) /*!< 0x00000004 */ 14638 #define USB_OTG_HCINT_AHBERR USB_OTG_HCINT_AHBERR_Msk /*!< AHB error */ 14639 #define USB_OTG_HCINT_STALL_Pos (3U) 14640 #define USB_OTG_HCINT_STALL_Msk (0x1UL << USB_OTG_HCINT_STALL_Pos) /*!< 0x00000008 */ 14641 #define USB_OTG_HCINT_STALL USB_OTG_HCINT_STALL_Msk /*!< STALL response received interrupt */ 14642 #define USB_OTG_HCINT_NAK_Pos (4U) 14643 #define USB_OTG_HCINT_NAK_Msk (0x1UL << USB_OTG_HCINT_NAK_Pos) /*!< 0x00000010 */ 14644 #define USB_OTG_HCINT_NAK USB_OTG_HCINT_NAK_Msk /*!< NAK response received interrupt */ 14645 #define USB_OTG_HCINT_ACK_Pos (5U) 14646 #define USB_OTG_HCINT_ACK_Msk (0x1UL << USB_OTG_HCINT_ACK_Pos) /*!< 0x00000020 */ 14647 #define USB_OTG_HCINT_ACK USB_OTG_HCINT_ACK_Msk /*!< ACK response received/transmitted interrupt */ 14648 #define USB_OTG_HCINT_NYET_Pos (6U) 14649 #define USB_OTG_HCINT_NYET_Msk (0x1UL << USB_OTG_HCINT_NYET_Pos) /*!< 0x00000040 */ 14650 #define USB_OTG_HCINT_NYET USB_OTG_HCINT_NYET_Msk /*!< Response received interrupt */ 14651 #define USB_OTG_HCINT_TXERR_Pos (7U) 14652 #define USB_OTG_HCINT_TXERR_Msk (0x1UL << USB_OTG_HCINT_TXERR_Pos) /*!< 0x00000080 */ 14653 #define USB_OTG_HCINT_TXERR USB_OTG_HCINT_TXERR_Msk /*!< Transaction error */ 14654 #define USB_OTG_HCINT_BBERR_Pos (8U) 14655 #define USB_OTG_HCINT_BBERR_Msk (0x1UL << USB_OTG_HCINT_BBERR_Pos) /*!< 0x00000100 */ 14656 #define USB_OTG_HCINT_BBERR USB_OTG_HCINT_BBERR_Msk /*!< Babble error */ 14657 #define USB_OTG_HCINT_FRMOR_Pos (9U) 14658 #define USB_OTG_HCINT_FRMOR_Msk (0x1UL << USB_OTG_HCINT_FRMOR_Pos) /*!< 0x00000200 */ 14659 #define USB_OTG_HCINT_FRMOR USB_OTG_HCINT_FRMOR_Msk /*!< Frame overrun */ 14660 #define USB_OTG_HCINT_DTERR_Pos (10U) 14661 #define USB_OTG_HCINT_DTERR_Msk (0x1UL << USB_OTG_HCINT_DTERR_Pos) /*!< 0x00000400 */ 14662 #define USB_OTG_HCINT_DTERR USB_OTG_HCINT_DTERR_Msk /*!< Data toggle error */ 14663 14664 /******************** Bit definition for USB_OTG_DIEPINT register ********************/ 14665 #define USB_OTG_DIEPINT_XFRC_Pos (0U) 14666 #define USB_OTG_DIEPINT_XFRC_Msk (0x1UL << USB_OTG_DIEPINT_XFRC_Pos) /*!< 0x00000001 */ 14667 #define USB_OTG_DIEPINT_XFRC USB_OTG_DIEPINT_XFRC_Msk /*!< Transfer completed interrupt */ 14668 #define USB_OTG_DIEPINT_EPDISD_Pos (1U) 14669 #define USB_OTG_DIEPINT_EPDISD_Msk (0x1UL << USB_OTG_DIEPINT_EPDISD_Pos) /*!< 0x00000002 */ 14670 #define USB_OTG_DIEPINT_EPDISD USB_OTG_DIEPINT_EPDISD_Msk /*!< Endpoint disabled interrupt */ 14671 #define USB_OTG_DIEPINT_AHBERR_Pos (2U) 14672 #define USB_OTG_DIEPINT_AHBERR_Msk (0x1UL << USB_OTG_DIEPINT_AHBERR_Pos) /*!< 0x00000004 */ 14673 #define USB_OTG_DIEPINT_AHBERR USB_OTG_DIEPINT_AHBERR_Msk /*!< AHB Error (AHBErr) during an IN transaction */ 14674 #define USB_OTG_DIEPINT_TOC_Pos (3U) 14675 #define USB_OTG_DIEPINT_TOC_Msk (0x1UL << USB_OTG_DIEPINT_TOC_Pos) /*!< 0x00000008 */ 14676 #define USB_OTG_DIEPINT_TOC USB_OTG_DIEPINT_TOC_Msk /*!< Timeout condition */ 14677 #define USB_OTG_DIEPINT_ITTXFE_Pos (4U) 14678 #define USB_OTG_DIEPINT_ITTXFE_Msk (0x1UL << USB_OTG_DIEPINT_ITTXFE_Pos) /*!< 0x00000010 */ 14679 #define USB_OTG_DIEPINT_ITTXFE USB_OTG_DIEPINT_ITTXFE_Msk /*!< IN token received when TxFIFO is empty */ 14680 #define USB_OTG_DIEPINT_INEPNM_Pos (5U) 14681 #define USB_OTG_DIEPINT_INEPNM_Msk (0x1UL << USB_OTG_DIEPINT_INEPNM_Pos) /*!< 0x00000020 */ 14682 #define USB_OTG_DIEPINT_INEPNM USB_OTG_DIEPINT_INEPNM_Msk /*!< IN token received with EP mismatch */ 14683 #define USB_OTG_DIEPINT_INEPNE_Pos (6U) 14684 #define USB_OTG_DIEPINT_INEPNE_Msk (0x1UL << USB_OTG_DIEPINT_INEPNE_Pos) /*!< 0x00000040 */ 14685 #define USB_OTG_DIEPINT_INEPNE USB_OTG_DIEPINT_INEPNE_Msk /*!< IN endpoint NAK effective */ 14686 #define USB_OTG_DIEPINT_TXFE_Pos (7U) 14687 #define USB_OTG_DIEPINT_TXFE_Msk (0x1UL << USB_OTG_DIEPINT_TXFE_Pos) /*!< 0x00000080 */ 14688 #define USB_OTG_DIEPINT_TXFE USB_OTG_DIEPINT_TXFE_Msk /*!< Transmit FIFO empty */ 14689 #define USB_OTG_DIEPINT_TXFIFOUDRN_Pos (8U) 14690 #define USB_OTG_DIEPINT_TXFIFOUDRN_Msk (0x1UL << USB_OTG_DIEPINT_TXFIFOUDRN_Pos) /*!< 0x00000100 */ 14691 #define USB_OTG_DIEPINT_TXFIFOUDRN USB_OTG_DIEPINT_TXFIFOUDRN_Msk /*!< Transmit Fifo Underrun */ 14692 #define USB_OTG_DIEPINT_BNA_Pos (9U) 14693 #define USB_OTG_DIEPINT_BNA_Msk (0x1UL << USB_OTG_DIEPINT_BNA_Pos) /*!< 0x00000200 */ 14694 #define USB_OTG_DIEPINT_BNA USB_OTG_DIEPINT_BNA_Msk /*!< Buffer not available interrupt */ 14695 #define USB_OTG_DIEPINT_PKTDRPSTS_Pos (11U) 14696 #define USB_OTG_DIEPINT_PKTDRPSTS_Msk (0x1UL << USB_OTG_DIEPINT_PKTDRPSTS_Pos) /*!< 0x00000800 */ 14697 #define USB_OTG_DIEPINT_PKTDRPSTS USB_OTG_DIEPINT_PKTDRPSTS_Msk /*!< Packet dropped status */ 14698 #define USB_OTG_DIEPINT_BERR_Pos (12U) 14699 #define USB_OTG_DIEPINT_BERR_Msk (0x1UL << USB_OTG_DIEPINT_BERR_Pos) /*!< 0x00001000 */ 14700 #define USB_OTG_DIEPINT_BERR USB_OTG_DIEPINT_BERR_Msk /*!< Babble error interrupt */ 14701 #define USB_OTG_DIEPINT_NAK_Pos (13U) 14702 #define USB_OTG_DIEPINT_NAK_Msk (0x1UL << USB_OTG_DIEPINT_NAK_Pos) /*!< 0x00002000 */ 14703 #define USB_OTG_DIEPINT_NAK USB_OTG_DIEPINT_NAK_Msk /*!< NAK interrupt */ 14704 14705 /******************** Bit definition for USB_OTG_HCINTMSK register ********************/ 14706 #define USB_OTG_HCINTMSK_XFRCM_Pos (0U) 14707 #define USB_OTG_HCINTMSK_XFRCM_Msk (0x1UL << USB_OTG_HCINTMSK_XFRCM_Pos) /*!< 0x00000001 */ 14708 #define USB_OTG_HCINTMSK_XFRCM USB_OTG_HCINTMSK_XFRCM_Msk /*!< Transfer completed mask */ 14709 #define USB_OTG_HCINTMSK_CHHM_Pos (1U) 14710 #define USB_OTG_HCINTMSK_CHHM_Msk (0x1UL << USB_OTG_HCINTMSK_CHHM_Pos) /*!< 0x00000002 */ 14711 #define USB_OTG_HCINTMSK_CHHM USB_OTG_HCINTMSK_CHHM_Msk /*!< Channel halted mask */ 14712 #define USB_OTG_HCINTMSK_AHBERR_Pos (2U) 14713 #define USB_OTG_HCINTMSK_AHBERR_Msk (0x1UL << USB_OTG_HCINTMSK_AHBERR_Pos) /*!< 0x00000004 */ 14714 #define USB_OTG_HCINTMSK_AHBERR USB_OTG_HCINTMSK_AHBERR_Msk /*!< AHB error */ 14715 #define USB_OTG_HCINTMSK_STALLM_Pos (3U) 14716 #define USB_OTG_HCINTMSK_STALLM_Msk (0x1UL << USB_OTG_HCINTMSK_STALLM_Pos) /*!< 0x00000008 */ 14717 #define USB_OTG_HCINTMSK_STALLM USB_OTG_HCINTMSK_STALLM_Msk /*!< STALL response received interrupt mask */ 14718 #define USB_OTG_HCINTMSK_NAKM_Pos (4U) 14719 #define USB_OTG_HCINTMSK_NAKM_Msk (0x1UL << USB_OTG_HCINTMSK_NAKM_Pos) /*!< 0x00000010 */ 14720 #define USB_OTG_HCINTMSK_NAKM USB_OTG_HCINTMSK_NAKM_Msk /*!< NAK response received interrupt mask */ 14721 #define USB_OTG_HCINTMSK_ACKM_Pos (5U) 14722 #define USB_OTG_HCINTMSK_ACKM_Msk (0x1UL << USB_OTG_HCINTMSK_ACKM_Pos) /*!< 0x00000020 */ 14723 #define USB_OTG_HCINTMSK_ACKM USB_OTG_HCINTMSK_ACKM_Msk /*!< ACK response received/transmitted interrupt mask */ 14724 #define USB_OTG_HCINTMSK_NYET_Pos (6U) 14725 #define USB_OTG_HCINTMSK_NYET_Msk (0x1UL << USB_OTG_HCINTMSK_NYET_Pos) /*!< 0x00000040 */ 14726 #define USB_OTG_HCINTMSK_NYET USB_OTG_HCINTMSK_NYET_Msk /*!< response received interrupt mask */ 14727 #define USB_OTG_HCINTMSK_TXERRM_Pos (7U) 14728 #define USB_OTG_HCINTMSK_TXERRM_Msk (0x1UL << USB_OTG_HCINTMSK_TXERRM_Pos) /*!< 0x00000080 */ 14729 #define USB_OTG_HCINTMSK_TXERRM USB_OTG_HCINTMSK_TXERRM_Msk /*!< Transaction error mask */ 14730 #define USB_OTG_HCINTMSK_BBERRM_Pos (8U) 14731 #define USB_OTG_HCINTMSK_BBERRM_Msk (0x1UL << USB_OTG_HCINTMSK_BBERRM_Pos) /*!< 0x00000100 */ 14732 #define USB_OTG_HCINTMSK_BBERRM USB_OTG_HCINTMSK_BBERRM_Msk /*!< Babble error mask */ 14733 #define USB_OTG_HCINTMSK_FRMORM_Pos (9U) 14734 #define USB_OTG_HCINTMSK_FRMORM_Msk (0x1UL << USB_OTG_HCINTMSK_FRMORM_Pos) /*!< 0x00000200 */ 14735 #define USB_OTG_HCINTMSK_FRMORM USB_OTG_HCINTMSK_FRMORM_Msk /*!< Frame overrun mask */ 14736 #define USB_OTG_HCINTMSK_DTERRM_Pos (10U) 14737 #define USB_OTG_HCINTMSK_DTERRM_Msk (0x1UL << USB_OTG_HCINTMSK_DTERRM_Pos) /*!< 0x00000400 */ 14738 #define USB_OTG_HCINTMSK_DTERRM USB_OTG_HCINTMSK_DTERRM_Msk /*!< Data toggle error mask */ 14739 14740 /******************** Bit definition for USB_OTG_DIEPTSIZ register ********************/ 14741 14742 #define USB_OTG_DIEPTSIZ_XFRSIZ_Pos (0U) 14743 #define USB_OTG_DIEPTSIZ_XFRSIZ_Msk (0x7FFFFUL << USB_OTG_DIEPTSIZ_XFRSIZ_Pos) /*!< 0x0007FFFF */ 14744 #define USB_OTG_DIEPTSIZ_XFRSIZ USB_OTG_DIEPTSIZ_XFRSIZ_Msk /*!< Transfer size */ 14745 #define USB_OTG_DIEPTSIZ_PKTCNT_Pos (19U) 14746 #define USB_OTG_DIEPTSIZ_PKTCNT_Msk (0x3FFUL << USB_OTG_DIEPTSIZ_PKTCNT_Pos) /*!< 0x1FF80000 */ 14747 #define USB_OTG_DIEPTSIZ_PKTCNT USB_OTG_DIEPTSIZ_PKTCNT_Msk /*!< Packet count */ 14748 #define USB_OTG_DIEPTSIZ_MULCNT_Pos (29U) 14749 #define USB_OTG_DIEPTSIZ_MULCNT_Msk (0x3UL << USB_OTG_DIEPTSIZ_MULCNT_Pos) /*!< 0x60000000 */ 14750 #define USB_OTG_DIEPTSIZ_MULCNT USB_OTG_DIEPTSIZ_MULCNT_Msk /*!< Packet count */ 14751 /******************** Bit definition for USB_OTG_HCTSIZ register ********************/ 14752 #define USB_OTG_HCTSIZ_XFRSIZ_Pos (0U) 14753 #define USB_OTG_HCTSIZ_XFRSIZ_Msk (0x7FFFFUL << USB_OTG_HCTSIZ_XFRSIZ_Pos) /*!< 0x0007FFFF */ 14754 #define USB_OTG_HCTSIZ_XFRSIZ USB_OTG_HCTSIZ_XFRSIZ_Msk /*!< Transfer size */ 14755 #define USB_OTG_HCTSIZ_PKTCNT_Pos (19U) 14756 #define USB_OTG_HCTSIZ_PKTCNT_Msk (0x3FFUL << USB_OTG_HCTSIZ_PKTCNT_Pos) /*!< 0x1FF80000 */ 14757 #define USB_OTG_HCTSIZ_PKTCNT USB_OTG_HCTSIZ_PKTCNT_Msk /*!< Packet count */ 14758 #define USB_OTG_HCTSIZ_DOPING_Pos (31U) 14759 #define USB_OTG_HCTSIZ_DOPING_Msk (0x1UL << USB_OTG_HCTSIZ_DOPING_Pos) /*!< 0x80000000 */ 14760 #define USB_OTG_HCTSIZ_DOPING USB_OTG_HCTSIZ_DOPING_Msk /*!< Do PING */ 14761 #define USB_OTG_HCTSIZ_DPID_Pos (29U) 14762 #define USB_OTG_HCTSIZ_DPID_Msk (0x3UL << USB_OTG_HCTSIZ_DPID_Pos) /*!< 0x60000000 */ 14763 #define USB_OTG_HCTSIZ_DPID USB_OTG_HCTSIZ_DPID_Msk /*!< Data PID */ 14764 #define USB_OTG_HCTSIZ_DPID_0 (0x1UL << USB_OTG_HCTSIZ_DPID_Pos) /*!< 0x20000000 */ 14765 #define USB_OTG_HCTSIZ_DPID_1 (0x2UL << USB_OTG_HCTSIZ_DPID_Pos) /*!< 0x40000000 */ 14766 14767 /******************** Bit definition for USB_OTG_DIEPDMA register ********************/ 14768 #define USB_OTG_DIEPDMA_DMAADDR_Pos (0U) 14769 #define USB_OTG_DIEPDMA_DMAADDR_Msk (0xFFFFFFFFUL << USB_OTG_DIEPDMA_DMAADDR_Pos) /*!< 0xFFFFFFFF */ 14770 #define USB_OTG_DIEPDMA_DMAADDR USB_OTG_DIEPDMA_DMAADDR_Msk /*!< DMA address */ 14771 14772 /******************** Bit definition for USB_OTG_HCDMA register ********************/ 14773 #define USB_OTG_HCDMA_DMAADDR_Pos (0U) 14774 #define USB_OTG_HCDMA_DMAADDR_Msk (0xFFFFFFFFUL << USB_OTG_HCDMA_DMAADDR_Pos) /*!< 0xFFFFFFFF */ 14775 #define USB_OTG_HCDMA_DMAADDR USB_OTG_HCDMA_DMAADDR_Msk /*!< DMA address */ 14776 14777 /******************** Bit definition for USB_OTG_DTXFSTS register ********************/ 14778 #define USB_OTG_DTXFSTS_INEPTFSAV_Pos (0U) 14779 #define USB_OTG_DTXFSTS_INEPTFSAV_Msk (0xFFFFUL << USB_OTG_DTXFSTS_INEPTFSAV_Pos) /*!< 0x0000FFFF */ 14780 #define USB_OTG_DTXFSTS_INEPTFSAV USB_OTG_DTXFSTS_INEPTFSAV_Msk /*!< IN endpoint TxFIFO space available */ 14781 14782 /******************** Bit definition for USB_OTG_DIEPTXF register ********************/ 14783 #define USB_OTG_DIEPTXF_INEPTXSA_Pos (0U) 14784 #define USB_OTG_DIEPTXF_INEPTXSA_Msk (0xFFFFUL << USB_OTG_DIEPTXF_INEPTXSA_Pos) /*!< 0x0000FFFF */ 14785 #define USB_OTG_DIEPTXF_INEPTXSA USB_OTG_DIEPTXF_INEPTXSA_Msk /*!< IN endpoint FIFOx transmit RAM start address */ 14786 #define USB_OTG_DIEPTXF_INEPTXFD_Pos (16U) 14787 #define USB_OTG_DIEPTXF_INEPTXFD_Msk (0xFFFFUL << USB_OTG_DIEPTXF_INEPTXFD_Pos) /*!< 0xFFFF0000 */ 14788 #define USB_OTG_DIEPTXF_INEPTXFD USB_OTG_DIEPTXF_INEPTXFD_Msk /*!< IN endpoint TxFIFO depth */ 14789 14790 /******************** Bit definition for USB_OTG_DOEPCTL register ********************/ 14791 #define USB_OTG_DOEPCTL_MPSIZ_Pos (0U) 14792 #define USB_OTG_DOEPCTL_MPSIZ_Msk (0x7FFUL << USB_OTG_DOEPCTL_MPSIZ_Pos) /*!< 0x000007FF */ 14793 #define USB_OTG_DOEPCTL_MPSIZ USB_OTG_DOEPCTL_MPSIZ_Msk /*!< Maximum packet size */ /*!<Bit 1 */ 14794 #define USB_OTG_DOEPCTL_USBAEP_Pos (15U) 14795 #define USB_OTG_DOEPCTL_USBAEP_Msk (0x1UL << USB_OTG_DOEPCTL_USBAEP_Pos) /*!< 0x00008000 */ 14796 #define USB_OTG_DOEPCTL_USBAEP USB_OTG_DOEPCTL_USBAEP_Msk /*!< USB active endpoint */ 14797 #define USB_OTG_DOEPCTL_NAKSTS_Pos (17U) 14798 #define USB_OTG_DOEPCTL_NAKSTS_Msk (0x1UL << USB_OTG_DOEPCTL_NAKSTS_Pos) /*!< 0x00020000 */ 14799 #define USB_OTG_DOEPCTL_NAKSTS USB_OTG_DOEPCTL_NAKSTS_Msk /*!< NAK status */ 14800 #define USB_OTG_DOEPCTL_SD0PID_SEVNFRM_Pos (28U) 14801 #define USB_OTG_DOEPCTL_SD0PID_SEVNFRM_Msk (0x1UL << USB_OTG_DOEPCTL_SD0PID_SEVNFRM_Pos) /*!< 0x10000000 */ 14802 #define USB_OTG_DOEPCTL_SD0PID_SEVNFRM USB_OTG_DOEPCTL_SD0PID_SEVNFRM_Msk /*!< Set DATA0 PID */ 14803 #define USB_OTG_DOEPCTL_SODDFRM_Pos (29U) 14804 #define USB_OTG_DOEPCTL_SODDFRM_Msk (0x1UL << USB_OTG_DOEPCTL_SODDFRM_Pos) /*!< 0x20000000 */ 14805 #define USB_OTG_DOEPCTL_SODDFRM USB_OTG_DOEPCTL_SODDFRM_Msk /*!< Set odd frame */ 14806 #define USB_OTG_DOEPCTL_EPTYP_Pos (18U) 14807 #define USB_OTG_DOEPCTL_EPTYP_Msk (0x3UL << USB_OTG_DOEPCTL_EPTYP_Pos) /*!< 0x000C0000 */ 14808 #define USB_OTG_DOEPCTL_EPTYP USB_OTG_DOEPCTL_EPTYP_Msk /*!< Endpoint type */ 14809 #define USB_OTG_DOEPCTL_EPTYP_0 (0x1UL << USB_OTG_DOEPCTL_EPTYP_Pos) /*!< 0x00040000 */ 14810 #define USB_OTG_DOEPCTL_EPTYP_1 (0x2UL << USB_OTG_DOEPCTL_EPTYP_Pos) /*!< 0x00080000 */ 14811 #define USB_OTG_DOEPCTL_SNPM_Pos (20U) 14812 #define USB_OTG_DOEPCTL_SNPM_Msk (0x1UL << USB_OTG_DOEPCTL_SNPM_Pos) /*!< 0x00100000 */ 14813 #define USB_OTG_DOEPCTL_SNPM USB_OTG_DOEPCTL_SNPM_Msk /*!< Snoop mode */ 14814 #define USB_OTG_DOEPCTL_STALL_Pos (21U) 14815 #define USB_OTG_DOEPCTL_STALL_Msk (0x1UL << USB_OTG_DOEPCTL_STALL_Pos) /*!< 0x00200000 */ 14816 #define USB_OTG_DOEPCTL_STALL USB_OTG_DOEPCTL_STALL_Msk /*!< STALL handshake */ 14817 #define USB_OTG_DOEPCTL_CNAK_Pos (26U) 14818 #define USB_OTG_DOEPCTL_CNAK_Msk (0x1UL << USB_OTG_DOEPCTL_CNAK_Pos) /*!< 0x04000000 */ 14819 #define USB_OTG_DOEPCTL_CNAK USB_OTG_DOEPCTL_CNAK_Msk /*!< Clear NAK */ 14820 #define USB_OTG_DOEPCTL_SNAK_Pos (27U) 14821 #define USB_OTG_DOEPCTL_SNAK_Msk (0x1UL << USB_OTG_DOEPCTL_SNAK_Pos) /*!< 0x08000000 */ 14822 #define USB_OTG_DOEPCTL_SNAK USB_OTG_DOEPCTL_SNAK_Msk /*!< Set NAK */ 14823 #define USB_OTG_DOEPCTL_EPDIS_Pos (30U) 14824 #define USB_OTG_DOEPCTL_EPDIS_Msk (0x1UL << USB_OTG_DOEPCTL_EPDIS_Pos) /*!< 0x40000000 */ 14825 #define USB_OTG_DOEPCTL_EPDIS USB_OTG_DOEPCTL_EPDIS_Msk /*!< Endpoint disable */ 14826 #define USB_OTG_DOEPCTL_EPENA_Pos (31U) 14827 #define USB_OTG_DOEPCTL_EPENA_Msk (0x1UL << USB_OTG_DOEPCTL_EPENA_Pos) /*!< 0x80000000 */ 14828 #define USB_OTG_DOEPCTL_EPENA USB_OTG_DOEPCTL_EPENA_Msk /*!< Endpoint enable */ 14829 14830 /******************** Bit definition for USB_OTG_DOEPINT register ********************/ 14831 #define USB_OTG_DOEPINT_XFRC_Pos (0U) 14832 #define USB_OTG_DOEPINT_XFRC_Msk (0x1UL << USB_OTG_DOEPINT_XFRC_Pos) /*!< 0x00000001 */ 14833 #define USB_OTG_DOEPINT_XFRC USB_OTG_DOEPINT_XFRC_Msk /*!< Transfer completed interrupt */ 14834 #define USB_OTG_DOEPINT_EPDISD_Pos (1U) 14835 #define USB_OTG_DOEPINT_EPDISD_Msk (0x1UL << USB_OTG_DOEPINT_EPDISD_Pos) /*!< 0x00000002 */ 14836 #define USB_OTG_DOEPINT_EPDISD USB_OTG_DOEPINT_EPDISD_Msk /*!< Endpoint disabled interrupt */ 14837 #define USB_OTG_DOEPINT_AHBERR_Pos (2U) 14838 #define USB_OTG_DOEPINT_AHBERR_Msk (0x1UL << USB_OTG_DOEPINT_AHBERR_Pos) /*!< 0x00000004 */ 14839 #define USB_OTG_DOEPINT_AHBERR USB_OTG_DOEPINT_AHBERR_Msk /*!< AHB Error (AHBErr) during an OUT transaction */ 14840 #define USB_OTG_DOEPINT_STUP_Pos (3U) 14841 #define USB_OTG_DOEPINT_STUP_Msk (0x1UL << USB_OTG_DOEPINT_STUP_Pos) /*!< 0x00000008 */ 14842 #define USB_OTG_DOEPINT_STUP USB_OTG_DOEPINT_STUP_Msk /*!< SETUP phase done */ 14843 #define USB_OTG_DOEPINT_OTEPDIS_Pos (4U) 14844 #define USB_OTG_DOEPINT_OTEPDIS_Msk (0x1UL << USB_OTG_DOEPINT_OTEPDIS_Pos) /*!< 0x00000010 */ 14845 #define USB_OTG_DOEPINT_OTEPDIS USB_OTG_DOEPINT_OTEPDIS_Msk /*!< OUT token received when endpoint disabled */ 14846 #define USB_OTG_DOEPINT_OTEPSPR_Pos (5U) 14847 #define USB_OTG_DOEPINT_OTEPSPR_Msk (0x1UL << USB_OTG_DOEPINT_OTEPSPR_Pos) /*!< 0x00000020 */ 14848 #define USB_OTG_DOEPINT_OTEPSPR USB_OTG_DOEPINT_OTEPSPR_Msk /*!< Status Phase Received For Control Write */ 14849 #define USB_OTG_DOEPINT_B2BSTUP_Pos (6U) 14850 #define USB_OTG_DOEPINT_B2BSTUP_Msk (0x1UL << USB_OTG_DOEPINT_B2BSTUP_Pos) /*!< 0x00000040 */ 14851 #define USB_OTG_DOEPINT_B2BSTUP USB_OTG_DOEPINT_B2BSTUP_Msk /*!< Back-to-back SETUP packets received */ 14852 #define USB_OTG_DOEPINT_OUTPKTERR_Pos (8U) 14853 #define USB_OTG_DOEPINT_OUTPKTERR_Msk (0x1UL << USB_OTG_DOEPINT_OUTPKTERR_Pos) /*!< 0x00000100 */ 14854 #define USB_OTG_DOEPINT_OUTPKTERR USB_OTG_DOEPINT_OUTPKTERR_Msk /*!< OUT packet error */ 14855 #define USB_OTG_DOEPINT_NAK_Pos (13U) 14856 #define USB_OTG_DOEPINT_NAK_Msk (0x1UL << USB_OTG_DOEPINT_NAK_Pos) /*!< 0x00002000 */ 14857 #define USB_OTG_DOEPINT_NAK USB_OTG_DOEPINT_NAK_Msk /*!< NAK Packet is transmitted by the device */ 14858 #define USB_OTG_DOEPINT_NYET_Pos (14U) 14859 #define USB_OTG_DOEPINT_NYET_Msk (0x1UL << USB_OTG_DOEPINT_NYET_Pos) /*!< 0x00004000 */ 14860 #define USB_OTG_DOEPINT_NYET USB_OTG_DOEPINT_NYET_Msk /*!< NYET interrupt */ 14861 #define USB_OTG_DOEPINT_STPKTRX_Pos (15U) 14862 #define USB_OTG_DOEPINT_STPKTRX_Msk (0x1UL << USB_OTG_DOEPINT_STPKTRX_Pos) /*!< 0x00008000 */ 14863 #define USB_OTG_DOEPINT_STPKTRX USB_OTG_DOEPINT_STPKTRX_Msk /*!< Setup Packet Received */ 14864 14865 /******************** Bit definition for USB_OTG_DOEPTSIZ register ********************/ 14866 #define USB_OTG_DOEPTSIZ_XFRSIZ_Pos (0U) 14867 #define USB_OTG_DOEPTSIZ_XFRSIZ_Msk (0x7FFFFUL << USB_OTG_DOEPTSIZ_XFRSIZ_Pos) /*!< 0x0007FFFF */ 14868 #define USB_OTG_DOEPTSIZ_XFRSIZ USB_OTG_DOEPTSIZ_XFRSIZ_Msk /*!< Transfer size */ 14869 #define USB_OTG_DOEPTSIZ_PKTCNT_Pos (19U) 14870 #define USB_OTG_DOEPTSIZ_PKTCNT_Msk (0x3FFUL << USB_OTG_DOEPTSIZ_PKTCNT_Pos) /*!< 0x1FF80000 */ 14871 #define USB_OTG_DOEPTSIZ_PKTCNT USB_OTG_DOEPTSIZ_PKTCNT_Msk /*!< Packet count */ 14872 14873 #define USB_OTG_DOEPTSIZ_STUPCNT_Pos (29U) 14874 #define USB_OTG_DOEPTSIZ_STUPCNT_Msk (0x3UL << USB_OTG_DOEPTSIZ_STUPCNT_Pos) /*!< 0x60000000 */ 14875 #define USB_OTG_DOEPTSIZ_STUPCNT USB_OTG_DOEPTSIZ_STUPCNT_Msk /*!< SETUP packet count */ 14876 #define USB_OTG_DOEPTSIZ_STUPCNT_0 (0x1UL << USB_OTG_DOEPTSIZ_STUPCNT_Pos) /*!< 0x20000000 */ 14877 #define USB_OTG_DOEPTSIZ_STUPCNT_1 (0x2UL << USB_OTG_DOEPTSIZ_STUPCNT_Pos) /*!< 0x40000000 */ 14878 14879 /******************** Bit definition for PCGCCTL register ********************/ 14880 #define USB_OTG_PCGCCTL_STOPCLK_Pos (0U) 14881 #define USB_OTG_PCGCCTL_STOPCLK_Msk (0x1UL << USB_OTG_PCGCCTL_STOPCLK_Pos) /*!< 0x00000001 */ 14882 #define USB_OTG_PCGCCTL_STOPCLK USB_OTG_PCGCCTL_STOPCLK_Msk /*!< SETUP packet count */ 14883 #define USB_OTG_PCGCCTL_GATECLK_Pos (1U) 14884 #define USB_OTG_PCGCCTL_GATECLK_Msk (0x1UL << USB_OTG_PCGCCTL_GATECLK_Pos) /*!< 0x00000002 */ 14885 #define USB_OTG_PCGCCTL_GATECLK USB_OTG_PCGCCTL_GATECLK_Msk /*!<Bit 0 */ 14886 #define USB_OTG_PCGCCTL_PHYSUSP_Pos (4U) 14887 #define USB_OTG_PCGCCTL_PHYSUSP_Msk (0x1UL << USB_OTG_PCGCCTL_PHYSUSP_Pos) /*!< 0x00000010 */ 14888 #define USB_OTG_PCGCCTL_PHYSUSP USB_OTG_PCGCCTL_PHYSUSP_Msk /*!<Bit 1 */ 14889 14890 14891 14892 14893 /** 14894 * @} 14895 */ 14896 14897 /** 14898 * @} 14899 */ 14900 14901 /** @addtogroup Exported_macros 14902 * @{ 14903 */ 14904 14905 /******************************* ADC Instances ********************************/ 14906 #define IS_ADC_ALL_INSTANCE(__INSTANCE__) (((__INSTANCE__) == ADC1) || \ 14907 ((__INSTANCE__) == ADC2) || \ 14908 ((__INSTANCE__) == ADC3)) 14909 #define IS_ADC_MULTIMODE_MASTER_INSTANCE(INSTANCE) ((INSTANCE) == ADC1) 14910 14911 #define IS_ADC_COMMON_INSTANCE(INSTANCE) ((INSTANCE) == ADC123_COMMON) 14912 14913 /******************************* CAN Instances ********************************/ 14914 #define IS_CAN_ALL_INSTANCE(__INSTANCE__) ((__INSTANCE__) == CAN1) 14915 /******************************* CRC Instances ********************************/ 14916 #define IS_CRC_ALL_INSTANCE(__INSTANCE__) ((__INSTANCE__) == CRC) 14917 14918 /******************************* DAC Instances ********************************/ 14919 #define IS_DAC_ALL_INSTANCE(__INSTANCE__) ((__INSTANCE__) == DAC1) 14920 14921 14922 14923 14924 /******************************** DMA Instances *******************************/ 14925 #define IS_DMA_STREAM_ALL_INSTANCE(__INSTANCE__) (((__INSTANCE__) == DMA1_Stream0) || \ 14926 ((__INSTANCE__) == DMA1_Stream1) || \ 14927 ((__INSTANCE__) == DMA1_Stream2) || \ 14928 ((__INSTANCE__) == DMA1_Stream3) || \ 14929 ((__INSTANCE__) == DMA1_Stream4) || \ 14930 ((__INSTANCE__) == DMA1_Stream5) || \ 14931 ((__INSTANCE__) == DMA1_Stream6) || \ 14932 ((__INSTANCE__) == DMA1_Stream7) || \ 14933 ((__INSTANCE__) == DMA2_Stream0) || \ 14934 ((__INSTANCE__) == DMA2_Stream1) || \ 14935 ((__INSTANCE__) == DMA2_Stream2) || \ 14936 ((__INSTANCE__) == DMA2_Stream3) || \ 14937 ((__INSTANCE__) == DMA2_Stream4) || \ 14938 ((__INSTANCE__) == DMA2_Stream5) || \ 14939 ((__INSTANCE__) == DMA2_Stream6) || \ 14940 ((__INSTANCE__) == DMA2_Stream7)) 14941 14942 /******************************* GPIO Instances *******************************/ 14943 #define IS_GPIO_ALL_INSTANCE(__INSTANCE__) (((__INSTANCE__) == GPIOA) || \ 14944 ((__INSTANCE__) == GPIOB) || \ 14945 ((__INSTANCE__) == GPIOC) || \ 14946 ((__INSTANCE__) == GPIOD) || \ 14947 ((__INSTANCE__) == GPIOE) || \ 14948 ((__INSTANCE__) == GPIOF) || \ 14949 ((__INSTANCE__) == GPIOG) || \ 14950 ((__INSTANCE__) == GPIOH) || \ 14951 ((__INSTANCE__) == GPIOI)) 14952 14953 #define IS_GPIO_AF_INSTANCE(__INSTANCE__) (((__INSTANCE__) == GPIOA) || \ 14954 ((__INSTANCE__) == GPIOB) || \ 14955 ((__INSTANCE__) == GPIOC) || \ 14956 ((__INSTANCE__) == GPIOD) || \ 14957 ((__INSTANCE__) == GPIOE) || \ 14958 ((__INSTANCE__) == GPIOF) || \ 14959 ((__INSTANCE__) == GPIOG) || \ 14960 ((__INSTANCE__) == GPIOH) || \ 14961 ((__INSTANCE__) == GPIOI)) 14962 14963 14964 /****************************** QSPI Instances *********************************/ 14965 #define IS_QSPI_ALL_INSTANCE(__INSTANCE__) ((__INSTANCE__) == QUADSPI) 14966 14967 14968 /******************************** I2C Instances *******************************/ 14969 #define IS_I2C_ALL_INSTANCE(__INSTANCE__) (((__INSTANCE__) == I2C1) || \ 14970 ((__INSTANCE__) == I2C2) || \ 14971 ((__INSTANCE__) == I2C3)) 14972 14973 /****************************** SMBUS Instances *******************************/ 14974 #define IS_SMBUS_ALL_INSTANCE(__INSTANCE__) (((__INSTANCE__) == I2C1) || \ 14975 ((__INSTANCE__) == I2C2) || \ 14976 ((__INSTANCE__) == I2C3)) 14977 14978 14979 /******************************** I2S Instances *******************************/ 14980 #define IS_I2S_ALL_INSTANCE(__INSTANCE__) (((__INSTANCE__) == SPI1) || \ 14981 ((__INSTANCE__) == SPI2) || \ 14982 ((__INSTANCE__) == SPI3)) 14983 14984 /******************************* LPTIM Instances ********************************/ 14985 #define IS_LPTIM_INSTANCE(__INSTANCE__) ((__INSTANCE__) == LPTIM1) 14986 14987 14988 14989 14990 14991 /******************************* RNG Instances ********************************/ 14992 #define IS_RNG_ALL_INSTANCE(__INSTANCE__) ((__INSTANCE__) == RNG) 14993 14994 /****************************** RTC Instances *********************************/ 14995 #define IS_RTC_ALL_INSTANCE(__INSTANCE__) ((__INSTANCE__) == RTC) 14996 14997 /******************************* SAI Instances ********************************/ 14998 #define IS_SAI_ALL_INSTANCE(__PERIPH__) (((__PERIPH__) == SAI1_Block_A) || \ 14999 ((__PERIPH__) == SAI1_Block_B) || \ 15000 ((__PERIPH__) == SAI2_Block_A) || \ 15001 ((__PERIPH__) == SAI2_Block_B)) 15002 /* Legacy define */ 15003 #define IS_SAI_BLOCK_PERIPH IS_SAI_ALL_INSTANCE 15004 15005 /******************************** SDMMC Instances *******************************/ 15006 #define IS_SDMMC_ALL_INSTANCE(__INSTANCE__) (((__INSTANCE__) == SDMMC1) || \ 15007 ((__INSTANCE__) == SDMMC2)) 15008 15009 15010 /******************************** SPI Instances *******************************/ 15011 #define IS_SPI_ALL_INSTANCE(__INSTANCE__) (((__INSTANCE__) == SPI1) || \ 15012 ((__INSTANCE__) == SPI2) || \ 15013 ((__INSTANCE__) == SPI3) || \ 15014 ((__INSTANCE__) == SPI4) || \ 15015 ((__INSTANCE__) == SPI5)) 15016 15017 /****************** TIM Instances : All supported instances *******************/ 15018 #define IS_TIM_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \ 15019 ((__INSTANCE__) == TIM2) || \ 15020 ((__INSTANCE__) == TIM3) || \ 15021 ((__INSTANCE__) == TIM4) || \ 15022 ((__INSTANCE__) == TIM5) || \ 15023 ((__INSTANCE__) == TIM6) || \ 15024 ((__INSTANCE__) == TIM7) || \ 15025 ((__INSTANCE__) == TIM8) || \ 15026 ((__INSTANCE__) == TIM9) || \ 15027 ((__INSTANCE__) == TIM10) || \ 15028 ((__INSTANCE__) == TIM11) || \ 15029 ((__INSTANCE__) == TIM12) || \ 15030 ((__INSTANCE__) == TIM13) || \ 15031 ((__INSTANCE__) == TIM14)) 15032 15033 /****************** TIM Instances : supporting 32 bits counter ****************/ 15034 #define IS_TIM_32B_COUNTER_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM2) || \ 15035 ((__INSTANCE__) == TIM5)) 15036 15037 /****************** TIM Instances : supporting the break function *************/ 15038 #define IS_TIM_BREAK_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 15039 ((INSTANCE) == TIM8)) 15040 15041 /************** TIM Instances : supporting Break source selection *************/ 15042 #define IS_TIM_BREAKSOURCE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 15043 ((INSTANCE) == TIM8)) 15044 15045 /****************** TIM Instances : supporting 2 break inputs *****************/ 15046 #define IS_TIM_BKIN2_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 15047 ((INSTANCE) == TIM8)) 15048 15049 /************* TIM Instances : at least 1 capture/compare channel *************/ 15050 #define IS_TIM_CC1_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \ 15051 ((__INSTANCE__) == TIM2) || \ 15052 ((__INSTANCE__) == TIM3) || \ 15053 ((__INSTANCE__) == TIM4) || \ 15054 ((__INSTANCE__) == TIM5) || \ 15055 ((__INSTANCE__) == TIM8) || \ 15056 ((__INSTANCE__) == TIM9) || \ 15057 ((__INSTANCE__) == TIM10) || \ 15058 ((__INSTANCE__) == TIM11) || \ 15059 ((__INSTANCE__) == TIM12) || \ 15060 ((__INSTANCE__) == TIM13) || \ 15061 ((__INSTANCE__) == TIM14)) 15062 15063 /************ TIM Instances : at least 2 capture/compare channels *************/ 15064 #define IS_TIM_CC2_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \ 15065 ((__INSTANCE__) == TIM2) || \ 15066 ((__INSTANCE__) == TIM3) || \ 15067 ((__INSTANCE__) == TIM4) || \ 15068 ((__INSTANCE__) == TIM5) || \ 15069 ((__INSTANCE__) == TIM8) || \ 15070 ((__INSTANCE__) == TIM9) || \ 15071 ((__INSTANCE__) == TIM12)) 15072 15073 /************ TIM Instances : at least 3 capture/compare channels *************/ 15074 #define IS_TIM_CC3_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \ 15075 ((__INSTANCE__) == TIM2) || \ 15076 ((__INSTANCE__) == TIM3) || \ 15077 ((__INSTANCE__) == TIM4) || \ 15078 ((__INSTANCE__) == TIM5) || \ 15079 ((__INSTANCE__) == TIM8)) 15080 15081 /************ TIM Instances : at least 4 capture/compare channels *************/ 15082 #define IS_TIM_CC4_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \ 15083 ((__INSTANCE__) == TIM2) || \ 15084 ((__INSTANCE__) == TIM3) || \ 15085 ((__INSTANCE__) == TIM4) || \ 15086 ((__INSTANCE__) == TIM5) || \ 15087 ((__INSTANCE__) == TIM8)) 15088 15089 /****************** TIM Instances : at least 5 capture/compare channels *******/ 15090 #define IS_TIM_CC5_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \ 15091 ((__INSTANCE__) == TIM8)) 15092 15093 /****************** TIM Instances : at least 6 capture/compare channels *******/ 15094 #define IS_TIM_CC6_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \ 15095 ((__INSTANCE__) == TIM8)) 15096 15097 /************ TIM Instances : DMA requests generation (TIMx_DIER.COMDE) *******/ 15098 #define IS_TIM_CCDMA_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \ 15099 ((__INSTANCE__) == TIM8)) 15100 15101 /****************** TIM Instances : DMA requests generation (TIMx_DIER.UDE) ***/ 15102 #define IS_TIM_DMA_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \ 15103 ((__INSTANCE__) == TIM8) || \ 15104 ((__INSTANCE__) == TIM2) || \ 15105 ((__INSTANCE__) == TIM3) || \ 15106 ((__INSTANCE__) == TIM4) || \ 15107 ((__INSTANCE__) == TIM5) || \ 15108 ((__INSTANCE__) == TIM6) || \ 15109 ((__INSTANCE__) == TIM7)) 15110 15111 /************ TIM Instances : DMA requests generation (CCxDE) *****************/ 15112 #define IS_TIM_DMA_CC_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \ 15113 ((__INSTANCE__) == TIM2) || \ 15114 ((__INSTANCE__) == TIM3) || \ 15115 ((__INSTANCE__) == TIM4) || \ 15116 ((__INSTANCE__) == TIM5) || \ 15117 ((__INSTANCE__) == TIM8)) 15118 15119 /******************** TIM Instances : DMA burst feature ***********************/ 15120 #define IS_TIM_DMABURST_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \ 15121 ((__INSTANCE__) == TIM2) || \ 15122 ((__INSTANCE__) == TIM3) || \ 15123 ((__INSTANCE__) == TIM4) || \ 15124 ((__INSTANCE__) == TIM5) || \ 15125 ((__INSTANCE__) == TIM8)) 15126 15127 /****************** TIM Instances : supporting combined 3-phase PWM mode ******/ 15128 #define IS_TIM_COMBINED3PHASEPWM_INSTANCE(__INSTANCE__) \ 15129 (((__INSTANCE__) == TIM1) || \ 15130 ((__INSTANCE__) == TIM8)) 15131 15132 /****************** TIM Instances : supporting counting mode selection ********/ 15133 #define IS_TIM_COUNTER_MODE_SELECT_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \ 15134 ((__INSTANCE__) == TIM2) || \ 15135 ((__INSTANCE__) == TIM3) || \ 15136 ((__INSTANCE__) == TIM4) || \ 15137 ((__INSTANCE__) == TIM5) || \ 15138 ((__INSTANCE__) == TIM8)) 15139 15140 /****************** TIM Instances : supporting encoder interface **************/ 15141 #define IS_TIM_ENCODER_INTERFACE_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \ 15142 ((__INSTANCE__) == TIM2) || \ 15143 ((__INSTANCE__) == TIM3) || \ 15144 ((__INSTANCE__) == TIM4) || \ 15145 ((__INSTANCE__) == TIM5) || \ 15146 ((__INSTANCE__) == TIM8)) 15147 15148 /****************** TIM Instances : supporting OCxREF clear *******************/ 15149 #define IS_TIM_OCXREF_CLEAR_INSTANCE(__INSTANCE__)\ 15150 (((__INSTANCE__) == TIM2) || \ 15151 ((__INSTANCE__) == TIM3) || \ 15152 ((__INSTANCE__) == TIM4) || \ 15153 ((__INSTANCE__) == TIM5)) 15154 15155 /****************** TIM Instances : supporting external clock mode 1 for TIX inputs*/ 15156 #define IS_TIM_CLOCKSOURCE_TIX_INSTANCE(__INSTANCE__)\ 15157 (((__INSTANCE__) == TIM1) || \ 15158 ((__INSTANCE__) == TIM2) || \ 15159 ((__INSTANCE__) == TIM3) || \ 15160 ((__INSTANCE__) == TIM4) || \ 15161 ((__INSTANCE__) == TIM5) || \ 15162 ((__INSTANCE__) == TIM8)) 15163 15164 /****************** TIM Instances : supporting internal trigger inputs(ITRX) *******/ 15165 #define IS_TIM_CLOCKSOURCE_ITRX_INSTANCE(__INSTANCE__)\ 15166 (((__INSTANCE__) == TIM1) || \ 15167 ((__INSTANCE__) == TIM2) || \ 15168 ((__INSTANCE__) == TIM3) || \ 15169 ((__INSTANCE__) == TIM4) || \ 15170 ((__INSTANCE__) == TIM5) || \ 15171 ((__INSTANCE__) == TIM8)) 15172 15173 /******************** TIM Instances : Advanced-control timers *****************/ 15174 #define IS_TIM_ADVANCED_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \ 15175 ((__INSTANCE__) == TIM8)) 15176 15177 /******************* TIM Instances : Timer input XOR function *****************/ 15178 #define IS_TIM_XOR_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \ 15179 ((__INSTANCE__) == TIM2) || \ 15180 ((__INSTANCE__) == TIM3) || \ 15181 ((__INSTANCE__) == TIM4) || \ 15182 ((__INSTANCE__) == TIM5) || \ 15183 ((__INSTANCE__) == TIM8)) 15184 15185 /****** TIM Instances : master mode available (TIMx_CR2.MMS available )********/ 15186 #define IS_TIM_MASTER_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \ 15187 ((__INSTANCE__) == TIM2) || \ 15188 ((__INSTANCE__) == TIM3) || \ 15189 ((__INSTANCE__) == TIM4) || \ 15190 ((__INSTANCE__) == TIM5) || \ 15191 ((__INSTANCE__) == TIM6) || \ 15192 ((__INSTANCE__) == TIM7) || \ 15193 ((__INSTANCE__) == TIM8)) 15194 15195 /*********** TIM Instances : Slave mode available (TIMx_SMCR available )*******/ 15196 #define IS_TIM_SLAVE_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \ 15197 ((__INSTANCE__) == TIM2) || \ 15198 ((__INSTANCE__) == TIM3) || \ 15199 ((__INSTANCE__) == TIM4) || \ 15200 ((__INSTANCE__) == TIM5) || \ 15201 ((__INSTANCE__) == TIM8) || \ 15202 ((__INSTANCE__) == TIM9) || \ 15203 ((__INSTANCE__) == TIM12)) 15204 15205 /***************** TIM Instances : external trigger input available ************/ 15206 #define IS_TIM_ETR_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \ 15207 ((__INSTANCE__) == TIM2) || \ 15208 ((__INSTANCE__) == TIM3) || \ 15209 ((__INSTANCE__) == TIM4) || \ 15210 ((__INSTANCE__) == TIM5) || \ 15211 ((__INSTANCE__) == TIM8)) 15212 15213 /****************** TIM Instances : remapping capability **********************/ 15214 #define IS_TIM_REMAP_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM2) || \ 15215 ((__INSTANCE__) == TIM5) || \ 15216 ((__INSTANCE__) == TIM11)) 15217 15218 /******************* TIM Instances : output(s) available **********************/ 15219 #define IS_TIM_CCX_INSTANCE(__INSTANCE__, __CHANNEL__) \ 15220 ((((__INSTANCE__) == TIM1) && \ 15221 (((__CHANNEL__) == TIM_CHANNEL_1) || \ 15222 ((__CHANNEL__) == TIM_CHANNEL_2) || \ 15223 ((__CHANNEL__) == TIM_CHANNEL_3) || \ 15224 ((__CHANNEL__) == TIM_CHANNEL_4) || \ 15225 ((__CHANNEL__) == TIM_CHANNEL_5) || \ 15226 ((__CHANNEL__) == TIM_CHANNEL_6))) \ 15227 || \ 15228 (((__INSTANCE__) == TIM2) && \ 15229 (((__CHANNEL__) == TIM_CHANNEL_1) || \ 15230 ((__CHANNEL__) == TIM_CHANNEL_2) || \ 15231 ((__CHANNEL__) == TIM_CHANNEL_3) || \ 15232 ((__CHANNEL__) == TIM_CHANNEL_4))) \ 15233 || \ 15234 (((__INSTANCE__) == TIM3) && \ 15235 (((__CHANNEL__) == TIM_CHANNEL_1) || \ 15236 ((__CHANNEL__) == TIM_CHANNEL_2) || \ 15237 ((__CHANNEL__) == TIM_CHANNEL_3) || \ 15238 ((__CHANNEL__) == TIM_CHANNEL_4))) \ 15239 || \ 15240 (((__INSTANCE__) == TIM4) && \ 15241 (((__CHANNEL__) == TIM_CHANNEL_1) || \ 15242 ((__CHANNEL__) == TIM_CHANNEL_2) || \ 15243 ((__CHANNEL__) == TIM_CHANNEL_3) || \ 15244 ((__CHANNEL__) == TIM_CHANNEL_4))) \ 15245 || \ 15246 (((__INSTANCE__) == TIM5) && \ 15247 (((__CHANNEL__) == TIM_CHANNEL_1) || \ 15248 ((__CHANNEL__) == TIM_CHANNEL_2) || \ 15249 ((__CHANNEL__) == TIM_CHANNEL_3) || \ 15250 ((__CHANNEL__) == TIM_CHANNEL_4))) \ 15251 || \ 15252 (((__INSTANCE__) == TIM8) && \ 15253 (((__CHANNEL__) == TIM_CHANNEL_1) || \ 15254 ((__CHANNEL__) == TIM_CHANNEL_2) || \ 15255 ((__CHANNEL__) == TIM_CHANNEL_3) || \ 15256 ((__CHANNEL__) == TIM_CHANNEL_4) || \ 15257 ((__CHANNEL__) == TIM_CHANNEL_5) || \ 15258 ((__CHANNEL__) == TIM_CHANNEL_6))) \ 15259 || \ 15260 (((__INSTANCE__) == TIM9) && \ 15261 (((__CHANNEL__) == TIM_CHANNEL_1) || \ 15262 ((__CHANNEL__) == TIM_CHANNEL_2))) \ 15263 || \ 15264 (((__INSTANCE__) == TIM10) && \ 15265 (((__CHANNEL__) == TIM_CHANNEL_1))) \ 15266 || \ 15267 (((__INSTANCE__) == TIM11) && \ 15268 (((__CHANNEL__) == TIM_CHANNEL_1))) \ 15269 || \ 15270 (((__INSTANCE__) == TIM12) && \ 15271 (((__CHANNEL__) == TIM_CHANNEL_1) || \ 15272 ((__CHANNEL__) == TIM_CHANNEL_2))) \ 15273 || \ 15274 (((__INSTANCE__) == TIM13) && \ 15275 (((__CHANNEL__) == TIM_CHANNEL_1))) \ 15276 || \ 15277 (((__INSTANCE__) == TIM14) && \ 15278 (((__CHANNEL__) == TIM_CHANNEL_1)))) 15279 15280 /************ TIM Instances : complementary output(s) available ***************/ 15281 #define IS_TIM_CCXN_INSTANCE(__INSTANCE__, __CHANNEL__) \ 15282 ((((__INSTANCE__) == TIM1) && \ 15283 (((__CHANNEL__) == TIM_CHANNEL_1) || \ 15284 ((__CHANNEL__) == TIM_CHANNEL_2) || \ 15285 ((__CHANNEL__) == TIM_CHANNEL_3))) \ 15286 || \ 15287 (((__INSTANCE__) == TIM8) && \ 15288 (((__CHANNEL__) == TIM_CHANNEL_1) || \ 15289 ((__CHANNEL__) == TIM_CHANNEL_2) || \ 15290 ((__CHANNEL__) == TIM_CHANNEL_3)))) 15291 15292 /****************** TIM Instances : supporting ADC triggering through TRGO2 ***/ 15293 #define IS_TIM_TRGO2_INSTANCE(__INSTANCE__)\ 15294 (((__INSTANCE__) == TIM1) || \ 15295 ((__INSTANCE__) == TIM8) ) 15296 15297 /****************** TIM Instances : supporting clock division *****************/ 15298 #define IS_TIM_CLOCK_DIVISION_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \ 15299 ((__INSTANCE__) == TIM2) || \ 15300 ((__INSTANCE__) == TIM3) || \ 15301 ((__INSTANCE__) == TIM4) || \ 15302 ((__INSTANCE__) == TIM5) || \ 15303 ((__INSTANCE__) == TIM8) || \ 15304 ((__INSTANCE__) == TIM9) || \ 15305 ((__INSTANCE__) == TIM10) || \ 15306 ((__INSTANCE__) == TIM11) || \ 15307 ((__INSTANCE__) == TIM12) || \ 15308 ((__INSTANCE__) == TIM13) || \ 15309 ((__INSTANCE__) == TIM14)) 15310 15311 /****************** TIM Instances : supporting repetition counter *************/ 15312 #define IS_TIM_REPETITION_COUNTER_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \ 15313 ((__INSTANCE__) == TIM8)) 15314 15315 /****** TIM Instances : supporting external clock mode 1 for ETRF input *******/ 15316 #define IS_TIM_CLOCKSOURCE_ETRMODE1_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \ 15317 ((__INSTANCE__) == TIM2) || \ 15318 ((__INSTANCE__) == TIM3) || \ 15319 ((__INSTANCE__) == TIM4) || \ 15320 ((__INSTANCE__) == TIM5) || \ 15321 ((__INSTANCE__) == TIM8) || \ 15322 ((__INSTANCE__) == TIM9) || \ 15323 ((__INSTANCE__) == TIM12)) 15324 15325 /****** TIM Instances : supporting external clock mode 2 for ETRF input *******/ 15326 #define IS_TIM_CLOCKSOURCE_ETRMODE2_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \ 15327 ((__INSTANCE__) == TIM2) || \ 15328 ((__INSTANCE__) == TIM3) || \ 15329 ((__INSTANCE__) == TIM4) || \ 15330 ((__INSTANCE__) == TIM5) || \ 15331 ((__INSTANCE__) == TIM8)) 15332 15333 /****************** TIM Instances : supporting Hall sensor interface **********/ 15334 #define IS_TIM_HALL_SENSOR_INTERFACE_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \ 15335 ((__INSTANCE__) == TIM2) || \ 15336 ((__INSTANCE__) == TIM3) || \ 15337 ((__INSTANCE__) == TIM4) || \ 15338 ((__INSTANCE__) == TIM5) || \ 15339 ((__INSTANCE__) == TIM8)) 15340 15341 /****************** TIM Instances : supporting commutation event generation ***/ 15342 #define IS_TIM_COMMUTATION_EVENT_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \ 15343 ((__INSTANCE__) == TIM8)) 15344 15345 /******************** USART Instances : Synchronous mode **********************/ 15346 #define IS_USART_INSTANCE(__INSTANCE__) (((__INSTANCE__) == USART1) || \ 15347 ((__INSTANCE__) == USART2) || \ 15348 ((__INSTANCE__) == USART3) || \ 15349 ((__INSTANCE__) == USART6)) 15350 15351 /******************** UART Instances : Asynchronous mode **********************/ 15352 #define IS_UART_INSTANCE(__INSTANCE__) (((__INSTANCE__) == USART1) || \ 15353 ((__INSTANCE__) == USART2) || \ 15354 ((__INSTANCE__) == USART3) || \ 15355 ((__INSTANCE__) == UART4) || \ 15356 ((__INSTANCE__) == UART5) || \ 15357 ((__INSTANCE__) == USART6) || \ 15358 ((__INSTANCE__) == UART7) || \ 15359 ((__INSTANCE__) == UART8)) 15360 15361 /****************** UART Instances : Auto Baud Rate detection ****************/ 15362 #define IS_USART_AUTOBAUDRATE_DETECTION_INSTANCE(__INSTANCE__) (((__INSTANCE__) == USART1) || \ 15363 ((__INSTANCE__) == USART2) || \ 15364 ((__INSTANCE__) == USART3) || \ 15365 ((__INSTANCE__) == USART6)) 15366 15367 /****************** UART Instances : Driver Enable *****************/ 15368 #define IS_UART_DRIVER_ENABLE_INSTANCE(__INSTANCE__) (((__INSTANCE__) == USART1) || \ 15369 ((__INSTANCE__) == USART2) || \ 15370 ((__INSTANCE__) == USART3) || \ 15371 ((__INSTANCE__) == UART4) || \ 15372 ((__INSTANCE__) == UART5) || \ 15373 ((__INSTANCE__) == USART6) || \ 15374 ((__INSTANCE__) == UART7) || \ 15375 ((__INSTANCE__) == UART8)) 15376 15377 /******************** UART Instances : Half-Duplex mode **********************/ 15378 #define IS_UART_HALFDUPLEX_INSTANCE(__INSTANCE__) (((__INSTANCE__) == USART1) || \ 15379 ((__INSTANCE__) == USART2) || \ 15380 ((__INSTANCE__) == USART3) || \ 15381 ((__INSTANCE__) == UART4) || \ 15382 ((__INSTANCE__) == UART5) || \ 15383 ((__INSTANCE__) == USART6) || \ 15384 ((__INSTANCE__) == UART7) || \ 15385 ((__INSTANCE__) == UART8)) 15386 15387 /****************** UART Instances : Hardware Flow control ********************/ 15388 #define IS_UART_HWFLOW_INSTANCE(__INSTANCE__) (((__INSTANCE__) == USART1) || \ 15389 ((__INSTANCE__) == USART2) || \ 15390 ((__INSTANCE__) == USART3) || \ 15391 ((__INSTANCE__) == UART4) || \ 15392 ((__INSTANCE__) == UART5) || \ 15393 ((__INSTANCE__) == USART6) || \ 15394 ((__INSTANCE__) == UART7) || \ 15395 ((__INSTANCE__) == UART8)) 15396 15397 /******************** UART Instances : LIN mode **********************/ 15398 #define IS_UART_LIN_INSTANCE(__INSTANCE__) (((__INSTANCE__) == USART1) || \ 15399 ((__INSTANCE__) == USART2) || \ 15400 ((__INSTANCE__) == USART3) || \ 15401 ((__INSTANCE__) == UART4) || \ 15402 ((__INSTANCE__) == UART5) || \ 15403 ((__INSTANCE__) == USART6) || \ 15404 ((__INSTANCE__) == UART7) || \ 15405 ((__INSTANCE__) == UART8)) 15406 15407 /********************* UART Instances : Smart card mode ***********************/ 15408 #define IS_SMARTCARD_INSTANCE(__INSTANCE__) (((__INSTANCE__) == USART1) || \ 15409 ((__INSTANCE__) == USART2) || \ 15410 ((__INSTANCE__) == USART3) || \ 15411 ((__INSTANCE__) == USART6)) 15412 15413 /*********************** UART Instances : IRDA mode ***************************/ 15414 #define IS_IRDA_INSTANCE(__INSTANCE__) (((__INSTANCE__) == USART1) || \ 15415 ((__INSTANCE__) == USART2) || \ 15416 ((__INSTANCE__) == USART3) || \ 15417 ((__INSTANCE__) == UART4) || \ 15418 ((__INSTANCE__) == UART5) || \ 15419 ((__INSTANCE__) == USART6) || \ 15420 ((__INSTANCE__) == UART7) || \ 15421 ((__INSTANCE__) == UART8)) 15422 15423 /****************************** IWDG Instances ********************************/ 15424 #define IS_IWDG_ALL_INSTANCE(__INSTANCE__) ((__INSTANCE__) == IWDG) 15425 15426 /****************************** WWDG Instances ********************************/ 15427 #define IS_WWDG_ALL_INSTANCE(__INSTANCE__) ((__INSTANCE__) == WWDG) 15428 15429 /*********************** PCD Instances ****************************************/ 15430 #define IS_PCD_ALL_INSTANCE(INSTANCE) (((INSTANCE) == USB_OTG_FS) || \ 15431 ((INSTANCE) == USB_OTG_HS)) 15432 15433 /*********************** HCD Instances ****************************************/ 15434 #define IS_HCD_ALL_INSTANCE(INSTANCE) (((INSTANCE) == USB_OTG_FS) || \ 15435 ((INSTANCE) == USB_OTG_HS)) 15436 15437 /******************************************************************************/ 15438 /* For a painless codes migration between the STM32F7xx device product */ 15439 /* lines, the aliases defined below are put in place to overcome the */ 15440 /* differences in the interrupt handlers and IRQn definitions. */ 15441 /* No need to update developed interrupt code when moving across */ 15442 /* product lines within the same STM32F7 Family */ 15443 /******************************************************************************/ 15444 15445 /* Aliases for __IRQn */ 15446 #define HASH_RNG_IRQn RNG_IRQn 15447 15448 /* Aliases for __IRQHandler */ 15449 #define HASH_RNG_IRQHandler RNG_IRQHandler 15450 15451 /** 15452 * @} 15453 */ 15454 15455 /** 15456 * @} 15457 */ 15458 15459 /** 15460 * @} 15461 */ 15462 15463 #ifdef __cplusplus 15464 } 15465 #endif /* __cplusplus */ 15466 15467 #endif /* __STM32F722xx_H */ 15468 15469 15470