1 /**
2  * \file
3  *
4  * \brief Peripheral I/O description for SAMR21E19A
5  *
6  * Copyright (c) 2017 Atmel Corporation,
7  *                    a wholly owned subsidiary of Microchip Technology Inc.
8  *
9  * \asf_license_start
10  *
11  * \page License
12  *
13  * Licensed under the Apache License, Version 2.0 (the "License");
14  * you may not use this file except in compliance with the License.
15  * You may obtain a copy of the Licence at
16  *
17  *     http://www.apache.org/licenses/LICENSE-2.0
18  *
19  * Unless required by applicable law or agreed to in writing, software
20  * distributed under the License is distributed on an "AS IS" BASIS,
21  * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
22  * See the License for the specific language governing permissions and
23  * limitations under the License.
24  *
25  * \asf_license_stop
26  *
27  */
28 
29 #ifndef _SAMR21E19A_PIO_
30 #define _SAMR21E19A_PIO_
31 
32 #define PIN_PA00                           0  /**< \brief Pin Number for PA00 */
33 #define PORT_PA00              (_UL_(1) <<  0) /**< \brief PORT Mask  for PA00 */
34 #define PIN_PA06                           6  /**< \brief Pin Number for PA06 */
35 #define PORT_PA06              (_UL_(1) <<  6) /**< \brief PORT Mask  for PA06 */
36 #define PIN_PA07                           7  /**< \brief Pin Number for PA07 */
37 #define PORT_PA07              (_UL_(1) <<  7) /**< \brief PORT Mask  for PA07 */
38 #define PIN_PA08                           8  /**< \brief Pin Number for PA08 */
39 #define PORT_PA08              (_UL_(1) <<  8) /**< \brief PORT Mask  for PA08 */
40 #define PIN_PA09                           9  /**< \brief Pin Number for PA09 */
41 #define PORT_PA09              (_UL_(1) <<  9) /**< \brief PORT Mask  for PA09 */
42 #define PIN_PA10                          10  /**< \brief Pin Number for PA10 */
43 #define PORT_PA10              (_UL_(1) << 10) /**< \brief PORT Mask  for PA10 */
44 #define PIN_PA11                          11  /**< \brief Pin Number for PA11 */
45 #define PORT_PA11              (_UL_(1) << 11) /**< \brief PORT Mask  for PA11 */
46 #define PIN_PA12                          12  /**< \brief Pin Number for PA12 */
47 #define PORT_PA12              (_UL_(1) << 12) /**< \brief PORT Mask  for PA12 */
48 #define PIN_PA14                          14  /**< \brief Pin Number for PA14 */
49 #define PORT_PA14              (_UL_(1) << 14) /**< \brief PORT Mask  for PA14 */
50 #define PIN_PA15                          15  /**< \brief Pin Number for PA15 */
51 #define PORT_PA15              (_UL_(1) << 15) /**< \brief PORT Mask  for PA15 */
52 #define PIN_PA16                          16  /**< \brief Pin Number for PA16 */
53 #define PORT_PA16              (_UL_(1) << 16) /**< \brief PORT Mask  for PA16 */
54 #define PIN_PA17                          17  /**< \brief Pin Number for PA17 */
55 #define PORT_PA17              (_UL_(1) << 17) /**< \brief PORT Mask  for PA17 */
56 #define PIN_PA18                          18  /**< \brief Pin Number for PA18 */
57 #define PORT_PA18              (_UL_(1) << 18) /**< \brief PORT Mask  for PA18 */
58 #define PIN_PA19                          19  /**< \brief Pin Number for PA19 */
59 #define PORT_PA19              (_UL_(1) << 19) /**< \brief PORT Mask  for PA19 */
60 #define PIN_PA20                          20  /**< \brief Pin Number for PA20 */
61 #define PORT_PA20              (_UL_(1) << 20) /**< \brief PORT Mask  for PA20 */
62 #define PIN_PA22                          22  /**< \brief Pin Number for PA22 */
63 #define PORT_PA22              (_UL_(1) << 22) /**< \brief PORT Mask  for PA22 */
64 #define PIN_PA23                          23  /**< \brief Pin Number for PA23 */
65 #define PORT_PA23              (_UL_(1) << 23) /**< \brief PORT Mask  for PA23 */
66 #define PIN_PA24                          24  /**< \brief Pin Number for PA24 */
67 #define PORT_PA24              (_UL_(1) << 24) /**< \brief PORT Mask  for PA24 */
68 #define PIN_PA25                          25  /**< \brief Pin Number for PA25 */
69 #define PORT_PA25              (_UL_(1) << 25) /**< \brief PORT Mask  for PA25 */
70 #define PIN_PA27                          27  /**< \brief Pin Number for PA27 */
71 #define PORT_PA27              (_UL_(1) << 27) /**< \brief PORT Mask  for PA27 */
72 #define PIN_PA28                          28  /**< \brief Pin Number for PA28 */
73 #define PORT_PA28              (_UL_(1) << 28) /**< \brief PORT Mask  for PA28 */
74 #define PIN_PA30                          30  /**< \brief Pin Number for PA30 */
75 #define PORT_PA30              (_UL_(1) << 30) /**< \brief PORT Mask  for PA30 */
76 #define PIN_PA31                          31  /**< \brief Pin Number for PA31 */
77 #define PORT_PA31              (_UL_(1) << 31) /**< \brief PORT Mask  for PA31 */
78 #define PIN_PB00                          32  /**< \brief Pin Number for PB00 */
79 #define PORT_PB00              (_UL_(1) <<  0) /**< \brief PORT Mask  for PB00 */
80 #define PIN_PB08                          40  /**< \brief Pin Number for PB08 */
81 #define PORT_PB08              (_UL_(1) <<  8) /**< \brief PORT Mask  for PB08 */
82 #define PIN_PB09                          41  /**< \brief Pin Number for PB09 */
83 #define PORT_PB09              (_UL_(1) <<  9) /**< \brief PORT Mask  for PB09 */
84 #define PIN_PB14                          46  /**< \brief Pin Number for PB14 */
85 #define PORT_PB14              (_UL_(1) << 14) /**< \brief PORT Mask  for PB14 */
86 #define PIN_PB15                          47  /**< \brief Pin Number for PB15 */
87 #define PORT_PB15              (_UL_(1) << 15) /**< \brief PORT Mask  for PB15 */
88 #define PIN_PB16                          48  /**< \brief Pin Number for PB16 */
89 #define PORT_PB16              (_UL_(1) << 16) /**< \brief PORT Mask  for PB16 */
90 #define PIN_PB17                          49  /**< \brief Pin Number for PB17 */
91 #define PORT_PB17              (_UL_(1) << 17) /**< \brief PORT Mask  for PB17 */
92 #define PIN_PB22                          54  /**< \brief Pin Number for PB22 */
93 #define PORT_PB22              (_UL_(1) << 22) /**< \brief PORT Mask  for PB22 */
94 #define PIN_PB23                          55  /**< \brief Pin Number for PB23 */
95 #define PORT_PB23              (_UL_(1) << 23) /**< \brief PORT Mask  for PB23 */
96 #define PIN_PB30                          62  /**< \brief Pin Number for PB30 */
97 #define PORT_PB30              (_UL_(1) << 30) /**< \brief PORT Mask  for PB30 */
98 #define PIN_PB31                          63  /**< \brief Pin Number for PB31 */
99 #define PORT_PB31              (_UL_(1) << 31) /**< \brief PORT Mask  for PB31 */
100 #define PIN_PC16                          80  /**< \brief Pin Number for PC16 */
101 #define PORT_PC16              (_UL_(1) << 16) /**< \brief PORT Mask  for PC16 */
102 #define PIN_PC18                          82  /**< \brief Pin Number for PC18 */
103 #define PORT_PC18              (_UL_(1) << 18) /**< \brief PORT Mask  for PC18 */
104 #define PIN_PC19                          83  /**< \brief Pin Number for PC19 */
105 #define PORT_PC19              (_UL_(1) << 19) /**< \brief PORT Mask  for PC19 */
106 /* ========== PORT definition for GCLK peripheral ========== */
107 #define PIN_PB14H_GCLK_IO0             _L_(46) /**< \brief GCLK signal: IO0 on PB14 mux H */
108 #define MUX_PB14H_GCLK_IO0              _L_(7)
109 #define PINMUX_PB14H_GCLK_IO0      ((PIN_PB14H_GCLK_IO0 << 16) | MUX_PB14H_GCLK_IO0)
110 #define PORT_PB14H_GCLK_IO0    (_UL_(1) << 14)
111 #define PIN_PB22H_GCLK_IO0             _L_(54) /**< \brief GCLK signal: IO0 on PB22 mux H */
112 #define MUX_PB22H_GCLK_IO0              _L_(7)
113 #define PINMUX_PB22H_GCLK_IO0      ((PIN_PB22H_GCLK_IO0 << 16) | MUX_PB22H_GCLK_IO0)
114 #define PORT_PB22H_GCLK_IO0    (_UL_(1) << 22)
115 #define PIN_PA14H_GCLK_IO0             _L_(14) /**< \brief GCLK signal: IO0 on PA14 mux H */
116 #define MUX_PA14H_GCLK_IO0              _L_(7)
117 #define PINMUX_PA14H_GCLK_IO0      ((PIN_PA14H_GCLK_IO0 << 16) | MUX_PA14H_GCLK_IO0)
118 #define PORT_PA14H_GCLK_IO0    (_UL_(1) << 14)
119 #define PIN_PA27H_GCLK_IO0             _L_(27) /**< \brief GCLK signal: IO0 on PA27 mux H */
120 #define MUX_PA27H_GCLK_IO0              _L_(7)
121 #define PINMUX_PA27H_GCLK_IO0      ((PIN_PA27H_GCLK_IO0 << 16) | MUX_PA27H_GCLK_IO0)
122 #define PORT_PA27H_GCLK_IO0    (_UL_(1) << 27)
123 #define PIN_PA28H_GCLK_IO0             _L_(28) /**< \brief GCLK signal: IO0 on PA28 mux H */
124 #define MUX_PA28H_GCLK_IO0              _L_(7)
125 #define PINMUX_PA28H_GCLK_IO0      ((PIN_PA28H_GCLK_IO0 << 16) | MUX_PA28H_GCLK_IO0)
126 #define PORT_PA28H_GCLK_IO0    (_UL_(1) << 28)
127 #define PIN_PA30H_GCLK_IO0             _L_(30) /**< \brief GCLK signal: IO0 on PA30 mux H */
128 #define MUX_PA30H_GCLK_IO0              _L_(7)
129 #define PINMUX_PA30H_GCLK_IO0      ((PIN_PA30H_GCLK_IO0 << 16) | MUX_PA30H_GCLK_IO0)
130 #define PORT_PA30H_GCLK_IO0    (_UL_(1) << 30)
131 #define PIN_PB15H_GCLK_IO1             _L_(47) /**< \brief GCLK signal: IO1 on PB15 mux H */
132 #define MUX_PB15H_GCLK_IO1              _L_(7)
133 #define PINMUX_PB15H_GCLK_IO1      ((PIN_PB15H_GCLK_IO1 << 16) | MUX_PB15H_GCLK_IO1)
134 #define PORT_PB15H_GCLK_IO1    (_UL_(1) << 15)
135 #define PIN_PB23H_GCLK_IO1             _L_(55) /**< \brief GCLK signal: IO1 on PB23 mux H */
136 #define MUX_PB23H_GCLK_IO1              _L_(7)
137 #define PINMUX_PB23H_GCLK_IO1      ((PIN_PB23H_GCLK_IO1 << 16) | MUX_PB23H_GCLK_IO1)
138 #define PORT_PB23H_GCLK_IO1    (_UL_(1) << 23)
139 #define PIN_PA15H_GCLK_IO1             _L_(15) /**< \brief GCLK signal: IO1 on PA15 mux H */
140 #define MUX_PA15H_GCLK_IO1              _L_(7)
141 #define PINMUX_PA15H_GCLK_IO1      ((PIN_PA15H_GCLK_IO1 << 16) | MUX_PA15H_GCLK_IO1)
142 #define PORT_PA15H_GCLK_IO1    (_UL_(1) << 15)
143 #define PIN_PB16H_GCLK_IO2             _L_(48) /**< \brief GCLK signal: IO2 on PB16 mux H */
144 #define MUX_PB16H_GCLK_IO2              _L_(7)
145 #define PINMUX_PB16H_GCLK_IO2      ((PIN_PB16H_GCLK_IO2 << 16) | MUX_PB16H_GCLK_IO2)
146 #define PORT_PB16H_GCLK_IO2    (_UL_(1) << 16)
147 #define PIN_PA16H_GCLK_IO2             _L_(16) /**< \brief GCLK signal: IO2 on PA16 mux H */
148 #define MUX_PA16H_GCLK_IO2              _L_(7)
149 #define PINMUX_PA16H_GCLK_IO2      ((PIN_PA16H_GCLK_IO2 << 16) | MUX_PA16H_GCLK_IO2)
150 #define PORT_PA16H_GCLK_IO2    (_UL_(1) << 16)
151 #define PIN_PA17H_GCLK_IO3             _L_(17) /**< \brief GCLK signal: IO3 on PA17 mux H */
152 #define MUX_PA17H_GCLK_IO3              _L_(7)
153 #define PINMUX_PA17H_GCLK_IO3      ((PIN_PA17H_GCLK_IO3 << 16) | MUX_PA17H_GCLK_IO3)
154 #define PORT_PA17H_GCLK_IO3    (_UL_(1) << 17)
155 #define PIN_PB17H_GCLK_IO3             _L_(49) /**< \brief GCLK signal: IO3 on PB17 mux H */
156 #define MUX_PB17H_GCLK_IO3              _L_(7)
157 #define PINMUX_PB17H_GCLK_IO3      ((PIN_PB17H_GCLK_IO3 << 16) | MUX_PB17H_GCLK_IO3)
158 #define PORT_PB17H_GCLK_IO3    (_UL_(1) << 17)
159 #define PIN_PA10H_GCLK_IO4             _L_(10) /**< \brief GCLK signal: IO4 on PA10 mux H */
160 #define MUX_PA10H_GCLK_IO4              _L_(7)
161 #define PINMUX_PA10H_GCLK_IO4      ((PIN_PA10H_GCLK_IO4 << 16) | MUX_PA10H_GCLK_IO4)
162 #define PORT_PA10H_GCLK_IO4    (_UL_(1) << 10)
163 #define PIN_PA20H_GCLK_IO4             _L_(20) /**< \brief GCLK signal: IO4 on PA20 mux H */
164 #define MUX_PA20H_GCLK_IO4              _L_(7)
165 #define PINMUX_PA20H_GCLK_IO4      ((PIN_PA20H_GCLK_IO4 << 16) | MUX_PA20H_GCLK_IO4)
166 #define PORT_PA20H_GCLK_IO4    (_UL_(1) << 20)
167 #define PIN_PA11H_GCLK_IO5             _L_(11) /**< \brief GCLK signal: IO5 on PA11 mux H */
168 #define MUX_PA11H_GCLK_IO5              _L_(7)
169 #define PINMUX_PA11H_GCLK_IO5      ((PIN_PA11H_GCLK_IO5 << 16) | MUX_PA11H_GCLK_IO5)
170 #define PORT_PA11H_GCLK_IO5    (_UL_(1) << 11)
171 #define PIN_PA22H_GCLK_IO6             _L_(22) /**< \brief GCLK signal: IO6 on PA22 mux H */
172 #define MUX_PA22H_GCLK_IO6              _L_(7)
173 #define PINMUX_PA22H_GCLK_IO6      ((PIN_PA22H_GCLK_IO6 << 16) | MUX_PA22H_GCLK_IO6)
174 #define PORT_PA22H_GCLK_IO6    (_UL_(1) << 22)
175 #define PIN_PA23H_GCLK_IO7             _L_(23) /**< \brief GCLK signal: IO7 on PA23 mux H */
176 #define MUX_PA23H_GCLK_IO7              _L_(7)
177 #define PINMUX_PA23H_GCLK_IO7      ((PIN_PA23H_GCLK_IO7 << 16) | MUX_PA23H_GCLK_IO7)
178 #define PORT_PA23H_GCLK_IO7    (_UL_(1) << 23)
179 /* ========== PORT definition for EIC peripheral ========== */
180 #define PIN_PA16A_EIC_EXTINT0          _L_(16) /**< \brief EIC signal: EXTINT0 on PA16 mux A */
181 #define MUX_PA16A_EIC_EXTINT0           _L_(0)
182 #define PINMUX_PA16A_EIC_EXTINT0   ((PIN_PA16A_EIC_EXTINT0 << 16) | MUX_PA16A_EIC_EXTINT0)
183 #define PORT_PA16A_EIC_EXTINT0  (_UL_(1) << 16)
184 #define PIN_PA16A_EIC_EXTINT_NUM        _L_(0) /**< \brief EIC signal: PIN_PA16 External Interrupt Line */
185 #define PIN_PB00A_EIC_EXTINT0          _L_(32) /**< \brief EIC signal: EXTINT0 on PB00 mux A */
186 #define MUX_PB00A_EIC_EXTINT0           _L_(0)
187 #define PINMUX_PB00A_EIC_EXTINT0   ((PIN_PB00A_EIC_EXTINT0 << 16) | MUX_PB00A_EIC_EXTINT0)
188 #define PORT_PB00A_EIC_EXTINT0  (_UL_(1) <<  0)
189 #define PIN_PB00A_EIC_EXTINT_NUM        _L_(0) /**< \brief EIC signal: PIN_PB00 External Interrupt Line */
190 #define PIN_PB16A_EIC_EXTINT0          _L_(48) /**< \brief EIC signal: EXTINT0 on PB16 mux A */
191 #define MUX_PB16A_EIC_EXTINT0           _L_(0)
192 #define PINMUX_PB16A_EIC_EXTINT0   ((PIN_PB16A_EIC_EXTINT0 << 16) | MUX_PB16A_EIC_EXTINT0)
193 #define PORT_PB16A_EIC_EXTINT0  (_UL_(1) << 16)
194 #define PIN_PB16A_EIC_EXTINT_NUM        _L_(0) /**< \brief EIC signal: PIN_PB16 External Interrupt Line */
195 #define PIN_PA00A_EIC_EXTINT0           _L_(0) /**< \brief EIC signal: EXTINT0 on PA00 mux A */
196 #define MUX_PA00A_EIC_EXTINT0           _L_(0)
197 #define PINMUX_PA00A_EIC_EXTINT0   ((PIN_PA00A_EIC_EXTINT0 << 16) | MUX_PA00A_EIC_EXTINT0)
198 #define PORT_PA00A_EIC_EXTINT0  (_UL_(1) <<  0)
199 #define PIN_PA00A_EIC_EXTINT_NUM        _L_(0) /**< \brief EIC signal: PIN_PA00 External Interrupt Line */
200 #define PIN_PA17A_EIC_EXTINT1          _L_(17) /**< \brief EIC signal: EXTINT1 on PA17 mux A */
201 #define MUX_PA17A_EIC_EXTINT1           _L_(0)
202 #define PINMUX_PA17A_EIC_EXTINT1   ((PIN_PA17A_EIC_EXTINT1 << 16) | MUX_PA17A_EIC_EXTINT1)
203 #define PORT_PA17A_EIC_EXTINT1  (_UL_(1) << 17)
204 #define PIN_PA17A_EIC_EXTINT_NUM        _L_(1) /**< \brief EIC signal: PIN_PA17 External Interrupt Line */
205 #define PIN_PB17A_EIC_EXTINT1          _L_(49) /**< \brief EIC signal: EXTINT1 on PB17 mux A */
206 #define MUX_PB17A_EIC_EXTINT1           _L_(0)
207 #define PINMUX_PB17A_EIC_EXTINT1   ((PIN_PB17A_EIC_EXTINT1 << 16) | MUX_PB17A_EIC_EXTINT1)
208 #define PORT_PB17A_EIC_EXTINT1  (_UL_(1) << 17)
209 #define PIN_PB17A_EIC_EXTINT_NUM        _L_(1) /**< \brief EIC signal: PIN_PB17 External Interrupt Line */
210 #define PIN_PA18A_EIC_EXTINT2          _L_(18) /**< \brief EIC signal: EXTINT2 on PA18 mux A */
211 #define MUX_PA18A_EIC_EXTINT2           _L_(0)
212 #define PINMUX_PA18A_EIC_EXTINT2   ((PIN_PA18A_EIC_EXTINT2 << 16) | MUX_PA18A_EIC_EXTINT2)
213 #define PORT_PA18A_EIC_EXTINT2  (_UL_(1) << 18)
214 #define PIN_PA18A_EIC_EXTINT_NUM        _L_(2) /**< \brief EIC signal: PIN_PA18 External Interrupt Line */
215 #define PIN_PA19A_EIC_EXTINT3          _L_(19) /**< \brief EIC signal: EXTINT3 on PA19 mux A */
216 #define MUX_PA19A_EIC_EXTINT3           _L_(0)
217 #define PINMUX_PA19A_EIC_EXTINT3   ((PIN_PA19A_EIC_EXTINT3 << 16) | MUX_PA19A_EIC_EXTINT3)
218 #define PORT_PA19A_EIC_EXTINT3  (_UL_(1) << 19)
219 #define PIN_PA19A_EIC_EXTINT_NUM        _L_(3) /**< \brief EIC signal: PIN_PA19 External Interrupt Line */
220 #define PIN_PA20A_EIC_EXTINT4          _L_(20) /**< \brief EIC signal: EXTINT4 on PA20 mux A */
221 #define MUX_PA20A_EIC_EXTINT4           _L_(0)
222 #define PINMUX_PA20A_EIC_EXTINT4   ((PIN_PA20A_EIC_EXTINT4 << 16) | MUX_PA20A_EIC_EXTINT4)
223 #define PORT_PA20A_EIC_EXTINT4  (_UL_(1) << 20)
224 #define PIN_PA20A_EIC_EXTINT_NUM        _L_(4) /**< \brief EIC signal: PIN_PA20 External Interrupt Line */
225 #define PIN_PA06A_EIC_EXTINT6           _L_(6) /**< \brief EIC signal: EXTINT6 on PA06 mux A */
226 #define MUX_PA06A_EIC_EXTINT6           _L_(0)
227 #define PINMUX_PA06A_EIC_EXTINT6   ((PIN_PA06A_EIC_EXTINT6 << 16) | MUX_PA06A_EIC_EXTINT6)
228 #define PORT_PA06A_EIC_EXTINT6  (_UL_(1) <<  6)
229 #define PIN_PA06A_EIC_EXTINT_NUM        _L_(6) /**< \brief EIC signal: PIN_PA06 External Interrupt Line */
230 #define PIN_PA22A_EIC_EXTINT6          _L_(22) /**< \brief EIC signal: EXTINT6 on PA22 mux A */
231 #define MUX_PA22A_EIC_EXTINT6           _L_(0)
232 #define PINMUX_PA22A_EIC_EXTINT6   ((PIN_PA22A_EIC_EXTINT6 << 16) | MUX_PA22A_EIC_EXTINT6)
233 #define PORT_PA22A_EIC_EXTINT6  (_UL_(1) << 22)
234 #define PIN_PA22A_EIC_EXTINT_NUM        _L_(6) /**< \brief EIC signal: PIN_PA22 External Interrupt Line */
235 #define PIN_PB22A_EIC_EXTINT6          _L_(54) /**< \brief EIC signal: EXTINT6 on PB22 mux A */
236 #define MUX_PB22A_EIC_EXTINT6           _L_(0)
237 #define PINMUX_PB22A_EIC_EXTINT6   ((PIN_PB22A_EIC_EXTINT6 << 16) | MUX_PB22A_EIC_EXTINT6)
238 #define PORT_PB22A_EIC_EXTINT6  (_UL_(1) << 22)
239 #define PIN_PB22A_EIC_EXTINT_NUM        _L_(6) /**< \brief EIC signal: PIN_PB22 External Interrupt Line */
240 #define PIN_PA07A_EIC_EXTINT7           _L_(7) /**< \brief EIC signal: EXTINT7 on PA07 mux A */
241 #define MUX_PA07A_EIC_EXTINT7           _L_(0)
242 #define PINMUX_PA07A_EIC_EXTINT7   ((PIN_PA07A_EIC_EXTINT7 << 16) | MUX_PA07A_EIC_EXTINT7)
243 #define PORT_PA07A_EIC_EXTINT7  (_UL_(1) <<  7)
244 #define PIN_PA07A_EIC_EXTINT_NUM        _L_(7) /**< \brief EIC signal: PIN_PA07 External Interrupt Line */
245 #define PIN_PA23A_EIC_EXTINT7          _L_(23) /**< \brief EIC signal: EXTINT7 on PA23 mux A */
246 #define MUX_PA23A_EIC_EXTINT7           _L_(0)
247 #define PINMUX_PA23A_EIC_EXTINT7   ((PIN_PA23A_EIC_EXTINT7 << 16) | MUX_PA23A_EIC_EXTINT7)
248 #define PORT_PA23A_EIC_EXTINT7  (_UL_(1) << 23)
249 #define PIN_PA23A_EIC_EXTINT_NUM        _L_(7) /**< \brief EIC signal: PIN_PA23 External Interrupt Line */
250 #define PIN_PB23A_EIC_EXTINT7          _L_(55) /**< \brief EIC signal: EXTINT7 on PB23 mux A */
251 #define MUX_PB23A_EIC_EXTINT7           _L_(0)
252 #define PINMUX_PB23A_EIC_EXTINT7   ((PIN_PB23A_EIC_EXTINT7 << 16) | MUX_PB23A_EIC_EXTINT7)
253 #define PORT_PB23A_EIC_EXTINT7  (_UL_(1) << 23)
254 #define PIN_PB23A_EIC_EXTINT_NUM        _L_(7) /**< \brief EIC signal: PIN_PB23 External Interrupt Line */
255 #define PIN_PA28A_EIC_EXTINT8          _L_(28) /**< \brief EIC signal: EXTINT8 on PA28 mux A */
256 #define MUX_PA28A_EIC_EXTINT8           _L_(0)
257 #define PINMUX_PA28A_EIC_EXTINT8   ((PIN_PA28A_EIC_EXTINT8 << 16) | MUX_PA28A_EIC_EXTINT8)
258 #define PORT_PA28A_EIC_EXTINT8  (_UL_(1) << 28)
259 #define PIN_PA28A_EIC_EXTINT_NUM        _L_(8) /**< \brief EIC signal: PIN_PA28 External Interrupt Line */
260 #define PIN_PB08A_EIC_EXTINT8          _L_(40) /**< \brief EIC signal: EXTINT8 on PB08 mux A */
261 #define MUX_PB08A_EIC_EXTINT8           _L_(0)
262 #define PINMUX_PB08A_EIC_EXTINT8   ((PIN_PB08A_EIC_EXTINT8 << 16) | MUX_PB08A_EIC_EXTINT8)
263 #define PORT_PB08A_EIC_EXTINT8  (_UL_(1) <<  8)
264 #define PIN_PB08A_EIC_EXTINT_NUM        _L_(8) /**< \brief EIC signal: PIN_PB08 External Interrupt Line */
265 #define PIN_PA09A_EIC_EXTINT9           _L_(9) /**< \brief EIC signal: EXTINT9 on PA09 mux A */
266 #define MUX_PA09A_EIC_EXTINT9           _L_(0)
267 #define PINMUX_PA09A_EIC_EXTINT9   ((PIN_PA09A_EIC_EXTINT9 << 16) | MUX_PA09A_EIC_EXTINT9)
268 #define PORT_PA09A_EIC_EXTINT9  (_UL_(1) <<  9)
269 #define PIN_PA09A_EIC_EXTINT_NUM        _L_(9) /**< \brief EIC signal: PIN_PA09 External Interrupt Line */
270 #define PIN_PB09A_EIC_EXTINT9          _L_(41) /**< \brief EIC signal: EXTINT9 on PB09 mux A */
271 #define MUX_PB09A_EIC_EXTINT9           _L_(0)
272 #define PINMUX_PB09A_EIC_EXTINT9   ((PIN_PB09A_EIC_EXTINT9 << 16) | MUX_PB09A_EIC_EXTINT9)
273 #define PORT_PB09A_EIC_EXTINT9  (_UL_(1) <<  9)
274 #define PIN_PB09A_EIC_EXTINT_NUM        _L_(9) /**< \brief EIC signal: PIN_PB09 External Interrupt Line */
275 #define PIN_PA10A_EIC_EXTINT10         _L_(10) /**< \brief EIC signal: EXTINT10 on PA10 mux A */
276 #define MUX_PA10A_EIC_EXTINT10          _L_(0)
277 #define PINMUX_PA10A_EIC_EXTINT10  ((PIN_PA10A_EIC_EXTINT10 << 16) | MUX_PA10A_EIC_EXTINT10)
278 #define PORT_PA10A_EIC_EXTINT10  (_UL_(1) << 10)
279 #define PIN_PA10A_EIC_EXTINT_NUM       _L_(10) /**< \brief EIC signal: PIN_PA10 External Interrupt Line */
280 #define PIN_PA30A_EIC_EXTINT10         _L_(30) /**< \brief EIC signal: EXTINT10 on PA30 mux A */
281 #define MUX_PA30A_EIC_EXTINT10          _L_(0)
282 #define PINMUX_PA30A_EIC_EXTINT10  ((PIN_PA30A_EIC_EXTINT10 << 16) | MUX_PA30A_EIC_EXTINT10)
283 #define PORT_PA30A_EIC_EXTINT10  (_UL_(1) << 30)
284 #define PIN_PA30A_EIC_EXTINT_NUM       _L_(10) /**< \brief EIC signal: PIN_PA30 External Interrupt Line */
285 #define PIN_PA11A_EIC_EXTINT11         _L_(11) /**< \brief EIC signal: EXTINT11 on PA11 mux A */
286 #define MUX_PA11A_EIC_EXTINT11          _L_(0)
287 #define PINMUX_PA11A_EIC_EXTINT11  ((PIN_PA11A_EIC_EXTINT11 << 16) | MUX_PA11A_EIC_EXTINT11)
288 #define PORT_PA11A_EIC_EXTINT11  (_UL_(1) << 11)
289 #define PIN_PA11A_EIC_EXTINT_NUM       _L_(11) /**< \brief EIC signal: PIN_PA11 External Interrupt Line */
290 #define PIN_PA31A_EIC_EXTINT11         _L_(31) /**< \brief EIC signal: EXTINT11 on PA31 mux A */
291 #define MUX_PA31A_EIC_EXTINT11          _L_(0)
292 #define PINMUX_PA31A_EIC_EXTINT11  ((PIN_PA31A_EIC_EXTINT11 << 16) | MUX_PA31A_EIC_EXTINT11)
293 #define PORT_PA31A_EIC_EXTINT11  (_UL_(1) << 31)
294 #define PIN_PA31A_EIC_EXTINT_NUM       _L_(11) /**< \brief EIC signal: PIN_PA31 External Interrupt Line */
295 #define PIN_PA12A_EIC_EXTINT12         _L_(12) /**< \brief EIC signal: EXTINT12 on PA12 mux A */
296 #define MUX_PA12A_EIC_EXTINT12          _L_(0)
297 #define PINMUX_PA12A_EIC_EXTINT12  ((PIN_PA12A_EIC_EXTINT12 << 16) | MUX_PA12A_EIC_EXTINT12)
298 #define PORT_PA12A_EIC_EXTINT12  (_UL_(1) << 12)
299 #define PIN_PA12A_EIC_EXTINT_NUM       _L_(12) /**< \brief EIC signal: PIN_PA12 External Interrupt Line */
300 #define PIN_PA24A_EIC_EXTINT12         _L_(24) /**< \brief EIC signal: EXTINT12 on PA24 mux A */
301 #define MUX_PA24A_EIC_EXTINT12          _L_(0)
302 #define PINMUX_PA24A_EIC_EXTINT12  ((PIN_PA24A_EIC_EXTINT12 << 16) | MUX_PA24A_EIC_EXTINT12)
303 #define PORT_PA24A_EIC_EXTINT12  (_UL_(1) << 24)
304 #define PIN_PA24A_EIC_EXTINT_NUM       _L_(12) /**< \brief EIC signal: PIN_PA24 External Interrupt Line */
305 #define PIN_PA25A_EIC_EXTINT13         _L_(25) /**< \brief EIC signal: EXTINT13 on PA25 mux A */
306 #define MUX_PA25A_EIC_EXTINT13          _L_(0)
307 #define PINMUX_PA25A_EIC_EXTINT13  ((PIN_PA25A_EIC_EXTINT13 << 16) | MUX_PA25A_EIC_EXTINT13)
308 #define PORT_PA25A_EIC_EXTINT13  (_UL_(1) << 25)
309 #define PIN_PA25A_EIC_EXTINT_NUM       _L_(13) /**< \brief EIC signal: PIN_PA25 External Interrupt Line */
310 #define PIN_PB14A_EIC_EXTINT14         _L_(46) /**< \brief EIC signal: EXTINT14 on PB14 mux A */
311 #define MUX_PB14A_EIC_EXTINT14          _L_(0)
312 #define PINMUX_PB14A_EIC_EXTINT14  ((PIN_PB14A_EIC_EXTINT14 << 16) | MUX_PB14A_EIC_EXTINT14)
313 #define PORT_PB14A_EIC_EXTINT14  (_UL_(1) << 14)
314 #define PIN_PB14A_EIC_EXTINT_NUM       _L_(14) /**< \brief EIC signal: PIN_PB14 External Interrupt Line */
315 #define PIN_PB30A_EIC_EXTINT14         _L_(62) /**< \brief EIC signal: EXTINT14 on PB30 mux A */
316 #define MUX_PB30A_EIC_EXTINT14          _L_(0)
317 #define PINMUX_PB30A_EIC_EXTINT14  ((PIN_PB30A_EIC_EXTINT14 << 16) | MUX_PB30A_EIC_EXTINT14)
318 #define PORT_PB30A_EIC_EXTINT14  (_UL_(1) << 30)
319 #define PIN_PB30A_EIC_EXTINT_NUM       _L_(14) /**< \brief EIC signal: PIN_PB30 External Interrupt Line */
320 #define PIN_PA14A_EIC_EXTINT14         _L_(14) /**< \brief EIC signal: EXTINT14 on PA14 mux A */
321 #define MUX_PA14A_EIC_EXTINT14          _L_(0)
322 #define PINMUX_PA14A_EIC_EXTINT14  ((PIN_PA14A_EIC_EXTINT14 << 16) | MUX_PA14A_EIC_EXTINT14)
323 #define PORT_PA14A_EIC_EXTINT14  (_UL_(1) << 14)
324 #define PIN_PA14A_EIC_EXTINT_NUM       _L_(14) /**< \brief EIC signal: PIN_PA14 External Interrupt Line */
325 #define PIN_PA15A_EIC_EXTINT15         _L_(15) /**< \brief EIC signal: EXTINT15 on PA15 mux A */
326 #define MUX_PA15A_EIC_EXTINT15          _L_(0)
327 #define PINMUX_PA15A_EIC_EXTINT15  ((PIN_PA15A_EIC_EXTINT15 << 16) | MUX_PA15A_EIC_EXTINT15)
328 #define PORT_PA15A_EIC_EXTINT15  (_UL_(1) << 15)
329 #define PIN_PA15A_EIC_EXTINT_NUM       _L_(15) /**< \brief EIC signal: PIN_PA15 External Interrupt Line */
330 #define PIN_PA27A_EIC_EXTINT15         _L_(27) /**< \brief EIC signal: EXTINT15 on PA27 mux A */
331 #define MUX_PA27A_EIC_EXTINT15          _L_(0)
332 #define PINMUX_PA27A_EIC_EXTINT15  ((PIN_PA27A_EIC_EXTINT15 << 16) | MUX_PA27A_EIC_EXTINT15)
333 #define PORT_PA27A_EIC_EXTINT15  (_UL_(1) << 27)
334 #define PIN_PA27A_EIC_EXTINT_NUM       _L_(15) /**< \brief EIC signal: PIN_PA27 External Interrupt Line */
335 #define PIN_PB15A_EIC_EXTINT15         _L_(47) /**< \brief EIC signal: EXTINT15 on PB15 mux A */
336 #define MUX_PB15A_EIC_EXTINT15          _L_(0)
337 #define PINMUX_PB15A_EIC_EXTINT15  ((PIN_PB15A_EIC_EXTINT15 << 16) | MUX_PB15A_EIC_EXTINT15)
338 #define PORT_PB15A_EIC_EXTINT15  (_UL_(1) << 15)
339 #define PIN_PB15A_EIC_EXTINT_NUM       _L_(15) /**< \brief EIC signal: PIN_PB15 External Interrupt Line */
340 #define PIN_PB31A_EIC_EXTINT15         _L_(63) /**< \brief EIC signal: EXTINT15 on PB31 mux A */
341 #define MUX_PB31A_EIC_EXTINT15          _L_(0)
342 #define PINMUX_PB31A_EIC_EXTINT15  ((PIN_PB31A_EIC_EXTINT15 << 16) | MUX_PB31A_EIC_EXTINT15)
343 #define PORT_PB31A_EIC_EXTINT15  (_UL_(1) << 31)
344 #define PIN_PB31A_EIC_EXTINT_NUM       _L_(15) /**< \brief EIC signal: PIN_PB31 External Interrupt Line */
345 #define PIN_PA08A_EIC_NMI               _L_(8) /**< \brief EIC signal: NMI on PA08 mux A */
346 #define MUX_PA08A_EIC_NMI               _L_(0)
347 #define PINMUX_PA08A_EIC_NMI       ((PIN_PA08A_EIC_NMI << 16) | MUX_PA08A_EIC_NMI)
348 #define PORT_PA08A_EIC_NMI     (_UL_(1) <<  8)
349 /* ========== PORT definition for USB peripheral ========== */
350 #define PIN_PA24G_USB_DM               _L_(24) /**< \brief USB signal: DM on PA24 mux G */
351 #define MUX_PA24G_USB_DM                _L_(6)
352 #define PINMUX_PA24G_USB_DM        ((PIN_PA24G_USB_DM << 16) | MUX_PA24G_USB_DM)
353 #define PORT_PA24G_USB_DM      (_UL_(1) << 24)
354 #define PIN_PA25G_USB_DP               _L_(25) /**< \brief USB signal: DP on PA25 mux G */
355 #define MUX_PA25G_USB_DP                _L_(6)
356 #define PINMUX_PA25G_USB_DP        ((PIN_PA25G_USB_DP << 16) | MUX_PA25G_USB_DP)
357 #define PORT_PA25G_USB_DP      (_UL_(1) << 25)
358 #define PIN_PA23G_USB_SOF_1KHZ         _L_(23) /**< \brief USB signal: SOF_1KHZ on PA23 mux G */
359 #define MUX_PA23G_USB_SOF_1KHZ          _L_(6)
360 #define PINMUX_PA23G_USB_SOF_1KHZ  ((PIN_PA23G_USB_SOF_1KHZ << 16) | MUX_PA23G_USB_SOF_1KHZ)
361 #define PORT_PA23G_USB_SOF_1KHZ  (_UL_(1) << 23)
362 /* ========== PORT definition for SERCOM0 peripheral ========== */
363 #define PIN_PA08C_SERCOM0_PAD0          _L_(8) /**< \brief SERCOM0 signal: PAD0 on PA08 mux C */
364 #define MUX_PA08C_SERCOM0_PAD0          _L_(2)
365 #define PINMUX_PA08C_SERCOM0_PAD0  ((PIN_PA08C_SERCOM0_PAD0 << 16) | MUX_PA08C_SERCOM0_PAD0)
366 #define PORT_PA08C_SERCOM0_PAD0  (_UL_(1) <<  8)
367 #define PIN_PA09C_SERCOM0_PAD1          _L_(9) /**< \brief SERCOM0 signal: PAD1 on PA09 mux C */
368 #define MUX_PA09C_SERCOM0_PAD1          _L_(2)
369 #define PINMUX_PA09C_SERCOM0_PAD1  ((PIN_PA09C_SERCOM0_PAD1 << 16) | MUX_PA09C_SERCOM0_PAD1)
370 #define PORT_PA09C_SERCOM0_PAD1  (_UL_(1) <<  9)
371 #define PIN_PA06D_SERCOM0_PAD2          _L_(6) /**< \brief SERCOM0 signal: PAD2 on PA06 mux D */
372 #define MUX_PA06D_SERCOM0_PAD2          _L_(3)
373 #define PINMUX_PA06D_SERCOM0_PAD2  ((PIN_PA06D_SERCOM0_PAD2 << 16) | MUX_PA06D_SERCOM0_PAD2)
374 #define PORT_PA06D_SERCOM0_PAD2  (_UL_(1) <<  6)
375 #define PIN_PA10C_SERCOM0_PAD2         _L_(10) /**< \brief SERCOM0 signal: PAD2 on PA10 mux C */
376 #define MUX_PA10C_SERCOM0_PAD2          _L_(2)
377 #define PINMUX_PA10C_SERCOM0_PAD2  ((PIN_PA10C_SERCOM0_PAD2 << 16) | MUX_PA10C_SERCOM0_PAD2)
378 #define PORT_PA10C_SERCOM0_PAD2  (_UL_(1) << 10)
379 #define PIN_PA07D_SERCOM0_PAD3          _L_(7) /**< \brief SERCOM0 signal: PAD3 on PA07 mux D */
380 #define MUX_PA07D_SERCOM0_PAD3          _L_(3)
381 #define PINMUX_PA07D_SERCOM0_PAD3  ((PIN_PA07D_SERCOM0_PAD3 << 16) | MUX_PA07D_SERCOM0_PAD3)
382 #define PORT_PA07D_SERCOM0_PAD3  (_UL_(1) <<  7)
383 #define PIN_PA11C_SERCOM0_PAD3         _L_(11) /**< \brief SERCOM0 signal: PAD3 on PA11 mux C */
384 #define MUX_PA11C_SERCOM0_PAD3          _L_(2)
385 #define PINMUX_PA11C_SERCOM0_PAD3  ((PIN_PA11C_SERCOM0_PAD3 << 16) | MUX_PA11C_SERCOM0_PAD3)
386 #define PORT_PA11C_SERCOM0_PAD3  (_UL_(1) << 11)
387 /* ========== PORT definition for SERCOM1 peripheral ========== */
388 #define PIN_PA16C_SERCOM1_PAD0         _L_(16) /**< \brief SERCOM1 signal: PAD0 on PA16 mux C */
389 #define MUX_PA16C_SERCOM1_PAD0          _L_(2)
390 #define PINMUX_PA16C_SERCOM1_PAD0  ((PIN_PA16C_SERCOM1_PAD0 << 16) | MUX_PA16C_SERCOM1_PAD0)
391 #define PORT_PA16C_SERCOM1_PAD0  (_UL_(1) << 16)
392 #define PIN_PA00D_SERCOM1_PAD0          _L_(0) /**< \brief SERCOM1 signal: PAD0 on PA00 mux D */
393 #define MUX_PA00D_SERCOM1_PAD0          _L_(3)
394 #define PINMUX_PA00D_SERCOM1_PAD0  ((PIN_PA00D_SERCOM1_PAD0 << 16) | MUX_PA00D_SERCOM1_PAD0)
395 #define PORT_PA00D_SERCOM1_PAD0  (_UL_(1) <<  0)
396 #define PIN_PA17C_SERCOM1_PAD1         _L_(17) /**< \brief SERCOM1 signal: PAD1 on PA17 mux C */
397 #define MUX_PA17C_SERCOM1_PAD1          _L_(2)
398 #define PINMUX_PA17C_SERCOM1_PAD1  ((PIN_PA17C_SERCOM1_PAD1 << 16) | MUX_PA17C_SERCOM1_PAD1)
399 #define PORT_PA17C_SERCOM1_PAD1  (_UL_(1) << 17)
400 #define PIN_PA30D_SERCOM1_PAD2         _L_(30) /**< \brief SERCOM1 signal: PAD2 on PA30 mux D */
401 #define MUX_PA30D_SERCOM1_PAD2          _L_(3)
402 #define PINMUX_PA30D_SERCOM1_PAD2  ((PIN_PA30D_SERCOM1_PAD2 << 16) | MUX_PA30D_SERCOM1_PAD2)
403 #define PORT_PA30D_SERCOM1_PAD2  (_UL_(1) << 30)
404 #define PIN_PA18C_SERCOM1_PAD2         _L_(18) /**< \brief SERCOM1 signal: PAD2 on PA18 mux C */
405 #define MUX_PA18C_SERCOM1_PAD2          _L_(2)
406 #define PINMUX_PA18C_SERCOM1_PAD2  ((PIN_PA18C_SERCOM1_PAD2 << 16) | MUX_PA18C_SERCOM1_PAD2)
407 #define PORT_PA18C_SERCOM1_PAD2  (_UL_(1) << 18)
408 #define PIN_PA31D_SERCOM1_PAD3         _L_(31) /**< \brief SERCOM1 signal: PAD3 on PA31 mux D */
409 #define MUX_PA31D_SERCOM1_PAD3          _L_(3)
410 #define PINMUX_PA31D_SERCOM1_PAD3  ((PIN_PA31D_SERCOM1_PAD3 << 16) | MUX_PA31D_SERCOM1_PAD3)
411 #define PORT_PA31D_SERCOM1_PAD3  (_UL_(1) << 31)
412 #define PIN_PA19C_SERCOM1_PAD3         _L_(19) /**< \brief SERCOM1 signal: PAD3 on PA19 mux C */
413 #define MUX_PA19C_SERCOM1_PAD3          _L_(2)
414 #define PINMUX_PA19C_SERCOM1_PAD3  ((PIN_PA19C_SERCOM1_PAD3 << 16) | MUX_PA19C_SERCOM1_PAD3)
415 #define PORT_PA19C_SERCOM1_PAD3  (_UL_(1) << 19)
416 /* ========== PORT definition for SERCOM2 peripheral ========== */
417 #define PIN_PA08D_SERCOM2_PAD0          _L_(8) /**< \brief SERCOM2 signal: PAD0 on PA08 mux D */
418 #define MUX_PA08D_SERCOM2_PAD0          _L_(3)
419 #define PINMUX_PA08D_SERCOM2_PAD0  ((PIN_PA08D_SERCOM2_PAD0 << 16) | MUX_PA08D_SERCOM2_PAD0)
420 #define PORT_PA08D_SERCOM2_PAD0  (_UL_(1) <<  8)
421 #define PIN_PA12C_SERCOM2_PAD0         _L_(12) /**< \brief SERCOM2 signal: PAD0 on PA12 mux C */
422 #define MUX_PA12C_SERCOM2_PAD0          _L_(2)
423 #define PINMUX_PA12C_SERCOM2_PAD0  ((PIN_PA12C_SERCOM2_PAD0 << 16) | MUX_PA12C_SERCOM2_PAD0)
424 #define PORT_PA12C_SERCOM2_PAD0  (_UL_(1) << 12)
425 #define PIN_PA09D_SERCOM2_PAD1          _L_(9) /**< \brief SERCOM2 signal: PAD1 on PA09 mux D */
426 #define MUX_PA09D_SERCOM2_PAD1          _L_(3)
427 #define PINMUX_PA09D_SERCOM2_PAD1  ((PIN_PA09D_SERCOM2_PAD1 << 16) | MUX_PA09D_SERCOM2_PAD1)
428 #define PORT_PA09D_SERCOM2_PAD1  (_UL_(1) <<  9)
429 #define PIN_PA10D_SERCOM2_PAD2         _L_(10) /**< \brief SERCOM2 signal: PAD2 on PA10 mux D */
430 #define MUX_PA10D_SERCOM2_PAD2          _L_(3)
431 #define PINMUX_PA10D_SERCOM2_PAD2  ((PIN_PA10D_SERCOM2_PAD2 << 16) | MUX_PA10D_SERCOM2_PAD2)
432 #define PORT_PA10D_SERCOM2_PAD2  (_UL_(1) << 10)
433 #define PIN_PA14C_SERCOM2_PAD2         _L_(14) /**< \brief SERCOM2 signal: PAD2 on PA14 mux C */
434 #define MUX_PA14C_SERCOM2_PAD2          _L_(2)
435 #define PINMUX_PA14C_SERCOM2_PAD2  ((PIN_PA14C_SERCOM2_PAD2 << 16) | MUX_PA14C_SERCOM2_PAD2)
436 #define PORT_PA14C_SERCOM2_PAD2  (_UL_(1) << 14)
437 #define PIN_PA11D_SERCOM2_PAD3         _L_(11) /**< \brief SERCOM2 signal: PAD3 on PA11 mux D */
438 #define MUX_PA11D_SERCOM2_PAD3          _L_(3)
439 #define PINMUX_PA11D_SERCOM2_PAD3  ((PIN_PA11D_SERCOM2_PAD3 << 16) | MUX_PA11D_SERCOM2_PAD3)
440 #define PORT_PA11D_SERCOM2_PAD3  (_UL_(1) << 11)
441 #define PIN_PA15C_SERCOM2_PAD3         _L_(15) /**< \brief SERCOM2 signal: PAD3 on PA15 mux C */
442 #define MUX_PA15C_SERCOM2_PAD3          _L_(2)
443 #define PINMUX_PA15C_SERCOM2_PAD3  ((PIN_PA15C_SERCOM2_PAD3 << 16) | MUX_PA15C_SERCOM2_PAD3)
444 #define PORT_PA15C_SERCOM2_PAD3  (_UL_(1) << 15)
445 /* ========== PORT definition for SERCOM3 peripheral ========== */
446 #define PIN_PA16D_SERCOM3_PAD0         _L_(16) /**< \brief SERCOM3 signal: PAD0 on PA16 mux D */
447 #define MUX_PA16D_SERCOM3_PAD0          _L_(3)
448 #define PINMUX_PA16D_SERCOM3_PAD0  ((PIN_PA16D_SERCOM3_PAD0 << 16) | MUX_PA16D_SERCOM3_PAD0)
449 #define PORT_PA16D_SERCOM3_PAD0  (_UL_(1) << 16)
450 #define PIN_PA22C_SERCOM3_PAD0         _L_(22) /**< \brief SERCOM3 signal: PAD0 on PA22 mux C */
451 #define MUX_PA22C_SERCOM3_PAD0          _L_(2)
452 #define PINMUX_PA22C_SERCOM3_PAD0  ((PIN_PA22C_SERCOM3_PAD0 << 16) | MUX_PA22C_SERCOM3_PAD0)
453 #define PORT_PA22C_SERCOM3_PAD0  (_UL_(1) << 22)
454 #define PIN_PA17D_SERCOM3_PAD1         _L_(17) /**< \brief SERCOM3 signal: PAD1 on PA17 mux D */
455 #define MUX_PA17D_SERCOM3_PAD1          _L_(3)
456 #define PINMUX_PA17D_SERCOM3_PAD1  ((PIN_PA17D_SERCOM3_PAD1 << 16) | MUX_PA17D_SERCOM3_PAD1)
457 #define PORT_PA17D_SERCOM3_PAD1  (_UL_(1) << 17)
458 #define PIN_PA23C_SERCOM3_PAD1         _L_(23) /**< \brief SERCOM3 signal: PAD1 on PA23 mux C */
459 #define MUX_PA23C_SERCOM3_PAD1          _L_(2)
460 #define PINMUX_PA23C_SERCOM3_PAD1  ((PIN_PA23C_SERCOM3_PAD1 << 16) | MUX_PA23C_SERCOM3_PAD1)
461 #define PORT_PA23C_SERCOM3_PAD1  (_UL_(1) << 23)
462 #define PIN_PA18D_SERCOM3_PAD2         _L_(18) /**< \brief SERCOM3 signal: PAD2 on PA18 mux D */
463 #define MUX_PA18D_SERCOM3_PAD2          _L_(3)
464 #define PINMUX_PA18D_SERCOM3_PAD2  ((PIN_PA18D_SERCOM3_PAD2 << 16) | MUX_PA18D_SERCOM3_PAD2)
465 #define PORT_PA18D_SERCOM3_PAD2  (_UL_(1) << 18)
466 #define PIN_PA20D_SERCOM3_PAD2         _L_(20) /**< \brief SERCOM3 signal: PAD2 on PA20 mux D */
467 #define MUX_PA20D_SERCOM3_PAD2          _L_(3)
468 #define PINMUX_PA20D_SERCOM3_PAD2  ((PIN_PA20D_SERCOM3_PAD2 << 16) | MUX_PA20D_SERCOM3_PAD2)
469 #define PORT_PA20D_SERCOM3_PAD2  (_UL_(1) << 20)
470 #define PIN_PA24C_SERCOM3_PAD2         _L_(24) /**< \brief SERCOM3 signal: PAD2 on PA24 mux C */
471 #define MUX_PA24C_SERCOM3_PAD2          _L_(2)
472 #define PINMUX_PA24C_SERCOM3_PAD2  ((PIN_PA24C_SERCOM3_PAD2 << 16) | MUX_PA24C_SERCOM3_PAD2)
473 #define PORT_PA24C_SERCOM3_PAD2  (_UL_(1) << 24)
474 #define PIN_PA19D_SERCOM3_PAD3         _L_(19) /**< \brief SERCOM3 signal: PAD3 on PA19 mux D */
475 #define MUX_PA19D_SERCOM3_PAD3          _L_(3)
476 #define PINMUX_PA19D_SERCOM3_PAD3  ((PIN_PA19D_SERCOM3_PAD3 << 16) | MUX_PA19D_SERCOM3_PAD3)
477 #define PORT_PA19D_SERCOM3_PAD3  (_UL_(1) << 19)
478 #define PIN_PA25C_SERCOM3_PAD3         _L_(25) /**< \brief SERCOM3 signal: PAD3 on PA25 mux C */
479 #define MUX_PA25C_SERCOM3_PAD3          _L_(2)
480 #define PINMUX_PA25C_SERCOM3_PAD3  ((PIN_PA25C_SERCOM3_PAD3 << 16) | MUX_PA25C_SERCOM3_PAD3)
481 #define PORT_PA25C_SERCOM3_PAD3  (_UL_(1) << 25)
482 /* ========== PORT definition for SERCOM4 peripheral ========== */
483 #define PIN_PA12D_SERCOM4_PAD0         _L_(12) /**< \brief SERCOM4 signal: PAD0 on PA12 mux D */
484 #define MUX_PA12D_SERCOM4_PAD0          _L_(3)
485 #define PINMUX_PA12D_SERCOM4_PAD0  ((PIN_PA12D_SERCOM4_PAD0 << 16) | MUX_PA12D_SERCOM4_PAD0)
486 #define PORT_PA12D_SERCOM4_PAD0  (_UL_(1) << 12)
487 #define PIN_PB08D_SERCOM4_PAD0         _L_(40) /**< \brief SERCOM4 signal: PAD0 on PB08 mux D */
488 #define MUX_PB08D_SERCOM4_PAD0          _L_(3)
489 #define PINMUX_PB08D_SERCOM4_PAD0  ((PIN_PB08D_SERCOM4_PAD0 << 16) | MUX_PB08D_SERCOM4_PAD0)
490 #define PORT_PB08D_SERCOM4_PAD0  (_UL_(1) <<  8)
491 #define PIN_PB09D_SERCOM4_PAD1         _L_(41) /**< \brief SERCOM4 signal: PAD1 on PB09 mux D */
492 #define MUX_PB09D_SERCOM4_PAD1          _L_(3)
493 #define PINMUX_PB09D_SERCOM4_PAD1  ((PIN_PB09D_SERCOM4_PAD1 << 16) | MUX_PB09D_SERCOM4_PAD1)
494 #define PORT_PB09D_SERCOM4_PAD1  (_UL_(1) <<  9)
495 #define PIN_PA14D_SERCOM4_PAD2         _L_(14) /**< \brief SERCOM4 signal: PAD2 on PA14 mux D */
496 #define MUX_PA14D_SERCOM4_PAD2          _L_(3)
497 #define PINMUX_PA14D_SERCOM4_PAD2  ((PIN_PA14D_SERCOM4_PAD2 << 16) | MUX_PA14D_SERCOM4_PAD2)
498 #define PORT_PA14D_SERCOM4_PAD2  (_UL_(1) << 14)
499 #define PIN_PB14C_SERCOM4_PAD2         _L_(46) /**< \brief SERCOM4 signal: PAD2 on PB14 mux C */
500 #define MUX_PB14C_SERCOM4_PAD2          _L_(2)
501 #define PINMUX_PB14C_SERCOM4_PAD2  ((PIN_PB14C_SERCOM4_PAD2 << 16) | MUX_PB14C_SERCOM4_PAD2)
502 #define PORT_PB14C_SERCOM4_PAD2  (_UL_(1) << 14)
503 #define PIN_PA15D_SERCOM4_PAD3         _L_(15) /**< \brief SERCOM4 signal: PAD3 on PA15 mux D */
504 #define MUX_PA15D_SERCOM4_PAD3          _L_(3)
505 #define PINMUX_PA15D_SERCOM4_PAD3  ((PIN_PA15D_SERCOM4_PAD3 << 16) | MUX_PA15D_SERCOM4_PAD3)
506 #define PORT_PA15D_SERCOM4_PAD3  (_UL_(1) << 15)
507 #define PIN_PB15C_SERCOM4_PAD3         _L_(47) /**< \brief SERCOM4 signal: PAD3 on PB15 mux C */
508 #define MUX_PB15C_SERCOM4_PAD3          _L_(2)
509 #define PINMUX_PB15C_SERCOM4_PAD3  ((PIN_PB15C_SERCOM4_PAD3 << 16) | MUX_PB15C_SERCOM4_PAD3)
510 #define PORT_PB15C_SERCOM4_PAD3  (_UL_(1) << 15)
511 /* ========== PORT definition for SERCOM5 peripheral ========== */
512 #define PIN_PB16C_SERCOM5_PAD0         _L_(48) /**< \brief SERCOM5 signal: PAD0 on PB16 mux C */
513 #define MUX_PB16C_SERCOM5_PAD0          _L_(2)
514 #define PINMUX_PB16C_SERCOM5_PAD0  ((PIN_PB16C_SERCOM5_PAD0 << 16) | MUX_PB16C_SERCOM5_PAD0)
515 #define PORT_PB16C_SERCOM5_PAD0  (_UL_(1) << 16)
516 #define PIN_PA22D_SERCOM5_PAD0         _L_(22) /**< \brief SERCOM5 signal: PAD0 on PA22 mux D */
517 #define MUX_PA22D_SERCOM5_PAD0          _L_(3)
518 #define PINMUX_PA22D_SERCOM5_PAD0  ((PIN_PA22D_SERCOM5_PAD0 << 16) | MUX_PA22D_SERCOM5_PAD0)
519 #define PORT_PA22D_SERCOM5_PAD0  (_UL_(1) << 22)
520 #define PIN_PB30D_SERCOM5_PAD0         _L_(62) /**< \brief SERCOM5 signal: PAD0 on PB30 mux D */
521 #define MUX_PB30D_SERCOM5_PAD0          _L_(3)
522 #define PINMUX_PB30D_SERCOM5_PAD0  ((PIN_PB30D_SERCOM5_PAD0 << 16) | MUX_PB30D_SERCOM5_PAD0)
523 #define PORT_PB30D_SERCOM5_PAD0  (_UL_(1) << 30)
524 #define PIN_PB17C_SERCOM5_PAD1         _L_(49) /**< \brief SERCOM5 signal: PAD1 on PB17 mux C */
525 #define MUX_PB17C_SERCOM5_PAD1          _L_(2)
526 #define PINMUX_PB17C_SERCOM5_PAD1  ((PIN_PB17C_SERCOM5_PAD1 << 16) | MUX_PB17C_SERCOM5_PAD1)
527 #define PORT_PB17C_SERCOM5_PAD1  (_UL_(1) << 17)
528 #define PIN_PA23D_SERCOM5_PAD1         _L_(23) /**< \brief SERCOM5 signal: PAD1 on PA23 mux D */
529 #define MUX_PA23D_SERCOM5_PAD1          _L_(3)
530 #define PINMUX_PA23D_SERCOM5_PAD1  ((PIN_PA23D_SERCOM5_PAD1 << 16) | MUX_PA23D_SERCOM5_PAD1)
531 #define PORT_PA23D_SERCOM5_PAD1  (_UL_(1) << 23)
532 #define PIN_PB31D_SERCOM5_PAD1         _L_(63) /**< \brief SERCOM5 signal: PAD1 on PB31 mux D */
533 #define MUX_PB31D_SERCOM5_PAD1          _L_(3)
534 #define PINMUX_PB31D_SERCOM5_PAD1  ((PIN_PB31D_SERCOM5_PAD1 << 16) | MUX_PB31D_SERCOM5_PAD1)
535 #define PORT_PB31D_SERCOM5_PAD1  (_UL_(1) << 31)
536 #define PIN_PA24D_SERCOM5_PAD2         _L_(24) /**< \brief SERCOM5 signal: PAD2 on PA24 mux D */
537 #define MUX_PA24D_SERCOM5_PAD2          _L_(3)
538 #define PINMUX_PA24D_SERCOM5_PAD2  ((PIN_PA24D_SERCOM5_PAD2 << 16) | MUX_PA24D_SERCOM5_PAD2)
539 #define PORT_PA24D_SERCOM5_PAD2  (_UL_(1) << 24)
540 #define PIN_PB00D_SERCOM5_PAD2         _L_(32) /**< \brief SERCOM5 signal: PAD2 on PB00 mux D */
541 #define MUX_PB00D_SERCOM5_PAD2          _L_(3)
542 #define PINMUX_PB00D_SERCOM5_PAD2  ((PIN_PB00D_SERCOM5_PAD2 << 16) | MUX_PB00D_SERCOM5_PAD2)
543 #define PORT_PB00D_SERCOM5_PAD2  (_UL_(1) <<  0)
544 #define PIN_PB22D_SERCOM5_PAD2         _L_(54) /**< \brief SERCOM5 signal: PAD2 on PB22 mux D */
545 #define MUX_PB22D_SERCOM5_PAD2          _L_(3)
546 #define PINMUX_PB22D_SERCOM5_PAD2  ((PIN_PB22D_SERCOM5_PAD2 << 16) | MUX_PB22D_SERCOM5_PAD2)
547 #define PORT_PB22D_SERCOM5_PAD2  (_UL_(1) << 22)
548 #define PIN_PA20C_SERCOM5_PAD2         _L_(20) /**< \brief SERCOM5 signal: PAD2 on PA20 mux C */
549 #define MUX_PA20C_SERCOM5_PAD2          _L_(2)
550 #define PINMUX_PA20C_SERCOM5_PAD2  ((PIN_PA20C_SERCOM5_PAD2 << 16) | MUX_PA20C_SERCOM5_PAD2)
551 #define PORT_PA20C_SERCOM5_PAD2  (_UL_(1) << 20)
552 #define PIN_PA25D_SERCOM5_PAD3         _L_(25) /**< \brief SERCOM5 signal: PAD3 on PA25 mux D */
553 #define MUX_PA25D_SERCOM5_PAD3          _L_(3)
554 #define PINMUX_PA25D_SERCOM5_PAD3  ((PIN_PA25D_SERCOM5_PAD3 << 16) | MUX_PA25D_SERCOM5_PAD3)
555 #define PORT_PA25D_SERCOM5_PAD3  (_UL_(1) << 25)
556 #define PIN_PB23D_SERCOM5_PAD3         _L_(55) /**< \brief SERCOM5 signal: PAD3 on PB23 mux D */
557 #define MUX_PB23D_SERCOM5_PAD3          _L_(3)
558 #define PINMUX_PB23D_SERCOM5_PAD3  ((PIN_PB23D_SERCOM5_PAD3 << 16) | MUX_PB23D_SERCOM5_PAD3)
559 #define PORT_PB23D_SERCOM5_PAD3  (_UL_(1) << 23)
560 /* ========== PORT definition for TCC0 peripheral ========== */
561 #define PIN_PA08E_TCC0_WO0              _L_(8) /**< \brief TCC0 signal: WO0 on PA08 mux E */
562 #define MUX_PA08E_TCC0_WO0              _L_(4)
563 #define PINMUX_PA08E_TCC0_WO0      ((PIN_PA08E_TCC0_WO0 << 16) | MUX_PA08E_TCC0_WO0)
564 #define PORT_PA08E_TCC0_WO0    (_UL_(1) <<  8)
565 #define PIN_PB30E_TCC0_WO0             _L_(62) /**< \brief TCC0 signal: WO0 on PB30 mux E */
566 #define MUX_PB30E_TCC0_WO0              _L_(4)
567 #define PINMUX_PB30E_TCC0_WO0      ((PIN_PB30E_TCC0_WO0 << 16) | MUX_PB30E_TCC0_WO0)
568 #define PORT_PB30E_TCC0_WO0    (_UL_(1) << 30)
569 #define PIN_PA09E_TCC0_WO1              _L_(9) /**< \brief TCC0 signal: WO1 on PA09 mux E */
570 #define MUX_PA09E_TCC0_WO1              _L_(4)
571 #define PINMUX_PA09E_TCC0_WO1      ((PIN_PA09E_TCC0_WO1 << 16) | MUX_PA09E_TCC0_WO1)
572 #define PORT_PA09E_TCC0_WO1    (_UL_(1) <<  9)
573 #define PIN_PB31E_TCC0_WO1             _L_(63) /**< \brief TCC0 signal: WO1 on PB31 mux E */
574 #define MUX_PB31E_TCC0_WO1              _L_(4)
575 #define PINMUX_PB31E_TCC0_WO1      ((PIN_PB31E_TCC0_WO1 << 16) | MUX_PB31E_TCC0_WO1)
576 #define PORT_PB31E_TCC0_WO1    (_UL_(1) << 31)
577 #define PIN_PA10F_TCC0_WO2             _L_(10) /**< \brief TCC0 signal: WO2 on PA10 mux F */
578 #define MUX_PA10F_TCC0_WO2              _L_(5)
579 #define PINMUX_PA10F_TCC0_WO2      ((PIN_PA10F_TCC0_WO2 << 16) | MUX_PA10F_TCC0_WO2)
580 #define PORT_PA10F_TCC0_WO2    (_UL_(1) << 10)
581 #define PIN_PA18F_TCC0_WO2             _L_(18) /**< \brief TCC0 signal: WO2 on PA18 mux F */
582 #define MUX_PA18F_TCC0_WO2              _L_(5)
583 #define PINMUX_PA18F_TCC0_WO2      ((PIN_PA18F_TCC0_WO2 << 16) | MUX_PA18F_TCC0_WO2)
584 #define PORT_PA18F_TCC0_WO2    (_UL_(1) << 18)
585 #define PIN_PA11F_TCC0_WO3             _L_(11) /**< \brief TCC0 signal: WO3 on PA11 mux F */
586 #define MUX_PA11F_TCC0_WO3              _L_(5)
587 #define PINMUX_PA11F_TCC0_WO3      ((PIN_PA11F_TCC0_WO3 << 16) | MUX_PA11F_TCC0_WO3)
588 #define PORT_PA11F_TCC0_WO3    (_UL_(1) << 11)
589 #define PIN_PA19F_TCC0_WO3             _L_(19) /**< \brief TCC0 signal: WO3 on PA19 mux F */
590 #define MUX_PA19F_TCC0_WO3              _L_(5)
591 #define PINMUX_PA19F_TCC0_WO3      ((PIN_PA19F_TCC0_WO3 << 16) | MUX_PA19F_TCC0_WO3)
592 #define PORT_PA19F_TCC0_WO3    (_UL_(1) << 19)
593 #define PIN_PA14F_TCC0_WO4             _L_(14) /**< \brief TCC0 signal: WO4 on PA14 mux F */
594 #define MUX_PA14F_TCC0_WO4              _L_(5)
595 #define PINMUX_PA14F_TCC0_WO4      ((PIN_PA14F_TCC0_WO4 << 16) | MUX_PA14F_TCC0_WO4)
596 #define PORT_PA14F_TCC0_WO4    (_UL_(1) << 14)
597 #define PIN_PA22F_TCC0_WO4             _L_(22) /**< \brief TCC0 signal: WO4 on PA22 mux F */
598 #define MUX_PA22F_TCC0_WO4              _L_(5)
599 #define PINMUX_PA22F_TCC0_WO4      ((PIN_PA22F_TCC0_WO4 << 16) | MUX_PA22F_TCC0_WO4)
600 #define PORT_PA22F_TCC0_WO4    (_UL_(1) << 22)
601 #define PIN_PB16F_TCC0_WO4             _L_(48) /**< \brief TCC0 signal: WO4 on PB16 mux F */
602 #define MUX_PB16F_TCC0_WO4              _L_(5)
603 #define PINMUX_PB16F_TCC0_WO4      ((PIN_PB16F_TCC0_WO4 << 16) | MUX_PB16F_TCC0_WO4)
604 #define PORT_PB16F_TCC0_WO4    (_UL_(1) << 16)
605 #define PIN_PA15F_TCC0_WO5             _L_(15) /**< \brief TCC0 signal: WO5 on PA15 mux F */
606 #define MUX_PA15F_TCC0_WO5              _L_(5)
607 #define PINMUX_PA15F_TCC0_WO5      ((PIN_PA15F_TCC0_WO5 << 16) | MUX_PA15F_TCC0_WO5)
608 #define PORT_PA15F_TCC0_WO5    (_UL_(1) << 15)
609 #define PIN_PA23F_TCC0_WO5             _L_(23) /**< \brief TCC0 signal: WO5 on PA23 mux F */
610 #define MUX_PA23F_TCC0_WO5              _L_(5)
611 #define PINMUX_PA23F_TCC0_WO5      ((PIN_PA23F_TCC0_WO5 << 16) | MUX_PA23F_TCC0_WO5)
612 #define PORT_PA23F_TCC0_WO5    (_UL_(1) << 23)
613 #define PIN_PB17F_TCC0_WO5             _L_(49) /**< \brief TCC0 signal: WO5 on PB17 mux F */
614 #define MUX_PB17F_TCC0_WO5              _L_(5)
615 #define PINMUX_PB17F_TCC0_WO5      ((PIN_PB17F_TCC0_WO5 << 16) | MUX_PB17F_TCC0_WO5)
616 #define PORT_PB17F_TCC0_WO5    (_UL_(1) << 17)
617 #define PIN_PA12F_TCC0_WO6             _L_(12) /**< \brief TCC0 signal: WO6 on PA12 mux F */
618 #define MUX_PA12F_TCC0_WO6              _L_(5)
619 #define PINMUX_PA12F_TCC0_WO6      ((PIN_PA12F_TCC0_WO6 << 16) | MUX_PA12F_TCC0_WO6)
620 #define PORT_PA12F_TCC0_WO6    (_UL_(1) << 12)
621 #define PIN_PA20F_TCC0_WO6             _L_(20) /**< \brief TCC0 signal: WO6 on PA20 mux F */
622 #define MUX_PA20F_TCC0_WO6              _L_(5)
623 #define PINMUX_PA20F_TCC0_WO6      ((PIN_PA20F_TCC0_WO6 << 16) | MUX_PA20F_TCC0_WO6)
624 #define PORT_PA20F_TCC0_WO6    (_UL_(1) << 20)
625 #define PIN_PA16F_TCC0_WO6             _L_(16) /**< \brief TCC0 signal: WO6 on PA16 mux F */
626 #define MUX_PA16F_TCC0_WO6              _L_(5)
627 #define PINMUX_PA16F_TCC0_WO6      ((PIN_PA16F_TCC0_WO6 << 16) | MUX_PA16F_TCC0_WO6)
628 #define PORT_PA16F_TCC0_WO6    (_UL_(1) << 16)
629 #define PIN_PA17F_TCC0_WO7             _L_(17) /**< \brief TCC0 signal: WO7 on PA17 mux F */
630 #define MUX_PA17F_TCC0_WO7              _L_(5)
631 #define PINMUX_PA17F_TCC0_WO7      ((PIN_PA17F_TCC0_WO7 << 16) | MUX_PA17F_TCC0_WO7)
632 #define PORT_PA17F_TCC0_WO7    (_UL_(1) << 17)
633 /* ========== PORT definition for TCC1 peripheral ========== */
634 #define PIN_PA06E_TCC1_WO0              _L_(6) /**< \brief TCC1 signal: WO0 on PA06 mux E */
635 #define MUX_PA06E_TCC1_WO0              _L_(4)
636 #define PINMUX_PA06E_TCC1_WO0      ((PIN_PA06E_TCC1_WO0 << 16) | MUX_PA06E_TCC1_WO0)
637 #define PORT_PA06E_TCC1_WO0    (_UL_(1) <<  6)
638 #define PIN_PA10E_TCC1_WO0             _L_(10) /**< \brief TCC1 signal: WO0 on PA10 mux E */
639 #define MUX_PA10E_TCC1_WO0              _L_(4)
640 #define PINMUX_PA10E_TCC1_WO0      ((PIN_PA10E_TCC1_WO0 << 16) | MUX_PA10E_TCC1_WO0)
641 #define PORT_PA10E_TCC1_WO0    (_UL_(1) << 10)
642 #define PIN_PA30E_TCC1_WO0             _L_(30) /**< \brief TCC1 signal: WO0 on PA30 mux E */
643 #define MUX_PA30E_TCC1_WO0              _L_(4)
644 #define PINMUX_PA30E_TCC1_WO0      ((PIN_PA30E_TCC1_WO0 << 16) | MUX_PA30E_TCC1_WO0)
645 #define PORT_PA30E_TCC1_WO0    (_UL_(1) << 30)
646 #define PIN_PA07E_TCC1_WO1              _L_(7) /**< \brief TCC1 signal: WO1 on PA07 mux E */
647 #define MUX_PA07E_TCC1_WO1              _L_(4)
648 #define PINMUX_PA07E_TCC1_WO1      ((PIN_PA07E_TCC1_WO1 << 16) | MUX_PA07E_TCC1_WO1)
649 #define PORT_PA07E_TCC1_WO1    (_UL_(1) <<  7)
650 #define PIN_PA11E_TCC1_WO1             _L_(11) /**< \brief TCC1 signal: WO1 on PA11 mux E */
651 #define MUX_PA11E_TCC1_WO1              _L_(4)
652 #define PINMUX_PA11E_TCC1_WO1      ((PIN_PA11E_TCC1_WO1 << 16) | MUX_PA11E_TCC1_WO1)
653 #define PORT_PA11E_TCC1_WO1    (_UL_(1) << 11)
654 #define PIN_PA31E_TCC1_WO1             _L_(31) /**< \brief TCC1 signal: WO1 on PA31 mux E */
655 #define MUX_PA31E_TCC1_WO1              _L_(4)
656 #define PINMUX_PA31E_TCC1_WO1      ((PIN_PA31E_TCC1_WO1 << 16) | MUX_PA31E_TCC1_WO1)
657 #define PORT_PA31E_TCC1_WO1    (_UL_(1) << 31)
658 #define PIN_PA08F_TCC1_WO2              _L_(8) /**< \brief TCC1 signal: WO2 on PA08 mux F */
659 #define MUX_PA08F_TCC1_WO2              _L_(5)
660 #define PINMUX_PA08F_TCC1_WO2      ((PIN_PA08F_TCC1_WO2 << 16) | MUX_PA08F_TCC1_WO2)
661 #define PORT_PA08F_TCC1_WO2    (_UL_(1) <<  8)
662 #define PIN_PA24F_TCC1_WO2             _L_(24) /**< \brief TCC1 signal: WO2 on PA24 mux F */
663 #define MUX_PA24F_TCC1_WO2              _L_(5)
664 #define PINMUX_PA24F_TCC1_WO2      ((PIN_PA24F_TCC1_WO2 << 16) | MUX_PA24F_TCC1_WO2)
665 #define PORT_PA24F_TCC1_WO2    (_UL_(1) << 24)
666 #define PIN_PB30F_TCC1_WO2             _L_(62) /**< \brief TCC1 signal: WO2 on PB30 mux F */
667 #define MUX_PB30F_TCC1_WO2              _L_(5)
668 #define PINMUX_PB30F_TCC1_WO2      ((PIN_PB30F_TCC1_WO2 << 16) | MUX_PB30F_TCC1_WO2)
669 #define PORT_PB30F_TCC1_WO2    (_UL_(1) << 30)
670 #define PIN_PA09F_TCC1_WO3              _L_(9) /**< \brief TCC1 signal: WO3 on PA09 mux F */
671 #define MUX_PA09F_TCC1_WO3              _L_(5)
672 #define PINMUX_PA09F_TCC1_WO3      ((PIN_PA09F_TCC1_WO3 << 16) | MUX_PA09F_TCC1_WO3)
673 #define PORT_PA09F_TCC1_WO3    (_UL_(1) <<  9)
674 #define PIN_PA25F_TCC1_WO3             _L_(25) /**< \brief TCC1 signal: WO3 on PA25 mux F */
675 #define MUX_PA25F_TCC1_WO3              _L_(5)
676 #define PINMUX_PA25F_TCC1_WO3      ((PIN_PA25F_TCC1_WO3 << 16) | MUX_PA25F_TCC1_WO3)
677 #define PORT_PA25F_TCC1_WO3    (_UL_(1) << 25)
678 #define PIN_PB31F_TCC1_WO3             _L_(63) /**< \brief TCC1 signal: WO3 on PB31 mux F */
679 #define MUX_PB31F_TCC1_WO3              _L_(5)
680 #define PINMUX_PB31F_TCC1_WO3      ((PIN_PB31F_TCC1_WO3 << 16) | MUX_PB31F_TCC1_WO3)
681 #define PORT_PB31F_TCC1_WO3    (_UL_(1) << 31)
682 /* ========== PORT definition for TCC2 peripheral ========== */
683 #define PIN_PA12E_TCC2_WO0             _L_(12) /**< \brief TCC2 signal: WO0 on PA12 mux E */
684 #define MUX_PA12E_TCC2_WO0              _L_(4)
685 #define PINMUX_PA12E_TCC2_WO0      ((PIN_PA12E_TCC2_WO0 << 16) | MUX_PA12E_TCC2_WO0)
686 #define PORT_PA12E_TCC2_WO0    (_UL_(1) << 12)
687 #define PIN_PA16E_TCC2_WO0             _L_(16) /**< \brief TCC2 signal: WO0 on PA16 mux E */
688 #define MUX_PA16E_TCC2_WO0              _L_(4)
689 #define PINMUX_PA16E_TCC2_WO0      ((PIN_PA16E_TCC2_WO0 << 16) | MUX_PA16E_TCC2_WO0)
690 #define PORT_PA16E_TCC2_WO0    (_UL_(1) << 16)
691 #define PIN_PA00E_TCC2_WO0              _L_(0) /**< \brief TCC2 signal: WO0 on PA00 mux E */
692 #define MUX_PA00E_TCC2_WO0              _L_(4)
693 #define PINMUX_PA00E_TCC2_WO0      ((PIN_PA00E_TCC2_WO0 << 16) | MUX_PA00E_TCC2_WO0)
694 #define PORT_PA00E_TCC2_WO0    (_UL_(1) <<  0)
695 #define PIN_PA17E_TCC2_WO1             _L_(17) /**< \brief TCC2 signal: WO1 on PA17 mux E */
696 #define MUX_PA17E_TCC2_WO1              _L_(4)
697 #define PINMUX_PA17E_TCC2_WO1      ((PIN_PA17E_TCC2_WO1 << 16) | MUX_PA17E_TCC2_WO1)
698 #define PORT_PA17E_TCC2_WO1    (_UL_(1) << 17)
699 /* ========== PORT definition for TC3 peripheral ========== */
700 #define PIN_PA18E_TC3_WO0              _L_(18) /**< \brief TC3 signal: WO0 on PA18 mux E */
701 #define MUX_PA18E_TC3_WO0               _L_(4)
702 #define PINMUX_PA18E_TC3_WO0       ((PIN_PA18E_TC3_WO0 << 16) | MUX_PA18E_TC3_WO0)
703 #define PORT_PA18E_TC3_WO0     (_UL_(1) << 18)
704 #define PIN_PA14E_TC3_WO0              _L_(14) /**< \brief TC3 signal: WO0 on PA14 mux E */
705 #define MUX_PA14E_TC3_WO0               _L_(4)
706 #define PINMUX_PA14E_TC3_WO0       ((PIN_PA14E_TC3_WO0 << 16) | MUX_PA14E_TC3_WO0)
707 #define PORT_PA14E_TC3_WO0     (_UL_(1) << 14)
708 #define PIN_PA19E_TC3_WO1              _L_(19) /**< \brief TC3 signal: WO1 on PA19 mux E */
709 #define MUX_PA19E_TC3_WO1               _L_(4)
710 #define PINMUX_PA19E_TC3_WO1       ((PIN_PA19E_TC3_WO1 << 16) | MUX_PA19E_TC3_WO1)
711 #define PORT_PA19E_TC3_WO1     (_UL_(1) << 19)
712 #define PIN_PA15E_TC3_WO1              _L_(15) /**< \brief TC3 signal: WO1 on PA15 mux E */
713 #define MUX_PA15E_TC3_WO1               _L_(4)
714 #define PINMUX_PA15E_TC3_WO1       ((PIN_PA15E_TC3_WO1 << 16) | MUX_PA15E_TC3_WO1)
715 #define PORT_PA15E_TC3_WO1     (_UL_(1) << 15)
716 /* ========== PORT definition for TC4 peripheral ========== */
717 #define PIN_PA22E_TC4_WO0              _L_(22) /**< \brief TC4 signal: WO0 on PA22 mux E */
718 #define MUX_PA22E_TC4_WO0               _L_(4)
719 #define PINMUX_PA22E_TC4_WO0       ((PIN_PA22E_TC4_WO0 << 16) | MUX_PA22E_TC4_WO0)
720 #define PORT_PA22E_TC4_WO0     (_UL_(1) << 22)
721 #define PIN_PB08E_TC4_WO0              _L_(40) /**< \brief TC4 signal: WO0 on PB08 mux E */
722 #define MUX_PB08E_TC4_WO0               _L_(4)
723 #define PINMUX_PB08E_TC4_WO0       ((PIN_PB08E_TC4_WO0 << 16) | MUX_PB08E_TC4_WO0)
724 #define PORT_PB08E_TC4_WO0     (_UL_(1) <<  8)
725 #define PIN_PA23E_TC4_WO1              _L_(23) /**< \brief TC4 signal: WO1 on PA23 mux E */
726 #define MUX_PA23E_TC4_WO1               _L_(4)
727 #define PINMUX_PA23E_TC4_WO1       ((PIN_PA23E_TC4_WO1 << 16) | MUX_PA23E_TC4_WO1)
728 #define PORT_PA23E_TC4_WO1     (_UL_(1) << 23)
729 #define PIN_PB09E_TC4_WO1              _L_(41) /**< \brief TC4 signal: WO1 on PB09 mux E */
730 #define MUX_PB09E_TC4_WO1               _L_(4)
731 #define PINMUX_PB09E_TC4_WO1       ((PIN_PB09E_TC4_WO1 << 16) | MUX_PB09E_TC4_WO1)
732 #define PORT_PB09E_TC4_WO1     (_UL_(1) <<  9)
733 /* ========== PORT definition for TC5 peripheral ========== */
734 #define PIN_PA24E_TC5_WO0              _L_(24) /**< \brief TC5 signal: WO0 on PA24 mux E */
735 #define MUX_PA24E_TC5_WO0               _L_(4)
736 #define PINMUX_PA24E_TC5_WO0       ((PIN_PA24E_TC5_WO0 << 16) | MUX_PA24E_TC5_WO0)
737 #define PORT_PA24E_TC5_WO0     (_UL_(1) << 24)
738 #define PIN_PB14E_TC5_WO0              _L_(46) /**< \brief TC5 signal: WO0 on PB14 mux E */
739 #define MUX_PB14E_TC5_WO0               _L_(4)
740 #define PINMUX_PB14E_TC5_WO0       ((PIN_PB14E_TC5_WO0 << 16) | MUX_PB14E_TC5_WO0)
741 #define PORT_PB14E_TC5_WO0     (_UL_(1) << 14)
742 #define PIN_PA25E_TC5_WO1              _L_(25) /**< \brief TC5 signal: WO1 on PA25 mux E */
743 #define MUX_PA25E_TC5_WO1               _L_(4)
744 #define PINMUX_PA25E_TC5_WO1       ((PIN_PA25E_TC5_WO1 << 16) | MUX_PA25E_TC5_WO1)
745 #define PORT_PA25E_TC5_WO1     (_UL_(1) << 25)
746 #define PIN_PB15E_TC5_WO1              _L_(47) /**< \brief TC5 signal: WO1 on PB15 mux E */
747 #define MUX_PB15E_TC5_WO1               _L_(4)
748 #define PINMUX_PB15E_TC5_WO1       ((PIN_PB15E_TC5_WO1 << 16) | MUX_PB15E_TC5_WO1)
749 #define PORT_PB15E_TC5_WO1     (_UL_(1) << 15)
750 /* ========== PORT definition for TC6 peripheral ========== */
751 #define PIN_PB16E_TC6_WO0              _L_(48) /**< \brief TC6 signal: WO0 on PB16 mux E */
752 #define MUX_PB16E_TC6_WO0               _L_(4)
753 #define PINMUX_PB16E_TC6_WO0       ((PIN_PB16E_TC6_WO0 << 16) | MUX_PB16E_TC6_WO0)
754 #define PORT_PB16E_TC6_WO0     (_UL_(1) << 16)
755 #define PIN_PB17E_TC6_WO1              _L_(49) /**< \brief TC6 signal: WO1 on PB17 mux E */
756 #define MUX_PB17E_TC6_WO1               _L_(4)
757 #define PINMUX_PB17E_TC6_WO1       ((PIN_PB17E_TC6_WO1 << 16) | MUX_PB17E_TC6_WO1)
758 #define PORT_PB17E_TC6_WO1     (_UL_(1) << 17)
759 /* ========== PORT definition for TC7 peripheral ========== */
760 #define PIN_PA20E_TC7_WO0              _L_(20) /**< \brief TC7 signal: WO0 on PA20 mux E */
761 #define MUX_PA20E_TC7_WO0               _L_(4)
762 #define PINMUX_PA20E_TC7_WO0       ((PIN_PA20E_TC7_WO0 << 16) | MUX_PA20E_TC7_WO0)
763 #define PORT_PA20E_TC7_WO0     (_UL_(1) << 20)
764 #define PIN_PB00E_TC7_WO0              _L_(32) /**< \brief TC7 signal: WO0 on PB00 mux E */
765 #define MUX_PB00E_TC7_WO0               _L_(4)
766 #define PINMUX_PB00E_TC7_WO0       ((PIN_PB00E_TC7_WO0 << 16) | MUX_PB00E_TC7_WO0)
767 #define PORT_PB00E_TC7_WO0     (_UL_(1) <<  0)
768 #define PIN_PB22E_TC7_WO0              _L_(54) /**< \brief TC7 signal: WO0 on PB22 mux E */
769 #define MUX_PB22E_TC7_WO0               _L_(4)
770 #define PINMUX_PB22E_TC7_WO0       ((PIN_PB22E_TC7_WO0 << 16) | MUX_PB22E_TC7_WO0)
771 #define PORT_PB22E_TC7_WO0     (_UL_(1) << 22)
772 #define PIN_PB23E_TC7_WO1              _L_(55) /**< \brief TC7 signal: WO1 on PB23 mux E */
773 #define MUX_PB23E_TC7_WO1               _L_(4)
774 #define PINMUX_PB23E_TC7_WO1       ((PIN_PB23E_TC7_WO1 << 16) | MUX_PB23E_TC7_WO1)
775 #define PORT_PB23E_TC7_WO1     (_UL_(1) << 23)
776 /* ========== PORT definition for ADC peripheral ========== */
777 #define PIN_PB08B_ADC_AIN2             _L_(40) /**< \brief ADC signal: AIN2 on PB08 mux B */
778 #define MUX_PB08B_ADC_AIN2              _L_(1)
779 #define PINMUX_PB08B_ADC_AIN2      ((PIN_PB08B_ADC_AIN2 << 16) | MUX_PB08B_ADC_AIN2)
780 #define PORT_PB08B_ADC_AIN2    (_UL_(1) <<  8)
781 #define PIN_PB09B_ADC_AIN3             _L_(41) /**< \brief ADC signal: AIN3 on PB09 mux B */
782 #define MUX_PB09B_ADC_AIN3              _L_(1)
783 #define PINMUX_PB09B_ADC_AIN3      ((PIN_PB09B_ADC_AIN3 << 16) | MUX_PB09B_ADC_AIN3)
784 #define PORT_PB09B_ADC_AIN3    (_UL_(1) <<  9)
785 #define PIN_PA06B_ADC_AIN6              _L_(6) /**< \brief ADC signal: AIN6 on PA06 mux B */
786 #define MUX_PA06B_ADC_AIN6              _L_(1)
787 #define PINMUX_PA06B_ADC_AIN6      ((PIN_PA06B_ADC_AIN6 << 16) | MUX_PA06B_ADC_AIN6)
788 #define PORT_PA06B_ADC_AIN6    (_UL_(1) <<  6)
789 #define PIN_PA07B_ADC_AIN7              _L_(7) /**< \brief ADC signal: AIN7 on PA07 mux B */
790 #define MUX_PA07B_ADC_AIN7              _L_(1)
791 #define PINMUX_PA07B_ADC_AIN7      ((PIN_PA07B_ADC_AIN7 << 16) | MUX_PA07B_ADC_AIN7)
792 #define PORT_PA07B_ADC_AIN7    (_UL_(1) <<  7)
793 #define PIN_PB00B_ADC_AIN8             _L_(32) /**< \brief ADC signal: AIN8 on PB00 mux B */
794 #define MUX_PB00B_ADC_AIN8              _L_(1)
795 #define PINMUX_PB00B_ADC_AIN8      ((PIN_PB00B_ADC_AIN8 << 16) | MUX_PB00B_ADC_AIN8)
796 #define PORT_PB00B_ADC_AIN8    (_UL_(1) <<  0)
797 #define PIN_PA08B_ADC_AIN16             _L_(8) /**< \brief ADC signal: AIN16 on PA08 mux B */
798 #define MUX_PA08B_ADC_AIN16             _L_(1)
799 #define PINMUX_PA08B_ADC_AIN16     ((PIN_PA08B_ADC_AIN16 << 16) | MUX_PA08B_ADC_AIN16)
800 #define PORT_PA08B_ADC_AIN16   (_UL_(1) <<  8)
801 #define PIN_PA09B_ADC_AIN17             _L_(9) /**< \brief ADC signal: AIN17 on PA09 mux B */
802 #define MUX_PA09B_ADC_AIN17             _L_(1)
803 #define PINMUX_PA09B_ADC_AIN17     ((PIN_PA09B_ADC_AIN17 << 16) | MUX_PA09B_ADC_AIN17)
804 #define PORT_PA09B_ADC_AIN17   (_UL_(1) <<  9)
805 #define PIN_PA10B_ADC_AIN18            _L_(10) /**< \brief ADC signal: AIN18 on PA10 mux B */
806 #define MUX_PA10B_ADC_AIN18             _L_(1)
807 #define PINMUX_PA10B_ADC_AIN18     ((PIN_PA10B_ADC_AIN18 << 16) | MUX_PA10B_ADC_AIN18)
808 #define PORT_PA10B_ADC_AIN18   (_UL_(1) << 10)
809 #define PIN_PA11B_ADC_AIN19            _L_(11) /**< \brief ADC signal: AIN19 on PA11 mux B */
810 #define MUX_PA11B_ADC_AIN19             _L_(1)
811 #define PINMUX_PA11B_ADC_AIN19     ((PIN_PA11B_ADC_AIN19 << 16) | MUX_PA11B_ADC_AIN19)
812 #define PORT_PA11B_ADC_AIN19   (_UL_(1) << 11)
813 /* ========== PORT definition for AC peripheral ========== */
814 #define PIN_PA06B_AC_AIN2               _L_(6) /**< \brief AC signal: AIN2 on PA06 mux B */
815 #define MUX_PA06B_AC_AIN2               _L_(1)
816 #define PINMUX_PA06B_AC_AIN2       ((PIN_PA06B_AC_AIN2 << 16) | MUX_PA06B_AC_AIN2)
817 #define PORT_PA06B_AC_AIN2     (_UL_(1) <<  6)
818 #define PIN_PA07B_AC_AIN3               _L_(7) /**< \brief AC signal: AIN3 on PA07 mux B */
819 #define MUX_PA07B_AC_AIN3               _L_(1)
820 #define PINMUX_PA07B_AC_AIN3       ((PIN_PA07B_AC_AIN3 << 16) | MUX_PA07B_AC_AIN3)
821 #define PORT_PA07B_AC_AIN3     (_UL_(1) <<  7)
822 #define PIN_PA12H_AC_CMP0              _L_(12) /**< \brief AC signal: CMP0 on PA12 mux H */
823 #define MUX_PA12H_AC_CMP0               _L_(7)
824 #define PINMUX_PA12H_AC_CMP0       ((PIN_PA12H_AC_CMP0 << 16) | MUX_PA12H_AC_CMP0)
825 #define PORT_PA12H_AC_CMP0     (_UL_(1) << 12)
826 #define PIN_PA18H_AC_CMP0              _L_(18) /**< \brief AC signal: CMP0 on PA18 mux H */
827 #define MUX_PA18H_AC_CMP0               _L_(7)
828 #define PINMUX_PA18H_AC_CMP0       ((PIN_PA18H_AC_CMP0 << 16) | MUX_PA18H_AC_CMP0)
829 #define PORT_PA18H_AC_CMP0     (_UL_(1) << 18)
830 #define PIN_PA19H_AC_CMP1              _L_(19) /**< \brief AC signal: CMP1 on PA19 mux H */
831 #define MUX_PA19H_AC_CMP1               _L_(7)
832 #define PINMUX_PA19H_AC_CMP1       ((PIN_PA19H_AC_CMP1 << 16) | MUX_PA19H_AC_CMP1)
833 #define PORT_PA19H_AC_CMP1     (_UL_(1) << 19)
834 
835 #endif /* _SAMR21E19A_PIO_ */
836