1 /* 2 3 Copyright (c) 2010 - 2025, Nordic Semiconductor ASA All rights reserved. 4 5 SPDX-License-Identifier: BSD-3-Clause 6 7 Redistribution and use in source and binary forms, with or without 8 modification, are permitted provided that the following conditions are met: 9 10 1. Redistributions of source code must retain the above copyright notice, this 11 list of conditions and the following disclaimer. 12 13 2. Redistributions in binary form must reproduce the above copyright 14 notice, this list of conditions and the following disclaimer in the 15 documentation and/or other materials provided with the distribution. 16 17 3. Neither the name of Nordic Semiconductor ASA nor the names of its 18 contributors may be used to endorse or promote products derived from this 19 software without specific prior written permission. 20 21 THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" 22 AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 23 IMPLIED WARRANTIES OF MERCHANTABILITY, AND FITNESS FOR A PARTICULAR PURPOSE 24 ARE DISCLAIMED. IN NO EVENT SHALL NORDIC SEMICONDUCTOR ASA OR CONTRIBUTORS BE 25 LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 26 CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 27 SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 28 INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 29 CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 30 ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 31 POSSIBILITY OF SUCH DAMAGE. 32 33 */ 34 35 #ifndef NRF54H20_PPR_PERIPHERALS_H 36 #define NRF54H20_PPR_PERIPHERALS_H 37 38 #ifdef __cplusplus 39 extern "C" { 40 #endif 41 42 #include <stdbool.h> 43 /*VPR CSR registers*/ 44 #define VPRCSR_PRESENT 1 45 #define VPRCSR_COUNT 1 46 47 #define VPRCSR_HARTNUM 11 /*!< HARTNUM: 11 */ 48 #define VPRCSR_MCLICBASERESET 0xF0000000 /*!< MCLICBASE: 0xF0000000 */ 49 #define VPRCSR_MULDIV 1 /*!< MULDIV: 1 */ 50 #define VPRCSR_HIBERNATE 1 /*!< HIBERNATE: 1 */ 51 #define VPRCSR_DBG 1 /*!< DBG: 1 */ 52 #define VPRCSR_REMAP 0 /*!< Code patching (REMAP): 0 */ 53 #define VPRCSR_BUSWIDTH 32 /*!< BUSWIDTH: 32 */ 54 #define VPRCSR_BKPT 1 /*!< BKPT: 1 */ 55 #define VPRCSR_VIOPINS 0x0000000F /*!< CSR VIOPINS value: 0x0000000F */ 56 #define VPRCSR_VEVIF_NTASKS_MIN 0 /*!< VEVIF tasks: 0..15 */ 57 #define VPRCSR_VEVIF_NTASKS_MAX 15 /*!< VEVIF tasks: 0..15 */ 58 #define VPRCSR_VEVIF_NTASKS_SIZE 16 /*!< VEVIF tasks: 0..15 */ 59 #define VPRCSR_VEVIF_TASKS_MASK 0x0000FFF0 /*!< Mask of supported VEVIF tasks: 0x0000FFF0 */ 60 #define VPRCSR_VEVIF_NDPPI_MIN 8 /*!< VEVIF DPPI channels: 8..11 */ 61 #define VPRCSR_VEVIF_NDPPI_MAX 11 /*!< VEVIF DPPI channels: 8..11 */ 62 #define VPRCSR_VEVIF_NDPPI_SIZE 12 /*!< VEVIF DPPI channels: 8..11 */ 63 #define VPRCSR_VEVIF_NEVENTS_MIN 12 /*!< VEVIF events: 12..15 */ 64 #define VPRCSR_VEVIF_NEVENTS_MAX 15 /*!< VEVIF events: 12..15 */ 65 #define VPRCSR_VEVIF_NEVENTS_SIZE 16 /*!< VEVIF events: 12..15 */ 66 #define VPRCSR_BEXT 0 /*!< Bit-Manipulation extension: 0 */ 67 #define VPRCSR_CACHE_EN 0 /*!< (unspecified) */ 68 #define VPRCSR_OUTMODE_VPR1_2 1 /*!< (unspecified) */ 69 #define VPRCSR_VPR_BUS_PRIO 0 /*!< (unspecified) */ 70 #define VPRCSR_NMIMPID_VPR1_3_3 0 /*!< (unspecified) */ 71 72 /*VPR CLIC registers*/ 73 #define CLIC_PRESENT 1 74 #define CLIC_COUNT 1 75 76 #define VPRCLIC_IRQ_COUNT 16 77 #define VPRCLIC_IRQNUM_MIN 0 /*!< Supported interrupts (IRQNUM): 0..479 */ 78 #define VPRCLIC_IRQNUM_MAX 479 /*!< Supported interrupts (IRQNUM): 0..479 */ 79 #define VPRCLIC_IRQNUM_SIZE 480 /*!< Supported interrupts (IRQNUM): 0..479 */ 80 #define VPRCLIC_CLIC_NTASKS_MIN 0 /*!< VEVIF tasks: 0..15 */ 81 #define VPRCLIC_CLIC_NTASKS_MAX 15 /*!< VEVIF tasks: 0..15 */ 82 #define VPRCLIC_CLIC_NTASKS_SIZE 16 /*!< VEVIF tasks: 0..15 */ 83 #define VPRCLIC_CLIC_TASKS_MASK 0x0000FFF0 /*!< Mask of supported VEVIF tasks: 0x0000FFF0 */ 84 #define VPRCLIC_COUNTER_IRQ_NUM 16 /*!< VPR counter (CNT0) interrupt handler number (COUNTER_IRQ_NUM): 16 */ 85 #define VPRCLIC_CLIC_VPR_1_2 1 /*!< (unspecified) */ 86 87 /*VTIM CSR registers*/ 88 #define VTIM_PRESENT 1 89 #define VTIM_COUNT 1 90 91 /*Factory Information Configuration Registers*/ 92 #define FICR_PRESENT 1 93 #define FICR_COUNT 1 94 95 /*USBHSCORE*/ 96 #define USBHSCORE_PRESENT 1 97 #define USBHSCORE_COUNT 1 98 99 /*I3CCORE*/ 100 #define I3CCORE_PRESENT 1 101 #define I3CCORE_COUNT 2 102 103 /*MCAN*/ 104 #define MCAN_PRESENT 1 105 #define MCAN_COUNT 1 106 107 /*DMU*/ 108 #define DMU_PRESENT 1 109 #define DMU_COUNT 1 110 111 /*System Trace Macrocell data buffer*/ 112 #define STMDATA_PRESENT 1 113 #define STMDATA_COUNT 1 114 115 /*TDDCONF*/ 116 #define TDDCONF_PRESENT 1 117 #define TDDCONF_COUNT 1 118 119 #define TDDCONF_FEATEN_TDDCONF_CLK_320MHZ 1 /*!< (unspecified) */ 120 #define TDDCONF_FEATEN_TDDCONF_CLK_400MHZ 0 /*!< (unspecified) */ 121 122 /*System Trace Macrocell*/ 123 #define STM_PRESENT 1 124 #define STM_COUNT 1 125 126 /*Trace Port Interface Unit*/ 127 #define TPIU_PRESENT 1 128 #define TPIU_COUNT 1 129 130 /*Embedded Trace Buffer*/ 131 #define ETB_PRESENT 1 132 #define ETB_COUNT 1 133 134 /*Cross-Trigger Interface control*/ 135 #define CTI_PRESENT 1 136 #define CTI_COUNT 2 137 138 /*ATB Replicator module*/ 139 #define ATBREPLICATOR_PRESENT 1 140 #define ATBREPLICATOR_COUNT 4 141 142 /*ATB funnel module*/ 143 #define ATBFUNNEL_PRESENT 1 144 #define ATBFUNNEL_COUNT 4 145 146 /*Granular Power Requester*/ 147 #define GPR_PRESENT 1 148 #define GPR_COUNT 1 149 150 #define GPR_NUM_CPWRUPM 9 /*!< Number of power-control interfaces: 9 */ 151 152 /*GPIO Tasks and Events*/ 153 #define GPIOTE_PRESENT 1 154 #define GPIOTE_COUNT 1 155 156 #define GPIOTE130_IRQ_COUNT 2 157 #define GPIOTE130_GPIOTE_NCHANNELS_MIN 0 /*!< Number of GPIOTE channels: 0..7 */ 158 #define GPIOTE130_GPIOTE_NCHANNELS_MAX 7 /*!< Number of GPIOTE channels: 0..7 */ 159 #define GPIOTE130_GPIOTE_NCHANNELS_SIZE 8 /*!< Number of GPIOTE channels: 0..7 */ 160 #define GPIOTE130_GPIOTE_NPORTEVENTS_MIN 0 /*!< Number of GPIOTE port events: 0..3 */ 161 #define GPIOTE130_GPIOTE_NPORTEVENTS_MAX 3 /*!< Number of GPIOTE port events: 0..3 */ 162 #define GPIOTE130_GPIOTE_NPORTEVENTS_SIZE 4 /*!< Number of GPIOTE port events: 0..3 */ 163 #define GPIOTE130_GPIOTE_NINTERRUPTS_MIN 0 /*!< Number of GPIOTE interrupts: 0..1 */ 164 #define GPIOTE130_GPIOTE_NINTERRUPTS_MAX 1 /*!< Number of GPIOTE interrupts: 0..1 */ 165 #define GPIOTE130_GPIOTE_NINTERRUPTS_SIZE 2 /*!< Number of GPIOTE interrupts: 0..1 */ 166 #define GPIOTE130_HAS_PORT_EVENT 1 /*!< (unspecified) */ 167 168 /*Global Real-time counter*/ 169 #define GRTC_PRESENT 1 170 #define GRTC_COUNT 1 171 172 #define GRTC_IRQ_COUNT 3 173 #define GRTC_MSBWIDTH_MIN 0 /*!< Width of the RTCOUNTERH, RTCOMPAREH and RTCOMPARESYNCH registers : 174 0..14*/ 175 #define GRTC_MSBWIDTH_MAX 14 /*!< Width of the RTCOUNTERH, RTCOMPAREH and RTCOMPARESYNCH registers : 176 0..14*/ 177 #define GRTC_MSBWIDTH_SIZE 15 /*!< Width of the RTCOUNTERH, RTCOMPAREH and RTCOMPARESYNCH registers : 178 0..14*/ 179 #define GRTC_NCC_MIN 0 /*!< Number of compare/capture registers : 0..15 */ 180 #define GRTC_NCC_MAX 15 /*!< Number of compare/capture registers : 0..15 */ 181 #define GRTC_NCC_SIZE 16 /*!< Number of compare/capture registers : 0..15 */ 182 #define GRTC_NTIMEOUT_MIN 0 /*!< Width of the TIMEOUT register : 0..15 */ 183 #define GRTC_NTIMEOUT_MAX 15 /*!< Width of the TIMEOUT register : 0..15 */ 184 #define GRTC_NTIMEOUT_SIZE 16 /*!< Width of the TIMEOUT register : 0..15 */ 185 #define GRTC_GRTC_NINTERRUPTS_MIN 0 /*!< Number of GRTC interrupts : 0..2 */ 186 #define GRTC_GRTC_NINTERRUPTS_MAX 2 /*!< Number of GRTC interrupts : 0..2 */ 187 #define GRTC_GRTC_NINTERRUPTS_SIZE 3 /*!< Number of GRTC interrupts : 0..2 */ 188 #define GRTC_PWMREGS 1 /*!< (unspecified) */ 189 #define GRTC_CLKOUTREG 1 /*!< (unspecified) */ 190 #define GRTC_CLKSELREG 1 /*!< (unspecified) */ 191 #define GRTC_CLKSELLFLPRC 1 /*!< (unspecified) */ 192 #define GRTC_CCADD_WRITE_ONLY 1 /*!< (unspecified) */ 193 #define GRTC_READY_STATUS_AND_EVENTS 0 /*!< (unspecified) */ 194 #define GRTC_SYSCOUNTER_LOADED_STATUS 0 /*!< (unspecified) */ 195 #define GRTC_CC_PAST_STATUS 0 /*!< (unspecified) */ 196 #define GRTC_SYSCOUNTER_WRITEABLE 0 /*!< (unspecified) */ 197 198 /*Trace buffer monitor*/ 199 #define TBM_PRESENT 1 200 #define TBM_COUNT 1 201 202 /*USBHS*/ 203 #define USBHS_PRESENT 1 204 #define USBHS_COUNT 1 205 206 #define USBHS_HAS_CORE_EVENT 1 /*!< (unspecified) */ 207 #define USBHS_HAS_SOF_EVENT 0 /*!< (unspecified) */ 208 #define USBHS_RTUNE_AVAILABLE 0 /*!< (unspecified) */ 209 210 /*External Memory Interface*/ 211 #define EXMIF_PRESENT 1 212 #define EXMIF_COUNT 1 213 214 /*BELLBOARD public registers*/ 215 #define BELLBOARDPUBLIC_PRESENT 1 216 #define BELLBOARDPUBLIC_COUNT 1 217 218 /*AUXPLL*/ 219 #define AUXPLL_PRESENT 1 220 #define AUXPLL_COUNT 1 221 222 /*VPR peripheral registers*/ 223 #define VPRPUBLIC_PRESENT 1 224 #define VPRPUBLIC_COUNT 1 225 226 #define VPR120_VEVIF_NTASKS_MIN 0 /*!< VEVIF tasks: 0..31 */ 227 #define VPR120_VEVIF_NTASKS_MAX 31 /*!< VEVIF tasks: 0..31 */ 228 #define VPR120_VEVIF_NTASKS_SIZE 32 /*!< VEVIF tasks: 0..31 */ 229 #define VPR120_VEVIF_TASKS_MASK 0xFFFFF0FF /*!< Mask of supported VEVIF tasks: 0xFFFFF0FF */ 230 231 /*IPCT APB registers*/ 232 #define IPCT_PRESENT 1 233 #define IPCT_COUNT 2 234 235 #define IPCT120_IRQ_COUNT 1 236 237 #define IPCT130_IRQ_COUNT 1 238 239 /*MUTEX*/ 240 #define MUTEX_PRESENT 1 241 #define MUTEX_COUNT 2 242 243 /*I3C*/ 244 #define I3C_PRESENT 1 245 #define I3C_COUNT 2 246 247 /*VPR peripheral registers*/ 248 #define VPR_PRESENT 1 249 #define VPR_COUNT 2 250 251 #define VPR121_INIT_PC_RESET_VALUE 0x00000000 /*!< Boot vector (INIT_PC_RESET_VALUE): 0x00000000 */ 252 #define VPR121_VPR_START_RESET_VALUE 0 /*!< Self-booting (VPR_START_RESET_VALUE): 0 */ 253 #define VPR121_RAM_BASE_ADDR 0x2F890000 /*!< (unspecified) */ 254 #define VPR121_RAM_SZ 15 /*!< (unspecified) */ 255 #define VPR121_VPRSAVEDCTX_REGNAME NRF_MEMCONF120->POWER[0].RET /*!< (unspecified) */ 256 #define VPR121_VPRSAVEDCTX_REGBIT 23 /*!< (unspecified) */ 257 #define VPR121_RETAINED 0 /*!< (unspecified) */ 258 #define VPR121_VPRSAVEDCTX 1 /*!< (unspecified) */ 259 #define VPR121_VPRSAVEADDR 0x2F800000 /*!< (unspecified) */ 260 #define VPR121_VPRREMAPADDRVTOB 0x00000000 /*!< (unspecified) */ 261 #define VPR121_VEVIF_NTASKS_MIN 0 /*!< VEVIF tasks: 0..31 */ 262 #define VPR121_VEVIF_NTASKS_MAX 31 /*!< VEVIF tasks: 0..31 */ 263 #define VPR121_VEVIF_NTASKS_SIZE 32 /*!< VEVIF tasks: 0..31 */ 264 #define VPR121_VEVIF_TASKS_MASK 0xFFFF0000 /*!< Mask of supported VEVIF tasks: 0xFFFF0000 */ 265 #define VPR121_VEVIF_NDPPI_MIN 24 /*!< VEVIF DPPI channels: 24..27 */ 266 #define VPR121_VEVIF_NDPPI_MAX 27 /*!< VEVIF DPPI channels: 24..27 */ 267 #define VPR121_VEVIF_NDPPI_SIZE 28 /*!< VEVIF DPPI channels: 24..27 */ 268 #define VPR121_VEVIF_NEVENTS_MIN 28 /*!< VEVIF events: 28..31 */ 269 #define VPR121_VEVIF_NEVENTS_MAX 31 /*!< VEVIF events: 28..31 */ 270 #define VPR121_VEVIF_NEVENTS_SIZE 32 /*!< VEVIF events: 28..31 */ 271 #define VPR121_DEBUGGER_OFFSET 1024 /*!< Debugger interface register offset: 0x5F8D4400 */ 272 273 #define VPR130_INIT_PC_RESET_VALUE 0x00000000 /*!< Boot vector (INIT_PC_RESET_VALUE): 0x00000000 */ 274 #define VPR130_VPR_START_RESET_VALUE 0 /*!< Self-booting (VPR_START_RESET_VALUE): 0 */ 275 #define VPR130_RAM_BASE_ADDR 0x2FC00000 /*!< (unspecified) */ 276 #define VPR130_RAM_SZ 15 /*!< (unspecified) */ 277 #define VPR130_VPRSAVEDCTX_REGNAME NRF_MEMCONF130->POWER[0].RET /*!< (unspecified) */ 278 #define VPR130_VPRSAVEDCTX_REGBIT 5 /*!< (unspecified) */ 279 #define VPR130_RETAINED 1 /*!< (unspecified) */ 280 #define VPR130_VPRSAVEDCTX 1 /*!< (unspecified) */ 281 #define VPR130_VPRSAVEADDR 0x2F800000 /*!< (unspecified) */ 282 #define VPR130_VPRREMAPADDRVTOB 0x00000000 /*!< (unspecified) */ 283 #define VPR130_VEVIF_NTASKS_MIN 0 /*!< VEVIF tasks: 0..15 */ 284 #define VPR130_VEVIF_NTASKS_MAX 15 /*!< VEVIF tasks: 0..15 */ 285 #define VPR130_VEVIF_NTASKS_SIZE 16 /*!< VEVIF tasks: 0..15 */ 286 #define VPR130_VEVIF_TASKS_MASK 0x0000FFF0 /*!< Mask of supported VEVIF tasks: 0x0000FFF0 */ 287 #define VPR130_VEVIF_NDPPI_MIN 8 /*!< VEVIF DPPI channels: 8..11 */ 288 #define VPR130_VEVIF_NDPPI_MAX 11 /*!< VEVIF DPPI channels: 8..11 */ 289 #define VPR130_VEVIF_NDPPI_SIZE 12 /*!< VEVIF DPPI channels: 8..11 */ 290 #define VPR130_VEVIF_NEVENTS_MIN 12 /*!< VEVIF events: 12..15 */ 291 #define VPR130_VEVIF_NEVENTS_MAX 15 /*!< VEVIF events: 12..15 */ 292 #define VPR130_VEVIF_NEVENTS_SIZE 16 /*!< VEVIF events: 12..15 */ 293 #define VPR130_DEBUGGER_OFFSET 1024 /*!< Debugger interface register offset: 0x5F908400 */ 294 295 /*Controller Area Network*/ 296 #define CAN_PRESENT 1 297 #define CAN_COUNT 1 298 299 /*MVDMA performs direct-memory-accesses between memories. Data is transferred according to job descriptor lists. Each transfer has corresponding source and sink descriptor lists with matching data amounts. The lists are in memory and they contain data buffer information, address pointers, buffer sizes and data type attributes.*/ 300 301 #define MVDMA_PRESENT 1 302 #define MVDMA_COUNT 1 303 304 #define MVDMA120_COMPLETED_EVENT 1 /*!< (unspecified) */ 305 #define MVDMA120_DPPI_DISCONNECTED 1 /*!< (unspecified) */ 306 #define MVDMA120_INSTANCE_IN_WRAPPER 1 /*!< (unspecified) */ 307 #define MVDMA120_MVDMA_JOBLISTCNT_MIN 0 /*!< Number of MVDMA job lists : 0..7 */ 308 #define MVDMA120_MVDMA_JOBLISTCNT_MAX 7 /*!< Number of MVDMA job lists : 0..7 */ 309 #define MVDMA120_MVDMA_JOBLISTCNT_SIZE 8 /*!< Number of MVDMA job lists : 0..7 */ 310 311 /*RAM Controller*/ 312 #define RAMC_PRESENT 1 313 #define RAMC_COUNT 1 314 315 #define RAMC122_ECC 0 /*!< (unspecified) */ 316 #define RAMC122_SEC 0 /*!< (unspecified) */ 317 318 /*Distributed programmable peripheral interconnect controller*/ 319 #define DPPIC_PRESENT 1 320 #define DPPIC_COUNT 8 321 322 #define DPPIC120_HASCHANNELGROUPS 1 /*!< (unspecified) */ 323 #define DPPIC120_CH_NUM_MIN 0 /*!< (unspecified) */ 324 #define DPPIC120_CH_NUM_MAX 7 /*!< (unspecified) */ 325 #define DPPIC120_CH_NUM_SIZE 8 /*!< (unspecified) */ 326 #define DPPIC120_GROUP_NUM_MIN 0 /*!< (unspecified) */ 327 #define DPPIC120_GROUP_NUM_MAX 1 /*!< (unspecified) */ 328 #define DPPIC120_GROUP_NUM_SIZE 2 /*!< (unspecified) */ 329 330 #define DPPIC130_HASCHANNELGROUPS 1 /*!< (unspecified) */ 331 #define DPPIC130_CH_NUM_MIN 0 /*!< (unspecified) */ 332 #define DPPIC130_CH_NUM_MAX 7 /*!< (unspecified) */ 333 #define DPPIC130_CH_NUM_SIZE 8 /*!< (unspecified) */ 334 #define DPPIC130_GROUP_NUM_MIN 0 /*!< (unspecified) */ 335 #define DPPIC130_GROUP_NUM_MAX 1 /*!< (unspecified) */ 336 #define DPPIC130_GROUP_NUM_SIZE 2 /*!< (unspecified) */ 337 338 #define DPPIC131_HASCHANNELGROUPS 1 /*!< (unspecified) */ 339 #define DPPIC131_CH_NUM_MIN 0 /*!< (unspecified) */ 340 #define DPPIC131_CH_NUM_MAX 7 /*!< (unspecified) */ 341 #define DPPIC131_CH_NUM_SIZE 8 /*!< (unspecified) */ 342 #define DPPIC131_GROUP_NUM_MIN 0 /*!< (unspecified) */ 343 #define DPPIC131_GROUP_NUM_MAX 1 /*!< (unspecified) */ 344 #define DPPIC131_GROUP_NUM_SIZE 2 /*!< (unspecified) */ 345 346 #define DPPIC132_HASCHANNELGROUPS 1 /*!< (unspecified) */ 347 #define DPPIC132_CH_NUM_MIN 0 /*!< (unspecified) */ 348 #define DPPIC132_CH_NUM_MAX 7 /*!< (unspecified) */ 349 #define DPPIC132_CH_NUM_SIZE 8 /*!< (unspecified) */ 350 #define DPPIC132_GROUP_NUM_MIN 0 /*!< (unspecified) */ 351 #define DPPIC132_GROUP_NUM_MAX 1 /*!< (unspecified) */ 352 #define DPPIC132_GROUP_NUM_SIZE 2 /*!< (unspecified) */ 353 354 #define DPPIC133_HASCHANNELGROUPS 1 /*!< (unspecified) */ 355 #define DPPIC133_CH_NUM_MIN 0 /*!< (unspecified) */ 356 #define DPPIC133_CH_NUM_MAX 7 /*!< (unspecified) */ 357 #define DPPIC133_CH_NUM_SIZE 8 /*!< (unspecified) */ 358 #define DPPIC133_GROUP_NUM_MIN 0 /*!< (unspecified) */ 359 #define DPPIC133_GROUP_NUM_MAX 1 /*!< (unspecified) */ 360 #define DPPIC133_GROUP_NUM_SIZE 2 /*!< (unspecified) */ 361 362 #define DPPIC134_HASCHANNELGROUPS 1 /*!< (unspecified) */ 363 #define DPPIC134_CH_NUM_MIN 0 /*!< (unspecified) */ 364 #define DPPIC134_CH_NUM_MAX 7 /*!< (unspecified) */ 365 #define DPPIC134_CH_NUM_SIZE 8 /*!< (unspecified) */ 366 #define DPPIC134_GROUP_NUM_MIN 0 /*!< (unspecified) */ 367 #define DPPIC134_GROUP_NUM_MAX 1 /*!< (unspecified) */ 368 #define DPPIC134_GROUP_NUM_SIZE 2 /*!< (unspecified) */ 369 370 #define DPPIC135_HASCHANNELGROUPS 1 /*!< (unspecified) */ 371 #define DPPIC135_CH_NUM_MIN 0 /*!< (unspecified) */ 372 #define DPPIC135_CH_NUM_MAX 7 /*!< (unspecified) */ 373 #define DPPIC135_CH_NUM_SIZE 8 /*!< (unspecified) */ 374 #define DPPIC135_GROUP_NUM_MIN 0 /*!< (unspecified) */ 375 #define DPPIC135_GROUP_NUM_MAX 1 /*!< (unspecified) */ 376 #define DPPIC135_GROUP_NUM_SIZE 2 /*!< (unspecified) */ 377 378 #define DPPIC136_HASCHANNELGROUPS 1 /*!< (unspecified) */ 379 #define DPPIC136_CH_NUM_MIN 0 /*!< (unspecified) */ 380 #define DPPIC136_CH_NUM_MAX 7 /*!< (unspecified) */ 381 #define DPPIC136_CH_NUM_SIZE 8 /*!< (unspecified) */ 382 #define DPPIC136_GROUP_NUM_MIN 0 /*!< (unspecified) */ 383 #define DPPIC136_GROUP_NUM_MAX 1 /*!< (unspecified) */ 384 #define DPPIC136_GROUP_NUM_SIZE 2 /*!< (unspecified) */ 385 386 /*Timer/Counter*/ 387 #define TIMER_PRESENT 1 388 #define TIMER_COUNT 10 389 390 #define TIMER120_CC_NUM_MIN 0 /*!< (unspecified) */ 391 #define TIMER120_CC_NUM_MAX 5 /*!< (unspecified) */ 392 #define TIMER120_CC_NUM_SIZE 6 /*!< (unspecified) */ 393 #define TIMER120_MAX_SIZE_MIN 0 /*!< (unspecified) */ 394 #define TIMER120_MAX_SIZE_MAX 31 /*!< (unspecified) */ 395 #define TIMER120_MAX_SIZE_SIZE 32 /*!< (unspecified) */ 396 #define TIMER120_PCLK_MHZ 320 /*!< Peripheral clock frequency (PCLK) is 320 MHz */ 397 #define TIMER120_PCLK_VARIABLE 0 /*!< (unspecified) */ 398 #define TIMER120_SHUTDOWN_TASK 0 /*!< (unspecified) */ 399 400 #define TIMER121_CC_NUM_MIN 0 /*!< (unspecified) */ 401 #define TIMER121_CC_NUM_MAX 5 /*!< (unspecified) */ 402 #define TIMER121_CC_NUM_SIZE 6 /*!< (unspecified) */ 403 #define TIMER121_MAX_SIZE_MIN 0 /*!< (unspecified) */ 404 #define TIMER121_MAX_SIZE_MAX 31 /*!< (unspecified) */ 405 #define TIMER121_MAX_SIZE_SIZE 32 /*!< (unspecified) */ 406 #define TIMER121_PCLK_MHZ 320 /*!< Peripheral clock frequency (PCLK) is 320 MHz */ 407 #define TIMER121_PCLK_VARIABLE 0 /*!< (unspecified) */ 408 #define TIMER121_SHUTDOWN_TASK 0 /*!< (unspecified) */ 409 410 #define TIMER130_CC_NUM_MIN 0 /*!< (unspecified) */ 411 #define TIMER130_CC_NUM_MAX 5 /*!< (unspecified) */ 412 #define TIMER130_CC_NUM_SIZE 6 /*!< (unspecified) */ 413 #define TIMER130_MAX_SIZE_MIN 0 /*!< (unspecified) */ 414 #define TIMER130_MAX_SIZE_MAX 31 /*!< (unspecified) */ 415 #define TIMER130_MAX_SIZE_SIZE 32 /*!< (unspecified) */ 416 #define TIMER130_PCLK_MHZ 16 /*!< Peripheral clock frequency (PCLK) is 16 MHz */ 417 #define TIMER130_PCLK_VARIABLE 0 /*!< (unspecified) */ 418 #define TIMER130_SHUTDOWN_TASK 0 /*!< (unspecified) */ 419 420 #define TIMER131_CC_NUM_MIN 0 /*!< (unspecified) */ 421 #define TIMER131_CC_NUM_MAX 5 /*!< (unspecified) */ 422 #define TIMER131_CC_NUM_SIZE 6 /*!< (unspecified) */ 423 #define TIMER131_MAX_SIZE_MIN 0 /*!< (unspecified) */ 424 #define TIMER131_MAX_SIZE_MAX 31 /*!< (unspecified) */ 425 #define TIMER131_MAX_SIZE_SIZE 32 /*!< (unspecified) */ 426 #define TIMER131_PCLK_MHZ 16 /*!< Peripheral clock frequency (PCLK) is 16 MHz */ 427 #define TIMER131_PCLK_VARIABLE 0 /*!< (unspecified) */ 428 #define TIMER131_SHUTDOWN_TASK 0 /*!< (unspecified) */ 429 430 #define TIMER132_CC_NUM_MIN 0 /*!< (unspecified) */ 431 #define TIMER132_CC_NUM_MAX 5 /*!< (unspecified) */ 432 #define TIMER132_CC_NUM_SIZE 6 /*!< (unspecified) */ 433 #define TIMER132_MAX_SIZE_MIN 0 /*!< (unspecified) */ 434 #define TIMER132_MAX_SIZE_MAX 31 /*!< (unspecified) */ 435 #define TIMER132_MAX_SIZE_SIZE 32 /*!< (unspecified) */ 436 #define TIMER132_PCLK_MHZ 16 /*!< Peripheral clock frequency (PCLK) is 16 MHz */ 437 #define TIMER132_PCLK_VARIABLE 0 /*!< (unspecified) */ 438 #define TIMER132_SHUTDOWN_TASK 0 /*!< (unspecified) */ 439 440 #define TIMER133_CC_NUM_MIN 0 /*!< (unspecified) */ 441 #define TIMER133_CC_NUM_MAX 5 /*!< (unspecified) */ 442 #define TIMER133_CC_NUM_SIZE 6 /*!< (unspecified) */ 443 #define TIMER133_MAX_SIZE_MIN 0 /*!< (unspecified) */ 444 #define TIMER133_MAX_SIZE_MAX 31 /*!< (unspecified) */ 445 #define TIMER133_MAX_SIZE_SIZE 32 /*!< (unspecified) */ 446 #define TIMER133_PCLK_MHZ 16 /*!< Peripheral clock frequency (PCLK) is 16 MHz */ 447 #define TIMER133_PCLK_VARIABLE 0 /*!< (unspecified) */ 448 #define TIMER133_SHUTDOWN_TASK 0 /*!< (unspecified) */ 449 450 #define TIMER134_CC_NUM_MIN 0 /*!< (unspecified) */ 451 #define TIMER134_CC_NUM_MAX 5 /*!< (unspecified) */ 452 #define TIMER134_CC_NUM_SIZE 6 /*!< (unspecified) */ 453 #define TIMER134_MAX_SIZE_MIN 0 /*!< (unspecified) */ 454 #define TIMER134_MAX_SIZE_MAX 31 /*!< (unspecified) */ 455 #define TIMER134_MAX_SIZE_SIZE 32 /*!< (unspecified) */ 456 #define TIMER134_PCLK_MHZ 16 /*!< Peripheral clock frequency (PCLK) is 16 MHz */ 457 #define TIMER134_PCLK_VARIABLE 0 /*!< (unspecified) */ 458 #define TIMER134_SHUTDOWN_TASK 0 /*!< (unspecified) */ 459 460 #define TIMER135_CC_NUM_MIN 0 /*!< (unspecified) */ 461 #define TIMER135_CC_NUM_MAX 5 /*!< (unspecified) */ 462 #define TIMER135_CC_NUM_SIZE 6 /*!< (unspecified) */ 463 #define TIMER135_MAX_SIZE_MIN 0 /*!< (unspecified) */ 464 #define TIMER135_MAX_SIZE_MAX 31 /*!< (unspecified) */ 465 #define TIMER135_MAX_SIZE_SIZE 32 /*!< (unspecified) */ 466 #define TIMER135_PCLK_MHZ 16 /*!< Peripheral clock frequency (PCLK) is 16 MHz */ 467 #define TIMER135_PCLK_VARIABLE 0 /*!< (unspecified) */ 468 #define TIMER135_SHUTDOWN_TASK 0 /*!< (unspecified) */ 469 470 #define TIMER136_CC_NUM_MIN 0 /*!< (unspecified) */ 471 #define TIMER136_CC_NUM_MAX 5 /*!< (unspecified) */ 472 #define TIMER136_CC_NUM_SIZE 6 /*!< (unspecified) */ 473 #define TIMER136_MAX_SIZE_MIN 0 /*!< (unspecified) */ 474 #define TIMER136_MAX_SIZE_MAX 31 /*!< (unspecified) */ 475 #define TIMER136_MAX_SIZE_SIZE 32 /*!< (unspecified) */ 476 #define TIMER136_PCLK_MHZ 16 /*!< Peripheral clock frequency (PCLK) is 16 MHz */ 477 #define TIMER136_PCLK_VARIABLE 0 /*!< (unspecified) */ 478 #define TIMER136_SHUTDOWN_TASK 0 /*!< (unspecified) */ 479 480 #define TIMER137_CC_NUM_MIN 0 /*!< (unspecified) */ 481 #define TIMER137_CC_NUM_MAX 5 /*!< (unspecified) */ 482 #define TIMER137_CC_NUM_SIZE 6 /*!< (unspecified) */ 483 #define TIMER137_MAX_SIZE_MIN 0 /*!< (unspecified) */ 484 #define TIMER137_MAX_SIZE_MAX 31 /*!< (unspecified) */ 485 #define TIMER137_MAX_SIZE_SIZE 32 /*!< (unspecified) */ 486 #define TIMER137_PCLK_MHZ 16 /*!< Peripheral clock frequency (PCLK) is 16 MHz */ 487 #define TIMER137_PCLK_VARIABLE 0 /*!< (unspecified) */ 488 #define TIMER137_SHUTDOWN_TASK 0 /*!< (unspecified) */ 489 490 /*Pulse width modulation unit*/ 491 #define PWM_PRESENT 1 492 #define PWM_COUNT 5 493 494 #define PWM120_IDLE_OUT 1 /*!< (unspecified) */ 495 #define PWM120_COMPARE_MATCH 1 /*!< (unspecified) */ 496 #define PWM120_FEATURES_V2 0 /*!< (unspecified) */ 497 #define PWM120_NO_FEATURES_V2 1 /*!< (unspecified) */ 498 #define PWM120_EASYDMA_CURRENT_AMOUNT_REGISTER_INCLUDED 1 /*!< (unspecified) */ 499 500 #define PWM130_IDLE_OUT 1 /*!< (unspecified) */ 501 #define PWM130_COMPARE_MATCH 1 /*!< (unspecified) */ 502 #define PWM130_FEATURES_V2 0 /*!< (unspecified) */ 503 #define PWM130_NO_FEATURES_V2 1 /*!< (unspecified) */ 504 #define PWM130_EASYDMA_CURRENT_AMOUNT_REGISTER_INCLUDED 1 /*!< (unspecified) */ 505 506 #define PWM131_IDLE_OUT 1 /*!< (unspecified) */ 507 #define PWM131_COMPARE_MATCH 1 /*!< (unspecified) */ 508 #define PWM131_FEATURES_V2 0 /*!< (unspecified) */ 509 #define PWM131_NO_FEATURES_V2 1 /*!< (unspecified) */ 510 #define PWM131_EASYDMA_CURRENT_AMOUNT_REGISTER_INCLUDED 1 /*!< (unspecified) */ 511 512 #define PWM132_IDLE_OUT 1 /*!< (unspecified) */ 513 #define PWM132_COMPARE_MATCH 1 /*!< (unspecified) */ 514 #define PWM132_FEATURES_V2 0 /*!< (unspecified) */ 515 #define PWM132_NO_FEATURES_V2 1 /*!< (unspecified) */ 516 #define PWM132_EASYDMA_CURRENT_AMOUNT_REGISTER_INCLUDED 1 /*!< (unspecified) */ 517 518 #define PWM133_IDLE_OUT 1 /*!< (unspecified) */ 519 #define PWM133_COMPARE_MATCH 1 /*!< (unspecified) */ 520 #define PWM133_FEATURES_V2 0 /*!< (unspecified) */ 521 #define PWM133_NO_FEATURES_V2 1 /*!< (unspecified) */ 522 #define PWM133_EASYDMA_CURRENT_AMOUNT_REGISTER_INCLUDED 1 /*!< (unspecified) */ 523 524 /*SPI Slave*/ 525 #define SPIS_PRESENT 1 526 #define SPIS_COUNT 9 527 528 #define SPIS120_EASYDMA_MAXCNT_MIN 0 /*!< (unspecified) */ 529 #define SPIS120_EASYDMA_MAXCNT_MAX 15 /*!< (unspecified) */ 530 #define SPIS120_EASYDMA_MAXCNT_SIZE 16 /*!< (unspecified) */ 531 #define SPIS120_EASYDMA_CURRENT_AMOUNT_REGISTER_INCLUDED 1 /*!< (unspecified) */ 532 533 #define SPIS130_EASYDMA_MAXCNT_MIN 0 /*!< (unspecified) */ 534 #define SPIS130_EASYDMA_MAXCNT_MAX 15 /*!< (unspecified) */ 535 #define SPIS130_EASYDMA_MAXCNT_SIZE 16 /*!< (unspecified) */ 536 #define SPIS130_EASYDMA_CURRENT_AMOUNT_REGISTER_INCLUDED 1 /*!< (unspecified) */ 537 538 #define SPIS131_EASYDMA_MAXCNT_MIN 0 /*!< (unspecified) */ 539 #define SPIS131_EASYDMA_MAXCNT_MAX 15 /*!< (unspecified) */ 540 #define SPIS131_EASYDMA_MAXCNT_SIZE 16 /*!< (unspecified) */ 541 #define SPIS131_EASYDMA_CURRENT_AMOUNT_REGISTER_INCLUDED 1 /*!< (unspecified) */ 542 543 #define SPIS132_EASYDMA_MAXCNT_MIN 0 /*!< (unspecified) */ 544 #define SPIS132_EASYDMA_MAXCNT_MAX 15 /*!< (unspecified) */ 545 #define SPIS132_EASYDMA_MAXCNT_SIZE 16 /*!< (unspecified) */ 546 #define SPIS132_EASYDMA_CURRENT_AMOUNT_REGISTER_INCLUDED 1 /*!< (unspecified) */ 547 548 #define SPIS133_EASYDMA_MAXCNT_MIN 0 /*!< (unspecified) */ 549 #define SPIS133_EASYDMA_MAXCNT_MAX 15 /*!< (unspecified) */ 550 #define SPIS133_EASYDMA_MAXCNT_SIZE 16 /*!< (unspecified) */ 551 #define SPIS133_EASYDMA_CURRENT_AMOUNT_REGISTER_INCLUDED 1 /*!< (unspecified) */ 552 553 #define SPIS134_EASYDMA_MAXCNT_MIN 0 /*!< (unspecified) */ 554 #define SPIS134_EASYDMA_MAXCNT_MAX 15 /*!< (unspecified) */ 555 #define SPIS134_EASYDMA_MAXCNT_SIZE 16 /*!< (unspecified) */ 556 #define SPIS134_EASYDMA_CURRENT_AMOUNT_REGISTER_INCLUDED 1 /*!< (unspecified) */ 557 558 #define SPIS135_EASYDMA_MAXCNT_MIN 0 /*!< (unspecified) */ 559 #define SPIS135_EASYDMA_MAXCNT_MAX 15 /*!< (unspecified) */ 560 #define SPIS135_EASYDMA_MAXCNT_SIZE 16 /*!< (unspecified) */ 561 #define SPIS135_EASYDMA_CURRENT_AMOUNT_REGISTER_INCLUDED 1 /*!< (unspecified) */ 562 563 #define SPIS136_EASYDMA_MAXCNT_MIN 0 /*!< (unspecified) */ 564 #define SPIS136_EASYDMA_MAXCNT_MAX 15 /*!< (unspecified) */ 565 #define SPIS136_EASYDMA_MAXCNT_SIZE 16 /*!< (unspecified) */ 566 #define SPIS136_EASYDMA_CURRENT_AMOUNT_REGISTER_INCLUDED 1 /*!< (unspecified) */ 567 568 #define SPIS137_EASYDMA_MAXCNT_MIN 0 /*!< (unspecified) */ 569 #define SPIS137_EASYDMA_MAXCNT_MAX 15 /*!< (unspecified) */ 570 #define SPIS137_EASYDMA_MAXCNT_SIZE 16 /*!< (unspecified) */ 571 #define SPIS137_EASYDMA_CURRENT_AMOUNT_REGISTER_INCLUDED 1 /*!< (unspecified) */ 572 573 /*Serial Peripheral Interface Master with EasyDMA*/ 574 #define SPIM_PRESENT 1 575 #define SPIM_COUNT 10 576 577 #define SPIM120_EASYDMA_CURRENT_AMOUNT_REGISTER_INCLUDED 1 /*!< (unspecified) */ 578 #define SPIM120_MAX_DATARATE 32 /*!< (unspecified) */ 579 #define SPIM120_EASYDMA_MAXCNT_MIN 0 /*!< (unspecified) */ 580 #define SPIM120_EASYDMA_MAXCNT_MAX 15 /*!< (unspecified) */ 581 #define SPIM120_EASYDMA_MAXCNT_SIZE 16 /*!< (unspecified) */ 582 #define SPIM120_FEATURE_HARDWARE_CSN_PRESENT 1 /*!< (unspecified) */ 583 #define SPIM120_FEATURE_HARDWARE_DCX_PRESENT 1 /*!< (unspecified) */ 584 #define SPIM120_FEATURE_RXDELAY_PRESENT 1 /*!< (unspecified) */ 585 #define SPIM120_STALL_STATUS_PRESENT 0 /*!< (unspecified) */ 586 #define SPIM120_STALL_STATUS_TX_PRESENT 1 /*!< (unspecified) */ 587 #define SPIM120_NUM_CHIPSELECT_MIN 0 /*!< (unspecified) */ 588 #define SPIM120_NUM_CHIPSELECT_MAX 0 /*!< (unspecified) */ 589 #define SPIM120_NUM_CHIPSELECT_SIZE 1 /*!< (unspecified) */ 590 #define SPIM120_CORE_FREQUENCY 320 /*!< Peripheral core frequency is 320 MHz. */ 591 #define SPIM120_PRESCALER_PRESENT 1 /*!< (unspecified) */ 592 #define SPIM120_PRESCALER_DIVISOR_RANGE_MIN 4 /*!< (unspecified) */ 593 #define SPIM120_PRESCALER_DIVISOR_RANGE_MAX 126 /*!< (unspecified) */ 594 #define SPIM120_PRESCALER_DIVISOR_RANGE_SIZE 127 /*!< (unspecified) */ 595 #define SPIM120_RXDELAY_VALUE_RANGE_MIN 0 /*!< (unspecified) */ 596 #define SPIM120_RXDELAY_VALUE_RANGE_MAX 40 /*!< (unspecified) */ 597 #define SPIM120_RXDELAY_VALUE_RANGE_SIZE 41 /*!< (unspecified) */ 598 #define SPIM120_RXDELAY_RESET_VALUE 2 /*!< (unspecified) */ 599 #define SPIM120_RXDELAY_FIELD_WIDTH_MIN 0 /*!< (unspecified) */ 600 #define SPIM120_RXDELAY_FIELD_WIDTH_MAX 5 /*!< (unspecified) */ 601 #define SPIM120_RXDELAY_FIELD_WIDTH_SIZE 6 /*!< (unspecified) */ 602 603 #define SPIM121_EASYDMA_CURRENT_AMOUNT_REGISTER_INCLUDED 1 /*!< (unspecified) */ 604 #define SPIM121_MAX_DATARATE 32 /*!< (unspecified) */ 605 #define SPIM121_EASYDMA_MAXCNT_MIN 0 /*!< (unspecified) */ 606 #define SPIM121_EASYDMA_MAXCNT_MAX 15 /*!< (unspecified) */ 607 #define SPIM121_EASYDMA_MAXCNT_SIZE 16 /*!< (unspecified) */ 608 #define SPIM121_FEATURE_HARDWARE_CSN_PRESENT 1 /*!< (unspecified) */ 609 #define SPIM121_FEATURE_HARDWARE_DCX_PRESENT 1 /*!< (unspecified) */ 610 #define SPIM121_FEATURE_RXDELAY_PRESENT 1 /*!< (unspecified) */ 611 #define SPIM121_STALL_STATUS_PRESENT 0 /*!< (unspecified) */ 612 #define SPIM121_STALL_STATUS_TX_PRESENT 1 /*!< (unspecified) */ 613 #define SPIM121_NUM_CHIPSELECT_MIN 0 /*!< (unspecified) */ 614 #define SPIM121_NUM_CHIPSELECT_MAX 0 /*!< (unspecified) */ 615 #define SPIM121_NUM_CHIPSELECT_SIZE 1 /*!< (unspecified) */ 616 #define SPIM121_CORE_FREQUENCY 320 /*!< Peripheral core frequency is 320 MHz. */ 617 #define SPIM121_PRESCALER_PRESENT 1 /*!< (unspecified) */ 618 #define SPIM121_PRESCALER_DIVISOR_RANGE_MIN 4 /*!< (unspecified) */ 619 #define SPIM121_PRESCALER_DIVISOR_RANGE_MAX 126 /*!< (unspecified) */ 620 #define SPIM121_PRESCALER_DIVISOR_RANGE_SIZE 127 /*!< (unspecified) */ 621 #define SPIM121_RXDELAY_VALUE_RANGE_MIN 0 /*!< (unspecified) */ 622 #define SPIM121_RXDELAY_VALUE_RANGE_MAX 40 /*!< (unspecified) */ 623 #define SPIM121_RXDELAY_VALUE_RANGE_SIZE 41 /*!< (unspecified) */ 624 #define SPIM121_RXDELAY_RESET_VALUE 2 /*!< (unspecified) */ 625 #define SPIM121_RXDELAY_FIELD_WIDTH_MIN 0 /*!< (unspecified) */ 626 #define SPIM121_RXDELAY_FIELD_WIDTH_MAX 5 /*!< (unspecified) */ 627 #define SPIM121_RXDELAY_FIELD_WIDTH_SIZE 6 /*!< (unspecified) */ 628 629 #define SPIM130_EASYDMA_CURRENT_AMOUNT_REGISTER_INCLUDED 1 /*!< (unspecified) */ 630 #define SPIM130_MAX_DATARATE 8 /*!< (unspecified) */ 631 #define SPIM130_EASYDMA_MAXCNT_MIN 0 /*!< (unspecified) */ 632 #define SPIM130_EASYDMA_MAXCNT_MAX 15 /*!< (unspecified) */ 633 #define SPIM130_EASYDMA_MAXCNT_SIZE 16 /*!< (unspecified) */ 634 #define SPIM130_FEATURE_HARDWARE_CSN_PRESENT 1 /*!< (unspecified) */ 635 #define SPIM130_FEATURE_HARDWARE_DCX_PRESENT 1 /*!< (unspecified) */ 636 #define SPIM130_FEATURE_RXDELAY_PRESENT 1 /*!< (unspecified) */ 637 #define SPIM130_STALL_STATUS_PRESENT 0 /*!< (unspecified) */ 638 #define SPIM130_STALL_STATUS_TX_PRESENT 1 /*!< (unspecified) */ 639 #define SPIM130_NUM_CHIPSELECT_MIN 0 /*!< (unspecified) */ 640 #define SPIM130_NUM_CHIPSELECT_MAX 0 /*!< (unspecified) */ 641 #define SPIM130_NUM_CHIPSELECT_SIZE 1 /*!< (unspecified) */ 642 #define SPIM130_CORE_FREQUENCY 16 /*!< Peripheral core frequency is 16 MHz. */ 643 #define SPIM130_PRESCALER_PRESENT 1 /*!< (unspecified) */ 644 #define SPIM130_PRESCALER_DIVISOR_RANGE_MIN 2 /*!< (unspecified) */ 645 #define SPIM130_PRESCALER_DIVISOR_RANGE_MAX 126 /*!< (unspecified) */ 646 #define SPIM130_PRESCALER_DIVISOR_RANGE_SIZE 127 /*!< (unspecified) */ 647 #define SPIM130_RXDELAY_VALUE_RANGE_MIN 0 /*!< (unspecified) */ 648 #define SPIM130_RXDELAY_VALUE_RANGE_MAX 40 /*!< (unspecified) */ 649 #define SPIM130_RXDELAY_VALUE_RANGE_SIZE 41 /*!< (unspecified) */ 650 #define SPIM130_RXDELAY_RESET_VALUE 2 /*!< (unspecified) */ 651 #define SPIM130_RXDELAY_FIELD_WIDTH_MIN 0 /*!< (unspecified) */ 652 #define SPIM130_RXDELAY_FIELD_WIDTH_MAX 5 /*!< (unspecified) */ 653 #define SPIM130_RXDELAY_FIELD_WIDTH_SIZE 6 /*!< (unspecified) */ 654 655 #define SPIM131_EASYDMA_CURRENT_AMOUNT_REGISTER_INCLUDED 1 /*!< (unspecified) */ 656 #define SPIM131_MAX_DATARATE 8 /*!< (unspecified) */ 657 #define SPIM131_EASYDMA_MAXCNT_MIN 0 /*!< (unspecified) */ 658 #define SPIM131_EASYDMA_MAXCNT_MAX 15 /*!< (unspecified) */ 659 #define SPIM131_EASYDMA_MAXCNT_SIZE 16 /*!< (unspecified) */ 660 #define SPIM131_FEATURE_HARDWARE_CSN_PRESENT 1 /*!< (unspecified) */ 661 #define SPIM131_FEATURE_HARDWARE_DCX_PRESENT 1 /*!< (unspecified) */ 662 #define SPIM131_FEATURE_RXDELAY_PRESENT 1 /*!< (unspecified) */ 663 #define SPIM131_STALL_STATUS_PRESENT 0 /*!< (unspecified) */ 664 #define SPIM131_STALL_STATUS_TX_PRESENT 1 /*!< (unspecified) */ 665 #define SPIM131_NUM_CHIPSELECT_MIN 0 /*!< (unspecified) */ 666 #define SPIM131_NUM_CHIPSELECT_MAX 0 /*!< (unspecified) */ 667 #define SPIM131_NUM_CHIPSELECT_SIZE 1 /*!< (unspecified) */ 668 #define SPIM131_CORE_FREQUENCY 16 /*!< Peripheral core frequency is 16 MHz. */ 669 #define SPIM131_PRESCALER_PRESENT 1 /*!< (unspecified) */ 670 #define SPIM131_PRESCALER_DIVISOR_RANGE_MIN 2 /*!< (unspecified) */ 671 #define SPIM131_PRESCALER_DIVISOR_RANGE_MAX 126 /*!< (unspecified) */ 672 #define SPIM131_PRESCALER_DIVISOR_RANGE_SIZE 127 /*!< (unspecified) */ 673 #define SPIM131_RXDELAY_VALUE_RANGE_MIN 0 /*!< (unspecified) */ 674 #define SPIM131_RXDELAY_VALUE_RANGE_MAX 40 /*!< (unspecified) */ 675 #define SPIM131_RXDELAY_VALUE_RANGE_SIZE 41 /*!< (unspecified) */ 676 #define SPIM131_RXDELAY_RESET_VALUE 2 /*!< (unspecified) */ 677 #define SPIM131_RXDELAY_FIELD_WIDTH_MIN 0 /*!< (unspecified) */ 678 #define SPIM131_RXDELAY_FIELD_WIDTH_MAX 5 /*!< (unspecified) */ 679 #define SPIM131_RXDELAY_FIELD_WIDTH_SIZE 6 /*!< (unspecified) */ 680 681 #define SPIM132_EASYDMA_CURRENT_AMOUNT_REGISTER_INCLUDED 1 /*!< (unspecified) */ 682 #define SPIM132_MAX_DATARATE 8 /*!< (unspecified) */ 683 #define SPIM132_EASYDMA_MAXCNT_MIN 0 /*!< (unspecified) */ 684 #define SPIM132_EASYDMA_MAXCNT_MAX 15 /*!< (unspecified) */ 685 #define SPIM132_EASYDMA_MAXCNT_SIZE 16 /*!< (unspecified) */ 686 #define SPIM132_FEATURE_HARDWARE_CSN_PRESENT 1 /*!< (unspecified) */ 687 #define SPIM132_FEATURE_HARDWARE_DCX_PRESENT 1 /*!< (unspecified) */ 688 #define SPIM132_FEATURE_RXDELAY_PRESENT 1 /*!< (unspecified) */ 689 #define SPIM132_STALL_STATUS_PRESENT 0 /*!< (unspecified) */ 690 #define SPIM132_STALL_STATUS_TX_PRESENT 1 /*!< (unspecified) */ 691 #define SPIM132_NUM_CHIPSELECT_MIN 0 /*!< (unspecified) */ 692 #define SPIM132_NUM_CHIPSELECT_MAX 0 /*!< (unspecified) */ 693 #define SPIM132_NUM_CHIPSELECT_SIZE 1 /*!< (unspecified) */ 694 #define SPIM132_CORE_FREQUENCY 16 /*!< Peripheral core frequency is 16 MHz. */ 695 #define SPIM132_PRESCALER_PRESENT 1 /*!< (unspecified) */ 696 #define SPIM132_PRESCALER_DIVISOR_RANGE_MIN 2 /*!< (unspecified) */ 697 #define SPIM132_PRESCALER_DIVISOR_RANGE_MAX 126 /*!< (unspecified) */ 698 #define SPIM132_PRESCALER_DIVISOR_RANGE_SIZE 127 /*!< (unspecified) */ 699 #define SPIM132_RXDELAY_VALUE_RANGE_MIN 0 /*!< (unspecified) */ 700 #define SPIM132_RXDELAY_VALUE_RANGE_MAX 40 /*!< (unspecified) */ 701 #define SPIM132_RXDELAY_VALUE_RANGE_SIZE 41 /*!< (unspecified) */ 702 #define SPIM132_RXDELAY_RESET_VALUE 2 /*!< (unspecified) */ 703 #define SPIM132_RXDELAY_FIELD_WIDTH_MIN 0 /*!< (unspecified) */ 704 #define SPIM132_RXDELAY_FIELD_WIDTH_MAX 5 /*!< (unspecified) */ 705 #define SPIM132_RXDELAY_FIELD_WIDTH_SIZE 6 /*!< (unspecified) */ 706 707 #define SPIM133_EASYDMA_CURRENT_AMOUNT_REGISTER_INCLUDED 1 /*!< (unspecified) */ 708 #define SPIM133_MAX_DATARATE 8 /*!< (unspecified) */ 709 #define SPIM133_EASYDMA_MAXCNT_MIN 0 /*!< (unspecified) */ 710 #define SPIM133_EASYDMA_MAXCNT_MAX 15 /*!< (unspecified) */ 711 #define SPIM133_EASYDMA_MAXCNT_SIZE 16 /*!< (unspecified) */ 712 #define SPIM133_FEATURE_HARDWARE_CSN_PRESENT 1 /*!< (unspecified) */ 713 #define SPIM133_FEATURE_HARDWARE_DCX_PRESENT 1 /*!< (unspecified) */ 714 #define SPIM133_FEATURE_RXDELAY_PRESENT 1 /*!< (unspecified) */ 715 #define SPIM133_STALL_STATUS_PRESENT 0 /*!< (unspecified) */ 716 #define SPIM133_STALL_STATUS_TX_PRESENT 1 /*!< (unspecified) */ 717 #define SPIM133_NUM_CHIPSELECT_MIN 0 /*!< (unspecified) */ 718 #define SPIM133_NUM_CHIPSELECT_MAX 0 /*!< (unspecified) */ 719 #define SPIM133_NUM_CHIPSELECT_SIZE 1 /*!< (unspecified) */ 720 #define SPIM133_CORE_FREQUENCY 16 /*!< Peripheral core frequency is 16 MHz. */ 721 #define SPIM133_PRESCALER_PRESENT 1 /*!< (unspecified) */ 722 #define SPIM133_PRESCALER_DIVISOR_RANGE_MIN 2 /*!< (unspecified) */ 723 #define SPIM133_PRESCALER_DIVISOR_RANGE_MAX 126 /*!< (unspecified) */ 724 #define SPIM133_PRESCALER_DIVISOR_RANGE_SIZE 127 /*!< (unspecified) */ 725 #define SPIM133_RXDELAY_VALUE_RANGE_MIN 0 /*!< (unspecified) */ 726 #define SPIM133_RXDELAY_VALUE_RANGE_MAX 40 /*!< (unspecified) */ 727 #define SPIM133_RXDELAY_VALUE_RANGE_SIZE 41 /*!< (unspecified) */ 728 #define SPIM133_RXDELAY_RESET_VALUE 2 /*!< (unspecified) */ 729 #define SPIM133_RXDELAY_FIELD_WIDTH_MIN 0 /*!< (unspecified) */ 730 #define SPIM133_RXDELAY_FIELD_WIDTH_MAX 5 /*!< (unspecified) */ 731 #define SPIM133_RXDELAY_FIELD_WIDTH_SIZE 6 /*!< (unspecified) */ 732 733 #define SPIM134_EASYDMA_CURRENT_AMOUNT_REGISTER_INCLUDED 1 /*!< (unspecified) */ 734 #define SPIM134_MAX_DATARATE 8 /*!< (unspecified) */ 735 #define SPIM134_EASYDMA_MAXCNT_MIN 0 /*!< (unspecified) */ 736 #define SPIM134_EASYDMA_MAXCNT_MAX 15 /*!< (unspecified) */ 737 #define SPIM134_EASYDMA_MAXCNT_SIZE 16 /*!< (unspecified) */ 738 #define SPIM134_FEATURE_HARDWARE_CSN_PRESENT 1 /*!< (unspecified) */ 739 #define SPIM134_FEATURE_HARDWARE_DCX_PRESENT 1 /*!< (unspecified) */ 740 #define SPIM134_FEATURE_RXDELAY_PRESENT 1 /*!< (unspecified) */ 741 #define SPIM134_STALL_STATUS_PRESENT 0 /*!< (unspecified) */ 742 #define SPIM134_STALL_STATUS_TX_PRESENT 1 /*!< (unspecified) */ 743 #define SPIM134_NUM_CHIPSELECT_MIN 0 /*!< (unspecified) */ 744 #define SPIM134_NUM_CHIPSELECT_MAX 0 /*!< (unspecified) */ 745 #define SPIM134_NUM_CHIPSELECT_SIZE 1 /*!< (unspecified) */ 746 #define SPIM134_CORE_FREQUENCY 16 /*!< Peripheral core frequency is 16 MHz. */ 747 #define SPIM134_PRESCALER_PRESENT 1 /*!< (unspecified) */ 748 #define SPIM134_PRESCALER_DIVISOR_RANGE_MIN 2 /*!< (unspecified) */ 749 #define SPIM134_PRESCALER_DIVISOR_RANGE_MAX 126 /*!< (unspecified) */ 750 #define SPIM134_PRESCALER_DIVISOR_RANGE_SIZE 127 /*!< (unspecified) */ 751 #define SPIM134_RXDELAY_VALUE_RANGE_MIN 0 /*!< (unspecified) */ 752 #define SPIM134_RXDELAY_VALUE_RANGE_MAX 40 /*!< (unspecified) */ 753 #define SPIM134_RXDELAY_VALUE_RANGE_SIZE 41 /*!< (unspecified) */ 754 #define SPIM134_RXDELAY_RESET_VALUE 2 /*!< (unspecified) */ 755 #define SPIM134_RXDELAY_FIELD_WIDTH_MIN 0 /*!< (unspecified) */ 756 #define SPIM134_RXDELAY_FIELD_WIDTH_MAX 5 /*!< (unspecified) */ 757 #define SPIM134_RXDELAY_FIELD_WIDTH_SIZE 6 /*!< (unspecified) */ 758 759 #define SPIM135_EASYDMA_CURRENT_AMOUNT_REGISTER_INCLUDED 1 /*!< (unspecified) */ 760 #define SPIM135_MAX_DATARATE 8 /*!< (unspecified) */ 761 #define SPIM135_EASYDMA_MAXCNT_MIN 0 /*!< (unspecified) */ 762 #define SPIM135_EASYDMA_MAXCNT_MAX 15 /*!< (unspecified) */ 763 #define SPIM135_EASYDMA_MAXCNT_SIZE 16 /*!< (unspecified) */ 764 #define SPIM135_FEATURE_HARDWARE_CSN_PRESENT 1 /*!< (unspecified) */ 765 #define SPIM135_FEATURE_HARDWARE_DCX_PRESENT 1 /*!< (unspecified) */ 766 #define SPIM135_FEATURE_RXDELAY_PRESENT 1 /*!< (unspecified) */ 767 #define SPIM135_STALL_STATUS_PRESENT 0 /*!< (unspecified) */ 768 #define SPIM135_STALL_STATUS_TX_PRESENT 1 /*!< (unspecified) */ 769 #define SPIM135_NUM_CHIPSELECT_MIN 0 /*!< (unspecified) */ 770 #define SPIM135_NUM_CHIPSELECT_MAX 0 /*!< (unspecified) */ 771 #define SPIM135_NUM_CHIPSELECT_SIZE 1 /*!< (unspecified) */ 772 #define SPIM135_CORE_FREQUENCY 16 /*!< Peripheral core frequency is 16 MHz. */ 773 #define SPIM135_PRESCALER_PRESENT 1 /*!< (unspecified) */ 774 #define SPIM135_PRESCALER_DIVISOR_RANGE_MIN 2 /*!< (unspecified) */ 775 #define SPIM135_PRESCALER_DIVISOR_RANGE_MAX 126 /*!< (unspecified) */ 776 #define SPIM135_PRESCALER_DIVISOR_RANGE_SIZE 127 /*!< (unspecified) */ 777 #define SPIM135_RXDELAY_VALUE_RANGE_MIN 0 /*!< (unspecified) */ 778 #define SPIM135_RXDELAY_VALUE_RANGE_MAX 40 /*!< (unspecified) */ 779 #define SPIM135_RXDELAY_VALUE_RANGE_SIZE 41 /*!< (unspecified) */ 780 #define SPIM135_RXDELAY_RESET_VALUE 2 /*!< (unspecified) */ 781 #define SPIM135_RXDELAY_FIELD_WIDTH_MIN 0 /*!< (unspecified) */ 782 #define SPIM135_RXDELAY_FIELD_WIDTH_MAX 5 /*!< (unspecified) */ 783 #define SPIM135_RXDELAY_FIELD_WIDTH_SIZE 6 /*!< (unspecified) */ 784 785 #define SPIM136_EASYDMA_CURRENT_AMOUNT_REGISTER_INCLUDED 1 /*!< (unspecified) */ 786 #define SPIM136_MAX_DATARATE 8 /*!< (unspecified) */ 787 #define SPIM136_EASYDMA_MAXCNT_MIN 0 /*!< (unspecified) */ 788 #define SPIM136_EASYDMA_MAXCNT_MAX 15 /*!< (unspecified) */ 789 #define SPIM136_EASYDMA_MAXCNT_SIZE 16 /*!< (unspecified) */ 790 #define SPIM136_FEATURE_HARDWARE_CSN_PRESENT 1 /*!< (unspecified) */ 791 #define SPIM136_FEATURE_HARDWARE_DCX_PRESENT 1 /*!< (unspecified) */ 792 #define SPIM136_FEATURE_RXDELAY_PRESENT 1 /*!< (unspecified) */ 793 #define SPIM136_STALL_STATUS_PRESENT 0 /*!< (unspecified) */ 794 #define SPIM136_STALL_STATUS_TX_PRESENT 1 /*!< (unspecified) */ 795 #define SPIM136_NUM_CHIPSELECT_MIN 0 /*!< (unspecified) */ 796 #define SPIM136_NUM_CHIPSELECT_MAX 0 /*!< (unspecified) */ 797 #define SPIM136_NUM_CHIPSELECT_SIZE 1 /*!< (unspecified) */ 798 #define SPIM136_CORE_FREQUENCY 16 /*!< Peripheral core frequency is 16 MHz. */ 799 #define SPIM136_PRESCALER_PRESENT 1 /*!< (unspecified) */ 800 #define SPIM136_PRESCALER_DIVISOR_RANGE_MIN 2 /*!< (unspecified) */ 801 #define SPIM136_PRESCALER_DIVISOR_RANGE_MAX 126 /*!< (unspecified) */ 802 #define SPIM136_PRESCALER_DIVISOR_RANGE_SIZE 127 /*!< (unspecified) */ 803 #define SPIM136_RXDELAY_VALUE_RANGE_MIN 0 /*!< (unspecified) */ 804 #define SPIM136_RXDELAY_VALUE_RANGE_MAX 40 /*!< (unspecified) */ 805 #define SPIM136_RXDELAY_VALUE_RANGE_SIZE 41 /*!< (unspecified) */ 806 #define SPIM136_RXDELAY_RESET_VALUE 2 /*!< (unspecified) */ 807 #define SPIM136_RXDELAY_FIELD_WIDTH_MIN 0 /*!< (unspecified) */ 808 #define SPIM136_RXDELAY_FIELD_WIDTH_MAX 5 /*!< (unspecified) */ 809 #define SPIM136_RXDELAY_FIELD_WIDTH_SIZE 6 /*!< (unspecified) */ 810 811 #define SPIM137_EASYDMA_CURRENT_AMOUNT_REGISTER_INCLUDED 1 /*!< (unspecified) */ 812 #define SPIM137_MAX_DATARATE 8 /*!< (unspecified) */ 813 #define SPIM137_EASYDMA_MAXCNT_MIN 0 /*!< (unspecified) */ 814 #define SPIM137_EASYDMA_MAXCNT_MAX 15 /*!< (unspecified) */ 815 #define SPIM137_EASYDMA_MAXCNT_SIZE 16 /*!< (unspecified) */ 816 #define SPIM137_FEATURE_HARDWARE_CSN_PRESENT 1 /*!< (unspecified) */ 817 #define SPIM137_FEATURE_HARDWARE_DCX_PRESENT 1 /*!< (unspecified) */ 818 #define SPIM137_FEATURE_RXDELAY_PRESENT 1 /*!< (unspecified) */ 819 #define SPIM137_STALL_STATUS_PRESENT 0 /*!< (unspecified) */ 820 #define SPIM137_STALL_STATUS_TX_PRESENT 1 /*!< (unspecified) */ 821 #define SPIM137_NUM_CHIPSELECT_MIN 0 /*!< (unspecified) */ 822 #define SPIM137_NUM_CHIPSELECT_MAX 0 /*!< (unspecified) */ 823 #define SPIM137_NUM_CHIPSELECT_SIZE 1 /*!< (unspecified) */ 824 #define SPIM137_CORE_FREQUENCY 16 /*!< Peripheral core frequency is 16 MHz. */ 825 #define SPIM137_PRESCALER_PRESENT 1 /*!< (unspecified) */ 826 #define SPIM137_PRESCALER_DIVISOR_RANGE_MIN 2 /*!< (unspecified) */ 827 #define SPIM137_PRESCALER_DIVISOR_RANGE_MAX 126 /*!< (unspecified) */ 828 #define SPIM137_PRESCALER_DIVISOR_RANGE_SIZE 127 /*!< (unspecified) */ 829 #define SPIM137_RXDELAY_VALUE_RANGE_MIN 0 /*!< (unspecified) */ 830 #define SPIM137_RXDELAY_VALUE_RANGE_MAX 40 /*!< (unspecified) */ 831 #define SPIM137_RXDELAY_VALUE_RANGE_SIZE 41 /*!< (unspecified) */ 832 #define SPIM137_RXDELAY_RESET_VALUE 2 /*!< (unspecified) */ 833 #define SPIM137_RXDELAY_FIELD_WIDTH_MIN 0 /*!< (unspecified) */ 834 #define SPIM137_RXDELAY_FIELD_WIDTH_MAX 5 /*!< (unspecified) */ 835 #define SPIM137_RXDELAY_FIELD_WIDTH_SIZE 6 /*!< (unspecified) */ 836 837 /*UART with EasyDMA*/ 838 #define UARTE_PRESENT 1 839 #define UARTE_COUNT 9 840 841 #define UARTE120_EASYDMA_MAXCNT_MIN 0 /*!< (unspecified) */ 842 #define UARTE120_EASYDMA_MAXCNT_MAX 15 /*!< (unspecified) */ 843 #define UARTE120_EASYDMA_MAXCNT_SIZE 16 /*!< (unspecified) */ 844 #define UARTE120_TIMEOUT_INTERRUPT 1 /*!< (unspecified) */ 845 #define UARTE120_CONFIGURABLE_DATA_FRAME_SIZE 1 /*!< (unspecified) */ 846 #define UARTE120_CORE_FREQUENCY 320 /*!< Peripheral clock frequency is 320 MHz. */ 847 #define UARTE120_CORE_CLOCK_320 1 /*!< (unspecified) */ 848 #define UARTE120_SHORTS_ENDTX_STOPTX 1 /*!< (unspecified) */ 849 #define UARTE120_EASYDMA_CURRENT_AMOUNT_REGISTER_INCLUDED 1 /*!< (unspecified) */ 850 851 #define UARTE130_EASYDMA_MAXCNT_MIN 0 /*!< (unspecified) */ 852 #define UARTE130_EASYDMA_MAXCNT_MAX 15 /*!< (unspecified) */ 853 #define UARTE130_EASYDMA_MAXCNT_SIZE 16 /*!< (unspecified) */ 854 #define UARTE130_TIMEOUT_INTERRUPT 1 /*!< (unspecified) */ 855 #define UARTE130_CONFIGURABLE_DATA_FRAME_SIZE 1 /*!< (unspecified) */ 856 #define UARTE130_CORE_FREQUENCY 16 /*!< Peripheral clock frequency is 16 MHz. */ 857 #define UARTE130_CORE_CLOCK_16 1 /*!< (unspecified) */ 858 #define UARTE130_SHORTS_ENDTX_STOPTX 1 /*!< (unspecified) */ 859 #define UARTE130_EASYDMA_CURRENT_AMOUNT_REGISTER_INCLUDED 1 /*!< (unspecified) */ 860 861 #define UARTE131_EASYDMA_MAXCNT_MIN 0 /*!< (unspecified) */ 862 #define UARTE131_EASYDMA_MAXCNT_MAX 15 /*!< (unspecified) */ 863 #define UARTE131_EASYDMA_MAXCNT_SIZE 16 /*!< (unspecified) */ 864 #define UARTE131_TIMEOUT_INTERRUPT 1 /*!< (unspecified) */ 865 #define UARTE131_CONFIGURABLE_DATA_FRAME_SIZE 1 /*!< (unspecified) */ 866 #define UARTE131_CORE_FREQUENCY 16 /*!< Peripheral clock frequency is 16 MHz. */ 867 #define UARTE131_CORE_CLOCK_16 1 /*!< (unspecified) */ 868 #define UARTE131_SHORTS_ENDTX_STOPTX 1 /*!< (unspecified) */ 869 #define UARTE131_EASYDMA_CURRENT_AMOUNT_REGISTER_INCLUDED 1 /*!< (unspecified) */ 870 871 #define UARTE132_EASYDMA_MAXCNT_MIN 0 /*!< (unspecified) */ 872 #define UARTE132_EASYDMA_MAXCNT_MAX 15 /*!< (unspecified) */ 873 #define UARTE132_EASYDMA_MAXCNT_SIZE 16 /*!< (unspecified) */ 874 #define UARTE132_TIMEOUT_INTERRUPT 1 /*!< (unspecified) */ 875 #define UARTE132_CONFIGURABLE_DATA_FRAME_SIZE 1 /*!< (unspecified) */ 876 #define UARTE132_CORE_FREQUENCY 16 /*!< Peripheral clock frequency is 16 MHz. */ 877 #define UARTE132_CORE_CLOCK_16 1 /*!< (unspecified) */ 878 #define UARTE132_SHORTS_ENDTX_STOPTX 1 /*!< (unspecified) */ 879 #define UARTE132_EASYDMA_CURRENT_AMOUNT_REGISTER_INCLUDED 1 /*!< (unspecified) */ 880 881 #define UARTE133_EASYDMA_MAXCNT_MIN 0 /*!< (unspecified) */ 882 #define UARTE133_EASYDMA_MAXCNT_MAX 15 /*!< (unspecified) */ 883 #define UARTE133_EASYDMA_MAXCNT_SIZE 16 /*!< (unspecified) */ 884 #define UARTE133_TIMEOUT_INTERRUPT 1 /*!< (unspecified) */ 885 #define UARTE133_CONFIGURABLE_DATA_FRAME_SIZE 1 /*!< (unspecified) */ 886 #define UARTE133_CORE_FREQUENCY 16 /*!< Peripheral clock frequency is 16 MHz. */ 887 #define UARTE133_CORE_CLOCK_16 1 /*!< (unspecified) */ 888 #define UARTE133_SHORTS_ENDTX_STOPTX 1 /*!< (unspecified) */ 889 #define UARTE133_EASYDMA_CURRENT_AMOUNT_REGISTER_INCLUDED 1 /*!< (unspecified) */ 890 891 #define UARTE134_EASYDMA_MAXCNT_MIN 0 /*!< (unspecified) */ 892 #define UARTE134_EASYDMA_MAXCNT_MAX 15 /*!< (unspecified) */ 893 #define UARTE134_EASYDMA_MAXCNT_SIZE 16 /*!< (unspecified) */ 894 #define UARTE134_TIMEOUT_INTERRUPT 1 /*!< (unspecified) */ 895 #define UARTE134_CONFIGURABLE_DATA_FRAME_SIZE 1 /*!< (unspecified) */ 896 #define UARTE134_CORE_FREQUENCY 16 /*!< Peripheral clock frequency is 16 MHz. */ 897 #define UARTE134_CORE_CLOCK_16 1 /*!< (unspecified) */ 898 #define UARTE134_SHORTS_ENDTX_STOPTX 1 /*!< (unspecified) */ 899 #define UARTE134_EASYDMA_CURRENT_AMOUNT_REGISTER_INCLUDED 1 /*!< (unspecified) */ 900 901 #define UARTE135_EASYDMA_MAXCNT_MIN 0 /*!< (unspecified) */ 902 #define UARTE135_EASYDMA_MAXCNT_MAX 15 /*!< (unspecified) */ 903 #define UARTE135_EASYDMA_MAXCNT_SIZE 16 /*!< (unspecified) */ 904 #define UARTE135_TIMEOUT_INTERRUPT 1 /*!< (unspecified) */ 905 #define UARTE135_CONFIGURABLE_DATA_FRAME_SIZE 1 /*!< (unspecified) */ 906 #define UARTE135_CORE_FREQUENCY 16 /*!< Peripheral clock frequency is 16 MHz. */ 907 #define UARTE135_CORE_CLOCK_16 1 /*!< (unspecified) */ 908 #define UARTE135_SHORTS_ENDTX_STOPTX 1 /*!< (unspecified) */ 909 #define UARTE135_EASYDMA_CURRENT_AMOUNT_REGISTER_INCLUDED 1 /*!< (unspecified) */ 910 911 #define UARTE136_EASYDMA_MAXCNT_MIN 0 /*!< (unspecified) */ 912 #define UARTE136_EASYDMA_MAXCNT_MAX 15 /*!< (unspecified) */ 913 #define UARTE136_EASYDMA_MAXCNT_SIZE 16 /*!< (unspecified) */ 914 #define UARTE136_TIMEOUT_INTERRUPT 1 /*!< (unspecified) */ 915 #define UARTE136_CONFIGURABLE_DATA_FRAME_SIZE 1 /*!< (unspecified) */ 916 #define UARTE136_CORE_FREQUENCY 16 /*!< Peripheral clock frequency is 16 MHz. */ 917 #define UARTE136_CORE_CLOCK_16 1 /*!< (unspecified) */ 918 #define UARTE136_SHORTS_ENDTX_STOPTX 1 /*!< (unspecified) */ 919 #define UARTE136_EASYDMA_CURRENT_AMOUNT_REGISTER_INCLUDED 1 /*!< (unspecified) */ 920 921 #define UARTE137_EASYDMA_MAXCNT_MIN 0 /*!< (unspecified) */ 922 #define UARTE137_EASYDMA_MAXCNT_MAX 15 /*!< (unspecified) */ 923 #define UARTE137_EASYDMA_MAXCNT_SIZE 16 /*!< (unspecified) */ 924 #define UARTE137_TIMEOUT_INTERRUPT 1 /*!< (unspecified) */ 925 #define UARTE137_CONFIGURABLE_DATA_FRAME_SIZE 1 /*!< (unspecified) */ 926 #define UARTE137_CORE_FREQUENCY 16 /*!< Peripheral clock frequency is 16 MHz. */ 927 #define UARTE137_CORE_CLOCK_16 1 /*!< (unspecified) */ 928 #define UARTE137_SHORTS_ENDTX_STOPTX 1 /*!< (unspecified) */ 929 #define UARTE137_EASYDMA_CURRENT_AMOUNT_REGISTER_INCLUDED 1 /*!< (unspecified) */ 930 931 /*Real-time counter*/ 932 #define RTC_PRESENT 1 933 #define RTC_COUNT 2 934 935 #define RTC130_CC_NUM_MIN 0 /*!< (unspecified) */ 936 #define RTC130_CC_NUM_MAX 3 /*!< (unspecified) */ 937 #define RTC130_CC_NUM_SIZE 4 /*!< (unspecified) */ 938 #define RTC130_BIT_WIDTH_MIN 0 /*!< (unspecified) */ 939 #define RTC130_BIT_WIDTH_MAX 23 /*!< (unspecified) */ 940 #define RTC130_BIT_WIDTH_SIZE 24 /*!< (unspecified) */ 941 #define RTC130_LFCLK_ENABLE 0 /*!< (unspecified) */ 942 943 #define RTC131_CC_NUM_MIN 0 /*!< (unspecified) */ 944 #define RTC131_CC_NUM_MAX 3 /*!< (unspecified) */ 945 #define RTC131_CC_NUM_SIZE 4 /*!< (unspecified) */ 946 #define RTC131_BIT_WIDTH_MIN 0 /*!< (unspecified) */ 947 #define RTC131_BIT_WIDTH_MAX 23 /*!< (unspecified) */ 948 #define RTC131_BIT_WIDTH_SIZE 24 /*!< (unspecified) */ 949 #define RTC131_LFCLK_ENABLE 0 /*!< (unspecified) */ 950 951 /*Watchdog Timer*/ 952 #define WDT_PRESENT 1 953 #define WDT_COUNT 2 954 955 #define WDT131_ALLOW_STOP 0 /*!< (unspecified) */ 956 #define WDT131_HAS_INTEN 1 /*!< (unspecified) */ 957 958 #define WDT132_ALLOW_STOP 0 /*!< (unspecified) */ 959 #define WDT132_HAS_INTEN 1 /*!< (unspecified) */ 960 961 /*Event generator unit*/ 962 #define EGU_PRESENT 1 963 #define EGU_COUNT 1 964 965 #define EGU130_PEND 0 /*!< (unspecified) */ 966 #define EGU130_CH_NUM_MIN 0 /*!< (unspecified) */ 967 #define EGU130_CH_NUM_MAX 7 /*!< (unspecified) */ 968 #define EGU130_CH_NUM_SIZE 8 /*!< (unspecified) */ 969 970 /*GPIO Port*/ 971 #define GPIO_PRESENT 1 972 #define GPIO_COUNT 6 973 974 #define P0_CTRLSEL_MAP1 1 /*!< (unspecified) */ 975 #define P0_CTRLSEL_MAP2 0 /*!< (unspecified) */ 976 #define P0_CTRLSEL_MAP3 0 /*!< (unspecified) */ 977 #define P0_PIN_NUM_MIN 0 /*!< (unspecified) */ 978 #define P0_PIN_NUM_MAX 11 /*!< (unspecified) */ 979 #define P0_PIN_NUM_SIZE 12 /*!< (unspecified) */ 980 #define P0_FEATURE_PINS_PRESENT 0x00000FFFUL /*!< (unspecified) */ 981 #define P0_PIN_SENSE_MECHANISM 1 /*!< (unspecified) */ 982 #define P0_DRIVECTRL 0 /*!< (unspecified) */ 983 #define P0_RETAIN 1 /*!< (unspecified) */ 984 #define P0_PWRCTRL 0 /*!< (unspecified) */ 985 #define P0_PIN_OWNER_SEC 0 /*!< (unspecified) */ 986 #define P0_BIASCTRL 0 /*!< (unspecified) */ 987 988 #define P1_CTRLSEL_MAP1 1 /*!< (unspecified) */ 989 #define P1_CTRLSEL_MAP2 0 /*!< (unspecified) */ 990 #define P1_CTRLSEL_MAP3 0 /*!< (unspecified) */ 991 #define P1_PIN_NUM_MIN 0 /*!< (unspecified) */ 992 #define P1_PIN_NUM_MAX 11 /*!< (unspecified) */ 993 #define P1_PIN_NUM_SIZE 12 /*!< (unspecified) */ 994 #define P1_FEATURE_PINS_PRESENT 0x00000FFFUL /*!< (unspecified) */ 995 #define P1_PIN_SENSE_MECHANISM 1 /*!< (unspecified) */ 996 #define P1_DRIVECTRL 0 /*!< (unspecified) */ 997 #define P1_RETAIN 1 /*!< (unspecified) */ 998 #define P1_PWRCTRL 0 /*!< (unspecified) */ 999 #define P1_PIN_OWNER_SEC 0 /*!< (unspecified) */ 1000 #define P1_BIASCTRL 0 /*!< (unspecified) */ 1001 1002 #define P2_CTRLSEL_MAP1 1 /*!< (unspecified) */ 1003 #define P2_CTRLSEL_MAP2 0 /*!< (unspecified) */ 1004 #define P2_CTRLSEL_MAP3 0 /*!< (unspecified) */ 1005 #define P2_PIN_NUM_MIN 0 /*!< (unspecified) */ 1006 #define P2_PIN_NUM_MAX 11 /*!< (unspecified) */ 1007 #define P2_PIN_NUM_SIZE 12 /*!< (unspecified) */ 1008 #define P2_FEATURE_PINS_PRESENT 0x00000FFFUL /*!< (unspecified) */ 1009 #define P2_PIN_SENSE_MECHANISM 1 /*!< (unspecified) */ 1010 #define P2_DRIVECTRL 0 /*!< (unspecified) */ 1011 #define P2_RETAIN 1 /*!< (unspecified) */ 1012 #define P2_PWRCTRL 0 /*!< (unspecified) */ 1013 #define P2_PIN_OWNER_SEC 0 /*!< (unspecified) */ 1014 #define P2_BIASCTRL 0 /*!< (unspecified) */ 1015 1016 #define P6_CTRLSEL_MAP1 1 /*!< (unspecified) */ 1017 #define P6_CTRLSEL_MAP2 0 /*!< (unspecified) */ 1018 #define P6_CTRLSEL_MAP3 0 /*!< (unspecified) */ 1019 #define P6_PIN_NUM_MIN 0 /*!< (unspecified) */ 1020 #define P6_PIN_NUM_MAX 13 /*!< (unspecified) */ 1021 #define P6_PIN_NUM_SIZE 14 /*!< (unspecified) */ 1022 #define P6_FEATURE_PINS_PRESENT 0x00003FFFUL /*!< (unspecified) */ 1023 #define P6_PIN_SENSE_MECHANISM 1 /*!< (unspecified) */ 1024 #define P6_DRIVECTRL 1 /*!< (unspecified) */ 1025 #define P6_RETAIN 1 /*!< (unspecified) */ 1026 #define P6_PWRCTRL 0 /*!< (unspecified) */ 1027 #define P6_PIN_OWNER_SEC 0 /*!< (unspecified) */ 1028 #define P6_BIASCTRL 0 /*!< (unspecified) */ 1029 1030 #define P7_CTRLSEL_MAP1 1 /*!< (unspecified) */ 1031 #define P7_CTRLSEL_MAP2 0 /*!< (unspecified) */ 1032 #define P7_CTRLSEL_MAP3 0 /*!< (unspecified) */ 1033 #define P7_PIN_NUM_MIN 0 /*!< (unspecified) */ 1034 #define P7_PIN_NUM_MAX 7 /*!< (unspecified) */ 1035 #define P7_PIN_NUM_SIZE 8 /*!< (unspecified) */ 1036 #define P7_FEATURE_PINS_PRESENT 0x000000FFUL /*!< (unspecified) */ 1037 #define P7_PIN_SENSE_MECHANISM 1 /*!< (unspecified) */ 1038 #define P7_DRIVECTRL 1 /*!< (unspecified) */ 1039 #define P7_RETAIN 1 /*!< (unspecified) */ 1040 #define P7_PWRCTRL 0 /*!< (unspecified) */ 1041 #define P7_PIN_OWNER_SEC 0 /*!< (unspecified) */ 1042 #define P7_BIASCTRL 0 /*!< (unspecified) */ 1043 1044 #define P9_CTRLSEL_MAP1 1 /*!< (unspecified) */ 1045 #define P9_CTRLSEL_MAP2 0 /*!< (unspecified) */ 1046 #define P9_CTRLSEL_MAP3 0 /*!< (unspecified) */ 1047 #define P9_PIN_NUM_MIN 0 /*!< (unspecified) */ 1048 #define P9_PIN_NUM_MAX 5 /*!< (unspecified) */ 1049 #define P9_PIN_NUM_SIZE 6 /*!< (unspecified) */ 1050 #define P9_FEATURE_PINS_PRESENT 0x0000003FUL /*!< (unspecified) */ 1051 #define P9_PIN_SENSE_MECHANISM 1 /*!< (unspecified) */ 1052 #define P9_DRIVECTRL 0 /*!< (unspecified) */ 1053 #define P9_RETAIN 1 /*!< (unspecified) */ 1054 #define P9_PWRCTRL 1 /*!< (unspecified) */ 1055 #define P9_PIN_OWNER_SEC 0 /*!< (unspecified) */ 1056 #define P9_BIASCTRL 0 /*!< (unspecified) */ 1057 1058 /*Analog to Digital Converter*/ 1059 #define SAADC_PRESENT 1 1060 #define SAADC_COUNT 1 1061 1062 #define SAADC_PSEL_V2 1 /*!< (unspecified) */ 1063 #define SAADC_TASKS_CALIBRATEGAIN 1 /*!< (unspecified) */ 1064 #define SAADC_SAMPLERATE_CC_VALUERANGE_MIN 4 /*!< (unspecified) */ 1065 #define SAADC_SAMPLERATE_CC_VALUERANGE_MAX 2047 /*!< (unspecified) */ 1066 #define SAADC_SAMPLERATE_CC_VALUERANGE_SIZE 2048 /*!< (unspecified) */ 1067 #define SAADC_TACQ_VALUE_RANGE_MIN 0 /*!< (unspecified) */ 1068 #define SAADC_TACQ_VALUE_RANGE_MAX 319 /*!< (unspecified) */ 1069 #define SAADC_TACQ_VALUE_RANGE_SIZE 320 /*!< (unspecified) */ 1070 #define SAADC_TCONV_VALUE_RANGE_MIN 0 /*!< (unspecified) */ 1071 #define SAADC_TCONV_VALUE_RANGE_MAX 7 /*!< (unspecified) */ 1072 #define SAADC_TCONV_VALUE_RANGE_SIZE 8 /*!< (unspecified) */ 1073 #define SAADC_EASYDMA_CURRENT_AMOUNT_REGISTER_INCLUDED 0 /*!< (unspecified) */ 1074 1075 /*Comparator*/ 1076 #define COMP_PRESENT 1 1077 #define COMP_COUNT 1 1078 1079 /*Low-power comparator*/ 1080 #define LPCOMP_PRESENT 1 1081 #define LPCOMP_COUNT 1 1082 1083 /*Temperature Sensor*/ 1084 #define TEMP_PRESENT 1 1085 #define TEMP_COUNT 1 1086 1087 /*NFC-A compatible radio NFC-A compatible radio*/ 1088 #define NFCT_PRESENT 1 1089 #define NFCT_COUNT 1 1090 1091 #define NFCT_NFCTFIELDDETCFG_RESET 1 /*!< Reset value of register NFCTFIELDDETCFG: 1 */ 1092 1093 /*Time division multiplexed audio interface*/ 1094 #define TDM_PRESENT 1 1095 #define TDM_COUNT 2 1096 1097 #define TDM130_NUM_CHANNELS_MIN 0 /*!< (unspecified) */ 1098 #define TDM130_NUM_CHANNELS_MAX 7 /*!< (unspecified) */ 1099 #define TDM130_NUM_CHANNELS_SIZE 8 /*!< (unspecified) */ 1100 #define TDM130_EASYDMA_CURRENT_AMOUNT_REGISTER_INCLUDED 1 /*!< (unspecified) */ 1101 1102 #define TDM131_NUM_CHANNELS_MIN 0 /*!< (unspecified) */ 1103 #define TDM131_NUM_CHANNELS_MAX 7 /*!< (unspecified) */ 1104 #define TDM131_NUM_CHANNELS_SIZE 8 /*!< (unspecified) */ 1105 #define TDM131_EASYDMA_CURRENT_AMOUNT_REGISTER_INCLUDED 1 /*!< (unspecified) */ 1106 1107 /*Pulse Density Modulation (Digital Microphone) Interface*/ 1108 #define PDM_PRESENT 1 1109 #define PDM_COUNT 1 1110 1111 #define PDM_SAMPLE16 0 /*!< (unspecified) */ 1112 #define PDM_SAMPLE48 1 /*!< (unspecified) */ 1113 #define PDM_PRESCALER_PRESENT 0 /*!< (unspecified) */ 1114 #define PDM_PDMV2 0 /*!< (unspecified) */ 1115 #define PDM_PCLK24M 0 /*!< (unspecified) */ 1116 #define PDM_AUDIOPLL 1 /*!< (unspecified) */ 1117 #define PDM_EASYDMA_CURRENT_AMOUNT_REGISTER_INCLUDED 1 /*!< (unspecified) */ 1118 1119 /*Quadrature Decoder*/ 1120 #define QDEC_PRESENT 1 1121 #define QDEC_COUNT 2 1122 1123 /*I2C compatible Two-Wire Master Interface with EasyDMA*/ 1124 #define TWIM_PRESENT 1 1125 #define TWIM_COUNT 8 1126 1127 #define TWIM130_EASYDMA_MAXCNT_MIN 0 /*!< (unspecified) */ 1128 #define TWIM130_EASYDMA_MAXCNT_MAX 15 /*!< (unspecified) */ 1129 #define TWIM130_EASYDMA_MAXCNT_SIZE 16 /*!< (unspecified) */ 1130 #define TWIM130_EASYDMA_CURRENT_AMOUNT_REGISTER_INCLUDED 1 /*!< (unspecified) */ 1131 1132 #define TWIM131_EASYDMA_MAXCNT_MIN 0 /*!< (unspecified) */ 1133 #define TWIM131_EASYDMA_MAXCNT_MAX 15 /*!< (unspecified) */ 1134 #define TWIM131_EASYDMA_MAXCNT_SIZE 16 /*!< (unspecified) */ 1135 #define TWIM131_EASYDMA_CURRENT_AMOUNT_REGISTER_INCLUDED 1 /*!< (unspecified) */ 1136 1137 #define TWIM132_EASYDMA_MAXCNT_MIN 0 /*!< (unspecified) */ 1138 #define TWIM132_EASYDMA_MAXCNT_MAX 15 /*!< (unspecified) */ 1139 #define TWIM132_EASYDMA_MAXCNT_SIZE 16 /*!< (unspecified) */ 1140 #define TWIM132_EASYDMA_CURRENT_AMOUNT_REGISTER_INCLUDED 1 /*!< (unspecified) */ 1141 1142 #define TWIM133_EASYDMA_MAXCNT_MIN 0 /*!< (unspecified) */ 1143 #define TWIM133_EASYDMA_MAXCNT_MAX 15 /*!< (unspecified) */ 1144 #define TWIM133_EASYDMA_MAXCNT_SIZE 16 /*!< (unspecified) */ 1145 #define TWIM133_EASYDMA_CURRENT_AMOUNT_REGISTER_INCLUDED 1 /*!< (unspecified) */ 1146 1147 #define TWIM134_EASYDMA_MAXCNT_MIN 0 /*!< (unspecified) */ 1148 #define TWIM134_EASYDMA_MAXCNT_MAX 15 /*!< (unspecified) */ 1149 #define TWIM134_EASYDMA_MAXCNT_SIZE 16 /*!< (unspecified) */ 1150 #define TWIM134_EASYDMA_CURRENT_AMOUNT_REGISTER_INCLUDED 1 /*!< (unspecified) */ 1151 1152 #define TWIM135_EASYDMA_MAXCNT_MIN 0 /*!< (unspecified) */ 1153 #define TWIM135_EASYDMA_MAXCNT_MAX 15 /*!< (unspecified) */ 1154 #define TWIM135_EASYDMA_MAXCNT_SIZE 16 /*!< (unspecified) */ 1155 #define TWIM135_EASYDMA_CURRENT_AMOUNT_REGISTER_INCLUDED 1 /*!< (unspecified) */ 1156 1157 #define TWIM136_EASYDMA_MAXCNT_MIN 0 /*!< (unspecified) */ 1158 #define TWIM136_EASYDMA_MAXCNT_MAX 15 /*!< (unspecified) */ 1159 #define TWIM136_EASYDMA_MAXCNT_SIZE 16 /*!< (unspecified) */ 1160 #define TWIM136_EASYDMA_CURRENT_AMOUNT_REGISTER_INCLUDED 1 /*!< (unspecified) */ 1161 1162 #define TWIM137_EASYDMA_MAXCNT_MIN 0 /*!< (unspecified) */ 1163 #define TWIM137_EASYDMA_MAXCNT_MAX 15 /*!< (unspecified) */ 1164 #define TWIM137_EASYDMA_MAXCNT_SIZE 16 /*!< (unspecified) */ 1165 #define TWIM137_EASYDMA_CURRENT_AMOUNT_REGISTER_INCLUDED 1 /*!< (unspecified) */ 1166 1167 /*I2C compatible Two-Wire Slave Interface with EasyDMA*/ 1168 #define TWIS_PRESENT 1 1169 #define TWIS_COUNT 8 1170 1171 #define TWIS130_EASYDMA_MAXCNT_MIN 0 /*!< (unspecified) */ 1172 #define TWIS130_EASYDMA_MAXCNT_MAX 15 /*!< (unspecified) */ 1173 #define TWIS130_EASYDMA_MAXCNT_SIZE 16 /*!< (unspecified) */ 1174 #define TWIS130_EASYDMA_CURRENT_AMOUNT_REGISTER_INCLUDED 1 /*!< (unspecified) */ 1175 1176 #define TWIS131_EASYDMA_MAXCNT_MIN 0 /*!< (unspecified) */ 1177 #define TWIS131_EASYDMA_MAXCNT_MAX 15 /*!< (unspecified) */ 1178 #define TWIS131_EASYDMA_MAXCNT_SIZE 16 /*!< (unspecified) */ 1179 #define TWIS131_EASYDMA_CURRENT_AMOUNT_REGISTER_INCLUDED 1 /*!< (unspecified) */ 1180 1181 #define TWIS132_EASYDMA_MAXCNT_MIN 0 /*!< (unspecified) */ 1182 #define TWIS132_EASYDMA_MAXCNT_MAX 15 /*!< (unspecified) */ 1183 #define TWIS132_EASYDMA_MAXCNT_SIZE 16 /*!< (unspecified) */ 1184 #define TWIS132_EASYDMA_CURRENT_AMOUNT_REGISTER_INCLUDED 1 /*!< (unspecified) */ 1185 1186 #define TWIS133_EASYDMA_MAXCNT_MIN 0 /*!< (unspecified) */ 1187 #define TWIS133_EASYDMA_MAXCNT_MAX 15 /*!< (unspecified) */ 1188 #define TWIS133_EASYDMA_MAXCNT_SIZE 16 /*!< (unspecified) */ 1189 #define TWIS133_EASYDMA_CURRENT_AMOUNT_REGISTER_INCLUDED 1 /*!< (unspecified) */ 1190 1191 #define TWIS134_EASYDMA_MAXCNT_MIN 0 /*!< (unspecified) */ 1192 #define TWIS134_EASYDMA_MAXCNT_MAX 15 /*!< (unspecified) */ 1193 #define TWIS134_EASYDMA_MAXCNT_SIZE 16 /*!< (unspecified) */ 1194 #define TWIS134_EASYDMA_CURRENT_AMOUNT_REGISTER_INCLUDED 1 /*!< (unspecified) */ 1195 1196 #define TWIS135_EASYDMA_MAXCNT_MIN 0 /*!< (unspecified) */ 1197 #define TWIS135_EASYDMA_MAXCNT_MAX 15 /*!< (unspecified) */ 1198 #define TWIS135_EASYDMA_MAXCNT_SIZE 16 /*!< (unspecified) */ 1199 #define TWIS135_EASYDMA_CURRENT_AMOUNT_REGISTER_INCLUDED 1 /*!< (unspecified) */ 1200 1201 #define TWIS136_EASYDMA_MAXCNT_MIN 0 /*!< (unspecified) */ 1202 #define TWIS136_EASYDMA_MAXCNT_MAX 15 /*!< (unspecified) */ 1203 #define TWIS136_EASYDMA_MAXCNT_SIZE 16 /*!< (unspecified) */ 1204 #define TWIS136_EASYDMA_CURRENT_AMOUNT_REGISTER_INCLUDED 1 /*!< (unspecified) */ 1205 1206 #define TWIS137_EASYDMA_MAXCNT_MIN 0 /*!< (unspecified) */ 1207 #define TWIS137_EASYDMA_MAXCNT_MAX 15 /*!< (unspecified) */ 1208 #define TWIS137_EASYDMA_MAXCNT_SIZE 16 /*!< (unspecified) */ 1209 #define TWIS137_EASYDMA_CURRENT_AMOUNT_REGISTER_INCLUDED 1 /*!< (unspecified) */ 1210 1211 1212 #ifdef __cplusplus 1213 } 1214 #endif 1215 #endif /* NRF54H20_PPR_PERIPHERALS_H */ 1216 1217