1 /**
2  * \file
3  *
4  * \brief Instance description for SERCOM0
5  *
6  * Copyright (c) 2016 Atmel Corporation,
7  *                    a wholly owned subsidiary of Microchip Technology Inc.
8  *
9  * \asf_license_start
10  *
11  * \page License
12  *
13  * Licensed under the Apache License, Version 2.0 (the "License");
14  * you may not use this file except in compliance with the License.
15  * You may obtain a copy of the Licence at
16  *
17  *     http://www.apache.org/licenses/LICENSE-2.0
18  *
19  * Unless required by applicable law or agreed to in writing, software
20  * distributed under the License is distributed on an "AS IS" BASIS,
21  * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
22  * See the License for the specific language governing permissions and
23  * limitations under the License.
24  *
25  * \asf_license_stop
26  *
27  */
28 
29 #ifndef _SAML21_SERCOM0_INSTANCE_
30 #define _SAML21_SERCOM0_INSTANCE_
31 
32 /* ========== Register definition for SERCOM0 peripheral ========== */
33 #if (defined(__ASSEMBLY__) || defined(__IAR_SYSTEMS_ASM__))
34 #define REG_SERCOM0_I2CM_CTRLA     (0x42000000) /**< \brief (SERCOM0) I2CM Control A */
35 #define REG_SERCOM0_I2CM_CTRLB     (0x42000004) /**< \brief (SERCOM0) I2CM Control B */
36 #define REG_SERCOM0_I2CM_BAUD      (0x4200000C) /**< \brief (SERCOM0) I2CM Baud Rate */
37 #define REG_SERCOM0_I2CM_INTENCLR  (0x42000014) /**< \brief (SERCOM0) I2CM Interrupt Enable Clear */
38 #define REG_SERCOM0_I2CM_INTENSET  (0x42000016) /**< \brief (SERCOM0) I2CM Interrupt Enable Set */
39 #define REG_SERCOM0_I2CM_INTFLAG   (0x42000018) /**< \brief (SERCOM0) I2CM Interrupt Flag Status and Clear */
40 #define REG_SERCOM0_I2CM_STATUS    (0x4200001A) /**< \brief (SERCOM0) I2CM Status */
41 #define REG_SERCOM0_I2CM_SYNCBUSY  (0x4200001C) /**< \brief (SERCOM0) I2CM Synchronization Busy */
42 #define REG_SERCOM0_I2CM_ADDR      (0x42000024) /**< \brief (SERCOM0) I2CM Address */
43 #define REG_SERCOM0_I2CM_DATA      (0x42000028) /**< \brief (SERCOM0) I2CM Data */
44 #define REG_SERCOM0_I2CM_DBGCTRL   (0x42000030) /**< \brief (SERCOM0) I2CM Debug Control */
45 #define REG_SERCOM0_I2CS_CTRLA     (0x42000000) /**< \brief (SERCOM0) I2CS Control A */
46 #define REG_SERCOM0_I2CS_CTRLB     (0x42000004) /**< \brief (SERCOM0) I2CS Control B */
47 #define REG_SERCOM0_I2CS_INTENCLR  (0x42000014) /**< \brief (SERCOM0) I2CS Interrupt Enable Clear */
48 #define REG_SERCOM0_I2CS_INTENSET  (0x42000016) /**< \brief (SERCOM0) I2CS Interrupt Enable Set */
49 #define REG_SERCOM0_I2CS_INTFLAG   (0x42000018) /**< \brief (SERCOM0) I2CS Interrupt Flag Status and Clear */
50 #define REG_SERCOM0_I2CS_STATUS    (0x4200001A) /**< \brief (SERCOM0) I2CS Status */
51 #define REG_SERCOM0_I2CS_SYNCBUSY  (0x4200001C) /**< \brief (SERCOM0) I2CS Synchronization Busy */
52 #define REG_SERCOM0_I2CS_ADDR      (0x42000024) /**< \brief (SERCOM0) I2CS Address */
53 #define REG_SERCOM0_I2CS_DATA      (0x42000028) /**< \brief (SERCOM0) I2CS Data */
54 #define REG_SERCOM0_SPI_CTRLA      (0x42000000) /**< \brief (SERCOM0) SPI Control A */
55 #define REG_SERCOM0_SPI_CTRLB      (0x42000004) /**< \brief (SERCOM0) SPI Control B */
56 #define REG_SERCOM0_SPI_BAUD       (0x4200000C) /**< \brief (SERCOM0) SPI Baud Rate */
57 #define REG_SERCOM0_SPI_INTENCLR   (0x42000014) /**< \brief (SERCOM0) SPI Interrupt Enable Clear */
58 #define REG_SERCOM0_SPI_INTENSET   (0x42000016) /**< \brief (SERCOM0) SPI Interrupt Enable Set */
59 #define REG_SERCOM0_SPI_INTFLAG    (0x42000018) /**< \brief (SERCOM0) SPI Interrupt Flag Status and Clear */
60 #define REG_SERCOM0_SPI_STATUS     (0x4200001A) /**< \brief (SERCOM0) SPI Status */
61 #define REG_SERCOM0_SPI_SYNCBUSY   (0x4200001C) /**< \brief (SERCOM0) SPI Synchronization Busy */
62 #define REG_SERCOM0_SPI_ADDR       (0x42000024) /**< \brief (SERCOM0) SPI Address */
63 #define REG_SERCOM0_SPI_DATA       (0x42000028) /**< \brief (SERCOM0) SPI Data */
64 #define REG_SERCOM0_SPI_DBGCTRL    (0x42000030) /**< \brief (SERCOM0) SPI Debug Control */
65 #define REG_SERCOM0_USART_CTRLA    (0x42000000) /**< \brief (SERCOM0) USART Control A */
66 #define REG_SERCOM0_USART_CTRLB    (0x42000004) /**< \brief (SERCOM0) USART Control B */
67 #define REG_SERCOM0_USART_BAUD     (0x4200000C) /**< \brief (SERCOM0) USART Baud Rate */
68 #define REG_SERCOM0_USART_RXPL     (0x4200000E) /**< \brief (SERCOM0) USART Receive Pulse Length */
69 #define REG_SERCOM0_USART_INTENCLR (0x42000014) /**< \brief (SERCOM0) USART Interrupt Enable Clear */
70 #define REG_SERCOM0_USART_INTENSET (0x42000016) /**< \brief (SERCOM0) USART Interrupt Enable Set */
71 #define REG_SERCOM0_USART_INTFLAG  (0x42000018) /**< \brief (SERCOM0) USART Interrupt Flag Status and Clear */
72 #define REG_SERCOM0_USART_STATUS   (0x4200001A) /**< \brief (SERCOM0) USART Status */
73 #define REG_SERCOM0_USART_SYNCBUSY (0x4200001C) /**< \brief (SERCOM0) USART Synchronization Busy */
74 #define REG_SERCOM0_USART_DATA     (0x42000028) /**< \brief (SERCOM0) USART Data */
75 #define REG_SERCOM0_USART_DBGCTRL  (0x42000030) /**< \brief (SERCOM0) USART Debug Control */
76 #else
77 #define REG_SERCOM0_I2CM_CTRLA     (*(RwReg  *)0x42000000UL) /**< \brief (SERCOM0) I2CM Control A */
78 #define REG_SERCOM0_I2CM_CTRLB     (*(RwReg  *)0x42000004UL) /**< \brief (SERCOM0) I2CM Control B */
79 #define REG_SERCOM0_I2CM_BAUD      (*(RwReg  *)0x4200000CUL) /**< \brief (SERCOM0) I2CM Baud Rate */
80 #define REG_SERCOM0_I2CM_INTENCLR  (*(RwReg8 *)0x42000014UL) /**< \brief (SERCOM0) I2CM Interrupt Enable Clear */
81 #define REG_SERCOM0_I2CM_INTENSET  (*(RwReg8 *)0x42000016UL) /**< \brief (SERCOM0) I2CM Interrupt Enable Set */
82 #define REG_SERCOM0_I2CM_INTFLAG   (*(RwReg8 *)0x42000018UL) /**< \brief (SERCOM0) I2CM Interrupt Flag Status and Clear */
83 #define REG_SERCOM0_I2CM_STATUS    (*(RwReg16*)0x4200001AUL) /**< \brief (SERCOM0) I2CM Status */
84 #define REG_SERCOM0_I2CM_SYNCBUSY  (*(RoReg  *)0x4200001CUL) /**< \brief (SERCOM0) I2CM Synchronization Busy */
85 #define REG_SERCOM0_I2CM_ADDR      (*(RwReg  *)0x42000024UL) /**< \brief (SERCOM0) I2CM Address */
86 #define REG_SERCOM0_I2CM_DATA      (*(RwReg8 *)0x42000028UL) /**< \brief (SERCOM0) I2CM Data */
87 #define REG_SERCOM0_I2CM_DBGCTRL   (*(RwReg8 *)0x42000030UL) /**< \brief (SERCOM0) I2CM Debug Control */
88 #define REG_SERCOM0_I2CS_CTRLA     (*(RwReg  *)0x42000000UL) /**< \brief (SERCOM0) I2CS Control A */
89 #define REG_SERCOM0_I2CS_CTRLB     (*(RwReg  *)0x42000004UL) /**< \brief (SERCOM0) I2CS Control B */
90 #define REG_SERCOM0_I2CS_INTENCLR  (*(RwReg8 *)0x42000014UL) /**< \brief (SERCOM0) I2CS Interrupt Enable Clear */
91 #define REG_SERCOM0_I2CS_INTENSET  (*(RwReg8 *)0x42000016UL) /**< \brief (SERCOM0) I2CS Interrupt Enable Set */
92 #define REG_SERCOM0_I2CS_INTFLAG   (*(RwReg8 *)0x42000018UL) /**< \brief (SERCOM0) I2CS Interrupt Flag Status and Clear */
93 #define REG_SERCOM0_I2CS_STATUS    (*(RwReg16*)0x4200001AUL) /**< \brief (SERCOM0) I2CS Status */
94 #define REG_SERCOM0_I2CS_SYNCBUSY  (*(RoReg  *)0x4200001CUL) /**< \brief (SERCOM0) I2CS Synchronization Busy */
95 #define REG_SERCOM0_I2CS_ADDR      (*(RwReg  *)0x42000024UL) /**< \brief (SERCOM0) I2CS Address */
96 #define REG_SERCOM0_I2CS_DATA      (*(RwReg8 *)0x42000028UL) /**< \brief (SERCOM0) I2CS Data */
97 #define REG_SERCOM0_SPI_CTRLA      (*(RwReg  *)0x42000000UL) /**< \brief (SERCOM0) SPI Control A */
98 #define REG_SERCOM0_SPI_CTRLB      (*(RwReg  *)0x42000004UL) /**< \brief (SERCOM0) SPI Control B */
99 #define REG_SERCOM0_SPI_BAUD       (*(RwReg8 *)0x4200000CUL) /**< \brief (SERCOM0) SPI Baud Rate */
100 #define REG_SERCOM0_SPI_INTENCLR   (*(RwReg8 *)0x42000014UL) /**< \brief (SERCOM0) SPI Interrupt Enable Clear */
101 #define REG_SERCOM0_SPI_INTENSET   (*(RwReg8 *)0x42000016UL) /**< \brief (SERCOM0) SPI Interrupt Enable Set */
102 #define REG_SERCOM0_SPI_INTFLAG    (*(RwReg8 *)0x42000018UL) /**< \brief (SERCOM0) SPI Interrupt Flag Status and Clear */
103 #define REG_SERCOM0_SPI_STATUS     (*(RwReg16*)0x4200001AUL) /**< \brief (SERCOM0) SPI Status */
104 #define REG_SERCOM0_SPI_SYNCBUSY   (*(RoReg  *)0x4200001CUL) /**< \brief (SERCOM0) SPI Synchronization Busy */
105 #define REG_SERCOM0_SPI_ADDR       (*(RwReg  *)0x42000024UL) /**< \brief (SERCOM0) SPI Address */
106 #define REG_SERCOM0_SPI_DATA       (*(RwReg  *)0x42000028UL) /**< \brief (SERCOM0) SPI Data */
107 #define REG_SERCOM0_SPI_DBGCTRL    (*(RwReg8 *)0x42000030UL) /**< \brief (SERCOM0) SPI Debug Control */
108 #define REG_SERCOM0_USART_CTRLA    (*(RwReg  *)0x42000000UL) /**< \brief (SERCOM0) USART Control A */
109 #define REG_SERCOM0_USART_CTRLB    (*(RwReg  *)0x42000004UL) /**< \brief (SERCOM0) USART Control B */
110 #define REG_SERCOM0_USART_BAUD     (*(RwReg16*)0x4200000CUL) /**< \brief (SERCOM0) USART Baud Rate */
111 #define REG_SERCOM0_USART_RXPL     (*(RwReg8 *)0x4200000EUL) /**< \brief (SERCOM0) USART Receive Pulse Length */
112 #define REG_SERCOM0_USART_INTENCLR (*(RwReg8 *)0x42000014UL) /**< \brief (SERCOM0) USART Interrupt Enable Clear */
113 #define REG_SERCOM0_USART_INTENSET (*(RwReg8 *)0x42000016UL) /**< \brief (SERCOM0) USART Interrupt Enable Set */
114 #define REG_SERCOM0_USART_INTFLAG  (*(RwReg8 *)0x42000018UL) /**< \brief (SERCOM0) USART Interrupt Flag Status and Clear */
115 #define REG_SERCOM0_USART_STATUS   (*(RwReg16*)0x4200001AUL) /**< \brief (SERCOM0) USART Status */
116 #define REG_SERCOM0_USART_SYNCBUSY (*(RoReg  *)0x4200001CUL) /**< \brief (SERCOM0) USART Synchronization Busy */
117 #define REG_SERCOM0_USART_DATA     (*(RwReg16*)0x42000028UL) /**< \brief (SERCOM0) USART Data */
118 #define REG_SERCOM0_USART_DBGCTRL  (*(RwReg8 *)0x42000030UL) /**< \brief (SERCOM0) USART Debug Control */
119 #endif /* (defined(__ASSEMBLY__) || defined(__IAR_SYSTEMS_ASM__)) */
120 
121 /* ========== Instance parameters for SERCOM0 peripheral ========== */
122 #define SERCOM0_DMAC_ID_RX          1        // Index of DMA RX trigger
123 #define SERCOM0_DMAC_ID_TX          2        // Index of DMA TX trigger
124 #define SERCOM0_GCLK_ID_CORE        18
125 #define SERCOM0_GCLK_ID_SLOW        17
126 #define SERCOM0_INT_MSB             6
127 #define SERCOM0_PMSB                3
128 
129 #endif /* _SAML21_SERCOM0_INSTANCE_ */
130