1/*
2 * Copyright (c) 2024 Analog Devices, Inc.
3 *
4 * SPDX-License-Identifier: Apache-2.0
5 */
6
7#include <zephyr/dt-bindings/pinctrl/max32-pinctrl.h>
8
9/ {
10	soc {
11		pinctrl: pin-controller@40008000 {
12
13			/omit-if-no-ref/ swdio_p0_0: swdio_p0_0 {
14				pinmux = <MAX32_PINMUX(0, 0, AF1)>;
15			};
16
17			/omit-if-no-ref/ tmr0c_ia_p0_0: tmr0c_ia_p0_0 {
18				pinmux = <MAX32_PINMUX(0, 0, AF3)>;
19			};
20
21			/omit-if-no-ref/ swdclk_p0_1: swdclk_p0_1 {
22				pinmux = <MAX32_PINMUX(0, 1, AF1)>;
23			};
24
25			/omit-if-no-ref/ tmr0c_oa_p0_1: tmr0c_oa_p0_1 {
26				pinmux = <MAX32_PINMUX(0, 1, AF3)>;
27			};
28
29			/omit-if-no-ref/ spi0a_miso_p0_2: spi0a_miso_p0_2 {
30				pinmux = <MAX32_PINMUX(0, 2, AF1)>;
31			};
32
33			/omit-if-no-ref/ uart1b_rx_p0_2: uart1b_rx_p0_2 {
34				pinmux = <MAX32_PINMUX(0, 2, AF2)>;
35			};
36
37			/omit-if-no-ref/ tmr1c_ia_p0_2: tmr1c_ia_p0_2 {
38				pinmux = <MAX32_PINMUX(0, 2, AF3)>;
39			};
40
41			/omit-if-no-ref/ spi0a_mosi_p0_3: spi0a_mosi_p0_3 {
42				pinmux = <MAX32_PINMUX(0, 3, AF1)>;
43			};
44
45			/omit-if-no-ref/ uart1b_tx_p0_3: uart1b_tx_p0_3 {
46				pinmux = <MAX32_PINMUX(0, 3, AF2)>;
47			};
48
49			/omit-if-no-ref/ tmr1c_oa_p0_3: tmr1c_oa_p0_3 {
50				pinmux = <MAX32_PINMUX(0, 3, AF3)>;
51			};
52
53			/omit-if-no-ref/ spi0a_sck_p0_4: spi0a_sck_p0_4 {
54				pinmux = <MAX32_PINMUX(0, 4, AF1)>;
55			};
56
57			/omit-if-no-ref/ uart1b_cts_p0_4: uart1b_cts_p0_4 {
58				pinmux = <MAX32_PINMUX(0, 4, AF2)>;
59			};
60
61			/omit-if-no-ref/ tmr2c_ia_p0_4: tmr2c_ia_p0_4 {
62				pinmux = <MAX32_PINMUX(0, 4, AF3)>;
63			};
64
65			/omit-if-no-ref/ spi0a_ss0_p0_5: spi0a_ss0_p0_5 {
66				pinmux = <MAX32_PINMUX(0, 5, AF1)>;
67			};
68
69			/omit-if-no-ref/ uart1b_rts_p0_5: uart1b_rts_p0_5 {
70				pinmux = <MAX32_PINMUX(0, 5, AF2)>;
71			};
72
73			/omit-if-no-ref/ tmr2c_oa_p0_5: tmr2c_oa_p0_5 {
74				pinmux = <MAX32_PINMUX(0, 5, AF3)>;
75			};
76
77			/omit-if-no-ref/ hfx_clk_out_p0_5: hfx_clk_out_p0_5 {
78				pinmux = <MAX32_PINMUX(0, 5, AF4)>;
79			};
80
81			/omit-if-no-ref/ i2c0a_scl_p0_6: i2c0a_scl_p0_6 {
82				pinmux = <MAX32_PINMUX(0, 6, AF1)>;
83			};
84
85			/omit-if-no-ref/ lptmr0b_ia_p0_6: lptmr0b_ia_p0_6 {
86				pinmux = <MAX32_PINMUX(0, 6, AF2)>;
87			};
88
89			/omit-if-no-ref/ spi0c_ss1_p0_6: spi0c_ss1_p0_6 {
90				pinmux = <MAX32_PINMUX(0, 6, AF3)>;
91			};
92
93			/omit-if-no-ref/ qea_p0_6: qea_p0_6 {
94				pinmux = <MAX32_PINMUX(0, 6, AF4)>;
95			};
96
97			/omit-if-no-ref/ i2c0a_sda_p0_7: i2c0a_sda_p0_7 {
98				pinmux = <MAX32_PINMUX(0, 7, AF1)>;
99			};
100
101			/omit-if-no-ref/ lptmr0b_oa_p0_7: lptmr0b_oa_p0_7 {
102				pinmux = <MAX32_PINMUX(0, 7, AF2)>;
103			};
104
105			/omit-if-no-ref/ spi0c_ss2_p0_7: spi0c_ss2_p0_7 {
106				pinmux = <MAX32_PINMUX(0, 7, AF3)>;
107			};
108
109			/omit-if-no-ref/ qeb_p0_7: qeb_p0_7 {
110				pinmux = <MAX32_PINMUX(0, 7, AF4)>;
111			};
112
113			/omit-if-no-ref/ uart0a_rx_p0_8: uart0a_rx_p0_8 {
114				pinmux = <MAX32_PINMUX(0, 8, AF1)>;
115			};
116
117			/omit-if-no-ref/ i2s0a_sdo_p0_8: i2s0a_sdo_p0_8 {
118				pinmux = <MAX32_PINMUX(0, 8, AF2)>;
119			};
120
121			/omit-if-no-ref/ tmr0c_ia_p0_8: tmr0c_ia_p0_8 {
122				pinmux = <MAX32_PINMUX(0, 8, AF3)>;
123			};
124
125			/omit-if-no-ref/ ain0_p0_8: ain0_p0_8 {
126				pinmux = <MAX32_PINMUX(0, 8, AF4)>;
127			};
128
129			/omit-if-no-ref/ uart0a_tx_p0_9: uart0a_tx_p0_9 {
130				pinmux = <MAX32_PINMUX(0, 9, AF1)>;
131			};
132
133			/omit-if-no-ref/ i2s0a_lrclk_p0_9: i2s0a_lrclk_p0_9 {
134				pinmux = <MAX32_PINMUX(0, 9, AF2)>;
135			};
136
137			/omit-if-no-ref/ tmr0c_oa_p0_9: tmr0c_oa_p0_9 {
138				pinmux = <MAX32_PINMUX(0, 9, AF3)>;
139			};
140
141			/omit-if-no-ref/ ain_c0_n_p0_9: ain_c0_n_p0_9 {
142				pinmux = <MAX32_PINMUX(0, 9, AF4)>;
143			};
144
145			/omit-if-no-ref/ uart0a_cts_p0_10: uart0a_cts_p0_10 {
146				pinmux = <MAX32_PINMUX(0, 10, AF1)>;
147			};
148
149			/omit-if-no-ref/ i2s0a_bcllk_p0_10: i2s0a_bcllk_p0_10 {
150				pinmux = <MAX32_PINMUX(0, 10, AF2)>;
151			};
152
153			/omit-if-no-ref/ tmr1c_ia_p0_10: tmr1c_ia_p0_10 {
154				pinmux = <MAX32_PINMUX(0, 10, AF3)>;
155			};
156
157			/omit-if-no-ref/ ain_c0_n_p0_10: ain_c0_n_p0_10 {
158				pinmux = <MAX32_PINMUX(0, 10, AF4)>;
159			};
160
161			/omit-if-no-ref/ uart0a_rts_p0_11: uart0a_rts_p0_11 {
162				pinmux = <MAX32_PINMUX(0, 11, AF1)>;
163			};
164
165			/omit-if-no-ref/ i2s0a_sdi_p0_11: i2s0a_sdi_p0_11 {
166				pinmux = <MAX32_PINMUX(0, 11, AF2)>;
167			};
168
169			/omit-if-no-ref/ tmr1c_oa_p0_11: tmr1c_oa_p0_11 {
170				pinmux = <MAX32_PINMUX(0, 11, AF3)>;
171			};
172
173			/omit-if-no-ref/ ain_c0_n_p0_11: ain_c0_n_p0_11 {
174				pinmux = <MAX32_PINMUX(0, 11, AF4)>;
175			};
176
177			/omit-if-no-ref/ i2c1a_scl_p0_12: i2c1a_scl_p0_12 {
178				pinmux = <MAX32_PINMUX(0, 12, AF1)>;
179			};
180
181			/omit-if-no-ref/ ext_clk2_p0_12: ext_clk2_p0_12 {
182				pinmux = <MAX32_PINMUX(0, 12, AF2)>;
183			};
184
185			/omit-if-no-ref/ tmr2c_ia_p0_12: tmr2c_ia_p0_12 {
186				pinmux = <MAX32_PINMUX(0, 12, AF3)>;
187			};
188
189			/omit-if-no-ref/ ain_c0_p_p0_12: ain_c0_p_p0_12 {
190				pinmux = <MAX32_PINMUX(0, 12, AF4)>;
191			};
192
193			/omit-if-no-ref/ i2c1a_sda_p0_13: i2c1a_sda_p0_13 {
194				pinmux = <MAX32_PINMUX(0, 13, AF1)>;
195			};
196
197			/omit-if-no-ref/ cal32k_p0_13: cal32k_p0_13 {
198				pinmux = <MAX32_PINMUX(0, 13, AF2)>;
199			};
200
201			/omit-if-no-ref/ tmr2c_oa_p0_13: tmr2c_oa_p0_13 {
202				pinmux = <MAX32_PINMUX(0, 13, AF3)>;
203			};
204
205			/omit-if-no-ref/ ain_c0_p_p0_13: ain_c0_p_p0_13 {
206				pinmux = <MAX32_PINMUX(0, 13, AF4)>;
207			};
208
209			/omit-if-no-ref/ spi1a_miso_p0_14: spi1a_miso_p0_14 {
210				pinmux = <MAX32_PINMUX(0, 14, AF1)>;
211			};
212
213			/omit-if-no-ref/ uart2b_rx_p0_14: uart2b_rx_p0_14 {
214				pinmux = <MAX32_PINMUX(0, 14, AF2)>;
215			};
216
217			/omit-if-no-ref/ tmr3c_ia_p0_14: tmr3c_ia_p0_14 {
218				pinmux = <MAX32_PINMUX(0, 14, AF3)>;
219			};
220
221			/omit-if-no-ref/ ain_c0_p_p0_14: ain_c0_p_p0_14 {
222				pinmux = <MAX32_PINMUX(0, 14, AF4)>;
223			};
224
225			/omit-if-no-ref/ spi1a_mosi_p0_15: spi1a_mosi_p0_15 {
226				pinmux = <MAX32_PINMUX(0, 15, AF1)>;
227			};
228
229			/omit-if-no-ref/ uart2b_tx_p0_15: uart2b_tx_p0_15 {
230				pinmux = <MAX32_PINMUX(0, 15, AF2)>;
231			};
232
233			/omit-if-no-ref/ tmr3c_oa_p0_15: tmr3c_oa_p0_15 {
234				pinmux = <MAX32_PINMUX(0, 15, AF3)>;
235			};
236
237			/omit-if-no-ref/ ain_c0_p_p0_15: ain_c0_p_p0_15 {
238				pinmux = <MAX32_PINMUX(0, 15, AF4)>;
239			};
240
241			/omit-if-no-ref/ spi1a_sck_p0_16: spi1a_sck_p0_16 {
242				pinmux = <MAX32_PINMUX(0, 16, AF1)>;
243			};
244
245			/omit-if-no-ref/ uart2b_cts_p0_16: uart2b_cts_p0_16 {
246				pinmux = <MAX32_PINMUX(0, 16, AF2)>;
247			};
248
249			/omit-if-no-ref/ tmr0c_ia_p0_16: tmr0c_ia_p0_16 {
250				pinmux = <MAX32_PINMUX(0, 16, AF3)>;
251			};
252
253			/omit-if-no-ref/ ain8_p0_16: ain8_p0_16 {
254				pinmux = <MAX32_PINMUX(0, 16, AF4)>;
255			};
256
257			/omit-if-no-ref/ spi1a_ss0_p0_17: spi1a_ss0_p0_17 {
258				pinmux = <MAX32_PINMUX(0, 17, AF1)>;
259			};
260
261			/omit-if-no-ref/ uart2b_rts_p0_17: uart2b_rts_p0_17 {
262				pinmux = <MAX32_PINMUX(0, 17, AF2)>;
263			};
264
265			/omit-if-no-ref/ tmr0c_oa_p0_17: tmr0c_oa_p0_17 {
266				pinmux = <MAX32_PINMUX(0, 17, AF3)>;
267			};
268
269			/omit-if-no-ref/ ain9_p0_17: ain9_p0_17 {
270				pinmux = <MAX32_PINMUX(0, 17, AF4)>;
271			};
272
273			/omit-if-no-ref/ i2c2a_scl_p0_18: i2c2a_scl_p0_18 {
274				pinmux = <MAX32_PINMUX(0, 18, AF1)>;
275			};
276
277			/omit-if-no-ref/ tmr1c_ia_p0_18: tmr1c_ia_p0_18 {
278				pinmux = <MAX32_PINMUX(0, 18, AF3)>;
279			};
280
281			/omit-if-no-ref/ ain10_p0_18: ain10_p0_18 {
282				pinmux = <MAX32_PINMUX(0, 18, AF4)>;
283			};
284
285			/omit-if-no-ref/ i2c2a_sda_p0_19: i2c2a_sda_p0_19 {
286				pinmux = <MAX32_PINMUX(0, 19, AF1)>;
287			};
288
289			/omit-if-no-ref/ tmr1c_oa_p0_19: tmr1c_oa_p0_19 {
290				pinmux = <MAX32_PINMUX(0, 19, AF3)>;
291			};
292
293			/omit-if-no-ref/ ain11_p0_19: ain11_p0_19 {
294				pinmux = <MAX32_PINMUX(0, 19, AF4)>;
295			};
296
297			/omit-if-no-ref/ cm4_rx_p0_20: cm4_rx_p0_20 {
298				pinmux = <MAX32_PINMUX(0, 20, AF1)>;
299			};
300
301			/omit-if-no-ref/ tmr2c_ia_p0_20: tmr2c_ia_p0_20 {
302				pinmux = <MAX32_PINMUX(0, 20, AF3)>;
303			};
304
305			/omit-if-no-ref/ cm4_tx_p0_21: cm4_tx_p0_21 {
306				pinmux = <MAX32_PINMUX(0, 21, AF1)>;
307			};
308
309			/omit-if-no-ref/ tmr2c_oa_p0_21: tmr2c_oa_p0_21 {
310				pinmux = <MAX32_PINMUX(0, 21, AF3)>;
311			};
312
313			/omit-if-no-ref/ lptmr1a_ia_p0_22: lptmr1a_ia_p0_22 {
314				pinmux = <MAX32_PINMUX(0, 22, AF1)>;
315			};
316
317			/omit-if-no-ref/ adc_trig_b_p0_22: adc_trig_b_p0_22 {
318				pinmux = <MAX32_PINMUX(0, 22, AF2)>;
319			};
320
321			/omit-if-no-ref/ tmr0c_ia_p0_22: tmr0c_ia_p0_22 {
322				pinmux = <MAX32_PINMUX(0, 22, AF3)>;
323			};
324
325			/omit-if-no-ref/ lptmr1a_oa_p0_23: lptmr1a_oa_p0_23 {
326				pinmux = <MAX32_PINMUX(0, 23, AF1)>;
327			};
328
329			/omit-if-no-ref/ spi0c_ss3_p0_23: spi0c_ss3_p0_23 {
330				pinmux = <MAX32_PINMUX(0, 23, AF3)>;
331			};
332
333			/omit-if-no-ref/ qei_p0_23: qei_p0_23 {
334				pinmux = <MAX32_PINMUX(0, 23, AF4)>;
335			};
336
337			/omit-if-no-ref/ lpuart0a_cts_p0_24: lpuart0a_cts_p0_24 {
338				pinmux = <MAX32_PINMUX(0, 24, AF1)>;
339			};
340
341			/omit-if-no-ref/ uart0b_rx_p0_24: uart0b_rx_p0_24 {
342				pinmux = <MAX32_PINMUX(0, 24, AF2)>;
343			};
344
345			/omit-if-no-ref/ i2s0a_sd0_p0_24: i2s0a_sd0_p0_24 {
346				pinmux = <MAX32_PINMUX(0, 24, AF3)>;
347			};
348
349			/omit-if-no-ref/ qes_p0_24: qes_p0_24 {
350				pinmux = <MAX32_PINMUX(0, 24, AF4)>;
351			};
352
353			/omit-if-no-ref/ lpuart0a_rts_p0_25: lpuart0a_rts_p0_25 {
354				pinmux = <MAX32_PINMUX(0, 25, AF1)>;
355			};
356
357			/omit-if-no-ref/ uart0b_tx_p0_25: uart0b_tx_p0_25 {
358				pinmux = <MAX32_PINMUX(0, 25, AF2)>;
359			};
360
361			/omit-if-no-ref/ i2s0a_lrclk_p0_25: i2s0a_lrclk_p0_25 {
362				pinmux = <MAX32_PINMUX(0, 25, AF3)>;
363			};
364
365			/omit-if-no-ref/ qmatch_p0_25: qmatch_p0_25 {
366				pinmux = <MAX32_PINMUX(0, 25, AF4)>;
367			};
368
369			/omit-if-no-ref/ lpuart0a_rx_p0_26: lpuart0a_rx_p0_26 {
370				pinmux = <MAX32_PINMUX(0, 26, AF1)>;
371			};
372
373			/omit-if-no-ref/ uart0b_cts_p0_26: uart0b_cts_p0_26 {
374				pinmux = <MAX32_PINMUX(0, 26, AF2)>;
375			};
376
377			/omit-if-no-ref/ i2s0c_bclk_p0_26: i2s0c_bclk_p0_26 {
378				pinmux = <MAX32_PINMUX(0, 26, AF3)>;
379			};
380
381			/omit-if-no-ref/ qdir_p0_26: qdir_p0_26 {
382				pinmux = <MAX32_PINMUX(0, 26, AF4)>;
383			};
384
385			/omit-if-no-ref/ lpuart0a_tx_p0_27: lpuart0a_tx_p0_27 {
386				pinmux = <MAX32_PINMUX(0, 27, AF1)>;
387			};
388
389			/omit-if-no-ref/ uart0b_rts_p0_27: uart0b_rts_p0_27 {
390				pinmux = <MAX32_PINMUX(0, 27, AF2)>;
391			};
392
393			/omit-if-no-ref/ i2s0c_sdi_p0_27: i2s0c_sdi_p0_27 {
394				pinmux = <MAX32_PINMUX(0, 27, AF3)>;
395			};
396
397			/omit-if-no-ref/ qerr_p0_27: qerr_p0_27 {
398				pinmux = <MAX32_PINMUX(0, 27, AF4)>;
399			};
400
401			/omit-if-no-ref/ uart1a_rx_p0_28: uart1a_rx_p0_28 {
402				pinmux = <MAX32_PINMUX(0, 28, AF1)>;
403			};
404
405			/omit-if-no-ref/ ext_clk1_p0_28: ext_clk1_p0_28 {
406				pinmux = <MAX32_PINMUX(0, 28, AF2)>;
407			};
408
409			/omit-if-no-ref/ tmr3c_ia_p0_28: tmr3c_ia_p0_28 {
410				pinmux = <MAX32_PINMUX(0, 28, AF3)>;
411			};
412
413			/omit-if-no-ref/ uart1a_tx_p0_29: uart1a_tx_p0_29 {
414				pinmux = <MAX32_PINMUX(0, 29, AF1)>;
415			};
416
417			/omit-if-no-ref/ spi1_ss0_p0_29: spi1_ss0_p0_29 {
418				pinmux = <MAX32_PINMUX(0, 29, AF2)>;
419			};
420
421			/omit-if-no-ref/ tmr3c_oa_p0_29: tmr3c_oa_p0_29 {
422				pinmux = <MAX32_PINMUX(0, 29, AF3)>;
423			};
424
425			/omit-if-no-ref/ adc_trig_d_p0_29: adc_trig_d_p0_29 {
426				pinmux = <MAX32_PINMUX(0, 29, AF4)>;
427			};
428
429			/omit-if-no-ref/ uart1a_cts_p0_30: uart1a_cts_p0_30 {
430				pinmux = <MAX32_PINMUX(0, 30, AF1)>;
431			};
432
433			/omit-if-no-ref/ tmr3c_ia_p0_30: tmr3c_ia_p0_30 {
434				pinmux = <MAX32_PINMUX(0, 30, AF3)>;
435			};
436
437			/omit-if-no-ref/ uart1a_rts_p0_31: uart1a_rts_p0_31 {
438				pinmux = <MAX32_PINMUX(0, 31, AF1)>;
439			};
440
441			/omit-if-no-ref/ tmr3c_oa_p0_31: tmr3c_oa_p0_31 {
442				pinmux = <MAX32_PINMUX(0, 31, AF3)>;
443			};
444
445			/omit-if-no-ref/ tmr1c_ia_p1_0: tmr1c_ia_p1_0 {
446				pinmux = <MAX32_PINMUX(1, 0, AF3)>;
447			};
448
449			/omit-if-no-ref/ spi2a_miso_p1_1: spi2a_miso_p1_1 {
450				pinmux = <MAX32_PINMUX(1, 1, AF1)>;
451			};
452
453			/omit-if-no-ref/ uart0b_rx_p1_1: uart0b_rx_p1_1 {
454				pinmux = <MAX32_PINMUX(1, 1, AF2)>;
455			};
456
457			/omit-if-no-ref/ tmr3c_oa_p1_1: tmr3c_oa_p1_1 {
458				pinmux = <MAX32_PINMUX(1, 1, AF3)>;
459			};
460
461			/omit-if-no-ref/ spi2a_mosi_p1_2: spi2a_mosi_p1_2 {
462				pinmux = <MAX32_PINMUX(1, 2, AF1)>;
463			};
464
465			/omit-if-no-ref/ uart0b_tx_p1_2: uart0b_tx_p1_2 {
466				pinmux = <MAX32_PINMUX(1, 2, AF2)>;
467			};
468
469			/omit-if-no-ref/ tmr3c_ia_p1_2: tmr3c_ia_p1_2 {
470				pinmux = <MAX32_PINMUX(1, 2, AF3)>;
471			};
472
473			/omit-if-no-ref/ div_clk_out_p1_2: div_clk_out_p1_2 {
474				pinmux = <MAX32_PINMUX(1, 2, AF4)>;
475			};
476
477			/omit-if-no-ref/ spi2a_sck_p1_3: spi2a_sck_p1_3 {
478				pinmux = <MAX32_PINMUX(1, 3, AF1)>;
479			};
480
481			/omit-if-no-ref/ uart0b_cts_p1_3: uart0b_cts_p1_3 {
482				pinmux = <MAX32_PINMUX(1, 3, AF2)>;
483			};
484
485			/omit-if-no-ref/ spi2a_ss0_p1_4: spi2a_ss0_p1_4 {
486				pinmux = <MAX32_PINMUX(1, 4, AF1)>;
487			};
488
489			/omit-if-no-ref/ uart0b_rts_p1_4: uart0b_rts_p1_4 {
490				pinmux = <MAX32_PINMUX(1, 4, AF2)>;
491			};
492
493			/omit-if-no-ref/ tmr0c_oa_p1_4: tmr0c_oa_p1_4 {
494				pinmux = <MAX32_PINMUX(1, 4, AF3)>;
495			};
496
497			/omit-if-no-ref/ adc_trig_d_p1_4: adc_trig_d_p1_4 {
498				pinmux = <MAX32_PINMUX(1, 4, AF4)>;
499			};
500
501			/omit-if-no-ref/ uart2a_rx_p1_5: uart2a_rx_p1_5 {
502				pinmux = <MAX32_PINMUX(1, 5, AF1)>;
503			};
504
505			/omit-if-no-ref/ uart2a_tx_p1_6: uart2a_tx_p1_6 {
506				pinmux = <MAX32_PINMUX(1, 6, AF1)>;
507			};
508
509			/omit-if-no-ref/ uart2a_cts_p1_7: uart2a_cts_p1_7 {
510				pinmux = <MAX32_PINMUX(1, 7, AF1)>;
511			};
512
513			/omit-if-no-ref/ uart2a_rts_p1_8: uart2a_rts_p1_8 {
514				pinmux = <MAX32_PINMUX(1, 8, AF1)>;
515			};
516
517			/omit-if-no-ref/ tmr1c_oa_p1_9: tmr1c_oa_p1_9 {
518				pinmux = <MAX32_PINMUX(1, 9, AF3)>;
519			};
520		};
521	};
522};
523