1 /**
2   ******************************************************************************
3   * @file    stm32g0c1xx.h
4   * @author  MCD Application Team
5   * @brief   CMSIS Cortex-M0+ Device Peripheral Access Layer Header File.
6   *          This file contains all the peripheral register's definitions, bits
7   *          definitions and memory mapping for stm32g0c1xx devices.
8   *
9   *          This file contains:
10   *           - Data structures and the address mapping for all peripherals
11   *           - Peripheral's registers declarations and bits definition
12   *           - Macros to access peripheral's registers hardware
13   *
14   ******************************************************************************
15   * @attention
16   *
17   * Copyright (c) 2018-2021 STMicroelectronics.
18   * All rights reserved.
19   *
20   * This software is licensed under terms that can be found in the LICENSE file
21   * in the root directory of this software component.
22   * If no LICENSE file comes with this software, it is provided AS-IS.
23   *
24   ******************************************************************************
25   */
26 
27 /** @addtogroup CMSIS_Device
28   * @{
29   */
30 
31 /** @addtogroup stm32g0c1xx
32   * @{
33   */
34 
35 #ifndef STM32G0C1xx_H
36 #define STM32G0C1xx_H
37 
38 #ifdef __cplusplus
39  extern "C" {
40 #endif /* __cplusplus */
41 
42 /** @addtogroup Configuration_section_for_CMSIS
43   * @{
44   */
45 
46 /**
47   * @brief Configuration of the Cortex-M0+ Processor and Core Peripherals
48    */
49 #define __CM0PLUS_REV             0U /*!< Core Revision r0p0                            */
50 #define __MPU_PRESENT             1U /*!< STM32G0xx  provides an MPU                    */
51 #define __VTOR_PRESENT            1U /*!< Vector  Table  Register supported             */
52 #define __NVIC_PRIO_BITS          2U /*!< STM32G0xx uses 2 Bits for the Priority Levels */
53 #define __Vendor_SysTickConfig    0U /*!< Set to 1 if different SysTick Config is used  */
54 
55 /**
56   * @}
57   */
58 
59 /** @addtogroup Peripheral_interrupt_number_definition
60   * @{
61   */
62 
63 /**
64  * @brief stm32g0c1xx Interrupt Number Definition, according to the selected device
65  *        in @ref Library_configuration_section
66  */
67 
68 /*!< Interrupt Number Definition */
69 typedef enum
70 {
71 /******  Cortex-M0+ Processor Exceptions Numbers ***************************************************************/
72   NonMaskableInt_IRQn         = -14,    /*!< 2 Non Maskable Interrupt                                          */
73   HardFault_IRQn              = -13,    /*!< 3 Cortex-M Hard Fault Interrupt                                   */
74   SVCall_IRQn                 = -5,     /*!< 11 Cortex-M SV Call Interrupt                                     */
75   PendSV_IRQn                 = -2,     /*!< 14 Cortex-M Pend SV Interrupt                                     */
76   SysTick_IRQn                = -1,     /*!< 15 Cortex-M System Tick Interrupt                                 */
77 /******  STM32G0xxxx specific Interrupt Numbers ****************************************************************/
78   WWDG_IRQn                   = 0,      /*!< Window WatchDog Interrupt                                         */
79   PVD_VDDIO2_IRQn             = 1,      /*!< PVD through EXTI line 16, PVM (monit. VDDIO2) through EXTI line 34*/
80   RTC_TAMP_IRQn               = 2,      /*!< RTC interrupt through the EXTI line 19 & 21                       */
81   FLASH_IRQn                  = 3,      /*!< FLASH global Interrupt                                            */
82   RCC_CRS_IRQn                = 4,      /*!< RCC and CRS global Interrupt                                      */
83   EXTI0_1_IRQn                = 5,      /*!< EXTI 0 and 1 Interrupts                                           */
84   EXTI2_3_IRQn                = 6,      /*!< EXTI Line 2 and 3 Interrupts                                      */
85   EXTI4_15_IRQn               = 7,      /*!< EXTI Line 4 to 15 Interrupts                                      */
86   USB_UCPD1_2_IRQn            = 8,      /*!< USB, UCPD1 and UCPD2 global Interrupt                             */
87   DMA1_Channel1_IRQn          = 9,      /*!< DMA1 Channel 1 Interrupt                                          */
88   DMA1_Channel2_3_IRQn        = 10,     /*!< DMA1 Channel 2 and Channel 3 Interrupts                           */
89   DMA1_Ch4_7_DMA2_Ch1_5_DMAMUX1_OVR_IRQn = 11, /*!< DMA1 Ch4 to Ch7, DMA2 Ch1 to Ch5 and DMAMUX1 Overrun Interrupts */
90   ADC1_COMP_IRQn              = 12,     /*!< ADC1, COMP1,COMP2, COMP3 Interrupts (combined with EXTI 17 & 18)  */
91   TIM1_BRK_UP_TRG_COM_IRQn    = 13,     /*!< TIM1 Break, Update, Trigger and Commutation Interrupts            */
92   TIM1_CC_IRQn                = 14,     /*!< TIM1 Capture Compare Interrupt                                    */
93   TIM2_IRQn                   = 15,     /*!< TIM2 Interrupt                                                    */
94   TIM3_TIM4_IRQn              = 16,     /*!< TIM3, TIM4 global Interrupt                                       */
95   TIM6_DAC_LPTIM1_IRQn        = 17,     /*!< TIM6, DAC and LPTIM1 global Interrupts                            */
96   TIM7_LPTIM2_IRQn            = 18,     /*!< TIM7 and LPTIM2 global Interrupt                                  */
97   TIM14_IRQn                  = 19,     /*!< TIM14 global Interrupt                                            */
98   TIM15_IRQn                  = 20,     /*!< TIM15 global Interrupt                                            */
99   TIM16_FDCAN_IT0_IRQn        = 21,     /*!< TIM16, FDCAN1_IT0 and FDCAN2_IT0 Interrupt                        */
100   TIM17_FDCAN_IT1_IRQn        = 22,     /*!< TIM17, FDCAN1_IT1 and FDCAN2_IT1 Interrupt                        */
101   I2C1_IRQn                   = 23,     /*!< I2C1 Interrupt  (combined with EXTI 23)                           */
102   I2C2_3_IRQn                 = 24,     /*!< I2C2, I2C3 Interrupt (combined with EXTI 24 and EXTI 22)          */
103   SPI1_IRQn                   = 25,     /*!< SPI1/I2S1 Interrupt                                               */
104   SPI2_3_IRQn                 = 26,     /*!< SPI2/I2S2, SPI3/I2S3 Interrupt                                    */
105   USART1_IRQn                 = 27,     /*!< USART1 Interrupt                                                  */
106   USART2_LPUART2_IRQn         = 28,     /*!< USART2 + LPUART2 Interrupt                                        */
107   USART3_4_5_6_LPUART1_IRQn   = 29,     /*!< USART3, USART4, USART5, USART6, LPUART1 globlal Interrupts (combined with EXTI 28) */
108   CEC_IRQn                    = 30,     /*!< CEC Interrupt(combined with EXTI 27)                               */
109   AES_RNG_IRQn                = 31,     /*!< AES & RNG Interrupt                                                */
110 } IRQn_Type;
111 
112 /**
113   * @}
114   */
115 
116 #include "core_cm0plus.h"               /* Cortex-M0+ processor and core peripherals */
117 #include "system_stm32g0xx.h"
118 #include <stdint.h>
119 
120 /** @addtogroup Peripheral_registers_structures
121   * @{
122   */
123 
124 /**
125   * @brief Analog to Digital Converter
126   */
127 typedef struct
128 {
129   __IO uint32_t ISR;          /*!< ADC interrupt and status register,             Address offset: 0x00 */
130   __IO uint32_t IER;          /*!< ADC interrupt enable register,                 Address offset: 0x04 */
131   __IO uint32_t CR;           /*!< ADC control register,                          Address offset: 0x08 */
132   __IO uint32_t CFGR1;        /*!< ADC configuration register 1,                  Address offset: 0x0C */
133   __IO uint32_t CFGR2;        /*!< ADC configuration register 2,                  Address offset: 0x10 */
134   __IO uint32_t SMPR;         /*!< ADC sampling time register,                    Address offset: 0x14 */
135        uint32_t RESERVED1;    /*!< Reserved,                                                      0x18 */
136        uint32_t RESERVED2;    /*!< Reserved,                                                      0x1C */
137   __IO uint32_t AWD1TR;       /*!< ADC analog watchdog 1 threshold register,      Address offset: 0x20 */
138   __IO uint32_t AWD2TR;       /*!< ADC analog watchdog 2 threshold register,      Address offset: 0x24 */
139   __IO uint32_t CHSELR;       /*!< ADC group regular sequencer register,          Address offset: 0x28 */
140   __IO uint32_t AWD3TR;       /*!< ADC analog watchdog 3 threshold register,      Address offset: 0x2C */
141        uint32_t RESERVED3[4]; /*!< Reserved,                                               0x30 - 0x3C */
142   __IO uint32_t DR;           /*!< ADC group regular data register,               Address offset: 0x40 */
143        uint32_t RESERVED4[23];/*!< Reserved,                                               0x44 - 0x9C */
144   __IO uint32_t AWD2CR;       /*!< ADC analog watchdog 2 configuration register,  Address offset: 0xA0 */
145   __IO uint32_t AWD3CR;       /*!< ADC analog watchdog 3 configuration register,  Address offset: 0xA4 */
146        uint32_t RESERVED5[3]; /*!< Reserved,                                               0xA8 - 0xB0 */
147   __IO uint32_t CALFACT;      /*!< ADC Calibration factor register,               Address offset: 0xB4 */
148 } ADC_TypeDef;
149 
150 typedef struct
151 {
152   __IO uint32_t CCR;          /*!< ADC common configuration register,             Address offset: ADC1 base address + 0x308 */
153 } ADC_Common_TypeDef;
154 
155 /* Legacy registers naming */
156 #define TR1     AWD1TR
157 #define TR2     AWD2TR
158 #define TR3     AWD3TR
159 
160 /**
161   * @brief FD Controller Area Network
162   */
163 
164 typedef struct
165 {
166   __IO uint32_t CREL;         /*!< FDCAN Core Release register,                                     Address offset: 0x000 */
167   __IO uint32_t ENDN;         /*!< FDCAN Endian register,                                           Address offset: 0x004 */
168        uint32_t RESERVED1;    /*!< Reserved,                                                                        0x008 */
169   __IO uint32_t DBTP;         /*!< FDCAN Data Bit Timing & Prescaler register,                      Address offset: 0x00C */
170   __IO uint32_t TEST;         /*!< FDCAN Test register,                                             Address offset: 0x010 */
171   __IO uint32_t RWD;          /*!< FDCAN RAM Watchdog register,                                     Address offset: 0x014 */
172   __IO uint32_t CCCR;         /*!< FDCAN CC Control register,                                       Address offset: 0x018 */
173   __IO uint32_t NBTP;         /*!< FDCAN Nominal Bit Timing & Prescaler register,                   Address offset: 0x01C */
174   __IO uint32_t TSCC;         /*!< FDCAN Timestamp Counter Configuration register,                  Address offset: 0x020 */
175   __IO uint32_t TSCV;         /*!< FDCAN Timestamp Counter Value register,                          Address offset: 0x024 */
176   __IO uint32_t TOCC;         /*!< FDCAN Timeout Counter Configuration register,                    Address offset: 0x028 */
177   __IO uint32_t TOCV;         /*!< FDCAN Timeout Counter Value register,                            Address offset: 0x02C */
178        uint32_t RESERVED2[4]; /*!< Reserved,                                                                0x030 - 0x03C */
179   __IO uint32_t ECR;          /*!< FDCAN Error Counter register,                                    Address offset: 0x040 */
180   __IO uint32_t PSR;          /*!< FDCAN Protocol Status register,                                  Address offset: 0x044 */
181   __IO uint32_t TDCR;         /*!< FDCAN Transmitter Delay Compensation register,                   Address offset: 0x048 */
182        uint32_t RESERVED3;    /*!< Reserved,                                                                        0x04C */
183   __IO uint32_t IR;           /*!< FDCAN Interrupt register,                                        Address offset: 0x050 */
184   __IO uint32_t IE;           /*!< FDCAN Interrupt Enable register,                                 Address offset: 0x054 */
185   __IO uint32_t ILS;          /*!< FDCAN Interrupt Line Select register,                            Address offset: 0x058 */
186   __IO uint32_t ILE;          /*!< FDCAN Interrupt Line Enable register,                            Address offset: 0x05C */
187        uint32_t RESERVED4[8]; /*!< Reserved,                                                                0x060 - 0x07C */
188   __IO uint32_t RXGFC;        /*!< FDCAN Global Filter Configuration register,                      Address offset: 0x080 */
189   __IO uint32_t XIDAM;        /*!< FDCAN Extended ID AND Mask register,                             Address offset: 0x084 */
190   __IO uint32_t HPMS;         /*!< FDCAN High Priority Message Status register,                     Address offset: 0x088 */
191        uint32_t RESERVED5;    /*!< Reserved,                                                                        0x08C */
192   __IO uint32_t RXF0S;        /*!< FDCAN Rx FIFO 0 Status register,                                 Address offset: 0x090 */
193   __IO uint32_t RXF0A;        /*!< FDCAN Rx FIFO 0 Acknowledge register,                            Address offset: 0x094 */
194   __IO uint32_t RXF1S;        /*!< FDCAN Rx FIFO 1 Status register,                                 Address offset: 0x098 */
195   __IO uint32_t RXF1A;        /*!< FDCAN Rx FIFO 1 Acknowledge register,                            Address offset: 0x09C */
196        uint32_t RESERVED6[8]; /*!< Reserved,                                                                0x0A0 - 0x0BC */
197   __IO uint32_t TXBC;         /*!< FDCAN Tx Buffer Configuration register,                          Address offset: 0x0C0 */
198   __IO uint32_t TXFQS;        /*!< FDCAN Tx FIFO/Queue Status register,                             Address offset: 0x0C4 */
199   __IO uint32_t TXBRP;        /*!< FDCAN Tx Buffer Request Pending register,                        Address offset: 0x0C8 */
200   __IO uint32_t TXBAR;        /*!< FDCAN Tx Buffer Add Request register,                            Address offset: 0x0CC */
201   __IO uint32_t TXBCR;        /*!< FDCAN Tx Buffer Cancellation Request register,                   Address offset: 0x0D0 */
202   __IO uint32_t TXBTO;        /*!< FDCAN Tx Buffer Transmission Occurred register,                  Address offset: 0x0D4 */
203   __IO uint32_t TXBCF;        /*!< FDCAN Tx Buffer Cancellation Finished register,                  Address offset: 0x0D8 */
204   __IO uint32_t TXBTIE;       /*!< FDCAN Tx Buffer Transmission Interrupt Enable register,          Address offset: 0x0DC */
205   __IO uint32_t TXBCIE;       /*!< FDCAN Tx Buffer Cancellation Finished Interrupt Enable register, Address offset: 0x0E0 */
206   __IO uint32_t TXEFS;        /*!< FDCAN Tx Event FIFO Status register,                             Address offset: 0x0E4 */
207   __IO uint32_t TXEFA;        /*!< FDCAN Tx Event FIFO Acknowledge register,                        Address offset: 0x0E8 */
208 } FDCAN_GlobalTypeDef;
209 
210 /**
211   * @brief FD Controller Area Network Configuration
212   */
213 
214 typedef struct
215 {
216   __IO uint32_t CKDIV;        /*!< FDCAN clock divider register,                            Address offset: 0x100 + 0x000 */
217 } FDCAN_Config_TypeDef;
218 
219 /**
220   * @brief HDMI-CEC
221   */
222 typedef struct
223 {
224   __IO uint32_t CR;           /*!< CEC control register,                                       Address offset:0x00 */
225   __IO uint32_t CFGR;         /*!< CEC configuration register,                                 Address offset:0x04 */
226   __IO uint32_t TXDR;         /*!< CEC Tx data register ,                                      Address offset:0x08 */
227   __IO uint32_t RXDR;         /*!< CEC Rx Data Register,                                       Address offset:0x0C */
228   __IO uint32_t ISR;          /*!< CEC Interrupt and Status Register,                          Address offset:0x10 */
229   __IO uint32_t IER;          /*!< CEC interrupt enable register,                              Address offset:0x14 */
230 }CEC_TypeDef;
231 
232 /**
233   * @brief Comparator
234   */
235 typedef struct
236 {
237   __IO uint32_t CSR;         /*!< COMP control and status register,                                                 Address offset: 0x00 */
238 } COMP_TypeDef;
239 
240 typedef struct
241 {
242   __IO uint32_t CSR_ODD;    /*!< COMP control and status register located in register of comparator instance odd (exception for STM32G0 devices featuring ADC3 instance: in common group of COMP2 and COMP3, instances odd and even are inverted), used for bits common to several COMP instances, Address offset: 0x00 */
243   __IO uint32_t CSR_EVEN;   /*!< COMP control and status register located in register of comparator instance even (exception for STM32G0 devices featuring ADC3 instance: in common group of COMP2 and COMP3, instances odd and even are inverted), used for bits common to several COMP instances, Address offset: 0x04 */
244 } COMP_Common_TypeDef;
245 
246 /**
247   * @brief CRC calculation unit
248   */
249 typedef struct
250 {
251   __IO uint32_t DR;             /*!< CRC Data register,                         Address offset: 0x00 */
252   __IO uint32_t IDR;            /*!< CRC Independent data register,             Address offset: 0x04 */
253   __IO uint32_t CR;             /*!< CRC Control register,                      Address offset: 0x08 */
254        uint32_t RESERVED1;      /*!< Reserved,                                                  0x0C */
255   __IO uint32_t INIT;           /*!< Initial CRC value register,                Address offset: 0x10 */
256   __IO uint32_t POL;            /*!< CRC polynomial register,                   Address offset: 0x14 */
257 } CRC_TypeDef;
258 
259 /**
260   * @brief Clock Recovery System
261   */
262 typedef struct
263 {
264 __IO uint32_t CR;            /*!< CRS ccontrol register,              Address offset: 0x00 */
265 __IO uint32_t CFGR;          /*!< CRS configuration register,         Address offset: 0x04 */
266 __IO uint32_t ISR;           /*!< CRS interrupt and status register,  Address offset: 0x08 */
267 __IO uint32_t ICR;           /*!< CRS interrupt flag clear register,  Address offset: 0x0C */
268 } CRS_TypeDef;
269 /**
270   * @brief Digital to Analog Converter
271   */
272 typedef struct
273 {
274   __IO uint32_t CR;          /*!< DAC control register,                                    Address offset: 0x00 */
275   __IO uint32_t SWTRIGR;     /*!< DAC software trigger register,                           Address offset: 0x04 */
276   __IO uint32_t DHR12R1;     /*!< DAC channel1 12-bit right-aligned data holding register, Address offset: 0x08 */
277   __IO uint32_t DHR12L1;     /*!< DAC channel1 12-bit left aligned data holding register,  Address offset: 0x0C */
278   __IO uint32_t DHR8R1;      /*!< DAC channel1 8-bit right aligned data holding register,  Address offset: 0x10 */
279   __IO uint32_t DHR12R2;     /*!< DAC channel2 12-bit right aligned data holding register, Address offset: 0x14 */
280   __IO uint32_t DHR12L2;     /*!< DAC channel2 12-bit left aligned data holding register,  Address offset: 0x18 */
281   __IO uint32_t DHR8R2;      /*!< DAC channel2 8-bit right-aligned data holding register,  Address offset: 0x1C */
282   __IO uint32_t DHR12RD;     /*!< Dual DAC 12-bit right-aligned data holding register,     Address offset: 0x20 */
283   __IO uint32_t DHR12LD;     /*!< DUAL DAC 12-bit left aligned data holding register,      Address offset: 0x24 */
284   __IO uint32_t DHR8RD;      /*!< DUAL DAC 8-bit right aligned data holding register,      Address offset: 0x28 */
285   __IO uint32_t DOR1;        /*!< DAC channel1 data output register,                       Address offset: 0x2C */
286   __IO uint32_t DOR2;        /*!< DAC channel2 data output register,                       Address offset: 0x30 */
287   __IO uint32_t SR;          /*!< DAC status register,                                     Address offset: 0x34 */
288   __IO uint32_t CCR;         /*!< DAC calibration control register,                        Address offset: 0x38 */
289   __IO uint32_t MCR;         /*!< DAC mode control register,                               Address offset: 0x3C */
290   __IO uint32_t SHSR1;       /*!< DAC Sample and Hold sample time register 1,              Address offset: 0x40 */
291   __IO uint32_t SHSR2;       /*!< DAC Sample and Hold sample time register 2,              Address offset: 0x44 */
292   __IO uint32_t SHHR;        /*!< DAC Sample and Hold hold time register,                  Address offset: 0x48 */
293   __IO uint32_t SHRR;        /*!< DAC Sample and Hold refresh time register,               Address offset: 0x4C */
294 } DAC_TypeDef;
295 
296 /**
297   * @brief Debug MCU
298   */
299 typedef struct
300 {
301   __IO uint32_t IDCODE;      /*!< MCU device ID code,              Address offset: 0x00 */
302   __IO uint32_t CR;          /*!< Debug configuration register,    Address offset: 0x04 */
303   __IO uint32_t APBFZ1;      /*!< Debug APB freeze register 1,     Address offset: 0x08 */
304   __IO uint32_t APBFZ2;      /*!< Debug APB freeze register 2,     Address offset: 0x0C */
305 } DBG_TypeDef;
306 
307 /**
308   * @brief DMA Controller
309   */
310 typedef struct
311 {
312   __IO uint32_t CCR;         /*!< DMA channel x configuration register        */
313   __IO uint32_t CNDTR;       /*!< DMA channel x number of data register       */
314   __IO uint32_t CPAR;        /*!< DMA channel x peripheral address register   */
315   __IO uint32_t CMAR;        /*!< DMA channel x memory address register       */
316 } DMA_Channel_TypeDef;
317 
318 typedef struct
319 {
320   __IO uint32_t ISR;         /*!< DMA interrupt status register,                 Address offset: 0x00 */
321   __IO uint32_t IFCR;        /*!< DMA interrupt flag clear register,             Address offset: 0x04 */
322 } DMA_TypeDef;
323 
324 /**
325   * @brief DMA Multiplexer
326   */
327 typedef struct
328 {
329   __IO uint32_t   CCR;       /*!< DMA Multiplexer Channel x Control Register    Address offset: 0x0004 * (channel x) */
330 }DMAMUX_Channel_TypeDef;
331 
332 typedef struct
333 {
334   __IO uint32_t   CSR;       /*!< DMA Channel Status Register                    Address offset: 0x0080   */
335   __IO uint32_t   CFR;       /*!< DMA Channel Clear Flag Register                Address offset: 0x0084   */
336 }DMAMUX_ChannelStatus_TypeDef;
337 
338 typedef struct
339 {
340   __IO uint32_t   RGCR;        /*!< DMA Request Generator x Control Register     Address offset: 0x0100 + 0x0004 * (Req Gen x) */
341 }DMAMUX_RequestGen_TypeDef;
342 
343 typedef struct
344 {
345   __IO uint32_t   RGSR;        /*!< DMA Request Generator Status Register        Address offset: 0x0140   */
346   __IO uint32_t   RGCFR;       /*!< DMA Request Generator Clear Flag Register    Address offset: 0x0144   */
347 }DMAMUX_RequestGenStatus_TypeDef;
348 
349 /**
350   * @brief Asynch Interrupt/Event Controller (EXTI)
351   */
352 typedef struct
353 {
354   __IO uint32_t RTSR1;          /*!< EXTI Rising Trigger Selection Register 1,        Address offset:   0x00 */
355   __IO uint32_t FTSR1;          /*!< EXTI Falling Trigger Selection Register 1,       Address offset:   0x04 */
356   __IO uint32_t SWIER1;         /*!< EXTI Software Interrupt event Register 1,        Address offset:   0x08 */
357   __IO uint32_t RPR1;           /*!< EXTI Rising Pending Register 1,                  Address offset:   0x0C */
358   __IO uint32_t FPR1;           /*!< EXTI Falling Pending Register 1,                 Address offset:   0x10 */
359        uint32_t RESERVED1[3];   /*!< Reserved 1,                                                0x14 -- 0x1C */
360   __IO uint32_t RTSR2;          /*!< EXTI Rising Trigger Selection Register 2,        Address offset:   0x20 */
361   __IO uint32_t FTSR2;          /*!< EXTI Falling Trigger Selection Register 2,       Address offset:   0x24 */
362   __IO uint32_t SWIER2;         /*!< EXTI Software Interrupt event Register 2,        Address offset:   0x28 */
363   __IO uint32_t RPR2;           /*!< EXTI Rising Pending Register 2,                  Address offset:   0x2C */
364   __IO uint32_t FPR2;           /*!< EXTI Falling Pending Register 2,                 Address offset:   0x30 */
365        uint32_t RESERVED3[11];  /*!< Reserved 3,                                                0x34 -- 0x5C */
366   __IO uint32_t EXTICR[4];      /*!< EXTI External Interrupt Configuration Register,            0x60 -- 0x6C */
367        uint32_t RESERVED4[4];   /*!< Reserved 4,                                                0x70 -- 0x7C */
368   __IO uint32_t IMR1;           /*!< EXTI Interrupt Mask Register 1,                  Address offset:   0x80 */
369   __IO uint32_t EMR1;           /*!< EXTI Event Mask Register 1,                      Address offset:   0x84 */
370        uint32_t RESERVED5[2];   /*!< Reserved 5,                                                0x88 -- 0x8C */
371   __IO uint32_t IMR2;           /*!< EXTI Interrupt Mask Register 2,                  Address offset:   0x90 */
372   __IO uint32_t EMR2;           /*!< EXTI Event Mask Register 2,                      Address offset:   0x94 */
373 } EXTI_TypeDef;
374 
375 /**
376   * @brief FLASH Registers
377   */
378 typedef struct
379 {
380   __IO uint32_t ACR;          /*!< FLASH Access Control register,                     Address offset: 0x00 */
381        uint32_t RESERVED1;    /*!< Reserved1,                                         Address offset: 0x04 */
382   __IO uint32_t KEYR;         /*!< FLASH Key register,                                Address offset: 0x08 */
383   __IO uint32_t OPTKEYR;      /*!< FLASH Option Key register,                         Address offset: 0x0C */
384   __IO uint32_t SR;           /*!< FLASH Status register,                             Address offset: 0x10 */
385   __IO uint32_t CR;           /*!< FLASH Control register,                            Address offset: 0x14 */
386   __IO uint32_t ECCR;          /*!< FLASH ECC bank 1 register,                        Address offset: 0x18 */
387   __IO uint32_t ECC2R;         /*!< FLASH ECC bank 2 register,                        Address offset: 0x1C */
388   __IO uint32_t OPTR;         /*!< FLASH Option register,                             Address offset: 0x20 */
389   __IO uint32_t PCROP1ASR;    /*!< FLASH Bank PCROP area A Start address register,    Address offset: 0x24 */
390   __IO uint32_t PCROP1AER;    /*!< FLASH Bank PCROP area A End address register,      Address offset: 0x28 */
391   __IO uint32_t WRP1AR;       /*!< FLASH Bank WRP area A address register,            Address offset: 0x2C */
392   __IO uint32_t WRP1BR;       /*!< FLASH Bank WRP area B address register,            Address offset: 0x30 */
393   __IO uint32_t PCROP1BSR;    /*!< FLASH Bank PCROP area B Start address register,    Address offset: 0x34 */
394   __IO uint32_t PCROP1BER;    /*!< FLASH Bank PCROP area B End address register,      Address offset: 0x38 */
395        uint32_t RESERVED5[2]; /*!< Reserved5,                                         Address offset: 0x3C--0x40 */
396   __IO uint32_t PCROP2ASR;    /*!< FLASH Bank2 PCROP area A Start address register,   Address offset: 0x44 */
397   __IO uint32_t PCROP2AER;    /*!< FLASH Bank2 PCROP area A End address register,     Address offset: 0x48 */
398   __IO uint32_t WRP2AR;       /*!< FLASH Bank2 WRP area A address register,           Address offset: 0x4C */
399   __IO uint32_t WRP2BR;       /*!< FLASH Bank2 WRP area B address register,           Address offset: 0x50 */
400   __IO uint32_t PCROP2BSR;    /*!< FLASH Bank2 PCROP area B Start address register,   Address offset: 0x54 */
401   __IO uint32_t PCROP2BER;    /*!< FLASH Bank2 PCROP area B End address register,     Address offset: 0x58 */
402        uint32_t RESERVED7[9]; /*!< Reserved7,                                         Address offset: 0x5C--0x7C */
403   __IO uint32_t SECR;         /*!< FLASH security register ,                          Address offset: 0x80 */
404 } FLASH_TypeDef;
405 
406 /**
407   * @brief General Purpose I/O
408   */
409 typedef struct
410 {
411   __IO uint32_t MODER;       /*!< GPIO port mode register,               Address offset: 0x00      */
412   __IO uint32_t OTYPER;      /*!< GPIO port output type register,        Address offset: 0x04      */
413   __IO uint32_t OSPEEDR;     /*!< GPIO port output speed register,       Address offset: 0x08      */
414   __IO uint32_t PUPDR;       /*!< GPIO port pull-up/pull-down register,  Address offset: 0x0C      */
415   __IO uint32_t IDR;         /*!< GPIO port input data register,         Address offset: 0x10      */
416   __IO uint32_t ODR;         /*!< GPIO port output data register,        Address offset: 0x14      */
417   __IO uint32_t BSRR;        /*!< GPIO port bit set/reset  register,     Address offset: 0x18      */
418   __IO uint32_t LCKR;        /*!< GPIO port configuration lock register, Address offset: 0x1C      */
419   __IO uint32_t AFR[2];      /*!< GPIO alternate function registers,     Address offset: 0x20-0x24 */
420   __IO uint32_t BRR;         /*!< GPIO Bit Reset register,               Address offset: 0x28      */
421 } GPIO_TypeDef;
422 
423 
424 /**
425   * @brief Inter-integrated Circuit Interface
426   */
427 typedef struct
428 {
429   __IO uint32_t CR1;         /*!< I2C Control register 1,            Address offset: 0x00 */
430   __IO uint32_t CR2;         /*!< I2C Control register 2,            Address offset: 0x04 */
431   __IO uint32_t OAR1;        /*!< I2C Own address 1 register,        Address offset: 0x08 */
432   __IO uint32_t OAR2;        /*!< I2C Own address 2 register,        Address offset: 0x0C */
433   __IO uint32_t TIMINGR;     /*!< I2C Timing register,               Address offset: 0x10 */
434   __IO uint32_t TIMEOUTR;    /*!< I2C Timeout register,              Address offset: 0x14 */
435   __IO uint32_t ISR;         /*!< I2C Interrupt and status register, Address offset: 0x18 */
436   __IO uint32_t ICR;         /*!< I2C Interrupt clear register,      Address offset: 0x1C */
437   __IO uint32_t PECR;        /*!< I2C PEC register,                  Address offset: 0x20 */
438   __IO uint32_t RXDR;        /*!< I2C Receive data register,         Address offset: 0x24 */
439   __IO uint32_t TXDR;        /*!< I2C Transmit data register,        Address offset: 0x28 */
440 } I2C_TypeDef;
441 
442 /**
443   * @brief Independent WATCHDOG
444   */
445 typedef struct
446 {
447   __IO uint32_t KR;          /*!< IWDG Key register,       Address offset: 0x00 */
448   __IO uint32_t PR;          /*!< IWDG Prescaler register, Address offset: 0x04 */
449   __IO uint32_t RLR;         /*!< IWDG Reload register,    Address offset: 0x08 */
450   __IO uint32_t SR;          /*!< IWDG Status register,    Address offset: 0x0C */
451   __IO uint32_t WINR;        /*!< IWDG Window register,    Address offset: 0x10 */
452 } IWDG_TypeDef;
453 
454 /**
455   * @brief LPTIMER
456   */
457 typedef struct
458 {
459   __IO uint32_t ISR;              /*!< LPTIM Interrupt and Status register,                Address offset: 0x00 */
460   __IO uint32_t ICR;              /*!< LPTIM Interrupt Clear register,                     Address offset: 0x04 */
461   __IO uint32_t IER;              /*!< LPTIM Interrupt Enable register,                    Address offset: 0x08 */
462   __IO uint32_t CFGR;             /*!< LPTIM Configuration register,                       Address offset: 0x0C */
463   __IO uint32_t CR;               /*!< LPTIM Control register,                             Address offset: 0x10 */
464   __IO uint32_t CMP;              /*!< LPTIM Compare register,                             Address offset: 0x14 */
465   __IO uint32_t ARR;              /*!< LPTIM Autoreload register,                          Address offset: 0x18 */
466   __IO uint32_t CNT;              /*!< LPTIM Counter register,                             Address offset: 0x1C */
467   __IO uint32_t RESERVED1;        /*!< Reserved1,                                          Address offset: 0x20 */
468   __IO uint32_t CFGR2;            /*!< LPTIM Option register,                              Address offset: 0x24 */
469 } LPTIM_TypeDef;
470 
471 
472 /**
473   * @brief Power Control
474   */
475 typedef struct
476 {
477   __IO uint32_t CR1;          /*!< PWR Power Control Register 1,                     Address offset: 0x00 */
478   __IO uint32_t CR2;          /*!< PWR Power Control Register 2,                     Address offset: 0x04 */
479   __IO uint32_t CR3;          /*!< PWR Power Control Register 3,                     Address offset: 0x08 */
480   __IO uint32_t CR4;          /*!< PWR Power Control Register 4,                     Address offset: 0x0C */
481   __IO uint32_t SR1;          /*!< PWR Power Status Register 1,                      Address offset: 0x10 */
482   __IO uint32_t SR2;          /*!< PWR Power Status Register 2,                      Address offset: 0x14 */
483   __IO uint32_t SCR;          /*!< PWR Power Status Clear Register,                  Address offset: 0x18 */
484        uint32_t RESERVED1;    /*!< Reserved,                                         Address offset: 0x1C */
485   __IO uint32_t PUCRA;        /*!< PWR Pull-Up Control Register of port A,           Address offset: 0x20 */
486   __IO uint32_t PDCRA;        /*!< PWR Pull-Down Control Register of port A,         Address offset: 0x24 */
487   __IO uint32_t PUCRB;        /*!< PWR Pull-Up Control Register of port B,           Address offset: 0x28 */
488   __IO uint32_t PDCRB;        /*!< PWR Pull-Down Control Register of port B,         Address offset: 0x2C */
489   __IO uint32_t PUCRC;        /*!< PWR Pull-Up Control Register of port C,           Address offset: 0x30 */
490   __IO uint32_t PDCRC;        /*!< PWR Pull-Down Control Register of port C,         Address offset: 0x34 */
491   __IO uint32_t PUCRD;        /*!< PWR Pull-Up Control Register of port D,           Address offset: 0x38 */
492   __IO uint32_t PDCRD;        /*!< PWR Pull-Down Control Register of port D,         Address offset: 0x3C */
493   __IO uint32_t PUCRE;        /*!< PWR Pull-Up Control Register of port E,           Address offset: 0x40 */
494   __IO uint32_t PDCRE;        /*!< PWR Pull-Down Control Register of port E,         Address offset: 0x44 */
495   __IO uint32_t PUCRF;        /*!< PWR Pull-Up Control Register of port F,           Address offset: 0x48 */
496   __IO uint32_t PDCRF;        /*!< PWR Pull-Down Control Register of port F,         Address offset: 0x4C */
497 } PWR_TypeDef;
498 
499 /**
500   * @brief Reset and Clock Control
501   */
502 typedef struct
503 {
504   __IO uint32_t CR;          /*!< RCC Clock Sources Control Register,                                     Address offset: 0x00 */
505   __IO uint32_t ICSCR;       /*!< RCC Internal Clock Sources Calibration Register,                        Address offset: 0x04 */
506   __IO uint32_t CFGR;        /*!< RCC Regulated Domain Clocks Configuration Register,                     Address offset: 0x08 */
507   __IO uint32_t PLLCFGR;     /*!< RCC System PLL configuration Register,                                  Address offset: 0x0C */
508   __IO uint32_t RESERVED0;   /*!< Reserved,                                                               Address offset: 0x10 */
509   __IO uint32_t CRRCR;       /*!< RCC Clock Configuration Register,                                       Address offset: 0x14 */
510   __IO uint32_t CIER;        /*!< RCC Clock Interrupt Enable Register,                                    Address offset: 0x18 */
511   __IO uint32_t CIFR;        /*!< RCC Clock Interrupt Flag Register,                                      Address offset: 0x1C */
512   __IO uint32_t CICR;        /*!< RCC Clock Interrupt Clear Register,                                     Address offset: 0x20 */
513   __IO uint32_t IOPRSTR;     /*!< RCC IO port reset register,                                             Address offset: 0x24 */
514   __IO uint32_t AHBRSTR;     /*!< RCC AHB peripherals reset register,                                     Address offset: 0x28 */
515   __IO uint32_t APBRSTR1;    /*!< RCC APB peripherals reset register 1,                                   Address offset: 0x2C */
516   __IO uint32_t APBRSTR2;    /*!< RCC APB peripherals reset register 2,                                   Address offset: 0x30 */
517   __IO uint32_t IOPENR;      /*!< RCC IO port enable register,                                            Address offset: 0x34 */
518   __IO uint32_t AHBENR;      /*!< RCC AHB peripherals clock enable register,                              Address offset: 0x38 */
519   __IO uint32_t APBENR1;     /*!< RCC APB peripherals clock enable register1,                             Address offset: 0x3C */
520   __IO uint32_t APBENR2;     /*!< RCC APB peripherals clock enable register2,                             Address offset: 0x40 */
521   __IO uint32_t IOPSMENR;    /*!< RCC IO port clocks enable in sleep mode register,                       Address offset: 0x44 */
522   __IO uint32_t AHBSMENR;    /*!< RCC AHB peripheral clocks enable in sleep mode register,                Address offset: 0x48 */
523   __IO uint32_t APBSMENR1;   /*!< RCC APB peripheral clocks enable in sleep mode register1,               Address offset: 0x4C */
524   __IO uint32_t APBSMENR2;   /*!< RCC APB peripheral clocks enable in sleep mode register2,               Address offset: 0x50 */
525   __IO uint32_t CCIPR;       /*!< RCC Peripherals Independent Clocks Configuration Register,              Address offset: 0x54 */
526   __IO uint32_t CCIPR2;      /*!< RCC Peripherals Independent Clocks Configuration Register2,             Address offset: 0x58 */
527   __IO uint32_t BDCR;        /*!< RCC Backup Domain Control Register,                                     Address offset: 0x5C */
528   __IO uint32_t CSR;         /*!< RCC Unregulated Domain Clock Control and Status Register,               Address offset: 0x60 */
529 } RCC_TypeDef;
530 
531 /**
532   * @brief Real-Time Clock
533   */
534 typedef struct
535 {
536   __IO uint32_t TR;          /*!< RTC time register,                                         Address offset: 0x00 */
537   __IO uint32_t DR;          /*!< RTC date register,                                         Address offset: 0x04 */
538   __IO uint32_t SSR;         /*!< RTC sub second register,                                   Address offset: 0x08 */
539   __IO uint32_t ICSR;        /*!< RTC initialization control and status register,            Address offset: 0x0C */
540   __IO uint32_t PRER;        /*!< RTC prescaler register,                                    Address offset: 0x10 */
541   __IO uint32_t WUTR;        /*!< RTC wakeup timer register,                                 Address offset: 0x14 */
542   __IO uint32_t CR;          /*!< RTC control register,                                      Address offset: 0x18 */
543        uint32_t RESERVED0;   /*!< Reserved                                                   Address offset: 0x1C */
544        uint32_t RESERVED1;   /*!< Reserved                                                   Address offset: 0x20 */
545   __IO uint32_t WPR;         /*!< RTC write protection register,                             Address offset: 0x24 */
546   __IO uint32_t CALR;        /*!< RTC calibration register,                                  Address offset: 0x28 */
547   __IO uint32_t SHIFTR;      /*!< RTC shift control register,                                Address offset: 0x2C */
548   __IO uint32_t TSTR;        /*!< RTC time stamp time register,                              Address offset: 0x30 */
549   __IO uint32_t TSDR;        /*!< RTC time stamp date register,                              Address offset: 0x34 */
550   __IO uint32_t TSSSR;       /*!< RTC time-stamp sub second register,                        Address offset: 0x38 */
551        uint32_t RESERVED2;   /*!< Reserved                                                   Address offset: 0x1C */
552   __IO uint32_t ALRMAR;      /*!< RTC alarm A register,                                      Address offset: 0x40 */
553   __IO uint32_t ALRMASSR;    /*!< RTC alarm A sub second register,                           Address offset: 0x44 */
554   __IO uint32_t ALRMBR;      /*!< RTC alarm B register,                                      Address offset: 0x48 */
555   __IO uint32_t ALRMBSSR;    /*!< RTC alarm B sub second register,                           Address offset: 0x4C */
556   __IO uint32_t SR;          /*!< RTC Status register,                                       Address offset: 0x50 */
557   __IO uint32_t MISR;        /*!< RTC Masked Interrupt Status register,                      Address offset: 0x54 */
558        uint32_t RESERVED3;   /*!< Reserved                                                   Address offset: 0x58 */
559   __IO uint32_t SCR;         /*!< RTC Status Clear register,                                 Address offset: 0x5C */
560   __IO uint32_t OR;          /*!< RTC option register,                                       Address offset: 0x60 */
561 } RTC_TypeDef;
562 
563 /**
564   * @brief Tamper and backup registers
565   */
566 typedef struct
567 {
568   __IO uint32_t CR1;            /*!< TAMP configuration register 1,                             Address offset: 0x00 */
569   __IO uint32_t CR2;            /*!< TAMP configuration register 2,                             Address offset: 0x04 */
570        uint32_t RESERVED0;      /*!< Reserved                                                   Address offset: 0x08 */
571   __IO uint32_t FLTCR;          /*!< Reserved                                                   Address offset: 0x0C */
572        uint32_t RESERVED1[7];   /*!< Reserved                                                   Address offset: 0x10 -- 0x28 */
573   __IO uint32_t IER;            /*!< TAMP Interrupt enable register,                            Address offset: 0x2C */
574   __IO uint32_t SR;             /*!< TAMP Status register,                                      Address offset: 0x30 */
575   __IO uint32_t MISR;           /*!< TAMP Masked Interrupt Status register,                     Address offset: 0x34 */
576        uint32_t RESERVED2;      /*!< Reserved                                                   Address offset: 0x38 */
577   __IO uint32_t SCR;            /*!< TAMP Status clear register,                                Address offset: 0x3C */
578        uint32_t RESERVED3[48];  /*!< Reserved                                                   Address offset: 0x54 -- 0xFC */
579   __IO uint32_t BKP0R;          /*!< TAMP backup register 0,                                    Address offset: 0x100 */
580   __IO uint32_t BKP1R;          /*!< TAMP backup register 1,                                    Address offset: 0x104 */
581   __IO uint32_t BKP2R;          /*!< TAMP backup register 2,                                    Address offset: 0x108 */
582   __IO uint32_t BKP3R;          /*!< TAMP backup register 3,                                    Address offset: 0x10C */
583   __IO uint32_t BKP4R;          /*!< TAMP backup register 4,                                    Address offset: 0x110 */
584 } TAMP_TypeDef;
585 
586   /**
587   * @brief Serial Peripheral Interface
588   */
589 typedef struct
590 {
591   __IO uint32_t CR1;      /*!< SPI Control register 1 (not used in I2S mode),       Address offset: 0x00 */
592   __IO uint32_t CR2;      /*!< SPI Control register 2,                              Address offset: 0x04 */
593   __IO uint32_t SR;       /*!< SPI Status register,                                 Address offset: 0x08 */
594   __IO uint32_t DR;       /*!< SPI data register,                                   Address offset: 0x0C */
595   __IO uint32_t CRCPR;    /*!< SPI CRC polynomial register (not used in I2S mode),  Address offset: 0x10 */
596   __IO uint32_t RXCRCR;   /*!< SPI Rx CRC register (not used in I2S mode),          Address offset: 0x14 */
597   __IO uint32_t TXCRCR;   /*!< SPI Tx CRC register (not used in I2S mode),          Address offset: 0x18 */
598   __IO uint32_t I2SCFGR;  /*!< SPI_I2S configuration register,                      Address offset: 0x1C */
599   __IO uint32_t I2SPR;    /*!< SPI_I2S prescaler register,                          Address offset: 0x20 */
600 } SPI_TypeDef;
601 
602 /**
603   * @brief System configuration controller
604   */
605 typedef struct
606 {
607   __IO uint32_t CFGR1;          /*!< SYSCFG configuration register 1,                   Address offset: 0x00 */
608        uint32_t RESERVED0[5];   /*!< Reserved,                                                   0x04 --0x14 */
609   __IO uint32_t CFGR2;          /*!< SYSCFG configuration register 2,                   Address offset: 0x18 */
610        uint32_t RESERVED1[25];  /*!< Reserved                                                           0x1C */
611   __IO uint32_t IT_LINE_SR[32]; /*!< SYSCFG configuration IT_LINE register,             Address offset: 0x80 */
612 } SYSCFG_TypeDef;
613 
614 /**
615   * @brief TIM
616   */
617 typedef struct
618 {
619   __IO uint32_t CR1;         /*!< TIM control register 1,                   Address offset: 0x00 */
620   __IO uint32_t CR2;         /*!< TIM control register 2,                   Address offset: 0x04 */
621   __IO uint32_t SMCR;        /*!< TIM slave mode control register,          Address offset: 0x08 */
622   __IO uint32_t DIER;        /*!< TIM DMA/interrupt enable register,        Address offset: 0x0C */
623   __IO uint32_t SR;          /*!< TIM status register,                      Address offset: 0x10 */
624   __IO uint32_t EGR;         /*!< TIM event generation register,            Address offset: 0x14 */
625   __IO uint32_t CCMR1;       /*!< TIM capture/compare mode register 1,      Address offset: 0x18 */
626   __IO uint32_t CCMR2;       /*!< TIM capture/compare mode register 2,      Address offset: 0x1C */
627   __IO uint32_t CCER;        /*!< TIM capture/compare enable register,      Address offset: 0x20 */
628   __IO uint32_t CNT;         /*!< TIM counter register,                     Address offset: 0x24 */
629   __IO uint32_t PSC;         /*!< TIM prescaler register,                   Address offset: 0x28 */
630   __IO uint32_t ARR;         /*!< TIM auto-reload register,                 Address offset: 0x2C */
631   __IO uint32_t RCR;         /*!< TIM repetition counter register,          Address offset: 0x30 */
632   __IO uint32_t CCR1;        /*!< TIM capture/compare register 1,           Address offset: 0x34 */
633   __IO uint32_t CCR2;        /*!< TIM capture/compare register 2,           Address offset: 0x38 */
634   __IO uint32_t CCR3;        /*!< TIM capture/compare register 3,           Address offset: 0x3C */
635   __IO uint32_t CCR4;        /*!< TIM capture/compare register 4,           Address offset: 0x40 */
636   __IO uint32_t BDTR;        /*!< TIM break and dead-time register,         Address offset: 0x44 */
637   __IO uint32_t DCR;         /*!< TIM DMA control register,                 Address offset: 0x48 */
638   __IO uint32_t DMAR;        /*!< TIM DMA address for full transfer,        Address offset: 0x4C */
639   __IO uint32_t OR1;         /*!< TIM option register,                      Address offset: 0x50 */
640   __IO uint32_t CCMR3;       /*!< TIM capture/compare mode register 3,      Address offset: 0x54 */
641   __IO uint32_t CCR5;        /*!< TIM capture/compare register5,            Address offset: 0x58 */
642   __IO uint32_t CCR6;        /*!< TIM capture/compare register6,            Address offset: 0x5C */
643   __IO uint32_t AF1;         /*!< TIM alternate function register 1,        Address offset: 0x60 */
644   __IO uint32_t AF2;         /*!< TIM alternate function register 2,        Address offset: 0x64 */
645   __IO uint32_t TISEL;       /*!< TIM Input Selection register,             Address offset: 0x68 */
646 } TIM_TypeDef;
647 
648 /**
649   * @brief Universal Synchronous Asynchronous Receiver Transmitter
650   */
651 typedef struct
652 {
653   __IO uint32_t CR1;         /*!< USART Control register 1,                 Address offset: 0x00  */
654   __IO uint32_t CR2;         /*!< USART Control register 2,                 Address offset: 0x04  */
655   __IO uint32_t CR3;         /*!< USART Control register 3,                 Address offset: 0x08  */
656   __IO uint32_t BRR;         /*!< USART Baud rate register,                 Address offset: 0x0C  */
657   __IO uint32_t GTPR;        /*!< USART Guard time and prescaler register,  Address offset: 0x10  */
658   __IO uint32_t RTOR;        /*!< USART Receiver Time Out register,         Address offset: 0x14  */
659   __IO uint32_t RQR;         /*!< USART Request register,                   Address offset: 0x18  */
660   __IO uint32_t ISR;         /*!< USART Interrupt and status register,      Address offset: 0x1C  */
661   __IO uint32_t ICR;         /*!< USART Interrupt flag Clear register,      Address offset: 0x20  */
662   __IO uint32_t RDR;         /*!< USART Receive Data register,              Address offset: 0x24  */
663   __IO uint32_t TDR;         /*!< USART Transmit Data register,             Address offset: 0x28  */
664   __IO uint32_t PRESC;       /*!< USART Prescaler register,                 Address offset: 0x2C  */
665 } USART_TypeDef;
666 
667 /**
668   * @brief Universal Serial Bus Full Speed Dual Role Device
669   */
670 
671 typedef struct
672 {
673   __IO uint32_t CHEP0R;          /*!< USB Channel/Endpoint 0 register,      Address offset: 0x00 */
674   __IO uint32_t CHEP1R;          /*!< USB Channel/Endpoint 1 register,      Address offset: 0x04 */
675   __IO uint32_t CHEP2R;          /*!< USB Channel/Endpoint 2 register,      Address offset: 0x08 */
676   __IO uint32_t CHEP3R;          /*!< USB Channel/Endpoint 3 register,      Address offset: 0x0C */
677   __IO uint32_t CHEP4R;          /*!< USB Channel/Endpoint 4 register,      Address offset: 0x10 */
678   __IO uint32_t CHEP5R;          /*!< USB Channel/Endpoint 5 register,      Address offset: 0x14 */
679   __IO uint32_t CHEP6R;          /*!< USB Channel/Endpoint 6 register,      Address offset: 0x18 */
680   __IO uint32_t CHEP7R;          /*!< USB Channel/Endpoint 7 register,      Address offset: 0x1C */
681   __IO uint32_t RESERVED0[8];    /*!< Reserved,                                                  */
682   __IO uint32_t CNTR;            /*!< Control register,                     Address offset: 0x40 */
683   __IO uint32_t ISTR;            /*!< Interrupt status register,            Address offset: 0x44 */
684   __IO uint32_t FNR;             /*!< Frame number register,                Address offset: 0x48 */
685   __IO uint32_t DADDR;           /*!< Device address register,              Address offset: 0x4C */
686   __IO uint32_t RESERVED1;       /*!< Reserved */
687   __IO uint32_t LPMCSR;          /*!< LPM Control and Status register,      Address offset: 0x54 */
688   __IO uint32_t BCDR;            /*!< Battery Charging detector register,   Address offset: 0x58 */
689 } USB_DRD_TypeDef;
690 
691 /**
692   * @brief Universal Serial Bus PacketMemoryArea Buffer Descriptor Table
693   */
694 typedef struct
695 {
696   __IO uint32_t TXBD;             /*!<Transmission buffer address*/
697   __IO uint32_t RXBD;             /*!<Reception buffer address */
698 } USB_DRD_PMABuffDescTypeDef;
699 /**
700   * @brief VREFBUF
701   */
702 typedef struct
703 {
704   __IO uint32_t CSR;         /*!< VREFBUF control and status register,         Address offset: 0x00 */
705   __IO uint32_t CCR;         /*!< VREFBUF calibration and control register,    Address offset: 0x04 */
706 } VREFBUF_TypeDef;
707 
708 /**
709   * @brief Window WATCHDOG
710   */
711 typedef struct
712 {
713   __IO uint32_t CR;          /*!< WWDG Control register,       Address offset: 0x00 */
714   __IO uint32_t CFR;         /*!< WWDG Configuration register, Address offset: 0x04 */
715   __IO uint32_t SR;          /*!< WWDG Status register,        Address offset: 0x08 */
716 } WWDG_TypeDef;
717 
718 /**
719   * @brief AES hardware accelerator
720   */
721 typedef struct
722 {
723   __IO uint32_t CR;          /*!< AES control register,                        Address offset: 0x00 */
724   __IO uint32_t SR;          /*!< AES status register,                         Address offset: 0x04 */
725   __IO uint32_t DINR;        /*!< AES data input register,                     Address offset: 0x08 */
726   __IO uint32_t DOUTR;       /*!< AES data output register,                    Address offset: 0x0C */
727   __IO uint32_t KEYR0;       /*!< AES key register 0,                          Address offset: 0x10 */
728   __IO uint32_t KEYR1;       /*!< AES key register 1,                          Address offset: 0x14 */
729   __IO uint32_t KEYR2;       /*!< AES key register 2,                          Address offset: 0x18 */
730   __IO uint32_t KEYR3;       /*!< AES key register 3,                          Address offset: 0x1C */
731   __IO uint32_t IVR0;        /*!< AES initialization vector register 0,        Address offset: 0x20 */
732   __IO uint32_t IVR1;        /*!< AES initialization vector register 1,        Address offset: 0x24 */
733   __IO uint32_t IVR2;        /*!< AES initialization vector register 2,        Address offset: 0x28 */
734   __IO uint32_t IVR3;        /*!< AES initialization vector register 3,        Address offset: 0x2C */
735   __IO uint32_t KEYR4;       /*!< AES key register 4,                          Address offset: 0x30 */
736   __IO uint32_t KEYR5;       /*!< AES key register 5,                          Address offset: 0x34 */
737   __IO uint32_t KEYR6;       /*!< AES key register 6,                          Address offset: 0x38 */
738   __IO uint32_t KEYR7;       /*!< AES key register 7,                          Address offset: 0x3C */
739   __IO uint32_t SUSP0R;      /*!< AES Suspend register 0,                      Address offset: 0x40 */
740   __IO uint32_t SUSP1R;      /*!< AES Suspend register 1,                      Address offset: 0x44 */
741   __IO uint32_t SUSP2R;      /*!< AES Suspend register 2,                      Address offset: 0x48 */
742   __IO uint32_t SUSP3R;      /*!< AES Suspend register 3,                      Address offset: 0x4C */
743   __IO uint32_t SUSP4R;      /*!< AES Suspend register 4,                      Address offset: 0x50 */
744   __IO uint32_t SUSP5R;      /*!< AES Suspend register 5,                      Address offset: 0x54 */
745   __IO uint32_t SUSP6R;      /*!< AES Suspend register 6,                      Address offset: 0x58 */
746   __IO uint32_t SUSP7R;      /*!< AES Suspend register 7,                      Address offset: 0x5C */
747 } AES_TypeDef;
748 
749 /**
750   * @brief RNG
751   */
752 typedef struct
753 {
754   __IO uint32_t CR;  /*!< RNG control register, Address offset: 0x00 */
755   __IO uint32_t SR;  /*!< RNG status register,  Address offset: 0x04 */
756   __IO uint32_t DR;  /*!< RNG data register,    Address offset: 0x08 */
757 } RNG_TypeDef;
758 
759 
760 /**
761   * @brief UCPD
762   */
763 typedef struct
764 {
765   __IO uint32_t CFG1;          /*!< UCPD configuration register 1,             Address offset: 0x00 */
766   __IO uint32_t CFG2;          /*!< UCPD configuration register 2,             Address offset: 0x04 */
767   __IO uint32_t RESERVED0;     /*!< UCPD reserved register,                    Address offset: 0x08 */
768   __IO uint32_t CR;            /*!< UCPD control register,                     Address offset: 0x0C */
769   __IO uint32_t IMR;           /*!< UCPD interrupt mask register,              Address offset: 0x10 */
770   __IO uint32_t SR;            /*!< UCPD status register,                      Address offset: 0x14 */
771   __IO uint32_t ICR;           /*!< UCPD interrupt flag clear register         Address offset: 0x18 */
772   __IO uint32_t TX_ORDSET;     /*!< UCPD Tx ordered set type register,         Address offset: 0x1C */
773   __IO uint32_t TX_PAYSZ;      /*!< UCPD Tx payload size register,             Address offset: 0x20 */
774   __IO uint32_t TXDR;          /*!< UCPD Tx data register,                     Address offset: 0x24 */
775   __IO uint32_t RX_ORDSET;     /*!< UCPD Rx ordered set type register,         Address offset: 0x28 */
776   __IO uint32_t RX_PAYSZ;      /*!< UCPD Rx payload size register,             Address offset: 0x2C */
777   __IO uint32_t RXDR;          /*!< UCPD Rx data register,                     Address offset: 0x30 */
778   __IO uint32_t RX_ORDEXT1;    /*!< UCPD Rx ordered set extension 1 register,  Address offset: 0x34 */
779   __IO uint32_t RX_ORDEXT2;    /*!< UCPD Rx ordered set extension 2 register,  Address offset: 0x38 */
780 
781 } UCPD_TypeDef;
782 /**
783   * @}
784   */
785 
786 /** @addtogroup Peripheral_memory_map
787   * @{
788   */
789 #define FLASH_BASE            (0x08000000UL)  /*!< FLASH base address */
790 #define SRAM_BASE             (0x20000000UL)  /*!< SRAM base address */
791 #define PERIPH_BASE           (0x40000000UL)  /*!< Peripheral base address */
792 #define IOPORT_BASE           (0x50000000UL)  /*!< IOPORT base address */
793 /*!< USB PMA SIZE */
794 #define USB_DRD_PMA_SIZE              2048U   /*!< USB PMA Size 2Kbyte */
795 
796 #define SRAM_SIZE_MAX         (0x00020000UL)  /*!< maximum SRAM size (up to 128 KBytes) */
797 
798 #define FLASH_SIZE            (((*((uint32_t *)FLASHSIZE_BASE)) & (0x03FFU)) << 10U)
799 
800 /*!< Peripheral memory map */
801 #define APBPERIPH_BASE        (PERIPH_BASE)
802 #define AHBPERIPH_BASE        (PERIPH_BASE + 0x00020000UL)
803 
804 /*!< APB peripherals */
805 
806 #define TIM2_BASE             (APBPERIPH_BASE + 0UL)
807 #define TIM3_BASE             (APBPERIPH_BASE + 0x00000400UL)
808 #define TIM4_BASE             (APBPERIPH_BASE + 0x00000800UL)
809 #define TIM6_BASE             (APBPERIPH_BASE + 0x00001000UL)
810 #define TIM7_BASE             (APBPERIPH_BASE + 0x00001400UL)
811 #define TIM14_BASE            (APBPERIPH_BASE + 0x00002000UL)
812 #define RTC_BASE              (APBPERIPH_BASE + 0x00002800UL)
813 #define WWDG_BASE             (APBPERIPH_BASE + 0x00002C00UL)
814 #define IWDG_BASE             (APBPERIPH_BASE + 0x00003000UL)
815 #define SPI2_BASE             (APBPERIPH_BASE + 0x00003800UL)
816 #define SPI3_BASE             (APBPERIPH_BASE + 0x00003C00UL)
817 #define USART2_BASE           (APBPERIPH_BASE + 0x00004400UL)
818 #define USART3_BASE           (APBPERIPH_BASE + 0x00004800UL)
819 #define USART4_BASE           (APBPERIPH_BASE + 0x00004C00UL)
820 #define USART5_BASE           (APBPERIPH_BASE + 0x00005000UL)
821 #define I2C1_BASE             (APBPERIPH_BASE + 0x00005400UL)
822 #define I2C2_BASE             (APBPERIPH_BASE + 0x00005800UL)
823 #define USB_BASE              (APBPERIPH_BASE + 0x00005C00UL)  /*!< USB_IP Peripheral Registers base address */
824 #define FDCAN1_BASE           (APBPERIPH_BASE + 0x00006400UL)
825 #define FDCAN_CONFIG_BASE     (APBPERIPH_BASE + 0x00006500UL)  /*!< FDCAN configuration registers base address */
826 #define FDCAN2_BASE           (APBPERIPH_BASE + 0x00006800UL)
827 #define CRS_BASE              (APBPERIPH_BASE + 0x00006C00UL)
828 #define PWR_BASE              (APBPERIPH_BASE + 0x00007000UL)
829 #define DAC1_BASE             (APBPERIPH_BASE + 0x00007400UL)
830 #define DAC_BASE              (APBPERIPH_BASE + 0x00007400UL) /* Kept for legacy purpose */
831 #define CEC_BASE              (APBPERIPH_BASE + 0x00007800UL)
832 #define LPTIM1_BASE           (APBPERIPH_BASE + 0x00007C00UL)
833 #define LPUART1_BASE          (APBPERIPH_BASE + 0x00008000UL)
834 #define LPUART2_BASE          (APBPERIPH_BASE + 0x00008400UL)
835 #define I2C3_BASE             (APBPERIPH_BASE + 0x00008800UL)
836 #define LPTIM2_BASE           (APBPERIPH_BASE + 0x00009400UL)
837 #define USB_DRD_BASE          (APBPERIPH_BASE + 0x00005C00UL) /*!< USB_DRD_IP Peripheral Registers base address */
838 #define USB_DRD_PMAADDR       (APBPERIPH_BASE + 0x00009800UL) /*!< USB_DRD_IP Packet Memory Area base address */
839 #define UCPD1_BASE            (APBPERIPH_BASE + 0x0000A000UL)
840 #define UCPD2_BASE            (APBPERIPH_BASE + 0x0000A400UL)
841 #define TAMP_BASE             (APBPERIPH_BASE + 0x0000B000UL)
842 #define SRAMCAN_BASE          (APBPERIPH_BASE + 0x0000B400UL)
843 #define SYSCFG_BASE           (APBPERIPH_BASE + 0x00010000UL)
844 #define VREFBUF_BASE          (APBPERIPH_BASE + 0x00010030UL)
845 #define COMP1_BASE            (SYSCFG_BASE + 0x0200UL)
846 #define COMP2_BASE            (SYSCFG_BASE + 0x0204UL)
847 #define COMP3_BASE            (SYSCFG_BASE + 0x0208UL)
848 #define ADC1_BASE             (APBPERIPH_BASE + 0x00012400UL)
849 #define ADC1_COMMON_BASE      (APBPERIPH_BASE + 0x00012708UL)
850 #define ADC_BASE              (ADC1_COMMON_BASE) /* Kept for legacy purpose */
851 #define TIM1_BASE             (APBPERIPH_BASE + 0x00012C00UL)
852 #define SPI1_BASE             (APBPERIPH_BASE + 0x00013000UL)
853 #define USART1_BASE           (APBPERIPH_BASE + 0x00013800UL)
854 #define USART6_BASE           (APBPERIPH_BASE + 0x00013C00UL)
855 #define TIM15_BASE            (APBPERIPH_BASE + 0x00014000UL)
856 #define TIM16_BASE            (APBPERIPH_BASE + 0x00014400UL)
857 #define TIM17_BASE            (APBPERIPH_BASE + 0x00014800UL)
858 #define DBG_BASE              (APBPERIPH_BASE + 0x00015800UL)
859 
860 
861 /*!< AHB peripherals */
862 #define DMA1_BASE             (AHBPERIPH_BASE)
863 #define DMA2_BASE             (AHBPERIPH_BASE + 0x00000400UL)
864 #define DMAMUX1_BASE          (AHBPERIPH_BASE + 0x00000800UL)
865 #define RCC_BASE              (AHBPERIPH_BASE + 0x00001000UL)
866 #define EXTI_BASE             (AHBPERIPH_BASE + 0x00001800UL)
867 #define FLASH_R_BASE          (AHBPERIPH_BASE + 0x00002000UL)
868 #define CRC_BASE              (AHBPERIPH_BASE + 0x00003000UL)
869 
870 #define RNG_BASE              (AHBPERIPH_BASE + 0x00005000UL)
871 #define AES_BASE              (AHBPERIPH_BASE + 0x00006000UL)
872 
873 #define DMA1_Channel1_BASE    (DMA1_BASE + 0x00000008UL)
874 #define DMA1_Channel2_BASE    (DMA1_BASE + 0x0000001CUL)
875 #define DMA1_Channel3_BASE    (DMA1_BASE + 0x00000030UL)
876 #define DMA1_Channel4_BASE    (DMA1_BASE + 0x00000044UL)
877 #define DMA1_Channel5_BASE    (DMA1_BASE + 0x00000058UL)
878 #define DMA1_Channel6_BASE    (DMA1_BASE + 0x0000006CUL)
879 #define DMA1_Channel7_BASE    (DMA1_BASE + 0x00000080UL)
880 #define DMA2_Channel1_BASE    (DMA2_BASE + 0x00000008UL)
881 #define DMA2_Channel2_BASE    (DMA2_BASE + 0x0000001CUL)
882 #define DMA2_Channel3_BASE    (DMA2_BASE + 0x00000030UL)
883 #define DMA2_Channel4_BASE    (DMA2_BASE + 0x00000044UL)
884 #define DMA2_Channel5_BASE    (DMA2_BASE + 0x00000058UL)
885 
886 #define DMAMUX1_Channel0_BASE    (DMAMUX1_BASE)
887 #define DMAMUX1_Channel1_BASE    (DMAMUX1_BASE + 0x00000004UL)
888 #define DMAMUX1_Channel2_BASE    (DMAMUX1_BASE + 0x00000008UL)
889 #define DMAMUX1_Channel3_BASE    (DMAMUX1_BASE + 0x0000000CUL)
890 #define DMAMUX1_Channel4_BASE    (DMAMUX1_BASE + 0x00000010UL)
891 #define DMAMUX1_Channel5_BASE    (DMAMUX1_BASE + 0x00000014UL)
892 #define DMAMUX1_Channel6_BASE    (DMAMUX1_BASE + 0x00000018UL)
893 #define DMAMUX1_Channel7_BASE    (DMAMUX1_BASE + 0x0000001CUL)
894 #define DMAMUX1_Channel8_BASE    (DMAMUX1_BASE + 0x00000020UL)
895 #define DMAMUX1_Channel9_BASE    (DMAMUX1_BASE + 0x00000024UL)
896 #define DMAMUX1_Channel10_BASE   (DMAMUX1_BASE + 0x00000028UL)
897 #define DMAMUX1_Channel11_BASE   (DMAMUX1_BASE + 0x0000002CUL)
898 
899 #define DMAMUX1_RequestGenerator0_BASE  (DMAMUX1_BASE + 0x00000100UL)
900 #define DMAMUX1_RequestGenerator1_BASE  (DMAMUX1_BASE + 0x00000104UL)
901 #define DMAMUX1_RequestGenerator2_BASE  (DMAMUX1_BASE + 0x00000108UL)
902 #define DMAMUX1_RequestGenerator3_BASE  (DMAMUX1_BASE + 0x0000010CUL)
903 
904 #define DMAMUX1_ChannelStatus_BASE      (DMAMUX1_BASE + 0x00000080UL)
905 #define DMAMUX1_RequestGenStatus_BASE   (DMAMUX1_BASE + 0x00000140UL)
906 
907 /*!< IOPORT */
908 #define GPIOA_BASE            (IOPORT_BASE + 0x00000000UL)
909 #define GPIOB_BASE            (IOPORT_BASE + 0x00000400UL)
910 #define GPIOC_BASE            (IOPORT_BASE + 0x00000800UL)
911 #define GPIOD_BASE            (IOPORT_BASE + 0x00000C00UL)
912 #define GPIOE_BASE            (IOPORT_BASE + 0x00001000UL)
913 #define GPIOF_BASE            (IOPORT_BASE + 0x00001400UL)
914 
915 /*!< Device Electronic Signature */
916 #define PACKAGE_BASE          (0x1FFF7500UL)        /*!< Package data register base address     */
917 #define UID_BASE              (0x1FFF7590UL)        /*!< Unique device ID register base address */
918 #define FLASHSIZE_BASE        (0x1FFF75E0UL)        /*!< Flash size data register base address  */
919 
920 /**
921   * @}
922   */
923 
924 /** @addtogroup Peripheral_declaration
925   * @{
926   */
927 #define TIM2                ((TIM_TypeDef *) TIM2_BASE)
928 #define TIM3                ((TIM_TypeDef *) TIM3_BASE)
929 #define TIM4                ((TIM_TypeDef *) TIM4_BASE)
930 #define TIM6                ((TIM_TypeDef *) TIM6_BASE)
931 #define TIM7                ((TIM_TypeDef *) TIM7_BASE)
932 #define TIM14               ((TIM_TypeDef *) TIM14_BASE)
933 #define CRS                 ((CRS_TypeDef *) CRS_BASE)
934 #define RTC                 ((RTC_TypeDef *) RTC_BASE)
935 #define TAMP                ((TAMP_TypeDef *) TAMP_BASE)
936 #define WWDG                ((WWDG_TypeDef *) WWDG_BASE)
937 #define IWDG                ((IWDG_TypeDef *) IWDG_BASE)
938 #define SPI2                ((SPI_TypeDef *) SPI2_BASE)
939 #define SPI3                ((SPI_TypeDef *) SPI3_BASE)
940 #define USART2              ((USART_TypeDef *) USART2_BASE)
941 #define USART3              ((USART_TypeDef *) USART3_BASE)
942 #define USART4              ((USART_TypeDef *) USART4_BASE)
943 #define USART5              ((USART_TypeDef *) USART5_BASE)
944 #define USART6              ((USART_TypeDef *) USART6_BASE)
945 #define I2C1                ((I2C_TypeDef *) I2C1_BASE)
946 #define I2C2                ((I2C_TypeDef *) I2C2_BASE)
947 #define I2C3                ((I2C_TypeDef *) I2C3_BASE)
948 #define USB_DRD_FS          ((USB_DRD_TypeDef *) USB_DRD_BASE)
949 #define USB_DRD_PMA_BUFF    ((USB_DRD_PMABuffDescTypeDef*) USB_DRD_PMAADDR)
950 #define FDCAN1              ((FDCAN_GlobalTypeDef *) FDCAN1_BASE)
951 #define FDCAN_CONFIG        ((FDCAN_Config_TypeDef *) FDCAN_CONFIG_BASE)
952 #define FDCAN2              ((FDCAN_GlobalTypeDef *) FDCAN2_BASE)
953 #define LPTIM1              ((LPTIM_TypeDef *) LPTIM1_BASE)
954 #define PWR                 ((PWR_TypeDef *) PWR_BASE)
955 #define RCC                 ((RCC_TypeDef *) RCC_BASE)
956 #define EXTI                ((EXTI_TypeDef *) EXTI_BASE)
957 #define DAC1                ((DAC_TypeDef *) DAC1_BASE)
958 #define DAC                 ((DAC_TypeDef *) DAC_BASE) /* Kept for legacy purpose */
959 #define LPUART1             ((USART_TypeDef *) LPUART1_BASE)
960 #define LPTIM2              ((LPTIM_TypeDef *) LPTIM2_BASE)
961 #define LPUART2             ((USART_TypeDef *) LPUART2_BASE)
962 #define CEC                 ((CEC_TypeDef *) CEC_BASE)
963 #define SYSCFG              ((SYSCFG_TypeDef *) SYSCFG_BASE)
964 #define VREFBUF             ((VREFBUF_TypeDef *) VREFBUF_BASE)
965 #define COMP1               ((COMP_TypeDef *) COMP1_BASE)
966 #define COMP2               ((COMP_TypeDef *) COMP2_BASE)
967 #define COMP12_COMMON       ((COMP_Common_TypeDef *) COMP1_BASE)
968 #define COMP3               ((COMP_TypeDef *) COMP3_BASE)
969 #define COMP23_COMMON       ((COMP_Common_TypeDef *) COMP2_BASE)
970 #define TIM1                ((TIM_TypeDef *) TIM1_BASE)
971 #define SPI1                ((SPI_TypeDef *) SPI1_BASE)
972 #define USART1              ((USART_TypeDef *) USART1_BASE)
973 #define TIM15               ((TIM_TypeDef *) TIM15_BASE)
974 #define TIM16               ((TIM_TypeDef *) TIM16_BASE)
975 #define TIM17               ((TIM_TypeDef *) TIM17_BASE)
976 #define DMA1                ((DMA_TypeDef *) DMA1_BASE)
977 #define DMA2                ((DMA_TypeDef *) DMA2_BASE)
978 #define FLASH               ((FLASH_TypeDef *) FLASH_R_BASE)
979 #define CRC                 ((CRC_TypeDef *) CRC_BASE)
980 #define GPIOA               ((GPIO_TypeDef *) GPIOA_BASE)
981 #define GPIOB               ((GPIO_TypeDef *) GPIOB_BASE)
982 #define GPIOC               ((GPIO_TypeDef *) GPIOC_BASE)
983 #define GPIOD               ((GPIO_TypeDef *) GPIOD_BASE)
984 #define GPIOE               ((GPIO_TypeDef *) GPIOE_BASE)
985 #define GPIOF               ((GPIO_TypeDef *) GPIOF_BASE)
986 #define ADC1                ((ADC_TypeDef *) ADC1_BASE)
987 #define ADC1_COMMON         ((ADC_Common_TypeDef *) ADC1_COMMON_BASE)
988 #define ADC                 (ADC1_COMMON) /* Kept for legacy purpose */
989 
990 #define AES                 ((AES_TypeDef *) AES_BASE)
991 #define AES1                ((AES_TypeDef *) AES_BASE)
992 #define RNG                 ((RNG_TypeDef *) RNG_BASE)
993 
994 #define UCPD1               ((UCPD_TypeDef *) UCPD1_BASE)
995 #define UCPD2               ((UCPD_TypeDef *) UCPD2_BASE)
996 
997 #define DMA1_Channel1       ((DMA_Channel_TypeDef *) DMA1_Channel1_BASE)
998 #define DMA1_Channel2       ((DMA_Channel_TypeDef *) DMA1_Channel2_BASE)
999 #define DMA1_Channel3       ((DMA_Channel_TypeDef *) DMA1_Channel3_BASE)
1000 #define DMA1_Channel4       ((DMA_Channel_TypeDef *) DMA1_Channel4_BASE)
1001 #define DMA1_Channel5       ((DMA_Channel_TypeDef *) DMA1_Channel5_BASE)
1002 #define DMA1_Channel6       ((DMA_Channel_TypeDef *) DMA1_Channel6_BASE)
1003 #define DMA1_Channel7       ((DMA_Channel_TypeDef *) DMA1_Channel7_BASE)
1004 #define DMA2_Channel1       ((DMA_Channel_TypeDef *) DMA2_Channel1_BASE)
1005 #define DMA2_Channel2       ((DMA_Channel_TypeDef *) DMA2_Channel2_BASE)
1006 #define DMA2_Channel3       ((DMA_Channel_TypeDef *) DMA2_Channel3_BASE)
1007 #define DMA2_Channel4       ((DMA_Channel_TypeDef *) DMA2_Channel4_BASE)
1008 #define DMA2_Channel5       ((DMA_Channel_TypeDef *) DMA2_Channel5_BASE)
1009 #define DMAMUX1                ((DMAMUX_Channel_TypeDef *) DMAMUX1_BASE)
1010 #define DMAMUX1_Channel0       ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel0_BASE)
1011 #define DMAMUX1_Channel1       ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel1_BASE)
1012 #define DMAMUX1_Channel2       ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel2_BASE)
1013 #define DMAMUX1_Channel3       ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel3_BASE)
1014 #define DMAMUX1_Channel4       ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel4_BASE)
1015 #define DMAMUX1_Channel5       ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel5_BASE)
1016 #define DMAMUX1_Channel6       ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel6_BASE)
1017 #define DMAMUX1_Channel7       ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel7_BASE)
1018 #define DMAMUX1_Channel8       ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel8_BASE)
1019 #define DMAMUX1_Channel9       ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel9_BASE)
1020 #define DMAMUX1_Channel10      ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel10_BASE)
1021 #define DMAMUX1_Channel11      ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel11_BASE)
1022 
1023 #define DMAMUX1_RequestGenerator0  ((DMAMUX_RequestGen_TypeDef *) DMAMUX1_RequestGenerator0_BASE)
1024 #define DMAMUX1_RequestGenerator1  ((DMAMUX_RequestGen_TypeDef *) DMAMUX1_RequestGenerator1_BASE)
1025 #define DMAMUX1_RequestGenerator2  ((DMAMUX_RequestGen_TypeDef *) DMAMUX1_RequestGenerator2_BASE)
1026 #define DMAMUX1_RequestGenerator3  ((DMAMUX_RequestGen_TypeDef *) DMAMUX1_RequestGenerator3_BASE)
1027 
1028 #define DMAMUX1_ChannelStatus      ((DMAMUX_ChannelStatus_TypeDef *) DMAMUX1_ChannelStatus_BASE)
1029 #define DMAMUX1_RequestGenStatus   ((DMAMUX_RequestGenStatus_TypeDef *) DMAMUX1_RequestGenStatus_BASE)
1030 
1031 #define DBG              ((DBG_TypeDef *) DBG_BASE)
1032 
1033 /**
1034   * @}
1035   */
1036 
1037 /** @addtogroup Exported_constants
1038   * @{
1039   */
1040 
1041   /** @addtogroup Hardware_Constant_Definition
1042     * @{
1043     */
1044 #define LSI_STARTUP_TIME 130U /*!< LSI Maximum startup time in us */
1045 
1046   /**
1047     * @}
1048     */
1049 
1050   /** @addtogroup Peripheral_Registers_Bits_Definition
1051   * @{
1052   */
1053 
1054 /******************************************************************************/
1055 /*                         Peripheral Registers Bits Definition               */
1056 /******************************************************************************/
1057 
1058 /******************************************************************************/
1059 /*                                                                            */
1060 /*                      Analog to Digital Converter (ADC)                     */
1061 /*                                                                            */
1062 /******************************************************************************/
1063 /********************  Bit definition for ADC_ISR register  *******************/
1064 #define ADC_ISR_ADRDY_Pos              (0U)
1065 #define ADC_ISR_ADRDY_Msk              (0x1UL << ADC_ISR_ADRDY_Pos)            /*!< 0x00000001 */
1066 #define ADC_ISR_ADRDY                  ADC_ISR_ADRDY_Msk                       /*!< ADC ready flag */
1067 #define ADC_ISR_EOSMP_Pos              (1U)
1068 #define ADC_ISR_EOSMP_Msk              (0x1UL << ADC_ISR_EOSMP_Pos)            /*!< 0x00000002 */
1069 #define ADC_ISR_EOSMP                  ADC_ISR_EOSMP_Msk                       /*!< ADC group regular end of sampling flag */
1070 #define ADC_ISR_EOC_Pos                (2U)
1071 #define ADC_ISR_EOC_Msk                (0x1UL << ADC_ISR_EOC_Pos)              /*!< 0x00000004 */
1072 #define ADC_ISR_EOC                    ADC_ISR_EOC_Msk                         /*!< ADC group regular end of unitary conversion flag */
1073 #define ADC_ISR_EOS_Pos                (3U)
1074 #define ADC_ISR_EOS_Msk                (0x1UL << ADC_ISR_EOS_Pos)              /*!< 0x00000008 */
1075 #define ADC_ISR_EOS                    ADC_ISR_EOS_Msk                         /*!< ADC group regular end of sequence conversions flag */
1076 #define ADC_ISR_OVR_Pos                (4U)
1077 #define ADC_ISR_OVR_Msk                (0x1UL << ADC_ISR_OVR_Pos)              /*!< 0x00000010 */
1078 #define ADC_ISR_OVR                    ADC_ISR_OVR_Msk                         /*!< ADC group regular overrun flag */
1079 #define ADC_ISR_AWD1_Pos               (7U)
1080 #define ADC_ISR_AWD1_Msk               (0x1UL << ADC_ISR_AWD1_Pos)             /*!< 0x00000080 */
1081 #define ADC_ISR_AWD1                   ADC_ISR_AWD1_Msk                        /*!< ADC analog watchdog 1 flag */
1082 #define ADC_ISR_AWD2_Pos               (8U)
1083 #define ADC_ISR_AWD2_Msk               (0x1UL << ADC_ISR_AWD2_Pos)             /*!< 0x00000100 */
1084 #define ADC_ISR_AWD2                   ADC_ISR_AWD2_Msk                        /*!< ADC analog watchdog 2 flag */
1085 #define ADC_ISR_AWD3_Pos               (9U)
1086 #define ADC_ISR_AWD3_Msk               (0x1UL << ADC_ISR_AWD3_Pos)             /*!< 0x00000200 */
1087 #define ADC_ISR_AWD3                   ADC_ISR_AWD3_Msk                        /*!< ADC analog watchdog 3 flag */
1088 #define ADC_ISR_EOCAL_Pos              (11U)
1089 #define ADC_ISR_EOCAL_Msk              (0x1UL << ADC_ISR_EOCAL_Pos)            /*!< 0x00000800 */
1090 #define ADC_ISR_EOCAL                  ADC_ISR_EOCAL_Msk                       /*!< ADC end of calibration flag */
1091 #define ADC_ISR_CCRDY_Pos              (13U)
1092 #define ADC_ISR_CCRDY_Msk              (0x1UL << ADC_ISR_CCRDY_Pos)            /*!< 0x00002000 */
1093 #define ADC_ISR_CCRDY                  ADC_ISR_CCRDY_Msk                       /*!< ADC channel configuration ready flag */
1094 
1095 /* Legacy defines */
1096 #define ADC_ISR_EOSEQ           (ADC_ISR_EOS)
1097 
1098 /********************  Bit definition for ADC_IER register  *******************/
1099 #define ADC_IER_ADRDYIE_Pos            (0U)
1100 #define ADC_IER_ADRDYIE_Msk            (0x1UL << ADC_IER_ADRDYIE_Pos)          /*!< 0x00000001 */
1101 #define ADC_IER_ADRDYIE                ADC_IER_ADRDYIE_Msk                     /*!< ADC ready interrupt */
1102 #define ADC_IER_EOSMPIE_Pos            (1U)
1103 #define ADC_IER_EOSMPIE_Msk            (0x1UL << ADC_IER_EOSMPIE_Pos)          /*!< 0x00000002 */
1104 #define ADC_IER_EOSMPIE                ADC_IER_EOSMPIE_Msk                     /*!< ADC group regular end of sampling interrupt */
1105 #define ADC_IER_EOCIE_Pos              (2U)
1106 #define ADC_IER_EOCIE_Msk              (0x1UL << ADC_IER_EOCIE_Pos)            /*!< 0x00000004 */
1107 #define ADC_IER_EOCIE                  ADC_IER_EOCIE_Msk                       /*!< ADC group regular end of unitary conversion interrupt */
1108 #define ADC_IER_EOSIE_Pos              (3U)
1109 #define ADC_IER_EOSIE_Msk              (0x1UL << ADC_IER_EOSIE_Pos)            /*!< 0x00000008 */
1110 #define ADC_IER_EOSIE                  ADC_IER_EOSIE_Msk                       /*!< ADC group regular end of sequence conversions interrupt */
1111 #define ADC_IER_OVRIE_Pos              (4U)
1112 #define ADC_IER_OVRIE_Msk              (0x1UL << ADC_IER_OVRIE_Pos)            /*!< 0x00000010 */
1113 #define ADC_IER_OVRIE                  ADC_IER_OVRIE_Msk                       /*!< ADC group regular overrun interrupt */
1114 #define ADC_IER_AWD1IE_Pos             (7U)
1115 #define ADC_IER_AWD1IE_Msk             (0x1UL << ADC_IER_AWD1IE_Pos)           /*!< 0x00000080 */
1116 #define ADC_IER_AWD1IE                 ADC_IER_AWD1IE_Msk                      /*!< ADC analog watchdog 1 interrupt */
1117 #define ADC_IER_AWD2IE_Pos             (8U)
1118 #define ADC_IER_AWD2IE_Msk             (0x1UL << ADC_IER_AWD2IE_Pos)           /*!< 0x00000100 */
1119 #define ADC_IER_AWD2IE                 ADC_IER_AWD2IE_Msk                      /*!< ADC analog watchdog 2 interrupt */
1120 #define ADC_IER_AWD3IE_Pos             (9U)
1121 #define ADC_IER_AWD3IE_Msk             (0x1UL << ADC_IER_AWD3IE_Pos)           /*!< 0x00000200 */
1122 #define ADC_IER_AWD3IE                 ADC_IER_AWD3IE_Msk                      /*!< ADC analog watchdog 3 interrupt */
1123 #define ADC_IER_EOCALIE_Pos            (11U)
1124 #define ADC_IER_EOCALIE_Msk            (0x1UL << ADC_IER_EOCALIE_Pos)          /*!< 0x00000800 */
1125 #define ADC_IER_EOCALIE                ADC_IER_EOCALIE_Msk                     /*!< ADC end of calibration interrupt */
1126 #define ADC_IER_CCRDYIE_Pos            (13U)
1127 #define ADC_IER_CCRDYIE_Msk            (0x1UL << ADC_IER_CCRDYIE_Pos)          /*!< 0x00002000 */
1128 #define ADC_IER_CCRDYIE                ADC_IER_CCRDYIE_Msk                     /*!< ADC channel configuration ready interrupt */
1129 
1130 /* Legacy defines */
1131 #define ADC_IER_EOSEQIE           (ADC_IER_EOSIE)
1132 
1133 /********************  Bit definition for ADC_CR register  ********************/
1134 #define ADC_CR_ADEN_Pos                (0U)
1135 #define ADC_CR_ADEN_Msk                (0x1UL << ADC_CR_ADEN_Pos)              /*!< 0x00000001 */
1136 #define ADC_CR_ADEN                    ADC_CR_ADEN_Msk                         /*!< ADC enable */
1137 #define ADC_CR_ADDIS_Pos               (1U)
1138 #define ADC_CR_ADDIS_Msk               (0x1UL << ADC_CR_ADDIS_Pos)             /*!< 0x00000002 */
1139 #define ADC_CR_ADDIS                   ADC_CR_ADDIS_Msk                        /*!< ADC disable */
1140 #define ADC_CR_ADSTART_Pos             (2U)
1141 #define ADC_CR_ADSTART_Msk             (0x1UL << ADC_CR_ADSTART_Pos)           /*!< 0x00000004 */
1142 #define ADC_CR_ADSTART                 ADC_CR_ADSTART_Msk                      /*!< ADC group regular conversion start */
1143 #define ADC_CR_ADSTP_Pos               (4U)
1144 #define ADC_CR_ADSTP_Msk               (0x1UL << ADC_CR_ADSTP_Pos)             /*!< 0x00000010 */
1145 #define ADC_CR_ADSTP                   ADC_CR_ADSTP_Msk                        /*!< ADC group regular conversion stop */
1146 #define ADC_CR_ADVREGEN_Pos            (28U)
1147 #define ADC_CR_ADVREGEN_Msk            (0x1UL << ADC_CR_ADVREGEN_Pos)          /*!< 0x10000000 */
1148 #define ADC_CR_ADVREGEN                ADC_CR_ADVREGEN_Msk                     /*!< ADC voltage regulator enable */
1149 #define ADC_CR_ADCAL_Pos               (31U)
1150 #define ADC_CR_ADCAL_Msk               (0x1UL << ADC_CR_ADCAL_Pos)             /*!< 0x80000000 */
1151 #define ADC_CR_ADCAL                   ADC_CR_ADCAL_Msk                        /*!< ADC calibration */
1152 
1153 /********************  Bit definition for ADC_CFGR1 register  *****************/
1154 #define ADC_CFGR1_DMAEN_Pos            (0U)
1155 #define ADC_CFGR1_DMAEN_Msk            (0x1UL << ADC_CFGR1_DMAEN_Pos)          /*!< 0x00000001 */
1156 #define ADC_CFGR1_DMAEN                ADC_CFGR1_DMAEN_Msk                     /*!< ADC DMA transfer enable */
1157 #define ADC_CFGR1_DMACFG_Pos           (1U)
1158 #define ADC_CFGR1_DMACFG_Msk           (0x1UL << ADC_CFGR1_DMACFG_Pos)         /*!< 0x00000002 */
1159 #define ADC_CFGR1_DMACFG               ADC_CFGR1_DMACFG_Msk                    /*!< ADC DMA transfer configuration */
1160 
1161 #define ADC_CFGR1_SCANDIR_Pos          (2U)
1162 #define ADC_CFGR1_SCANDIR_Msk          (0x1UL << ADC_CFGR1_SCANDIR_Pos)        /*!< 0x00000004 */
1163 #define ADC_CFGR1_SCANDIR              ADC_CFGR1_SCANDIR_Msk                   /*!< ADC group regular sequencer scan direction */
1164 
1165 #define ADC_CFGR1_RES_Pos              (3U)
1166 #define ADC_CFGR1_RES_Msk              (0x3UL << ADC_CFGR1_RES_Pos)            /*!< 0x00000018 */
1167 #define ADC_CFGR1_RES                  ADC_CFGR1_RES_Msk                       /*!< ADC data resolution */
1168 #define ADC_CFGR1_RES_0                (0x1U << ADC_CFGR1_RES_Pos)             /*!< 0x00000008 */
1169 #define ADC_CFGR1_RES_1                (0x2U << ADC_CFGR1_RES_Pos)             /*!< 0x00000010 */
1170 
1171 #define ADC_CFGR1_ALIGN_Pos            (5U)
1172 #define ADC_CFGR1_ALIGN_Msk            (0x1UL << ADC_CFGR1_ALIGN_Pos)          /*!< 0x00000020 */
1173 #define ADC_CFGR1_ALIGN                ADC_CFGR1_ALIGN_Msk                     /*!< ADC data alignment */
1174 
1175 #define ADC_CFGR1_EXTSEL_Pos           (6U)
1176 #define ADC_CFGR1_EXTSEL_Msk           (0x7UL << ADC_CFGR1_EXTSEL_Pos)         /*!< 0x000001C0 */
1177 #define ADC_CFGR1_EXTSEL               ADC_CFGR1_EXTSEL_Msk                    /*!< ADC group regular external trigger source */
1178 #define ADC_CFGR1_EXTSEL_0             (0x1UL << ADC_CFGR1_EXTSEL_Pos)         /*!< 0x00000040 */
1179 #define ADC_CFGR1_EXTSEL_1             (0x2UL << ADC_CFGR1_EXTSEL_Pos)         /*!< 0x00000080 */
1180 #define ADC_CFGR1_EXTSEL_2             (0x4UL << ADC_CFGR1_EXTSEL_Pos)         /*!< 0x00000100 */
1181 
1182 #define ADC_CFGR1_EXTEN_Pos            (10U)
1183 #define ADC_CFGR1_EXTEN_Msk            (0x3UL << ADC_CFGR1_EXTEN_Pos)          /*!< 0x00000C00 */
1184 #define ADC_CFGR1_EXTEN                ADC_CFGR1_EXTEN_Msk                     /*!< ADC group regular external trigger polarity */
1185 #define ADC_CFGR1_EXTEN_0              (0x1UL << ADC_CFGR1_EXTEN_Pos)          /*!< 0x00000400 */
1186 #define ADC_CFGR1_EXTEN_1              (0x2UL << ADC_CFGR1_EXTEN_Pos)          /*!< 0x00000800 */
1187 
1188 #define ADC_CFGR1_OVRMOD_Pos           (12U)
1189 #define ADC_CFGR1_OVRMOD_Msk           (0x1UL << ADC_CFGR1_OVRMOD_Pos)         /*!< 0x00001000 */
1190 #define ADC_CFGR1_OVRMOD               ADC_CFGR1_OVRMOD_Msk                    /*!< ADC group regular overrun configuration */
1191 #define ADC_CFGR1_CONT_Pos             (13U)
1192 #define ADC_CFGR1_CONT_Msk             (0x1UL << ADC_CFGR1_CONT_Pos)           /*!< 0x00002000 */
1193 #define ADC_CFGR1_CONT                 ADC_CFGR1_CONT_Msk                      /*!< ADC group regular continuous conversion mode */
1194 #define ADC_CFGR1_WAIT_Pos             (14U)
1195 #define ADC_CFGR1_WAIT_Msk             (0x1UL << ADC_CFGR1_WAIT_Pos)           /*!< 0x00004000 */
1196 #define ADC_CFGR1_WAIT                 ADC_CFGR1_WAIT_Msk                      /*!< ADC low power auto wait */
1197 #define ADC_CFGR1_AUTOFF_Pos           (15U)
1198 #define ADC_CFGR1_AUTOFF_Msk           (0x1UL << ADC_CFGR1_AUTOFF_Pos)         /*!< 0x00008000 */
1199 #define ADC_CFGR1_AUTOFF               ADC_CFGR1_AUTOFF_Msk                    /*!< ADC low power auto power off */
1200 #define ADC_CFGR1_DISCEN_Pos           (16U)
1201 #define ADC_CFGR1_DISCEN_Msk           (0x1UL << ADC_CFGR1_DISCEN_Pos)         /*!< 0x00010000 */
1202 #define ADC_CFGR1_DISCEN               ADC_CFGR1_DISCEN_Msk                    /*!< ADC group regular sequencer discontinuous mode */
1203 #define ADC_CFGR1_CHSELRMOD_Pos        (21U)
1204 #define ADC_CFGR1_CHSELRMOD_Msk        (0x1UL << ADC_CFGR1_CHSELRMOD_Pos)      /*!< 0x00200000 */
1205 #define ADC_CFGR1_CHSELRMOD            ADC_CFGR1_CHSELRMOD_Msk                 /*!< ADC group regular sequencer mode */
1206 
1207 #define ADC_CFGR1_AWD1SGL_Pos          (22U)
1208 #define ADC_CFGR1_AWD1SGL_Msk          (0x1UL << ADC_CFGR1_AWD1SGL_Pos)        /*!< 0x00400000 */
1209 #define ADC_CFGR1_AWD1SGL              ADC_CFGR1_AWD1SGL_Msk                   /*!< ADC analog watchdog 1 monitoring a single channel or all channels */
1210 #define ADC_CFGR1_AWD1EN_Pos           (23U)
1211 #define ADC_CFGR1_AWD1EN_Msk           (0x1UL << ADC_CFGR1_AWD1EN_Pos)         /*!< 0x00800000 */
1212 #define ADC_CFGR1_AWD1EN               ADC_CFGR1_AWD1EN_Msk                    /*!< ADC analog watchdog 1 enable on scope ADC group regular */
1213 
1214 #define ADC_CFGR1_AWD1CH_Pos           (26U)
1215 #define ADC_CFGR1_AWD1CH_Msk           (0x1FUL << ADC_CFGR1_AWD1CH_Pos)        /*!< 0x7C000000 */
1216 #define ADC_CFGR1_AWD1CH               ADC_CFGR1_AWD1CH_Msk                    /*!< ADC analog watchdog 1 monitored channel selection */
1217 #define ADC_CFGR1_AWD1CH_0             (0x01UL << ADC_CFGR1_AWD1CH_Pos)        /*!< 0x04000000 */
1218 #define ADC_CFGR1_AWD1CH_1             (0x02UL << ADC_CFGR1_AWD1CH_Pos)        /*!< 0x08000000 */
1219 #define ADC_CFGR1_AWD1CH_2             (0x04UL << ADC_CFGR1_AWD1CH_Pos)        /*!< 0x10000000 */
1220 #define ADC_CFGR1_AWD1CH_3             (0x08UL << ADC_CFGR1_AWD1CH_Pos)        /*!< 0x20000000 */
1221 #define ADC_CFGR1_AWD1CH_4             (0x10UL << ADC_CFGR1_AWD1CH_Pos)        /*!< 0x40000000 */
1222 
1223 /* Legacy defines */
1224 #define ADC_CFGR1_AUTDLY          (ADC_CFGR1_WAIT)
1225 
1226 /********************  Bit definition for ADC_CFGR2 register  *****************/
1227 #define ADC_CFGR2_OVSE_Pos             (0U)
1228 #define ADC_CFGR2_OVSE_Msk             (0x1UL << ADC_CFGR2_OVSE_Pos)           /*!< 0x00000001 */
1229 #define ADC_CFGR2_OVSE                 ADC_CFGR2_OVSE_Msk                      /*!< ADC oversampler enable on scope ADC group regular */
1230 
1231 #define ADC_CFGR2_OVSR_Pos             (2U)
1232 #define ADC_CFGR2_OVSR_Msk             (0x7UL << ADC_CFGR2_OVSR_Pos)           /*!< 0x0000001C */
1233 #define ADC_CFGR2_OVSR                 ADC_CFGR2_OVSR_Msk                      /*!< ADC oversampling ratio */
1234 #define ADC_CFGR2_OVSR_0               (0x1UL << ADC_CFGR2_OVSR_Pos)           /*!< 0x00000004 */
1235 #define ADC_CFGR2_OVSR_1               (0x2UL << ADC_CFGR2_OVSR_Pos)           /*!< 0x00000008 */
1236 #define ADC_CFGR2_OVSR_2               (0x4UL << ADC_CFGR2_OVSR_Pos)           /*!< 0x00000010 */
1237 
1238 #define ADC_CFGR2_OVSS_Pos             (5U)
1239 #define ADC_CFGR2_OVSS_Msk             (0xFUL << ADC_CFGR2_OVSS_Pos)           /*!< 0x000001E0 */
1240 #define ADC_CFGR2_OVSS                 ADC_CFGR2_OVSS_Msk                      /*!< ADC oversampling shift */
1241 #define ADC_CFGR2_OVSS_0               (0x1UL << ADC_CFGR2_OVSS_Pos)           /*!< 0x00000020 */
1242 #define ADC_CFGR2_OVSS_1               (0x2UL << ADC_CFGR2_OVSS_Pos)           /*!< 0x00000040 */
1243 #define ADC_CFGR2_OVSS_2               (0x4UL << ADC_CFGR2_OVSS_Pos)           /*!< 0x00000080 */
1244 #define ADC_CFGR2_OVSS_3               (0x8UL << ADC_CFGR2_OVSS_Pos)           /*!< 0x00000100 */
1245 
1246 #define ADC_CFGR2_TOVS_Pos             (9U)
1247 #define ADC_CFGR2_TOVS_Msk             (0x1UL << ADC_CFGR2_TOVS_Pos)           /*!< 0x00000200 */
1248 #define ADC_CFGR2_TOVS                 ADC_CFGR2_TOVS_Msk                      /*!< ADC oversampling discontinuous mode (triggered mode) for ADC group regular */
1249 
1250 #define ADC_CFGR2_LFTRIG_Pos           (29U)
1251 #define ADC_CFGR2_LFTRIG_Msk           (0x1UL << ADC_CFGR2_LFTRIG_Pos)         /*!< 0x20000000 */
1252 #define ADC_CFGR2_LFTRIG               ADC_CFGR2_LFTRIG_Msk                    /*!< ADC low frequency trigger mode */
1253 
1254 #define ADC_CFGR2_CKMODE_Pos           (30U)
1255 #define ADC_CFGR2_CKMODE_Msk           (0x3UL << ADC_CFGR2_CKMODE_Pos)         /*!< 0xC0000000 */
1256 #define ADC_CFGR2_CKMODE               ADC_CFGR2_CKMODE_Msk                    /*!< ADC clock source and prescaler (prescaler only for clock source synchronous) */
1257 #define ADC_CFGR2_CKMODE_1             (0x2UL << ADC_CFGR2_CKMODE_Pos)         /*!< 0x80000000 */
1258 #define ADC_CFGR2_CKMODE_0             (0x1UL << ADC_CFGR2_CKMODE_Pos)         /*!< 0x40000000 */
1259 
1260 /********************  Bit definition for ADC_SMPR register  ******************/
1261 #define ADC_SMPR_SMP1_Pos              (0U)
1262 #define ADC_SMPR_SMP1_Msk              (0x7UL << ADC_SMPR_SMP1_Pos)            /*!< 0x00000007 */
1263 #define ADC_SMPR_SMP1                  ADC_SMPR_SMP1_Msk                       /*!< ADC group of channels sampling time 1 */
1264 #define ADC_SMPR_SMP1_0                (0x1UL << ADC_SMPR_SMP1_Pos)            /*!< 0x00000001 */
1265 #define ADC_SMPR_SMP1_1                (0x2UL << ADC_SMPR_SMP1_Pos)            /*!< 0x00000002 */
1266 #define ADC_SMPR_SMP1_2                (0x4UL << ADC_SMPR_SMP1_Pos)            /*!< 0x00000004 */
1267 
1268 #define ADC_SMPR_SMP2_Pos              (4U)
1269 #define ADC_SMPR_SMP2_Msk              (0x7UL << ADC_SMPR_SMP2_Pos)            /*!< 0x00000070 */
1270 #define ADC_SMPR_SMP2                  ADC_SMPR_SMP2_Msk                       /*!< ADC group of channels sampling time 2 */
1271 #define ADC_SMPR_SMP2_0                (0x1UL << ADC_SMPR_SMP2_Pos)            /*!< 0x00000010 */
1272 #define ADC_SMPR_SMP2_1                (0x2UL << ADC_SMPR_SMP2_Pos)            /*!< 0x00000020 */
1273 #define ADC_SMPR_SMP2_2                (0x4UL << ADC_SMPR_SMP2_Pos)            /*!< 0x00000040 */
1274 
1275 #define ADC_SMPR_SMPSEL_Pos            (8U)
1276 #define ADC_SMPR_SMPSEL_Msk            (0x7FFFFUL << ADC_SMPR_SMPSEL_Pos)      /*!< 0x07FFFF00 */
1277 #define ADC_SMPR_SMPSEL                ADC_SMPR_SMPSEL_Msk                     /*!< ADC all channels sampling time selection */
1278 #define ADC_SMPR_SMPSEL0_Pos           (8U)
1279 #define ADC_SMPR_SMPSEL0_Msk           (0x1UL << ADC_SMPR_SMPSEL0_Pos)         /*!< 0x00000100 */
1280 #define ADC_SMPR_SMPSEL0               ADC_SMPR_SMPSEL0_Msk                    /*!< ADC channel 0 sampling time selection */
1281 #define ADC_SMPR_SMPSEL1_Pos           (9U)
1282 #define ADC_SMPR_SMPSEL1_Msk           (0x1UL << ADC_SMPR_SMPSEL1_Pos)         /*!< 0x00000200 */
1283 #define ADC_SMPR_SMPSEL1               ADC_SMPR_SMPSEL1_Msk                    /*!< ADC channel 1 sampling time selection */
1284 #define ADC_SMPR_SMPSEL2_Pos           (10U)
1285 #define ADC_SMPR_SMPSEL2_Msk           (0x1UL << ADC_SMPR_SMPSEL2_Pos)         /*!< 0x00000400 */
1286 #define ADC_SMPR_SMPSEL2               ADC_SMPR_SMPSEL2_Msk                    /*!< ADC channel 2 sampling time selection */
1287 #define ADC_SMPR_SMPSEL3_Pos           (11U)
1288 #define ADC_SMPR_SMPSEL3_Msk           (0x1UL << ADC_SMPR_SMPSEL3_Pos)         /*!< 0x00000800 */
1289 #define ADC_SMPR_SMPSEL3               ADC_SMPR_SMPSEL3_Msk                    /*!< ADC channel 3 sampling time selection */
1290 #define ADC_SMPR_SMPSEL4_Pos           (12U)
1291 #define ADC_SMPR_SMPSEL4_Msk           (0x1UL << ADC_SMPR_SMPSEL4_Pos)         /*!< 0x00001000 */
1292 #define ADC_SMPR_SMPSEL4               ADC_SMPR_SMPSEL4_Msk                    /*!< ADC channel 4 sampling time selection */
1293 #define ADC_SMPR_SMPSEL5_Pos           (13U)
1294 #define ADC_SMPR_SMPSEL5_Msk           (0x1UL << ADC_SMPR_SMPSEL5_Pos)         /*!< 0x00002000 */
1295 #define ADC_SMPR_SMPSEL5               ADC_SMPR_SMPSEL5_Msk                    /*!< ADC channel 5 sampling time selection */
1296 #define ADC_SMPR_SMPSEL6_Pos           (14U)
1297 #define ADC_SMPR_SMPSEL6_Msk           (0x1UL << ADC_SMPR_SMPSEL6_Pos)         /*!< 0x00004000 */
1298 #define ADC_SMPR_SMPSEL6               ADC_SMPR_SMPSEL6_Msk                    /*!< ADC channel 6 sampling time selection */
1299 #define ADC_SMPR_SMPSEL7_Pos           (15U)
1300 #define ADC_SMPR_SMPSEL7_Msk           (0x1UL << ADC_SMPR_SMPSEL7_Pos)         /*!< 0x00008000 */
1301 #define ADC_SMPR_SMPSEL7               ADC_SMPR_SMPSEL7_Msk                    /*!< ADC channel 7 sampling time selection */
1302 #define ADC_SMPR_SMPSEL8_Pos           (16U)
1303 #define ADC_SMPR_SMPSEL8_Msk           (0x1UL << ADC_SMPR_SMPSEL8_Pos)         /*!< 0x00010000 */
1304 #define ADC_SMPR_SMPSEL8               ADC_SMPR_SMPSEL8_Msk                    /*!< ADC channel 8 sampling time selection */
1305 #define ADC_SMPR_SMPSEL9_Pos           (17U)
1306 #define ADC_SMPR_SMPSEL9_Msk           (0x1UL << ADC_SMPR_SMPSEL9_Pos)         /*!< 0x00020000 */
1307 #define ADC_SMPR_SMPSEL9               ADC_SMPR_SMPSEL9_Msk                    /*!< ADC channel 9 sampling time selection */
1308 #define ADC_SMPR_SMPSEL10_Pos          (18U)
1309 #define ADC_SMPR_SMPSEL10_Msk          (0x1UL << ADC_SMPR_SMPSEL10_Pos)        /*!< 0x00040000 */
1310 #define ADC_SMPR_SMPSEL10              ADC_SMPR_SMPSEL10_Msk                   /*!< ADC channel 10 sampling time selection */
1311 #define ADC_SMPR_SMPSEL11_Pos          (19U)
1312 #define ADC_SMPR_SMPSEL11_Msk          (0x1UL << ADC_SMPR_SMPSEL11_Pos)        /*!< 0x00080000 */
1313 #define ADC_SMPR_SMPSEL11              ADC_SMPR_SMPSEL11_Msk                   /*!< ADC channel 11 sampling time selection */
1314 #define ADC_SMPR_SMPSEL12_Pos          (20U)
1315 #define ADC_SMPR_SMPSEL12_Msk          (0x1UL << ADC_SMPR_SMPSEL12_Pos)        /*!< 0x00100000 */
1316 #define ADC_SMPR_SMPSEL12              ADC_SMPR_SMPSEL12_Msk                   /*!< ADC channel 12 sampling time selection */
1317 #define ADC_SMPR_SMPSEL13_Pos          (21U)
1318 #define ADC_SMPR_SMPSEL13_Msk          (0x1UL << ADC_SMPR_SMPSEL13_Pos)        /*!< 0x00200000 */
1319 #define ADC_SMPR_SMPSEL13              ADC_SMPR_SMPSEL13_Msk                   /*!< ADC channel 13 sampling time selection */
1320 #define ADC_SMPR_SMPSEL14_Pos          (22U)
1321 #define ADC_SMPR_SMPSEL14_Msk          (0x1UL << ADC_SMPR_SMPSEL14_Pos)        /*!< 0x00400000 */
1322 #define ADC_SMPR_SMPSEL14              ADC_SMPR_SMPSEL14_Msk                   /*!< ADC channel 14 sampling time selection */
1323 #define ADC_SMPR_SMPSEL15_Pos          (23U)
1324 #define ADC_SMPR_SMPSEL15_Msk          (0x1UL << ADC_SMPR_SMPSEL15_Pos)        /*!< 0x00800000 */
1325 #define ADC_SMPR_SMPSEL15              ADC_SMPR_SMPSEL15_Msk                   /*!< ADC channel 15 sampling time selection */
1326 #define ADC_SMPR_SMPSEL16_Pos          (24U)
1327 #define ADC_SMPR_SMPSEL16_Msk          (0x1UL << ADC_SMPR_SMPSEL16_Pos)        /*!< 0x01000000 */
1328 #define ADC_SMPR_SMPSEL16              ADC_SMPR_SMPSEL16_Msk                   /*!< ADC channel 16 sampling time selection */
1329 #define ADC_SMPR_SMPSEL17_Pos          (25U)
1330 #define ADC_SMPR_SMPSEL17_Msk          (0x1UL << ADC_SMPR_SMPSEL17_Pos)        /*!< 0x02000000 */
1331 #define ADC_SMPR_SMPSEL17              ADC_SMPR_SMPSEL17_Msk                   /*!< ADC channel 17 sampling time selection */
1332 #define ADC_SMPR_SMPSEL18_Pos          (26U)
1333 #define ADC_SMPR_SMPSEL18_Msk          (0x1UL << ADC_SMPR_SMPSEL18_Pos)        /*!< 0x04000000 */
1334 #define ADC_SMPR_SMPSEL18              ADC_SMPR_SMPSEL18_Msk                   /*!< ADC channel 18 sampling time selection */
1335 
1336 /********************  Bit definition for ADC_AWD1TR register  *******************/
1337 #define ADC_AWD1TR_LT1_Pos                (0U)
1338 #define ADC_AWD1TR_LT1_Msk             (0xFFFUL << ADC_AWD1TR_LT1_Pos)         /*!< 0x00000FFF */
1339 #define ADC_AWD1TR_LT1                 ADC_AWD1TR_LT1_Msk                      /*!< ADC analog watchdog 1 threshold low */
1340 #define ADC_AWD1TR_LT1_0               (0x001UL << ADC_AWD1TR_LT1_Pos)         /*!< 0x00000001 */
1341 #define ADC_AWD1TR_LT1_1               (0x002UL << ADC_AWD1TR_LT1_Pos)         /*!< 0x00000002 */
1342 #define ADC_AWD1TR_LT1_2               (0x004UL << ADC_AWD1TR_LT1_Pos)         /*!< 0x00000004 */
1343 #define ADC_AWD1TR_LT1_3               (0x008UL << ADC_AWD1TR_LT1_Pos)         /*!< 0x00000008 */
1344 #define ADC_AWD1TR_LT1_4               (0x010UL << ADC_AWD1TR_LT1_Pos)         /*!< 0x00000010 */
1345 #define ADC_AWD1TR_LT1_5               (0x020UL << ADC_AWD1TR_LT1_Pos)         /*!< 0x00000020 */
1346 #define ADC_AWD1TR_LT1_6               (0x040UL << ADC_AWD1TR_LT1_Pos)         /*!< 0x00000040 */
1347 #define ADC_AWD1TR_LT1_7               (0x080UL << ADC_AWD1TR_LT1_Pos)         /*!< 0x00000080 */
1348 #define ADC_AWD1TR_LT1_8               (0x100UL << ADC_AWD1TR_LT1_Pos)         /*!< 0x00000100 */
1349 #define ADC_AWD1TR_LT1_9               (0x200UL << ADC_AWD1TR_LT1_Pos)         /*!< 0x00000200 */
1350 #define ADC_AWD1TR_LT1_10              (0x400UL << ADC_AWD1TR_LT1_Pos)         /*!< 0x00000400 */
1351 #define ADC_AWD1TR_LT1_11              (0x800UL << ADC_AWD1TR_LT1_Pos)         /*!< 0x00000800 */
1352 
1353 #define ADC_AWD1TR_HT1_Pos             (16U)
1354 #define ADC_AWD1TR_HT1_Msk             (0xFFFUL << ADC_AWD1TR_HT1_Pos)         /*!< 0x0FFF0000 */
1355 #define ADC_AWD1TR_HT1                 ADC_AWD1TR_HT1_Msk                      /*!< ADC Analog watchdog 1 threshold high */
1356 #define ADC_AWD1TR_HT1_0               (0x001UL << ADC_AWD1TR_HT1_Pos)         /*!< 0x00010000 */
1357 #define ADC_AWD1TR_HT1_1               (0x002UL << ADC_AWD1TR_HT1_Pos)         /*!< 0x00020000 */
1358 #define ADC_AWD1TR_HT1_2               (0x004UL << ADC_AWD1TR_HT1_Pos)         /*!< 0x00040000 */
1359 #define ADC_AWD1TR_HT1_3               (0x008UL << ADC_AWD1TR_HT1_Pos)         /*!< 0x00080000 */
1360 #define ADC_AWD1TR_HT1_4               (0x010UL << ADC_AWD1TR_HT1_Pos)         /*!< 0x00100000 */
1361 #define ADC_AWD1TR_HT1_5               (0x020UL << ADC_AWD1TR_HT1_Pos)         /*!< 0x00200000 */
1362 #define ADC_AWD1TR_HT1_6               (0x040UL << ADC_AWD1TR_HT1_Pos)         /*!< 0x00400000 */
1363 #define ADC_AWD1TR_HT1_7               (0x080UL << ADC_AWD1TR_HT1_Pos)         /*!< 0x00800000 */
1364 #define ADC_AWD1TR_HT1_8               (0x100UL << ADC_AWD1TR_HT1_Pos)         /*!< 0x01000000 */
1365 #define ADC_AWD1TR_HT1_9               (0x200UL << ADC_AWD1TR_HT1_Pos)         /*!< 0x02000000 */
1366 #define ADC_AWD1TR_HT1_10              (0x400UL << ADC_AWD1TR_HT1_Pos)         /*!< 0x04000000 */
1367 #define ADC_AWD1TR_HT1_11              (0x800UL << ADC_AWD1TR_HT1_Pos)         /*!< 0x08000000 */
1368 
1369 /* Legacy definitions */
1370 #define ADC_TR1_LT1             ADC_AWD1TR_LT1
1371 #define ADC_TR1_LT1_0           ADC_AWD1TR_LT1_0
1372 #define ADC_TR1_LT1_1           ADC_AWD1TR_LT1_1
1373 #define ADC_TR1_LT1_2           ADC_AWD1TR_LT1_2
1374 #define ADC_TR1_LT1_3           ADC_AWD1TR_LT1_3
1375 #define ADC_TR1_LT1_4           ADC_AWD1TR_LT1_4
1376 #define ADC_TR1_LT1_5           ADC_AWD1TR_LT1_5
1377 #define ADC_TR1_LT1_6           ADC_AWD1TR_LT1_6
1378 #define ADC_TR1_LT1_7           ADC_AWD1TR_LT1_7
1379 #define ADC_TR1_LT1_8           ADC_AWD1TR_LT1_8
1380 #define ADC_TR1_LT1_9           ADC_AWD1TR_LT1_9
1381 #define ADC_TR1_LT1_10          ADC_AWD1TR_LT1_10
1382 #define ADC_TR1_LT1_11          ADC_AWD1TR_LT1_11
1383 
1384 #define ADC_TR1_HT1             ADC_AWD1TR_HT1
1385 #define ADC_TR1_HT1_0           ADC_AWD1TR_HT1_0
1386 #define ADC_TR1_HT1_1           ADC_AWD1TR_HT1_1
1387 #define ADC_TR1_HT1_2           ADC_AWD1TR_HT1_2
1388 #define ADC_TR1_HT1_3           ADC_AWD1TR_HT1_3
1389 #define ADC_TR1_HT1_4           ADC_AWD1TR_HT1_4
1390 #define ADC_TR1_HT1_5           ADC_AWD1TR_HT1_5
1391 #define ADC_TR1_HT1_6           ADC_AWD1TR_HT1_6
1392 #define ADC_TR1_HT1_7           ADC_AWD1TR_HT1_7
1393 #define ADC_TR1_HT1_8           ADC_AWD1TR_HT1_8
1394 #define ADC_TR1_HT1_9           ADC_AWD1TR_HT1_9
1395 #define ADC_TR1_HT1_10          ADC_AWD1TR_HT1_10
1396 #define ADC_TR1_HT1_11          ADC_AWD1TR_HT1_11
1397 
1398 /********************  Bit definition for ADC_AWD2TR register  *******************/
1399 #define ADC_AWD2TR_LT2_Pos             (0U)
1400 #define ADC_AWD2TR_LT2_Msk             (0xFFFUL << ADC_AWD2TR_LT2_Pos)         /*!< 0x00000FFF */
1401 #define ADC_AWD2TR_LT2                 ADC_AWD2TR_LT2_Msk                      /*!< ADC analog watchdog 2 threshold low */
1402 #define ADC_AWD2TR_LT2_0               (0x001UL << ADC_AWD2TR_LT2_Pos)         /*!< 0x00000001 */
1403 #define ADC_AWD2TR_LT2_1               (0x002UL << ADC_AWD2TR_LT2_Pos)         /*!< 0x00000002 */
1404 #define ADC_AWD2TR_LT2_2               (0x004UL << ADC_AWD2TR_LT2_Pos)         /*!< 0x00000004 */
1405 #define ADC_AWD2TR_LT2_3               (0x008UL << ADC_AWD2TR_LT2_Pos)         /*!< 0x00000008 */
1406 #define ADC_AWD2TR_LT2_4               (0x010UL << ADC_AWD2TR_LT2_Pos)         /*!< 0x00000010 */
1407 #define ADC_AWD2TR_LT2_5               (0x020UL << ADC_AWD2TR_LT2_Pos)         /*!< 0x00000020 */
1408 #define ADC_AWD2TR_LT2_6               (0x040UL << ADC_AWD2TR_LT2_Pos)         /*!< 0x00000040 */
1409 #define ADC_AWD2TR_LT2_7               (0x080UL << ADC_AWD2TR_LT2_Pos)         /*!< 0x00000080 */
1410 #define ADC_AWD2TR_LT2_8               (0x100UL << ADC_AWD2TR_LT2_Pos)         /*!< 0x00000100 */
1411 #define ADC_AWD2TR_LT2_9               (0x200UL << ADC_AWD2TR_LT2_Pos)         /*!< 0x00000200 */
1412 #define ADC_AWD2TR_LT2_10              (0x400UL << ADC_AWD2TR_LT2_Pos)         /*!< 0x00000400 */
1413 #define ADC_AWD2TR_LT2_11              (0x800UL << ADC_AWD2TR_LT2_Pos)         /*!< 0x00000800 */
1414 
1415 #define ADC_AWD2TR_HT2_Pos             (16U)
1416 #define ADC_AWD2TR_HT2_Msk             (0xFFFUL << ADC_AWD2TR_HT2_Pos)         /*!< 0x0FFF0000 */
1417 #define ADC_AWD2TR_HT2                 ADC_AWD2TR_HT2_Msk                      /*!< ADC analog watchdog 2 threshold high */
1418 #define ADC_AWD2TR_HT2_0               (0x001UL << ADC_AWD2TR_HT2_Pos)         /*!< 0x00010000 */
1419 #define ADC_AWD2TR_HT2_1               (0x002UL << ADC_AWD2TR_HT2_Pos)         /*!< 0x00020000 */
1420 #define ADC_AWD2TR_HT2_2               (0x004UL << ADC_AWD2TR_HT2_Pos)         /*!< 0x00040000 */
1421 #define ADC_AWD2TR_HT2_3               (0x008UL << ADC_AWD2TR_HT2_Pos)         /*!< 0x00080000 */
1422 #define ADC_AWD2TR_HT2_4               (0x010UL << ADC_AWD2TR_HT2_Pos)         /*!< 0x00100000 */
1423 #define ADC_AWD2TR_HT2_5               (0x020UL << ADC_AWD2TR_HT2_Pos)         /*!< 0x00200000 */
1424 #define ADC_AWD2TR_HT2_6               (0x040UL << ADC_AWD2TR_HT2_Pos)         /*!< 0x00400000 */
1425 #define ADC_AWD2TR_HT2_7               (0x080UL << ADC_AWD2TR_HT2_Pos)         /*!< 0x00800000 */
1426 #define ADC_AWD2TR_HT2_8               (0x100UL << ADC_AWD2TR_HT2_Pos)         /*!< 0x01000000 */
1427 #define ADC_AWD2TR_HT2_9               (0x200UL << ADC_AWD2TR_HT2_Pos)         /*!< 0x02000000 */
1428 #define ADC_AWD2TR_HT2_10              (0x400UL << ADC_AWD2TR_HT2_Pos)         /*!< 0x04000000 */
1429 #define ADC_AWD2TR_HT2_11              (0x800UL << ADC_AWD2TR_HT2_Pos)         /*!< 0x08000000 */
1430 
1431 /* Legacy definitions */
1432 #define ADC_TR2_LT2             ADC_AWD2TR_LT2
1433 #define ADC_TR2_LT2_0           ADC_AWD2TR_LT2_0
1434 #define ADC_TR2_LT2_1           ADC_AWD2TR_LT2_1
1435 #define ADC_TR2_LT2_2           ADC_AWD2TR_LT2_2
1436 #define ADC_TR2_LT2_3           ADC_AWD2TR_LT2_3
1437 #define ADC_TR2_LT2_4           ADC_AWD2TR_LT2_4
1438 #define ADC_TR2_LT2_5           ADC_AWD2TR_LT2_5
1439 #define ADC_TR2_LT2_6           ADC_AWD2TR_LT2_6
1440 #define ADC_TR2_LT2_7           ADC_AWD2TR_LT2_7
1441 #define ADC_TR2_LT2_8           ADC_AWD2TR_LT2_8
1442 #define ADC_TR2_LT2_9           ADC_AWD2TR_LT2_9
1443 #define ADC_TR2_LT2_10          ADC_AWD2TR_LT2_10
1444 #define ADC_TR2_LT2_11          ADC_AWD2TR_LT2_11
1445 
1446 #define ADC_TR2_HT2             ADC_AWD2TR_HT2
1447 #define ADC_TR2_HT2_0           ADC_AWD2TR_HT2_0
1448 #define ADC_TR2_HT2_1           ADC_AWD2TR_HT2_1
1449 #define ADC_TR2_HT2_2           ADC_AWD2TR_HT2_2
1450 #define ADC_TR2_HT2_3           ADC_AWD2TR_HT2_3
1451 #define ADC_TR2_HT2_4           ADC_AWD2TR_HT2_4
1452 #define ADC_TR2_HT2_5           ADC_AWD2TR_HT2_5
1453 #define ADC_TR2_HT2_6           ADC_AWD2TR_HT2_6
1454 #define ADC_TR2_HT2_7           ADC_AWD2TR_HT2_7
1455 #define ADC_TR2_HT2_8           ADC_AWD2TR_HT2_8
1456 #define ADC_TR2_HT2_9           ADC_AWD2TR_HT2_9
1457 #define ADC_TR2_HT2_10          ADC_AWD2TR_HT2_10
1458 #define ADC_TR2_HT2_11          ADC_AWD2TR_HT2_11
1459 
1460 /********************  Bit definition for ADC_CHSELR register  ****************/
1461 #define ADC_CHSELR_CHSEL_Pos           (0U)
1462 #define ADC_CHSELR_CHSEL_Msk           (0x7FFFFUL << ADC_CHSELR_CHSEL_Pos)     /*!< 0x0007FFFF */
1463 #define ADC_CHSELR_CHSEL               ADC_CHSELR_CHSEL_Msk                    /*!< ADC group regular sequencer channels, available when ADC_CFGR1_CHSELRMOD is reset */
1464 #define ADC_CHSELR_CHSEL18_Pos         (18U)
1465 #define ADC_CHSELR_CHSEL18_Msk         (0x1UL << ADC_CHSELR_CHSEL18_Pos)       /*!< 0x00040000 */
1466 #define ADC_CHSELR_CHSEL18             ADC_CHSELR_CHSEL18_Msk                  /*!< ADC group regular sequencer channel 18, available when ADC_CFGR1_CHSELRMOD is reset */
1467 #define ADC_CHSELR_CHSEL17_Pos         (17U)
1468 #define ADC_CHSELR_CHSEL17_Msk         (0x1UL << ADC_CHSELR_CHSEL17_Pos)       /*!< 0x00020000 */
1469 #define ADC_CHSELR_CHSEL17             ADC_CHSELR_CHSEL17_Msk                  /*!< ADC group regular sequencer channel 17, available when ADC_CFGR1_CHSELRMOD is reset */
1470 #define ADC_CHSELR_CHSEL16_Pos         (16U)
1471 #define ADC_CHSELR_CHSEL16_Msk         (0x1UL << ADC_CHSELR_CHSEL16_Pos)       /*!< 0x00010000 */
1472 #define ADC_CHSELR_CHSEL16             ADC_CHSELR_CHSEL16_Msk                  /*!< ADC group regular sequencer channel 16, available when ADC_CFGR1_CHSELRMOD is reset */
1473 #define ADC_CHSELR_CHSEL15_Pos         (15U)
1474 #define ADC_CHSELR_CHSEL15_Msk         (0x1UL << ADC_CHSELR_CHSEL15_Pos)       /*!< 0x00008000 */
1475 #define ADC_CHSELR_CHSEL15             ADC_CHSELR_CHSEL15_Msk                  /*!< ADC group regular sequencer channel 15, available when ADC_CFGR1_CHSELRMOD is reset */
1476 #define ADC_CHSELR_CHSEL14_Pos         (14U)
1477 #define ADC_CHSELR_CHSEL14_Msk         (0x1UL << ADC_CHSELR_CHSEL14_Pos)       /*!< 0x00004000 */
1478 #define ADC_CHSELR_CHSEL14             ADC_CHSELR_CHSEL14_Msk                  /*!< ADC group regular sequencer channel 14, available when ADC_CFGR1_CHSELRMOD is reset */
1479 #define ADC_CHSELR_CHSEL13_Pos         (13U)
1480 #define ADC_CHSELR_CHSEL13_Msk         (0x1UL << ADC_CHSELR_CHSEL13_Pos)       /*!< 0x00002000 */
1481 #define ADC_CHSELR_CHSEL13             ADC_CHSELR_CHSEL13_Msk                  /*!< ADC group regular sequencer channel 13, available when ADC_CFGR1_CHSELRMOD is reset */
1482 #define ADC_CHSELR_CHSEL12_Pos         (12U)
1483 #define ADC_CHSELR_CHSEL12_Msk         (0x1UL << ADC_CHSELR_CHSEL12_Pos)       /*!< 0x00001000 */
1484 #define ADC_CHSELR_CHSEL12             ADC_CHSELR_CHSEL12_Msk                  /*!< ADC group regular sequencer channel 12, available when ADC_CFGR1_CHSELRMOD is reset */
1485 #define ADC_CHSELR_CHSEL11_Pos         (11U)
1486 #define ADC_CHSELR_CHSEL11_Msk         (0x1UL << ADC_CHSELR_CHSEL11_Pos)       /*!< 0x00000800 */
1487 #define ADC_CHSELR_CHSEL11             ADC_CHSELR_CHSEL11_Msk                  /*!< ADC group regular sequencer channel 11, available when ADC_CFGR1_CHSELRMOD is reset */
1488 #define ADC_CHSELR_CHSEL10_Pos         (10U)
1489 #define ADC_CHSELR_CHSEL10_Msk         (0x1UL << ADC_CHSELR_CHSEL10_Pos)       /*!< 0x00000400 */
1490 #define ADC_CHSELR_CHSEL10             ADC_CHSELR_CHSEL10_Msk                  /*!< ADC group regular sequencer channel 10, available when ADC_CFGR1_CHSELRMOD is reset */
1491 #define ADC_CHSELR_CHSEL9_Pos          (9U)
1492 #define ADC_CHSELR_CHSEL9_Msk          (0x1UL << ADC_CHSELR_CHSEL9_Pos)        /*!< 0x00000200 */
1493 #define ADC_CHSELR_CHSEL9              ADC_CHSELR_CHSEL9_Msk                   /*!< ADC group regular sequencer channel 9, available when ADC_CFGR1_CHSELRMOD is reset */
1494 #define ADC_CHSELR_CHSEL8_Pos          (8U)
1495 #define ADC_CHSELR_CHSEL8_Msk          (0x1UL << ADC_CHSELR_CHSEL8_Pos)        /*!< 0x00000100 */
1496 #define ADC_CHSELR_CHSEL8              ADC_CHSELR_CHSEL8_Msk                   /*!< ADC group regular sequencer channel 8, available when ADC_CFGR1_CHSELRMOD is reset */
1497 #define ADC_CHSELR_CHSEL7_Pos          (7U)
1498 #define ADC_CHSELR_CHSEL7_Msk          (0x1UL << ADC_CHSELR_CHSEL7_Pos)        /*!< 0x00000080 */
1499 #define ADC_CHSELR_CHSEL7              ADC_CHSELR_CHSEL7_Msk                   /*!< ADC group regular sequencer channel 7, available when ADC_CFGR1_CHSELRMOD is reset */
1500 #define ADC_CHSELR_CHSEL6_Pos          (6U)
1501 #define ADC_CHSELR_CHSEL6_Msk          (0x1UL << ADC_CHSELR_CHSEL6_Pos)        /*!< 0x00000040 */
1502 #define ADC_CHSELR_CHSEL6              ADC_CHSELR_CHSEL6_Msk                   /*!< ADC group regular sequencer channel 6, available when ADC_CFGR1_CHSELRMOD is reset */
1503 #define ADC_CHSELR_CHSEL5_Pos          (5U)
1504 #define ADC_CHSELR_CHSEL5_Msk          (0x1UL << ADC_CHSELR_CHSEL5_Pos)        /*!< 0x00000020 */
1505 #define ADC_CHSELR_CHSEL5              ADC_CHSELR_CHSEL5_Msk                   /*!< ADC group regular sequencer channel 5, available when ADC_CFGR1_CHSELRMOD is reset */
1506 #define ADC_CHSELR_CHSEL4_Pos          (4U)
1507 #define ADC_CHSELR_CHSEL4_Msk          (0x1UL << ADC_CHSELR_CHSEL4_Pos)        /*!< 0x00000010 */
1508 #define ADC_CHSELR_CHSEL4              ADC_CHSELR_CHSEL4_Msk                   /*!< ADC group regular sequencer channel 4, available when ADC_CFGR1_CHSELRMOD is reset */
1509 #define ADC_CHSELR_CHSEL3_Pos          (3U)
1510 #define ADC_CHSELR_CHSEL3_Msk          (0x1UL << ADC_CHSELR_CHSEL3_Pos)        /*!< 0x00000008 */
1511 #define ADC_CHSELR_CHSEL3              ADC_CHSELR_CHSEL3_Msk                   /*!< ADC group regular sequencer channel 3, available when ADC_CFGR1_CHSELRMOD is reset */
1512 #define ADC_CHSELR_CHSEL2_Pos          (2U)
1513 #define ADC_CHSELR_CHSEL2_Msk          (0x1UL << ADC_CHSELR_CHSEL2_Pos)        /*!< 0x00000004 */
1514 #define ADC_CHSELR_CHSEL2              ADC_CHSELR_CHSEL2_Msk                   /*!< ADC group regular sequencer channel 2, available when ADC_CFGR1_CHSELRMOD is reset */
1515 #define ADC_CHSELR_CHSEL1_Pos          (1U)
1516 #define ADC_CHSELR_CHSEL1_Msk          (0x1UL << ADC_CHSELR_CHSEL1_Pos)        /*!< 0x00000002 */
1517 #define ADC_CHSELR_CHSEL1              ADC_CHSELR_CHSEL1_Msk                   /*!< ADC group regular sequencer channel 1, available when ADC_CFGR1_CHSELRMOD is reset */
1518 #define ADC_CHSELR_CHSEL0_Pos          (0U)
1519 #define ADC_CHSELR_CHSEL0_Msk          (0x1UL << ADC_CHSELR_CHSEL0_Pos)        /*!< 0x00000001 */
1520 #define ADC_CHSELR_CHSEL0              ADC_CHSELR_CHSEL0_Msk                   /*!< ADC group regular sequencer channel 0, available when ADC_CFGR1_CHSELRMOD is reset */
1521 
1522 #define ADC_CHSELR_SQ_ALL_Pos          (0U)
1523 #define ADC_CHSELR_SQ_ALL_Msk          (0xFFFFFFFFUL << ADC_CHSELR_SQ_ALL_Pos) /*!< 0xFFFFFFFF */
1524 #define ADC_CHSELR_SQ_ALL              ADC_CHSELR_SQ_ALL_Msk                   /*!< ADC group regular sequencer all ranks, available when ADC_CFGR1_CHSELRMOD is set */
1525 
1526 #define ADC_CHSELR_SQ8_Pos             (28U)
1527 #define ADC_CHSELR_SQ8_Msk             (0xFUL << ADC_CHSELR_SQ8_Pos)           /*!< 0xF0000000 */
1528 #define ADC_CHSELR_SQ8                 ADC_CHSELR_SQ8_Msk                      /*!< ADC group regular sequencer rank 8, available when ADC_CFGR1_CHSELRMOD is set */
1529 #define ADC_CHSELR_SQ8_0               (0x1UL << ADC_CHSELR_SQ8_Pos)           /*!< 0x10000000 */
1530 #define ADC_CHSELR_SQ8_1               (0x2UL << ADC_CHSELR_SQ8_Pos)           /*!< 0x20000000 */
1531 #define ADC_CHSELR_SQ8_2               (0x4UL << ADC_CHSELR_SQ8_Pos)           /*!< 0x40000000 */
1532 #define ADC_CHSELR_SQ8_3               (0x8UL << ADC_CHSELR_SQ8_Pos)           /*!< 0x80000000 */
1533 
1534 #define ADC_CHSELR_SQ7_Pos             (24U)
1535 #define ADC_CHSELR_SQ7_Msk             (0xFUL << ADC_CHSELR_SQ7_Pos)           /*!< 0x0F000000 */
1536 #define ADC_CHSELR_SQ7                 ADC_CHSELR_SQ7_Msk                      /*!< ADC group regular sequencer rank 7, available when ADC_CFGR1_CHSELRMOD is set */
1537 #define ADC_CHSELR_SQ7_0               (0x1UL << ADC_CHSELR_SQ7_Pos)           /*!< 0x01000000 */
1538 #define ADC_CHSELR_SQ7_1               (0x2UL << ADC_CHSELR_SQ7_Pos)           /*!< 0x02000000 */
1539 #define ADC_CHSELR_SQ7_2               (0x4UL << ADC_CHSELR_SQ7_Pos)           /*!< 0x04000000 */
1540 #define ADC_CHSELR_SQ7_3               (0x8UL << ADC_CHSELR_SQ7_Pos)           /*!< 0x08000000 */
1541 
1542 #define ADC_CHSELR_SQ6_Pos             (20U)
1543 #define ADC_CHSELR_SQ6_Msk             (0xFUL << ADC_CHSELR_SQ6_Pos)           /*!< 0x00F00000 */
1544 #define ADC_CHSELR_SQ6                 ADC_CHSELR_SQ6_Msk                      /*!< ADC group regular sequencer rank 6, available when ADC_CFGR1_CHSELRMOD is set */
1545 #define ADC_CHSELR_SQ6_0               (0x1UL << ADC_CHSELR_SQ6_Pos)           /*!< 0x00100000 */
1546 #define ADC_CHSELR_SQ6_1               (0x2UL << ADC_CHSELR_SQ6_Pos)           /*!< 0x00200000 */
1547 #define ADC_CHSELR_SQ6_2               (0x4UL << ADC_CHSELR_SQ6_Pos)           /*!< 0x00400000 */
1548 #define ADC_CHSELR_SQ6_3               (0x8UL << ADC_CHSELR_SQ6_Pos)           /*!< 0x00800000 */
1549 
1550 #define ADC_CHSELR_SQ5_Pos             (16U)
1551 #define ADC_CHSELR_SQ5_Msk             (0xFUL << ADC_CHSELR_SQ5_Pos)           /*!< 0x000F0000 */
1552 #define ADC_CHSELR_SQ5                 ADC_CHSELR_SQ5_Msk                      /*!< ADC group regular sequencer rank 5, available when ADC_CFGR1_CHSELRMOD is set */
1553 #define ADC_CHSELR_SQ5_0               (0x1UL << ADC_CHSELR_SQ5_Pos)           /*!< 0x00010000 */
1554 #define ADC_CHSELR_SQ5_1               (0x2UL << ADC_CHSELR_SQ5_Pos)           /*!< 0x00020000 */
1555 #define ADC_CHSELR_SQ5_2               (0x4UL << ADC_CHSELR_SQ5_Pos)           /*!< 0x00040000 */
1556 #define ADC_CHSELR_SQ5_3               (0x8UL << ADC_CHSELR_SQ5_Pos)           /*!< 0x00080000 */
1557 
1558 #define ADC_CHSELR_SQ4_Pos             (12U)
1559 #define ADC_CHSELR_SQ4_Msk             (0xFUL << ADC_CHSELR_SQ4_Pos)           /*!< 0x0000F000 */
1560 #define ADC_CHSELR_SQ4                 ADC_CHSELR_SQ4_Msk                      /*!< ADC group regular sequencer rank 4, available when ADC_CFGR1_CHSELRMOD is set */
1561 #define ADC_CHSELR_SQ4_0               (0x1UL << ADC_CHSELR_SQ4_Pos)           /*!< 0x00001000 */
1562 #define ADC_CHSELR_SQ4_1               (0x2UL << ADC_CHSELR_SQ4_Pos)           /*!< 0x00002000 */
1563 #define ADC_CHSELR_SQ4_2               (0x4UL << ADC_CHSELR_SQ4_Pos)           /*!< 0x00004000 */
1564 #define ADC_CHSELR_SQ4_3               (0x8UL << ADC_CHSELR_SQ4_Pos)           /*!< 0x00008000 */
1565 
1566 #define ADC_CHSELR_SQ3_Pos             (8U)
1567 #define ADC_CHSELR_SQ3_Msk             (0xFUL << ADC_CHSELR_SQ3_Pos)           /*!< 0x00000F00 */
1568 #define ADC_CHSELR_SQ3                 ADC_CHSELR_SQ3_Msk                      /*!< ADC group regular sequencer rank 3, available when ADC_CFGR1_CHSELRMOD is set */
1569 #define ADC_CHSELR_SQ3_0               (0x1UL << ADC_CHSELR_SQ3_Pos)           /*!< 0x00000100 */
1570 #define ADC_CHSELR_SQ3_1               (0x2UL << ADC_CHSELR_SQ3_Pos)           /*!< 0x00000200 */
1571 #define ADC_CHSELR_SQ3_2               (0x4UL << ADC_CHSELR_SQ3_Pos)           /*!< 0x00000400 */
1572 #define ADC_CHSELR_SQ3_3               (0x8UL << ADC_CHSELR_SQ3_Pos)           /*!< 0x00000800 */
1573 
1574 #define ADC_CHSELR_SQ2_Pos             (4U)
1575 #define ADC_CHSELR_SQ2_Msk             (0xFUL << ADC_CHSELR_SQ2_Pos)           /*!< 0x000000F0 */
1576 #define ADC_CHSELR_SQ2                 ADC_CHSELR_SQ2_Msk                      /*!< ADC group regular sequencer rank 2, available when ADC_CFGR1_CHSELRMOD is set */
1577 #define ADC_CHSELR_SQ2_0               (0x1UL << ADC_CHSELR_SQ2_Pos)           /*!< 0x00000010 */
1578 #define ADC_CHSELR_SQ2_1               (0x2UL << ADC_CHSELR_SQ2_Pos)           /*!< 0x00000020 */
1579 #define ADC_CHSELR_SQ2_2               (0x4UL << ADC_CHSELR_SQ2_Pos)           /*!< 0x00000040 */
1580 #define ADC_CHSELR_SQ2_3               (0x8UL << ADC_CHSELR_SQ2_Pos)           /*!< 0x00000080 */
1581 
1582 #define ADC_CHSELR_SQ1_Pos             (0U)
1583 #define ADC_CHSELR_SQ1_Msk             (0xFUL << ADC_CHSELR_SQ1_Pos)           /*!< 0x0000000F */
1584 #define ADC_CHSELR_SQ1                 ADC_CHSELR_SQ1_Msk                      /*!< ADC group regular sequencer rank 1, available when ADC_CFGR1_CHSELRMOD is set */
1585 #define ADC_CHSELR_SQ1_0               (0x1UL << ADC_CHSELR_SQ1_Pos)           /*!< 0x00000001 */
1586 #define ADC_CHSELR_SQ1_1               (0x2UL << ADC_CHSELR_SQ1_Pos)           /*!< 0x00000002 */
1587 #define ADC_CHSELR_SQ1_2               (0x4UL << ADC_CHSELR_SQ1_Pos)           /*!< 0x00000004 */
1588 #define ADC_CHSELR_SQ1_3               (0x8UL << ADC_CHSELR_SQ1_Pos)           /*!< 0x00000008 */
1589 
1590 /********************  Bit definition for ADC_AWD3TR register  *******************/
1591 #define ADC_AWD3TR_LT3_Pos             (0U)
1592 #define ADC_AWD3TR_LT3_Msk             (0xFFFUL << ADC_AWD3TR_LT3_Pos)         /*!< 0x00000FFF */
1593 #define ADC_AWD3TR_LT3                 ADC_AWD3TR_LT3_Msk                      /*!< ADC analog watchdog 3 threshold low */
1594 #define ADC_AWD3TR_LT3_0               (0x001UL << ADC_AWD3TR_LT3_Pos)         /*!< 0x00000001 */
1595 #define ADC_AWD3TR_LT3_1               (0x002UL << ADC_AWD3TR_LT3_Pos)         /*!< 0x00000002 */
1596 #define ADC_AWD3TR_LT3_2               (0x004UL << ADC_AWD3TR_LT3_Pos)         /*!< 0x00000004 */
1597 #define ADC_AWD3TR_LT3_3               (0x008UL << ADC_AWD3TR_LT3_Pos)         /*!< 0x00000008 */
1598 #define ADC_AWD3TR_LT3_4               (0x010UL << ADC_AWD3TR_LT3_Pos)         /*!< 0x00000010 */
1599 #define ADC_AWD3TR_LT3_5               (0x020UL << ADC_AWD3TR_LT3_Pos)         /*!< 0x00000020 */
1600 #define ADC_AWD3TR_LT3_6               (0x040UL << ADC_AWD3TR_LT3_Pos)         /*!< 0x00000040 */
1601 #define ADC_AWD3TR_LT3_7               (0x080UL << ADC_AWD3TR_LT3_Pos)         /*!< 0x00000080 */
1602 #define ADC_AWD3TR_LT3_8               (0x100UL << ADC_AWD3TR_LT3_Pos)         /*!< 0x00000100 */
1603 #define ADC_AWD3TR_LT3_9               (0x200UL << ADC_AWD3TR_LT3_Pos)         /*!< 0x00000200 */
1604 #define ADC_AWD3TR_LT3_10              (0x400UL << ADC_AWD3TR_LT3_Pos)         /*!< 0x00000400 */
1605 #define ADC_AWD3TR_LT3_11              (0x800UL << ADC_AWD3TR_LT3_Pos)         /*!< 0x00000800 */
1606 
1607 #define ADC_AWD3TR_HT3_Pos             (16U)
1608 #define ADC_AWD3TR_HT3_Msk             (0xFFFUL << ADC_AWD3TR_HT3_Pos)         /*!< 0x0FFF0000 */
1609 #define ADC_AWD3TR_HT3                 ADC_AWD3TR_HT3_Msk                      /*!< ADC analog watchdog 3 threshold high */
1610 #define ADC_AWD3TR_HT3_0               (0x001UL << ADC_AWD3TR_HT3_Pos)         /*!< 0x00010000 */
1611 #define ADC_AWD3TR_HT3_1               (0x002UL << ADC_AWD3TR_HT3_Pos)         /*!< 0x00020000 */
1612 #define ADC_AWD3TR_HT3_2               (0x004UL << ADC_AWD3TR_HT3_Pos)         /*!< 0x00040000 */
1613 #define ADC_AWD3TR_HT3_3               (0x008UL << ADC_AWD3TR_HT3_Pos)         /*!< 0x00080000 */
1614 #define ADC_AWD3TR_HT3_4               (0x010UL << ADC_AWD3TR_HT3_Pos)         /*!< 0x00100000 */
1615 #define ADC_AWD3TR_HT3_5               (0x020UL << ADC_AWD3TR_HT3_Pos)         /*!< 0x00200000 */
1616 #define ADC_AWD3TR_HT3_6               (0x040UL << ADC_AWD3TR_HT3_Pos)         /*!< 0x00400000 */
1617 #define ADC_AWD3TR_HT3_7               (0x080UL << ADC_AWD3TR_HT3_Pos)         /*!< 0x00800000 */
1618 #define ADC_AWD3TR_HT3_8               (0x100UL << ADC_AWD3TR_HT3_Pos)         /*!< 0x01000000 */
1619 #define ADC_AWD3TR_HT3_9               (0x200UL << ADC_AWD3TR_HT3_Pos)         /*!< 0x02000000 */
1620 #define ADC_AWD3TR_HT3_10              (0x400UL << ADC_AWD3TR_HT3_Pos)         /*!< 0x04000000 */
1621 #define ADC_AWD3TR_HT3_11              (0x800UL << ADC_AWD3TR_HT3_Pos)         /*!< 0x08000000 */
1622 
1623 /* Legacy definitions */
1624 #define ADC_TR3_LT3             ADC_AWD3TR_LT3
1625 #define ADC_TR3_LT3_0           ADC_AWD3TR_LT3_0
1626 #define ADC_TR3_LT3_1           ADC_AWD3TR_LT3_1
1627 #define ADC_TR3_LT3_2           ADC_AWD3TR_LT3_2
1628 #define ADC_TR3_LT3_3           ADC_AWD3TR_LT3_3
1629 #define ADC_TR3_LT3_4           ADC_AWD3TR_LT3_4
1630 #define ADC_TR3_LT3_5           ADC_AWD3TR_LT3_5
1631 #define ADC_TR3_LT3_6           ADC_AWD3TR_LT3_6
1632 #define ADC_TR3_LT3_7           ADC_AWD3TR_LT3_7
1633 #define ADC_TR3_LT3_8           ADC_AWD3TR_LT3_8
1634 #define ADC_TR3_LT3_9           ADC_AWD3TR_LT3_9
1635 #define ADC_TR3_LT3_10          ADC_AWD3TR_LT3_10
1636 #define ADC_TR3_LT3_11          ADC_AWD3TR_LT3_11
1637 
1638 #define ADC_TR3_HT3             ADC_AWD3TR_HT3
1639 #define ADC_TR3_HT3_0           ADC_AWD3TR_HT3_0
1640 #define ADC_TR3_HT3_1           ADC_AWD3TR_HT3_1
1641 #define ADC_TR3_HT3_2           ADC_AWD3TR_HT3_2
1642 #define ADC_TR3_HT3_3           ADC_AWD3TR_HT3_3
1643 #define ADC_TR3_HT3_4           ADC_AWD3TR_HT3_4
1644 #define ADC_TR3_HT3_5           ADC_AWD3TR_HT3_5
1645 #define ADC_TR3_HT3_6           ADC_AWD3TR_HT3_6
1646 #define ADC_TR3_HT3_7           ADC_AWD3TR_HT3_7
1647 #define ADC_TR3_HT3_8           ADC_AWD3TR_HT3_8
1648 #define ADC_TR3_HT3_9           ADC_AWD3TR_HT3_9
1649 #define ADC_TR3_HT3_10          ADC_AWD3TR_HT3_10
1650 #define ADC_TR3_HT3_11          ADC_AWD3TR_HT3_11
1651 
1652 /********************  Bit definition for ADC_DR register  ********************/
1653 #define ADC_DR_DATA_Pos                (0U)
1654 #define ADC_DR_DATA_Msk                (0xFFFFUL << ADC_DR_DATA_Pos)           /*!< 0x0000FFFF */
1655 #define ADC_DR_DATA                    ADC_DR_DATA_Msk                         /*!< ADC group regular conversion data */
1656 #define ADC_DR_DATA_0                  (0x0001UL << ADC_DR_DATA_Pos)           /*!< 0x00000001 */
1657 #define ADC_DR_DATA_1                  (0x0002UL << ADC_DR_DATA_Pos)           /*!< 0x00000002 */
1658 #define ADC_DR_DATA_2                  (0x0004UL << ADC_DR_DATA_Pos)           /*!< 0x00000004 */
1659 #define ADC_DR_DATA_3                  (0x0008UL << ADC_DR_DATA_Pos)           /*!< 0x00000008 */
1660 #define ADC_DR_DATA_4                  (0x0010UL << ADC_DR_DATA_Pos)           /*!< 0x00000010 */
1661 #define ADC_DR_DATA_5                  (0x0020UL << ADC_DR_DATA_Pos)           /*!< 0x00000020 */
1662 #define ADC_DR_DATA_6                  (0x0040UL << ADC_DR_DATA_Pos)           /*!< 0x00000040 */
1663 #define ADC_DR_DATA_7                  (0x0080UL << ADC_DR_DATA_Pos)           /*!< 0x00000080 */
1664 #define ADC_DR_DATA_8                  (0x0100UL << ADC_DR_DATA_Pos)           /*!< 0x00000100 */
1665 #define ADC_DR_DATA_9                  (0x0200UL << ADC_DR_DATA_Pos)           /*!< 0x00000200 */
1666 #define ADC_DR_DATA_10                 (0x0400UL << ADC_DR_DATA_Pos)           /*!< 0x00000400 */
1667 #define ADC_DR_DATA_11                 (0x0800UL << ADC_DR_DATA_Pos)           /*!< 0x00000800 */
1668 #define ADC_DR_DATA_12                 (0x1000UL << ADC_DR_DATA_Pos)           /*!< 0x00001000 */
1669 #define ADC_DR_DATA_13                 (0x2000UL << ADC_DR_DATA_Pos)           /*!< 0x00002000 */
1670 #define ADC_DR_DATA_14                 (0x4000UL << ADC_DR_DATA_Pos)           /*!< 0x00004000 */
1671 #define ADC_DR_DATA_15                 (0x8000UL << ADC_DR_DATA_Pos)           /*!< 0x00008000 */
1672 
1673 /********************  Bit definition for ADC_AWD2CR register  ****************/
1674 #define ADC_AWD2CR_AWD2CH_Pos          (0U)
1675 #define ADC_AWD2CR_AWD2CH_Msk          (0x7FFFFUL << ADC_AWD2CR_AWD2CH_Pos)    /*!< 0x0007FFFF */
1676 #define ADC_AWD2CR_AWD2CH              ADC_AWD2CR_AWD2CH_Msk                   /*!< ADC analog watchdog 2 monitored channel selection */
1677 #define ADC_AWD2CR_AWD2CH_0            (0x00001UL << ADC_AWD2CR_AWD2CH_Pos)    /*!< 0x00000001 */
1678 #define ADC_AWD2CR_AWD2CH_1            (0x00002UL << ADC_AWD2CR_AWD2CH_Pos)    /*!< 0x00000002 */
1679 #define ADC_AWD2CR_AWD2CH_2            (0x00004UL << ADC_AWD2CR_AWD2CH_Pos)    /*!< 0x00000004 */
1680 #define ADC_AWD2CR_AWD2CH_3            (0x00008UL << ADC_AWD2CR_AWD2CH_Pos)    /*!< 0x00000008 */
1681 #define ADC_AWD2CR_AWD2CH_4            (0x00010UL << ADC_AWD2CR_AWD2CH_Pos)    /*!< 0x00000010 */
1682 #define ADC_AWD2CR_AWD2CH_5            (0x00020UL << ADC_AWD2CR_AWD2CH_Pos)    /*!< 0x00000020 */
1683 #define ADC_AWD2CR_AWD2CH_6            (0x00040UL << ADC_AWD2CR_AWD2CH_Pos)    /*!< 0x00000040 */
1684 #define ADC_AWD2CR_AWD2CH_7            (0x00080UL << ADC_AWD2CR_AWD2CH_Pos)    /*!< 0x00000080 */
1685 #define ADC_AWD2CR_AWD2CH_8            (0x00100UL << ADC_AWD2CR_AWD2CH_Pos)    /*!< 0x00000100 */
1686 #define ADC_AWD2CR_AWD2CH_9            (0x00200UL << ADC_AWD2CR_AWD2CH_Pos)    /*!< 0x00000200 */
1687 #define ADC_AWD2CR_AWD2CH_10           (0x00400UL << ADC_AWD2CR_AWD2CH_Pos)    /*!< 0x00000400 */
1688 #define ADC_AWD2CR_AWD2CH_11           (0x00800UL << ADC_AWD2CR_AWD2CH_Pos)    /*!< 0x00000800 */
1689 #define ADC_AWD2CR_AWD2CH_12           (0x01000UL << ADC_AWD2CR_AWD2CH_Pos)    /*!< 0x00001000 */
1690 #define ADC_AWD2CR_AWD2CH_13           (0x02000UL << ADC_AWD2CR_AWD2CH_Pos)    /*!< 0x00002000 */
1691 #define ADC_AWD2CR_AWD2CH_14           (0x04000UL << ADC_AWD2CR_AWD2CH_Pos)    /*!< 0x00004000 */
1692 #define ADC_AWD2CR_AWD2CH_15           (0x08000UL << ADC_AWD2CR_AWD2CH_Pos)    /*!< 0x00008000 */
1693 #define ADC_AWD2CR_AWD2CH_16           (0x10000UL << ADC_AWD2CR_AWD2CH_Pos)    /*!< 0x00010000 */
1694 #define ADC_AWD2CR_AWD2CH_17           (0x20000UL << ADC_AWD2CR_AWD2CH_Pos)    /*!< 0x00020000 */
1695 #define ADC_AWD2CR_AWD2CH_18           (0x40000UL << ADC_AWD2CR_AWD2CH_Pos)    /*!< 0x00040000 */
1696 
1697 /********************  Bit definition for ADC_AWD3CR register  ****************/
1698 #define ADC_AWD3CR_AWD3CH_Pos          (0U)
1699 #define ADC_AWD3CR_AWD3CH_Msk          (0x7FFFFUL << ADC_AWD3CR_AWD3CH_Pos)    /*!< 0x0007FFFF */
1700 #define ADC_AWD3CR_AWD3CH              ADC_AWD3CR_AWD3CH_Msk                   /*!< ADC analog watchdog 3 monitored channel selection */
1701 #define ADC_AWD3CR_AWD3CH_0            (0x00001UL << ADC_AWD3CR_AWD3CH_Pos)    /*!< 0x00000001 */
1702 #define ADC_AWD3CR_AWD3CH_1            (0x00002UL << ADC_AWD3CR_AWD3CH_Pos)    /*!< 0x00000002 */
1703 #define ADC_AWD3CR_AWD3CH_2            (0x00004UL << ADC_AWD3CR_AWD3CH_Pos)    /*!< 0x00000004 */
1704 #define ADC_AWD3CR_AWD3CH_3            (0x00008UL << ADC_AWD3CR_AWD3CH_Pos)    /*!< 0x00000008 */
1705 #define ADC_AWD3CR_AWD3CH_4            (0x00010UL << ADC_AWD3CR_AWD3CH_Pos)    /*!< 0x00000010 */
1706 #define ADC_AWD3CR_AWD3CH_5            (0x00020UL << ADC_AWD3CR_AWD3CH_Pos)    /*!< 0x00000020 */
1707 #define ADC_AWD3CR_AWD3CH_6            (0x00040UL << ADC_AWD3CR_AWD3CH_Pos)    /*!< 0x00000040 */
1708 #define ADC_AWD3CR_AWD3CH_7            (0x00080UL << ADC_AWD3CR_AWD3CH_Pos)    /*!< 0x00000080 */
1709 #define ADC_AWD3CR_AWD3CH_8            (0x00100UL << ADC_AWD3CR_AWD3CH_Pos)    /*!< 0x00000100 */
1710 #define ADC_AWD3CR_AWD3CH_9            (0x00200UL << ADC_AWD3CR_AWD3CH_Pos)    /*!< 0x00000200 */
1711 #define ADC_AWD3CR_AWD3CH_10           (0x00400UL << ADC_AWD3CR_AWD3CH_Pos)    /*!< 0x00000400 */
1712 #define ADC_AWD3CR_AWD3CH_11           (0x00800UL << ADC_AWD3CR_AWD3CH_Pos)    /*!< 0x00000800 */
1713 #define ADC_AWD3CR_AWD3CH_12           (0x01000UL << ADC_AWD3CR_AWD3CH_Pos)    /*!< 0x00001000 */
1714 #define ADC_AWD3CR_AWD3CH_13           (0x02000UL << ADC_AWD3CR_AWD3CH_Pos)    /*!< 0x00002000 */
1715 #define ADC_AWD3CR_AWD3CH_14           (0x04000UL << ADC_AWD3CR_AWD3CH_Pos)    /*!< 0x00004000 */
1716 #define ADC_AWD3CR_AWD3CH_15           (0x08000UL << ADC_AWD3CR_AWD3CH_Pos)    /*!< 0x00008000 */
1717 #define ADC_AWD3CR_AWD3CH_16           (0x10000UL << ADC_AWD3CR_AWD3CH_Pos)    /*!< 0x00010000 */
1718 #define ADC_AWD3CR_AWD3CH_17           (0x20000UL << ADC_AWD3CR_AWD3CH_Pos)    /*!< 0x00020000 */
1719 #define ADC_AWD3CR_AWD3CH_18           (0x40000UL << ADC_AWD3CR_AWD3CH_Pos)    /*!< 0x00040000 */
1720 
1721 /********************  Bit definition for ADC_CALFACT register  ***************/
1722 #define ADC_CALFACT_CALFACT_Pos        (0U)
1723 #define ADC_CALFACT_CALFACT_Msk        (0x7FUL << ADC_CALFACT_CALFACT_Pos)     /*!< 0x0000007F */
1724 #define ADC_CALFACT_CALFACT            ADC_CALFACT_CALFACT_Msk                 /*!< ADC calibration factor in single-ended mode */
1725 #define ADC_CALFACT_CALFACT_0          (0x01UL << ADC_CALFACT_CALFACT_Pos)     /*!< 0x00000001 */
1726 #define ADC_CALFACT_CALFACT_1          (0x02UL << ADC_CALFACT_CALFACT_Pos)     /*!< 0x00000002 */
1727 #define ADC_CALFACT_CALFACT_2          (0x04UL << ADC_CALFACT_CALFACT_Pos)     /*!< 0x00000004 */
1728 #define ADC_CALFACT_CALFACT_3          (0x08UL << ADC_CALFACT_CALFACT_Pos)     /*!< 0x00000008 */
1729 #define ADC_CALFACT_CALFACT_4          (0x10UL << ADC_CALFACT_CALFACT_Pos)     /*!< 0x00000010 */
1730 #define ADC_CALFACT_CALFACT_5          (0x20UL << ADC_CALFACT_CALFACT_Pos)     /*!< 0x00000020 */
1731 #define ADC_CALFACT_CALFACT_6          (0x40UL << ADC_CALFACT_CALFACT_Pos)     /*!< 0x00000040 */
1732 
1733 /*************************  ADC Common registers  *****************************/
1734 /********************  Bit definition for ADC_CCR register  *******************/
1735 #define ADC_CCR_PRESC_Pos              (18U)
1736 #define ADC_CCR_PRESC_Msk              (0xFUL << ADC_CCR_PRESC_Pos)            /*!< 0x003C0000 */
1737 #define ADC_CCR_PRESC                  ADC_CCR_PRESC_Msk                       /*!< ADC common clock prescaler, only for clock source asynchronous */
1738 #define ADC_CCR_PRESC_0                (0x1UL << ADC_CCR_PRESC_Pos)            /*!< 0x00040000 */
1739 #define ADC_CCR_PRESC_1                (0x2UL << ADC_CCR_PRESC_Pos)            /*!< 0x00080000 */
1740 #define ADC_CCR_PRESC_2                (0x4UL << ADC_CCR_PRESC_Pos)            /*!< 0x00100000 */
1741 #define ADC_CCR_PRESC_3                (0x8UL << ADC_CCR_PRESC_Pos)            /*!< 0x00200000 */
1742 
1743 #define ADC_CCR_VREFEN_Pos             (22U)
1744 #define ADC_CCR_VREFEN_Msk             (0x1UL << ADC_CCR_VREFEN_Pos)           /*!< 0x00400000 */
1745 #define ADC_CCR_VREFEN                 ADC_CCR_VREFEN_Msk                      /*!< ADC internal path to VrefInt enable */
1746 #define ADC_CCR_TSEN_Pos               (23U)
1747 #define ADC_CCR_TSEN_Msk               (0x1UL << ADC_CCR_TSEN_Pos)             /*!< 0x00800000 */
1748 #define ADC_CCR_TSEN                   ADC_CCR_TSEN_Msk                        /*!< ADC internal path to temperature sensor enable */
1749 #define ADC_CCR_VBATEN_Pos             (24U)
1750 #define ADC_CCR_VBATEN_Msk             (0x1UL << ADC_CCR_VBATEN_Pos)           /*!< 0x01000000 */
1751 #define ADC_CCR_VBATEN                 ADC_CCR_VBATEN_Msk                      /*!< ADC internal path to battery voltage enable */
1752 
1753 /* Legacy */
1754 #define ADC_CCR_LFMEN_Pos              (25U)
1755 #define ADC_CCR_LFMEN_Msk              (0x1UL << ADC_CCR_LFMEN_Pos)            /*!< 0x02000000 */
1756 #define ADC_CCR_LFMEN                  ADC_CCR_LFMEN_Msk                       /*!< Legacy feature, useless on STM32G0 (ADC common clock low frequency mode is automatically managed by ADC peripheral on STM32G0) */
1757 
1758 /******************************************************************************/
1759 /*                                                                            */
1760 /*                                 HDMI-CEC (CEC)                             */
1761 /*                                                                            */
1762 /******************************************************************************/
1763 
1764 /*******************  Bit definition for CEC_CR register  *********************/
1765 #define CEC_CR_CECEN_Pos         (0U)
1766 #define CEC_CR_CECEN_Msk         (0x1UL << CEC_CR_CECEN_Pos)                    /*!< 0x00000001 */
1767 #define CEC_CR_CECEN             CEC_CR_CECEN_Msk                               /*!< CEC Enable                         */
1768 #define CEC_CR_TXSOM_Pos         (1U)
1769 #define CEC_CR_TXSOM_Msk         (0x1UL << CEC_CR_TXSOM_Pos)                    /*!< 0x00000002 */
1770 #define CEC_CR_TXSOM             CEC_CR_TXSOM_Msk                               /*!< CEC Tx Start Of Message            */
1771 #define CEC_CR_TXEOM_Pos         (2U)
1772 #define CEC_CR_TXEOM_Msk         (0x1UL << CEC_CR_TXEOM_Pos)                    /*!< 0x00000004 */
1773 #define CEC_CR_TXEOM             CEC_CR_TXEOM_Msk                               /*!< CEC Tx End Of Message              */
1774 
1775 /*******************  Bit definition for CEC_CFGR register  *******************/
1776 #define CEC_CFGR_SFT_Pos         (0U)
1777 #define CEC_CFGR_SFT_Msk         (0x7UL << CEC_CFGR_SFT_Pos)                    /*!< 0x00000007 */
1778 #define CEC_CFGR_SFT             CEC_CFGR_SFT_Msk                               /*!< CEC Signal Free Time               */
1779 #define CEC_CFGR_RXTOL_Pos       (3U)
1780 #define CEC_CFGR_RXTOL_Msk       (0x1UL << CEC_CFGR_RXTOL_Pos)                  /*!< 0x00000008 */
1781 #define CEC_CFGR_RXTOL           CEC_CFGR_RXTOL_Msk                             /*!< CEC Tolerance                      */
1782 #define CEC_CFGR_BRESTP_Pos      (4U)
1783 #define CEC_CFGR_BRESTP_Msk      (0x1UL << CEC_CFGR_BRESTP_Pos)                 /*!< 0x00000010 */
1784 #define CEC_CFGR_BRESTP          CEC_CFGR_BRESTP_Msk                            /*!< CEC Rx Stop                        */
1785 #define CEC_CFGR_BREGEN_Pos      (5U)
1786 #define CEC_CFGR_BREGEN_Msk      (0x1UL << CEC_CFGR_BREGEN_Pos)                 /*!< 0x00000020 */
1787 #define CEC_CFGR_BREGEN          CEC_CFGR_BREGEN_Msk                            /*!< CEC Bit Rising Error generation    */
1788 #define CEC_CFGR_LBPEGEN_Pos     (6U)
1789 #define CEC_CFGR_LBPEGEN_Msk     (0x1UL << CEC_CFGR_LBPEGEN_Pos)                /*!< 0x00000040 */
1790 #define CEC_CFGR_LBPEGEN         CEC_CFGR_LBPEGEN_Msk                           /*!< CEC Long Bit Period Error gener.   */
1791 #define CEC_CFGR_BRDNOGEN_Pos    (7U)
1792 #define CEC_CFGR_BRDNOGEN_Msk    (0x1UL << CEC_CFGR_BRDNOGEN_Pos)               /*!< 0x00000080 */
1793 #define CEC_CFGR_BRDNOGEN        CEC_CFGR_BRDNOGEN_Msk                          /*!< CEC Broadcast No Error generation  */
1794 #define CEC_CFGR_SFTOPT_Pos      (8U)
1795 #define CEC_CFGR_SFTOPT_Msk      (0x1UL << CEC_CFGR_SFTOPT_Pos)                 /*!< 0x00000100 */
1796 #define CEC_CFGR_SFTOPT          CEC_CFGR_SFTOPT_Msk                            /*!< CEC Signal Free Time optional      */
1797 #define CEC_CFGR_OAR_Pos         (16U)
1798 #define CEC_CFGR_OAR_Msk         (0x7FFFUL << CEC_CFGR_OAR_Pos)                 /*!< 0x7FFF0000 */
1799 #define CEC_CFGR_OAR             CEC_CFGR_OAR_Msk                               /*!< CEC Own Address                    */
1800 #define CEC_CFGR_LSTN_Pos        (31U)
1801 #define CEC_CFGR_LSTN_Msk        (0x1UL << CEC_CFGR_LSTN_Pos)                   /*!< 0x80000000 */
1802 #define CEC_CFGR_LSTN            CEC_CFGR_LSTN_Msk                              /*!< CEC Listen mode                    */
1803 
1804 /*******************  Bit definition for CEC_TXDR register  *******************/
1805 #define CEC_TXDR_TXD_Pos         (0U)
1806 #define CEC_TXDR_TXD_Msk         (0xFFUL << CEC_TXDR_TXD_Pos)                   /*!< 0x000000FF */
1807 #define CEC_TXDR_TXD             CEC_TXDR_TXD_Msk                               /*!< CEC Tx Data                        */
1808 
1809 /*******************  Bit definition for CEC_RXDR register  *******************/
1810 #define CEC_RXDR_RXD_Pos         (0U)
1811 #define CEC_RXDR_RXD_Msk         (0xFFUL << CEC_RXDR_RXD_Pos)                   /*!< 0x000000FF */
1812 #define CEC_RXDR_RXD             CEC_RXDR_RXD_Msk                               /*!< CEC Rx Data                        */
1813 
1814 /*******************  Bit definition for CEC_ISR register  ********************/
1815 #define CEC_ISR_RXBR_Pos         (0U)
1816 #define CEC_ISR_RXBR_Msk         (0x1UL << CEC_ISR_RXBR_Pos)                    /*!< 0x00000001 */
1817 #define CEC_ISR_RXBR             CEC_ISR_RXBR_Msk                               /*!< CEC Rx-Byte Received                   */
1818 #define CEC_ISR_RXEND_Pos        (1U)
1819 #define CEC_ISR_RXEND_Msk        (0x1UL << CEC_ISR_RXEND_Pos)                   /*!< 0x00000002 */
1820 #define CEC_ISR_RXEND            CEC_ISR_RXEND_Msk                              /*!< CEC End Of Reception                   */
1821 #define CEC_ISR_RXOVR_Pos        (2U)
1822 #define CEC_ISR_RXOVR_Msk        (0x1UL << CEC_ISR_RXOVR_Pos)                   /*!< 0x00000004 */
1823 #define CEC_ISR_RXOVR            CEC_ISR_RXOVR_Msk                              /*!< CEC Rx-Overrun                         */
1824 #define CEC_ISR_BRE_Pos          (3U)
1825 #define CEC_ISR_BRE_Msk          (0x1UL << CEC_ISR_BRE_Pos)                     /*!< 0x00000008 */
1826 #define CEC_ISR_BRE              CEC_ISR_BRE_Msk                                /*!< CEC Rx Bit Rising Error                */
1827 #define CEC_ISR_SBPE_Pos         (4U)
1828 #define CEC_ISR_SBPE_Msk         (0x1UL << CEC_ISR_SBPE_Pos)                    /*!< 0x00000010 */
1829 #define CEC_ISR_SBPE             CEC_ISR_SBPE_Msk                               /*!< CEC Rx Short Bit period Error          */
1830 #define CEC_ISR_LBPE_Pos         (5U)
1831 #define CEC_ISR_LBPE_Msk         (0x1UL << CEC_ISR_LBPE_Pos)                    /*!< 0x00000020 */
1832 #define CEC_ISR_LBPE             CEC_ISR_LBPE_Msk                               /*!< CEC Rx Long Bit period Error           */
1833 #define CEC_ISR_RXACKE_Pos       (6U)
1834 #define CEC_ISR_RXACKE_Msk       (0x1UL << CEC_ISR_RXACKE_Pos)                  /*!< 0x00000040 */
1835 #define CEC_ISR_RXACKE           CEC_ISR_RXACKE_Msk                             /*!< CEC Rx Missing Acknowledge             */
1836 #define CEC_ISR_ARBLST_Pos       (7U)
1837 #define CEC_ISR_ARBLST_Msk       (0x1UL << CEC_ISR_ARBLST_Pos)                  /*!< 0x00000080 */
1838 #define CEC_ISR_ARBLST           CEC_ISR_ARBLST_Msk                             /*!< CEC Arbitration Lost                   */
1839 #define CEC_ISR_TXBR_Pos         (8U)
1840 #define CEC_ISR_TXBR_Msk         (0x1UL << CEC_ISR_TXBR_Pos)                    /*!< 0x00000100 */
1841 #define CEC_ISR_TXBR             CEC_ISR_TXBR_Msk                               /*!< CEC Tx Byte Request                    */
1842 #define CEC_ISR_TXEND_Pos        (9U)
1843 #define CEC_ISR_TXEND_Msk        (0x1UL << CEC_ISR_TXEND_Pos)                   /*!< 0x00000200 */
1844 #define CEC_ISR_TXEND            CEC_ISR_TXEND_Msk                              /*!< CEC End of Transmission                */
1845 #define CEC_ISR_TXUDR_Pos        (10U)
1846 #define CEC_ISR_TXUDR_Msk        (0x1UL << CEC_ISR_TXUDR_Pos)                   /*!< 0x00000400 */
1847 #define CEC_ISR_TXUDR            CEC_ISR_TXUDR_Msk                              /*!< CEC Tx-Buffer Underrun                 */
1848 #define CEC_ISR_TXERR_Pos        (11U)
1849 #define CEC_ISR_TXERR_Msk        (0x1UL << CEC_ISR_TXERR_Pos)                   /*!< 0x00000800 */
1850 #define CEC_ISR_TXERR            CEC_ISR_TXERR_Msk                              /*!< CEC Tx-Error                           */
1851 #define CEC_ISR_TXACKE_Pos       (12U)
1852 #define CEC_ISR_TXACKE_Msk       (0x1UL << CEC_ISR_TXACKE_Pos)                  /*!< 0x00001000 */
1853 #define CEC_ISR_TXACKE           CEC_ISR_TXACKE_Msk                             /*!< CEC Tx Missing Acknowledge             */
1854 
1855 /*******************  Bit definition for CEC_IER register  ********************/
1856 #define CEC_IER_RXBRIE_Pos       (0U)
1857 #define CEC_IER_RXBRIE_Msk       (0x1UL << CEC_IER_RXBRIE_Pos)                  /*!< 0x00000001 */
1858 #define CEC_IER_RXBRIE           CEC_IER_RXBRIE_Msk                             /*!< CEC Rx-Byte Received IT Enable         */
1859 #define CEC_IER_RXENDIE_Pos      (1U)
1860 #define CEC_IER_RXENDIE_Msk      (0x1UL << CEC_IER_RXENDIE_Pos)                 /*!< 0x00000002 */
1861 #define CEC_IER_RXENDIE          CEC_IER_RXENDIE_Msk                            /*!< CEC End Of Reception IT Enable         */
1862 #define CEC_IER_RXOVRIE_Pos      (2U)
1863 #define CEC_IER_RXOVRIE_Msk      (0x1UL << CEC_IER_RXOVRIE_Pos)                 /*!< 0x00000004 */
1864 #define CEC_IER_RXOVRIE          CEC_IER_RXOVRIE_Msk                            /*!< CEC Rx-Overrun IT Enable               */
1865 #define CEC_IER_BREIE_Pos        (3U)
1866 #define CEC_IER_BREIE_Msk        (0x1UL << CEC_IER_BREIE_Pos)                   /*!< 0x00000008 */
1867 #define CEC_IER_BREIE            CEC_IER_BREIE_Msk                              /*!< CEC Rx Bit Rising Error IT Enable      */
1868 #define CEC_IER_SBPEIE_Pos       (4U)
1869 #define CEC_IER_SBPEIE_Msk       (0x1UL << CEC_IER_SBPEIE_Pos)                  /*!< 0x00000010 */
1870 #define CEC_IER_SBPEIE           CEC_IER_SBPEIE_Msk                             /*!< CEC Rx Short Bit period Error IT Enable*/
1871 #define CEC_IER_LBPEIE_Pos       (5U)
1872 #define CEC_IER_LBPEIE_Msk       (0x1UL << CEC_IER_LBPEIE_Pos)                  /*!< 0x00000020 */
1873 #define CEC_IER_LBPEIE           CEC_IER_LBPEIE_Msk                             /*!< CEC Rx Long Bit period Error IT Enable */
1874 #define CEC_IER_RXACKEIE_Pos     (6U)
1875 #define CEC_IER_RXACKEIE_Msk     (0x1UL << CEC_IER_RXACKEIE_Pos)                /*!< 0x00000040 */
1876 #define CEC_IER_RXACKEIE         CEC_IER_RXACKEIE_Msk                           /*!< CEC Rx Missing Acknowledge IT Enable   */
1877 #define CEC_IER_ARBLSTIE_Pos     (7U)
1878 #define CEC_IER_ARBLSTIE_Msk     (0x1UL << CEC_IER_ARBLSTIE_Pos)                /*!< 0x00000080 */
1879 #define CEC_IER_ARBLSTIE         CEC_IER_ARBLSTIE_Msk                           /*!< CEC Arbitration Lost IT Enable         */
1880 #define CEC_IER_TXBRIE_Pos       (8U)
1881 #define CEC_IER_TXBRIE_Msk       (0x1UL << CEC_IER_TXBRIE_Pos)                  /*!< 0x00000100 */
1882 #define CEC_IER_TXBRIE           CEC_IER_TXBRIE_Msk                             /*!< CEC Tx Byte Request  IT Enable         */
1883 #define CEC_IER_TXENDIE_Pos      (9U)
1884 #define CEC_IER_TXENDIE_Msk      (0x1UL << CEC_IER_TXENDIE_Pos)                 /*!< 0x00000200 */
1885 #define CEC_IER_TXENDIE          CEC_IER_TXENDIE_Msk                            /*!< CEC End of Transmission IT Enable      */
1886 #define CEC_IER_TXUDRIE_Pos      (10U)
1887 #define CEC_IER_TXUDRIE_Msk      (0x1UL << CEC_IER_TXUDRIE_Pos)                 /*!< 0x00000400 */
1888 #define CEC_IER_TXUDRIE          CEC_IER_TXUDRIE_Msk                            /*!< CEC Tx-Buffer Underrun IT Enable       */
1889 #define CEC_IER_TXERRIE_Pos      (11U)
1890 #define CEC_IER_TXERRIE_Msk      (0x1UL << CEC_IER_TXERRIE_Pos)                 /*!< 0x00000800 */
1891 #define CEC_IER_TXERRIE          CEC_IER_TXERRIE_Msk                            /*!< CEC Tx-Error IT Enable                 */
1892 #define CEC_IER_TXACKEIE_Pos     (12U)
1893 #define CEC_IER_TXACKEIE_Msk     (0x1UL << CEC_IER_TXACKEIE_Pos)                /*!< 0x00001000 */
1894 #define CEC_IER_TXACKEIE         CEC_IER_TXACKEIE_Msk                           /*!< CEC Tx Missing Acknowledge IT Enable   */
1895 
1896 /******************************************************************************/
1897 /*                                                                            */
1898 /*                          CRC calculation unit                              */
1899 /*                                                                            */
1900 /******************************************************************************/
1901 /*******************  Bit definition for CRC_DR register  *********************/
1902 #define CRC_DR_DR_Pos            (0U)
1903 #define CRC_DR_DR_Msk            (0xFFFFFFFFUL << CRC_DR_DR_Pos)                /*!< 0xFFFFFFFF */
1904 #define CRC_DR_DR                CRC_DR_DR_Msk                                  /*!< Data register bits */
1905 
1906 /*******************  Bit definition for CRC_IDR register  ********************/
1907 #define CRC_IDR_IDR_Pos          (0U)
1908 #define CRC_IDR_IDR_Msk          (0xFFFFFFFFUL << CRC_IDR_IDR_Pos)              /*!< 0xFFFFFFFF */
1909 #define CRC_IDR_IDR              CRC_IDR_IDR_Msk                                /*!< General-purpose 32-bits data register bits */
1910 
1911 /********************  Bit definition for CRC_CR register  ********************/
1912 #define CRC_CR_RESET_Pos         (0U)
1913 #define CRC_CR_RESET_Msk         (0x1UL << CRC_CR_RESET_Pos)                    /*!< 0x00000001 */
1914 #define CRC_CR_RESET             CRC_CR_RESET_Msk                               /*!< RESET the CRC computation unit bit */
1915 #define CRC_CR_POLYSIZE_Pos      (3U)
1916 #define CRC_CR_POLYSIZE_Msk      (0x3UL << CRC_CR_POLYSIZE_Pos)                 /*!< 0x00000018 */
1917 #define CRC_CR_POLYSIZE          CRC_CR_POLYSIZE_Msk                            /*!< Polynomial size bits */
1918 #define CRC_CR_POLYSIZE_0        (0x1UL << CRC_CR_POLYSIZE_Pos)                 /*!< 0x00000008 */
1919 #define CRC_CR_POLYSIZE_1        (0x2UL << CRC_CR_POLYSIZE_Pos)                 /*!< 0x00000010 */
1920 #define CRC_CR_REV_IN_Pos        (5U)
1921 #define CRC_CR_REV_IN_Msk        (0x3UL << CRC_CR_REV_IN_Pos)                   /*!< 0x00000060 */
1922 #define CRC_CR_REV_IN            CRC_CR_REV_IN_Msk                              /*!< REV_IN Reverse Input Data bits */
1923 #define CRC_CR_REV_IN_0          (0x1UL << CRC_CR_REV_IN_Pos)                   /*!< 0x00000020 */
1924 #define CRC_CR_REV_IN_1          (0x2UL << CRC_CR_REV_IN_Pos)                   /*!< 0x00000040 */
1925 #define CRC_CR_REV_OUT_Pos       (7U)
1926 #define CRC_CR_REV_OUT_Msk       (0x1UL << CRC_CR_REV_OUT_Pos)                  /*!< 0x00000080 */
1927 #define CRC_CR_REV_OUT           CRC_CR_REV_OUT_Msk                             /*!< REV_OUT Reverse Output Data bits */
1928 
1929 /*******************  Bit definition for CRC_INIT register  *******************/
1930 #define CRC_INIT_INIT_Pos        (0U)
1931 #define CRC_INIT_INIT_Msk        (0xFFFFFFFFUL << CRC_INIT_INIT_Pos)            /*!< 0xFFFFFFFF */
1932 #define CRC_INIT_INIT            CRC_INIT_INIT_Msk                              /*!< Initial CRC value bits */
1933 
1934 /*******************  Bit definition for CRC_POL register  ********************/
1935 #define CRC_POL_POL_Pos          (0U)
1936 #define CRC_POL_POL_Msk          (0xFFFFFFFFUL << CRC_POL_POL_Pos)              /*!< 0xFFFFFFFF */
1937 #define CRC_POL_POL              CRC_POL_POL_Msk                                /*!< Coefficients of the polynomial */
1938 
1939 /******************************************************************************/
1940 /*                                                                            */
1941 /*                       Advanced Encryption Standard (AES)                   */
1942 /*                                                                            */
1943 /******************************************************************************/
1944 /*******************  Bit definition for AES_CR register  *********************/
1945 #define AES_CR_EN_Pos            (0U)
1946 #define AES_CR_EN_Msk            (0x1UL << AES_CR_EN_Pos)                       /*!< 0x00000001 */
1947 #define AES_CR_EN                AES_CR_EN_Msk                                  /*!< AES Enable */
1948 #define AES_CR_DATATYPE_Pos      (1U)
1949 #define AES_CR_DATATYPE_Msk      (0x3UL << AES_CR_DATATYPE_Pos)                 /*!< 0x00000006 */
1950 #define AES_CR_DATATYPE          AES_CR_DATATYPE_Msk                            /*!< Data type selection */
1951 #define AES_CR_DATATYPE_0        (0x1UL << AES_CR_DATATYPE_Pos)                 /*!< 0x00000002 */
1952 #define AES_CR_DATATYPE_1        (0x2UL << AES_CR_DATATYPE_Pos)                 /*!< 0x00000004 */
1953 
1954 #define AES_CR_MODE_Pos          (3U)
1955 #define AES_CR_MODE_Msk          (0x3UL << AES_CR_MODE_Pos)                     /*!< 0x00000018 */
1956 #define AES_CR_MODE              AES_CR_MODE_Msk                                /*!< AES Mode Of Operation */
1957 #define AES_CR_MODE_0            (0x1UL << AES_CR_MODE_Pos)                     /*!< 0x00000008 */
1958 #define AES_CR_MODE_1            (0x2UL << AES_CR_MODE_Pos)                     /*!< 0x00000010 */
1959 
1960 #define AES_CR_CHMOD_Pos         (5U)
1961 #define AES_CR_CHMOD_Msk         (0x803UL << AES_CR_CHMOD_Pos)                  /*!< 0x00010060 */
1962 #define AES_CR_CHMOD             AES_CR_CHMOD_Msk                               /*!< AES Chaining Mode */
1963 #define AES_CR_CHMOD_0           (0x001UL << AES_CR_CHMOD_Pos)                  /*!< 0x00000020 */
1964 #define AES_CR_CHMOD_1           (0x002UL << AES_CR_CHMOD_Pos)                  /*!< 0x00000040 */
1965 #define AES_CR_CHMOD_2           (0x800UL << AES_CR_CHMOD_Pos)                  /*!< 0x00010000 */
1966 
1967 #define AES_CR_CCFC_Pos          (7U)
1968 #define AES_CR_CCFC_Msk          (0x1UL << AES_CR_CCFC_Pos)                     /*!< 0x00000080 */
1969 #define AES_CR_CCFC              AES_CR_CCFC_Msk                                /*!< Computation Complete Flag Clear */
1970 #define AES_CR_ERRC_Pos          (8U)
1971 #define AES_CR_ERRC_Msk          (0x1UL << AES_CR_ERRC_Pos)                     /*!< 0x00000100 */
1972 #define AES_CR_ERRC              AES_CR_ERRC_Msk                                /*!< Error Clear */
1973 #define AES_CR_CCFIE_Pos         (9U)
1974 #define AES_CR_CCFIE_Msk         (0x1UL << AES_CR_CCFIE_Pos)                    /*!< 0x00000200 */
1975 #define AES_CR_CCFIE             AES_CR_CCFIE_Msk                               /*!< Computation Complete Flag Interrupt Enable */
1976 #define AES_CR_ERRIE_Pos         (10U)
1977 #define AES_CR_ERRIE_Msk         (0x1UL << AES_CR_ERRIE_Pos)                    /*!< 0x00000400 */
1978 #define AES_CR_ERRIE             AES_CR_ERRIE_Msk                               /*!< Error Interrupt Enable */
1979 #define AES_CR_DMAINEN_Pos       (11U)
1980 #define AES_CR_DMAINEN_Msk       (0x1UL << AES_CR_DMAINEN_Pos)                  /*!< 0x00000800 */
1981 #define AES_CR_DMAINEN           AES_CR_DMAINEN_Msk                             /*!< Enable data input phase DMA management  */
1982 #define AES_CR_DMAOUTEN_Pos      (12U)
1983 #define AES_CR_DMAOUTEN_Msk      (0x1UL << AES_CR_DMAOUTEN_Pos)                 /*!< 0x00001000 */
1984 #define AES_CR_DMAOUTEN          AES_CR_DMAOUTEN_Msk                            /*!< Enable data output phase DMA management */
1985 
1986 #define AES_CR_NPBLB_Pos         (20U)
1987 #define AES_CR_NPBLB_Msk         (0xFUL << AES_CR_NPBLB_Pos)                    /*!< 0x00F00000 */
1988 #define AES_CR_NPBLB             AES_CR_NPBLB_Msk                               /*!< Number of padding bytes in last block of payload. */
1989 #define AES_CR_NPBLB_0           (0x1UL << AES_CR_NPBLB_Pos)                    /*!< 0x00100000 */
1990 #define AES_CR_NPBLB_1           (0x2UL << AES_CR_NPBLB_Pos)                    /*!< 0x00200000 */
1991 #define AES_CR_NPBLB_2           (0x4UL << AES_CR_NPBLB_Pos)                    /*!< 0x00400000 */
1992 #define AES_CR_NPBLB_3           (0x8UL << AES_CR_NPBLB_Pos)                    /*!< 0x00800000 */
1993 
1994 #define AES_CR_GCMPH_Pos         (13U)
1995 #define AES_CR_GCMPH_Msk         (0x3UL << AES_CR_GCMPH_Pos)                    /*!< 0x00006000 */
1996 #define AES_CR_GCMPH             AES_CR_GCMPH_Msk                               /*!< GCM Phase */
1997 #define AES_CR_GCMPH_0           (0x1UL << AES_CR_GCMPH_Pos)                    /*!< 0x00002000 */
1998 #define AES_CR_GCMPH_1           (0x2UL << AES_CR_GCMPH_Pos)                    /*!< 0x00004000 */
1999 
2000 #define AES_CR_KEYSIZE_Pos       (18U)
2001 #define AES_CR_KEYSIZE_Msk       (0x1UL << AES_CR_KEYSIZE_Pos)                  /*!< 0x00040000 */
2002 #define AES_CR_KEYSIZE           AES_CR_KEYSIZE_Msk                             /*!< Key size selection */
2003 
2004 /*******************  Bit definition for AES_SR register  *********************/
2005 #define AES_SR_CCF_Pos           (0U)
2006 #define AES_SR_CCF_Msk           (0x1UL << AES_SR_CCF_Pos)                      /*!< 0x00000001 */
2007 #define AES_SR_CCF               AES_SR_CCF_Msk                                 /*!< Computation Complete Flag */
2008 #define AES_SR_RDERR_Pos         (1U)
2009 #define AES_SR_RDERR_Msk         (0x1UL << AES_SR_RDERR_Pos)                    /*!< 0x00000002 */
2010 #define AES_SR_RDERR             AES_SR_RDERR_Msk                               /*!< Read Error Flag */
2011 #define AES_SR_WRERR_Pos         (2U)
2012 #define AES_SR_WRERR_Msk         (0x1UL << AES_SR_WRERR_Pos)                    /*!< 0x00000004 */
2013 #define AES_SR_WRERR             AES_SR_WRERR_Msk                               /*!< Write Error Flag */
2014 #define AES_SR_BUSY_Pos          (3U)
2015 #define AES_SR_BUSY_Msk          (0x1UL << AES_SR_BUSY_Pos)                     /*!< 0x00000008 */
2016 #define AES_SR_BUSY              AES_SR_BUSY_Msk                                /*!< Busy Flag */
2017 
2018 /*******************  Bit definition for AES_DINR register  *******************/
2019 #define AES_DINR_Pos             (0U)
2020 #define AES_DINR_Msk             (0xFFFFFFFFUL << AES_DINR_Pos)                 /*!< 0xFFFFFFFF */
2021 #define AES_DINR                 AES_DINR_Msk                                   /*!< AES Data Input Register */
2022 
2023 /*******************  Bit definition for AES_DOUTR register  ******************/
2024 #define AES_DOUTR_Pos            (0U)
2025 #define AES_DOUTR_Msk            (0xFFFFFFFFUL << AES_DOUTR_Pos)                /*!< 0xFFFFFFFF */
2026 #define AES_DOUTR                AES_DOUTR_Msk                                  /*!< AES Data Output Register */
2027 
2028 /*******************  Bit definition for AES_KEYR0 register  ******************/
2029 #define AES_KEYR0_Pos            (0U)
2030 #define AES_KEYR0_Msk            (0xFFFFFFFFUL << AES_KEYR0_Pos)                /*!< 0xFFFFFFFF */
2031 #define AES_KEYR0                AES_KEYR0_Msk                                  /*!< AES Key Register 0 */
2032 
2033 /*******************  Bit definition for AES_KEYR1 register  ******************/
2034 #define AES_KEYR1_Pos            (0U)
2035 #define AES_KEYR1_Msk            (0xFFFFFFFFUL << AES_KEYR1_Pos)                /*!< 0xFFFFFFFF */
2036 #define AES_KEYR1                AES_KEYR1_Msk                                  /*!< AES Key Register 1 */
2037 
2038 /*******************  Bit definition for AES_KEYR2 register  ******************/
2039 #define AES_KEYR2_Pos            (0U)
2040 #define AES_KEYR2_Msk            (0xFFFFFFFFUL << AES_KEYR2_Pos)                /*!< 0xFFFFFFFF */
2041 #define AES_KEYR2                AES_KEYR2_Msk                                  /*!< AES Key Register 2 */
2042 
2043 /*******************  Bit definition for AES_KEYR3 register  ******************/
2044 #define AES_KEYR3_Pos            (0U)
2045 #define AES_KEYR3_Msk            (0xFFFFFFFFUL << AES_KEYR3_Pos)                /*!< 0xFFFFFFFF */
2046 #define AES_KEYR3                AES_KEYR3_Msk                                  /*!< AES Key Register 3 */
2047 
2048 /*******************  Bit definition for AES_KEYR4 register  ******************/
2049 #define AES_KEYR4_Pos            (0U)
2050 #define AES_KEYR4_Msk            (0xFFFFFFFFUL << AES_KEYR4_Pos)                /*!< 0xFFFFFFFF */
2051 #define AES_KEYR4                AES_KEYR4_Msk                                  /*!< AES Key Register 4 */
2052 
2053 /*******************  Bit definition for AES_KEYR5 register  ******************/
2054 #define AES_KEYR5_Pos            (0U)
2055 #define AES_KEYR5_Msk            (0xFFFFFFFFUL << AES_KEYR5_Pos)                /*!< 0xFFFFFFFF */
2056 #define AES_KEYR5                AES_KEYR5_Msk                                  /*!< AES Key Register 5 */
2057 
2058 /*******************  Bit definition for AES_KEYR6 register  ******************/
2059 #define AES_KEYR6_Pos            (0U)
2060 #define AES_KEYR6_Msk            (0xFFFFFFFFUL << AES_KEYR6_Pos)                /*!< 0xFFFFFFFF */
2061 #define AES_KEYR6                AES_KEYR6_Msk                                  /*!< AES Key Register 6 */
2062 
2063 /*******************  Bit definition for AES_KEYR7 register  ******************/
2064 #define AES_KEYR7_Pos            (0U)
2065 #define AES_KEYR7_Msk            (0xFFFFFFFFUL << AES_KEYR7_Pos)                /*!< 0xFFFFFFFF */
2066 #define AES_KEYR7                AES_KEYR7_Msk                                  /*!< AES Key Register 7 */
2067 
2068 /*******************  Bit definition for AES_IVR0 register   ******************/
2069 #define AES_IVR0_Pos             (0U)
2070 #define AES_IVR0_Msk             (0xFFFFFFFFUL << AES_IVR0_Pos)                 /*!< 0xFFFFFFFF */
2071 #define AES_IVR0                 AES_IVR0_Msk                                   /*!< AES Initialization Vector Register 0 */
2072 
2073 /*******************  Bit definition for AES_IVR1 register   ******************/
2074 #define AES_IVR1_Pos             (0U)
2075 #define AES_IVR1_Msk             (0xFFFFFFFFUL << AES_IVR1_Pos)                 /*!< 0xFFFFFFFF */
2076 #define AES_IVR1                 AES_IVR1_Msk                                   /*!< AES Initialization Vector Register 1 */
2077 
2078 /*******************  Bit definition for AES_IVR2 register   ******************/
2079 #define AES_IVR2_Pos             (0U)
2080 #define AES_IVR2_Msk             (0xFFFFFFFFUL << AES_IVR2_Pos)                /*!< 0xFFFFFFFF */
2081 #define AES_IVR2                 AES_IVR2_Msk                                  /*!< AES Initialization Vector Register 2 */
2082 
2083 /*******************  Bit definition for AES_IVR3 register   ******************/
2084 #define AES_IVR3_Pos             (0U)
2085 #define AES_IVR3_Msk             (0xFFFFFFFFUL << AES_IVR3_Pos)                /*!< 0xFFFFFFFF */
2086 #define AES_IVR3                 AES_IVR3_Msk                                  /*!< AES Initialization Vector Register 3 */
2087 
2088 /*******************  Bit definition for AES_SUSP0R register  ******************/
2089 #define AES_SUSP0R_Pos           (0U)
2090 #define AES_SUSP0R_Msk           (0xFFFFFFFFUL << AES_SUSP0R_Pos)              /*!< 0xFFFFFFFF */
2091 #define AES_SUSP0R               AES_SUSP0R_Msk                                /*!< AES Suspend registers 0 */
2092 
2093 /*******************  Bit definition for AES_SUSP1R register  ******************/
2094 #define AES_SUSP1R_Pos           (0U)
2095 #define AES_SUSP1R_Msk           (0xFFFFFFFFUL << AES_SUSP1R_Pos)              /*!< 0xFFFFFFFF */
2096 #define AES_SUSP1R               AES_SUSP1R_Msk                                /*!< AES Suspend registers 1 */
2097 
2098 /*******************  Bit definition for AES_SUSP2R register  ******************/
2099 #define AES_SUSP2R_Pos           (0U)
2100 #define AES_SUSP2R_Msk           (0xFFFFFFFFUL << AES_SUSP2R_Pos)              /*!< 0xFFFFFFFF */
2101 #define AES_SUSP2R               AES_SUSP2R_Msk                                /*!< AES Suspend registers 2 */
2102 
2103 /*******************  Bit definition for AES_SUSP3R register  ******************/
2104 #define AES_SUSP3R_Pos           (0U)
2105 #define AES_SUSP3R_Msk           (0xFFFFFFFFUL << AES_SUSP3R_Pos)              /*!< 0xFFFFFFFF */
2106 #define AES_SUSP3R               AES_SUSP3R_Msk                                /*!< AES Suspend registers 3 */
2107 
2108 /*******************  Bit definition for AES_SUSP4R register  ******************/
2109 #define AES_SUSP4R_Pos           (0U)
2110 #define AES_SUSP4R_Msk           (0xFFFFFFFFUL << AES_SUSP4R_Pos)              /*!< 0xFFFFFFFF */
2111 #define AES_SUSP4R               AES_SUSP4R_Msk                                /*!< AES Suspend registers 4 */
2112 
2113 /*******************  Bit definition for AES_SUSP5R register  ******************/
2114 #define AES_SUSP5R_Pos           (0U)
2115 #define AES_SUSP5R_Msk           (0xFFFFFFFFUL << AES_SUSP5R_Pos)              /*!< 0xFFFFFFFF */
2116 #define AES_SUSP5R               AES_SUSP5R_Msk                                /*!< AES Suspend registers 5 */
2117 
2118 /*******************  Bit definition for AES_SUSP6R register  ******************/
2119 #define AES_SUSP6R_Pos           (0U)
2120 #define AES_SUSP6R_Msk           (0xFFFFFFFFUL << AES_SUSP6R_Pos)              /*!< 0xFFFFFFFF */
2121 #define AES_SUSP6R               AES_SUSP6R_Msk                                /*!< AES Suspend registers 6 */
2122 
2123 /*******************  Bit definition for AES_SUSP7R register  ******************/
2124 #define AES_SUSP7R_Pos           (0U)
2125 #define AES_SUSP7R_Msk           (0xFFFFFFFFUL << AES_SUSP7R_Pos)              /*!< 0xFFFFFFFF */
2126 #define AES_SUSP7R               AES_SUSP7R_Msk                                /*!< AES Suspend registers 7 */
2127 
2128 
2129 /******************************************************************************/
2130 /*                                                                            */
2131 /*                      Digital to Analog Converter                           */
2132 /*                                                                            */
2133 /******************************************************************************/
2134 /*
2135 * @brief Specific device feature definitions
2136 */
2137 #define DAC_ADDITIONAL_TRIGGERS_SUPPORT
2138 
2139 /********************  Bit definition for DAC_CR register  ********************/
2140 #define DAC_CR_EN1_Pos              (0U)
2141 #define DAC_CR_EN1_Msk              (0x1UL << DAC_CR_EN1_Pos)                  /*!< 0x00000001 */
2142 #define DAC_CR_EN1                  DAC_CR_EN1_Msk                             /*!<DAC channel1 enable */
2143 #define DAC_CR_TEN1_Pos             (1U)
2144 #define DAC_CR_TEN1_Msk             (0x1UL << DAC_CR_TEN1_Pos)                 /*!< 0x00000002 */
2145 #define DAC_CR_TEN1                 DAC_CR_TEN1_Msk                            /*!<DAC channel1 Trigger enable */
2146 
2147 #define DAC_CR_TSEL1_Pos            (2U)
2148 #define DAC_CR_TSEL1_Msk            (0xFUL << DAC_CR_TSEL1_Pos)                /*!< 0x0000003C */
2149 #define DAC_CR_TSEL1                DAC_CR_TSEL1_Msk                           /*!<TSEL1[3:0] (DAC channel1 Trigger selection) */
2150 #define DAC_CR_TSEL1_0              (0x1UL << DAC_CR_TSEL1_Pos)                /*!< 0x00000004 */
2151 #define DAC_CR_TSEL1_1              (0x2UL << DAC_CR_TSEL1_Pos)                /*!< 0x00000008 */
2152 #define DAC_CR_TSEL1_2              (0x4UL << DAC_CR_TSEL1_Pos)                /*!< 0x00000010 */
2153 #define DAC_CR_TSEL1_3              (0x8UL << DAC_CR_TSEL1_Pos)                /*!< 0x00000020 */
2154 
2155 #define DAC_CR_WAVE1_Pos            (6U)
2156 #define DAC_CR_WAVE1_Msk            (0x3UL << DAC_CR_WAVE1_Pos)                /*!< 0x000000C0 */
2157 #define DAC_CR_WAVE1                DAC_CR_WAVE1_Msk                           /*!<WAVE1[1:0] (DAC channel1 noise/triangle wave generation enable) */
2158 #define DAC_CR_WAVE1_0              (0x1UL << DAC_CR_WAVE1_Pos)                /*!< 0x00000040 */
2159 #define DAC_CR_WAVE1_1              (0x2UL << DAC_CR_WAVE1_Pos)                /*!< 0x00000080 */
2160 
2161 #define DAC_CR_MAMP1_Pos            (8U)
2162 #define DAC_CR_MAMP1_Msk            (0xFUL << DAC_CR_MAMP1_Pos)                /*!< 0x00000F00 */
2163 #define DAC_CR_MAMP1                DAC_CR_MAMP1_Msk                           /*!<MAMP1[3:0] (DAC channel1 Mask/Amplitude selector) */
2164 #define DAC_CR_MAMP1_0              (0x1UL << DAC_CR_MAMP1_Pos)                /*!< 0x00000100 */
2165 #define DAC_CR_MAMP1_1              (0x2UL << DAC_CR_MAMP1_Pos)                /*!< 0x00000200 */
2166 #define DAC_CR_MAMP1_2              (0x4UL << DAC_CR_MAMP1_Pos)                /*!< 0x00000400 */
2167 #define DAC_CR_MAMP1_3              (0x8UL << DAC_CR_MAMP1_Pos)                /*!< 0x00000800 */
2168 
2169 #define DAC_CR_DMAEN1_Pos           (12U)
2170 #define DAC_CR_DMAEN1_Msk           (0x1UL << DAC_CR_DMAEN1_Pos)               /*!< 0x00001000 */
2171 #define DAC_CR_DMAEN1               DAC_CR_DMAEN1_Msk                          /*!<DAC channel1 DMA enable */
2172 #define DAC_CR_DMAUDRIE1_Pos        (13U)
2173 #define DAC_CR_DMAUDRIE1_Msk        (0x1UL << DAC_CR_DMAUDRIE1_Pos)            /*!< 0x00002000 */
2174 #define DAC_CR_DMAUDRIE1            DAC_CR_DMAUDRIE1_Msk                       /*!<DAC channel 1 DMA underrun interrupt enable  >*/
2175 #define DAC_CR_CEN1_Pos             (14U)
2176 #define DAC_CR_CEN1_Msk             (0x1UL << DAC_CR_CEN1_Pos)                 /*!< 0x00004000 */
2177 #define DAC_CR_CEN1                 DAC_CR_CEN1_Msk                            /*!<DAC channel 1 calibration enable >*/
2178 
2179 #define DAC_CR_EN2_Pos              (16U)
2180 #define DAC_CR_EN2_Msk              (0x1UL << DAC_CR_EN2_Pos)                  /*!< 0x00010000 */
2181 #define DAC_CR_EN2                  DAC_CR_EN2_Msk                             /*!<DAC channel2 enable */
2182 #define DAC_CR_TEN2_Pos             (17U)
2183 #define DAC_CR_TEN2_Msk             (0x1UL << DAC_CR_TEN2_Pos)                 /*!< 0x00020000 */
2184 #define DAC_CR_TEN2                 DAC_CR_TEN2_Msk                            /*!<DAC channel2 Trigger enable */
2185 
2186 #define DAC_CR_TSEL2_Pos            (18U)
2187 #define DAC_CR_TSEL2_Msk            (0xFUL << DAC_CR_TSEL2_Pos)                /*!< 0x003C0000 */
2188 #define DAC_CR_TSEL2                DAC_CR_TSEL2_Msk                           /*!<TSEL2[2:0] (DAC channel2 Trigger selection) */
2189 #define DAC_CR_TSEL2_0              (0x1UL << DAC_CR_TSEL2_Pos)                /*!< 0x00040000 */
2190 #define DAC_CR_TSEL2_1              (0x2UL << DAC_CR_TSEL2_Pos)                /*!< 0x00080000 */
2191 #define DAC_CR_TSEL2_2              (0x4UL << DAC_CR_TSEL2_Pos)                /*!< 0x00100000 */
2192 #define DAC_CR_TSEL2_3              (0x8UL << DAC_CR_TSEL2_Pos)                /*!< 0x00200000 */
2193 
2194 #define DAC_CR_WAVE2_Pos            (22U)
2195 #define DAC_CR_WAVE2_Msk            (0x3UL << DAC_CR_WAVE2_Pos)                /*!< 0x00C00000 */
2196 #define DAC_CR_WAVE2                DAC_CR_WAVE2_Msk                           /*!<WAVE2[1:0] (DAC channel2 noise/triangle wave generation enable) */
2197 #define DAC_CR_WAVE2_0              (0x1UL << DAC_CR_WAVE2_Pos)                /*!< 0x00400000 */
2198 #define DAC_CR_WAVE2_1              (0x2UL << DAC_CR_WAVE2_Pos)                /*!< 0x00800000 */
2199 
2200 #define DAC_CR_MAMP2_Pos            (24U)
2201 #define DAC_CR_MAMP2_Msk            (0xFUL << DAC_CR_MAMP2_Pos)                /*!< 0x0F000000 */
2202 #define DAC_CR_MAMP2                DAC_CR_MAMP2_Msk                           /*!<MAMP2[3:0] (DAC channel2 Mask/Amplitude selector) */
2203 #define DAC_CR_MAMP2_0              (0x1UL << DAC_CR_MAMP2_Pos)                /*!< 0x01000000 */
2204 #define DAC_CR_MAMP2_1              (0x2UL << DAC_CR_MAMP2_Pos)                /*!< 0x02000000 */
2205 #define DAC_CR_MAMP2_2              (0x4UL << DAC_CR_MAMP2_Pos)                /*!< 0x04000000 */
2206 #define DAC_CR_MAMP2_3              (0x8UL << DAC_CR_MAMP2_Pos)                /*!< 0x08000000 */
2207 
2208 #define DAC_CR_DMAEN2_Pos           (28U)
2209 #define DAC_CR_DMAEN2_Msk           (0x1UL << DAC_CR_DMAEN2_Pos)               /*!< 0x10000000 */
2210 #define DAC_CR_DMAEN2               DAC_CR_DMAEN2_Msk                          /*!<DAC channel2 DMA enabled */
2211 #define DAC_CR_DMAUDRIE2_Pos        (29U)
2212 #define DAC_CR_DMAUDRIE2_Msk        (0x1UL << DAC_CR_DMAUDRIE2_Pos)            /*!< 0x20000000 */
2213 #define DAC_CR_DMAUDRIE2            DAC_CR_DMAUDRIE2_Msk                       /*!<DAC channel2 DMA underrun interrupt enable  >*/
2214 #define DAC_CR_CEN2_Pos             (30U)
2215 #define DAC_CR_CEN2_Msk             (0x1UL << DAC_CR_CEN2_Pos)                 /*!< 0x40000000 */
2216 #define DAC_CR_CEN2                 DAC_CR_CEN2_Msk                            /*!<DAC channel2 calibration enable >*/
2217 
2218 /*****************  Bit definition for DAC_SWTRIGR register  ******************/
2219 #define DAC_SWTRIGR_SWTRIG1_Pos     (0U)
2220 #define DAC_SWTRIGR_SWTRIG1_Msk     (0x1UL << DAC_SWTRIGR_SWTRIG1_Pos)         /*!< 0x00000001 */
2221 #define DAC_SWTRIGR_SWTRIG1         DAC_SWTRIGR_SWTRIG1_Msk                    /*!<DAC channel1 software trigger */
2222 #define DAC_SWTRIGR_SWTRIG2_Pos     (1U)
2223 #define DAC_SWTRIGR_SWTRIG2_Msk     (0x1UL << DAC_SWTRIGR_SWTRIG2_Pos)         /*!< 0x00000002 */
2224 #define DAC_SWTRIGR_SWTRIG2         DAC_SWTRIGR_SWTRIG2_Msk                    /*!<DAC channel2 software trigger */
2225 
2226 /*****************  Bit definition for DAC_DHR12R1 register  ******************/
2227 #define DAC_DHR12R1_DACC1DHR_Pos    (0U)
2228 #define DAC_DHR12R1_DACC1DHR_Msk    (0xFFFUL << DAC_DHR12R1_DACC1DHR_Pos)      /*!< 0x00000FFF */
2229 #define DAC_DHR12R1_DACC1DHR        DAC_DHR12R1_DACC1DHR_Msk                   /*!<DAC channel1 12-bit Right aligned data */
2230 
2231 /*****************  Bit definition for DAC_DHR12L1 register  ******************/
2232 #define DAC_DHR12L1_DACC1DHR_Pos    (4U)
2233 #define DAC_DHR12L1_DACC1DHR_Msk    (0xFFFUL << DAC_DHR12L1_DACC1DHR_Pos)      /*!< 0x0000FFF0 */
2234 #define DAC_DHR12L1_DACC1DHR        DAC_DHR12L1_DACC1DHR_Msk                   /*!<DAC channel1 12-bit Left aligned data */
2235 
2236 /******************  Bit definition for DAC_DHR8R1 register  ******************/
2237 #define DAC_DHR8R1_DACC1DHR_Pos     (0U)
2238 #define DAC_DHR8R1_DACC1DHR_Msk     (0xFFUL << DAC_DHR8R1_DACC1DHR_Pos)        /*!< 0x000000FF */
2239 #define DAC_DHR8R1_DACC1DHR         DAC_DHR8R1_DACC1DHR_Msk                    /*!<DAC channel1 8-bit Right aligned data */
2240 
2241 /*****************  Bit definition for DAC_DHR12R2 register  ******************/
2242 #define DAC_DHR12R2_DACC2DHR_Pos    (0U)
2243 #define DAC_DHR12R2_DACC2DHR_Msk    (0xFFFUL << DAC_DHR12R2_DACC2DHR_Pos)      /*!< 0x00000FFF */
2244 #define DAC_DHR12R2_DACC2DHR        DAC_DHR12R2_DACC2DHR_Msk                   /*!<DAC channel2 12-bit Right aligned data */
2245 
2246 /*****************  Bit definition for DAC_DHR12L2 register  ******************/
2247 #define DAC_DHR12L2_DACC2DHR_Pos    (4U)
2248 #define DAC_DHR12L2_DACC2DHR_Msk    (0xFFFUL << DAC_DHR12L2_DACC2DHR_Pos)      /*!< 0x0000FFF0 */
2249 #define DAC_DHR12L2_DACC2DHR        DAC_DHR12L2_DACC2DHR_Msk                   /*!<DAC channel2 12-bit Left aligned data */
2250 
2251 /******************  Bit definition for DAC_DHR8R2 register  ******************/
2252 #define DAC_DHR8R2_DACC2DHR_Pos     (0U)
2253 #define DAC_DHR8R2_DACC2DHR_Msk     (0xFFUL << DAC_DHR8R2_DACC2DHR_Pos)        /*!< 0x000000FF */
2254 #define DAC_DHR8R2_DACC2DHR         DAC_DHR8R2_DACC2DHR_Msk                    /*!<DAC channel2 8-bit Right aligned data */
2255 
2256 /*****************  Bit definition for DAC_DHR12RD register  ******************/
2257 #define DAC_DHR12RD_DACC1DHR_Pos    (0U)
2258 #define DAC_DHR12RD_DACC1DHR_Msk    (0xFFFUL << DAC_DHR12RD_DACC1DHR_Pos)      /*!< 0x00000FFF */
2259 #define DAC_DHR12RD_DACC1DHR        DAC_DHR12RD_DACC1DHR_Msk                   /*!<DAC channel1 12-bit Right aligned data */
2260 #define DAC_DHR12RD_DACC2DHR_Pos    (16U)
2261 #define DAC_DHR12RD_DACC2DHR_Msk    (0xFFFUL << DAC_DHR12RD_DACC2DHR_Pos)      /*!< 0x0FFF0000 */
2262 #define DAC_DHR12RD_DACC2DHR        DAC_DHR12RD_DACC2DHR_Msk                   /*!<DAC channel2 12-bit Right aligned data */
2263 
2264 /*****************  Bit definition for DAC_DHR12LD register  ******************/
2265 #define DAC_DHR12LD_DACC1DHR_Pos    (4U)
2266 #define DAC_DHR12LD_DACC1DHR_Msk    (0xFFFUL << DAC_DHR12LD_DACC1DHR_Pos)      /*!< 0x0000FFF0 */
2267 #define DAC_DHR12LD_DACC1DHR        DAC_DHR12LD_DACC1DHR_Msk                   /*!<DAC channel1 12-bit Left aligned data */
2268 #define DAC_DHR12LD_DACC2DHR_Pos    (20U)
2269 #define DAC_DHR12LD_DACC2DHR_Msk    (0xFFFUL << DAC_DHR12LD_DACC2DHR_Pos)      /*!< 0xFFF00000 */
2270 #define DAC_DHR12LD_DACC2DHR        DAC_DHR12LD_DACC2DHR_Msk                   /*!<DAC channel2 12-bit Left aligned data */
2271 
2272 /******************  Bit definition for DAC_DHR8RD register  ******************/
2273 #define DAC_DHR8RD_DACC1DHR_Pos     (0U)
2274 #define DAC_DHR8RD_DACC1DHR_Msk     (0xFFUL << DAC_DHR8RD_DACC1DHR_Pos)        /*!< 0x000000FF */
2275 #define DAC_DHR8RD_DACC1DHR         DAC_DHR8RD_DACC1DHR_Msk                    /*!<DAC channel1 8-bit Right aligned data */
2276 #define DAC_DHR8RD_DACC2DHR_Pos     (8U)
2277 #define DAC_DHR8RD_DACC2DHR_Msk     (0xFFUL << DAC_DHR8RD_DACC2DHR_Pos)        /*!< 0x0000FF00 */
2278 #define DAC_DHR8RD_DACC2DHR         DAC_DHR8RD_DACC2DHR_Msk                    /*!<DAC channel2 8-bit Right aligned data */
2279 
2280 /*******************  Bit definition for DAC_DOR1 register  *******************/
2281 #define DAC_DOR1_DACC1DOR_Pos       (0U)
2282 #define DAC_DOR1_DACC1DOR_Msk       (0xFFFUL << DAC_DOR1_DACC1DOR_Pos)         /*!< 0x00000FFF */
2283 #define DAC_DOR1_DACC1DOR           DAC_DOR1_DACC1DOR_Msk                      /*!<DAC channel1 data output */
2284 
2285 /*******************  Bit definition for DAC_DOR2 register  *******************/
2286 #define DAC_DOR2_DACC2DOR_Pos       (0U)
2287 #define DAC_DOR2_DACC2DOR_Msk       (0xFFFUL << DAC_DOR2_DACC2DOR_Pos)         /*!< 0x00000FFF */
2288 #define DAC_DOR2_DACC2DOR           DAC_DOR2_DACC2DOR_Msk                      /*!<DAC channel2 data output */
2289 
2290 /********************  Bit definition for DAC_SR register  ********************/
2291 #define DAC_SR_DMAUDR1_Pos          (13U)
2292 #define DAC_SR_DMAUDR1_Msk          (0x1UL << DAC_SR_DMAUDR1_Pos)              /*!< 0x00002000 */
2293 #define DAC_SR_DMAUDR1              DAC_SR_DMAUDR1_Msk                         /*!<DAC channel1 DMA underrun flag */
2294 #define DAC_SR_CAL_FLAG1_Pos        (14U)
2295 #define DAC_SR_CAL_FLAG1_Msk        (0x1UL << DAC_SR_CAL_FLAG1_Pos)            /*!< 0x00004000 */
2296 #define DAC_SR_CAL_FLAG1            DAC_SR_CAL_FLAG1_Msk                       /*!<DAC channel1 calibration offset status */
2297 #define DAC_SR_BWST1_Pos            (15U)
2298 #define DAC_SR_BWST1_Msk            (0x1UL << DAC_SR_BWST1_Pos)                /*!< 0x00008000 */
2299 #define DAC_SR_BWST1                DAC_SR_BWST1_Msk                           /*!<DAC channel1 busy writing sample time flag */
2300 
2301 #define DAC_SR_DMAUDR2_Pos          (29U)
2302 #define DAC_SR_DMAUDR2_Msk          (0x1UL << DAC_SR_DMAUDR2_Pos)              /*!< 0x20000000 */
2303 #define DAC_SR_DMAUDR2              DAC_SR_DMAUDR2_Msk                         /*!<DAC channel2 DMA underrun flag */
2304 #define DAC_SR_CAL_FLAG2_Pos        (30U)
2305 #define DAC_SR_CAL_FLAG2_Msk        (0x1UL << DAC_SR_CAL_FLAG2_Pos)            /*!< 0x40000000 */
2306 #define DAC_SR_CAL_FLAG2            DAC_SR_CAL_FLAG2_Msk                       /*!<DAC channel2 calibration offset status */
2307 #define DAC_SR_BWST2_Pos            (31U)
2308 #define DAC_SR_BWST2_Msk            (0x1UL << DAC_SR_BWST2_Pos)                /*!< 0x80000000 */
2309 #define DAC_SR_BWST2                DAC_SR_BWST2_Msk                           /*!<DAC channel2 busy writing sample time flag */
2310 
2311 /*******************  Bit definition for DAC_CCR register  ********************/
2312 #define DAC_CCR_OTRIM1_Pos          (0U)
2313 #define DAC_CCR_OTRIM1_Msk          (0x1FUL << DAC_CCR_OTRIM1_Pos)             /*!< 0x0000001F */
2314 #define DAC_CCR_OTRIM1              DAC_CCR_OTRIM1_Msk                         /*!<DAC channel1 offset trimming value */
2315 #define DAC_CCR_OTRIM2_Pos          (16U)
2316 #define DAC_CCR_OTRIM2_Msk          (0x1FUL << DAC_CCR_OTRIM2_Pos)             /*!< 0x001F0000 */
2317 #define DAC_CCR_OTRIM2              DAC_CCR_OTRIM2_Msk                         /*!<DAC channel2 offset trimming value */
2318 
2319 /*******************  Bit definition for DAC_MCR register  *******************/
2320 #define DAC_MCR_MODE1_Pos           (0U)
2321 #define DAC_MCR_MODE1_Msk           (0x7UL << DAC_MCR_MODE1_Pos)               /*!< 0x00000007 */
2322 #define DAC_MCR_MODE1               DAC_MCR_MODE1_Msk                          /*!<MODE1[2:0] (DAC channel1 mode) */
2323 #define DAC_MCR_MODE1_0             (0x1UL << DAC_MCR_MODE1_Pos)               /*!< 0x00000001 */
2324 #define DAC_MCR_MODE1_1             (0x2UL << DAC_MCR_MODE1_Pos)               /*!< 0x00000002 */
2325 #define DAC_MCR_MODE1_2             (0x4UL << DAC_MCR_MODE1_Pos)               /*!< 0x00000004 */
2326 
2327 #define DAC_MCR_MODE2_Pos           (16U)
2328 #define DAC_MCR_MODE2_Msk           (0x7UL << DAC_MCR_MODE2_Pos)               /*!< 0x00070000 */
2329 #define DAC_MCR_MODE2               DAC_MCR_MODE2_Msk                          /*!<MODE2[2:0] (DAC channel2 mode) */
2330 #define DAC_MCR_MODE2_0             (0x1UL << DAC_MCR_MODE2_Pos)               /*!< 0x00010000 */
2331 #define DAC_MCR_MODE2_1             (0x2UL << DAC_MCR_MODE2_Pos)               /*!< 0x00020000 */
2332 #define DAC_MCR_MODE2_2             (0x4UL << DAC_MCR_MODE2_Pos)               /*!< 0x00040000 */
2333 
2334 /******************  Bit definition for DAC_SHSR1 register  ******************/
2335 #define DAC_SHSR1_TSAMPLE1_Pos      (0U)
2336 #define DAC_SHSR1_TSAMPLE1_Msk      (0x3FFUL << DAC_SHSR1_TSAMPLE1_Pos)        /*!< 0x000003FF */
2337 #define DAC_SHSR1_TSAMPLE1          DAC_SHSR1_TSAMPLE1_Msk                     /*!<DAC channel1 sample time */
2338 
2339 /******************  Bit definition for DAC_SHSR2 register  ******************/
2340 #define DAC_SHSR2_TSAMPLE2_Pos      (0U)
2341 #define DAC_SHSR2_TSAMPLE2_Msk      (0x3FFUL << DAC_SHSR2_TSAMPLE2_Pos)        /*!< 0x000003FF */
2342 #define DAC_SHSR2_TSAMPLE2          DAC_SHSR2_TSAMPLE2_Msk                     /*!<DAC channel2 sample time */
2343 
2344 /******************  Bit definition for DAC_SHHR register  ******************/
2345 #define DAC_SHHR_THOLD1_Pos         (0U)
2346 #define DAC_SHHR_THOLD1_Msk         (0x3FFUL << DAC_SHHR_THOLD1_Pos)           /*!< 0x000003FF */
2347 #define DAC_SHHR_THOLD1             DAC_SHHR_THOLD1_Msk                        /*!<DAC channel1 hold time */
2348 #define DAC_SHHR_THOLD2_Pos         (16U)
2349 #define DAC_SHHR_THOLD2_Msk         (0x3FFUL << DAC_SHHR_THOLD2_Pos)           /*!< 0x03FF0000 */
2350 #define DAC_SHHR_THOLD2             DAC_SHHR_THOLD2_Msk                        /*!<DAC channel2 hold time */
2351 
2352 /******************  Bit definition for DAC_SHRR register  ******************/
2353 #define DAC_SHRR_TREFRESH1_Pos      (0U)
2354 #define DAC_SHRR_TREFRESH1_Msk      (0xFFUL << DAC_SHRR_TREFRESH1_Pos)         /*!< 0x000000FF */
2355 #define DAC_SHRR_TREFRESH1          DAC_SHRR_TREFRESH1_Msk                     /*!<DAC channel1 refresh time */
2356 #define DAC_SHRR_TREFRESH2_Pos      (16U)
2357 #define DAC_SHRR_TREFRESH2_Msk      (0xFFUL << DAC_SHRR_TREFRESH2_Pos)         /*!< 0x00FF0000 */
2358 #define DAC_SHRR_TREFRESH2          DAC_SHRR_TREFRESH2_Msk                     /*!<DAC channel2 refresh time */
2359 
2360 
2361 /******************************************************************************/
2362 /*                                                                            */
2363 /*                                 Debug MCU                                  */
2364 /*                                                                            */
2365 /******************************************************************************/
2366 
2367 /******************************************************************************/
2368 /*                                                                            */
2369 /*                          CRS Clock Recovery System                         */
2370 /******************************************************************************/
2371 
2372 /*******************  Bit definition for CRS_CR register  *********************/
2373 #define CRS_CR_SYNCOKIE_Pos       (0U)
2374 #define CRS_CR_SYNCOKIE_Msk       (0x1UL << CRS_CR_SYNCOKIE_Pos)               /*!< 0x00000001 */
2375 #define CRS_CR_SYNCOKIE           CRS_CR_SYNCOKIE_Msk                          /*!< SYNC event OK interrupt enable */
2376 #define CRS_CR_SYNCWARNIE_Pos     (1U)
2377 #define CRS_CR_SYNCWARNIE_Msk     (0x1UL << CRS_CR_SYNCWARNIE_Pos)             /*!< 0x00000002 */
2378 #define CRS_CR_SYNCWARNIE         CRS_CR_SYNCWARNIE_Msk                        /*!< SYNC warning interrupt enable */
2379 #define CRS_CR_ERRIE_Pos          (2U)
2380 #define CRS_CR_ERRIE_Msk          (0x1UL << CRS_CR_ERRIE_Pos)                  /*!< 0x00000004 */
2381 #define CRS_CR_ERRIE              CRS_CR_ERRIE_Msk                             /*!< SYNC error or trimming error interrupt enable */
2382 #define CRS_CR_ESYNCIE_Pos        (3U)
2383 #define CRS_CR_ESYNCIE_Msk        (0x1UL << CRS_CR_ESYNCIE_Pos)                /*!< 0x00000008 */
2384 #define CRS_CR_ESYNCIE            CRS_CR_ESYNCIE_Msk                           /*!< Expected SYNC interrupt enable */
2385 #define CRS_CR_CEN_Pos            (5U)
2386 #define CRS_CR_CEN_Msk            (0x1UL << CRS_CR_CEN_Pos)                    /*!< 0x00000020 */
2387 #define CRS_CR_CEN                CRS_CR_CEN_Msk                               /*!< Frequency error counter enable */
2388 #define CRS_CR_AUTOTRIMEN_Pos     (6U)
2389 #define CRS_CR_AUTOTRIMEN_Msk     (0x1UL << CRS_CR_AUTOTRIMEN_Pos)             /*!< 0x00000040 */
2390 #define CRS_CR_AUTOTRIMEN         CRS_CR_AUTOTRIMEN_Msk                        /*!< Automatic trimming enable */
2391 #define CRS_CR_SWSYNC_Pos         (7U)
2392 #define CRS_CR_SWSYNC_Msk         (0x1UL << CRS_CR_SWSYNC_Pos)                 /*!< 0x00000080 */
2393 #define CRS_CR_SWSYNC             CRS_CR_SWSYNC_Msk                            /*!< Generate software SYNC event */
2394 #define CRS_CR_TRIM_Pos           (8U)
2395 #define CRS_CR_TRIM_Msk           (0x7FUL << CRS_CR_TRIM_Pos)                  /*!< 0x00007F00 */
2396 #define CRS_CR_TRIM               CRS_CR_TRIM_Msk                              /*!< HSI48 oscillator smooth trimming */
2397 
2398 /*******************  Bit definition for CRS_CFGR register  *********************/
2399 #define CRS_CFGR_RELOAD_Pos       (0U)
2400 #define CRS_CFGR_RELOAD_Msk       (0xFFFFUL << CRS_CFGR_RELOAD_Pos)            /*!< 0x0000FFFF */
2401 #define CRS_CFGR_RELOAD           CRS_CFGR_RELOAD_Msk                          /*!< Counter reload value */
2402 #define CRS_CFGR_FELIM_Pos        (16U)
2403 #define CRS_CFGR_FELIM_Msk        (0xFFUL << CRS_CFGR_FELIM_Pos)               /*!< 0x00FF0000 */
2404 #define CRS_CFGR_FELIM            CRS_CFGR_FELIM_Msk                           /*!< Frequency error limit */
2405 
2406 #define CRS_CFGR_SYNCDIV_Pos      (24U)
2407 #define CRS_CFGR_SYNCDIV_Msk      (0x7UL << CRS_CFGR_SYNCDIV_Pos)              /*!< 0x07000000 */
2408 #define CRS_CFGR_SYNCDIV          CRS_CFGR_SYNCDIV_Msk                         /*!< SYNC divider */
2409 #define CRS_CFGR_SYNCDIV_0        (0x1UL << CRS_CFGR_SYNCDIV_Pos)              /*!< 0x01000000 */
2410 #define CRS_CFGR_SYNCDIV_1        (0x2UL << CRS_CFGR_SYNCDIV_Pos)              /*!< 0x02000000 */
2411 #define CRS_CFGR_SYNCDIV_2        (0x4UL << CRS_CFGR_SYNCDIV_Pos)              /*!< 0x04000000 */
2412 
2413 #define CRS_CFGR_SYNCSRC_Pos      (28U)
2414 #define CRS_CFGR_SYNCSRC_Msk      (0x3UL << CRS_CFGR_SYNCSRC_Pos)              /*!< 0x30000000 */
2415 #define CRS_CFGR_SYNCSRC          CRS_CFGR_SYNCSRC_Msk                         /*!< SYNC signal source selection */
2416 #define CRS_CFGR_SYNCSRC_0        (0x1UL << CRS_CFGR_SYNCSRC_Pos)              /*!< 0x10000000 */
2417 #define CRS_CFGR_SYNCSRC_1        (0x2UL << CRS_CFGR_SYNCSRC_Pos)              /*!< 0x20000000 */
2418 
2419 #define CRS_CFGR_SYNCPOL_Pos      (31U)
2420 #define CRS_CFGR_SYNCPOL_Msk      (0x1UL << CRS_CFGR_SYNCPOL_Pos)              /*!< 0x80000000 */
2421 #define CRS_CFGR_SYNCPOL          CRS_CFGR_SYNCPOL_Msk                         /*!< SYNC polarity selection */
2422 
2423 /*******************  Bit definition for CRS_ISR register  *********************/
2424 #define CRS_ISR_SYNCOKF_Pos       (0U)
2425 #define CRS_ISR_SYNCOKF_Msk       (0x1UL << CRS_ISR_SYNCOKF_Pos)               /*!< 0x00000001 */
2426 #define CRS_ISR_SYNCOKF           CRS_ISR_SYNCOKF_Msk                          /*!< SYNC event OK flag */
2427 #define CRS_ISR_SYNCWARNF_Pos     (1U)
2428 #define CRS_ISR_SYNCWARNF_Msk     (0x1UL << CRS_ISR_SYNCWARNF_Pos)             /*!< 0x00000002 */
2429 #define CRS_ISR_SYNCWARNF         CRS_ISR_SYNCWARNF_Msk                        /*!< SYNC warning flag */
2430 #define CRS_ISR_ERRF_Pos          (2U)
2431 #define CRS_ISR_ERRF_Msk          (0x1UL << CRS_ISR_ERRF_Pos)                  /*!< 0x00000004 */
2432 #define CRS_ISR_ERRF              CRS_ISR_ERRF_Msk                             /*!< Error flag */
2433 #define CRS_ISR_ESYNCF_Pos        (3U)
2434 #define CRS_ISR_ESYNCF_Msk        (0x1UL << CRS_ISR_ESYNCF_Pos)                /*!< 0x00000008 */
2435 #define CRS_ISR_ESYNCF            CRS_ISR_ESYNCF_Msk                           /*!< Expected SYNC flag */
2436 #define CRS_ISR_SYNCERR_Pos       (8U)
2437 #define CRS_ISR_SYNCERR_Msk       (0x1UL << CRS_ISR_SYNCERR_Pos)               /*!< 0x00000100 */
2438 #define CRS_ISR_SYNCERR           CRS_ISR_SYNCERR_Msk                          /*!< SYNC error */
2439 #define CRS_ISR_SYNCMISS_Pos      (9U)
2440 #define CRS_ISR_SYNCMISS_Msk      (0x1UL << CRS_ISR_SYNCMISS_Pos)              /*!< 0x00000200 */
2441 #define CRS_ISR_SYNCMISS          CRS_ISR_SYNCMISS_Msk                         /*!< SYNC missed */
2442 #define CRS_ISR_TRIMOVF_Pos       (10U)
2443 #define CRS_ISR_TRIMOVF_Msk       (0x1UL << CRS_ISR_TRIMOVF_Pos)               /*!< 0x00000400 */
2444 #define CRS_ISR_TRIMOVF           CRS_ISR_TRIMOVF_Msk                          /*!< Trimming overflow or underflow */
2445 #define CRS_ISR_FEDIR_Pos         (15U)
2446 #define CRS_ISR_FEDIR_Msk         (0x1UL << CRS_ISR_FEDIR_Pos)                 /*!< 0x00008000 */
2447 #define CRS_ISR_FEDIR             CRS_ISR_FEDIR_Msk                            /*!< Frequency error direction */
2448 #define CRS_ISR_FECAP_Pos         (16U)
2449 #define CRS_ISR_FECAP_Msk         (0xFFFFUL << CRS_ISR_FECAP_Pos)              /*!< 0xFFFF0000 */
2450 #define CRS_ISR_FECAP             CRS_ISR_FECAP_Msk                            /*!< Frequency error capture */
2451 
2452 /*******************  Bit definition for CRS_ICR register  *********************/
2453 #define CRS_ICR_SYNCOKC_Pos       (0U)
2454 #define CRS_ICR_SYNCOKC_Msk       (0x1UL << CRS_ICR_SYNCOKC_Pos)               /*!< 0x00000001 */
2455 #define CRS_ICR_SYNCOKC           CRS_ICR_SYNCOKC_Msk                          /*!< SYNC event OK clear flag */
2456 #define CRS_ICR_SYNCWARNC_Pos     (1U)
2457 #define CRS_ICR_SYNCWARNC_Msk     (0x1UL << CRS_ICR_SYNCWARNC_Pos)             /*!< 0x00000002 */
2458 #define CRS_ICR_SYNCWARNC         CRS_ICR_SYNCWARNC_Msk                        /*!< SYNC warning clear flag */
2459 #define CRS_ICR_ERRC_Pos          (2U)
2460 #define CRS_ICR_ERRC_Msk          (0x1UL << CRS_ICR_ERRC_Pos)                  /*!< 0x00000004 */
2461 #define CRS_ICR_ERRC              CRS_ICR_ERRC_Msk                             /*!< Error clear flag */
2462 #define CRS_ICR_ESYNCC_Pos        (3U)
2463 #define CRS_ICR_ESYNCC_Msk        (0x1UL << CRS_ICR_ESYNCC_Pos)                /*!< 0x00000008 */
2464 #define CRS_ICR_ESYNCC            CRS_ICR_ESYNCC_Msk                           /*!< Expected SYNC clear flag */
2465 /******************************************************************************/
2466 /*                                                                            */
2467 /*                           DMA Controller (DMA)                             */
2468 /*                                                                            */
2469 /******************************************************************************/
2470 
2471 /*******************  Bit definition for DMA_ISR register  ********************/
2472 #define DMA_ISR_GIF1_Pos       (0U)
2473 #define DMA_ISR_GIF1_Msk       (0x1UL << DMA_ISR_GIF1_Pos)                     /*!< 0x00000001 */
2474 #define DMA_ISR_GIF1           DMA_ISR_GIF1_Msk                                /*!< Channel 1 Global interrupt flag */
2475 #define DMA_ISR_TCIF1_Pos      (1U)
2476 #define DMA_ISR_TCIF1_Msk      (0x1UL << DMA_ISR_TCIF1_Pos)                    /*!< 0x00000002 */
2477 #define DMA_ISR_TCIF1          DMA_ISR_TCIF1_Msk                               /*!< Channel 1 Transfer Complete flag */
2478 #define DMA_ISR_HTIF1_Pos      (2U)
2479 #define DMA_ISR_HTIF1_Msk      (0x1UL << DMA_ISR_HTIF1_Pos)                    /*!< 0x00000004 */
2480 #define DMA_ISR_HTIF1          DMA_ISR_HTIF1_Msk                               /*!< Channel 1 Half Transfer flag */
2481 #define DMA_ISR_TEIF1_Pos      (3U)
2482 #define DMA_ISR_TEIF1_Msk      (0x1UL << DMA_ISR_TEIF1_Pos)                    /*!< 0x00000008 */
2483 #define DMA_ISR_TEIF1          DMA_ISR_TEIF1_Msk                               /*!< Channel 1 Transfer Error flag */
2484 #define DMA_ISR_GIF2_Pos       (4U)
2485 #define DMA_ISR_GIF2_Msk       (0x1UL << DMA_ISR_GIF2_Pos)                     /*!< 0x00000010 */
2486 #define DMA_ISR_GIF2           DMA_ISR_GIF2_Msk                                /*!< Channel 2 Global interrupt flag */
2487 #define DMA_ISR_TCIF2_Pos      (5U)
2488 #define DMA_ISR_TCIF2_Msk      (0x1UL << DMA_ISR_TCIF2_Pos)                    /*!< 0x00000020 */
2489 #define DMA_ISR_TCIF2          DMA_ISR_TCIF2_Msk                               /*!< Channel 2 Transfer Complete flag */
2490 #define DMA_ISR_HTIF2_Pos      (6U)
2491 #define DMA_ISR_HTIF2_Msk      (0x1UL << DMA_ISR_HTIF2_Pos)                    /*!< 0x00000040 */
2492 #define DMA_ISR_HTIF2          DMA_ISR_HTIF2_Msk                               /*!< Channel 2 Half Transfer flag */
2493 #define DMA_ISR_TEIF2_Pos      (7U)
2494 #define DMA_ISR_TEIF2_Msk      (0x1UL << DMA_ISR_TEIF2_Pos)                    /*!< 0x00000080 */
2495 #define DMA_ISR_TEIF2          DMA_ISR_TEIF2_Msk                               /*!< Channel 2 Transfer Error flag */
2496 #define DMA_ISR_GIF3_Pos       (8U)
2497 #define DMA_ISR_GIF3_Msk       (0x1UL << DMA_ISR_GIF3_Pos)                     /*!< 0x00000100 */
2498 #define DMA_ISR_GIF3           DMA_ISR_GIF3_Msk                                /*!< Channel 3 Global interrupt flag */
2499 #define DMA_ISR_TCIF3_Pos      (9U)
2500 #define DMA_ISR_TCIF3_Msk      (0x1UL << DMA_ISR_TCIF3_Pos)                    /*!< 0x00000200 */
2501 #define DMA_ISR_TCIF3          DMA_ISR_TCIF3_Msk                               /*!< Channel 3 Transfer Complete flag */
2502 #define DMA_ISR_HTIF3_Pos      (10U)
2503 #define DMA_ISR_HTIF3_Msk      (0x1UL << DMA_ISR_HTIF3_Pos)                    /*!< 0x00000400 */
2504 #define DMA_ISR_HTIF3          DMA_ISR_HTIF3_Msk                               /*!< Channel 3 Half Transfer flag */
2505 #define DMA_ISR_TEIF3_Pos      (11U)
2506 #define DMA_ISR_TEIF3_Msk      (0x1UL << DMA_ISR_TEIF3_Pos)                    /*!< 0x00000800 */
2507 #define DMA_ISR_TEIF3          DMA_ISR_TEIF3_Msk                               /*!< Channel 3 Transfer Error flag */
2508 #define DMA_ISR_GIF4_Pos       (12U)
2509 #define DMA_ISR_GIF4_Msk       (0x1UL << DMA_ISR_GIF4_Pos)                     /*!< 0x00001000 */
2510 #define DMA_ISR_GIF4           DMA_ISR_GIF4_Msk                                /*!< Channel 4 Global interrupt flag */
2511 #define DMA_ISR_TCIF4_Pos      (13U)
2512 #define DMA_ISR_TCIF4_Msk      (0x1UL << DMA_ISR_TCIF4_Pos)                    /*!< 0x00002000 */
2513 #define DMA_ISR_TCIF4          DMA_ISR_TCIF4_Msk                               /*!< Channel 4 Transfer Complete flag */
2514 #define DMA_ISR_HTIF4_Pos      (14U)
2515 #define DMA_ISR_HTIF4_Msk      (0x1UL << DMA_ISR_HTIF4_Pos)                    /*!< 0x00004000 */
2516 #define DMA_ISR_HTIF4          DMA_ISR_HTIF4_Msk                               /*!< Channel 4 Half Transfer flag */
2517 #define DMA_ISR_TEIF4_Pos      (15U)
2518 #define DMA_ISR_TEIF4_Msk      (0x1UL << DMA_ISR_TEIF4_Pos)                    /*!< 0x00008000 */
2519 #define DMA_ISR_TEIF4          DMA_ISR_TEIF4_Msk                               /*!< Channel 4 Transfer Error flag */
2520 #define DMA_ISR_GIF5_Pos       (16U)
2521 #define DMA_ISR_GIF5_Msk       (0x1UL << DMA_ISR_GIF5_Pos)                     /*!< 0x00010000 */
2522 #define DMA_ISR_GIF5           DMA_ISR_GIF5_Msk                                /*!< Channel 5 Global interrupt flag */
2523 #define DMA_ISR_TCIF5_Pos      (17U)
2524 #define DMA_ISR_TCIF5_Msk      (0x1UL << DMA_ISR_TCIF5_Pos)                    /*!< 0x00020000 */
2525 #define DMA_ISR_TCIF5          DMA_ISR_TCIF5_Msk                               /*!< Channel 5 Transfer Complete flag */
2526 #define DMA_ISR_HTIF5_Pos      (18U)
2527 #define DMA_ISR_HTIF5_Msk      (0x1UL << DMA_ISR_HTIF5_Pos)                    /*!< 0x00040000 */
2528 #define DMA_ISR_HTIF5          DMA_ISR_HTIF5_Msk                               /*!< Channel 5 Half Transfer flag */
2529 #define DMA_ISR_TEIF5_Pos      (19U)
2530 #define DMA_ISR_TEIF5_Msk      (0x1UL << DMA_ISR_TEIF5_Pos)                    /*!< 0x00080000 */
2531 #define DMA_ISR_TEIF5          DMA_ISR_TEIF5_Msk                               /*!< Channel 5 Transfer Error flag */
2532 #define DMA_ISR_GIF6_Pos       (20U)
2533 #define DMA_ISR_GIF6_Msk       (0x1UL << DMA_ISR_GIF6_Pos)                     /*!< 0x00100000 */
2534 #define DMA_ISR_GIF6           DMA_ISR_GIF6_Msk                                /*!< Channel 6 Global interrupt flag */
2535 #define DMA_ISR_TCIF6_Pos      (21U)
2536 #define DMA_ISR_TCIF6_Msk      (0x1UL << DMA_ISR_TCIF6_Pos)                    /*!< 0x00200000 */
2537 #define DMA_ISR_TCIF6          DMA_ISR_TCIF6_Msk                               /*!< Channel 6 Transfer Complete flag */
2538 #define DMA_ISR_HTIF6_Pos      (22U)
2539 #define DMA_ISR_HTIF6_Msk      (0x1UL << DMA_ISR_HTIF6_Pos)                    /*!< 0x00400000 */
2540 #define DMA_ISR_HTIF6          DMA_ISR_HTIF6_Msk                               /*!< Channel 6 Half Transfer flag */
2541 #define DMA_ISR_TEIF6_Pos      (23U)
2542 #define DMA_ISR_TEIF6_Msk      (0x1UL << DMA_ISR_TEIF6_Pos)                    /*!< 0x00800000 */
2543 #define DMA_ISR_TEIF6          DMA_ISR_TEIF6_Msk                               /*!< Channel 6 Transfer Error flag */
2544 #define DMA_ISR_GIF7_Pos       (24U)
2545 #define DMA_ISR_GIF7_Msk       (0x1UL << DMA_ISR_GIF7_Pos)                     /*!< 0x01000000 */
2546 #define DMA_ISR_GIF7           DMA_ISR_GIF7_Msk                                /*!< Channel 7 Global interrupt flag */
2547 #define DMA_ISR_TCIF7_Pos      (25U)
2548 #define DMA_ISR_TCIF7_Msk      (0x1UL << DMA_ISR_TCIF7_Pos)                    /*!< 0x02000000 */
2549 #define DMA_ISR_TCIF7          DMA_ISR_TCIF7_Msk                               /*!< Channel 7 Transfer Complete flag */
2550 #define DMA_ISR_HTIF7_Pos      (26U)
2551 #define DMA_ISR_HTIF7_Msk      (0x1UL << DMA_ISR_HTIF7_Pos)                    /*!< 0x04000000 */
2552 #define DMA_ISR_HTIF7          DMA_ISR_HTIF7_Msk                               /*!< Channel 7 Half Transfer flag */
2553 #define DMA_ISR_TEIF7_Pos      (27U)
2554 #define DMA_ISR_TEIF7_Msk      (0x1UL << DMA_ISR_TEIF7_Pos)                    /*!< 0x08000000 */
2555 #define DMA_ISR_TEIF7          DMA_ISR_TEIF7_Msk                               /*!< Channel 7 Transfer Error flag */
2556 
2557 /*******************  Bit definition for DMA_IFCR register  *******************/
2558 #define DMA_IFCR_CGIF1_Pos     (0U)
2559 #define DMA_IFCR_CGIF1_Msk     (0x1UL << DMA_IFCR_CGIF1_Pos)                   /*!< 0x00000001 */
2560 #define DMA_IFCR_CGIF1         DMA_IFCR_CGIF1_Msk                              /*!< Channel 1 Global interrupt clearr */
2561 #define DMA_IFCR_CTCIF1_Pos    (1U)
2562 #define DMA_IFCR_CTCIF1_Msk    (0x1UL << DMA_IFCR_CTCIF1_Pos)                  /*!< 0x00000002 */
2563 #define DMA_IFCR_CTCIF1        DMA_IFCR_CTCIF1_Msk                             /*!< Channel 1 Transfer Complete clear */
2564 #define DMA_IFCR_CHTIF1_Pos    (2U)
2565 #define DMA_IFCR_CHTIF1_Msk    (0x1UL << DMA_IFCR_CHTIF1_Pos)                  /*!< 0x00000004 */
2566 #define DMA_IFCR_CHTIF1        DMA_IFCR_CHTIF1_Msk                             /*!< Channel 1 Half Transfer clear */
2567 #define DMA_IFCR_CTEIF1_Pos    (3U)
2568 #define DMA_IFCR_CTEIF1_Msk    (0x1UL << DMA_IFCR_CTEIF1_Pos)                  /*!< 0x00000008 */
2569 #define DMA_IFCR_CTEIF1        DMA_IFCR_CTEIF1_Msk                             /*!< Channel 1 Transfer Error clear */
2570 #define DMA_IFCR_CGIF2_Pos     (4U)
2571 #define DMA_IFCR_CGIF2_Msk     (0x1UL << DMA_IFCR_CGIF2_Pos)                   /*!< 0x00000010 */
2572 #define DMA_IFCR_CGIF2         DMA_IFCR_CGIF2_Msk                              /*!< Channel 2 Global interrupt clear */
2573 #define DMA_IFCR_CTCIF2_Pos    (5U)
2574 #define DMA_IFCR_CTCIF2_Msk    (0x1UL << DMA_IFCR_CTCIF2_Pos)                  /*!< 0x00000020 */
2575 #define DMA_IFCR_CTCIF2        DMA_IFCR_CTCIF2_Msk                             /*!< Channel 2 Transfer Complete clear */
2576 #define DMA_IFCR_CHTIF2_Pos    (6U)
2577 #define DMA_IFCR_CHTIF2_Msk    (0x1UL << DMA_IFCR_CHTIF2_Pos)                  /*!< 0x00000040 */
2578 #define DMA_IFCR_CHTIF2        DMA_IFCR_CHTIF2_Msk                             /*!< Channel 2 Half Transfer clear */
2579 #define DMA_IFCR_CTEIF2_Pos    (7U)
2580 #define DMA_IFCR_CTEIF2_Msk    (0x1UL << DMA_IFCR_CTEIF2_Pos)                  /*!< 0x00000080 */
2581 #define DMA_IFCR_CTEIF2        DMA_IFCR_CTEIF2_Msk                             /*!< Channel 2 Transfer Error clear */
2582 #define DMA_IFCR_CGIF3_Pos     (8U)
2583 #define DMA_IFCR_CGIF3_Msk     (0x1UL << DMA_IFCR_CGIF3_Pos)                   /*!< 0x00000100 */
2584 #define DMA_IFCR_CGIF3         DMA_IFCR_CGIF3_Msk                              /*!< Channel 3 Global interrupt clear */
2585 #define DMA_IFCR_CTCIF3_Pos    (9U)
2586 #define DMA_IFCR_CTCIF3_Msk    (0x1UL << DMA_IFCR_CTCIF3_Pos)                  /*!< 0x00000200 */
2587 #define DMA_IFCR_CTCIF3        DMA_IFCR_CTCIF3_Msk                             /*!< Channel 3 Transfer Complete clear */
2588 #define DMA_IFCR_CHTIF3_Pos    (10U)
2589 #define DMA_IFCR_CHTIF3_Msk    (0x1UL << DMA_IFCR_CHTIF3_Pos)                  /*!< 0x00000400 */
2590 #define DMA_IFCR_CHTIF3        DMA_IFCR_CHTIF3_Msk                             /*!< Channel 3 Half Transfer clear */
2591 #define DMA_IFCR_CTEIF3_Pos    (11U)
2592 #define DMA_IFCR_CTEIF3_Msk    (0x1UL << DMA_IFCR_CTEIF3_Pos)                  /*!< 0x00000800 */
2593 #define DMA_IFCR_CTEIF3        DMA_IFCR_CTEIF3_Msk                             /*!< Channel 3 Transfer Error clear */
2594 #define DMA_IFCR_CGIF4_Pos     (12U)
2595 #define DMA_IFCR_CGIF4_Msk     (0x1UL << DMA_IFCR_CGIF4_Pos)                   /*!< 0x00001000 */
2596 #define DMA_IFCR_CGIF4         DMA_IFCR_CGIF4_Msk                              /*!< Channel 4 Global interrupt clear */
2597 #define DMA_IFCR_CTCIF4_Pos    (13U)
2598 #define DMA_IFCR_CTCIF4_Msk    (0x1UL << DMA_IFCR_CTCIF4_Pos)                  /*!< 0x00002000 */
2599 #define DMA_IFCR_CTCIF4        DMA_IFCR_CTCIF4_Msk                             /*!< Channel 4 Transfer Complete clear */
2600 #define DMA_IFCR_CHTIF4_Pos    (14U)
2601 #define DMA_IFCR_CHTIF4_Msk    (0x1UL << DMA_IFCR_CHTIF4_Pos)                  /*!< 0x00004000 */
2602 #define DMA_IFCR_CHTIF4        DMA_IFCR_CHTIF4_Msk                             /*!< Channel 4 Half Transfer clear */
2603 #define DMA_IFCR_CTEIF4_Pos    (15U)
2604 #define DMA_IFCR_CTEIF4_Msk    (0x1UL << DMA_IFCR_CTEIF4_Pos)                  /*!< 0x00008000 */
2605 #define DMA_IFCR_CTEIF4        DMA_IFCR_CTEIF4_Msk                             /*!< Channel 4 Transfer Error clear */
2606 #define DMA_IFCR_CGIF5_Pos     (16U)
2607 #define DMA_IFCR_CGIF5_Msk     (0x1UL << DMA_IFCR_CGIF5_Pos)                   /*!< 0x00010000 */
2608 #define DMA_IFCR_CGIF5         DMA_IFCR_CGIF5_Msk                              /*!< Channel 5 Global interrupt clear */
2609 #define DMA_IFCR_CTCIF5_Pos    (17U)
2610 #define DMA_IFCR_CTCIF5_Msk    (0x1UL << DMA_IFCR_CTCIF5_Pos)                  /*!< 0x00020000 */
2611 #define DMA_IFCR_CTCIF5        DMA_IFCR_CTCIF5_Msk                             /*!< Channel 5 Transfer Complete clear */
2612 #define DMA_IFCR_CHTIF5_Pos    (18U)
2613 #define DMA_IFCR_CHTIF5_Msk    (0x1UL << DMA_IFCR_CHTIF5_Pos)                  /*!< 0x00040000 */
2614 #define DMA_IFCR_CHTIF5        DMA_IFCR_CHTIF5_Msk                             /*!< Channel 5 Half Transfer clear */
2615 #define DMA_IFCR_CTEIF5_Pos    (19U)
2616 #define DMA_IFCR_CTEIF5_Msk    (0x1UL << DMA_IFCR_CTEIF5_Pos)                  /*!< 0x00080000 */
2617 #define DMA_IFCR_CTEIF5        DMA_IFCR_CTEIF5_Msk                             /*!< Channel 5 Transfer Error clear */
2618 #define DMA_IFCR_CGIF6_Pos     (20U)
2619 #define DMA_IFCR_CGIF6_Msk     (0x1UL << DMA_IFCR_CGIF6_Pos)                   /*!< 0x00100000 */
2620 #define DMA_IFCR_CGIF6         DMA_IFCR_CGIF6_Msk                              /*!< Channel 6 Global interrupt clear */
2621 #define DMA_IFCR_CTCIF6_Pos    (21U)
2622 #define DMA_IFCR_CTCIF6_Msk    (0x1UL << DMA_IFCR_CTCIF6_Pos)                  /*!< 0x00200000 */
2623 #define DMA_IFCR_CTCIF6        DMA_IFCR_CTCIF6_Msk                             /*!< Channel 6 Transfer Complete clear */
2624 #define DMA_IFCR_CHTIF6_Pos    (22U)
2625 #define DMA_IFCR_CHTIF6_Msk    (0x1UL << DMA_IFCR_CHTIF6_Pos)                  /*!< 0x00400000 */
2626 #define DMA_IFCR_CHTIF6        DMA_IFCR_CHTIF6_Msk                             /*!< Channel 6 Half Transfer clear */
2627 #define DMA_IFCR_CTEIF6_Pos    (23U)
2628 #define DMA_IFCR_CTEIF6_Msk    (0x1UL << DMA_IFCR_CTEIF6_Pos)                  /*!< 0x00800000 */
2629 #define DMA_IFCR_CTEIF6        DMA_IFCR_CTEIF6_Msk                             /*!< Channel 6 Transfer Error clear */
2630 #define DMA_IFCR_CGIF7_Pos     (24U)
2631 #define DMA_IFCR_CGIF7_Msk     (0x1UL << DMA_IFCR_CGIF7_Pos)                   /*!< 0x01000000 */
2632 #define DMA_IFCR_CGIF7         DMA_IFCR_CGIF7_Msk                              /*!< Channel 7 Global interrupt clear */
2633 #define DMA_IFCR_CTCIF7_Pos    (25U)
2634 #define DMA_IFCR_CTCIF7_Msk    (0x1UL << DMA_IFCR_CTCIF7_Pos)                  /*!< 0x02000000 */
2635 #define DMA_IFCR_CTCIF7        DMA_IFCR_CTCIF7_Msk                             /*!< Channel 7 Transfer Complete clear */
2636 #define DMA_IFCR_CHTIF7_Pos    (26U)
2637 #define DMA_IFCR_CHTIF7_Msk    (0x1UL << DMA_IFCR_CHTIF7_Pos)                  /*!< 0x04000000 */
2638 #define DMA_IFCR_CHTIF7        DMA_IFCR_CHTIF7_Msk                             /*!< Channel 7 Half Transfer clear */
2639 #define DMA_IFCR_CTEIF7_Pos    (27U)
2640 #define DMA_IFCR_CTEIF7_Msk    (0x1UL << DMA_IFCR_CTEIF7_Pos)                  /*!< 0x08000000 */
2641 #define DMA_IFCR_CTEIF7        DMA_IFCR_CTEIF7_Msk                             /*!< Channel 7 Transfer Error clear */
2642 
2643 /*******************  Bit definition for DMA_CCR register  ********************/
2644 #define DMA_CCR_EN_Pos         (0U)
2645 #define DMA_CCR_EN_Msk         (0x1UL << DMA_CCR_EN_Pos)                       /*!< 0x00000001 */
2646 #define DMA_CCR_EN             DMA_CCR_EN_Msk                                  /*!< Channel enable                      */
2647 #define DMA_CCR_TCIE_Pos       (1U)
2648 #define DMA_CCR_TCIE_Msk       (0x1UL << DMA_CCR_TCIE_Pos)                     /*!< 0x00000002 */
2649 #define DMA_CCR_TCIE           DMA_CCR_TCIE_Msk                                /*!< Transfer complete interrupt enable  */
2650 #define DMA_CCR_HTIE_Pos       (2U)
2651 #define DMA_CCR_HTIE_Msk       (0x1UL << DMA_CCR_HTIE_Pos)                     /*!< 0x00000004 */
2652 #define DMA_CCR_HTIE           DMA_CCR_HTIE_Msk                                /*!< Half Transfer interrupt enable      */
2653 #define DMA_CCR_TEIE_Pos       (3U)
2654 #define DMA_CCR_TEIE_Msk       (0x1UL << DMA_CCR_TEIE_Pos)                     /*!< 0x00000008 */
2655 #define DMA_CCR_TEIE           DMA_CCR_TEIE_Msk                                /*!< Transfer error interrupt enable     */
2656 #define DMA_CCR_DIR_Pos        (4U)
2657 #define DMA_CCR_DIR_Msk        (0x1UL << DMA_CCR_DIR_Pos)                      /*!< 0x00000010 */
2658 #define DMA_CCR_DIR            DMA_CCR_DIR_Msk                                 /*!< Data transfer direction             */
2659 #define DMA_CCR_CIRC_Pos       (5U)
2660 #define DMA_CCR_CIRC_Msk       (0x1UL << DMA_CCR_CIRC_Pos)                     /*!< 0x00000020 */
2661 #define DMA_CCR_CIRC           DMA_CCR_CIRC_Msk                                /*!< Circular mode                       */
2662 #define DMA_CCR_PINC_Pos       (6U)
2663 #define DMA_CCR_PINC_Msk       (0x1UL << DMA_CCR_PINC_Pos)                     /*!< 0x00000040 */
2664 #define DMA_CCR_PINC           DMA_CCR_PINC_Msk                                /*!< Peripheral increment mode           */
2665 #define DMA_CCR_MINC_Pos       (7U)
2666 #define DMA_CCR_MINC_Msk       (0x1UL << DMA_CCR_MINC_Pos)                     /*!< 0x00000080 */
2667 #define DMA_CCR_MINC           DMA_CCR_MINC_Msk                                /*!< Memory increment mode               */
2668 
2669 #define DMA_CCR_PSIZE_Pos      (8U)
2670 #define DMA_CCR_PSIZE_Msk      (0x3UL << DMA_CCR_PSIZE_Pos)                    /*!< 0x00000300 */
2671 #define DMA_CCR_PSIZE          DMA_CCR_PSIZE_Msk                               /*!< PSIZE[1:0] bits (Peripheral size)   */
2672 #define DMA_CCR_PSIZE_0        (0x1UL << DMA_CCR_PSIZE_Pos)                    /*!< 0x00000100 */
2673 #define DMA_CCR_PSIZE_1        (0x2UL << DMA_CCR_PSIZE_Pos)                    /*!< 0x00000200 */
2674 
2675 #define DMA_CCR_MSIZE_Pos      (10U)
2676 #define DMA_CCR_MSIZE_Msk      (0x3UL << DMA_CCR_MSIZE_Pos)                    /*!< 0x00000C00 */
2677 #define DMA_CCR_MSIZE          DMA_CCR_MSIZE_Msk                               /*!< MSIZE[1:0] bits (Memory size)       */
2678 #define DMA_CCR_MSIZE_0        (0x1UL << DMA_CCR_MSIZE_Pos)                    /*!< 0x00000400 */
2679 #define DMA_CCR_MSIZE_1        (0x2UL << DMA_CCR_MSIZE_Pos)                    /*!< 0x00000800 */
2680 
2681 #define DMA_CCR_PL_Pos         (12U)
2682 #define DMA_CCR_PL_Msk         (0x3UL << DMA_CCR_PL_Pos)                       /*!< 0x00003000 */
2683 #define DMA_CCR_PL             DMA_CCR_PL_Msk                                  /*!< PL[1:0] bits(Channel Priority level)*/
2684 #define DMA_CCR_PL_0           (0x1UL << DMA_CCR_PL_Pos)                       /*!< 0x00001000 */
2685 #define DMA_CCR_PL_1           (0x2UL << DMA_CCR_PL_Pos)                        /*!< 0x00002000 */
2686 
2687 #define DMA_CCR_MEM2MEM_Pos    (14U)
2688 #define DMA_CCR_MEM2MEM_Msk    (0x1UL << DMA_CCR_MEM2MEM_Pos)                  /*!< 0x00004000 */
2689 #define DMA_CCR_MEM2MEM        DMA_CCR_MEM2MEM_Msk                             /*!< Memory to memory mode               */
2690 
2691 /******************  Bit definition for DMA_CNDTR register  *******************/
2692 #define DMA_CNDTR_NDT_Pos      (0U)
2693 #define DMA_CNDTR_NDT_Msk      (0xFFFFUL << DMA_CNDTR_NDT_Pos)                 /*!< 0x0000FFFF */
2694 #define DMA_CNDTR_NDT          DMA_CNDTR_NDT_Msk                               /*!< Number of data to Transfer          */
2695 
2696 /******************  Bit definition for DMA_CPAR register  ********************/
2697 #define DMA_CPAR_PA_Pos        (0U)
2698 #define DMA_CPAR_PA_Msk        (0xFFFFFFFFUL << DMA_CPAR_PA_Pos)               /*!< 0xFFFFFFFF */
2699 #define DMA_CPAR_PA            DMA_CPAR_PA_Msk                                 /*!< Peripheral Address                  */
2700 
2701 /******************  Bit definition for DMA_CMAR register  ********************/
2702 #define DMA_CMAR_MA_Pos        (0U)
2703 #define DMA_CMAR_MA_Msk        (0xFFFFFFFFUL << DMA_CMAR_MA_Pos)               /*!< 0xFFFFFFFF */
2704 #define DMA_CMAR_MA            DMA_CMAR_MA_Msk                                 /*!< Memory Address                      */
2705 
2706 /******************************************************************************/
2707 /*                                                                            */
2708 /*                             DMAMUX Controller                              */
2709 /*                                                                            */
2710 /******************************************************************************/
2711 /********************  Bits definition for DMAMUX_CxCR register  **************/
2712 #define DMAMUX_CxCR_DMAREQ_ID_Pos              (0U)
2713 #define DMAMUX_CxCR_DMAREQ_ID_Msk              (0x7FUL << DMAMUX_CxCR_DMAREQ_ID_Pos) /*!< 0x0000007F */
2714 #define DMAMUX_CxCR_DMAREQ_ID                  DMAMUX_CxCR_DMAREQ_ID_Msk             /*!< DMA Request ID   */
2715 #define DMAMUX_CxCR_DMAREQ_ID_0                (0x01UL << DMAMUX_CxCR_DMAREQ_ID_Pos) /*!< 0x00000001 */
2716 #define DMAMUX_CxCR_DMAREQ_ID_1                (0x02UL << DMAMUX_CxCR_DMAREQ_ID_Pos) /*!< 0x00000002 */
2717 #define DMAMUX_CxCR_DMAREQ_ID_2                (0x04UL << DMAMUX_CxCR_DMAREQ_ID_Pos) /*!< 0x00000004 */
2718 #define DMAMUX_CxCR_DMAREQ_ID_3                (0x08UL << DMAMUX_CxCR_DMAREQ_ID_Pos) /*!< 0x00000008 */
2719 #define DMAMUX_CxCR_DMAREQ_ID_4                (0x10UL << DMAMUX_CxCR_DMAREQ_ID_Pos) /*!< 0x00000010 */
2720 #define DMAMUX_CxCR_DMAREQ_ID_5                (0x20UL << DMAMUX_CxCR_DMAREQ_ID_Pos) /*!< 0x00000020 */
2721 #define DMAMUX_CxCR_DMAREQ_ID_6                (0x40UL << DMAMUX_CxCR_DMAREQ_ID_Pos) /*!< 0x00000040 */
2722 #define DMAMUX_CxCR_SOIE_Pos                   (8U)
2723 #define DMAMUX_CxCR_SOIE_Msk                   (0x1UL << DMAMUX_CxCR_SOIE_Pos)  /*!< 0x00000100 */
2724 #define DMAMUX_CxCR_SOIE                       DMAMUX_CxCR_SOIE_Msk             /*!< Synchro overrun interrupt enable     */
2725 #define DMAMUX_CxCR_EGE_Pos                    (9U)
2726 #define DMAMUX_CxCR_EGE_Msk                    (0x1UL << DMAMUX_CxCR_EGE_Pos)   /*!< 0x00000200 */
2727 #define DMAMUX_CxCR_EGE                        DMAMUX_CxCR_EGE_Msk              /*!< Event generation interrupt enable    */
2728 #define DMAMUX_CxCR_SE_Pos                     (16U)
2729 #define DMAMUX_CxCR_SE_Msk                     (0x1UL << DMAMUX_CxCR_SE_Pos)    /*!< 0x00010000 */
2730 #define DMAMUX_CxCR_SE                         DMAMUX_CxCR_SE_Msk               /*!< Synchronization enable               */
2731 #define DMAMUX_CxCR_SPOL_Pos                   (17U)
2732 #define DMAMUX_CxCR_SPOL_Msk                   (0x3UL << DMAMUX_CxCR_SPOL_Pos)  /*!< 0x00060000 */
2733 #define DMAMUX_CxCR_SPOL                       DMAMUX_CxCR_SPOL_Msk             /*!< Synchronization polarity             */
2734 #define DMAMUX_CxCR_SPOL_0                     (0x1UL << DMAMUX_CxCR_SPOL_Pos)  /*!< 0x00020000 */
2735 #define DMAMUX_CxCR_SPOL_1                     (0x2UL << DMAMUX_CxCR_SPOL_Pos)  /*!< 0x00040000 */
2736 #define DMAMUX_CxCR_NBREQ_Pos                  (19U)
2737 #define DMAMUX_CxCR_NBREQ_Msk                  (0x1FUL << DMAMUX_CxCR_NBREQ_Pos) /*!< 0x00F80000 */
2738 #define DMAMUX_CxCR_NBREQ                      DMAMUX_CxCR_NBREQ_Msk             /*!< Number of request                    */
2739 #define DMAMUX_CxCR_NBREQ_0                    (0x01UL << DMAMUX_CxCR_NBREQ_Pos) /*!< 0x00080000 */
2740 #define DMAMUX_CxCR_NBREQ_1                    (0x02UL << DMAMUX_CxCR_NBREQ_Pos) /*!< 0x00100000 */
2741 #define DMAMUX_CxCR_NBREQ_2                    (0x04UL << DMAMUX_CxCR_NBREQ_Pos) /*!< 0x00200000 */
2742 #define DMAMUX_CxCR_NBREQ_3                    (0x08UL << DMAMUX_CxCR_NBREQ_Pos) /*!< 0x00400000 */
2743 #define DMAMUX_CxCR_NBREQ_4                    (0x10UL << DMAMUX_CxCR_NBREQ_Pos) /*!< 0x00800000 */
2744 #define DMAMUX_CxCR_SYNC_ID_Pos                (24U)
2745 #define DMAMUX_CxCR_SYNC_ID_Msk                (0x1FUL << DMAMUX_CxCR_SYNC_ID_Pos) /*!< 0x1F000000 */
2746 #define DMAMUX_CxCR_SYNC_ID                    DMAMUX_CxCR_SYNC_ID_Msk             /*!< Synchronization ID                   */
2747 #define DMAMUX_CxCR_SYNC_ID_0                  (0x01UL << DMAMUX_CxCR_SYNC_ID_Pos) /*!< 0x01000000 */
2748 #define DMAMUX_CxCR_SYNC_ID_1                  (0x02UL << DMAMUX_CxCR_SYNC_ID_Pos) /*!< 0x02000000 */
2749 #define DMAMUX_CxCR_SYNC_ID_2                  (0x04UL << DMAMUX_CxCR_SYNC_ID_Pos) /*!< 0x04000000 */
2750 #define DMAMUX_CxCR_SYNC_ID_3                  (0x08UL << DMAMUX_CxCR_SYNC_ID_Pos) /*!< 0x08000000 */
2751 #define DMAMUX_CxCR_SYNC_ID_4                  (0x10UL << DMAMUX_CxCR_SYNC_ID_Pos) /*!< 0x10000000 */
2752 
2753 /*******************  Bits definition for DMAMUX_CSR register  **************/
2754 #define DMAMUX_CSR_SOF0_Pos                    (0U)
2755 #define DMAMUX_CSR_SOF0_Msk                    (0x1UL << DMAMUX_CSR_SOF0_Pos)  /*!< 0x00000001 */
2756 #define DMAMUX_CSR_SOF0                        DMAMUX_CSR_SOF0_Msk             /*!< Synchronization Overrun Flag 0       */
2757 #define DMAMUX_CSR_SOF1_Pos                    (1U)
2758 #define DMAMUX_CSR_SOF1_Msk                    (0x1UL << DMAMUX_CSR_SOF1_Pos)  /*!< 0x00000002 */
2759 #define DMAMUX_CSR_SOF1                        DMAMUX_CSR_SOF1_Msk             /*!< Synchronization Overrun Flag 1       */
2760 #define DMAMUX_CSR_SOF2_Pos                    (2U)
2761 #define DMAMUX_CSR_SOF2_Msk                    (0x1UL << DMAMUX_CSR_SOF2_Pos)  /*!< 0x00000004 */
2762 #define DMAMUX_CSR_SOF2                        DMAMUX_CSR_SOF2_Msk             /*!< Synchronization Overrun Flag 2       */
2763 #define DMAMUX_CSR_SOF3_Pos                    (3U)
2764 #define DMAMUX_CSR_SOF3_Msk                    (0x1UL << DMAMUX_CSR_SOF3_Pos)  /*!< 0x00000008 */
2765 #define DMAMUX_CSR_SOF3                        DMAMUX_CSR_SOF3_Msk             /*!< Synchronization Overrun Flag 3       */
2766 #define DMAMUX_CSR_SOF4_Pos                    (4U)
2767 #define DMAMUX_CSR_SOF4_Msk                    (0x1UL << DMAMUX_CSR_SOF4_Pos)  /*!< 0x00000010 */
2768 #define DMAMUX_CSR_SOF4                        DMAMUX_CSR_SOF4_Msk             /*!< Synchronization Overrun Flag 4       */
2769 #define DMAMUX_CSR_SOF5_Pos                    (5U)
2770 #define DMAMUX_CSR_SOF5_Msk                    (0x1UL << DMAMUX_CSR_SOF5_Pos)  /*!< 0x00000020 */
2771 #define DMAMUX_CSR_SOF5                        DMAMUX_CSR_SOF5_Msk             /*!< Synchronization Overrun Flag 5       */
2772 #define DMAMUX_CSR_SOF6_Pos                    (6U)
2773 #define DMAMUX_CSR_SOF6_Msk                    (0x1UL << DMAMUX_CSR_SOF6_Pos)  /*!< 0x00000040 */
2774 #define DMAMUX_CSR_SOF6                        DMAMUX_CSR_SOF6_Msk             /*!< Synchronization Overrun Flag 6       */
2775 #define DMAMUX_CSR_SOF7_Pos                    (7U)
2776 #define DMAMUX_CSR_SOF7_Msk                    (0x1UL << DMAMUX_CSR_SOF7_Pos)  /*!< 0x00000080 */
2777 #define DMAMUX_CSR_SOF7                        DMAMUX_CSR_SOF7_Msk             /*!< Synchronization Overrun Flag 7       */
2778 #define DMAMUX_CSR_SOF8_Pos                    (8U)
2779 #define DMAMUX_CSR_SOF8_Msk                    (0x1UL << DMAMUX_CSR_SOF8_Pos)  /*!< 0x00000100 */
2780 #define DMAMUX_CSR_SOF8                        DMAMUX_CSR_SOF8_Msk             /*!< Synchronization Overrun Flag 8       */
2781 #define DMAMUX_CSR_SOF9_Pos                    (9U)
2782 #define DMAMUX_CSR_SOF9_Msk                    (0x1UL << DMAMUX_CSR_SOF9_Pos)  /*!< 0x00000200 */
2783 #define DMAMUX_CSR_SOF9                        DMAMUX_CSR_SOF9_Msk             /*!< Synchronization Overrun Flag 9       */
2784 #define DMAMUX_CSR_SOF10_Pos                   (10U)
2785 #define DMAMUX_CSR_SOF10_Msk                   (0x1UL << DMAMUX_CSR_SOF10_Pos)  /*!< 0x00000400 */
2786 #define DMAMUX_CSR_SOF10                       DMAMUX_CSR_SOF10_Msk             /*!< Synchronization Overrun Flag 10      */
2787 #define DMAMUX_CSR_SOF11_Pos                   (11U)
2788 #define DMAMUX_CSR_SOF11_Msk                   (0x1UL << DMAMUX_CSR_SOF11_Pos)  /*!< 0x00000800 */
2789 #define DMAMUX_CSR_SOF11                       DMAMUX_CSR_SOF11_Msk             /*!< Synchronization Overrun Flag 11      */
2790 
2791 /********************  Bits definition for DMAMUX_CFR register  **************/
2792 #define DMAMUX_CFR_CSOF0_Pos                   (0U)
2793 #define DMAMUX_CFR_CSOF0_Msk                   (0x1UL << DMAMUX_CFR_CSOF0_Pos)  /*!< 0x00000001 */
2794 #define DMAMUX_CFR_CSOF0                       DMAMUX_CFR_CSOF0_Msk             /*!< Clear Overrun Flag 0                 */
2795 #define DMAMUX_CFR_CSOF1_Pos                   (1U)
2796 #define DMAMUX_CFR_CSOF1_Msk                   (0x1UL << DMAMUX_CFR_CSOF1_Pos)  /*!< 0x00000002 */
2797 #define DMAMUX_CFR_CSOF1                       DMAMUX_CFR_CSOF1_Msk             /*!< Clear Overrun Flag 1                 */
2798 #define DMAMUX_CFR_CSOF2_Pos                   (2U)
2799 #define DMAMUX_CFR_CSOF2_Msk                   (0x1UL << DMAMUX_CFR_CSOF2_Pos)  /*!< 0x00000004 */
2800 #define DMAMUX_CFR_CSOF2                       DMAMUX_CFR_CSOF2_Msk             /*!< Clear Overrun Flag 2                 */
2801 #define DMAMUX_CFR_CSOF3_Pos                   (3U)
2802 #define DMAMUX_CFR_CSOF3_Msk                   (0x1UL << DMAMUX_CFR_CSOF3_Pos)  /*!< 0x00000008 */
2803 #define DMAMUX_CFR_CSOF3                       DMAMUX_CFR_CSOF3_Msk             /*!< Clear Overrun Flag 3                 */
2804 #define DMAMUX_CFR_CSOF4_Pos                   (4U)
2805 #define DMAMUX_CFR_CSOF4_Msk                   (0x1UL << DMAMUX_CFR_CSOF4_Pos)  /*!< 0x00000010 */
2806 #define DMAMUX_CFR_CSOF4                       DMAMUX_CFR_CSOF4_Msk             /*!< Clear Overrun Flag 4                 */
2807 #define DMAMUX_CFR_CSOF5_Pos                   (5U)
2808 #define DMAMUX_CFR_CSOF5_Msk                   (0x1UL << DMAMUX_CFR_CSOF5_Pos)  /*!< 0x00000020 */
2809 #define DMAMUX_CFR_CSOF5                       DMAMUX_CFR_CSOF5_Msk             /*!< Clear Overrun Flag 5                 */
2810 #define DMAMUX_CFR_CSOF6_Pos                   (6U)
2811 #define DMAMUX_CFR_CSOF6_Msk                   (0x1UL << DMAMUX_CFR_CSOF6_Pos)  /*!< 0x00000040 */
2812 #define DMAMUX_CFR_CSOF6                       DMAMUX_CFR_CSOF6_Msk             /*!< Clear Overrun Flag 6                 */
2813 #define DMAMUX_CFR_CSOF7_Pos                   (7U)
2814 #define DMAMUX_CFR_CSOF7_Msk                   (0x1UL << DMAMUX_CFR_CSOF7_Pos)  /*!< 0x00000080 */
2815 #define DMAMUX_CFR_CSOF7                       DMAMUX_CFR_CSOF7_Msk             /*!< Clear Overrun Flag 7                 */
2816 #define DMAMUX_CFR_CSOF8_Pos                   (8U)
2817 #define DMAMUX_CFR_CSOF8_Msk                   (0x1UL << DMAMUX_CFR_CSOF8_Pos)  /*!< 0x00000100 */
2818 #define DMAMUX_CFR_CSOF8                       DMAMUX_CFR_CSOF8_Msk             /*!< Clear Overrun Flag 8                 */
2819 #define DMAMUX_CFR_CSOF9_Pos                   (9U)
2820 #define DMAMUX_CFR_CSOF9_Msk                   (0x1UL << DMAMUX_CFR_CSOF9_Pos)  /*!< 0x00000200 */
2821 #define DMAMUX_CFR_CSOF9                       DMAMUX_CFR_CSOF9_Msk             /*!< Clear Overrun Flag 9                 */
2822 #define DMAMUX_CFR_CSOF10_Pos                  (10U)
2823 #define DMAMUX_CFR_CSOF10_Msk                  (0x1UL << DMAMUX_CFR_CSOF10_Pos)  /*!< 0x00000400 */
2824 #define DMAMUX_CFR_CSOF10                      DMAMUX_CFR_CSOF10_Msk             /*!< Clear Overrun Flag 10               */
2825 #define DMAMUX_CFR_CSOF11_Pos                  (11U)
2826 #define DMAMUX_CFR_CSOF11_Msk                  (0x1UL << DMAMUX_CFR_CSOF11_Pos)  /*!< 0x00000800 */
2827 #define DMAMUX_CFR_CSOF11                      DMAMUX_CFR_CSOF11_Msk             /*!< Clear Overrun Flag 11               */
2828 
2829 /********************  Bits definition for DMAMUX_RGxCR register  ************/
2830 #define DMAMUX_RGxCR_SIG_ID_Pos                (0U)
2831 #define DMAMUX_RGxCR_SIG_ID_Msk                (0x1FUL << DMAMUX_RGxCR_SIG_ID_Pos) /*!< 0x0000001F */
2832 #define DMAMUX_RGxCR_SIG_ID                    DMAMUX_RGxCR_SIG_ID_Msk             /*!< Signal ID                         */
2833 #define DMAMUX_RGxCR_SIG_ID_0                  (0x01UL << DMAMUX_RGxCR_SIG_ID_Pos) /*!< 0x00000001 */
2834 #define DMAMUX_RGxCR_SIG_ID_1                  (0x02UL << DMAMUX_RGxCR_SIG_ID_Pos) /*!< 0x00000002 */
2835 #define DMAMUX_RGxCR_SIG_ID_2                  (0x04UL << DMAMUX_RGxCR_SIG_ID_Pos) /*!< 0x00000004 */
2836 #define DMAMUX_RGxCR_SIG_ID_3                  (0x08UL << DMAMUX_RGxCR_SIG_ID_Pos) /*!< 0x00000008 */
2837 #define DMAMUX_RGxCR_SIG_ID_4                  (0x10UL << DMAMUX_RGxCR_SIG_ID_Pos) /*!< 0x00000010 */
2838 #define DMAMUX_RGxCR_OIE_Pos                   (8U)
2839 #define DMAMUX_RGxCR_OIE_Msk                   (0x1UL << DMAMUX_RGxCR_OIE_Pos)  /*!< 0x00000100 */
2840 #define DMAMUX_RGxCR_OIE                       DMAMUX_RGxCR_OIE_Msk             /*!< Overrun interrupt enable             */
2841 #define DMAMUX_RGxCR_GE_Pos                    (16U)
2842 #define DMAMUX_RGxCR_GE_Msk                    (0x1UL << DMAMUX_RGxCR_GE_Pos)   /*!< 0x00010000 */
2843 #define DMAMUX_RGxCR_GE                        DMAMUX_RGxCR_GE_Msk              /*!< Generation enable                    */
2844 #define DMAMUX_RGxCR_GPOL_Pos                  (17U)
2845 #define DMAMUX_RGxCR_GPOL_Msk                  (0x3UL << DMAMUX_RGxCR_GPOL_Pos) /*!< 0x00060000 */
2846 #define DMAMUX_RGxCR_GPOL                      DMAMUX_RGxCR_GPOL_Msk            /*!< Generation polarity                  */
2847 #define DMAMUX_RGxCR_GPOL_0                    (0x1UL << DMAMUX_RGxCR_GPOL_Pos) /*!< 0x00020000 */
2848 #define DMAMUX_RGxCR_GPOL_1                    (0x2UL << DMAMUX_RGxCR_GPOL_Pos) /*!< 0x00040000 */
2849 #define DMAMUX_RGxCR_GNBREQ_Pos                (19U)
2850 #define DMAMUX_RGxCR_GNBREQ_Msk                (0x1FUL << DMAMUX_RGxCR_GNBREQ_Pos) /*!< 0x00F80000 */
2851 #define DMAMUX_RGxCR_GNBREQ                    DMAMUX_RGxCR_GNBREQ_Msk             /*!< Number of request                 */
2852 #define DMAMUX_RGxCR_GNBREQ_0                  (0x01UL << DMAMUX_RGxCR_GNBREQ_Pos) /*!< 0x00080000 */
2853 #define DMAMUX_RGxCR_GNBREQ_1                  (0x02UL << DMAMUX_RGxCR_GNBREQ_Pos) /*!< 0x00100000 */
2854 #define DMAMUX_RGxCR_GNBREQ_2                  (0x04UL << DMAMUX_RGxCR_GNBREQ_Pos) /*!< 0x00200000 */
2855 #define DMAMUX_RGxCR_GNBREQ_3                  (0x08UL << DMAMUX_RGxCR_GNBREQ_Pos) /*!< 0x00400000 */
2856 #define DMAMUX_RGxCR_GNBREQ_4                  (0x10UL << DMAMUX_RGxCR_GNBREQ_Pos) /*!< 0x00800000 */
2857 
2858 /********************  Bits definition for DMAMUX_RGSR register  **************/
2859 #define DMAMUX_RGSR_OF0_Pos                    (0U)
2860 #define DMAMUX_RGSR_OF0_Msk                    (0x1UL << DMAMUX_RGSR_OF0_Pos)   /*!< 0x00000001 */
2861 #define DMAMUX_RGSR_OF0                        DMAMUX_RGSR_OF0_Msk              /*!< Overrun flag 0                       */
2862 #define DMAMUX_RGSR_OF1_Pos                    (1U)
2863 #define DMAMUX_RGSR_OF1_Msk                    (0x1UL << DMAMUX_RGSR_OF1_Pos)   /*!< 0x00000002 */
2864 #define DMAMUX_RGSR_OF1                        DMAMUX_RGSR_OF1_Msk              /*!< Overrun flag 1                       */
2865 #define DMAMUX_RGSR_OF2_Pos                    (2U)
2866 #define DMAMUX_RGSR_OF2_Msk                    (0x1UL << DMAMUX_RGSR_OF2_Pos)   /*!< 0x00000004 */
2867 #define DMAMUX_RGSR_OF2                        DMAMUX_RGSR_OF2_Msk              /*!< Overrun flag 2                       */
2868 #define DMAMUX_RGSR_OF3_Pos                    (3U)
2869 #define DMAMUX_RGSR_OF3_Msk                    (0x1UL << DMAMUX_RGSR_OF3_Pos)   /*!< 0x00000008 */
2870 #define DMAMUX_RGSR_OF3                        DMAMUX_RGSR_OF3_Msk              /*!< Overrun flag 3                       */
2871 
2872 /********************  Bits definition for DMAMUX_RGCFR register  **************/
2873 #define DMAMUX_RGCFR_COF0_Pos                  (0U)
2874 #define DMAMUX_RGCFR_COF0_Msk                  (0x1UL << DMAMUX_RGCFR_COF0_Pos) /*!< 0x00000001 */
2875 #define DMAMUX_RGCFR_COF0                      DMAMUX_RGCFR_COF0_Msk            /*!< Clear Overrun flag 0                 */
2876 #define DMAMUX_RGCFR_COF1_Pos                  (1U)
2877 #define DMAMUX_RGCFR_COF1_Msk                  (0x1UL << DMAMUX_RGCFR_COF1_Pos) /*!< 0x00000002 */
2878 #define DMAMUX_RGCFR_COF1                      DMAMUX_RGCFR_COF1_Msk            /*!< Clear Overrun flag 1                 */
2879 #define DMAMUX_RGCFR_COF2_Pos                  (2U)
2880 #define DMAMUX_RGCFR_COF2_Msk                  (0x1UL << DMAMUX_RGCFR_COF2_Pos) /*!< 0x00000004 */
2881 #define DMAMUX_RGCFR_COF2                      DMAMUX_RGCFR_COF2_Msk            /*!< Clear Overrun flag 2                 */
2882 #define DMAMUX_RGCFR_COF3_Pos                  (3U)
2883 #define DMAMUX_RGCFR_COF3_Msk                  (0x1UL << DMAMUX_RGCFR_COF3_Pos) /*!< 0x00000008 */
2884 #define DMAMUX_RGCFR_COF3                      DMAMUX_RGCFR_COF3_Msk            /*!< Clear Overrun flag 3                 */
2885 
2886 /******************************************************************************/
2887 /*                                                                            */
2888 /*                    External Interrupt/Event Controller                     */
2889 /*                                                                            */
2890 /******************************************************************************/
2891 /******************  Bit definition for EXTI_RTSR1 register  ******************/
2892 #define EXTI_RTSR1_RT0_Pos           (0U)
2893 #define EXTI_RTSR1_RT0_Msk           (0x1UL << EXTI_RTSR1_RT0_Pos)             /*!< 0x00000001 */
2894 #define EXTI_RTSR1_RT0               EXTI_RTSR1_RT0_Msk                        /*!< Rising trigger configuration for input line 0 */
2895 #define EXTI_RTSR1_RT1_Pos           (1U)
2896 #define EXTI_RTSR1_RT1_Msk           (0x1UL << EXTI_RTSR1_RT1_Pos)             /*!< 0x00000002 */
2897 #define EXTI_RTSR1_RT1               EXTI_RTSR1_RT1_Msk                        /*!< Rising trigger configuration for input line 1 */
2898 #define EXTI_RTSR1_RT2_Pos           (2U)
2899 #define EXTI_RTSR1_RT2_Msk           (0x1UL << EXTI_RTSR1_RT2_Pos)             /*!< 0x00000004 */
2900 #define EXTI_RTSR1_RT2               EXTI_RTSR1_RT2_Msk                        /*!< Rising trigger configuration for input line 2 */
2901 #define EXTI_RTSR1_RT3_Pos           (3U)
2902 #define EXTI_RTSR1_RT3_Msk           (0x1UL << EXTI_RTSR1_RT3_Pos)             /*!< 0x00000008 */
2903 #define EXTI_RTSR1_RT3               EXTI_RTSR1_RT3_Msk                        /*!< Rising trigger configuration for input line 3 */
2904 #define EXTI_RTSR1_RT4_Pos           (4U)
2905 #define EXTI_RTSR1_RT4_Msk           (0x1UL << EXTI_RTSR1_RT4_Pos)             /*!< 0x00000010 */
2906 #define EXTI_RTSR1_RT4               EXTI_RTSR1_RT4_Msk                        /*!< Rising trigger configuration for input line 4 */
2907 #define EXTI_RTSR1_RT5_Pos           (5U)
2908 #define EXTI_RTSR1_RT5_Msk           (0x1UL << EXTI_RTSR1_RT5_Pos)             /*!< 0x00000020 */
2909 #define EXTI_RTSR1_RT5               EXTI_RTSR1_RT5_Msk                        /*!< Rising trigger configuration for input line 5 */
2910 #define EXTI_RTSR1_RT6_Pos           (6U)
2911 #define EXTI_RTSR1_RT6_Msk           (0x1UL << EXTI_RTSR1_RT6_Pos)             /*!< 0x00000040 */
2912 #define EXTI_RTSR1_RT6               EXTI_RTSR1_RT6_Msk                        /*!< Rising trigger configuration for input line 6 */
2913 #define EXTI_RTSR1_RT7_Pos           (7U)
2914 #define EXTI_RTSR1_RT7_Msk           (0x1UL << EXTI_RTSR1_RT7_Pos)             /*!< 0x00000080 */
2915 #define EXTI_RTSR1_RT7               EXTI_RTSR1_RT7_Msk                        /*!< Rising trigger configuration for input line 7 */
2916 #define EXTI_RTSR1_RT8_Pos           (8U)
2917 #define EXTI_RTSR1_RT8_Msk           (0x1UL << EXTI_RTSR1_RT8_Pos)             /*!< 0x00000100 */
2918 #define EXTI_RTSR1_RT8               EXTI_RTSR1_RT8_Msk                        /*!< Rising trigger configuration for input line 8 */
2919 #define EXTI_RTSR1_RT9_Pos           (9U)
2920 #define EXTI_RTSR1_RT9_Msk           (0x1UL << EXTI_RTSR1_RT9_Pos)             /*!< 0x00000200 */
2921 #define EXTI_RTSR1_RT9               EXTI_RTSR1_RT9_Msk                        /*!< Rising trigger configuration for input line 9 */
2922 #define EXTI_RTSR1_RT10_Pos          (10U)
2923 #define EXTI_RTSR1_RT10_Msk          (0x1UL << EXTI_RTSR1_RT10_Pos)            /*!< 0x00000400 */
2924 #define EXTI_RTSR1_RT10              EXTI_RTSR1_RT10_Msk                       /*!< Rising trigger configuration for input line 10 */
2925 #define EXTI_RTSR1_RT11_Pos          (11U)
2926 #define EXTI_RTSR1_RT11_Msk          (0x1UL << EXTI_RTSR1_RT11_Pos)            /*!< 0x00000800 */
2927 #define EXTI_RTSR1_RT11              EXTI_RTSR1_RT11_Msk                       /*!< Rising trigger configuration for input line 11 */
2928 #define EXTI_RTSR1_RT12_Pos          (12U)
2929 #define EXTI_RTSR1_RT12_Msk          (0x1UL << EXTI_RTSR1_RT12_Pos)            /*!< 0x00001000 */
2930 #define EXTI_RTSR1_RT12              EXTI_RTSR1_RT12_Msk                       /*!< Rising trigger configuration for input line 12 */
2931 #define EXTI_RTSR1_RT13_Pos          (13U)
2932 #define EXTI_RTSR1_RT13_Msk          (0x1UL << EXTI_RTSR1_RT13_Pos)            /*!< 0x00002000 */
2933 #define EXTI_RTSR1_RT13              EXTI_RTSR1_RT13_Msk                       /*!< Rising trigger configuration for input line 13 */
2934 #define EXTI_RTSR1_RT14_Pos          (14U)
2935 #define EXTI_RTSR1_RT14_Msk          (0x1UL << EXTI_RTSR1_RT14_Pos)            /*!< 0x00004000 */
2936 #define EXTI_RTSR1_RT14              EXTI_RTSR1_RT14_Msk                       /*!< Rising trigger configuration for input line 14 */
2937 #define EXTI_RTSR1_RT15_Pos          (15U)
2938 #define EXTI_RTSR1_RT15_Msk          (0x1UL << EXTI_RTSR1_RT15_Pos)            /*!< 0x00008000 */
2939 #define EXTI_RTSR1_RT15              EXTI_RTSR1_RT15_Msk                       /*!< Rising trigger configuration for input line 15 */
2940 #define EXTI_RTSR1_RT16_Pos          (16U)
2941 #define EXTI_RTSR1_RT16_Msk          (0x1UL << EXTI_RTSR1_RT16_Pos)            /*!< 0x00010000 */
2942 #define EXTI_RTSR1_RT16              EXTI_RTSR1_RT16_Msk                       /*!< Rising trigger configuration for input line 16 */
2943 #define EXTI_RTSR1_RT17_Pos          (17U)
2944 #define EXTI_RTSR1_RT17_Msk          (0x1UL << EXTI_RTSR1_RT17_Pos)            /*!< 0x00020000 */
2945 #define EXTI_RTSR1_RT17              EXTI_RTSR1_RT17_Msk                       /*!< Rising trigger configuration for input line 17 */
2946 #define EXTI_RTSR1_RT18_Pos          (18U)
2947 #define EXTI_RTSR1_RT18_Msk          (0x1UL << EXTI_RTSR1_RT18_Pos)            /*!< 0x00040000 */
2948 #define EXTI_RTSR1_RT18              EXTI_RTSR1_RT18_Msk                       /*!< Rising trigger configuration for input line 18 */
2949 #define EXTI_RTSR1_RT20_Pos          (20U)
2950 #define EXTI_RTSR1_RT20_Msk          (0x1UL << EXTI_RTSR1_RT20_Pos)            /*!< 0x00100000 */
2951 #define EXTI_RTSR1_RT20              EXTI_RTSR1_RT20_Msk                       /*!< Rising trigger configuration for input line 20 */
2952 
2953 /******************  Bit definition for EXTI_FTSR1 register  ******************/
2954 #define EXTI_FTSR1_FT0_Pos           (0U)
2955 #define EXTI_FTSR1_FT0_Msk           (0x1UL << EXTI_FTSR1_FT0_Pos)             /*!< 0x00000001 */
2956 #define EXTI_FTSR1_FT0               EXTI_FTSR1_FT0_Msk                        /*!< Falling trigger configuration for input line 0 */
2957 #define EXTI_FTSR1_FT1_Pos           (1U)
2958 #define EXTI_FTSR1_FT1_Msk           (0x1UL << EXTI_FTSR1_FT1_Pos)             /*!< 0x00000002 */
2959 #define EXTI_FTSR1_FT1               EXTI_FTSR1_FT1_Msk                        /*!< Falling trigger configuration for input line 1 */
2960 #define EXTI_FTSR1_FT2_Pos           (2U)
2961 #define EXTI_FTSR1_FT2_Msk           (0x1UL << EXTI_FTSR1_FT2_Pos)             /*!< 0x00000004 */
2962 #define EXTI_FTSR1_FT2               EXTI_FTSR1_FT2_Msk                        /*!< Falling trigger configuration for input line 2 */
2963 #define EXTI_FTSR1_FT3_Pos           (3U)
2964 #define EXTI_FTSR1_FT3_Msk           (0x1UL << EXTI_FTSR1_FT3_Pos)             /*!< 0x00000008 */
2965 #define EXTI_FTSR1_FT3               EXTI_FTSR1_FT3_Msk                        /*!< Falling trigger configuration for input line 3 */
2966 #define EXTI_FTSR1_FT4_Pos           (4U)
2967 #define EXTI_FTSR1_FT4_Msk           (0x1UL << EXTI_FTSR1_FT4_Pos)             /*!< 0x00000010 */
2968 #define EXTI_FTSR1_FT4               EXTI_FTSR1_FT4_Msk                        /*!< Falling trigger configuration for input line 4 */
2969 #define EXTI_FTSR1_FT5_Pos           (5U)
2970 #define EXTI_FTSR1_FT5_Msk           (0x1UL << EXTI_FTSR1_FT5_Pos)             /*!< 0x00000020 */
2971 #define EXTI_FTSR1_FT5               EXTI_FTSR1_FT5_Msk                        /*!< Falling trigger configuration for input line 5 */
2972 #define EXTI_FTSR1_FT6_Pos           (6U)
2973 #define EXTI_FTSR1_FT6_Msk           (0x1UL << EXTI_FTSR1_FT6_Pos)             /*!< 0x00000040 */
2974 #define EXTI_FTSR1_FT6               EXTI_FTSR1_FT6_Msk                        /*!< Falling trigger configuration for input line 6 */
2975 #define EXTI_FTSR1_FT7_Pos           (7U)
2976 #define EXTI_FTSR1_FT7_Msk           (0x1UL << EXTI_FTSR1_FT7_Pos)             /*!< 0x00000080 */
2977 #define EXTI_FTSR1_FT7               EXTI_FTSR1_FT7_Msk                        /*!< Falling trigger configuration for input line 7 */
2978 #define EXTI_FTSR1_FT8_Pos           (8U)
2979 #define EXTI_FTSR1_FT8_Msk           (0x1UL << EXTI_FTSR1_FT8_Pos)             /*!< 0x00000100 */
2980 #define EXTI_FTSR1_FT8               EXTI_FTSR1_FT8_Msk                        /*!< Falling trigger configuration for input line 8 */
2981 #define EXTI_FTSR1_FT9_Pos           (9U)
2982 #define EXTI_FTSR1_FT9_Msk           (0x1UL << EXTI_FTSR1_FT9_Pos)             /*!< 0x00000200 */
2983 #define EXTI_FTSR1_FT9               EXTI_FTSR1_FT9_Msk                        /*!< Falling trigger configuration for input line 9 */
2984 #define EXTI_FTSR1_FT10_Pos          (10U)
2985 #define EXTI_FTSR1_FT10_Msk          (0x1UL << EXTI_FTSR1_FT10_Pos)            /*!< 0x00000400 */
2986 #define EXTI_FTSR1_FT10              EXTI_FTSR1_FT10_Msk                       /*!< Falling trigger configuration for input line 10 */
2987 #define EXTI_FTSR1_FT11_Pos          (11U)
2988 #define EXTI_FTSR1_FT11_Msk          (0x1UL << EXTI_FTSR1_FT11_Pos)            /*!< 0x00000800 */
2989 #define EXTI_FTSR1_FT11              EXTI_FTSR1_FT11_Msk                       /*!< Falling trigger configuration for input line 11 */
2990 #define EXTI_FTSR1_FT12_Pos          (12U)
2991 #define EXTI_FTSR1_FT12_Msk          (0x1UL << EXTI_FTSR1_FT12_Pos)            /*!< 0x00001000 */
2992 #define EXTI_FTSR1_FT12              EXTI_FTSR1_FT12_Msk                       /*!< Falling trigger configuration for input line 12 */
2993 #define EXTI_FTSR1_FT13_Pos          (13U)
2994 #define EXTI_FTSR1_FT13_Msk          (0x1UL << EXTI_FTSR1_FT13_Pos)            /*!< 0x00002000 */
2995 #define EXTI_FTSR1_FT13              EXTI_FTSR1_FT13_Msk                       /*!< Falling trigger configuration for input line 13 */
2996 #define EXTI_FTSR1_FT14_Pos          (14U)
2997 #define EXTI_FTSR1_FT14_Msk          (0x1UL << EXTI_FTSR1_FT14_Pos)            /*!< 0x00004000 */
2998 #define EXTI_FTSR1_FT14              EXTI_FTSR1_FT14_Msk                       /*!< Falling trigger configuration for input line 14 */
2999 #define EXTI_FTSR1_FT15_Pos          (15U)
3000 #define EXTI_FTSR1_FT15_Msk          (0x1UL << EXTI_FTSR1_FT15_Pos)            /*!< 0x00008000 */
3001 #define EXTI_FTSR1_FT15              EXTI_FTSR1_FT15_Msk                       /*!< Falling trigger configuration for input line 15 */
3002 #define EXTI_FTSR1_FT16_Pos          (16U)
3003 #define EXTI_FTSR1_FT16_Msk          (0x1UL << EXTI_FTSR1_FT16_Pos)            /*!< 0x00010000 */
3004 #define EXTI_FTSR1_FT16              EXTI_FTSR1_FT16_Msk                       /*!< Falling trigger configuration for input line 16 */
3005 #define EXTI_FTSR1_FT17_Pos          (17U)
3006 #define EXTI_FTSR1_FT17_Msk          (0x1UL << EXTI_FTSR1_FT17_Pos)            /*!< 0x00020000 */
3007 #define EXTI_FTSR1_FT17              EXTI_FTSR1_FT17_Msk                       /*!< Falling trigger configuration for input line 17 */
3008 #define EXTI_FTSR1_FT18_Pos          (18U)
3009 #define EXTI_FTSR1_FT18_Msk          (0x1UL << EXTI_FTSR1_FT18_Pos)            /*!< 0x00040000 */
3010 #define EXTI_FTSR1_FT18              EXTI_FTSR1_FT18_Msk                       /*!< Falling trigger configuration for input line 18 */
3011 #define EXTI_FTSR1_FT20_Pos          (20U)
3012 #define EXTI_FTSR1_FT20_Msk          (0x1UL << EXTI_FTSR1_FT20_Pos)            /*!< 0x00100000 */
3013 #define EXTI_FTSR1_FT20              EXTI_FTSR1_FT20_Msk                       /*!< Falling trigger configuration for input line 20 */
3014 
3015 /******************  Bit definition for EXTI_SWIER1 register  *****************/
3016 #define EXTI_SWIER1_SWI0_Pos         (0U)
3017 #define EXTI_SWIER1_SWI0_Msk         (0x1UL << EXTI_SWIER1_SWI0_Pos)           /*!< 0x00000001 */
3018 #define EXTI_SWIER1_SWI0             EXTI_SWIER1_SWI0_Msk                      /*!< Software Interrupt on line 0 */
3019 #define EXTI_SWIER1_SWI1_Pos         (1U)
3020 #define EXTI_SWIER1_SWI1_Msk         (0x1UL << EXTI_SWIER1_SWI1_Pos)           /*!< 0x00000002 */
3021 #define EXTI_SWIER1_SWI1             EXTI_SWIER1_SWI1_Msk                      /*!< Software Interrupt on line 1 */
3022 #define EXTI_SWIER1_SWI2_Pos         (2U)
3023 #define EXTI_SWIER1_SWI2_Msk         (0x1UL << EXTI_SWIER1_SWI2_Pos)           /*!< 0x00000004 */
3024 #define EXTI_SWIER1_SWI2             EXTI_SWIER1_SWI2_Msk                      /*!< Software Interrupt on line 2 */
3025 #define EXTI_SWIER1_SWI3_Pos         (3U)
3026 #define EXTI_SWIER1_SWI3_Msk         (0x1UL << EXTI_SWIER1_SWI3_Pos)           /*!< 0x00000008 */
3027 #define EXTI_SWIER1_SWI3             EXTI_SWIER1_SWI3_Msk                      /*!< Software Interrupt on line 3 */
3028 #define EXTI_SWIER1_SWI4_Pos         (4U)
3029 #define EXTI_SWIER1_SWI4_Msk         (0x1UL << EXTI_SWIER1_SWI4_Pos)           /*!< 0x00000010 */
3030 #define EXTI_SWIER1_SWI4             EXTI_SWIER1_SWI4_Msk                      /*!< Software Interrupt on line 4 */
3031 #define EXTI_SWIER1_SWI5_Pos         (5U)
3032 #define EXTI_SWIER1_SWI5_Msk         (0x1UL << EXTI_SWIER1_SWI5_Pos)           /*!< 0x00000020 */
3033 #define EXTI_SWIER1_SWI5             EXTI_SWIER1_SWI5_Msk                      /*!< Software Interrupt on line 5 */
3034 #define EXTI_SWIER1_SWI6_Pos         (6U)
3035 #define EXTI_SWIER1_SWI6_Msk         (0x1UL << EXTI_SWIER1_SWI6_Pos)           /*!< 0x00000040 */
3036 #define EXTI_SWIER1_SWI6             EXTI_SWIER1_SWI6_Msk                      /*!< Software Interrupt on line 6 */
3037 #define EXTI_SWIER1_SWI7_Pos         (7U)
3038 #define EXTI_SWIER1_SWI7_Msk         (0x1UL << EXTI_SWIER1_SWI7_Pos)           /*!< 0x00000080 */
3039 #define EXTI_SWIER1_SWI7             EXTI_SWIER1_SWI7_Msk                      /*!< Software Interrupt on line 7 */
3040 #define EXTI_SWIER1_SWI8_Pos         (8U)
3041 #define EXTI_SWIER1_SWI8_Msk         (0x1UL << EXTI_SWIER1_SWI8_Pos)           /*!< 0x00000100 */
3042 #define EXTI_SWIER1_SWI8             EXTI_SWIER1_SWI8_Msk                      /*!< Software Interrupt on line 8 */
3043 #define EXTI_SWIER1_SWI9_Pos         (9U)
3044 #define EXTI_SWIER1_SWI9_Msk         (0x1UL << EXTI_SWIER1_SWI9_Pos)           /*!< 0x00000200 */
3045 #define EXTI_SWIER1_SWI9             EXTI_SWIER1_SWI9_Msk                      /*!< Software Interrupt on line 9 */
3046 #define EXTI_SWIER1_SWI10_Pos        (10U)
3047 #define EXTI_SWIER1_SWI10_Msk        (0x1UL << EXTI_SWIER1_SWI10_Pos)          /*!< 0x00000400 */
3048 #define EXTI_SWIER1_SWI10            EXTI_SWIER1_SWI10_Msk                     /*!< Software Interrupt on line 10 */
3049 #define EXTI_SWIER1_SWI11_Pos        (11U)
3050 #define EXTI_SWIER1_SWI11_Msk        (0x1UL << EXTI_SWIER1_SWI11_Pos)          /*!< 0x00000800 */
3051 #define EXTI_SWIER1_SWI11            EXTI_SWIER1_SWI11_Msk                     /*!< Software Interrupt on line 11 */
3052 #define EXTI_SWIER1_SWI12_Pos        (12U)
3053 #define EXTI_SWIER1_SWI12_Msk        (0x1UL << EXTI_SWIER1_SWI12_Pos)          /*!< 0x00001000 */
3054 #define EXTI_SWIER1_SWI12            EXTI_SWIER1_SWI12_Msk                     /*!< Software Interrupt on line 12 */
3055 #define EXTI_SWIER1_SWI13_Pos        (13U)
3056 #define EXTI_SWIER1_SWI13_Msk        (0x1UL << EXTI_SWIER1_SWI13_Pos)          /*!< 0x00002000 */
3057 #define EXTI_SWIER1_SWI13            EXTI_SWIER1_SWI13_Msk                     /*!< Software Interrupt on line 13 */
3058 #define EXTI_SWIER1_SWI14_Pos        (14U)
3059 #define EXTI_SWIER1_SWI14_Msk        (0x1UL << EXTI_SWIER1_SWI14_Pos)          /*!< 0x00004000 */
3060 #define EXTI_SWIER1_SWI14            EXTI_SWIER1_SWI14_Msk                     /*!< Software Interrupt on line 14 */
3061 #define EXTI_SWIER1_SWI15_Pos        (15U)
3062 #define EXTI_SWIER1_SWI15_Msk        (0x1UL << EXTI_SWIER1_SWI15_Pos)          /*!< 0x00008000 */
3063 #define EXTI_SWIER1_SWI15            EXTI_SWIER1_SWI15_Msk                     /*!< Software Interrupt on line 15 */
3064 #define EXTI_SWIER1_SWI16_Pos        (16U)
3065 #define EXTI_SWIER1_SWI16_Msk        (0x1UL << EXTI_SWIER1_SWI16_Pos)          /*!< 0x00010000 */
3066 #define EXTI_SWIER1_SWI16            EXTI_SWIER1_SWI16_Msk                     /*!< Software Interrupt on line 16 */
3067 #define EXTI_SWIER1_SWI17_Pos        (17U)
3068 #define EXTI_SWIER1_SWI17_Msk        (0x1UL << EXTI_SWIER1_SWI17_Pos)          /*!< 0x00020000 */
3069 #define EXTI_SWIER1_SWI17            EXTI_SWIER1_SWI17_Msk                     /*!< Software Interrupt on line 17 */
3070 #define EXTI_SWIER1_SWI18_Pos        (18U)
3071 #define EXTI_SWIER1_SWI18_Msk        (0x1UL << EXTI_SWIER1_SWI18_Pos)          /*!< 0x00040000 */
3072 #define EXTI_SWIER1_SWI18            EXTI_SWIER1_SWI18_Msk                     /*!< Software Interrupt on line 18 */
3073 #define EXTI_SWIER1_SWI20_Pos        (20U)
3074 #define EXTI_SWIER1_SWI20_Msk        (0x1UL << EXTI_SWIER1_SWI20_Pos)          /*!< 0x00100000 */
3075 #define EXTI_SWIER1_SWI20            EXTI_SWIER1_SWI20_Msk                     /*!< Software Interrupt on line 20 */
3076 
3077 /*******************  Bit definition for EXTI_RPR1 register  ******************/
3078 #define EXTI_RPR1_RPIF0_Pos          (0U)
3079 #define EXTI_RPR1_RPIF0_Msk          (0x1UL << EXTI_RPR1_RPIF0_Pos)            /*!< 0x00000001 */
3080 #define EXTI_RPR1_RPIF0              EXTI_RPR1_RPIF0_Msk                       /*!< Rising Pending Interrupt Flag on line 0 */
3081 #define EXTI_RPR1_RPIF1_Pos          (1U)
3082 #define EXTI_RPR1_RPIF1_Msk          (0x1UL << EXTI_RPR1_RPIF1_Pos)            /*!< 0x00000002 */
3083 #define EXTI_RPR1_RPIF1              EXTI_RPR1_RPIF1_Msk                       /*!< Rising Pending Interrupt Flag on line 1 */
3084 #define EXTI_RPR1_RPIF2_Pos          (2U)
3085 #define EXTI_RPR1_RPIF2_Msk          (0x1UL << EXTI_RPR1_RPIF2_Pos)            /*!< 0x00000004 */
3086 #define EXTI_RPR1_RPIF2              EXTI_RPR1_RPIF2_Msk                       /*!< Rising Pending Interrupt Flag on line 2 */
3087 #define EXTI_RPR1_RPIF3_Pos          (3U)
3088 #define EXTI_RPR1_RPIF3_Msk          (0x1UL << EXTI_RPR1_RPIF3_Pos)            /*!< 0x00000008 */
3089 #define EXTI_RPR1_RPIF3              EXTI_RPR1_RPIF3_Msk                       /*!< Rising Pending Interrupt Flag on line 3 */
3090 #define EXTI_RPR1_RPIF4_Pos          (4U)
3091 #define EXTI_RPR1_RPIF4_Msk          (0x1UL << EXTI_RPR1_RPIF4_Pos)            /*!< 0x00000010 */
3092 #define EXTI_RPR1_RPIF4              EXTI_RPR1_RPIF4_Msk                       /*!< Rising Pending Interrupt Flag on line 4 */
3093 #define EXTI_RPR1_RPIF5_Pos          (5U)
3094 #define EXTI_RPR1_RPIF5_Msk          (0x1UL << EXTI_RPR1_RPIF5_Pos)            /*!< 0x00000020 */
3095 #define EXTI_RPR1_RPIF5              EXTI_RPR1_RPIF5_Msk                       /*!< Rising Pending Interrupt Flag on line 5 */
3096 #define EXTI_RPR1_RPIF6_Pos          (6U)
3097 #define EXTI_RPR1_RPIF6_Msk          (0x1UL << EXTI_RPR1_RPIF6_Pos)            /*!< 0x00000040 */
3098 #define EXTI_RPR1_RPIF6              EXTI_RPR1_RPIF6_Msk                       /*!< Rising Pending Interrupt Flag on line 6 */
3099 #define EXTI_RPR1_RPIF7_Pos          (7U)
3100 #define EXTI_RPR1_RPIF7_Msk          (0x1UL << EXTI_RPR1_RPIF7_Pos)            /*!< 0x00000080 */
3101 #define EXTI_RPR1_RPIF7              EXTI_RPR1_RPIF7_Msk                       /*!< Rising Pending Interrupt Flag on line 7 */
3102 #define EXTI_RPR1_RPIF8_Pos          (8U)
3103 #define EXTI_RPR1_RPIF8_Msk          (0x1UL << EXTI_RPR1_RPIF8_Pos)            /*!< 0x00000100 */
3104 #define EXTI_RPR1_RPIF8              EXTI_RPR1_RPIF8_Msk                       /*!< Rising Pending Interrupt Flag on line 8 */
3105 #define EXTI_RPR1_RPIF9_Pos          (9U)
3106 #define EXTI_RPR1_RPIF9_Msk          (0x1UL << EXTI_RPR1_RPIF9_Pos)            /*!< 0x00000200 */
3107 #define EXTI_RPR1_RPIF9              EXTI_RPR1_RPIF9_Msk                       /*!< Rising Pending Interrupt Flag on line 9 */
3108 #define EXTI_RPR1_RPIF10_Pos         (10U)
3109 #define EXTI_RPR1_RPIF10_Msk         (0x1UL << EXTI_RPR1_RPIF10_Pos)           /*!< 0x00000400 */
3110 #define EXTI_RPR1_RPIF10             EXTI_RPR1_RPIF10_Msk                      /*!< Rising Pending Interrupt Flag on line 10 */
3111 #define EXTI_RPR1_RPIF11_Pos         (11U)
3112 #define EXTI_RPR1_RPIF11_Msk         (0x1UL << EXTI_RPR1_RPIF11_Pos)           /*!< 0x00000800 */
3113 #define EXTI_RPR1_RPIF11             EXTI_RPR1_RPIF11_Msk                      /*!< Rising Pending Interrupt Flag on line 11 */
3114 #define EXTI_RPR1_RPIF12_Pos         (12U)
3115 #define EXTI_RPR1_RPIF12_Msk         (0x1UL << EXTI_RPR1_RPIF12_Pos)           /*!< 0x00001000 */
3116 #define EXTI_RPR1_RPIF12             EXTI_RPR1_RPIF12_Msk                      /*!< Rising Pending Interrupt Flag on line 12 */
3117 #define EXTI_RPR1_RPIF13_Pos         (13U)
3118 #define EXTI_RPR1_RPIF13_Msk         (0x1UL << EXTI_RPR1_RPIF13_Pos)           /*!< 0x00002000 */
3119 #define EXTI_RPR1_RPIF13             EXTI_RPR1_RPIF13_Msk                      /*!< Rising Pending Interrupt Flag on line 13 */
3120 #define EXTI_RPR1_RPIF14_Pos         (14U)
3121 #define EXTI_RPR1_RPIF14_Msk         (0x1UL << EXTI_RPR1_RPIF14_Pos)           /*!< 0x00004000 */
3122 #define EXTI_RPR1_RPIF14             EXTI_RPR1_RPIF14_Msk                      /*!< Rising Pending Interrupt Flag on line 14 */
3123 #define EXTI_RPR1_RPIF15_Pos         (15U)
3124 #define EXTI_RPR1_RPIF15_Msk         (0x1UL << EXTI_RPR1_RPIF15_Pos)           /*!< 0x00008000 */
3125 #define EXTI_RPR1_RPIF15             EXTI_RPR1_RPIF15_Msk                      /*!< Rising Pending Interrupt Flag on line 15 */
3126 #define EXTI_RPR1_RPIF16_Pos         (16U)
3127 #define EXTI_RPR1_RPIF16_Msk         (0x1UL << EXTI_RPR1_RPIF16_Pos)           /*!< 0x00010000 */
3128 #define EXTI_RPR1_RPIF16             EXTI_RPR1_RPIF16_Msk                      /*!< Rising Pending Interrupt Flag on line 16 */
3129 #define EXTI_RPR1_RPIF17_Pos         (17U)
3130 #define EXTI_RPR1_RPIF17_Msk         (0x1UL << EXTI_RPR1_RPIF17_Pos)           /*!< 0x00020000 */
3131 #define EXTI_RPR1_RPIF17             EXTI_RPR1_RPIF17_Msk                      /*!< Rising Pending Interrupt Flag on line 17 */
3132 #define EXTI_RPR1_RPIF18_Pos         (18U)
3133 #define EXTI_RPR1_RPIF18_Msk         (0x1UL << EXTI_RPR1_RPIF18_Pos)           /*!< 0x00040000 */
3134 #define EXTI_RPR1_RPIF18             EXTI_RPR1_RPIF18_Msk                      /*!< Rising Pending Interrupt Flag on line 18 */
3135 #define EXTI_RPR1_RPIF20_Pos         (20U)
3136 #define EXTI_RPR1_RPIF20_Msk         (0x1UL << EXTI_RPR1_RPIF20_Pos)           /*!< 0x00100000 */
3137 #define EXTI_RPR1_RPIF20             EXTI_RPR1_RPIF20_Msk                      /*!< Rising Pending Interrupt Flag on line 20 */
3138 
3139 /*******************  Bit definition for EXTI_FPR1 register  ******************/
3140 #define EXTI_FPR1_FPIF0_Pos          (0U)
3141 #define EXTI_FPR1_FPIF0_Msk          (0x1UL << EXTI_FPR1_FPIF0_Pos)            /*!< 0x00000001 */
3142 #define EXTI_FPR1_FPIF0              EXTI_FPR1_FPIF0_Msk                       /*!< Falling Pending Interrupt Flag on line 0 */
3143 #define EXTI_FPR1_FPIF1_Pos          (1U)
3144 #define EXTI_FPR1_FPIF1_Msk          (0x1UL << EXTI_FPR1_FPIF1_Pos)            /*!< 0x00000002 */
3145 #define EXTI_FPR1_FPIF1              EXTI_FPR1_FPIF1_Msk                       /*!< Falling Pending Interrupt Flag on line 1 */
3146 #define EXTI_FPR1_FPIF2_Pos          (2U)
3147 #define EXTI_FPR1_FPIF2_Msk          (0x1UL << EXTI_FPR1_FPIF2_Pos)            /*!< 0x00000004 */
3148 #define EXTI_FPR1_FPIF2              EXTI_FPR1_FPIF2_Msk                       /*!< Falling Pending Interrupt Flag on line 2 */
3149 #define EXTI_FPR1_FPIF3_Pos          (3U)
3150 #define EXTI_FPR1_FPIF3_Msk          (0x1UL << EXTI_FPR1_FPIF3_Pos)            /*!< 0x00000008 */
3151 #define EXTI_FPR1_FPIF3              EXTI_FPR1_FPIF3_Msk                       /*!< Falling Pending Interrupt Flag on line 3 */
3152 #define EXTI_FPR1_FPIF4_Pos          (4U)
3153 #define EXTI_FPR1_FPIF4_Msk          (0x1UL << EXTI_FPR1_FPIF4_Pos)            /*!< 0x00000010 */
3154 #define EXTI_FPR1_FPIF4              EXTI_FPR1_FPIF4_Msk                       /*!< Falling Pending Interrupt Flag on line 4 */
3155 #define EXTI_FPR1_FPIF5_Pos          (5U)
3156 #define EXTI_FPR1_FPIF5_Msk          (0x1UL << EXTI_FPR1_FPIF5_Pos)            /*!< 0x00000020 */
3157 #define EXTI_FPR1_FPIF5              EXTI_FPR1_FPIF5_Msk                       /*!< Falling Pending Interrupt Flag on line 5 */
3158 #define EXTI_FPR1_FPIF6_Pos          (6U)
3159 #define EXTI_FPR1_FPIF6_Msk          (0x1UL << EXTI_FPR1_FPIF6_Pos)            /*!< 0x00000040 */
3160 #define EXTI_FPR1_FPIF6              EXTI_FPR1_FPIF6_Msk                       /*!< Falling Pending Interrupt Flag on line 6 */
3161 #define EXTI_FPR1_FPIF7_Pos          (7U)
3162 #define EXTI_FPR1_FPIF7_Msk          (0x1UL << EXTI_FPR1_FPIF7_Pos)            /*!< 0x00000080 */
3163 #define EXTI_FPR1_FPIF7              EXTI_FPR1_FPIF7_Msk                       /*!< Falling Pending Interrupt Flag on line 7 */
3164 #define EXTI_FPR1_FPIF8_Pos          (8U)
3165 #define EXTI_FPR1_FPIF8_Msk          (0x1UL << EXTI_FPR1_FPIF8_Pos)            /*!< 0x00000100 */
3166 #define EXTI_FPR1_FPIF8              EXTI_FPR1_FPIF8_Msk                       /*!< Falling Pending Interrupt Flag on line 8 */
3167 #define EXTI_FPR1_FPIF9_Pos          (9U)
3168 #define EXTI_FPR1_FPIF9_Msk          (0x1UL << EXTI_FPR1_FPIF9_Pos)            /*!< 0x00000200 */
3169 #define EXTI_FPR1_FPIF9              EXTI_FPR1_FPIF9_Msk                       /*!< Falling Pending Interrupt Flag on line 9 */
3170 #define EXTI_FPR1_FPIF10_Pos         (10U)
3171 #define EXTI_FPR1_FPIF10_Msk         (0x1UL << EXTI_FPR1_FPIF10_Pos)           /*!< 0x00000400 */
3172 #define EXTI_FPR1_FPIF10             EXTI_FPR1_FPIF10_Msk                      /*!< Falling Pending Interrupt Flag on line 10 */
3173 #define EXTI_FPR1_FPIF11_Pos         (11U)
3174 #define EXTI_FPR1_FPIF11_Msk         (0x1UL << EXTI_FPR1_FPIF11_Pos)           /*!< 0x00000800 */
3175 #define EXTI_FPR1_FPIF11             EXTI_FPR1_FPIF11_Msk                      /*!< Falling Pending Interrupt Flag on line 11 */
3176 #define EXTI_FPR1_FPIF12_Pos         (12U)
3177 #define EXTI_FPR1_FPIF12_Msk         (0x1UL << EXTI_FPR1_FPIF12_Pos)           /*!< 0x00001000 */
3178 #define EXTI_FPR1_FPIF12             EXTI_FPR1_FPIF12_Msk                      /*!< Falling Pending Interrupt Flag on line 12 */
3179 #define EXTI_FPR1_FPIF13_Pos         (13U)
3180 #define EXTI_FPR1_FPIF13_Msk         (0x1UL << EXTI_FPR1_FPIF13_Pos)           /*!< 0x00002000 */
3181 #define EXTI_FPR1_FPIF13             EXTI_FPR1_FPIF13_Msk                      /*!< Falling Pending Interrupt Flag on line 13 */
3182 #define EXTI_FPR1_FPIF14_Pos         (14U)
3183 #define EXTI_FPR1_FPIF14_Msk         (0x1UL << EXTI_FPR1_FPIF14_Pos)           /*!< 0x00004000 */
3184 #define EXTI_FPR1_FPIF14             EXTI_FPR1_FPIF14_Msk                      /*!< Falling Pending Interrupt Flag on line 14 */
3185 #define EXTI_FPR1_FPIF15_Pos         (15U)
3186 #define EXTI_FPR1_FPIF15_Msk         (0x1UL << EXTI_FPR1_FPIF15_Pos)           /*!< 0x00008000 */
3187 #define EXTI_FPR1_FPIF15             EXTI_FPR1_FPIF15_Msk                      /*!< Falling Pending Interrupt Flag on line 15 */
3188 #define EXTI_FPR1_FPIF16_Pos         (16U)
3189 #define EXTI_FPR1_FPIF16_Msk         (0x1UL << EXTI_FPR1_FPIF16_Pos)           /*!< 0x00010000 */
3190 #define EXTI_FPR1_FPIF16             EXTI_FPR1_FPIF16_Msk                      /*!< Falling Pending Interrupt Flag on line 16 */
3191 #define EXTI_FPR1_FPIF17_Pos         (17U)
3192 #define EXTI_FPR1_FPIF17_Msk         (0x1UL << EXTI_FPR1_FPIF17_Pos)           /*!< 0x00020000 */
3193 #define EXTI_FPR1_FPIF17             EXTI_FPR1_FPIF17_Msk                      /*!< Falling Pending Interrupt Flag on line 17 */
3194 #define EXTI_FPR1_FPIF18_Pos         (18U)
3195 #define EXTI_FPR1_FPIF18_Msk         (0x1UL << EXTI_FPR1_FPIF18_Pos)           /*!< 0x00040000 */
3196 #define EXTI_FPR1_FPIF18             EXTI_FPR1_FPIF18_Msk                      /*!< Falling Pending Interrupt Flag on line 18 */
3197 #define EXTI_FPR1_FPIF20_Pos         (20U)
3198 #define EXTI_FPR1_FPIF20_Msk         (0x1UL << EXTI_FPR1_FPIF20_Pos)           /*!< 0x00100000 */
3199 #define EXTI_FPR1_FPIF20             EXTI_FPR1_FPIF20_Msk                      /*!< Falling Pending Interrupt Flag on line 20 */
3200 
3201 /******************  Bit definition for EXTI_RTSR2 register  ******************/
3202 #define EXTI_RTSR2_RT34_Pos           (2U)
3203 #define EXTI_RTSR2_RT34_Msk           (0x1UL << EXTI_RTSR2_RT34_Pos)             /*!< 0x00000004 */
3204 #define EXTI_RTSR2_RT34               EXTI_RTSR2_RT34_Msk                        /*!< Rising trigger configuration for input line 34 */
3205 
3206 /******************  Bit definition for EXTI_FTSR2 register  ******************/
3207 #define EXTI_FTSR2_FT34_Pos           (2U)
3208 #define EXTI_FTSR2_FT34_Msk           (0x1UL << EXTI_FTSR2_FT34_Pos)             /*!< 0x00000004 */
3209 #define EXTI_FTSR2_FT34               EXTI_FTSR2_FT34_Msk                        /*!< Falling trigger configuration for input line 34 */
3210 
3211 /******************  Bit definition for EXTI_SWIER2 register  *****************/
3212 #define EXTI_SWIER2_SWI34_Pos         (2U)
3213 #define EXTI_SWIER2_SWI34_Msk         (0x1UL << EXTI_SWIER2_SWI34_Pos)           /*!< 0x00000004 */
3214 #define EXTI_SWIER2_SWI34             EXTI_SWIER2_SWI34_Msk                      /*!< Software Interrupt on line 34 */
3215 
3216 /*******************  Bit definition for EXTI_RPR2 register  ******************/
3217 #define EXTI_RPR2_RPIF34_Pos         (2U)
3218 #define EXTI_RPR2_RPIF34_Msk         (0x1UL << EXTI_RPR2_RPIF34_Pos)            /*!< 0x00000004 */
3219 #define EXTI_RPR2_RPIF34             EXTI_RPR2_RPIF34_Msk                       /*!< Rising Pending Interrupt Flag on line 34 */
3220 
3221 /*******************  Bit definition for EXTI_FPR2 register  ******************/
3222 #define EXTI_FPR2_RPIF34_Pos         (2U)
3223 #define EXTI_FPR2_RPIF34_Msk         (0x1UL << EXTI_FPR2_RPIF34_Pos)            /*!< 0x00000004 */
3224 #define EXTI_FPR2_RPIF34             EXTI_FPR2_RPIF34_Msk                       /*!< Rising Pending Interrupt Flag on line 34 */
3225 
3226 /*****************  Bit definition for EXTI_EXTICR1 register  **************/
3227 #define EXTI_EXTICR1_EXTI0_Pos       (0U)
3228 #define EXTI_EXTICR1_EXTI0_Msk       (0x7UL << EXTI_EXTICR1_EXTI0_Pos)         /*!< 0x00000007 */
3229 #define EXTI_EXTICR1_EXTI0           EXTI_EXTICR1_EXTI0_Msk                    /*!< EXTI 0 configuration */
3230 #define EXTI_EXTICR1_EXTI0_0         (0x1UL << EXTI_EXTICR1_EXTI0_Pos)         /*!< 0x00000001 */
3231 #define EXTI_EXTICR1_EXTI0_1         (0x2UL << EXTI_EXTICR1_EXTI0_Pos)         /*!< 0x00000002 */
3232 #define EXTI_EXTICR1_EXTI0_2         (0x4UL << EXTI_EXTICR1_EXTI0_Pos)         /*!< 0x00000004 */
3233 #define EXTI_EXTICR1_EXTI1_Pos       (8U)
3234 #define EXTI_EXTICR1_EXTI1_Msk       (0x7UL << EXTI_EXTICR1_EXTI1_Pos)         /*!< 0x00000700 */
3235 #define EXTI_EXTICR1_EXTI1           EXTI_EXTICR1_EXTI1_Msk                    /*!< EXTI 1 configuration */
3236 #define EXTI_EXTICR1_EXTI1_0         (0x1UL << EXTI_EXTICR1_EXTI1_Pos)         /*!< 0x00000100 */
3237 #define EXTI_EXTICR1_EXTI1_1         (0x2UL << EXTI_EXTICR1_EXTI1_Pos)         /*!< 0x00000200 */
3238 #define EXTI_EXTICR1_EXTI1_2         (0x4UL << EXTI_EXTICR1_EXTI1_Pos)         /*!< 0x00000400 */
3239 #define EXTI_EXTICR1_EXTI2_Pos       (16U)
3240 #define EXTI_EXTICR1_EXTI2_Msk       (0x7UL << EXTI_EXTICR1_EXTI2_Pos)         /*!< 0x00070000 */
3241 #define EXTI_EXTICR1_EXTI2           EXTI_EXTICR1_EXTI2_Msk                    /*!< EXTI 2 configuration */
3242 #define EXTI_EXTICR1_EXTI2_0         (0x1UL << EXTI_EXTICR1_EXTI2_Pos)         /*!< 0x00010000 */
3243 #define EXTI_EXTICR1_EXTI2_1         (0x2UL << EXTI_EXTICR1_EXTI2_Pos)         /*!< 0x00020000 */
3244 #define EXTI_EXTICR1_EXTI2_2         (0x4UL << EXTI_EXTICR1_EXTI2_Pos)         /*!< 0x00040000 */
3245 #define EXTI_EXTICR1_EXTI3_Pos       (24U)
3246 #define EXTI_EXTICR1_EXTI3_Msk       (0x7UL << EXTI_EXTICR1_EXTI3_Pos)         /*!< 0x07000000 */
3247 #define EXTI_EXTICR1_EXTI3           EXTI_EXTICR1_EXTI3_Msk                    /*!< EXTI 3 configuration */
3248 #define EXTI_EXTICR1_EXTI3_0         (0x1UL << EXTI_EXTICR1_EXTI3_Pos)         /*!< 0x01000000 */
3249 #define EXTI_EXTICR1_EXTI3_1         (0x2UL << EXTI_EXTICR1_EXTI3_Pos)         /*!< 0x02000000 */
3250 #define EXTI_EXTICR1_EXTI3_2         (0x4UL << EXTI_EXTICR1_EXTI3_Pos)         /*!< 0x04000000 */
3251 
3252 /*****************  Bit definition for EXTI_EXTICR2 register  **************/
3253 #define EXTI_EXTICR2_EXTI4_Pos       (0U)
3254 #define EXTI_EXTICR2_EXTI4_Msk       (0x7UL << EXTI_EXTICR2_EXTI4_Pos)         /*!< 0x00000007 */
3255 #define EXTI_EXTICR2_EXTI4           EXTI_EXTICR2_EXTI4_Msk                    /*!< EXTI 4 configuration */
3256 #define EXTI_EXTICR2_EXTI4_0         (0x1UL << EXTI_EXTICR2_EXTI4_Pos)         /*!< 0x00000001 */
3257 #define EXTI_EXTICR2_EXTI4_1         (0x2UL << EXTI_EXTICR2_EXTI4_Pos)         /*!< 0x00000002 */
3258 #define EXTI_EXTICR2_EXTI4_2         (0x4UL << EXTI_EXTICR2_EXTI4_Pos)         /*!< 0x00000004 */
3259 #define EXTI_EXTICR2_EXTI5_Pos       (8U)
3260 #define EXTI_EXTICR2_EXTI5_Msk       (0x7UL << EXTI_EXTICR2_EXTI5_Pos)         /*!< 0x00000700 */
3261 #define EXTI_EXTICR2_EXTI5           EXTI_EXTICR2_EXTI5_Msk                    /*!< EXTI 5 configuration */
3262 #define EXTI_EXTICR2_EXTI5_0         (0x1UL << EXTI_EXTICR2_EXTI5_Pos)         /*!< 0x00000100 */
3263 #define EXTI_EXTICR2_EXTI5_1         (0x2UL << EXTI_EXTICR2_EXTI5_Pos)         /*!< 0x00000200 */
3264 #define EXTI_EXTICR2_EXTI5_2         (0x4UL << EXTI_EXTICR2_EXTI5_Pos)         /*!< 0x00000400 */
3265 #define EXTI_EXTICR2_EXTI6_Pos       (16U)
3266 #define EXTI_EXTICR2_EXTI6_Msk       (0x7UL << EXTI_EXTICR2_EXTI6_Pos)         /*!< 0x00070000 */
3267 #define EXTI_EXTICR2_EXTI6           EXTI_EXTICR2_EXTI6_Msk                    /*!< EXTI 6 configuration */
3268 #define EXTI_EXTICR2_EXTI6_0         (0x1UL << EXTI_EXTICR2_EXTI6_Pos)         /*!< 0x00010000 */
3269 #define EXTI_EXTICR2_EXTI6_1         (0x2UL << EXTI_EXTICR2_EXTI6_Pos)         /*!< 0x00020000 */
3270 #define EXTI_EXTICR2_EXTI6_2         (0x4UL << EXTI_EXTICR2_EXTI6_Pos)         /*!< 0x00040000 */
3271 #define EXTI_EXTICR2_EXTI7_Pos       (24U)
3272 #define EXTI_EXTICR2_EXTI7_Msk       (0x7UL << EXTI_EXTICR2_EXTI7_Pos)         /*!< 0x07000000 */
3273 #define EXTI_EXTICR2_EXTI7           EXTI_EXTICR2_EXTI7_Msk                    /*!< EXTI 7 configuration */
3274 #define EXTI_EXTICR2_EXTI7_0         (0x1UL << EXTI_EXTICR2_EXTI7_Pos)         /*!< 0x01000000 */
3275 #define EXTI_EXTICR2_EXTI7_1         (0x2UL << EXTI_EXTICR2_EXTI7_Pos)         /*!< 0x02000000 */
3276 #define EXTI_EXTICR2_EXTI7_2         (0x4UL << EXTI_EXTICR2_EXTI7_Pos)         /*!< 0x04000000 */
3277 
3278 /*****************  Bit definition for EXTI_EXTICR3 register  **************/
3279 #define EXTI_EXTICR3_EXTI8_Pos       (0U)
3280 #define EXTI_EXTICR3_EXTI8_Msk       (0x7UL << EXTI_EXTICR3_EXTI8_Pos)         /*!< 0x00000007 */
3281 #define EXTI_EXTICR3_EXTI8           EXTI_EXTICR3_EXTI8_Msk                    /*!< EXTI 8 configuration */
3282 #define EXTI_EXTICR3_EXTI8_0         (0x1UL << EXTI_EXTICR3_EXTI8_Pos)         /*!< 0x00000001 */
3283 #define EXTI_EXTICR3_EXTI8_1         (0x2UL << EXTI_EXTICR3_EXTI8_Pos)         /*!< 0x00000002 */
3284 #define EXTI_EXTICR3_EXTI8_2         (0x4UL << EXTI_EXTICR3_EXTI8_Pos)         /*!< 0x00000004 */
3285 #define EXTI_EXTICR3_EXTI9_Pos       (8U)
3286 #define EXTI_EXTICR3_EXTI9_Msk       (0x7UL << EXTI_EXTICR3_EXTI9_Pos)         /*!< 0x00000700 */
3287 #define EXTI_EXTICR3_EXTI9           EXTI_EXTICR3_EXTI9_Msk                    /*!< EXTI 9 configuration */
3288 #define EXTI_EXTICR3_EXTI9_0         (0x1UL << EXTI_EXTICR3_EXTI9_Pos)         /*!< 0x00000100 */
3289 #define EXTI_EXTICR3_EXTI9_1         (0x2UL << EXTI_EXTICR3_EXTI9_Pos)         /*!< 0x00000200 */
3290 #define EXTI_EXTICR3_EXTI9_2         (0x4UL << EXTI_EXTICR3_EXTI9_Pos)         /*!< 0x00000400 */
3291 #define EXTI_EXTICR3_EXTI10_Pos      (16U)
3292 #define EXTI_EXTICR3_EXTI10_Msk      (0x7UL << EXTI_EXTICR3_EXTI10_Pos)        /*!< 0x00070000 */
3293 #define EXTI_EXTICR3_EXTI10          EXTI_EXTICR3_EXTI10_Msk                   /*!< EXTI 10 configuration */
3294 #define EXTI_EXTICR3_EXTI10_0        (0x1UL << EXTI_EXTICR3_EXTI10_Pos)        /*!< 0x00010000 */
3295 #define EXTI_EXTICR3_EXTI10_1        (0x2UL << EXTI_EXTICR3_EXTI10_Pos)        /*!< 0x00020000 */
3296 #define EXTI_EXTICR3_EXTI10_2        (0x4UL << EXTI_EXTICR3_EXTI10_Pos)        /*!< 0x00040000 */
3297 #define EXTI_EXTICR3_EXTI11_Pos      (24U)
3298 #define EXTI_EXTICR3_EXTI11_Msk      (0x7UL << EXTI_EXTICR3_EXTI11_Pos)        /*!< 0x07000000 */
3299 #define EXTI_EXTICR3_EXTI11          EXTI_EXTICR3_EXTI11_Msk                   /*!< EXTI 11 configuration */
3300 #define EXTI_EXTICR3_EXTI11_0        (0x1UL << EXTI_EXTICR3_EXTI11_Pos)        /*!< 0x01000000 */
3301 #define EXTI_EXTICR3_EXTI11_1        (0x2UL << EXTI_EXTICR3_EXTI11_Pos)        /*!< 0x02000000 */
3302 #define EXTI_EXTICR3_EXTI11_2        (0x4UL << EXTI_EXTICR3_EXTI11_Pos)        /*!< 0x04000000 */
3303 
3304 /*****************  Bit definition for EXTI_EXTICR4 register  **************/
3305 #define EXTI_EXTICR4_EXTI12_Pos      (0U)
3306 #define EXTI_EXTICR4_EXTI12_Msk      (0x7UL << EXTI_EXTICR4_EXTI12_Pos)        /*!< 0x00000007 */
3307 #define EXTI_EXTICR4_EXTI12          EXTI_EXTICR4_EXTI12_Msk                   /*!< EXTI 12 configuration */
3308 #define EXTI_EXTICR4_EXTI12_0        (0x1UL << EXTI_EXTICR4_EXTI12_Pos)        /*!< 0x00000001 */
3309 #define EXTI_EXTICR4_EXTI12_1        (0x2UL << EXTI_EXTICR4_EXTI12_Pos)        /*!< 0x00000002 */
3310 #define EXTI_EXTICR4_EXTI12_2        (0x4UL << EXTI_EXTICR4_EXTI12_Pos)        /*!< 0x00000004 */
3311 #define EXTI_EXTICR4_EXTI13_Pos      (8U)
3312 #define EXTI_EXTICR4_EXTI13_Msk      (0x7UL << EXTI_EXTICR4_EXTI13_Pos)        /*!< 0x00000700 */
3313 #define EXTI_EXTICR4_EXTI13          EXTI_EXTICR4_EXTI13_Msk                   /*!< EXTI 13 configuration */
3314 #define EXTI_EXTICR4_EXTI13_0        (0x1UL << EXTI_EXTICR4_EXTI13_Pos)        /*!< 0x00000100 */
3315 #define EXTI_EXTICR4_EXTI13_1        (0x2UL << EXTI_EXTICR4_EXTI13_Pos)       /*!< 0x00000200 */
3316 #define EXTI_EXTICR4_EXTI13_2        (0x4UL << EXTI_EXTICR4_EXTI13_Pos)         /*!< 0x00000400 */
3317 #define EXTI_EXTICR4_EXTI14_Pos      (16U)
3318 #define EXTI_EXTICR4_EXTI14_Msk      (0x7UL << EXTI_EXTICR4_EXTI14_Pos)        /*!< 0x00070000 */
3319 #define EXTI_EXTICR4_EXTI14          EXTI_EXTICR4_EXTI14_Msk                   /*!< EXTI 14 configuration */
3320 #define EXTI_EXTICR4_EXTI14_0        (0x1UL << EXTI_EXTICR4_EXTI14_Pos)        /*!< 0x00010000 */
3321 #define EXTI_EXTICR4_EXTI14_1        (0x2UL << EXTI_EXTICR4_EXTI14_Pos)        /*!< 0x00020000 */
3322 #define EXTI_EXTICR4_EXTI14_2        (0x4UL << EXTI_EXTICR4_EXTI14_Pos)        /*!< 0x00040000 */
3323 #define EXTI_EXTICR4_EXTI15_Pos      (24U)
3324 #define EXTI_EXTICR4_EXTI15_Msk      (0x7UL << EXTI_EXTICR4_EXTI15_Pos)        /*!< 0x07000000 */
3325 #define EXTI_EXTICR4_EXTI15          EXTI_EXTICR4_EXTI15_Msk                   /*!< EXTI 15 configuration */
3326 #define EXTI_EXTICR4_EXTI15_0        (0x1UL << EXTI_EXTICR4_EXTI15_Pos)        /*!< 0x01000000 */
3327 #define EXTI_EXTICR4_EXTI15_1        (0x2UL << EXTI_EXTICR4_EXTI15_Pos)        /*!< 0x02000000 */
3328 #define EXTI_EXTICR4_EXTI15_2        (0x4UL << EXTI_EXTICR4_EXTI15_Pos)        /*!< 0x04000000 */
3329 
3330 /*******************  Bit definition for EXTI_IMR1 register  ******************/
3331 #define EXTI_IMR1_IM0_Pos            (0U)
3332 #define EXTI_IMR1_IM0_Msk            (0x1UL << EXTI_IMR1_IM0_Pos)              /*!< 0x00000001 */
3333 #define EXTI_IMR1_IM0                EXTI_IMR1_IM0_Msk                         /*!< Interrupt Mask on line 0 */
3334 #define EXTI_IMR1_IM1_Pos            (1U)
3335 #define EXTI_IMR1_IM1_Msk            (0x1UL << EXTI_IMR1_IM1_Pos)              /*!< 0x00000002 */
3336 #define EXTI_IMR1_IM1                EXTI_IMR1_IM1_Msk                         /*!< Interrupt Mask on line 1 */
3337 #define EXTI_IMR1_IM2_Pos            (2U)
3338 #define EXTI_IMR1_IM2_Msk            (0x1UL << EXTI_IMR1_IM2_Pos)              /*!< 0x00000004 */
3339 #define EXTI_IMR1_IM2                EXTI_IMR1_IM2_Msk                         /*!< Interrupt Mask on line 2 */
3340 #define EXTI_IMR1_IM3_Pos            (3U)
3341 #define EXTI_IMR1_IM3_Msk            (0x1UL << EXTI_IMR1_IM3_Pos)              /*!< 0x00000008 */
3342 #define EXTI_IMR1_IM3                EXTI_IMR1_IM3_Msk                         /*!< Interrupt Mask on line 3 */
3343 #define EXTI_IMR1_IM4_Pos            (4U)
3344 #define EXTI_IMR1_IM4_Msk            (0x1UL << EXTI_IMR1_IM4_Pos)              /*!< 0x00000010 */
3345 #define EXTI_IMR1_IM4                EXTI_IMR1_IM4_Msk                         /*!< Interrupt Mask on line 4 */
3346 #define EXTI_IMR1_IM5_Pos            (5U)
3347 #define EXTI_IMR1_IM5_Msk            (0x1UL << EXTI_IMR1_IM5_Pos)              /*!< 0x00000020 */
3348 #define EXTI_IMR1_IM5                EXTI_IMR1_IM5_Msk                         /*!< Interrupt Mask on line 5 */
3349 #define EXTI_IMR1_IM6_Pos            (6U)
3350 #define EXTI_IMR1_IM6_Msk            (0x1UL << EXTI_IMR1_IM6_Pos)              /*!< 0x00000040 */
3351 #define EXTI_IMR1_IM6                EXTI_IMR1_IM6_Msk                         /*!< Interrupt Mask on line 6 */
3352 #define EXTI_IMR1_IM7_Pos            (7U)
3353 #define EXTI_IMR1_IM7_Msk            (0x1UL << EXTI_IMR1_IM7_Pos)              /*!< 0x00000080 */
3354 #define EXTI_IMR1_IM7                EXTI_IMR1_IM7_Msk                         /*!< Interrupt Mask on line 7 */
3355 #define EXTI_IMR1_IM8_Pos            (8U)
3356 #define EXTI_IMR1_IM8_Msk            (0x1UL << EXTI_IMR1_IM8_Pos)              /*!< 0x00000100 */
3357 #define EXTI_IMR1_IM8                EXTI_IMR1_IM8_Msk                         /*!< Interrupt Mask on line 8 */
3358 #define EXTI_IMR1_IM9_Pos            (9U)
3359 #define EXTI_IMR1_IM9_Msk            (0x1UL << EXTI_IMR1_IM9_Pos)              /*!< 0x00000200 */
3360 #define EXTI_IMR1_IM9                EXTI_IMR1_IM9_Msk                         /*!< Interrupt Mask on line 9 */
3361 #define EXTI_IMR1_IM10_Pos           (10U)
3362 #define EXTI_IMR1_IM10_Msk           (0x1UL << EXTI_IMR1_IM10_Pos)             /*!< 0x00000400 */
3363 #define EXTI_IMR1_IM10               EXTI_IMR1_IM10_Msk                        /*!< Interrupt Mask on line 10 */
3364 #define EXTI_IMR1_IM11_Pos           (11U)
3365 #define EXTI_IMR1_IM11_Msk           (0x1UL << EXTI_IMR1_IM11_Pos)             /*!< 0x00000800 */
3366 #define EXTI_IMR1_IM11               EXTI_IMR1_IM11_Msk                        /*!< Interrupt Mask on line 11 */
3367 #define EXTI_IMR1_IM12_Pos           (12U)
3368 #define EXTI_IMR1_IM12_Msk           (0x1UL << EXTI_IMR1_IM12_Pos)             /*!< 0x00001000 */
3369 #define EXTI_IMR1_IM12               EXTI_IMR1_IM12_Msk                        /*!< Interrupt Mask on line 12 */
3370 #define EXTI_IMR1_IM13_Pos           (13U)
3371 #define EXTI_IMR1_IM13_Msk           (0x1UL << EXTI_IMR1_IM13_Pos)             /*!< 0x00002000 */
3372 #define EXTI_IMR1_IM13               EXTI_IMR1_IM13_Msk                        /*!< Interrupt Mask on line 13 */
3373 #define EXTI_IMR1_IM14_Pos           (14U)
3374 #define EXTI_IMR1_IM14_Msk           (0x1UL << EXTI_IMR1_IM14_Pos)             /*!< 0x00004000 */
3375 #define EXTI_IMR1_IM14               EXTI_IMR1_IM14_Msk                        /*!< Interrupt Mask on line 14 */
3376 #define EXTI_IMR1_IM15_Pos           (15U)
3377 #define EXTI_IMR1_IM15_Msk           (0x1UL << EXTI_IMR1_IM15_Pos)             /*!< 0x00008000 */
3378 #define EXTI_IMR1_IM15               EXTI_IMR1_IM15_Msk                        /*!< Interrupt Mask on line 15 */
3379 #define EXTI_IMR1_IM16_Pos           (16U)
3380 #define EXTI_IMR1_IM16_Msk           (0x1UL << EXTI_IMR1_IM16_Pos)             /*!< 0x00010000 */
3381 #define EXTI_IMR1_IM16               EXTI_IMR1_IM16_Msk                        /*!< Interrupt Mask on line 16 */
3382 #define EXTI_IMR1_IM17_Pos           (17U)
3383 #define EXTI_IMR1_IM17_Msk           (0x1UL << EXTI_IMR1_IM17_Pos)             /*!< 0x00020000 */
3384 #define EXTI_IMR1_IM17               EXTI_IMR1_IM17_Msk                        /*!< Interrupt Mask on line 17 */
3385 #define EXTI_IMR1_IM18_Pos           (18U)
3386 #define EXTI_IMR1_IM18_Msk           (0x1UL << EXTI_IMR1_IM18_Pos)             /*!< 0x00040000 */
3387 #define EXTI_IMR1_IM18               EXTI_IMR1_IM18_Msk                        /*!< Interrupt Mask on line 18 */
3388 #define EXTI_IMR1_IM19_Pos           (19U)
3389 #define EXTI_IMR1_IM19_Msk           (0x1UL << EXTI_IMR1_IM19_Pos)             /*!< 0x00080000 */
3390 #define EXTI_IMR1_IM19               EXTI_IMR1_IM19_Msk                        /*!< Interrupt Mask on line 19 */
3391 #define EXTI_IMR1_IM20_Pos           (20U)
3392 #define EXTI_IMR1_IM20_Msk           (0x1UL << EXTI_IMR1_IM20_Pos)             /*!< 0x00100000 */
3393 #define EXTI_IMR1_IM20               EXTI_IMR1_IM20_Msk                        /*!< Interrupt Mask on line 20 */
3394 #define EXTI_IMR1_IM21_Pos           (21U)
3395 #define EXTI_IMR1_IM21_Msk           (0x1UL << EXTI_IMR1_IM21_Pos)             /*!< 0x00200000 */
3396 #define EXTI_IMR1_IM21               EXTI_IMR1_IM21_Msk                        /*!< Interrupt Mask on line 21 */
3397 #define EXTI_IMR1_IM22_Pos           (22U)
3398 #define EXTI_IMR1_IM22_Msk           (0x1UL << EXTI_IMR1_IM22_Pos)             /*!< 0x00400000 */
3399 #define EXTI_IMR1_IM22               EXTI_IMR1_IM22_Msk                        /*!< Interrupt Mask on line 22 */
3400 #define EXTI_IMR1_IM23_Pos           (23U)
3401 #define EXTI_IMR1_IM23_Msk           (0x1UL << EXTI_IMR1_IM23_Pos)             /*!< 0x00800000 */
3402 #define EXTI_IMR1_IM23               EXTI_IMR1_IM23_Msk                        /*!< Interrupt Mask on line 23 */
3403 #define EXTI_IMR1_IM24_Pos           (24U)
3404 #define EXTI_IMR1_IM24_Msk           (0x1UL << EXTI_IMR1_IM24_Pos)             /*!< 0x01000000 */
3405 #define EXTI_IMR1_IM24               EXTI_IMR1_IM24_Msk                        /*!< Interrupt Mask on line 24 */
3406 #define EXTI_IMR1_IM25_Pos           (25U)
3407 #define EXTI_IMR1_IM25_Msk           (0x1UL << EXTI_IMR1_IM25_Pos)             /*!< 0x02000000 */
3408 #define EXTI_IMR1_IM25               EXTI_IMR1_IM25_Msk                        /*!< Interrupt Mask on line 25 */
3409 #define EXTI_IMR1_IM26_Pos           (26U)
3410 #define EXTI_IMR1_IM26_Msk           (0x1UL << EXTI_IMR1_IM26_Pos)             /*!< 0x04000000 */
3411 #define EXTI_IMR1_IM26               EXTI_IMR1_IM26_Msk                        /*!< Interrupt Mask on line 26 */
3412 #define EXTI_IMR1_IM27_Pos           (27U)
3413 #define EXTI_IMR1_IM27_Msk           (0x1UL << EXTI_IMR1_IM27_Pos)             /*!< 0x08000000 */
3414 #define EXTI_IMR1_IM27               EXTI_IMR1_IM27_Msk                        /*!< Interrupt Mask on line 27 */
3415 #define EXTI_IMR1_IM28_Pos           (28U)
3416 #define EXTI_IMR1_IM28_Msk           (0x1UL << EXTI_IMR1_IM28_Pos)             /*!< 0x10000000 */
3417 #define EXTI_IMR1_IM28               EXTI_IMR1_IM28_Msk                        /*!< Interrupt Mask on line 28 */
3418 #define EXTI_IMR1_IM29_Pos           (29U)
3419 #define EXTI_IMR1_IM29_Msk           (0x1UL << EXTI_IMR1_IM29_Pos)             /*!< 0x20000000 */
3420 #define EXTI_IMR1_IM29               EXTI_IMR1_IM29_Msk                        /*!< Interrupt Mask on line 29 */
3421 #define EXTI_IMR1_IM30_Pos           (30U)
3422 #define EXTI_IMR1_IM30_Msk           (0x1UL << EXTI_IMR1_IM30_Pos)             /*!< 0x40000000 */
3423 #define EXTI_IMR1_IM30               EXTI_IMR1_IM30_Msk                        /*!< Interrupt Mask on line 30 */
3424 #define EXTI_IMR1_IM31_Pos           (31U)
3425 #define EXTI_IMR1_IM31_Msk           (0x1UL << EXTI_IMR1_IM31_Pos)              /*!< 0x80000000 */
3426 #define EXTI_IMR1_IM31               EXTI_IMR1_IM31_Msk                        /*!< Interrupt Mask on line 31 */
3427 #define EXTI_IMR1_IM_Pos             (0U)
3428 #define EXTI_IMR1_IM_Msk             (0xFFFFFFFFUL << EXTI_IMR1_IM_Pos)        /*!< 0xFFFFFFFF */
3429 #define EXTI_IMR1_IM                 EXTI_IMR1_IM_Msk                          /*!< Interrupt Mask All */
3430 
3431 /*******************  Bit definition for EXTI_IMR2 register  ******************/
3432 #define EXTI_IMR2_IM32_Pos           (0U)
3433 #define EXTI_IMR2_IM32_Msk           (0x1UL << EXTI_IMR2_IM32_Pos)             /*!< 0x00000001 */
3434 #define EXTI_IMR2_IM32               EXTI_IMR2_IM32_Msk                        /*!< Interrupt Mask on line 32 */
3435 #define EXTI_IMR2_IM33_Pos           (1U)
3436 #define EXTI_IMR2_IM33_Msk           (0x1UL << EXTI_IMR2_IM33_Pos)             /*!< 0x00000002 */
3437 #define EXTI_IMR2_IM33               EXTI_IMR2_IM33_Msk                        /*!< Interrupt Mask on line 33 */
3438 #define EXTI_IMR2_IM34_Pos           (2U)
3439 #define EXTI_IMR2_IM34_Msk           (0x1UL << EXTI_IMR2_IM34_Pos)             /*!< 0x00000004 */
3440 #define EXTI_IMR2_IM34               EXTI_IMR2_IM34_Msk                        /*!< Interrupt Mask on line 34 */
3441 #define EXTI_IMR2_IM35_Pos           (3U)
3442 #define EXTI_IMR2_IM35_Msk           (0x1UL << EXTI_IMR2_IM35_Pos)             /*!< 0x00000008 */
3443 #define EXTI_IMR2_IM35               EXTI_IMR2_IM35_Msk                        /*!< Interrupt Mask on line 35 */
3444 #define EXTI_IMR2_IM36_Pos           (4U)
3445 #define EXTI_IMR2_IM36_Msk           (0x1UL << EXTI_IMR2_IM36_Pos)             /*!< 0x00000010 */
3446 #define EXTI_IMR2_IM36               EXTI_IMR2_IM36_Msk                        /*!< Interrupt Mask on line 36 */
3447 #define EXTI_IMR2_IM_Pos             (0U)
3448 #define EXTI_IMR2_IM_Msk             (0x1FUL << EXTI_IMR2_IM_Pos)               /*!< 0x0000001F */
3449 #define EXTI_IMR2_IM                 EXTI_IMR2_IM_Msk                          /*!< Interrupt Mask All */
3450 
3451 /*******************  Bit definition for EXTI_EMR1 register  ******************/
3452 #define EXTI_EMR1_EM0_Pos            (0U)
3453 #define EXTI_EMR1_EM0_Msk            (0x1UL << EXTI_EMR1_EM0_Pos)              /*!< 0x00000001 */
3454 #define EXTI_EMR1_EM0                EXTI_EMR1_EM0_Msk                         /*!< Event Mask on line 0 */
3455 #define EXTI_EMR1_EM1_Pos            (1U)
3456 #define EXTI_EMR1_EM1_Msk            (0x1UL << EXTI_EMR1_EM1_Pos)              /*!< 0x00000002 */
3457 #define EXTI_EMR1_EM1                EXTI_EMR1_EM1_Msk                         /*!< Event Mask on line 1 */
3458 #define EXTI_EMR1_EM2_Pos            (2U)
3459 #define EXTI_EMR1_EM2_Msk            (0x1UL << EXTI_EMR1_EM2_Pos)              /*!< 0x00000004 */
3460 #define EXTI_EMR1_EM2                EXTI_EMR1_EM2_Msk                         /*!< Event Mask on line 2 */
3461 #define EXTI_EMR1_EM3_Pos            (3U)
3462 #define EXTI_EMR1_EM3_Msk            (0x1UL << EXTI_EMR1_EM3_Pos)              /*!< 0x00000008 */
3463 #define EXTI_EMR1_EM3                EXTI_EMR1_EM3_Msk                         /*!< Event Mask on line 3 */
3464 #define EXTI_EMR1_EM4_Pos            (4U)
3465 #define EXTI_EMR1_EM4_Msk            (0x1UL << EXTI_EMR1_EM4_Pos)              /*!< 0x00000010 */
3466 #define EXTI_EMR1_EM4                EXTI_EMR1_EM4_Msk                         /*!< Event Mask on line 4 */
3467 #define EXTI_EMR1_EM5_Pos            (5U)
3468 #define EXTI_EMR1_EM5_Msk            (0x1UL << EXTI_EMR1_EM5_Pos)              /*!< 0x00000020 */
3469 #define EXTI_EMR1_EM5                EXTI_EMR1_EM5_Msk                         /*!< Event Mask on line 5 */
3470 #define EXTI_EMR1_EM6_Pos            (6U)
3471 #define EXTI_EMR1_EM6_Msk            (0x1UL << EXTI_EMR1_EM6_Pos)              /*!< 0x00000040 */
3472 #define EXTI_EMR1_EM6                EXTI_EMR1_EM6_Msk                         /*!< Event Mask on line 6 */
3473 #define EXTI_EMR1_EM7_Pos            (7U)
3474 #define EXTI_EMR1_EM7_Msk            (0x1UL << EXTI_EMR1_EM7_Pos)              /*!< 0x00000080 */
3475 #define EXTI_EMR1_EM7                EXTI_EMR1_EM7_Msk                         /*!< Event Mask on line 7 */
3476 #define EXTI_EMR1_EM8_Pos            (8U)
3477 #define EXTI_EMR1_EM8_Msk            (0x1UL << EXTI_EMR1_EM8_Pos)              /*!< 0x00000100 */
3478 #define EXTI_EMR1_EM8                EXTI_EMR1_EM8_Msk                         /*!< Event Mask on line 8 */
3479 #define EXTI_EMR1_EM9_Pos            (9U)
3480 #define EXTI_EMR1_EM9_Msk            (0x1UL << EXTI_EMR1_EM9_Pos)              /*!< 0x00000200 */
3481 #define EXTI_EMR1_EM9                EXTI_EMR1_EM9_Msk                         /*!< Event Mask on line 9 */
3482 #define EXTI_EMR1_EM10_Pos           (10U)
3483 #define EXTI_EMR1_EM10_Msk           (0x1UL << EXTI_EMR1_EM10_Pos)             /*!< 0x00000400 */
3484 #define EXTI_EMR1_EM10               EXTI_EMR1_EM10_Msk                        /*!< Event Mask on line 10 */
3485 #define EXTI_EMR1_EM11_Pos           (11U)
3486 #define EXTI_EMR1_EM11_Msk           (0x1UL << EXTI_EMR1_EM11_Pos)             /*!< 0x00000800 */
3487 #define EXTI_EMR1_EM11               EXTI_EMR1_EM11_Msk                        /*!< Event Mask on line 11 */
3488 #define EXTI_EMR1_EM12_Pos           (12U)
3489 #define EXTI_EMR1_EM12_Msk           (0x1UL << EXTI_EMR1_EM12_Pos)             /*!< 0x00001000 */
3490 #define EXTI_EMR1_EM12               EXTI_EMR1_EM12_Msk                        /*!< Event Mask on line 12 */
3491 #define EXTI_EMR1_EM13_Pos           (13U)
3492 #define EXTI_EMR1_EM13_Msk           (0x1UL << EXTI_EMR1_EM13_Pos)             /*!< 0x00002000 */
3493 #define EXTI_EMR1_EM13               EXTI_EMR1_EM13_Msk                        /*!< Event Mask on line 13 */
3494 #define EXTI_EMR1_EM14_Pos           (14U)
3495 #define EXTI_EMR1_EM14_Msk           (0x1UL << EXTI_EMR1_EM14_Pos)             /*!< 0x00004000 */
3496 #define EXTI_EMR1_EM14               EXTI_EMR1_EM14_Msk                        /*!< Event Mask on line 14 */
3497 #define EXTI_EMR1_EM15_Pos           (15U)
3498 #define EXTI_EMR1_EM15_Msk           (0x1UL << EXTI_EMR1_EM15_Pos)             /*!< 0x00008000 */
3499 #define EXTI_EMR1_EM15               EXTI_EMR1_EM15_Msk                        /*!< Event Mask on line 15 */
3500 #define EXTI_EMR1_EM16_Pos           (16U)
3501 #define EXTI_EMR1_EM16_Msk           (0x1UL << EXTI_EMR1_EM16_Pos)             /*!< 0x00010000 */
3502 #define EXTI_EMR1_EM16               EXTI_EMR1_EM16_Msk                        /*!< Event Mask on line 16 */
3503 #define EXTI_EMR1_EM17_Pos           (17U)
3504 #define EXTI_EMR1_EM17_Msk           (0x1UL << EXTI_EMR1_EM17_Pos)             /*!< 0x00020000 */
3505 #define EXTI_EMR1_EM17               EXTI_EMR1_EM17_Msk                        /*!< Event Mask on line 17 */
3506 #define EXTI_EMR1_EM18_Pos           (18U)
3507 #define EXTI_EMR1_EM18_Msk           (0x1UL << EXTI_EMR1_EM18_Pos)             /*!< 0x00040000 */
3508 #define EXTI_EMR1_EM18               EXTI_EMR1_EM18_Msk                        /*!< Event Mask on line 18 */
3509 #define EXTI_EMR1_EM19_Pos           (19U)
3510 #define EXTI_EMR1_EM19_Msk           (0x1UL << EXTI_EMR1_EM19_Pos)             /*!< 0x00080000 */
3511 #define EXTI_EMR1_EM19               EXTI_EMR1_EM19_Msk                        /*!< Event Mask on line 19 */
3512 #define EXTI_EMR1_EM20_Pos           (20U)
3513 #define EXTI_EMR1_EM20_Msk           (0x1UL << EXTI_EMR1_EM20_Pos)             /*!< 0x00100000 */
3514 #define EXTI_EMR1_EM20               EXTI_EMR1_EM20_Msk                        /*!< Event Mask on line 20 */
3515 #define EXTI_EMR1_EM21_Pos           (21U)
3516 #define EXTI_EMR1_EM21_Msk           (0x1UL << EXTI_EMR1_EM21_Pos)             /*!< 0x00200000 */
3517 #define EXTI_EMR1_EM21               EXTI_EMR1_EM21_Msk                        /*!< Event Mask on line 21 */
3518 #define EXTI_EMR1_EM22_Pos           (22U)
3519 #define EXTI_EMR1_EM22_Msk           (0x1UL << EXTI_EMR1_EM22_Pos)             /*!< 0x00400000 */
3520 #define EXTI_EMR1_EM22               EXTI_EMR1_EM22_Msk                        /*!< Event Mask on line 22 */
3521 #define EXTI_EMR1_EM23_Pos           (23U)
3522 #define EXTI_EMR1_EM23_Msk           (0x1UL << EXTI_EMR1_EM23_Pos)             /*!< 0x00800000 */
3523 #define EXTI_EMR1_EM23               EXTI_EMR1_EM23_Msk                        /*!< Event Mask on line 23 */
3524 #define EXTI_EMR1_EM24_Pos           (24U)
3525 #define EXTI_EMR1_EM24_Msk           (0x1UL << EXTI_EMR1_EM24_Pos)             /*!< 0x01000000 */
3526 #define EXTI_EMR1_EM24               EXTI_EMR1_EM24_Msk                        /*!< Event Mask on line 24 */
3527 #define EXTI_EMR1_EM25_Pos           (25U)
3528 #define EXTI_EMR1_EM25_Msk           (0x1UL << EXTI_EMR1_EM25_Pos)             /*!< 0x02000000 */
3529 #define EXTI_EMR1_EM25               EXTI_EMR1_EM25_Msk                        /*!< Event Mask on line 25 */
3530 #define EXTI_EMR1_EM26_Pos           (26U)
3531 #define EXTI_EMR1_EM26_Msk           (0x1UL << EXTI_EMR1_EM26_Pos)             /*!< 0x04000000 */
3532 #define EXTI_EMR1_EM26               EXTI_EMR1_EM26_Msk                        /*!< Event Mask on line 26 */
3533 #define EXTI_EMR1_EM27_Pos           (27U)
3534 #define EXTI_EMR1_EM27_Msk           (0x1UL << EXTI_EMR1_EM27_Pos)             /*!< 0x08000000 */
3535 #define EXTI_EMR1_EM27               EXTI_EMR1_EM27_Msk                        /*!< Event Mask on line 27 */
3536 #define EXTI_EMR1_EM28_Pos           (28U)
3537 #define EXTI_EMR1_EM28_Msk           (0x1UL << EXTI_EMR1_EM28_Pos)             /*!< 0x10000000 */
3538 #define EXTI_EMR1_EM28               EXTI_EMR1_EM28_Msk                        /*!< Event Mask on line 28 */
3539 #define EXTI_EMR1_EM29_Pos           (29U)
3540 #define EXTI_EMR1_EM29_Msk           (0x1UL << EXTI_EMR1_EM29_Pos)             /*!< 0x20000000 */
3541 #define EXTI_EMR1_EM29               EXTI_EMR1_EM29_Msk                        /*!< Event Mask on line 29 */
3542 #define EXTI_EMR1_EM30_Pos           (30U)
3543 #define EXTI_EMR1_EM30_Msk           (0x1UL << EXTI_EMR1_EM30_Pos)             /*!< 0x40000000 */
3544 #define EXTI_EMR1_EM30               EXTI_EMR1_EM30_Msk                        /*!< Event Mask on line 30 */
3545 #define EXTI_EMR1_EM31_Pos           (31U)
3546 #define EXTI_EMR1_EM31_Msk           (0x1UL << EXTI_EMR1_EM31_Pos)             /*!< 0x80000000 */
3547 #define EXTI_EMR1_EM31               EXTI_EMR1_EM31_Msk                        /*!< Event Mask on line 31 */
3548 
3549 /*******************  Bit definition for EXTI_EMR2 register  ******************/
3550 #define EXTI_EMR2_EM32_Pos           (0U)
3551 #define EXTI_EMR2_EM32_Msk           (0x1UL << EXTI_EMR2_EM32_Pos)             /*!< 0x00000001 */
3552 #define EXTI_EMR2_EM32               EXTI_EMR2_EM32_Msk                        /*!< Event Mask on line 32 */
3553 #define EXTI_EMR2_EM33_Pos           (1U)
3554 #define EXTI_EMR2_EM33_Msk           (0x1UL << EXTI_EMR2_EM33_Pos)             /*!< 0x00000002 */
3555 #define EXTI_EMR2_EM33               EXTI_EMR2_EM33_Msk                        /*!< Event Mask on line 33 */
3556 #define EXTI_EMR2_EM34_Pos           (2U)
3557 #define EXTI_EMR2_EM34_Msk           (0x1UL << EXTI_EMR2_EM34_Pos)             /*!< 0x00000004 */
3558 #define EXTI_EMR2_EM34               EXTI_EMR2_EM34_Msk                        /*!< Event Mask on line 34 */
3559 #define EXTI_EMR2_EM35_Pos           (3U)
3560 #define EXTI_EMR2_EM35_Msk           (0x1UL << EXTI_EMR2_EM35_Pos)             /*!< 0x00000008 */
3561 #define EXTI_EMR2_EM35               EXTI_EMR2_EM35_Msk                        /*!< Event Mask on line 35 */
3562 #define EXTI_EMR2_EM36_Pos           (4U)
3563 #define EXTI_EMR2_EM36_Msk           (0x1UL << EXTI_EMR2_EM36_Pos)             /*!< 0x00000010 */
3564 #define EXTI_EMR2_EM36               EXTI_EMR2_EM36_Msk                        /*!< Event Mask on line 36 */
3565 
3566 /******************************************************************************/
3567 /*                                                                            */
3568 /*                 Flexible Datarate Controller Area Network                  */
3569 /*                                                                            */
3570 /******************************************************************************/
3571 /*!<FDCAN control and status registers */
3572 /*****************  Bit definition for FDCAN_CREL register  *******************/
3573 #define FDCAN_CREL_DAY_Pos        (0U)
3574 #define FDCAN_CREL_DAY_Msk        (0xFFUL << FDCAN_CREL_DAY_Pos)               /*!< 0x000000FF */
3575 #define FDCAN_CREL_DAY            FDCAN_CREL_DAY_Msk                           /*!<Timestamp Day                           */
3576 #define FDCAN_CREL_MON_Pos        (8U)
3577 #define FDCAN_CREL_MON_Msk        (0xFFUL << FDCAN_CREL_MON_Pos)               /*!< 0x0000FF00 */
3578 #define FDCAN_CREL_MON            FDCAN_CREL_MON_Msk                           /*!<Timestamp Month                         */
3579 #define FDCAN_CREL_YEAR_Pos       (16U)
3580 #define FDCAN_CREL_YEAR_Msk       (0xFUL << FDCAN_CREL_YEAR_Pos)               /*!< 0x000F0000 */
3581 #define FDCAN_CREL_YEAR           FDCAN_CREL_YEAR_Msk                          /*!<Timestamp Year                          */
3582 #define FDCAN_CREL_SUBSTEP_Pos    (20U)
3583 #define FDCAN_CREL_SUBSTEP_Msk    (0xFUL << FDCAN_CREL_SUBSTEP_Pos)            /*!< 0x00F00000 */
3584 #define FDCAN_CREL_SUBSTEP        FDCAN_CREL_SUBSTEP_Msk                       /*!<Sub-step of Core release                */
3585 #define FDCAN_CREL_STEP_Pos       (24U)
3586 #define FDCAN_CREL_STEP_Msk       (0xFUL << FDCAN_CREL_STEP_Pos)               /*!< 0x0F000000 */
3587 #define FDCAN_CREL_STEP           FDCAN_CREL_STEP_Msk                          /*!<Step of Core release                    */
3588 #define FDCAN_CREL_REL_Pos        (28U)
3589 #define FDCAN_CREL_REL_Msk        (0xFUL << FDCAN_CREL_REL_Pos)                /*!< 0xF0000000 */
3590 #define FDCAN_CREL_REL            FDCAN_CREL_REL_Msk                           /*!<Core release                            */
3591 
3592 /*****************  Bit definition for FDCAN_ENDN register  *******************/
3593 #define FDCAN_ENDN_ETV_Pos        (0U)
3594 #define FDCAN_ENDN_ETV_Msk        (0xFFFFFFFFUL << FDCAN_ENDN_ETV_Pos)         /*!< 0xFFFFFFFF */
3595 #define FDCAN_ENDN_ETV            FDCAN_ENDN_ETV_Msk                           /*!<Endianness Test Value                    */
3596 
3597 /*****************  Bit definition for FDCAN_DBTP register  *******************/
3598 #define FDCAN_DBTP_DSJW_Pos       (0U)
3599 #define FDCAN_DBTP_DSJW_Msk       (0xFUL << FDCAN_DBTP_DSJW_Pos)               /*!< 0x0000000F */
3600 #define FDCAN_DBTP_DSJW           FDCAN_DBTP_DSJW_Msk                          /*!<Synchronization Jump Width              */
3601 #define FDCAN_DBTP_DTSEG2_Pos     (4U)
3602 #define FDCAN_DBTP_DTSEG2_Msk     (0xFUL << FDCAN_DBTP_DTSEG2_Pos)             /*!< 0x000000F0 */
3603 #define FDCAN_DBTP_DTSEG2         FDCAN_DBTP_DTSEG2_Msk                        /*!<Data time segment after sample point    */
3604 #define FDCAN_DBTP_DTSEG1_Pos     (8U)
3605 #define FDCAN_DBTP_DTSEG1_Msk     (0x1FUL << FDCAN_DBTP_DTSEG1_Pos)            /*!< 0x00001F00 */
3606 #define FDCAN_DBTP_DTSEG1         FDCAN_DBTP_DTSEG1_Msk                        /*!<Data time segment before sample point   */
3607 #define FDCAN_DBTP_DBRP_Pos       (16U)
3608 #define FDCAN_DBTP_DBRP_Msk       (0x1FUL << FDCAN_DBTP_DBRP_Pos)              /*!< 0x001F0000 */
3609 #define FDCAN_DBTP_DBRP           FDCAN_DBTP_DBRP_Msk                          /*!<Data BIt Rate Prescaler                 */
3610 #define FDCAN_DBTP_TDC_Pos        (23U)
3611 #define FDCAN_DBTP_TDC_Msk        (0x1UL << FDCAN_DBTP_TDC_Pos)                /*!< 0x00800000 */
3612 #define FDCAN_DBTP_TDC            FDCAN_DBTP_TDC_Msk                           /*!<Transceiver Delay Compensation          */
3613 
3614 /*****************  Bit definition for FDCAN_TEST register  *******************/
3615 #define FDCAN_TEST_LBCK_Pos       (4U)
3616 #define FDCAN_TEST_LBCK_Msk       (0x1UL << FDCAN_TEST_LBCK_Pos)               /*!< 0x00000010 */
3617 #define FDCAN_TEST_LBCK           FDCAN_TEST_LBCK_Msk                          /*!<Loop Back mode                           */
3618 #define FDCAN_TEST_TX_Pos         (5U)
3619 #define FDCAN_TEST_TX_Msk         (0x3UL << FDCAN_TEST_TX_Pos)                 /*!< 0x00000060 */
3620 #define FDCAN_TEST_TX             FDCAN_TEST_TX_Msk                            /*!<Control of Transmit Pin                  */
3621 #define FDCAN_TEST_RX_Pos         (7U)
3622 #define FDCAN_TEST_RX_Msk         (0x1UL << FDCAN_TEST_RX_Pos)                 /*!< 0x00000080 */
3623 #define FDCAN_TEST_RX             FDCAN_TEST_RX_Msk                            /*!<Receive Pin                              */
3624 
3625 /*****************  Bit definition for FDCAN_RWD register  ********************/
3626 #define FDCAN_RWD_WDC_Pos         (0U)
3627 #define FDCAN_RWD_WDC_Msk         (0xFFUL << FDCAN_RWD_WDC_Pos)                /*!< 0x000000FF */
3628 #define FDCAN_RWD_WDC             FDCAN_RWD_WDC_Msk                            /*!<Watchdog configuration                   */
3629 #define FDCAN_RWD_WDV_Pos         (8U)
3630 #define FDCAN_RWD_WDV_Msk         (0xFFUL << FDCAN_RWD_WDV_Pos)                /*!< 0x0000FF00 */
3631 #define FDCAN_RWD_WDV             FDCAN_RWD_WDV_Msk                            /*!<Watchdog value                           */
3632 
3633 /*****************  Bit definition for FDCAN_CCCR register  ********************/
3634 #define FDCAN_CCCR_INIT_Pos       (0U)
3635 #define FDCAN_CCCR_INIT_Msk       (0x1UL << FDCAN_CCCR_INIT_Pos)               /*!< 0x00000001 */
3636 #define FDCAN_CCCR_INIT           FDCAN_CCCR_INIT_Msk                          /*!<Initialization                           */
3637 #define FDCAN_CCCR_CCE_Pos        (1U)
3638 #define FDCAN_CCCR_CCE_Msk        (0x1UL << FDCAN_CCCR_CCE_Pos)                /*!< 0x00000002 */
3639 #define FDCAN_CCCR_CCE            FDCAN_CCCR_CCE_Msk                           /*!<Configuration Change Enable              */
3640 #define FDCAN_CCCR_ASM_Pos        (2U)
3641 #define FDCAN_CCCR_ASM_Msk        (0x1UL << FDCAN_CCCR_ASM_Pos)                /*!< 0x00000004 */
3642 #define FDCAN_CCCR_ASM            FDCAN_CCCR_ASM_Msk                           /*!<ASM Restricted Operation Mode            */
3643 #define FDCAN_CCCR_CSA_Pos        (3U)
3644 #define FDCAN_CCCR_CSA_Msk        (0x1UL << FDCAN_CCCR_CSA_Pos)                /*!< 0x00000008 */
3645 #define FDCAN_CCCR_CSA            FDCAN_CCCR_CSA_Msk                           /*!<Clock Stop Acknowledge                   */
3646 #define FDCAN_CCCR_CSR_Pos        (4U)
3647 #define FDCAN_CCCR_CSR_Msk        (0x1UL << FDCAN_CCCR_CSR_Pos)                /*!< 0x00000010 */
3648 #define FDCAN_CCCR_CSR            FDCAN_CCCR_CSR_Msk                           /*!<Clock Stop Request                       */
3649 #define FDCAN_CCCR_MON_Pos        (5U)
3650 #define FDCAN_CCCR_MON_Msk        (0x1UL << FDCAN_CCCR_MON_Pos)                /*!< 0x00000020 */
3651 #define FDCAN_CCCR_MON            FDCAN_CCCR_MON_Msk                           /*!<Bus Monitoring Mode                      */
3652 #define FDCAN_CCCR_DAR_Pos        (6U)
3653 #define FDCAN_CCCR_DAR_Msk        (0x1UL << FDCAN_CCCR_DAR_Pos)                /*!< 0x00000040 */
3654 #define FDCAN_CCCR_DAR            FDCAN_CCCR_DAR_Msk                           /*!<Disable Automatic Retransmission         */
3655 #define FDCAN_CCCR_TEST_Pos       (7U)
3656 #define FDCAN_CCCR_TEST_Msk       (0x1UL << FDCAN_CCCR_TEST_Pos)               /*!< 0x00000080 */
3657 #define FDCAN_CCCR_TEST           FDCAN_CCCR_TEST_Msk                          /*!<Test Mode Enable                         */
3658 #define FDCAN_CCCR_FDOE_Pos       (8U)
3659 #define FDCAN_CCCR_FDOE_Msk       (0x1UL << FDCAN_CCCR_FDOE_Pos)               /*!< 0x00000100 */
3660 #define FDCAN_CCCR_FDOE           FDCAN_CCCR_FDOE_Msk                          /*!<FD Operation Enable                      */
3661 #define FDCAN_CCCR_BRSE_Pos       (9U)
3662 #define FDCAN_CCCR_BRSE_Msk       (0x1UL << FDCAN_CCCR_BRSE_Pos)               /*!< 0x00000200 */
3663 #define FDCAN_CCCR_BRSE           FDCAN_CCCR_BRSE_Msk                          /*!<FDCAN Bit Rate Switching                 */
3664 #define FDCAN_CCCR_PXHD_Pos       (12U)
3665 #define FDCAN_CCCR_PXHD_Msk       (0x1UL << FDCAN_CCCR_PXHD_Pos)               /*!< 0x00001000 */
3666 #define FDCAN_CCCR_PXHD           FDCAN_CCCR_PXHD_Msk                          /*!<Protocol Exception Handling Disable      */
3667 #define FDCAN_CCCR_EFBI_Pos       (13U)
3668 #define FDCAN_CCCR_EFBI_Msk       (0x1UL << FDCAN_CCCR_EFBI_Pos)               /*!< 0x00002000 */
3669 #define FDCAN_CCCR_EFBI           FDCAN_CCCR_EFBI_Msk                          /*!<Edge Filtering during Bus Integration    */
3670 #define FDCAN_CCCR_TXP_Pos        (14U)
3671 #define FDCAN_CCCR_TXP_Msk        (0x1UL << FDCAN_CCCR_TXP_Pos)                /*!< 0x00004000 */
3672 #define FDCAN_CCCR_TXP            FDCAN_CCCR_TXP_Msk                           /*!<Two CAN bit times Pause                  */
3673 #define FDCAN_CCCR_NISO_Pos       (15U)
3674 #define FDCAN_CCCR_NISO_Msk       (0x1UL << FDCAN_CCCR_NISO_Pos)               /*!< 0x00008000 */
3675 #define FDCAN_CCCR_NISO           FDCAN_CCCR_NISO_Msk                          /*!<Non ISO Operation                        */
3676 
3677 /*****************  Bit definition for FDCAN_NBTP register  ********************/
3678 #define FDCAN_NBTP_NTSEG2_Pos     (0U)
3679 #define FDCAN_NBTP_NTSEG2_Msk     (0x7FUL << FDCAN_NBTP_NTSEG2_Pos)            /*!< 0x0000007F */
3680 #define FDCAN_NBTP_NTSEG2         FDCAN_NBTP_NTSEG2_Msk                        /*!<Nominal Time segment after sample point  */
3681 #define FDCAN_NBTP_NTSEG1_Pos     (8U)
3682 #define FDCAN_NBTP_NTSEG1_Msk     (0xFFUL << FDCAN_NBTP_NTSEG1_Pos)            /*!< 0x0000FF00 */
3683 #define FDCAN_NBTP_NTSEG1         FDCAN_NBTP_NTSEG1_Msk                        /*!<Nominal Time segment before sample point */
3684 #define FDCAN_NBTP_NBRP_Pos       (16U)
3685 #define FDCAN_NBTP_NBRP_Msk       (0x1FFUL << FDCAN_NBTP_NBRP_Pos)             /*!< 0x01FF0000 */
3686 #define FDCAN_NBTP_NBRP           FDCAN_NBTP_NBRP_Msk                          /*!<Bit Rate Prescaler                       */
3687 #define FDCAN_NBTP_NSJW_Pos       (25U)
3688 #define FDCAN_NBTP_NSJW_Msk       (0x7FUL << FDCAN_NBTP_NSJW_Pos)              /*!< 0xFE000000 */
3689 #define FDCAN_NBTP_NSJW           FDCAN_NBTP_NSJW_Msk                          /*!<Nominal (Re)Synchronization Jump Width   */
3690 
3691 /*****************  Bit definition for FDCAN_TSCC register  ********************/
3692 #define FDCAN_TSCC_TSS_Pos        (0U)
3693 #define FDCAN_TSCC_TSS_Msk        (0x3UL << FDCAN_TSCC_TSS_Pos)                /*!< 0x00000003 */
3694 #define FDCAN_TSCC_TSS            FDCAN_TSCC_TSS_Msk                           /*!<Timestamp Select                         */
3695 #define FDCAN_TSCC_TCP_Pos        (16U)
3696 #define FDCAN_TSCC_TCP_Msk        (0xFUL << FDCAN_TSCC_TCP_Pos)                /*!< 0x000F0000 */
3697 #define FDCAN_TSCC_TCP            FDCAN_TSCC_TCP_Msk                           /*!<Timestamp Counter Prescaler              */
3698 
3699 /*****************  Bit definition for FDCAN_TSCV register  ********************/
3700 #define FDCAN_TSCV_TSC_Pos        (0U)
3701 #define FDCAN_TSCV_TSC_Msk        (0xFFFFUL << FDCAN_TSCV_TSC_Pos)             /*!< 0x0000FFFF */
3702 #define FDCAN_TSCV_TSC            FDCAN_TSCV_TSC_Msk                           /*!<Timestamp Counter                        */
3703 
3704 /*****************  Bit definition for FDCAN_TOCC register  ********************/
3705 #define FDCAN_TOCC_ETOC_Pos       (0U)
3706 #define FDCAN_TOCC_ETOC_Msk       (0x1UL << FDCAN_TOCC_ETOC_Pos)               /*!< 0x00000001 */
3707 #define FDCAN_TOCC_ETOC           FDCAN_TOCC_ETOC_Msk                          /*!<Enable Timeout Counter                   */
3708 #define FDCAN_TOCC_TOS_Pos        (1U)
3709 #define FDCAN_TOCC_TOS_Msk        (0x3UL << FDCAN_TOCC_TOS_Pos)                /*!< 0x00000006 */
3710 #define FDCAN_TOCC_TOS            FDCAN_TOCC_TOS_Msk                           /*!<Timeout Select                           */
3711 #define FDCAN_TOCC_TOP_Pos        (16U)
3712 #define FDCAN_TOCC_TOP_Msk        (0xFFFFUL << FDCAN_TOCC_TOP_Pos)             /*!< 0xFFFF0000 */
3713 #define FDCAN_TOCC_TOP            FDCAN_TOCC_TOP_Msk                           /*!<Timeout Period                           */
3714 
3715 /*****************  Bit definition for FDCAN_TOCV register  ********************/
3716 #define FDCAN_TOCV_TOC_Pos        (0U)
3717 #define FDCAN_TOCV_TOC_Msk        (0xFFFFUL << FDCAN_TOCV_TOC_Pos)             /*!< 0x0000FFFF */
3718 #define FDCAN_TOCV_TOC            FDCAN_TOCV_TOC_Msk                           /*!<Timeout Counter                          */
3719 
3720 /*****************  Bit definition for FDCAN_ECR register  *********************/
3721 #define FDCAN_ECR_TEC_Pos         (0U)
3722 #define FDCAN_ECR_TEC_Msk         (0xFFUL << FDCAN_ECR_TEC_Pos)                /*!< 0x000000FF */
3723 #define FDCAN_ECR_TEC             FDCAN_ECR_TEC_Msk                            /*!<Transmit Error Counter                   */
3724 #define FDCAN_ECR_REC_Pos         (8U)
3725 #define FDCAN_ECR_REC_Msk         (0x7FUL << FDCAN_ECR_REC_Pos)                /*!< 0x00007F00 */
3726 #define FDCAN_ECR_REC             FDCAN_ECR_REC_Msk                            /*!<Receive Error Counter                    */
3727 #define FDCAN_ECR_RP_Pos          (15U)
3728 #define FDCAN_ECR_RP_Msk          (0x1UL << FDCAN_ECR_RP_Pos)                  /*!< 0x00008000 */
3729 #define FDCAN_ECR_RP              FDCAN_ECR_RP_Msk                             /*!<Receive Error Passive                    */
3730 #define FDCAN_ECR_CEL_Pos         (16U)
3731 #define FDCAN_ECR_CEL_Msk         (0xFFUL << FDCAN_ECR_CEL_Pos)                /*!< 0x00FF0000 */
3732 #define FDCAN_ECR_CEL             FDCAN_ECR_CEL_Msk                            /*!<CAN Error Logging                        */
3733 
3734 /*****************  Bit definition for FDCAN_PSR register  *********************/
3735 #define FDCAN_PSR_LEC_Pos         (0U)
3736 #define FDCAN_PSR_LEC_Msk         (0x7UL << FDCAN_PSR_LEC_Pos)                 /*!< 0x00000007 */
3737 #define FDCAN_PSR_LEC             FDCAN_PSR_LEC_Msk                            /*!<Last Error Code                          */
3738 #define FDCAN_PSR_ACT_Pos         (3U)
3739 #define FDCAN_PSR_ACT_Msk         (0x3UL << FDCAN_PSR_ACT_Pos)                 /*!< 0x00000018 */
3740 #define FDCAN_PSR_ACT             FDCAN_PSR_ACT_Msk                            /*!<Activity                                 */
3741 #define FDCAN_PSR_EP_Pos          (5U)
3742 #define FDCAN_PSR_EP_Msk          (0x1UL << FDCAN_PSR_EP_Pos)                  /*!< 0x00000020 */
3743 #define FDCAN_PSR_EP              FDCAN_PSR_EP_Msk                             /*!<Error Passive                            */
3744 #define FDCAN_PSR_EW_Pos          (6U)
3745 #define FDCAN_PSR_EW_Msk          (0x1UL << FDCAN_PSR_EW_Pos)                  /*!< 0x00000040 */
3746 #define FDCAN_PSR_EW              FDCAN_PSR_EW_Msk                             /*!<Warning Status                           */
3747 #define FDCAN_PSR_BO_Pos          (7U)
3748 #define FDCAN_PSR_BO_Msk          (0x1UL << FDCAN_PSR_BO_Pos)                  /*!< 0x00000080 */
3749 #define FDCAN_PSR_BO              FDCAN_PSR_BO_Msk                             /*!<Bus_Off Status                           */
3750 #define FDCAN_PSR_DLEC_Pos        (8U)
3751 #define FDCAN_PSR_DLEC_Msk        (0x7UL << FDCAN_PSR_DLEC_Pos)                /*!< 0x00000700 */
3752 #define FDCAN_PSR_DLEC            FDCAN_PSR_DLEC_Msk                           /*!<Data Last Error Code                     */
3753 #define FDCAN_PSR_RESI_Pos        (11U)
3754 #define FDCAN_PSR_RESI_Msk        (0x1UL << FDCAN_PSR_RESI_Pos)                /*!< 0x00000800 */
3755 #define FDCAN_PSR_RESI            FDCAN_PSR_RESI_Msk                           /*!<ESI flag of last received FDCAN Message  */
3756 #define FDCAN_PSR_RBRS_Pos        (12U)
3757 #define FDCAN_PSR_RBRS_Msk        (0x1UL << FDCAN_PSR_RBRS_Pos)                /*!< 0x00001000 */
3758 #define FDCAN_PSR_RBRS            FDCAN_PSR_RBRS_Msk                           /*!<BRS flag of last received FDCAN Message  */
3759 #define FDCAN_PSR_REDL_Pos        (13U)
3760 #define FDCAN_PSR_REDL_Msk        (0x1UL << FDCAN_PSR_REDL_Pos)                /*!< 0x00002000 */
3761 #define FDCAN_PSR_REDL            FDCAN_PSR_REDL_Msk                           /*!<Received FDCAN Message                   */
3762 #define FDCAN_PSR_PXE_Pos         (14U)
3763 #define FDCAN_PSR_PXE_Msk         (0x1UL << FDCAN_PSR_PXE_Pos)                 /*!< 0x00004000 */
3764 #define FDCAN_PSR_PXE             FDCAN_PSR_PXE_Msk                            /*!<Protocol Exception Event                 */
3765 #define FDCAN_PSR_TDCV_Pos        (16U)
3766 #define FDCAN_PSR_TDCV_Msk        (0x7FUL << FDCAN_PSR_TDCV_Pos)               /*!< 0x007F0000 */
3767 #define FDCAN_PSR_TDCV            FDCAN_PSR_TDCV_Msk                           /*!<Transmitter Delay Compensation Value     */
3768 
3769 /*****************  Bit definition for FDCAN_TDCR register  ********************/
3770 #define FDCAN_TDCR_TDCF_Pos       (0U)
3771 #define FDCAN_TDCR_TDCF_Msk       (0x7FUL << FDCAN_TDCR_TDCF_Pos)              /*!< 0x0000007F */
3772 #define FDCAN_TDCR_TDCF           FDCAN_TDCR_TDCF_Msk                          /*!<Transmitter Delay Compensation Filter    */
3773 #define FDCAN_TDCR_TDCO_Pos       (8U)
3774 #define FDCAN_TDCR_TDCO_Msk       (0x7FUL << FDCAN_TDCR_TDCO_Pos)              /*!< 0x00007F00 */
3775 #define FDCAN_TDCR_TDCO           FDCAN_TDCR_TDCO_Msk                          /*!<Transmitter Delay Compensation Offset    */
3776 
3777 /*****************  Bit definition for FDCAN_IR register  **********************/
3778 #define FDCAN_IR_RF0N_Pos         (0U)
3779 #define FDCAN_IR_RF0N_Msk         (0x1UL << FDCAN_IR_RF0N_Pos)                 /*!< 0x00000001 */
3780 #define FDCAN_IR_RF0N             FDCAN_IR_RF0N_Msk                            /*!<Rx FIFO 0 New Message                    */
3781 #define FDCAN_IR_RF0F_Pos         (1U)
3782 #define FDCAN_IR_RF0F_Msk         (0x1UL << FDCAN_IR_RF0F_Pos)                 /*!< 0x00000002 */
3783 #define FDCAN_IR_RF0F             FDCAN_IR_RF0F_Msk                            /*!<Rx FIFO 0 Full                           */
3784 #define FDCAN_IR_RF0L_Pos         (2U)
3785 #define FDCAN_IR_RF0L_Msk         (0x1UL << FDCAN_IR_RF0L_Pos)                 /*!< 0x00000004 */
3786 #define FDCAN_IR_RF0L             FDCAN_IR_RF0L_Msk                            /*!<Rx FIFO 0 Message Lost                   */
3787 #define FDCAN_IR_RF1N_Pos         (3U)
3788 #define FDCAN_IR_RF1N_Msk         (0x1UL << FDCAN_IR_RF1N_Pos)                 /*!< 0x00000008 */
3789 #define FDCAN_IR_RF1N             FDCAN_IR_RF1N_Msk                            /*!<Rx FIFO 1 New Message                    */
3790 #define FDCAN_IR_RF1F_Pos         (4U)
3791 #define FDCAN_IR_RF1F_Msk         (0x1UL << FDCAN_IR_RF1F_Pos)                 /*!< 0x00000010 */
3792 #define FDCAN_IR_RF1F             FDCAN_IR_RF1F_Msk                            /*!<Rx FIFO 1 Full                           */
3793 #define FDCAN_IR_RF1L_Pos         (5U)
3794 #define FDCAN_IR_RF1L_Msk         (0x1UL << FDCAN_IR_RF1L_Pos)                 /*!< 0x00000020 */
3795 #define FDCAN_IR_RF1L             FDCAN_IR_RF1L_Msk                            /*!<Rx FIFO 1 Message Lost                   */
3796 #define FDCAN_IR_HPM_Pos          (6U)
3797 #define FDCAN_IR_HPM_Msk          (0x1UL << FDCAN_IR_HPM_Pos)                  /*!< 0x00000040 */
3798 #define FDCAN_IR_HPM              FDCAN_IR_HPM_Msk                             /*!<High Priority Message                    */
3799 #define FDCAN_IR_TC_Pos           (7U)
3800 #define FDCAN_IR_TC_Msk           (0x1UL << FDCAN_IR_TC_Pos)                   /*!< 0x00000080 */
3801 #define FDCAN_IR_TC               FDCAN_IR_TC_Msk                              /*!<Transmission Completed                   */
3802 #define FDCAN_IR_TCF_Pos          (8U)
3803 #define FDCAN_IR_TCF_Msk          (0x1UL << FDCAN_IR_TCF_Pos)                  /*!< 0x00000100 */
3804 #define FDCAN_IR_TCF              FDCAN_IR_TCF_Msk                             /*!<Transmission Cancellation Finished       */
3805 #define FDCAN_IR_TFE_Pos          (9U)
3806 #define FDCAN_IR_TFE_Msk          (0x1UL << FDCAN_IR_TFE_Pos)                  /*!< 0x00000200 */
3807 #define FDCAN_IR_TFE              FDCAN_IR_TFE_Msk                             /*!<Tx FIFO Empty                            */
3808 #define FDCAN_IR_TEFN_Pos         (10U)
3809 #define FDCAN_IR_TEFN_Msk         (0x1UL << FDCAN_IR_TEFN_Pos)                 /*!< 0x00000400 */
3810 #define FDCAN_IR_TEFN             FDCAN_IR_TEFN_Msk                            /*!<Tx Event FIFO New Entry                  */
3811 #define FDCAN_IR_TEFF_Pos         (11U)
3812 #define FDCAN_IR_TEFF_Msk         (0x1UL << FDCAN_IR_TEFF_Pos)                 /*!< 0x00000800 */
3813 #define FDCAN_IR_TEFF             FDCAN_IR_TEFF_Msk                            /*!<Tx Event FIFO Full                       */
3814 #define FDCAN_IR_TEFL_Pos         (12U)
3815 #define FDCAN_IR_TEFL_Msk         (0x1UL << FDCAN_IR_TEFL_Pos)                 /*!< 0x00001000 */
3816 #define FDCAN_IR_TEFL             FDCAN_IR_TEFL_Msk                            /*!<Tx Event FIFO Element Lost               */
3817 #define FDCAN_IR_TSW_Pos          (13U)
3818 #define FDCAN_IR_TSW_Msk          (0x1UL << FDCAN_IR_TSW_Pos)                  /*!< 0x00002000 */
3819 #define FDCAN_IR_TSW              FDCAN_IR_TSW_Msk                             /*!<Timestamp Wraparound                     */
3820 #define FDCAN_IR_MRAF_Pos         (14U)
3821 #define FDCAN_IR_MRAF_Msk         (0x1UL << FDCAN_IR_MRAF_Pos)                 /*!< 0x00004000 */
3822 #define FDCAN_IR_MRAF             FDCAN_IR_MRAF_Msk                            /*!<Message RAM Access Failure               */
3823 #define FDCAN_IR_TOO_Pos          (15U)
3824 #define FDCAN_IR_TOO_Msk          (0x1UL << FDCAN_IR_TOO_Pos)                  /*!< 0x00008000 */
3825 #define FDCAN_IR_TOO              FDCAN_IR_TOO_Msk                             /*!<Timeout Occurred                         */
3826 #define FDCAN_IR_ELO_Pos          (16U)
3827 #define FDCAN_IR_ELO_Msk          (0x1UL << FDCAN_IR_ELO_Pos)                  /*!< 0x00010000 */
3828 #define FDCAN_IR_ELO              FDCAN_IR_ELO_Msk                             /*!<Error Logging Overflow                   */
3829 #define FDCAN_IR_EP_Pos           (17U)
3830 #define FDCAN_IR_EP_Msk           (0x1UL << FDCAN_IR_EP_Pos)                   /*!< 0x00020000 */
3831 #define FDCAN_IR_EP               FDCAN_IR_EP_Msk                              /*!<Error Passive                            */
3832 #define FDCAN_IR_EW_Pos           (18U)
3833 #define FDCAN_IR_EW_Msk           (0x1UL << FDCAN_IR_EW_Pos)                   /*!< 0x00040000 */
3834 #define FDCAN_IR_EW               FDCAN_IR_EW_Msk                              /*!<Warning Status                           */
3835 #define FDCAN_IR_BO_Pos           (19U)
3836 #define FDCAN_IR_BO_Msk           (0x1UL << FDCAN_IR_BO_Pos)                   /*!< 0x00080000 */
3837 #define FDCAN_IR_BO               FDCAN_IR_BO_Msk                              /*!<Bus_Off Status                           */
3838 #define FDCAN_IR_WDI_Pos          (20U)
3839 #define FDCAN_IR_WDI_Msk          (0x1UL << FDCAN_IR_WDI_Pos)                  /*!< 0x00100000 */
3840 #define FDCAN_IR_WDI              FDCAN_IR_WDI_Msk                             /*!<Watchdog Interrupt                       */
3841 #define FDCAN_IR_PEA_Pos          (21U)
3842 #define FDCAN_IR_PEA_Msk          (0x1UL << FDCAN_IR_PEA_Pos)                  /*!< 0x00200000 */
3843 #define FDCAN_IR_PEA              FDCAN_IR_PEA_Msk                             /*!<Protocol Error in Arbitration Phase      */
3844 #define FDCAN_IR_PED_Pos          (22U)
3845 #define FDCAN_IR_PED_Msk          (0x1UL << FDCAN_IR_PED_Pos)                  /*!< 0x00400000 */
3846 #define FDCAN_IR_PED              FDCAN_IR_PED_Msk                             /*!<Protocol Error in Data Phase             */
3847 #define FDCAN_IR_ARA_Pos          (23U)
3848 #define FDCAN_IR_ARA_Msk          (0x1UL << FDCAN_IR_ARA_Pos)                  /*!< 0x00800000 */
3849 #define FDCAN_IR_ARA              FDCAN_IR_ARA_Msk                             /*!<Access to Reserved Address               */
3850 
3851 /*****************  Bit definition for FDCAN_IE register  **********************/
3852 #define FDCAN_IE_RF0NE_Pos        (0U)
3853 #define FDCAN_IE_RF0NE_Msk        (0x1UL << FDCAN_IE_RF0NE_Pos)                /*!< 0x00000001 */
3854 #define FDCAN_IE_RF0NE            FDCAN_IE_RF0NE_Msk                           /*!<Rx FIFO 0 New Message Enable             */
3855 #define FDCAN_IE_RF0FE_Pos        (1U)
3856 #define FDCAN_IE_RF0FE_Msk        (0x1UL << FDCAN_IE_RF0FE_Pos)                /*!< 0x00000002 */
3857 #define FDCAN_IE_RF0FE            FDCAN_IE_RF0FE_Msk                           /*!<Rx FIFO 0 Full Enable                    */
3858 #define FDCAN_IE_RF0LE_Pos        (2U)
3859 #define FDCAN_IE_RF0LE_Msk        (0x1UL << FDCAN_IE_RF0LE_Pos)                /*!< 0x00000004 */
3860 #define FDCAN_IE_RF0LE            FDCAN_IE_RF0LE_Msk                           /*!<Rx FIFO 0 Message Lost Enable            */
3861 #define FDCAN_IE_RF1NE_Pos        (3U)
3862 #define FDCAN_IE_RF1NE_Msk        (0x1UL << FDCAN_IE_RF1NE_Pos)                /*!< 0x00000008 */
3863 #define FDCAN_IE_RF1NE            FDCAN_IE_RF1NE_Msk                           /*!<Rx FIFO 1 New Message Enable             */
3864 #define FDCAN_IE_RF1FE_Pos        (4U)
3865 #define FDCAN_IE_RF1FE_Msk        (0x1UL << FDCAN_IE_RF1FE_Pos)                /*!< 0x00000010 */
3866 #define FDCAN_IE_RF1FE            FDCAN_IE_RF1FE_Msk                           /*!<Rx FIFO 1 Full Enable                    */
3867 #define FDCAN_IE_RF1LE_Pos        (5U)
3868 #define FDCAN_IE_RF1LE_Msk        (0x1UL << FDCAN_IE_RF1LE_Pos)                /*!< 0x00000020 */
3869 #define FDCAN_IE_RF1LE            FDCAN_IE_RF1LE_Msk                           /*!<Rx FIFO 1 Message Lost Enable            */
3870 #define FDCAN_IE_HPME_Pos         (6U)
3871 #define FDCAN_IE_HPME_Msk         (0x1UL << FDCAN_IE_HPME_Pos)                 /*!< 0x00000040 */
3872 #define FDCAN_IE_HPME             FDCAN_IE_HPME_Msk                            /*!<High Priority Message Enable             */
3873 #define FDCAN_IE_TCE_Pos          (7U)
3874 #define FDCAN_IE_TCE_Msk          (0x1UL << FDCAN_IE_TCE_Pos)                  /*!< 0x00000080 */
3875 #define FDCAN_IE_TCE              FDCAN_IE_TCE_Msk                             /*!<Transmission Completed Enable            */
3876 #define FDCAN_IE_TCFE_Pos         (8U)
3877 #define FDCAN_IE_TCFE_Msk         (0x1UL << FDCAN_IE_TCFE_Pos)                 /*!< 0x00000100 */
3878 #define FDCAN_IE_TCFE             FDCAN_IE_TCFE_Msk                            /*!<Transmission Cancellation Finished Enable*/
3879 #define FDCAN_IE_TFEE_Pos         (9U)
3880 #define FDCAN_IE_TFEE_Msk         (0x1UL << FDCAN_IE_TFEE_Pos)                 /*!< 0x00000200 */
3881 #define FDCAN_IE_TFEE             FDCAN_IE_TFEE_Msk                            /*!<Tx FIFO Empty Enable                     */
3882 #define FDCAN_IE_TEFNE_Pos        (10U)
3883 #define FDCAN_IE_TEFNE_Msk        (0x1UL << FDCAN_IE_TEFNE_Pos)                /*!< 0x00000400 */
3884 #define FDCAN_IE_TEFNE            FDCAN_IE_TEFNE_Msk                           /*!<Tx Event FIFO New Entry Enable           */
3885 #define FDCAN_IE_TEFFE_Pos        (11U)
3886 #define FDCAN_IE_TEFFE_Msk        (0x1UL << FDCAN_IE_TEFFE_Pos)                /*!< 0x00000800 */
3887 #define FDCAN_IE_TEFFE            FDCAN_IE_TEFFE_Msk                           /*!<Tx Event FIFO Full Enable                */
3888 #define FDCAN_IE_TEFLE_Pos        (12U)
3889 #define FDCAN_IE_TEFLE_Msk        (0x1UL << FDCAN_IE_TEFLE_Pos)                /*!< 0x00001000 */
3890 #define FDCAN_IE_TEFLE            FDCAN_IE_TEFLE_Msk                           /*!<Tx Event FIFO Element Lost Enable        */
3891 #define FDCAN_IE_TSWE_Pos         (13U)
3892 #define FDCAN_IE_TSWE_Msk         (0x1UL << FDCAN_IE_TSWE_Pos)                 /*!< 0x00002000 */
3893 #define FDCAN_IE_TSWE             FDCAN_IE_TSWE_Msk                            /*!<Timestamp Wraparound Enable              */
3894 #define FDCAN_IE_MRAFE_Pos        (14U)
3895 #define FDCAN_IE_MRAFE_Msk        (0x1UL << FDCAN_IE_MRAFE_Pos)                /*!< 0x00004000 */
3896 #define FDCAN_IE_MRAFE            FDCAN_IE_MRAFE_Msk                           /*!<Message RAM Access Failure Enable        */
3897 #define FDCAN_IE_TOOE_Pos         (15U)
3898 #define FDCAN_IE_TOOE_Msk         (0x1UL << FDCAN_IE_TOOE_Pos)                 /*!< 0x00008000 */
3899 #define FDCAN_IE_TOOE             FDCAN_IE_TOOE_Msk                            /*!<Timeout Occurred Enable                  */
3900 #define FDCAN_IE_ELOE_Pos         (16U)
3901 #define FDCAN_IE_ELOE_Msk         (0x1UL << FDCAN_IE_ELOE_Pos)                 /*!< 0x00010000 */
3902 #define FDCAN_IE_ELOE             FDCAN_IE_ELOE_Msk                            /*!<Error Logging Overflow Enable            */
3903 #define FDCAN_IE_EPE_Pos          (17U)
3904 #define FDCAN_IE_EPE_Msk          (0x1UL << FDCAN_IE_EPE_Pos)                  /*!< 0x00020000 */
3905 #define FDCAN_IE_EPE              FDCAN_IE_EPE_Msk                             /*!<Error Passive Enable                     */
3906 #define FDCAN_IE_EWE_Pos          (18U)
3907 #define FDCAN_IE_EWE_Msk          (0x1UL << FDCAN_IE_EWE_Pos)                  /*!< 0x00040000 */
3908 #define FDCAN_IE_EWE              FDCAN_IE_EWE_Msk                             /*!<Warning Status Enable                    */
3909 #define FDCAN_IE_BOE_Pos          (19U)
3910 #define FDCAN_IE_BOE_Msk          (0x1UL << FDCAN_IE_BOE_Pos)                  /*!< 0x00080000 */
3911 #define FDCAN_IE_BOE              FDCAN_IE_BOE_Msk                             /*!<Bus_Off Status Enable                    */
3912 #define FDCAN_IE_WDIE_Pos         (20U)
3913 #define FDCAN_IE_WDIE_Msk         (0x1UL << FDCAN_IE_WDIE_Pos)                 /*!< 0x00100000 */
3914 #define FDCAN_IE_WDIE             FDCAN_IE_WDIE_Msk                            /*!<Watchdog Interrupt Enable                */
3915 #define FDCAN_IE_PEAE_Pos         (21U)
3916 #define FDCAN_IE_PEAE_Msk         (0x1UL << FDCAN_IE_PEAE_Pos)                 /*!< 0x00200000 */
3917 #define FDCAN_IE_PEAE             FDCAN_IE_PEAE_Msk                            /*!<Protocol Error in Arbitration Phase Enable*/
3918 #define FDCAN_IE_PEDE_Pos         (22U)
3919 #define FDCAN_IE_PEDE_Msk         (0x1UL << FDCAN_IE_PEDE_Pos)                 /*!< 0x00400000 */
3920 #define FDCAN_IE_PEDE             FDCAN_IE_PEDE_Msk                            /*!<Protocol Error in Data Phase Enable      */
3921 #define FDCAN_IE_ARAE_Pos         (23U)
3922 #define FDCAN_IE_ARAE_Msk         (0x1UL << FDCAN_IE_ARAE_Pos)                 /*!< 0x00800000 */
3923 #define FDCAN_IE_ARAE             FDCAN_IE_ARAE_Msk                            /*!<Access to Reserved Address Enable        */
3924 
3925 /*****************  Bit definition for FDCAN_ILS register  **********************/
3926 #define FDCAN_ILS_RXFIFO0_Pos     (0U)
3927 #define FDCAN_ILS_RXFIFO0_Msk     (0x1UL << FDCAN_ILS_RXFIFO0_Pos)             /*!< 0x00000001 */
3928 #define FDCAN_ILS_RXFIFO0         FDCAN_ILS_RXFIFO0_Msk                        /*!<Rx FIFO 0 Message Lost
3929                                                                                    Rx FIFO 0 is Full
3930                                                                                    Rx FIFO 0 Has New Message                */
3931 #define FDCAN_ILS_RXFIFO1_Pos     (1U)
3932 #define FDCAN_ILS_RXFIFO1_Msk     (0x1UL << FDCAN_ILS_RXFIFO1_Pos)             /*!< 0x00000002 */
3933 #define FDCAN_ILS_RXFIFO1         FDCAN_ILS_RXFIFO1_Msk                        /*!<Rx FIFO 1 Message Lost
3934                                                                                    Rx FIFO 1 is Full
3935                                                                                    Rx FIFO 1 Has New Message                */
3936 #define FDCAN_ILS_SMSG_Pos        (2U)
3937 #define FDCAN_ILS_SMSG_Msk        (0x1UL << FDCAN_ILS_SMSG_Pos)                /*!< 0x00000004 */
3938 #define FDCAN_ILS_SMSG            FDCAN_ILS_SMSG_Msk                           /*!<Transmission Cancellation Finished
3939                                                                                    Transmission Completed
3940                                                                                    High Priority Message                    */
3941 #define FDCAN_ILS_TFERR_Pos       (3U)
3942 #define FDCAN_ILS_TFERR_Msk       (0x1UL << FDCAN_ILS_TFERR_Pos)               /*!< 0x00000008 */
3943 #define FDCAN_ILS_TFERR           FDCAN_ILS_TFERR_Msk                          /*!<Tx Event FIFO Element Lost
3944                                                                                    Tx Event FIFO Full
3945                                                                                    Tx Event FIFO New Entry
3946                                                                                    Tx FIFO Empty Interrupt Line             */
3947 #define FDCAN_ILS_MISC_Pos        (4U)
3948 #define FDCAN_ILS_MISC_Msk        (0x1UL << FDCAN_ILS_MISC_Pos)                /*!< 0x00000010 */
3949 #define FDCAN_ILS_MISC            FDCAN_ILS_MISC_Msk                           /*!<Timeout Occurred
3950                                                                                     Message RAM Access Failure
3951                                                                                     Timestamp Wraparound                    */
3952 #define FDCAN_ILS_BERR_Pos        (5U)
3953 #define FDCAN_ILS_BERR_Msk        (0x1UL << FDCAN_ILS_BERR_Pos)                /*!< 0x00000020 */
3954 #define FDCAN_ILS_BERR            FDCAN_ILS_BERR_Msk                           /*!<Error Passive
3955                                                                                    Error Logging Overflow                   */
3956 #define FDCAN_ILS_PERR_Pos        (6U)
3957 #define FDCAN_ILS_PERR_Msk        (0x1UL << FDCAN_ILS_PERR_Pos)                /*!< 0x00000040 */
3958 #define FDCAN_ILS_PERR            FDCAN_ILS_PERR_Msk                           /*!<Access to Reserved Address Line
3959                                                                                    Protocol Error in Data Phase Line
3960                                                                                    Protocol Error in Arbitration Phase Line
3961                                                                                    Watchdog Interrupt Line
3962                                                                                    Bus_Off Status
3963                                                                                    Warning Status                           */
3964 
3965 /*****************  Bit definition for FDCAN_ILE register  **********************/
3966 #define FDCAN_ILE_EINT0_Pos       (0U)
3967 #define FDCAN_ILE_EINT0_Msk       (0x1UL << FDCAN_ILE_EINT0_Pos)               /*!< 0x00000001 */
3968 #define FDCAN_ILE_EINT0           FDCAN_ILE_EINT0_Msk                          /*!<Enable Interrupt Line 0                  */
3969 #define FDCAN_ILE_EINT1_Pos       (1U)
3970 #define FDCAN_ILE_EINT1_Msk       (0x1UL << FDCAN_ILE_EINT1_Pos)               /*!< 0x00000002 */
3971 #define FDCAN_ILE_EINT1           FDCAN_ILE_EINT1_Msk                          /*!<Enable Interrupt Line 1                  */
3972 
3973 /*****************  Bit definition for FDCAN_RXGFC register  ********************/
3974 #define FDCAN_RXGFC_RRFE_Pos      (0U)
3975 #define FDCAN_RXGFC_RRFE_Msk      (0x1UL << FDCAN_RXGFC_RRFE_Pos)              /*!< 0x00000001 */
3976 #define FDCAN_RXGFC_RRFE          FDCAN_RXGFC_RRFE_Msk                         /*!<Reject Remote Frames Extended            */
3977 #define FDCAN_RXGFC_RRFS_Pos      (1U)
3978 #define FDCAN_RXGFC_RRFS_Msk      (0x1UL << FDCAN_RXGFC_RRFS_Pos)              /*!< 0x00000002 */
3979 #define FDCAN_RXGFC_RRFS          FDCAN_RXGFC_RRFS_Msk                         /*!<Reject Remote Frames Standard            */
3980 #define FDCAN_RXGFC_ANFE_Pos      (2U)
3981 #define FDCAN_RXGFC_ANFE_Msk      (0x3UL << FDCAN_RXGFC_ANFE_Pos)              /*!< 0x0000000C */
3982 #define FDCAN_RXGFC_ANFE          FDCAN_RXGFC_ANFE_Msk                         /*!<Accept Non-matching Frames Extended      */
3983 #define FDCAN_RXGFC_ANFS_Pos      (4U)
3984 #define FDCAN_RXGFC_ANFS_Msk      (0x3UL << FDCAN_RXGFC_ANFS_Pos)              /*!< 0x00000030 */
3985 #define FDCAN_RXGFC_ANFS          FDCAN_RXGFC_ANFS_Msk                         /*!<Accept Non-matching Frames Standard      */
3986 #define FDCAN_RXGFC_F1OM_Pos      (8U)
3987 #define FDCAN_RXGFC_F1OM_Msk      (0x1UL << FDCAN_RXGFC_F1OM_Pos)              /*!< 0x00000100 */
3988 #define FDCAN_RXGFC_F1OM          FDCAN_RXGFC_F1OM_Msk                         /*!<FIFO 1 operation mode                    */
3989 #define FDCAN_RXGFC_F0OM_Pos      (9U)
3990 #define FDCAN_RXGFC_F0OM_Msk      (0x1UL << FDCAN_RXGFC_F0OM_Pos)              /*!< 0x00000200 */
3991 #define FDCAN_RXGFC_F0OM          FDCAN_RXGFC_F0OM_Msk                         /*!<FIFO 0 operation mode                    */
3992 #define FDCAN_RXGFC_LSS_Pos       (16U)
3993 #define FDCAN_RXGFC_LSS_Msk       (0x1FUL << FDCAN_RXGFC_LSS_Pos)              /*!< 0x001F0000 */
3994 #define FDCAN_RXGFC_LSS           FDCAN_RXGFC_LSS_Msk                          /*!<List Size Standard                       */
3995 #define FDCAN_RXGFC_LSE_Pos       (24U)
3996 #define FDCAN_RXGFC_LSE_Msk       (0xFUL << FDCAN_RXGFC_LSE_Pos)               /*!< 0x0F000000 */
3997 #define FDCAN_RXGFC_LSE           FDCAN_RXGFC_LSE_Msk                          /*!<List Size Extended                       */
3998 
3999 /*****************  Bit definition for FDCAN_XIDAM register  ********************/
4000 #define FDCAN_XIDAM_EIDM_Pos      (0U)
4001 #define FDCAN_XIDAM_EIDM_Msk      (0x1FFFFFFFUL << FDCAN_XIDAM_EIDM_Pos)       /*!< 0x1FFFFFFF */
4002 #define FDCAN_XIDAM_EIDM          FDCAN_XIDAM_EIDM_Msk                         /*!<Extended ID Mask                         */
4003 
4004 /*****************  Bit definition for FDCAN_HPMS register  *********************/
4005 #define FDCAN_HPMS_BIDX_Pos       (0U)
4006 #define FDCAN_HPMS_BIDX_Msk       (0x7UL << FDCAN_HPMS_BIDX_Pos)               /*!< 0x00000007 */
4007 #define FDCAN_HPMS_BIDX           FDCAN_HPMS_BIDX_Msk                          /*!<Buffer Index                             */
4008 #define FDCAN_HPMS_MSI_Pos        (6U)
4009 #define FDCAN_HPMS_MSI_Msk        (0x3UL << FDCAN_HPMS_MSI_Pos)                /*!< 0x000000C0 */
4010 #define FDCAN_HPMS_MSI            FDCAN_HPMS_MSI_Msk                           /*!<Message Storage Indicator                */
4011 #define FDCAN_HPMS_FIDX_Pos       (8U)
4012 #define FDCAN_HPMS_FIDX_Msk       (0x1FUL << FDCAN_HPMS_FIDX_Pos)              /*!< 0x00001F00 */
4013 #define FDCAN_HPMS_FIDX           FDCAN_HPMS_FIDX_Msk                          /*!<Filter Index                             */
4014 #define FDCAN_HPMS_FLST_Pos       (15U)
4015 #define FDCAN_HPMS_FLST_Msk       (0x1UL << FDCAN_HPMS_FLST_Pos)               /*!< 0x00008000 */
4016 #define FDCAN_HPMS_FLST           FDCAN_HPMS_FLST_Msk                          /*!<Filter List                              */
4017 
4018 /*****************  Bit definition for FDCAN_RXF0S register  ********************/
4019 #define FDCAN_RXF0S_F0FL_Pos      (0U)
4020 #define FDCAN_RXF0S_F0FL_Msk      (0xFUL << FDCAN_RXF0S_F0FL_Pos)              /*!< 0x0000000F */
4021 #define FDCAN_RXF0S_F0FL          FDCAN_RXF0S_F0FL_Msk                         /*!<Rx FIFO 0 Fill Level                     */
4022 #define FDCAN_RXF0S_F0GI_Pos      (8U)
4023 #define FDCAN_RXF0S_F0GI_Msk      (0x3UL << FDCAN_RXF0S_F0GI_Pos)              /*!< 0x00000300 */
4024 #define FDCAN_RXF0S_F0GI          FDCAN_RXF0S_F0GI_Msk                         /*!<Rx FIFO 0 Get Index                      */
4025 #define FDCAN_RXF0S_F0PI_Pos      (16U)
4026 #define FDCAN_RXF0S_F0PI_Msk      (0x3UL << FDCAN_RXF0S_F0PI_Pos)              /*!< 0x00030000 */
4027 #define FDCAN_RXF0S_F0PI          FDCAN_RXF0S_F0PI_Msk                         /*!<Rx FIFO 0 Put Index                      */
4028 #define FDCAN_RXF0S_F0F_Pos       (24U)
4029 #define FDCAN_RXF0S_F0F_Msk       (0x1UL << FDCAN_RXF0S_F0F_Pos)               /*!< 0x01000000 */
4030 #define FDCAN_RXF0S_F0F           FDCAN_RXF0S_F0F_Msk                          /*!<Rx FIFO 0 Full                           */
4031 #define FDCAN_RXF0S_RF0L_Pos      (25U)
4032 #define FDCAN_RXF0S_RF0L_Msk      (0x1UL << FDCAN_RXF0S_RF0L_Pos)              /*!< 0x02000000 */
4033 #define FDCAN_RXF0S_RF0L          FDCAN_RXF0S_RF0L_Msk                         /*!<Rx FIFO 0 Message Lost                   */
4034 
4035 /*****************  Bit definition for FDCAN_RXF0A register  ********************/
4036 #define FDCAN_RXF0A_F0AI_Pos      (0U)
4037 #define FDCAN_RXF0A_F0AI_Msk      (0x7UL << FDCAN_RXF0A_F0AI_Pos)              /*!< 0x00000007 */
4038 #define FDCAN_RXF0A_F0AI          FDCAN_RXF0A_F0AI_Msk                         /*!<Rx FIFO 0 Acknowledge Index              */
4039 
4040 /*****************  Bit definition for FDCAN_RXF1S register  ********************/
4041 #define FDCAN_RXF1S_F1FL_Pos      (0U)
4042 #define FDCAN_RXF1S_F1FL_Msk      (0xFUL << FDCAN_RXF1S_F1FL_Pos)              /*!< 0x0000000F */
4043 #define FDCAN_RXF1S_F1FL          FDCAN_RXF1S_F1FL_Msk                         /*!<Rx FIFO 1 Fill Level                     */
4044 #define FDCAN_RXF1S_F1GI_Pos      (8U)
4045 #define FDCAN_RXF1S_F1GI_Msk      (0x3UL << FDCAN_RXF1S_F1GI_Pos)              /*!< 0x00000300 */
4046 #define FDCAN_RXF1S_F1GI          FDCAN_RXF1S_F1GI_Msk                         /*!<Rx FIFO 1 Get Index                      */
4047 #define FDCAN_RXF1S_F1PI_Pos      (16U)
4048 #define FDCAN_RXF1S_F1PI_Msk      (0x3UL << FDCAN_RXF1S_F1PI_Pos)              /*!< 0x00030000 */
4049 #define FDCAN_RXF1S_F1PI          FDCAN_RXF1S_F1PI_Msk                         /*!<Rx FIFO 1 Put Index                      */
4050 #define FDCAN_RXF1S_F1F_Pos       (24U)
4051 #define FDCAN_RXF1S_F1F_Msk       (0x1UL << FDCAN_RXF1S_F1F_Pos)               /*!< 0x01000000 */
4052 #define FDCAN_RXF1S_F1F           FDCAN_RXF1S_F1F_Msk                          /*!<Rx FIFO 1 Full                           */
4053 #define FDCAN_RXF1S_RF1L_Pos      (25U)
4054 #define FDCAN_RXF1S_RF1L_Msk      (0x1UL << FDCAN_RXF1S_RF1L_Pos)              /*!< 0x02000000 */
4055 #define FDCAN_RXF1S_RF1L          FDCAN_RXF1S_RF1L_Msk                         /*!<Rx FIFO 1 Message Lost                   */
4056 
4057 /*****************  Bit definition for FDCAN_RXF1A register  ********************/
4058 #define FDCAN_RXF1A_F1AI_Pos      (0U)
4059 #define FDCAN_RXF1A_F1AI_Msk      (0x7UL << FDCAN_RXF1A_F1AI_Pos)              /*!< 0x00000007 */
4060 #define FDCAN_RXF1A_F1AI          FDCAN_RXF1A_F1AI_Msk                         /*!<Rx FIFO 1 Acknowledge Index              */
4061 
4062 /*****************  Bit definition for FDCAN_TXBC register  *********************/
4063 #define FDCAN_TXBC_TFQM_Pos       (24U)
4064 #define FDCAN_TXBC_TFQM_Msk       (0x1UL << FDCAN_TXBC_TFQM_Pos)               /*!< 0x01000000 */
4065 #define FDCAN_TXBC_TFQM           FDCAN_TXBC_TFQM_Msk                          /*!<Tx FIFO/Queue Mode                       */
4066 
4067 /*****************  Bit definition for FDCAN_TXFQS register  *********************/
4068 #define FDCAN_TXFQS_TFFL_Pos      (0U)
4069 #define FDCAN_TXFQS_TFFL_Msk      (0x7UL << FDCAN_TXFQS_TFFL_Pos)              /*!< 0x00000007 */
4070 #define FDCAN_TXFQS_TFFL          FDCAN_TXFQS_TFFL_Msk                         /*!<Tx FIFO Free Level                       */
4071 #define FDCAN_TXFQS_TFGI_Pos      (8U)
4072 #define FDCAN_TXFQS_TFGI_Msk      (0x3UL << FDCAN_TXFQS_TFGI_Pos)              /*!< 0x00000300 */
4073 #define FDCAN_TXFQS_TFGI          FDCAN_TXFQS_TFGI_Msk                         /*!<Tx FIFO Get Index                        */
4074 #define FDCAN_TXFQS_TFQPI_Pos     (16U)
4075 #define FDCAN_TXFQS_TFQPI_Msk     (0x3UL << FDCAN_TXFQS_TFQPI_Pos)             /*!< 0x00030000 */
4076 #define FDCAN_TXFQS_TFQPI         FDCAN_TXFQS_TFQPI_Msk                        /*!<Tx FIFO/Queue Put Index                  */
4077 #define FDCAN_TXFQS_TFQF_Pos      (21U)
4078 #define FDCAN_TXFQS_TFQF_Msk      (0x1UL << FDCAN_TXFQS_TFQF_Pos)              /*!< 0x00200000 */
4079 #define FDCAN_TXFQS_TFQF          FDCAN_TXFQS_TFQF_Msk                         /*!<Tx FIFO/Queue Full                       */
4080 
4081 /*****************  Bit definition for FDCAN_TXBRP register  *********************/
4082 #define FDCAN_TXBRP_TRP_Pos       (0U)
4083 #define FDCAN_TXBRP_TRP_Msk       (0x7UL << FDCAN_TXBRP_TRP_Pos)               /*!< 0x00000007 */
4084 #define FDCAN_TXBRP_TRP           FDCAN_TXBRP_TRP_Msk                          /*!<Transmission Request Pending             */
4085 
4086 /*****************  Bit definition for FDCAN_TXBAR register  *********************/
4087 #define FDCAN_TXBAR_AR_Pos        (0U)
4088 #define FDCAN_TXBAR_AR_Msk        (0x7UL << FDCAN_TXBAR_AR_Pos)                /*!< 0x00000007 */
4089 #define FDCAN_TXBAR_AR            FDCAN_TXBAR_AR_Msk                           /*!<Add Request                              */
4090 
4091 /*****************  Bit definition for FDCAN_TXBCR register  *********************/
4092 #define FDCAN_TXBCR_CR_Pos        (0U)
4093 #define FDCAN_TXBCR_CR_Msk        (0x7UL << FDCAN_TXBCR_CR_Pos)                /*!< 0x00000007 */
4094 #define FDCAN_TXBCR_CR            FDCAN_TXBCR_CR_Msk                           /*!<Cancellation Request                     */
4095 
4096 /*****************  Bit definition for FDCAN_TXBTO register  *********************/
4097 #define FDCAN_TXBTO_TO_Pos        (0U)
4098 #define FDCAN_TXBTO_TO_Msk        (0x7UL << FDCAN_TXBTO_TO_Pos)                /*!< 0x00000007 */
4099 #define FDCAN_TXBTO_TO            FDCAN_TXBTO_TO_Msk                           /*!<Transmission Occurred                    */
4100 
4101 /*****************  Bit definition for FDCAN_TXBCF register  *********************/
4102 #define FDCAN_TXBCF_CF_Pos        (0U)
4103 #define FDCAN_TXBCF_CF_Msk        (0x7UL << FDCAN_TXBCF_CF_Pos)                /*!< 0x00000007 */
4104 #define FDCAN_TXBCF_CF            FDCAN_TXBCF_CF_Msk                           /*!<Cancellation Finished                    */
4105 
4106 /*****************  Bit definition for FDCAN_TXBTIE register  ********************/
4107 #define FDCAN_TXBTIE_TIE_Pos      (0U)
4108 #define FDCAN_TXBTIE_TIE_Msk      (0x7UL << FDCAN_TXBTIE_TIE_Pos)              /*!< 0x00000007 */
4109 #define FDCAN_TXBTIE_TIE          FDCAN_TXBTIE_TIE_Msk                         /*!<Transmission Interrupt Enable            */
4110 
4111 /*****************  Bit definition for FDCAN_ TXBCIE register  *******************/
4112 #define FDCAN_TXBCIE_CFIE_Pos     (0U)
4113 #define FDCAN_TXBCIE_CFIE_Msk     (0x7UL << FDCAN_TXBCIE_CFIE_Pos)             /*!< 0x00000007 */
4114 #define FDCAN_TXBCIE_CFIE         FDCAN_TXBCIE_CFIE_Msk                        /*!<Cancellation Finished Interrupt Enable   */
4115 
4116 /*****************  Bit definition for FDCAN_TXEFS register  *********************/
4117 #define FDCAN_TXEFS_EFFL_Pos      (0U)
4118 #define FDCAN_TXEFS_EFFL_Msk      (0x7UL << FDCAN_TXEFS_EFFL_Pos)              /*!< 0x00000007 */
4119 #define FDCAN_TXEFS_EFFL          FDCAN_TXEFS_EFFL_Msk                         /*!<Event FIFO Fill Level                    */
4120 #define FDCAN_TXEFS_EFGI_Pos      (8U)
4121 #define FDCAN_TXEFS_EFGI_Msk      (0x3UL << FDCAN_TXEFS_EFGI_Pos)              /*!< 0x00000300 */
4122 #define FDCAN_TXEFS_EFGI          FDCAN_TXEFS_EFGI_Msk                         /*!<Event FIFO Get Index                     */
4123 #define FDCAN_TXEFS_EFPI_Pos      (16U)
4124 #define FDCAN_TXEFS_EFPI_Msk      (0x3UL << FDCAN_TXEFS_EFPI_Pos)              /*!< 0x00030000 */
4125 #define FDCAN_TXEFS_EFPI          FDCAN_TXEFS_EFPI_Msk                         /*!<Event FIFO Put Index                     */
4126 #define FDCAN_TXEFS_EFF_Pos       (24U)
4127 #define FDCAN_TXEFS_EFF_Msk       (0x1UL << FDCAN_TXEFS_EFF_Pos)               /*!< 0x01000000 */
4128 #define FDCAN_TXEFS_EFF           FDCAN_TXEFS_EFF_Msk                          /*!<Event FIFO Full                          */
4129 #define FDCAN_TXEFS_TEFL_Pos      (25U)
4130 #define FDCAN_TXEFS_TEFL_Msk      (0x1UL << FDCAN_TXEFS_TEFL_Pos)              /*!< 0x02000000 */
4131 #define FDCAN_TXEFS_TEFL          FDCAN_TXEFS_TEFL_Msk                         /*!<Tx Event FIFO Element Lost               */
4132 
4133 /*****************  Bit definition for FDCAN_TXEFA register  *********************/
4134 #define FDCAN_TXEFA_EFAI_Pos      (0U)
4135 #define FDCAN_TXEFA_EFAI_Msk      (0x3UL << FDCAN_TXEFA_EFAI_Pos)              /*!< 0x00000003 */
4136 #define FDCAN_TXEFA_EFAI          FDCAN_TXEFA_EFAI_Msk                         /*!<Event FIFO Acknowledge Index             */
4137 
4138 
4139 /*!<FDCAN config registers */
4140 /*****************  Bit definition for FDCAN_CKDIV register  *********************/
4141 #define FDCAN_CKDIV_PDIV_Pos      (0U)
4142 #define FDCAN_CKDIV_PDIV_Msk      (0xFUL << FDCAN_CKDIV_PDIV_Pos)              /*!< 0x0000000F */
4143 #define FDCAN_CKDIV_PDIV          FDCAN_CKDIV_PDIV_Msk                         /*!<Input Clock Divider                      */
4144 
4145 /******************************************************************************/
4146 /*                                                                            */
4147 /*                                    FLASH                                   */
4148 /*                                                                            */
4149 /******************************************************************************/
4150 #define GPIO_NRST_CONFIG_SUPPORT         /*!< GPIO feature available only on specific devices: Configure NRST pin */
4151 #define FLASH_SECURABLE_MEMORY_SUPPORT   /*!< Flash feature available only on specific devices: allow to secure memory */
4152 #define FLASH_PCROP_SUPPORT              /*!< Flash feature available only on specific devices: proprietary code read protection areas selected by option */
4153 #define FLASH_DBANK_SUPPORT              /*!< Flash feature available only on specific devices: dualbank */
4154 
4155 /*******************  Bits definition for FLASH_ACR register  *****************/
4156 #define FLASH_ACR_LATENCY_Pos                  (0U)
4157 #define FLASH_ACR_LATENCY_Msk                  (0x7UL << FLASH_ACR_LATENCY_Pos) /*!< 0x00000007 */
4158 #define FLASH_ACR_LATENCY                      FLASH_ACR_LATENCY_Msk
4159 #define FLASH_ACR_LATENCY_0                    (0x1UL << FLASH_ACR_LATENCY_Pos) /*!< 0x00000001 */
4160 #define FLASH_ACR_LATENCY_1                    (0x2UL << FLASH_ACR_LATENCY_Pos) /*!< 0x00000002 */
4161 #define FLASH_ACR_LATENCY_2                    (0x4UL << FLASH_ACR_LATENCY_Pos) /*!< 0x00000004 */
4162 #define FLASH_ACR_PRFTEN_Pos                   (8U)
4163 #define FLASH_ACR_PRFTEN_Msk                   (0x1UL << FLASH_ACR_PRFTEN_Pos)  /*!< 0x00000100 */
4164 #define FLASH_ACR_PRFTEN                       FLASH_ACR_PRFTEN_Msk
4165 #define FLASH_ACR_ICEN_Pos                     (9U)
4166 #define FLASH_ACR_ICEN_Msk                     (0x1UL << FLASH_ACR_ICEN_Pos)    /*!< 0x00000200 */
4167 #define FLASH_ACR_ICEN                         FLASH_ACR_ICEN_Msk
4168 #define FLASH_ACR_ICRST_Pos                    (11U)
4169 #define FLASH_ACR_ICRST_Msk                    (0x1UL << FLASH_ACR_ICRST_Pos)   /*!< 0x00000800 */
4170 #define FLASH_ACR_ICRST                        FLASH_ACR_ICRST_Msk
4171 #define FLASH_ACR_PROGEMPTY_Pos                (16U)
4172 #define FLASH_ACR_PROGEMPTY_Msk                (0x1UL << FLASH_ACR_PROGEMPTY_Pos) /*!< 0x00010000 */
4173 #define FLASH_ACR_PROGEMPTY                    FLASH_ACR_PROGEMPTY_Msk
4174 #define FLASH_ACR_DBG_SWEN_Pos                 (18U)
4175 #define FLASH_ACR_DBG_SWEN_Msk                 (0x1UL << FLASH_ACR_DBG_SWEN_Pos) /*!< 0x00040000 */
4176 #define FLASH_ACR_DBG_SWEN                     FLASH_ACR_DBG_SWEN_Msk
4177 
4178 /*******************  Bits definition for FLASH_SR register  ******************/
4179 #define FLASH_SR_EOP_Pos                       (0U)
4180 #define FLASH_SR_EOP_Msk                       (0x1UL << FLASH_SR_EOP_Pos)      /*!< 0x00000001 */
4181 #define FLASH_SR_EOP                           FLASH_SR_EOP_Msk
4182 #define FLASH_SR_OPERR_Pos                     (1U)
4183 #define FLASH_SR_OPERR_Msk                     (0x1UL << FLASH_SR_OPERR_Pos)    /*!< 0x00000002 */
4184 #define FLASH_SR_OPERR                         FLASH_SR_OPERR_Msk
4185 #define FLASH_SR_PROGERR_Pos                   (3U)
4186 #define FLASH_SR_PROGERR_Msk                   (0x1UL << FLASH_SR_PROGERR_Pos)  /*!< 0x00000008 */
4187 #define FLASH_SR_PROGERR                       FLASH_SR_PROGERR_Msk
4188 #define FLASH_SR_WRPERR_Pos                    (4U)
4189 #define FLASH_SR_WRPERR_Msk                    (0x1UL << FLASH_SR_WRPERR_Pos)   /*!< 0x00000010 */
4190 #define FLASH_SR_WRPERR                        FLASH_SR_WRPERR_Msk
4191 #define FLASH_SR_PGAERR_Pos                    (5U)
4192 #define FLASH_SR_PGAERR_Msk                    (0x1UL << FLASH_SR_PGAERR_Pos)   /*!< 0x00000020 */
4193 #define FLASH_SR_PGAERR                        FLASH_SR_PGAERR_Msk
4194 #define FLASH_SR_SIZERR_Pos                    (6U)
4195 #define FLASH_SR_SIZERR_Msk                    (0x1UL << FLASH_SR_SIZERR_Pos)   /*!< 0x00000040 */
4196 #define FLASH_SR_SIZERR                        FLASH_SR_SIZERR_Msk
4197 #define FLASH_SR_PGSERR_Pos                    (7U)
4198 #define FLASH_SR_PGSERR_Msk                    (0x1UL << FLASH_SR_PGSERR_Pos)   /*!< 0x00000080 */
4199 #define FLASH_SR_PGSERR                        FLASH_SR_PGSERR_Msk
4200 #define FLASH_SR_MISERR_Pos                    (8U)
4201 #define FLASH_SR_MISERR_Msk                    (0x1UL << FLASH_SR_MISERR_Pos)   /*!< 0x00000100 */
4202 #define FLASH_SR_MISERR                        FLASH_SR_MISERR_Msk
4203 #define FLASH_SR_FASTERR_Pos                   (9U)
4204 #define FLASH_SR_FASTERR_Msk                   (0x1UL << FLASH_SR_FASTERR_Pos)  /*!< 0x00000200 */
4205 #define FLASH_SR_FASTERR                       FLASH_SR_FASTERR_Msk
4206 #define FLASH_SR_RDERR_Pos                     (14U)
4207 #define FLASH_SR_RDERR_Msk                     (0x1UL << FLASH_SR_RDERR_Pos)    /*!< 0x00004000 */
4208 #define FLASH_SR_RDERR                         FLASH_SR_RDERR_Msk
4209 #define FLASH_SR_OPTVERR_Pos                   (15U)
4210 #define FLASH_SR_OPTVERR_Msk                   (0x1UL << FLASH_SR_OPTVERR_Pos)  /*!< 0x00008000 */
4211 #define FLASH_SR_OPTVERR                       FLASH_SR_OPTVERR_Msk
4212 #define FLASH_SR_BSY1_Pos                      (16U)
4213 #define FLASH_SR_BSY1_Msk                      (0x1UL << FLASH_SR_BSY1_Pos)     /*!< 0x00010000 */
4214 #define FLASH_SR_BSY1                          FLASH_SR_BSY1_Msk
4215 #define FLASH_SR_BSY2_Pos                      (17U)
4216 #define FLASH_SR_BSY2_Msk                      (0x1UL << FLASH_SR_BSY2_Pos)     /*!< 0x00020000 */
4217 #define FLASH_SR_BSY2                          FLASH_SR_BSY2_Msk
4218 #define FLASH_SR_CFGBSY_Pos                    (18U)
4219 #define FLASH_SR_CFGBSY_Msk                    (0x1UL << FLASH_SR_CFGBSY_Pos)   /*!< 0x00040000 */
4220 #define FLASH_SR_CFGBSY                        FLASH_SR_CFGBSY_Msk
4221 #define FLASH_SR_PESD_Pos                      (19U)
4222 #define FLASH_SR_PESD_Msk                      (0x1UL << FLASH_SR_PESD_Pos)   /*!< 0x00080000 */
4223 #define FLASH_SR_PESD                          FLASH_SR_PESD_Msk
4224 
4225 /*******************  Bits definition for FLASH_CR register  ******************/
4226 #define FLASH_CR_PG_Pos                        (0U)
4227 #define FLASH_CR_PG_Msk                        (0x1UL << FLASH_CR_PG_Pos)         /*!< 0x00000001 */
4228 #define FLASH_CR_PG                            FLASH_CR_PG_Msk
4229 #define FLASH_CR_PER_Pos                       (1U)
4230 #define FLASH_CR_PER_Msk                       (0x1UL << FLASH_CR_PER_Pos)        /*!< 0x00000002 */
4231 #define FLASH_CR_PER                           FLASH_CR_PER_Msk
4232 #define FLASH_CR_MER1_Pos                      (2U)
4233 #define FLASH_CR_MER1_Msk                      (0x1UL << FLASH_CR_MER1_Pos)       /*!< 0x00000004 */
4234 #define FLASH_CR_MER1                          FLASH_CR_MER1_Msk
4235 #define FLASH_CR_PNB_Pos                       (3U)
4236 #define FLASH_CR_PNB_Msk                       (0x3FFUL << FLASH_CR_PNB_Pos)       /*!< 0x00001FF8 */
4237 #define FLASH_CR_PNB                           FLASH_CR_PNB_Msk
4238 #define FLASH_CR_BKER_Pos                      (13U)
4239 #define FLASH_CR_BKER_Msk                      (0x1UL << FLASH_CR_BKER_Pos)       /*!< 0x00002000 */
4240 #define FLASH_CR_BKER                          FLASH_CR_BKER_Msk
4241 #define FLASH_CR_MER2_Pos                      (15U)
4242 #define FLASH_CR_MER2_Msk                      (0x1UL << FLASH_CR_MER2_Pos)       /*!< 0x00008000 */
4243 #define FLASH_CR_MER2                          FLASH_CR_MER2_Msk
4244 #define FLASH_CR_STRT_Pos                      (16U)
4245 #define FLASH_CR_STRT_Msk                      (0x1UL << FLASH_CR_STRT_Pos)       /*!< 0x00010000 */
4246 #define FLASH_CR_STRT                          FLASH_CR_STRT_Msk
4247 #define FLASH_CR_OPTSTRT_Pos                   (17U)
4248 #define FLASH_CR_OPTSTRT_Msk                   (0x1UL << FLASH_CR_OPTSTRT_Pos)    /*!< 0x00020000 */
4249 #define FLASH_CR_OPTSTRT                       FLASH_CR_OPTSTRT_Msk
4250 #define FLASH_CR_FSTPG_Pos                     (18U)
4251 #define FLASH_CR_FSTPG_Msk                     (0x1UL << FLASH_CR_FSTPG_Pos)      /*!< 0x00040000 */
4252 #define FLASH_CR_FSTPG                         FLASH_CR_FSTPG_Msk
4253 #define FLASH_CR_EOPIE_Pos                     (24U)
4254 #define FLASH_CR_EOPIE_Msk                     (0x1UL << FLASH_CR_EOPIE_Pos)      /*!< 0x01000000 */
4255 #define FLASH_CR_EOPIE                         FLASH_CR_EOPIE_Msk
4256 #define FLASH_CR_ERRIE_Pos                     (25U)
4257 #define FLASH_CR_ERRIE_Msk                     (0x1UL << FLASH_CR_ERRIE_Pos)      /*!< 0x02000000 */
4258 #define FLASH_CR_ERRIE                         FLASH_CR_ERRIE_Msk
4259 #define FLASH_CR_RDERRIE_Pos                   (26U)
4260 #define FLASH_CR_RDERRIE_Msk                   (0x1UL << FLASH_CR_RDERRIE_Pos)    /*!< 0x04000000 */
4261 #define FLASH_CR_RDERRIE                       FLASH_CR_RDERRIE_Msk
4262 #define FLASH_CR_OBL_LAUNCH_Pos                (27U)
4263 #define FLASH_CR_OBL_LAUNCH_Msk                (0x1UL << FLASH_CR_OBL_LAUNCH_Pos) /*!< 0x08000000 */
4264 #define FLASH_CR_OBL_LAUNCH                    FLASH_CR_OBL_LAUNCH_Msk
4265 #define FLASH_CR_SEC_PROT_Pos                  (28U)
4266 #define FLASH_CR_SEC_PROT_Msk                  (0x1UL << FLASH_CR_SEC_PROT_Pos)   /*!< 0x10000000 */
4267 #define FLASH_CR_SEC_PROT                      FLASH_CR_SEC_PROT_Msk
4268 #define FLASH_CR_SEC_PROT2_Pos                 (29U)
4269 #define FLASH_CR_SEC_PROT2_Msk                 (0x1UL << FLASH_CR_SEC_PROT2_Pos)  /*!< 0x20000000 */
4270 #define FLASH_CR_SEC_PROT2                     FLASH_CR_SEC_PROT2_Msk
4271 #define FLASH_CR_OPTLOCK_Pos                   (30U)
4272 #define FLASH_CR_OPTLOCK_Msk                   (0x1UL << FLASH_CR_OPTLOCK_Pos)    /*!< 0x40000000 */
4273 #define FLASH_CR_OPTLOCK                       FLASH_CR_OPTLOCK_Msk
4274 #define FLASH_CR_LOCK_Pos                      (31U)
4275 #define FLASH_CR_LOCK_Msk                      (0x1UL << FLASH_CR_LOCK_Pos)       /*!< 0x80000000 */
4276 #define FLASH_CR_LOCK                          FLASH_CR_LOCK_Msk
4277 
4278 /*******************  Bits definition for FLASH_ECCR register  ****************/
4279 #define FLASH_ECCR_ADDR_ECC_Pos                (0U)
4280 #define FLASH_ECCR_ADDR_ECC_Msk                (0x7FFFUL << FLASH_ECCR_ADDR_ECC_Pos)  /*!< 0x00007FFF */
4281 #define FLASH_ECCR_ADDR_ECC                    FLASH_ECCR_ADDR_ECC_Msk
4282 #define FLASH_ECCR_SYSF_ECC_Pos                (20U)
4283 #define FLASH_ECCR_SYSF_ECC_Msk                (0x1UL << FLASH_ECCR_SYSF_ECC_Pos)     /*!< 0x00100000 */
4284 #define FLASH_ECCR_SYSF_ECC                    FLASH_ECCR_SYSF_ECC_Msk
4285 #define FLASH_ECCR_ECCCIE_Pos                  (24U)
4286 #define FLASH_ECCR_ECCCIE_Msk                  (0x1UL << FLASH_ECCR_ECCCIE_Pos)       /*!< 0x01000000 */
4287 #define FLASH_ECCR_ECCCIE                      FLASH_ECCR_ECCCIE_Msk
4288 #define FLASH_ECCR_ECCC_Pos                    (30U)
4289 #define FLASH_ECCR_ECCC_Msk                    (0x1UL << FLASH_ECCR_ECCC_Pos)         /*!< 0x40000000 */
4290 #define FLASH_ECCR_ECCC                        FLASH_ECCR_ECCC_Msk
4291 #define FLASH_ECCR_ECCD_Pos                    (31U)
4292 #define FLASH_ECCR_ECCD_Msk                    (0x1UL << FLASH_ECCR_ECCD_Pos)         /*!< 0x80000000 */
4293 #define FLASH_ECCR_ECCD                        FLASH_ECCR_ECCD_Msk
4294 
4295 /*******************  Bits definition for FLASH_ECC2R register  ****************/
4296 #define FLASH_ECC2R_ADDR_ECC_Pos                (0U)
4297 #define FLASH_ECC2R_ADDR_ECC_Msk                (0x7FFFUL << FLASH_ECC2R_ADDR_ECC_Pos)  /*!< 0x00007FFF */
4298 #define FLASH_ECC2R_ADDR_ECC                    FLASH_ECC2R_ADDR_ECC_Msk
4299 #define FLASH_ECC2R_SYSF_ECC_Pos                (20U)
4300 #define FLASH_ECC2R_SYSF_ECC_Msk                (0x1UL << FLASH_ECC2R_SYSF_ECC_Pos)     /*!< 0x00100000 */
4301 #define FLASH_ECC2R_SYSF_ECC                    FLASH_ECC2R_SYSF_ECC_Msk
4302 #define FLASH_ECC2R_ECCCIE_Pos                  (24U)
4303 #define FLASH_ECC2R_ECCCIE_Msk                  (0x1UL << FLASH_ECC2R_ECCCIE_Pos)       /*!< 0x01000000 */
4304 #define FLASH_ECC2R_ECCCIE                      FLASH_ECC2R_ECCCIE_Msk
4305 #define FLASH_ECC2R_ECCC_Pos                    (30U)
4306 #define FLASH_ECC2R_ECCC_Msk                    (0x1UL << FLASH_ECC2R_ECCC_Pos)         /*!< 0x40000000 */
4307 #define FLASH_ECC2R_ECCC                        FLASH_ECC2R_ECCC_Msk
4308 #define FLASH_ECC2R_ECCD_Pos                    (31U)
4309 #define FLASH_ECC2R_ECCD_Msk                    (0x1UL << FLASH_ECC2R_ECCD_Pos)         /*!< 0x80000000 */
4310 #define FLASH_ECC2R_ECCD                        FLASH_ECC2R_ECCD_Msk
4311 
4312 /*******************  Bits definition for FLASH_OPTR register  ****************/
4313 #define FLASH_OPTR_RDP_Pos                     (0U)
4314 #define FLASH_OPTR_RDP_Msk                     (0xFFUL << FLASH_OPTR_RDP_Pos)             /*!< 0x000000FF */
4315 #define FLASH_OPTR_RDP                         FLASH_OPTR_RDP_Msk
4316 #define FLASH_OPTR_BOR_EN_Pos                  (8U)
4317 #define FLASH_OPTR_BOR_EN_Msk                  (0x1UL << FLASH_OPTR_BOR_EN_Pos)           /*!< 0x00000100 */
4318 #define FLASH_OPTR_BOR_EN                      FLASH_OPTR_BOR_EN_Msk
4319 #define FLASH_OPTR_BORR_LEV_Pos                (9U)
4320 #define FLASH_OPTR_BORR_LEV_Msk                (0x3UL << FLASH_OPTR_BORR_LEV_Pos)         /*!< 0x00000600 */
4321 #define FLASH_OPTR_BORR_LEV                    FLASH_OPTR_BORR_LEV_Msk
4322 #define FLASH_OPTR_BORR_LEV_0                  (0x1UL << FLASH_OPTR_BORR_LEV_Pos)         /*!< 0x00000200 */
4323 #define FLASH_OPTR_BORR_LEV_1                  (0x2UL << FLASH_OPTR_BORR_LEV_Pos)         /*!< 0x00000400 */
4324 #define FLASH_OPTR_BORF_LEV_Pos                (11U)
4325 #define FLASH_OPTR_BORF_LEV_Msk                (0x3UL << FLASH_OPTR_BORF_LEV_Pos)         /*!< 0x00001800 */
4326 #define FLASH_OPTR_BORF_LEV                    FLASH_OPTR_BORF_LEV_Msk
4327 #define FLASH_OPTR_BORF_LEV_0                  (0x1UL << FLASH_OPTR_BORF_LEV_Pos)         /*!< 0x00000800 */
4328 #define FLASH_OPTR_BORF_LEV_1                  (0x2UL << FLASH_OPTR_BORF_LEV_Pos)         /*!< 0x00001000 */
4329 #define FLASH_OPTR_nRST_STOP_Pos               (13U)
4330 #define FLASH_OPTR_nRST_STOP_Msk               (0x1UL << FLASH_OPTR_nRST_STOP_Pos)        /*!< 0x00002000 */
4331 #define FLASH_OPTR_nRST_STOP                   FLASH_OPTR_nRST_STOP_Msk
4332 #define FLASH_OPTR_nRST_STDBY_Pos              (14U)
4333 #define FLASH_OPTR_nRST_STDBY_Msk              (0x1UL << FLASH_OPTR_nRST_STDBY_Pos)       /*!< 0x00004000 */
4334 #define FLASH_OPTR_nRST_STDBY                  FLASH_OPTR_nRST_STDBY_Msk
4335 #define FLASH_OPTR_nRST_SHDW_Pos               (15U)
4336 #define FLASH_OPTR_nRST_SHDW_Msk               (0x1UL << FLASH_OPTR_nRST_SHDW_Pos)        /*!< 0x00008000 */
4337 #define FLASH_OPTR_nRST_SHDW                   FLASH_OPTR_nRST_SHDW_Msk
4338 #define FLASH_OPTR_IWDG_SW_Pos                 (16U)
4339 #define FLASH_OPTR_IWDG_SW_Msk                 (0x1UL << FLASH_OPTR_IWDG_SW_Pos)          /*!< 0x00010000 */
4340 #define FLASH_OPTR_IWDG_SW                     FLASH_OPTR_IWDG_SW_Msk
4341 #define FLASH_OPTR_IWDG_STOP_Pos               (17U)
4342 #define FLASH_OPTR_IWDG_STOP_Msk               (0x1UL << FLASH_OPTR_IWDG_STOP_Pos)        /*!< 0x00020000 */
4343 #define FLASH_OPTR_IWDG_STOP                   FLASH_OPTR_IWDG_STOP_Msk
4344 #define FLASH_OPTR_IWDG_STDBY_Pos              (18U)
4345 #define FLASH_OPTR_IWDG_STDBY_Msk              (0x1UL << FLASH_OPTR_IWDG_STDBY_Pos)       /*!< 0x00040000 */
4346 #define FLASH_OPTR_IWDG_STDBY                  FLASH_OPTR_IWDG_STDBY_Msk
4347 #define FLASH_OPTR_WWDG_SW_Pos                 (19U)
4348 #define FLASH_OPTR_WWDG_SW_Msk                 (0x1UL << FLASH_OPTR_WWDG_SW_Pos)          /*!< 0x00080000 */
4349 #define FLASH_OPTR_WWDG_SW                     FLASH_OPTR_WWDG_SW_Msk
4350 #define FLASH_OPTR_nSWAP_BANK_Pos              (20U)
4351 #define FLASH_OPTR_nSWAP_BANK_Msk              (0x1UL << FLASH_OPTR_nSWAP_BANK_Pos)        /*!< 0x00100000 */
4352 #define FLASH_OPTR_nSWAP_BANK                  FLASH_OPTR_nSWAP_BANK_Msk
4353 #define FLASH_OPTR_DUAL_BANK_Pos               (21U)
4354 #define FLASH_OPTR_DUAL_BANK_Msk               (0x1UL << FLASH_OPTR_DUAL_BANK_Pos)        /*!< 0x00200000 */
4355 #define FLASH_OPTR_DUAL_BANK                   FLASH_OPTR_DUAL_BANK_Msk
4356 #define FLASH_OPTR_RAM_PARITY_CHECK_Pos        (22U)
4357 #define FLASH_OPTR_RAM_PARITY_CHECK_Msk        (0x1UL << FLASH_OPTR_RAM_PARITY_CHECK_Pos) /*!< 0x00400000 */
4358 #define FLASH_OPTR_RAM_PARITY_CHECK            FLASH_OPTR_RAM_PARITY_CHECK_Msk
4359 #define FLASH_OPTR_nBOOT_SEL_Pos               (24U)
4360 #define FLASH_OPTR_nBOOT_SEL_Msk               (0x1UL << FLASH_OPTR_nBOOT_SEL_Pos)        /*!< 0x01000000 */
4361 #define FLASH_OPTR_nBOOT_SEL                   FLASH_OPTR_nBOOT_SEL_Msk
4362 #define FLASH_OPTR_nBOOT1_Pos                  (25U)
4363 #define FLASH_OPTR_nBOOT1_Msk                  (0x1UL << FLASH_OPTR_nBOOT1_Pos)           /*!< 0x02000000 */
4364 #define FLASH_OPTR_nBOOT1                      FLASH_OPTR_nBOOT1_Msk
4365 #define FLASH_OPTR_nBOOT0_Pos                  (26U)
4366 #define FLASH_OPTR_nBOOT0_Msk                  (0x1UL << FLASH_OPTR_nBOOT0_Pos)           /*!< 0x04000000 */
4367 #define FLASH_OPTR_nBOOT0                      FLASH_OPTR_nBOOT0_Msk
4368 #define FLASH_OPTR_NRST_MODE_Pos               (27U)
4369 #define FLASH_OPTR_NRST_MODE_Msk               (0x3UL << FLASH_OPTR_NRST_MODE_Pos)        /*!< 0x18000000 */
4370 #define FLASH_OPTR_NRST_MODE                   FLASH_OPTR_NRST_MODE_Msk
4371 #define FLASH_OPTR_NRST_MODE_0                 (0x1UL << FLASH_OPTR_NRST_MODE_Pos)        /*!< 0x08000000 */
4372 #define FLASH_OPTR_NRST_MODE_1                 (0x2UL << FLASH_OPTR_NRST_MODE_Pos)        /*!< 0x10000000 */
4373 #define FLASH_OPTR_IRHEN_Pos                   (29U)
4374 #define FLASH_OPTR_IRHEN_Msk                   (0x1UL << FLASH_OPTR_IRHEN_Pos)            /*!< 0x20000000 */
4375 #define FLASH_OPTR_IRHEN                       FLASH_OPTR_IRHEN_Msk
4376 
4377 /******************  Bits definition for FLASH_PCROP1ASR register  ************/
4378 #define FLASH_PCROP1ASR_PCROP1A_STRT_Pos       (0U)
4379 #define FLASH_PCROP1ASR_PCROP1A_STRT_Msk       (0x1FFUL << FLASH_PCROP1ASR_PCROP1A_STRT_Pos)  /*!< 0x0000001FF */
4380 #define FLASH_PCROP1ASR_PCROP1A_STRT           FLASH_PCROP1ASR_PCROP1A_STRT_Msk
4381 
4382 /******************  Bits definition for FLASH_PCROP1AER register  ************/
4383 #define FLASH_PCROP1AER_PCROP1A_END_Pos        (0U)
4384 #define FLASH_PCROP1AER_PCROP1A_END_Msk        (0x1FFUL << FLASH_PCROP1AER_PCROP1A_END_Pos)   /*!< 0x0000001FF */
4385 #define FLASH_PCROP1AER_PCROP1A_END            FLASH_PCROP1AER_PCROP1A_END_Msk
4386 #define FLASH_PCROP1AER_PCROP_RDP_Pos          (31U)
4387 #define FLASH_PCROP1AER_PCROP_RDP_Msk          (0x1UL << FLASH_PCROP1AER_PCROP_RDP_Pos)       /*!< 0x80000000 */
4388 #define FLASH_PCROP1AER_PCROP_RDP              FLASH_PCROP1AER_PCROP_RDP_Msk
4389 
4390 /******************  Bits definition for FLASH_WRP1AR register  ***************/
4391 #define FLASH_WRP1AR_WRP1A_STRT_Pos            (0U)
4392 #define FLASH_WRP1AR_WRP1A_STRT_Msk            (0x7FUL << FLASH_WRP1AR_WRP1A_STRT_Pos) /*!< 0x0000007F */
4393 #define FLASH_WRP1AR_WRP1A_STRT                FLASH_WRP1AR_WRP1A_STRT_Msk
4394 #define FLASH_WRP1AR_WRP1A_END_Pos             (16U)
4395 #define FLASH_WRP1AR_WRP1A_END_Msk             (0x7FUL << FLASH_WRP1AR_WRP1A_END_Pos) /*!< 0x007F0000 */
4396 #define FLASH_WRP1AR_WRP1A_END                 FLASH_WRP1AR_WRP1A_END_Msk
4397 
4398 /******************  Bits definition for FLASH_WRP1BR register  ***************/
4399 #define FLASH_WRP1BR_WRP1B_STRT_Pos            (0U)
4400 #define FLASH_WRP1BR_WRP1B_STRT_Msk            (0x7FUL << FLASH_WRP1BR_WRP1B_STRT_Pos) /*!< 0x0000007F */
4401 #define FLASH_WRP1BR_WRP1B_STRT                FLASH_WRP1BR_WRP1B_STRT_Msk
4402 #define FLASH_WRP1BR_WRP1B_END_Pos             (16U)
4403 #define FLASH_WRP1BR_WRP1B_END_Msk             (0x7FUL << FLASH_WRP1BR_WRP1B_END_Pos) /*!< 0x007F0000 */
4404 #define FLASH_WRP1BR_WRP1B_END                 FLASH_WRP1BR_WRP1B_END_Msk
4405 
4406 /******************  Bits definition for FLASH_PCROP1BSR register  ************/
4407 #define FLASH_PCROP1BSR_PCROP1B_STRT_Pos       (0U)
4408 #define FLASH_PCROP1BSR_PCROP1B_STRT_Msk       (0x1FFUL << FLASH_PCROP1BSR_PCROP1B_STRT_Pos)  /*!< 0x0000001FF */
4409 #define FLASH_PCROP1BSR_PCROP1B_STRT           FLASH_PCROP1BSR_PCROP1B_STRT_Msk
4410 
4411 /******************  Bits definition for FLASH_PCROP1BER register  ************/
4412 #define FLASH_PCROP1BER_PCROP1B_END_Pos        (0U)
4413 #define FLASH_PCROP1BER_PCROP1B_END_Msk        (0x1FFUL << FLASH_PCROP1BER_PCROP1B_END_Pos)   /*!< 0x0000001FF */
4414 #define FLASH_PCROP1BER_PCROP1B_END            FLASH_PCROP1BER_PCROP1B_END_Msk
4415 
4416 /******************  Bits definition for FLASH_PCROP2ASR register  ************/
4417 #define FLASH_PCROP2ASR_PCROP2A_STRT_Pos       (0U)
4418 #define FLASH_PCROP2ASR_PCROP2A_STRT_Msk       (0x1FFUL << FLASH_PCROP2ASR_PCROP2A_STRT_Pos) /*!< 0x0000001FF */
4419 #define FLASH_PCROP2ASR_PCROP2A_STRT           FLASH_PCROP2ASR_PCROP2A_STRT_Msk
4420 
4421 /******************  Bits definition for FLASH_PCROP2AER register  ************/
4422 #define FLASH_PCROP2AER_PCROP2A_END_Pos        (0U)
4423 #define FLASH_PCROP2AER_PCROP2A_END_Msk        (0x1FFUL << FLASH_PCROP2AER_PCROP2A_END_Pos)  /*!< 0x0000001FF */
4424 #define FLASH_PCROP2AER_PCROP2A_END            FLASH_PCROP2AER_PCROP2A_END_Msk
4425 
4426 
4427 /******************  Bits definition for FLASH_WRP2AR register  ***************/
4428 #define FLASH_WRP2AR_WRP2A_STRT_Pos            (0U)
4429 #define FLASH_WRP2AR_WRP2A_STRT_Msk            (0x7FUL << FLASH_WRP2AR_WRP2A_STRT_Pos)  /*!< 0x0000007F */
4430 #define FLASH_WRP2AR_WRP2A_STRT                FLASH_WRP2AR_WRP2A_STRT_Msk
4431 #define FLASH_WRP2AR_WRP2A_END_Pos             (16U)
4432 #define FLASH_WRP2AR_WRP2A_END_Msk             (0x7FUL << FLASH_WRP2AR_WRP2A_END_Pos)   /*!< 0x007F0000 */
4433 #define FLASH_WRP2AR_WRP2A_END                 FLASH_WRP2AR_WRP2A_END_Msk
4434 
4435 /******************  Bits definition for FLASH_WRP2BSR register  ***************/
4436 #define FLASH_WRP2BR_WRP2B_STRT_Pos            (0U)
4437 #define FLASH_WRP2BR_WRP2B_STRT_Msk            (0x7FUL << FLASH_WRP2BR_WRP2B_STRT_Pos)  /*!< 0x0000007F */
4438 #define FLASH_WRP2BR_WRP2B_STRT                FLASH_WRP2BR_WRP2B_STRT_Msk
4439 #define FLASH_WRP2BR_WRP2B_END_Pos             (16U)
4440 #define FLASH_WRP2BR_WRP2B_END_Msk             (0x7FUL << FLASH_WRP2BR_WRP2B_END_Pos)   /*!< 0x007F0000 */
4441 #define FLASH_WRP2BR_WRP2B_END                 FLASH_WRP2BR_WRP2B_END_Msk
4442 
4443 /******************  Bits definition for FLASH_PCROP2BSR register  ************/
4444 #define FLASH_PCROP2BSR_PCROP2B_STRT_Pos       (0U)
4445 #define FLASH_PCROP2BSR_PCROP2B_STRT_Msk       (0x1FFUL << FLASH_PCROP2BSR_PCROP2B_STRT_Pos) /*!< 0x0000001FF */
4446 #define FLASH_PCROP2BSR_PCROP2B_STRT           FLASH_PCROP2BSR_PCROP2B_STRT_Msk
4447 
4448 /******************  Bits definition for FLASH_PCROP2BER register  ************/
4449 #define FLASH_PCROP2BER_PCROP2B_END_Pos        (0U)
4450 #define FLASH_PCROP2BER_PCROP2B_END_Msk        (0x1FFUL << FLASH_PCROP2BER_PCROP2B_END_Pos)  /*!< 0x0000001FF */
4451 #define FLASH_PCROP2BER_PCROP2B_END            FLASH_PCROP2BER_PCROP2B_END_Msk
4452 
4453 /******************  Bits definition for FLASH_SECR register  *****************/
4454 #define FLASH_SECR_SEC_SIZE_Pos                (0U)
4455 #define FLASH_SECR_SEC_SIZE_Msk                (0xFFUL << FLASH_SECR_SEC_SIZE_Pos) /*!< 0x000000FF */
4456 #define FLASH_SECR_SEC_SIZE                    FLASH_SECR_SEC_SIZE_Msk
4457 #define FLASH_SECR_BOOT_LOCK_Pos               (16U)
4458 #define FLASH_SECR_BOOT_LOCK_Msk               (0x1UL << FLASH_SECR_BOOT_LOCK_Pos) /*!< 0x00010000 */
4459 #define FLASH_SECR_BOOT_LOCK                   FLASH_SECR_BOOT_LOCK_Msk
4460 #define FLASH_SECR_SEC_SIZE2_Pos               (20U)
4461 #define FLASH_SECR_SEC_SIZE2_Msk               (0xFFUL << FLASH_SECR_SEC_SIZE2_Pos) /*!< 0x0FF00000 */
4462 #define FLASH_SECR_SEC_SIZE2                   FLASH_SECR_SEC_SIZE2_Msk
4463 
4464 /******************************************************************************/
4465 /*                                                                            */
4466 /*                            General Purpose I/O                             */
4467 /*                                                                            */
4468 /******************************************************************************/
4469 /******************  Bits definition for GPIO_MODER register  *****************/
4470 #define GPIO_MODER_MODE0_Pos           (0U)
4471 #define GPIO_MODER_MODE0_Msk           (0x3UL << GPIO_MODER_MODE0_Pos)          /*!< 0x00000003 */
4472 #define GPIO_MODER_MODE0               GPIO_MODER_MODE0_Msk
4473 #define GPIO_MODER_MODE0_0             (0x1UL << GPIO_MODER_MODE0_Pos)          /*!< 0x00000001 */
4474 #define GPIO_MODER_MODE0_1             (0x2UL << GPIO_MODER_MODE0_Pos)          /*!< 0x00000002 */
4475 #define GPIO_MODER_MODE1_Pos           (2U)
4476 #define GPIO_MODER_MODE1_Msk           (0x3UL << GPIO_MODER_MODE1_Pos)          /*!< 0x0000000C */
4477 #define GPIO_MODER_MODE1               GPIO_MODER_MODE1_Msk
4478 #define GPIO_MODER_MODE1_0             (0x1UL << GPIO_MODER_MODE1_Pos)          /*!< 0x00000004 */
4479 #define GPIO_MODER_MODE1_1             (0x2UL << GPIO_MODER_MODE1_Pos)          /*!< 0x00000008 */
4480 #define GPIO_MODER_MODE2_Pos           (4U)
4481 #define GPIO_MODER_MODE2_Msk           (0x3UL << GPIO_MODER_MODE2_Pos)          /*!< 0x00000030 */
4482 #define GPIO_MODER_MODE2               GPIO_MODER_MODE2_Msk
4483 #define GPIO_MODER_MODE2_0             (0x1UL << GPIO_MODER_MODE2_Pos)          /*!< 0x00000010 */
4484 #define GPIO_MODER_MODE2_1             (0x2UL << GPIO_MODER_MODE2_Pos)          /*!< 0x00000020 */
4485 #define GPIO_MODER_MODE3_Pos           (6U)
4486 #define GPIO_MODER_MODE3_Msk           (0x3UL << GPIO_MODER_MODE3_Pos)          /*!< 0x000000C0 */
4487 #define GPIO_MODER_MODE3               GPIO_MODER_MODE3_Msk
4488 #define GPIO_MODER_MODE3_0             (0x1UL << GPIO_MODER_MODE3_Pos)          /*!< 0x00000040 */
4489 #define GPIO_MODER_MODE3_1             (0x2UL << GPIO_MODER_MODE3_Pos)          /*!< 0x00000080 */
4490 #define GPIO_MODER_MODE4_Pos           (8U)
4491 #define GPIO_MODER_MODE4_Msk           (0x3UL << GPIO_MODER_MODE4_Pos)          /*!< 0x00000300 */
4492 #define GPIO_MODER_MODE4               GPIO_MODER_MODE4_Msk
4493 #define GPIO_MODER_MODE4_0             (0x1UL << GPIO_MODER_MODE4_Pos)          /*!< 0x00000100 */
4494 #define GPIO_MODER_MODE4_1             (0x2UL << GPIO_MODER_MODE4_Pos)          /*!< 0x00000200 */
4495 #define GPIO_MODER_MODE5_Pos           (10U)
4496 #define GPIO_MODER_MODE5_Msk           (0x3UL << GPIO_MODER_MODE5_Pos)          /*!< 0x00000C00 */
4497 #define GPIO_MODER_MODE5               GPIO_MODER_MODE5_Msk
4498 #define GPIO_MODER_MODE5_0             (0x1UL << GPIO_MODER_MODE5_Pos)          /*!< 0x00000400 */
4499 #define GPIO_MODER_MODE5_1             (0x2UL << GPIO_MODER_MODE5_Pos)          /*!< 0x00000800 */
4500 #define GPIO_MODER_MODE6_Pos           (12U)
4501 #define GPIO_MODER_MODE6_Msk           (0x3UL << GPIO_MODER_MODE6_Pos)          /*!< 0x00003000 */
4502 #define GPIO_MODER_MODE6               GPIO_MODER_MODE6_Msk
4503 #define GPIO_MODER_MODE6_0             (0x1UL << GPIO_MODER_MODE6_Pos)          /*!< 0x00001000 */
4504 #define GPIO_MODER_MODE6_1             (0x2UL << GPIO_MODER_MODE6_Pos)          /*!< 0x00002000 */
4505 #define GPIO_MODER_MODE7_Pos           (14U)
4506 #define GPIO_MODER_MODE7_Msk           (0x3UL << GPIO_MODER_MODE7_Pos)          /*!< 0x0000C000 */
4507 #define GPIO_MODER_MODE7               GPIO_MODER_MODE7_Msk
4508 #define GPIO_MODER_MODE7_0             (0x1UL << GPIO_MODER_MODE7_Pos)          /*!< 0x00004000 */
4509 #define GPIO_MODER_MODE7_1             (0x2UL << GPIO_MODER_MODE7_Pos)          /*!< 0x00008000 */
4510 #define GPIO_MODER_MODE8_Pos           (16U)
4511 #define GPIO_MODER_MODE8_Msk           (0x3UL << GPIO_MODER_MODE8_Pos)          /*!< 0x00030000 */
4512 #define GPIO_MODER_MODE8               GPIO_MODER_MODE8_Msk
4513 #define GPIO_MODER_MODE8_0             (0x1UL << GPIO_MODER_MODE8_Pos)          /*!< 0x00010000 */
4514 #define GPIO_MODER_MODE8_1             (0x2UL << GPIO_MODER_MODE8_Pos)          /*!< 0x00020000 */
4515 #define GPIO_MODER_MODE9_Pos           (18U)
4516 #define GPIO_MODER_MODE9_Msk           (0x3UL << GPIO_MODER_MODE9_Pos)          /*!< 0x000C0000 */
4517 #define GPIO_MODER_MODE9               GPIO_MODER_MODE9_Msk
4518 #define GPIO_MODER_MODE9_0             (0x1UL << GPIO_MODER_MODE9_Pos)          /*!< 0x00040000 */
4519 #define GPIO_MODER_MODE9_1             (0x2UL << GPIO_MODER_MODE9_Pos)          /*!< 0x00080000 */
4520 #define GPIO_MODER_MODE10_Pos          (20U)
4521 #define GPIO_MODER_MODE10_Msk          (0x3UL << GPIO_MODER_MODE10_Pos)         /*!< 0x00300000 */
4522 #define GPIO_MODER_MODE10              GPIO_MODER_MODE10_Msk
4523 #define GPIO_MODER_MODE10_0            (0x1UL << GPIO_MODER_MODE10_Pos)         /*!< 0x00100000 */
4524 #define GPIO_MODER_MODE10_1            (0x2UL << GPIO_MODER_MODE10_Pos)         /*!< 0x00200000 */
4525 #define GPIO_MODER_MODE11_Pos          (22U)
4526 #define GPIO_MODER_MODE11_Msk          (0x3UL << GPIO_MODER_MODE11_Pos)         /*!< 0x00C00000 */
4527 #define GPIO_MODER_MODE11              GPIO_MODER_MODE11_Msk
4528 #define GPIO_MODER_MODE11_0            (0x1UL << GPIO_MODER_MODE11_Pos)         /*!< 0x00400000 */
4529 #define GPIO_MODER_MODE11_1            (0x2UL << GPIO_MODER_MODE11_Pos)         /*!< 0x00800000 */
4530 #define GPIO_MODER_MODE12_Pos          (24U)
4531 #define GPIO_MODER_MODE12_Msk          (0x3UL << GPIO_MODER_MODE12_Pos)         /*!< 0x03000000 */
4532 #define GPIO_MODER_MODE12              GPIO_MODER_MODE12_Msk
4533 #define GPIO_MODER_MODE12_0            (0x1UL << GPIO_MODER_MODE12_Pos)         /*!< 0x01000000 */
4534 #define GPIO_MODER_MODE12_1            (0x2UL << GPIO_MODER_MODE12_Pos)         /*!< 0x02000000 */
4535 #define GPIO_MODER_MODE13_Pos          (26U)
4536 #define GPIO_MODER_MODE13_Msk          (0x3UL << GPIO_MODER_MODE13_Pos)         /*!< 0x0C000000 */
4537 #define GPIO_MODER_MODE13              GPIO_MODER_MODE13_Msk
4538 #define GPIO_MODER_MODE13_0            (0x1UL << GPIO_MODER_MODE13_Pos)         /*!< 0x04000000 */
4539 #define GPIO_MODER_MODE13_1            (0x2UL << GPIO_MODER_MODE13_Pos)         /*!< 0x08000000 */
4540 #define GPIO_MODER_MODE14_Pos          (28U)
4541 #define GPIO_MODER_MODE14_Msk          (0x3UL << GPIO_MODER_MODE14_Pos)         /*!< 0x30000000 */
4542 #define GPIO_MODER_MODE14              GPIO_MODER_MODE14_Msk
4543 #define GPIO_MODER_MODE14_0            (0x1UL << GPIO_MODER_MODE14_Pos)         /*!< 0x10000000 */
4544 #define GPIO_MODER_MODE14_1            (0x2UL << GPIO_MODER_MODE14_Pos)         /*!< 0x20000000 */
4545 #define GPIO_MODER_MODE15_Pos          (30U)
4546 #define GPIO_MODER_MODE15_Msk          (0x3UL << GPIO_MODER_MODE15_Pos)         /*!< 0xC0000000 */
4547 #define GPIO_MODER_MODE15              GPIO_MODER_MODE15_Msk
4548 #define GPIO_MODER_MODE15_0            (0x1UL << GPIO_MODER_MODE15_Pos)         /*!< 0x40000000 */
4549 #define GPIO_MODER_MODE15_1            (0x2UL << GPIO_MODER_MODE15_Pos)         /*!< 0x80000000 */
4550 
4551 /******************  Bits definition for GPIO_OTYPER register  ****************/
4552 #define GPIO_OTYPER_OT0_Pos            (0U)
4553 #define GPIO_OTYPER_OT0_Msk            (0x1UL << GPIO_OTYPER_OT0_Pos)           /*!< 0x00000001 */
4554 #define GPIO_OTYPER_OT0                GPIO_OTYPER_OT0_Msk
4555 #define GPIO_OTYPER_OT1_Pos            (1U)
4556 #define GPIO_OTYPER_OT1_Msk            (0x1UL << GPIO_OTYPER_OT1_Pos)           /*!< 0x00000002 */
4557 #define GPIO_OTYPER_OT1                GPIO_OTYPER_OT1_Msk
4558 #define GPIO_OTYPER_OT2_Pos            (2U)
4559 #define GPIO_OTYPER_OT2_Msk            (0x1UL << GPIO_OTYPER_OT2_Pos)           /*!< 0x00000004 */
4560 #define GPIO_OTYPER_OT2                GPIO_OTYPER_OT2_Msk
4561 #define GPIO_OTYPER_OT3_Pos            (3U)
4562 #define GPIO_OTYPER_OT3_Msk            (0x1UL << GPIO_OTYPER_OT3_Pos)           /*!< 0x00000008 */
4563 #define GPIO_OTYPER_OT3                GPIO_OTYPER_OT3_Msk
4564 #define GPIO_OTYPER_OT4_Pos            (4U)
4565 #define GPIO_OTYPER_OT4_Msk            (0x1UL << GPIO_OTYPER_OT4_Pos)           /*!< 0x00000010 */
4566 #define GPIO_OTYPER_OT4                GPIO_OTYPER_OT4_Msk
4567 #define GPIO_OTYPER_OT5_Pos            (5U)
4568 #define GPIO_OTYPER_OT5_Msk            (0x1UL << GPIO_OTYPER_OT5_Pos)           /*!< 0x00000020 */
4569 #define GPIO_OTYPER_OT5                GPIO_OTYPER_OT5_Msk
4570 #define GPIO_OTYPER_OT6_Pos            (6U)
4571 #define GPIO_OTYPER_OT6_Msk            (0x1UL << GPIO_OTYPER_OT6_Pos)           /*!< 0x00000040 */
4572 #define GPIO_OTYPER_OT6                GPIO_OTYPER_OT6_Msk
4573 #define GPIO_OTYPER_OT7_Pos            (7U)
4574 #define GPIO_OTYPER_OT7_Msk            (0x1UL << GPIO_OTYPER_OT7_Pos)           /*!< 0x00000080 */
4575 #define GPIO_OTYPER_OT7                GPIO_OTYPER_OT7_Msk
4576 #define GPIO_OTYPER_OT8_Pos            (8U)
4577 #define GPIO_OTYPER_OT8_Msk            (0x1UL << GPIO_OTYPER_OT8_Pos)           /*!< 0x00000100 */
4578 #define GPIO_OTYPER_OT8                GPIO_OTYPER_OT8_Msk
4579 #define GPIO_OTYPER_OT9_Pos            (9U)
4580 #define GPIO_OTYPER_OT9_Msk            (0x1UL << GPIO_OTYPER_OT9_Pos)           /*!< 0x00000200 */
4581 #define GPIO_OTYPER_OT9                GPIO_OTYPER_OT9_Msk
4582 #define GPIO_OTYPER_OT10_Pos           (10U)
4583 #define GPIO_OTYPER_OT10_Msk           (0x1UL << GPIO_OTYPER_OT10_Pos)          /*!< 0x00000400 */
4584 #define GPIO_OTYPER_OT10               GPIO_OTYPER_OT10_Msk
4585 #define GPIO_OTYPER_OT11_Pos           (11U)
4586 #define GPIO_OTYPER_OT11_Msk           (0x1UL << GPIO_OTYPER_OT11_Pos)          /*!< 0x00000800 */
4587 #define GPIO_OTYPER_OT11               GPIO_OTYPER_OT11_Msk
4588 #define GPIO_OTYPER_OT12_Pos           (12U)
4589 #define GPIO_OTYPER_OT12_Msk           (0x1UL << GPIO_OTYPER_OT12_Pos)          /*!< 0x00001000 */
4590 #define GPIO_OTYPER_OT12               GPIO_OTYPER_OT12_Msk
4591 #define GPIO_OTYPER_OT13_Pos           (13U)
4592 #define GPIO_OTYPER_OT13_Msk           (0x1UL << GPIO_OTYPER_OT13_Pos)          /*!< 0x00002000 */
4593 #define GPIO_OTYPER_OT13               GPIO_OTYPER_OT13_Msk
4594 #define GPIO_OTYPER_OT14_Pos           (14U)
4595 #define GPIO_OTYPER_OT14_Msk           (0x1UL << GPIO_OTYPER_OT14_Pos)          /*!< 0x00004000 */
4596 #define GPIO_OTYPER_OT14               GPIO_OTYPER_OT14_Msk
4597 #define GPIO_OTYPER_OT15_Pos           (15U)
4598 #define GPIO_OTYPER_OT15_Msk           (0x1UL << GPIO_OTYPER_OT15_Pos)          /*!< 0x00008000 */
4599 #define GPIO_OTYPER_OT15               GPIO_OTYPER_OT15_Msk
4600 
4601 /******************  Bits definition for GPIO_OSPEEDR register  ***************/
4602 #define GPIO_OSPEEDR_OSPEED0_Pos       (0U)
4603 #define GPIO_OSPEEDR_OSPEED0_Msk       (0x3UL << GPIO_OSPEEDR_OSPEED0_Pos)      /*!< 0x00000003 */
4604 #define GPIO_OSPEEDR_OSPEED0           GPIO_OSPEEDR_OSPEED0_Msk
4605 #define GPIO_OSPEEDR_OSPEED0_0         (0x1UL << GPIO_OSPEEDR_OSPEED0_Pos)      /*!< 0x00000001 */
4606 #define GPIO_OSPEEDR_OSPEED0_1         (0x2UL << GPIO_OSPEEDR_OSPEED0_Pos)      /*!< 0x00000002 */
4607 #define GPIO_OSPEEDR_OSPEED1_Pos       (2U)
4608 #define GPIO_OSPEEDR_OSPEED1_Msk       (0x3UL << GPIO_OSPEEDR_OSPEED1_Pos)      /*!< 0x0000000C */
4609 #define GPIO_OSPEEDR_OSPEED1           GPIO_OSPEEDR_OSPEED1_Msk
4610 #define GPIO_OSPEEDR_OSPEED1_0         (0x1UL << GPIO_OSPEEDR_OSPEED1_Pos)      /*!< 0x00000004 */
4611 #define GPIO_OSPEEDR_OSPEED1_1         (0x2UL << GPIO_OSPEEDR_OSPEED1_Pos)      /*!< 0x00000008 */
4612 #define GPIO_OSPEEDR_OSPEED2_Pos       (4U)
4613 #define GPIO_OSPEEDR_OSPEED2_Msk       (0x3UL << GPIO_OSPEEDR_OSPEED2_Pos)      /*!< 0x00000030 */
4614 #define GPIO_OSPEEDR_OSPEED2           GPIO_OSPEEDR_OSPEED2_Msk
4615 #define GPIO_OSPEEDR_OSPEED2_0         (0x1UL << GPIO_OSPEEDR_OSPEED2_Pos)      /*!< 0x00000010 */
4616 #define GPIO_OSPEEDR_OSPEED2_1         (0x2UL << GPIO_OSPEEDR_OSPEED2_Pos)      /*!< 0x00000020 */
4617 #define GPIO_OSPEEDR_OSPEED3_Pos       (6U)
4618 #define GPIO_OSPEEDR_OSPEED3_Msk       (0x3UL << GPIO_OSPEEDR_OSPEED3_Pos)      /*!< 0x000000C0 */
4619 #define GPIO_OSPEEDR_OSPEED3           GPIO_OSPEEDR_OSPEED3_Msk
4620 #define GPIO_OSPEEDR_OSPEED3_0         (0x1UL << GPIO_OSPEEDR_OSPEED3_Pos)      /*!< 0x00000040 */
4621 #define GPIO_OSPEEDR_OSPEED3_1         (0x2UL << GPIO_OSPEEDR_OSPEED3_Pos)      /*!< 0x00000080 */
4622 #define GPIO_OSPEEDR_OSPEED4_Pos       (8U)
4623 #define GPIO_OSPEEDR_OSPEED4_Msk       (0x3UL << GPIO_OSPEEDR_OSPEED4_Pos)      /*!< 0x00000300 */
4624 #define GPIO_OSPEEDR_OSPEED4           GPIO_OSPEEDR_OSPEED4_Msk
4625 #define GPIO_OSPEEDR_OSPEED4_0         (0x1UL << GPIO_OSPEEDR_OSPEED4_Pos)      /*!< 0x00000100 */
4626 #define GPIO_OSPEEDR_OSPEED4_1         (0x2UL << GPIO_OSPEEDR_OSPEED4_Pos)      /*!< 0x00000200 */
4627 #define GPIO_OSPEEDR_OSPEED5_Pos       (10U)
4628 #define GPIO_OSPEEDR_OSPEED5_Msk       (0x3UL << GPIO_OSPEEDR_OSPEED5_Pos)      /*!< 0x00000C00 */
4629 #define GPIO_OSPEEDR_OSPEED5           GPIO_OSPEEDR_OSPEED5_Msk
4630 #define GPIO_OSPEEDR_OSPEED5_0         (0x1UL << GPIO_OSPEEDR_OSPEED5_Pos)      /*!< 0x00000400 */
4631 #define GPIO_OSPEEDR_OSPEED5_1         (0x2UL << GPIO_OSPEEDR_OSPEED5_Pos)      /*!< 0x00000800 */
4632 #define GPIO_OSPEEDR_OSPEED6_Pos       (12U)
4633 #define GPIO_OSPEEDR_OSPEED6_Msk       (0x3UL << GPIO_OSPEEDR_OSPEED6_Pos)      /*!< 0x00003000 */
4634 #define GPIO_OSPEEDR_OSPEED6           GPIO_OSPEEDR_OSPEED6_Msk
4635 #define GPIO_OSPEEDR_OSPEED6_0         (0x1UL << GPIO_OSPEEDR_OSPEED6_Pos)      /*!< 0x00001000 */
4636 #define GPIO_OSPEEDR_OSPEED6_1         (0x2UL << GPIO_OSPEEDR_OSPEED6_Pos)      /*!< 0x00002000 */
4637 #define GPIO_OSPEEDR_OSPEED7_Pos       (14U)
4638 #define GPIO_OSPEEDR_OSPEED7_Msk       (0x3UL << GPIO_OSPEEDR_OSPEED7_Pos)      /*!< 0x0000C000 */
4639 #define GPIO_OSPEEDR_OSPEED7           GPIO_OSPEEDR_OSPEED7_Msk
4640 #define GPIO_OSPEEDR_OSPEED7_0         (0x1UL << GPIO_OSPEEDR_OSPEED7_Pos)      /*!< 0x00004000 */
4641 #define GPIO_OSPEEDR_OSPEED7_1         (0x2UL << GPIO_OSPEEDR_OSPEED7_Pos)      /*!< 0x00008000 */
4642 #define GPIO_OSPEEDR_OSPEED8_Pos       (16U)
4643 #define GPIO_OSPEEDR_OSPEED8_Msk       (0x3UL << GPIO_OSPEEDR_OSPEED8_Pos)      /*!< 0x00030000 */
4644 #define GPIO_OSPEEDR_OSPEED8           GPIO_OSPEEDR_OSPEED8_Msk
4645 #define GPIO_OSPEEDR_OSPEED8_0         (0x1UL << GPIO_OSPEEDR_OSPEED8_Pos)      /*!< 0x00010000 */
4646 #define GPIO_OSPEEDR_OSPEED8_1         (0x2UL << GPIO_OSPEEDR_OSPEED8_Pos)      /*!< 0x00020000 */
4647 #define GPIO_OSPEEDR_OSPEED9_Pos       (18U)
4648 #define GPIO_OSPEEDR_OSPEED9_Msk       (0x3UL << GPIO_OSPEEDR_OSPEED9_Pos)      /*!< 0x000C0000 */
4649 #define GPIO_OSPEEDR_OSPEED9           GPIO_OSPEEDR_OSPEED9_Msk
4650 #define GPIO_OSPEEDR_OSPEED9_0         (0x1UL << GPIO_OSPEEDR_OSPEED9_Pos)      /*!< 0x00040000 */
4651 #define GPIO_OSPEEDR_OSPEED9_1         (0x2UL << GPIO_OSPEEDR_OSPEED9_Pos)      /*!< 0x00080000 */
4652 #define GPIO_OSPEEDR_OSPEED10_Pos      (20U)
4653 #define GPIO_OSPEEDR_OSPEED10_Msk      (0x3UL << GPIO_OSPEEDR_OSPEED10_Pos)     /*!< 0x00300000 */
4654 #define GPIO_OSPEEDR_OSPEED10          GPIO_OSPEEDR_OSPEED10_Msk
4655 #define GPIO_OSPEEDR_OSPEED10_0        (0x1UL << GPIO_OSPEEDR_OSPEED10_Pos)     /*!< 0x00100000 */
4656 #define GPIO_OSPEEDR_OSPEED10_1        (0x2UL << GPIO_OSPEEDR_OSPEED10_Pos)     /*!< 0x00200000 */
4657 #define GPIO_OSPEEDR_OSPEED11_Pos      (22U)
4658 #define GPIO_OSPEEDR_OSPEED11_Msk      (0x3UL << GPIO_OSPEEDR_OSPEED11_Pos)     /*!< 0x00C00000 */
4659 #define GPIO_OSPEEDR_OSPEED11          GPIO_OSPEEDR_OSPEED11_Msk
4660 #define GPIO_OSPEEDR_OSPEED11_0        (0x1UL << GPIO_OSPEEDR_OSPEED11_Pos)     /*!< 0x00400000 */
4661 #define GPIO_OSPEEDR_OSPEED11_1        (0x2UL << GPIO_OSPEEDR_OSPEED11_Pos)     /*!< 0x00800000 */
4662 #define GPIO_OSPEEDR_OSPEED12_Pos      (24U)
4663 #define GPIO_OSPEEDR_OSPEED12_Msk      (0x3UL << GPIO_OSPEEDR_OSPEED12_Pos)     /*!< 0x03000000 */
4664 #define GPIO_OSPEEDR_OSPEED12          GPIO_OSPEEDR_OSPEED12_Msk
4665 #define GPIO_OSPEEDR_OSPEED12_0        (0x1UL << GPIO_OSPEEDR_OSPEED12_Pos)     /*!< 0x01000000 */
4666 #define GPIO_OSPEEDR_OSPEED12_1        (0x2UL << GPIO_OSPEEDR_OSPEED12_Pos)     /*!< 0x02000000 */
4667 #define GPIO_OSPEEDR_OSPEED13_Pos      (26U)
4668 #define GPIO_OSPEEDR_OSPEED13_Msk      (0x3UL << GPIO_OSPEEDR_OSPEED13_Pos)     /*!< 0x0C000000 */
4669 #define GPIO_OSPEEDR_OSPEED13          GPIO_OSPEEDR_OSPEED13_Msk
4670 #define GPIO_OSPEEDR_OSPEED13_0        (0x1UL << GPIO_OSPEEDR_OSPEED13_Pos)     /*!< 0x04000000 */
4671 #define GPIO_OSPEEDR_OSPEED13_1        (0x2UL << GPIO_OSPEEDR_OSPEED13_Pos)     /*!< 0x08000000 */
4672 #define GPIO_OSPEEDR_OSPEED14_Pos      (28U)
4673 #define GPIO_OSPEEDR_OSPEED14_Msk      (0x3UL << GPIO_OSPEEDR_OSPEED14_Pos)     /*!< 0x30000000 */
4674 #define GPIO_OSPEEDR_OSPEED14          GPIO_OSPEEDR_OSPEED14_Msk
4675 #define GPIO_OSPEEDR_OSPEED14_0        (0x1UL << GPIO_OSPEEDR_OSPEED14_Pos)     /*!< 0x10000000 */
4676 #define GPIO_OSPEEDR_OSPEED14_1        (0x2UL << GPIO_OSPEEDR_OSPEED14_Pos)     /*!< 0x20000000 */
4677 #define GPIO_OSPEEDR_OSPEED15_Pos      (30U)
4678 #define GPIO_OSPEEDR_OSPEED15_Msk      (0x3UL << GPIO_OSPEEDR_OSPEED15_Pos)     /*!< 0xC0000000 */
4679 #define GPIO_OSPEEDR_OSPEED15          GPIO_OSPEEDR_OSPEED15_Msk
4680 #define GPIO_OSPEEDR_OSPEED15_0        (0x1UL << GPIO_OSPEEDR_OSPEED15_Pos)     /*!< 0x40000000 */
4681 #define GPIO_OSPEEDR_OSPEED15_1        (0x2UL << GPIO_OSPEEDR_OSPEED15_Pos)     /*!< 0x80000000 */
4682 
4683 /******************  Bits definition for GPIO_PUPDR register  *****************/
4684 #define GPIO_PUPDR_PUPD0_Pos           (0U)
4685 #define GPIO_PUPDR_PUPD0_Msk           (0x3UL << GPIO_PUPDR_PUPD0_Pos)          /*!< 0x00000003 */
4686 #define GPIO_PUPDR_PUPD0               GPIO_PUPDR_PUPD0_Msk
4687 #define GPIO_PUPDR_PUPD0_0             (0x1UL << GPIO_PUPDR_PUPD0_Pos)          /*!< 0x00000001 */
4688 #define GPIO_PUPDR_PUPD0_1             (0x2UL << GPIO_PUPDR_PUPD0_Pos)          /*!< 0x00000002 */
4689 #define GPIO_PUPDR_PUPD1_Pos           (2U)
4690 #define GPIO_PUPDR_PUPD1_Msk           (0x3UL << GPIO_PUPDR_PUPD1_Pos)          /*!< 0x0000000C */
4691 #define GPIO_PUPDR_PUPD1               GPIO_PUPDR_PUPD1_Msk
4692 #define GPIO_PUPDR_PUPD1_0             (0x1UL << GPIO_PUPDR_PUPD1_Pos)          /*!< 0x00000004 */
4693 #define GPIO_PUPDR_PUPD1_1             (0x2UL << GPIO_PUPDR_PUPD1_Pos)          /*!< 0x00000008 */
4694 #define GPIO_PUPDR_PUPD2_Pos           (4U)
4695 #define GPIO_PUPDR_PUPD2_Msk           (0x3UL << GPIO_PUPDR_PUPD2_Pos)          /*!< 0x00000030 */
4696 #define GPIO_PUPDR_PUPD2               GPIO_PUPDR_PUPD2_Msk
4697 #define GPIO_PUPDR_PUPD2_0             (0x1UL << GPIO_PUPDR_PUPD2_Pos)          /*!< 0x00000010 */
4698 #define GPIO_PUPDR_PUPD2_1             (0x2UL << GPIO_PUPDR_PUPD2_Pos)          /*!< 0x00000020 */
4699 #define GPIO_PUPDR_PUPD3_Pos           (6U)
4700 #define GPIO_PUPDR_PUPD3_Msk           (0x3UL << GPIO_PUPDR_PUPD3_Pos)          /*!< 0x000000C0 */
4701 #define GPIO_PUPDR_PUPD3               GPIO_PUPDR_PUPD3_Msk
4702 #define GPIO_PUPDR_PUPD3_0             (0x1UL << GPIO_PUPDR_PUPD3_Pos)          /*!< 0x00000040 */
4703 #define GPIO_PUPDR_PUPD3_1             (0x2UL << GPIO_PUPDR_PUPD3_Pos)          /*!< 0x00000080 */
4704 #define GPIO_PUPDR_PUPD4_Pos           (8U)
4705 #define GPIO_PUPDR_PUPD4_Msk           (0x3UL << GPIO_PUPDR_PUPD4_Pos)          /*!< 0x00000300 */
4706 #define GPIO_PUPDR_PUPD4               GPIO_PUPDR_PUPD4_Msk
4707 #define GPIO_PUPDR_PUPD4_0             (0x1UL << GPIO_PUPDR_PUPD4_Pos)          /*!< 0x00000100 */
4708 #define GPIO_PUPDR_PUPD4_1             (0x2UL << GPIO_PUPDR_PUPD4_Pos)          /*!< 0x00000200 */
4709 #define GPIO_PUPDR_PUPD5_Pos           (10U)
4710 #define GPIO_PUPDR_PUPD5_Msk           (0x3UL << GPIO_PUPDR_PUPD5_Pos)          /*!< 0x00000C00 */
4711 #define GPIO_PUPDR_PUPD5               GPIO_PUPDR_PUPD5_Msk
4712 #define GPIO_PUPDR_PUPD5_0             (0x1UL << GPIO_PUPDR_PUPD5_Pos)          /*!< 0x00000400 */
4713 #define GPIO_PUPDR_PUPD5_1             (0x2UL << GPIO_PUPDR_PUPD5_Pos)          /*!< 0x00000800 */
4714 #define GPIO_PUPDR_PUPD6_Pos           (12U)
4715 #define GPIO_PUPDR_PUPD6_Msk           (0x3UL << GPIO_PUPDR_PUPD6_Pos)          /*!< 0x00003000 */
4716 #define GPIO_PUPDR_PUPD6               GPIO_PUPDR_PUPD6_Msk
4717 #define GPIO_PUPDR_PUPD6_0             (0x1UL << GPIO_PUPDR_PUPD6_Pos)          /*!< 0x00001000 */
4718 #define GPIO_PUPDR_PUPD6_1             (0x2UL << GPIO_PUPDR_PUPD6_Pos)          /*!< 0x00002000 */
4719 #define GPIO_PUPDR_PUPD7_Pos           (14U)
4720 #define GPIO_PUPDR_PUPD7_Msk           (0x3UL << GPIO_PUPDR_PUPD7_Pos)          /*!< 0x0000C000 */
4721 #define GPIO_PUPDR_PUPD7               GPIO_PUPDR_PUPD7_Msk
4722 #define GPIO_PUPDR_PUPD7_0             (0x1UL << GPIO_PUPDR_PUPD7_Pos)          /*!< 0x00004000 */
4723 #define GPIO_PUPDR_PUPD7_1             (0x2UL << GPIO_PUPDR_PUPD7_Pos)          /*!< 0x00008000 */
4724 #define GPIO_PUPDR_PUPD8_Pos           (16U)
4725 #define GPIO_PUPDR_PUPD8_Msk           (0x3UL << GPIO_PUPDR_PUPD8_Pos)          /*!< 0x00030000 */
4726 #define GPIO_PUPDR_PUPD8               GPIO_PUPDR_PUPD8_Msk
4727 #define GPIO_PUPDR_PUPD8_0             (0x1UL << GPIO_PUPDR_PUPD8_Pos)          /*!< 0x00010000 */
4728 #define GPIO_PUPDR_PUPD8_1             (0x2UL << GPIO_PUPDR_PUPD8_Pos)          /*!< 0x00020000 */
4729 #define GPIO_PUPDR_PUPD9_Pos           (18U)
4730 #define GPIO_PUPDR_PUPD9_Msk           (0x3UL << GPIO_PUPDR_PUPD9_Pos)          /*!< 0x000C0000 */
4731 #define GPIO_PUPDR_PUPD9               GPIO_PUPDR_PUPD9_Msk
4732 #define GPIO_PUPDR_PUPD9_0             (0x1UL << GPIO_PUPDR_PUPD9_Pos)          /*!< 0x00040000 */
4733 #define GPIO_PUPDR_PUPD9_1             (0x2UL << GPIO_PUPDR_PUPD9_Pos)          /*!< 0x00080000 */
4734 #define GPIO_PUPDR_PUPD10_Pos          (20U)
4735 #define GPIO_PUPDR_PUPD10_Msk          (0x3UL << GPIO_PUPDR_PUPD10_Pos)         /*!< 0x00300000 */
4736 #define GPIO_PUPDR_PUPD10              GPIO_PUPDR_PUPD10_Msk
4737 #define GPIO_PUPDR_PUPD10_0            (0x1UL << GPIO_PUPDR_PUPD10_Pos)         /*!< 0x00100000 */
4738 #define GPIO_PUPDR_PUPD10_1            (0x2UL << GPIO_PUPDR_PUPD10_Pos)         /*!< 0x00200000 */
4739 #define GPIO_PUPDR_PUPD11_Pos          (22U)
4740 #define GPIO_PUPDR_PUPD11_Msk          (0x3UL << GPIO_PUPDR_PUPD11_Pos)         /*!< 0x00C00000 */
4741 #define GPIO_PUPDR_PUPD11              GPIO_PUPDR_PUPD11_Msk
4742 #define GPIO_PUPDR_PUPD11_0            (0x1UL << GPIO_PUPDR_PUPD11_Pos)         /*!< 0x00400000 */
4743 #define GPIO_PUPDR_PUPD11_1            (0x2UL << GPIO_PUPDR_PUPD11_Pos)         /*!< 0x00800000 */
4744 #define GPIO_PUPDR_PUPD12_Pos          (24U)
4745 #define GPIO_PUPDR_PUPD12_Msk          (0x3UL << GPIO_PUPDR_PUPD12_Pos)         /*!< 0x03000000 */
4746 #define GPIO_PUPDR_PUPD12              GPIO_PUPDR_PUPD12_Msk
4747 #define GPIO_PUPDR_PUPD12_0            (0x1UL << GPIO_PUPDR_PUPD12_Pos)         /*!< 0x01000000 */
4748 #define GPIO_PUPDR_PUPD12_1            (0x2UL << GPIO_PUPDR_PUPD12_Pos)         /*!< 0x02000000 */
4749 #define GPIO_PUPDR_PUPD13_Pos          (26U)
4750 #define GPIO_PUPDR_PUPD13_Msk          (0x3UL << GPIO_PUPDR_PUPD13_Pos)         /*!< 0x0C000000 */
4751 #define GPIO_PUPDR_PUPD13              GPIO_PUPDR_PUPD13_Msk
4752 #define GPIO_PUPDR_PUPD13_0            (0x1UL << GPIO_PUPDR_PUPD13_Pos)         /*!< 0x04000000 */
4753 #define GPIO_PUPDR_PUPD13_1            (0x2UL << GPIO_PUPDR_PUPD13_Pos)         /*!< 0x08000000 */
4754 #define GPIO_PUPDR_PUPD14_Pos          (28U)
4755 #define GPIO_PUPDR_PUPD14_Msk          (0x3UL << GPIO_PUPDR_PUPD14_Pos)         /*!< 0x30000000 */
4756 #define GPIO_PUPDR_PUPD14              GPIO_PUPDR_PUPD14_Msk
4757 #define GPIO_PUPDR_PUPD14_0            (0x1UL << GPIO_PUPDR_PUPD14_Pos)         /*!< 0x10000000 */
4758 #define GPIO_PUPDR_PUPD14_1            (0x2UL << GPIO_PUPDR_PUPD14_Pos)         /*!< 0x20000000 */
4759 #define GPIO_PUPDR_PUPD15_Pos          (30U)
4760 #define GPIO_PUPDR_PUPD15_Msk          (0x3UL << GPIO_PUPDR_PUPD15_Pos)         /*!< 0xC0000000 */
4761 #define GPIO_PUPDR_PUPD15              GPIO_PUPDR_PUPD15_Msk
4762 #define GPIO_PUPDR_PUPD15_0            (0x1UL << GPIO_PUPDR_PUPD15_Pos)         /*!< 0x40000000 */
4763 #define GPIO_PUPDR_PUPD15_1            (0x2UL << GPIO_PUPDR_PUPD15_Pos)         /*!< 0x80000000 */
4764 
4765 /******************  Bits definition for GPIO_IDR register  *******************/
4766 #define GPIO_IDR_ID0_Pos               (0U)
4767 #define GPIO_IDR_ID0_Msk               (0x1UL << GPIO_IDR_ID0_Pos)              /*!< 0x00000001 */
4768 #define GPIO_IDR_ID0                   GPIO_IDR_ID0_Msk
4769 #define GPIO_IDR_ID1_Pos               (1U)
4770 #define GPIO_IDR_ID1_Msk               (0x1UL << GPIO_IDR_ID1_Pos)              /*!< 0x00000002 */
4771 #define GPIO_IDR_ID1                   GPIO_IDR_ID1_Msk
4772 #define GPIO_IDR_ID2_Pos               (2U)
4773 #define GPIO_IDR_ID2_Msk               (0x1UL << GPIO_IDR_ID2_Pos)              /*!< 0x00000004 */
4774 #define GPIO_IDR_ID2                   GPIO_IDR_ID2_Msk
4775 #define GPIO_IDR_ID3_Pos               (3U)
4776 #define GPIO_IDR_ID3_Msk               (0x1UL << GPIO_IDR_ID3_Pos)              /*!< 0x00000008 */
4777 #define GPIO_IDR_ID3                   GPIO_IDR_ID3_Msk
4778 #define GPIO_IDR_ID4_Pos               (4U)
4779 #define GPIO_IDR_ID4_Msk               (0x1UL << GPIO_IDR_ID4_Pos)              /*!< 0x00000010 */
4780 #define GPIO_IDR_ID4                   GPIO_IDR_ID4_Msk
4781 #define GPIO_IDR_ID5_Pos               (5U)
4782 #define GPIO_IDR_ID5_Msk               (0x1UL << GPIO_IDR_ID5_Pos)              /*!< 0x00000020 */
4783 #define GPIO_IDR_ID5                   GPIO_IDR_ID5_Msk
4784 #define GPIO_IDR_ID6_Pos               (6U)
4785 #define GPIO_IDR_ID6_Msk               (0x1UL << GPIO_IDR_ID6_Pos)              /*!< 0x00000040 */
4786 #define GPIO_IDR_ID6                   GPIO_IDR_ID6_Msk
4787 #define GPIO_IDR_ID7_Pos               (7U)
4788 #define GPIO_IDR_ID7_Msk               (0x1UL << GPIO_IDR_ID7_Pos)              /*!< 0x00000080 */
4789 #define GPIO_IDR_ID7                   GPIO_IDR_ID7_Msk
4790 #define GPIO_IDR_ID8_Pos               (8U)
4791 #define GPIO_IDR_ID8_Msk               (0x1UL << GPIO_IDR_ID8_Pos)              /*!< 0x00000100 */
4792 #define GPIO_IDR_ID8                   GPIO_IDR_ID8_Msk
4793 #define GPIO_IDR_ID9_Pos               (9U)
4794 #define GPIO_IDR_ID9_Msk               (0x1UL << GPIO_IDR_ID9_Pos)              /*!< 0x00000200 */
4795 #define GPIO_IDR_ID9                   GPIO_IDR_ID9_Msk
4796 #define GPIO_IDR_ID10_Pos              (10U)
4797 #define GPIO_IDR_ID10_Msk              (0x1UL << GPIO_IDR_ID10_Pos)             /*!< 0x00000400 */
4798 #define GPIO_IDR_ID10                  GPIO_IDR_ID10_Msk
4799 #define GPIO_IDR_ID11_Pos              (11U)
4800 #define GPIO_IDR_ID11_Msk              (0x1UL << GPIO_IDR_ID11_Pos)             /*!< 0x00000800 */
4801 #define GPIO_IDR_ID11                  GPIO_IDR_ID11_Msk
4802 #define GPIO_IDR_ID12_Pos              (12U)
4803 #define GPIO_IDR_ID12_Msk              (0x1UL << GPIO_IDR_ID12_Pos)             /*!< 0x00001000 */
4804 #define GPIO_IDR_ID12                  GPIO_IDR_ID12_Msk
4805 #define GPIO_IDR_ID13_Pos              (13U)
4806 #define GPIO_IDR_ID13_Msk              (0x1UL << GPIO_IDR_ID13_Pos)             /*!< 0x00002000 */
4807 #define GPIO_IDR_ID13                  GPIO_IDR_ID13_Msk
4808 #define GPIO_IDR_ID14_Pos              (14U)
4809 #define GPIO_IDR_ID14_Msk              (0x1UL << GPIO_IDR_ID14_Pos)             /*!< 0x00004000 */
4810 #define GPIO_IDR_ID14                  GPIO_IDR_ID14_Msk
4811 #define GPIO_IDR_ID15_Pos              (15U)
4812 #define GPIO_IDR_ID15_Msk              (0x1UL << GPIO_IDR_ID15_Pos)             /*!< 0x00008000 */
4813 #define GPIO_IDR_ID15                  GPIO_IDR_ID15_Msk
4814 
4815 /******************  Bits definition for GPIO_ODR register  *******************/
4816 #define GPIO_ODR_OD0_Pos               (0U)
4817 #define GPIO_ODR_OD0_Msk               (0x1UL << GPIO_ODR_OD0_Pos)              /*!< 0x00000001 */
4818 #define GPIO_ODR_OD0                   GPIO_ODR_OD0_Msk
4819 #define GPIO_ODR_OD1_Pos               (1U)
4820 #define GPIO_ODR_OD1_Msk               (0x1UL << GPIO_ODR_OD1_Pos)              /*!< 0x00000002 */
4821 #define GPIO_ODR_OD1                   GPIO_ODR_OD1_Msk
4822 #define GPIO_ODR_OD2_Pos               (2U)
4823 #define GPIO_ODR_OD2_Msk               (0x1UL << GPIO_ODR_OD2_Pos)              /*!< 0x00000004 */
4824 #define GPIO_ODR_OD2                   GPIO_ODR_OD2_Msk
4825 #define GPIO_ODR_OD3_Pos               (3U)
4826 #define GPIO_ODR_OD3_Msk               (0x1UL << GPIO_ODR_OD3_Pos)              /*!< 0x00000008 */
4827 #define GPIO_ODR_OD3                   GPIO_ODR_OD3_Msk
4828 #define GPIO_ODR_OD4_Pos               (4U)
4829 #define GPIO_ODR_OD4_Msk               (0x1UL << GPIO_ODR_OD4_Pos)              /*!< 0x00000010 */
4830 #define GPIO_ODR_OD4                   GPIO_ODR_OD4_Msk
4831 #define GPIO_ODR_OD5_Pos               (5U)
4832 #define GPIO_ODR_OD5_Msk               (0x1UL << GPIO_ODR_OD5_Pos)              /*!< 0x00000020 */
4833 #define GPIO_ODR_OD5                   GPIO_ODR_OD5_Msk
4834 #define GPIO_ODR_OD6_Pos               (6U)
4835 #define GPIO_ODR_OD6_Msk               (0x1UL << GPIO_ODR_OD6_Pos)              /*!< 0x00000040 */
4836 #define GPIO_ODR_OD6                   GPIO_ODR_OD6_Msk
4837 #define GPIO_ODR_OD7_Pos               (7U)
4838 #define GPIO_ODR_OD7_Msk               (0x1UL << GPIO_ODR_OD7_Pos)              /*!< 0x00000080 */
4839 #define GPIO_ODR_OD7                   GPIO_ODR_OD7_Msk
4840 #define GPIO_ODR_OD8_Pos               (8U)
4841 #define GPIO_ODR_OD8_Msk               (0x1UL << GPIO_ODR_OD8_Pos)              /*!< 0x00000100 */
4842 #define GPIO_ODR_OD8                   GPIO_ODR_OD8_Msk
4843 #define GPIO_ODR_OD9_Pos               (9U)
4844 #define GPIO_ODR_OD9_Msk               (0x1UL << GPIO_ODR_OD9_Pos)              /*!< 0x00000200 */
4845 #define GPIO_ODR_OD9                   GPIO_ODR_OD9_Msk
4846 #define GPIO_ODR_OD10_Pos              (10U)
4847 #define GPIO_ODR_OD10_Msk              (0x1UL << GPIO_ODR_OD10_Pos)             /*!< 0x00000400 */
4848 #define GPIO_ODR_OD10                  GPIO_ODR_OD10_Msk
4849 #define GPIO_ODR_OD11_Pos              (11U)
4850 #define GPIO_ODR_OD11_Msk              (0x1UL << GPIO_ODR_OD11_Pos)             /*!< 0x00000800 */
4851 #define GPIO_ODR_OD11                  GPIO_ODR_OD11_Msk
4852 #define GPIO_ODR_OD12_Pos              (12U)
4853 #define GPIO_ODR_OD12_Msk              (0x1UL << GPIO_ODR_OD12_Pos)             /*!< 0x00001000 */
4854 #define GPIO_ODR_OD12                  GPIO_ODR_OD12_Msk
4855 #define GPIO_ODR_OD13_Pos              (13U)
4856 #define GPIO_ODR_OD13_Msk              (0x1UL << GPIO_ODR_OD13_Pos)             /*!< 0x00002000 */
4857 #define GPIO_ODR_OD13                  GPIO_ODR_OD13_Msk
4858 #define GPIO_ODR_OD14_Pos              (14U)
4859 #define GPIO_ODR_OD14_Msk              (0x1UL << GPIO_ODR_OD14_Pos)             /*!< 0x00004000 */
4860 #define GPIO_ODR_OD14                  GPIO_ODR_OD14_Msk
4861 #define GPIO_ODR_OD15_Pos              (15U)
4862 #define GPIO_ODR_OD15_Msk              (0x1UL << GPIO_ODR_OD15_Pos)             /*!< 0x00008000 */
4863 #define GPIO_ODR_OD15                  GPIO_ODR_OD15_Msk
4864 
4865 /******************  Bits definition for GPIO_BSRR register  ******************/
4866 #define GPIO_BSRR_BS0_Pos              (0U)
4867 #define GPIO_BSRR_BS0_Msk              (0x1UL << GPIO_BSRR_BS0_Pos)             /*!< 0x00000001 */
4868 #define GPIO_BSRR_BS0                  GPIO_BSRR_BS0_Msk
4869 #define GPIO_BSRR_BS1_Pos              (1U)
4870 #define GPIO_BSRR_BS1_Msk              (0x1UL << GPIO_BSRR_BS1_Pos)             /*!< 0x00000002 */
4871 #define GPIO_BSRR_BS1                  GPIO_BSRR_BS1_Msk
4872 #define GPIO_BSRR_BS2_Pos              (2U)
4873 #define GPIO_BSRR_BS2_Msk              (0x1UL << GPIO_BSRR_BS2_Pos)             /*!< 0x00000004 */
4874 #define GPIO_BSRR_BS2                  GPIO_BSRR_BS2_Msk
4875 #define GPIO_BSRR_BS3_Pos              (3U)
4876 #define GPIO_BSRR_BS3_Msk              (0x1UL << GPIO_BSRR_BS3_Pos)             /*!< 0x00000008 */
4877 #define GPIO_BSRR_BS3                  GPIO_BSRR_BS3_Msk
4878 #define GPIO_BSRR_BS4_Pos              (4U)
4879 #define GPIO_BSRR_BS4_Msk              (0x1UL << GPIO_BSRR_BS4_Pos)             /*!< 0x00000010 */
4880 #define GPIO_BSRR_BS4                  GPIO_BSRR_BS4_Msk
4881 #define GPIO_BSRR_BS5_Pos              (5U)
4882 #define GPIO_BSRR_BS5_Msk              (0x1UL << GPIO_BSRR_BS5_Pos)             /*!< 0x00000020 */
4883 #define GPIO_BSRR_BS5                  GPIO_BSRR_BS5_Msk
4884 #define GPIO_BSRR_BS6_Pos              (6U)
4885 #define GPIO_BSRR_BS6_Msk              (0x1UL << GPIO_BSRR_BS6_Pos)             /*!< 0x00000040 */
4886 #define GPIO_BSRR_BS6                  GPIO_BSRR_BS6_Msk
4887 #define GPIO_BSRR_BS7_Pos              (7U)
4888 #define GPIO_BSRR_BS7_Msk              (0x1UL << GPIO_BSRR_BS7_Pos)             /*!< 0x00000080 */
4889 #define GPIO_BSRR_BS7                  GPIO_BSRR_BS7_Msk
4890 #define GPIO_BSRR_BS8_Pos              (8U)
4891 #define GPIO_BSRR_BS8_Msk              (0x1UL << GPIO_BSRR_BS8_Pos)             /*!< 0x00000100 */
4892 #define GPIO_BSRR_BS8                  GPIO_BSRR_BS8_Msk
4893 #define GPIO_BSRR_BS9_Pos              (9U)
4894 #define GPIO_BSRR_BS9_Msk              (0x1UL << GPIO_BSRR_BS9_Pos)             /*!< 0x00000200 */
4895 #define GPIO_BSRR_BS9                  GPIO_BSRR_BS9_Msk
4896 #define GPIO_BSRR_BS10_Pos             (10U)
4897 #define GPIO_BSRR_BS10_Msk             (0x1UL << GPIO_BSRR_BS10_Pos)            /*!< 0x00000400 */
4898 #define GPIO_BSRR_BS10                 GPIO_BSRR_BS10_Msk
4899 #define GPIO_BSRR_BS11_Pos             (11U)
4900 #define GPIO_BSRR_BS11_Msk             (0x1UL << GPIO_BSRR_BS11_Pos)            /*!< 0x00000800 */
4901 #define GPIO_BSRR_BS11                 GPIO_BSRR_BS11_Msk
4902 #define GPIO_BSRR_BS12_Pos             (12U)
4903 #define GPIO_BSRR_BS12_Msk             (0x1UL << GPIO_BSRR_BS12_Pos)            /*!< 0x00001000 */
4904 #define GPIO_BSRR_BS12                 GPIO_BSRR_BS12_Msk
4905 #define GPIO_BSRR_BS13_Pos             (13U)
4906 #define GPIO_BSRR_BS13_Msk             (0x1UL << GPIO_BSRR_BS13_Pos)            /*!< 0x00002000 */
4907 #define GPIO_BSRR_BS13                 GPIO_BSRR_BS13_Msk
4908 #define GPIO_BSRR_BS14_Pos             (14U)
4909 #define GPIO_BSRR_BS14_Msk             (0x1UL << GPIO_BSRR_BS14_Pos)            /*!< 0x00004000 */
4910 #define GPIO_BSRR_BS14                 GPIO_BSRR_BS14_Msk
4911 #define GPIO_BSRR_BS15_Pos             (15U)
4912 #define GPIO_BSRR_BS15_Msk             (0x1UL << GPIO_BSRR_BS15_Pos)            /*!< 0x00008000 */
4913 #define GPIO_BSRR_BS15                 GPIO_BSRR_BS15_Msk
4914 #define GPIO_BSRR_BR0_Pos              (16U)
4915 #define GPIO_BSRR_BR0_Msk              (0x1UL << GPIO_BSRR_BR0_Pos)             /*!< 0x00010000 */
4916 #define GPIO_BSRR_BR0                  GPIO_BSRR_BR0_Msk
4917 #define GPIO_BSRR_BR1_Pos              (17U)
4918 #define GPIO_BSRR_BR1_Msk              (0x1UL << GPIO_BSRR_BR1_Pos)             /*!< 0x00020000 */
4919 #define GPIO_BSRR_BR1                  GPIO_BSRR_BR1_Msk
4920 #define GPIO_BSRR_BR2_Pos              (18U)
4921 #define GPIO_BSRR_BR2_Msk              (0x1UL << GPIO_BSRR_BR2_Pos)             /*!< 0x00040000 */
4922 #define GPIO_BSRR_BR2                  GPIO_BSRR_BR2_Msk
4923 #define GPIO_BSRR_BR3_Pos              (19U)
4924 #define GPIO_BSRR_BR3_Msk              (0x1UL << GPIO_BSRR_BR3_Pos)             /*!< 0x00080000 */
4925 #define GPIO_BSRR_BR3                  GPIO_BSRR_BR3_Msk
4926 #define GPIO_BSRR_BR4_Pos              (20U)
4927 #define GPIO_BSRR_BR4_Msk              (0x1UL << GPIO_BSRR_BR4_Pos)             /*!< 0x00100000 */
4928 #define GPIO_BSRR_BR4                  GPIO_BSRR_BR4_Msk
4929 #define GPIO_BSRR_BR5_Pos              (21U)
4930 #define GPIO_BSRR_BR5_Msk              (0x1UL << GPIO_BSRR_BR5_Pos)             /*!< 0x00200000 */
4931 #define GPIO_BSRR_BR5                  GPIO_BSRR_BR5_Msk
4932 #define GPIO_BSRR_BR6_Pos              (22U)
4933 #define GPIO_BSRR_BR6_Msk              (0x1UL << GPIO_BSRR_BR6_Pos)             /*!< 0x00400000 */
4934 #define GPIO_BSRR_BR6                  GPIO_BSRR_BR6_Msk
4935 #define GPIO_BSRR_BR7_Pos              (23U)
4936 #define GPIO_BSRR_BR7_Msk              (0x1UL << GPIO_BSRR_BR7_Pos)             /*!< 0x00800000 */
4937 #define GPIO_BSRR_BR7                  GPIO_BSRR_BR7_Msk
4938 #define GPIO_BSRR_BR8_Pos              (24U)
4939 #define GPIO_BSRR_BR8_Msk              (0x1UL << GPIO_BSRR_BR8_Pos)             /*!< 0x01000000 */
4940 #define GPIO_BSRR_BR8                  GPIO_BSRR_BR8_Msk
4941 #define GPIO_BSRR_BR9_Pos              (25U)
4942 #define GPIO_BSRR_BR9_Msk              (0x1UL << GPIO_BSRR_BR9_Pos)             /*!< 0x02000000 */
4943 #define GPIO_BSRR_BR9                  GPIO_BSRR_BR9_Msk
4944 #define GPIO_BSRR_BR10_Pos             (26U)
4945 #define GPIO_BSRR_BR10_Msk             (0x1UL << GPIO_BSRR_BR10_Pos)            /*!< 0x04000000 */
4946 #define GPIO_BSRR_BR10                 GPIO_BSRR_BR10_Msk
4947 #define GPIO_BSRR_BR11_Pos             (27U)
4948 #define GPIO_BSRR_BR11_Msk             (0x1UL << GPIO_BSRR_BR11_Pos)            /*!< 0x08000000 */
4949 #define GPIO_BSRR_BR11                 GPIO_BSRR_BR11_Msk
4950 #define GPIO_BSRR_BR12_Pos             (28U)
4951 #define GPIO_BSRR_BR12_Msk             (0x1UL << GPIO_BSRR_BR12_Pos)            /*!< 0x10000000 */
4952 #define GPIO_BSRR_BR12                 GPIO_BSRR_BR12_Msk
4953 #define GPIO_BSRR_BR13_Pos             (29U)
4954 #define GPIO_BSRR_BR13_Msk             (0x1UL << GPIO_BSRR_BR13_Pos)            /*!< 0x20000000 */
4955 #define GPIO_BSRR_BR13                 GPIO_BSRR_BR13_Msk
4956 #define GPIO_BSRR_BR14_Pos             (30U)
4957 #define GPIO_BSRR_BR14_Msk             (0x1UL << GPIO_BSRR_BR14_Pos)            /*!< 0x40000000 */
4958 #define GPIO_BSRR_BR14                 GPIO_BSRR_BR14_Msk
4959 #define GPIO_BSRR_BR15_Pos             (31U)
4960 #define GPIO_BSRR_BR15_Msk             (0x1UL << GPIO_BSRR_BR15_Pos)            /*!< 0x80000000 */
4961 #define GPIO_BSRR_BR15                 GPIO_BSRR_BR15_Msk
4962 
4963 /****************** Bit definition for GPIO_LCKR register *********************/
4964 #define GPIO_LCKR_LCK0_Pos             (0U)
4965 #define GPIO_LCKR_LCK0_Msk             (0x1UL << GPIO_LCKR_LCK0_Pos)            /*!< 0x00000001 */
4966 #define GPIO_LCKR_LCK0                 GPIO_LCKR_LCK0_Msk
4967 #define GPIO_LCKR_LCK1_Pos             (1U)
4968 #define GPIO_LCKR_LCK1_Msk             (0x1UL << GPIO_LCKR_LCK1_Pos)            /*!< 0x00000002 */
4969 #define GPIO_LCKR_LCK1                 GPIO_LCKR_LCK1_Msk
4970 #define GPIO_LCKR_LCK2_Pos             (2U)
4971 #define GPIO_LCKR_LCK2_Msk             (0x1UL << GPIO_LCKR_LCK2_Pos)            /*!< 0x00000004 */
4972 #define GPIO_LCKR_LCK2                 GPIO_LCKR_LCK2_Msk
4973 #define GPIO_LCKR_LCK3_Pos             (3U)
4974 #define GPIO_LCKR_LCK3_Msk             (0x1UL << GPIO_LCKR_LCK3_Pos)            /*!< 0x00000008 */
4975 #define GPIO_LCKR_LCK3                 GPIO_LCKR_LCK3_Msk
4976 #define GPIO_LCKR_LCK4_Pos             (4U)
4977 #define GPIO_LCKR_LCK4_Msk             (0x1UL << GPIO_LCKR_LCK4_Pos)            /*!< 0x00000010 */
4978 #define GPIO_LCKR_LCK4                 GPIO_LCKR_LCK4_Msk
4979 #define GPIO_LCKR_LCK5_Pos             (5U)
4980 #define GPIO_LCKR_LCK5_Msk             (0x1UL << GPIO_LCKR_LCK5_Pos)            /*!< 0x00000020 */
4981 #define GPIO_LCKR_LCK5                 GPIO_LCKR_LCK5_Msk
4982 #define GPIO_LCKR_LCK6_Pos             (6U)
4983 #define GPIO_LCKR_LCK6_Msk             (0x1UL << GPIO_LCKR_LCK6_Pos)            /*!< 0x00000040 */
4984 #define GPIO_LCKR_LCK6                 GPIO_LCKR_LCK6_Msk
4985 #define GPIO_LCKR_LCK7_Pos             (7U)
4986 #define GPIO_LCKR_LCK7_Msk             (0x1UL << GPIO_LCKR_LCK7_Pos)            /*!< 0x00000080 */
4987 #define GPIO_LCKR_LCK7                 GPIO_LCKR_LCK7_Msk
4988 #define GPIO_LCKR_LCK8_Pos             (8U)
4989 #define GPIO_LCKR_LCK8_Msk             (0x1UL << GPIO_LCKR_LCK8_Pos)            /*!< 0x00000100 */
4990 #define GPIO_LCKR_LCK8                 GPIO_LCKR_LCK8_Msk
4991 #define GPIO_LCKR_LCK9_Pos             (9U)
4992 #define GPIO_LCKR_LCK9_Msk             (0x1UL << GPIO_LCKR_LCK9_Pos)            /*!< 0x00000200 */
4993 #define GPIO_LCKR_LCK9                 GPIO_LCKR_LCK9_Msk
4994 #define GPIO_LCKR_LCK10_Pos            (10U)
4995 #define GPIO_LCKR_LCK10_Msk            (0x1UL << GPIO_LCKR_LCK10_Pos)           /*!< 0x00000400 */
4996 #define GPIO_LCKR_LCK10                GPIO_LCKR_LCK10_Msk
4997 #define GPIO_LCKR_LCK11_Pos            (11U)
4998 #define GPIO_LCKR_LCK11_Msk            (0x1UL << GPIO_LCKR_LCK11_Pos)           /*!< 0x00000800 */
4999 #define GPIO_LCKR_LCK11                GPIO_LCKR_LCK11_Msk
5000 #define GPIO_LCKR_LCK12_Pos            (12U)
5001 #define GPIO_LCKR_LCK12_Msk            (0x1UL << GPIO_LCKR_LCK12_Pos)           /*!< 0x00001000 */
5002 #define GPIO_LCKR_LCK12                GPIO_LCKR_LCK12_Msk
5003 #define GPIO_LCKR_LCK13_Pos            (13U)
5004 #define GPIO_LCKR_LCK13_Msk            (0x1UL << GPIO_LCKR_LCK13_Pos)           /*!< 0x00002000 */
5005 #define GPIO_LCKR_LCK13                GPIO_LCKR_LCK13_Msk
5006 #define GPIO_LCKR_LCK14_Pos            (14U)
5007 #define GPIO_LCKR_LCK14_Msk            (0x1UL << GPIO_LCKR_LCK14_Pos)           /*!< 0x00004000 */
5008 #define GPIO_LCKR_LCK14                GPIO_LCKR_LCK14_Msk
5009 #define GPIO_LCKR_LCK15_Pos            (15U)
5010 #define GPIO_LCKR_LCK15_Msk            (0x1UL << GPIO_LCKR_LCK15_Pos)           /*!< 0x00008000 */
5011 #define GPIO_LCKR_LCK15                GPIO_LCKR_LCK15_Msk
5012 #define GPIO_LCKR_LCKK_Pos             (16U)
5013 #define GPIO_LCKR_LCKK_Msk             (0x1UL << GPIO_LCKR_LCKK_Pos)            /*!< 0x00010000 */
5014 #define GPIO_LCKR_LCKK                 GPIO_LCKR_LCKK_Msk
5015 
5016 /****************** Bit definition for GPIO_AFRL register *********************/
5017 #define GPIO_AFRL_AFSEL0_Pos           (0U)
5018 #define GPIO_AFRL_AFSEL0_Msk           (0xFUL << GPIO_AFRL_AFSEL0_Pos)          /*!< 0x0000000F */
5019 #define GPIO_AFRL_AFSEL0               GPIO_AFRL_AFSEL0_Msk
5020 #define GPIO_AFRL_AFSEL0_0             (0x1UL << GPIO_AFRL_AFSEL0_Pos)          /*!< 0x00000001 */
5021 #define GPIO_AFRL_AFSEL0_1             (0x2UL << GPIO_AFRL_AFSEL0_Pos)          /*!< 0x00000002 */
5022 #define GPIO_AFRL_AFSEL0_2             (0x4UL << GPIO_AFRL_AFSEL0_Pos)          /*!< 0x00000004 */
5023 #define GPIO_AFRL_AFSEL0_3             (0x8UL << GPIO_AFRL_AFSEL0_Pos)          /*!< 0x00000008 */
5024 #define GPIO_AFRL_AFSEL1_Pos           (4U)
5025 #define GPIO_AFRL_AFSEL1_Msk           (0xFUL << GPIO_AFRL_AFSEL1_Pos)          /*!< 0x000000F0 */
5026 #define GPIO_AFRL_AFSEL1               GPIO_AFRL_AFSEL1_Msk
5027 #define GPIO_AFRL_AFSEL1_0             (0x1UL << GPIO_AFRL_AFSEL1_Pos)          /*!< 0x00000010 */
5028 #define GPIO_AFRL_AFSEL1_1             (0x2UL << GPIO_AFRL_AFSEL1_Pos)          /*!< 0x00000020 */
5029 #define GPIO_AFRL_AFSEL1_2             (0x4UL << GPIO_AFRL_AFSEL1_Pos)          /*!< 0x00000040 */
5030 #define GPIO_AFRL_AFSEL1_3             (0x8UL << GPIO_AFRL_AFSEL1_Pos)          /*!< 0x00000080 */
5031 #define GPIO_AFRL_AFSEL2_Pos           (8U)
5032 #define GPIO_AFRL_AFSEL2_Msk           (0xFUL << GPIO_AFRL_AFSEL2_Pos)          /*!< 0x00000F00 */
5033 #define GPIO_AFRL_AFSEL2               GPIO_AFRL_AFSEL2_Msk
5034 #define GPIO_AFRL_AFSEL2_0             (0x1UL << GPIO_AFRL_AFSEL2_Pos)          /*!< 0x00000100 */
5035 #define GPIO_AFRL_AFSEL2_1             (0x2UL << GPIO_AFRL_AFSEL2_Pos)          /*!< 0x00000200 */
5036 #define GPIO_AFRL_AFSEL2_2             (0x4UL << GPIO_AFRL_AFSEL2_Pos)          /*!< 0x00000400 */
5037 #define GPIO_AFRL_AFSEL2_3             (0x8UL << GPIO_AFRL_AFSEL2_Pos)          /*!< 0x00000800 */
5038 #define GPIO_AFRL_AFSEL3_Pos           (12U)
5039 #define GPIO_AFRL_AFSEL3_Msk           (0xFUL << GPIO_AFRL_AFSEL3_Pos)          /*!< 0x0000F000 */
5040 #define GPIO_AFRL_AFSEL3               GPIO_AFRL_AFSEL3_Msk
5041 #define GPIO_AFRL_AFSEL3_0             (0x1UL << GPIO_AFRL_AFSEL3_Pos)          /*!< 0x00001000 */
5042 #define GPIO_AFRL_AFSEL3_1             (0x2UL << GPIO_AFRL_AFSEL3_Pos)          /*!< 0x00002000 */
5043 #define GPIO_AFRL_AFSEL3_2             (0x4UL << GPIO_AFRL_AFSEL3_Pos)          /*!< 0x00004000 */
5044 #define GPIO_AFRL_AFSEL3_3             (0x8UL << GPIO_AFRL_AFSEL3_Pos)          /*!< 0x00008000 */
5045 #define GPIO_AFRL_AFSEL4_Pos           (16U)
5046 #define GPIO_AFRL_AFSEL4_Msk           (0xFUL << GPIO_AFRL_AFSEL4_Pos)          /*!< 0x000F0000 */
5047 #define GPIO_AFRL_AFSEL4               GPIO_AFRL_AFSEL4_Msk
5048 #define GPIO_AFRL_AFSEL4_0             (0x1UL << GPIO_AFRL_AFSEL4_Pos)          /*!< 0x00010000 */
5049 #define GPIO_AFRL_AFSEL4_1             (0x2UL << GPIO_AFRL_AFSEL4_Pos)          /*!< 0x00020000 */
5050 #define GPIO_AFRL_AFSEL4_2             (0x4UL << GPIO_AFRL_AFSEL4_Pos)          /*!< 0x00040000 */
5051 #define GPIO_AFRL_AFSEL4_3             (0x8UL << GPIO_AFRL_AFSEL4_Pos)          /*!< 0x00080000 */
5052 #define GPIO_AFRL_AFSEL5_Pos           (20U)
5053 #define GPIO_AFRL_AFSEL5_Msk           (0xFUL << GPIO_AFRL_AFSEL5_Pos)          /*!< 0x00F00000 */
5054 #define GPIO_AFRL_AFSEL5               GPIO_AFRL_AFSEL5_Msk
5055 #define GPIO_AFRL_AFSEL5_0             (0x1UL << GPIO_AFRL_AFSEL5_Pos)          /*!< 0x00100000 */
5056 #define GPIO_AFRL_AFSEL5_1             (0x2UL << GPIO_AFRL_AFSEL5_Pos)          /*!< 0x00200000 */
5057 #define GPIO_AFRL_AFSEL5_2             (0x4UL << GPIO_AFRL_AFSEL5_Pos)          /*!< 0x00400000 */
5058 #define GPIO_AFRL_AFSEL5_3             (0x8UL << GPIO_AFRL_AFSEL5_Pos)          /*!< 0x00800000 */
5059 #define GPIO_AFRL_AFSEL6_Pos           (24U)
5060 #define GPIO_AFRL_AFSEL6_Msk           (0xFUL << GPIO_AFRL_AFSEL6_Pos)          /*!< 0x0F000000 */
5061 #define GPIO_AFRL_AFSEL6               GPIO_AFRL_AFSEL6_Msk
5062 #define GPIO_AFRL_AFSEL6_0             (0x1UL << GPIO_AFRL_AFSEL6_Pos)          /*!< 0x01000000 */
5063 #define GPIO_AFRL_AFSEL6_1             (0x2UL << GPIO_AFRL_AFSEL6_Pos)          /*!< 0x02000000 */
5064 #define GPIO_AFRL_AFSEL6_2             (0x4UL << GPIO_AFRL_AFSEL6_Pos)          /*!< 0x04000000 */
5065 #define GPIO_AFRL_AFSEL6_3             (0x8UL << GPIO_AFRL_AFSEL6_Pos)          /*!< 0x08000000 */
5066 #define GPIO_AFRL_AFSEL7_Pos           (28U)
5067 #define GPIO_AFRL_AFSEL7_Msk           (0xFUL << GPIO_AFRL_AFSEL7_Pos)          /*!< 0xF0000000 */
5068 #define GPIO_AFRL_AFSEL7               GPIO_AFRL_AFSEL7_Msk
5069 #define GPIO_AFRL_AFSEL7_0             (0x1UL << GPIO_AFRL_AFSEL7_Pos)          /*!< 0x10000000 */
5070 #define GPIO_AFRL_AFSEL7_1             (0x2UL << GPIO_AFRL_AFSEL7_Pos)          /*!< 0x20000000 */
5071 #define GPIO_AFRL_AFSEL7_2             (0x4UL << GPIO_AFRL_AFSEL7_Pos)          /*!< 0x40000000 */
5072 #define GPIO_AFRL_AFSEL7_3             (0x8UL << GPIO_AFRL_AFSEL7_Pos)          /*!< 0x80000000 */
5073 
5074 /****************** Bit definition for GPIO_AFRH register *********************/
5075 #define GPIO_AFRH_AFSEL8_Pos           (0U)
5076 #define GPIO_AFRH_AFSEL8_Msk           (0xFUL << GPIO_AFRH_AFSEL8_Pos)          /*!< 0x0000000F */
5077 #define GPIO_AFRH_AFSEL8               GPIO_AFRH_AFSEL8_Msk
5078 #define GPIO_AFRH_AFSEL8_0             (0x1UL << GPIO_AFRH_AFSEL8_Pos)          /*!< 0x00000001 */
5079 #define GPIO_AFRH_AFSEL8_1             (0x2UL << GPIO_AFRH_AFSEL8_Pos)          /*!< 0x00000002 */
5080 #define GPIO_AFRH_AFSEL8_2             (0x4UL << GPIO_AFRH_AFSEL8_Pos)          /*!< 0x00000004 */
5081 #define GPIO_AFRH_AFSEL8_3             (0x8UL << GPIO_AFRH_AFSEL8_Pos)          /*!< 0x00000008 */
5082 #define GPIO_AFRH_AFSEL9_Pos           (4U)
5083 #define GPIO_AFRH_AFSEL9_Msk           (0xFUL << GPIO_AFRH_AFSEL9_Pos)          /*!< 0x000000F0 */
5084 #define GPIO_AFRH_AFSEL9               GPIO_AFRH_AFSEL9_Msk
5085 #define GPIO_AFRH_AFSEL9_0             (0x1UL << GPIO_AFRH_AFSEL9_Pos)          /*!< 0x00000010 */
5086 #define GPIO_AFRH_AFSEL9_1             (0x2UL << GPIO_AFRH_AFSEL9_Pos)          /*!< 0x00000020 */
5087 #define GPIO_AFRH_AFSEL9_2             (0x4UL << GPIO_AFRH_AFSEL9_Pos)          /*!< 0x00000040 */
5088 #define GPIO_AFRH_AFSEL9_3             (0x8UL << GPIO_AFRH_AFSEL9_Pos)          /*!< 0x00000080 */
5089 #define GPIO_AFRH_AFSEL10_Pos          (8U)
5090 #define GPIO_AFRH_AFSEL10_Msk          (0xFUL << GPIO_AFRH_AFSEL10_Pos)         /*!< 0x00000F00 */
5091 #define GPIO_AFRH_AFSEL10              GPIO_AFRH_AFSEL10_Msk
5092 #define GPIO_AFRH_AFSEL10_0            (0x1UL << GPIO_AFRH_AFSEL10_Pos)         /*!< 0x00000100 */
5093 #define GPIO_AFRH_AFSEL10_1            (0x2UL << GPIO_AFRH_AFSEL10_Pos)         /*!< 0x00000200 */
5094 #define GPIO_AFRH_AFSEL10_2            (0x4UL << GPIO_AFRH_AFSEL10_Pos)         /*!< 0x00000400 */
5095 #define GPIO_AFRH_AFSEL10_3            (0x8UL << GPIO_AFRH_AFSEL10_Pos)         /*!< 0x00000800 */
5096 #define GPIO_AFRH_AFSEL11_Pos          (12U)
5097 #define GPIO_AFRH_AFSEL11_Msk          (0xFUL << GPIO_AFRH_AFSEL11_Pos)         /*!< 0x0000F000 */
5098 #define GPIO_AFRH_AFSEL11              GPIO_AFRH_AFSEL11_Msk
5099 #define GPIO_AFRH_AFSEL11_0            (0x1UL << GPIO_AFRH_AFSEL11_Pos)         /*!< 0x00001000 */
5100 #define GPIO_AFRH_AFSEL11_1            (0x2UL << GPIO_AFRH_AFSEL11_Pos)         /*!< 0x00002000 */
5101 #define GPIO_AFRH_AFSEL11_2            (0x4UL << GPIO_AFRH_AFSEL11_Pos)         /*!< 0x00004000 */
5102 #define GPIO_AFRH_AFSEL11_3            (0x8UL << GPIO_AFRH_AFSEL11_Pos)         /*!< 0x00008000 */
5103 #define GPIO_AFRH_AFSEL12_Pos          (16U)
5104 #define GPIO_AFRH_AFSEL12_Msk          (0xFUL << GPIO_AFRH_AFSEL12_Pos)         /*!< 0x000F0000 */
5105 #define GPIO_AFRH_AFSEL12              GPIO_AFRH_AFSEL12_Msk
5106 #define GPIO_AFRH_AFSEL12_0            (0x1UL << GPIO_AFRH_AFSEL12_Pos)         /*!< 0x00010000 */
5107 #define GPIO_AFRH_AFSEL12_1            (0x2UL << GPIO_AFRH_AFSEL12_Pos)         /*!< 0x00020000 */
5108 #define GPIO_AFRH_AFSEL12_2            (0x4UL << GPIO_AFRH_AFSEL12_Pos)         /*!< 0x00040000 */
5109 #define GPIO_AFRH_AFSEL12_3            (0x8UL << GPIO_AFRH_AFSEL12_Pos)         /*!< 0x00080000 */
5110 #define GPIO_AFRH_AFSEL13_Pos          (20U)
5111 #define GPIO_AFRH_AFSEL13_Msk          (0xFUL << GPIO_AFRH_AFSEL13_Pos)         /*!< 0x00F00000 */
5112 #define GPIO_AFRH_AFSEL13              GPIO_AFRH_AFSEL13_Msk
5113 #define GPIO_AFRH_AFSEL13_0            (0x1UL << GPIO_AFRH_AFSEL13_Pos)         /*!< 0x00100000 */
5114 #define GPIO_AFRH_AFSEL13_1            (0x2UL << GPIO_AFRH_AFSEL13_Pos)         /*!< 0x00200000 */
5115 #define GPIO_AFRH_AFSEL13_2            (0x4UL << GPIO_AFRH_AFSEL13_Pos)         /*!< 0x00400000 */
5116 #define GPIO_AFRH_AFSEL13_3            (0x8UL << GPIO_AFRH_AFSEL13_Pos)         /*!< 0x00800000 */
5117 #define GPIO_AFRH_AFSEL14_Pos          (24U)
5118 #define GPIO_AFRH_AFSEL14_Msk          (0xFUL << GPIO_AFRH_AFSEL14_Pos)         /*!< 0x0F000000 */
5119 #define GPIO_AFRH_AFSEL14              GPIO_AFRH_AFSEL14_Msk
5120 #define GPIO_AFRH_AFSEL14_0            (0x1UL << GPIO_AFRH_AFSEL14_Pos)         /*!< 0x01000000 */
5121 #define GPIO_AFRH_AFSEL14_1            (0x2UL << GPIO_AFRH_AFSEL14_Pos)         /*!< 0x02000000 */
5122 #define GPIO_AFRH_AFSEL14_2            (0x4UL << GPIO_AFRH_AFSEL14_Pos)         /*!< 0x04000000 */
5123 #define GPIO_AFRH_AFSEL14_3            (0x8UL << GPIO_AFRH_AFSEL14_Pos)         /*!< 0x08000000 */
5124 #define GPIO_AFRH_AFSEL15_Pos          (28U)
5125 #define GPIO_AFRH_AFSEL15_Msk          (0xFUL << GPIO_AFRH_AFSEL15_Pos)         /*!< 0xF0000000 */
5126 #define GPIO_AFRH_AFSEL15              GPIO_AFRH_AFSEL15_Msk
5127 #define GPIO_AFRH_AFSEL15_0            (0x1UL << GPIO_AFRH_AFSEL15_Pos)         /*!< 0x10000000 */
5128 #define GPIO_AFRH_AFSEL15_1            (0x2UL << GPIO_AFRH_AFSEL15_Pos)         /*!< 0x20000000 */
5129 #define GPIO_AFRH_AFSEL15_2            (0x4UL << GPIO_AFRH_AFSEL15_Pos)         /*!< 0x40000000 */
5130 #define GPIO_AFRH_AFSEL15_3            (0x8UL << GPIO_AFRH_AFSEL15_Pos)         /*!< 0x80000000 */
5131 
5132 /******************  Bits definition for GPIO_BRR register  ******************/
5133 #define GPIO_BRR_BR0_Pos               (0U)
5134 #define GPIO_BRR_BR0_Msk               (0x1UL << GPIO_BRR_BR0_Pos)              /*!< 0x00000001 */
5135 #define GPIO_BRR_BR0                   GPIO_BRR_BR0_Msk
5136 #define GPIO_BRR_BR1_Pos               (1U)
5137 #define GPIO_BRR_BR1_Msk               (0x1UL << GPIO_BRR_BR1_Pos)              /*!< 0x00000002 */
5138 #define GPIO_BRR_BR1                   GPIO_BRR_BR1_Msk
5139 #define GPIO_BRR_BR2_Pos               (2U)
5140 #define GPIO_BRR_BR2_Msk               (0x1UL << GPIO_BRR_BR2_Pos)              /*!< 0x00000004 */
5141 #define GPIO_BRR_BR2                   GPIO_BRR_BR2_Msk
5142 #define GPIO_BRR_BR3_Pos               (3U)
5143 #define GPIO_BRR_BR3_Msk               (0x1UL << GPIO_BRR_BR3_Pos)              /*!< 0x00000008 */
5144 #define GPIO_BRR_BR3                   GPIO_BRR_BR3_Msk
5145 #define GPIO_BRR_BR4_Pos               (4U)
5146 #define GPIO_BRR_BR4_Msk               (0x1UL << GPIO_BRR_BR4_Pos)              /*!< 0x00000010 */
5147 #define GPIO_BRR_BR4                   GPIO_BRR_BR4_Msk
5148 #define GPIO_BRR_BR5_Pos               (5U)
5149 #define GPIO_BRR_BR5_Msk               (0x1UL << GPIO_BRR_BR5_Pos)              /*!< 0x00000020 */
5150 #define GPIO_BRR_BR5                   GPIO_BRR_BR5_Msk
5151 #define GPIO_BRR_BR6_Pos               (6U)
5152 #define GPIO_BRR_BR6_Msk               (0x1UL << GPIO_BRR_BR6_Pos)              /*!< 0x00000040 */
5153 #define GPIO_BRR_BR6                   GPIO_BRR_BR6_Msk
5154 #define GPIO_BRR_BR7_Pos               (7U)
5155 #define GPIO_BRR_BR7_Msk               (0x1UL << GPIO_BRR_BR7_Pos)              /*!< 0x00000080 */
5156 #define GPIO_BRR_BR7                   GPIO_BRR_BR7_Msk
5157 #define GPIO_BRR_BR8_Pos               (8U)
5158 #define GPIO_BRR_BR8_Msk               (0x1UL << GPIO_BRR_BR8_Pos)              /*!< 0x00000100 */
5159 #define GPIO_BRR_BR8                   GPIO_BRR_BR8_Msk
5160 #define GPIO_BRR_BR9_Pos               (9U)
5161 #define GPIO_BRR_BR9_Msk               (0x1UL << GPIO_BRR_BR9_Pos)              /*!< 0x00000200 */
5162 #define GPIO_BRR_BR9                   GPIO_BRR_BR9_Msk
5163 #define GPIO_BRR_BR10_Pos              (10U)
5164 #define GPIO_BRR_BR10_Msk              (0x1UL << GPIO_BRR_BR10_Pos)             /*!< 0x00000400 */
5165 #define GPIO_BRR_BR10                  GPIO_BRR_BR10_Msk
5166 #define GPIO_BRR_BR11_Pos              (11U)
5167 #define GPIO_BRR_BR11_Msk              (0x1UL << GPIO_BRR_BR11_Pos)             /*!< 0x00000800 */
5168 #define GPIO_BRR_BR11                  GPIO_BRR_BR11_Msk
5169 #define GPIO_BRR_BR12_Pos              (12U)
5170 #define GPIO_BRR_BR12_Msk              (0x1UL << GPIO_BRR_BR12_Pos)             /*!< 0x00001000 */
5171 #define GPIO_BRR_BR12                  GPIO_BRR_BR12_Msk
5172 #define GPIO_BRR_BR13_Pos              (13U)
5173 #define GPIO_BRR_BR13_Msk              (0x1UL << GPIO_BRR_BR13_Pos)             /*!< 0x00002000 */
5174 #define GPIO_BRR_BR13                  GPIO_BRR_BR13_Msk
5175 #define GPIO_BRR_BR14_Pos              (14U)
5176 #define GPIO_BRR_BR14_Msk              (0x1UL << GPIO_BRR_BR14_Pos)             /*!< 0x00004000 */
5177 #define GPIO_BRR_BR14                  GPIO_BRR_BR14_Msk
5178 #define GPIO_BRR_BR15_Pos              (15U)
5179 #define GPIO_BRR_BR15_Msk              (0x1UL << GPIO_BRR_BR15_Pos)             /*!< 0x00008000 */
5180 #define GPIO_BRR_BR15                  GPIO_BRR_BR15_Msk
5181 
5182 
5183 /******************************************************************************/
5184 /*                                                                            */
5185 /*                      Inter-integrated Circuit Interface (I2C)              */
5186 /*                                                                            */
5187 /******************************************************************************/
5188 /*******************  Bit definition for I2C_CR1 register  *******************/
5189 #define I2C_CR1_PE_Pos               (0U)
5190 #define I2C_CR1_PE_Msk               (0x1UL << I2C_CR1_PE_Pos)                 /*!< 0x00000001 */
5191 #define I2C_CR1_PE                   I2C_CR1_PE_Msk                            /*!< Peripheral enable */
5192 #define I2C_CR1_TXIE_Pos             (1U)
5193 #define I2C_CR1_TXIE_Msk             (0x1UL << I2C_CR1_TXIE_Pos)               /*!< 0x00000002 */
5194 #define I2C_CR1_TXIE                 I2C_CR1_TXIE_Msk                          /*!< TX interrupt enable */
5195 #define I2C_CR1_RXIE_Pos             (2U)
5196 #define I2C_CR1_RXIE_Msk             (0x1UL << I2C_CR1_RXIE_Pos)               /*!< 0x00000004 */
5197 #define I2C_CR1_RXIE                 I2C_CR1_RXIE_Msk                          /*!< RX interrupt enable */
5198 #define I2C_CR1_ADDRIE_Pos           (3U)
5199 #define I2C_CR1_ADDRIE_Msk           (0x1UL << I2C_CR1_ADDRIE_Pos)             /*!< 0x00000008 */
5200 #define I2C_CR1_ADDRIE               I2C_CR1_ADDRIE_Msk                        /*!< Address match interrupt enable */
5201 #define I2C_CR1_NACKIE_Pos           (4U)
5202 #define I2C_CR1_NACKIE_Msk           (0x1UL << I2C_CR1_NACKIE_Pos)             /*!< 0x00000010 */
5203 #define I2C_CR1_NACKIE               I2C_CR1_NACKIE_Msk                        /*!< NACK received interrupt enable */
5204 #define I2C_CR1_STOPIE_Pos           (5U)
5205 #define I2C_CR1_STOPIE_Msk           (0x1UL << I2C_CR1_STOPIE_Pos)             /*!< 0x00000020 */
5206 #define I2C_CR1_STOPIE               I2C_CR1_STOPIE_Msk                        /*!< STOP detection interrupt enable */
5207 #define I2C_CR1_TCIE_Pos             (6U)
5208 #define I2C_CR1_TCIE_Msk             (0x1UL << I2C_CR1_TCIE_Pos)               /*!< 0x00000040 */
5209 #define I2C_CR1_TCIE                 I2C_CR1_TCIE_Msk                          /*!< Transfer complete interrupt enable */
5210 #define I2C_CR1_ERRIE_Pos            (7U)
5211 #define I2C_CR1_ERRIE_Msk            (0x1UL << I2C_CR1_ERRIE_Pos)              /*!< 0x00000080 */
5212 #define I2C_CR1_ERRIE                I2C_CR1_ERRIE_Msk                         /*!< Errors interrupt enable */
5213 #define I2C_CR1_DNF_Pos              (8U)
5214 #define I2C_CR1_DNF_Msk              (0xFUL << I2C_CR1_DNF_Pos)                /*!< 0x00000F00 */
5215 #define I2C_CR1_DNF                  I2C_CR1_DNF_Msk                           /*!< Digital noise filter */
5216 #define I2C_CR1_ANFOFF_Pos           (12U)
5217 #define I2C_CR1_ANFOFF_Msk           (0x1UL << I2C_CR1_ANFOFF_Pos)             /*!< 0x00001000 */
5218 #define I2C_CR1_ANFOFF               I2C_CR1_ANFOFF_Msk                        /*!< Analog noise filter OFF */
5219 #define I2C_CR1_SWRST_Pos            (13U)
5220 #define I2C_CR1_SWRST_Msk            (0x1UL << I2C_CR1_SWRST_Pos)              /*!< 0x00002000 */
5221 #define I2C_CR1_SWRST                I2C_CR1_SWRST_Msk                         /*!< Software reset */
5222 #define I2C_CR1_TXDMAEN_Pos          (14U)
5223 #define I2C_CR1_TXDMAEN_Msk          (0x1UL << I2C_CR1_TXDMAEN_Pos)            /*!< 0x00004000 */
5224 #define I2C_CR1_TXDMAEN              I2C_CR1_TXDMAEN_Msk                       /*!< DMA transmission requests enable */
5225 #define I2C_CR1_RXDMAEN_Pos          (15U)
5226 #define I2C_CR1_RXDMAEN_Msk          (0x1UL << I2C_CR1_RXDMAEN_Pos)            /*!< 0x00008000 */
5227 #define I2C_CR1_RXDMAEN              I2C_CR1_RXDMAEN_Msk                       /*!< DMA reception requests enable */
5228 #define I2C_CR1_SBC_Pos              (16U)
5229 #define I2C_CR1_SBC_Msk              (0x1UL << I2C_CR1_SBC_Pos)                /*!< 0x00010000 */
5230 #define I2C_CR1_SBC                  I2C_CR1_SBC_Msk                           /*!< Slave byte control */
5231 #define I2C_CR1_NOSTRETCH_Pos        (17U)
5232 #define I2C_CR1_NOSTRETCH_Msk        (0x1UL << I2C_CR1_NOSTRETCH_Pos)          /*!< 0x00020000 */
5233 #define I2C_CR1_NOSTRETCH            I2C_CR1_NOSTRETCH_Msk                     /*!< Clock stretching disable */
5234 #define I2C_CR1_WUPEN_Pos            (18U)
5235 #define I2C_CR1_WUPEN_Msk            (0x1UL << I2C_CR1_WUPEN_Pos)              /*!< 0x00040000 */
5236 #define I2C_CR1_WUPEN                I2C_CR1_WUPEN_Msk                         /*!< Wakeup from STOP enable */
5237 #define I2C_CR1_GCEN_Pos             (19U)
5238 #define I2C_CR1_GCEN_Msk             (0x1UL << I2C_CR1_GCEN_Pos)               /*!< 0x00080000 */
5239 #define I2C_CR1_GCEN                 I2C_CR1_GCEN_Msk                          /*!< General call enable */
5240 #define I2C_CR1_SMBHEN_Pos           (20U)
5241 #define I2C_CR1_SMBHEN_Msk           (0x1UL << I2C_CR1_SMBHEN_Pos)             /*!< 0x00100000 */
5242 #define I2C_CR1_SMBHEN               I2C_CR1_SMBHEN_Msk                        /*!< SMBus host address enable */
5243 #define I2C_CR1_SMBDEN_Pos           (21U)
5244 #define I2C_CR1_SMBDEN_Msk           (0x1UL << I2C_CR1_SMBDEN_Pos)             /*!< 0x00200000 */
5245 #define I2C_CR1_SMBDEN               I2C_CR1_SMBDEN_Msk                        /*!< SMBus device default address enable */
5246 #define I2C_CR1_ALERTEN_Pos          (22U)
5247 #define I2C_CR1_ALERTEN_Msk          (0x1UL << I2C_CR1_ALERTEN_Pos)            /*!< 0x00400000 */
5248 #define I2C_CR1_ALERTEN              I2C_CR1_ALERTEN_Msk                       /*!< SMBus alert enable */
5249 #define I2C_CR1_PECEN_Pos            (23U)
5250 #define I2C_CR1_PECEN_Msk            (0x1UL << I2C_CR1_PECEN_Pos)              /*!< 0x00800000 */
5251 #define I2C_CR1_PECEN                I2C_CR1_PECEN_Msk                         /*!< PEC enable */
5252 
5253 /******************  Bit definition for I2C_CR2 register  ********************/
5254 #define I2C_CR2_SADD_Pos             (0U)
5255 #define I2C_CR2_SADD_Msk             (0x3FFUL << I2C_CR2_SADD_Pos)             /*!< 0x000003FF */
5256 #define I2C_CR2_SADD                 I2C_CR2_SADD_Msk                          /*!< Slave address (master mode) */
5257 #define I2C_CR2_RD_WRN_Pos           (10U)
5258 #define I2C_CR2_RD_WRN_Msk           (0x1UL << I2C_CR2_RD_WRN_Pos)             /*!< 0x00000400 */
5259 #define I2C_CR2_RD_WRN               I2C_CR2_RD_WRN_Msk                        /*!< Transfer direction (master mode) */
5260 #define I2C_CR2_ADD10_Pos            (11U)
5261 #define I2C_CR2_ADD10_Msk            (0x1UL << I2C_CR2_ADD10_Pos)              /*!< 0x00000800 */
5262 #define I2C_CR2_ADD10                I2C_CR2_ADD10_Msk                         /*!< 10-bit addressing mode (master mode) */
5263 #define I2C_CR2_HEAD10R_Pos          (12U)
5264 #define I2C_CR2_HEAD10R_Msk          (0x1UL << I2C_CR2_HEAD10R_Pos)            /*!< 0x00001000 */
5265 #define I2C_CR2_HEAD10R              I2C_CR2_HEAD10R_Msk                       /*!< 10-bit address header only read direction (master mode) */
5266 #define I2C_CR2_START_Pos            (13U)
5267 #define I2C_CR2_START_Msk            (0x1UL << I2C_CR2_START_Pos)              /*!< 0x00002000 */
5268 #define I2C_CR2_START                I2C_CR2_START_Msk                         /*!< START generation */
5269 #define I2C_CR2_STOP_Pos             (14U)
5270 #define I2C_CR2_STOP_Msk             (0x1UL << I2C_CR2_STOP_Pos)               /*!< 0x00004000 */
5271 #define I2C_CR2_STOP                 I2C_CR2_STOP_Msk                          /*!< STOP generation (master mode) */
5272 #define I2C_CR2_NACK_Pos             (15U)
5273 #define I2C_CR2_NACK_Msk             (0x1UL << I2C_CR2_NACK_Pos)               /*!< 0x00008000 */
5274 #define I2C_CR2_NACK                 I2C_CR2_NACK_Msk                          /*!< NACK generation (slave mode) */
5275 #define I2C_CR2_NBYTES_Pos           (16U)
5276 #define I2C_CR2_NBYTES_Msk           (0xFFUL << I2C_CR2_NBYTES_Pos)            /*!< 0x00FF0000 */
5277 #define I2C_CR2_NBYTES               I2C_CR2_NBYTES_Msk                        /*!< Number of bytes */
5278 #define I2C_CR2_RELOAD_Pos           (24U)
5279 #define I2C_CR2_RELOAD_Msk           (0x1UL << I2C_CR2_RELOAD_Pos)             /*!< 0x01000000 */
5280 #define I2C_CR2_RELOAD               I2C_CR2_RELOAD_Msk                        /*!< NBYTES reload mode */
5281 #define I2C_CR2_AUTOEND_Pos          (25U)
5282 #define I2C_CR2_AUTOEND_Msk          (0x1UL << I2C_CR2_AUTOEND_Pos)            /*!< 0x02000000 */
5283 #define I2C_CR2_AUTOEND              I2C_CR2_AUTOEND_Msk                       /*!< Automatic end mode (master mode) */
5284 #define I2C_CR2_PECBYTE_Pos          (26U)
5285 #define I2C_CR2_PECBYTE_Msk          (0x1UL << I2C_CR2_PECBYTE_Pos)            /*!< 0x04000000 */
5286 #define I2C_CR2_PECBYTE              I2C_CR2_PECBYTE_Msk                       /*!< Packet error checking byte */
5287 
5288 /*******************  Bit definition for I2C_OAR1 register  ******************/
5289 #define I2C_OAR1_OA1_Pos             (0U)
5290 #define I2C_OAR1_OA1_Msk             (0x3FFUL << I2C_OAR1_OA1_Pos)             /*!< 0x000003FF */
5291 #define I2C_OAR1_OA1                 I2C_OAR1_OA1_Msk                          /*!< Interface own address 1 */
5292 #define I2C_OAR1_OA1MODE_Pos         (10U)
5293 #define I2C_OAR1_OA1MODE_Msk         (0x1UL << I2C_OAR1_OA1MODE_Pos)           /*!< 0x00000400 */
5294 #define I2C_OAR1_OA1MODE             I2C_OAR1_OA1MODE_Msk                      /*!< Own address 1 10-bit mode */
5295 #define I2C_OAR1_OA1EN_Pos           (15U)
5296 #define I2C_OAR1_OA1EN_Msk           (0x1UL << I2C_OAR1_OA1EN_Pos)             /*!< 0x00008000 */
5297 #define I2C_OAR1_OA1EN               I2C_OAR1_OA1EN_Msk                        /*!< Own address 1 enable */
5298 
5299 /*******************  Bit definition for I2C_OAR2 register  ******************/
5300 #define I2C_OAR2_OA2_Pos             (1U)
5301 #define I2C_OAR2_OA2_Msk             (0x7FUL << I2C_OAR2_OA2_Pos)              /*!< 0x000000FE */
5302 #define I2C_OAR2_OA2                 I2C_OAR2_OA2_Msk                          /*!< Interface own address 2 */
5303 #define I2C_OAR2_OA2MSK_Pos          (8U)
5304 #define I2C_OAR2_OA2MSK_Msk          (0x7UL << I2C_OAR2_OA2MSK_Pos)            /*!< 0x00000700 */
5305 #define I2C_OAR2_OA2MSK              I2C_OAR2_OA2MSK_Msk                       /*!< Own address 2 masks */
5306 #define I2C_OAR2_OA2NOMASK           (0U)                                      /*!< No mask                                        */
5307 #define I2C_OAR2_OA2MASK01_Pos       (8U)
5308 #define I2C_OAR2_OA2MASK01_Msk       (0x1UL << I2C_OAR2_OA2MASK01_Pos)         /*!< 0x00000100 */
5309 #define I2C_OAR2_OA2MASK01           I2C_OAR2_OA2MASK01_Msk                    /*!< OA2[1] is masked, Only OA2[7:2] are compared   */
5310 #define I2C_OAR2_OA2MASK02_Pos       (9U)
5311 #define I2C_OAR2_OA2MASK02_Msk       (0x1UL << I2C_OAR2_OA2MASK02_Pos)         /*!< 0x00000200 */
5312 #define I2C_OAR2_OA2MASK02           I2C_OAR2_OA2MASK02_Msk                    /*!< OA2[2:1] is masked, Only OA2[7:3] are compared */
5313 #define I2C_OAR2_OA2MASK03_Pos       (8U)
5314 #define I2C_OAR2_OA2MASK03_Msk       (0x3UL << I2C_OAR2_OA2MASK03_Pos)         /*!< 0x00000300 */
5315 #define I2C_OAR2_OA2MASK03           I2C_OAR2_OA2MASK03_Msk                    /*!< OA2[3:1] is masked, Only OA2[7:4] are compared */
5316 #define I2C_OAR2_OA2MASK04_Pos       (10U)
5317 #define I2C_OAR2_OA2MASK04_Msk       (0x1UL << I2C_OAR2_OA2MASK04_Pos)         /*!< 0x00000400 */
5318 #define I2C_OAR2_OA2MASK04           I2C_OAR2_OA2MASK04_Msk                    /*!< OA2[4:1] is masked, Only OA2[7:5] are compared */
5319 #define I2C_OAR2_OA2MASK05_Pos       (8U)
5320 #define I2C_OAR2_OA2MASK05_Msk       (0x5UL << I2C_OAR2_OA2MASK05_Pos)         /*!< 0x00000500 */
5321 #define I2C_OAR2_OA2MASK05           I2C_OAR2_OA2MASK05_Msk                    /*!< OA2[5:1] is masked, Only OA2[7:6] are compared */
5322 #define I2C_OAR2_OA2MASK06_Pos       (9U)
5323 #define I2C_OAR2_OA2MASK06_Msk       (0x3UL << I2C_OAR2_OA2MASK06_Pos)         /*!< 0x00000600 */
5324 #define I2C_OAR2_OA2MASK06           I2C_OAR2_OA2MASK06_Msk                    /*!< OA2[6:1] is masked, Only OA2[7] are compared   */
5325 #define I2C_OAR2_OA2MASK07_Pos       (8U)
5326 #define I2C_OAR2_OA2MASK07_Msk       (0x7UL << I2C_OAR2_OA2MASK07_Pos)         /*!< 0x00000700 */
5327 #define I2C_OAR2_OA2MASK07           I2C_OAR2_OA2MASK07_Msk                    /*!< OA2[7:1] is masked, No comparison is done      */
5328 #define I2C_OAR2_OA2EN_Pos           (15U)
5329 #define I2C_OAR2_OA2EN_Msk           (0x1UL << I2C_OAR2_OA2EN_Pos)             /*!< 0x00008000 */
5330 #define I2C_OAR2_OA2EN               I2C_OAR2_OA2EN_Msk                        /*!< Own address 2 enable */
5331 
5332 /*******************  Bit definition for I2C_TIMINGR register *******************/
5333 #define I2C_TIMINGR_SCLL_Pos         (0U)
5334 #define I2C_TIMINGR_SCLL_Msk         (0xFFUL << I2C_TIMINGR_SCLL_Pos)          /*!< 0x000000FF */
5335 #define I2C_TIMINGR_SCLL             I2C_TIMINGR_SCLL_Msk                      /*!< SCL low period (master mode) */
5336 #define I2C_TIMINGR_SCLH_Pos         (8U)
5337 #define I2C_TIMINGR_SCLH_Msk         (0xFFUL << I2C_TIMINGR_SCLH_Pos)          /*!< 0x0000FF00 */
5338 #define I2C_TIMINGR_SCLH             I2C_TIMINGR_SCLH_Msk                      /*!< SCL high period (master mode) */
5339 #define I2C_TIMINGR_SDADEL_Pos       (16U)
5340 #define I2C_TIMINGR_SDADEL_Msk       (0xFUL << I2C_TIMINGR_SDADEL_Pos)         /*!< 0x000F0000 */
5341 #define I2C_TIMINGR_SDADEL           I2C_TIMINGR_SDADEL_Msk                    /*!< Data hold time */
5342 #define I2C_TIMINGR_SCLDEL_Pos       (20U)
5343 #define I2C_TIMINGR_SCLDEL_Msk       (0xFUL << I2C_TIMINGR_SCLDEL_Pos)         /*!< 0x00F00000 */
5344 #define I2C_TIMINGR_SCLDEL           I2C_TIMINGR_SCLDEL_Msk                    /*!< Data setup time */
5345 #define I2C_TIMINGR_PRESC_Pos        (28U)
5346 #define I2C_TIMINGR_PRESC_Msk        (0xFUL << I2C_TIMINGR_PRESC_Pos)          /*!< 0xF0000000 */
5347 #define I2C_TIMINGR_PRESC            I2C_TIMINGR_PRESC_Msk                     /*!< Timings prescaler */
5348 
5349 /******************* Bit definition for I2C_TIMEOUTR register *******************/
5350 #define I2C_TIMEOUTR_TIMEOUTA_Pos    (0U)
5351 #define I2C_TIMEOUTR_TIMEOUTA_Msk    (0xFFFUL << I2C_TIMEOUTR_TIMEOUTA_Pos)    /*!< 0x00000FFF */
5352 #define I2C_TIMEOUTR_TIMEOUTA        I2C_TIMEOUTR_TIMEOUTA_Msk                 /*!< Bus timeout A */
5353 #define I2C_TIMEOUTR_TIDLE_Pos       (12U)
5354 #define I2C_TIMEOUTR_TIDLE_Msk       (0x1UL << I2C_TIMEOUTR_TIDLE_Pos)         /*!< 0x00001000 */
5355 #define I2C_TIMEOUTR_TIDLE           I2C_TIMEOUTR_TIDLE_Msk                    /*!< Idle clock timeout detection */
5356 #define I2C_TIMEOUTR_TIMOUTEN_Pos    (15U)
5357 #define I2C_TIMEOUTR_TIMOUTEN_Msk    (0x1UL << I2C_TIMEOUTR_TIMOUTEN_Pos)      /*!< 0x00008000 */
5358 #define I2C_TIMEOUTR_TIMOUTEN        I2C_TIMEOUTR_TIMOUTEN_Msk                 /*!< Clock timeout enable */
5359 #define I2C_TIMEOUTR_TIMEOUTB_Pos    (16U)
5360 #define I2C_TIMEOUTR_TIMEOUTB_Msk    (0xFFFUL << I2C_TIMEOUTR_TIMEOUTB_Pos)    /*!< 0x0FFF0000 */
5361 #define I2C_TIMEOUTR_TIMEOUTB        I2C_TIMEOUTR_TIMEOUTB_Msk                 /*!< Bus timeout B*/
5362 #define I2C_TIMEOUTR_TEXTEN_Pos      (31U)
5363 #define I2C_TIMEOUTR_TEXTEN_Msk      (0x1UL << I2C_TIMEOUTR_TEXTEN_Pos)        /*!< 0x80000000 */
5364 #define I2C_TIMEOUTR_TEXTEN          I2C_TIMEOUTR_TEXTEN_Msk                   /*!< Extended clock timeout enable */
5365 
5366 /******************  Bit definition for I2C_ISR register  *********************/
5367 #define I2C_ISR_TXE_Pos              (0U)
5368 #define I2C_ISR_TXE_Msk              (0x1UL << I2C_ISR_TXE_Pos)                /*!< 0x00000001 */
5369 #define I2C_ISR_TXE                  I2C_ISR_TXE_Msk                           /*!< Transmit data register empty */
5370 #define I2C_ISR_TXIS_Pos             (1U)
5371 #define I2C_ISR_TXIS_Msk             (0x1UL << I2C_ISR_TXIS_Pos)               /*!< 0x00000002 */
5372 #define I2C_ISR_TXIS                 I2C_ISR_TXIS_Msk                          /*!< Transmit interrupt status */
5373 #define I2C_ISR_RXNE_Pos             (2U)
5374 #define I2C_ISR_RXNE_Msk             (0x1UL << I2C_ISR_RXNE_Pos)               /*!< 0x00000004 */
5375 #define I2C_ISR_RXNE                 I2C_ISR_RXNE_Msk                          /*!< Receive data register not empty */
5376 #define I2C_ISR_ADDR_Pos             (3U)
5377 #define I2C_ISR_ADDR_Msk             (0x1UL << I2C_ISR_ADDR_Pos)               /*!< 0x00000008 */
5378 #define I2C_ISR_ADDR                 I2C_ISR_ADDR_Msk                          /*!< Address matched (slave mode)*/
5379 #define I2C_ISR_NACKF_Pos            (4U)
5380 #define I2C_ISR_NACKF_Msk            (0x1UL << I2C_ISR_NACKF_Pos)              /*!< 0x00000010 */
5381 #define I2C_ISR_NACKF                I2C_ISR_NACKF_Msk                         /*!< NACK received flag */
5382 #define I2C_ISR_STOPF_Pos            (5U)
5383 #define I2C_ISR_STOPF_Msk            (0x1UL << I2C_ISR_STOPF_Pos)              /*!< 0x00000020 */
5384 #define I2C_ISR_STOPF                I2C_ISR_STOPF_Msk                         /*!< STOP detection flag */
5385 #define I2C_ISR_TC_Pos               (6U)
5386 #define I2C_ISR_TC_Msk               (0x1UL << I2C_ISR_TC_Pos)                 /*!< 0x00000040 */
5387 #define I2C_ISR_TC                   I2C_ISR_TC_Msk                            /*!< Transfer complete (master mode) */
5388 #define I2C_ISR_TCR_Pos              (7U)
5389 #define I2C_ISR_TCR_Msk              (0x1UL << I2C_ISR_TCR_Pos)                /*!< 0x00000080 */
5390 #define I2C_ISR_TCR                  I2C_ISR_TCR_Msk                           /*!< Transfer complete reload */
5391 #define I2C_ISR_BERR_Pos             (8U)
5392 #define I2C_ISR_BERR_Msk             (0x1UL << I2C_ISR_BERR_Pos)               /*!< 0x00000100 */
5393 #define I2C_ISR_BERR                 I2C_ISR_BERR_Msk                          /*!< Bus error */
5394 #define I2C_ISR_ARLO_Pos             (9U)
5395 #define I2C_ISR_ARLO_Msk             (0x1UL << I2C_ISR_ARLO_Pos)               /*!< 0x00000200 */
5396 #define I2C_ISR_ARLO                 I2C_ISR_ARLO_Msk                          /*!< Arbitration lost */
5397 #define I2C_ISR_OVR_Pos              (10U)
5398 #define I2C_ISR_OVR_Msk              (0x1UL << I2C_ISR_OVR_Pos)                /*!< 0x00000400 */
5399 #define I2C_ISR_OVR                  I2C_ISR_OVR_Msk                           /*!< Overrun/Underrun */
5400 #define I2C_ISR_PECERR_Pos           (11U)
5401 #define I2C_ISR_PECERR_Msk           (0x1UL << I2C_ISR_PECERR_Pos)             /*!< 0x00000800 */
5402 #define I2C_ISR_PECERR               I2C_ISR_PECERR_Msk                        /*!< PEC error in reception */
5403 #define I2C_ISR_TIMEOUT_Pos          (12U)
5404 #define I2C_ISR_TIMEOUT_Msk          (0x1UL << I2C_ISR_TIMEOUT_Pos)            /*!< 0x00001000 */
5405 #define I2C_ISR_TIMEOUT              I2C_ISR_TIMEOUT_Msk                       /*!< Timeout or Tlow detection flag */
5406 #define I2C_ISR_ALERT_Pos            (13U)
5407 #define I2C_ISR_ALERT_Msk            (0x1UL << I2C_ISR_ALERT_Pos)              /*!< 0x00002000 */
5408 #define I2C_ISR_ALERT                I2C_ISR_ALERT_Msk                         /*!< SMBus alert */
5409 #define I2C_ISR_BUSY_Pos             (15U)
5410 #define I2C_ISR_BUSY_Msk             (0x1UL << I2C_ISR_BUSY_Pos)               /*!< 0x00008000 */
5411 #define I2C_ISR_BUSY                 I2C_ISR_BUSY_Msk                          /*!< Bus busy */
5412 #define I2C_ISR_DIR_Pos              (16U)
5413 #define I2C_ISR_DIR_Msk              (0x1UL << I2C_ISR_DIR_Pos)                /*!< 0x00010000 */
5414 #define I2C_ISR_DIR                  I2C_ISR_DIR_Msk                           /*!< Transfer direction (slave mode) */
5415 #define I2C_ISR_ADDCODE_Pos          (17U)
5416 #define I2C_ISR_ADDCODE_Msk          (0x7FUL << I2C_ISR_ADDCODE_Pos)           /*!< 0x00FE0000 */
5417 #define I2C_ISR_ADDCODE              I2C_ISR_ADDCODE_Msk                       /*!< Address match code (slave mode) */
5418 
5419 /******************  Bit definition for I2C_ICR register  *********************/
5420 #define I2C_ICR_ADDRCF_Pos           (3U)
5421 #define I2C_ICR_ADDRCF_Msk           (0x1UL << I2C_ICR_ADDRCF_Pos)             /*!< 0x00000008 */
5422 #define I2C_ICR_ADDRCF               I2C_ICR_ADDRCF_Msk                        /*!< Address matched clear flag */
5423 #define I2C_ICR_NACKCF_Pos           (4U)
5424 #define I2C_ICR_NACKCF_Msk           (0x1UL << I2C_ICR_NACKCF_Pos)             /*!< 0x00000010 */
5425 #define I2C_ICR_NACKCF               I2C_ICR_NACKCF_Msk                        /*!< NACK clear flag */
5426 #define I2C_ICR_STOPCF_Pos           (5U)
5427 #define I2C_ICR_STOPCF_Msk           (0x1UL << I2C_ICR_STOPCF_Pos)             /*!< 0x00000020 */
5428 #define I2C_ICR_STOPCF               I2C_ICR_STOPCF_Msk                        /*!< STOP detection clear flag */
5429 #define I2C_ICR_BERRCF_Pos           (8U)
5430 #define I2C_ICR_BERRCF_Msk           (0x1UL << I2C_ICR_BERRCF_Pos)             /*!< 0x00000100 */
5431 #define I2C_ICR_BERRCF               I2C_ICR_BERRCF_Msk                        /*!< Bus error clear flag */
5432 #define I2C_ICR_ARLOCF_Pos           (9U)
5433 #define I2C_ICR_ARLOCF_Msk           (0x1UL << I2C_ICR_ARLOCF_Pos)             /*!< 0x00000200 */
5434 #define I2C_ICR_ARLOCF               I2C_ICR_ARLOCF_Msk                        /*!< Arbitration lost clear flag */
5435 #define I2C_ICR_OVRCF_Pos            (10U)
5436 #define I2C_ICR_OVRCF_Msk            (0x1UL << I2C_ICR_OVRCF_Pos)              /*!< 0x00000400 */
5437 #define I2C_ICR_OVRCF                I2C_ICR_OVRCF_Msk                         /*!< Overrun/Underrun clear flag */
5438 #define I2C_ICR_PECCF_Pos            (11U)
5439 #define I2C_ICR_PECCF_Msk            (0x1UL << I2C_ICR_PECCF_Pos)              /*!< 0x00000800 */
5440 #define I2C_ICR_PECCF                I2C_ICR_PECCF_Msk                         /*!< PAC error clear flag */
5441 #define I2C_ICR_TIMOUTCF_Pos         (12U)
5442 #define I2C_ICR_TIMOUTCF_Msk         (0x1UL << I2C_ICR_TIMOUTCF_Pos)           /*!< 0x00001000 */
5443 #define I2C_ICR_TIMOUTCF             I2C_ICR_TIMOUTCF_Msk                      /*!< Timeout clear flag */
5444 #define I2C_ICR_ALERTCF_Pos          (13U)
5445 #define I2C_ICR_ALERTCF_Msk          (0x1UL << I2C_ICR_ALERTCF_Pos)            /*!< 0x00002000 */
5446 #define I2C_ICR_ALERTCF              I2C_ICR_ALERTCF_Msk                       /*!< Alert clear flag */
5447 
5448 /******************  Bit definition for I2C_PECR register  *********************/
5449 #define I2C_PECR_PEC_Pos             (0U)
5450 #define I2C_PECR_PEC_Msk             (0xFFUL << I2C_PECR_PEC_Pos)              /*!< 0x000000FF */
5451 #define I2C_PECR_PEC                 I2C_PECR_PEC_Msk                          /*!< PEC register */
5452 
5453 /******************  Bit definition for I2C_RXDR register  *********************/
5454 #define I2C_RXDR_RXDATA_Pos          (0U)
5455 #define I2C_RXDR_RXDATA_Msk          (0xFFUL << I2C_RXDR_RXDATA_Pos)           /*!< 0x000000FF */
5456 #define I2C_RXDR_RXDATA              I2C_RXDR_RXDATA_Msk                       /*!< 8-bit receive data */
5457 
5458 /******************  Bit definition for I2C_TXDR register  *********************/
5459 #define I2C_TXDR_TXDATA_Pos          (0U)
5460 #define I2C_TXDR_TXDATA_Msk          (0xFFUL << I2C_TXDR_TXDATA_Pos)           /*!< 0x000000FF */
5461 #define I2C_TXDR_TXDATA              I2C_TXDR_TXDATA_Msk                       /*!< 8-bit transmit data */
5462 
5463 
5464 /******************************************************************************/
5465 /*                                                                            */
5466 /*                        Independent WATCHDOG (IWDG)                         */
5467 /*                                                                            */
5468 /******************************************************************************/
5469 /*******************  Bit definition for IWDG_KR register  ********************/
5470 #define IWDG_KR_KEY_Pos      (0U)
5471 #define IWDG_KR_KEY_Msk      (0xFFFFUL << IWDG_KR_KEY_Pos)                     /*!< 0x0000FFFF */
5472 #define IWDG_KR_KEY          IWDG_KR_KEY_Msk                                   /*!<Key value (write only, read 0000h)  */
5473 
5474 /*******************  Bit definition for IWDG_PR register  ********************/
5475 #define IWDG_PR_PR_Pos       (0U)
5476 #define IWDG_PR_PR_Msk       (0x7UL << IWDG_PR_PR_Pos)                         /*!< 0x00000007 */
5477 #define IWDG_PR_PR           IWDG_PR_PR_Msk                                    /*!<PR[2:0] (Prescaler divider)         */
5478 #define IWDG_PR_PR_0         (0x1UL << IWDG_PR_PR_Pos)                         /*!< 0x00000001 */
5479 #define IWDG_PR_PR_1         (0x2UL << IWDG_PR_PR_Pos)                         /*!< 0x00000002 */
5480 #define IWDG_PR_PR_2         (0x4UL << IWDG_PR_PR_Pos)                         /*!< 0x00000004 */
5481 
5482 /*******************  Bit definition for IWDG_RLR register  *******************/
5483 #define IWDG_RLR_RL_Pos      (0U)
5484 #define IWDG_RLR_RL_Msk      (0xFFFUL << IWDG_RLR_RL_Pos)                      /*!< 0x00000FFF */
5485 #define IWDG_RLR_RL          IWDG_RLR_RL_Msk                                   /*!<Watchdog counter reload value        */
5486 
5487 /*******************  Bit definition for IWDG_SR register  ********************/
5488 #define IWDG_SR_PVU_Pos      (0U)
5489 #define IWDG_SR_PVU_Msk      (0x1UL << IWDG_SR_PVU_Pos)                        /*!< 0x00000001 */
5490 #define IWDG_SR_PVU          IWDG_SR_PVU_Msk                                   /*!< Watchdog prescaler value update */
5491 #define IWDG_SR_RVU_Pos      (1U)
5492 #define IWDG_SR_RVU_Msk      (0x1UL << IWDG_SR_RVU_Pos)                        /*!< 0x00000002 */
5493 #define IWDG_SR_RVU          IWDG_SR_RVU_Msk                                   /*!< Watchdog counter reload value update */
5494 #define IWDG_SR_WVU_Pos      (2U)
5495 #define IWDG_SR_WVU_Msk      (0x1UL << IWDG_SR_WVU_Pos)                        /*!< 0x00000004 */
5496 #define IWDG_SR_WVU          IWDG_SR_WVU_Msk                                   /*!< Watchdog counter window value update */
5497 
5498 /*******************  Bit definition for IWDG_KR register  ********************/
5499 #define IWDG_WINR_WIN_Pos    (0U)
5500 #define IWDG_WINR_WIN_Msk    (0xFFFUL << IWDG_WINR_WIN_Pos)                    /*!< 0x00000FFF */
5501 #define IWDG_WINR_WIN        IWDG_WINR_WIN_Msk                                 /*!< Watchdog counter window value */
5502 
5503 
5504 /******************************************************************************/
5505 /*                                                                            */
5506 /*                        Power Control                                       */
5507 /*                                                                            */
5508 /******************************************************************************/
5509 #define PWR_PVM_SUPPORT                       /*!< PWR feature available only on specific devices: Power Voltage Monitoring feature */
5510 #define PWR_PVD_SUPPORT                       /*!< PWR feature available only on specific devices: Power Voltage Detection feature */
5511 #define PWR_BOR_SUPPORT                       /*!< PWR feature available only on specific devices: Brown-Out Reset feature         */
5512 #define PWR_SHDW_SUPPORT                      /*!< PWR feature available only on specific devices: Shutdown mode */
5513 
5514 /********************  Bit definition for PWR_CR1 register  ********************/
5515 #define PWR_CR1_LPMS_Pos          (0U)
5516 #define PWR_CR1_LPMS_Msk          (0x7UL << PWR_CR1_LPMS_Pos)                  /*!< 0x00000007 */
5517 #define PWR_CR1_LPMS              PWR_CR1_LPMS_Msk                             /*!< Low Power Mode Selection */
5518 #define PWR_CR1_LPMS_0            (0x1UL << PWR_CR1_LPMS_Pos)                  /*!< 0x00000001 */
5519 #define PWR_CR1_LPMS_1            (0x2UL << PWR_CR1_LPMS_Pos)                  /*!< 0x00000002 */
5520 #define PWR_CR1_LPMS_2            (0x4UL << PWR_CR1_LPMS_Pos)                   /*!< 0x00000004 */
5521 #define PWR_CR1_FPD_STOP_Pos      (3U)
5522 #define PWR_CR1_FPD_STOP_Msk      (0x1UL << PWR_CR1_FPD_STOP_Pos)              /*!< 0x00000008 */
5523 #define PWR_CR1_FPD_STOP          PWR_CR1_FPD_STOP_Msk                         /*!< Flash power down mode during stop */
5524 #define PWR_CR1_FPD_LPRUN_Pos     (4U)
5525 #define PWR_CR1_FPD_LPRUN_Msk     (0x1UL << PWR_CR1_FPD_LPRUN_Pos)             /*!< 0x00000010 */
5526 #define PWR_CR1_FPD_LPRUN         PWR_CR1_FPD_LPRUN_Msk                        /*!< Flash power down mode during run */
5527 #define PWR_CR1_FPD_LPSLP_Pos     (5U)
5528 #define PWR_CR1_FPD_LPSLP_Msk     (0x1UL << PWR_CR1_FPD_LPSLP_Pos)             /*!< 0x00000020 */
5529 #define PWR_CR1_FPD_LPSLP         PWR_CR1_FPD_LPSLP_Msk                        /*!< Flash power down mode during sleep */
5530 #define PWR_CR1_DBP_Pos           (8U)
5531 #define PWR_CR1_DBP_Msk           (0x1UL << PWR_CR1_DBP_Pos)                   /*!< 0x00000100 */
5532 #define PWR_CR1_DBP               PWR_CR1_DBP_Msk                              /*!< Disable Backup Domain write protection */
5533 #define PWR_CR1_VOS_Pos           (9U)
5534 #define PWR_CR1_VOS_Msk           (0x3UL << PWR_CR1_VOS_Pos)                   /*!< 0x00000600 */
5535 #define PWR_CR1_VOS               PWR_CR1_VOS_Msk                              /*!< Voltage scaling */
5536 #define PWR_CR1_VOS_0             (0x1UL << PWR_CR1_VOS_Pos)                   /*!< Voltage scaling bit 0 */
5537 #define PWR_CR1_VOS_1             (0x2UL << PWR_CR1_VOS_Pos)                   /*!< Voltage scaling bit 1 */
5538 #define PWR_CR1_LPR_Pos           (14U)
5539 #define PWR_CR1_LPR_Msk           (0x1UL << PWR_CR1_LPR_Pos)                   /*!< 0x00004000 */
5540 #define PWR_CR1_LPR               PWR_CR1_LPR_Msk                              /*!< Regulator Low-Power Run mode */
5541 
5542 /********************  Bit definition for PWR_CR2 register  ********************/
5543 #define PWR_CR2_PVDE_Pos          (0U)
5544 #define PWR_CR2_PVDE_Msk          (0x1UL << PWR_CR2_PVDE_Pos)                  /*!< 0x00000001 */
5545 #define PWR_CR2_PVDE              PWR_CR2_PVDE_Msk                             /*!< Programmable Voltage Detector Enable */
5546 #define PWR_CR2_PVDFT_Pos         (1U)
5547 #define PWR_CR2_PVDFT_Msk         (0x7UL << PWR_CR2_PVDFT_Pos)                 /*!< 0x0000000E */
5548 #define PWR_CR2_PVDFT             PWR_CR2_PVDFT_Msk                            /*!< PVD Falling Threshold Selection bit field */
5549 #define PWR_CR2_PVDFT_0           (0x1UL << PWR_CR2_PVDFT_Pos)                 /*!< 0x00000002 */
5550 #define PWR_CR2_PVDFT_1           (0x2UL << PWR_CR2_PVDFT_Pos)                 /*!< 0x00000004 */
5551 #define PWR_CR2_PVDFT_2           (0x4UL << PWR_CR2_PVDFT_Pos)                 /*!< 0x00000008 */
5552 #define PWR_CR2_PVDRT_Pos         (4U)
5553 #define PWR_CR2_PVDRT_Msk         (0x7UL << PWR_CR2_PVDRT_Pos)                 /*!< 0x00000070 */
5554 #define PWR_CR2_PVDRT             PWR_CR2_PVDRT_Msk                            /*!< PVD Rising Threshold Selection bit field */
5555 #define PWR_CR2_PVDRT_0           (0x1UL << PWR_CR2_PVDRT_Pos)                 /*!< 0x00000010 */
5556 #define PWR_CR2_PVDRT_1           (0x2UL << PWR_CR2_PVDRT_Pos)                 /*!< 0x00000020 */
5557 #define PWR_CR2_PVDRT_2           (0x4UL << PWR_CR2_PVDRT_Pos)                 /*!< 0x00000040 */
5558 #define PWR_CR2_PVMEN_USB_Pos     (8U)
5559 #define PWR_CR2_PVMEN_USB_Msk     (0x1UL << PWR_CR2_PVMEN_USB_Pos)             /*!< 0x00000100 */
5560 #define PWR_CR2_PVMEN_USB         PWR_CR2_PVMEN_USB_Msk                        /*!< USB Peripheral Voltage Monitor Enable */
5561 #define PWR_CR2_IOSV_Pos          (9U)
5562 #define PWR_CR2_IOSV_Msk          (0x1UL << PWR_CR2_IOSV_Pos)                  /*!< 0x00000200 */
5563 #define PWR_CR2_IOSV              PWR_CR2_IOSV_Msk                             /*!< VDDIO2 independent I/Os Supply Valid */
5564 #define PWR_CR2_USV_Pos           (10U)
5565 #define PWR_CR2_USV_Msk           (0x1UL << PWR_CR2_USV_Pos)                   /*!< 0x00000400 */
5566 #define PWR_CR2_USV               PWR_CR2_USV_Msk                              /*!< VDD USB Supply Valid */
5567 
5568 /********************  Bit definition for PWR_CR3 register  ********************/
5569 #define PWR_CR3_EWUP_Pos          (0U)
5570 #define PWR_CR3_EWUP_Msk          (0x3FUL << PWR_CR3_EWUP_Pos)                 /*!< 0x0000003F */
5571 #define PWR_CR3_EWUP              PWR_CR3_EWUP_Msk                             /*!< Enable all Wake-Up Pins  */
5572 #define PWR_CR3_EWUP1_Pos         (0U)
5573 #define PWR_CR3_EWUP1_Msk         (0x1UL << PWR_CR3_EWUP1_Pos)                 /*!< 0x00000001 */
5574 #define PWR_CR3_EWUP1             PWR_CR3_EWUP1_Msk                            /*!< Enable WKUP pin 1 */
5575 #define PWR_CR3_EWUP2_Pos         (1U)
5576 #define PWR_CR3_EWUP2_Msk         (0x1UL << PWR_CR3_EWUP2_Pos)                 /*!< 0x00000002 */
5577 #define PWR_CR3_EWUP2             PWR_CR3_EWUP2_Msk                            /*!< Enable WKUP pin 2 */
5578 #define PWR_CR3_EWUP3_Pos         (2U)
5579 #define PWR_CR3_EWUP3_Msk         (0x1UL << PWR_CR3_EWUP3_Pos)                 /*!< 0x00000004 */
5580 #define PWR_CR3_EWUP3             PWR_CR3_EWUP3_Msk                            /*!< Enable WKUP pin 3 */
5581 #define PWR_CR3_EWUP4_Pos         (3U)
5582 #define PWR_CR3_EWUP4_Msk         (0x1UL << PWR_CR3_EWUP4_Pos)                 /*!< 0x00000008 */
5583 #define PWR_CR3_EWUP4             PWR_CR3_EWUP4_Msk                            /*!< Enable WKUP pin 4 */
5584 #define PWR_CR3_EWUP5_Pos         (4U)
5585 #define PWR_CR3_EWUP5_Msk         (0x1UL << PWR_CR3_EWUP5_Pos)                 /*!< 0x00000010 */
5586 #define PWR_CR3_EWUP5             PWR_CR3_EWUP5_Msk                            /*!< Enable WKUP pin 5 */
5587 #define PWR_CR3_EWUP6_Pos         (5U)
5588 #define PWR_CR3_EWUP6_Msk         (0x1UL << PWR_CR3_EWUP6_Pos)                 /*!< 0x00000020 */
5589 #define PWR_CR3_EWUP6             PWR_CR3_EWUP6_Msk                            /*!< Enable WKUP pin 6 */
5590 #define PWR_CR3_RRS_Pos           (8U)
5591 #define PWR_CR3_RRS_Msk           (0x1UL << PWR_CR3_RRS_Pos)                   /*!< 0x00000100 */
5592 #define PWR_CR3_RRS               PWR_CR3_RRS_Msk                              /*!< RAM retention in Standby mode */
5593 #define PWR_CR3_ENB_ULP_Pos       (9U)
5594 #define PWR_CR3_ENB_ULP_Msk       (0x1UL << PWR_CR3_ENB_ULP_Pos)               /*!< 0x00000200 */
5595 #define PWR_CR3_ENB_ULP           PWR_CR3_ENB_ULP_Msk                          /*!< Enable sampling resistor bridge in the LPMU_RESET block */
5596 #define PWR_CR3_APC_Pos           (10U)
5597 #define PWR_CR3_APC_Msk           (0x1UL << PWR_CR3_APC_Pos)                   /*!< 0x00000400 */
5598 #define PWR_CR3_APC               PWR_CR3_APC_Msk                              /*!< Apply pull-up and pull-down configuration */
5599 #define PWR_CR3_EIWUL_Pos         (15U)
5600 #define PWR_CR3_EIWUL_Msk         (0x1UL << PWR_CR3_EIWUL_Pos)                 /*!< 0x00008000 */
5601 #define PWR_CR3_EIWUL             PWR_CR3_EIWUL_Msk                            /*!< Enable Internal Wake-up line */
5602 
5603 /********************  Bit definition for PWR_CR4 register  ********************/
5604 #define PWR_CR4_WP_Pos            (0U)
5605 #define PWR_CR4_WP_Msk            (0x3FUL << PWR_CR4_WP_Pos)                   /*!< 0x0000003F */
5606 #define PWR_CR4_WP                PWR_CR4_WP_Msk                               /*!< all Wake-Up Pin polarity */
5607 #define PWR_CR4_WP1_Pos           (0U)
5608 #define PWR_CR4_WP1_Msk           (0x1UL << PWR_CR4_WP1_Pos)                   /*!< 0x00000001 */
5609 #define PWR_CR4_WP1               PWR_CR4_WP1_Msk                              /*!< Wake-Up Pin 1 polarity */
5610 #define PWR_CR4_WP2_Pos           (1U)
5611 #define PWR_CR4_WP2_Msk           (0x1UL << PWR_CR4_WP2_Pos)                   /*!< 0x00000002 */
5612 #define PWR_CR4_WP2               PWR_CR4_WP2_Msk                              /*!< Wake-Up Pin 2 polarity */
5613 #define PWR_CR4_WP3_Pos           (2U)
5614 #define PWR_CR4_WP3_Msk           (0x1UL << PWR_CR4_WP3_Pos)                   /*!< 0x00000004 */
5615 #define PWR_CR4_WP3               PWR_CR4_WP3_Msk                              /*!< Wake-Up Pin 3 polarity */
5616 #define PWR_CR4_WP4_Pos           (3U)
5617 #define PWR_CR4_WP4_Msk           (0x1UL << PWR_CR4_WP4_Pos)                   /*!< 0x00000008 */
5618 #define PWR_CR4_WP4               PWR_CR4_WP4_Msk                              /*!< Wake-Up Pin 4 polarity */
5619 #define PWR_CR4_WP5_Pos           (4U)
5620 #define PWR_CR4_WP5_Msk           (0x1UL << PWR_CR4_WP5_Pos)                   /*!< 0x00000010 */
5621 #define PWR_CR4_WP5               PWR_CR4_WP5_Msk                              /*!< Wake-Up Pin 5 polarity */
5622 #define PWR_CR4_WP6_Pos           (5U)
5623 #define PWR_CR4_WP6_Msk           (0x1UL << PWR_CR4_WP6_Pos)                   /*!< 0x00000020 */
5624 #define PWR_CR4_WP6               PWR_CR4_WP6_Msk                              /*!< Wake-Up Pin 6 polarity */
5625 #define PWR_CR4_VBE_Pos           (8U)
5626 #define PWR_CR4_VBE_Msk           (0x1UL << PWR_CR4_VBE_Pos)                   /*!< 0x00000100 */
5627 #define PWR_CR4_VBE               PWR_CR4_VBE_Msk                              /*!< VBAT Battery charging Enable  */
5628 #define PWR_CR4_VBRS_Pos          (9U)
5629 #define PWR_CR4_VBRS_Msk          (0x1UL << PWR_CR4_VBRS_Pos)                  /*!< 0x00000200 */
5630 #define PWR_CR4_VBRS              PWR_CR4_VBRS_Msk                             /*!< VBAT Battery charging Resistor Selection */
5631 
5632 /********************  Bit definition for PWR_SR1 register  ********************/
5633 #define PWR_SR1_WUF_Pos           (0U)
5634 #define PWR_SR1_WUF_Msk           (0x3FUL << PWR_SR1_WUF_Pos)                  /*!< 0x0000003F */
5635 #define PWR_SR1_WUF               PWR_SR1_WUF_Msk                              /*!< Wakeup Flags  */
5636 #define PWR_SR1_WUF1_Pos          (0U)
5637 #define PWR_SR1_WUF1_Msk          (0x1UL << PWR_SR1_WUF1_Pos)                  /*!< 0x00000001 */
5638 #define PWR_SR1_WUF1              PWR_SR1_WUF1_Msk                             /*!< Wakeup Flag 1 */
5639 #define PWR_SR1_WUF2_Pos          (1U)
5640 #define PWR_SR1_WUF2_Msk          (0x1UL << PWR_SR1_WUF2_Pos)                  /*!< 0x00000002 */
5641 #define PWR_SR1_WUF2              PWR_SR1_WUF2_Msk                             /*!< Wakeup Flag 2 */
5642 #define PWR_SR1_WUF3_Pos          (2U)
5643 #define PWR_SR1_WUF3_Msk          (0x1UL << PWR_SR1_WUF3_Pos)                  /*!< 0x00000004 */
5644 #define PWR_SR1_WUF3              PWR_SR1_WUF3_Msk                             /*!< Wakeup Flag 3 */
5645 #define PWR_SR1_WUF4_Pos          (3U)
5646 #define PWR_SR1_WUF4_Msk          (0x1UL << PWR_SR1_WUF4_Pos)                  /*!< 0x00000008 */
5647 #define PWR_SR1_WUF4              PWR_SR1_WUF4_Msk                             /*!< Wakeup Flag 4 */
5648 #define PWR_SR1_WUF5_Pos          (4U)
5649 #define PWR_SR1_WUF5_Msk          (0x1UL << PWR_SR1_WUF5_Pos)                  /*!< 0x00000010 */
5650 #define PWR_SR1_WUF5              PWR_SR1_WUF5_Msk                             /*!< Wakeup Flag 5 */
5651 #define PWR_SR1_WUF6_Pos          (5U)
5652 #define PWR_SR1_WUF6_Msk          (0x1UL << PWR_SR1_WUF6_Pos)                  /*!< 0x00000020 */
5653 #define PWR_SR1_WUF6              PWR_SR1_WUF6_Msk                             /*!< Wakeup Flag 6 */
5654 #define PWR_SR1_SBF_Pos           (8U)
5655 #define PWR_SR1_SBF_Msk           (0x1UL << PWR_SR1_SBF_Pos)                   /*!< 0x00000100 */
5656 #define PWR_SR1_SBF               PWR_SR1_SBF_Msk                              /*!< Standby Flag  */
5657 #define PWR_SR1_WUFI_Pos          (15U)
5658 #define PWR_SR1_WUFI_Msk          (0x1UL << PWR_SR1_WUFI_Pos)                  /*!< 0x00008000 */
5659 #define PWR_SR1_WUFI              PWR_SR1_WUFI_Msk                             /*!< Wakeup Flag Internal */
5660 
5661 /********************  Bit definition for PWR_SR2 register  ********************/
5662 #define PWR_SR2_FLASH_RDY_Pos     (7U)
5663 #define PWR_SR2_FLASH_RDY_Msk     (0x1UL << PWR_SR2_FLASH_RDY_Pos)             /*!< 0x00000080 */
5664 #define PWR_SR2_FLASH_RDY         PWR_SR2_FLASH_RDY_Msk                        /*!< Flash Ready */
5665 #define PWR_SR2_REGLPS_Pos        (8U)
5666 #define PWR_SR2_REGLPS_Msk        (0x1UL << PWR_SR2_REGLPS_Pos)                /*!< 0x00000100 */
5667 #define PWR_SR2_REGLPS            PWR_SR2_REGLPS_Msk                           /*!< Regulator Low Power started */
5668 #define PWR_SR2_REGLPF_Pos        (9U)
5669 #define PWR_SR2_REGLPF_Msk        (0x1UL << PWR_SR2_REGLPF_Pos)                /*!< 0x00000200 */
5670 #define PWR_SR2_REGLPF            PWR_SR2_REGLPF_Msk                           /*!< Regulator Low Power flag    */
5671 #define PWR_SR2_VOSF_Pos          (10U)
5672 #define PWR_SR2_VOSF_Msk          (0x1UL << PWR_SR2_VOSF_Pos)                  /*!< 0x00000400 */
5673 #define PWR_SR2_VOSF              PWR_SR2_VOSF_Msk                             /*!< Voltage Scaling Flag */
5674 #define PWR_SR2_PVDO_Pos          (11U)
5675 #define PWR_SR2_PVDO_Msk          (0x1UL << PWR_SR2_PVDO_Pos)                  /*!< 0x00000800 */
5676 #define PWR_SR2_PVDO              PWR_SR2_PVDO_Msk                             /*!< Power voltage detector output */
5677 #define PWR_SR2_PVMO_USB_Pos      (13U)
5678 #define PWR_SR2_PVMO_USB_Msk      (0x1UL << PWR_SR2_PVMO_USB_Pos)              /*!< 0x00002000 */
5679 #define PWR_SR2_PVMO_USB          PWR_SR2_PVMO_USB_Msk                         /*!< USB Peripheral Voltage Monitoring Output */
5680 
5681 /********************  Bit definition for PWR_SCR register  ********************/
5682 #define PWR_SCR_CWUF_Pos          (0U)
5683 #define PWR_SCR_CWUF_Msk          (0x3FUL << PWR_SCR_CWUF_Pos)                 /*!< 0x0000003F */
5684 #define PWR_SCR_CWUF              PWR_SCR_CWUF_Msk                             /*!< Clear Wake-up Flags  */
5685 #define PWR_SCR_CWUF1_Pos         (0U)
5686 #define PWR_SCR_CWUF1_Msk         (0x1UL << PWR_SCR_CWUF1_Pos)                 /*!< 0x00000001 */
5687 #define PWR_SCR_CWUF1             PWR_SCR_CWUF1_Msk                            /*!< Clear Wake-up Flag 1 */
5688 #define PWR_SCR_CWUF2_Pos         (1U)
5689 #define PWR_SCR_CWUF2_Msk         (0x1UL << PWR_SCR_CWUF2_Pos)                 /*!< 0x00000002 */
5690 #define PWR_SCR_CWUF2             PWR_SCR_CWUF2_Msk                            /*!< Clear Wake-up Flag 2 */
5691 #define PWR_SCR_CWUF3_Pos         (2U)
5692 #define PWR_SCR_CWUF3_Msk         (0x1UL << PWR_SCR_CWUF3_Pos)                 /*!< 0x00000004 */
5693 #define PWR_SCR_CWUF3             PWR_SCR_CWUF3_Msk                            /*!< Clear Wake-up Flag 3 */
5694 #define PWR_SCR_CWUF4_Pos         (3U)
5695 #define PWR_SCR_CWUF4_Msk         (0x1UL << PWR_SCR_CWUF4_Pos)                 /*!< 0x00000008 */
5696 #define PWR_SCR_CWUF4             PWR_SCR_CWUF4_Msk                            /*!< Clear Wake-up Flag 4 */
5697 #define PWR_SCR_CWUF5_Pos         (4U)
5698 #define PWR_SCR_CWUF5_Msk         (0x1UL << PWR_SCR_CWUF5_Pos)                 /*!< 0x00000010 */
5699 #define PWR_SCR_CWUF5             PWR_SCR_CWUF5_Msk                            /*!< Clear Wake-up Flag 5 */
5700 #define PWR_SCR_CWUF6_Pos         (5U)
5701 #define PWR_SCR_CWUF6_Msk         (0x1UL << PWR_SCR_CWUF6_Pos)                 /*!< 0x00000020 */
5702 #define PWR_SCR_CWUF6             PWR_SCR_CWUF6_Msk                            /*!< Clear Wake-up Flag 6 */
5703 #define PWR_SCR_CSBF_Pos          (8U)
5704 #define PWR_SCR_CSBF_Msk          (0x1UL << PWR_SCR_CSBF_Pos)                  /*!< 0x00000100 */
5705 #define PWR_SCR_CSBF              PWR_SCR_CSBF_Msk                             /*!< Clear Standby Flag  */
5706 
5707 /********************  Bit definition for PWR_PUCRA register  *****************/
5708 #define PWR_PUCRA_PU0_Pos         (0U)
5709 #define PWR_PUCRA_PU0_Msk         (0x1UL << PWR_PUCRA_PU0_Pos)                 /*!< 0x00000001 */
5710 #define PWR_PUCRA_PU0             PWR_PUCRA_PU0_Msk                            /*!< Pin PA0 Pull-Up set */
5711 #define PWR_PUCRA_PU1_Pos         (1U)
5712 #define PWR_PUCRA_PU1_Msk         (0x1UL << PWR_PUCRA_PU1_Pos)                 /*!< 0x00000002 */
5713 #define PWR_PUCRA_PU1             PWR_PUCRA_PU1_Msk                            /*!< Pin PA1 Pull-Up set */
5714 #define PWR_PUCRA_PU2_Pos         (2U)
5715 #define PWR_PUCRA_PU2_Msk         (0x1UL << PWR_PUCRA_PU2_Pos)                 /*!< 0x00000004 */
5716 #define PWR_PUCRA_PU2             PWR_PUCRA_PU2_Msk                            /*!< Pin PA2 Pull-Up set */
5717 #define PWR_PUCRA_PU3_Pos         (3U)
5718 #define PWR_PUCRA_PU3_Msk         (0x1UL << PWR_PUCRA_PU3_Pos)                 /*!< 0x00000008 */
5719 #define PWR_PUCRA_PU3             PWR_PUCRA_PU3_Msk                            /*!< Pin PA3 Pull-Up set */
5720 #define PWR_PUCRA_PU4_Pos         (4U)
5721 #define PWR_PUCRA_PU4_Msk         (0x1UL << PWR_PUCRA_PU4_Pos)                 /*!< 0x00000010 */
5722 #define PWR_PUCRA_PU4             PWR_PUCRA_PU4_Msk                            /*!< Pin PA4 Pull-Up set */
5723 #define PWR_PUCRA_PU5_Pos         (5U)
5724 #define PWR_PUCRA_PU5_Msk         (0x1UL << PWR_PUCRA_PU5_Pos)                 /*!< 0x00000020 */
5725 #define PWR_PUCRA_PU5             PWR_PUCRA_PU5_Msk                            /*!< Pin PA5 Pull-Up set */
5726 #define PWR_PUCRA_PU6_Pos         (6U)
5727 #define PWR_PUCRA_PU6_Msk         (0x1UL << PWR_PUCRA_PU6_Pos)                 /*!< 0x00000040 */
5728 #define PWR_PUCRA_PU6             PWR_PUCRA_PU6_Msk                            /*!< Pin PA6 Pull-Up set */
5729 #define PWR_PUCRA_PU7_Pos         (7U)
5730 #define PWR_PUCRA_PU7_Msk         (0x1UL << PWR_PUCRA_PU7_Pos)                 /*!< 0x00000080 */
5731 #define PWR_PUCRA_PU7             PWR_PUCRA_PU7_Msk                            /*!< Pin PA7 Pull-Up set */
5732 #define PWR_PUCRA_PU8_Pos         (8U)
5733 #define PWR_PUCRA_PU8_Msk         (0x1UL << PWR_PUCRA_PU8_Pos)                 /*!< 0x00000100 */
5734 #define PWR_PUCRA_PU8             PWR_PUCRA_PU8_Msk                            /*!< Pin PA8 Pull-Up set */
5735 #define PWR_PUCRA_PU9_Pos         (9U)
5736 #define PWR_PUCRA_PU9_Msk         (0x1UL << PWR_PUCRA_PU9_Pos)                 /*!< 0x00000200 */
5737 #define PWR_PUCRA_PU9             PWR_PUCRA_PU9_Msk                            /*!< Pin PA9 Pull-Up set */
5738 #define PWR_PUCRA_PU10_Pos        (10U)
5739 #define PWR_PUCRA_PU10_Msk        (0x1UL << PWR_PUCRA_PU10_Pos)                /*!< 0x00000400 */
5740 #define PWR_PUCRA_PU10            PWR_PUCRA_PU10_Msk                           /*!< Pin PA10 Pull-Up set */
5741 #define PWR_PUCRA_PU11_Pos        (11U)
5742 #define PWR_PUCRA_PU11_Msk        (0x1UL << PWR_PUCRA_PU11_Pos)                /*!< 0x00000800 */
5743 #define PWR_PUCRA_PU11            PWR_PUCRA_PU11_Msk                           /*!< Pin PA11 Pull-Up set */
5744 #define PWR_PUCRA_PU12_Pos        (12U)
5745 #define PWR_PUCRA_PU12_Msk        (0x1UL << PWR_PUCRA_PU12_Pos)                /*!< 0x00001000 */
5746 #define PWR_PUCRA_PU12            PWR_PUCRA_PU12_Msk                           /*!< Pin PA12 Pull-Up set */
5747 #define PWR_PUCRA_PU13_Pos        (13U)
5748 #define PWR_PUCRA_PU13_Msk        (0x1UL << PWR_PUCRA_PU13_Pos)                /*!< 0x00002000 */
5749 #define PWR_PUCRA_PU13            PWR_PUCRA_PU13_Msk                           /*!< Pin PA13 Pull-Up set */
5750 #define PWR_PUCRA_PU14_Pos        (14U)
5751 #define PWR_PUCRA_PU14_Msk        (0x1UL << PWR_PUCRA_PU14_Pos)                /*!< 0x00004000 */
5752 #define PWR_PUCRA_PU14            PWR_PUCRA_PU14_Msk                           /*!< Pin PA14 Pull-Up set */
5753 #define PWR_PUCRA_PU15_Pos        (15U)
5754 #define PWR_PUCRA_PU15_Msk        (0x1UL << PWR_PUCRA_PU15_Pos)                /*!< 0x00008000 */
5755 #define PWR_PUCRA_PU15            PWR_PUCRA_PU15_Msk                           /*!< Pin PA15 Pull-Up set */
5756 
5757 /********************  Bit definition for PWR_PDCRA register  *****************/
5758 #define PWR_PDCRA_PD0_Pos         (0U)
5759 #define PWR_PDCRA_PD0_Msk         (0x1UL << PWR_PDCRA_PD0_Pos)                 /*!< 0x00000001 */
5760 #define PWR_PDCRA_PD0             PWR_PDCRA_PD0_Msk                            /*!< Pin PA0 Pull-Down set */
5761 #define PWR_PDCRA_PD1_Pos         (1U)
5762 #define PWR_PDCRA_PD1_Msk         (0x1UL << PWR_PDCRA_PD1_Pos)                 /*!< 0x00000002 */
5763 #define PWR_PDCRA_PD1             PWR_PDCRA_PD1_Msk                            /*!< Pin PA1 Pull-Down set */
5764 #define PWR_PDCRA_PD2_Pos         (2U)
5765 #define PWR_PDCRA_PD2_Msk         (0x1UL << PWR_PDCRA_PD2_Pos)                 /*!< 0x00000004 */
5766 #define PWR_PDCRA_PD2             PWR_PDCRA_PD2_Msk                            /*!< Pin PA2 Pull-Down set */
5767 #define PWR_PDCRA_PD3_Pos         (3U)
5768 #define PWR_PDCRA_PD3_Msk         (0x1UL << PWR_PDCRA_PD3_Pos)                 /*!< 0x00000008 */
5769 #define PWR_PDCRA_PD3             PWR_PDCRA_PD3_Msk                            /*!< Pin PA3 Pull-Down set */
5770 #define PWR_PDCRA_PD4_Pos         (4U)
5771 #define PWR_PDCRA_PD4_Msk         (0x1UL << PWR_PDCRA_PD4_Pos)                 /*!< 0x00000010 */
5772 #define PWR_PDCRA_PD4             PWR_PDCRA_PD4_Msk                            /*!< Pin PA4 Pull-Down set */
5773 #define PWR_PDCRA_PD5_Pos         (5U)
5774 #define PWR_PDCRA_PD5_Msk         (0x1UL << PWR_PDCRA_PD5_Pos)                 /*!< 0x00000020 */
5775 #define PWR_PDCRA_PD5             PWR_PDCRA_PD5_Msk                            /*!< Pin PA5 Pull-Down set */
5776 #define PWR_PDCRA_PD6_Pos         (6U)
5777 #define PWR_PDCRA_PD6_Msk         (0x1UL << PWR_PDCRA_PD6_Pos)                 /*!< 0x00000040 */
5778 #define PWR_PDCRA_PD6             PWR_PDCRA_PD6_Msk                            /*!< Pin PA6 Pull-Down set */
5779 #define PWR_PDCRA_PD7_Pos         (7U)
5780 #define PWR_PDCRA_PD7_Msk         (0x1UL << PWR_PDCRA_PD7_Pos)                 /*!< 0x00000080 */
5781 #define PWR_PDCRA_PD7             PWR_PDCRA_PD7_Msk                            /*!< Pin PA7 Pull-Down set */
5782 #define PWR_PDCRA_PD8_Pos         (8U)
5783 #define PWR_PDCRA_PD8_Msk         (0x1UL << PWR_PDCRA_PD8_Pos)                 /*!< 0x00000100 */
5784 #define PWR_PDCRA_PD8             PWR_PDCRA_PD8_Msk                            /*!< Pin PA8 Pull-Down set */
5785 #define PWR_PDCRA_PD9_Pos         (9U)
5786 #define PWR_PDCRA_PD9_Msk         (0x1UL << PWR_PDCRA_PD9_Pos)                 /*!< 0x00000200 */
5787 #define PWR_PDCRA_PD9             PWR_PDCRA_PD9_Msk                            /*!< Pin PA9 Pull-Down set */
5788 #define PWR_PDCRA_PD10_Pos        (10U)
5789 #define PWR_PDCRA_PD10_Msk        (0x1UL << PWR_PDCRA_PD10_Pos)                /*!< 0x00000400 */
5790 #define PWR_PDCRA_PD10            PWR_PDCRA_PD10_Msk                           /*!< Pin PA10 Pull-Down set */
5791 #define PWR_PDCRA_PD11_Pos        (11U)
5792 #define PWR_PDCRA_PD11_Msk        (0x1UL << PWR_PDCRA_PD11_Pos)                /*!< 0x00000800 */
5793 #define PWR_PDCRA_PD11            PWR_PDCRA_PD11_Msk                           /*!< Pin PA11 Pull-Down set */
5794 #define PWR_PDCRA_PD12_Pos        (12U)
5795 #define PWR_PDCRA_PD12_Msk        (0x1UL << PWR_PDCRA_PD12_Pos)                /*!< 0x00001000 */
5796 #define PWR_PDCRA_PD12            PWR_PDCRA_PD12_Msk                           /*!< Pin PA12 Pull-Down set */
5797 #define PWR_PDCRA_PD13_Pos        (13U)
5798 #define PWR_PDCRA_PD13_Msk        (0x1UL << PWR_PDCRA_PD13_Pos)                /*!< 0x00002000 */
5799 #define PWR_PDCRA_PD13            PWR_PDCRA_PD13_Msk                           /*!< Pin PA13 Pull-Down set */
5800 #define PWR_PDCRA_PD14_Pos        (14U)
5801 #define PWR_PDCRA_PD14_Msk        (0x1UL << PWR_PDCRA_PD14_Pos)                /*!< 0x00004000 */
5802 #define PWR_PDCRA_PD14            PWR_PDCRA_PD14_Msk                           /*!< Pin PA14 Pull-Down set */
5803 #define PWR_PDCRA_PD15_Pos        (15U)
5804 #define PWR_PDCRA_PD15_Msk        (0x1UL << PWR_PDCRA_PD15_Pos)                /*!< 0x00008000 */
5805 #define PWR_PDCRA_PD15            PWR_PDCRA_PD15_Msk                           /*!< Pin PA15 Pull-Down set */
5806 
5807 /********************  Bit definition for PWR_PUCRB register  *****************/
5808 #define PWR_PUCRB_PU0_Pos         (0U)
5809 #define PWR_PUCRB_PU0_Msk         (0x1UL << PWR_PUCRB_PU0_Pos)                 /*!< 0x00000001 */
5810 #define PWR_PUCRB_PU0             PWR_PUCRB_PU0_Msk                            /*!< Pin PB0 Pull-Up set */
5811 #define PWR_PUCRB_PU1_Pos         (1U)
5812 #define PWR_PUCRB_PU1_Msk         (0x1UL << PWR_PUCRB_PU1_Pos)                 /*!< 0x00000002 */
5813 #define PWR_PUCRB_PU1             PWR_PUCRB_PU1_Msk                            /*!< Pin PB1 Pull-Up set */
5814 #define PWR_PUCRB_PU2_Pos         (2U)
5815 #define PWR_PUCRB_PU2_Msk         (0x1UL << PWR_PUCRB_PU2_Pos)                 /*!< 0x00000004 */
5816 #define PWR_PUCRB_PU2             PWR_PUCRB_PU2_Msk                            /*!< Pin PB2 Pull-Up set */
5817 #define PWR_PUCRB_PU3_Pos         (3U)
5818 #define PWR_PUCRB_PU3_Msk         (0x1UL << PWR_PUCRB_PU3_Pos)                 /*!< 0x00000008 */
5819 #define PWR_PUCRB_PU3             PWR_PUCRB_PU3_Msk                            /*!< Pin PB3 Pull-Up set */
5820 #define PWR_PUCRB_PU4_Pos         (4U)
5821 #define PWR_PUCRB_PU4_Msk         (0x1UL << PWR_PUCRB_PU4_Pos)                 /*!< 0x00000010 */
5822 #define PWR_PUCRB_PU4             PWR_PUCRB_PU4_Msk                            /*!< Pin PB4 Pull-Up set */
5823 #define PWR_PUCRB_PU5_Pos         (5U)
5824 #define PWR_PUCRB_PU5_Msk         (0x1UL << PWR_PUCRB_PU5_Pos)                 /*!< 0x00000020 */
5825 #define PWR_PUCRB_PU5             PWR_PUCRB_PU5_Msk                            /*!< Pin PB5 Pull-Up set */
5826 #define PWR_PUCRB_PU6_Pos         (6U)
5827 #define PWR_PUCRB_PU6_Msk         (0x1UL << PWR_PUCRB_PU6_Pos)                 /*!< 0x00000040 */
5828 #define PWR_PUCRB_PU6             PWR_PUCRB_PU6_Msk                            /*!< Pin PB6 Pull-Up set */
5829 #define PWR_PUCRB_PU7_Pos         (7U)
5830 #define PWR_PUCRB_PU7_Msk         (0x1UL << PWR_PUCRB_PU7_Pos)                 /*!< 0x00000080 */
5831 #define PWR_PUCRB_PU7             PWR_PUCRB_PU7_Msk                            /*!< Pin PB7 Pull-Up set */
5832 #define PWR_PUCRB_PU8_Pos         (8U)
5833 #define PWR_PUCRB_PU8_Msk         (0x1UL << PWR_PUCRB_PU8_Pos)                 /*!< 0x00000100 */
5834 #define PWR_PUCRB_PU8             PWR_PUCRB_PU8_Msk                            /*!< Pin PB8 Pull-Up set */
5835 #define PWR_PUCRB_PU9_Pos         (9U)
5836 #define PWR_PUCRB_PU9_Msk         (0x1UL << PWR_PUCRB_PU9_Pos)                 /*!< 0x00000200 */
5837 #define PWR_PUCRB_PU9             PWR_PUCRB_PU9_Msk                            /*!< Pin PB9 Pull-Up set */
5838 #define PWR_PUCRB_PU10_Pos        (10U)
5839 #define PWR_PUCRB_PU10_Msk        (0x1UL << PWR_PUCRB_PU10_Pos)                /*!< 0x00000400 */
5840 #define PWR_PUCRB_PU10            PWR_PUCRB_PU10_Msk                           /*!< Pin PB10 Pull-Up set */
5841 #define PWR_PUCRB_PU11_Pos        (11U)
5842 #define PWR_PUCRB_PU11_Msk        (0x1UL << PWR_PUCRB_PU11_Pos)                /*!< 0x00000800 */
5843 #define PWR_PUCRB_PU11            PWR_PUCRB_PU11_Msk                           /*!< Pin PB11 Pull-Up set */
5844 #define PWR_PUCRB_PU12_Pos        (12U)
5845 #define PWR_PUCRB_PU12_Msk        (0x1UL << PWR_PUCRB_PU12_Pos)                /*!< 0x00001000 */
5846 #define PWR_PUCRB_PU12            PWR_PUCRB_PU12_Msk                           /*!< Pin PB12 Pull-Up set */
5847 #define PWR_PUCRB_PU13_Pos        (13U)
5848 #define PWR_PUCRB_PU13_Msk        (0x1UL << PWR_PUCRB_PU13_Pos)                /*!< 0x00002000 */
5849 #define PWR_PUCRB_PU13            PWR_PUCRB_PU13_Msk                           /*!< Pin PB13 Pull-Up set */
5850 #define PWR_PUCRB_PU14_Pos        (14U)
5851 #define PWR_PUCRB_PU14_Msk        (0x1UL << PWR_PUCRB_PU14_Pos)                /*!< 0x00004000 */
5852 #define PWR_PUCRB_PU14            PWR_PUCRB_PU14_Msk                           /*!< Pin PB14 Pull-Up set */
5853 #define PWR_PUCRB_PU15_Pos        (15U)
5854 #define PWR_PUCRB_PU15_Msk        (0x1UL << PWR_PUCRB_PU15_Pos)                /*!< 0x00008000 */
5855 #define PWR_PUCRB_PU15            PWR_PUCRB_PU15_Msk                           /*!< Pin PB15 Pull-Up set */
5856 
5857 /********************  Bit definition for PWR_PDCRB register  *****************/
5858 #define PWR_PDCRB_PD0_Pos         (0U)
5859 #define PWR_PDCRB_PD0_Msk         (0x1UL << PWR_PDCRB_PD0_Pos)                 /*!< 0x00000001 */
5860 #define PWR_PDCRB_PD0             PWR_PDCRB_PD0_Msk                            /*!< Pin PB0 Pull-Down set */
5861 #define PWR_PDCRB_PD1_Pos         (1U)
5862 #define PWR_PDCRB_PD1_Msk         (0x1UL << PWR_PDCRB_PD1_Pos)                 /*!< 0x00000002 */
5863 #define PWR_PDCRB_PD1             PWR_PDCRB_PD1_Msk                            /*!< Pin PB1 Pull-Down set */
5864 #define PWR_PDCRB_PD2_Pos         (2U)
5865 #define PWR_PDCRB_PD2_Msk         (0x1UL << PWR_PDCRB_PD2_Pos)                 /*!< 0x00000004 */
5866 #define PWR_PDCRB_PD2             PWR_PDCRB_PD2_Msk                            /*!< Pin PB2 Pull-Down set */
5867 #define PWR_PDCRB_PD3_Pos         (3U)
5868 #define PWR_PDCRB_PD3_Msk         (0x1UL << PWR_PDCRB_PD3_Pos)                 /*!< 0x00000008 */
5869 #define PWR_PDCRB_PD3             PWR_PDCRB_PD3_Msk                            /*!< Pin PB3 Pull-Down set */
5870 #define PWR_PDCRB_PD4_Pos         (4U)
5871 #define PWR_PDCRB_PD4_Msk         (0x1UL << PWR_PDCRB_PD4_Pos)                 /*!< 0x00000010 */
5872 #define PWR_PDCRB_PD4             PWR_PDCRB_PD4_Msk                            /*!< Pin PB4 Pull-Down set */
5873 #define PWR_PDCRB_PD5_Pos         (5U)
5874 #define PWR_PDCRB_PD5_Msk         (0x1UL << PWR_PDCRB_PD5_Pos)                 /*!< 0x00000020 */
5875 #define PWR_PDCRB_PD5             PWR_PDCRB_PD5_Msk                            /*!< Pin PB5 Pull-Down set */
5876 #define PWR_PDCRB_PD6_Pos         (6U)
5877 #define PWR_PDCRB_PD6_Msk         (0x1UL << PWR_PDCRB_PD6_Pos)                 /*!< 0x00000040 */
5878 #define PWR_PDCRB_PD6             PWR_PDCRB_PD6_Msk                            /*!< Pin PB6 Pull-Down set */
5879 #define PWR_PDCRB_PD7_Pos         (7U)
5880 #define PWR_PDCRB_PD7_Msk         (0x1UL << PWR_PDCRB_PD7_Pos)                 /*!< 0x00000080 */
5881 #define PWR_PDCRB_PD7             PWR_PDCRB_PD7_Msk                            /*!< Pin PB7 Pull-Down set */
5882 #define PWR_PDCRB_PD8_Pos         (8U)
5883 #define PWR_PDCRB_PD8_Msk         (0x1UL << PWR_PDCRB_PD8_Pos)                 /*!< 0x00000100 */
5884 #define PWR_PDCRB_PD8             PWR_PDCRB_PD8_Msk                            /*!< Pin PB8 Pull-Down set */
5885 #define PWR_PDCRB_PD9_Pos         (9U)
5886 #define PWR_PDCRB_PD9_Msk         (0x1UL << PWR_PDCRB_PD9_Pos)                 /*!< 0x00000200 */
5887 #define PWR_PDCRB_PD9             PWR_PDCRB_PD9_Msk                            /*!< Pin PB9 Pull-Down set */
5888 #define PWR_PDCRB_PD10_Pos        (10U)
5889 #define PWR_PDCRB_PD10_Msk        (0x1UL << PWR_PDCRB_PD10_Pos)                /*!< 0x00000400 */
5890 #define PWR_PDCRB_PD10            PWR_PDCRB_PD10_Msk                           /*!< Pin PB10 Pull-Down set */
5891 #define PWR_PDCRB_PD11_Pos        (11U)
5892 #define PWR_PDCRB_PD11_Msk        (0x1UL << PWR_PDCRB_PD11_Pos)                /*!< 0x00000800 */
5893 #define PWR_PDCRB_PD11            PWR_PDCRB_PD11_Msk                           /*!< Pin PB11 Pull-Down set */
5894 #define PWR_PDCRB_PD12_Pos        (12U)
5895 #define PWR_PDCRB_PD12_Msk        (0x1UL << PWR_PDCRB_PD12_Pos)                /*!< 0x00001000 */
5896 #define PWR_PDCRB_PD12            PWR_PDCRB_PD12_Msk                           /*!< Pin PB12 Pull-Down set */
5897 #define PWR_PDCRB_PD13_Pos        (13U)
5898 #define PWR_PDCRB_PD13_Msk        (0x1UL << PWR_PDCRB_PD13_Pos)                /*!< 0x00002000 */
5899 #define PWR_PDCRB_PD13            PWR_PDCRB_PD13_Msk                           /*!< Pin PB13 Pull-Down set */
5900 #define PWR_PDCRB_PD14_Pos        (14U)
5901 #define PWR_PDCRB_PD14_Msk        (0x1UL << PWR_PDCRB_PD14_Pos)                /*!< 0x00004000 */
5902 #define PWR_PDCRB_PD14            PWR_PDCRB_PD14_Msk                           /*!< Pin PB14 Pull-Down set */
5903 #define PWR_PDCRB_PD15_Pos        (15U)
5904 #define PWR_PDCRB_PD15_Msk        (0x1UL << PWR_PDCRB_PD15_Pos)                /*!< 0x00008000 */
5905 #define PWR_PDCRB_PD15            PWR_PDCRB_PD15_Msk                           /*!< Pin PB15 Pull-Down set */
5906 
5907 /********************  Bit definition for PWR_PUCRC register  *****************/
5908 #define PWR_PUCRC_PU0_Pos         (0U)
5909 #define PWR_PUCRC_PU0_Msk         (0x1UL << PWR_PUCRC_PU0_Pos)                 /*!< 0x00000001 */
5910 #define PWR_PUCRC_PU0             PWR_PUCRC_PU0_Msk                            /*!< Pin PC0 Pull-Up set */
5911 #define PWR_PUCRC_PU1_Pos         (1U)
5912 #define PWR_PUCRC_PU1_Msk         (0x1UL << PWR_PUCRC_PU1_Pos)                 /*!< 0x00000002 */
5913 #define PWR_PUCRC_PU1             PWR_PUCRC_PU1_Msk                            /*!< Pin PC1 Pull-Up set */
5914 #define PWR_PUCRC_PU2_Pos         (2U)
5915 #define PWR_PUCRC_PU2_Msk         (0x1UL << PWR_PUCRC_PU2_Pos)                 /*!< 0x00000004 */
5916 #define PWR_PUCRC_PU2             PWR_PUCRC_PU2_Msk                            /*!< Pin PC2 Pull-Up set */
5917 #define PWR_PUCRC_PU3_Pos         (3U)
5918 #define PWR_PUCRC_PU3_Msk         (0x1UL << PWR_PUCRC_PU3_Pos)                 /*!< 0x00000008 */
5919 #define PWR_PUCRC_PU3             PWR_PUCRC_PU3_Msk                            /*!< Pin PC3 Pull-Up set */
5920 #define PWR_PUCRC_PU4_Pos         (4U)
5921 #define PWR_PUCRC_PU4_Msk         (0x1UL << PWR_PUCRC_PU4_Pos)                 /*!< 0x00000010 */
5922 #define PWR_PUCRC_PU4             PWR_PUCRC_PU4_Msk                            /*!< Pin PC4 Pull-Up set */
5923 #define PWR_PUCRC_PU5_Pos         (5U)
5924 #define PWR_PUCRC_PU5_Msk         (0x1UL << PWR_PUCRC_PU5_Pos)                 /*!< 0x00000020 */
5925 #define PWR_PUCRC_PU5             PWR_PUCRC_PU5_Msk                            /*!< Pin PC5 Pull-Up set */
5926 #define PWR_PUCRC_PU6_Pos         (6U)
5927 #define PWR_PUCRC_PU6_Msk         (0x1UL << PWR_PUCRC_PU6_Pos)                 /*!< 0x00000040 */
5928 #define PWR_PUCRC_PU6             PWR_PUCRC_PU6_Msk                            /*!< Pin PC6 Pull-Up set */
5929 #define PWR_PUCRC_PU7_Pos         (7U)
5930 #define PWR_PUCRC_PU7_Msk         (0x1UL << PWR_PUCRC_PU7_Pos)                 /*!< 0x00000080 */
5931 #define PWR_PUCRC_PU7             PWR_PUCRC_PU7_Msk                            /*!< Pin PC7 Pull-Up set */
5932 #define PWR_PUCRC_PU8_Pos         (8U)
5933 #define PWR_PUCRC_PU8_Msk         (0x1UL << PWR_PUCRC_PU8_Pos)                 /*!< 0x00000100 */
5934 #define PWR_PUCRC_PU8             PWR_PUCRC_PU8_Msk                            /*!< Pin PC8 Pull-Up set */
5935 #define PWR_PUCRC_PU9_Pos         (9U)
5936 #define PWR_PUCRC_PU9_Msk         (0x1UL << PWR_PUCRC_PU9_Pos)                 /*!< 0x00000200 */
5937 #define PWR_PUCRC_PU9             PWR_PUCRC_PU9_Msk                            /*!< Pin PC9 Pull-Up set */
5938 #define PWR_PUCRC_PU10_Pos        (10U)
5939 #define PWR_PUCRC_PU10_Msk        (0x1UL << PWR_PUCRC_PU10_Pos)                /*!< 0x00000400 */
5940 #define PWR_PUCRC_PU10            PWR_PUCRC_PU10_Msk                           /*!< Pin PC10 Pull-Up set */
5941 #define PWR_PUCRC_PU11_Pos        (11U)
5942 #define PWR_PUCRC_PU11_Msk        (0x1UL << PWR_PUCRC_PU11_Pos)                /*!< 0x00000800 */
5943 #define PWR_PUCRC_PU11            PWR_PUCRC_PU11_Msk                           /*!< Pin PC11 Pull-Up set */
5944 #define PWR_PUCRC_PU12_Pos        (12U)
5945 #define PWR_PUCRC_PU12_Msk        (0x1UL << PWR_PUCRC_PU12_Pos)                /*!< 0x00001000 */
5946 #define PWR_PUCRC_PU12            PWR_PUCRC_PU12_Msk                           /*!< Pin PC12 Pull-Up set */
5947 #define PWR_PUCRC_PU13_Pos        (13U)
5948 #define PWR_PUCRC_PU13_Msk        (0x1UL << PWR_PUCRC_PU13_Pos)                /*!< 0x00002000 */
5949 #define PWR_PUCRC_PU13            PWR_PUCRC_PU13_Msk                           /*!< Pin PC13 Pull-Up set */
5950 #define PWR_PUCRC_PU14_Pos        (14U)
5951 #define PWR_PUCRC_PU14_Msk        (0x1UL << PWR_PUCRC_PU14_Pos)                /*!< 0x00004000 */
5952 #define PWR_PUCRC_PU14            PWR_PUCRC_PU14_Msk                           /*!< Pin PC14 Pull-Up set */
5953 #define PWR_PUCRC_PU15_Pos        (15U)
5954 #define PWR_PUCRC_PU15_Msk        (0x1UL << PWR_PUCRC_PU15_Pos)                /*!< 0x00008000 */
5955 #define PWR_PUCRC_PU15            PWR_PUCRC_PU15_Msk                           /*!< Pin PC15 Pull-Up set */
5956 
5957 /********************  Bit definition for PWR_PDCRC register  *****************/
5958 #define PWR_PDCRC_PD0_Pos         (0U)
5959 #define PWR_PDCRC_PD0_Msk         (0x1UL << PWR_PDCRC_PD0_Pos)                 /*!< 0x00000001 */
5960 #define PWR_PDCRC_PD0             PWR_PDCRC_PD0_Msk                            /*!< Pin PC0 Pull-Down set */
5961 #define PWR_PDCRC_PD1_Pos         (1U)
5962 #define PWR_PDCRC_PD1_Msk         (0x1UL << PWR_PDCRC_PD1_Pos)                 /*!< 0x00000002 */
5963 #define PWR_PDCRC_PD1             PWR_PDCRC_PD1_Msk                            /*!< Pin PC1 Pull-Down set */
5964 #define PWR_PDCRC_PD2_Pos         (2U)
5965 #define PWR_PDCRC_PD2_Msk         (0x1UL << PWR_PDCRC_PD2_Pos)                 /*!< 0x00000004 */
5966 #define PWR_PDCRC_PD2             PWR_PDCRC_PD2_Msk                            /*!< Pin PC2 Pull-Down set */
5967 #define PWR_PDCRC_PD3_Pos         (3U)
5968 #define PWR_PDCRC_PD3_Msk         (0x1UL << PWR_PDCRC_PD3_Pos)                 /*!< 0x00000008 */
5969 #define PWR_PDCRC_PD3             PWR_PDCRC_PD3_Msk                            /*!< Pin PC3 Pull-Down set */
5970 #define PWR_PDCRC_PD4_Pos         (4U)
5971 #define PWR_PDCRC_PD4_Msk         (0x1UL << PWR_PDCRC_PD4_Pos)                 /*!< 0x00000010 */
5972 #define PWR_PDCRC_PD4             PWR_PDCRC_PD4_Msk                            /*!< Pin PC4 Pull-Down set */
5973 #define PWR_PDCRC_PD5_Pos         (5U)
5974 #define PWR_PDCRC_PD5_Msk         (0x1UL << PWR_PDCRC_PD5_Pos)                 /*!< 0x00000020 */
5975 #define PWR_PDCRC_PD5             PWR_PDCRC_PD5_Msk                            /*!< Pin PC5 Pull-Down set */
5976 #define PWR_PDCRC_PD6_Pos         (6U)
5977 #define PWR_PDCRC_PD6_Msk         (0x1UL << PWR_PDCRC_PD6_Pos)                 /*!< 0x00000040 */
5978 #define PWR_PDCRC_PD6             PWR_PDCRC_PD6_Msk                            /*!< Pin PC6 Pull-Down set */
5979 #define PWR_PDCRC_PD7_Pos         (7U)
5980 #define PWR_PDCRC_PD7_Msk         (0x1UL << PWR_PDCRC_PD7_Pos)                 /*!< 0x00000080 */
5981 #define PWR_PDCRC_PD7             PWR_PDCRC_PD7_Msk                            /*!< Pin PC7 Pull-Down set */
5982 #define PWR_PDCRC_PD8_Pos         (8U)
5983 #define PWR_PDCRC_PD8_Msk         (0x1UL << PWR_PDCRC_PD8_Pos)                 /*!< 0x00000100 */
5984 #define PWR_PDCRC_PD8             PWR_PDCRC_PD8_Msk                            /*!< Pin PC8 Pull-Down set */
5985 #define PWR_PDCRC_PD9_Pos         (9U)
5986 #define PWR_PDCRC_PD9_Msk         (0x1UL << PWR_PDCRC_PD9_Pos)                 /*!< 0x00000200 */
5987 #define PWR_PDCRC_PD9             PWR_PDCRC_PD9_Msk                            /*!< Pin PC9 Pull-Down set */
5988 #define PWR_PDCRC_PD10_Pos        (10U)
5989 #define PWR_PDCRC_PD10_Msk        (0x1UL << PWR_PDCRC_PD10_Pos)                /*!< 0x00000400 */
5990 #define PWR_PDCRC_PD10            PWR_PDCRC_PD10_Msk                           /*!< Pin PC10 Pull-Down set */
5991 #define PWR_PDCRC_PD11_Pos        (11U)
5992 #define PWR_PDCRC_PD11_Msk        (0x1UL << PWR_PDCRC_PD11_Pos)                /*!< 0x00000800 */
5993 #define PWR_PDCRC_PD11            PWR_PDCRC_PD11_Msk                           /*!< Pin PC11 Pull-Down set */
5994 #define PWR_PDCRC_PD12_Pos        (12U)
5995 #define PWR_PDCRC_PD12_Msk        (0x1UL << PWR_PDCRC_PD12_Pos)                /*!< 0x00001000 */
5996 #define PWR_PDCRC_PD12            PWR_PDCRC_PD12_Msk                           /*!< Pin PC12 Pull-Down set */
5997 #define PWR_PDCRC_PD13_Pos        (13U)
5998 #define PWR_PDCRC_PD13_Msk        (0x1UL << PWR_PDCRC_PD13_Pos)                /*!< 0x00002000 */
5999 #define PWR_PDCRC_PD13            PWR_PDCRC_PD13_Msk                           /*!< Pin PC13 Pull-Down set */
6000 #define PWR_PDCRC_PD14_Pos        (14U)
6001 #define PWR_PDCRC_PD14_Msk        (0x1UL << PWR_PDCRC_PD14_Pos)                /*!< 0x00004000 */
6002 #define PWR_PDCRC_PD14            PWR_PDCRC_PD14_Msk                           /*!< Pin PC14 Pull-Down set */
6003 #define PWR_PDCRC_PD15_Pos        (15U)
6004 #define PWR_PDCRC_PD15_Msk        (0x1UL << PWR_PDCRC_PD15_Pos)                /*!< 0x00008000 */
6005 #define PWR_PDCRC_PD15            PWR_PDCRC_PD15_Msk                           /*!< Pin PC15 Pull-Down set */
6006 
6007 /********************  Bit definition for PWR_PUCRD register  *****************/
6008 #define PWR_PUCRD_PU0_Pos         (0U)
6009 #define PWR_PUCRD_PU0_Msk         (0x1UL << PWR_PUCRD_PU0_Pos)                 /*!< 0x00000001 */
6010 #define PWR_PUCRD_PU0             PWR_PUCRD_PU0_Msk                            /*!< Pin PD0 Pull-Up set */
6011 #define PWR_PUCRD_PU1_Pos         (1U)
6012 #define PWR_PUCRD_PU1_Msk         (0x1UL << PWR_PUCRD_PU1_Pos)                 /*!< 0x00000002 */
6013 #define PWR_PUCRD_PU1             PWR_PUCRD_PU1_Msk                            /*!< Pin PD1 Pull-Up set */
6014 #define PWR_PUCRD_PU2_Pos         (2U)
6015 #define PWR_PUCRD_PU2_Msk         (0x1UL << PWR_PUCRD_PU2_Pos)                 /*!< 0x00000004 */
6016 #define PWR_PUCRD_PU2             PWR_PUCRD_PU2_Msk                            /*!< Pin PD2 Pull-Up set */
6017 #define PWR_PUCRD_PU3_Pos         (3U)
6018 #define PWR_PUCRD_PU3_Msk         (0x1UL << PWR_PUCRD_PU3_Pos)                 /*!< 0x00000008 */
6019 #define PWR_PUCRD_PU3             PWR_PUCRD_PU3_Msk                            /*!< Pin PD3 Pull-Up set */
6020 #define PWR_PUCRD_PU4_Pos         (4U)
6021 #define PWR_PUCRD_PU4_Msk         (0x1UL << PWR_PUCRD_PU4_Pos)                 /*!< 0x00000010 */
6022 #define PWR_PUCRD_PU4             PWR_PUCRD_PU4_Msk                            /*!< Pin PD4 Pull-Up set */
6023 #define PWR_PUCRD_PU5_Pos         (5U)
6024 #define PWR_PUCRD_PU5_Msk         (0x1UL << PWR_PUCRD_PU5_Pos)                 /*!< 0x00000020 */
6025 #define PWR_PUCRD_PU5             PWR_PUCRD_PU5_Msk                            /*!< Pin PD5 Pull-Up set */
6026 #define PWR_PUCRD_PU6_Pos         (6U)
6027 #define PWR_PUCRD_PU6_Msk         (0x1UL << PWR_PUCRD_PU6_Pos)                 /*!< 0x00000040 */
6028 #define PWR_PUCRD_PU6             PWR_PUCRD_PU6_Msk                            /*!< Pin PD6 Pull-Up set */
6029 #define PWR_PUCRD_PU8_Pos         (8U)
6030 #define PWR_PUCRD_PU8_Msk         (0x1UL << PWR_PUCRD_PU8_Pos)                 /*!< 0x00000100 */
6031 #define PWR_PUCRD_PU8             PWR_PUCRD_PU8_Msk                            /*!< Pin PD8 Pull-Up set */
6032 #define PWR_PUCRD_PU9_Pos         (9U)
6033 #define PWR_PUCRD_PU9_Msk         (0x1UL << PWR_PUCRD_PU9_Pos)                 /*!< 0x00000200 */
6034 #define PWR_PUCRD_PU9             PWR_PUCRD_PU9_Msk                            /*!< Pin PD9 Pull-Up set */
6035 #define PWR_PUCRD_PD10_Pos        (10U)
6036 #define PWR_PUCRD_PD10_Msk        (0x1UL << PWR_PUCRD_PD10_Pos)                /*!< 0x00000400 */
6037 #define PWR_PUCRD_PD10            PWR_PUCRD_PD10_Msk                           /*!< Pin PD10 Pull-Up set */
6038 #define PWR_PUCRD_PD11_Pos        (11U)
6039 #define PWR_PUCRD_PD11_Msk        (0x1UL << PWR_PUCRD_PD11_Pos)                /*!< 0x00000800 */
6040 #define PWR_PUCRD_PD11            PWR_PUCRD_PD11_Msk                           /*!< Pin PD11 Pull-Up set */
6041 #define PWR_PUCRD_PD12_Pos        (12U)
6042 #define PWR_PUCRD_PD12_Msk        (0x1UL << PWR_PUCRD_PD12_Pos)                /*!< 0x00001000 */
6043 #define PWR_PUCRD_PD12            PWR_PUCRD_PD12_Msk                           /*!< Pin PD12 Pull-Up set */
6044 #define PWR_PUCRD_PD13_Pos        (13U)
6045 #define PWR_PUCRD_PD13_Msk        (0x1UL << PWR_PUCRD_PD13_Pos)                /*!< 0x00002000 */
6046 #define PWR_PUCRD_PD13            PWR_PUCRD_PD13_Msk                           /*!< Pin PD13 Pull-Up set */
6047 #define PWR_PUCRD_PD14_Pos        (14U)
6048 #define PWR_PUCRD_PD14_Msk        (0x1UL << PWR_PUCRD_PD14_Pos)                /*!< 0x00004000 */
6049 #define PWR_PUCRD_PD14            PWR_PUCRD_PD14_Msk                           /*!< Pin PD14 Pull-Up set */
6050 #define PWR_PUCRD_PD15_Pos        (15U)
6051 #define PWR_PUCRD_PD15_Msk        (0x1UL << PWR_PUCRD_PD15_Pos)                /*!< 0x00008000 */
6052 #define PWR_PUCRD_PD15            PWR_PUCRD_PD15_Msk                           /*!< Pin PD15 Pull-Up set */
6053 
6054 /********************  Bit definition for PWR_PDCRD register  *****************/
6055 #define PWR_PDCRD_PD0_Pos         (0U)
6056 #define PWR_PDCRD_PD0_Msk         (0x1UL << PWR_PDCRD_PD0_Pos)                 /*!< 0x00000001 */
6057 #define PWR_PDCRD_PD0             PWR_PDCRD_PD0_Msk                            /*!< Pin PD0 Pull-Down set */
6058 #define PWR_PDCRD_PD1_Pos         (1U)
6059 #define PWR_PDCRD_PD1_Msk         (0x1UL << PWR_PDCRD_PD1_Pos)                 /*!< 0x00000002 */
6060 #define PWR_PDCRD_PD1             PWR_PDCRD_PD1_Msk                            /*!< Pin PD1 Pull-Down set */
6061 #define PWR_PDCRD_PD2_Pos         (2U)
6062 #define PWR_PDCRD_PD2_Msk         (0x1UL << PWR_PDCRD_PD2_Pos)                 /*!< 0x00000004 */
6063 #define PWR_PDCRD_PD2             PWR_PDCRD_PD2_Msk                            /*!< Pin PD2 Pull-Down set */
6064 #define PWR_PDCRD_PD3_Pos         (3U)
6065 #define PWR_PDCRD_PD3_Msk         (0x1UL << PWR_PDCRD_PD3_Pos)                 /*!< 0x00000008 */
6066 #define PWR_PDCRD_PD3             PWR_PDCRD_PD3_Msk                            /*!< Pin PD3 Pull-Down set */
6067 #define PWR_PDCRD_PD4_Pos         (4U)
6068 #define PWR_PDCRD_PD4_Msk         (0x1UL << PWR_PDCRD_PD4_Pos)                 /*!< 0x00000010 */
6069 #define PWR_PDCRD_PD4             PWR_PDCRD_PD4_Msk                            /*!< Pin PD4 Pull-Down set */
6070 #define PWR_PDCRD_PD5_Pos         (5U)
6071 #define PWR_PDCRD_PD5_Msk         (0x1UL << PWR_PDCRD_PD5_Pos)                 /*!< 0x00000020 */
6072 #define PWR_PDCRD_PD5             PWR_PDCRD_PD5_Msk                            /*!< Pin PD5 Pull-Down set */
6073 #define PWR_PDCRD_PD6_Pos         (6U)
6074 #define PWR_PDCRD_PD6_Msk         (0x1UL << PWR_PDCRD_PD6_Pos)                 /*!< 0x00000040 */
6075 #define PWR_PDCRD_PD6             PWR_PDCRD_PD6_Msk                            /*!< Pin PD6 Pull-Down set */
6076 #define PWR_PDCRD_PD8_Pos         (8U)
6077 #define PWR_PDCRD_PD8_Msk         (0x1UL << PWR_PDCRD_PD8_Pos)                 /*!< 0x00000100 */
6078 #define PWR_PDCRD_PD8             PWR_PDCRD_PD8_Msk                            /*!< Pin PD8 Pull-Down set */
6079 #define PWR_PDCRD_PD9_Pos         (9U)
6080 #define PWR_PDCRD_PD9_Msk         (0x1UL << PWR_PDCRD_PD9_Pos)                 /*!< 0x00000200 */
6081 #define PWR_PDCRD_PD9             PWR_PDCRD_PD9_Msk                            /*!< Pin PD9 Pull-Down set */
6082 #define PWR_PDCRD_PD10_Pos        (10U)
6083 #define PWR_PDCRD_PD10_Msk        (0x1UL << PWR_PDCRD_PD10_Pos)                /*!< 0x00000400 */
6084 #define PWR_PDCRD_PD10            PWR_PDCRD_PD10_Msk                           /*!< Pin PD10 Pull-Down set */
6085 #define PWR_PDCRD_PD11_Pos        (11U)
6086 #define PWR_PDCRD_PD11_Msk        (0x1UL << PWR_PDCRD_PD11_Pos)                /*!< 0x00000800 */
6087 #define PWR_PDCRD_PD11            PWR_PDCRD_PD11_Msk                           /*!< Pin PD11 Pull-Down set */
6088 #define PWR_PDCRD_PD12_Pos        (12U)
6089 #define PWR_PDCRD_PD12_Msk        (0x1UL << PWR_PDCRD_PD12_Pos)                /*!< 0x00001000 */
6090 #define PWR_PDCRD_PD12            PWR_PDCRD_PD12_Msk                           /*!< Pin PD12 Pull-Down set */
6091 #define PWR_PDCRD_PD13_Pos        (13U)
6092 #define PWR_PDCRD_PD13_Msk        (0x1UL << PWR_PDCRD_PD13_Pos)                /*!< 0x00002000 */
6093 #define PWR_PDCRD_PD13            PWR_PDCRD_PD13_Msk                           /*!< Pin PD13 Pull-Down set */
6094 #define PWR_PDCRD_PD14_Pos        (14U)
6095 #define PWR_PDCRD_PD14_Msk        (0x1UL << PWR_PDCRD_PD14_Pos)                /*!< 0x00004000 */
6096 #define PWR_PDCRD_PD14            PWR_PDCRD_PD14_Msk                           /*!< Pin PD14 Pull-Down set */
6097 #define PWR_PDCRD_PD15_Pos        (15U)
6098 #define PWR_PDCRD_PD15_Msk        (0x1UL << PWR_PDCRD_PD15_Pos)                /*!< 0x00008000 */
6099 #define PWR_PDCRD_PD15            PWR_PDCRD_PD15_Msk                           /*!< Pin PD15 Pull-Down set */
6100 /********************  Bit definition for PWR_PUCRE register  *****************/
6101 #define PWR_PUCRE_PU0_Pos         (0U)
6102 #define PWR_PUCRE_PU0_Msk         (0x1UL << PWR_PUCRE_PU0_Pos)                 /*!< 0x00000001 */
6103 #define PWR_PUCRE_PU0             PWR_PUCRE_PU0_Msk                            /*!< Pin PE0 Pull-Up set */
6104 #define PWR_PUCRE_PU1_Pos         (1U)
6105 #define PWR_PUCRE_PU1_Msk         (0x1UL << PWR_PUCRE_PU1_Pos)                 /*!< 0x00000002 */
6106 #define PWR_PUCRE_PU1             PWR_PUCRE_PU1_Msk                            /*!< Pin PE1 Pull-Up set */
6107 #define PWR_PUCRE_PU2_Pos         (2U)
6108 #define PWR_PUCRE_PU2_Msk         (0x1UL << PWR_PUCRE_PU2_Pos)                 /*!< 0x00000004 */
6109 #define PWR_PUCRE_PU2             PWR_PUCRE_PU2_Msk                            /*!< Pin PE2 Pull-Up set */
6110 #define PWR_PUCRE_PU3_Pos         (3U)
6111 #define PWR_PUCRE_PU3_Msk         (0x1UL << PWR_PUCRE_PU3_Pos)                 /*!< 0x00000008 */
6112 #define PWR_PUCRE_PU3             PWR_PUCRE_PU3_Msk                            /*!< Pin PE3 Pull-Up set */
6113 #define PWR_PUCRE_PU4_Pos         (4U)
6114 #define PWR_PUCRE_PU4_Msk         (0x1UL << PWR_PUCRE_PU4_Pos)                 /*!< 0x00000010 */
6115 #define PWR_PUCRE_PU4             PWR_PUCRE_PU4_Msk                            /*!< Pin PE4 Pull-Up set */
6116 #define PWR_PUCRE_PD5_Pos         (5U)
6117 #define PWR_PUCRE_PD5_Msk         (0x1UL << PWR_PUCRE_PD5_Pos)                 /*!< 0x00000020 */
6118 #define PWR_PUCRE_PD5             PWR_PUCRE_PD5_Msk                            /*!< Pin PE5 Pull-Up set */
6119 #define PWR_PUCRE_PD6_Pos         (6U)
6120 #define PWR_PUCRE_PD6_Msk         (0x1UL << PWR_PUCRE_PD6_Pos)                 /*!< 0x00000040 */
6121 #define PWR_PUCRE_PD6             PWR_PUCRE_PD6_Msk                            /*!< Pin PE6 Pull-Up set */
6122 #define PWR_PUCRE_PD7_Pos         (7U)
6123 #define PWR_PUCRE_PD7_Msk         (0x1UL << PWR_PUCRE_PD7_Pos)                 /*!< 0x00000080 */
6124 #define PWR_PUCRE_PD7             PWR_PUCRE_PD7_Msk                            /*!< Pin PE7 Pull-Up set */
6125 #define PWR_PUCRE_PD8_Pos         (8U)
6126 #define PWR_PUCRE_PD8_Msk         (0x1UL << PWR_PUCRE_PD8_Pos)                 /*!< 0x00000100 */
6127 #define PWR_PUCRE_PD8             PWR_PUCRE_PD8_Msk                            /*!< Pin PE8 Pull-Up set */
6128 #define PWR_PUCRE_PD9_Pos         (9U)
6129 #define PWR_PUCRE_PD9_Msk         (0x1UL << PWR_PUCRE_PD9_Pos)                 /*!< 0x00000200 */
6130 #define PWR_PUCRE_PD9             PWR_PUCRE_PD9_Msk                            /*!< Pin PE9 Pull-Up set */
6131 #define PWR_PUCRE_PD10_Pos        (10U)
6132 #define PWR_PUCRE_PD10_Msk        (0x1UL << PWR_PUCRE_PD10_Pos)                /*!< 0x00000400 */
6133 #define PWR_PUCRE_PD10            PWR_PUCRE_PD10_Msk                           /*!< Pin PE10 Pull-Up set */
6134 #define PWR_PUCRE_PD11_Pos        (11U)
6135 #define PWR_PUCRE_PD11_Msk        (0x1UL << PWR_PUCRE_PD11_Pos)                /*!< 0x00000800 */
6136 #define PWR_PUCRE_PD11            PWR_PUCRE_PD11_Msk                           /*!< Pin PE11 Pull-Up set */
6137 #define PWR_PUCRE_PD12_Pos        (12U)
6138 #define PWR_PUCRE_PD12_Msk        (0x1UL << PWR_PUCRE_PD12_Pos)                /*!< 0x00001000 */
6139 #define PWR_PUCRE_PD12            PWR_PUCRE_PD12_Msk                           /*!< Pin PE12 Pull-Up set */
6140 #define PWR_PUCRE_PD13_Pos        (13U)
6141 #define PWR_PUCRE_PD13_Msk        (0x1UL << PWR_PUCRE_PD13_Pos)                /*!< 0x00002000 */
6142 #define PWR_PUCRE_PD13            PWR_PUCRE_PD13_Msk                           /*!< Pin PE13 Pull-Up set */
6143 #define PWR_PUCRE_PD14_Pos        (14U)
6144 #define PWR_PUCRE_PD14_Msk        (0x1UL << PWR_PUCRE_PD14_Pos)                /*!< 0x00004000 */
6145 #define PWR_PUCRE_PD14            PWR_PUCRE_PD14_Msk                           /*!< Pin PE14 Pull-Up set */
6146 #define PWR_PUCRE_PD15_Pos        (15U)
6147 #define PWR_PUCRE_PD15_Msk        (0x1UL << PWR_PUCRE_PD15_Pos)                /*!< 0x00008000 */
6148 #define PWR_PUCRE_PD15            PWR_PUCRE_PD15_Msk                           /*!< Pin PE15 Pull-Up set */
6149 
6150 /********************  Bit definition for PWR_PDCRE register  *****************/
6151 #define PWR_PDCRE_PD0_Pos         (0U)
6152 #define PWR_PDCRE_PD0_Msk         (0x1UL << PWR_PDCRE_PD0_Pos)                 /*!< 0x00000001 */
6153 #define PWR_PDCRE_PD0             PWR_PDCRE_PD0_Msk                            /*!< Pin PE0 Pull-Down set */
6154 #define PWR_PDCRE_PD1_Pos         (1U)
6155 #define PWR_PDCRE_PD1_Msk         (0x1UL << PWR_PDCRE_PD1_Pos)                 /*!< 0x00000002 */
6156 #define PWR_PDCRE_PD1             PWR_PDCRE_PD1_Msk                            /*!< Pin PE1 Pull-Down set */
6157 #define PWR_PDCRE_PD2_Pos         (2U)
6158 #define PWR_PDCRE_PD2_Msk         (0x1UL << PWR_PDCRE_PD2_Pos)                 /*!< 0x00000004 */
6159 #define PWR_PDCRE_PD2             PWR_PDCRE_PD2_Msk                            /*!< Pin PE2 Pull-Down set */
6160 #define PWR_PDCRE_PD3_Pos         (3U)
6161 #define PWR_PDCRE_PD3_Msk         (0x1UL << PWR_PDCRE_PD3_Pos)                 /*!< 0x00000008 */
6162 #define PWR_PDCRE_PD3             PWR_PDCRE_PD3_Msk                            /*!< Pin PE3 Pull-Down set */
6163 #define PWR_PDCRE_PD4_Pos         (4U)
6164 #define PWR_PDCRE_PD4_Msk         (0x1UL << PWR_PDCRE_PD4_Pos)                 /*!< 0x00000010 */
6165 #define PWR_PDCRE_PD4             PWR_PDCRE_PD4_Msk                            /*!< Pin PE4 Pull-Down set */
6166 #define PWR_PDCRE_PD5_Pos         (5U)
6167 #define PWR_PDCRE_PD5_Msk         (0x1UL << PWR_PDCRE_PD5_Pos)                 /*!< 0x00000020 */
6168 #define PWR_PDCRE_PD5             PWR_PDCRE_PD5_Msk                            /*!< Pin PE5 Pull-Down set */
6169 #define PWR_PDCRE_PD6_Pos         (6U)
6170 #define PWR_PDCRE_PD6_Msk         (0x1UL << PWR_PDCRE_PD6_Pos)                 /*!< 0x00000040 */
6171 #define PWR_PDCRE_PD6             PWR_PDCRE_PD6_Msk                            /*!< Pin PE6 Pull-Down set */
6172 #define PWR_PDCRE_PD7_Pos         (7U)
6173 #define PWR_PDCRE_PD7_Msk         (0x1UL << PWR_PDCRE_PD7_Pos)                 /*!< 0x00000080 */
6174 #define PWR_PDCRE_PD7             PWR_PDCRE_PD7_Msk                            /*!< Pin PE7 Pull-Down set */
6175 #define PWR_PDCRE_PD8_Pos         (8U)
6176 #define PWR_PDCRE_PD8_Msk         (0x1UL << PWR_PDCRE_PD8_Pos)                 /*!< 0x00000100 */
6177 #define PWR_PDCRE_PD8             PWR_PDCRE_PD8_Msk                            /*!< Pin PE8 Pull-Down set */
6178 #define PWR_PDCRE_PD9_Pos         (9U)
6179 #define PWR_PDCRE_PD9_Msk         (0x1UL << PWR_PDCRE_PD9_Pos)                 /*!< 0x00000200 */
6180 #define PWR_PDCRE_PD9             PWR_PDCRE_PD9_Msk                            /*!< Pin PE9 Pull-Down set */
6181 #define PWR_PDCRE_PD10_Pos        (10U)
6182 #define PWR_PDCRE_PD10_Msk        (0x1UL << PWR_PDCRE_PD10_Pos)                /*!< 0x00000400 */
6183 #define PWR_PDCRE_PD10            PWR_PDCRE_PD10_Msk                           /*!< Pin PE10 Pull-Down set */
6184 #define PWR_PDCRE_PD11_Pos        (11U)
6185 #define PWR_PDCRE_PD11_Msk        (0x1UL << PWR_PDCRE_PD11_Pos)                /*!< 0x00000800 */
6186 #define PWR_PDCRE_PD11            PWR_PDCRE_PD11_Msk                           /*!< Pin PE11 Pull-Down set */
6187 #define PWR_PDCRE_PD12_Pos        (12U)
6188 #define PWR_PDCRE_PD12_Msk        (0x1UL << PWR_PDCRE_PD12_Pos)                /*!< 0x00001000 */
6189 #define PWR_PDCRE_PD12            PWR_PDCRE_PD12_Msk                           /*!< Pin PE12 Pull-Down set */
6190 #define PWR_PDCRE_PD13_Pos        (13U)
6191 #define PWR_PDCRE_PD13_Msk        (0x1UL << PWR_PDCRE_PD13_Pos)                /*!< 0x00002000 */
6192 #define PWR_PDCRE_PD13            PWR_PDCRE_PD13_Msk                           /*!< Pin PE13 Pull-Down set */
6193 #define PWR_PDCRE_PD14_Pos        (14U)
6194 #define PWR_PDCRE_PD14_Msk        (0x1UL << PWR_PDCRE_PD14_Pos)                /*!< 0x00004000 */
6195 #define PWR_PDCRE_PD14            PWR_PDCRE_PD14_Msk                           /*!< Pin PE14 Pull-Down set */
6196 #define PWR_PDCRE_PD15_Pos        (15U)
6197 #define PWR_PDCRE_PD15_Msk        (0x1UL << PWR_PDCRE_PD15_Pos)                /*!< 0x00008000 */
6198 #define PWR_PDCRE_PD15            PWR_PDCRE_PD15_Msk                           /*!< Pin PE15 Pull-Down set */
6199 
6200 /********************  Bit definition for PWR_PUCRF register  *****************/
6201 #define PWR_PUCRF_PU0_Pos         (0U)
6202 #define PWR_PUCRF_PU0_Msk         (0x1UL << PWR_PUCRF_PU0_Pos)                 /*!< 0x00000001 */
6203 #define PWR_PUCRF_PU0             PWR_PUCRF_PU0_Msk                            /*!< Pin PF0 Pull-Up set */
6204 #define PWR_PUCRF_PU1_Pos         (1U)
6205 #define PWR_PUCRF_PU1_Msk         (0x1UL << PWR_PUCRF_PU1_Pos)                 /*!< 0x00000002 */
6206 #define PWR_PUCRF_PU1             PWR_PUCRF_PU1_Msk                            /*!< Pin PF1 Pull-Up set */
6207 #define PWR_PUCRF_PU2_Pos         (2U)
6208 #define PWR_PUCRF_PU2_Msk         (0x1UL << PWR_PUCRF_PU2_Pos)                 /*!< 0x00000004 */
6209 #define PWR_PUCRF_PU2             PWR_PUCRF_PU2_Msk                            /*!< Pin PF2 Pull-Up set */
6210 #define PWR_PUCRF_PU3_Pos         (3U)
6211 #define PWR_PUCRF_PU3_Msk         (0x1UL << PWR_PUCRF_PU3_Pos)                 /*!< 0x00000008 */
6212 #define PWR_PUCRF_PU3             PWR_PUCRF_PU3_Msk                            /*!< Pin PF3 Pull-Up set */
6213 #define PWR_PUCRF_PU4_Pos         (4U)
6214 #define PWR_PUCRF_PU4_Msk         (0x1UL << PWR_PUCRF_PU4_Pos)                 /*!< 0x00000010 */
6215 #define PWR_PUCRF_PU4             PWR_PUCRF_PU4_Msk                            /*!< Pin PF4 Pull-Up set */
6216 #define PWR_PUCRF_PD5_Pos         (5U)
6217 #define PWR_PUCRF_PD5_Msk         (0x1UL << PWR_PUCRF_PD5_Pos)                 /*!< 0x00000020 */
6218 #define PWR_PUCRF_PD5             PWR_PUCRF_PD5_Msk                            /*!< Pin PF5 Pull-Up set */
6219 #define PWR_PUCRF_PD6_Pos         (6U)
6220 #define PWR_PUCRF_PD6_Msk         (0x1UL << PWR_PUCRF_PD6_Pos)                 /*!< 0x00000040 */
6221 #define PWR_PUCRF_PD6             PWR_PUCRF_PD6_Msk                            /*!< Pin PF6 Pull-Up set */
6222 #define PWR_PUCRF_PD7_Pos         (7U)
6223 #define PWR_PUCRF_PD7_Msk         (0x1UL << PWR_PUCRF_PD7_Pos)                 /*!< 0x00000080 */
6224 #define PWR_PUCRF_PD7             PWR_PUCRF_PD7_Msk                            /*!< Pin PF7 Pull-Up set */
6225 #define PWR_PUCRF_PD8_Pos         (8U)
6226 #define PWR_PUCRF_PD8_Msk         (0x1UL << PWR_PUCRF_PD8_Pos)                 /*!< 0x00000100 */
6227 #define PWR_PUCRF_PD8             PWR_PUCRF_PD8_Msk                            /*!< Pin PF8 Pull-Up set */
6228 #define PWR_PUCRF_PD9_Pos         (9U)
6229 #define PWR_PUCRF_PD9_Msk         (0x1UL << PWR_PUCRF_PD9_Pos)                 /*!< 0x00000200 */
6230 #define PWR_PUCRF_PD9             PWR_PUCRF_PD9_Msk                            /*!< Pin PF9 Pull-Up set */
6231 #define PWR_PUCRF_PD10_Pos        (10U)
6232 #define PWR_PUCRF_PD10_Msk        (0x1UL << PWR_PUCRF_PD10_Pos)                /*!< 0x00000400 */
6233 #define PWR_PUCRF_PD10            PWR_PUCRF_PD10_Msk                           /*!< Pin PF10 Pull-Up set */
6234 #define PWR_PUCRF_PD11_Pos        (11U)
6235 #define PWR_PUCRF_PD11_Msk        (0x1UL << PWR_PUCRF_PD11_Pos)                /*!< 0x00000800 */
6236 #define PWR_PUCRF_PD11            PWR_PUCRF_PD11_Msk                           /*!< Pin PF11 Pull-Up set */
6237 #define PWR_PUCRF_PD12_Pos        (12U)
6238 #define PWR_PUCRF_PD12_Msk        (0x1UL << PWR_PUCRF_PD12_Pos)                /*!< 0x00001000 */
6239 #define PWR_PUCRF_PD12            PWR_PUCRF_PD12_Msk                           /*!< Pin PF12 Pull-Up set */
6240 #define PWR_PUCRF_PD13_Pos        (13U)
6241 #define PWR_PUCRF_PD13_Msk        (0x1UL << PWR_PUCRF_PD13_Pos)                /*!< 0x00002000 */
6242 #define PWR_PUCRF_PD13            PWR_PUCRF_PD13_Msk                           /*!< Pin PF13 Pull-Up set */
6243 
6244 /********************  Bit definition for PWR_PDCRF register  *****************/
6245 #define PWR_PDCRF_PD0_Pos         (0U)
6246 #define PWR_PDCRF_PD0_Msk         (0x1UL << PWR_PDCRF_PD0_Pos)                 /*!< 0x00000001 */
6247 #define PWR_PDCRF_PD0             PWR_PDCRF_PD0_Msk                            /*!< Pin PF0 Pull-Down set */
6248 #define PWR_PDCRF_PD1_Pos         (1U)
6249 #define PWR_PDCRF_PD1_Msk         (0x1UL << PWR_PDCRF_PD1_Pos)                 /*!< 0x00000002 */
6250 #define PWR_PDCRF_PD1             PWR_PDCRF_PD1_Msk                            /*!< Pin PF1 Pull-Down set */
6251 #define PWR_PDCRF_PD2_Pos         (2U)
6252 #define PWR_PDCRF_PD2_Msk         (0x1UL << PWR_PDCRF_PD2_Pos)                 /*!< 0x00000004 */
6253 #define PWR_PDCRF_PD2             PWR_PDCRF_PD2_Msk                            /*!< Pin PF2 Pull-Down set */
6254 #define PWR_PDCRF_PD3_Pos         (3U)
6255 #define PWR_PDCRF_PD3_Msk         (0x1UL << PWR_PDCRF_PD3_Pos)                 /*!< 0x00000008 */
6256 #define PWR_PDCRF_PD3             PWR_PDCRF_PD3_Msk                            /*!< Pin PF3 Pull-Down set */
6257 #define PWR_PDCRF_PD4_Pos         (4U)
6258 #define PWR_PDCRF_PD4_Msk         (0x1UL << PWR_PDCRF_PD4_Pos)                 /*!< 0x00000010 */
6259 #define PWR_PDCRF_PD4             PWR_PDCRF_PD4_Msk                            /*!< Pin PF4 Pull-Down set */
6260 #define PWR_PDCRF_PD5_Pos         (5U)
6261 #define PWR_PDCRF_PD5_Msk         (0x1UL << PWR_PDCRF_PD5_Pos)                 /*!< 0x00000020 */
6262 #define PWR_PDCRF_PD5             PWR_PDCRF_PD5_Msk                            /*!< Pin PF5 Pull-Down set */
6263 #define PWR_PDCRF_PD6_Pos         (6U)
6264 #define PWR_PDCRF_PD6_Msk         (0x1UL << PWR_PDCRF_PD6_Pos)                 /*!< 0x00000040 */
6265 #define PWR_PDCRF_PD6             PWR_PDCRF_PD6_Msk                            /*!< Pin PF6 Pull-Down set */
6266 #define PWR_PDCRF_PD7_Pos         (7U)
6267 #define PWR_PDCRF_PD7_Msk         (0x1UL << PWR_PDCRF_PD7_Pos)                 /*!< 0x00000080 */
6268 #define PWR_PDCRF_PD7             PWR_PDCRF_PD7_Msk                            /*!< Pin PF7 Pull-Down set */
6269 #define PWR_PDCRF_PD8_Pos         (8U)
6270 #define PWR_PDCRF_PD8_Msk         (0x1UL << PWR_PDCRF_PD8_Pos)                 /*!< 0x00000100 */
6271 #define PWR_PDCRF_PD8             PWR_PDCRF_PD8_Msk                            /*!< Pin PF8 Pull-Down set */
6272 #define PWR_PDCRF_PD9_Pos         (9U)
6273 #define PWR_PDCRF_PD9_Msk         (0x1UL << PWR_PDCRF_PD9_Pos)                 /*!< 0x00000200 */
6274 #define PWR_PDCRF_PD9             PWR_PDCRF_PD9_Msk                            /*!< Pin PF9 Pull-Down set */
6275 #define PWR_PDCRF_PD10_Pos        (10U)
6276 #define PWR_PDCRF_PD10_Msk        (0x1UL << PWR_PDCRF_PD10_Pos)                /*!< 0x00000400 */
6277 #define PWR_PDCRF_PD10            PWR_PDCRF_PD10_Msk                           /*!< Pin PF10 Pull-Down set */
6278 #define PWR_PDCRF_PD11_Pos        (11U)
6279 #define PWR_PDCRF_PD11_Msk        (0x1UL << PWR_PDCRF_PD11_Pos)                /*!< 0x00000800 */
6280 #define PWR_PDCRF_PD11            PWR_PDCRF_PD11_Msk                           /*!< Pin PF11 Pull-Down set */
6281 #define PWR_PDCRF_PD12_Pos        (12U)
6282 #define PWR_PDCRF_PD12_Msk        (0x1UL << PWR_PDCRF_PD12_Pos)                /*!< 0x00001000 */
6283 #define PWR_PDCRF_PD12            PWR_PDCRF_PD12_Msk                           /*!< Pin PF12 Pull-Down set */
6284 #define PWR_PDCRF_PD13_Pos        (13U)
6285 #define PWR_PDCRF_PD13_Msk        (0x1UL << PWR_PDCRF_PD13_Pos)                /*!< 0x00002000 */
6286 #define PWR_PDCRF_PD13            PWR_PDCRF_PD13_Msk                           /*!< Pin PF13 Pull-Down set */
6287 
6288 /******************************************************************************/
6289 /*                                                                            */
6290 /*                           Reset and Clock Control                          */
6291 /*                                                                            */
6292 /******************************************************************************/
6293 /*
6294 * @brief Specific device feature definitions  (not present on all devices in the STM32G0 series)
6295 */
6296 #define RCC_MCO2_SUPPORT
6297 #define RCC_HSI48_SUPPORT
6298 #define RCC_PLLQ_SUPPORT
6299 
6300 /********************  Bit definition for RCC_CR register  *****************/
6301 #define RCC_CR_HSION_Pos                 (8U)
6302 #define RCC_CR_HSION_Msk                 (0x1UL << RCC_CR_HSION_Pos)           /*!< 0x00000100 */
6303 #define RCC_CR_HSION                     RCC_CR_HSION_Msk                      /*!< Internal High Speed clock enable */
6304 #define RCC_CR_HSIKERON_Pos              (9U)
6305 #define RCC_CR_HSIKERON_Msk              (0x1UL << RCC_CR_HSIKERON_Pos)        /*!< 0x00000200 */
6306 #define RCC_CR_HSIKERON                  RCC_CR_HSIKERON_Msk                   /*!< Internal High Speed clock enable for some IPs Kernel */
6307 #define RCC_CR_HSIRDY_Pos                (10U)
6308 #define RCC_CR_HSIRDY_Msk                (0x1UL << RCC_CR_HSIRDY_Pos)          /*!< 0x00000400 */
6309 #define RCC_CR_HSIRDY                    RCC_CR_HSIRDY_Msk                     /*!< Internal High Speed clock ready flag */
6310 #define RCC_CR_HSIDIV_Pos                (11U)
6311 #define RCC_CR_HSIDIV_Msk                (0x7UL << RCC_CR_HSIDIV_Pos)          /*!< 0x00003800 */
6312 #define RCC_CR_HSIDIV                    RCC_CR_HSIDIV_Msk                     /*!< HSIDIV[13:11] Internal High Speed clock division factor */
6313 #define RCC_CR_HSIDIV_0                  (0x1UL << RCC_CR_HSIDIV_Pos)          /*!< 0x00000800 */
6314 #define RCC_CR_HSIDIV_1                  (0x2UL << RCC_CR_HSIDIV_Pos)          /*!< 0x00001000 */
6315 #define RCC_CR_HSIDIV_2                  (0x4UL << RCC_CR_HSIDIV_Pos)          /*!< 0x00002000 */
6316 #define RCC_CR_HSEON_Pos                 (16U)
6317 #define RCC_CR_HSEON_Msk                 (0x1UL << RCC_CR_HSEON_Pos)           /*!< 0x00010000 */
6318 #define RCC_CR_HSEON                     RCC_CR_HSEON_Msk                      /*!< External High Speed clock enable */
6319 #define RCC_CR_HSERDY_Pos                (17U)
6320 #define RCC_CR_HSERDY_Msk                (0x1UL << RCC_CR_HSERDY_Pos)          /*!< 0x00020000 */
6321 #define RCC_CR_HSERDY                    RCC_CR_HSERDY_Msk                     /*!< External High Speed clock ready */
6322 #define RCC_CR_HSEBYP_Pos                (18U)
6323 #define RCC_CR_HSEBYP_Msk                (0x1UL << RCC_CR_HSEBYP_Pos)          /*!< 0x00040000 */
6324 #define RCC_CR_HSEBYP                    RCC_CR_HSEBYP_Msk                     /*!< External High Speed clock Bypass */
6325 #define RCC_CR_CSSON_Pos                 (19U)
6326 #define RCC_CR_CSSON_Msk                 (0x1UL << RCC_CR_CSSON_Pos)           /*!< 0x00080000 */
6327 #define RCC_CR_CSSON                     RCC_CR_CSSON_Msk                      /*!< HSE Clock Security System enable */
6328 
6329 #define RCC_CR_HSI48ON_Pos                (22U)
6330 #define RCC_CR_HSI48ON_Msk                (0x1UL << RCC_CR_HSI48ON_Pos)           /*!< 0x004000000 */
6331 #define RCC_CR_HSI48ON                    RCC_CR_HSI48ON_Msk                      /*!< RC48 clock enable */
6332 #define RCC_CR_HSI48RDY_Pos               (23U)
6333 #define RCC_CR_HSI48RDY_Msk               (0x1UL << RCC_CR_HSI48RDY_Pos)           /*!< 0x00800000 */
6334 #define RCC_CR_HSI48RDY                   RCC_CR_HSI48RDY_Msk                      /*!< RC48 clock ready */
6335 #define RCC_CR_PLLON_Pos                 (24U)
6336 #define RCC_CR_PLLON_Msk                 (0x1UL << RCC_CR_PLLON_Pos)           /*!< 0x01000000 */
6337 #define RCC_CR_PLLON                     RCC_CR_PLLON_Msk                      /*!< System PLL clock enable */
6338 #define RCC_CR_PLLRDY_Pos                (25U)
6339 #define RCC_CR_PLLRDY_Msk                (0x1UL << RCC_CR_PLLRDY_Pos)          /*!< 0x02000000 */
6340 #define RCC_CR_PLLRDY                    RCC_CR_PLLRDY_Msk                     /*!< System PLL clock ready */
6341 
6342 /********************  Bit definition for RCC_ICSCR register  ***************/
6343 /*!< HSICAL configuration */
6344 #define RCC_ICSCR_HSICAL_Pos             (0U)
6345 #define RCC_ICSCR_HSICAL_Msk             (0xFFUL << RCC_ICSCR_HSICAL_Pos)      /*!< 0x000000FF */
6346 #define RCC_ICSCR_HSICAL                 RCC_ICSCR_HSICAL_Msk                  /*!< HSICAL[7:0] bits */
6347 #define RCC_ICSCR_HSICAL_0               (0x01UL << RCC_ICSCR_HSICAL_Pos)      /*!< 0x00000001 */
6348 #define RCC_ICSCR_HSICAL_1               (0x02UL << RCC_ICSCR_HSICAL_Pos)      /*!< 0x00000002 */
6349 #define RCC_ICSCR_HSICAL_2               (0x04UL << RCC_ICSCR_HSICAL_Pos)      /*!< 0x00000004 */
6350 #define RCC_ICSCR_HSICAL_3               (0x08UL << RCC_ICSCR_HSICAL_Pos)      /*!< 0x00000008 */
6351 #define RCC_ICSCR_HSICAL_4               (0x10UL << RCC_ICSCR_HSICAL_Pos)      /*!< 0x00000010 */
6352 #define RCC_ICSCR_HSICAL_5               (0x20UL << RCC_ICSCR_HSICAL_Pos)      /*!< 0x00000020 */
6353 #define RCC_ICSCR_HSICAL_6               (0x40UL << RCC_ICSCR_HSICAL_Pos)      /*!< 0x00000040 */
6354 #define RCC_ICSCR_HSICAL_7               (0x80UL << RCC_ICSCR_HSICAL_Pos)      /*!< 0x00000080 */
6355 
6356 /*!< HSITRIM configuration */
6357 #define RCC_ICSCR_HSITRIM_Pos            (8U)
6358 #define RCC_ICSCR_HSITRIM_Msk            (0x7FUL << RCC_ICSCR_HSITRIM_Pos)     /*!< 0x00007F00 */
6359 #define RCC_ICSCR_HSITRIM                RCC_ICSCR_HSITRIM_Msk                 /*!< HSITRIM[14:8] bits */
6360 #define RCC_ICSCR_HSITRIM_0              (0x01UL << RCC_ICSCR_HSITRIM_Pos)     /*!< 0x00000100 */
6361 #define RCC_ICSCR_HSITRIM_1              (0x02UL << RCC_ICSCR_HSITRIM_Pos)     /*!< 0x00000200 */
6362 #define RCC_ICSCR_HSITRIM_2              (0x04UL << RCC_ICSCR_HSITRIM_Pos)     /*!< 0x00000400 */
6363 #define RCC_ICSCR_HSITRIM_3              (0x08UL << RCC_ICSCR_HSITRIM_Pos)     /*!< 0x00000800 */
6364 #define RCC_ICSCR_HSITRIM_4              (0x10UL << RCC_ICSCR_HSITRIM_Pos)     /*!< 0x00001000 */
6365 #define RCC_ICSCR_HSITRIM_5              (0x20UL << RCC_ICSCR_HSITRIM_Pos)     /*!< 0x00002000 */
6366 #define RCC_ICSCR_HSITRIM_6              (0x40UL << RCC_ICSCR_HSITRIM_Pos)     /*!< 0x00004000 */
6367 
6368 /********************  Bit definition for RCC_CFGR register  ***************/
6369 /*!< SW configuration */
6370 #define RCC_CFGR_SW_Pos                (0U)
6371 #define RCC_CFGR_SW_Msk                (0x7UL << RCC_CFGR_SW_Pos)              /*!< 0x00000007 */
6372 #define RCC_CFGR_SW                    RCC_CFGR_SW_Msk                         /*!< SW[2:0] bits (System clock Switch) */
6373 #define RCC_CFGR_SW_0                  (0x1UL << RCC_CFGR_SW_Pos)              /*!< 0x00000001 */
6374 #define RCC_CFGR_SW_1                  (0x2UL << RCC_CFGR_SW_Pos)              /*!< 0x00000002 */
6375 #define RCC_CFGR_SW_2                  (0x4UL << RCC_CFGR_SW_Pos)              /*!< 0x00000004 */
6376 
6377 /*!< SWS configuration */
6378 #define RCC_CFGR_SWS_Pos               (3U)
6379 #define RCC_CFGR_SWS_Msk               (0x7UL << RCC_CFGR_SWS_Pos)             /*!< 0x00000038 */
6380 #define RCC_CFGR_SWS                   RCC_CFGR_SWS_Msk                        /*!< SWS[2:0] bits (System Clock Switch Status) */
6381 #define RCC_CFGR_SWS_0                 (0x1UL << RCC_CFGR_SWS_Pos)             /*!< 0x00000008 */
6382 #define RCC_CFGR_SWS_1                 (0x2UL << RCC_CFGR_SWS_Pos)             /*!< 0x00000010 */
6383 #define RCC_CFGR_SWS_2                 (0x4UL << RCC_CFGR_SWS_Pos)             /*!< 0x00000020 */
6384 
6385 /*!< HPRE configuration */
6386 #define RCC_CFGR_HPRE_Pos              (8U)
6387 #define RCC_CFGR_HPRE_Msk              (0xFUL << RCC_CFGR_HPRE_Pos)            /*!< 0x00000F00 */
6388 #define RCC_CFGR_HPRE                  RCC_CFGR_HPRE_Msk                       /*!< HPRE[3:0] bits (AHB prescaler) */
6389 #define RCC_CFGR_HPRE_0                (0x1UL << RCC_CFGR_HPRE_Pos)            /*!< 0x00000100 */
6390 #define RCC_CFGR_HPRE_1                (0x2UL << RCC_CFGR_HPRE_Pos)            /*!< 0x00000200 */
6391 #define RCC_CFGR_HPRE_2                (0x4UL << RCC_CFGR_HPRE_Pos)            /*!< 0x00000400 */
6392 #define RCC_CFGR_HPRE_3                (0x8UL << RCC_CFGR_HPRE_Pos)            /*!< 0x00000800 */
6393 
6394 /*!< PPRE configuration */
6395 #define RCC_CFGR_PPRE_Pos              (12U)
6396 #define RCC_CFGR_PPRE_Msk              (0x7UL << RCC_CFGR_PPRE_Pos)            /*!< 0x00007000 */
6397 #define RCC_CFGR_PPRE                  RCC_CFGR_PPRE_Msk                       /*!< PRE1[2:0] bits (APB prescaler) */
6398 #define RCC_CFGR_PPRE_0                (0x1UL << RCC_CFGR_PPRE_Pos)            /*!< 0x00001000 */
6399 #define RCC_CFGR_PPRE_1                (0x2UL << RCC_CFGR_PPRE_Pos)            /*!< 0x00002000 */
6400 #define RCC_CFGR_PPRE_2                (0x4UL << RCC_CFGR_PPRE_Pos)            /*!< 0x00004000 */
6401 
6402 /*!< MCO2SEL configuration */
6403 #define RCC_CFGR_MCO2SEL_Pos            (16U)
6404 #define RCC_CFGR_MCO2SEL_Msk            (0xFUL << RCC_CFGR_MCO2SEL_Pos)          /*!< 0x000F0000 */
6405 #define RCC_CFGR_MCO2SEL                RCC_CFGR_MCO2SEL_Msk                     /*!< MCO2SEL [3:0] bits (Clock output selection) */
6406 #define RCC_CFGR_MCO2SEL_0              (0x1UL << RCC_CFGR_MCO2SEL_Pos)          /*!< 0x00010000 */
6407 #define RCC_CFGR_MCO2SEL_1              (0x2UL << RCC_CFGR_MCO2SEL_Pos)          /*!< 0x00020000 */
6408 #define RCC_CFGR_MCO2SEL_2              (0x4UL << RCC_CFGR_MCO2SEL_Pos)          /*!< 0x00040000 */
6409 #define RCC_CFGR_MCO2SEL_3              (0x8UL << RCC_CFGR_MCO2SEL_Pos)          /*!< 0x00080000 */
6410 
6411 /*!< MCO2 Prescaler configuration */
6412 #define RCC_CFGR_MCO2PRE_Pos            (20U)
6413 #define RCC_CFGR_MCO2PRE_Msk            (0xFUL << RCC_CFGR_MCO2PRE_Pos)          /*!< 0x00F00000 */
6414 #define RCC_CFGR_MCO2PRE                RCC_CFGR_MCO2PRE_Msk                     /*!< MCO2 prescaler [3:0] */
6415 #define RCC_CFGR_MCO2PRE_0              (0x1UL << RCC_CFGR_MCO2PRE_Pos)          /*!< 0x00100000 */
6416 #define RCC_CFGR_MCO2PRE_1              (0x2UL << RCC_CFGR_MCO2PRE_Pos)          /*!< 0x00200000 */
6417 #define RCC_CFGR_MCO2PRE_2              (0x4UL << RCC_CFGR_MCO2PRE_Pos)          /*!< 0x00400000 */
6418 #define RCC_CFGR_MCO2PRE_3              (0x8UL << RCC_CFGR_MCO2PRE_Pos)          /*!< 0x00800000 */
6419 
6420 /*!< MCOSEL configuration */
6421 #define RCC_CFGR_MCOSEL_Pos            (24U)
6422 #define RCC_CFGR_MCOSEL_Msk            (0xFUL << RCC_CFGR_MCOSEL_Pos)          /*!< 0x0F000000 */
6423 #define RCC_CFGR_MCOSEL                RCC_CFGR_MCOSEL_Msk                     /*!< MCOSEL [2:0] bits (Clock output selection) */
6424 #define RCC_CFGR_MCOSEL_0              (0x1UL << RCC_CFGR_MCOSEL_Pos)          /*!< 0x01000000 */
6425 #define RCC_CFGR_MCOSEL_1              (0x2UL << RCC_CFGR_MCOSEL_Pos)          /*!< 0x02000000 */
6426 #define RCC_CFGR_MCOSEL_2              (0x4UL << RCC_CFGR_MCOSEL_Pos)          /*!< 0x04000000 */
6427 #define RCC_CFGR_MCOSEL_3              (0x8UL << RCC_CFGR_MCOSEL_Pos)          /*!< 0x08000000 */
6428 
6429 /*!< MCO Prescaler configuration */
6430 #define RCC_CFGR_MCOPRE_Pos            (28U)
6431 #define RCC_CFGR_MCOPRE_Msk            (0xFUL << RCC_CFGR_MCOPRE_Pos)          /*!< 0xF0000000 */
6432 #define RCC_CFGR_MCOPRE                RCC_CFGR_MCOPRE_Msk                     /*!< MCO prescaler [2:0] */
6433 #define RCC_CFGR_MCOPRE_0              (0x1UL << RCC_CFGR_MCOPRE_Pos)          /*!< 0x10000000 */
6434 #define RCC_CFGR_MCOPRE_1              (0x2UL << RCC_CFGR_MCOPRE_Pos)          /*!< 0x20000000 */
6435 #define RCC_CFGR_MCOPRE_2              (0x4UL << RCC_CFGR_MCOPRE_Pos)          /*!< 0x40000000 */
6436 #define RCC_CFGR_MCOPRE_3              (0x8UL << RCC_CFGR_MCOPRE_Pos)          /*!< 0x80000000 */
6437 
6438 /********************  Bit definition for RCC_PLLCFGR register  ***************/
6439 #define RCC_PLLCFGR_PLLSRC_Pos           (0U)
6440 #define RCC_PLLCFGR_PLLSRC_Msk           (0x3UL << RCC_PLLCFGR_PLLSRC_Pos)     /*!< 0x00000003 */
6441 #define RCC_PLLCFGR_PLLSRC               RCC_PLLCFGR_PLLSRC_Msk
6442 #define RCC_PLLCFGR_PLLSRC_0             (0x1UL << RCC_PLLCFGR_PLLSRC_Pos)     /*!< 0x00000001 */
6443 #define RCC_PLLCFGR_PLLSRC_1             (0x2UL << RCC_PLLCFGR_PLLSRC_Pos)     /*!< 0x00000002 */
6444 
6445 #define RCC_PLLCFGR_PLLSRC_NONE          (0x00000000UL)                        /*!< No clock sent to PLL      */
6446 #define RCC_PLLCFGR_PLLSRC_HSI_Pos       (1U)
6447 #define RCC_PLLCFGR_PLLSRC_HSI_Msk       (0x1UL << RCC_PLLCFGR_PLLSRC_HSI_Pos) /*!< 0x00000002 */
6448 #define RCC_PLLCFGR_PLLSRC_HSI           RCC_PLLCFGR_PLLSRC_HSI_Msk            /*!< HSI source clock selected */
6449 #define RCC_PLLCFGR_PLLSRC_HSE_Pos       (0U)
6450 #define RCC_PLLCFGR_PLLSRC_HSE_Msk       (0x3UL << RCC_PLLCFGR_PLLSRC_HSE_Pos) /*!< 0x00000003 */
6451 #define RCC_PLLCFGR_PLLSRC_HSE           RCC_PLLCFGR_PLLSRC_HSE_Msk            /*!< HSE source clock selected */
6452 
6453 #define RCC_PLLCFGR_PLLM_Pos             (4U)
6454 #define RCC_PLLCFGR_PLLM_Msk             (0x7UL << RCC_PLLCFGR_PLLM_Pos)       /*!< 0x00000070 */
6455 #define RCC_PLLCFGR_PLLM                 RCC_PLLCFGR_PLLM_Msk
6456 #define RCC_PLLCFGR_PLLM_0               (0x1UL << RCC_PLLCFGR_PLLM_Pos)       /*!< 0x00000010 */
6457 #define RCC_PLLCFGR_PLLM_1               (0x2UL << RCC_PLLCFGR_PLLM_Pos)       /*!< 0x00000020 */
6458 #define RCC_PLLCFGR_PLLM_2               (0x4UL << RCC_PLLCFGR_PLLM_Pos)       /*!< 0x00000040 */
6459 
6460 #define RCC_PLLCFGR_PLLN_Pos             (8U)
6461 #define RCC_PLLCFGR_PLLN_Msk             (0x7FUL << RCC_PLLCFGR_PLLN_Pos)      /*!< 0x00007F00 */
6462 #define RCC_PLLCFGR_PLLN                 RCC_PLLCFGR_PLLN_Msk
6463 #define RCC_PLLCFGR_PLLN_0               (0x01UL << RCC_PLLCFGR_PLLN_Pos)      /*!< 0x00000100 */
6464 #define RCC_PLLCFGR_PLLN_1               (0x02UL << RCC_PLLCFGR_PLLN_Pos)      /*!< 0x00000200 */
6465 #define RCC_PLLCFGR_PLLN_2               (0x04UL << RCC_PLLCFGR_PLLN_Pos)      /*!< 0x00000400 */
6466 #define RCC_PLLCFGR_PLLN_3               (0x08UL << RCC_PLLCFGR_PLLN_Pos)      /*!< 0x00000800 */
6467 #define RCC_PLLCFGR_PLLN_4               (0x10UL << RCC_PLLCFGR_PLLN_Pos)      /*!< 0x00001000 */
6468 #define RCC_PLLCFGR_PLLN_5               (0x20UL << RCC_PLLCFGR_PLLN_Pos)      /*!< 0x00002000 */
6469 #define RCC_PLLCFGR_PLLN_6               (0x40UL << RCC_PLLCFGR_PLLN_Pos)      /*!< 0x00004000 */
6470 
6471 #define RCC_PLLCFGR_PLLPEN_Pos           (16U)
6472 #define RCC_PLLCFGR_PLLPEN_Msk           (0x1UL << RCC_PLLCFGR_PLLPEN_Pos)     /*!< 0x00010000 */
6473 #define RCC_PLLCFGR_PLLPEN               RCC_PLLCFGR_PLLPEN_Msk
6474 
6475 #define RCC_PLLCFGR_PLLP_Pos              (17U)
6476 #define RCC_PLLCFGR_PLLP_Msk              (0x1FUL << RCC_PLLCFGR_PLLP_Pos)     /*!< 0x003E0000 */
6477 #define RCC_PLLCFGR_PLLP                  RCC_PLLCFGR_PLLP_Msk
6478 #define RCC_PLLCFGR_PLLP_0                (0x01UL << RCC_PLLCFGR_PLLP_Pos)     /*!< 0x00020000 */
6479 #define RCC_PLLCFGR_PLLP_1                (0x02UL << RCC_PLLCFGR_PLLP_Pos)     /*!< 0x00040000 */
6480 #define RCC_PLLCFGR_PLLP_2                (0x04UL << RCC_PLLCFGR_PLLP_Pos)     /*!< 0x00080000 */
6481 #define RCC_PLLCFGR_PLLP_3                (0x08UL << RCC_PLLCFGR_PLLP_Pos)     /*!< 0x00100000 */
6482 #define RCC_PLLCFGR_PLLP_4                (0x10UL << RCC_PLLCFGR_PLLP_Pos)     /*!< 0x00200000 */
6483 
6484 #define RCC_PLLCFGR_PLLQEN_Pos           (24U)
6485 #define RCC_PLLCFGR_PLLQEN_Msk           (0x1UL << RCC_PLLCFGR_PLLQEN_Pos)     /*!< 0x01000000 */
6486 #define RCC_PLLCFGR_PLLQEN               RCC_PLLCFGR_PLLQEN_Msk
6487 
6488 #define RCC_PLLCFGR_PLLQ_Pos             (25U)
6489 #define RCC_PLLCFGR_PLLQ_Msk             (0x7UL << RCC_PLLCFGR_PLLQ_Pos)       /*!< 0x0E000000 */
6490 #define RCC_PLLCFGR_PLLQ                 RCC_PLLCFGR_PLLQ_Msk
6491 #define RCC_PLLCFGR_PLLQ_0               (0x1UL << RCC_PLLCFGR_PLLQ_Pos)       /*!< 0x02000000 */
6492 #define RCC_PLLCFGR_PLLQ_1               (0x2UL << RCC_PLLCFGR_PLLQ_Pos)       /*!< 0x04000000 */
6493 #define RCC_PLLCFGR_PLLQ_2               (0x4UL << RCC_PLLCFGR_PLLQ_Pos)       /*!< 0x08000000 */
6494 
6495 #define RCC_PLLCFGR_PLLREN_Pos           (28U)
6496 #define RCC_PLLCFGR_PLLREN_Msk           (0x1UL << RCC_PLLCFGR_PLLREN_Pos)     /*!< 0x10000000 */
6497 #define RCC_PLLCFGR_PLLREN               RCC_PLLCFGR_PLLREN_Msk
6498 
6499 #define RCC_PLLCFGR_PLLR_Pos             (29U)
6500 #define RCC_PLLCFGR_PLLR_Msk             (0x7UL << RCC_PLLCFGR_PLLR_Pos)       /*!< 0xE0000000 */
6501 #define RCC_PLLCFGR_PLLR                 RCC_PLLCFGR_PLLR_Msk
6502 #define RCC_PLLCFGR_PLLR_0               (0x1UL << RCC_PLLCFGR_PLLR_Pos)       /*!< 0x20000000 */
6503 #define RCC_PLLCFGR_PLLR_1               (0x2UL << RCC_PLLCFGR_PLLR_Pos)       /*!< 0x40000000 */
6504 #define RCC_PLLCFGR_PLLR_2               (0x4UL << RCC_PLLCFGR_PLLR_Pos)       /*!< 0x80000000 */
6505 
6506 /********************  Bit definition for RCC_CRRCR register  ******************/
6507 /*!< RC48CAL configuration */
6508 #define RCC_CRRCR_HSI48CAL_Pos            (0U)
6509 #define RCC_CRRCR_HSI48CAL_Msk            (0x1FFUL << RCC_CRRCR_HSI48CAL_Pos)    /*!< 0x000001FF */
6510 #define RCC_CRRCR_HSI48CAL                RCC_CRRCR_HSI48CAL_Msk                 /*!< RC48CAL[8:0] bits */
6511 #define RCC_CRRCR_HSI48CAL_0              (0x01UL << RCC_CRRCR_HSI48CAL_Pos)     /*!< 0x00000001 */
6512 #define RCC_CRRCR_HSI48CAL_1              (0x02UL << RCC_CRRCR_HSI48CAL_Pos)     /*!< 0x00000002 */
6513 #define RCC_CRRCR_HSI48CAL_2              (0x04UL << RCC_CRRCR_HSI48CAL_Pos)     /*!< 0x00000004 */
6514 #define RCC_CRRCR_HSI48CAL_3              (0x08UL << RCC_CRRCR_HSI48CAL_Pos)     /*!< 0x00000008 */
6515 #define RCC_CRRCR_HSI48CAL_4              (0x10UL << RCC_CRRCR_HSI48CAL_Pos)     /*!< 0x00000010 */
6516 #define RCC_CRRCR_HSI48CAL_5              (0x20UL << RCC_CRRCR_HSI48CAL_Pos)     /*!< 0x00000020 */
6517 #define RCC_CRRCR_HSI48CAL_6              (0x40UL << RCC_CRRCR_HSI48CAL_Pos)     /*!< 0x00000040 */
6518 #define RCC_CRRCR_HSI48CAL_7              (0x80UL << RCC_CRRCR_HSI48CAL_Pos)     /*!< 0x00000080 */
6519 #define RCC_CRRCR_HSI48CAL_8              (0x100UL << RCC_CRRCR_HSI48CAL_Pos)    /*!< 0x00000100 */
6520 /********************  Bit definition for RCC_CIER register  ******************/
6521 #define RCC_CIER_LSIRDYIE_Pos            (0U)
6522 #define RCC_CIER_LSIRDYIE_Msk            (0x1UL << RCC_CIER_LSIRDYIE_Pos)      /*!< 0x00000001 */
6523 #define RCC_CIER_LSIRDYIE                RCC_CIER_LSIRDYIE_Msk
6524 #define RCC_CIER_LSERDYIE_Pos            (1U)
6525 #define RCC_CIER_LSERDYIE_Msk            (0x1UL << RCC_CIER_LSERDYIE_Pos)      /*!< 0x00000002 */
6526 #define RCC_CIER_LSERDYIE                RCC_CIER_LSERDYIE_Msk
6527 #define RCC_CIER_HSI48RDYIE_Pos          (2U)
6528 #define RCC_CIER_HSI48RDYIE_Msk          (0x1UL << RCC_CIER_HSI48RDYIE_Pos)      /*!< 0x00000004 */
6529 #define RCC_CIER_HSI48RDYIE              RCC_CIER_HSI48RDYIE_Msk
6530 #define RCC_CIER_HSIRDYIE_Pos            (3U)
6531 #define RCC_CIER_HSIRDYIE_Msk            (0x1UL << RCC_CIER_HSIRDYIE_Pos)      /*!< 0x00000008 */
6532 #define RCC_CIER_HSIRDYIE                RCC_CIER_HSIRDYIE_Msk
6533 #define RCC_CIER_HSERDYIE_Pos            (4U)
6534 #define RCC_CIER_HSERDYIE_Msk            (0x1UL << RCC_CIER_HSERDYIE_Pos)      /*!< 0x00000010 */
6535 #define RCC_CIER_HSERDYIE                RCC_CIER_HSERDYIE_Msk
6536 #define RCC_CIER_PLLRDYIE_Pos            (5U)
6537 #define RCC_CIER_PLLRDYIE_Msk            (0x1UL << RCC_CIER_PLLRDYIE_Pos)      /*!< 0x00000020 */
6538 #define RCC_CIER_PLLRDYIE                RCC_CIER_PLLRDYIE_Msk
6539 
6540 /********************  Bit definition for RCC_CIFR register  ******************/
6541 #define RCC_CIFR_LSIRDYF_Pos             (0U)
6542 #define RCC_CIFR_LSIRDYF_Msk             (0x1UL << RCC_CIFR_LSIRDYF_Pos)       /*!< 0x00000001 */
6543 #define RCC_CIFR_LSIRDYF                 RCC_CIFR_LSIRDYF_Msk
6544 #define RCC_CIFR_LSERDYF_Pos             (1U)
6545 #define RCC_CIFR_LSERDYF_Msk             (0x1UL << RCC_CIFR_LSERDYF_Pos)       /*!< 0x00000002 */
6546 #define RCC_CIFR_LSERDYF                 RCC_CIFR_LSERDYF_Msk
6547 #define RCC_CIFR_HSI48RDYF_Pos           (2U)
6548 #define RCC_CIFR_HSI48RDYF_Msk           (0x1UL << RCC_CIFR_HSI48RDYF_Pos)      /*!< 0x00000004 */
6549 #define RCC_CIFR_HSI48RDYF                RCC_CIFR_HSI48RDYF_Msk
6550 #define RCC_CIFR_HSIRDYF_Pos             (3U)
6551 #define RCC_CIFR_HSIRDYF_Msk             (0x1UL << RCC_CIFR_HSIRDYF_Pos)       /*!< 0x00000008 */
6552 #define RCC_CIFR_HSIRDYF                 RCC_CIFR_HSIRDYF_Msk
6553 #define RCC_CIFR_HSERDYF_Pos             (4U)
6554 #define RCC_CIFR_HSERDYF_Msk             (0x1UL << RCC_CIFR_HSERDYF_Pos)       /*!< 0x00000010 */
6555 #define RCC_CIFR_HSERDYF                 RCC_CIFR_HSERDYF_Msk
6556 #define RCC_CIFR_PLLRDYF_Pos             (5U)
6557 #define RCC_CIFR_PLLRDYF_Msk             (0x1UL << RCC_CIFR_PLLRDYF_Pos)       /*!< 0x00000020 */
6558 #define RCC_CIFR_PLLRDYF                 RCC_CIFR_PLLRDYF_Msk
6559 #define RCC_CIFR_CSSF_Pos                (8U)
6560 #define RCC_CIFR_CSSF_Msk                (0x1UL << RCC_CIFR_CSSF_Pos)          /*!< 0x00000100 */
6561 #define RCC_CIFR_CSSF                    RCC_CIFR_CSSF_Msk
6562 #define RCC_CIFR_LSECSSF_Pos             (9U)
6563 #define RCC_CIFR_LSECSSF_Msk             (0x1UL << RCC_CIFR_LSECSSF_Pos)       /*!< 0x00000200 */
6564 #define RCC_CIFR_LSECSSF                 RCC_CIFR_LSECSSF_Msk
6565 
6566 /********************  Bit definition for RCC_CICR register  ******************/
6567 #define RCC_CICR_LSIRDYC_Pos             (0U)
6568 #define RCC_CICR_LSIRDYC_Msk             (0x1UL << RCC_CICR_LSIRDYC_Pos)       /*!< 0x00000001 */
6569 #define RCC_CICR_LSIRDYC                 RCC_CICR_LSIRDYC_Msk
6570 #define RCC_CICR_LSERDYC_Pos             (1U)
6571 #define RCC_CICR_LSERDYC_Msk             (0x1UL << RCC_CICR_LSERDYC_Pos)       /*!< 0x00000002 */
6572 #define RCC_CICR_LSERDYC                 RCC_CICR_LSERDYC_Msk
6573 #define RCC_CICR_HSI48RDYC_Pos           (2U)
6574 #define RCC_CICR_HSI48RDYC_Msk           (0x1UL << RCC_CICR_HSI48RDYC_Pos)      /*!< 0x00000004 */
6575 #define RCC_CICR_HSI48RDYC               RCC_CICR_HSI48RDYC_Msk
6576 #define RCC_CICR_HSIRDYC_Pos             (3U)
6577 #define RCC_CICR_HSIRDYC_Msk             (0x1UL << RCC_CICR_HSIRDYC_Pos)       /*!< 0x00000008 */
6578 #define RCC_CICR_HSIRDYC                 RCC_CICR_HSIRDYC_Msk
6579 #define RCC_CICR_HSERDYC_Pos             (4U)
6580 #define RCC_CICR_HSERDYC_Msk             (0x1UL << RCC_CICR_HSERDYC_Pos)       /*!< 0x00000010 */
6581 #define RCC_CICR_HSERDYC                 RCC_CICR_HSERDYC_Msk
6582 #define RCC_CICR_PLLRDYC_Pos             (5U)
6583 #define RCC_CICR_PLLRDYC_Msk             (0x1UL << RCC_CICR_PLLRDYC_Pos)       /*!< 0x00000020 */
6584 #define RCC_CICR_PLLRDYC                 RCC_CICR_PLLRDYC_Msk
6585 #define RCC_CICR_CSSC_Pos                (8U)
6586 #define RCC_CICR_CSSC_Msk                (0x1UL << RCC_CICR_CSSC_Pos)          /*!< 0x00000100 */
6587 #define RCC_CICR_CSSC                    RCC_CICR_CSSC_Msk
6588 #define RCC_CICR_LSECSSC_Pos             (9U)
6589 #define RCC_CICR_LSECSSC_Msk             (0x1UL << RCC_CICR_LSECSSC_Pos)       /*!< 0x00000200 */
6590 #define RCC_CICR_LSECSSC                 RCC_CICR_LSECSSC_Msk
6591 
6592 /********************  Bit definition for RCC_IOPRSTR register  ****************/
6593 #define RCC_IOPRSTR_GPIOARST_Pos         (0U)
6594 #define RCC_IOPRSTR_GPIOARST_Msk         (0x1UL << RCC_IOPRSTR_GPIOARST_Pos)   /*!< 0x00000001 */
6595 #define RCC_IOPRSTR_GPIOARST             RCC_IOPRSTR_GPIOARST_Msk
6596 #define RCC_IOPRSTR_GPIOBRST_Pos         (1U)
6597 #define RCC_IOPRSTR_GPIOBRST_Msk         (0x1UL << RCC_IOPRSTR_GPIOBRST_Pos)   /*!< 0x00000002 */
6598 #define RCC_IOPRSTR_GPIOBRST             RCC_IOPRSTR_GPIOBRST_Msk
6599 #define RCC_IOPRSTR_GPIOCRST_Pos         (2U)
6600 #define RCC_IOPRSTR_GPIOCRST_Msk         (0x1UL << RCC_IOPRSTR_GPIOCRST_Pos)   /*!< 0x00000004 */
6601 #define RCC_IOPRSTR_GPIOCRST             RCC_IOPRSTR_GPIOCRST_Msk
6602 #define RCC_IOPRSTR_GPIODRST_Pos         (3U)
6603 #define RCC_IOPRSTR_GPIODRST_Msk         (0x1UL << RCC_IOPRSTR_GPIODRST_Pos)   /*!< 0x00000008 */
6604 #define RCC_IOPRSTR_GPIODRST             RCC_IOPRSTR_GPIODRST_Msk
6605 #define RCC_IOPRSTR_GPIOERST_Pos         (4U)
6606 #define RCC_IOPRSTR_GPIOERST_Msk         (0x1UL << RCC_IOPRSTR_GPIOERST_Pos)   /*!< 0x00000010 */
6607 #define RCC_IOPRSTR_GPIOERST             RCC_IOPRSTR_GPIOERST_Msk
6608 #define RCC_IOPRSTR_GPIOFRST_Pos         (5U)
6609 #define RCC_IOPRSTR_GPIOFRST_Msk         (0x1UL << RCC_IOPRSTR_GPIOFRST_Pos)   /*!< 0x00000020 */
6610 #define RCC_IOPRSTR_GPIOFRST             RCC_IOPRSTR_GPIOFRST_Msk
6611 
6612 /********************  Bit definition for RCC_AHBRSTR register  ***************/
6613 #define RCC_AHBRSTR_DMA1RST_Pos          (0U)
6614 #define RCC_AHBRSTR_DMA1RST_Msk          (0x1UL << RCC_AHBRSTR_DMA1RST_Pos)    /*!< 0x00000001 */
6615 #define RCC_AHBRSTR_DMA1RST              RCC_AHBRSTR_DMA1RST_Msk
6616 #define RCC_AHBRSTR_DMA2RST_Pos          (1U)
6617 #define RCC_AHBRSTR_DMA2RST_Msk          (0x1UL << RCC_AHBRSTR_DMA2RST_Pos)    /*!< 0x00000002 */
6618 #define RCC_AHBRSTR_DMA2RST              RCC_AHBRSTR_DMA2RST_Msk
6619 #define RCC_AHBRSTR_FLASHRST_Pos         (8U)
6620 #define RCC_AHBRSTR_FLASHRST_Msk         (0x1UL << RCC_AHBRSTR_FLASHRST_Pos)   /*!< 0x00000100 */
6621 #define RCC_AHBRSTR_FLASHRST             RCC_AHBRSTR_FLASHRST_Msk
6622 #define RCC_AHBRSTR_CRCRST_Pos           (12U)
6623 #define RCC_AHBRSTR_CRCRST_Msk           (0x1UL << RCC_AHBRSTR_CRCRST_Pos)     /*!< 0x00001000 */
6624 #define RCC_AHBRSTR_CRCRST               RCC_AHBRSTR_CRCRST_Msk
6625 #define RCC_AHBRSTR_AESRST_Pos           (16U)
6626 #define RCC_AHBRSTR_AESRST_Msk           (0x1UL << RCC_AHBRSTR_AESRST_Pos)     /*!< 0x00010000 */
6627 #define RCC_AHBRSTR_AESRST               RCC_AHBRSTR_AESRST_Msk
6628 #define RCC_AHBRSTR_RNGRST_Pos           (18U)
6629 #define RCC_AHBRSTR_RNGRST_Msk           (0x1UL << RCC_AHBRSTR_RNGRST_Pos)     /*!< 0x00040000 */
6630 #define RCC_AHBRSTR_RNGRST               RCC_AHBRSTR_RNGRST_Msk
6631 
6632 /********************  Bit definition for RCC_APBRSTR1 register  **************/
6633 #define RCC_APBRSTR1_TIM2RST_Pos         (0U)
6634 #define RCC_APBRSTR1_TIM2RST_Msk         (0x1UL << RCC_APBRSTR1_TIM2RST_Pos)   /*!< 0x00000001 */
6635 #define RCC_APBRSTR1_TIM2RST             RCC_APBRSTR1_TIM2RST_Msk
6636 #define RCC_APBRSTR1_TIM3RST_Pos         (1U)
6637 #define RCC_APBRSTR1_TIM3RST_Msk         (0x1UL << RCC_APBRSTR1_TIM3RST_Pos)   /*!< 0x00000002 */
6638 #define RCC_APBRSTR1_TIM3RST             RCC_APBRSTR1_TIM3RST_Msk
6639 #define RCC_APBRSTR1_TIM4RST_Pos         (2U)
6640 #define RCC_APBRSTR1_TIM4RST_Msk         (0x1UL << RCC_APBRSTR1_TIM4RST_Pos)   /*!< 0x00000004 */
6641 #define RCC_APBRSTR1_TIM4RST             RCC_APBRSTR1_TIM4RST_Msk
6642 #define RCC_APBRSTR1_TIM6RST_Pos         (4U)
6643 #define RCC_APBRSTR1_TIM6RST_Msk         (0x1UL << RCC_APBRSTR1_TIM6RST_Pos)   /*!< 0x00000010 */
6644 #define RCC_APBRSTR1_TIM6RST             RCC_APBRSTR1_TIM6RST_Msk
6645 #define RCC_APBRSTR1_TIM7RST_Pos         (5U)
6646 #define RCC_APBRSTR1_TIM7RST_Msk         (0x1UL << RCC_APBRSTR1_TIM7RST_Pos)   /*!< 0x00000020 */
6647 #define RCC_APBRSTR1_TIM7RST             RCC_APBRSTR1_TIM7RST_Msk
6648 #define RCC_APBRSTR1_LPUART2RST_Pos      (7U)
6649 #define RCC_APBRSTR1_LPUART2RST_Msk      (0x1UL << RCC_APBRSTR1_LPUART2RST_Pos)/*!< 0x00000080 */
6650 #define RCC_APBRSTR1_LPUART2RST          RCC_APBRSTR1_LPUART2RST_Msk
6651 #define RCC_APBRSTR1_USART5RST_Pos       (8U)
6652 #define RCC_APBRSTR1_USART5RST_Msk       (0x1UL << RCC_APBRSTR1_USART5RST_Pos) /*!< 0x00000100 */
6653 #define RCC_APBRSTR1_USART5RST           RCC_APBRSTR1_USART5RST_Msk
6654 #define RCC_APBRSTR1_USART6RST_Pos       (9U)
6655 #define RCC_APBRSTR1_USART6RST_Msk       (0x1UL << RCC_APBRSTR1_USART6RST_Pos) /*!< 0x00000200 */
6656 #define RCC_APBRSTR1_USART6RST           RCC_APBRSTR1_USART6RST_Msk
6657 #define RCC_APBRSTR1_FDCANRST_Pos        (12U)
6658 #define RCC_APBRSTR1_FDCANRST_Msk        (0x1UL << RCC_APBRSTR1_FDCANRST_Pos)  /*!< 0x00001000 */
6659 #define RCC_APBRSTR1_FDCANRST            RCC_APBRSTR1_FDCANRST_Msk
6660 #define RCC_APBRSTR1_USBRST_Pos          (13U)
6661 #define RCC_APBRSTR1_USBRST_Msk          (0x1UL << RCC_APBRSTR1_USBRST_Pos)    /*!< 0x00002000 */
6662 #define RCC_APBRSTR1_USBRST              RCC_APBRSTR1_USBRST_Msk
6663 #define RCC_APBRSTR1_SPI2RST_Pos         (14U)
6664 #define RCC_APBRSTR1_SPI2RST_Msk         (0x1UL << RCC_APBRSTR1_SPI2RST_Pos)   /*!< 0x00004000 */
6665 #define RCC_APBRSTR1_SPI2RST             RCC_APBRSTR1_SPI2RST_Msk
6666 #define RCC_APBRSTR1_SPI3RST_Pos         (15U)
6667 #define RCC_APBRSTR1_SPI3RST_Msk         (0x1UL << RCC_APBRSTR1_SPI3RST_Pos)   /*!< 0x00008000 */
6668 #define RCC_APBRSTR1_SPI3RST             RCC_APBRSTR1_SPI3RST_Msk
6669 #define RCC_APBRSTR1_CRSRST_Pos          (16U)
6670 #define RCC_APBRSTR1_CRSRST_Msk          (0x1UL << RCC_APBRSTR1_CRSRST_Pos)    /*!< 0x00010000 */
6671 #define RCC_APBRSTR1_CRSRST              RCC_APBRSTR1_CRSRST_Msk
6672 #define RCC_APBRSTR1_USART2RST_Pos       (17U)
6673 #define RCC_APBRSTR1_USART2RST_Msk       (0x1UL << RCC_APBRSTR1_USART2RST_Pos) /*!< 0x00020000 */
6674 #define RCC_APBRSTR1_USART2RST           RCC_APBRSTR1_USART2RST_Msk
6675 #define RCC_APBRSTR1_USART3RST_Pos       (18U)
6676 #define RCC_APBRSTR1_USART3RST_Msk       (0x1UL << RCC_APBRSTR1_USART3RST_Pos) /*!< 0x00040000 */
6677 #define RCC_APBRSTR1_USART3RST           RCC_APBRSTR1_USART3RST_Msk
6678 #define RCC_APBRSTR1_USART4RST_Pos       (19U)
6679 #define RCC_APBRSTR1_USART4RST_Msk       (0x1UL << RCC_APBRSTR1_USART4RST_Pos) /*!< 0x00080000 */
6680 #define RCC_APBRSTR1_USART4RST           RCC_APBRSTR1_USART4RST_Msk
6681 #define RCC_APBRSTR1_LPUART1RST_Pos      (20U)
6682 #define RCC_APBRSTR1_LPUART1RST_Msk      (0x1UL << RCC_APBRSTR1_LPUART1RST_Pos) /*!< 0x00100000 */
6683 #define RCC_APBRSTR1_LPUART1RST          RCC_APBRSTR1_LPUART1RST_Msk
6684 #define RCC_APBRSTR1_I2C1RST_Pos         (21U)
6685 #define RCC_APBRSTR1_I2C1RST_Msk         (0x1UL << RCC_APBRSTR1_I2C1RST_Pos)    /*!< 0x00200000 */
6686 #define RCC_APBRSTR1_I2C1RST             RCC_APBRSTR1_I2C1RST_Msk
6687 #define RCC_APBRSTR1_I2C2RST_Pos         (22U)
6688 #define RCC_APBRSTR1_I2C2RST_Msk         (0x1UL << RCC_APBRSTR1_I2C2RST_Pos)    /*!< 0x00400000 */
6689 #define RCC_APBRSTR1_I2C2RST             RCC_APBRSTR1_I2C2RST_Msk
6690 #define RCC_APBRSTR1_I2C3RST_Pos         (23U)
6691 #define RCC_APBRSTR1_I2C3RST_Msk         (0x1UL << RCC_APBRSTR1_I2C3RST_Pos)    /*!< 0x00800000 */
6692 #define RCC_APBRSTR1_I2C3RST             RCC_APBRSTR1_I2C3RST_Msk
6693 #define RCC_APBRSTR1_CECRST_Pos          (24U)
6694 #define RCC_APBRSTR1_CECRST_Msk          (0x1UL << RCC_APBRSTR1_CECRST_Pos)     /*!< 0x01000000 */
6695 #define RCC_APBRSTR1_CECRST              RCC_APBRSTR1_CECRST_Msk
6696 #define RCC_APBRSTR1_UCPD1RST_Pos        (25U)
6697 #define RCC_APBRSTR1_UCPD1RST_Msk        (0x1UL << RCC_APBRSTR1_UCPD1RST_Pos)   /*!< 0x02000000 */
6698 #define RCC_APBRSTR1_UCPD1RST            RCC_APBRSTR1_UCPD1RST_Msk
6699 #define RCC_APBRSTR1_UCPD2RST_Pos        (26U)
6700 #define RCC_APBRSTR1_UCPD2RST_Msk        (0x1UL << RCC_APBRSTR1_UCPD2RST_Pos)   /*!< 0x04000000 */
6701 #define RCC_APBRSTR1_UCPD2RST            RCC_APBRSTR1_UCPD2RST_Msk
6702 #define RCC_APBRSTR1_DBGRST_Pos          (27U)
6703 #define RCC_APBRSTR1_DBGRST_Msk          (0x1UL << RCC_APBRSTR1_DBGRST_Pos)     /*!< 0x08000000 */
6704 #define RCC_APBRSTR1_DBGRST              RCC_APBRSTR1_DBGRST_Msk
6705 #define RCC_APBRSTR1_PWRRST_Pos          (28U)
6706 #define RCC_APBRSTR1_PWRRST_Msk          (0x1UL << RCC_APBRSTR1_PWRRST_Pos)     /*!< 0x10000000 */
6707 #define RCC_APBRSTR1_PWRRST              RCC_APBRSTR1_PWRRST_Msk
6708 #define RCC_APBRSTR1_DAC1RST_Pos         (29U)
6709 #define RCC_APBRSTR1_DAC1RST_Msk         (0x1UL << RCC_APBRSTR1_DAC1RST_Pos)    /*!< 0x20000000 */
6710 #define RCC_APBRSTR1_DAC1RST             RCC_APBRSTR1_DAC1RST_Msk
6711 #define RCC_APBRSTR1_LPTIM2RST_Pos       (30U)
6712 #define RCC_APBRSTR1_LPTIM2RST_Msk       (0x1UL << RCC_APBRSTR1_LPTIM2RST_Pos)  /*!< 0x40000000 */
6713 #define RCC_APBRSTR1_LPTIM2RST           RCC_APBRSTR1_LPTIM2RST_Msk
6714 #define RCC_APBRSTR1_LPTIM1RST_Pos       (31U)
6715 #define RCC_APBRSTR1_LPTIM1RST_Msk       (0x1UL << RCC_APBRSTR1_LPTIM1RST_Pos)  /*!< 0x80000000 */
6716 #define RCC_APBRSTR1_LPTIM1RST           RCC_APBRSTR1_LPTIM1RST_Msk
6717 
6718 /********************  Bit definition for RCC_APBRSTR2 register  **************/
6719 #define RCC_APBRSTR2_SYSCFGRST_Pos       (0U)
6720 #define RCC_APBRSTR2_SYSCFGRST_Msk       (0x1UL << RCC_APBRSTR2_SYSCFGRST_Pos)  /*!< 0x00000001 */
6721 #define RCC_APBRSTR2_SYSCFGRST           RCC_APBRSTR2_SYSCFGRST_Msk
6722 #define RCC_APBRSTR2_TIM1RST_Pos         (11U)
6723 #define RCC_APBRSTR2_TIM1RST_Msk         (0x1UL << RCC_APBRSTR2_TIM1RST_Pos)    /*!< 0x00000800 */
6724 #define RCC_APBRSTR2_TIM1RST             RCC_APBRSTR2_TIM1RST_Msk
6725 #define RCC_APBRSTR2_SPI1RST_Pos         (12U)
6726 #define RCC_APBRSTR2_SPI1RST_Msk         (0x1UL << RCC_APBRSTR2_SPI1RST_Pos)    /*!< 0x00001000 */
6727 #define RCC_APBRSTR2_SPI1RST             RCC_APBRSTR2_SPI1RST_Msk
6728 #define RCC_APBRSTR2_USART1RST_Pos       (14U)
6729 #define RCC_APBRSTR2_USART1RST_Msk       (0x1UL << RCC_APBRSTR2_USART1RST_Pos)  /*!< 0x00004000 */
6730 #define RCC_APBRSTR2_USART1RST           RCC_APBRSTR2_USART1RST_Msk
6731 #define RCC_APBRSTR2_TIM14RST_Pos        (15U)
6732 #define RCC_APBRSTR2_TIM14RST_Msk        (0x1UL << RCC_APBRSTR2_TIM14RST_Pos)   /*!< 0x00008000 */
6733 #define RCC_APBRSTR2_TIM14RST            RCC_APBRSTR2_TIM14RST_Msk
6734 #define RCC_APBRSTR2_TIM15RST_Pos        (16U)
6735 #define RCC_APBRSTR2_TIM15RST_Msk        (0x1UL << RCC_APBRSTR2_TIM15RST_Pos)   /*!< 0x00010000 */
6736 #define RCC_APBRSTR2_TIM15RST            RCC_APBRSTR2_TIM15RST_Msk
6737 #define RCC_APBRSTR2_TIM16RST_Pos        (17U)
6738 #define RCC_APBRSTR2_TIM16RST_Msk        (0x1UL << RCC_APBRSTR2_TIM16RST_Pos)   /*!< 0x00020000 */
6739 #define RCC_APBRSTR2_TIM16RST            RCC_APBRSTR2_TIM16RST_Msk
6740 #define RCC_APBRSTR2_TIM17RST_Pos        (18U)
6741 #define RCC_APBRSTR2_TIM17RST_Msk        (0x1UL << RCC_APBRSTR2_TIM17RST_Pos)   /*!< 0x00040000 */
6742 #define RCC_APBRSTR2_TIM17RST            RCC_APBRSTR2_TIM17RST_Msk
6743 #define RCC_APBRSTR2_ADCRST_Pos          (20U)
6744 #define RCC_APBRSTR2_ADCRST_Msk          (0x1UL << RCC_APBRSTR2_ADCRST_Pos)     /*!< 0x00100000 */
6745 #define RCC_APBRSTR2_ADCRST              RCC_APBRSTR2_ADCRST_Msk
6746 
6747 /********************  Bit definition for RCC_IOPENR register  ****************/
6748 #define RCC_IOPENR_GPIOAEN_Pos           (0U)
6749 #define RCC_IOPENR_GPIOAEN_Msk           (0x1UL << RCC_IOPENR_GPIOAEN_Pos)      /*!< 0x00000001 */
6750 #define RCC_IOPENR_GPIOAEN               RCC_IOPENR_GPIOAEN_Msk
6751 #define RCC_IOPENR_GPIOBEN_Pos           (1U)
6752 #define RCC_IOPENR_GPIOBEN_Msk           (0x1UL << RCC_IOPENR_GPIOBEN_Pos)      /*!< 0x00000002 */
6753 #define RCC_IOPENR_GPIOBEN               RCC_IOPENR_GPIOBEN_Msk
6754 #define RCC_IOPENR_GPIOCEN_Pos           (2U)
6755 #define RCC_IOPENR_GPIOCEN_Msk           (0x1UL << RCC_IOPENR_GPIOCEN_Pos)      /*!< 0x00000004 */
6756 #define RCC_IOPENR_GPIOCEN               RCC_IOPENR_GPIOCEN_Msk
6757 #define RCC_IOPENR_GPIODEN_Pos           (3U)
6758 #define RCC_IOPENR_GPIODEN_Msk           (0x1UL << RCC_IOPENR_GPIODEN_Pos)      /*!< 0x00000008 */
6759 #define RCC_IOPENR_GPIODEN               RCC_IOPENR_GPIODEN_Msk
6760 #define RCC_IOPENR_GPIOEEN_Pos           (4U)
6761 #define RCC_IOPENR_GPIOEEN_Msk           (0x1UL << RCC_IOPENR_GPIOEEN_Pos)      /*!< 0x00000010 */
6762 #define RCC_IOPENR_GPIOEEN               RCC_IOPENR_GPIOEEN_Msk
6763 #define RCC_IOPENR_GPIOFEN_Pos           (5U)
6764 #define RCC_IOPENR_GPIOFEN_Msk           (0x1UL << RCC_IOPENR_GPIOFEN_Pos)      /*!< 0x00000020 */
6765 #define RCC_IOPENR_GPIOFEN               RCC_IOPENR_GPIOFEN_Msk
6766 
6767 /********************  Bit definition for RCC_AHBENR register  ****************/
6768 #define RCC_AHBENR_DMA1EN_Pos            (0U)
6769 #define RCC_AHBENR_DMA1EN_Msk            (0x1UL << RCC_AHBENR_DMA1EN_Pos)       /*!< 0x00000001 */
6770 #define RCC_AHBENR_DMA1EN                RCC_AHBENR_DMA1EN_Msk
6771 #define RCC_AHBENR_DMA2EN_Pos            (1U)
6772 #define RCC_AHBENR_DMA2EN_Msk            (0x1UL << RCC_AHBENR_DMA2EN_Pos)       /*!< 0x00000002 */
6773 #define RCC_AHBENR_DMA2EN                RCC_AHBENR_DMA2EN_Msk
6774 #define RCC_AHBENR_FLASHEN_Pos           (8U)
6775 #define RCC_AHBENR_FLASHEN_Msk           (0x1UL << RCC_AHBENR_FLASHEN_Pos)      /*!< 0x00000100 */
6776 #define RCC_AHBENR_FLASHEN               RCC_AHBENR_FLASHEN_Msk
6777 #define RCC_AHBENR_CRCEN_Pos             (12U)
6778 #define RCC_AHBENR_CRCEN_Msk             (0x1UL << RCC_AHBENR_CRCEN_Pos)        /*!< 0x00001000 */
6779 #define RCC_AHBENR_CRCEN                 RCC_AHBENR_CRCEN_Msk
6780 #define RCC_AHBENR_AESEN_Pos             (16U)
6781 #define RCC_AHBENR_AESEN_Msk             (0x1UL << RCC_AHBENR_AESEN_Pos)        /*!< 0x00010000 */
6782 #define RCC_AHBENR_AESEN                 RCC_AHBENR_AESEN_Msk
6783 #define RCC_AHBENR_RNGEN_Pos             (18U)
6784 #define RCC_AHBENR_RNGEN_Msk             (0x1UL << RCC_AHBENR_RNGEN_Pos)        /*!< 0x00040000 */
6785 #define RCC_AHBENR_RNGEN                 RCC_AHBENR_RNGEN_Msk
6786 
6787 /********************  Bit definition for RCC_APBENR1 register  ***************/
6788 #define RCC_APBENR1_TIM2EN_Pos           (0U)
6789 #define RCC_APBENR1_TIM2EN_Msk           (0x1UL << RCC_APBENR1_TIM2EN_Pos)      /*!< 0x00000001 */
6790 #define RCC_APBENR1_TIM2EN               RCC_APBENR1_TIM2EN_Msk
6791 #define RCC_APBENR1_TIM3EN_Pos           (1U)
6792 #define RCC_APBENR1_TIM3EN_Msk           (0x1UL << RCC_APBENR1_TIM3EN_Pos)      /*!< 0x00000002 */
6793 #define RCC_APBENR1_TIM3EN               RCC_APBENR1_TIM3EN_Msk
6794 #define RCC_APBENR1_TIM4EN_Pos           (2U)
6795 #define RCC_APBENR1_TIM4EN_Msk           (0x1UL << RCC_APBENR1_TIM4EN_Pos)      /*!< 0x00000004 */
6796 #define RCC_APBENR1_TIM4EN               RCC_APBENR1_TIM4EN_Msk
6797 #define RCC_APBENR1_TIM6EN_Pos           (4U)
6798 #define RCC_APBENR1_TIM6EN_Msk           (0x1UL << RCC_APBENR1_TIM6EN_Pos)      /*!< 0x00000010 */
6799 #define RCC_APBENR1_TIM6EN               RCC_APBENR1_TIM6EN_Msk
6800 #define RCC_APBENR1_TIM7EN_Pos           (5U)
6801 #define RCC_APBENR1_TIM7EN_Msk           (0x1UL << RCC_APBENR1_TIM7EN_Pos)      /*!< 0x00000020 */
6802 #define RCC_APBENR1_TIM7EN               RCC_APBENR1_TIM7EN_Msk
6803 #define RCC_APBENR1_LPUART2EN_Pos        (7U)
6804 #define RCC_APBENR1_LPUART2EN_Msk        (0x1UL << RCC_APBENR1_LPUART2EN_Pos)   /*!< 0x00000080 */
6805 #define RCC_APBENR1_LPUART2EN            RCC_APBENR1_LPUART2EN_Msk
6806 #define RCC_APBENR1_USART5EN_Pos         (8U)
6807 #define RCC_APBENR1_USART5EN_Msk         (0x1UL << RCC_APBENR1_USART5EN_Pos)    /*!< 0x00000100 */
6808 #define RCC_APBENR1_USART5EN             RCC_APBENR1_USART5EN_Msk
6809 #define RCC_APBENR1_USART6EN_Pos         (9U)
6810 #define RCC_APBENR1_USART6EN_Msk         (0x1UL << RCC_APBENR1_USART6EN_Pos)    /*!< 0x00000200 */
6811 #define RCC_APBENR1_USART6EN             RCC_APBENR1_USART6EN_Msk
6812 #define RCC_APBENR1_RTCAPBEN_Pos         (10U)
6813 #define RCC_APBENR1_RTCAPBEN_Msk         (0x1UL << RCC_APBENR1_RTCAPBEN_Pos)    /*!< 0x00000400 */
6814 #define RCC_APBENR1_RTCAPBEN             RCC_APBENR1_RTCAPBEN_Msk
6815 #define RCC_APBENR1_WWDGEN_Pos           (11U)
6816 #define RCC_APBENR1_WWDGEN_Msk           (0x1UL << RCC_APBENR1_WWDGEN_Pos)      /*!< 0x00000800 */
6817 #define RCC_APBENR1_WWDGEN               RCC_APBENR1_WWDGEN_Msk
6818 #define RCC_APBENR1_FDCANEN_Pos          (12U)
6819 #define RCC_APBENR1_FDCANEN_Msk          (0x1UL << RCC_APBENR1_FDCANEN_Pos)     /*!< 0x00001000 */
6820 #define RCC_APBENR1_FDCANEN              RCC_APBENR1_FDCANEN_Msk
6821 #define RCC_APBENR1_USBEN_Pos            (13U)
6822 #define RCC_APBENR1_USBEN_Msk            (0x1UL << RCC_APBENR1_USBEN_Pos)       /*!< 0x00002000 */
6823 #define RCC_APBENR1_USBEN                RCC_APBENR1_USBEN_Msk
6824 #define RCC_APBENR1_SPI2EN_Pos           (14U)
6825 #define RCC_APBENR1_SPI2EN_Msk           (0x1UL << RCC_APBENR1_SPI2EN_Pos)      /*!< 0x00004000 */
6826 #define RCC_APBENR1_SPI2EN               RCC_APBENR1_SPI2EN_Msk
6827 #define RCC_APBENR1_SPI3EN_Pos           (15U)
6828 #define RCC_APBENR1_SPI3EN_Msk           (0x1UL << RCC_APBENR1_SPI3EN_Pos)      /*!< 0x00008000 */
6829 #define RCC_APBENR1_SPI3EN               RCC_APBENR1_SPI3EN_Msk
6830 #define RCC_APBENR1_CRSEN_Pos            (16U)
6831 #define RCC_APBENR1_CRSEN_Msk            (0x1UL << RCC_APBENR1_CRSEN_Pos)       /*!< 0x00010000 */
6832 #define RCC_APBENR1_CRSEN                RCC_APBENR1_CRSEN_Msk
6833 #define RCC_APBENR1_USART2EN_Pos         (17U)
6834 #define RCC_APBENR1_USART2EN_Msk         (0x1UL << RCC_APBENR1_USART2EN_Pos)    /*!< 0x00020000 */
6835 #define RCC_APBENR1_USART2EN             RCC_APBENR1_USART2EN_Msk
6836 #define RCC_APBENR1_USART3EN_Pos         (18U)
6837 #define RCC_APBENR1_USART3EN_Msk         (0x1UL << RCC_APBENR1_USART3EN_Pos)    /*!< 0x00040000 */
6838 #define RCC_APBENR1_USART3EN             RCC_APBENR1_USART3EN_Msk
6839 #define RCC_APBENR1_USART4EN_Pos         (19U)
6840 #define RCC_APBENR1_USART4EN_Msk         (0x1UL << RCC_APBENR1_USART4EN_Pos)    /*!< 0x00080000 */
6841 #define RCC_APBENR1_USART4EN             RCC_APBENR1_USART4EN_Msk
6842 #define RCC_APBENR1_LPUART1EN_Pos        (20U)
6843 #define RCC_APBENR1_LPUART1EN_Msk        (0x1UL << RCC_APBENR1_LPUART1EN_Pos)   /*!< 0x00100000 */
6844 #define RCC_APBENR1_LPUART1EN            RCC_APBENR1_LPUART1EN_Msk
6845 #define RCC_APBENR1_I2C1EN_Pos           (21U)
6846 #define RCC_APBENR1_I2C1EN_Msk           (0x1UL << RCC_APBENR1_I2C1EN_Pos)      /*!< 0x00200000 */
6847 #define RCC_APBENR1_I2C1EN               RCC_APBENR1_I2C1EN_Msk
6848 #define RCC_APBENR1_I2C2EN_Pos           (22U)
6849 #define RCC_APBENR1_I2C2EN_Msk           (0x1UL << RCC_APBENR1_I2C2EN_Pos)      /*!< 0x00400000 */
6850 #define RCC_APBENR1_I2C2EN               RCC_APBENR1_I2C2EN_Msk
6851 #define RCC_APBENR1_I2C3EN_Pos           (23U)
6852 #define RCC_APBENR1_I2C3EN_Msk           (0x1UL << RCC_APBENR1_I2C3EN_Pos)      /*!< 0x00800000 */
6853 #define RCC_APBENR1_I2C3EN               RCC_APBENR1_I2C3EN_Msk
6854 #define RCC_APBENR1_CECEN_Pos            (24U)
6855 #define RCC_APBENR1_CECEN_Msk            (0x1UL << RCC_APBENR1_CECEN_Pos)       /*!< 0x01000000 */
6856 #define RCC_APBENR1_CECEN                RCC_APBENR1_CECEN_Msk
6857 #define RCC_APBENR1_UCPD1EN_Pos          (25U)
6858 #define RCC_APBENR1_UCPD1EN_Msk          (0x1UL << RCC_APBENR1_UCPD1EN_Pos)     /*!< 0x02000000 */
6859 #define RCC_APBENR1_UCPD1EN              RCC_APBENR1_UCPD1EN_Msk
6860 #define RCC_APBENR1_UCPD2EN_Pos          (26U)
6861 #define RCC_APBENR1_UCPD2EN_Msk          (0x1UL << RCC_APBENR1_UCPD2EN_Pos)     /*!< 0x04000000 */
6862 #define RCC_APBENR1_UCPD2EN              RCC_APBENR1_UCPD2EN_Msk
6863 #define RCC_APBENR1_DBGEN_Pos            (27U)
6864 #define RCC_APBENR1_DBGEN_Msk            (0x1UL << RCC_APBENR1_DBGEN_Pos)       /*!< 0x08000000 */
6865 #define RCC_APBENR1_DBGEN                RCC_APBENR1_DBGEN_Msk
6866 #define RCC_APBENR1_PWREN_Pos            (28U)
6867 #define RCC_APBENR1_PWREN_Msk            (0x1UL << RCC_APBENR1_PWREN_Pos)       /*!< 0x10000000 */
6868 #define RCC_APBENR1_PWREN                RCC_APBENR1_PWREN_Msk
6869 #define RCC_APBENR1_DAC1EN_Pos           (29U)
6870 #define RCC_APBENR1_DAC1EN_Msk           (0x1UL << RCC_APBENR1_DAC1EN_Pos)      /*!< 0x20000000 */
6871 #define RCC_APBENR1_DAC1EN               RCC_APBENR1_DAC1EN_Msk
6872 #define RCC_APBENR1_LPTIM2EN_Pos         (30U)
6873 #define RCC_APBENR1_LPTIM2EN_Msk         (0x1UL << RCC_APBENR1_LPTIM2EN_Pos)    /*!< 0x40000000 */
6874 #define RCC_APBENR1_LPTIM2EN             RCC_APBENR1_LPTIM2EN_Msk
6875 #define RCC_APBENR1_LPTIM1EN_Pos         (31U)
6876 #define RCC_APBENR1_LPTIM1EN_Msk         (0x1UL << RCC_APBENR1_LPTIM1EN_Pos)    /*!< 0x80000000 */
6877 #define RCC_APBENR1_LPTIM1EN             RCC_APBENR1_LPTIM1EN_Msk
6878 
6879 /********************  Bit definition for RCC_APBENR2 register  **************/
6880 #define RCC_APBENR2_SYSCFGEN_Pos         (0U)
6881 #define RCC_APBENR2_SYSCFGEN_Msk         (0x1UL << RCC_APBENR2_SYSCFGEN_Pos)    /*!< 0x00000001 */
6882 #define RCC_APBENR2_SYSCFGEN             RCC_APBENR2_SYSCFGEN_Msk
6883 #define RCC_APBENR2_TIM1EN_Pos           (11U)
6884 #define RCC_APBENR2_TIM1EN_Msk           (0x1UL << RCC_APBENR2_TIM1EN_Pos)      /*!< 0x00000800 */
6885 #define RCC_APBENR2_TIM1EN               RCC_APBENR2_TIM1EN_Msk
6886 #define RCC_APBENR2_SPI1EN_Pos           (12U)
6887 #define RCC_APBENR2_SPI1EN_Msk           (0x1UL << RCC_APBENR2_SPI1EN_Pos)      /*!< 0x00001000 */
6888 #define RCC_APBENR2_SPI1EN               RCC_APBENR2_SPI1EN_Msk
6889 #define RCC_APBENR2_USART1EN_Pos         (14U)
6890 #define RCC_APBENR2_USART1EN_Msk         (0x1UL << RCC_APBENR2_USART1EN_Pos)    /*!< 0x00004000 */
6891 #define RCC_APBENR2_USART1EN             RCC_APBENR2_USART1EN_Msk
6892 #define RCC_APBENR2_TIM14EN_Pos          (15U)
6893 #define RCC_APBENR2_TIM14EN_Msk          (0x1UL << RCC_APBENR2_TIM14EN_Pos)     /*!< 0x00008000 */
6894 #define RCC_APBENR2_TIM14EN              RCC_APBENR2_TIM14EN_Msk
6895 #define RCC_APBENR2_TIM15EN_Pos          (16U)
6896 #define RCC_APBENR2_TIM15EN_Msk          (0x1UL << RCC_APBENR2_TIM15EN_Pos)     /*!< 0x00010000 */
6897 #define RCC_APBENR2_TIM15EN              RCC_APBENR2_TIM15EN_Msk
6898 #define RCC_APBENR2_TIM16EN_Pos          (17U)
6899 #define RCC_APBENR2_TIM16EN_Msk          (0x1UL << RCC_APBENR2_TIM16EN_Pos)     /*!< 0x00020000 */
6900 #define RCC_APBENR2_TIM16EN              RCC_APBENR2_TIM16EN_Msk
6901 #define RCC_APBENR2_TIM17EN_Pos          (18U)
6902 #define RCC_APBENR2_TIM17EN_Msk          (0x1UL << RCC_APBENR2_TIM17EN_Pos)     /*!< 0x00040000 */
6903 #define RCC_APBENR2_TIM17EN              RCC_APBENR2_TIM17EN_Msk
6904 #define RCC_APBENR2_ADCEN_Pos            (20U)
6905 #define RCC_APBENR2_ADCEN_Msk            (0x1UL << RCC_APBENR2_ADCEN_Pos)       /*!< 0x00100000 */
6906 #define RCC_APBENR2_ADCEN                RCC_APBENR2_ADCEN_Msk
6907 
6908 /********************  Bit definition for RCC_IOPSMENR register  *************/
6909 #define RCC_IOPSMENR_GPIOASMEN_Pos       (0U)
6910 #define RCC_IOPSMENR_GPIOASMEN_Msk       (0x1UL << RCC_IOPSMENR_GPIOASMEN_Pos)  /*!< 0x00000001 */
6911 #define RCC_IOPSMENR_GPIOASMEN           RCC_IOPSMENR_GPIOASMEN_Msk
6912 #define RCC_IOPSMENR_GPIOBSMEN_Pos       (1U)
6913 #define RCC_IOPSMENR_GPIOBSMEN_Msk       (0x1UL << RCC_IOPSMENR_GPIOBSMEN_Pos)  /*!< 0x00000002 */
6914 #define RCC_IOPSMENR_GPIOBSMEN           RCC_IOPSMENR_GPIOBSMEN_Msk
6915 #define RCC_IOPSMENR_GPIOCSMEN_Pos       (2U)
6916 #define RCC_IOPSMENR_GPIOCSMEN_Msk       (0x1UL << RCC_IOPSMENR_GPIOCSMEN_Pos)  /*!< 0x00000004 */
6917 #define RCC_IOPSMENR_GPIOCSMEN           RCC_IOPSMENR_GPIOCSMEN_Msk
6918 #define RCC_IOPSMENR_GPIODSMEN_Pos       (3U)
6919 #define RCC_IOPSMENR_GPIODSMEN_Msk       (0x1UL << RCC_IOPSMENR_GPIODSMEN_Pos)  /*!< 0x00000008 */
6920 #define RCC_IOPSMENR_GPIODSMEN           RCC_IOPSMENR_GPIODSMEN_Msk
6921 #define RCC_IOPSMENR_GPIOESMEN_Pos       (4U)
6922 #define RCC_IOPSMENR_GPIOESMEN_Msk       (0x1UL << RCC_IOPSMENR_GPIOESMEN_Pos)  /*!< 0x00000010 */
6923 #define RCC_IOPSMENR_GPIOESMEN           RCC_IOPSMENR_GPIOESMEN_Msk
6924 #define RCC_IOPSMENR_GPIOFSMEN_Pos       (5U)
6925 #define RCC_IOPSMENR_GPIOFSMEN_Msk       (0x1UL << RCC_IOPSMENR_GPIOFSMEN_Pos)  /*!< 0x00000020 */
6926 #define RCC_IOPSMENR_GPIOFSMEN           RCC_IOPSMENR_GPIOFSMEN_Msk
6927 
6928 /********************  Bit definition for RCC_AHBSMENR register  *************/
6929 #define RCC_AHBSMENR_DMA1SMEN_Pos        (0U)
6930 #define RCC_AHBSMENR_DMA1SMEN_Msk        (0x1UL << RCC_AHBSMENR_DMA1SMEN_Pos)   /*!< 0x00000001 */
6931 #define RCC_AHBSMENR_DMA1SMEN            RCC_AHBSMENR_DMA1SMEN_Msk
6932 #define RCC_AHBSMENR_DMA2SMEN_Pos        (1U)
6933 #define RCC_AHBSMENR_DMA2SMEN_Msk        (0x1UL << RCC_AHBSMENR_DMA2SMEN_Pos)   /*!< 0x00000002 */
6934 #define RCC_AHBSMENR_DMA2SMEN            RCC_AHBSMENR_DMA2SMEN_Msk
6935 #define RCC_AHBSMENR_FLASHSMEN_Pos       (8U)
6936 #define RCC_AHBSMENR_FLASHSMEN_Msk       (0x1UL << RCC_AHBSMENR_FLASHSMEN_Pos)  /*!< 0x00000100 */
6937 #define RCC_AHBSMENR_FLASHSMEN           RCC_AHBSMENR_FLASHSMEN_Msk
6938 #define RCC_AHBSMENR_SRAMSMEN_Pos        (9U)
6939 #define RCC_AHBSMENR_SRAMSMEN_Msk        (0x1UL << RCC_AHBSMENR_SRAMSMEN_Pos)   /*!< 0x00000200 */
6940 #define RCC_AHBSMENR_SRAMSMEN            RCC_AHBSMENR_SRAMSMEN_Msk
6941 #define RCC_AHBSMENR_CRCSMEN_Pos         (12U)
6942 #define RCC_AHBSMENR_CRCSMEN_Msk         (0x1UL << RCC_AHBSMENR_CRCSMEN_Pos)    /*!< 0x00001000 */
6943 #define RCC_AHBSMENR_CRCSMEN             RCC_AHBSMENR_CRCSMEN_Msk
6944 #define RCC_AHBSMENR_AESSMEN_Pos         (16U)
6945 #define RCC_AHBSMENR_AESSMEN_Msk         (0x1UL << RCC_AHBSMENR_AESSMEN_Pos)    /*!< 0x00010000 */
6946 #define RCC_AHBSMENR_AESSMEN             RCC_AHBSMENR_AESSMEN_Msk
6947 #define RCC_AHBSMENR_RNGSMEN_Pos         (18U)
6948 #define RCC_AHBSMENR_RNGSMEN_Msk         (0x1UL << RCC_AHBSMENR_RNGSMEN_Pos)    /*!< 0x00040000 */
6949 #define RCC_AHBSMENR_RNGSMEN             RCC_AHBSMENR_RNGSMEN_Msk
6950 
6951 /********************  Bit definition for RCC_APBSMENR1 register  *************/
6952 #define RCC_APBSMENR1_TIM2SMEN_Pos       (0U)
6953 #define RCC_APBSMENR1_TIM2SMEN_Msk       (0x1UL << RCC_APBSMENR1_TIM2SMEN_Pos)  /*!< 0x00000001 */
6954 #define RCC_APBSMENR1_TIM2SMEN           RCC_APBSMENR1_TIM2SMEN_Msk
6955 #define RCC_APBSMENR1_TIM3SMEN_Pos       (1U)
6956 #define RCC_APBSMENR1_TIM3SMEN_Msk       (0x1UL << RCC_APBSMENR1_TIM3SMEN_Pos)  /*!< 0x00000002 */
6957 #define RCC_APBSMENR1_TIM3SMEN           RCC_APBSMENR1_TIM3SMEN_Msk
6958 #define RCC_APBSMENR1_TIM4SMEN_Pos       (2U)
6959 #define RCC_APBSMENR1_TIM4SMEN_Msk       (0x1UL << RCC_APBSMENR1_TIM4SMEN_Pos)  /*!< 0x00000004 */
6960 #define RCC_APBSMENR1_TIM4SMEN           RCC_APBSMENR1_TIM4SMEN_Msk
6961 #define RCC_APBSMENR1_TIM6SMEN_Pos       (4U)
6962 #define RCC_APBSMENR1_TIM6SMEN_Msk       (0x1UL << RCC_APBSMENR1_TIM6SMEN_Pos)  /*!< 0x00000010 */
6963 #define RCC_APBSMENR1_TIM6SMEN           RCC_APBSMENR1_TIM6SMEN_Msk
6964 #define RCC_APBSMENR1_TIM7SMEN_Pos       (5U)
6965 #define RCC_APBSMENR1_TIM7SMEN_Msk       (0x1UL << RCC_APBSMENR1_TIM7SMEN_Pos)  /*!< 0x00000020 */
6966 #define RCC_APBSMENR1_TIM7SMEN           RCC_APBSMENR1_TIM7SMEN_Msk
6967 #define RCC_APBSMENR1_LPUART2SMEN_Pos    (7U)
6968 #define RCC_APBSMENR1_LPUART2SMEN_Msk    (0x1UL << RCC_APBSMENR1_LPUART2SMEN_Pos)/*!< 0x00000080 */
6969 #define RCC_APBSMENR1_LPUART2SMEN        RCC_APBSMENR1_LPUART2SMEN_Msk
6970 #define RCC_APBSMENR1_USART5SMEN_Pos     (8U)
6971 #define RCC_APBSMENR1_USART5SMEN_Msk     (0x1UL << RCC_APBSMENR1_USART5SMEN_Pos) /*!< 0x00000100 */
6972 #define RCC_APBSMENR1_USART5SMEN         RCC_APBSMENR1_USART5SMEN_Msk
6973 #define RCC_APBSMENR1_USART6SMEN_Pos     (9U)
6974 #define RCC_APBSMENR1_USART6SMEN_Msk     (0x1UL << RCC_APBSMENR1_USART6SMEN_Pos) /*!< 0x00000200 */
6975 #define RCC_APBSMENR1_USART6SMEN         RCC_APBSMENR1_USART6SMEN_Msk
6976 #define RCC_APBSMENR1_RTCAPBSMEN_Pos     (10U)
6977 #define RCC_APBSMENR1_RTCAPBSMEN_Msk     (0x1UL << RCC_APBSMENR1_RTCAPBSMEN_Pos) /*!< 0x00000400 */
6978 #define RCC_APBSMENR1_RTCAPBSMEN         RCC_APBSMENR1_RTCAPBSMEN_Msk
6979 #define RCC_APBSMENR1_WWDGSMEN_Pos       (11U)
6980 #define RCC_APBSMENR1_WWDGSMEN_Msk       (0x1UL << RCC_APBSMENR1_WWDGSMEN_Pos)   /*!< 0x00000800 */
6981 #define RCC_APBSMENR1_WWDGSMEN           RCC_APBSMENR1_WWDGSMEN_Msk
6982 #define RCC_APBSMENR1_FDCANSMEN_Pos      (12U)
6983 #define RCC_APBSMENR1_FDCANSMEN_Msk      (0x1UL << RCC_APBSMENR1_FDCANSMEN_Pos)  /*!< 0x00001000 */
6984 #define RCC_APBSMENR1_FDCANSMEN          RCC_APBSMENR1_FDCANSMEN_Msk
6985 #define RCC_APBSMENR1_USBSMEN_Pos        (13U)
6986 #define RCC_APBSMENR1_USBSMEN_Msk        (0x1UL << RCC_APBSMENR1_USBSMEN_Pos)    /*!< 0x00002000 */
6987 #define RCC_APBSMENR1_USBSMEN            RCC_APBSMENR1_USBSMEN_Msk
6988 #define RCC_APBSMENR1_SPI2SMEN_Pos       (14U)
6989 #define RCC_APBSMENR1_SPI2SMEN_Msk       (0x1UL << RCC_APBSMENR1_SPI2SMEN_Pos)   /*!< 0x00004000 */
6990 #define RCC_APBSMENR1_SPI2SMEN           RCC_APBSMENR1_SPI2SMEN_Msk
6991 #define RCC_APBSMENR1_SPI3SMEN_Pos       (15U)
6992 #define RCC_APBSMENR1_SPI3SMEN_Msk       (0x1UL << RCC_APBSMENR1_SPI3SMEN_Pos)   /*!< 0x00008000 */
6993 #define RCC_APBSMENR1_SPI3SMEN           RCC_APBSMENR1_SPI3SMEN_Msk
6994 #define RCC_APBSMENR1_CRSSMEN_Pos        (16U)
6995 #define RCC_APBSMENR1_CRSSMEN_Msk        (0x1UL << RCC_APBSMENR1_CRSSMEN_Pos)   /*!< 0x00010000 */
6996 #define RCC_APBSMENR1_CRSSMEN            RCC_APBSMENR1_CRSSMEN_Msk
6997 #define RCC_APBSMENR1_USART2SMEN_Pos     (17U)
6998 #define RCC_APBSMENR1_USART2SMEN_Msk     (0x1UL << RCC_APBSMENR1_USART2SMEN_Pos) /*!< 0x00020000 */
6999 #define RCC_APBSMENR1_USART2SMEN         RCC_APBSMENR1_USART2SMEN_Msk
7000 #define RCC_APBSMENR1_USART3SMEN_Pos     (18U)
7001 #define RCC_APBSMENR1_USART3SMEN_Msk     (0x1UL << RCC_APBSMENR1_USART3SMEN_Pos) /*!< 0x00040000 */
7002 #define RCC_APBSMENR1_USART3SMEN         RCC_APBSMENR1_USART3SMEN_Msk
7003 #define RCC_APBSMENR1_USART4SMEN_Pos     (19U)
7004 #define RCC_APBSMENR1_USART4SMEN_Msk     (0x1UL << RCC_APBSMENR1_USART4SMEN_Pos) /*!< 0x00080000 */
7005 #define RCC_APBSMENR1_USART4SMEN         RCC_APBSMENR1_USART4SMEN_Msk
7006 #define RCC_APBSMENR1_LPUART1SMEN_Pos    (20U)
7007 #define RCC_APBSMENR1_LPUART1SMEN_Msk    (0x1UL << RCC_APBSMENR1_LPUART1SMEN_Pos) /*!< 0x00100000 */
7008 #define RCC_APBSMENR1_LPUART1SMEN        RCC_APBSMENR1_LPUART1SMEN_Msk
7009 #define RCC_APBSMENR1_I2C1SMEN_Pos       (21U)
7010 #define RCC_APBSMENR1_I2C1SMEN_Msk       (0x1UL << RCC_APBSMENR1_I2C1SMEN_Pos)   /*!< 0x00200000 */
7011 #define RCC_APBSMENR1_I2C1SMEN           RCC_APBSMENR1_I2C1SMEN_Msk
7012 #define RCC_APBSMENR1_I2C2SMEN_Pos       (22U)
7013 #define RCC_APBSMENR1_I2C2SMEN_Msk       (0x1UL << RCC_APBSMENR1_I2C2SMEN_Pos)   /*!< 0x00400000 */
7014 #define RCC_APBSMENR1_I2C2SMEN           RCC_APBSMENR1_I2C2SMEN_Msk
7015 #define RCC_APBSMENR1_I2C3SMEN_Pos       (23U)
7016 #define RCC_APBSMENR1_I2C3SMEN_Msk       (0x1UL << RCC_APBSMENR1_I2C3SMEN_Pos)   /*!< 0x00800000 */
7017 #define RCC_APBSMENR1_I2C3SMEN           RCC_APBSMENR1_I2C3SMEN_Msk
7018 #define RCC_APBSMENR1_CECSMEN_Pos        (24U)
7019 #define RCC_APBSMENR1_CECSMEN_Msk        (0x1UL << RCC_APBSMENR1_CECSMEN_Pos)    /*!< 0x01000000 */
7020 #define RCC_APBSMENR1_CECSMEN            RCC_APBSMENR1_CECSMEN_Msk
7021 #define RCC_APBSMENR1_UCPD1SMEN_Pos      (25U)
7022 #define RCC_APBSMENR1_UCPD1SMEN_Msk      (0x1UL << RCC_APBSMENR1_UCPD1SMEN_Pos)  /*!< 0x02000000 */
7023 #define RCC_APBSMENR1_UCPD1SMEN          RCC_APBSMENR1_UCPD1SMEN_Msk
7024 #define RCC_APBSMENR1_UCPD2SMEN_Pos      (26U)
7025 #define RCC_APBSMENR1_UCPD2SMEN_Msk      (0x1UL << RCC_APBSMENR1_UCPD2SMEN_Pos)  /*!< 0x04000000 */
7026 #define RCC_APBSMENR1_UCPD2SMEN          RCC_APBSMENR1_UCPD2SMEN_Msk
7027 #define RCC_APBSMENR1_DBGSMEN_Pos        (27U)
7028 #define RCC_APBSMENR1_DBGSMEN_Msk        (0x1UL << RCC_APBSMENR1_DBGSMEN_Pos)    /*!< 0x08000000 */
7029 #define RCC_APBSMENR1_DBGSMEN            RCC_APBSMENR1_DBGSMEN_Msk
7030 #define RCC_APBSMENR1_PWRSMEN_Pos        (28U)
7031 #define RCC_APBSMENR1_PWRSMEN_Msk        (0x1UL << RCC_APBSMENR1_PWRSMEN_Pos)    /*!< 0x10000000 */
7032 #define RCC_APBSMENR1_PWRSMEN            RCC_APBSMENR1_PWRSMEN_Msk
7033 #define RCC_APBSMENR1_DAC1SMEN_Pos       (29U)
7034 #define RCC_APBSMENR1_DAC1SMEN_Msk       (0x1UL << RCC_APBSMENR1_DAC1SMEN_Pos)   /*!< 0x20000000 */
7035 #define RCC_APBSMENR1_DAC1SMEN           RCC_APBSMENR1_DAC1SMEN_Msk
7036 #define RCC_APBSMENR1_LPTIM2SMEN_Pos     (30U)
7037 #define RCC_APBSMENR1_LPTIM2SMEN_Msk     (0x1UL << RCC_APBSMENR1_LPTIM2SMEN_Pos) /*!< 0x40000000 */
7038 #define RCC_APBSMENR1_LPTIM2SMEN         RCC_APBSMENR1_LPTIM2SMEN_Msk
7039 #define RCC_APBSMENR1_LPTIM1SMEN_Pos     (31U)
7040 #define RCC_APBSMENR1_LPTIM1SMEN_Msk     (0x1UL << RCC_APBSMENR1_LPTIM1SMEN_Pos) /*!< 0x80000000 */
7041 #define RCC_APBSMENR1_LPTIM1SMEN         RCC_APBSMENR1_LPTIM1SMEN_Msk
7042 
7043 /********************  Bit definition for RCC_APBSMENR2 register  *************/
7044 #define RCC_APBSMENR2_SYSCFGSMEN_Pos     (0U)
7045 #define RCC_APBSMENR2_SYSCFGSMEN_Msk     (0x1UL << RCC_APBSMENR2_SYSCFGSMEN_Pos) /*!< 0x00000001 */
7046 #define RCC_APBSMENR2_SYSCFGSMEN         RCC_APBSMENR2_SYSCFGSMEN_Msk
7047 #define RCC_APBSMENR2_TIM1SMEN_Pos       (11U)
7048 #define RCC_APBSMENR2_TIM1SMEN_Msk       (0x1UL << RCC_APBSMENR2_TIM1SMEN_Pos)  /*!< 0x00000800 */
7049 #define RCC_APBSMENR2_TIM1SMEN           RCC_APBSMENR2_TIM1SMEN_Msk
7050 #define RCC_APBSMENR2_SPI1SMEN_Pos       (12U)
7051 #define RCC_APBSMENR2_SPI1SMEN_Msk       (0x1UL << RCC_APBSMENR2_SPI1SMEN_Pos)  /*!< 0x00001000 */
7052 #define RCC_APBSMENR2_SPI1SMEN           RCC_APBSMENR2_SPI1SMEN_Msk
7053 #define RCC_APBSMENR2_USART1SMEN_Pos     (14U)
7054 #define RCC_APBSMENR2_USART1SMEN_Msk     (0x1UL << RCC_APBSMENR2_USART1SMEN_Pos) /*!< 0x00004000 */
7055 #define RCC_APBSMENR2_USART1SMEN         RCC_APBSMENR2_USART1SMEN_Msk
7056 #define RCC_APBSMENR2_TIM14SMEN_Pos      (15U)
7057 #define RCC_APBSMENR2_TIM14SMEN_Msk      (0x1UL << RCC_APBSMENR2_TIM14SMEN_Pos) /*!< 0x00008000 */
7058 #define RCC_APBSMENR2_TIM14SMEN          RCC_APBSMENR2_TIM14SMEN_Msk
7059 #define RCC_APBSMENR2_TIM15SMEN_Pos      (16U)
7060 #define RCC_APBSMENR2_TIM15SMEN_Msk      (0x1UL << RCC_APBSMENR2_TIM15SMEN_Pos) /*!< 0x00010000 */
7061 #define RCC_APBSMENR2_TIM15SMEN          RCC_APBSMENR2_TIM15SMEN_Msk
7062 #define RCC_APBSMENR2_TIM16SMEN_Pos      (17U)
7063 #define RCC_APBSMENR2_TIM16SMEN_Msk      (0x1UL << RCC_APBSMENR2_TIM16SMEN_Pos) /*!< 0x00020000 */
7064 #define RCC_APBSMENR2_TIM16SMEN          RCC_APBSMENR2_TIM16SMEN_Msk
7065 #define RCC_APBSMENR2_TIM17SMEN_Pos      (18U)
7066 #define RCC_APBSMENR2_TIM17SMEN_Msk      (0x1UL << RCC_APBSMENR2_TIM17SMEN_Pos) /*!< 0x00040000 */
7067 #define RCC_APBSMENR2_TIM17SMEN          RCC_APBSMENR2_TIM17SMEN_Msk
7068 #define RCC_APBSMENR2_ADCSMEN_Pos        (20U)
7069 #define RCC_APBSMENR2_ADCSMEN_Msk        (0x1UL << RCC_APBSMENR2_ADCSMEN_Pos)   /*!< 0x00100000 */
7070 #define RCC_APBSMENR2_ADCSMEN            RCC_APBSMENR2_ADCSMEN_Msk
7071 
7072 /********************  Bit definition for RCC_CCIPR register  ******************/
7073 #define RCC_CCIPR_USART1SEL_Pos          (0U)
7074 #define RCC_CCIPR_USART1SEL_Msk          (0x3UL << RCC_CCIPR_USART1SEL_Pos)     /*!< 0x00000003 */
7075 #define RCC_CCIPR_USART1SEL              RCC_CCIPR_USART1SEL_Msk
7076 #define RCC_CCIPR_USART1SEL_0            (0x1UL << RCC_CCIPR_USART1SEL_Pos)     /*!< 0x00000001 */
7077 #define RCC_CCIPR_USART1SEL_1            (0x2UL << RCC_CCIPR_USART1SEL_Pos)     /*!< 0x00000002 */
7078 
7079 #define RCC_CCIPR_USART2SEL_Pos          (2U)
7080 #define RCC_CCIPR_USART2SEL_Msk          (0x3UL << RCC_CCIPR_USART2SEL_Pos)     /*!< 0x0000000C */
7081 #define RCC_CCIPR_USART2SEL              RCC_CCIPR_USART2SEL_Msk
7082 #define RCC_CCIPR_USART2SEL_0            (0x1UL << RCC_CCIPR_USART2SEL_Pos)     /*!< 0x00000004 */
7083 #define RCC_CCIPR_USART2SEL_1            (0x2UL << RCC_CCIPR_USART2SEL_Pos)     /*!< 0x00000008 */
7084 
7085 #define RCC_CCIPR_USART3SEL_Pos          (4U)
7086 #define RCC_CCIPR_USART3SEL_Msk          (0x3UL << RCC_CCIPR_USART3SEL_Pos)     /*!< 0x00000030 */
7087 #define RCC_CCIPR_USART3SEL              RCC_CCIPR_USART3SEL_Msk
7088 #define RCC_CCIPR_USART3SEL_0            (0x1UL << RCC_CCIPR_USART3SEL_Pos)     /*!< 0x00000010 */
7089 #define RCC_CCIPR_USART3SEL_1            (0x2UL << RCC_CCIPR_USART3SEL_Pos)     /*!< 0x00000020 */
7090 #define RCC_CCIPR_CECSEL_Pos             (6U)
7091 #define RCC_CCIPR_CECSEL_Msk             (0x1UL << RCC_CCIPR_CECSEL_Pos)        /*!< 0x00000040 */
7092 #define RCC_CCIPR_CECSEL                 RCC_CCIPR_CECSEL_Msk
7093 
7094 #define RCC_CCIPR_LPUART2SEL_Pos         (8U)
7095 #define RCC_CCIPR_LPUART2SEL_Msk         (0x3UL << RCC_CCIPR_LPUART2SEL_Pos)    /*!< 0x00000300 */
7096 #define RCC_CCIPR_LPUART2SEL             RCC_CCIPR_LPUART2SEL_Msk
7097 #define RCC_CCIPR_LPUART2SEL_0           (0x1UL << RCC_CCIPR_LPUART2SEL_Pos)    /*!< 0x00000100 */
7098 #define RCC_CCIPR_LPUART2SEL_1           (0x2UL << RCC_CCIPR_LPUART2SEL_Pos)    /*!< 0x00000200 */
7099 #define RCC_CCIPR_LPUART1SEL_Pos         (10U)
7100 #define RCC_CCIPR_LPUART1SEL_Msk         (0x3UL << RCC_CCIPR_LPUART1SEL_Pos)    /*!< 0x00000C00 */
7101 #define RCC_CCIPR_LPUART1SEL             RCC_CCIPR_LPUART1SEL_Msk
7102 #define RCC_CCIPR_LPUART1SEL_0           (0x1UL << RCC_CCIPR_LPUART1SEL_Pos)    /*!< 0x00000400 */
7103 #define RCC_CCIPR_LPUART1SEL_1           (0x2UL << RCC_CCIPR_LPUART1SEL_Pos)    /*!< 0x00000800 */
7104 
7105 #define RCC_CCIPR_I2C1SEL_Pos            (12U)
7106 #define RCC_CCIPR_I2C1SEL_Msk            (0x3UL << RCC_CCIPR_I2C1SEL_Pos)       /*!< 0x00003000 */
7107 #define RCC_CCIPR_I2C1SEL                RCC_CCIPR_I2C1SEL_Msk
7108 #define RCC_CCIPR_I2C1SEL_0              (0x1UL << RCC_CCIPR_I2C1SEL_Pos)       /*!< 0x00001000 */
7109 #define RCC_CCIPR_I2C1SEL_1              (0x2UL << RCC_CCIPR_I2C1SEL_Pos)       /*!< 0x00002000 */
7110 
7111 #define RCC_CCIPR_I2C2SEL_Pos           (14U)
7112 #define RCC_CCIPR_I2C2SEL_Msk           (0x3UL << RCC_CCIPR_I2C2SEL_Pos)        /*!< 0x0000C000 */
7113 #define RCC_CCIPR_I2C2SEL               RCC_CCIPR_I2C2SEL_Msk
7114 #define RCC_CCIPR_I2C2SEL_0             (0x1UL << RCC_CCIPR_I2C2SEL_Pos)        /*!< 0x00004000 */
7115 #define RCC_CCIPR_I2C2SEL_1             (0x2UL << RCC_CCIPR_I2C2SEL_Pos)        /*!< 0x00008000 */
7116 
7117 #define RCC_CCIPR_LPTIM1SEL_Pos          (18U)
7118 #define RCC_CCIPR_LPTIM1SEL_Msk          (0x3UL << RCC_CCIPR_LPTIM1SEL_Pos)     /*!< 0x000C0000 */
7119 #define RCC_CCIPR_LPTIM1SEL              RCC_CCIPR_LPTIM1SEL_Msk
7120 #define RCC_CCIPR_LPTIM1SEL_0            (0x1UL << RCC_CCIPR_LPTIM1SEL_Pos)     /*!< 0x00040000 */
7121 #define RCC_CCIPR_LPTIM1SEL_1            (0x2UL << RCC_CCIPR_LPTIM1SEL_Pos)     /*!< 0x00080000 */
7122 
7123 #define RCC_CCIPR_LPTIM2SEL_Pos          (20U)
7124 #define RCC_CCIPR_LPTIM2SEL_Msk          (0x3UL << RCC_CCIPR_LPTIM2SEL_Pos)     /*!< 0x00300000 */
7125 #define RCC_CCIPR_LPTIM2SEL              RCC_CCIPR_LPTIM2SEL_Msk
7126 #define RCC_CCIPR_LPTIM2SEL_0            (0x1UL << RCC_CCIPR_LPTIM2SEL_Pos)     /*!< 0x00100000 */
7127 #define RCC_CCIPR_LPTIM2SEL_1            (0x2UL << RCC_CCIPR_LPTIM2SEL_Pos)     /*!< 0x00200000 */
7128 
7129 #define RCC_CCIPR_TIM1SEL_Pos            (22U)
7130 #define RCC_CCIPR_TIM1SEL_Msk            (0x1UL << RCC_CCIPR_TIM1SEL_Pos)       /*!< 0x00400000 */
7131 #define RCC_CCIPR_TIM1SEL                RCC_CCIPR_TIM1SEL_Msk
7132 
7133 #define RCC_CCIPR_TIM15SEL_Pos           (24U)
7134 #define RCC_CCIPR_TIM15SEL_Msk           (0x1UL << RCC_CCIPR_TIM15SEL_Pos)      /*!< 0x01000000 */
7135 #define RCC_CCIPR_TIM15SEL               RCC_CCIPR_TIM15SEL_Msk
7136 
7137 #define RCC_CCIPR_RNGSEL_Pos             (26U)
7138 #define RCC_CCIPR_RNGSEL_Msk             (0x3UL << RCC_CCIPR_RNGSEL_Pos)        /*!< 0x0C000000 */
7139 #define RCC_CCIPR_RNGSEL                 RCC_CCIPR_RNGSEL_Msk
7140 #define RCC_CCIPR_RNGSEL_0               (0x1UL << RCC_CCIPR_RNGSEL_Pos)        /*!< 0x04000000 */
7141 #define RCC_CCIPR_RNGSEL_1               (0x2UL << RCC_CCIPR_RNGSEL_Pos)        /*!< 0x08000000 */
7142 
7143 #define RCC_CCIPR_RNGDIV_Pos             (28U)
7144 #define RCC_CCIPR_RNGDIV_Msk             (0x3UL << RCC_CCIPR_RNGDIV_Pos)        /*!< 0x30000000 */
7145 #define RCC_CCIPR_RNGDIV                 RCC_CCIPR_RNGDIV_Msk
7146 #define RCC_CCIPR_RNGDIV_0               (0x1UL << RCC_CCIPR_RNGDIV_Pos)        /*!< 0x10000000 */
7147 #define RCC_CCIPR_RNGDIV_1               (0x2UL << RCC_CCIPR_RNGDIV_Pos)        /*!< 0x20000000 */
7148 
7149 #define RCC_CCIPR_ADCSEL_Pos             (30U)
7150 #define RCC_CCIPR_ADCSEL_Msk             (0x3UL << RCC_CCIPR_ADCSEL_Pos)        /*!< 0xC0000000 */
7151 #define RCC_CCIPR_ADCSEL                 RCC_CCIPR_ADCSEL_Msk
7152 #define RCC_CCIPR_ADCSEL_0               (0x1UL << RCC_CCIPR_ADCSEL_Pos)        /*!< 0x40000000 */
7153 #define RCC_CCIPR_ADCSEL_1               (0x2UL << RCC_CCIPR_ADCSEL_Pos)        /*!< 0x80000000 */
7154 
7155 /********************  Bit definition for RCC_CCIPR2 register  ****************/
7156 #define RCC_CCIPR2_I2S1SEL_Pos            (0U)
7157 #define RCC_CCIPR2_I2S1SEL_Msk            (0x3UL << RCC_CCIPR2_I2S1SEL_Pos)     /*!< 0x00000003 */
7158 #define RCC_CCIPR2_I2S1SEL                RCC_CCIPR2_I2S1SEL_Msk
7159 #define RCC_CCIPR2_I2S1SEL_0              (0x1UL << RCC_CCIPR2_I2S1SEL_Pos)     /*!< 0x00000001 */
7160 #define RCC_CCIPR2_I2S1SEL_1              (0x2UL << RCC_CCIPR2_I2S1SEL_Pos)     /*!< 0x00000002 */
7161 #define RCC_CCIPR2_I2S2SEL_Pos            (2U)
7162 #define RCC_CCIPR2_I2S2SEL_Msk            (0x3UL << RCC_CCIPR2_I2S2SEL_Pos)     /*!< 0x0000000C */
7163 #define RCC_CCIPR2_I2S2SEL                RCC_CCIPR2_I2S2SEL_Msk
7164 #define RCC_CCIPR2_I2S2SEL_0              (0x1UL << RCC_CCIPR2_I2S2SEL_Pos)     /*!< 0x00000004 */
7165 #define RCC_CCIPR2_I2S2SEL_1              (0x2UL << RCC_CCIPR2_I2S2SEL_Pos)     /*!< 0x00000008 */
7166 #define RCC_CCIPR2_FDCANSEL_Pos           (8U)
7167 #define RCC_CCIPR2_FDCANSEL_Msk           (0x3UL << RCC_CCIPR2_FDCANSEL_Pos)    /*!< 0x00000300 */
7168 #define RCC_CCIPR2_FDCANSEL               RCC_CCIPR2_FDCANSEL_Msk
7169 #define RCC_CCIPR2_FDCANSEL_0             (0x1UL << RCC_CCIPR2_FDCANSEL_Pos)    /*!< 0x00000100 */
7170 #define RCC_CCIPR2_FDCANSEL_1             (0x2UL << RCC_CCIPR2_FDCANSEL_Pos)    /*!< 0x00000200 */
7171 #define RCC_CCIPR2_USBSEL_Pos             (12U)
7172 #define RCC_CCIPR2_USBSEL_Msk             (0x3UL << RCC_CCIPR2_USBSEL_Pos)     /*!< 0x00003000 */
7173 #define RCC_CCIPR2_USBSEL                 RCC_CCIPR2_USBSEL_Msk
7174 #define RCC_CCIPR2_USBSEL_0               (0x1UL << RCC_CCIPR2_USBSEL_Pos)      /*!< 0x00001000 */
7175 #define RCC_CCIPR2_USBSEL_1               (0x2UL << RCC_CCIPR2_USBSEL_Pos)      /*!< 0x00002000 */
7176 /********************  Bit definition for RCC_BDCR register  ******************/
7177 #define RCC_BDCR_LSEON_Pos               (0U)
7178 #define RCC_BDCR_LSEON_Msk               (0x1UL << RCC_BDCR_LSEON_Pos)          /*!< 0x00000001 */
7179 #define RCC_BDCR_LSEON                   RCC_BDCR_LSEON_Msk
7180 #define RCC_BDCR_LSERDY_Pos              (1U)
7181 #define RCC_BDCR_LSERDY_Msk              (0x1UL << RCC_BDCR_LSERDY_Pos)         /*!< 0x00000002 */
7182 #define RCC_BDCR_LSERDY                  RCC_BDCR_LSERDY_Msk
7183 #define RCC_BDCR_LSEBYP_Pos              (2U)
7184 #define RCC_BDCR_LSEBYP_Msk              (0x1UL << RCC_BDCR_LSEBYP_Pos)         /*!< 0x00000004 */
7185 #define RCC_BDCR_LSEBYP                  RCC_BDCR_LSEBYP_Msk
7186 
7187 #define RCC_BDCR_LSEDRV_Pos              (3U)
7188 #define RCC_BDCR_LSEDRV_Msk              (0x3UL << RCC_BDCR_LSEDRV_Pos)         /*!< 0x00000018 */
7189 #define RCC_BDCR_LSEDRV                  RCC_BDCR_LSEDRV_Msk
7190 #define RCC_BDCR_LSEDRV_0                (0x1UL << RCC_BDCR_LSEDRV_Pos)         /*!< 0x00000008 */
7191 #define RCC_BDCR_LSEDRV_1                (0x2UL << RCC_BDCR_LSEDRV_Pos)         /*!< 0x00000010 */
7192 
7193 #define RCC_BDCR_LSECSSON_Pos            (5U)
7194 #define RCC_BDCR_LSECSSON_Msk            (0x1UL << RCC_BDCR_LSECSSON_Pos)       /*!< 0x00000020 */
7195 #define RCC_BDCR_LSECSSON                RCC_BDCR_LSECSSON_Msk
7196 #define RCC_BDCR_LSECSSD_Pos             (6U)
7197 #define RCC_BDCR_LSECSSD_Msk             (0x1UL << RCC_BDCR_LSECSSD_Pos)        /*!< 0x00000040 */
7198 #define RCC_BDCR_LSECSSD                 RCC_BDCR_LSECSSD_Msk
7199 
7200 #define RCC_BDCR_RTCSEL_Pos              (8U)
7201 #define RCC_BDCR_RTCSEL_Msk              (0x3UL << RCC_BDCR_RTCSEL_Pos)         /*!< 0x00000300 */
7202 #define RCC_BDCR_RTCSEL                  RCC_BDCR_RTCSEL_Msk
7203 #define RCC_BDCR_RTCSEL_0                (0x1UL << RCC_BDCR_RTCSEL_Pos)         /*!< 0x00000100 */
7204 #define RCC_BDCR_RTCSEL_1                (0x2UL << RCC_BDCR_RTCSEL_Pos)         /*!< 0x00000200 */
7205 
7206 #define RCC_BDCR_RTCEN_Pos               (15U)
7207 #define RCC_BDCR_RTCEN_Msk               (0x1UL << RCC_BDCR_RTCEN_Pos)          /*!< 0x00008000 */
7208 #define RCC_BDCR_RTCEN                   RCC_BDCR_RTCEN_Msk
7209 #define RCC_BDCR_BDRST_Pos               (16U)
7210 #define RCC_BDCR_BDRST_Msk               (0x1UL << RCC_BDCR_BDRST_Pos)          /*!< 0x00010000 */
7211 #define RCC_BDCR_BDRST                   RCC_BDCR_BDRST_Msk
7212 
7213 #define RCC_BDCR_LSCOEN_Pos              (24U)
7214 #define RCC_BDCR_LSCOEN_Msk              (0x1UL << RCC_BDCR_LSCOEN_Pos)         /*!< 0x01000000 */
7215 #define RCC_BDCR_LSCOEN                  RCC_BDCR_LSCOEN_Msk
7216 #define RCC_BDCR_LSCOSEL_Pos             (25U)
7217 #define RCC_BDCR_LSCOSEL_Msk             (0x1UL << RCC_BDCR_LSCOSEL_Pos)        /*!< 0x02000000 */
7218 #define RCC_BDCR_LSCOSEL                 RCC_BDCR_LSCOSEL_Msk
7219 
7220 /********************  Bit definition for RCC_CSR register  *******************/
7221 #define RCC_CSR_LSION_Pos                (0U)
7222 #define RCC_CSR_LSION_Msk                (0x1UL << RCC_CSR_LSION_Pos)           /*!< 0x00000001 */
7223 #define RCC_CSR_LSION                    RCC_CSR_LSION_Msk
7224 #define RCC_CSR_LSIRDY_Pos               (1U)
7225 #define RCC_CSR_LSIRDY_Msk               (0x1UL << RCC_CSR_LSIRDY_Pos)          /*!< 0x00000002 */
7226 #define RCC_CSR_LSIRDY                   RCC_CSR_LSIRDY_Msk
7227 
7228 #define RCC_CSR_RMVF_Pos                 (23U)
7229 #define RCC_CSR_RMVF_Msk                 (0x1UL << RCC_CSR_RMVF_Pos)            /*!< 0x00800000 */
7230 #define RCC_CSR_RMVF                     RCC_CSR_RMVF_Msk
7231 #define RCC_CSR_OBLRSTF_Pos              (25U)
7232 #define RCC_CSR_OBLRSTF_Msk              (0x1UL << RCC_CSR_OBLRSTF_Pos)         /*!< 0x02000000 */
7233 #define RCC_CSR_OBLRSTF                  RCC_CSR_OBLRSTF_Msk
7234 #define RCC_CSR_PINRSTF_Pos              (26U)
7235 #define RCC_CSR_PINRSTF_Msk              (0x1UL << RCC_CSR_PINRSTF_Pos)         /*!< 0x04000000 */
7236 #define RCC_CSR_PINRSTF                  RCC_CSR_PINRSTF_Msk
7237 #define RCC_CSR_PWRRSTF_Pos              (27U)
7238 #define RCC_CSR_PWRRSTF_Msk              (0x1UL << RCC_CSR_PWRRSTF_Pos)         /*!< 0x08000000 */
7239 #define RCC_CSR_PWRRSTF                  RCC_CSR_PWRRSTF_Msk
7240 #define RCC_CSR_SFTRSTF_Pos              (28U)
7241 #define RCC_CSR_SFTRSTF_Msk              (0x1UL << RCC_CSR_SFTRSTF_Pos)         /*!< 0x10000000 */
7242 #define RCC_CSR_SFTRSTF                  RCC_CSR_SFTRSTF_Msk
7243 #define RCC_CSR_IWDGRSTF_Pos             (29U)
7244 #define RCC_CSR_IWDGRSTF_Msk             (0x1UL << RCC_CSR_IWDGRSTF_Pos)        /*!< 0x20000000 */
7245 #define RCC_CSR_IWDGRSTF                 RCC_CSR_IWDGRSTF_Msk
7246 #define RCC_CSR_WWDGRSTF_Pos             (30U)
7247 #define RCC_CSR_WWDGRSTF_Msk             (0x1UL << RCC_CSR_WWDGRSTF_Pos)        /*!< 0x40000000 */
7248 #define RCC_CSR_WWDGRSTF                 RCC_CSR_WWDGRSTF_Msk
7249 #define RCC_CSR_LPWRRSTF_Pos             (31U)
7250 #define RCC_CSR_LPWRRSTF_Msk             (0x1UL << RCC_CSR_LPWRRSTF_Pos)        /*!< 0x80000000 */
7251 #define RCC_CSR_LPWRRSTF                 RCC_CSR_LPWRRSTF_Msk
7252 
7253 /******************************************************************************/
7254 /*                                                                            */
7255 /*                                    RNG                                     */
7256 /*                                                                            */
7257 /******************************************************************************/
7258 /********************  Bits definition for RNG_CR register  *******************/
7259 #define RNG_CR_RNGEN_Pos    (2U)
7260 #define RNG_CR_RNGEN_Msk    (0x1UL << RNG_CR_RNGEN_Pos)                         /*!< 0x00000004 */
7261 #define RNG_CR_RNGEN        RNG_CR_RNGEN_Msk
7262 #define RNG_CR_IE_Pos       (3U)
7263 #define RNG_CR_IE_Msk       (0x1UL << RNG_CR_IE_Pos)                            /*!< 0x00000008 */
7264 #define RNG_CR_IE           RNG_CR_IE_Msk
7265 #define RNG_CR_CED_Pos      (5U)
7266 #define RNG_CR_CED_Msk      (0x1UL << RNG_CR_CED_Pos)                           /*!< 0x00000020 */
7267 #define RNG_CR_CED          RNG_CR_CED_Msk
7268 
7269 /********************  Bits definition for RNG_SR register  *******************/
7270 #define RNG_SR_DRDY_Pos     (0U)
7271 #define RNG_SR_DRDY_Msk     (0x1UL << RNG_SR_DRDY_Pos)                          /*!< 0x00000001 */
7272 #define RNG_SR_DRDY         RNG_SR_DRDY_Msk
7273 #define RNG_SR_CECS_Pos     (1U)
7274 #define RNG_SR_CECS_Msk     (0x1UL << RNG_SR_CECS_Pos)                          /*!< 0x00000002 */
7275 #define RNG_SR_CECS         RNG_SR_CECS_Msk
7276 #define RNG_SR_SECS_Pos     (2U)
7277 #define RNG_SR_SECS_Msk     (0x1UL << RNG_SR_SECS_Pos)                          /*!< 0x00000004 */
7278 #define RNG_SR_SECS         RNG_SR_SECS_Msk
7279 #define RNG_SR_CEIS_Pos     (5U)
7280 #define RNG_SR_CEIS_Msk     (0x1UL << RNG_SR_CEIS_Pos)                          /*!< 0x00000020 */
7281 #define RNG_SR_CEIS         RNG_SR_CEIS_Msk
7282 #define RNG_SR_SEIS_Pos     (6U)
7283 #define RNG_SR_SEIS_Msk     (0x1UL << RNG_SR_SEIS_Pos)                          /*!< 0x00000040 */
7284 #define RNG_SR_SEIS         RNG_SR_SEIS_Msk
7285 
7286 /******************************************************************************/
7287 /*                                                                            */
7288 /*                           Real-Time Clock (RTC)                            */
7289 /*                                                                            */
7290 /******************************************************************************/
7291 /*
7292 * @brief Specific device feature definitions
7293 */
7294 #define RTC_WAKEUP_SUPPORT
7295 #define RTC_BACKUP_SUPPORT
7296 #define RTC_TAMPER3_SUPPORT          /*!< TAMPER3 only available on some devices */
7297 
7298 /********************  Bits definition for RTC_TR register  *******************/
7299 #define RTC_TR_PM_Pos                (22U)
7300 #define RTC_TR_PM_Msk                (0x1UL << RTC_TR_PM_Pos)                   /*!< 0x00400000 */
7301 #define RTC_TR_PM                    RTC_TR_PM_Msk
7302 #define RTC_TR_HT_Pos                (20U)
7303 #define RTC_TR_HT_Msk                (0x3UL << RTC_TR_HT_Pos)                   /*!< 0x00300000 */
7304 #define RTC_TR_HT                    RTC_TR_HT_Msk
7305 #define RTC_TR_HT_0                  (0x1UL << RTC_TR_HT_Pos)                   /*!< 0x00100000 */
7306 #define RTC_TR_HT_1                  (0x2UL << RTC_TR_HT_Pos)                   /*!< 0x00200000 */
7307 #define RTC_TR_HU_Pos                (16U)
7308 #define RTC_TR_HU_Msk                (0xFUL << RTC_TR_HU_Pos)                   /*!< 0x000F0000 */
7309 #define RTC_TR_HU                    RTC_TR_HU_Msk
7310 #define RTC_TR_HU_0                  (0x1UL << RTC_TR_HU_Pos)                   /*!< 0x00010000 */
7311 #define RTC_TR_HU_1                  (0x2UL << RTC_TR_HU_Pos)                   /*!< 0x00020000 */
7312 #define RTC_TR_HU_2                  (0x4UL << RTC_TR_HU_Pos)                   /*!< 0x00040000 */
7313 #define RTC_TR_HU_3                  (0x8UL << RTC_TR_HU_Pos)                   /*!< 0x00080000 */
7314 #define RTC_TR_MNT_Pos               (12U)
7315 #define RTC_TR_MNT_Msk               (0x7UL << RTC_TR_MNT_Pos)                  /*!< 0x00007000 */
7316 #define RTC_TR_MNT                   RTC_TR_MNT_Msk
7317 #define RTC_TR_MNT_0                 (0x1UL << RTC_TR_MNT_Pos)                  /*!< 0x00001000 */
7318 #define RTC_TR_MNT_1                 (0x2UL << RTC_TR_MNT_Pos)                  /*!< 0x00002000 */
7319 #define RTC_TR_MNT_2                 (0x4UL << RTC_TR_MNT_Pos)                  /*!< 0x00004000 */
7320 #define RTC_TR_MNU_Pos               (8U)
7321 #define RTC_TR_MNU_Msk               (0xFUL << RTC_TR_MNU_Pos)                  /*!< 0x00000F00 */
7322 #define RTC_TR_MNU                   RTC_TR_MNU_Msk
7323 #define RTC_TR_MNU_0                 (0x1UL << RTC_TR_MNU_Pos)                  /*!< 0x00000100 */
7324 #define RTC_TR_MNU_1                 (0x2UL << RTC_TR_MNU_Pos)                  /*!< 0x00000200 */
7325 #define RTC_TR_MNU_2                 (0x4UL << RTC_TR_MNU_Pos)                  /*!< 0x00000400 */
7326 #define RTC_TR_MNU_3                 (0x8UL << RTC_TR_MNU_Pos)                  /*!< 0x00000800 */
7327 #define RTC_TR_ST_Pos                (4U)
7328 #define RTC_TR_ST_Msk                (0x7UL << RTC_TR_ST_Pos)                   /*!< 0x00000070 */
7329 #define RTC_TR_ST                    RTC_TR_ST_Msk
7330 #define RTC_TR_ST_0                  (0x1UL << RTC_TR_ST_Pos)                   /*!< 0x00000010 */
7331 #define RTC_TR_ST_1                  (0x2UL << RTC_TR_ST_Pos)                   /*!< 0x00000020 */
7332 #define RTC_TR_ST_2                  (0x4UL << RTC_TR_ST_Pos)                   /*!< 0x00000040 */
7333 #define RTC_TR_SU_Pos                (0U)
7334 #define RTC_TR_SU_Msk                (0xFUL << RTC_TR_SU_Pos)                   /*!< 0x0000000F */
7335 #define RTC_TR_SU                    RTC_TR_SU_Msk
7336 #define RTC_TR_SU_0                  (0x1UL << RTC_TR_SU_Pos)                   /*!< 0x00000001 */
7337 #define RTC_TR_SU_1                  (0x2UL << RTC_TR_SU_Pos)                   /*!< 0x00000002 */
7338 #define RTC_TR_SU_2                  (0x4UL << RTC_TR_SU_Pos)                   /*!< 0x00000004 */
7339 #define RTC_TR_SU_3                  (0x8UL << RTC_TR_SU_Pos)                   /*!< 0x00000008 */
7340 
7341 /********************  Bits definition for RTC_DR register  *******************/
7342 #define RTC_DR_YT_Pos                (20U)
7343 #define RTC_DR_YT_Msk                (0xFUL << RTC_DR_YT_Pos)                   /*!< 0x00F00000 */
7344 #define RTC_DR_YT                    RTC_DR_YT_Msk
7345 #define RTC_DR_YT_0                  (0x1UL << RTC_DR_YT_Pos)                   /*!< 0x00100000 */
7346 #define RTC_DR_YT_1                  (0x2UL << RTC_DR_YT_Pos)                   /*!< 0x00200000 */
7347 #define RTC_DR_YT_2                  (0x4UL << RTC_DR_YT_Pos)                   /*!< 0x00400000 */
7348 #define RTC_DR_YT_3                  (0x8UL << RTC_DR_YT_Pos)                   /*!< 0x00800000 */
7349 #define RTC_DR_YU_Pos                (16U)
7350 #define RTC_DR_YU_Msk                (0xFUL << RTC_DR_YU_Pos)                   /*!< 0x000F0000 */
7351 #define RTC_DR_YU                    RTC_DR_YU_Msk
7352 #define RTC_DR_YU_0                  (0x1UL << RTC_DR_YU_Pos)                   /*!< 0x00010000 */
7353 #define RTC_DR_YU_1                  (0x2UL << RTC_DR_YU_Pos)                   /*!< 0x00020000 */
7354 #define RTC_DR_YU_2                  (0x4UL << RTC_DR_YU_Pos)                   /*!< 0x00040000 */
7355 #define RTC_DR_YU_3                  (0x8UL << RTC_DR_YU_Pos)                   /*!< 0x00080000 */
7356 #define RTC_DR_WDU_Pos               (13U)
7357 #define RTC_DR_WDU_Msk               (0x7UL << RTC_DR_WDU_Pos)                  /*!< 0x0000E000 */
7358 #define RTC_DR_WDU                   RTC_DR_WDU_Msk
7359 #define RTC_DR_WDU_0                 (0x1UL << RTC_DR_WDU_Pos)                  /*!< 0x00002000 */
7360 #define RTC_DR_WDU_1                 (0x2UL << RTC_DR_WDU_Pos)                  /*!< 0x00004000 */
7361 #define RTC_DR_WDU_2                 (0x4UL << RTC_DR_WDU_Pos)                  /*!< 0x00008000 */
7362 #define RTC_DR_MT_Pos                (12U)
7363 #define RTC_DR_MT_Msk                (0x1UL << RTC_DR_MT_Pos)                   /*!< 0x00001000 */
7364 #define RTC_DR_MT                    RTC_DR_MT_Msk
7365 #define RTC_DR_MU_Pos                (8U)
7366 #define RTC_DR_MU_Msk                (0xFUL << RTC_DR_MU_Pos)                   /*!< 0x00000F00 */
7367 #define RTC_DR_MU                    RTC_DR_MU_Msk
7368 #define RTC_DR_MU_0                  (0x1UL << RTC_DR_MU_Pos)                   /*!< 0x00000100 */
7369 #define RTC_DR_MU_1                  (0x2UL << RTC_DR_MU_Pos)                   /*!< 0x00000200 */
7370 #define RTC_DR_MU_2                  (0x4UL << RTC_DR_MU_Pos)                   /*!< 0x00000400 */
7371 #define RTC_DR_MU_3                  (0x8UL << RTC_DR_MU_Pos)                   /*!< 0x00000800 */
7372 #define RTC_DR_DT_Pos                (4U)
7373 #define RTC_DR_DT_Msk                (0x3UL << RTC_DR_DT_Pos)                   /*!< 0x00000030 */
7374 #define RTC_DR_DT                    RTC_DR_DT_Msk
7375 #define RTC_DR_DT_0                  (0x1UL << RTC_DR_DT_Pos)                   /*!< 0x00000010 */
7376 #define RTC_DR_DT_1                  (0x2UL << RTC_DR_DT_Pos)                   /*!< 0x00000020 */
7377 #define RTC_DR_DU_Pos                (0U)
7378 #define RTC_DR_DU_Msk                (0xFUL << RTC_DR_DU_Pos)                   /*!< 0x0000000F */
7379 #define RTC_DR_DU                    RTC_DR_DU_Msk
7380 #define RTC_DR_DU_0                  (0x1UL << RTC_DR_DU_Pos)                   /*!< 0x00000001 */
7381 #define RTC_DR_DU_1                  (0x2UL << RTC_DR_DU_Pos)                   /*!< 0x00000002 */
7382 #define RTC_DR_DU_2                  (0x4UL << RTC_DR_DU_Pos)                   /*!< 0x00000004 */
7383 #define RTC_DR_DU_3                  (0x8UL << RTC_DR_DU_Pos)                   /*!< 0x00000008 */
7384 
7385 /********************  Bits definition for RTC_SSR register  ******************/
7386 #define RTC_SSR_SS_Pos               (0U)
7387 #define RTC_SSR_SS_Msk               (0xFFFFUL << RTC_SSR_SS_Pos)               /*!< 0x0000FFFF */
7388 #define RTC_SSR_SS                   RTC_SSR_SS_Msk
7389 
7390 /********************  Bits definition for RTC_ICSR register  ******************/
7391 #define RTC_ICSR_RECALPF_Pos         (16U)
7392 #define RTC_ICSR_RECALPF_Msk         (0x1UL << RTC_ICSR_RECALPF_Pos)            /*!< 0x00010000 */
7393 #define RTC_ICSR_RECALPF             RTC_ICSR_RECALPF_Msk
7394 #define RTC_ICSR_INIT_Pos            (7U)
7395 #define RTC_ICSR_INIT_Msk            (0x1UL << RTC_ICSR_INIT_Pos)               /*!< 0x00000080 */
7396 #define RTC_ICSR_INIT                RTC_ICSR_INIT_Msk
7397 #define RTC_ICSR_INITF_Pos           (6U)
7398 #define RTC_ICSR_INITF_Msk           (0x1UL << RTC_ICSR_INITF_Pos)              /*!< 0x00000040 */
7399 #define RTC_ICSR_INITF               RTC_ICSR_INITF_Msk
7400 #define RTC_ICSR_RSF_Pos             (5U)
7401 #define RTC_ICSR_RSF_Msk             (0x1UL << RTC_ICSR_RSF_Pos)                /*!< 0x00000020 */
7402 #define RTC_ICSR_RSF                 RTC_ICSR_RSF_Msk
7403 #define RTC_ICSR_INITS_Pos           (4U)
7404 #define RTC_ICSR_INITS_Msk           (0x1UL << RTC_ICSR_INITS_Pos)              /*!< 0x00000010 */
7405 #define RTC_ICSR_INITS               RTC_ICSR_INITS_Msk
7406 #define RTC_ICSR_SHPF_Pos            (3U)
7407 #define RTC_ICSR_SHPF_Msk            (0x1UL << RTC_ICSR_SHPF_Pos)               /*!< 0x00000008 */
7408 #define RTC_ICSR_SHPF                RTC_ICSR_SHPF_Msk
7409 #define RTC_ICSR_WUTWF_Pos           (2U)
7410 #define RTC_ICSR_WUTWF_Msk           (0x1UL << RTC_ICSR_WUTWF_Pos)              /*!< 0x00000004 */
7411 #define RTC_ICSR_WUTWF               RTC_ICSR_WUTWF_Msk                         /*!< Wakeup timer write flag > */
7412 #define RTC_ICSR_ALRBWF_Pos          (1U)
7413 #define RTC_ICSR_ALRBWF_Msk          (0x1UL << RTC_ICSR_ALRBWF_Pos)             /*!< 0x00000002 */
7414 #define RTC_ICSR_ALRBWF              RTC_ICSR_ALRBWF_Msk
7415 #define RTC_ICSR_ALRAWF_Pos          (0U)
7416 #define RTC_ICSR_ALRAWF_Msk          (0x1UL << RTC_ICSR_ALRAWF_Pos)             /*!< 0x00000001 */
7417 #define RTC_ICSR_ALRAWF              RTC_ICSR_ALRAWF_Msk
7418 
7419 /********************  Bits definition for RTC_PRER register  *****************/
7420 #define RTC_PRER_PREDIV_A_Pos        (16U)
7421 #define RTC_PRER_PREDIV_A_Msk        (0x7FUL << RTC_PRER_PREDIV_A_Pos)          /*!< 0x007F0000 */
7422 #define RTC_PRER_PREDIV_A            RTC_PRER_PREDIV_A_Msk
7423 #define RTC_PRER_PREDIV_S_Pos        (0U)
7424 #define RTC_PRER_PREDIV_S_Msk        (0x7FFFUL << RTC_PRER_PREDIV_S_Pos)        /*!< 0x00007FFF */
7425 #define RTC_PRER_PREDIV_S            RTC_PRER_PREDIV_S_Msk
7426 
7427 /********************  Bits definition for RTC_WUTR register  *****************/
7428 #define RTC_WUTR_WUT_Pos             (0U)
7429 #define RTC_WUTR_WUT_Msk             (0xFFFFUL << RTC_WUTR_WUT_Pos)            /*!< 0x0000FFFF */
7430 #define RTC_WUTR_WUT                 RTC_WUTR_WUT_Msk                          /*!< Wakeup auto-reload value bits > */
7431 
7432 /********************  Bits definition for RTC_CR register  *******************/
7433 #define RTC_CR_OUT2EN_Pos            (31U)
7434 #define RTC_CR_OUT2EN_Msk            (0x1UL << RTC_CR_OUT2EN_Pos)              /*!< 0x80000000 */
7435 #define RTC_CR_OUT2EN                RTC_CR_OUT2EN_Msk                         /*!< RTC_OUT2 output enable */
7436 #define RTC_CR_TAMPALRM_TYPE_Pos     (30U)
7437 #define RTC_CR_TAMPALRM_TYPE_Msk     (0x1UL << RTC_CR_TAMPALRM_TYPE_Pos)       /*!< 0x40000000 */
7438 #define RTC_CR_TAMPALRM_TYPE         RTC_CR_TAMPALRM_TYPE_Msk                  /*!< TAMPALARM output type  */
7439 #define RTC_CR_TAMPALRM_PU_Pos       (29U)
7440 #define RTC_CR_TAMPALRM_PU_Msk       (0x1UL << RTC_CR_TAMPALRM_PU_Pos)         /*!< 0x20000000 */
7441 #define RTC_CR_TAMPALRM_PU           RTC_CR_TAMPALRM_PU_Msk                    /*!< TAMPALARM output pull-up config */
7442 #define RTC_CR_TAMPOE_Pos            (26U)
7443 #define RTC_CR_TAMPOE_Msk            (0x1UL << RTC_CR_TAMPOE_Pos)              /*!< 0x04000000 */
7444 #define RTC_CR_TAMPOE                RTC_CR_TAMPOE_Msk                         /*!< Tamper detection output enable on TAMPALARM  */
7445 #define RTC_CR_TAMPTS_Pos            (25U)
7446 #define RTC_CR_TAMPTS_Msk            (0x1UL << RTC_CR_TAMPTS_Pos)              /*!< 0x02000000 */
7447 #define RTC_CR_TAMPTS                RTC_CR_TAMPTS_Msk                         /*!< Activate timestamp on tamper detection event  */
7448 #define RTC_CR_ITSE_Pos              (24U)
7449 #define RTC_CR_ITSE_Msk              (0x1UL << RTC_CR_ITSE_Pos)                /*!< 0x01000000 */
7450 #define RTC_CR_ITSE                  RTC_CR_ITSE_Msk                           /*!< Timestamp on internal event enable  */
7451 #define RTC_CR_COE_Pos               (23U)
7452 #define RTC_CR_COE_Msk               (0x1UL << RTC_CR_COE_Pos)                 /*!< 0x00800000 */
7453 #define RTC_CR_COE                   RTC_CR_COE_Msk
7454 #define RTC_CR_OSEL_Pos              (21U)
7455 #define RTC_CR_OSEL_Msk              (0x3UL << RTC_CR_OSEL_Pos)                 /*!< 0x00600000 */
7456 #define RTC_CR_OSEL                  RTC_CR_OSEL_Msk
7457 #define RTC_CR_OSEL_0                (0x1UL << RTC_CR_OSEL_Pos)                 /*!< 0x00200000 */
7458 #define RTC_CR_OSEL_1                (0x2UL << RTC_CR_OSEL_Pos)                 /*!< 0x00400000 */
7459 #define RTC_CR_POL_Pos               (20U)
7460 #define RTC_CR_POL_Msk               (0x1UL << RTC_CR_POL_Pos)                  /*!< 0x00100000 */
7461 #define RTC_CR_POL                   RTC_CR_POL_Msk
7462 #define RTC_CR_COSEL_Pos             (19U)
7463 #define RTC_CR_COSEL_Msk             (0x1UL << RTC_CR_COSEL_Pos)                /*!< 0x00080000 */
7464 #define RTC_CR_COSEL                 RTC_CR_COSEL_Msk
7465 #define RTC_CR_BKP_Pos               (18U)
7466 #define RTC_CR_BKP_Msk               (0x1UL << RTC_CR_BKP_Pos)                  /*!< 0x00040000 */
7467 #define RTC_CR_BKP                   RTC_CR_BKP_Msk
7468 #define RTC_CR_SUB1H_Pos             (17U)
7469 #define RTC_CR_SUB1H_Msk             (0x1UL << RTC_CR_SUB1H_Pos)                /*!< 0x00020000 */
7470 #define RTC_CR_SUB1H                 RTC_CR_SUB1H_Msk
7471 #define RTC_CR_ADD1H_Pos             (16U)
7472 #define RTC_CR_ADD1H_Msk             (0x1UL << RTC_CR_ADD1H_Pos)                /*!< 0x00010000 */
7473 #define RTC_CR_ADD1H                 RTC_CR_ADD1H_Msk
7474 #define RTC_CR_TSIE_Pos              (15U)
7475 #define RTC_CR_TSIE_Msk              (0x1UL << RTC_CR_TSIE_Pos)                /*!< 0x00008000 */
7476 #define RTC_CR_TSIE                  RTC_CR_TSIE_Msk                           /*!< Timestamp interrupt enable > */
7477 #define RTC_CR_WUTIE_Pos             (14U)
7478 #define RTC_CR_WUTIE_Msk             (0x1UL << RTC_CR_WUTIE_Pos)               /*!< 0x00004000 */
7479 #define RTC_CR_WUTIE                 RTC_CR_WUTIE_Msk                          /*!< Wakeup timer interrupt enable > */
7480 #define RTC_CR_ALRBIE_Pos            (13U)
7481 #define RTC_CR_ALRBIE_Msk            (0x1UL << RTC_CR_ALRBIE_Pos)              /*!< 0x00002000 */
7482 #define RTC_CR_ALRBIE                RTC_CR_ALRBIE_Msk
7483 #define RTC_CR_ALRAIE_Pos            (12U)
7484 #define RTC_CR_ALRAIE_Msk            (0x1UL << RTC_CR_ALRAIE_Pos)              /*!< 0x00001000 */
7485 #define RTC_CR_ALRAIE                RTC_CR_ALRAIE_Msk
7486 #define RTC_CR_TSE_Pos               (11U)
7487 #define RTC_CR_TSE_Msk               (0x1UL << RTC_CR_TSE_Pos)                 /*!< 0x00000800 */
7488 #define RTC_CR_TSE                   RTC_CR_TSE_Msk                            /*!< timestamp enable > */
7489 #define RTC_CR_WUTE_Pos              (10U)
7490 #define RTC_CR_WUTE_Msk              (0x1UL << RTC_CR_WUTE_Pos)                /*!< 0x00000400 */
7491 #define RTC_CR_WUTE                  RTC_CR_WUTE_Msk                           /*!< Wakeup timer enable > */
7492 #define RTC_CR_ALRBE_Pos             (9U)
7493 #define RTC_CR_ALRBE_Msk             (0x1UL << RTC_CR_ALRBE_Pos)               /*!< 0x00000200 */
7494 #define RTC_CR_ALRBE                 RTC_CR_ALRBE_Msk
7495 #define RTC_CR_ALRAE_Pos             (8U)
7496 #define RTC_CR_ALRAE_Msk             (0x1UL << RTC_CR_ALRAE_Pos)                /*!< 0x00000100 */
7497 #define RTC_CR_ALRAE                 RTC_CR_ALRAE_Msk
7498 #define RTC_CR_FMT_Pos               (6U)
7499 #define RTC_CR_FMT_Msk               (0x1UL << RTC_CR_FMT_Pos)                  /*!< 0x00000040 */
7500 #define RTC_CR_FMT                   RTC_CR_FMT_Msk
7501 #define RTC_CR_BYPSHAD_Pos           (5U)
7502 #define RTC_CR_BYPSHAD_Msk           (0x1UL << RTC_CR_BYPSHAD_Pos)              /*!< 0x00000020 */
7503 #define RTC_CR_BYPSHAD               RTC_CR_BYPSHAD_Msk
7504 #define RTC_CR_REFCKON_Pos           (4U)
7505 #define RTC_CR_REFCKON_Msk           (0x1UL << RTC_CR_REFCKON_Pos)              /*!< 0x00000010 */
7506 #define RTC_CR_REFCKON               RTC_CR_REFCKON_Msk
7507 #define RTC_CR_TSEDGE_Pos            (3U)
7508 #define RTC_CR_TSEDGE_Msk            (0x1UL << RTC_CR_TSEDGE_Pos)              /*!< 0x00000008 */
7509 #define RTC_CR_TSEDGE                RTC_CR_TSEDGE_Msk                         /*!< Timestamp event active edge > */
7510 #define RTC_CR_WUCKSEL_Pos           (0U)
7511 #define RTC_CR_WUCKSEL_Msk           (0x7UL << RTC_CR_WUCKSEL_Pos)             /*!< 0x00000007 */
7512 #define RTC_CR_WUCKSEL               RTC_CR_WUCKSEL_Msk                        /*!< Wakeup clock selection > */
7513 #define RTC_CR_WUCKSEL_0             (0x1UL << RTC_CR_WUCKSEL_Pos)             /*!< 0x00000001 */
7514 #define RTC_CR_WUCKSEL_1             (0x2UL << RTC_CR_WUCKSEL_Pos)             /*!< 0x00000002 */
7515 #define RTC_CR_WUCKSEL_2             (0x4UL << RTC_CR_WUCKSEL_Pos)             /*!< 0x00000004 */
7516 
7517 /********************  Bits definition for RTC_WPR register  ******************/
7518 #define RTC_WPR_KEY_Pos              (0U)
7519 #define RTC_WPR_KEY_Msk              (0xFFUL << RTC_WPR_KEY_Pos)                /*!< 0x000000FF */
7520 #define RTC_WPR_KEY                  RTC_WPR_KEY_Msk
7521 
7522 /********************  Bits definition for RTC_CALR register  *****************/
7523 #define RTC_CALR_CALP_Pos            (15U)
7524 #define RTC_CALR_CALP_Msk            (0x1UL << RTC_CALR_CALP_Pos)               /*!< 0x00008000 */
7525 #define RTC_CALR_CALP                RTC_CALR_CALP_Msk
7526 #define RTC_CALR_CALW8_Pos           (14U)
7527 #define RTC_CALR_CALW8_Msk           (0x1UL << RTC_CALR_CALW8_Pos)              /*!< 0x00004000 */
7528 #define RTC_CALR_CALW8               RTC_CALR_CALW8_Msk
7529 #define RTC_CALR_CALW16_Pos          (13U)
7530 #define RTC_CALR_CALW16_Msk          (0x1UL << RTC_CALR_CALW16_Pos)             /*!< 0x00002000 */
7531 #define RTC_CALR_CALW16              RTC_CALR_CALW16_Msk
7532 #define RTC_CALR_CALM_Pos            (0U)
7533 #define RTC_CALR_CALM_Msk            (0x1FFUL << RTC_CALR_CALM_Pos)             /*!< 0x000001FF */
7534 #define RTC_CALR_CALM                RTC_CALR_CALM_Msk
7535 #define RTC_CALR_CALM_0              (0x001UL << RTC_CALR_CALM_Pos)             /*!< 0x00000001 */
7536 #define RTC_CALR_CALM_1              (0x002UL << RTC_CALR_CALM_Pos)             /*!< 0x00000002 */
7537 #define RTC_CALR_CALM_2              (0x004UL << RTC_CALR_CALM_Pos)             /*!< 0x00000004 */
7538 #define RTC_CALR_CALM_3              (0x008UL << RTC_CALR_CALM_Pos)             /*!< 0x00000008 */
7539 #define RTC_CALR_CALM_4              (0x010UL << RTC_CALR_CALM_Pos)             /*!< 0x00000010 */
7540 #define RTC_CALR_CALM_5              (0x020UL << RTC_CALR_CALM_Pos)             /*!< 0x00000020 */
7541 #define RTC_CALR_CALM_6              (0x040UL << RTC_CALR_CALM_Pos)             /*!< 0x00000040 */
7542 #define RTC_CALR_CALM_7              (0x080UL << RTC_CALR_CALM_Pos)             /*!< 0x00000080 */
7543 #define RTC_CALR_CALM_8              (0x100UL << RTC_CALR_CALM_Pos)             /*!< 0x00000100 */
7544 
7545 /********************  Bits definition for RTC_SHIFTR register  ***************/
7546 #define RTC_SHIFTR_SUBFS_Pos         (0U)
7547 #define RTC_SHIFTR_SUBFS_Msk         (0x7FFFUL << RTC_SHIFTR_SUBFS_Pos)         /*!< 0x00007FFF */
7548 #define RTC_SHIFTR_SUBFS             RTC_SHIFTR_SUBFS_Msk
7549 #define RTC_SHIFTR_ADD1S_Pos         (31U)
7550 #define RTC_SHIFTR_ADD1S_Msk         (0x1UL << RTC_SHIFTR_ADD1S_Pos)            /*!< 0x80000000 */
7551 #define RTC_SHIFTR_ADD1S             RTC_SHIFTR_ADD1S_Msk
7552 
7553 /********************  Bits definition for RTC_TSTR register  *****************/
7554 #define RTC_TSTR_PM_Pos              (22U)
7555 #define RTC_TSTR_PM_Msk              (0x1UL << RTC_TSTR_PM_Pos)                /*!< 0x00400000 */
7556 #define RTC_TSTR_PM                  RTC_TSTR_PM_Msk                           /*!< AM-PM notation > */
7557 #define RTC_TSTR_HT_Pos              (20U)
7558 #define RTC_TSTR_HT_Msk              (0x3UL << RTC_TSTR_HT_Pos)                /*!< 0x00300000 */
7559 #define RTC_TSTR_HT                  RTC_TSTR_HT_Msk
7560 #define RTC_TSTR_HT_0                (0x1UL << RTC_TSTR_HT_Pos)                /*!< 0x00100000 */
7561 #define RTC_TSTR_HT_1                (0x2UL << RTC_TSTR_HT_Pos)                /*!< 0x00200000 */
7562 #define RTC_TSTR_HU_Pos              (16U)
7563 #define RTC_TSTR_HU_Msk              (0xFUL << RTC_TSTR_HU_Pos)                /*!< 0x000F0000 */
7564 #define RTC_TSTR_HU                  RTC_TSTR_HU_Msk
7565 #define RTC_TSTR_HU_0                (0x1UL << RTC_TSTR_HU_Pos)                /*!< 0x00010000 */
7566 #define RTC_TSTR_HU_1                (0x2UL << RTC_TSTR_HU_Pos)                /*!< 0x00020000 */
7567 #define RTC_TSTR_HU_2                (0x4UL << RTC_TSTR_HU_Pos)                /*!< 0x00040000 */
7568 #define RTC_TSTR_HU_3                (0x8UL << RTC_TSTR_HU_Pos)                /*!< 0x00080000 */
7569 #define RTC_TSTR_MNT_Pos             (12U)
7570 #define RTC_TSTR_MNT_Msk             (0x7UL << RTC_TSTR_MNT_Pos)               /*!< 0x00007000 */
7571 #define RTC_TSTR_MNT                 RTC_TSTR_MNT_Msk
7572 #define RTC_TSTR_MNT_0               (0x1UL << RTC_TSTR_MNT_Pos)               /*!< 0x00001000 */
7573 #define RTC_TSTR_MNT_1               (0x2UL << RTC_TSTR_MNT_Pos)               /*!< 0x00002000 */
7574 #define RTC_TSTR_MNT_2               (0x4UL << RTC_TSTR_MNT_Pos)                /*!< 0x00004000 */
7575 #define RTC_TSTR_MNU_Pos             (8U)
7576 #define RTC_TSTR_MNU_Msk             (0xFUL << RTC_TSTR_MNU_Pos)                /*!< 0x00000F00 */
7577 #define RTC_TSTR_MNU                 RTC_TSTR_MNU_Msk
7578 #define RTC_TSTR_MNU_0               (0x1UL << RTC_TSTR_MNU_Pos)                /*!< 0x00000100 */
7579 #define RTC_TSTR_MNU_1               (0x2UL << RTC_TSTR_MNU_Pos)                /*!< 0x00000200 */
7580 #define RTC_TSTR_MNU_2               (0x4UL << RTC_TSTR_MNU_Pos)                /*!< 0x00000400 */
7581 #define RTC_TSTR_MNU_3               (0x8UL << RTC_TSTR_MNU_Pos)                /*!< 0x00000800 */
7582 #define RTC_TSTR_ST_Pos              (4U)
7583 #define RTC_TSTR_ST_Msk              (0x7UL << RTC_TSTR_ST_Pos)                 /*!< 0x00000070 */
7584 #define RTC_TSTR_ST                  RTC_TSTR_ST_Msk
7585 #define RTC_TSTR_ST_0                (0x1UL << RTC_TSTR_ST_Pos)                 /*!< 0x00000010 */
7586 #define RTC_TSTR_ST_1                (0x2UL << RTC_TSTR_ST_Pos)                 /*!< 0x00000020 */
7587 #define RTC_TSTR_ST_2                (0x4UL << RTC_TSTR_ST_Pos)                 /*!< 0x00000040 */
7588 #define RTC_TSTR_SU_Pos              (0U)
7589 #define RTC_TSTR_SU_Msk              (0xFUL << RTC_TSTR_SU_Pos)                 /*!< 0x0000000F */
7590 #define RTC_TSTR_SU                  RTC_TSTR_SU_Msk
7591 #define RTC_TSTR_SU_0                (0x1UL << RTC_TSTR_SU_Pos)                 /*!< 0x00000001 */
7592 #define RTC_TSTR_SU_1                (0x2UL << RTC_TSTR_SU_Pos)                 /*!< 0x00000002 */
7593 #define RTC_TSTR_SU_2                (0x4UL << RTC_TSTR_SU_Pos)                 /*!< 0x00000004 */
7594 #define RTC_TSTR_SU_3                (0x8UL << RTC_TSTR_SU_Pos)                 /*!< 0x00000008 */
7595 
7596 /********************  Bits definition for RTC_TSDR register  *****************/
7597 #define RTC_TSDR_WDU_Pos             (13U)
7598 #define RTC_TSDR_WDU_Msk             (0x7UL << RTC_TSDR_WDU_Pos)               /*!< 0x0000E000 */
7599 #define RTC_TSDR_WDU                 RTC_TSDR_WDU_Msk                          /*!< Week day units > */
7600 #define RTC_TSDR_WDU_0               (0x1UL << RTC_TSDR_WDU_Pos)               /*!< 0x00002000 */
7601 #define RTC_TSDR_WDU_1               (0x2UL << RTC_TSDR_WDU_Pos)               /*!< 0x00004000 */
7602 #define RTC_TSDR_WDU_2               (0x4UL << RTC_TSDR_WDU_Pos)               /*!< 0x00008000 */
7603 #define RTC_TSDR_MT_Pos              (12U)
7604 #define RTC_TSDR_MT_Msk              (0x1UL << RTC_TSDR_MT_Pos)                /*!< 0x00001000 */
7605 #define RTC_TSDR_MT                  RTC_TSDR_MT_Msk
7606 #define RTC_TSDR_MU_Pos              (8U)
7607 #define RTC_TSDR_MU_Msk              (0xFUL << RTC_TSDR_MU_Pos)                /*!< 0x00000F00 */
7608 #define RTC_TSDR_MU                  RTC_TSDR_MU_Msk
7609 #define RTC_TSDR_MU_0                (0x1UL << RTC_TSDR_MU_Pos)                /*!< 0x00000100 */
7610 #define RTC_TSDR_MU_1                (0x2UL << RTC_TSDR_MU_Pos)                /*!< 0x00000200 */
7611 #define RTC_TSDR_MU_2                (0x4UL << RTC_TSDR_MU_Pos)                /*!< 0x00000400 */
7612 #define RTC_TSDR_MU_3                (0x8UL << RTC_TSDR_MU_Pos)                /*!< 0x00000800 */
7613 #define RTC_TSDR_DT_Pos              (4U)
7614 #define RTC_TSDR_DT_Msk              (0x3UL << RTC_TSDR_DT_Pos)                /*!< 0x00000030 */
7615 #define RTC_TSDR_DT                  RTC_TSDR_DT_Msk
7616 #define RTC_TSDR_DT_0                (0x1UL << RTC_TSDR_DT_Pos)                /*!< 0x00000010 */
7617 #define RTC_TSDR_DT_1                (0x2UL << RTC_TSDR_DT_Pos)                /*!< 0x00000020 */
7618 #define RTC_TSDR_DU_Pos              (0U)
7619 #define RTC_TSDR_DU_Msk              (0xFUL << RTC_TSDR_DU_Pos)                /*!< 0x0000000F */
7620 #define RTC_TSDR_DU                  RTC_TSDR_DU_Msk
7621 #define RTC_TSDR_DU_0                (0x1UL << RTC_TSDR_DU_Pos)                /*!< 0x00000001 */
7622 #define RTC_TSDR_DU_1                (0x2UL << RTC_TSDR_DU_Pos)                /*!< 0x00000002 */
7623 #define RTC_TSDR_DU_2                (0x4UL << RTC_TSDR_DU_Pos)                /*!< 0x00000004 */
7624 #define RTC_TSDR_DU_3                (0x8UL << RTC_TSDR_DU_Pos)                /*!< 0x00000008 */
7625 
7626 /********************  Bits definition for RTC_TSSSR register  ****************/
7627 #define RTC_TSSSR_SS_Pos             (0U)
7628 #define RTC_TSSSR_SS_Msk             (0xFFFFUL << RTC_TSSSR_SS_Pos)            /*!< 0x0000FFFF */
7629 #define RTC_TSSSR_SS                 RTC_TSSSR_SS_Msk                          /*!< Sub second value > */
7630 
7631 /********************  Bits definition for RTC_ALRMAR register  ***************/
7632 #define RTC_ALRMAR_MSK4_Pos          (31U)
7633 #define RTC_ALRMAR_MSK4_Msk          (0x1UL << RTC_ALRMAR_MSK4_Pos)            /*!< 0x80000000 */
7634 #define RTC_ALRMAR_MSK4              RTC_ALRMAR_MSK4_Msk
7635 #define RTC_ALRMAR_WDSEL_Pos         (30U)
7636 #define RTC_ALRMAR_WDSEL_Msk         (0x1UL << RTC_ALRMAR_WDSEL_Pos)           /*!< 0x40000000 */
7637 #define RTC_ALRMAR_WDSEL             RTC_ALRMAR_WDSEL_Msk
7638 #define RTC_ALRMAR_DT_Pos            (28U)
7639 #define RTC_ALRMAR_DT_Msk            (0x3UL << RTC_ALRMAR_DT_Pos)              /*!< 0x30000000 */
7640 #define RTC_ALRMAR_DT                RTC_ALRMAR_DT_Msk
7641 #define RTC_ALRMAR_DT_0              (0x1UL << RTC_ALRMAR_DT_Pos)              /*!< 0x10000000 */
7642 #define RTC_ALRMAR_DT_1              (0x2UL << RTC_ALRMAR_DT_Pos)              /*!< 0x20000000 */
7643 #define RTC_ALRMAR_DU_Pos            (24U)
7644 #define RTC_ALRMAR_DU_Msk            (0xFUL << RTC_ALRMAR_DU_Pos)              /*!< 0x0F000000 */
7645 #define RTC_ALRMAR_DU                RTC_ALRMAR_DU_Msk
7646 #define RTC_ALRMAR_DU_0              (0x1UL << RTC_ALRMAR_DU_Pos)              /*!< 0x01000000 */
7647 #define RTC_ALRMAR_DU_1              (0x2UL << RTC_ALRMAR_DU_Pos)              /*!< 0x02000000 */
7648 #define RTC_ALRMAR_DU_2              (0x4UL << RTC_ALRMAR_DU_Pos)              /*!< 0x04000000 */
7649 #define RTC_ALRMAR_DU_3              (0x8UL << RTC_ALRMAR_DU_Pos)              /*!< 0x08000000 */
7650 #define RTC_ALRMAR_MSK3_Pos          (23U)
7651 #define RTC_ALRMAR_MSK3_Msk          (0x1UL << RTC_ALRMAR_MSK3_Pos)            /*!< 0x00800000 */
7652 #define RTC_ALRMAR_MSK3              RTC_ALRMAR_MSK3_Msk
7653 #define RTC_ALRMAR_PM_Pos            (22U)
7654 #define RTC_ALRMAR_PM_Msk            (0x1UL << RTC_ALRMAR_PM_Pos)              /*!< 0x00400000 */
7655 #define RTC_ALRMAR_PM                RTC_ALRMAR_PM_Msk
7656 #define RTC_ALRMAR_HT_Pos            (20U)
7657 #define RTC_ALRMAR_HT_Msk            (0x3UL << RTC_ALRMAR_HT_Pos)              /*!< 0x00300000 */
7658 #define RTC_ALRMAR_HT                RTC_ALRMAR_HT_Msk
7659 #define RTC_ALRMAR_HT_0              (0x1UL << RTC_ALRMAR_HT_Pos)              /*!< 0x00100000 */
7660 #define RTC_ALRMAR_HT_1              (0x2UL << RTC_ALRMAR_HT_Pos)              /*!< 0x00200000 */
7661 #define RTC_ALRMAR_HU_Pos            (16U)
7662 #define RTC_ALRMAR_HU_Msk            (0xFUL << RTC_ALRMAR_HU_Pos)              /*!< 0x000F0000 */
7663 #define RTC_ALRMAR_HU                RTC_ALRMAR_HU_Msk
7664 #define RTC_ALRMAR_HU_0              (0x1UL << RTC_ALRMAR_HU_Pos)              /*!< 0x00010000 */
7665 #define RTC_ALRMAR_HU_1              (0x2UL << RTC_ALRMAR_HU_Pos)              /*!< 0x00020000 */
7666 #define RTC_ALRMAR_HU_2              (0x4UL << RTC_ALRMAR_HU_Pos)              /*!< 0x00040000 */
7667 #define RTC_ALRMAR_HU_3              (0x8UL << RTC_ALRMAR_HU_Pos)              /*!< 0x00080000 */
7668 #define RTC_ALRMAR_MSK2_Pos          (15U)
7669 #define RTC_ALRMAR_MSK2_Msk          (0x1UL << RTC_ALRMAR_MSK2_Pos)            /*!< 0x00008000 */
7670 #define RTC_ALRMAR_MSK2              RTC_ALRMAR_MSK2_Msk
7671 #define RTC_ALRMAR_MNT_Pos           (12U)
7672 #define RTC_ALRMAR_MNT_Msk           (0x7UL << RTC_ALRMAR_MNT_Pos)             /*!< 0x00007000 */
7673 #define RTC_ALRMAR_MNT               RTC_ALRMAR_MNT_Msk
7674 #define RTC_ALRMAR_MNT_0             (0x1UL << RTC_ALRMAR_MNT_Pos)             /*!< 0x00001000 */
7675 #define RTC_ALRMAR_MNT_1             (0x2UL << RTC_ALRMAR_MNT_Pos)             /*!< 0x00002000 */
7676 #define RTC_ALRMAR_MNT_2             (0x4UL << RTC_ALRMAR_MNT_Pos)             /*!< 0x00004000 */
7677 #define RTC_ALRMAR_MNU_Pos           (8U)
7678 #define RTC_ALRMAR_MNU_Msk           (0xFUL << RTC_ALRMAR_MNU_Pos)             /*!< 0x00000F00 */
7679 #define RTC_ALRMAR_MNU               RTC_ALRMAR_MNU_Msk
7680 #define RTC_ALRMAR_MNU_0             (0x1UL << RTC_ALRMAR_MNU_Pos)             /*!< 0x00000100 */
7681 #define RTC_ALRMAR_MNU_1             (0x2UL << RTC_ALRMAR_MNU_Pos)             /*!< 0x00000200 */
7682 #define RTC_ALRMAR_MNU_2             (0x4UL << RTC_ALRMAR_MNU_Pos)             /*!< 0x00000400 */
7683 #define RTC_ALRMAR_MNU_3             (0x8UL << RTC_ALRMAR_MNU_Pos)             /*!< 0x00000800 */
7684 #define RTC_ALRMAR_MSK1_Pos          (7U)
7685 #define RTC_ALRMAR_MSK1_Msk          (0x1UL << RTC_ALRMAR_MSK1_Pos)            /*!< 0x00000080 */
7686 #define RTC_ALRMAR_MSK1              RTC_ALRMAR_MSK1_Msk
7687 #define RTC_ALRMAR_ST_Pos            (4U)
7688 #define RTC_ALRMAR_ST_Msk            (0x7UL << RTC_ALRMAR_ST_Pos)              /*!< 0x00000070 */
7689 #define RTC_ALRMAR_ST                RTC_ALRMAR_ST_Msk
7690 #define RTC_ALRMAR_ST_0              (0x1UL << RTC_ALRMAR_ST_Pos)              /*!< 0x00000010 */
7691 #define RTC_ALRMAR_ST_1              (0x2UL << RTC_ALRMAR_ST_Pos)              /*!< 0x00000020 */
7692 #define RTC_ALRMAR_ST_2              (0x4UL << RTC_ALRMAR_ST_Pos)              /*!< 0x00000040 */
7693 #define RTC_ALRMAR_SU_Pos            (0U)
7694 #define RTC_ALRMAR_SU_Msk            (0xFUL << RTC_ALRMAR_SU_Pos)              /*!< 0x0000000F */
7695 #define RTC_ALRMAR_SU                RTC_ALRMAR_SU_Msk
7696 #define RTC_ALRMAR_SU_0              (0x1UL << RTC_ALRMAR_SU_Pos)              /*!< 0x00000001 */
7697 #define RTC_ALRMAR_SU_1              (0x2UL << RTC_ALRMAR_SU_Pos)              /*!< 0x00000002 */
7698 #define RTC_ALRMAR_SU_2              (0x4UL << RTC_ALRMAR_SU_Pos)              /*!< 0x00000004 */
7699 #define RTC_ALRMAR_SU_3              (0x8UL << RTC_ALRMAR_SU_Pos)              /*!< 0x00000008 */
7700 
7701 /********************  Bits definition for RTC_ALRMASSR register  *************/
7702 #define RTC_ALRMASSR_MASKSS_Pos      (24U)
7703 #define RTC_ALRMASSR_MASKSS_Msk      (0xFUL << RTC_ALRMASSR_MASKSS_Pos)        /*!< 0x0F000000 */
7704 #define RTC_ALRMASSR_MASKSS          RTC_ALRMASSR_MASKSS_Msk
7705 #define RTC_ALRMASSR_MASKSS_0        (0x1UL << RTC_ALRMASSR_MASKSS_Pos)        /*!< 0x01000000 */
7706 #define RTC_ALRMASSR_MASKSS_1        (0x2UL << RTC_ALRMASSR_MASKSS_Pos)        /*!< 0x02000000 */
7707 #define RTC_ALRMASSR_MASKSS_2        (0x4UL << RTC_ALRMASSR_MASKSS_Pos)        /*!< 0x04000000 */
7708 #define RTC_ALRMASSR_MASKSS_3        (0x8UL << RTC_ALRMASSR_MASKSS_Pos)        /*!< 0x08000000 */
7709 #define RTC_ALRMASSR_SS_Pos          (0U)
7710 #define RTC_ALRMASSR_SS_Msk          (0x7FFFUL << RTC_ALRMASSR_SS_Pos)         /*!< 0x00007FFF */
7711 #define RTC_ALRMASSR_SS              RTC_ALRMASSR_SS_Msk
7712 
7713 /********************  Bits definition for RTC_ALRMBR register  ***************/
7714 #define RTC_ALRMBR_MSK4_Pos          (31U)
7715 #define RTC_ALRMBR_MSK4_Msk          (0x1UL << RTC_ALRMBR_MSK4_Pos)            /*!< 0x80000000 */
7716 #define RTC_ALRMBR_MSK4              RTC_ALRMBR_MSK4_Msk
7717 #define RTC_ALRMBR_WDSEL_Pos         (30U)
7718 #define RTC_ALRMBR_WDSEL_Msk         (0x1UL << RTC_ALRMBR_WDSEL_Pos)           /*!< 0x40000000 */
7719 #define RTC_ALRMBR_WDSEL             RTC_ALRMBR_WDSEL_Msk
7720 #define RTC_ALRMBR_DT_Pos            (28U)
7721 #define RTC_ALRMBR_DT_Msk            (0x3UL << RTC_ALRMBR_DT_Pos)              /*!< 0x30000000 */
7722 #define RTC_ALRMBR_DT                RTC_ALRMBR_DT_Msk
7723 #define RTC_ALRMBR_DT_0              (0x1UL << RTC_ALRMBR_DT_Pos)              /*!< 0x10000000 */
7724 #define RTC_ALRMBR_DT_1              (0x2UL << RTC_ALRMBR_DT_Pos)              /*!< 0x20000000 */
7725 #define RTC_ALRMBR_DU_Pos            (24U)
7726 #define RTC_ALRMBR_DU_Msk            (0xFUL << RTC_ALRMBR_DU_Pos)              /*!< 0x0F000000 */
7727 #define RTC_ALRMBR_DU                RTC_ALRMBR_DU_Msk
7728 #define RTC_ALRMBR_DU_0              (0x1UL << RTC_ALRMBR_DU_Pos)              /*!< 0x01000000 */
7729 #define RTC_ALRMBR_DU_1              (0x2UL << RTC_ALRMBR_DU_Pos)              /*!< 0x02000000 */
7730 #define RTC_ALRMBR_DU_2              (0x4UL << RTC_ALRMBR_DU_Pos)              /*!< 0x04000000 */
7731 #define RTC_ALRMBR_DU_3              (0x8UL << RTC_ALRMBR_DU_Pos)              /*!< 0x08000000 */
7732 #define RTC_ALRMBR_MSK3_Pos          (23U)
7733 #define RTC_ALRMBR_MSK3_Msk          (0x1UL << RTC_ALRMBR_MSK3_Pos)            /*!< 0x00800000 */
7734 #define RTC_ALRMBR_MSK3              RTC_ALRMBR_MSK3_Msk
7735 #define RTC_ALRMBR_PM_Pos            (22U)
7736 #define RTC_ALRMBR_PM_Msk            (0x1UL << RTC_ALRMBR_PM_Pos)              /*!< 0x00400000 */
7737 #define RTC_ALRMBR_PM                RTC_ALRMBR_PM_Msk
7738 #define RTC_ALRMBR_HT_Pos            (20U)
7739 #define RTC_ALRMBR_HT_Msk            (0x3UL << RTC_ALRMBR_HT_Pos)              /*!< 0x00300000 */
7740 #define RTC_ALRMBR_HT                RTC_ALRMBR_HT_Msk
7741 #define RTC_ALRMBR_HT_0              (0x1UL << RTC_ALRMBR_HT_Pos)              /*!< 0x00100000 */
7742 #define RTC_ALRMBR_HT_1              (0x2UL << RTC_ALRMBR_HT_Pos)              /*!< 0x00200000 */
7743 #define RTC_ALRMBR_HU_Pos            (16U)
7744 #define RTC_ALRMBR_HU_Msk            (0xFUL << RTC_ALRMBR_HU_Pos)              /*!< 0x000F0000 */
7745 #define RTC_ALRMBR_HU                RTC_ALRMBR_HU_Msk
7746 #define RTC_ALRMBR_HU_0              (0x1UL << RTC_ALRMBR_HU_Pos)              /*!< 0x00010000 */
7747 #define RTC_ALRMBR_HU_1              (0x2UL << RTC_ALRMBR_HU_Pos)              /*!< 0x00020000 */
7748 #define RTC_ALRMBR_HU_2              (0x4UL << RTC_ALRMBR_HU_Pos)              /*!< 0x00040000 */
7749 #define RTC_ALRMBR_HU_3              (0x8UL << RTC_ALRMBR_HU_Pos)              /*!< 0x00080000 */
7750 #define RTC_ALRMBR_MSK2_Pos          (15U)
7751 #define RTC_ALRMBR_MSK2_Msk          (0x1UL << RTC_ALRMBR_MSK2_Pos)            /*!< 0x00008000 */
7752 #define RTC_ALRMBR_MSK2              RTC_ALRMBR_MSK2_Msk
7753 #define RTC_ALRMBR_MNT_Pos           (12U)
7754 #define RTC_ALRMBR_MNT_Msk           (0x7UL << RTC_ALRMBR_MNT_Pos)             /*!< 0x00007000 */
7755 #define RTC_ALRMBR_MNT               RTC_ALRMBR_MNT_Msk
7756 #define RTC_ALRMBR_MNT_0             (0x1UL << RTC_ALRMBR_MNT_Pos)             /*!< 0x00001000 */
7757 #define RTC_ALRMBR_MNT_1             (0x2UL << RTC_ALRMBR_MNT_Pos)             /*!< 0x00002000 */
7758 #define RTC_ALRMBR_MNT_2             (0x4UL << RTC_ALRMBR_MNT_Pos)             /*!< 0x00004000 */
7759 #define RTC_ALRMBR_MNU_Pos           (8U)
7760 #define RTC_ALRMBR_MNU_Msk           (0xFUL << RTC_ALRMBR_MNU_Pos)             /*!< 0x00000F00 */
7761 #define RTC_ALRMBR_MNU               RTC_ALRMBR_MNU_Msk
7762 #define RTC_ALRMBR_MNU_0             (0x1UL << RTC_ALRMBR_MNU_Pos)             /*!< 0x00000100 */
7763 #define RTC_ALRMBR_MNU_1             (0x2UL << RTC_ALRMBR_MNU_Pos)             /*!< 0x00000200 */
7764 #define RTC_ALRMBR_MNU_2             (0x4UL << RTC_ALRMBR_MNU_Pos)             /*!< 0x00000400 */
7765 #define RTC_ALRMBR_MNU_3             (0x8UL << RTC_ALRMBR_MNU_Pos)             /*!< 0x00000800 */
7766 #define RTC_ALRMBR_MSK1_Pos          (7U)
7767 #define RTC_ALRMBR_MSK1_Msk          (0x1UL << RTC_ALRMBR_MSK1_Pos)            /*!< 0x00000080 */
7768 #define RTC_ALRMBR_MSK1              RTC_ALRMBR_MSK1_Msk
7769 #define RTC_ALRMBR_ST_Pos            (4U)
7770 #define RTC_ALRMBR_ST_Msk            (0x7UL << RTC_ALRMBR_ST_Pos)              /*!< 0x00000070 */
7771 #define RTC_ALRMBR_ST                RTC_ALRMBR_ST_Msk
7772 #define RTC_ALRMBR_ST_0              (0x1UL << RTC_ALRMBR_ST_Pos)              /*!< 0x00000010 */
7773 #define RTC_ALRMBR_ST_1              (0x2UL << RTC_ALRMBR_ST_Pos)              /*!< 0x00000020 */
7774 #define RTC_ALRMBR_ST_2              (0x4UL << RTC_ALRMBR_ST_Pos)              /*!< 0x00000040 */
7775 #define RTC_ALRMBR_SU_Pos            (0U)
7776 #define RTC_ALRMBR_SU_Msk            (0xFUL << RTC_ALRMBR_SU_Pos)              /*!< 0x0000000F */
7777 #define RTC_ALRMBR_SU                RTC_ALRMBR_SU_Msk
7778 #define RTC_ALRMBR_SU_0              (0x1UL << RTC_ALRMBR_SU_Pos)              /*!< 0x00000001 */
7779 #define RTC_ALRMBR_SU_1              (0x2UL << RTC_ALRMBR_SU_Pos)              /*!< 0x00000002 */
7780 #define RTC_ALRMBR_SU_2              (0x4UL << RTC_ALRMBR_SU_Pos)              /*!< 0x00000004 */
7781 #define RTC_ALRMBR_SU_3              (0x8UL << RTC_ALRMBR_SU_Pos)              /*!< 0x00000008 */
7782 
7783 /********************  Bits definition for RTC_ALRMASSR register  *************/
7784 #define RTC_ALRMBSSR_MASKSS_Pos      (24U)
7785 #define RTC_ALRMBSSR_MASKSS_Msk      (0xFUL << RTC_ALRMBSSR_MASKSS_Pos)        /*!< 0x0F000000 */
7786 #define RTC_ALRMBSSR_MASKSS          RTC_ALRMBSSR_MASKSS_Msk
7787 #define RTC_ALRMBSSR_MASKSS_0        (0x1UL << RTC_ALRMBSSR_MASKSS_Pos)        /*!< 0x01000000 */
7788 #define RTC_ALRMBSSR_MASKSS_1        (0x2UL << RTC_ALRMBSSR_MASKSS_Pos)        /*!< 0x02000000 */
7789 #define RTC_ALRMBSSR_MASKSS_2        (0x4UL << RTC_ALRMBSSR_MASKSS_Pos)        /*!< 0x04000000 */
7790 #define RTC_ALRMBSSR_MASKSS_3        (0x8UL << RTC_ALRMBSSR_MASKSS_Pos)        /*!< 0x08000000 */
7791 #define RTC_ALRMBSSR_SS_Pos          (0U)
7792 #define RTC_ALRMBSSR_SS_Msk          (0x7FFFUL << RTC_ALRMBSSR_SS_Pos)         /*!< 0x00007FFF */
7793 #define RTC_ALRMBSSR_SS              RTC_ALRMBSSR_SS_Msk
7794 
7795 /********************  Bits definition for RTC_SR register  *******************/
7796 #define RTC_SR_ITSF_Pos              (5U)
7797 #define RTC_SR_ITSF_Msk              (0x1UL << RTC_SR_ITSF_Pos)                /*!< 0x00000020 */
7798 #define RTC_SR_ITSF                  RTC_SR_ITSF_Msk
7799 #define RTC_SR_TSOVF_Pos             (4U)
7800 #define RTC_SR_TSOVF_Msk             (0x1UL << RTC_SR_TSOVF_Pos)               /*!< 0x00000010 */
7801 #define RTC_SR_TSOVF                 RTC_SR_TSOVF_Msk                          /*!< Timestamp overflow flag > */
7802 #define RTC_SR_TSF_Pos               (3U)
7803 #define RTC_SR_TSF_Msk               (0x1UL << RTC_SR_TSF_Pos)                 /*!< 0x00000008 */
7804 #define RTC_SR_TSF                   RTC_SR_TSF_Msk                            /*!< Timestamp flag > */
7805 #define RTC_SR_WUTF_Pos              (2U)
7806 #define RTC_SR_WUTF_Msk              (0x1UL << RTC_SR_WUTF_Pos)                /*!< 0x00000004 */
7807 #define RTC_SR_WUTF                  RTC_SR_WUTF_Msk                           /*!< Wakeup timer flag > */
7808 #define RTC_SR_ALRBF_Pos             (1U)
7809 #define RTC_SR_ALRBF_Msk             (0x1UL << RTC_SR_ALRBF_Pos)               /*!< 0x00000002 */
7810 #define RTC_SR_ALRBF                 RTC_SR_ALRBF_Msk
7811 #define RTC_SR_ALRAF_Pos             (0U)
7812 #define RTC_SR_ALRAF_Msk             (0x1UL << RTC_SR_ALRAF_Pos)               /*!< 0x00000001 */
7813 #define RTC_SR_ALRAF                 RTC_SR_ALRAF_Msk
7814 
7815 /********************  Bits definition for RTC_MISR register  *****************/
7816 #define RTC_MISR_ITSMF_Pos           (5U)
7817 #define RTC_MISR_ITSMF_Msk           (0x1UL << RTC_MISR_ITSMF_Pos)             /*!< 0x00000020 */
7818 #define RTC_MISR_ITSMF               RTC_MISR_ITSMF_Msk
7819 #define RTC_MISR_TSOVMF_Pos          (4U)
7820 #define RTC_MISR_TSOVMF_Msk          (0x1UL << RTC_MISR_TSOVMF_Pos)            /*!< 0x00000010 */
7821 #define RTC_MISR_TSOVMF              RTC_MISR_TSOVMF_Msk                       /*!< Timestamp overflow masked flag > */
7822 #define RTC_MISR_TSMF_Pos            (3U)
7823 #define RTC_MISR_TSMF_Msk            (0x1UL << RTC_MISR_TSMF_Pos)              /*!< 0x00000008 */
7824 #define RTC_MISR_TSMF                RTC_MISR_TSMF_Msk                         /*!< Timestamp masked flag > */
7825 #define RTC_MISR_WUTMF_Pos           (2U)
7826 #define RTC_MISR_WUTMF_Msk           (0x1UL << RTC_MISR_WUTMF_Pos)             /*!< 0x00000004 */
7827 #define RTC_MISR_WUTMF               RTC_MISR_WUTMF_Msk                        /*!< Wakeup timer masked flag > */
7828 #define RTC_MISR_ALRBMF_Pos          (1U)
7829 #define RTC_MISR_ALRBMF_Msk          (0x1UL << RTC_MISR_ALRBMF_Pos)            /*!< 0x00000002 */
7830 #define RTC_MISR_ALRBMF              RTC_MISR_ALRBMF_Msk
7831 #define RTC_MISR_ALRAMF_Pos          (0U)
7832 #define RTC_MISR_ALRAMF_Msk          (0x1UL << RTC_MISR_ALRAMF_Pos)            /*!< 0x00000001 */
7833 #define RTC_MISR_ALRAMF              RTC_MISR_ALRAMF_Msk
7834 
7835 /********************  Bits definition for RTC_SCR register  ******************/
7836 #define RTC_SCR_CITSF_Pos            (5U)
7837 #define RTC_SCR_CITSF_Msk            (0x1UL << RTC_SCR_CITSF_Pos)              /*!< 0x00000020 */
7838 #define RTC_SCR_CITSF                RTC_SCR_CITSF_Msk
7839 #define RTC_SCR_CTSOVF_Pos           (4U)
7840 #define RTC_SCR_CTSOVF_Msk           (0x1UL << RTC_SCR_CTSOVF_Pos)             /*!< 0x00000010 */
7841 #define RTC_SCR_CTSOVF               RTC_SCR_CTSOVF_Msk                        /*!< Clear timestamp overflow flag > */
7842 #define RTC_SCR_CTSF_Pos             (3U)
7843 #define RTC_SCR_CTSF_Msk             (0x1UL << RTC_SCR_CTSF_Pos)               /*!< 0x00000008 */
7844 #define RTC_SCR_CTSF                 RTC_SCR_CTSF_Msk                          /*!< Clear timestamp flag > */
7845 #define RTC_SCR_CWUTF_Pos            (2U)
7846 #define RTC_SCR_CWUTF_Msk            (0x1UL << RTC_SCR_CWUTF_Pos)              /*!< 0x00000004 */
7847 #define RTC_SCR_CWUTF                RTC_SCR_CWUTF_Msk                         /*!< Clear wakeup timer flag > */
7848 #define RTC_SCR_CALRBF_Pos           (1U)
7849 #define RTC_SCR_CALRBF_Msk           (0x1UL << RTC_SCR_CALRBF_Pos)             /*!< 0x00000002 */
7850 #define RTC_SCR_CALRBF               RTC_SCR_CALRBF_Msk
7851 #define RTC_SCR_CALRAF_Pos           (0U)
7852 #define RTC_SCR_CALRAF_Msk           (0x1UL << RTC_SCR_CALRAF_Pos)             /*!< 0x00000001 */
7853 #define RTC_SCR_CALRAF               RTC_SCR_CALRAF_Msk
7854 
7855 /******************************************************************************/
7856 /*                                                                            */
7857 /*                     Tamper and backup register (TAMP)                      */
7858 /*                                                                            */
7859 /******************************************************************************/
7860 /********************  Bits definition for TAMP_CR1 register  *****************/
7861 #define TAMP_CR1_TAMP1E_Pos          (0U)
7862 #define TAMP_CR1_TAMP1E_Msk          (0x1UL << TAMP_CR1_TAMP1E_Pos)             /*!< 0x00000001 */
7863 #define TAMP_CR1_TAMP1E              TAMP_CR1_TAMP1E_Msk
7864 #define TAMP_CR1_TAMP2E_Pos          (1U)
7865 #define TAMP_CR1_TAMP2E_Msk          (0x1UL << TAMP_CR1_TAMP2E_Pos)             /*!< 0x00000002 */
7866 #define TAMP_CR1_TAMP2E              TAMP_CR1_TAMP2E_Msk
7867 #define TAMP_CR1_TAMP3E_Pos          (2U)
7868 #define TAMP_CR1_TAMP3E_Msk          (0x1UL << TAMP_CR1_TAMP3E_Pos)             /*!< 0x00000004 */
7869 #define TAMP_CR1_TAMP3E              TAMP_CR1_TAMP3E_Msk
7870 #define TAMP_CR1_ITAMP3E_Pos         (18U)
7871 #define TAMP_CR1_ITAMP3E_Msk         (0x1UL << TAMP_CR1_ITAMP3E_Pos)            /*!< 0x00040000 */
7872 #define TAMP_CR1_ITAMP3E             TAMP_CR1_ITAMP3E_Msk
7873 #define TAMP_CR1_ITAMP4E_Pos         (19U)
7874 #define TAMP_CR1_ITAMP4E_Msk         (0x1UL << TAMP_CR1_ITAMP4E_Pos)            /*!< 0x00080000 */
7875 #define TAMP_CR1_ITAMP4E             TAMP_CR1_ITAMP4E_Msk
7876 #define TAMP_CR1_ITAMP5E_Pos         (20U)
7877 #define TAMP_CR1_ITAMP5E_Msk         (0x1UL << TAMP_CR1_ITAMP5E_Pos)            /*!< 0x00100000 */
7878 #define TAMP_CR1_ITAMP5E             TAMP_CR1_ITAMP5E_Msk
7879 #define TAMP_CR1_ITAMP6E_Pos         (21U)
7880 #define TAMP_CR1_ITAMP6E_Msk         (0x1UL << TAMP_CR1_ITAMP6E_Pos)            /*!< 0x00200000 */
7881 #define TAMP_CR1_ITAMP6E             TAMP_CR1_ITAMP6E_Msk
7882 
7883 /********************  Bits definition for TAMP_CR2 register  *****************/
7884 #define TAMP_CR2_TAMP1NOERASE_Pos    (0U)
7885 #define TAMP_CR2_TAMP1NOERASE_Msk    (0x1UL << TAMP_CR2_TAMP1NOERASE_Pos)       /*!< 0x00000001 */
7886 #define TAMP_CR2_TAMP1NOERASE        TAMP_CR2_TAMP1NOERASE_Msk
7887 #define TAMP_CR2_TAMP2NOERASE_Pos    (1U)
7888 #define TAMP_CR2_TAMP2NOERASE_Msk    (0x1UL << TAMP_CR2_TAMP2NOERASE_Pos)       /*!< 0x00000002 */
7889 #define TAMP_CR2_TAMP2NOERASE        TAMP_CR2_TAMP2NOERASE_Msk
7890 #define TAMP_CR2_TAMP3NOERASE_Pos    (2U)
7891 #define TAMP_CR2_TAMP3NOERASE_Msk    (0x1UL << TAMP_CR2_TAMP3NOERASE_Pos)       /*!< 0x00000004 */
7892 #define TAMP_CR2_TAMP3NOERASE        TAMP_CR2_TAMP3NOERASE_Msk
7893 #define TAMP_CR2_TAMP1MSK_Pos        (16U)
7894 #define TAMP_CR2_TAMP1MSK_Msk        (0x1UL << TAMP_CR2_TAMP1MSK_Pos)           /*!< 0x00010000 */
7895 #define TAMP_CR2_TAMP1MSK            TAMP_CR2_TAMP1MSK_Msk
7896 #define TAMP_CR2_TAMP2MSK_Pos        (17U)
7897 #define TAMP_CR2_TAMP2MSK_Msk        (0x1UL << TAMP_CR2_TAMP2MSK_Pos)           /*!< 0x00020000 */
7898 #define TAMP_CR2_TAMP2MSK            TAMP_CR2_TAMP2MSK_Msk
7899 #define TAMP_CR2_TAMP3MSK_Pos        (18U)
7900 #define TAMP_CR2_TAMP3MSK_Msk        (0x1UL << TAMP_CR2_TAMP3MSK_Pos)           /*!< 0x00040000 */
7901 #define TAMP_CR2_TAMP3MSK            TAMP_CR2_TAMP3MSK_Msk
7902 #define TAMP_CR2_TAMP1TRG_Pos        (24U)
7903 #define TAMP_CR2_TAMP1TRG_Msk        (0x1UL << TAMP_CR2_TAMP1TRG_Pos)           /*!< 0x01000000 */
7904 #define TAMP_CR2_TAMP1TRG            TAMP_CR2_TAMP1TRG_Msk
7905 #define TAMP_CR2_TAMP2TRG_Pos        (25U)
7906 #define TAMP_CR2_TAMP2TRG_Msk        (0x1UL << TAMP_CR2_TAMP2TRG_Pos)           /*!< 0x02000000 */
7907 #define TAMP_CR2_TAMP2TRG            TAMP_CR2_TAMP2TRG_Msk
7908 #define TAMP_CR2_TAMP3TRG_Pos        (26U)
7909 #define TAMP_CR2_TAMP3TRG_Msk        (0x1UL << TAMP_CR2_TAMP3TRG_Pos)           /*!< 0x04000000 */
7910 #define TAMP_CR2_TAMP3TRG            TAMP_CR2_TAMP3TRG_Msk
7911 
7912 /********************  Bits definition for TAMP_FLTCR register  ***************/
7913 #define TAMP_FLTCR_TAMPFREQ_0        0x00000001U
7914 #define TAMP_FLTCR_TAMPFREQ_1        0x00000002U
7915 #define TAMP_FLTCR_TAMPFREQ_2        0x00000004U
7916 #define TAMP_FLTCR_TAMPFREQ_Pos      (0U)
7917 #define TAMP_FLTCR_TAMPFREQ_Msk      (0x7UL << TAMP_FLTCR_TAMPFREQ_Pos)         /*!< 0x00000007 */
7918 #define TAMP_FLTCR_TAMPFREQ          TAMP_FLTCR_TAMPFREQ_Msk
7919 #define TAMP_FLTCR_TAMPFLT_0         0x00000008U
7920 #define TAMP_FLTCR_TAMPFLT_1         0x00000010U
7921 #define TAMP_FLTCR_TAMPFLT_Pos       (3U)
7922 #define TAMP_FLTCR_TAMPFLT_Msk       (0x3UL << TAMP_FLTCR_TAMPFLT_Pos)          /*!< 0x00000018 */
7923 #define TAMP_FLTCR_TAMPFLT           TAMP_FLTCR_TAMPFLT_Msk
7924 #define TAMP_FLTCR_TAMPPRCH_0        0x00000020U
7925 #define TAMP_FLTCR_TAMPPRCH_1        0x00000040U
7926 #define TAMP_FLTCR_TAMPPRCH_Pos      (5U)
7927 #define TAMP_FLTCR_TAMPPRCH_Msk      (0x3UL << TAMP_FLTCR_TAMPPRCH_Pos)         /*!< 0x00000060 */
7928 #define TAMP_FLTCR_TAMPPRCH          TAMP_FLTCR_TAMPPRCH_Msk
7929 #define TAMP_FLTCR_TAMPPUDIS_Pos     (7U)
7930 #define TAMP_FLTCR_TAMPPUDIS_Msk     (0x1UL << TAMP_FLTCR_TAMPPUDIS_Pos)        /*!< 0x00000080 */
7931 #define TAMP_FLTCR_TAMPPUDIS         TAMP_FLTCR_TAMPPUDIS_Msk
7932 
7933 /********************  Bits definition for TAMP_IER register  *****************/
7934 #define TAMP_IER_TAMP1IE_Pos         (0U)
7935 #define TAMP_IER_TAMP1IE_Msk         (0x1UL << TAMP_IER_TAMP1IE_Pos)            /*!< 0x00000001 */
7936 #define TAMP_IER_TAMP1IE             TAMP_IER_TAMP1IE_Msk
7937 #define TAMP_IER_TAMP2IE_Pos         (1U)
7938 #define TAMP_IER_TAMP2IE_Msk         (0x1UL << TAMP_IER_TAMP2IE_Pos)            /*!< 0x00000002 */
7939 #define TAMP_IER_TAMP2IE             TAMP_IER_TAMP2IE_Msk
7940 #define TAMP_IER_TAMP3IE_Pos         (2U)
7941 #define TAMP_IER_TAMP3IE_Msk         (0x1UL << TAMP_IER_TAMP3IE_Pos)            /*!< 0x00000004 */
7942 #define TAMP_IER_TAMP3IE             TAMP_IER_TAMP3IE_Msk
7943 #define TAMP_IER_ITAMP3IE_Pos        (18U)
7944 #define TAMP_IER_ITAMP3IE_Msk        (0x1UL << TAMP_IER_ITAMP3IE_Pos)           /*!< 0x00040000 */
7945 #define TAMP_IER_ITAMP3IE            TAMP_IER_ITAMP3IE_Msk
7946 #define TAMP_IER_ITAMP4IE_Pos        (19U)
7947 #define TAMP_IER_ITAMP4IE_Msk        (0x1UL << TAMP_IER_ITAMP4IE_Pos)           /*!< 0x00080000 */
7948 #define TAMP_IER_ITAMP4IE            TAMP_IER_ITAMP4IE_Msk
7949 #define TAMP_IER_ITAMP5IE_Pos        (20U)
7950 #define TAMP_IER_ITAMP5IE_Msk        (0x1UL << TAMP_IER_ITAMP5IE_Pos)           /*!< 0x00100000 */
7951 #define TAMP_IER_ITAMP5IE            TAMP_IER_ITAMP5IE_Msk
7952 #define TAMP_IER_ITAMP6IE_Pos        (21U)
7953 #define TAMP_IER_ITAMP6IE_Msk        (0x1UL << TAMP_IER_ITAMP6IE_Pos)           /*!< 0x00200000 */
7954 #define TAMP_IER_ITAMP6IE            TAMP_IER_ITAMP6IE_Msk
7955 
7956 /********************  Bits definition for TAMP_SR register  ******************/
7957 #define TAMP_SR_TAMP1F_Pos           (0U)
7958 #define TAMP_SR_TAMP1F_Msk           (0x1UL << TAMP_SR_TAMP1F_Pos)              /*!< 0x00000001 */
7959 #define TAMP_SR_TAMP1F               TAMP_SR_TAMP1F_Msk
7960 #define TAMP_SR_TAMP2F_Pos           (1U)
7961 #define TAMP_SR_TAMP2F_Msk           (0x1UL << TAMP_SR_TAMP2F_Pos)              /*!< 0x00000002 */
7962 #define TAMP_SR_TAMP2F               TAMP_SR_TAMP2F_Msk
7963 #define TAMP_SR_TAMP3F_Pos           (2U)
7964 #define TAMP_SR_TAMP3F_Msk           (0x1UL << TAMP_SR_TAMP3F_Pos)              /*!< 0x00000004 */
7965 #define TAMP_SR_TAMP3F               TAMP_SR_TAMP3F_Msk
7966 #define TAMP_SR_ITAMP3F_Pos          (18U)
7967 #define TAMP_SR_ITAMP3F_Msk          (0x1UL << TAMP_SR_ITAMP3F_Pos)             /*!< 0x00040000 */
7968 #define TAMP_SR_ITAMP3F              TAMP_SR_ITAMP3F_Msk
7969 #define TAMP_SR_ITAMP4F_Pos          (19U)
7970 #define TAMP_SR_ITAMP4F_Msk          (0x1UL << TAMP_SR_ITAMP4F_Pos)             /*!< 0x00080000 */
7971 #define TAMP_SR_ITAMP4F              TAMP_SR_ITAMP4F_Msk
7972 #define TAMP_SR_ITAMP5F_Pos          (20U)
7973 #define TAMP_SR_ITAMP5F_Msk          (0x1UL << TAMP_SR_ITAMP5F_Pos)             /*!< 0x00100000 */
7974 #define TAMP_SR_ITAMP5F              TAMP_SR_ITAMP5F_Msk
7975 #define TAMP_SR_ITAMP6F_Pos          (21U)
7976 #define TAMP_SR_ITAMP6F_Msk          (0x1UL << TAMP_SR_ITAMP6F_Pos)             /*!< 0x00200000 */
7977 #define TAMP_SR_ITAMP6F              TAMP_SR_ITAMP6F_Msk
7978 
7979 /********************  Bits definition for TAMP_MISR register  ****************/
7980 #define TAMP_MISR_TAMP1MF_Pos        (0U)
7981 #define TAMP_MISR_TAMP1MF_Msk        (0x1UL << TAMP_MISR_TAMP1MF_Pos)           /*!< 0x00000001 */
7982 #define TAMP_MISR_TAMP1MF            TAMP_MISR_TAMP1MF_Msk
7983 #define TAMP_MISR_TAMP2MF_Pos        (1U)
7984 #define TAMP_MISR_TAMP2MF_Msk        (0x1UL << TAMP_MISR_TAMP2MF_Pos)           /*!< 0x00000002 */
7985 #define TAMP_MISR_TAMP2MF            TAMP_MISR_TAMP2MF_Msk
7986 #define TAMP_MISR_TAMP3MF_Pos        (2U)
7987 #define TAMP_MISR_TAMP3MF_Msk        (0x1UL << TAMP_MISR_TAMP3MF_Pos)           /*!< 0x00000004 */
7988 #define TAMP_MISR_TAMP3MF            TAMP_MISR_TAMP3MF_Msk
7989 #define TAMP_MISR_ITAMP3MF_Pos       (18U)
7990 #define TAMP_MISR_ITAMP3MF_Msk       (0x1UL << TAMP_MISR_ITAMP3MF_Pos)          /*!< 0x00040000 */
7991 #define TAMP_MISR_ITAMP3MF           TAMP_MISR_ITAMP3MF_Msk
7992 #define TAMP_MISR_ITAMP4MF_Pos       (19U)
7993 #define TAMP_MISR_ITAMP4MF_Msk       (0x1UL << TAMP_MISR_ITAMP4MF_Pos)          /*!< 0x00080000 */
7994 #define TAMP_MISR_ITAMP4MF           TAMP_MISR_ITAMP4MF_Msk
7995 #define TAMP_MISR_ITAMP5MF_Pos       (20U)
7996 #define TAMP_MISR_ITAMP5MF_Msk       (0x1UL << TAMP_MISR_ITAMP5MF_Pos)          /*!< 0x00100000 */
7997 #define TAMP_MISR_ITAMP5MF           TAMP_MISR_ITAMP5MF_Msk
7998 #define TAMP_MISR_ITAMP6MF_Pos       (21U)
7999 #define TAMP_MISR_ITAMP6MF_Msk       (0x1UL << TAMP_MISR_ITAMP6MF_Pos)          /*!< 0x00200000 */
8000 #define TAMP_MISR_ITAMP6MF           TAMP_MISR_ITAMP6MF_Msk
8001 
8002 /********************  Bits definition for TAMP_SCR register  *****************/
8003 #define TAMP_SCR_CTAMP1F_Pos         (0U)
8004 #define TAMP_SCR_CTAMP1F_Msk         (0x1UL << TAMP_SCR_CTAMP1F_Pos)            /*!< 0x00000001 */
8005 #define TAMP_SCR_CTAMP1F             TAMP_SCR_CTAMP1F_Msk
8006 #define TAMP_SCR_CTAMP2F_Pos         (1U)
8007 #define TAMP_SCR_CTAMP2F_Msk         (0x1UL << TAMP_SCR_CTAMP2F_Pos)            /*!< 0x00000002 */
8008 #define TAMP_SCR_CTAMP2F             TAMP_SCR_CTAMP2F_Msk
8009 #define TAMP_SCR_CTAMP3F_Pos         (2U)
8010 #define TAMP_SCR_CTAMP3F_Msk         (0x1UL << TAMP_SCR_CTAMP3F_Pos)            /*!< 0x00000004 */
8011 #define TAMP_SCR_CTAMP3F             TAMP_SCR_CTAMP3F_Msk
8012 #define TAMP_SCR_CITAMP3F_Pos        (18U)
8013 #define TAMP_SCR_CITAMP3F_Msk        (0x1UL << TAMP_SCR_CITAMP3F_Pos)           /*!< 0x00040000 */
8014 #define TAMP_SCR_CITAMP3F            TAMP_SCR_CITAMP3F_Msk
8015 #define TAMP_SCR_CITAMP4F_Pos        (19U)
8016 #define TAMP_SCR_CITAMP4F_Msk        (0x1UL << TAMP_SCR_CITAMP4F_Pos)           /*!< 0x00080000 */
8017 #define TAMP_SCR_CITAMP4F            TAMP_SCR_CITAMP4F_Msk
8018 #define TAMP_SCR_CITAMP5F_Pos        (20U)
8019 #define TAMP_SCR_CITAMP5F_Msk        (0x1UL << TAMP_SCR_CITAMP5F_Pos)           /*!< 0x00100000 */
8020 #define TAMP_SCR_CITAMP5F            TAMP_SCR_CITAMP5F_Msk
8021 #define TAMP_SCR_CITAMP6F_Pos        (21U)
8022 #define TAMP_SCR_CITAMP6F_Msk        (0x1UL << TAMP_SCR_CITAMP6F_Pos)           /*!< 0x00200000 */
8023 #define TAMP_SCR_CITAMP6F            TAMP_SCR_CITAMP6F_Msk
8024 
8025 /********************  Bits definition for TAMP_BKP0R register  ***************/
8026 #define TAMP_BKP0R_Pos               (0U)
8027 #define TAMP_BKP0R_Msk               (0xFFFFFFFFUL << TAMP_BKP0R_Pos)           /*!< 0xFFFFFFFF */
8028 #define TAMP_BKP0R                   TAMP_BKP0R_Msk
8029 
8030 /********************  Bits definition for TAMP_BKP1R register  ***************/
8031 #define TAMP_BKP1R_Pos               (0U)
8032 #define TAMP_BKP1R_Msk               (0xFFFFFFFFUL << TAMP_BKP1R_Pos)           /*!< 0xFFFFFFFF */
8033 #define TAMP_BKP1R                   TAMP_BKP1R_Msk
8034 
8035 /********************  Bits definition for TAMP_BKP2R register  ***************/
8036 #define TAMP_BKP2R_Pos               (0U)
8037 #define TAMP_BKP2R_Msk               (0xFFFFFFFFUL << TAMP_BKP2R_Pos)           /*!< 0xFFFFFFFF */
8038 #define TAMP_BKP2R                   TAMP_BKP2R_Msk
8039 
8040 /********************  Bits definition for TAMP_BKP3R register  ***************/
8041 #define TAMP_BKP3R_Pos               (0U)
8042 #define TAMP_BKP3R_Msk               (0xFFFFFFFFUL << TAMP_BKP3R_Pos)           /*!< 0xFFFFFFFF */
8043 #define TAMP_BKP3R                   TAMP_BKP3R_Msk
8044 
8045 /********************  Bits definition for TAMP_BKP4R register  ***************/
8046 #define TAMP_BKP4R_Pos               (0U)
8047 #define TAMP_BKP4R_Msk               (0xFFFFFFFFUL << TAMP_BKP4R_Pos)           /*!< 0xFFFFFFFF */
8048 #define TAMP_BKP4R                   TAMP_BKP4R_Msk
8049 
8050 /******************************************************************************/
8051 /*                                                                            */
8052 /*                        Serial Peripheral Interface (SPI)                   */
8053 /*                                                                            */
8054 /******************************************************************************/
8055 /*
8056  * @brief Specific device feature definitions (not present on all devices in the STM32G0 series)
8057  */
8058 #define SPI_I2S_SUPPORT                       /*!< I2S support */
8059 
8060 /*******************  Bit definition for SPI_CR1 register  ********************/
8061 #define SPI_CR1_CPHA_Pos            (0U)
8062 #define SPI_CR1_CPHA_Msk            (0x1UL << SPI_CR1_CPHA_Pos)                /*!< 0x00000001 */
8063 #define SPI_CR1_CPHA                SPI_CR1_CPHA_Msk                           /*!<Clock Phase      */
8064 #define SPI_CR1_CPOL_Pos            (1U)
8065 #define SPI_CR1_CPOL_Msk            (0x1UL << SPI_CR1_CPOL_Pos)                /*!< 0x00000002 */
8066 #define SPI_CR1_CPOL                SPI_CR1_CPOL_Msk                           /*!<Clock Polarity   */
8067 #define SPI_CR1_MSTR_Pos            (2U)
8068 #define SPI_CR1_MSTR_Msk            (0x1UL << SPI_CR1_MSTR_Pos)                /*!< 0x00000004 */
8069 #define SPI_CR1_MSTR                SPI_CR1_MSTR_Msk                           /*!<Master Selection */
8070 
8071 #define SPI_CR1_BR_Pos              (3U)
8072 #define SPI_CR1_BR_Msk              (0x7UL << SPI_CR1_BR_Pos)                  /*!< 0x00000038 */
8073 #define SPI_CR1_BR                  SPI_CR1_BR_Msk                             /*!<BR[2:0] bits (Baud Rate Control) */
8074 #define SPI_CR1_BR_0                (0x1UL << SPI_CR1_BR_Pos)                  /*!< 0x00000008 */
8075 #define SPI_CR1_BR_1                (0x2UL << SPI_CR1_BR_Pos)                  /*!< 0x00000010 */
8076 #define SPI_CR1_BR_2                (0x4UL << SPI_CR1_BR_Pos)                  /*!< 0x00000020 */
8077 
8078 #define SPI_CR1_SPE_Pos             (6U)
8079 #define SPI_CR1_SPE_Msk             (0x1UL << SPI_CR1_SPE_Pos)                 /*!< 0x00000040 */
8080 #define SPI_CR1_SPE                 SPI_CR1_SPE_Msk                            /*!<SPI Enable                          */
8081 #define SPI_CR1_LSBFIRST_Pos        (7U)
8082 #define SPI_CR1_LSBFIRST_Msk        (0x1UL << SPI_CR1_LSBFIRST_Pos)            /*!< 0x00000080 */
8083 #define SPI_CR1_LSBFIRST            SPI_CR1_LSBFIRST_Msk                       /*!<Frame Format                        */
8084 #define SPI_CR1_SSI_Pos             (8U)
8085 #define SPI_CR1_SSI_Msk             (0x1UL << SPI_CR1_SSI_Pos)                 /*!< 0x00000100 */
8086 #define SPI_CR1_SSI                 SPI_CR1_SSI_Msk                            /*!<Internal slave select               */
8087 #define SPI_CR1_SSM_Pos             (9U)
8088 #define SPI_CR1_SSM_Msk             (0x1UL << SPI_CR1_SSM_Pos)                 /*!< 0x00000200 */
8089 #define SPI_CR1_SSM                 SPI_CR1_SSM_Msk                            /*!<Software slave management           */
8090 #define SPI_CR1_RXONLY_Pos          (10U)
8091 #define SPI_CR1_RXONLY_Msk          (0x1UL << SPI_CR1_RXONLY_Pos)              /*!< 0x00000400 */
8092 #define SPI_CR1_RXONLY              SPI_CR1_RXONLY_Msk                         /*!<Receive only                        */
8093 #define SPI_CR1_CRCL_Pos            (11U)
8094 #define SPI_CR1_CRCL_Msk            (0x1UL << SPI_CR1_CRCL_Pos)                /*!< 0x00000800 */
8095 #define SPI_CR1_CRCL                SPI_CR1_CRCL_Msk                           /*!< CRC Length */
8096 #define SPI_CR1_CRCNEXT_Pos         (12U)
8097 #define SPI_CR1_CRCNEXT_Msk         (0x1UL << SPI_CR1_CRCNEXT_Pos)             /*!< 0x00001000 */
8098 #define SPI_CR1_CRCNEXT             SPI_CR1_CRCNEXT_Msk                        /*!<Transmit CRC next                   */
8099 #define SPI_CR1_CRCEN_Pos           (13U)
8100 #define SPI_CR1_CRCEN_Msk           (0x1UL << SPI_CR1_CRCEN_Pos)               /*!< 0x00002000 */
8101 #define SPI_CR1_CRCEN               SPI_CR1_CRCEN_Msk                          /*!<Hardware CRC calculation enable     */
8102 #define SPI_CR1_BIDIOE_Pos          (14U)
8103 #define SPI_CR1_BIDIOE_Msk          (0x1UL << SPI_CR1_BIDIOE_Pos)              /*!< 0x00004000 */
8104 #define SPI_CR1_BIDIOE              SPI_CR1_BIDIOE_Msk                         /*!<Output enable in bidirectional mode */
8105 #define SPI_CR1_BIDIMODE_Pos        (15U)
8106 #define SPI_CR1_BIDIMODE_Msk        (0x1UL << SPI_CR1_BIDIMODE_Pos)            /*!< 0x00008000 */
8107 #define SPI_CR1_BIDIMODE            SPI_CR1_BIDIMODE_Msk                       /*!<Bidirectional data mode enable      */
8108 
8109 /*******************  Bit definition for SPI_CR2 register  ********************/
8110 #define SPI_CR2_RXDMAEN_Pos         (0U)
8111 #define SPI_CR2_RXDMAEN_Msk         (0x1UL << SPI_CR2_RXDMAEN_Pos)             /*!< 0x00000001 */
8112 #define SPI_CR2_RXDMAEN             SPI_CR2_RXDMAEN_Msk                        /*!< Rx Buffer DMA Enable */
8113 #define SPI_CR2_TXDMAEN_Pos         (1U)
8114 #define SPI_CR2_TXDMAEN_Msk         (0x1UL << SPI_CR2_TXDMAEN_Pos)             /*!< 0x00000002 */
8115 #define SPI_CR2_TXDMAEN             SPI_CR2_TXDMAEN_Msk                        /*!< Tx Buffer DMA Enable */
8116 #define SPI_CR2_SSOE_Pos            (2U)
8117 #define SPI_CR2_SSOE_Msk            (0x1UL << SPI_CR2_SSOE_Pos)                /*!< 0x00000004 */
8118 #define SPI_CR2_SSOE                SPI_CR2_SSOE_Msk                           /*!< SS Output Enable */
8119 #define SPI_CR2_NSSP_Pos            (3U)
8120 #define SPI_CR2_NSSP_Msk            (0x1UL << SPI_CR2_NSSP_Pos)                /*!< 0x00000008 */
8121 #define SPI_CR2_NSSP                SPI_CR2_NSSP_Msk                           /*!< NSS pulse management Enable */
8122 #define SPI_CR2_FRF_Pos             (4U)
8123 #define SPI_CR2_FRF_Msk             (0x1UL << SPI_CR2_FRF_Pos)                 /*!< 0x00000010 */
8124 #define SPI_CR2_FRF                 SPI_CR2_FRF_Msk                            /*!< Frame Format Enable */
8125 #define SPI_CR2_ERRIE_Pos           (5U)
8126 #define SPI_CR2_ERRIE_Msk           (0x1UL << SPI_CR2_ERRIE_Pos)               /*!< 0x00000020 */
8127 #define SPI_CR2_ERRIE               SPI_CR2_ERRIE_Msk                          /*!< Error Interrupt Enable */
8128 #define SPI_CR2_RXNEIE_Pos          (6U)
8129 #define SPI_CR2_RXNEIE_Msk          (0x1UL << SPI_CR2_RXNEIE_Pos)              /*!< 0x00000040 */
8130 #define SPI_CR2_RXNEIE              SPI_CR2_RXNEIE_Msk                         /*!< RX buffer Not Empty Interrupt Enable */
8131 #define SPI_CR2_TXEIE_Pos           (7U)
8132 #define SPI_CR2_TXEIE_Msk           (0x1UL << SPI_CR2_TXEIE_Pos)               /*!< 0x00000080 */
8133 #define SPI_CR2_TXEIE               SPI_CR2_TXEIE_Msk                          /*!< Tx buffer Empty Interrupt Enable */
8134 #define SPI_CR2_DS_Pos              (8U)
8135 #define SPI_CR2_DS_Msk              (0xFUL << SPI_CR2_DS_Pos)                  /*!< 0x00000F00 */
8136 #define SPI_CR2_DS                  SPI_CR2_DS_Msk                             /*!< DS[3:0] Data Size */
8137 #define SPI_CR2_DS_0                (0x1UL << SPI_CR2_DS_Pos)                  /*!< 0x00000100 */
8138 #define SPI_CR2_DS_1                (0x2UL << SPI_CR2_DS_Pos)                  /*!< 0x00000200 */
8139 #define SPI_CR2_DS_2                (0x4UL << SPI_CR2_DS_Pos)                  /*!< 0x00000400 */
8140 #define SPI_CR2_DS_3                (0x8UL << SPI_CR2_DS_Pos)                  /*!< 0x00000800 */
8141 #define SPI_CR2_FRXTH_Pos           (12U)
8142 #define SPI_CR2_FRXTH_Msk           (0x1UL << SPI_CR2_FRXTH_Pos)               /*!< 0x00001000 */
8143 #define SPI_CR2_FRXTH               SPI_CR2_FRXTH_Msk                          /*!< FIFO reception Threshold */
8144 #define SPI_CR2_LDMARX_Pos          (13U)
8145 #define SPI_CR2_LDMARX_Msk          (0x1UL << SPI_CR2_LDMARX_Pos)              /*!< 0x00002000 */
8146 #define SPI_CR2_LDMARX              SPI_CR2_LDMARX_Msk                         /*!< Last DMA transfer for reception */
8147 #define SPI_CR2_LDMATX_Pos          (14U)
8148 #define SPI_CR2_LDMATX_Msk          (0x1UL << SPI_CR2_LDMATX_Pos)              /*!< 0x00004000 */
8149 #define SPI_CR2_LDMATX              SPI_CR2_LDMATX_Msk                         /*!< Last DMA transfer for transmission */
8150 
8151 /********************  Bit definition for SPI_SR register  ********************/
8152 #define SPI_SR_RXNE_Pos             (0U)
8153 #define SPI_SR_RXNE_Msk             (0x1UL << SPI_SR_RXNE_Pos)                 /*!< 0x00000001 */
8154 #define SPI_SR_RXNE                 SPI_SR_RXNE_Msk                            /*!< Receive buffer Not Empty */
8155 #define SPI_SR_TXE_Pos              (1U)
8156 #define SPI_SR_TXE_Msk              (0x1UL << SPI_SR_TXE_Pos)                  /*!< 0x00000002 */
8157 #define SPI_SR_TXE                  SPI_SR_TXE_Msk                             /*!< Transmit buffer Empty */
8158 #define SPI_SR_CHSIDE_Pos           (2U)
8159 #define SPI_SR_CHSIDE_Msk           (0x1UL << SPI_SR_CHSIDE_Pos)               /*!< 0x00000004 */
8160 #define SPI_SR_CHSIDE               SPI_SR_CHSIDE_Msk                          /*!< Channel side */
8161 #define SPI_SR_UDR_Pos              (3U)
8162 #define SPI_SR_UDR_Msk              (0x1UL << SPI_SR_UDR_Pos)                  /*!< 0x00000008 */
8163 #define SPI_SR_UDR                  SPI_SR_UDR_Msk                             /*!< Underrun flag */
8164 #define SPI_SR_CRCERR_Pos           (4U)
8165 #define SPI_SR_CRCERR_Msk           (0x1UL << SPI_SR_CRCERR_Pos)               /*!< 0x00000010 */
8166 #define SPI_SR_CRCERR               SPI_SR_CRCERR_Msk                          /*!< CRC Error flag */
8167 #define SPI_SR_MODF_Pos             (5U)
8168 #define SPI_SR_MODF_Msk             (0x1UL << SPI_SR_MODF_Pos)                 /*!< 0x00000020 */
8169 #define SPI_SR_MODF                 SPI_SR_MODF_Msk                            /*!< Mode fault */
8170 #define SPI_SR_OVR_Pos              (6U)
8171 #define SPI_SR_OVR_Msk              (0x1UL << SPI_SR_OVR_Pos)                  /*!< 0x00000040 */
8172 #define SPI_SR_OVR                  SPI_SR_OVR_Msk                             /*!< Overrun flag */
8173 #define SPI_SR_BSY_Pos              (7U)
8174 #define SPI_SR_BSY_Msk              (0x1UL << SPI_SR_BSY_Pos)                  /*!< 0x00000080 */
8175 #define SPI_SR_BSY                  SPI_SR_BSY_Msk                             /*!< Busy flag */
8176 #define SPI_SR_FRE_Pos              (8U)
8177 #define SPI_SR_FRE_Msk              (0x1UL << SPI_SR_FRE_Pos)                  /*!< 0x00000100 */
8178 #define SPI_SR_FRE                  SPI_SR_FRE_Msk                             /*!< TI frame format error */
8179 #define SPI_SR_FRLVL_Pos            (9U)
8180 #define SPI_SR_FRLVL_Msk            (0x3UL << SPI_SR_FRLVL_Pos)                /*!< 0x00000600 */
8181 #define SPI_SR_FRLVL                SPI_SR_FRLVL_Msk                           /*!< FIFO Reception Level */
8182 #define SPI_SR_FRLVL_0              (0x1UL << SPI_SR_FRLVL_Pos)                /*!< 0x00000200 */
8183 #define SPI_SR_FRLVL_1              (0x2UL << SPI_SR_FRLVL_Pos)                /*!< 0x00000400 */
8184 #define SPI_SR_FTLVL_Pos            (11U)
8185 #define SPI_SR_FTLVL_Msk            (0x3UL << SPI_SR_FTLVL_Pos)                /*!< 0x00001800 */
8186 #define SPI_SR_FTLVL                SPI_SR_FTLVL_Msk                           /*!< FIFO Transmission Level */
8187 #define SPI_SR_FTLVL_0              (0x1UL << SPI_SR_FTLVL_Pos)                /*!< 0x00000800 */
8188 #define SPI_SR_FTLVL_1              (0x2UL << SPI_SR_FTLVL_Pos)                /*!< 0x00001000 */
8189 
8190 /********************  Bit definition for SPI_DR register  ********************/
8191 #define SPI_DR_DR_Pos               (0U)
8192 #define SPI_DR_DR_Msk               (0xFFFFUL << SPI_DR_DR_Pos)                /*!< 0x0000FFFF */
8193 #define SPI_DR_DR                   SPI_DR_DR_Msk                              /*!<Data Register           */
8194 
8195 /*******************  Bit definition for SPI_CRCPR register  ******************/
8196 #define SPI_CRCPR_CRCPOLY_Pos       (0U)
8197 #define SPI_CRCPR_CRCPOLY_Msk       (0xFFFFUL << SPI_CRCPR_CRCPOLY_Pos)        /*!< 0x0000FFFF */
8198 #define SPI_CRCPR_CRCPOLY           SPI_CRCPR_CRCPOLY_Msk                      /*!<CRC polynomial register */
8199 
8200 /******************  Bit definition for SPI_RXCRCR register  ******************/
8201 #define SPI_RXCRCR_RXCRC_Pos        (0U)
8202 #define SPI_RXCRCR_RXCRC_Msk        (0xFFFFUL << SPI_RXCRCR_RXCRC_Pos)         /*!< 0x0000FFFF */
8203 #define SPI_RXCRCR_RXCRC            SPI_RXCRCR_RXCRC_Msk                       /*!<Rx CRC Register         */
8204 
8205 /******************  Bit definition for SPI_TXCRCR register  ******************/
8206 #define SPI_TXCRCR_TXCRC_Pos        (0U)
8207 #define SPI_TXCRCR_TXCRC_Msk        (0xFFFFUL << SPI_TXCRCR_TXCRC_Pos)         /*!< 0x0000FFFF */
8208 #define SPI_TXCRCR_TXCRC            SPI_TXCRCR_TXCRC_Msk                       /*!<Tx CRC Register         */
8209 
8210 /******************  Bit definition for SPI_I2SCFGR register  *****************/
8211 #define SPI_I2SCFGR_CHLEN_Pos       (0U)
8212 #define SPI_I2SCFGR_CHLEN_Msk       (0x1UL << SPI_I2SCFGR_CHLEN_Pos)           /*!< 0x00000001 */
8213 #define SPI_I2SCFGR_CHLEN           SPI_I2SCFGR_CHLEN_Msk                      /*!<Channel length (number of bits per audio channel) */
8214 #define SPI_I2SCFGR_DATLEN_Pos      (1U)
8215 #define SPI_I2SCFGR_DATLEN_Msk      (0x3UL << SPI_I2SCFGR_DATLEN_Pos)          /*!< 0x00000006 */
8216 #define SPI_I2SCFGR_DATLEN          SPI_I2SCFGR_DATLEN_Msk                     /*!<DATLEN[1:0] bits (Data length to be transferred) */
8217 #define SPI_I2SCFGR_DATLEN_0        (0x1UL << SPI_I2SCFGR_DATLEN_Pos)          /*!< 0x00000002 */
8218 #define SPI_I2SCFGR_DATLEN_1        (0x2UL << SPI_I2SCFGR_DATLEN_Pos)          /*!< 0x00000004 */
8219 #define SPI_I2SCFGR_CKPOL_Pos       (3U)
8220 #define SPI_I2SCFGR_CKPOL_Msk       (0x1UL << SPI_I2SCFGR_CKPOL_Pos)           /*!< 0x00000008 */
8221 #define SPI_I2SCFGR_CKPOL           SPI_I2SCFGR_CKPOL_Msk                      /*!<steady state clock polarity */
8222 #define SPI_I2SCFGR_I2SSTD_Pos      (4U)
8223 #define SPI_I2SCFGR_I2SSTD_Msk      (0x3UL << SPI_I2SCFGR_I2SSTD_Pos)          /*!< 0x00000030 */
8224 #define SPI_I2SCFGR_I2SSTD          SPI_I2SCFGR_I2SSTD_Msk                     /*!<I2SSTD[1:0] bits (I2S standard selection) */
8225 #define SPI_I2SCFGR_I2SSTD_0        (0x1UL << SPI_I2SCFGR_I2SSTD_Pos)          /*!< 0x00000010 */
8226 #define SPI_I2SCFGR_I2SSTD_1        (0x2UL << SPI_I2SCFGR_I2SSTD_Pos)          /*!< 0x00000020 */
8227 #define SPI_I2SCFGR_PCMSYNC_Pos     (7U)
8228 #define SPI_I2SCFGR_PCMSYNC_Msk     (0x1UL << SPI_I2SCFGR_PCMSYNC_Pos)         /*!< 0x00000080 */
8229 #define SPI_I2SCFGR_PCMSYNC         SPI_I2SCFGR_PCMSYNC_Msk                    /*!<PCM frame synchronization */
8230 #define SPI_I2SCFGR_I2SCFG_Pos      (8U)
8231 #define SPI_I2SCFGR_I2SCFG_Msk      (0x3UL << SPI_I2SCFGR_I2SCFG_Pos)          /*!< 0x00000300 */
8232 #define SPI_I2SCFGR_I2SCFG          SPI_I2SCFGR_I2SCFG_Msk                     /*!<I2SCFG[1:0] bits (I2S configuration mode) */
8233 #define SPI_I2SCFGR_I2SCFG_0        (0x1UL << SPI_I2SCFGR_I2SCFG_Pos)          /*!< 0x00000100 */
8234 #define SPI_I2SCFGR_I2SCFG_1        (0x2UL << SPI_I2SCFGR_I2SCFG_Pos)          /*!< 0x00000200 */
8235 #define SPI_I2SCFGR_I2SE_Pos        (10U)
8236 #define SPI_I2SCFGR_I2SE_Msk        (0x1UL << SPI_I2SCFGR_I2SE_Pos)            /*!< 0x00000400 */
8237 #define SPI_I2SCFGR_I2SE            SPI_I2SCFGR_I2SE_Msk                       /*!<I2S Enable */
8238 #define SPI_I2SCFGR_I2SMOD_Pos      (11U)
8239 #define SPI_I2SCFGR_I2SMOD_Msk      (0x1UL << SPI_I2SCFGR_I2SMOD_Pos)          /*!< 0x00000800 */
8240 #define SPI_I2SCFGR_I2SMOD          SPI_I2SCFGR_I2SMOD_Msk                     /*!<I2S mode selection */
8241 #define SPI_I2SCFGR_ASTRTEN_Pos     (12U)
8242 #define SPI_I2SCFGR_ASTRTEN_Msk     (0x1UL << SPI_I2SCFGR_ASTRTEN_Pos)         /*!< 0x00001000 */
8243 #define SPI_I2SCFGR_ASTRTEN         SPI_I2SCFGR_ASTRTEN_Msk                    /*!<Asynchronous start enable */
8244 
8245 /******************  Bit definition for SPI_I2SPR register  *******************/
8246 #define SPI_I2SPR_I2SDIV_Pos        (0U)
8247 #define SPI_I2SPR_I2SDIV_Msk        (0xFFUL << SPI_I2SPR_I2SDIV_Pos)           /*!< 0x000000FF */
8248 #define SPI_I2SPR_I2SDIV            SPI_I2SPR_I2SDIV_Msk                       /*!<I2S Linear prescaler */
8249 #define SPI_I2SPR_ODD_Pos           (8U)
8250 #define SPI_I2SPR_ODD_Msk           (0x1UL << SPI_I2SPR_ODD_Pos)               /*!< 0x00000100 */
8251 #define SPI_I2SPR_ODD               SPI_I2SPR_ODD_Msk                          /*!<Odd factor for the prescaler */
8252 #define SPI_I2SPR_MCKOE_Pos         (9U)
8253 #define SPI_I2SPR_MCKOE_Msk         (0x1UL << SPI_I2SPR_MCKOE_Pos)             /*!< 0x00000200 */
8254 #define SPI_I2SPR_MCKOE             SPI_I2SPR_MCKOE_Msk                        /*!<Master Clock Output Enable */
8255 
8256 /******************************************************************************/
8257 /*                                                                            */
8258 /*                                 SYSCFG                                     */
8259 /*                                                                            */
8260 /******************************************************************************/
8261 #define SYSCFG_CDEN_SUPPORT
8262 /*****************  Bit definition for SYSCFG_CFGR1 register  ****************/
8263 #define SYSCFG_CFGR1_MEM_MODE_Pos             (0U)
8264 #define SYSCFG_CFGR1_MEM_MODE_Msk             (0x3UL << SYSCFG_CFGR1_MEM_MODE_Pos) /*!< 0x00000003 */
8265 #define SYSCFG_CFGR1_MEM_MODE                 SYSCFG_CFGR1_MEM_MODE_Msk            /*!< SYSCFG_Memory Remap Config */
8266 #define SYSCFG_CFGR1_MEM_MODE_0               (0x1UL << SYSCFG_CFGR1_MEM_MODE_Pos) /*!< 0x00000001 */
8267 #define SYSCFG_CFGR1_MEM_MODE_1               (0x2UL << SYSCFG_CFGR1_MEM_MODE_Pos) /*!< 0x00000002 */
8268 #define SYSCFG_CFGR1_PA11_RMP_Pos             (3U)
8269 #define SYSCFG_CFGR1_PA11_RMP_Msk             (0x1UL << SYSCFG_CFGR1_PA11_RMP_Pos) /*!< 0x00000008 */
8270 #define SYSCFG_CFGR1_PA11_RMP                 SYSCFG_CFGR1_PA11_RMP_Msk            /*!< PA11 Remap */
8271 #define SYSCFG_CFGR1_PA12_RMP_Pos             (4U)
8272 #define SYSCFG_CFGR1_PA12_RMP_Msk             (0x1UL << SYSCFG_CFGR1_PA12_RMP_Pos) /*!< 0x00000010 */
8273 #define SYSCFG_CFGR1_PA12_RMP                 SYSCFG_CFGR1_PA12_RMP_Msk            /*!< PA12 Remap */
8274 #define SYSCFG_CFGR1_IR_POL_Pos               (5U)
8275 #define SYSCFG_CFGR1_IR_POL_Msk               (0x1UL << SYSCFG_CFGR1_IR_POL_Pos) /*!< 0x00000020 */
8276 #define SYSCFG_CFGR1_IR_POL                   SYSCFG_CFGR1_IR_POL_Msk            /*!< IROut Polarity Selection */
8277 #define SYSCFG_CFGR1_IR_MOD_Pos               (6U)
8278 #define SYSCFG_CFGR1_IR_MOD_Msk               (0x3UL << SYSCFG_CFGR1_IR_MOD_Pos) /*!< 0x000000C0 */
8279 #define SYSCFG_CFGR1_IR_MOD                   SYSCFG_CFGR1_IR_MOD_Msk            /*!< IRDA Modulation Envelope signal source selection */
8280 #define SYSCFG_CFGR1_IR_MOD_0                 (0x1UL << SYSCFG_CFGR1_IR_MOD_Pos) /*!< 0x00000040 */
8281 #define SYSCFG_CFGR1_IR_MOD_1                 (0x2UL << SYSCFG_CFGR1_IR_MOD_Pos) /*!< 0x00000080 */
8282 #define SYSCFG_CFGR1_BOOSTEN_Pos              (8U)
8283 #define SYSCFG_CFGR1_BOOSTEN_Msk              (0x1UL << SYSCFG_CFGR1_BOOSTEN_Pos) /*!< 0x00000100 */
8284 #define SYSCFG_CFGR1_BOOSTEN                  SYSCFG_CFGR1_BOOSTEN_Msk            /*!< I/O analog switch voltage booster enable */
8285 #define SYSCFG_CFGR1_UCPD1_STROBE_Pos         (9U)
8286 #define SYSCFG_CFGR1_UCPD1_STROBE_Msk         (0x1UL << SYSCFG_CFGR1_UCPD1_STROBE_Pos) /*!< 0x00000200 */
8287 #define SYSCFG_CFGR1_UCPD1_STROBE             SYSCFG_CFGR1_UCPD1_STROBE_Msk            /*!< Strobe signal bit for UCPD1 */
8288 #define SYSCFG_CFGR1_UCPD2_STROBE_Pos         (10U)
8289 #define SYSCFG_CFGR1_UCPD2_STROBE_Msk         (0x1UL << SYSCFG_CFGR1_UCPD2_STROBE_Pos) /*!< 0x00000400 */
8290 #define SYSCFG_CFGR1_UCPD2_STROBE             SYSCFG_CFGR1_UCPD2_STROBE_Msk            /*!< Strobe signal bit for UCPD2 */
8291 #define SYSCFG_CFGR1_I2C_PB6_FMP_Pos          (16U)
8292 #define SYSCFG_CFGR1_I2C_PB6_FMP_Msk          (0x1UL << SYSCFG_CFGR1_I2C_PB6_FMP_Pos)  /*!< 0x00010000 */
8293 #define SYSCFG_CFGR1_I2C_PB6_FMP              SYSCFG_CFGR1_I2C_PB6_FMP_Msk             /*!< I2C PB6 Fast mode plus */
8294 #define SYSCFG_CFGR1_I2C_PB7_FMP_Pos          (17U)
8295 #define SYSCFG_CFGR1_I2C_PB7_FMP_Msk          (0x1UL << SYSCFG_CFGR1_I2C_PB7_FMP_Pos)  /*!< 0x00020000 */
8296 #define SYSCFG_CFGR1_I2C_PB7_FMP              SYSCFG_CFGR1_I2C_PB7_FMP_Msk             /*!< I2C PB7 Fast mode plus */
8297 #define SYSCFG_CFGR1_I2C_PB8_FMP_Pos          (18U)
8298 #define SYSCFG_CFGR1_I2C_PB8_FMP_Msk          (0x1UL << SYSCFG_CFGR1_I2C_PB8_FMP_Pos)  /*!< 0x00040000 */
8299 #define SYSCFG_CFGR1_I2C_PB8_FMP              SYSCFG_CFGR1_I2C_PB8_FMP_Msk             /*!< I2C PB8 Fast mode plus */
8300 #define SYSCFG_CFGR1_I2C_PB9_FMP_Pos          (19U)
8301 #define SYSCFG_CFGR1_I2C_PB9_FMP_Msk          (0x1UL << SYSCFG_CFGR1_I2C_PB9_FMP_Pos)  /*!< 0x00080000 */
8302 #define SYSCFG_CFGR1_I2C_PB9_FMP              SYSCFG_CFGR1_I2C_PB9_FMP_Msk             /*!< I2C PB9 Fast mode plus */
8303 #define SYSCFG_CFGR1_I2C1_FMP_Pos             (20U)
8304 #define SYSCFG_CFGR1_I2C1_FMP_Msk             (0x1UL << SYSCFG_CFGR1_I2C1_FMP_Pos)     /*!< 0x00100000 */
8305 #define SYSCFG_CFGR1_I2C1_FMP                 SYSCFG_CFGR1_I2C1_FMP_Msk                /*!< Enable Fast Mode Plus on PB10, PB11, PF6 and PF7  */
8306 #define SYSCFG_CFGR1_I2C2_FMP_Pos             (21U)
8307 #define SYSCFG_CFGR1_I2C2_FMP_Msk             (0x1UL << SYSCFG_CFGR1_I2C2_FMP_Pos)     /*!< 0x00200000 */
8308 #define SYSCFG_CFGR1_I2C2_FMP                 SYSCFG_CFGR1_I2C2_FMP_Msk                /*!< Enable I2C2 Fast mode plus  */
8309 #define SYSCFG_CFGR1_I2C_PA9_FMP_Pos          (22U)
8310 #define SYSCFG_CFGR1_I2C_PA9_FMP_Msk          (0x1UL << SYSCFG_CFGR1_I2C_PA9_FMP_Pos)  /*!< 0x00400000 */
8311 #define SYSCFG_CFGR1_I2C_PA9_FMP              SYSCFG_CFGR1_I2C_PA9_FMP_Msk             /*!< Enable Fast Mode Plus on PA9  */
8312 #define SYSCFG_CFGR1_I2C_PA10_FMP_Pos         (23U)
8313 #define SYSCFG_CFGR1_I2C_PA10_FMP_Msk         (0x1UL << SYSCFG_CFGR1_I2C_PA10_FMP_Pos) /*!< 0x00800000 */
8314 #define SYSCFG_CFGR1_I2C_PA10_FMP             SYSCFG_CFGR1_I2C_PA10_FMP_Msk            /*!< Enable Fast Mode Plus on PA10 */
8315 #define SYSCFG_CFGR1_I2C3_FMP_Pos             (24U)
8316 #define SYSCFG_CFGR1_I2C3_FMP_Msk             (0x1UL << SYSCFG_CFGR1_I2C3_FMP_Pos)     /*!< 0x01000000 */
8317 #define SYSCFG_CFGR1_I2C3_FMP                 SYSCFG_CFGR1_I2C3_FMP_Msk                /*!< Enable I2C3 Fast mode plus  */
8318 
8319 /******************  Bit definition for SYSCFG_CFGR2 register  ****************/
8320 #define SYSCFG_CFGR2_CLL_Pos                  (0U)
8321 #define SYSCFG_CFGR2_CLL_Msk                  (0x1UL << SYSCFG_CFGR2_CLL_Pos)   /*!< 0x00000001 */
8322 #define SYSCFG_CFGR2_CLL                      SYSCFG_CFGR2_CLL_Msk              /*!< Enables and locks the LOCKUP (Hardfault) output of CortexM0 with Break Input of TIMER1 */
8323 #define SYSCFG_CFGR2_SPL_Pos                  (1U)
8324 #define SYSCFG_CFGR2_SPL_Msk                  (0x1UL << SYSCFG_CFGR2_SPL_Pos)   /*!< 0x00000002 */
8325 #define SYSCFG_CFGR2_SPL                      SYSCFG_CFGR2_SPL_Msk              /*!< Enables and locks the SRAM_PARITY error signal with Break Input of TIMER1 */
8326 #define SYSCFG_CFGR2_PVDL_Pos                 (2U)
8327 #define SYSCFG_CFGR2_PVDL_Msk                 (0x1UL << SYSCFG_CFGR2_PVDL_Pos)  /*!< 0x00000004 */
8328 #define SYSCFG_CFGR2_PVDL                     SYSCFG_CFGR2_PVDL_Msk             /*!< Enables and locks the PVD connection with Timer1 Break Input and also the PVD_EN and PVDSEL[2:0] bits of the Power Control Interface */
8329 #define SYSCFG_CFGR2_ECCL_Pos                 (3U)
8330 #define SYSCFG_CFGR2_ECCL_Msk                 (0x1UL << SYSCFG_CFGR2_ECCL_Pos)  /*!< 0x00000008 */
8331 #define SYSCFG_CFGR2_ECCL                     SYSCFG_CFGR2_ECCL_Msk             /*!< ECCL */
8332 #define SYSCFG_CFGR2_SPF_Pos                  (8U)
8333 #define SYSCFG_CFGR2_SPF_Msk                  (0x1UL << SYSCFG_CFGR2_SPF_Pos)   /*!< 0x00000100 */
8334 #define SYSCFG_CFGR2_SPF                      SYSCFG_CFGR2_SPF_Msk              /*!< SRAM Parity error flag */
8335 #define SYSCFG_CFGR2_SRAM_PE                  SYSCFG_CFGR2_SPF                  /*!< SRAM Parity error flag (define maintained for legacy purpose) */
8336 
8337 #define SYSCFG_CFGR2_PA1_CDEN_Pos             (16U)
8338 #define SYSCFG_CFGR2_PA1_CDEN_Msk             (0x1UL << SYSCFG_CFGR2_PA1_CDEN_Pos)   /* 0x00010000 */
8339 #define SYSCFG_CFGR2_PA1_CDEN                 SYSCFG_CFGR2_PA1_CDEN_Msk              /*!< PA[1] Clamping Diode Enable */
8340 #define SYSCFG_CFGR2_PA3_CDEN_Pos             (17U)
8341 #define SYSCFG_CFGR2_PA3_CDEN_Msk             (0x1UL << SYSCFG_CFGR2_PA3_CDEN_Pos)   /* 0x00020000 */
8342 #define SYSCFG_CFGR2_PA3_CDEN                 SYSCFG_CFGR2_PA3_CDEN_Msk              /*!< PA[3] Clamping Diode Enable */
8343 #define SYSCFG_CFGR2_PA5_CDEN_Pos             (18U)
8344 #define SYSCFG_CFGR2_PA5_CDEN_Msk             (0x1UL << SYSCFG_CFGR2_PA5_CDEN_Pos)   /* 0x00040000 */
8345 #define SYSCFG_CFGR2_PA5_CDEN                 SYSCFG_CFGR2_PA5_CDEN_Msk              /*!< PA[5] Clamping Diode Enable */
8346 #define SYSCFG_CFGR2_PA6_CDEN_Pos             (19U)
8347 #define SYSCFG_CFGR2_PA6_CDEN_Msk             (0x1UL << SYSCFG_CFGR2_PA6_CDEN_Pos)   /* 0x00080000 */
8348 #define SYSCFG_CFGR2_PA6_CDEN                 SYSCFG_CFGR2_PA6_CDEN_Msk              /*!< PA[6] Clamping Diode Enable */
8349 #define SYSCFG_CFGR2_PA13_CDEN_Pos            (20U)
8350 #define SYSCFG_CFGR2_PA13_CDEN_Msk            (0x1UL << SYSCFG_CFGR2_PA13_CDEN_Pos)  /* 0x00100000 */
8351 #define SYSCFG_CFGR2_PA13_CDEN                 SYSCFG_CFGR2_PA13_CDEN_Msk            /*!< PA[13] Clamping Diode Enable */
8352 #define SYSCFG_CFGR2_PB0_CDEN_Pos             (21U)
8353 #define SYSCFG_CFGR2_PB0_CDEN_Msk             (0x1UL << SYSCFG_CFGR2_PB0_CDEN_Pos)   /* 0x00200000 */
8354 #define SYSCFG_CFGR2_PB0_CDEN                 SYSCFG_CFGR2_PB0_CDEN_Msk              /*!< PB[0] Clamping Diode Enable */
8355 #define SYSCFG_CFGR2_PB1_CDEN_Pos             (22U)
8356 #define SYSCFG_CFGR2_PB1_CDEN_Msk             (0x1UL << SYSCFG_CFGR2_PB1_CDEN_Pos)   /* 0x00400000 */
8357 #define SYSCFG_CFGR2_PB1_CDEN                 SYSCFG_CFGR2_PB1_CDEN_Msk              /*!< PB[1] Clamping Diode Enable */
8358 #define SYSCFG_CFGR2_PB2_CDEN_Pos             (23U)
8359 #define SYSCFG_CFGR2_PB2_CDEN_Msk             (0x1UL << SYSCFG_CFGR2_PB2_CDEN_Pos)   /* 0x00800000 */
8360 #define SYSCFG_CFGR2_PB2_CDEN                 SYSCFG_CFGR2_PB2_CDEN_Msk              /*!< PB[2] Clamping Diode Enable */
8361 /*****************  Bit definition for SYSCFG_ITLINEx ISR Wrapper register  ****************/
8362 #define SYSCFG_ITLINE0_SR_EWDG_Pos            (0U)
8363 #define SYSCFG_ITLINE0_SR_EWDG_Msk            (0x1UL << SYSCFG_ITLINE0_SR_EWDG_Pos) /*!< 0x00000001 */
8364 #define SYSCFG_ITLINE0_SR_EWDG                SYSCFG_ITLINE0_SR_EWDG_Msk       /*!< EWDG interrupt */
8365 #define SYSCFG_ITLINE1_SR_PVDOUT_Pos          (0U)
8366 #define SYSCFG_ITLINE1_SR_PVDOUT_Msk          (0x1UL << SYSCFG_ITLINE1_SR_PVDOUT_Pos) /*!< 0x00000001 */
8367 #define SYSCFG_ITLINE1_SR_PVDOUT              SYSCFG_ITLINE1_SR_PVDOUT_Msk     /*!< Power voltage detection -> exti[16] Interrupt */
8368 #define SYSCFG_ITLINE1_SR_PVMOUT_Pos          (1U)
8369 #define SYSCFG_ITLINE1_SR_PVMOUT_Msk          (0x1UL << SYSCFG_ITLINE1_SR_PVMOUT_Pos) /*!< 0x00000002 */
8370 #define SYSCFG_ITLINE1_SR_PVMOUT              SYSCFG_ITLINE1_SR_PVMOUT_Msk     /*!< VDDUSB Power voltage monitor -> exti[34] Interrupt */
8371 #define SYSCFG_ITLINE2_SR_TAMPER_Pos          (0U)
8372 #define SYSCFG_ITLINE2_SR_TAMPER_Msk          (0x1UL << SYSCFG_ITLINE2_SR_TAMPER_Pos) /*!< 0x00000001 */
8373 #define SYSCFG_ITLINE2_SR_TAMPER              SYSCFG_ITLINE2_SR_TAMPER_Msk     /*!< TAMPER -> exti[21] interrupt */
8374 #define SYSCFG_ITLINE2_SR_RTC_Pos             (1U)
8375 #define SYSCFG_ITLINE2_SR_RTC_Msk             (0x1UL << SYSCFG_ITLINE2_SR_RTC_Pos) /*!< 0x00000002 */
8376 #define SYSCFG_ITLINE2_SR_RTC                 SYSCFG_ITLINE2_SR_RTC_Msk /*!< RTC -> exti[19] interrupt .... */
8377 #define SYSCFG_ITLINE3_SR_FLASH_ECC_Pos       (0U)
8378 #define SYSCFG_ITLINE3_SR_FLASH_ECC_Msk       (0x1UL << SYSCFG_ITLINE3_SR_FLASH_ECC_Pos) /*!< 0x00000001 */
8379 #define SYSCFG_ITLINE3_SR_FLASH_ECC           SYSCFG_ITLINE3_SR_FLASH_ECC_Msk  /*!< Flash ITF ECC interrupt */
8380 #define SYSCFG_ITLINE3_SR_FLASH_ITF_Pos       (1U)
8381 #define SYSCFG_ITLINE3_SR_FLASH_ITF_Msk       (0x1UL << SYSCFG_ITLINE3_SR_FLASH_ITF_Pos) /*!< 0x00000002 */
8382 #define SYSCFG_ITLINE3_SR_FLASH_ITF           SYSCFG_ITLINE3_SR_FLASH_ITF_Msk  /*!< FLASH ITF interrupt */
8383 #define SYSCFG_ITLINE4_SR_CLK_CTRL_Pos        (0U)
8384 #define SYSCFG_ITLINE4_SR_CLK_CTRL_Msk        (0x1UL << SYSCFG_ITLINE4_SR_CLK_CTRL_Pos) /*!< 0x00000001 */
8385 #define SYSCFG_ITLINE4_SR_CLK_CTRL            SYSCFG_ITLINE4_SR_CLK_CTRL_Msk   /*!< RCC interrupt */
8386 #define SYSCFG_ITLINE4_SR_CRS_Pos             (1U)
8387 #define SYSCFG_ITLINE4_SR_CRS_Msk             (0x1UL << SYSCFG_ITLINE4_SR_CRS_Pos) /*!< 0x00000002 */
8388 #define SYSCFG_ITLINE4_SR_CRS                 SYSCFG_ITLINE4_SR_CRS_Msk            /*!< CRS interrupt */
8389 #define SYSCFG_ITLINE5_SR_EXTI0_Pos           (0U)
8390 #define SYSCFG_ITLINE5_SR_EXTI0_Msk           (0x1UL << SYSCFG_ITLINE5_SR_EXTI0_Pos) /*!< 0x00000001 */
8391 #define SYSCFG_ITLINE5_SR_EXTI0               SYSCFG_ITLINE5_SR_EXTI0_Msk      /*!< External Interrupt 0 */
8392 #define SYSCFG_ITLINE5_SR_EXTI1_Pos           (1U)
8393 #define SYSCFG_ITLINE5_SR_EXTI1_Msk           (0x1UL << SYSCFG_ITLINE5_SR_EXTI1_Pos) /*!< 0x00000002 */
8394 #define SYSCFG_ITLINE5_SR_EXTI1               SYSCFG_ITLINE5_SR_EXTI1_Msk      /*!< External Interrupt 1 */
8395 #define SYSCFG_ITLINE6_SR_EXTI2_Pos           (0U)
8396 #define SYSCFG_ITLINE6_SR_EXTI2_Msk           (0x1UL << SYSCFG_ITLINE6_SR_EXTI2_Pos) /*!< 0x00000001 */
8397 #define SYSCFG_ITLINE6_SR_EXTI2               SYSCFG_ITLINE6_SR_EXTI2_Msk      /*!< External Interrupt 2 */
8398 #define SYSCFG_ITLINE6_SR_EXTI3_Pos           (1U)
8399 #define SYSCFG_ITLINE6_SR_EXTI3_Msk           (0x1UL << SYSCFG_ITLINE6_SR_EXTI3_Pos) /*!< 0x00000002 */
8400 #define SYSCFG_ITLINE6_SR_EXTI3               SYSCFG_ITLINE6_SR_EXTI3_Msk      /*!< External Interrupt 3 */
8401 #define SYSCFG_ITLINE7_SR_EXTI4_Pos           (0U)
8402 #define SYSCFG_ITLINE7_SR_EXTI4_Msk           (0x1UL << SYSCFG_ITLINE7_SR_EXTI4_Pos) /*!< 0x00000001 */
8403 #define SYSCFG_ITLINE7_SR_EXTI4               SYSCFG_ITLINE7_SR_EXTI4_Msk      /*!< External Interrupt 4 */
8404 #define SYSCFG_ITLINE7_SR_EXTI5_Pos           (1U)
8405 #define SYSCFG_ITLINE7_SR_EXTI5_Msk           (0x1UL << SYSCFG_ITLINE7_SR_EXTI5_Pos) /*!< 0x00000002 */
8406 #define SYSCFG_ITLINE7_SR_EXTI5               SYSCFG_ITLINE7_SR_EXTI5_Msk      /*!< External Interrupt 5 */
8407 #define SYSCFG_ITLINE7_SR_EXTI6_Pos           (2U)
8408 #define SYSCFG_ITLINE7_SR_EXTI6_Msk           (0x1UL << SYSCFG_ITLINE7_SR_EXTI6_Pos) /*!< 0x00000004 */
8409 #define SYSCFG_ITLINE7_SR_EXTI6               SYSCFG_ITLINE7_SR_EXTI6_Msk      /*!< External Interrupt 6 */
8410 #define SYSCFG_ITLINE7_SR_EXTI7_Pos           (3U)
8411 #define SYSCFG_ITLINE7_SR_EXTI7_Msk           (0x1UL << SYSCFG_ITLINE7_SR_EXTI7_Pos) /*!< 0x00000008 */
8412 #define SYSCFG_ITLINE7_SR_EXTI7               SYSCFG_ITLINE7_SR_EXTI7_Msk      /*!< External Interrupt 7 */
8413 #define SYSCFG_ITLINE7_SR_EXTI8_Pos           (4U)
8414 #define SYSCFG_ITLINE7_SR_EXTI8_Msk           (0x1UL << SYSCFG_ITLINE7_SR_EXTI8_Pos) /*!< 0x00000010 */
8415 #define SYSCFG_ITLINE7_SR_EXTI8               SYSCFG_ITLINE7_SR_EXTI8_Msk      /*!< External Interrupt 8 */
8416 #define SYSCFG_ITLINE7_SR_EXTI9_Pos           (5U)
8417 #define SYSCFG_ITLINE7_SR_EXTI9_Msk           (0x1UL << SYSCFG_ITLINE7_SR_EXTI9_Pos) /*!< 0x00000020 */
8418 #define SYSCFG_ITLINE7_SR_EXTI9               SYSCFG_ITLINE7_SR_EXTI9_Msk      /*!< External Interrupt 9 */
8419 #define SYSCFG_ITLINE7_SR_EXTI10_Pos          (6U)
8420 #define SYSCFG_ITLINE7_SR_EXTI10_Msk          (0x1UL << SYSCFG_ITLINE7_SR_EXTI10_Pos) /*!< 0x00000040 */
8421 #define SYSCFG_ITLINE7_SR_EXTI10              SYSCFG_ITLINE7_SR_EXTI10_Msk     /*!< External Interrupt 10 */
8422 #define SYSCFG_ITLINE7_SR_EXTI11_Pos          (7U)
8423 #define SYSCFG_ITLINE7_SR_EXTI11_Msk          (0x1UL << SYSCFG_ITLINE7_SR_EXTI11_Pos) /*!< 0x00000080 */
8424 #define SYSCFG_ITLINE7_SR_EXTI11              SYSCFG_ITLINE7_SR_EXTI11_Msk     /*!< External Interrupt 11 */
8425 #define SYSCFG_ITLINE7_SR_EXTI12_Pos          (8U)
8426 #define SYSCFG_ITLINE7_SR_EXTI12_Msk          (0x1UL << SYSCFG_ITLINE7_SR_EXTI12_Pos) /*!< 0x00000100 */
8427 #define SYSCFG_ITLINE7_SR_EXTI12              SYSCFG_ITLINE7_SR_EXTI12_Msk     /*!< External Interrupt 12 */
8428 #define SYSCFG_ITLINE7_SR_EXTI13_Pos          (9U)
8429 #define SYSCFG_ITLINE7_SR_EXTI13_Msk          (0x1UL << SYSCFG_ITLINE7_SR_EXTI13_Pos) /*!< 0x00000200 */
8430 #define SYSCFG_ITLINE7_SR_EXTI13              SYSCFG_ITLINE7_SR_EXTI13_Msk     /*!< External Interrupt 13 */
8431 #define SYSCFG_ITLINE7_SR_EXTI14_Pos          (10U)
8432 #define SYSCFG_ITLINE7_SR_EXTI14_Msk          (0x1UL << SYSCFG_ITLINE7_SR_EXTI14_Pos) /*!< 0x00000400 */
8433 #define SYSCFG_ITLINE7_SR_EXTI14              SYSCFG_ITLINE7_SR_EXTI14_Msk     /*!< External Interrupt 14 */
8434 #define SYSCFG_ITLINE7_SR_EXTI15_Pos          (11U)
8435 #define SYSCFG_ITLINE7_SR_EXTI15_Msk          (0x1UL << SYSCFG_ITLINE7_SR_EXTI15_Pos) /*!< 0x00000800 */
8436 #define SYSCFG_ITLINE7_SR_EXTI15              SYSCFG_ITLINE7_SR_EXTI15_Msk     /*!< External Interrupt 15 */
8437 #define SYSCFG_ITLINE8_SR_UCPD1_Pos           (0U)
8438 #define SYSCFG_ITLINE8_SR_UCPD1_Msk           (0x1UL << SYSCFG_ITLINE8_SR_UCPD1_Pos) /*!< 0x00000001 */
8439 #define SYSCFG_ITLINE8_SR_UCPD1               SYSCFG_ITLINE8_SR_UCPD1_Msk       /*!< UCPD1 -> exti[32] Interrupt */
8440 #define SYSCFG_ITLINE8_SR_UCPD2_Pos           (1U)
8441 #define SYSCFG_ITLINE8_SR_UCPD2_Msk           (0x1UL << SYSCFG_ITLINE8_SR_UCPD2_Pos) /*!< 0x00000002 */
8442 #define SYSCFG_ITLINE8_SR_UCPD2               SYSCFG_ITLINE8_SR_UCPD2_Msk       /*!< UCPD2 -> exti[33] Interrupt */
8443 #define SYSCFG_ITLINE8_SR_USB_Pos             (2U)
8444 #define SYSCFG_ITLINE8_SR_USB_Msk             (0x1UL << SYSCFG_ITLINE8_SR_USB_Pos)   /*!< 0x00000004 */
8445 #define SYSCFG_ITLINE8_SR_USB                 SYSCFG_ITLINE8_SR_USB_Msk              /*!< USB Interrupt */
8446 #define SYSCFG_ITLINE9_SR_DMA1_CH1_Pos        (0U)
8447 #define SYSCFG_ITLINE9_SR_DMA1_CH1_Msk        (0x1UL << SYSCFG_ITLINE9_SR_DMA1_CH1_Pos) /*!< 0x00000001 */
8448 #define SYSCFG_ITLINE9_SR_DMA1_CH1            SYSCFG_ITLINE9_SR_DMA1_CH1_Msk   /*!< DMA1 Channel 1 Interrupt */
8449 #define SYSCFG_ITLINE10_SR_DMA1_CH2_Pos       (0U)
8450 #define SYSCFG_ITLINE10_SR_DMA1_CH2_Msk       (0x1UL << SYSCFG_ITLINE10_SR_DMA1_CH2_Pos) /*!< 0x00000001 */
8451 #define SYSCFG_ITLINE10_SR_DMA1_CH2           SYSCFG_ITLINE10_SR_DMA1_CH2_Msk  /*!< DMA1 Channel 2 Interrupt */
8452 #define SYSCFG_ITLINE10_SR_DMA1_CH3_Pos       (1U)
8453 #define SYSCFG_ITLINE10_SR_DMA1_CH3_Msk       (0x1UL << SYSCFG_ITLINE10_SR_DMA1_CH3_Pos) /*!< 0x00000002 */
8454 #define SYSCFG_ITLINE10_SR_DMA1_CH3           SYSCFG_ITLINE10_SR_DMA1_CH3_Msk  /*!< DMA2 Channel 3 Interrupt */
8455 #define SYSCFG_ITLINE11_SR_DMAMUX1_Pos        (0U)
8456 #define SYSCFG_ITLINE11_SR_DMAMUX1_Msk        (0x1UL << SYSCFG_ITLINE11_SR_DMAMUX1_Pos) /*!< 0x00000001 */
8457 #define SYSCFG_ITLINE11_SR_DMAMUX1            SYSCFG_ITLINE11_SR_DMAMUX1_Msk    /*!< DMAMUX Interrupt */
8458 #define SYSCFG_ITLINE11_SR_DMA1_CH4_Pos       (1U)
8459 #define SYSCFG_ITLINE11_SR_DMA1_CH4_Msk       (0x1UL << SYSCFG_ITLINE11_SR_DMA1_CH4_Pos) /*!< 0x00000002 */
8460 #define SYSCFG_ITLINE11_SR_DMA1_CH4           SYSCFG_ITLINE11_SR_DMA1_CH4_Msk  /*!< DMA1 Channel 4 Interrupt */
8461 #define SYSCFG_ITLINE11_SR_DMA1_CH5_Pos       (2U)
8462 #define SYSCFG_ITLINE11_SR_DMA1_CH5_Msk       (0x1UL << SYSCFG_ITLINE11_SR_DMA1_CH5_Pos) /*!< 0x00000004 */
8463 #define SYSCFG_ITLINE11_SR_DMA1_CH5           SYSCFG_ITLINE11_SR_DMA1_CH5_Msk  /*!< DMA1 Channel 5 Interrupt */
8464 #define SYSCFG_ITLINE11_SR_DMA1_CH6_Pos       (3U)
8465 #define SYSCFG_ITLINE11_SR_DMA1_CH6_Msk       (0x1UL << SYSCFG_ITLINE11_SR_DMA1_CH6_Pos) /*!< 0x00000008 */
8466 #define SYSCFG_ITLINE11_SR_DMA1_CH6           SYSCFG_ITLINE11_SR_DMA1_CH6_Msk  /*!< DMA1 Channel 6 Interrupt */
8467 #define SYSCFG_ITLINE11_SR_DMA1_CH7_Pos       (4U)
8468 #define SYSCFG_ITLINE11_SR_DMA1_CH7_Msk       (0x1UL << SYSCFG_ITLINE11_SR_DMA1_CH7_Pos) /*!< 0x00000010 */
8469 #define SYSCFG_ITLINE11_SR_DMA1_CH7           SYSCFG_ITLINE11_SR_DMA1_CH7_Msk  /*!< DMA1 Channel 7 Interrupt */
8470 #define SYSCFG_ITLINE11_SR_DMA2_CH1_Pos       (5U)
8471 #define SYSCFG_ITLINE11_SR_DMA2_CH1_Msk       (0x1UL << SYSCFG_ITLINE11_SR_DMA2_CH1_Pos) /*!< 0x00000020 */
8472 #define SYSCFG_ITLINE11_SR_DMA2_CH1           SYSCFG_ITLINE11_SR_DMA2_CH1_Msk   /*!< DMA2 Channel 1 Interrupt */
8473 #define SYSCFG_ITLINE11_SR_DMA2_CH2_Pos       (6U)
8474 #define SYSCFG_ITLINE11_SR_DMA2_CH2_Msk       (0x1UL << SYSCFG_ITLINE11_SR_DMA2_CH2_Pos) /*!< 0x00000040 */
8475 #define SYSCFG_ITLINE11_SR_DMA2_CH2           SYSCFG_ITLINE11_SR_DMA2_CH2_Msk  /*!< DMA2 Channel 2 Interrupt */
8476 #define SYSCFG_ITLINE11_SR_DMA2_CH3_Pos       (7U)
8477 #define SYSCFG_ITLINE11_SR_DMA2_CH3_Msk       (0x1UL << SYSCFG_ITLINE11_SR_DMA2_CH3_Pos) /*!< 0x00000080 */
8478 #define SYSCFG_ITLINE11_SR_DMA2_CH3           SYSCFG_ITLINE11_SR_DMA2_CH3_Msk  /*!< DMA2 Channel 3 Interrupt */
8479 #define SYSCFG_ITLINE11_SR_DMA2_CH4_Pos       (8U)
8480 #define SYSCFG_ITLINE11_SR_DMA2_CH4_Msk       (0x1UL << SYSCFG_ITLINE11_SR_DMA2_CH4_Pos) /*!< 0x00000100 */
8481 #define SYSCFG_ITLINE11_SR_DMA2_CH4           SYSCFG_ITLINE11_SR_DMA2_CH4_Msk  /*!< DMA2 Channel 4 Interrupt */
8482 #define SYSCFG_ITLINE11_SR_DMA2_CH5_Pos       (9U)
8483 #define SYSCFG_ITLINE11_SR_DMA2_CH5_Msk       (0x1UL << SYSCFG_ITLINE11_SR_DMA2_CH5_Pos) /*!< 0x00000200 */
8484 #define SYSCFG_ITLINE11_SR_DMA2_CH5           SYSCFG_ITLINE11_SR_DMA2_CH5_Msk  /*!< DMA2 Channel 5 Interrupt */
8485 #define SYSCFG_ITLINE12_SR_ADC_Pos            (0U)
8486 #define SYSCFG_ITLINE12_SR_ADC_Msk            (0x1UL << SYSCFG_ITLINE12_SR_ADC_Pos) /*!< 0x00000001 */
8487 #define SYSCFG_ITLINE12_SR_ADC                SYSCFG_ITLINE12_SR_ADC_Msk       /*!< ADC Interrupt */
8488 #define SYSCFG_ITLINE12_SR_COMP1_Pos          (1U)
8489 #define SYSCFG_ITLINE12_SR_COMP1_Msk          (0x1UL << SYSCFG_ITLINE12_SR_COMP1_Pos) /*!< 0x00000002 */
8490 #define SYSCFG_ITLINE12_SR_COMP1              SYSCFG_ITLINE12_SR_COMP1_Msk     /*!< COMP1 Interrupt -> exti[17] */
8491 #define SYSCFG_ITLINE12_SR_COMP2_Pos          (2U)
8492 #define SYSCFG_ITLINE12_SR_COMP2_Msk          (0x1UL << SYSCFG_ITLINE12_SR_COMP2_Pos) /*!< 0x00000004 */
8493 #define SYSCFG_ITLINE12_SR_COMP2              SYSCFG_ITLINE12_SR_COMP2_Msk     /*!< COMP2 Interrupt -> exti[18] */
8494 #define SYSCFG_ITLINE12_SR_COMP3_Pos          (3U)
8495 #define SYSCFG_ITLINE12_SR_COMP3_Msk          (0x1UL << SYSCFG_ITLINE12_SR_COMP3_Pos) /*!< 0x00000008 */
8496 #define SYSCFG_ITLINE12_SR_COMP3              SYSCFG_ITLINE12_SR_COMP3_Msk     /*!< COMP3 Interrupt -> exti[20] */
8497 #define SYSCFG_ITLINE13_SR_TIM1_CCU_Pos       (0U)
8498 #define SYSCFG_ITLINE13_SR_TIM1_CCU_Msk       (0x1UL << SYSCFG_ITLINE13_SR_TIM1_CCU_Pos) /*!< 0x00000001 */
8499 #define SYSCFG_ITLINE13_SR_TIM1_CCU           SYSCFG_ITLINE13_SR_TIM1_CCU_Msk  /*!< TIM1 CCU Interrupt */
8500 #define SYSCFG_ITLINE13_SR_TIM1_TRG_Pos       (1U)
8501 #define SYSCFG_ITLINE13_SR_TIM1_TRG_Msk       (0x1UL << SYSCFG_ITLINE13_SR_TIM1_TRG_Pos) /*!< 0x00000002 */
8502 #define SYSCFG_ITLINE13_SR_TIM1_TRG           SYSCFG_ITLINE13_SR_TIM1_TRG_Msk  /*!< TIM1 TRG Interrupt */
8503 #define SYSCFG_ITLINE13_SR_TIM1_UPD_Pos       (2U)
8504 #define SYSCFG_ITLINE13_SR_TIM1_UPD_Msk       (0x1UL << SYSCFG_ITLINE13_SR_TIM1_UPD_Pos) /*!< 0x00000004 */
8505 #define SYSCFG_ITLINE13_SR_TIM1_UPD           SYSCFG_ITLINE13_SR_TIM1_UPD_Msk  /*!< TIM1 UPD Interrupt */
8506 #define SYSCFG_ITLINE13_SR_TIM1_BRK_Pos       (3U)
8507 #define SYSCFG_ITLINE13_SR_TIM1_BRK_Msk       (0x1UL << SYSCFG_ITLINE13_SR_TIM1_BRK_Pos) /*!< 0x00000008 */
8508 #define SYSCFG_ITLINE13_SR_TIM1_BRK           SYSCFG_ITLINE13_SR_TIM1_BRK_Msk  /*!< TIM1 BRK Interrupt */
8509 #define SYSCFG_ITLINE14_SR_TIM1_CC_Pos        (0U)
8510 #define SYSCFG_ITLINE14_SR_TIM1_CC_Msk        (0x1UL << SYSCFG_ITLINE14_SR_TIM1_CC_Pos) /*!< 0x00000001 */
8511 #define SYSCFG_ITLINE14_SR_TIM1_CC            SYSCFG_ITLINE14_SR_TIM1_CC_Msk   /*!< TIM1 CC Interrupt */
8512 #define SYSCFG_ITLINE15_SR_TIM2_GLB_Pos       (0U)
8513 #define SYSCFG_ITLINE15_SR_TIM2_GLB_Msk       (0x1UL << SYSCFG_ITLINE15_SR_TIM2_GLB_Pos) /*!< 0x00000001 */
8514 #define SYSCFG_ITLINE15_SR_TIM2_GLB           SYSCFG_ITLINE15_SR_TIM2_GLB_Msk  /*!< TIM2 GLB Interrupt */
8515 #define SYSCFG_ITLINE16_SR_TIM3_GLB_Pos       (0U)
8516 #define SYSCFG_ITLINE16_SR_TIM3_GLB_Msk       (0x1UL << SYSCFG_ITLINE16_SR_TIM3_GLB_Pos) /*!< 0x00000001 */
8517 #define SYSCFG_ITLINE16_SR_TIM3_GLB           SYSCFG_ITLINE16_SR_TIM3_GLB_Msk  /*!< TIM3 GLB Interrupt */
8518 #define SYSCFG_ITLINE16_SR_TIM4_GLB_Pos       (1U)
8519 #define SYSCFG_ITLINE16_SR_TIM4_GLB_Msk       (0x1UL << SYSCFG_ITLINE16_SR_TIM4_GLB_Pos) /*!< 0x00000002 */
8520 #define SYSCFG_ITLINE16_SR_TIM4_GLB           SYSCFG_ITLINE16_SR_TIM4_GLB_Msk  /*!< TIM4 GLB Interrupt */
8521 #define SYSCFG_ITLINE17_SR_TIM6_GLB_Pos       (0U)
8522 #define SYSCFG_ITLINE17_SR_TIM6_GLB_Msk       (0x1UL << SYSCFG_ITLINE17_SR_TIM6_GLB_Pos) /*!< 0x00000001 */
8523 #define SYSCFG_ITLINE17_SR_TIM6_GLB           SYSCFG_ITLINE17_SR_TIM6_GLB_Msk  /*!< TIM6 GLB Interrupt */
8524 #define SYSCFG_ITLINE17_SR_DAC_Pos            (1U)
8525 #define SYSCFG_ITLINE17_SR_DAC_Msk            (0x1UL << SYSCFG_ITLINE17_SR_DAC_Pos) /*!< 0x00000002 */
8526 #define SYSCFG_ITLINE17_SR_DAC                SYSCFG_ITLINE17_SR_DAC_Msk       /*!< DAC Interrupt */
8527 #define SYSCFG_ITLINE17_SR_LPTIM1_GLB_Pos     (2U)
8528 #define SYSCFG_ITLINE17_SR_LPTIM1_GLB_Msk     (0x1UL << SYSCFG_ITLINE17_SR_LPTIM1_GLB_Pos) /*!< 0x00000004 */
8529 #define SYSCFG_ITLINE17_SR_LPTIM1_GLB         SYSCFG_ITLINE17_SR_LPTIM1_GLB_Msk /*!< LPTIM1 -> exti[29] Interrupt */
8530 #define SYSCFG_ITLINE18_SR_TIM7_GLB_Pos       (0U)
8531 #define SYSCFG_ITLINE18_SR_TIM7_GLB_Msk       (0x1UL << SYSCFG_ITLINE18_SR_TIM7_GLB_Pos) /*!< 0x00000001 */
8532 #define SYSCFG_ITLINE18_SR_TIM7_GLB           SYSCFG_ITLINE18_SR_TIM7_GLB_Msk  /*!< TIM7 GLB Interrupt */
8533 #define SYSCFG_ITLINE18_SR_LPTIM2_GLB_Pos     (1U)
8534 #define SYSCFG_ITLINE18_SR_LPTIM2_GLB_Msk     (0x1UL << SYSCFG_ITLINE18_SR_LPTIM2_GLB_Pos) /*!< 0x00000002 */
8535 #define SYSCFG_ITLINE18_SR_LPTIM2_GLB         SYSCFG_ITLINE18_SR_LPTIM2_GLB_Msk /*!< LPTIM2 -> exti[30] Interrupt */
8536 #define SYSCFG_ITLINE19_SR_TIM14_GLB_Pos      (0U)
8537 #define SYSCFG_ITLINE19_SR_TIM14_GLB_Msk      (0x1UL << SYSCFG_ITLINE19_SR_TIM14_GLB_Pos) /*!< 0x00000001 */
8538 #define SYSCFG_ITLINE19_SR_TIM14_GLB          SYSCFG_ITLINE19_SR_TIM14_GLB_Msk /*!< TIM14 GLB Interrupt */
8539 #define SYSCFG_ITLINE20_SR_TIM15_GLB_Pos      (0U)
8540 #define SYSCFG_ITLINE20_SR_TIM15_GLB_Msk      (0x1UL << SYSCFG_ITLINE20_SR_TIM15_GLB_Pos) /*!< 0x00000001 */
8541 #define SYSCFG_ITLINE20_SR_TIM15_GLB          SYSCFG_ITLINE20_SR_TIM15_GLB_Msk /*!< TIM15 GLB Interrupt */
8542 #define SYSCFG_ITLINE21_SR_TIM16_GLB_Pos      (0U)
8543 #define SYSCFG_ITLINE21_SR_TIM16_GLB_Msk      (0x1UL << SYSCFG_ITLINE21_SR_TIM16_GLB_Pos) /*!< 0x00000001 */
8544 #define SYSCFG_ITLINE21_SR_TIM16_GLB          SYSCFG_ITLINE21_SR_TIM16_GLB_Msk /*!< TIM16 GLB Interrupt */
8545 #define SYSCFG_ITLINE21_SR_FDCAN1_IT0_Pos     (1U)
8546 #define SYSCFG_ITLINE21_SR_FDCAN1_IT0_Msk     (0x1UL << SYSCFG_ITLINE21_SR_FDCAN1_IT0_Pos) /*!< 0x00000002 */
8547 #define SYSCFG_ITLINE21_SR_FDCAN1_IT0         SYSCFG_ITLINE21_SR_FDCAN1_IT0_Msk  /*!< FDCAN1 IT0 Interrupt */
8548 #define SYSCFG_ITLINE21_SR_FDCAN2_IT0_Pos     (2U)
8549 #define SYSCFG_ITLINE21_SR_FDCAN2_IT0_Msk     (0x1UL << SYSCFG_ITLINE21_SR_FDCAN2_IT0_Pos) /*!< 0x00000003 */
8550 #define SYSCFG_ITLINE21_SR_FDCAN2_IT0         SYSCFG_ITLINE21_SR_FDCAN2_IT0_Msk  /*!< FDCAN2 IT0 Interrupt */
8551 #define SYSCFG_ITLINE22_SR_TIM17_GLB_Pos      (0U)
8552 #define SYSCFG_ITLINE22_SR_TIM17_GLB_Msk      (0x1UL << SYSCFG_ITLINE22_SR_TIM17_GLB_Pos) /*!< 0x00000001 */
8553 #define SYSCFG_ITLINE22_SR_TIM17_GLB          SYSCFG_ITLINE22_SR_TIM17_GLB_Msk /*!< TIM17 GLB Interrupt */
8554 #define SYSCFG_ITLINE22_SR_FDCAN1_IT1_Pos     (1U)
8555 #define SYSCFG_ITLINE22_SR_FDCAN1_IT1_Msk     (0x1UL << SYSCFG_ITLINE22_SR_FDCAN1_IT1_Pos) /*!< 0x00000002 */
8556 #define SYSCFG_ITLINE22_SR_FDCAN1_IT1         SYSCFG_ITLINE22_SR_FDCAN1_IT1_Msk  /*!< FDCAN1 IT1 Interrupt */
8557 #define SYSCFG_ITLINE22_SR_FDCAN2_IT1_Pos     (2U)
8558 #define SYSCFG_ITLINE22_SR_FDCAN2_IT1_Msk     (0x1UL << SYSCFG_ITLINE22_SR_FDCAN2_IT1_Pos) /*!< 0x00000003 */
8559 #define SYSCFG_ITLINE22_SR_FDCAN2_IT1         SYSCFG_ITLINE22_SR_FDCAN2_IT1_Msk  /*!< FDCAN2 IT1 Interrupt */
8560 #define SYSCFG_ITLINE23_SR_I2C1_GLB_Pos       (0U)
8561 #define SYSCFG_ITLINE23_SR_I2C1_GLB_Msk       (0x1UL << SYSCFG_ITLINE23_SR_I2C1_GLB_Pos) /*!< 0x00000001 */
8562 #define SYSCFG_ITLINE23_SR_I2C1_GLB           SYSCFG_ITLINE23_SR_I2C1_GLB_Msk  /*!< I2C1 GLB Interrupt -> exti[23] */
8563 #define SYSCFG_ITLINE24_SR_I2C2_GLB_Pos       (0U)
8564 #define SYSCFG_ITLINE24_SR_I2C2_GLB_Msk       (0x1UL << SYSCFG_ITLINE24_SR_I2C2_GLB_Pos) /*!< 0x00000001 */
8565 #define SYSCFG_ITLINE24_SR_I2C2_GLB           SYSCFG_ITLINE24_SR_I2C2_GLB_Msk  /*!< I2C2 GLB Interrupt  -> exti[22]*/
8566 #define SYSCFG_ITLINE24_SR_I2C3_GLB_Pos       (1U)
8567 #define SYSCFG_ITLINE24_SR_I2C3_GLB_Msk       (0x1UL << SYSCFG_ITLINE24_SR_I2C3_GLB_Pos) /*!< 0x00000002 */
8568 #define SYSCFG_ITLINE24_SR_I2C3_GLB           SYSCFG_ITLINE24_SR_I2C3_GLB_Msk  /*!< I2C3 GLB Interrupt  -> exti[24]*/
8569 #define SYSCFG_ITLINE25_SR_SPI1_Pos           (0U)
8570 #define SYSCFG_ITLINE25_SR_SPI1_Msk           (0x1UL << SYSCFG_ITLINE25_SR_SPI1_Pos) /*!< 0x00000001 */
8571 #define SYSCFG_ITLINE25_SR_SPI1               SYSCFG_ITLINE25_SR_SPI1_Msk      /*!< SPI1 Interrupt */
8572 #define SYSCFG_ITLINE26_SR_SPI2_Pos           (0U)
8573 #define SYSCFG_ITLINE26_SR_SPI2_Msk           (0x1UL << SYSCFG_ITLINE26_SR_SPI2_Pos) /*!< 0x00000001 */
8574 #define SYSCFG_ITLINE26_SR_SPI2               SYSCFG_ITLINE26_SR_SPI2_Msk      /*!< SPI2  Interrupt */
8575 #define SYSCFG_ITLINE26_SR_SPI3_Pos           (1U)
8576 #define SYSCFG_ITLINE26_SR_SPI3_Msk           (0x1UL << SYSCFG_ITLINE26_SR_SPI3_Pos) /*!< 0x00000002 */
8577 #define SYSCFG_ITLINE26_SR_SPI3               SYSCFG_ITLINE26_SR_SPI3_Msk      /*!< SPI3  Interrupt */
8578 #define SYSCFG_ITLINE27_SR_USART1_GLB_Pos     (0U)
8579 #define SYSCFG_ITLINE27_SR_USART1_GLB_Msk     (0x1UL << SYSCFG_ITLINE27_SR_USART1_GLB_Pos) /*!< 0x00000001 */
8580 #define SYSCFG_ITLINE27_SR_USART1_GLB         SYSCFG_ITLINE27_SR_USART1_GLB_Msk /*!< USART1 GLB Interrupt -> exti[25] */
8581 #define SYSCFG_ITLINE28_SR_USART2_GLB_Pos     (0U)
8582 #define SYSCFG_ITLINE28_SR_USART2_GLB_Msk     (0x1UL << SYSCFG_ITLINE28_SR_USART2_GLB_Pos) /*!< 0x00000001 */
8583 #define SYSCFG_ITLINE28_SR_USART2_GLB         SYSCFG_ITLINE28_SR_USART2_GLB_Msk /*!< USART2 GLB Interrupt -> exti[26] */
8584 #define SYSCFG_ITLINE28_SR_LPUART2_GLB_Pos    (1U)
8585 #define SYSCFG_ITLINE28_SR_LPUART2_GLB_Msk    (0x1UL << SYSCFG_ITLINE28_SR_LPUART2_GLB_Pos) /*!< 0x00000002 */
8586 #define SYSCFG_ITLINE28_SR_LPUART2_GLB        SYSCFG_ITLINE28_SR_LPUART2_GLB_Msk /*!< LPUART2 GLB Interrupt */
8587 #define SYSCFG_ITLINE29_SR_USART3_GLB_Pos     (0U)
8588 #define SYSCFG_ITLINE29_SR_USART3_GLB_Msk     (0x1UL << SYSCFG_ITLINE29_SR_USART3_GLB_Pos) /*!< 0x00000001 */
8589 #define SYSCFG_ITLINE29_SR_USART3_GLB         SYSCFG_ITLINE29_SR_USART3_GLB_Msk /*!< USART3 GLB Interrupt */
8590 #define SYSCFG_ITLINE29_SR_USART4_GLB_Pos     (1U)
8591 #define SYSCFG_ITLINE29_SR_USART4_GLB_Msk     (0x1UL << SYSCFG_ITLINE29_SR_USART4_GLB_Pos) /*!< 0x00000002 */
8592 #define SYSCFG_ITLINE29_SR_USART4_GLB         SYSCFG_ITLINE29_SR_USART4_GLB_Msk /*!< USART4 GLB Interrupt */
8593 #define SYSCFG_ITLINE29_SR_LPUART1_GLB_Pos    (2U)
8594 #define SYSCFG_ITLINE29_SR_LPUART1_GLB_Msk    (0x1UL << SYSCFG_ITLINE29_SR_LPUART1_GLB_Pos) /*!< 0x00000004 */
8595 #define SYSCFG_ITLINE29_SR_LPUART1_GLB        SYSCFG_ITLINE29_SR_LPUART1_GLB_Msk /*!< LPUART1 GLB Interrupt -> exti[28] */
8596 #define SYSCFG_ITLINE29_SR_USART5_GLB_Pos     (3U)
8597 #define SYSCFG_ITLINE29_SR_USART5_GLB_Msk     (0x1UL << SYSCFG_ITLINE29_SR_USART5_GLB_Pos) /*!< 0x00000008 */
8598 #define SYSCFG_ITLINE29_SR_USART5_GLB         SYSCFG_ITLINE29_SR_USART5_GLB_Msk /*!< USART5 GLB Interrupt */
8599 #define SYSCFG_ITLINE29_SR_USART6_GLB_Pos     (4U)
8600 #define SYSCFG_ITLINE29_SR_USART6_GLB_Msk     (0x1UL << SYSCFG_ITLINE29_SR_USART6_GLB_Pos) /*!< 0x00000010 */
8601 #define SYSCFG_ITLINE29_SR_USART6_GLB         SYSCFG_ITLINE29_SR_USART6_GLB_Msk /*!< USART6 GLB Interrupt */
8602 #define SYSCFG_ITLINE30_SR_CEC_Pos            (0U)
8603 #define SYSCFG_ITLINE30_SR_CEC_Msk            (0x1UL << SYSCFG_ITLINE30_SR_CEC_Pos) /*!< 0x00000001 */
8604 #define SYSCFG_ITLINE30_SR_CEC                SYSCFG_ITLINE30_SR_CEC_Msk       /*!< CEC Interrupt-> exti[27] */
8605 #define SYSCFG_ITLINE31_SR_RNG_Pos            (0U)
8606 #define SYSCFG_ITLINE31_SR_RNG_Msk            (0x1UL << SYSCFG_ITLINE31_SR_RNG_Pos) /*!< 0x00000001 */
8607 #define SYSCFG_ITLINE31_SR_RNG                SYSCFG_ITLINE31_SR_RNG_Msk       /*!< RNG Interrupt */
8608 #define SYSCFG_ITLINE31_SR_AES_Pos            (1U)
8609 #define SYSCFG_ITLINE31_SR_AES_Msk            (0x1UL << SYSCFG_ITLINE31_SR_AES_Pos) /*!< 0x00000002 */
8610 #define SYSCFG_ITLINE31_SR_AES                SYSCFG_ITLINE31_SR_AES_Msk       /*!< AES Interrupt */
8611 
8612 /******************************************************************************/
8613 /*                                                                            */
8614 /*                                    TIM                                     */
8615 /*                                                                            */
8616 /******************************************************************************/
8617 /*******************  Bit definition for TIM_CR1 register  ********************/
8618 #define TIM_CR1_CEN_Pos           (0U)
8619 #define TIM_CR1_CEN_Msk           (0x1UL << TIM_CR1_CEN_Pos)                   /*!< 0x00000001 */
8620 #define TIM_CR1_CEN               TIM_CR1_CEN_Msk                              /*!<Counter enable */
8621 #define TIM_CR1_UDIS_Pos          (1U)
8622 #define TIM_CR1_UDIS_Msk          (0x1UL << TIM_CR1_UDIS_Pos)                  /*!< 0x00000002 */
8623 #define TIM_CR1_UDIS              TIM_CR1_UDIS_Msk                             /*!<Update disable */
8624 #define TIM_CR1_URS_Pos           (2U)
8625 #define TIM_CR1_URS_Msk           (0x1UL << TIM_CR1_URS_Pos)                   /*!< 0x00000004 */
8626 #define TIM_CR1_URS               TIM_CR1_URS_Msk                              /*!<Update request source */
8627 #define TIM_CR1_OPM_Pos           (3U)
8628 #define TIM_CR1_OPM_Msk           (0x1UL << TIM_CR1_OPM_Pos)                   /*!< 0x00000008 */
8629 #define TIM_CR1_OPM               TIM_CR1_OPM_Msk                              /*!<One pulse mode */
8630 #define TIM_CR1_DIR_Pos           (4U)
8631 #define TIM_CR1_DIR_Msk           (0x1UL << TIM_CR1_DIR_Pos)                   /*!< 0x00000010 */
8632 #define TIM_CR1_DIR               TIM_CR1_DIR_Msk                              /*!<Direction */
8633 
8634 #define TIM_CR1_CMS_Pos           (5U)
8635 #define TIM_CR1_CMS_Msk           (0x3UL << TIM_CR1_CMS_Pos)                   /*!< 0x00000060 */
8636 #define TIM_CR1_CMS               TIM_CR1_CMS_Msk                              /*!<CMS[1:0] bits (Center-aligned mode selection) */
8637 #define TIM_CR1_CMS_0             (0x1UL << TIM_CR1_CMS_Pos)                   /*!< 0x00000020 */
8638 #define TIM_CR1_CMS_1             (0x2UL << TIM_CR1_CMS_Pos)                   /*!< 0x00000040 */
8639 
8640 #define TIM_CR1_ARPE_Pos          (7U)
8641 #define TIM_CR1_ARPE_Msk          (0x1UL << TIM_CR1_ARPE_Pos)                  /*!< 0x00000080 */
8642 #define TIM_CR1_ARPE              TIM_CR1_ARPE_Msk                             /*!<Auto-reload preload enable */
8643 
8644 #define TIM_CR1_CKD_Pos           (8U)
8645 #define TIM_CR1_CKD_Msk           (0x3UL << TIM_CR1_CKD_Pos)                   /*!< 0x00000300 */
8646 #define TIM_CR1_CKD               TIM_CR1_CKD_Msk                              /*!<CKD[1:0] bits (clock division) */
8647 #define TIM_CR1_CKD_0             (0x1UL << TIM_CR1_CKD_Pos)                   /*!< 0x00000100 */
8648 #define TIM_CR1_CKD_1             (0x2UL << TIM_CR1_CKD_Pos)                   /*!< 0x00000200 */
8649 
8650 #define TIM_CR1_UIFREMAP_Pos      (11U)
8651 #define TIM_CR1_UIFREMAP_Msk      (0x1UL << TIM_CR1_UIFREMAP_Pos)              /*!< 0x00000800 */
8652 #define TIM_CR1_UIFREMAP          TIM_CR1_UIFREMAP_Msk                         /*!<Update interrupt flag remap */
8653 
8654 /*******************  Bit definition for TIM_CR2 register  ********************/
8655 #define TIM_CR2_CCPC_Pos          (0U)
8656 #define TIM_CR2_CCPC_Msk          (0x1UL << TIM_CR2_CCPC_Pos)                  /*!< 0x00000001 */
8657 #define TIM_CR2_CCPC              TIM_CR2_CCPC_Msk                             /*!<Capture/Compare Preloaded Control */
8658 #define TIM_CR2_CCUS_Pos          (2U)
8659 #define TIM_CR2_CCUS_Msk          (0x1UL << TIM_CR2_CCUS_Pos)                  /*!< 0x00000004 */
8660 #define TIM_CR2_CCUS              TIM_CR2_CCUS_Msk                             /*!<Capture/Compare Control Update Selection */
8661 #define TIM_CR2_CCDS_Pos          (3U)
8662 #define TIM_CR2_CCDS_Msk          (0x1UL << TIM_CR2_CCDS_Pos)                  /*!< 0x00000008 */
8663 #define TIM_CR2_CCDS              TIM_CR2_CCDS_Msk                             /*!<Capture/Compare DMA Selection */
8664 
8665 #define TIM_CR2_MMS_Pos           (4U)
8666 #define TIM_CR2_MMS_Msk           (0x7UL << TIM_CR2_MMS_Pos)                   /*!< 0x00000070 */
8667 #define TIM_CR2_MMS               TIM_CR2_MMS_Msk                              /*!<MMS[2:0] bits (Master Mode Selection) */
8668 #define TIM_CR2_MMS_0             (0x1UL << TIM_CR2_MMS_Pos)                   /*!< 0x00000010 */
8669 #define TIM_CR2_MMS_1             (0x2UL << TIM_CR2_MMS_Pos)                   /*!< 0x00000020 */
8670 #define TIM_CR2_MMS_2             (0x4UL << TIM_CR2_MMS_Pos)                   /*!< 0x00000040 */
8671 
8672 #define TIM_CR2_TI1S_Pos          (7U)
8673 #define TIM_CR2_TI1S_Msk          (0x1UL << TIM_CR2_TI1S_Pos)                  /*!< 0x00000080 */
8674 #define TIM_CR2_TI1S              TIM_CR2_TI1S_Msk                             /*!<TI1 Selection */
8675 #define TIM_CR2_OIS1_Pos          (8U)
8676 #define TIM_CR2_OIS1_Msk          (0x1UL << TIM_CR2_OIS1_Pos)                  /*!< 0x00000100 */
8677 #define TIM_CR2_OIS1              TIM_CR2_OIS1_Msk                             /*!<Output Idle state 1 (OC1 output) */
8678 #define TIM_CR2_OIS1N_Pos         (9U)
8679 #define TIM_CR2_OIS1N_Msk         (0x1UL << TIM_CR2_OIS1N_Pos)                 /*!< 0x00000200 */
8680 #define TIM_CR2_OIS1N             TIM_CR2_OIS1N_Msk                            /*!<Output Idle state 1 (OC1N output) */
8681 #define TIM_CR2_OIS2_Pos          (10U)
8682 #define TIM_CR2_OIS2_Msk          (0x1UL << TIM_CR2_OIS2_Pos)                  /*!< 0x00000400 */
8683 #define TIM_CR2_OIS2              TIM_CR2_OIS2_Msk                             /*!<Output Idle state 2 (OC2 output) */
8684 #define TIM_CR2_OIS2N_Pos         (11U)
8685 #define TIM_CR2_OIS2N_Msk         (0x1UL << TIM_CR2_OIS2N_Pos)                 /*!< 0x00000800 */
8686 #define TIM_CR2_OIS2N             TIM_CR2_OIS2N_Msk                            /*!<Output Idle state 2 (OC2N output) */
8687 #define TIM_CR2_OIS3_Pos          (12U)
8688 #define TIM_CR2_OIS3_Msk          (0x1UL << TIM_CR2_OIS3_Pos)                  /*!< 0x00001000 */
8689 #define TIM_CR2_OIS3              TIM_CR2_OIS3_Msk                             /*!<Output Idle state 3 (OC3 output) */
8690 #define TIM_CR2_OIS3N_Pos         (13U)
8691 #define TIM_CR2_OIS3N_Msk         (0x1UL << TIM_CR2_OIS3N_Pos)                 /*!< 0x00002000 */
8692 #define TIM_CR2_OIS3N             TIM_CR2_OIS3N_Msk                            /*!<Output Idle state 3 (OC3N output) */
8693 #define TIM_CR2_OIS4_Pos          (14U)
8694 #define TIM_CR2_OIS4_Msk          (0x1UL << TIM_CR2_OIS4_Pos)                  /*!< 0x00004000 */
8695 #define TIM_CR2_OIS4              TIM_CR2_OIS4_Msk                             /*!<Output Idle state 4 (OC4 output) */
8696 #define TIM_CR2_OIS5_Pos          (16U)
8697 #define TIM_CR2_OIS5_Msk          (0x1UL << TIM_CR2_OIS5_Pos)                  /*!< 0x00010000 */
8698 #define TIM_CR2_OIS5              TIM_CR2_OIS5_Msk                             /*!<Output Idle state 5 (OC5 output) */
8699 #define TIM_CR2_OIS6_Pos          (18U)
8700 #define TIM_CR2_OIS6_Msk          (0x1UL << TIM_CR2_OIS6_Pos)                  /*!< 0x00040000 */
8701 #define TIM_CR2_OIS6              TIM_CR2_OIS6_Msk                             /*!<Output Idle state 6 (OC6 output) */
8702 
8703 #define TIM_CR2_MMS2_Pos          (20U)
8704 #define TIM_CR2_MMS2_Msk          (0xFUL << TIM_CR2_MMS2_Pos)                  /*!< 0x00F00000 */
8705 #define TIM_CR2_MMS2              TIM_CR2_MMS2_Msk                             /*!<MMS[2:0] bits (Master Mode Selection) */
8706 #define TIM_CR2_MMS2_0            (0x1UL << TIM_CR2_MMS2_Pos)                  /*!< 0x00100000 */
8707 #define TIM_CR2_MMS2_1            (0x2UL << TIM_CR2_MMS2_Pos)                  /*!< 0x00200000 */
8708 #define TIM_CR2_MMS2_2            (0x4UL << TIM_CR2_MMS2_Pos)                  /*!< 0x00400000 */
8709 #define TIM_CR2_MMS2_3            (0x8UL << TIM_CR2_MMS2_Pos)                  /*!< 0x00800000 */
8710 
8711 /*******************  Bit definition for TIM_SMCR register  *******************/
8712 #define TIM_SMCR_SMS_Pos          (0U)
8713 #define TIM_SMCR_SMS_Msk          (0x10007UL << TIM_SMCR_SMS_Pos)              /*!< 0x00010007 */
8714 #define TIM_SMCR_SMS              TIM_SMCR_SMS_Msk                             /*!<SMS[2:0] bits (Slave mode selection) */
8715 #define TIM_SMCR_SMS_0            (0x00001UL << TIM_SMCR_SMS_Pos)              /*!< 0x00000001 */
8716 #define TIM_SMCR_SMS_1            (0x00002UL << TIM_SMCR_SMS_Pos)              /*!< 0x00000002 */
8717 #define TIM_SMCR_SMS_2            (0x00004UL << TIM_SMCR_SMS_Pos)              /*!< 0x00000004 */
8718 #define TIM_SMCR_SMS_3            (0x10000UL << TIM_SMCR_SMS_Pos)              /*!< 0x00010000 */
8719 
8720 #define TIM_SMCR_OCCS_Pos         (3U)
8721 #define TIM_SMCR_OCCS_Msk         (0x1UL << TIM_SMCR_OCCS_Pos)                 /*!< 0x00000008 */
8722 #define TIM_SMCR_OCCS             TIM_SMCR_OCCS_Msk                            /*!< OCREF clear selection */
8723 
8724 #define TIM_SMCR_TS_Pos           (4U)
8725 #define TIM_SMCR_TS_Msk           (0x30007UL << TIM_SMCR_TS_Pos)               /*!< 0x00300070 */
8726 #define TIM_SMCR_TS               TIM_SMCR_TS_Msk                              /*!<TS[2:0] bits (Trigger selection) */
8727 #define TIM_SMCR_TS_0             (0x00001UL << TIM_SMCR_TS_Pos)               /*!< 0x00000010 */
8728 #define TIM_SMCR_TS_1             (0x00002UL << TIM_SMCR_TS_Pos)               /*!< 0x00000020 */
8729 #define TIM_SMCR_TS_2             (0x00004UL << TIM_SMCR_TS_Pos)               /*!< 0x00000040 */
8730 #define TIM_SMCR_TS_3             (0x10000UL << TIM_SMCR_TS_Pos)               /*!< 0x00100000 */
8731 #define TIM_SMCR_TS_4             (0x20000UL << TIM_SMCR_TS_Pos)               /*!< 0x00200000 */
8732 
8733 #define TIM_SMCR_MSM_Pos          (7U)
8734 #define TIM_SMCR_MSM_Msk          (0x1UL << TIM_SMCR_MSM_Pos)                  /*!< 0x00000080 */
8735 #define TIM_SMCR_MSM              TIM_SMCR_MSM_Msk                             /*!<Master/slave mode */
8736 
8737 #define TIM_SMCR_ETF_Pos          (8U)
8738 #define TIM_SMCR_ETF_Msk          (0xFUL << TIM_SMCR_ETF_Pos)                  /*!< 0x00000F00 */
8739 #define TIM_SMCR_ETF              TIM_SMCR_ETF_Msk                             /*!<ETF[3:0] bits (External trigger filter) */
8740 #define TIM_SMCR_ETF_0            (0x1UL << TIM_SMCR_ETF_Pos)                  /*!< 0x00000100 */
8741 #define TIM_SMCR_ETF_1            (0x2UL << TIM_SMCR_ETF_Pos)                  /*!< 0x00000200 */
8742 #define TIM_SMCR_ETF_2            (0x4UL << TIM_SMCR_ETF_Pos)                  /*!< 0x00000400 */
8743 #define TIM_SMCR_ETF_3            (0x8UL << TIM_SMCR_ETF_Pos)                  /*!< 0x00000800 */
8744 
8745 #define TIM_SMCR_ETPS_Pos         (12U)
8746 #define TIM_SMCR_ETPS_Msk         (0x3UL << TIM_SMCR_ETPS_Pos)                 /*!< 0x00003000 */
8747 #define TIM_SMCR_ETPS             TIM_SMCR_ETPS_Msk                            /*!<ETPS[1:0] bits (External trigger prescaler) */
8748 #define TIM_SMCR_ETPS_0           (0x1UL << TIM_SMCR_ETPS_Pos)                 /*!< 0x00001000 */
8749 #define TIM_SMCR_ETPS_1           (0x2UL << TIM_SMCR_ETPS_Pos)                 /*!< 0x00002000 */
8750 
8751 #define TIM_SMCR_ECE_Pos          (14U)
8752 #define TIM_SMCR_ECE_Msk          (0x1UL << TIM_SMCR_ECE_Pos)                  /*!< 0x00004000 */
8753 #define TIM_SMCR_ECE              TIM_SMCR_ECE_Msk                             /*!<External clock enable */
8754 #define TIM_SMCR_ETP_Pos          (15U)
8755 #define TIM_SMCR_ETP_Msk          (0x1UL << TIM_SMCR_ETP_Pos)                  /*!< 0x00008000 */
8756 #define TIM_SMCR_ETP              TIM_SMCR_ETP_Msk                             /*!<External trigger polarity */
8757 
8758 /*******************  Bit definition for TIM_DIER register  *******************/
8759 #define TIM_DIER_UIE_Pos          (0U)
8760 #define TIM_DIER_UIE_Msk          (0x1UL << TIM_DIER_UIE_Pos)                  /*!< 0x00000001 */
8761 #define TIM_DIER_UIE              TIM_DIER_UIE_Msk                             /*!<Update interrupt enable */
8762 #define TIM_DIER_CC1IE_Pos        (1U)
8763 #define TIM_DIER_CC1IE_Msk        (0x1UL << TIM_DIER_CC1IE_Pos)                /*!< 0x00000002 */
8764 #define TIM_DIER_CC1IE            TIM_DIER_CC1IE_Msk                           /*!<Capture/Compare 1 interrupt enable */
8765 #define TIM_DIER_CC2IE_Pos        (2U)
8766 #define TIM_DIER_CC2IE_Msk        (0x1UL << TIM_DIER_CC2IE_Pos)                /*!< 0x00000004 */
8767 #define TIM_DIER_CC2IE            TIM_DIER_CC2IE_Msk                           /*!<Capture/Compare 2 interrupt enable */
8768 #define TIM_DIER_CC3IE_Pos        (3U)
8769 #define TIM_DIER_CC3IE_Msk        (0x1UL << TIM_DIER_CC3IE_Pos)                /*!< 0x00000008 */
8770 #define TIM_DIER_CC3IE            TIM_DIER_CC3IE_Msk                           /*!<Capture/Compare 3 interrupt enable */
8771 #define TIM_DIER_CC4IE_Pos        (4U)
8772 #define TIM_DIER_CC4IE_Msk        (0x1UL << TIM_DIER_CC4IE_Pos)                /*!< 0x00000010 */
8773 #define TIM_DIER_CC4IE            TIM_DIER_CC4IE_Msk                           /*!<Capture/Compare 4 interrupt enable */
8774 #define TIM_DIER_COMIE_Pos        (5U)
8775 #define TIM_DIER_COMIE_Msk        (0x1UL << TIM_DIER_COMIE_Pos)                /*!< 0x00000020 */
8776 #define TIM_DIER_COMIE            TIM_DIER_COMIE_Msk                           /*!<COM interrupt enable */
8777 #define TIM_DIER_TIE_Pos          (6U)
8778 #define TIM_DIER_TIE_Msk          (0x1UL << TIM_DIER_TIE_Pos)                  /*!< 0x00000040 */
8779 #define TIM_DIER_TIE              TIM_DIER_TIE_Msk                             /*!<Trigger interrupt enable */
8780 #define TIM_DIER_BIE_Pos          (7U)
8781 #define TIM_DIER_BIE_Msk          (0x1UL << TIM_DIER_BIE_Pos)                  /*!< 0x00000080 */
8782 #define TIM_DIER_BIE              TIM_DIER_BIE_Msk                             /*!<Break interrupt enable */
8783 #define TIM_DIER_UDE_Pos          (8U)
8784 #define TIM_DIER_UDE_Msk          (0x1UL << TIM_DIER_UDE_Pos)                  /*!< 0x00000100 */
8785 #define TIM_DIER_UDE              TIM_DIER_UDE_Msk                             /*!<Update DMA request enable */
8786 #define TIM_DIER_CC1DE_Pos        (9U)
8787 #define TIM_DIER_CC1DE_Msk        (0x1UL << TIM_DIER_CC1DE_Pos)                /*!< 0x00000200 */
8788 #define TIM_DIER_CC1DE            TIM_DIER_CC1DE_Msk                           /*!<Capture/Compare 1 DMA request enable */
8789 #define TIM_DIER_CC2DE_Pos        (10U)
8790 #define TIM_DIER_CC2DE_Msk        (0x1UL << TIM_DIER_CC2DE_Pos)                /*!< 0x00000400 */
8791 #define TIM_DIER_CC2DE            TIM_DIER_CC2DE_Msk                           /*!<Capture/Compare 2 DMA request enable */
8792 #define TIM_DIER_CC3DE_Pos        (11U)
8793 #define TIM_DIER_CC3DE_Msk        (0x1UL << TIM_DIER_CC3DE_Pos)                /*!< 0x00000800 */
8794 #define TIM_DIER_CC3DE            TIM_DIER_CC3DE_Msk                           /*!<Capture/Compare 3 DMA request enable */
8795 #define TIM_DIER_CC4DE_Pos        (12U)
8796 #define TIM_DIER_CC4DE_Msk        (0x1UL << TIM_DIER_CC4DE_Pos)                /*!< 0x00001000 */
8797 #define TIM_DIER_CC4DE            TIM_DIER_CC4DE_Msk                           /*!<Capture/Compare 4 DMA request enable */
8798 #define TIM_DIER_COMDE_Pos        (13U)
8799 #define TIM_DIER_COMDE_Msk        (0x1UL << TIM_DIER_COMDE_Pos)                /*!< 0x00002000 */
8800 #define TIM_DIER_COMDE            TIM_DIER_COMDE_Msk                           /*!<COM DMA request enable */
8801 #define TIM_DIER_TDE_Pos          (14U)
8802 #define TIM_DIER_TDE_Msk          (0x1UL << TIM_DIER_TDE_Pos)                  /*!< 0x00004000 */
8803 #define TIM_DIER_TDE              TIM_DIER_TDE_Msk                             /*!<Trigger DMA request enable */
8804 
8805 /********************  Bit definition for TIM_SR register  ********************/
8806 #define TIM_SR_UIF_Pos            (0U)
8807 #define TIM_SR_UIF_Msk            (0x1UL << TIM_SR_UIF_Pos)                    /*!< 0x00000001 */
8808 #define TIM_SR_UIF                TIM_SR_UIF_Msk                               /*!<Update interrupt Flag */
8809 #define TIM_SR_CC1IF_Pos          (1U)
8810 #define TIM_SR_CC1IF_Msk          (0x1UL << TIM_SR_CC1IF_Pos)                  /*!< 0x00000002 */
8811 #define TIM_SR_CC1IF              TIM_SR_CC1IF_Msk                             /*!<Capture/Compare 1 interrupt Flag */
8812 #define TIM_SR_CC2IF_Pos          (2U)
8813 #define TIM_SR_CC2IF_Msk          (0x1UL << TIM_SR_CC2IF_Pos)                  /*!< 0x00000004 */
8814 #define TIM_SR_CC2IF              TIM_SR_CC2IF_Msk                             /*!<Capture/Compare 2 interrupt Flag */
8815 #define TIM_SR_CC3IF_Pos          (3U)
8816 #define TIM_SR_CC3IF_Msk          (0x1UL << TIM_SR_CC3IF_Pos)                  /*!< 0x00000008 */
8817 #define TIM_SR_CC3IF              TIM_SR_CC3IF_Msk                             /*!<Capture/Compare 3 interrupt Flag */
8818 #define TIM_SR_CC4IF_Pos          (4U)
8819 #define TIM_SR_CC4IF_Msk          (0x1UL << TIM_SR_CC4IF_Pos)                  /*!< 0x00000010 */
8820 #define TIM_SR_CC4IF              TIM_SR_CC4IF_Msk                             /*!<Capture/Compare 4 interrupt Flag */
8821 #define TIM_SR_COMIF_Pos          (5U)
8822 #define TIM_SR_COMIF_Msk          (0x1UL << TIM_SR_COMIF_Pos)                  /*!< 0x00000020 */
8823 #define TIM_SR_COMIF              TIM_SR_COMIF_Msk                             /*!<COM interrupt Flag */
8824 #define TIM_SR_TIF_Pos            (6U)
8825 #define TIM_SR_TIF_Msk            (0x1UL << TIM_SR_TIF_Pos)                    /*!< 0x00000040 */
8826 #define TIM_SR_TIF                TIM_SR_TIF_Msk                               /*!<Trigger interrupt Flag */
8827 #define TIM_SR_BIF_Pos            (7U)
8828 #define TIM_SR_BIF_Msk            (0x1UL << TIM_SR_BIF_Pos)                    /*!< 0x00000080 */
8829 #define TIM_SR_BIF                TIM_SR_BIF_Msk                               /*!<Break interrupt Flag */
8830 #define TIM_SR_B2IF_Pos           (8U)
8831 #define TIM_SR_B2IF_Msk           (0x1UL << TIM_SR_B2IF_Pos)                   /*!< 0x00000100 */
8832 #define TIM_SR_B2IF               TIM_SR_B2IF_Msk                              /*!<Break 2 interrupt Flag */
8833 #define TIM_SR_CC1OF_Pos          (9U)
8834 #define TIM_SR_CC1OF_Msk          (0x1UL << TIM_SR_CC1OF_Pos)                  /*!< 0x00000200 */
8835 #define TIM_SR_CC1OF              TIM_SR_CC1OF_Msk                             /*!<Capture/Compare 1 Overcapture Flag */
8836 #define TIM_SR_CC2OF_Pos          (10U)
8837 #define TIM_SR_CC2OF_Msk          (0x1UL << TIM_SR_CC2OF_Pos)                  /*!< 0x00000400 */
8838 #define TIM_SR_CC2OF              TIM_SR_CC2OF_Msk                             /*!<Capture/Compare 2 Overcapture Flag */
8839 #define TIM_SR_CC3OF_Pos          (11U)
8840 #define TIM_SR_CC3OF_Msk          (0x1UL << TIM_SR_CC3OF_Pos)                  /*!< 0x00000800 */
8841 #define TIM_SR_CC3OF              TIM_SR_CC3OF_Msk                             /*!<Capture/Compare 3 Overcapture Flag */
8842 #define TIM_SR_CC4OF_Pos          (12U)
8843 #define TIM_SR_CC4OF_Msk          (0x1UL << TIM_SR_CC4OF_Pos)                  /*!< 0x00001000 */
8844 #define TIM_SR_CC4OF              TIM_SR_CC4OF_Msk                             /*!<Capture/Compare 4 Overcapture Flag */
8845 #define TIM_SR_SBIF_Pos           (13U)
8846 #define TIM_SR_SBIF_Msk           (0x1UL << TIM_SR_SBIF_Pos)                   /*!< 0x00002000 */
8847 #define TIM_SR_SBIF               TIM_SR_SBIF_Msk                              /*!<System Break interrupt Flag */
8848 #define TIM_SR_CC5IF_Pos          (16U)
8849 #define TIM_SR_CC5IF_Msk          (0x1UL << TIM_SR_CC5IF_Pos)                  /*!< 0x00010000 */
8850 #define TIM_SR_CC5IF              TIM_SR_CC5IF_Msk                             /*!<Capture/Compare 5 interrupt Flag */
8851 #define TIM_SR_CC6IF_Pos          (17U)
8852 #define TIM_SR_CC6IF_Msk          (0x1UL << TIM_SR_CC6IF_Pos)                  /*!< 0x00020000 */
8853 #define TIM_SR_CC6IF              TIM_SR_CC6IF_Msk                             /*!<Capture/Compare 6 interrupt Flag */
8854 
8855 
8856 /*******************  Bit definition for TIM_EGR register  ********************/
8857 #define TIM_EGR_UG_Pos            (0U)
8858 #define TIM_EGR_UG_Msk            (0x1UL << TIM_EGR_UG_Pos)                    /*!< 0x00000001 */
8859 #define TIM_EGR_UG                TIM_EGR_UG_Msk                               /*!<Update Generation */
8860 #define TIM_EGR_CC1G_Pos          (1U)
8861 #define TIM_EGR_CC1G_Msk          (0x1UL << TIM_EGR_CC1G_Pos)                  /*!< 0x00000002 */
8862 #define TIM_EGR_CC1G              TIM_EGR_CC1G_Msk                             /*!<Capture/Compare 1 Generation */
8863 #define TIM_EGR_CC2G_Pos          (2U)
8864 #define TIM_EGR_CC2G_Msk          (0x1UL << TIM_EGR_CC2G_Pos)                  /*!< 0x00000004 */
8865 #define TIM_EGR_CC2G              TIM_EGR_CC2G_Msk                             /*!<Capture/Compare 2 Generation */
8866 #define TIM_EGR_CC3G_Pos          (3U)
8867 #define TIM_EGR_CC3G_Msk          (0x1UL << TIM_EGR_CC3G_Pos)                  /*!< 0x00000008 */
8868 #define TIM_EGR_CC3G              TIM_EGR_CC3G_Msk                             /*!<Capture/Compare 3 Generation */
8869 #define TIM_EGR_CC4G_Pos          (4U)
8870 #define TIM_EGR_CC4G_Msk          (0x1UL << TIM_EGR_CC4G_Pos)                  /*!< 0x00000010 */
8871 #define TIM_EGR_CC4G              TIM_EGR_CC4G_Msk                             /*!<Capture/Compare 4 Generation */
8872 #define TIM_EGR_COMG_Pos          (5U)
8873 #define TIM_EGR_COMG_Msk          (0x1UL << TIM_EGR_COMG_Pos)                  /*!< 0x00000020 */
8874 #define TIM_EGR_COMG              TIM_EGR_COMG_Msk                             /*!<Capture/Compare Control Update Generation */
8875 #define TIM_EGR_TG_Pos            (6U)
8876 #define TIM_EGR_TG_Msk            (0x1UL << TIM_EGR_TG_Pos)                    /*!< 0x00000040 */
8877 #define TIM_EGR_TG                TIM_EGR_TG_Msk                               /*!<Trigger Generation */
8878 #define TIM_EGR_BG_Pos            (7U)
8879 #define TIM_EGR_BG_Msk            (0x1UL << TIM_EGR_BG_Pos)                    /*!< 0x00000080 */
8880 #define TIM_EGR_BG                TIM_EGR_BG_Msk                               /*!<Break Generation */
8881 #define TIM_EGR_B2G_Pos           (8U)
8882 #define TIM_EGR_B2G_Msk           (0x1UL << TIM_EGR_B2G_Pos)                   /*!< 0x00000100 */
8883 #define TIM_EGR_B2G               TIM_EGR_B2G_Msk                              /*!<Break 2 Generation */
8884 
8885 
8886 /******************  Bit definition for TIM_CCMR1 register  *******************/
8887 #define TIM_CCMR1_CC1S_Pos        (0U)
8888 #define TIM_CCMR1_CC1S_Msk        (0x3UL << TIM_CCMR1_CC1S_Pos)                /*!< 0x00000003 */
8889 #define TIM_CCMR1_CC1S            TIM_CCMR1_CC1S_Msk                           /*!<CC1S[1:0] bits (Capture/Compare 1 Selection) */
8890 #define TIM_CCMR1_CC1S_0          (0x1UL << TIM_CCMR1_CC1S_Pos)                /*!< 0x00000001 */
8891 #define TIM_CCMR1_CC1S_1          (0x2UL << TIM_CCMR1_CC1S_Pos)                /*!< 0x00000002 */
8892 
8893 #define TIM_CCMR1_OC1FE_Pos       (2U)
8894 #define TIM_CCMR1_OC1FE_Msk       (0x1UL << TIM_CCMR1_OC1FE_Pos)               /*!< 0x00000004 */
8895 #define TIM_CCMR1_OC1FE           TIM_CCMR1_OC1FE_Msk                          /*!<Output Compare 1 Fast enable */
8896 #define TIM_CCMR1_OC1PE_Pos       (3U)
8897 #define TIM_CCMR1_OC1PE_Msk       (0x1UL << TIM_CCMR1_OC1PE_Pos)               /*!< 0x00000008 */
8898 #define TIM_CCMR1_OC1PE           TIM_CCMR1_OC1PE_Msk                          /*!<Output Compare 1 Preload enable */
8899 
8900 #define TIM_CCMR1_OC1M_Pos        (4U)
8901 #define TIM_CCMR1_OC1M_Msk        (0x1007UL << TIM_CCMR1_OC1M_Pos)             /*!< 0x00010070 */
8902 #define TIM_CCMR1_OC1M            TIM_CCMR1_OC1M_Msk                           /*!<OC1M[2:0] bits (Output Compare 1 Mode) */
8903 #define TIM_CCMR1_OC1M_0          (0x0001UL << TIM_CCMR1_OC1M_Pos)             /*!< 0x00000010 */
8904 #define TIM_CCMR1_OC1M_1          (0x0002UL << TIM_CCMR1_OC1M_Pos)             /*!< 0x00000020 */
8905 #define TIM_CCMR1_OC1M_2          (0x0004UL << TIM_CCMR1_OC1M_Pos)             /*!< 0x00000040 */
8906 #define TIM_CCMR1_OC1M_3          (0x1000UL << TIM_CCMR1_OC1M_Pos)             /*!< 0x00010000 */
8907 
8908 #define TIM_CCMR1_OC1CE_Pos       (7U)
8909 #define TIM_CCMR1_OC1CE_Msk       (0x1UL << TIM_CCMR1_OC1CE_Pos)               /*!< 0x00000080 */
8910 #define TIM_CCMR1_OC1CE           TIM_CCMR1_OC1CE_Msk                          /*!<Output Compare 1 Clear Enable */
8911 
8912 #define TIM_CCMR1_CC2S_Pos        (8U)
8913 #define TIM_CCMR1_CC2S_Msk        (0x3UL << TIM_CCMR1_CC2S_Pos)                /*!< 0x00000300 */
8914 #define TIM_CCMR1_CC2S            TIM_CCMR1_CC2S_Msk                           /*!<CC2S[1:0] bits (Capture/Compare 2 Selection) */
8915 #define TIM_CCMR1_CC2S_0          (0x1UL << TIM_CCMR1_CC2S_Pos)                /*!< 0x00000100 */
8916 #define TIM_CCMR1_CC2S_1          (0x2UL << TIM_CCMR1_CC2S_Pos)                /*!< 0x00000200 */
8917 
8918 #define TIM_CCMR1_OC2FE_Pos       (10U)
8919 #define TIM_CCMR1_OC2FE_Msk       (0x1UL << TIM_CCMR1_OC2FE_Pos)               /*!< 0x00000400 */
8920 #define TIM_CCMR1_OC2FE           TIM_CCMR1_OC2FE_Msk                          /*!<Output Compare 2 Fast enable */
8921 #define TIM_CCMR1_OC2PE_Pos       (11U)
8922 #define TIM_CCMR1_OC2PE_Msk       (0x1UL << TIM_CCMR1_OC2PE_Pos)               /*!< 0x00000800 */
8923 #define TIM_CCMR1_OC2PE           TIM_CCMR1_OC2PE_Msk                          /*!<Output Compare 2 Preload enable */
8924 
8925 #define TIM_CCMR1_OC2M_Pos        (12U)
8926 #define TIM_CCMR1_OC2M_Msk        (0x1007UL << TIM_CCMR1_OC2M_Pos)             /*!< 0x01007000 */
8927 #define TIM_CCMR1_OC2M            TIM_CCMR1_OC2M_Msk                           /*!<OC2M[2:0] bits (Output Compare 2 Mode) */
8928 #define TIM_CCMR1_OC2M_0          (0x0001UL << TIM_CCMR1_OC2M_Pos)             /*!< 0x00001000 */
8929 #define TIM_CCMR1_OC2M_1          (0x0002UL << TIM_CCMR1_OC2M_Pos)             /*!< 0x00002000 */
8930 #define TIM_CCMR1_OC2M_2          (0x0004UL << TIM_CCMR1_OC2M_Pos)             /*!< 0x00004000 */
8931 #define TIM_CCMR1_OC2M_3          (0x1000UL << TIM_CCMR1_OC2M_Pos)             /*!< 0x01000000 */
8932 
8933 #define TIM_CCMR1_OC2CE_Pos       (15U)
8934 #define TIM_CCMR1_OC2CE_Msk       (0x1UL << TIM_CCMR1_OC2CE_Pos)               /*!< 0x00008000 */
8935 #define TIM_CCMR1_OC2CE           TIM_CCMR1_OC2CE_Msk                          /*!<Output Compare 2 Clear Enable */
8936 
8937 /*----------------------------------------------------------------------------*/
8938 #define TIM_CCMR1_IC1PSC_Pos      (2U)
8939 #define TIM_CCMR1_IC1PSC_Msk      (0x3UL << TIM_CCMR1_IC1PSC_Pos)              /*!< 0x0000000C */
8940 #define TIM_CCMR1_IC1PSC          TIM_CCMR1_IC1PSC_Msk                         /*!<IC1PSC[1:0] bits (Input Capture 1 Prescaler) */
8941 #define TIM_CCMR1_IC1PSC_0        (0x1UL << TIM_CCMR1_IC1PSC_Pos)              /*!< 0x00000004 */
8942 #define TIM_CCMR1_IC1PSC_1        (0x2UL << TIM_CCMR1_IC1PSC_Pos)              /*!< 0x00000008 */
8943 
8944 #define TIM_CCMR1_IC1F_Pos        (4U)
8945 #define TIM_CCMR1_IC1F_Msk        (0xFUL << TIM_CCMR1_IC1F_Pos)                /*!< 0x000000F0 */
8946 #define TIM_CCMR1_IC1F            TIM_CCMR1_IC1F_Msk                           /*!<IC1F[3:0] bits (Input Capture 1 Filter) */
8947 #define TIM_CCMR1_IC1F_0          (0x1UL << TIM_CCMR1_IC1F_Pos)                /*!< 0x00000010 */
8948 #define TIM_CCMR1_IC1F_1          (0x2UL << TIM_CCMR1_IC1F_Pos)                /*!< 0x00000020 */
8949 #define TIM_CCMR1_IC1F_2          (0x4UL << TIM_CCMR1_IC1F_Pos)                /*!< 0x00000040 */
8950 #define TIM_CCMR1_IC1F_3          (0x8UL << TIM_CCMR1_IC1F_Pos)                /*!< 0x00000080 */
8951 
8952 #define TIM_CCMR1_IC2PSC_Pos      (10U)
8953 #define TIM_CCMR1_IC2PSC_Msk      (0x3UL << TIM_CCMR1_IC2PSC_Pos)              /*!< 0x00000C00 */
8954 #define TIM_CCMR1_IC2PSC          TIM_CCMR1_IC2PSC_Msk                         /*!<IC2PSC[1:0] bits (Input Capture 2 Prescaler) */
8955 #define TIM_CCMR1_IC2PSC_0        (0x1UL << TIM_CCMR1_IC2PSC_Pos)              /*!< 0x00000400 */
8956 #define TIM_CCMR1_IC2PSC_1        (0x2UL << TIM_CCMR1_IC2PSC_Pos)              /*!< 0x00000800 */
8957 
8958 #define TIM_CCMR1_IC2F_Pos        (12U)
8959 #define TIM_CCMR1_IC2F_Msk        (0xFUL << TIM_CCMR1_IC2F_Pos)                /*!< 0x0000F000 */
8960 #define TIM_CCMR1_IC2F            TIM_CCMR1_IC2F_Msk                           /*!<IC2F[3:0] bits (Input Capture 2 Filter) */
8961 #define TIM_CCMR1_IC2F_0          (0x1UL << TIM_CCMR1_IC2F_Pos)                /*!< 0x00001000 */
8962 #define TIM_CCMR1_IC2F_1          (0x2UL << TIM_CCMR1_IC2F_Pos)                /*!< 0x00002000 */
8963 #define TIM_CCMR1_IC2F_2          (0x4UL << TIM_CCMR1_IC2F_Pos)                /*!< 0x00004000 */
8964 #define TIM_CCMR1_IC2F_3          (0x8UL << TIM_CCMR1_IC2F_Pos)                /*!< 0x00008000 */
8965 
8966 /******************  Bit definition for TIM_CCMR2 register  *******************/
8967 #define TIM_CCMR2_CC3S_Pos        (0U)
8968 #define TIM_CCMR2_CC3S_Msk        (0x3UL << TIM_CCMR2_CC3S_Pos)                /*!< 0x00000003 */
8969 #define TIM_CCMR2_CC3S            TIM_CCMR2_CC3S_Msk                           /*!<CC3S[1:0] bits (Capture/Compare 3 Selection) */
8970 #define TIM_CCMR2_CC3S_0          (0x1UL << TIM_CCMR2_CC3S_Pos)                /*!< 0x00000001 */
8971 #define TIM_CCMR2_CC3S_1          (0x2UL << TIM_CCMR2_CC3S_Pos)                /*!< 0x00000002 */
8972 
8973 #define TIM_CCMR2_OC3FE_Pos       (2U)
8974 #define TIM_CCMR2_OC3FE_Msk       (0x1UL << TIM_CCMR2_OC3FE_Pos)               /*!< 0x00000004 */
8975 #define TIM_CCMR2_OC3FE           TIM_CCMR2_OC3FE_Msk                          /*!<Output Compare 3 Fast enable */
8976 #define TIM_CCMR2_OC3PE_Pos       (3U)
8977 #define TIM_CCMR2_OC3PE_Msk       (0x1UL << TIM_CCMR2_OC3PE_Pos)               /*!< 0x00000008 */
8978 #define TIM_CCMR2_OC3PE           TIM_CCMR2_OC3PE_Msk                          /*!<Output Compare 3 Preload enable */
8979 
8980 #define TIM_CCMR2_OC3M_Pos        (4U)
8981 #define TIM_CCMR2_OC3M_Msk        (0x1007UL << TIM_CCMR2_OC3M_Pos)             /*!< 0x00010070 */
8982 #define TIM_CCMR2_OC3M            TIM_CCMR2_OC3M_Msk                           /*!<OC3M[2:0] bits (Output Compare 3 Mode) */
8983 #define TIM_CCMR2_OC3M_0          (0x0001UL << TIM_CCMR2_OC3M_Pos)             /*!< 0x00000010 */
8984 #define TIM_CCMR2_OC3M_1          (0x0002UL << TIM_CCMR2_OC3M_Pos)             /*!< 0x00000020 */
8985 #define TIM_CCMR2_OC3M_2          (0x0004UL << TIM_CCMR2_OC3M_Pos)             /*!< 0x00000040 */
8986 #define TIM_CCMR2_OC3M_3          (0x1000UL << TIM_CCMR2_OC3M_Pos)             /*!< 0x00010000 */
8987 
8988 #define TIM_CCMR2_OC3CE_Pos       (7U)
8989 #define TIM_CCMR2_OC3CE_Msk       (0x1UL << TIM_CCMR2_OC3CE_Pos)               /*!< 0x00000080 */
8990 #define TIM_CCMR2_OC3CE           TIM_CCMR2_OC3CE_Msk                          /*!<Output Compare 3 Clear Enable */
8991 
8992 #define TIM_CCMR2_CC4S_Pos        (8U)
8993 #define TIM_CCMR2_CC4S_Msk        (0x3UL << TIM_CCMR2_CC4S_Pos)                /*!< 0x00000300 */
8994 #define TIM_CCMR2_CC4S            TIM_CCMR2_CC4S_Msk                           /*!<CC4S[1:0] bits (Capture/Compare 4 Selection) */
8995 #define TIM_CCMR2_CC4S_0          (0x1UL << TIM_CCMR2_CC4S_Pos)                /*!< 0x00000100 */
8996 #define TIM_CCMR2_CC4S_1          (0x2UL << TIM_CCMR2_CC4S_Pos)                /*!< 0x00000200 */
8997 
8998 #define TIM_CCMR2_OC4FE_Pos       (10U)
8999 #define TIM_CCMR2_OC4FE_Msk       (0x1UL << TIM_CCMR2_OC4FE_Pos)               /*!< 0x00000400 */
9000 #define TIM_CCMR2_OC4FE           TIM_CCMR2_OC4FE_Msk                          /*!<Output Compare 4 Fast enable */
9001 #define TIM_CCMR2_OC4PE_Pos       (11U)
9002 #define TIM_CCMR2_OC4PE_Msk       (0x1UL << TIM_CCMR2_OC4PE_Pos)               /*!< 0x00000800 */
9003 #define TIM_CCMR2_OC4PE           TIM_CCMR2_OC4PE_Msk                          /*!<Output Compare 4 Preload enable */
9004 
9005 #define TIM_CCMR2_OC4M_Pos        (12U)
9006 #define TIM_CCMR2_OC4M_Msk        (0x1007UL << TIM_CCMR2_OC4M_Pos)             /*!< 0x01007000 */
9007 #define TIM_CCMR2_OC4M            TIM_CCMR2_OC4M_Msk                           /*!<OC4M[2:0] bits (Output Compare 4 Mode) */
9008 #define TIM_CCMR2_OC4M_0          (0x0001UL << TIM_CCMR2_OC4M_Pos)             /*!< 0x00001000 */
9009 #define TIM_CCMR2_OC4M_1          (0x0002UL << TIM_CCMR2_OC4M_Pos)             /*!< 0x00002000 */
9010 #define TIM_CCMR2_OC4M_2          (0x0004UL << TIM_CCMR2_OC4M_Pos)             /*!< 0x00004000 */
9011 #define TIM_CCMR2_OC4M_3          (0x1000UL << TIM_CCMR2_OC4M_Pos)             /*!< 0x01000000 */
9012 
9013 #define TIM_CCMR2_OC4CE_Pos       (15U)
9014 #define TIM_CCMR2_OC4CE_Msk       (0x1UL << TIM_CCMR2_OC4CE_Pos)               /*!< 0x00008000 */
9015 #define TIM_CCMR2_OC4CE           TIM_CCMR2_OC4CE_Msk                          /*!<Output Compare 4 Clear Enable */
9016 
9017 /*----------------------------------------------------------------------------*/
9018 #define TIM_CCMR2_IC3PSC_Pos      (2U)
9019 #define TIM_CCMR2_IC3PSC_Msk      (0x3UL << TIM_CCMR2_IC3PSC_Pos)              /*!< 0x0000000C */
9020 #define TIM_CCMR2_IC3PSC          TIM_CCMR2_IC3PSC_Msk                         /*!<IC3PSC[1:0] bits (Input Capture 3 Prescaler) */
9021 #define TIM_CCMR2_IC3PSC_0        (0x1UL << TIM_CCMR2_IC3PSC_Pos)              /*!< 0x00000004 */
9022 #define TIM_CCMR2_IC3PSC_1        (0x2UL << TIM_CCMR2_IC3PSC_Pos)              /*!< 0x00000008 */
9023 
9024 #define TIM_CCMR2_IC3F_Pos        (4U)
9025 #define TIM_CCMR2_IC3F_Msk        (0xFUL << TIM_CCMR2_IC3F_Pos)                /*!< 0x000000F0 */
9026 #define TIM_CCMR2_IC3F            TIM_CCMR2_IC3F_Msk                           /*!<IC3F[3:0] bits (Input Capture 3 Filter) */
9027 #define TIM_CCMR2_IC3F_0          (0x1UL << TIM_CCMR2_IC3F_Pos)                /*!< 0x00000010 */
9028 #define TIM_CCMR2_IC3F_1          (0x2UL << TIM_CCMR2_IC3F_Pos)                /*!< 0x00000020 */
9029 #define TIM_CCMR2_IC3F_2          (0x4UL << TIM_CCMR2_IC3F_Pos)                /*!< 0x00000040 */
9030 #define TIM_CCMR2_IC3F_3          (0x8UL << TIM_CCMR2_IC3F_Pos)                /*!< 0x00000080 */
9031 
9032 #define TIM_CCMR2_IC4PSC_Pos      (10U)
9033 #define TIM_CCMR2_IC4PSC_Msk      (0x3UL << TIM_CCMR2_IC4PSC_Pos)              /*!< 0x00000C00 */
9034 #define TIM_CCMR2_IC4PSC          TIM_CCMR2_IC4PSC_Msk                         /*!<IC4PSC[1:0] bits (Input Capture 4 Prescaler) */
9035 #define TIM_CCMR2_IC4PSC_0        (0x1UL << TIM_CCMR2_IC4PSC_Pos)              /*!< 0x00000400 */
9036 #define TIM_CCMR2_IC4PSC_1        (0x2UL << TIM_CCMR2_IC4PSC_Pos)              /*!< 0x00000800 */
9037 
9038 #define TIM_CCMR2_IC4F_Pos        (12U)
9039 #define TIM_CCMR2_IC4F_Msk        (0xFUL << TIM_CCMR2_IC4F_Pos)                /*!< 0x0000F000 */
9040 #define TIM_CCMR2_IC4F            TIM_CCMR2_IC4F_Msk                           /*!<IC4F[3:0] bits (Input Capture 4 Filter) */
9041 #define TIM_CCMR2_IC4F_0          (0x1UL << TIM_CCMR2_IC4F_Pos)                /*!< 0x00001000 */
9042 #define TIM_CCMR2_IC4F_1          (0x2UL << TIM_CCMR2_IC4F_Pos)                /*!< 0x00002000 */
9043 #define TIM_CCMR2_IC4F_2          (0x4UL << TIM_CCMR2_IC4F_Pos)                /*!< 0x00004000 */
9044 #define TIM_CCMR2_IC4F_3          (0x8UL << TIM_CCMR2_IC4F_Pos)                /*!< 0x00008000 */
9045 
9046 /******************  Bit definition for TIM_CCMR3 register  *******************/
9047 #define TIM_CCMR3_OC5FE_Pos       (2U)
9048 #define TIM_CCMR3_OC5FE_Msk       (0x1UL << TIM_CCMR3_OC5FE_Pos)               /*!< 0x00000004 */
9049 #define TIM_CCMR3_OC5FE           TIM_CCMR3_OC5FE_Msk                          /*!<Output Compare 5 Fast enable */
9050 #define TIM_CCMR3_OC5PE_Pos       (3U)
9051 #define TIM_CCMR3_OC5PE_Msk       (0x1UL << TIM_CCMR3_OC5PE_Pos)               /*!< 0x00000008 */
9052 #define TIM_CCMR3_OC5PE           TIM_CCMR3_OC5PE_Msk                          /*!<Output Compare 5 Preload enable */
9053 
9054 #define TIM_CCMR3_OC5M_Pos        (4U)
9055 #define TIM_CCMR3_OC5M_Msk        (0x1007UL << TIM_CCMR3_OC5M_Pos)             /*!< 0x00010070 */
9056 #define TIM_CCMR3_OC5M            TIM_CCMR3_OC5M_Msk                           /*!<OC5M[3:0] bits (Output Compare 5 Mode) */
9057 #define TIM_CCMR3_OC5M_0          (0x0001UL << TIM_CCMR3_OC5M_Pos)             /*!< 0x00000010 */
9058 #define TIM_CCMR3_OC5M_1          (0x0002UL << TIM_CCMR3_OC5M_Pos)             /*!< 0x00000020 */
9059 #define TIM_CCMR3_OC5M_2          (0x0004UL << TIM_CCMR3_OC5M_Pos)             /*!< 0x00000040 */
9060 #define TIM_CCMR3_OC5M_3          (0x1000UL << TIM_CCMR3_OC5M_Pos)             /*!< 0x00010000 */
9061 
9062 #define TIM_CCMR3_OC5CE_Pos       (7U)
9063 #define TIM_CCMR3_OC5CE_Msk       (0x1UL << TIM_CCMR3_OC5CE_Pos)               /*!< 0x00000080 */
9064 #define TIM_CCMR3_OC5CE           TIM_CCMR3_OC5CE_Msk                          /*!<Output Compare 5 Clear Enable */
9065 
9066 #define TIM_CCMR3_OC6FE_Pos       (10U)
9067 #define TIM_CCMR3_OC6FE_Msk       (0x1UL << TIM_CCMR3_OC6FE_Pos)               /*!< 0x00000400 */
9068 #define TIM_CCMR3_OC6FE           TIM_CCMR3_OC6FE_Msk                          /*!<Output Compare 6 Fast enable */
9069 #define TIM_CCMR3_OC6PE_Pos       (11U)
9070 #define TIM_CCMR3_OC6PE_Msk       (0x1UL << TIM_CCMR3_OC6PE_Pos)               /*!< 0x00000800 */
9071 #define TIM_CCMR3_OC6PE           TIM_CCMR3_OC6PE_Msk                          /*!<Output Compare 6 Preload enable */
9072 
9073 #define TIM_CCMR3_OC6M_Pos        (12U)
9074 #define TIM_CCMR3_OC6M_Msk        (0x1007UL << TIM_CCMR3_OC6M_Pos)             /*!< 0x01007000 */
9075 #define TIM_CCMR3_OC6M            TIM_CCMR3_OC6M_Msk                           /*!<OC6M[3:0] bits (Output Compare 6 Mode) */
9076 #define TIM_CCMR3_OC6M_0          (0x0001UL << TIM_CCMR3_OC6M_Pos)             /*!< 0x00001000 */
9077 #define TIM_CCMR3_OC6M_1          (0x0002UL << TIM_CCMR3_OC6M_Pos)             /*!< 0x00002000 */
9078 #define TIM_CCMR3_OC6M_2          (0x0004UL << TIM_CCMR3_OC6M_Pos)             /*!< 0x00004000 */
9079 #define TIM_CCMR3_OC6M_3          (0x1000UL << TIM_CCMR3_OC6M_Pos)             /*!< 0x01000000 */
9080 
9081 #define TIM_CCMR3_OC6CE_Pos       (15U)
9082 #define TIM_CCMR3_OC6CE_Msk       (0x1UL << TIM_CCMR3_OC6CE_Pos)               /*!< 0x00008000 */
9083 #define TIM_CCMR3_OC6CE           TIM_CCMR3_OC6CE_Msk                          /*!<Output Compare 6 Clear Enable */
9084 
9085 /*******************  Bit definition for TIM_CCER register  *******************/
9086 #define TIM_CCER_CC1E_Pos         (0U)
9087 #define TIM_CCER_CC1E_Msk         (0x1UL << TIM_CCER_CC1E_Pos)                 /*!< 0x00000001 */
9088 #define TIM_CCER_CC1E             TIM_CCER_CC1E_Msk                            /*!<Capture/Compare 1 output enable */
9089 #define TIM_CCER_CC1P_Pos         (1U)
9090 #define TIM_CCER_CC1P_Msk         (0x1UL << TIM_CCER_CC1P_Pos)                 /*!< 0x00000002 */
9091 #define TIM_CCER_CC1P             TIM_CCER_CC1P_Msk                            /*!<Capture/Compare 1 output Polarity */
9092 #define TIM_CCER_CC1NE_Pos        (2U)
9093 #define TIM_CCER_CC1NE_Msk        (0x1UL << TIM_CCER_CC1NE_Pos)                /*!< 0x00000004 */
9094 #define TIM_CCER_CC1NE            TIM_CCER_CC1NE_Msk                           /*!<Capture/Compare 1 Complementary output enable */
9095 #define TIM_CCER_CC1NP_Pos        (3U)
9096 #define TIM_CCER_CC1NP_Msk        (0x1UL << TIM_CCER_CC1NP_Pos)                /*!< 0x00000008 */
9097 #define TIM_CCER_CC1NP            TIM_CCER_CC1NP_Msk                           /*!<Capture/Compare 1 Complementary output Polarity */
9098 #define TIM_CCER_CC2E_Pos         (4U)
9099 #define TIM_CCER_CC2E_Msk         (0x1UL << TIM_CCER_CC2E_Pos)                 /*!< 0x00000010 */
9100 #define TIM_CCER_CC2E             TIM_CCER_CC2E_Msk                            /*!<Capture/Compare 2 output enable */
9101 #define TIM_CCER_CC2P_Pos         (5U)
9102 #define TIM_CCER_CC2P_Msk         (0x1UL << TIM_CCER_CC2P_Pos)                 /*!< 0x00000020 */
9103 #define TIM_CCER_CC2P             TIM_CCER_CC2P_Msk                            /*!<Capture/Compare 2 output Polarity */
9104 #define TIM_CCER_CC2NE_Pos        (6U)
9105 #define TIM_CCER_CC2NE_Msk        (0x1UL << TIM_CCER_CC2NE_Pos)                /*!< 0x00000040 */
9106 #define TIM_CCER_CC2NE            TIM_CCER_CC2NE_Msk                           /*!<Capture/Compare 2 Complementary output enable */
9107 #define TIM_CCER_CC2NP_Pos        (7U)
9108 #define TIM_CCER_CC2NP_Msk        (0x1UL << TIM_CCER_CC2NP_Pos)                /*!< 0x00000080 */
9109 #define TIM_CCER_CC2NP            TIM_CCER_CC2NP_Msk                           /*!<Capture/Compare 2 Complementary output Polarity */
9110 #define TIM_CCER_CC3E_Pos         (8U)
9111 #define TIM_CCER_CC3E_Msk         (0x1UL << TIM_CCER_CC3E_Pos)                 /*!< 0x00000100 */
9112 #define TIM_CCER_CC3E             TIM_CCER_CC3E_Msk                            /*!<Capture/Compare 3 output enable */
9113 #define TIM_CCER_CC3P_Pos         (9U)
9114 #define TIM_CCER_CC3P_Msk         (0x1UL << TIM_CCER_CC3P_Pos)                 /*!< 0x00000200 */
9115 #define TIM_CCER_CC3P             TIM_CCER_CC3P_Msk                            /*!<Capture/Compare 3 output Polarity */
9116 #define TIM_CCER_CC3NE_Pos        (10U)
9117 #define TIM_CCER_CC3NE_Msk        (0x1UL << TIM_CCER_CC3NE_Pos)                /*!< 0x00000400 */
9118 #define TIM_CCER_CC3NE            TIM_CCER_CC3NE_Msk                           /*!<Capture/Compare 3 Complementary output enable */
9119 #define TIM_CCER_CC3NP_Pos        (11U)
9120 #define TIM_CCER_CC3NP_Msk        (0x1UL << TIM_CCER_CC3NP_Pos)                /*!< 0x00000800 */
9121 #define TIM_CCER_CC3NP            TIM_CCER_CC3NP_Msk                           /*!<Capture/Compare 3 Complementary output Polarity */
9122 #define TIM_CCER_CC4E_Pos         (12U)
9123 #define TIM_CCER_CC4E_Msk         (0x1UL << TIM_CCER_CC4E_Pos)                 /*!< 0x00001000 */
9124 #define TIM_CCER_CC4E             TIM_CCER_CC4E_Msk                            /*!<Capture/Compare 4 output enable */
9125 #define TIM_CCER_CC4P_Pos         (13U)
9126 #define TIM_CCER_CC4P_Msk         (0x1UL << TIM_CCER_CC4P_Pos)                 /*!< 0x00002000 */
9127 #define TIM_CCER_CC4P             TIM_CCER_CC4P_Msk                            /*!<Capture/Compare 4 output Polarity */
9128 #define TIM_CCER_CC4NP_Pos        (15U)
9129 #define TIM_CCER_CC4NP_Msk        (0x1UL << TIM_CCER_CC4NP_Pos)                /*!< 0x00008000 */
9130 #define TIM_CCER_CC4NP            TIM_CCER_CC4NP_Msk                           /*!<Capture/Compare 4 Complementary output Polarity */
9131 #define TIM_CCER_CC5E_Pos         (16U)
9132 #define TIM_CCER_CC5E_Msk         (0x1UL << TIM_CCER_CC5E_Pos)                 /*!< 0x00010000 */
9133 #define TIM_CCER_CC5E             TIM_CCER_CC5E_Msk                            /*!<Capture/Compare 5 output enable */
9134 #define TIM_CCER_CC5P_Pos         (17U)
9135 #define TIM_CCER_CC5P_Msk         (0x1UL << TIM_CCER_CC5P_Pos)                 /*!< 0x00020000 */
9136 #define TIM_CCER_CC5P             TIM_CCER_CC5P_Msk                            /*!<Capture/Compare 5 output Polarity */
9137 #define TIM_CCER_CC6E_Pos         (20U)
9138 #define TIM_CCER_CC6E_Msk         (0x1UL << TIM_CCER_CC6E_Pos)                 /*!< 0x00100000 */
9139 #define TIM_CCER_CC6E             TIM_CCER_CC6E_Msk                            /*!<Capture/Compare 6 output enable */
9140 #define TIM_CCER_CC6P_Pos         (21U)
9141 #define TIM_CCER_CC6P_Msk         (0x1UL << TIM_CCER_CC6P_Pos)                 /*!< 0x00200000 */
9142 #define TIM_CCER_CC6P             TIM_CCER_CC6P_Msk                            /*!<Capture/Compare 6 output Polarity */
9143 
9144 /*******************  Bit definition for TIM_CNT register  ********************/
9145 #define TIM_CNT_CNT_Pos           (0U)
9146 #define TIM_CNT_CNT_Msk           (0xFFFFFFFFUL << TIM_CNT_CNT_Pos)            /*!< 0xFFFFFFFF */
9147 #define TIM_CNT_CNT               TIM_CNT_CNT_Msk                              /*!<Counter Value */
9148 #define TIM_CNT_UIFCPY_Pos        (31U)
9149 #define TIM_CNT_UIFCPY_Msk        (0x1UL << TIM_CNT_UIFCPY_Pos)                /*!< 0x80000000 */
9150 #define TIM_CNT_UIFCPY            TIM_CNT_UIFCPY_Msk                           /*!<Update interrupt flag copy (if UIFREMAP=1) */
9151 
9152 /*******************  Bit definition for TIM_PSC register  ********************/
9153 #define TIM_PSC_PSC_Pos           (0U)
9154 #define TIM_PSC_PSC_Msk           (0xFFFFUL << TIM_PSC_PSC_Pos)                /*!< 0x0000FFFF */
9155 #define TIM_PSC_PSC               TIM_PSC_PSC_Msk                              /*!<Prescaler Value */
9156 
9157 /*******************  Bit definition for TIM_ARR register  ********************/
9158 #define TIM_ARR_ARR_Pos           (0U)
9159 #define TIM_ARR_ARR_Msk           (0xFFFFFFFFUL << TIM_ARR_ARR_Pos)            /*!< 0xFFFFFFFF */
9160 #define TIM_ARR_ARR               TIM_ARR_ARR_Msk                              /*!<Actual auto-reload Value */
9161 
9162 /*******************  Bit definition for TIM_RCR register  ********************/
9163 #define TIM_RCR_REP_Pos           (0U)
9164 #define TIM_RCR_REP_Msk           (0xFFFFUL << TIM_RCR_REP_Pos)                /*!< 0x0000FFFF */
9165 #define TIM_RCR_REP               TIM_RCR_REP_Msk                              /*!<Repetition Counter Value */
9166 
9167 /*******************  Bit definition for TIM_CCR1 register  *******************/
9168 #define TIM_CCR1_CCR1_Pos         (0U)
9169 #define TIM_CCR1_CCR1_Msk         (0xFFFFUL << TIM_CCR1_CCR1_Pos)              /*!< 0x0000FFFF */
9170 #define TIM_CCR1_CCR1             TIM_CCR1_CCR1_Msk                            /*!<Capture/Compare 1 Value */
9171 
9172 /*******************  Bit definition for TIM_CCR2 register  *******************/
9173 #define TIM_CCR2_CCR2_Pos         (0U)
9174 #define TIM_CCR2_CCR2_Msk         (0xFFFFUL << TIM_CCR2_CCR2_Pos)              /*!< 0x0000FFFF */
9175 #define TIM_CCR2_CCR2             TIM_CCR2_CCR2_Msk                            /*!<Capture/Compare 2 Value */
9176 
9177 /*******************  Bit definition for TIM_CCR3 register  *******************/
9178 #define TIM_CCR3_CCR3_Pos         (0U)
9179 #define TIM_CCR3_CCR3_Msk         (0xFFFFUL << TIM_CCR3_CCR3_Pos)              /*!< 0x0000FFFF */
9180 #define TIM_CCR3_CCR3             TIM_CCR3_CCR3_Msk                            /*!<Capture/Compare 3 Value */
9181 
9182 /*******************  Bit definition for TIM_CCR4 register  *******************/
9183 #define TIM_CCR4_CCR4_Pos         (0U)
9184 #define TIM_CCR4_CCR4_Msk         (0xFFFFUL << TIM_CCR4_CCR4_Pos)              /*!< 0x0000FFFF */
9185 #define TIM_CCR4_CCR4             TIM_CCR4_CCR4_Msk                            /*!<Capture/Compare 4 Value */
9186 
9187 /*******************  Bit definition for TIM_CCR5 register  *******************/
9188 #define TIM_CCR5_CCR5_Pos         (0U)
9189 #define TIM_CCR5_CCR5_Msk         (0xFFFFFFFFUL << TIM_CCR5_CCR5_Pos)          /*!< 0xFFFFFFFF */
9190 #define TIM_CCR5_CCR5             TIM_CCR5_CCR5_Msk                            /*!<Capture/Compare 5 Value */
9191 #define TIM_CCR5_GC5C1_Pos        (29U)
9192 #define TIM_CCR5_GC5C1_Msk        (0x1UL << TIM_CCR5_GC5C1_Pos)                /*!< 0x20000000 */
9193 #define TIM_CCR5_GC5C1            TIM_CCR5_GC5C1_Msk                           /*!<Group Channel 5 and Channel 1 */
9194 #define TIM_CCR5_GC5C2_Pos        (30U)
9195 #define TIM_CCR5_GC5C2_Msk        (0x1UL << TIM_CCR5_GC5C2_Pos)                /*!< 0x40000000 */
9196 #define TIM_CCR5_GC5C2            TIM_CCR5_GC5C2_Msk                           /*!<Group Channel 5 and Channel 2 */
9197 #define TIM_CCR5_GC5C3_Pos        (31U)
9198 #define TIM_CCR5_GC5C3_Msk        (0x1UL << TIM_CCR5_GC5C3_Pos)                /*!< 0x80000000 */
9199 #define TIM_CCR5_GC5C3            TIM_CCR5_GC5C3_Msk                           /*!<Group Channel 5 and Channel 3 */
9200 
9201 /*******************  Bit definition for TIM_CCR6 register  *******************/
9202 #define TIM_CCR6_CCR6_Pos         (0U)
9203 #define TIM_CCR6_CCR6_Msk         (0xFFFFUL << TIM_CCR6_CCR6_Pos)              /*!< 0x0000FFFF */
9204 #define TIM_CCR6_CCR6             TIM_CCR6_CCR6_Msk                            /*!<Capture/Compare 6 Value */
9205 
9206 /*******************  Bit definition for TIM_BDTR register  *******************/
9207 #define TIM_BDTR_DTG_Pos          (0U)
9208 #define TIM_BDTR_DTG_Msk          (0xFFUL << TIM_BDTR_DTG_Pos)                 /*!< 0x000000FF */
9209 #define TIM_BDTR_DTG              TIM_BDTR_DTG_Msk                             /*!<DTG[0:7] bits (Dead-Time Generator set-up) */
9210 #define TIM_BDTR_DTG_0            (0x01UL << TIM_BDTR_DTG_Pos)                 /*!< 0x00000001 */
9211 #define TIM_BDTR_DTG_1            (0x02UL << TIM_BDTR_DTG_Pos)                 /*!< 0x00000002 */
9212 #define TIM_BDTR_DTG_2            (0x04UL << TIM_BDTR_DTG_Pos)                 /*!< 0x00000004 */
9213 #define TIM_BDTR_DTG_3            (0x08UL << TIM_BDTR_DTG_Pos)                 /*!< 0x00000008 */
9214 #define TIM_BDTR_DTG_4            (0x10UL << TIM_BDTR_DTG_Pos)                 /*!< 0x00000010 */
9215 #define TIM_BDTR_DTG_5            (0x20UL << TIM_BDTR_DTG_Pos)                 /*!< 0x00000020 */
9216 #define TIM_BDTR_DTG_6            (0x40UL << TIM_BDTR_DTG_Pos)                 /*!< 0x00000040 */
9217 #define TIM_BDTR_DTG_7            (0x80UL << TIM_BDTR_DTG_Pos)                 /*!< 0x00000080 */
9218 
9219 #define TIM_BDTR_LOCK_Pos         (8U)
9220 #define TIM_BDTR_LOCK_Msk         (0x3UL << TIM_BDTR_LOCK_Pos)                 /*!< 0x00000300 */
9221 #define TIM_BDTR_LOCK             TIM_BDTR_LOCK_Msk                            /*!<LOCK[1:0] bits (Lock Configuration) */
9222 #define TIM_BDTR_LOCK_0           (0x1UL << TIM_BDTR_LOCK_Pos)                 /*!< 0x00000100 */
9223 #define TIM_BDTR_LOCK_1           (0x2UL << TIM_BDTR_LOCK_Pos)                 /*!< 0x00000200 */
9224 
9225 #define TIM_BDTR_OSSI_Pos         (10U)
9226 #define TIM_BDTR_OSSI_Msk         (0x1UL << TIM_BDTR_OSSI_Pos)                 /*!< 0x00000400 */
9227 #define TIM_BDTR_OSSI             TIM_BDTR_OSSI_Msk                            /*!<Off-State Selection for Idle mode */
9228 #define TIM_BDTR_OSSR_Pos         (11U)
9229 #define TIM_BDTR_OSSR_Msk         (0x1UL << TIM_BDTR_OSSR_Pos)                 /*!< 0x00000800 */
9230 #define TIM_BDTR_OSSR             TIM_BDTR_OSSR_Msk                            /*!<Off-State Selection for Run mode */
9231 #define TIM_BDTR_BKE_Pos          (12U)
9232 #define TIM_BDTR_BKE_Msk          (0x1UL << TIM_BDTR_BKE_Pos)                  /*!< 0x00001000 */
9233 #define TIM_BDTR_BKE              TIM_BDTR_BKE_Msk                             /*!<Break enable for Break 1 */
9234 #define TIM_BDTR_BKP_Pos          (13U)
9235 #define TIM_BDTR_BKP_Msk          (0x1UL << TIM_BDTR_BKP_Pos)                  /*!< 0x00002000 */
9236 #define TIM_BDTR_BKP              TIM_BDTR_BKP_Msk                             /*!<Break Polarity for Break 1 */
9237 #define TIM_BDTR_AOE_Pos          (14U)
9238 #define TIM_BDTR_AOE_Msk          (0x1UL << TIM_BDTR_AOE_Pos)                  /*!< 0x00004000 */
9239 #define TIM_BDTR_AOE              TIM_BDTR_AOE_Msk                             /*!<Automatic Output enable */
9240 #define TIM_BDTR_MOE_Pos          (15U)
9241 #define TIM_BDTR_MOE_Msk          (0x1UL << TIM_BDTR_MOE_Pos)                  /*!< 0x00008000 */
9242 #define TIM_BDTR_MOE              TIM_BDTR_MOE_Msk                             /*!<Main Output enable */
9243 
9244 #define TIM_BDTR_BKF_Pos          (16U)
9245 #define TIM_BDTR_BKF_Msk          (0xFUL << TIM_BDTR_BKF_Pos)                  /*!< 0x000F0000 */
9246 #define TIM_BDTR_BKF              TIM_BDTR_BKF_Msk                             /*!<Break Filter for Break 1 */
9247 #define TIM_BDTR_BK2F_Pos         (20U)
9248 #define TIM_BDTR_BK2F_Msk         (0xFUL << TIM_BDTR_BK2F_Pos)                 /*!< 0x00F00000 */
9249 #define TIM_BDTR_BK2F             TIM_BDTR_BK2F_Msk                            /*!<Break Filter for Break 2 */
9250 
9251 #define TIM_BDTR_BK2E_Pos         (24U)
9252 #define TIM_BDTR_BK2E_Msk         (0x1UL << TIM_BDTR_BK2E_Pos)                 /*!< 0x01000000 */
9253 #define TIM_BDTR_BK2E             TIM_BDTR_BK2E_Msk                            /*!<Break enable for Break 2 */
9254 #define TIM_BDTR_BK2P_Pos         (25U)
9255 #define TIM_BDTR_BK2P_Msk         (0x1UL << TIM_BDTR_BK2P_Pos)                 /*!< 0x02000000 */
9256 #define TIM_BDTR_BK2P             TIM_BDTR_BK2P_Msk                            /*!<Break Polarity for Break 2 */
9257 
9258 #define TIM_BDTR_BKDSRM_Pos       (26U)
9259 #define TIM_BDTR_BKDSRM_Msk       (0x1UL << TIM_BDTR_BKDSRM_Pos)               /*!< 0x04000000 */
9260 #define TIM_BDTR_BKDSRM           TIM_BDTR_BKDSRM_Msk                          /*!<Break disarming/re-arming */
9261 #define TIM_BDTR_BK2DSRM_Pos      (27U)
9262 #define TIM_BDTR_BK2DSRM_Msk      (0x1UL << TIM_BDTR_BK2DSRM_Pos)              /*!< 0x08000000 */
9263 #define TIM_BDTR_BK2DSRM          TIM_BDTR_BK2DSRM_Msk                         /*!<Break2 disarming/re-arming */
9264 
9265 #define TIM_BDTR_BKBID_Pos        (28U)
9266 #define TIM_BDTR_BKBID_Msk        (0x1UL << TIM_BDTR_BKBID_Pos)                /*!< 0x10000000 */
9267 #define TIM_BDTR_BKBID            TIM_BDTR_BKBID_Msk                           /*!<Break BIDirectional */
9268 #define TIM_BDTR_BK2BID_Pos       (29U)
9269 #define TIM_BDTR_BK2BID_Msk       (0x1UL << TIM_BDTR_BK2BID_Pos)               /*!< 0x20000000 */
9270 #define TIM_BDTR_BK2BID           TIM_BDTR_BK2BID_Msk                          /*!<Break2 BIDirectional */
9271 
9272 /*******************  Bit definition for TIM_DCR register  ********************/
9273 #define TIM_DCR_DBA_Pos           (0U)
9274 #define TIM_DCR_DBA_Msk           (0x1FUL << TIM_DCR_DBA_Pos)                  /*!< 0x0000001F */
9275 #define TIM_DCR_DBA               TIM_DCR_DBA_Msk                              /*!<DBA[4:0] bits (DMA Base Address) */
9276 #define TIM_DCR_DBA_0             (0x01UL << TIM_DCR_DBA_Pos)                  /*!< 0x00000001 */
9277 #define TIM_DCR_DBA_1             (0x02UL << TIM_DCR_DBA_Pos)                  /*!< 0x00000002 */
9278 #define TIM_DCR_DBA_2             (0x04UL << TIM_DCR_DBA_Pos)                  /*!< 0x00000004 */
9279 #define TIM_DCR_DBA_3             (0x08UL << TIM_DCR_DBA_Pos)                  /*!< 0x00000008 */
9280 #define TIM_DCR_DBA_4             (0x10UL << TIM_DCR_DBA_Pos)                  /*!< 0x00000010 */
9281 
9282 #define TIM_DCR_DBL_Pos           (8U)
9283 #define TIM_DCR_DBL_Msk           (0x1FUL << TIM_DCR_DBL_Pos)                  /*!< 0x00001F00 */
9284 #define TIM_DCR_DBL               TIM_DCR_DBL_Msk                              /*!<DBL[4:0] bits (DMA Burst Length) */
9285 #define TIM_DCR_DBL_0             (0x01UL << TIM_DCR_DBL_Pos)                  /*!< 0x00000100 */
9286 #define TIM_DCR_DBL_1             (0x02UL << TIM_DCR_DBL_Pos)                  /*!< 0x00000200 */
9287 #define TIM_DCR_DBL_2             (0x04UL << TIM_DCR_DBL_Pos)                  /*!< 0x00000400 */
9288 #define TIM_DCR_DBL_3             (0x08UL << TIM_DCR_DBL_Pos)                  /*!< 0x00000800 */
9289 #define TIM_DCR_DBL_4             (0x10UL << TIM_DCR_DBL_Pos)                  /*!< 0x00001000 */
9290 
9291 /*******************  Bit definition for TIM_DMAR register  *******************/
9292 #define TIM_DMAR_DMAB_Pos         (0U)
9293 #define TIM_DMAR_DMAB_Msk         (0xFFFFUL << TIM_DMAR_DMAB_Pos)              /*!< 0x0000FFFF */
9294 #define TIM_DMAR_DMAB             TIM_DMAR_DMAB_Msk                            /*!<DMA register for burst accesses */
9295 
9296 /*******************  Bit definition for TIM1_OR1 register  *******************/
9297 #define TIM1_OR1_OCREF_CLR_Pos     (0U)
9298 #define TIM1_OR1_OCREF_CLR_Msk     (0x3UL << TIM1_OR1_OCREF_CLR_Pos)           /*!< 0x00000003 */
9299 #define TIM1_OR1_OCREF_CLR         TIM1_OR1_OCREF_CLR_Msk                      /*!< OCREF_CLR[1:0] input selection */
9300 #define TIM1_OR1_OCREF_CLR_0       (0x1UL << TIM1_OR1_OCREF_CLR_Pos)           /*!< 0x00000001 */
9301 #define TIM1_OR1_OCREF_CLR_1       (0x2UL << TIM1_OR1_OCREF_CLR_Pos)           /*!< 0x00000002 */
9302 
9303 /*******************  Bit definition for TIM1_AF1 register  *******************/
9304 #define TIM1_AF1_BKINE_Pos        (0U)
9305 #define TIM1_AF1_BKINE_Msk        (0x1UL << TIM1_AF1_BKINE_Pos)                /*!< 0x00000001 */
9306 #define TIM1_AF1_BKINE            TIM1_AF1_BKINE_Msk                           /*!<BRK BKIN input enable */
9307 #define TIM1_AF1_BKCMP1E_Pos      (1U)
9308 #define TIM1_AF1_BKCMP1E_Msk      (0x1UL << TIM1_AF1_BKCMP1E_Pos)              /*!< 0x00000002 */
9309 #define TIM1_AF1_BKCMP1E          TIM1_AF1_BKCMP1E_Msk                         /*!<BRK COMP1 enable */
9310 #define TIM1_AF1_BKCMP2E_Pos      (2U)
9311 #define TIM1_AF1_BKCMP2E_Msk      (0x1UL << TIM1_AF1_BKCMP2E_Pos)              /*!< 0x00000004 */
9312 #define TIM1_AF1_BKCMP2E          TIM1_AF1_BKCMP2E_Msk                         /*!<BRK COMP2 enable */
9313 #define TIM1_AF1_BKCMP3E_Pos      (3U)
9314 #define TIM1_AF1_BKCMP3E_Msk      (0x1UL << TIM1_AF1_BKCMP3E_Pos)              /*!< 0x00000008 */
9315 #define TIM1_AF1_BKCMP3E          TIM1_AF1_BKCMP3E_Msk                         /*!<BRK COMP3 enable */
9316 #define TIM1_AF1_BKINP_Pos        (9U)
9317 #define TIM1_AF1_BKINP_Msk        (0x1UL << TIM1_AF1_BKINP_Pos)                /*!< 0x00000200 */
9318 #define TIM1_AF1_BKINP            TIM1_AF1_BKINP_Msk                           /*!<BRK BKIN input polarity */
9319 #define TIM1_AF1_BKCMP1P_Pos      (10U)
9320 #define TIM1_AF1_BKCMP1P_Msk      (0x1UL << TIM1_AF1_BKCMP1P_Pos)              /*!< 0x00000400 */
9321 #define TIM1_AF1_BKCMP1P          TIM1_AF1_BKCMP1P_Msk                         /*!<BRK COMP1 input polarity */
9322 #define TIM1_AF1_BKCMP2P_Pos      (11U)
9323 #define TIM1_AF1_BKCMP2P_Msk      (0x1UL << TIM1_AF1_BKCMP2P_Pos)              /*!< 0x00000800 */
9324 #define TIM1_AF1_BKCMP2P          TIM1_AF1_BKCMP2P_Msk                         /*!<BRK COMP2 input polarity */
9325 #define TIM1_AF1_BKCMP3P_Pos      (12U)
9326 #define TIM1_AF1_BKCMP3P_Msk      (0x1UL << TIM1_AF1_BKCMP3P_Pos)              /*!< 0x00001000 */
9327 #define TIM1_AF1_BKCMP3P          TIM1_AF1_BKCMP3P_Msk                         /*!<BRK COMP3 input polarity */
9328 
9329 #define TIM1_AF1_ETRSEL_Pos       (14U)
9330 #define TIM1_AF1_ETRSEL_Msk       (0xFUL << TIM1_AF1_ETRSEL_Pos)               /*!< 0x0003C000 */
9331 #define TIM1_AF1_ETRSEL           TIM1_AF1_ETRSEL_Msk                          /*!<ETRSEL[3:0] bits (TIM1 ETR source selection) */
9332 #define TIM1_AF1_ETRSEL_0         (0x1UL << TIM1_AF1_ETRSEL_Pos)               /*!< 0x00004000 */
9333 #define TIM1_AF1_ETRSEL_1         (0x2UL << TIM1_AF1_ETRSEL_Pos)               /*!< 0x00008000 */
9334 #define TIM1_AF1_ETRSEL_2         (0x4UL << TIM1_AF1_ETRSEL_Pos)               /*!< 0x00010000 */
9335 #define TIM1_AF1_ETRSEL_3         (0x8UL << TIM1_AF1_ETRSEL_Pos)               /*!< 0x00020000 */
9336 
9337 /*******************  Bit definition for TIM1_AF2 register  *******************/
9338 #define TIM1_AF2_BK2INE_Pos       (0U)
9339 #define TIM1_AF2_BK2INE_Msk       (0x1UL << TIM1_AF2_BK2INE_Pos)               /*!< 0x00000001 */
9340 #define TIM1_AF2_BK2INE           TIM1_AF2_BK2INE_Msk                          /*!<BRK2 BKIN2 input enable */
9341 #define TIM1_AF2_BK2CMP1E_Pos     (1U)
9342 #define TIM1_AF2_BK2CMP1E_Msk     (0x1UL << TIM1_AF2_BK2CMP1E_Pos)             /*!< 0x00000002 */
9343 #define TIM1_AF2_BK2CMP1E         TIM1_AF2_BK2CMP1E_Msk                        /*!<BRK2 COMP1 enable */
9344 #define TIM1_AF2_BK2CMP2E_Pos     (2U)
9345 #define TIM1_AF2_BK2CMP2E_Msk     (0x1UL << TIM1_AF2_BK2CMP2E_Pos)             /*!< 0x00000004 */
9346 #define TIM1_AF2_BK2CMP2E         TIM1_AF2_BK2CMP2E_Msk                        /*!<BRK2 COMP2 enable */
9347 #define TIM1_AF2_BK2CMP3E_Pos      (3U)
9348 #define TIM1_AF2_BK2CMP3E_Msk      (0x1UL << TIM1_AF2_BK2CMP3E_Pos)            /*!< 0x00000008 */
9349 #define TIM1_AF2_BK2CMP3E          TIM1_AF2_BK2CMP3E_Msk                       /*!<BRK2 COMP3 enable */
9350 #define TIM1_AF2_BK2INP_Pos       (9U)
9351 #define TIM1_AF2_BK2INP_Msk       (0x1UL << TIM1_AF2_BK2INP_Pos)               /*!< 0x00000200 */
9352 #define TIM1_AF2_BK2INP           TIM1_AF2_BK2INP_Msk                          /*!<BRK2 BKIN2 input polarity */
9353 #define TIM1_AF2_BK2CMP1P_Pos     (10U)
9354 #define TIM1_AF2_BK2CMP1P_Msk     (0x1UL << TIM1_AF2_BK2CMP1P_Pos)             /*!< 0x00000400 */
9355 #define TIM1_AF2_BK2CMP1P         TIM1_AF2_BK2CMP1P_Msk                        /*!<BRK2 COMP1 input polarity */
9356 #define TIM1_AF2_BK2CMP2P_Pos     (11U)
9357 #define TIM1_AF2_BK2CMP2P_Msk     (0x1UL << TIM1_AF2_BK2CMP2P_Pos)             /*!< 0x00000800 */
9358 #define TIM1_AF2_BK2CMP2P         TIM1_AF2_BK2CMP2P_Msk                        /*!<BRK2 COMP2 input polarity */
9359 #define TIM1_AF2_BK2CMP3P_Pos      (12U)
9360 #define TIM1_AF2_BK2CMP3P_Msk      (0x1UL << TIM1_AF2_BK2CMP3P_Pos)            /*!< 0x00001000 */
9361 #define TIM1_AF2_BK2CMP3P          TIM1_AF2_BK2CMP3P_Msk                       /*!<BRK2 COMP3 input polarity */
9362 
9363 /*******************  Bit definition for TIM2_OR1 register  *******************/
9364 #define TIM2_OR1_OCREF_CLR_Pos     (0U)
9365 #define TIM2_OR1_OCREF_CLR_Msk     (0x3UL << TIM2_OR1_OCREF_CLR_Pos)           /*!< 0x00000003 */
9366 #define TIM2_OR1_OCREF_CLR         TIM2_OR1_OCREF_CLR_Msk                      /*!< OCREF_CLR[1:0] input selection */
9367 #define TIM2_OR1_OCREF_CLR_0       (0x1UL << TIM2_OR1_OCREF_CLR_Pos)           /*!< 0x00000001 */
9368 #define TIM2_OR1_OCREF_CLR_1       (0x2UL << TIM2_OR1_OCREF_CLR_Pos)           /*!< 0x00000002 */
9369 
9370 /*******************  Bit definition for TIM2_AF1 register  *******************/
9371 #define TIM2_AF1_ETRSEL_Pos       (14U)
9372 #define TIM2_AF1_ETRSEL_Msk       (0xFUL << TIM2_AF1_ETRSEL_Pos)               /*!< 0x0003C000 */
9373 #define TIM2_AF1_ETRSEL           TIM2_AF1_ETRSEL_Msk                          /*!<ETRSEL[3:0] bits (TIM2 ETR source selection) */
9374 #define TIM2_AF1_ETRSEL_0         (0x1UL << TIM2_AF1_ETRSEL_Pos)               /*!< 0x00004000 */
9375 #define TIM2_AF1_ETRSEL_1         (0x2UL << TIM2_AF1_ETRSEL_Pos)               /*!< 0x00008000 */
9376 #define TIM2_AF1_ETRSEL_2         (0x4UL << TIM2_AF1_ETRSEL_Pos)               /*!< 0x00010000 */
9377 #define TIM2_AF1_ETRSEL_3         (0x8UL << TIM2_AF1_ETRSEL_Pos)               /*!< 0x00020000 */
9378 
9379 /*******************  Bit definition for TIM3_OR1 register  *******************/
9380 #define TIM3_OR1_OCREF_CLR_Pos     (0U)
9381 #define TIM3_OR1_OCREF_CLR_Msk     (0x3UL << TIM3_OR1_OCREF_CLR_Pos)           /*!< 0x00000003 */
9382 #define TIM3_OR1_OCREF_CLR         TIM3_OR1_OCREF_CLR_Msk                      /*!< OCREF_CLR[1:0] input selection */
9383 #define TIM3_OR1_OCREF_CLR_0       (0x1UL << TIM3_OR1_OCREF_CLR_Pos)           /*!< 0x00000001 */
9384 #define TIM3_OR1_OCREF_CLR_1       (0x2UL << TIM3_OR1_OCREF_CLR_Pos)           /*!< 0x00000002 */
9385 
9386 /*******************  Bit definition for TIM3_AF1 register  *******************/
9387 #define TIM3_AF1_ETRSEL_Pos       (14U)
9388 #define TIM3_AF1_ETRSEL_Msk       (0xFUL << TIM3_AF1_ETRSEL_Pos)               /*!< 0x0003C000 */
9389 #define TIM3_AF1_ETRSEL           TIM3_AF1_ETRSEL_Msk                          /*!<ETRSEL[3:0] bits (TIM3 ETR source selection) */
9390 #define TIM3_AF1_ETRSEL_0         (0x1UL << TIM3_AF1_ETRSEL_Pos)               /*!< 0x00004000 */
9391 #define TIM3_AF1_ETRSEL_1         (0x2UL << TIM3_AF1_ETRSEL_Pos)               /*!< 0x00008000 */
9392 #define TIM3_AF1_ETRSEL_2         (0x4UL << TIM3_AF1_ETRSEL_Pos)               /*!< 0x00010000 */
9393 #define TIM3_AF1_ETRSEL_3         (0x8UL << TIM3_AF1_ETRSEL_Pos)               /*!< 0x00020000 */
9394 
9395 /*******************  Bit definition for TIM4_OR1 register  *******************/
9396 #define TIM4_OR1_OCREF_CLR_Pos     (0U)
9397 #define TIM4_OR1_OCREF_CLR_Msk     (0x3UL << TIM4_OR1_OCREF_CLR_Pos)           /*!< 0x00000003 */
9398 #define TIM4_OR1_OCREF_CLR         TIM4_OR1_OCREF_CLR_Msk                      /*!< OCREF_CLR[1:0] input selection */
9399 #define TIM4_OR1_OCREF_CLR_0       (0x1UL << TIM4_OR1_OCREF_CLR_Pos)           /*!< 0x00000001 */
9400 #define TIM4_OR1_OCREF_CLR_1       (0x2UL << TIM4_OR1_OCREF_CLR_Pos)           /*!< 0x00000002 */
9401 
9402 /*******************  Bit definition for TIM4_AF1 register  *******************/
9403 #define TIM4_AF1_ETRSEL_Pos       (14U)
9404 #define TIM4_AF1_ETRSEL_Msk       (0xFUL << TIM4_AF1_ETRSEL_Pos)               /*!< 0x0003C000 */
9405 #define TIM4_AF1_ETRSEL           TIM4_AF1_ETRSEL_Msk                          /*!<ETRSEL[3:0] bits (TIM4 ETR source selection) */
9406 #define TIM4_AF1_ETRSEL_0         (0x1UL << TIM4_AF1_ETRSEL_Pos)               /*!< 0x00004000 */
9407 #define TIM4_AF1_ETRSEL_1         (0x2UL << TIM4_AF1_ETRSEL_Pos)               /*!< 0x00008000 */
9408 #define TIM4_AF1_ETRSEL_2         (0x4UL << TIM4_AF1_ETRSEL_Pos)               /*!< 0x00010000 */
9409 #define TIM4_AF1_ETRSEL_3         (0x8UL << TIM4_AF1_ETRSEL_Pos)               /*!< 0x00020000 */
9410 
9411 /*******************  Bit definition for TIM14_AF1 register  *******************/
9412 #define TIM14_AF1_ETRSEL_Pos      (14U)
9413 #define TIM14_AF1_ETRSEL_Msk      (0xFUL << TIM14_AF1_ETRSEL_Pos)              /*!< 0x0003C000 */
9414 #define TIM14_AF1_ETRSEL          TIM14_AF1_ETRSEL_Msk                         /*!<ETRSEL[3:0] bits (TIM14 ETR source selection) */
9415 #define TIM14_AF1_ETRSEL_0        (0x1UL << TIM14_AF1_ETRSEL_Pos)              /*!< 0x00004000 */
9416 #define TIM14_AF1_ETRSEL_1        (0x2UL << TIM14_AF1_ETRSEL_Pos)              /*!< 0x00008000 */
9417 #define TIM14_AF1_ETRSEL_2        (0x4UL << TIM14_AF1_ETRSEL_Pos)              /*!< 0x00010000 */
9418 #define TIM14_AF1_ETRSEL_3        (0x8UL << TIM14_AF1_ETRSEL_Pos)              /*!< 0x00020000 */
9419 
9420 /*******************  Bit definition for TIM15_AF1 register  ******************/
9421 #define TIM15_AF1_BKINE_Pos      (0U)
9422 #define TIM15_AF1_BKINE_Msk      (0x1UL << TIM15_AF1_BKINE_Pos)                /*!< 0x00000001 */
9423 #define TIM15_AF1_BKINE          TIM15_AF1_BKINE_Msk                           /*!<BRK BKIN input enable */
9424 #define TIM15_AF1_BKCMP1E_Pos    (1U)
9425 #define TIM15_AF1_BKCMP1E_Msk    (0x1UL << TIM15_AF1_BKCMP1E_Pos)              /*!< 0x00000002 */
9426 #define TIM15_AF1_BKCMP1E        TIM15_AF1_BKCMP1E_Msk                         /*!<BRK COMP1 enable */
9427 #define TIM15_AF1_BKCMP2E_Pos    (2U)
9428 #define TIM15_AF1_BKCMP2E_Msk    (0x1UL << TIM15_AF1_BKCMP2E_Pos)              /*!< 0x00000004 */
9429 #define TIM15_AF1_BKCMP2E        TIM15_AF1_BKCMP2E_Msk                         /*!<BRK COMP2 enable */
9430 #define TIM15_AF1_BKCMP3E_Pos    (3U)
9431 #define TIM15_AF1_BKCMP3E_Msk    (0x1UL << TIM15_AF1_BKCMP3E_Pos)              /*!< 0x00000008 */
9432 #define TIM15_AF1_BKCMP3E        TIM15_AF1_BKCMP3E_Msk                         /*!<BRK COMP3 enable */
9433 #define TIM15_AF1_BKINP_Pos      (9U)
9434 #define TIM15_AF1_BKINP_Msk      (0x1UL << TIM15_AF1_BKINP_Pos)                /*!< 0x00000200 */
9435 #define TIM15_AF1_BKINP          TIM15_AF1_BKINP_Msk                           /*!<BRK BKIN input polarity */
9436 #define TIM15_AF1_BKCMP1P_Pos    (10U)
9437 #define TIM15_AF1_BKCMP1P_Msk    (0x1UL << TIM15_AF1_BKCMP1P_Pos)              /*!< 0x00000400 */
9438 #define TIM15_AF1_BKCMP1P        TIM15_AF1_BKCMP1P_Msk                         /*!<BRK COMP1 input polarity */
9439 #define TIM15_AF1_BKCMP2P_Pos    (11U)
9440 #define TIM15_AF1_BKCMP2P_Msk    (0x1UL << TIM15_AF1_BKCMP2P_Pos)              /*!< 0x00000800 */
9441 #define TIM15_AF1_BKCMP2P        TIM15_AF1_BKCMP2P_Msk                         /*!<BRK COMP2 input polarity */
9442 #define TIM15_AF1_BKCMP3P_Pos    (12U)
9443 #define TIM15_AF1_BKCMP3P_Msk    (0x1UL << TIM15_AF1_BKCMP3P_Pos)              /*!< 0x00000010 */
9444 #define TIM15_AF1_BKCMP3P        TIM15_AF1_BKCMP3P_Msk                         /*!<BRK COMP3 input polarity */
9445 
9446 /*******************  Bit definition for TIM16_AF1 register  ******************/
9447 #define TIM16_AF1_BKINE_Pos      (0U)
9448 #define TIM16_AF1_BKINE_Msk      (0x1UL << TIM16_AF1_BKINE_Pos)                /*!< 0x00000001 */
9449 #define TIM16_AF1_BKINE          TIM16_AF1_BKINE_Msk                           /*!<BRK BKIN input enable */
9450 #define TIM16_AF1_BKCMP1E_Pos    (1U)
9451 #define TIM16_AF1_BKCMP1E_Msk    (0x1UL << TIM16_AF1_BKCMP1E_Pos)              /*!< 0x00000002 */
9452 #define TIM16_AF1_BKCMP1E        TIM16_AF1_BKCMP1E_Msk                         /*!<BRK COMP1 enable */
9453 #define TIM16_AF1_BKCMP2E_Pos    (2U)
9454 #define TIM16_AF1_BKCMP2E_Msk    (0x1UL << TIM16_AF1_BKCMP2E_Pos)              /*!< 0x00000004 */
9455 #define TIM16_AF1_BKCMP2E        TIM16_AF1_BKCMP2E_Msk                         /*!<BRK COMP2 enable */
9456 #define TIM16_AF1_BKCMP3E_Pos    (3U)
9457 #define TIM16_AF1_BKCMP3E_Msk    (0x1UL << TIM16_AF1_BKCMP3E_Pos)              /*!< 0x00000008 */
9458 #define TIM16_AF1_BKCMP3E        TIM16_AF1_BKCMP3E_Msk                         /*!<BRK COMP3 enable */
9459 #define TIM16_AF1_BKINP_Pos      (9U)
9460 #define TIM16_AF1_BKINP_Msk      (0x1UL << TIM16_AF1_BKINP_Pos)                /*!< 0x00000200 */
9461 #define TIM16_AF1_BKINP          TIM16_AF1_BKINP_Msk                           /*!<BRK BKIN input polarity */
9462 #define TIM16_AF1_BKCMP1P_Pos    (10U)
9463 #define TIM16_AF1_BKCMP1P_Msk    (0x1UL << TIM16_AF1_BKCMP1P_Pos)              /*!< 0x00000400 */
9464 #define TIM16_AF1_BKCMP1P        TIM16_AF1_BKCMP1P_Msk                         /*!<BRK COMP1 input polarity */
9465 #define TIM16_AF1_BKCMP2P_Pos    (11U)
9466 #define TIM16_AF1_BKCMP2P_Msk    (0x1UL << TIM16_AF1_BKCMP2P_Pos)              /*!< 0x00000800 */
9467 #define TIM16_AF1_BKCMP2P        TIM16_AF1_BKCMP2P_Msk                         /*!<BRK COMP2 input polarity */
9468 #define TIM16_AF1_BKCMP3P_Pos    (12U)
9469 #define TIM16_AF1_BKCMP3P_Msk    (0x1UL << TIM16_AF1_BKCMP3P_Pos)              /*!< 0x00000010 */
9470 #define TIM16_AF1_BKCMP3P        TIM16_AF1_BKCMP3P_Msk                         /*!<BRK COMP3 input polarity */
9471 
9472 /*******************  Bit definition for TIM17_AF1 register  ******************/
9473 #define TIM17_AF1_BKINE_Pos      (0U)
9474 #define TIM17_AF1_BKINE_Msk      (0x1UL << TIM17_AF1_BKINE_Pos)                /*!< 0x00000001 */
9475 #define TIM17_AF1_BKINE          TIM17_AF1_BKINE_Msk                           /*!<BRK BKIN input enable */
9476 #define TIM17_AF1_BKCMP1E_Pos    (1U)
9477 #define TIM17_AF1_BKCMP1E_Msk    (0x1UL << TIM17_AF1_BKCMP1E_Pos)              /*!< 0x00000002 */
9478 #define TIM17_AF1_BKCMP1E        TIM17_AF1_BKCMP1E_Msk                         /*!<BRK COMP1 enable */
9479 #define TIM17_AF1_BKCMP2E_Pos    (2U)
9480 #define TIM17_AF1_BKCMP2E_Msk    (0x1UL << TIM17_AF1_BKCMP2E_Pos)              /*!< 0x00000004 */
9481 #define TIM17_AF1_BKCMP2E        TIM17_AF1_BKCMP2E_Msk                         /*!<BRK COMP2 enable */
9482 #define TIM17_AF1_BKCMP3E_Pos    (3U)
9483 #define TIM17_AF1_BKCMP3E_Msk    (0x1UL << TIM17_AF1_BKCMP3E_Pos)              /*!< 0x00000008 */
9484 #define TIM17_AF1_BKCMP3E        TIM17_AF1_BKCMP3E_Msk                         /*!<BRK COMP3 enable */
9485 #define TIM17_AF1_BKINP_Pos      (9U)
9486 #define TIM17_AF1_BKINP_Msk      (0x1UL << TIM17_AF1_BKINP_Pos)                /*!< 0x00000200 */
9487 #define TIM17_AF1_BKINP          TIM17_AF1_BKINP_Msk                           /*!<BRK BKIN input polarity */
9488 #define TIM17_AF1_BKCMP1P_Pos    (10U)
9489 #define TIM17_AF1_BKCMP1P_Msk    (0x1UL << TIM17_AF1_BKCMP1P_Pos)              /*!< 0x00000400 */
9490 #define TIM17_AF1_BKCMP1P        TIM17_AF1_BKCMP1P_Msk                         /*!<BRK COMP1 input polarity */
9491 #define TIM17_AF1_BKCMP2P_Pos    (11U)
9492 #define TIM17_AF1_BKCMP2P_Msk    (0x1UL << TIM17_AF1_BKCMP2P_Pos)              /*!< 0x00000800 */
9493 #define TIM17_AF1_BKCMP2P        TIM17_AF1_BKCMP2P_Msk                         /*!<BRK COMP2 input polarity */
9494 #define TIM17_AF1_BKCMP3P_Pos    (12U)
9495 #define TIM17_AF1_BKCMP3P_Msk    (0x1UL << TIM17_AF1_BKCMP3P_Pos)              /*!< 0x00000010 */
9496 #define TIM17_AF1_BKCMP3P        TIM17_AF1_BKCMP3P_Msk                         /*!<BRK COMP3 input polarity */
9497 
9498 /*******************  Bit definition for TIM_TISEL register  *********************/
9499 #define TIM_TISEL_TI1SEL_Pos      (0U)
9500 #define TIM_TISEL_TI1SEL_Msk      (0xFUL << TIM_TISEL_TI1SEL_Pos)              /*!< 0x0000000F */
9501 #define TIM_TISEL_TI1SEL          TIM_TISEL_TI1SEL_Msk                         /*!<TI1SEL[3:0] bits (TIM TI1 SEL)*/
9502 #define TIM_TISEL_TI1SEL_0        (0x1UL << TIM_TISEL_TI1SEL_Pos)              /*!< 0x00000001 */
9503 #define TIM_TISEL_TI1SEL_1        (0x2UL << TIM_TISEL_TI1SEL_Pos)              /*!< 0x00000002 */
9504 #define TIM_TISEL_TI1SEL_2        (0x4UL << TIM_TISEL_TI1SEL_Pos)              /*!< 0x00000004 */
9505 #define TIM_TISEL_TI1SEL_3        (0x8UL << TIM_TISEL_TI1SEL_Pos)              /*!< 0x00000008 */
9506 
9507 #define TIM_TISEL_TI2SEL_Pos      (8U)
9508 #define TIM_TISEL_TI2SEL_Msk      (0xFUL << TIM_TISEL_TI2SEL_Pos)              /*!< 0x00000F00 */
9509 #define TIM_TISEL_TI2SEL          TIM_TISEL_TI2SEL_Msk                         /*!<TI2SEL[3:0] bits (TIM TI2 SEL)*/
9510 #define TIM_TISEL_TI2SEL_0        (0x1UL << TIM_TISEL_TI2SEL_Pos)              /*!< 0x00000100 */
9511 #define TIM_TISEL_TI2SEL_1        (0x2UL << TIM_TISEL_TI2SEL_Pos)              /*!< 0x00000200 */
9512 #define TIM_TISEL_TI2SEL_2        (0x4UL << TIM_TISEL_TI2SEL_Pos)              /*!< 0x00000400 */
9513 #define TIM_TISEL_TI2SEL_3        (0x8UL << TIM_TISEL_TI2SEL_Pos)              /*!< 0x00000800 */
9514 
9515 #define TIM_TISEL_TI3SEL_Pos      (16U)
9516 #define TIM_TISEL_TI3SEL_Msk      (0xFUL << TIM_TISEL_TI3SEL_Pos)              /*!< 0x000F0000 */
9517 #define TIM_TISEL_TI3SEL          TIM_TISEL_TI3SEL_Msk                         /*!<TI3SEL[3:0] bits (TIM TI3 SEL)*/
9518 #define TIM_TISEL_TI3SEL_0        (0x1UL << TIM_TISEL_TI3SEL_Pos)              /*!< 0x00010000 */
9519 #define TIM_TISEL_TI3SEL_1        (0x2UL << TIM_TISEL_TI3SEL_Pos)              /*!< 0x00020000 */
9520 #define TIM_TISEL_TI3SEL_2        (0x4UL << TIM_TISEL_TI3SEL_Pos)              /*!< 0x00040000 */
9521 #define TIM_TISEL_TI3SEL_3        (0x8UL << TIM_TISEL_TI3SEL_Pos)              /*!< 0x00080000 */
9522 
9523 #define TIM_TISEL_TI4SEL_Pos      (24U)
9524 #define TIM_TISEL_TI4SEL_Msk      (0xFUL << TIM_TISEL_TI4SEL_Pos)              /*!< 0x0F000000 */
9525 #define TIM_TISEL_TI4SEL          TIM_TISEL_TI4SEL_Msk                         /*!<TI4SEL[3:0] bits (TIM TI4 SEL)*/
9526 #define TIM_TISEL_TI4SEL_0        (0x1UL << TIM_TISEL_TI4SEL_Pos)              /*!< 0x01000000 */
9527 #define TIM_TISEL_TI4SEL_1        (0x2UL << TIM_TISEL_TI4SEL_Pos)              /*!< 0x02000000 */
9528 #define TIM_TISEL_TI4SEL_2        (0x4UL << TIM_TISEL_TI4SEL_Pos)              /*!< 0x04000000 */
9529 #define TIM_TISEL_TI4SEL_3        (0x8UL << TIM_TISEL_TI4SEL_Pos)              /*!< 0x08000000 */
9530 
9531 /******************************************************************************/
9532 /*                                                                            */
9533 /*                         Low Power Timer (LPTIM)                            */
9534 /*                                                                            */
9535 /******************************************************************************/
9536 /******************  Bit definition for LPTIM_ISR register  *******************/
9537 #define LPTIM_ISR_CMPM_Pos          (0U)
9538 #define LPTIM_ISR_CMPM_Msk          (0x1UL << LPTIM_ISR_CMPM_Pos)              /*!< 0x00000001 */
9539 #define LPTIM_ISR_CMPM              LPTIM_ISR_CMPM_Msk                         /*!< Compare match */
9540 #define LPTIM_ISR_ARRM_Pos          (1U)
9541 #define LPTIM_ISR_ARRM_Msk          (0x1UL << LPTIM_ISR_ARRM_Pos)              /*!< 0x00000002 */
9542 #define LPTIM_ISR_ARRM              LPTIM_ISR_ARRM_Msk                         /*!< Autoreload match */
9543 #define LPTIM_ISR_EXTTRIG_Pos       (2U)
9544 #define LPTIM_ISR_EXTTRIG_Msk       (0x1UL << LPTIM_ISR_EXTTRIG_Pos)           /*!< 0x00000004 */
9545 #define LPTIM_ISR_EXTTRIG           LPTIM_ISR_EXTTRIG_Msk                      /*!< External trigger edge event */
9546 #define LPTIM_ISR_CMPOK_Pos         (3U)
9547 #define LPTIM_ISR_CMPOK_Msk         (0x1UL << LPTIM_ISR_CMPOK_Pos)             /*!< 0x00000008 */
9548 #define LPTIM_ISR_CMPOK             LPTIM_ISR_CMPOK_Msk                        /*!< Compare register update OK */
9549 #define LPTIM_ISR_ARROK_Pos         (4U)
9550 #define LPTIM_ISR_ARROK_Msk         (0x1UL << LPTIM_ISR_ARROK_Pos)             /*!< 0x00000010 */
9551 #define LPTIM_ISR_ARROK             LPTIM_ISR_ARROK_Msk                        /*!< Autoreload register update OK */
9552 #define LPTIM_ISR_UP_Pos            (5U)
9553 #define LPTIM_ISR_UP_Msk            (0x1UL << LPTIM_ISR_UP_Pos)                /*!< 0x00000020 */
9554 #define LPTIM_ISR_UP                LPTIM_ISR_UP_Msk                           /*!< Counter direction change down to up */
9555 #define LPTIM_ISR_DOWN_Pos          (6U)
9556 #define LPTIM_ISR_DOWN_Msk          (0x1UL << LPTIM_ISR_DOWN_Pos)              /*!< 0x00000040 */
9557 #define LPTIM_ISR_DOWN              LPTIM_ISR_DOWN_Msk                         /*!< Counter direction change up to down */
9558 
9559 /******************  Bit definition for LPTIM_ICR register  *******************/
9560 #define LPTIM_ICR_CMPMCF_Pos        (0U)
9561 #define LPTIM_ICR_CMPMCF_Msk        (0x1UL << LPTIM_ICR_CMPMCF_Pos)            /*!< 0x00000001 */
9562 #define LPTIM_ICR_CMPMCF            LPTIM_ICR_CMPMCF_Msk                       /*!< Compare match Clear Flag */
9563 #define LPTIM_ICR_ARRMCF_Pos        (1U)
9564 #define LPTIM_ICR_ARRMCF_Msk        (0x1UL << LPTIM_ICR_ARRMCF_Pos)            /*!< 0x00000002 */
9565 #define LPTIM_ICR_ARRMCF            LPTIM_ICR_ARRMCF_Msk                       /*!< Autoreload match Clear Flag */
9566 #define LPTIM_ICR_EXTTRIGCF_Pos     (2U)
9567 #define LPTIM_ICR_EXTTRIGCF_Msk     (0x1UL << LPTIM_ICR_EXTTRIGCF_Pos)         /*!< 0x00000004 */
9568 #define LPTIM_ICR_EXTTRIGCF         LPTIM_ICR_EXTTRIGCF_Msk                    /*!< External trigger edge event Clear Flag */
9569 #define LPTIM_ICR_CMPOKCF_Pos       (3U)
9570 #define LPTIM_ICR_CMPOKCF_Msk       (0x1UL << LPTIM_ICR_CMPOKCF_Pos)           /*!< 0x00000008 */
9571 #define LPTIM_ICR_CMPOKCF           LPTIM_ICR_CMPOKCF_Msk                      /*!< Compare register update OK Clear Flag */
9572 #define LPTIM_ICR_ARROKCF_Pos       (4U)
9573 #define LPTIM_ICR_ARROKCF_Msk       (0x1UL << LPTIM_ICR_ARROKCF_Pos)           /*!< 0x00000010 */
9574 #define LPTIM_ICR_ARROKCF           LPTIM_ICR_ARROKCF_Msk                      /*!< Autoreload register update OK Clear Flag */
9575 #define LPTIM_ICR_UPCF_Pos          (5U)
9576 #define LPTIM_ICR_UPCF_Msk          (0x1UL << LPTIM_ICR_UPCF_Pos)              /*!< 0x00000020 */
9577 #define LPTIM_ICR_UPCF              LPTIM_ICR_UPCF_Msk                         /*!< Counter direction change down to up Clear Flag */
9578 #define LPTIM_ICR_DOWNCF_Pos        (6U)
9579 #define LPTIM_ICR_DOWNCF_Msk        (0x1UL << LPTIM_ICR_DOWNCF_Pos)            /*!< 0x00000040 */
9580 #define LPTIM_ICR_DOWNCF            LPTIM_ICR_DOWNCF_Msk                       /*!< Counter direction change up to down Clear Flag */
9581 
9582 /******************  Bit definition for LPTIM_IER register ********************/
9583 #define LPTIM_IER_CMPMIE_Pos        (0U)
9584 #define LPTIM_IER_CMPMIE_Msk        (0x1UL << LPTIM_IER_CMPMIE_Pos)            /*!< 0x00000001 */
9585 #define LPTIM_IER_CMPMIE            LPTIM_IER_CMPMIE_Msk                       /*!< Compare match Interrupt Enable */
9586 #define LPTIM_IER_ARRMIE_Pos        (1U)
9587 #define LPTIM_IER_ARRMIE_Msk        (0x1UL << LPTIM_IER_ARRMIE_Pos)            /*!< 0x00000002 */
9588 #define LPTIM_IER_ARRMIE            LPTIM_IER_ARRMIE_Msk                       /*!< Autoreload match Interrupt Enable */
9589 #define LPTIM_IER_EXTTRIGIE_Pos     (2U)
9590 #define LPTIM_IER_EXTTRIGIE_Msk     (0x1UL << LPTIM_IER_EXTTRIGIE_Pos)         /*!< 0x00000004 */
9591 #define LPTIM_IER_EXTTRIGIE         LPTIM_IER_EXTTRIGIE_Msk                    /*!< External trigger edge event Interrupt Enable */
9592 #define LPTIM_IER_CMPOKIE_Pos       (3U)
9593 #define LPTIM_IER_CMPOKIE_Msk       (0x1UL << LPTIM_IER_CMPOKIE_Pos)           /*!< 0x00000008 */
9594 #define LPTIM_IER_CMPOKIE           LPTIM_IER_CMPOKIE_Msk                      /*!< Compare register update OK Interrupt Enable */
9595 #define LPTIM_IER_ARROKIE_Pos       (4U)
9596 #define LPTIM_IER_ARROKIE_Msk       (0x1UL << LPTIM_IER_ARROKIE_Pos)           /*!< 0x00000010 */
9597 #define LPTIM_IER_ARROKIE           LPTIM_IER_ARROKIE_Msk                      /*!< Autoreload register update OK Interrupt Enable */
9598 #define LPTIM_IER_UPIE_Pos          (5U)
9599 #define LPTIM_IER_UPIE_Msk          (0x1UL << LPTIM_IER_UPIE_Pos)              /*!< 0x00000020 */
9600 #define LPTIM_IER_UPIE              LPTIM_IER_UPIE_Msk                         /*!< Counter direction change down to up Interrupt Enable */
9601 #define LPTIM_IER_DOWNIE_Pos        (6U)
9602 #define LPTIM_IER_DOWNIE_Msk        (0x1UL << LPTIM_IER_DOWNIE_Pos)            /*!< 0x00000040 */
9603 #define LPTIM_IER_DOWNIE            LPTIM_IER_DOWNIE_Msk                       /*!< Counter direction change up to down Interrupt Enable */
9604 
9605 /******************  Bit definition for LPTIM_CFGR register *******************/
9606 #define LPTIM_CFGR_CKSEL_Pos        (0U)
9607 #define LPTIM_CFGR_CKSEL_Msk        (0x1UL << LPTIM_CFGR_CKSEL_Pos)            /*!< 0x00000001 */
9608 #define LPTIM_CFGR_CKSEL            LPTIM_CFGR_CKSEL_Msk                       /*!< Clock selector */
9609 
9610 #define LPTIM_CFGR_CKPOL_Pos        (1U)
9611 #define LPTIM_CFGR_CKPOL_Msk        (0x3UL << LPTIM_CFGR_CKPOL_Pos)            /*!< 0x00000006 */
9612 #define LPTIM_CFGR_CKPOL            LPTIM_CFGR_CKPOL_Msk                       /*!< CKPOL[1:0] bits (Clock polarity) */
9613 #define LPTIM_CFGR_CKPOL_0          (0x1UL << LPTIM_CFGR_CKPOL_Pos)            /*!< 0x00000002 */
9614 #define LPTIM_CFGR_CKPOL_1          (0x2UL << LPTIM_CFGR_CKPOL_Pos)            /*!< 0x00000004 */
9615 
9616 #define LPTIM_CFGR_CKFLT_Pos        (3U)
9617 #define LPTIM_CFGR_CKFLT_Msk        (0x3UL << LPTIM_CFGR_CKFLT_Pos)            /*!< 0x00000018 */
9618 #define LPTIM_CFGR_CKFLT            LPTIM_CFGR_CKFLT_Msk                       /*!< CKFLT[1:0] bits (Configurable digital filter for external clock) */
9619 #define LPTIM_CFGR_CKFLT_0          (0x1UL << LPTIM_CFGR_CKFLT_Pos)            /*!< 0x00000008 */
9620 #define LPTIM_CFGR_CKFLT_1          (0x2UL << LPTIM_CFGR_CKFLT_Pos)            /*!< 0x00000010 */
9621 
9622 #define LPTIM_CFGR_TRGFLT_Pos       (6U)
9623 #define LPTIM_CFGR_TRGFLT_Msk       (0x3UL << LPTIM_CFGR_TRGFLT_Pos)           /*!< 0x000000C0 */
9624 #define LPTIM_CFGR_TRGFLT           LPTIM_CFGR_TRGFLT_Msk                      /*!< TRGFLT[1:0] bits (Configurable digital filter for trigger) */
9625 #define LPTIM_CFGR_TRGFLT_0         (0x1UL << LPTIM_CFGR_TRGFLT_Pos)           /*!< 0x00000040 */
9626 #define LPTIM_CFGR_TRGFLT_1         (0x2UL << LPTIM_CFGR_TRGFLT_Pos)           /*!< 0x00000080 */
9627 
9628 #define LPTIM_CFGR_PRESC_Pos        (9U)
9629 #define LPTIM_CFGR_PRESC_Msk        (0x7UL << LPTIM_CFGR_PRESC_Pos)            /*!< 0x00000E00 */
9630 #define LPTIM_CFGR_PRESC            LPTIM_CFGR_PRESC_Msk                       /*!< PRESC[2:0] bits (Clock prescaler) */
9631 #define LPTIM_CFGR_PRESC_0          (0x1UL << LPTIM_CFGR_PRESC_Pos)            /*!< 0x00000200 */
9632 #define LPTIM_CFGR_PRESC_1          (0x2UL << LPTIM_CFGR_PRESC_Pos)            /*!< 0x00000400 */
9633 #define LPTIM_CFGR_PRESC_2          (0x4UL << LPTIM_CFGR_PRESC_Pos)            /*!< 0x00000800 */
9634 
9635 #define LPTIM_CFGR_TRIGSEL_Pos      (13U)
9636 #define LPTIM_CFGR_TRIGSEL_Msk      (0x7UL << LPTIM_CFGR_TRIGSEL_Pos)          /*!< 0x0000E000 */
9637 #define LPTIM_CFGR_TRIGSEL          LPTIM_CFGR_TRIGSEL_Msk                     /*!< TRIGSEL[2:0]] bits (Trigger selector) */
9638 #define LPTIM_CFGR_TRIGSEL_0        (0x1UL << LPTIM_CFGR_TRIGSEL_Pos)          /*!< 0x00002000 */
9639 #define LPTIM_CFGR_TRIGSEL_1        (0x2UL << LPTIM_CFGR_TRIGSEL_Pos)          /*!< 0x00004000 */
9640 #define LPTIM_CFGR_TRIGSEL_2        (0x4UL << LPTIM_CFGR_TRIGSEL_Pos)          /*!< 0x00008000 */
9641 
9642 #define LPTIM_CFGR_TRIGEN_Pos       (17U)
9643 #define LPTIM_CFGR_TRIGEN_Msk       (0x3UL << LPTIM_CFGR_TRIGEN_Pos)           /*!< 0x00060000 */
9644 #define LPTIM_CFGR_TRIGEN           LPTIM_CFGR_TRIGEN_Msk                      /*!< TRIGEN[1:0] bits (Trigger enable and polarity) */
9645 #define LPTIM_CFGR_TRIGEN_0         (0x1UL << LPTIM_CFGR_TRIGEN_Pos)           /*!< 0x00020000 */
9646 #define LPTIM_CFGR_TRIGEN_1         (0x2UL << LPTIM_CFGR_TRIGEN_Pos)           /*!< 0x00040000 */
9647 
9648 #define LPTIM_CFGR_TIMOUT_Pos       (19U)
9649 #define LPTIM_CFGR_TIMOUT_Msk       (0x1UL << LPTIM_CFGR_TIMOUT_Pos)           /*!< 0x00080000 */
9650 #define LPTIM_CFGR_TIMOUT           LPTIM_CFGR_TIMOUT_Msk                      /*!< Timeout enable */
9651 #define LPTIM_CFGR_WAVE_Pos         (20U)
9652 #define LPTIM_CFGR_WAVE_Msk         (0x1UL << LPTIM_CFGR_WAVE_Pos)             /*!< 0x00100000 */
9653 #define LPTIM_CFGR_WAVE             LPTIM_CFGR_WAVE_Msk                        /*!< Waveform shape */
9654 #define LPTIM_CFGR_WAVPOL_Pos       (21U)
9655 #define LPTIM_CFGR_WAVPOL_Msk       (0x1UL << LPTIM_CFGR_WAVPOL_Pos)           /*!< 0x00200000 */
9656 #define LPTIM_CFGR_WAVPOL           LPTIM_CFGR_WAVPOL_Msk                      /*!< Waveform shape polarity */
9657 #define LPTIM_CFGR_PRELOAD_Pos      (22U)
9658 #define LPTIM_CFGR_PRELOAD_Msk      (0x1UL << LPTIM_CFGR_PRELOAD_Pos)          /*!< 0x00400000 */
9659 #define LPTIM_CFGR_PRELOAD          LPTIM_CFGR_PRELOAD_Msk                     /*!< Reg update mode */
9660 #define LPTIM_CFGR_COUNTMODE_Pos    (23U)
9661 #define LPTIM_CFGR_COUNTMODE_Msk    (0x1UL << LPTIM_CFGR_COUNTMODE_Pos)        /*!< 0x00800000 */
9662 #define LPTIM_CFGR_COUNTMODE        LPTIM_CFGR_COUNTMODE_Msk                   /*!< Counter mode enable */
9663 #define LPTIM_CFGR_ENC_Pos          (24U)
9664 #define LPTIM_CFGR_ENC_Msk          (0x1UL << LPTIM_CFGR_ENC_Pos)              /*!< 0x01000000 */
9665 #define LPTIM_CFGR_ENC              LPTIM_CFGR_ENC_Msk                         /*!< Encoder mode enable */
9666 
9667 /******************  Bit definition for LPTIM_CR register  ********************/
9668 #define LPTIM_CR_ENABLE_Pos         (0U)
9669 #define LPTIM_CR_ENABLE_Msk         (0x1UL << LPTIM_CR_ENABLE_Pos)             /*!< 0x00000001 */
9670 #define LPTIM_CR_ENABLE             LPTIM_CR_ENABLE_Msk                        /*!< LPTIMer enable */
9671 #define LPTIM_CR_SNGSTRT_Pos        (1U)
9672 #define LPTIM_CR_SNGSTRT_Msk        (0x1UL << LPTIM_CR_SNGSTRT_Pos)            /*!< 0x00000002 */
9673 #define LPTIM_CR_SNGSTRT            LPTIM_CR_SNGSTRT_Msk                       /*!< Timer start in single mode */
9674 #define LPTIM_CR_CNTSTRT_Pos        (2U)
9675 #define LPTIM_CR_CNTSTRT_Msk        (0x1UL << LPTIM_CR_CNTSTRT_Pos)            /*!< 0x00000004 */
9676 #define LPTIM_CR_CNTSTRT            LPTIM_CR_CNTSTRT_Msk                       /*!< Timer start in continuous mode */
9677 #define LPTIM_CR_COUNTRST_Pos       (3U)
9678 #define LPTIM_CR_COUNTRST_Msk       (0x1UL << LPTIM_CR_COUNTRST_Pos)           /*!< 0x00000008 */
9679 #define LPTIM_CR_COUNTRST           LPTIM_CR_COUNTRST_Msk                      /*!< Counter reset */
9680 #define LPTIM_CR_RSTARE_Pos         (4U)
9681 #define LPTIM_CR_RSTARE_Msk         (0x1UL << LPTIM_CR_RSTARE_Pos)             /*!< 0x00000010 */
9682 #define LPTIM_CR_RSTARE             LPTIM_CR_RSTARE_Msk                        /*!< Reset after read enable */
9683 
9684 /******************  Bit definition for LPTIM_CMP register  *******************/
9685 #define LPTIM_CMP_CMP_Pos           (0U)
9686 #define LPTIM_CMP_CMP_Msk           (0xFFFFUL << LPTIM_CMP_CMP_Pos)            /*!< 0x0000FFFF */
9687 #define LPTIM_CMP_CMP               LPTIM_CMP_CMP_Msk                          /*!< Compare register */
9688 
9689 /******************  Bit definition for LPTIM_ARR register  *******************/
9690 #define LPTIM_ARR_ARR_Pos           (0U)
9691 #define LPTIM_ARR_ARR_Msk           (0xFFFFUL << LPTIM_ARR_ARR_Pos)            /*!< 0x0000FFFF */
9692 #define LPTIM_ARR_ARR               LPTIM_ARR_ARR_Msk                          /*!< Auto reload register */
9693 
9694 /******************  Bit definition for LPTIM_CNT register  *******************/
9695 #define LPTIM_CNT_CNT_Pos           (0U)
9696 #define LPTIM_CNT_CNT_Msk           (0xFFFFUL << LPTIM_CNT_CNT_Pos)            /*!< 0x0000FFFF */
9697 #define LPTIM_CNT_CNT               LPTIM_CNT_CNT_Msk                          /*!< Counter register */
9698 
9699 /******************  Bit definition for LPTIM_CFGR2 register  *******************/
9700 #define LPTIM_CFGR2_IN1SEL_Pos      (0U)
9701 #define LPTIM_CFGR2_IN1SEL_Msk      (0xFUL << LPTIM_CFGR2_IN1SEL_Pos)          /*!< 0x0000000F */
9702 #define LPTIM_CFGR2_IN1SEL          LPTIM_CFGR2_IN1SEL_Msk                     /*!< CFGR2[3:0] bits (INPUT1 selection) */
9703 #define LPTIM_CFGR2_IN1SEL_0        (0x1UL << LPTIM_CFGR2_IN1SEL_Pos)          /*!< 0x00000001 */
9704 #define LPTIM_CFGR2_IN1SEL_1        (0x2UL << LPTIM_CFGR2_IN1SEL_Pos)          /*!< 0x00000002 */
9705 #define LPTIM_CFGR2_IN1SEL_2        (0x4UL << LPTIM_CFGR2_IN1SEL_Pos)          /*!< 0x00000004 */
9706 #define LPTIM_CFGR2_IN1SEL_3        (0x8UL << LPTIM_CFGR2_IN1SEL_Pos)          /*!< 0x00000008 */
9707 
9708 #define LPTIM_CFGR2_IN2SEL_Pos      (4U)
9709 #define LPTIM_CFGR2_IN2SEL_Msk      (0xFUL << LPTIM_CFGR2_IN2SEL_Pos)          /*!< 0x000000F0 */
9710 #define LPTIM_CFGR2_IN2SEL          LPTIM_CFGR2_IN2SEL_Msk                     /*!< CFGR2[7:4] bits (INPUT2 selection) */
9711 #define LPTIM_CFGR2_IN2SEL_0        (0x1UL << LPTIM_CFGR2_IN2SEL_Pos)          /*!< 0x00000010 */
9712 #define LPTIM_CFGR2_IN2SEL_1        (0x2UL << LPTIM_CFGR2_IN2SEL_Pos)          /*!< 0x00000020 */
9713 #define LPTIM_CFGR2_IN2SEL_2        (0x4UL << LPTIM_CFGR2_IN2SEL_Pos)          /*!< 0x00000040 */
9714 #define LPTIM_CFGR2_IN2SEL_3        (0x8UL << LPTIM_CFGR2_IN2SEL_Pos)          /*!< 0x00000080 */
9715 
9716 /******************************************************************************/
9717 /*                                                                            */
9718 /*                      Analog Comparators (COMP)                             */
9719 /*                                                                            */
9720 /******************************************************************************/
9721 /**********************  Bit definition for COMP_CSR register  ****************/
9722 #define COMP_CSR_EN_Pos            (0U)
9723 #define COMP_CSR_EN_Msk            (0x1UL << COMP_CSR_EN_Pos)                  /*!< 0x00000001 */
9724 #define COMP_CSR_EN                COMP_CSR_EN_Msk                             /*!< Comparator enable */
9725 
9726 #define COMP_CSR_INMSEL_Pos        (4U)
9727 #define COMP_CSR_INMSEL_Msk        (0xFUL << COMP_CSR_INMSEL_Pos)              /*!< 0x000000F0 */
9728 #define COMP_CSR_INMSEL            COMP_CSR_INMSEL_Msk                         /*!< Comparator input minus selection */
9729 #define COMP_CSR_INMSEL_0          (0x1UL << COMP_CSR_INMSEL_Pos)              /*!< 0x00000010 */
9730 #define COMP_CSR_INMSEL_1          (0x2UL << COMP_CSR_INMSEL_Pos)              /*!< 0x00000020 */
9731 #define COMP_CSR_INMSEL_2          (0x4UL << COMP_CSR_INMSEL_Pos)              /*!< 0x00000040 */
9732 #define COMP_CSR_INMSEL_3          (0x8UL << COMP_CSR_INMSEL_Pos)              /*!< 0x00000080 */
9733 
9734 #define COMP_CSR_INPSEL_Pos        (8U)
9735 #define COMP_CSR_INPSEL_Msk        (0x3UL << COMP_CSR_INPSEL_Pos)              /*!< 0x00000300 */
9736 #define COMP_CSR_INPSEL            COMP_CSR_INPSEL_Msk                         /*!< Comparator plus minus selection */
9737 #define COMP_CSR_INPSEL_0          (0x1UL << COMP_CSR_INPSEL_Pos)              /*!< 0x00000100 */
9738 #define COMP_CSR_INPSEL_1          (0x2UL << COMP_CSR_INPSEL_Pos)              /*!< 0x00000200 */
9739 
9740 #define COMP_CSR_WINMODE_Pos       (11U)
9741 #define COMP_CSR_WINMODE_Msk       (0x1UL << COMP_CSR_WINMODE_Pos)             /*!< 0x00000800 */
9742 #define COMP_CSR_WINMODE           COMP_CSR_WINMODE_Msk                        /*!< Pair of comparators window mode. Bit intended to be used with COMP common instance (COMP_Common_TypeDef) */
9743 #define COMP_CSR_WINOUT_Pos        (14U)
9744 #define COMP_CSR_WINOUT_Msk        (0x1UL << COMP_CSR_WINOUT_Pos)              /*!< 0x00004000 */
9745 #define COMP_CSR_WINOUT            COMP_CSR_WINOUT_Msk                         /*!< Pair of comparators window output level. Bit intended to be used with COMP common instance (COMP_Common_TypeDef) */
9746 
9747 #define COMP_CSR_POLARITY_Pos      (15U)
9748 #define COMP_CSR_POLARITY_Msk      (0x1UL << COMP_CSR_POLARITY_Pos)            /*!< 0x00008000 */
9749 #define COMP_CSR_POLARITY          COMP_CSR_POLARITY_Msk                       /*!< Comparator output polarity */
9750 
9751 #define COMP_CSR_HYST_Pos          (16U)
9752 #define COMP_CSR_HYST_Msk          (0x3UL << COMP_CSR_HYST_Pos)                /*!< 0x00030000 */
9753 #define COMP_CSR_HYST              COMP_CSR_HYST_Msk                           /*!< Comparator input hysteresis */
9754 #define COMP_CSR_HYST_0            (0x1UL << COMP_CSR_HYST_Pos)                /*!< 0x00010000 */
9755 #define COMP_CSR_HYST_1            (0x2UL << COMP_CSR_HYST_Pos)                /*!< 0x00020000 */
9756 
9757 #define COMP_CSR_PWRMODE_Pos       (18U)
9758 #define COMP_CSR_PWRMODE_Msk       (0x3UL << COMP_CSR_PWRMODE_Pos)             /*!< 0x000C0000 */
9759 #define COMP_CSR_PWRMODE           COMP_CSR_PWRMODE_Msk                        /*!< Comparator power mode */
9760 #define COMP_CSR_PWRMODE_0         (0x1UL << COMP_CSR_PWRMODE_Pos)             /*!< 0x00040000 */
9761 #define COMP_CSR_PWRMODE_1         (0x2UL << COMP_CSR_PWRMODE_Pos)             /*!< 0x00080000 */
9762 
9763 #define COMP_CSR_BLANKING_Pos      (20U)
9764 #define COMP_CSR_BLANKING_Msk      (0x1FUL << COMP_CSR_BLANKING_Pos)           /*!< 0x01F00000 */
9765 #define COMP_CSR_BLANKING          COMP_CSR_BLANKING_Msk                       /*!< Comparator blanking source */
9766 #define COMP_CSR_BLANKING_0        (0x01UL << COMP_CSR_BLANKING_Pos)           /*!< 0x00100000 */
9767 #define COMP_CSR_BLANKING_1        (0x02UL << COMP_CSR_BLANKING_Pos)           /*!< 0x00200000 */
9768 #define COMP_CSR_BLANKING_2        (0x04UL << COMP_CSR_BLANKING_Pos)           /*!< 0x00400000 */
9769 #define COMP_CSR_BLANKING_3        (0x08UL << COMP_CSR_BLANKING_Pos)           /*!< 0x00800000 */
9770 #define COMP_CSR_BLANKING_4        (0x10UL << COMP_CSR_BLANKING_Pos)           /*!< 0x01000000 */
9771 
9772 #define COMP_CSR_VALUE_Pos         (30U)
9773 #define COMP_CSR_VALUE_Msk         (0x1UL << COMP_CSR_VALUE_Pos)               /*!< 0x40000000 */
9774 #define COMP_CSR_VALUE             COMP_CSR_VALUE_Msk                          /*!< Comparator output level */
9775 
9776 #define COMP_CSR_LOCK_Pos          (31U)
9777 #define COMP_CSR_LOCK_Msk          (0x1UL << COMP_CSR_LOCK_Pos)                /*!< 0x80000000 */
9778 #define COMP_CSR_LOCK              COMP_CSR_LOCK_Msk                           /*!< Comparator lock */
9779 
9780 /******************************************************************************/
9781 /*                                                                            */
9782 /*      Universal Synchronous Asynchronous Receiver Transmitter (USART)       */
9783 /*                                                                            */
9784 /******************************************************************************/
9785 /******************  Bit definition for USART_CR1 register  *******************/
9786 #define USART_CR1_UE_Pos             (0U)
9787 #define USART_CR1_UE_Msk             (0x1UL << USART_CR1_UE_Pos)               /*!< 0x00000001 */
9788 #define USART_CR1_UE                 USART_CR1_UE_Msk                          /*!< USART Enable */
9789 #define USART_CR1_UESM_Pos           (1U)
9790 #define USART_CR1_UESM_Msk           (0x1UL << USART_CR1_UESM_Pos)             /*!< 0x00000002 */
9791 #define USART_CR1_UESM               USART_CR1_UESM_Msk                        /*!< USART Enable in STOP Mode */
9792 #define USART_CR1_RE_Pos             (2U)
9793 #define USART_CR1_RE_Msk             (0x1UL << USART_CR1_RE_Pos)               /*!< 0x00000004 */
9794 #define USART_CR1_RE                 USART_CR1_RE_Msk                          /*!< Receiver Enable */
9795 #define USART_CR1_TE_Pos             (3U)
9796 #define USART_CR1_TE_Msk             (0x1UL << USART_CR1_TE_Pos)               /*!< 0x00000008 */
9797 #define USART_CR1_TE                 USART_CR1_TE_Msk                          /*!< Transmitter Enable */
9798 #define USART_CR1_IDLEIE_Pos         (4U)
9799 #define USART_CR1_IDLEIE_Msk         (0x1UL << USART_CR1_IDLEIE_Pos)           /*!< 0x00000010 */
9800 #define USART_CR1_IDLEIE             USART_CR1_IDLEIE_Msk                      /*!< IDLE Interrupt Enable */
9801 #define USART_CR1_RXNEIE_RXFNEIE_Pos   (5U)
9802 #define USART_CR1_RXNEIE_RXFNEIE_Msk   (0x1UL << USART_CR1_RXNEIE_RXFNEIE_Pos) /*!< 0x00000020 */
9803 #define USART_CR1_RXNEIE_RXFNEIE       USART_CR1_RXNEIE_RXFNEIE_Msk            /*!< RXNE/RXFIFO not empty Interrupt Enable */
9804 #define USART_CR1_TCIE_Pos           (6U)
9805 #define USART_CR1_TCIE_Msk           (0x1UL << USART_CR1_TCIE_Pos)             /*!< 0x00000040 */
9806 #define USART_CR1_TCIE               USART_CR1_TCIE_Msk                        /*!< Transmission Complete Interrupt Enable */
9807 #define USART_CR1_TXEIE_TXFNFIE_Pos  (7U)
9808 #define USART_CR1_TXEIE_TXFNFIE_Msk   (0x1UL << USART_CR1_TXEIE_TXFNFIE_Pos)   /*!< 0x00000080 */
9809 #define USART_CR1_TXEIE_TXFNFIE       USART_CR1_TXEIE_TXFNFIE_Msk              /*!< TXE/TXFIFO not full Interrupt Enable */
9810 #define USART_CR1_PEIE_Pos           (8U)
9811 #define USART_CR1_PEIE_Msk           (0x1UL << USART_CR1_PEIE_Pos)             /*!< 0x00000100 */
9812 #define USART_CR1_PEIE               USART_CR1_PEIE_Msk                        /*!< PE Interrupt Enable */
9813 #define USART_CR1_PS_Pos             (9U)
9814 #define USART_CR1_PS_Msk             (0x1UL << USART_CR1_PS_Pos)               /*!< 0x00000200 */
9815 #define USART_CR1_PS                 USART_CR1_PS_Msk                          /*!< Parity Selection */
9816 #define USART_CR1_PCE_Pos            (10U)
9817 #define USART_CR1_PCE_Msk            (0x1UL << USART_CR1_PCE_Pos)              /*!< 0x00000400 */
9818 #define USART_CR1_PCE                USART_CR1_PCE_Msk                         /*!< Parity Control Enable */
9819 #define USART_CR1_WAKE_Pos           (11U)
9820 #define USART_CR1_WAKE_Msk           (0x1UL << USART_CR1_WAKE_Pos)             /*!< 0x00000800 */
9821 #define USART_CR1_WAKE               USART_CR1_WAKE_Msk                        /*!< Receiver Wakeup method */
9822 #define USART_CR1_M_Pos              (12U)
9823 #define USART_CR1_M_Msk              (0x10001UL << USART_CR1_M_Pos)            /*!< 0x10001000 */
9824 #define USART_CR1_M                  USART_CR1_M_Msk                           /*!< Word length */
9825 #define USART_CR1_M0_Pos             (12U)
9826 #define USART_CR1_M0_Msk             (0x1UL << USART_CR1_M0_Pos)               /*!< 0x00001000 */
9827 #define USART_CR1_M0                 USART_CR1_M0_Msk                          /*!< Word length - Bit 0 */
9828 #define USART_CR1_MME_Pos            (13U)
9829 #define USART_CR1_MME_Msk            (0x1UL << USART_CR1_MME_Pos)              /*!< 0x00002000 */
9830 #define USART_CR1_MME                USART_CR1_MME_Msk                         /*!< Mute Mode Enable */
9831 #define USART_CR1_CMIE_Pos           (14U)
9832 #define USART_CR1_CMIE_Msk           (0x1UL << USART_CR1_CMIE_Pos)             /*!< 0x00004000 */
9833 #define USART_CR1_CMIE               USART_CR1_CMIE_Msk                        /*!< Character match interrupt enable */
9834 #define USART_CR1_OVER8_Pos          (15U)
9835 #define USART_CR1_OVER8_Msk          (0x1UL << USART_CR1_OVER8_Pos)            /*!< 0x00008000 */
9836 #define USART_CR1_OVER8              USART_CR1_OVER8_Msk                       /*!< Oversampling by 8-bit or 16-bit mode */
9837 #define USART_CR1_DEDT_Pos           (16U)
9838 #define USART_CR1_DEDT_Msk           (0x1FUL << USART_CR1_DEDT_Pos)            /*!< 0x001F0000 */
9839 #define USART_CR1_DEDT               USART_CR1_DEDT_Msk                        /*!< DEDT[4:0] bits (Driver Enable Deassertion Time) */
9840 #define USART_CR1_DEDT_0             (0x01UL << USART_CR1_DEDT_Pos)            /*!< 0x00010000 */
9841 #define USART_CR1_DEDT_1             (0x02UL << USART_CR1_DEDT_Pos)            /*!< 0x00020000 */
9842 #define USART_CR1_DEDT_2             (0x04UL << USART_CR1_DEDT_Pos)            /*!< 0x00040000 */
9843 #define USART_CR1_DEDT_3             (0x08UL << USART_CR1_DEDT_Pos)            /*!< 0x00080000 */
9844 #define USART_CR1_DEDT_4             (0x10UL << USART_CR1_DEDT_Pos)            /*!< 0x00100000 */
9845 #define USART_CR1_DEAT_Pos           (21U)
9846 #define USART_CR1_DEAT_Msk           (0x1FUL << USART_CR1_DEAT_Pos)            /*!< 0x03E00000 */
9847 #define USART_CR1_DEAT               USART_CR1_DEAT_Msk                        /*!< DEAT[4:0] bits (Driver Enable Assertion Time) */
9848 #define USART_CR1_DEAT_0             (0x01UL << USART_CR1_DEAT_Pos)            /*!< 0x00200000 */
9849 #define USART_CR1_DEAT_1             (0x02UL << USART_CR1_DEAT_Pos)            /*!< 0x00400000 */
9850 #define USART_CR1_DEAT_2             (0x04UL << USART_CR1_DEAT_Pos)            /*!< 0x00800000 */
9851 #define USART_CR1_DEAT_3             (0x08UL << USART_CR1_DEAT_Pos)            /*!< 0x01000000 */
9852 #define USART_CR1_DEAT_4             (0x10UL << USART_CR1_DEAT_Pos)            /*!< 0x02000000 */
9853 #define USART_CR1_RTOIE_Pos          (26U)
9854 #define USART_CR1_RTOIE_Msk          (0x1UL << USART_CR1_RTOIE_Pos)            /*!< 0x04000000 */
9855 #define USART_CR1_RTOIE              USART_CR1_RTOIE_Msk                       /*!< Receive Time Out interrupt enable */
9856 #define USART_CR1_EOBIE_Pos          (27U)
9857 #define USART_CR1_EOBIE_Msk          (0x1UL << USART_CR1_EOBIE_Pos)            /*!< 0x08000000 */
9858 #define USART_CR1_EOBIE              USART_CR1_EOBIE_Msk                       /*!< End of Block interrupt enable */
9859 #define USART_CR1_M1_Pos             (28U)
9860 #define USART_CR1_M1_Msk             (0x1UL << USART_CR1_M1_Pos)               /*!< 0x10000000 */
9861 #define USART_CR1_M1                 USART_CR1_M1_Msk                          /*!< Word length - Bit 1 */
9862 #define USART_CR1_FIFOEN_Pos         (29U)
9863 #define USART_CR1_FIFOEN_Msk         (0x1UL << USART_CR1_FIFOEN_Pos)           /*!< 0x20000000 */
9864 #define USART_CR1_FIFOEN             USART_CR1_FIFOEN_Msk                      /*!< FIFO mode enable */
9865 #define USART_CR1_TXFEIE_Pos         (30U)
9866 #define USART_CR1_TXFEIE_Msk         (0x1UL << USART_CR1_TXFEIE_Pos)           /*!< 0x40000000 */
9867 #define USART_CR1_TXFEIE             USART_CR1_TXFEIE_Msk                      /*!< TXFIFO empty interrupt enable */
9868 #define USART_CR1_RXFFIE_Pos         (31U)
9869 #define USART_CR1_RXFFIE_Msk         (0x1UL << USART_CR1_RXFFIE_Pos)           /*!< 0x80000000 */
9870 #define USART_CR1_RXFFIE             USART_CR1_RXFFIE_Msk                      /*!< RXFIFO Full interrupt enable */
9871 
9872 /******************  Bit definition for USART_CR2 register  *******************/
9873 #define USART_CR2_SLVEN_Pos          (0U)
9874 #define USART_CR2_SLVEN_Msk          (0x1UL << USART_CR2_SLVEN_Pos)            /*!< 0x00000001 */
9875 #define USART_CR2_SLVEN              USART_CR2_SLVEN_Msk                       /*!< Synchronous Slave mode enable */
9876 #define USART_CR2_DIS_NSS_Pos        (3U)
9877 #define USART_CR2_DIS_NSS_Msk        (0x1UL << USART_CR2_DIS_NSS_Pos)          /*!< 0x00000008 */
9878 #define USART_CR2_DIS_NSS            USART_CR2_DIS_NSS_Msk                     /*!< NSS input pin disable for SPI slave selection */
9879 #define USART_CR2_ADDM7_Pos          (4U)
9880 #define USART_CR2_ADDM7_Msk          (0x1UL << USART_CR2_ADDM7_Pos)            /*!< 0x00000010 */
9881 #define USART_CR2_ADDM7              USART_CR2_ADDM7_Msk                       /*!< 7-bit or 4-bit Address Detection */
9882 #define USART_CR2_LBDL_Pos           (5U)
9883 #define USART_CR2_LBDL_Msk           (0x1UL << USART_CR2_LBDL_Pos)             /*!< 0x00000020 */
9884 #define USART_CR2_LBDL               USART_CR2_LBDL_Msk                        /*!< LIN Break Detection Length */
9885 #define USART_CR2_LBDIE_Pos          (6U)
9886 #define USART_CR2_LBDIE_Msk          (0x1UL << USART_CR2_LBDIE_Pos)            /*!< 0x00000040 */
9887 #define USART_CR2_LBDIE              USART_CR2_LBDIE_Msk                       /*!< LIN Break Detection Interrupt Enable */
9888 #define USART_CR2_LBCL_Pos           (8U)
9889 #define USART_CR2_LBCL_Msk           (0x1UL << USART_CR2_LBCL_Pos)             /*!< 0x00000100 */
9890 #define USART_CR2_LBCL               USART_CR2_LBCL_Msk                        /*!< Last Bit Clock pulse */
9891 #define USART_CR2_CPHA_Pos           (9U)
9892 #define USART_CR2_CPHA_Msk           (0x1UL << USART_CR2_CPHA_Pos)             /*!< 0x00000200 */
9893 #define USART_CR2_CPHA               USART_CR2_CPHA_Msk                        /*!< Clock Phase */
9894 #define USART_CR2_CPOL_Pos           (10U)
9895 #define USART_CR2_CPOL_Msk           (0x1UL << USART_CR2_CPOL_Pos)             /*!< 0x00000400 */
9896 #define USART_CR2_CPOL               USART_CR2_CPOL_Msk                        /*!< Clock Polarity */
9897 #define USART_CR2_CLKEN_Pos          (11U)
9898 #define USART_CR2_CLKEN_Msk          (0x1UL << USART_CR2_CLKEN_Pos)            /*!< 0x00000800 */
9899 #define USART_CR2_CLKEN              USART_CR2_CLKEN_Msk                       /*!< Clock Enable */
9900 #define USART_CR2_STOP_Pos           (12U)
9901 #define USART_CR2_STOP_Msk           (0x3UL << USART_CR2_STOP_Pos)             /*!< 0x00003000 */
9902 #define USART_CR2_STOP               USART_CR2_STOP_Msk                        /*!< STOP[1:0] bits (STOP bits) */
9903 #define USART_CR2_STOP_0             (0x1UL << USART_CR2_STOP_Pos)             /*!< 0x00001000 */
9904 #define USART_CR2_STOP_1             (0x2UL << USART_CR2_STOP_Pos)             /*!< 0x00002000 */
9905 #define USART_CR2_LINEN_Pos          (14U)
9906 #define USART_CR2_LINEN_Msk          (0x1UL << USART_CR2_LINEN_Pos)            /*!< 0x00004000 */
9907 #define USART_CR2_LINEN              USART_CR2_LINEN_Msk                       /*!< LIN mode enable */
9908 #define USART_CR2_SWAP_Pos           (15U)
9909 #define USART_CR2_SWAP_Msk           (0x1UL << USART_CR2_SWAP_Pos)             /*!< 0x00008000 */
9910 #define USART_CR2_SWAP               USART_CR2_SWAP_Msk                        /*!< SWAP TX/RX pins */
9911 #define USART_CR2_RXINV_Pos          (16U)
9912 #define USART_CR2_RXINV_Msk          (0x1UL << USART_CR2_RXINV_Pos)            /*!< 0x00010000 */
9913 #define USART_CR2_RXINV              USART_CR2_RXINV_Msk                       /*!< RX pin active level inversion */
9914 #define USART_CR2_TXINV_Pos          (17U)
9915 #define USART_CR2_TXINV_Msk          (0x1UL << USART_CR2_TXINV_Pos)            /*!< 0x00020000 */
9916 #define USART_CR2_TXINV              USART_CR2_TXINV_Msk                       /*!< TX pin active level inversion */
9917 #define USART_CR2_DATAINV_Pos        (18U)
9918 #define USART_CR2_DATAINV_Msk        (0x1UL << USART_CR2_DATAINV_Pos)          /*!< 0x00040000 */
9919 #define USART_CR2_DATAINV            USART_CR2_DATAINV_Msk                     /*!< Binary data inversion */
9920 #define USART_CR2_MSBFIRST_Pos       (19U)
9921 #define USART_CR2_MSBFIRST_Msk       (0x1UL << USART_CR2_MSBFIRST_Pos)         /*!< 0x00080000 */
9922 #define USART_CR2_MSBFIRST           USART_CR2_MSBFIRST_Msk                    /*!< Most Significant Bit First */
9923 #define USART_CR2_ABREN_Pos          (20U)
9924 #define USART_CR2_ABREN_Msk          (0x1UL << USART_CR2_ABREN_Pos)            /*!< 0x00100000 */
9925 #define USART_CR2_ABREN              USART_CR2_ABREN_Msk                       /*!< Auto Baud-Rate Enable*/
9926 #define USART_CR2_ABRMODE_Pos        (21U)
9927 #define USART_CR2_ABRMODE_Msk        (0x3UL << USART_CR2_ABRMODE_Pos)          /*!< 0x00600000 */
9928 #define USART_CR2_ABRMODE            USART_CR2_ABRMODE_Msk                     /*!< ABRMOD[1:0] bits (Auto Baud-Rate Mode) */
9929 #define USART_CR2_ABRMODE_0          (0x1UL << USART_CR2_ABRMODE_Pos)          /*!< 0x00200000 */
9930 #define USART_CR2_ABRMODE_1          (0x2UL << USART_CR2_ABRMODE_Pos)          /*!< 0x00400000 */
9931 #define USART_CR2_RTOEN_Pos          (23U)
9932 #define USART_CR2_RTOEN_Msk          (0x1UL << USART_CR2_RTOEN_Pos)            /*!< 0x00800000 */
9933 #define USART_CR2_RTOEN              USART_CR2_RTOEN_Msk                       /*!< Receiver Time-Out enable */
9934 #define USART_CR2_ADD_Pos            (24U)
9935 #define USART_CR2_ADD_Msk            (0xFFUL << USART_CR2_ADD_Pos)             /*!< 0xFF000000 */
9936 #define USART_CR2_ADD                USART_CR2_ADD_Msk                         /*!< Address of the USART node */
9937 
9938 /******************  Bit definition for USART_CR3 register  *******************/
9939 #define USART_CR3_EIE_Pos            (0U)
9940 #define USART_CR3_EIE_Msk            (0x1UL << USART_CR3_EIE_Pos)              /*!< 0x00000001 */
9941 #define USART_CR3_EIE                USART_CR3_EIE_Msk                         /*!< Error Interrupt Enable */
9942 #define USART_CR3_IREN_Pos           (1U)
9943 #define USART_CR3_IREN_Msk           (0x1UL << USART_CR3_IREN_Pos)             /*!< 0x00000002 */
9944 #define USART_CR3_IREN               USART_CR3_IREN_Msk                        /*!< IrDA mode Enable */
9945 #define USART_CR3_IRLP_Pos           (2U)
9946 #define USART_CR3_IRLP_Msk           (0x1UL << USART_CR3_IRLP_Pos)             /*!< 0x00000004 */
9947 #define USART_CR3_IRLP               USART_CR3_IRLP_Msk                        /*!< IrDA Low-Power */
9948 #define USART_CR3_HDSEL_Pos          (3U)
9949 #define USART_CR3_HDSEL_Msk          (0x1UL << USART_CR3_HDSEL_Pos)            /*!< 0x00000008 */
9950 #define USART_CR3_HDSEL              USART_CR3_HDSEL_Msk                       /*!< Half-Duplex Selection */
9951 #define USART_CR3_NACK_Pos           (4U)
9952 #define USART_CR3_NACK_Msk           (0x1UL << USART_CR3_NACK_Pos)             /*!< 0x00000010 */
9953 #define USART_CR3_NACK               USART_CR3_NACK_Msk                        /*!< SmartCard NACK enable */
9954 #define USART_CR3_SCEN_Pos           (5U)
9955 #define USART_CR3_SCEN_Msk           (0x1UL << USART_CR3_SCEN_Pos)             /*!< 0x00000020 */
9956 #define USART_CR3_SCEN               USART_CR3_SCEN_Msk                        /*!< SmartCard mode enable */
9957 #define USART_CR3_DMAR_Pos           (6U)
9958 #define USART_CR3_DMAR_Msk           (0x1UL << USART_CR3_DMAR_Pos)             /*!< 0x00000040 */
9959 #define USART_CR3_DMAR               USART_CR3_DMAR_Msk                        /*!< DMA Enable Receiver */
9960 #define USART_CR3_DMAT_Pos           (7U)
9961 #define USART_CR3_DMAT_Msk           (0x1UL << USART_CR3_DMAT_Pos)             /*!< 0x00000080 */
9962 #define USART_CR3_DMAT               USART_CR3_DMAT_Msk                        /*!< DMA Enable Transmitter */
9963 #define USART_CR3_RTSE_Pos           (8U)
9964 #define USART_CR3_RTSE_Msk           (0x1UL << USART_CR3_RTSE_Pos)             /*!< 0x00000100 */
9965 #define USART_CR3_RTSE               USART_CR3_RTSE_Msk                        /*!< RTS Enable */
9966 #define USART_CR3_CTSE_Pos           (9U)
9967 #define USART_CR3_CTSE_Msk           (0x1UL << USART_CR3_CTSE_Pos)             /*!< 0x00000200 */
9968 #define USART_CR3_CTSE               USART_CR3_CTSE_Msk                        /*!< CTS Enable */
9969 #define USART_CR3_CTSIE_Pos          (10U)
9970 #define USART_CR3_CTSIE_Msk          (0x1UL << USART_CR3_CTSIE_Pos)            /*!< 0x00000400 */
9971 #define USART_CR3_CTSIE              USART_CR3_CTSIE_Msk                       /*!< CTS Interrupt Enable */
9972 #define USART_CR3_ONEBIT_Pos         (11U)
9973 #define USART_CR3_ONEBIT_Msk         (0x1UL << USART_CR3_ONEBIT_Pos)           /*!< 0x00000800 */
9974 #define USART_CR3_ONEBIT             USART_CR3_ONEBIT_Msk                      /*!< One sample bit method enable */
9975 #define USART_CR3_OVRDIS_Pos         (12U)
9976 #define USART_CR3_OVRDIS_Msk         (0x1UL << USART_CR3_OVRDIS_Pos)           /*!< 0x00001000 */
9977 #define USART_CR3_OVRDIS             USART_CR3_OVRDIS_Msk                      /*!< Overrun Disable */
9978 #define USART_CR3_DDRE_Pos           (13U)
9979 #define USART_CR3_DDRE_Msk           (0x1UL << USART_CR3_DDRE_Pos)             /*!< 0x00002000 */
9980 #define USART_CR3_DDRE               USART_CR3_DDRE_Msk                        /*!< DMA Disable on Reception Error */
9981 #define USART_CR3_DEM_Pos            (14U)
9982 #define USART_CR3_DEM_Msk            (0x1UL << USART_CR3_DEM_Pos)              /*!< 0x00004000 */
9983 #define USART_CR3_DEM                USART_CR3_DEM_Msk                         /*!< Driver Enable Mode */
9984 #define USART_CR3_DEP_Pos            (15U)
9985 #define USART_CR3_DEP_Msk            (0x1UL << USART_CR3_DEP_Pos)              /*!< 0x00008000 */
9986 #define USART_CR3_DEP                USART_CR3_DEP_Msk                         /*!< Driver Enable Polarity Selection */
9987 #define USART_CR3_SCARCNT_Pos        (17U)
9988 #define USART_CR3_SCARCNT_Msk        (0x7UL << USART_CR3_SCARCNT_Pos)          /*!< 0x000E0000 */
9989 #define USART_CR3_SCARCNT            USART_CR3_SCARCNT_Msk                     /*!< SCARCNT[2:0] bits (SmartCard Auto-Retry Count) */
9990 #define USART_CR3_SCARCNT_0          (0x1UL << USART_CR3_SCARCNT_Pos)          /*!< 0x00020000 */
9991 #define USART_CR3_SCARCNT_1          (0x2UL << USART_CR3_SCARCNT_Pos)          /*!< 0x00040000 */
9992 #define USART_CR3_SCARCNT_2          (0x4UL << USART_CR3_SCARCNT_Pos)          /*!< 0x00080000 */
9993 #define USART_CR3_WUS_Pos            (20U)
9994 #define USART_CR3_WUS_Msk            (0x3UL << USART_CR3_WUS_Pos)              /*!< 0x00300000 */
9995 #define USART_CR3_WUS                USART_CR3_WUS_Msk                         /*!< WUS[1:0] bits (Wake UP Interrupt Flag Selection) */
9996 #define USART_CR3_WUS_0              (0x1UL << USART_CR3_WUS_Pos)              /*!< 0x00100000 */
9997 #define USART_CR3_WUS_1              (0x2UL << USART_CR3_WUS_Pos)              /*!< 0x00200000 */
9998 #define USART_CR3_WUFIE_Pos          (22U)
9999 #define USART_CR3_WUFIE_Msk          (0x1UL << USART_CR3_WUFIE_Pos)            /*!< 0x00400000 */
10000 #define USART_CR3_WUFIE              USART_CR3_WUFIE_Msk                       /*!< Wake Up Interrupt Enable */
10001 #define USART_CR3_TXFTIE_Pos         (23U)
10002 #define USART_CR3_TXFTIE_Msk         (0x1UL << USART_CR3_TXFTIE_Pos)           /*!< 0x00800000 */
10003 #define USART_CR3_TXFTIE             USART_CR3_TXFTIE_Msk                      /*!< TXFIFO threshold interrupt enable */
10004 #define USART_CR3_TCBGTIE_Pos        (24U)
10005 #define USART_CR3_TCBGTIE_Msk        (0x1UL << USART_CR3_TCBGTIE_Pos)          /*!< 0x01000000 */
10006 #define USART_CR3_TCBGTIE            USART_CR3_TCBGTIE_Msk                     /*!< Transmission Complete Before Guard Time Interrupt Enable */
10007 #define USART_CR3_RXFTCFG_Pos        (25U)
10008 #define USART_CR3_RXFTCFG_Msk        (0x7UL << USART_CR3_RXFTCFG_Pos)          /*!< 0x0E000000 */
10009 #define USART_CR3_RXFTCFG            USART_CR3_RXFTCFG_Msk                     /*!< RXFIFO FIFO threshold configuration */
10010 #define USART_CR3_RXFTCFG_0          (0x1UL << USART_CR3_RXFTCFG_Pos)          /*!< 0x02000000 */
10011 #define USART_CR3_RXFTCFG_1          (0x2UL << USART_CR3_RXFTCFG_Pos)          /*!< 0x04000000 */
10012 #define USART_CR3_RXFTCFG_2          (0x4UL << USART_CR3_RXFTCFG_Pos)          /*!< 0x08000000 */
10013 #define USART_CR3_RXFTIE_Pos         (28U)
10014 #define USART_CR3_RXFTIE_Msk         (0x1UL << USART_CR3_RXFTIE_Pos)           /*!< 0x10000000 */
10015 #define USART_CR3_RXFTIE             USART_CR3_RXFTIE_Msk                      /*!< RXFIFO threshold interrupt enable */
10016 #define USART_CR3_TXFTCFG_Pos        (29U)
10017 #define USART_CR3_TXFTCFG_Msk        (0x7UL << USART_CR3_TXFTCFG_Pos)          /*!< 0xE0000000 */
10018 #define USART_CR3_TXFTCFG            USART_CR3_TXFTCFG_Msk                     /*!< TXFIFO threshold configuration */
10019 #define USART_CR3_TXFTCFG_0          (0x1UL << USART_CR3_TXFTCFG_Pos)          /*!< 0x20000000 */
10020 #define USART_CR3_TXFTCFG_1          (0x2UL << USART_CR3_TXFTCFG_Pos)          /*!< 0x40000000 */
10021 #define USART_CR3_TXFTCFG_2          (0x4UL << USART_CR3_TXFTCFG_Pos)          /*!< 0x80000000 */
10022 
10023 /******************  Bit definition for USART_BRR register  *******************/
10024 #define USART_BRR_LPUART_Pos         (0U)
10025 #define USART_BRR_LPUART_Msk         (0xFFFFFUL << USART_BRR_LPUART_Pos)       /*!< 0x000FFFFF */
10026 #define USART_BRR_LPUART             USART_BRR_LPUART_Msk                      /*!< LPUART Baud rate register [19:0] */
10027 #define USART_BRR_BRR                ((uint16_t)0xFFFF)                        /*!< USART  Baud rate register [15:0] */
10028 
10029 /******************  Bit definition for USART_GTPR register  ******************/
10030 #define USART_GTPR_PSC_Pos           (0U)
10031 #define USART_GTPR_PSC_Msk           (0xFFUL << USART_GTPR_PSC_Pos)            /*!< 0x000000FF */
10032 #define USART_GTPR_PSC               USART_GTPR_PSC_Msk                        /*!< PSC[7:0] bits (Prescaler value) */
10033 #define USART_GTPR_GT_Pos            (8U)
10034 #define USART_GTPR_GT_Msk            (0xFFUL << USART_GTPR_GT_Pos)             /*!< 0x0000FF00 */
10035 #define USART_GTPR_GT                USART_GTPR_GT_Msk                         /*!< GT[7:0] bits (Guard time value) */
10036 
10037 /*******************  Bit definition for USART_RTOR register  *****************/
10038 #define USART_RTOR_RTO_Pos           (0U)
10039 #define USART_RTOR_RTO_Msk           (0xFFFFFFUL << USART_RTOR_RTO_Pos)        /*!< 0x00FFFFFF */
10040 #define USART_RTOR_RTO               USART_RTOR_RTO_Msk                        /*!< Receiver Time Out Value */
10041 #define USART_RTOR_BLEN_Pos          (24U)
10042 #define USART_RTOR_BLEN_Msk          (0xFFUL << USART_RTOR_BLEN_Pos)           /*!< 0xFF000000 */
10043 #define USART_RTOR_BLEN              USART_RTOR_BLEN_Msk                       /*!< Block Length */
10044 
10045 /*******************  Bit definition for USART_RQR register  ******************/
10046 #define USART_RQR_ABRRQ        ((uint16_t)0x0001)                              /*!< Auto-Baud Rate Request */
10047 #define USART_RQR_SBKRQ        ((uint16_t)0x0002)                              /*!< Send Break Request */
10048 #define USART_RQR_MMRQ         ((uint16_t)0x0004)                              /*!< Mute Mode Request */
10049 #define USART_RQR_RXFRQ        ((uint16_t)0x0008)                              /*!< Receive Data flush Request */
10050 #define USART_RQR_TXFRQ        ((uint16_t)0x0010)                              /*!< Transmit data flush Request */
10051 
10052 /*******************  Bit definition for USART_ISR register  ******************/
10053 #define USART_ISR_PE_Pos             (0U)
10054 #define USART_ISR_PE_Msk             (0x1UL << USART_ISR_PE_Pos)               /*!< 0x00000001 */
10055 #define USART_ISR_PE                 USART_ISR_PE_Msk                          /*!< Parity Error */
10056 #define USART_ISR_FE_Pos             (1U)
10057 #define USART_ISR_FE_Msk             (0x1UL << USART_ISR_FE_Pos)               /*!< 0x00000002 */
10058 #define USART_ISR_FE                 USART_ISR_FE_Msk                          /*!< Framing Error */
10059 #define USART_ISR_NE_Pos             (2U)
10060 #define USART_ISR_NE_Msk             (0x1UL << USART_ISR_NE_Pos)               /*!< 0x00000004 */
10061 #define USART_ISR_NE                 USART_ISR_NE_Msk                          /*!< Noise detected Flag */
10062 #define USART_ISR_ORE_Pos            (3U)
10063 #define USART_ISR_ORE_Msk            (0x1UL << USART_ISR_ORE_Pos)              /*!< 0x00000008 */
10064 #define USART_ISR_ORE                USART_ISR_ORE_Msk                         /*!< OverRun Error */
10065 #define USART_ISR_IDLE_Pos           (4U)
10066 #define USART_ISR_IDLE_Msk           (0x1UL << USART_ISR_IDLE_Pos)             /*!< 0x00000010 */
10067 #define USART_ISR_IDLE               USART_ISR_IDLE_Msk                        /*!< IDLE line detected */
10068 #define USART_ISR_RXNE_RXFNE_Pos     (5U)
10069 #define USART_ISR_RXNE_RXFNE_Msk     (0x1UL << USART_ISR_RXNE_RXFNE_Pos)       /*!< 0x00000020 */
10070 #define USART_ISR_RXNE_RXFNE         USART_ISR_RXNE_RXFNE_Msk                  /*!< Read Data Register Not Empty/RXFIFO Not Empty */
10071 #define USART_ISR_TC_Pos             (6U)
10072 #define USART_ISR_TC_Msk             (0x1UL << USART_ISR_TC_Pos)               /*!< 0x00000040 */
10073 #define USART_ISR_TC                 USART_ISR_TC_Msk                          /*!< Transmission Complete */
10074 #define USART_ISR_TXE_TXFNF_Pos      (7U)
10075 #define USART_ISR_TXE_TXFNF_Msk      (0x1UL << USART_ISR_TXE_TXFNF_Pos)        /*!< 0x00000080 */
10076 #define USART_ISR_TXE_TXFNF          USART_ISR_TXE_TXFNF_Msk                   /*!< Transmit Data Register Empty/TXFIFO Not Full */
10077 #define USART_ISR_LBDF_Pos           (8U)
10078 #define USART_ISR_LBDF_Msk           (0x1UL << USART_ISR_LBDF_Pos)             /*!< 0x00000100 */
10079 #define USART_ISR_LBDF               USART_ISR_LBDF_Msk                        /*!< LIN Break Detection Flag */
10080 #define USART_ISR_CTSIF_Pos          (9U)
10081 #define USART_ISR_CTSIF_Msk          (0x1UL << USART_ISR_CTSIF_Pos)            /*!< 0x00000200 */
10082 #define USART_ISR_CTSIF              USART_ISR_CTSIF_Msk                       /*!< CTS interrupt flag */
10083 #define USART_ISR_CTS_Pos            (10U)
10084 #define USART_ISR_CTS_Msk            (0x1UL << USART_ISR_CTS_Pos)              /*!< 0x00000400 */
10085 #define USART_ISR_CTS                USART_ISR_CTS_Msk                         /*!< CTS flag */
10086 #define USART_ISR_RTOF_Pos           (11U)
10087 #define USART_ISR_RTOF_Msk           (0x1UL << USART_ISR_RTOF_Pos)             /*!< 0x00000800 */
10088 #define USART_ISR_RTOF               USART_ISR_RTOF_Msk                        /*!< Receiver Time Out */
10089 #define USART_ISR_EOBF_Pos           (12U)
10090 #define USART_ISR_EOBF_Msk           (0x1UL << USART_ISR_EOBF_Pos)             /*!< 0x00001000 */
10091 #define USART_ISR_EOBF               USART_ISR_EOBF_Msk                        /*!< End Of Block Flag */
10092 #define USART_ISR_UDR_Pos            (13U)
10093 #define USART_ISR_UDR_Msk            (0x1UL << USART_ISR_UDR_Pos)              /*!< 0x00002000 */
10094 #define USART_ISR_UDR                 USART_ISR_UDR_Msk                        /*!< SPI Slave Underrun Error Flag */
10095 #define USART_ISR_ABRE_Pos           (14U)
10096 #define USART_ISR_ABRE_Msk           (0x1UL << USART_ISR_ABRE_Pos)             /*!< 0x00004000 */
10097 #define USART_ISR_ABRE               USART_ISR_ABRE_Msk                        /*!< Auto-Baud Rate Error */
10098 #define USART_ISR_ABRF_Pos           (15U)
10099 #define USART_ISR_ABRF_Msk           (0x1UL << USART_ISR_ABRF_Pos)             /*!< 0x00008000 */
10100 #define USART_ISR_ABRF               USART_ISR_ABRF_Msk                        /*!< Auto-Baud Rate Flag */
10101 #define USART_ISR_BUSY_Pos           (16U)
10102 #define USART_ISR_BUSY_Msk           (0x1UL << USART_ISR_BUSY_Pos)             /*!< 0x00010000 */
10103 #define USART_ISR_BUSY               USART_ISR_BUSY_Msk                        /*!< Busy Flag */
10104 #define USART_ISR_CMF_Pos            (17U)
10105 #define USART_ISR_CMF_Msk            (0x1UL << USART_ISR_CMF_Pos)              /*!< 0x00020000 */
10106 #define USART_ISR_CMF                USART_ISR_CMF_Msk                         /*!< Character Match Flag */
10107 #define USART_ISR_SBKF_Pos           (18U)
10108 #define USART_ISR_SBKF_Msk           (0x1UL << USART_ISR_SBKF_Pos)             /*!< 0x00040000 */
10109 #define USART_ISR_SBKF               USART_ISR_SBKF_Msk                        /*!< Send Break Flag */
10110 #define USART_ISR_RWU_Pos            (19U)
10111 #define USART_ISR_RWU_Msk            (0x1UL << USART_ISR_RWU_Pos)              /*!< 0x00080000 */
10112 #define USART_ISR_RWU                USART_ISR_RWU_Msk                         /*!< Receive Wake Up from mute mode Flag */
10113 #define USART_ISR_WUF_Pos            (20U)
10114 #define USART_ISR_WUF_Msk            (0x1UL << USART_ISR_WUF_Pos)              /*!< 0x00100000 */
10115 #define USART_ISR_WUF                USART_ISR_WUF_Msk                         /*!< Wake Up from stop mode Flag */
10116 #define USART_ISR_TEACK_Pos          (21U)
10117 #define USART_ISR_TEACK_Msk          (0x1UL << USART_ISR_TEACK_Pos)            /*!< 0x00200000 */
10118 #define USART_ISR_TEACK              USART_ISR_TEACK_Msk                       /*!< Transmit Enable Acknowledge Flag */
10119 #define USART_ISR_REACK_Pos          (22U)
10120 #define USART_ISR_REACK_Msk          (0x1UL << USART_ISR_REACK_Pos)            /*!< 0x00400000 */
10121 #define USART_ISR_REACK              USART_ISR_REACK_Msk                       /*!< Receive Enable Acknowledge Flag */
10122 #define USART_ISR_TXFE_Pos           (23U)
10123 #define USART_ISR_TXFE_Msk           (0x1UL << USART_ISR_TXFE_Pos)             /*!< 0x00800000 */
10124 #define USART_ISR_TXFE               USART_ISR_TXFE_Msk                        /*!< TXFIFO Empty Flag */
10125 #define USART_ISR_RXFF_Pos           (24U)
10126 #define USART_ISR_RXFF_Msk           (0x1UL << USART_ISR_RXFF_Pos)             /*!< 0x01000000 */
10127 #define USART_ISR_RXFF               USART_ISR_RXFF_Msk                        /*!< RXFIFO Full Flag */
10128 #define USART_ISR_TCBGT_Pos          (25U)
10129 #define USART_ISR_TCBGT_Msk          (0x1UL << USART_ISR_TCBGT_Pos)            /*!< 0x02000000 */
10130 #define USART_ISR_TCBGT              USART_ISR_TCBGT_Msk                       /*!< Transmission Complete Before Guard Time Completion Flag */
10131 #define USART_ISR_RXFT_Pos           (26U)
10132 #define USART_ISR_RXFT_Msk           (0x1UL << USART_ISR_RXFT_Pos)             /*!< 0x04000000 */
10133 #define USART_ISR_RXFT               USART_ISR_RXFT_Msk                        /*!< RXFIFO Threshold Flag */
10134 #define USART_ISR_TXFT_Pos           (27U)
10135 #define USART_ISR_TXFT_Msk           (0x1UL << USART_ISR_TXFT_Pos)             /*!< 0x08000000 */
10136 #define USART_ISR_TXFT               USART_ISR_TXFT_Msk                        /*!< TXFIFO Threshold Flag */
10137 
10138 /*******************  Bit definition for USART_ICR register  ******************/
10139 #define USART_ICR_PECF_Pos           (0U)
10140 #define USART_ICR_PECF_Msk           (0x1UL << USART_ICR_PECF_Pos)             /*!< 0x00000001 */
10141 #define USART_ICR_PECF               USART_ICR_PECF_Msk                        /*!< Parity Error Clear Flag */
10142 #define USART_ICR_FECF_Pos           (1U)
10143 #define USART_ICR_FECF_Msk           (0x1UL << USART_ICR_FECF_Pos)             /*!< 0x00000002 */
10144 #define USART_ICR_FECF               USART_ICR_FECF_Msk                        /*!< Framing Error Clear Flag */
10145 #define USART_ICR_NECF_Pos           (2U)
10146 #define USART_ICR_NECF_Msk           (0x1UL << USART_ICR_NECF_Pos)             /*!< 0x00000004 */
10147 #define USART_ICR_NECF               USART_ICR_NECF_Msk                        /*!< Noise Error detected Clear Flag */
10148 #define USART_ICR_ORECF_Pos          (3U)
10149 #define USART_ICR_ORECF_Msk          (0x1UL << USART_ICR_ORECF_Pos)            /*!< 0x00000008 */
10150 #define USART_ICR_ORECF              USART_ICR_ORECF_Msk                       /*!< OverRun Error Clear Flag */
10151 #define USART_ICR_IDLECF_Pos         (4U)
10152 #define USART_ICR_IDLECF_Msk         (0x1UL << USART_ICR_IDLECF_Pos)           /*!< 0x00000010 */
10153 #define USART_ICR_IDLECF             USART_ICR_IDLECF_Msk                      /*!< IDLE line detected Clear Flag */
10154 #define USART_ICR_TXFECF_Pos         (5U)
10155 #define USART_ICR_TXFECF_Msk         (0x1UL << USART_ICR_TXFECF_Pos)           /*!< 0x00000020 */
10156 #define USART_ICR_TXFECF             USART_ICR_TXFECF_Msk                      /*!< TXFIFO Empty Clear Flag */
10157 #define USART_ICR_TCCF_Pos           (6U)
10158 #define USART_ICR_TCCF_Msk           (0x1UL << USART_ICR_TCCF_Pos)             /*!< 0x00000040 */
10159 #define USART_ICR_TCCF               USART_ICR_TCCF_Msk                        /*!< Transmission Complete Clear Flag */
10160 #define USART_ICR_TCBGTCF_Pos        (7U)
10161 #define USART_ICR_TCBGTCF_Msk        (0x1UL << USART_ICR_TCBGTCF_Pos)          /*!< 0x00000080 */
10162 #define USART_ICR_TCBGTCF            USART_ICR_TCBGTCF_Msk                     /*!< Transmission Complete Before Guard Time Clear Flag */
10163 #define USART_ICR_LBDCF_Pos          (8U)
10164 #define USART_ICR_LBDCF_Msk          (0x1UL << USART_ICR_LBDCF_Pos)            /*!< 0x00000100 */
10165 #define USART_ICR_LBDCF              USART_ICR_LBDCF_Msk                       /*!< LIN Break Detection Clear Flag */
10166 #define USART_ICR_CTSCF_Pos          (9U)
10167 #define USART_ICR_CTSCF_Msk          (0x1UL << USART_ICR_CTSCF_Pos)            /*!< 0x00000200 */
10168 #define USART_ICR_CTSCF              USART_ICR_CTSCF_Msk                       /*!< CTS Interrupt Clear Flag */
10169 #define USART_ICR_RTOCF_Pos          (11U)
10170 #define USART_ICR_RTOCF_Msk          (0x1UL << USART_ICR_RTOCF_Pos)            /*!< 0x00000800 */
10171 #define USART_ICR_RTOCF              USART_ICR_RTOCF_Msk                       /*!< Receiver Time Out Clear Flag */
10172 #define USART_ICR_EOBCF_Pos          (12U)
10173 #define USART_ICR_EOBCF_Msk          (0x1UL << USART_ICR_EOBCF_Pos)            /*!< 0x00001000 */
10174 #define USART_ICR_EOBCF              USART_ICR_EOBCF_Msk                       /*!< End Of Block Clear Flag */
10175 #define USART_ICR_UDRCF_Pos          (13U)
10176 #define USART_ICR_UDRCF_Msk          (0x1UL << USART_ICR_UDRCF_Pos)            /*!< 0x00002000 */
10177 #define USART_ICR_UDRCF              USART_ICR_UDRCF_Msk                       /*!< SPI Slave Underrun Clear Flag */
10178 #define USART_ICR_CMCF_Pos           (17U)
10179 #define USART_ICR_CMCF_Msk           (0x1UL << USART_ICR_CMCF_Pos)             /*!< 0x00020000 */
10180 #define USART_ICR_CMCF               USART_ICR_CMCF_Msk                        /*!< Character Match Clear Flag */
10181 #define USART_ICR_WUCF_Pos           (20U)
10182 #define USART_ICR_WUCF_Msk           (0x1UL << USART_ICR_WUCF_Pos)             /*!< 0x00100000 */
10183 #define USART_ICR_WUCF               USART_ICR_WUCF_Msk                        /*!< Wake Up from stop mode Clear Flag */
10184 
10185 /*******************  Bit definition for USART_RDR register  ******************/
10186 #define USART_RDR_RDR_Pos             (0U)
10187 #define USART_RDR_RDR_Msk             (0x1FFUL << USART_RDR_RDR_Pos)           /*!< 0x000001FF */
10188 #define USART_RDR_RDR                 USART_RDR_RDR_Msk                        /*!< RDR[8:0] bits (Receive Data value) */
10189 
10190 /*******************  Bit definition for USART_TDR register  ******************/
10191 #define USART_TDR_TDR_Pos             (0U)
10192 #define USART_TDR_TDR_Msk             (0x1FFUL << USART_TDR_TDR_Pos)           /*!< 0x000001FF */
10193 #define USART_TDR_TDR                 USART_TDR_TDR_Msk                        /*!< TDR[8:0] bits (Transmit Data value) */
10194 
10195 /*******************  Bit definition for USART_PRESC register  ****************/
10196 #define USART_PRESC_PRESCALER_Pos    (0U)
10197 #define USART_PRESC_PRESCALER_Msk    (0xFUL << USART_PRESC_PRESCALER_Pos)      /*!< 0x0000000F */
10198 #define USART_PRESC_PRESCALER        USART_PRESC_PRESCALER_Msk                 /*!< PRESCALER[3:0] bits (Clock prescaler) */
10199 #define USART_PRESC_PRESCALER_0      (0x1UL << USART_PRESC_PRESCALER_Pos)      /*!< 0x00000001 */
10200 #define USART_PRESC_PRESCALER_1      (0x2UL << USART_PRESC_PRESCALER_Pos)      /*!< 0x00000002 */
10201 #define USART_PRESC_PRESCALER_2      (0x4UL << USART_PRESC_PRESCALER_Pos)      /*!< 0x00000004 */
10202 #define USART_PRESC_PRESCALER_3      (0x8UL << USART_PRESC_PRESCALER_Pos)      /*!< 0x00000008 */
10203 
10204 /******************************************************************************/
10205 /*                                                                            */
10206 /*                                 VREFBUF                                    */
10207 /*                                                                            */
10208 /******************************************************************************/
10209 /*******************  Bit definition for VREFBUF_CSR register  ****************/
10210 #define VREFBUF_CSR_ENVR_Pos    (0U)
10211 #define VREFBUF_CSR_ENVR_Msk    (0x1UL << VREFBUF_CSR_ENVR_Pos)                /*!< 0x00000001 */
10212 #define VREFBUF_CSR_ENVR        VREFBUF_CSR_ENVR_Msk                           /*!<Voltage reference buffer enable */
10213 #define VREFBUF_CSR_HIZ_Pos     (1U)
10214 #define VREFBUF_CSR_HIZ_Msk     (0x1UL << VREFBUF_CSR_HIZ_Pos)                 /*!< 0x00000002 */
10215 #define VREFBUF_CSR_HIZ         VREFBUF_CSR_HIZ_Msk                            /*!<High impedance mode             */
10216 #define VREFBUF_CSR_VRS_Pos     (2U)
10217 #define VREFBUF_CSR_VRS_Msk     (0x1UL << VREFBUF_CSR_VRS_Pos)                 /*!< 0x00000004 */
10218 #define VREFBUF_CSR_VRS         VREFBUF_CSR_VRS_Msk                            /*!<Voltage reference scale         */
10219 #define VREFBUF_CSR_VRR_Pos     (3U)
10220 #define VREFBUF_CSR_VRR_Msk     (0x1UL << VREFBUF_CSR_VRR_Pos)                 /*!< 0x00000008 */
10221 #define VREFBUF_CSR_VRR         VREFBUF_CSR_VRR_Msk                            /*!<Voltage reference buffer ready  */
10222 
10223 /*******************  Bit definition for VREFBUF_CCR register  ******************/
10224 #define VREFBUF_CCR_TRIM_Pos    (0U)
10225 #define VREFBUF_CCR_TRIM_Msk    (0x3FUL << VREFBUF_CCR_TRIM_Pos)               /*!< 0x0000003F */
10226 #define VREFBUF_CCR_TRIM        VREFBUF_CCR_TRIM_Msk                           /*!<TRIM[5:0] bits (Trimming code)  */
10227 
10228 /******************************************************************************/
10229 /*                                                                            */
10230 /*                            Window WATCHDOG                                 */
10231 /*                                                                            */
10232 /******************************************************************************/
10233 /*******************  Bit definition for WWDG_CR register  ********************/
10234 #define WWDG_CR_T_Pos           (0U)
10235 #define WWDG_CR_T_Msk           (0x7FUL << WWDG_CR_T_Pos)                      /*!< 0x0000007F */
10236 #define WWDG_CR_T               WWDG_CR_T_Msk                                  /*!<T[6:0] bits (7-Bit counter (MSB to LSB)) */
10237 #define WWDG_CR_T_0             (0x01UL << WWDG_CR_T_Pos)                      /*!< 0x00000001 */
10238 #define WWDG_CR_T_1             (0x02UL << WWDG_CR_T_Pos)                      /*!< 0x00000002 */
10239 #define WWDG_CR_T_2             (0x04UL << WWDG_CR_T_Pos)                      /*!< 0x00000004 */
10240 #define WWDG_CR_T_3             (0x08UL << WWDG_CR_T_Pos)                      /*!< 0x00000008 */
10241 #define WWDG_CR_T_4             (0x10UL << WWDG_CR_T_Pos)                      /*!< 0x00000010 */
10242 #define WWDG_CR_T_5             (0x20UL << WWDG_CR_T_Pos)                      /*!< 0x00000020 */
10243 #define WWDG_CR_T_6             (0x40UL << WWDG_CR_T_Pos)                      /*!< 0x00000040 */
10244 
10245 #define WWDG_CR_WDGA_Pos        (7U)
10246 #define WWDG_CR_WDGA_Msk        (0x1UL << WWDG_CR_WDGA_Pos)                    /*!< 0x00000080 */
10247 #define WWDG_CR_WDGA            WWDG_CR_WDGA_Msk                               /*!<Activation bit */
10248 
10249 /*******************  Bit definition for WWDG_CFR register  *******************/
10250 #define WWDG_CFR_W_Pos          (0U)
10251 #define WWDG_CFR_W_Msk          (0x7FUL << WWDG_CFR_W_Pos)                     /*!< 0x0000007F */
10252 #define WWDG_CFR_W              WWDG_CFR_W_Msk                                 /*!<W[6:0] bits (7-bit window value) */
10253 #define WWDG_CFR_W_0            (0x01UL << WWDG_CFR_W_Pos)                     /*!< 0x00000001 */
10254 #define WWDG_CFR_W_1            (0x02UL << WWDG_CFR_W_Pos)                     /*!< 0x00000002 */
10255 #define WWDG_CFR_W_2            (0x04UL << WWDG_CFR_W_Pos)                     /*!< 0x00000004 */
10256 #define WWDG_CFR_W_3            (0x08UL << WWDG_CFR_W_Pos)                     /*!< 0x00000008 */
10257 #define WWDG_CFR_W_4            (0x10UL << WWDG_CFR_W_Pos)                     /*!< 0x00000010 */
10258 #define WWDG_CFR_W_5            (0x20UL << WWDG_CFR_W_Pos)                     /*!< 0x00000020 */
10259 #define WWDG_CFR_W_6            (0x40UL << WWDG_CFR_W_Pos)                     /*!< 0x00000040 */
10260 
10261 #define WWDG_CFR_WDGTB_Pos      (11U)
10262 #define WWDG_CFR_WDGTB_Msk      (0x7UL << WWDG_CFR_WDGTB_Pos)                  /*!< 0x00003800 */
10263 #define WWDG_CFR_WDGTB          WWDG_CFR_WDGTB_Msk                             /*!<WDGTB[2:0] bits (Timer Base) */
10264 #define WWDG_CFR_WDGTB_0        (0x1UL << WWDG_CFR_WDGTB_Pos)                  /*!< 0x00000800 */
10265 #define WWDG_CFR_WDGTB_1        (0x2UL << WWDG_CFR_WDGTB_Pos)                  /*!< 0x00001000 */
10266 #define WWDG_CFR_WDGTB_2        (0x4UL << WWDG_CFR_WDGTB_Pos)                  /*!< 0x00002000 */
10267 
10268 #define WWDG_CFR_EWI_Pos        (9U)
10269 #define WWDG_CFR_EWI_Msk        (0x1UL << WWDG_CFR_EWI_Pos)                    /*!< 0x00000200 */
10270 #define WWDG_CFR_EWI            WWDG_CFR_EWI_Msk                               /*!<Early Wakeup Interrupt */
10271 
10272 /*******************  Bit definition for WWDG_SR register  ********************/
10273 #define WWDG_SR_EWIF_Pos        (0U)
10274 #define WWDG_SR_EWIF_Msk        (0x1UL << WWDG_SR_EWIF_Pos)                    /*!< 0x00000001 */
10275 #define WWDG_SR_EWIF            WWDG_SR_EWIF_Msk                               /*!<Early Wakeup Interrupt Flag */
10276 
10277 /******************************************************************************/
10278 /*                                                                            */
10279 /*                                Debug MCU                                   */
10280 /*                                                                            */
10281 /******************************************************************************/
10282 /********************  Bit definition for DBG_IDCODE register  *************/
10283 #define DBG_IDCODE_DEV_ID_Pos                          (0U)
10284 #define DBG_IDCODE_DEV_ID_Msk                          (0xFFFUL << DBG_IDCODE_DEV_ID_Pos)  /*!< 0x00000FFF */
10285 #define DBG_IDCODE_DEV_ID                              DBG_IDCODE_DEV_ID_Msk
10286 #define DBG_IDCODE_REV_ID_Pos                          (16U)
10287 #define DBG_IDCODE_REV_ID_Msk                          (0xFFFFUL << DBG_IDCODE_REV_ID_Pos) /*!< 0xFFFF0000 */
10288 #define DBG_IDCODE_REV_ID                              DBG_IDCODE_REV_ID_Msk
10289 
10290 /********************  Bit definition for DBG_CR register  *****************/
10291 #define DBG_CR_DBG_STOP_Pos                            (1U)
10292 #define DBG_CR_DBG_STOP_Msk                            (0x1UL << DBG_CR_DBG_STOP_Pos)      /*!< 0x00000002 */
10293 #define DBG_CR_DBG_STOP                                DBG_CR_DBG_STOP_Msk
10294 #define DBG_CR_DBG_STANDBY_Pos                         (2U)
10295 #define DBG_CR_DBG_STANDBY_Msk                         (0x1UL << DBG_CR_DBG_STANDBY_Pos)   /*!< 0x00000004 */
10296 #define DBG_CR_DBG_STANDBY                             DBG_CR_DBG_STANDBY_Msk
10297 
10298 
10299 /********************  Bit definition for DBG_APB_FZ1 register  ***********/
10300 #define DBG_APB_FZ1_DBG_TIM2_STOP_Pos                  (0U)
10301 #define DBG_APB_FZ1_DBG_TIM2_STOP_Msk                  (0x1UL << DBG_APB_FZ1_DBG_TIM2_STOP_Pos) /*!< 0x00000001 */
10302 #define DBG_APB_FZ1_DBG_TIM2_STOP                      DBG_APB_FZ1_DBG_TIM2_STOP_Msk
10303 #define DBG_APB_FZ1_DBG_TIM3_STOP_Pos                  (1U)
10304 #define DBG_APB_FZ1_DBG_TIM3_STOP_Msk                  (0x1UL << DBG_APB_FZ1_DBG_TIM3_STOP_Pos) /*!< 0x00000002 */
10305 #define DBG_APB_FZ1_DBG_TIM3_STOP                      DBG_APB_FZ1_DBG_TIM3_STOP_Msk
10306 #define DBG_APB_FZ1_DBG_TIM4_STOP_Pos                  (2U)
10307 #define DBG_APB_FZ1_DBG_TIM4_STOP_Msk                  (0x1UL << DBG_APB_FZ1_DBG_TIM4_STOP_Pos) /*!< 0x00000004 */
10308 #define DBG_APB_FZ1_DBG_TIM4_STOP                      DBG_APB_FZ1_DBG_TIM4_STOP_Msk
10309 #define DBG_APB_FZ1_DBG_TIM6_STOP_Pos                  (4U)
10310 #define DBG_APB_FZ1_DBG_TIM6_STOP_Msk                  (0x1UL << DBG_APB_FZ1_DBG_TIM6_STOP_Pos) /*!< 0x00000010 */
10311 #define DBG_APB_FZ1_DBG_TIM6_STOP                      DBG_APB_FZ1_DBG_TIM6_STOP_Msk
10312 #define DBG_APB_FZ1_DBG_TIM7_STOP_Pos                  (5U)
10313 #define DBG_APB_FZ1_DBG_TIM7_STOP_Msk                  (0x1UL << DBG_APB_FZ1_DBG_TIM7_STOP_Pos) /*!< 0x00000020 */
10314 #define DBG_APB_FZ1_DBG_TIM7_STOP                      DBG_APB_FZ1_DBG_TIM7_STOP_Msk
10315 #define DBG_APB_FZ1_DBG_RTC_STOP_Pos                   (10U)
10316 #define DBG_APB_FZ1_DBG_RTC_STOP_Msk                   (0x1UL << DBG_APB_FZ1_DBG_RTC_STOP_Pos)  /*!< 0x00000400 */
10317 #define DBG_APB_FZ1_DBG_RTC_STOP                       DBG_APB_FZ1_DBG_RTC_STOP_Msk
10318 #define DBG_APB_FZ1_DBG_WWDG_STOP_Pos                  (11U)
10319 #define DBG_APB_FZ1_DBG_WWDG_STOP_Msk                  (0x1UL << DBG_APB_FZ1_DBG_WWDG_STOP_Pos) /*!< 0x00000800 */
10320 #define DBG_APB_FZ1_DBG_WWDG_STOP                      DBG_APB_FZ1_DBG_WWDG_STOP_Msk
10321 #define DBG_APB_FZ1_DBG_IWDG_STOP_Pos                  (12U)
10322 #define DBG_APB_FZ1_DBG_IWDG_STOP_Msk                  (0x1UL << DBG_APB_FZ1_DBG_IWDG_STOP_Pos) /*!< 0x00001000 */
10323 #define DBG_APB_FZ1_DBG_IWDG_STOP                      DBG_APB_FZ1_DBG_IWDG_STOP_Msk
10324 #define DBG_APB_FZ1_DBG_I2C1_SMBUS_TIMEOUT_STOP_Pos    (21U)
10325 #define DBG_APB_FZ1_DBG_I2C1_SMBUS_TIMEOUT_STOP_Msk    (0x1UL << DBG_APB_FZ1_DBG_I2C1_SMBUS_TIMEOUT_STOP_Pos) /*!< 0x00200000 */
10326 #define DBG_APB_FZ1_DBG_I2C1_SMBUS_TIMEOUT_STOP        DBG_APB_FZ1_DBG_I2C1_SMBUS_TIMEOUT_STOP_Msk
10327 #define DBG_APB_FZ1_DBG_I2C2_SMBUS_TIMEOUT_STOP_Pos    (22U)
10328 #define DBG_APB_FZ1_DBG_I2C2_SMBUS_TIMEOUT_STOP_Msk    (0x1UL << DBG_APB_FZ1_DBG_I2C2_SMBUS_TIMEOUT_STOP_Pos) /*!< 0x00400000 */
10329 #define DBG_APB_FZ1_DBG_I2C2_SMBUS_TIMEOUT_STOP        DBG_APB_FZ1_DBG_I2C2_SMBUS_TIMEOUT_STOP_Msk
10330 #define DBG_APB_FZ1_DBG_LPTIM2_STOP_Pos                (30U)
10331 #define DBG_APB_FZ1_DBG_LPTIM2_STOP_Msk                (0x1UL << DBG_APB_FZ1_DBG_LPTIM2_STOP_Pos) /*!< 0x40000000 */
10332 #define DBG_APB_FZ1_DBG_LPTIM2_STOP                    DBG_APB_FZ1_DBG_LPTIM2_STOP_Msk
10333 #define DBG_APB_FZ1_DBG_LPTIM1_STOP_Pos                (31U)
10334 #define DBG_APB_FZ1_DBG_LPTIM1_STOP_Msk                (0x1UL << DBG_APB_FZ1_DBG_LPTIM1_STOP_Pos) /*!< 0x80000000 */
10335 #define DBG_APB_FZ1_DBG_LPTIM1_STOP                    DBG_APB_FZ1_DBG_LPTIM1_STOP_Msk
10336 
10337 /********************  Bit definition for DBG_APB_FZ2 register  ************/
10338 #define DBG_APB_FZ2_DBG_TIM1_STOP_Pos                  (11U)
10339 #define DBG_APB_FZ2_DBG_TIM1_STOP_Msk                  (0x1UL << DBG_APB_FZ2_DBG_TIM1_STOP_Pos)  /*!< 0x00000800 */
10340 #define DBG_APB_FZ2_DBG_TIM1_STOP                      DBG_APB_FZ2_DBG_TIM1_STOP_Msk
10341 #define DBG_APB_FZ2_DBG_TIM14_STOP_Pos                 (15U)
10342 #define DBG_APB_FZ2_DBG_TIM14_STOP_Msk                 (0x1UL << DBG_APB_FZ2_DBG_TIM14_STOP_Pos) /*!< 0x00008000 */
10343 #define DBG_APB_FZ2_DBG_TIM14_STOP                     DBG_APB_FZ2_DBG_TIM14_STOP_Msk
10344 #define DBG_APB_FZ2_DBG_TIM15_STOP_Pos                 (16U)
10345 #define DBG_APB_FZ2_DBG_TIM15_STOP_Msk                 (0x1UL << DBG_APB_FZ2_DBG_TIM15_STOP_Pos) /*!< 0x00010000 */
10346 #define DBG_APB_FZ2_DBG_TIM15_STOP                     DBG_APB_FZ2_DBG_TIM15_STOP_Msk
10347 #define DBG_APB_FZ2_DBG_TIM16_STOP_Pos                 (17U)
10348 #define DBG_APB_FZ2_DBG_TIM16_STOP_Msk                 (0x1UL << DBG_APB_FZ2_DBG_TIM16_STOP_Pos) /*!< 0x00020000 */
10349 #define DBG_APB_FZ2_DBG_TIM16_STOP                     DBG_APB_FZ2_DBG_TIM16_STOP_Msk
10350 #define DBG_APB_FZ2_DBG_TIM17_STOP_Pos                 (18U)
10351 #define DBG_APB_FZ2_DBG_TIM17_STOP_Msk                 (0x1UL << DBG_APB_FZ2_DBG_TIM17_STOP_Pos) /*!< 0x00040000 */
10352 #define DBG_APB_FZ2_DBG_TIM17_STOP                     DBG_APB_FZ2_DBG_TIM17_STOP_Msk
10353 
10354 /******************************************************************************/
10355 /*                                                                            */
10356 /*                                    UCPD                                   */
10357 /*                                                                            */
10358 /******************************************************************************/
10359 /********************  Bits definition for UCPD_CFG1 register  *******************/
10360 #define UCPD_CFG1_HBITCLKDIV_Pos            (0U)
10361 #define UCPD_CFG1_HBITCLKDIV_Msk            (0x3FUL << UCPD_CFG1_HBITCLKDIV_Pos)  /*!< 0x0000003F */
10362 #define UCPD_CFG1_HBITCLKDIV                UCPD_CFG1_HBITCLKDIV_Msk              /*!< Number of cycles (minus 1) for a half bit clock */
10363 #define UCPD_CFG1_HBITCLKDIV_0              (0x01UL << UCPD_CFG1_HBITCLKDIV_Pos)  /*!< 0x00000001 */
10364 #define UCPD_CFG1_HBITCLKDIV_1              (0x02UL << UCPD_CFG1_HBITCLKDIV_Pos)  /*!< 0x00000002 */
10365 #define UCPD_CFG1_HBITCLKDIV_2              (0x04UL << UCPD_CFG1_HBITCLKDIV_Pos)  /*!< 0x00000004 */
10366 #define UCPD_CFG1_HBITCLKDIV_3              (0x08UL << UCPD_CFG1_HBITCLKDIV_Pos)  /*!< 0x00000008 */
10367 #define UCPD_CFG1_HBITCLKDIV_4              (0x10UL << UCPD_CFG1_HBITCLKDIV_Pos)  /*!< 0x00000010 */
10368 #define UCPD_CFG1_HBITCLKDIV_5              (0x20UL << UCPD_CFG1_HBITCLKDIV_Pos)  /*!< 0x00000020 */
10369 #define UCPD_CFG1_IFRGAP_Pos                (6U)
10370 #define UCPD_CFG1_IFRGAP_Msk                (0x1FUL << UCPD_CFG1_IFRGAP_Pos)      /*!< 0x000007C0 */
10371 #define UCPD_CFG1_IFRGAP                    UCPD_CFG1_IFRGAP_Msk                  /*!< Clock divider value to generates Interframe gap */
10372 #define UCPD_CFG1_IFRGAP_0                  (0x01UL << UCPD_CFG1_IFRGAP_Pos)      /*!< 0x00000040 */
10373 #define UCPD_CFG1_IFRGAP_1                  (0x02UL << UCPD_CFG1_IFRGAP_Pos)      /*!< 0x00000080 */
10374 #define UCPD_CFG1_IFRGAP_2                  (0x04UL << UCPD_CFG1_IFRGAP_Pos)      /*!< 0x00000100 */
10375 #define UCPD_CFG1_IFRGAP_3                  (0x08UL << UCPD_CFG1_IFRGAP_Pos)      /*!< 0x00000200 */
10376 #define UCPD_CFG1_IFRGAP_4                  (0x10UL << UCPD_CFG1_IFRGAP_Pos)      /*!< 0x00000400 */
10377 #define UCPD_CFG1_TRANSWIN_Pos              (11U)
10378 #define UCPD_CFG1_TRANSWIN_Msk              (0x1FUL << UCPD_CFG1_TRANSWIN_Pos)    /*!< 0x0000F800 */
10379 #define UCPD_CFG1_TRANSWIN                  UCPD_CFG1_TRANSWIN_Msk                /*!< Number of cycles (minus 1) of the half bit clock */
10380 #define UCPD_CFG1_TRANSWIN_0                (0x01UL << UCPD_CFG1_TRANSWIN_Pos)    /*!< 0x00000800 */
10381 #define UCPD_CFG1_TRANSWIN_1                (0x02UL << UCPD_CFG1_TRANSWIN_Pos)    /*!< 0x00001000 */
10382 #define UCPD_CFG1_TRANSWIN_2                (0x04UL << UCPD_CFG1_TRANSWIN_Pos)    /*!< 0x00002000 */
10383 #define UCPD_CFG1_TRANSWIN_3                (0x08UL << UCPD_CFG1_TRANSWIN_Pos)    /*!< 0x00004000 */
10384 #define UCPD_CFG1_TRANSWIN_4                (0x10UL << UCPD_CFG1_TRANSWIN_Pos)    /*!< 0x00008000 */
10385 #define UCPD_CFG1_PSC_UCPDCLK_Pos           (17U)
10386 #define UCPD_CFG1_PSC_UCPDCLK_Msk           (0x7UL << UCPD_CFG1_PSC_UCPDCLK_Pos)  /*!< 0x000E0000 */
10387 #define UCPD_CFG1_PSC_UCPDCLK               UCPD_CFG1_PSC_UCPDCLK_Msk             /*!< Prescaler for UCPDCLK */
10388 #define UCPD_CFG1_PSC_UCPDCLK_0             (0x1UL << UCPD_CFG1_PSC_UCPDCLK_Pos)  /*!< 0x00020000 */
10389 #define UCPD_CFG1_PSC_UCPDCLK_1             (0x2UL << UCPD_CFG1_PSC_UCPDCLK_Pos)  /*!< 0x00040000 */
10390 #define UCPD_CFG1_PSC_UCPDCLK_2             (0x4UL << UCPD_CFG1_PSC_UCPDCLK_Pos)  /*!< 0x00080000 */
10391 #define UCPD_CFG1_RXORDSETEN_Pos            (20U)
10392 #define UCPD_CFG1_RXORDSETEN_Msk            (0x1FFUL << UCPD_CFG1_RXORDSETEN_Pos) /*!< 0x1FF00000 */
10393 #define UCPD_CFG1_RXORDSETEN                UCPD_CFG1_RXORDSETEN_Msk              /*!< Receiver ordered set detection enable */
10394 #define UCPD_CFG1_RXORDSETEN_0              (0x001UL << UCPD_CFG1_RXORDSETEN_Pos) /*!< 0x00100000 */
10395 #define UCPD_CFG1_RXORDSETEN_1              (0x002UL << UCPD_CFG1_RXORDSETEN_Pos) /*!< 0x00200000 */
10396 #define UCPD_CFG1_RXORDSETEN_2              (0x004UL << UCPD_CFG1_RXORDSETEN_Pos) /*!< 0x00400000 */
10397 #define UCPD_CFG1_RXORDSETEN_3              (0x008UL << UCPD_CFG1_RXORDSETEN_Pos) /*!< 0x00800000 */
10398 #define UCPD_CFG1_RXORDSETEN_4              (0x010UL << UCPD_CFG1_RXORDSETEN_Pos) /*!< 0x01000000 */
10399 #define UCPD_CFG1_RXORDSETEN_5              (0x020UL << UCPD_CFG1_RXORDSETEN_Pos) /*!< 0x02000000 */
10400 #define UCPD_CFG1_RXORDSETEN_6              (0x040UL << UCPD_CFG1_RXORDSETEN_Pos) /*!< 0x04000000 */
10401 #define UCPD_CFG1_RXORDSETEN_7              (0x080UL << UCPD_CFG1_RXORDSETEN_Pos) /*!< 0x08000000 */
10402 #define UCPD_CFG1_RXORDSETEN_8              (0x100UL << UCPD_CFG1_RXORDSETEN_Pos) /*!< 0x10000000 */
10403 #define UCPD_CFG1_TXDMAEN_Pos               (29U)
10404 #define UCPD_CFG1_TXDMAEN_Msk               (0x1UL << UCPD_CFG1_TXDMAEN_Pos)      /*!< 0x20000000 */
10405 #define UCPD_CFG1_TXDMAEN                   UCPD_CFG1_TXDMAEN_Msk                 /*!< DMA transmission requests enable   */
10406 #define UCPD_CFG1_RXDMAEN_Pos               (30U)
10407 #define UCPD_CFG1_RXDMAEN_Msk               (0x1UL << UCPD_CFG1_RXDMAEN_Pos)      /*!< 0x40000000 */
10408 #define UCPD_CFG1_RXDMAEN                   UCPD_CFG1_RXDMAEN_Msk                 /*!< DMA reception requests enable   */
10409 #define UCPD_CFG1_UCPDEN_Pos                (31U)
10410 #define UCPD_CFG1_UCPDEN_Msk                (0x1UL << UCPD_CFG1_UCPDEN_Pos)       /*!< 0x80000000 */
10411 #define UCPD_CFG1_UCPDEN                    UCPD_CFG1_UCPDEN_Msk                  /*!< USB Power Delivery Block Enable */
10412 
10413 /********************  Bits definition for UCPD_CFG2 register  *******************/
10414 #define UCPD_CFG2_RXFILTDIS_Pos             (0U)
10415 #define UCPD_CFG2_RXFILTDIS_Msk             (0x1UL << UCPD_CFG2_RXFILTDIS_Pos)    /*!< 0x00000001 */
10416 #define UCPD_CFG2_RXFILTDIS                 UCPD_CFG2_RXFILTDIS_Msk               /*!< Enables an Rx pre-filter for the BMC decoder */
10417 #define UCPD_CFG2_RXFILT2N3_Pos             (1U)
10418 #define UCPD_CFG2_RXFILT2N3_Msk             (0x1UL << UCPD_CFG2_RXFILT2N3_Pos)    /*!< 0x00000002 */
10419 #define UCPD_CFG2_RXFILT2N3                 UCPD_CFG2_RXFILT2N3_Msk               /*!< Controls the sampling method for an Rx pre-filter for the BMC decode */
10420 #define UCPD_CFG2_FORCECLK_Pos              (2U)
10421 #define UCPD_CFG2_FORCECLK_Msk              (0x1UL << UCPD_CFG2_FORCECLK_Pos)     /*!< 0x00000004 */
10422 #define UCPD_CFG2_FORCECLK                  UCPD_CFG2_FORCECLK_Msk                /*!< Controls forcing of the clock request UCPDCLK_REQ */
10423 #define UCPD_CFG2_WUPEN_Pos                 (3U)
10424 #define UCPD_CFG2_WUPEN_Msk                 (0x1UL << UCPD_CFG2_WUPEN_Pos)        /*!< 0x00000008 */
10425 #define UCPD_CFG2_WUPEN                     UCPD_CFG2_WUPEN_Msk                   /*!< Wakeup from STOP enable */
10426 
10427 /********************  Bits definition for UCPD_CR register  ********************/
10428 #define UCPD_CR_TXMODE_Pos                  (0U)
10429 #define UCPD_CR_TXMODE_Msk                  (0x3UL << UCPD_CR_TXMODE_Pos)         /*!< 0x00000003 */
10430 #define UCPD_CR_TXMODE                      UCPD_CR_TXMODE_Msk                    /*!< Type of Tx packet  */
10431 #define UCPD_CR_TXMODE_0                    (0x1UL << UCPD_CR_TXMODE_Pos)         /*!< 0x00000001 */
10432 #define UCPD_CR_TXMODE_1                    (0x2UL << UCPD_CR_TXMODE_Pos)         /*!< 0x00000002 */
10433 #define UCPD_CR_TXSEND_Pos                  (2U)
10434 #define UCPD_CR_TXSEND_Msk                  (0x1UL << UCPD_CR_TXSEND_Pos)         /*!< 0x00000004 */
10435 #define UCPD_CR_TXSEND                      UCPD_CR_TXSEND_Msk                    /*!< Type of Tx packet  */
10436 #define UCPD_CR_TXHRST_Pos                  (3U)
10437 #define UCPD_CR_TXHRST_Msk                  (0x1UL << UCPD_CR_TXHRST_Pos)         /*!< 0x00000008 */
10438 #define UCPD_CR_TXHRST                      UCPD_CR_TXHRST_Msk                    /*!< Command to send a Tx Hard Reset  */
10439 #define UCPD_CR_RXMODE_Pos                  (4U)
10440 #define UCPD_CR_RXMODE_Msk                  (0x1UL << UCPD_CR_RXMODE_Pos)         /*!< 0x00000010 */
10441 #define UCPD_CR_RXMODE                      UCPD_CR_RXMODE_Msk                    /*!< Receiver mode  */
10442 #define UCPD_CR_PHYRXEN_Pos                 (5U)
10443 #define UCPD_CR_PHYRXEN_Msk                 (0x1UL << UCPD_CR_PHYRXEN_Pos)        /*!< 0x00000020 */
10444 #define UCPD_CR_PHYRXEN                     UCPD_CR_PHYRXEN_Msk                   /*!< Controls enable of USB Power Delivery receiver  */
10445 #define UCPD_CR_PHYCCSEL_Pos                (6U)
10446 #define UCPD_CR_PHYCCSEL_Msk                (0x1UL << UCPD_CR_PHYCCSEL_Pos)       /*!< 0x00000040 */
10447 #define UCPD_CR_PHYCCSEL                    UCPD_CR_PHYCCSEL_Msk                  /*!<  */
10448 #define UCPD_CR_ANASUBMODE_Pos              (7U)
10449 #define UCPD_CR_ANASUBMODE_Msk              (0x3UL << UCPD_CR_ANASUBMODE_Pos)     /*!< 0x00000180 */
10450 #define UCPD_CR_ANASUBMODE                  UCPD_CR_ANASUBMODE_Msk                /*!< Analog PHY sub-mode   */
10451 #define UCPD_CR_ANASUBMODE_0                (0x1UL << UCPD_CR_ANASUBMODE_Pos)     /*!< 0x00000080 */
10452 #define UCPD_CR_ANASUBMODE_1                (0x2UL << UCPD_CR_ANASUBMODE_Pos)     /*!< 0x00000100 */
10453 #define UCPD_CR_ANAMODE_Pos                 (9U)
10454 #define UCPD_CR_ANAMODE_Msk                 (0x1UL << UCPD_CR_ANAMODE_Pos)        /*!< 0x00000200 */
10455 #define UCPD_CR_ANAMODE                     UCPD_CR_ANAMODE_Msk                   /*!< Analog PHY working mode   */
10456 #define UCPD_CR_CCENABLE_Pos                (10U)
10457 #define UCPD_CR_CCENABLE_Msk                (0x3UL << UCPD_CR_CCENABLE_Pos)       /*!< 0x00000C00 */
10458 #define UCPD_CR_CCENABLE                    UCPD_CR_CCENABLE_Msk                  /*!<  */
10459 #define UCPD_CR_CCENABLE_0                  (0x1UL << UCPD_CR_CCENABLE_Pos)       /*!< 0x00000400 */
10460 #define UCPD_CR_CCENABLE_1                  (0x2UL << UCPD_CR_CCENABLE_Pos)       /*!< 0x00000800 */
10461 #define UCPD_CR_FRSRXEN_Pos                 (16U)
10462 #define UCPD_CR_FRSRXEN_Msk                 (0x1UL << UCPD_CR_FRSRXEN_Pos)        /*!< 0x00010000 */
10463 #define UCPD_CR_FRSRXEN                     UCPD_CR_FRSRXEN_Msk                   /*!< Enable FRS request detection function */
10464 #define UCPD_CR_FRSTX_Pos                   (17U)
10465 #define UCPD_CR_FRSTX_Msk                   (0x1UL << UCPD_CR_FRSTX_Pos)          /*!< 0x00020000 */
10466 #define UCPD_CR_FRSTX                       UCPD_CR_FRSTX_Msk                     /*!< Signal Fast Role Swap request */
10467 #define UCPD_CR_RDCH_Pos                    (18U)
10468 #define UCPD_CR_RDCH_Msk                    (0x1UL << UCPD_CR_RDCH_Pos)           /*!< 0x00040000 */
10469 #define UCPD_CR_RDCH                        UCPD_CR_RDCH_Msk                      /*!<  */
10470 #define UCPD_CR_CC1TCDIS_Pos                (20U)
10471 #define UCPD_CR_CC1TCDIS_Msk                (0x1UL << UCPD_CR_CC1TCDIS_Pos)       /*!< 0x00100000 */
10472 #define UCPD_CR_CC1TCDIS                    UCPD_CR_CC1TCDIS_Msk                  /*!< The bit allows the Type-C detector for CC0 to be disabled. */
10473 #define UCPD_CR_CC2TCDIS_Pos                (21U)
10474 #define UCPD_CR_CC2TCDIS_Msk                (0x1UL << UCPD_CR_CC2TCDIS_Pos)       /*!< 0x00200000 */
10475 #define UCPD_CR_CC2TCDIS                    UCPD_CR_CC2TCDIS_Msk                  /*!< The bit allows the Type-C detector for CC2 to be disabled. */
10476 
10477 /********************  Bits definition for UCPD_IMR register  *******************/
10478 #define UCPD_IMR_TXISIE_Pos                 (0U)
10479 #define UCPD_IMR_TXISIE_Msk                 (0x1UL << UCPD_IMR_TXISIE_Pos)        /*!< 0x00000001 */
10480 #define UCPD_IMR_TXISIE                     UCPD_IMR_TXISIE_Msk                   /*!< Enable TXIS interrupt  */
10481 #define UCPD_IMR_TXMSGDISCIE_Pos            (1U)
10482 #define UCPD_IMR_TXMSGDISCIE_Msk            (0x1UL << UCPD_IMR_TXMSGDISCIE_Pos)   /*!< 0x00000002 */
10483 #define UCPD_IMR_TXMSGDISCIE                UCPD_IMR_TXMSGDISCIE_Msk              /*!< Enable TXMSGDISC interrupt  */
10484 #define UCPD_IMR_TXMSGSENTIE_Pos            (2U)
10485 #define UCPD_IMR_TXMSGSENTIE_Msk            (0x1UL << UCPD_IMR_TXMSGSENTIE_Pos)   /*!< 0x00000004 */
10486 #define UCPD_IMR_TXMSGSENTIE                UCPD_IMR_TXMSGSENTIE_Msk              /*!< Enable TXMSGSENT interrupt  */
10487 #define UCPD_IMR_TXMSGABTIE_Pos             (3U)
10488 #define UCPD_IMR_TXMSGABTIE_Msk             (0x1UL << UCPD_IMR_TXMSGABTIE_Pos)    /*!< 0x00000008 */
10489 #define UCPD_IMR_TXMSGABTIE                 UCPD_IMR_TXMSGABTIE_Msk               /*!< Enable TXMSGABT interrupt  */
10490 #define UCPD_IMR_HRSTDISCIE_Pos             (4U)
10491 #define UCPD_IMR_HRSTDISCIE_Msk             (0x1UL << UCPD_IMR_HRSTDISCIE_Pos)    /*!< 0x00000010 */
10492 #define UCPD_IMR_HRSTDISCIE                 UCPD_IMR_HRSTDISCIE_Msk               /*!< Enable HRSTDISC interrupt  */
10493 #define UCPD_IMR_HRSTSENTIE_Pos             (5U)
10494 #define UCPD_IMR_HRSTSENTIE_Msk             (0x1UL << UCPD_IMR_HRSTSENTIE_Pos)    /*!< 0x00000020 */
10495 #define UCPD_IMR_HRSTSENTIE                 UCPD_IMR_HRSTSENTIE_Msk               /*!< Enable HRSTSENT interrupt  */
10496 #define UCPD_IMR_TXUNDIE_Pos                (6U)
10497 #define UCPD_IMR_TXUNDIE_Msk                (0x1UL << UCPD_IMR_TXUNDIE_Pos)       /*!< 0x00000040 */
10498 #define UCPD_IMR_TXUNDIE                    UCPD_IMR_TXUNDIE_Msk                  /*!< Enable TXUND interrupt  */
10499 #define UCPD_IMR_RXNEIE_Pos                 (8U)
10500 #define UCPD_IMR_RXNEIE_Msk                 (0x1UL << UCPD_IMR_RXNEIE_Pos)        /*!< 0x00000100 */
10501 #define UCPD_IMR_RXNEIE                     UCPD_IMR_RXNEIE_Msk                   /*!< Enable RXNE interrupt  */
10502 #define UCPD_IMR_RXORDDETIE_Pos             (9U)
10503 #define UCPD_IMR_RXORDDETIE_Msk             (0x1UL << UCPD_IMR_RXORDDETIE_Pos)    /*!< 0x00000200 */
10504 #define UCPD_IMR_RXORDDETIE                 UCPD_IMR_RXORDDETIE_Msk               /*!< Enable RXORDDET interrupt  */
10505 #define UCPD_IMR_RXHRSTDETIE_Pos            (10U)
10506 #define UCPD_IMR_RXHRSTDETIE_Msk            (0x1UL << UCPD_IMR_RXHRSTDETIE_Pos)   /*!< 0x00000400 */
10507 #define UCPD_IMR_RXHRSTDETIE                UCPD_IMR_RXHRSTDETIE_Msk              /*!< Enable RXHRSTDET interrupt  */
10508 #define UCPD_IMR_RXOVRIE_Pos                (11U)
10509 #define UCPD_IMR_RXOVRIE_Msk                (0x1UL << UCPD_IMR_RXOVRIE_Pos)       /*!< 0x00000800 */
10510 #define UCPD_IMR_RXOVRIE                    UCPD_IMR_RXOVRIE_Msk                  /*!< Enable RXOVR interrupt  */
10511 #define UCPD_IMR_RXMSGENDIE_Pos             (12U)
10512 #define UCPD_IMR_RXMSGENDIE_Msk             (0x1UL << UCPD_IMR_RXMSGENDIE_Pos)    /*!< 0x00001000 */
10513 #define UCPD_IMR_RXMSGENDIE                 UCPD_IMR_RXMSGENDIE_Msk               /*!< Enable RXMSGEND interrupt  */
10514 #define UCPD_IMR_TYPECEVT1IE_Pos            (14U)
10515 #define UCPD_IMR_TYPECEVT1IE_Msk            (0x1UL << UCPD_IMR_TYPECEVT1IE_Pos)   /*!< 0x00004000 */
10516 #define UCPD_IMR_TYPECEVT1IE                UCPD_IMR_TYPECEVT1IE_Msk              /*!< Enable TYPECEVT1IE interrupt  */
10517 #define UCPD_IMR_TYPECEVT2IE_Pos            (15U)
10518 #define UCPD_IMR_TYPECEVT2IE_Msk            (0x1UL << UCPD_IMR_TYPECEVT2IE_Pos)   /*!< 0x00008000 */
10519 #define UCPD_IMR_TYPECEVT2IE                UCPD_IMR_TYPECEVT2IE_Msk              /*!< Enable TYPECEVT2IE interrupt  */
10520 #define UCPD_IMR_FRSEVTIE_Pos               (20U)
10521 #define UCPD_IMR_FRSEVTIE_Msk               (0x1UL << UCPD_IMR_FRSEVTIE_Pos)      /*!< 0x00100000 */
10522 #define UCPD_IMR_FRSEVTIE                   UCPD_IMR_FRSEVTIE_Msk                 /*!< Fast Role Swap interrupt  */
10523 
10524 /********************  Bits definition for UCPD_SR register  ********************/
10525 #define UCPD_SR_TXIS_Pos                    (0U)
10526 #define UCPD_SR_TXIS_Msk                    (0x1UL << UCPD_SR_TXIS_Pos)           /*!< 0x00000001 */
10527 #define UCPD_SR_TXIS                        UCPD_SR_TXIS_Msk                      /*!< Transmit interrupt status  */
10528 #define UCPD_SR_TXMSGDISC_Pos               (1U)
10529 #define UCPD_SR_TXMSGDISC_Msk               (0x1UL << UCPD_SR_TXMSGDISC_Pos)      /*!< 0x00000002 */
10530 #define UCPD_SR_TXMSGDISC                   UCPD_SR_TXMSGDISC_Msk                 /*!< Transmit message discarded interrupt  */
10531 #define UCPD_SR_TXMSGSENT_Pos               (2U)
10532 #define UCPD_SR_TXMSGSENT_Msk               (0x1UL << UCPD_SR_TXMSGSENT_Pos)      /*!< 0x00000004 */
10533 #define UCPD_SR_TXMSGSENT                   UCPD_SR_TXMSGSENT_Msk                 /*!< Transmit message sent interrupt  */
10534 #define UCPD_SR_TXMSGABT_Pos                (3U)
10535 #define UCPD_SR_TXMSGABT_Msk                (0x1UL << UCPD_SR_TXMSGABT_Pos)       /*!< 0x00000008 */
10536 #define UCPD_SR_TXMSGABT                    UCPD_SR_TXMSGABT_Msk                  /*!< Transmit message abort interrupt  */
10537 #define UCPD_SR_HRSTDISC_Pos                (4U)
10538 #define UCPD_SR_HRSTDISC_Msk                (0x1UL << UCPD_SR_HRSTDISC_Pos)       /*!< 0x00000010 */
10539 #define UCPD_SR_HRSTDISC                    UCPD_SR_HRSTDISC_Msk                  /*!< HRST discarded interrupt  */
10540 #define UCPD_SR_HRSTSENT_Pos                (5U)
10541 #define UCPD_SR_HRSTSENT_Msk                (0x1UL << UCPD_SR_HRSTSENT_Pos)       /*!< 0x00000020 */
10542 #define UCPD_SR_HRSTSENT                    UCPD_SR_HRSTSENT_Msk                  /*!< HRST sent interrupt  */
10543 #define UCPD_SR_TXUND_Pos                   (6U)
10544 #define UCPD_SR_TXUND_Msk                   (0x1UL << UCPD_SR_TXUND_Pos)          /*!< 0x00000040 */
10545 #define UCPD_SR_TXUND                       UCPD_SR_TXUND_Msk                     /*!< Tx data underrun condition interrupt  */
10546 #define UCPD_SR_RXNE_Pos                    (8U)
10547 #define UCPD_SR_RXNE_Msk                    (0x1UL << UCPD_SR_RXNE_Pos)           /*!< 0x00000100 */
10548 #define UCPD_SR_RXNE                        UCPD_SR_RXNE_Msk                      /*!< Receive data register not empty interrupt  */
10549 #define UCPD_SR_RXORDDET_Pos                (9U)
10550 #define UCPD_SR_RXORDDET_Msk                (0x1UL << UCPD_SR_RXORDDET_Pos)       /*!< 0x00000200 */
10551 #define UCPD_SR_RXORDDET                    UCPD_SR_RXORDDET_Msk                  /*!< Rx ordered set (4 K-codes) detected interrupt  */
10552 #define UCPD_SR_RXHRSTDET_Pos               (10U)
10553 #define UCPD_SR_RXHRSTDET_Msk               (0x1UL << UCPD_SR_RXHRSTDET_Pos)      /*!< 0x00000400 */
10554 #define UCPD_SR_RXHRSTDET                   UCPD_SR_RXHRSTDET_Msk                 /*!< Rx Hard Reset detect interrupt  */
10555 #define UCPD_SR_RXOVR_Pos                   (11U)
10556 #define UCPD_SR_RXOVR_Msk                   (0x1UL << UCPD_SR_RXOVR_Pos)          /*!< 0x00000800 */
10557 #define UCPD_SR_RXOVR                       UCPD_SR_RXOVR_Msk                     /*!< Rx data overflow interrupt  */
10558 #define UCPD_SR_RXMSGEND_Pos                (12U)
10559 #define UCPD_SR_RXMSGEND_Msk                (0x1UL << UCPD_SR_RXMSGEND_Pos)       /*!< 0x00001000 */
10560 #define UCPD_SR_RXMSGEND                    UCPD_SR_RXMSGEND_Msk                  /*!< Rx message received  */
10561 #define UCPD_SR_RXERR_Pos                   (13U)
10562 #define UCPD_SR_RXERR_Msk                   (0x1UL << UCPD_SR_RXERR_Pos)          /*!< 0x00002000 */
10563 #define UCPD_SR_RXERR                       UCPD_SR_RXERR_Msk                     /*!< RX Error */
10564 #define UCPD_SR_TYPECEVT1_Pos               (14U)
10565 #define UCPD_SR_TYPECEVT1_Msk               (0x1UL << UCPD_SR_TYPECEVT1_Pos)      /*!< 0x00004000 */
10566 #define UCPD_SR_TYPECEVT1                   UCPD_SR_TYPECEVT1_Msk                 /*!< Type C voltage level event on CC1  */
10567 #define UCPD_SR_TYPECEVT2_Pos               (15U)
10568 #define UCPD_SR_TYPECEVT2_Msk               (0x1UL << UCPD_SR_TYPECEVT2_Pos)      /*!< 0x00008000 */
10569 #define UCPD_SR_TYPECEVT2                   UCPD_SR_TYPECEVT2_Msk                 /*!< Type C voltage level event on CC2  */
10570 #define UCPD_SR_TYPEC_VSTATE_CC1_Pos        (16U)
10571 #define UCPD_SR_TYPEC_VSTATE_CC1_Msk        (0x3UL << UCPD_SR_TYPEC_VSTATE_CC1_Pos) /*!< 0x00030000 */
10572 #define UCPD_SR_TYPEC_VSTATE_CC1            UCPD_SR_TYPEC_VSTATE_CC1_Msk            /*!< Status of DC level on CC1 pin  */
10573 #define UCPD_SR_TYPEC_VSTATE_CC1_0          (0x1UL << UCPD_SR_TYPEC_VSTATE_CC1_Pos) /*!< 0x00010000 */
10574 #define UCPD_SR_TYPEC_VSTATE_CC1_1          (0x2UL << UCPD_SR_TYPEC_VSTATE_CC1_Pos) /*!< 0x00020000 */
10575 #define UCPD_SR_TYPEC_VSTATE_CC2_Pos        (18U)
10576 #define UCPD_SR_TYPEC_VSTATE_CC2_Msk        (0x3UL << UCPD_SR_TYPEC_VSTATE_CC2_Pos) /*!< 0x000C0000 */
10577 #define UCPD_SR_TYPEC_VSTATE_CC2            UCPD_SR_TYPEC_VSTATE_CC2_Msk            /*!<Status of DC level on CC2 pin  */
10578 #define UCPD_SR_TYPEC_VSTATE_CC2_0          (0x1UL << UCPD_SR_TYPEC_VSTATE_CC2_Pos) /*!< 0x00040000 */
10579 #define UCPD_SR_TYPEC_VSTATE_CC2_1          (0x2UL << UCPD_SR_TYPEC_VSTATE_CC2_Pos) /*!< 0x00080000 */
10580 #define UCPD_SR_FRSEVT_Pos                  (20U)
10581 #define UCPD_SR_FRSEVT_Msk                  (0x1UL << UCPD_SR_FRSEVT_Pos)         /*!< 0x00100000 */
10582 #define UCPD_SR_FRSEVT                      UCPD_SR_FRSEVT_Msk                    /*!< Fast Role Swap detection event  */
10583 
10584 /********************  Bits definition for UCPD_ICR register  *******************/
10585 #define UCPD_ICR_TXMSGDISCCF_Pos            (1U)
10586 #define UCPD_ICR_TXMSGDISCCF_Msk            (0x1UL << UCPD_ICR_TXMSGDISCCF_Pos)   /*!< 0x00000002 */
10587 #define UCPD_ICR_TXMSGDISCCF                UCPD_ICR_TXMSGDISCCF_Msk              /*!< Tx message discarded flag (TXMSGDISC) clear  */
10588 #define UCPD_ICR_TXMSGSENTCF_Pos            (2U)
10589 #define UCPD_ICR_TXMSGSENTCF_Msk            (0x1UL << UCPD_ICR_TXMSGSENTCF_Pos)   /*!< 0x00000004 */
10590 #define UCPD_ICR_TXMSGSENTCF                UCPD_ICR_TXMSGSENTCF_Msk              /*!< Tx message sent flag (TXMSGSENT) clear  */
10591 #define UCPD_ICR_TXMSGABTCF_Pos             (3U)
10592 #define UCPD_ICR_TXMSGABTCF_Msk             (0x1UL << UCPD_ICR_TXMSGABTCF_Pos)    /*!< 0x00000008 */
10593 #define UCPD_ICR_TXMSGABTCF                 UCPD_ICR_TXMSGABTCF_Msk               /*!< Tx message abort flag (TXMSGABT) clear  */
10594 #define UCPD_ICR_HRSTDISCCF_Pos             (4U)
10595 #define UCPD_ICR_HRSTDISCCF_Msk             (0x1UL << UCPD_ICR_HRSTDISCCF_Pos)    /*!< 0x00000010 */
10596 #define UCPD_ICR_HRSTDISCCF                 UCPD_ICR_HRSTDISCCF_Msk               /*!< Hard reset discarded flag (HRSTDISC) clear  */
10597 #define UCPD_ICR_HRSTSENTCF_Pos             (5U)
10598 #define UCPD_ICR_HRSTSENTCF_Msk             (0x1UL << UCPD_ICR_HRSTSENTCF_Pos)    /*!< 0x00000020 */
10599 #define UCPD_ICR_HRSTSENTCF                 UCPD_ICR_HRSTSENTCF_Msk               /*!< Hard reset sent flag (HRSTSENT) clear  */
10600 #define UCPD_ICR_TXUNDCF_Pos                (6U)
10601 #define UCPD_ICR_TXUNDCF_Msk                (0x1UL << UCPD_ICR_TXUNDCF_Pos)       /*!< 0x00000040 */
10602 #define UCPD_ICR_TXUNDCF                    UCPD_ICR_TXUNDCF_Msk                  /*!< Tx underflow flag (TXUND) clear  */
10603 #define UCPD_ICR_RXORDDETCF_Pos             (9U)
10604 #define UCPD_ICR_RXORDDETCF_Msk             (0x1UL << UCPD_ICR_RXORDDETCF_Pos)    /*!< 0x00000200 */
10605 #define UCPD_ICR_RXORDDETCF                 UCPD_ICR_RXORDDETCF_Msk               /*!< Rx ordered set detect flag (RXORDDET) clear  */
10606 #define UCPD_ICR_RXHRSTDETCF_Pos            (10U)
10607 #define UCPD_ICR_RXHRSTDETCF_Msk            (0x1UL << UCPD_ICR_RXHRSTDETCF_Pos)   /*!< 0x00000400 */
10608 #define UCPD_ICR_RXHRSTDETCF                UCPD_ICR_RXHRSTDETCF_Msk              /*!< Rx Hard Reset detected flag (RXHRSTDET) clear  */
10609 #define UCPD_ICR_RXOVRCF_Pos                (11U)
10610 #define UCPD_ICR_RXOVRCF_Msk                (0x1UL << UCPD_ICR_RXOVRCF_Pos)       /*!< 0x00000800 */
10611 #define UCPD_ICR_RXOVRCF                    UCPD_ICR_RXOVRCF_Msk                  /*!< Rx overflow flag (RXOVR) clear  */
10612 #define UCPD_ICR_RXMSGENDCF_Pos             (12U)
10613 #define UCPD_ICR_RXMSGENDCF_Msk             (0x1UL << UCPD_ICR_RXMSGENDCF_Pos)    /*!< 0x00001000 */
10614 #define UCPD_ICR_RXMSGENDCF                 UCPD_ICR_RXMSGENDCF_Msk               /*!< Rx message received flag (RXMSGEND) clear  */
10615 #define UCPD_ICR_TYPECEVT1CF_Pos            (14U)
10616 #define UCPD_ICR_TYPECEVT1CF_Msk            (0x1UL << UCPD_ICR_TYPECEVT1CF_Pos)   /*!< 0x00004000 */
10617 #define UCPD_ICR_TYPECEVT1CF                UCPD_ICR_TYPECEVT1CF_Msk              /*!< TypeC event (CC1) flag (TYPECEVT1) clear  */
10618 #define UCPD_ICR_TYPECEVT2CF_Pos            (15U)
10619 #define UCPD_ICR_TYPECEVT2CF_Msk            (0x1UL << UCPD_ICR_TYPECEVT2CF_Pos)   /*!< 0x00008000 */
10620 #define UCPD_ICR_TYPECEVT2CF                UCPD_ICR_TYPECEVT2CF_Msk              /*!< TypeC event (CC2) flag (TYPECEVT2) clear  */
10621 #define UCPD_ICR_FRSEVTCF_Pos               (20U)
10622 #define UCPD_ICR_FRSEVTCF_Msk               (0x1UL << UCPD_ICR_FRSEVTCF_Pos)      /*!< 0x00100000 */
10623 #define UCPD_ICR_FRSEVTCF                   UCPD_ICR_FRSEVTCF_Msk                 /*!< Fast Role Swap event flag clear  */
10624 
10625 /********************  Bits definition for UCPD_TXORDSET register  **************/
10626 #define UCPD_TX_ORDSET_TXORDSET_Pos         (0U)
10627 #define UCPD_TX_ORDSET_TXORDSET_Msk         (0xFFFFFUL << UCPD_TX_ORDSET_TXORDSET_Pos) /*!< 0x000FFFFF */
10628 #define UCPD_TX_ORDSET_TXORDSET             UCPD_TX_ORDSET_TXORDSET_Msk                /*!< Tx Ordered Set */
10629 
10630 /********************  Bits definition for UCPD_TXPAYSZ register  ****************/
10631 #define UCPD_TX_PAYSZ_TXPAYSZ_Pos           (0U)
10632 #define UCPD_TX_PAYSZ_TXPAYSZ_Msk           (0x3FFUL << UCPD_TX_PAYSZ_TXPAYSZ_Pos) /*!< 0x000003FF */
10633 #define UCPD_TX_PAYSZ_TXPAYSZ               UCPD_TX_PAYSZ_TXPAYSZ_Msk              /*!< Tx payload size in bytes  */
10634 
10635 /********************  Bits definition for UCPD_TXDR register  *******************/
10636 #define UCPD_TXDR_TXDATA_Pos                (0U)
10637 #define UCPD_TXDR_TXDATA_Msk                 (0xFFUL << UCPD_TXDR_TXDATA_Pos)      /*!< 0x000000FF */
10638 #define UCPD_TXDR_TXDATA                    UCPD_TXDR_TXDATA_Msk                   /*!< Tx Data Register */
10639 
10640 /********************  Bits definition for UCPD_RXORDSET register  **************/
10641 #define UCPD_RX_ORDSET_RXORDSET_Pos         (0U)
10642 #define UCPD_RX_ORDSET_RXORDSET_Msk         (0x7UL << UCPD_RX_ORDSET_RXORDSET_Pos)  /*!< 0x00000007 */
10643 #define UCPD_RX_ORDSET_RXORDSET             UCPD_RX_ORDSET_RXORDSET_Msk             /*!< Rx Ordered Set Code detected  */
10644 #define UCPD_RX_ORDSET_RXORDSET_0           (0x1UL << UCPD_RX_ORDSET_RXORDSET_Pos)  /*!< 0x00000001 */
10645 #define UCPD_RX_ORDSET_RXORDSET_1           (0x2UL << UCPD_RX_ORDSET_RXORDSET_Pos)  /*!< 0x00000002 */
10646 #define UCPD_RX_ORDSET_RXORDSET_2           (0x4UL << UCPD_RX_ORDSET_RXORDSET_Pos)  /*!< 0x00000004 */
10647 #define UCPD_RX_ORDSET_RXSOP3OF4_Pos        (3U)
10648 #define UCPD_RX_ORDSET_RXSOP3OF4_Msk        (0x1UL << UCPD_RX_ORDSET_RXSOP3OF4_Pos) /*!< 0x00000008 */
10649 #define UCPD_RX_ORDSET_RXSOP3OF4            UCPD_RX_ORDSET_RXSOP3OF4_Msk            /*!< Rx Ordered Set Debug indication */
10650 #define UCPD_RX_ORDSET_RXSOPKINVALID_Pos    (4U)
10651 #define UCPD_RX_ORDSET_RXSOPKINVALID_Msk    (0x7UL << UCPD_RX_ORDSET_RXSOPKINVALID_Pos) /*!< 0x00000070 */
10652 #define UCPD_RX_ORDSET_RXSOPKINVALID        UCPD_RX_ORDSET_RXSOPKINVALID_Msk            /*!< Rx Ordered Set corrupted K-Codes (Debug) */
10653 
10654 /********************  Bits definition for UCPD_RXPAYSZ register  ****************/
10655 #define UCPD_RX_PAYSZ_RXPAYSZ_Pos           (0U)
10656 #define UCPD_RX_PAYSZ_RXPAYSZ_Msk           (0x3FFUL << UCPD_RX_PAYSZ_RXPAYSZ_Pos) /*!< 0x000003FF */
10657 #define UCPD_RX_PAYSZ_RXPAYSZ               UCPD_RX_PAYSZ_RXPAYSZ_Msk              /*!< Rx payload size in bytes  */
10658 
10659 /********************  Bits definition for UCPD_RXDR register  *******************/
10660 #define UCPD_RXDR_RXDATA_Pos                (0U)
10661 #define UCPD_RXDR_RXDATA_Msk                (0xFFUL << UCPD_RXDR_RXDATA_Pos)      /*!< 0x000000FF */
10662 #define UCPD_RXDR_RXDATA                    UCPD_RXDR_RXDATA_Msk                  /*!< 8-bit receive data  */
10663 
10664 /********************  Bits definition for UCPD_RXORDEXT1 register  **************/
10665 #define UCPD_RX_ORDEXT1_RXSOPX1_Pos         (0U)
10666 #define UCPD_RX_ORDEXT1_RXSOPX1_Msk         (0xFFFFFUL << UCPD_RX_ORDEXT1_RXSOPX1_Pos) /*!< 0x000FFFFF */
10667 #define UCPD_RX_ORDEXT1_RXSOPX1             UCPD_RX_ORDEXT1_RXSOPX1_Msk                /*!< RX Ordered Set Extension Register 1 */
10668 
10669 /********************  Bits definition for UCPD_RXORDEXT2 register  **************/
10670 #define UCPD_RX_ORDEXT2_RXSOPX2_Pos         (0U)
10671 #define UCPD_RX_ORDEXT2_RXSOPX2_Msk         (0xFFFFFUL << UCPD_RX_ORDEXT2_RXSOPX2_Pos) /*!< 0x000FFFFF */
10672 #define UCPD_RX_ORDEXT2_RXSOPX2             UCPD_RX_ORDEXT2_RXSOPX2_Msk                /*!< RX Ordered Set Extension Register 1 */
10673 
10674 /******************************************************************************/
10675 /*                                                                            */
10676 /*                         USB Dual Role Device FS Endpoint registers         */
10677 /*                                                                            */
10678 /******************************************************************************/
10679 
10680 /******************  Bits definition for USB_DRD_CNTR register  *******************/
10681 #define USB_CNTR_HOST_Pos               (31U)
10682 #define USB_CNTR_HOST_Msk               (0x1UL << USB_CNTR_HOST_Pos)    /*!< 0x80000000 */
10683 #define USB_CNTR_HOST                   USB_CNTR_HOST_Msk               /*!< Host Mode  */
10684 #define USB_CNTR_THR512M_Pos            (16U)
10685 #define USB_CNTR_THR512M_Msk            (0x1UL << USB_CNTR_THR512M_Pos)  /*!< 0x00010000 */
10686 #define USB_CNTR_THR512M                USB_CNTR_THR512M_Msk             /*!< 512byte Threshold interrupt mask */
10687 #define USB_CNTR_CTRM_Pos               (15U)
10688 #define USB_CNTR_CTRM_Msk               (0x1UL << USB_CNTR_CTRM_Pos)    /*!< 0x00008000 */
10689 #define USB_CNTR_CTRM                   USB_CNTR_CTRM_Msk               /*!< Correct Transfer Mask */
10690 #define USB_CNTR_PMAOVRM_Pos            (14U)
10691 #define USB_CNTR_PMAOVRM_Msk            (0x1UL << USB_CNTR_PMAOVRM_Pos) /*!< 0x00004000 */
10692 #define USB_CNTR_PMAOVRM                USB_CNTR_PMAOVRM_Msk            /*!< DMA OVeR/underrun Mask */
10693 #define USB_CNTR_ERRM_Pos               (13U)
10694 #define USB_CNTR_ERRM_Msk               (0x1UL << USB_CNTR_ERRM_Pos)    /*!< 0x00002000 */
10695 #define USB_CNTR_ERRM                   USB_CNTR_ERRM_Msk               /*!< ERRor Mask */
10696 #define USB_CNTR_WKUPM_Pos              (12U)
10697 #define USB_CNTR_WKUPM_Msk              (0x1UL << USB_CNTR_WKUPM_Pos)   /*!< 0x00001000 */
10698 #define USB_CNTR_WKUPM                  USB_CNTR_WKUPM_Msk              /*!< WaKe UP Mask */
10699 #define USB_CNTR_SUSPM_Pos              (11U)
10700 #define USB_CNTR_SUSPM_Msk              (0x1UL << USB_CNTR_SUSPM_Pos)   /*!< 0x00000800 */
10701 #define USB_CNTR_SUSPM                  USB_CNTR_SUSPM_Msk              /*!< SUSPend Mask */
10702 #define USB_CNTR_RESETM_Pos             (10U)
10703 #define USB_CNTR_RESETM_Msk             (0x1UL << USB_CNTR_RESETM_Pos)  /*!< 0x00000400 */
10704 #define USB_CNTR_RESETM                 USB_CNTR_RESETM_Msk             /*!< RESET Mask */
10705 #define USB_CNTR_DCON                   USB_CNTR_RESETM_Msk             /*!< Disconnection Connection Mask */
10706 #define USB_CNTR_SOFM_Pos               (9U)
10707 #define USB_CNTR_SOFM_Msk               (0x1UL << USB_CNTR_SOFM_Pos)    /*!< 0x00000200 */
10708 #define USB_CNTR_SOFM                   USB_CNTR_SOFM_Msk               /*!< Start Of Frame Mask */
10709 #define USB_CNTR_ESOFM_Pos              (8U)
10710 #define USB_CNTR_ESOFM_Msk              (0x1UL << USB_CNTR_ESOFM_Pos)   /*!< 0x00000100 */
10711 #define USB_CNTR_ESOFM                  USB_CNTR_ESOFM_Msk              /*!< Expected Start Of Frame Mask */
10712 #define USB_CNTR_L1REQM_Pos             (7U)
10713 #define USB_CNTR_L1REQM_Msk             (0x1UL << USB_CNTR_L1REQM_Pos)  /*!< 0x00000080 */
10714 #define USB_CNTR_L1REQM                 USB_CNTR_L1REQM_Msk             /*!< LPM L1 state request interrupt Mask */
10715 #define USB_CNTR_L1XACT_Pos             (6U)
10716 #define USB_CNTR_L1XACT_Msk             (0x1UL << USB_CNTR_L1XACT_Pos)  /*!< 0x00000040 */
10717 #define USB_CNTR_L1XACT                 USB_CNTR_L1XACT_Msk             /*!< Host LPM L1 transaction request Mask */
10718 #define USB_CNTR_L1RES_Pos              (5U)
10719 #define USB_CNTR_L1RES_Msk              (0x1UL << USB_CNTR_L1RES_Pos)   /*!< 0x00000020 */
10720 #define USB_CNTR_L1RES                  USB_CNTR_L1RES_Msk              /*!< LPM L1 Resume request/ Remote Wakeup Mask */
10721 #define USB_CNTR_L2RES_Pos              (4U)
10722 #define USB_CNTR_L2RES_Msk              (0x1UL << USB_CNTR_L2RES_Pos)   /*!< 0x00000010 */
10723 #define USB_CNTR_L2RES                  USB_CNTR_L2RES_Msk              /*!< L2 Remote Wakeup / Resume driver Mask */
10724 #define USB_CNTR_SUSPEN_Pos             (3U)
10725 #define USB_CNTR_SUSPEN_Msk             (0x1UL << USB_CNTR_SUSPEN_Pos)  /*!< 0x00000008 */
10726 #define USB_CNTR_SUSPEN                 USB_CNTR_SUSPEN_Msk             /*!< Suspend state enable Mask */
10727 #define USB_CNTR_SUSPRDY_Pos            (2U)
10728 #define USB_CNTR_SUSPRDY_Msk            (0x1UL << USB_CNTR_SUSPRDY_Pos) /*!< 0x00000004 */
10729 #define USB_CNTR_SUSPRDY                USB_CNTR_SUSPRDY_Msk            /*!< Suspend state effective Mask */
10730 #define USB_CNTR_PDWN_Pos               (1U)
10731 #define USB_CNTR_PDWN_Msk               (0x1UL << USB_CNTR_PDWN_Pos)    /*!< 0x00000002 */
10732 #define USB_CNTR_PDWN                   USB_CNTR_PDWN_Msk               /*!< Power DoWN Mask */
10733 #define USB_CNTR_USBRST_Pos             (0U)
10734 #define USB_CNTR_USBRST_Msk             (0x1UL << USB_CNTR_USBRST_Pos)  /*!< 0x00000001 */
10735 #define USB_CNTR_USBRST                 USB_CNTR_USBRST_Msk             /*!< USB Reset Mask */
10736 
10737 /******************  Bits definition for USB_DRD_ISTR register  *******************/
10738 #define USB_ISTR_IDN_Pos                (0U)
10739 #define USB_ISTR_IDN_Msk                (0xFUL << USB_ISTR_IDN_Pos)     /*!< 0x0000000F */
10740 #define USB_ISTR_IDN                    USB_ISTR_IDN_Msk                /*!< EndPoint IDentifier (read-only bit) Mask */
10741 #define USB_ISTR_DIR_Pos                (4U)
10742 #define USB_ISTR_DIR_Msk                (0x1UL << USB_ISTR_DIR_Pos)     /*!< 0x00000010 */
10743 #define USB_ISTR_DIR                    USB_ISTR_DIR_Msk                /*!< DIRection of transaction (read-only bit) Mask */
10744 #define USB_ISTR_L1REQ_Pos              (7U)
10745 #define USB_ISTR_L1REQ_Msk              (0x1UL << USB_ISTR_L1REQ_Pos)   /*!< 0x00000080 */
10746 #define USB_ISTR_L1REQ                  USB_ISTR_L1REQ_Msk              /*!< LPM L1 state request Mask */
10747 #define USB_ISTR_ESOF_Pos               (8U)
10748 #define USB_ISTR_ESOF_Msk               (0x1UL << USB_ISTR_ESOF_Pos)    /*!< 0x00000100 */
10749 #define USB_ISTR_ESOF                   USB_ISTR_ESOF_Msk               /*!< Expected Start Of Frame (clear-only bit) Mask */
10750 #define USB_ISTR_SOF_Pos                (9U)
10751 #define USB_ISTR_SOF_Msk                (0x1UL << USB_ISTR_SOF_Pos)     /*!< 0x00000200 */
10752 #define USB_ISTR_SOF                    USB_ISTR_SOF_Msk                /*!< Start Of Frame (clear-only bit) Mask */
10753 #define USB_ISTR_RESET_Pos              (10U)
10754 #define USB_ISTR_RESET_Msk              (0x1UL << USB_ISTR_RESET_Pos)   /*!< 0x00000400 */
10755 #define USB_ISTR_RESET                  USB_ISTR_RESET_Msk              /*!< RESET Mask */
10756 #define USB_ISTR_DCON_Pos               (10U)
10757 #define USB_ISTR_DCON_Msk               (0x1UL << USB_ISTR_DCON_Pos)    /*!< 0x00000400 */
10758 #define USB_ISTR_DCON                   USB_ISTR_DCON_Msk               /*!< HOST MODE-Device Connection or disconnection Mask */
10759 #define USB_ISTR_SUSP_Pos               (11U)
10760 #define USB_ISTR_SUSP_Msk               (0x1UL << USB_ISTR_SUSP_Pos)    /*!< 0x00000800 */
10761 #define USB_ISTR_SUSP                   USB_ISTR_SUSP_Msk               /*!< SUSPend (clear-only bit) Mask */
10762 #define USB_ISTR_WKUP_Pos               (12U)
10763 #define USB_ISTR_WKUP_Msk               (0x1UL << USB_ISTR_WKUP_Pos)    /*!< 0x00001000 */
10764 #define USB_ISTR_WKUP                   USB_ISTR_WKUP_Msk               /*!< WaKe UP (clear-only bit) Mask */
10765 #define USB_ISTR_ERR_Pos                (13U)
10766 #define USB_ISTR_ERR_Msk                (0x1UL << USB_ISTR_ERR_Pos)     /*!< 0x00002000 */
10767 #define USB_ISTR_ERR                    USB_ISTR_ERR_Msk                /*!< ERRor (clear-only bit) Mask */
10768 #define USB_ISTR_PMAOVR_Pos             (14U)
10769 #define USB_ISTR_PMAOVR_Msk             (0x1UL << USB_ISTR_PMAOVR_Pos)  /*!< 0x00004000 */
10770 #define USB_ISTR_PMAOVR                 USB_ISTR_PMAOVR_Msk             /*!< PMA OVeR/underrun (clear-only bit) Mask */
10771 #define USB_ISTR_CTR_Pos                (15U)
10772 #define USB_ISTR_CTR_Msk                (0x1UL << USB_ISTR_CTR_Pos)     /*!< 0x00008000 */
10773 #define USB_ISTR_CTR                    USB_ISTR_CTR_Msk                /*!< Correct TRansfer (clear-only bit) Mask */
10774 #define USB_ISTR_THR512_Pos             (16U)
10775 #define USB_ISTR_THR512_Msk             (0x1UL << USB_ISTR_THR512_Pos)  /*!< 0x00010000 */
10776 #define USB_ISTR_THR512                 USB_ISTR_THR512_Msk             /*!< 512byte threshold interrupt (used with isochrnous single buffer ) */
10777 #define USB_ISTR_DCON_STAT_Pos          (29U)
10778 #define USB_ISTR_DCON_STAT_Msk          (0x1UL << USB_ISTR_DCON_STAT_Pos)/*!< 0x20000000 */
10779 #define USB_ISTR_DCON_STAT              USB_ISTR_DCON_STAT_Msk           /*!< Device Connection status (connected/Disconnected) don't cause an interrupt */
10780 #define USB_ISTR_LS_DCONN_Pos           (30U)
10781 #define USB_ISTR_LS_DCONN_Msk           (0x1UL << USB_ISTR_LS_DCONN_Pos)/*!< 0x40000000 */
10782 #define USB_ISTR_LS_DCONN               USB_ISTR_LS_DCONN_Msk           /*!< LS_DCONN Mask */
10783 
10784 /******************  Bits definition for USB_DRD_FNR register  ********************/
10785 #define USB_FNR_FN_Pos                  (0U)
10786 #define USB_FNR_FN_Msk                  (0x7FFUL << USB_FNR_FN_Pos)     /*!< 0x000007FF */
10787 #define USB_FNR_FN                      USB_FNR_FN_Msk                  /*!< Frame Number Mask */
10788 #define USB_FNR_LSOF_Pos                (11U)
10789 #define USB_FNR_LSOF_Msk                (0x3UL << USB_FNR_LSOF_Pos)     /*!< 0x00001800 */
10790 #define USB_FNR_LSOF                    USB_FNR_LSOF_Msk                /*!< Lost SOF  Mask */
10791 #define USB_FNR_LCK_Pos                 (13U)
10792 #define USB_FNR_LCK_Msk                 (0x1UL << USB_FNR_LCK_Pos)      /*!< 0x00002000 */
10793 #define USB_FNR_LCK                     USB_FNR_LCK_Msk                 /*!< LoCKed Mask */
10794 #define USB_FNR_RXDM_Pos                (14U)
10795 #define USB_FNR_RXDM_Msk                (0x1UL << USB_FNR_RXDM_Pos)     /*!< 0x00004000 */
10796 #define USB_FNR_RXDM                    USB_FNR_RXDM_Msk                /*!< status of D- data line Mask */
10797 #define USB_FNR_RXDP_Pos                (15U)
10798 #define USB_FNR_RXDP_Msk                (0x1UL << USB_FNR_RXDP_Pos)     /*!< 0x00008000 */
10799 #define USB_FNR_RXDP                    USB_FNR_RXDP_Msk                /*!< status of D+ data line Mask */
10800 
10801 /******************  Bits definition for USB_DRD_DADDR register    ****************/
10802 #define USB_DADDR_ADD_Pos               (0U)
10803 #define USB_DADDR_ADD_Msk               (0x7FUL << USB_DADDR_ADD_Pos)   /*!< 0x0000007F */
10804 #define USB_DADDR_ADD                   USB_DADDR_ADD_Msk               /*!<  ADD[6:0] bits (Device Address)Mask */
10805 #define USB_DADDR_ADD0_Pos              (0U)
10806 #define USB_DADDR_ADD0_Msk              (0x1UL << USB_DADDR_ADD0_Pos)   /*!< 0x00000001 */
10807 #define USB_DADDR_ADD0                  USB_DADDR_ADD0_Msk              /*!< Bit 0 Mask */
10808 #define USB_DADDR_ADD1_Pos              (1U)
10809 #define USB_DADDR_ADD1_Msk              (0x1UL << USB_DADDR_ADD1_Pos)   /*!< 0x00000002 */
10810 #define USB_DADDR_ADD1                  USB_DADDR_ADD1_Msk              /*!< Bit 1 Mask */
10811 #define USB_DADDR_ADD2_Pos              (2U)
10812 #define USB_DADDR_ADD2_Msk              (0x1UL << USB_DADDR_ADD2_Pos)   /*!< 0x00000004 */
10813 #define USB_DADDR_ADD2                  USB_DADDR_ADD2_Msk              /*!< Bit 2 Mask */
10814 #define USB_DADDR_ADD3_Pos              (3U)
10815 #define USB_DADDR_ADD3_Msk              (0x1UL << USB_DADDR_ADD3_Pos)   /*!< 0x00000008 */
10816 #define USB_DADDR_ADD3                  USB_DADDR_ADD3_Msk              /*!< Bit 3 Mask */
10817 #define USB_DADDR_ADD4_Pos              (4U)
10818 #define USB_DADDR_ADD4_Msk              (0x1UL << USB_DADDR_ADD4_Pos)   /*!< 0x00000010 */
10819 #define USB_DADDR_ADD4                  USB_DADDR_ADD4_Msk              /*!< Bit 4 Mask */
10820 #define USB_DADDR_ADD5_Pos              (5U)
10821 #define USB_DADDR_ADD5_Msk              (0x1UL << USB_DADDR_ADD5_Pos)   /*!< 0x00000020 */
10822 #define USB_DADDR_ADD5                  USB_DADDR_ADD5_Msk              /*!< Bit 5 Mask */
10823 #define USB_DADDR_ADD6_Pos              (6U)
10824 #define USB_DADDR_ADD6_Msk              (0x1UL << USB_DADDR_ADD6_Pos)   /*!< 0x00000040 */
10825 #define USB_DADDR_ADD6                  USB_DADDR_ADD6_Msk              /*!< Bit 6 Mask */
10826 #define USB_DADDR_EF_Pos                (7U)
10827 #define USB_DADDR_EF_Msk                (0x1UL << USB_DADDR_EF_Pos)     /*!< 0x00000080 */
10828 #define USB_DADDR_EF                    USB_DADDR_EF_Msk                /*!< Enable Function Mask */
10829 
10830 /******************  Bit definition for USB_DRD_BTABLE register  ******************/
10831 #define USB_BTABLE_BTABLE_Pos          (3U)
10832 #define USB_BTABLE_BTABLE_Msk          (0xFFF8UL << USB_BTABLE_BTABLE_Pos)/*!< 0x00000000 */
10833 #define USB_BTABLE_BTABLE              USB_BTABLE_BTABLE_Msk              /*!< Buffer Table Mask */
10834 
10835 /*******************  Bit definition for LPMCSR register  *********************/
10836 #define USB_LPMCSR_LMPEN_Pos           (0U)
10837 #define USB_LPMCSR_LMPEN_Msk           (0x1UL << USB_LPMCSR_LMPEN_Pos)  /*!< 0x00000001 */
10838 #define USB_LPMCSR_LMPEN               USB_LPMCSR_LMPEN_Msk             /*!< LPM support enable Mask */
10839 #define USB_LPMCSR_LPMACK_Pos          (1U)
10840 #define USB_LPMCSR_LPMACK_Msk          (0x1UL << USB_LPMCSR_LPMACK_Pos) /*!< 0x00000002 */
10841 #define USB_LPMCSR_LPMACK              USB_LPMCSR_LPMACK_Msk            /*!< LPM Token acknowledge enable Mask */
10842 #define USB_LPMCSR_REMWAKE_Pos         (3U)
10843 #define USB_LPMCSR_REMWAKE_Msk         (0x1UL << USB_LPMCSR_REMWAKE_Pos)/*!< 0x00000008 */
10844 #define USB_LPMCSR_REMWAKE             USB_LPMCSR_REMWAKE_Msk           /*!< bRemoteWake value received with last ACKed LPM Token Mask */
10845 #define USB_LPMCSR_BESL_Pos            (4U)
10846 #define USB_LPMCSR_BESL_Msk            (0xFUL << USB_LPMCSR_BESL_Pos)   /*!< 0x000000F0 */
10847 #define USB_LPMCSR_BESL                USB_LPMCSR_BESL_Msk              /*!< BESL value received with last ACKed LPM Token Mask */
10848 
10849 /******************  Bits definition for USB_DRD_BCDR register  *******************/
10850 #define USB_BCDR_BCDEN_Pos             (0U)
10851 #define USB_BCDR_BCDEN_Msk             (0x1UL << USB_BCDR_BCDEN_Pos)    /*!< 0x00000001 */
10852 #define USB_BCDR_BCDEN                 USB_BCDR_BCDEN_Msk               /*!< Battery charging detector (BCD) enable Mask */
10853 #define USB_BCDR_DCDEN_Pos             (1U)
10854 #define USB_BCDR_DCDEN_Msk             (0x1UL << USB_BCDR_DCDEN_Pos)    /*!< 0x00000002 */
10855 #define USB_BCDR_DCDEN                 USB_BCDR_DCDEN_Msk               /*!< Data contact detection (DCD) mode enable Mask */
10856 #define USB_BCDR_PDEN_Pos              (2U)
10857 #define USB_BCDR_PDEN_Msk              (0x1UL << USB_BCDR_PDEN_Pos)     /*!< 0x00000004 */
10858 #define USB_BCDR_PDEN                  USB_BCDR_PDEN_Msk                /*!< Primary detection (PD) mode enable Mask */
10859 #define USB_BCDR_SDEN_Pos              (3U)
10860 #define USB_BCDR_SDEN_Msk              (0x1UL << USB_BCDR_SDEN_Pos)     /*!< 0x00000008 */
10861 #define USB_BCDR_SDEN                  USB_BCDR_SDEN_Msk                /*!< Secondary detection (SD) mode enable Mask */
10862 #define USB_BCDR_DCDET_Pos             (4U)
10863 #define USB_BCDR_DCDET_Msk             (0x1UL << USB_BCDR_DCDET_Pos)    /*!< 0x00000010 */
10864 #define USB_BCDR_DCDET                 USB_BCDR_DCDET_Msk               /*!< Data contact detection (DCD) status Mask */
10865 #define USB_BCDR_PDET_Pos              (5U)
10866 #define USB_BCDR_PDET_Msk              (0x1UL << USB_BCDR_PDET_Pos)     /*!< 0x00000020 */
10867 #define USB_BCDR_PDET                  USB_BCDR_PDET_Msk                /*!< Primary detection (PD) status Mask */
10868 #define USB_BCDR_SDET_Pos              (6U)
10869 #define USB_BCDR_SDET_Msk              (0x1UL << USB_BCDR_SDET_Pos)     /*!< 0x00000040 */
10870 #define USB_BCDR_SDET                  USB_BCDR_SDET_Msk                /*!< Secondary detection (SD) status Mask */
10871 #define USB_BCDR_PS2DET_Pos            (7U)
10872 #define USB_BCDR_PS2DET_Msk            (0x1UL << USB_BCDR_PS2DET_Pos)   /*!< 0x00000080 */
10873 #define USB_BCDR_PS2DET                USB_BCDR_PS2DET_Msk              /*!< PS2 port or proprietary charger detected Mask */
10874 #define USB_BCDR_DPPU_Pos              (15U)
10875 #define USB_BCDR_DPPU_Msk              (0x1UL << USB_BCDR_DPPU_Pos)     /*!< 0x00008000 */
10876 #define USB_BCDR_DPPU                  USB_BCDR_DPPU_Msk                /*!< DP Pull-up Enable Mask */
10877 #define USB_BCDR_DPPD_Pos              (15U)
10878 #define USB_BCDR_DPPD_Msk              (0x1UL << USB_BCDR_DPPD_Pos)     /*!< 0x00008000 */
10879 #define USB_BCDR_DPPD                  USB_BCDR_DPPD_Msk                /*!< DP Pull-Down Enable Mask */
10880 
10881 /******************  Bits definition for USB_DRD_CHEP register  *******************/
10882 #define USB_CHEP_ERRRX_Pos             (26U)
10883 #define USB_CHEP_ERRRX_Msk             (0x01UL << USB_CHEP_ERRRX_Pos)   /*!< 0x04000000 */
10884 #define USB_CHEP_ERRRX                 USB_CHEP_ERRRX_Msk               /*!< Receive error */
10885 #define USB_EP_ERRRX                   USB_CHEP_ERRRX_Msk               /*!< EP Receive error */
10886 #define USB_CH_ERRRX                   USB_CHEP_ERRRX_Msk               /*!< CH Receive error */
10887 #define USB_CHEP_ERRTX_Pos             (25U)
10888 #define USB_CHEP_ERRTX_Msk             (0x01UL << USB_CHEP_ERRTX_Pos)   /*!< 0x02000000 */
10889 #define USB_CHEP_ERRTX                 USB_CHEP_ERRTX_Msk               /*!< Transmit error */
10890 #define USB_EP_ERRTX                   USB_CHEP_ERRTX_Msk               /*!< EP Transmit error */
10891 #define USB_CH_ERRTX                   USB_CHEP_ERRTX_Msk               /*!< CH Transmit error */
10892 #define USB_CHEP_LSEP_Pos              (24U)
10893 #define USB_CHEP_LSEP_Msk              (0x01UL << USB_CHEP_LSEP_Pos)    /*!< 0x01000000 */
10894 #define USB_CHEP_LSEP                  USB_CHEP_LSEP_Msk                /*!< Low Speed Endpoint (host with Hub Only) */
10895 #define USB_CHEP_NAK_Pos               (23U)
10896 #define USB_CHEP_NAK_Msk               (0x01UL << USB_CHEP_NAK_Pos)     /*!< 0x00800000 */
10897 #define USB_CHEP_NAK                   USB_CHEP_NAK_Msk                 /*!< Previous NAK detected */
10898 #define USB_CHEP_DEVADDR_Pos           (16U)
10899 #define USB_CHEP_DEVADDR_Msk           (0x7FU << USB_CHEP_DEVADDR_Pos)  /*!< 0x7F000000 */
10900 #define USB_CHEP_DEVADDR               USB_CHEP_DEVADDR_Msk             /* Target Endpoint address*/
10901 #define USB_CHEP_VTRX_Pos              (15U)
10902 #define USB_CHEP_VTRX_Msk              (0x1UL << USB_CHEP_VTRX_Pos)     /*!< 0x00008000 */
10903 #define USB_CHEP_VTRX                  USB_CHEP_VTRX_Msk                /*!< USB valid transaction received Mask */
10904 #define USB_EP_VTRX                    USB_CHEP_VTRX_Msk                /*!< USB Endpoint valid transaction received Mask */
10905 #define USB_CH_VTRX                    USB_CHEP_VTRX_Msk                /*!< USB valid Channel transaction received Mask */
10906 #define USB_CHEP_DTOG_RX_Pos           (14U)
10907 #define USB_CHEP_DTOG_RX_Msk           (0x1UL << USB_CHEP_DTOG_RX_Pos)  /*!< 0x00004000 */
10908 #define USB_CHEP_DTOG_RX               USB_CHEP_DTOG_RX_Msk             /*!< Data Toggle, for reception transfers Mask */
10909 #define USB_EP_DTOG_RX                 USB_CHEP_DTOG_RX_Msk             /*!< EP Data Toggle, for reception transfers Mask */
10910 #define USB_CH_DTOG_RX                 USB_CHEP_DTOG_RX_Msk             /*!< CH Data Toggle, for reception transfers Mask */
10911 #define USB_CHEP_RX_STRX_Pos           (12U)
10912 #define USB_CHEP_RX_STRX_Msk           (0x3UL << USB_CHEP_RX_STRX_Pos)  /*!< 0x00003000 */
10913 #define USB_CHEP_RX_STRX               USB_CHEP_RX_STRX_Msk             /*!< Status bits, for reception transfers Mask */
10914 #define USB_EP_RX_STRX                 USB_CHEP_RX_STRX_Msk             /*!< Status bits, for EP reception transfers Mask */
10915 #define USB_CH_RX_STRX                 USB_CHEP_RX_STRX_Msk             /*!< Status bits, for CH reception transfers Mask */
10916 #define USB_CHEP_SETUP_Pos             (11U)
10917 #define USB_CHEP_SETUP_Msk             (0x1UL << USB_CHEP_SETUP_Pos)    /*!< 0x00000800 */
10918 #define USB_CHEP_SETUP                 USB_CHEP_SETUP_Msk               /*!< Setup transaction completed Mask */
10919 #define USB_EP_SETUP                   USB_CHEP_SETUP_Msk               /*!< EP Setup transaction completed Mask */
10920 #define USB_CH_SETUP                   USB_CHEP_SETUP_Msk               /*!< CH Setup transaction completed Mask */
10921 #define USB_CHEP_UTYPE_Pos             (9U)
10922 #define USB_CHEP_UTYPE_Msk             (0x3UL << USB_CHEP_UTYPE_Pos)    /*!< 0x00000600 */
10923 #define USB_CHEP_UTYPE                 USB_CHEP_UTYPE_Msk               /*!< USB type of transaction Mask */
10924 #define USB_EP_UTYPE                   USB_CHEP_UTYPE_Msk               /*!< USB type of EP transaction Mask */
10925 #define USB_CH_UTYPE                   USB_CHEP_UTYPE_Msk               /*!< USB type of CH transaction Mask */
10926 #define USB_CHEP_KIND_Pos              (8U)
10927 #define USB_CHEP_KIND_Msk              (0x1UL << USB_CHEP_KIND_Pos)     /*!< 0x00000100 */
10928 #define USB_CHEP_KIND                  USB_CHEP_KIND_Msk                /*!< EndPoint KIND Mask */
10929 #define USB_EP_KIND                    USB_CHEP_KIND_Msk                /*!< EndPoint KIND Mask */
10930 #define USB_CH_KIND                    USB_CHEP_KIND_Msk                /*!< Channel KIND Mask */
10931 #define USB_CHEP_VTTX_Pos              (7U)
10932 #define USB_CHEP_VTTX_Msk              (0x1UL << USB_CHEP_VTTX_Pos)     /*!< 0x00000080 */
10933 #define USB_CHEP_VTTX                  USB_CHEP_VTTX_Msk                /*!< Valid USB transaction transmitted Mask */
10934 #define USB_EP_VTTX                    USB_CHEP_VTTX_Msk                /*!< USB Endpoint valid transaction transmitted Mask */
10935 #define USB_CH_VTTX                    USB_CHEP_VTTX_Msk                /*!< USB valid Channel transaction transmitted Mask */
10936 #define USB_CHEP_DTOG_TX_Pos           (6U)
10937 #define USB_CHEP_DTOG_TX_Msk           (0x1UL << USB_CHEP_DTOG_TX_Pos)  /*!< 0x00000040 */
10938 #define USB_CHEP_DTOG_TX               USB_CHEP_DTOG_TX_Msk             /*!< Data Toggle, for transmission transfers Mask */
10939 #define USB_EP_DTOG_TX                 USB_CHEP_DTOG_TX_Msk             /*!< EP Data Toggle, for transmission transfers Mask */
10940 #define USB_CH_DTOG_TX                 USB_CHEP_DTOG_TX_Msk             /*!< CH Data Toggle, for transmission transfers Mask */
10941 #define USB_CHEP_TX_STTX_Pos           (4U)
10942 #define USB_CHEP_TX_STTX_Msk           (0x3UL << USB_CHEP_TX_STTX_Pos)  /*!< 0x00000030 */
10943 #define USB_CHEP_TX_STTX               USB_CHEP_TX_STTX_Msk             /*!< Status bits, for transmission transfers Mask */
10944 #define USB_EP_TX_STTX                 USB_CHEP_TX_STTX_Msk             /*!< Status bits, for EP transmission transfers Mask */
10945 #define USB_CH_TX_STTX                 USB_CHEP_TX_STTX_Msk             /*!< Status bits, for CH transmission transfers Mask */
10946 #define USB_CHEP_ADDR_Pos              (0U)
10947 #define USB_CHEP_ADDR_Msk              (0xFUL << USB_CHEP_ADDR_Pos)     /*!< 0x0000000F */
10948 #define USB_CHEP_ADDR                  USB_CHEP_ADDR_Msk                /*!< Endpoint address Mask */
10949 
10950 
10951 /* EndPoint Register MASK (no toggle fields) */
10952 #define USB_CHEP_REG_MASK                          (USB_CHEP_ERRRX | USB_CHEP_ERRTX | USB_CHEP_LSEP | \
10953                                                     USB_CHEP_DEVADDR | USB_CHEP_VTRX | USB_CHEP_SETUP | \
10954                                                     USB_CHEP_UTYPE | USB_CHEP_KIND | USB_CHEP_VTTX | USB_CHEP_ADDR |\
10955                                                     USB_CHEP_NAK) /* 0x07FF8F8F */
10956 
10957 #define USB_CHEP_TX_DTOGMASK                       (USB_CHEP_TX_STTX | USB_CHEP_REG_MASK)
10958 #define USB_CHEP_RX_DTOGMASK                       (USB_CHEP_RX_STRX | USB_CHEP_REG_MASK)
10959 
10960 #define USB_CHEP_TX_DTOG1                          (0x00000010UL)           /*!< Channel/EndPoint TX Data Toggle bit1 */
10961 #define USB_CHEP_TX_DTOG2                          (0x00000020UL)           /*!< Channel/EndPoint TX Data Toggle bit2 */
10962 #define USB_CHEP_RX_DTOG1                          (0x00001000UL)           /*!< Channel/EndPoint RX Data Toggle bit1 */
10963 #define USB_CHEP_RX_DTOG2                          (0x00002000UL)           /*!< Channel/EndPoint RX Data Toggle bit1 */
10964 
10965 /*!< EP_TYPE[1:0] Channel/EndPoint TYPE */
10966 #define USB_EP_TYPE_MASK                           (0x00000600UL)           /*!< Channel/EndPoint TYPE Mask */
10967 #define USB_EP_BULK                                (0x00000000UL)           /*!< Channel/EndPoint BULK */
10968 #define USB_EP_CONTROL                             (0x00000200UL)           /*!< Channel/EndPoint CONTROL */
10969 #define USB_EP_ISOCHRONOUS                         (0x00000400UL)           /*!< Channel/EndPoint ISOCHRONOUS */
10970 #define USB_EP_INTERRUPT                           (0x00000600UL)           /*!< Channel/EndPoint INTERRUPT */
10971 
10972 #define USB_EP_T_MASK                              ((~USB_EP_UTYPE) & USB_CHEP_REG_MASK) /* =0x898F */
10973 #define USB_CH_T_MASK                              ((~USB_CH_UTYPE) & USB_CHEP_REG_MASK) /* =0x898F */
10974 
10975 #define USB_EP_KIND_MASK                           ((~USB_EP_KIND) & USB_CHEP_REG_MASK) /*!< EP_KIND EndPoint KIND */
10976 #define USB_CH_KIND_MASK                           ((~USB_CH_KIND) & USB_CHEP_REG_MASK) /*!< EP_KIND EndPoint KIND */
10977 
10978 /*!< STAT_TX[1:0] STATus for TX transfer */
10979 #define USB_EP_TX_DIS                              (0x00000000UL)           /*!< EndPoint TX Disabled */
10980 #define USB_EP_TX_STALL                            (0x00000010UL)           /*!< EndPoint TX STALLed */
10981 #define USB_EP_TX_NAK                              (0x00000020UL)           /*!< EndPoint TX NAKed */
10982 #define USB_EP_TX_VALID                            (0x00000030UL)           /*!< EndPoint TX VALID */
10983 
10984 #define USB_CH_TX_DIS                              (0x00000000UL)           /*!< Channel TX Disabled */
10985 #define USB_CH_TX_STALL                            (0x00000010UL)           /*!< Channel TX STALLed */
10986 #define USB_CH_TX_NAK                              (0x00000020UL)           /*!< Channel TX NAKed */
10987 #define USB_CH_TX_VALID                            (0x00000030UL)           /*!< Channel TX VALID */
10988 
10989 #define USB_EP_TX_ACK_SBUF                         (0x00000000UL)           /*!< ACK single buffer mode */
10990 #define USB_EP_TX_ACK_DBUF                         (0x00000030UL)           /*!< ACK Double buffer mode */
10991 
10992 #define USB_CH_TX_ACK_SBUF                         (0x00000000UL)           /*!< ACK single buffer mode */
10993 #define USB_CH_TX_ACK_DBUF                         (0x00000030UL)           /*!< ACK Double buffer mode */
10994 
10995 /*!< STAT_RX[1:0] STATus for RX transfer */
10996 #define USB_EP_RX_DIS                              (0x00000000UL)           /*!< EndPoint RX Disabled */
10997 #define USB_EP_RX_STALL                            (0x00001000UL)           /*!< EndPoint RX STALLed */
10998 #define USB_EP_RX_NAK                              (0x00002000UL)           /*!< EndPoint RX NAKed */
10999 #define USB_EP_RX_VALID                            (0x00003000UL)           /*!< EndPoint RX VALID */
11000 
11001 #define USB_EP_RX_ACK_SBUF                         (0x00000000UL)           /*!< ACK single buffer mode */
11002 #define USB_EP_RX_ACK_DBUF                         (0x00003000UL)           /*!< ACK Double buffer mode */
11003 
11004 
11005 
11006 #define USB_CH_RX_DIS                              (0x00000000UL)           /*!< EndPoint RX Disabled */
11007 #define USB_CH_RX_STALL                            (0x00001000UL)           /*!< EndPoint RX STALLed */
11008 #define USB_CH_RX_NAK                              (0x00002000UL)           /*!< Channel RX NAKed */
11009 #define USB_CH_RX_VALID                            (0x00003000UL)           /*!< Channel RX VALID */
11010 
11011 #define USB_CH_RX_ACK_SBUF                         (0x00000000UL)           /*!< ACK single buffer mode */
11012 #define USB_CH_RX_ACK_DBUF                         (0x00003000UL)           /*!< ACK Double buffer mode */
11013 
11014 /*! <used For Double Buffer Enable Disable */
11015 #define USB_CHEP_DB_MSK                            (0xFFFF0F0FUL)
11016 
11017 /*Buffer Descriptor Mask*/
11018 #define USB_PMA_TXBD_ADDMSK                        (0xFFFF0000UL)
11019 #define USB_PMA_TXBD_COUNTMSK                      (0x0000FFFFUL)
11020 #define USB_PMA_RXBD_ADDMSK                        (0xFFFF0000UL)
11021 #define USB_PMA_RXBD_COUNTMSK                      (0x0000FFFFUL)
11022 
11023 
11024 /** @addtogroup Exported_macros
11025   * @{
11026   */
11027 
11028 /******************************* ADC Instances ********************************/
11029 #define IS_ADC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == ADC1)
11030 
11031 #define IS_ADC_COMMON_INSTANCE(INSTANCE) ((INSTANCE) == ADC1_COMMON)
11032 
11033 /******************************* AES Instances ********************************/
11034 #define IS_AES_ALL_INSTANCE(INSTANCE) ((INSTANCE) == AES)
11035 
11036 /****************************** CEC Instances *********************************/
11037 #define IS_CEC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == CEC)
11038 
11039 /******************************** COMP Instances ******************************/
11040 #define IS_COMP_ALL_INSTANCE(INSTANCE) (((INSTANCE) == COMP1) || \
11041                                         ((INSTANCE) == COMP2) || \
11042                                         ((INSTANCE) == COMP3))
11043 
11044 #define IS_COMP_COMMON_INSTANCE(COMMON_INSTANCE) (((COMMON_INSTANCE) == COMP12_COMMON) || \
11045                                                   ((COMMON_INSTANCE) == COMP23_COMMON))
11046 
11047 /******************** COMP Instances with window mode capability **************/
11048 #define IS_COMP_WINDOWMODE_INSTANCE(INSTANCE) (((INSTANCE) == COMP1) || \
11049                                                ((INSTANCE) == COMP2) || \
11050                                                ((INSTANCE) == COMP3))
11051 
11052 /******************************* CRC Instances ********************************/
11053 #define IS_CRC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == CRC)
11054 
11055 /******************************* DAC Instances ********************************/
11056 #define IS_DAC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == DAC1)
11057 
11058 /******************************** DMA Instances *******************************/
11059 #define IS_DMA_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DMA1_Channel1) || \
11060                                        ((INSTANCE) == DMA1_Channel2) || \
11061                                        ((INSTANCE) == DMA1_Channel3) || \
11062                                        ((INSTANCE) == DMA1_Channel4) || \
11063                                        ((INSTANCE) == DMA1_Channel5) || \
11064                                        ((INSTANCE) == DMA1_Channel6) || \
11065                                        ((INSTANCE) == DMA1_Channel7) || \
11066                                        ((INSTANCE) == DMA2_Channel1) || \
11067                                        ((INSTANCE) == DMA2_Channel2) || \
11068                                        ((INSTANCE) == DMA2_Channel3) || \
11069                                        ((INSTANCE) == DMA2_Channel4) || \
11070                                        ((INSTANCE) == DMA2_Channel5))
11071 
11072 /******************************** DMAMUX Instances ****************************/
11073 #define IS_DMAMUX_ALL_INSTANCE(INSTANCE) ((INSTANCE) == DMAMUX1)
11074 
11075 #define IS_DMAMUX_REQUEST_GEN_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DMAMUX1_RequestGenerator0) || \
11076                                                       ((INSTANCE) == DMAMUX1_RequestGenerator1) || \
11077                                                       ((INSTANCE) == DMAMUX1_RequestGenerator2) || \
11078                                                       ((INSTANCE) == DMAMUX1_RequestGenerator3))
11079 
11080 /******************************* GPIO Instances *******************************/
11081 #define IS_GPIO_ALL_INSTANCE(INSTANCE) (((INSTANCE) == GPIOA) || \
11082                                         ((INSTANCE) == GPIOB) || \
11083                                         ((INSTANCE) == GPIOC) || \
11084                                         ((INSTANCE) == GPIOD) || \
11085                                         ((INSTANCE) == GPIOE) || \
11086                                         ((INSTANCE) == GPIOF))
11087 /******************************* GPIO AF Instances ****************************/
11088 #define IS_GPIO_AF_INSTANCE(INSTANCE)   IS_GPIO_ALL_INSTANCE(INSTANCE)
11089 
11090 /**************************** GPIO Lock Instances *****************************/
11091 #define IS_GPIO_LOCK_INSTANCE(INSTANCE) (((INSTANCE) == GPIOA) || \
11092                                          ((INSTANCE) == GPIOB) || \
11093                                          ((INSTANCE) == GPIOC))
11094 
11095 /******************************** FDCAN Instances *******************************/
11096 #define IS_FDCAN_ALL_INSTANCE(INSTANCE) (((INSTANCE) == FDCAN1) || \
11097                                          ((INSTANCE) == FDCAN2))
11098 
11099 /******************************** I2C Instances *******************************/
11100 #define IS_I2C_ALL_INSTANCE(INSTANCE) (((INSTANCE) == I2C1) || \
11101                                        ((INSTANCE) == I2C2) || \
11102                                        ((INSTANCE) == I2C3))
11103 
11104 /******************************* RNG Instances ********************************/
11105 #define IS_RNG_ALL_INSTANCE(INSTANCE)  ((INSTANCE) == RNG)
11106 
11107 /****************************** RTC Instances *********************************/
11108 #define IS_RTC_ALL_INSTANCE(INSTANCE)  ((INSTANCE) == RTC)
11109 
11110 /****************************** SMBUS Instances *******************************/
11111 #define IS_SMBUS_ALL_INSTANCE(INSTANCE)(((INSTANCE) == I2C1) || \
11112                                         ((INSTANCE) == I2C2))
11113 
11114 /****************************** WAKEUP_FROMSTOP Instances *******************************/
11115 #define IS_I2C_WAKEUP_FROMSTOP_INSTANCE(INSTANCE)(((INSTANCE) == I2C1) || \
11116                                                   ((INSTANCE) == I2C2))
11117 
11118 /******************************** SPI Instances *******************************/
11119 #define IS_SPI_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SPI1) || \
11120                                        ((INSTANCE) == SPI2) || \
11121                                        ((INSTANCE) == SPI3))
11122 
11123 
11124 /******************************** SPI Instances *******************************/
11125 #define IS_I2S_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SPI1) || \
11126                                        ((INSTANCE) == SPI2))
11127 
11128 /****************** LPTIM Instances : All supported instances *****************/
11129 #define IS_LPTIM_INSTANCE(INSTANCE)     (((INSTANCE) == LPTIM1) || \
11130                                          ((INSTANCE) == LPTIM2))
11131 
11132 /****************** LPTIM Instances : All supported instances *****************/
11133 #define IS_LPTIM_ENCODER_INTERFACE_INSTANCE(INSTANCE) ((INSTANCE) == LPTIM1)
11134 
11135 /****************** TIM Instances : All supported instances *******************/
11136 #define IS_TIM_INSTANCE(INSTANCE)       (((INSTANCE) == TIM1)   || \
11137                                          ((INSTANCE) == TIM2)   || \
11138                                          ((INSTANCE) == TIM3)   || \
11139                                          ((INSTANCE) == TIM4)   || \
11140                                          ((INSTANCE) == TIM6)   || \
11141                                          ((INSTANCE) == TIM7)   || \
11142                                          ((INSTANCE) == TIM14)  || \
11143                                          ((INSTANCE) == TIM15)  || \
11144                                          ((INSTANCE) == TIM16)  || \
11145                                          ((INSTANCE) == TIM17))
11146 
11147 /****************** TIM Instances : supporting 32 bits counter ****************/
11148 #define IS_TIM_32B_COUNTER_INSTANCE(INSTANCE) ((INSTANCE) == TIM2)
11149 
11150 /****************** TIM Instances : supporting the break function *************/
11151 #define IS_TIM_BREAK_INSTANCE(INSTANCE)    (((INSTANCE) == TIM1)    || \
11152                                             ((INSTANCE) == TIM15)   || \
11153                                             ((INSTANCE) == TIM16)   || \
11154                                             ((INSTANCE) == TIM17))
11155 
11156 /************** TIM Instances : supporting Break source selection *************/
11157 #define IS_TIM_BREAKSOURCE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1)   || \
11158                                                ((INSTANCE) == TIM15)  || \
11159                                                ((INSTANCE) == TIM16)  || \
11160                                                ((INSTANCE) == TIM17))
11161 
11162 /****************** TIM Instances : supporting 2 break inputs *****************/
11163 #define IS_TIM_BKIN2_INSTANCE(INSTANCE)    ((INSTANCE) == TIM1)
11164 
11165 /************* TIM Instances : at least 1 capture/compare channel *************/
11166 #define IS_TIM_CC1_INSTANCE(INSTANCE)   (((INSTANCE) == TIM1)   || \
11167                                          ((INSTANCE) == TIM2)   || \
11168                                          ((INSTANCE) == TIM3)   || \
11169                                          ((INSTANCE) == TIM4)   || \
11170                                          ((INSTANCE) == TIM14)  || \
11171                                          ((INSTANCE) == TIM15)  || \
11172                                          ((INSTANCE) == TIM16)  || \
11173                                          ((INSTANCE) == TIM17))
11174 
11175 /************ TIM Instances : at least 2 capture/compare channels *************/
11176 #define IS_TIM_CC2_INSTANCE(INSTANCE)   (((INSTANCE) == TIM1)   || \
11177                                          ((INSTANCE) == TIM2)   || \
11178                                          ((INSTANCE) == TIM3)   || \
11179                                          ((INSTANCE) == TIM4)   || \
11180                                          ((INSTANCE) == TIM15))
11181 
11182 /************ TIM Instances : at least 3 capture/compare channels *************/
11183 #define IS_TIM_CC3_INSTANCE(INSTANCE)   (((INSTANCE) == TIM1)   || \
11184                                          ((INSTANCE) == TIM2)   || \
11185                                          ((INSTANCE) == TIM3)   || \
11186                                          ((INSTANCE) == TIM4))
11187 
11188 /************ TIM Instances : at least 4 capture/compare channels *************/
11189 #define IS_TIM_CC4_INSTANCE(INSTANCE)   (((INSTANCE) == TIM1)   || \
11190                                          ((INSTANCE) == TIM2)   || \
11191                                          ((INSTANCE) == TIM3)   || \
11192                                          ((INSTANCE) == TIM4))
11193 
11194 /****************** TIM Instances : at least 5 capture/compare channels *******/
11195 #define IS_TIM_CC5_INSTANCE(INSTANCE)   ((INSTANCE) == TIM1)
11196 
11197 /****************** TIM Instances : at least 6 capture/compare channels *******/
11198 #define IS_TIM_CC6_INSTANCE(INSTANCE)   ((INSTANCE) == TIM1)
11199 
11200 /************ TIM Instances : DMA requests generation (TIMx_DIER.COMDE) *******/
11201 #define IS_TIM_CCDMA_INSTANCE(INSTANCE)    (((INSTANCE) == TIM1)   || \
11202                                             ((INSTANCE) == TIM15)  || \
11203                                             ((INSTANCE) == TIM16)  || \
11204                                             ((INSTANCE) == TIM17))
11205 
11206 /****************** TIM Instances : DMA requests generation (TIMx_DIER.UDE) ***/
11207 #define IS_TIM_DMA_INSTANCE(INSTANCE)      (((INSTANCE) == TIM1)   || \
11208                                             ((INSTANCE) == TIM2)   || \
11209                                             ((INSTANCE) == TIM3)   || \
11210                                             ((INSTANCE) == TIM4)   || \
11211                                             ((INSTANCE) == TIM6)   || \
11212                                             ((INSTANCE) == TIM7)   || \
11213                                             ((INSTANCE) == TIM15)  || \
11214                                             ((INSTANCE) == TIM16)  || \
11215                                             ((INSTANCE) == TIM17))
11216 
11217 /************ TIM Instances : DMA requests generation (TIMx_DIER.CCxDE) *******/
11218 #define IS_TIM_DMA_CC_INSTANCE(INSTANCE)   (((INSTANCE) == TIM1)   || \
11219                                             ((INSTANCE) == TIM2)   || \
11220                                             ((INSTANCE) == TIM3)   || \
11221                                             ((INSTANCE) == TIM4)   || \
11222                                             ((INSTANCE) == TIM14)  || \
11223                                             ((INSTANCE) == TIM15)  || \
11224                                             ((INSTANCE) == TIM16)  || \
11225                                             ((INSTANCE) == TIM17))
11226 
11227 /******************** TIM Instances : DMA burst feature ***********************/
11228 #define IS_TIM_DMABURST_INSTANCE(INSTANCE) (((INSTANCE) == TIM1)   || \
11229                                             ((INSTANCE) == TIM2)   || \
11230                                             ((INSTANCE) == TIM3)   || \
11231                                             ((INSTANCE) == TIM4)   || \
11232                                             ((INSTANCE) == TIM15)  || \
11233                                             ((INSTANCE) == TIM16)  || \
11234                                             ((INSTANCE) == TIM17))
11235 
11236 /******************* TIM Instances : output(s) available **********************/
11237 #define IS_TIM_CCX_INSTANCE(INSTANCE, CHANNEL) \
11238     ((((INSTANCE) == TIM1) &&                  \
11239      (((CHANNEL) == TIM_CHANNEL_1) ||          \
11240       ((CHANNEL) == TIM_CHANNEL_2) ||          \
11241       ((CHANNEL) == TIM_CHANNEL_3) ||          \
11242       ((CHANNEL) == TIM_CHANNEL_4) ||          \
11243       ((CHANNEL) == TIM_CHANNEL_5) ||          \
11244       ((CHANNEL) == TIM_CHANNEL_6)))           \
11245      ||                                        \
11246      (((INSTANCE) == TIM2) &&                  \
11247      (((CHANNEL) == TIM_CHANNEL_1) ||          \
11248       ((CHANNEL) == TIM_CHANNEL_2) ||          \
11249       ((CHANNEL) == TIM_CHANNEL_3) ||          \
11250       ((CHANNEL) == TIM_CHANNEL_4)))           \
11251      ||                                        \
11252      (((INSTANCE) == TIM3) &&                  \
11253      (((CHANNEL) == TIM_CHANNEL_1) ||          \
11254       ((CHANNEL) == TIM_CHANNEL_2) ||          \
11255       ((CHANNEL) == TIM_CHANNEL_3) ||          \
11256       ((CHANNEL) == TIM_CHANNEL_4)))           \
11257      ||                                        \
11258      (((INSTANCE) == TIM4) &&                  \
11259      (((CHANNEL) == TIM_CHANNEL_1) ||          \
11260       ((CHANNEL) == TIM_CHANNEL_2) ||          \
11261       ((CHANNEL) == TIM_CHANNEL_3) ||          \
11262       ((CHANNEL) == TIM_CHANNEL_4)))           \
11263      ||                                        \
11264      (((INSTANCE) == TIM14) &&                 \
11265      (((CHANNEL) == TIM_CHANNEL_1)))           \
11266      ||                                        \
11267      (((INSTANCE) == TIM15) &&                 \
11268      (((CHANNEL) == TIM_CHANNEL_1) ||          \
11269       ((CHANNEL) == TIM_CHANNEL_2)))           \
11270      ||                                        \
11271      (((INSTANCE) == TIM16) &&                 \
11272      (((CHANNEL) == TIM_CHANNEL_1)))           \
11273      ||                                        \
11274      (((INSTANCE) == TIM17) &&                 \
11275       (((CHANNEL) == TIM_CHANNEL_1))))
11276 
11277 /****************** TIM Instances : supporting complementary output(s) ********/
11278 #define IS_TIM_CCXN_INSTANCE(INSTANCE, CHANNEL) \
11279    ((((INSTANCE) == TIM1) &&                    \
11280      (((CHANNEL) == TIM_CHANNEL_1) ||           \
11281       ((CHANNEL) == TIM_CHANNEL_2) ||           \
11282       ((CHANNEL) == TIM_CHANNEL_3)))            \
11283     ||                                          \
11284     (((INSTANCE) == TIM15) &&                   \
11285      ((CHANNEL) == TIM_CHANNEL_1))              \
11286     ||                                          \
11287     (((INSTANCE) == TIM16) &&                   \
11288      ((CHANNEL) == TIM_CHANNEL_1))              \
11289     ||                                          \
11290     (((INSTANCE) == TIM17) &&                   \
11291      ((CHANNEL) == TIM_CHANNEL_1)))
11292 
11293 /****************** TIM Instances : supporting clock division *****************/
11294 #define IS_TIM_CLOCK_DIVISION_INSTANCE(INSTANCE)   (((INSTANCE) == TIM1)    || \
11295                                                     ((INSTANCE) == TIM2)    || \
11296                                                     ((INSTANCE) == TIM3)    || \
11297                                                     ((INSTANCE) == TIM4)    || \
11298                                                     ((INSTANCE) == TIM14)   || \
11299                                                     ((INSTANCE) == TIM15)   || \
11300                                                     ((INSTANCE) == TIM16)   || \
11301                                                     ((INSTANCE) == TIM17))
11302 
11303 /****** TIM Instances : supporting external clock mode 1 for ETRF input *******/
11304 #define IS_TIM_CLOCKSOURCE_ETRMODE1_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
11305                                                         ((INSTANCE) == TIM2) || \
11306                                                         ((INSTANCE) == TIM3) || \
11307                                                         ((INSTANCE) == TIM4))
11308 
11309 /****** TIM Instances : supporting external clock mode 2 for ETRF input *******/
11310 #define IS_TIM_CLOCKSOURCE_ETRMODE2_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
11311                                                         ((INSTANCE) == TIM2) || \
11312                                                         ((INSTANCE) == TIM3) || \
11313                                                         ((INSTANCE) == TIM4))
11314 
11315 /****************** TIM Instances : supporting external clock mode 1 for TIX inputs*/
11316 #define IS_TIM_CLOCKSOURCE_TIX_INSTANCE(INSTANCE)      (((INSTANCE) == TIM1) || \
11317                                                         ((INSTANCE) == TIM2) || \
11318                                                         ((INSTANCE) == TIM3) || \
11319                                                         ((INSTANCE) == TIM4) || \
11320                                                         ((INSTANCE) == TIM15))
11321 
11322 /****************** TIM Instances : supporting internal trigger inputs(ITRX) *******/
11323 #define IS_TIM_CLOCKSOURCE_ITRX_INSTANCE(INSTANCE)     (((INSTANCE) == TIM1) || \
11324                                                         ((INSTANCE) == TIM2) || \
11325                                                         ((INSTANCE) == TIM3) || \
11326                                                         ((INSTANCE) == TIM4) || \
11327                                                         ((INSTANCE) == TIM15))
11328 
11329 /****************** TIM Instances : supporting combined 3-phase PWM mode ******/
11330 #define IS_TIM_COMBINED3PHASEPWM_INSTANCE(INSTANCE)    ((INSTANCE) == TIM1)
11331 
11332 /****************** TIM Instances : supporting commutation event generation ***/
11333 #define IS_TIM_COMMUTATION_EVENT_INSTANCE(INSTANCE) (((INSTANCE) == TIM1)   || \
11334                                                      ((INSTANCE) == TIM15)  || \
11335                                                      ((INSTANCE) == TIM16)  || \
11336                                                      ((INSTANCE) == TIM17))
11337 
11338 /****************** TIM Instances : supporting counting mode selection ********/
11339 #define IS_TIM_COUNTER_MODE_SELECT_INSTANCE(INSTANCE)  (((INSTANCE) == TIM1) || \
11340                                                         ((INSTANCE) == TIM2) || \
11341                                                         ((INSTANCE) == TIM3) || \
11342                                                         ((INSTANCE) == TIM4))
11343 
11344 /****************** TIM Instances : supporting encoder interface **************/
11345 #define IS_TIM_ENCODER_INTERFACE_INSTANCE(INSTANCE)  (((INSTANCE) == TIM1)  || \
11346                                                       ((INSTANCE) == TIM2)  || \
11347                                                       ((INSTANCE) == TIM3)  || \
11348                                                       ((INSTANCE) == TIM4))
11349 
11350 /****************** TIM Instances : supporting Hall sensor interface **********/
11351 #define IS_TIM_HALL_SENSOR_INTERFACE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1)   || \
11352                                                          ((INSTANCE) == TIM2)   || \
11353                                                          ((INSTANCE) == TIM3)   || \
11354                                                          ((INSTANCE) == TIM4))
11355 
11356 /**************** TIM Instances : external trigger input available ************/
11357 #define IS_TIM_ETR_INSTANCE(INSTANCE)      (((INSTANCE) == TIM1)  || \
11358                                             ((INSTANCE) == TIM2)  || \
11359                                             ((INSTANCE) == TIM3)  || \
11360                                             ((INSTANCE) == TIM4))
11361 
11362 /************* TIM Instances : supporting ETR source selection ***************/
11363 #define IS_TIM_ETRSEL_INSTANCE(INSTANCE)    (((INSTANCE) == TIM1)  || \
11364                                              ((INSTANCE) == TIM2)  || \
11365                                              ((INSTANCE) == TIM3)  || \
11366                                              ((INSTANCE) == TIM4))
11367 
11368 /****** TIM Instances : Master mode available (TIMx_CR2.MMS available )********/
11369 #define IS_TIM_MASTER_INSTANCE(INSTANCE)   (((INSTANCE) == TIM1)  || \
11370                                             ((INSTANCE) == TIM2)  || \
11371                                             ((INSTANCE) == TIM3)  || \
11372                                             ((INSTANCE) == TIM4)  || \
11373                                             ((INSTANCE) == TIM6)  || \
11374                                             ((INSTANCE) == TIM7)  || \
11375                                             ((INSTANCE) == TIM15))
11376 
11377 /*********** TIM Instances : Slave mode available (TIMx_SMCR available )*******/
11378 #define IS_TIM_SLAVE_INSTANCE(INSTANCE)    (((INSTANCE) == TIM1)  || \
11379                                             ((INSTANCE) == TIM2)  || \
11380                                             ((INSTANCE) == TIM3)  || \
11381                                             ((INSTANCE) == TIM4)  || \
11382                                             ((INSTANCE) == TIM15))
11383 
11384 /****************** TIM Instances : supporting OCxREF clear *******************/
11385 #define IS_TIM_OCXREF_CLEAR_INSTANCE(INSTANCE)        (((INSTANCE) == TIM1) || \
11386                                                        ((INSTANCE) == TIM2) || \
11387                                                        ((INSTANCE) == TIM3) || \
11388                                                        ((INSTANCE) == TIM4))
11389 
11390 /****************** TIM Instances : supporting bitfield OCCS in SMCR register *******************/
11391 #define IS_TIM_OCCS_INSTANCE(INSTANCE)                (((INSTANCE) == TIM1)  || \
11392                                                        ((INSTANCE) == TIM2)  || \
11393                                                        ((INSTANCE) == TIM3))
11394 
11395 /****************** TIM Instances : remapping capability **********************/
11396 #define IS_TIM_REMAP_INSTANCE(INSTANCE)    (((INSTANCE) == TIM1)  || \
11397                                             ((INSTANCE) == TIM2)  || \
11398                                             ((INSTANCE) == TIM3)  || \
11399                                             ((INSTANCE) == TIM4))
11400 
11401 /****************** TIM Instances : supporting repetition counter *************/
11402 #define IS_TIM_REPETITION_COUNTER_INSTANCE(INSTANCE)  (((INSTANCE) == TIM1)  || \
11403                                                        ((INSTANCE) == TIM15) || \
11404                                                        ((INSTANCE) == TIM16) || \
11405                                                        ((INSTANCE) == TIM17))
11406 
11407 /****************** TIM Instances : supporting ADC triggering through TRGO2 ***/
11408 #define IS_TIM_TRGO2_INSTANCE(INSTANCE)    (((INSTANCE) == TIM1))
11409 
11410 /******************* TIM Instances : Timer input XOR function *****************/
11411 #define IS_TIM_XOR_INSTANCE(INSTANCE)      (((INSTANCE) == TIM1)   || \
11412                                             ((INSTANCE) == TIM2)   || \
11413                                             ((INSTANCE) == TIM3)   || \
11414                                             ((INSTANCE) == TIM4)   || \
11415                                             ((INSTANCE) == TIM15))
11416 
11417 /******************* TIM Instances : Timer input selection ********************/
11418 #define IS_TIM_TISEL_INSTANCE(INSTANCE) (((INSTANCE) == TIM1)   || \
11419                                          ((INSTANCE) == TIM2)   || \
11420                                          ((INSTANCE) == TIM3)   || \
11421                                          ((INSTANCE) == TIM4)   || \
11422                                          ((INSTANCE) == TIM14)  || \
11423                                          ((INSTANCE) == TIM15)  || \
11424                                          ((INSTANCE) == TIM16)  || \
11425                                          ((INSTANCE) == TIM17))
11426 
11427 /************ TIM Instances : Advanced timers  ********************************/
11428 #define IS_TIM_ADVANCED_INSTANCE(INSTANCE)    (((INSTANCE) == TIM1))
11429 
11430 /******************** UART Instances : Asynchronous mode **********************/
11431 #define IS_UART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
11432                                     ((INSTANCE) == USART2) || \
11433                                     ((INSTANCE) == USART3) || \
11434                                     ((INSTANCE) == USART4) || \
11435                                     ((INSTANCE) == USART5) || \
11436                                     ((INSTANCE) == USART6))
11437 
11438 
11439 /******************** USART Instances : Synchronous mode **********************/
11440 #define IS_USART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
11441                                      ((INSTANCE) == USART2) || \
11442                                      ((INSTANCE) == USART3) || \
11443                                      ((INSTANCE) == USART4) || \
11444                                      ((INSTANCE) == USART5) || \
11445                                      ((INSTANCE) == USART6))
11446 
11447 /****************** UART Instances : Hardware Flow control ********************/
11448 #define IS_UART_HWFLOW_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
11449                                            ((INSTANCE) == USART2) || \
11450                                            ((INSTANCE) == USART3) || \
11451                                            ((INSTANCE) == USART4) || \
11452                                            ((INSTANCE) == USART5) || \
11453                                            ((INSTANCE) == USART6) || \
11454                                            ((INSTANCE) == LPUART1)|| \
11455                                            ((INSTANCE) == LPUART2))
11456 
11457 
11458 /********************* USART Instances : Smard card mode ***********************/
11459 #define IS_SMARTCARD_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
11460                                          ((INSTANCE) == USART2) || \
11461                                          ((INSTANCE) == USART3))
11462 /****************** UART Instances : Auto Baud Rate detection ****************/
11463 #define IS_USART_AUTOBAUDRATE_DETECTION_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
11464                                                             ((INSTANCE) == USART2) || \
11465                                                             ((INSTANCE) == USART3))
11466 
11467 /******************** UART Instances : Half-Duplex mode **********************/
11468 #define IS_UART_HALFDUPLEX_INSTANCE(INSTANCE)   (((INSTANCE) == USART1) || \
11469                                                  ((INSTANCE) == USART2) || \
11470                                                  ((INSTANCE) == USART3) || \
11471                                                  ((INSTANCE) == USART4) || \
11472                                                  ((INSTANCE) == USART5) || \
11473                                                  ((INSTANCE) == USART6) || \
11474                                                  ((INSTANCE) == LPUART1)|| \
11475                                                  ((INSTANCE) == LPUART2))
11476 
11477 /******************** UART Instances : LIN mode **********************/
11478 #define IS_UART_LIN_INSTANCE(INSTANCE)   (((INSTANCE) == USART1) || \
11479                                           ((INSTANCE) == USART2) || \
11480                                           ((INSTANCE) == USART3))
11481 /******************** UART Instances : Wake-up from Stop mode **********************/
11482 #define IS_UART_WAKEUP_FROMSTOP_INSTANCE(INSTANCE)   (((INSTANCE) == USART1) || \
11483                                                       ((INSTANCE) == USART2) || \
11484                                                       ((INSTANCE) == USART3) || \
11485                                                       ((INSTANCE) == LPUART1) || \
11486                                                       ((INSTANCE) == LPUART2))
11487 
11488 /****************** UART Instances : Driver Enable *****************/
11489 #define IS_UART_DRIVER_ENABLE_INSTANCE(INSTANCE)   (((INSTANCE) == USART1) || \
11490                                                     ((INSTANCE) == USART2) || \
11491                                                     ((INSTANCE) == USART3) || \
11492                                                     ((INSTANCE) == USART4) || \
11493                                                     ((INSTANCE) == USART5) || \
11494                                                     ((INSTANCE) == USART6) || \
11495                                                     ((INSTANCE) == LPUART1)|| \
11496                                                     ((INSTANCE) == LPUART2))
11497 
11498 /****************** UART Instances : SPI Slave selection mode ***************/
11499 #define IS_UART_SPI_SLAVE_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
11500                                               ((INSTANCE) == USART2) || \
11501                                               ((INSTANCE) == USART3) || \
11502                                               ((INSTANCE) == USART4) || \
11503                                               ((INSTANCE) == USART5) || \
11504                                               ((INSTANCE) == USART6))
11505 
11506 /****************** UART Instances : Driver Enable *****************/
11507 #define IS_UART_FIFO_INSTANCE(INSTANCE)     (((INSTANCE) == USART1) || \
11508                                              ((INSTANCE) == USART2) || \
11509                                              ((INSTANCE) == USART3) || \
11510                                              ((INSTANCE) == LPUART1) || \
11511                                              ((INSTANCE) == LPUART2))
11512 
11513 /*********************** UART Instances : IRDA mode ***************************/
11514 #define IS_IRDA_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
11515                                     ((INSTANCE) == USART2) || \
11516                                     ((INSTANCE) == USART3))
11517 
11518 /******************** LPUART Instance *****************************************/
11519 #define IS_LPUART_INSTANCE(INSTANCE) (((INSTANCE) == LPUART1) || \
11520                                       ((INSTANCE) == LPUART2))
11521 
11522 /****************************** IWDG Instances ********************************/
11523 #define IS_IWDG_ALL_INSTANCE(INSTANCE)  ((INSTANCE) == IWDG)
11524 
11525 /****************************** WWDG Instances ********************************/
11526 #define IS_WWDG_ALL_INSTANCE(INSTANCE)  ((INSTANCE) == WWDG)
11527 
11528 /****************************** UCPD Instances ********************************/
11529 #define IS_UCPD_ALL_INSTANCE(INSTANCE)  (((INSTANCE) == UCPD1) || \
11530                                          ((INSTANCE) == UCPD2))
11531 
11532 /****************************** USB Instances ********************************/
11533 #define IS_USB_ALL_INSTANCE(INSTANCE) ((INSTANCE) == USB_DRD_FS)
11534 
11535 /*********************** USB OTG PCD Instances ********************************/
11536 #define IS_PCD_ALL_INSTANCE(INSTANCE) (((INSTANCE) == USB_DRD_FS))
11537 
11538 /*********************** USB OTG HCD Instances ********************************/
11539 #define IS_HCD_ALL_INSTANCE(INSTANCE) (((INSTANCE) == USB_DRD_FS))
11540 
11541 /******************************************************************************/
11542 /*  For a painless codes migration between the STM32G0xx device product       */
11543 /*  lines, the aliases defined below are put in place to overcome the         */
11544 /*  differences in the interrupt handlers and IRQn definitions.               */
11545 /*  No need to update developed interrupt code when moving across             */
11546 /*  product lines within the same STM32G0 Family                              */
11547 /******************************************************************************/
11548 /* Aliases for IRQn_Type */
11549 #define SVC_IRQn              SVCall_IRQn
11550 
11551 /**
11552   * @}
11553   */
11554 
11555  /**
11556   * @}
11557   */
11558 
11559 /**
11560   * @}
11561   */
11562 
11563 #ifdef __cplusplus
11564 }
11565 #endif /* __cplusplus */
11566 
11567 #endif /* STM32G0C1xx_H */
11568 
11569 /**
11570   * @}
11571   */
11572 
11573   /**
11574   * @}
11575   */
11576