1 /* 2 * Copyright 1997-2016 Freescale Semiconductor, Inc. 3 * Copyright 2016-2024 NXP 4 * 5 * SPDX-License-Identifier: BSD-3-Clause 6 */ 7 8 /*! 9 * @file S32Z2_CORESIGHT_OCEM.h 10 * @version 2.3 11 * @date 2024-05-03 12 * @brief Peripheral Access Layer for S32Z2_CORESIGHT_OCEM 13 * 14 * This file contains register definitions and macros for easy access to their 15 * bit fields. 16 * 17 * This file assumes LITTLE endian system. 18 */ 19 20 /** 21 * @page misra_violations MISRA-C:2012 violations 22 * 23 * @section [global] 24 * Violates MISRA 2012 Advisory Rule 2.3, local typedef not referenced 25 * The SoC header defines typedef for all modules. 26 * 27 * @section [global] 28 * Violates MISRA 2012 Advisory Rule 2.5, local macro not referenced 29 * The SoC header defines macros for all modules and registers. 30 * 31 * @section [global] 32 * Violates MISRA 2012 Advisory Directive 4.9, Function-like macro 33 * These are generated macros used for accessing the bit-fields from registers. 34 * 35 * @section [global] 36 * Violates MISRA 2012 Required Rule 5.1, identifier clash 37 * The supported compilers use more than 31 significant characters for identifiers. 38 * 39 * @section [global] 40 * Violates MISRA 2012 Required Rule 5.2, identifier clash 41 * The supported compilers use more than 31 significant characters for identifiers. 42 * 43 * @section [global] 44 * Violates MISRA 2012 Required Rule 5.4, identifier clash 45 * The supported compilers use more than 31 significant characters for identifiers. 46 * 47 * @section [global] 48 * Violates MISRA 2012 Required Rule 5.5, identifier clash 49 * The supported compilers use more than 31 significant characters for identifiers. 50 * 51 * @section [global] 52 * Violates MISRA 2012 Required Rule 21.1, defined macro '__I' is reserved to the compiler 53 * This type qualifier is needed to ensure correct I/O access and addressing. 54 */ 55 56 /* Prevention from multiple including the same memory map */ 57 #if !defined(S32Z2_CORESIGHT_OCEM_H_) /* Check if memory map has not been already included */ 58 #define S32Z2_CORESIGHT_OCEM_H_ 59 60 #include "S32Z2_COMMON.h" 61 62 /* ---------------------------------------------------------------------------- 63 -- CORESIGHT_OCEM Peripheral Access Layer 64 ---------------------------------------------------------------------------- */ 65 66 /*! 67 * @addtogroup CORESIGHT_OCEM_Peripheral_Access_Layer CORESIGHT_OCEM Peripheral Access Layer 68 * @{ 69 */ 70 71 /** CORESIGHT_OCEM - Register Layout Typedef */ 72 typedef struct { 73 __IO uint32_t SCCO; /**< SCCO Register, offset: 0x0 */ 74 __IO uint32_t SCDA; /**< SCDA Register, offset: 0x4 */ 75 } CORESIGHT_OCEM_Type, *CORESIGHT_OCEM_MemMapPtr; 76 77 /** Number of instances of the CORESIGHT_OCEM module. */ 78 #define CORESIGHT_OCEM_INSTANCE_COUNT (1u) 79 80 /* CORESIGHT_OCEM - Peripheral instance base addresses */ 81 /** Peripheral CEVA_SPF2_APB__CORESIGHT_OCEM base address */ 82 #define IP_CEVA_SPF2_APB__CORESIGHT_OCEM_BASE (0x4D180CFCu) 83 /** Peripheral CEVA_SPF2_APB__CORESIGHT_OCEM base pointer */ 84 #define IP_CEVA_SPF2_APB__CORESIGHT_OCEM ((CORESIGHT_OCEM_Type *)IP_CEVA_SPF2_APB__CORESIGHT_OCEM_BASE) 85 /** Array initializer of CORESIGHT_OCEM peripheral base addresses */ 86 #define IP_CORESIGHT_OCEM_BASE_ADDRS { IP_CEVA_SPF2_APB__CORESIGHT_OCEM_BASE } 87 /** Array initializer of CORESIGHT_OCEM peripheral base pointers */ 88 #define IP_CORESIGHT_OCEM_BASE_PTRS { IP_CEVA_SPF2_APB__CORESIGHT_OCEM } 89 90 /* ---------------------------------------------------------------------------- 91 -- CORESIGHT_OCEM Register Masks 92 ---------------------------------------------------------------------------- */ 93 94 /*! 95 * @addtogroup CORESIGHT_OCEM_Register_Masks CORESIGHT_OCEM Register Masks 96 * @{ 97 */ 98 99 /*! @name SCCO - SCCO Register */ 100 /*! @{ */ 101 102 #define CORESIGHT_OCEM_SCCO_SCC_MASK (0xFFFFU) 103 #define CORESIGHT_OCEM_SCCO_SCC_SHIFT (0U) 104 #define CORESIGHT_OCEM_SCCO_SCC_WIDTH (16U) 105 #define CORESIGHT_OCEM_SCCO_SCC(x) (((uint32_t)(((uint32_t)(x)) << CORESIGHT_OCEM_SCCO_SCC_SHIFT)) & CORESIGHT_OCEM_SCCO_SCC_MASK) 106 107 #define CORESIGHT_OCEM_SCCO_DIREC_MASK (0x10000U) 108 #define CORESIGHT_OCEM_SCCO_DIREC_SHIFT (16U) 109 #define CORESIGHT_OCEM_SCCO_DIREC_WIDTH (1U) 110 #define CORESIGHT_OCEM_SCCO_DIREC(x) (((uint32_t)(((uint32_t)(x)) << CORESIGHT_OCEM_SCCO_DIREC_SHIFT)) & CORESIGHT_OCEM_SCCO_DIREC_MASK) 111 112 #define CORESIGHT_OCEM_SCCO_SIZE_MASK (0xFF000000U) 113 #define CORESIGHT_OCEM_SCCO_SIZE_SHIFT (24U) 114 #define CORESIGHT_OCEM_SCCO_SIZE_WIDTH (8U) 115 #define CORESIGHT_OCEM_SCCO_SIZE(x) (((uint32_t)(((uint32_t)(x)) << CORESIGHT_OCEM_SCCO_SIZE_SHIFT)) & CORESIGHT_OCEM_SCCO_SIZE_MASK) 116 /*! @} */ 117 118 /*! @name SCDA - SCDA Register */ 119 /*! @{ */ 120 121 #define CORESIGHT_OCEM_SCDA_SCD_MASK (0xFFFFFFFFU) 122 #define CORESIGHT_OCEM_SCDA_SCD_SHIFT (0U) 123 #define CORESIGHT_OCEM_SCDA_SCD_WIDTH (32U) 124 #define CORESIGHT_OCEM_SCDA_SCD(x) (((uint32_t)(((uint32_t)(x)) << CORESIGHT_OCEM_SCDA_SCD_SHIFT)) & CORESIGHT_OCEM_SCDA_SCD_MASK) 125 /*! @} */ 126 127 /*! 128 * @} 129 */ /* end of group CORESIGHT_OCEM_Register_Masks */ 130 131 /*! 132 * @} 133 */ /* end of group CORESIGHT_OCEM_Peripheral_Access_Layer */ 134 135 #endif /* #if !defined(S32Z2_CORESIGHT_OCEM_H_) */ 136