1 /* 2 ** ################################################################### 3 ** Version: rev. 2.0, 2024-05-28 4 ** Build: b240626 5 ** 6 ** Abstract: 7 ** Chip specific module features. 8 ** 9 ** Copyright 2016 Freescale Semiconductor, Inc. 10 ** Copyright 2016-2024 NXP 11 ** SPDX-License-Identifier: BSD-3-Clause 12 ** 13 ** http: www.nxp.com 14 ** mail: support@nxp.com 15 ** 16 ** Revisions: 17 ** - rev. 1.0 (2023-11-21) 18 ** Initial version. 19 ** - rev. 2.0 (2024-05-28) 20 ** Rev2 DraftA. 21 ** 22 ** ################################################################### 23 */ 24 25 #ifndef _MIMXRT735S_cm33_core0_FEATURES_H_ 26 #define _MIMXRT735S_cm33_core0_FEATURES_H_ 27 28 /* SOC module features */ 29 30 /* @brief ACMP availability on the SoC. */ 31 #define FSL_FEATURE_SOC_ACMP_COUNT (1) 32 /* @brief AIPS availability on the SoC. */ 33 #define FSL_FEATURE_SOC_AIPS_COUNT (7) 34 /* @brief AXBS availability on the SoC. */ 35 #define FSL_FEATURE_SOC_AXBS_COUNT (6) 36 /* @brief CACHE64_POLSEL availability on the SoC. */ 37 #define FSL_FEATURE_SOC_CACHE64_POLSEL_COUNT (2) 38 /* @brief CDOG availability on the SoC. */ 39 #define FSL_FEATURE_SOC_CDOG_COUNT (3) 40 /* @brief CRC availability on the SoC. */ 41 #define FSL_FEATURE_SOC_CRC_COUNT (1) 42 /* @brief CTIMER availability on the SoC. */ 43 #define FSL_FEATURE_SOC_CTIMER_COUNT (5) 44 /* @brief EDMA availability on the SoC. */ 45 #define FSL_FEATURE_SOC_EDMA_COUNT (2) 46 /* @brief ELS availability on the SoC. */ 47 #define FSL_FEATURE_SOC_ELS_COUNT (4) 48 /* @brief FLEXIO availability on the SoC. */ 49 #define FSL_FEATURE_SOC_FLEXIO_COUNT (1) 50 /* @brief FREQME availability on the SoC. */ 51 #define FSL_FEATURE_SOC_FREQME_COUNT (1) 52 /* @brief GPIO availability on the SoC. */ 53 #define FSL_FEATURE_SOC_GPIO_COUNT (16) 54 /* @brief I3C availability on the SoC. */ 55 #define FSL_FEATURE_SOC_I3C_COUNT (2) 56 /* @brief I2S availability on the SoC. */ 57 #define FSL_FEATURE_SOC_I2S_COUNT (3) 58 /* @brief INPUTMUX availability on the SoC. */ 59 #define FSL_FEATURE_SOC_INPUTMUX_COUNT (1) 60 /* @brief ITRC availability on the SoC. */ 61 #define FSL_FEATURE_SOC_ITRC_COUNT (1) 62 /* @brief LPADC availability on the SoC. */ 63 #define FSL_FEATURE_SOC_LPADC_COUNT (1) 64 /* @brief LPI2C availability on the SoC. */ 65 #define FSL_FEATURE_SOC_LPI2C_COUNT (15) 66 /* @brief LPSPI availability on the SoC. */ 67 #define FSL_FEATURE_SOC_LPSPI_COUNT (16) 68 /* @brief LPUART availability on the SoC. */ 69 #define FSL_FEATURE_SOC_LPUART_COUNT (14) 70 /* @brief MRT availability on the SoC. */ 71 #define FSL_FEATURE_SOC_MRT_COUNT (1) 72 /* @brief MU availability on the SoC. */ 73 #define FSL_FEATURE_SOC_MU_COUNT (3) 74 /* @brief OCOTP availability on the SoC. */ 75 #define FSL_FEATURE_SOC_OCOTP_COUNT (1) 76 /* @brief OSTIMER availability on the SoC. */ 77 #define FSL_FEATURE_SOC_OSTIMER_COUNT (1) 78 /* @brief PDM availability on the SoC. */ 79 #define FSL_FEATURE_SOC_PDM_COUNT (1) 80 /* @brief PINT availability on the SoC. */ 81 #define FSL_FEATURE_SOC_PINT_COUNT (1) 82 /* @brief PKC availability on the SoC. */ 83 #define FSL_FEATURE_SOC_PKC_COUNT (1) 84 /* @brief PMC availability on the SoC. */ 85 #define FSL_FEATURE_SOC_PMC_COUNT (1) 86 /* @brief PUF availability on the SoC. */ 87 #define FSL_FEATURE_SOC_PUF_COUNT (4) 88 /* @brief ROMC availability on the SoC. */ 89 #define FSL_FEATURE_SOC_ROMC_COUNT (1) 90 /* @brief RSTCTL0 availability on the SoC. */ 91 #define FSL_FEATURE_SOC_RSTCTL0_COUNT (1) 92 /* @brief RTC availability on the SoC. */ 93 #define FSL_FEATURE_SOC_RTC_COUNT (1) 94 /* @brief SCT availability on the SoC. */ 95 #define FSL_FEATURE_SOC_SCT_COUNT (1) 96 /* @brief SEMA42 availability on the SoC. */ 97 #define FSL_FEATURE_SOC_SEMA42_COUNT (2) 98 /* @brief SYSPM availability on the SoC. */ 99 #define FSL_FEATURE_SOC_SYSPM_COUNT (4) 100 /* @brief TRNG availability on the SoC. */ 101 #define FSL_FEATURE_SOC_TRNG_COUNT (1) 102 /* @brief USBHS availability on the SoC. */ 103 #define FSL_FEATURE_SOC_USBHS_COUNT (2) 104 /* @brief USBHSDCD availability on the SoC. */ 105 #define FSL_FEATURE_SOC_USBHSDCD_COUNT (1) 106 /* @brief USBNC availability on the SoC. */ 107 #define FSL_FEATURE_SOC_USBNC_COUNT (2) 108 /* @brief USBPHY availability on the SoC. */ 109 #define FSL_FEATURE_SOC_USBPHY_COUNT (1) 110 /* @brief USDHC availability on the SoC. */ 111 #define FSL_FEATURE_SOC_USDHC_COUNT (2) 112 /* @brief UTICK availability on the SoC. */ 113 #define FSL_FEATURE_SOC_UTICK_COUNT (1) 114 /* @brief WWDT availability on the SoC. */ 115 #define FSL_FEATURE_SOC_WWDT_COUNT (2) 116 /* @brief XCACHE availability on the SoC. */ 117 #define FSL_FEATURE_SOC_XCACHE_COUNT (2) 118 119 /* ACMP module features */ 120 121 /* @brief Has CMP_C3. */ 122 #define FSL_FEATURE_ACMP_HAS_C3_REG (1) 123 /* @brief Has C0 LINKEN Bit */ 124 #define FSL_FEATURE_ACMP_HAS_C0_LINKEN_BIT (1) 125 /* @brief Has C0 OFFSET Bit */ 126 #define FSL_FEATURE_ACMP_HAS_C0_OFFSET_BIT (0) 127 /* @brief Has C1 INPSEL Bit */ 128 #define FSL_FEATURE_ACMP_HAS_C1_INPSEL_BIT (0) 129 /* @brief Has C1 INNSEL Bit */ 130 #define FSL_FEATURE_ACMP_HAS_C1_INNSEL_BIT (0) 131 /* @brief Has C1 DACOE Bit */ 132 #define FSL_FEATURE_ACMP_HAS_C1_DACOE_BIT (0) 133 /* @brief Has C1 DMODE Bit */ 134 #define FSL_FEATURE_ACMP_HAS_C1_DMODE_BIT (1) 135 /* @brief Has C2 RRE Bit */ 136 #define FSL_FEATURE_ACMP_HAS_C2_RRE_BIT (0) 137 /* @brief Has C0 HYSTCTR Bit */ 138 #define FSL_FEATURE_ACMP_HAS_C0_HYSTCTR_BIT (1) 139 /* @brief If support round-robin mode */ 140 #define FSL_FEATURE_ACMP_HAS_NO_ROUNDROBIN_MODE (1) 141 /* @brief If support 3v domain */ 142 #define FSL_FEATURE_ACMP_HAS_NO_3V_DOMAIN (1) 143 /* @brief If support window mode */ 144 #define FSL_FEATURE_ACMP_HAS_NO_WINDOW_MODE (1) 145 /* @brief If support filter mode */ 146 #define FSL_FEATURE_ACMP_HAS_NO_FILTER_MODE (0) 147 /* @brief Has No C0 SE Bit */ 148 #define FSL_FEATURE_ACMP_HAS_NO_C0_SE_BIT (1) 149 150 /* LPADC module features */ 151 152 /* @brief FIFO availability on the SoC. */ 153 #define FSL_FEATURE_LPADC_FIFO_COUNT (2) 154 /* @brief Does not support two simultanious single ended conversions (bitfield TCTRL[FIFO_SEL_B]). */ 155 #define FSL_FEATURE_LPADC_HAS_NO_TCTRL_FIFO_SEL_B (0) 156 /* @brief Has subsequent trigger priority (bitfield CFG[TPRICTRL]). */ 157 #define FSL_FEATURE_LPADC_HAS_CFG_SUBSEQUENT_PRIORITY (1) 158 /* @brief Has differential mode (bitfield CMDLn[DIFF]). */ 159 #define FSL_FEATURE_LPADC_HAS_CMDL_DIFF (0) 160 /* @brief Has channel scale (bitfield CMDLn[CSCALE]). */ 161 #define FSL_FEATURE_LPADC_HAS_CMDL_CSCALE (0) 162 /* @brief Has conversion type select (bitfield CMDLn[CTYPE]). */ 163 #define FSL_FEATURE_LPADC_HAS_CMDL_CTYPE (1) 164 /* @brief Has conversion resolution select (bitfield CMDLn[MODE]). */ 165 #define FSL_FEATURE_LPADC_HAS_CMDL_MODE (1) 166 /* @brief Has Wait for trigger assertion before execution (bitfield CMDHn[WAIT_TRIG]). */ 167 #define FSL_FEATURE_LPADC_HAS_CMDH_WAIT_TRIG (1) 168 /* @brief Has offset calibration (bitfield CTRL[CALOFS]). */ 169 #define FSL_FEATURE_LPADC_HAS_CTRL_CALOFS (1) 170 /* @brief Has gain calibration (bitfield CTRL[CAL_REQ]). */ 171 #define FSL_FEATURE_LPADC_HAS_CTRL_CAL_REQ (1) 172 /* @brief Has calibration average (bitfield CTRL[CAL_AVGS]). */ 173 #define FSL_FEATURE_LPADC_HAS_CTRL_CAL_AVGS (1) 174 /* @brief Has internal clock (bitfield CFG[ADCKEN]). */ 175 #define FSL_FEATURE_LPADC_HAS_CFG_ADCKEN (0) 176 /* @brief Enable support for low voltage reference on option 1 reference (bitfield CFG[VREF1RNG]). */ 177 #define FSL_FEATURE_LPADC_HAS_CFG_VREF1RNG (0) 178 /* @brief Has calibration (bitfield CFG[CALOFS]). */ 179 #define FSL_FEATURE_LPADC_HAS_CFG_CALOFS (0) 180 /* @brief Has offset trim (register OFSTRIM). */ 181 #define FSL_FEATURE_LPADC_HAS_OFSTRIM (0) 182 /* @brief Has power select (bitfield CFG[PWRSEL]). */ 183 #define FSL_FEATURE_LPADC_HAS_CFG_PWRSEL (0) 184 /* @brief Has alternate channel B scale (bitfield CMDLn[ALTB_CSCALE]). */ 185 #define FSL_FEATURE_LPADC_HAS_CMDL_ALTB_CSCALE (0) 186 /* @brief Has alternate channel B select enable (bitfield CMDLn[ALTBEN]). */ 187 #define FSL_FEATURE_LPADC_HAS_CMDL_ALTBEN (1) 188 /* @brief Has alternate channel input (bitfield CMDLn[ALTB_ADCH]). */ 189 #define FSL_FEATURE_LPADC_HAS_CMDL_ALTB_ADCH (1) 190 /* @brief Has offset calibration mode (bitfield CTRL[CALOFSMODE]). */ 191 #define FSL_FEATURE_LPADC_HAS_CTRL_CALOFSMODE (1) 192 /* @brief Conversion averaged bitfiled width. */ 193 #define FSL_FEATURE_LPADC_CONVERSIONS_AVERAGED_BITFIELD_WIDTH (4) 194 /* @brief Enable hardware trigger command selection */ 195 #define FSL_FEATURE_LPADC_HAS_TCTRL_CMD_SEL (0) 196 /* @brief Has Trigger status register. */ 197 #define FSL_FEATURE_LPADC_HAS_TSTAT (1) 198 /* @brief Has B side channels. */ 199 #define FSL_FEATURE_LPADC_HAS_B_SIDE_CHANNELS (1) 200 /* @brief Indicate whether the LPADC STAT register has trigger exception interrupt function (bitfield STAT[TEXC_INT]). */ 201 #define FSL_FEATURE_LPADC_HAS_STAT_TEXC_INT (1) 202 /* @brief Indicate whether the LPADC STAT register has trigger completion interrupt function (bitfield STAT[TCOMP_INT]). */ 203 #define FSL_FEATURE_LPADC_HAS_STAT_TCOMP_INT (1) 204 /* @brief Indicate whether the LPADC STAT register has calibration ready function (bitfield STAT[CAL_RDY]). */ 205 #define FSL_FEATURE_LPADC_HAS_STAT_CAL_RDY (1) 206 /* @brief Indicate whether the LPADC STAT register has ADC active function (bitfield STAT[ADC_ACTIVE]). */ 207 #define FSL_FEATURE_LPADC_HAS_STAT_ADC_ACTIVE (1) 208 /* @brief Indicate whether the LPADC IE register has trigger exception interrupt enable function (bitfield IE[TEXC_IE]). */ 209 #define FSL_FEATURE_LPADC_HAS_IE_TEXC_IE (1) 210 /* @brief Indicate whether the LPADC IE register has trigger completion interrupt enable function (bitfield IE[TCOMP_IE]). */ 211 #define FSL_FEATURE_LPADC_HAS_IE_TCOMP_IE (1) 212 /* @brief Indicate whether the LPADC CFG register has trigger resume/restart enable function (bitfield CFG[TRES]). */ 213 #define FSL_FEATURE_LPADC_HAS_CFG_TRES (1) 214 /* @brief Indicate whether the LPADC CFG register has trigger command resume/restart enable function (bitfield CFG[TCMDRES]). */ 215 #define FSL_FEATURE_LPADC_HAS_CFG_TCMDRES (1) 216 /* @brief Indicate whether the LPADC CFG register has high priority trigger exception disable function (bitfield CFG[HPT_EXDI]). */ 217 #define FSL_FEATURE_LPADC_HAS_CFG_HPT_EXDI (1) 218 /* @brief Indicate LPADC CFG register TPRICTRL bitfield width. */ 219 #define FSL_FEATURE_LPADC_CFG_TPRICTRL_BITFIELD_WIDTH (2) 220 /* @brief Has compare function enable (bitfield CMDHn[CMPEN]). */ 221 #define FSL_FEATURE_LPADC_HAS_CMDH_CMPEN (1) 222 /* @brief Buffer size of temperature sensor (CMDHa[LOOP] value to be set in process of calculate the temperature). */ 223 #define FSL_FEATURE_LPADC_TEMP_SENS_BUFFER_SIZE (2U) 224 /* @brief Temperature sensor parameter A (slope). */ 225 #define FSL_FEATURE_LPADC_TEMP_PARAMETER_SLOP (789.2) 226 /* @brief Temperature sensor parameter B (offset). */ 227 #define FSL_FEATURE_LPADC_TEMP_PARAMETER_OFFSET (319.2) 228 /* @brief Temperature sensor parameter ALPHA (Alpha). */ 229 #define FSL_FEATURE_LPADC_TEMP_PARAMETER_ALPHA (11.2) 230 231 /* CACHE64 module features */ 232 233 /* @brief Cache Line size in byte. */ 234 #define FSL_FEATURE_CACHE64_LINESIZE_BYTE (32) 235 236 /* CDOG module features */ 237 238 /* @brief SOC has no reset driver. */ 239 #define FSL_FEATURE_CDOG_HAS_NO_RESET (1) 240 241 /* SYSPM module features */ 242 243 /* @brief SYSPM support disable counters if stopped or halted. */ 244 #define FSL_FEATURE_SYSPM_HAS_PMCR_DCIFSH (1) 245 /* @brief SYSPM has reset instruction counter. */ 246 #define FSL_FEATURE_SYSPM_HAS_PMCR_RICTR (1) 247 /* @brief Number of PMCR registers signals number of performance monitors available in single SYSPM instance. */ 248 #define FSL_FEATURE_SYSPM_PMCR_COUNT (1) 249 /* @brief SYSPM has instruction counter. */ 250 #define FSL_FEATURE_SYSPM_HAS_PMICTR (1) 251 252 /* CRC module features */ 253 254 /* @brief Has data register with name CRC */ 255 #define FSL_FEATURE_CRC_HAS_CRC_REG (0) 256 257 /* CTIMER module features */ 258 259 /* @brief CTIMER has no capture channel. */ 260 #define FSL_FEATURE_CTIMER_HAS_NO_INPUT_CAPTURE (0) 261 /* @brief CTIMER has no capture 2 interrupt. */ 262 #define FSL_FEATURE_CTIMER_HAS_NO_IR_CR2INT (0) 263 /* @brief CTIMER capture 3 interrupt. */ 264 #define FSL_FEATURE_CTIMER_HAS_IR_CR3INT (1) 265 /* @brief Has CTIMER CCR_CAP2 (register bits CCR[CAP2RE][CAP2FE][CAP2I]. */ 266 #define FSL_FEATURE_CTIMER_HAS_NO_CCR_CAP2 (0) 267 /* @brief Has CTIMER CCR_CAP3 (register bits CCR[CAP3RE][CAP3FE][CAP3I]). */ 268 #define FSL_FEATURE_CTIMER_HAS_CCR_CAP3 (1) 269 /* @brief CTIMER Has register MSR */ 270 #define FSL_FEATURE_CTIMER_HAS_MSR (1) 271 272 /* EDMA module features */ 273 274 /* @brief Number of DMA channels (related to number of registers TCD, DCHPRI, bit fields ERQ[ERQn], EEI[EEIn], INT[INTn], ERR[ERRn], HRS[HRSn] and bit field widths ES[ERRCHN], CEEI[CEEI], SEEI[SEEI], CERQ[CERQ], SERQ[SERQ], CDNE[CDNE], SSRT[SSRT], CERR[CERR], CINT[CINT], TCDn_CITER_ELINKYES[LINKCH], TCDn_CSR[MAJORLINKCH], TCDn_BITER_ELINKYES[LINKCH]). (Valid only for eDMA modules.) */ 275 #define FSL_FEATURE_EDMA_MODULE_CHANNEL (16) 276 /* @brief If 8 bytes transfer supported. */ 277 #define FSL_FEATURE_EDMA_SUPPORT_8_BYTES_TRANSFER (1) 278 /* @brief Number of DMA channel groups (register bit fields CR[ERGA], CR[GRPnPRI], ES[GPE], DCHPRIn[GRPPRI]). (Valid only for eDMA modules.) */ 279 #define FSL_FEATURE_EDMA_CHANNEL_GROUP_COUNT (1) 280 /* @brief If 16 bytes transfer supported. */ 281 #define FSL_FEATURE_EDMA_SUPPORT_16_BYTES_TRANSFER (1) 282 /* @brief Has DMA_Error interrupt vector. */ 283 #define FSL_FEATURE_EDMA_HAS_ERROR_IRQ (1) 284 /* @brief If 64 bytes transfer supported. */ 285 #define FSL_FEATURE_EDMA_SUPPORT_64_BYTES_TRANSFER (1) 286 /* @brief Has register access permission. */ 287 #define FSL_FEATURE_HAVE_DMA_CONTROL_REGISTER_ACCESS_PERMISSION (1) 288 /* @brief If 128 bytes transfer supported. */ 289 #define FSL_FEATURE_EDMA_SUPPORT_128_BYTES_TRANSFER (1) 290 /* @brief If channel clock controlled independently */ 291 #define FSL_FEATURE_EDMA_CHANNEL_HAS_OWN_CLOCK_GATE (1) 292 /* @brief If 128 bytes transfer supported. */ 293 #define FSL_FEATURE_EDMA_INSTANCE_SUPPORT_128_BYTES_TRANSFERn(x) (1) 294 /* @brief Number of channel for each EDMA instance, (only defined for soc with different channel numbers for difference instance) */ 295 #define FSL_FEATURE_EDMA_INSTANCE_CHANNELn(x) (16) 296 /* @brief Has register CH_CSR. */ 297 #define FSL_FEATURE_EDMA_HAS_CHANNEL_CONFIG (1) 298 /* @brief Has no register bit fields MP_CSR[EBW]. */ 299 #define FSL_FEATURE_EDMA_HAS_NO_MP_CSR_EBW (1) 300 /* @brief Has channel mux */ 301 #define FSL_FEATURE_EDMA_HAS_CHANNEL_MUX (1) 302 /* @brief If dma has common clock gate */ 303 #define FSL_FEATURE_EDMA_HAS_COMMON_CLOCK_GATE (0) 304 /* @brief Instance has channel mux */ 305 #define FSL_FEATURE_EDMA_INSTANCE_HAS_CHANNEL_MUXn(x) (1) 306 /* @brief If dma channel IRQ support parameter */ 307 #define FSL_FEATURE_EDMA_MODULE_CHANNEL_IRQ_ENTRY_SUPPORT_PARAMETER (0) 308 /* @brief Has register CH_SBR. */ 309 #define FSL_FEATURE_EDMA_HAS_SBR (1) 310 /* @brief NBYTES must be multiple of 8 when using scatter gather. */ 311 #define FSL_FEATURE_EDMA_HAS_ERRATA_51327 (0) 312 /* @brief Has no register bit fields CH_SBR[ATTR]. */ 313 #define FSL_FEATURE_EDMA_HAS_NO_CH_SBR_ATTR (1) 314 /* @brief NBYTES must be multiple of 8 when using scatter gather. */ 315 #define FSL_FEATURE_EDMA_INSTANCE_HAS_ERRATA_51327n(x) (0) 316 /* @brief Has register bit field CH_CSR[SWAP]. */ 317 #define FSL_FEATURE_EDMA_HAS_CHANNEL_SWAP_SIZE (0) 318 /* @brief Has register bit fields MP_CSR[GMRC]. */ 319 #define FSL_FEATURE_EDMA_HAS_GLOBAL_MASTER_ID_REPLICATION (1) 320 /* @brief Instance has register bit field CH_CSR[SWAP]. */ 321 #define FSL_FEATURE_EDMA_INSTANCE_HAS_CHANNEL_SWAP_SIZEn(x) (0) 322 /* @brief Whether has prot register. */ 323 #define FSL_FEATURE_EDMA_INSTANCE_HAS_PROT_REGISTERn(x) (0) 324 /* @brief Has register bit field CH_SBR[INSTR]. */ 325 #define FSL_FEATURE_EDMA_HAS_CHANNEL_ACCESS_TYPE (0) 326 /* @brief Whether has MP channel mux. */ 327 #define FSL_FEATURE_EDMA_INSTANCE_HAS_MP_CHANNEL_MUXn(x) (0) 328 /* @brief Instance has register bit field CH_SBR[INSTR]. */ 329 #define FSL_FEATURE_EDMA_INSTANCE_HAS_CHANNEL_ACCESS_TYPEn(x) (0) 330 /* @brief Has register bit fields CH_MATTR[WCACHE], CH_MATTR[RCACHE]. */ 331 #define FSL_FEATURE_EDMA_HAS_CHANNEL_MEMORY_ATTRIBUTE (0) 332 /* @brief Instance has register CH_MATTR. */ 333 #define FSL_FEATURE_EDMA_INSTANCE_HAS_CHANNEL_MEMORY_ATTRIBUTEn(x) (0) 334 /* @brief Has register bit field CH_CSR[SIGNEXT]. */ 335 #define FSL_FEATURE_EDMA_HAS_CHANNEL_SIGN_EXTENSION (0) 336 /* @brief Instance Has register bit field CH_CSR[SIGNEXT]. */ 337 #define FSL_FEATURE_EDMA_INSTANCE_HAS_CHANNEL_SIGN_EXTENSIONn(x) (0) 338 /* @brief Has register bit field TCD_CSR[BWC]. */ 339 #define FSL_FEATURE_EDMA_HAS_BANDWIDTH (1) 340 /* @brief Instance has register bit field TCD_CSR[BWC]. */ 341 #define FSL_FEATURE_EDMA_INSTANCE_HAS_BANDWIDTHn(x) (1) 342 /* @brief Has register bit fields TCD_CSR[TMC]. */ 343 #define FSL_FEATURE_EDMA_HAS_TRANSFER_MODE (0) 344 /* @brief Instance has register bit fields TCD_CSR[TMC]. */ 345 #define FSL_FEATURE_EDMA_INSTANCE_HAS_TRANSFER_MODEn(x) (0) 346 /* @brief Has no register bit fields CH_SBR[SEC]. */ 347 #define FSL_FEATURE_EDMA_HAS_NO_CH_SBR_SEC (0) 348 /* @brief edma5 has different tcd type. */ 349 #define FSL_FEATURE_EDMA_TCD_TYPEn(x) (0) 350 /* @brief Number of DMA channels with asynchronous request capability. */ 351 #define FSL_FEATURE_EDMA_ASYNCHRO_REQUEST_CHANNEL_COUNT (16) 352 353 /* FLEXIO module features */ 354 355 /* @brief FLEXIO support reset from RSTCTL */ 356 #define FSL_FEATURE_FLEXIO_HAS_RESET (1) 357 /* @brief Has Shifter Status Register (FLEXIO_SHIFTSTAT) */ 358 #define FSL_FEATURE_FLEXIO_HAS_SHIFTER_STATUS (1) 359 /* @brief Has Pin Data Input Register (FLEXIO_PIN) */ 360 #define FSL_FEATURE_FLEXIO_HAS_PIN_STATUS (1) 361 /* @brief Has Shifter Buffer N Nibble Byte Swapped Register (FLEXIO_SHIFTBUFNBSn) */ 362 #define FSL_FEATURE_FLEXIO_HAS_SHFT_BUFFER_NIBBLE_BYTE_SWAP (1) 363 /* @brief Has Shifter Buffer N Half Word Swapped Register (FLEXIO_SHIFTBUFHWSn) */ 364 #define FSL_FEATURE_FLEXIO_HAS_SHFT_BUFFER_HALF_WORD_SWAP (1) 365 /* @brief Has Shifter Buffer N Nibble Swapped Register (FLEXIO_SHIFTBUFNISn) */ 366 #define FSL_FEATURE_FLEXIO_HAS_SHFT_BUFFER_NIBBLE_SWAP (1) 367 /* @brief Supports Shifter State Mode (FLEXIO_SHIFTCTLn[SMOD]) */ 368 #define FSL_FEATURE_FLEXIO_HAS_STATE_MODE (1) 369 /* @brief Supports Shifter Logic Mode (FLEXIO_SHIFTCTLn[SMOD]) */ 370 #define FSL_FEATURE_FLEXIO_HAS_LOGIC_MODE (1) 371 /* @brief Supports paralle width (FLEXIO_SHIFTCFGn[PWIDTH]) */ 372 #define FSL_FEATURE_FLEXIO_HAS_PARALLEL_WIDTH (1) 373 /* @brief Reset value of the FLEXIO_VERID register */ 374 #define FSL_FEATURE_FLEXIO_VERID_RESET_VALUE (0x2010003) 375 /* @brief Reset value of the FLEXIO_PARAM register */ 376 #define FSL_FEATURE_FLEXIO_PARAM_RESET_VALUE (0x4100808) 377 /* @brief Flexio DMA request base channel */ 378 #define FSL_FEATURE_FLEXIO_DMA_REQUEST_BASE_CHANNEL (0) 379 /* @brief Represent the bit width of the TIMDCE field (FLEXIO_TIMCFGLn[TIMDEC]) */ 380 #define FSL_FEATURE_FLEXIO_TIMCFG_TIMDCE_FIELD_WIDTH (3) 381 /* @brief Has pin input output related registers */ 382 #define FSL_FEATURE_FLEXIO_HAS_PIN_REGISTER (1) 383 384 /* GPIO module features */ 385 386 /* @brief Has GPIO attribute checker register (GACR). */ 387 #define FSL_FEATURE_GPIO_HAS_ATTRIBUTE_CHECKER (0) 388 /* @brief GPIO registers width */ 389 #define FSL_FEATURE_GPIO_REGISTERS_WIDTH (32) 390 /* @brief Has GPIO version ID register (VERID). */ 391 #define FSL_FEATURE_GPIO_HAS_VERSION_INFO_REGISTER (1) 392 /* @brief Has secure/non-secure access protection registers (LOCK, PCNS, PCNP, ICNS, ICNP). */ 393 #define FSL_FEATURE_GPIO_HAS_SECURE_PRIVILEGE_CONTROL (1) 394 /* @brief Has GPIO port input disable register (PIDR). */ 395 #define FSL_FEATURE_GPIO_HAS_PORT_INPUT_CONTROL (1) 396 /* @brief Has GPIO interrupt/DMA request/trigger output selection. */ 397 #define FSL_FEATURE_GPIO_HAS_INTERRUPT_CHANNEL_SELECT (1) 398 399 /* I3C module features */ 400 401 /* @brief Has TERM bitfile in MERRWARN register. */ 402 #define FSL_FEATURE_I3C_HAS_NO_MERRWARN_TERM (0) 403 /* @brief SOC has no reset driver. */ 404 #define FSL_FEATURE_I3C_HAS_NO_RESET (0) 405 /* @brief Use fixed BAMATCH count, do not provide editable BAMATCH. */ 406 #define FSL_FEATURE_I3C_HAS_NO_SCONFIG_BAMATCH (0) 407 /* @brief Register SCONFIG do not have IDRAND bitfield. */ 408 #define FSL_FEATURE_I3C_HAS_NO_SCONFIG_IDRAND (1) 409 /* @brief Register SCONFIG has HDROK bitfield. */ 410 #define FSL_FEATURE_I3C_HAS_HDROK (1) 411 /* @brief Has ERRATA_051617. */ 412 #define FSL_FEATURE_I3C_HAS_ERRATA_051617 (0) 413 /* @brief SOC does not support slave IBI/MR/HJ */ 414 #define FSL_FEATURE_I3C_HAS_NO_SLAVE_IBI_MR_HJ (0) 415 /* @brief Has ERRATA_052086. */ 416 #define FSL_FEATURE_I3C_HAS_ERRATA_052086 (0) 417 418 /* LPI2C module features */ 419 420 /* @brief Has separate DMA RX and TX requests. */ 421 #define FSL_FEATURE_LPI2C_HAS_SEPARATE_DMA_RX_TX_REQn(x) (1) 422 /* @brief Capacity (number of entries) of the transmit/receive FIFO (or zero if no FIFO is available). */ 423 #define FSL_FEATURE_LPI2C_FIFO_SIZEn(x) (8) 424 425 /* LPSPI module features */ 426 427 /* @brief Capacity (number of entries) of the transmit/receive FIFO (or zero if no FIFO is available). */ 428 #define FSL_FEATURE_LPSPI_FIFO_SIZEn(x) (8) 429 /* @brief Has separate DMA RX and TX requests. */ 430 #define FSL_FEATURE_LPSPI_HAS_SEPARATE_DMA_RX_TX_REQn(x) (1) 431 /* @brief Has CCR1 (related to existence of registers CCR1). */ 432 #define FSL_FEATURE_LPSPI_HAS_CCR1 (1) 433 /* @brief Has no PCSCFG bit in CFGR1 register. */ 434 #define FSL_FEATURE_LPSPI_HAS_NO_PCSCFG (0) 435 /* @brief Has no WIDTH bits in TCR register. */ 436 #define FSL_FEATURE_LPSPI_HAS_NO_MULTI_WIDTH (0) 437 438 /* LPUART module features */ 439 440 /* @brief Has receive FIFO overflow detection (bit field CFIFO[RXOFE]). */ 441 #define FSL_FEATURE_LPUART_HAS_IRQ_EXTENDED_FUNCTIONS (0) 442 /* @brief Has low power features (can be enabled in wait mode via register bit C1[DOZEEN] or CTRL[DOZEEN] if the registers are 32-bit wide). */ 443 #define FSL_FEATURE_LPUART_HAS_LOW_POWER_UART_SUPPORT (1) 444 /* @brief Has extended data register ED (or extra flags in the DATA register if the registers are 32-bit wide). */ 445 #define FSL_FEATURE_LPUART_HAS_EXTENDED_DATA_REGISTER_FLAGS (1) 446 /* @brief Capacity (number of entries) of the transmit/receive FIFO (or zero if no FIFO is available). */ 447 #define FSL_FEATURE_LPUART_HAS_FIFO (1) 448 /* @brief Has 32-bit register MODIR */ 449 #define FSL_FEATURE_LPUART_HAS_MODIR (1) 450 /* @brief Hardware flow control (RTS, CTS) is supported. */ 451 #define FSL_FEATURE_LPUART_HAS_MODEM_SUPPORT (1) 452 /* @brief Infrared (modulation) is supported. */ 453 #define FSL_FEATURE_LPUART_HAS_IR_SUPPORT (1) 454 /* @brief 2 bits long stop bit is available. */ 455 #define FSL_FEATURE_LPUART_HAS_STOP_BIT_CONFIG_SUPPORT (1) 456 /* @brief If 10-bit mode is supported. */ 457 #define FSL_FEATURE_LPUART_HAS_10BIT_DATA_SUPPORT (1) 458 /* @brief If 7-bit mode is supported. */ 459 #define FSL_FEATURE_LPUART_HAS_7BIT_DATA_SUPPORT (1) 460 /* @brief Baud rate fine adjustment is available. */ 461 #define FSL_FEATURE_LPUART_HAS_BAUD_RATE_FINE_ADJUST_SUPPORT (0) 462 /* @brief Baud rate oversampling is available (has bit fields C4[OSR], C5[BOTHEDGE], C5[RESYNCDIS] or BAUD[OSR], BAUD[BOTHEDGE], BAUD[RESYNCDIS] if the registers are 32-bit wide). */ 463 #define FSL_FEATURE_LPUART_HAS_BAUD_RATE_OVER_SAMPLING_SUPPORT (1) 464 /* @brief Baud rate oversampling is available. */ 465 #define FSL_FEATURE_LPUART_HAS_RX_RESYNC_SUPPORT (1) 466 /* @brief Baud rate oversampling is available. */ 467 #define FSL_FEATURE_LPUART_HAS_BOTH_EDGE_SAMPLING_SUPPORT (1) 468 /* @brief Peripheral type. */ 469 #define FSL_FEATURE_LPUART_IS_SCI (1) 470 /* @brief Capacity (number of entries) of the transmit/receive FIFO (or zero if no FIFO is available). */ 471 #define FSL_FEATURE_LPUART_FIFO_SIZEn(x) (8) 472 /* @brief Supports two match addresses to filter incoming frames. */ 473 #define FSL_FEATURE_LPUART_HAS_ADDRESS_MATCHING (1) 474 /* @brief Has transmitter/receiver DMA enable bits C5[TDMAE]/C5[RDMAE] (or BAUD[TDMAE]/BAUD[RDMAE] if the registers are 32-bit wide). */ 475 #define FSL_FEATURE_LPUART_HAS_DMA_ENABLE (1) 476 /* @brief Has transmitter/receiver DMA select bits C4[TDMAS]/C4[RDMAS], resp. C5[TDMAS]/C5[RDMAS] if IS_SCI = 0. */ 477 #define FSL_FEATURE_LPUART_HAS_DMA_SELECT (0) 478 /* @brief Data character bit order selection is supported (bit field S2[MSBF] or STAT[MSBF] if the registers are 32-bit wide). */ 479 #define FSL_FEATURE_LPUART_HAS_BIT_ORDER_SELECT (1) 480 /* @brief Has smart card (ISO7816 protocol) support and no improved smart card support. */ 481 #define FSL_FEATURE_LPUART_HAS_SMART_CARD_SUPPORT (0) 482 /* @brief Has improved smart card (ISO7816 protocol) support. */ 483 #define FSL_FEATURE_LPUART_HAS_IMPROVED_SMART_CARD_SUPPORT (0) 484 /* @brief Has local operation network (CEA709.1-B protocol) support. */ 485 #define FSL_FEATURE_LPUART_HAS_LOCAL_OPERATION_NETWORK_SUPPORT (0) 486 /* @brief Has 32-bit registers (BAUD, STAT, CTRL, DATA, MATCH, MODIR) instead of 8-bit (BDH, BDL, C1, S1, D, etc.). */ 487 #define FSL_FEATURE_LPUART_HAS_32BIT_REGISTERS (1) 488 /* @brief Lin break detect available (has bit BAUD[LBKDIE]). */ 489 #define FSL_FEATURE_LPUART_HAS_LIN_BREAK_DETECT (1) 490 /* @brief UART stops in Wait mode available (has bit C1[UARTSWAI]). */ 491 #define FSL_FEATURE_LPUART_HAS_WAIT_MODE_OPERATION (0) 492 /* @brief Has separate DMA RX and TX requests. */ 493 #define FSL_FEATURE_LPUART_HAS_SEPARATE_DMA_RX_TX_REQn(x) (1) 494 /* @brief Has separate RX and TX interrupts. */ 495 #define FSL_FEATURE_LPUART_HAS_SEPARATE_RX_TX_IRQ (0) 496 /* @brief Has LPAURT_PARAM. */ 497 #define FSL_FEATURE_LPUART_HAS_PARAM (1) 498 /* @brief Has LPUART_VERID. */ 499 #define FSL_FEATURE_LPUART_HAS_VERID (1) 500 /* @brief Has LPUART_GLOBAL. */ 501 #define FSL_FEATURE_LPUART_HAS_GLOBAL (1) 502 /* @brief Has LPUART_PINCFG. */ 503 #define FSL_FEATURE_LPUART_HAS_PINCFG (1) 504 /* @brief Belong to LPFLEXCOMM */ 505 #define FSL_FEATURE_LPUART_IS_LPFLEXCOMM (0) 506 /* @brief Has register MODEM Control. */ 507 #define FSL_FEATURE_LPUART_HAS_MCR (0) 508 /* @brief Has register Half Duplex Control. */ 509 #define FSL_FEATURE_LPUART_HAS_HDCR (0) 510 /* @brief Has register Timeout. */ 511 #define FSL_FEATURE_LPUART_HAS_TIMEOUT (0) 512 513 /* MRT module features */ 514 515 /* @brief number of channels. */ 516 #define FSL_FEATURE_MRT_NUMBER_OF_CHANNELS (4) 517 518 /* MU module features */ 519 520 /* @brief MU side for current core */ 521 #define FSL_FEATURE_MU_SIDE_A (1) 522 /* @brief MU supports reset assert interrupt. CIER0[RAIE] or CR[RAIE] or BCR[RAIE]. */ 523 #define FSL_FEATURE_MU_HAS_RESET_ASSERT_INT (0) 524 /* @brief MU supports reset de-assert interrupt. CR[RDIE] or BCR[RDIE]. */ 525 #define FSL_FEATURE_MU_HAS_RESET_DEASSERT_INT (0) 526 /* @brief MU does not support core status. Register CSSR0 or CSR0. */ 527 #define FSL_FEATURE_MU_NO_CORE_STATUS (0) 528 /* @brief MU does not support NMI. Register bit CCR0[NMI]. */ 529 #define FSL_FEATURE_MU_NO_NMI (0) 530 /* @brief MU does not support core event pending. Register bit SR[CEP]. */ 531 #define FSL_FEATURE_MU_NO_CEP (0) 532 /* @brief MU supports Power-Down mode entry interrupt. CIER0[PDIE] */ 533 #define FSL_FEATURE_MU_HAS_PD_INT (0) 534 /* @brief MU supports STOP mode entry interrupt. CIER0[STOPIE] */ 535 #define FSL_FEATURE_MU_HAS_STOP_INT (0) 536 /* @brief MU supports WAIT mode entry interrupt. CIER0[WAITIE] */ 537 #define FSL_FEATURE_MU_HAS_WAIT_INT (1) 538 /* @brief MU supports HALT mode entry interrupt. CIER0[HALTIE] */ 539 #define FSL_FEATURE_MU_HAS_HALT_INT (0) 540 /* @brief MU supports RUN mode entry interrupt. CIER0[RUNIE] */ 541 #define FSL_FEATURE_MU_HAS_RUN_INT (0) 542 /* @brief MU supports hardware reset interrupt. CSSR0[HRIP] or CSR0[HRIP]. */ 543 #define FSL_FEATURE_MU_HAS_SR_HRIP (0) 544 /* @brief MU supports reset interrupt. Register bit SR[MURIP]. */ 545 #define FSL_FEATURE_MU_HAS_SR_MURIP (0) 546 /* @brief MU does not support enable clock of the other core, CR[CLKE] or CCR[CLKE]. */ 547 #define FSL_FEATURE_MU_NO_CLKE (1) 548 /* @brief MU has bit CCR0[RSTH]. */ 549 #define FSL_FEATURE_MU_HAS_RSTH (0) 550 /* @brief MU has bit CCR0[RSTH] by instance. */ 551 #define FSL_FEATURE_MU_HAS_RSTH_BY_INSTANCEn(x) (0) 552 /* @brief MU has bit CCR0[BOOT]. */ 553 #define FSL_FEATURE_MU_HAS_BOOT (0) 554 /* @brief MU has bit CCR0[BOOT] by instance. */ 555 #define FSL_FEATURE_MU_HAS_BOOT_BY_INSTANCEn(x) (0) 556 /* @brief MU supports MU reset, CR[MUR]. */ 557 #define FSL_FEATURE_MU_HAS_MUR (1) 558 /* @brief MU supports hardware reset, CR[HR] or CCR0[HR]. */ 559 #define FSL_FEATURE_MU_HAS_HR (0) 560 /* @brief MU supports hardware reset by instance */ 561 #define FSL_FEATURE_MU_HAS_HR_BY_INSTANCEn(x) (0) 562 /* @brief The number of general purpose interrupts supported by MU. */ 563 #define FSL_FEATURE_MU_GPI_COUNT (4) 564 565 /* PDM module features */ 566 567 /* @brief PDM FIFO offset */ 568 #define FSL_FEATURE_PDM_FIFO_OFFSET (4) 569 /* @brief PDM Channel Number */ 570 #define FSL_FEATURE_PDM_CHANNEL_NUM (8) 571 /* @brief PDM FIFO WIDTH Size */ 572 #define FSL_FEATURE_PDM_FIFO_WIDTH (4) 573 /* @brief PDM FIFO DEPTH Size */ 574 #define FSL_FEATURE_PDM_FIFO_DEPTH (8) 575 /* @brief PDM has RANGE_CTRL register */ 576 #define FSL_FEATURE_PDM_HAS_RANGE_CTRL (1) 577 /* @brief PDM Has Low Frequency */ 578 #define FSL_FEATURE_PDM_HAS_STATUS_LOW_FREQ (0) 579 /* @brief PDM Has DC_OUT_CTRL. */ 580 #define FSL_FEATURE_PDM_HAS_DC_OUT_CTRL (1) 581 /* @brief PDM Has Fixed DC CTRL VALUE. */ 582 #define FSL_FEATURE_PDM_DC_CTRL_VALUE_FIXED (1) 583 /* @brief PDM Has no independent error IRQ. */ 584 #define FSL_FEATURE_PDM_HAS_NO_INDEPENDENT_ERROR_IRQ (1) 585 /* @brief PDM has no minimum clkdiv. */ 586 #define FSL_FEATURE_PDM_HAS_NO_MINIMUM_CLKDIV (1) 587 /* @brief PDM Has No VADEF Bitfield In PDM VAD0_STAT Register */ 588 #define FSL_FEATURE_PDM_HAS_NO_VADEF (1) 589 /* @brief PDM Has no FIR_RDY Bitfield In PDM STAT Register */ 590 #define FSL_FEATURE_PDM_HAS_NO_FIR_RDY (1) 591 /* @brief PDM Has no DOZEN Bitfield In PDM CTRL_1 Register */ 592 #define FSL_FEATURE_PDM_HAS_NO_DOZEN (0) 593 /* @brief PDM Has DEC_BYPASS Bitfield In PDM CTRL_2 Register */ 594 #define FSL_FEATURE_PDM_HAS_DECIMATION_FILTER_BYPASS (1) 595 596 /* PINT module features */ 597 598 /* @brief Number of connected outputs */ 599 #define FSL_FEATURE_PINT_NUMBER_OF_CONNECTED_OUTPUTS (8) 600 601 /* PMC module features */ 602 603 /* @brief Has no OS Timer control register in PMC */ 604 #define FSL_FEATURE_PMC_HAS_NO_OSTIMER_REG (1) 605 606 /* PUF module features */ 607 608 /* @brief SOC has no PUF reset. */ 609 #define FSL_FEATURE_PUF_HAS_NO_RESET (1) 610 /* @brief Puf Activation Code Size. */ 611 #define FSL_FEATURE_PUF_ACTIVATION_CODE_SIZE (1000) 612 613 /* RTC module features */ 614 615 /* @brief Has Tamper Direction Register support */ 616 #define FSL_FEATURE_RTC_HAS_TAMPER_DIRECTION (0) 617 /* @brief Has SUBSECOND_CTRL register. */ 618 #define FSL_FEATURE_RTC_HAS_SUBSECOND (0) 619 /* @brief Has Tamper Queue Status and Control Register support. */ 620 #define FSL_FEATURE_RTC_HAS_TAMPER_QUEUE (0) 621 /* @brief Has RTC subsystem. */ 622 #define FSL_FEATURE_RTC_HAS_SUBSYSTEM (1) 623 /* @brief Has RTC Tamper 23 Filter Configuration Register support */ 624 #define FSL_FEATURE_RTC_HAS_FILTER23_CFG (0) 625 /* @brief Has WAKEUP_MODE bitfile in CTRL2 register. */ 626 #define FSL_FEATURE_RTC_HAS_NO_CTRL2_WAKEUP_MODE (1) 627 /* @brief Has CLK_SEL bitfile in CTRL register. */ 628 #define FSL_FEATURE_RTC_HAS_CLOCK_SELECT (0) 629 /* @brief Has CLKO_DIS bitfile in CTRL register. */ 630 #define FSL_FEATURE_RTC_HAS_CLOCK_OUTPUT_DISABLE (1) 631 /* @brief Has No Tamper in RTC. */ 632 #define FSL_FEATURE_RTC_HAS_NO_TAMPER_FEATURE (1) 633 /* @brief Has CPU_LOW_VOLT bitfile in STATUS register. */ 634 #define FSL_FEATURE_RTC_HAS_NO_CPU_LOW_VOLT_FLAG (1) 635 /* @brief Has RST_SRC bitfile in STATUS register. */ 636 #define FSL_FEATURE_RTC_HAS_NO_RST_SRC_FLAG (1) 637 /* @brief Has GP_DATA_REG register. */ 638 #define FSL_FEATURE_RTC_HAS_NO_GP_DATA_REG (1) 639 /* @brief Has TIMER_STB_MASK bitfile in CTRL register. */ 640 #define FSL_FEATURE_RTC_HAS_NO_TIMER_STB_MASK (1) 641 642 /* SAI module features */ 643 644 /* @brief Receive/transmit FIFO size in item count (register bit fields TCSR[FRDE], TCSR[FRIE], TCSR[FRF], TCR1[TFW], RCSR[FRDE], RCSR[FRIE], RCSR[FRF], RCR1[RFW], registers TFRn, RFRn). */ 645 #define FSL_FEATURE_SAI_FIFO_COUNTn(x) (8) 646 /* @brief Receive/transmit channel number (register bit fields TCR3[TCE], RCR3[RCE], registers TDRn and RDRn). */ 647 #define FSL_FEATURE_SAI_CHANNEL_COUNTn(x) (1) 648 /* @brief Maximum words per frame (register bit fields TCR3[WDFL], TCR4[FRSZ], TMR[TWM], RCR3[WDFL], RCR4[FRSZ], RMR[RWM]). */ 649 #define FSL_FEATURE_SAI_MAX_WORDS_PER_FRAME (32) 650 /* @brief Has support of combining multiple data channel FIFOs into single channel FIFO (register bit fields TCR3[CFR], TCR4[FCOMB], TFR0[WCP], TFR1[WCP], RCR3[CFR], RCR4[FCOMB], RFR0[RCP], RFR1[RCP]). */ 651 #define FSL_FEATURE_SAI_HAS_FIFO_COMBINE_MODE (0) 652 /* @brief Has packing of 8-bit and 16-bit data into each 32-bit FIFO word (register bit fields TCR4[FPACK], RCR4[FPACK]). */ 653 #define FSL_FEATURE_SAI_HAS_FIFO_PACKING (1) 654 /* @brief Configures when the SAI will continue transmitting after a FIFO error has been detected (register bit fields TCR4[FCONT], RCR4[FCONT]). */ 655 #define FSL_FEATURE_SAI_HAS_FIFO_FUNCTION_AFTER_ERROR (1) 656 /* @brief Configures if the frame sync is generated internally, a frame sync is only generated when the FIFO warning flag is clear or continuously (register bit fields TCR4[ONDEM], RCR4[ONDEM]). */ 657 #define FSL_FEATURE_SAI_HAS_ON_DEMAND_MODE (1) 658 /* @brief Simplified bit clock source and asynchronous/synchronous mode selection (register bit fields TCR2[CLKMODE], RCR2[CLKMODE]), in comparison with the exclusively implemented TCR2[SYNC,BCS,BCI,MSEL], RCR2[SYNC,BCS,BCI,MSEL]. */ 659 #define FSL_FEATURE_SAI_HAS_CLOCKING_MODE (0) 660 /* @brief Has register for configuration of the MCLK divide ratio (register bit fields MDR[FRACT], MDR[DIVIDE]). */ 661 #define FSL_FEATURE_SAI_HAS_MCLKDIV_REGISTER (0) 662 /* @brief Interrupt source number */ 663 #define FSL_FEATURE_SAI_INT_SOURCE_NUM (1) 664 /* @brief Has register of MCR. */ 665 #define FSL_FEATURE_SAI_HAS_MCR (1) 666 /* @brief Has bit field MICS of the MCR register. */ 667 #define FSL_FEATURE_SAI_HAS_NO_MCR_MICS (1) 668 /* @brief Has register of MDR */ 669 #define FSL_FEATURE_SAI_HAS_MDR (0) 670 /* @brief Has support the BCLK bypass mode when BCLK = MCLK. */ 671 #define FSL_FEATURE_SAI_HAS_BCLK_BYPASS (1) 672 /* @brief Has DIV bit fields of MCR register (register bit fields MCR[DIV]). */ 673 #define FSL_FEATURE_SAI_HAS_MCR_MCLK_POST_DIV (1) 674 /* @brief Support Channel Mode (register bit fields TCR4[CHMOD]). */ 675 #define FSL_FEATURE_SAI_HAS_CHANNEL_MODE (1) 676 /* @brief SAI has FIFO in this soc (register bit fields TCR1[TFW]. */ 677 #define FSL_FEATURE_SAI_HAS_FIFO (1) 678 /* @brief Support synchronous with another SAI. */ 679 #define FSL_FEATURE_SAI_HAS_SYNC_WITH_ANOTHER_SAI (0) 680 681 /* SCT module features */ 682 683 /* @brief Number of events */ 684 #define FSL_FEATURE_SCT_NUMBER_OF_EVENTS (16) 685 /* @brief Number of states */ 686 #define FSL_FEATURE_SCT_NUMBER_OF_STATES (32) 687 /* @brief Number of match capture */ 688 #define FSL_FEATURE_SCT_NUMBER_OF_MATCH_CAPTURE (16) 689 /* @brief Number of outputs */ 690 #define FSL_FEATURE_SCT_NUMBER_OF_OUTPUTS (10) 691 692 /* SEMA42 module features */ 693 694 /* @brief Gate counts */ 695 #define FSL_FEATURE_SEMA42_GATE_COUNT (64) 696 697 /* TRNG module features */ 698 699 /* @brief TRNG does not support SCR4L. */ 700 #define FSL_FEATURE_TRNG_HAS_NO_TRNG_SCR4L (1) 701 /* @brief TRNG does not support SCR5L. */ 702 #define FSL_FEATURE_TRNG_HAS_NO_TRNG_SCR5L (1) 703 /* @brief TRNG does not support SCR6L. */ 704 #define FSL_FEATURE_TRNG_HAS_NO_TRNG_SCR6L (1) 705 /* @brief TRNG does not support PKRMAX. */ 706 #define FSL_FEATURE_TRNG_HAS_NO_TRNG_PKRMAX (1) 707 /* @brief TRNG does not support SAMP mode. */ 708 #define FSL_FEATURE_TRNG_HAS_NO_TRNG_MCTL_SAMP_MODE (1) 709 /* @brief TRNG does not support ACC. */ 710 #define FSL_FEATURE_TRNG_HAS_NO_TRNG_ACC (1) 711 /* @brief TRNG does not support SBLIM. */ 712 #define FSL_FEATURE_TRNG_HAS_NO_TRNG_SBLIM (1) 713 /* @brief TRNG supports reset control. */ 714 #define FSL_FEATURE_TRNG_HAS_RSTCTL (0) 715 /* @brief TRNG does not support FOR_CLK mode. */ 716 #define FSL_FEATURE_TRNG_HAS_NO_TRNG_MCTL_FOR_CLK_MODE (1) 717 /* @brief TRNG has two oscillators. */ 718 #define FSL_FEATURE_TRNG_HAS_DUAL_OSCILATORS (1) 719 720 /* USBHS module features */ 721 722 /* @brief EHCI module instance count */ 723 #define FSL_FEATURE_USBHS_EHCI_COUNT (2) 724 /* @brief Number of endpoints supported */ 725 #define FSL_FEATURE_USBHS_ENDPT_COUNT (8) 726 /* @brief If the USB controller support eUSB PHY */ 727 #define FSL_FEATURE_USBHS_SUPPORT_EUSBn(x) \ 728 (((x) == USB0) ? (0) : \ 729 (((x) == USB1) ? (1) : (-1))) 730 731 /* USBPHY module features */ 732 733 /* @brief USBPHY contain DCD analog module */ 734 #define FSL_FEATURE_USBPHY_HAS_DCD_ANALOG (1) 735 /* @brief USBPHY has register TRIM_OVERRIDE_EN */ 736 #define FSL_FEATURE_USBPHY_HAS_TRIM_OVERRIDE_EN (1) 737 /* @brief USBPHY is 28FDSOI */ 738 #define FSL_FEATURE_USBPHY_28FDSOI (1) 739 740 /* USDHC module features */ 741 742 /* @brief Has external DMA support (VEND_SPEC[EXT_DMA_EN]) */ 743 #define FSL_FEATURE_USDHC_HAS_EXT_DMA (0) 744 /* @brief Has HS400 mode (MIX_CTRL[HS400_MODE]) */ 745 #define FSL_FEATURE_USDHC_HAS_HS400_MODE (1) 746 /* @brief Has SDR50 support (HOST_CTRL_CAP[SDR50_SUPPORT]) */ 747 #define FSL_FEATURE_USDHC_HAS_SDR50_MODE (1) 748 /* @brief Has SDR104 support (HOST_CTRL_CAP[SDR104_SUPPORT]) */ 749 #define FSL_FEATURE_USDHC_HAS_SDR104_MODE (1) 750 /* @brief USDHC has reset control */ 751 #define FSL_FEATURE_USDHC_HAS_RESET (1) 752 /* @brief USDHC has no bitfield WTMK_LVL[WR_BRST_LEN] and WTMK_LVL[RD_BRST_LEN] */ 753 #define FSL_FEATURE_USDHC_HAS_NO_RW_BURST_LEN (1) 754 /* @brief If USDHC instance support 8 bit width */ 755 #define FSL_FEATURE_USDHC_INSTANCE_SUPPORT_8_BIT_WIDTHn(x) (1) 756 /* @brief If USDHC instance support HS400 mode */ 757 #define FSL_FEATURE_USDHC_INSTANCE_SUPPORT_HS400_MODEn(x) \ 758 (((x) == USDHC0) ? (1) : \ 759 (((x) == USDHC1) ? (0) : (-1))) 760 /* @brief If USDHC instance support 1v8 signal */ 761 #define FSL_FEATURE_USDHC_INSTANCE_SUPPORT_1V8_SIGNALn(x) (1) 762 /* @brief Has no retuning time counter (HOST_CTRL_CAP[TIME_COUNT_RETURNING]) */ 763 #define FSL_FEATURE_USDHC_REGISTER_HOST_CTRL_CAP_HAS_NO_RETUNING_TIME_COUNTER (1) 764 /* @brief Has no VSELECT bit in VEND_SPEC register */ 765 #define FSL_FEATURE_USDHC_HAS_NO_VOLTAGE_SELECT (0) 766 /* @brief Has no VS18 bit in HOST_CTRL_CAP register */ 767 #define FSL_FEATURE_USDHC_HAS_NO_VS18 (0) 768 769 /* UTICK module features */ 770 771 /* @brief UTICK does not support power down configure. */ 772 #define FSL_FEATURE_UTICK_HAS_NO_PDCFG (1) 773 774 /* WWDT module features */ 775 776 /* @brief WWDT does not support oscillator lock. */ 777 #define FSL_FEATURE_WWDT_HAS_NO_OSCILLATOR_LOCK (0) 778 /* @brief WWDT does not support power down configure. */ 779 #define FSL_FEATURE_WWDT_HAS_NO_PDCFG (1) 780 /* @brief soc has reset. */ 781 #define FSL_FEATURE_WWDT_HAS_NO_RESET (1) 782 783 /* XCACHE module features */ 784 785 /* @brief Cache Line size in byte. */ 786 #define FSL_FEATURE_XCACHE_LINESIZE_BYTE (16) 787 /* @brief Cache does not support write buffer. */ 788 #define FSL_FEATURE_XCACHE_HAS_NO_WRITE_BUF (1) 789 /* @brief L1 ICACHE line size in byte. */ 790 #define FSL_FEATURE_L1ICACHE_LINESIZE_BYTE (16) 791 /* @brief L1 DCACHE line size in byte. */ 792 #define FSL_FEATURE_L1DCACHE_LINESIZE_BYTE (16) 793 794 /* XSPI module features */ 795 796 /* @brief XSPI has IPEDERR flag */ 797 #define FSL_FEATURE_XSPI_HAS_FR_IPEDERRn(x) \ 798 (((x) == XSPI0) ? (1) : \ 799 (((x) == XSPI1) ? (1) : \ 800 (((x) == XSPI2) ? (0) : (-1)))) 801 /* @brief XSPI has BFGENCR ALIGN bit */ 802 #define FSL_FEATURE_XSPI_HAS_BFGENCR_ALIGNn(x) \ 803 (((x) == XSPI0) ? (1) : \ 804 (((x) == XSPI1) ? (1) : \ 805 (((x) == XSPI2) ? (0) : (-1)))) 806 /* @brief XSPI has X16 mode */ 807 #define FSL_FEATURE_XSPI_HAS_X16_MODEn(x) \ 808 (((x) == XSPI0) ? (0) : \ 809 (((x) == XSPI1) ? (1) : \ 810 (((x) == XSPI2) ? (1) : (-1)))) 811 /* @brief Delay Elements in DDR Delay Tap */ 812 #define FSL_FEATURE_XSPI_DLL_REF_VALUE_DDR_DELAY_TAP_NUM (4U) 813 /* @brief Delay Elements in SDR Delay Tap */ 814 #define FSL_FEATURE_XSPI_DLL_REF_VALUE_SDR_DELAY_TAP_NUM (7U) 815 /* @brief Delay Elements in bypass offset */ 816 #define FSL_FEATURE_XSPI_DLL_REF_VALUE_BYPASS_OFFSET_DELAY_ELEMENT_COUNT (0U) 817 /* @brief Bypass delay element coarse */ 818 #define FSL_FEATURE_XSPI_DLL_REF_VALUE_BYPASS_DELAY_ELEMENT_COARSE (7U) 819 /* @brief Bypass delay element fine */ 820 #define FSL_FEATURE_XSPI_DLL_REF_VALUE_BYPASS_DELAY_ELEMENT_FINE (0U) 821 /* @brief Autoupdate frequency threshold */ 822 #define FSL_FEATURE_XSPI_DLL_REF_VALUE_AUTOUPDATE_FREQ_THRESHOLD (130000000UL) 823 /* @brief Reference counts of autoupdate x16 enabled */ 824 #define FSL_FEATURE_XSPI_DLL_REF_VALUE_AUTOUPDATE_X16_ENABLED_REF_COUNTER (2U) 825 /* @brief Reference counts of autoupdate x16 disabled */ 826 #define FSL_FEATURE_XSPI_DLL_REF_VALUE_AUTOUPDATE_X16_DISABLED_REF_COUNTER (1U) 827 /* @brief autoupdate x16 enabled resolution */ 828 #define FSL_FEATURE_XSPI_DLL_REF_VALUE_AUTOUPDATE_X16_ENABLED_RES (6U) 829 /* @brief autoupdate x16 disabled resolution */ 830 #define FSL_FEATURE_XSPI_DLL_REF_VALUE_AUTOUPDATE_X16_DISABLE_RES (4U) 831 /* @brief Delay Elements in autoupdate_t_div16 offset */ 832 #define FSL_FEATURE_XSPI_DLL_REF_VALUE_AUTOUPDATE_T_DIV16_OFFSET_DELAY_ELEMENT_COUNT (0U) 833 /* @brief Delay Elements in autoupdate offset */ 834 #define FSL_FEATURE_XSPI_DLL_REF_VALUE_AUTOUPDATE_OFFSET_DELAY_ELEMENT_COUNT (0U) 835 836 #endif /* _MIMXRT735S_cm33_core0_FEATURES_H_ */ 837 838