Home
last modified time | relevance | path

Searched defs:reg_base (Results 1 – 25 of 29) sorted by relevance

12

/Zephyr-Core-3.7.0/drivers/i2c/
Di2c_dw.c60 uint32_t reg_base = get_regs(dev); in i2c_dw_enable_idma() local
92 uint32_t reg_base = get_regs(dev); in i2c_dw_set_fifo_th() local
209 uint32_t reg_base = get_regs(dev); in i2c_dw_data_ask() local
271 uint32_t reg_base = get_regs(dev); in i2c_dw_data_read() local
304 uint32_t reg_base = get_regs(dev); in i2c_dw_data_send() local
350 uint32_t reg_base = get_regs(dev); in i2c_dw_transfer_complete() local
370 uint32_t reg_base = get_regs(port); in i2c_dw_isr() local
507 uint32_t reg_base = get_regs(dev); in i2c_dw_setup() local
637 uint32_t reg_base = get_regs(dev); in i2c_dw_transfer() local
757 uint32_t reg_base = get_regs(dev); in i2c_dw_runtime_configure() local
[all …]
/Zephyr-Core-3.7.0/drivers/counter/
Dcounter_dw_timer.c87 uintptr_t reg_base = DEVICE_MMIO_NAMED_GET(timer_dev, timer_mmio); in counter_dw_timer_irq_handler() local
117 uintptr_t reg_base = DEVICE_MMIO_NAMED_GET(dev, timer_mmio); in counter_dw_timer_start() local
134 uintptr_t reg_base = DEVICE_MMIO_NAMED_GET(dev, timer_mmio); in counter_dw_timer_disable() local
144 uintptr_t reg_base = DEVICE_MMIO_NAMED_GET(timer_dev, timer_mmio); in counter_dw_timer_get_top_value() local
154 uintptr_t reg_base = DEVICE_MMIO_NAMED_GET(timer_dev, timer_mmio); in counter_dw_timer_get_value() local
165 uintptr_t reg_base = DEVICE_MMIO_NAMED_GET(timer_dev, timer_mmio); in counter_dw_timer_set_top_value() local
219 uintptr_t reg_base = DEVICE_MMIO_NAMED_GET(timer_dev, timer_mmio); in counter_dw_timer_set_alarm() local
271 uintptr_t reg_base = DEVICE_MMIO_NAMED_GET(timer_dev, timer_mmio); in counter_dw_timer_cancel_alarm() local
/Zephyr-Core-3.7.0/drivers/serial/
Duart_xlnx_ps.c180 static void xlnx_ps_disable_uart(uintptr_t reg_base) in xlnx_ps_disable_uart()
204 static void xlnx_ps_enable_uart(uintptr_t reg_base) in xlnx_ps_enable_uart()
233 uintptr_t reg_base = DEVICE_MMIO_GET(dev); in set_baudrate() local
291 uintptr_t reg_base = DEVICE_MMIO_GET(dev); in uart_xlnx_ps_init() local
345 uintptr_t reg_base = DEVICE_MMIO_GET(dev); in uart_xlnx_ps_poll_in() local
372 uintptr_t reg_base = DEVICE_MMIO_GET(dev); in uart_xlnx_ps_poll_out() local
604 uintptr_t reg_base = DEVICE_MMIO_GET(dev); in uart_xlnx_ps_configure() local
809 uintptr_t reg_base = DEVICE_MMIO_GET(dev); in uart_xlnx_ps_config_get() local
845 uintptr_t reg_base = DEVICE_MMIO_GET(dev); in uart_xlnx_ps_fifo_fill() local
871 uintptr_t reg_base = DEVICE_MMIO_GET(dev); in uart_xlnx_ps_fifo_read() local
[all …]
/Zephyr-Core-3.7.0/drivers/watchdog/
Dwdt_dw.c57 uintptr_t reg_base = DEVICE_MMIO_GET(dev); in dw_wdt_setup() local
77 uintptr_t reg_base = DEVICE_MMIO_GET(dev); local
107 uintptr_t reg_base = DEVICE_MMIO_GET(dev); local
162 uintptr_t reg_base = DEVICE_MMIO_GET(dev); local
214 uintptr_t reg_base = DEVICE_MMIO_GET(dev); local
Dwdt_opentitan.c90 volatile uintptr_t reg_base = dev_cfg->regs; in ot_aontimer_install_timeout() local
/Zephyr-Core-3.7.0/drivers/gpio/
Dgpio_altera_pio.c24 uintptr_t reg_base; member
44 uintptr_t reg_base = cfg->reg_base; in gpio_pin_direction() local
75 uintptr_t reg_base = cfg->reg_base; in gpio_altera_configure() local
109 uintptr_t reg_base = cfg->reg_base; in gpio_altera_port_get_raw() local
129 uintptr_t reg_base = cfg->reg_base; in gpio_altera_port_set_bits_raw() local
162 uintptr_t reg_base = cfg->reg_base; in gpio_altera_port_clear_bits_raw() local
209 uintptr_t reg_base = cfg->reg_base; in gpio_altera_pin_interrupt_configure() local
262 uintptr_t reg_base = cfg->reg_base; in gpio_altera_irq_handler() local
Dgpio_ite_it8xxx2_v2.c385 volatile uint8_t *reg_base = in gpio_ite_isr() local
456 volatile uint8_t *reg_base = (uint8_t *)gpio_config->wuc_base[pin]; local
/Zephyr-Core-3.7.0/drivers/spi/
Dspi_npcx_spip.c33 struct spip_reg *reg_base; member
47 struct spip_reg *const reg_base = config->reg_base; in spi_npcx_spip_configure() local
177 struct spip_reg *const reg_base = config->reg_base; in spi_npcx_spip_xfer_frame() local
214 struct spip_reg *const reg_base = config->reg_base; in spi_npcx_spip_isr() local
257 struct spip_reg *const reg_base = config->reg_base; in transceive() local
360 struct spip_reg *const reg_base = config->reg_base; in spi_npcx_spip_init() local
/Zephyr-Core-3.7.0/soc/intel/alder_lake/
Dsoc_gpio.h29 #define GPIO_REG_BASE(reg_base) \ argument
32 #define GPIO_PAD_BASE(reg_base) \ argument
/Zephyr-Core-3.7.0/soc/intel/elkhart_lake/
Dsoc_gpio.h29 #define GPIO_REG_BASE(reg_base) \ argument
32 #define GPIO_PAD_BASE(reg_base) \ argument
/Zephyr-Core-3.7.0/soc/intel/raptor_lake/
Dsoc_gpio.h36 #define GPIO_REG_BASE(reg_base) \ argument
39 #define GPIO_PAD_BASE(reg_base) \ argument
/Zephyr-Core-3.7.0/include/zephyr/drivers/gpio/
Dgpio_intel.h14 uintptr_t reg_base; member
/Zephyr-Core-3.7.0/soc/intel/common/
Dsoc_gpio.h8 uintptr_t reg_base; member
Dsoc_gpio.c50 struct acpi_reg_base reg_base[CONFIG_ACPI_MMIO_ENTRIES_MAX]; in soc_acpi_gpio_resource_get() local
/Zephyr-Core-3.7.0/drivers/reset/
Dreset_npcx.c33 struct swrst_reg *reg_base; member
/Zephyr-Core-3.7.0/tests/lib/acpi/integration/src/
Dmain.c53 struct acpi_reg_base reg_base[CONFIG_ACPI_MMIO_ENTRIES_MAX]; in ZTEST() local
/Zephyr-Core-3.7.0/drivers/peci/
Dpeci_ite_it8xxx2.c118 static void peci_it8xxx2_init_vtts(struct peci_it8xxx2_regs *reg_base, in peci_it8xxx2_init_vtts()
124 static void peci_it8xxx2_rst_status(struct peci_it8xxx2_regs *reg_base) in peci_it8xxx2_rst_status()
129 static int peci_it8xxx2_check_host_busy(struct peci_it8xxx2_regs *reg_base) in peci_it8xxx2_check_host_busy()
/Zephyr-Core-3.7.0/lib/acpi/
Dacpi_shell.c283 struct acpi_reg_base reg_base[CONFIG_ACPI_MMIO_ENTRIES_MAX]; in get_acpi_dev_resource() local
/Zephyr-Core-3.7.0/drivers/dma/
Ddma_pl330.c262 uint32_t reg_base, int ch, int secure) in dma_pl330_start_dma_ch()
300 static int dma_pl330_wait(uint32_t reg_base, int ch) in dma_pl330_wait()
Ddma_pl330.h163 mem_addr_t reg_base; member
/Zephyr-Core-3.7.0/include/zephyr/acpi/
Dacpi.h80 struct acpi_reg_base *reg_base; member
/Zephyr-Core-3.7.0/drivers/pinctrl/renesas/rcar/
Dpfc_rcar.c33 static uintptr_t reg_base[] = { variable
/Zephyr-Core-3.7.0/soc/intel/apollo_lake/
Dsoc_gpio.h293 #define GPIO_REG_BASE(reg_base) reg_base argument
295 #define GPIO_PAD_BASE(reg_base) \ argument
/Zephyr-Core-3.7.0/drivers/dai/intel/dmic/
Ddmic.h174 uint32_t reg_base; member
/Zephyr-Core-3.7.0/drivers/flash/
Dflash_cadence_qspi_nor_ll.h165 uintptr_t reg_base; member

12