Home
last modified time | relevance | path

Searched defs:cfg (Results 1 – 21 of 21) sorted by relevance

/trusted-firmware-a-3.4.0/plat/brcm/board/stingray/include/
Dscp_utils.h20 #define SCP_READ_CFG(cfg) mmio_read_32(CRMU_CFG_BASE + \ argument
22 #define SCP_WRITE_CFG(cfg, value) mmio_write_32(CRMU_CFG_BASE + \ argument
25 #define SCP_READ_CFG16(cfg) mmio_read_16(CRMU_CFG_BASE + \ argument
27 #define SCP_WRITE_CFG16(cfg, value) mmio_write_16(CRMU_CFG_BASE + \ argument
30 #define SCP_READ_CFG8(cfg) mmio_read_8(CRMU_CFG_BASE + \ argument
32 #define SCP_WRITE_CFG8(cfg, value) mmio_write_8(CRMU_CFG_BASE + \ argument
/trusted-firmware-a-3.4.0/include/common/
Dinterrupt_props.h13 #define INTR_PROP_DESC(num, pri, grp, cfg) \ argument
/trusted-firmware-a-3.4.0/plat/mediatek/mt8192/drivers/mcdi/
Dmt_cpu_pm_cpc.c162 static void mtk_cpc_config(uint32_t cfg, uint32_t data) in mtk_cpc_config()
205 static uint32_t mtk_cpc_read_config(uint32_t cfg) in mtk_cpc_read_config()
/trusted-firmware-a-3.4.0/plat/mediatek/mt8186/drivers/mcdi/
Dmt_cpu_pm_cpc.c162 static void mtk_cpc_config(uint32_t cfg, uint32_t data) in mtk_cpc_config()
205 static uint32_t mtk_cpc_read_config(uint32_t cfg) in mtk_cpc_read_config()
/trusted-firmware-a-3.4.0/plat/mediatek/mt8195/drivers/mcdi/
Dmt_cpu_pm_cpc.c162 static void mtk_cpc_config(uint32_t cfg, uint32_t data) in mtk_cpc_config()
205 static uint32_t mtk_cpc_read_config(uint32_t cfg) in mtk_cpc_read_config()
/trusted-firmware-a-3.4.0/drivers/st/clk/
Dclk-stm32-core.c162 struct clk_gate_cfg *cfg = clk->clock_cfg; in clk_gate_enable() local
172 struct clk_gate_cfg *cfg = clk->clock_cfg; in clk_gate_disable() local
180 struct clk_gate_cfg *cfg = clk->clock_cfg; in clk_gate_is_enabled() local
851 struct clk_stm32_gate_cfg *cfg = clk->clock_cfg; in clk_stm32_gate_enable() local
868 struct clk_stm32_gate_cfg *cfg = clk->clock_cfg; in clk_stm32_gate_disable() local
893 struct clk_stm32_gate_cfg *cfg = clk->clock_cfg; in clk_stm32_gate_is_enabled() local
912 const struct fixed_factor_cfg *cfg = clk->clock_cfg; in fixed_factor_recalc_rate() local
932 const struct clk_timer_cfg *cfg = clk->clock_cfg; in timer_recalc_rate() local
957 struct clk_stm32_fixed_rate_cfg *cfg = clk->clock_cfg; in clk_fixed_rate_recalc() local
/trusted-firmware-a-3.4.0/plat/nvidia/tegra/soc/t210/
Dplat_psci_handlers.c202 uint32_t cfg; in tegra_soc_pwr_domain_suspend() local
436 uint32_t cfg; in tegra_soc_pwr_domain_on_finish() local
/trusted-firmware-a-3.4.0/drivers/arm/gic/v3/
Dgicrv3_helpers.c130 void gicr_set_icfgr(uintptr_t base, unsigned int id, unsigned int cfg) in gicr_set_icfgr()
Dgicdv3_helpers.c22 void gicd_set_icfgr(uintptr_t base, unsigned int id, unsigned int cfg) in gicd_set_icfgr()
/trusted-firmware-a-3.4.0/plat/imx/imx8m/ddr/
Ddram.c65 struct dram_cfg_param *cfg = timing->ddrphy_cfg; in dram_phy_init() local
/trusted-firmware-a-3.4.0/drivers/st/bsec/
Dbsec2.c244 uint32_t bsec_set_config(struct bsec_config *cfg) in bsec_set_config()
293 uint32_t bsec_get_config(struct bsec_config *cfg) in bsec_get_config()
/trusted-firmware-a-3.4.0/drivers/arm/gic/v2/
Dgicv2_main.c552 void gicv2_interrupt_set_cfg(unsigned int id, unsigned int cfg) in gicv2_interrupt_set_cfg()
Dgicdv2_helpers.c327 void gicd_set_icfgr(uintptr_t base, unsigned int id, unsigned int cfg) in gicd_set_icfgr()
/trusted-firmware-a-3.4.0/drivers/mtd/nand/
Dspi_nand.c67 uint8_t cfg = spinand_dev.cfg_cache; in spi_nand_update_cfg() local
/trusted-firmware-a-3.4.0/include/plat/marvell/armada/a8k/common/
Darmada_common.h107 } cfg; member
/trusted-firmware-a-3.4.0/drivers/amlogic/crypto/
Dsha_dma.c19 uint32_t cfg; member
/trusted-firmware-a-3.4.0/drivers/marvell/comphy/
Dphy-comphy-3700.c616 uint32_t mask, data, cfg, ref_clk; in mvebu_a3700_comphy_usb3_power_on() local
/trusted-firmware-a-3.4.0/drivers/arm/gic/common/
Dgic_common.c329 void gicd_set_icfgr(uintptr_t base, unsigned int id, unsigned int cfg) in gicd_set_icfgr()
/trusted-firmware-a-3.4.0/include/drivers/brcm/emmc/
Demmc_chal_sd.h165 struct sd_cfg cfg; /* SD configuration */ member
/trusted-firmware-a-3.4.0/plat/intel/soc/common/drivers/qspi/
Dcadence_qspi.c84 uint32_t cfg = mmio_read_32(CAD_QSPI_OFFSET + CAD_QSPI_CFG); in cad_qspi_timing_config() local
/trusted-firmware-a-3.4.0/plat/brcm/board/stingray/src/
Diommu.c284 struct arm_smmu_cfg cfg[NUM_OF_SMRS]; member