1  /**
2    ******************************************************************************
3    * @file    stm32l476xx.h
4    * @author  MCD Application Team
5    * @brief   CMSIS STM32L476xx Device Peripheral Access Layer Header File.
6    *
7    *          This file contains:
8    *           - Data structures and the address mapping for all peripherals
9    *           - Peripheral's registers declarations and bits definition
10    *           - Macros to access peripheral�s registers hardware
11    *
12    ******************************************************************************
13    * @attention
14    *
15    * <h2><center>&copy; COPYRIGHT(c) 2017 STMicroelectronics</center></h2>
16    *
17    * Redistribution and use in source and binary forms, with or without modification,
18    * are permitted provided that the following conditions are met:
19    *   1. Redistributions of source code must retain the above copyright notice,
20    *      this list of conditions and the following disclaimer.
21    *   2. Redistributions in binary form must reproduce the above copyright notice,
22    *      this list of conditions and the following disclaimer in the documentation
23    *      and/or other materials provided with the distribution.
24    *   3. Neither the name of STMicroelectronics nor the names of its contributors
25    *      may be used to endorse or promote products derived from this software
26    *      without specific prior written permission.
27    *
28    * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
29    * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
30    * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
31    * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
32    * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
33    * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
34    * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
35    * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
36    * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
37    * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
38    *
39    ******************************************************************************
40    */
41  
42  /** @addtogroup CMSIS_Device
43    * @{
44    */
45  
46  /** @addtogroup stm32l476xx
47    * @{
48    */
49  
50  #ifndef __STM32L476xx_H
51  #define __STM32L476xx_H
52  
53  #ifdef __cplusplus
54   extern "C" {
55  #endif /* __cplusplus */
56  
57  /** @addtogroup Configuration_section_for_CMSIS
58    * @{
59    */
60  
61  /**
62    * @brief Configuration of the Cortex-M4 Processor and Core Peripherals
63     */
64  #define __CM4_REV                 0x0001  /*!< Cortex-M4 revision r0p1                       */
65  #define __MPU_PRESENT             1       /*!< STM32L4XX provides an MPU                     */
66  #define __NVIC_PRIO_BITS          4       /*!< STM32L4XX uses 4 Bits for the Priority Levels */
67  #define __Vendor_SysTickConfig    0       /*!< Set to 1 if different SysTick Config is used  */
68  #define __FPU_PRESENT             1       /*!< FPU present                                   */
69  
70  /**
71    * @}
72    */
73  
74  /** @addtogroup Peripheral_interrupt_number_definition
75    * @{
76    */
77  
78  /**
79   * @brief STM32L4XX Interrupt Number Definition, according to the selected device
80   *        in @ref Library_configuration_section
81   */
82  typedef enum
83  {
84  /******  Cortex-M4 Processor Exceptions Numbers ****************************************************************/
85    NonMaskableInt_IRQn         = -14,    /*!< 2 Cortex-M4 Non Maskable Interrupt                                */
86    HardFault_IRQn              = -13,    /*!< 3 Cortex-M4 Hard Fault Interrupt                                  */
87    MemoryManagement_IRQn       = -12,    /*!< 4 Cortex-M4 Memory Management Interrupt                           */
88    BusFault_IRQn               = -11,    /*!< 5 Cortex-M4 Bus Fault Interrupt                                   */
89    UsageFault_IRQn             = -10,    /*!< 6 Cortex-M4 Usage Fault Interrupt                                 */
90    SVCall_IRQn                 = -5,     /*!< 11 Cortex-M4 SV Call Interrupt                                    */
91    DebugMonitor_IRQn           = -4,     /*!< 12 Cortex-M4 Debug Monitor Interrupt                              */
92    PendSV_IRQn                 = -2,     /*!< 14 Cortex-M4 Pend SV Interrupt                                    */
93    SysTick_IRQn                = -1,     /*!< 15 Cortex-M4 System Tick Interrupt                                */
94  /******  STM32 specific Interrupt Numbers **********************************************************************/
95    WWDG_IRQn                   = 0,      /*!< Window WatchDog Interrupt                                         */
96    PVD_PVM_IRQn                = 1,      /*!< PVD/PVM1/PVM2/PVM3/PVM4 through EXTI Line detection Interrupts    */
97    TAMP_STAMP_IRQn             = 2,      /*!< Tamper and TimeStamp interrupts through the EXTI line             */
98    RTC_WKUP_IRQn               = 3,      /*!< RTC Wakeup interrupt through the EXTI line                        */
99    FLASH_IRQn                  = 4,      /*!< FLASH global Interrupt                                            */
100    RCC_IRQn                    = 5,      /*!< RCC global Interrupt                                              */
101    EXTI0_IRQn                  = 6,      /*!< EXTI Line0 Interrupt                                              */
102    EXTI1_IRQn                  = 7,      /*!< EXTI Line1 Interrupt                                              */
103    EXTI2_IRQn                  = 8,      /*!< EXTI Line2 Interrupt                                              */
104    EXTI3_IRQn                  = 9,      /*!< EXTI Line3 Interrupt                                              */
105    EXTI4_IRQn                  = 10,     /*!< EXTI Line4 Interrupt                                              */
106    DMA1_Channel1_IRQn          = 11,     /*!< DMA1 Channel 1 global Interrupt                                   */
107    DMA1_Channel2_IRQn          = 12,     /*!< DMA1 Channel 2 global Interrupt                                   */
108    DMA1_Channel3_IRQn          = 13,     /*!< DMA1 Channel 3 global Interrupt                                   */
109    DMA1_Channel4_IRQn          = 14,     /*!< DMA1 Channel 4 global Interrupt                                   */
110    DMA1_Channel5_IRQn          = 15,     /*!< DMA1 Channel 5 global Interrupt                                   */
111    DMA1_Channel6_IRQn          = 16,     /*!< DMA1 Channel 6 global Interrupt                                   */
112    DMA1_Channel7_IRQn          = 17,     /*!< DMA1 Channel 7 global Interrupt                                   */
113    ADC1_2_IRQn                 = 18,     /*!< ADC1, ADC2 SAR global Interrupts                                  */
114    CAN1_TX_IRQn                = 19,     /*!< CAN1 TX Interrupt                                                 */
115    CAN1_RX0_IRQn               = 20,     /*!< CAN1 RX0 Interrupt                                                */
116    CAN1_RX1_IRQn               = 21,     /*!< CAN1 RX1 Interrupt                                                */
117    CAN1_SCE_IRQn               = 22,     /*!< CAN1 SCE Interrupt                                                */
118    EXTI9_5_IRQn                = 23,     /*!< External Line[9:5] Interrupts                                     */
119    TIM1_BRK_TIM15_IRQn         = 24,     /*!< TIM1 Break interrupt and TIM15 global interrupt                   */
120    TIM1_UP_TIM16_IRQn          = 25,     /*!< TIM1 Update Interrupt and TIM16 global interrupt                  */
121    TIM1_TRG_COM_TIM17_IRQn     = 26,     /*!< TIM1 Trigger and Commutation Interrupt and TIM17 global interrupt */
122    TIM1_CC_IRQn                = 27,     /*!< TIM1 Capture Compare Interrupt                                    */
123    TIM2_IRQn                   = 28,     /*!< TIM2 global Interrupt                                             */
124    TIM3_IRQn                   = 29,     /*!< TIM3 global Interrupt                                             */
125    TIM4_IRQn                   = 30,     /*!< TIM4 global Interrupt                                             */
126    I2C1_EV_IRQn                = 31,     /*!< I2C1 Event Interrupt                                              */
127    I2C1_ER_IRQn                = 32,     /*!< I2C1 Error Interrupt                                              */
128    I2C2_EV_IRQn                = 33,     /*!< I2C2 Event Interrupt                                              */
129    I2C2_ER_IRQn                = 34,     /*!< I2C2 Error Interrupt                                              */
130    SPI1_IRQn                   = 35,     /*!< SPI1 global Interrupt                                             */
131    SPI2_IRQn                   = 36,     /*!< SPI2 global Interrupt                                             */
132    USART1_IRQn                 = 37,     /*!< USART1 global Interrupt                                           */
133    USART2_IRQn                 = 38,     /*!< USART2 global Interrupt                                           */
134    USART3_IRQn                 = 39,     /*!< USART3 global Interrupt                                           */
135    EXTI15_10_IRQn              = 40,     /*!< External Line[15:10] Interrupts                                   */
136    RTC_Alarm_IRQn              = 41,     /*!< RTC Alarm (A and B) through EXTI Line Interrupt                   */
137    DFSDM1_FLT3_IRQn            = 42,     /*!< DFSDM1 Filter 3 global Interrupt                                  */
138    TIM8_BRK_IRQn               = 43,     /*!< TIM8 Break Interrupt                                              */
139    TIM8_UP_IRQn                = 44,     /*!< TIM8 Update Interrupt                                             */
140    TIM8_TRG_COM_IRQn           = 45,     /*!< TIM8 Trigger and Commutation Interrupt                            */
141    TIM8_CC_IRQn                = 46,     /*!< TIM8 Capture Compare Interrupt                                    */
142    ADC3_IRQn                   = 47,     /*!< ADC3 global  Interrupt                                            */
143    FMC_IRQn                    = 48,     /*!< FMC global Interrupt                                              */
144    SDMMC1_IRQn                 = 49,     /*!< SDMMC1 global Interrupt                                           */
145    TIM5_IRQn                   = 50,     /*!< TIM5 global Interrupt                                             */
146    SPI3_IRQn                   = 51,     /*!< SPI3 global Interrupt                                             */
147    UART4_IRQn                  = 52,     /*!< UART4 global Interrupt                                            */
148    UART5_IRQn                  = 53,     /*!< UART5 global Interrupt                                            */
149    TIM6_DAC_IRQn               = 54,     /*!< TIM6 global and DAC1&2 underrun error  interrupts                 */
150    TIM7_IRQn                   = 55,     /*!< TIM7 global interrupt                                             */
151    DMA2_Channel1_IRQn          = 56,     /*!< DMA2 Channel 1 global Interrupt                                   */
152    DMA2_Channel2_IRQn          = 57,     /*!< DMA2 Channel 2 global Interrupt                                   */
153    DMA2_Channel3_IRQn          = 58,     /*!< DMA2 Channel 3 global Interrupt                                   */
154    DMA2_Channel4_IRQn          = 59,     /*!< DMA2 Channel 4 global Interrupt                                   */
155    DMA2_Channel5_IRQn          = 60,     /*!< DMA2 Channel 5 global Interrupt                                   */
156    DFSDM1_FLT0_IRQn            = 61,     /*!< DFSDM1 Filter 0 global Interrupt                                  */
157    DFSDM1_FLT1_IRQn            = 62,     /*!< DFSDM1 Filter 1 global Interrupt                                  */
158    DFSDM1_FLT2_IRQn            = 63,     /*!< DFSDM1 Filter 2 global Interrupt                                  */
159    COMP_IRQn                   = 64,     /*!< COMP1 and COMP2 Interrupts                                        */
160    LPTIM1_IRQn                 = 65,     /*!< LP TIM1 interrupt                                                 */
161    LPTIM2_IRQn                 = 66,     /*!< LP TIM2 interrupt                                                 */
162    OTG_FS_IRQn                 = 67,     /*!< USB OTG FS global Interrupt                                       */
163    DMA2_Channel6_IRQn          = 68,     /*!< DMA2 Channel 6 global interrupt                                   */
164    DMA2_Channel7_IRQn          = 69,     /*!< DMA2 Channel 7 global interrupt                                   */
165    LPUART1_IRQn                = 70,     /*!< LP UART1 interrupt                                                */
166    QUADSPI_IRQn                = 71,     /*!< Quad SPI global interrupt                                         */
167    I2C3_EV_IRQn                = 72,     /*!< I2C3 event interrupt                                              */
168    I2C3_ER_IRQn                = 73,     /*!< I2C3 error interrupt                                              */
169    SAI1_IRQn                   = 74,     /*!< Serial Audio Interface 1 global interrupt                         */
170    SAI2_IRQn                   = 75,     /*!< Serial Audio Interface 2 global interrupt                         */
171    SWPMI1_IRQn                 = 76,     /*!< Serial Wire Interface 1 global interrupt                          */
172    TSC_IRQn                    = 77,     /*!< Touch Sense Controller global interrupt                           */
173    LCD_IRQn                    = 78,     /*!< LCD global interrupt                                              */
174    RNG_IRQn                    = 80,     /*!< RNG global interrupt                                              */
175    FPU_IRQn                    = 81      /*!< FPU global interrupt                                              */
176  } IRQn_Type;
177  
178  /**
179    * @}
180    */
181  
182  #include "core_cm4.h"             /* Cortex-M4 processor and core peripherals */
183  #include "system_stm32l4xx.h"
184  #include <stdint.h>
185  
186  /** @addtogroup Peripheral_registers_structures
187    * @{
188    */
189  
190  /**
191    * @brief Analog to Digital Converter
192    */
193  
194  typedef struct
195  {
196    __IO uint32_t ISR;          /*!< ADC interrupt and status register,             Address offset: 0x00 */
197    __IO uint32_t IER;          /*!< ADC interrupt enable register,                 Address offset: 0x04 */
198    __IO uint32_t CR;           /*!< ADC control register,                          Address offset: 0x08 */
199    __IO uint32_t CFGR;         /*!< ADC configuration register 1,                  Address offset: 0x0C */
200    __IO uint32_t CFGR2;        /*!< ADC configuration register 2,                  Address offset: 0x10 */
201    __IO uint32_t SMPR1;        /*!< ADC sampling time register 1,                  Address offset: 0x14 */
202    __IO uint32_t SMPR2;        /*!< ADC sampling time register 2,                  Address offset: 0x18 */
203         uint32_t RESERVED1;    /*!< Reserved,                                                      0x1C */
204    __IO uint32_t TR1;          /*!< ADC analog watchdog 1 threshold register,      Address offset: 0x20 */
205    __IO uint32_t TR2;          /*!< ADC analog watchdog 2 threshold register,      Address offset: 0x24 */
206    __IO uint32_t TR3;          /*!< ADC analog watchdog 3 threshold register,      Address offset: 0x28 */
207         uint32_t RESERVED2;    /*!< Reserved,                                                      0x2C */
208    __IO uint32_t SQR1;         /*!< ADC group regular sequencer register 1,        Address offset: 0x30 */
209    __IO uint32_t SQR2;         /*!< ADC group regular sequencer register 2,        Address offset: 0x34 */
210    __IO uint32_t SQR3;         /*!< ADC group regular sequencer register 3,        Address offset: 0x38 */
211    __IO uint32_t SQR4;         /*!< ADC group regular sequencer register 4,        Address offset: 0x3C */
212    __IO uint32_t DR;           /*!< ADC group regular data register,               Address offset: 0x40 */
213         uint32_t RESERVED3;    /*!< Reserved,                                                      0x44 */
214         uint32_t RESERVED4;    /*!< Reserved,                                                      0x48 */
215    __IO uint32_t JSQR;         /*!< ADC group injected sequencer register,         Address offset: 0x4C */
216         uint32_t RESERVED5[4]; /*!< Reserved,                                               0x50 - 0x5C */
217    __IO uint32_t OFR1;         /*!< ADC offset register 1,                         Address offset: 0x60 */
218    __IO uint32_t OFR2;         /*!< ADC offset register 2,                         Address offset: 0x64 */
219    __IO uint32_t OFR3;         /*!< ADC offset register 3,                         Address offset: 0x68 */
220    __IO uint32_t OFR4;         /*!< ADC offset register 4,                         Address offset: 0x6C */
221         uint32_t RESERVED6[4]; /*!< Reserved,                                               0x70 - 0x7C */
222    __IO uint32_t JDR1;         /*!< ADC group injected rank 1 data register,       Address offset: 0x80 */
223    __IO uint32_t JDR2;         /*!< ADC group injected rank 2 data register,       Address offset: 0x84 */
224    __IO uint32_t JDR3;         /*!< ADC group injected rank 3 data register,       Address offset: 0x88 */
225    __IO uint32_t JDR4;         /*!< ADC group injected rank 4 data register,       Address offset: 0x8C */
226         uint32_t RESERVED7[4]; /*!< Reserved,                                             0x090 - 0x09C */
227    __IO uint32_t AWD2CR;       /*!< ADC analog watchdog 1 configuration register,  Address offset: 0xA0 */
228    __IO uint32_t AWD3CR;       /*!< ADC analog watchdog 3 Configuration Register,  Address offset: 0xA4 */
229         uint32_t RESERVED8;    /*!< Reserved,                                                     0x0A8 */
230         uint32_t RESERVED9;    /*!< Reserved,                                                     0x0AC */
231    __IO uint32_t DIFSEL;       /*!< ADC differential mode selection register,      Address offset: 0xB0 */
232    __IO uint32_t CALFACT;      /*!< ADC calibration factors,                       Address offset: 0xB4 */
233  
234  } ADC_TypeDef;
235  
236  typedef struct
237  {
238    __IO uint32_t CSR;          /*!< ADC common status register,                    Address offset: ADC1 base address + 0x300 */
239    uint32_t      RESERVED;     /*!< Reserved,                                      Address offset: ADC1 base address + 0x304 */
240    __IO uint32_t CCR;          /*!< ADC common configuration register,             Address offset: ADC1 base address + 0x308 */
241    __IO uint32_t CDR;          /*!< ADC common group regular data register         Address offset: ADC1 base address + 0x30C */
242  } ADC_Common_TypeDef;
243  
244  
245  /**
246    * @brief Controller Area Network TxMailBox
247    */
248  
249  typedef struct
250  {
251    __IO uint32_t TIR;  /*!< CAN TX mailbox identifier register */
252    __IO uint32_t TDTR; /*!< CAN mailbox data length control and time stamp register */
253    __IO uint32_t TDLR; /*!< CAN mailbox data low register */
254    __IO uint32_t TDHR; /*!< CAN mailbox data high register */
255  } CAN_TxMailBox_TypeDef;
256  
257  /**
258    * @brief Controller Area Network FIFOMailBox
259    */
260  
261  typedef struct
262  {
263    __IO uint32_t RIR;  /*!< CAN receive FIFO mailbox identifier register */
264    __IO uint32_t RDTR; /*!< CAN receive FIFO mailbox data length control and time stamp register */
265    __IO uint32_t RDLR; /*!< CAN receive FIFO mailbox data low register */
266    __IO uint32_t RDHR; /*!< CAN receive FIFO mailbox data high register */
267  } CAN_FIFOMailBox_TypeDef;
268  
269  /**
270    * @brief Controller Area Network FilterRegister
271    */
272  
273  typedef struct
274  {
275    __IO uint32_t FR1; /*!< CAN Filter bank register 1 */
276    __IO uint32_t FR2; /*!< CAN Filter bank register 1 */
277  } CAN_FilterRegister_TypeDef;
278  
279  /**
280    * @brief Controller Area Network
281    */
282  
283  typedef struct
284  {
285    __IO uint32_t              MCR;                 /*!< CAN master control register,         Address offset: 0x00          */
286    __IO uint32_t              MSR;                 /*!< CAN master status register,          Address offset: 0x04          */
287    __IO uint32_t              TSR;                 /*!< CAN transmit status register,        Address offset: 0x08          */
288    __IO uint32_t              RF0R;                /*!< CAN receive FIFO 0 register,         Address offset: 0x0C          */
289    __IO uint32_t              RF1R;                /*!< CAN receive FIFO 1 register,         Address offset: 0x10          */
290    __IO uint32_t              IER;                 /*!< CAN interrupt enable register,       Address offset: 0x14          */
291    __IO uint32_t              ESR;                 /*!< CAN error status register,           Address offset: 0x18          */
292    __IO uint32_t              BTR;                 /*!< CAN bit timing register,             Address offset: 0x1C          */
293    uint32_t                   RESERVED0[88];       /*!< Reserved, 0x020 - 0x17F                                            */
294    CAN_TxMailBox_TypeDef      sTxMailBox[3];       /*!< CAN Tx MailBox,                      Address offset: 0x180 - 0x1AC */
295    CAN_FIFOMailBox_TypeDef    sFIFOMailBox[2];     /*!< CAN FIFO MailBox,                    Address offset: 0x1B0 - 0x1CC */
296    uint32_t                   RESERVED1[12];       /*!< Reserved, 0x1D0 - 0x1FF                                            */
297    __IO uint32_t              FMR;                 /*!< CAN filter master register,          Address offset: 0x200         */
298    __IO uint32_t              FM1R;                /*!< CAN filter mode register,            Address offset: 0x204         */
299    uint32_t                   RESERVED2;           /*!< Reserved, 0x208                                                    */
300    __IO uint32_t              FS1R;                /*!< CAN filter scale register,           Address offset: 0x20C         */
301    uint32_t                   RESERVED3;           /*!< Reserved, 0x210                                                    */
302    __IO uint32_t              FFA1R;               /*!< CAN filter FIFO assignment register, Address offset: 0x214         */
303    uint32_t                   RESERVED4;           /*!< Reserved, 0x218                                                    */
304    __IO uint32_t              FA1R;                /*!< CAN filter activation register,      Address offset: 0x21C         */
305    uint32_t                   RESERVED5[8];        /*!< Reserved, 0x220-0x23F                                              */
306    CAN_FilterRegister_TypeDef sFilterRegister[28]; /*!< CAN Filter Register,                 Address offset: 0x240-0x31C   */
307  } CAN_TypeDef;
308  
309  
310  /**
311    * @brief Comparator
312    */
313  
314  typedef struct
315  {
316    __IO uint32_t CSR;         /*!< COMP control and status register, Address offset: 0x00 */
317  } COMP_TypeDef;
318  
319  typedef struct
320  {
321    __IO uint32_t CSR;         /*!< COMP control and status register, used for bits common to several COMP instances, Address offset: 0x00 */
322  } COMP_Common_TypeDef;
323  
324  /**
325    * @brief CRC calculation unit
326    */
327  
328  typedef struct
329  {
330    __IO uint32_t DR;          /*!< CRC Data register,                           Address offset: 0x00 */
331    __IO uint8_t  IDR;         /*!< CRC Independent data register,               Address offset: 0x04 */
332    uint8_t       RESERVED0;   /*!< Reserved,                                                    0x05 */
333    uint16_t      RESERVED1;   /*!< Reserved,                                                    0x06 */
334    __IO uint32_t CR;          /*!< CRC Control register,                        Address offset: 0x08 */
335    uint32_t      RESERVED2;   /*!< Reserved,                                                    0x0C */
336    __IO uint32_t INIT;        /*!< Initial CRC value register,                  Address offset: 0x10 */
337    __IO uint32_t POL;         /*!< CRC polynomial register,                     Address offset: 0x14 */
338  } CRC_TypeDef;
339  
340  /**
341    * @brief Digital to Analog Converter
342    */
343  
344  typedef struct
345  {
346    __IO uint32_t CR;          /*!< DAC control register,                                    Address offset: 0x00 */
347    __IO uint32_t SWTRIGR;     /*!< DAC software trigger register,                           Address offset: 0x04 */
348    __IO uint32_t DHR12R1;     /*!< DAC channel1 12-bit right-aligned data holding register, Address offset: 0x08 */
349    __IO uint32_t DHR12L1;     /*!< DAC channel1 12-bit left aligned data holding register,  Address offset: 0x0C */
350    __IO uint32_t DHR8R1;      /*!< DAC channel1 8-bit right aligned data holding register,  Address offset: 0x10 */
351    __IO uint32_t DHR12R2;     /*!< DAC channel2 12-bit right aligned data holding register, Address offset: 0x14 */
352    __IO uint32_t DHR12L2;     /*!< DAC channel2 12-bit left aligned data holding register,  Address offset: 0x18 */
353    __IO uint32_t DHR8R2;      /*!< DAC channel2 8-bit right-aligned data holding register,  Address offset: 0x1C */
354    __IO uint32_t DHR12RD;     /*!< Dual DAC 12-bit right-aligned data holding register,     Address offset: 0x20 */
355    __IO uint32_t DHR12LD;     /*!< DUAL DAC 12-bit left aligned data holding register,      Address offset: 0x24 */
356    __IO uint32_t DHR8RD;      /*!< DUAL DAC 8-bit right aligned data holding register,      Address offset: 0x28 */
357    __IO uint32_t DOR1;        /*!< DAC channel1 data output register,                       Address offset: 0x2C */
358    __IO uint32_t DOR2;        /*!< DAC channel2 data output register,                       Address offset: 0x30 */
359    __IO uint32_t SR;          /*!< DAC status register,                                     Address offset: 0x34 */
360    __IO uint32_t CCR;         /*!< DAC calibration control register,                        Address offset: 0x38 */
361    __IO uint32_t MCR;         /*!< DAC mode control register,                               Address offset: 0x3C */
362    __IO uint32_t SHSR1;       /*!< DAC Sample and Hold sample time register 1,              Address offset: 0x40 */
363    __IO uint32_t SHSR2;       /*!< DAC Sample and Hold sample time register 2,              Address offset: 0x44 */
364    __IO uint32_t SHHR;        /*!< DAC Sample and Hold hold time register,                  Address offset: 0x48 */
365    __IO uint32_t SHRR;        /*!< DAC Sample and Hold refresh time register,               Address offset: 0x4C */
366  } DAC_TypeDef;
367  
368  /**
369    * @brief DFSDM module registers
370    */
371  typedef struct
372  {
373    __IO uint32_t FLTCR1;      /*!< DFSDM control register1,                          Address offset: 0x100 */
374    __IO uint32_t FLTCR2;      /*!< DFSDM control register2,                          Address offset: 0x104 */
375    __IO uint32_t FLTISR;      /*!< DFSDM interrupt and status register,              Address offset: 0x108 */
376    __IO uint32_t FLTICR;      /*!< DFSDM interrupt flag clear register,              Address offset: 0x10C */
377    __IO uint32_t FLTJCHGR;    /*!< DFSDM injected channel group selection register,  Address offset: 0x110 */
378    __IO uint32_t FLTFCR;      /*!< DFSDM filter control register,                    Address offset: 0x114 */
379    __IO uint32_t FLTJDATAR;   /*!< DFSDM data register for injected group,           Address offset: 0x118 */
380    __IO uint32_t FLTRDATAR;   /*!< DFSDM data register for regular group,            Address offset: 0x11C */
381    __IO uint32_t FLTAWHTR;    /*!< DFSDM analog watchdog high threshold register,    Address offset: 0x120 */
382    __IO uint32_t FLTAWLTR;    /*!< DFSDM analog watchdog low threshold register,     Address offset: 0x124 */
383    __IO uint32_t FLTAWSR;     /*!< DFSDM analog watchdog status register             Address offset: 0x128 */
384    __IO uint32_t FLTAWCFR;    /*!< DFSDM analog watchdog clear flag register         Address offset: 0x12C */
385    __IO uint32_t FLTEXMAX;    /*!< DFSDM extreme detector maximum register,          Address offset: 0x130 */
386    __IO uint32_t FLTEXMIN;    /*!< DFSDM extreme detector minimum register           Address offset: 0x134 */
387    __IO uint32_t FLTCNVTIMR;  /*!< DFSDM conversion timer,                           Address offset: 0x138 */
388  } DFSDM_Filter_TypeDef;
389  
390  /**
391    * @brief DFSDM channel configuration registers
392    */
393  typedef struct
394  {
395    __IO uint32_t CHCFGR1;     /*!< DFSDM channel configuration register1,            Address offset: 0x00 */
396    __IO uint32_t CHCFGR2;     /*!< DFSDM channel configuration register2,            Address offset: 0x04 */
397    __IO uint32_t CHAWSCDR;    /*!< DFSDM channel analog watchdog and
398                                    short circuit detector register,                  Address offset: 0x08 */
399    __IO uint32_t CHWDATAR;    /*!< DFSDM channel watchdog filter data register,      Address offset: 0x0C */
400    __IO uint32_t CHDATINR;    /*!< DFSDM channel data input register,                Address offset: 0x10 */
401  } DFSDM_Channel_TypeDef;
402  
403  /**
404    * @brief Debug MCU
405    */
406  
407  typedef struct
408  {
409    __IO uint32_t IDCODE;      /*!< MCU device ID code,                 Address offset: 0x00 */
410    __IO uint32_t CR;          /*!< Debug MCU configuration register,   Address offset: 0x04 */
411    __IO uint32_t APB1FZR1;    /*!< Debug MCU APB1 freeze register 1,   Address offset: 0x08 */
412    __IO uint32_t APB1FZR2;    /*!< Debug MCU APB1 freeze register 2,   Address offset: 0x0C */
413    __IO uint32_t APB2FZ;      /*!< Debug MCU APB2 freeze register,     Address offset: 0x10 */
414  } DBGMCU_TypeDef;
415  
416  
417  /**
418    * @brief DMA Controller
419    */
420  
421  typedef struct
422  {
423    __IO uint32_t CCR;         /*!< DMA channel x configuration register        */
424    __IO uint32_t CNDTR;       /*!< DMA channel x number of data register       */
425    __IO uint32_t CPAR;        /*!< DMA channel x peripheral address register   */
426    __IO uint32_t CMAR;        /*!< DMA channel x memory address register       */
427  } DMA_Channel_TypeDef;
428  
429  typedef struct
430  {
431    __IO uint32_t ISR;         /*!< DMA interrupt status register,                 Address offset: 0x00 */
432    __IO uint32_t IFCR;        /*!< DMA interrupt flag clear register,             Address offset: 0x04 */
433  } DMA_TypeDef;
434  
435  typedef struct
436  {
437    __IO uint32_t CSELR;       /*!< DMA channel selection register              */
438  } DMA_Request_TypeDef;
439  
440  /* Legacy define */
441  #define DMA_request_TypeDef  DMA_Request_TypeDef
442  
443  
444  /**
445    * @brief External Interrupt/Event Controller
446    */
447  
448  typedef struct
449  {
450    __IO uint32_t IMR1;        /*!< EXTI Interrupt mask register 1,             Address offset: 0x00 */
451    __IO uint32_t EMR1;        /*!< EXTI Event mask register 1,                 Address offset: 0x04 */
452    __IO uint32_t RTSR1;       /*!< EXTI Rising trigger selection register 1,   Address offset: 0x08 */
453    __IO uint32_t FTSR1;       /*!< EXTI Falling trigger selection register 1,  Address offset: 0x0C */
454    __IO uint32_t SWIER1;      /*!< EXTI Software interrupt event register 1,   Address offset: 0x10 */
455    __IO uint32_t PR1;         /*!< EXTI Pending register 1,                    Address offset: 0x14 */
456    uint32_t      RESERVED1;   /*!< Reserved, 0x18                                                   */
457    uint32_t      RESERVED2;   /*!< Reserved, 0x1C                                                   */
458    __IO uint32_t IMR2;        /*!< EXTI Interrupt mask register 2,             Address offset: 0x20 */
459    __IO uint32_t EMR2;        /*!< EXTI Event mask register 2,                 Address offset: 0x24 */
460    __IO uint32_t RTSR2;       /*!< EXTI Rising trigger selection register 2,   Address offset: 0x28 */
461    __IO uint32_t FTSR2;       /*!< EXTI Falling trigger selection register 2,  Address offset: 0x2C */
462    __IO uint32_t SWIER2;      /*!< EXTI Software interrupt event register 2,   Address offset: 0x30 */
463    __IO uint32_t PR2;         /*!< EXTI Pending register 2,                    Address offset: 0x34 */
464  } EXTI_TypeDef;
465  
466  
467  /**
468    * @brief Firewall
469    */
470  
471  typedef struct
472  {
473    __IO uint32_t CSSA;        /*!< Code Segment Start Address register,              Address offset: 0x00 */
474    __IO uint32_t CSL;         /*!< Code Segment Length register,                      Address offset: 0x04 */
475    __IO uint32_t NVDSSA;      /*!< NON volatile data Segment Start Address register,  Address offset: 0x08 */
476    __IO uint32_t NVDSL;       /*!< NON volatile data Segment Length register,         Address offset: 0x0C */
477    __IO uint32_t VDSSA ;      /*!< Volatile data Segment Start Address register,      Address offset: 0x10 */
478    __IO uint32_t VDSL ;       /*!< Volatile data Segment Length register,             Address offset: 0x14 */
479    uint32_t      RESERVED1;   /*!< Reserved1,                                         Address offset: 0x18 */
480    uint32_t      RESERVED2;   /*!< Reserved2,                                         Address offset: 0x1C */
481    __IO uint32_t CR ;         /*!< Configuration  register,                           Address offset: 0x20 */
482  } FIREWALL_TypeDef;
483  
484  
485  /**
486    * @brief FLASH Registers
487    */
488  
489  typedef struct
490  {
491    __IO uint32_t ACR;              /*!< FLASH access control register,            Address offset: 0x00 */
492    __IO uint32_t PDKEYR;           /*!< FLASH power down key register,            Address offset: 0x04 */
493    __IO uint32_t KEYR;             /*!< FLASH key register,                       Address offset: 0x08 */
494    __IO uint32_t OPTKEYR;          /*!< FLASH option key register,                Address offset: 0x0C */
495    __IO uint32_t SR;               /*!< FLASH status register,                    Address offset: 0x10 */
496    __IO uint32_t CR;               /*!< FLASH control register,                   Address offset: 0x14 */
497    __IO uint32_t ECCR;             /*!< FLASH ECC register,                       Address offset: 0x18 */
498    __IO uint32_t RESERVED1;        /*!< Reserved1,                                Address offset: 0x1C */
499    __IO uint32_t OPTR;             /*!< FLASH option register,                    Address offset: 0x20 */
500    __IO uint32_t PCROP1SR;         /*!< FLASH bank1 PCROP start address register, Address offset: 0x24 */
501    __IO uint32_t PCROP1ER;         /*!< FLASH bank1 PCROP end address register,   Address offset: 0x28 */
502    __IO uint32_t WRP1AR;           /*!< FLASH bank1 WRP area A address register,  Address offset: 0x2C */
503    __IO uint32_t WRP1BR;           /*!< FLASH bank1 WRP area B address register,  Address offset: 0x30 */
504         uint32_t RESERVED2[4];     /*!< Reserved2,                           Address offset: 0x34-0x40 */
505    __IO uint32_t PCROP2SR;         /*!< FLASH bank2 PCROP start address register, Address offset: 0x44 */
506    __IO uint32_t PCROP2ER;         /*!< FLASH bank2 PCROP end address register,   Address offset: 0x48 */
507    __IO uint32_t WRP2AR;           /*!< FLASH bank2 WRP area A address register,  Address offset: 0x4C */
508    __IO uint32_t WRP2BR;           /*!< FLASH bank2 WRP area B address register,  Address offset: 0x50 */
509  } FLASH_TypeDef;
510  
511  
512  /**
513    * @brief Flexible Memory Controller
514    */
515  
516  typedef struct
517  {
518    __IO uint32_t BTCR[8];     /*!< NOR/PSRAM chip-select control register(BCR) and chip-select timing register(BTR), Address offset: 0x00-1C */
519  } FMC_Bank1_TypeDef;
520  
521  /**
522    * @brief Flexible Memory Controller Bank1E
523    */
524  
525  typedef struct
526  {
527    __IO uint32_t BWTR[7];     /*!< NOR/PSRAM write timing registers, Address offset: 0x104-0x11C */
528  } FMC_Bank1E_TypeDef;
529  
530  /**
531    * @brief Flexible Memory Controller Bank3
532    */
533  
534  typedef struct
535  {
536    __IO uint32_t PCR;        /*!< NAND Flash control register,                       Address offset: 0x80 */
537    __IO uint32_t SR;         /*!< NAND Flash FIFO status and interrupt register,     Address offset: 0x84 */
538    __IO uint32_t PMEM;       /*!< NAND Flash Common memory space timing register,    Address offset: 0x88 */
539    __IO uint32_t PATT;       /*!< NAND Flash Attribute memory space timing register, Address offset: 0x8C */
540    uint32_t      RESERVED0;  /*!< Reserved, 0x90                                                            */
541    __IO uint32_t ECCR;       /*!< NAND Flash ECC result registers,                   Address offset: 0x94 */
542  } FMC_Bank3_TypeDef;
543  
544  /**
545    * @brief General Purpose I/O
546    */
547  
548  typedef struct
549  {
550    __IO uint32_t MODER;       /*!< GPIO port mode register,               Address offset: 0x00      */
551    __IO uint32_t OTYPER;      /*!< GPIO port output type register,        Address offset: 0x04      */
552    __IO uint32_t OSPEEDR;     /*!< GPIO port output speed register,       Address offset: 0x08      */
553    __IO uint32_t PUPDR;       /*!< GPIO port pull-up/pull-down register,  Address offset: 0x0C      */
554    __IO uint32_t IDR;         /*!< GPIO port input data register,         Address offset: 0x10      */
555    __IO uint32_t ODR;         /*!< GPIO port output data register,        Address offset: 0x14      */
556    __IO uint32_t BSRR;        /*!< GPIO port bit set/reset  register,     Address offset: 0x18      */
557    __IO uint32_t LCKR;        /*!< GPIO port configuration lock register, Address offset: 0x1C      */
558    __IO uint32_t AFR[2];      /*!< GPIO alternate function registers,     Address offset: 0x20-0x24 */
559    __IO uint32_t BRR;         /*!< GPIO Bit Reset register,               Address offset: 0x28      */
560    __IO uint32_t ASCR;        /*!< GPIO analog switch control register,   Address offset: 0x2C     */
561  
562  } GPIO_TypeDef;
563  
564  
565  /**
566    * @brief Inter-integrated Circuit Interface
567    */
568  
569  typedef struct
570  {
571    __IO uint32_t CR1;         /*!< I2C Control register 1,            Address offset: 0x00 */
572    __IO uint32_t CR2;         /*!< I2C Control register 2,            Address offset: 0x04 */
573    __IO uint32_t OAR1;        /*!< I2C Own address 1 register,        Address offset: 0x08 */
574    __IO uint32_t OAR2;        /*!< I2C Own address 2 register,        Address offset: 0x0C */
575    __IO uint32_t TIMINGR;     /*!< I2C Timing register,               Address offset: 0x10 */
576    __IO uint32_t TIMEOUTR;    /*!< I2C Timeout register,              Address offset: 0x14 */
577    __IO uint32_t ISR;         /*!< I2C Interrupt and status register, Address offset: 0x18 */
578    __IO uint32_t ICR;         /*!< I2C Interrupt clear register,      Address offset: 0x1C */
579    __IO uint32_t PECR;        /*!< I2C PEC register,                  Address offset: 0x20 */
580    __IO uint32_t RXDR;        /*!< I2C Receive data register,         Address offset: 0x24 */
581    __IO uint32_t TXDR;        /*!< I2C Transmit data register,        Address offset: 0x28 */
582  } I2C_TypeDef;
583  
584  /**
585    * @brief Independent WATCHDOG
586    */
587  
588  typedef struct
589  {
590    __IO uint32_t KR;          /*!< IWDG Key register,       Address offset: 0x00 */
591    __IO uint32_t PR;          /*!< IWDG Prescaler register, Address offset: 0x04 */
592    __IO uint32_t RLR;         /*!< IWDG Reload register,    Address offset: 0x08 */
593    __IO uint32_t SR;          /*!< IWDG Status register,    Address offset: 0x0C */
594    __IO uint32_t WINR;        /*!< IWDG Window register,    Address offset: 0x10 */
595  } IWDG_TypeDef;
596  
597  /**
598    * @brief LCD
599    */
600  
601  typedef struct
602  {
603    __IO uint32_t CR;          /*!< LCD control register,              Address offset: 0x00 */
604    __IO uint32_t FCR;         /*!< LCD frame control register,        Address offset: 0x04 */
605    __IO uint32_t SR;          /*!< LCD status register,               Address offset: 0x08 */
606    __IO uint32_t CLR;         /*!< LCD clear register,                Address offset: 0x0C */
607    uint32_t RESERVED;         /*!< Reserved,                          Address offset: 0x10 */
608    __IO uint32_t RAM[16];     /*!< LCD display memory,           Address offset: 0x14-0x50 */
609  } LCD_TypeDef;
610  
611  /**
612    * @brief LPTIMER
613    */
614  typedef struct
615  {
616    __IO uint32_t ISR;         /*!< LPTIM Interrupt and Status register,                Address offset: 0x00 */
617    __IO uint32_t ICR;         /*!< LPTIM Interrupt Clear register,                     Address offset: 0x04 */
618    __IO uint32_t IER;         /*!< LPTIM Interrupt Enable register,                    Address offset: 0x08 */
619    __IO uint32_t CFGR;        /*!< LPTIM Configuration register,                       Address offset: 0x0C */
620    __IO uint32_t CR;          /*!< LPTIM Control register,                             Address offset: 0x10 */
621    __IO uint32_t CMP;         /*!< LPTIM Compare register,                             Address offset: 0x14 */
622    __IO uint32_t ARR;         /*!< LPTIM Autoreload register,                          Address offset: 0x18 */
623    __IO uint32_t CNT;         /*!< LPTIM Counter register,                             Address offset: 0x1C */
624    __IO uint32_t OR;          /*!< LPTIM Option register,                              Address offset: 0x20 */
625  } LPTIM_TypeDef;
626  
627  /**
628    * @brief Operational Amplifier (OPAMP)
629    */
630  
631  typedef struct
632  {
633    __IO uint32_t CSR;         /*!< OPAMP control/status register,                     Address offset: 0x00 */
634    __IO uint32_t OTR;         /*!< OPAMP offset trimming register for normal mode,    Address offset: 0x04 */
635    __IO uint32_t LPOTR;       /*!< OPAMP offset trimming register for low power mode, Address offset: 0x08 */
636  } OPAMP_TypeDef;
637  
638  typedef struct
639  {
640    __IO uint32_t CSR;         /*!< OPAMP control/status register, used for bits common to several OPAMP instances, Address offset: 0x00 */
641  } OPAMP_Common_TypeDef;
642  
643  /**
644    * @brief Power Control
645    */
646  
647  typedef struct
648  {
649    __IO uint32_t CR1;   /*!< PWR power control register 1,        Address offset: 0x00 */
650    __IO uint32_t CR2;   /*!< PWR power control register 2,        Address offset: 0x04 */
651    __IO uint32_t CR3;   /*!< PWR power control register 3,        Address offset: 0x08 */
652    __IO uint32_t CR4;   /*!< PWR power control register 4,        Address offset: 0x0C */
653    __IO uint32_t SR1;   /*!< PWR power status register 1,         Address offset: 0x10 */
654    __IO uint32_t SR2;   /*!< PWR power status register 2,         Address offset: 0x14 */
655    __IO uint32_t SCR;   /*!< PWR power status reset register,     Address offset: 0x18 */
656    uint32_t RESERVED;   /*!< Reserved,                            Address offset: 0x1C */
657    __IO uint32_t PUCRA; /*!< Pull_up control register of portA,   Address offset: 0x20 */
658    __IO uint32_t PDCRA; /*!< Pull_Down control register of portA, Address offset: 0x24 */
659    __IO uint32_t PUCRB; /*!< Pull_up control register of portB,   Address offset: 0x28 */
660    __IO uint32_t PDCRB; /*!< Pull_Down control register of portB, Address offset: 0x2C */
661    __IO uint32_t PUCRC; /*!< Pull_up control register of portC,   Address offset: 0x30 */
662    __IO uint32_t PDCRC; /*!< Pull_Down control register of portC, Address offset: 0x34 */
663    __IO uint32_t PUCRD; /*!< Pull_up control register of portD,   Address offset: 0x38 */
664    __IO uint32_t PDCRD; /*!< Pull_Down control register of portD, Address offset: 0x3C */
665    __IO uint32_t PUCRE; /*!< Pull_up control register of portE,   Address offset: 0x40 */
666    __IO uint32_t PDCRE; /*!< Pull_Down control register of portE, Address offset: 0x44 */
667    __IO uint32_t PUCRF; /*!< Pull_up control register of portF,   Address offset: 0x48 */
668    __IO uint32_t PDCRF; /*!< Pull_Down control register of portF, Address offset: 0x4C */
669    __IO uint32_t PUCRG; /*!< Pull_up control register of portG,   Address offset: 0x50 */
670    __IO uint32_t PDCRG; /*!< Pull_Down control register of portG, Address offset: 0x54 */
671    __IO uint32_t PUCRH; /*!< Pull_up control register of portH,   Address offset: 0x58 */
672    __IO uint32_t PDCRH; /*!< Pull_Down control register of portH, Address offset: 0x5C */
673  } PWR_TypeDef;
674  
675  
676  /**
677    * @brief QUAD Serial Peripheral Interface
678    */
679  
680  typedef struct
681  {
682    __IO uint32_t CR;          /*!< QUADSPI Control register,                           Address offset: 0x00 */
683    __IO uint32_t DCR;         /*!< QUADSPI Device Configuration register,              Address offset: 0x04 */
684    __IO uint32_t SR;          /*!< QUADSPI Status register,                            Address offset: 0x08 */
685    __IO uint32_t FCR;         /*!< QUADSPI Flag Clear register,                        Address offset: 0x0C */
686    __IO uint32_t DLR;         /*!< QUADSPI Data Length register,                       Address offset: 0x10 */
687    __IO uint32_t CCR;         /*!< QUADSPI Communication Configuration register,       Address offset: 0x14 */
688    __IO uint32_t AR;          /*!< QUADSPI Address register,                           Address offset: 0x18 */
689    __IO uint32_t ABR;         /*!< QUADSPI Alternate Bytes register,                   Address offset: 0x1C */
690    __IO uint32_t DR;          /*!< QUADSPI Data register,                              Address offset: 0x20 */
691    __IO uint32_t PSMKR;       /*!< QUADSPI Polling Status Mask register,               Address offset: 0x24 */
692    __IO uint32_t PSMAR;       /*!< QUADSPI Polling Status Match register,              Address offset: 0x28 */
693    __IO uint32_t PIR;         /*!< QUADSPI Polling Interval register,                  Address offset: 0x2C */
694    __IO uint32_t LPTR;        /*!< QUADSPI Low Power Timeout register,                 Address offset: 0x30 */
695  } QUADSPI_TypeDef;
696  
697  
698  /**
699    * @brief Reset and Clock Control
700    */
701  
702  typedef struct
703  {
704    __IO uint32_t CR;          /*!< RCC clock control register,                                              Address offset: 0x00 */
705    __IO uint32_t ICSCR;       /*!< RCC internal clock sources calibration register,                         Address offset: 0x04 */
706    __IO uint32_t CFGR;        /*!< RCC clock configuration register,                                        Address offset: 0x08 */
707    __IO uint32_t PLLCFGR;     /*!< RCC system PLL configuration register,                                   Address offset: 0x0C */
708    __IO uint32_t PLLSAI1CFGR; /*!< RCC PLL SAI1 configuration register,                                     Address offset: 0x10 */
709    __IO uint32_t PLLSAI2CFGR; /*!< RCC PLL SAI2 configuration register,                                     Address offset: 0x14 */
710    __IO uint32_t CIER;        /*!< RCC clock interrupt enable register,                                     Address offset: 0x18 */
711    __IO uint32_t CIFR;        /*!< RCC clock interrupt flag register,                                       Address offset: 0x1C */
712    __IO uint32_t CICR;        /*!< RCC clock interrupt clear register,                                      Address offset: 0x20 */
713    uint32_t      RESERVED0;   /*!< Reserved,                                                                Address offset: 0x24 */
714    __IO uint32_t AHB1RSTR;    /*!< RCC AHB1 peripheral reset register,                                      Address offset: 0x28 */
715    __IO uint32_t AHB2RSTR;    /*!< RCC AHB2 peripheral reset register,                                      Address offset: 0x2C */
716    __IO uint32_t AHB3RSTR;    /*!< RCC AHB3 peripheral reset register,                                      Address offset: 0x30 */
717    uint32_t      RESERVED1;   /*!< Reserved,                                                                Address offset: 0x34 */
718    __IO uint32_t APB1RSTR1;   /*!< RCC APB1 peripheral reset register 1,                                    Address offset: 0x38 */
719    __IO uint32_t APB1RSTR2;   /*!< RCC APB1 peripheral reset register 2,                                    Address offset: 0x3C */
720    __IO uint32_t APB2RSTR;    /*!< RCC APB2 peripheral reset register,                                      Address offset: 0x40 */
721    uint32_t      RESERVED2;   /*!< Reserved,                                                                Address offset: 0x44 */
722    __IO uint32_t AHB1ENR;     /*!< RCC AHB1 peripheral clocks enable register,                              Address offset: 0x48 */
723    __IO uint32_t AHB2ENR;     /*!< RCC AHB2 peripheral clocks enable register,                              Address offset: 0x4C */
724    __IO uint32_t AHB3ENR;     /*!< RCC AHB3 peripheral clocks enable register,                              Address offset: 0x50 */
725    uint32_t      RESERVED3;   /*!< Reserved,                                                                Address offset: 0x54 */
726    __IO uint32_t APB1ENR1;    /*!< RCC APB1 peripheral clocks enable register 1,                            Address offset: 0x58 */
727    __IO uint32_t APB1ENR2;    /*!< RCC APB1 peripheral clocks enable register 2,                            Address offset: 0x5C */
728    __IO uint32_t APB2ENR;     /*!< RCC APB2 peripheral clocks enable register,                              Address offset: 0x60 */
729    uint32_t      RESERVED4;   /*!< Reserved,                                                                Address offset: 0x64 */
730    __IO uint32_t AHB1SMENR;   /*!< RCC AHB1 peripheral clocks enable in sleep and stop modes register,      Address offset: 0x68 */
731    __IO uint32_t AHB2SMENR;   /*!< RCC AHB2 peripheral clocks enable in sleep and stop modes register,      Address offset: 0x6C */
732    __IO uint32_t AHB3SMENR;   /*!< RCC AHB3 peripheral clocks enable in sleep and stop modes register,      Address offset: 0x70 */
733    uint32_t      RESERVED5;   /*!< Reserved,                                                                Address offset: 0x74 */
734    __IO uint32_t APB1SMENR1;  /*!< RCC APB1 peripheral clocks enable in sleep mode and stop modes register 1, Address offset: 0x78 */
735    __IO uint32_t APB1SMENR2;  /*!< RCC APB1 peripheral clocks enable in sleep mode and stop modes register 2, Address offset: 0x7C */
736    __IO uint32_t APB2SMENR;   /*!< RCC APB2 peripheral clocks enable in sleep mode and stop modes register, Address offset: 0x80 */
737    uint32_t      RESERVED6;   /*!< Reserved,                                                                Address offset: 0x84 */
738    __IO uint32_t CCIPR;       /*!< RCC peripherals independent clock configuration register,                Address offset: 0x88 */
739    uint32_t      RESERVED7;   /*!< Reserved,                                                                Address offset: 0x8C */
740    __IO uint32_t BDCR;        /*!< RCC backup domain control register,                                      Address offset: 0x90 */
741    __IO uint32_t CSR;         /*!< RCC clock control & status register,                                     Address offset: 0x94 */
742  } RCC_TypeDef;
743  
744  /**
745    * @brief Real-Time Clock
746    */
747  
748  typedef struct
749  {
750    __IO uint32_t TR;          /*!< RTC time register,                                         Address offset: 0x00 */
751    __IO uint32_t DR;          /*!< RTC date register,                                         Address offset: 0x04 */
752    __IO uint32_t CR;          /*!< RTC control register,                                      Address offset: 0x08 */
753    __IO uint32_t ISR;         /*!< RTC initialization and status register,                    Address offset: 0x0C */
754    __IO uint32_t PRER;        /*!< RTC prescaler register,                                    Address offset: 0x10 */
755    __IO uint32_t WUTR;        /*!< RTC wakeup timer register,                                 Address offset: 0x14 */
756         uint32_t reserved;    /*!< Reserved  */
757    __IO uint32_t ALRMAR;      /*!< RTC alarm A register,                                      Address offset: 0x1C */
758    __IO uint32_t ALRMBR;      /*!< RTC alarm B register,                                      Address offset: 0x20 */
759    __IO uint32_t WPR;         /*!< RTC write protection register,                             Address offset: 0x24 */
760    __IO uint32_t SSR;         /*!< RTC sub second register,                                   Address offset: 0x28 */
761    __IO uint32_t SHIFTR;      /*!< RTC shift control register,                                Address offset: 0x2C */
762    __IO uint32_t TSTR;        /*!< RTC time stamp time register,                              Address offset: 0x30 */
763    __IO uint32_t TSDR;        /*!< RTC time stamp date register,                              Address offset: 0x34 */
764    __IO uint32_t TSSSR;       /*!< RTC time-stamp sub second register,                        Address offset: 0x38 */
765    __IO uint32_t CALR;        /*!< RTC calibration register,                                  Address offset: 0x3C */
766    __IO uint32_t TAMPCR;      /*!< RTC tamper configuration register,                         Address offset: 0x40 */
767    __IO uint32_t ALRMASSR;    /*!< RTC alarm A sub second register,                           Address offset: 0x44 */
768    __IO uint32_t ALRMBSSR;    /*!< RTC alarm B sub second register,                           Address offset: 0x48 */
769    __IO uint32_t OR;          /*!< RTC option register,                                       Address offset: 0x4C */
770    __IO uint32_t BKP0R;       /*!< RTC backup register 0,                                     Address offset: 0x50 */
771    __IO uint32_t BKP1R;       /*!< RTC backup register 1,                                     Address offset: 0x54 */
772    __IO uint32_t BKP2R;       /*!< RTC backup register 2,                                     Address offset: 0x58 */
773    __IO uint32_t BKP3R;       /*!< RTC backup register 3,                                     Address offset: 0x5C */
774    __IO uint32_t BKP4R;       /*!< RTC backup register 4,                                     Address offset: 0x60 */
775    __IO uint32_t BKP5R;       /*!< RTC backup register 5,                                     Address offset: 0x64 */
776    __IO uint32_t BKP6R;       /*!< RTC backup register 6,                                     Address offset: 0x68 */
777    __IO uint32_t BKP7R;       /*!< RTC backup register 7,                                     Address offset: 0x6C */
778    __IO uint32_t BKP8R;       /*!< RTC backup register 8,                                     Address offset: 0x70 */
779    __IO uint32_t BKP9R;       /*!< RTC backup register 9,                                     Address offset: 0x74 */
780    __IO uint32_t BKP10R;      /*!< RTC backup register 10,                                    Address offset: 0x78 */
781    __IO uint32_t BKP11R;      /*!< RTC backup register 11,                                    Address offset: 0x7C */
782    __IO uint32_t BKP12R;      /*!< RTC backup register 12,                                    Address offset: 0x80 */
783    __IO uint32_t BKP13R;      /*!< RTC backup register 13,                                    Address offset: 0x84 */
784    __IO uint32_t BKP14R;      /*!< RTC backup register 14,                                    Address offset: 0x88 */
785    __IO uint32_t BKP15R;      /*!< RTC backup register 15,                                    Address offset: 0x8C */
786    __IO uint32_t BKP16R;      /*!< RTC backup register 16,                                    Address offset: 0x90 */
787    __IO uint32_t BKP17R;      /*!< RTC backup register 17,                                    Address offset: 0x94 */
788    __IO uint32_t BKP18R;      /*!< RTC backup register 18,                                    Address offset: 0x98 */
789    __IO uint32_t BKP19R;      /*!< RTC backup register 19,                                    Address offset: 0x9C */
790    __IO uint32_t BKP20R;      /*!< RTC backup register 20,                                    Address offset: 0xA0 */
791    __IO uint32_t BKP21R;      /*!< RTC backup register 21,                                    Address offset: 0xA4 */
792    __IO uint32_t BKP22R;      /*!< RTC backup register 22,                                    Address offset: 0xA8 */
793    __IO uint32_t BKP23R;      /*!< RTC backup register 23,                                    Address offset: 0xAC */
794    __IO uint32_t BKP24R;      /*!< RTC backup register 24,                                    Address offset: 0xB0 */
795    __IO uint32_t BKP25R;      /*!< RTC backup register 25,                                    Address offset: 0xB4 */
796    __IO uint32_t BKP26R;      /*!< RTC backup register 26,                                    Address offset: 0xB8 */
797    __IO uint32_t BKP27R;      /*!< RTC backup register 27,                                    Address offset: 0xBC */
798    __IO uint32_t BKP28R;      /*!< RTC backup register 28,                                    Address offset: 0xC0 */
799    __IO uint32_t BKP29R;      /*!< RTC backup register 29,                                    Address offset: 0xC4 */
800    __IO uint32_t BKP30R;      /*!< RTC backup register 30,                                    Address offset: 0xC8 */
801    __IO uint32_t BKP31R;      /*!< RTC backup register 31,                                    Address offset: 0xCC */
802  } RTC_TypeDef;
803  
804  /**
805    * @brief Serial Audio Interface
806    */
807  
808  typedef struct
809  {
810    __IO uint32_t GCR;         /*!< SAI global configuration register,        Address offset: 0x00 */
811  } SAI_TypeDef;
812  
813  typedef struct
814  {
815    __IO uint32_t CR1;         /*!< SAI block x configuration register 1,     Address offset: 0x04 */
816    __IO uint32_t CR2;         /*!< SAI block x configuration register 2,     Address offset: 0x08 */
817    __IO uint32_t FRCR;        /*!< SAI block x frame configuration register, Address offset: 0x0C */
818    __IO uint32_t SLOTR;       /*!< SAI block x slot register,                Address offset: 0x10 */
819    __IO uint32_t IMR;         /*!< SAI block x interrupt mask register,      Address offset: 0x14 */
820    __IO uint32_t SR;          /*!< SAI block x status register,              Address offset: 0x18 */
821    __IO uint32_t CLRFR;       /*!< SAI block x clear flag register,          Address offset: 0x1C */
822    __IO uint32_t DR;          /*!< SAI block x data register,                Address offset: 0x20 */
823  } SAI_Block_TypeDef;
824  
825  
826  /**
827    * @brief Secure digital input/output Interface
828    */
829  
830  typedef struct
831  {
832    __IO uint32_t POWER;          /*!< SDMMC power control register,    Address offset: 0x00 */
833    __IO uint32_t CLKCR;          /*!< SDMMC clock control register,    Address offset: 0x04 */
834    __IO uint32_t ARG;            /*!< SDMMC argument register,         Address offset: 0x08 */
835    __IO uint32_t CMD;            /*!< SDMMC command register,          Address offset: 0x0C */
836    __I uint32_t  RESPCMD;        /*!< SDMMC command response register, Address offset: 0x10 */
837    __I uint32_t  RESP1;          /*!< SDMMC response 1 register,       Address offset: 0x14 */
838    __I uint32_t  RESP2;          /*!< SDMMC response 2 register,       Address offset: 0x18 */
839    __I uint32_t  RESP3;          /*!< SDMMC response 3 register,       Address offset: 0x1C */
840    __I uint32_t  RESP4;          /*!< SDMMC response 4 register,       Address offset: 0x20 */
841    __IO uint32_t DTIMER;         /*!< SDMMC data timer register,       Address offset: 0x24 */
842    __IO uint32_t DLEN;           /*!< SDMMC data length register,      Address offset: 0x28 */
843    __IO uint32_t DCTRL;          /*!< SDMMC data control register,     Address offset: 0x2C */
844    __I uint32_t  DCOUNT;         /*!< SDMMC data counter register,     Address offset: 0x30 */
845    __I uint32_t  STA;            /*!< SDMMC status register,           Address offset: 0x34 */
846    __IO uint32_t ICR;            /*!< SDMMC interrupt clear register,  Address offset: 0x38 */
847    __IO uint32_t MASK;           /*!< SDMMC mask register,             Address offset: 0x3C */
848    uint32_t      RESERVED0[2];   /*!< Reserved, 0x40-0x44                                  */
849    __I uint32_t  FIFOCNT;        /*!< SDMMC FIFO counter register,     Address offset: 0x48 */
850    uint32_t      RESERVED1[13];  /*!< Reserved, 0x4C-0x7C                                  */
851    __IO uint32_t FIFO;           /*!< SDMMC data FIFO register,        Address offset: 0x80 */
852  } SDMMC_TypeDef;
853  
854  
855  /**
856    * @brief Serial Peripheral Interface
857    */
858  
859  typedef struct
860  {
861    __IO uint32_t CR1;         /*!< SPI Control register 1,                              Address offset: 0x00 */
862    __IO uint32_t CR2;         /*!< SPI Control register 2,                              Address offset: 0x04 */
863    __IO uint32_t SR;          /*!< SPI Status register,                                 Address offset: 0x08 */
864    __IO uint32_t DR;          /*!< SPI data register,                                   Address offset: 0x0C */
865    __IO uint32_t CRCPR;       /*!< SPI CRC polynomial register,                         Address offset: 0x10 */
866    __IO uint32_t RXCRCR;      /*!< SPI Rx CRC register,                                 Address offset: 0x14 */
867    __IO uint32_t TXCRCR;      /*!< SPI Tx CRC register,                                 Address offset: 0x18 */
868  } SPI_TypeDef;
869  
870  
871  /**
872    * @brief Single Wire Protocol Master Interface SPWMI
873    */
874  
875  typedef struct
876  {
877    __IO uint32_t CR;          /*!< SWPMI Configuration/Control register,     Address offset: 0x00 */
878    __IO uint32_t BRR;         /*!< SWPMI bitrate register,                   Address offset: 0x04 */
879      uint32_t  RESERVED1;     /*!< Reserved, 0x08                                                 */
880    __IO uint32_t ISR;         /*!< SWPMI Interrupt and Status register,      Address offset: 0x0C */
881    __IO uint32_t ICR;         /*!< SWPMI Interrupt Flag Clear register,      Address offset: 0x10 */
882    __IO uint32_t IER;         /*!< SWPMI Interrupt Enable register,          Address offset: 0x14 */
883    __IO uint32_t RFL;         /*!< SWPMI Receive Frame Length register,      Address offset: 0x18 */
884    __IO uint32_t TDR;         /*!< SWPMI Transmit data register,             Address offset: 0x1C */
885    __IO uint32_t RDR;         /*!< SWPMI Receive data register,              Address offset: 0x20 */
886    __IO uint32_t OR;          /*!< SWPMI Option register,                    Address offset: 0x24 */
887  } SWPMI_TypeDef;
888  
889  
890  /**
891    * @brief System configuration controller
892    */
893  
894  typedef struct
895  {
896    __IO uint32_t MEMRMP;      /*!< SYSCFG memory remap register,                      Address offset: 0x00      */
897    __IO uint32_t CFGR1;       /*!< SYSCFG configuration register 1,                   Address offset: 0x04      */
898    __IO uint32_t EXTICR[4];   /*!< SYSCFG external interrupt configuration registers, Address offset: 0x08-0x14 */
899    __IO uint32_t SCSR;        /*!< SYSCFG SRAM2 control and status register,          Address offset: 0x18      */
900    __IO uint32_t CFGR2;       /*!< SYSCFG configuration register 2,                   Address offset: 0x1C      */
901    __IO uint32_t SWPR;        /*!< SYSCFG SRAM2 write protection register,            Address offset: 0x20      */
902    __IO uint32_t SKR;         /*!< SYSCFG SRAM2 key register,                         Address offset: 0x24      */
903  } SYSCFG_TypeDef;
904  
905  
906  /**
907    * @brief TIM
908    */
909  
910  typedef struct
911  {
912    __IO uint32_t CR1;         /*!< TIM control register 1,                   Address offset: 0x00 */
913    __IO uint32_t CR2;         /*!< TIM control register 2,                   Address offset: 0x04 */
914    __IO uint32_t SMCR;        /*!< TIM slave mode control register,          Address offset: 0x08 */
915    __IO uint32_t DIER;        /*!< TIM DMA/interrupt enable register,        Address offset: 0x0C */
916    __IO uint32_t SR;          /*!< TIM status register,                      Address offset: 0x10 */
917    __IO uint32_t EGR;         /*!< TIM event generation register,            Address offset: 0x14 */
918    __IO uint32_t CCMR1;       /*!< TIM capture/compare mode register 1,      Address offset: 0x18 */
919    __IO uint32_t CCMR2;       /*!< TIM capture/compare mode register 2,      Address offset: 0x1C */
920    __IO uint32_t CCER;        /*!< TIM capture/compare enable register,      Address offset: 0x20 */
921    __IO uint32_t CNT;         /*!< TIM counter register,                     Address offset: 0x24 */
922    __IO uint32_t PSC;         /*!< TIM prescaler,                            Address offset: 0x28 */
923    __IO uint32_t ARR;         /*!< TIM auto-reload register,                 Address offset: 0x2C */
924    __IO uint32_t RCR;         /*!< TIM repetition counter register,          Address offset: 0x30 */
925    __IO uint32_t CCR1;        /*!< TIM capture/compare register 1,           Address offset: 0x34 */
926    __IO uint32_t CCR2;        /*!< TIM capture/compare register 2,           Address offset: 0x38 */
927    __IO uint32_t CCR3;        /*!< TIM capture/compare register 3,           Address offset: 0x3C */
928    __IO uint32_t CCR4;        /*!< TIM capture/compare register 4,           Address offset: 0x40 */
929    __IO uint32_t BDTR;        /*!< TIM break and dead-time register,         Address offset: 0x44 */
930    __IO uint32_t DCR;         /*!< TIM DMA control register,                 Address offset: 0x48 */
931    __IO uint32_t DMAR;        /*!< TIM DMA address for full transfer,        Address offset: 0x4C */
932    __IO uint32_t OR1;         /*!< TIM option register 1,                    Address offset: 0x50 */
933    __IO uint32_t CCMR3;       /*!< TIM capture/compare mode register 3,      Address offset: 0x54 */
934    __IO uint32_t CCR5;        /*!< TIM capture/compare register5,            Address offset: 0x58 */
935    __IO uint32_t CCR6;        /*!< TIM capture/compare register6,            Address offset: 0x5C */
936    __IO uint32_t OR2;         /*!< TIM option register 2,                    Address offset: 0x60 */
937    __IO uint32_t OR3;         /*!< TIM option register 3,                    Address offset: 0x64 */
938  } TIM_TypeDef;
939  
940  
941  /**
942    * @brief Touch Sensing Controller (TSC)
943    */
944  
945  typedef struct
946  {
947    __IO uint32_t CR;            /*!< TSC control register,                                     Address offset: 0x00 */
948    __IO uint32_t IER;           /*!< TSC interrupt enable register,                            Address offset: 0x04 */
949    __IO uint32_t ICR;           /*!< TSC interrupt clear register,                             Address offset: 0x08 */
950    __IO uint32_t ISR;           /*!< TSC interrupt status register,                            Address offset: 0x0C */
951    __IO uint32_t IOHCR;         /*!< TSC I/O hysteresis control register,                      Address offset: 0x10 */
952    uint32_t      RESERVED1;     /*!< Reserved,                                                 Address offset: 0x14 */
953    __IO uint32_t IOASCR;        /*!< TSC I/O analog switch control register,                   Address offset: 0x18 */
954    uint32_t      RESERVED2;     /*!< Reserved,                                                 Address offset: 0x1C */
955    __IO uint32_t IOSCR;         /*!< TSC I/O sampling control register,                        Address offset: 0x20 */
956    uint32_t      RESERVED3;     /*!< Reserved,                                                 Address offset: 0x24 */
957    __IO uint32_t IOCCR;         /*!< TSC I/O channel control register,                         Address offset: 0x28 */
958    uint32_t      RESERVED4;     /*!< Reserved,                                                 Address offset: 0x2C */
959    __IO uint32_t IOGCSR;        /*!< TSC I/O group control status register,                    Address offset: 0x30 */
960    __IO uint32_t IOGXCR[8];     /*!< TSC I/O group x counter register,                         Address offset: 0x34-50 */
961  } TSC_TypeDef;
962  
963  /**
964    * @brief Universal Synchronous Asynchronous Receiver Transmitter
965    */
966  
967  typedef struct
968  {
969    __IO uint32_t CR1;         /*!< USART Control register 1,                 Address offset: 0x00 */
970    __IO uint32_t CR2;         /*!< USART Control register 2,                 Address offset: 0x04 */
971    __IO uint32_t CR3;         /*!< USART Control register 3,                 Address offset: 0x08 */
972    __IO uint32_t BRR;         /*!< USART Baud rate register,                 Address offset: 0x0C */
973    __IO uint16_t GTPR;        /*!< USART Guard time and prescaler register,  Address offset: 0x10 */
974    uint16_t  RESERVED2;       /*!< Reserved, 0x12                                                 */
975    __IO uint32_t RTOR;        /*!< USART Receiver Time Out register,         Address offset: 0x14 */
976    __IO uint16_t RQR;         /*!< USART Request register,                   Address offset: 0x18 */
977    uint16_t  RESERVED3;       /*!< Reserved, 0x1A                                                 */
978    __IO uint32_t ISR;         /*!< USART Interrupt and status register,      Address offset: 0x1C */
979    __IO uint32_t ICR;         /*!< USART Interrupt flag Clear register,      Address offset: 0x20 */
980    __IO uint16_t RDR;         /*!< USART Receive Data register,              Address offset: 0x24 */
981    uint16_t  RESERVED4;       /*!< Reserved, 0x26                                                 */
982    __IO uint16_t TDR;         /*!< USART Transmit Data register,             Address offset: 0x28 */
983    uint16_t  RESERVED5;       /*!< Reserved, 0x2A                                                 */
984  } USART_TypeDef;
985  
986  /**
987    * @brief VREFBUF
988    */
989  
990  typedef struct
991  {
992    __IO uint32_t CSR;         /*!< VREFBUF control and status register,         Address offset: 0x00 */
993    __IO uint32_t CCR;         /*!< VREFBUF calibration and control register,    Address offset: 0x04 */
994  } VREFBUF_TypeDef;
995  
996  /**
997    * @brief Window WATCHDOG
998    */
999  
1000  typedef struct
1001  {
1002    __IO uint32_t CR;          /*!< WWDG Control register,       Address offset: 0x00 */
1003    __IO uint32_t CFR;         /*!< WWDG Configuration register, Address offset: 0x04 */
1004    __IO uint32_t SR;          /*!< WWDG Status register,        Address offset: 0x08 */
1005  } WWDG_TypeDef;
1006  
1007  /**
1008    * @brief RNG
1009    */
1010  
1011  typedef struct
1012  {
1013    __IO uint32_t CR;  /*!< RNG control register, Address offset: 0x00 */
1014    __IO uint32_t SR;  /*!< RNG status register,  Address offset: 0x04 */
1015    __IO uint32_t DR;  /*!< RNG data register,    Address offset: 0x08 */
1016  } RNG_TypeDef;
1017  
1018  /**
1019    * @brief USB_OTG_Core_register
1020    */
1021  typedef struct
1022  {
1023    __IO uint32_t GOTGCTL;              /*!<  USB_OTG Control and Status Register          000h*/
1024    __IO uint32_t GOTGINT;              /*!<  USB_OTG Interrupt Register                   004h*/
1025    __IO uint32_t GAHBCFG;              /*!<  Core AHB Configuration Register              008h*/
1026    __IO uint32_t GUSBCFG;              /*!<  Core USB Configuration Register              00Ch*/
1027    __IO uint32_t GRSTCTL;              /*!<  Core Reset Register                          010h*/
1028    __IO uint32_t GINTSTS;              /*!<  Core Interrupt Register                      014h*/
1029    __IO uint32_t GINTMSK;              /*!<  Core Interrupt Mask Register                 018h*/
1030    __IO uint32_t GRXSTSR;              /*!<  Receive Sts Q Read Register                  01Ch*/
1031    __IO uint32_t GRXSTSP;              /*!<  Receive Sts Q Read & POP Register            020h*/
1032    __IO uint32_t GRXFSIZ;              /*!<  Receive FIFO Size Register                   024h*/
1033    __IO uint32_t DIEPTXF0_HNPTXFSIZ;   /*!<  EP0 / Non Periodic Tx FIFO Size Register     028h*/
1034    __IO uint32_t HNPTXSTS;             /*!<  Non Periodic Tx FIFO/Queue Sts reg           02Ch*/
1035    uint32_t Reserved30[2];             /*!<  Reserved                                     030h*/
1036    __IO uint32_t GCCFG;                /*!<  General Purpose IO Register                  038h*/
1037    __IO uint32_t CID;                  /*!<  User ID Register                             03Ch*/
1038    __IO uint32_t GSNPSID;              /*!<  USB_OTG core ID                              040h*/
1039    __IO uint32_t GHWCFG1;              /*!<  User HW config1                              044h*/
1040    __IO uint32_t GHWCFG2;              /*!<  User HW config2                              048h*/
1041    __IO uint32_t GHWCFG3;              /*!<  User HW config3                              04Ch*/
1042    uint32_t  Reserved6;                /*!<  Reserved                                     050h*/
1043    __IO uint32_t GLPMCFG;              /*!<  LPM Register                                 054h*/
1044    __IO uint32_t GPWRDN;               /*!<  Power Down Register                          058h*/
1045    __IO uint32_t GDFIFOCFG;            /*!<  DFIFO Software Config Register               05Ch*/
1046     __IO uint32_t GADPCTL;             /*!<  ADP Timer, Control and Status Register       060h*/
1047      uint32_t  Reserved43[39];         /*!<  Reserved                                064h-0FFh*/
1048    __IO uint32_t HPTXFSIZ;             /*!<  Host Periodic Tx FIFO Size Reg               100h*/
1049    __IO uint32_t DIEPTXF[0x0F];        /*!<  dev Periodic Transmit FIFO */
1050  } USB_OTG_GlobalTypeDef;
1051  
1052  /**
1053    * @brief USB_OTG_device_Registers
1054    */
1055  typedef struct
1056  {
1057    __IO uint32_t DCFG;        /* dev Configuration Register   800h*/
1058    __IO uint32_t DCTL;        /* dev Control Register         804h*/
1059    __IO uint32_t DSTS;        /* dev Status Register (RO)     808h*/
1060    uint32_t Reserved0C;       /* Reserved                     80Ch*/
1061    __IO uint32_t DIEPMSK;     /* dev IN Endpoint Mask         810h*/
1062    __IO uint32_t DOEPMSK;     /* dev OUT Endpoint Mask        814h*/
1063    __IO uint32_t DAINT;       /* dev All Endpoints Itr Reg    818h*/
1064    __IO uint32_t DAINTMSK;    /* dev All Endpoints Itr Mask   81Ch*/
1065    uint32_t Reserved20;       /* Reserved                     820h*/
1066    uint32_t Reserved24;       /* Reserved                     824h*/
1067    __IO uint32_t DVBUSDIS;    /* dev VBUS discharge Register  828h*/
1068    __IO uint32_t DVBUSPULSE;  /* dev VBUS Pulse Register      82Ch*/
1069    __IO uint32_t DTHRCTL;     /* dev thr                      830h*/
1070    __IO uint32_t DIEPEMPMSK;  /* dev empty msk                834h*/
1071    __IO uint32_t DEACHINT;    /* dedicated EP interrupt       838h*/
1072    __IO uint32_t DEACHMSK;    /* dedicated EP msk             83Ch*/
1073    uint32_t Reserved40;       /* Reserved                     840h*/
1074    __IO uint32_t DINEP1MSK;   /* dedicated EP mask            844h*/
1075    uint32_t  Reserved44[15];  /* Reserved                 848-880h*/
1076    __IO uint32_t DOUTEP1MSK;  /* dedicated EP msk             884h*/
1077  } USB_OTG_DeviceTypeDef;
1078  
1079  /**
1080    * @brief USB_OTG_IN_Endpoint-Specific_Register
1081    */
1082  typedef struct
1083  {
1084    __IO uint32_t DIEPCTL;     /* dev IN Endpoint Control Reg 900h + (ep_num * 20h) + 00h*/
1085    uint32_t Reserved04;       /* Reserved                       900h + (ep_num * 20h) + 04h*/
1086    __IO uint32_t DIEPINT;     /* dev IN Endpoint Itr Reg     900h + (ep_num * 20h) + 08h*/
1087    uint32_t Reserved0C;       /* Reserved                       900h + (ep_num * 20h) + 0Ch*/
1088    __IO uint32_t DIEPTSIZ;    /* IN Endpoint Txfer Size   900h + (ep_num * 20h) + 10h*/
1089    __IO uint32_t DIEPDMA;     /* IN Endpoint DMA Address Reg    900h + (ep_num * 20h) + 14h*/
1090    __IO uint32_t DTXFSTS;     /*IN Endpoint Tx FIFO Status Reg 900h + (ep_num * 20h) + 18h*/
1091    uint32_t Reserved18;       /* Reserved  900h+(ep_num*20h)+1Ch-900h+ (ep_num * 20h) + 1Ch*/
1092  } USB_OTG_INEndpointTypeDef;
1093  
1094  /**
1095    * @brief USB_OTG_OUT_Endpoint-Specific_Registers
1096    */
1097  typedef struct
1098  {
1099    __IO uint32_t DOEPCTL;     /* dev OUT Endpoint Control Reg  B00h + (ep_num * 20h) + 00h*/
1100    uint32_t Reserved04;       /* Reserved                      B00h + (ep_num * 20h) + 04h*/
1101    __IO uint32_t DOEPINT;     /* dev OUT Endpoint Itr Reg      B00h + (ep_num * 20h) + 08h*/
1102    uint32_t Reserved0C;       /* Reserved                      B00h + (ep_num * 20h) + 0Ch*/
1103    __IO uint32_t DOEPTSIZ;    /* dev OUT Endpoint Txfer Size   B00h + (ep_num * 20h) + 10h*/
1104    __IO uint32_t DOEPDMA;     /* dev OUT Endpoint DMA Address  B00h + (ep_num * 20h) + 14h*/
1105    uint32_t Reserved18[2];    /* Reserved B00h + (ep_num * 20h) + 18h - B00h + (ep_num * 20h) + 1Ch*/
1106  } USB_OTG_OUTEndpointTypeDef;
1107  
1108  /**
1109    * @brief USB_OTG_Host_Mode_Register_Structures
1110    */
1111  typedef struct
1112  {
1113    __IO uint32_t HCFG;        /* Host Configuration Register    400h*/
1114    __IO uint32_t HFIR;        /* Host Frame Interval Register   404h*/
1115    __IO uint32_t HFNUM;       /* Host Frame Nbr/Frame Remaining 408h*/
1116    uint32_t Reserved40C;      /* Reserved                       40Ch*/
1117    __IO uint32_t HPTXSTS;     /* Host Periodic Tx FIFO/ Queue Status 410h*/
1118    __IO uint32_t HAINT;       /* Host All Channels Interrupt Register 414h*/
1119    __IO uint32_t HAINTMSK;    /* Host All Channels Interrupt Mask 418h*/
1120  } USB_OTG_HostTypeDef;
1121  
1122  /**
1123    * @brief USB_OTG_Host_Channel_Specific_Registers
1124    */
1125  typedef struct
1126  {
1127    __IO uint32_t HCCHAR;
1128    __IO uint32_t HCSPLT;
1129    __IO uint32_t HCINT;
1130    __IO uint32_t HCINTMSK;
1131    __IO uint32_t HCTSIZ;
1132    __IO uint32_t HCDMA;
1133    uint32_t Reserved[2];
1134  } USB_OTG_HostChannelTypeDef;
1135  
1136  /**
1137    * @}
1138    */
1139  
1140  /** @addtogroup Peripheral_memory_map
1141    * @{
1142    */
1143  #define FLASH_BASE            (0x08000000UL) /*!< FLASH(up to 1 MB) base address */
1144  #define SRAM1_BASE            (0x20000000UL) /*!< SRAM1(up to 96 KB) base address */
1145  #define SRAM2_BASE            (0x10000000UL) /*!< SRAM2(32 KB) base address */
1146  #define PERIPH_BASE           (0x40000000UL) /*!< Peripheral base address */
1147  #define FMC_BASE              (0x60000000UL) /*!< FMC base address */
1148  #define QSPI_BASE             (0x90000000UL) /*!< QUADSPI memories accessible over AHB base address */
1149  
1150  #define FMC_R_BASE            (0xA0000000UL) /*!< FMC  control registers base address */
1151  #define QSPI_R_BASE           (0xA0001000UL) /*!< QUADSPI control registers base address */
1152  #define SRAM1_BB_BASE         (0x22000000UL) /*!< SRAM1(96 KB) base address in the bit-band region */
1153  #define PERIPH_BB_BASE        (0x42000000UL) /*!< Peripheral base address in the bit-band region */
1154  
1155  /* Legacy defines */
1156  #define SRAM_BASE             SRAM1_BASE
1157  #define SRAM_BB_BASE          SRAM1_BB_BASE
1158  
1159  #define SRAM1_SIZE_MAX        (0x00018000UL) /*!< maximum SRAM1 size (up to 96 KBytes) */
1160  #define SRAM2_SIZE            (0x00008000UL) /*!< SRAM2 size (32 KBytes) */
1161  
1162  /*!< Peripheral memory map */
1163  #define APB1PERIPH_BASE        PERIPH_BASE
1164  #define APB2PERIPH_BASE       (PERIPH_BASE + 0x00010000UL)
1165  #define AHB1PERIPH_BASE       (PERIPH_BASE + 0x00020000UL)
1166  #define AHB2PERIPH_BASE       (PERIPH_BASE + 0x08000000UL)
1167  
1168  #define FMC_BANK1             FMC_BASE
1169  #define FMC_BANK1_1           FMC_BANK1
1170  #define FMC_BANK1_2           (FMC_BANK1 + 0x04000000UL)
1171  #define FMC_BANK1_3           (FMC_BANK1 + 0x08000000UL)
1172  #define FMC_BANK1_4           (FMC_BANK1 + 0x0C000000UL)
1173  #define FMC_BANK3             (FMC_BASE  + 0x20000000UL)
1174  
1175  /*!< APB1 peripherals */
1176  #define TIM2_BASE             (APB1PERIPH_BASE + 0x0000UL)
1177  #define TIM3_BASE             (APB1PERIPH_BASE + 0x0400UL)
1178  #define TIM4_BASE             (APB1PERIPH_BASE + 0x0800UL)
1179  #define TIM5_BASE             (APB1PERIPH_BASE + 0x0C00UL)
1180  #define TIM6_BASE             (APB1PERIPH_BASE + 0x1000UL)
1181  #define TIM7_BASE             (APB1PERIPH_BASE + 0x1400UL)
1182  #define LCD_BASE              (APB1PERIPH_BASE + 0x2400UL)
1183  #define RTC_BASE              (APB1PERIPH_BASE + 0x2800UL)
1184  #define WWDG_BASE             (APB1PERIPH_BASE + 0x2C00UL)
1185  #define IWDG_BASE             (APB1PERIPH_BASE + 0x3000UL)
1186  #define SPI2_BASE             (APB1PERIPH_BASE + 0x3800UL)
1187  #define SPI3_BASE             (APB1PERIPH_BASE + 0x3C00UL)
1188  #define USART2_BASE           (APB1PERIPH_BASE + 0x4400UL)
1189  #define USART3_BASE           (APB1PERIPH_BASE + 0x4800UL)
1190  #define UART4_BASE            (APB1PERIPH_BASE + 0x4C00UL)
1191  #define UART5_BASE            (APB1PERIPH_BASE + 0x5000UL)
1192  #define I2C1_BASE             (APB1PERIPH_BASE + 0x5400UL)
1193  #define I2C2_BASE             (APB1PERIPH_BASE + 0x5800UL)
1194  #define I2C3_BASE             (APB1PERIPH_BASE + 0x5C00UL)
1195  #define CAN1_BASE             (APB1PERIPH_BASE + 0x6400UL)
1196  #define PWR_BASE              (APB1PERIPH_BASE + 0x7000UL)
1197  #define DAC_BASE              (APB1PERIPH_BASE + 0x7400UL)
1198  #define DAC1_BASE             (APB1PERIPH_BASE + 0x7400UL)
1199  #define OPAMP_BASE            (APB1PERIPH_BASE + 0x7800UL)
1200  #define OPAMP1_BASE           (APB1PERIPH_BASE + 0x7800UL)
1201  #define OPAMP2_BASE           (APB1PERIPH_BASE + 0x7810UL)
1202  #define LPTIM1_BASE           (APB1PERIPH_BASE + 0x7C00UL)
1203  #define LPUART1_BASE          (APB1PERIPH_BASE + 0x8000UL)
1204  #define SWPMI1_BASE           (APB1PERIPH_BASE + 0x8800UL)
1205  #define LPTIM2_BASE           (APB1PERIPH_BASE + 0x9400UL)
1206  
1207  
1208  /*!< APB2 peripherals */
1209  #define SYSCFG_BASE           (APB2PERIPH_BASE + 0x0000UL)
1210  #define VREFBUF_BASE          (APB2PERIPH_BASE + 0x0030UL)
1211  #define COMP1_BASE            (APB2PERIPH_BASE + 0x0200UL)
1212  #define COMP2_BASE            (APB2PERIPH_BASE + 0x0204UL)
1213  #define EXTI_BASE             (APB2PERIPH_BASE + 0x0400UL)
1214  #define FIREWALL_BASE         (APB2PERIPH_BASE + 0x1C00UL)
1215  #define SDMMC1_BASE           (APB2PERIPH_BASE + 0x2800UL)
1216  #define TIM1_BASE             (APB2PERIPH_BASE + 0x2C00UL)
1217  #define SPI1_BASE             (APB2PERIPH_BASE + 0x3000UL)
1218  #define TIM8_BASE             (APB2PERIPH_BASE + 0x3400UL)
1219  #define USART1_BASE           (APB2PERIPH_BASE + 0x3800UL)
1220  #define TIM15_BASE            (APB2PERIPH_BASE + 0x4000UL)
1221  #define TIM16_BASE            (APB2PERIPH_BASE + 0x4400UL)
1222  #define TIM17_BASE            (APB2PERIPH_BASE + 0x4800UL)
1223  #define SAI1_BASE             (APB2PERIPH_BASE + 0x5400UL)
1224  #define SAI1_Block_A_BASE     (SAI1_BASE + 0x0004UL)
1225  #define SAI1_Block_B_BASE     (SAI1_BASE + 0x0024UL)
1226  #define SAI2_BASE             (APB2PERIPH_BASE + 0x5800UL)
1227  #define SAI2_Block_A_BASE     (SAI2_BASE + 0x0004UL)
1228  #define SAI2_Block_B_BASE     (SAI2_BASE + 0x0024UL)
1229  #define DFSDM1_BASE           (APB2PERIPH_BASE + 0x6000UL)
1230  #define DFSDM1_Channel0_BASE  (DFSDM1_BASE + 0x0000UL)
1231  #define DFSDM1_Channel1_BASE  (DFSDM1_BASE + 0x0020UL)
1232  #define DFSDM1_Channel2_BASE  (DFSDM1_BASE + 0x0040UL)
1233  #define DFSDM1_Channel3_BASE  (DFSDM1_BASE + 0x0060UL)
1234  #define DFSDM1_Channel4_BASE  (DFSDM1_BASE + 0x0080UL)
1235  #define DFSDM1_Channel5_BASE  (DFSDM1_BASE + 0x00A0UL)
1236  #define DFSDM1_Channel6_BASE  (DFSDM1_BASE + 0x00C0UL)
1237  #define DFSDM1_Channel7_BASE  (DFSDM1_BASE + 0x00E0UL)
1238  #define DFSDM1_Filter0_BASE   (DFSDM1_BASE + 0x0100UL)
1239  #define DFSDM1_Filter1_BASE   (DFSDM1_BASE + 0x0180UL)
1240  #define DFSDM1_Filter2_BASE   (DFSDM1_BASE + 0x0200UL)
1241  #define DFSDM1_Filter3_BASE   (DFSDM1_BASE + 0x0280UL)
1242  
1243  /*!< AHB1 peripherals */
1244  #define DMA1_BASE             (AHB1PERIPH_BASE)
1245  #define DMA2_BASE             (AHB1PERIPH_BASE + 0x0400UL)
1246  #define RCC_BASE              (AHB1PERIPH_BASE + 0x1000UL)
1247  #define FLASH_R_BASE          (AHB1PERIPH_BASE + 0x2000UL)
1248  #define CRC_BASE              (AHB1PERIPH_BASE + 0x3000UL)
1249  #define TSC_BASE              (AHB1PERIPH_BASE + 0x4000UL)
1250  
1251  
1252  #define DMA1_Channel1_BASE    (DMA1_BASE + 0x0008UL)
1253  #define DMA1_Channel2_BASE    (DMA1_BASE + 0x001CUL)
1254  #define DMA1_Channel3_BASE    (DMA1_BASE + 0x0030UL)
1255  #define DMA1_Channel4_BASE    (DMA1_BASE + 0x0044UL)
1256  #define DMA1_Channel5_BASE    (DMA1_BASE + 0x0058UL)
1257  #define DMA1_Channel6_BASE    (DMA1_BASE + 0x006CUL)
1258  #define DMA1_Channel7_BASE    (DMA1_BASE + 0x0080UL)
1259  #define DMA1_CSELR_BASE       (DMA1_BASE + 0x00A8UL)
1260  
1261  
1262  #define DMA2_Channel1_BASE    (DMA2_BASE + 0x0008UL)
1263  #define DMA2_Channel2_BASE    (DMA2_BASE + 0x001CUL)
1264  #define DMA2_Channel3_BASE    (DMA2_BASE + 0x0030UL)
1265  #define DMA2_Channel4_BASE    (DMA2_BASE + 0x0044UL)
1266  #define DMA2_Channel5_BASE    (DMA2_BASE + 0x0058UL)
1267  #define DMA2_Channel6_BASE    (DMA2_BASE + 0x006CUL)
1268  #define DMA2_Channel7_BASE    (DMA2_BASE + 0x0080UL)
1269  #define DMA2_CSELR_BASE       (DMA2_BASE + 0x00A8UL)
1270  
1271  
1272  /*!< AHB2 peripherals */
1273  #define GPIOA_BASE            (AHB2PERIPH_BASE + 0x0000UL)
1274  #define GPIOB_BASE            (AHB2PERIPH_BASE + 0x0400UL)
1275  #define GPIOC_BASE            (AHB2PERIPH_BASE + 0x0800UL)
1276  #define GPIOD_BASE            (AHB2PERIPH_BASE + 0x0C00UL)
1277  #define GPIOE_BASE            (AHB2PERIPH_BASE + 0x1000UL)
1278  #define GPIOF_BASE            (AHB2PERIPH_BASE + 0x1400UL)
1279  #define GPIOG_BASE            (AHB2PERIPH_BASE + 0x1800UL)
1280  #define GPIOH_BASE            (AHB2PERIPH_BASE + 0x1C00UL)
1281  
1282  #define USBOTG_BASE           (AHB2PERIPH_BASE + 0x08000000UL)
1283  
1284  #define ADC1_BASE             (AHB2PERIPH_BASE + 0x08040000UL)
1285  #define ADC2_BASE             (AHB2PERIPH_BASE + 0x08040100UL)
1286  #define ADC3_BASE             (AHB2PERIPH_BASE + 0x08040200UL)
1287  #define ADC123_COMMON_BASE    (AHB2PERIPH_BASE + 0x08040300UL)
1288  
1289  
1290  #define RNG_BASE              (AHB2PERIPH_BASE + 0x08060800UL)
1291  
1292  
1293  /*!< FMC Banks registers base  address */
1294  #define FMC_Bank1_R_BASE      (FMC_R_BASE + 0x0000UL)
1295  #define FMC_Bank1E_R_BASE     (FMC_R_BASE + 0x0104UL)
1296  #define FMC_Bank3_R_BASE      (FMC_R_BASE + 0x0080UL)
1297  
1298  /* Debug MCU registers base address */
1299  #define DBGMCU_BASE           (0xE0042000UL)
1300  
1301  /*!< USB registers base address */
1302  #define USB_OTG_FS_PERIPH_BASE               (0x50000000UL)
1303  
1304  #define USB_OTG_GLOBAL_BASE                  (0x00000000UL)
1305  #define USB_OTG_DEVICE_BASE                  (0x00000800UL)
1306  #define USB_OTG_IN_ENDPOINT_BASE             (0x00000900UL)
1307  #define USB_OTG_OUT_ENDPOINT_BASE            (0x00000B00UL)
1308  #define USB_OTG_EP_REG_SIZE                  (0x00000020UL)
1309  #define USB_OTG_HOST_BASE                    (0x00000400UL)
1310  #define USB_OTG_HOST_PORT_BASE               (0x00000440UL)
1311  #define USB_OTG_HOST_CHANNEL_BASE            (0x00000500UL)
1312  #define USB_OTG_HOST_CHANNEL_SIZE            (0x00000020UL)
1313  #define USB_OTG_PCGCCTL_BASE                 (0x00000E00UL)
1314  #define USB_OTG_FIFO_BASE                    (0x00001000UL)
1315  #define USB_OTG_FIFO_SIZE                    (0x00001000UL)
1316  
1317  
1318  #define PACKAGE_BASE          (0x1FFF7500UL)        /*!< Package data register base address     */
1319  #define UID_BASE              (0x1FFF7590UL)        /*!< Unique device ID register base address */
1320  #define FLASHSIZE_BASE        (0x1FFF75E0UL)        /*!< Flash size data register base address  */
1321  /**
1322    * @}
1323    */
1324  
1325  /** @addtogroup Peripheral_declaration
1326    * @{
1327    */
1328  #define TIM2                ((TIM_TypeDef *) TIM2_BASE)
1329  #define TIM3                ((TIM_TypeDef *) TIM3_BASE)
1330  #define TIM4                ((TIM_TypeDef *) TIM4_BASE)
1331  #define TIM5                ((TIM_TypeDef *) TIM5_BASE)
1332  #define TIM6                ((TIM_TypeDef *) TIM6_BASE)
1333  #define TIM7                ((TIM_TypeDef *) TIM7_BASE)
1334  #define LCD                 ((LCD_TypeDef *) LCD_BASE)
1335  #define RTC                 ((RTC_TypeDef *) RTC_BASE)
1336  #define WWDG                ((WWDG_TypeDef *) WWDG_BASE)
1337  #define IWDG                ((IWDG_TypeDef *) IWDG_BASE)
1338  #define SPI2                ((SPI_TypeDef *) SPI2_BASE)
1339  #define SPI3                ((SPI_TypeDef *) SPI3_BASE)
1340  #define USART2              ((USART_TypeDef *) USART2_BASE)
1341  #define USART3              ((USART_TypeDef *) USART3_BASE)
1342  #define UART4               ((USART_TypeDef *) UART4_BASE)
1343  #define UART5               ((USART_TypeDef *) UART5_BASE)
1344  #define I2C1                ((I2C_TypeDef *) I2C1_BASE)
1345  #define I2C2                ((I2C_TypeDef *) I2C2_BASE)
1346  #define I2C3                ((I2C_TypeDef *) I2C3_BASE)
1347  #define CAN                 ((CAN_TypeDef *) CAN1_BASE)
1348  #define CAN1                ((CAN_TypeDef *) CAN1_BASE)
1349  #define PWR                 ((PWR_TypeDef *) PWR_BASE)
1350  #define DAC                 ((DAC_TypeDef *) DAC1_BASE)
1351  #define DAC1                ((DAC_TypeDef *) DAC1_BASE)
1352  #define OPAMP               ((OPAMP_TypeDef *) OPAMP_BASE)
1353  #define OPAMP1              ((OPAMP_TypeDef *) OPAMP1_BASE)
1354  #define OPAMP2              ((OPAMP_TypeDef *) OPAMP2_BASE)
1355  #define OPAMP12_COMMON      ((OPAMP_Common_TypeDef *) OPAMP1_BASE)
1356  #define LPTIM1              ((LPTIM_TypeDef *) LPTIM1_BASE)
1357  #define LPUART1             ((USART_TypeDef *) LPUART1_BASE)
1358  #define SWPMI1              ((SWPMI_TypeDef *) SWPMI1_BASE)
1359  #define LPTIM2              ((LPTIM_TypeDef *) LPTIM2_BASE)
1360  
1361  #define SYSCFG              ((SYSCFG_TypeDef *) SYSCFG_BASE)
1362  #define VREFBUF             ((VREFBUF_TypeDef *) VREFBUF_BASE)
1363  #define COMP1               ((COMP_TypeDef *) COMP1_BASE)
1364  #define COMP2               ((COMP_TypeDef *) COMP2_BASE)
1365  #define COMP12_COMMON       ((COMP_Common_TypeDef *) COMP2_BASE)
1366  #define EXTI                ((EXTI_TypeDef *) EXTI_BASE)
1367  #define FIREWALL            ((FIREWALL_TypeDef *) FIREWALL_BASE)
1368  #define SDMMC1              ((SDMMC_TypeDef *) SDMMC1_BASE)
1369  #define TIM1                ((TIM_TypeDef *) TIM1_BASE)
1370  #define SPI1                ((SPI_TypeDef *) SPI1_BASE)
1371  #define TIM8                ((TIM_TypeDef *) TIM8_BASE)
1372  #define USART1              ((USART_TypeDef *) USART1_BASE)
1373  #define TIM15               ((TIM_TypeDef *) TIM15_BASE)
1374  #define TIM16               ((TIM_TypeDef *) TIM16_BASE)
1375  #define TIM17               ((TIM_TypeDef *) TIM17_BASE)
1376  #define SAI1                ((SAI_TypeDef *) SAI1_BASE)
1377  #define SAI1_Block_A        ((SAI_Block_TypeDef *)SAI1_Block_A_BASE)
1378  #define SAI1_Block_B        ((SAI_Block_TypeDef *)SAI1_Block_B_BASE)
1379  #define SAI2                ((SAI_TypeDef *) SAI2_BASE)
1380  #define SAI2_Block_A        ((SAI_Block_TypeDef *)SAI2_Block_A_BASE)
1381  #define SAI2_Block_B        ((SAI_Block_TypeDef *)SAI2_Block_B_BASE)
1382  #define DFSDM1_Channel0     ((DFSDM_Channel_TypeDef *) DFSDM1_Channel0_BASE)
1383  #define DFSDM1_Channel1     ((DFSDM_Channel_TypeDef *) DFSDM1_Channel1_BASE)
1384  #define DFSDM1_Channel2     ((DFSDM_Channel_TypeDef *) DFSDM1_Channel2_BASE)
1385  #define DFSDM1_Channel3     ((DFSDM_Channel_TypeDef *) DFSDM1_Channel3_BASE)
1386  #define DFSDM1_Channel4     ((DFSDM_Channel_TypeDef *) DFSDM1_Channel4_BASE)
1387  #define DFSDM1_Channel5     ((DFSDM_Channel_TypeDef *) DFSDM1_Channel5_BASE)
1388  #define DFSDM1_Channel6     ((DFSDM_Channel_TypeDef *) DFSDM1_Channel6_BASE)
1389  #define DFSDM1_Channel7     ((DFSDM_Channel_TypeDef *) DFSDM1_Channel7_BASE)
1390  #define DFSDM1_Filter0      ((DFSDM_Filter_TypeDef *) DFSDM1_Filter0_BASE)
1391  #define DFSDM1_Filter1      ((DFSDM_Filter_TypeDef *) DFSDM1_Filter1_BASE)
1392  #define DFSDM1_Filter2      ((DFSDM_Filter_TypeDef *) DFSDM1_Filter2_BASE)
1393  #define DFSDM1_Filter3      ((DFSDM_Filter_TypeDef *) DFSDM1_Filter3_BASE)
1394  /* Aliases to keep compatibility after DFSDM renaming */
1395  #define DFSDM_Channel0      DFSDM1_Channel0
1396  #define DFSDM_Channel1      DFSDM1_Channel1
1397  #define DFSDM_Channel2      DFSDM1_Channel2
1398  #define DFSDM_Channel3      DFSDM1_Channel3
1399  #define DFSDM_Channel4      DFSDM1_Channel4
1400  #define DFSDM_Channel5      DFSDM1_Channel5
1401  #define DFSDM_Channel6      DFSDM1_Channel6
1402  #define DFSDM_Channel7      DFSDM1_Channel7
1403  #define DFSDM_Filter0       DFSDM1_Filter0
1404  #define DFSDM_Filter1       DFSDM1_Filter1
1405  #define DFSDM_Filter2       DFSDM1_Filter2
1406  #define DFSDM_Filter3       DFSDM1_Filter3
1407  #define DMA1                ((DMA_TypeDef *) DMA1_BASE)
1408  #define DMA2                ((DMA_TypeDef *) DMA2_BASE)
1409  #define RCC                 ((RCC_TypeDef *) RCC_BASE)
1410  #define FLASH               ((FLASH_TypeDef *) FLASH_R_BASE)
1411  #define CRC                 ((CRC_TypeDef *) CRC_BASE)
1412  #define TSC                 ((TSC_TypeDef *) TSC_BASE)
1413  
1414  #define GPIOA               ((GPIO_TypeDef *) GPIOA_BASE)
1415  #define GPIOB               ((GPIO_TypeDef *) GPIOB_BASE)
1416  #define GPIOC               ((GPIO_TypeDef *) GPIOC_BASE)
1417  #define GPIOD               ((GPIO_TypeDef *) GPIOD_BASE)
1418  #define GPIOE               ((GPIO_TypeDef *) GPIOE_BASE)
1419  #define GPIOF               ((GPIO_TypeDef *) GPIOF_BASE)
1420  #define GPIOG               ((GPIO_TypeDef *) GPIOG_BASE)
1421  #define GPIOH               ((GPIO_TypeDef *) GPIOH_BASE)
1422  #define ADC1                ((ADC_TypeDef *) ADC1_BASE)
1423  #define ADC2                ((ADC_TypeDef *) ADC2_BASE)
1424  #define ADC3                ((ADC_TypeDef *) ADC3_BASE)
1425  #define ADC123_COMMON       ((ADC_Common_TypeDef *) ADC123_COMMON_BASE)
1426  #define RNG                 ((RNG_TypeDef *) RNG_BASE)
1427  
1428  
1429  #define DMA1_Channel1       ((DMA_Channel_TypeDef *) DMA1_Channel1_BASE)
1430  #define DMA1_Channel2       ((DMA_Channel_TypeDef *) DMA1_Channel2_BASE)
1431  #define DMA1_Channel3       ((DMA_Channel_TypeDef *) DMA1_Channel3_BASE)
1432  #define DMA1_Channel4       ((DMA_Channel_TypeDef *) DMA1_Channel4_BASE)
1433  #define DMA1_Channel5       ((DMA_Channel_TypeDef *) DMA1_Channel5_BASE)
1434  #define DMA1_Channel6       ((DMA_Channel_TypeDef *) DMA1_Channel6_BASE)
1435  #define DMA1_Channel7       ((DMA_Channel_TypeDef *) DMA1_Channel7_BASE)
1436  #define DMA1_CSELR          ((DMA_Request_TypeDef *) DMA1_CSELR_BASE)
1437  
1438  
1439  #define DMA2_Channel1       ((DMA_Channel_TypeDef *) DMA2_Channel1_BASE)
1440  #define DMA2_Channel2       ((DMA_Channel_TypeDef *) DMA2_Channel2_BASE)
1441  #define DMA2_Channel3       ((DMA_Channel_TypeDef *) DMA2_Channel3_BASE)
1442  #define DMA2_Channel4       ((DMA_Channel_TypeDef *) DMA2_Channel4_BASE)
1443  #define DMA2_Channel5       ((DMA_Channel_TypeDef *) DMA2_Channel5_BASE)
1444  #define DMA2_Channel6       ((DMA_Channel_TypeDef *) DMA2_Channel6_BASE)
1445  #define DMA2_Channel7       ((DMA_Channel_TypeDef *) DMA2_Channel7_BASE)
1446  #define DMA2_CSELR          ((DMA_Request_TypeDef *) DMA2_CSELR_BASE)
1447  
1448  
1449  #define FMC_Bank1_R         ((FMC_Bank1_TypeDef *) FMC_Bank1_R_BASE)
1450  #define FMC_Bank1E_R        ((FMC_Bank1E_TypeDef *) FMC_Bank1E_R_BASE)
1451  #define FMC_Bank3_R         ((FMC_Bank3_TypeDef *) FMC_Bank3_R_BASE)
1452  
1453  #define QUADSPI             ((QUADSPI_TypeDef *) QSPI_R_BASE)
1454  
1455  #define DBGMCU              ((DBGMCU_TypeDef *) DBGMCU_BASE)
1456  
1457  #define USB_OTG_FS          ((USB_OTG_GlobalTypeDef *) USB_OTG_FS_PERIPH_BASE)
1458  /**
1459    * @}
1460    */
1461  
1462  /** @addtogroup Exported_constants
1463    * @{
1464    */
1465  
1466  /** @addtogroup Peripheral_Registers_Bits_Definition
1467    * @{
1468    */
1469  
1470  /******************************************************************************/
1471  /*                         Peripheral Registers_Bits_Definition               */
1472  /******************************************************************************/
1473  
1474  /******************************************************************************/
1475  /*                                                                            */
1476  /*                        Analog to Digital Converter                         */
1477  /*                                                                            */
1478  /******************************************************************************/
1479  
1480  /*
1481   * @brief Specific device feature definitions (not present on all devices in the STM32L4 serie)
1482   */
1483  #define ADC_MULTIMODE_SUPPORT                          /*!< ADC feature available only on specific devices: multimode available on devices with several ADC instances */
1484  
1485  /********************  Bit definition for ADC_ISR register  *******************/
1486  #define ADC_ISR_ADRDY_Pos              (0U)
1487  #define ADC_ISR_ADRDY_Msk              (0x1UL << ADC_ISR_ADRDY_Pos)            /*!< 0x00000001 */
1488  #define ADC_ISR_ADRDY                  ADC_ISR_ADRDY_Msk                       /*!< ADC ready flag */
1489  #define ADC_ISR_EOSMP_Pos              (1U)
1490  #define ADC_ISR_EOSMP_Msk              (0x1UL << ADC_ISR_EOSMP_Pos)            /*!< 0x00000002 */
1491  #define ADC_ISR_EOSMP                  ADC_ISR_EOSMP_Msk                       /*!< ADC group regular end of sampling flag */
1492  #define ADC_ISR_EOC_Pos                (2U)
1493  #define ADC_ISR_EOC_Msk                (0x1UL << ADC_ISR_EOC_Pos)              /*!< 0x00000004 */
1494  #define ADC_ISR_EOC                    ADC_ISR_EOC_Msk                         /*!< ADC group regular end of unitary conversion flag */
1495  #define ADC_ISR_EOS_Pos                (3U)
1496  #define ADC_ISR_EOS_Msk                (0x1UL << ADC_ISR_EOS_Pos)              /*!< 0x00000008 */
1497  #define ADC_ISR_EOS                    ADC_ISR_EOS_Msk                         /*!< ADC group regular end of sequence conversions flag */
1498  #define ADC_ISR_OVR_Pos                (4U)
1499  #define ADC_ISR_OVR_Msk                (0x1UL << ADC_ISR_OVR_Pos)              /*!< 0x00000010 */
1500  #define ADC_ISR_OVR                    ADC_ISR_OVR_Msk                         /*!< ADC group regular overrun flag */
1501  #define ADC_ISR_JEOC_Pos               (5U)
1502  #define ADC_ISR_JEOC_Msk               (0x1UL << ADC_ISR_JEOC_Pos)             /*!< 0x00000020 */
1503  #define ADC_ISR_JEOC                   ADC_ISR_JEOC_Msk                        /*!< ADC group injected end of unitary conversion flag */
1504  #define ADC_ISR_JEOS_Pos               (6U)
1505  #define ADC_ISR_JEOS_Msk               (0x1UL << ADC_ISR_JEOS_Pos)             /*!< 0x00000040 */
1506  #define ADC_ISR_JEOS                   ADC_ISR_JEOS_Msk                        /*!< ADC group injected end of sequence conversions flag */
1507  #define ADC_ISR_AWD1_Pos               (7U)
1508  #define ADC_ISR_AWD1_Msk               (0x1UL << ADC_ISR_AWD1_Pos)             /*!< 0x00000080 */
1509  #define ADC_ISR_AWD1                   ADC_ISR_AWD1_Msk                        /*!< ADC analog watchdog 1 flag */
1510  #define ADC_ISR_AWD2_Pos               (8U)
1511  #define ADC_ISR_AWD2_Msk               (0x1UL << ADC_ISR_AWD2_Pos)             /*!< 0x00000100 */
1512  #define ADC_ISR_AWD2                   ADC_ISR_AWD2_Msk                        /*!< ADC analog watchdog 2 flag */
1513  #define ADC_ISR_AWD3_Pos               (9U)
1514  #define ADC_ISR_AWD3_Msk               (0x1UL << ADC_ISR_AWD3_Pos)             /*!< 0x00000200 */
1515  #define ADC_ISR_AWD3                   ADC_ISR_AWD3_Msk                        /*!< ADC analog watchdog 3 flag */
1516  #define ADC_ISR_JQOVF_Pos              (10U)
1517  #define ADC_ISR_JQOVF_Msk              (0x1UL << ADC_ISR_JQOVF_Pos)            /*!< 0x00000400 */
1518  #define ADC_ISR_JQOVF                  ADC_ISR_JQOVF_Msk                       /*!< ADC group injected contexts queue overflow flag */
1519  
1520  /********************  Bit definition for ADC_IER register  *******************/
1521  #define ADC_IER_ADRDYIE_Pos            (0U)
1522  #define ADC_IER_ADRDYIE_Msk            (0x1UL << ADC_IER_ADRDYIE_Pos)          /*!< 0x00000001 */
1523  #define ADC_IER_ADRDYIE                ADC_IER_ADRDYIE_Msk                     /*!< ADC ready interrupt */
1524  #define ADC_IER_EOSMPIE_Pos            (1U)
1525  #define ADC_IER_EOSMPIE_Msk            (0x1UL << ADC_IER_EOSMPIE_Pos)          /*!< 0x00000002 */
1526  #define ADC_IER_EOSMPIE                ADC_IER_EOSMPIE_Msk                     /*!< ADC group regular end of sampling interrupt */
1527  #define ADC_IER_EOCIE_Pos              (2U)
1528  #define ADC_IER_EOCIE_Msk              (0x1UL << ADC_IER_EOCIE_Pos)            /*!< 0x00000004 */
1529  #define ADC_IER_EOCIE                  ADC_IER_EOCIE_Msk                       /*!< ADC group regular end of unitary conversion interrupt */
1530  #define ADC_IER_EOSIE_Pos              (3U)
1531  #define ADC_IER_EOSIE_Msk              (0x1UL << ADC_IER_EOSIE_Pos)            /*!< 0x00000008 */
1532  #define ADC_IER_EOSIE                  ADC_IER_EOSIE_Msk                       /*!< ADC group regular end of sequence conversions interrupt */
1533  #define ADC_IER_OVRIE_Pos              (4U)
1534  #define ADC_IER_OVRIE_Msk              (0x1UL << ADC_IER_OVRIE_Pos)            /*!< 0x00000010 */
1535  #define ADC_IER_OVRIE                  ADC_IER_OVRIE_Msk                       /*!< ADC group regular overrun interrupt */
1536  #define ADC_IER_JEOCIE_Pos             (5U)
1537  #define ADC_IER_JEOCIE_Msk             (0x1UL << ADC_IER_JEOCIE_Pos)           /*!< 0x00000020 */
1538  #define ADC_IER_JEOCIE                 ADC_IER_JEOCIE_Msk                      /*!< ADC group injected end of unitary conversion interrupt */
1539  #define ADC_IER_JEOSIE_Pos             (6U)
1540  #define ADC_IER_JEOSIE_Msk             (0x1UL << ADC_IER_JEOSIE_Pos)           /*!< 0x00000040 */
1541  #define ADC_IER_JEOSIE                 ADC_IER_JEOSIE_Msk                      /*!< ADC group injected end of sequence conversions interrupt */
1542  #define ADC_IER_AWD1IE_Pos             (7U)
1543  #define ADC_IER_AWD1IE_Msk             (0x1UL << ADC_IER_AWD1IE_Pos)           /*!< 0x00000080 */
1544  #define ADC_IER_AWD1IE                 ADC_IER_AWD1IE_Msk                      /*!< ADC analog watchdog 1 interrupt */
1545  #define ADC_IER_AWD2IE_Pos             (8U)
1546  #define ADC_IER_AWD2IE_Msk             (0x1UL << ADC_IER_AWD2IE_Pos)           /*!< 0x00000100 */
1547  #define ADC_IER_AWD2IE                 ADC_IER_AWD2IE_Msk                      /*!< ADC analog watchdog 2 interrupt */
1548  #define ADC_IER_AWD3IE_Pos             (9U)
1549  #define ADC_IER_AWD3IE_Msk             (0x1UL << ADC_IER_AWD3IE_Pos)           /*!< 0x00000200 */
1550  #define ADC_IER_AWD3IE                 ADC_IER_AWD3IE_Msk                      /*!< ADC analog watchdog 3 interrupt */
1551  #define ADC_IER_JQOVFIE_Pos            (10U)
1552  #define ADC_IER_JQOVFIE_Msk            (0x1UL << ADC_IER_JQOVFIE_Pos)          /*!< 0x00000400 */
1553  #define ADC_IER_JQOVFIE                ADC_IER_JQOVFIE_Msk                     /*!< ADC group injected contexts queue overflow interrupt */
1554  
1555  /* Legacy defines */
1556  #define ADC_IER_ADRDY           (ADC_IER_ADRDYIE)
1557  #define ADC_IER_EOSMP           (ADC_IER_EOSMPIE)
1558  #define ADC_IER_EOC             (ADC_IER_EOCIE)
1559  #define ADC_IER_EOS             (ADC_IER_EOSIE)
1560  #define ADC_IER_OVR             (ADC_IER_OVRIE)
1561  #define ADC_IER_JEOC            (ADC_IER_JEOCIE)
1562  #define ADC_IER_JEOS            (ADC_IER_JEOSIE)
1563  #define ADC_IER_AWD1            (ADC_IER_AWD1IE)
1564  #define ADC_IER_AWD2            (ADC_IER_AWD2IE)
1565  #define ADC_IER_AWD3            (ADC_IER_AWD3IE)
1566  #define ADC_IER_JQOVF           (ADC_IER_JQOVFIE)
1567  
1568  /********************  Bit definition for ADC_CR register  ********************/
1569  #define ADC_CR_ADEN_Pos                (0U)
1570  #define ADC_CR_ADEN_Msk                (0x1UL << ADC_CR_ADEN_Pos)              /*!< 0x00000001 */
1571  #define ADC_CR_ADEN                    ADC_CR_ADEN_Msk                         /*!< ADC enable */
1572  #define ADC_CR_ADDIS_Pos               (1U)
1573  #define ADC_CR_ADDIS_Msk               (0x1UL << ADC_CR_ADDIS_Pos)             /*!< 0x00000002 */
1574  #define ADC_CR_ADDIS                   ADC_CR_ADDIS_Msk                        /*!< ADC disable */
1575  #define ADC_CR_ADSTART_Pos             (2U)
1576  #define ADC_CR_ADSTART_Msk             (0x1UL << ADC_CR_ADSTART_Pos)           /*!< 0x00000004 */
1577  #define ADC_CR_ADSTART                 ADC_CR_ADSTART_Msk                      /*!< ADC group regular conversion start */
1578  #define ADC_CR_JADSTART_Pos            (3U)
1579  #define ADC_CR_JADSTART_Msk            (0x1UL << ADC_CR_JADSTART_Pos)          /*!< 0x00000008 */
1580  #define ADC_CR_JADSTART                ADC_CR_JADSTART_Msk                     /*!< ADC group injected conversion start */
1581  #define ADC_CR_ADSTP_Pos               (4U)
1582  #define ADC_CR_ADSTP_Msk               (0x1UL << ADC_CR_ADSTP_Pos)             /*!< 0x00000010 */
1583  #define ADC_CR_ADSTP                   ADC_CR_ADSTP_Msk                        /*!< ADC group regular conversion stop */
1584  #define ADC_CR_JADSTP_Pos              (5U)
1585  #define ADC_CR_JADSTP_Msk              (0x1UL << ADC_CR_JADSTP_Pos)            /*!< 0x00000020 */
1586  #define ADC_CR_JADSTP                  ADC_CR_JADSTP_Msk                       /*!< ADC group injected conversion stop */
1587  #define ADC_CR_ADVREGEN_Pos            (28U)
1588  #define ADC_CR_ADVREGEN_Msk            (0x1UL << ADC_CR_ADVREGEN_Pos)          /*!< 0x10000000 */
1589  #define ADC_CR_ADVREGEN                ADC_CR_ADVREGEN_Msk                     /*!< ADC voltage regulator enable */
1590  #define ADC_CR_DEEPPWD_Pos             (29U)
1591  #define ADC_CR_DEEPPWD_Msk             (0x1UL << ADC_CR_DEEPPWD_Pos)           /*!< 0x20000000 */
1592  #define ADC_CR_DEEPPWD                 ADC_CR_DEEPPWD_Msk                      /*!< ADC deep power down enable */
1593  #define ADC_CR_ADCALDIF_Pos            (30U)
1594  #define ADC_CR_ADCALDIF_Msk            (0x1UL << ADC_CR_ADCALDIF_Pos)          /*!< 0x40000000 */
1595  #define ADC_CR_ADCALDIF                ADC_CR_ADCALDIF_Msk                     /*!< ADC differential mode for calibration */
1596  #define ADC_CR_ADCAL_Pos               (31U)
1597  #define ADC_CR_ADCAL_Msk               (0x1UL << ADC_CR_ADCAL_Pos)             /*!< 0x80000000 */
1598  #define ADC_CR_ADCAL                   ADC_CR_ADCAL_Msk                        /*!< ADC calibration */
1599  
1600  /********************  Bit definition for ADC_CFGR register  ******************/
1601  #define ADC_CFGR_DMAEN_Pos             (0U)
1602  #define ADC_CFGR_DMAEN_Msk             (0x1UL << ADC_CFGR_DMAEN_Pos)           /*!< 0x00000001 */
1603  #define ADC_CFGR_DMAEN                 ADC_CFGR_DMAEN_Msk                      /*!< ADC DMA transfer enable */
1604  #define ADC_CFGR_DMACFG_Pos            (1U)
1605  #define ADC_CFGR_DMACFG_Msk            (0x1UL << ADC_CFGR_DMACFG_Pos)          /*!< 0x00000002 */
1606  #define ADC_CFGR_DMACFG                ADC_CFGR_DMACFG_Msk                     /*!< ADC DMA transfer configuration */
1607  
1608  #define ADC_CFGR_RES_Pos               (3U)
1609  #define ADC_CFGR_RES_Msk               (0x3UL << ADC_CFGR_RES_Pos)             /*!< 0x00000018 */
1610  #define ADC_CFGR_RES                   ADC_CFGR_RES_Msk                        /*!< ADC data resolution */
1611  #define ADC_CFGR_RES_0                 (0x1UL << ADC_CFGR_RES_Pos)             /*!< 0x00000008 */
1612  #define ADC_CFGR_RES_1                 (0x2UL << ADC_CFGR_RES_Pos)             /*!< 0x00000010 */
1613  
1614  #define ADC_CFGR_ALIGN_Pos             (5U)
1615  #define ADC_CFGR_ALIGN_Msk             (0x1UL << ADC_CFGR_ALIGN_Pos)           /*!< 0x00000020 */
1616  #define ADC_CFGR_ALIGN                 ADC_CFGR_ALIGN_Msk                      /*!< ADC data alignement */
1617  
1618  #define ADC_CFGR_EXTSEL_Pos            (6U)
1619  #define ADC_CFGR_EXTSEL_Msk            (0xFUL << ADC_CFGR_EXTSEL_Pos)          /*!< 0x000003C0 */
1620  #define ADC_CFGR_EXTSEL                ADC_CFGR_EXTSEL_Msk                     /*!< ADC group regular external trigger source */
1621  #define ADC_CFGR_EXTSEL_0              (0x1UL << ADC_CFGR_EXTSEL_Pos)          /*!< 0x00000040 */
1622  #define ADC_CFGR_EXTSEL_1              (0x2UL << ADC_CFGR_EXTSEL_Pos)          /*!< 0x00000080 */
1623  #define ADC_CFGR_EXTSEL_2              (0x4UL << ADC_CFGR_EXTSEL_Pos)          /*!< 0x00000100 */
1624  #define ADC_CFGR_EXTSEL_3              (0x8UL << ADC_CFGR_EXTSEL_Pos)          /*!< 0x00000200 */
1625  
1626  #define ADC_CFGR_EXTEN_Pos             (10U)
1627  #define ADC_CFGR_EXTEN_Msk             (0x3UL << ADC_CFGR_EXTEN_Pos)           /*!< 0x00000C00 */
1628  #define ADC_CFGR_EXTEN                 ADC_CFGR_EXTEN_Msk                      /*!< ADC group regular external trigger polarity */
1629  #define ADC_CFGR_EXTEN_0               (0x1UL << ADC_CFGR_EXTEN_Pos)           /*!< 0x00000400 */
1630  #define ADC_CFGR_EXTEN_1               (0x2UL << ADC_CFGR_EXTEN_Pos)           /*!< 0x00000800 */
1631  
1632  #define ADC_CFGR_OVRMOD_Pos            (12U)
1633  #define ADC_CFGR_OVRMOD_Msk            (0x1UL << ADC_CFGR_OVRMOD_Pos)          /*!< 0x00001000 */
1634  #define ADC_CFGR_OVRMOD                ADC_CFGR_OVRMOD_Msk                     /*!< ADC group regular overrun configuration */
1635  #define ADC_CFGR_CONT_Pos              (13U)
1636  #define ADC_CFGR_CONT_Msk              (0x1UL << ADC_CFGR_CONT_Pos)            /*!< 0x00002000 */
1637  #define ADC_CFGR_CONT                  ADC_CFGR_CONT_Msk                       /*!< ADC group regular continuous conversion mode */
1638  #define ADC_CFGR_AUTDLY_Pos            (14U)
1639  #define ADC_CFGR_AUTDLY_Msk            (0x1UL << ADC_CFGR_AUTDLY_Pos)          /*!< 0x00004000 */
1640  #define ADC_CFGR_AUTDLY                ADC_CFGR_AUTDLY_Msk                     /*!< ADC low power auto wait */
1641  
1642  #define ADC_CFGR_DISCEN_Pos            (16U)
1643  #define ADC_CFGR_DISCEN_Msk            (0x1UL << ADC_CFGR_DISCEN_Pos)          /*!< 0x00010000 */
1644  #define ADC_CFGR_DISCEN                ADC_CFGR_DISCEN_Msk                     /*!< ADC group regular sequencer discontinuous mode */
1645  
1646  #define ADC_CFGR_DISCNUM_Pos           (17U)
1647  #define ADC_CFGR_DISCNUM_Msk           (0x7UL << ADC_CFGR_DISCNUM_Pos)         /*!< 0x000E0000 */
1648  #define ADC_CFGR_DISCNUM               ADC_CFGR_DISCNUM_Msk                    /*!< ADC group regular sequencer discontinuous number of ranks */
1649  #define ADC_CFGR_DISCNUM_0             (0x1UL << ADC_CFGR_DISCNUM_Pos)         /*!< 0x00020000 */
1650  #define ADC_CFGR_DISCNUM_1             (0x2UL << ADC_CFGR_DISCNUM_Pos)         /*!< 0x00040000 */
1651  #define ADC_CFGR_DISCNUM_2             (0x4UL << ADC_CFGR_DISCNUM_Pos)         /*!< 0x00080000 */
1652  
1653  #define ADC_CFGR_JDISCEN_Pos           (20U)
1654  #define ADC_CFGR_JDISCEN_Msk           (0x1UL << ADC_CFGR_JDISCEN_Pos)         /*!< 0x00100000 */
1655  #define ADC_CFGR_JDISCEN               ADC_CFGR_JDISCEN_Msk                    /*!< ADC group injected sequencer discontinuous mode */
1656  #define ADC_CFGR_JQM_Pos               (21U)
1657  #define ADC_CFGR_JQM_Msk               (0x1UL << ADC_CFGR_JQM_Pos)             /*!< 0x00200000 */
1658  #define ADC_CFGR_JQM                   ADC_CFGR_JQM_Msk                        /*!< ADC group injected contexts queue mode */
1659  #define ADC_CFGR_AWD1SGL_Pos           (22U)
1660  #define ADC_CFGR_AWD1SGL_Msk           (0x1UL << ADC_CFGR_AWD1SGL_Pos)         /*!< 0x00400000 */
1661  #define ADC_CFGR_AWD1SGL               ADC_CFGR_AWD1SGL_Msk                    /*!< ADC analog watchdog 1 monitoring a single channel or all channels */
1662  #define ADC_CFGR_AWD1EN_Pos            (23U)
1663  #define ADC_CFGR_AWD1EN_Msk            (0x1UL << ADC_CFGR_AWD1EN_Pos)          /*!< 0x00800000 */
1664  #define ADC_CFGR_AWD1EN                ADC_CFGR_AWD1EN_Msk                     /*!< ADC analog watchdog 1 enable on scope ADC group regular */
1665  #define ADC_CFGR_JAWD1EN_Pos           (24U)
1666  #define ADC_CFGR_JAWD1EN_Msk           (0x1UL << ADC_CFGR_JAWD1EN_Pos)         /*!< 0x01000000 */
1667  #define ADC_CFGR_JAWD1EN               ADC_CFGR_JAWD1EN_Msk                    /*!< ADC analog watchdog 1 enable on scope ADC group injected */
1668  #define ADC_CFGR_JAUTO_Pos             (25U)
1669  #define ADC_CFGR_JAUTO_Msk             (0x1UL << ADC_CFGR_JAUTO_Pos)           /*!< 0x02000000 */
1670  #define ADC_CFGR_JAUTO                 ADC_CFGR_JAUTO_Msk                      /*!< ADC group injected automatic trigger mode */
1671  
1672  #define ADC_CFGR_AWD1CH_Pos            (26U)
1673  #define ADC_CFGR_AWD1CH_Msk            (0x1FUL << ADC_CFGR_AWD1CH_Pos)         /*!< 0x7C000000 */
1674  #define ADC_CFGR_AWD1CH                ADC_CFGR_AWD1CH_Msk                     /*!< ADC analog watchdog 1 monitored channel selection */
1675  #define ADC_CFGR_AWD1CH_0              (0x01UL << ADC_CFGR_AWD1CH_Pos)         /*!< 0x04000000 */
1676  #define ADC_CFGR_AWD1CH_1              (0x02UL << ADC_CFGR_AWD1CH_Pos)         /*!< 0x08000000 */
1677  #define ADC_CFGR_AWD1CH_2              (0x04UL << ADC_CFGR_AWD1CH_Pos)         /*!< 0x10000000 */
1678  #define ADC_CFGR_AWD1CH_3              (0x08UL << ADC_CFGR_AWD1CH_Pos)         /*!< 0x20000000 */
1679  #define ADC_CFGR_AWD1CH_4              (0x10UL << ADC_CFGR_AWD1CH_Pos)         /*!< 0x40000000 */
1680  
1681  #define ADC_CFGR_JQDIS_Pos             (31U)
1682  #define ADC_CFGR_JQDIS_Msk             (0x1UL << ADC_CFGR_JQDIS_Pos)           /*!< 0x80000000 */
1683  #define ADC_CFGR_JQDIS                 ADC_CFGR_JQDIS_Msk                      /*!< ADC group injected contexts queue disable */
1684  
1685  /********************  Bit definition for ADC_CFGR2 register  *****************/
1686  #define ADC_CFGR2_ROVSE_Pos            (0U)
1687  #define ADC_CFGR2_ROVSE_Msk            (0x1UL << ADC_CFGR2_ROVSE_Pos)          /*!< 0x00000001 */
1688  #define ADC_CFGR2_ROVSE                ADC_CFGR2_ROVSE_Msk                     /*!< ADC oversampler enable on scope ADC group regular */
1689  #define ADC_CFGR2_JOVSE_Pos            (1U)
1690  #define ADC_CFGR2_JOVSE_Msk            (0x1UL << ADC_CFGR2_JOVSE_Pos)          /*!< 0x00000002 */
1691  #define ADC_CFGR2_JOVSE                ADC_CFGR2_JOVSE_Msk                     /*!< ADC oversampler enable on scope ADC group injected */
1692  
1693  #define ADC_CFGR2_OVSR_Pos             (2U)
1694  #define ADC_CFGR2_OVSR_Msk             (0x7UL << ADC_CFGR2_OVSR_Pos)           /*!< 0x0000001C */
1695  #define ADC_CFGR2_OVSR                 ADC_CFGR2_OVSR_Msk                      /*!< ADC oversampling ratio */
1696  #define ADC_CFGR2_OVSR_0               (0x1UL << ADC_CFGR2_OVSR_Pos)           /*!< 0x00000004 */
1697  #define ADC_CFGR2_OVSR_1               (0x2UL << ADC_CFGR2_OVSR_Pos)           /*!< 0x00000008 */
1698  #define ADC_CFGR2_OVSR_2               (0x4UL << ADC_CFGR2_OVSR_Pos)           /*!< 0x00000010 */
1699  
1700  #define ADC_CFGR2_OVSS_Pos             (5U)
1701  #define ADC_CFGR2_OVSS_Msk             (0xFUL << ADC_CFGR2_OVSS_Pos)           /*!< 0x000001E0 */
1702  #define ADC_CFGR2_OVSS                 ADC_CFGR2_OVSS_Msk                      /*!< ADC oversampling shift */
1703  #define ADC_CFGR2_OVSS_0               (0x1UL << ADC_CFGR2_OVSS_Pos)           /*!< 0x00000020 */
1704  #define ADC_CFGR2_OVSS_1               (0x2UL << ADC_CFGR2_OVSS_Pos)           /*!< 0x00000040 */
1705  #define ADC_CFGR2_OVSS_2               (0x4UL << ADC_CFGR2_OVSS_Pos)           /*!< 0x00000080 */
1706  #define ADC_CFGR2_OVSS_3               (0x8UL << ADC_CFGR2_OVSS_Pos)           /*!< 0x00000100 */
1707  
1708  #define ADC_CFGR2_TROVS_Pos            (9U)
1709  #define ADC_CFGR2_TROVS_Msk            (0x1UL << ADC_CFGR2_TROVS_Pos)          /*!< 0x00000200 */
1710  #define ADC_CFGR2_TROVS                ADC_CFGR2_TROVS_Msk                     /*!< ADC oversampling discontinuous mode (triggered mode) for ADC group regular */
1711  #define ADC_CFGR2_ROVSM_Pos            (10U)
1712  #define ADC_CFGR2_ROVSM_Msk            (0x1UL << ADC_CFGR2_ROVSM_Pos)          /*!< 0x00000400 */
1713  #define ADC_CFGR2_ROVSM                ADC_CFGR2_ROVSM_Msk                     /*!< ADC oversampling mode managing interlaced conversions of ADC group regular and group injected */
1714  
1715  /********************  Bit definition for ADC_SMPR1 register  *****************/
1716  #define ADC_SMPR1_SMP0_Pos             (0U)
1717  #define ADC_SMPR1_SMP0_Msk             (0x7UL << ADC_SMPR1_SMP0_Pos)           /*!< 0x00000007 */
1718  #define ADC_SMPR1_SMP0                 ADC_SMPR1_SMP0_Msk                      /*!< ADC channel 0 sampling time selection  */
1719  #define ADC_SMPR1_SMP0_0               (0x1UL << ADC_SMPR1_SMP0_Pos)           /*!< 0x00000001 */
1720  #define ADC_SMPR1_SMP0_1               (0x2UL << ADC_SMPR1_SMP0_Pos)           /*!< 0x00000002 */
1721  #define ADC_SMPR1_SMP0_2               (0x4UL << ADC_SMPR1_SMP0_Pos)           /*!< 0x00000004 */
1722  
1723  #define ADC_SMPR1_SMP1_Pos             (3U)
1724  #define ADC_SMPR1_SMP1_Msk             (0x7UL << ADC_SMPR1_SMP1_Pos)           /*!< 0x00000038 */
1725  #define ADC_SMPR1_SMP1                 ADC_SMPR1_SMP1_Msk                      /*!< ADC channel 1 sampling time selection  */
1726  #define ADC_SMPR1_SMP1_0               (0x1UL << ADC_SMPR1_SMP1_Pos)           /*!< 0x00000008 */
1727  #define ADC_SMPR1_SMP1_1               (0x2UL << ADC_SMPR1_SMP1_Pos)           /*!< 0x00000010 */
1728  #define ADC_SMPR1_SMP1_2               (0x4UL << ADC_SMPR1_SMP1_Pos)           /*!< 0x00000020 */
1729  
1730  #define ADC_SMPR1_SMP2_Pos             (6U)
1731  #define ADC_SMPR1_SMP2_Msk             (0x7UL << ADC_SMPR1_SMP2_Pos)           /*!< 0x000001C0 */
1732  #define ADC_SMPR1_SMP2                 ADC_SMPR1_SMP2_Msk                      /*!< ADC channel 2 sampling time selection  */
1733  #define ADC_SMPR1_SMP2_0               (0x1UL << ADC_SMPR1_SMP2_Pos)           /*!< 0x00000040 */
1734  #define ADC_SMPR1_SMP2_1               (0x2UL << ADC_SMPR1_SMP2_Pos)           /*!< 0x00000080 */
1735  #define ADC_SMPR1_SMP2_2               (0x4UL << ADC_SMPR1_SMP2_Pos)           /*!< 0x00000100 */
1736  
1737  #define ADC_SMPR1_SMP3_Pos             (9U)
1738  #define ADC_SMPR1_SMP3_Msk             (0x7UL << ADC_SMPR1_SMP3_Pos)           /*!< 0x00000E00 */
1739  #define ADC_SMPR1_SMP3                 ADC_SMPR1_SMP3_Msk                      /*!< ADC channel 3 sampling time selection  */
1740  #define ADC_SMPR1_SMP3_0               (0x1UL << ADC_SMPR1_SMP3_Pos)           /*!< 0x00000200 */
1741  #define ADC_SMPR1_SMP3_1               (0x2UL << ADC_SMPR1_SMP3_Pos)           /*!< 0x00000400 */
1742  #define ADC_SMPR1_SMP3_2               (0x4UL << ADC_SMPR1_SMP3_Pos)           /*!< 0x00000800 */
1743  
1744  #define ADC_SMPR1_SMP4_Pos             (12U)
1745  #define ADC_SMPR1_SMP4_Msk             (0x7UL << ADC_SMPR1_SMP4_Pos)           /*!< 0x00007000 */
1746  #define ADC_SMPR1_SMP4                 ADC_SMPR1_SMP4_Msk                      /*!< ADC channel 4 sampling time selection  */
1747  #define ADC_SMPR1_SMP4_0               (0x1UL << ADC_SMPR1_SMP4_Pos)           /*!< 0x00001000 */
1748  #define ADC_SMPR1_SMP4_1               (0x2UL << ADC_SMPR1_SMP4_Pos)           /*!< 0x00002000 */
1749  #define ADC_SMPR1_SMP4_2               (0x4UL << ADC_SMPR1_SMP4_Pos)           /*!< 0x00004000 */
1750  
1751  #define ADC_SMPR1_SMP5_Pos             (15U)
1752  #define ADC_SMPR1_SMP5_Msk             (0x7UL << ADC_SMPR1_SMP5_Pos)           /*!< 0x00038000 */
1753  #define ADC_SMPR1_SMP5                 ADC_SMPR1_SMP5_Msk                      /*!< ADC channel 5 sampling time selection  */
1754  #define ADC_SMPR1_SMP5_0               (0x1UL << ADC_SMPR1_SMP5_Pos)           /*!< 0x00008000 */
1755  #define ADC_SMPR1_SMP5_1               (0x2UL << ADC_SMPR1_SMP5_Pos)           /*!< 0x00010000 */
1756  #define ADC_SMPR1_SMP5_2               (0x4UL << ADC_SMPR1_SMP5_Pos)           /*!< 0x00020000 */
1757  
1758  #define ADC_SMPR1_SMP6_Pos             (18U)
1759  #define ADC_SMPR1_SMP6_Msk             (0x7UL << ADC_SMPR1_SMP6_Pos)           /*!< 0x001C0000 */
1760  #define ADC_SMPR1_SMP6                 ADC_SMPR1_SMP6_Msk                      /*!< ADC channel 6 sampling time selection  */
1761  #define ADC_SMPR1_SMP6_0               (0x1UL << ADC_SMPR1_SMP6_Pos)           /*!< 0x00040000 */
1762  #define ADC_SMPR1_SMP6_1               (0x2UL << ADC_SMPR1_SMP6_Pos)           /*!< 0x00080000 */
1763  #define ADC_SMPR1_SMP6_2               (0x4UL << ADC_SMPR1_SMP6_Pos)           /*!< 0x00100000 */
1764  
1765  #define ADC_SMPR1_SMP7_Pos             (21U)
1766  #define ADC_SMPR1_SMP7_Msk             (0x7UL << ADC_SMPR1_SMP7_Pos)           /*!< 0x00E00000 */
1767  #define ADC_SMPR1_SMP7                 ADC_SMPR1_SMP7_Msk                      /*!< ADC channel 7 sampling time selection  */
1768  #define ADC_SMPR1_SMP7_0               (0x1UL << ADC_SMPR1_SMP7_Pos)           /*!< 0x00200000 */
1769  #define ADC_SMPR1_SMP7_1               (0x2UL << ADC_SMPR1_SMP7_Pos)           /*!< 0x00400000 */
1770  #define ADC_SMPR1_SMP7_2               (0x4UL << ADC_SMPR1_SMP7_Pos)           /*!< 0x00800000 */
1771  
1772  #define ADC_SMPR1_SMP8_Pos             (24U)
1773  #define ADC_SMPR1_SMP8_Msk             (0x7UL << ADC_SMPR1_SMP8_Pos)           /*!< 0x07000000 */
1774  #define ADC_SMPR1_SMP8                 ADC_SMPR1_SMP8_Msk                      /*!< ADC channel 8 sampling time selection  */
1775  #define ADC_SMPR1_SMP8_0               (0x1UL << ADC_SMPR1_SMP8_Pos)           /*!< 0x01000000 */
1776  #define ADC_SMPR1_SMP8_1               (0x2UL << ADC_SMPR1_SMP8_Pos)           /*!< 0x02000000 */
1777  #define ADC_SMPR1_SMP8_2               (0x4UL << ADC_SMPR1_SMP8_Pos)           /*!< 0x04000000 */
1778  
1779  #define ADC_SMPR1_SMP9_Pos             (27U)
1780  #define ADC_SMPR1_SMP9_Msk             (0x7UL << ADC_SMPR1_SMP9_Pos)           /*!< 0x38000000 */
1781  #define ADC_SMPR1_SMP9                 ADC_SMPR1_SMP9_Msk                      /*!< ADC channel 9 sampling time selection  */
1782  #define ADC_SMPR1_SMP9_0               (0x1UL << ADC_SMPR1_SMP9_Pos)           /*!< 0x08000000 */
1783  #define ADC_SMPR1_SMP9_1               (0x2UL << ADC_SMPR1_SMP9_Pos)           /*!< 0x10000000 */
1784  #define ADC_SMPR1_SMP9_2               (0x4UL << ADC_SMPR1_SMP9_Pos)           /*!< 0x20000000 */
1785  
1786  /********************  Bit definition for ADC_SMPR2 register  *****************/
1787  #define ADC_SMPR2_SMP10_Pos            (0U)
1788  #define ADC_SMPR2_SMP10_Msk            (0x7UL << ADC_SMPR2_SMP10_Pos)          /*!< 0x00000007 */
1789  #define ADC_SMPR2_SMP10                ADC_SMPR2_SMP10_Msk                     /*!< ADC channel 10 sampling time selection  */
1790  #define ADC_SMPR2_SMP10_0              (0x1UL << ADC_SMPR2_SMP10_Pos)          /*!< 0x00000001 */
1791  #define ADC_SMPR2_SMP10_1              (0x2UL << ADC_SMPR2_SMP10_Pos)          /*!< 0x00000002 */
1792  #define ADC_SMPR2_SMP10_2              (0x4UL << ADC_SMPR2_SMP10_Pos)          /*!< 0x00000004 */
1793  
1794  #define ADC_SMPR2_SMP11_Pos            (3U)
1795  #define ADC_SMPR2_SMP11_Msk            (0x7UL << ADC_SMPR2_SMP11_Pos)          /*!< 0x00000038 */
1796  #define ADC_SMPR2_SMP11                ADC_SMPR2_SMP11_Msk                     /*!< ADC channel 11 sampling time selection  */
1797  #define ADC_SMPR2_SMP11_0              (0x1UL << ADC_SMPR2_SMP11_Pos)          /*!< 0x00000008 */
1798  #define ADC_SMPR2_SMP11_1              (0x2UL << ADC_SMPR2_SMP11_Pos)          /*!< 0x00000010 */
1799  #define ADC_SMPR2_SMP11_2              (0x4UL << ADC_SMPR2_SMP11_Pos)          /*!< 0x00000020 */
1800  
1801  #define ADC_SMPR2_SMP12_Pos            (6U)
1802  #define ADC_SMPR2_SMP12_Msk            (0x7UL << ADC_SMPR2_SMP12_Pos)          /*!< 0x000001C0 */
1803  #define ADC_SMPR2_SMP12                ADC_SMPR2_SMP12_Msk                     /*!< ADC channel 12 sampling time selection  */
1804  #define ADC_SMPR2_SMP12_0              (0x1UL << ADC_SMPR2_SMP12_Pos)          /*!< 0x00000040 */
1805  #define ADC_SMPR2_SMP12_1              (0x2UL << ADC_SMPR2_SMP12_Pos)          /*!< 0x00000080 */
1806  #define ADC_SMPR2_SMP12_2              (0x4UL << ADC_SMPR2_SMP12_Pos)          /*!< 0x00000100 */
1807  
1808  #define ADC_SMPR2_SMP13_Pos            (9U)
1809  #define ADC_SMPR2_SMP13_Msk            (0x7UL << ADC_SMPR2_SMP13_Pos)          /*!< 0x00000E00 */
1810  #define ADC_SMPR2_SMP13                ADC_SMPR2_SMP13_Msk                     /*!< ADC channel 13 sampling time selection  */
1811  #define ADC_SMPR2_SMP13_0              (0x1UL << ADC_SMPR2_SMP13_Pos)          /*!< 0x00000200 */
1812  #define ADC_SMPR2_SMP13_1              (0x2UL << ADC_SMPR2_SMP13_Pos)          /*!< 0x00000400 */
1813  #define ADC_SMPR2_SMP13_2              (0x4UL << ADC_SMPR2_SMP13_Pos)          /*!< 0x00000800 */
1814  
1815  #define ADC_SMPR2_SMP14_Pos            (12U)
1816  #define ADC_SMPR2_SMP14_Msk            (0x7UL << ADC_SMPR2_SMP14_Pos)          /*!< 0x00007000 */
1817  #define ADC_SMPR2_SMP14                ADC_SMPR2_SMP14_Msk                     /*!< ADC channel 14 sampling time selection  */
1818  #define ADC_SMPR2_SMP14_0              (0x1UL << ADC_SMPR2_SMP14_Pos)          /*!< 0x00001000 */
1819  #define ADC_SMPR2_SMP14_1              (0x2UL << ADC_SMPR2_SMP14_Pos)          /*!< 0x00002000 */
1820  #define ADC_SMPR2_SMP14_2              (0x4UL << ADC_SMPR2_SMP14_Pos)          /*!< 0x00004000 */
1821  
1822  #define ADC_SMPR2_SMP15_Pos            (15U)
1823  #define ADC_SMPR2_SMP15_Msk            (0x7UL << ADC_SMPR2_SMP15_Pos)          /*!< 0x00038000 */
1824  #define ADC_SMPR2_SMP15                ADC_SMPR2_SMP15_Msk                     /*!< ADC channel 15 sampling time selection  */
1825  #define ADC_SMPR2_SMP15_0              (0x1UL << ADC_SMPR2_SMP15_Pos)          /*!< 0x00008000 */
1826  #define ADC_SMPR2_SMP15_1              (0x2UL << ADC_SMPR2_SMP15_Pos)          /*!< 0x00010000 */
1827  #define ADC_SMPR2_SMP15_2              (0x4UL << ADC_SMPR2_SMP15_Pos)          /*!< 0x00020000 */
1828  
1829  #define ADC_SMPR2_SMP16_Pos            (18U)
1830  #define ADC_SMPR2_SMP16_Msk            (0x7UL << ADC_SMPR2_SMP16_Pos)          /*!< 0x001C0000 */
1831  #define ADC_SMPR2_SMP16                ADC_SMPR2_SMP16_Msk                     /*!< ADC channel 16 sampling time selection  */
1832  #define ADC_SMPR2_SMP16_0              (0x1UL << ADC_SMPR2_SMP16_Pos)          /*!< 0x00040000 */
1833  #define ADC_SMPR2_SMP16_1              (0x2UL << ADC_SMPR2_SMP16_Pos)          /*!< 0x00080000 */
1834  #define ADC_SMPR2_SMP16_2              (0x4UL << ADC_SMPR2_SMP16_Pos)          /*!< 0x00100000 */
1835  
1836  #define ADC_SMPR2_SMP17_Pos            (21U)
1837  #define ADC_SMPR2_SMP17_Msk            (0x7UL << ADC_SMPR2_SMP17_Pos)          /*!< 0x00E00000 */
1838  #define ADC_SMPR2_SMP17                ADC_SMPR2_SMP17_Msk                     /*!< ADC channel 17 sampling time selection  */
1839  #define ADC_SMPR2_SMP17_0              (0x1UL << ADC_SMPR2_SMP17_Pos)          /*!< 0x00200000 */
1840  #define ADC_SMPR2_SMP17_1              (0x2UL << ADC_SMPR2_SMP17_Pos)          /*!< 0x00400000 */
1841  #define ADC_SMPR2_SMP17_2              (0x4UL << ADC_SMPR2_SMP17_Pos)          /*!< 0x00800000 */
1842  
1843  #define ADC_SMPR2_SMP18_Pos            (24U)
1844  #define ADC_SMPR2_SMP18_Msk            (0x7UL << ADC_SMPR2_SMP18_Pos)          /*!< 0x07000000 */
1845  #define ADC_SMPR2_SMP18                ADC_SMPR2_SMP18_Msk                     /*!< ADC channel 18 sampling time selection  */
1846  #define ADC_SMPR2_SMP18_0              (0x1UL << ADC_SMPR2_SMP18_Pos)          /*!< 0x01000000 */
1847  #define ADC_SMPR2_SMP18_1              (0x2UL << ADC_SMPR2_SMP18_Pos)          /*!< 0x02000000 */
1848  #define ADC_SMPR2_SMP18_2              (0x4UL << ADC_SMPR2_SMP18_Pos)          /*!< 0x04000000 */
1849  
1850  /********************  Bit definition for ADC_TR1 register  *******************/
1851  #define ADC_TR1_LT1_Pos                (0U)
1852  #define ADC_TR1_LT1_Msk                (0xFFFUL << ADC_TR1_LT1_Pos)            /*!< 0x00000FFF */
1853  #define ADC_TR1_LT1                    ADC_TR1_LT1_Msk                         /*!< ADC analog watchdog 1 threshold low */
1854  #define ADC_TR1_LT1_0                  (0x001UL << ADC_TR1_LT1_Pos)            /*!< 0x00000001 */
1855  #define ADC_TR1_LT1_1                  (0x002UL << ADC_TR1_LT1_Pos)            /*!< 0x00000002 */
1856  #define ADC_TR1_LT1_2                  (0x004UL << ADC_TR1_LT1_Pos)            /*!< 0x00000004 */
1857  #define ADC_TR1_LT1_3                  (0x008UL << ADC_TR1_LT1_Pos)            /*!< 0x00000008 */
1858  #define ADC_TR1_LT1_4                  (0x010UL << ADC_TR1_LT1_Pos)            /*!< 0x00000010 */
1859  #define ADC_TR1_LT1_5                  (0x020UL << ADC_TR1_LT1_Pos)            /*!< 0x00000020 */
1860  #define ADC_TR1_LT1_6                  (0x040UL << ADC_TR1_LT1_Pos)            /*!< 0x00000040 */
1861  #define ADC_TR1_LT1_7                  (0x080UL << ADC_TR1_LT1_Pos)            /*!< 0x00000080 */
1862  #define ADC_TR1_LT1_8                  (0x100UL << ADC_TR1_LT1_Pos)            /*!< 0x00000100 */
1863  #define ADC_TR1_LT1_9                  (0x200UL << ADC_TR1_LT1_Pos)            /*!< 0x00000200 */
1864  #define ADC_TR1_LT1_10                 (0x400UL << ADC_TR1_LT1_Pos)            /*!< 0x00000400 */
1865  #define ADC_TR1_LT1_11                 (0x800UL << ADC_TR1_LT1_Pos)            /*!< 0x00000800 */
1866  
1867  #define ADC_TR1_HT1_Pos                (16U)
1868  #define ADC_TR1_HT1_Msk                (0xFFFUL << ADC_TR1_HT1_Pos)            /*!< 0x0FFF0000 */
1869  #define ADC_TR1_HT1                    ADC_TR1_HT1_Msk                         /*!< ADC Analog watchdog 1 threshold high */
1870  #define ADC_TR1_HT1_0                  (0x001UL << ADC_TR1_HT1_Pos)            /*!< 0x00010000 */
1871  #define ADC_TR1_HT1_1                  (0x002UL << ADC_TR1_HT1_Pos)            /*!< 0x00020000 */
1872  #define ADC_TR1_HT1_2                  (0x004UL << ADC_TR1_HT1_Pos)            /*!< 0x00040000 */
1873  #define ADC_TR1_HT1_3                  (0x008UL << ADC_TR1_HT1_Pos)            /*!< 0x00080000 */
1874  #define ADC_TR1_HT1_4                  (0x010UL << ADC_TR1_HT1_Pos)            /*!< 0x00100000 */
1875  #define ADC_TR1_HT1_5                  (0x020UL << ADC_TR1_HT1_Pos)            /*!< 0x00200000 */
1876  #define ADC_TR1_HT1_6                  (0x040UL << ADC_TR1_HT1_Pos)            /*!< 0x00400000 */
1877  #define ADC_TR1_HT1_7                  (0x080UL << ADC_TR1_HT1_Pos)            /*!< 0x00800000 */
1878  #define ADC_TR1_HT1_8                  (0x100UL << ADC_TR1_HT1_Pos)            /*!< 0x01000000 */
1879  #define ADC_TR1_HT1_9                  (0x200UL << ADC_TR1_HT1_Pos)            /*!< 0x02000000 */
1880  #define ADC_TR1_HT1_10                 (0x400UL << ADC_TR1_HT1_Pos)            /*!< 0x04000000 */
1881  #define ADC_TR1_HT1_11                 (0x800UL << ADC_TR1_HT1_Pos)            /*!< 0x08000000 */
1882  
1883  /********************  Bit definition for ADC_TR2 register  *******************/
1884  #define ADC_TR2_LT2_Pos                (0U)
1885  #define ADC_TR2_LT2_Msk                (0xFFUL << ADC_TR2_LT2_Pos)             /*!< 0x000000FF */
1886  #define ADC_TR2_LT2                    ADC_TR2_LT2_Msk                         /*!< ADC analog watchdog 2 threshold low */
1887  #define ADC_TR2_LT2_0                  (0x01UL << ADC_TR2_LT2_Pos)             /*!< 0x00000001 */
1888  #define ADC_TR2_LT2_1                  (0x02UL << ADC_TR2_LT2_Pos)             /*!< 0x00000002 */
1889  #define ADC_TR2_LT2_2                  (0x04UL << ADC_TR2_LT2_Pos)             /*!< 0x00000004 */
1890  #define ADC_TR2_LT2_3                  (0x08UL << ADC_TR2_LT2_Pos)             /*!< 0x00000008 */
1891  #define ADC_TR2_LT2_4                  (0x10UL << ADC_TR2_LT2_Pos)             /*!< 0x00000010 */
1892  #define ADC_TR2_LT2_5                  (0x20UL << ADC_TR2_LT2_Pos)             /*!< 0x00000020 */
1893  #define ADC_TR2_LT2_6                  (0x40UL << ADC_TR2_LT2_Pos)             /*!< 0x00000040 */
1894  #define ADC_TR2_LT2_7                  (0x80UL << ADC_TR2_LT2_Pos)             /*!< 0x00000080 */
1895  
1896  #define ADC_TR2_HT2_Pos                (16U)
1897  #define ADC_TR2_HT2_Msk                (0xFFUL << ADC_TR2_HT2_Pos)             /*!< 0x00FF0000 */
1898  #define ADC_TR2_HT2                    ADC_TR2_HT2_Msk                         /*!< ADC analog watchdog 2 threshold high */
1899  #define ADC_TR2_HT2_0                  (0x01UL << ADC_TR2_HT2_Pos)             /*!< 0x00010000 */
1900  #define ADC_TR2_HT2_1                  (0x02UL << ADC_TR2_HT2_Pos)             /*!< 0x00020000 */
1901  #define ADC_TR2_HT2_2                  (0x04UL << ADC_TR2_HT2_Pos)             /*!< 0x00040000 */
1902  #define ADC_TR2_HT2_3                  (0x08UL << ADC_TR2_HT2_Pos)             /*!< 0x00080000 */
1903  #define ADC_TR2_HT2_4                  (0x10UL << ADC_TR2_HT2_Pos)             /*!< 0x00100000 */
1904  #define ADC_TR2_HT2_5                  (0x20UL << ADC_TR2_HT2_Pos)             /*!< 0x00200000 */
1905  #define ADC_TR2_HT2_6                  (0x40UL << ADC_TR2_HT2_Pos)             /*!< 0x00400000 */
1906  #define ADC_TR2_HT2_7                  (0x80UL << ADC_TR2_HT2_Pos)             /*!< 0x00800000 */
1907  
1908  /********************  Bit definition for ADC_TR3 register  *******************/
1909  #define ADC_TR3_LT3_Pos                (0U)
1910  #define ADC_TR3_LT3_Msk                (0xFFUL << ADC_TR3_LT3_Pos)             /*!< 0x000000FF */
1911  #define ADC_TR3_LT3                    ADC_TR3_LT3_Msk                         /*!< ADC analog watchdog 3 threshold low */
1912  #define ADC_TR3_LT3_0                  (0x01UL << ADC_TR3_LT3_Pos)             /*!< 0x00000001 */
1913  #define ADC_TR3_LT3_1                  (0x02UL << ADC_TR3_LT3_Pos)             /*!< 0x00000002 */
1914  #define ADC_TR3_LT3_2                  (0x04UL << ADC_TR3_LT3_Pos)             /*!< 0x00000004 */
1915  #define ADC_TR3_LT3_3                  (0x08UL << ADC_TR3_LT3_Pos)             /*!< 0x00000008 */
1916  #define ADC_TR3_LT3_4                  (0x10UL << ADC_TR3_LT3_Pos)             /*!< 0x00000010 */
1917  #define ADC_TR3_LT3_5                  (0x20UL << ADC_TR3_LT3_Pos)             /*!< 0x00000020 */
1918  #define ADC_TR3_LT3_6                  (0x40UL << ADC_TR3_LT3_Pos)             /*!< 0x00000040 */
1919  #define ADC_TR3_LT3_7                  (0x80UL << ADC_TR3_LT3_Pos)             /*!< 0x00000080 */
1920  
1921  #define ADC_TR3_HT3_Pos                (16U)
1922  #define ADC_TR3_HT3_Msk                (0xFFUL << ADC_TR3_HT3_Pos)             /*!< 0x00FF0000 */
1923  #define ADC_TR3_HT3                    ADC_TR3_HT3_Msk                         /*!< ADC analog watchdog 3 threshold high */
1924  #define ADC_TR3_HT3_0                  (0x01UL << ADC_TR3_HT3_Pos)             /*!< 0x00010000 */
1925  #define ADC_TR3_HT3_1                  (0x02UL << ADC_TR3_HT3_Pos)             /*!< 0x00020000 */
1926  #define ADC_TR3_HT3_2                  (0x04UL << ADC_TR3_HT3_Pos)             /*!< 0x00040000 */
1927  #define ADC_TR3_HT3_3                  (0x08UL << ADC_TR3_HT3_Pos)             /*!< 0x00080000 */
1928  #define ADC_TR3_HT3_4                  (0x10UL << ADC_TR3_HT3_Pos)             /*!< 0x00100000 */
1929  #define ADC_TR3_HT3_5                  (0x20UL << ADC_TR3_HT3_Pos)             /*!< 0x00200000 */
1930  #define ADC_TR3_HT3_6                  (0x40UL << ADC_TR3_HT3_Pos)             /*!< 0x00400000 */
1931  #define ADC_TR3_HT3_7                  (0x80UL << ADC_TR3_HT3_Pos)             /*!< 0x00800000 */
1932  
1933  /********************  Bit definition for ADC_SQR1 register  ******************/
1934  #define ADC_SQR1_L_Pos                 (0U)
1935  #define ADC_SQR1_L_Msk                 (0xFUL << ADC_SQR1_L_Pos)               /*!< 0x0000000F */
1936  #define ADC_SQR1_L                     ADC_SQR1_L_Msk                          /*!< ADC group regular sequencer scan length */
1937  #define ADC_SQR1_L_0                   (0x1UL << ADC_SQR1_L_Pos)               /*!< 0x00000001 */
1938  #define ADC_SQR1_L_1                   (0x2UL << ADC_SQR1_L_Pos)               /*!< 0x00000002 */
1939  #define ADC_SQR1_L_2                   (0x4UL << ADC_SQR1_L_Pos)               /*!< 0x00000004 */
1940  #define ADC_SQR1_L_3                   (0x8UL << ADC_SQR1_L_Pos)               /*!< 0x00000008 */
1941  
1942  #define ADC_SQR1_SQ1_Pos               (6U)
1943  #define ADC_SQR1_SQ1_Msk               (0x1FUL << ADC_SQR1_SQ1_Pos)            /*!< 0x000007C0 */
1944  #define ADC_SQR1_SQ1                   ADC_SQR1_SQ1_Msk                        /*!< ADC group regular sequencer rank 1 */
1945  #define ADC_SQR1_SQ1_0                 (0x01UL << ADC_SQR1_SQ1_Pos)            /*!< 0x00000040 */
1946  #define ADC_SQR1_SQ1_1                 (0x02UL << ADC_SQR1_SQ1_Pos)            /*!< 0x00000080 */
1947  #define ADC_SQR1_SQ1_2                 (0x04UL << ADC_SQR1_SQ1_Pos)            /*!< 0x00000100 */
1948  #define ADC_SQR1_SQ1_3                 (0x08UL << ADC_SQR1_SQ1_Pos)            /*!< 0x00000200 */
1949  #define ADC_SQR1_SQ1_4                 (0x10UL << ADC_SQR1_SQ1_Pos)            /*!< 0x00000400 */
1950  
1951  #define ADC_SQR1_SQ2_Pos               (12U)
1952  #define ADC_SQR1_SQ2_Msk               (0x1FUL << ADC_SQR1_SQ2_Pos)            /*!< 0x0001F000 */
1953  #define ADC_SQR1_SQ2                   ADC_SQR1_SQ2_Msk                        /*!< ADC group regular sequencer rank 2 */
1954  #define ADC_SQR1_SQ2_0                 (0x01UL << ADC_SQR1_SQ2_Pos)            /*!< 0x00001000 */
1955  #define ADC_SQR1_SQ2_1                 (0x02UL << ADC_SQR1_SQ2_Pos)            /*!< 0x00002000 */
1956  #define ADC_SQR1_SQ2_2                 (0x04UL << ADC_SQR1_SQ2_Pos)            /*!< 0x00004000 */
1957  #define ADC_SQR1_SQ2_3                 (0x08UL << ADC_SQR1_SQ2_Pos)            /*!< 0x00008000 */
1958  #define ADC_SQR1_SQ2_4                 (0x10UL << ADC_SQR1_SQ2_Pos)            /*!< 0x00010000 */
1959  
1960  #define ADC_SQR1_SQ3_Pos               (18U)
1961  #define ADC_SQR1_SQ3_Msk               (0x1FUL << ADC_SQR1_SQ3_Pos)            /*!< 0x007C0000 */
1962  #define ADC_SQR1_SQ3                   ADC_SQR1_SQ3_Msk                        /*!< ADC group regular sequencer rank 3 */
1963  #define ADC_SQR1_SQ3_0                 (0x01UL << ADC_SQR1_SQ3_Pos)            /*!< 0x00040000 */
1964  #define ADC_SQR1_SQ3_1                 (0x02UL << ADC_SQR1_SQ3_Pos)            /*!< 0x00080000 */
1965  #define ADC_SQR1_SQ3_2                 (0x04UL << ADC_SQR1_SQ3_Pos)            /*!< 0x00100000 */
1966  #define ADC_SQR1_SQ3_3                 (0x08UL << ADC_SQR1_SQ3_Pos)            /*!< 0x00200000 */
1967  #define ADC_SQR1_SQ3_4                 (0x10UL << ADC_SQR1_SQ3_Pos)            /*!< 0x00400000 */
1968  
1969  #define ADC_SQR1_SQ4_Pos               (24U)
1970  #define ADC_SQR1_SQ4_Msk               (0x1FUL << ADC_SQR1_SQ4_Pos)            /*!< 0x1F000000 */
1971  #define ADC_SQR1_SQ4                   ADC_SQR1_SQ4_Msk                        /*!< ADC group regular sequencer rank 4 */
1972  #define ADC_SQR1_SQ4_0                 (0x01UL << ADC_SQR1_SQ4_Pos)            /*!< 0x01000000 */
1973  #define ADC_SQR1_SQ4_1                 (0x02UL << ADC_SQR1_SQ4_Pos)            /*!< 0x02000000 */
1974  #define ADC_SQR1_SQ4_2                 (0x04UL << ADC_SQR1_SQ4_Pos)            /*!< 0x04000000 */
1975  #define ADC_SQR1_SQ4_3                 (0x08UL << ADC_SQR1_SQ4_Pos)            /*!< 0x08000000 */
1976  #define ADC_SQR1_SQ4_4                 (0x10UL << ADC_SQR1_SQ4_Pos)            /*!< 0x10000000 */
1977  
1978  /********************  Bit definition for ADC_SQR2 register  ******************/
1979  #define ADC_SQR2_SQ5_Pos               (0U)
1980  #define ADC_SQR2_SQ5_Msk               (0x1FUL << ADC_SQR2_SQ5_Pos)            /*!< 0x0000001F */
1981  #define ADC_SQR2_SQ5                   ADC_SQR2_SQ5_Msk                        /*!< ADC group regular sequencer rank 5 */
1982  #define ADC_SQR2_SQ5_0                 (0x01UL << ADC_SQR2_SQ5_Pos)            /*!< 0x00000001 */
1983  #define ADC_SQR2_SQ5_1                 (0x02UL << ADC_SQR2_SQ5_Pos)            /*!< 0x00000002 */
1984  #define ADC_SQR2_SQ5_2                 (0x04UL << ADC_SQR2_SQ5_Pos)            /*!< 0x00000004 */
1985  #define ADC_SQR2_SQ5_3                 (0x08UL << ADC_SQR2_SQ5_Pos)            /*!< 0x00000008 */
1986  #define ADC_SQR2_SQ5_4                 (0x10UL << ADC_SQR2_SQ5_Pos)            /*!< 0x00000010 */
1987  
1988  #define ADC_SQR2_SQ6_Pos               (6U)
1989  #define ADC_SQR2_SQ6_Msk               (0x1FUL << ADC_SQR2_SQ6_Pos)            /*!< 0x000007C0 */
1990  #define ADC_SQR2_SQ6                   ADC_SQR2_SQ6_Msk                        /*!< ADC group regular sequencer rank 6 */
1991  #define ADC_SQR2_SQ6_0                 (0x01UL << ADC_SQR2_SQ6_Pos)            /*!< 0x00000040 */
1992  #define ADC_SQR2_SQ6_1                 (0x02UL << ADC_SQR2_SQ6_Pos)            /*!< 0x00000080 */
1993  #define ADC_SQR2_SQ6_2                 (0x04UL << ADC_SQR2_SQ6_Pos)            /*!< 0x00000100 */
1994  #define ADC_SQR2_SQ6_3                 (0x08UL << ADC_SQR2_SQ6_Pos)            /*!< 0x00000200 */
1995  #define ADC_SQR2_SQ6_4                 (0x10UL << ADC_SQR2_SQ6_Pos)            /*!< 0x00000400 */
1996  
1997  #define ADC_SQR2_SQ7_Pos               (12U)
1998  #define ADC_SQR2_SQ7_Msk               (0x1FUL << ADC_SQR2_SQ7_Pos)            /*!< 0x0001F000 */
1999  #define ADC_SQR2_SQ7                   ADC_SQR2_SQ7_Msk                        /*!< ADC group regular sequencer rank 7 */
2000  #define ADC_SQR2_SQ7_0                 (0x01UL << ADC_SQR2_SQ7_Pos)            /*!< 0x00001000 */
2001  #define ADC_SQR2_SQ7_1                 (0x02UL << ADC_SQR2_SQ7_Pos)            /*!< 0x00002000 */
2002  #define ADC_SQR2_SQ7_2                 (0x04UL << ADC_SQR2_SQ7_Pos)            /*!< 0x00004000 */
2003  #define ADC_SQR2_SQ7_3                 (0x08UL << ADC_SQR2_SQ7_Pos)            /*!< 0x00008000 */
2004  #define ADC_SQR2_SQ7_4                 (0x10UL << ADC_SQR2_SQ7_Pos)            /*!< 0x00010000 */
2005  
2006  #define ADC_SQR2_SQ8_Pos               (18U)
2007  #define ADC_SQR2_SQ8_Msk               (0x1FUL << ADC_SQR2_SQ8_Pos)            /*!< 0x007C0000 */
2008  #define ADC_SQR2_SQ8                   ADC_SQR2_SQ8_Msk                        /*!< ADC group regular sequencer rank 8 */
2009  #define ADC_SQR2_SQ8_0                 (0x01UL << ADC_SQR2_SQ8_Pos)            /*!< 0x00040000 */
2010  #define ADC_SQR2_SQ8_1                 (0x02UL << ADC_SQR2_SQ8_Pos)            /*!< 0x00080000 */
2011  #define ADC_SQR2_SQ8_2                 (0x04UL << ADC_SQR2_SQ8_Pos)            /*!< 0x00100000 */
2012  #define ADC_SQR2_SQ8_3                 (0x08UL << ADC_SQR2_SQ8_Pos)            /*!< 0x00200000 */
2013  #define ADC_SQR2_SQ8_4                 (0x10UL << ADC_SQR2_SQ8_Pos)            /*!< 0x00400000 */
2014  
2015  #define ADC_SQR2_SQ9_Pos               (24U)
2016  #define ADC_SQR2_SQ9_Msk               (0x1FUL << ADC_SQR2_SQ9_Pos)            /*!< 0x1F000000 */
2017  #define ADC_SQR2_SQ9                   ADC_SQR2_SQ9_Msk                        /*!< ADC group regular sequencer rank 9 */
2018  #define ADC_SQR2_SQ9_0                 (0x01UL << ADC_SQR2_SQ9_Pos)            /*!< 0x01000000 */
2019  #define ADC_SQR2_SQ9_1                 (0x02UL << ADC_SQR2_SQ9_Pos)            /*!< 0x02000000 */
2020  #define ADC_SQR2_SQ9_2                 (0x04UL << ADC_SQR2_SQ9_Pos)            /*!< 0x04000000 */
2021  #define ADC_SQR2_SQ9_3                 (0x08UL << ADC_SQR2_SQ9_Pos)            /*!< 0x08000000 */
2022  #define ADC_SQR2_SQ9_4                 (0x10UL << ADC_SQR2_SQ9_Pos)            /*!< 0x10000000 */
2023  
2024  /********************  Bit definition for ADC_SQR3 register  ******************/
2025  #define ADC_SQR3_SQ10_Pos              (0U)
2026  #define ADC_SQR3_SQ10_Msk              (0x1FUL << ADC_SQR3_SQ10_Pos)           /*!< 0x0000001F */
2027  #define ADC_SQR3_SQ10                  ADC_SQR3_SQ10_Msk                       /*!< ADC group regular sequencer rank 10 */
2028  #define ADC_SQR3_SQ10_0                (0x01UL << ADC_SQR3_SQ10_Pos)           /*!< 0x00000001 */
2029  #define ADC_SQR3_SQ10_1                (0x02UL << ADC_SQR3_SQ10_Pos)           /*!< 0x00000002 */
2030  #define ADC_SQR3_SQ10_2                (0x04UL << ADC_SQR3_SQ10_Pos)           /*!< 0x00000004 */
2031  #define ADC_SQR3_SQ10_3                (0x08UL << ADC_SQR3_SQ10_Pos)           /*!< 0x00000008 */
2032  #define ADC_SQR3_SQ10_4                (0x10UL << ADC_SQR3_SQ10_Pos)           /*!< 0x00000010 */
2033  
2034  #define ADC_SQR3_SQ11_Pos              (6U)
2035  #define ADC_SQR3_SQ11_Msk              (0x1FUL << ADC_SQR3_SQ11_Pos)           /*!< 0x000007C0 */
2036  #define ADC_SQR3_SQ11                  ADC_SQR3_SQ11_Msk                       /*!< ADC group regular sequencer rank 11 */
2037  #define ADC_SQR3_SQ11_0                (0x01UL << ADC_SQR3_SQ11_Pos)           /*!< 0x00000040 */
2038  #define ADC_SQR3_SQ11_1                (0x02UL << ADC_SQR3_SQ11_Pos)           /*!< 0x00000080 */
2039  #define ADC_SQR3_SQ11_2                (0x04UL << ADC_SQR3_SQ11_Pos)           /*!< 0x00000100 */
2040  #define ADC_SQR3_SQ11_3                (0x08UL << ADC_SQR3_SQ11_Pos)           /*!< 0x00000200 */
2041  #define ADC_SQR3_SQ11_4                (0x10UL << ADC_SQR3_SQ11_Pos)           /*!< 0x00000400 */
2042  
2043  #define ADC_SQR3_SQ12_Pos              (12U)
2044  #define ADC_SQR3_SQ12_Msk              (0x1FUL << ADC_SQR3_SQ12_Pos)           /*!< 0x0001F000 */
2045  #define ADC_SQR3_SQ12                  ADC_SQR3_SQ12_Msk                       /*!< ADC group regular sequencer rank 12 */
2046  #define ADC_SQR3_SQ12_0                (0x01UL << ADC_SQR3_SQ12_Pos)           /*!< 0x00001000 */
2047  #define ADC_SQR3_SQ12_1                (0x02UL << ADC_SQR3_SQ12_Pos)           /*!< 0x00002000 */
2048  #define ADC_SQR3_SQ12_2                (0x04UL << ADC_SQR3_SQ12_Pos)           /*!< 0x00004000 */
2049  #define ADC_SQR3_SQ12_3                (0x08UL << ADC_SQR3_SQ12_Pos)           /*!< 0x00008000 */
2050  #define ADC_SQR3_SQ12_4                (0x10UL << ADC_SQR3_SQ12_Pos)           /*!< 0x00010000 */
2051  
2052  #define ADC_SQR3_SQ13_Pos              (18U)
2053  #define ADC_SQR3_SQ13_Msk              (0x1FUL << ADC_SQR3_SQ13_Pos)           /*!< 0x007C0000 */
2054  #define ADC_SQR3_SQ13                  ADC_SQR3_SQ13_Msk                       /*!< ADC group regular sequencer rank 13 */
2055  #define ADC_SQR3_SQ13_0                (0x01UL << ADC_SQR3_SQ13_Pos)           /*!< 0x00040000 */
2056  #define ADC_SQR3_SQ13_1                (0x02UL << ADC_SQR3_SQ13_Pos)           /*!< 0x00080000 */
2057  #define ADC_SQR3_SQ13_2                (0x04UL << ADC_SQR3_SQ13_Pos)           /*!< 0x00100000 */
2058  #define ADC_SQR3_SQ13_3                (0x08UL << ADC_SQR3_SQ13_Pos)           /*!< 0x00200000 */
2059  #define ADC_SQR3_SQ13_4                (0x10UL << ADC_SQR3_SQ13_Pos)           /*!< 0x00400000 */
2060  
2061  #define ADC_SQR3_SQ14_Pos              (24U)
2062  #define ADC_SQR3_SQ14_Msk              (0x1FUL << ADC_SQR3_SQ14_Pos)           /*!< 0x1F000000 */
2063  #define ADC_SQR3_SQ14                  ADC_SQR3_SQ14_Msk                       /*!< ADC group regular sequencer rank 14 */
2064  #define ADC_SQR3_SQ14_0                (0x01UL << ADC_SQR3_SQ14_Pos)           /*!< 0x01000000 */
2065  #define ADC_SQR3_SQ14_1                (0x02UL << ADC_SQR3_SQ14_Pos)           /*!< 0x02000000 */
2066  #define ADC_SQR3_SQ14_2                (0x04UL << ADC_SQR3_SQ14_Pos)           /*!< 0x04000000 */
2067  #define ADC_SQR3_SQ14_3                (0x08UL << ADC_SQR3_SQ14_Pos)           /*!< 0x08000000 */
2068  #define ADC_SQR3_SQ14_4                (0x10UL << ADC_SQR3_SQ14_Pos)           /*!< 0x10000000 */
2069  
2070  /********************  Bit definition for ADC_SQR4 register  ******************/
2071  #define ADC_SQR4_SQ15_Pos              (0U)
2072  #define ADC_SQR4_SQ15_Msk              (0x1FUL << ADC_SQR4_SQ15_Pos)           /*!< 0x0000001F */
2073  #define ADC_SQR4_SQ15                  ADC_SQR4_SQ15_Msk                       /*!< ADC group regular sequencer rank 15 */
2074  #define ADC_SQR4_SQ15_0                (0x01UL << ADC_SQR4_SQ15_Pos)           /*!< 0x00000001 */
2075  #define ADC_SQR4_SQ15_1                (0x02UL << ADC_SQR4_SQ15_Pos)           /*!< 0x00000002 */
2076  #define ADC_SQR4_SQ15_2                (0x04UL << ADC_SQR4_SQ15_Pos)           /*!< 0x00000004 */
2077  #define ADC_SQR4_SQ15_3                (0x08UL << ADC_SQR4_SQ15_Pos)           /*!< 0x00000008 */
2078  #define ADC_SQR4_SQ15_4                (0x10UL << ADC_SQR4_SQ15_Pos)           /*!< 0x00000010 */
2079  
2080  #define ADC_SQR4_SQ16_Pos              (6U)
2081  #define ADC_SQR4_SQ16_Msk              (0x1FUL << ADC_SQR4_SQ16_Pos)           /*!< 0x000007C0 */
2082  #define ADC_SQR4_SQ16                  ADC_SQR4_SQ16_Msk                       /*!< ADC group regular sequencer rank 16 */
2083  #define ADC_SQR4_SQ16_0                (0x01UL << ADC_SQR4_SQ16_Pos)           /*!< 0x00000040 */
2084  #define ADC_SQR4_SQ16_1                (0x02UL << ADC_SQR4_SQ16_Pos)           /*!< 0x00000080 */
2085  #define ADC_SQR4_SQ16_2                (0x04UL << ADC_SQR4_SQ16_Pos)           /*!< 0x00000100 */
2086  #define ADC_SQR4_SQ16_3                (0x08UL << ADC_SQR4_SQ16_Pos)           /*!< 0x00000200 */
2087  #define ADC_SQR4_SQ16_4                (0x10UL << ADC_SQR4_SQ16_Pos)           /*!< 0x00000400 */
2088  
2089  /********************  Bit definition for ADC_DR register  ********************/
2090  #define ADC_DR_RDATA_Pos               (0U)
2091  #define ADC_DR_RDATA_Msk               (0xFFFFUL << ADC_DR_RDATA_Pos)          /*!< 0x0000FFFF */
2092  #define ADC_DR_RDATA                   ADC_DR_RDATA_Msk                        /*!< ADC group regular conversion data */
2093  #define ADC_DR_RDATA_0                 (0x0001UL << ADC_DR_RDATA_Pos)          /*!< 0x00000001 */
2094  #define ADC_DR_RDATA_1                 (0x0002UL << ADC_DR_RDATA_Pos)          /*!< 0x00000002 */
2095  #define ADC_DR_RDATA_2                 (0x0004UL << ADC_DR_RDATA_Pos)          /*!< 0x00000004 */
2096  #define ADC_DR_RDATA_3                 (0x0008UL << ADC_DR_RDATA_Pos)          /*!< 0x00000008 */
2097  #define ADC_DR_RDATA_4                 (0x0010UL << ADC_DR_RDATA_Pos)          /*!< 0x00000010 */
2098  #define ADC_DR_RDATA_5                 (0x0020UL << ADC_DR_RDATA_Pos)          /*!< 0x00000020 */
2099  #define ADC_DR_RDATA_6                 (0x0040UL << ADC_DR_RDATA_Pos)          /*!< 0x00000040 */
2100  #define ADC_DR_RDATA_7                 (0x0080UL << ADC_DR_RDATA_Pos)          /*!< 0x00000080 */
2101  #define ADC_DR_RDATA_8                 (0x0100UL << ADC_DR_RDATA_Pos)          /*!< 0x00000100 */
2102  #define ADC_DR_RDATA_9                 (0x0200UL << ADC_DR_RDATA_Pos)          /*!< 0x00000200 */
2103  #define ADC_DR_RDATA_10                (0x0400UL << ADC_DR_RDATA_Pos)          /*!< 0x00000400 */
2104  #define ADC_DR_RDATA_11                (0x0800UL << ADC_DR_RDATA_Pos)          /*!< 0x00000800 */
2105  #define ADC_DR_RDATA_12                (0x1000UL << ADC_DR_RDATA_Pos)          /*!< 0x00001000 */
2106  #define ADC_DR_RDATA_13                (0x2000UL << ADC_DR_RDATA_Pos)          /*!< 0x00002000 */
2107  #define ADC_DR_RDATA_14                (0x4000UL << ADC_DR_RDATA_Pos)          /*!< 0x00004000 */
2108  #define ADC_DR_RDATA_15                (0x8000UL << ADC_DR_RDATA_Pos)          /*!< 0x00008000 */
2109  
2110  /********************  Bit definition for ADC_JSQR register  ******************/
2111  #define ADC_JSQR_JL_Pos                (0U)
2112  #define ADC_JSQR_JL_Msk                (0x3UL << ADC_JSQR_JL_Pos)              /*!< 0x00000003 */
2113  #define ADC_JSQR_JL                    ADC_JSQR_JL_Msk                         /*!< ADC group injected sequencer scan length */
2114  #define ADC_JSQR_JL_0                  (0x1UL << ADC_JSQR_JL_Pos)              /*!< 0x00000001 */
2115  #define ADC_JSQR_JL_1                  (0x2UL << ADC_JSQR_JL_Pos)              /*!< 0x00000002 */
2116  
2117  #define ADC_JSQR_JEXTSEL_Pos           (2U)
2118  #define ADC_JSQR_JEXTSEL_Msk           (0xFUL << ADC_JSQR_JEXTSEL_Pos)         /*!< 0x0000003C */
2119  #define ADC_JSQR_JEXTSEL               ADC_JSQR_JEXTSEL_Msk                    /*!< ADC group injected external trigger source */
2120  #define ADC_JSQR_JEXTSEL_0             (0x1UL << ADC_JSQR_JEXTSEL_Pos)         /*!< 0x00000004 */
2121  #define ADC_JSQR_JEXTSEL_1             (0x2UL << ADC_JSQR_JEXTSEL_Pos)         /*!< 0x00000008 */
2122  #define ADC_JSQR_JEXTSEL_2             (0x4UL << ADC_JSQR_JEXTSEL_Pos)         /*!< 0x00000010 */
2123  #define ADC_JSQR_JEXTSEL_3             (0x8UL << ADC_JSQR_JEXTSEL_Pos)         /*!< 0x00000020 */
2124  
2125  #define ADC_JSQR_JEXTEN_Pos            (6U)
2126  #define ADC_JSQR_JEXTEN_Msk            (0x3UL << ADC_JSQR_JEXTEN_Pos)          /*!< 0x000000C0 */
2127  #define ADC_JSQR_JEXTEN                ADC_JSQR_JEXTEN_Msk                     /*!< ADC group injected external trigger polarity */
2128  #define ADC_JSQR_JEXTEN_0              (0x1UL << ADC_JSQR_JEXTEN_Pos)          /*!< 0x00000040 */
2129  #define ADC_JSQR_JEXTEN_1              (0x2UL << ADC_JSQR_JEXTEN_Pos)          /*!< 0x00000080 */
2130  
2131  #define ADC_JSQR_JSQ1_Pos              (8U)
2132  #define ADC_JSQR_JSQ1_Msk              (0x1FUL << ADC_JSQR_JSQ1_Pos)           /*!< 0x00001F00 */
2133  #define ADC_JSQR_JSQ1                  ADC_JSQR_JSQ1_Msk                       /*!< ADC group injected sequencer rank 1 */
2134  #define ADC_JSQR_JSQ1_0                (0x01UL << ADC_JSQR_JSQ1_Pos)           /*!< 0x00000100 */
2135  #define ADC_JSQR_JSQ1_1                (0x02UL << ADC_JSQR_JSQ1_Pos)           /*!< 0x00000200 */
2136  #define ADC_JSQR_JSQ1_2                (0x04UL << ADC_JSQR_JSQ1_Pos)           /*!< 0x00000400 */
2137  #define ADC_JSQR_JSQ1_3                (0x08UL << ADC_JSQR_JSQ1_Pos)           /*!< 0x00000800 */
2138  #define ADC_JSQR_JSQ1_4                (0x10UL << ADC_JSQR_JSQ1_Pos)           /*!< 0x00001000 */
2139  
2140  #define ADC_JSQR_JSQ2_Pos              (14U)
2141  #define ADC_JSQR_JSQ2_Msk              (0x1FUL << ADC_JSQR_JSQ2_Pos)           /*!< 0x0007C000 */
2142  #define ADC_JSQR_JSQ2                  ADC_JSQR_JSQ2_Msk                       /*!< ADC group injected sequencer rank 2 */
2143  #define ADC_JSQR_JSQ2_0                (0x01UL << ADC_JSQR_JSQ2_Pos)           /*!< 0x00004000 */
2144  #define ADC_JSQR_JSQ2_1                (0x02UL << ADC_JSQR_JSQ2_Pos)           /*!< 0x00008000 */
2145  #define ADC_JSQR_JSQ2_2                (0x04UL << ADC_JSQR_JSQ2_Pos)           /*!< 0x00010000 */
2146  #define ADC_JSQR_JSQ2_3                (0x08UL << ADC_JSQR_JSQ2_Pos)           /*!< 0x00020000 */
2147  #define ADC_JSQR_JSQ2_4                (0x10UL << ADC_JSQR_JSQ2_Pos)           /*!< 0x00040000 */
2148  
2149  #define ADC_JSQR_JSQ3_Pos              (20U)
2150  #define ADC_JSQR_JSQ3_Msk              (0x1FUL << ADC_JSQR_JSQ3_Pos)           /*!< 0x01F00000 */
2151  #define ADC_JSQR_JSQ3                  ADC_JSQR_JSQ3_Msk                       /*!< ADC group injected sequencer rank 3 */
2152  #define ADC_JSQR_JSQ3_0                (0x01UL << ADC_JSQR_JSQ3_Pos)           /*!< 0x00100000 */
2153  #define ADC_JSQR_JSQ3_1                (0x02UL << ADC_JSQR_JSQ3_Pos)           /*!< 0x00200000 */
2154  #define ADC_JSQR_JSQ3_2                (0x04UL << ADC_JSQR_JSQ3_Pos)           /*!< 0x00400000 */
2155  #define ADC_JSQR_JSQ3_3                (0x08UL << ADC_JSQR_JSQ3_Pos)           /*!< 0x00800000 */
2156  #define ADC_JSQR_JSQ3_4                (0x10UL << ADC_JSQR_JSQ3_Pos)           /*!< 0x01000000 */
2157  
2158  #define ADC_JSQR_JSQ4_Pos              (26U)
2159  #define ADC_JSQR_JSQ4_Msk              (0x1FUL << ADC_JSQR_JSQ4_Pos)           /*!< 0x7C000000 */
2160  #define ADC_JSQR_JSQ4                  ADC_JSQR_JSQ4_Msk                       /*!< ADC group injected sequencer rank 4 */
2161  #define ADC_JSQR_JSQ4_0                (0x01UL << ADC_JSQR_JSQ4_Pos)           /*!< 0x04000000 */
2162  #define ADC_JSQR_JSQ4_1                (0x02UL << ADC_JSQR_JSQ4_Pos)           /*!< 0x08000000 */
2163  #define ADC_JSQR_JSQ4_2                (0x04UL << ADC_JSQR_JSQ4_Pos)           /*!< 0x10000000 */
2164  #define ADC_JSQR_JSQ4_3                (0x08UL << ADC_JSQR_JSQ4_Pos)           /*!< 0x20000000 */
2165  #define ADC_JSQR_JSQ4_4                (0x10UL << ADC_JSQR_JSQ4_Pos)           /*!< 0x40000000 */
2166  
2167  /********************  Bit definition for ADC_OFR1 register  ******************/
2168  #define ADC_OFR1_OFFSET1_Pos           (0U)
2169  #define ADC_OFR1_OFFSET1_Msk           (0xFFFUL << ADC_OFR1_OFFSET1_Pos)       /*!< 0x00000FFF */
2170  #define ADC_OFR1_OFFSET1               ADC_OFR1_OFFSET1_Msk                    /*!< ADC offset number 1 offset level */
2171  #define ADC_OFR1_OFFSET1_0             (0x001UL << ADC_OFR1_OFFSET1_Pos)       /*!< 0x00000001 */
2172  #define ADC_OFR1_OFFSET1_1             (0x002UL << ADC_OFR1_OFFSET1_Pos)       /*!< 0x00000002 */
2173  #define ADC_OFR1_OFFSET1_2             (0x004UL << ADC_OFR1_OFFSET1_Pos)       /*!< 0x00000004 */
2174  #define ADC_OFR1_OFFSET1_3             (0x008UL << ADC_OFR1_OFFSET1_Pos)       /*!< 0x00000008 */
2175  #define ADC_OFR1_OFFSET1_4             (0x010UL << ADC_OFR1_OFFSET1_Pos)       /*!< 0x00000010 */
2176  #define ADC_OFR1_OFFSET1_5             (0x020UL << ADC_OFR1_OFFSET1_Pos)       /*!< 0x00000020 */
2177  #define ADC_OFR1_OFFSET1_6             (0x040UL << ADC_OFR1_OFFSET1_Pos)       /*!< 0x00000040 */
2178  #define ADC_OFR1_OFFSET1_7             (0x080UL << ADC_OFR1_OFFSET1_Pos)       /*!< 0x00000080 */
2179  #define ADC_OFR1_OFFSET1_8             (0x100UL << ADC_OFR1_OFFSET1_Pos)       /*!< 0x00000100 */
2180  #define ADC_OFR1_OFFSET1_9             (0x200UL << ADC_OFR1_OFFSET1_Pos)       /*!< 0x00000200 */
2181  #define ADC_OFR1_OFFSET1_10            (0x400UL << ADC_OFR1_OFFSET1_Pos)       /*!< 0x00000400 */
2182  #define ADC_OFR1_OFFSET1_11            (0x800UL << ADC_OFR1_OFFSET1_Pos)       /*!< 0x00000800 */
2183  
2184  #define ADC_OFR1_OFFSET1_CH_Pos        (26U)
2185  #define ADC_OFR1_OFFSET1_CH_Msk        (0x1FUL << ADC_OFR1_OFFSET1_CH_Pos)     /*!< 0x7C000000 */
2186  #define ADC_OFR1_OFFSET1_CH            ADC_OFR1_OFFSET1_CH_Msk                 /*!< ADC offset number 1 channel selection */
2187  #define ADC_OFR1_OFFSET1_CH_0          (0x01UL << ADC_OFR1_OFFSET1_CH_Pos)     /*!< 0x04000000 */
2188  #define ADC_OFR1_OFFSET1_CH_1          (0x02UL << ADC_OFR1_OFFSET1_CH_Pos)     /*!< 0x08000000 */
2189  #define ADC_OFR1_OFFSET1_CH_2          (0x04UL << ADC_OFR1_OFFSET1_CH_Pos)     /*!< 0x10000000 */
2190  #define ADC_OFR1_OFFSET1_CH_3          (0x08UL << ADC_OFR1_OFFSET1_CH_Pos)     /*!< 0x20000000 */
2191  #define ADC_OFR1_OFFSET1_CH_4          (0x10UL << ADC_OFR1_OFFSET1_CH_Pos)     /*!< 0x40000000 */
2192  
2193  #define ADC_OFR1_OFFSET1_EN_Pos        (31U)
2194  #define ADC_OFR1_OFFSET1_EN_Msk        (0x1UL << ADC_OFR1_OFFSET1_EN_Pos)      /*!< 0x80000000 */
2195  #define ADC_OFR1_OFFSET1_EN            ADC_OFR1_OFFSET1_EN_Msk                 /*!< ADC offset number 1 enable */
2196  
2197  /********************  Bit definition for ADC_OFR2 register  ******************/
2198  #define ADC_OFR2_OFFSET2_Pos           (0U)
2199  #define ADC_OFR2_OFFSET2_Msk           (0xFFFUL << ADC_OFR2_OFFSET2_Pos)       /*!< 0x00000FFF */
2200  #define ADC_OFR2_OFFSET2               ADC_OFR2_OFFSET2_Msk                    /*!< ADC offset number 2 offset level */
2201  #define ADC_OFR2_OFFSET2_0             (0x001UL << ADC_OFR2_OFFSET2_Pos)       /*!< 0x00000001 */
2202  #define ADC_OFR2_OFFSET2_1             (0x002UL << ADC_OFR2_OFFSET2_Pos)       /*!< 0x00000002 */
2203  #define ADC_OFR2_OFFSET2_2             (0x004UL << ADC_OFR2_OFFSET2_Pos)       /*!< 0x00000004 */
2204  #define ADC_OFR2_OFFSET2_3             (0x008UL << ADC_OFR2_OFFSET2_Pos)       /*!< 0x00000008 */
2205  #define ADC_OFR2_OFFSET2_4             (0x010UL << ADC_OFR2_OFFSET2_Pos)       /*!< 0x00000010 */
2206  #define ADC_OFR2_OFFSET2_5             (0x020UL << ADC_OFR2_OFFSET2_Pos)       /*!< 0x00000020 */
2207  #define ADC_OFR2_OFFSET2_6             (0x040UL << ADC_OFR2_OFFSET2_Pos)       /*!< 0x00000040 */
2208  #define ADC_OFR2_OFFSET2_7             (0x080UL << ADC_OFR2_OFFSET2_Pos)       /*!< 0x00000080 */
2209  #define ADC_OFR2_OFFSET2_8             (0x100UL << ADC_OFR2_OFFSET2_Pos)       /*!< 0x00000100 */
2210  #define ADC_OFR2_OFFSET2_9             (0x200UL << ADC_OFR2_OFFSET2_Pos)       /*!< 0x00000200 */
2211  #define ADC_OFR2_OFFSET2_10            (0x400UL << ADC_OFR2_OFFSET2_Pos)       /*!< 0x00000400 */
2212  #define ADC_OFR2_OFFSET2_11            (0x800UL << ADC_OFR2_OFFSET2_Pos)       /*!< 0x00000800 */
2213  
2214  #define ADC_OFR2_OFFSET2_CH_Pos        (26U)
2215  #define ADC_OFR2_OFFSET2_CH_Msk        (0x1FUL << ADC_OFR2_OFFSET2_CH_Pos)     /*!< 0x7C000000 */
2216  #define ADC_OFR2_OFFSET2_CH            ADC_OFR2_OFFSET2_CH_Msk                 /*!< ADC offset number 2 channel selection */
2217  #define ADC_OFR2_OFFSET2_CH_0          (0x01UL << ADC_OFR2_OFFSET2_CH_Pos)     /*!< 0x04000000 */
2218  #define ADC_OFR2_OFFSET2_CH_1          (0x02UL << ADC_OFR2_OFFSET2_CH_Pos)     /*!< 0x08000000 */
2219  #define ADC_OFR2_OFFSET2_CH_2          (0x04UL << ADC_OFR2_OFFSET2_CH_Pos)     /*!< 0x10000000 */
2220  #define ADC_OFR2_OFFSET2_CH_3          (0x08UL << ADC_OFR2_OFFSET2_CH_Pos)     /*!< 0x20000000 */
2221  #define ADC_OFR2_OFFSET2_CH_4          (0x10UL << ADC_OFR2_OFFSET2_CH_Pos)     /*!< 0x40000000 */
2222  
2223  #define ADC_OFR2_OFFSET2_EN_Pos        (31U)
2224  #define ADC_OFR2_OFFSET2_EN_Msk        (0x1UL << ADC_OFR2_OFFSET2_EN_Pos)      /*!< 0x80000000 */
2225  #define ADC_OFR2_OFFSET2_EN            ADC_OFR2_OFFSET2_EN_Msk                 /*!< ADC offset number 2 enable */
2226  
2227  /********************  Bit definition for ADC_OFR3 register  ******************/
2228  #define ADC_OFR3_OFFSET3_Pos           (0U)
2229  #define ADC_OFR3_OFFSET3_Msk           (0xFFFUL << ADC_OFR3_OFFSET3_Pos)       /*!< 0x00000FFF */
2230  #define ADC_OFR3_OFFSET3               ADC_OFR3_OFFSET3_Msk                    /*!< ADC offset number 3 offset level */
2231  #define ADC_OFR3_OFFSET3_0             (0x001UL << ADC_OFR3_OFFSET3_Pos)       /*!< 0x00000001 */
2232  #define ADC_OFR3_OFFSET3_1             (0x002UL << ADC_OFR3_OFFSET3_Pos)       /*!< 0x00000002 */
2233  #define ADC_OFR3_OFFSET3_2             (0x004UL << ADC_OFR3_OFFSET3_Pos)       /*!< 0x00000004 */
2234  #define ADC_OFR3_OFFSET3_3             (0x008UL << ADC_OFR3_OFFSET3_Pos)       /*!< 0x00000008 */
2235  #define ADC_OFR3_OFFSET3_4             (0x010UL << ADC_OFR3_OFFSET3_Pos)       /*!< 0x00000010 */
2236  #define ADC_OFR3_OFFSET3_5             (0x020UL << ADC_OFR3_OFFSET3_Pos)       /*!< 0x00000020 */
2237  #define ADC_OFR3_OFFSET3_6             (0x040UL << ADC_OFR3_OFFSET3_Pos)       /*!< 0x00000040 */
2238  #define ADC_OFR3_OFFSET3_7             (0x080UL << ADC_OFR3_OFFSET3_Pos)       /*!< 0x00000080 */
2239  #define ADC_OFR3_OFFSET3_8             (0x100UL << ADC_OFR3_OFFSET3_Pos)       /*!< 0x00000100 */
2240  #define ADC_OFR3_OFFSET3_9             (0x200UL << ADC_OFR3_OFFSET3_Pos)       /*!< 0x00000200 */
2241  #define ADC_OFR3_OFFSET3_10            (0x400UL << ADC_OFR3_OFFSET3_Pos)       /*!< 0x00000400 */
2242  #define ADC_OFR3_OFFSET3_11            (0x800UL << ADC_OFR3_OFFSET3_Pos)       /*!< 0x00000800 */
2243  
2244  #define ADC_OFR3_OFFSET3_CH_Pos        (26U)
2245  #define ADC_OFR3_OFFSET3_CH_Msk        (0x1FUL << ADC_OFR3_OFFSET3_CH_Pos)     /*!< 0x7C000000 */
2246  #define ADC_OFR3_OFFSET3_CH            ADC_OFR3_OFFSET3_CH_Msk                 /*!< ADC offset number 3 channel selection */
2247  #define ADC_OFR3_OFFSET3_CH_0          (0x01UL << ADC_OFR3_OFFSET3_CH_Pos)     /*!< 0x04000000 */
2248  #define ADC_OFR3_OFFSET3_CH_1          (0x02UL << ADC_OFR3_OFFSET3_CH_Pos)     /*!< 0x08000000 */
2249  #define ADC_OFR3_OFFSET3_CH_2          (0x04UL << ADC_OFR3_OFFSET3_CH_Pos)     /*!< 0x10000000 */
2250  #define ADC_OFR3_OFFSET3_CH_3          (0x08UL << ADC_OFR3_OFFSET3_CH_Pos)     /*!< 0x20000000 */
2251  #define ADC_OFR3_OFFSET3_CH_4          (0x10UL << ADC_OFR3_OFFSET3_CH_Pos)     /*!< 0x40000000 */
2252  
2253  #define ADC_OFR3_OFFSET3_EN_Pos        (31U)
2254  #define ADC_OFR3_OFFSET3_EN_Msk        (0x1UL << ADC_OFR3_OFFSET3_EN_Pos)      /*!< 0x80000000 */
2255  #define ADC_OFR3_OFFSET3_EN            ADC_OFR3_OFFSET3_EN_Msk                 /*!< ADC offset number 3 enable */
2256  
2257  /********************  Bit definition for ADC_OFR4 register  ******************/
2258  #define ADC_OFR4_OFFSET4_Pos           (0U)
2259  #define ADC_OFR4_OFFSET4_Msk           (0xFFFUL << ADC_OFR4_OFFSET4_Pos)       /*!< 0x00000FFF */
2260  #define ADC_OFR4_OFFSET4               ADC_OFR4_OFFSET4_Msk                    /*!< ADC offset number 4 offset level */
2261  #define ADC_OFR4_OFFSET4_0             (0x001UL << ADC_OFR4_OFFSET4_Pos)       /*!< 0x00000001 */
2262  #define ADC_OFR4_OFFSET4_1             (0x002UL << ADC_OFR4_OFFSET4_Pos)       /*!< 0x00000002 */
2263  #define ADC_OFR4_OFFSET4_2             (0x004UL << ADC_OFR4_OFFSET4_Pos)       /*!< 0x00000004 */
2264  #define ADC_OFR4_OFFSET4_3             (0x008UL << ADC_OFR4_OFFSET4_Pos)       /*!< 0x00000008 */
2265  #define ADC_OFR4_OFFSET4_4             (0x010UL << ADC_OFR4_OFFSET4_Pos)       /*!< 0x00000010 */
2266  #define ADC_OFR4_OFFSET4_5             (0x020UL << ADC_OFR4_OFFSET4_Pos)       /*!< 0x00000020 */
2267  #define ADC_OFR4_OFFSET4_6             (0x040UL << ADC_OFR4_OFFSET4_Pos)       /*!< 0x00000040 */
2268  #define ADC_OFR4_OFFSET4_7             (0x080UL << ADC_OFR4_OFFSET4_Pos)       /*!< 0x00000080 */
2269  #define ADC_OFR4_OFFSET4_8             (0x100UL << ADC_OFR4_OFFSET4_Pos)       /*!< 0x00000100 */
2270  #define ADC_OFR4_OFFSET4_9             (0x200UL << ADC_OFR4_OFFSET4_Pos)       /*!< 0x00000200 */
2271  #define ADC_OFR4_OFFSET4_10            (0x400UL << ADC_OFR4_OFFSET4_Pos)       /*!< 0x00000400 */
2272  #define ADC_OFR4_OFFSET4_11            (0x800UL << ADC_OFR4_OFFSET4_Pos)       /*!< 0x00000800 */
2273  
2274  #define ADC_OFR4_OFFSET4_CH_Pos        (26U)
2275  #define ADC_OFR4_OFFSET4_CH_Msk        (0x1FUL << ADC_OFR4_OFFSET4_CH_Pos)     /*!< 0x7C000000 */
2276  #define ADC_OFR4_OFFSET4_CH            ADC_OFR4_OFFSET4_CH_Msk                 /*!< ADC offset number 4 channel selection */
2277  #define ADC_OFR4_OFFSET4_CH_0          (0x01UL << ADC_OFR4_OFFSET4_CH_Pos)     /*!< 0x04000000 */
2278  #define ADC_OFR4_OFFSET4_CH_1          (0x02UL << ADC_OFR4_OFFSET4_CH_Pos)     /*!< 0x08000000 */
2279  #define ADC_OFR4_OFFSET4_CH_2          (0x04UL << ADC_OFR4_OFFSET4_CH_Pos)     /*!< 0x10000000 */
2280  #define ADC_OFR4_OFFSET4_CH_3          (0x08UL << ADC_OFR4_OFFSET4_CH_Pos)     /*!< 0x20000000 */
2281  #define ADC_OFR4_OFFSET4_CH_4          (0x10UL << ADC_OFR4_OFFSET4_CH_Pos)     /*!< 0x40000000 */
2282  
2283  #define ADC_OFR4_OFFSET4_EN_Pos        (31U)
2284  #define ADC_OFR4_OFFSET4_EN_Msk        (0x1UL << ADC_OFR4_OFFSET4_EN_Pos)      /*!< 0x80000000 */
2285  #define ADC_OFR4_OFFSET4_EN            ADC_OFR4_OFFSET4_EN_Msk                 /*!< ADC offset number 4 enable */
2286  
2287  /********************  Bit definition for ADC_JDR1 register  ******************/
2288  #define ADC_JDR1_JDATA_Pos             (0U)
2289  #define ADC_JDR1_JDATA_Msk             (0xFFFFUL << ADC_JDR1_JDATA_Pos)        /*!< 0x0000FFFF */
2290  #define ADC_JDR1_JDATA                 ADC_JDR1_JDATA_Msk                      /*!< ADC group injected sequencer rank 1 conversion data */
2291  #define ADC_JDR1_JDATA_0               (0x0001UL << ADC_JDR1_JDATA_Pos)        /*!< 0x00000001 */
2292  #define ADC_JDR1_JDATA_1               (0x0002UL << ADC_JDR1_JDATA_Pos)        /*!< 0x00000002 */
2293  #define ADC_JDR1_JDATA_2               (0x0004UL << ADC_JDR1_JDATA_Pos)        /*!< 0x00000004 */
2294  #define ADC_JDR1_JDATA_3               (0x0008UL << ADC_JDR1_JDATA_Pos)        /*!< 0x00000008 */
2295  #define ADC_JDR1_JDATA_4               (0x0010UL << ADC_JDR1_JDATA_Pos)        /*!< 0x00000010 */
2296  #define ADC_JDR1_JDATA_5               (0x0020UL << ADC_JDR1_JDATA_Pos)        /*!< 0x00000020 */
2297  #define ADC_JDR1_JDATA_6               (0x0040UL << ADC_JDR1_JDATA_Pos)        /*!< 0x00000040 */
2298  #define ADC_JDR1_JDATA_7               (0x0080UL << ADC_JDR1_JDATA_Pos)        /*!< 0x00000080 */
2299  #define ADC_JDR1_JDATA_8               (0x0100UL << ADC_JDR1_JDATA_Pos)        /*!< 0x00000100 */
2300  #define ADC_JDR1_JDATA_9               (0x0200UL << ADC_JDR1_JDATA_Pos)        /*!< 0x00000200 */
2301  #define ADC_JDR1_JDATA_10              (0x0400UL << ADC_JDR1_JDATA_Pos)        /*!< 0x00000400 */
2302  #define ADC_JDR1_JDATA_11              (0x0800UL << ADC_JDR1_JDATA_Pos)        /*!< 0x00000800 */
2303  #define ADC_JDR1_JDATA_12              (0x1000UL << ADC_JDR1_JDATA_Pos)        /*!< 0x00001000 */
2304  #define ADC_JDR1_JDATA_13              (0x2000UL << ADC_JDR1_JDATA_Pos)        /*!< 0x00002000 */
2305  #define ADC_JDR1_JDATA_14              (0x4000UL << ADC_JDR1_JDATA_Pos)        /*!< 0x00004000 */
2306  #define ADC_JDR1_JDATA_15              (0x8000UL << ADC_JDR1_JDATA_Pos)        /*!< 0x00008000 */
2307  
2308  /********************  Bit definition for ADC_JDR2 register  ******************/
2309  #define ADC_JDR2_JDATA_Pos             (0U)
2310  #define ADC_JDR2_JDATA_Msk             (0xFFFFUL << ADC_JDR2_JDATA_Pos)        /*!< 0x0000FFFF */
2311  #define ADC_JDR2_JDATA                 ADC_JDR2_JDATA_Msk                      /*!< ADC group injected sequencer rank 2 conversion data */
2312  #define ADC_JDR2_JDATA_0               (0x0001UL << ADC_JDR2_JDATA_Pos)        /*!< 0x00000001 */
2313  #define ADC_JDR2_JDATA_1               (0x0002UL << ADC_JDR2_JDATA_Pos)        /*!< 0x00000002 */
2314  #define ADC_JDR2_JDATA_2               (0x0004UL << ADC_JDR2_JDATA_Pos)        /*!< 0x00000004 */
2315  #define ADC_JDR2_JDATA_3               (0x0008UL << ADC_JDR2_JDATA_Pos)        /*!< 0x00000008 */
2316  #define ADC_JDR2_JDATA_4               (0x0010UL << ADC_JDR2_JDATA_Pos)        /*!< 0x00000010 */
2317  #define ADC_JDR2_JDATA_5               (0x0020UL << ADC_JDR2_JDATA_Pos)        /*!< 0x00000020 */
2318  #define ADC_JDR2_JDATA_6               (0x0040UL << ADC_JDR2_JDATA_Pos)        /*!< 0x00000040 */
2319  #define ADC_JDR2_JDATA_7               (0x0080UL << ADC_JDR2_JDATA_Pos)        /*!< 0x00000080 */
2320  #define ADC_JDR2_JDATA_8               (0x0100UL << ADC_JDR2_JDATA_Pos)        /*!< 0x00000100 */
2321  #define ADC_JDR2_JDATA_9               (0x0200UL << ADC_JDR2_JDATA_Pos)        /*!< 0x00000200 */
2322  #define ADC_JDR2_JDATA_10              (0x0400UL << ADC_JDR2_JDATA_Pos)        /*!< 0x00000400 */
2323  #define ADC_JDR2_JDATA_11              (0x0800UL << ADC_JDR2_JDATA_Pos)        /*!< 0x00000800 */
2324  #define ADC_JDR2_JDATA_12              (0x1000UL << ADC_JDR2_JDATA_Pos)        /*!< 0x00001000 */
2325  #define ADC_JDR2_JDATA_13              (0x2000UL << ADC_JDR2_JDATA_Pos)        /*!< 0x00002000 */
2326  #define ADC_JDR2_JDATA_14              (0x4000UL << ADC_JDR2_JDATA_Pos)        /*!< 0x00004000 */
2327  #define ADC_JDR2_JDATA_15              (0x8000UL << ADC_JDR2_JDATA_Pos)        /*!< 0x00008000 */
2328  
2329  /********************  Bit definition for ADC_JDR3 register  ******************/
2330  #define ADC_JDR3_JDATA_Pos             (0U)
2331  #define ADC_JDR3_JDATA_Msk             (0xFFFFUL << ADC_JDR3_JDATA_Pos)        /*!< 0x0000FFFF */
2332  #define ADC_JDR3_JDATA                 ADC_JDR3_JDATA_Msk                      /*!< ADC group injected sequencer rank 3 conversion data */
2333  #define ADC_JDR3_JDATA_0               (0x0001UL << ADC_JDR3_JDATA_Pos)        /*!< 0x00000001 */
2334  #define ADC_JDR3_JDATA_1               (0x0002UL << ADC_JDR3_JDATA_Pos)        /*!< 0x00000002 */
2335  #define ADC_JDR3_JDATA_2               (0x0004UL << ADC_JDR3_JDATA_Pos)        /*!< 0x00000004 */
2336  #define ADC_JDR3_JDATA_3               (0x0008UL << ADC_JDR3_JDATA_Pos)        /*!< 0x00000008 */
2337  #define ADC_JDR3_JDATA_4               (0x0010UL << ADC_JDR3_JDATA_Pos)        /*!< 0x00000010 */
2338  #define ADC_JDR3_JDATA_5               (0x0020UL << ADC_JDR3_JDATA_Pos)        /*!< 0x00000020 */
2339  #define ADC_JDR3_JDATA_6               (0x0040UL << ADC_JDR3_JDATA_Pos)        /*!< 0x00000040 */
2340  #define ADC_JDR3_JDATA_7               (0x0080UL << ADC_JDR3_JDATA_Pos)        /*!< 0x00000080 */
2341  #define ADC_JDR3_JDATA_8               (0x0100UL << ADC_JDR3_JDATA_Pos)        /*!< 0x00000100 */
2342  #define ADC_JDR3_JDATA_9               (0x0200UL << ADC_JDR3_JDATA_Pos)        /*!< 0x00000200 */
2343  #define ADC_JDR3_JDATA_10              (0x0400UL << ADC_JDR3_JDATA_Pos)        /*!< 0x00000400 */
2344  #define ADC_JDR3_JDATA_11              (0x0800UL << ADC_JDR3_JDATA_Pos)        /*!< 0x00000800 */
2345  #define ADC_JDR3_JDATA_12              (0x1000UL << ADC_JDR3_JDATA_Pos)        /*!< 0x00001000 */
2346  #define ADC_JDR3_JDATA_13              (0x2000UL << ADC_JDR3_JDATA_Pos)        /*!< 0x00002000 */
2347  #define ADC_JDR3_JDATA_14              (0x4000UL << ADC_JDR3_JDATA_Pos)        /*!< 0x00004000 */
2348  #define ADC_JDR3_JDATA_15              (0x8000UL << ADC_JDR3_JDATA_Pos)        /*!< 0x00008000 */
2349  
2350  /********************  Bit definition for ADC_JDR4 register  ******************/
2351  #define ADC_JDR4_JDATA_Pos             (0U)
2352  #define ADC_JDR4_JDATA_Msk             (0xFFFFUL << ADC_JDR4_JDATA_Pos)        /*!< 0x0000FFFF */
2353  #define ADC_JDR4_JDATA                 ADC_JDR4_JDATA_Msk                      /*!< ADC group injected sequencer rank 4 conversion data */
2354  #define ADC_JDR4_JDATA_0               (0x0001UL << ADC_JDR4_JDATA_Pos)        /*!< 0x00000001 */
2355  #define ADC_JDR4_JDATA_1               (0x0002UL << ADC_JDR4_JDATA_Pos)        /*!< 0x00000002 */
2356  #define ADC_JDR4_JDATA_2               (0x0004UL << ADC_JDR4_JDATA_Pos)        /*!< 0x00000004 */
2357  #define ADC_JDR4_JDATA_3               (0x0008UL << ADC_JDR4_JDATA_Pos)        /*!< 0x00000008 */
2358  #define ADC_JDR4_JDATA_4               (0x0010UL << ADC_JDR4_JDATA_Pos)        /*!< 0x00000010 */
2359  #define ADC_JDR4_JDATA_5               (0x0020UL << ADC_JDR4_JDATA_Pos)        /*!< 0x00000020 */
2360  #define ADC_JDR4_JDATA_6               (0x0040UL << ADC_JDR4_JDATA_Pos)        /*!< 0x00000040 */
2361  #define ADC_JDR4_JDATA_7               (0x0080UL << ADC_JDR4_JDATA_Pos)        /*!< 0x00000080 */
2362  #define ADC_JDR4_JDATA_8               (0x0100UL << ADC_JDR4_JDATA_Pos)        /*!< 0x00000100 */
2363  #define ADC_JDR4_JDATA_9               (0x0200UL << ADC_JDR4_JDATA_Pos)        /*!< 0x00000200 */
2364  #define ADC_JDR4_JDATA_10              (0x0400UL << ADC_JDR4_JDATA_Pos)        /*!< 0x00000400 */
2365  #define ADC_JDR4_JDATA_11              (0x0800UL << ADC_JDR4_JDATA_Pos)        /*!< 0x00000800 */
2366  #define ADC_JDR4_JDATA_12              (0x1000UL << ADC_JDR4_JDATA_Pos)        /*!< 0x00001000 */
2367  #define ADC_JDR4_JDATA_13              (0x2000UL << ADC_JDR4_JDATA_Pos)        /*!< 0x00002000 */
2368  #define ADC_JDR4_JDATA_14              (0x4000UL << ADC_JDR4_JDATA_Pos)        /*!< 0x00004000 */
2369  #define ADC_JDR4_JDATA_15              (0x8000UL << ADC_JDR4_JDATA_Pos)        /*!< 0x00008000 */
2370  
2371  /********************  Bit definition for ADC_AWD2CR register  ****************/
2372  #define ADC_AWD2CR_AWD2CH_Pos          (0U)
2373  #define ADC_AWD2CR_AWD2CH_Msk          (0x7FFFFUL << ADC_AWD2CR_AWD2CH_Pos)    /*!< 0x0007FFFF */
2374  #define ADC_AWD2CR_AWD2CH              ADC_AWD2CR_AWD2CH_Msk                   /*!< ADC analog watchdog 2 monitored channel selection */
2375  #define ADC_AWD2CR_AWD2CH_0            (0x00001UL << ADC_AWD2CR_AWD2CH_Pos)    /*!< 0x00000001 */
2376  #define ADC_AWD2CR_AWD2CH_1            (0x00002UL << ADC_AWD2CR_AWD2CH_Pos)    /*!< 0x00000002 */
2377  #define ADC_AWD2CR_AWD2CH_2            (0x00004UL << ADC_AWD2CR_AWD2CH_Pos)    /*!< 0x00000004 */
2378  #define ADC_AWD2CR_AWD2CH_3            (0x00008UL << ADC_AWD2CR_AWD2CH_Pos)    /*!< 0x00000008 */
2379  #define ADC_AWD2CR_AWD2CH_4            (0x00010UL << ADC_AWD2CR_AWD2CH_Pos)    /*!< 0x00000010 */
2380  #define ADC_AWD2CR_AWD2CH_5            (0x00020UL << ADC_AWD2CR_AWD2CH_Pos)    /*!< 0x00000020 */
2381  #define ADC_AWD2CR_AWD2CH_6            (0x00040UL << ADC_AWD2CR_AWD2CH_Pos)    /*!< 0x00000040 */
2382  #define ADC_AWD2CR_AWD2CH_7            (0x00080UL << ADC_AWD2CR_AWD2CH_Pos)    /*!< 0x00000080 */
2383  #define ADC_AWD2CR_AWD2CH_8            (0x00100UL << ADC_AWD2CR_AWD2CH_Pos)    /*!< 0x00000100 */
2384  #define ADC_AWD2CR_AWD2CH_9            (0x00200UL << ADC_AWD2CR_AWD2CH_Pos)    /*!< 0x00000200 */
2385  #define ADC_AWD2CR_AWD2CH_10           (0x00400UL << ADC_AWD2CR_AWD2CH_Pos)    /*!< 0x00000400 */
2386  #define ADC_AWD2CR_AWD2CH_11           (0x00800UL << ADC_AWD2CR_AWD2CH_Pos)    /*!< 0x00000800 */
2387  #define ADC_AWD2CR_AWD2CH_12           (0x01000UL << ADC_AWD2CR_AWD2CH_Pos)    /*!< 0x00001000 */
2388  #define ADC_AWD2CR_AWD2CH_13           (0x02000UL << ADC_AWD2CR_AWD2CH_Pos)    /*!< 0x00002000 */
2389  #define ADC_AWD2CR_AWD2CH_14           (0x04000UL << ADC_AWD2CR_AWD2CH_Pos)    /*!< 0x00004000 */
2390  #define ADC_AWD2CR_AWD2CH_15           (0x08000UL << ADC_AWD2CR_AWD2CH_Pos)    /*!< 0x00008000 */
2391  #define ADC_AWD2CR_AWD2CH_16           (0x10000UL << ADC_AWD2CR_AWD2CH_Pos)    /*!< 0x00010000 */
2392  #define ADC_AWD2CR_AWD2CH_17           (0x20000UL << ADC_AWD2CR_AWD2CH_Pos)    /*!< 0x00020000 */
2393  #define ADC_AWD2CR_AWD2CH_18           (0x40000UL << ADC_AWD2CR_AWD2CH_Pos)    /*!< 0x00040000 */
2394  
2395  /********************  Bit definition for ADC_AWD3CR register  ****************/
2396  #define ADC_AWD3CR_AWD3CH_Pos          (0U)
2397  #define ADC_AWD3CR_AWD3CH_Msk          (0x7FFFFUL << ADC_AWD3CR_AWD3CH_Pos)    /*!< 0x0007FFFF */
2398  #define ADC_AWD3CR_AWD3CH              ADC_AWD3CR_AWD3CH_Msk                   /*!< ADC analog watchdog 3 monitored channel selection */
2399  #define ADC_AWD3CR_AWD3CH_0            (0x00001UL << ADC_AWD3CR_AWD3CH_Pos)    /*!< 0x00000001 */
2400  #define ADC_AWD3CR_AWD3CH_1            (0x00002UL << ADC_AWD3CR_AWD3CH_Pos)    /*!< 0x00000002 */
2401  #define ADC_AWD3CR_AWD3CH_2            (0x00004UL << ADC_AWD3CR_AWD3CH_Pos)    /*!< 0x00000004 */
2402  #define ADC_AWD3CR_AWD3CH_3            (0x00008UL << ADC_AWD3CR_AWD3CH_Pos)    /*!< 0x00000008 */
2403  #define ADC_AWD3CR_AWD3CH_4            (0x00010UL << ADC_AWD3CR_AWD3CH_Pos)    /*!< 0x00000010 */
2404  #define ADC_AWD3CR_AWD3CH_5            (0x00020UL << ADC_AWD3CR_AWD3CH_Pos)    /*!< 0x00000020 */
2405  #define ADC_AWD3CR_AWD3CH_6            (0x00040UL << ADC_AWD3CR_AWD3CH_Pos)    /*!< 0x00000040 */
2406  #define ADC_AWD3CR_AWD3CH_7            (0x00080UL << ADC_AWD3CR_AWD3CH_Pos)    /*!< 0x00000080 */
2407  #define ADC_AWD3CR_AWD3CH_8            (0x00100UL << ADC_AWD3CR_AWD3CH_Pos)    /*!< 0x00000100 */
2408  #define ADC_AWD3CR_AWD3CH_9            (0x00200UL << ADC_AWD3CR_AWD3CH_Pos)    /*!< 0x00000200 */
2409  #define ADC_AWD3CR_AWD3CH_10           (0x00400UL << ADC_AWD3CR_AWD3CH_Pos)    /*!< 0x00000400 */
2410  #define ADC_AWD3CR_AWD3CH_11           (0x00800UL << ADC_AWD3CR_AWD3CH_Pos)    /*!< 0x00000800 */
2411  #define ADC_AWD3CR_AWD3CH_12           (0x01000UL << ADC_AWD3CR_AWD3CH_Pos)    /*!< 0x00001000 */
2412  #define ADC_AWD3CR_AWD3CH_13           (0x02000UL << ADC_AWD3CR_AWD3CH_Pos)    /*!< 0x00002000 */
2413  #define ADC_AWD3CR_AWD3CH_14           (0x04000UL << ADC_AWD3CR_AWD3CH_Pos)    /*!< 0x00004000 */
2414  #define ADC_AWD3CR_AWD3CH_15           (0x08000UL << ADC_AWD3CR_AWD3CH_Pos)    /*!< 0x00008000 */
2415  #define ADC_AWD3CR_AWD3CH_16           (0x10000UL << ADC_AWD3CR_AWD3CH_Pos)    /*!< 0x00010000 */
2416  #define ADC_AWD3CR_AWD3CH_17           (0x20000UL << ADC_AWD3CR_AWD3CH_Pos)    /*!< 0x00020000 */
2417  #define ADC_AWD3CR_AWD3CH_18           (0x40000UL << ADC_AWD3CR_AWD3CH_Pos)    /*!< 0x00040000 */
2418  
2419  /********************  Bit definition for ADC_DIFSEL register  ****************/
2420  #define ADC_DIFSEL_DIFSEL_Pos          (0U)
2421  #define ADC_DIFSEL_DIFSEL_Msk          (0x7FFFFUL << ADC_DIFSEL_DIFSEL_Pos)    /*!< 0x0007FFFF */
2422  #define ADC_DIFSEL_DIFSEL              ADC_DIFSEL_DIFSEL_Msk                   /*!< ADC channel differential or single-ended mode */
2423  #define ADC_DIFSEL_DIFSEL_0            (0x00001UL << ADC_DIFSEL_DIFSEL_Pos)    /*!< 0x00000001 */
2424  #define ADC_DIFSEL_DIFSEL_1            (0x00002UL << ADC_DIFSEL_DIFSEL_Pos)    /*!< 0x00000002 */
2425  #define ADC_DIFSEL_DIFSEL_2            (0x00004UL << ADC_DIFSEL_DIFSEL_Pos)    /*!< 0x00000004 */
2426  #define ADC_DIFSEL_DIFSEL_3            (0x00008UL << ADC_DIFSEL_DIFSEL_Pos)    /*!< 0x00000008 */
2427  #define ADC_DIFSEL_DIFSEL_4            (0x00010UL << ADC_DIFSEL_DIFSEL_Pos)    /*!< 0x00000010 */
2428  #define ADC_DIFSEL_DIFSEL_5            (0x00020UL << ADC_DIFSEL_DIFSEL_Pos)    /*!< 0x00000020 */
2429  #define ADC_DIFSEL_DIFSEL_6            (0x00040UL << ADC_DIFSEL_DIFSEL_Pos)    /*!< 0x00000040 */
2430  #define ADC_DIFSEL_DIFSEL_7            (0x00080UL << ADC_DIFSEL_DIFSEL_Pos)    /*!< 0x00000080 */
2431  #define ADC_DIFSEL_DIFSEL_8            (0x00100UL << ADC_DIFSEL_DIFSEL_Pos)    /*!< 0x00000100 */
2432  #define ADC_DIFSEL_DIFSEL_9            (0x00200UL << ADC_DIFSEL_DIFSEL_Pos)    /*!< 0x00000200 */
2433  #define ADC_DIFSEL_DIFSEL_10           (0x00400UL << ADC_DIFSEL_DIFSEL_Pos)    /*!< 0x00000400 */
2434  #define ADC_DIFSEL_DIFSEL_11           (0x00800UL << ADC_DIFSEL_DIFSEL_Pos)    /*!< 0x00000800 */
2435  #define ADC_DIFSEL_DIFSEL_12           (0x01000UL << ADC_DIFSEL_DIFSEL_Pos)    /*!< 0x00001000 */
2436  #define ADC_DIFSEL_DIFSEL_13           (0x02000UL << ADC_DIFSEL_DIFSEL_Pos)    /*!< 0x00002000 */
2437  #define ADC_DIFSEL_DIFSEL_14           (0x04000UL << ADC_DIFSEL_DIFSEL_Pos)    /*!< 0x00004000 */
2438  #define ADC_DIFSEL_DIFSEL_15           (0x08000UL << ADC_DIFSEL_DIFSEL_Pos)    /*!< 0x00008000 */
2439  #define ADC_DIFSEL_DIFSEL_16           (0x10000UL << ADC_DIFSEL_DIFSEL_Pos)    /*!< 0x00010000 */
2440  #define ADC_DIFSEL_DIFSEL_17           (0x20000UL << ADC_DIFSEL_DIFSEL_Pos)    /*!< 0x00020000 */
2441  #define ADC_DIFSEL_DIFSEL_18           (0x40000UL << ADC_DIFSEL_DIFSEL_Pos)    /*!< 0x00040000 */
2442  
2443  /********************  Bit definition for ADC_CALFACT register  ***************/
2444  #define ADC_CALFACT_CALFACT_S_Pos      (0U)
2445  #define ADC_CALFACT_CALFACT_S_Msk      (0x7FUL << ADC_CALFACT_CALFACT_S_Pos)   /*!< 0x0000007F */
2446  #define ADC_CALFACT_CALFACT_S          ADC_CALFACT_CALFACT_S_Msk               /*!< ADC calibration factor in single-ended mode */
2447  #define ADC_CALFACT_CALFACT_S_0        (0x01UL << ADC_CALFACT_CALFACT_S_Pos)   /*!< 0x00000001 */
2448  #define ADC_CALFACT_CALFACT_S_1        (0x02UL << ADC_CALFACT_CALFACT_S_Pos)   /*!< 0x00000002 */
2449  #define ADC_CALFACT_CALFACT_S_2        (0x04UL << ADC_CALFACT_CALFACT_S_Pos)   /*!< 0x00000004 */
2450  #define ADC_CALFACT_CALFACT_S_3        (0x08UL << ADC_CALFACT_CALFACT_S_Pos)   /*!< 0x00000008 */
2451  #define ADC_CALFACT_CALFACT_S_4        (0x10UL << ADC_CALFACT_CALFACT_S_Pos)   /*!< 0x00000010 */
2452  #define ADC_CALFACT_CALFACT_S_5        (0x20UL << ADC_CALFACT_CALFACT_S_Pos)   /*!< 0x00000020 */
2453  #define ADC_CALFACT_CALFACT_S_6        (0x40UL << ADC_CALFACT_CALFACT_S_Pos)   /*!< 0x00000040 */
2454  
2455  #define ADC_CALFACT_CALFACT_D_Pos      (16U)
2456  #define ADC_CALFACT_CALFACT_D_Msk      (0x7FUL << ADC_CALFACT_CALFACT_D_Pos)   /*!< 0x007F0000 */
2457  #define ADC_CALFACT_CALFACT_D          ADC_CALFACT_CALFACT_D_Msk               /*!< ADC calibration factor in differential mode */
2458  #define ADC_CALFACT_CALFACT_D_0        (0x01UL << ADC_CALFACT_CALFACT_D_Pos)   /*!< 0x00010000 */
2459  #define ADC_CALFACT_CALFACT_D_1        (0x02UL << ADC_CALFACT_CALFACT_D_Pos)   /*!< 0x00020000 */
2460  #define ADC_CALFACT_CALFACT_D_2        (0x04UL << ADC_CALFACT_CALFACT_D_Pos)   /*!< 0x00040000 */
2461  #define ADC_CALFACT_CALFACT_D_3        (0x08UL << ADC_CALFACT_CALFACT_D_Pos)   /*!< 0x00080000 */
2462  #define ADC_CALFACT_CALFACT_D_4        (0x10UL << ADC_CALFACT_CALFACT_D_Pos)   /*!< 0x00100000 */
2463  #define ADC_CALFACT_CALFACT_D_5        (0x20UL << ADC_CALFACT_CALFACT_D_Pos)   /*!< 0x00200000 */
2464  #define ADC_CALFACT_CALFACT_D_6        (0x40UL << ADC_CALFACT_CALFACT_D_Pos)   /*!< 0x00400000 */
2465  
2466  /*************************  ADC Common registers  *****************************/
2467  /********************  Bit definition for ADC_CSR register  *******************/
2468  #define ADC_CSR_ADRDY_MST_Pos          (0U)
2469  #define ADC_CSR_ADRDY_MST_Msk          (0x1UL << ADC_CSR_ADRDY_MST_Pos)        /*!< 0x00000001 */
2470  #define ADC_CSR_ADRDY_MST              ADC_CSR_ADRDY_MST_Msk                   /*!< ADC multimode master ready flag */
2471  #define ADC_CSR_EOSMP_MST_Pos          (1U)
2472  #define ADC_CSR_EOSMP_MST_Msk          (0x1UL << ADC_CSR_EOSMP_MST_Pos)        /*!< 0x00000002 */
2473  #define ADC_CSR_EOSMP_MST              ADC_CSR_EOSMP_MST_Msk                   /*!< ADC multimode master group regular end of sampling flag */
2474  #define ADC_CSR_EOC_MST_Pos            (2U)
2475  #define ADC_CSR_EOC_MST_Msk            (0x1UL << ADC_CSR_EOC_MST_Pos)          /*!< 0x00000004 */
2476  #define ADC_CSR_EOC_MST                ADC_CSR_EOC_MST_Msk                     /*!< ADC multimode master group regular end of unitary conversion flag */
2477  #define ADC_CSR_EOS_MST_Pos            (3U)
2478  #define ADC_CSR_EOS_MST_Msk            (0x1UL << ADC_CSR_EOS_MST_Pos)          /*!< 0x00000008 */
2479  #define ADC_CSR_EOS_MST                ADC_CSR_EOS_MST_Msk                     /*!< ADC multimode master group regular end of sequence conversions flag */
2480  #define ADC_CSR_OVR_MST_Pos            (4U)
2481  #define ADC_CSR_OVR_MST_Msk            (0x1UL << ADC_CSR_OVR_MST_Pos)          /*!< 0x00000010 */
2482  #define ADC_CSR_OVR_MST                ADC_CSR_OVR_MST_Msk                     /*!< ADC multimode master group regular overrun flag */
2483  #define ADC_CSR_JEOC_MST_Pos           (5U)
2484  #define ADC_CSR_JEOC_MST_Msk           (0x1UL << ADC_CSR_JEOC_MST_Pos)         /*!< 0x00000020 */
2485  #define ADC_CSR_JEOC_MST               ADC_CSR_JEOC_MST_Msk                    /*!< ADC multimode master group injected end of unitary conversion flag */
2486  #define ADC_CSR_JEOS_MST_Pos           (6U)
2487  #define ADC_CSR_JEOS_MST_Msk           (0x1UL << ADC_CSR_JEOS_MST_Pos)         /*!< 0x00000040 */
2488  #define ADC_CSR_JEOS_MST               ADC_CSR_JEOS_MST_Msk                    /*!< ADC multimode master group injected end of sequence conversions flag */
2489  #define ADC_CSR_AWD1_MST_Pos           (7U)
2490  #define ADC_CSR_AWD1_MST_Msk           (0x1UL << ADC_CSR_AWD1_MST_Pos)         /*!< 0x00000080 */
2491  #define ADC_CSR_AWD1_MST               ADC_CSR_AWD1_MST_Msk                    /*!< ADC multimode master analog watchdog 1 flag */
2492  #define ADC_CSR_AWD2_MST_Pos           (8U)
2493  #define ADC_CSR_AWD2_MST_Msk           (0x1UL << ADC_CSR_AWD2_MST_Pos)         /*!< 0x00000100 */
2494  #define ADC_CSR_AWD2_MST               ADC_CSR_AWD2_MST_Msk                    /*!< ADC multimode master analog watchdog 2 flag */
2495  #define ADC_CSR_AWD3_MST_Pos           (9U)
2496  #define ADC_CSR_AWD3_MST_Msk           (0x1UL << ADC_CSR_AWD3_MST_Pos)         /*!< 0x00000200 */
2497  #define ADC_CSR_AWD3_MST               ADC_CSR_AWD3_MST_Msk                    /*!< ADC multimode master analog watchdog 3 flag */
2498  #define ADC_CSR_JQOVF_MST_Pos          (10U)
2499  #define ADC_CSR_JQOVF_MST_Msk          (0x1UL << ADC_CSR_JQOVF_MST_Pos)        /*!< 0x00000400 */
2500  #define ADC_CSR_JQOVF_MST              ADC_CSR_JQOVF_MST_Msk                   /*!< ADC multimode master group injected contexts queue overflow flag */
2501  
2502  #define ADC_CSR_ADRDY_SLV_Pos          (16U)
2503  #define ADC_CSR_ADRDY_SLV_Msk          (0x1UL << ADC_CSR_ADRDY_SLV_Pos)        /*!< 0x00010000 */
2504  #define ADC_CSR_ADRDY_SLV              ADC_CSR_ADRDY_SLV_Msk                   /*!< ADC multimode slave ready flag */
2505  #define ADC_CSR_EOSMP_SLV_Pos          (17U)
2506  #define ADC_CSR_EOSMP_SLV_Msk          (0x1UL << ADC_CSR_EOSMP_SLV_Pos)        /*!< 0x00020000 */
2507  #define ADC_CSR_EOSMP_SLV              ADC_CSR_EOSMP_SLV_Msk                   /*!< ADC multimode slave group regular end of sampling flag */
2508  #define ADC_CSR_EOC_SLV_Pos            (18U)
2509  #define ADC_CSR_EOC_SLV_Msk            (0x1UL << ADC_CSR_EOC_SLV_Pos)          /*!< 0x00040000 */
2510  #define ADC_CSR_EOC_SLV                ADC_CSR_EOC_SLV_Msk                     /*!< ADC multimode slave group regular end of unitary conversion flag */
2511  #define ADC_CSR_EOS_SLV_Pos            (19U)
2512  #define ADC_CSR_EOS_SLV_Msk            (0x1UL << ADC_CSR_EOS_SLV_Pos)          /*!< 0x00080000 */
2513  #define ADC_CSR_EOS_SLV                ADC_CSR_EOS_SLV_Msk                     /*!< ADC multimode slave group regular end of sequence conversions flag */
2514  #define ADC_CSR_OVR_SLV_Pos            (20U)
2515  #define ADC_CSR_OVR_SLV_Msk            (0x1UL << ADC_CSR_OVR_SLV_Pos)          /*!< 0x00100000 */
2516  #define ADC_CSR_OVR_SLV                ADC_CSR_OVR_SLV_Msk                     /*!< ADC multimode slave group regular overrun flag */
2517  #define ADC_CSR_JEOC_SLV_Pos           (21U)
2518  #define ADC_CSR_JEOC_SLV_Msk           (0x1UL << ADC_CSR_JEOC_SLV_Pos)         /*!< 0x00200000 */
2519  #define ADC_CSR_JEOC_SLV               ADC_CSR_JEOC_SLV_Msk                    /*!< ADC multimode slave group injected end of unitary conversion flag */
2520  #define ADC_CSR_JEOS_SLV_Pos           (22U)
2521  #define ADC_CSR_JEOS_SLV_Msk           (0x1UL << ADC_CSR_JEOS_SLV_Pos)         /*!< 0x00400000 */
2522  #define ADC_CSR_JEOS_SLV               ADC_CSR_JEOS_SLV_Msk                    /*!< ADC multimode slave group injected end of sequence conversions flag */
2523  #define ADC_CSR_AWD1_SLV_Pos           (23U)
2524  #define ADC_CSR_AWD1_SLV_Msk           (0x1UL << ADC_CSR_AWD1_SLV_Pos)         /*!< 0x00800000 */
2525  #define ADC_CSR_AWD1_SLV               ADC_CSR_AWD1_SLV_Msk                    /*!< ADC multimode slave analog watchdog 1 flag */
2526  #define ADC_CSR_AWD2_SLV_Pos           (24U)
2527  #define ADC_CSR_AWD2_SLV_Msk           (0x1UL << ADC_CSR_AWD2_SLV_Pos)         /*!< 0x01000000 */
2528  #define ADC_CSR_AWD2_SLV               ADC_CSR_AWD2_SLV_Msk                    /*!< ADC multimode slave analog watchdog 2 flag */
2529  #define ADC_CSR_AWD3_SLV_Pos           (25U)
2530  #define ADC_CSR_AWD3_SLV_Msk           (0x1UL << ADC_CSR_AWD3_SLV_Pos)         /*!< 0x02000000 */
2531  #define ADC_CSR_AWD3_SLV               ADC_CSR_AWD3_SLV_Msk                    /*!< ADC multimode slave analog watchdog 3 flag */
2532  #define ADC_CSR_JQOVF_SLV_Pos          (26U)
2533  #define ADC_CSR_JQOVF_SLV_Msk          (0x1UL << ADC_CSR_JQOVF_SLV_Pos)        /*!< 0x04000000 */
2534  #define ADC_CSR_JQOVF_SLV              ADC_CSR_JQOVF_SLV_Msk                   /*!< ADC multimode slave group injected contexts queue overflow flag */
2535  
2536  /********************  Bit definition for ADC_CCR register  *******************/
2537  #define ADC_CCR_DUAL_Pos               (0U)
2538  #define ADC_CCR_DUAL_Msk               (0x1FUL << ADC_CCR_DUAL_Pos)            /*!< 0x0000001F */
2539  #define ADC_CCR_DUAL                   ADC_CCR_DUAL_Msk                        /*!< ADC multimode mode selection */
2540  #define ADC_CCR_DUAL_0                 (0x01UL << ADC_CCR_DUAL_Pos)            /*!< 0x00000001 */
2541  #define ADC_CCR_DUAL_1                 (0x02UL << ADC_CCR_DUAL_Pos)            /*!< 0x00000002 */
2542  #define ADC_CCR_DUAL_2                 (0x04UL << ADC_CCR_DUAL_Pos)            /*!< 0x00000004 */
2543  #define ADC_CCR_DUAL_3                 (0x08UL << ADC_CCR_DUAL_Pos)            /*!< 0x00000008 */
2544  #define ADC_CCR_DUAL_4                 (0x10UL << ADC_CCR_DUAL_Pos)            /*!< 0x00000010 */
2545  
2546  #define ADC_CCR_DELAY_Pos              (8U)
2547  #define ADC_CCR_DELAY_Msk              (0xFUL << ADC_CCR_DELAY_Pos)            /*!< 0x00000F00 */
2548  #define ADC_CCR_DELAY                  ADC_CCR_DELAY_Msk                       /*!< ADC multimode delay between 2 sampling phases */
2549  #define ADC_CCR_DELAY_0                (0x1UL << ADC_CCR_DELAY_Pos)            /*!< 0x00000100 */
2550  #define ADC_CCR_DELAY_1                (0x2UL << ADC_CCR_DELAY_Pos)            /*!< 0x00000200 */
2551  #define ADC_CCR_DELAY_2                (0x4UL << ADC_CCR_DELAY_Pos)            /*!< 0x00000400 */
2552  #define ADC_CCR_DELAY_3                (0x8UL << ADC_CCR_DELAY_Pos)            /*!< 0x00000800 */
2553  
2554  #define ADC_CCR_DMACFG_Pos             (13U)
2555  #define ADC_CCR_DMACFG_Msk             (0x1UL << ADC_CCR_DMACFG_Pos)           /*!< 0x00002000 */
2556  #define ADC_CCR_DMACFG                 ADC_CCR_DMACFG_Msk                      /*!< ADC multimode DMA transfer configuration */
2557  
2558  #define ADC_CCR_MDMA_Pos               (14U)
2559  #define ADC_CCR_MDMA_Msk               (0x3UL << ADC_CCR_MDMA_Pos)             /*!< 0x0000C000 */
2560  #define ADC_CCR_MDMA                   ADC_CCR_MDMA_Msk                        /*!< ADC multimode DMA transfer enable */
2561  #define ADC_CCR_MDMA_0                 (0x1UL << ADC_CCR_MDMA_Pos)             /*!< 0x00004000 */
2562  #define ADC_CCR_MDMA_1                 (0x2UL << ADC_CCR_MDMA_Pos)             /*!< 0x00008000 */
2563  
2564  #define ADC_CCR_CKMODE_Pos             (16U)
2565  #define ADC_CCR_CKMODE_Msk             (0x3UL << ADC_CCR_CKMODE_Pos)           /*!< 0x00030000 */
2566  #define ADC_CCR_CKMODE                 ADC_CCR_CKMODE_Msk                      /*!< ADC common clock source and prescaler (prescaler only for clock source synchronous) */
2567  #define ADC_CCR_CKMODE_0               (0x1UL << ADC_CCR_CKMODE_Pos)           /*!< 0x00010000 */
2568  #define ADC_CCR_CKMODE_1               (0x2UL << ADC_CCR_CKMODE_Pos)           /*!< 0x00020000 */
2569  
2570  #define ADC_CCR_PRESC_Pos              (18U)
2571  #define ADC_CCR_PRESC_Msk              (0xFUL << ADC_CCR_PRESC_Pos)            /*!< 0x003C0000 */
2572  #define ADC_CCR_PRESC                  ADC_CCR_PRESC_Msk                       /*!< ADC common clock prescaler, only for clock source asynchronous */
2573  #define ADC_CCR_PRESC_0                (0x1UL << ADC_CCR_PRESC_Pos)            /*!< 0x00040000 */
2574  #define ADC_CCR_PRESC_1                (0x2UL << ADC_CCR_PRESC_Pos)            /*!< 0x00080000 */
2575  #define ADC_CCR_PRESC_2                (0x4UL << ADC_CCR_PRESC_Pos)            /*!< 0x00100000 */
2576  #define ADC_CCR_PRESC_3                (0x8UL << ADC_CCR_PRESC_Pos)            /*!< 0x00200000 */
2577  
2578  #define ADC_CCR_VREFEN_Pos             (22U)
2579  #define ADC_CCR_VREFEN_Msk             (0x1UL << ADC_CCR_VREFEN_Pos)           /*!< 0x00400000 */
2580  #define ADC_CCR_VREFEN                 ADC_CCR_VREFEN_Msk                      /*!< ADC internal path to VrefInt enable */
2581  #define ADC_CCR_TSEN_Pos               (23U)
2582  #define ADC_CCR_TSEN_Msk               (0x1UL << ADC_CCR_TSEN_Pos)             /*!< 0x00800000 */
2583  #define ADC_CCR_TSEN                   ADC_CCR_TSEN_Msk                        /*!< ADC internal path to temperature sensor enable */
2584  #define ADC_CCR_VBATEN_Pos             (24U)
2585  #define ADC_CCR_VBATEN_Msk             (0x1UL << ADC_CCR_VBATEN_Pos)           /*!< 0x01000000 */
2586  #define ADC_CCR_VBATEN                 ADC_CCR_VBATEN_Msk                      /*!< ADC internal path to battery voltage enable */
2587  
2588  /********************  Bit definition for ADC_CDR register  *******************/
2589  #define ADC_CDR_RDATA_MST_Pos          (0U)
2590  #define ADC_CDR_RDATA_MST_Msk          (0xFFFFUL << ADC_CDR_RDATA_MST_Pos)     /*!< 0x0000FFFF */
2591  #define ADC_CDR_RDATA_MST              ADC_CDR_RDATA_MST_Msk                   /*!< ADC multimode master group regular conversion data */
2592  #define ADC_CDR_RDATA_MST_0            (0x0001UL << ADC_CDR_RDATA_MST_Pos)     /*!< 0x00000001 */
2593  #define ADC_CDR_RDATA_MST_1            (0x0002UL << ADC_CDR_RDATA_MST_Pos)     /*!< 0x00000002 */
2594  #define ADC_CDR_RDATA_MST_2            (0x0004UL << ADC_CDR_RDATA_MST_Pos)     /*!< 0x00000004 */
2595  #define ADC_CDR_RDATA_MST_3            (0x0008UL << ADC_CDR_RDATA_MST_Pos)     /*!< 0x00000008 */
2596  #define ADC_CDR_RDATA_MST_4            (0x0010UL << ADC_CDR_RDATA_MST_Pos)     /*!< 0x00000010 */
2597  #define ADC_CDR_RDATA_MST_5            (0x0020UL << ADC_CDR_RDATA_MST_Pos)     /*!< 0x00000020 */
2598  #define ADC_CDR_RDATA_MST_6            (0x0040UL << ADC_CDR_RDATA_MST_Pos)     /*!< 0x00000040 */
2599  #define ADC_CDR_RDATA_MST_7            (0x0080UL << ADC_CDR_RDATA_MST_Pos)     /*!< 0x00000080 */
2600  #define ADC_CDR_RDATA_MST_8            (0x0100UL << ADC_CDR_RDATA_MST_Pos)     /*!< 0x00000100 */
2601  #define ADC_CDR_RDATA_MST_9            (0x0200UL << ADC_CDR_RDATA_MST_Pos)     /*!< 0x00000200 */
2602  #define ADC_CDR_RDATA_MST_10           (0x0400UL << ADC_CDR_RDATA_MST_Pos)     /*!< 0x00000400 */
2603  #define ADC_CDR_RDATA_MST_11           (0x0800UL << ADC_CDR_RDATA_MST_Pos)     /*!< 0x00000800 */
2604  #define ADC_CDR_RDATA_MST_12           (0x1000UL << ADC_CDR_RDATA_MST_Pos)     /*!< 0x00001000 */
2605  #define ADC_CDR_RDATA_MST_13           (0x2000UL << ADC_CDR_RDATA_MST_Pos)     /*!< 0x00002000 */
2606  #define ADC_CDR_RDATA_MST_14           (0x4000UL << ADC_CDR_RDATA_MST_Pos)     /*!< 0x00004000 */
2607  #define ADC_CDR_RDATA_MST_15           (0x8000UL << ADC_CDR_RDATA_MST_Pos)     /*!< 0x00008000 */
2608  
2609  #define ADC_CDR_RDATA_SLV_Pos          (16U)
2610  #define ADC_CDR_RDATA_SLV_Msk          (0xFFFFUL << ADC_CDR_RDATA_SLV_Pos)     /*!< 0xFFFF0000 */
2611  #define ADC_CDR_RDATA_SLV              ADC_CDR_RDATA_SLV_Msk                   /*!< ADC multimode slave group regular conversion data */
2612  #define ADC_CDR_RDATA_SLV_0            (0x0001UL << ADC_CDR_RDATA_SLV_Pos)     /*!< 0x00010000 */
2613  #define ADC_CDR_RDATA_SLV_1            (0x0002UL << ADC_CDR_RDATA_SLV_Pos)     /*!< 0x00020000 */
2614  #define ADC_CDR_RDATA_SLV_2            (0x0004UL << ADC_CDR_RDATA_SLV_Pos)     /*!< 0x00040000 */
2615  #define ADC_CDR_RDATA_SLV_3            (0x0008UL << ADC_CDR_RDATA_SLV_Pos)     /*!< 0x00080000 */
2616  #define ADC_CDR_RDATA_SLV_4            (0x0010UL << ADC_CDR_RDATA_SLV_Pos)     /*!< 0x00100000 */
2617  #define ADC_CDR_RDATA_SLV_5            (0x0020UL << ADC_CDR_RDATA_SLV_Pos)     /*!< 0x00200000 */
2618  #define ADC_CDR_RDATA_SLV_6            (0x0040UL << ADC_CDR_RDATA_SLV_Pos)     /*!< 0x00400000 */
2619  #define ADC_CDR_RDATA_SLV_7            (0x0080UL << ADC_CDR_RDATA_SLV_Pos)     /*!< 0x00800000 */
2620  #define ADC_CDR_RDATA_SLV_8            (0x0100UL << ADC_CDR_RDATA_SLV_Pos)     /*!< 0x01000000 */
2621  #define ADC_CDR_RDATA_SLV_9            (0x0200UL << ADC_CDR_RDATA_SLV_Pos)     /*!< 0x02000000 */
2622  #define ADC_CDR_RDATA_SLV_10           (0x0400UL << ADC_CDR_RDATA_SLV_Pos)     /*!< 0x04000000 */
2623  #define ADC_CDR_RDATA_SLV_11           (0x0800UL << ADC_CDR_RDATA_SLV_Pos)     /*!< 0x08000000 */
2624  #define ADC_CDR_RDATA_SLV_12           (0x1000UL << ADC_CDR_RDATA_SLV_Pos)     /*!< 0x10000000 */
2625  #define ADC_CDR_RDATA_SLV_13           (0x2000UL << ADC_CDR_RDATA_SLV_Pos)     /*!< 0x20000000 */
2626  #define ADC_CDR_RDATA_SLV_14           (0x4000UL << ADC_CDR_RDATA_SLV_Pos)     /*!< 0x40000000 */
2627  #define ADC_CDR_RDATA_SLV_15           (0x8000UL << ADC_CDR_RDATA_SLV_Pos)     /*!< 0x80000000 */
2628  
2629  /******************************************************************************/
2630  /*                                                                            */
2631  /*                         Controller Area Network                            */
2632  /*                                                                            */
2633  /******************************************************************************/
2634  /*!<CAN control and status registers */
2635  /*******************  Bit definition for CAN_MCR register  ********************/
2636  #define CAN_MCR_INRQ_Pos       (0U)
2637  #define CAN_MCR_INRQ_Msk       (0x1UL << CAN_MCR_INRQ_Pos)                     /*!< 0x00000001 */
2638  #define CAN_MCR_INRQ           CAN_MCR_INRQ_Msk                                /*!<Initialization Request */
2639  #define CAN_MCR_SLEEP_Pos      (1U)
2640  #define CAN_MCR_SLEEP_Msk      (0x1UL << CAN_MCR_SLEEP_Pos)                    /*!< 0x00000002 */
2641  #define CAN_MCR_SLEEP          CAN_MCR_SLEEP_Msk                               /*!<Sleep Mode Request */
2642  #define CAN_MCR_TXFP_Pos       (2U)
2643  #define CAN_MCR_TXFP_Msk       (0x1UL << CAN_MCR_TXFP_Pos)                     /*!< 0x00000004 */
2644  #define CAN_MCR_TXFP           CAN_MCR_TXFP_Msk                                /*!<Transmit FIFO Priority */
2645  #define CAN_MCR_RFLM_Pos       (3U)
2646  #define CAN_MCR_RFLM_Msk       (0x1UL << CAN_MCR_RFLM_Pos)                     /*!< 0x00000008 */
2647  #define CAN_MCR_RFLM           CAN_MCR_RFLM_Msk                                /*!<Receive FIFO Locked Mode */
2648  #define CAN_MCR_NART_Pos       (4U)
2649  #define CAN_MCR_NART_Msk       (0x1UL << CAN_MCR_NART_Pos)                     /*!< 0x00000010 */
2650  #define CAN_MCR_NART           CAN_MCR_NART_Msk                                /*!<No Automatic Retransmission */
2651  #define CAN_MCR_AWUM_Pos       (5U)
2652  #define CAN_MCR_AWUM_Msk       (0x1UL << CAN_MCR_AWUM_Pos)                     /*!< 0x00000020 */
2653  #define CAN_MCR_AWUM           CAN_MCR_AWUM_Msk                                /*!<Automatic Wakeup Mode */
2654  #define CAN_MCR_ABOM_Pos       (6U)
2655  #define CAN_MCR_ABOM_Msk       (0x1UL << CAN_MCR_ABOM_Pos)                     /*!< 0x00000040 */
2656  #define CAN_MCR_ABOM           CAN_MCR_ABOM_Msk                                /*!<Automatic Bus-Off Management */
2657  #define CAN_MCR_TTCM_Pos       (7U)
2658  #define CAN_MCR_TTCM_Msk       (0x1UL << CAN_MCR_TTCM_Pos)                     /*!< 0x00000080 */
2659  #define CAN_MCR_TTCM           CAN_MCR_TTCM_Msk                                /*!<Time Triggered Communication Mode */
2660  #define CAN_MCR_RESET_Pos      (15U)
2661  #define CAN_MCR_RESET_Msk      (0x1UL << CAN_MCR_RESET_Pos)                    /*!< 0x00008000 */
2662  #define CAN_MCR_RESET          CAN_MCR_RESET_Msk                               /*!<bxCAN software master reset */
2663  
2664  /*******************  Bit definition for CAN_MSR register  ********************/
2665  #define CAN_MSR_INAK_Pos       (0U)
2666  #define CAN_MSR_INAK_Msk       (0x1UL << CAN_MSR_INAK_Pos)                     /*!< 0x00000001 */
2667  #define CAN_MSR_INAK           CAN_MSR_INAK_Msk                                /*!<Initialization Acknowledge */
2668  #define CAN_MSR_SLAK_Pos       (1U)
2669  #define CAN_MSR_SLAK_Msk       (0x1UL << CAN_MSR_SLAK_Pos)                     /*!< 0x00000002 */
2670  #define CAN_MSR_SLAK           CAN_MSR_SLAK_Msk                                /*!<Sleep Acknowledge */
2671  #define CAN_MSR_ERRI_Pos       (2U)
2672  #define CAN_MSR_ERRI_Msk       (0x1UL << CAN_MSR_ERRI_Pos)                     /*!< 0x00000004 */
2673  #define CAN_MSR_ERRI           CAN_MSR_ERRI_Msk                                /*!<Error Interrupt */
2674  #define CAN_MSR_WKUI_Pos       (3U)
2675  #define CAN_MSR_WKUI_Msk       (0x1UL << CAN_MSR_WKUI_Pos)                     /*!< 0x00000008 */
2676  #define CAN_MSR_WKUI           CAN_MSR_WKUI_Msk                                /*!<Wakeup Interrupt */
2677  #define CAN_MSR_SLAKI_Pos      (4U)
2678  #define CAN_MSR_SLAKI_Msk      (0x1UL << CAN_MSR_SLAKI_Pos)                    /*!< 0x00000010 */
2679  #define CAN_MSR_SLAKI          CAN_MSR_SLAKI_Msk                               /*!<Sleep Acknowledge Interrupt */
2680  #define CAN_MSR_TXM_Pos        (8U)
2681  #define CAN_MSR_TXM_Msk        (0x1UL << CAN_MSR_TXM_Pos)                      /*!< 0x00000100 */
2682  #define CAN_MSR_TXM            CAN_MSR_TXM_Msk                                 /*!<Transmit Mode */
2683  #define CAN_MSR_RXM_Pos        (9U)
2684  #define CAN_MSR_RXM_Msk        (0x1UL << CAN_MSR_RXM_Pos)                      /*!< 0x00000200 */
2685  #define CAN_MSR_RXM            CAN_MSR_RXM_Msk                                 /*!<Receive Mode */
2686  #define CAN_MSR_SAMP_Pos       (10U)
2687  #define CAN_MSR_SAMP_Msk       (0x1UL << CAN_MSR_SAMP_Pos)                     /*!< 0x00000400 */
2688  #define CAN_MSR_SAMP           CAN_MSR_SAMP_Msk                                /*!<Last Sample Point */
2689  #define CAN_MSR_RX_Pos         (11U)
2690  #define CAN_MSR_RX_Msk         (0x1UL << CAN_MSR_RX_Pos)                       /*!< 0x00000800 */
2691  #define CAN_MSR_RX             CAN_MSR_RX_Msk                                  /*!<CAN Rx Signal */
2692  
2693  /*******************  Bit definition for CAN_TSR register  ********************/
2694  #define CAN_TSR_RQCP0_Pos      (0U)
2695  #define CAN_TSR_RQCP0_Msk      (0x1UL << CAN_TSR_RQCP0_Pos)                    /*!< 0x00000001 */
2696  #define CAN_TSR_RQCP0          CAN_TSR_RQCP0_Msk                               /*!<Request Completed Mailbox0 */
2697  #define CAN_TSR_TXOK0_Pos      (1U)
2698  #define CAN_TSR_TXOK0_Msk      (0x1UL << CAN_TSR_TXOK0_Pos)                    /*!< 0x00000002 */
2699  #define CAN_TSR_TXOK0          CAN_TSR_TXOK0_Msk                               /*!<Transmission OK of Mailbox0 */
2700  #define CAN_TSR_ALST0_Pos      (2U)
2701  #define CAN_TSR_ALST0_Msk      (0x1UL << CAN_TSR_ALST0_Pos)                    /*!< 0x00000004 */
2702  #define CAN_TSR_ALST0          CAN_TSR_ALST0_Msk                               /*!<Arbitration Lost for Mailbox0 */
2703  #define CAN_TSR_TERR0_Pos      (3U)
2704  #define CAN_TSR_TERR0_Msk      (0x1UL << CAN_TSR_TERR0_Pos)                    /*!< 0x00000008 */
2705  #define CAN_TSR_TERR0          CAN_TSR_TERR0_Msk                               /*!<Transmission Error of Mailbox0 */
2706  #define CAN_TSR_ABRQ0_Pos      (7U)
2707  #define CAN_TSR_ABRQ0_Msk      (0x1UL << CAN_TSR_ABRQ0_Pos)                    /*!< 0x00000080 */
2708  #define CAN_TSR_ABRQ0          CAN_TSR_ABRQ0_Msk                               /*!<Abort Request for Mailbox0 */
2709  #define CAN_TSR_RQCP1_Pos      (8U)
2710  #define CAN_TSR_RQCP1_Msk      (0x1UL << CAN_TSR_RQCP1_Pos)                    /*!< 0x00000100 */
2711  #define CAN_TSR_RQCP1          CAN_TSR_RQCP1_Msk                               /*!<Request Completed Mailbox1 */
2712  #define CAN_TSR_TXOK1_Pos      (9U)
2713  #define CAN_TSR_TXOK1_Msk      (0x1UL << CAN_TSR_TXOK1_Pos)                    /*!< 0x00000200 */
2714  #define CAN_TSR_TXOK1          CAN_TSR_TXOK1_Msk                               /*!<Transmission OK of Mailbox1 */
2715  #define CAN_TSR_ALST1_Pos      (10U)
2716  #define CAN_TSR_ALST1_Msk      (0x1UL << CAN_TSR_ALST1_Pos)                    /*!< 0x00000400 */
2717  #define CAN_TSR_ALST1          CAN_TSR_ALST1_Msk                               /*!<Arbitration Lost for Mailbox1 */
2718  #define CAN_TSR_TERR1_Pos      (11U)
2719  #define CAN_TSR_TERR1_Msk      (0x1UL << CAN_TSR_TERR1_Pos)                    /*!< 0x00000800 */
2720  #define CAN_TSR_TERR1          CAN_TSR_TERR1_Msk                               /*!<Transmission Error of Mailbox1 */
2721  #define CAN_TSR_ABRQ1_Pos      (15U)
2722  #define CAN_TSR_ABRQ1_Msk      (0x1UL << CAN_TSR_ABRQ1_Pos)                    /*!< 0x00008000 */
2723  #define CAN_TSR_ABRQ1          CAN_TSR_ABRQ1_Msk                               /*!<Abort Request for Mailbox 1 */
2724  #define CAN_TSR_RQCP2_Pos      (16U)
2725  #define CAN_TSR_RQCP2_Msk      (0x1UL << CAN_TSR_RQCP2_Pos)                    /*!< 0x00010000 */
2726  #define CAN_TSR_RQCP2          CAN_TSR_RQCP2_Msk                               /*!<Request Completed Mailbox2 */
2727  #define CAN_TSR_TXOK2_Pos      (17U)
2728  #define CAN_TSR_TXOK2_Msk      (0x1UL << CAN_TSR_TXOK2_Pos)                    /*!< 0x00020000 */
2729  #define CAN_TSR_TXOK2          CAN_TSR_TXOK2_Msk                               /*!<Transmission OK of Mailbox 2 */
2730  #define CAN_TSR_ALST2_Pos      (18U)
2731  #define CAN_TSR_ALST2_Msk      (0x1UL << CAN_TSR_ALST2_Pos)                    /*!< 0x00040000 */
2732  #define CAN_TSR_ALST2          CAN_TSR_ALST2_Msk                               /*!<Arbitration Lost for mailbox 2 */
2733  #define CAN_TSR_TERR2_Pos      (19U)
2734  #define CAN_TSR_TERR2_Msk      (0x1UL << CAN_TSR_TERR2_Pos)                    /*!< 0x00080000 */
2735  #define CAN_TSR_TERR2          CAN_TSR_TERR2_Msk                               /*!<Transmission Error of Mailbox 2 */
2736  #define CAN_TSR_ABRQ2_Pos      (23U)
2737  #define CAN_TSR_ABRQ2_Msk      (0x1UL << CAN_TSR_ABRQ2_Pos)                    /*!< 0x00800000 */
2738  #define CAN_TSR_ABRQ2          CAN_TSR_ABRQ2_Msk                               /*!<Abort Request for Mailbox 2 */
2739  #define CAN_TSR_CODE_Pos       (24U)
2740  #define CAN_TSR_CODE_Msk       (0x3UL << CAN_TSR_CODE_Pos)                     /*!< 0x03000000 */
2741  #define CAN_TSR_CODE           CAN_TSR_CODE_Msk                                /*!<Mailbox Code */
2742  
2743  #define CAN_TSR_TME_Pos        (26U)
2744  #define CAN_TSR_TME_Msk        (0x7UL << CAN_TSR_TME_Pos)                      /*!< 0x1C000000 */
2745  #define CAN_TSR_TME            CAN_TSR_TME_Msk                                 /*!<TME[2:0] bits */
2746  #define CAN_TSR_TME0_Pos       (26U)
2747  #define CAN_TSR_TME0_Msk       (0x1UL << CAN_TSR_TME0_Pos)                     /*!< 0x04000000 */
2748  #define CAN_TSR_TME0           CAN_TSR_TME0_Msk                                /*!<Transmit Mailbox 0 Empty */
2749  #define CAN_TSR_TME1_Pos       (27U)
2750  #define CAN_TSR_TME1_Msk       (0x1UL << CAN_TSR_TME1_Pos)                     /*!< 0x08000000 */
2751  #define CAN_TSR_TME1           CAN_TSR_TME1_Msk                                /*!<Transmit Mailbox 1 Empty */
2752  #define CAN_TSR_TME2_Pos       (28U)
2753  #define CAN_TSR_TME2_Msk       (0x1UL << CAN_TSR_TME2_Pos)                     /*!< 0x10000000 */
2754  #define CAN_TSR_TME2           CAN_TSR_TME2_Msk                                /*!<Transmit Mailbox 2 Empty */
2755  
2756  #define CAN_TSR_LOW_Pos        (29U)
2757  #define CAN_TSR_LOW_Msk        (0x7UL << CAN_TSR_LOW_Pos)                      /*!< 0xE0000000 */
2758  #define CAN_TSR_LOW            CAN_TSR_LOW_Msk                                 /*!<LOW[2:0] bits */
2759  #define CAN_TSR_LOW0_Pos       (29U)
2760  #define CAN_TSR_LOW0_Msk       (0x1UL << CAN_TSR_LOW0_Pos)                     /*!< 0x20000000 */
2761  #define CAN_TSR_LOW0           CAN_TSR_LOW0_Msk                                /*!<Lowest Priority Flag for Mailbox 0 */
2762  #define CAN_TSR_LOW1_Pos       (30U)
2763  #define CAN_TSR_LOW1_Msk       (0x1UL << CAN_TSR_LOW1_Pos)                     /*!< 0x40000000 */
2764  #define CAN_TSR_LOW1           CAN_TSR_LOW1_Msk                                /*!<Lowest Priority Flag for Mailbox 1 */
2765  #define CAN_TSR_LOW2_Pos       (31U)
2766  #define CAN_TSR_LOW2_Msk       (0x1UL << CAN_TSR_LOW2_Pos)                     /*!< 0x80000000 */
2767  #define CAN_TSR_LOW2           CAN_TSR_LOW2_Msk                                /*!<Lowest Priority Flag for Mailbox 2 */
2768  
2769  /*******************  Bit definition for CAN_RF0R register  *******************/
2770  #define CAN_RF0R_FMP0_Pos      (0U)
2771  #define CAN_RF0R_FMP0_Msk      (0x3UL << CAN_RF0R_FMP0_Pos)                    /*!< 0x00000003 */
2772  #define CAN_RF0R_FMP0          CAN_RF0R_FMP0_Msk                               /*!<FIFO 0 Message Pending */
2773  #define CAN_RF0R_FULL0_Pos     (3U)
2774  #define CAN_RF0R_FULL0_Msk     (0x1UL << CAN_RF0R_FULL0_Pos)                   /*!< 0x00000008 */
2775  #define CAN_RF0R_FULL0         CAN_RF0R_FULL0_Msk                              /*!<FIFO 0 Full */
2776  #define CAN_RF0R_FOVR0_Pos     (4U)
2777  #define CAN_RF0R_FOVR0_Msk     (0x1UL << CAN_RF0R_FOVR0_Pos)                   /*!< 0x00000010 */
2778  #define CAN_RF0R_FOVR0         CAN_RF0R_FOVR0_Msk                              /*!<FIFO 0 Overrun */
2779  #define CAN_RF0R_RFOM0_Pos     (5U)
2780  #define CAN_RF0R_RFOM0_Msk     (0x1UL << CAN_RF0R_RFOM0_Pos)                   /*!< 0x00000020 */
2781  #define CAN_RF0R_RFOM0         CAN_RF0R_RFOM0_Msk                              /*!<Release FIFO 0 Output Mailbox */
2782  
2783  /*******************  Bit definition for CAN_RF1R register  *******************/
2784  #define CAN_RF1R_FMP1_Pos      (0U)
2785  #define CAN_RF1R_FMP1_Msk      (0x3UL << CAN_RF1R_FMP1_Pos)                    /*!< 0x00000003 */
2786  #define CAN_RF1R_FMP1          CAN_RF1R_FMP1_Msk                               /*!<FIFO 1 Message Pending */
2787  #define CAN_RF1R_FULL1_Pos     (3U)
2788  #define CAN_RF1R_FULL1_Msk     (0x1UL << CAN_RF1R_FULL1_Pos)                   /*!< 0x00000008 */
2789  #define CAN_RF1R_FULL1         CAN_RF1R_FULL1_Msk                              /*!<FIFO 1 Full */
2790  #define CAN_RF1R_FOVR1_Pos     (4U)
2791  #define CAN_RF1R_FOVR1_Msk     (0x1UL << CAN_RF1R_FOVR1_Pos)                   /*!< 0x00000010 */
2792  #define CAN_RF1R_FOVR1         CAN_RF1R_FOVR1_Msk                              /*!<FIFO 1 Overrun */
2793  #define CAN_RF1R_RFOM1_Pos     (5U)
2794  #define CAN_RF1R_RFOM1_Msk     (0x1UL << CAN_RF1R_RFOM1_Pos)                   /*!< 0x00000020 */
2795  #define CAN_RF1R_RFOM1         CAN_RF1R_RFOM1_Msk                              /*!<Release FIFO 1 Output Mailbox */
2796  
2797  /********************  Bit definition for CAN_IER register  *******************/
2798  #define CAN_IER_TMEIE_Pos      (0U)
2799  #define CAN_IER_TMEIE_Msk      (0x1UL << CAN_IER_TMEIE_Pos)                    /*!< 0x00000001 */
2800  #define CAN_IER_TMEIE          CAN_IER_TMEIE_Msk                               /*!<Transmit Mailbox Empty Interrupt Enable */
2801  #define CAN_IER_FMPIE0_Pos     (1U)
2802  #define CAN_IER_FMPIE0_Msk     (0x1UL << CAN_IER_FMPIE0_Pos)                   /*!< 0x00000002 */
2803  #define CAN_IER_FMPIE0         CAN_IER_FMPIE0_Msk                              /*!<FIFO Message Pending Interrupt Enable */
2804  #define CAN_IER_FFIE0_Pos      (2U)
2805  #define CAN_IER_FFIE0_Msk      (0x1UL << CAN_IER_FFIE0_Pos)                    /*!< 0x00000004 */
2806  #define CAN_IER_FFIE0          CAN_IER_FFIE0_Msk                               /*!<FIFO Full Interrupt Enable */
2807  #define CAN_IER_FOVIE0_Pos     (3U)
2808  #define CAN_IER_FOVIE0_Msk     (0x1UL << CAN_IER_FOVIE0_Pos)                   /*!< 0x00000008 */
2809  #define CAN_IER_FOVIE0         CAN_IER_FOVIE0_Msk                              /*!<FIFO Overrun Interrupt Enable */
2810  #define CAN_IER_FMPIE1_Pos     (4U)
2811  #define CAN_IER_FMPIE1_Msk     (0x1UL << CAN_IER_FMPIE1_Pos)                   /*!< 0x00000010 */
2812  #define CAN_IER_FMPIE1         CAN_IER_FMPIE1_Msk                              /*!<FIFO Message Pending Interrupt Enable */
2813  #define CAN_IER_FFIE1_Pos      (5U)
2814  #define CAN_IER_FFIE1_Msk      (0x1UL << CAN_IER_FFIE1_Pos)                    /*!< 0x00000020 */
2815  #define CAN_IER_FFIE1          CAN_IER_FFIE1_Msk                               /*!<FIFO Full Interrupt Enable */
2816  #define CAN_IER_FOVIE1_Pos     (6U)
2817  #define CAN_IER_FOVIE1_Msk     (0x1UL << CAN_IER_FOVIE1_Pos)                   /*!< 0x00000040 */
2818  #define CAN_IER_FOVIE1         CAN_IER_FOVIE1_Msk                              /*!<FIFO Overrun Interrupt Enable */
2819  #define CAN_IER_EWGIE_Pos      (8U)
2820  #define CAN_IER_EWGIE_Msk      (0x1UL << CAN_IER_EWGIE_Pos)                    /*!< 0x00000100 */
2821  #define CAN_IER_EWGIE          CAN_IER_EWGIE_Msk                               /*!<Error Warning Interrupt Enable */
2822  #define CAN_IER_EPVIE_Pos      (9U)
2823  #define CAN_IER_EPVIE_Msk      (0x1UL << CAN_IER_EPVIE_Pos)                    /*!< 0x00000200 */
2824  #define CAN_IER_EPVIE          CAN_IER_EPVIE_Msk                               /*!<Error Passive Interrupt Enable */
2825  #define CAN_IER_BOFIE_Pos      (10U)
2826  #define CAN_IER_BOFIE_Msk      (0x1UL << CAN_IER_BOFIE_Pos)                    /*!< 0x00000400 */
2827  #define CAN_IER_BOFIE          CAN_IER_BOFIE_Msk                               /*!<Bus-Off Interrupt Enable */
2828  #define CAN_IER_LECIE_Pos      (11U)
2829  #define CAN_IER_LECIE_Msk      (0x1UL << CAN_IER_LECIE_Pos)                    /*!< 0x00000800 */
2830  #define CAN_IER_LECIE          CAN_IER_LECIE_Msk                               /*!<Last Error Code Interrupt Enable */
2831  #define CAN_IER_ERRIE_Pos      (15U)
2832  #define CAN_IER_ERRIE_Msk      (0x1UL << CAN_IER_ERRIE_Pos)                    /*!< 0x00008000 */
2833  #define CAN_IER_ERRIE          CAN_IER_ERRIE_Msk                               /*!<Error Interrupt Enable */
2834  #define CAN_IER_WKUIE_Pos      (16U)
2835  #define CAN_IER_WKUIE_Msk      (0x1UL << CAN_IER_WKUIE_Pos)                    /*!< 0x00010000 */
2836  #define CAN_IER_WKUIE          CAN_IER_WKUIE_Msk                               /*!<Wakeup Interrupt Enable */
2837  #define CAN_IER_SLKIE_Pos      (17U)
2838  #define CAN_IER_SLKIE_Msk      (0x1UL << CAN_IER_SLKIE_Pos)                    /*!< 0x00020000 */
2839  #define CAN_IER_SLKIE          CAN_IER_SLKIE_Msk                               /*!<Sleep Interrupt Enable */
2840  
2841  /********************  Bit definition for CAN_ESR register  *******************/
2842  #define CAN_ESR_EWGF_Pos       (0U)
2843  #define CAN_ESR_EWGF_Msk       (0x1UL << CAN_ESR_EWGF_Pos)                     /*!< 0x00000001 */
2844  #define CAN_ESR_EWGF           CAN_ESR_EWGF_Msk                                /*!<Error Warning Flag */
2845  #define CAN_ESR_EPVF_Pos       (1U)
2846  #define CAN_ESR_EPVF_Msk       (0x1UL << CAN_ESR_EPVF_Pos)                     /*!< 0x00000002 */
2847  #define CAN_ESR_EPVF           CAN_ESR_EPVF_Msk                                /*!<Error Passive Flag */
2848  #define CAN_ESR_BOFF_Pos       (2U)
2849  #define CAN_ESR_BOFF_Msk       (0x1UL << CAN_ESR_BOFF_Pos)                     /*!< 0x00000004 */
2850  #define CAN_ESR_BOFF           CAN_ESR_BOFF_Msk                                /*!<Bus-Off Flag */
2851  
2852  #define CAN_ESR_LEC_Pos        (4U)
2853  #define CAN_ESR_LEC_Msk        (0x7UL << CAN_ESR_LEC_Pos)                      /*!< 0x00000070 */
2854  #define CAN_ESR_LEC            CAN_ESR_LEC_Msk                                 /*!<LEC[2:0] bits (Last Error Code) */
2855  #define CAN_ESR_LEC_0          (0x1UL << CAN_ESR_LEC_Pos)                      /*!< 0x00000010 */
2856  #define CAN_ESR_LEC_1          (0x2UL << CAN_ESR_LEC_Pos)                      /*!< 0x00000020 */
2857  #define CAN_ESR_LEC_2          (0x4UL << CAN_ESR_LEC_Pos)                      /*!< 0x00000040 */
2858  
2859  #define CAN_ESR_TEC_Pos        (16U)
2860  #define CAN_ESR_TEC_Msk        (0xFFUL << CAN_ESR_TEC_Pos)                     /*!< 0x00FF0000 */
2861  #define CAN_ESR_TEC            CAN_ESR_TEC_Msk                                 /*!<Least significant byte of the 9-bit Transmit Error Counter */
2862  #define CAN_ESR_REC_Pos        (24U)
2863  #define CAN_ESR_REC_Msk        (0xFFUL << CAN_ESR_REC_Pos)                     /*!< 0xFF000000 */
2864  #define CAN_ESR_REC            CAN_ESR_REC_Msk                                 /*!<Receive Error Counter */
2865  
2866  /*******************  Bit definition for CAN_BTR register  ********************/
2867  #define CAN_BTR_BRP_Pos        (0U)
2868  #define CAN_BTR_BRP_Msk        (0x3FFUL << CAN_BTR_BRP_Pos)                    /*!< 0x000003FF */
2869  #define CAN_BTR_BRP            CAN_BTR_BRP_Msk                                 /*!<Baud Rate Prescaler */
2870  #define CAN_BTR_TS1_Pos        (16U)
2871  #define CAN_BTR_TS1_Msk        (0xFUL << CAN_BTR_TS1_Pos)                      /*!< 0x000F0000 */
2872  #define CAN_BTR_TS1            CAN_BTR_TS1_Msk                                 /*!<Time Segment 1 */
2873  #define CAN_BTR_TS1_0          (0x1UL << CAN_BTR_TS1_Pos)                      /*!< 0x00010000 */
2874  #define CAN_BTR_TS1_1          (0x2UL << CAN_BTR_TS1_Pos)                      /*!< 0x00020000 */
2875  #define CAN_BTR_TS1_2          (0x4UL << CAN_BTR_TS1_Pos)                      /*!< 0x00040000 */
2876  #define CAN_BTR_TS1_3          (0x8UL << CAN_BTR_TS1_Pos)                      /*!< 0x00080000 */
2877  #define CAN_BTR_TS2_Pos        (20U)
2878  #define CAN_BTR_TS2_Msk        (0x7UL << CAN_BTR_TS2_Pos)                      /*!< 0x00700000 */
2879  #define CAN_BTR_TS2            CAN_BTR_TS2_Msk                                 /*!<Time Segment 2 */
2880  #define CAN_BTR_TS2_0          (0x1UL << CAN_BTR_TS2_Pos)                      /*!< 0x00100000 */
2881  #define CAN_BTR_TS2_1          (0x2UL << CAN_BTR_TS2_Pos)                      /*!< 0x00200000 */
2882  #define CAN_BTR_TS2_2          (0x4UL << CAN_BTR_TS2_Pos)                      /*!< 0x00400000 */
2883  #define CAN_BTR_SJW_Pos        (24U)
2884  #define CAN_BTR_SJW_Msk        (0x3UL << CAN_BTR_SJW_Pos)                      /*!< 0x03000000 */
2885  #define CAN_BTR_SJW            CAN_BTR_SJW_Msk                                 /*!<Resynchronization Jump Width */
2886  #define CAN_BTR_SJW_0          (0x1UL << CAN_BTR_SJW_Pos)                      /*!< 0x01000000 */
2887  #define CAN_BTR_SJW_1          (0x2UL << CAN_BTR_SJW_Pos)                      /*!< 0x02000000 */
2888  #define CAN_BTR_LBKM_Pos       (30U)
2889  #define CAN_BTR_LBKM_Msk       (0x1UL << CAN_BTR_LBKM_Pos)                     /*!< 0x40000000 */
2890  #define CAN_BTR_LBKM           CAN_BTR_LBKM_Msk                                /*!<Loop Back Mode (Debug) */
2891  #define CAN_BTR_SILM_Pos       (31U)
2892  #define CAN_BTR_SILM_Msk       (0x1UL << CAN_BTR_SILM_Pos)                     /*!< 0x80000000 */
2893  #define CAN_BTR_SILM           CAN_BTR_SILM_Msk                                /*!<Silent Mode */
2894  
2895  /*!<Mailbox registers */
2896  /******************  Bit definition for CAN_TI0R register  ********************/
2897  #define CAN_TI0R_TXRQ_Pos      (0U)
2898  #define CAN_TI0R_TXRQ_Msk      (0x1UL << CAN_TI0R_TXRQ_Pos)                    /*!< 0x00000001 */
2899  #define CAN_TI0R_TXRQ          CAN_TI0R_TXRQ_Msk                               /*!<Transmit Mailbox Request */
2900  #define CAN_TI0R_RTR_Pos       (1U)
2901  #define CAN_TI0R_RTR_Msk       (0x1UL << CAN_TI0R_RTR_Pos)                     /*!< 0x00000002 */
2902  #define CAN_TI0R_RTR           CAN_TI0R_RTR_Msk                                /*!<Remote Transmission Request */
2903  #define CAN_TI0R_IDE_Pos       (2U)
2904  #define CAN_TI0R_IDE_Msk       (0x1UL << CAN_TI0R_IDE_Pos)                     /*!< 0x00000004 */
2905  #define CAN_TI0R_IDE           CAN_TI0R_IDE_Msk                                /*!<Identifier Extension */
2906  #define CAN_TI0R_EXID_Pos      (3U)
2907  #define CAN_TI0R_EXID_Msk      (0x3FFFFUL << CAN_TI0R_EXID_Pos)                /*!< 0x001FFFF8 */
2908  #define CAN_TI0R_EXID          CAN_TI0R_EXID_Msk                               /*!<Extended Identifier */
2909  #define CAN_TI0R_STID_Pos      (21U)
2910  #define CAN_TI0R_STID_Msk      (0x7FFUL << CAN_TI0R_STID_Pos)                  /*!< 0xFFE00000 */
2911  #define CAN_TI0R_STID          CAN_TI0R_STID_Msk                               /*!<Standard Identifier or Extended Identifier */
2912  
2913  /******************  Bit definition for CAN_TDT0R register  *******************/
2914  #define CAN_TDT0R_DLC_Pos      (0U)
2915  #define CAN_TDT0R_DLC_Msk      (0xFUL << CAN_TDT0R_DLC_Pos)                    /*!< 0x0000000F */
2916  #define CAN_TDT0R_DLC          CAN_TDT0R_DLC_Msk                               /*!<Data Length Code */
2917  #define CAN_TDT0R_TGT_Pos      (8U)
2918  #define CAN_TDT0R_TGT_Msk      (0x1UL << CAN_TDT0R_TGT_Pos)                    /*!< 0x00000100 */
2919  #define CAN_TDT0R_TGT          CAN_TDT0R_TGT_Msk                               /*!<Transmit Global Time */
2920  #define CAN_TDT0R_TIME_Pos     (16U)
2921  #define CAN_TDT0R_TIME_Msk     (0xFFFFUL << CAN_TDT0R_TIME_Pos)                /*!< 0xFFFF0000 */
2922  #define CAN_TDT0R_TIME         CAN_TDT0R_TIME_Msk                              /*!<Message Time Stamp */
2923  
2924  /******************  Bit definition for CAN_TDL0R register  *******************/
2925  #define CAN_TDL0R_DATA0_Pos    (0U)
2926  #define CAN_TDL0R_DATA0_Msk    (0xFFUL << CAN_TDL0R_DATA0_Pos)                 /*!< 0x000000FF */
2927  #define CAN_TDL0R_DATA0        CAN_TDL0R_DATA0_Msk                             /*!<Data byte 0 */
2928  #define CAN_TDL0R_DATA1_Pos    (8U)
2929  #define CAN_TDL0R_DATA1_Msk    (0xFFUL << CAN_TDL0R_DATA1_Pos)                 /*!< 0x0000FF00 */
2930  #define CAN_TDL0R_DATA1        CAN_TDL0R_DATA1_Msk                             /*!<Data byte 1 */
2931  #define CAN_TDL0R_DATA2_Pos    (16U)
2932  #define CAN_TDL0R_DATA2_Msk    (0xFFUL << CAN_TDL0R_DATA2_Pos)                 /*!< 0x00FF0000 */
2933  #define CAN_TDL0R_DATA2        CAN_TDL0R_DATA2_Msk                             /*!<Data byte 2 */
2934  #define CAN_TDL0R_DATA3_Pos    (24U)
2935  #define CAN_TDL0R_DATA3_Msk    (0xFFUL << CAN_TDL0R_DATA3_Pos)                 /*!< 0xFF000000 */
2936  #define CAN_TDL0R_DATA3        CAN_TDL0R_DATA3_Msk                             /*!<Data byte 3 */
2937  
2938  /******************  Bit definition for CAN_TDH0R register  *******************/
2939  #define CAN_TDH0R_DATA4_Pos    (0U)
2940  #define CAN_TDH0R_DATA4_Msk    (0xFFUL << CAN_TDH0R_DATA4_Pos)                 /*!< 0x000000FF */
2941  #define CAN_TDH0R_DATA4        CAN_TDH0R_DATA4_Msk                             /*!<Data byte 4 */
2942  #define CAN_TDH0R_DATA5_Pos    (8U)
2943  #define CAN_TDH0R_DATA5_Msk    (0xFFUL << CAN_TDH0R_DATA5_Pos)                 /*!< 0x0000FF00 */
2944  #define CAN_TDH0R_DATA5        CAN_TDH0R_DATA5_Msk                             /*!<Data byte 5 */
2945  #define CAN_TDH0R_DATA6_Pos    (16U)
2946  #define CAN_TDH0R_DATA6_Msk    (0xFFUL << CAN_TDH0R_DATA6_Pos)                 /*!< 0x00FF0000 */
2947  #define CAN_TDH0R_DATA6        CAN_TDH0R_DATA6_Msk                             /*!<Data byte 6 */
2948  #define CAN_TDH0R_DATA7_Pos    (24U)
2949  #define CAN_TDH0R_DATA7_Msk    (0xFFUL << CAN_TDH0R_DATA7_Pos)                 /*!< 0xFF000000 */
2950  #define CAN_TDH0R_DATA7        CAN_TDH0R_DATA7_Msk                             /*!<Data byte 7 */
2951  
2952  /*******************  Bit definition for CAN_TI1R register  *******************/
2953  #define CAN_TI1R_TXRQ_Pos      (0U)
2954  #define CAN_TI1R_TXRQ_Msk      (0x1UL << CAN_TI1R_TXRQ_Pos)                    /*!< 0x00000001 */
2955  #define CAN_TI1R_TXRQ          CAN_TI1R_TXRQ_Msk                               /*!<Transmit Mailbox Request */
2956  #define CAN_TI1R_RTR_Pos       (1U)
2957  #define CAN_TI1R_RTR_Msk       (0x1UL << CAN_TI1R_RTR_Pos)                     /*!< 0x00000002 */
2958  #define CAN_TI1R_RTR           CAN_TI1R_RTR_Msk                                /*!<Remote Transmission Request */
2959  #define CAN_TI1R_IDE_Pos       (2U)
2960  #define CAN_TI1R_IDE_Msk       (0x1UL << CAN_TI1R_IDE_Pos)                     /*!< 0x00000004 */
2961  #define CAN_TI1R_IDE           CAN_TI1R_IDE_Msk                                /*!<Identifier Extension */
2962  #define CAN_TI1R_EXID_Pos      (3U)
2963  #define CAN_TI1R_EXID_Msk      (0x3FFFFUL << CAN_TI1R_EXID_Pos)                /*!< 0x001FFFF8 */
2964  #define CAN_TI1R_EXID          CAN_TI1R_EXID_Msk                               /*!<Extended Identifier */
2965  #define CAN_TI1R_STID_Pos      (21U)
2966  #define CAN_TI1R_STID_Msk      (0x7FFUL << CAN_TI1R_STID_Pos)                  /*!< 0xFFE00000 */
2967  #define CAN_TI1R_STID          CAN_TI1R_STID_Msk                               /*!<Standard Identifier or Extended Identifier */
2968  
2969  /*******************  Bit definition for CAN_TDT1R register  ******************/
2970  #define CAN_TDT1R_DLC_Pos      (0U)
2971  #define CAN_TDT1R_DLC_Msk      (0xFUL << CAN_TDT1R_DLC_Pos)                    /*!< 0x0000000F */
2972  #define CAN_TDT1R_DLC          CAN_TDT1R_DLC_Msk                               /*!<Data Length Code */
2973  #define CAN_TDT1R_TGT_Pos      (8U)
2974  #define CAN_TDT1R_TGT_Msk      (0x1UL << CAN_TDT1R_TGT_Pos)                    /*!< 0x00000100 */
2975  #define CAN_TDT1R_TGT          CAN_TDT1R_TGT_Msk                               /*!<Transmit Global Time */
2976  #define CAN_TDT1R_TIME_Pos     (16U)
2977  #define CAN_TDT1R_TIME_Msk     (0xFFFFUL << CAN_TDT1R_TIME_Pos)                /*!< 0xFFFF0000 */
2978  #define CAN_TDT1R_TIME         CAN_TDT1R_TIME_Msk                              /*!<Message Time Stamp */
2979  
2980  /*******************  Bit definition for CAN_TDL1R register  ******************/
2981  #define CAN_TDL1R_DATA0_Pos    (0U)
2982  #define CAN_TDL1R_DATA0_Msk    (0xFFUL << CAN_TDL1R_DATA0_Pos)                 /*!< 0x000000FF */
2983  #define CAN_TDL1R_DATA0        CAN_TDL1R_DATA0_Msk                             /*!<Data byte 0 */
2984  #define CAN_TDL1R_DATA1_Pos    (8U)
2985  #define CAN_TDL1R_DATA1_Msk    (0xFFUL << CAN_TDL1R_DATA1_Pos)                 /*!< 0x0000FF00 */
2986  #define CAN_TDL1R_DATA1        CAN_TDL1R_DATA1_Msk                             /*!<Data byte 1 */
2987  #define CAN_TDL1R_DATA2_Pos    (16U)
2988  #define CAN_TDL1R_DATA2_Msk    (0xFFUL << CAN_TDL1R_DATA2_Pos)                 /*!< 0x00FF0000 */
2989  #define CAN_TDL1R_DATA2        CAN_TDL1R_DATA2_Msk                             /*!<Data byte 2 */
2990  #define CAN_TDL1R_DATA3_Pos    (24U)
2991  #define CAN_TDL1R_DATA3_Msk    (0xFFUL << CAN_TDL1R_DATA3_Pos)                 /*!< 0xFF000000 */
2992  #define CAN_TDL1R_DATA3        CAN_TDL1R_DATA3_Msk                             /*!<Data byte 3 */
2993  
2994  /*******************  Bit definition for CAN_TDH1R register  ******************/
2995  #define CAN_TDH1R_DATA4_Pos    (0U)
2996  #define CAN_TDH1R_DATA4_Msk    (0xFFUL << CAN_TDH1R_DATA4_Pos)                 /*!< 0x000000FF */
2997  #define CAN_TDH1R_DATA4        CAN_TDH1R_DATA4_Msk                             /*!<Data byte 4 */
2998  #define CAN_TDH1R_DATA5_Pos    (8U)
2999  #define CAN_TDH1R_DATA5_Msk    (0xFFUL << CAN_TDH1R_DATA5_Pos)                 /*!< 0x0000FF00 */
3000  #define CAN_TDH1R_DATA5        CAN_TDH1R_DATA5_Msk                             /*!<Data byte 5 */
3001  #define CAN_TDH1R_DATA6_Pos    (16U)
3002  #define CAN_TDH1R_DATA6_Msk    (0xFFUL << CAN_TDH1R_DATA6_Pos)                 /*!< 0x00FF0000 */
3003  #define CAN_TDH1R_DATA6        CAN_TDH1R_DATA6_Msk                             /*!<Data byte 6 */
3004  #define CAN_TDH1R_DATA7_Pos    (24U)
3005  #define CAN_TDH1R_DATA7_Msk    (0xFFUL << CAN_TDH1R_DATA7_Pos)                 /*!< 0xFF000000 */
3006  #define CAN_TDH1R_DATA7        CAN_TDH1R_DATA7_Msk                             /*!<Data byte 7 */
3007  
3008  /*******************  Bit definition for CAN_TI2R register  *******************/
3009  #define CAN_TI2R_TXRQ_Pos      (0U)
3010  #define CAN_TI2R_TXRQ_Msk      (0x1UL << CAN_TI2R_TXRQ_Pos)                    /*!< 0x00000001 */
3011  #define CAN_TI2R_TXRQ          CAN_TI2R_TXRQ_Msk                               /*!<Transmit Mailbox Request */
3012  #define CAN_TI2R_RTR_Pos       (1U)
3013  #define CAN_TI2R_RTR_Msk       (0x1UL << CAN_TI2R_RTR_Pos)                     /*!< 0x00000002 */
3014  #define CAN_TI2R_RTR           CAN_TI2R_RTR_Msk                                /*!<Remote Transmission Request */
3015  #define CAN_TI2R_IDE_Pos       (2U)
3016  #define CAN_TI2R_IDE_Msk       (0x1UL << CAN_TI2R_IDE_Pos)                     /*!< 0x00000004 */
3017  #define CAN_TI2R_IDE           CAN_TI2R_IDE_Msk                                /*!<Identifier Extension */
3018  #define CAN_TI2R_EXID_Pos      (3U)
3019  #define CAN_TI2R_EXID_Msk      (0x3FFFFUL << CAN_TI2R_EXID_Pos)                /*!< 0x001FFFF8 */
3020  #define CAN_TI2R_EXID          CAN_TI2R_EXID_Msk                               /*!<Extended identifier */
3021  #define CAN_TI2R_STID_Pos      (21U)
3022  #define CAN_TI2R_STID_Msk      (0x7FFUL << CAN_TI2R_STID_Pos)                  /*!< 0xFFE00000 */
3023  #define CAN_TI2R_STID          CAN_TI2R_STID_Msk                               /*!<Standard Identifier or Extended Identifier */
3024  
3025  /*******************  Bit definition for CAN_TDT2R register  ******************/
3026  #define CAN_TDT2R_DLC_Pos      (0U)
3027  #define CAN_TDT2R_DLC_Msk      (0xFUL << CAN_TDT2R_DLC_Pos)                    /*!< 0x0000000F */
3028  #define CAN_TDT2R_DLC          CAN_TDT2R_DLC_Msk                               /*!<Data Length Code */
3029  #define CAN_TDT2R_TGT_Pos      (8U)
3030  #define CAN_TDT2R_TGT_Msk      (0x1UL << CAN_TDT2R_TGT_Pos)                    /*!< 0x00000100 */
3031  #define CAN_TDT2R_TGT          CAN_TDT2R_TGT_Msk                               /*!<Transmit Global Time */
3032  #define CAN_TDT2R_TIME_Pos     (16U)
3033  #define CAN_TDT2R_TIME_Msk     (0xFFFFUL << CAN_TDT2R_TIME_Pos)                /*!< 0xFFFF0000 */
3034  #define CAN_TDT2R_TIME         CAN_TDT2R_TIME_Msk                              /*!<Message Time Stamp */
3035  
3036  /*******************  Bit definition for CAN_TDL2R register  ******************/
3037  #define CAN_TDL2R_DATA0_Pos    (0U)
3038  #define CAN_TDL2R_DATA0_Msk    (0xFFUL << CAN_TDL2R_DATA0_Pos)                 /*!< 0x000000FF */
3039  #define CAN_TDL2R_DATA0        CAN_TDL2R_DATA0_Msk                             /*!<Data byte 0 */
3040  #define CAN_TDL2R_DATA1_Pos    (8U)
3041  #define CAN_TDL2R_DATA1_Msk    (0xFFUL << CAN_TDL2R_DATA1_Pos)                 /*!< 0x0000FF00 */
3042  #define CAN_TDL2R_DATA1        CAN_TDL2R_DATA1_Msk                             /*!<Data byte 1 */
3043  #define CAN_TDL2R_DATA2_Pos    (16U)
3044  #define CAN_TDL2R_DATA2_Msk    (0xFFUL << CAN_TDL2R_DATA2_Pos)                 /*!< 0x00FF0000 */
3045  #define CAN_TDL2R_DATA2        CAN_TDL2R_DATA2_Msk                             /*!<Data byte 2 */
3046  #define CAN_TDL2R_DATA3_Pos    (24U)
3047  #define CAN_TDL2R_DATA3_Msk    (0xFFUL << CAN_TDL2R_DATA3_Pos)                 /*!< 0xFF000000 */
3048  #define CAN_TDL2R_DATA3        CAN_TDL2R_DATA3_Msk                             /*!<Data byte 3 */
3049  
3050  /*******************  Bit definition for CAN_TDH2R register  ******************/
3051  #define CAN_TDH2R_DATA4_Pos    (0U)
3052  #define CAN_TDH2R_DATA4_Msk    (0xFFUL << CAN_TDH2R_DATA4_Pos)                 /*!< 0x000000FF */
3053  #define CAN_TDH2R_DATA4        CAN_TDH2R_DATA4_Msk                             /*!<Data byte 4 */
3054  #define CAN_TDH2R_DATA5_Pos    (8U)
3055  #define CAN_TDH2R_DATA5_Msk    (0xFFUL << CAN_TDH2R_DATA5_Pos)                 /*!< 0x0000FF00 */
3056  #define CAN_TDH2R_DATA5        CAN_TDH2R_DATA5_Msk                             /*!<Data byte 5 */
3057  #define CAN_TDH2R_DATA6_Pos    (16U)
3058  #define CAN_TDH2R_DATA6_Msk    (0xFFUL << CAN_TDH2R_DATA6_Pos)                 /*!< 0x00FF0000 */
3059  #define CAN_TDH2R_DATA6        CAN_TDH2R_DATA6_Msk                             /*!<Data byte 6 */
3060  #define CAN_TDH2R_DATA7_Pos    (24U)
3061  #define CAN_TDH2R_DATA7_Msk    (0xFFUL << CAN_TDH2R_DATA7_Pos)                 /*!< 0xFF000000 */
3062  #define CAN_TDH2R_DATA7        CAN_TDH2R_DATA7_Msk                             /*!<Data byte 7 */
3063  
3064  /*******************  Bit definition for CAN_RI0R register  *******************/
3065  #define CAN_RI0R_RTR_Pos       (1U)
3066  #define CAN_RI0R_RTR_Msk       (0x1UL << CAN_RI0R_RTR_Pos)                     /*!< 0x00000002 */
3067  #define CAN_RI0R_RTR           CAN_RI0R_RTR_Msk                                /*!<Remote Transmission Request */
3068  #define CAN_RI0R_IDE_Pos       (2U)
3069  #define CAN_RI0R_IDE_Msk       (0x1UL << CAN_RI0R_IDE_Pos)                     /*!< 0x00000004 */
3070  #define CAN_RI0R_IDE           CAN_RI0R_IDE_Msk                                /*!<Identifier Extension */
3071  #define CAN_RI0R_EXID_Pos      (3U)
3072  #define CAN_RI0R_EXID_Msk      (0x3FFFFUL << CAN_RI0R_EXID_Pos)                /*!< 0x001FFFF8 */
3073  #define CAN_RI0R_EXID          CAN_RI0R_EXID_Msk                               /*!<Extended Identifier */
3074  #define CAN_RI0R_STID_Pos      (21U)
3075  #define CAN_RI0R_STID_Msk      (0x7FFUL << CAN_RI0R_STID_Pos)                  /*!< 0xFFE00000 */
3076  #define CAN_RI0R_STID          CAN_RI0R_STID_Msk                               /*!<Standard Identifier or Extended Identifier */
3077  
3078  /*******************  Bit definition for CAN_RDT0R register  ******************/
3079  #define CAN_RDT0R_DLC_Pos      (0U)
3080  #define CAN_RDT0R_DLC_Msk      (0xFUL << CAN_RDT0R_DLC_Pos)                    /*!< 0x0000000F */
3081  #define CAN_RDT0R_DLC          CAN_RDT0R_DLC_Msk                               /*!<Data Length Code */
3082  #define CAN_RDT0R_FMI_Pos      (8U)
3083  #define CAN_RDT0R_FMI_Msk      (0xFFUL << CAN_RDT0R_FMI_Pos)                   /*!< 0x0000FF00 */
3084  #define CAN_RDT0R_FMI          CAN_RDT0R_FMI_Msk                               /*!<Filter Match Index */
3085  #define CAN_RDT0R_TIME_Pos     (16U)
3086  #define CAN_RDT0R_TIME_Msk     (0xFFFFUL << CAN_RDT0R_TIME_Pos)                /*!< 0xFFFF0000 */
3087  #define CAN_RDT0R_TIME         CAN_RDT0R_TIME_Msk                              /*!<Message Time Stamp */
3088  
3089  /*******************  Bit definition for CAN_RDL0R register  ******************/
3090  #define CAN_RDL0R_DATA0_Pos    (0U)
3091  #define CAN_RDL0R_DATA0_Msk    (0xFFUL << CAN_RDL0R_DATA0_Pos)                 /*!< 0x000000FF */
3092  #define CAN_RDL0R_DATA0        CAN_RDL0R_DATA0_Msk                             /*!<Data byte 0 */
3093  #define CAN_RDL0R_DATA1_Pos    (8U)
3094  #define CAN_RDL0R_DATA1_Msk    (0xFFUL << CAN_RDL0R_DATA1_Pos)                 /*!< 0x0000FF00 */
3095  #define CAN_RDL0R_DATA1        CAN_RDL0R_DATA1_Msk                             /*!<Data byte 1 */
3096  #define CAN_RDL0R_DATA2_Pos    (16U)
3097  #define CAN_RDL0R_DATA2_Msk    (0xFFUL << CAN_RDL0R_DATA2_Pos)                 /*!< 0x00FF0000 */
3098  #define CAN_RDL0R_DATA2        CAN_RDL0R_DATA2_Msk                             /*!<Data byte 2 */
3099  #define CAN_RDL0R_DATA3_Pos    (24U)
3100  #define CAN_RDL0R_DATA3_Msk    (0xFFUL << CAN_RDL0R_DATA3_Pos)                 /*!< 0xFF000000 */
3101  #define CAN_RDL0R_DATA3        CAN_RDL0R_DATA3_Msk                             /*!<Data byte 3 */
3102  
3103  /*******************  Bit definition for CAN_RDH0R register  ******************/
3104  #define CAN_RDH0R_DATA4_Pos    (0U)
3105  #define CAN_RDH0R_DATA4_Msk    (0xFFUL << CAN_RDH0R_DATA4_Pos)                 /*!< 0x000000FF */
3106  #define CAN_RDH0R_DATA4        CAN_RDH0R_DATA4_Msk                             /*!<Data byte 4 */
3107  #define CAN_RDH0R_DATA5_Pos    (8U)
3108  #define CAN_RDH0R_DATA5_Msk    (0xFFUL << CAN_RDH0R_DATA5_Pos)                 /*!< 0x0000FF00 */
3109  #define CAN_RDH0R_DATA5        CAN_RDH0R_DATA5_Msk                             /*!<Data byte 5 */
3110  #define CAN_RDH0R_DATA6_Pos    (16U)
3111  #define CAN_RDH0R_DATA6_Msk    (0xFFUL << CAN_RDH0R_DATA6_Pos)                 /*!< 0x00FF0000 */
3112  #define CAN_RDH0R_DATA6        CAN_RDH0R_DATA6_Msk                             /*!<Data byte 6 */
3113  #define CAN_RDH0R_DATA7_Pos    (24U)
3114  #define CAN_RDH0R_DATA7_Msk    (0xFFUL << CAN_RDH0R_DATA7_Pos)                 /*!< 0xFF000000 */
3115  #define CAN_RDH0R_DATA7        CAN_RDH0R_DATA7_Msk                             /*!<Data byte 7 */
3116  
3117  /*******************  Bit definition for CAN_RI1R register  *******************/
3118  #define CAN_RI1R_RTR_Pos       (1U)
3119  #define CAN_RI1R_RTR_Msk       (0x1UL << CAN_RI1R_RTR_Pos)                     /*!< 0x00000002 */
3120  #define CAN_RI1R_RTR           CAN_RI1R_RTR_Msk                                /*!<Remote Transmission Request */
3121  #define CAN_RI1R_IDE_Pos       (2U)
3122  #define CAN_RI1R_IDE_Msk       (0x1UL << CAN_RI1R_IDE_Pos)                     /*!< 0x00000004 */
3123  #define CAN_RI1R_IDE           CAN_RI1R_IDE_Msk                                /*!<Identifier Extension */
3124  #define CAN_RI1R_EXID_Pos      (3U)
3125  #define CAN_RI1R_EXID_Msk      (0x3FFFFUL << CAN_RI1R_EXID_Pos)                /*!< 0x001FFFF8 */
3126  #define CAN_RI1R_EXID          CAN_RI1R_EXID_Msk                               /*!<Extended identifier */
3127  #define CAN_RI1R_STID_Pos      (21U)
3128  #define CAN_RI1R_STID_Msk      (0x7FFUL << CAN_RI1R_STID_Pos)                  /*!< 0xFFE00000 */
3129  #define CAN_RI1R_STID          CAN_RI1R_STID_Msk                               /*!<Standard Identifier or Extended Identifier */
3130  
3131  /*******************  Bit definition for CAN_RDT1R register  ******************/
3132  #define CAN_RDT1R_DLC_Pos      (0U)
3133  #define CAN_RDT1R_DLC_Msk      (0xFUL << CAN_RDT1R_DLC_Pos)                    /*!< 0x0000000F */
3134  #define CAN_RDT1R_DLC          CAN_RDT1R_DLC_Msk                               /*!<Data Length Code */
3135  #define CAN_RDT1R_FMI_Pos      (8U)
3136  #define CAN_RDT1R_FMI_Msk      (0xFFUL << CAN_RDT1R_FMI_Pos)                   /*!< 0x0000FF00 */
3137  #define CAN_RDT1R_FMI          CAN_RDT1R_FMI_Msk                               /*!<Filter Match Index */
3138  #define CAN_RDT1R_TIME_Pos     (16U)
3139  #define CAN_RDT1R_TIME_Msk     (0xFFFFUL << CAN_RDT1R_TIME_Pos)                /*!< 0xFFFF0000 */
3140  #define CAN_RDT1R_TIME         CAN_RDT1R_TIME_Msk                              /*!<Message Time Stamp */
3141  
3142  /*******************  Bit definition for CAN_RDL1R register  ******************/
3143  #define CAN_RDL1R_DATA0_Pos    (0U)
3144  #define CAN_RDL1R_DATA0_Msk    (0xFFUL << CAN_RDL1R_DATA0_Pos)                 /*!< 0x000000FF */
3145  #define CAN_RDL1R_DATA0        CAN_RDL1R_DATA0_Msk                             /*!<Data byte 0 */
3146  #define CAN_RDL1R_DATA1_Pos    (8U)
3147  #define CAN_RDL1R_DATA1_Msk    (0xFFUL << CAN_RDL1R_DATA1_Pos)                 /*!< 0x0000FF00 */
3148  #define CAN_RDL1R_DATA1        CAN_RDL1R_DATA1_Msk                             /*!<Data byte 1 */
3149  #define CAN_RDL1R_DATA2_Pos    (16U)
3150  #define CAN_RDL1R_DATA2_Msk    (0xFFUL << CAN_RDL1R_DATA2_Pos)                 /*!< 0x00FF0000 */
3151  #define CAN_RDL1R_DATA2        CAN_RDL1R_DATA2_Msk                             /*!<Data byte 2 */
3152  #define CAN_RDL1R_DATA3_Pos    (24U)
3153  #define CAN_RDL1R_DATA3_Msk    (0xFFUL << CAN_RDL1R_DATA3_Pos)                 /*!< 0xFF000000 */
3154  #define CAN_RDL1R_DATA3        CAN_RDL1R_DATA3_Msk                             /*!<Data byte 3 */
3155  
3156  /*******************  Bit definition for CAN_RDH1R register  ******************/
3157  #define CAN_RDH1R_DATA4_Pos    (0U)
3158  #define CAN_RDH1R_DATA4_Msk    (0xFFUL << CAN_RDH1R_DATA4_Pos)                 /*!< 0x000000FF */
3159  #define CAN_RDH1R_DATA4        CAN_RDH1R_DATA4_Msk                             /*!<Data byte 4 */
3160  #define CAN_RDH1R_DATA5_Pos    (8U)
3161  #define CAN_RDH1R_DATA5_Msk    (0xFFUL << CAN_RDH1R_DATA5_Pos)                 /*!< 0x0000FF00 */
3162  #define CAN_RDH1R_DATA5        CAN_RDH1R_DATA5_Msk                             /*!<Data byte 5 */
3163  #define CAN_RDH1R_DATA6_Pos    (16U)
3164  #define CAN_RDH1R_DATA6_Msk    (0xFFUL << CAN_RDH1R_DATA6_Pos)                 /*!< 0x00FF0000 */
3165  #define CAN_RDH1R_DATA6        CAN_RDH1R_DATA6_Msk                             /*!<Data byte 6 */
3166  #define CAN_RDH1R_DATA7_Pos    (24U)
3167  #define CAN_RDH1R_DATA7_Msk    (0xFFUL << CAN_RDH1R_DATA7_Pos)                 /*!< 0xFF000000 */
3168  #define CAN_RDH1R_DATA7        CAN_RDH1R_DATA7_Msk                             /*!<Data byte 7 */
3169  
3170  /*!<CAN filter registers */
3171  /*******************  Bit definition for CAN_FMR register  ********************/
3172  #define CAN_FMR_FINIT_Pos      (0U)
3173  #define CAN_FMR_FINIT_Msk      (0x1UL << CAN_FMR_FINIT_Pos)                    /*!< 0x00000001 */
3174  #define CAN_FMR_FINIT          CAN_FMR_FINIT_Msk                               /*!<Filter Init Mode */
3175  
3176  /*******************  Bit definition for CAN_FM1R register  *******************/
3177  #define CAN_FM1R_FBM_Pos       (0U)
3178  #define CAN_FM1R_FBM_Msk       (0x3FFFUL << CAN_FM1R_FBM_Pos)                  /*!< 0x00003FFF */
3179  #define CAN_FM1R_FBM           CAN_FM1R_FBM_Msk                                /*!<Filter Mode */
3180  #define CAN_FM1R_FBM0_Pos      (0U)
3181  #define CAN_FM1R_FBM0_Msk      (0x1UL << CAN_FM1R_FBM0_Pos)                    /*!< 0x00000001 */
3182  #define CAN_FM1R_FBM0          CAN_FM1R_FBM0_Msk                               /*!<Filter Init Mode bit 0 */
3183  #define CAN_FM1R_FBM1_Pos      (1U)
3184  #define CAN_FM1R_FBM1_Msk      (0x1UL << CAN_FM1R_FBM1_Pos)                    /*!< 0x00000002 */
3185  #define CAN_FM1R_FBM1          CAN_FM1R_FBM1_Msk                               /*!<Filter Init Mode bit 1 */
3186  #define CAN_FM1R_FBM2_Pos      (2U)
3187  #define CAN_FM1R_FBM2_Msk      (0x1UL << CAN_FM1R_FBM2_Pos)                    /*!< 0x00000004 */
3188  #define CAN_FM1R_FBM2          CAN_FM1R_FBM2_Msk                               /*!<Filter Init Mode bit 2 */
3189  #define CAN_FM1R_FBM3_Pos      (3U)
3190  #define CAN_FM1R_FBM3_Msk      (0x1UL << CAN_FM1R_FBM3_Pos)                    /*!< 0x00000008 */
3191  #define CAN_FM1R_FBM3          CAN_FM1R_FBM3_Msk                               /*!<Filter Init Mode bit 3 */
3192  #define CAN_FM1R_FBM4_Pos      (4U)
3193  #define CAN_FM1R_FBM4_Msk      (0x1UL << CAN_FM1R_FBM4_Pos)                    /*!< 0x00000010 */
3194  #define CAN_FM1R_FBM4          CAN_FM1R_FBM4_Msk                               /*!<Filter Init Mode bit 4 */
3195  #define CAN_FM1R_FBM5_Pos      (5U)
3196  #define CAN_FM1R_FBM5_Msk      (0x1UL << CAN_FM1R_FBM5_Pos)                    /*!< 0x00000020 */
3197  #define CAN_FM1R_FBM5          CAN_FM1R_FBM5_Msk                               /*!<Filter Init Mode bit 5 */
3198  #define CAN_FM1R_FBM6_Pos      (6U)
3199  #define CAN_FM1R_FBM6_Msk      (0x1UL << CAN_FM1R_FBM6_Pos)                    /*!< 0x00000040 */
3200  #define CAN_FM1R_FBM6          CAN_FM1R_FBM6_Msk                               /*!<Filter Init Mode bit 6 */
3201  #define CAN_FM1R_FBM7_Pos      (7U)
3202  #define CAN_FM1R_FBM7_Msk      (0x1UL << CAN_FM1R_FBM7_Pos)                    /*!< 0x00000080 */
3203  #define CAN_FM1R_FBM7          CAN_FM1R_FBM7_Msk                               /*!<Filter Init Mode bit 7 */
3204  #define CAN_FM1R_FBM8_Pos      (8U)
3205  #define CAN_FM1R_FBM8_Msk      (0x1UL << CAN_FM1R_FBM8_Pos)                    /*!< 0x00000100 */
3206  #define CAN_FM1R_FBM8          CAN_FM1R_FBM8_Msk                               /*!<Filter Init Mode bit 8 */
3207  #define CAN_FM1R_FBM9_Pos      (9U)
3208  #define CAN_FM1R_FBM9_Msk      (0x1UL << CAN_FM1R_FBM9_Pos)                    /*!< 0x00000200 */
3209  #define CAN_FM1R_FBM9          CAN_FM1R_FBM9_Msk                               /*!<Filter Init Mode bit 9 */
3210  #define CAN_FM1R_FBM10_Pos     (10U)
3211  #define CAN_FM1R_FBM10_Msk     (0x1UL << CAN_FM1R_FBM10_Pos)                   /*!< 0x00000400 */
3212  #define CAN_FM1R_FBM10         CAN_FM1R_FBM10_Msk                              /*!<Filter Init Mode bit 10 */
3213  #define CAN_FM1R_FBM11_Pos     (11U)
3214  #define CAN_FM1R_FBM11_Msk     (0x1UL << CAN_FM1R_FBM11_Pos)                   /*!< 0x00000800 */
3215  #define CAN_FM1R_FBM11         CAN_FM1R_FBM11_Msk                              /*!<Filter Init Mode bit 11 */
3216  #define CAN_FM1R_FBM12_Pos     (12U)
3217  #define CAN_FM1R_FBM12_Msk     (0x1UL << CAN_FM1R_FBM12_Pos)                   /*!< 0x00001000 */
3218  #define CAN_FM1R_FBM12         CAN_FM1R_FBM12_Msk                              /*!<Filter Init Mode bit 12 */
3219  #define CAN_FM1R_FBM13_Pos     (13U)
3220  #define CAN_FM1R_FBM13_Msk     (0x1UL << CAN_FM1R_FBM13_Pos)                   /*!< 0x00002000 */
3221  #define CAN_FM1R_FBM13         CAN_FM1R_FBM13_Msk                              /*!<Filter Init Mode bit 13 */
3222  
3223  /*******************  Bit definition for CAN_FS1R register  *******************/
3224  #define CAN_FS1R_FSC_Pos       (0U)
3225  #define CAN_FS1R_FSC_Msk       (0x3FFFUL << CAN_FS1R_FSC_Pos)                  /*!< 0x00003FFF */
3226  #define CAN_FS1R_FSC           CAN_FS1R_FSC_Msk                                /*!<Filter Scale Configuration */
3227  #define CAN_FS1R_FSC0_Pos      (0U)
3228  #define CAN_FS1R_FSC0_Msk      (0x1UL << CAN_FS1R_FSC0_Pos)                    /*!< 0x00000001 */
3229  #define CAN_FS1R_FSC0          CAN_FS1R_FSC0_Msk                               /*!<Filter Scale Configuration bit 0 */
3230  #define CAN_FS1R_FSC1_Pos      (1U)
3231  #define CAN_FS1R_FSC1_Msk      (0x1UL << CAN_FS1R_FSC1_Pos)                    /*!< 0x00000002 */
3232  #define CAN_FS1R_FSC1          CAN_FS1R_FSC1_Msk                               /*!<Filter Scale Configuration bit 1 */
3233  #define CAN_FS1R_FSC2_Pos      (2U)
3234  #define CAN_FS1R_FSC2_Msk      (0x1UL << CAN_FS1R_FSC2_Pos)                    /*!< 0x00000004 */
3235  #define CAN_FS1R_FSC2          CAN_FS1R_FSC2_Msk                               /*!<Filter Scale Configuration bit 2 */
3236  #define CAN_FS1R_FSC3_Pos      (3U)
3237  #define CAN_FS1R_FSC3_Msk      (0x1UL << CAN_FS1R_FSC3_Pos)                    /*!< 0x00000008 */
3238  #define CAN_FS1R_FSC3          CAN_FS1R_FSC3_Msk                               /*!<Filter Scale Configuration bit 3 */
3239  #define CAN_FS1R_FSC4_Pos      (4U)
3240  #define CAN_FS1R_FSC4_Msk      (0x1UL << CAN_FS1R_FSC4_Pos)                    /*!< 0x00000010 */
3241  #define CAN_FS1R_FSC4          CAN_FS1R_FSC4_Msk                               /*!<Filter Scale Configuration bit 4 */
3242  #define CAN_FS1R_FSC5_Pos      (5U)
3243  #define CAN_FS1R_FSC5_Msk      (0x1UL << CAN_FS1R_FSC5_Pos)                    /*!< 0x00000020 */
3244  #define CAN_FS1R_FSC5          CAN_FS1R_FSC5_Msk                               /*!<Filter Scale Configuration bit 5 */
3245  #define CAN_FS1R_FSC6_Pos      (6U)
3246  #define CAN_FS1R_FSC6_Msk      (0x1UL << CAN_FS1R_FSC6_Pos)                    /*!< 0x00000040 */
3247  #define CAN_FS1R_FSC6          CAN_FS1R_FSC6_Msk                               /*!<Filter Scale Configuration bit 6 */
3248  #define CAN_FS1R_FSC7_Pos      (7U)
3249  #define CAN_FS1R_FSC7_Msk      (0x1UL << CAN_FS1R_FSC7_Pos)                    /*!< 0x00000080 */
3250  #define CAN_FS1R_FSC7          CAN_FS1R_FSC7_Msk                               /*!<Filter Scale Configuration bit 7 */
3251  #define CAN_FS1R_FSC8_Pos      (8U)
3252  #define CAN_FS1R_FSC8_Msk      (0x1UL << CAN_FS1R_FSC8_Pos)                    /*!< 0x00000100 */
3253  #define CAN_FS1R_FSC8          CAN_FS1R_FSC8_Msk                               /*!<Filter Scale Configuration bit 8 */
3254  #define CAN_FS1R_FSC9_Pos      (9U)
3255  #define CAN_FS1R_FSC9_Msk      (0x1UL << CAN_FS1R_FSC9_Pos)                    /*!< 0x00000200 */
3256  #define CAN_FS1R_FSC9          CAN_FS1R_FSC9_Msk                               /*!<Filter Scale Configuration bit 9 */
3257  #define CAN_FS1R_FSC10_Pos     (10U)
3258  #define CAN_FS1R_FSC10_Msk     (0x1UL << CAN_FS1R_FSC10_Pos)                   /*!< 0x00000400 */
3259  #define CAN_FS1R_FSC10         CAN_FS1R_FSC10_Msk                              /*!<Filter Scale Configuration bit 10 */
3260  #define CAN_FS1R_FSC11_Pos     (11U)
3261  #define CAN_FS1R_FSC11_Msk     (0x1UL << CAN_FS1R_FSC11_Pos)                   /*!< 0x00000800 */
3262  #define CAN_FS1R_FSC11         CAN_FS1R_FSC11_Msk                              /*!<Filter Scale Configuration bit 11 */
3263  #define CAN_FS1R_FSC12_Pos     (12U)
3264  #define CAN_FS1R_FSC12_Msk     (0x1UL << CAN_FS1R_FSC12_Pos)                   /*!< 0x00001000 */
3265  #define CAN_FS1R_FSC12         CAN_FS1R_FSC12_Msk                              /*!<Filter Scale Configuration bit 12 */
3266  #define CAN_FS1R_FSC13_Pos     (13U)
3267  #define CAN_FS1R_FSC13_Msk     (0x1UL << CAN_FS1R_FSC13_Pos)                   /*!< 0x00002000 */
3268  #define CAN_FS1R_FSC13         CAN_FS1R_FSC13_Msk                              /*!<Filter Scale Configuration bit 13 */
3269  
3270  /******************  Bit definition for CAN_FFA1R register  *******************/
3271  #define CAN_FFA1R_FFA_Pos      (0U)
3272  #define CAN_FFA1R_FFA_Msk      (0x3FFFUL << CAN_FFA1R_FFA_Pos)                 /*!< 0x00003FFF */
3273  #define CAN_FFA1R_FFA          CAN_FFA1R_FFA_Msk                               /*!<Filter FIFO Assignment */
3274  #define CAN_FFA1R_FFA0_Pos     (0U)
3275  #define CAN_FFA1R_FFA0_Msk     (0x1UL << CAN_FFA1R_FFA0_Pos)                   /*!< 0x00000001 */
3276  #define CAN_FFA1R_FFA0         CAN_FFA1R_FFA0_Msk                              /*!<Filter FIFO Assignment for Filter 0 */
3277  #define CAN_FFA1R_FFA1_Pos     (1U)
3278  #define CAN_FFA1R_FFA1_Msk     (0x1UL << CAN_FFA1R_FFA1_Pos)                   /*!< 0x00000002 */
3279  #define CAN_FFA1R_FFA1         CAN_FFA1R_FFA1_Msk                              /*!<Filter FIFO Assignment for Filter 1 */
3280  #define CAN_FFA1R_FFA2_Pos     (2U)
3281  #define CAN_FFA1R_FFA2_Msk     (0x1UL << CAN_FFA1R_FFA2_Pos)                   /*!< 0x00000004 */
3282  #define CAN_FFA1R_FFA2         CAN_FFA1R_FFA2_Msk                              /*!<Filter FIFO Assignment for Filter 2 */
3283  #define CAN_FFA1R_FFA3_Pos     (3U)
3284  #define CAN_FFA1R_FFA3_Msk     (0x1UL << CAN_FFA1R_FFA3_Pos)                   /*!< 0x00000008 */
3285  #define CAN_FFA1R_FFA3         CAN_FFA1R_FFA3_Msk                              /*!<Filter FIFO Assignment for Filter 3 */
3286  #define CAN_FFA1R_FFA4_Pos     (4U)
3287  #define CAN_FFA1R_FFA4_Msk     (0x1UL << CAN_FFA1R_FFA4_Pos)                   /*!< 0x00000010 */
3288  #define CAN_FFA1R_FFA4         CAN_FFA1R_FFA4_Msk                              /*!<Filter FIFO Assignment for Filter 4 */
3289  #define CAN_FFA1R_FFA5_Pos     (5U)
3290  #define CAN_FFA1R_FFA5_Msk     (0x1UL << CAN_FFA1R_FFA5_Pos)                   /*!< 0x00000020 */
3291  #define CAN_FFA1R_FFA5         CAN_FFA1R_FFA5_Msk                              /*!<Filter FIFO Assignment for Filter 5 */
3292  #define CAN_FFA1R_FFA6_Pos     (6U)
3293  #define CAN_FFA1R_FFA6_Msk     (0x1UL << CAN_FFA1R_FFA6_Pos)                   /*!< 0x00000040 */
3294  #define CAN_FFA1R_FFA6         CAN_FFA1R_FFA6_Msk                              /*!<Filter FIFO Assignment for Filter 6 */
3295  #define CAN_FFA1R_FFA7_Pos     (7U)
3296  #define CAN_FFA1R_FFA7_Msk     (0x1UL << CAN_FFA1R_FFA7_Pos)                   /*!< 0x00000080 */
3297  #define CAN_FFA1R_FFA7         CAN_FFA1R_FFA7_Msk                              /*!<Filter FIFO Assignment for Filter 7 */
3298  #define CAN_FFA1R_FFA8_Pos     (8U)
3299  #define CAN_FFA1R_FFA8_Msk     (0x1UL << CAN_FFA1R_FFA8_Pos)                   /*!< 0x00000100 */
3300  #define CAN_FFA1R_FFA8         CAN_FFA1R_FFA8_Msk                              /*!<Filter FIFO Assignment for Filter 8 */
3301  #define CAN_FFA1R_FFA9_Pos     (9U)
3302  #define CAN_FFA1R_FFA9_Msk     (0x1UL << CAN_FFA1R_FFA9_Pos)                   /*!< 0x00000200 */
3303  #define CAN_FFA1R_FFA9         CAN_FFA1R_FFA9_Msk                              /*!<Filter FIFO Assignment for Filter 9 */
3304  #define CAN_FFA1R_FFA10_Pos    (10U)
3305  #define CAN_FFA1R_FFA10_Msk    (0x1UL << CAN_FFA1R_FFA10_Pos)                  /*!< 0x00000400 */
3306  #define CAN_FFA1R_FFA10        CAN_FFA1R_FFA10_Msk                             /*!<Filter FIFO Assignment for Filter 10 */
3307  #define CAN_FFA1R_FFA11_Pos    (11U)
3308  #define CAN_FFA1R_FFA11_Msk    (0x1UL << CAN_FFA1R_FFA11_Pos)                  /*!< 0x00000800 */
3309  #define CAN_FFA1R_FFA11        CAN_FFA1R_FFA11_Msk                             /*!<Filter FIFO Assignment for Filter 11 */
3310  #define CAN_FFA1R_FFA12_Pos    (12U)
3311  #define CAN_FFA1R_FFA12_Msk    (0x1UL << CAN_FFA1R_FFA12_Pos)                  /*!< 0x00001000 */
3312  #define CAN_FFA1R_FFA12        CAN_FFA1R_FFA12_Msk                             /*!<Filter FIFO Assignment for Filter 12 */
3313  #define CAN_FFA1R_FFA13_Pos    (13U)
3314  #define CAN_FFA1R_FFA13_Msk    (0x1UL << CAN_FFA1R_FFA13_Pos)                  /*!< 0x00002000 */
3315  #define CAN_FFA1R_FFA13        CAN_FFA1R_FFA13_Msk                             /*!<Filter FIFO Assignment for Filter 13 */
3316  
3317  /*******************  Bit definition for CAN_FA1R register  *******************/
3318  #define CAN_FA1R_FACT_Pos      (0U)
3319  #define CAN_FA1R_FACT_Msk      (0x3FFFUL << CAN_FA1R_FACT_Pos)                 /*!< 0x00003FFF */
3320  #define CAN_FA1R_FACT          CAN_FA1R_FACT_Msk                               /*!<Filter Active */
3321  #define CAN_FA1R_FACT0_Pos     (0U)
3322  #define CAN_FA1R_FACT0_Msk     (0x1UL << CAN_FA1R_FACT0_Pos)                   /*!< 0x00000001 */
3323  #define CAN_FA1R_FACT0         CAN_FA1R_FACT0_Msk                              /*!<Filter 0 Active */
3324  #define CAN_FA1R_FACT1_Pos     (1U)
3325  #define CAN_FA1R_FACT1_Msk     (0x1UL << CAN_FA1R_FACT1_Pos)                   /*!< 0x00000002 */
3326  #define CAN_FA1R_FACT1         CAN_FA1R_FACT1_Msk                              /*!<Filter 1 Active */
3327  #define CAN_FA1R_FACT2_Pos     (2U)
3328  #define CAN_FA1R_FACT2_Msk     (0x1UL << CAN_FA1R_FACT2_Pos)                   /*!< 0x00000004 */
3329  #define CAN_FA1R_FACT2         CAN_FA1R_FACT2_Msk                              /*!<Filter 2 Active */
3330  #define CAN_FA1R_FACT3_Pos     (3U)
3331  #define CAN_FA1R_FACT3_Msk     (0x1UL << CAN_FA1R_FACT3_Pos)                   /*!< 0x00000008 */
3332  #define CAN_FA1R_FACT3         CAN_FA1R_FACT3_Msk                              /*!<Filter 3 Active */
3333  #define CAN_FA1R_FACT4_Pos     (4U)
3334  #define CAN_FA1R_FACT4_Msk     (0x1UL << CAN_FA1R_FACT4_Pos)                   /*!< 0x00000010 */
3335  #define CAN_FA1R_FACT4         CAN_FA1R_FACT4_Msk                              /*!<Filter 4 Active */
3336  #define CAN_FA1R_FACT5_Pos     (5U)
3337  #define CAN_FA1R_FACT5_Msk     (0x1UL << CAN_FA1R_FACT5_Pos)                   /*!< 0x00000020 */
3338  #define CAN_FA1R_FACT5         CAN_FA1R_FACT5_Msk                              /*!<Filter 5 Active */
3339  #define CAN_FA1R_FACT6_Pos     (6U)
3340  #define CAN_FA1R_FACT6_Msk     (0x1UL << CAN_FA1R_FACT6_Pos)                   /*!< 0x00000040 */
3341  #define CAN_FA1R_FACT6         CAN_FA1R_FACT6_Msk                              /*!<Filter 6 Active */
3342  #define CAN_FA1R_FACT7_Pos     (7U)
3343  #define CAN_FA1R_FACT7_Msk     (0x1UL << CAN_FA1R_FACT7_Pos)                   /*!< 0x00000080 */
3344  #define CAN_FA1R_FACT7         CAN_FA1R_FACT7_Msk                              /*!<Filter 7 Active */
3345  #define CAN_FA1R_FACT8_Pos     (8U)
3346  #define CAN_FA1R_FACT8_Msk     (0x1UL << CAN_FA1R_FACT8_Pos)                   /*!< 0x00000100 */
3347  #define CAN_FA1R_FACT8         CAN_FA1R_FACT8_Msk                              /*!<Filter 8 Active */
3348  #define CAN_FA1R_FACT9_Pos     (9U)
3349  #define CAN_FA1R_FACT9_Msk     (0x1UL << CAN_FA1R_FACT9_Pos)                   /*!< 0x00000200 */
3350  #define CAN_FA1R_FACT9         CAN_FA1R_FACT9_Msk                              /*!<Filter 9 Active */
3351  #define CAN_FA1R_FACT10_Pos    (10U)
3352  #define CAN_FA1R_FACT10_Msk    (0x1UL << CAN_FA1R_FACT10_Pos)                  /*!< 0x00000400 */
3353  #define CAN_FA1R_FACT10        CAN_FA1R_FACT10_Msk                             /*!<Filter 10 Active */
3354  #define CAN_FA1R_FACT11_Pos    (11U)
3355  #define CAN_FA1R_FACT11_Msk    (0x1UL << CAN_FA1R_FACT11_Pos)                  /*!< 0x00000800 */
3356  #define CAN_FA1R_FACT11        CAN_FA1R_FACT11_Msk                             /*!<Filter 11 Active */
3357  #define CAN_FA1R_FACT12_Pos    (12U)
3358  #define CAN_FA1R_FACT12_Msk    (0x1UL << CAN_FA1R_FACT12_Pos)                  /*!< 0x00001000 */
3359  #define CAN_FA1R_FACT12        CAN_FA1R_FACT12_Msk                             /*!<Filter 12 Active */
3360  #define CAN_FA1R_FACT13_Pos    (13U)
3361  #define CAN_FA1R_FACT13_Msk    (0x1UL << CAN_FA1R_FACT13_Pos)                  /*!< 0x00002000 */
3362  #define CAN_FA1R_FACT13        CAN_FA1R_FACT13_Msk                             /*!<Filter 13 Active */
3363  
3364  /*******************  Bit definition for CAN_F0R1 register  *******************/
3365  #define CAN_F0R1_FB0_Pos       (0U)
3366  #define CAN_F0R1_FB0_Msk       (0x1UL << CAN_F0R1_FB0_Pos)                     /*!< 0x00000001 */
3367  #define CAN_F0R1_FB0           CAN_F0R1_FB0_Msk                                /*!<Filter bit 0 */
3368  #define CAN_F0R1_FB1_Pos       (1U)
3369  #define CAN_F0R1_FB1_Msk       (0x1UL << CAN_F0R1_FB1_Pos)                     /*!< 0x00000002 */
3370  #define CAN_F0R1_FB1           CAN_F0R1_FB1_Msk                                /*!<Filter bit 1 */
3371  #define CAN_F0R1_FB2_Pos       (2U)
3372  #define CAN_F0R1_FB2_Msk       (0x1UL << CAN_F0R1_FB2_Pos)                     /*!< 0x00000004 */
3373  #define CAN_F0R1_FB2           CAN_F0R1_FB2_Msk                                /*!<Filter bit 2 */
3374  #define CAN_F0R1_FB3_Pos       (3U)
3375  #define CAN_F0R1_FB3_Msk       (0x1UL << CAN_F0R1_FB3_Pos)                     /*!< 0x00000008 */
3376  #define CAN_F0R1_FB3           CAN_F0R1_FB3_Msk                                /*!<Filter bit 3 */
3377  #define CAN_F0R1_FB4_Pos       (4U)
3378  #define CAN_F0R1_FB4_Msk       (0x1UL << CAN_F0R1_FB4_Pos)                     /*!< 0x00000010 */
3379  #define CAN_F0R1_FB4           CAN_F0R1_FB4_Msk                                /*!<Filter bit 4 */
3380  #define CAN_F0R1_FB5_Pos       (5U)
3381  #define CAN_F0R1_FB5_Msk       (0x1UL << CAN_F0R1_FB5_Pos)                     /*!< 0x00000020 */
3382  #define CAN_F0R1_FB5           CAN_F0R1_FB5_Msk                                /*!<Filter bit 5 */
3383  #define CAN_F0R1_FB6_Pos       (6U)
3384  #define CAN_F0R1_FB6_Msk       (0x1UL << CAN_F0R1_FB6_Pos)                     /*!< 0x00000040 */
3385  #define CAN_F0R1_FB6           CAN_F0R1_FB6_Msk                                /*!<Filter bit 6 */
3386  #define CAN_F0R1_FB7_Pos       (7U)
3387  #define CAN_F0R1_FB7_Msk       (0x1UL << CAN_F0R1_FB7_Pos)                     /*!< 0x00000080 */
3388  #define CAN_F0R1_FB7           CAN_F0R1_FB7_Msk                                /*!<Filter bit 7 */
3389  #define CAN_F0R1_FB8_Pos       (8U)
3390  #define CAN_F0R1_FB8_Msk       (0x1UL << CAN_F0R1_FB8_Pos)                     /*!< 0x00000100 */
3391  #define CAN_F0R1_FB8           CAN_F0R1_FB8_Msk                                /*!<Filter bit 8 */
3392  #define CAN_F0R1_FB9_Pos       (9U)
3393  #define CAN_F0R1_FB9_Msk       (0x1UL << CAN_F0R1_FB9_Pos)                     /*!< 0x00000200 */
3394  #define CAN_F0R1_FB9           CAN_F0R1_FB9_Msk                                /*!<Filter bit 9 */
3395  #define CAN_F0R1_FB10_Pos      (10U)
3396  #define CAN_F0R1_FB10_Msk      (0x1UL << CAN_F0R1_FB10_Pos)                    /*!< 0x00000400 */
3397  #define CAN_F0R1_FB10          CAN_F0R1_FB10_Msk                               /*!<Filter bit 10 */
3398  #define CAN_F0R1_FB11_Pos      (11U)
3399  #define CAN_F0R1_FB11_Msk      (0x1UL << CAN_F0R1_FB11_Pos)                    /*!< 0x00000800 */
3400  #define CAN_F0R1_FB11          CAN_F0R1_FB11_Msk                               /*!<Filter bit 11 */
3401  #define CAN_F0R1_FB12_Pos      (12U)
3402  #define CAN_F0R1_FB12_Msk      (0x1UL << CAN_F0R1_FB12_Pos)                    /*!< 0x00001000 */
3403  #define CAN_F0R1_FB12          CAN_F0R1_FB12_Msk                               /*!<Filter bit 12 */
3404  #define CAN_F0R1_FB13_Pos      (13U)
3405  #define CAN_F0R1_FB13_Msk      (0x1UL << CAN_F0R1_FB13_Pos)                    /*!< 0x00002000 */
3406  #define CAN_F0R1_FB13          CAN_F0R1_FB13_Msk                               /*!<Filter bit 13 */
3407  #define CAN_F0R1_FB14_Pos      (14U)
3408  #define CAN_F0R1_FB14_Msk      (0x1UL << CAN_F0R1_FB14_Pos)                    /*!< 0x00004000 */
3409  #define CAN_F0R1_FB14          CAN_F0R1_FB14_Msk                               /*!<Filter bit 14 */
3410  #define CAN_F0R1_FB15_Pos      (15U)
3411  #define CAN_F0R1_FB15_Msk      (0x1UL << CAN_F0R1_FB15_Pos)                    /*!< 0x00008000 */
3412  #define CAN_F0R1_FB15          CAN_F0R1_FB15_Msk                               /*!<Filter bit 15 */
3413  #define CAN_F0R1_FB16_Pos      (16U)
3414  #define CAN_F0R1_FB16_Msk      (0x1UL << CAN_F0R1_FB16_Pos)                    /*!< 0x00010000 */
3415  #define CAN_F0R1_FB16          CAN_F0R1_FB16_Msk                               /*!<Filter bit 16 */
3416  #define CAN_F0R1_FB17_Pos      (17U)
3417  #define CAN_F0R1_FB17_Msk      (0x1UL << CAN_F0R1_FB17_Pos)                    /*!< 0x00020000 */
3418  #define CAN_F0R1_FB17          CAN_F0R1_FB17_Msk                               /*!<Filter bit 17 */
3419  #define CAN_F0R1_FB18_Pos      (18U)
3420  #define CAN_F0R1_FB18_Msk      (0x1UL << CAN_F0R1_FB18_Pos)                    /*!< 0x00040000 */
3421  #define CAN_F0R1_FB18          CAN_F0R1_FB18_Msk                               /*!<Filter bit 18 */
3422  #define CAN_F0R1_FB19_Pos      (19U)
3423  #define CAN_F0R1_FB19_Msk      (0x1UL << CAN_F0R1_FB19_Pos)                    /*!< 0x00080000 */
3424  #define CAN_F0R1_FB19          CAN_F0R1_FB19_Msk                               /*!<Filter bit 19 */
3425  #define CAN_F0R1_FB20_Pos      (20U)
3426  #define CAN_F0R1_FB20_Msk      (0x1UL << CAN_F0R1_FB20_Pos)                    /*!< 0x00100000 */
3427  #define CAN_F0R1_FB20          CAN_F0R1_FB20_Msk                               /*!<Filter bit 20 */
3428  #define CAN_F0R1_FB21_Pos      (21U)
3429  #define CAN_F0R1_FB21_Msk      (0x1UL << CAN_F0R1_FB21_Pos)                    /*!< 0x00200000 */
3430  #define CAN_F0R1_FB21          CAN_F0R1_FB21_Msk                               /*!<Filter bit 21 */
3431  #define CAN_F0R1_FB22_Pos      (22U)
3432  #define CAN_F0R1_FB22_Msk      (0x1UL << CAN_F0R1_FB22_Pos)                    /*!< 0x00400000 */
3433  #define CAN_F0R1_FB22          CAN_F0R1_FB22_Msk                               /*!<Filter bit 22 */
3434  #define CAN_F0R1_FB23_Pos      (23U)
3435  #define CAN_F0R1_FB23_Msk      (0x1UL << CAN_F0R1_FB23_Pos)                    /*!< 0x00800000 */
3436  #define CAN_F0R1_FB23          CAN_F0R1_FB23_Msk                               /*!<Filter bit 23 */
3437  #define CAN_F0R1_FB24_Pos      (24U)
3438  #define CAN_F0R1_FB24_Msk      (0x1UL << CAN_F0R1_FB24_Pos)                    /*!< 0x01000000 */
3439  #define CAN_F0R1_FB24          CAN_F0R1_FB24_Msk                               /*!<Filter bit 24 */
3440  #define CAN_F0R1_FB25_Pos      (25U)
3441  #define CAN_F0R1_FB25_Msk      (0x1UL << CAN_F0R1_FB25_Pos)                    /*!< 0x02000000 */
3442  #define CAN_F0R1_FB25          CAN_F0R1_FB25_Msk                               /*!<Filter bit 25 */
3443  #define CAN_F0R1_FB26_Pos      (26U)
3444  #define CAN_F0R1_FB26_Msk      (0x1UL << CAN_F0R1_FB26_Pos)                    /*!< 0x04000000 */
3445  #define CAN_F0R1_FB26          CAN_F0R1_FB26_Msk                               /*!<Filter bit 26 */
3446  #define CAN_F0R1_FB27_Pos      (27U)
3447  #define CAN_F0R1_FB27_Msk      (0x1UL << CAN_F0R1_FB27_Pos)                    /*!< 0x08000000 */
3448  #define CAN_F0R1_FB27          CAN_F0R1_FB27_Msk                               /*!<Filter bit 27 */
3449  #define CAN_F0R1_FB28_Pos      (28U)
3450  #define CAN_F0R1_FB28_Msk      (0x1UL << CAN_F0R1_FB28_Pos)                    /*!< 0x10000000 */
3451  #define CAN_F0R1_FB28          CAN_F0R1_FB28_Msk                               /*!<Filter bit 28 */
3452  #define CAN_F0R1_FB29_Pos      (29U)
3453  #define CAN_F0R1_FB29_Msk      (0x1UL << CAN_F0R1_FB29_Pos)                    /*!< 0x20000000 */
3454  #define CAN_F0R1_FB29          CAN_F0R1_FB29_Msk                               /*!<Filter bit 29 */
3455  #define CAN_F0R1_FB30_Pos      (30U)
3456  #define CAN_F0R1_FB30_Msk      (0x1UL << CAN_F0R1_FB30_Pos)                    /*!< 0x40000000 */
3457  #define CAN_F0R1_FB30          CAN_F0R1_FB30_Msk                               /*!<Filter bit 30 */
3458  #define CAN_F0R1_FB31_Pos      (31U)
3459  #define CAN_F0R1_FB31_Msk      (0x1UL << CAN_F0R1_FB31_Pos)                    /*!< 0x80000000 */
3460  #define CAN_F0R1_FB31          CAN_F0R1_FB31_Msk                               /*!<Filter bit 31 */
3461  
3462  /*******************  Bit definition for CAN_F1R1 register  *******************/
3463  #define CAN_F1R1_FB0_Pos       (0U)
3464  #define CAN_F1R1_FB0_Msk       (0x1UL << CAN_F1R1_FB0_Pos)                     /*!< 0x00000001 */
3465  #define CAN_F1R1_FB0           CAN_F1R1_FB0_Msk                                /*!<Filter bit 0 */
3466  #define CAN_F1R1_FB1_Pos       (1U)
3467  #define CAN_F1R1_FB1_Msk       (0x1UL << CAN_F1R1_FB1_Pos)                     /*!< 0x00000002 */
3468  #define CAN_F1R1_FB1           CAN_F1R1_FB1_Msk                                /*!<Filter bit 1 */
3469  #define CAN_F1R1_FB2_Pos       (2U)
3470  #define CAN_F1R1_FB2_Msk       (0x1UL << CAN_F1R1_FB2_Pos)                     /*!< 0x00000004 */
3471  #define CAN_F1R1_FB2           CAN_F1R1_FB2_Msk                                /*!<Filter bit 2 */
3472  #define CAN_F1R1_FB3_Pos       (3U)
3473  #define CAN_F1R1_FB3_Msk       (0x1UL << CAN_F1R1_FB3_Pos)                     /*!< 0x00000008 */
3474  #define CAN_F1R1_FB3           CAN_F1R1_FB3_Msk                                /*!<Filter bit 3 */
3475  #define CAN_F1R1_FB4_Pos       (4U)
3476  #define CAN_F1R1_FB4_Msk       (0x1UL << CAN_F1R1_FB4_Pos)                     /*!< 0x00000010 */
3477  #define CAN_F1R1_FB4           CAN_F1R1_FB4_Msk                                /*!<Filter bit 4 */
3478  #define CAN_F1R1_FB5_Pos       (5U)
3479  #define CAN_F1R1_FB5_Msk       (0x1UL << CAN_F1R1_FB5_Pos)                     /*!< 0x00000020 */
3480  #define CAN_F1R1_FB5           CAN_F1R1_FB5_Msk                                /*!<Filter bit 5 */
3481  #define CAN_F1R1_FB6_Pos       (6U)
3482  #define CAN_F1R1_FB6_Msk       (0x1UL << CAN_F1R1_FB6_Pos)                     /*!< 0x00000040 */
3483  #define CAN_F1R1_FB6           CAN_F1R1_FB6_Msk                                /*!<Filter bit 6 */
3484  #define CAN_F1R1_FB7_Pos       (7U)
3485  #define CAN_F1R1_FB7_Msk       (0x1UL << CAN_F1R1_FB7_Pos)                     /*!< 0x00000080 */
3486  #define CAN_F1R1_FB7           CAN_F1R1_FB7_Msk                                /*!<Filter bit 7 */
3487  #define CAN_F1R1_FB8_Pos       (8U)
3488  #define CAN_F1R1_FB8_Msk       (0x1UL << CAN_F1R1_FB8_Pos)                     /*!< 0x00000100 */
3489  #define CAN_F1R1_FB8           CAN_F1R1_FB8_Msk                                /*!<Filter bit 8 */
3490  #define CAN_F1R1_FB9_Pos       (9U)
3491  #define CAN_F1R1_FB9_Msk       (0x1UL << CAN_F1R1_FB9_Pos)                     /*!< 0x00000200 */
3492  #define CAN_F1R1_FB9           CAN_F1R1_FB9_Msk                                /*!<Filter bit 9 */
3493  #define CAN_F1R1_FB10_Pos      (10U)
3494  #define CAN_F1R1_FB10_Msk      (0x1UL << CAN_F1R1_FB10_Pos)                    /*!< 0x00000400 */
3495  #define CAN_F1R1_FB10          CAN_F1R1_FB10_Msk                               /*!<Filter bit 10 */
3496  #define CAN_F1R1_FB11_Pos      (11U)
3497  #define CAN_F1R1_FB11_Msk      (0x1UL << CAN_F1R1_FB11_Pos)                    /*!< 0x00000800 */
3498  #define CAN_F1R1_FB11          CAN_F1R1_FB11_Msk                               /*!<Filter bit 11 */
3499  #define CAN_F1R1_FB12_Pos      (12U)
3500  #define CAN_F1R1_FB12_Msk      (0x1UL << CAN_F1R1_FB12_Pos)                    /*!< 0x00001000 */
3501  #define CAN_F1R1_FB12          CAN_F1R1_FB12_Msk                               /*!<Filter bit 12 */
3502  #define CAN_F1R1_FB13_Pos      (13U)
3503  #define CAN_F1R1_FB13_Msk      (0x1UL << CAN_F1R1_FB13_Pos)                    /*!< 0x00002000 */
3504  #define CAN_F1R1_FB13          CAN_F1R1_FB13_Msk                               /*!<Filter bit 13 */
3505  #define CAN_F1R1_FB14_Pos      (14U)
3506  #define CAN_F1R1_FB14_Msk      (0x1UL << CAN_F1R1_FB14_Pos)                    /*!< 0x00004000 */
3507  #define CAN_F1R1_FB14          CAN_F1R1_FB14_Msk                               /*!<Filter bit 14 */
3508  #define CAN_F1R1_FB15_Pos      (15U)
3509  #define CAN_F1R1_FB15_Msk      (0x1UL << CAN_F1R1_FB15_Pos)                    /*!< 0x00008000 */
3510  #define CAN_F1R1_FB15          CAN_F1R1_FB15_Msk                               /*!<Filter bit 15 */
3511  #define CAN_F1R1_FB16_Pos      (16U)
3512  #define CAN_F1R1_FB16_Msk      (0x1UL << CAN_F1R1_FB16_Pos)                    /*!< 0x00010000 */
3513  #define CAN_F1R1_FB16          CAN_F1R1_FB16_Msk                               /*!<Filter bit 16 */
3514  #define CAN_F1R1_FB17_Pos      (17U)
3515  #define CAN_F1R1_FB17_Msk      (0x1UL << CAN_F1R1_FB17_Pos)                    /*!< 0x00020000 */
3516  #define CAN_F1R1_FB17          CAN_F1R1_FB17_Msk                               /*!<Filter bit 17 */
3517  #define CAN_F1R1_FB18_Pos      (18U)
3518  #define CAN_F1R1_FB18_Msk      (0x1UL << CAN_F1R1_FB18_Pos)                    /*!< 0x00040000 */
3519  #define CAN_F1R1_FB18          CAN_F1R1_FB18_Msk                               /*!<Filter bit 18 */
3520  #define CAN_F1R1_FB19_Pos      (19U)
3521  #define CAN_F1R1_FB19_Msk      (0x1UL << CAN_F1R1_FB19_Pos)                    /*!< 0x00080000 */
3522  #define CAN_F1R1_FB19          CAN_F1R1_FB19_Msk                               /*!<Filter bit 19 */
3523  #define CAN_F1R1_FB20_Pos      (20U)
3524  #define CAN_F1R1_FB20_Msk      (0x1UL << CAN_F1R1_FB20_Pos)                    /*!< 0x00100000 */
3525  #define CAN_F1R1_FB20          CAN_F1R1_FB20_Msk                               /*!<Filter bit 20 */
3526  #define CAN_F1R1_FB21_Pos      (21U)
3527  #define CAN_F1R1_FB21_Msk      (0x1UL << CAN_F1R1_FB21_Pos)                    /*!< 0x00200000 */
3528  #define CAN_F1R1_FB21          CAN_F1R1_FB21_Msk                               /*!<Filter bit 21 */
3529  #define CAN_F1R1_FB22_Pos      (22U)
3530  #define CAN_F1R1_FB22_Msk      (0x1UL << CAN_F1R1_FB22_Pos)                    /*!< 0x00400000 */
3531  #define CAN_F1R1_FB22          CAN_F1R1_FB22_Msk                               /*!<Filter bit 22 */
3532  #define CAN_F1R1_FB23_Pos      (23U)
3533  #define CAN_F1R1_FB23_Msk      (0x1UL << CAN_F1R1_FB23_Pos)                    /*!< 0x00800000 */
3534  #define CAN_F1R1_FB23          CAN_F1R1_FB23_Msk                               /*!<Filter bit 23 */
3535  #define CAN_F1R1_FB24_Pos      (24U)
3536  #define CAN_F1R1_FB24_Msk      (0x1UL << CAN_F1R1_FB24_Pos)                    /*!< 0x01000000 */
3537  #define CAN_F1R1_FB24          CAN_F1R1_FB24_Msk                               /*!<Filter bit 24 */
3538  #define CAN_F1R1_FB25_Pos      (25U)
3539  #define CAN_F1R1_FB25_Msk      (0x1UL << CAN_F1R1_FB25_Pos)                    /*!< 0x02000000 */
3540  #define CAN_F1R1_FB25          CAN_F1R1_FB25_Msk                               /*!<Filter bit 25 */
3541  #define CAN_F1R1_FB26_Pos      (26U)
3542  #define CAN_F1R1_FB26_Msk      (0x1UL << CAN_F1R1_FB26_Pos)                    /*!< 0x04000000 */
3543  #define CAN_F1R1_FB26          CAN_F1R1_FB26_Msk                               /*!<Filter bit 26 */
3544  #define CAN_F1R1_FB27_Pos      (27U)
3545  #define CAN_F1R1_FB27_Msk      (0x1UL << CAN_F1R1_FB27_Pos)                    /*!< 0x08000000 */
3546  #define CAN_F1R1_FB27          CAN_F1R1_FB27_Msk                               /*!<Filter bit 27 */
3547  #define CAN_F1R1_FB28_Pos      (28U)
3548  #define CAN_F1R1_FB28_Msk      (0x1UL << CAN_F1R1_FB28_Pos)                    /*!< 0x10000000 */
3549  #define CAN_F1R1_FB28          CAN_F1R1_FB28_Msk                               /*!<Filter bit 28 */
3550  #define CAN_F1R1_FB29_Pos      (29U)
3551  #define CAN_F1R1_FB29_Msk      (0x1UL << CAN_F1R1_FB29_Pos)                    /*!< 0x20000000 */
3552  #define CAN_F1R1_FB29          CAN_F1R1_FB29_Msk                               /*!<Filter bit 29 */
3553  #define CAN_F1R1_FB30_Pos      (30U)
3554  #define CAN_F1R1_FB30_Msk      (0x1UL << CAN_F1R1_FB30_Pos)                    /*!< 0x40000000 */
3555  #define CAN_F1R1_FB30          CAN_F1R1_FB30_Msk                               /*!<Filter bit 30 */
3556  #define CAN_F1R1_FB31_Pos      (31U)
3557  #define CAN_F1R1_FB31_Msk      (0x1UL << CAN_F1R1_FB31_Pos)                    /*!< 0x80000000 */
3558  #define CAN_F1R1_FB31          CAN_F1R1_FB31_Msk                               /*!<Filter bit 31 */
3559  
3560  /*******************  Bit definition for CAN_F2R1 register  *******************/
3561  #define CAN_F2R1_FB0_Pos       (0U)
3562  #define CAN_F2R1_FB0_Msk       (0x1UL << CAN_F2R1_FB0_Pos)                     /*!< 0x00000001 */
3563  #define CAN_F2R1_FB0           CAN_F2R1_FB0_Msk                                /*!<Filter bit 0 */
3564  #define CAN_F2R1_FB1_Pos       (1U)
3565  #define CAN_F2R1_FB1_Msk       (0x1UL << CAN_F2R1_FB1_Pos)                     /*!< 0x00000002 */
3566  #define CAN_F2R1_FB1           CAN_F2R1_FB1_Msk                                /*!<Filter bit 1 */
3567  #define CAN_F2R1_FB2_Pos       (2U)
3568  #define CAN_F2R1_FB2_Msk       (0x1UL << CAN_F2R1_FB2_Pos)                     /*!< 0x00000004 */
3569  #define CAN_F2R1_FB2           CAN_F2R1_FB2_Msk                                /*!<Filter bit 2 */
3570  #define CAN_F2R1_FB3_Pos       (3U)
3571  #define CAN_F2R1_FB3_Msk       (0x1UL << CAN_F2R1_FB3_Pos)                     /*!< 0x00000008 */
3572  #define CAN_F2R1_FB3           CAN_F2R1_FB3_Msk                                /*!<Filter bit 3 */
3573  #define CAN_F2R1_FB4_Pos       (4U)
3574  #define CAN_F2R1_FB4_Msk       (0x1UL << CAN_F2R1_FB4_Pos)                     /*!< 0x00000010 */
3575  #define CAN_F2R1_FB4           CAN_F2R1_FB4_Msk                                /*!<Filter bit 4 */
3576  #define CAN_F2R1_FB5_Pos       (5U)
3577  #define CAN_F2R1_FB5_Msk       (0x1UL << CAN_F2R1_FB5_Pos)                     /*!< 0x00000020 */
3578  #define CAN_F2R1_FB5           CAN_F2R1_FB5_Msk                                /*!<Filter bit 5 */
3579  #define CAN_F2R1_FB6_Pos       (6U)
3580  #define CAN_F2R1_FB6_Msk       (0x1UL << CAN_F2R1_FB6_Pos)                     /*!< 0x00000040 */
3581  #define CAN_F2R1_FB6           CAN_F2R1_FB6_Msk                                /*!<Filter bit 6 */
3582  #define CAN_F2R1_FB7_Pos       (7U)
3583  #define CAN_F2R1_FB7_Msk       (0x1UL << CAN_F2R1_FB7_Pos)                     /*!< 0x00000080 */
3584  #define CAN_F2R1_FB7           CAN_F2R1_FB7_Msk                                /*!<Filter bit 7 */
3585  #define CAN_F2R1_FB8_Pos       (8U)
3586  #define CAN_F2R1_FB8_Msk       (0x1UL << CAN_F2R1_FB8_Pos)                     /*!< 0x00000100 */
3587  #define CAN_F2R1_FB8           CAN_F2R1_FB8_Msk                                /*!<Filter bit 8 */
3588  #define CAN_F2R1_FB9_Pos       (9U)
3589  #define CAN_F2R1_FB9_Msk       (0x1UL << CAN_F2R1_FB9_Pos)                     /*!< 0x00000200 */
3590  #define CAN_F2R1_FB9           CAN_F2R1_FB9_Msk                                /*!<Filter bit 9 */
3591  #define CAN_F2R1_FB10_Pos      (10U)
3592  #define CAN_F2R1_FB10_Msk      (0x1UL << CAN_F2R1_FB10_Pos)                    /*!< 0x00000400 */
3593  #define CAN_F2R1_FB10          CAN_F2R1_FB10_Msk                               /*!<Filter bit 10 */
3594  #define CAN_F2R1_FB11_Pos      (11U)
3595  #define CAN_F2R1_FB11_Msk      (0x1UL << CAN_F2R1_FB11_Pos)                    /*!< 0x00000800 */
3596  #define CAN_F2R1_FB11          CAN_F2R1_FB11_Msk                               /*!<Filter bit 11 */
3597  #define CAN_F2R1_FB12_Pos      (12U)
3598  #define CAN_F2R1_FB12_Msk      (0x1UL << CAN_F2R1_FB12_Pos)                    /*!< 0x00001000 */
3599  #define CAN_F2R1_FB12          CAN_F2R1_FB12_Msk                               /*!<Filter bit 12 */
3600  #define CAN_F2R1_FB13_Pos      (13U)
3601  #define CAN_F2R1_FB13_Msk      (0x1UL << CAN_F2R1_FB13_Pos)                    /*!< 0x00002000 */
3602  #define CAN_F2R1_FB13          CAN_F2R1_FB13_Msk                               /*!<Filter bit 13 */
3603  #define CAN_F2R1_FB14_Pos      (14U)
3604  #define CAN_F2R1_FB14_Msk      (0x1UL << CAN_F2R1_FB14_Pos)                    /*!< 0x00004000 */
3605  #define CAN_F2R1_FB14          CAN_F2R1_FB14_Msk                               /*!<Filter bit 14 */
3606  #define CAN_F2R1_FB15_Pos      (15U)
3607  #define CAN_F2R1_FB15_Msk      (0x1UL << CAN_F2R1_FB15_Pos)                    /*!< 0x00008000 */
3608  #define CAN_F2R1_FB15          CAN_F2R1_FB15_Msk                               /*!<Filter bit 15 */
3609  #define CAN_F2R1_FB16_Pos      (16U)
3610  #define CAN_F2R1_FB16_Msk      (0x1UL << CAN_F2R1_FB16_Pos)                    /*!< 0x00010000 */
3611  #define CAN_F2R1_FB16          CAN_F2R1_FB16_Msk                               /*!<Filter bit 16 */
3612  #define CAN_F2R1_FB17_Pos      (17U)
3613  #define CAN_F2R1_FB17_Msk      (0x1UL << CAN_F2R1_FB17_Pos)                    /*!< 0x00020000 */
3614  #define CAN_F2R1_FB17          CAN_F2R1_FB17_Msk                               /*!<Filter bit 17 */
3615  #define CAN_F2R1_FB18_Pos      (18U)
3616  #define CAN_F2R1_FB18_Msk      (0x1UL << CAN_F2R1_FB18_Pos)                    /*!< 0x00040000 */
3617  #define CAN_F2R1_FB18          CAN_F2R1_FB18_Msk                               /*!<Filter bit 18 */
3618  #define CAN_F2R1_FB19_Pos      (19U)
3619  #define CAN_F2R1_FB19_Msk      (0x1UL << CAN_F2R1_FB19_Pos)                    /*!< 0x00080000 */
3620  #define CAN_F2R1_FB19          CAN_F2R1_FB19_Msk                               /*!<Filter bit 19 */
3621  #define CAN_F2R1_FB20_Pos      (20U)
3622  #define CAN_F2R1_FB20_Msk      (0x1UL << CAN_F2R1_FB20_Pos)                    /*!< 0x00100000 */
3623  #define CAN_F2R1_FB20          CAN_F2R1_FB20_Msk                               /*!<Filter bit 20 */
3624  #define CAN_F2R1_FB21_Pos      (21U)
3625  #define CAN_F2R1_FB21_Msk      (0x1UL << CAN_F2R1_FB21_Pos)                    /*!< 0x00200000 */
3626  #define CAN_F2R1_FB21          CAN_F2R1_FB21_Msk                               /*!<Filter bit 21 */
3627  #define CAN_F2R1_FB22_Pos      (22U)
3628  #define CAN_F2R1_FB22_Msk      (0x1UL << CAN_F2R1_FB22_Pos)                    /*!< 0x00400000 */
3629  #define CAN_F2R1_FB22          CAN_F2R1_FB22_Msk                               /*!<Filter bit 22 */
3630  #define CAN_F2R1_FB23_Pos      (23U)
3631  #define CAN_F2R1_FB23_Msk      (0x1UL << CAN_F2R1_FB23_Pos)                    /*!< 0x00800000 */
3632  #define CAN_F2R1_FB23          CAN_F2R1_FB23_Msk                               /*!<Filter bit 23 */
3633  #define CAN_F2R1_FB24_Pos      (24U)
3634  #define CAN_F2R1_FB24_Msk      (0x1UL << CAN_F2R1_FB24_Pos)                    /*!< 0x01000000 */
3635  #define CAN_F2R1_FB24          CAN_F2R1_FB24_Msk                               /*!<Filter bit 24 */
3636  #define CAN_F2R1_FB25_Pos      (25U)
3637  #define CAN_F2R1_FB25_Msk      (0x1UL << CAN_F2R1_FB25_Pos)                    /*!< 0x02000000 */
3638  #define CAN_F2R1_FB25          CAN_F2R1_FB25_Msk                               /*!<Filter bit 25 */
3639  #define CAN_F2R1_FB26_Pos      (26U)
3640  #define CAN_F2R1_FB26_Msk      (0x1UL << CAN_F2R1_FB26_Pos)                    /*!< 0x04000000 */
3641  #define CAN_F2R1_FB26          CAN_F2R1_FB26_Msk                               /*!<Filter bit 26 */
3642  #define CAN_F2R1_FB27_Pos      (27U)
3643  #define CAN_F2R1_FB27_Msk      (0x1UL << CAN_F2R1_FB27_Pos)                    /*!< 0x08000000 */
3644  #define CAN_F2R1_FB27          CAN_F2R1_FB27_Msk                               /*!<Filter bit 27 */
3645  #define CAN_F2R1_FB28_Pos      (28U)
3646  #define CAN_F2R1_FB28_Msk      (0x1UL << CAN_F2R1_FB28_Pos)                    /*!< 0x10000000 */
3647  #define CAN_F2R1_FB28          CAN_F2R1_FB28_Msk                               /*!<Filter bit 28 */
3648  #define CAN_F2R1_FB29_Pos      (29U)
3649  #define CAN_F2R1_FB29_Msk      (0x1UL << CAN_F2R1_FB29_Pos)                    /*!< 0x20000000 */
3650  #define CAN_F2R1_FB29          CAN_F2R1_FB29_Msk                               /*!<Filter bit 29 */
3651  #define CAN_F2R1_FB30_Pos      (30U)
3652  #define CAN_F2R1_FB30_Msk      (0x1UL << CAN_F2R1_FB30_Pos)                    /*!< 0x40000000 */
3653  #define CAN_F2R1_FB30          CAN_F2R1_FB30_Msk                               /*!<Filter bit 30 */
3654  #define CAN_F2R1_FB31_Pos      (31U)
3655  #define CAN_F2R1_FB31_Msk      (0x1UL << CAN_F2R1_FB31_Pos)                    /*!< 0x80000000 */
3656  #define CAN_F2R1_FB31          CAN_F2R1_FB31_Msk                               /*!<Filter bit 31 */
3657  
3658  /*******************  Bit definition for CAN_F3R1 register  *******************/
3659  #define CAN_F3R1_FB0_Pos       (0U)
3660  #define CAN_F3R1_FB0_Msk       (0x1UL << CAN_F3R1_FB0_Pos)                     /*!< 0x00000001 */
3661  #define CAN_F3R1_FB0           CAN_F3R1_FB0_Msk                                /*!<Filter bit 0 */
3662  #define CAN_F3R1_FB1_Pos       (1U)
3663  #define CAN_F3R1_FB1_Msk       (0x1UL << CAN_F3R1_FB1_Pos)                     /*!< 0x00000002 */
3664  #define CAN_F3R1_FB1           CAN_F3R1_FB1_Msk                                /*!<Filter bit 1 */
3665  #define CAN_F3R1_FB2_Pos       (2U)
3666  #define CAN_F3R1_FB2_Msk       (0x1UL << CAN_F3R1_FB2_Pos)                     /*!< 0x00000004 */
3667  #define CAN_F3R1_FB2           CAN_F3R1_FB2_Msk                                /*!<Filter bit 2 */
3668  #define CAN_F3R1_FB3_Pos       (3U)
3669  #define CAN_F3R1_FB3_Msk       (0x1UL << CAN_F3R1_FB3_Pos)                     /*!< 0x00000008 */
3670  #define CAN_F3R1_FB3           CAN_F3R1_FB3_Msk                                /*!<Filter bit 3 */
3671  #define CAN_F3R1_FB4_Pos       (4U)
3672  #define CAN_F3R1_FB4_Msk       (0x1UL << CAN_F3R1_FB4_Pos)                     /*!< 0x00000010 */
3673  #define CAN_F3R1_FB4           CAN_F3R1_FB4_Msk                                /*!<Filter bit 4 */
3674  #define CAN_F3R1_FB5_Pos       (5U)
3675  #define CAN_F3R1_FB5_Msk       (0x1UL << CAN_F3R1_FB5_Pos)                     /*!< 0x00000020 */
3676  #define CAN_F3R1_FB5           CAN_F3R1_FB5_Msk                                /*!<Filter bit 5 */
3677  #define CAN_F3R1_FB6_Pos       (6U)
3678  #define CAN_F3R1_FB6_Msk       (0x1UL << CAN_F3R1_FB6_Pos)                     /*!< 0x00000040 */
3679  #define CAN_F3R1_FB6           CAN_F3R1_FB6_Msk                                /*!<Filter bit 6 */
3680  #define CAN_F3R1_FB7_Pos       (7U)
3681  #define CAN_F3R1_FB7_Msk       (0x1UL << CAN_F3R1_FB7_Pos)                     /*!< 0x00000080 */
3682  #define CAN_F3R1_FB7           CAN_F3R1_FB7_Msk                                /*!<Filter bit 7 */
3683  #define CAN_F3R1_FB8_Pos       (8U)
3684  #define CAN_F3R1_FB8_Msk       (0x1UL << CAN_F3R1_FB8_Pos)                     /*!< 0x00000100 */
3685  #define CAN_F3R1_FB8           CAN_F3R1_FB8_Msk                                /*!<Filter bit 8 */
3686  #define CAN_F3R1_FB9_Pos       (9U)
3687  #define CAN_F3R1_FB9_Msk       (0x1UL << CAN_F3R1_FB9_Pos)                     /*!< 0x00000200 */
3688  #define CAN_F3R1_FB9           CAN_F3R1_FB9_Msk                                /*!<Filter bit 9 */
3689  #define CAN_F3R1_FB10_Pos      (10U)
3690  #define CAN_F3R1_FB10_Msk      (0x1UL << CAN_F3R1_FB10_Pos)                    /*!< 0x00000400 */
3691  #define CAN_F3R1_FB10          CAN_F3R1_FB10_Msk                               /*!<Filter bit 10 */
3692  #define CAN_F3R1_FB11_Pos      (11U)
3693  #define CAN_F3R1_FB11_Msk      (0x1UL << CAN_F3R1_FB11_Pos)                    /*!< 0x00000800 */
3694  #define CAN_F3R1_FB11          CAN_F3R1_FB11_Msk                               /*!<Filter bit 11 */
3695  #define CAN_F3R1_FB12_Pos      (12U)
3696  #define CAN_F3R1_FB12_Msk      (0x1UL << CAN_F3R1_FB12_Pos)                    /*!< 0x00001000 */
3697  #define CAN_F3R1_FB12          CAN_F3R1_FB12_Msk                               /*!<Filter bit 12 */
3698  #define CAN_F3R1_FB13_Pos      (13U)
3699  #define CAN_F3R1_FB13_Msk      (0x1UL << CAN_F3R1_FB13_Pos)                    /*!< 0x00002000 */
3700  #define CAN_F3R1_FB13          CAN_F3R1_FB13_Msk                               /*!<Filter bit 13 */
3701  #define CAN_F3R1_FB14_Pos      (14U)
3702  #define CAN_F3R1_FB14_Msk      (0x1UL << CAN_F3R1_FB14_Pos)                    /*!< 0x00004000 */
3703  #define CAN_F3R1_FB14          CAN_F3R1_FB14_Msk                               /*!<Filter bit 14 */
3704  #define CAN_F3R1_FB15_Pos      (15U)
3705  #define CAN_F3R1_FB15_Msk      (0x1UL << CAN_F3R1_FB15_Pos)                    /*!< 0x00008000 */
3706  #define CAN_F3R1_FB15          CAN_F3R1_FB15_Msk                               /*!<Filter bit 15 */
3707  #define CAN_F3R1_FB16_Pos      (16U)
3708  #define CAN_F3R1_FB16_Msk      (0x1UL << CAN_F3R1_FB16_Pos)                    /*!< 0x00010000 */
3709  #define CAN_F3R1_FB16          CAN_F3R1_FB16_Msk                               /*!<Filter bit 16 */
3710  #define CAN_F3R1_FB17_Pos      (17U)
3711  #define CAN_F3R1_FB17_Msk      (0x1UL << CAN_F3R1_FB17_Pos)                    /*!< 0x00020000 */
3712  #define CAN_F3R1_FB17          CAN_F3R1_FB17_Msk                               /*!<Filter bit 17 */
3713  #define CAN_F3R1_FB18_Pos      (18U)
3714  #define CAN_F3R1_FB18_Msk      (0x1UL << CAN_F3R1_FB18_Pos)                    /*!< 0x00040000 */
3715  #define CAN_F3R1_FB18          CAN_F3R1_FB18_Msk                               /*!<Filter bit 18 */
3716  #define CAN_F3R1_FB19_Pos      (19U)
3717  #define CAN_F3R1_FB19_Msk      (0x1UL << CAN_F3R1_FB19_Pos)                    /*!< 0x00080000 */
3718  #define CAN_F3R1_FB19          CAN_F3R1_FB19_Msk                               /*!<Filter bit 19 */
3719  #define CAN_F3R1_FB20_Pos      (20U)
3720  #define CAN_F3R1_FB20_Msk      (0x1UL << CAN_F3R1_FB20_Pos)                    /*!< 0x00100000 */
3721  #define CAN_F3R1_FB20          CAN_F3R1_FB20_Msk                               /*!<Filter bit 20 */
3722  #define CAN_F3R1_FB21_Pos      (21U)
3723  #define CAN_F3R1_FB21_Msk      (0x1UL << CAN_F3R1_FB21_Pos)                    /*!< 0x00200000 */
3724  #define CAN_F3R1_FB21          CAN_F3R1_FB21_Msk                               /*!<Filter bit 21 */
3725  #define CAN_F3R1_FB22_Pos      (22U)
3726  #define CAN_F3R1_FB22_Msk      (0x1UL << CAN_F3R1_FB22_Pos)                    /*!< 0x00400000 */
3727  #define CAN_F3R1_FB22          CAN_F3R1_FB22_Msk                               /*!<Filter bit 22 */
3728  #define CAN_F3R1_FB23_Pos      (23U)
3729  #define CAN_F3R1_FB23_Msk      (0x1UL << CAN_F3R1_FB23_Pos)                    /*!< 0x00800000 */
3730  #define CAN_F3R1_FB23          CAN_F3R1_FB23_Msk                               /*!<Filter bit 23 */
3731  #define CAN_F3R1_FB24_Pos      (24U)
3732  #define CAN_F3R1_FB24_Msk      (0x1UL << CAN_F3R1_FB24_Pos)                    /*!< 0x01000000 */
3733  #define CAN_F3R1_FB24          CAN_F3R1_FB24_Msk                               /*!<Filter bit 24 */
3734  #define CAN_F3R1_FB25_Pos      (25U)
3735  #define CAN_F3R1_FB25_Msk      (0x1UL << CAN_F3R1_FB25_Pos)                    /*!< 0x02000000 */
3736  #define CAN_F3R1_FB25          CAN_F3R1_FB25_Msk                               /*!<Filter bit 25 */
3737  #define CAN_F3R1_FB26_Pos      (26U)
3738  #define CAN_F3R1_FB26_Msk      (0x1UL << CAN_F3R1_FB26_Pos)                    /*!< 0x04000000 */
3739  #define CAN_F3R1_FB26          CAN_F3R1_FB26_Msk                               /*!<Filter bit 26 */
3740  #define CAN_F3R1_FB27_Pos      (27U)
3741  #define CAN_F3R1_FB27_Msk      (0x1UL << CAN_F3R1_FB27_Pos)                    /*!< 0x08000000 */
3742  #define CAN_F3R1_FB27          CAN_F3R1_FB27_Msk                               /*!<Filter bit 27 */
3743  #define CAN_F3R1_FB28_Pos      (28U)
3744  #define CAN_F3R1_FB28_Msk      (0x1UL << CAN_F3R1_FB28_Pos)                    /*!< 0x10000000 */
3745  #define CAN_F3R1_FB28          CAN_F3R1_FB28_Msk                               /*!<Filter bit 28 */
3746  #define CAN_F3R1_FB29_Pos      (29U)
3747  #define CAN_F3R1_FB29_Msk      (0x1UL << CAN_F3R1_FB29_Pos)                    /*!< 0x20000000 */
3748  #define CAN_F3R1_FB29          CAN_F3R1_FB29_Msk                               /*!<Filter bit 29 */
3749  #define CAN_F3R1_FB30_Pos      (30U)
3750  #define CAN_F3R1_FB30_Msk      (0x1UL << CAN_F3R1_FB30_Pos)                    /*!< 0x40000000 */
3751  #define CAN_F3R1_FB30          CAN_F3R1_FB30_Msk                               /*!<Filter bit 30 */
3752  #define CAN_F3R1_FB31_Pos      (31U)
3753  #define CAN_F3R1_FB31_Msk      (0x1UL << CAN_F3R1_FB31_Pos)                    /*!< 0x80000000 */
3754  #define CAN_F3R1_FB31          CAN_F3R1_FB31_Msk                               /*!<Filter bit 31 */
3755  
3756  /*******************  Bit definition for CAN_F4R1 register  *******************/
3757  #define CAN_F4R1_FB0_Pos       (0U)
3758  #define CAN_F4R1_FB0_Msk       (0x1UL << CAN_F4R1_FB0_Pos)                     /*!< 0x00000001 */
3759  #define CAN_F4R1_FB0           CAN_F4R1_FB0_Msk                                /*!<Filter bit 0 */
3760  #define CAN_F4R1_FB1_Pos       (1U)
3761  #define CAN_F4R1_FB1_Msk       (0x1UL << CAN_F4R1_FB1_Pos)                     /*!< 0x00000002 */
3762  #define CAN_F4R1_FB1           CAN_F4R1_FB1_Msk                                /*!<Filter bit 1 */
3763  #define CAN_F4R1_FB2_Pos       (2U)
3764  #define CAN_F4R1_FB2_Msk       (0x1UL << CAN_F4R1_FB2_Pos)                     /*!< 0x00000004 */
3765  #define CAN_F4R1_FB2           CAN_F4R1_FB2_Msk                                /*!<Filter bit 2 */
3766  #define CAN_F4R1_FB3_Pos       (3U)
3767  #define CAN_F4R1_FB3_Msk       (0x1UL << CAN_F4R1_FB3_Pos)                     /*!< 0x00000008 */
3768  #define CAN_F4R1_FB3           CAN_F4R1_FB3_Msk                                /*!<Filter bit 3 */
3769  #define CAN_F4R1_FB4_Pos       (4U)
3770  #define CAN_F4R1_FB4_Msk       (0x1UL << CAN_F4R1_FB4_Pos)                     /*!< 0x00000010 */
3771  #define CAN_F4R1_FB4           CAN_F4R1_FB4_Msk                                /*!<Filter bit 4 */
3772  #define CAN_F4R1_FB5_Pos       (5U)
3773  #define CAN_F4R1_FB5_Msk       (0x1UL << CAN_F4R1_FB5_Pos)                     /*!< 0x00000020 */
3774  #define CAN_F4R1_FB5           CAN_F4R1_FB5_Msk                                /*!<Filter bit 5 */
3775  #define CAN_F4R1_FB6_Pos       (6U)
3776  #define CAN_F4R1_FB6_Msk       (0x1UL << CAN_F4R1_FB6_Pos)                     /*!< 0x00000040 */
3777  #define CAN_F4R1_FB6           CAN_F4R1_FB6_Msk                                /*!<Filter bit 6 */
3778  #define CAN_F4R1_FB7_Pos       (7U)
3779  #define CAN_F4R1_FB7_Msk       (0x1UL << CAN_F4R1_FB7_Pos)                     /*!< 0x00000080 */
3780  #define CAN_F4R1_FB7           CAN_F4R1_FB7_Msk                                /*!<Filter bit 7 */
3781  #define CAN_F4R1_FB8_Pos       (8U)
3782  #define CAN_F4R1_FB8_Msk       (0x1UL << CAN_F4R1_FB8_Pos)                     /*!< 0x00000100 */
3783  #define CAN_F4R1_FB8           CAN_F4R1_FB8_Msk                                /*!<Filter bit 8 */
3784  #define CAN_F4R1_FB9_Pos       (9U)
3785  #define CAN_F4R1_FB9_Msk       (0x1UL << CAN_F4R1_FB9_Pos)                     /*!< 0x00000200 */
3786  #define CAN_F4R1_FB9           CAN_F4R1_FB9_Msk                                /*!<Filter bit 9 */
3787  #define CAN_F4R1_FB10_Pos      (10U)
3788  #define CAN_F4R1_FB10_Msk      (0x1UL << CAN_F4R1_FB10_Pos)                    /*!< 0x00000400 */
3789  #define CAN_F4R1_FB10          CAN_F4R1_FB10_Msk                               /*!<Filter bit 10 */
3790  #define CAN_F4R1_FB11_Pos      (11U)
3791  #define CAN_F4R1_FB11_Msk      (0x1UL << CAN_F4R1_FB11_Pos)                    /*!< 0x00000800 */
3792  #define CAN_F4R1_FB11          CAN_F4R1_FB11_Msk                               /*!<Filter bit 11 */
3793  #define CAN_F4R1_FB12_Pos      (12U)
3794  #define CAN_F4R1_FB12_Msk      (0x1UL << CAN_F4R1_FB12_Pos)                    /*!< 0x00001000 */
3795  #define CAN_F4R1_FB12          CAN_F4R1_FB12_Msk                               /*!<Filter bit 12 */
3796  #define CAN_F4R1_FB13_Pos      (13U)
3797  #define CAN_F4R1_FB13_Msk      (0x1UL << CAN_F4R1_FB13_Pos)                    /*!< 0x00002000 */
3798  #define CAN_F4R1_FB13          CAN_F4R1_FB13_Msk                               /*!<Filter bit 13 */
3799  #define CAN_F4R1_FB14_Pos      (14U)
3800  #define CAN_F4R1_FB14_Msk      (0x1UL << CAN_F4R1_FB14_Pos)                    /*!< 0x00004000 */
3801  #define CAN_F4R1_FB14          CAN_F4R1_FB14_Msk                               /*!<Filter bit 14 */
3802  #define CAN_F4R1_FB15_Pos      (15U)
3803  #define CAN_F4R1_FB15_Msk      (0x1UL << CAN_F4R1_FB15_Pos)                    /*!< 0x00008000 */
3804  #define CAN_F4R1_FB15          CAN_F4R1_FB15_Msk                               /*!<Filter bit 15 */
3805  #define CAN_F4R1_FB16_Pos      (16U)
3806  #define CAN_F4R1_FB16_Msk      (0x1UL << CAN_F4R1_FB16_Pos)                    /*!< 0x00010000 */
3807  #define CAN_F4R1_FB16          CAN_F4R1_FB16_Msk                               /*!<Filter bit 16 */
3808  #define CAN_F4R1_FB17_Pos      (17U)
3809  #define CAN_F4R1_FB17_Msk      (0x1UL << CAN_F4R1_FB17_Pos)                    /*!< 0x00020000 */
3810  #define CAN_F4R1_FB17          CAN_F4R1_FB17_Msk                               /*!<Filter bit 17 */
3811  #define CAN_F4R1_FB18_Pos      (18U)
3812  #define CAN_F4R1_FB18_Msk      (0x1UL << CAN_F4R1_FB18_Pos)                    /*!< 0x00040000 */
3813  #define CAN_F4R1_FB18          CAN_F4R1_FB18_Msk                               /*!<Filter bit 18 */
3814  #define CAN_F4R1_FB19_Pos      (19U)
3815  #define CAN_F4R1_FB19_Msk      (0x1UL << CAN_F4R1_FB19_Pos)                    /*!< 0x00080000 */
3816  #define CAN_F4R1_FB19          CAN_F4R1_FB19_Msk                               /*!<Filter bit 19 */
3817  #define CAN_F4R1_FB20_Pos      (20U)
3818  #define CAN_F4R1_FB20_Msk      (0x1UL << CAN_F4R1_FB20_Pos)                    /*!< 0x00100000 */
3819  #define CAN_F4R1_FB20          CAN_F4R1_FB20_Msk                               /*!<Filter bit 20 */
3820  #define CAN_F4R1_FB21_Pos      (21U)
3821  #define CAN_F4R1_FB21_Msk      (0x1UL << CAN_F4R1_FB21_Pos)                    /*!< 0x00200000 */
3822  #define CAN_F4R1_FB21          CAN_F4R1_FB21_Msk                               /*!<Filter bit 21 */
3823  #define CAN_F4R1_FB22_Pos      (22U)
3824  #define CAN_F4R1_FB22_Msk      (0x1UL << CAN_F4R1_FB22_Pos)                    /*!< 0x00400000 */
3825  #define CAN_F4R1_FB22          CAN_F4R1_FB22_Msk                               /*!<Filter bit 22 */
3826  #define CAN_F4R1_FB23_Pos      (23U)
3827  #define CAN_F4R1_FB23_Msk      (0x1UL << CAN_F4R1_FB23_Pos)                    /*!< 0x00800000 */
3828  #define CAN_F4R1_FB23          CAN_F4R1_FB23_Msk                               /*!<Filter bit 23 */
3829  #define CAN_F4R1_FB24_Pos      (24U)
3830  #define CAN_F4R1_FB24_Msk      (0x1UL << CAN_F4R1_FB24_Pos)                    /*!< 0x01000000 */
3831  #define CAN_F4R1_FB24          CAN_F4R1_FB24_Msk                               /*!<Filter bit 24 */
3832  #define CAN_F4R1_FB25_Pos      (25U)
3833  #define CAN_F4R1_FB25_Msk      (0x1UL << CAN_F4R1_FB25_Pos)                    /*!< 0x02000000 */
3834  #define CAN_F4R1_FB25          CAN_F4R1_FB25_Msk                               /*!<Filter bit 25 */
3835  #define CAN_F4R1_FB26_Pos      (26U)
3836  #define CAN_F4R1_FB26_Msk      (0x1UL << CAN_F4R1_FB26_Pos)                    /*!< 0x04000000 */
3837  #define CAN_F4R1_FB26          CAN_F4R1_FB26_Msk                               /*!<Filter bit 26 */
3838  #define CAN_F4R1_FB27_Pos      (27U)
3839  #define CAN_F4R1_FB27_Msk      (0x1UL << CAN_F4R1_FB27_Pos)                    /*!< 0x08000000 */
3840  #define CAN_F4R1_FB27          CAN_F4R1_FB27_Msk                               /*!<Filter bit 27 */
3841  #define CAN_F4R1_FB28_Pos      (28U)
3842  #define CAN_F4R1_FB28_Msk      (0x1UL << CAN_F4R1_FB28_Pos)                    /*!< 0x10000000 */
3843  #define CAN_F4R1_FB28          CAN_F4R1_FB28_Msk                               /*!<Filter bit 28 */
3844  #define CAN_F4R1_FB29_Pos      (29U)
3845  #define CAN_F4R1_FB29_Msk      (0x1UL << CAN_F4R1_FB29_Pos)                    /*!< 0x20000000 */
3846  #define CAN_F4R1_FB29          CAN_F4R1_FB29_Msk                               /*!<Filter bit 29 */
3847  #define CAN_F4R1_FB30_Pos      (30U)
3848  #define CAN_F4R1_FB30_Msk      (0x1UL << CAN_F4R1_FB30_Pos)                    /*!< 0x40000000 */
3849  #define CAN_F4R1_FB30          CAN_F4R1_FB30_Msk                               /*!<Filter bit 30 */
3850  #define CAN_F4R1_FB31_Pos      (31U)
3851  #define CAN_F4R1_FB31_Msk      (0x1UL << CAN_F4R1_FB31_Pos)                    /*!< 0x80000000 */
3852  #define CAN_F4R1_FB31          CAN_F4R1_FB31_Msk                               /*!<Filter bit 31 */
3853  
3854  /*******************  Bit definition for CAN_F5R1 register  *******************/
3855  #define CAN_F5R1_FB0_Pos       (0U)
3856  #define CAN_F5R1_FB0_Msk       (0x1UL << CAN_F5R1_FB0_Pos)                     /*!< 0x00000001 */
3857  #define CAN_F5R1_FB0           CAN_F5R1_FB0_Msk                                /*!<Filter bit 0 */
3858  #define CAN_F5R1_FB1_Pos       (1U)
3859  #define CAN_F5R1_FB1_Msk       (0x1UL << CAN_F5R1_FB1_Pos)                     /*!< 0x00000002 */
3860  #define CAN_F5R1_FB1           CAN_F5R1_FB1_Msk                                /*!<Filter bit 1 */
3861  #define CAN_F5R1_FB2_Pos       (2U)
3862  #define CAN_F5R1_FB2_Msk       (0x1UL << CAN_F5R1_FB2_Pos)                     /*!< 0x00000004 */
3863  #define CAN_F5R1_FB2           CAN_F5R1_FB2_Msk                                /*!<Filter bit 2 */
3864  #define CAN_F5R1_FB3_Pos       (3U)
3865  #define CAN_F5R1_FB3_Msk       (0x1UL << CAN_F5R1_FB3_Pos)                     /*!< 0x00000008 */
3866  #define CAN_F5R1_FB3           CAN_F5R1_FB3_Msk                                /*!<Filter bit 3 */
3867  #define CAN_F5R1_FB4_Pos       (4U)
3868  #define CAN_F5R1_FB4_Msk       (0x1UL << CAN_F5R1_FB4_Pos)                     /*!< 0x00000010 */
3869  #define CAN_F5R1_FB4           CAN_F5R1_FB4_Msk                                /*!<Filter bit 4 */
3870  #define CAN_F5R1_FB5_Pos       (5U)
3871  #define CAN_F5R1_FB5_Msk       (0x1UL << CAN_F5R1_FB5_Pos)                     /*!< 0x00000020 */
3872  #define CAN_F5R1_FB5           CAN_F5R1_FB5_Msk                                /*!<Filter bit 5 */
3873  #define CAN_F5R1_FB6_Pos       (6U)
3874  #define CAN_F5R1_FB6_Msk       (0x1UL << CAN_F5R1_FB6_Pos)                     /*!< 0x00000040 */
3875  #define CAN_F5R1_FB6           CAN_F5R1_FB6_Msk                                /*!<Filter bit 6 */
3876  #define CAN_F5R1_FB7_Pos       (7U)
3877  #define CAN_F5R1_FB7_Msk       (0x1UL << CAN_F5R1_FB7_Pos)                     /*!< 0x00000080 */
3878  #define CAN_F5R1_FB7           CAN_F5R1_FB7_Msk                                /*!<Filter bit 7 */
3879  #define CAN_F5R1_FB8_Pos       (8U)
3880  #define CAN_F5R1_FB8_Msk       (0x1UL << CAN_F5R1_FB8_Pos)                     /*!< 0x00000100 */
3881  #define CAN_F5R1_FB8           CAN_F5R1_FB8_Msk                                /*!<Filter bit 8 */
3882  #define CAN_F5R1_FB9_Pos       (9U)
3883  #define CAN_F5R1_FB9_Msk       (0x1UL << CAN_F5R1_FB9_Pos)                     /*!< 0x00000200 */
3884  #define CAN_F5R1_FB9           CAN_F5R1_FB9_Msk                                /*!<Filter bit 9 */
3885  #define CAN_F5R1_FB10_Pos      (10U)
3886  #define CAN_F5R1_FB10_Msk      (0x1UL << CAN_F5R1_FB10_Pos)                    /*!< 0x00000400 */
3887  #define CAN_F5R1_FB10          CAN_F5R1_FB10_Msk                               /*!<Filter bit 10 */
3888  #define CAN_F5R1_FB11_Pos      (11U)
3889  #define CAN_F5R1_FB11_Msk      (0x1UL << CAN_F5R1_FB11_Pos)                    /*!< 0x00000800 */
3890  #define CAN_F5R1_FB11          CAN_F5R1_FB11_Msk                               /*!<Filter bit 11 */
3891  #define CAN_F5R1_FB12_Pos      (12U)
3892  #define CAN_F5R1_FB12_Msk      (0x1UL << CAN_F5R1_FB12_Pos)                    /*!< 0x00001000 */
3893  #define CAN_F5R1_FB12          CAN_F5R1_FB12_Msk                               /*!<Filter bit 12 */
3894  #define CAN_F5R1_FB13_Pos      (13U)
3895  #define CAN_F5R1_FB13_Msk      (0x1UL << CAN_F5R1_FB13_Pos)                    /*!< 0x00002000 */
3896  #define CAN_F5R1_FB13          CAN_F5R1_FB13_Msk                               /*!<Filter bit 13 */
3897  #define CAN_F5R1_FB14_Pos      (14U)
3898  #define CAN_F5R1_FB14_Msk      (0x1UL << CAN_F5R1_FB14_Pos)                    /*!< 0x00004000 */
3899  #define CAN_F5R1_FB14          CAN_F5R1_FB14_Msk                               /*!<Filter bit 14 */
3900  #define CAN_F5R1_FB15_Pos      (15U)
3901  #define CAN_F5R1_FB15_Msk      (0x1UL << CAN_F5R1_FB15_Pos)                    /*!< 0x00008000 */
3902  #define CAN_F5R1_FB15          CAN_F5R1_FB15_Msk                               /*!<Filter bit 15 */
3903  #define CAN_F5R1_FB16_Pos      (16U)
3904  #define CAN_F5R1_FB16_Msk      (0x1UL << CAN_F5R1_FB16_Pos)                    /*!< 0x00010000 */
3905  #define CAN_F5R1_FB16          CAN_F5R1_FB16_Msk                               /*!<Filter bit 16 */
3906  #define CAN_F5R1_FB17_Pos      (17U)
3907  #define CAN_F5R1_FB17_Msk      (0x1UL << CAN_F5R1_FB17_Pos)                    /*!< 0x00020000 */
3908  #define CAN_F5R1_FB17          CAN_F5R1_FB17_Msk                               /*!<Filter bit 17 */
3909  #define CAN_F5R1_FB18_Pos      (18U)
3910  #define CAN_F5R1_FB18_Msk      (0x1UL << CAN_F5R1_FB18_Pos)                    /*!< 0x00040000 */
3911  #define CAN_F5R1_FB18          CAN_F5R1_FB18_Msk                               /*!<Filter bit 18 */
3912  #define CAN_F5R1_FB19_Pos      (19U)
3913  #define CAN_F5R1_FB19_Msk      (0x1UL << CAN_F5R1_FB19_Pos)                    /*!< 0x00080000 */
3914  #define CAN_F5R1_FB19          CAN_F5R1_FB19_Msk                               /*!<Filter bit 19 */
3915  #define CAN_F5R1_FB20_Pos      (20U)
3916  #define CAN_F5R1_FB20_Msk      (0x1UL << CAN_F5R1_FB20_Pos)                    /*!< 0x00100000 */
3917  #define CAN_F5R1_FB20          CAN_F5R1_FB20_Msk                               /*!<Filter bit 20 */
3918  #define CAN_F5R1_FB21_Pos      (21U)
3919  #define CAN_F5R1_FB21_Msk      (0x1UL << CAN_F5R1_FB21_Pos)                    /*!< 0x00200000 */
3920  #define CAN_F5R1_FB21          CAN_F5R1_FB21_Msk                               /*!<Filter bit 21 */
3921  #define CAN_F5R1_FB22_Pos      (22U)
3922  #define CAN_F5R1_FB22_Msk      (0x1UL << CAN_F5R1_FB22_Pos)                    /*!< 0x00400000 */
3923  #define CAN_F5R1_FB22          CAN_F5R1_FB22_Msk                               /*!<Filter bit 22 */
3924  #define CAN_F5R1_FB23_Pos      (23U)
3925  #define CAN_F5R1_FB23_Msk      (0x1UL << CAN_F5R1_FB23_Pos)                    /*!< 0x00800000 */
3926  #define CAN_F5R1_FB23          CAN_F5R1_FB23_Msk                               /*!<Filter bit 23 */
3927  #define CAN_F5R1_FB24_Pos      (24U)
3928  #define CAN_F5R1_FB24_Msk      (0x1UL << CAN_F5R1_FB24_Pos)                    /*!< 0x01000000 */
3929  #define CAN_F5R1_FB24          CAN_F5R1_FB24_Msk                               /*!<Filter bit 24 */
3930  #define CAN_F5R1_FB25_Pos      (25U)
3931  #define CAN_F5R1_FB25_Msk      (0x1UL << CAN_F5R1_FB25_Pos)                    /*!< 0x02000000 */
3932  #define CAN_F5R1_FB25          CAN_F5R1_FB25_Msk                               /*!<Filter bit 25 */
3933  #define CAN_F5R1_FB26_Pos      (26U)
3934  #define CAN_F5R1_FB26_Msk      (0x1UL << CAN_F5R1_FB26_Pos)                    /*!< 0x04000000 */
3935  #define CAN_F5R1_FB26          CAN_F5R1_FB26_Msk                               /*!<Filter bit 26 */
3936  #define CAN_F5R1_FB27_Pos      (27U)
3937  #define CAN_F5R1_FB27_Msk      (0x1UL << CAN_F5R1_FB27_Pos)                    /*!< 0x08000000 */
3938  #define CAN_F5R1_FB27          CAN_F5R1_FB27_Msk                               /*!<Filter bit 27 */
3939  #define CAN_F5R1_FB28_Pos      (28U)
3940  #define CAN_F5R1_FB28_Msk      (0x1UL << CAN_F5R1_FB28_Pos)                    /*!< 0x10000000 */
3941  #define CAN_F5R1_FB28          CAN_F5R1_FB28_Msk                               /*!<Filter bit 28 */
3942  #define CAN_F5R1_FB29_Pos      (29U)
3943  #define CAN_F5R1_FB29_Msk      (0x1UL << CAN_F5R1_FB29_Pos)                    /*!< 0x20000000 */
3944  #define CAN_F5R1_FB29          CAN_F5R1_FB29_Msk                               /*!<Filter bit 29 */
3945  #define CAN_F5R1_FB30_Pos      (30U)
3946  #define CAN_F5R1_FB30_Msk      (0x1UL << CAN_F5R1_FB30_Pos)                    /*!< 0x40000000 */
3947  #define CAN_F5R1_FB30          CAN_F5R1_FB30_Msk                               /*!<Filter bit 30 */
3948  #define CAN_F5R1_FB31_Pos      (31U)
3949  #define CAN_F5R1_FB31_Msk      (0x1UL << CAN_F5R1_FB31_Pos)                    /*!< 0x80000000 */
3950  #define CAN_F5R1_FB31          CAN_F5R1_FB31_Msk                               /*!<Filter bit 31 */
3951  
3952  /*******************  Bit definition for CAN_F6R1 register  *******************/
3953  #define CAN_F6R1_FB0_Pos       (0U)
3954  #define CAN_F6R1_FB0_Msk       (0x1UL << CAN_F6R1_FB0_Pos)                     /*!< 0x00000001 */
3955  #define CAN_F6R1_FB0           CAN_F6R1_FB0_Msk                                /*!<Filter bit 0 */
3956  #define CAN_F6R1_FB1_Pos       (1U)
3957  #define CAN_F6R1_FB1_Msk       (0x1UL << CAN_F6R1_FB1_Pos)                     /*!< 0x00000002 */
3958  #define CAN_F6R1_FB1           CAN_F6R1_FB1_Msk                                /*!<Filter bit 1 */
3959  #define CAN_F6R1_FB2_Pos       (2U)
3960  #define CAN_F6R1_FB2_Msk       (0x1UL << CAN_F6R1_FB2_Pos)                     /*!< 0x00000004 */
3961  #define CAN_F6R1_FB2           CAN_F6R1_FB2_Msk                                /*!<Filter bit 2 */
3962  #define CAN_F6R1_FB3_Pos       (3U)
3963  #define CAN_F6R1_FB3_Msk       (0x1UL << CAN_F6R1_FB3_Pos)                     /*!< 0x00000008 */
3964  #define CAN_F6R1_FB3           CAN_F6R1_FB3_Msk                                /*!<Filter bit 3 */
3965  #define CAN_F6R1_FB4_Pos       (4U)
3966  #define CAN_F6R1_FB4_Msk       (0x1UL << CAN_F6R1_FB4_Pos)                     /*!< 0x00000010 */
3967  #define CAN_F6R1_FB4           CAN_F6R1_FB4_Msk                                /*!<Filter bit 4 */
3968  #define CAN_F6R1_FB5_Pos       (5U)
3969  #define CAN_F6R1_FB5_Msk       (0x1UL << CAN_F6R1_FB5_Pos)                     /*!< 0x00000020 */
3970  #define CAN_F6R1_FB5           CAN_F6R1_FB5_Msk                                /*!<Filter bit 5 */
3971  #define CAN_F6R1_FB6_Pos       (6U)
3972  #define CAN_F6R1_FB6_Msk       (0x1UL << CAN_F6R1_FB6_Pos)                     /*!< 0x00000040 */
3973  #define CAN_F6R1_FB6           CAN_F6R1_FB6_Msk                                /*!<Filter bit 6 */
3974  #define CAN_F6R1_FB7_Pos       (7U)
3975  #define CAN_F6R1_FB7_Msk       (0x1UL << CAN_F6R1_FB7_Pos)                     /*!< 0x00000080 */
3976  #define CAN_F6R1_FB7           CAN_F6R1_FB7_Msk                                /*!<Filter bit 7 */
3977  #define CAN_F6R1_FB8_Pos       (8U)
3978  #define CAN_F6R1_FB8_Msk       (0x1UL << CAN_F6R1_FB8_Pos)                     /*!< 0x00000100 */
3979  #define CAN_F6R1_FB8           CAN_F6R1_FB8_Msk                                /*!<Filter bit 8 */
3980  #define CAN_F6R1_FB9_Pos       (9U)
3981  #define CAN_F6R1_FB9_Msk       (0x1UL << CAN_F6R1_FB9_Pos)                     /*!< 0x00000200 */
3982  #define CAN_F6R1_FB9           CAN_F6R1_FB9_Msk                                /*!<Filter bit 9 */
3983  #define CAN_F6R1_FB10_Pos      (10U)
3984  #define CAN_F6R1_FB10_Msk      (0x1UL << CAN_F6R1_FB10_Pos)                    /*!< 0x00000400 */
3985  #define CAN_F6R1_FB10          CAN_F6R1_FB10_Msk                               /*!<Filter bit 10 */
3986  #define CAN_F6R1_FB11_Pos      (11U)
3987  #define CAN_F6R1_FB11_Msk      (0x1UL << CAN_F6R1_FB11_Pos)                    /*!< 0x00000800 */
3988  #define CAN_F6R1_FB11          CAN_F6R1_FB11_Msk                               /*!<Filter bit 11 */
3989  #define CAN_F6R1_FB12_Pos      (12U)
3990  #define CAN_F6R1_FB12_Msk      (0x1UL << CAN_F6R1_FB12_Pos)                    /*!< 0x00001000 */
3991  #define CAN_F6R1_FB12          CAN_F6R1_FB12_Msk                               /*!<Filter bit 12 */
3992  #define CAN_F6R1_FB13_Pos      (13U)
3993  #define CAN_F6R1_FB13_Msk      (0x1UL << CAN_F6R1_FB13_Pos)                    /*!< 0x00002000 */
3994  #define CAN_F6R1_FB13          CAN_F6R1_FB13_Msk                               /*!<Filter bit 13 */
3995  #define CAN_F6R1_FB14_Pos      (14U)
3996  #define CAN_F6R1_FB14_Msk      (0x1UL << CAN_F6R1_FB14_Pos)                    /*!< 0x00004000 */
3997  #define CAN_F6R1_FB14          CAN_F6R1_FB14_Msk                               /*!<Filter bit 14 */
3998  #define CAN_F6R1_FB15_Pos      (15U)
3999  #define CAN_F6R1_FB15_Msk      (0x1UL << CAN_F6R1_FB15_Pos)                    /*!< 0x00008000 */
4000  #define CAN_F6R1_FB15          CAN_F6R1_FB15_Msk                               /*!<Filter bit 15 */
4001  #define CAN_F6R1_FB16_Pos      (16U)
4002  #define CAN_F6R1_FB16_Msk      (0x1UL << CAN_F6R1_FB16_Pos)                    /*!< 0x00010000 */
4003  #define CAN_F6R1_FB16          CAN_F6R1_FB16_Msk                               /*!<Filter bit 16 */
4004  #define CAN_F6R1_FB17_Pos      (17U)
4005  #define CAN_F6R1_FB17_Msk      (0x1UL << CAN_F6R1_FB17_Pos)                    /*!< 0x00020000 */
4006  #define CAN_F6R1_FB17          CAN_F6R1_FB17_Msk                               /*!<Filter bit 17 */
4007  #define CAN_F6R1_FB18_Pos      (18U)
4008  #define CAN_F6R1_FB18_Msk      (0x1UL << CAN_F6R1_FB18_Pos)                    /*!< 0x00040000 */
4009  #define CAN_F6R1_FB18          CAN_F6R1_FB18_Msk                               /*!<Filter bit 18 */
4010  #define CAN_F6R1_FB19_Pos      (19U)
4011  #define CAN_F6R1_FB19_Msk      (0x1UL << CAN_F6R1_FB19_Pos)                    /*!< 0x00080000 */
4012  #define CAN_F6R1_FB19          CAN_F6R1_FB19_Msk                               /*!<Filter bit 19 */
4013  #define CAN_F6R1_FB20_Pos      (20U)
4014  #define CAN_F6R1_FB20_Msk      (0x1UL << CAN_F6R1_FB20_Pos)                    /*!< 0x00100000 */
4015  #define CAN_F6R1_FB20          CAN_F6R1_FB20_Msk                               /*!<Filter bit 20 */
4016  #define CAN_F6R1_FB21_Pos      (21U)
4017  #define CAN_F6R1_FB21_Msk      (0x1UL << CAN_F6R1_FB21_Pos)                    /*!< 0x00200000 */
4018  #define CAN_F6R1_FB21          CAN_F6R1_FB21_Msk                               /*!<Filter bit 21 */
4019  #define CAN_F6R1_FB22_Pos      (22U)
4020  #define CAN_F6R1_FB22_Msk      (0x1UL << CAN_F6R1_FB22_Pos)                    /*!< 0x00400000 */
4021  #define CAN_F6R1_FB22          CAN_F6R1_FB22_Msk                               /*!<Filter bit 22 */
4022  #define CAN_F6R1_FB23_Pos      (23U)
4023  #define CAN_F6R1_FB23_Msk      (0x1UL << CAN_F6R1_FB23_Pos)                    /*!< 0x00800000 */
4024  #define CAN_F6R1_FB23          CAN_F6R1_FB23_Msk                               /*!<Filter bit 23 */
4025  #define CAN_F6R1_FB24_Pos      (24U)
4026  #define CAN_F6R1_FB24_Msk      (0x1UL << CAN_F6R1_FB24_Pos)                    /*!< 0x01000000 */
4027  #define CAN_F6R1_FB24          CAN_F6R1_FB24_Msk                               /*!<Filter bit 24 */
4028  #define CAN_F6R1_FB25_Pos      (25U)
4029  #define CAN_F6R1_FB25_Msk      (0x1UL << CAN_F6R1_FB25_Pos)                    /*!< 0x02000000 */
4030  #define CAN_F6R1_FB25          CAN_F6R1_FB25_Msk                               /*!<Filter bit 25 */
4031  #define CAN_F6R1_FB26_Pos      (26U)
4032  #define CAN_F6R1_FB26_Msk      (0x1UL << CAN_F6R1_FB26_Pos)                    /*!< 0x04000000 */
4033  #define CAN_F6R1_FB26          CAN_F6R1_FB26_Msk                               /*!<Filter bit 26 */
4034  #define CAN_F6R1_FB27_Pos      (27U)
4035  #define CAN_F6R1_FB27_Msk      (0x1UL << CAN_F6R1_FB27_Pos)                    /*!< 0x08000000 */
4036  #define CAN_F6R1_FB27          CAN_F6R1_FB27_Msk                               /*!<Filter bit 27 */
4037  #define CAN_F6R1_FB28_Pos      (28U)
4038  #define CAN_F6R1_FB28_Msk      (0x1UL << CAN_F6R1_FB28_Pos)                    /*!< 0x10000000 */
4039  #define CAN_F6R1_FB28          CAN_F6R1_FB28_Msk                               /*!<Filter bit 28 */
4040  #define CAN_F6R1_FB29_Pos      (29U)
4041  #define CAN_F6R1_FB29_Msk      (0x1UL << CAN_F6R1_FB29_Pos)                    /*!< 0x20000000 */
4042  #define CAN_F6R1_FB29          CAN_F6R1_FB29_Msk                               /*!<Filter bit 29 */
4043  #define CAN_F6R1_FB30_Pos      (30U)
4044  #define CAN_F6R1_FB30_Msk      (0x1UL << CAN_F6R1_FB30_Pos)                    /*!< 0x40000000 */
4045  #define CAN_F6R1_FB30          CAN_F6R1_FB30_Msk                               /*!<Filter bit 30 */
4046  #define CAN_F6R1_FB31_Pos      (31U)
4047  #define CAN_F6R1_FB31_Msk      (0x1UL << CAN_F6R1_FB31_Pos)                    /*!< 0x80000000 */
4048  #define CAN_F6R1_FB31          CAN_F6R1_FB31_Msk                               /*!<Filter bit 31 */
4049  
4050  /*******************  Bit definition for CAN_F7R1 register  *******************/
4051  #define CAN_F7R1_FB0_Pos       (0U)
4052  #define CAN_F7R1_FB0_Msk       (0x1UL << CAN_F7R1_FB0_Pos)                     /*!< 0x00000001 */
4053  #define CAN_F7R1_FB0           CAN_F7R1_FB0_Msk                                /*!<Filter bit 0 */
4054  #define CAN_F7R1_FB1_Pos       (1U)
4055  #define CAN_F7R1_FB1_Msk       (0x1UL << CAN_F7R1_FB1_Pos)                     /*!< 0x00000002 */
4056  #define CAN_F7R1_FB1           CAN_F7R1_FB1_Msk                                /*!<Filter bit 1 */
4057  #define CAN_F7R1_FB2_Pos       (2U)
4058  #define CAN_F7R1_FB2_Msk       (0x1UL << CAN_F7R1_FB2_Pos)                     /*!< 0x00000004 */
4059  #define CAN_F7R1_FB2           CAN_F7R1_FB2_Msk                                /*!<Filter bit 2 */
4060  #define CAN_F7R1_FB3_Pos       (3U)
4061  #define CAN_F7R1_FB3_Msk       (0x1UL << CAN_F7R1_FB3_Pos)                     /*!< 0x00000008 */
4062  #define CAN_F7R1_FB3           CAN_F7R1_FB3_Msk                                /*!<Filter bit 3 */
4063  #define CAN_F7R1_FB4_Pos       (4U)
4064  #define CAN_F7R1_FB4_Msk       (0x1UL << CAN_F7R1_FB4_Pos)                     /*!< 0x00000010 */
4065  #define CAN_F7R1_FB4           CAN_F7R1_FB4_Msk                                /*!<Filter bit 4 */
4066  #define CAN_F7R1_FB5_Pos       (5U)
4067  #define CAN_F7R1_FB5_Msk       (0x1UL << CAN_F7R1_FB5_Pos)                     /*!< 0x00000020 */
4068  #define CAN_F7R1_FB5           CAN_F7R1_FB5_Msk                                /*!<Filter bit 5 */
4069  #define CAN_F7R1_FB6_Pos       (6U)
4070  #define CAN_F7R1_FB6_Msk       (0x1UL << CAN_F7R1_FB6_Pos)                     /*!< 0x00000040 */
4071  #define CAN_F7R1_FB6           CAN_F7R1_FB6_Msk                                /*!<Filter bit 6 */
4072  #define CAN_F7R1_FB7_Pos       (7U)
4073  #define CAN_F7R1_FB7_Msk       (0x1UL << CAN_F7R1_FB7_Pos)                     /*!< 0x00000080 */
4074  #define CAN_F7R1_FB7           CAN_F7R1_FB7_Msk                                /*!<Filter bit 7 */
4075  #define CAN_F7R1_FB8_Pos       (8U)
4076  #define CAN_F7R1_FB8_Msk       (0x1UL << CAN_F7R1_FB8_Pos)                     /*!< 0x00000100 */
4077  #define CAN_F7R1_FB8           CAN_F7R1_FB8_Msk                                /*!<Filter bit 8 */
4078  #define CAN_F7R1_FB9_Pos       (9U)
4079  #define CAN_F7R1_FB9_Msk       (0x1UL << CAN_F7R1_FB9_Pos)                     /*!< 0x00000200 */
4080  #define CAN_F7R1_FB9           CAN_F7R1_FB9_Msk                                /*!<Filter bit 9 */
4081  #define CAN_F7R1_FB10_Pos      (10U)
4082  #define CAN_F7R1_FB10_Msk      (0x1UL << CAN_F7R1_FB10_Pos)                    /*!< 0x00000400 */
4083  #define CAN_F7R1_FB10          CAN_F7R1_FB10_Msk                               /*!<Filter bit 10 */
4084  #define CAN_F7R1_FB11_Pos      (11U)
4085  #define CAN_F7R1_FB11_Msk      (0x1UL << CAN_F7R1_FB11_Pos)                    /*!< 0x00000800 */
4086  #define CAN_F7R1_FB11          CAN_F7R1_FB11_Msk                               /*!<Filter bit 11 */
4087  #define CAN_F7R1_FB12_Pos      (12U)
4088  #define CAN_F7R1_FB12_Msk      (0x1UL << CAN_F7R1_FB12_Pos)                    /*!< 0x00001000 */
4089  #define CAN_F7R1_FB12          CAN_F7R1_FB12_Msk                               /*!<Filter bit 12 */
4090  #define CAN_F7R1_FB13_Pos      (13U)
4091  #define CAN_F7R1_FB13_Msk      (0x1UL << CAN_F7R1_FB13_Pos)                    /*!< 0x00002000 */
4092  #define CAN_F7R1_FB13          CAN_F7R1_FB13_Msk                               /*!<Filter bit 13 */
4093  #define CAN_F7R1_FB14_Pos      (14U)
4094  #define CAN_F7R1_FB14_Msk      (0x1UL << CAN_F7R1_FB14_Pos)                    /*!< 0x00004000 */
4095  #define CAN_F7R1_FB14          CAN_F7R1_FB14_Msk                               /*!<Filter bit 14 */
4096  #define CAN_F7R1_FB15_Pos      (15U)
4097  #define CAN_F7R1_FB15_Msk      (0x1UL << CAN_F7R1_FB15_Pos)                    /*!< 0x00008000 */
4098  #define CAN_F7R1_FB15          CAN_F7R1_FB15_Msk                               /*!<Filter bit 15 */
4099  #define CAN_F7R1_FB16_Pos      (16U)
4100  #define CAN_F7R1_FB16_Msk      (0x1UL << CAN_F7R1_FB16_Pos)                    /*!< 0x00010000 */
4101  #define CAN_F7R1_FB16          CAN_F7R1_FB16_Msk                               /*!<Filter bit 16 */
4102  #define CAN_F7R1_FB17_Pos      (17U)
4103  #define CAN_F7R1_FB17_Msk      (0x1UL << CAN_F7R1_FB17_Pos)                    /*!< 0x00020000 */
4104  #define CAN_F7R1_FB17          CAN_F7R1_FB17_Msk                               /*!<Filter bit 17 */
4105  #define CAN_F7R1_FB18_Pos      (18U)
4106  #define CAN_F7R1_FB18_Msk      (0x1UL << CAN_F7R1_FB18_Pos)                    /*!< 0x00040000 */
4107  #define CAN_F7R1_FB18          CAN_F7R1_FB18_Msk                               /*!<Filter bit 18 */
4108  #define CAN_F7R1_FB19_Pos      (19U)
4109  #define CAN_F7R1_FB19_Msk      (0x1UL << CAN_F7R1_FB19_Pos)                    /*!< 0x00080000 */
4110  #define CAN_F7R1_FB19          CAN_F7R1_FB19_Msk                               /*!<Filter bit 19 */
4111  #define CAN_F7R1_FB20_Pos      (20U)
4112  #define CAN_F7R1_FB20_Msk      (0x1UL << CAN_F7R1_FB20_Pos)                    /*!< 0x00100000 */
4113  #define CAN_F7R1_FB20          CAN_F7R1_FB20_Msk                               /*!<Filter bit 20 */
4114  #define CAN_F7R1_FB21_Pos      (21U)
4115  #define CAN_F7R1_FB21_Msk      (0x1UL << CAN_F7R1_FB21_Pos)                    /*!< 0x00200000 */
4116  #define CAN_F7R1_FB21          CAN_F7R1_FB21_Msk                               /*!<Filter bit 21 */
4117  #define CAN_F7R1_FB22_Pos      (22U)
4118  #define CAN_F7R1_FB22_Msk      (0x1UL << CAN_F7R1_FB22_Pos)                    /*!< 0x00400000 */
4119  #define CAN_F7R1_FB22          CAN_F7R1_FB22_Msk                               /*!<Filter bit 22 */
4120  #define CAN_F7R1_FB23_Pos      (23U)
4121  #define CAN_F7R1_FB23_Msk      (0x1UL << CAN_F7R1_FB23_Pos)                    /*!< 0x00800000 */
4122  #define CAN_F7R1_FB23          CAN_F7R1_FB23_Msk                               /*!<Filter bit 23 */
4123  #define CAN_F7R1_FB24_Pos      (24U)
4124  #define CAN_F7R1_FB24_Msk      (0x1UL << CAN_F7R1_FB24_Pos)                    /*!< 0x01000000 */
4125  #define CAN_F7R1_FB24          CAN_F7R1_FB24_Msk                               /*!<Filter bit 24 */
4126  #define CAN_F7R1_FB25_Pos      (25U)
4127  #define CAN_F7R1_FB25_Msk      (0x1UL << CAN_F7R1_FB25_Pos)                    /*!< 0x02000000 */
4128  #define CAN_F7R1_FB25          CAN_F7R1_FB25_Msk                               /*!<Filter bit 25 */
4129  #define CAN_F7R1_FB26_Pos      (26U)
4130  #define CAN_F7R1_FB26_Msk      (0x1UL << CAN_F7R1_FB26_Pos)                    /*!< 0x04000000 */
4131  #define CAN_F7R1_FB26          CAN_F7R1_FB26_Msk                               /*!<Filter bit 26 */
4132  #define CAN_F7R1_FB27_Pos      (27U)
4133  #define CAN_F7R1_FB27_Msk      (0x1UL << CAN_F7R1_FB27_Pos)                    /*!< 0x08000000 */
4134  #define CAN_F7R1_FB27          CAN_F7R1_FB27_Msk                               /*!<Filter bit 27 */
4135  #define CAN_F7R1_FB28_Pos      (28U)
4136  #define CAN_F7R1_FB28_Msk      (0x1UL << CAN_F7R1_FB28_Pos)                    /*!< 0x10000000 */
4137  #define CAN_F7R1_FB28          CAN_F7R1_FB28_Msk                               /*!<Filter bit 28 */
4138  #define CAN_F7R1_FB29_Pos      (29U)
4139  #define CAN_F7R1_FB29_Msk      (0x1UL << CAN_F7R1_FB29_Pos)                    /*!< 0x20000000 */
4140  #define CAN_F7R1_FB29          CAN_F7R1_FB29_Msk                               /*!<Filter bit 29 */
4141  #define CAN_F7R1_FB30_Pos      (30U)
4142  #define CAN_F7R1_FB30_Msk      (0x1UL << CAN_F7R1_FB30_Pos)                    /*!< 0x40000000 */
4143  #define CAN_F7R1_FB30          CAN_F7R1_FB30_Msk                               /*!<Filter bit 30 */
4144  #define CAN_F7R1_FB31_Pos      (31U)
4145  #define CAN_F7R1_FB31_Msk      (0x1UL << CAN_F7R1_FB31_Pos)                    /*!< 0x80000000 */
4146  #define CAN_F7R1_FB31          CAN_F7R1_FB31_Msk                               /*!<Filter bit 31 */
4147  
4148  /*******************  Bit definition for CAN_F8R1 register  *******************/
4149  #define CAN_F8R1_FB0_Pos       (0U)
4150  #define CAN_F8R1_FB0_Msk       (0x1UL << CAN_F8R1_FB0_Pos)                     /*!< 0x00000001 */
4151  #define CAN_F8R1_FB0           CAN_F8R1_FB0_Msk                                /*!<Filter bit 0 */
4152  #define CAN_F8R1_FB1_Pos       (1U)
4153  #define CAN_F8R1_FB1_Msk       (0x1UL << CAN_F8R1_FB1_Pos)                     /*!< 0x00000002 */
4154  #define CAN_F8R1_FB1           CAN_F8R1_FB1_Msk                                /*!<Filter bit 1 */
4155  #define CAN_F8R1_FB2_Pos       (2U)
4156  #define CAN_F8R1_FB2_Msk       (0x1UL << CAN_F8R1_FB2_Pos)                     /*!< 0x00000004 */
4157  #define CAN_F8R1_FB2           CAN_F8R1_FB2_Msk                                /*!<Filter bit 2 */
4158  #define CAN_F8R1_FB3_Pos       (3U)
4159  #define CAN_F8R1_FB3_Msk       (0x1UL << CAN_F8R1_FB3_Pos)                     /*!< 0x00000008 */
4160  #define CAN_F8R1_FB3           CAN_F8R1_FB3_Msk                                /*!<Filter bit 3 */
4161  #define CAN_F8R1_FB4_Pos       (4U)
4162  #define CAN_F8R1_FB4_Msk       (0x1UL << CAN_F8R1_FB4_Pos)                     /*!< 0x00000010 */
4163  #define CAN_F8R1_FB4           CAN_F8R1_FB4_Msk                                /*!<Filter bit 4 */
4164  #define CAN_F8R1_FB5_Pos       (5U)
4165  #define CAN_F8R1_FB5_Msk       (0x1UL << CAN_F8R1_FB5_Pos)                     /*!< 0x00000020 */
4166  #define CAN_F8R1_FB5           CAN_F8R1_FB5_Msk                                /*!<Filter bit 5 */
4167  #define CAN_F8R1_FB6_Pos       (6U)
4168  #define CAN_F8R1_FB6_Msk       (0x1UL << CAN_F8R1_FB6_Pos)                     /*!< 0x00000040 */
4169  #define CAN_F8R1_FB6           CAN_F8R1_FB6_Msk                                /*!<Filter bit 6 */
4170  #define CAN_F8R1_FB7_Pos       (7U)
4171  #define CAN_F8R1_FB7_Msk       (0x1UL << CAN_F8R1_FB7_Pos)                     /*!< 0x00000080 */
4172  #define CAN_F8R1_FB7           CAN_F8R1_FB7_Msk                                /*!<Filter bit 7 */
4173  #define CAN_F8R1_FB8_Pos       (8U)
4174  #define CAN_F8R1_FB8_Msk       (0x1UL << CAN_F8R1_FB8_Pos)                     /*!< 0x00000100 */
4175  #define CAN_F8R1_FB8           CAN_F8R1_FB8_Msk                                /*!<Filter bit 8 */
4176  #define CAN_F8R1_FB9_Pos       (9U)
4177  #define CAN_F8R1_FB9_Msk       (0x1UL << CAN_F8R1_FB9_Pos)                     /*!< 0x00000200 */
4178  #define CAN_F8R1_FB9           CAN_F8R1_FB9_Msk                                /*!<Filter bit 9 */
4179  #define CAN_F8R1_FB10_Pos      (10U)
4180  #define CAN_F8R1_FB10_Msk      (0x1UL << CAN_F8R1_FB10_Pos)                    /*!< 0x00000400 */
4181  #define CAN_F8R1_FB10          CAN_F8R1_FB10_Msk                               /*!<Filter bit 10 */
4182  #define CAN_F8R1_FB11_Pos      (11U)
4183  #define CAN_F8R1_FB11_Msk      (0x1UL << CAN_F8R1_FB11_Pos)                    /*!< 0x00000800 */
4184  #define CAN_F8R1_FB11          CAN_F8R1_FB11_Msk                               /*!<Filter bit 11 */
4185  #define CAN_F8R1_FB12_Pos      (12U)
4186  #define CAN_F8R1_FB12_Msk      (0x1UL << CAN_F8R1_FB12_Pos)                    /*!< 0x00001000 */
4187  #define CAN_F8R1_FB12          CAN_F8R1_FB12_Msk                               /*!<Filter bit 12 */
4188  #define CAN_F8R1_FB13_Pos      (13U)
4189  #define CAN_F8R1_FB13_Msk      (0x1UL << CAN_F8R1_FB13_Pos)                    /*!< 0x00002000 */
4190  #define CAN_F8R1_FB13          CAN_F8R1_FB13_Msk                               /*!<Filter bit 13 */
4191  #define CAN_F8R1_FB14_Pos      (14U)
4192  #define CAN_F8R1_FB14_Msk      (0x1UL << CAN_F8R1_FB14_Pos)                    /*!< 0x00004000 */
4193  #define CAN_F8R1_FB14          CAN_F8R1_FB14_Msk                               /*!<Filter bit 14 */
4194  #define CAN_F8R1_FB15_Pos      (15U)
4195  #define CAN_F8R1_FB15_Msk      (0x1UL << CAN_F8R1_FB15_Pos)                    /*!< 0x00008000 */
4196  #define CAN_F8R1_FB15          CAN_F8R1_FB15_Msk                               /*!<Filter bit 15 */
4197  #define CAN_F8R1_FB16_Pos      (16U)
4198  #define CAN_F8R1_FB16_Msk      (0x1UL << CAN_F8R1_FB16_Pos)                    /*!< 0x00010000 */
4199  #define CAN_F8R1_FB16          CAN_F8R1_FB16_Msk                               /*!<Filter bit 16 */
4200  #define CAN_F8R1_FB17_Pos      (17U)
4201  #define CAN_F8R1_FB17_Msk      (0x1UL << CAN_F8R1_FB17_Pos)                    /*!< 0x00020000 */
4202  #define CAN_F8R1_FB17          CAN_F8R1_FB17_Msk                               /*!<Filter bit 17 */
4203  #define CAN_F8R1_FB18_Pos      (18U)
4204  #define CAN_F8R1_FB18_Msk      (0x1UL << CAN_F8R1_FB18_Pos)                    /*!< 0x00040000 */
4205  #define CAN_F8R1_FB18          CAN_F8R1_FB18_Msk                               /*!<Filter bit 18 */
4206  #define CAN_F8R1_FB19_Pos      (19U)
4207  #define CAN_F8R1_FB19_Msk      (0x1UL << CAN_F8R1_FB19_Pos)                    /*!< 0x00080000 */
4208  #define CAN_F8R1_FB19          CAN_F8R1_FB19_Msk                               /*!<Filter bit 19 */
4209  #define CAN_F8R1_FB20_Pos      (20U)
4210  #define CAN_F8R1_FB20_Msk      (0x1UL << CAN_F8R1_FB20_Pos)                    /*!< 0x00100000 */
4211  #define CAN_F8R1_FB20          CAN_F8R1_FB20_Msk                               /*!<Filter bit 20 */
4212  #define CAN_F8R1_FB21_Pos      (21U)
4213  #define CAN_F8R1_FB21_Msk      (0x1UL << CAN_F8R1_FB21_Pos)                    /*!< 0x00200000 */
4214  #define CAN_F8R1_FB21          CAN_F8R1_FB21_Msk                               /*!<Filter bit 21 */
4215  #define CAN_F8R1_FB22_Pos      (22U)
4216  #define CAN_F8R1_FB22_Msk      (0x1UL << CAN_F8R1_FB22_Pos)                    /*!< 0x00400000 */
4217  #define CAN_F8R1_FB22          CAN_F8R1_FB22_Msk                               /*!<Filter bit 22 */
4218  #define CAN_F8R1_FB23_Pos      (23U)
4219  #define CAN_F8R1_FB23_Msk      (0x1UL << CAN_F8R1_FB23_Pos)                    /*!< 0x00800000 */
4220  #define CAN_F8R1_FB23          CAN_F8R1_FB23_Msk                               /*!<Filter bit 23 */
4221  #define CAN_F8R1_FB24_Pos      (24U)
4222  #define CAN_F8R1_FB24_Msk      (0x1UL << CAN_F8R1_FB24_Pos)                    /*!< 0x01000000 */
4223  #define CAN_F8R1_FB24          CAN_F8R1_FB24_Msk                               /*!<Filter bit 24 */
4224  #define CAN_F8R1_FB25_Pos      (25U)
4225  #define CAN_F8R1_FB25_Msk      (0x1UL << CAN_F8R1_FB25_Pos)                    /*!< 0x02000000 */
4226  #define CAN_F8R1_FB25          CAN_F8R1_FB25_Msk                               /*!<Filter bit 25 */
4227  #define CAN_F8R1_FB26_Pos      (26U)
4228  #define CAN_F8R1_FB26_Msk      (0x1UL << CAN_F8R1_FB26_Pos)                    /*!< 0x04000000 */
4229  #define CAN_F8R1_FB26          CAN_F8R1_FB26_Msk                               /*!<Filter bit 26 */
4230  #define CAN_F8R1_FB27_Pos      (27U)
4231  #define CAN_F8R1_FB27_Msk      (0x1UL << CAN_F8R1_FB27_Pos)                    /*!< 0x08000000 */
4232  #define CAN_F8R1_FB27          CAN_F8R1_FB27_Msk                               /*!<Filter bit 27 */
4233  #define CAN_F8R1_FB28_Pos      (28U)
4234  #define CAN_F8R1_FB28_Msk      (0x1UL << CAN_F8R1_FB28_Pos)                    /*!< 0x10000000 */
4235  #define CAN_F8R1_FB28          CAN_F8R1_FB28_Msk                               /*!<Filter bit 28 */
4236  #define CAN_F8R1_FB29_Pos      (29U)
4237  #define CAN_F8R1_FB29_Msk      (0x1UL << CAN_F8R1_FB29_Pos)                    /*!< 0x20000000 */
4238  #define CAN_F8R1_FB29          CAN_F8R1_FB29_Msk                               /*!<Filter bit 29 */
4239  #define CAN_F8R1_FB30_Pos      (30U)
4240  #define CAN_F8R1_FB30_Msk      (0x1UL << CAN_F8R1_FB30_Pos)                    /*!< 0x40000000 */
4241  #define CAN_F8R1_FB30          CAN_F8R1_FB30_Msk                               /*!<Filter bit 30 */
4242  #define CAN_F8R1_FB31_Pos      (31U)
4243  #define CAN_F8R1_FB31_Msk      (0x1UL << CAN_F8R1_FB31_Pos)                    /*!< 0x80000000 */
4244  #define CAN_F8R1_FB31          CAN_F8R1_FB31_Msk                               /*!<Filter bit 31 */
4245  
4246  /*******************  Bit definition for CAN_F9R1 register  *******************/
4247  #define CAN_F9R1_FB0_Pos       (0U)
4248  #define CAN_F9R1_FB0_Msk       (0x1UL << CAN_F9R1_FB0_Pos)                     /*!< 0x00000001 */
4249  #define CAN_F9R1_FB0           CAN_F9R1_FB0_Msk                                /*!<Filter bit 0 */
4250  #define CAN_F9R1_FB1_Pos       (1U)
4251  #define CAN_F9R1_FB1_Msk       (0x1UL << CAN_F9R1_FB1_Pos)                     /*!< 0x00000002 */
4252  #define CAN_F9R1_FB1           CAN_F9R1_FB1_Msk                                /*!<Filter bit 1 */
4253  #define CAN_F9R1_FB2_Pos       (2U)
4254  #define CAN_F9R1_FB2_Msk       (0x1UL << CAN_F9R1_FB2_Pos)                     /*!< 0x00000004 */
4255  #define CAN_F9R1_FB2           CAN_F9R1_FB2_Msk                                /*!<Filter bit 2 */
4256  #define CAN_F9R1_FB3_Pos       (3U)
4257  #define CAN_F9R1_FB3_Msk       (0x1UL << CAN_F9R1_FB3_Pos)                     /*!< 0x00000008 */
4258  #define CAN_F9R1_FB3           CAN_F9R1_FB3_Msk                                /*!<Filter bit 3 */
4259  #define CAN_F9R1_FB4_Pos       (4U)
4260  #define CAN_F9R1_FB4_Msk       (0x1UL << CAN_F9R1_FB4_Pos)                     /*!< 0x00000010 */
4261  #define CAN_F9R1_FB4           CAN_F9R1_FB4_Msk                                /*!<Filter bit 4 */
4262  #define CAN_F9R1_FB5_Pos       (5U)
4263  #define CAN_F9R1_FB5_Msk       (0x1UL << CAN_F9R1_FB5_Pos)                     /*!< 0x00000020 */
4264  #define CAN_F9R1_FB5           CAN_F9R1_FB5_Msk                                /*!<Filter bit 5 */
4265  #define CAN_F9R1_FB6_Pos       (6U)
4266  #define CAN_F9R1_FB6_Msk       (0x1UL << CAN_F9R1_FB6_Pos)                     /*!< 0x00000040 */
4267  #define CAN_F9R1_FB6           CAN_F9R1_FB6_Msk                                /*!<Filter bit 6 */
4268  #define CAN_F9R1_FB7_Pos       (7U)
4269  #define CAN_F9R1_FB7_Msk       (0x1UL << CAN_F9R1_FB7_Pos)                     /*!< 0x00000080 */
4270  #define CAN_F9R1_FB7           CAN_F9R1_FB7_Msk                                /*!<Filter bit 7 */
4271  #define CAN_F9R1_FB8_Pos       (8U)
4272  #define CAN_F9R1_FB8_Msk       (0x1UL << CAN_F9R1_FB8_Pos)                     /*!< 0x00000100 */
4273  #define CAN_F9R1_FB8           CAN_F9R1_FB8_Msk                                /*!<Filter bit 8 */
4274  #define CAN_F9R1_FB9_Pos       (9U)
4275  #define CAN_F9R1_FB9_Msk       (0x1UL << CAN_F9R1_FB9_Pos)                     /*!< 0x00000200 */
4276  #define CAN_F9R1_FB9           CAN_F9R1_FB9_Msk                                /*!<Filter bit 9 */
4277  #define CAN_F9R1_FB10_Pos      (10U)
4278  #define CAN_F9R1_FB10_Msk      (0x1UL << CAN_F9R1_FB10_Pos)                    /*!< 0x00000400 */
4279  #define CAN_F9R1_FB10          CAN_F9R1_FB10_Msk                               /*!<Filter bit 10 */
4280  #define CAN_F9R1_FB11_Pos      (11U)
4281  #define CAN_F9R1_FB11_Msk      (0x1UL << CAN_F9R1_FB11_Pos)                    /*!< 0x00000800 */
4282  #define CAN_F9R1_FB11          CAN_F9R1_FB11_Msk                               /*!<Filter bit 11 */
4283  #define CAN_F9R1_FB12_Pos      (12U)
4284  #define CAN_F9R1_FB12_Msk      (0x1UL << CAN_F9R1_FB12_Pos)                    /*!< 0x00001000 */
4285  #define CAN_F9R1_FB12          CAN_F9R1_FB12_Msk                               /*!<Filter bit 12 */
4286  #define CAN_F9R1_FB13_Pos      (13U)
4287  #define CAN_F9R1_FB13_Msk      (0x1UL << CAN_F9R1_FB13_Pos)                    /*!< 0x00002000 */
4288  #define CAN_F9R1_FB13          CAN_F9R1_FB13_Msk                               /*!<Filter bit 13 */
4289  #define CAN_F9R1_FB14_Pos      (14U)
4290  #define CAN_F9R1_FB14_Msk      (0x1UL << CAN_F9R1_FB14_Pos)                    /*!< 0x00004000 */
4291  #define CAN_F9R1_FB14          CAN_F9R1_FB14_Msk                               /*!<Filter bit 14 */
4292  #define CAN_F9R1_FB15_Pos      (15U)
4293  #define CAN_F9R1_FB15_Msk      (0x1UL << CAN_F9R1_FB15_Pos)                    /*!< 0x00008000 */
4294  #define CAN_F9R1_FB15          CAN_F9R1_FB15_Msk                               /*!<Filter bit 15 */
4295  #define CAN_F9R1_FB16_Pos      (16U)
4296  #define CAN_F9R1_FB16_Msk      (0x1UL << CAN_F9R1_FB16_Pos)                    /*!< 0x00010000 */
4297  #define CAN_F9R1_FB16          CAN_F9R1_FB16_Msk                               /*!<Filter bit 16 */
4298  #define CAN_F9R1_FB17_Pos      (17U)
4299  #define CAN_F9R1_FB17_Msk      (0x1UL << CAN_F9R1_FB17_Pos)                    /*!< 0x00020000 */
4300  #define CAN_F9R1_FB17          CAN_F9R1_FB17_Msk                               /*!<Filter bit 17 */
4301  #define CAN_F9R1_FB18_Pos      (18U)
4302  #define CAN_F9R1_FB18_Msk      (0x1UL << CAN_F9R1_FB18_Pos)                    /*!< 0x00040000 */
4303  #define CAN_F9R1_FB18          CAN_F9R1_FB18_Msk                               /*!<Filter bit 18 */
4304  #define CAN_F9R1_FB19_Pos      (19U)
4305  #define CAN_F9R1_FB19_Msk      (0x1UL << CAN_F9R1_FB19_Pos)                    /*!< 0x00080000 */
4306  #define CAN_F9R1_FB19          CAN_F9R1_FB19_Msk                               /*!<Filter bit 19 */
4307  #define CAN_F9R1_FB20_Pos      (20U)
4308  #define CAN_F9R1_FB20_Msk      (0x1UL << CAN_F9R1_FB20_Pos)                    /*!< 0x00100000 */
4309  #define CAN_F9R1_FB20          CAN_F9R1_FB20_Msk                               /*!<Filter bit 20 */
4310  #define CAN_F9R1_FB21_Pos      (21U)
4311  #define CAN_F9R1_FB21_Msk      (0x1UL << CAN_F9R1_FB21_Pos)                    /*!< 0x00200000 */
4312  #define CAN_F9R1_FB21          CAN_F9R1_FB21_Msk                               /*!<Filter bit 21 */
4313  #define CAN_F9R1_FB22_Pos      (22U)
4314  #define CAN_F9R1_FB22_Msk      (0x1UL << CAN_F9R1_FB22_Pos)                    /*!< 0x00400000 */
4315  #define CAN_F9R1_FB22          CAN_F9R1_FB22_Msk                               /*!<Filter bit 22 */
4316  #define CAN_F9R1_FB23_Pos      (23U)
4317  #define CAN_F9R1_FB23_Msk      (0x1UL << CAN_F9R1_FB23_Pos)                    /*!< 0x00800000 */
4318  #define CAN_F9R1_FB23          CAN_F9R1_FB23_Msk                               /*!<Filter bit 23 */
4319  #define CAN_F9R1_FB24_Pos      (24U)
4320  #define CAN_F9R1_FB24_Msk      (0x1UL << CAN_F9R1_FB24_Pos)                    /*!< 0x01000000 */
4321  #define CAN_F9R1_FB24          CAN_F9R1_FB24_Msk                               /*!<Filter bit 24 */
4322  #define CAN_F9R1_FB25_Pos      (25U)
4323  #define CAN_F9R1_FB25_Msk      (0x1UL << CAN_F9R1_FB25_Pos)                    /*!< 0x02000000 */
4324  #define CAN_F9R1_FB25          CAN_F9R1_FB25_Msk                               /*!<Filter bit 25 */
4325  #define CAN_F9R1_FB26_Pos      (26U)
4326  #define CAN_F9R1_FB26_Msk      (0x1UL << CAN_F9R1_FB26_Pos)                    /*!< 0x04000000 */
4327  #define CAN_F9R1_FB26          CAN_F9R1_FB26_Msk                               /*!<Filter bit 26 */
4328  #define CAN_F9R1_FB27_Pos      (27U)
4329  #define CAN_F9R1_FB27_Msk      (0x1UL << CAN_F9R1_FB27_Pos)                    /*!< 0x08000000 */
4330  #define CAN_F9R1_FB27          CAN_F9R1_FB27_Msk                               /*!<Filter bit 27 */
4331  #define CAN_F9R1_FB28_Pos      (28U)
4332  #define CAN_F9R1_FB28_Msk      (0x1UL << CAN_F9R1_FB28_Pos)                    /*!< 0x10000000 */
4333  #define CAN_F9R1_FB28          CAN_F9R1_FB28_Msk                               /*!<Filter bit 28 */
4334  #define CAN_F9R1_FB29_Pos      (29U)
4335  #define CAN_F9R1_FB29_Msk      (0x1UL << CAN_F9R1_FB29_Pos)                    /*!< 0x20000000 */
4336  #define CAN_F9R1_FB29          CAN_F9R1_FB29_Msk                               /*!<Filter bit 29 */
4337  #define CAN_F9R1_FB30_Pos      (30U)
4338  #define CAN_F9R1_FB30_Msk      (0x1UL << CAN_F9R1_FB30_Pos)                    /*!< 0x40000000 */
4339  #define CAN_F9R1_FB30          CAN_F9R1_FB30_Msk                               /*!<Filter bit 30 */
4340  #define CAN_F9R1_FB31_Pos      (31U)
4341  #define CAN_F9R1_FB31_Msk      (0x1UL << CAN_F9R1_FB31_Pos)                    /*!< 0x80000000 */
4342  #define CAN_F9R1_FB31          CAN_F9R1_FB31_Msk                               /*!<Filter bit 31 */
4343  
4344  /*******************  Bit definition for CAN_F10R1 register  ******************/
4345  #define CAN_F10R1_FB0_Pos      (0U)
4346  #define CAN_F10R1_FB0_Msk      (0x1UL << CAN_F10R1_FB0_Pos)                    /*!< 0x00000001 */
4347  #define CAN_F10R1_FB0          CAN_F10R1_FB0_Msk                               /*!<Filter bit 0 */
4348  #define CAN_F10R1_FB1_Pos      (1U)
4349  #define CAN_F10R1_FB1_Msk      (0x1UL << CAN_F10R1_FB1_Pos)                    /*!< 0x00000002 */
4350  #define CAN_F10R1_FB1          CAN_F10R1_FB1_Msk                               /*!<Filter bit 1 */
4351  #define CAN_F10R1_FB2_Pos      (2U)
4352  #define CAN_F10R1_FB2_Msk      (0x1UL << CAN_F10R1_FB2_Pos)                    /*!< 0x00000004 */
4353  #define CAN_F10R1_FB2          CAN_F10R1_FB2_Msk                               /*!<Filter bit 2 */
4354  #define CAN_F10R1_FB3_Pos      (3U)
4355  #define CAN_F10R1_FB3_Msk      (0x1UL << CAN_F10R1_FB3_Pos)                    /*!< 0x00000008 */
4356  #define CAN_F10R1_FB3          CAN_F10R1_FB3_Msk                               /*!<Filter bit 3 */
4357  #define CAN_F10R1_FB4_Pos      (4U)
4358  #define CAN_F10R1_FB4_Msk      (0x1UL << CAN_F10R1_FB4_Pos)                    /*!< 0x00000010 */
4359  #define CAN_F10R1_FB4          CAN_F10R1_FB4_Msk                               /*!<Filter bit 4 */
4360  #define CAN_F10R1_FB5_Pos      (5U)
4361  #define CAN_F10R1_FB5_Msk      (0x1UL << CAN_F10R1_FB5_Pos)                    /*!< 0x00000020 */
4362  #define CAN_F10R1_FB5          CAN_F10R1_FB5_Msk                               /*!<Filter bit 5 */
4363  #define CAN_F10R1_FB6_Pos      (6U)
4364  #define CAN_F10R1_FB6_Msk      (0x1UL << CAN_F10R1_FB6_Pos)                    /*!< 0x00000040 */
4365  #define CAN_F10R1_FB6          CAN_F10R1_FB6_Msk                               /*!<Filter bit 6 */
4366  #define CAN_F10R1_FB7_Pos      (7U)
4367  #define CAN_F10R1_FB7_Msk      (0x1UL << CAN_F10R1_FB7_Pos)                    /*!< 0x00000080 */
4368  #define CAN_F10R1_FB7          CAN_F10R1_FB7_Msk                               /*!<Filter bit 7 */
4369  #define CAN_F10R1_FB8_Pos      (8U)
4370  #define CAN_F10R1_FB8_Msk      (0x1UL << CAN_F10R1_FB8_Pos)                    /*!< 0x00000100 */
4371  #define CAN_F10R1_FB8          CAN_F10R1_FB8_Msk                               /*!<Filter bit 8 */
4372  #define CAN_F10R1_FB9_Pos      (9U)
4373  #define CAN_F10R1_FB9_Msk      (0x1UL << CAN_F10R1_FB9_Pos)                    /*!< 0x00000200 */
4374  #define CAN_F10R1_FB9          CAN_F10R1_FB9_Msk                               /*!<Filter bit 9 */
4375  #define CAN_F10R1_FB10_Pos     (10U)
4376  #define CAN_F10R1_FB10_Msk     (0x1UL << CAN_F10R1_FB10_Pos)                   /*!< 0x00000400 */
4377  #define CAN_F10R1_FB10         CAN_F10R1_FB10_Msk                              /*!<Filter bit 10 */
4378  #define CAN_F10R1_FB11_Pos     (11U)
4379  #define CAN_F10R1_FB11_Msk     (0x1UL << CAN_F10R1_FB11_Pos)                   /*!< 0x00000800 */
4380  #define CAN_F10R1_FB11         CAN_F10R1_FB11_Msk                              /*!<Filter bit 11 */
4381  #define CAN_F10R1_FB12_Pos     (12U)
4382  #define CAN_F10R1_FB12_Msk     (0x1UL << CAN_F10R1_FB12_Pos)                   /*!< 0x00001000 */
4383  #define CAN_F10R1_FB12         CAN_F10R1_FB12_Msk                              /*!<Filter bit 12 */
4384  #define CAN_F10R1_FB13_Pos     (13U)
4385  #define CAN_F10R1_FB13_Msk     (0x1UL << CAN_F10R1_FB13_Pos)                   /*!< 0x00002000 */
4386  #define CAN_F10R1_FB13         CAN_F10R1_FB13_Msk                              /*!<Filter bit 13 */
4387  #define CAN_F10R1_FB14_Pos     (14U)
4388  #define CAN_F10R1_FB14_Msk     (0x1UL << CAN_F10R1_FB14_Pos)                   /*!< 0x00004000 */
4389  #define CAN_F10R1_FB14         CAN_F10R1_FB14_Msk                              /*!<Filter bit 14 */
4390  #define CAN_F10R1_FB15_Pos     (15U)
4391  #define CAN_F10R1_FB15_Msk     (0x1UL << CAN_F10R1_FB15_Pos)                   /*!< 0x00008000 */
4392  #define CAN_F10R1_FB15         CAN_F10R1_FB15_Msk                              /*!<Filter bit 15 */
4393  #define CAN_F10R1_FB16_Pos     (16U)
4394  #define CAN_F10R1_FB16_Msk     (0x1UL << CAN_F10R1_FB16_Pos)                   /*!< 0x00010000 */
4395  #define CAN_F10R1_FB16         CAN_F10R1_FB16_Msk                              /*!<Filter bit 16 */
4396  #define CAN_F10R1_FB17_Pos     (17U)
4397  #define CAN_F10R1_FB17_Msk     (0x1UL << CAN_F10R1_FB17_Pos)                   /*!< 0x00020000 */
4398  #define CAN_F10R1_FB17         CAN_F10R1_FB17_Msk                              /*!<Filter bit 17 */
4399  #define CAN_F10R1_FB18_Pos     (18U)
4400  #define CAN_F10R1_FB18_Msk     (0x1UL << CAN_F10R1_FB18_Pos)                   /*!< 0x00040000 */
4401  #define CAN_F10R1_FB18         CAN_F10R1_FB18_Msk                              /*!<Filter bit 18 */
4402  #define CAN_F10R1_FB19_Pos     (19U)
4403  #define CAN_F10R1_FB19_Msk     (0x1UL << CAN_F10R1_FB19_Pos)                   /*!< 0x00080000 */
4404  #define CAN_F10R1_FB19         CAN_F10R1_FB19_Msk                              /*!<Filter bit 19 */
4405  #define CAN_F10R1_FB20_Pos     (20U)
4406  #define CAN_F10R1_FB20_Msk     (0x1UL << CAN_F10R1_FB20_Pos)                   /*!< 0x00100000 */
4407  #define CAN_F10R1_FB20         CAN_F10R1_FB20_Msk                              /*!<Filter bit 20 */
4408  #define CAN_F10R1_FB21_Pos     (21U)
4409  #define CAN_F10R1_FB21_Msk     (0x1UL << CAN_F10R1_FB21_Pos)                   /*!< 0x00200000 */
4410  #define CAN_F10R1_FB21         CAN_F10R1_FB21_Msk                              /*!<Filter bit 21 */
4411  #define CAN_F10R1_FB22_Pos     (22U)
4412  #define CAN_F10R1_FB22_Msk     (0x1UL << CAN_F10R1_FB22_Pos)                   /*!< 0x00400000 */
4413  #define CAN_F10R1_FB22         CAN_F10R1_FB22_Msk                              /*!<Filter bit 22 */
4414  #define CAN_F10R1_FB23_Pos     (23U)
4415  #define CAN_F10R1_FB23_Msk     (0x1UL << CAN_F10R1_FB23_Pos)                   /*!< 0x00800000 */
4416  #define CAN_F10R1_FB23         CAN_F10R1_FB23_Msk                              /*!<Filter bit 23 */
4417  #define CAN_F10R1_FB24_Pos     (24U)
4418  #define CAN_F10R1_FB24_Msk     (0x1UL << CAN_F10R1_FB24_Pos)                   /*!< 0x01000000 */
4419  #define CAN_F10R1_FB24         CAN_F10R1_FB24_Msk                              /*!<Filter bit 24 */
4420  #define CAN_F10R1_FB25_Pos     (25U)
4421  #define CAN_F10R1_FB25_Msk     (0x1UL << CAN_F10R1_FB25_Pos)                   /*!< 0x02000000 */
4422  #define CAN_F10R1_FB25         CAN_F10R1_FB25_Msk                              /*!<Filter bit 25 */
4423  #define CAN_F10R1_FB26_Pos     (26U)
4424  #define CAN_F10R1_FB26_Msk     (0x1UL << CAN_F10R1_FB26_Pos)                   /*!< 0x04000000 */
4425  #define CAN_F10R1_FB26         CAN_F10R1_FB26_Msk                              /*!<Filter bit 26 */
4426  #define CAN_F10R1_FB27_Pos     (27U)
4427  #define CAN_F10R1_FB27_Msk     (0x1UL << CAN_F10R1_FB27_Pos)                   /*!< 0x08000000 */
4428  #define CAN_F10R1_FB27         CAN_F10R1_FB27_Msk                              /*!<Filter bit 27 */
4429  #define CAN_F10R1_FB28_Pos     (28U)
4430  #define CAN_F10R1_FB28_Msk     (0x1UL << CAN_F10R1_FB28_Pos)                   /*!< 0x10000000 */
4431  #define CAN_F10R1_FB28         CAN_F10R1_FB28_Msk                              /*!<Filter bit 28 */
4432  #define CAN_F10R1_FB29_Pos     (29U)
4433  #define CAN_F10R1_FB29_Msk     (0x1UL << CAN_F10R1_FB29_Pos)                   /*!< 0x20000000 */
4434  #define CAN_F10R1_FB29         CAN_F10R1_FB29_Msk                              /*!<Filter bit 29 */
4435  #define CAN_F10R1_FB30_Pos     (30U)
4436  #define CAN_F10R1_FB30_Msk     (0x1UL << CAN_F10R1_FB30_Pos)                   /*!< 0x40000000 */
4437  #define CAN_F10R1_FB30         CAN_F10R1_FB30_Msk                              /*!<Filter bit 30 */
4438  #define CAN_F10R1_FB31_Pos     (31U)
4439  #define CAN_F10R1_FB31_Msk     (0x1UL << CAN_F10R1_FB31_Pos)                   /*!< 0x80000000 */
4440  #define CAN_F10R1_FB31         CAN_F10R1_FB31_Msk                              /*!<Filter bit 31 */
4441  
4442  /*******************  Bit definition for CAN_F11R1 register  ******************/
4443  #define CAN_F11R1_FB0_Pos      (0U)
4444  #define CAN_F11R1_FB0_Msk      (0x1UL << CAN_F11R1_FB0_Pos)                    /*!< 0x00000001 */
4445  #define CAN_F11R1_FB0          CAN_F11R1_FB0_Msk                               /*!<Filter bit 0 */
4446  #define CAN_F11R1_FB1_Pos      (1U)
4447  #define CAN_F11R1_FB1_Msk      (0x1UL << CAN_F11R1_FB1_Pos)                    /*!< 0x00000002 */
4448  #define CAN_F11R1_FB1          CAN_F11R1_FB1_Msk                               /*!<Filter bit 1 */
4449  #define CAN_F11R1_FB2_Pos      (2U)
4450  #define CAN_F11R1_FB2_Msk      (0x1UL << CAN_F11R1_FB2_Pos)                    /*!< 0x00000004 */
4451  #define CAN_F11R1_FB2          CAN_F11R1_FB2_Msk                               /*!<Filter bit 2 */
4452  #define CAN_F11R1_FB3_Pos      (3U)
4453  #define CAN_F11R1_FB3_Msk      (0x1UL << CAN_F11R1_FB3_Pos)                    /*!< 0x00000008 */
4454  #define CAN_F11R1_FB3          CAN_F11R1_FB3_Msk                               /*!<Filter bit 3 */
4455  #define CAN_F11R1_FB4_Pos      (4U)
4456  #define CAN_F11R1_FB4_Msk      (0x1UL << CAN_F11R1_FB4_Pos)                    /*!< 0x00000010 */
4457  #define CAN_F11R1_FB4          CAN_F11R1_FB4_Msk                               /*!<Filter bit 4 */
4458  #define CAN_F11R1_FB5_Pos      (5U)
4459  #define CAN_F11R1_FB5_Msk      (0x1UL << CAN_F11R1_FB5_Pos)                    /*!< 0x00000020 */
4460  #define CAN_F11R1_FB5          CAN_F11R1_FB5_Msk                               /*!<Filter bit 5 */
4461  #define CAN_F11R1_FB6_Pos      (6U)
4462  #define CAN_F11R1_FB6_Msk      (0x1UL << CAN_F11R1_FB6_Pos)                    /*!< 0x00000040 */
4463  #define CAN_F11R1_FB6          CAN_F11R1_FB6_Msk                               /*!<Filter bit 6 */
4464  #define CAN_F11R1_FB7_Pos      (7U)
4465  #define CAN_F11R1_FB7_Msk      (0x1UL << CAN_F11R1_FB7_Pos)                    /*!< 0x00000080 */
4466  #define CAN_F11R1_FB7          CAN_F11R1_FB7_Msk                               /*!<Filter bit 7 */
4467  #define CAN_F11R1_FB8_Pos      (8U)
4468  #define CAN_F11R1_FB8_Msk      (0x1UL << CAN_F11R1_FB8_Pos)                    /*!< 0x00000100 */
4469  #define CAN_F11R1_FB8          CAN_F11R1_FB8_Msk                               /*!<Filter bit 8 */
4470  #define CAN_F11R1_FB9_Pos      (9U)
4471  #define CAN_F11R1_FB9_Msk      (0x1UL << CAN_F11R1_FB9_Pos)                    /*!< 0x00000200 */
4472  #define CAN_F11R1_FB9          CAN_F11R1_FB9_Msk                               /*!<Filter bit 9 */
4473  #define CAN_F11R1_FB10_Pos     (10U)
4474  #define CAN_F11R1_FB10_Msk     (0x1UL << CAN_F11R1_FB10_Pos)                   /*!< 0x00000400 */
4475  #define CAN_F11R1_FB10         CAN_F11R1_FB10_Msk                              /*!<Filter bit 10 */
4476  #define CAN_F11R1_FB11_Pos     (11U)
4477  #define CAN_F11R1_FB11_Msk     (0x1UL << CAN_F11R1_FB11_Pos)                   /*!< 0x00000800 */
4478  #define CAN_F11R1_FB11         CAN_F11R1_FB11_Msk                              /*!<Filter bit 11 */
4479  #define CAN_F11R1_FB12_Pos     (12U)
4480  #define CAN_F11R1_FB12_Msk     (0x1UL << CAN_F11R1_FB12_Pos)                   /*!< 0x00001000 */
4481  #define CAN_F11R1_FB12         CAN_F11R1_FB12_Msk                              /*!<Filter bit 12 */
4482  #define CAN_F11R1_FB13_Pos     (13U)
4483  #define CAN_F11R1_FB13_Msk     (0x1UL << CAN_F11R1_FB13_Pos)                   /*!< 0x00002000 */
4484  #define CAN_F11R1_FB13         CAN_F11R1_FB13_Msk                              /*!<Filter bit 13 */
4485  #define CAN_F11R1_FB14_Pos     (14U)
4486  #define CAN_F11R1_FB14_Msk     (0x1UL << CAN_F11R1_FB14_Pos)                   /*!< 0x00004000 */
4487  #define CAN_F11R1_FB14         CAN_F11R1_FB14_Msk                              /*!<Filter bit 14 */
4488  #define CAN_F11R1_FB15_Pos     (15U)
4489  #define CAN_F11R1_FB15_Msk     (0x1UL << CAN_F11R1_FB15_Pos)                   /*!< 0x00008000 */
4490  #define CAN_F11R1_FB15         CAN_F11R1_FB15_Msk                              /*!<Filter bit 15 */
4491  #define CAN_F11R1_FB16_Pos     (16U)
4492  #define CAN_F11R1_FB16_Msk     (0x1UL << CAN_F11R1_FB16_Pos)                   /*!< 0x00010000 */
4493  #define CAN_F11R1_FB16         CAN_F11R1_FB16_Msk                              /*!<Filter bit 16 */
4494  #define CAN_F11R1_FB17_Pos     (17U)
4495  #define CAN_F11R1_FB17_Msk     (0x1UL << CAN_F11R1_FB17_Pos)                   /*!< 0x00020000 */
4496  #define CAN_F11R1_FB17         CAN_F11R1_FB17_Msk                              /*!<Filter bit 17 */
4497  #define CAN_F11R1_FB18_Pos     (18U)
4498  #define CAN_F11R1_FB18_Msk     (0x1UL << CAN_F11R1_FB18_Pos)                   /*!< 0x00040000 */
4499  #define CAN_F11R1_FB18         CAN_F11R1_FB18_Msk                              /*!<Filter bit 18 */
4500  #define CAN_F11R1_FB19_Pos     (19U)
4501  #define CAN_F11R1_FB19_Msk     (0x1UL << CAN_F11R1_FB19_Pos)                   /*!< 0x00080000 */
4502  #define CAN_F11R1_FB19         CAN_F11R1_FB19_Msk                              /*!<Filter bit 19 */
4503  #define CAN_F11R1_FB20_Pos     (20U)
4504  #define CAN_F11R1_FB20_Msk     (0x1UL << CAN_F11R1_FB20_Pos)                   /*!< 0x00100000 */
4505  #define CAN_F11R1_FB20         CAN_F11R1_FB20_Msk                              /*!<Filter bit 20 */
4506  #define CAN_F11R1_FB21_Pos     (21U)
4507  #define CAN_F11R1_FB21_Msk     (0x1UL << CAN_F11R1_FB21_Pos)                   /*!< 0x00200000 */
4508  #define CAN_F11R1_FB21         CAN_F11R1_FB21_Msk                              /*!<Filter bit 21 */
4509  #define CAN_F11R1_FB22_Pos     (22U)
4510  #define CAN_F11R1_FB22_Msk     (0x1UL << CAN_F11R1_FB22_Pos)                   /*!< 0x00400000 */
4511  #define CAN_F11R1_FB22         CAN_F11R1_FB22_Msk                              /*!<Filter bit 22 */
4512  #define CAN_F11R1_FB23_Pos     (23U)
4513  #define CAN_F11R1_FB23_Msk     (0x1UL << CAN_F11R1_FB23_Pos)                   /*!< 0x00800000 */
4514  #define CAN_F11R1_FB23         CAN_F11R1_FB23_Msk                              /*!<Filter bit 23 */
4515  #define CAN_F11R1_FB24_Pos     (24U)
4516  #define CAN_F11R1_FB24_Msk     (0x1UL << CAN_F11R1_FB24_Pos)                   /*!< 0x01000000 */
4517  #define CAN_F11R1_FB24         CAN_F11R1_FB24_Msk                              /*!<Filter bit 24 */
4518  #define CAN_F11R1_FB25_Pos     (25U)
4519  #define CAN_F11R1_FB25_Msk     (0x1UL << CAN_F11R1_FB25_Pos)                   /*!< 0x02000000 */
4520  #define CAN_F11R1_FB25         CAN_F11R1_FB25_Msk                              /*!<Filter bit 25 */
4521  #define CAN_F11R1_FB26_Pos     (26U)
4522  #define CAN_F11R1_FB26_Msk     (0x1UL << CAN_F11R1_FB26_Pos)                   /*!< 0x04000000 */
4523  #define CAN_F11R1_FB26         CAN_F11R1_FB26_Msk                              /*!<Filter bit 26 */
4524  #define CAN_F11R1_FB27_Pos     (27U)
4525  #define CAN_F11R1_FB27_Msk     (0x1UL << CAN_F11R1_FB27_Pos)                   /*!< 0x08000000 */
4526  #define CAN_F11R1_FB27         CAN_F11R1_FB27_Msk                              /*!<Filter bit 27 */
4527  #define CAN_F11R1_FB28_Pos     (28U)
4528  #define CAN_F11R1_FB28_Msk     (0x1UL << CAN_F11R1_FB28_Pos)                   /*!< 0x10000000 */
4529  #define CAN_F11R1_FB28         CAN_F11R1_FB28_Msk                              /*!<Filter bit 28 */
4530  #define CAN_F11R1_FB29_Pos     (29U)
4531  #define CAN_F11R1_FB29_Msk     (0x1UL << CAN_F11R1_FB29_Pos)                   /*!< 0x20000000 */
4532  #define CAN_F11R1_FB29         CAN_F11R1_FB29_Msk                              /*!<Filter bit 29 */
4533  #define CAN_F11R1_FB30_Pos     (30U)
4534  #define CAN_F11R1_FB30_Msk     (0x1UL << CAN_F11R1_FB30_Pos)                   /*!< 0x40000000 */
4535  #define CAN_F11R1_FB30         CAN_F11R1_FB30_Msk                              /*!<Filter bit 30 */
4536  #define CAN_F11R1_FB31_Pos     (31U)
4537  #define CAN_F11R1_FB31_Msk     (0x1UL << CAN_F11R1_FB31_Pos)                   /*!< 0x80000000 */
4538  #define CAN_F11R1_FB31         CAN_F11R1_FB31_Msk                              /*!<Filter bit 31 */
4539  
4540  /*******************  Bit definition for CAN_F12R1 register  ******************/
4541  #define CAN_F12R1_FB0_Pos      (0U)
4542  #define CAN_F12R1_FB0_Msk      (0x1UL << CAN_F12R1_FB0_Pos)                    /*!< 0x00000001 */
4543  #define CAN_F12R1_FB0          CAN_F12R1_FB0_Msk                               /*!<Filter bit 0 */
4544  #define CAN_F12R1_FB1_Pos      (1U)
4545  #define CAN_F12R1_FB1_Msk      (0x1UL << CAN_F12R1_FB1_Pos)                    /*!< 0x00000002 */
4546  #define CAN_F12R1_FB1          CAN_F12R1_FB1_Msk                               /*!<Filter bit 1 */
4547  #define CAN_F12R1_FB2_Pos      (2U)
4548  #define CAN_F12R1_FB2_Msk      (0x1UL << CAN_F12R1_FB2_Pos)                    /*!< 0x00000004 */
4549  #define CAN_F12R1_FB2          CAN_F12R1_FB2_Msk                               /*!<Filter bit 2 */
4550  #define CAN_F12R1_FB3_Pos      (3U)
4551  #define CAN_F12R1_FB3_Msk      (0x1UL << CAN_F12R1_FB3_Pos)                    /*!< 0x00000008 */
4552  #define CAN_F12R1_FB3          CAN_F12R1_FB3_Msk                               /*!<Filter bit 3 */
4553  #define CAN_F12R1_FB4_Pos      (4U)
4554  #define CAN_F12R1_FB4_Msk      (0x1UL << CAN_F12R1_FB4_Pos)                    /*!< 0x00000010 */
4555  #define CAN_F12R1_FB4          CAN_F12R1_FB4_Msk                               /*!<Filter bit 4 */
4556  #define CAN_F12R1_FB5_Pos      (5U)
4557  #define CAN_F12R1_FB5_Msk      (0x1UL << CAN_F12R1_FB5_Pos)                    /*!< 0x00000020 */
4558  #define CAN_F12R1_FB5          CAN_F12R1_FB5_Msk                               /*!<Filter bit 5 */
4559  #define CAN_F12R1_FB6_Pos      (6U)
4560  #define CAN_F12R1_FB6_Msk      (0x1UL << CAN_F12R1_FB6_Pos)                    /*!< 0x00000040 */
4561  #define CAN_F12R1_FB6          CAN_F12R1_FB6_Msk                               /*!<Filter bit 6 */
4562  #define CAN_F12R1_FB7_Pos      (7U)
4563  #define CAN_F12R1_FB7_Msk      (0x1UL << CAN_F12R1_FB7_Pos)                    /*!< 0x00000080 */
4564  #define CAN_F12R1_FB7          CAN_F12R1_FB7_Msk                               /*!<Filter bit 7 */
4565  #define CAN_F12R1_FB8_Pos      (8U)
4566  #define CAN_F12R1_FB8_Msk      (0x1UL << CAN_F12R1_FB8_Pos)                    /*!< 0x00000100 */
4567  #define CAN_F12R1_FB8          CAN_F12R1_FB8_Msk                               /*!<Filter bit 8 */
4568  #define CAN_F12R1_FB9_Pos      (9U)
4569  #define CAN_F12R1_FB9_Msk      (0x1UL << CAN_F12R1_FB9_Pos)                    /*!< 0x00000200 */
4570  #define CAN_F12R1_FB9          CAN_F12R1_FB9_Msk                               /*!<Filter bit 9 */
4571  #define CAN_F12R1_FB10_Pos     (10U)
4572  #define CAN_F12R1_FB10_Msk     (0x1UL << CAN_F12R1_FB10_Pos)                   /*!< 0x00000400 */
4573  #define CAN_F12R1_FB10         CAN_F12R1_FB10_Msk                              /*!<Filter bit 10 */
4574  #define CAN_F12R1_FB11_Pos     (11U)
4575  #define CAN_F12R1_FB11_Msk     (0x1UL << CAN_F12R1_FB11_Pos)                   /*!< 0x00000800 */
4576  #define CAN_F12R1_FB11         CAN_F12R1_FB11_Msk                              /*!<Filter bit 11 */
4577  #define CAN_F12R1_FB12_Pos     (12U)
4578  #define CAN_F12R1_FB12_Msk     (0x1UL << CAN_F12R1_FB12_Pos)                   /*!< 0x00001000 */
4579  #define CAN_F12R1_FB12         CAN_F12R1_FB12_Msk                              /*!<Filter bit 12 */
4580  #define CAN_F12R1_FB13_Pos     (13U)
4581  #define CAN_F12R1_FB13_Msk     (0x1UL << CAN_F12R1_FB13_Pos)                   /*!< 0x00002000 */
4582  #define CAN_F12R1_FB13         CAN_F12R1_FB13_Msk                              /*!<Filter bit 13 */
4583  #define CAN_F12R1_FB14_Pos     (14U)
4584  #define CAN_F12R1_FB14_Msk     (0x1UL << CAN_F12R1_FB14_Pos)                   /*!< 0x00004000 */
4585  #define CAN_F12R1_FB14         CAN_F12R1_FB14_Msk                              /*!<Filter bit 14 */
4586  #define CAN_F12R1_FB15_Pos     (15U)
4587  #define CAN_F12R1_FB15_Msk     (0x1UL << CAN_F12R1_FB15_Pos)                   /*!< 0x00008000 */
4588  #define CAN_F12R1_FB15         CAN_F12R1_FB15_Msk                              /*!<Filter bit 15 */
4589  #define CAN_F12R1_FB16_Pos     (16U)
4590  #define CAN_F12R1_FB16_Msk     (0x1UL << CAN_F12R1_FB16_Pos)                   /*!< 0x00010000 */
4591  #define CAN_F12R1_FB16         CAN_F12R1_FB16_Msk                              /*!<Filter bit 16 */
4592  #define CAN_F12R1_FB17_Pos     (17U)
4593  #define CAN_F12R1_FB17_Msk     (0x1UL << CAN_F12R1_FB17_Pos)                   /*!< 0x00020000 */
4594  #define CAN_F12R1_FB17         CAN_F12R1_FB17_Msk                              /*!<Filter bit 17 */
4595  #define CAN_F12R1_FB18_Pos     (18U)
4596  #define CAN_F12R1_FB18_Msk     (0x1UL << CAN_F12R1_FB18_Pos)                   /*!< 0x00040000 */
4597  #define CAN_F12R1_FB18         CAN_F12R1_FB18_Msk                              /*!<Filter bit 18 */
4598  #define CAN_F12R1_FB19_Pos     (19U)
4599  #define CAN_F12R1_FB19_Msk     (0x1UL << CAN_F12R1_FB19_Pos)                   /*!< 0x00080000 */
4600  #define CAN_F12R1_FB19         CAN_F12R1_FB19_Msk                              /*!<Filter bit 19 */
4601  #define CAN_F12R1_FB20_Pos     (20U)
4602  #define CAN_F12R1_FB20_Msk     (0x1UL << CAN_F12R1_FB20_Pos)                   /*!< 0x00100000 */
4603  #define CAN_F12R1_FB20         CAN_F12R1_FB20_Msk                              /*!<Filter bit 20 */
4604  #define CAN_F12R1_FB21_Pos     (21U)
4605  #define CAN_F12R1_FB21_Msk     (0x1UL << CAN_F12R1_FB21_Pos)                   /*!< 0x00200000 */
4606  #define CAN_F12R1_FB21         CAN_F12R1_FB21_Msk                              /*!<Filter bit 21 */
4607  #define CAN_F12R1_FB22_Pos     (22U)
4608  #define CAN_F12R1_FB22_Msk     (0x1UL << CAN_F12R1_FB22_Pos)                   /*!< 0x00400000 */
4609  #define CAN_F12R1_FB22         CAN_F12R1_FB22_Msk                              /*!<Filter bit 22 */
4610  #define CAN_F12R1_FB23_Pos     (23U)
4611  #define CAN_F12R1_FB23_Msk     (0x1UL << CAN_F12R1_FB23_Pos)                   /*!< 0x00800000 */
4612  #define CAN_F12R1_FB23         CAN_F12R1_FB23_Msk                              /*!<Filter bit 23 */
4613  #define CAN_F12R1_FB24_Pos     (24U)
4614  #define CAN_F12R1_FB24_Msk     (0x1UL << CAN_F12R1_FB24_Pos)                   /*!< 0x01000000 */
4615  #define CAN_F12R1_FB24         CAN_F12R1_FB24_Msk                              /*!<Filter bit 24 */
4616  #define CAN_F12R1_FB25_Pos     (25U)
4617  #define CAN_F12R1_FB25_Msk     (0x1UL << CAN_F12R1_FB25_Pos)                   /*!< 0x02000000 */
4618  #define CAN_F12R1_FB25         CAN_F12R1_FB25_Msk                              /*!<Filter bit 25 */
4619  #define CAN_F12R1_FB26_Pos     (26U)
4620  #define CAN_F12R1_FB26_Msk     (0x1UL << CAN_F12R1_FB26_Pos)                   /*!< 0x04000000 */
4621  #define CAN_F12R1_FB26         CAN_F12R1_FB26_Msk                              /*!<Filter bit 26 */
4622  #define CAN_F12R1_FB27_Pos     (27U)
4623  #define CAN_F12R1_FB27_Msk     (0x1UL << CAN_F12R1_FB27_Pos)                   /*!< 0x08000000 */
4624  #define CAN_F12R1_FB27         CAN_F12R1_FB27_Msk                              /*!<Filter bit 27 */
4625  #define CAN_F12R1_FB28_Pos     (28U)
4626  #define CAN_F12R1_FB28_Msk     (0x1UL << CAN_F12R1_FB28_Pos)                   /*!< 0x10000000 */
4627  #define CAN_F12R1_FB28         CAN_F12R1_FB28_Msk                              /*!<Filter bit 28 */
4628  #define CAN_F12R1_FB29_Pos     (29U)
4629  #define CAN_F12R1_FB29_Msk     (0x1UL << CAN_F12R1_FB29_Pos)                   /*!< 0x20000000 */
4630  #define CAN_F12R1_FB29         CAN_F12R1_FB29_Msk                              /*!<Filter bit 29 */
4631  #define CAN_F12R1_FB30_Pos     (30U)
4632  #define CAN_F12R1_FB30_Msk     (0x1UL << CAN_F12R1_FB30_Pos)                   /*!< 0x40000000 */
4633  #define CAN_F12R1_FB30         CAN_F12R1_FB30_Msk                              /*!<Filter bit 30 */
4634  #define CAN_F12R1_FB31_Pos     (31U)
4635  #define CAN_F12R1_FB31_Msk     (0x1UL << CAN_F12R1_FB31_Pos)                   /*!< 0x80000000 */
4636  #define CAN_F12R1_FB31         CAN_F12R1_FB31_Msk                              /*!<Filter bit 31 */
4637  
4638  /*******************  Bit definition for CAN_F13R1 register  ******************/
4639  #define CAN_F13R1_FB0_Pos      (0U)
4640  #define CAN_F13R1_FB0_Msk      (0x1UL << CAN_F13R1_FB0_Pos)                    /*!< 0x00000001 */
4641  #define CAN_F13R1_FB0          CAN_F13R1_FB0_Msk                               /*!<Filter bit 0 */
4642  #define CAN_F13R1_FB1_Pos      (1U)
4643  #define CAN_F13R1_FB1_Msk      (0x1UL << CAN_F13R1_FB1_Pos)                    /*!< 0x00000002 */
4644  #define CAN_F13R1_FB1          CAN_F13R1_FB1_Msk                               /*!<Filter bit 1 */
4645  #define CAN_F13R1_FB2_Pos      (2U)
4646  #define CAN_F13R1_FB2_Msk      (0x1UL << CAN_F13R1_FB2_Pos)                    /*!< 0x00000004 */
4647  #define CAN_F13R1_FB2          CAN_F13R1_FB2_Msk                               /*!<Filter bit 2 */
4648  #define CAN_F13R1_FB3_Pos      (3U)
4649  #define CAN_F13R1_FB3_Msk      (0x1UL << CAN_F13R1_FB3_Pos)                    /*!< 0x00000008 */
4650  #define CAN_F13R1_FB3          CAN_F13R1_FB3_Msk                               /*!<Filter bit 3 */
4651  #define CAN_F13R1_FB4_Pos      (4U)
4652  #define CAN_F13R1_FB4_Msk      (0x1UL << CAN_F13R1_FB4_Pos)                    /*!< 0x00000010 */
4653  #define CAN_F13R1_FB4          CAN_F13R1_FB4_Msk                               /*!<Filter bit 4 */
4654  #define CAN_F13R1_FB5_Pos      (5U)
4655  #define CAN_F13R1_FB5_Msk      (0x1UL << CAN_F13R1_FB5_Pos)                    /*!< 0x00000020 */
4656  #define CAN_F13R1_FB5          CAN_F13R1_FB5_Msk                               /*!<Filter bit 5 */
4657  #define CAN_F13R1_FB6_Pos      (6U)
4658  #define CAN_F13R1_FB6_Msk      (0x1UL << CAN_F13R1_FB6_Pos)                    /*!< 0x00000040 */
4659  #define CAN_F13R1_FB6          CAN_F13R1_FB6_Msk                               /*!<Filter bit 6 */
4660  #define CAN_F13R1_FB7_Pos      (7U)
4661  #define CAN_F13R1_FB7_Msk      (0x1UL << CAN_F13R1_FB7_Pos)                    /*!< 0x00000080 */
4662  #define CAN_F13R1_FB7          CAN_F13R1_FB7_Msk                               /*!<Filter bit 7 */
4663  #define CAN_F13R1_FB8_Pos      (8U)
4664  #define CAN_F13R1_FB8_Msk      (0x1UL << CAN_F13R1_FB8_Pos)                    /*!< 0x00000100 */
4665  #define CAN_F13R1_FB8          CAN_F13R1_FB8_Msk                               /*!<Filter bit 8 */
4666  #define CAN_F13R1_FB9_Pos      (9U)
4667  #define CAN_F13R1_FB9_Msk      (0x1UL << CAN_F13R1_FB9_Pos)                    /*!< 0x00000200 */
4668  #define CAN_F13R1_FB9          CAN_F13R1_FB9_Msk                               /*!<Filter bit 9 */
4669  #define CAN_F13R1_FB10_Pos     (10U)
4670  #define CAN_F13R1_FB10_Msk     (0x1UL << CAN_F13R1_FB10_Pos)                   /*!< 0x00000400 */
4671  #define CAN_F13R1_FB10         CAN_F13R1_FB10_Msk                              /*!<Filter bit 10 */
4672  #define CAN_F13R1_FB11_Pos     (11U)
4673  #define CAN_F13R1_FB11_Msk     (0x1UL << CAN_F13R1_FB11_Pos)                   /*!< 0x00000800 */
4674  #define CAN_F13R1_FB11         CAN_F13R1_FB11_Msk                              /*!<Filter bit 11 */
4675  #define CAN_F13R1_FB12_Pos     (12U)
4676  #define CAN_F13R1_FB12_Msk     (0x1UL << CAN_F13R1_FB12_Pos)                   /*!< 0x00001000 */
4677  #define CAN_F13R1_FB12         CAN_F13R1_FB12_Msk                              /*!<Filter bit 12 */
4678  #define CAN_F13R1_FB13_Pos     (13U)
4679  #define CAN_F13R1_FB13_Msk     (0x1UL << CAN_F13R1_FB13_Pos)                   /*!< 0x00002000 */
4680  #define CAN_F13R1_FB13         CAN_F13R1_FB13_Msk                              /*!<Filter bit 13 */
4681  #define CAN_F13R1_FB14_Pos     (14U)
4682  #define CAN_F13R1_FB14_Msk     (0x1UL << CAN_F13R1_FB14_Pos)                   /*!< 0x00004000 */
4683  #define CAN_F13R1_FB14         CAN_F13R1_FB14_Msk                              /*!<Filter bit 14 */
4684  #define CAN_F13R1_FB15_Pos     (15U)
4685  #define CAN_F13R1_FB15_Msk     (0x1UL << CAN_F13R1_FB15_Pos)                   /*!< 0x00008000 */
4686  #define CAN_F13R1_FB15         CAN_F13R1_FB15_Msk                              /*!<Filter bit 15 */
4687  #define CAN_F13R1_FB16_Pos     (16U)
4688  #define CAN_F13R1_FB16_Msk     (0x1UL << CAN_F13R1_FB16_Pos)                   /*!< 0x00010000 */
4689  #define CAN_F13R1_FB16         CAN_F13R1_FB16_Msk                              /*!<Filter bit 16 */
4690  #define CAN_F13R1_FB17_Pos     (17U)
4691  #define CAN_F13R1_FB17_Msk     (0x1UL << CAN_F13R1_FB17_Pos)                   /*!< 0x00020000 */
4692  #define CAN_F13R1_FB17         CAN_F13R1_FB17_Msk                              /*!<Filter bit 17 */
4693  #define CAN_F13R1_FB18_Pos     (18U)
4694  #define CAN_F13R1_FB18_Msk     (0x1UL << CAN_F13R1_FB18_Pos)                   /*!< 0x00040000 */
4695  #define CAN_F13R1_FB18         CAN_F13R1_FB18_Msk                              /*!<Filter bit 18 */
4696  #define CAN_F13R1_FB19_Pos     (19U)
4697  #define CAN_F13R1_FB19_Msk     (0x1UL << CAN_F13R1_FB19_Pos)                   /*!< 0x00080000 */
4698  #define CAN_F13R1_FB19         CAN_F13R1_FB19_Msk                              /*!<Filter bit 19 */
4699  #define CAN_F13R1_FB20_Pos     (20U)
4700  #define CAN_F13R1_FB20_Msk     (0x1UL << CAN_F13R1_FB20_Pos)                   /*!< 0x00100000 */
4701  #define CAN_F13R1_FB20         CAN_F13R1_FB20_Msk                              /*!<Filter bit 20 */
4702  #define CAN_F13R1_FB21_Pos     (21U)
4703  #define CAN_F13R1_FB21_Msk     (0x1UL << CAN_F13R1_FB21_Pos)                   /*!< 0x00200000 */
4704  #define CAN_F13R1_FB21         CAN_F13R1_FB21_Msk                              /*!<Filter bit 21 */
4705  #define CAN_F13R1_FB22_Pos     (22U)
4706  #define CAN_F13R1_FB22_Msk     (0x1UL << CAN_F13R1_FB22_Pos)                   /*!< 0x00400000 */
4707  #define CAN_F13R1_FB22         CAN_F13R1_FB22_Msk                              /*!<Filter bit 22 */
4708  #define CAN_F13R1_FB23_Pos     (23U)
4709  #define CAN_F13R1_FB23_Msk     (0x1UL << CAN_F13R1_FB23_Pos)                   /*!< 0x00800000 */
4710  #define CAN_F13R1_FB23         CAN_F13R1_FB23_Msk                              /*!<Filter bit 23 */
4711  #define CAN_F13R1_FB24_Pos     (24U)
4712  #define CAN_F13R1_FB24_Msk     (0x1UL << CAN_F13R1_FB24_Pos)                   /*!< 0x01000000 */
4713  #define CAN_F13R1_FB24         CAN_F13R1_FB24_Msk                              /*!<Filter bit 24 */
4714  #define CAN_F13R1_FB25_Pos     (25U)
4715  #define CAN_F13R1_FB25_Msk     (0x1UL << CAN_F13R1_FB25_Pos)                   /*!< 0x02000000 */
4716  #define CAN_F13R1_FB25         CAN_F13R1_FB25_Msk                              /*!<Filter bit 25 */
4717  #define CAN_F13R1_FB26_Pos     (26U)
4718  #define CAN_F13R1_FB26_Msk     (0x1UL << CAN_F13R1_FB26_Pos)                   /*!< 0x04000000 */
4719  #define CAN_F13R1_FB26         CAN_F13R1_FB26_Msk                              /*!<Filter bit 26 */
4720  #define CAN_F13R1_FB27_Pos     (27U)
4721  #define CAN_F13R1_FB27_Msk     (0x1UL << CAN_F13R1_FB27_Pos)                   /*!< 0x08000000 */
4722  #define CAN_F13R1_FB27         CAN_F13R1_FB27_Msk                              /*!<Filter bit 27 */
4723  #define CAN_F13R1_FB28_Pos     (28U)
4724  #define CAN_F13R1_FB28_Msk     (0x1UL << CAN_F13R1_FB28_Pos)                   /*!< 0x10000000 */
4725  #define CAN_F13R1_FB28         CAN_F13R1_FB28_Msk                              /*!<Filter bit 28 */
4726  #define CAN_F13R1_FB29_Pos     (29U)
4727  #define CAN_F13R1_FB29_Msk     (0x1UL << CAN_F13R1_FB29_Pos)                   /*!< 0x20000000 */
4728  #define CAN_F13R1_FB29         CAN_F13R1_FB29_Msk                              /*!<Filter bit 29 */
4729  #define CAN_F13R1_FB30_Pos     (30U)
4730  #define CAN_F13R1_FB30_Msk     (0x1UL << CAN_F13R1_FB30_Pos)                   /*!< 0x40000000 */
4731  #define CAN_F13R1_FB30         CAN_F13R1_FB30_Msk                              /*!<Filter bit 30 */
4732  #define CAN_F13R1_FB31_Pos     (31U)
4733  #define CAN_F13R1_FB31_Msk     (0x1UL << CAN_F13R1_FB31_Pos)                   /*!< 0x80000000 */
4734  #define CAN_F13R1_FB31         CAN_F13R1_FB31_Msk                              /*!<Filter bit 31 */
4735  
4736  /*******************  Bit definition for CAN_F0R2 register  *******************/
4737  #define CAN_F0R2_FB0_Pos       (0U)
4738  #define CAN_F0R2_FB0_Msk       (0x1UL << CAN_F0R2_FB0_Pos)                     /*!< 0x00000001 */
4739  #define CAN_F0R2_FB0           CAN_F0R2_FB0_Msk                                /*!<Filter bit 0 */
4740  #define CAN_F0R2_FB1_Pos       (1U)
4741  #define CAN_F0R2_FB1_Msk       (0x1UL << CAN_F0R2_FB1_Pos)                     /*!< 0x00000002 */
4742  #define CAN_F0R2_FB1           CAN_F0R2_FB1_Msk                                /*!<Filter bit 1 */
4743  #define CAN_F0R2_FB2_Pos       (2U)
4744  #define CAN_F0R2_FB2_Msk       (0x1UL << CAN_F0R2_FB2_Pos)                     /*!< 0x00000004 */
4745  #define CAN_F0R2_FB2           CAN_F0R2_FB2_Msk                                /*!<Filter bit 2 */
4746  #define CAN_F0R2_FB3_Pos       (3U)
4747  #define CAN_F0R2_FB3_Msk       (0x1UL << CAN_F0R2_FB3_Pos)                     /*!< 0x00000008 */
4748  #define CAN_F0R2_FB3           CAN_F0R2_FB3_Msk                                /*!<Filter bit 3 */
4749  #define CAN_F0R2_FB4_Pos       (4U)
4750  #define CAN_F0R2_FB4_Msk       (0x1UL << CAN_F0R2_FB4_Pos)                     /*!< 0x00000010 */
4751  #define CAN_F0R2_FB4           CAN_F0R2_FB4_Msk                                /*!<Filter bit 4 */
4752  #define CAN_F0R2_FB5_Pos       (5U)
4753  #define CAN_F0R2_FB5_Msk       (0x1UL << CAN_F0R2_FB5_Pos)                     /*!< 0x00000020 */
4754  #define CAN_F0R2_FB5           CAN_F0R2_FB5_Msk                                /*!<Filter bit 5 */
4755  #define CAN_F0R2_FB6_Pos       (6U)
4756  #define CAN_F0R2_FB6_Msk       (0x1UL << CAN_F0R2_FB6_Pos)                     /*!< 0x00000040 */
4757  #define CAN_F0R2_FB6           CAN_F0R2_FB6_Msk                                /*!<Filter bit 6 */
4758  #define CAN_F0R2_FB7_Pos       (7U)
4759  #define CAN_F0R2_FB7_Msk       (0x1UL << CAN_F0R2_FB7_Pos)                     /*!< 0x00000080 */
4760  #define CAN_F0R2_FB7           CAN_F0R2_FB7_Msk                                /*!<Filter bit 7 */
4761  #define CAN_F0R2_FB8_Pos       (8U)
4762  #define CAN_F0R2_FB8_Msk       (0x1UL << CAN_F0R2_FB8_Pos)                     /*!< 0x00000100 */
4763  #define CAN_F0R2_FB8           CAN_F0R2_FB8_Msk                                /*!<Filter bit 8 */
4764  #define CAN_F0R2_FB9_Pos       (9U)
4765  #define CAN_F0R2_FB9_Msk       (0x1UL << CAN_F0R2_FB9_Pos)                     /*!< 0x00000200 */
4766  #define CAN_F0R2_FB9           CAN_F0R2_FB9_Msk                                /*!<Filter bit 9 */
4767  #define CAN_F0R2_FB10_Pos      (10U)
4768  #define CAN_F0R2_FB10_Msk      (0x1UL << CAN_F0R2_FB10_Pos)                    /*!< 0x00000400 */
4769  #define CAN_F0R2_FB10          CAN_F0R2_FB10_Msk                               /*!<Filter bit 10 */
4770  #define CAN_F0R2_FB11_Pos      (11U)
4771  #define CAN_F0R2_FB11_Msk      (0x1UL << CAN_F0R2_FB11_Pos)                    /*!< 0x00000800 */
4772  #define CAN_F0R2_FB11          CAN_F0R2_FB11_Msk                               /*!<Filter bit 11 */
4773  #define CAN_F0R2_FB12_Pos      (12U)
4774  #define CAN_F0R2_FB12_Msk      (0x1UL << CAN_F0R2_FB12_Pos)                    /*!< 0x00001000 */
4775  #define CAN_F0R2_FB12          CAN_F0R2_FB12_Msk                               /*!<Filter bit 12 */
4776  #define CAN_F0R2_FB13_Pos      (13U)
4777  #define CAN_F0R2_FB13_Msk      (0x1UL << CAN_F0R2_FB13_Pos)                    /*!< 0x00002000 */
4778  #define CAN_F0R2_FB13          CAN_F0R2_FB13_Msk                               /*!<Filter bit 13 */
4779  #define CAN_F0R2_FB14_Pos      (14U)
4780  #define CAN_F0R2_FB14_Msk      (0x1UL << CAN_F0R2_FB14_Pos)                    /*!< 0x00004000 */
4781  #define CAN_F0R2_FB14          CAN_F0R2_FB14_Msk                               /*!<Filter bit 14 */
4782  #define CAN_F0R2_FB15_Pos      (15U)
4783  #define CAN_F0R2_FB15_Msk      (0x1UL << CAN_F0R2_FB15_Pos)                    /*!< 0x00008000 */
4784  #define CAN_F0R2_FB15          CAN_F0R2_FB15_Msk                               /*!<Filter bit 15 */
4785  #define CAN_F0R2_FB16_Pos      (16U)
4786  #define CAN_F0R2_FB16_Msk      (0x1UL << CAN_F0R2_FB16_Pos)                    /*!< 0x00010000 */
4787  #define CAN_F0R2_FB16          CAN_F0R2_FB16_Msk                               /*!<Filter bit 16 */
4788  #define CAN_F0R2_FB17_Pos      (17U)
4789  #define CAN_F0R2_FB17_Msk      (0x1UL << CAN_F0R2_FB17_Pos)                    /*!< 0x00020000 */
4790  #define CAN_F0R2_FB17          CAN_F0R2_FB17_Msk                               /*!<Filter bit 17 */
4791  #define CAN_F0R2_FB18_Pos      (18U)
4792  #define CAN_F0R2_FB18_Msk      (0x1UL << CAN_F0R2_FB18_Pos)                    /*!< 0x00040000 */
4793  #define CAN_F0R2_FB18          CAN_F0R2_FB18_Msk                               /*!<Filter bit 18 */
4794  #define CAN_F0R2_FB19_Pos      (19U)
4795  #define CAN_F0R2_FB19_Msk      (0x1UL << CAN_F0R2_FB19_Pos)                    /*!< 0x00080000 */
4796  #define CAN_F0R2_FB19          CAN_F0R2_FB19_Msk                               /*!<Filter bit 19 */
4797  #define CAN_F0R2_FB20_Pos      (20U)
4798  #define CAN_F0R2_FB20_Msk      (0x1UL << CAN_F0R2_FB20_Pos)                    /*!< 0x00100000 */
4799  #define CAN_F0R2_FB20          CAN_F0R2_FB20_Msk                               /*!<Filter bit 20 */
4800  #define CAN_F0R2_FB21_Pos      (21U)
4801  #define CAN_F0R2_FB21_Msk      (0x1UL << CAN_F0R2_FB21_Pos)                    /*!< 0x00200000 */
4802  #define CAN_F0R2_FB21          CAN_F0R2_FB21_Msk                               /*!<Filter bit 21 */
4803  #define CAN_F0R2_FB22_Pos      (22U)
4804  #define CAN_F0R2_FB22_Msk      (0x1UL << CAN_F0R2_FB22_Pos)                    /*!< 0x00400000 */
4805  #define CAN_F0R2_FB22          CAN_F0R2_FB22_Msk                               /*!<Filter bit 22 */
4806  #define CAN_F0R2_FB23_Pos      (23U)
4807  #define CAN_F0R2_FB23_Msk      (0x1UL << CAN_F0R2_FB23_Pos)                    /*!< 0x00800000 */
4808  #define CAN_F0R2_FB23          CAN_F0R2_FB23_Msk                               /*!<Filter bit 23 */
4809  #define CAN_F0R2_FB24_Pos      (24U)
4810  #define CAN_F0R2_FB24_Msk      (0x1UL << CAN_F0R2_FB24_Pos)                    /*!< 0x01000000 */
4811  #define CAN_F0R2_FB24          CAN_F0R2_FB24_Msk                               /*!<Filter bit 24 */
4812  #define CAN_F0R2_FB25_Pos      (25U)
4813  #define CAN_F0R2_FB25_Msk      (0x1UL << CAN_F0R2_FB25_Pos)                    /*!< 0x02000000 */
4814  #define CAN_F0R2_FB25          CAN_F0R2_FB25_Msk                               /*!<Filter bit 25 */
4815  #define CAN_F0R2_FB26_Pos      (26U)
4816  #define CAN_F0R2_FB26_Msk      (0x1UL << CAN_F0R2_FB26_Pos)                    /*!< 0x04000000 */
4817  #define CAN_F0R2_FB26          CAN_F0R2_FB26_Msk                               /*!<Filter bit 26 */
4818  #define CAN_F0R2_FB27_Pos      (27U)
4819  #define CAN_F0R2_FB27_Msk      (0x1UL << CAN_F0R2_FB27_Pos)                    /*!< 0x08000000 */
4820  #define CAN_F0R2_FB27          CAN_F0R2_FB27_Msk                               /*!<Filter bit 27 */
4821  #define CAN_F0R2_FB28_Pos      (28U)
4822  #define CAN_F0R2_FB28_Msk      (0x1UL << CAN_F0R2_FB28_Pos)                    /*!< 0x10000000 */
4823  #define CAN_F0R2_FB28          CAN_F0R2_FB28_Msk                               /*!<Filter bit 28 */
4824  #define CAN_F0R2_FB29_Pos      (29U)
4825  #define CAN_F0R2_FB29_Msk      (0x1UL << CAN_F0R2_FB29_Pos)                    /*!< 0x20000000 */
4826  #define CAN_F0R2_FB29          CAN_F0R2_FB29_Msk                               /*!<Filter bit 29 */
4827  #define CAN_F0R2_FB30_Pos      (30U)
4828  #define CAN_F0R2_FB30_Msk      (0x1UL << CAN_F0R2_FB30_Pos)                    /*!< 0x40000000 */
4829  #define CAN_F0R2_FB30          CAN_F0R2_FB30_Msk                               /*!<Filter bit 30 */
4830  #define CAN_F0R2_FB31_Pos      (31U)
4831  #define CAN_F0R2_FB31_Msk      (0x1UL << CAN_F0R2_FB31_Pos)                    /*!< 0x80000000 */
4832  #define CAN_F0R2_FB31          CAN_F0R2_FB31_Msk                               /*!<Filter bit 31 */
4833  
4834  /*******************  Bit definition for CAN_F1R2 register  *******************/
4835  #define CAN_F1R2_FB0_Pos       (0U)
4836  #define CAN_F1R2_FB0_Msk       (0x1UL << CAN_F1R2_FB0_Pos)                     /*!< 0x00000001 */
4837  #define CAN_F1R2_FB0           CAN_F1R2_FB0_Msk                                /*!<Filter bit 0 */
4838  #define CAN_F1R2_FB1_Pos       (1U)
4839  #define CAN_F1R2_FB1_Msk       (0x1UL << CAN_F1R2_FB1_Pos)                     /*!< 0x00000002 */
4840  #define CAN_F1R2_FB1           CAN_F1R2_FB1_Msk                                /*!<Filter bit 1 */
4841  #define CAN_F1R2_FB2_Pos       (2U)
4842  #define CAN_F1R2_FB2_Msk       (0x1UL << CAN_F1R2_FB2_Pos)                     /*!< 0x00000004 */
4843  #define CAN_F1R2_FB2           CAN_F1R2_FB2_Msk                                /*!<Filter bit 2 */
4844  #define CAN_F1R2_FB3_Pos       (3U)
4845  #define CAN_F1R2_FB3_Msk       (0x1UL << CAN_F1R2_FB3_Pos)                     /*!< 0x00000008 */
4846  #define CAN_F1R2_FB3           CAN_F1R2_FB3_Msk                                /*!<Filter bit 3 */
4847  #define CAN_F1R2_FB4_Pos       (4U)
4848  #define CAN_F1R2_FB4_Msk       (0x1UL << CAN_F1R2_FB4_Pos)                     /*!< 0x00000010 */
4849  #define CAN_F1R2_FB4           CAN_F1R2_FB4_Msk                                /*!<Filter bit 4 */
4850  #define CAN_F1R2_FB5_Pos       (5U)
4851  #define CAN_F1R2_FB5_Msk       (0x1UL << CAN_F1R2_FB5_Pos)                     /*!< 0x00000020 */
4852  #define CAN_F1R2_FB5           CAN_F1R2_FB5_Msk                                /*!<Filter bit 5 */
4853  #define CAN_F1R2_FB6_Pos       (6U)
4854  #define CAN_F1R2_FB6_Msk       (0x1UL << CAN_F1R2_FB6_Pos)                     /*!< 0x00000040 */
4855  #define CAN_F1R2_FB6           CAN_F1R2_FB6_Msk                                /*!<Filter bit 6 */
4856  #define CAN_F1R2_FB7_Pos       (7U)
4857  #define CAN_F1R2_FB7_Msk       (0x1UL << CAN_F1R2_FB7_Pos)                     /*!< 0x00000080 */
4858  #define CAN_F1R2_FB7           CAN_F1R2_FB7_Msk                                /*!<Filter bit 7 */
4859  #define CAN_F1R2_FB8_Pos       (8U)
4860  #define CAN_F1R2_FB8_Msk       (0x1UL << CAN_F1R2_FB8_Pos)                     /*!< 0x00000100 */
4861  #define CAN_F1R2_FB8           CAN_F1R2_FB8_Msk                                /*!<Filter bit 8 */
4862  #define CAN_F1R2_FB9_Pos       (9U)
4863  #define CAN_F1R2_FB9_Msk       (0x1UL << CAN_F1R2_FB9_Pos)                     /*!< 0x00000200 */
4864  #define CAN_F1R2_FB9           CAN_F1R2_FB9_Msk                                /*!<Filter bit 9 */
4865  #define CAN_F1R2_FB10_Pos      (10U)
4866  #define CAN_F1R2_FB10_Msk      (0x1UL << CAN_F1R2_FB10_Pos)                    /*!< 0x00000400 */
4867  #define CAN_F1R2_FB10          CAN_F1R2_FB10_Msk                               /*!<Filter bit 10 */
4868  #define CAN_F1R2_FB11_Pos      (11U)
4869  #define CAN_F1R2_FB11_Msk      (0x1UL << CAN_F1R2_FB11_Pos)                    /*!< 0x00000800 */
4870  #define CAN_F1R2_FB11          CAN_F1R2_FB11_Msk                               /*!<Filter bit 11 */
4871  #define CAN_F1R2_FB12_Pos      (12U)
4872  #define CAN_F1R2_FB12_Msk      (0x1UL << CAN_F1R2_FB12_Pos)                    /*!< 0x00001000 */
4873  #define CAN_F1R2_FB12          CAN_F1R2_FB12_Msk                               /*!<Filter bit 12 */
4874  #define CAN_F1R2_FB13_Pos      (13U)
4875  #define CAN_F1R2_FB13_Msk      (0x1UL << CAN_F1R2_FB13_Pos)                    /*!< 0x00002000 */
4876  #define CAN_F1R2_FB13          CAN_F1R2_FB13_Msk                               /*!<Filter bit 13 */
4877  #define CAN_F1R2_FB14_Pos      (14U)
4878  #define CAN_F1R2_FB14_Msk      (0x1UL << CAN_F1R2_FB14_Pos)                    /*!< 0x00004000 */
4879  #define CAN_F1R2_FB14          CAN_F1R2_FB14_Msk                               /*!<Filter bit 14 */
4880  #define CAN_F1R2_FB15_Pos      (15U)
4881  #define CAN_F1R2_FB15_Msk      (0x1UL << CAN_F1R2_FB15_Pos)                    /*!< 0x00008000 */
4882  #define CAN_F1R2_FB15          CAN_F1R2_FB15_Msk                               /*!<Filter bit 15 */
4883  #define CAN_F1R2_FB16_Pos      (16U)
4884  #define CAN_F1R2_FB16_Msk      (0x1UL << CAN_F1R2_FB16_Pos)                    /*!< 0x00010000 */
4885  #define CAN_F1R2_FB16          CAN_F1R2_FB16_Msk                               /*!<Filter bit 16 */
4886  #define CAN_F1R2_FB17_Pos      (17U)
4887  #define CAN_F1R2_FB17_Msk      (0x1UL << CAN_F1R2_FB17_Pos)                    /*!< 0x00020000 */
4888  #define CAN_F1R2_FB17          CAN_F1R2_FB17_Msk                               /*!<Filter bit 17 */
4889  #define CAN_F1R2_FB18_Pos      (18U)
4890  #define CAN_F1R2_FB18_Msk      (0x1UL << CAN_F1R2_FB18_Pos)                    /*!< 0x00040000 */
4891  #define CAN_F1R2_FB18          CAN_F1R2_FB18_Msk                               /*!<Filter bit 18 */
4892  #define CAN_F1R2_FB19_Pos      (19U)
4893  #define CAN_F1R2_FB19_Msk      (0x1UL << CAN_F1R2_FB19_Pos)                    /*!< 0x00080000 */
4894  #define CAN_F1R2_FB19          CAN_F1R2_FB19_Msk                               /*!<Filter bit 19 */
4895  #define CAN_F1R2_FB20_Pos      (20U)
4896  #define CAN_F1R2_FB20_Msk      (0x1UL << CAN_F1R2_FB20_Pos)                    /*!< 0x00100000 */
4897  #define CAN_F1R2_FB20          CAN_F1R2_FB20_Msk                               /*!<Filter bit 20 */
4898  #define CAN_F1R2_FB21_Pos      (21U)
4899  #define CAN_F1R2_FB21_Msk      (0x1UL << CAN_F1R2_FB21_Pos)                    /*!< 0x00200000 */
4900  #define CAN_F1R2_FB21          CAN_F1R2_FB21_Msk                               /*!<Filter bit 21 */
4901  #define CAN_F1R2_FB22_Pos      (22U)
4902  #define CAN_F1R2_FB22_Msk      (0x1UL << CAN_F1R2_FB22_Pos)                    /*!< 0x00400000 */
4903  #define CAN_F1R2_FB22          CAN_F1R2_FB22_Msk                               /*!<Filter bit 22 */
4904  #define CAN_F1R2_FB23_Pos      (23U)
4905  #define CAN_F1R2_FB23_Msk      (0x1UL << CAN_F1R2_FB23_Pos)                    /*!< 0x00800000 */
4906  #define CAN_F1R2_FB23          CAN_F1R2_FB23_Msk                               /*!<Filter bit 23 */
4907  #define CAN_F1R2_FB24_Pos      (24U)
4908  #define CAN_F1R2_FB24_Msk      (0x1UL << CAN_F1R2_FB24_Pos)                    /*!< 0x01000000 */
4909  #define CAN_F1R2_FB24          CAN_F1R2_FB24_Msk                               /*!<Filter bit 24 */
4910  #define CAN_F1R2_FB25_Pos      (25U)
4911  #define CAN_F1R2_FB25_Msk      (0x1UL << CAN_F1R2_FB25_Pos)                    /*!< 0x02000000 */
4912  #define CAN_F1R2_FB25          CAN_F1R2_FB25_Msk                               /*!<Filter bit 25 */
4913  #define CAN_F1R2_FB26_Pos      (26U)
4914  #define CAN_F1R2_FB26_Msk      (0x1UL << CAN_F1R2_FB26_Pos)                    /*!< 0x04000000 */
4915  #define CAN_F1R2_FB26          CAN_F1R2_FB26_Msk                               /*!<Filter bit 26 */
4916  #define CAN_F1R2_FB27_Pos      (27U)
4917  #define CAN_F1R2_FB27_Msk      (0x1UL << CAN_F1R2_FB27_Pos)                    /*!< 0x08000000 */
4918  #define CAN_F1R2_FB27          CAN_F1R2_FB27_Msk                               /*!<Filter bit 27 */
4919  #define CAN_F1R2_FB28_Pos      (28U)
4920  #define CAN_F1R2_FB28_Msk      (0x1UL << CAN_F1R2_FB28_Pos)                    /*!< 0x10000000 */
4921  #define CAN_F1R2_FB28          CAN_F1R2_FB28_Msk                               /*!<Filter bit 28 */
4922  #define CAN_F1R2_FB29_Pos      (29U)
4923  #define CAN_F1R2_FB29_Msk      (0x1UL << CAN_F1R2_FB29_Pos)                    /*!< 0x20000000 */
4924  #define CAN_F1R2_FB29          CAN_F1R2_FB29_Msk                               /*!<Filter bit 29 */
4925  #define CAN_F1R2_FB30_Pos      (30U)
4926  #define CAN_F1R2_FB30_Msk      (0x1UL << CAN_F1R2_FB30_Pos)                    /*!< 0x40000000 */
4927  #define CAN_F1R2_FB30          CAN_F1R2_FB30_Msk                               /*!<Filter bit 30 */
4928  #define CAN_F1R2_FB31_Pos      (31U)
4929  #define CAN_F1R2_FB31_Msk      (0x1UL << CAN_F1R2_FB31_Pos)                    /*!< 0x80000000 */
4930  #define CAN_F1R2_FB31          CAN_F1R2_FB31_Msk                               /*!<Filter bit 31 */
4931  
4932  /*******************  Bit definition for CAN_F2R2 register  *******************/
4933  #define CAN_F2R2_FB0_Pos       (0U)
4934  #define CAN_F2R2_FB0_Msk       (0x1UL << CAN_F2R2_FB0_Pos)                     /*!< 0x00000001 */
4935  #define CAN_F2R2_FB0           CAN_F2R2_FB0_Msk                                /*!<Filter bit 0 */
4936  #define CAN_F2R2_FB1_Pos       (1U)
4937  #define CAN_F2R2_FB1_Msk       (0x1UL << CAN_F2R2_FB1_Pos)                     /*!< 0x00000002 */
4938  #define CAN_F2R2_FB1           CAN_F2R2_FB1_Msk                                /*!<Filter bit 1 */
4939  #define CAN_F2R2_FB2_Pos       (2U)
4940  #define CAN_F2R2_FB2_Msk       (0x1UL << CAN_F2R2_FB2_Pos)                     /*!< 0x00000004 */
4941  #define CAN_F2R2_FB2           CAN_F2R2_FB2_Msk                                /*!<Filter bit 2 */
4942  #define CAN_F2R2_FB3_Pos       (3U)
4943  #define CAN_F2R2_FB3_Msk       (0x1UL << CAN_F2R2_FB3_Pos)                     /*!< 0x00000008 */
4944  #define CAN_F2R2_FB3           CAN_F2R2_FB3_Msk                                /*!<Filter bit 3 */
4945  #define CAN_F2R2_FB4_Pos       (4U)
4946  #define CAN_F2R2_FB4_Msk       (0x1UL << CAN_F2R2_FB4_Pos)                     /*!< 0x00000010 */
4947  #define CAN_F2R2_FB4           CAN_F2R2_FB4_Msk                                /*!<Filter bit 4 */
4948  #define CAN_F2R2_FB5_Pos       (5U)
4949  #define CAN_F2R2_FB5_Msk       (0x1UL << CAN_F2R2_FB5_Pos)                     /*!< 0x00000020 */
4950  #define CAN_F2R2_FB5           CAN_F2R2_FB5_Msk                                /*!<Filter bit 5 */
4951  #define CAN_F2R2_FB6_Pos       (6U)
4952  #define CAN_F2R2_FB6_Msk       (0x1UL << CAN_F2R2_FB6_Pos)                     /*!< 0x00000040 */
4953  #define CAN_F2R2_FB6           CAN_F2R2_FB6_Msk                                /*!<Filter bit 6 */
4954  #define CAN_F2R2_FB7_Pos       (7U)
4955  #define CAN_F2R2_FB7_Msk       (0x1UL << CAN_F2R2_FB7_Pos)                     /*!< 0x00000080 */
4956  #define CAN_F2R2_FB7           CAN_F2R2_FB7_Msk                                /*!<Filter bit 7 */
4957  #define CAN_F2R2_FB8_Pos       (8U)
4958  #define CAN_F2R2_FB8_Msk       (0x1UL << CAN_F2R2_FB8_Pos)                     /*!< 0x00000100 */
4959  #define CAN_F2R2_FB8           CAN_F2R2_FB8_Msk                                /*!<Filter bit 8 */
4960  #define CAN_F2R2_FB9_Pos       (9U)
4961  #define CAN_F2R2_FB9_Msk       (0x1UL << CAN_F2R2_FB9_Pos)                     /*!< 0x00000200 */
4962  #define CAN_F2R2_FB9           CAN_F2R2_FB9_Msk                                /*!<Filter bit 9 */
4963  #define CAN_F2R2_FB10_Pos      (10U)
4964  #define CAN_F2R2_FB10_Msk      (0x1UL << CAN_F2R2_FB10_Pos)                    /*!< 0x00000400 */
4965  #define CAN_F2R2_FB10          CAN_F2R2_FB10_Msk                               /*!<Filter bit 10 */
4966  #define CAN_F2R2_FB11_Pos      (11U)
4967  #define CAN_F2R2_FB11_Msk      (0x1UL << CAN_F2R2_FB11_Pos)                    /*!< 0x00000800 */
4968  #define CAN_F2R2_FB11          CAN_F2R2_FB11_Msk                               /*!<Filter bit 11 */
4969  #define CAN_F2R2_FB12_Pos      (12U)
4970  #define CAN_F2R2_FB12_Msk      (0x1UL << CAN_F2R2_FB12_Pos)                    /*!< 0x00001000 */
4971  #define CAN_F2R2_FB12          CAN_F2R2_FB12_Msk                               /*!<Filter bit 12 */
4972  #define CAN_F2R2_FB13_Pos      (13U)
4973  #define CAN_F2R2_FB13_Msk      (0x1UL << CAN_F2R2_FB13_Pos)                    /*!< 0x00002000 */
4974  #define CAN_F2R2_FB13          CAN_F2R2_FB13_Msk                               /*!<Filter bit 13 */
4975  #define CAN_F2R2_FB14_Pos      (14U)
4976  #define CAN_F2R2_FB14_Msk      (0x1UL << CAN_F2R2_FB14_Pos)                    /*!< 0x00004000 */
4977  #define CAN_F2R2_FB14          CAN_F2R2_FB14_Msk                               /*!<Filter bit 14 */
4978  #define CAN_F2R2_FB15_Pos      (15U)
4979  #define CAN_F2R2_FB15_Msk      (0x1UL << CAN_F2R2_FB15_Pos)                    /*!< 0x00008000 */
4980  #define CAN_F2R2_FB15          CAN_F2R2_FB15_Msk                               /*!<Filter bit 15 */
4981  #define CAN_F2R2_FB16_Pos      (16U)
4982  #define CAN_F2R2_FB16_Msk      (0x1UL << CAN_F2R2_FB16_Pos)                    /*!< 0x00010000 */
4983  #define CAN_F2R2_FB16          CAN_F2R2_FB16_Msk                               /*!<Filter bit 16 */
4984  #define CAN_F2R2_FB17_Pos      (17U)
4985  #define CAN_F2R2_FB17_Msk      (0x1UL << CAN_F2R2_FB17_Pos)                    /*!< 0x00020000 */
4986  #define CAN_F2R2_FB17          CAN_F2R2_FB17_Msk                               /*!<Filter bit 17 */
4987  #define CAN_F2R2_FB18_Pos      (18U)
4988  #define CAN_F2R2_FB18_Msk      (0x1UL << CAN_F2R2_FB18_Pos)                    /*!< 0x00040000 */
4989  #define CAN_F2R2_FB18          CAN_F2R2_FB18_Msk                               /*!<Filter bit 18 */
4990  #define CAN_F2R2_FB19_Pos      (19U)
4991  #define CAN_F2R2_FB19_Msk      (0x1UL << CAN_F2R2_FB19_Pos)                    /*!< 0x00080000 */
4992  #define CAN_F2R2_FB19          CAN_F2R2_FB19_Msk                               /*!<Filter bit 19 */
4993  #define CAN_F2R2_FB20_Pos      (20U)
4994  #define CAN_F2R2_FB20_Msk      (0x1UL << CAN_F2R2_FB20_Pos)                    /*!< 0x00100000 */
4995  #define CAN_F2R2_FB20          CAN_F2R2_FB20_Msk                               /*!<Filter bit 20 */
4996  #define CAN_F2R2_FB21_Pos      (21U)
4997  #define CAN_F2R2_FB21_Msk      (0x1UL << CAN_F2R2_FB21_Pos)                    /*!< 0x00200000 */
4998  #define CAN_F2R2_FB21          CAN_F2R2_FB21_Msk                               /*!<Filter bit 21 */
4999  #define CAN_F2R2_FB22_Pos      (22U)
5000  #define CAN_F2R2_FB22_Msk      (0x1UL << CAN_F2R2_FB22_Pos)                    /*!< 0x00400000 */
5001  #define CAN_F2R2_FB22          CAN_F2R2_FB22_Msk                               /*!<Filter bit 22 */
5002  #define CAN_F2R2_FB23_Pos      (23U)
5003  #define CAN_F2R2_FB23_Msk      (0x1UL << CAN_F2R2_FB23_Pos)                    /*!< 0x00800000 */
5004  #define CAN_F2R2_FB23          CAN_F2R2_FB23_Msk                               /*!<Filter bit 23 */
5005  #define CAN_F2R2_FB24_Pos      (24U)
5006  #define CAN_F2R2_FB24_Msk      (0x1UL << CAN_F2R2_FB24_Pos)                    /*!< 0x01000000 */
5007  #define CAN_F2R2_FB24          CAN_F2R2_FB24_Msk                               /*!<Filter bit 24 */
5008  #define CAN_F2R2_FB25_Pos      (25U)
5009  #define CAN_F2R2_FB25_Msk      (0x1UL << CAN_F2R2_FB25_Pos)                    /*!< 0x02000000 */
5010  #define CAN_F2R2_FB25          CAN_F2R2_FB25_Msk                               /*!<Filter bit 25 */
5011  #define CAN_F2R2_FB26_Pos      (26U)
5012  #define CAN_F2R2_FB26_Msk      (0x1UL << CAN_F2R2_FB26_Pos)                    /*!< 0x04000000 */
5013  #define CAN_F2R2_FB26          CAN_F2R2_FB26_Msk                               /*!<Filter bit 26 */
5014  #define CAN_F2R2_FB27_Pos      (27U)
5015  #define CAN_F2R2_FB27_Msk      (0x1UL << CAN_F2R2_FB27_Pos)                    /*!< 0x08000000 */
5016  #define CAN_F2R2_FB27          CAN_F2R2_FB27_Msk                               /*!<Filter bit 27 */
5017  #define CAN_F2R2_FB28_Pos      (28U)
5018  #define CAN_F2R2_FB28_Msk      (0x1UL << CAN_F2R2_FB28_Pos)                    /*!< 0x10000000 */
5019  #define CAN_F2R2_FB28          CAN_F2R2_FB28_Msk                               /*!<Filter bit 28 */
5020  #define CAN_F2R2_FB29_Pos      (29U)
5021  #define CAN_F2R2_FB29_Msk      (0x1UL << CAN_F2R2_FB29_Pos)                    /*!< 0x20000000 */
5022  #define CAN_F2R2_FB29          CAN_F2R2_FB29_Msk                               /*!<Filter bit 29 */
5023  #define CAN_F2R2_FB30_Pos      (30U)
5024  #define CAN_F2R2_FB30_Msk      (0x1UL << CAN_F2R2_FB30_Pos)                    /*!< 0x40000000 */
5025  #define CAN_F2R2_FB30          CAN_F2R2_FB30_Msk                               /*!<Filter bit 30 */
5026  #define CAN_F2R2_FB31_Pos      (31U)
5027  #define CAN_F2R2_FB31_Msk      (0x1UL << CAN_F2R2_FB31_Pos)                    /*!< 0x80000000 */
5028  #define CAN_F2R2_FB31          CAN_F2R2_FB31_Msk                               /*!<Filter bit 31 */
5029  
5030  /*******************  Bit definition for CAN_F3R2 register  *******************/
5031  #define CAN_F3R2_FB0_Pos       (0U)
5032  #define CAN_F3R2_FB0_Msk       (0x1UL << CAN_F3R2_FB0_Pos)                     /*!< 0x00000001 */
5033  #define CAN_F3R2_FB0           CAN_F3R2_FB0_Msk                                /*!<Filter bit 0 */
5034  #define CAN_F3R2_FB1_Pos       (1U)
5035  #define CAN_F3R2_FB1_Msk       (0x1UL << CAN_F3R2_FB1_Pos)                     /*!< 0x00000002 */
5036  #define CAN_F3R2_FB1           CAN_F3R2_FB1_Msk                                /*!<Filter bit 1 */
5037  #define CAN_F3R2_FB2_Pos       (2U)
5038  #define CAN_F3R2_FB2_Msk       (0x1UL << CAN_F3R2_FB2_Pos)                     /*!< 0x00000004 */
5039  #define CAN_F3R2_FB2           CAN_F3R2_FB2_Msk                                /*!<Filter bit 2 */
5040  #define CAN_F3R2_FB3_Pos       (3U)
5041  #define CAN_F3R2_FB3_Msk       (0x1UL << CAN_F3R2_FB3_Pos)                     /*!< 0x00000008 */
5042  #define CAN_F3R2_FB3           CAN_F3R2_FB3_Msk                                /*!<Filter bit 3 */
5043  #define CAN_F3R2_FB4_Pos       (4U)
5044  #define CAN_F3R2_FB4_Msk       (0x1UL << CAN_F3R2_FB4_Pos)                     /*!< 0x00000010 */
5045  #define CAN_F3R2_FB4           CAN_F3R2_FB4_Msk                                /*!<Filter bit 4 */
5046  #define CAN_F3R2_FB5_Pos       (5U)
5047  #define CAN_F3R2_FB5_Msk       (0x1UL << CAN_F3R2_FB5_Pos)                     /*!< 0x00000020 */
5048  #define CAN_F3R2_FB5           CAN_F3R2_FB5_Msk                                /*!<Filter bit 5 */
5049  #define CAN_F3R2_FB6_Pos       (6U)
5050  #define CAN_F3R2_FB6_Msk       (0x1UL << CAN_F3R2_FB6_Pos)                     /*!< 0x00000040 */
5051  #define CAN_F3R2_FB6           CAN_F3R2_FB6_Msk                                /*!<Filter bit 6 */
5052  #define CAN_F3R2_FB7_Pos       (7U)
5053  #define CAN_F3R2_FB7_Msk       (0x1UL << CAN_F3R2_FB7_Pos)                     /*!< 0x00000080 */
5054  #define CAN_F3R2_FB7           CAN_F3R2_FB7_Msk                                /*!<Filter bit 7 */
5055  #define CAN_F3R2_FB8_Pos       (8U)
5056  #define CAN_F3R2_FB8_Msk       (0x1UL << CAN_F3R2_FB8_Pos)                     /*!< 0x00000100 */
5057  #define CAN_F3R2_FB8           CAN_F3R2_FB8_Msk                                /*!<Filter bit 8 */
5058  #define CAN_F3R2_FB9_Pos       (9U)
5059  #define CAN_F3R2_FB9_Msk       (0x1UL << CAN_F3R2_FB9_Pos)                     /*!< 0x00000200 */
5060  #define CAN_F3R2_FB9           CAN_F3R2_FB9_Msk                                /*!<Filter bit 9 */
5061  #define CAN_F3R2_FB10_Pos      (10U)
5062  #define CAN_F3R2_FB10_Msk      (0x1UL << CAN_F3R2_FB10_Pos)                    /*!< 0x00000400 */
5063  #define CAN_F3R2_FB10          CAN_F3R2_FB10_Msk                               /*!<Filter bit 10 */
5064  #define CAN_F3R2_FB11_Pos      (11U)
5065  #define CAN_F3R2_FB11_Msk      (0x1UL << CAN_F3R2_FB11_Pos)                    /*!< 0x00000800 */
5066  #define CAN_F3R2_FB11          CAN_F3R2_FB11_Msk                               /*!<Filter bit 11 */
5067  #define CAN_F3R2_FB12_Pos      (12U)
5068  #define CAN_F3R2_FB12_Msk      (0x1UL << CAN_F3R2_FB12_Pos)                    /*!< 0x00001000 */
5069  #define CAN_F3R2_FB12          CAN_F3R2_FB12_Msk                               /*!<Filter bit 12 */
5070  #define CAN_F3R2_FB13_Pos      (13U)
5071  #define CAN_F3R2_FB13_Msk      (0x1UL << CAN_F3R2_FB13_Pos)                    /*!< 0x00002000 */
5072  #define CAN_F3R2_FB13          CAN_F3R2_FB13_Msk                               /*!<Filter bit 13 */
5073  #define CAN_F3R2_FB14_Pos      (14U)
5074  #define CAN_F3R2_FB14_Msk      (0x1UL << CAN_F3R2_FB14_Pos)                    /*!< 0x00004000 */
5075  #define CAN_F3R2_FB14          CAN_F3R2_FB14_Msk                               /*!<Filter bit 14 */
5076  #define CAN_F3R2_FB15_Pos      (15U)
5077  #define CAN_F3R2_FB15_Msk      (0x1UL << CAN_F3R2_FB15_Pos)                    /*!< 0x00008000 */
5078  #define CAN_F3R2_FB15          CAN_F3R2_FB15_Msk                               /*!<Filter bit 15 */
5079  #define CAN_F3R2_FB16_Pos      (16U)
5080  #define CAN_F3R2_FB16_Msk      (0x1UL << CAN_F3R2_FB16_Pos)                    /*!< 0x00010000 */
5081  #define CAN_F3R2_FB16          CAN_F3R2_FB16_Msk                               /*!<Filter bit 16 */
5082  #define CAN_F3R2_FB17_Pos      (17U)
5083  #define CAN_F3R2_FB17_Msk      (0x1UL << CAN_F3R2_FB17_Pos)                    /*!< 0x00020000 */
5084  #define CAN_F3R2_FB17          CAN_F3R2_FB17_Msk                               /*!<Filter bit 17 */
5085  #define CAN_F3R2_FB18_Pos      (18U)
5086  #define CAN_F3R2_FB18_Msk      (0x1UL << CAN_F3R2_FB18_Pos)                    /*!< 0x00040000 */
5087  #define CAN_F3R2_FB18          CAN_F3R2_FB18_Msk                               /*!<Filter bit 18 */
5088  #define CAN_F3R2_FB19_Pos      (19U)
5089  #define CAN_F3R2_FB19_Msk      (0x1UL << CAN_F3R2_FB19_Pos)                    /*!< 0x00080000 */
5090  #define CAN_F3R2_FB19          CAN_F3R2_FB19_Msk                               /*!<Filter bit 19 */
5091  #define CAN_F3R2_FB20_Pos      (20U)
5092  #define CAN_F3R2_FB20_Msk      (0x1UL << CAN_F3R2_FB20_Pos)                    /*!< 0x00100000 */
5093  #define CAN_F3R2_FB20          CAN_F3R2_FB20_Msk                               /*!<Filter bit 20 */
5094  #define CAN_F3R2_FB21_Pos      (21U)
5095  #define CAN_F3R2_FB21_Msk      (0x1UL << CAN_F3R2_FB21_Pos)                    /*!< 0x00200000 */
5096  #define CAN_F3R2_FB21          CAN_F3R2_FB21_Msk                               /*!<Filter bit 21 */
5097  #define CAN_F3R2_FB22_Pos      (22U)
5098  #define CAN_F3R2_FB22_Msk      (0x1UL << CAN_F3R2_FB22_Pos)                    /*!< 0x00400000 */
5099  #define CAN_F3R2_FB22          CAN_F3R2_FB22_Msk                               /*!<Filter bit 22 */
5100  #define CAN_F3R2_FB23_Pos      (23U)
5101  #define CAN_F3R2_FB23_Msk      (0x1UL << CAN_F3R2_FB23_Pos)                    /*!< 0x00800000 */
5102  #define CAN_F3R2_FB23          CAN_F3R2_FB23_Msk                               /*!<Filter bit 23 */
5103  #define CAN_F3R2_FB24_Pos      (24U)
5104  #define CAN_F3R2_FB24_Msk      (0x1UL << CAN_F3R2_FB24_Pos)                    /*!< 0x01000000 */
5105  #define CAN_F3R2_FB24          CAN_F3R2_FB24_Msk                               /*!<Filter bit 24 */
5106  #define CAN_F3R2_FB25_Pos      (25U)
5107  #define CAN_F3R2_FB25_Msk      (0x1UL << CAN_F3R2_FB25_Pos)                    /*!< 0x02000000 */
5108  #define CAN_F3R2_FB25          CAN_F3R2_FB25_Msk                               /*!<Filter bit 25 */
5109  #define CAN_F3R2_FB26_Pos      (26U)
5110  #define CAN_F3R2_FB26_Msk      (0x1UL << CAN_F3R2_FB26_Pos)                    /*!< 0x04000000 */
5111  #define CAN_F3R2_FB26          CAN_F3R2_FB26_Msk                               /*!<Filter bit 26 */
5112  #define CAN_F3R2_FB27_Pos      (27U)
5113  #define CAN_F3R2_FB27_Msk      (0x1UL << CAN_F3R2_FB27_Pos)                    /*!< 0x08000000 */
5114  #define CAN_F3R2_FB27          CAN_F3R2_FB27_Msk                               /*!<Filter bit 27 */
5115  #define CAN_F3R2_FB28_Pos      (28U)
5116  #define CAN_F3R2_FB28_Msk      (0x1UL << CAN_F3R2_FB28_Pos)                    /*!< 0x10000000 */
5117  #define CAN_F3R2_FB28          CAN_F3R2_FB28_Msk                               /*!<Filter bit 28 */
5118  #define CAN_F3R2_FB29_Pos      (29U)
5119  #define CAN_F3R2_FB29_Msk      (0x1UL << CAN_F3R2_FB29_Pos)                    /*!< 0x20000000 */
5120  #define CAN_F3R2_FB29          CAN_F3R2_FB29_Msk                               /*!<Filter bit 29 */
5121  #define CAN_F3R2_FB30_Pos      (30U)
5122  #define CAN_F3R2_FB30_Msk      (0x1UL << CAN_F3R2_FB30_Pos)                    /*!< 0x40000000 */
5123  #define CAN_F3R2_FB30          CAN_F3R2_FB30_Msk                               /*!<Filter bit 30 */
5124  #define CAN_F3R2_FB31_Pos      (31U)
5125  #define CAN_F3R2_FB31_Msk      (0x1UL << CAN_F3R2_FB31_Pos)                    /*!< 0x80000000 */
5126  #define CAN_F3R2_FB31          CAN_F3R2_FB31_Msk                               /*!<Filter bit 31 */
5127  
5128  /*******************  Bit definition for CAN_F4R2 register  *******************/
5129  #define CAN_F4R2_FB0_Pos       (0U)
5130  #define CAN_F4R2_FB0_Msk       (0x1UL << CAN_F4R2_FB0_Pos)                     /*!< 0x00000001 */
5131  #define CAN_F4R2_FB0           CAN_F4R2_FB0_Msk                                /*!<Filter bit 0 */
5132  #define CAN_F4R2_FB1_Pos       (1U)
5133  #define CAN_F4R2_FB1_Msk       (0x1UL << CAN_F4R2_FB1_Pos)                     /*!< 0x00000002 */
5134  #define CAN_F4R2_FB1           CAN_F4R2_FB1_Msk                                /*!<Filter bit 1 */
5135  #define CAN_F4R2_FB2_Pos       (2U)
5136  #define CAN_F4R2_FB2_Msk       (0x1UL << CAN_F4R2_FB2_Pos)                     /*!< 0x00000004 */
5137  #define CAN_F4R2_FB2           CAN_F4R2_FB2_Msk                                /*!<Filter bit 2 */
5138  #define CAN_F4R2_FB3_Pos       (3U)
5139  #define CAN_F4R2_FB3_Msk       (0x1UL << CAN_F4R2_FB3_Pos)                     /*!< 0x00000008 */
5140  #define CAN_F4R2_FB3           CAN_F4R2_FB3_Msk                                /*!<Filter bit 3 */
5141  #define CAN_F4R2_FB4_Pos       (4U)
5142  #define CAN_F4R2_FB4_Msk       (0x1UL << CAN_F4R2_FB4_Pos)                     /*!< 0x00000010 */
5143  #define CAN_F4R2_FB4           CAN_F4R2_FB4_Msk                                /*!<Filter bit 4 */
5144  #define CAN_F4R2_FB5_Pos       (5U)
5145  #define CAN_F4R2_FB5_Msk       (0x1UL << CAN_F4R2_FB5_Pos)                     /*!< 0x00000020 */
5146  #define CAN_F4R2_FB5           CAN_F4R2_FB5_Msk                                /*!<Filter bit 5 */
5147  #define CAN_F4R2_FB6_Pos       (6U)
5148  #define CAN_F4R2_FB6_Msk       (0x1UL << CAN_F4R2_FB6_Pos)                     /*!< 0x00000040 */
5149  #define CAN_F4R2_FB6           CAN_F4R2_FB6_Msk                                /*!<Filter bit 6 */
5150  #define CAN_F4R2_FB7_Pos       (7U)
5151  #define CAN_F4R2_FB7_Msk       (0x1UL << CAN_F4R2_FB7_Pos)                     /*!< 0x00000080 */
5152  #define CAN_F4R2_FB7           CAN_F4R2_FB7_Msk                                /*!<Filter bit 7 */
5153  #define CAN_F4R2_FB8_Pos       (8U)
5154  #define CAN_F4R2_FB8_Msk       (0x1UL << CAN_F4R2_FB8_Pos)                     /*!< 0x00000100 */
5155  #define CAN_F4R2_FB8           CAN_F4R2_FB8_Msk                                /*!<Filter bit 8 */
5156  #define CAN_F4R2_FB9_Pos       (9U)
5157  #define CAN_F4R2_FB9_Msk       (0x1UL << CAN_F4R2_FB9_Pos)                     /*!< 0x00000200 */
5158  #define CAN_F4R2_FB9           CAN_F4R2_FB9_Msk                                /*!<Filter bit 9 */
5159  #define CAN_F4R2_FB10_Pos      (10U)
5160  #define CAN_F4R2_FB10_Msk      (0x1UL << CAN_F4R2_FB10_Pos)                    /*!< 0x00000400 */
5161  #define CAN_F4R2_FB10          CAN_F4R2_FB10_Msk                               /*!<Filter bit 10 */
5162  #define CAN_F4R2_FB11_Pos      (11U)
5163  #define CAN_F4R2_FB11_Msk      (0x1UL << CAN_F4R2_FB11_Pos)                    /*!< 0x00000800 */
5164  #define CAN_F4R2_FB11          CAN_F4R2_FB11_Msk                               /*!<Filter bit 11 */
5165  #define CAN_F4R2_FB12_Pos      (12U)
5166  #define CAN_F4R2_FB12_Msk      (0x1UL << CAN_F4R2_FB12_Pos)                    /*!< 0x00001000 */
5167  #define CAN_F4R2_FB12          CAN_F4R2_FB12_Msk                               /*!<Filter bit 12 */
5168  #define CAN_F4R2_FB13_Pos      (13U)
5169  #define CAN_F4R2_FB13_Msk      (0x1UL << CAN_F4R2_FB13_Pos)                    /*!< 0x00002000 */
5170  #define CAN_F4R2_FB13          CAN_F4R2_FB13_Msk                               /*!<Filter bit 13 */
5171  #define CAN_F4R2_FB14_Pos      (14U)
5172  #define CAN_F4R2_FB14_Msk      (0x1UL << CAN_F4R2_FB14_Pos)                    /*!< 0x00004000 */
5173  #define CAN_F4R2_FB14          CAN_F4R2_FB14_Msk                               /*!<Filter bit 14 */
5174  #define CAN_F4R2_FB15_Pos      (15U)
5175  #define CAN_F4R2_FB15_Msk      (0x1UL << CAN_F4R2_FB15_Pos)                    /*!< 0x00008000 */
5176  #define CAN_F4R2_FB15          CAN_F4R2_FB15_Msk                               /*!<Filter bit 15 */
5177  #define CAN_F4R2_FB16_Pos      (16U)
5178  #define CAN_F4R2_FB16_Msk      (0x1UL << CAN_F4R2_FB16_Pos)                    /*!< 0x00010000 */
5179  #define CAN_F4R2_FB16          CAN_F4R2_FB16_Msk                               /*!<Filter bit 16 */
5180  #define CAN_F4R2_FB17_Pos      (17U)
5181  #define CAN_F4R2_FB17_Msk      (0x1UL << CAN_F4R2_FB17_Pos)                    /*!< 0x00020000 */
5182  #define CAN_F4R2_FB17          CAN_F4R2_FB17_Msk                               /*!<Filter bit 17 */
5183  #define CAN_F4R2_FB18_Pos      (18U)
5184  #define CAN_F4R2_FB18_Msk      (0x1UL << CAN_F4R2_FB18_Pos)                    /*!< 0x00040000 */
5185  #define CAN_F4R2_FB18          CAN_F4R2_FB18_Msk                               /*!<Filter bit 18 */
5186  #define CAN_F4R2_FB19_Pos      (19U)
5187  #define CAN_F4R2_FB19_Msk      (0x1UL << CAN_F4R2_FB19_Pos)                    /*!< 0x00080000 */
5188  #define CAN_F4R2_FB19          CAN_F4R2_FB19_Msk                               /*!<Filter bit 19 */
5189  #define CAN_F4R2_FB20_Pos      (20U)
5190  #define CAN_F4R2_FB20_Msk      (0x1UL << CAN_F4R2_FB20_Pos)                    /*!< 0x00100000 */
5191  #define CAN_F4R2_FB20          CAN_F4R2_FB20_Msk                               /*!<Filter bit 20 */
5192  #define CAN_F4R2_FB21_Pos      (21U)
5193  #define CAN_F4R2_FB21_Msk      (0x1UL << CAN_F4R2_FB21_Pos)                    /*!< 0x00200000 */
5194  #define CAN_F4R2_FB21          CAN_F4R2_FB21_Msk                               /*!<Filter bit 21 */
5195  #define CAN_F4R2_FB22_Pos      (22U)
5196  #define CAN_F4R2_FB22_Msk      (0x1UL << CAN_F4R2_FB22_Pos)                    /*!< 0x00400000 */
5197  #define CAN_F4R2_FB22          CAN_F4R2_FB22_Msk                               /*!<Filter bit 22 */
5198  #define CAN_F4R2_FB23_Pos      (23U)
5199  #define CAN_F4R2_FB23_Msk      (0x1UL << CAN_F4R2_FB23_Pos)                    /*!< 0x00800000 */
5200  #define CAN_F4R2_FB23          CAN_F4R2_FB23_Msk                               /*!<Filter bit 23 */
5201  #define CAN_F4R2_FB24_Pos      (24U)
5202  #define CAN_F4R2_FB24_Msk      (0x1UL << CAN_F4R2_FB24_Pos)                    /*!< 0x01000000 */
5203  #define CAN_F4R2_FB24          CAN_F4R2_FB24_Msk                               /*!<Filter bit 24 */
5204  #define CAN_F4R2_FB25_Pos      (25U)
5205  #define CAN_F4R2_FB25_Msk      (0x1UL << CAN_F4R2_FB25_Pos)                    /*!< 0x02000000 */
5206  #define CAN_F4R2_FB25          CAN_F4R2_FB25_Msk                               /*!<Filter bit 25 */
5207  #define CAN_F4R2_FB26_Pos      (26U)
5208  #define CAN_F4R2_FB26_Msk      (0x1UL << CAN_F4R2_FB26_Pos)                    /*!< 0x04000000 */
5209  #define CAN_F4R2_FB26          CAN_F4R2_FB26_Msk                               /*!<Filter bit 26 */
5210  #define CAN_F4R2_FB27_Pos      (27U)
5211  #define CAN_F4R2_FB27_Msk      (0x1UL << CAN_F4R2_FB27_Pos)                    /*!< 0x08000000 */
5212  #define CAN_F4R2_FB27          CAN_F4R2_FB27_Msk                               /*!<Filter bit 27 */
5213  #define CAN_F4R2_FB28_Pos      (28U)
5214  #define CAN_F4R2_FB28_Msk      (0x1UL << CAN_F4R2_FB28_Pos)                    /*!< 0x10000000 */
5215  #define CAN_F4R2_FB28          CAN_F4R2_FB28_Msk                               /*!<Filter bit 28 */
5216  #define CAN_F4R2_FB29_Pos      (29U)
5217  #define CAN_F4R2_FB29_Msk      (0x1UL << CAN_F4R2_FB29_Pos)                    /*!< 0x20000000 */
5218  #define CAN_F4R2_FB29          CAN_F4R2_FB29_Msk                               /*!<Filter bit 29 */
5219  #define CAN_F4R2_FB30_Pos      (30U)
5220  #define CAN_F4R2_FB30_Msk      (0x1UL << CAN_F4R2_FB30_Pos)                    /*!< 0x40000000 */
5221  #define CAN_F4R2_FB30          CAN_F4R2_FB30_Msk                               /*!<Filter bit 30 */
5222  #define CAN_F4R2_FB31_Pos      (31U)
5223  #define CAN_F4R2_FB31_Msk      (0x1UL << CAN_F4R2_FB31_Pos)                    /*!< 0x80000000 */
5224  #define CAN_F4R2_FB31          CAN_F4R2_FB31_Msk                               /*!<Filter bit 31 */
5225  
5226  /*******************  Bit definition for CAN_F5R2 register  *******************/
5227  #define CAN_F5R2_FB0_Pos       (0U)
5228  #define CAN_F5R2_FB0_Msk       (0x1UL << CAN_F5R2_FB0_Pos)                     /*!< 0x00000001 */
5229  #define CAN_F5R2_FB0           CAN_F5R2_FB0_Msk                                /*!<Filter bit 0 */
5230  #define CAN_F5R2_FB1_Pos       (1U)
5231  #define CAN_F5R2_FB1_Msk       (0x1UL << CAN_F5R2_FB1_Pos)                     /*!< 0x00000002 */
5232  #define CAN_F5R2_FB1           CAN_F5R2_FB1_Msk                                /*!<Filter bit 1 */
5233  #define CAN_F5R2_FB2_Pos       (2U)
5234  #define CAN_F5R2_FB2_Msk       (0x1UL << CAN_F5R2_FB2_Pos)                     /*!< 0x00000004 */
5235  #define CAN_F5R2_FB2           CAN_F5R2_FB2_Msk                                /*!<Filter bit 2 */
5236  #define CAN_F5R2_FB3_Pos       (3U)
5237  #define CAN_F5R2_FB3_Msk       (0x1UL << CAN_F5R2_FB3_Pos)                     /*!< 0x00000008 */
5238  #define CAN_F5R2_FB3           CAN_F5R2_FB3_Msk                                /*!<Filter bit 3 */
5239  #define CAN_F5R2_FB4_Pos       (4U)
5240  #define CAN_F5R2_FB4_Msk       (0x1UL << CAN_F5R2_FB4_Pos)                     /*!< 0x00000010 */
5241  #define CAN_F5R2_FB4           CAN_F5R2_FB4_Msk                                /*!<Filter bit 4 */
5242  #define CAN_F5R2_FB5_Pos       (5U)
5243  #define CAN_F5R2_FB5_Msk       (0x1UL << CAN_F5R2_FB5_Pos)                     /*!< 0x00000020 */
5244  #define CAN_F5R2_FB5           CAN_F5R2_FB5_Msk                                /*!<Filter bit 5 */
5245  #define CAN_F5R2_FB6_Pos       (6U)
5246  #define CAN_F5R2_FB6_Msk       (0x1UL << CAN_F5R2_FB6_Pos)                     /*!< 0x00000040 */
5247  #define CAN_F5R2_FB6           CAN_F5R2_FB6_Msk                                /*!<Filter bit 6 */
5248  #define CAN_F5R2_FB7_Pos       (7U)
5249  #define CAN_F5R2_FB7_Msk       (0x1UL << CAN_F5R2_FB7_Pos)                     /*!< 0x00000080 */
5250  #define CAN_F5R2_FB7           CAN_F5R2_FB7_Msk                                /*!<Filter bit 7 */
5251  #define CAN_F5R2_FB8_Pos       (8U)
5252  #define CAN_F5R2_FB8_Msk       (0x1UL << CAN_F5R2_FB8_Pos)                     /*!< 0x00000100 */
5253  #define CAN_F5R2_FB8           CAN_F5R2_FB8_Msk                                /*!<Filter bit 8 */
5254  #define CAN_F5R2_FB9_Pos       (9U)
5255  #define CAN_F5R2_FB9_Msk       (0x1UL << CAN_F5R2_FB9_Pos)                     /*!< 0x00000200 */
5256  #define CAN_F5R2_FB9           CAN_F5R2_FB9_Msk                                /*!<Filter bit 9 */
5257  #define CAN_F5R2_FB10_Pos      (10U)
5258  #define CAN_F5R2_FB10_Msk      (0x1UL << CAN_F5R2_FB10_Pos)                    /*!< 0x00000400 */
5259  #define CAN_F5R2_FB10          CAN_F5R2_FB10_Msk                               /*!<Filter bit 10 */
5260  #define CAN_F5R2_FB11_Pos      (11U)
5261  #define CAN_F5R2_FB11_Msk      (0x1UL << CAN_F5R2_FB11_Pos)                    /*!< 0x00000800 */
5262  #define CAN_F5R2_FB11          CAN_F5R2_FB11_Msk                               /*!<Filter bit 11 */
5263  #define CAN_F5R2_FB12_Pos      (12U)
5264  #define CAN_F5R2_FB12_Msk      (0x1UL << CAN_F5R2_FB12_Pos)                    /*!< 0x00001000 */
5265  #define CAN_F5R2_FB12          CAN_F5R2_FB12_Msk                               /*!<Filter bit 12 */
5266  #define CAN_F5R2_FB13_Pos      (13U)
5267  #define CAN_F5R2_FB13_Msk      (0x1UL << CAN_F5R2_FB13_Pos)                    /*!< 0x00002000 */
5268  #define CAN_F5R2_FB13          CAN_F5R2_FB13_Msk                               /*!<Filter bit 13 */
5269  #define CAN_F5R2_FB14_Pos      (14U)
5270  #define CAN_F5R2_FB14_Msk      (0x1UL << CAN_F5R2_FB14_Pos)                    /*!< 0x00004000 */
5271  #define CAN_F5R2_FB14          CAN_F5R2_FB14_Msk                               /*!<Filter bit 14 */
5272  #define CAN_F5R2_FB15_Pos      (15U)
5273  #define CAN_F5R2_FB15_Msk      (0x1UL << CAN_F5R2_FB15_Pos)                    /*!< 0x00008000 */
5274  #define CAN_F5R2_FB15          CAN_F5R2_FB15_Msk                               /*!<Filter bit 15 */
5275  #define CAN_F5R2_FB16_Pos      (16U)
5276  #define CAN_F5R2_FB16_Msk      (0x1UL << CAN_F5R2_FB16_Pos)                    /*!< 0x00010000 */
5277  #define CAN_F5R2_FB16          CAN_F5R2_FB16_Msk                               /*!<Filter bit 16 */
5278  #define CAN_F5R2_FB17_Pos      (17U)
5279  #define CAN_F5R2_FB17_Msk      (0x1UL << CAN_F5R2_FB17_Pos)                    /*!< 0x00020000 */
5280  #define CAN_F5R2_FB17          CAN_F5R2_FB17_Msk                               /*!<Filter bit 17 */
5281  #define CAN_F5R2_FB18_Pos      (18U)
5282  #define CAN_F5R2_FB18_Msk      (0x1UL << CAN_F5R2_FB18_Pos)                    /*!< 0x00040000 */
5283  #define CAN_F5R2_FB18          CAN_F5R2_FB18_Msk                               /*!<Filter bit 18 */
5284  #define CAN_F5R2_FB19_Pos      (19U)
5285  #define CAN_F5R2_FB19_Msk      (0x1UL << CAN_F5R2_FB19_Pos)                    /*!< 0x00080000 */
5286  #define CAN_F5R2_FB19          CAN_F5R2_FB19_Msk                               /*!<Filter bit 19 */
5287  #define CAN_F5R2_FB20_Pos      (20U)
5288  #define CAN_F5R2_FB20_Msk      (0x1UL << CAN_F5R2_FB20_Pos)                    /*!< 0x00100000 */
5289  #define CAN_F5R2_FB20          CAN_F5R2_FB20_Msk                               /*!<Filter bit 20 */
5290  #define CAN_F5R2_FB21_Pos      (21U)
5291  #define CAN_F5R2_FB21_Msk      (0x1UL << CAN_F5R2_FB21_Pos)                    /*!< 0x00200000 */
5292  #define CAN_F5R2_FB21          CAN_F5R2_FB21_Msk                               /*!<Filter bit 21 */
5293  #define CAN_F5R2_FB22_Pos      (22U)
5294  #define CAN_F5R2_FB22_Msk      (0x1UL << CAN_F5R2_FB22_Pos)                    /*!< 0x00400000 */
5295  #define CAN_F5R2_FB22          CAN_F5R2_FB22_Msk                               /*!<Filter bit 22 */
5296  #define CAN_F5R2_FB23_Pos      (23U)
5297  #define CAN_F5R2_FB23_Msk      (0x1UL << CAN_F5R2_FB23_Pos)                    /*!< 0x00800000 */
5298  #define CAN_F5R2_FB23          CAN_F5R2_FB23_Msk                               /*!<Filter bit 23 */
5299  #define CAN_F5R2_FB24_Pos      (24U)
5300  #define CAN_F5R2_FB24_Msk      (0x1UL << CAN_F5R2_FB24_Pos)                    /*!< 0x01000000 */
5301  #define CAN_F5R2_FB24          CAN_F5R2_FB24_Msk                               /*!<Filter bit 24 */
5302  #define CAN_F5R2_FB25_Pos      (25U)
5303  #define CAN_F5R2_FB25_Msk      (0x1UL << CAN_F5R2_FB25_Pos)                    /*!< 0x02000000 */
5304  #define CAN_F5R2_FB25          CAN_F5R2_FB25_Msk                               /*!<Filter bit 25 */
5305  #define CAN_F5R2_FB26_Pos      (26U)
5306  #define CAN_F5R2_FB26_Msk      (0x1UL << CAN_F5R2_FB26_Pos)                    /*!< 0x04000000 */
5307  #define CAN_F5R2_FB26          CAN_F5R2_FB26_Msk                               /*!<Filter bit 26 */
5308  #define CAN_F5R2_FB27_Pos      (27U)
5309  #define CAN_F5R2_FB27_Msk      (0x1UL << CAN_F5R2_FB27_Pos)                    /*!< 0x08000000 */
5310  #define CAN_F5R2_FB27          CAN_F5R2_FB27_Msk                               /*!<Filter bit 27 */
5311  #define CAN_F5R2_FB28_Pos      (28U)
5312  #define CAN_F5R2_FB28_Msk      (0x1UL << CAN_F5R2_FB28_Pos)                    /*!< 0x10000000 */
5313  #define CAN_F5R2_FB28          CAN_F5R2_FB28_Msk                               /*!<Filter bit 28 */
5314  #define CAN_F5R2_FB29_Pos      (29U)
5315  #define CAN_F5R2_FB29_Msk      (0x1UL << CAN_F5R2_FB29_Pos)                    /*!< 0x20000000 */
5316  #define CAN_F5R2_FB29          CAN_F5R2_FB29_Msk                               /*!<Filter bit 29 */
5317  #define CAN_F5R2_FB30_Pos      (30U)
5318  #define CAN_F5R2_FB30_Msk      (0x1UL << CAN_F5R2_FB30_Pos)                    /*!< 0x40000000 */
5319  #define CAN_F5R2_FB30          CAN_F5R2_FB30_Msk                               /*!<Filter bit 30 */
5320  #define CAN_F5R2_FB31_Pos      (31U)
5321  #define CAN_F5R2_FB31_Msk      (0x1UL << CAN_F5R2_FB31_Pos)                    /*!< 0x80000000 */
5322  #define CAN_F5R2_FB31          CAN_F5R2_FB31_Msk                               /*!<Filter bit 31 */
5323  
5324  /*******************  Bit definition for CAN_F6R2 register  *******************/
5325  #define CAN_F6R2_FB0_Pos       (0U)
5326  #define CAN_F6R2_FB0_Msk       (0x1UL << CAN_F6R2_FB0_Pos)                     /*!< 0x00000001 */
5327  #define CAN_F6R2_FB0           CAN_F6R2_FB0_Msk                                /*!<Filter bit 0 */
5328  #define CAN_F6R2_FB1_Pos       (1U)
5329  #define CAN_F6R2_FB1_Msk       (0x1UL << CAN_F6R2_FB1_Pos)                     /*!< 0x00000002 */
5330  #define CAN_F6R2_FB1           CAN_F6R2_FB1_Msk                                /*!<Filter bit 1 */
5331  #define CAN_F6R2_FB2_Pos       (2U)
5332  #define CAN_F6R2_FB2_Msk       (0x1UL << CAN_F6R2_FB2_Pos)                     /*!< 0x00000004 */
5333  #define CAN_F6R2_FB2           CAN_F6R2_FB2_Msk                                /*!<Filter bit 2 */
5334  #define CAN_F6R2_FB3_Pos       (3U)
5335  #define CAN_F6R2_FB3_Msk       (0x1UL << CAN_F6R2_FB3_Pos)                     /*!< 0x00000008 */
5336  #define CAN_F6R2_FB3           CAN_F6R2_FB3_Msk                                /*!<Filter bit 3 */
5337  #define CAN_F6R2_FB4_Pos       (4U)
5338  #define CAN_F6R2_FB4_Msk       (0x1UL << CAN_F6R2_FB4_Pos)                     /*!< 0x00000010 */
5339  #define CAN_F6R2_FB4           CAN_F6R2_FB4_Msk                                /*!<Filter bit 4 */
5340  #define CAN_F6R2_FB5_Pos       (5U)
5341  #define CAN_F6R2_FB5_Msk       (0x1UL << CAN_F6R2_FB5_Pos)                     /*!< 0x00000020 */
5342  #define CAN_F6R2_FB5           CAN_F6R2_FB5_Msk                                /*!<Filter bit 5 */
5343  #define CAN_F6R2_FB6_Pos       (6U)
5344  #define CAN_F6R2_FB6_Msk       (0x1UL << CAN_F6R2_FB6_Pos)                     /*!< 0x00000040 */
5345  #define CAN_F6R2_FB6           CAN_F6R2_FB6_Msk                                /*!<Filter bit 6 */
5346  #define CAN_F6R2_FB7_Pos       (7U)
5347  #define CAN_F6R2_FB7_Msk       (0x1UL << CAN_F6R2_FB7_Pos)                     /*!< 0x00000080 */
5348  #define CAN_F6R2_FB7           CAN_F6R2_FB7_Msk                                /*!<Filter bit 7 */
5349  #define CAN_F6R2_FB8_Pos       (8U)
5350  #define CAN_F6R2_FB8_Msk       (0x1UL << CAN_F6R2_FB8_Pos)                     /*!< 0x00000100 */
5351  #define CAN_F6R2_FB8           CAN_F6R2_FB8_Msk                                /*!<Filter bit 8 */
5352  #define CAN_F6R2_FB9_Pos       (9U)
5353  #define CAN_F6R2_FB9_Msk       (0x1UL << CAN_F6R2_FB9_Pos)                     /*!< 0x00000200 */
5354  #define CAN_F6R2_FB9           CAN_F6R2_FB9_Msk                                /*!<Filter bit 9 */
5355  #define CAN_F6R2_FB10_Pos      (10U)
5356  #define CAN_F6R2_FB10_Msk      (0x1UL << CAN_F6R2_FB10_Pos)                    /*!< 0x00000400 */
5357  #define CAN_F6R2_FB10          CAN_F6R2_FB10_Msk                               /*!<Filter bit 10 */
5358  #define CAN_F6R2_FB11_Pos      (11U)
5359  #define CAN_F6R2_FB11_Msk      (0x1UL << CAN_F6R2_FB11_Pos)                    /*!< 0x00000800 */
5360  #define CAN_F6R2_FB11          CAN_F6R2_FB11_Msk                               /*!<Filter bit 11 */
5361  #define CAN_F6R2_FB12_Pos      (12U)
5362  #define CAN_F6R2_FB12_Msk      (0x1UL << CAN_F6R2_FB12_Pos)                    /*!< 0x00001000 */
5363  #define CAN_F6R2_FB12          CAN_F6R2_FB12_Msk                               /*!<Filter bit 12 */
5364  #define CAN_F6R2_FB13_Pos      (13U)
5365  #define CAN_F6R2_FB13_Msk      (0x1UL << CAN_F6R2_FB13_Pos)                    /*!< 0x00002000 */
5366  #define CAN_F6R2_FB13          CAN_F6R2_FB13_Msk                               /*!<Filter bit 13 */
5367  #define CAN_F6R2_FB14_Pos      (14U)
5368  #define CAN_F6R2_FB14_Msk      (0x1UL << CAN_F6R2_FB14_Pos)                    /*!< 0x00004000 */
5369  #define CAN_F6R2_FB14          CAN_F6R2_FB14_Msk                               /*!<Filter bit 14 */
5370  #define CAN_F6R2_FB15_Pos      (15U)
5371  #define CAN_F6R2_FB15_Msk      (0x1UL << CAN_F6R2_FB15_Pos)                    /*!< 0x00008000 */
5372  #define CAN_F6R2_FB15          CAN_F6R2_FB15_Msk                               /*!<Filter bit 15 */
5373  #define CAN_F6R2_FB16_Pos      (16U)
5374  #define CAN_F6R2_FB16_Msk      (0x1UL << CAN_F6R2_FB16_Pos)                    /*!< 0x00010000 */
5375  #define CAN_F6R2_FB16          CAN_F6R2_FB16_Msk                               /*!<Filter bit 16 */
5376  #define CAN_F6R2_FB17_Pos      (17U)
5377  #define CAN_F6R2_FB17_Msk      (0x1UL << CAN_F6R2_FB17_Pos)                    /*!< 0x00020000 */
5378  #define CAN_F6R2_FB17          CAN_F6R2_FB17_Msk                               /*!<Filter bit 17 */
5379  #define CAN_F6R2_FB18_Pos      (18U)
5380  #define CAN_F6R2_FB18_Msk      (0x1UL << CAN_F6R2_FB18_Pos)                    /*!< 0x00040000 */
5381  #define CAN_F6R2_FB18          CAN_F6R2_FB18_Msk                               /*!<Filter bit 18 */
5382  #define CAN_F6R2_FB19_Pos      (19U)
5383  #define CAN_F6R2_FB19_Msk      (0x1UL << CAN_F6R2_FB19_Pos)                    /*!< 0x00080000 */
5384  #define CAN_F6R2_FB19          CAN_F6R2_FB19_Msk                               /*!<Filter bit 19 */
5385  #define CAN_F6R2_FB20_Pos      (20U)
5386  #define CAN_F6R2_FB20_Msk      (0x1UL << CAN_F6R2_FB20_Pos)                    /*!< 0x00100000 */
5387  #define CAN_F6R2_FB20          CAN_F6R2_FB20_Msk                               /*!<Filter bit 20 */
5388  #define CAN_F6R2_FB21_Pos      (21U)
5389  #define CAN_F6R2_FB21_Msk      (0x1UL << CAN_F6R2_FB21_Pos)                    /*!< 0x00200000 */
5390  #define CAN_F6R2_FB21          CAN_F6R2_FB21_Msk                               /*!<Filter bit 21 */
5391  #define CAN_F6R2_FB22_Pos      (22U)
5392  #define CAN_F6R2_FB22_Msk      (0x1UL << CAN_F6R2_FB22_Pos)                    /*!< 0x00400000 */
5393  #define CAN_F6R2_FB22          CAN_F6R2_FB22_Msk                               /*!<Filter bit 22 */
5394  #define CAN_F6R2_FB23_Pos      (23U)
5395  #define CAN_F6R2_FB23_Msk      (0x1UL << CAN_F6R2_FB23_Pos)                    /*!< 0x00800000 */
5396  #define CAN_F6R2_FB23          CAN_F6R2_FB23_Msk                               /*!<Filter bit 23 */
5397  #define CAN_F6R2_FB24_Pos      (24U)
5398  #define CAN_F6R2_FB24_Msk      (0x1UL << CAN_F6R2_FB24_Pos)                    /*!< 0x01000000 */
5399  #define CAN_F6R2_FB24          CAN_F6R2_FB24_Msk                               /*!<Filter bit 24 */
5400  #define CAN_F6R2_FB25_Pos      (25U)
5401  #define CAN_F6R2_FB25_Msk      (0x1UL << CAN_F6R2_FB25_Pos)                    /*!< 0x02000000 */
5402  #define CAN_F6R2_FB25          CAN_F6R2_FB25_Msk                               /*!<Filter bit 25 */
5403  #define CAN_F6R2_FB26_Pos      (26U)
5404  #define CAN_F6R2_FB26_Msk      (0x1UL << CAN_F6R2_FB26_Pos)                    /*!< 0x04000000 */
5405  #define CAN_F6R2_FB26          CAN_F6R2_FB26_Msk                               /*!<Filter bit 26 */
5406  #define CAN_F6R2_FB27_Pos      (27U)
5407  #define CAN_F6R2_FB27_Msk      (0x1UL << CAN_F6R2_FB27_Pos)                    /*!< 0x08000000 */
5408  #define CAN_F6R2_FB27          CAN_F6R2_FB27_Msk                               /*!<Filter bit 27 */
5409  #define CAN_F6R2_FB28_Pos      (28U)
5410  #define CAN_F6R2_FB28_Msk      (0x1UL << CAN_F6R2_FB28_Pos)                    /*!< 0x10000000 */
5411  #define CAN_F6R2_FB28          CAN_F6R2_FB28_Msk                               /*!<Filter bit 28 */
5412  #define CAN_F6R2_FB29_Pos      (29U)
5413  #define CAN_F6R2_FB29_Msk      (0x1UL << CAN_F6R2_FB29_Pos)                    /*!< 0x20000000 */
5414  #define CAN_F6R2_FB29          CAN_F6R2_FB29_Msk                               /*!<Filter bit 29 */
5415  #define CAN_F6R2_FB30_Pos      (30U)
5416  #define CAN_F6R2_FB30_Msk      (0x1UL << CAN_F6R2_FB30_Pos)                    /*!< 0x40000000 */
5417  #define CAN_F6R2_FB30          CAN_F6R2_FB30_Msk                               /*!<Filter bit 30 */
5418  #define CAN_F6R2_FB31_Pos      (31U)
5419  #define CAN_F6R2_FB31_Msk      (0x1UL << CAN_F6R2_FB31_Pos)                    /*!< 0x80000000 */
5420  #define CAN_F6R2_FB31          CAN_F6R2_FB31_Msk                               /*!<Filter bit 31 */
5421  
5422  /*******************  Bit definition for CAN_F7R2 register  *******************/
5423  #define CAN_F7R2_FB0_Pos       (0U)
5424  #define CAN_F7R2_FB0_Msk       (0x1UL << CAN_F7R2_FB0_Pos)                     /*!< 0x00000001 */
5425  #define CAN_F7R2_FB0           CAN_F7R2_FB0_Msk                                /*!<Filter bit 0 */
5426  #define CAN_F7R2_FB1_Pos       (1U)
5427  #define CAN_F7R2_FB1_Msk       (0x1UL << CAN_F7R2_FB1_Pos)                     /*!< 0x00000002 */
5428  #define CAN_F7R2_FB1           CAN_F7R2_FB1_Msk                                /*!<Filter bit 1 */
5429  #define CAN_F7R2_FB2_Pos       (2U)
5430  #define CAN_F7R2_FB2_Msk       (0x1UL << CAN_F7R2_FB2_Pos)                     /*!< 0x00000004 */
5431  #define CAN_F7R2_FB2           CAN_F7R2_FB2_Msk                                /*!<Filter bit 2 */
5432  #define CAN_F7R2_FB3_Pos       (3U)
5433  #define CAN_F7R2_FB3_Msk       (0x1UL << CAN_F7R2_FB3_Pos)                     /*!< 0x00000008 */
5434  #define CAN_F7R2_FB3           CAN_F7R2_FB3_Msk                                /*!<Filter bit 3 */
5435  #define CAN_F7R2_FB4_Pos       (4U)
5436  #define CAN_F7R2_FB4_Msk       (0x1UL << CAN_F7R2_FB4_Pos)                     /*!< 0x00000010 */
5437  #define CAN_F7R2_FB4           CAN_F7R2_FB4_Msk                                /*!<Filter bit 4 */
5438  #define CAN_F7R2_FB5_Pos       (5U)
5439  #define CAN_F7R2_FB5_Msk       (0x1UL << CAN_F7R2_FB5_Pos)                     /*!< 0x00000020 */
5440  #define CAN_F7R2_FB5           CAN_F7R2_FB5_Msk                                /*!<Filter bit 5 */
5441  #define CAN_F7R2_FB6_Pos       (6U)
5442  #define CAN_F7R2_FB6_Msk       (0x1UL << CAN_F7R2_FB6_Pos)                     /*!< 0x00000040 */
5443  #define CAN_F7R2_FB6           CAN_F7R2_FB6_Msk                                /*!<Filter bit 6 */
5444  #define CAN_F7R2_FB7_Pos       (7U)
5445  #define CAN_F7R2_FB7_Msk       (0x1UL << CAN_F7R2_FB7_Pos)                     /*!< 0x00000080 */
5446  #define CAN_F7R2_FB7           CAN_F7R2_FB7_Msk                                /*!<Filter bit 7 */
5447  #define CAN_F7R2_FB8_Pos       (8U)
5448  #define CAN_F7R2_FB8_Msk       (0x1UL << CAN_F7R2_FB8_Pos)                     /*!< 0x00000100 */
5449  #define CAN_F7R2_FB8           CAN_F7R2_FB8_Msk                                /*!<Filter bit 8 */
5450  #define CAN_F7R2_FB9_Pos       (9U)
5451  #define CAN_F7R2_FB9_Msk       (0x1UL << CAN_F7R2_FB9_Pos)                     /*!< 0x00000200 */
5452  #define CAN_F7R2_FB9           CAN_F7R2_FB9_Msk                                /*!<Filter bit 9 */
5453  #define CAN_F7R2_FB10_Pos      (10U)
5454  #define CAN_F7R2_FB10_Msk      (0x1UL << CAN_F7R2_FB10_Pos)                    /*!< 0x00000400 */
5455  #define CAN_F7R2_FB10          CAN_F7R2_FB10_Msk                               /*!<Filter bit 10 */
5456  #define CAN_F7R2_FB11_Pos      (11U)
5457  #define CAN_F7R2_FB11_Msk      (0x1UL << CAN_F7R2_FB11_Pos)                    /*!< 0x00000800 */
5458  #define CAN_F7R2_FB11          CAN_F7R2_FB11_Msk                               /*!<Filter bit 11 */
5459  #define CAN_F7R2_FB12_Pos      (12U)
5460  #define CAN_F7R2_FB12_Msk      (0x1UL << CAN_F7R2_FB12_Pos)                    /*!< 0x00001000 */
5461  #define CAN_F7R2_FB12          CAN_F7R2_FB12_Msk                               /*!<Filter bit 12 */
5462  #define CAN_F7R2_FB13_Pos      (13U)
5463  #define CAN_F7R2_FB13_Msk      (0x1UL << CAN_F7R2_FB13_Pos)                    /*!< 0x00002000 */
5464  #define CAN_F7R2_FB13          CAN_F7R2_FB13_Msk                               /*!<Filter bit 13 */
5465  #define CAN_F7R2_FB14_Pos      (14U)
5466  #define CAN_F7R2_FB14_Msk      (0x1UL << CAN_F7R2_FB14_Pos)                    /*!< 0x00004000 */
5467  #define CAN_F7R2_FB14          CAN_F7R2_FB14_Msk                               /*!<Filter bit 14 */
5468  #define CAN_F7R2_FB15_Pos      (15U)
5469  #define CAN_F7R2_FB15_Msk      (0x1UL << CAN_F7R2_FB15_Pos)                    /*!< 0x00008000 */
5470  #define CAN_F7R2_FB15          CAN_F7R2_FB15_Msk                               /*!<Filter bit 15 */
5471  #define CAN_F7R2_FB16_Pos      (16U)
5472  #define CAN_F7R2_FB16_Msk      (0x1UL << CAN_F7R2_FB16_Pos)                    /*!< 0x00010000 */
5473  #define CAN_F7R2_FB16          CAN_F7R2_FB16_Msk                               /*!<Filter bit 16 */
5474  #define CAN_F7R2_FB17_Pos      (17U)
5475  #define CAN_F7R2_FB17_Msk      (0x1UL << CAN_F7R2_FB17_Pos)                    /*!< 0x00020000 */
5476  #define CAN_F7R2_FB17          CAN_F7R2_FB17_Msk                               /*!<Filter bit 17 */
5477  #define CAN_F7R2_FB18_Pos      (18U)
5478  #define CAN_F7R2_FB18_Msk      (0x1UL << CAN_F7R2_FB18_Pos)                    /*!< 0x00040000 */
5479  #define CAN_F7R2_FB18          CAN_F7R2_FB18_Msk                               /*!<Filter bit 18 */
5480  #define CAN_F7R2_FB19_Pos      (19U)
5481  #define CAN_F7R2_FB19_Msk      (0x1UL << CAN_F7R2_FB19_Pos)                    /*!< 0x00080000 */
5482  #define CAN_F7R2_FB19          CAN_F7R2_FB19_Msk                               /*!<Filter bit 19 */
5483  #define CAN_F7R2_FB20_Pos      (20U)
5484  #define CAN_F7R2_FB20_Msk      (0x1UL << CAN_F7R2_FB20_Pos)                    /*!< 0x00100000 */
5485  #define CAN_F7R2_FB20          CAN_F7R2_FB20_Msk                               /*!<Filter bit 20 */
5486  #define CAN_F7R2_FB21_Pos      (21U)
5487  #define CAN_F7R2_FB21_Msk      (0x1UL << CAN_F7R2_FB21_Pos)                    /*!< 0x00200000 */
5488  #define CAN_F7R2_FB21          CAN_F7R2_FB21_Msk                               /*!<Filter bit 21 */
5489  #define CAN_F7R2_FB22_Pos      (22U)
5490  #define CAN_F7R2_FB22_Msk      (0x1UL << CAN_F7R2_FB22_Pos)                    /*!< 0x00400000 */
5491  #define CAN_F7R2_FB22          CAN_F7R2_FB22_Msk                               /*!<Filter bit 22 */
5492  #define CAN_F7R2_FB23_Pos      (23U)
5493  #define CAN_F7R2_FB23_Msk      (0x1UL << CAN_F7R2_FB23_Pos)                    /*!< 0x00800000 */
5494  #define CAN_F7R2_FB23          CAN_F7R2_FB23_Msk                               /*!<Filter bit 23 */
5495  #define CAN_F7R2_FB24_Pos      (24U)
5496  #define CAN_F7R2_FB24_Msk      (0x1UL << CAN_F7R2_FB24_Pos)                    /*!< 0x01000000 */
5497  #define CAN_F7R2_FB24          CAN_F7R2_FB24_Msk                               /*!<Filter bit 24 */
5498  #define CAN_F7R2_FB25_Pos      (25U)
5499  #define CAN_F7R2_FB25_Msk      (0x1UL << CAN_F7R2_FB25_Pos)                    /*!< 0x02000000 */
5500  #define CAN_F7R2_FB25          CAN_F7R2_FB25_Msk                               /*!<Filter bit 25 */
5501  #define CAN_F7R2_FB26_Pos      (26U)
5502  #define CAN_F7R2_FB26_Msk      (0x1UL << CAN_F7R2_FB26_Pos)                    /*!< 0x04000000 */
5503  #define CAN_F7R2_FB26          CAN_F7R2_FB26_Msk                               /*!<Filter bit 26 */
5504  #define CAN_F7R2_FB27_Pos      (27U)
5505  #define CAN_F7R2_FB27_Msk      (0x1UL << CAN_F7R2_FB27_Pos)                    /*!< 0x08000000 */
5506  #define CAN_F7R2_FB27          CAN_F7R2_FB27_Msk                               /*!<Filter bit 27 */
5507  #define CAN_F7R2_FB28_Pos      (28U)
5508  #define CAN_F7R2_FB28_Msk      (0x1UL << CAN_F7R2_FB28_Pos)                    /*!< 0x10000000 */
5509  #define CAN_F7R2_FB28          CAN_F7R2_FB28_Msk                               /*!<Filter bit 28 */
5510  #define CAN_F7R2_FB29_Pos      (29U)
5511  #define CAN_F7R2_FB29_Msk      (0x1UL << CAN_F7R2_FB29_Pos)                    /*!< 0x20000000 */
5512  #define CAN_F7R2_FB29          CAN_F7R2_FB29_Msk                               /*!<Filter bit 29 */
5513  #define CAN_F7R2_FB30_Pos      (30U)
5514  #define CAN_F7R2_FB30_Msk      (0x1UL << CAN_F7R2_FB30_Pos)                    /*!< 0x40000000 */
5515  #define CAN_F7R2_FB30          CAN_F7R2_FB30_Msk                               /*!<Filter bit 30 */
5516  #define CAN_F7R2_FB31_Pos      (31U)
5517  #define CAN_F7R2_FB31_Msk      (0x1UL << CAN_F7R2_FB31_Pos)                    /*!< 0x80000000 */
5518  #define CAN_F7R2_FB31          CAN_F7R2_FB31_Msk                               /*!<Filter bit 31 */
5519  
5520  /*******************  Bit definition for CAN_F8R2 register  *******************/
5521  #define CAN_F8R2_FB0_Pos       (0U)
5522  #define CAN_F8R2_FB0_Msk       (0x1UL << CAN_F8R2_FB0_Pos)                     /*!< 0x00000001 */
5523  #define CAN_F8R2_FB0           CAN_F8R2_FB0_Msk                                /*!<Filter bit 0 */
5524  #define CAN_F8R2_FB1_Pos       (1U)
5525  #define CAN_F8R2_FB1_Msk       (0x1UL << CAN_F8R2_FB1_Pos)                     /*!< 0x00000002 */
5526  #define CAN_F8R2_FB1           CAN_F8R2_FB1_Msk                                /*!<Filter bit 1 */
5527  #define CAN_F8R2_FB2_Pos       (2U)
5528  #define CAN_F8R2_FB2_Msk       (0x1UL << CAN_F8R2_FB2_Pos)                     /*!< 0x00000004 */
5529  #define CAN_F8R2_FB2           CAN_F8R2_FB2_Msk                                /*!<Filter bit 2 */
5530  #define CAN_F8R2_FB3_Pos       (3U)
5531  #define CAN_F8R2_FB3_Msk       (0x1UL << CAN_F8R2_FB3_Pos)                     /*!< 0x00000008 */
5532  #define CAN_F8R2_FB3           CAN_F8R2_FB3_Msk                                /*!<Filter bit 3 */
5533  #define CAN_F8R2_FB4_Pos       (4U)
5534  #define CAN_F8R2_FB4_Msk       (0x1UL << CAN_F8R2_FB4_Pos)                     /*!< 0x00000010 */
5535  #define CAN_F8R2_FB4           CAN_F8R2_FB4_Msk                                /*!<Filter bit 4 */
5536  #define CAN_F8R2_FB5_Pos       (5U)
5537  #define CAN_F8R2_FB5_Msk       (0x1UL << CAN_F8R2_FB5_Pos)                     /*!< 0x00000020 */
5538  #define CAN_F8R2_FB5           CAN_F8R2_FB5_Msk                                /*!<Filter bit 5 */
5539  #define CAN_F8R2_FB6_Pos       (6U)
5540  #define CAN_F8R2_FB6_Msk       (0x1UL << CAN_F8R2_FB6_Pos)                     /*!< 0x00000040 */
5541  #define CAN_F8R2_FB6           CAN_F8R2_FB6_Msk                                /*!<Filter bit 6 */
5542  #define CAN_F8R2_FB7_Pos       (7U)
5543  #define CAN_F8R2_FB7_Msk       (0x1UL << CAN_F8R2_FB7_Pos)                     /*!< 0x00000080 */
5544  #define CAN_F8R2_FB7           CAN_F8R2_FB7_Msk                                /*!<Filter bit 7 */
5545  #define CAN_F8R2_FB8_Pos       (8U)
5546  #define CAN_F8R2_FB8_Msk       (0x1UL << CAN_F8R2_FB8_Pos)                     /*!< 0x00000100 */
5547  #define CAN_F8R2_FB8           CAN_F8R2_FB8_Msk                                /*!<Filter bit 8 */
5548  #define CAN_F8R2_FB9_Pos       (9U)
5549  #define CAN_F8R2_FB9_Msk       (0x1UL << CAN_F8R2_FB9_Pos)                     /*!< 0x00000200 */
5550  #define CAN_F8R2_FB9           CAN_F8R2_FB9_Msk                                /*!<Filter bit 9 */
5551  #define CAN_F8R2_FB10_Pos      (10U)
5552  #define CAN_F8R2_FB10_Msk      (0x1UL << CAN_F8R2_FB10_Pos)                    /*!< 0x00000400 */
5553  #define CAN_F8R2_FB10          CAN_F8R2_FB10_Msk                               /*!<Filter bit 10 */
5554  #define CAN_F8R2_FB11_Pos      (11U)
5555  #define CAN_F8R2_FB11_Msk      (0x1UL << CAN_F8R2_FB11_Pos)                    /*!< 0x00000800 */
5556  #define CAN_F8R2_FB11          CAN_F8R2_FB11_Msk                               /*!<Filter bit 11 */
5557  #define CAN_F8R2_FB12_Pos      (12U)
5558  #define CAN_F8R2_FB12_Msk      (0x1UL << CAN_F8R2_FB12_Pos)                    /*!< 0x00001000 */
5559  #define CAN_F8R2_FB12          CAN_F8R2_FB12_Msk                               /*!<Filter bit 12 */
5560  #define CAN_F8R2_FB13_Pos      (13U)
5561  #define CAN_F8R2_FB13_Msk      (0x1UL << CAN_F8R2_FB13_Pos)                    /*!< 0x00002000 */
5562  #define CAN_F8R2_FB13          CAN_F8R2_FB13_Msk                               /*!<Filter bit 13 */
5563  #define CAN_F8R2_FB14_Pos      (14U)
5564  #define CAN_F8R2_FB14_Msk      (0x1UL << CAN_F8R2_FB14_Pos)                    /*!< 0x00004000 */
5565  #define CAN_F8R2_FB14          CAN_F8R2_FB14_Msk                               /*!<Filter bit 14 */
5566  #define CAN_F8R2_FB15_Pos      (15U)
5567  #define CAN_F8R2_FB15_Msk      (0x1UL << CAN_F8R2_FB15_Pos)                    /*!< 0x00008000 */
5568  #define CAN_F8R2_FB15          CAN_F8R2_FB15_Msk                               /*!<Filter bit 15 */
5569  #define CAN_F8R2_FB16_Pos      (16U)
5570  #define CAN_F8R2_FB16_Msk      (0x1UL << CAN_F8R2_FB16_Pos)                    /*!< 0x00010000 */
5571  #define CAN_F8R2_FB16          CAN_F8R2_FB16_Msk                               /*!<Filter bit 16 */
5572  #define CAN_F8R2_FB17_Pos      (17U)
5573  #define CAN_F8R2_FB17_Msk      (0x1UL << CAN_F8R2_FB17_Pos)                    /*!< 0x00020000 */
5574  #define CAN_F8R2_FB17          CAN_F8R2_FB17_Msk                               /*!<Filter bit 17 */
5575  #define CAN_F8R2_FB18_Pos      (18U)
5576  #define CAN_F8R2_FB18_Msk      (0x1UL << CAN_F8R2_FB18_Pos)                    /*!< 0x00040000 */
5577  #define CAN_F8R2_FB18          CAN_F8R2_FB18_Msk                               /*!<Filter bit 18 */
5578  #define CAN_F8R2_FB19_Pos      (19U)
5579  #define CAN_F8R2_FB19_Msk      (0x1UL << CAN_F8R2_FB19_Pos)                    /*!< 0x00080000 */
5580  #define CAN_F8R2_FB19          CAN_F8R2_FB19_Msk                               /*!<Filter bit 19 */
5581  #define CAN_F8R2_FB20_Pos      (20U)
5582  #define CAN_F8R2_FB20_Msk      (0x1UL << CAN_F8R2_FB20_Pos)                    /*!< 0x00100000 */
5583  #define CAN_F8R2_FB20          CAN_F8R2_FB20_Msk                               /*!<Filter bit 20 */
5584  #define CAN_F8R2_FB21_Pos      (21U)
5585  #define CAN_F8R2_FB21_Msk      (0x1UL << CAN_F8R2_FB21_Pos)                    /*!< 0x00200000 */
5586  #define CAN_F8R2_FB21          CAN_F8R2_FB21_Msk                               /*!<Filter bit 21 */
5587  #define CAN_F8R2_FB22_Pos      (22U)
5588  #define CAN_F8R2_FB22_Msk      (0x1UL << CAN_F8R2_FB22_Pos)                    /*!< 0x00400000 */
5589  #define CAN_F8R2_FB22          CAN_F8R2_FB22_Msk                               /*!<Filter bit 22 */
5590  #define CAN_F8R2_FB23_Pos      (23U)
5591  #define CAN_F8R2_FB23_Msk      (0x1UL << CAN_F8R2_FB23_Pos)                    /*!< 0x00800000 */
5592  #define CAN_F8R2_FB23          CAN_F8R2_FB23_Msk                               /*!<Filter bit 23 */
5593  #define CAN_F8R2_FB24_Pos      (24U)
5594  #define CAN_F8R2_FB24_Msk      (0x1UL << CAN_F8R2_FB24_Pos)                    /*!< 0x01000000 */
5595  #define CAN_F8R2_FB24          CAN_F8R2_FB24_Msk                               /*!<Filter bit 24 */
5596  #define CAN_F8R2_FB25_Pos      (25U)
5597  #define CAN_F8R2_FB25_Msk      (0x1UL << CAN_F8R2_FB25_Pos)                    /*!< 0x02000000 */
5598  #define CAN_F8R2_FB25          CAN_F8R2_FB25_Msk                               /*!<Filter bit 25 */
5599  #define CAN_F8R2_FB26_Pos      (26U)
5600  #define CAN_F8R2_FB26_Msk      (0x1UL << CAN_F8R2_FB26_Pos)                    /*!< 0x04000000 */
5601  #define CAN_F8R2_FB26          CAN_F8R2_FB26_Msk                               /*!<Filter bit 26 */
5602  #define CAN_F8R2_FB27_Pos      (27U)
5603  #define CAN_F8R2_FB27_Msk      (0x1UL << CAN_F8R2_FB27_Pos)                    /*!< 0x08000000 */
5604  #define CAN_F8R2_FB27          CAN_F8R2_FB27_Msk                               /*!<Filter bit 27 */
5605  #define CAN_F8R2_FB28_Pos      (28U)
5606  #define CAN_F8R2_FB28_Msk      (0x1UL << CAN_F8R2_FB28_Pos)                    /*!< 0x10000000 */
5607  #define CAN_F8R2_FB28          CAN_F8R2_FB28_Msk                               /*!<Filter bit 28 */
5608  #define CAN_F8R2_FB29_Pos      (29U)
5609  #define CAN_F8R2_FB29_Msk      (0x1UL << CAN_F8R2_FB29_Pos)                    /*!< 0x20000000 */
5610  #define CAN_F8R2_FB29          CAN_F8R2_FB29_Msk                               /*!<Filter bit 29 */
5611  #define CAN_F8R2_FB30_Pos      (30U)
5612  #define CAN_F8R2_FB30_Msk      (0x1UL << CAN_F8R2_FB30_Pos)                    /*!< 0x40000000 */
5613  #define CAN_F8R2_FB30          CAN_F8R2_FB30_Msk                               /*!<Filter bit 30 */
5614  #define CAN_F8R2_FB31_Pos      (31U)
5615  #define CAN_F8R2_FB31_Msk      (0x1UL << CAN_F8R2_FB31_Pos)                    /*!< 0x80000000 */
5616  #define CAN_F8R2_FB31          CAN_F8R2_FB31_Msk                               /*!<Filter bit 31 */
5617  
5618  /*******************  Bit definition for CAN_F9R2 register  *******************/
5619  #define CAN_F9R2_FB0_Pos       (0U)
5620  #define CAN_F9R2_FB0_Msk       (0x1UL << CAN_F9R2_FB0_Pos)                     /*!< 0x00000001 */
5621  #define CAN_F9R2_FB0           CAN_F9R2_FB0_Msk                                /*!<Filter bit 0 */
5622  #define CAN_F9R2_FB1_Pos       (1U)
5623  #define CAN_F9R2_FB1_Msk       (0x1UL << CAN_F9R2_FB1_Pos)                     /*!< 0x00000002 */
5624  #define CAN_F9R2_FB1           CAN_F9R2_FB1_Msk                                /*!<Filter bit 1 */
5625  #define CAN_F9R2_FB2_Pos       (2U)
5626  #define CAN_F9R2_FB2_Msk       (0x1UL << CAN_F9R2_FB2_Pos)                     /*!< 0x00000004 */
5627  #define CAN_F9R2_FB2           CAN_F9R2_FB2_Msk                                /*!<Filter bit 2 */
5628  #define CAN_F9R2_FB3_Pos       (3U)
5629  #define CAN_F9R2_FB3_Msk       (0x1UL << CAN_F9R2_FB3_Pos)                     /*!< 0x00000008 */
5630  #define CAN_F9R2_FB3           CAN_F9R2_FB3_Msk                                /*!<Filter bit 3 */
5631  #define CAN_F9R2_FB4_Pos       (4U)
5632  #define CAN_F9R2_FB4_Msk       (0x1UL << CAN_F9R2_FB4_Pos)                     /*!< 0x00000010 */
5633  #define CAN_F9R2_FB4           CAN_F9R2_FB4_Msk                                /*!<Filter bit 4 */
5634  #define CAN_F9R2_FB5_Pos       (5U)
5635  #define CAN_F9R2_FB5_Msk       (0x1UL << CAN_F9R2_FB5_Pos)                     /*!< 0x00000020 */
5636  #define CAN_F9R2_FB5           CAN_F9R2_FB5_Msk                                /*!<Filter bit 5 */
5637  #define CAN_F9R2_FB6_Pos       (6U)
5638  #define CAN_F9R2_FB6_Msk       (0x1UL << CAN_F9R2_FB6_Pos)                     /*!< 0x00000040 */
5639  #define CAN_F9R2_FB6           CAN_F9R2_FB6_Msk                                /*!<Filter bit 6 */
5640  #define CAN_F9R2_FB7_Pos       (7U)
5641  #define CAN_F9R2_FB7_Msk       (0x1UL << CAN_F9R2_FB7_Pos)                     /*!< 0x00000080 */
5642  #define CAN_F9R2_FB7           CAN_F9R2_FB7_Msk                                /*!<Filter bit 7 */
5643  #define CAN_F9R2_FB8_Pos       (8U)
5644  #define CAN_F9R2_FB8_Msk       (0x1UL << CAN_F9R2_FB8_Pos)                     /*!< 0x00000100 */
5645  #define CAN_F9R2_FB8           CAN_F9R2_FB8_Msk                                /*!<Filter bit 8 */
5646  #define CAN_F9R2_FB9_Pos       (9U)
5647  #define CAN_F9R2_FB9_Msk       (0x1UL << CAN_F9R2_FB9_Pos)                     /*!< 0x00000200 */
5648  #define CAN_F9R2_FB9           CAN_F9R2_FB9_Msk                                /*!<Filter bit 9 */
5649  #define CAN_F9R2_FB10_Pos      (10U)
5650  #define CAN_F9R2_FB10_Msk      (0x1UL << CAN_F9R2_FB10_Pos)                    /*!< 0x00000400 */
5651  #define CAN_F9R2_FB10          CAN_F9R2_FB10_Msk                               /*!<Filter bit 10 */
5652  #define CAN_F9R2_FB11_Pos      (11U)
5653  #define CAN_F9R2_FB11_Msk      (0x1UL << CAN_F9R2_FB11_Pos)                    /*!< 0x00000800 */
5654  #define CAN_F9R2_FB11          CAN_F9R2_FB11_Msk                               /*!<Filter bit 11 */
5655  #define CAN_F9R2_FB12_Pos      (12U)
5656  #define CAN_F9R2_FB12_Msk      (0x1UL << CAN_F9R2_FB12_Pos)                    /*!< 0x00001000 */
5657  #define CAN_F9R2_FB12          CAN_F9R2_FB12_Msk                               /*!<Filter bit 12 */
5658  #define CAN_F9R2_FB13_Pos      (13U)
5659  #define CAN_F9R2_FB13_Msk      (0x1UL << CAN_F9R2_FB13_Pos)                    /*!< 0x00002000 */
5660  #define CAN_F9R2_FB13          CAN_F9R2_FB13_Msk                               /*!<Filter bit 13 */
5661  #define CAN_F9R2_FB14_Pos      (14U)
5662  #define CAN_F9R2_FB14_Msk      (0x1UL << CAN_F9R2_FB14_Pos)                    /*!< 0x00004000 */
5663  #define CAN_F9R2_FB14          CAN_F9R2_FB14_Msk                               /*!<Filter bit 14 */
5664  #define CAN_F9R2_FB15_Pos      (15U)
5665  #define CAN_F9R2_FB15_Msk      (0x1UL << CAN_F9R2_FB15_Pos)                    /*!< 0x00008000 */
5666  #define CAN_F9R2_FB15          CAN_F9R2_FB15_Msk                               /*!<Filter bit 15 */
5667  #define CAN_F9R2_FB16_Pos      (16U)
5668  #define CAN_F9R2_FB16_Msk      (0x1UL << CAN_F9R2_FB16_Pos)                    /*!< 0x00010000 */
5669  #define CAN_F9R2_FB16          CAN_F9R2_FB16_Msk                               /*!<Filter bit 16 */
5670  #define CAN_F9R2_FB17_Pos      (17U)
5671  #define CAN_F9R2_FB17_Msk      (0x1UL << CAN_F9R2_FB17_Pos)                    /*!< 0x00020000 */
5672  #define CAN_F9R2_FB17          CAN_F9R2_FB17_Msk                               /*!<Filter bit 17 */
5673  #define CAN_F9R2_FB18_Pos      (18U)
5674  #define CAN_F9R2_FB18_Msk      (0x1UL << CAN_F9R2_FB18_Pos)                    /*!< 0x00040000 */
5675  #define CAN_F9R2_FB18          CAN_F9R2_FB18_Msk                               /*!<Filter bit 18 */
5676  #define CAN_F9R2_FB19_Pos      (19U)
5677  #define CAN_F9R2_FB19_Msk      (0x1UL << CAN_F9R2_FB19_Pos)                    /*!< 0x00080000 */
5678  #define CAN_F9R2_FB19          CAN_F9R2_FB19_Msk                               /*!<Filter bit 19 */
5679  #define CAN_F9R2_FB20_Pos      (20U)
5680  #define CAN_F9R2_FB20_Msk      (0x1UL << CAN_F9R2_FB20_Pos)                    /*!< 0x00100000 */
5681  #define CAN_F9R2_FB20          CAN_F9R2_FB20_Msk                               /*!<Filter bit 20 */
5682  #define CAN_F9R2_FB21_Pos      (21U)
5683  #define CAN_F9R2_FB21_Msk      (0x1UL << CAN_F9R2_FB21_Pos)                    /*!< 0x00200000 */
5684  #define CAN_F9R2_FB21          CAN_F9R2_FB21_Msk                               /*!<Filter bit 21 */
5685  #define CAN_F9R2_FB22_Pos      (22U)
5686  #define CAN_F9R2_FB22_Msk      (0x1UL << CAN_F9R2_FB22_Pos)                    /*!< 0x00400000 */
5687  #define CAN_F9R2_FB22          CAN_F9R2_FB22_Msk                               /*!<Filter bit 22 */
5688  #define CAN_F9R2_FB23_Pos      (23U)
5689  #define CAN_F9R2_FB23_Msk      (0x1UL << CAN_F9R2_FB23_Pos)                    /*!< 0x00800000 */
5690  #define CAN_F9R2_FB23          CAN_F9R2_FB23_Msk                               /*!<Filter bit 23 */
5691  #define CAN_F9R2_FB24_Pos      (24U)
5692  #define CAN_F9R2_FB24_Msk      (0x1UL << CAN_F9R2_FB24_Pos)                    /*!< 0x01000000 */
5693  #define CAN_F9R2_FB24          CAN_F9R2_FB24_Msk                               /*!<Filter bit 24 */
5694  #define CAN_F9R2_FB25_Pos      (25U)
5695  #define CAN_F9R2_FB25_Msk      (0x1UL << CAN_F9R2_FB25_Pos)                    /*!< 0x02000000 */
5696  #define CAN_F9R2_FB25          CAN_F9R2_FB25_Msk                               /*!<Filter bit 25 */
5697  #define CAN_F9R2_FB26_Pos      (26U)
5698  #define CAN_F9R2_FB26_Msk      (0x1UL << CAN_F9R2_FB26_Pos)                    /*!< 0x04000000 */
5699  #define CAN_F9R2_FB26          CAN_F9R2_FB26_Msk                               /*!<Filter bit 26 */
5700  #define CAN_F9R2_FB27_Pos      (27U)
5701  #define CAN_F9R2_FB27_Msk      (0x1UL << CAN_F9R2_FB27_Pos)                    /*!< 0x08000000 */
5702  #define CAN_F9R2_FB27          CAN_F9R2_FB27_Msk                               /*!<Filter bit 27 */
5703  #define CAN_F9R2_FB28_Pos      (28U)
5704  #define CAN_F9R2_FB28_Msk      (0x1UL << CAN_F9R2_FB28_Pos)                    /*!< 0x10000000 */
5705  #define CAN_F9R2_FB28          CAN_F9R2_FB28_Msk                               /*!<Filter bit 28 */
5706  #define CAN_F9R2_FB29_Pos      (29U)
5707  #define CAN_F9R2_FB29_Msk      (0x1UL << CAN_F9R2_FB29_Pos)                    /*!< 0x20000000 */
5708  #define CAN_F9R2_FB29          CAN_F9R2_FB29_Msk                               /*!<Filter bit 29 */
5709  #define CAN_F9R2_FB30_Pos      (30U)
5710  #define CAN_F9R2_FB30_Msk      (0x1UL << CAN_F9R2_FB30_Pos)                    /*!< 0x40000000 */
5711  #define CAN_F9R2_FB30          CAN_F9R2_FB30_Msk                               /*!<Filter bit 30 */
5712  #define CAN_F9R2_FB31_Pos      (31U)
5713  #define CAN_F9R2_FB31_Msk      (0x1UL << CAN_F9R2_FB31_Pos)                    /*!< 0x80000000 */
5714  #define CAN_F9R2_FB31          CAN_F9R2_FB31_Msk                               /*!<Filter bit 31 */
5715  
5716  /*******************  Bit definition for CAN_F10R2 register  ******************/
5717  #define CAN_F10R2_FB0_Pos      (0U)
5718  #define CAN_F10R2_FB0_Msk      (0x1UL << CAN_F10R2_FB0_Pos)                    /*!< 0x00000001 */
5719  #define CAN_F10R2_FB0          CAN_F10R2_FB0_Msk                               /*!<Filter bit 0 */
5720  #define CAN_F10R2_FB1_Pos      (1U)
5721  #define CAN_F10R2_FB1_Msk      (0x1UL << CAN_F10R2_FB1_Pos)                    /*!< 0x00000002 */
5722  #define CAN_F10R2_FB1          CAN_F10R2_FB1_Msk                               /*!<Filter bit 1 */
5723  #define CAN_F10R2_FB2_Pos      (2U)
5724  #define CAN_F10R2_FB2_Msk      (0x1UL << CAN_F10R2_FB2_Pos)                    /*!< 0x00000004 */
5725  #define CAN_F10R2_FB2          CAN_F10R2_FB2_Msk                               /*!<Filter bit 2 */
5726  #define CAN_F10R2_FB3_Pos      (3U)
5727  #define CAN_F10R2_FB3_Msk      (0x1UL << CAN_F10R2_FB3_Pos)                    /*!< 0x00000008 */
5728  #define CAN_F10R2_FB3          CAN_F10R2_FB3_Msk                               /*!<Filter bit 3 */
5729  #define CAN_F10R2_FB4_Pos      (4U)
5730  #define CAN_F10R2_FB4_Msk      (0x1UL << CAN_F10R2_FB4_Pos)                    /*!< 0x00000010 */
5731  #define CAN_F10R2_FB4          CAN_F10R2_FB4_Msk                               /*!<Filter bit 4 */
5732  #define CAN_F10R2_FB5_Pos      (5U)
5733  #define CAN_F10R2_FB5_Msk      (0x1UL << CAN_F10R2_FB5_Pos)                    /*!< 0x00000020 */
5734  #define CAN_F10R2_FB5          CAN_F10R2_FB5_Msk                               /*!<Filter bit 5 */
5735  #define CAN_F10R2_FB6_Pos      (6U)
5736  #define CAN_F10R2_FB6_Msk      (0x1UL << CAN_F10R2_FB6_Pos)                    /*!< 0x00000040 */
5737  #define CAN_F10R2_FB6          CAN_F10R2_FB6_Msk                               /*!<Filter bit 6 */
5738  #define CAN_F10R2_FB7_Pos      (7U)
5739  #define CAN_F10R2_FB7_Msk      (0x1UL << CAN_F10R2_FB7_Pos)                    /*!< 0x00000080 */
5740  #define CAN_F10R2_FB7          CAN_F10R2_FB7_Msk                               /*!<Filter bit 7 */
5741  #define CAN_F10R2_FB8_Pos      (8U)
5742  #define CAN_F10R2_FB8_Msk      (0x1UL << CAN_F10R2_FB8_Pos)                    /*!< 0x00000100 */
5743  #define CAN_F10R2_FB8          CAN_F10R2_FB8_Msk                               /*!<Filter bit 8 */
5744  #define CAN_F10R2_FB9_Pos      (9U)
5745  #define CAN_F10R2_FB9_Msk      (0x1UL << CAN_F10R2_FB9_Pos)                    /*!< 0x00000200 */
5746  #define CAN_F10R2_FB9          CAN_F10R2_FB9_Msk                               /*!<Filter bit 9 */
5747  #define CAN_F10R2_FB10_Pos     (10U)
5748  #define CAN_F10R2_FB10_Msk     (0x1UL << CAN_F10R2_FB10_Pos)                   /*!< 0x00000400 */
5749  #define CAN_F10R2_FB10         CAN_F10R2_FB10_Msk                              /*!<Filter bit 10 */
5750  #define CAN_F10R2_FB11_Pos     (11U)
5751  #define CAN_F10R2_FB11_Msk     (0x1UL << CAN_F10R2_FB11_Pos)                   /*!< 0x00000800 */
5752  #define CAN_F10R2_FB11         CAN_F10R2_FB11_Msk                              /*!<Filter bit 11 */
5753  #define CAN_F10R2_FB12_Pos     (12U)
5754  #define CAN_F10R2_FB12_Msk     (0x1UL << CAN_F10R2_FB12_Pos)                   /*!< 0x00001000 */
5755  #define CAN_F10R2_FB12         CAN_F10R2_FB12_Msk                              /*!<Filter bit 12 */
5756  #define CAN_F10R2_FB13_Pos     (13U)
5757  #define CAN_F10R2_FB13_Msk     (0x1UL << CAN_F10R2_FB13_Pos)                   /*!< 0x00002000 */
5758  #define CAN_F10R2_FB13         CAN_F10R2_FB13_Msk                              /*!<Filter bit 13 */
5759  #define CAN_F10R2_FB14_Pos     (14U)
5760  #define CAN_F10R2_FB14_Msk     (0x1UL << CAN_F10R2_FB14_Pos)                   /*!< 0x00004000 */
5761  #define CAN_F10R2_FB14         CAN_F10R2_FB14_Msk                              /*!<Filter bit 14 */
5762  #define CAN_F10R2_FB15_Pos     (15U)
5763  #define CAN_F10R2_FB15_Msk     (0x1UL << CAN_F10R2_FB15_Pos)                   /*!< 0x00008000 */
5764  #define CAN_F10R2_FB15         CAN_F10R2_FB15_Msk                              /*!<Filter bit 15 */
5765  #define CAN_F10R2_FB16_Pos     (16U)
5766  #define CAN_F10R2_FB16_Msk     (0x1UL << CAN_F10R2_FB16_Pos)                   /*!< 0x00010000 */
5767  #define CAN_F10R2_FB16         CAN_F10R2_FB16_Msk                              /*!<Filter bit 16 */
5768  #define CAN_F10R2_FB17_Pos     (17U)
5769  #define CAN_F10R2_FB17_Msk     (0x1UL << CAN_F10R2_FB17_Pos)                   /*!< 0x00020000 */
5770  #define CAN_F10R2_FB17         CAN_F10R2_FB17_Msk                              /*!<Filter bit 17 */
5771  #define CAN_F10R2_FB18_Pos     (18U)
5772  #define CAN_F10R2_FB18_Msk     (0x1UL << CAN_F10R2_FB18_Pos)                   /*!< 0x00040000 */
5773  #define CAN_F10R2_FB18         CAN_F10R2_FB18_Msk                              /*!<Filter bit 18 */
5774  #define CAN_F10R2_FB19_Pos     (19U)
5775  #define CAN_F10R2_FB19_Msk     (0x1UL << CAN_F10R2_FB19_Pos)                   /*!< 0x00080000 */
5776  #define CAN_F10R2_FB19         CAN_F10R2_FB19_Msk                              /*!<Filter bit 19 */
5777  #define CAN_F10R2_FB20_Pos     (20U)
5778  #define CAN_F10R2_FB20_Msk     (0x1UL << CAN_F10R2_FB20_Pos)                   /*!< 0x00100000 */
5779  #define CAN_F10R2_FB20         CAN_F10R2_FB20_Msk                              /*!<Filter bit 20 */
5780  #define CAN_F10R2_FB21_Pos     (21U)
5781  #define CAN_F10R2_FB21_Msk     (0x1UL << CAN_F10R2_FB21_Pos)                   /*!< 0x00200000 */
5782  #define CAN_F10R2_FB21         CAN_F10R2_FB21_Msk                              /*!<Filter bit 21 */
5783  #define CAN_F10R2_FB22_Pos     (22U)
5784  #define CAN_F10R2_FB22_Msk     (0x1UL << CAN_F10R2_FB22_Pos)                   /*!< 0x00400000 */
5785  #define CAN_F10R2_FB22         CAN_F10R2_FB22_Msk                              /*!<Filter bit 22 */
5786  #define CAN_F10R2_FB23_Pos     (23U)
5787  #define CAN_F10R2_FB23_Msk     (0x1UL << CAN_F10R2_FB23_Pos)                   /*!< 0x00800000 */
5788  #define CAN_F10R2_FB23         CAN_F10R2_FB23_Msk                              /*!<Filter bit 23 */
5789  #define CAN_F10R2_FB24_Pos     (24U)
5790  #define CAN_F10R2_FB24_Msk     (0x1UL << CAN_F10R2_FB24_Pos)                   /*!< 0x01000000 */
5791  #define CAN_F10R2_FB24         CAN_F10R2_FB24_Msk                              /*!<Filter bit 24 */
5792  #define CAN_F10R2_FB25_Pos     (25U)
5793  #define CAN_F10R2_FB25_Msk     (0x1UL << CAN_F10R2_FB25_Pos)                   /*!< 0x02000000 */
5794  #define CAN_F10R2_FB25         CAN_F10R2_FB25_Msk                              /*!<Filter bit 25 */
5795  #define CAN_F10R2_FB26_Pos     (26U)
5796  #define CAN_F10R2_FB26_Msk     (0x1UL << CAN_F10R2_FB26_Pos)                   /*!< 0x04000000 */
5797  #define CAN_F10R2_FB26         CAN_F10R2_FB26_Msk                              /*!<Filter bit 26 */
5798  #define CAN_F10R2_FB27_Pos     (27U)
5799  #define CAN_F10R2_FB27_Msk     (0x1UL << CAN_F10R2_FB27_Pos)                   /*!< 0x08000000 */
5800  #define CAN_F10R2_FB27         CAN_F10R2_FB27_Msk                              /*!<Filter bit 27 */
5801  #define CAN_F10R2_FB28_Pos     (28U)
5802  #define CAN_F10R2_FB28_Msk     (0x1UL << CAN_F10R2_FB28_Pos)                   /*!< 0x10000000 */
5803  #define CAN_F10R2_FB28         CAN_F10R2_FB28_Msk                              /*!<Filter bit 28 */
5804  #define CAN_F10R2_FB29_Pos     (29U)
5805  #define CAN_F10R2_FB29_Msk     (0x1UL << CAN_F10R2_FB29_Pos)                   /*!< 0x20000000 */
5806  #define CAN_F10R2_FB29         CAN_F10R2_FB29_Msk                              /*!<Filter bit 29 */
5807  #define CAN_F10R2_FB30_Pos     (30U)
5808  #define CAN_F10R2_FB30_Msk     (0x1UL << CAN_F10R2_FB30_Pos)                   /*!< 0x40000000 */
5809  #define CAN_F10R2_FB30         CAN_F10R2_FB30_Msk                              /*!<Filter bit 30 */
5810  #define CAN_F10R2_FB31_Pos     (31U)
5811  #define CAN_F10R2_FB31_Msk     (0x1UL << CAN_F10R2_FB31_Pos)                   /*!< 0x80000000 */
5812  #define CAN_F10R2_FB31         CAN_F10R2_FB31_Msk                              /*!<Filter bit 31 */
5813  
5814  /*******************  Bit definition for CAN_F11R2 register  ******************/
5815  #define CAN_F11R2_FB0_Pos      (0U)
5816  #define CAN_F11R2_FB0_Msk      (0x1UL << CAN_F11R2_FB0_Pos)                    /*!< 0x00000001 */
5817  #define CAN_F11R2_FB0          CAN_F11R2_FB0_Msk                               /*!<Filter bit 0 */
5818  #define CAN_F11R2_FB1_Pos      (1U)
5819  #define CAN_F11R2_FB1_Msk      (0x1UL << CAN_F11R2_FB1_Pos)                    /*!< 0x00000002 */
5820  #define CAN_F11R2_FB1          CAN_F11R2_FB1_Msk                               /*!<Filter bit 1 */
5821  #define CAN_F11R2_FB2_Pos      (2U)
5822  #define CAN_F11R2_FB2_Msk      (0x1UL << CAN_F11R2_FB2_Pos)                    /*!< 0x00000004 */
5823  #define CAN_F11R2_FB2          CAN_F11R2_FB2_Msk                               /*!<Filter bit 2 */
5824  #define CAN_F11R2_FB3_Pos      (3U)
5825  #define CAN_F11R2_FB3_Msk      (0x1UL << CAN_F11R2_FB3_Pos)                    /*!< 0x00000008 */
5826  #define CAN_F11R2_FB3          CAN_F11R2_FB3_Msk                               /*!<Filter bit 3 */
5827  #define CAN_F11R2_FB4_Pos      (4U)
5828  #define CAN_F11R2_FB4_Msk      (0x1UL << CAN_F11R2_FB4_Pos)                    /*!< 0x00000010 */
5829  #define CAN_F11R2_FB4          CAN_F11R2_FB4_Msk                               /*!<Filter bit 4 */
5830  #define CAN_F11R2_FB5_Pos      (5U)
5831  #define CAN_F11R2_FB5_Msk      (0x1UL << CAN_F11R2_FB5_Pos)                    /*!< 0x00000020 */
5832  #define CAN_F11R2_FB5          CAN_F11R2_FB5_Msk                               /*!<Filter bit 5 */
5833  #define CAN_F11R2_FB6_Pos      (6U)
5834  #define CAN_F11R2_FB6_Msk      (0x1UL << CAN_F11R2_FB6_Pos)                    /*!< 0x00000040 */
5835  #define CAN_F11R2_FB6          CAN_F11R2_FB6_Msk                               /*!<Filter bit 6 */
5836  #define CAN_F11R2_FB7_Pos      (7U)
5837  #define CAN_F11R2_FB7_Msk      (0x1UL << CAN_F11R2_FB7_Pos)                    /*!< 0x00000080 */
5838  #define CAN_F11R2_FB7          CAN_F11R2_FB7_Msk                               /*!<Filter bit 7 */
5839  #define CAN_F11R2_FB8_Pos      (8U)
5840  #define CAN_F11R2_FB8_Msk      (0x1UL << CAN_F11R2_FB8_Pos)                    /*!< 0x00000100 */
5841  #define CAN_F11R2_FB8          CAN_F11R2_FB8_Msk                               /*!<Filter bit 8 */
5842  #define CAN_F11R2_FB9_Pos      (9U)
5843  #define CAN_F11R2_FB9_Msk      (0x1UL << CAN_F11R2_FB9_Pos)                    /*!< 0x00000200 */
5844  #define CAN_F11R2_FB9          CAN_F11R2_FB9_Msk                               /*!<Filter bit 9 */
5845  #define CAN_F11R2_FB10_Pos     (10U)
5846  #define CAN_F11R2_FB10_Msk     (0x1UL << CAN_F11R2_FB10_Pos)                   /*!< 0x00000400 */
5847  #define CAN_F11R2_FB10         CAN_F11R2_FB10_Msk                              /*!<Filter bit 10 */
5848  #define CAN_F11R2_FB11_Pos     (11U)
5849  #define CAN_F11R2_FB11_Msk     (0x1UL << CAN_F11R2_FB11_Pos)                   /*!< 0x00000800 */
5850  #define CAN_F11R2_FB11         CAN_F11R2_FB11_Msk                              /*!<Filter bit 11 */
5851  #define CAN_F11R2_FB12_Pos     (12U)
5852  #define CAN_F11R2_FB12_Msk     (0x1UL << CAN_F11R2_FB12_Pos)                   /*!< 0x00001000 */
5853  #define CAN_F11R2_FB12         CAN_F11R2_FB12_Msk                              /*!<Filter bit 12 */
5854  #define CAN_F11R2_FB13_Pos     (13U)
5855  #define CAN_F11R2_FB13_Msk     (0x1UL << CAN_F11R2_FB13_Pos)                   /*!< 0x00002000 */
5856  #define CAN_F11R2_FB13         CAN_F11R2_FB13_Msk                              /*!<Filter bit 13 */
5857  #define CAN_F11R2_FB14_Pos     (14U)
5858  #define CAN_F11R2_FB14_Msk     (0x1UL << CAN_F11R2_FB14_Pos)                   /*!< 0x00004000 */
5859  #define CAN_F11R2_FB14         CAN_F11R2_FB14_Msk                              /*!<Filter bit 14 */
5860  #define CAN_F11R2_FB15_Pos     (15U)
5861  #define CAN_F11R2_FB15_Msk     (0x1UL << CAN_F11R2_FB15_Pos)                   /*!< 0x00008000 */
5862  #define CAN_F11R2_FB15         CAN_F11R2_FB15_Msk                              /*!<Filter bit 15 */
5863  #define CAN_F11R2_FB16_Pos     (16U)
5864  #define CAN_F11R2_FB16_Msk     (0x1UL << CAN_F11R2_FB16_Pos)                   /*!< 0x00010000 */
5865  #define CAN_F11R2_FB16         CAN_F11R2_FB16_Msk                              /*!<Filter bit 16 */
5866  #define CAN_F11R2_FB17_Pos     (17U)
5867  #define CAN_F11R2_FB17_Msk     (0x1UL << CAN_F11R2_FB17_Pos)                   /*!< 0x00020000 */
5868  #define CAN_F11R2_FB17         CAN_F11R2_FB17_Msk                              /*!<Filter bit 17 */
5869  #define CAN_F11R2_FB18_Pos     (18U)
5870  #define CAN_F11R2_FB18_Msk     (0x1UL << CAN_F11R2_FB18_Pos)                   /*!< 0x00040000 */
5871  #define CAN_F11R2_FB18         CAN_F11R2_FB18_Msk                              /*!<Filter bit 18 */
5872  #define CAN_F11R2_FB19_Pos     (19U)
5873  #define CAN_F11R2_FB19_Msk     (0x1UL << CAN_F11R2_FB19_Pos)                   /*!< 0x00080000 */
5874  #define CAN_F11R2_FB19         CAN_F11R2_FB19_Msk                              /*!<Filter bit 19 */
5875  #define CAN_F11R2_FB20_Pos     (20U)
5876  #define CAN_F11R2_FB20_Msk     (0x1UL << CAN_F11R2_FB20_Pos)                   /*!< 0x00100000 */
5877  #define CAN_F11R2_FB20         CAN_F11R2_FB20_Msk                              /*!<Filter bit 20 */
5878  #define CAN_F11R2_FB21_Pos     (21U)
5879  #define CAN_F11R2_FB21_Msk     (0x1UL << CAN_F11R2_FB21_Pos)                   /*!< 0x00200000 */
5880  #define CAN_F11R2_FB21         CAN_F11R2_FB21_Msk                              /*!<Filter bit 21 */
5881  #define CAN_F11R2_FB22_Pos     (22U)
5882  #define CAN_F11R2_FB22_Msk     (0x1UL << CAN_F11R2_FB22_Pos)                   /*!< 0x00400000 */
5883  #define CAN_F11R2_FB22         CAN_F11R2_FB22_Msk                              /*!<Filter bit 22 */
5884  #define CAN_F11R2_FB23_Pos     (23U)
5885  #define CAN_F11R2_FB23_Msk     (0x1UL << CAN_F11R2_FB23_Pos)                   /*!< 0x00800000 */
5886  #define CAN_F11R2_FB23         CAN_F11R2_FB23_Msk                              /*!<Filter bit 23 */
5887  #define CAN_F11R2_FB24_Pos     (24U)
5888  #define CAN_F11R2_FB24_Msk     (0x1UL << CAN_F11R2_FB24_Pos)                   /*!< 0x01000000 */
5889  #define CAN_F11R2_FB24         CAN_F11R2_FB24_Msk                              /*!<Filter bit 24 */
5890  #define CAN_F11R2_FB25_Pos     (25U)
5891  #define CAN_F11R2_FB25_Msk     (0x1UL << CAN_F11R2_FB25_Pos)                   /*!< 0x02000000 */
5892  #define CAN_F11R2_FB25         CAN_F11R2_FB25_Msk                              /*!<Filter bit 25 */
5893  #define CAN_F11R2_FB26_Pos     (26U)
5894  #define CAN_F11R2_FB26_Msk     (0x1UL << CAN_F11R2_FB26_Pos)                   /*!< 0x04000000 */
5895  #define CAN_F11R2_FB26         CAN_F11R2_FB26_Msk                              /*!<Filter bit 26 */
5896  #define CAN_F11R2_FB27_Pos     (27U)
5897  #define CAN_F11R2_FB27_Msk     (0x1UL << CAN_F11R2_FB27_Pos)                   /*!< 0x08000000 */
5898  #define CAN_F11R2_FB27         CAN_F11R2_FB27_Msk                              /*!<Filter bit 27 */
5899  #define CAN_F11R2_FB28_Pos     (28U)
5900  #define CAN_F11R2_FB28_Msk     (0x1UL << CAN_F11R2_FB28_Pos)                   /*!< 0x10000000 */
5901  #define CAN_F11R2_FB28         CAN_F11R2_FB28_Msk                              /*!<Filter bit 28 */
5902  #define CAN_F11R2_FB29_Pos     (29U)
5903  #define CAN_F11R2_FB29_Msk     (0x1UL << CAN_F11R2_FB29_Pos)                   /*!< 0x20000000 */
5904  #define CAN_F11R2_FB29         CAN_F11R2_FB29_Msk                              /*!<Filter bit 29 */
5905  #define CAN_F11R2_FB30_Pos     (30U)
5906  #define CAN_F11R2_FB30_Msk     (0x1UL << CAN_F11R2_FB30_Pos)                   /*!< 0x40000000 */
5907  #define CAN_F11R2_FB30         CAN_F11R2_FB30_Msk                              /*!<Filter bit 30 */
5908  #define CAN_F11R2_FB31_Pos     (31U)
5909  #define CAN_F11R2_FB31_Msk     (0x1UL << CAN_F11R2_FB31_Pos)                   /*!< 0x80000000 */
5910  #define CAN_F11R2_FB31         CAN_F11R2_FB31_Msk                              /*!<Filter bit 31 */
5911  
5912  /*******************  Bit definition for CAN_F12R2 register  ******************/
5913  #define CAN_F12R2_FB0_Pos      (0U)
5914  #define CAN_F12R2_FB0_Msk      (0x1UL << CAN_F12R2_FB0_Pos)                    /*!< 0x00000001 */
5915  #define CAN_F12R2_FB0          CAN_F12R2_FB0_Msk                               /*!<Filter bit 0 */
5916  #define CAN_F12R2_FB1_Pos      (1U)
5917  #define CAN_F12R2_FB1_Msk      (0x1UL << CAN_F12R2_FB1_Pos)                    /*!< 0x00000002 */
5918  #define CAN_F12R2_FB1          CAN_F12R2_FB1_Msk                               /*!<Filter bit 1 */
5919  #define CAN_F12R2_FB2_Pos      (2U)
5920  #define CAN_F12R2_FB2_Msk      (0x1UL << CAN_F12R2_FB2_Pos)                    /*!< 0x00000004 */
5921  #define CAN_F12R2_FB2          CAN_F12R2_FB2_Msk                               /*!<Filter bit 2 */
5922  #define CAN_F12R2_FB3_Pos      (3U)
5923  #define CAN_F12R2_FB3_Msk      (0x1UL << CAN_F12R2_FB3_Pos)                    /*!< 0x00000008 */
5924  #define CAN_F12R2_FB3          CAN_F12R2_FB3_Msk                               /*!<Filter bit 3 */
5925  #define CAN_F12R2_FB4_Pos      (4U)
5926  #define CAN_F12R2_FB4_Msk      (0x1UL << CAN_F12R2_FB4_Pos)                    /*!< 0x00000010 */
5927  #define CAN_F12R2_FB4          CAN_F12R2_FB4_Msk                               /*!<Filter bit 4 */
5928  #define CAN_F12R2_FB5_Pos      (5U)
5929  #define CAN_F12R2_FB5_Msk      (0x1UL << CAN_F12R2_FB5_Pos)                    /*!< 0x00000020 */
5930  #define CAN_F12R2_FB5          CAN_F12R2_FB5_Msk                               /*!<Filter bit 5 */
5931  #define CAN_F12R2_FB6_Pos      (6U)
5932  #define CAN_F12R2_FB6_Msk      (0x1UL << CAN_F12R2_FB6_Pos)                    /*!< 0x00000040 */
5933  #define CAN_F12R2_FB6          CAN_F12R2_FB6_Msk                               /*!<Filter bit 6 */
5934  #define CAN_F12R2_FB7_Pos      (7U)
5935  #define CAN_F12R2_FB7_Msk      (0x1UL << CAN_F12R2_FB7_Pos)                    /*!< 0x00000080 */
5936  #define CAN_F12R2_FB7          CAN_F12R2_FB7_Msk                               /*!<Filter bit 7 */
5937  #define CAN_F12R2_FB8_Pos      (8U)
5938  #define CAN_F12R2_FB8_Msk      (0x1UL << CAN_F12R2_FB8_Pos)                    /*!< 0x00000100 */
5939  #define CAN_F12R2_FB8          CAN_F12R2_FB8_Msk                               /*!<Filter bit 8 */
5940  #define CAN_F12R2_FB9_Pos      (9U)
5941  #define CAN_F12R2_FB9_Msk      (0x1UL << CAN_F12R2_FB9_Pos)                    /*!< 0x00000200 */
5942  #define CAN_F12R2_FB9          CAN_F12R2_FB9_Msk                               /*!<Filter bit 9 */
5943  #define CAN_F12R2_FB10_Pos     (10U)
5944  #define CAN_F12R2_FB10_Msk     (0x1UL << CAN_F12R2_FB10_Pos)                   /*!< 0x00000400 */
5945  #define CAN_F12R2_FB10         CAN_F12R2_FB10_Msk                              /*!<Filter bit 10 */
5946  #define CAN_F12R2_FB11_Pos     (11U)
5947  #define CAN_F12R2_FB11_Msk     (0x1UL << CAN_F12R2_FB11_Pos)                   /*!< 0x00000800 */
5948  #define CAN_F12R2_FB11         CAN_F12R2_FB11_Msk                              /*!<Filter bit 11 */
5949  #define CAN_F12R2_FB12_Pos     (12U)
5950  #define CAN_F12R2_FB12_Msk     (0x1UL << CAN_F12R2_FB12_Pos)                   /*!< 0x00001000 */
5951  #define CAN_F12R2_FB12         CAN_F12R2_FB12_Msk                              /*!<Filter bit 12 */
5952  #define CAN_F12R2_FB13_Pos     (13U)
5953  #define CAN_F12R2_FB13_Msk     (0x1UL << CAN_F12R2_FB13_Pos)                   /*!< 0x00002000 */
5954  #define CAN_F12R2_FB13         CAN_F12R2_FB13_Msk                              /*!<Filter bit 13 */
5955  #define CAN_F12R2_FB14_Pos     (14U)
5956  #define CAN_F12R2_FB14_Msk     (0x1UL << CAN_F12R2_FB14_Pos)                   /*!< 0x00004000 */
5957  #define CAN_F12R2_FB14         CAN_F12R2_FB14_Msk                              /*!<Filter bit 14 */
5958  #define CAN_F12R2_FB15_Pos     (15U)
5959  #define CAN_F12R2_FB15_Msk     (0x1UL << CAN_F12R2_FB15_Pos)                   /*!< 0x00008000 */
5960  #define CAN_F12R2_FB15         CAN_F12R2_FB15_Msk                              /*!<Filter bit 15 */
5961  #define CAN_F12R2_FB16_Pos     (16U)
5962  #define CAN_F12R2_FB16_Msk     (0x1UL << CAN_F12R2_FB16_Pos)                   /*!< 0x00010000 */
5963  #define CAN_F12R2_FB16         CAN_F12R2_FB16_Msk                              /*!<Filter bit 16 */
5964  #define CAN_F12R2_FB17_Pos     (17U)
5965  #define CAN_F12R2_FB17_Msk     (0x1UL << CAN_F12R2_FB17_Pos)                   /*!< 0x00020000 */
5966  #define CAN_F12R2_FB17         CAN_F12R2_FB17_Msk                              /*!<Filter bit 17 */
5967  #define CAN_F12R2_FB18_Pos     (18U)
5968  #define CAN_F12R2_FB18_Msk     (0x1UL << CAN_F12R2_FB18_Pos)                   /*!< 0x00040000 */
5969  #define CAN_F12R2_FB18         CAN_F12R2_FB18_Msk                              /*!<Filter bit 18 */
5970  #define CAN_F12R2_FB19_Pos     (19U)
5971  #define CAN_F12R2_FB19_Msk     (0x1UL << CAN_F12R2_FB19_Pos)                   /*!< 0x00080000 */
5972  #define CAN_F12R2_FB19         CAN_F12R2_FB19_Msk                              /*!<Filter bit 19 */
5973  #define CAN_F12R2_FB20_Pos     (20U)
5974  #define CAN_F12R2_FB20_Msk     (0x1UL << CAN_F12R2_FB20_Pos)                   /*!< 0x00100000 */
5975  #define CAN_F12R2_FB20         CAN_F12R2_FB20_Msk                              /*!<Filter bit 20 */
5976  #define CAN_F12R2_FB21_Pos     (21U)
5977  #define CAN_F12R2_FB21_Msk     (0x1UL << CAN_F12R2_FB21_Pos)                   /*!< 0x00200000 */
5978  #define CAN_F12R2_FB21         CAN_F12R2_FB21_Msk                              /*!<Filter bit 21 */
5979  #define CAN_F12R2_FB22_Pos     (22U)
5980  #define CAN_F12R2_FB22_Msk     (0x1UL << CAN_F12R2_FB22_Pos)                   /*!< 0x00400000 */
5981  #define CAN_F12R2_FB22         CAN_F12R2_FB22_Msk                              /*!<Filter bit 22 */
5982  #define CAN_F12R2_FB23_Pos     (23U)
5983  #define CAN_F12R2_FB23_Msk     (0x1UL << CAN_F12R2_FB23_Pos)                   /*!< 0x00800000 */
5984  #define CAN_F12R2_FB23         CAN_F12R2_FB23_Msk                              /*!<Filter bit 23 */
5985  #define CAN_F12R2_FB24_Pos     (24U)
5986  #define CAN_F12R2_FB24_Msk     (0x1UL << CAN_F12R2_FB24_Pos)                   /*!< 0x01000000 */
5987  #define CAN_F12R2_FB24         CAN_F12R2_FB24_Msk                              /*!<Filter bit 24 */
5988  #define CAN_F12R2_FB25_Pos     (25U)
5989  #define CAN_F12R2_FB25_Msk     (0x1UL << CAN_F12R2_FB25_Pos)                   /*!< 0x02000000 */
5990  #define CAN_F12R2_FB25         CAN_F12R2_FB25_Msk                              /*!<Filter bit 25 */
5991  #define CAN_F12R2_FB26_Pos     (26U)
5992  #define CAN_F12R2_FB26_Msk     (0x1UL << CAN_F12R2_FB26_Pos)                   /*!< 0x04000000 */
5993  #define CAN_F12R2_FB26         CAN_F12R2_FB26_Msk                              /*!<Filter bit 26 */
5994  #define CAN_F12R2_FB27_Pos     (27U)
5995  #define CAN_F12R2_FB27_Msk     (0x1UL << CAN_F12R2_FB27_Pos)                   /*!< 0x08000000 */
5996  #define CAN_F12R2_FB27         CAN_F12R2_FB27_Msk                              /*!<Filter bit 27 */
5997  #define CAN_F12R2_FB28_Pos     (28U)
5998  #define CAN_F12R2_FB28_Msk     (0x1UL << CAN_F12R2_FB28_Pos)                   /*!< 0x10000000 */
5999  #define CAN_F12R2_FB28         CAN_F12R2_FB28_Msk                              /*!<Filter bit 28 */
6000  #define CAN_F12R2_FB29_Pos     (29U)
6001  #define CAN_F12R2_FB29_Msk     (0x1UL << CAN_F12R2_FB29_Pos)                   /*!< 0x20000000 */
6002  #define CAN_F12R2_FB29         CAN_F12R2_FB29_Msk                              /*!<Filter bit 29 */
6003  #define CAN_F12R2_FB30_Pos     (30U)
6004  #define CAN_F12R2_FB30_Msk     (0x1UL << CAN_F12R2_FB30_Pos)                   /*!< 0x40000000 */
6005  #define CAN_F12R2_FB30         CAN_F12R2_FB30_Msk                              /*!<Filter bit 30 */
6006  #define CAN_F12R2_FB31_Pos     (31U)
6007  #define CAN_F12R2_FB31_Msk     (0x1UL << CAN_F12R2_FB31_Pos)                   /*!< 0x80000000 */
6008  #define CAN_F12R2_FB31         CAN_F12R2_FB31_Msk                              /*!<Filter bit 31 */
6009  
6010  /*******************  Bit definition for CAN_F13R2 register  ******************/
6011  #define CAN_F13R2_FB0_Pos      (0U)
6012  #define CAN_F13R2_FB0_Msk      (0x1UL << CAN_F13R2_FB0_Pos)                    /*!< 0x00000001 */
6013  #define CAN_F13R2_FB0          CAN_F13R2_FB0_Msk                               /*!<Filter bit 0 */
6014  #define CAN_F13R2_FB1_Pos      (1U)
6015  #define CAN_F13R2_FB1_Msk      (0x1UL << CAN_F13R2_FB1_Pos)                    /*!< 0x00000002 */
6016  #define CAN_F13R2_FB1          CAN_F13R2_FB1_Msk                               /*!<Filter bit 1 */
6017  #define CAN_F13R2_FB2_Pos      (2U)
6018  #define CAN_F13R2_FB2_Msk      (0x1UL << CAN_F13R2_FB2_Pos)                    /*!< 0x00000004 */
6019  #define CAN_F13R2_FB2          CAN_F13R2_FB2_Msk                               /*!<Filter bit 2 */
6020  #define CAN_F13R2_FB3_Pos      (3U)
6021  #define CAN_F13R2_FB3_Msk      (0x1UL << CAN_F13R2_FB3_Pos)                    /*!< 0x00000008 */
6022  #define CAN_F13R2_FB3          CAN_F13R2_FB3_Msk                               /*!<Filter bit 3 */
6023  #define CAN_F13R2_FB4_Pos      (4U)
6024  #define CAN_F13R2_FB4_Msk      (0x1UL << CAN_F13R2_FB4_Pos)                    /*!< 0x00000010 */
6025  #define CAN_F13R2_FB4          CAN_F13R2_FB4_Msk                               /*!<Filter bit 4 */
6026  #define CAN_F13R2_FB5_Pos      (5U)
6027  #define CAN_F13R2_FB5_Msk      (0x1UL << CAN_F13R2_FB5_Pos)                    /*!< 0x00000020 */
6028  #define CAN_F13R2_FB5          CAN_F13R2_FB5_Msk                               /*!<Filter bit 5 */
6029  #define CAN_F13R2_FB6_Pos      (6U)
6030  #define CAN_F13R2_FB6_Msk      (0x1UL << CAN_F13R2_FB6_Pos)                    /*!< 0x00000040 */
6031  #define CAN_F13R2_FB6          CAN_F13R2_FB6_Msk                               /*!<Filter bit 6 */
6032  #define CAN_F13R2_FB7_Pos      (7U)
6033  #define CAN_F13R2_FB7_Msk      (0x1UL << CAN_F13R2_FB7_Pos)                    /*!< 0x00000080 */
6034  #define CAN_F13R2_FB7          CAN_F13R2_FB7_Msk                               /*!<Filter bit 7 */
6035  #define CAN_F13R2_FB8_Pos      (8U)
6036  #define CAN_F13R2_FB8_Msk      (0x1UL << CAN_F13R2_FB8_Pos)                    /*!< 0x00000100 */
6037  #define CAN_F13R2_FB8          CAN_F13R2_FB8_Msk                               /*!<Filter bit 8 */
6038  #define CAN_F13R2_FB9_Pos      (9U)
6039  #define CAN_F13R2_FB9_Msk      (0x1UL << CAN_F13R2_FB9_Pos)                    /*!< 0x00000200 */
6040  #define CAN_F13R2_FB9          CAN_F13R2_FB9_Msk                               /*!<Filter bit 9 */
6041  #define CAN_F13R2_FB10_Pos     (10U)
6042  #define CAN_F13R2_FB10_Msk     (0x1UL << CAN_F13R2_FB10_Pos)                   /*!< 0x00000400 */
6043  #define CAN_F13R2_FB10         CAN_F13R2_FB10_Msk                              /*!<Filter bit 10 */
6044  #define CAN_F13R2_FB11_Pos     (11U)
6045  #define CAN_F13R2_FB11_Msk     (0x1UL << CAN_F13R2_FB11_Pos)                   /*!< 0x00000800 */
6046  #define CAN_F13R2_FB11         CAN_F13R2_FB11_Msk                              /*!<Filter bit 11 */
6047  #define CAN_F13R2_FB12_Pos     (12U)
6048  #define CAN_F13R2_FB12_Msk     (0x1UL << CAN_F13R2_FB12_Pos)                   /*!< 0x00001000 */
6049  #define CAN_F13R2_FB12         CAN_F13R2_FB12_Msk                              /*!<Filter bit 12 */
6050  #define CAN_F13R2_FB13_Pos     (13U)
6051  #define CAN_F13R2_FB13_Msk     (0x1UL << CAN_F13R2_FB13_Pos)                   /*!< 0x00002000 */
6052  #define CAN_F13R2_FB13         CAN_F13R2_FB13_Msk                              /*!<Filter bit 13 */
6053  #define CAN_F13R2_FB14_Pos     (14U)
6054  #define CAN_F13R2_FB14_Msk     (0x1UL << CAN_F13R2_FB14_Pos)                   /*!< 0x00004000 */
6055  #define CAN_F13R2_FB14         CAN_F13R2_FB14_Msk                              /*!<Filter bit 14 */
6056  #define CAN_F13R2_FB15_Pos     (15U)
6057  #define CAN_F13R2_FB15_Msk     (0x1UL << CAN_F13R2_FB15_Pos)                   /*!< 0x00008000 */
6058  #define CAN_F13R2_FB15         CAN_F13R2_FB15_Msk                              /*!<Filter bit 15 */
6059  #define CAN_F13R2_FB16_Pos     (16U)
6060  #define CAN_F13R2_FB16_Msk     (0x1UL << CAN_F13R2_FB16_Pos)                   /*!< 0x00010000 */
6061  #define CAN_F13R2_FB16         CAN_F13R2_FB16_Msk                              /*!<Filter bit 16 */
6062  #define CAN_F13R2_FB17_Pos     (17U)
6063  #define CAN_F13R2_FB17_Msk     (0x1UL << CAN_F13R2_FB17_Pos)                   /*!< 0x00020000 */
6064  #define CAN_F13R2_FB17         CAN_F13R2_FB17_Msk                              /*!<Filter bit 17 */
6065  #define CAN_F13R2_FB18_Pos     (18U)
6066  #define CAN_F13R2_FB18_Msk     (0x1UL << CAN_F13R2_FB18_Pos)                   /*!< 0x00040000 */
6067  #define CAN_F13R2_FB18         CAN_F13R2_FB18_Msk                              /*!<Filter bit 18 */
6068  #define CAN_F13R2_FB19_Pos     (19U)
6069  #define CAN_F13R2_FB19_Msk     (0x1UL << CAN_F13R2_FB19_Pos)                   /*!< 0x00080000 */
6070  #define CAN_F13R2_FB19         CAN_F13R2_FB19_Msk                              /*!<Filter bit 19 */
6071  #define CAN_F13R2_FB20_Pos     (20U)
6072  #define CAN_F13R2_FB20_Msk     (0x1UL << CAN_F13R2_FB20_Pos)                   /*!< 0x00100000 */
6073  #define CAN_F13R2_FB20         CAN_F13R2_FB20_Msk                              /*!<Filter bit 20 */
6074  #define CAN_F13R2_FB21_Pos     (21U)
6075  #define CAN_F13R2_FB21_Msk     (0x1UL << CAN_F13R2_FB21_Pos)                   /*!< 0x00200000 */
6076  #define CAN_F13R2_FB21         CAN_F13R2_FB21_Msk                              /*!<Filter bit 21 */
6077  #define CAN_F13R2_FB22_Pos     (22U)
6078  #define CAN_F13R2_FB22_Msk     (0x1UL << CAN_F13R2_FB22_Pos)                   /*!< 0x00400000 */
6079  #define CAN_F13R2_FB22         CAN_F13R2_FB22_Msk                              /*!<Filter bit 22 */
6080  #define CAN_F13R2_FB23_Pos     (23U)
6081  #define CAN_F13R2_FB23_Msk     (0x1UL << CAN_F13R2_FB23_Pos)                   /*!< 0x00800000 */
6082  #define CAN_F13R2_FB23         CAN_F13R2_FB23_Msk                              /*!<Filter bit 23 */
6083  #define CAN_F13R2_FB24_Pos     (24U)
6084  #define CAN_F13R2_FB24_Msk     (0x1UL << CAN_F13R2_FB24_Pos)                   /*!< 0x01000000 */
6085  #define CAN_F13R2_FB24         CAN_F13R2_FB24_Msk                              /*!<Filter bit 24 */
6086  #define CAN_F13R2_FB25_Pos     (25U)
6087  #define CAN_F13R2_FB25_Msk     (0x1UL << CAN_F13R2_FB25_Pos)                   /*!< 0x02000000 */
6088  #define CAN_F13R2_FB25         CAN_F13R2_FB25_Msk                              /*!<Filter bit 25 */
6089  #define CAN_F13R2_FB26_Pos     (26U)
6090  #define CAN_F13R2_FB26_Msk     (0x1UL << CAN_F13R2_FB26_Pos)                   /*!< 0x04000000 */
6091  #define CAN_F13R2_FB26         CAN_F13R2_FB26_Msk                              /*!<Filter bit 26 */
6092  #define CAN_F13R2_FB27_Pos     (27U)
6093  #define CAN_F13R2_FB27_Msk     (0x1UL << CAN_F13R2_FB27_Pos)                   /*!< 0x08000000 */
6094  #define CAN_F13R2_FB27         CAN_F13R2_FB27_Msk                              /*!<Filter bit 27 */
6095  #define CAN_F13R2_FB28_Pos     (28U)
6096  #define CAN_F13R2_FB28_Msk     (0x1UL << CAN_F13R2_FB28_Pos)                   /*!< 0x10000000 */
6097  #define CAN_F13R2_FB28         CAN_F13R2_FB28_Msk                              /*!<Filter bit 28 */
6098  #define CAN_F13R2_FB29_Pos     (29U)
6099  #define CAN_F13R2_FB29_Msk     (0x1UL << CAN_F13R2_FB29_Pos)                   /*!< 0x20000000 */
6100  #define CAN_F13R2_FB29         CAN_F13R2_FB29_Msk                              /*!<Filter bit 29 */
6101  #define CAN_F13R2_FB30_Pos     (30U)
6102  #define CAN_F13R2_FB30_Msk     (0x1UL << CAN_F13R2_FB30_Pos)                   /*!< 0x40000000 */
6103  #define CAN_F13R2_FB30         CAN_F13R2_FB30_Msk                              /*!<Filter bit 30 */
6104  #define CAN_F13R2_FB31_Pos     (31U)
6105  #define CAN_F13R2_FB31_Msk     (0x1UL << CAN_F13R2_FB31_Pos)                   /*!< 0x80000000 */
6106  #define CAN_F13R2_FB31         CAN_F13R2_FB31_Msk                              /*!<Filter bit 31 */
6107  
6108  /******************************************************************************/
6109  /*                                                                            */
6110  /*                          CRC calculation unit                              */
6111  /*                                                                            */
6112  /******************************************************************************/
6113  /*******************  Bit definition for CRC_DR register  *********************/
6114  #define CRC_DR_DR_Pos            (0U)
6115  #define CRC_DR_DR_Msk            (0xFFFFFFFFUL << CRC_DR_DR_Pos)               /*!< 0xFFFFFFFF */
6116  #define CRC_DR_DR                CRC_DR_DR_Msk                                 /*!< Data register bits */
6117  
6118  /*******************  Bit definition for CRC_IDR register  ********************/
6119  #define CRC_IDR_IDR_Pos          (0U)
6120  #define CRC_IDR_IDR_Msk          (0xFFU << CRC_IDR_IDR_Pos)                    /*!< 0x000000FF */
6121  #define CRC_IDR_IDR              CRC_IDR_IDR_Msk                               /*!< General-purpose 8-bit data register bits */
6122  
6123  /********************  Bit definition for CRC_CR register  ********************/
6124  #define CRC_CR_RESET_Pos         (0U)
6125  #define CRC_CR_RESET_Msk         (0x1UL << CRC_CR_RESET_Pos)                   /*!< 0x00000001 */
6126  #define CRC_CR_RESET             CRC_CR_RESET_Msk                              /*!< RESET the CRC computation unit bit */
6127  #define CRC_CR_POLYSIZE_Pos      (3U)
6128  #define CRC_CR_POLYSIZE_Msk      (0x3UL << CRC_CR_POLYSIZE_Pos)                /*!< 0x00000018 */
6129  #define CRC_CR_POLYSIZE          CRC_CR_POLYSIZE_Msk                           /*!< Polynomial size bits */
6130  #define CRC_CR_POLYSIZE_0        (0x1UL << CRC_CR_POLYSIZE_Pos)                /*!< 0x00000008 */
6131  #define CRC_CR_POLYSIZE_1        (0x2UL << CRC_CR_POLYSIZE_Pos)                /*!< 0x00000010 */
6132  #define CRC_CR_REV_IN_Pos        (5U)
6133  #define CRC_CR_REV_IN_Msk        (0x3UL << CRC_CR_REV_IN_Pos)                  /*!< 0x00000060 */
6134  #define CRC_CR_REV_IN            CRC_CR_REV_IN_Msk                             /*!< REV_IN Reverse Input Data bits */
6135  #define CRC_CR_REV_IN_0          (0x1UL << CRC_CR_REV_IN_Pos)                  /*!< 0x00000020 */
6136  #define CRC_CR_REV_IN_1          (0x2UL << CRC_CR_REV_IN_Pos)                  /*!< 0x00000040 */
6137  #define CRC_CR_REV_OUT_Pos       (7U)
6138  #define CRC_CR_REV_OUT_Msk       (0x1UL << CRC_CR_REV_OUT_Pos)                 /*!< 0x00000080 */
6139  #define CRC_CR_REV_OUT           CRC_CR_REV_OUT_Msk                            /*!< REV_OUT Reverse Output Data bits */
6140  
6141  /*******************  Bit definition for CRC_INIT register  *******************/
6142  #define CRC_INIT_INIT_Pos        (0U)
6143  #define CRC_INIT_INIT_Msk        (0xFFFFFFFFUL << CRC_INIT_INIT_Pos)           /*!< 0xFFFFFFFF */
6144  #define CRC_INIT_INIT            CRC_INIT_INIT_Msk                             /*!< Initial CRC value bits */
6145  
6146  /*******************  Bit definition for CRC_POL register  ********************/
6147  #define CRC_POL_POL_Pos          (0U)
6148  #define CRC_POL_POL_Msk          (0xFFFFFFFFUL << CRC_POL_POL_Pos)             /*!< 0xFFFFFFFF */
6149  #define CRC_POL_POL              CRC_POL_POL_Msk                               /*!< Coefficients of the polynomial */
6150  
6151  /******************************************************************************/
6152  /*                                                                            */
6153  /*                      Digital to Analog Converter                           */
6154  /*                                                                            */
6155  /******************************************************************************/
6156  /*
6157   * @brief Specific device feature definitions (not present on all devices in the STM32L4 serie)
6158   */
6159  #define DAC_CHANNEL2_SUPPORT                           /*!< DAC feature available only on specific devices: DAC channel 2 available */
6160  
6161  /********************  Bit definition for DAC_CR register  ********************/
6162  #define DAC_CR_EN1_Pos              (0U)
6163  #define DAC_CR_EN1_Msk              (0x1UL << DAC_CR_EN1_Pos)                  /*!< 0x00000001 */
6164  #define DAC_CR_EN1                  DAC_CR_EN1_Msk                             /*!<DAC channel1 enable */
6165  #define DAC_CR_TEN1_Pos             (2U)
6166  #define DAC_CR_TEN1_Msk             (0x1UL << DAC_CR_TEN1_Pos)                 /*!< 0x00000004 */
6167  #define DAC_CR_TEN1                 DAC_CR_TEN1_Msk                            /*!<DAC channel1 Trigger enable */
6168  
6169  #define DAC_CR_TSEL1_Pos            (3U)
6170  #define DAC_CR_TSEL1_Msk            (0x7UL << DAC_CR_TSEL1_Pos)                /*!< 0x00000038 */
6171  #define DAC_CR_TSEL1                DAC_CR_TSEL1_Msk                           /*!<TSEL1[2:0] (DAC channel1 Trigger selection) */
6172  #define DAC_CR_TSEL1_0              (0x1UL << DAC_CR_TSEL1_Pos)                /*!< 0x00000008 */
6173  #define DAC_CR_TSEL1_1              (0x2UL << DAC_CR_TSEL1_Pos)                /*!< 0x00000010 */
6174  #define DAC_CR_TSEL1_2              (0x4UL << DAC_CR_TSEL1_Pos)                /*!< 0x00000020 */
6175  
6176  #define DAC_CR_WAVE1_Pos            (6U)
6177  #define DAC_CR_WAVE1_Msk            (0x3UL << DAC_CR_WAVE1_Pos)                /*!< 0x000000C0 */
6178  #define DAC_CR_WAVE1                DAC_CR_WAVE1_Msk                           /*!<WAVE1[1:0] (DAC channel1 noise/triangle wave generation enable) */
6179  #define DAC_CR_WAVE1_0              (0x1UL << DAC_CR_WAVE1_Pos)                /*!< 0x00000040 */
6180  #define DAC_CR_WAVE1_1              (0x2UL << DAC_CR_WAVE1_Pos)                /*!< 0x00000080 */
6181  
6182  #define DAC_CR_MAMP1_Pos            (8U)
6183  #define DAC_CR_MAMP1_Msk            (0xFUL << DAC_CR_MAMP1_Pos)                /*!< 0x00000F00 */
6184  #define DAC_CR_MAMP1                DAC_CR_MAMP1_Msk                           /*!<MAMP1[3:0] (DAC channel1 Mask/Amplitude selector) */
6185  #define DAC_CR_MAMP1_0              (0x1UL << DAC_CR_MAMP1_Pos)                /*!< 0x00000100 */
6186  #define DAC_CR_MAMP1_1              (0x2UL << DAC_CR_MAMP1_Pos)                /*!< 0x00000200 */
6187  #define DAC_CR_MAMP1_2              (0x4UL << DAC_CR_MAMP1_Pos)                /*!< 0x00000400 */
6188  #define DAC_CR_MAMP1_3              (0x8UL << DAC_CR_MAMP1_Pos)                /*!< 0x00000800 */
6189  
6190  #define DAC_CR_DMAEN1_Pos           (12U)
6191  #define DAC_CR_DMAEN1_Msk           (0x1UL << DAC_CR_DMAEN1_Pos)               /*!< 0x00001000 */
6192  #define DAC_CR_DMAEN1               DAC_CR_DMAEN1_Msk                          /*!<DAC channel1 DMA enable */
6193  #define DAC_CR_DMAUDRIE1_Pos        (13U)
6194  #define DAC_CR_DMAUDRIE1_Msk        (0x1UL << DAC_CR_DMAUDRIE1_Pos)            /*!< 0x00002000 */
6195  #define DAC_CR_DMAUDRIE1            DAC_CR_DMAUDRIE1_Msk                       /*!<DAC channel 1 DMA underrun interrupt enable  >*/
6196  #define DAC_CR_CEN1_Pos             (14U)
6197  #define DAC_CR_CEN1_Msk             (0x1UL << DAC_CR_CEN1_Pos)                 /*!< 0x00004000 */
6198  #define DAC_CR_CEN1                 DAC_CR_CEN1_Msk                            /*!<DAC channel 1 calibration enable >*/
6199  
6200  #define DAC_CR_EN2_Pos              (16U)
6201  #define DAC_CR_EN2_Msk              (0x1UL << DAC_CR_EN2_Pos)                  /*!< 0x00010000 */
6202  #define DAC_CR_EN2                  DAC_CR_EN2_Msk                             /*!<DAC channel2 enable */
6203  #define DAC_CR_TEN2_Pos             (18U)
6204  #define DAC_CR_TEN2_Msk             (0x1UL << DAC_CR_TEN2_Pos)                 /*!< 0x00040000 */
6205  #define DAC_CR_TEN2                 DAC_CR_TEN2_Msk                            /*!<DAC channel2 Trigger enable */
6206  
6207  #define DAC_CR_TSEL2_Pos            (19U)
6208  #define DAC_CR_TSEL2_Msk            (0x7UL << DAC_CR_TSEL2_Pos)                /*!< 0x00380000 */
6209  #define DAC_CR_TSEL2                DAC_CR_TSEL2_Msk                           /*!<TSEL2[2:0] (DAC channel2 Trigger selection) */
6210  #define DAC_CR_TSEL2_0              (0x1UL << DAC_CR_TSEL2_Pos)                /*!< 0x00080000 */
6211  #define DAC_CR_TSEL2_1              (0x2UL << DAC_CR_TSEL2_Pos)                /*!< 0x00100000 */
6212  #define DAC_CR_TSEL2_2              (0x4UL << DAC_CR_TSEL2_Pos)                /*!< 0x00200000 */
6213  
6214  #define DAC_CR_WAVE2_Pos            (22U)
6215  #define DAC_CR_WAVE2_Msk            (0x3UL << DAC_CR_WAVE2_Pos)                /*!< 0x00C00000 */
6216  #define DAC_CR_WAVE2                DAC_CR_WAVE2_Msk                           /*!<WAVE2[1:0] (DAC channel2 noise/triangle wave generation enable) */
6217  #define DAC_CR_WAVE2_0              (0x1UL << DAC_CR_WAVE2_Pos)                /*!< 0x00400000 */
6218  #define DAC_CR_WAVE2_1              (0x2UL << DAC_CR_WAVE2_Pos)                /*!< 0x00800000 */
6219  
6220  #define DAC_CR_MAMP2_Pos            (24U)
6221  #define DAC_CR_MAMP2_Msk            (0xFUL << DAC_CR_MAMP2_Pos)                /*!< 0x0F000000 */
6222  #define DAC_CR_MAMP2                DAC_CR_MAMP2_Msk                           /*!<MAMP2[3:0] (DAC channel2 Mask/Amplitude selector) */
6223  #define DAC_CR_MAMP2_0              (0x1UL << DAC_CR_MAMP2_Pos)                /*!< 0x01000000 */
6224  #define DAC_CR_MAMP2_1              (0x2UL << DAC_CR_MAMP2_Pos)                /*!< 0x02000000 */
6225  #define DAC_CR_MAMP2_2              (0x4UL << DAC_CR_MAMP2_Pos)                /*!< 0x04000000 */
6226  #define DAC_CR_MAMP2_3              (0x8UL << DAC_CR_MAMP2_Pos)                /*!< 0x08000000 */
6227  
6228  #define DAC_CR_DMAEN2_Pos           (28U)
6229  #define DAC_CR_DMAEN2_Msk           (0x1UL << DAC_CR_DMAEN2_Pos)               /*!< 0x10000000 */
6230  #define DAC_CR_DMAEN2               DAC_CR_DMAEN2_Msk                          /*!<DAC channel2 DMA enabled */
6231  #define DAC_CR_DMAUDRIE2_Pos        (29U)
6232  #define DAC_CR_DMAUDRIE2_Msk        (0x1UL << DAC_CR_DMAUDRIE2_Pos)            /*!< 0x20000000 */
6233  #define DAC_CR_DMAUDRIE2            DAC_CR_DMAUDRIE2_Msk                       /*!<DAC channel2 DMA underrun interrupt enable  >*/
6234  #define DAC_CR_CEN2_Pos             (30U)
6235  #define DAC_CR_CEN2_Msk             (0x1UL << DAC_CR_CEN2_Pos)                 /*!< 0x40000000 */
6236  #define DAC_CR_CEN2                 DAC_CR_CEN2_Msk                            /*!<DAC channel2 calibration enable >*/
6237  
6238  /*****************  Bit definition for DAC_SWTRIGR register  ******************/
6239  #define DAC_SWTRIGR_SWTRIG1_Pos     (0U)
6240  #define DAC_SWTRIGR_SWTRIG1_Msk     (0x1UL << DAC_SWTRIGR_SWTRIG1_Pos)         /*!< 0x00000001 */
6241  #define DAC_SWTRIGR_SWTRIG1         DAC_SWTRIGR_SWTRIG1_Msk                    /*!<DAC channel1 software trigger */
6242  #define DAC_SWTRIGR_SWTRIG2_Pos     (1U)
6243  #define DAC_SWTRIGR_SWTRIG2_Msk     (0x1UL << DAC_SWTRIGR_SWTRIG2_Pos)         /*!< 0x00000002 */
6244  #define DAC_SWTRIGR_SWTRIG2         DAC_SWTRIGR_SWTRIG2_Msk                    /*!<DAC channel2 software trigger */
6245  
6246  /*****************  Bit definition for DAC_DHR12R1 register  ******************/
6247  #define DAC_DHR12R1_DACC1DHR_Pos    (0U)
6248  #define DAC_DHR12R1_DACC1DHR_Msk    (0xFFFUL << DAC_DHR12R1_DACC1DHR_Pos)      /*!< 0x00000FFF */
6249  #define DAC_DHR12R1_DACC1DHR        DAC_DHR12R1_DACC1DHR_Msk                   /*!<DAC channel1 12-bit Right aligned data */
6250  
6251  /*****************  Bit definition for DAC_DHR12L1 register  ******************/
6252  #define DAC_DHR12L1_DACC1DHR_Pos    (4U)
6253  #define DAC_DHR12L1_DACC1DHR_Msk    (0xFFFUL << DAC_DHR12L1_DACC1DHR_Pos)      /*!< 0x0000FFF0 */
6254  #define DAC_DHR12L1_DACC1DHR        DAC_DHR12L1_DACC1DHR_Msk                   /*!<DAC channel1 12-bit Left aligned data */
6255  
6256  /******************  Bit definition for DAC_DHR8R1 register  ******************/
6257  #define DAC_DHR8R1_DACC1DHR_Pos     (0U)
6258  #define DAC_DHR8R1_DACC1DHR_Msk     (0xFFUL << DAC_DHR8R1_DACC1DHR_Pos)        /*!< 0x000000FF */
6259  #define DAC_DHR8R1_DACC1DHR         DAC_DHR8R1_DACC1DHR_Msk                    /*!<DAC channel1 8-bit Right aligned data */
6260  
6261  /*****************  Bit definition for DAC_DHR12R2 register  ******************/
6262  #define DAC_DHR12R2_DACC2DHR_Pos    (0U)
6263  #define DAC_DHR12R2_DACC2DHR_Msk    (0xFFFUL << DAC_DHR12R2_DACC2DHR_Pos)      /*!< 0x00000FFF */
6264  #define DAC_DHR12R2_DACC2DHR        DAC_DHR12R2_DACC2DHR_Msk                   /*!<DAC channel2 12-bit Right aligned data */
6265  
6266  /*****************  Bit definition for DAC_DHR12L2 register  ******************/
6267  #define DAC_DHR12L2_DACC2DHR_Pos    (4U)
6268  #define DAC_DHR12L2_DACC2DHR_Msk    (0xFFFUL << DAC_DHR12L2_DACC2DHR_Pos)      /*!< 0x0000FFF0 */
6269  #define DAC_DHR12L2_DACC2DHR        DAC_DHR12L2_DACC2DHR_Msk                   /*!<DAC channel2 12-bit Left aligned data */
6270  
6271  /******************  Bit definition for DAC_DHR8R2 register  ******************/
6272  #define DAC_DHR8R2_DACC2DHR_Pos     (0U)
6273  #define DAC_DHR8R2_DACC2DHR_Msk     (0xFFUL << DAC_DHR8R2_DACC2DHR_Pos)        /*!< 0x000000FF */
6274  #define DAC_DHR8R2_DACC2DHR         DAC_DHR8R2_DACC2DHR_Msk                    /*!<DAC channel2 8-bit Right aligned data */
6275  
6276  /*****************  Bit definition for DAC_DHR12RD register  ******************/
6277  #define DAC_DHR12RD_DACC1DHR_Pos    (0U)
6278  #define DAC_DHR12RD_DACC1DHR_Msk    (0xFFFUL << DAC_DHR12RD_DACC1DHR_Pos)      /*!< 0x00000FFF */
6279  #define DAC_DHR12RD_DACC1DHR        DAC_DHR12RD_DACC1DHR_Msk                   /*!<DAC channel1 12-bit Right aligned data */
6280  #define DAC_DHR12RD_DACC2DHR_Pos    (16U)
6281  #define DAC_DHR12RD_DACC2DHR_Msk    (0xFFFUL << DAC_DHR12RD_DACC2DHR_Pos)      /*!< 0x0FFF0000 */
6282  #define DAC_DHR12RD_DACC2DHR        DAC_DHR12RD_DACC2DHR_Msk                   /*!<DAC channel2 12-bit Right aligned data */
6283  
6284  /*****************  Bit definition for DAC_DHR12LD register  ******************/
6285  #define DAC_DHR12LD_DACC1DHR_Pos    (4U)
6286  #define DAC_DHR12LD_DACC1DHR_Msk    (0xFFFUL << DAC_DHR12LD_DACC1DHR_Pos)      /*!< 0x0000FFF0 */
6287  #define DAC_DHR12LD_DACC1DHR        DAC_DHR12LD_DACC1DHR_Msk                   /*!<DAC channel1 12-bit Left aligned data */
6288  #define DAC_DHR12LD_DACC2DHR_Pos    (20U)
6289  #define DAC_DHR12LD_DACC2DHR_Msk    (0xFFFUL << DAC_DHR12LD_DACC2DHR_Pos)      /*!< 0xFFF00000 */
6290  #define DAC_DHR12LD_DACC2DHR        DAC_DHR12LD_DACC2DHR_Msk                   /*!<DAC channel2 12-bit Left aligned data */
6291  
6292  /******************  Bit definition for DAC_DHR8RD register  ******************/
6293  #define DAC_DHR8RD_DACC1DHR_Pos     (0U)
6294  #define DAC_DHR8RD_DACC1DHR_Msk     (0xFFUL << DAC_DHR8RD_DACC1DHR_Pos)        /*!< 0x000000FF */
6295  #define DAC_DHR8RD_DACC1DHR         DAC_DHR8RD_DACC1DHR_Msk                    /*!<DAC channel1 8-bit Right aligned data */
6296  #define DAC_DHR8RD_DACC2DHR_Pos     (8U)
6297  #define DAC_DHR8RD_DACC2DHR_Msk     (0xFFUL << DAC_DHR8RD_DACC2DHR_Pos)        /*!< 0x0000FF00 */
6298  #define DAC_DHR8RD_DACC2DHR         DAC_DHR8RD_DACC2DHR_Msk                    /*!<DAC channel2 8-bit Right aligned data */
6299  
6300  /*******************  Bit definition for DAC_DOR1 register  *******************/
6301  #define DAC_DOR1_DACC1DOR_Pos       (0U)
6302  #define DAC_DOR1_DACC1DOR_Msk       (0xFFFUL << DAC_DOR1_DACC1DOR_Pos)         /*!< 0x00000FFF */
6303  #define DAC_DOR1_DACC1DOR           DAC_DOR1_DACC1DOR_Msk                      /*!<DAC channel1 data output */
6304  
6305  /*******************  Bit definition for DAC_DOR2 register  *******************/
6306  #define DAC_DOR2_DACC2DOR_Pos       (0U)
6307  #define DAC_DOR2_DACC2DOR_Msk       (0xFFFUL << DAC_DOR2_DACC2DOR_Pos)         /*!< 0x00000FFF */
6308  #define DAC_DOR2_DACC2DOR           DAC_DOR2_DACC2DOR_Msk                      /*!<DAC channel2 data output */
6309  
6310  /********************  Bit definition for DAC_SR register  ********************/
6311  #define DAC_SR_DMAUDR1_Pos          (13U)
6312  #define DAC_SR_DMAUDR1_Msk          (0x1UL << DAC_SR_DMAUDR1_Pos)              /*!< 0x00002000 */
6313  #define DAC_SR_DMAUDR1              DAC_SR_DMAUDR1_Msk                         /*!<DAC channel1 DMA underrun flag */
6314  #define DAC_SR_CAL_FLAG1_Pos        (14U)
6315  #define DAC_SR_CAL_FLAG1_Msk        (0x1UL << DAC_SR_CAL_FLAG1_Pos)            /*!< 0x00004000 */
6316  #define DAC_SR_CAL_FLAG1            DAC_SR_CAL_FLAG1_Msk                       /*!<DAC channel1 calibration offset status */
6317  #define DAC_SR_BWST1_Pos            (15U)
6318  #define DAC_SR_BWST1_Msk            (0x1UL << DAC_SR_BWST1_Pos)                /*!< 0x00008000 */
6319  #define DAC_SR_BWST1                DAC_SR_BWST1_Msk                           /*!<DAC channel1 busy writing sample time flag */
6320  
6321  #define DAC_SR_DMAUDR2_Pos          (29U)
6322  #define DAC_SR_DMAUDR2_Msk          (0x1UL << DAC_SR_DMAUDR2_Pos)              /*!< 0x20000000 */
6323  #define DAC_SR_DMAUDR2              DAC_SR_DMAUDR2_Msk                         /*!<DAC channel2 DMA underrun flag */
6324  #define DAC_SR_CAL_FLAG2_Pos        (30U)
6325  #define DAC_SR_CAL_FLAG2_Msk        (0x1UL << DAC_SR_CAL_FLAG2_Pos)            /*!< 0x40000000 */
6326  #define DAC_SR_CAL_FLAG2            DAC_SR_CAL_FLAG2_Msk                       /*!<DAC channel2 calibration offset status */
6327  #define DAC_SR_BWST2_Pos            (31U)
6328  #define DAC_SR_BWST2_Msk            (0x1UL << DAC_SR_BWST2_Pos)                /*!< 0x80000000 */
6329  #define DAC_SR_BWST2                DAC_SR_BWST2_Msk                           /*!<DAC channel2 busy writing sample time flag */
6330  
6331  /*******************  Bit definition for DAC_CCR register  ********************/
6332  #define DAC_CCR_OTRIM1_Pos          (0U)
6333  #define DAC_CCR_OTRIM1_Msk          (0x1FUL << DAC_CCR_OTRIM1_Pos)             /*!< 0x0000001F */
6334  #define DAC_CCR_OTRIM1              DAC_CCR_OTRIM1_Msk                         /*!<DAC channel1 offset trimming value */
6335  #define DAC_CCR_OTRIM2_Pos          (16U)
6336  #define DAC_CCR_OTRIM2_Msk          (0x1FUL << DAC_CCR_OTRIM2_Pos)             /*!< 0x001F0000 */
6337  #define DAC_CCR_OTRIM2              DAC_CCR_OTRIM2_Msk                         /*!<DAC channel2 offset trimming value */
6338  
6339  /*******************  Bit definition for DAC_MCR register  *******************/
6340  #define DAC_MCR_MODE1_Pos           (0U)
6341  #define DAC_MCR_MODE1_Msk           (0x7UL << DAC_MCR_MODE1_Pos)               /*!< 0x00000007 */
6342  #define DAC_MCR_MODE1               DAC_MCR_MODE1_Msk                          /*!<MODE1[2:0] (DAC channel1 mode) */
6343  #define DAC_MCR_MODE1_0             (0x1UL << DAC_MCR_MODE1_Pos)               /*!< 0x00000001 */
6344  #define DAC_MCR_MODE1_1             (0x2UL << DAC_MCR_MODE1_Pos)               /*!< 0x00000002 */
6345  #define DAC_MCR_MODE1_2             (0x4UL << DAC_MCR_MODE1_Pos)               /*!< 0x00000004 */
6346  
6347  #define DAC_MCR_MODE2_Pos           (16U)
6348  #define DAC_MCR_MODE2_Msk           (0x7UL << DAC_MCR_MODE2_Pos)               /*!< 0x00070000 */
6349  #define DAC_MCR_MODE2               DAC_MCR_MODE2_Msk                          /*!<MODE2[2:0] (DAC channel2 mode) */
6350  #define DAC_MCR_MODE2_0             (0x1UL << DAC_MCR_MODE2_Pos)               /*!< 0x00010000 */
6351  #define DAC_MCR_MODE2_1             (0x2UL << DAC_MCR_MODE2_Pos)               /*!< 0x00020000 */
6352  #define DAC_MCR_MODE2_2             (0x4UL << DAC_MCR_MODE2_Pos)               /*!< 0x00040000 */
6353  
6354  /******************  Bit definition for DAC_SHSR1 register  ******************/
6355  #define DAC_SHSR1_TSAMPLE1_Pos      (0U)
6356  #define DAC_SHSR1_TSAMPLE1_Msk      (0x3FFUL << DAC_SHSR1_TSAMPLE1_Pos)        /*!< 0x000003FF */
6357  #define DAC_SHSR1_TSAMPLE1          DAC_SHSR1_TSAMPLE1_Msk                     /*!<DAC channel1 sample time */
6358  
6359  /******************  Bit definition for DAC_SHSR2 register  ******************/
6360  #define DAC_SHSR2_TSAMPLE2_Pos      (0U)
6361  #define DAC_SHSR2_TSAMPLE2_Msk      (0x3FFUL << DAC_SHSR2_TSAMPLE2_Pos)        /*!< 0x000003FF */
6362  #define DAC_SHSR2_TSAMPLE2          DAC_SHSR2_TSAMPLE2_Msk                     /*!<DAC channel2 sample time */
6363  
6364  /******************  Bit definition for DAC_SHHR register  ******************/
6365  #define DAC_SHHR_THOLD1_Pos         (0U)
6366  #define DAC_SHHR_THOLD1_Msk         (0x3FFUL << DAC_SHHR_THOLD1_Pos)           /*!< 0x000003FF */
6367  #define DAC_SHHR_THOLD1             DAC_SHHR_THOLD1_Msk                        /*!<DAC channel1 hold time */
6368  #define DAC_SHHR_THOLD2_Pos         (16U)
6369  #define DAC_SHHR_THOLD2_Msk         (0x3FFUL << DAC_SHHR_THOLD2_Pos)           /*!< 0x03FF0000 */
6370  #define DAC_SHHR_THOLD2             DAC_SHHR_THOLD2_Msk                        /*!<DAC channel2 hold time */
6371  
6372  /******************  Bit definition for DAC_SHRR register  ******************/
6373  #define DAC_SHRR_TREFRESH1_Pos      (0U)
6374  #define DAC_SHRR_TREFRESH1_Msk      (0xFFUL << DAC_SHRR_TREFRESH1_Pos)         /*!< 0x000000FF */
6375  #define DAC_SHRR_TREFRESH1          DAC_SHRR_TREFRESH1_Msk                     /*!<DAC channel1 refresh time */
6376  #define DAC_SHRR_TREFRESH2_Pos      (16U)
6377  #define DAC_SHRR_TREFRESH2_Msk      (0xFFUL << DAC_SHRR_TREFRESH2_Pos)         /*!< 0x00FF0000 */
6378  #define DAC_SHRR_TREFRESH2          DAC_SHRR_TREFRESH2_Msk                     /*!<DAC channel2 refresh time */
6379  
6380  /******************************************************************************/
6381  /*                                                                            */
6382  /*                 Digital Filter for Sigma Delta Modulators                  */
6383  /*                                                                            */
6384  /******************************************************************************/
6385  
6386  /****************   DFSDM channel configuration registers  ********************/
6387  
6388  /***************  Bit definition for DFSDM_CHCFGR1 register  ******************/
6389  #define DFSDM_CHCFGR1_DFSDMEN_Pos       (31U)
6390  #define DFSDM_CHCFGR1_DFSDMEN_Msk       (0x1UL << DFSDM_CHCFGR1_DFSDMEN_Pos)   /*!< 0x80000000 */
6391  #define DFSDM_CHCFGR1_DFSDMEN           DFSDM_CHCFGR1_DFSDMEN_Msk              /*!< Global enable for DFSDM interface */
6392  #define DFSDM_CHCFGR1_CKOUTSRC_Pos      (30U)
6393  #define DFSDM_CHCFGR1_CKOUTSRC_Msk      (0x1UL << DFSDM_CHCFGR1_CKOUTSRC_Pos)  /*!< 0x40000000 */
6394  #define DFSDM_CHCFGR1_CKOUTSRC          DFSDM_CHCFGR1_CKOUTSRC_Msk             /*!< Output serial clock source selection */
6395  #define DFSDM_CHCFGR1_CKOUTDIV_Pos      (16U)
6396  #define DFSDM_CHCFGR1_CKOUTDIV_Msk      (0xFFUL << DFSDM_CHCFGR1_CKOUTDIV_Pos) /*!< 0x00FF0000 */
6397  #define DFSDM_CHCFGR1_CKOUTDIV          DFSDM_CHCFGR1_CKOUTDIV_Msk             /*!< CKOUTDIV[7:0] output serial clock divider */
6398  #define DFSDM_CHCFGR1_DATPACK_Pos       (14U)
6399  #define DFSDM_CHCFGR1_DATPACK_Msk       (0x3UL << DFSDM_CHCFGR1_DATPACK_Pos)   /*!< 0x0000C000 */
6400  #define DFSDM_CHCFGR1_DATPACK           DFSDM_CHCFGR1_DATPACK_Msk              /*!< DATPACK[1:0] Data packing mode */
6401  #define DFSDM_CHCFGR1_DATPACK_1         (0x2UL << DFSDM_CHCFGR1_DATPACK_Pos)   /*!< 0x00008000 */
6402  #define DFSDM_CHCFGR1_DATPACK_0         (0x1UL << DFSDM_CHCFGR1_DATPACK_Pos)   /*!< 0x00004000 */
6403  #define DFSDM_CHCFGR1_DATMPX_Pos        (12U)
6404  #define DFSDM_CHCFGR1_DATMPX_Msk        (0x3UL << DFSDM_CHCFGR1_DATMPX_Pos)    /*!< 0x00003000 */
6405  #define DFSDM_CHCFGR1_DATMPX            DFSDM_CHCFGR1_DATMPX_Msk               /*!< DATMPX[1:0] Input data multiplexer for channel y */
6406  #define DFSDM_CHCFGR1_DATMPX_1          (0x2UL << DFSDM_CHCFGR1_DATMPX_Pos)    /*!< 0x00002000 */
6407  #define DFSDM_CHCFGR1_DATMPX_0          (0x1UL << DFSDM_CHCFGR1_DATMPX_Pos)    /*!< 0x00001000 */
6408  #define DFSDM_CHCFGR1_CHINSEL_Pos       (8U)
6409  #define DFSDM_CHCFGR1_CHINSEL_Msk       (0x1UL << DFSDM_CHCFGR1_CHINSEL_Pos)   /*!< 0x00000100 */
6410  #define DFSDM_CHCFGR1_CHINSEL           DFSDM_CHCFGR1_CHINSEL_Msk              /*!< Serial inputs selection for channel y */
6411  #define DFSDM_CHCFGR1_CHEN_Pos          (7U)
6412  #define DFSDM_CHCFGR1_CHEN_Msk          (0x1UL << DFSDM_CHCFGR1_CHEN_Pos)      /*!< 0x00000080 */
6413  #define DFSDM_CHCFGR1_CHEN              DFSDM_CHCFGR1_CHEN_Msk                 /*!< Channel y enable */
6414  #define DFSDM_CHCFGR1_CKABEN_Pos        (6U)
6415  #define DFSDM_CHCFGR1_CKABEN_Msk        (0x1UL << DFSDM_CHCFGR1_CKABEN_Pos)    /*!< 0x00000040 */
6416  #define DFSDM_CHCFGR1_CKABEN            DFSDM_CHCFGR1_CKABEN_Msk               /*!< Clock absence detector enable on channel y */
6417  #define DFSDM_CHCFGR1_SCDEN_Pos         (5U)
6418  #define DFSDM_CHCFGR1_SCDEN_Msk         (0x1UL << DFSDM_CHCFGR1_SCDEN_Pos)     /*!< 0x00000020 */
6419  #define DFSDM_CHCFGR1_SCDEN             DFSDM_CHCFGR1_SCDEN_Msk                /*!< Short circuit detector enable on channel y */
6420  #define DFSDM_CHCFGR1_SPICKSEL_Pos      (2U)
6421  #define DFSDM_CHCFGR1_SPICKSEL_Msk      (0x3UL << DFSDM_CHCFGR1_SPICKSEL_Pos)  /*!< 0x0000000C */
6422  #define DFSDM_CHCFGR1_SPICKSEL          DFSDM_CHCFGR1_SPICKSEL_Msk             /*!< SPICKSEL[1:0] SPI clock select for channel y */
6423  #define DFSDM_CHCFGR1_SPICKSEL_1        (0x2UL << DFSDM_CHCFGR1_SPICKSEL_Pos)  /*!< 0x00000008 */
6424  #define DFSDM_CHCFGR1_SPICKSEL_0        (0x1UL << DFSDM_CHCFGR1_SPICKSEL_Pos)  /*!< 0x00000004 */
6425  #define DFSDM_CHCFGR1_SITP_Pos          (0U)
6426  #define DFSDM_CHCFGR1_SITP_Msk          (0x3UL << DFSDM_CHCFGR1_SITP_Pos)      /*!< 0x00000003 */
6427  #define DFSDM_CHCFGR1_SITP              DFSDM_CHCFGR1_SITP_Msk                 /*!< SITP[1:0] Serial interface type for channel y */
6428  #define DFSDM_CHCFGR1_SITP_1            (0x2UL << DFSDM_CHCFGR1_SITP_Pos)      /*!< 0x00000002 */
6429  #define DFSDM_CHCFGR1_SITP_0            (0x1UL << DFSDM_CHCFGR1_SITP_Pos)      /*!< 0x00000001 */
6430  
6431  /***************  Bit definition for DFSDM_CHCFGR2 register  ******************/
6432  #define DFSDM_CHCFGR2_OFFSET_Pos        (8U)
6433  #define DFSDM_CHCFGR2_OFFSET_Msk        (0xFFFFFFUL << DFSDM_CHCFGR2_OFFSET_Pos) /*!< 0xFFFFFF00 */
6434  #define DFSDM_CHCFGR2_OFFSET            DFSDM_CHCFGR2_OFFSET_Msk               /*!< OFFSET[23:0] 24-bit calibration offset for channel y */
6435  #define DFSDM_CHCFGR2_DTRBS_Pos         (3U)
6436  #define DFSDM_CHCFGR2_DTRBS_Msk         (0x1FUL << DFSDM_CHCFGR2_DTRBS_Pos)    /*!< 0x000000F8 */
6437  #define DFSDM_CHCFGR2_DTRBS             DFSDM_CHCFGR2_DTRBS_Msk                /*!< DTRBS[4:0] Data right bit-shift for channel y */
6438  
6439  /****************  Bit definition for DFSDM_CHAWSCDR register *****************/
6440  #define DFSDM_CHAWSCDR_AWFORD_Pos       (22U)
6441  #define DFSDM_CHAWSCDR_AWFORD_Msk       (0x3UL << DFSDM_CHAWSCDR_AWFORD_Pos)   /*!< 0x00C00000 */
6442  #define DFSDM_CHAWSCDR_AWFORD           DFSDM_CHAWSCDR_AWFORD_Msk              /*!< AWFORD[1:0] Analog watchdog Sinc filter order on channel y */
6443  #define DFSDM_CHAWSCDR_AWFORD_1         (0x2UL << DFSDM_CHAWSCDR_AWFORD_Pos)   /*!< 0x00800000 */
6444  #define DFSDM_CHAWSCDR_AWFORD_0         (0x1UL << DFSDM_CHAWSCDR_AWFORD_Pos)   /*!< 0x00400000 */
6445  #define DFSDM_CHAWSCDR_AWFOSR_Pos       (16U)
6446  #define DFSDM_CHAWSCDR_AWFOSR_Msk       (0x1FUL << DFSDM_CHAWSCDR_AWFOSR_Pos)  /*!< 0x001F0000 */
6447  #define DFSDM_CHAWSCDR_AWFOSR           DFSDM_CHAWSCDR_AWFOSR_Msk              /*!< AWFOSR[4:0] Analog watchdog filter oversampling ratio on channel y */
6448  #define DFSDM_CHAWSCDR_BKSCD_Pos        (12U)
6449  #define DFSDM_CHAWSCDR_BKSCD_Msk        (0xFUL << DFSDM_CHAWSCDR_BKSCD_Pos)    /*!< 0x0000F000 */
6450  #define DFSDM_CHAWSCDR_BKSCD            DFSDM_CHAWSCDR_BKSCD_Msk               /*!< BKSCD[3:0] Break signal assignment for short circuit detector on channel y */
6451  #define DFSDM_CHAWSCDR_SCDT_Pos         (0U)
6452  #define DFSDM_CHAWSCDR_SCDT_Msk         (0xFFUL << DFSDM_CHAWSCDR_SCDT_Pos)    /*!< 0x000000FF */
6453  #define DFSDM_CHAWSCDR_SCDT             DFSDM_CHAWSCDR_SCDT_Msk                /*!< SCDT[7:0] Short circuit detector threshold for channel y */
6454  
6455  /****************  Bit definition for DFSDM_CHWDATR register *******************/
6456  #define DFSDM_CHWDATR_WDATA_Pos         (0U)
6457  #define DFSDM_CHWDATR_WDATA_Msk         (0xFFFFUL << DFSDM_CHWDATR_WDATA_Pos)  /*!< 0x0000FFFF */
6458  #define DFSDM_CHWDATR_WDATA             DFSDM_CHWDATR_WDATA_Msk                /*!< WDATA[15:0] Input channel y watchdog data */
6459  
6460  /****************  Bit definition for DFSDM_CHDATINR register *****************/
6461  #define DFSDM_CHDATINR_INDAT0_Pos       (0U)
6462  #define DFSDM_CHDATINR_INDAT0_Msk       (0xFFFFUL << DFSDM_CHDATINR_INDAT0_Pos) /*!< 0x0000FFFF */
6463  #define DFSDM_CHDATINR_INDAT0           DFSDM_CHDATINR_INDAT0_Msk              /*!< INDAT0[31:16] Input data for channel y or channel (y+1) */
6464  #define DFSDM_CHDATINR_INDAT1_Pos       (16U)
6465  #define DFSDM_CHDATINR_INDAT1_Msk       (0xFFFFUL << DFSDM_CHDATINR_INDAT1_Pos) /*!< 0xFFFF0000 */
6466  #define DFSDM_CHDATINR_INDAT1           DFSDM_CHDATINR_INDAT1_Msk              /*!< INDAT0[15:0] Input data for channel y */
6467  
6468  /************************   DFSDM module registers  ****************************/
6469  
6470  /*****************  Bit definition for DFSDM_FLTCR1 register *******************/
6471  #define DFSDM_FLTCR1_AWFSEL_Pos         (30U)
6472  #define DFSDM_FLTCR1_AWFSEL_Msk         (0x1UL << DFSDM_FLTCR1_AWFSEL_Pos)     /*!< 0x40000000 */
6473  #define DFSDM_FLTCR1_AWFSEL             DFSDM_FLTCR1_AWFSEL_Msk                /*!< Analog watchdog fast mode select */
6474  #define DFSDM_FLTCR1_FAST_Pos           (29U)
6475  #define DFSDM_FLTCR1_FAST_Msk           (0x1UL << DFSDM_FLTCR1_FAST_Pos)       /*!< 0x20000000 */
6476  #define DFSDM_FLTCR1_FAST               DFSDM_FLTCR1_FAST_Msk                  /*!< Fast conversion mode selection */
6477  #define DFSDM_FLTCR1_RCH_Pos            (24U)
6478  #define DFSDM_FLTCR1_RCH_Msk            (0x7UL << DFSDM_FLTCR1_RCH_Pos)        /*!< 0x07000000 */
6479  #define DFSDM_FLTCR1_RCH                DFSDM_FLTCR1_RCH_Msk                   /*!< RCH[2:0] Regular channel selection */
6480  #define DFSDM_FLTCR1_RDMAEN_Pos         (21U)
6481  #define DFSDM_FLTCR1_RDMAEN_Msk         (0x1UL << DFSDM_FLTCR1_RDMAEN_Pos)     /*!< 0x00200000 */
6482  #define DFSDM_FLTCR1_RDMAEN             DFSDM_FLTCR1_RDMAEN_Msk                /*!< DMA channel enabled to read data for the regular conversion */
6483  #define DFSDM_FLTCR1_RSYNC_Pos          (19U)
6484  #define DFSDM_FLTCR1_RSYNC_Msk          (0x1UL << DFSDM_FLTCR1_RSYNC_Pos)      /*!< 0x00080000 */
6485  #define DFSDM_FLTCR1_RSYNC              DFSDM_FLTCR1_RSYNC_Msk                 /*!< Launch regular conversion synchronously with DFSDMx */
6486  #define DFSDM_FLTCR1_RCONT_Pos          (18U)
6487  #define DFSDM_FLTCR1_RCONT_Msk          (0x1UL << DFSDM_FLTCR1_RCONT_Pos)      /*!< 0x00040000 */
6488  #define DFSDM_FLTCR1_RCONT              DFSDM_FLTCR1_RCONT_Msk                 /*!< Continuous mode selection for regular conversions */
6489  #define DFSDM_FLTCR1_RSWSTART_Pos       (17U)
6490  #define DFSDM_FLTCR1_RSWSTART_Msk       (0x1UL << DFSDM_FLTCR1_RSWSTART_Pos)   /*!< 0x00020000 */
6491  #define DFSDM_FLTCR1_RSWSTART           DFSDM_FLTCR1_RSWSTART_Msk              /*!< Software start of a conversion on the regular channel */
6492  #define DFSDM_FLTCR1_JEXTEN_Pos         (13U)
6493  #define DFSDM_FLTCR1_JEXTEN_Msk         (0x3UL << DFSDM_FLTCR1_JEXTEN_Pos)     /*!< 0x00006000 */
6494  #define DFSDM_FLTCR1_JEXTEN             DFSDM_FLTCR1_JEXTEN_Msk                /*!< JEXTEN[1:0] Trigger enable and trigger edge selection for injected conversions */
6495  #define DFSDM_FLTCR1_JEXTEN_1           (0x2UL << DFSDM_FLTCR1_JEXTEN_Pos)     /*!< 0x00004000 */
6496  #define DFSDM_FLTCR1_JEXTEN_0           (0x1UL << DFSDM_FLTCR1_JEXTEN_Pos)     /*!< 0x00002000 */
6497  #define DFSDM_FLTCR1_JEXTSEL_Pos        (8U)
6498  #define DFSDM_FLTCR1_JEXTSEL_Msk        (0x7UL << DFSDM_FLTCR1_JEXTSEL_Pos)    /*!< 0x00000700 */
6499  #define DFSDM_FLTCR1_JEXTSEL            DFSDM_FLTCR1_JEXTSEL_Msk               /*!< JEXTSEL[2:0]Trigger signal selection for launching injected conversions */
6500  #define DFSDM_FLTCR1_JEXTSEL_2          (0x4UL << DFSDM_FLTCR1_JEXTSEL_Pos)    /*!< 0x00000400 */
6501  #define DFSDM_FLTCR1_JEXTSEL_1          (0x2UL << DFSDM_FLTCR1_JEXTSEL_Pos)    /*!< 0x00000200 */
6502  #define DFSDM_FLTCR1_JEXTSEL_0          (0x1UL << DFSDM_FLTCR1_JEXTSEL_Pos)    /*!< 0x00000100 */
6503  #define DFSDM_FLTCR1_JDMAEN_Pos         (5U)
6504  #define DFSDM_FLTCR1_JDMAEN_Msk         (0x1UL << DFSDM_FLTCR1_JDMAEN_Pos)     /*!< 0x00000020 */
6505  #define DFSDM_FLTCR1_JDMAEN             DFSDM_FLTCR1_JDMAEN_Msk                /*!< DMA channel enabled to read data for the injected channel group */
6506  #define DFSDM_FLTCR1_JSCAN_Pos          (4U)
6507  #define DFSDM_FLTCR1_JSCAN_Msk          (0x1UL << DFSDM_FLTCR1_JSCAN_Pos)      /*!< 0x00000010 */
6508  #define DFSDM_FLTCR1_JSCAN              DFSDM_FLTCR1_JSCAN_Msk                 /*!< Scanning conversion in continuous mode selection for injected conversions */
6509  #define DFSDM_FLTCR1_JSYNC_Pos          (3U)
6510  #define DFSDM_FLTCR1_JSYNC_Msk          (0x1UL << DFSDM_FLTCR1_JSYNC_Pos)      /*!< 0x00000008 */
6511  #define DFSDM_FLTCR1_JSYNC              DFSDM_FLTCR1_JSYNC_Msk                 /*!< Launch an injected conversion synchronously with DFSDMx JSWSTART trigger  */
6512  #define DFSDM_FLTCR1_JSWSTART_Pos       (1U)
6513  #define DFSDM_FLTCR1_JSWSTART_Msk       (0x1UL << DFSDM_FLTCR1_JSWSTART_Pos)   /*!< 0x00000002 */
6514  #define DFSDM_FLTCR1_JSWSTART           DFSDM_FLTCR1_JSWSTART_Msk              /*!< Start the conversion of the injected group of channels */
6515  #define DFSDM_FLTCR1_DFEN_Pos           (0U)
6516  #define DFSDM_FLTCR1_DFEN_Msk           (0x1UL << DFSDM_FLTCR1_DFEN_Pos)       /*!< 0x00000001 */
6517  #define DFSDM_FLTCR1_DFEN               DFSDM_FLTCR1_DFEN_Msk                  /*!< DFSDM enable */
6518  
6519  /*****************  Bit definition for DFSDM_FLTCR2 register *******************/
6520  #define DFSDM_FLTCR2_AWDCH_Pos          (16U)
6521  #define DFSDM_FLTCR2_AWDCH_Msk          (0xFFUL << DFSDM_FLTCR2_AWDCH_Pos)     /*!< 0x00FF0000 */
6522  #define DFSDM_FLTCR2_AWDCH              DFSDM_FLTCR2_AWDCH_Msk                 /*!< AWDCH[7:0] Analog watchdog channel selection */
6523  #define DFSDM_FLTCR2_EXCH_Pos           (8U)
6524  #define DFSDM_FLTCR2_EXCH_Msk           (0xFFUL << DFSDM_FLTCR2_EXCH_Pos)      /*!< 0x0000FF00 */
6525  #define DFSDM_FLTCR2_EXCH               DFSDM_FLTCR2_EXCH_Msk                  /*!< EXCH[7:0] Extreme detector channel selection */
6526  #define DFSDM_FLTCR2_CKABIE_Pos         (6U)
6527  #define DFSDM_FLTCR2_CKABIE_Msk         (0x1UL << DFSDM_FLTCR2_CKABIE_Pos)     /*!< 0x00000040 */
6528  #define DFSDM_FLTCR2_CKABIE             DFSDM_FLTCR2_CKABIE_Msk                /*!< Clock absence interrupt enable */
6529  #define DFSDM_FLTCR2_SCDIE_Pos          (5U)
6530  #define DFSDM_FLTCR2_SCDIE_Msk          (0x1UL << DFSDM_FLTCR2_SCDIE_Pos)      /*!< 0x00000020 */
6531  #define DFSDM_FLTCR2_SCDIE              DFSDM_FLTCR2_SCDIE_Msk                 /*!< Short circuit detector interrupt enable */
6532  #define DFSDM_FLTCR2_AWDIE_Pos          (4U)
6533  #define DFSDM_FLTCR2_AWDIE_Msk          (0x1UL << DFSDM_FLTCR2_AWDIE_Pos)      /*!< 0x00000010 */
6534  #define DFSDM_FLTCR2_AWDIE              DFSDM_FLTCR2_AWDIE_Msk                 /*!< Analog watchdog interrupt enable */
6535  #define DFSDM_FLTCR2_ROVRIE_Pos         (3U)
6536  #define DFSDM_FLTCR2_ROVRIE_Msk         (0x1UL << DFSDM_FLTCR2_ROVRIE_Pos)     /*!< 0x00000008 */
6537  #define DFSDM_FLTCR2_ROVRIE             DFSDM_FLTCR2_ROVRIE_Msk                /*!< Regular data overrun interrupt enable */
6538  #define DFSDM_FLTCR2_JOVRIE_Pos         (2U)
6539  #define DFSDM_FLTCR2_JOVRIE_Msk         (0x1UL << DFSDM_FLTCR2_JOVRIE_Pos)     /*!< 0x00000004 */
6540  #define DFSDM_FLTCR2_JOVRIE             DFSDM_FLTCR2_JOVRIE_Msk                /*!< Injected data overrun interrupt enable */
6541  #define DFSDM_FLTCR2_REOCIE_Pos         (1U)
6542  #define DFSDM_FLTCR2_REOCIE_Msk         (0x1UL << DFSDM_FLTCR2_REOCIE_Pos)     /*!< 0x00000002 */
6543  #define DFSDM_FLTCR2_REOCIE             DFSDM_FLTCR2_REOCIE_Msk                /*!< Regular end of conversion interrupt enable */
6544  #define DFSDM_FLTCR2_JEOCIE_Pos         (0U)
6545  #define DFSDM_FLTCR2_JEOCIE_Msk         (0x1UL << DFSDM_FLTCR2_JEOCIE_Pos)     /*!< 0x00000001 */
6546  #define DFSDM_FLTCR2_JEOCIE             DFSDM_FLTCR2_JEOCIE_Msk                /*!< Injected end of conversion interrupt enable */
6547  
6548  /*****************  Bit definition for DFSDM_FLTISR register *******************/
6549  #define DFSDM_FLTISR_SCDF_Pos           (24U)
6550  #define DFSDM_FLTISR_SCDF_Msk           (0xFFUL << DFSDM_FLTISR_SCDF_Pos)      /*!< 0xFF000000 */
6551  #define DFSDM_FLTISR_SCDF               DFSDM_FLTISR_SCDF_Msk                  /*!< SCDF[7:0] Short circuit detector flag */
6552  #define DFSDM_FLTISR_CKABF_Pos          (16U)
6553  #define DFSDM_FLTISR_CKABF_Msk          (0xFFUL << DFSDM_FLTISR_CKABF_Pos)     /*!< 0x00FF0000 */
6554  #define DFSDM_FLTISR_CKABF              DFSDM_FLTISR_CKABF_Msk                 /*!< CKABF[7:0] Clock absence flag */
6555  #define DFSDM_FLTISR_RCIP_Pos           (14U)
6556  #define DFSDM_FLTISR_RCIP_Msk           (0x1UL << DFSDM_FLTISR_RCIP_Pos)       /*!< 0x00004000 */
6557  #define DFSDM_FLTISR_RCIP               DFSDM_FLTISR_RCIP_Msk                  /*!< Regular conversion in progress status */
6558  #define DFSDM_FLTISR_JCIP_Pos           (13U)
6559  #define DFSDM_FLTISR_JCIP_Msk           (0x1UL << DFSDM_FLTISR_JCIP_Pos)       /*!< 0x00002000 */
6560  #define DFSDM_FLTISR_JCIP               DFSDM_FLTISR_JCIP_Msk                  /*!< Injected conversion in progress status */
6561  #define DFSDM_FLTISR_AWDF_Pos           (4U)
6562  #define DFSDM_FLTISR_AWDF_Msk           (0x1UL << DFSDM_FLTISR_AWDF_Pos)       /*!< 0x00000010 */
6563  #define DFSDM_FLTISR_AWDF               DFSDM_FLTISR_AWDF_Msk                  /*!< Analog watchdog */
6564  #define DFSDM_FLTISR_ROVRF_Pos          (3U)
6565  #define DFSDM_FLTISR_ROVRF_Msk          (0x1UL << DFSDM_FLTISR_ROVRF_Pos)      /*!< 0x00000008 */
6566  #define DFSDM_FLTISR_ROVRF              DFSDM_FLTISR_ROVRF_Msk                 /*!< Regular conversion overrun flag */
6567  #define DFSDM_FLTISR_JOVRF_Pos          (2U)
6568  #define DFSDM_FLTISR_JOVRF_Msk          (0x1UL << DFSDM_FLTISR_JOVRF_Pos)      /*!< 0x00000004 */
6569  #define DFSDM_FLTISR_JOVRF              DFSDM_FLTISR_JOVRF_Msk                 /*!< Injected conversion overrun flag */
6570  #define DFSDM_FLTISR_REOCF_Pos          (1U)
6571  #define DFSDM_FLTISR_REOCF_Msk          (0x1UL << DFSDM_FLTISR_REOCF_Pos)      /*!< 0x00000002 */
6572  #define DFSDM_FLTISR_REOCF              DFSDM_FLTISR_REOCF_Msk                 /*!< End of regular conversion flag */
6573  #define DFSDM_FLTISR_JEOCF_Pos          (0U)
6574  #define DFSDM_FLTISR_JEOCF_Msk          (0x1UL << DFSDM_FLTISR_JEOCF_Pos)      /*!< 0x00000001 */
6575  #define DFSDM_FLTISR_JEOCF              DFSDM_FLTISR_JEOCF_Msk                 /*!< End of injected conversion flag */
6576  
6577  /*****************  Bit definition for DFSDM_FLTICR register *******************/
6578  #define DFSDM_FLTICR_CLRSCDF_Pos        (24U)
6579  #define DFSDM_FLTICR_CLRSCDF_Msk        (0xFFUL << DFSDM_FLTICR_CLRSCDF_Pos)   /*!< 0xFF000000 */
6580  #define DFSDM_FLTICR_CLRSCDF            DFSDM_FLTICR_CLRSCDF_Msk               /*!< CLRSCDF[7:0] Clear the short circuit detector flag */
6581  #define DFSDM_FLTICR_CLRCKABF_Pos       (16U)
6582  #define DFSDM_FLTICR_CLRCKABF_Msk       (0xFFUL << DFSDM_FLTICR_CLRCKABF_Pos)  /*!< 0x00FF0000 */
6583  #define DFSDM_FLTICR_CLRCKABF           DFSDM_FLTICR_CLRCKABF_Msk              /*!< CLRCKABF[7:0] Clear the clock absence flag */
6584  #define DFSDM_FLTICR_CLRROVRF_Pos       (3U)
6585  #define DFSDM_FLTICR_CLRROVRF_Msk       (0x1UL << DFSDM_FLTICR_CLRROVRF_Pos)   /*!< 0x00000008 */
6586  #define DFSDM_FLTICR_CLRROVRF           DFSDM_FLTICR_CLRROVRF_Msk              /*!< Clear the regular conversion overrun flag */
6587  #define DFSDM_FLTICR_CLRJOVRF_Pos       (2U)
6588  #define DFSDM_FLTICR_CLRJOVRF_Msk       (0x1UL << DFSDM_FLTICR_CLRJOVRF_Pos)   /*!< 0x00000004 */
6589  #define DFSDM_FLTICR_CLRJOVRF           DFSDM_FLTICR_CLRJOVRF_Msk              /*!< Clear the injected conversion overrun flag */
6590  
6591  /****************  Bit definition for DFSDM_FLTJCHGR register ******************/
6592  #define DFSDM_FLTJCHGR_JCHG_Pos         (0U)
6593  #define DFSDM_FLTJCHGR_JCHG_Msk         (0xFFUL << DFSDM_FLTJCHGR_JCHG_Pos)    /*!< 0x000000FF */
6594  #define DFSDM_FLTJCHGR_JCHG             DFSDM_FLTJCHGR_JCHG_Msk                /*!< JCHG[7:0] Injected channel group selection */
6595  
6596  /*****************  Bit definition for DFSDM_FLTFCR register *******************/
6597  #define DFSDM_FLTFCR_FORD_Pos           (29U)
6598  #define DFSDM_FLTFCR_FORD_Msk           (0x7UL << DFSDM_FLTFCR_FORD_Pos)       /*!< 0xE0000000 */
6599  #define DFSDM_FLTFCR_FORD               DFSDM_FLTFCR_FORD_Msk                  /*!< FORD[2:0] Sinc filter order */
6600  #define DFSDM_FLTFCR_FORD_2             (0x4UL << DFSDM_FLTFCR_FORD_Pos)       /*!< 0x80000000 */
6601  #define DFSDM_FLTFCR_FORD_1             (0x2UL << DFSDM_FLTFCR_FORD_Pos)       /*!< 0x40000000 */
6602  #define DFSDM_FLTFCR_FORD_0             (0x1UL << DFSDM_FLTFCR_FORD_Pos)       /*!< 0x20000000 */
6603  #define DFSDM_FLTFCR_FOSR_Pos           (16U)
6604  #define DFSDM_FLTFCR_FOSR_Msk           (0x3FFUL << DFSDM_FLTFCR_FOSR_Pos)     /*!< 0x03FF0000 */
6605  #define DFSDM_FLTFCR_FOSR               DFSDM_FLTFCR_FOSR_Msk                  /*!< FOSR[9:0] Sinc filter oversampling ratio (decimation rate) */
6606  #define DFSDM_FLTFCR_IOSR_Pos           (0U)
6607  #define DFSDM_FLTFCR_IOSR_Msk           (0xFFUL << DFSDM_FLTFCR_IOSR_Pos)      /*!< 0x000000FF */
6608  #define DFSDM_FLTFCR_IOSR               DFSDM_FLTFCR_IOSR_Msk                  /*!< IOSR[7:0] Integrator oversampling ratio (averaging length) */
6609  
6610  /***************  Bit definition for DFSDM_FLTJDATAR register *****************/
6611  #define DFSDM_FLTJDATAR_JDATA_Pos       (8U)
6612  #define DFSDM_FLTJDATAR_JDATA_Msk       (0xFFFFFFUL << DFSDM_FLTJDATAR_JDATA_Pos) /*!< 0xFFFFFF00 */
6613  #define DFSDM_FLTJDATAR_JDATA           DFSDM_FLTJDATAR_JDATA_Msk              /*!< JDATA[23:0] Injected group conversion data */
6614  #define DFSDM_FLTJDATAR_JDATACH_Pos     (0U)
6615  #define DFSDM_FLTJDATAR_JDATACH_Msk     (0x7UL << DFSDM_FLTJDATAR_JDATACH_Pos) /*!< 0x00000007 */
6616  #define DFSDM_FLTJDATAR_JDATACH         DFSDM_FLTJDATAR_JDATACH_Msk            /*!< JDATACH[2:0] Injected channel most recently converted */
6617  
6618  /***************  Bit definition for DFSDM_FLTRDATAR register *****************/
6619  #define DFSDM_FLTRDATAR_RDATA_Pos       (8U)
6620  #define DFSDM_FLTRDATAR_RDATA_Msk       (0xFFFFFFUL << DFSDM_FLTRDATAR_RDATA_Pos) /*!< 0xFFFFFF00 */
6621  #define DFSDM_FLTRDATAR_RDATA           DFSDM_FLTRDATAR_RDATA_Msk              /*!< RDATA[23:0] Regular channel conversion data */
6622  #define DFSDM_FLTRDATAR_RPEND_Pos       (4U)
6623  #define DFSDM_FLTRDATAR_RPEND_Msk       (0x1UL << DFSDM_FLTRDATAR_RPEND_Pos)   /*!< 0x00000010 */
6624  #define DFSDM_FLTRDATAR_RPEND           DFSDM_FLTRDATAR_RPEND_Msk              /*!< RPEND Regular channel pending data */
6625  #define DFSDM_FLTRDATAR_RDATACH_Pos     (0U)
6626  #define DFSDM_FLTRDATAR_RDATACH_Msk     (0x7UL << DFSDM_FLTRDATAR_RDATACH_Pos) /*!< 0x00000007 */
6627  #define DFSDM_FLTRDATAR_RDATACH         DFSDM_FLTRDATAR_RDATACH_Msk            /*!< RDATACH[2:0] Regular channel most recently converted */
6628  
6629  /***************  Bit definition for DFSDM_FLTAWHTR register ******************/
6630  #define DFSDM_FLTAWHTR_AWHT_Pos         (8U)
6631  #define DFSDM_FLTAWHTR_AWHT_Msk         (0xFFFFFFUL << DFSDM_FLTAWHTR_AWHT_Pos) /*!< 0xFFFFFF00 */
6632  #define DFSDM_FLTAWHTR_AWHT             DFSDM_FLTAWHTR_AWHT_Msk                /*!< AWHT[23:0] Analog watchdog high threshold */
6633  #define DFSDM_FLTAWHTR_BKAWH_Pos        (0U)
6634  #define DFSDM_FLTAWHTR_BKAWH_Msk        (0xFUL << DFSDM_FLTAWHTR_BKAWH_Pos)    /*!< 0x0000000F */
6635  #define DFSDM_FLTAWHTR_BKAWH            DFSDM_FLTAWHTR_BKAWH_Msk               /*!< BKAWH[3:0] Break signal assignment to analog watchdog high threshold event */
6636  
6637  /***************  Bit definition for DFSDM_FLTAWLTR register ******************/
6638  #define DFSDM_FLTAWLTR_AWLT_Pos         (8U)
6639  #define DFSDM_FLTAWLTR_AWLT_Msk         (0xFFFFFFUL << DFSDM_FLTAWLTR_AWLT_Pos) /*!< 0xFFFFFF00 */
6640  #define DFSDM_FLTAWLTR_AWLT             DFSDM_FLTAWLTR_AWLT_Msk                /*!< AWLT[23:0] Analog watchdog low threshold */
6641  #define DFSDM_FLTAWLTR_BKAWL_Pos        (0U)
6642  #define DFSDM_FLTAWLTR_BKAWL_Msk        (0xFUL << DFSDM_FLTAWLTR_BKAWL_Pos)    /*!< 0x0000000F */
6643  #define DFSDM_FLTAWLTR_BKAWL            DFSDM_FLTAWLTR_BKAWL_Msk               /*!< BKAWL[3:0] Break signal assignment to analog watchdog low threshold event */
6644  
6645  /***************  Bit definition for DFSDM_FLTAWSR register *******************/
6646  #define DFSDM_FLTAWSR_AWHTF_Pos         (8U)
6647  #define DFSDM_FLTAWSR_AWHTF_Msk         (0xFFUL << DFSDM_FLTAWSR_AWHTF_Pos)    /*!< 0x0000FF00 */
6648  #define DFSDM_FLTAWSR_AWHTF             DFSDM_FLTAWSR_AWHTF_Msk                /*!< AWHTF[15:8] Analog watchdog high threshold error on given channels */
6649  #define DFSDM_FLTAWSR_AWLTF_Pos         (0U)
6650  #define DFSDM_FLTAWSR_AWLTF_Msk         (0xFFUL << DFSDM_FLTAWSR_AWLTF_Pos)    /*!< 0x000000FF */
6651  #define DFSDM_FLTAWSR_AWLTF             DFSDM_FLTAWSR_AWLTF_Msk                /*!< AWLTF[7:0] Analog watchdog low threshold error on given channels */
6652  
6653  /***************  Bit definition for DFSDM_FLTAWCFR register ******************/
6654  #define DFSDM_FLTAWCFR_CLRAWHTF_Pos     (8U)
6655  #define DFSDM_FLTAWCFR_CLRAWHTF_Msk     (0xFFUL << DFSDM_FLTAWCFR_CLRAWHTF_Pos) /*!< 0x0000FF00 */
6656  #define DFSDM_FLTAWCFR_CLRAWHTF         DFSDM_FLTAWCFR_CLRAWHTF_Msk            /*!< CLRAWHTF[15:8] Clear the Analog watchdog high threshold flag */
6657  #define DFSDM_FLTAWCFR_CLRAWLTF_Pos     (0U)
6658  #define DFSDM_FLTAWCFR_CLRAWLTF_Msk     (0xFFUL << DFSDM_FLTAWCFR_CLRAWLTF_Pos) /*!< 0x000000FF */
6659  #define DFSDM_FLTAWCFR_CLRAWLTF         DFSDM_FLTAWCFR_CLRAWLTF_Msk            /*!< CLRAWLTF[7:0] Clear the Analog watchdog low threshold flag */
6660  
6661  /***************  Bit definition for DFSDM_FLTEXMAX register ******************/
6662  #define DFSDM_FLTEXMAX_EXMAX_Pos        (8U)
6663  #define DFSDM_FLTEXMAX_EXMAX_Msk        (0xFFFFFFUL << DFSDM_FLTEXMAX_EXMAX_Pos) /*!< 0xFFFFFF00 */
6664  #define DFSDM_FLTEXMAX_EXMAX            DFSDM_FLTEXMAX_EXMAX_Msk               /*!< EXMAX[23:0] Extreme detector maximum value */
6665  #define DFSDM_FLTEXMAX_EXMAXCH_Pos      (0U)
6666  #define DFSDM_FLTEXMAX_EXMAXCH_Msk      (0x7UL << DFSDM_FLTEXMAX_EXMAXCH_Pos)  /*!< 0x00000007 */
6667  #define DFSDM_FLTEXMAX_EXMAXCH          DFSDM_FLTEXMAX_EXMAXCH_Msk             /*!< EXMAXCH[2:0] Extreme detector maximum data channel */
6668  
6669  /***************  Bit definition for DFSDM_FLTEXMIN register ******************/
6670  #define DFSDM_FLTEXMIN_EXMIN_Pos        (8U)
6671  #define DFSDM_FLTEXMIN_EXMIN_Msk        (0xFFFFFFUL << DFSDM_FLTEXMIN_EXMIN_Pos) /*!< 0xFFFFFF00 */
6672  #define DFSDM_FLTEXMIN_EXMIN            DFSDM_FLTEXMIN_EXMIN_Msk               /*!< EXMIN[23:0] Extreme detector minimum value */
6673  #define DFSDM_FLTEXMIN_EXMINCH_Pos      (0U)
6674  #define DFSDM_FLTEXMIN_EXMINCH_Msk      (0x7UL << DFSDM_FLTEXMIN_EXMINCH_Pos)  /*!< 0x00000007 */
6675  #define DFSDM_FLTEXMIN_EXMINCH          DFSDM_FLTEXMIN_EXMINCH_Msk             /*!< EXMINCH[2:0] Extreme detector minimum data channel */
6676  
6677  /***************  Bit definition for DFSDM_FLTCNVTIMR register ****************/
6678  #define DFSDM_FLTCNVTIMR_CNVCNT_Pos     (4U)
6679  #define DFSDM_FLTCNVTIMR_CNVCNT_Msk     (0xFFFFFFFUL << DFSDM_FLTCNVTIMR_CNVCNT_Pos) /*!< 0xFFFFFFF0 */
6680  #define DFSDM_FLTCNVTIMR_CNVCNT         DFSDM_FLTCNVTIMR_CNVCNT_Msk            /*!< CNVCNT[27:0]: 28-bit timer counting conversion time */
6681  
6682  /******************************************************************************/
6683  /*                                                                            */
6684  /*                           DMA Controller (DMA)                             */
6685  /*                                                                            */
6686  /******************************************************************************/
6687  
6688  /*******************  Bit definition for DMA_ISR register  ********************/
6689  #define DMA_ISR_GIF1_Pos       (0U)
6690  #define DMA_ISR_GIF1_Msk       (0x1UL << DMA_ISR_GIF1_Pos)                     /*!< 0x00000001 */
6691  #define DMA_ISR_GIF1           DMA_ISR_GIF1_Msk                                /*!< Channel 1 Global interrupt flag */
6692  #define DMA_ISR_TCIF1_Pos      (1U)
6693  #define DMA_ISR_TCIF1_Msk      (0x1UL << DMA_ISR_TCIF1_Pos)                    /*!< 0x00000002 */
6694  #define DMA_ISR_TCIF1          DMA_ISR_TCIF1_Msk                               /*!< Channel 1 Transfer Complete flag */
6695  #define DMA_ISR_HTIF1_Pos      (2U)
6696  #define DMA_ISR_HTIF1_Msk      (0x1UL << DMA_ISR_HTIF1_Pos)                    /*!< 0x00000004 */
6697  #define DMA_ISR_HTIF1          DMA_ISR_HTIF1_Msk                               /*!< Channel 1 Half Transfer flag */
6698  #define DMA_ISR_TEIF1_Pos      (3U)
6699  #define DMA_ISR_TEIF1_Msk      (0x1UL << DMA_ISR_TEIF1_Pos)                    /*!< 0x00000008 */
6700  #define DMA_ISR_TEIF1          DMA_ISR_TEIF1_Msk                               /*!< Channel 1 Transfer Error flag */
6701  #define DMA_ISR_GIF2_Pos       (4U)
6702  #define DMA_ISR_GIF2_Msk       (0x1UL << DMA_ISR_GIF2_Pos)                     /*!< 0x00000010 */
6703  #define DMA_ISR_GIF2           DMA_ISR_GIF2_Msk                                /*!< Channel 2 Global interrupt flag */
6704  #define DMA_ISR_TCIF2_Pos      (5U)
6705  #define DMA_ISR_TCIF2_Msk      (0x1UL << DMA_ISR_TCIF2_Pos)                    /*!< 0x00000020 */
6706  #define DMA_ISR_TCIF2          DMA_ISR_TCIF2_Msk                               /*!< Channel 2 Transfer Complete flag */
6707  #define DMA_ISR_HTIF2_Pos      (6U)
6708  #define DMA_ISR_HTIF2_Msk      (0x1UL << DMA_ISR_HTIF2_Pos)                    /*!< 0x00000040 */
6709  #define DMA_ISR_HTIF2          DMA_ISR_HTIF2_Msk                               /*!< Channel 2 Half Transfer flag */
6710  #define DMA_ISR_TEIF2_Pos      (7U)
6711  #define DMA_ISR_TEIF2_Msk      (0x1UL << DMA_ISR_TEIF2_Pos)                    /*!< 0x00000080 */
6712  #define DMA_ISR_TEIF2          DMA_ISR_TEIF2_Msk                               /*!< Channel 2 Transfer Error flag */
6713  #define DMA_ISR_GIF3_Pos       (8U)
6714  #define DMA_ISR_GIF3_Msk       (0x1UL << DMA_ISR_GIF3_Pos)                     /*!< 0x00000100 */
6715  #define DMA_ISR_GIF3           DMA_ISR_GIF3_Msk                                /*!< Channel 3 Global interrupt flag */
6716  #define DMA_ISR_TCIF3_Pos      (9U)
6717  #define DMA_ISR_TCIF3_Msk      (0x1UL << DMA_ISR_TCIF3_Pos)                    /*!< 0x00000200 */
6718  #define DMA_ISR_TCIF3          DMA_ISR_TCIF3_Msk                               /*!< Channel 3 Transfer Complete flag */
6719  #define DMA_ISR_HTIF3_Pos      (10U)
6720  #define DMA_ISR_HTIF3_Msk      (0x1UL << DMA_ISR_HTIF3_Pos)                    /*!< 0x00000400 */
6721  #define DMA_ISR_HTIF3          DMA_ISR_HTIF3_Msk                               /*!< Channel 3 Half Transfer flag */
6722  #define DMA_ISR_TEIF3_Pos      (11U)
6723  #define DMA_ISR_TEIF3_Msk      (0x1UL << DMA_ISR_TEIF3_Pos)                    /*!< 0x00000800 */
6724  #define DMA_ISR_TEIF3          DMA_ISR_TEIF3_Msk                               /*!< Channel 3 Transfer Error flag */
6725  #define DMA_ISR_GIF4_Pos       (12U)
6726  #define DMA_ISR_GIF4_Msk       (0x1UL << DMA_ISR_GIF4_Pos)                     /*!< 0x00001000 */
6727  #define DMA_ISR_GIF4           DMA_ISR_GIF4_Msk                                /*!< Channel 4 Global interrupt flag */
6728  #define DMA_ISR_TCIF4_Pos      (13U)
6729  #define DMA_ISR_TCIF4_Msk      (0x1UL << DMA_ISR_TCIF4_Pos)                    /*!< 0x00002000 */
6730  #define DMA_ISR_TCIF4          DMA_ISR_TCIF4_Msk                               /*!< Channel 4 Transfer Complete flag */
6731  #define DMA_ISR_HTIF4_Pos      (14U)
6732  #define DMA_ISR_HTIF4_Msk      (0x1UL << DMA_ISR_HTIF4_Pos)                    /*!< 0x00004000 */
6733  #define DMA_ISR_HTIF4          DMA_ISR_HTIF4_Msk                               /*!< Channel 4 Half Transfer flag */
6734  #define DMA_ISR_TEIF4_Pos      (15U)
6735  #define DMA_ISR_TEIF4_Msk      (0x1UL << DMA_ISR_TEIF4_Pos)                    /*!< 0x00008000 */
6736  #define DMA_ISR_TEIF4          DMA_ISR_TEIF4_Msk                               /*!< Channel 4 Transfer Error flag */
6737  #define DMA_ISR_GIF5_Pos       (16U)
6738  #define DMA_ISR_GIF5_Msk       (0x1UL << DMA_ISR_GIF5_Pos)                     /*!< 0x00010000 */
6739  #define DMA_ISR_GIF5           DMA_ISR_GIF5_Msk                                /*!< Channel 5 Global interrupt flag */
6740  #define DMA_ISR_TCIF5_Pos      (17U)
6741  #define DMA_ISR_TCIF5_Msk      (0x1UL << DMA_ISR_TCIF5_Pos)                    /*!< 0x00020000 */
6742  #define DMA_ISR_TCIF5          DMA_ISR_TCIF5_Msk                               /*!< Channel 5 Transfer Complete flag */
6743  #define DMA_ISR_HTIF5_Pos      (18U)
6744  #define DMA_ISR_HTIF5_Msk      (0x1UL << DMA_ISR_HTIF5_Pos)                    /*!< 0x00040000 */
6745  #define DMA_ISR_HTIF5          DMA_ISR_HTIF5_Msk                               /*!< Channel 5 Half Transfer flag */
6746  #define DMA_ISR_TEIF5_Pos      (19U)
6747  #define DMA_ISR_TEIF5_Msk      (0x1UL << DMA_ISR_TEIF5_Pos)                    /*!< 0x00080000 */
6748  #define DMA_ISR_TEIF5          DMA_ISR_TEIF5_Msk                               /*!< Channel 5 Transfer Error flag */
6749  #define DMA_ISR_GIF6_Pos       (20U)
6750  #define DMA_ISR_GIF6_Msk       (0x1UL << DMA_ISR_GIF6_Pos)                     /*!< 0x00100000 */
6751  #define DMA_ISR_GIF6           DMA_ISR_GIF6_Msk                                /*!< Channel 6 Global interrupt flag */
6752  #define DMA_ISR_TCIF6_Pos      (21U)
6753  #define DMA_ISR_TCIF6_Msk      (0x1UL << DMA_ISR_TCIF6_Pos)                    /*!< 0x00200000 */
6754  #define DMA_ISR_TCIF6          DMA_ISR_TCIF6_Msk                               /*!< Channel 6 Transfer Complete flag */
6755  #define DMA_ISR_HTIF6_Pos      (22U)
6756  #define DMA_ISR_HTIF6_Msk      (0x1UL << DMA_ISR_HTIF6_Pos)                    /*!< 0x00400000 */
6757  #define DMA_ISR_HTIF6          DMA_ISR_HTIF6_Msk                               /*!< Channel 6 Half Transfer flag */
6758  #define DMA_ISR_TEIF6_Pos      (23U)
6759  #define DMA_ISR_TEIF6_Msk      (0x1UL << DMA_ISR_TEIF6_Pos)                    /*!< 0x00800000 */
6760  #define DMA_ISR_TEIF6          DMA_ISR_TEIF6_Msk                               /*!< Channel 6 Transfer Error flag */
6761  #define DMA_ISR_GIF7_Pos       (24U)
6762  #define DMA_ISR_GIF7_Msk       (0x1UL << DMA_ISR_GIF7_Pos)                     /*!< 0x01000000 */
6763  #define DMA_ISR_GIF7           DMA_ISR_GIF7_Msk                                /*!< Channel 7 Global interrupt flag */
6764  #define DMA_ISR_TCIF7_Pos      (25U)
6765  #define DMA_ISR_TCIF7_Msk      (0x1UL << DMA_ISR_TCIF7_Pos)                    /*!< 0x02000000 */
6766  #define DMA_ISR_TCIF7          DMA_ISR_TCIF7_Msk                               /*!< Channel 7 Transfer Complete flag */
6767  #define DMA_ISR_HTIF7_Pos      (26U)
6768  #define DMA_ISR_HTIF7_Msk      (0x1UL << DMA_ISR_HTIF7_Pos)                    /*!< 0x04000000 */
6769  #define DMA_ISR_HTIF7          DMA_ISR_HTIF7_Msk                               /*!< Channel 7 Half Transfer flag */
6770  #define DMA_ISR_TEIF7_Pos      (27U)
6771  #define DMA_ISR_TEIF7_Msk      (0x1UL << DMA_ISR_TEIF7_Pos)                    /*!< 0x08000000 */
6772  #define DMA_ISR_TEIF7          DMA_ISR_TEIF7_Msk                               /*!< Channel 7 Transfer Error flag */
6773  
6774  /*******************  Bit definition for DMA_IFCR register  *******************/
6775  #define DMA_IFCR_CGIF1_Pos     (0U)
6776  #define DMA_IFCR_CGIF1_Msk     (0x1UL << DMA_IFCR_CGIF1_Pos)                   /*!< 0x00000001 */
6777  #define DMA_IFCR_CGIF1         DMA_IFCR_CGIF1_Msk                              /*!< Channel 1 Global interrupt clearr */
6778  #define DMA_IFCR_CTCIF1_Pos    (1U)
6779  #define DMA_IFCR_CTCIF1_Msk    (0x1UL << DMA_IFCR_CTCIF1_Pos)                  /*!< 0x00000002 */
6780  #define DMA_IFCR_CTCIF1        DMA_IFCR_CTCIF1_Msk                             /*!< Channel 1 Transfer Complete clear */
6781  #define DMA_IFCR_CHTIF1_Pos    (2U)
6782  #define DMA_IFCR_CHTIF1_Msk    (0x1UL << DMA_IFCR_CHTIF1_Pos)                  /*!< 0x00000004 */
6783  #define DMA_IFCR_CHTIF1        DMA_IFCR_CHTIF1_Msk                             /*!< Channel 1 Half Transfer clear */
6784  #define DMA_IFCR_CTEIF1_Pos    (3U)
6785  #define DMA_IFCR_CTEIF1_Msk    (0x1UL << DMA_IFCR_CTEIF1_Pos)                  /*!< 0x00000008 */
6786  #define DMA_IFCR_CTEIF1        DMA_IFCR_CTEIF1_Msk                             /*!< Channel 1 Transfer Error clear */
6787  #define DMA_IFCR_CGIF2_Pos     (4U)
6788  #define DMA_IFCR_CGIF2_Msk     (0x1UL << DMA_IFCR_CGIF2_Pos)                   /*!< 0x00000010 */
6789  #define DMA_IFCR_CGIF2         DMA_IFCR_CGIF2_Msk                              /*!< Channel 2 Global interrupt clear */
6790  #define DMA_IFCR_CTCIF2_Pos    (5U)
6791  #define DMA_IFCR_CTCIF2_Msk    (0x1UL << DMA_IFCR_CTCIF2_Pos)                  /*!< 0x00000020 */
6792  #define DMA_IFCR_CTCIF2        DMA_IFCR_CTCIF2_Msk                             /*!< Channel 2 Transfer Complete clear */
6793  #define DMA_IFCR_CHTIF2_Pos    (6U)
6794  #define DMA_IFCR_CHTIF2_Msk    (0x1UL << DMA_IFCR_CHTIF2_Pos)                  /*!< 0x00000040 */
6795  #define DMA_IFCR_CHTIF2        DMA_IFCR_CHTIF2_Msk                             /*!< Channel 2 Half Transfer clear */
6796  #define DMA_IFCR_CTEIF2_Pos    (7U)
6797  #define DMA_IFCR_CTEIF2_Msk    (0x1UL << DMA_IFCR_CTEIF2_Pos)                  /*!< 0x00000080 */
6798  #define DMA_IFCR_CTEIF2        DMA_IFCR_CTEIF2_Msk                             /*!< Channel 2 Transfer Error clear */
6799  #define DMA_IFCR_CGIF3_Pos     (8U)
6800  #define DMA_IFCR_CGIF3_Msk     (0x1UL << DMA_IFCR_CGIF3_Pos)                   /*!< 0x00000100 */
6801  #define DMA_IFCR_CGIF3         DMA_IFCR_CGIF3_Msk                              /*!< Channel 3 Global interrupt clear */
6802  #define DMA_IFCR_CTCIF3_Pos    (9U)
6803  #define DMA_IFCR_CTCIF3_Msk    (0x1UL << DMA_IFCR_CTCIF3_Pos)                  /*!< 0x00000200 */
6804  #define DMA_IFCR_CTCIF3        DMA_IFCR_CTCIF3_Msk                             /*!< Channel 3 Transfer Complete clear */
6805  #define DMA_IFCR_CHTIF3_Pos    (10U)
6806  #define DMA_IFCR_CHTIF3_Msk    (0x1UL << DMA_IFCR_CHTIF3_Pos)                  /*!< 0x00000400 */
6807  #define DMA_IFCR_CHTIF3        DMA_IFCR_CHTIF3_Msk                             /*!< Channel 3 Half Transfer clear */
6808  #define DMA_IFCR_CTEIF3_Pos    (11U)
6809  #define DMA_IFCR_CTEIF3_Msk    (0x1UL << DMA_IFCR_CTEIF3_Pos)                  /*!< 0x00000800 */
6810  #define DMA_IFCR_CTEIF3        DMA_IFCR_CTEIF3_Msk                             /*!< Channel 3 Transfer Error clear */
6811  #define DMA_IFCR_CGIF4_Pos     (12U)
6812  #define DMA_IFCR_CGIF4_Msk     (0x1UL << DMA_IFCR_CGIF4_Pos)                   /*!< 0x00001000 */
6813  #define DMA_IFCR_CGIF4         DMA_IFCR_CGIF4_Msk                              /*!< Channel 4 Global interrupt clear */
6814  #define DMA_IFCR_CTCIF4_Pos    (13U)
6815  #define DMA_IFCR_CTCIF4_Msk    (0x1UL << DMA_IFCR_CTCIF4_Pos)                  /*!< 0x00002000 */
6816  #define DMA_IFCR_CTCIF4        DMA_IFCR_CTCIF4_Msk                             /*!< Channel 4 Transfer Complete clear */
6817  #define DMA_IFCR_CHTIF4_Pos    (14U)
6818  #define DMA_IFCR_CHTIF4_Msk    (0x1UL << DMA_IFCR_CHTIF4_Pos)                  /*!< 0x00004000 */
6819  #define DMA_IFCR_CHTIF4        DMA_IFCR_CHTIF4_Msk                             /*!< Channel 4 Half Transfer clear */
6820  #define DMA_IFCR_CTEIF4_Pos    (15U)
6821  #define DMA_IFCR_CTEIF4_Msk    (0x1UL << DMA_IFCR_CTEIF4_Pos)                  /*!< 0x00008000 */
6822  #define DMA_IFCR_CTEIF4        DMA_IFCR_CTEIF4_Msk                             /*!< Channel 4 Transfer Error clear */
6823  #define DMA_IFCR_CGIF5_Pos     (16U)
6824  #define DMA_IFCR_CGIF5_Msk     (0x1UL << DMA_IFCR_CGIF5_Pos)                   /*!< 0x00010000 */
6825  #define DMA_IFCR_CGIF5         DMA_IFCR_CGIF5_Msk                              /*!< Channel 5 Global interrupt clear */
6826  #define DMA_IFCR_CTCIF5_Pos    (17U)
6827  #define DMA_IFCR_CTCIF5_Msk    (0x1UL << DMA_IFCR_CTCIF5_Pos)                  /*!< 0x00020000 */
6828  #define DMA_IFCR_CTCIF5        DMA_IFCR_CTCIF5_Msk                             /*!< Channel 5 Transfer Complete clear */
6829  #define DMA_IFCR_CHTIF5_Pos    (18U)
6830  #define DMA_IFCR_CHTIF5_Msk    (0x1UL << DMA_IFCR_CHTIF5_Pos)                  /*!< 0x00040000 */
6831  #define DMA_IFCR_CHTIF5        DMA_IFCR_CHTIF5_Msk                             /*!< Channel 5 Half Transfer clear */
6832  #define DMA_IFCR_CTEIF5_Pos    (19U)
6833  #define DMA_IFCR_CTEIF5_Msk    (0x1UL << DMA_IFCR_CTEIF5_Pos)                  /*!< 0x00080000 */
6834  #define DMA_IFCR_CTEIF5        DMA_IFCR_CTEIF5_Msk                             /*!< Channel 5 Transfer Error clear */
6835  #define DMA_IFCR_CGIF6_Pos     (20U)
6836  #define DMA_IFCR_CGIF6_Msk     (0x1UL << DMA_IFCR_CGIF6_Pos)                   /*!< 0x00100000 */
6837  #define DMA_IFCR_CGIF6         DMA_IFCR_CGIF6_Msk                              /*!< Channel 6 Global interrupt clear */
6838  #define DMA_IFCR_CTCIF6_Pos    (21U)
6839  #define DMA_IFCR_CTCIF6_Msk    (0x1UL << DMA_IFCR_CTCIF6_Pos)                  /*!< 0x00200000 */
6840  #define DMA_IFCR_CTCIF6        DMA_IFCR_CTCIF6_Msk                             /*!< Channel 6 Transfer Complete clear */
6841  #define DMA_IFCR_CHTIF6_Pos    (22U)
6842  #define DMA_IFCR_CHTIF6_Msk    (0x1UL << DMA_IFCR_CHTIF6_Pos)                  /*!< 0x00400000 */
6843  #define DMA_IFCR_CHTIF6        DMA_IFCR_CHTIF6_Msk                             /*!< Channel 6 Half Transfer clear */
6844  #define DMA_IFCR_CTEIF6_Pos    (23U)
6845  #define DMA_IFCR_CTEIF6_Msk    (0x1UL << DMA_IFCR_CTEIF6_Pos)                  /*!< 0x00800000 */
6846  #define DMA_IFCR_CTEIF6        DMA_IFCR_CTEIF6_Msk                             /*!< Channel 6 Transfer Error clear */
6847  #define DMA_IFCR_CGIF7_Pos     (24U)
6848  #define DMA_IFCR_CGIF7_Msk     (0x1UL << DMA_IFCR_CGIF7_Pos)                   /*!< 0x01000000 */
6849  #define DMA_IFCR_CGIF7         DMA_IFCR_CGIF7_Msk                              /*!< Channel 7 Global interrupt clear */
6850  #define DMA_IFCR_CTCIF7_Pos    (25U)
6851  #define DMA_IFCR_CTCIF7_Msk    (0x1UL << DMA_IFCR_CTCIF7_Pos)                  /*!< 0x02000000 */
6852  #define DMA_IFCR_CTCIF7        DMA_IFCR_CTCIF7_Msk                             /*!< Channel 7 Transfer Complete clear */
6853  #define DMA_IFCR_CHTIF7_Pos    (26U)
6854  #define DMA_IFCR_CHTIF7_Msk    (0x1UL << DMA_IFCR_CHTIF7_Pos)                  /*!< 0x04000000 */
6855  #define DMA_IFCR_CHTIF7        DMA_IFCR_CHTIF7_Msk                             /*!< Channel 7 Half Transfer clear */
6856  #define DMA_IFCR_CTEIF7_Pos    (27U)
6857  #define DMA_IFCR_CTEIF7_Msk    (0x1UL << DMA_IFCR_CTEIF7_Pos)                  /*!< 0x08000000 */
6858  #define DMA_IFCR_CTEIF7        DMA_IFCR_CTEIF7_Msk                             /*!< Channel 7 Transfer Error clear */
6859  
6860  /*******************  Bit definition for DMA_CCR register  ********************/
6861  #define DMA_CCR_EN_Pos         (0U)
6862  #define DMA_CCR_EN_Msk         (0x1UL << DMA_CCR_EN_Pos)                       /*!< 0x00000001 */
6863  #define DMA_CCR_EN             DMA_CCR_EN_Msk                                  /*!< Channel enable                      */
6864  #define DMA_CCR_TCIE_Pos       (1U)
6865  #define DMA_CCR_TCIE_Msk       (0x1UL << DMA_CCR_TCIE_Pos)                     /*!< 0x00000002 */
6866  #define DMA_CCR_TCIE           DMA_CCR_TCIE_Msk                                /*!< Transfer complete interrupt enable  */
6867  #define DMA_CCR_HTIE_Pos       (2U)
6868  #define DMA_CCR_HTIE_Msk       (0x1UL << DMA_CCR_HTIE_Pos)                     /*!< 0x00000004 */
6869  #define DMA_CCR_HTIE           DMA_CCR_HTIE_Msk                                /*!< Half Transfer interrupt enable      */
6870  #define DMA_CCR_TEIE_Pos       (3U)
6871  #define DMA_CCR_TEIE_Msk       (0x1UL << DMA_CCR_TEIE_Pos)                     /*!< 0x00000008 */
6872  #define DMA_CCR_TEIE           DMA_CCR_TEIE_Msk                                /*!< Transfer error interrupt enable     */
6873  #define DMA_CCR_DIR_Pos        (4U)
6874  #define DMA_CCR_DIR_Msk        (0x1UL << DMA_CCR_DIR_Pos)                      /*!< 0x00000010 */
6875  #define DMA_CCR_DIR            DMA_CCR_DIR_Msk                                 /*!< Data transfer direction             */
6876  #define DMA_CCR_CIRC_Pos       (5U)
6877  #define DMA_CCR_CIRC_Msk       (0x1UL << DMA_CCR_CIRC_Pos)                     /*!< 0x00000020 */
6878  #define DMA_CCR_CIRC           DMA_CCR_CIRC_Msk                                /*!< Circular mode                       */
6879  #define DMA_CCR_PINC_Pos       (6U)
6880  #define DMA_CCR_PINC_Msk       (0x1UL << DMA_CCR_PINC_Pos)                     /*!< 0x00000040 */
6881  #define DMA_CCR_PINC           DMA_CCR_PINC_Msk                                /*!< Peripheral increment mode           */
6882  #define DMA_CCR_MINC_Pos       (7U)
6883  #define DMA_CCR_MINC_Msk       (0x1UL << DMA_CCR_MINC_Pos)                     /*!< 0x00000080 */
6884  #define DMA_CCR_MINC           DMA_CCR_MINC_Msk                                /*!< Memory increment mode               */
6885  
6886  #define DMA_CCR_PSIZE_Pos      (8U)
6887  #define DMA_CCR_PSIZE_Msk      (0x3UL << DMA_CCR_PSIZE_Pos)                    /*!< 0x00000300 */
6888  #define DMA_CCR_PSIZE          DMA_CCR_PSIZE_Msk                               /*!< PSIZE[1:0] bits (Peripheral size)   */
6889  #define DMA_CCR_PSIZE_0        (0x1UL << DMA_CCR_PSIZE_Pos)                    /*!< 0x00000100 */
6890  #define DMA_CCR_PSIZE_1        (0x2UL << DMA_CCR_PSIZE_Pos)                    /*!< 0x00000200 */
6891  
6892  #define DMA_CCR_MSIZE_Pos      (10U)
6893  #define DMA_CCR_MSIZE_Msk      (0x3UL << DMA_CCR_MSIZE_Pos)                    /*!< 0x00000C00 */
6894  #define DMA_CCR_MSIZE          DMA_CCR_MSIZE_Msk                               /*!< MSIZE[1:0] bits (Memory size)       */
6895  #define DMA_CCR_MSIZE_0        (0x1UL << DMA_CCR_MSIZE_Pos)                    /*!< 0x00000400 */
6896  #define DMA_CCR_MSIZE_1        (0x2UL << DMA_CCR_MSIZE_Pos)                    /*!< 0x00000800 */
6897  
6898  #define DMA_CCR_PL_Pos         (12U)
6899  #define DMA_CCR_PL_Msk         (0x3UL << DMA_CCR_PL_Pos)                       /*!< 0x00003000 */
6900  #define DMA_CCR_PL             DMA_CCR_PL_Msk                                  /*!< PL[1:0] bits(Channel Priority level)*/
6901  #define DMA_CCR_PL_0           (0x1UL << DMA_CCR_PL_Pos)                       /*!< 0x00001000 */
6902  #define DMA_CCR_PL_1           (0x2UL << DMA_CCR_PL_Pos)                       /*!< 0x00002000 */
6903  
6904  #define DMA_CCR_MEM2MEM_Pos    (14U)
6905  #define DMA_CCR_MEM2MEM_Msk    (0x1UL << DMA_CCR_MEM2MEM_Pos)                  /*!< 0x00004000 */
6906  #define DMA_CCR_MEM2MEM        DMA_CCR_MEM2MEM_Msk                             /*!< Memory to memory mode               */
6907  
6908  /******************  Bit definition for DMA_CNDTR register  *******************/
6909  #define DMA_CNDTR_NDT_Pos      (0U)
6910  #define DMA_CNDTR_NDT_Msk      (0xFFFFUL << DMA_CNDTR_NDT_Pos)                 /*!< 0x0000FFFF */
6911  #define DMA_CNDTR_NDT          DMA_CNDTR_NDT_Msk                               /*!< Number of data to Transfer          */
6912  
6913  /******************  Bit definition for DMA_CPAR register  ********************/
6914  #define DMA_CPAR_PA_Pos        (0U)
6915  #define DMA_CPAR_PA_Msk        (0xFFFFFFFFUL << DMA_CPAR_PA_Pos)               /*!< 0xFFFFFFFF */
6916  #define DMA_CPAR_PA            DMA_CPAR_PA_Msk                                 /*!< Peripheral Address                  */
6917  
6918  /******************  Bit definition for DMA_CMAR register  ********************/
6919  #define DMA_CMAR_MA_Pos        (0U)
6920  #define DMA_CMAR_MA_Msk        (0xFFFFFFFFUL << DMA_CMAR_MA_Pos)               /*!< 0xFFFFFFFF */
6921  #define DMA_CMAR_MA            DMA_CMAR_MA_Msk                                 /*!< Memory Address                      */
6922  
6923  
6924  /*******************  Bit definition for DMA_CSELR register  *******************/
6925  #define DMA_CSELR_C1S_Pos      (0U)
6926  #define DMA_CSELR_C1S_Msk      (0xFUL << DMA_CSELR_C1S_Pos)                    /*!< 0x0000000F */
6927  #define DMA_CSELR_C1S          DMA_CSELR_C1S_Msk                               /*!< Channel 1 Selection */
6928  #define DMA_CSELR_C2S_Pos      (4U)
6929  #define DMA_CSELR_C2S_Msk      (0xFUL << DMA_CSELR_C2S_Pos)                    /*!< 0x000000F0 */
6930  #define DMA_CSELR_C2S          DMA_CSELR_C2S_Msk                               /*!< Channel 2 Selection */
6931  #define DMA_CSELR_C3S_Pos      (8U)
6932  #define DMA_CSELR_C3S_Msk      (0xFUL << DMA_CSELR_C3S_Pos)                    /*!< 0x00000F00 */
6933  #define DMA_CSELR_C3S          DMA_CSELR_C3S_Msk                               /*!< Channel 3 Selection */
6934  #define DMA_CSELR_C4S_Pos      (12U)
6935  #define DMA_CSELR_C4S_Msk      (0xFUL << DMA_CSELR_C4S_Pos)                    /*!< 0x0000F000 */
6936  #define DMA_CSELR_C4S          DMA_CSELR_C4S_Msk                               /*!< Channel 4 Selection */
6937  #define DMA_CSELR_C5S_Pos      (16U)
6938  #define DMA_CSELR_C5S_Msk      (0xFUL << DMA_CSELR_C5S_Pos)                    /*!< 0x000F0000 */
6939  #define DMA_CSELR_C5S          DMA_CSELR_C5S_Msk                               /*!< Channel 5 Selection */
6940  #define DMA_CSELR_C6S_Pos      (20U)
6941  #define DMA_CSELR_C6S_Msk      (0xFUL << DMA_CSELR_C6S_Pos)                    /*!< 0x00F00000 */
6942  #define DMA_CSELR_C6S          DMA_CSELR_C6S_Msk                               /*!< Channel 6 Selection */
6943  #define DMA_CSELR_C7S_Pos      (24U)
6944  #define DMA_CSELR_C7S_Msk      (0xFUL << DMA_CSELR_C7S_Pos)                    /*!< 0x0F000000 */
6945  #define DMA_CSELR_C7S          DMA_CSELR_C7S_Msk                               /*!< Channel 7 Selection */
6946  
6947  /******************************************************************************/
6948  /*                                                                            */
6949  /*                    External Interrupt/Event Controller                     */
6950  /*                                                                            */
6951  /******************************************************************************/
6952  /*******************  Bit definition for EXTI_IMR1 register  ******************/
6953  #define EXTI_IMR1_IM0_Pos        (0U)
6954  #define EXTI_IMR1_IM0_Msk        (0x1UL << EXTI_IMR1_IM0_Pos)                  /*!< 0x00000001 */
6955  #define EXTI_IMR1_IM0            EXTI_IMR1_IM0_Msk                             /*!< Interrupt Mask on line 0 */
6956  #define EXTI_IMR1_IM1_Pos        (1U)
6957  #define EXTI_IMR1_IM1_Msk        (0x1UL << EXTI_IMR1_IM1_Pos)                  /*!< 0x00000002 */
6958  #define EXTI_IMR1_IM1            EXTI_IMR1_IM1_Msk                             /*!< Interrupt Mask on line 1 */
6959  #define EXTI_IMR1_IM2_Pos        (2U)
6960  #define EXTI_IMR1_IM2_Msk        (0x1UL << EXTI_IMR1_IM2_Pos)                  /*!< 0x00000004 */
6961  #define EXTI_IMR1_IM2            EXTI_IMR1_IM2_Msk                             /*!< Interrupt Mask on line 2 */
6962  #define EXTI_IMR1_IM3_Pos        (3U)
6963  #define EXTI_IMR1_IM3_Msk        (0x1UL << EXTI_IMR1_IM3_Pos)                  /*!< 0x00000008 */
6964  #define EXTI_IMR1_IM3            EXTI_IMR1_IM3_Msk                             /*!< Interrupt Mask on line 3 */
6965  #define EXTI_IMR1_IM4_Pos        (4U)
6966  #define EXTI_IMR1_IM4_Msk        (0x1UL << EXTI_IMR1_IM4_Pos)                  /*!< 0x00000010 */
6967  #define EXTI_IMR1_IM4            EXTI_IMR1_IM4_Msk                             /*!< Interrupt Mask on line 4 */
6968  #define EXTI_IMR1_IM5_Pos        (5U)
6969  #define EXTI_IMR1_IM5_Msk        (0x1UL << EXTI_IMR1_IM5_Pos)                  /*!< 0x00000020 */
6970  #define EXTI_IMR1_IM5            EXTI_IMR1_IM5_Msk                             /*!< Interrupt Mask on line 5 */
6971  #define EXTI_IMR1_IM6_Pos        (6U)
6972  #define EXTI_IMR1_IM6_Msk        (0x1UL << EXTI_IMR1_IM6_Pos)                  /*!< 0x00000040 */
6973  #define EXTI_IMR1_IM6            EXTI_IMR1_IM6_Msk                             /*!< Interrupt Mask on line 6 */
6974  #define EXTI_IMR1_IM7_Pos        (7U)
6975  #define EXTI_IMR1_IM7_Msk        (0x1UL << EXTI_IMR1_IM7_Pos)                  /*!< 0x00000080 */
6976  #define EXTI_IMR1_IM7            EXTI_IMR1_IM7_Msk                             /*!< Interrupt Mask on line 7 */
6977  #define EXTI_IMR1_IM8_Pos        (8U)
6978  #define EXTI_IMR1_IM8_Msk        (0x1UL << EXTI_IMR1_IM8_Pos)                  /*!< 0x00000100 */
6979  #define EXTI_IMR1_IM8            EXTI_IMR1_IM8_Msk                             /*!< Interrupt Mask on line 8 */
6980  #define EXTI_IMR1_IM9_Pos        (9U)
6981  #define EXTI_IMR1_IM9_Msk        (0x1UL << EXTI_IMR1_IM9_Pos)                  /*!< 0x00000200 */
6982  #define EXTI_IMR1_IM9            EXTI_IMR1_IM9_Msk                             /*!< Interrupt Mask on line 9 */
6983  #define EXTI_IMR1_IM10_Pos       (10U)
6984  #define EXTI_IMR1_IM10_Msk       (0x1UL << EXTI_IMR1_IM10_Pos)                 /*!< 0x00000400 */
6985  #define EXTI_IMR1_IM10           EXTI_IMR1_IM10_Msk                            /*!< Interrupt Mask on line 10 */
6986  #define EXTI_IMR1_IM11_Pos       (11U)
6987  #define EXTI_IMR1_IM11_Msk       (0x1UL << EXTI_IMR1_IM11_Pos)                 /*!< 0x00000800 */
6988  #define EXTI_IMR1_IM11           EXTI_IMR1_IM11_Msk                            /*!< Interrupt Mask on line 11 */
6989  #define EXTI_IMR1_IM12_Pos       (12U)
6990  #define EXTI_IMR1_IM12_Msk       (0x1UL << EXTI_IMR1_IM12_Pos)                 /*!< 0x00001000 */
6991  #define EXTI_IMR1_IM12           EXTI_IMR1_IM12_Msk                            /*!< Interrupt Mask on line 12 */
6992  #define EXTI_IMR1_IM13_Pos       (13U)
6993  #define EXTI_IMR1_IM13_Msk       (0x1UL << EXTI_IMR1_IM13_Pos)                 /*!< 0x00002000 */
6994  #define EXTI_IMR1_IM13           EXTI_IMR1_IM13_Msk                            /*!< Interrupt Mask on line 13 */
6995  #define EXTI_IMR1_IM14_Pos       (14U)
6996  #define EXTI_IMR1_IM14_Msk       (0x1UL << EXTI_IMR1_IM14_Pos)                 /*!< 0x00004000 */
6997  #define EXTI_IMR1_IM14           EXTI_IMR1_IM14_Msk                            /*!< Interrupt Mask on line 14 */
6998  #define EXTI_IMR1_IM15_Pos       (15U)
6999  #define EXTI_IMR1_IM15_Msk       (0x1UL << EXTI_IMR1_IM15_Pos)                 /*!< 0x00008000 */
7000  #define EXTI_IMR1_IM15           EXTI_IMR1_IM15_Msk                            /*!< Interrupt Mask on line 15 */
7001  #define EXTI_IMR1_IM16_Pos       (16U)
7002  #define EXTI_IMR1_IM16_Msk       (0x1UL << EXTI_IMR1_IM16_Pos)                 /*!< 0x00010000 */
7003  #define EXTI_IMR1_IM16           EXTI_IMR1_IM16_Msk                            /*!< Interrupt Mask on line 16 */
7004  #define EXTI_IMR1_IM17_Pos       (17U)
7005  #define EXTI_IMR1_IM17_Msk       (0x1UL << EXTI_IMR1_IM17_Pos)                 /*!< 0x00020000 */
7006  #define EXTI_IMR1_IM17           EXTI_IMR1_IM17_Msk                            /*!< Interrupt Mask on line 17 */
7007  #define EXTI_IMR1_IM18_Pos       (18U)
7008  #define EXTI_IMR1_IM18_Msk       (0x1UL << EXTI_IMR1_IM18_Pos)                 /*!< 0x00040000 */
7009  #define EXTI_IMR1_IM18           EXTI_IMR1_IM18_Msk                            /*!< Interrupt Mask on line 18 */
7010  #define EXTI_IMR1_IM19_Pos       (19U)
7011  #define EXTI_IMR1_IM19_Msk       (0x1UL << EXTI_IMR1_IM19_Pos)                 /*!< 0x00080000 */
7012  #define EXTI_IMR1_IM19           EXTI_IMR1_IM19_Msk                            /*!< Interrupt Mask on line 19 */
7013  #define EXTI_IMR1_IM20_Pos       (20U)
7014  #define EXTI_IMR1_IM20_Msk       (0x1UL << EXTI_IMR1_IM20_Pos)                 /*!< 0x00100000 */
7015  #define EXTI_IMR1_IM20           EXTI_IMR1_IM20_Msk                            /*!< Interrupt Mask on line 20 */
7016  #define EXTI_IMR1_IM21_Pos       (21U)
7017  #define EXTI_IMR1_IM21_Msk       (0x1UL << EXTI_IMR1_IM21_Pos)                 /*!< 0x00200000 */
7018  #define EXTI_IMR1_IM21           EXTI_IMR1_IM21_Msk                            /*!< Interrupt Mask on line 21 */
7019  #define EXTI_IMR1_IM22_Pos       (22U)
7020  #define EXTI_IMR1_IM22_Msk       (0x1UL << EXTI_IMR1_IM22_Pos)                 /*!< 0x00400000 */
7021  #define EXTI_IMR1_IM22           EXTI_IMR1_IM22_Msk                            /*!< Interrupt Mask on line 22 */
7022  #define EXTI_IMR1_IM23_Pos       (23U)
7023  #define EXTI_IMR1_IM23_Msk       (0x1UL << EXTI_IMR1_IM23_Pos)                 /*!< 0x00800000 */
7024  #define EXTI_IMR1_IM23           EXTI_IMR1_IM23_Msk                            /*!< Interrupt Mask on line 23 */
7025  #define EXTI_IMR1_IM24_Pos       (24U)
7026  #define EXTI_IMR1_IM24_Msk       (0x1UL << EXTI_IMR1_IM24_Pos)                 /*!< 0x01000000 */
7027  #define EXTI_IMR1_IM24           EXTI_IMR1_IM24_Msk                            /*!< Interrupt Mask on line 24 */
7028  #define EXTI_IMR1_IM25_Pos       (25U)
7029  #define EXTI_IMR1_IM25_Msk       (0x1UL << EXTI_IMR1_IM25_Pos)                 /*!< 0x02000000 */
7030  #define EXTI_IMR1_IM25           EXTI_IMR1_IM25_Msk                            /*!< Interrupt Mask on line 25 */
7031  #define EXTI_IMR1_IM26_Pos       (26U)
7032  #define EXTI_IMR1_IM26_Msk       (0x1UL << EXTI_IMR1_IM26_Pos)                 /*!< 0x04000000 */
7033  #define EXTI_IMR1_IM26           EXTI_IMR1_IM26_Msk                            /*!< Interrupt Mask on line 26 */
7034  #define EXTI_IMR1_IM27_Pos       (27U)
7035  #define EXTI_IMR1_IM27_Msk       (0x1UL << EXTI_IMR1_IM27_Pos)                 /*!< 0x08000000 */
7036  #define EXTI_IMR1_IM27           EXTI_IMR1_IM27_Msk                            /*!< Interrupt Mask on line 27 */
7037  #define EXTI_IMR1_IM28_Pos       (28U)
7038  #define EXTI_IMR1_IM28_Msk       (0x1UL << EXTI_IMR1_IM28_Pos)                 /*!< 0x10000000 */
7039  #define EXTI_IMR1_IM28           EXTI_IMR1_IM28_Msk                            /*!< Interrupt Mask on line 28 */
7040  #define EXTI_IMR1_IM29_Pos       (29U)
7041  #define EXTI_IMR1_IM29_Msk       (0x1UL << EXTI_IMR1_IM29_Pos)                 /*!< 0x20000000 */
7042  #define EXTI_IMR1_IM29           EXTI_IMR1_IM29_Msk                            /*!< Interrupt Mask on line 29 */
7043  #define EXTI_IMR1_IM30_Pos       (30U)
7044  #define EXTI_IMR1_IM30_Msk       (0x1UL << EXTI_IMR1_IM30_Pos)                 /*!< 0x40000000 */
7045  #define EXTI_IMR1_IM30           EXTI_IMR1_IM30_Msk                            /*!< Interrupt Mask on line 30 */
7046  #define EXTI_IMR1_IM31_Pos       (31U)
7047  #define EXTI_IMR1_IM31_Msk       (0x1UL << EXTI_IMR1_IM31_Pos)                 /*!< 0x80000000 */
7048  #define EXTI_IMR1_IM31           EXTI_IMR1_IM31_Msk                            /*!< Interrupt Mask on line 31 */
7049  #define EXTI_IMR1_IM_Pos         (0U)
7050  #define EXTI_IMR1_IM_Msk         (0xFFFFFFFFUL << EXTI_IMR1_IM_Pos)            /*!< 0xFFFFFFFF */
7051  #define EXTI_IMR1_IM             EXTI_IMR1_IM_Msk                              /*!< Interrupt Mask All */
7052  
7053  /*******************  Bit definition for EXTI_EMR1 register  ******************/
7054  #define EXTI_EMR1_EM0_Pos        (0U)
7055  #define EXTI_EMR1_EM0_Msk        (0x1UL << EXTI_EMR1_EM0_Pos)                  /*!< 0x00000001 */
7056  #define EXTI_EMR1_EM0            EXTI_EMR1_EM0_Msk                             /*!< Event Mask on line 0 */
7057  #define EXTI_EMR1_EM1_Pos        (1U)
7058  #define EXTI_EMR1_EM1_Msk        (0x1UL << EXTI_EMR1_EM1_Pos)                  /*!< 0x00000002 */
7059  #define EXTI_EMR1_EM1            EXTI_EMR1_EM1_Msk                             /*!< Event Mask on line 1 */
7060  #define EXTI_EMR1_EM2_Pos        (2U)
7061  #define EXTI_EMR1_EM2_Msk        (0x1UL << EXTI_EMR1_EM2_Pos)                  /*!< 0x00000004 */
7062  #define EXTI_EMR1_EM2            EXTI_EMR1_EM2_Msk                             /*!< Event Mask on line 2 */
7063  #define EXTI_EMR1_EM3_Pos        (3U)
7064  #define EXTI_EMR1_EM3_Msk        (0x1UL << EXTI_EMR1_EM3_Pos)                  /*!< 0x00000008 */
7065  #define EXTI_EMR1_EM3            EXTI_EMR1_EM3_Msk                             /*!< Event Mask on line 3 */
7066  #define EXTI_EMR1_EM4_Pos        (4U)
7067  #define EXTI_EMR1_EM4_Msk        (0x1UL << EXTI_EMR1_EM4_Pos)                  /*!< 0x00000010 */
7068  #define EXTI_EMR1_EM4            EXTI_EMR1_EM4_Msk                             /*!< Event Mask on line 4 */
7069  #define EXTI_EMR1_EM5_Pos        (5U)
7070  #define EXTI_EMR1_EM5_Msk        (0x1UL << EXTI_EMR1_EM5_Pos)                  /*!< 0x00000020 */
7071  #define EXTI_EMR1_EM5            EXTI_EMR1_EM5_Msk                             /*!< Event Mask on line 5 */
7072  #define EXTI_EMR1_EM6_Pos        (6U)
7073  #define EXTI_EMR1_EM6_Msk        (0x1UL << EXTI_EMR1_EM6_Pos)                  /*!< 0x00000040 */
7074  #define EXTI_EMR1_EM6            EXTI_EMR1_EM6_Msk                             /*!< Event Mask on line 6 */
7075  #define EXTI_EMR1_EM7_Pos        (7U)
7076  #define EXTI_EMR1_EM7_Msk        (0x1UL << EXTI_EMR1_EM7_Pos)                  /*!< 0x00000080 */
7077  #define EXTI_EMR1_EM7            EXTI_EMR1_EM7_Msk                             /*!< Event Mask on line 7 */
7078  #define EXTI_EMR1_EM8_Pos        (8U)
7079  #define EXTI_EMR1_EM8_Msk        (0x1UL << EXTI_EMR1_EM8_Pos)                  /*!< 0x00000100 */
7080  #define EXTI_EMR1_EM8            EXTI_EMR1_EM8_Msk                             /*!< Event Mask on line 8 */
7081  #define EXTI_EMR1_EM9_Pos        (9U)
7082  #define EXTI_EMR1_EM9_Msk        (0x1UL << EXTI_EMR1_EM9_Pos)                  /*!< 0x00000200 */
7083  #define EXTI_EMR1_EM9            EXTI_EMR1_EM9_Msk                             /*!< Event Mask on line 9 */
7084  #define EXTI_EMR1_EM10_Pos       (10U)
7085  #define EXTI_EMR1_EM10_Msk       (0x1UL << EXTI_EMR1_EM10_Pos)                 /*!< 0x00000400 */
7086  #define EXTI_EMR1_EM10           EXTI_EMR1_EM10_Msk                            /*!< Event Mask on line 10 */
7087  #define EXTI_EMR1_EM11_Pos       (11U)
7088  #define EXTI_EMR1_EM11_Msk       (0x1UL << EXTI_EMR1_EM11_Pos)                 /*!< 0x00000800 */
7089  #define EXTI_EMR1_EM11           EXTI_EMR1_EM11_Msk                            /*!< Event Mask on line 11 */
7090  #define EXTI_EMR1_EM12_Pos       (12U)
7091  #define EXTI_EMR1_EM12_Msk       (0x1UL << EXTI_EMR1_EM12_Pos)                 /*!< 0x00001000 */
7092  #define EXTI_EMR1_EM12           EXTI_EMR1_EM12_Msk                            /*!< Event Mask on line 12 */
7093  #define EXTI_EMR1_EM13_Pos       (13U)
7094  #define EXTI_EMR1_EM13_Msk       (0x1UL << EXTI_EMR1_EM13_Pos)                 /*!< 0x00002000 */
7095  #define EXTI_EMR1_EM13           EXTI_EMR1_EM13_Msk                            /*!< Event Mask on line 13 */
7096  #define EXTI_EMR1_EM14_Pos       (14U)
7097  #define EXTI_EMR1_EM14_Msk       (0x1UL << EXTI_EMR1_EM14_Pos)                 /*!< 0x00004000 */
7098  #define EXTI_EMR1_EM14           EXTI_EMR1_EM14_Msk                            /*!< Event Mask on line 14 */
7099  #define EXTI_EMR1_EM15_Pos       (15U)
7100  #define EXTI_EMR1_EM15_Msk       (0x1UL << EXTI_EMR1_EM15_Pos)                 /*!< 0x00008000 */
7101  #define EXTI_EMR1_EM15           EXTI_EMR1_EM15_Msk                            /*!< Event Mask on line 15 */
7102  #define EXTI_EMR1_EM16_Pos       (16U)
7103  #define EXTI_EMR1_EM16_Msk       (0x1UL << EXTI_EMR1_EM16_Pos)                 /*!< 0x00010000 */
7104  #define EXTI_EMR1_EM16           EXTI_EMR1_EM16_Msk                            /*!< Event Mask on line 16 */
7105  #define EXTI_EMR1_EM17_Pos       (17U)
7106  #define EXTI_EMR1_EM17_Msk       (0x1UL << EXTI_EMR1_EM17_Pos)                 /*!< 0x00020000 */
7107  #define EXTI_EMR1_EM17           EXTI_EMR1_EM17_Msk                            /*!< Event Mask on line 17 */
7108  #define EXTI_EMR1_EM18_Pos       (18U)
7109  #define EXTI_EMR1_EM18_Msk       (0x1UL << EXTI_EMR1_EM18_Pos)                 /*!< 0x00040000 */
7110  #define EXTI_EMR1_EM18           EXTI_EMR1_EM18_Msk                            /*!< Event Mask on line 18 */
7111  #define EXTI_EMR1_EM19_Pos       (19U)
7112  #define EXTI_EMR1_EM19_Msk       (0x1UL << EXTI_EMR1_EM19_Pos)                 /*!< 0x00080000 */
7113  #define EXTI_EMR1_EM19           EXTI_EMR1_EM19_Msk                            /*!< Event Mask on line 19 */
7114  #define EXTI_EMR1_EM20_Pos       (20U)
7115  #define EXTI_EMR1_EM20_Msk       (0x1UL << EXTI_EMR1_EM20_Pos)                 /*!< 0x00100000 */
7116  #define EXTI_EMR1_EM20           EXTI_EMR1_EM20_Msk                            /*!< Event Mask on line 20 */
7117  #define EXTI_EMR1_EM21_Pos       (21U)
7118  #define EXTI_EMR1_EM21_Msk       (0x1UL << EXTI_EMR1_EM21_Pos)                 /*!< 0x00200000 */
7119  #define EXTI_EMR1_EM21           EXTI_EMR1_EM21_Msk                            /*!< Event Mask on line 21 */
7120  #define EXTI_EMR1_EM22_Pos       (22U)
7121  #define EXTI_EMR1_EM22_Msk       (0x1UL << EXTI_EMR1_EM22_Pos)                 /*!< 0x00400000 */
7122  #define EXTI_EMR1_EM22           EXTI_EMR1_EM22_Msk                            /*!< Event Mask on line 22 */
7123  #define EXTI_EMR1_EM23_Pos       (23U)
7124  #define EXTI_EMR1_EM23_Msk       (0x1UL << EXTI_EMR1_EM23_Pos)                 /*!< 0x00800000 */
7125  #define EXTI_EMR1_EM23           EXTI_EMR1_EM23_Msk                            /*!< Event Mask on line 23 */
7126  #define EXTI_EMR1_EM24_Pos       (24U)
7127  #define EXTI_EMR1_EM24_Msk       (0x1UL << EXTI_EMR1_EM24_Pos)                 /*!< 0x01000000 */
7128  #define EXTI_EMR1_EM24           EXTI_EMR1_EM24_Msk                            /*!< Event Mask on line 24 */
7129  #define EXTI_EMR1_EM25_Pos       (25U)
7130  #define EXTI_EMR1_EM25_Msk       (0x1UL << EXTI_EMR1_EM25_Pos)                 /*!< 0x02000000 */
7131  #define EXTI_EMR1_EM25           EXTI_EMR1_EM25_Msk                            /*!< Event Mask on line 25 */
7132  #define EXTI_EMR1_EM26_Pos       (26U)
7133  #define EXTI_EMR1_EM26_Msk       (0x1UL << EXTI_EMR1_EM26_Pos)                 /*!< 0x04000000 */
7134  #define EXTI_EMR1_EM26           EXTI_EMR1_EM26_Msk                            /*!< Event Mask on line 26 */
7135  #define EXTI_EMR1_EM27_Pos       (27U)
7136  #define EXTI_EMR1_EM27_Msk       (0x1UL << EXTI_EMR1_EM27_Pos)                 /*!< 0x08000000 */
7137  #define EXTI_EMR1_EM27           EXTI_EMR1_EM27_Msk                            /*!< Event Mask on line 27 */
7138  #define EXTI_EMR1_EM28_Pos       (28U)
7139  #define EXTI_EMR1_EM28_Msk       (0x1UL << EXTI_EMR1_EM28_Pos)                 /*!< 0x10000000 */
7140  #define EXTI_EMR1_EM28           EXTI_EMR1_EM28_Msk                            /*!< Event Mask on line 28 */
7141  #define EXTI_EMR1_EM29_Pos       (29U)
7142  #define EXTI_EMR1_EM29_Msk       (0x1UL << EXTI_EMR1_EM29_Pos)                 /*!< 0x20000000 */
7143  #define EXTI_EMR1_EM29           EXTI_EMR1_EM29_Msk                            /*!< Event Mask on line 29 */
7144  #define EXTI_EMR1_EM30_Pos       (30U)
7145  #define EXTI_EMR1_EM30_Msk       (0x1UL << EXTI_EMR1_EM30_Pos)                 /*!< 0x40000000 */
7146  #define EXTI_EMR1_EM30           EXTI_EMR1_EM30_Msk                            /*!< Event Mask on line 30 */
7147  #define EXTI_EMR1_EM31_Pos       (31U)
7148  #define EXTI_EMR1_EM31_Msk       (0x1UL << EXTI_EMR1_EM31_Pos)                 /*!< 0x80000000 */
7149  #define EXTI_EMR1_EM31           EXTI_EMR1_EM31_Msk                            /*!< Event Mask on line 31 */
7150  
7151  /******************  Bit definition for EXTI_RTSR1 register  ******************/
7152  #define EXTI_RTSR1_RT0_Pos       (0U)
7153  #define EXTI_RTSR1_RT0_Msk       (0x1UL << EXTI_RTSR1_RT0_Pos)                 /*!< 0x00000001 */
7154  #define EXTI_RTSR1_RT0           EXTI_RTSR1_RT0_Msk                            /*!< Rising trigger event configuration bit of line 0 */
7155  #define EXTI_RTSR1_RT1_Pos       (1U)
7156  #define EXTI_RTSR1_RT1_Msk       (0x1UL << EXTI_RTSR1_RT1_Pos)                 /*!< 0x00000002 */
7157  #define EXTI_RTSR1_RT1           EXTI_RTSR1_RT1_Msk                            /*!< Rising trigger event configuration bit of line 1 */
7158  #define EXTI_RTSR1_RT2_Pos       (2U)
7159  #define EXTI_RTSR1_RT2_Msk       (0x1UL << EXTI_RTSR1_RT2_Pos)                 /*!< 0x00000004 */
7160  #define EXTI_RTSR1_RT2           EXTI_RTSR1_RT2_Msk                            /*!< Rising trigger event configuration bit of line 2 */
7161  #define EXTI_RTSR1_RT3_Pos       (3U)
7162  #define EXTI_RTSR1_RT3_Msk       (0x1UL << EXTI_RTSR1_RT3_Pos)                 /*!< 0x00000008 */
7163  #define EXTI_RTSR1_RT3           EXTI_RTSR1_RT3_Msk                            /*!< Rising trigger event configuration bit of line 3 */
7164  #define EXTI_RTSR1_RT4_Pos       (4U)
7165  #define EXTI_RTSR1_RT4_Msk       (0x1UL << EXTI_RTSR1_RT4_Pos)                 /*!< 0x00000010 */
7166  #define EXTI_RTSR1_RT4           EXTI_RTSR1_RT4_Msk                            /*!< Rising trigger event configuration bit of line 4 */
7167  #define EXTI_RTSR1_RT5_Pos       (5U)
7168  #define EXTI_RTSR1_RT5_Msk       (0x1UL << EXTI_RTSR1_RT5_Pos)                 /*!< 0x00000020 */
7169  #define EXTI_RTSR1_RT5           EXTI_RTSR1_RT5_Msk                            /*!< Rising trigger event configuration bit of line 5 */
7170  #define EXTI_RTSR1_RT6_Pos       (6U)
7171  #define EXTI_RTSR1_RT6_Msk       (0x1UL << EXTI_RTSR1_RT6_Pos)                 /*!< 0x00000040 */
7172  #define EXTI_RTSR1_RT6           EXTI_RTSR1_RT6_Msk                            /*!< Rising trigger event configuration bit of line 6 */
7173  #define EXTI_RTSR1_RT7_Pos       (7U)
7174  #define EXTI_RTSR1_RT7_Msk       (0x1UL << EXTI_RTSR1_RT7_Pos)                 /*!< 0x00000080 */
7175  #define EXTI_RTSR1_RT7           EXTI_RTSR1_RT7_Msk                            /*!< Rising trigger event configuration bit of line 7 */
7176  #define EXTI_RTSR1_RT8_Pos       (8U)
7177  #define EXTI_RTSR1_RT8_Msk       (0x1UL << EXTI_RTSR1_RT8_Pos)                 /*!< 0x00000100 */
7178  #define EXTI_RTSR1_RT8           EXTI_RTSR1_RT8_Msk                            /*!< Rising trigger event configuration bit of line 8 */
7179  #define EXTI_RTSR1_RT9_Pos       (9U)
7180  #define EXTI_RTSR1_RT9_Msk       (0x1UL << EXTI_RTSR1_RT9_Pos)                 /*!< 0x00000200 */
7181  #define EXTI_RTSR1_RT9           EXTI_RTSR1_RT9_Msk                            /*!< Rising trigger event configuration bit of line 9 */
7182  #define EXTI_RTSR1_RT10_Pos      (10U)
7183  #define EXTI_RTSR1_RT10_Msk      (0x1UL << EXTI_RTSR1_RT10_Pos)                /*!< 0x00000400 */
7184  #define EXTI_RTSR1_RT10          EXTI_RTSR1_RT10_Msk                           /*!< Rising trigger event configuration bit of line 10 */
7185  #define EXTI_RTSR1_RT11_Pos      (11U)
7186  #define EXTI_RTSR1_RT11_Msk      (0x1UL << EXTI_RTSR1_RT11_Pos)                /*!< 0x00000800 */
7187  #define EXTI_RTSR1_RT11          EXTI_RTSR1_RT11_Msk                           /*!< Rising trigger event configuration bit of line 11 */
7188  #define EXTI_RTSR1_RT12_Pos      (12U)
7189  #define EXTI_RTSR1_RT12_Msk      (0x1UL << EXTI_RTSR1_RT12_Pos)                /*!< 0x00001000 */
7190  #define EXTI_RTSR1_RT12          EXTI_RTSR1_RT12_Msk                           /*!< Rising trigger event configuration bit of line 12 */
7191  #define EXTI_RTSR1_RT13_Pos      (13U)
7192  #define EXTI_RTSR1_RT13_Msk      (0x1UL << EXTI_RTSR1_RT13_Pos)                /*!< 0x00002000 */
7193  #define EXTI_RTSR1_RT13          EXTI_RTSR1_RT13_Msk                           /*!< Rising trigger event configuration bit of line 13 */
7194  #define EXTI_RTSR1_RT14_Pos      (14U)
7195  #define EXTI_RTSR1_RT14_Msk      (0x1UL << EXTI_RTSR1_RT14_Pos)                /*!< 0x00004000 */
7196  #define EXTI_RTSR1_RT14          EXTI_RTSR1_RT14_Msk                           /*!< Rising trigger event configuration bit of line 14 */
7197  #define EXTI_RTSR1_RT15_Pos      (15U)
7198  #define EXTI_RTSR1_RT15_Msk      (0x1UL << EXTI_RTSR1_RT15_Pos)                /*!< 0x00008000 */
7199  #define EXTI_RTSR1_RT15          EXTI_RTSR1_RT15_Msk                           /*!< Rising trigger event configuration bit of line 15 */
7200  #define EXTI_RTSR1_RT16_Pos      (16U)
7201  #define EXTI_RTSR1_RT16_Msk      (0x1UL << EXTI_RTSR1_RT16_Pos)                /*!< 0x00010000 */
7202  #define EXTI_RTSR1_RT16          EXTI_RTSR1_RT16_Msk                           /*!< Rising trigger event configuration bit of line 16 */
7203  #define EXTI_RTSR1_RT18_Pos      (18U)
7204  #define EXTI_RTSR1_RT18_Msk      (0x1UL << EXTI_RTSR1_RT18_Pos)                /*!< 0x00040000 */
7205  #define EXTI_RTSR1_RT18          EXTI_RTSR1_RT18_Msk                           /*!< Rising trigger event configuration bit of line 18 */
7206  #define EXTI_RTSR1_RT19_Pos      (19U)
7207  #define EXTI_RTSR1_RT19_Msk      (0x1UL << EXTI_RTSR1_RT19_Pos)                /*!< 0x00080000 */
7208  #define EXTI_RTSR1_RT19          EXTI_RTSR1_RT19_Msk                           /*!< Rising trigger event configuration bit of line 19 */
7209  #define EXTI_RTSR1_RT20_Pos      (20U)
7210  #define EXTI_RTSR1_RT20_Msk      (0x1UL << EXTI_RTSR1_RT20_Pos)                /*!< 0x00100000 */
7211  #define EXTI_RTSR1_RT20          EXTI_RTSR1_RT20_Msk                           /*!< Rising trigger event configuration bit of line 20 */
7212  #define EXTI_RTSR1_RT21_Pos      (21U)
7213  #define EXTI_RTSR1_RT21_Msk      (0x1UL << EXTI_RTSR1_RT21_Pos)                /*!< 0x00200000 */
7214  #define EXTI_RTSR1_RT21          EXTI_RTSR1_RT21_Msk                           /*!< Rising trigger event configuration bit of line 21 */
7215  #define EXTI_RTSR1_RT22_Pos      (22U)
7216  #define EXTI_RTSR1_RT22_Msk      (0x1UL << EXTI_RTSR1_RT22_Pos)                /*!< 0x00400000 */
7217  #define EXTI_RTSR1_RT22          EXTI_RTSR1_RT22_Msk                           /*!< Rising trigger event configuration bit of line 22 */
7218  
7219  /******************  Bit definition for EXTI_FTSR1 register  ******************/
7220  #define EXTI_FTSR1_FT0_Pos       (0U)
7221  #define EXTI_FTSR1_FT0_Msk       (0x1UL << EXTI_FTSR1_FT0_Pos)                 /*!< 0x00000001 */
7222  #define EXTI_FTSR1_FT0           EXTI_FTSR1_FT0_Msk                            /*!< Falling trigger event configuration bit of line 0 */
7223  #define EXTI_FTSR1_FT1_Pos       (1U)
7224  #define EXTI_FTSR1_FT1_Msk       (0x1UL << EXTI_FTSR1_FT1_Pos)                 /*!< 0x00000002 */
7225  #define EXTI_FTSR1_FT1           EXTI_FTSR1_FT1_Msk                            /*!< Falling trigger event configuration bit of line 1 */
7226  #define EXTI_FTSR1_FT2_Pos       (2U)
7227  #define EXTI_FTSR1_FT2_Msk       (0x1UL << EXTI_FTSR1_FT2_Pos)                 /*!< 0x00000004 */
7228  #define EXTI_FTSR1_FT2           EXTI_FTSR1_FT2_Msk                            /*!< Falling trigger event configuration bit of line 2 */
7229  #define EXTI_FTSR1_FT3_Pos       (3U)
7230  #define EXTI_FTSR1_FT3_Msk       (0x1UL << EXTI_FTSR1_FT3_Pos)                 /*!< 0x00000008 */
7231  #define EXTI_FTSR1_FT3           EXTI_FTSR1_FT3_Msk                            /*!< Falling trigger event configuration bit of line 3 */
7232  #define EXTI_FTSR1_FT4_Pos       (4U)
7233  #define EXTI_FTSR1_FT4_Msk       (0x1UL << EXTI_FTSR1_FT4_Pos)                 /*!< 0x00000010 */
7234  #define EXTI_FTSR1_FT4           EXTI_FTSR1_FT4_Msk                            /*!< Falling trigger event configuration bit of line 4 */
7235  #define EXTI_FTSR1_FT5_Pos       (5U)
7236  #define EXTI_FTSR1_FT5_Msk       (0x1UL << EXTI_FTSR1_FT5_Pos)                 /*!< 0x00000020 */
7237  #define EXTI_FTSR1_FT5           EXTI_FTSR1_FT5_Msk                            /*!< Falling trigger event configuration bit of line 5 */
7238  #define EXTI_FTSR1_FT6_Pos       (6U)
7239  #define EXTI_FTSR1_FT6_Msk       (0x1UL << EXTI_FTSR1_FT6_Pos)                 /*!< 0x00000040 */
7240  #define EXTI_FTSR1_FT6           EXTI_FTSR1_FT6_Msk                            /*!< Falling trigger event configuration bit of line 6 */
7241  #define EXTI_FTSR1_FT7_Pos       (7U)
7242  #define EXTI_FTSR1_FT7_Msk       (0x1UL << EXTI_FTSR1_FT7_Pos)                 /*!< 0x00000080 */
7243  #define EXTI_FTSR1_FT7           EXTI_FTSR1_FT7_Msk                            /*!< Falling trigger event configuration bit of line 7 */
7244  #define EXTI_FTSR1_FT8_Pos       (8U)
7245  #define EXTI_FTSR1_FT8_Msk       (0x1UL << EXTI_FTSR1_FT8_Pos)                 /*!< 0x00000100 */
7246  #define EXTI_FTSR1_FT8           EXTI_FTSR1_FT8_Msk                            /*!< Falling trigger event configuration bit of line 8 */
7247  #define EXTI_FTSR1_FT9_Pos       (9U)
7248  #define EXTI_FTSR1_FT9_Msk       (0x1UL << EXTI_FTSR1_FT9_Pos)                 /*!< 0x00000200 */
7249  #define EXTI_FTSR1_FT9           EXTI_FTSR1_FT9_Msk                            /*!< Falling trigger event configuration bit of line 9 */
7250  #define EXTI_FTSR1_FT10_Pos      (10U)
7251  #define EXTI_FTSR1_FT10_Msk      (0x1UL << EXTI_FTSR1_FT10_Pos)                /*!< 0x00000400 */
7252  #define EXTI_FTSR1_FT10          EXTI_FTSR1_FT10_Msk                           /*!< Falling trigger event configuration bit of line 10 */
7253  #define EXTI_FTSR1_FT11_Pos      (11U)
7254  #define EXTI_FTSR1_FT11_Msk      (0x1UL << EXTI_FTSR1_FT11_Pos)                /*!< 0x00000800 */
7255  #define EXTI_FTSR1_FT11          EXTI_FTSR1_FT11_Msk                           /*!< Falling trigger event configuration bit of line 11 */
7256  #define EXTI_FTSR1_FT12_Pos      (12U)
7257  #define EXTI_FTSR1_FT12_Msk      (0x1UL << EXTI_FTSR1_FT12_Pos)                /*!< 0x00001000 */
7258  #define EXTI_FTSR1_FT12          EXTI_FTSR1_FT12_Msk                           /*!< Falling trigger event configuration bit of line 12 */
7259  #define EXTI_FTSR1_FT13_Pos      (13U)
7260  #define EXTI_FTSR1_FT13_Msk      (0x1UL << EXTI_FTSR1_FT13_Pos)                /*!< 0x00002000 */
7261  #define EXTI_FTSR1_FT13          EXTI_FTSR1_FT13_Msk                           /*!< Falling trigger event configuration bit of line 13 */
7262  #define EXTI_FTSR1_FT14_Pos      (14U)
7263  #define EXTI_FTSR1_FT14_Msk      (0x1UL << EXTI_FTSR1_FT14_Pos)                /*!< 0x00004000 */
7264  #define EXTI_FTSR1_FT14          EXTI_FTSR1_FT14_Msk                           /*!< Falling trigger event configuration bit of line 14 */
7265  #define EXTI_FTSR1_FT15_Pos      (15U)
7266  #define EXTI_FTSR1_FT15_Msk      (0x1UL << EXTI_FTSR1_FT15_Pos)                /*!< 0x00008000 */
7267  #define EXTI_FTSR1_FT15          EXTI_FTSR1_FT15_Msk                           /*!< Falling trigger event configuration bit of line 15 */
7268  #define EXTI_FTSR1_FT16_Pos      (16U)
7269  #define EXTI_FTSR1_FT16_Msk      (0x1UL << EXTI_FTSR1_FT16_Pos)                /*!< 0x00010000 */
7270  #define EXTI_FTSR1_FT16          EXTI_FTSR1_FT16_Msk                           /*!< Falling trigger event configuration bit of line 16 */
7271  #define EXTI_FTSR1_FT18_Pos      (18U)
7272  #define EXTI_FTSR1_FT18_Msk      (0x1UL << EXTI_FTSR1_FT18_Pos)                /*!< 0x00040000 */
7273  #define EXTI_FTSR1_FT18          EXTI_FTSR1_FT18_Msk                           /*!< Falling trigger event configuration bit of line 18 */
7274  #define EXTI_FTSR1_FT19_Pos      (19U)
7275  #define EXTI_FTSR1_FT19_Msk      (0x1UL << EXTI_FTSR1_FT19_Pos)                /*!< 0x00080000 */
7276  #define EXTI_FTSR1_FT19          EXTI_FTSR1_FT19_Msk                           /*!< Falling trigger event configuration bit of line 19 */
7277  #define EXTI_FTSR1_FT20_Pos      (20U)
7278  #define EXTI_FTSR1_FT20_Msk      (0x1UL << EXTI_FTSR1_FT20_Pos)                /*!< 0x00100000 */
7279  #define EXTI_FTSR1_FT20          EXTI_FTSR1_FT20_Msk                           /*!< Falling trigger event configuration bit of line 20 */
7280  #define EXTI_FTSR1_FT21_Pos      (21U)
7281  #define EXTI_FTSR1_FT21_Msk      (0x1UL << EXTI_FTSR1_FT21_Pos)                /*!< 0x00200000 */
7282  #define EXTI_FTSR1_FT21          EXTI_FTSR1_FT21_Msk                           /*!< Falling trigger event configuration bit of line 21 */
7283  #define EXTI_FTSR1_FT22_Pos      (22U)
7284  #define EXTI_FTSR1_FT22_Msk      (0x1UL << EXTI_FTSR1_FT22_Pos)                /*!< 0x00400000 */
7285  #define EXTI_FTSR1_FT22          EXTI_FTSR1_FT22_Msk                           /*!< Falling trigger event configuration bit of line 22 */
7286  
7287  /******************  Bit definition for EXTI_SWIER1 register  *****************/
7288  #define EXTI_SWIER1_SWI0_Pos     (0U)
7289  #define EXTI_SWIER1_SWI0_Msk     (0x1UL << EXTI_SWIER1_SWI0_Pos)               /*!< 0x00000001 */
7290  #define EXTI_SWIER1_SWI0         EXTI_SWIER1_SWI0_Msk                          /*!< Software Interrupt on line 0 */
7291  #define EXTI_SWIER1_SWI1_Pos     (1U)
7292  #define EXTI_SWIER1_SWI1_Msk     (0x1UL << EXTI_SWIER1_SWI1_Pos)               /*!< 0x00000002 */
7293  #define EXTI_SWIER1_SWI1         EXTI_SWIER1_SWI1_Msk                          /*!< Software Interrupt on line 1 */
7294  #define EXTI_SWIER1_SWI2_Pos     (2U)
7295  #define EXTI_SWIER1_SWI2_Msk     (0x1UL << EXTI_SWIER1_SWI2_Pos)               /*!< 0x00000004 */
7296  #define EXTI_SWIER1_SWI2         EXTI_SWIER1_SWI2_Msk                          /*!< Software Interrupt on line 2 */
7297  #define EXTI_SWIER1_SWI3_Pos     (3U)
7298  #define EXTI_SWIER1_SWI3_Msk     (0x1UL << EXTI_SWIER1_SWI3_Pos)               /*!< 0x00000008 */
7299  #define EXTI_SWIER1_SWI3         EXTI_SWIER1_SWI3_Msk                          /*!< Software Interrupt on line 3 */
7300  #define EXTI_SWIER1_SWI4_Pos     (4U)
7301  #define EXTI_SWIER1_SWI4_Msk     (0x1UL << EXTI_SWIER1_SWI4_Pos)               /*!< 0x00000010 */
7302  #define EXTI_SWIER1_SWI4         EXTI_SWIER1_SWI4_Msk                          /*!< Software Interrupt on line 4 */
7303  #define EXTI_SWIER1_SWI5_Pos     (5U)
7304  #define EXTI_SWIER1_SWI5_Msk     (0x1UL << EXTI_SWIER1_SWI5_Pos)               /*!< 0x00000020 */
7305  #define EXTI_SWIER1_SWI5         EXTI_SWIER1_SWI5_Msk                          /*!< Software Interrupt on line 5 */
7306  #define EXTI_SWIER1_SWI6_Pos     (6U)
7307  #define EXTI_SWIER1_SWI6_Msk     (0x1UL << EXTI_SWIER1_SWI6_Pos)               /*!< 0x00000040 */
7308  #define EXTI_SWIER1_SWI6         EXTI_SWIER1_SWI6_Msk                          /*!< Software Interrupt on line 6 */
7309  #define EXTI_SWIER1_SWI7_Pos     (7U)
7310  #define EXTI_SWIER1_SWI7_Msk     (0x1UL << EXTI_SWIER1_SWI7_Pos)               /*!< 0x00000080 */
7311  #define EXTI_SWIER1_SWI7         EXTI_SWIER1_SWI7_Msk                          /*!< Software Interrupt on line 7 */
7312  #define EXTI_SWIER1_SWI8_Pos     (8U)
7313  #define EXTI_SWIER1_SWI8_Msk     (0x1UL << EXTI_SWIER1_SWI8_Pos)               /*!< 0x00000100 */
7314  #define EXTI_SWIER1_SWI8         EXTI_SWIER1_SWI8_Msk                          /*!< Software Interrupt on line 8 */
7315  #define EXTI_SWIER1_SWI9_Pos     (9U)
7316  #define EXTI_SWIER1_SWI9_Msk     (0x1UL << EXTI_SWIER1_SWI9_Pos)               /*!< 0x00000200 */
7317  #define EXTI_SWIER1_SWI9         EXTI_SWIER1_SWI9_Msk                          /*!< Software Interrupt on line 9 */
7318  #define EXTI_SWIER1_SWI10_Pos    (10U)
7319  #define EXTI_SWIER1_SWI10_Msk    (0x1UL << EXTI_SWIER1_SWI10_Pos)              /*!< 0x00000400 */
7320  #define EXTI_SWIER1_SWI10        EXTI_SWIER1_SWI10_Msk                         /*!< Software Interrupt on line 10 */
7321  #define EXTI_SWIER1_SWI11_Pos    (11U)
7322  #define EXTI_SWIER1_SWI11_Msk    (0x1UL << EXTI_SWIER1_SWI11_Pos)              /*!< 0x00000800 */
7323  #define EXTI_SWIER1_SWI11        EXTI_SWIER1_SWI11_Msk                         /*!< Software Interrupt on line 11 */
7324  #define EXTI_SWIER1_SWI12_Pos    (12U)
7325  #define EXTI_SWIER1_SWI12_Msk    (0x1UL << EXTI_SWIER1_SWI12_Pos)              /*!< 0x00001000 */
7326  #define EXTI_SWIER1_SWI12        EXTI_SWIER1_SWI12_Msk                         /*!< Software Interrupt on line 12 */
7327  #define EXTI_SWIER1_SWI13_Pos    (13U)
7328  #define EXTI_SWIER1_SWI13_Msk    (0x1UL << EXTI_SWIER1_SWI13_Pos)              /*!< 0x00002000 */
7329  #define EXTI_SWIER1_SWI13        EXTI_SWIER1_SWI13_Msk                         /*!< Software Interrupt on line 13 */
7330  #define EXTI_SWIER1_SWI14_Pos    (14U)
7331  #define EXTI_SWIER1_SWI14_Msk    (0x1UL << EXTI_SWIER1_SWI14_Pos)              /*!< 0x00004000 */
7332  #define EXTI_SWIER1_SWI14        EXTI_SWIER1_SWI14_Msk                         /*!< Software Interrupt on line 14 */
7333  #define EXTI_SWIER1_SWI15_Pos    (15U)
7334  #define EXTI_SWIER1_SWI15_Msk    (0x1UL << EXTI_SWIER1_SWI15_Pos)              /*!< 0x00008000 */
7335  #define EXTI_SWIER1_SWI15        EXTI_SWIER1_SWI15_Msk                         /*!< Software Interrupt on line 15 */
7336  #define EXTI_SWIER1_SWI16_Pos    (16U)
7337  #define EXTI_SWIER1_SWI16_Msk    (0x1UL << EXTI_SWIER1_SWI16_Pos)              /*!< 0x00010000 */
7338  #define EXTI_SWIER1_SWI16        EXTI_SWIER1_SWI16_Msk                         /*!< Software Interrupt on line 16 */
7339  #define EXTI_SWIER1_SWI18_Pos    (18U)
7340  #define EXTI_SWIER1_SWI18_Msk    (0x1UL << EXTI_SWIER1_SWI18_Pos)              /*!< 0x00040000 */
7341  #define EXTI_SWIER1_SWI18        EXTI_SWIER1_SWI18_Msk                         /*!< Software Interrupt on line 18 */
7342  #define EXTI_SWIER1_SWI19_Pos    (19U)
7343  #define EXTI_SWIER1_SWI19_Msk    (0x1UL << EXTI_SWIER1_SWI19_Pos)              /*!< 0x00080000 */
7344  #define EXTI_SWIER1_SWI19        EXTI_SWIER1_SWI19_Msk                         /*!< Software Interrupt on line 19 */
7345  #define EXTI_SWIER1_SWI20_Pos    (20U)
7346  #define EXTI_SWIER1_SWI20_Msk    (0x1UL << EXTI_SWIER1_SWI20_Pos)              /*!< 0x00100000 */
7347  #define EXTI_SWIER1_SWI20        EXTI_SWIER1_SWI20_Msk                         /*!< Software Interrupt on line 20 */
7348  #define EXTI_SWIER1_SWI21_Pos    (21U)
7349  #define EXTI_SWIER1_SWI21_Msk    (0x1UL << EXTI_SWIER1_SWI21_Pos)              /*!< 0x00200000 */
7350  #define EXTI_SWIER1_SWI21        EXTI_SWIER1_SWI21_Msk                         /*!< Software Interrupt on line 21 */
7351  #define EXTI_SWIER1_SWI22_Pos    (22U)
7352  #define EXTI_SWIER1_SWI22_Msk    (0x1UL << EXTI_SWIER1_SWI22_Pos)              /*!< 0x00400000 */
7353  #define EXTI_SWIER1_SWI22        EXTI_SWIER1_SWI22_Msk                         /*!< Software Interrupt on line 22 */
7354  
7355  /*******************  Bit definition for EXTI_PR1 register  *******************/
7356  #define EXTI_PR1_PIF0_Pos        (0U)
7357  #define EXTI_PR1_PIF0_Msk        (0x1UL << EXTI_PR1_PIF0_Pos)                  /*!< 0x00000001 */
7358  #define EXTI_PR1_PIF0            EXTI_PR1_PIF0_Msk                             /*!< Pending bit for line 0 */
7359  #define EXTI_PR1_PIF1_Pos        (1U)
7360  #define EXTI_PR1_PIF1_Msk        (0x1UL << EXTI_PR1_PIF1_Pos)                  /*!< 0x00000002 */
7361  #define EXTI_PR1_PIF1            EXTI_PR1_PIF1_Msk                             /*!< Pending bit for line 1 */
7362  #define EXTI_PR1_PIF2_Pos        (2U)
7363  #define EXTI_PR1_PIF2_Msk        (0x1UL << EXTI_PR1_PIF2_Pos)                  /*!< 0x00000004 */
7364  #define EXTI_PR1_PIF2            EXTI_PR1_PIF2_Msk                             /*!< Pending bit for line 2 */
7365  #define EXTI_PR1_PIF3_Pos        (3U)
7366  #define EXTI_PR1_PIF3_Msk        (0x1UL << EXTI_PR1_PIF3_Pos)                  /*!< 0x00000008 */
7367  #define EXTI_PR1_PIF3            EXTI_PR1_PIF3_Msk                             /*!< Pending bit for line 3 */
7368  #define EXTI_PR1_PIF4_Pos        (4U)
7369  #define EXTI_PR1_PIF4_Msk        (0x1UL << EXTI_PR1_PIF4_Pos)                  /*!< 0x00000010 */
7370  #define EXTI_PR1_PIF4            EXTI_PR1_PIF4_Msk                             /*!< Pending bit for line 4 */
7371  #define EXTI_PR1_PIF5_Pos        (5U)
7372  #define EXTI_PR1_PIF5_Msk        (0x1UL << EXTI_PR1_PIF5_Pos)                  /*!< 0x00000020 */
7373  #define EXTI_PR1_PIF5            EXTI_PR1_PIF5_Msk                             /*!< Pending bit for line 5 */
7374  #define EXTI_PR1_PIF6_Pos        (6U)
7375  #define EXTI_PR1_PIF6_Msk        (0x1UL << EXTI_PR1_PIF6_Pos)                  /*!< 0x00000040 */
7376  #define EXTI_PR1_PIF6            EXTI_PR1_PIF6_Msk                             /*!< Pending bit for line 6 */
7377  #define EXTI_PR1_PIF7_Pos        (7U)
7378  #define EXTI_PR1_PIF7_Msk        (0x1UL << EXTI_PR1_PIF7_Pos)                  /*!< 0x00000080 */
7379  #define EXTI_PR1_PIF7            EXTI_PR1_PIF7_Msk                             /*!< Pending bit for line 7 */
7380  #define EXTI_PR1_PIF8_Pos        (8U)
7381  #define EXTI_PR1_PIF8_Msk        (0x1UL << EXTI_PR1_PIF8_Pos)                  /*!< 0x00000100 */
7382  #define EXTI_PR1_PIF8            EXTI_PR1_PIF8_Msk                             /*!< Pending bit for line 8 */
7383  #define EXTI_PR1_PIF9_Pos        (9U)
7384  #define EXTI_PR1_PIF9_Msk        (0x1UL << EXTI_PR1_PIF9_Pos)                  /*!< 0x00000200 */
7385  #define EXTI_PR1_PIF9            EXTI_PR1_PIF9_Msk                             /*!< Pending bit for line 9 */
7386  #define EXTI_PR1_PIF10_Pos       (10U)
7387  #define EXTI_PR1_PIF10_Msk       (0x1UL << EXTI_PR1_PIF10_Pos)                 /*!< 0x00000400 */
7388  #define EXTI_PR1_PIF10           EXTI_PR1_PIF10_Msk                            /*!< Pending bit for line 10 */
7389  #define EXTI_PR1_PIF11_Pos       (11U)
7390  #define EXTI_PR1_PIF11_Msk       (0x1UL << EXTI_PR1_PIF11_Pos)                 /*!< 0x00000800 */
7391  #define EXTI_PR1_PIF11           EXTI_PR1_PIF11_Msk                            /*!< Pending bit for line 11 */
7392  #define EXTI_PR1_PIF12_Pos       (12U)
7393  #define EXTI_PR1_PIF12_Msk       (0x1UL << EXTI_PR1_PIF12_Pos)                 /*!< 0x00001000 */
7394  #define EXTI_PR1_PIF12           EXTI_PR1_PIF12_Msk                            /*!< Pending bit for line 12 */
7395  #define EXTI_PR1_PIF13_Pos       (13U)
7396  #define EXTI_PR1_PIF13_Msk       (0x1UL << EXTI_PR1_PIF13_Pos)                 /*!< 0x00002000 */
7397  #define EXTI_PR1_PIF13           EXTI_PR1_PIF13_Msk                            /*!< Pending bit for line 13 */
7398  #define EXTI_PR1_PIF14_Pos       (14U)
7399  #define EXTI_PR1_PIF14_Msk       (0x1UL << EXTI_PR1_PIF14_Pos)                 /*!< 0x00004000 */
7400  #define EXTI_PR1_PIF14           EXTI_PR1_PIF14_Msk                            /*!< Pending bit for line 14 */
7401  #define EXTI_PR1_PIF15_Pos       (15U)
7402  #define EXTI_PR1_PIF15_Msk       (0x1UL << EXTI_PR1_PIF15_Pos)                 /*!< 0x00008000 */
7403  #define EXTI_PR1_PIF15           EXTI_PR1_PIF15_Msk                            /*!< Pending bit for line 15 */
7404  #define EXTI_PR1_PIF16_Pos       (16U)
7405  #define EXTI_PR1_PIF16_Msk       (0x1UL << EXTI_PR1_PIF16_Pos)                 /*!< 0x00010000 */
7406  #define EXTI_PR1_PIF16           EXTI_PR1_PIF16_Msk                            /*!< Pending bit for line 16 */
7407  #define EXTI_PR1_PIF18_Pos       (18U)
7408  #define EXTI_PR1_PIF18_Msk       (0x1UL << EXTI_PR1_PIF18_Pos)                 /*!< 0x00040000 */
7409  #define EXTI_PR1_PIF18           EXTI_PR1_PIF18_Msk                            /*!< Pending bit for line 18 */
7410  #define EXTI_PR1_PIF19_Pos       (19U)
7411  #define EXTI_PR1_PIF19_Msk       (0x1UL << EXTI_PR1_PIF19_Pos)                 /*!< 0x00080000 */
7412  #define EXTI_PR1_PIF19           EXTI_PR1_PIF19_Msk                            /*!< Pending bit for line 19 */
7413  #define EXTI_PR1_PIF20_Pos       (20U)
7414  #define EXTI_PR1_PIF20_Msk       (0x1UL << EXTI_PR1_PIF20_Pos)                 /*!< 0x00100000 */
7415  #define EXTI_PR1_PIF20           EXTI_PR1_PIF20_Msk                            /*!< Pending bit for line 20 */
7416  #define EXTI_PR1_PIF21_Pos       (21U)
7417  #define EXTI_PR1_PIF21_Msk       (0x1UL << EXTI_PR1_PIF21_Pos)                 /*!< 0x00200000 */
7418  #define EXTI_PR1_PIF21           EXTI_PR1_PIF21_Msk                            /*!< Pending bit for line 21 */
7419  #define EXTI_PR1_PIF22_Pos       (22U)
7420  #define EXTI_PR1_PIF22_Msk       (0x1UL << EXTI_PR1_PIF22_Pos)                 /*!< 0x00400000 */
7421  #define EXTI_PR1_PIF22           EXTI_PR1_PIF22_Msk                            /*!< Pending bit for line 22 */
7422  
7423  /*******************  Bit definition for EXTI_IMR2 register  ******************/
7424  #define EXTI_IMR2_IM32_Pos       (0U)
7425  #define EXTI_IMR2_IM32_Msk       (0x1UL << EXTI_IMR2_IM32_Pos)                 /*!< 0x00000001 */
7426  #define EXTI_IMR2_IM32           EXTI_IMR2_IM32_Msk                            /*!< Interrupt Mask on line 32 */
7427  #define EXTI_IMR2_IM33_Pos       (1U)
7428  #define EXTI_IMR2_IM33_Msk       (0x1UL << EXTI_IMR2_IM33_Pos)                 /*!< 0x00000002 */
7429  #define EXTI_IMR2_IM33           EXTI_IMR2_IM33_Msk                            /*!< Interrupt Mask on line 33 */
7430  #define EXTI_IMR2_IM34_Pos       (2U)
7431  #define EXTI_IMR2_IM34_Msk       (0x1UL << EXTI_IMR2_IM34_Pos)                 /*!< 0x00000004 */
7432  #define EXTI_IMR2_IM34           EXTI_IMR2_IM34_Msk                            /*!< Interrupt Mask on line 34 */
7433  #define EXTI_IMR2_IM35_Pos       (3U)
7434  #define EXTI_IMR2_IM35_Msk       (0x1UL << EXTI_IMR2_IM35_Pos)                 /*!< 0x00000008 */
7435  #define EXTI_IMR2_IM35           EXTI_IMR2_IM35_Msk                            /*!< Interrupt Mask on line 35 */
7436  #define EXTI_IMR2_IM36_Pos       (4U)
7437  #define EXTI_IMR2_IM36_Msk       (0x1UL << EXTI_IMR2_IM36_Pos)                 /*!< 0x00000010 */
7438  #define EXTI_IMR2_IM36           EXTI_IMR2_IM36_Msk                            /*!< Interrupt Mask on line 36 */
7439  #define EXTI_IMR2_IM37_Pos       (5U)
7440  #define EXTI_IMR2_IM37_Msk       (0x1UL << EXTI_IMR2_IM37_Pos)                 /*!< 0x00000020 */
7441  #define EXTI_IMR2_IM37           EXTI_IMR2_IM37_Msk                            /*!< Interrupt Mask on line 37 */
7442  #define EXTI_IMR2_IM38_Pos       (6U)
7443  #define EXTI_IMR2_IM38_Msk       (0x1UL << EXTI_IMR2_IM38_Pos)                 /*!< 0x00000040 */
7444  #define EXTI_IMR2_IM38           EXTI_IMR2_IM38_Msk                            /*!< Interrupt Mask on line 38 */
7445  #define EXTI_IMR2_IM39_Pos       (7U)
7446  #define EXTI_IMR2_IM39_Msk       (0x1UL << EXTI_IMR2_IM39_Pos)                 /*!< 0x00000080 */
7447  #define EXTI_IMR2_IM39           EXTI_IMR2_IM39_Msk                            /*!< Interrupt Mask on line 39 */
7448  #define EXTI_IMR2_IM_Pos         (0U)
7449  #define EXTI_IMR2_IM_Msk         (0xFFUL << EXTI_IMR2_IM_Pos)                  /*!< 0x000000FF */
7450  #define EXTI_IMR2_IM             EXTI_IMR2_IM_Msk                              /*!< Interrupt Mask all        */
7451  
7452  /*******************  Bit definition for EXTI_EMR2 register  ******************/
7453  #define EXTI_EMR2_EM32_Pos       (0U)
7454  #define EXTI_EMR2_EM32_Msk       (0x1UL << EXTI_EMR2_EM32_Pos)                 /*!< 0x00000001 */
7455  #define EXTI_EMR2_EM32           EXTI_EMR2_EM32_Msk                            /*!< Event Mask on line 32 */
7456  #define EXTI_EMR2_EM33_Pos       (1U)
7457  #define EXTI_EMR2_EM33_Msk       (0x1UL << EXTI_EMR2_EM33_Pos)                 /*!< 0x00000002 */
7458  #define EXTI_EMR2_EM33           EXTI_EMR2_EM33_Msk                            /*!< Event Mask on line 33 */
7459  #define EXTI_EMR2_EM34_Pos       (2U)
7460  #define EXTI_EMR2_EM34_Msk       (0x1UL << EXTI_EMR2_EM34_Pos)                 /*!< 0x00000004 */
7461  #define EXTI_EMR2_EM34           EXTI_EMR2_EM34_Msk                            /*!< Event Mask on line 34 */
7462  #define EXTI_EMR2_EM35_Pos       (3U)
7463  #define EXTI_EMR2_EM35_Msk       (0x1UL << EXTI_EMR2_EM35_Pos)                 /*!< 0x00000008 */
7464  #define EXTI_EMR2_EM35           EXTI_EMR2_EM35_Msk                            /*!< Event Mask on line 35 */
7465  #define EXTI_EMR2_EM36_Pos       (4U)
7466  #define EXTI_EMR2_EM36_Msk       (0x1UL << EXTI_EMR2_EM36_Pos)                 /*!< 0x00000010 */
7467  #define EXTI_EMR2_EM36           EXTI_EMR2_EM36_Msk                            /*!< Event Mask on line 36 */
7468  #define EXTI_EMR2_EM37_Pos       (5U)
7469  #define EXTI_EMR2_EM37_Msk       (0x1UL << EXTI_EMR2_EM37_Pos)                 /*!< 0x00000020 */
7470  #define EXTI_EMR2_EM37           EXTI_EMR2_EM37_Msk                            /*!< Event Mask on line 37 */
7471  #define EXTI_EMR2_EM38_Pos       (6U)
7472  #define EXTI_EMR2_EM38_Msk       (0x1UL << EXTI_EMR2_EM38_Pos)                 /*!< 0x00000040 */
7473  #define EXTI_EMR2_EM38           EXTI_EMR2_EM38_Msk                            /*!< Event Mask on line 38 */
7474  #define EXTI_EMR2_EM39_Pos       (7U)
7475  #define EXTI_EMR2_EM39_Msk       (0x1UL << EXTI_EMR2_EM39_Pos)                 /*!< 0x00000080 */
7476  #define EXTI_EMR2_EM39           EXTI_EMR2_EM39_Msk                            /*!< Event Mask on line 39 */
7477  #define EXTI_EMR2_EM_Pos         (0U)
7478  #define EXTI_EMR2_EM_Msk         (0xFFUL << EXTI_EMR2_EM_Pos)                  /*!< 0x000000FF */
7479  #define EXTI_EMR2_EM             EXTI_EMR2_EM_Msk                              /*!< Interrupt Mask all        */
7480  
7481  /******************  Bit definition for EXTI_RTSR2 register  ******************/
7482  #define EXTI_RTSR2_RT35_Pos      (3U)
7483  #define EXTI_RTSR2_RT35_Msk      (0x1UL << EXTI_RTSR2_RT35_Pos)                /*!< 0x00000008 */
7484  #define EXTI_RTSR2_RT35          EXTI_RTSR2_RT35_Msk                           /*!< Rising trigger event configuration bit of line 35 */
7485  #define EXTI_RTSR2_RT36_Pos      (4U)
7486  #define EXTI_RTSR2_RT36_Msk      (0x1UL << EXTI_RTSR2_RT36_Pos)                /*!< 0x00000010 */
7487  #define EXTI_RTSR2_RT36          EXTI_RTSR2_RT36_Msk                           /*!< Rising trigger event configuration bit of line 36 */
7488  #define EXTI_RTSR2_RT37_Pos      (5U)
7489  #define EXTI_RTSR2_RT37_Msk      (0x1UL << EXTI_RTSR2_RT37_Pos)                /*!< 0x00000020 */
7490  #define EXTI_RTSR2_RT37          EXTI_RTSR2_RT37_Msk                           /*!< Rising trigger event configuration bit of line 37 */
7491  #define EXTI_RTSR2_RT38_Pos      (6U)
7492  #define EXTI_RTSR2_RT38_Msk      (0x1UL << EXTI_RTSR2_RT38_Pos)                /*!< 0x00000040 */
7493  #define EXTI_RTSR2_RT38          EXTI_RTSR2_RT38_Msk                           /*!< Rising trigger event configuration bit of line 38 */
7494  
7495  /******************  Bit definition for EXTI_FTSR2 register  ******************/
7496  #define EXTI_FTSR2_FT35_Pos      (3U)
7497  #define EXTI_FTSR2_FT35_Msk      (0x1UL << EXTI_FTSR2_FT35_Pos)                /*!< 0x00000008 */
7498  #define EXTI_FTSR2_FT35          EXTI_FTSR2_FT35_Msk                           /*!< Falling trigger event configuration bit of line 35 */
7499  #define EXTI_FTSR2_FT36_Pos      (4U)
7500  #define EXTI_FTSR2_FT36_Msk      (0x1UL << EXTI_FTSR2_FT36_Pos)                /*!< 0x00000010 */
7501  #define EXTI_FTSR2_FT36          EXTI_FTSR2_FT36_Msk                           /*!< Falling trigger event configuration bit of line 36 */
7502  #define EXTI_FTSR2_FT37_Pos      (5U)
7503  #define EXTI_FTSR2_FT37_Msk      (0x1UL << EXTI_FTSR2_FT37_Pos)                /*!< 0x00000020 */
7504  #define EXTI_FTSR2_FT37          EXTI_FTSR2_FT37_Msk                           /*!< Falling trigger event configuration bit of line 37 */
7505  #define EXTI_FTSR2_FT38_Pos      (6U)
7506  #define EXTI_FTSR2_FT38_Msk      (0x1UL << EXTI_FTSR2_FT38_Pos)                /*!< 0x00000040 */
7507  #define EXTI_FTSR2_FT38          EXTI_FTSR2_FT38_Msk                           /*!< Falling trigger event configuration bit of line 38 */
7508  
7509  /******************  Bit definition for EXTI_SWIER2 register  *****************/
7510  #define EXTI_SWIER2_SWI35_Pos    (3U)
7511  #define EXTI_SWIER2_SWI35_Msk    (0x1UL << EXTI_SWIER2_SWI35_Pos)              /*!< 0x00000008 */
7512  #define EXTI_SWIER2_SWI35        EXTI_SWIER2_SWI35_Msk                         /*!< Software Interrupt on line 35 */
7513  #define EXTI_SWIER2_SWI36_Pos    (4U)
7514  #define EXTI_SWIER2_SWI36_Msk    (0x1UL << EXTI_SWIER2_SWI36_Pos)              /*!< 0x00000010 */
7515  #define EXTI_SWIER2_SWI36        EXTI_SWIER2_SWI36_Msk                         /*!< Software Interrupt on line 36 */
7516  #define EXTI_SWIER2_SWI37_Pos    (5U)
7517  #define EXTI_SWIER2_SWI37_Msk    (0x1UL << EXTI_SWIER2_SWI37_Pos)              /*!< 0x00000020 */
7518  #define EXTI_SWIER2_SWI37        EXTI_SWIER2_SWI37_Msk                         /*!< Software Interrupt on line 37 */
7519  #define EXTI_SWIER2_SWI38_Pos    (6U)
7520  #define EXTI_SWIER2_SWI38_Msk    (0x1UL << EXTI_SWIER2_SWI38_Pos)              /*!< 0x00000040 */
7521  #define EXTI_SWIER2_SWI38        EXTI_SWIER2_SWI38_Msk                         /*!< Software Interrupt on line 38 */
7522  
7523  /*******************  Bit definition for EXTI_PR2 register  *******************/
7524  #define EXTI_PR2_PIF35_Pos       (3U)
7525  #define EXTI_PR2_PIF35_Msk       (0x1UL << EXTI_PR2_PIF35_Pos)                 /*!< 0x00000008 */
7526  #define EXTI_PR2_PIF35           EXTI_PR2_PIF35_Msk                            /*!< Pending bit for line 35 */
7527  #define EXTI_PR2_PIF36_Pos       (4U)
7528  #define EXTI_PR2_PIF36_Msk       (0x1UL << EXTI_PR2_PIF36_Pos)                 /*!< 0x00000010 */
7529  #define EXTI_PR2_PIF36           EXTI_PR2_PIF36_Msk                            /*!< Pending bit for line 36 */
7530  #define EXTI_PR2_PIF37_Pos       (5U)
7531  #define EXTI_PR2_PIF37_Msk       (0x1UL << EXTI_PR2_PIF37_Pos)                 /*!< 0x00000020 */
7532  #define EXTI_PR2_PIF37           EXTI_PR2_PIF37_Msk                            /*!< Pending bit for line 37 */
7533  #define EXTI_PR2_PIF38_Pos       (6U)
7534  #define EXTI_PR2_PIF38_Msk       (0x1UL << EXTI_PR2_PIF38_Pos)                 /*!< 0x00000040 */
7535  #define EXTI_PR2_PIF38           EXTI_PR2_PIF38_Msk                            /*!< Pending bit for line 38 */
7536  
7537  
7538  /******************************************************************************/
7539  /*                                                                            */
7540  /*                                    FLASH                                   */
7541  /*                                                                            */
7542  /******************************************************************************/
7543  /*******************  Bits definition for FLASH_ACR register  *****************/
7544  #define FLASH_ACR_LATENCY_Pos             (0U)
7545  #define FLASH_ACR_LATENCY_Msk             (0x7UL << FLASH_ACR_LATENCY_Pos)     /*!< 0x00000007 */
7546  #define FLASH_ACR_LATENCY                 FLASH_ACR_LATENCY_Msk
7547  #define FLASH_ACR_LATENCY_0WS             (0x00000000UL)
7548  #define FLASH_ACR_LATENCY_1WS             (0x00000001UL)
7549  #define FLASH_ACR_LATENCY_2WS             (0x00000002UL)
7550  #define FLASH_ACR_LATENCY_3WS             (0x00000003UL)
7551  #define FLASH_ACR_LATENCY_4WS             (0x00000004UL)
7552  #define FLASH_ACR_PRFTEN_Pos              (8U)
7553  #define FLASH_ACR_PRFTEN_Msk              (0x1UL << FLASH_ACR_PRFTEN_Pos)      /*!< 0x00000100 */
7554  #define FLASH_ACR_PRFTEN                  FLASH_ACR_PRFTEN_Msk
7555  #define FLASH_ACR_ICEN_Pos                (9U)
7556  #define FLASH_ACR_ICEN_Msk                (0x1UL << FLASH_ACR_ICEN_Pos)        /*!< 0x00000200 */
7557  #define FLASH_ACR_ICEN                    FLASH_ACR_ICEN_Msk
7558  #define FLASH_ACR_DCEN_Pos                (10U)
7559  #define FLASH_ACR_DCEN_Msk                (0x1UL << FLASH_ACR_DCEN_Pos)        /*!< 0x00000400 */
7560  #define FLASH_ACR_DCEN                    FLASH_ACR_DCEN_Msk
7561  #define FLASH_ACR_ICRST_Pos               (11U)
7562  #define FLASH_ACR_ICRST_Msk               (0x1UL << FLASH_ACR_ICRST_Pos)       /*!< 0x00000800 */
7563  #define FLASH_ACR_ICRST                   FLASH_ACR_ICRST_Msk
7564  #define FLASH_ACR_DCRST_Pos               (12U)
7565  #define FLASH_ACR_DCRST_Msk               (0x1UL << FLASH_ACR_DCRST_Pos)       /*!< 0x00001000 */
7566  #define FLASH_ACR_DCRST                   FLASH_ACR_DCRST_Msk
7567  #define FLASH_ACR_RUN_PD_Pos              (13U)
7568  #define FLASH_ACR_RUN_PD_Msk              (0x1UL << FLASH_ACR_RUN_PD_Pos)      /*!< 0x00002000 */
7569  #define FLASH_ACR_RUN_PD                  FLASH_ACR_RUN_PD_Msk                 /*!< Flash power down mode during run */
7570  #define FLASH_ACR_SLEEP_PD_Pos            (14U)
7571  #define FLASH_ACR_SLEEP_PD_Msk            (0x1UL << FLASH_ACR_SLEEP_PD_Pos)    /*!< 0x00004000 */
7572  #define FLASH_ACR_SLEEP_PD                FLASH_ACR_SLEEP_PD_Msk               /*!< Flash power down mode during sleep */
7573  
7574  /*******************  Bits definition for FLASH_SR register  ******************/
7575  #define FLASH_SR_EOP_Pos                  (0U)
7576  #define FLASH_SR_EOP_Msk                  (0x1UL << FLASH_SR_EOP_Pos)          /*!< 0x00000001 */
7577  #define FLASH_SR_EOP                      FLASH_SR_EOP_Msk
7578  #define FLASH_SR_OPERR_Pos                (1U)
7579  #define FLASH_SR_OPERR_Msk                (0x1UL << FLASH_SR_OPERR_Pos)        /*!< 0x00000002 */
7580  #define FLASH_SR_OPERR                    FLASH_SR_OPERR_Msk
7581  #define FLASH_SR_PROGERR_Pos              (3U)
7582  #define FLASH_SR_PROGERR_Msk              (0x1UL << FLASH_SR_PROGERR_Pos)      /*!< 0x00000008 */
7583  #define FLASH_SR_PROGERR                  FLASH_SR_PROGERR_Msk
7584  #define FLASH_SR_WRPERR_Pos               (4U)
7585  #define FLASH_SR_WRPERR_Msk               (0x1UL << FLASH_SR_WRPERR_Pos)       /*!< 0x00000010 */
7586  #define FLASH_SR_WRPERR                   FLASH_SR_WRPERR_Msk
7587  #define FLASH_SR_PGAERR_Pos               (5U)
7588  #define FLASH_SR_PGAERR_Msk               (0x1UL << FLASH_SR_PGAERR_Pos)       /*!< 0x00000020 */
7589  #define FLASH_SR_PGAERR                   FLASH_SR_PGAERR_Msk
7590  #define FLASH_SR_SIZERR_Pos               (6U)
7591  #define FLASH_SR_SIZERR_Msk               (0x1UL << FLASH_SR_SIZERR_Pos)       /*!< 0x00000040 */
7592  #define FLASH_SR_SIZERR                   FLASH_SR_SIZERR_Msk
7593  #define FLASH_SR_PGSERR_Pos               (7U)
7594  #define FLASH_SR_PGSERR_Msk               (0x1UL << FLASH_SR_PGSERR_Pos)       /*!< 0x00000080 */
7595  #define FLASH_SR_PGSERR                   FLASH_SR_PGSERR_Msk
7596  #define FLASH_SR_MISERR_Pos               (8U)
7597  #define FLASH_SR_MISERR_Msk               (0x1UL << FLASH_SR_MISERR_Pos)       /*!< 0x00000100 */
7598  #define FLASH_SR_MISERR                   FLASH_SR_MISERR_Msk
7599  #define FLASH_SR_FASTERR_Pos              (9U)
7600  #define FLASH_SR_FASTERR_Msk              (0x1UL << FLASH_SR_FASTERR_Pos)      /*!< 0x00000200 */
7601  #define FLASH_SR_FASTERR                  FLASH_SR_FASTERR_Msk
7602  #define FLASH_SR_RDERR_Pos                (14U)
7603  #define FLASH_SR_RDERR_Msk                (0x1UL << FLASH_SR_RDERR_Pos)        /*!< 0x00004000 */
7604  #define FLASH_SR_RDERR                    FLASH_SR_RDERR_Msk
7605  #define FLASH_SR_OPTVERR_Pos              (15U)
7606  #define FLASH_SR_OPTVERR_Msk              (0x1UL << FLASH_SR_OPTVERR_Pos)      /*!< 0x00008000 */
7607  #define FLASH_SR_OPTVERR                  FLASH_SR_OPTVERR_Msk
7608  #define FLASH_SR_BSY_Pos                  (16U)
7609  #define FLASH_SR_BSY_Msk                  (0x1UL << FLASH_SR_BSY_Pos)          /*!< 0x00010000 */
7610  #define FLASH_SR_BSY                      FLASH_SR_BSY_Msk
7611  
7612  /*******************  Bits definition for FLASH_CR register  ******************/
7613  #define FLASH_CR_PG_Pos                   (0U)
7614  #define FLASH_CR_PG_Msk                   (0x1UL << FLASH_CR_PG_Pos)           /*!< 0x00000001 */
7615  #define FLASH_CR_PG                       FLASH_CR_PG_Msk
7616  #define FLASH_CR_PER_Pos                  (1U)
7617  #define FLASH_CR_PER_Msk                  (0x1UL << FLASH_CR_PER_Pos)          /*!< 0x00000002 */
7618  #define FLASH_CR_PER                      FLASH_CR_PER_Msk
7619  #define FLASH_CR_MER1_Pos                 (2U)
7620  #define FLASH_CR_MER1_Msk                 (0x1UL << FLASH_CR_MER1_Pos)         /*!< 0x00000004 */
7621  #define FLASH_CR_MER1                     FLASH_CR_MER1_Msk
7622  #define FLASH_CR_PNB_Pos                  (3U)
7623  #define FLASH_CR_PNB_Msk                  (0xFFUL << FLASH_CR_PNB_Pos)         /*!< 0x000007F8 */
7624  #define FLASH_CR_PNB                      FLASH_CR_PNB_Msk
7625  #define FLASH_CR_BKER_Pos                 (11U)
7626  #define FLASH_CR_BKER_Msk                 (0x1UL << FLASH_CR_BKER_Pos)         /*!< 0x00000800 */
7627  #define FLASH_CR_BKER                     FLASH_CR_BKER_Msk
7628  #define FLASH_CR_MER2_Pos                 (15U)
7629  #define FLASH_CR_MER2_Msk                 (0x1UL << FLASH_CR_MER2_Pos)         /*!< 0x00008000 */
7630  #define FLASH_CR_MER2                     FLASH_CR_MER2_Msk
7631  #define FLASH_CR_STRT_Pos                 (16U)
7632  #define FLASH_CR_STRT_Msk                 (0x1UL << FLASH_CR_STRT_Pos)         /*!< 0x00010000 */
7633  #define FLASH_CR_STRT                     FLASH_CR_STRT_Msk
7634  #define FLASH_CR_OPTSTRT_Pos              (17U)
7635  #define FLASH_CR_OPTSTRT_Msk              (0x1UL << FLASH_CR_OPTSTRT_Pos)      /*!< 0x00020000 */
7636  #define FLASH_CR_OPTSTRT                  FLASH_CR_OPTSTRT_Msk
7637  #define FLASH_CR_FSTPG_Pos                (18U)
7638  #define FLASH_CR_FSTPG_Msk                (0x1UL << FLASH_CR_FSTPG_Pos)        /*!< 0x00040000 */
7639  #define FLASH_CR_FSTPG                    FLASH_CR_FSTPG_Msk
7640  #define FLASH_CR_EOPIE_Pos                (24U)
7641  #define FLASH_CR_EOPIE_Msk                (0x1UL << FLASH_CR_EOPIE_Pos)        /*!< 0x01000000 */
7642  #define FLASH_CR_EOPIE                    FLASH_CR_EOPIE_Msk
7643  #define FLASH_CR_ERRIE_Pos                (25U)
7644  #define FLASH_CR_ERRIE_Msk                (0x1UL << FLASH_CR_ERRIE_Pos)        /*!< 0x02000000 */
7645  #define FLASH_CR_ERRIE                    FLASH_CR_ERRIE_Msk
7646  #define FLASH_CR_RDERRIE_Pos              (26U)
7647  #define FLASH_CR_RDERRIE_Msk              (0x1UL << FLASH_CR_RDERRIE_Pos)      /*!< 0x04000000 */
7648  #define FLASH_CR_RDERRIE                  FLASH_CR_RDERRIE_Msk
7649  #define FLASH_CR_OBL_LAUNCH_Pos           (27U)
7650  #define FLASH_CR_OBL_LAUNCH_Msk           (0x1UL << FLASH_CR_OBL_LAUNCH_Pos)   /*!< 0x08000000 */
7651  #define FLASH_CR_OBL_LAUNCH               FLASH_CR_OBL_LAUNCH_Msk
7652  #define FLASH_CR_OPTLOCK_Pos              (30U)
7653  #define FLASH_CR_OPTLOCK_Msk              (0x1UL << FLASH_CR_OPTLOCK_Pos)      /*!< 0x40000000 */
7654  #define FLASH_CR_OPTLOCK                  FLASH_CR_OPTLOCK_Msk
7655  #define FLASH_CR_LOCK_Pos                 (31U)
7656  #define FLASH_CR_LOCK_Msk                 (0x1UL << FLASH_CR_LOCK_Pos)         /*!< 0x80000000 */
7657  #define FLASH_CR_LOCK                     FLASH_CR_LOCK_Msk
7658  
7659  /*******************  Bits definition for FLASH_ECCR register  ***************/
7660  #define FLASH_ECCR_ADDR_ECC_Pos           (0U)
7661  #define FLASH_ECCR_ADDR_ECC_Msk           (0x7FFFFUL << FLASH_ECCR_ADDR_ECC_Pos) /*!< 0x0007FFFF */
7662  #define FLASH_ECCR_ADDR_ECC               FLASH_ECCR_ADDR_ECC_Msk
7663  #define FLASH_ECCR_BK_ECC_Pos             (19U)
7664  #define FLASH_ECCR_BK_ECC_Msk             (0x1UL << FLASH_ECCR_BK_ECC_Pos)     /*!< 0x00080000 */
7665  #define FLASH_ECCR_BK_ECC                 FLASH_ECCR_BK_ECC_Msk
7666  #define FLASH_ECCR_SYSF_ECC_Pos           (20U)
7667  #define FLASH_ECCR_SYSF_ECC_Msk           (0x1UL << FLASH_ECCR_SYSF_ECC_Pos)   /*!< 0x00100000 */
7668  #define FLASH_ECCR_SYSF_ECC               FLASH_ECCR_SYSF_ECC_Msk
7669  #define FLASH_ECCR_ECCIE_Pos              (24U)
7670  #define FLASH_ECCR_ECCIE_Msk              (0x1UL << FLASH_ECCR_ECCIE_Pos)      /*!< 0x01000000 */
7671  #define FLASH_ECCR_ECCIE                  FLASH_ECCR_ECCIE_Msk
7672  #define FLASH_ECCR_ECCC_Pos               (30U)
7673  #define FLASH_ECCR_ECCC_Msk               (0x1UL << FLASH_ECCR_ECCC_Pos)       /*!< 0x40000000 */
7674  #define FLASH_ECCR_ECCC                   FLASH_ECCR_ECCC_Msk
7675  #define FLASH_ECCR_ECCD_Pos               (31U)
7676  #define FLASH_ECCR_ECCD_Msk               (0x1UL << FLASH_ECCR_ECCD_Pos)       /*!< 0x80000000 */
7677  #define FLASH_ECCR_ECCD                   FLASH_ECCR_ECCD_Msk
7678  
7679  /*******************  Bits definition for FLASH_OPTR register  ***************/
7680  #define FLASH_OPTR_RDP_Pos                (0U)
7681  #define FLASH_OPTR_RDP_Msk                (0xFFUL << FLASH_OPTR_RDP_Pos)       /*!< 0x000000FF */
7682  #define FLASH_OPTR_RDP                    FLASH_OPTR_RDP_Msk
7683  #define FLASH_OPTR_BOR_LEV_Pos            (8U)
7684  #define FLASH_OPTR_BOR_LEV_Msk            (0x7UL << FLASH_OPTR_BOR_LEV_Pos)    /*!< 0x00000700 */
7685  #define FLASH_OPTR_BOR_LEV                FLASH_OPTR_BOR_LEV_Msk
7686  #define FLASH_OPTR_BOR_LEV_0              (0x0UL << FLASH_OPTR_BOR_LEV_Pos)    /*!< 0x00000000 */
7687  #define FLASH_OPTR_BOR_LEV_1              (0x1UL << FLASH_OPTR_BOR_LEV_Pos)    /*!< 0x00000100 */
7688  #define FLASH_OPTR_BOR_LEV_2              (0x2UL << FLASH_OPTR_BOR_LEV_Pos)    /*!< 0x00000200 */
7689  #define FLASH_OPTR_BOR_LEV_3              (0x3UL << FLASH_OPTR_BOR_LEV_Pos)    /*!< 0x00000300 */
7690  #define FLASH_OPTR_BOR_LEV_4              (0x4UL << FLASH_OPTR_BOR_LEV_Pos)    /*!< 0x00000400 */
7691  #define FLASH_OPTR_nRST_STOP_Pos          (12U)
7692  #define FLASH_OPTR_nRST_STOP_Msk          (0x1UL << FLASH_OPTR_nRST_STOP_Pos)  /*!< 0x00001000 */
7693  #define FLASH_OPTR_nRST_STOP              FLASH_OPTR_nRST_STOP_Msk
7694  #define FLASH_OPTR_nRST_STDBY_Pos         (13U)
7695  #define FLASH_OPTR_nRST_STDBY_Msk         (0x1UL << FLASH_OPTR_nRST_STDBY_Pos) /*!< 0x00002000 */
7696  #define FLASH_OPTR_nRST_STDBY             FLASH_OPTR_nRST_STDBY_Msk
7697  #define FLASH_OPTR_nRST_SHDW_Pos          (14U)
7698  #define FLASH_OPTR_nRST_SHDW_Msk          (0x1UL << FLASH_OPTR_nRST_SHDW_Pos)  /*!< 0x00004000 */
7699  #define FLASH_OPTR_nRST_SHDW              FLASH_OPTR_nRST_SHDW_Msk
7700  #define FLASH_OPTR_IWDG_SW_Pos            (16U)
7701  #define FLASH_OPTR_IWDG_SW_Msk            (0x1UL << FLASH_OPTR_IWDG_SW_Pos)    /*!< 0x00010000 */
7702  #define FLASH_OPTR_IWDG_SW                FLASH_OPTR_IWDG_SW_Msk
7703  #define FLASH_OPTR_IWDG_STOP_Pos          (17U)
7704  #define FLASH_OPTR_IWDG_STOP_Msk          (0x1UL << FLASH_OPTR_IWDG_STOP_Pos)  /*!< 0x00020000 */
7705  #define FLASH_OPTR_IWDG_STOP              FLASH_OPTR_IWDG_STOP_Msk
7706  #define FLASH_OPTR_IWDG_STDBY_Pos         (18U)
7707  #define FLASH_OPTR_IWDG_STDBY_Msk         (0x1UL << FLASH_OPTR_IWDG_STDBY_Pos) /*!< 0x00040000 */
7708  #define FLASH_OPTR_IWDG_STDBY             FLASH_OPTR_IWDG_STDBY_Msk
7709  #define FLASH_OPTR_WWDG_SW_Pos            (19U)
7710  #define FLASH_OPTR_WWDG_SW_Msk            (0x1UL << FLASH_OPTR_WWDG_SW_Pos)    /*!< 0x00080000 */
7711  #define FLASH_OPTR_WWDG_SW                FLASH_OPTR_WWDG_SW_Msk
7712  #define FLASH_OPTR_BFB2_Pos               (20U)
7713  #define FLASH_OPTR_BFB2_Msk               (0x1UL << FLASH_OPTR_BFB2_Pos)       /*!< 0x00100000 */
7714  #define FLASH_OPTR_BFB2                   FLASH_OPTR_BFB2_Msk
7715  #define FLASH_OPTR_DUALBANK_Pos           (21U)
7716  #define FLASH_OPTR_DUALBANK_Msk           (0x1UL << FLASH_OPTR_DUALBANK_Pos)   /*!< 0x00200000 */
7717  #define FLASH_OPTR_DUALBANK               FLASH_OPTR_DUALBANK_Msk
7718  #define FLASH_OPTR_nBOOT1_Pos             (23U)
7719  #define FLASH_OPTR_nBOOT1_Msk             (0x1UL << FLASH_OPTR_nBOOT1_Pos)     /*!< 0x00800000 */
7720  #define FLASH_OPTR_nBOOT1                 FLASH_OPTR_nBOOT1_Msk
7721  #define FLASH_OPTR_SRAM2_PE_Pos           (24U)
7722  #define FLASH_OPTR_SRAM2_PE_Msk           (0x1UL << FLASH_OPTR_SRAM2_PE_Pos)   /*!< 0x01000000 */
7723  #define FLASH_OPTR_SRAM2_PE               FLASH_OPTR_SRAM2_PE_Msk
7724  #define FLASH_OPTR_SRAM2_RST_Pos          (25U)
7725  #define FLASH_OPTR_SRAM2_RST_Msk          (0x1UL << FLASH_OPTR_SRAM2_RST_Pos)  /*!< 0x02000000 */
7726  #define FLASH_OPTR_SRAM2_RST              FLASH_OPTR_SRAM2_RST_Msk
7727  
7728  /******************  Bits definition for FLASH_PCROP1SR register  **********/
7729  #define FLASH_PCROP1SR_PCROP1_STRT_Pos    (0U)
7730  #define FLASH_PCROP1SR_PCROP1_STRT_Msk    (0xFFFFUL << FLASH_PCROP1SR_PCROP1_STRT_Pos) /*!< 0x0000FFFF */
7731  #define FLASH_PCROP1SR_PCROP1_STRT        FLASH_PCROP1SR_PCROP1_STRT_Msk
7732  
7733  /******************  Bits definition for FLASH_PCROP1ER register  ***********/
7734  #define FLASH_PCROP1ER_PCROP1_END_Pos     (0U)
7735  #define FLASH_PCROP1ER_PCROP1_END_Msk     (0xFFFFUL << FLASH_PCROP1ER_PCROP1_END_Pos) /*!< 0x0000FFFF */
7736  #define FLASH_PCROP1ER_PCROP1_END         FLASH_PCROP1ER_PCROP1_END_Msk
7737  #define FLASH_PCROP1ER_PCROP_RDP_Pos      (31U)
7738  #define FLASH_PCROP1ER_PCROP_RDP_Msk      (0x1UL << FLASH_PCROP1ER_PCROP_RDP_Pos) /*!< 0x80000000 */
7739  #define FLASH_PCROP1ER_PCROP_RDP          FLASH_PCROP1ER_PCROP_RDP_Msk
7740  
7741  /******************  Bits definition for FLASH_WRP1AR register  ***************/
7742  #define FLASH_WRP1AR_WRP1A_STRT_Pos       (0U)
7743  #define FLASH_WRP1AR_WRP1A_STRT_Msk       (0xFFUL << FLASH_WRP1AR_WRP1A_STRT_Pos) /*!< 0x000000FF */
7744  #define FLASH_WRP1AR_WRP1A_STRT           FLASH_WRP1AR_WRP1A_STRT_Msk
7745  #define FLASH_WRP1AR_WRP1A_END_Pos        (16U)
7746  #define FLASH_WRP1AR_WRP1A_END_Msk        (0xFFUL << FLASH_WRP1AR_WRP1A_END_Pos)  /*!< 0x00FF0000 */
7747  #define FLASH_WRP1AR_WRP1A_END            FLASH_WRP1AR_WRP1A_END_Msk
7748  
7749  /******************  Bits definition for FLASH_WRPB1R register  ***************/
7750  #define FLASH_WRP1BR_WRP1B_STRT_Pos       (0U)
7751  #define FLASH_WRP1BR_WRP1B_STRT_Msk       (0xFFUL << FLASH_WRP1BR_WRP1B_STRT_Pos) /*!< 0x000000FF */
7752  #define FLASH_WRP1BR_WRP1B_STRT           FLASH_WRP1BR_WRP1B_STRT_Msk
7753  #define FLASH_WRP1BR_WRP1B_END_Pos        (16U)
7754  #define FLASH_WRP1BR_WRP1B_END_Msk        (0xFFUL << FLASH_WRP1BR_WRP1B_END_Pos)  /*!< 0x00FF0000 */
7755  #define FLASH_WRP1BR_WRP1B_END            FLASH_WRP1BR_WRP1B_END_Msk
7756  
7757  /******************  Bits definition for FLASH_PCROP2SR register  **********/
7758  #define FLASH_PCROP2SR_PCROP2_STRT_Pos    (0U)
7759  #define FLASH_PCROP2SR_PCROP2_STRT_Msk    (0xFFFFUL << FLASH_PCROP2SR_PCROP2_STRT_Pos) /*!< 0x0000FFFF */
7760  #define FLASH_PCROP2SR_PCROP2_STRT        FLASH_PCROP2SR_PCROP2_STRT_Msk
7761  
7762  /******************  Bits definition for FLASH_PCROP2ER register  ***********/
7763  #define FLASH_PCROP2ER_PCROP2_END_Pos     (0U)
7764  #define FLASH_PCROP2ER_PCROP2_END_Msk     (0xFFFFUL << FLASH_PCROP2ER_PCROP2_END_Pos) /*!< 0x0000FFFF */
7765  #define FLASH_PCROP2ER_PCROP2_END         FLASH_PCROP2ER_PCROP2_END_Msk
7766  
7767  /******************  Bits definition for FLASH_WRP2AR register  ***************/
7768  #define FLASH_WRP2AR_WRP2A_STRT_Pos       (0U)
7769  #define FLASH_WRP2AR_WRP2A_STRT_Msk       (0xFFUL << FLASH_WRP2AR_WRP2A_STRT_Pos) /*!< 0x000000FF */
7770  #define FLASH_WRP2AR_WRP2A_STRT           FLASH_WRP2AR_WRP2A_STRT_Msk
7771  #define FLASH_WRP2AR_WRP2A_END_Pos        (16U)
7772  #define FLASH_WRP2AR_WRP2A_END_Msk        (0xFFUL << FLASH_WRP2AR_WRP2A_END_Pos) /*!< 0x00FF0000 */
7773  #define FLASH_WRP2AR_WRP2A_END            FLASH_WRP2AR_WRP2A_END_Msk
7774  
7775  /******************  Bits definition for FLASH_WRP2BR register  ***************/
7776  #define FLASH_WRP2BR_WRP2B_STRT_Pos       (0U)
7777  #define FLASH_WRP2BR_WRP2B_STRT_Msk       (0xFFUL << FLASH_WRP2BR_WRP2B_STRT_Pos) /*!< 0x000000FF */
7778  #define FLASH_WRP2BR_WRP2B_STRT           FLASH_WRP2BR_WRP2B_STRT_Msk
7779  #define FLASH_WRP2BR_WRP2B_END_Pos        (16U)
7780  #define FLASH_WRP2BR_WRP2B_END_Msk        (0xFFUL << FLASH_WRP2BR_WRP2B_END_Pos) /*!< 0x00FF0000 */
7781  #define FLASH_WRP2BR_WRP2B_END            FLASH_WRP2BR_WRP2B_END_Msk
7782  
7783  
7784  /******************************************************************************/
7785  /*                                                                            */
7786  /*                          Flexible Memory Controller                        */
7787  /*                                                                            */
7788  /******************************************************************************/
7789  /******************  Bit definition for FMC_BCR1 register  *******************/
7790  #define FMC_BCR1_CCLKEN_Pos        (20U)
7791  #define FMC_BCR1_CCLKEN_Msk        (0x1UL << FMC_BCR1_CCLKEN_Pos)              /*!< 0x00100000 */
7792  #define FMC_BCR1_CCLKEN            FMC_BCR1_CCLKEN_Msk                         /*!<Continous clock enable     */
7793  
7794  /******************  Bit definition for FMC_BCRx registers (x=1..4)  *********/
7795  #define FMC_BCRx_MBKEN_Pos         (0U)
7796  #define FMC_BCRx_MBKEN_Msk         (0x1UL << FMC_BCRx_MBKEN_Pos)               /*!< 0x00000001 */
7797  #define FMC_BCRx_MBKEN             FMC_BCRx_MBKEN_Msk                          /*!<Memory bank enable bit                 */
7798  #define FMC_BCRx_MUXEN_Pos         (1U)
7799  #define FMC_BCRx_MUXEN_Msk         (0x1UL << FMC_BCRx_MUXEN_Pos)               /*!< 0x00000002 */
7800  #define FMC_BCRx_MUXEN             FMC_BCRx_MUXEN_Msk                          /*!<Address/data multiplexing enable bit   */
7801  
7802  #define FMC_BCRx_MTYP_Pos          (2U)
7803  #define FMC_BCRx_MTYP_Msk          (0x3UL << FMC_BCRx_MTYP_Pos)                /*!< 0x0000000C */
7804  #define FMC_BCRx_MTYP              FMC_BCRx_MTYP_Msk                           /*!<MTYP[1:0] bits (Memory type)           */
7805  #define FMC_BCRx_MTYP_0            (0x1UL << FMC_BCRx_MTYP_Pos)                /*!< 0x00000004 */
7806  #define FMC_BCRx_MTYP_1            (0x2UL << FMC_BCRx_MTYP_Pos)                /*!< 0x00000008 */
7807  
7808  #define FMC_BCRx_MWID_Pos          (4U)
7809  #define FMC_BCRx_MWID_Msk          (0x3UL << FMC_BCRx_MWID_Pos)                /*!< 0x00000030 */
7810  #define FMC_BCRx_MWID              FMC_BCRx_MWID_Msk                           /*!<MWID[1:0] bits (Memory data bus width) */
7811  #define FMC_BCRx_MWID_0            (0x1UL << FMC_BCRx_MWID_Pos)                /*!< 0x00000010 */
7812  #define FMC_BCRx_MWID_1            (0x2UL << FMC_BCRx_MWID_Pos)                /*!< 0x00000020 */
7813  
7814  #define FMC_BCRx_FACCEN_Pos        (6U)
7815  #define FMC_BCRx_FACCEN_Msk        (0x1UL << FMC_BCRx_FACCEN_Pos)              /*!< 0x00000040 */
7816  #define FMC_BCRx_FACCEN            FMC_BCRx_FACCEN_Msk                         /*!<Flash access enable        */
7817  #define FMC_BCRx_BURSTEN_Pos       (8U)
7818  #define FMC_BCRx_BURSTEN_Msk       (0x1UL << FMC_BCRx_BURSTEN_Pos)             /*!< 0x00000100 */
7819  #define FMC_BCRx_BURSTEN           FMC_BCRx_BURSTEN_Msk                        /*!<Burst enable bit           */
7820  #define FMC_BCRx_WAITPOL_Pos       (9U)
7821  #define FMC_BCRx_WAITPOL_Msk       (0x1UL << FMC_BCRx_WAITPOL_Pos)             /*!< 0x00000200 */
7822  #define FMC_BCRx_WAITPOL           FMC_BCRx_WAITPOL_Msk                        /*!<Wait signal polarity bit   */
7823  #define FMC_BCRx_WAITCFG_Pos       (11U)
7824  #define FMC_BCRx_WAITCFG_Msk       (0x1UL << FMC_BCRx_WAITCFG_Pos)             /*!< 0x00000800 */
7825  #define FMC_BCRx_WAITCFG           FMC_BCRx_WAITCFG_Msk                        /*!<Wait timing configuration  */
7826  #define FMC_BCRx_WREN_Pos          (12U)
7827  #define FMC_BCRx_WREN_Msk          (0x1UL << FMC_BCRx_WREN_Pos)                /*!< 0x00001000 */
7828  #define FMC_BCRx_WREN              FMC_BCRx_WREN_Msk                           /*!<Write enable bit           */
7829  #define FMC_BCRx_WAITEN_Pos        (13U)
7830  #define FMC_BCRx_WAITEN_Msk        (0x1UL << FMC_BCRx_WAITEN_Pos)              /*!< 0x00002000 */
7831  #define FMC_BCRx_WAITEN            FMC_BCRx_WAITEN_Msk                         /*!<Wait enable bit            */
7832  #define FMC_BCRx_EXTMOD_Pos        (14U)
7833  #define FMC_BCRx_EXTMOD_Msk        (0x1UL << FMC_BCRx_EXTMOD_Pos)              /*!< 0x00004000 */
7834  #define FMC_BCRx_EXTMOD            FMC_BCRx_EXTMOD_Msk                         /*!<Extended mode enable       */
7835  #define FMC_BCRx_ASYNCWAIT_Pos     (15U)
7836  #define FMC_BCRx_ASYNCWAIT_Msk     (0x1UL << FMC_BCRx_ASYNCWAIT_Pos)           /*!< 0x00008000 */
7837  #define FMC_BCRx_ASYNCWAIT         FMC_BCRx_ASYNCWAIT_Msk                      /*!<Asynchronous wait          */
7838  
7839  #define FMC_BCRx_CPSIZE_Pos        (16U)
7840  #define FMC_BCRx_CPSIZE_Msk        (0x7UL << FMC_BCRx_CPSIZE_Pos)              /*!< 0x00070000 */
7841  #define FMC_BCRx_CPSIZE            FMC_BCRx_CPSIZE_Msk                         /*!<CRAM page size             */
7842  #define FMC_BCRx_CPSIZE_0          (0x1UL << FMC_BCRx_CPSIZE_Pos)              /*!< 0x00010000 */
7843  #define FMC_BCRx_CPSIZE_1          (0x2UL << FMC_BCRx_CPSIZE_Pos)              /*!< 0x00020000 */
7844  #define FMC_BCRx_CPSIZE_2          (0x4UL << FMC_BCRx_CPSIZE_Pos)              /*!< 0x00040000 */
7845  
7846  #define FMC_BCRx_CBURSTRW_Pos      (19U)
7847  #define FMC_BCRx_CBURSTRW_Msk      (0x1UL << FMC_BCRx_CBURSTRW_Pos)            /*!< 0x00080000 */
7848  #define FMC_BCRx_CBURSTRW          FMC_BCRx_CBURSTRW_Msk                       /*!<Write burst enable         */
7849  
7850  /******************  Bit definition for FMC_BTRx registers (x=1..4)  *********/
7851  #define FMC_BTRx_ADDSET_Pos        (0U)
7852  #define FMC_BTRx_ADDSET_Msk        (0xFUL << FMC_BTRx_ADDSET_Pos)              /*!< 0x0000000F */
7853  #define FMC_BTRx_ADDSET            FMC_BTRx_ADDSET_Msk                         /*!<ADDSET[3:0] bits (Address setup phase duration) */
7854  #define FMC_BTRx_ADDSET_0          (0x1UL << FMC_BTRx_ADDSET_Pos)              /*!< 0x00000001 */
7855  #define FMC_BTRx_ADDSET_1          (0x2UL << FMC_BTRx_ADDSET_Pos)              /*!< 0x00000002 */
7856  #define FMC_BTRx_ADDSET_2          (0x4UL << FMC_BTRx_ADDSET_Pos)              /*!< 0x00000004 */
7857  #define FMC_BTRx_ADDSET_3          (0x8UL << FMC_BTRx_ADDSET_Pos)              /*!< 0x00000008 */
7858  
7859  #define FMC_BTRx_ADDHLD_Pos        (4U)
7860  #define FMC_BTRx_ADDHLD_Msk        (0xFUL << FMC_BTRx_ADDHLD_Pos)              /*!< 0x000000F0 */
7861  #define FMC_BTRx_ADDHLD            FMC_BTRx_ADDHLD_Msk                         /*!<ADDHLD[3:0] bits (Address-hold phase duration)  */
7862  #define FMC_BTRx_ADDHLD_0          (0x1UL << FMC_BTRx_ADDHLD_Pos)              /*!< 0x00000010 */
7863  #define FMC_BTRx_ADDHLD_1          (0x2UL << FMC_BTRx_ADDHLD_Pos)              /*!< 0x00000020 */
7864  #define FMC_BTRx_ADDHLD_2          (0x4UL << FMC_BTRx_ADDHLD_Pos)              /*!< 0x00000040 */
7865  #define FMC_BTRx_ADDHLD_3          (0x8UL << FMC_BTRx_ADDHLD_Pos)              /*!< 0x00000080 */
7866  
7867  #define FMC_BTRx_DATAST_Pos        (8U)
7868  #define FMC_BTRx_DATAST_Msk        (0xFFUL << FMC_BTRx_DATAST_Pos)             /*!< 0x0000FF00 */
7869  #define FMC_BTRx_DATAST            FMC_BTRx_DATAST_Msk                         /*!<DATAST [3:0] bits (Data-phase duration) */
7870  #define FMC_BTRx_DATAST_0          (0x01UL << FMC_BTRx_DATAST_Pos)             /*!< 0x00000100 */
7871  #define FMC_BTRx_DATAST_1          (0x02UL << FMC_BTRx_DATAST_Pos)             /*!< 0x00000200 */
7872  #define FMC_BTRx_DATAST_2          (0x04UL << FMC_BTRx_DATAST_Pos)             /*!< 0x00000400 */
7873  #define FMC_BTRx_DATAST_3          (0x08UL << FMC_BTRx_DATAST_Pos)             /*!< 0x00000800 */
7874  #define FMC_BTRx_DATAST_4          (0x10UL << FMC_BTRx_DATAST_Pos)             /*!< 0x00001000 */
7875  #define FMC_BTRx_DATAST_5          (0x20UL << FMC_BTRx_DATAST_Pos)             /*!< 0x00002000 */
7876  #define FMC_BTRx_DATAST_6          (0x40UL << FMC_BTRx_DATAST_Pos)             /*!< 0x00004000 */
7877  #define FMC_BTRx_DATAST_7          (0x80UL << FMC_BTRx_DATAST_Pos)             /*!< 0x00008000 */
7878  
7879  #define FMC_BTRx_BUSTURN_Pos       (16U)
7880  #define FMC_BTRx_BUSTURN_Msk       (0xFUL << FMC_BTRx_BUSTURN_Pos)             /*!< 0x000F0000 */
7881  #define FMC_BTRx_BUSTURN           FMC_BTRx_BUSTURN_Msk                        /*!<BUSTURN[3:0] bits (Bus turnaround phase duration) */
7882  #define FMC_BTRx_BUSTURN_0         (0x1UL << FMC_BTRx_BUSTURN_Pos)             /*!< 0x00010000 */
7883  #define FMC_BTRx_BUSTURN_1         (0x2UL << FMC_BTRx_BUSTURN_Pos)             /*!< 0x00020000 */
7884  #define FMC_BTRx_BUSTURN_2         (0x4UL << FMC_BTRx_BUSTURN_Pos)             /*!< 0x00040000 */
7885  #define FMC_BTRx_BUSTURN_3         (0x8UL << FMC_BTRx_BUSTURN_Pos)             /*!< 0x00080000 */
7886  
7887  #define FMC_BTRx_CLKDIV_Pos        (20U)
7888  #define FMC_BTRx_CLKDIV_Msk        (0xFUL << FMC_BTRx_CLKDIV_Pos)              /*!< 0x00F00000 */
7889  #define FMC_BTRx_CLKDIV            FMC_BTRx_CLKDIV_Msk                         /*!<CLKDIV[3:0] bits (Clock divide ratio) */
7890  #define FMC_BTRx_CLKDIV_0          (0x1UL << FMC_BTRx_CLKDIV_Pos)              /*!< 0x00100000 */
7891  #define FMC_BTRx_CLKDIV_1          (0x2UL << FMC_BTRx_CLKDIV_Pos)              /*!< 0x00200000 */
7892  #define FMC_BTRx_CLKDIV_2          (0x4UL << FMC_BTRx_CLKDIV_Pos)              /*!< 0x00400000 */
7893  #define FMC_BTRx_CLKDIV_3          (0x8UL << FMC_BTRx_CLKDIV_Pos)              /*!< 0x00800000 */
7894  
7895  #define FMC_BTRx_DATLAT_Pos        (24U)
7896  #define FMC_BTRx_DATLAT_Msk        (0xFUL << FMC_BTRx_DATLAT_Pos)              /*!< 0x0F000000 */
7897  #define FMC_BTRx_DATLAT            FMC_BTRx_DATLAT_Msk                         /*!<DATLAT[3:0] bits (Data latency) */
7898  #define FMC_BTRx_DATLAT_0          (0x1UL << FMC_BTRx_DATLAT_Pos)              /*!< 0x01000000 */
7899  #define FMC_BTRx_DATLAT_1          (0x2UL << FMC_BTRx_DATLAT_Pos)              /*!< 0x02000000 */
7900  #define FMC_BTRx_DATLAT_2          (0x4UL << FMC_BTRx_DATLAT_Pos)              /*!< 0x04000000 */
7901  #define FMC_BTRx_DATLAT_3          (0x8UL << FMC_BTRx_DATLAT_Pos)              /*!< 0x08000000 */
7902  
7903  #define FMC_BTRx_ACCMOD_Pos        (28U)
7904  #define FMC_BTRx_ACCMOD_Msk        (0x3UL << FMC_BTRx_ACCMOD_Pos)              /*!< 0x30000000 */
7905  #define FMC_BTRx_ACCMOD            FMC_BTRx_ACCMOD_Msk                         /*!<ACCMOD[1:0] bits (Access mode) */
7906  #define FMC_BTRx_ACCMOD_0          (0x1UL << FMC_BTRx_ACCMOD_Pos)              /*!< 0x10000000 */
7907  #define FMC_BTRx_ACCMOD_1          (0x2UL << FMC_BTRx_ACCMOD_Pos)              /*!< 0x20000000 */
7908  
7909  /******************  Bit definition for FMC_BWTRx registers (x=1..4)  *********/
7910  #define FMC_BWTRx_ADDSET_Pos       (0U)
7911  #define FMC_BWTRx_ADDSET_Msk       (0xFUL << FMC_BWTRx_ADDSET_Pos)             /*!< 0x0000000F */
7912  #define FMC_BWTRx_ADDSET           FMC_BWTRx_ADDSET_Msk                        /*!<ADDSET[3:0] bits (Address setup phase duration) */
7913  #define FMC_BWTRx_ADDSET_0         (0x1UL << FMC_BWTRx_ADDSET_Pos)             /*!< 0x00000001 */
7914  #define FMC_BWTRx_ADDSET_1         (0x2UL << FMC_BWTRx_ADDSET_Pos)             /*!< 0x00000002 */
7915  #define FMC_BWTRx_ADDSET_2         (0x4UL << FMC_BWTRx_ADDSET_Pos)             /*!< 0x00000004 */
7916  #define FMC_BWTRx_ADDSET_3         (0x8UL << FMC_BWTRx_ADDSET_Pos)             /*!< 0x00000008 */
7917  
7918  #define FMC_BWTRx_ADDHLD_Pos       (4U)
7919  #define FMC_BWTRx_ADDHLD_Msk       (0xFUL << FMC_BWTRx_ADDHLD_Pos)             /*!< 0x000000F0 */
7920  #define FMC_BWTRx_ADDHLD           FMC_BWTRx_ADDHLD_Msk                        /*!<ADDHLD[3:0] bits (Address-hold phase duration) */
7921  #define FMC_BWTRx_ADDHLD_0         (0x1UL << FMC_BWTRx_ADDHLD_Pos)             /*!< 0x00000010 */
7922  #define FMC_BWTRx_ADDHLD_1         (0x2UL << FMC_BWTRx_ADDHLD_Pos)             /*!< 0x00000020 */
7923  #define FMC_BWTRx_ADDHLD_2         (0x4UL << FMC_BWTRx_ADDHLD_Pos)             /*!< 0x00000040 */
7924  #define FMC_BWTRx_ADDHLD_3         (0x8UL << FMC_BWTRx_ADDHLD_Pos)             /*!< 0x00000080 */
7925  
7926  #define FMC_BWTRx_DATAST_Pos       (8U)
7927  #define FMC_BWTRx_DATAST_Msk       (0xFFUL << FMC_BWTRx_DATAST_Pos)            /*!< 0x0000FF00 */
7928  #define FMC_BWTRx_DATAST           FMC_BWTRx_DATAST_Msk                        /*!<DATAST [3:0] bits (Data-phase duration) */
7929  #define FMC_BWTRx_DATAST_0         (0x01UL << FMC_BWTRx_DATAST_Pos)            /*!< 0x00000100 */
7930  #define FMC_BWTRx_DATAST_1         (0x02UL << FMC_BWTRx_DATAST_Pos)            /*!< 0x00000200 */
7931  #define FMC_BWTRx_DATAST_2         (0x04UL << FMC_BWTRx_DATAST_Pos)            /*!< 0x00000400 */
7932  #define FMC_BWTRx_DATAST_3         (0x08UL << FMC_BWTRx_DATAST_Pos)            /*!< 0x00000800 */
7933  #define FMC_BWTRx_DATAST_4         (0x10UL << FMC_BWTRx_DATAST_Pos)            /*!< 0x00001000 */
7934  #define FMC_BWTRx_DATAST_5         (0x20UL << FMC_BWTRx_DATAST_Pos)            /*!< 0x00002000 */
7935  #define FMC_BWTRx_DATAST_6         (0x40UL << FMC_BWTRx_DATAST_Pos)            /*!< 0x00004000 */
7936  #define FMC_BWTRx_DATAST_7         (0x80UL << FMC_BWTRx_DATAST_Pos)            /*!< 0x00008000 */
7937  
7938  #define FMC_BWTRx_BUSTURN_Pos      (16U)
7939  #define FMC_BWTRx_BUSTURN_Msk      (0xFUL << FMC_BWTRx_BUSTURN_Pos)            /*!< 0x000F0000 */
7940  #define FMC_BWTRx_BUSTURN          FMC_BWTRx_BUSTURN_Msk                       /*!<BUSTURN[3:0] bits (Bus turnaround phase duration) */
7941  #define FMC_BWTRx_BUSTURN_0        (0x1UL << FMC_BWTRx_BUSTURN_Pos)            /*!< 0x00010000 */
7942  #define FMC_BWTRx_BUSTURN_1        (0x2UL << FMC_BWTRx_BUSTURN_Pos)            /*!< 0x00020000 */
7943  #define FMC_BWTRx_BUSTURN_2        (0x4UL << FMC_BWTRx_BUSTURN_Pos)            /*!< 0x00040000 */
7944  #define FMC_BWTRx_BUSTURN_3        (0x8UL << FMC_BWTRx_BUSTURN_Pos)            /*!< 0x00080000 */
7945  
7946  #define FMC_BWTRx_ACCMOD_Pos       (28U)
7947  #define FMC_BWTRx_ACCMOD_Msk       (0x3UL << FMC_BWTRx_ACCMOD_Pos)             /*!< 0x30000000 */
7948  #define FMC_BWTRx_ACCMOD           FMC_BWTRx_ACCMOD_Msk                        /*!<ACCMOD[1:0] bits (Access mode) */
7949  #define FMC_BWTRx_ACCMOD_0         (0x1UL << FMC_BWTRx_ACCMOD_Pos)             /*!< 0x10000000 */
7950  #define FMC_BWTRx_ACCMOD_1         (0x2UL << FMC_BWTRx_ACCMOD_Pos)             /*!< 0x20000000 */
7951  
7952  /******************  Bit definition for FMC_PCR register  ********************/
7953  #define FMC_PCR_PWAITEN_Pos        (1U)
7954  #define FMC_PCR_PWAITEN_Msk        (0x1UL << FMC_PCR_PWAITEN_Pos)              /*!< 0x00000002 */
7955  #define FMC_PCR_PWAITEN            FMC_PCR_PWAITEN_Msk                         /*!<Wait feature enable bit                   */
7956  #define FMC_PCR_PBKEN_Pos          (2U)
7957  #define FMC_PCR_PBKEN_Msk          (0x1UL << FMC_PCR_PBKEN_Pos)                /*!< 0x00000004 */
7958  #define FMC_PCR_PBKEN              FMC_PCR_PBKEN_Msk                           /*!<NAND Flash memory bank enable bit */
7959  #define FMC_PCR_PTYP_Pos           (3U)
7960  #define FMC_PCR_PTYP_Msk           (0x1UL << FMC_PCR_PTYP_Pos)                 /*!< 0x00000008 */
7961  #define FMC_PCR_PTYP               FMC_PCR_PTYP_Msk                            /*!<Memory type                               */
7962  
7963  #define FMC_PCR_PWID_Pos           (4U)
7964  #define FMC_PCR_PWID_Msk           (0x3UL << FMC_PCR_PWID_Pos)                 /*!< 0x00000030 */
7965  #define FMC_PCR_PWID               FMC_PCR_PWID_Msk                            /*!<PWID[1:0] bits (NAND Flash databus width) */
7966  #define FMC_PCR_PWID_0             (0x1UL << FMC_PCR_PWID_Pos)                 /*!< 0x00000010 */
7967  #define FMC_PCR_PWID_1             (0x2UL << FMC_PCR_PWID_Pos)                 /*!< 0x00000020 */
7968  
7969  #define FMC_PCR_ECCEN_Pos          (6U)
7970  #define FMC_PCR_ECCEN_Msk          (0x1UL << FMC_PCR_ECCEN_Pos)                /*!< 0x00000040 */
7971  #define FMC_PCR_ECCEN              FMC_PCR_ECCEN_Msk                           /*!<ECC computation logic enable bit          */
7972  
7973  #define FMC_PCR_TCLR_Pos           (9U)
7974  #define FMC_PCR_TCLR_Msk           (0xFUL << FMC_PCR_TCLR_Pos)                 /*!< 0x00001E00 */
7975  #define FMC_PCR_TCLR               FMC_PCR_TCLR_Msk                            /*!<TCLR[3:0] bits (CLE to RE delay)          */
7976  #define FMC_PCR_TCLR_0             (0x1UL << FMC_PCR_TCLR_Pos)                 /*!< 0x00000200 */
7977  #define FMC_PCR_TCLR_1             (0x2UL << FMC_PCR_TCLR_Pos)                 /*!< 0x00000400 */
7978  #define FMC_PCR_TCLR_2             (0x4UL << FMC_PCR_TCLR_Pos)                 /*!< 0x00000800 */
7979  #define FMC_PCR_TCLR_3             (0x8UL << FMC_PCR_TCLR_Pos)                 /*!< 0x00001000 */
7980  
7981  #define FMC_PCR_TAR_Pos            (13U)
7982  #define FMC_PCR_TAR_Msk            (0xFUL << FMC_PCR_TAR_Pos)                  /*!< 0x0001E000 */
7983  #define FMC_PCR_TAR                FMC_PCR_TAR_Msk                             /*!<TAR[3:0] bits (ALE to RE delay)           */
7984  #define FMC_PCR_TAR_0              (0x1UL << FMC_PCR_TAR_Pos)                  /*!< 0x00002000 */
7985  #define FMC_PCR_TAR_1              (0x2UL << FMC_PCR_TAR_Pos)                  /*!< 0x00004000 */
7986  #define FMC_PCR_TAR_2              (0x4UL << FMC_PCR_TAR_Pos)                  /*!< 0x00008000 */
7987  #define FMC_PCR_TAR_3              (0x8UL << FMC_PCR_TAR_Pos)                  /*!< 0x00010000 */
7988  
7989  #define FMC_PCR_ECCPS_Pos          (17U)
7990  #define FMC_PCR_ECCPS_Msk          (0x7UL << FMC_PCR_ECCPS_Pos)                /*!< 0x000E0000 */
7991  #define FMC_PCR_ECCPS              FMC_PCR_ECCPS_Msk                           /*!<ECCPS[1:0] bits (ECC page size)           */
7992  #define FMC_PCR_ECCPS_0            (0x1UL << FMC_PCR_ECCPS_Pos)                /*!< 0x00020000 */
7993  #define FMC_PCR_ECCPS_1            (0x2UL << FMC_PCR_ECCPS_Pos)                /*!< 0x00040000 */
7994  #define FMC_PCR_ECCPS_2            (0x4UL << FMC_PCR_ECCPS_Pos)                /*!< 0x00080000 */
7995  
7996  /*******************  Bit definition for FMC_SR register  ********************/
7997  #define FMC_SR_IRS_Pos             (0U)
7998  #define FMC_SR_IRS_Msk             (0x1UL << FMC_SR_IRS_Pos)                   /*!< 0x00000001 */
7999  #define FMC_SR_IRS                 FMC_SR_IRS_Msk                              /*!<Interrupt Rising Edge status                */
8000  #define FMC_SR_ILS_Pos             (1U)
8001  #define FMC_SR_ILS_Msk             (0x1UL << FMC_SR_ILS_Pos)                   /*!< 0x00000002 */
8002  #define FMC_SR_ILS                 FMC_SR_ILS_Msk                              /*!<Interrupt Level status                      */
8003  #define FMC_SR_IFS_Pos             (2U)
8004  #define FMC_SR_IFS_Msk             (0x1UL << FMC_SR_IFS_Pos)                   /*!< 0x00000004 */
8005  #define FMC_SR_IFS                 FMC_SR_IFS_Msk                              /*!<Interrupt Falling Edge status               */
8006  #define FMC_SR_IREN_Pos            (3U)
8007  #define FMC_SR_IREN_Msk            (0x1UL << FMC_SR_IREN_Pos)                  /*!< 0x00000008 */
8008  #define FMC_SR_IREN                FMC_SR_IREN_Msk                             /*!<Interrupt Rising Edge detection Enable bit  */
8009  #define FMC_SR_ILEN_Pos            (4U)
8010  #define FMC_SR_ILEN_Msk            (0x1UL << FMC_SR_ILEN_Pos)                  /*!< 0x00000010 */
8011  #define FMC_SR_ILEN                FMC_SR_ILEN_Msk                             /*!<Interrupt Level detection Enable bit        */
8012  #define FMC_SR_IFEN_Pos            (5U)
8013  #define FMC_SR_IFEN_Msk            (0x1UL << FMC_SR_IFEN_Pos)                  /*!< 0x00000020 */
8014  #define FMC_SR_IFEN                FMC_SR_IFEN_Msk                             /*!<Interrupt Falling Edge detection Enable bit */
8015  #define FMC_SR_FEMPT_Pos           (6U)
8016  #define FMC_SR_FEMPT_Msk           (0x1UL << FMC_SR_FEMPT_Pos)                 /*!< 0x00000040 */
8017  #define FMC_SR_FEMPT               FMC_SR_FEMPT_Msk                            /*!<FIFO empty                                  */
8018  
8019  /******************  Bit definition for FMC_PMEM register  ******************/
8020  #define FMC_PMEM_MEMSET_Pos        (0U)
8021  #define FMC_PMEM_MEMSET_Msk        (0xFFUL << FMC_PMEM_MEMSET_Pos)             /*!< 0x000000FF */
8022  #define FMC_PMEM_MEMSET            FMC_PMEM_MEMSET_Msk                         /*!<MEMSET[7:0] bits (Common memory setup time) */
8023  #define FMC_PMEM_MEMSET_0          (0x01UL << FMC_PMEM_MEMSET_Pos)             /*!< 0x00000001 */
8024  #define FMC_PMEM_MEMSET_1          (0x02UL << FMC_PMEM_MEMSET_Pos)             /*!< 0x00000002 */
8025  #define FMC_PMEM_MEMSET_2          (0x04UL << FMC_PMEM_MEMSET_Pos)             /*!< 0x00000004 */
8026  #define FMC_PMEM_MEMSET_3          (0x08UL << FMC_PMEM_MEMSET_Pos)             /*!< 0x00000008 */
8027  #define FMC_PMEM_MEMSET_4          (0x10UL << FMC_PMEM_MEMSET_Pos)             /*!< 0x00000010 */
8028  #define FMC_PMEM_MEMSET_5          (0x20UL << FMC_PMEM_MEMSET_Pos)             /*!< 0x00000020 */
8029  #define FMC_PMEM_MEMSET_6          (0x40UL << FMC_PMEM_MEMSET_Pos)             /*!< 0x00000040 */
8030  #define FMC_PMEM_MEMSET_7          (0x80UL << FMC_PMEM_MEMSET_Pos)             /*!< 0x00000080 */
8031  
8032  #define FMC_PMEM_MEMWAIT_Pos       (8U)
8033  #define FMC_PMEM_MEMWAIT_Msk       (0xFFUL << FMC_PMEM_MEMWAIT_Pos)            /*!< 0x0000FF00 */
8034  #define FMC_PMEM_MEMWAIT           FMC_PMEM_MEMWAIT_Msk                        /*!<MEMWAIT[7:0] bits (Common memory wait time) */
8035  #define FMC_PMEM_MEMWAIT_0         (0x01UL << FMC_PMEM_MEMWAIT_Pos)            /*!< 0x00000100 */
8036  #define FMC_PMEM_MEMWAIT_1         (0x02UL << FMC_PMEM_MEMWAIT_Pos)            /*!< 0x00000200 */
8037  #define FMC_PMEM_MEMWAIT_2         (0x04UL << FMC_PMEM_MEMWAIT_Pos)            /*!< 0x00000400 */
8038  #define FMC_PMEM_MEMWAIT_3         (0x08UL << FMC_PMEM_MEMWAIT_Pos)            /*!< 0x00000800 */
8039  #define FMC_PMEM_MEMWAIT_4         (0x10UL << FMC_PMEM_MEMWAIT_Pos)            /*!< 0x00001000 */
8040  #define FMC_PMEM_MEMWAIT_5         (0x20UL << FMC_PMEM_MEMWAIT_Pos)            /*!< 0x00002000 */
8041  #define FMC_PMEM_MEMWAIT_6         (0x40UL << FMC_PMEM_MEMWAIT_Pos)            /*!< 0x00004000 */
8042  #define FMC_PMEM_MEMWAIT_7         (0x80UL << FMC_PMEM_MEMWAIT_Pos)            /*!< 0x00008000 */
8043  
8044  #define FMC_PMEM_MEMHOLD_Pos       (16U)
8045  #define FMC_PMEM_MEMHOLD_Msk       (0xFFUL << FMC_PMEM_MEMHOLD_Pos)            /*!< 0x00FF0000 */
8046  #define FMC_PMEM_MEMHOLD           FMC_PMEM_MEMHOLD_Msk                        /*!<MEMHOLD[7:0] bits (Common memory hold time) */
8047  #define FMC_PMEM_MEMHOLD_0         (0x01UL << FMC_PMEM_MEMHOLD_Pos)            /*!< 0x00010000 */
8048  #define FMC_PMEM_MEMHOLD_1         (0x02UL << FMC_PMEM_MEMHOLD_Pos)            /*!< 0x00020000 */
8049  #define FMC_PMEM_MEMHOLD_2         (0x04UL << FMC_PMEM_MEMHOLD_Pos)            /*!< 0x00040000 */
8050  #define FMC_PMEM_MEMHOLD_3         (0x08UL << FMC_PMEM_MEMHOLD_Pos)            /*!< 0x00080000 */
8051  #define FMC_PMEM_MEMHOLD_4         (0x10UL << FMC_PMEM_MEMHOLD_Pos)            /*!< 0x00100000 */
8052  #define FMC_PMEM_MEMHOLD_5         (0x20UL << FMC_PMEM_MEMHOLD_Pos)            /*!< 0x00200000 */
8053  #define FMC_PMEM_MEMHOLD_6         (0x40UL << FMC_PMEM_MEMHOLD_Pos)            /*!< 0x00400000 */
8054  #define FMC_PMEM_MEMHOLD_7         (0x80UL << FMC_PMEM_MEMHOLD_Pos)            /*!< 0x00800000 */
8055  
8056  #define FMC_PMEM_MEMHIZ_Pos        (24U)
8057  #define FMC_PMEM_MEMHIZ_Msk        (0xFFUL << FMC_PMEM_MEMHIZ_Pos)             /*!< 0xFF000000 */
8058  #define FMC_PMEM_MEMHIZ            FMC_PMEM_MEMHIZ_Msk                         /*!<MEMHIZ[7:0] bits (Common memory databus HiZ time) */
8059  #define FMC_PMEM_MEMHIZ_0          (0x01UL << FMC_PMEM_MEMHIZ_Pos)             /*!< 0x01000000 */
8060  #define FMC_PMEM_MEMHIZ_1          (0x02UL << FMC_PMEM_MEMHIZ_Pos)             /*!< 0x02000000 */
8061  #define FMC_PMEM_MEMHIZ_2          (0x04UL << FMC_PMEM_MEMHIZ_Pos)             /*!< 0x04000000 */
8062  #define FMC_PMEM_MEMHIZ_3          (0x08UL << FMC_PMEM_MEMHIZ_Pos)             /*!< 0x08000000 */
8063  #define FMC_PMEM_MEMHIZ_4          (0x10UL << FMC_PMEM_MEMHIZ_Pos)             /*!< 0x10000000 */
8064  #define FMC_PMEM_MEMHIZ_5          (0x20UL << FMC_PMEM_MEMHIZ_Pos)             /*!< 0x20000000 */
8065  #define FMC_PMEM_MEMHIZ_6          (0x40UL << FMC_PMEM_MEMHIZ_Pos)             /*!< 0x40000000 */
8066  #define FMC_PMEM_MEMHIZ_7          (0x80UL << FMC_PMEM_MEMHIZ_Pos)             /*!< 0x80000000 */
8067  
8068  /******************  Bit definition for FMC_PATT register  *******************/
8069  #define FMC_PATT_ATTSET_Pos        (0U)
8070  #define FMC_PATT_ATTSET_Msk        (0xFFUL << FMC_PATT_ATTSET_Pos)             /*!< 0x000000FF */
8071  #define FMC_PATT_ATTSET            FMC_PATT_ATTSET_Msk                         /*!<ATTSET[7:0] bits (Attribute memory setup time) */
8072  #define FMC_PATT_ATTSET_0          (0x01UL << FMC_PATT_ATTSET_Pos)             /*!< 0x00000001 */
8073  #define FMC_PATT_ATTSET_1          (0x02UL << FMC_PATT_ATTSET_Pos)             /*!< 0x00000002 */
8074  #define FMC_PATT_ATTSET_2          (0x04UL << FMC_PATT_ATTSET_Pos)             /*!< 0x00000004 */
8075  #define FMC_PATT_ATTSET_3          (0x08UL << FMC_PATT_ATTSET_Pos)             /*!< 0x00000008 */
8076  #define FMC_PATT_ATTSET_4          (0x10UL << FMC_PATT_ATTSET_Pos)             /*!< 0x00000010 */
8077  #define FMC_PATT_ATTSET_5          (0x20UL << FMC_PATT_ATTSET_Pos)             /*!< 0x00000020 */
8078  #define FMC_PATT_ATTSET_6          (0x40UL << FMC_PATT_ATTSET_Pos)             /*!< 0x00000040 */
8079  #define FMC_PATT_ATTSET_7          (0x80UL << FMC_PATT_ATTSET_Pos)             /*!< 0x00000080 */
8080  
8081  #define FMC_PATT_ATTWAIT_Pos       (8U)
8082  #define FMC_PATT_ATTWAIT_Msk       (0xFFUL << FMC_PATT_ATTWAIT_Pos)            /*!< 0x0000FF00 */
8083  #define FMC_PATT_ATTWAIT           FMC_PATT_ATTWAIT_Msk                        /*!<ATTWAIT[7:0] bits (Attribute memory wait time) */
8084  #define FMC_PATT_ATTWAIT_0         (0x01UL << FMC_PATT_ATTWAIT_Pos)            /*!< 0x00000100 */
8085  #define FMC_PATT_ATTWAIT_1         (0x02UL << FMC_PATT_ATTWAIT_Pos)            /*!< 0x00000200 */
8086  #define FMC_PATT_ATTWAIT_2         (0x04UL << FMC_PATT_ATTWAIT_Pos)            /*!< 0x00000400 */
8087  #define FMC_PATT_ATTWAIT_3         (0x08UL << FMC_PATT_ATTWAIT_Pos)            /*!< 0x00000800 */
8088  #define FMC_PATT_ATTWAIT_4         (0x10UL << FMC_PATT_ATTWAIT_Pos)            /*!< 0x00001000 */
8089  #define FMC_PATT_ATTWAIT_5         (0x20UL << FMC_PATT_ATTWAIT_Pos)            /*!< 0x00002000 */
8090  #define FMC_PATT_ATTWAIT_6         (0x40UL << FMC_PATT_ATTWAIT_Pos)            /*!< 0x00004000 */
8091  #define FMC_PATT_ATTWAIT_7         (0x80UL << FMC_PATT_ATTWAIT_Pos)            /*!< 0x00008000 */
8092  
8093  #define FMC_PATT_ATTHOLD_Pos       (16U)
8094  #define FMC_PATT_ATTHOLD_Msk       (0xFFUL << FMC_PATT_ATTHOLD_Pos)            /*!< 0x00FF0000 */
8095  #define FMC_PATT_ATTHOLD           FMC_PATT_ATTHOLD_Msk                        /*!<ATTHOLD[7:0] bits (Attribute memory hold time) */
8096  #define FMC_PATT_ATTHOLD_0         (0x01UL << FMC_PATT_ATTHOLD_Pos)            /*!< 0x00010000 */
8097  #define FMC_PATT_ATTHOLD_1         (0x02UL << FMC_PATT_ATTHOLD_Pos)            /*!< 0x00020000 */
8098  #define FMC_PATT_ATTHOLD_2         (0x04UL << FMC_PATT_ATTHOLD_Pos)            /*!< 0x00040000 */
8099  #define FMC_PATT_ATTHOLD_3         (0x08UL << FMC_PATT_ATTHOLD_Pos)            /*!< 0x00080000 */
8100  #define FMC_PATT_ATTHOLD_4         (0x10UL << FMC_PATT_ATTHOLD_Pos)            /*!< 0x00100000 */
8101  #define FMC_PATT_ATTHOLD_5         (0x20UL << FMC_PATT_ATTHOLD_Pos)            /*!< 0x00200000 */
8102  #define FMC_PATT_ATTHOLD_6         (0x40UL << FMC_PATT_ATTHOLD_Pos)            /*!< 0x00400000 */
8103  #define FMC_PATT_ATTHOLD_7         (0x80UL << FMC_PATT_ATTHOLD_Pos)            /*!< 0x00800000 */
8104  
8105  #define FMC_PATT_ATTHIZ_Pos        (24U)
8106  #define FMC_PATT_ATTHIZ_Msk        (0xFFUL << FMC_PATT_ATTHIZ_Pos)             /*!< 0xFF000000 */
8107  #define FMC_PATT_ATTHIZ            FMC_PATT_ATTHIZ_Msk                         /*!<ATTHIZ[7:0] bits (Attribute memory databus HiZ time) */
8108  #define FMC_PATT_ATTHIZ_0          (0x01UL << FMC_PATT_ATTHIZ_Pos)             /*!< 0x01000000 */
8109  #define FMC_PATT_ATTHIZ_1          (0x02UL << FMC_PATT_ATTHIZ_Pos)             /*!< 0x02000000 */
8110  #define FMC_PATT_ATTHIZ_2          (0x04UL << FMC_PATT_ATTHIZ_Pos)             /*!< 0x04000000 */
8111  #define FMC_PATT_ATTHIZ_3          (0x08UL << FMC_PATT_ATTHIZ_Pos)             /*!< 0x08000000 */
8112  #define FMC_PATT_ATTHIZ_4          (0x10UL << FMC_PATT_ATTHIZ_Pos)             /*!< 0x10000000 */
8113  #define FMC_PATT_ATTHIZ_5          (0x20UL << FMC_PATT_ATTHIZ_Pos)             /*!< 0x20000000 */
8114  #define FMC_PATT_ATTHIZ_6          (0x40UL << FMC_PATT_ATTHIZ_Pos)             /*!< 0x40000000 */
8115  #define FMC_PATT_ATTHIZ_7          (0x80UL << FMC_PATT_ATTHIZ_Pos)             /*!< 0x80000000 */
8116  
8117  /******************  Bit definition for FMC_ECCR register  *******************/
8118  #define FMC_ECCR_ECC_Pos           (0U)
8119  #define FMC_ECCR_ECC_Msk           (0xFFFFFFFFUL << FMC_ECCR_ECC_Pos)          /*!< 0xFFFFFFFF */
8120  #define FMC_ECCR_ECC               FMC_ECCR_ECC_Msk                            /*!<ECC result */
8121  
8122  /******************************************************************************/
8123  /*                                                                            */
8124  /*                       General Purpose IOs (GPIO)                           */
8125  /*                                                                            */
8126  /******************************************************************************/
8127  /******************  Bits definition for GPIO_MODER register  *****************/
8128  #define GPIO_MODER_MODE0_Pos           (0U)
8129  #define GPIO_MODER_MODE0_Msk           (0x3UL << GPIO_MODER_MODE0_Pos)         /*!< 0x00000003 */
8130  #define GPIO_MODER_MODE0               GPIO_MODER_MODE0_Msk
8131  #define GPIO_MODER_MODE0_0             (0x1UL << GPIO_MODER_MODE0_Pos)         /*!< 0x00000001 */
8132  #define GPIO_MODER_MODE0_1             (0x2UL << GPIO_MODER_MODE0_Pos)         /*!< 0x00000002 */
8133  #define GPIO_MODER_MODE1_Pos           (2U)
8134  #define GPIO_MODER_MODE1_Msk           (0x3UL << GPIO_MODER_MODE1_Pos)         /*!< 0x0000000C */
8135  #define GPIO_MODER_MODE1               GPIO_MODER_MODE1_Msk
8136  #define GPIO_MODER_MODE1_0             (0x1UL << GPIO_MODER_MODE1_Pos)         /*!< 0x00000004 */
8137  #define GPIO_MODER_MODE1_1             (0x2UL << GPIO_MODER_MODE1_Pos)         /*!< 0x00000008 */
8138  #define GPIO_MODER_MODE2_Pos           (4U)
8139  #define GPIO_MODER_MODE2_Msk           (0x3UL << GPIO_MODER_MODE2_Pos)         /*!< 0x00000030 */
8140  #define GPIO_MODER_MODE2               GPIO_MODER_MODE2_Msk
8141  #define GPIO_MODER_MODE2_0             (0x1UL << GPIO_MODER_MODE2_Pos)         /*!< 0x00000010 */
8142  #define GPIO_MODER_MODE2_1             (0x2UL << GPIO_MODER_MODE2_Pos)         /*!< 0x00000020 */
8143  #define GPIO_MODER_MODE3_Pos           (6U)
8144  #define GPIO_MODER_MODE3_Msk           (0x3UL << GPIO_MODER_MODE3_Pos)         /*!< 0x000000C0 */
8145  #define GPIO_MODER_MODE3               GPIO_MODER_MODE3_Msk
8146  #define GPIO_MODER_MODE3_0             (0x1UL << GPIO_MODER_MODE3_Pos)         /*!< 0x00000040 */
8147  #define GPIO_MODER_MODE3_1             (0x2UL << GPIO_MODER_MODE3_Pos)         /*!< 0x00000080 */
8148  #define GPIO_MODER_MODE4_Pos           (8U)
8149  #define GPIO_MODER_MODE4_Msk           (0x3UL << GPIO_MODER_MODE4_Pos)         /*!< 0x00000300 */
8150  #define GPIO_MODER_MODE4               GPIO_MODER_MODE4_Msk
8151  #define GPIO_MODER_MODE4_0             (0x1UL << GPIO_MODER_MODE4_Pos)         /*!< 0x00000100 */
8152  #define GPIO_MODER_MODE4_1             (0x2UL << GPIO_MODER_MODE4_Pos)         /*!< 0x00000200 */
8153  #define GPIO_MODER_MODE5_Pos           (10U)
8154  #define GPIO_MODER_MODE5_Msk           (0x3UL << GPIO_MODER_MODE5_Pos)         /*!< 0x00000C00 */
8155  #define GPIO_MODER_MODE5               GPIO_MODER_MODE5_Msk
8156  #define GPIO_MODER_MODE5_0             (0x1UL << GPIO_MODER_MODE5_Pos)         /*!< 0x00000400 */
8157  #define GPIO_MODER_MODE5_1             (0x2UL << GPIO_MODER_MODE5_Pos)         /*!< 0x00000800 */
8158  #define GPIO_MODER_MODE6_Pos           (12U)
8159  #define GPIO_MODER_MODE6_Msk           (0x3UL << GPIO_MODER_MODE6_Pos)         /*!< 0x00003000 */
8160  #define GPIO_MODER_MODE6               GPIO_MODER_MODE6_Msk
8161  #define GPIO_MODER_MODE6_0             (0x1UL << GPIO_MODER_MODE6_Pos)         /*!< 0x00001000 */
8162  #define GPIO_MODER_MODE6_1             (0x2UL << GPIO_MODER_MODE6_Pos)         /*!< 0x00002000 */
8163  #define GPIO_MODER_MODE7_Pos           (14U)
8164  #define GPIO_MODER_MODE7_Msk           (0x3UL << GPIO_MODER_MODE7_Pos)         /*!< 0x0000C000 */
8165  #define GPIO_MODER_MODE7               GPIO_MODER_MODE7_Msk
8166  #define GPIO_MODER_MODE7_0             (0x1UL << GPIO_MODER_MODE7_Pos)         /*!< 0x00004000 */
8167  #define GPIO_MODER_MODE7_1             (0x2UL << GPIO_MODER_MODE7_Pos)         /*!< 0x00008000 */
8168  #define GPIO_MODER_MODE8_Pos           (16U)
8169  #define GPIO_MODER_MODE8_Msk           (0x3UL << GPIO_MODER_MODE8_Pos)         /*!< 0x00030000 */
8170  #define GPIO_MODER_MODE8               GPIO_MODER_MODE8_Msk
8171  #define GPIO_MODER_MODE8_0             (0x1UL << GPIO_MODER_MODE8_Pos)         /*!< 0x00010000 */
8172  #define GPIO_MODER_MODE8_1             (0x2UL << GPIO_MODER_MODE8_Pos)         /*!< 0x00020000 */
8173  #define GPIO_MODER_MODE9_Pos           (18U)
8174  #define GPIO_MODER_MODE9_Msk           (0x3UL << GPIO_MODER_MODE9_Pos)         /*!< 0x000C0000 */
8175  #define GPIO_MODER_MODE9               GPIO_MODER_MODE9_Msk
8176  #define GPIO_MODER_MODE9_0             (0x1UL << GPIO_MODER_MODE9_Pos)         /*!< 0x00040000 */
8177  #define GPIO_MODER_MODE9_1             (0x2UL << GPIO_MODER_MODE9_Pos)         /*!< 0x00080000 */
8178  #define GPIO_MODER_MODE10_Pos          (20U)
8179  #define GPIO_MODER_MODE10_Msk          (0x3UL << GPIO_MODER_MODE10_Pos)        /*!< 0x00300000 */
8180  #define GPIO_MODER_MODE10              GPIO_MODER_MODE10_Msk
8181  #define GPIO_MODER_MODE10_0            (0x1UL << GPIO_MODER_MODE10_Pos)        /*!< 0x00100000 */
8182  #define GPIO_MODER_MODE10_1            (0x2UL << GPIO_MODER_MODE10_Pos)        /*!< 0x00200000 */
8183  #define GPIO_MODER_MODE11_Pos          (22U)
8184  #define GPIO_MODER_MODE11_Msk          (0x3UL << GPIO_MODER_MODE11_Pos)        /*!< 0x00C00000 */
8185  #define GPIO_MODER_MODE11              GPIO_MODER_MODE11_Msk
8186  #define GPIO_MODER_MODE11_0            (0x1UL << GPIO_MODER_MODE11_Pos)        /*!< 0x00400000 */
8187  #define GPIO_MODER_MODE11_1            (0x2UL << GPIO_MODER_MODE11_Pos)        /*!< 0x00800000 */
8188  #define GPIO_MODER_MODE12_Pos          (24U)
8189  #define GPIO_MODER_MODE12_Msk          (0x3UL << GPIO_MODER_MODE12_Pos)        /*!< 0x03000000 */
8190  #define GPIO_MODER_MODE12              GPIO_MODER_MODE12_Msk
8191  #define GPIO_MODER_MODE12_0            (0x1UL << GPIO_MODER_MODE12_Pos)        /*!< 0x01000000 */
8192  #define GPIO_MODER_MODE12_1            (0x2UL << GPIO_MODER_MODE12_Pos)        /*!< 0x02000000 */
8193  #define GPIO_MODER_MODE13_Pos          (26U)
8194  #define GPIO_MODER_MODE13_Msk          (0x3UL << GPIO_MODER_MODE13_Pos)        /*!< 0x0C000000 */
8195  #define GPIO_MODER_MODE13              GPIO_MODER_MODE13_Msk
8196  #define GPIO_MODER_MODE13_0            (0x1UL << GPIO_MODER_MODE13_Pos)        /*!< 0x04000000 */
8197  #define GPIO_MODER_MODE13_1            (0x2UL << GPIO_MODER_MODE13_Pos)        /*!< 0x08000000 */
8198  #define GPIO_MODER_MODE14_Pos          (28U)
8199  #define GPIO_MODER_MODE14_Msk          (0x3UL << GPIO_MODER_MODE14_Pos)        /*!< 0x30000000 */
8200  #define GPIO_MODER_MODE14              GPIO_MODER_MODE14_Msk
8201  #define GPIO_MODER_MODE14_0            (0x1UL << GPIO_MODER_MODE14_Pos)        /*!< 0x10000000 */
8202  #define GPIO_MODER_MODE14_1            (0x2UL << GPIO_MODER_MODE14_Pos)        /*!< 0x20000000 */
8203  #define GPIO_MODER_MODE15_Pos          (30U)
8204  #define GPIO_MODER_MODE15_Msk          (0x3UL << GPIO_MODER_MODE15_Pos)        /*!< 0xC0000000 */
8205  #define GPIO_MODER_MODE15              GPIO_MODER_MODE15_Msk
8206  #define GPIO_MODER_MODE15_0            (0x1UL << GPIO_MODER_MODE15_Pos)        /*!< 0x40000000 */
8207  #define GPIO_MODER_MODE15_1            (0x2UL << GPIO_MODER_MODE15_Pos)        /*!< 0x80000000 */
8208  
8209  /* Legacy defines */
8210  #define GPIO_MODER_MODER0                   GPIO_MODER_MODE0
8211  #define GPIO_MODER_MODER0_0                 GPIO_MODER_MODE0_0
8212  #define GPIO_MODER_MODER0_1                 GPIO_MODER_MODE0_1
8213  #define GPIO_MODER_MODER1                   GPIO_MODER_MODE1
8214  #define GPIO_MODER_MODER1_0                 GPIO_MODER_MODE1_0
8215  #define GPIO_MODER_MODER1_1                 GPIO_MODER_MODE1_1
8216  #define GPIO_MODER_MODER2                   GPIO_MODER_MODE2
8217  #define GPIO_MODER_MODER2_0                 GPIO_MODER_MODE2_0
8218  #define GPIO_MODER_MODER2_1                 GPIO_MODER_MODE2_1
8219  #define GPIO_MODER_MODER3                   GPIO_MODER_MODE3
8220  #define GPIO_MODER_MODER3_0                 GPIO_MODER_MODE3_0
8221  #define GPIO_MODER_MODER3_1                 GPIO_MODER_MODE3_1
8222  #define GPIO_MODER_MODER4                   GPIO_MODER_MODE4
8223  #define GPIO_MODER_MODER4_0                 GPIO_MODER_MODE4_0
8224  #define GPIO_MODER_MODER4_1                 GPIO_MODER_MODE4_1
8225  #define GPIO_MODER_MODER5                   GPIO_MODER_MODE5
8226  #define GPIO_MODER_MODER5_0                 GPIO_MODER_MODE5_0
8227  #define GPIO_MODER_MODER5_1                 GPIO_MODER_MODE5_1
8228  #define GPIO_MODER_MODER6                   GPIO_MODER_MODE6
8229  #define GPIO_MODER_MODER6_0                 GPIO_MODER_MODE6_0
8230  #define GPIO_MODER_MODER6_1                 GPIO_MODER_MODE6_1
8231  #define GPIO_MODER_MODER7                   GPIO_MODER_MODE7
8232  #define GPIO_MODER_MODER7_0                 GPIO_MODER_MODE7_0
8233  #define GPIO_MODER_MODER7_1                 GPIO_MODER_MODE7_1
8234  #define GPIO_MODER_MODER8                   GPIO_MODER_MODE8
8235  #define GPIO_MODER_MODER8_0                 GPIO_MODER_MODE8_0
8236  #define GPIO_MODER_MODER8_1                 GPIO_MODER_MODE8_1
8237  #define GPIO_MODER_MODER9                   GPIO_MODER_MODE9
8238  #define GPIO_MODER_MODER9_0                 GPIO_MODER_MODE9_0
8239  #define GPIO_MODER_MODER9_1                 GPIO_MODER_MODE9_1
8240  #define GPIO_MODER_MODER10                  GPIO_MODER_MODE10
8241  #define GPIO_MODER_MODER10_0                GPIO_MODER_MODE10_0
8242  #define GPIO_MODER_MODER10_1                GPIO_MODER_MODE10_1
8243  #define GPIO_MODER_MODER11                  GPIO_MODER_MODE11
8244  #define GPIO_MODER_MODER11_0                GPIO_MODER_MODE11_0
8245  #define GPIO_MODER_MODER11_1                GPIO_MODER_MODE11_1
8246  #define GPIO_MODER_MODER12                  GPIO_MODER_MODE12
8247  #define GPIO_MODER_MODER12_0                GPIO_MODER_MODE12_0
8248  #define GPIO_MODER_MODER12_1                GPIO_MODER_MODE12_1
8249  #define GPIO_MODER_MODER13                  GPIO_MODER_MODE13
8250  #define GPIO_MODER_MODER13_0                GPIO_MODER_MODE13_0
8251  #define GPIO_MODER_MODER13_1                GPIO_MODER_MODE13_1
8252  #define GPIO_MODER_MODER14                  GPIO_MODER_MODE14
8253  #define GPIO_MODER_MODER14_0                GPIO_MODER_MODE14_0
8254  #define GPIO_MODER_MODER14_1                GPIO_MODER_MODE14_1
8255  #define GPIO_MODER_MODER15                  GPIO_MODER_MODE15
8256  #define GPIO_MODER_MODER15_0                GPIO_MODER_MODE15_0
8257  #define GPIO_MODER_MODER15_1                GPIO_MODER_MODE15_1
8258  
8259  /******************  Bits definition for GPIO_OTYPER register  ****************/
8260  #define GPIO_OTYPER_OT0_Pos            (0U)
8261  #define GPIO_OTYPER_OT0_Msk            (0x1UL << GPIO_OTYPER_OT0_Pos)          /*!< 0x00000001 */
8262  #define GPIO_OTYPER_OT0                GPIO_OTYPER_OT0_Msk
8263  #define GPIO_OTYPER_OT1_Pos            (1U)
8264  #define GPIO_OTYPER_OT1_Msk            (0x1UL << GPIO_OTYPER_OT1_Pos)          /*!< 0x00000002 */
8265  #define GPIO_OTYPER_OT1                GPIO_OTYPER_OT1_Msk
8266  #define GPIO_OTYPER_OT2_Pos            (2U)
8267  #define GPIO_OTYPER_OT2_Msk            (0x1UL << GPIO_OTYPER_OT2_Pos)          /*!< 0x00000004 */
8268  #define GPIO_OTYPER_OT2                GPIO_OTYPER_OT2_Msk
8269  #define GPIO_OTYPER_OT3_Pos            (3U)
8270  #define GPIO_OTYPER_OT3_Msk            (0x1UL << GPIO_OTYPER_OT3_Pos)          /*!< 0x00000008 */
8271  #define GPIO_OTYPER_OT3                GPIO_OTYPER_OT3_Msk
8272  #define GPIO_OTYPER_OT4_Pos            (4U)
8273  #define GPIO_OTYPER_OT4_Msk            (0x1UL << GPIO_OTYPER_OT4_Pos)          /*!< 0x00000010 */
8274  #define GPIO_OTYPER_OT4                GPIO_OTYPER_OT4_Msk
8275  #define GPIO_OTYPER_OT5_Pos            (5U)
8276  #define GPIO_OTYPER_OT5_Msk            (0x1UL << GPIO_OTYPER_OT5_Pos)          /*!< 0x00000020 */
8277  #define GPIO_OTYPER_OT5                GPIO_OTYPER_OT5_Msk
8278  #define GPIO_OTYPER_OT6_Pos            (6U)
8279  #define GPIO_OTYPER_OT6_Msk            (0x1UL << GPIO_OTYPER_OT6_Pos)          /*!< 0x00000040 */
8280  #define GPIO_OTYPER_OT6                GPIO_OTYPER_OT6_Msk
8281  #define GPIO_OTYPER_OT7_Pos            (7U)
8282  #define GPIO_OTYPER_OT7_Msk            (0x1UL << GPIO_OTYPER_OT7_Pos)          /*!< 0x00000080 */
8283  #define GPIO_OTYPER_OT7                GPIO_OTYPER_OT7_Msk
8284  #define GPIO_OTYPER_OT8_Pos            (8U)
8285  #define GPIO_OTYPER_OT8_Msk            (0x1UL << GPIO_OTYPER_OT8_Pos)          /*!< 0x00000100 */
8286  #define GPIO_OTYPER_OT8                GPIO_OTYPER_OT8_Msk
8287  #define GPIO_OTYPER_OT9_Pos            (9U)
8288  #define GPIO_OTYPER_OT9_Msk            (0x1UL << GPIO_OTYPER_OT9_Pos)          /*!< 0x00000200 */
8289  #define GPIO_OTYPER_OT9                GPIO_OTYPER_OT9_Msk
8290  #define GPIO_OTYPER_OT10_Pos           (10U)
8291  #define GPIO_OTYPER_OT10_Msk           (0x1UL << GPIO_OTYPER_OT10_Pos)         /*!< 0x00000400 */
8292  #define GPIO_OTYPER_OT10               GPIO_OTYPER_OT10_Msk
8293  #define GPIO_OTYPER_OT11_Pos           (11U)
8294  #define GPIO_OTYPER_OT11_Msk           (0x1UL << GPIO_OTYPER_OT11_Pos)         /*!< 0x00000800 */
8295  #define GPIO_OTYPER_OT11               GPIO_OTYPER_OT11_Msk
8296  #define GPIO_OTYPER_OT12_Pos           (12U)
8297  #define GPIO_OTYPER_OT12_Msk           (0x1UL << GPIO_OTYPER_OT12_Pos)         /*!< 0x00001000 */
8298  #define GPIO_OTYPER_OT12               GPIO_OTYPER_OT12_Msk
8299  #define GPIO_OTYPER_OT13_Pos           (13U)
8300  #define GPIO_OTYPER_OT13_Msk           (0x1UL << GPIO_OTYPER_OT13_Pos)         /*!< 0x00002000 */
8301  #define GPIO_OTYPER_OT13               GPIO_OTYPER_OT13_Msk
8302  #define GPIO_OTYPER_OT14_Pos           (14U)
8303  #define GPIO_OTYPER_OT14_Msk           (0x1UL << GPIO_OTYPER_OT14_Pos)         /*!< 0x00004000 */
8304  #define GPIO_OTYPER_OT14               GPIO_OTYPER_OT14_Msk
8305  #define GPIO_OTYPER_OT15_Pos           (15U)
8306  #define GPIO_OTYPER_OT15_Msk           (0x1UL << GPIO_OTYPER_OT15_Pos)         /*!< 0x00008000 */
8307  #define GPIO_OTYPER_OT15               GPIO_OTYPER_OT15_Msk
8308  
8309  /* Legacy defines */
8310  #define GPIO_OTYPER_OT_0                    GPIO_OTYPER_OT0
8311  #define GPIO_OTYPER_OT_1                    GPIO_OTYPER_OT1
8312  #define GPIO_OTYPER_OT_2                    GPIO_OTYPER_OT2
8313  #define GPIO_OTYPER_OT_3                    GPIO_OTYPER_OT3
8314  #define GPIO_OTYPER_OT_4                    GPIO_OTYPER_OT4
8315  #define GPIO_OTYPER_OT_5                    GPIO_OTYPER_OT5
8316  #define GPIO_OTYPER_OT_6                    GPIO_OTYPER_OT6
8317  #define GPIO_OTYPER_OT_7                    GPIO_OTYPER_OT7
8318  #define GPIO_OTYPER_OT_8                    GPIO_OTYPER_OT8
8319  #define GPIO_OTYPER_OT_9                    GPIO_OTYPER_OT9
8320  #define GPIO_OTYPER_OT_10                   GPIO_OTYPER_OT10
8321  #define GPIO_OTYPER_OT_11                   GPIO_OTYPER_OT11
8322  #define GPIO_OTYPER_OT_12                   GPIO_OTYPER_OT12
8323  #define GPIO_OTYPER_OT_13                   GPIO_OTYPER_OT13
8324  #define GPIO_OTYPER_OT_14                   GPIO_OTYPER_OT14
8325  #define GPIO_OTYPER_OT_15                   GPIO_OTYPER_OT15
8326  
8327  /******************  Bits definition for GPIO_OSPEEDR register  ***************/
8328  #define GPIO_OSPEEDR_OSPEED0_Pos       (0U)
8329  #define GPIO_OSPEEDR_OSPEED0_Msk       (0x3UL << GPIO_OSPEEDR_OSPEED0_Pos)     /*!< 0x00000003 */
8330  #define GPIO_OSPEEDR_OSPEED0           GPIO_OSPEEDR_OSPEED0_Msk
8331  #define GPIO_OSPEEDR_OSPEED0_0         (0x1UL << GPIO_OSPEEDR_OSPEED0_Pos)     /*!< 0x00000001 */
8332  #define GPIO_OSPEEDR_OSPEED0_1         (0x2UL << GPIO_OSPEEDR_OSPEED0_Pos)     /*!< 0x00000002 */
8333  #define GPIO_OSPEEDR_OSPEED1_Pos       (2U)
8334  #define GPIO_OSPEEDR_OSPEED1_Msk       (0x3UL << GPIO_OSPEEDR_OSPEED1_Pos)     /*!< 0x0000000C */
8335  #define GPIO_OSPEEDR_OSPEED1           GPIO_OSPEEDR_OSPEED1_Msk
8336  #define GPIO_OSPEEDR_OSPEED1_0         (0x1UL << GPIO_OSPEEDR_OSPEED1_Pos)     /*!< 0x00000004 */
8337  #define GPIO_OSPEEDR_OSPEED1_1         (0x2UL << GPIO_OSPEEDR_OSPEED1_Pos)     /*!< 0x00000008 */
8338  #define GPIO_OSPEEDR_OSPEED2_Pos       (4U)
8339  #define GPIO_OSPEEDR_OSPEED2_Msk       (0x3UL << GPIO_OSPEEDR_OSPEED2_Pos)     /*!< 0x00000030 */
8340  #define GPIO_OSPEEDR_OSPEED2           GPIO_OSPEEDR_OSPEED2_Msk
8341  #define GPIO_OSPEEDR_OSPEED2_0         (0x1UL << GPIO_OSPEEDR_OSPEED2_Pos)     /*!< 0x00000010 */
8342  #define GPIO_OSPEEDR_OSPEED2_1         (0x2UL << GPIO_OSPEEDR_OSPEED2_Pos)     /*!< 0x00000020 */
8343  #define GPIO_OSPEEDR_OSPEED3_Pos       (6U)
8344  #define GPIO_OSPEEDR_OSPEED3_Msk       (0x3UL << GPIO_OSPEEDR_OSPEED3_Pos)     /*!< 0x000000C0 */
8345  #define GPIO_OSPEEDR_OSPEED3           GPIO_OSPEEDR_OSPEED3_Msk
8346  #define GPIO_OSPEEDR_OSPEED3_0         (0x1UL << GPIO_OSPEEDR_OSPEED3_Pos)     /*!< 0x00000040 */
8347  #define GPIO_OSPEEDR_OSPEED3_1         (0x2UL << GPIO_OSPEEDR_OSPEED3_Pos)     /*!< 0x00000080 */
8348  #define GPIO_OSPEEDR_OSPEED4_Pos       (8U)
8349  #define GPIO_OSPEEDR_OSPEED4_Msk       (0x3UL << GPIO_OSPEEDR_OSPEED4_Pos)     /*!< 0x00000300 */
8350  #define GPIO_OSPEEDR_OSPEED4           GPIO_OSPEEDR_OSPEED4_Msk
8351  #define GPIO_OSPEEDR_OSPEED4_0         (0x1UL << GPIO_OSPEEDR_OSPEED4_Pos)     /*!< 0x00000100 */
8352  #define GPIO_OSPEEDR_OSPEED4_1         (0x2UL << GPIO_OSPEEDR_OSPEED4_Pos)     /*!< 0x00000200 */
8353  #define GPIO_OSPEEDR_OSPEED5_Pos       (10U)
8354  #define GPIO_OSPEEDR_OSPEED5_Msk       (0x3UL << GPIO_OSPEEDR_OSPEED5_Pos)     /*!< 0x00000C00 */
8355  #define GPIO_OSPEEDR_OSPEED5           GPIO_OSPEEDR_OSPEED5_Msk
8356  #define GPIO_OSPEEDR_OSPEED5_0         (0x1UL << GPIO_OSPEEDR_OSPEED5_Pos)     /*!< 0x00000400 */
8357  #define GPIO_OSPEEDR_OSPEED5_1         (0x2UL << GPIO_OSPEEDR_OSPEED5_Pos)     /*!< 0x00000800 */
8358  #define GPIO_OSPEEDR_OSPEED6_Pos       (12U)
8359  #define GPIO_OSPEEDR_OSPEED6_Msk       (0x3UL << GPIO_OSPEEDR_OSPEED6_Pos)     /*!< 0x00003000 */
8360  #define GPIO_OSPEEDR_OSPEED6           GPIO_OSPEEDR_OSPEED6_Msk
8361  #define GPIO_OSPEEDR_OSPEED6_0         (0x1UL << GPIO_OSPEEDR_OSPEED6_Pos)     /*!< 0x00001000 */
8362  #define GPIO_OSPEEDR_OSPEED6_1         (0x2UL << GPIO_OSPEEDR_OSPEED6_Pos)     /*!< 0x00002000 */
8363  #define GPIO_OSPEEDR_OSPEED7_Pos       (14U)
8364  #define GPIO_OSPEEDR_OSPEED7_Msk       (0x3UL << GPIO_OSPEEDR_OSPEED7_Pos)     /*!< 0x0000C000 */
8365  #define GPIO_OSPEEDR_OSPEED7           GPIO_OSPEEDR_OSPEED7_Msk
8366  #define GPIO_OSPEEDR_OSPEED7_0         (0x1UL << GPIO_OSPEEDR_OSPEED7_Pos)     /*!< 0x00004000 */
8367  #define GPIO_OSPEEDR_OSPEED7_1         (0x2UL << GPIO_OSPEEDR_OSPEED7_Pos)     /*!< 0x00008000 */
8368  #define GPIO_OSPEEDR_OSPEED8_Pos       (16U)
8369  #define GPIO_OSPEEDR_OSPEED8_Msk       (0x3UL << GPIO_OSPEEDR_OSPEED8_Pos)     /*!< 0x00030000 */
8370  #define GPIO_OSPEEDR_OSPEED8           GPIO_OSPEEDR_OSPEED8_Msk
8371  #define GPIO_OSPEEDR_OSPEED8_0         (0x1UL << GPIO_OSPEEDR_OSPEED8_Pos)     /*!< 0x00010000 */
8372  #define GPIO_OSPEEDR_OSPEED8_1         (0x2UL << GPIO_OSPEEDR_OSPEED8_Pos)     /*!< 0x00020000 */
8373  #define GPIO_OSPEEDR_OSPEED9_Pos       (18U)
8374  #define GPIO_OSPEEDR_OSPEED9_Msk       (0x3UL << GPIO_OSPEEDR_OSPEED9_Pos)     /*!< 0x000C0000 */
8375  #define GPIO_OSPEEDR_OSPEED9           GPIO_OSPEEDR_OSPEED9_Msk
8376  #define GPIO_OSPEEDR_OSPEED9_0         (0x1UL << GPIO_OSPEEDR_OSPEED9_Pos)     /*!< 0x00040000 */
8377  #define GPIO_OSPEEDR_OSPEED9_1         (0x2UL << GPIO_OSPEEDR_OSPEED9_Pos)     /*!< 0x00080000 */
8378  #define GPIO_OSPEEDR_OSPEED10_Pos      (20U)
8379  #define GPIO_OSPEEDR_OSPEED10_Msk      (0x3UL << GPIO_OSPEEDR_OSPEED10_Pos)    /*!< 0x00300000 */
8380  #define GPIO_OSPEEDR_OSPEED10          GPIO_OSPEEDR_OSPEED10_Msk
8381  #define GPIO_OSPEEDR_OSPEED10_0        (0x1UL << GPIO_OSPEEDR_OSPEED10_Pos)    /*!< 0x00100000 */
8382  #define GPIO_OSPEEDR_OSPEED10_1        (0x2UL << GPIO_OSPEEDR_OSPEED10_Pos)    /*!< 0x00200000 */
8383  #define GPIO_OSPEEDR_OSPEED11_Pos      (22U)
8384  #define GPIO_OSPEEDR_OSPEED11_Msk      (0x3UL << GPIO_OSPEEDR_OSPEED11_Pos)    /*!< 0x00C00000 */
8385  #define GPIO_OSPEEDR_OSPEED11          GPIO_OSPEEDR_OSPEED11_Msk
8386  #define GPIO_OSPEEDR_OSPEED11_0        (0x1UL << GPIO_OSPEEDR_OSPEED11_Pos)    /*!< 0x00400000 */
8387  #define GPIO_OSPEEDR_OSPEED11_1        (0x2UL << GPIO_OSPEEDR_OSPEED11_Pos)    /*!< 0x00800000 */
8388  #define GPIO_OSPEEDR_OSPEED12_Pos      (24U)
8389  #define GPIO_OSPEEDR_OSPEED12_Msk      (0x3UL << GPIO_OSPEEDR_OSPEED12_Pos)    /*!< 0x03000000 */
8390  #define GPIO_OSPEEDR_OSPEED12          GPIO_OSPEEDR_OSPEED12_Msk
8391  #define GPIO_OSPEEDR_OSPEED12_0        (0x1UL << GPIO_OSPEEDR_OSPEED12_Pos)    /*!< 0x01000000 */
8392  #define GPIO_OSPEEDR_OSPEED12_1        (0x2UL << GPIO_OSPEEDR_OSPEED12_Pos)    /*!< 0x02000000 */
8393  #define GPIO_OSPEEDR_OSPEED13_Pos      (26U)
8394  #define GPIO_OSPEEDR_OSPEED13_Msk      (0x3UL << GPIO_OSPEEDR_OSPEED13_Pos)    /*!< 0x0C000000 */
8395  #define GPIO_OSPEEDR_OSPEED13          GPIO_OSPEEDR_OSPEED13_Msk
8396  #define GPIO_OSPEEDR_OSPEED13_0        (0x1UL << GPIO_OSPEEDR_OSPEED13_Pos)    /*!< 0x04000000 */
8397  #define GPIO_OSPEEDR_OSPEED13_1        (0x2UL << GPIO_OSPEEDR_OSPEED13_Pos)    /*!< 0x08000000 */
8398  #define GPIO_OSPEEDR_OSPEED14_Pos      (28U)
8399  #define GPIO_OSPEEDR_OSPEED14_Msk      (0x3UL << GPIO_OSPEEDR_OSPEED14_Pos)    /*!< 0x30000000 */
8400  #define GPIO_OSPEEDR_OSPEED14          GPIO_OSPEEDR_OSPEED14_Msk
8401  #define GPIO_OSPEEDR_OSPEED14_0        (0x1UL << GPIO_OSPEEDR_OSPEED14_Pos)    /*!< 0x10000000 */
8402  #define GPIO_OSPEEDR_OSPEED14_1        (0x2UL << GPIO_OSPEEDR_OSPEED14_Pos)    /*!< 0x20000000 */
8403  #define GPIO_OSPEEDR_OSPEED15_Pos      (30U)
8404  #define GPIO_OSPEEDR_OSPEED15_Msk      (0x3UL << GPIO_OSPEEDR_OSPEED15_Pos)    /*!< 0xC0000000 */
8405  #define GPIO_OSPEEDR_OSPEED15          GPIO_OSPEEDR_OSPEED15_Msk
8406  #define GPIO_OSPEEDR_OSPEED15_0        (0x1UL << GPIO_OSPEEDR_OSPEED15_Pos)    /*!< 0x40000000 */
8407  #define GPIO_OSPEEDR_OSPEED15_1        (0x2UL << GPIO_OSPEEDR_OSPEED15_Pos)    /*!< 0x80000000 */
8408  
8409  /* Legacy defines */
8410  #define GPIO_OSPEEDER_OSPEEDR0              GPIO_OSPEEDR_OSPEED0
8411  #define GPIO_OSPEEDER_OSPEEDR0_0            GPIO_OSPEEDR_OSPEED0_0
8412  #define GPIO_OSPEEDER_OSPEEDR0_1            GPIO_OSPEEDR_OSPEED0_1
8413  #define GPIO_OSPEEDER_OSPEEDR1              GPIO_OSPEEDR_OSPEED1
8414  #define GPIO_OSPEEDER_OSPEEDR1_0            GPIO_OSPEEDR_OSPEED1_0
8415  #define GPIO_OSPEEDER_OSPEEDR1_1            GPIO_OSPEEDR_OSPEED1_1
8416  #define GPIO_OSPEEDER_OSPEEDR2              GPIO_OSPEEDR_OSPEED2
8417  #define GPIO_OSPEEDER_OSPEEDR2_0            GPIO_OSPEEDR_OSPEED2_0
8418  #define GPIO_OSPEEDER_OSPEEDR2_1            GPIO_OSPEEDR_OSPEED2_1
8419  #define GPIO_OSPEEDER_OSPEEDR3              GPIO_OSPEEDR_OSPEED3
8420  #define GPIO_OSPEEDER_OSPEEDR3_0            GPIO_OSPEEDR_OSPEED3_0
8421  #define GPIO_OSPEEDER_OSPEEDR3_1            GPIO_OSPEEDR_OSPEED3_1
8422  #define GPIO_OSPEEDER_OSPEEDR4              GPIO_OSPEEDR_OSPEED4
8423  #define GPIO_OSPEEDER_OSPEEDR4_0            GPIO_OSPEEDR_OSPEED4_0
8424  #define GPIO_OSPEEDER_OSPEEDR4_1            GPIO_OSPEEDR_OSPEED4_1
8425  #define GPIO_OSPEEDER_OSPEEDR5              GPIO_OSPEEDR_OSPEED5
8426  #define GPIO_OSPEEDER_OSPEEDR5_0            GPIO_OSPEEDR_OSPEED5_0
8427  #define GPIO_OSPEEDER_OSPEEDR5_1            GPIO_OSPEEDR_OSPEED5_1
8428  #define GPIO_OSPEEDER_OSPEEDR6              GPIO_OSPEEDR_OSPEED6
8429  #define GPIO_OSPEEDER_OSPEEDR6_0            GPIO_OSPEEDR_OSPEED6_0
8430  #define GPIO_OSPEEDER_OSPEEDR6_1            GPIO_OSPEEDR_OSPEED6_1
8431  #define GPIO_OSPEEDER_OSPEEDR7              GPIO_OSPEEDR_OSPEED7
8432  #define GPIO_OSPEEDER_OSPEEDR7_0            GPIO_OSPEEDR_OSPEED7_0
8433  #define GPIO_OSPEEDER_OSPEEDR7_1            GPIO_OSPEEDR_OSPEED7_1
8434  #define GPIO_OSPEEDER_OSPEEDR8              GPIO_OSPEEDR_OSPEED8
8435  #define GPIO_OSPEEDER_OSPEEDR8_0            GPIO_OSPEEDR_OSPEED8_0
8436  #define GPIO_OSPEEDER_OSPEEDR8_1            GPIO_OSPEEDR_OSPEED8_1
8437  #define GPIO_OSPEEDER_OSPEEDR9              GPIO_OSPEEDR_OSPEED9
8438  #define GPIO_OSPEEDER_OSPEEDR9_0            GPIO_OSPEEDR_OSPEED9_0
8439  #define GPIO_OSPEEDER_OSPEEDR9_1            GPIO_OSPEEDR_OSPEED9_1
8440  #define GPIO_OSPEEDER_OSPEEDR10             GPIO_OSPEEDR_OSPEED10
8441  #define GPIO_OSPEEDER_OSPEEDR10_0           GPIO_OSPEEDR_OSPEED10_0
8442  #define GPIO_OSPEEDER_OSPEEDR10_1           GPIO_OSPEEDR_OSPEED10_1
8443  #define GPIO_OSPEEDER_OSPEEDR11             GPIO_OSPEEDR_OSPEED11
8444  #define GPIO_OSPEEDER_OSPEEDR11_0           GPIO_OSPEEDR_OSPEED11_0
8445  #define GPIO_OSPEEDER_OSPEEDR11_1           GPIO_OSPEEDR_OSPEED11_1
8446  #define GPIO_OSPEEDER_OSPEEDR12             GPIO_OSPEEDR_OSPEED12
8447  #define GPIO_OSPEEDER_OSPEEDR12_0           GPIO_OSPEEDR_OSPEED12_0
8448  #define GPIO_OSPEEDER_OSPEEDR12_1           GPIO_OSPEEDR_OSPEED12_1
8449  #define GPIO_OSPEEDER_OSPEEDR13             GPIO_OSPEEDR_OSPEED13
8450  #define GPIO_OSPEEDER_OSPEEDR13_0           GPIO_OSPEEDR_OSPEED13_0
8451  #define GPIO_OSPEEDER_OSPEEDR13_1           GPIO_OSPEEDR_OSPEED13_1
8452  #define GPIO_OSPEEDER_OSPEEDR14             GPIO_OSPEEDR_OSPEED14
8453  #define GPIO_OSPEEDER_OSPEEDR14_0           GPIO_OSPEEDR_OSPEED14_0
8454  #define GPIO_OSPEEDER_OSPEEDR14_1           GPIO_OSPEEDR_OSPEED14_1
8455  #define GPIO_OSPEEDER_OSPEEDR15             GPIO_OSPEEDR_OSPEED15
8456  #define GPIO_OSPEEDER_OSPEEDR15_0           GPIO_OSPEEDR_OSPEED15_0
8457  #define GPIO_OSPEEDER_OSPEEDR15_1           GPIO_OSPEEDR_OSPEED15_1
8458  
8459  /******************  Bits definition for GPIO_PUPDR register  *****************/
8460  #define GPIO_PUPDR_PUPD0_Pos           (0U)
8461  #define GPIO_PUPDR_PUPD0_Msk           (0x3UL << GPIO_PUPDR_PUPD0_Pos)         /*!< 0x00000003 */
8462  #define GPIO_PUPDR_PUPD0               GPIO_PUPDR_PUPD0_Msk
8463  #define GPIO_PUPDR_PUPD0_0             (0x1UL << GPIO_PUPDR_PUPD0_Pos)         /*!< 0x00000001 */
8464  #define GPIO_PUPDR_PUPD0_1             (0x2UL << GPIO_PUPDR_PUPD0_Pos)         /*!< 0x00000002 */
8465  #define GPIO_PUPDR_PUPD1_Pos           (2U)
8466  #define GPIO_PUPDR_PUPD1_Msk           (0x3UL << GPIO_PUPDR_PUPD1_Pos)         /*!< 0x0000000C */
8467  #define GPIO_PUPDR_PUPD1               GPIO_PUPDR_PUPD1_Msk
8468  #define GPIO_PUPDR_PUPD1_0             (0x1UL << GPIO_PUPDR_PUPD1_Pos)         /*!< 0x00000004 */
8469  #define GPIO_PUPDR_PUPD1_1             (0x2UL << GPIO_PUPDR_PUPD1_Pos)         /*!< 0x00000008 */
8470  #define GPIO_PUPDR_PUPD2_Pos           (4U)
8471  #define GPIO_PUPDR_PUPD2_Msk           (0x3UL << GPIO_PUPDR_PUPD2_Pos)         /*!< 0x00000030 */
8472  #define GPIO_PUPDR_PUPD2               GPIO_PUPDR_PUPD2_Msk
8473  #define GPIO_PUPDR_PUPD2_0             (0x1UL << GPIO_PUPDR_PUPD2_Pos)         /*!< 0x00000010 */
8474  #define GPIO_PUPDR_PUPD2_1             (0x2UL << GPIO_PUPDR_PUPD2_Pos)         /*!< 0x00000020 */
8475  #define GPIO_PUPDR_PUPD3_Pos           (6U)
8476  #define GPIO_PUPDR_PUPD3_Msk           (0x3UL << GPIO_PUPDR_PUPD3_Pos)         /*!< 0x000000C0 */
8477  #define GPIO_PUPDR_PUPD3               GPIO_PUPDR_PUPD3_Msk
8478  #define GPIO_PUPDR_PUPD3_0             (0x1UL << GPIO_PUPDR_PUPD3_Pos)         /*!< 0x00000040 */
8479  #define GPIO_PUPDR_PUPD3_1             (0x2UL << GPIO_PUPDR_PUPD3_Pos)         /*!< 0x00000080 */
8480  #define GPIO_PUPDR_PUPD4_Pos           (8U)
8481  #define GPIO_PUPDR_PUPD4_Msk           (0x3UL << GPIO_PUPDR_PUPD4_Pos)         /*!< 0x00000300 */
8482  #define GPIO_PUPDR_PUPD4               GPIO_PUPDR_PUPD4_Msk
8483  #define GPIO_PUPDR_PUPD4_0             (0x1UL << GPIO_PUPDR_PUPD4_Pos)         /*!< 0x00000100 */
8484  #define GPIO_PUPDR_PUPD4_1             (0x2UL << GPIO_PUPDR_PUPD4_Pos)         /*!< 0x00000200 */
8485  #define GPIO_PUPDR_PUPD5_Pos           (10U)
8486  #define GPIO_PUPDR_PUPD5_Msk           (0x3UL << GPIO_PUPDR_PUPD5_Pos)         /*!< 0x00000C00 */
8487  #define GPIO_PUPDR_PUPD5               GPIO_PUPDR_PUPD5_Msk
8488  #define GPIO_PUPDR_PUPD5_0             (0x1UL << GPIO_PUPDR_PUPD5_Pos)         /*!< 0x00000400 */
8489  #define GPIO_PUPDR_PUPD5_1             (0x2UL << GPIO_PUPDR_PUPD5_Pos)         /*!< 0x00000800 */
8490  #define GPIO_PUPDR_PUPD6_Pos           (12U)
8491  #define GPIO_PUPDR_PUPD6_Msk           (0x3UL << GPIO_PUPDR_PUPD6_Pos)         /*!< 0x00003000 */
8492  #define GPIO_PUPDR_PUPD6               GPIO_PUPDR_PUPD6_Msk
8493  #define GPIO_PUPDR_PUPD6_0             (0x1UL << GPIO_PUPDR_PUPD6_Pos)         /*!< 0x00001000 */
8494  #define GPIO_PUPDR_PUPD6_1             (0x2UL << GPIO_PUPDR_PUPD6_Pos)         /*!< 0x00002000 */
8495  #define GPIO_PUPDR_PUPD7_Pos           (14U)
8496  #define GPIO_PUPDR_PUPD7_Msk           (0x3UL << GPIO_PUPDR_PUPD7_Pos)         /*!< 0x0000C000 */
8497  #define GPIO_PUPDR_PUPD7               GPIO_PUPDR_PUPD7_Msk
8498  #define GPIO_PUPDR_PUPD7_0             (0x1UL << GPIO_PUPDR_PUPD7_Pos)         /*!< 0x00004000 */
8499  #define GPIO_PUPDR_PUPD7_1             (0x2UL << GPIO_PUPDR_PUPD7_Pos)         /*!< 0x00008000 */
8500  #define GPIO_PUPDR_PUPD8_Pos           (16U)
8501  #define GPIO_PUPDR_PUPD8_Msk           (0x3UL << GPIO_PUPDR_PUPD8_Pos)         /*!< 0x00030000 */
8502  #define GPIO_PUPDR_PUPD8               GPIO_PUPDR_PUPD8_Msk
8503  #define GPIO_PUPDR_PUPD8_0             (0x1UL << GPIO_PUPDR_PUPD8_Pos)         /*!< 0x00010000 */
8504  #define GPIO_PUPDR_PUPD8_1             (0x2UL << GPIO_PUPDR_PUPD8_Pos)         /*!< 0x00020000 */
8505  #define GPIO_PUPDR_PUPD9_Pos           (18U)
8506  #define GPIO_PUPDR_PUPD9_Msk           (0x3UL << GPIO_PUPDR_PUPD9_Pos)         /*!< 0x000C0000 */
8507  #define GPIO_PUPDR_PUPD9               GPIO_PUPDR_PUPD9_Msk
8508  #define GPIO_PUPDR_PUPD9_0             (0x1UL << GPIO_PUPDR_PUPD9_Pos)         /*!< 0x00040000 */
8509  #define GPIO_PUPDR_PUPD9_1             (0x2UL << GPIO_PUPDR_PUPD9_Pos)         /*!< 0x00080000 */
8510  #define GPIO_PUPDR_PUPD10_Pos          (20U)
8511  #define GPIO_PUPDR_PUPD10_Msk          (0x3UL << GPIO_PUPDR_PUPD10_Pos)        /*!< 0x00300000 */
8512  #define GPIO_PUPDR_PUPD10              GPIO_PUPDR_PUPD10_Msk
8513  #define GPIO_PUPDR_PUPD10_0            (0x1UL << GPIO_PUPDR_PUPD10_Pos)        /*!< 0x00100000 */
8514  #define GPIO_PUPDR_PUPD10_1            (0x2UL << GPIO_PUPDR_PUPD10_Pos)        /*!< 0x00200000 */
8515  #define GPIO_PUPDR_PUPD11_Pos          (22U)
8516  #define GPIO_PUPDR_PUPD11_Msk          (0x3UL << GPIO_PUPDR_PUPD11_Pos)        /*!< 0x00C00000 */
8517  #define GPIO_PUPDR_PUPD11              GPIO_PUPDR_PUPD11_Msk
8518  #define GPIO_PUPDR_PUPD11_0            (0x1UL << GPIO_PUPDR_PUPD11_Pos)        /*!< 0x00400000 */
8519  #define GPIO_PUPDR_PUPD11_1            (0x2UL << GPIO_PUPDR_PUPD11_Pos)        /*!< 0x00800000 */
8520  #define GPIO_PUPDR_PUPD12_Pos          (24U)
8521  #define GPIO_PUPDR_PUPD12_Msk          (0x3UL << GPIO_PUPDR_PUPD12_Pos)        /*!< 0x03000000 */
8522  #define GPIO_PUPDR_PUPD12              GPIO_PUPDR_PUPD12_Msk
8523  #define GPIO_PUPDR_PUPD12_0            (0x1UL << GPIO_PUPDR_PUPD12_Pos)        /*!< 0x01000000 */
8524  #define GPIO_PUPDR_PUPD12_1            (0x2UL << GPIO_PUPDR_PUPD12_Pos)        /*!< 0x02000000 */
8525  #define GPIO_PUPDR_PUPD13_Pos          (26U)
8526  #define GPIO_PUPDR_PUPD13_Msk          (0x3UL << GPIO_PUPDR_PUPD13_Pos)        /*!< 0x0C000000 */
8527  #define GPIO_PUPDR_PUPD13              GPIO_PUPDR_PUPD13_Msk
8528  #define GPIO_PUPDR_PUPD13_0            (0x1UL << GPIO_PUPDR_PUPD13_Pos)        /*!< 0x04000000 */
8529  #define GPIO_PUPDR_PUPD13_1            (0x2UL << GPIO_PUPDR_PUPD13_Pos)        /*!< 0x08000000 */
8530  #define GPIO_PUPDR_PUPD14_Pos          (28U)
8531  #define GPIO_PUPDR_PUPD14_Msk          (0x3UL << GPIO_PUPDR_PUPD14_Pos)        /*!< 0x30000000 */
8532  #define GPIO_PUPDR_PUPD14              GPIO_PUPDR_PUPD14_Msk
8533  #define GPIO_PUPDR_PUPD14_0            (0x1UL << GPIO_PUPDR_PUPD14_Pos)        /*!< 0x10000000 */
8534  #define GPIO_PUPDR_PUPD14_1            (0x2UL << GPIO_PUPDR_PUPD14_Pos)        /*!< 0x20000000 */
8535  #define GPIO_PUPDR_PUPD15_Pos          (30U)
8536  #define GPIO_PUPDR_PUPD15_Msk          (0x3UL << GPIO_PUPDR_PUPD15_Pos)        /*!< 0xC0000000 */
8537  #define GPIO_PUPDR_PUPD15              GPIO_PUPDR_PUPD15_Msk
8538  #define GPIO_PUPDR_PUPD15_0            (0x1UL << GPIO_PUPDR_PUPD15_Pos)        /*!< 0x40000000 */
8539  #define GPIO_PUPDR_PUPD15_1            (0x2UL << GPIO_PUPDR_PUPD15_Pos)        /*!< 0x80000000 */
8540  
8541  /* Legacy defines */
8542  #define GPIO_PUPDR_PUPDR0                   GPIO_PUPDR_PUPD0
8543  #define GPIO_PUPDR_PUPDR0_0                 GPIO_PUPDR_PUPD0_0
8544  #define GPIO_PUPDR_PUPDR0_1                 GPIO_PUPDR_PUPD0_1
8545  #define GPIO_PUPDR_PUPDR1                   GPIO_PUPDR_PUPD1
8546  #define GPIO_PUPDR_PUPDR1_0                 GPIO_PUPDR_PUPD1_0
8547  #define GPIO_PUPDR_PUPDR1_1                 GPIO_PUPDR_PUPD1_1
8548  #define GPIO_PUPDR_PUPDR2                   GPIO_PUPDR_PUPD2
8549  #define GPIO_PUPDR_PUPDR2_0                 GPIO_PUPDR_PUPD2_0
8550  #define GPIO_PUPDR_PUPDR2_1                 GPIO_PUPDR_PUPD2_1
8551  #define GPIO_PUPDR_PUPDR3                   GPIO_PUPDR_PUPD3
8552  #define GPIO_PUPDR_PUPDR3_0                 GPIO_PUPDR_PUPD3_0
8553  #define GPIO_PUPDR_PUPDR3_1                 GPIO_PUPDR_PUPD3_1
8554  #define GPIO_PUPDR_PUPDR4                   GPIO_PUPDR_PUPD4
8555  #define GPIO_PUPDR_PUPDR4_0                 GPIO_PUPDR_PUPD4_0
8556  #define GPIO_PUPDR_PUPDR4_1                 GPIO_PUPDR_PUPD4_1
8557  #define GPIO_PUPDR_PUPDR5                   GPIO_PUPDR_PUPD5
8558  #define GPIO_PUPDR_PUPDR5_0                 GPIO_PUPDR_PUPD5_0
8559  #define GPIO_PUPDR_PUPDR5_1                 GPIO_PUPDR_PUPD5_1
8560  #define GPIO_PUPDR_PUPDR6                   GPIO_PUPDR_PUPD6
8561  #define GPIO_PUPDR_PUPDR6_0                 GPIO_PUPDR_PUPD6_0
8562  #define GPIO_PUPDR_PUPDR6_1                 GPIO_PUPDR_PUPD6_1
8563  #define GPIO_PUPDR_PUPDR7                   GPIO_PUPDR_PUPD7
8564  #define GPIO_PUPDR_PUPDR7_0                 GPIO_PUPDR_PUPD7_0
8565  #define GPIO_PUPDR_PUPDR7_1                 GPIO_PUPDR_PUPD7_1
8566  #define GPIO_PUPDR_PUPDR8                   GPIO_PUPDR_PUPD8
8567  #define GPIO_PUPDR_PUPDR8_0                 GPIO_PUPDR_PUPD8_0
8568  #define GPIO_PUPDR_PUPDR8_1                 GPIO_PUPDR_PUPD8_1
8569  #define GPIO_PUPDR_PUPDR9                   GPIO_PUPDR_PUPD9
8570  #define GPIO_PUPDR_PUPDR9_0                 GPIO_PUPDR_PUPD9_0
8571  #define GPIO_PUPDR_PUPDR9_1                 GPIO_PUPDR_PUPD9_1
8572  #define GPIO_PUPDR_PUPDR10                  GPIO_PUPDR_PUPD10
8573  #define GPIO_PUPDR_PUPDR10_0                GPIO_PUPDR_PUPD10_0
8574  #define GPIO_PUPDR_PUPDR10_1                GPIO_PUPDR_PUPD10_1
8575  #define GPIO_PUPDR_PUPDR11                  GPIO_PUPDR_PUPD11
8576  #define GPIO_PUPDR_PUPDR11_0                GPIO_PUPDR_PUPD11_0
8577  #define GPIO_PUPDR_PUPDR11_1                GPIO_PUPDR_PUPD11_1
8578  #define GPIO_PUPDR_PUPDR12                  GPIO_PUPDR_PUPD12
8579  #define GPIO_PUPDR_PUPDR12_0                GPIO_PUPDR_PUPD12_0
8580  #define GPIO_PUPDR_PUPDR12_1                GPIO_PUPDR_PUPD12_1
8581  #define GPIO_PUPDR_PUPDR13                  GPIO_PUPDR_PUPD13
8582  #define GPIO_PUPDR_PUPDR13_0                GPIO_PUPDR_PUPD13_0
8583  #define GPIO_PUPDR_PUPDR13_1                GPIO_PUPDR_PUPD13_1
8584  #define GPIO_PUPDR_PUPDR14                  GPIO_PUPDR_PUPD14
8585  #define GPIO_PUPDR_PUPDR14_0                GPIO_PUPDR_PUPD14_0
8586  #define GPIO_PUPDR_PUPDR14_1                GPIO_PUPDR_PUPD14_1
8587  #define GPIO_PUPDR_PUPDR15                  GPIO_PUPDR_PUPD15
8588  #define GPIO_PUPDR_PUPDR15_0                GPIO_PUPDR_PUPD15_0
8589  #define GPIO_PUPDR_PUPDR15_1                GPIO_PUPDR_PUPD15_1
8590  
8591  /******************  Bits definition for GPIO_IDR register  *******************/
8592  #define GPIO_IDR_ID0_Pos               (0U)
8593  #define GPIO_IDR_ID0_Msk               (0x1UL << GPIO_IDR_ID0_Pos)             /*!< 0x00000001 */
8594  #define GPIO_IDR_ID0                   GPIO_IDR_ID0_Msk
8595  #define GPIO_IDR_ID1_Pos               (1U)
8596  #define GPIO_IDR_ID1_Msk               (0x1UL << GPIO_IDR_ID1_Pos)             /*!< 0x00000002 */
8597  #define GPIO_IDR_ID1                   GPIO_IDR_ID1_Msk
8598  #define GPIO_IDR_ID2_Pos               (2U)
8599  #define GPIO_IDR_ID2_Msk               (0x1UL << GPIO_IDR_ID2_Pos)             /*!< 0x00000004 */
8600  #define GPIO_IDR_ID2                   GPIO_IDR_ID2_Msk
8601  #define GPIO_IDR_ID3_Pos               (3U)
8602  #define GPIO_IDR_ID3_Msk               (0x1UL << GPIO_IDR_ID3_Pos)             /*!< 0x00000008 */
8603  #define GPIO_IDR_ID3                   GPIO_IDR_ID3_Msk
8604  #define GPIO_IDR_ID4_Pos               (4U)
8605  #define GPIO_IDR_ID4_Msk               (0x1UL << GPIO_IDR_ID4_Pos)             /*!< 0x00000010 */
8606  #define GPIO_IDR_ID4                   GPIO_IDR_ID4_Msk
8607  #define GPIO_IDR_ID5_Pos               (5U)
8608  #define GPIO_IDR_ID5_Msk               (0x1UL << GPIO_IDR_ID5_Pos)             /*!< 0x00000020 */
8609  #define GPIO_IDR_ID5                   GPIO_IDR_ID5_Msk
8610  #define GPIO_IDR_ID6_Pos               (6U)
8611  #define GPIO_IDR_ID6_Msk               (0x1UL << GPIO_IDR_ID6_Pos)             /*!< 0x00000040 */
8612  #define GPIO_IDR_ID6                   GPIO_IDR_ID6_Msk
8613  #define GPIO_IDR_ID7_Pos               (7U)
8614  #define GPIO_IDR_ID7_Msk               (0x1UL << GPIO_IDR_ID7_Pos)             /*!< 0x00000080 */
8615  #define GPIO_IDR_ID7                   GPIO_IDR_ID7_Msk
8616  #define GPIO_IDR_ID8_Pos               (8U)
8617  #define GPIO_IDR_ID8_Msk               (0x1UL << GPIO_IDR_ID8_Pos)             /*!< 0x00000100 */
8618  #define GPIO_IDR_ID8                   GPIO_IDR_ID8_Msk
8619  #define GPIO_IDR_ID9_Pos               (9U)
8620  #define GPIO_IDR_ID9_Msk               (0x1UL << GPIO_IDR_ID9_Pos)             /*!< 0x00000200 */
8621  #define GPIO_IDR_ID9                   GPIO_IDR_ID9_Msk
8622  #define GPIO_IDR_ID10_Pos              (10U)
8623  #define GPIO_IDR_ID10_Msk              (0x1UL << GPIO_IDR_ID10_Pos)            /*!< 0x00000400 */
8624  #define GPIO_IDR_ID10                  GPIO_IDR_ID10_Msk
8625  #define GPIO_IDR_ID11_Pos              (11U)
8626  #define GPIO_IDR_ID11_Msk              (0x1UL << GPIO_IDR_ID11_Pos)            /*!< 0x00000800 */
8627  #define GPIO_IDR_ID11                  GPIO_IDR_ID11_Msk
8628  #define GPIO_IDR_ID12_Pos              (12U)
8629  #define GPIO_IDR_ID12_Msk              (0x1UL << GPIO_IDR_ID12_Pos)            /*!< 0x00001000 */
8630  #define GPIO_IDR_ID12                  GPIO_IDR_ID12_Msk
8631  #define GPIO_IDR_ID13_Pos              (13U)
8632  #define GPIO_IDR_ID13_Msk              (0x1UL << GPIO_IDR_ID13_Pos)            /*!< 0x00002000 */
8633  #define GPIO_IDR_ID13                  GPIO_IDR_ID13_Msk
8634  #define GPIO_IDR_ID14_Pos              (14U)
8635  #define GPIO_IDR_ID14_Msk              (0x1UL << GPIO_IDR_ID14_Pos)            /*!< 0x00004000 */
8636  #define GPIO_IDR_ID14                  GPIO_IDR_ID14_Msk
8637  #define GPIO_IDR_ID15_Pos              (15U)
8638  #define GPIO_IDR_ID15_Msk              (0x1UL << GPIO_IDR_ID15_Pos)            /*!< 0x00008000 */
8639  #define GPIO_IDR_ID15                  GPIO_IDR_ID15_Msk
8640  
8641  /* Legacy defines */
8642  #define GPIO_IDR_IDR_0                      GPIO_IDR_ID0
8643  #define GPIO_IDR_IDR_1                      GPIO_IDR_ID1
8644  #define GPIO_IDR_IDR_2                      GPIO_IDR_ID2
8645  #define GPIO_IDR_IDR_3                      GPIO_IDR_ID3
8646  #define GPIO_IDR_IDR_4                      GPIO_IDR_ID4
8647  #define GPIO_IDR_IDR_5                      GPIO_IDR_ID5
8648  #define GPIO_IDR_IDR_6                      GPIO_IDR_ID6
8649  #define GPIO_IDR_IDR_7                      GPIO_IDR_ID7
8650  #define GPIO_IDR_IDR_8                      GPIO_IDR_ID8
8651  #define GPIO_IDR_IDR_9                      GPIO_IDR_ID9
8652  #define GPIO_IDR_IDR_10                     GPIO_IDR_ID10
8653  #define GPIO_IDR_IDR_11                     GPIO_IDR_ID11
8654  #define GPIO_IDR_IDR_12                     GPIO_IDR_ID12
8655  #define GPIO_IDR_IDR_13                     GPIO_IDR_ID13
8656  #define GPIO_IDR_IDR_14                     GPIO_IDR_ID14
8657  #define GPIO_IDR_IDR_15                     GPIO_IDR_ID15
8658  
8659  /* Old GPIO_IDR register bits definition, maintained for legacy purpose */
8660  #define GPIO_OTYPER_IDR_0                   GPIO_IDR_ID0
8661  #define GPIO_OTYPER_IDR_1                   GPIO_IDR_ID1
8662  #define GPIO_OTYPER_IDR_2                   GPIO_IDR_ID2
8663  #define GPIO_OTYPER_IDR_3                   GPIO_IDR_ID3
8664  #define GPIO_OTYPER_IDR_4                   GPIO_IDR_ID4
8665  #define GPIO_OTYPER_IDR_5                   GPIO_IDR_ID5
8666  #define GPIO_OTYPER_IDR_6                   GPIO_IDR_ID6
8667  #define GPIO_OTYPER_IDR_7                   GPIO_IDR_ID7
8668  #define GPIO_OTYPER_IDR_8                   GPIO_IDR_ID8
8669  #define GPIO_OTYPER_IDR_9                   GPIO_IDR_ID9
8670  #define GPIO_OTYPER_IDR_10                  GPIO_IDR_ID10
8671  #define GPIO_OTYPER_IDR_11                  GPIO_IDR_ID11
8672  #define GPIO_OTYPER_IDR_12                  GPIO_IDR_ID12
8673  #define GPIO_OTYPER_IDR_13                  GPIO_IDR_ID13
8674  #define GPIO_OTYPER_IDR_14                  GPIO_IDR_ID14
8675  #define GPIO_OTYPER_IDR_15                  GPIO_IDR_ID15
8676  
8677  /******************  Bits definition for GPIO_ODR register  *******************/
8678  #define GPIO_ODR_OD0_Pos               (0U)
8679  #define GPIO_ODR_OD0_Msk               (0x1UL << GPIO_ODR_OD0_Pos)             /*!< 0x00000001 */
8680  #define GPIO_ODR_OD0                   GPIO_ODR_OD0_Msk
8681  #define GPIO_ODR_OD1_Pos               (1U)
8682  #define GPIO_ODR_OD1_Msk               (0x1UL << GPIO_ODR_OD1_Pos)             /*!< 0x00000002 */
8683  #define GPIO_ODR_OD1                   GPIO_ODR_OD1_Msk
8684  #define GPIO_ODR_OD2_Pos               (2U)
8685  #define GPIO_ODR_OD2_Msk               (0x1UL << GPIO_ODR_OD2_Pos)             /*!< 0x00000004 */
8686  #define GPIO_ODR_OD2                   GPIO_ODR_OD2_Msk
8687  #define GPIO_ODR_OD3_Pos               (3U)
8688  #define GPIO_ODR_OD3_Msk               (0x1UL << GPIO_ODR_OD3_Pos)             /*!< 0x00000008 */
8689  #define GPIO_ODR_OD3                   GPIO_ODR_OD3_Msk
8690  #define GPIO_ODR_OD4_Pos               (4U)
8691  #define GPIO_ODR_OD4_Msk               (0x1UL << GPIO_ODR_OD4_Pos)             /*!< 0x00000010 */
8692  #define GPIO_ODR_OD4                   GPIO_ODR_OD4_Msk
8693  #define GPIO_ODR_OD5_Pos               (5U)
8694  #define GPIO_ODR_OD5_Msk               (0x1UL << GPIO_ODR_OD5_Pos)             /*!< 0x00000020 */
8695  #define GPIO_ODR_OD5                   GPIO_ODR_OD5_Msk
8696  #define GPIO_ODR_OD6_Pos               (6U)
8697  #define GPIO_ODR_OD6_Msk               (0x1UL << GPIO_ODR_OD6_Pos)             /*!< 0x00000040 */
8698  #define GPIO_ODR_OD6                   GPIO_ODR_OD6_Msk
8699  #define GPIO_ODR_OD7_Pos               (7U)
8700  #define GPIO_ODR_OD7_Msk               (0x1UL << GPIO_ODR_OD7_Pos)             /*!< 0x00000080 */
8701  #define GPIO_ODR_OD7                   GPIO_ODR_OD7_Msk
8702  #define GPIO_ODR_OD8_Pos               (8U)
8703  #define GPIO_ODR_OD8_Msk               (0x1UL << GPIO_ODR_OD8_Pos)             /*!< 0x00000100 */
8704  #define GPIO_ODR_OD8                   GPIO_ODR_OD8_Msk
8705  #define GPIO_ODR_OD9_Pos               (9U)
8706  #define GPIO_ODR_OD9_Msk               (0x1UL << GPIO_ODR_OD9_Pos)             /*!< 0x00000200 */
8707  #define GPIO_ODR_OD9                   GPIO_ODR_OD9_Msk
8708  #define GPIO_ODR_OD10_Pos              (10U)
8709  #define GPIO_ODR_OD10_Msk              (0x1UL << GPIO_ODR_OD10_Pos)            /*!< 0x00000400 */
8710  #define GPIO_ODR_OD10                  GPIO_ODR_OD10_Msk
8711  #define GPIO_ODR_OD11_Pos              (11U)
8712  #define GPIO_ODR_OD11_Msk              (0x1UL << GPIO_ODR_OD11_Pos)            /*!< 0x00000800 */
8713  #define GPIO_ODR_OD11                  GPIO_ODR_OD11_Msk
8714  #define GPIO_ODR_OD12_Pos              (12U)
8715  #define GPIO_ODR_OD12_Msk              (0x1UL << GPIO_ODR_OD12_Pos)            /*!< 0x00001000 */
8716  #define GPIO_ODR_OD12                  GPIO_ODR_OD12_Msk
8717  #define GPIO_ODR_OD13_Pos              (13U)
8718  #define GPIO_ODR_OD13_Msk              (0x1UL << GPIO_ODR_OD13_Pos)            /*!< 0x00002000 */
8719  #define GPIO_ODR_OD13                  GPIO_ODR_OD13_Msk
8720  #define GPIO_ODR_OD14_Pos              (14U)
8721  #define GPIO_ODR_OD14_Msk              (0x1UL << GPIO_ODR_OD14_Pos)            /*!< 0x00004000 */
8722  #define GPIO_ODR_OD14                  GPIO_ODR_OD14_Msk
8723  #define GPIO_ODR_OD15_Pos              (15U)
8724  #define GPIO_ODR_OD15_Msk              (0x1UL << GPIO_ODR_OD15_Pos)            /*!< 0x00008000 */
8725  #define GPIO_ODR_OD15                  GPIO_ODR_OD15_Msk
8726  
8727  /* Legacy defines */
8728  #define GPIO_ODR_ODR_0                      GPIO_ODR_OD0
8729  #define GPIO_ODR_ODR_1                      GPIO_ODR_OD1
8730  #define GPIO_ODR_ODR_2                      GPIO_ODR_OD2
8731  #define GPIO_ODR_ODR_3                      GPIO_ODR_OD3
8732  #define GPIO_ODR_ODR_4                      GPIO_ODR_OD4
8733  #define GPIO_ODR_ODR_5                      GPIO_ODR_OD5
8734  #define GPIO_ODR_ODR_6                      GPIO_ODR_OD6
8735  #define GPIO_ODR_ODR_7                      GPIO_ODR_OD7
8736  #define GPIO_ODR_ODR_8                      GPIO_ODR_OD8
8737  #define GPIO_ODR_ODR_9                      GPIO_ODR_OD9
8738  #define GPIO_ODR_ODR_10                     GPIO_ODR_OD10
8739  #define GPIO_ODR_ODR_11                     GPIO_ODR_OD11
8740  #define GPIO_ODR_ODR_12                     GPIO_ODR_OD12
8741  #define GPIO_ODR_ODR_13                     GPIO_ODR_OD13
8742  #define GPIO_ODR_ODR_14                     GPIO_ODR_OD14
8743  #define GPIO_ODR_ODR_15                     GPIO_ODR_OD15
8744  
8745  /* Old GPIO_ODR register bits definition, maintained for legacy purpose */
8746  #define GPIO_OTYPER_ODR_0                   GPIO_ODR_OD0
8747  #define GPIO_OTYPER_ODR_1                   GPIO_ODR_OD1
8748  #define GPIO_OTYPER_ODR_2                   GPIO_ODR_OD2
8749  #define GPIO_OTYPER_ODR_3                   GPIO_ODR_OD3
8750  #define GPIO_OTYPER_ODR_4                   GPIO_ODR_OD4
8751  #define GPIO_OTYPER_ODR_5                   GPIO_ODR_OD5
8752  #define GPIO_OTYPER_ODR_6                   GPIO_ODR_OD6
8753  #define GPIO_OTYPER_ODR_7                   GPIO_ODR_OD7
8754  #define GPIO_OTYPER_ODR_8                   GPIO_ODR_OD8
8755  #define GPIO_OTYPER_ODR_9                   GPIO_ODR_OD9
8756  #define GPIO_OTYPER_ODR_10                  GPIO_ODR_OD10
8757  #define GPIO_OTYPER_ODR_11                  GPIO_ODR_OD11
8758  #define GPIO_OTYPER_ODR_12                  GPIO_ODR_OD12
8759  #define GPIO_OTYPER_ODR_13                  GPIO_ODR_OD13
8760  #define GPIO_OTYPER_ODR_14                  GPIO_ODR_OD14
8761  #define GPIO_OTYPER_ODR_15                  GPIO_ODR_OD15
8762  
8763  /******************  Bits definition for GPIO_BSRR register  ******************/
8764  #define GPIO_BSRR_BS0_Pos              (0U)
8765  #define GPIO_BSRR_BS0_Msk              (0x1UL << GPIO_BSRR_BS0_Pos)            /*!< 0x00000001 */
8766  #define GPIO_BSRR_BS0                  GPIO_BSRR_BS0_Msk
8767  #define GPIO_BSRR_BS1_Pos              (1U)
8768  #define GPIO_BSRR_BS1_Msk              (0x1UL << GPIO_BSRR_BS1_Pos)            /*!< 0x00000002 */
8769  #define GPIO_BSRR_BS1                  GPIO_BSRR_BS1_Msk
8770  #define GPIO_BSRR_BS2_Pos              (2U)
8771  #define GPIO_BSRR_BS2_Msk              (0x1UL << GPIO_BSRR_BS2_Pos)            /*!< 0x00000004 */
8772  #define GPIO_BSRR_BS2                  GPIO_BSRR_BS2_Msk
8773  #define GPIO_BSRR_BS3_Pos              (3U)
8774  #define GPIO_BSRR_BS3_Msk              (0x1UL << GPIO_BSRR_BS3_Pos)            /*!< 0x00000008 */
8775  #define GPIO_BSRR_BS3                  GPIO_BSRR_BS3_Msk
8776  #define GPIO_BSRR_BS4_Pos              (4U)
8777  #define GPIO_BSRR_BS4_Msk              (0x1UL << GPIO_BSRR_BS4_Pos)            /*!< 0x00000010 */
8778  #define GPIO_BSRR_BS4                  GPIO_BSRR_BS4_Msk
8779  #define GPIO_BSRR_BS5_Pos              (5U)
8780  #define GPIO_BSRR_BS5_Msk              (0x1UL << GPIO_BSRR_BS5_Pos)            /*!< 0x00000020 */
8781  #define GPIO_BSRR_BS5                  GPIO_BSRR_BS5_Msk
8782  #define GPIO_BSRR_BS6_Pos              (6U)
8783  #define GPIO_BSRR_BS6_Msk              (0x1UL << GPIO_BSRR_BS6_Pos)            /*!< 0x00000040 */
8784  #define GPIO_BSRR_BS6                  GPIO_BSRR_BS6_Msk
8785  #define GPIO_BSRR_BS7_Pos              (7U)
8786  #define GPIO_BSRR_BS7_Msk              (0x1UL << GPIO_BSRR_BS7_Pos)            /*!< 0x00000080 */
8787  #define GPIO_BSRR_BS7                  GPIO_BSRR_BS7_Msk
8788  #define GPIO_BSRR_BS8_Pos              (8U)
8789  #define GPIO_BSRR_BS8_Msk              (0x1UL << GPIO_BSRR_BS8_Pos)            /*!< 0x00000100 */
8790  #define GPIO_BSRR_BS8                  GPIO_BSRR_BS8_Msk
8791  #define GPIO_BSRR_BS9_Pos              (9U)
8792  #define GPIO_BSRR_BS9_Msk              (0x1UL << GPIO_BSRR_BS9_Pos)            /*!< 0x00000200 */
8793  #define GPIO_BSRR_BS9                  GPIO_BSRR_BS9_Msk
8794  #define GPIO_BSRR_BS10_Pos             (10U)
8795  #define GPIO_BSRR_BS10_Msk             (0x1UL << GPIO_BSRR_BS10_Pos)           /*!< 0x00000400 */
8796  #define GPIO_BSRR_BS10                 GPIO_BSRR_BS10_Msk
8797  #define GPIO_BSRR_BS11_Pos             (11U)
8798  #define GPIO_BSRR_BS11_Msk             (0x1UL << GPIO_BSRR_BS11_Pos)           /*!< 0x00000800 */
8799  #define GPIO_BSRR_BS11                 GPIO_BSRR_BS11_Msk
8800  #define GPIO_BSRR_BS12_Pos             (12U)
8801  #define GPIO_BSRR_BS12_Msk             (0x1UL << GPIO_BSRR_BS12_Pos)           /*!< 0x00001000 */
8802  #define GPIO_BSRR_BS12                 GPIO_BSRR_BS12_Msk
8803  #define GPIO_BSRR_BS13_Pos             (13U)
8804  #define GPIO_BSRR_BS13_Msk             (0x1UL << GPIO_BSRR_BS13_Pos)           /*!< 0x00002000 */
8805  #define GPIO_BSRR_BS13                 GPIO_BSRR_BS13_Msk
8806  #define GPIO_BSRR_BS14_Pos             (14U)
8807  #define GPIO_BSRR_BS14_Msk             (0x1UL << GPIO_BSRR_BS14_Pos)           /*!< 0x00004000 */
8808  #define GPIO_BSRR_BS14                 GPIO_BSRR_BS14_Msk
8809  #define GPIO_BSRR_BS15_Pos             (15U)
8810  #define GPIO_BSRR_BS15_Msk             (0x1UL << GPIO_BSRR_BS15_Pos)           /*!< 0x00008000 */
8811  #define GPIO_BSRR_BS15                 GPIO_BSRR_BS15_Msk
8812  #define GPIO_BSRR_BR0_Pos              (16U)
8813  #define GPIO_BSRR_BR0_Msk              (0x1UL << GPIO_BSRR_BR0_Pos)            /*!< 0x00010000 */
8814  #define GPIO_BSRR_BR0                  GPIO_BSRR_BR0_Msk
8815  #define GPIO_BSRR_BR1_Pos              (17U)
8816  #define GPIO_BSRR_BR1_Msk              (0x1UL << GPIO_BSRR_BR1_Pos)            /*!< 0x00020000 */
8817  #define GPIO_BSRR_BR1                  GPIO_BSRR_BR1_Msk
8818  #define GPIO_BSRR_BR2_Pos              (18U)
8819  #define GPIO_BSRR_BR2_Msk              (0x1UL << GPIO_BSRR_BR2_Pos)            /*!< 0x00040000 */
8820  #define GPIO_BSRR_BR2                  GPIO_BSRR_BR2_Msk
8821  #define GPIO_BSRR_BR3_Pos              (19U)
8822  #define GPIO_BSRR_BR3_Msk              (0x1UL << GPIO_BSRR_BR3_Pos)            /*!< 0x00080000 */
8823  #define GPIO_BSRR_BR3                  GPIO_BSRR_BR3_Msk
8824  #define GPIO_BSRR_BR4_Pos              (20U)
8825  #define GPIO_BSRR_BR4_Msk              (0x1UL << GPIO_BSRR_BR4_Pos)            /*!< 0x00100000 */
8826  #define GPIO_BSRR_BR4                  GPIO_BSRR_BR4_Msk
8827  #define GPIO_BSRR_BR5_Pos              (21U)
8828  #define GPIO_BSRR_BR5_Msk              (0x1UL << GPIO_BSRR_BR5_Pos)            /*!< 0x00200000 */
8829  #define GPIO_BSRR_BR5                  GPIO_BSRR_BR5_Msk
8830  #define GPIO_BSRR_BR6_Pos              (22U)
8831  #define GPIO_BSRR_BR6_Msk              (0x1UL << GPIO_BSRR_BR6_Pos)            /*!< 0x00400000 */
8832  #define GPIO_BSRR_BR6                  GPIO_BSRR_BR6_Msk
8833  #define GPIO_BSRR_BR7_Pos              (23U)
8834  #define GPIO_BSRR_BR7_Msk              (0x1UL << GPIO_BSRR_BR7_Pos)            /*!< 0x00800000 */
8835  #define GPIO_BSRR_BR7                  GPIO_BSRR_BR7_Msk
8836  #define GPIO_BSRR_BR8_Pos              (24U)
8837  #define GPIO_BSRR_BR8_Msk              (0x1UL << GPIO_BSRR_BR8_Pos)            /*!< 0x01000000 */
8838  #define GPIO_BSRR_BR8                  GPIO_BSRR_BR8_Msk
8839  #define GPIO_BSRR_BR9_Pos              (25U)
8840  #define GPIO_BSRR_BR9_Msk              (0x1UL << GPIO_BSRR_BR9_Pos)            /*!< 0x02000000 */
8841  #define GPIO_BSRR_BR9                  GPIO_BSRR_BR9_Msk
8842  #define GPIO_BSRR_BR10_Pos             (26U)
8843  #define GPIO_BSRR_BR10_Msk             (0x1UL << GPIO_BSRR_BR10_Pos)           /*!< 0x04000000 */
8844  #define GPIO_BSRR_BR10                 GPIO_BSRR_BR10_Msk
8845  #define GPIO_BSRR_BR11_Pos             (27U)
8846  #define GPIO_BSRR_BR11_Msk             (0x1UL << GPIO_BSRR_BR11_Pos)           /*!< 0x08000000 */
8847  #define GPIO_BSRR_BR11                 GPIO_BSRR_BR11_Msk
8848  #define GPIO_BSRR_BR12_Pos             (28U)
8849  #define GPIO_BSRR_BR12_Msk             (0x1UL << GPIO_BSRR_BR12_Pos)           /*!< 0x10000000 */
8850  #define GPIO_BSRR_BR12                 GPIO_BSRR_BR12_Msk
8851  #define GPIO_BSRR_BR13_Pos             (29U)
8852  #define GPIO_BSRR_BR13_Msk             (0x1UL << GPIO_BSRR_BR13_Pos)           /*!< 0x20000000 */
8853  #define GPIO_BSRR_BR13                 GPIO_BSRR_BR13_Msk
8854  #define GPIO_BSRR_BR14_Pos             (30U)
8855  #define GPIO_BSRR_BR14_Msk             (0x1UL << GPIO_BSRR_BR14_Pos)           /*!< 0x40000000 */
8856  #define GPIO_BSRR_BR14                 GPIO_BSRR_BR14_Msk
8857  #define GPIO_BSRR_BR15_Pos             (31U)
8858  #define GPIO_BSRR_BR15_Msk             (0x1UL << GPIO_BSRR_BR15_Pos)           /*!< 0x80000000 */
8859  #define GPIO_BSRR_BR15                 GPIO_BSRR_BR15_Msk
8860  
8861  /* Legacy defines */
8862  #define GPIO_BSRR_BS_0                      GPIO_BSRR_BS0
8863  #define GPIO_BSRR_BS_1                      GPIO_BSRR_BS1
8864  #define GPIO_BSRR_BS_2                      GPIO_BSRR_BS2
8865  #define GPIO_BSRR_BS_3                      GPIO_BSRR_BS3
8866  #define GPIO_BSRR_BS_4                      GPIO_BSRR_BS4
8867  #define GPIO_BSRR_BS_5                      GPIO_BSRR_BS5
8868  #define GPIO_BSRR_BS_6                      GPIO_BSRR_BS6
8869  #define GPIO_BSRR_BS_7                      GPIO_BSRR_BS7
8870  #define GPIO_BSRR_BS_8                      GPIO_BSRR_BS8
8871  #define GPIO_BSRR_BS_9                      GPIO_BSRR_BS9
8872  #define GPIO_BSRR_BS_10                     GPIO_BSRR_BS10
8873  #define GPIO_BSRR_BS_11                     GPIO_BSRR_BS11
8874  #define GPIO_BSRR_BS_12                     GPIO_BSRR_BS12
8875  #define GPIO_BSRR_BS_13                     GPIO_BSRR_BS13
8876  #define GPIO_BSRR_BS_14                     GPIO_BSRR_BS14
8877  #define GPIO_BSRR_BS_15                     GPIO_BSRR_BS15
8878  #define GPIO_BSRR_BR_0                      GPIO_BSRR_BR0
8879  #define GPIO_BSRR_BR_1                      GPIO_BSRR_BR1
8880  #define GPIO_BSRR_BR_2                      GPIO_BSRR_BR2
8881  #define GPIO_BSRR_BR_3                      GPIO_BSRR_BR3
8882  #define GPIO_BSRR_BR_4                      GPIO_BSRR_BR4
8883  #define GPIO_BSRR_BR_5                      GPIO_BSRR_BR5
8884  #define GPIO_BSRR_BR_6                      GPIO_BSRR_BR6
8885  #define GPIO_BSRR_BR_7                      GPIO_BSRR_BR7
8886  #define GPIO_BSRR_BR_8                      GPIO_BSRR_BR8
8887  #define GPIO_BSRR_BR_9                      GPIO_BSRR_BR9
8888  #define GPIO_BSRR_BR_10                     GPIO_BSRR_BR10
8889  #define GPIO_BSRR_BR_11                     GPIO_BSRR_BR11
8890  #define GPIO_BSRR_BR_12                     GPIO_BSRR_BR12
8891  #define GPIO_BSRR_BR_13                     GPIO_BSRR_BR13
8892  #define GPIO_BSRR_BR_14                     GPIO_BSRR_BR14
8893  #define GPIO_BSRR_BR_15                     GPIO_BSRR_BR15
8894  
8895  /****************** Bit definition for GPIO_LCKR register *********************/
8896  #define GPIO_LCKR_LCK0_Pos             (0U)
8897  #define GPIO_LCKR_LCK0_Msk             (0x1UL << GPIO_LCKR_LCK0_Pos)           /*!< 0x00000001 */
8898  #define GPIO_LCKR_LCK0                 GPIO_LCKR_LCK0_Msk
8899  #define GPIO_LCKR_LCK1_Pos             (1U)
8900  #define GPIO_LCKR_LCK1_Msk             (0x1UL << GPIO_LCKR_LCK1_Pos)           /*!< 0x00000002 */
8901  #define GPIO_LCKR_LCK1                 GPIO_LCKR_LCK1_Msk
8902  #define GPIO_LCKR_LCK2_Pos             (2U)
8903  #define GPIO_LCKR_LCK2_Msk             (0x1UL << GPIO_LCKR_LCK2_Pos)           /*!< 0x00000004 */
8904  #define GPIO_LCKR_LCK2                 GPIO_LCKR_LCK2_Msk
8905  #define GPIO_LCKR_LCK3_Pos             (3U)
8906  #define GPIO_LCKR_LCK3_Msk             (0x1UL << GPIO_LCKR_LCK3_Pos)           /*!< 0x00000008 */
8907  #define GPIO_LCKR_LCK3                 GPIO_LCKR_LCK3_Msk
8908  #define GPIO_LCKR_LCK4_Pos             (4U)
8909  #define GPIO_LCKR_LCK4_Msk             (0x1UL << GPIO_LCKR_LCK4_Pos)           /*!< 0x00000010 */
8910  #define GPIO_LCKR_LCK4                 GPIO_LCKR_LCK4_Msk
8911  #define GPIO_LCKR_LCK5_Pos             (5U)
8912  #define GPIO_LCKR_LCK5_Msk             (0x1UL << GPIO_LCKR_LCK5_Pos)           /*!< 0x00000020 */
8913  #define GPIO_LCKR_LCK5                 GPIO_LCKR_LCK5_Msk
8914  #define GPIO_LCKR_LCK6_Pos             (6U)
8915  #define GPIO_LCKR_LCK6_Msk             (0x1UL << GPIO_LCKR_LCK6_Pos)           /*!< 0x00000040 */
8916  #define GPIO_LCKR_LCK6                 GPIO_LCKR_LCK6_Msk
8917  #define GPIO_LCKR_LCK7_Pos             (7U)
8918  #define GPIO_LCKR_LCK7_Msk             (0x1UL << GPIO_LCKR_LCK7_Pos)           /*!< 0x00000080 */
8919  #define GPIO_LCKR_LCK7                 GPIO_LCKR_LCK7_Msk
8920  #define GPIO_LCKR_LCK8_Pos             (8U)
8921  #define GPIO_LCKR_LCK8_Msk             (0x1UL << GPIO_LCKR_LCK8_Pos)           /*!< 0x00000100 */
8922  #define GPIO_LCKR_LCK8                 GPIO_LCKR_LCK8_Msk
8923  #define GPIO_LCKR_LCK9_Pos             (9U)
8924  #define GPIO_LCKR_LCK9_Msk             (0x1UL << GPIO_LCKR_LCK9_Pos)           /*!< 0x00000200 */
8925  #define GPIO_LCKR_LCK9                 GPIO_LCKR_LCK9_Msk
8926  #define GPIO_LCKR_LCK10_Pos            (10U)
8927  #define GPIO_LCKR_LCK10_Msk            (0x1UL << GPIO_LCKR_LCK10_Pos)          /*!< 0x00000400 */
8928  #define GPIO_LCKR_LCK10                GPIO_LCKR_LCK10_Msk
8929  #define GPIO_LCKR_LCK11_Pos            (11U)
8930  #define GPIO_LCKR_LCK11_Msk            (0x1UL << GPIO_LCKR_LCK11_Pos)          /*!< 0x00000800 */
8931  #define GPIO_LCKR_LCK11                GPIO_LCKR_LCK11_Msk
8932  #define GPIO_LCKR_LCK12_Pos            (12U)
8933  #define GPIO_LCKR_LCK12_Msk            (0x1UL << GPIO_LCKR_LCK12_Pos)          /*!< 0x00001000 */
8934  #define GPIO_LCKR_LCK12                GPIO_LCKR_LCK12_Msk
8935  #define GPIO_LCKR_LCK13_Pos            (13U)
8936  #define GPIO_LCKR_LCK13_Msk            (0x1UL << GPIO_LCKR_LCK13_Pos)          /*!< 0x00002000 */
8937  #define GPIO_LCKR_LCK13                GPIO_LCKR_LCK13_Msk
8938  #define GPIO_LCKR_LCK14_Pos            (14U)
8939  #define GPIO_LCKR_LCK14_Msk            (0x1UL << GPIO_LCKR_LCK14_Pos)          /*!< 0x00004000 */
8940  #define GPIO_LCKR_LCK14                GPIO_LCKR_LCK14_Msk
8941  #define GPIO_LCKR_LCK15_Pos            (15U)
8942  #define GPIO_LCKR_LCK15_Msk            (0x1UL << GPIO_LCKR_LCK15_Pos)          /*!< 0x00008000 */
8943  #define GPIO_LCKR_LCK15                GPIO_LCKR_LCK15_Msk
8944  #define GPIO_LCKR_LCKK_Pos             (16U)
8945  #define GPIO_LCKR_LCKK_Msk             (0x1UL << GPIO_LCKR_LCKK_Pos)           /*!< 0x00010000 */
8946  #define GPIO_LCKR_LCKK                 GPIO_LCKR_LCKK_Msk
8947  
8948  /****************** Bit definition for GPIO_AFRL register *********************/
8949  #define GPIO_AFRL_AFSEL0_Pos           (0U)
8950  #define GPIO_AFRL_AFSEL0_Msk           (0xFUL << GPIO_AFRL_AFSEL0_Pos)         /*!< 0x0000000F */
8951  #define GPIO_AFRL_AFSEL0               GPIO_AFRL_AFSEL0_Msk
8952  #define GPIO_AFRL_AFSEL0_0             (0x1UL << GPIO_AFRL_AFSEL0_Pos)         /*!< 0x00000001 */
8953  #define GPIO_AFRL_AFSEL0_1             (0x2UL << GPIO_AFRL_AFSEL0_Pos)         /*!< 0x00000002 */
8954  #define GPIO_AFRL_AFSEL0_2             (0x4UL << GPIO_AFRL_AFSEL0_Pos)         /*!< 0x00000004 */
8955  #define GPIO_AFRL_AFSEL0_3             (0x8UL << GPIO_AFRL_AFSEL0_Pos)         /*!< 0x00000008 */
8956  #define GPIO_AFRL_AFSEL1_Pos           (4U)
8957  #define GPIO_AFRL_AFSEL1_Msk           (0xFUL << GPIO_AFRL_AFSEL1_Pos)         /*!< 0x000000F0 */
8958  #define GPIO_AFRL_AFSEL1               GPIO_AFRL_AFSEL1_Msk
8959  #define GPIO_AFRL_AFSEL1_0             (0x1UL << GPIO_AFRL_AFSEL1_Pos)         /*!< 0x00000010 */
8960  #define GPIO_AFRL_AFSEL1_1             (0x2UL << GPIO_AFRL_AFSEL1_Pos)         /*!< 0x00000020 */
8961  #define GPIO_AFRL_AFSEL1_2             (0x4UL << GPIO_AFRL_AFSEL1_Pos)         /*!< 0x00000040 */
8962  #define GPIO_AFRL_AFSEL1_3             (0x8UL << GPIO_AFRL_AFSEL1_Pos)         /*!< 0x00000080 */
8963  #define GPIO_AFRL_AFSEL2_Pos           (8U)
8964  #define GPIO_AFRL_AFSEL2_Msk           (0xFUL << GPIO_AFRL_AFSEL2_Pos)         /*!< 0x00000F00 */
8965  #define GPIO_AFRL_AFSEL2               GPIO_AFRL_AFSEL2_Msk
8966  #define GPIO_AFRL_AFSEL2_0             (0x1UL << GPIO_AFRL_AFSEL2_Pos)         /*!< 0x00000100 */
8967  #define GPIO_AFRL_AFSEL2_1             (0x2UL << GPIO_AFRL_AFSEL2_Pos)         /*!< 0x00000200 */
8968  #define GPIO_AFRL_AFSEL2_2             (0x4UL << GPIO_AFRL_AFSEL2_Pos)         /*!< 0x00000400 */
8969  #define GPIO_AFRL_AFSEL2_3             (0x8UL << GPIO_AFRL_AFSEL2_Pos)         /*!< 0x00000800 */
8970  #define GPIO_AFRL_AFSEL3_Pos           (12U)
8971  #define GPIO_AFRL_AFSEL3_Msk           (0xFUL << GPIO_AFRL_AFSEL3_Pos)         /*!< 0x0000F000 */
8972  #define GPIO_AFRL_AFSEL3               GPIO_AFRL_AFSEL3_Msk
8973  #define GPIO_AFRL_AFSEL3_0             (0x1UL << GPIO_AFRL_AFSEL3_Pos)         /*!< 0x00001000 */
8974  #define GPIO_AFRL_AFSEL3_1             (0x2UL << GPIO_AFRL_AFSEL3_Pos)         /*!< 0x00002000 */
8975  #define GPIO_AFRL_AFSEL3_2             (0x4UL << GPIO_AFRL_AFSEL3_Pos)         /*!< 0x00004000 */
8976  #define GPIO_AFRL_AFSEL3_3             (0x8UL << GPIO_AFRL_AFSEL3_Pos)         /*!< 0x00008000 */
8977  #define GPIO_AFRL_AFSEL4_Pos           (16U)
8978  #define GPIO_AFRL_AFSEL4_Msk           (0xFUL << GPIO_AFRL_AFSEL4_Pos)         /*!< 0x000F0000 */
8979  #define GPIO_AFRL_AFSEL4               GPIO_AFRL_AFSEL4_Msk
8980  #define GPIO_AFRL_AFSEL4_0             (0x1UL << GPIO_AFRL_AFSEL4_Pos)         /*!< 0x00010000 */
8981  #define GPIO_AFRL_AFSEL4_1             (0x2UL << GPIO_AFRL_AFSEL4_Pos)         /*!< 0x00020000 */
8982  #define GPIO_AFRL_AFSEL4_2             (0x4UL << GPIO_AFRL_AFSEL4_Pos)         /*!< 0x00040000 */
8983  #define GPIO_AFRL_AFSEL4_3             (0x8UL << GPIO_AFRL_AFSEL4_Pos)         /*!< 0x00080000 */
8984  #define GPIO_AFRL_AFSEL5_Pos           (20U)
8985  #define GPIO_AFRL_AFSEL5_Msk           (0xFUL << GPIO_AFRL_AFSEL5_Pos)         /*!< 0x00F00000 */
8986  #define GPIO_AFRL_AFSEL5               GPIO_AFRL_AFSEL5_Msk
8987  #define GPIO_AFRL_AFSEL5_0             (0x1UL << GPIO_AFRL_AFSEL5_Pos)         /*!< 0x00100000 */
8988  #define GPIO_AFRL_AFSEL5_1             (0x2UL << GPIO_AFRL_AFSEL5_Pos)         /*!< 0x00200000 */
8989  #define GPIO_AFRL_AFSEL5_2             (0x4UL << GPIO_AFRL_AFSEL5_Pos)         /*!< 0x00400000 */
8990  #define GPIO_AFRL_AFSEL5_3             (0x8UL << GPIO_AFRL_AFSEL5_Pos)         /*!< 0x00800000 */
8991  #define GPIO_AFRL_AFSEL6_Pos           (24U)
8992  #define GPIO_AFRL_AFSEL6_Msk           (0xFUL << GPIO_AFRL_AFSEL6_Pos)         /*!< 0x0F000000 */
8993  #define GPIO_AFRL_AFSEL6               GPIO_AFRL_AFSEL6_Msk
8994  #define GPIO_AFRL_AFSEL6_0             (0x1UL << GPIO_AFRL_AFSEL6_Pos)         /*!< 0x01000000 */
8995  #define GPIO_AFRL_AFSEL6_1             (0x2UL << GPIO_AFRL_AFSEL6_Pos)         /*!< 0x02000000 */
8996  #define GPIO_AFRL_AFSEL6_2             (0x4UL << GPIO_AFRL_AFSEL6_Pos)         /*!< 0x04000000 */
8997  #define GPIO_AFRL_AFSEL6_3             (0x8UL << GPIO_AFRL_AFSEL6_Pos)         /*!< 0x08000000 */
8998  #define GPIO_AFRL_AFSEL7_Pos           (28U)
8999  #define GPIO_AFRL_AFSEL7_Msk           (0xFUL << GPIO_AFRL_AFSEL7_Pos)         /*!< 0xF0000000 */
9000  #define GPIO_AFRL_AFSEL7               GPIO_AFRL_AFSEL7_Msk
9001  #define GPIO_AFRL_AFSEL7_0             (0x1UL << GPIO_AFRL_AFSEL7_Pos)         /*!< 0x10000000 */
9002  #define GPIO_AFRL_AFSEL7_1             (0x2UL << GPIO_AFRL_AFSEL7_Pos)         /*!< 0x20000000 */
9003  #define GPIO_AFRL_AFSEL7_2             (0x4UL << GPIO_AFRL_AFSEL7_Pos)         /*!< 0x40000000 */
9004  #define GPIO_AFRL_AFSEL7_3             (0x8UL << GPIO_AFRL_AFSEL7_Pos)         /*!< 0x80000000 */
9005  
9006  /* Legacy defines */
9007  #define GPIO_AFRL_AFRL0                      GPIO_AFRL_AFSEL0
9008  #define GPIO_AFRL_AFRL1                      GPIO_AFRL_AFSEL1
9009  #define GPIO_AFRL_AFRL2                      GPIO_AFRL_AFSEL2
9010  #define GPIO_AFRL_AFRL3                      GPIO_AFRL_AFSEL3
9011  #define GPIO_AFRL_AFRL4                      GPIO_AFRL_AFSEL4
9012  #define GPIO_AFRL_AFRL5                      GPIO_AFRL_AFSEL5
9013  #define GPIO_AFRL_AFRL6                      GPIO_AFRL_AFSEL6
9014  #define GPIO_AFRL_AFRL7                      GPIO_AFRL_AFSEL7
9015  
9016  /****************** Bit definition for GPIO_AFRH register *********************/
9017  #define GPIO_AFRH_AFSEL8_Pos           (0U)
9018  #define GPIO_AFRH_AFSEL8_Msk           (0xFUL << GPIO_AFRH_AFSEL8_Pos)         /*!< 0x0000000F */
9019  #define GPIO_AFRH_AFSEL8               GPIO_AFRH_AFSEL8_Msk
9020  #define GPIO_AFRH_AFSEL8_0             (0x1UL << GPIO_AFRH_AFSEL8_Pos)         /*!< 0x00000001 */
9021  #define GPIO_AFRH_AFSEL8_1             (0x2UL << GPIO_AFRH_AFSEL8_Pos)         /*!< 0x00000002 */
9022  #define GPIO_AFRH_AFSEL8_2             (0x4UL << GPIO_AFRH_AFSEL8_Pos)         /*!< 0x00000004 */
9023  #define GPIO_AFRH_AFSEL8_3             (0x8UL << GPIO_AFRH_AFSEL8_Pos)         /*!< 0x00000008 */
9024  #define GPIO_AFRH_AFSEL9_Pos           (4U)
9025  #define GPIO_AFRH_AFSEL9_Msk           (0xFUL << GPIO_AFRH_AFSEL9_Pos)         /*!< 0x000000F0 */
9026  #define GPIO_AFRH_AFSEL9               GPIO_AFRH_AFSEL9_Msk
9027  #define GPIO_AFRH_AFSEL9_0             (0x1UL << GPIO_AFRH_AFSEL9_Pos)         /*!< 0x00000010 */
9028  #define GPIO_AFRH_AFSEL9_1             (0x2UL << GPIO_AFRH_AFSEL9_Pos)         /*!< 0x00000020 */
9029  #define GPIO_AFRH_AFSEL9_2             (0x4UL << GPIO_AFRH_AFSEL9_Pos)         /*!< 0x00000040 */
9030  #define GPIO_AFRH_AFSEL9_3             (0x8UL << GPIO_AFRH_AFSEL9_Pos)         /*!< 0x00000080 */
9031  #define GPIO_AFRH_AFSEL10_Pos          (8U)
9032  #define GPIO_AFRH_AFSEL10_Msk          (0xFUL << GPIO_AFRH_AFSEL10_Pos)        /*!< 0x00000F00 */
9033  #define GPIO_AFRH_AFSEL10              GPIO_AFRH_AFSEL10_Msk
9034  #define GPIO_AFRH_AFSEL10_0            (0x1UL << GPIO_AFRH_AFSEL10_Pos)        /*!< 0x00000100 */
9035  #define GPIO_AFRH_AFSEL10_1            (0x2UL << GPIO_AFRH_AFSEL10_Pos)        /*!< 0x00000200 */
9036  #define GPIO_AFRH_AFSEL10_2            (0x4UL << GPIO_AFRH_AFSEL10_Pos)        /*!< 0x00000400 */
9037  #define GPIO_AFRH_AFSEL10_3            (0x8UL << GPIO_AFRH_AFSEL10_Pos)        /*!< 0x00000800 */
9038  #define GPIO_AFRH_AFSEL11_Pos          (12U)
9039  #define GPIO_AFRH_AFSEL11_Msk          (0xFUL << GPIO_AFRH_AFSEL11_Pos)        /*!< 0x0000F000 */
9040  #define GPIO_AFRH_AFSEL11              GPIO_AFRH_AFSEL11_Msk
9041  #define GPIO_AFRH_AFSEL11_0            (0x1UL << GPIO_AFRH_AFSEL11_Pos)        /*!< 0x00001000 */
9042  #define GPIO_AFRH_AFSEL11_1            (0x2UL << GPIO_AFRH_AFSEL11_Pos)        /*!< 0x00002000 */
9043  #define GPIO_AFRH_AFSEL11_2            (0x4UL << GPIO_AFRH_AFSEL11_Pos)        /*!< 0x00004000 */
9044  #define GPIO_AFRH_AFSEL11_3            (0x8UL << GPIO_AFRH_AFSEL11_Pos)        /*!< 0x00008000 */
9045  #define GPIO_AFRH_AFSEL12_Pos          (16U)
9046  #define GPIO_AFRH_AFSEL12_Msk          (0xFUL << GPIO_AFRH_AFSEL12_Pos)        /*!< 0x000F0000 */
9047  #define GPIO_AFRH_AFSEL12              GPIO_AFRH_AFSEL12_Msk
9048  #define GPIO_AFRH_AFSEL12_0            (0x1UL << GPIO_AFRH_AFSEL12_Pos)        /*!< 0x00010000 */
9049  #define GPIO_AFRH_AFSEL12_1            (0x2UL << GPIO_AFRH_AFSEL12_Pos)        /*!< 0x00020000 */
9050  #define GPIO_AFRH_AFSEL12_2            (0x4UL << GPIO_AFRH_AFSEL12_Pos)        /*!< 0x00040000 */
9051  #define GPIO_AFRH_AFSEL12_3            (0x8UL << GPIO_AFRH_AFSEL12_Pos)        /*!< 0x00080000 */
9052  #define GPIO_AFRH_AFSEL13_Pos          (20U)
9053  #define GPIO_AFRH_AFSEL13_Msk          (0xFUL << GPIO_AFRH_AFSEL13_Pos)        /*!< 0x00F00000 */
9054  #define GPIO_AFRH_AFSEL13              GPIO_AFRH_AFSEL13_Msk
9055  #define GPIO_AFRH_AFSEL13_0            (0x1UL << GPIO_AFRH_AFSEL13_Pos)        /*!< 0x00100000 */
9056  #define GPIO_AFRH_AFSEL13_1            (0x2UL << GPIO_AFRH_AFSEL13_Pos)        /*!< 0x00200000 */
9057  #define GPIO_AFRH_AFSEL13_2            (0x4UL << GPIO_AFRH_AFSEL13_Pos)        /*!< 0x00400000 */
9058  #define GPIO_AFRH_AFSEL13_3            (0x8UL << GPIO_AFRH_AFSEL13_Pos)        /*!< 0x00800000 */
9059  #define GPIO_AFRH_AFSEL14_Pos          (24U)
9060  #define GPIO_AFRH_AFSEL14_Msk          (0xFUL << GPIO_AFRH_AFSEL14_Pos)        /*!< 0x0F000000 */
9061  #define GPIO_AFRH_AFSEL14              GPIO_AFRH_AFSEL14_Msk
9062  #define GPIO_AFRH_AFSEL14_0            (0x1UL << GPIO_AFRH_AFSEL14_Pos)        /*!< 0x01000000 */
9063  #define GPIO_AFRH_AFSEL14_1            (0x2UL << GPIO_AFRH_AFSEL14_Pos)        /*!< 0x02000000 */
9064  #define GPIO_AFRH_AFSEL14_2            (0x4UL << GPIO_AFRH_AFSEL14_Pos)        /*!< 0x04000000 */
9065  #define GPIO_AFRH_AFSEL14_3            (0x8UL << GPIO_AFRH_AFSEL14_Pos)        /*!< 0x08000000 */
9066  #define GPIO_AFRH_AFSEL15_Pos          (28U)
9067  #define GPIO_AFRH_AFSEL15_Msk          (0xFUL << GPIO_AFRH_AFSEL15_Pos)        /*!< 0xF0000000 */
9068  #define GPIO_AFRH_AFSEL15              GPIO_AFRH_AFSEL15_Msk
9069  #define GPIO_AFRH_AFSEL15_0            (0x1UL << GPIO_AFRH_AFSEL15_Pos)        /*!< 0x10000000 */
9070  #define GPIO_AFRH_AFSEL15_1            (0x2UL << GPIO_AFRH_AFSEL15_Pos)        /*!< 0x20000000 */
9071  #define GPIO_AFRH_AFSEL15_2            (0x4UL << GPIO_AFRH_AFSEL15_Pos)        /*!< 0x40000000 */
9072  #define GPIO_AFRH_AFSEL15_3            (0x8UL << GPIO_AFRH_AFSEL15_Pos)        /*!< 0x80000000 */
9073  
9074  /* Legacy defines */
9075  #define GPIO_AFRH_AFRH0                      GPIO_AFRH_AFSEL8
9076  #define GPIO_AFRH_AFRH1                      GPIO_AFRH_AFSEL9
9077  #define GPIO_AFRH_AFRH2                      GPIO_AFRH_AFSEL10
9078  #define GPIO_AFRH_AFRH3                      GPIO_AFRH_AFSEL11
9079  #define GPIO_AFRH_AFRH4                      GPIO_AFRH_AFSEL12
9080  #define GPIO_AFRH_AFRH5                      GPIO_AFRH_AFSEL13
9081  #define GPIO_AFRH_AFRH6                      GPIO_AFRH_AFSEL14
9082  #define GPIO_AFRH_AFRH7                      GPIO_AFRH_AFSEL15
9083  
9084  /******************  Bits definition for GPIO_BRR register  ******************/
9085  #define GPIO_BRR_BR0_Pos               (0U)
9086  #define GPIO_BRR_BR0_Msk               (0x1UL << GPIO_BRR_BR0_Pos)             /*!< 0x00000001 */
9087  #define GPIO_BRR_BR0                   GPIO_BRR_BR0_Msk
9088  #define GPIO_BRR_BR1_Pos               (1U)
9089  #define GPIO_BRR_BR1_Msk               (0x1UL << GPIO_BRR_BR1_Pos)             /*!< 0x00000002 */
9090  #define GPIO_BRR_BR1                   GPIO_BRR_BR1_Msk
9091  #define GPIO_BRR_BR2_Pos               (2U)
9092  #define GPIO_BRR_BR2_Msk               (0x1UL << GPIO_BRR_BR2_Pos)             /*!< 0x00000004 */
9093  #define GPIO_BRR_BR2                   GPIO_BRR_BR2_Msk
9094  #define GPIO_BRR_BR3_Pos               (3U)
9095  #define GPIO_BRR_BR3_Msk               (0x1UL << GPIO_BRR_BR3_Pos)             /*!< 0x00000008 */
9096  #define GPIO_BRR_BR3                   GPIO_BRR_BR3_Msk
9097  #define GPIO_BRR_BR4_Pos               (4U)
9098  #define GPIO_BRR_BR4_Msk               (0x1UL << GPIO_BRR_BR4_Pos)             /*!< 0x00000010 */
9099  #define GPIO_BRR_BR4                   GPIO_BRR_BR4_Msk
9100  #define GPIO_BRR_BR5_Pos               (5U)
9101  #define GPIO_BRR_BR5_Msk               (0x1UL << GPIO_BRR_BR5_Pos)             /*!< 0x00000020 */
9102  #define GPIO_BRR_BR5                   GPIO_BRR_BR5_Msk
9103  #define GPIO_BRR_BR6_Pos               (6U)
9104  #define GPIO_BRR_BR6_Msk               (0x1UL << GPIO_BRR_BR6_Pos)             /*!< 0x00000040 */
9105  #define GPIO_BRR_BR6                   GPIO_BRR_BR6_Msk
9106  #define GPIO_BRR_BR7_Pos               (7U)
9107  #define GPIO_BRR_BR7_Msk               (0x1UL << GPIO_BRR_BR7_Pos)             /*!< 0x00000080 */
9108  #define GPIO_BRR_BR7                   GPIO_BRR_BR7_Msk
9109  #define GPIO_BRR_BR8_Pos               (8U)
9110  #define GPIO_BRR_BR8_Msk               (0x1UL << GPIO_BRR_BR8_Pos)             /*!< 0x00000100 */
9111  #define GPIO_BRR_BR8                   GPIO_BRR_BR8_Msk
9112  #define GPIO_BRR_BR9_Pos               (9U)
9113  #define GPIO_BRR_BR9_Msk               (0x1UL << GPIO_BRR_BR9_Pos)             /*!< 0x00000200 */
9114  #define GPIO_BRR_BR9                   GPIO_BRR_BR9_Msk
9115  #define GPIO_BRR_BR10_Pos              (10U)
9116  #define GPIO_BRR_BR10_Msk              (0x1UL << GPIO_BRR_BR10_Pos)            /*!< 0x00000400 */
9117  #define GPIO_BRR_BR10                  GPIO_BRR_BR10_Msk
9118  #define GPIO_BRR_BR11_Pos              (11U)
9119  #define GPIO_BRR_BR11_Msk              (0x1UL << GPIO_BRR_BR11_Pos)            /*!< 0x00000800 */
9120  #define GPIO_BRR_BR11                  GPIO_BRR_BR11_Msk
9121  #define GPIO_BRR_BR12_Pos              (12U)
9122  #define GPIO_BRR_BR12_Msk              (0x1UL << GPIO_BRR_BR12_Pos)            /*!< 0x00001000 */
9123  #define GPIO_BRR_BR12                  GPIO_BRR_BR12_Msk
9124  #define GPIO_BRR_BR13_Pos              (13U)
9125  #define GPIO_BRR_BR13_Msk              (0x1UL << GPIO_BRR_BR13_Pos)            /*!< 0x00002000 */
9126  #define GPIO_BRR_BR13                  GPIO_BRR_BR13_Msk
9127  #define GPIO_BRR_BR14_Pos              (14U)
9128  #define GPIO_BRR_BR14_Msk              (0x1UL << GPIO_BRR_BR14_Pos)            /*!< 0x00004000 */
9129  #define GPIO_BRR_BR14                  GPIO_BRR_BR14_Msk
9130  #define GPIO_BRR_BR15_Pos              (15U)
9131  #define GPIO_BRR_BR15_Msk              (0x1UL << GPIO_BRR_BR15_Pos)            /*!< 0x00008000 */
9132  #define GPIO_BRR_BR15                  GPIO_BRR_BR15_Msk
9133  
9134  /* Legacy defines */
9135  #define GPIO_BRR_BR_0                       GPIO_BRR_BR0
9136  #define GPIO_BRR_BR_1                       GPIO_BRR_BR1
9137  #define GPIO_BRR_BR_2                       GPIO_BRR_BR2
9138  #define GPIO_BRR_BR_3                       GPIO_BRR_BR3
9139  #define GPIO_BRR_BR_4                       GPIO_BRR_BR4
9140  #define GPIO_BRR_BR_5                       GPIO_BRR_BR5
9141  #define GPIO_BRR_BR_6                       GPIO_BRR_BR6
9142  #define GPIO_BRR_BR_7                       GPIO_BRR_BR7
9143  #define GPIO_BRR_BR_8                       GPIO_BRR_BR8
9144  #define GPIO_BRR_BR_9                       GPIO_BRR_BR9
9145  #define GPIO_BRR_BR_10                      GPIO_BRR_BR10
9146  #define GPIO_BRR_BR_11                      GPIO_BRR_BR11
9147  #define GPIO_BRR_BR_12                      GPIO_BRR_BR12
9148  #define GPIO_BRR_BR_13                      GPIO_BRR_BR13
9149  #define GPIO_BRR_BR_14                      GPIO_BRR_BR14
9150  #define GPIO_BRR_BR_15                      GPIO_BRR_BR15
9151  
9152  
9153  /******************  Bits definition for GPIO_ASCR register  *******************/
9154  #define GPIO_ASCR_ASC0_Pos             (0U)
9155  #define GPIO_ASCR_ASC0_Msk             (0x1UL << GPIO_ASCR_ASC0_Pos)           /*!< 0x00000001 */
9156  #define GPIO_ASCR_ASC0                 GPIO_ASCR_ASC0_Msk
9157  #define GPIO_ASCR_ASC1_Pos             (1U)
9158  #define GPIO_ASCR_ASC1_Msk             (0x1UL << GPIO_ASCR_ASC1_Pos)           /*!< 0x00000002 */
9159  #define GPIO_ASCR_ASC1                 GPIO_ASCR_ASC1_Msk
9160  #define GPIO_ASCR_ASC2_Pos             (2U)
9161  #define GPIO_ASCR_ASC2_Msk             (0x1UL << GPIO_ASCR_ASC2_Pos)           /*!< 0x00000004 */
9162  #define GPIO_ASCR_ASC2                 GPIO_ASCR_ASC2_Msk
9163  #define GPIO_ASCR_ASC3_Pos             (3U)
9164  #define GPIO_ASCR_ASC3_Msk             (0x1UL << GPIO_ASCR_ASC3_Pos)           /*!< 0x00000008 */
9165  #define GPIO_ASCR_ASC3                 GPIO_ASCR_ASC3_Msk
9166  #define GPIO_ASCR_ASC4_Pos             (4U)
9167  #define GPIO_ASCR_ASC4_Msk             (0x1UL << GPIO_ASCR_ASC4_Pos)           /*!< 0x00000010 */
9168  #define GPIO_ASCR_ASC4                 GPIO_ASCR_ASC4_Msk
9169  #define GPIO_ASCR_ASC5_Pos             (5U)
9170  #define GPIO_ASCR_ASC5_Msk             (0x1UL << GPIO_ASCR_ASC5_Pos)           /*!< 0x00000020 */
9171  #define GPIO_ASCR_ASC5                 GPIO_ASCR_ASC5_Msk
9172  #define GPIO_ASCR_ASC6_Pos             (6U)
9173  #define GPIO_ASCR_ASC6_Msk             (0x1UL << GPIO_ASCR_ASC6_Pos)           /*!< 0x00000040 */
9174  #define GPIO_ASCR_ASC6                 GPIO_ASCR_ASC6_Msk
9175  #define GPIO_ASCR_ASC7_Pos             (7U)
9176  #define GPIO_ASCR_ASC7_Msk             (0x1UL << GPIO_ASCR_ASC7_Pos)           /*!< 0x00000080 */
9177  #define GPIO_ASCR_ASC7                 GPIO_ASCR_ASC7_Msk
9178  #define GPIO_ASCR_ASC8_Pos             (8U)
9179  #define GPIO_ASCR_ASC8_Msk             (0x1UL << GPIO_ASCR_ASC8_Pos)           /*!< 0x00000100 */
9180  #define GPIO_ASCR_ASC8                 GPIO_ASCR_ASC8_Msk
9181  #define GPIO_ASCR_ASC9_Pos             (9U)
9182  #define GPIO_ASCR_ASC9_Msk             (0x1UL << GPIO_ASCR_ASC9_Pos)           /*!< 0x00000200 */
9183  #define GPIO_ASCR_ASC9                 GPIO_ASCR_ASC9_Msk
9184  #define GPIO_ASCR_ASC10_Pos            (10U)
9185  #define GPIO_ASCR_ASC10_Msk            (0x1UL << GPIO_ASCR_ASC10_Pos)          /*!< 0x00000400 */
9186  #define GPIO_ASCR_ASC10                GPIO_ASCR_ASC10_Msk
9187  #define GPIO_ASCR_ASC11_Pos            (11U)
9188  #define GPIO_ASCR_ASC11_Msk            (0x1UL << GPIO_ASCR_ASC11_Pos)          /*!< 0x00000800 */
9189  #define GPIO_ASCR_ASC11                GPIO_ASCR_ASC11_Msk
9190  #define GPIO_ASCR_ASC12_Pos            (12U)
9191  #define GPIO_ASCR_ASC12_Msk            (0x1UL << GPIO_ASCR_ASC12_Pos)          /*!< 0x00001000 */
9192  #define GPIO_ASCR_ASC12                GPIO_ASCR_ASC12_Msk
9193  #define GPIO_ASCR_ASC13_Pos            (13U)
9194  #define GPIO_ASCR_ASC13_Msk            (0x1UL << GPIO_ASCR_ASC13_Pos)          /*!< 0x00002000 */
9195  #define GPIO_ASCR_ASC13                GPIO_ASCR_ASC13_Msk
9196  #define GPIO_ASCR_ASC14_Pos            (14U)
9197  #define GPIO_ASCR_ASC14_Msk            (0x1UL << GPIO_ASCR_ASC14_Pos)          /*!< 0x00004000 */
9198  #define GPIO_ASCR_ASC14                GPIO_ASCR_ASC14_Msk
9199  #define GPIO_ASCR_ASC15_Pos            (15U)
9200  #define GPIO_ASCR_ASC15_Msk            (0x1UL << GPIO_ASCR_ASC15_Pos)          /*!< 0x00008000 */
9201  #define GPIO_ASCR_ASC15                GPIO_ASCR_ASC15_Msk
9202  
9203  /* Legacy defines */
9204  #define GPIO_ASCR_EN_0                      GPIO_ASCR_ASC0
9205  #define GPIO_ASCR_EN_1                      GPIO_ASCR_ASC1
9206  #define GPIO_ASCR_EN_2                      GPIO_ASCR_ASC2
9207  #define GPIO_ASCR_EN_3                      GPIO_ASCR_ASC3
9208  #define GPIO_ASCR_EN_4                      GPIO_ASCR_ASC4
9209  #define GPIO_ASCR_EN_5                      GPIO_ASCR_ASC5
9210  #define GPIO_ASCR_EN_6                      GPIO_ASCR_ASC6
9211  #define GPIO_ASCR_EN_7                      GPIO_ASCR_ASC7
9212  #define GPIO_ASCR_EN_8                      GPIO_ASCR_ASC8
9213  #define GPIO_ASCR_EN_9                      GPIO_ASCR_ASC9
9214  #define GPIO_ASCR_EN_10                     GPIO_ASCR_ASC10
9215  #define GPIO_ASCR_EN_11                     GPIO_ASCR_ASC11
9216  #define GPIO_ASCR_EN_12                     GPIO_ASCR_ASC12
9217  #define GPIO_ASCR_EN_13                     GPIO_ASCR_ASC13
9218  #define GPIO_ASCR_EN_14                     GPIO_ASCR_ASC14
9219  #define GPIO_ASCR_EN_15                     GPIO_ASCR_ASC15
9220  
9221  /******************************************************************************/
9222  /*                                                                            */
9223  /*                      Inter-integrated Circuit Interface (I2C)              */
9224  /*                                                                            */
9225  /******************************************************************************/
9226  /*******************  Bit definition for I2C_CR1 register  *******************/
9227  #define I2C_CR1_PE_Pos               (0U)
9228  #define I2C_CR1_PE_Msk               (0x1UL << I2C_CR1_PE_Pos)                 /*!< 0x00000001 */
9229  #define I2C_CR1_PE                   I2C_CR1_PE_Msk                            /*!< Peripheral enable                   */
9230  #define I2C_CR1_TXIE_Pos             (1U)
9231  #define I2C_CR1_TXIE_Msk             (0x1UL << I2C_CR1_TXIE_Pos)               /*!< 0x00000002 */
9232  #define I2C_CR1_TXIE                 I2C_CR1_TXIE_Msk                          /*!< TX interrupt enable                 */
9233  #define I2C_CR1_RXIE_Pos             (2U)
9234  #define I2C_CR1_RXIE_Msk             (0x1UL << I2C_CR1_RXIE_Pos)               /*!< 0x00000004 */
9235  #define I2C_CR1_RXIE                 I2C_CR1_RXIE_Msk                          /*!< RX interrupt enable                 */
9236  #define I2C_CR1_ADDRIE_Pos           (3U)
9237  #define I2C_CR1_ADDRIE_Msk           (0x1UL << I2C_CR1_ADDRIE_Pos)             /*!< 0x00000008 */
9238  #define I2C_CR1_ADDRIE               I2C_CR1_ADDRIE_Msk                        /*!< Address match interrupt enable      */
9239  #define I2C_CR1_NACKIE_Pos           (4U)
9240  #define I2C_CR1_NACKIE_Msk           (0x1UL << I2C_CR1_NACKIE_Pos)             /*!< 0x00000010 */
9241  #define I2C_CR1_NACKIE               I2C_CR1_NACKIE_Msk                        /*!< NACK received interrupt enable      */
9242  #define I2C_CR1_STOPIE_Pos           (5U)
9243  #define I2C_CR1_STOPIE_Msk           (0x1UL << I2C_CR1_STOPIE_Pos)             /*!< 0x00000020 */
9244  #define I2C_CR1_STOPIE               I2C_CR1_STOPIE_Msk                        /*!< STOP detection interrupt enable     */
9245  #define I2C_CR1_TCIE_Pos             (6U)
9246  #define I2C_CR1_TCIE_Msk             (0x1UL << I2C_CR1_TCIE_Pos)               /*!< 0x00000040 */
9247  #define I2C_CR1_TCIE                 I2C_CR1_TCIE_Msk                          /*!< Transfer complete interrupt enable  */
9248  #define I2C_CR1_ERRIE_Pos            (7U)
9249  #define I2C_CR1_ERRIE_Msk            (0x1UL << I2C_CR1_ERRIE_Pos)              /*!< 0x00000080 */
9250  #define I2C_CR1_ERRIE                I2C_CR1_ERRIE_Msk                         /*!< Errors interrupt enable             */
9251  #define I2C_CR1_DNF_Pos              (8U)
9252  #define I2C_CR1_DNF_Msk              (0xFUL << I2C_CR1_DNF_Pos)                /*!< 0x00000F00 */
9253  #define I2C_CR1_DNF                  I2C_CR1_DNF_Msk                           /*!< Digital noise filter                */
9254  #define I2C_CR1_ANFOFF_Pos           (12U)
9255  #define I2C_CR1_ANFOFF_Msk           (0x1UL << I2C_CR1_ANFOFF_Pos)             /*!< 0x00001000 */
9256  #define I2C_CR1_ANFOFF               I2C_CR1_ANFOFF_Msk                        /*!< Analog noise filter OFF             */
9257  #define I2C_CR1_SWRST_Pos            (13U)
9258  #define I2C_CR1_SWRST_Msk            (0x1UL << I2C_CR1_SWRST_Pos)              /*!< 0x00002000 */
9259  #define I2C_CR1_SWRST                I2C_CR1_SWRST_Msk                         /*!< Software reset                      */
9260  #define I2C_CR1_TXDMAEN_Pos          (14U)
9261  #define I2C_CR1_TXDMAEN_Msk          (0x1UL << I2C_CR1_TXDMAEN_Pos)            /*!< 0x00004000 */
9262  #define I2C_CR1_TXDMAEN              I2C_CR1_TXDMAEN_Msk                       /*!< DMA transmission requests enable    */
9263  #define I2C_CR1_RXDMAEN_Pos          (15U)
9264  #define I2C_CR1_RXDMAEN_Msk          (0x1UL << I2C_CR1_RXDMAEN_Pos)            /*!< 0x00008000 */
9265  #define I2C_CR1_RXDMAEN              I2C_CR1_RXDMAEN_Msk                       /*!< DMA reception requests enable       */
9266  #define I2C_CR1_SBC_Pos              (16U)
9267  #define I2C_CR1_SBC_Msk              (0x1UL << I2C_CR1_SBC_Pos)                /*!< 0x00010000 */
9268  #define I2C_CR1_SBC                  I2C_CR1_SBC_Msk                           /*!< Slave byte control                  */
9269  #define I2C_CR1_NOSTRETCH_Pos        (17U)
9270  #define I2C_CR1_NOSTRETCH_Msk        (0x1UL << I2C_CR1_NOSTRETCH_Pos)          /*!< 0x00020000 */
9271  #define I2C_CR1_NOSTRETCH            I2C_CR1_NOSTRETCH_Msk                     /*!< Clock stretching disable            */
9272  #define I2C_CR1_WUPEN_Pos            (18U)
9273  #define I2C_CR1_WUPEN_Msk            (0x1UL << I2C_CR1_WUPEN_Pos)              /*!< 0x00040000 */
9274  #define I2C_CR1_WUPEN                I2C_CR1_WUPEN_Msk                         /*!< Wakeup from STOP enable             */
9275  #define I2C_CR1_GCEN_Pos             (19U)
9276  #define I2C_CR1_GCEN_Msk             (0x1UL << I2C_CR1_GCEN_Pos)               /*!< 0x00080000 */
9277  #define I2C_CR1_GCEN                 I2C_CR1_GCEN_Msk                          /*!< General call enable                 */
9278  #define I2C_CR1_SMBHEN_Pos           (20U)
9279  #define I2C_CR1_SMBHEN_Msk           (0x1UL << I2C_CR1_SMBHEN_Pos)             /*!< 0x00100000 */
9280  #define I2C_CR1_SMBHEN               I2C_CR1_SMBHEN_Msk                        /*!< SMBus host address enable           */
9281  #define I2C_CR1_SMBDEN_Pos           (21U)
9282  #define I2C_CR1_SMBDEN_Msk           (0x1UL << I2C_CR1_SMBDEN_Pos)             /*!< 0x00200000 */
9283  #define I2C_CR1_SMBDEN               I2C_CR1_SMBDEN_Msk                        /*!< SMBus device default address enable */
9284  #define I2C_CR1_ALERTEN_Pos          (22U)
9285  #define I2C_CR1_ALERTEN_Msk          (0x1UL << I2C_CR1_ALERTEN_Pos)            /*!< 0x00400000 */
9286  #define I2C_CR1_ALERTEN              I2C_CR1_ALERTEN_Msk                       /*!< SMBus alert enable                  */
9287  #define I2C_CR1_PECEN_Pos            (23U)
9288  #define I2C_CR1_PECEN_Msk            (0x1UL << I2C_CR1_PECEN_Pos)              /*!< 0x00800000 */
9289  #define I2C_CR1_PECEN                I2C_CR1_PECEN_Msk                         /*!< PEC enable                          */
9290  
9291  /******************  Bit definition for I2C_CR2 register  ********************/
9292  #define I2C_CR2_SADD_Pos             (0U)
9293  #define I2C_CR2_SADD_Msk             (0x3FFUL << I2C_CR2_SADD_Pos)             /*!< 0x000003FF */
9294  #define I2C_CR2_SADD                 I2C_CR2_SADD_Msk                          /*!< Slave address (master mode)                             */
9295  #define I2C_CR2_RD_WRN_Pos           (10U)
9296  #define I2C_CR2_RD_WRN_Msk           (0x1UL << I2C_CR2_RD_WRN_Pos)             /*!< 0x00000400 */
9297  #define I2C_CR2_RD_WRN               I2C_CR2_RD_WRN_Msk                        /*!< Transfer direction (master mode)                        */
9298  #define I2C_CR2_ADD10_Pos            (11U)
9299  #define I2C_CR2_ADD10_Msk            (0x1UL << I2C_CR2_ADD10_Pos)              /*!< 0x00000800 */
9300  #define I2C_CR2_ADD10                I2C_CR2_ADD10_Msk                         /*!< 10-bit addressing mode (master mode)                    */
9301  #define I2C_CR2_HEAD10R_Pos          (12U)
9302  #define I2C_CR2_HEAD10R_Msk          (0x1UL << I2C_CR2_HEAD10R_Pos)            /*!< 0x00001000 */
9303  #define I2C_CR2_HEAD10R              I2C_CR2_HEAD10R_Msk                       /*!< 10-bit address header only read direction (master mode) */
9304  #define I2C_CR2_START_Pos            (13U)
9305  #define I2C_CR2_START_Msk            (0x1UL << I2C_CR2_START_Pos)              /*!< 0x00002000 */
9306  #define I2C_CR2_START                I2C_CR2_START_Msk                         /*!< START generation                                        */
9307  #define I2C_CR2_STOP_Pos             (14U)
9308  #define I2C_CR2_STOP_Msk             (0x1UL << I2C_CR2_STOP_Pos)               /*!< 0x00004000 */
9309  #define I2C_CR2_STOP                 I2C_CR2_STOP_Msk                          /*!< STOP generation (master mode)                           */
9310  #define I2C_CR2_NACK_Pos             (15U)
9311  #define I2C_CR2_NACK_Msk             (0x1UL << I2C_CR2_NACK_Pos)               /*!< 0x00008000 */
9312  #define I2C_CR2_NACK                 I2C_CR2_NACK_Msk                          /*!< NACK generation (slave mode)                            */
9313  #define I2C_CR2_NBYTES_Pos           (16U)
9314  #define I2C_CR2_NBYTES_Msk           (0xFFUL << I2C_CR2_NBYTES_Pos)            /*!< 0x00FF0000 */
9315  #define I2C_CR2_NBYTES               I2C_CR2_NBYTES_Msk                        /*!< Number of bytes                                         */
9316  #define I2C_CR2_RELOAD_Pos           (24U)
9317  #define I2C_CR2_RELOAD_Msk           (0x1UL << I2C_CR2_RELOAD_Pos)             /*!< 0x01000000 */
9318  #define I2C_CR2_RELOAD               I2C_CR2_RELOAD_Msk                        /*!< NBYTES reload mode                                      */
9319  #define I2C_CR2_AUTOEND_Pos          (25U)
9320  #define I2C_CR2_AUTOEND_Msk          (0x1UL << I2C_CR2_AUTOEND_Pos)            /*!< 0x02000000 */
9321  #define I2C_CR2_AUTOEND              I2C_CR2_AUTOEND_Msk                       /*!< Automatic end mode (master mode)                        */
9322  #define I2C_CR2_PECBYTE_Pos          (26U)
9323  #define I2C_CR2_PECBYTE_Msk          (0x1UL << I2C_CR2_PECBYTE_Pos)            /*!< 0x04000000 */
9324  #define I2C_CR2_PECBYTE              I2C_CR2_PECBYTE_Msk                       /*!< Packet error checking byte                              */
9325  
9326  /*******************  Bit definition for I2C_OAR1 register  ******************/
9327  #define I2C_OAR1_OA1_Pos             (0U)
9328  #define I2C_OAR1_OA1_Msk             (0x3FFUL << I2C_OAR1_OA1_Pos)             /*!< 0x000003FF */
9329  #define I2C_OAR1_OA1                 I2C_OAR1_OA1_Msk                          /*!< Interface own address 1   */
9330  #define I2C_OAR1_OA1MODE_Pos         (10U)
9331  #define I2C_OAR1_OA1MODE_Msk         (0x1UL << I2C_OAR1_OA1MODE_Pos)           /*!< 0x00000400 */
9332  #define I2C_OAR1_OA1MODE             I2C_OAR1_OA1MODE_Msk                      /*!< Own address 1 10-bit mode */
9333  #define I2C_OAR1_OA1EN_Pos           (15U)
9334  #define I2C_OAR1_OA1EN_Msk           (0x1UL << I2C_OAR1_OA1EN_Pos)             /*!< 0x00008000 */
9335  #define I2C_OAR1_OA1EN               I2C_OAR1_OA1EN_Msk                        /*!< Own address 1 enable      */
9336  
9337  /*******************  Bit definition for I2C_OAR2 register  ******************/
9338  #define I2C_OAR2_OA2_Pos             (1U)
9339  #define I2C_OAR2_OA2_Msk             (0x7FUL << I2C_OAR2_OA2_Pos)              /*!< 0x000000FE */
9340  #define I2C_OAR2_OA2                 I2C_OAR2_OA2_Msk                          /*!< Interface own address 2                        */
9341  #define I2C_OAR2_OA2MSK_Pos          (8U)
9342  #define I2C_OAR2_OA2MSK_Msk          (0x7UL << I2C_OAR2_OA2MSK_Pos)            /*!< 0x00000700 */
9343  #define I2C_OAR2_OA2MSK              I2C_OAR2_OA2MSK_Msk                       /*!< Own address 2 masks                            */
9344  #define I2C_OAR2_OA2NOMASK           (0x00000000UL)                            /*!< No mask                                        */
9345  #define I2C_OAR2_OA2MASK01_Pos       (8U)
9346  #define I2C_OAR2_OA2MASK01_Msk       (0x1UL << I2C_OAR2_OA2MASK01_Pos)         /*!< 0x00000100 */
9347  #define I2C_OAR2_OA2MASK01           I2C_OAR2_OA2MASK01_Msk                    /*!< OA2[1] is masked, Only OA2[7:2] are compared   */
9348  #define I2C_OAR2_OA2MASK02_Pos       (9U)
9349  #define I2C_OAR2_OA2MASK02_Msk       (0x1UL << I2C_OAR2_OA2MASK02_Pos)         /*!< 0x00000200 */
9350  #define I2C_OAR2_OA2MASK02           I2C_OAR2_OA2MASK02_Msk                    /*!< OA2[2:1] is masked, Only OA2[7:3] are compared */
9351  #define I2C_OAR2_OA2MASK03_Pos       (8U)
9352  #define I2C_OAR2_OA2MASK03_Msk       (0x3UL << I2C_OAR2_OA2MASK03_Pos)         /*!< 0x00000300 */
9353  #define I2C_OAR2_OA2MASK03           I2C_OAR2_OA2MASK03_Msk                    /*!< OA2[3:1] is masked, Only OA2[7:4] are compared */
9354  #define I2C_OAR2_OA2MASK04_Pos       (10U)
9355  #define I2C_OAR2_OA2MASK04_Msk       (0x1UL << I2C_OAR2_OA2MASK04_Pos)         /*!< 0x00000400 */
9356  #define I2C_OAR2_OA2MASK04           I2C_OAR2_OA2MASK04_Msk                    /*!< OA2[4:1] is masked, Only OA2[7:5] are compared */
9357  #define I2C_OAR2_OA2MASK05_Pos       (8U)
9358  #define I2C_OAR2_OA2MASK05_Msk       (0x5UL << I2C_OAR2_OA2MASK05_Pos)         /*!< 0x00000500 */
9359  #define I2C_OAR2_OA2MASK05           I2C_OAR2_OA2MASK05_Msk                    /*!< OA2[5:1] is masked, Only OA2[7:6] are compared */
9360  #define I2C_OAR2_OA2MASK06_Pos       (9U)
9361  #define I2C_OAR2_OA2MASK06_Msk       (0x3UL << I2C_OAR2_OA2MASK06_Pos)         /*!< 0x00000600 */
9362  #define I2C_OAR2_OA2MASK06           I2C_OAR2_OA2MASK06_Msk                    /*!< OA2[6:1] is masked, Only OA2[7] are compared   */
9363  #define I2C_OAR2_OA2MASK07_Pos       (8U)
9364  #define I2C_OAR2_OA2MASK07_Msk       (0x7UL << I2C_OAR2_OA2MASK07_Pos)         /*!< 0x00000700 */
9365  #define I2C_OAR2_OA2MASK07           I2C_OAR2_OA2MASK07_Msk                    /*!< OA2[7:1] is masked, No comparison is done      */
9366  #define I2C_OAR2_OA2EN_Pos           (15U)
9367  #define I2C_OAR2_OA2EN_Msk           (0x1UL << I2C_OAR2_OA2EN_Pos)             /*!< 0x00008000 */
9368  #define I2C_OAR2_OA2EN               I2C_OAR2_OA2EN_Msk                        /*!< Own address 2 enable                           */
9369  
9370  /*******************  Bit definition for I2C_TIMINGR register *******************/
9371  #define I2C_TIMINGR_SCLL_Pos         (0U)
9372  #define I2C_TIMINGR_SCLL_Msk         (0xFFUL << I2C_TIMINGR_SCLL_Pos)          /*!< 0x000000FF */
9373  #define I2C_TIMINGR_SCLL             I2C_TIMINGR_SCLL_Msk                      /*!< SCL low period (master mode)  */
9374  #define I2C_TIMINGR_SCLH_Pos         (8U)
9375  #define I2C_TIMINGR_SCLH_Msk         (0xFFUL << I2C_TIMINGR_SCLH_Pos)          /*!< 0x0000FF00 */
9376  #define I2C_TIMINGR_SCLH             I2C_TIMINGR_SCLH_Msk                      /*!< SCL high period (master mode) */
9377  #define I2C_TIMINGR_SDADEL_Pos       (16U)
9378  #define I2C_TIMINGR_SDADEL_Msk       (0xFUL << I2C_TIMINGR_SDADEL_Pos)         /*!< 0x000F0000 */
9379  #define I2C_TIMINGR_SDADEL           I2C_TIMINGR_SDADEL_Msk                    /*!< Data hold time                */
9380  #define I2C_TIMINGR_SCLDEL_Pos       (20U)
9381  #define I2C_TIMINGR_SCLDEL_Msk       (0xFUL << I2C_TIMINGR_SCLDEL_Pos)         /*!< 0x00F00000 */
9382  #define I2C_TIMINGR_SCLDEL           I2C_TIMINGR_SCLDEL_Msk                    /*!< Data setup time               */
9383  #define I2C_TIMINGR_PRESC_Pos        (28U)
9384  #define I2C_TIMINGR_PRESC_Msk        (0xFUL << I2C_TIMINGR_PRESC_Pos)          /*!< 0xF0000000 */
9385  #define I2C_TIMINGR_PRESC            I2C_TIMINGR_PRESC_Msk                     /*!< Timings prescaler             */
9386  
9387  /******************* Bit definition for I2C_TIMEOUTR register *******************/
9388  #define I2C_TIMEOUTR_TIMEOUTA_Pos    (0U)
9389  #define I2C_TIMEOUTR_TIMEOUTA_Msk    (0xFFFUL << I2C_TIMEOUTR_TIMEOUTA_Pos)    /*!< 0x00000FFF */
9390  #define I2C_TIMEOUTR_TIMEOUTA        I2C_TIMEOUTR_TIMEOUTA_Msk                 /*!< Bus timeout A                 */
9391  #define I2C_TIMEOUTR_TIDLE_Pos       (12U)
9392  #define I2C_TIMEOUTR_TIDLE_Msk       (0x1UL << I2C_TIMEOUTR_TIDLE_Pos)         /*!< 0x00001000 */
9393  #define I2C_TIMEOUTR_TIDLE           I2C_TIMEOUTR_TIDLE_Msk                    /*!< Idle clock timeout detection  */
9394  #define I2C_TIMEOUTR_TIMOUTEN_Pos    (15U)
9395  #define I2C_TIMEOUTR_TIMOUTEN_Msk    (0x1UL << I2C_TIMEOUTR_TIMOUTEN_Pos)      /*!< 0x00008000 */
9396  #define I2C_TIMEOUTR_TIMOUTEN        I2C_TIMEOUTR_TIMOUTEN_Msk                 /*!< Clock timeout enable          */
9397  #define I2C_TIMEOUTR_TIMEOUTB_Pos    (16U)
9398  #define I2C_TIMEOUTR_TIMEOUTB_Msk    (0xFFFUL << I2C_TIMEOUTR_TIMEOUTB_Pos)    /*!< 0x0FFF0000 */
9399  #define I2C_TIMEOUTR_TIMEOUTB        I2C_TIMEOUTR_TIMEOUTB_Msk                 /*!< Bus timeout B                 */
9400  #define I2C_TIMEOUTR_TEXTEN_Pos      (31U)
9401  #define I2C_TIMEOUTR_TEXTEN_Msk      (0x1UL << I2C_TIMEOUTR_TEXTEN_Pos)        /*!< 0x80000000 */
9402  #define I2C_TIMEOUTR_TEXTEN          I2C_TIMEOUTR_TEXTEN_Msk                   /*!< Extended clock timeout enable */
9403  
9404  /******************  Bit definition for I2C_ISR register  *********************/
9405  #define I2C_ISR_TXE_Pos              (0U)
9406  #define I2C_ISR_TXE_Msk              (0x1UL << I2C_ISR_TXE_Pos)                /*!< 0x00000001 */
9407  #define I2C_ISR_TXE                  I2C_ISR_TXE_Msk                           /*!< Transmit data register empty    */
9408  #define I2C_ISR_TXIS_Pos             (1U)
9409  #define I2C_ISR_TXIS_Msk             (0x1UL << I2C_ISR_TXIS_Pos)               /*!< 0x00000002 */
9410  #define I2C_ISR_TXIS                 I2C_ISR_TXIS_Msk                          /*!< Transmit interrupt status       */
9411  #define I2C_ISR_RXNE_Pos             (2U)
9412  #define I2C_ISR_RXNE_Msk             (0x1UL << I2C_ISR_RXNE_Pos)               /*!< 0x00000004 */
9413  #define I2C_ISR_RXNE                 I2C_ISR_RXNE_Msk                          /*!< Receive data register not empty */
9414  #define I2C_ISR_ADDR_Pos             (3U)
9415  #define I2C_ISR_ADDR_Msk             (0x1UL << I2C_ISR_ADDR_Pos)               /*!< 0x00000008 */
9416  #define I2C_ISR_ADDR                 I2C_ISR_ADDR_Msk                          /*!< Address matched (slave mode)    */
9417  #define I2C_ISR_NACKF_Pos            (4U)
9418  #define I2C_ISR_NACKF_Msk            (0x1UL << I2C_ISR_NACKF_Pos)              /*!< 0x00000010 */
9419  #define I2C_ISR_NACKF                I2C_ISR_NACKF_Msk                         /*!< NACK received flag              */
9420  #define I2C_ISR_STOPF_Pos            (5U)
9421  #define I2C_ISR_STOPF_Msk            (0x1UL << I2C_ISR_STOPF_Pos)              /*!< 0x00000020 */
9422  #define I2C_ISR_STOPF                I2C_ISR_STOPF_Msk                         /*!< STOP detection flag             */
9423  #define I2C_ISR_TC_Pos               (6U)
9424  #define I2C_ISR_TC_Msk               (0x1UL << I2C_ISR_TC_Pos)                 /*!< 0x00000040 */
9425  #define I2C_ISR_TC                   I2C_ISR_TC_Msk                            /*!< Transfer complete (master mode) */
9426  #define I2C_ISR_TCR_Pos              (7U)
9427  #define I2C_ISR_TCR_Msk              (0x1UL << I2C_ISR_TCR_Pos)                /*!< 0x00000080 */
9428  #define I2C_ISR_TCR                  I2C_ISR_TCR_Msk                           /*!< Transfer complete reload        */
9429  #define I2C_ISR_BERR_Pos             (8U)
9430  #define I2C_ISR_BERR_Msk             (0x1UL << I2C_ISR_BERR_Pos)               /*!< 0x00000100 */
9431  #define I2C_ISR_BERR                 I2C_ISR_BERR_Msk                          /*!< Bus error                       */
9432  #define I2C_ISR_ARLO_Pos             (9U)
9433  #define I2C_ISR_ARLO_Msk             (0x1UL << I2C_ISR_ARLO_Pos)               /*!< 0x00000200 */
9434  #define I2C_ISR_ARLO                 I2C_ISR_ARLO_Msk                          /*!< Arbitration lost                */
9435  #define I2C_ISR_OVR_Pos              (10U)
9436  #define I2C_ISR_OVR_Msk              (0x1UL << I2C_ISR_OVR_Pos)                /*!< 0x00000400 */
9437  #define I2C_ISR_OVR                  I2C_ISR_OVR_Msk                           /*!< Overrun/Underrun                */
9438  #define I2C_ISR_PECERR_Pos           (11U)
9439  #define I2C_ISR_PECERR_Msk           (0x1UL << I2C_ISR_PECERR_Pos)             /*!< 0x00000800 */
9440  #define I2C_ISR_PECERR               I2C_ISR_PECERR_Msk                        /*!< PEC error in reception          */
9441  #define I2C_ISR_TIMEOUT_Pos          (12U)
9442  #define I2C_ISR_TIMEOUT_Msk          (0x1UL << I2C_ISR_TIMEOUT_Pos)            /*!< 0x00001000 */
9443  #define I2C_ISR_TIMEOUT              I2C_ISR_TIMEOUT_Msk                       /*!< Timeout or Tlow detection flag  */
9444  #define I2C_ISR_ALERT_Pos            (13U)
9445  #define I2C_ISR_ALERT_Msk            (0x1UL << I2C_ISR_ALERT_Pos)              /*!< 0x00002000 */
9446  #define I2C_ISR_ALERT                I2C_ISR_ALERT_Msk                         /*!< SMBus alert                     */
9447  #define I2C_ISR_BUSY_Pos             (15U)
9448  #define I2C_ISR_BUSY_Msk             (0x1UL << I2C_ISR_BUSY_Pos)               /*!< 0x00008000 */
9449  #define I2C_ISR_BUSY                 I2C_ISR_BUSY_Msk                          /*!< Bus busy                        */
9450  #define I2C_ISR_DIR_Pos              (16U)
9451  #define I2C_ISR_DIR_Msk              (0x1UL << I2C_ISR_DIR_Pos)                /*!< 0x00010000 */
9452  #define I2C_ISR_DIR                  I2C_ISR_DIR_Msk                           /*!< Transfer direction (slave mode) */
9453  #define I2C_ISR_ADDCODE_Pos          (17U)
9454  #define I2C_ISR_ADDCODE_Msk          (0x7FUL << I2C_ISR_ADDCODE_Pos)           /*!< 0x00FE0000 */
9455  #define I2C_ISR_ADDCODE              I2C_ISR_ADDCODE_Msk                       /*!< Address match code (slave mode) */
9456  
9457  /******************  Bit definition for I2C_ICR register  *********************/
9458  #define I2C_ICR_ADDRCF_Pos           (3U)
9459  #define I2C_ICR_ADDRCF_Msk           (0x1UL << I2C_ICR_ADDRCF_Pos)             /*!< 0x00000008 */
9460  #define I2C_ICR_ADDRCF               I2C_ICR_ADDRCF_Msk                        /*!< Address matched clear flag  */
9461  #define I2C_ICR_NACKCF_Pos           (4U)
9462  #define I2C_ICR_NACKCF_Msk           (0x1UL << I2C_ICR_NACKCF_Pos)             /*!< 0x00000010 */
9463  #define I2C_ICR_NACKCF               I2C_ICR_NACKCF_Msk                        /*!< NACK clear flag             */
9464  #define I2C_ICR_STOPCF_Pos           (5U)
9465  #define I2C_ICR_STOPCF_Msk           (0x1UL << I2C_ICR_STOPCF_Pos)             /*!< 0x00000020 */
9466  #define I2C_ICR_STOPCF               I2C_ICR_STOPCF_Msk                        /*!< STOP detection clear flag   */
9467  #define I2C_ICR_BERRCF_Pos           (8U)
9468  #define I2C_ICR_BERRCF_Msk           (0x1UL << I2C_ICR_BERRCF_Pos)             /*!< 0x00000100 */
9469  #define I2C_ICR_BERRCF               I2C_ICR_BERRCF_Msk                        /*!< Bus error clear flag        */
9470  #define I2C_ICR_ARLOCF_Pos           (9U)
9471  #define I2C_ICR_ARLOCF_Msk           (0x1UL << I2C_ICR_ARLOCF_Pos)             /*!< 0x00000200 */
9472  #define I2C_ICR_ARLOCF               I2C_ICR_ARLOCF_Msk                        /*!< Arbitration lost clear flag */
9473  #define I2C_ICR_OVRCF_Pos            (10U)
9474  #define I2C_ICR_OVRCF_Msk            (0x1UL << I2C_ICR_OVRCF_Pos)              /*!< 0x00000400 */
9475  #define I2C_ICR_OVRCF                I2C_ICR_OVRCF_Msk                         /*!< Overrun/Underrun clear flag */
9476  #define I2C_ICR_PECCF_Pos            (11U)
9477  #define I2C_ICR_PECCF_Msk            (0x1UL << I2C_ICR_PECCF_Pos)              /*!< 0x00000800 */
9478  #define I2C_ICR_PECCF                I2C_ICR_PECCF_Msk                         /*!< PAC error clear flag        */
9479  #define I2C_ICR_TIMOUTCF_Pos         (12U)
9480  #define I2C_ICR_TIMOUTCF_Msk         (0x1UL << I2C_ICR_TIMOUTCF_Pos)           /*!< 0x00001000 */
9481  #define I2C_ICR_TIMOUTCF             I2C_ICR_TIMOUTCF_Msk                      /*!< Timeout clear flag          */
9482  #define I2C_ICR_ALERTCF_Pos          (13U)
9483  #define I2C_ICR_ALERTCF_Msk          (0x1UL << I2C_ICR_ALERTCF_Pos)            /*!< 0x00002000 */
9484  #define I2C_ICR_ALERTCF              I2C_ICR_ALERTCF_Msk                       /*!< Alert clear flag            */
9485  
9486  /******************  Bit definition for I2C_PECR register  *********************/
9487  #define I2C_PECR_PEC_Pos             (0U)
9488  #define I2C_PECR_PEC_Msk             (0xFFUL << I2C_PECR_PEC_Pos)              /*!< 0x000000FF */
9489  #define I2C_PECR_PEC                 I2C_PECR_PEC_Msk                          /*!< PEC register */
9490  
9491  /******************  Bit definition for I2C_RXDR register  *********************/
9492  #define I2C_RXDR_RXDATA_Pos          (0U)
9493  #define I2C_RXDR_RXDATA_Msk          (0xFFUL << I2C_RXDR_RXDATA_Pos)           /*!< 0x000000FF */
9494  #define I2C_RXDR_RXDATA              I2C_RXDR_RXDATA_Msk                       /*!< 8-bit receive data */
9495  
9496  /******************  Bit definition for I2C_TXDR register  *********************/
9497  #define I2C_TXDR_TXDATA_Pos          (0U)
9498  #define I2C_TXDR_TXDATA_Msk          (0xFFUL << I2C_TXDR_TXDATA_Pos)           /*!< 0x000000FF */
9499  #define I2C_TXDR_TXDATA              I2C_TXDR_TXDATA_Msk                       /*!< 8-bit transmit data */
9500  
9501  /******************************************************************************/
9502  /*                                                                            */
9503  /*                           Independent WATCHDOG                             */
9504  /*                                                                            */
9505  /******************************************************************************/
9506  /*******************  Bit definition for IWDG_KR register  ********************/
9507  #define IWDG_KR_KEY_Pos      (0U)
9508  #define IWDG_KR_KEY_Msk      (0xFFFFUL << IWDG_KR_KEY_Pos)                     /*!< 0x0000FFFF */
9509  #define IWDG_KR_KEY          IWDG_KR_KEY_Msk                                   /*!<Key value (write only, read 0000h)  */
9510  
9511  /*******************  Bit definition for IWDG_PR register  ********************/
9512  #define IWDG_PR_PR_Pos       (0U)
9513  #define IWDG_PR_PR_Msk       (0x7UL << IWDG_PR_PR_Pos)                         /*!< 0x00000007 */
9514  #define IWDG_PR_PR           IWDG_PR_PR_Msk                                    /*!<PR[2:0] (Prescaler divider)         */
9515  #define IWDG_PR_PR_0         (0x1UL << IWDG_PR_PR_Pos)                         /*!< 0x00000001 */
9516  #define IWDG_PR_PR_1         (0x2UL << IWDG_PR_PR_Pos)                         /*!< 0x00000002 */
9517  #define IWDG_PR_PR_2         (0x4UL << IWDG_PR_PR_Pos)                         /*!< 0x00000004 */
9518  
9519  /*******************  Bit definition for IWDG_RLR register  *******************/
9520  #define IWDG_RLR_RL_Pos      (0U)
9521  #define IWDG_RLR_RL_Msk      (0xFFFUL << IWDG_RLR_RL_Pos)                      /*!< 0x00000FFF */
9522  #define IWDG_RLR_RL          IWDG_RLR_RL_Msk                                   /*!<Watchdog counter reload value        */
9523  
9524  /*******************  Bit definition for IWDG_SR register  ********************/
9525  #define IWDG_SR_PVU_Pos      (0U)
9526  #define IWDG_SR_PVU_Msk      (0x1UL << IWDG_SR_PVU_Pos)                        /*!< 0x00000001 */
9527  #define IWDG_SR_PVU          IWDG_SR_PVU_Msk                                   /*!< Watchdog prescaler value update */
9528  #define IWDG_SR_RVU_Pos      (1U)
9529  #define IWDG_SR_RVU_Msk      (0x1UL << IWDG_SR_RVU_Pos)                        /*!< 0x00000002 */
9530  #define IWDG_SR_RVU          IWDG_SR_RVU_Msk                                   /*!< Watchdog counter reload value update */
9531  #define IWDG_SR_WVU_Pos      (2U)
9532  #define IWDG_SR_WVU_Msk      (0x1UL << IWDG_SR_WVU_Pos)                        /*!< 0x00000004 */
9533  #define IWDG_SR_WVU          IWDG_SR_WVU_Msk                                   /*!< Watchdog counter window value update */
9534  
9535  /*******************  Bit definition for IWDG_KR register  ********************/
9536  #define IWDG_WINR_WIN_Pos    (0U)
9537  #define IWDG_WINR_WIN_Msk    (0xFFFUL << IWDG_WINR_WIN_Pos)                    /*!< 0x00000FFF */
9538  #define IWDG_WINR_WIN        IWDG_WINR_WIN_Msk                                 /*!< Watchdog counter window value */
9539  
9540  /******************************************************************************/
9541  /*                                                                            */
9542  /*                                     Firewall                               */
9543  /*                                                                            */
9544  /******************************************************************************/
9545  
9546  /*******Bit definition for CSSA;CSL;NVDSSA;NVDSL;VDSSA;VDSL register          */
9547  #define FW_CSSA_ADD_Pos      (8U)
9548  #define FW_CSSA_ADD_Msk      (0xFFFFUL << FW_CSSA_ADD_Pos)                     /*!< 0x00FFFF00 */
9549  #define FW_CSSA_ADD          FW_CSSA_ADD_Msk                                   /*!< Code Segment Start Address */
9550  #define FW_CSL_LENG_Pos      (8U)
9551  #define FW_CSL_LENG_Msk      (0x3FFFUL << FW_CSL_LENG_Pos)                     /*!< 0x003FFF00 */
9552  #define FW_CSL_LENG          FW_CSL_LENG_Msk                                   /*!< Code Segment Length        */
9553  #define FW_NVDSSA_ADD_Pos    (8U)
9554  #define FW_NVDSSA_ADD_Msk    (0xFFFFUL << FW_NVDSSA_ADD_Pos)                   /*!< 0x00FFFF00 */
9555  #define FW_NVDSSA_ADD        FW_NVDSSA_ADD_Msk                                 /*!< Non Volatile Dat Segment Start Address */
9556  #define FW_NVDSL_LENG_Pos    (8U)
9557  #define FW_NVDSL_LENG_Msk    (0x3FFFUL << FW_NVDSL_LENG_Pos)                   /*!< 0x003FFF00 */
9558  #define FW_NVDSL_LENG        FW_NVDSL_LENG_Msk                                 /*!< Non Volatile Data Segment Length */
9559  #define FW_VDSSA_ADD_Pos     (6U)
9560  #define FW_VDSSA_ADD_Msk     (0x7FFUL << FW_VDSSA_ADD_Pos)                     /*!< 0x0001FFC0 */
9561  #define FW_VDSSA_ADD         FW_VDSSA_ADD_Msk                                  /*!< Volatile Data Segment Start Address */
9562  #define FW_VDSL_LENG_Pos     (6U)
9563  #define FW_VDSL_LENG_Msk     (0x7FFUL << FW_VDSL_LENG_Pos)                     /*!< 0x0001FFC0 */
9564  #define FW_VDSL_LENG         FW_VDSL_LENG_Msk                                  /*!< Volatile Data Segment Length */
9565  
9566  /**************************Bit definition for CR register *********************/
9567  #define FW_CR_FPA_Pos        (0U)
9568  #define FW_CR_FPA_Msk        (0x1UL << FW_CR_FPA_Pos)                          /*!< 0x00000001 */
9569  #define FW_CR_FPA            FW_CR_FPA_Msk                                     /*!< Firewall Pre Arm*/
9570  #define FW_CR_VDS_Pos        (1U)
9571  #define FW_CR_VDS_Msk        (0x1UL << FW_CR_VDS_Pos)                          /*!< 0x00000002 */
9572  #define FW_CR_VDS            FW_CR_VDS_Msk                                     /*!< Volatile Data Sharing*/
9573  #define FW_CR_VDE_Pos        (2U)
9574  #define FW_CR_VDE_Msk        (0x1UL << FW_CR_VDE_Pos)                          /*!< 0x00000004 */
9575  #define FW_CR_VDE            FW_CR_VDE_Msk                                     /*!< Volatile Data Execution*/
9576  
9577  /******************************************************************************/
9578  /*                                                                            */
9579  /*                             Power Control                                  */
9580  /*                                                                            */
9581  /******************************************************************************/
9582  
9583  /********************  Bit definition for PWR_CR1 register  ********************/
9584  
9585  #define PWR_CR1_LPR_Pos              (14U)
9586  #define PWR_CR1_LPR_Msk              (0x1UL << PWR_CR1_LPR_Pos)                /*!< 0x00004000 */
9587  #define PWR_CR1_LPR                  PWR_CR1_LPR_Msk                           /*!< Regulator low-power mode */
9588  #define PWR_CR1_VOS_Pos              (9U)
9589  #define PWR_CR1_VOS_Msk              (0x3UL << PWR_CR1_VOS_Pos)                /*!< 0x00000600 */
9590  #define PWR_CR1_VOS                  PWR_CR1_VOS_Msk                           /*!< VOS[1:0] bits (Regulator voltage scaling output selection) */
9591  #define PWR_CR1_VOS_0                (0x1UL << PWR_CR1_VOS_Pos)                /*!< 0x00000200 */
9592  #define PWR_CR1_VOS_1                (0x2UL << PWR_CR1_VOS_Pos)                /*!< 0x00000400 */
9593  #define PWR_CR1_DBP_Pos              (8U)
9594  #define PWR_CR1_DBP_Msk              (0x1UL << PWR_CR1_DBP_Pos)                /*!< 0x00000100 */
9595  #define PWR_CR1_DBP                  PWR_CR1_DBP_Msk                           /*!< Disable Back-up domain Protection */
9596  #define PWR_CR1_LPMS_Pos             (0U)
9597  #define PWR_CR1_LPMS_Msk             (0x7UL << PWR_CR1_LPMS_Pos)               /*!< 0x00000007 */
9598  #define PWR_CR1_LPMS                 PWR_CR1_LPMS_Msk                          /*!< Low-power mode selection field */
9599  #define PWR_CR1_LPMS_STOP0           (0x00000000UL)                            /*!< Stop 0 mode */
9600  #define PWR_CR1_LPMS_STOP1_Pos       (0U)
9601  #define PWR_CR1_LPMS_STOP1_Msk       (0x1UL << PWR_CR1_LPMS_STOP1_Pos)         /*!< 0x00000001 */
9602  #define PWR_CR1_LPMS_STOP1           PWR_CR1_LPMS_STOP1_Msk                    /*!< Stop 1 mode */
9603  #define PWR_CR1_LPMS_STOP2_Pos       (1U)
9604  #define PWR_CR1_LPMS_STOP2_Msk       (0x1UL << PWR_CR1_LPMS_STOP2_Pos)         /*!< 0x00000002 */
9605  #define PWR_CR1_LPMS_STOP2           PWR_CR1_LPMS_STOP2_Msk                    /*!< Stop 2 mode */
9606  #define PWR_CR1_LPMS_STANDBY_Pos     (0U)
9607  #define PWR_CR1_LPMS_STANDBY_Msk     (0x3UL << PWR_CR1_LPMS_STANDBY_Pos)       /*!< 0x00000003 */
9608  #define PWR_CR1_LPMS_STANDBY         PWR_CR1_LPMS_STANDBY_Msk                  /*!< Stand-by mode */
9609  #define PWR_CR1_LPMS_SHUTDOWN_Pos    (2U)
9610  #define PWR_CR1_LPMS_SHUTDOWN_Msk    (0x1UL << PWR_CR1_LPMS_SHUTDOWN_Pos)      /*!< 0x00000004 */
9611  #define PWR_CR1_LPMS_SHUTDOWN        PWR_CR1_LPMS_SHUTDOWN_Msk                 /*!< Shut-down mode */
9612  
9613  
9614  /********************  Bit definition for PWR_CR2 register  ********************/
9615  #define PWR_CR2_USV_Pos              (10U)
9616  #define PWR_CR2_USV_Msk              (0x1UL << PWR_CR2_USV_Pos)                /*!< 0x00000400 */
9617  #define PWR_CR2_USV                  PWR_CR2_USV_Msk                           /*!< VDD USB Supply Valid */
9618  #define PWR_CR2_IOSV_Pos             (9U)
9619  #define PWR_CR2_IOSV_Msk             (0x1UL << PWR_CR2_IOSV_Pos)               /*!< 0x00000200 */
9620  #define PWR_CR2_IOSV                 PWR_CR2_IOSV_Msk                          /*!< VDD IO2 independent I/Os Supply Valid */
9621  /*!< PVME  Peripheral Voltage Monitor Enable */
9622  #define PWR_CR2_PVME_Pos             (4U)
9623  #define PWR_CR2_PVME_Msk             (0xFUL << PWR_CR2_PVME_Pos)               /*!< 0x000000F0 */
9624  #define PWR_CR2_PVME                 PWR_CR2_PVME_Msk                          /*!< PVM bits field */
9625  #define PWR_CR2_PVME4_Pos            (7U)
9626  #define PWR_CR2_PVME4_Msk            (0x1UL << PWR_CR2_PVME4_Pos)              /*!< 0x00000080 */
9627  #define PWR_CR2_PVME4                PWR_CR2_PVME4_Msk                         /*!< PVM 4 Enable */
9628  #define PWR_CR2_PVME3_Pos            (6U)
9629  #define PWR_CR2_PVME3_Msk            (0x1UL << PWR_CR2_PVME3_Pos)              /*!< 0x00000040 */
9630  #define PWR_CR2_PVME3                PWR_CR2_PVME3_Msk                         /*!< PVM 3 Enable */
9631  #define PWR_CR2_PVME2_Pos            (5U)
9632  #define PWR_CR2_PVME2_Msk            (0x1UL << PWR_CR2_PVME2_Pos)              /*!< 0x00000020 */
9633  #define PWR_CR2_PVME2                PWR_CR2_PVME2_Msk                         /*!< PVM 2 Enable */
9634  #define PWR_CR2_PVME1_Pos            (4U)
9635  #define PWR_CR2_PVME1_Msk            (0x1UL << PWR_CR2_PVME1_Pos)              /*!< 0x00000010 */
9636  #define PWR_CR2_PVME1                PWR_CR2_PVME1_Msk                         /*!< PVM 1 Enable */
9637  /*!< PVD level configuration */
9638  #define PWR_CR2_PLS_Pos              (1U)
9639  #define PWR_CR2_PLS_Msk              (0x7UL << PWR_CR2_PLS_Pos)                /*!< 0x0000000E */
9640  #define PWR_CR2_PLS                  PWR_CR2_PLS_Msk                           /*!< PVD level selection */
9641  #define PWR_CR2_PLS_LEV0             (0x00000000UL)                            /*!< PVD level 0 */
9642  #define PWR_CR2_PLS_LEV1_Pos         (1U)
9643  #define PWR_CR2_PLS_LEV1_Msk         (0x1UL << PWR_CR2_PLS_LEV1_Pos)           /*!< 0x00000002 */
9644  #define PWR_CR2_PLS_LEV1             PWR_CR2_PLS_LEV1_Msk                      /*!< PVD level 1 */
9645  #define PWR_CR2_PLS_LEV2_Pos         (2U)
9646  #define PWR_CR2_PLS_LEV2_Msk         (0x1UL << PWR_CR2_PLS_LEV2_Pos)           /*!< 0x00000004 */
9647  #define PWR_CR2_PLS_LEV2             PWR_CR2_PLS_LEV2_Msk                      /*!< PVD level 2 */
9648  #define PWR_CR2_PLS_LEV3_Pos         (1U)
9649  #define PWR_CR2_PLS_LEV3_Msk         (0x3UL << PWR_CR2_PLS_LEV3_Pos)           /*!< 0x00000006 */
9650  #define PWR_CR2_PLS_LEV3             PWR_CR2_PLS_LEV3_Msk                      /*!< PVD level 3 */
9651  #define PWR_CR2_PLS_LEV4_Pos         (3U)
9652  #define PWR_CR2_PLS_LEV4_Msk         (0x1UL << PWR_CR2_PLS_LEV4_Pos)           /*!< 0x00000008 */
9653  #define PWR_CR2_PLS_LEV4             PWR_CR2_PLS_LEV4_Msk                      /*!< PVD level 4 */
9654  #define PWR_CR2_PLS_LEV5_Pos         (1U)
9655  #define PWR_CR2_PLS_LEV5_Msk         (0x5UL << PWR_CR2_PLS_LEV5_Pos)           /*!< 0x0000000A */
9656  #define PWR_CR2_PLS_LEV5             PWR_CR2_PLS_LEV5_Msk                      /*!< PVD level 5 */
9657  #define PWR_CR2_PLS_LEV6_Pos         (2U)
9658  #define PWR_CR2_PLS_LEV6_Msk         (0x3UL << PWR_CR2_PLS_LEV6_Pos)           /*!< 0x0000000C */
9659  #define PWR_CR2_PLS_LEV6             PWR_CR2_PLS_LEV6_Msk                      /*!< PVD level 6 */
9660  #define PWR_CR2_PLS_LEV7_Pos         (1U)
9661  #define PWR_CR2_PLS_LEV7_Msk         (0x7UL << PWR_CR2_PLS_LEV7_Pos)           /*!< 0x0000000E */
9662  #define PWR_CR2_PLS_LEV7             PWR_CR2_PLS_LEV7_Msk                      /*!< PVD level 7 */
9663  #define PWR_CR2_PVDE_Pos             (0U)
9664  #define PWR_CR2_PVDE_Msk             (0x1UL << PWR_CR2_PVDE_Pos)               /*!< 0x00000001 */
9665  #define PWR_CR2_PVDE                 PWR_CR2_PVDE_Msk                          /*!< Power Voltage Detector Enable */
9666  
9667  /********************  Bit definition for PWR_CR3 register  ********************/
9668  #define PWR_CR3_EIWUL_Pos            (15U)
9669  #define PWR_CR3_EIWUL_Msk            (0x1UL << PWR_CR3_EIWUL_Pos)              /*!< 0x00008000 */
9670  #define PWR_CR3_EIWUL                PWR_CR3_EIWUL_Msk                         /*!< Enable Internal Wake-up line */
9671  #define PWR_CR3_APC_Pos              (10U)
9672  #define PWR_CR3_APC_Msk              (0x1UL << PWR_CR3_APC_Pos)                /*!< 0x00000400 */
9673  #define PWR_CR3_APC                  PWR_CR3_APC_Msk                           /*!< Apply pull-up and pull-down configuration */
9674  #define PWR_CR3_RRS_Pos              (8U)
9675  #define PWR_CR3_RRS_Msk              (0x1UL << PWR_CR3_RRS_Pos)                /*!< 0x00000100 */
9676  #define PWR_CR3_RRS                  PWR_CR3_RRS_Msk                           /*!< SRAM2 Retention in Stand-by mode */
9677  #define PWR_CR3_EWUP5_Pos            (4U)
9678  #define PWR_CR3_EWUP5_Msk            (0x1UL << PWR_CR3_EWUP5_Pos)              /*!< 0x00000010 */
9679  #define PWR_CR3_EWUP5                PWR_CR3_EWUP5_Msk                         /*!< Enable Wake-Up Pin 5 */
9680  #define PWR_CR3_EWUP4_Pos            (3U)
9681  #define PWR_CR3_EWUP4_Msk            (0x1UL << PWR_CR3_EWUP4_Pos)              /*!< 0x00000008 */
9682  #define PWR_CR3_EWUP4                PWR_CR3_EWUP4_Msk                         /*!< Enable Wake-Up Pin 4 */
9683  #define PWR_CR3_EWUP3_Pos            (2U)
9684  #define PWR_CR3_EWUP3_Msk            (0x1UL << PWR_CR3_EWUP3_Pos)              /*!< 0x00000004 */
9685  #define PWR_CR3_EWUP3                PWR_CR3_EWUP3_Msk                         /*!< Enable Wake-Up Pin 3 */
9686  #define PWR_CR3_EWUP2_Pos            (1U)
9687  #define PWR_CR3_EWUP2_Msk            (0x1UL << PWR_CR3_EWUP2_Pos)              /*!< 0x00000002 */
9688  #define PWR_CR3_EWUP2                PWR_CR3_EWUP2_Msk                         /*!< Enable Wake-Up Pin 2 */
9689  #define PWR_CR3_EWUP1_Pos            (0U)
9690  #define PWR_CR3_EWUP1_Msk            (0x1UL << PWR_CR3_EWUP1_Pos)              /*!< 0x00000001 */
9691  #define PWR_CR3_EWUP1                PWR_CR3_EWUP1_Msk                         /*!< Enable Wake-Up Pin 1 */
9692  #define PWR_CR3_EWUP_Pos             (0U)
9693  #define PWR_CR3_EWUP_Msk             (0x1FUL << PWR_CR3_EWUP_Pos)              /*!< 0x0000001F */
9694  #define PWR_CR3_EWUP                 PWR_CR3_EWUP_Msk                          /*!< Enable Wake-Up Pins  */
9695  
9696  /* Legacy defines */
9697  #define PWR_CR3_EIWF_Pos             PWR_CR3_EIWUL_Pos
9698  #define PWR_CR3_EIWF_Msk             PWR_CR3_EIWUL_Msk
9699  #define PWR_CR3_EIWF                 PWR_CR3_EIWUL
9700  
9701  
9702  /********************  Bit definition for PWR_CR4 register  ********************/
9703  #define PWR_CR4_VBRS_Pos             (9U)
9704  #define PWR_CR4_VBRS_Msk             (0x1UL << PWR_CR4_VBRS_Pos)               /*!< 0x00000200 */
9705  #define PWR_CR4_VBRS                 PWR_CR4_VBRS_Msk                          /*!< VBAT Battery charging Resistor Selection */
9706  #define PWR_CR4_VBE_Pos              (8U)
9707  #define PWR_CR4_VBE_Msk              (0x1UL << PWR_CR4_VBE_Pos)                /*!< 0x00000100 */
9708  #define PWR_CR4_VBE                  PWR_CR4_VBE_Msk                           /*!< VBAT Battery charging Enable  */
9709  #define PWR_CR4_WP5_Pos              (4U)
9710  #define PWR_CR4_WP5_Msk              (0x1UL << PWR_CR4_WP5_Pos)                /*!< 0x00000010 */
9711  #define PWR_CR4_WP5                  PWR_CR4_WP5_Msk                           /*!< Wake-Up Pin 5 polarity */
9712  #define PWR_CR4_WP4_Pos              (3U)
9713  #define PWR_CR4_WP4_Msk              (0x1UL << PWR_CR4_WP4_Pos)                /*!< 0x00000008 */
9714  #define PWR_CR4_WP4                  PWR_CR4_WP4_Msk                           /*!< Wake-Up Pin 4 polarity */
9715  #define PWR_CR4_WP3_Pos              (2U)
9716  #define PWR_CR4_WP3_Msk              (0x1UL << PWR_CR4_WP3_Pos)                /*!< 0x00000004 */
9717  #define PWR_CR4_WP3                  PWR_CR4_WP3_Msk                           /*!< Wake-Up Pin 3 polarity */
9718  #define PWR_CR4_WP2_Pos              (1U)
9719  #define PWR_CR4_WP2_Msk              (0x1UL << PWR_CR4_WP2_Pos)                /*!< 0x00000002 */
9720  #define PWR_CR4_WP2                  PWR_CR4_WP2_Msk                           /*!< Wake-Up Pin 2 polarity */
9721  #define PWR_CR4_WP1_Pos              (0U)
9722  #define PWR_CR4_WP1_Msk              (0x1UL << PWR_CR4_WP1_Pos)                /*!< 0x00000001 */
9723  #define PWR_CR4_WP1                  PWR_CR4_WP1_Msk                           /*!< Wake-Up Pin 1 polarity */
9724  
9725  /********************  Bit definition for PWR_SR1 register  ********************/
9726  #define PWR_SR1_WUFI_Pos             (15U)
9727  #define PWR_SR1_WUFI_Msk             (0x1UL << PWR_SR1_WUFI_Pos)               /*!< 0x00008000 */
9728  #define PWR_SR1_WUFI                 PWR_SR1_WUFI_Msk                          /*!< Wake-Up Flag Internal */
9729  #define PWR_SR1_SBF_Pos              (8U)
9730  #define PWR_SR1_SBF_Msk              (0x1UL << PWR_SR1_SBF_Pos)                /*!< 0x00000100 */
9731  #define PWR_SR1_SBF                  PWR_SR1_SBF_Msk                           /*!< Stand-By Flag */
9732  #define PWR_SR1_WUF_Pos              (0U)
9733  #define PWR_SR1_WUF_Msk              (0x1FUL << PWR_SR1_WUF_Pos)               /*!< 0x0000001F */
9734  #define PWR_SR1_WUF                  PWR_SR1_WUF_Msk                           /*!< Wake-up Flags */
9735  #define PWR_SR1_WUF5_Pos             (4U)
9736  #define PWR_SR1_WUF5_Msk             (0x1UL << PWR_SR1_WUF5_Pos)               /*!< 0x00000010 */
9737  #define PWR_SR1_WUF5                 PWR_SR1_WUF5_Msk                          /*!< Wake-up Flag 5 */
9738  #define PWR_SR1_WUF4_Pos             (3U)
9739  #define PWR_SR1_WUF4_Msk             (0x1UL << PWR_SR1_WUF4_Pos)               /*!< 0x00000008 */
9740  #define PWR_SR1_WUF4                 PWR_SR1_WUF4_Msk                          /*!< Wake-up Flag 4 */
9741  #define PWR_SR1_WUF3_Pos             (2U)
9742  #define PWR_SR1_WUF3_Msk             (0x1UL << PWR_SR1_WUF3_Pos)               /*!< 0x00000004 */
9743  #define PWR_SR1_WUF3                 PWR_SR1_WUF3_Msk                          /*!< Wake-up Flag 3 */
9744  #define PWR_SR1_WUF2_Pos             (1U)
9745  #define PWR_SR1_WUF2_Msk             (0x1UL << PWR_SR1_WUF2_Pos)               /*!< 0x00000002 */
9746  #define PWR_SR1_WUF2                 PWR_SR1_WUF2_Msk                          /*!< Wake-up Flag 2 */
9747  #define PWR_SR1_WUF1_Pos             (0U)
9748  #define PWR_SR1_WUF1_Msk             (0x1UL << PWR_SR1_WUF1_Pos)               /*!< 0x00000001 */
9749  #define PWR_SR1_WUF1                 PWR_SR1_WUF1_Msk                          /*!< Wake-up Flag 1 */
9750  
9751  /********************  Bit definition for PWR_SR2 register  ********************/
9752  #define PWR_SR2_PVMO4_Pos            (15U)
9753  #define PWR_SR2_PVMO4_Msk            (0x1UL << PWR_SR2_PVMO4_Pos)              /*!< 0x00008000 */
9754  #define PWR_SR2_PVMO4                PWR_SR2_PVMO4_Msk                         /*!< Peripheral Voltage Monitoring Output 4 */
9755  #define PWR_SR2_PVMO3_Pos            (14U)
9756  #define PWR_SR2_PVMO3_Msk            (0x1UL << PWR_SR2_PVMO3_Pos)              /*!< 0x00004000 */
9757  #define PWR_SR2_PVMO3                PWR_SR2_PVMO3_Msk                         /*!< Peripheral Voltage Monitoring Output 3 */
9758  #define PWR_SR2_PVMO2_Pos            (13U)
9759  #define PWR_SR2_PVMO2_Msk            (0x1UL << PWR_SR2_PVMO2_Pos)              /*!< 0x00002000 */
9760  #define PWR_SR2_PVMO2                PWR_SR2_PVMO2_Msk                         /*!< Peripheral Voltage Monitoring Output 2 */
9761  #define PWR_SR2_PVMO1_Pos            (12U)
9762  #define PWR_SR2_PVMO1_Msk            (0x1UL << PWR_SR2_PVMO1_Pos)              /*!< 0x00001000 */
9763  #define PWR_SR2_PVMO1                PWR_SR2_PVMO1_Msk                         /*!< Peripheral Voltage Monitoring Output 1 */
9764  #define PWR_SR2_PVDO_Pos             (11U)
9765  #define PWR_SR2_PVDO_Msk             (0x1UL << PWR_SR2_PVDO_Pos)               /*!< 0x00000800 */
9766  #define PWR_SR2_PVDO                 PWR_SR2_PVDO_Msk                          /*!< Power Voltage Detector Output */
9767  #define PWR_SR2_VOSF_Pos             (10U)
9768  #define PWR_SR2_VOSF_Msk             (0x1UL << PWR_SR2_VOSF_Pos)               /*!< 0x00000400 */
9769  #define PWR_SR2_VOSF                 PWR_SR2_VOSF_Msk                          /*!< Voltage Scaling Flag */
9770  #define PWR_SR2_REGLPF_Pos           (9U)
9771  #define PWR_SR2_REGLPF_Msk           (0x1UL << PWR_SR2_REGLPF_Pos)             /*!< 0x00000200 */
9772  #define PWR_SR2_REGLPF               PWR_SR2_REGLPF_Msk                        /*!< Low-power Regulator Flag */
9773  #define PWR_SR2_REGLPS_Pos           (8U)
9774  #define PWR_SR2_REGLPS_Msk           (0x1UL << PWR_SR2_REGLPS_Pos)             /*!< 0x00000100 */
9775  #define PWR_SR2_REGLPS               PWR_SR2_REGLPS_Msk                        /*!< Low-power Regulator Started */
9776  
9777  /********************  Bit definition for PWR_SCR register  ********************/
9778  #define PWR_SCR_CSBF_Pos             (8U)
9779  #define PWR_SCR_CSBF_Msk             (0x1UL << PWR_SCR_CSBF_Pos)               /*!< 0x00000100 */
9780  #define PWR_SCR_CSBF                 PWR_SCR_CSBF_Msk                          /*!< Clear Stand-By Flag */
9781  #define PWR_SCR_CWUF_Pos             (0U)
9782  #define PWR_SCR_CWUF_Msk             (0x1FUL << PWR_SCR_CWUF_Pos)              /*!< 0x0000001F */
9783  #define PWR_SCR_CWUF                 PWR_SCR_CWUF_Msk                          /*!< Clear Wake-up Flags  */
9784  #define PWR_SCR_CWUF5_Pos            (4U)
9785  #define PWR_SCR_CWUF5_Msk            (0x1UL << PWR_SCR_CWUF5_Pos)              /*!< 0x00000010 */
9786  #define PWR_SCR_CWUF5                PWR_SCR_CWUF5_Msk                         /*!< Clear Wake-up Flag 5 */
9787  #define PWR_SCR_CWUF4_Pos            (3U)
9788  #define PWR_SCR_CWUF4_Msk            (0x1UL << PWR_SCR_CWUF4_Pos)              /*!< 0x00000008 */
9789  #define PWR_SCR_CWUF4                PWR_SCR_CWUF4_Msk                         /*!< Clear Wake-up Flag 4 */
9790  #define PWR_SCR_CWUF3_Pos            (2U)
9791  #define PWR_SCR_CWUF3_Msk            (0x1UL << PWR_SCR_CWUF3_Pos)              /*!< 0x00000004 */
9792  #define PWR_SCR_CWUF3                PWR_SCR_CWUF3_Msk                         /*!< Clear Wake-up Flag 3 */
9793  #define PWR_SCR_CWUF2_Pos            (1U)
9794  #define PWR_SCR_CWUF2_Msk            (0x1UL << PWR_SCR_CWUF2_Pos)              /*!< 0x00000002 */
9795  #define PWR_SCR_CWUF2                PWR_SCR_CWUF2_Msk                         /*!< Clear Wake-up Flag 2 */
9796  #define PWR_SCR_CWUF1_Pos            (0U)
9797  #define PWR_SCR_CWUF1_Msk            (0x1UL << PWR_SCR_CWUF1_Pos)              /*!< 0x00000001 */
9798  #define PWR_SCR_CWUF1                PWR_SCR_CWUF1_Msk                         /*!< Clear Wake-up Flag 1 */
9799  
9800  /********************  Bit definition for PWR_PUCRA register  ********************/
9801  #define PWR_PUCRA_PA15_Pos           (15U)
9802  #define PWR_PUCRA_PA15_Msk           (0x1UL << PWR_PUCRA_PA15_Pos)             /*!< 0x00008000 */
9803  #define PWR_PUCRA_PA15               PWR_PUCRA_PA15_Msk                        /*!< Port PA15 Pull-Up set */
9804  #define PWR_PUCRA_PA13_Pos           (13U)
9805  #define PWR_PUCRA_PA13_Msk           (0x1UL << PWR_PUCRA_PA13_Pos)             /*!< 0x00002000 */
9806  #define PWR_PUCRA_PA13               PWR_PUCRA_PA13_Msk                        /*!< Port PA13 Pull-Up set */
9807  #define PWR_PUCRA_PA12_Pos           (12U)
9808  #define PWR_PUCRA_PA12_Msk           (0x1UL << PWR_PUCRA_PA12_Pos)             /*!< 0x00001000 */
9809  #define PWR_PUCRA_PA12               PWR_PUCRA_PA12_Msk                        /*!< Port PA12 Pull-Up set */
9810  #define PWR_PUCRA_PA11_Pos           (11U)
9811  #define PWR_PUCRA_PA11_Msk           (0x1UL << PWR_PUCRA_PA11_Pos)             /*!< 0x00000800 */
9812  #define PWR_PUCRA_PA11               PWR_PUCRA_PA11_Msk                        /*!< Port PA11 Pull-Up set */
9813  #define PWR_PUCRA_PA10_Pos           (10U)
9814  #define PWR_PUCRA_PA10_Msk           (0x1UL << PWR_PUCRA_PA10_Pos)             /*!< 0x00000400 */
9815  #define PWR_PUCRA_PA10               PWR_PUCRA_PA10_Msk                        /*!< Port PA10 Pull-Up set */
9816  #define PWR_PUCRA_PA9_Pos            (9U)
9817  #define PWR_PUCRA_PA9_Msk            (0x1UL << PWR_PUCRA_PA9_Pos)              /*!< 0x00000200 */
9818  #define PWR_PUCRA_PA9                PWR_PUCRA_PA9_Msk                         /*!< Port PA9 Pull-Up set  */
9819  #define PWR_PUCRA_PA8_Pos            (8U)
9820  #define PWR_PUCRA_PA8_Msk            (0x1UL << PWR_PUCRA_PA8_Pos)              /*!< 0x00000100 */
9821  #define PWR_PUCRA_PA8                PWR_PUCRA_PA8_Msk                         /*!< Port PA8 Pull-Up set  */
9822  #define PWR_PUCRA_PA7_Pos            (7U)
9823  #define PWR_PUCRA_PA7_Msk            (0x1UL << PWR_PUCRA_PA7_Pos)              /*!< 0x00000080 */
9824  #define PWR_PUCRA_PA7                PWR_PUCRA_PA7_Msk                         /*!< Port PA7 Pull-Up set  */
9825  #define PWR_PUCRA_PA6_Pos            (6U)
9826  #define PWR_PUCRA_PA6_Msk            (0x1UL << PWR_PUCRA_PA6_Pos)              /*!< 0x00000040 */
9827  #define PWR_PUCRA_PA6                PWR_PUCRA_PA6_Msk                         /*!< Port PA6 Pull-Up set  */
9828  #define PWR_PUCRA_PA5_Pos            (5U)
9829  #define PWR_PUCRA_PA5_Msk            (0x1UL << PWR_PUCRA_PA5_Pos)              /*!< 0x00000020 */
9830  #define PWR_PUCRA_PA5                PWR_PUCRA_PA5_Msk                         /*!< Port PA5 Pull-Up set  */
9831  #define PWR_PUCRA_PA4_Pos            (4U)
9832  #define PWR_PUCRA_PA4_Msk            (0x1UL << PWR_PUCRA_PA4_Pos)              /*!< 0x00000010 */
9833  #define PWR_PUCRA_PA4                PWR_PUCRA_PA4_Msk                         /*!< Port PA4 Pull-Up set  */
9834  #define PWR_PUCRA_PA3_Pos            (3U)
9835  #define PWR_PUCRA_PA3_Msk            (0x1UL << PWR_PUCRA_PA3_Pos)              /*!< 0x00000008 */
9836  #define PWR_PUCRA_PA3                PWR_PUCRA_PA3_Msk                         /*!< Port PA3 Pull-Up set  */
9837  #define PWR_PUCRA_PA2_Pos            (2U)
9838  #define PWR_PUCRA_PA2_Msk            (0x1UL << PWR_PUCRA_PA2_Pos)              /*!< 0x00000004 */
9839  #define PWR_PUCRA_PA2                PWR_PUCRA_PA2_Msk                         /*!< Port PA2 Pull-Up set  */
9840  #define PWR_PUCRA_PA1_Pos            (1U)
9841  #define PWR_PUCRA_PA1_Msk            (0x1UL << PWR_PUCRA_PA1_Pos)              /*!< 0x00000002 */
9842  #define PWR_PUCRA_PA1                PWR_PUCRA_PA1_Msk                         /*!< Port PA1 Pull-Up set  */
9843  #define PWR_PUCRA_PA0_Pos            (0U)
9844  #define PWR_PUCRA_PA0_Msk            (0x1UL << PWR_PUCRA_PA0_Pos)              /*!< 0x00000001 */
9845  #define PWR_PUCRA_PA0                PWR_PUCRA_PA0_Msk                         /*!< Port PA0 Pull-Up set  */
9846  
9847  /********************  Bit definition for PWR_PDCRA register  ********************/
9848  #define PWR_PDCRA_PA14_Pos           (14U)
9849  #define PWR_PDCRA_PA14_Msk           (0x1UL << PWR_PDCRA_PA14_Pos)             /*!< 0x00004000 */
9850  #define PWR_PDCRA_PA14               PWR_PDCRA_PA14_Msk                        /*!< Port PA14 Pull-Down set */
9851  #define PWR_PDCRA_PA12_Pos           (12U)
9852  #define PWR_PDCRA_PA12_Msk           (0x1UL << PWR_PDCRA_PA12_Pos)             /*!< 0x00001000 */
9853  #define PWR_PDCRA_PA12               PWR_PDCRA_PA12_Msk                        /*!< Port PA12 Pull-Down set */
9854  #define PWR_PDCRA_PA11_Pos           (11U)
9855  #define PWR_PDCRA_PA11_Msk           (0x1UL << PWR_PDCRA_PA11_Pos)             /*!< 0x00000800 */
9856  #define PWR_PDCRA_PA11               PWR_PDCRA_PA11_Msk                        /*!< Port PA11 Pull-Down set */
9857  #define PWR_PDCRA_PA10_Pos           (10U)
9858  #define PWR_PDCRA_PA10_Msk           (0x1UL << PWR_PDCRA_PA10_Pos)             /*!< 0x00000400 */
9859  #define PWR_PDCRA_PA10               PWR_PDCRA_PA10_Msk                        /*!< Port PA10 Pull-Down set */
9860  #define PWR_PDCRA_PA9_Pos            (9U)
9861  #define PWR_PDCRA_PA9_Msk            (0x1UL << PWR_PDCRA_PA9_Pos)              /*!< 0x00000200 */
9862  #define PWR_PDCRA_PA9                PWR_PDCRA_PA9_Msk                         /*!< Port PA9 Pull-Down set  */
9863  #define PWR_PDCRA_PA8_Pos            (8U)
9864  #define PWR_PDCRA_PA8_Msk            (0x1UL << PWR_PDCRA_PA8_Pos)              /*!< 0x00000100 */
9865  #define PWR_PDCRA_PA8                PWR_PDCRA_PA8_Msk                         /*!< Port PA8 Pull-Down set  */
9866  #define PWR_PDCRA_PA7_Pos            (7U)
9867  #define PWR_PDCRA_PA7_Msk            (0x1UL << PWR_PDCRA_PA7_Pos)              /*!< 0x00000080 */
9868  #define PWR_PDCRA_PA7                PWR_PDCRA_PA7_Msk                         /*!< Port PA7 Pull-Down set  */
9869  #define PWR_PDCRA_PA6_Pos            (6U)
9870  #define PWR_PDCRA_PA6_Msk            (0x1UL << PWR_PDCRA_PA6_Pos)              /*!< 0x00000040 */
9871  #define PWR_PDCRA_PA6                PWR_PDCRA_PA6_Msk                         /*!< Port PA6 Pull-Down set  */
9872  #define PWR_PDCRA_PA5_Pos            (5U)
9873  #define PWR_PDCRA_PA5_Msk            (0x1UL << PWR_PDCRA_PA5_Pos)              /*!< 0x00000020 */
9874  #define PWR_PDCRA_PA5                PWR_PDCRA_PA5_Msk                         /*!< Port PA5 Pull-Down set  */
9875  #define PWR_PDCRA_PA4_Pos            (4U)
9876  #define PWR_PDCRA_PA4_Msk            (0x1UL << PWR_PDCRA_PA4_Pos)              /*!< 0x00000010 */
9877  #define PWR_PDCRA_PA4                PWR_PDCRA_PA4_Msk                         /*!< Port PA4 Pull-Down set  */
9878  #define PWR_PDCRA_PA3_Pos            (3U)
9879  #define PWR_PDCRA_PA3_Msk            (0x1UL << PWR_PDCRA_PA3_Pos)              /*!< 0x00000008 */
9880  #define PWR_PDCRA_PA3                PWR_PDCRA_PA3_Msk                         /*!< Port PA3 Pull-Down set  */
9881  #define PWR_PDCRA_PA2_Pos            (2U)
9882  #define PWR_PDCRA_PA2_Msk            (0x1UL << PWR_PDCRA_PA2_Pos)              /*!< 0x00000004 */
9883  #define PWR_PDCRA_PA2                PWR_PDCRA_PA2_Msk                         /*!< Port PA2 Pull-Down set  */
9884  #define PWR_PDCRA_PA1_Pos            (1U)
9885  #define PWR_PDCRA_PA1_Msk            (0x1UL << PWR_PDCRA_PA1_Pos)              /*!< 0x00000002 */
9886  #define PWR_PDCRA_PA1                PWR_PDCRA_PA1_Msk                         /*!< Port PA1 Pull-Down set  */
9887  #define PWR_PDCRA_PA0_Pos            (0U)
9888  #define PWR_PDCRA_PA0_Msk            (0x1UL << PWR_PDCRA_PA0_Pos)              /*!< 0x00000001 */
9889  #define PWR_PDCRA_PA0                PWR_PDCRA_PA0_Msk                         /*!< Port PA0 Pull-Down set  */
9890  
9891  /********************  Bit definition for PWR_PUCRB register  ********************/
9892  #define PWR_PUCRB_PB15_Pos           (15U)
9893  #define PWR_PUCRB_PB15_Msk           (0x1UL << PWR_PUCRB_PB15_Pos)             /*!< 0x00008000 */
9894  #define PWR_PUCRB_PB15               PWR_PUCRB_PB15_Msk                        /*!< Port PB15 Pull-Up set */
9895  #define PWR_PUCRB_PB14_Pos           (14U)
9896  #define PWR_PUCRB_PB14_Msk           (0x1UL << PWR_PUCRB_PB14_Pos)             /*!< 0x00004000 */
9897  #define PWR_PUCRB_PB14               PWR_PUCRB_PB14_Msk                        /*!< Port PB14 Pull-Up set */
9898  #define PWR_PUCRB_PB13_Pos           (13U)
9899  #define PWR_PUCRB_PB13_Msk           (0x1UL << PWR_PUCRB_PB13_Pos)             /*!< 0x00002000 */
9900  #define PWR_PUCRB_PB13               PWR_PUCRB_PB13_Msk                        /*!< Port PB13 Pull-Up set */
9901  #define PWR_PUCRB_PB12_Pos           (12U)
9902  #define PWR_PUCRB_PB12_Msk           (0x1UL << PWR_PUCRB_PB12_Pos)             /*!< 0x00001000 */
9903  #define PWR_PUCRB_PB12               PWR_PUCRB_PB12_Msk                        /*!< Port PB12 Pull-Up set */
9904  #define PWR_PUCRB_PB11_Pos           (11U)
9905  #define PWR_PUCRB_PB11_Msk           (0x1UL << PWR_PUCRB_PB11_Pos)             /*!< 0x00000800 */
9906  #define PWR_PUCRB_PB11               PWR_PUCRB_PB11_Msk                        /*!< Port PB11 Pull-Up set */
9907  #define PWR_PUCRB_PB10_Pos           (10U)
9908  #define PWR_PUCRB_PB10_Msk           (0x1UL << PWR_PUCRB_PB10_Pos)             /*!< 0x00000400 */
9909  #define PWR_PUCRB_PB10               PWR_PUCRB_PB10_Msk                        /*!< Port PB10 Pull-Up set */
9910  #define PWR_PUCRB_PB9_Pos            (9U)
9911  #define PWR_PUCRB_PB9_Msk            (0x1UL << PWR_PUCRB_PB9_Pos)              /*!< 0x00000200 */
9912  #define PWR_PUCRB_PB9                PWR_PUCRB_PB9_Msk                         /*!< Port PB9 Pull-Up set  */
9913  #define PWR_PUCRB_PB8_Pos            (8U)
9914  #define PWR_PUCRB_PB8_Msk            (0x1UL << PWR_PUCRB_PB8_Pos)              /*!< 0x00000100 */
9915  #define PWR_PUCRB_PB8                PWR_PUCRB_PB8_Msk                         /*!< Port PB8 Pull-Up set  */
9916  #define PWR_PUCRB_PB7_Pos            (7U)
9917  #define PWR_PUCRB_PB7_Msk            (0x1UL << PWR_PUCRB_PB7_Pos)              /*!< 0x00000080 */
9918  #define PWR_PUCRB_PB7                PWR_PUCRB_PB7_Msk                         /*!< Port PB7 Pull-Up set  */
9919  #define PWR_PUCRB_PB6_Pos            (6U)
9920  #define PWR_PUCRB_PB6_Msk            (0x1UL << PWR_PUCRB_PB6_Pos)              /*!< 0x00000040 */
9921  #define PWR_PUCRB_PB6                PWR_PUCRB_PB6_Msk                         /*!< Port PB6 Pull-Up set  */
9922  #define PWR_PUCRB_PB5_Pos            (5U)
9923  #define PWR_PUCRB_PB5_Msk            (0x1UL << PWR_PUCRB_PB5_Pos)              /*!< 0x00000020 */
9924  #define PWR_PUCRB_PB5                PWR_PUCRB_PB5_Msk                         /*!< Port PB5 Pull-Up set  */
9925  #define PWR_PUCRB_PB4_Pos            (4U)
9926  #define PWR_PUCRB_PB4_Msk            (0x1UL << PWR_PUCRB_PB4_Pos)              /*!< 0x00000010 */
9927  #define PWR_PUCRB_PB4                PWR_PUCRB_PB4_Msk                         /*!< Port PB4 Pull-Up set  */
9928  #define PWR_PUCRB_PB3_Pos            (3U)
9929  #define PWR_PUCRB_PB3_Msk            (0x1UL << PWR_PUCRB_PB3_Pos)              /*!< 0x00000008 */
9930  #define PWR_PUCRB_PB3                PWR_PUCRB_PB3_Msk                         /*!< Port PB3 Pull-Up set  */
9931  #define PWR_PUCRB_PB2_Pos            (2U)
9932  #define PWR_PUCRB_PB2_Msk            (0x1UL << PWR_PUCRB_PB2_Pos)              /*!< 0x00000004 */
9933  #define PWR_PUCRB_PB2                PWR_PUCRB_PB2_Msk                         /*!< Port PB2 Pull-Up set  */
9934  #define PWR_PUCRB_PB1_Pos            (1U)
9935  #define PWR_PUCRB_PB1_Msk            (0x1UL << PWR_PUCRB_PB1_Pos)              /*!< 0x00000002 */
9936  #define PWR_PUCRB_PB1                PWR_PUCRB_PB1_Msk                         /*!< Port PB1 Pull-Up set  */
9937  #define PWR_PUCRB_PB0_Pos            (0U)
9938  #define PWR_PUCRB_PB0_Msk            (0x1UL << PWR_PUCRB_PB0_Pos)              /*!< 0x00000001 */
9939  #define PWR_PUCRB_PB0                PWR_PUCRB_PB0_Msk                         /*!< Port PB0 Pull-Up set  */
9940  
9941  /********************  Bit definition for PWR_PDCRB register  ********************/
9942  #define PWR_PDCRB_PB15_Pos           (15U)
9943  #define PWR_PDCRB_PB15_Msk           (0x1UL << PWR_PDCRB_PB15_Pos)             /*!< 0x00008000 */
9944  #define PWR_PDCRB_PB15               PWR_PDCRB_PB15_Msk                        /*!< Port PB15 Pull-Down set */
9945  #define PWR_PDCRB_PB14_Pos           (14U)
9946  #define PWR_PDCRB_PB14_Msk           (0x1UL << PWR_PDCRB_PB14_Pos)             /*!< 0x00004000 */
9947  #define PWR_PDCRB_PB14               PWR_PDCRB_PB14_Msk                        /*!< Port PB14 Pull-Down set */
9948  #define PWR_PDCRB_PB13_Pos           (13U)
9949  #define PWR_PDCRB_PB13_Msk           (0x1UL << PWR_PDCRB_PB13_Pos)             /*!< 0x00002000 */
9950  #define PWR_PDCRB_PB13               PWR_PDCRB_PB13_Msk                        /*!< Port PB13 Pull-Down set */
9951  #define PWR_PDCRB_PB12_Pos           (12U)
9952  #define PWR_PDCRB_PB12_Msk           (0x1UL << PWR_PDCRB_PB12_Pos)             /*!< 0x00001000 */
9953  #define PWR_PDCRB_PB12               PWR_PDCRB_PB12_Msk                        /*!< Port PB12 Pull-Down set */
9954  #define PWR_PDCRB_PB11_Pos           (11U)
9955  #define PWR_PDCRB_PB11_Msk           (0x1UL << PWR_PDCRB_PB11_Pos)             /*!< 0x00000800 */
9956  #define PWR_PDCRB_PB11               PWR_PDCRB_PB11_Msk                        /*!< Port PB11 Pull-Down set */
9957  #define PWR_PDCRB_PB10_Pos           (10U)
9958  #define PWR_PDCRB_PB10_Msk           (0x1UL << PWR_PDCRB_PB10_Pos)             /*!< 0x00000400 */
9959  #define PWR_PDCRB_PB10               PWR_PDCRB_PB10_Msk                        /*!< Port PB10 Pull-Down set */
9960  #define PWR_PDCRB_PB9_Pos            (9U)
9961  #define PWR_PDCRB_PB9_Msk            (0x1UL << PWR_PDCRB_PB9_Pos)              /*!< 0x00000200 */
9962  #define PWR_PDCRB_PB9                PWR_PDCRB_PB9_Msk                         /*!< Port PB9 Pull-Down set  */
9963  #define PWR_PDCRB_PB8_Pos            (8U)
9964  #define PWR_PDCRB_PB8_Msk            (0x1UL << PWR_PDCRB_PB8_Pos)              /*!< 0x00000100 */
9965  #define PWR_PDCRB_PB8                PWR_PDCRB_PB8_Msk                         /*!< Port PB8 Pull-Down set  */
9966  #define PWR_PDCRB_PB7_Pos            (7U)
9967  #define PWR_PDCRB_PB7_Msk            (0x1UL << PWR_PDCRB_PB7_Pos)              /*!< 0x00000080 */
9968  #define PWR_PDCRB_PB7                PWR_PDCRB_PB7_Msk                         /*!< Port PB7 Pull-Down set  */
9969  #define PWR_PDCRB_PB6_Pos            (6U)
9970  #define PWR_PDCRB_PB6_Msk            (0x1UL << PWR_PDCRB_PB6_Pos)              /*!< 0x00000040 */
9971  #define PWR_PDCRB_PB6                PWR_PDCRB_PB6_Msk                         /*!< Port PB6 Pull-Down set  */
9972  #define PWR_PDCRB_PB5_Pos            (5U)
9973  #define PWR_PDCRB_PB5_Msk            (0x1UL << PWR_PDCRB_PB5_Pos)              /*!< 0x00000020 */
9974  #define PWR_PDCRB_PB5                PWR_PDCRB_PB5_Msk                         /*!< Port PB5 Pull-Down set  */
9975  #define PWR_PDCRB_PB3_Pos            (3U)
9976  #define PWR_PDCRB_PB3_Msk            (0x1UL << PWR_PDCRB_PB3_Pos)              /*!< 0x00000008 */
9977  #define PWR_PDCRB_PB3                PWR_PDCRB_PB3_Msk                         /*!< Port PB3 Pull-Down set  */
9978  #define PWR_PDCRB_PB2_Pos            (2U)
9979  #define PWR_PDCRB_PB2_Msk            (0x1UL << PWR_PDCRB_PB2_Pos)              /*!< 0x00000004 */
9980  #define PWR_PDCRB_PB2                PWR_PDCRB_PB2_Msk                         /*!< Port PB2 Pull-Down set  */
9981  #define PWR_PDCRB_PB1_Pos            (1U)
9982  #define PWR_PDCRB_PB1_Msk            (0x1UL << PWR_PDCRB_PB1_Pos)              /*!< 0x00000002 */
9983  #define PWR_PDCRB_PB1                PWR_PDCRB_PB1_Msk                         /*!< Port PB1 Pull-Down set  */
9984  #define PWR_PDCRB_PB0_Pos            (0U)
9985  #define PWR_PDCRB_PB0_Msk            (0x1UL << PWR_PDCRB_PB0_Pos)              /*!< 0x00000001 */
9986  #define PWR_PDCRB_PB0                PWR_PDCRB_PB0_Msk                         /*!< Port PB0 Pull-Down set  */
9987  
9988  /********************  Bit definition for PWR_PUCRC register  ********************/
9989  #define PWR_PUCRC_PC15_Pos           (15U)
9990  #define PWR_PUCRC_PC15_Msk           (0x1UL << PWR_PUCRC_PC15_Pos)             /*!< 0x00008000 */
9991  #define PWR_PUCRC_PC15               PWR_PUCRC_PC15_Msk                        /*!< Port PC15 Pull-Up set */
9992  #define PWR_PUCRC_PC14_Pos           (14U)
9993  #define PWR_PUCRC_PC14_Msk           (0x1UL << PWR_PUCRC_PC14_Pos)             /*!< 0x00004000 */
9994  #define PWR_PUCRC_PC14               PWR_PUCRC_PC14_Msk                        /*!< Port PC14 Pull-Up set */
9995  #define PWR_PUCRC_PC13_Pos           (13U)
9996  #define PWR_PUCRC_PC13_Msk           (0x1UL << PWR_PUCRC_PC13_Pos)             /*!< 0x00002000 */
9997  #define PWR_PUCRC_PC13               PWR_PUCRC_PC13_Msk                        /*!< Port PC13 Pull-Up set */
9998  #define PWR_PUCRC_PC12_Pos           (12U)
9999  #define PWR_PUCRC_PC12_Msk           (0x1UL << PWR_PUCRC_PC12_Pos)             /*!< 0x00001000 */
10000  #define PWR_PUCRC_PC12               PWR_PUCRC_PC12_Msk                        /*!< Port PC12 Pull-Up set */
10001  #define PWR_PUCRC_PC11_Pos           (11U)
10002  #define PWR_PUCRC_PC11_Msk           (0x1UL << PWR_PUCRC_PC11_Pos)             /*!< 0x00000800 */
10003  #define PWR_PUCRC_PC11               PWR_PUCRC_PC11_Msk                        /*!< Port PC11 Pull-Up set */
10004  #define PWR_PUCRC_PC10_Pos           (10U)
10005  #define PWR_PUCRC_PC10_Msk           (0x1UL << PWR_PUCRC_PC10_Pos)             /*!< 0x00000400 */
10006  #define PWR_PUCRC_PC10               PWR_PUCRC_PC10_Msk                        /*!< Port PC10 Pull-Up set */
10007  #define PWR_PUCRC_PC9_Pos            (9U)
10008  #define PWR_PUCRC_PC9_Msk            (0x1UL << PWR_PUCRC_PC9_Pos)              /*!< 0x00000200 */
10009  #define PWR_PUCRC_PC9                PWR_PUCRC_PC9_Msk                         /*!< Port PC9 Pull-Up set  */
10010  #define PWR_PUCRC_PC8_Pos            (8U)
10011  #define PWR_PUCRC_PC8_Msk            (0x1UL << PWR_PUCRC_PC8_Pos)              /*!< 0x00000100 */
10012  #define PWR_PUCRC_PC8                PWR_PUCRC_PC8_Msk                         /*!< Port PC8 Pull-Up set  */
10013  #define PWR_PUCRC_PC7_Pos            (7U)
10014  #define PWR_PUCRC_PC7_Msk            (0x1UL << PWR_PUCRC_PC7_Pos)              /*!< 0x00000080 */
10015  #define PWR_PUCRC_PC7                PWR_PUCRC_PC7_Msk                         /*!< Port PC7 Pull-Up set  */
10016  #define PWR_PUCRC_PC6_Pos            (6U)
10017  #define PWR_PUCRC_PC6_Msk            (0x1UL << PWR_PUCRC_PC6_Pos)              /*!< 0x00000040 */
10018  #define PWR_PUCRC_PC6                PWR_PUCRC_PC6_Msk                         /*!< Port PC6 Pull-Up set  */
10019  #define PWR_PUCRC_PC5_Pos            (5U)
10020  #define PWR_PUCRC_PC5_Msk            (0x1UL << PWR_PUCRC_PC5_Pos)              /*!< 0x00000020 */
10021  #define PWR_PUCRC_PC5                PWR_PUCRC_PC5_Msk                         /*!< Port PC5 Pull-Up set  */
10022  #define PWR_PUCRC_PC4_Pos            (4U)
10023  #define PWR_PUCRC_PC4_Msk            (0x1UL << PWR_PUCRC_PC4_Pos)              /*!< 0x00000010 */
10024  #define PWR_PUCRC_PC4                PWR_PUCRC_PC4_Msk                         /*!< Port PC4 Pull-Up set  */
10025  #define PWR_PUCRC_PC3_Pos            (3U)
10026  #define PWR_PUCRC_PC3_Msk            (0x1UL << PWR_PUCRC_PC3_Pos)              /*!< 0x00000008 */
10027  #define PWR_PUCRC_PC3                PWR_PUCRC_PC3_Msk                         /*!< Port PC3 Pull-Up set  */
10028  #define PWR_PUCRC_PC2_Pos            (2U)
10029  #define PWR_PUCRC_PC2_Msk            (0x1UL << PWR_PUCRC_PC2_Pos)              /*!< 0x00000004 */
10030  #define PWR_PUCRC_PC2                PWR_PUCRC_PC2_Msk                         /*!< Port PC2 Pull-Up set  */
10031  #define PWR_PUCRC_PC1_Pos            (1U)
10032  #define PWR_PUCRC_PC1_Msk            (0x1UL << PWR_PUCRC_PC1_Pos)              /*!< 0x00000002 */
10033  #define PWR_PUCRC_PC1                PWR_PUCRC_PC1_Msk                         /*!< Port PC1 Pull-Up set  */
10034  #define PWR_PUCRC_PC0_Pos            (0U)
10035  #define PWR_PUCRC_PC0_Msk            (0x1UL << PWR_PUCRC_PC0_Pos)              /*!< 0x00000001 */
10036  #define PWR_PUCRC_PC0                PWR_PUCRC_PC0_Msk                         /*!< Port PC0 Pull-Up set  */
10037  
10038  /********************  Bit definition for PWR_PDCRC register  ********************/
10039  #define PWR_PDCRC_PC15_Pos           (15U)
10040  #define PWR_PDCRC_PC15_Msk           (0x1UL << PWR_PDCRC_PC15_Pos)             /*!< 0x00008000 */
10041  #define PWR_PDCRC_PC15               PWR_PDCRC_PC15_Msk                        /*!< Port PC15 Pull-Down set */
10042  #define PWR_PDCRC_PC14_Pos           (14U)
10043  #define PWR_PDCRC_PC14_Msk           (0x1UL << PWR_PDCRC_PC14_Pos)             /*!< 0x00004000 */
10044  #define PWR_PDCRC_PC14               PWR_PDCRC_PC14_Msk                        /*!< Port PC14 Pull-Down set */
10045  #define PWR_PDCRC_PC13_Pos           (13U)
10046  #define PWR_PDCRC_PC13_Msk           (0x1UL << PWR_PDCRC_PC13_Pos)             /*!< 0x00002000 */
10047  #define PWR_PDCRC_PC13               PWR_PDCRC_PC13_Msk                        /*!< Port PC13 Pull-Down set */
10048  #define PWR_PDCRC_PC12_Pos           (12U)
10049  #define PWR_PDCRC_PC12_Msk           (0x1UL << PWR_PDCRC_PC12_Pos)             /*!< 0x00001000 */
10050  #define PWR_PDCRC_PC12               PWR_PDCRC_PC12_Msk                        /*!< Port PC12 Pull-Down set */
10051  #define PWR_PDCRC_PC11_Pos           (11U)
10052  #define PWR_PDCRC_PC11_Msk           (0x1UL << PWR_PDCRC_PC11_Pos)             /*!< 0x00000800 */
10053  #define PWR_PDCRC_PC11               PWR_PDCRC_PC11_Msk                        /*!< Port PC11 Pull-Down set */
10054  #define PWR_PDCRC_PC10_Pos           (10U)
10055  #define PWR_PDCRC_PC10_Msk           (0x1UL << PWR_PDCRC_PC10_Pos)             /*!< 0x00000400 */
10056  #define PWR_PDCRC_PC10               PWR_PDCRC_PC10_Msk                        /*!< Port PC10 Pull-Down set */
10057  #define PWR_PDCRC_PC9_Pos            (9U)
10058  #define PWR_PDCRC_PC9_Msk            (0x1UL << PWR_PDCRC_PC9_Pos)              /*!< 0x00000200 */
10059  #define PWR_PDCRC_PC9                PWR_PDCRC_PC9_Msk                         /*!< Port PC9 Pull-Down set  */
10060  #define PWR_PDCRC_PC8_Pos            (8U)
10061  #define PWR_PDCRC_PC8_Msk            (0x1UL << PWR_PDCRC_PC8_Pos)              /*!< 0x00000100 */
10062  #define PWR_PDCRC_PC8                PWR_PDCRC_PC8_Msk                         /*!< Port PC8 Pull-Down set  */
10063  #define PWR_PDCRC_PC7_Pos            (7U)
10064  #define PWR_PDCRC_PC7_Msk            (0x1UL << PWR_PDCRC_PC7_Pos)              /*!< 0x00000080 */
10065  #define PWR_PDCRC_PC7                PWR_PDCRC_PC7_Msk                         /*!< Port PC7 Pull-Down set  */
10066  #define PWR_PDCRC_PC6_Pos            (6U)
10067  #define PWR_PDCRC_PC6_Msk            (0x1UL << PWR_PDCRC_PC6_Pos)              /*!< 0x00000040 */
10068  #define PWR_PDCRC_PC6                PWR_PDCRC_PC6_Msk                         /*!< Port PC6 Pull-Down set  */
10069  #define PWR_PDCRC_PC5_Pos            (5U)
10070  #define PWR_PDCRC_PC5_Msk            (0x1UL << PWR_PDCRC_PC5_Pos)              /*!< 0x00000020 */
10071  #define PWR_PDCRC_PC5                PWR_PDCRC_PC5_Msk                         /*!< Port PC5 Pull-Down set  */
10072  #define PWR_PDCRC_PC4_Pos            (4U)
10073  #define PWR_PDCRC_PC4_Msk            (0x1UL << PWR_PDCRC_PC4_Pos)              /*!< 0x00000010 */
10074  #define PWR_PDCRC_PC4                PWR_PDCRC_PC4_Msk                         /*!< Port PC4 Pull-Down set  */
10075  #define PWR_PDCRC_PC3_Pos            (3U)
10076  #define PWR_PDCRC_PC3_Msk            (0x1UL << PWR_PDCRC_PC3_Pos)              /*!< 0x00000008 */
10077  #define PWR_PDCRC_PC3                PWR_PDCRC_PC3_Msk                         /*!< Port PC3 Pull-Down set  */
10078  #define PWR_PDCRC_PC2_Pos            (2U)
10079  #define PWR_PDCRC_PC2_Msk            (0x1UL << PWR_PDCRC_PC2_Pos)              /*!< 0x00000004 */
10080  #define PWR_PDCRC_PC2                PWR_PDCRC_PC2_Msk                         /*!< Port PC2 Pull-Down set  */
10081  #define PWR_PDCRC_PC1_Pos            (1U)
10082  #define PWR_PDCRC_PC1_Msk            (0x1UL << PWR_PDCRC_PC1_Pos)              /*!< 0x00000002 */
10083  #define PWR_PDCRC_PC1                PWR_PDCRC_PC1_Msk                         /*!< Port PC1 Pull-Down set  */
10084  #define PWR_PDCRC_PC0_Pos            (0U)
10085  #define PWR_PDCRC_PC0_Msk            (0x1UL << PWR_PDCRC_PC0_Pos)              /*!< 0x00000001 */
10086  #define PWR_PDCRC_PC0                PWR_PDCRC_PC0_Msk                         /*!< Port PC0 Pull-Down set  */
10087  
10088  /********************  Bit definition for PWR_PUCRD register  ********************/
10089  #define PWR_PUCRD_PD15_Pos           (15U)
10090  #define PWR_PUCRD_PD15_Msk           (0x1UL << PWR_PUCRD_PD15_Pos)             /*!< 0x00008000 */
10091  #define PWR_PUCRD_PD15               PWR_PUCRD_PD15_Msk                        /*!< Port PD15 Pull-Up set */
10092  #define PWR_PUCRD_PD14_Pos           (14U)
10093  #define PWR_PUCRD_PD14_Msk           (0x1UL << PWR_PUCRD_PD14_Pos)             /*!< 0x00004000 */
10094  #define PWR_PUCRD_PD14               PWR_PUCRD_PD14_Msk                        /*!< Port PD14 Pull-Up set */
10095  #define PWR_PUCRD_PD13_Pos           (13U)
10096  #define PWR_PUCRD_PD13_Msk           (0x1UL << PWR_PUCRD_PD13_Pos)             /*!< 0x00002000 */
10097  #define PWR_PUCRD_PD13               PWR_PUCRD_PD13_Msk                        /*!< Port PD13 Pull-Up set */
10098  #define PWR_PUCRD_PD12_Pos           (12U)
10099  #define PWR_PUCRD_PD12_Msk           (0x1UL << PWR_PUCRD_PD12_Pos)             /*!< 0x00001000 */
10100  #define PWR_PUCRD_PD12               PWR_PUCRD_PD12_Msk                        /*!< Port PD12 Pull-Up set */
10101  #define PWR_PUCRD_PD11_Pos           (11U)
10102  #define PWR_PUCRD_PD11_Msk           (0x1UL << PWR_PUCRD_PD11_Pos)             /*!< 0x00000800 */
10103  #define PWR_PUCRD_PD11               PWR_PUCRD_PD11_Msk                        /*!< Port PD11 Pull-Up set */
10104  #define PWR_PUCRD_PD10_Pos           (10U)
10105  #define PWR_PUCRD_PD10_Msk           (0x1UL << PWR_PUCRD_PD10_Pos)             /*!< 0x00000400 */
10106  #define PWR_PUCRD_PD10               PWR_PUCRD_PD10_Msk                        /*!< Port PD10 Pull-Up set */
10107  #define PWR_PUCRD_PD9_Pos            (9U)
10108  #define PWR_PUCRD_PD9_Msk            (0x1UL << PWR_PUCRD_PD9_Pos)              /*!< 0x00000200 */
10109  #define PWR_PUCRD_PD9                PWR_PUCRD_PD9_Msk                         /*!< Port PD9 Pull-Up set  */
10110  #define PWR_PUCRD_PD8_Pos            (8U)
10111  #define PWR_PUCRD_PD8_Msk            (0x1UL << PWR_PUCRD_PD8_Pos)              /*!< 0x00000100 */
10112  #define PWR_PUCRD_PD8                PWR_PUCRD_PD8_Msk                         /*!< Port PD8 Pull-Up set  */
10113  #define PWR_PUCRD_PD7_Pos            (7U)
10114  #define PWR_PUCRD_PD7_Msk            (0x1UL << PWR_PUCRD_PD7_Pos)              /*!< 0x00000080 */
10115  #define PWR_PUCRD_PD7                PWR_PUCRD_PD7_Msk                         /*!< Port PD7 Pull-Up set  */
10116  #define PWR_PUCRD_PD6_Pos            (6U)
10117  #define PWR_PUCRD_PD6_Msk            (0x1UL << PWR_PUCRD_PD6_Pos)              /*!< 0x00000040 */
10118  #define PWR_PUCRD_PD6                PWR_PUCRD_PD6_Msk                         /*!< Port PD6 Pull-Up set  */
10119  #define PWR_PUCRD_PD5_Pos            (5U)
10120  #define PWR_PUCRD_PD5_Msk            (0x1UL << PWR_PUCRD_PD5_Pos)              /*!< 0x00000020 */
10121  #define PWR_PUCRD_PD5                PWR_PUCRD_PD5_Msk                         /*!< Port PD5 Pull-Up set  */
10122  #define PWR_PUCRD_PD4_Pos            (4U)
10123  #define PWR_PUCRD_PD4_Msk            (0x1UL << PWR_PUCRD_PD4_Pos)              /*!< 0x00000010 */
10124  #define PWR_PUCRD_PD4                PWR_PUCRD_PD4_Msk                         /*!< Port PD4 Pull-Up set  */
10125  #define PWR_PUCRD_PD3_Pos            (3U)
10126  #define PWR_PUCRD_PD3_Msk            (0x1UL << PWR_PUCRD_PD3_Pos)              /*!< 0x00000008 */
10127  #define PWR_PUCRD_PD3                PWR_PUCRD_PD3_Msk                         /*!< Port PD3 Pull-Up set  */
10128  #define PWR_PUCRD_PD2_Pos            (2U)
10129  #define PWR_PUCRD_PD2_Msk            (0x1UL << PWR_PUCRD_PD2_Pos)              /*!< 0x00000004 */
10130  #define PWR_PUCRD_PD2                PWR_PUCRD_PD2_Msk                         /*!< Port PD2 Pull-Up set  */
10131  #define PWR_PUCRD_PD1_Pos            (1U)
10132  #define PWR_PUCRD_PD1_Msk            (0x1UL << PWR_PUCRD_PD1_Pos)              /*!< 0x00000002 */
10133  #define PWR_PUCRD_PD1                PWR_PUCRD_PD1_Msk                         /*!< Port PD1 Pull-Up set  */
10134  #define PWR_PUCRD_PD0_Pos            (0U)
10135  #define PWR_PUCRD_PD0_Msk            (0x1UL << PWR_PUCRD_PD0_Pos)              /*!< 0x00000001 */
10136  #define PWR_PUCRD_PD0                PWR_PUCRD_PD0_Msk                         /*!< Port PD0 Pull-Up set  */
10137  
10138  /********************  Bit definition for PWR_PDCRD register  ********************/
10139  #define PWR_PDCRD_PD15_Pos           (15U)
10140  #define PWR_PDCRD_PD15_Msk           (0x1UL << PWR_PDCRD_PD15_Pos)             /*!< 0x00008000 */
10141  #define PWR_PDCRD_PD15               PWR_PDCRD_PD15_Msk                        /*!< Port PD15 Pull-Down set */
10142  #define PWR_PDCRD_PD14_Pos           (14U)
10143  #define PWR_PDCRD_PD14_Msk           (0x1UL << PWR_PDCRD_PD14_Pos)             /*!< 0x00004000 */
10144  #define PWR_PDCRD_PD14               PWR_PDCRD_PD14_Msk                        /*!< Port PD14 Pull-Down set */
10145  #define PWR_PDCRD_PD13_Pos           (13U)
10146  #define PWR_PDCRD_PD13_Msk           (0x1UL << PWR_PDCRD_PD13_Pos)             /*!< 0x00002000 */
10147  #define PWR_PDCRD_PD13               PWR_PDCRD_PD13_Msk                        /*!< Port PD13 Pull-Down set */
10148  #define PWR_PDCRD_PD12_Pos           (12U)
10149  #define PWR_PDCRD_PD12_Msk           (0x1UL << PWR_PDCRD_PD12_Pos)             /*!< 0x00001000 */
10150  #define PWR_PDCRD_PD12               PWR_PDCRD_PD12_Msk                        /*!< Port PD12 Pull-Down set */
10151  #define PWR_PDCRD_PD11_Pos           (11U)
10152  #define PWR_PDCRD_PD11_Msk           (0x1UL << PWR_PDCRD_PD11_Pos)             /*!< 0x00000800 */
10153  #define PWR_PDCRD_PD11               PWR_PDCRD_PD11_Msk                        /*!< Port PD11 Pull-Down set */
10154  #define PWR_PDCRD_PD10_Pos           (10U)
10155  #define PWR_PDCRD_PD10_Msk           (0x1UL << PWR_PDCRD_PD10_Pos)             /*!< 0x00000400 */
10156  #define PWR_PDCRD_PD10               PWR_PDCRD_PD10_Msk                        /*!< Port PD10 Pull-Down set */
10157  #define PWR_PDCRD_PD9_Pos            (9U)
10158  #define PWR_PDCRD_PD9_Msk            (0x1UL << PWR_PDCRD_PD9_Pos)              /*!< 0x00000200 */
10159  #define PWR_PDCRD_PD9                PWR_PDCRD_PD9_Msk                         /*!< Port PD9 Pull-Down set  */
10160  #define PWR_PDCRD_PD8_Pos            (8U)
10161  #define PWR_PDCRD_PD8_Msk            (0x1UL << PWR_PDCRD_PD8_Pos)              /*!< 0x00000100 */
10162  #define PWR_PDCRD_PD8                PWR_PDCRD_PD8_Msk                         /*!< Port PD8 Pull-Down set  */
10163  #define PWR_PDCRD_PD7_Pos            (7U)
10164  #define PWR_PDCRD_PD7_Msk            (0x1UL << PWR_PDCRD_PD7_Pos)              /*!< 0x00000080 */
10165  #define PWR_PDCRD_PD7                PWR_PDCRD_PD7_Msk                         /*!< Port PD7 Pull-Down set  */
10166  #define PWR_PDCRD_PD6_Pos            (6U)
10167  #define PWR_PDCRD_PD6_Msk            (0x1UL << PWR_PDCRD_PD6_Pos)              /*!< 0x00000040 */
10168  #define PWR_PDCRD_PD6                PWR_PDCRD_PD6_Msk                         /*!< Port PD6 Pull-Down set  */
10169  #define PWR_PDCRD_PD5_Pos            (5U)
10170  #define PWR_PDCRD_PD5_Msk            (0x1UL << PWR_PDCRD_PD5_Pos)              /*!< 0x00000020 */
10171  #define PWR_PDCRD_PD5                PWR_PDCRD_PD5_Msk                         /*!< Port PD5 Pull-Down set  */
10172  #define PWR_PDCRD_PD4_Pos            (4U)
10173  #define PWR_PDCRD_PD4_Msk            (0x1UL << PWR_PDCRD_PD4_Pos)              /*!< 0x00000010 */
10174  #define PWR_PDCRD_PD4                PWR_PDCRD_PD4_Msk                         /*!< Port PD4 Pull-Down set  */
10175  #define PWR_PDCRD_PD3_Pos            (3U)
10176  #define PWR_PDCRD_PD3_Msk            (0x1UL << PWR_PDCRD_PD3_Pos)              /*!< 0x00000008 */
10177  #define PWR_PDCRD_PD3                PWR_PDCRD_PD3_Msk                         /*!< Port PD3 Pull-Down set  */
10178  #define PWR_PDCRD_PD2_Pos            (2U)
10179  #define PWR_PDCRD_PD2_Msk            (0x1UL << PWR_PDCRD_PD2_Pos)              /*!< 0x00000004 */
10180  #define PWR_PDCRD_PD2                PWR_PDCRD_PD2_Msk                         /*!< Port PD2 Pull-Down set  */
10181  #define PWR_PDCRD_PD1_Pos            (1U)
10182  #define PWR_PDCRD_PD1_Msk            (0x1UL << PWR_PDCRD_PD1_Pos)              /*!< 0x00000002 */
10183  #define PWR_PDCRD_PD1                PWR_PDCRD_PD1_Msk                         /*!< Port PD1 Pull-Down set  */
10184  #define PWR_PDCRD_PD0_Pos            (0U)
10185  #define PWR_PDCRD_PD0_Msk            (0x1UL << PWR_PDCRD_PD0_Pos)              /*!< 0x00000001 */
10186  #define PWR_PDCRD_PD0                PWR_PDCRD_PD0_Msk                         /*!< Port PD0 Pull-Down set  */
10187  
10188  /********************  Bit definition for PWR_PUCRE register  ********************/
10189  #define PWR_PUCRE_PE15_Pos           (15U)
10190  #define PWR_PUCRE_PE15_Msk           (0x1UL << PWR_PUCRE_PE15_Pos)             /*!< 0x00008000 */
10191  #define PWR_PUCRE_PE15               PWR_PUCRE_PE15_Msk                        /*!< Port PE15 Pull-Up set */
10192  #define PWR_PUCRE_PE14_Pos           (14U)
10193  #define PWR_PUCRE_PE14_Msk           (0x1UL << PWR_PUCRE_PE14_Pos)             /*!< 0x00004000 */
10194  #define PWR_PUCRE_PE14               PWR_PUCRE_PE14_Msk                        /*!< Port PE14 Pull-Up set */
10195  #define PWR_PUCRE_PE13_Pos           (13U)
10196  #define PWR_PUCRE_PE13_Msk           (0x1UL << PWR_PUCRE_PE13_Pos)             /*!< 0x00002000 */
10197  #define PWR_PUCRE_PE13               PWR_PUCRE_PE13_Msk                        /*!< Port PE13 Pull-Up set */
10198  #define PWR_PUCRE_PE12_Pos           (12U)
10199  #define PWR_PUCRE_PE12_Msk           (0x1UL << PWR_PUCRE_PE12_Pos)             /*!< 0x00001000 */
10200  #define PWR_PUCRE_PE12               PWR_PUCRE_PE12_Msk                        /*!< Port PE12 Pull-Up set */
10201  #define PWR_PUCRE_PE11_Pos           (11U)
10202  #define PWR_PUCRE_PE11_Msk           (0x1UL << PWR_PUCRE_PE11_Pos)             /*!< 0x00000800 */
10203  #define PWR_PUCRE_PE11               PWR_PUCRE_PE11_Msk                        /*!< Port PE11 Pull-Up set */
10204  #define PWR_PUCRE_PE10_Pos           (10U)
10205  #define PWR_PUCRE_PE10_Msk           (0x1UL << PWR_PUCRE_PE10_Pos)             /*!< 0x00000400 */
10206  #define PWR_PUCRE_PE10               PWR_PUCRE_PE10_Msk                        /*!< Port PE10 Pull-Up set */
10207  #define PWR_PUCRE_PE9_Pos            (9U)
10208  #define PWR_PUCRE_PE9_Msk            (0x1UL << PWR_PUCRE_PE9_Pos)              /*!< 0x00000200 */
10209  #define PWR_PUCRE_PE9                PWR_PUCRE_PE9_Msk                         /*!< Port PE9 Pull-Up set  */
10210  #define PWR_PUCRE_PE8_Pos            (8U)
10211  #define PWR_PUCRE_PE8_Msk            (0x1UL << PWR_PUCRE_PE8_Pos)              /*!< 0x00000100 */
10212  #define PWR_PUCRE_PE8                PWR_PUCRE_PE8_Msk                         /*!< Port PE8 Pull-Up set  */
10213  #define PWR_PUCRE_PE7_Pos            (7U)
10214  #define PWR_PUCRE_PE7_Msk            (0x1UL << PWR_PUCRE_PE7_Pos)              /*!< 0x00000080 */
10215  #define PWR_PUCRE_PE7                PWR_PUCRE_PE7_Msk                         /*!< Port PE7 Pull-Up set  */
10216  #define PWR_PUCRE_PE6_Pos            (6U)
10217  #define PWR_PUCRE_PE6_Msk            (0x1UL << PWR_PUCRE_PE6_Pos)              /*!< 0x00000040 */
10218  #define PWR_PUCRE_PE6                PWR_PUCRE_PE6_Msk                         /*!< Port PE6 Pull-Up set  */
10219  #define PWR_PUCRE_PE5_Pos            (5U)
10220  #define PWR_PUCRE_PE5_Msk            (0x1UL << PWR_PUCRE_PE5_Pos)              /*!< 0x00000020 */
10221  #define PWR_PUCRE_PE5                PWR_PUCRE_PE5_Msk                         /*!< Port PE5 Pull-Up set  */
10222  #define PWR_PUCRE_PE4_Pos            (4U)
10223  #define PWR_PUCRE_PE4_Msk            (0x1UL << PWR_PUCRE_PE4_Pos)              /*!< 0x00000010 */
10224  #define PWR_PUCRE_PE4                PWR_PUCRE_PE4_Msk                         /*!< Port PE4 Pull-Up set  */
10225  #define PWR_PUCRE_PE3_Pos            (3U)
10226  #define PWR_PUCRE_PE3_Msk            (0x1UL << PWR_PUCRE_PE3_Pos)              /*!< 0x00000008 */
10227  #define PWR_PUCRE_PE3                PWR_PUCRE_PE3_Msk                         /*!< Port PE3 Pull-Up set  */
10228  #define PWR_PUCRE_PE2_Pos            (2U)
10229  #define PWR_PUCRE_PE2_Msk            (0x1UL << PWR_PUCRE_PE2_Pos)              /*!< 0x00000004 */
10230  #define PWR_PUCRE_PE2                PWR_PUCRE_PE2_Msk                         /*!< Port PE2 Pull-Up set  */
10231  #define PWR_PUCRE_PE1_Pos            (1U)
10232  #define PWR_PUCRE_PE1_Msk            (0x1UL << PWR_PUCRE_PE1_Pos)              /*!< 0x00000002 */
10233  #define PWR_PUCRE_PE1                PWR_PUCRE_PE1_Msk                         /*!< Port PE1 Pull-Up set  */
10234  #define PWR_PUCRE_PE0_Pos            (0U)
10235  #define PWR_PUCRE_PE0_Msk            (0x1UL << PWR_PUCRE_PE0_Pos)              /*!< 0x00000001 */
10236  #define PWR_PUCRE_PE0                PWR_PUCRE_PE0_Msk                         /*!< Port PE0 Pull-Up set  */
10237  
10238  /********************  Bit definition for PWR_PDCRE register  ********************/
10239  #define PWR_PDCRE_PE15_Pos           (15U)
10240  #define PWR_PDCRE_PE15_Msk           (0x1UL << PWR_PDCRE_PE15_Pos)             /*!< 0x00008000 */
10241  #define PWR_PDCRE_PE15               PWR_PDCRE_PE15_Msk                        /*!< Port PE15 Pull-Down set */
10242  #define PWR_PDCRE_PE14_Pos           (14U)
10243  #define PWR_PDCRE_PE14_Msk           (0x1UL << PWR_PDCRE_PE14_Pos)             /*!< 0x00004000 */
10244  #define PWR_PDCRE_PE14               PWR_PDCRE_PE14_Msk                        /*!< Port PE14 Pull-Down set */
10245  #define PWR_PDCRE_PE13_Pos           (13U)
10246  #define PWR_PDCRE_PE13_Msk           (0x1UL << PWR_PDCRE_PE13_Pos)             /*!< 0x00002000 */
10247  #define PWR_PDCRE_PE13               PWR_PDCRE_PE13_Msk                        /*!< Port PE13 Pull-Down set */
10248  #define PWR_PDCRE_PE12_Pos           (12U)
10249  #define PWR_PDCRE_PE12_Msk           (0x1UL << PWR_PDCRE_PE12_Pos)             /*!< 0x00001000 */
10250  #define PWR_PDCRE_PE12               PWR_PDCRE_PE12_Msk                        /*!< Port PE12 Pull-Down set */
10251  #define PWR_PDCRE_PE11_Pos           (11U)
10252  #define PWR_PDCRE_PE11_Msk           (0x1UL << PWR_PDCRE_PE11_Pos)             /*!< 0x00000800 */
10253  #define PWR_PDCRE_PE11               PWR_PDCRE_PE11_Msk                        /*!< Port PE11 Pull-Down set */
10254  #define PWR_PDCRE_PE10_Pos           (10U)
10255  #define PWR_PDCRE_PE10_Msk           (0x1UL << PWR_PDCRE_PE10_Pos)             /*!< 0x00000400 */
10256  #define PWR_PDCRE_PE10               PWR_PDCRE_PE10_Msk                        /*!< Port PE10 Pull-Down set */
10257  #define PWR_PDCRE_PE9_Pos            (9U)
10258  #define PWR_PDCRE_PE9_Msk            (0x1UL << PWR_PDCRE_PE9_Pos)              /*!< 0x00000200 */
10259  #define PWR_PDCRE_PE9                PWR_PDCRE_PE9_Msk                         /*!< Port PE9 Pull-Down set  */
10260  #define PWR_PDCRE_PE8_Pos            (8U)
10261  #define PWR_PDCRE_PE8_Msk            (0x1UL << PWR_PDCRE_PE8_Pos)              /*!< 0x00000100 */
10262  #define PWR_PDCRE_PE8                PWR_PDCRE_PE8_Msk                         /*!< Port PE8 Pull-Down set  */
10263  #define PWR_PDCRE_PE7_Pos            (7U)
10264  #define PWR_PDCRE_PE7_Msk            (0x1UL << PWR_PDCRE_PE7_Pos)              /*!< 0x00000080 */
10265  #define PWR_PDCRE_PE7                PWR_PDCRE_PE7_Msk                         /*!< Port PE7 Pull-Down set  */
10266  #define PWR_PDCRE_PE6_Pos            (6U)
10267  #define PWR_PDCRE_PE6_Msk            (0x1UL << PWR_PDCRE_PE6_Pos)              /*!< 0x00000040 */
10268  #define PWR_PDCRE_PE6                PWR_PDCRE_PE6_Msk                         /*!< Port PE6 Pull-Down set  */
10269  #define PWR_PDCRE_PE5_Pos            (5U)
10270  #define PWR_PDCRE_PE5_Msk            (0x1UL << PWR_PDCRE_PE5_Pos)              /*!< 0x00000020 */
10271  #define PWR_PDCRE_PE5                PWR_PDCRE_PE5_Msk                         /*!< Port PE5 Pull-Down set  */
10272  #define PWR_PDCRE_PE4_Pos            (4U)
10273  #define PWR_PDCRE_PE4_Msk            (0x1UL << PWR_PDCRE_PE4_Pos)              /*!< 0x00000010 */
10274  #define PWR_PDCRE_PE4                PWR_PDCRE_PE4_Msk                         /*!< Port PE4 Pull-Down set  */
10275  #define PWR_PDCRE_PE3_Pos            (3U)
10276  #define PWR_PDCRE_PE3_Msk            (0x1UL << PWR_PDCRE_PE3_Pos)              /*!< 0x00000008 */
10277  #define PWR_PDCRE_PE3                PWR_PDCRE_PE3_Msk                         /*!< Port PE3 Pull-Down set  */
10278  #define PWR_PDCRE_PE2_Pos            (2U)
10279  #define PWR_PDCRE_PE2_Msk            (0x1UL << PWR_PDCRE_PE2_Pos)              /*!< 0x00000004 */
10280  #define PWR_PDCRE_PE2                PWR_PDCRE_PE2_Msk                         /*!< Port PE2 Pull-Down set  */
10281  #define PWR_PDCRE_PE1_Pos            (1U)
10282  #define PWR_PDCRE_PE1_Msk            (0x1UL << PWR_PDCRE_PE1_Pos)              /*!< 0x00000002 */
10283  #define PWR_PDCRE_PE1                PWR_PDCRE_PE1_Msk                         /*!< Port PE1 Pull-Down set  */
10284  #define PWR_PDCRE_PE0_Pos            (0U)
10285  #define PWR_PDCRE_PE0_Msk            (0x1UL << PWR_PDCRE_PE0_Pos)              /*!< 0x00000001 */
10286  #define PWR_PDCRE_PE0                PWR_PDCRE_PE0_Msk                         /*!< Port PE0 Pull-Down set  */
10287  
10288  /********************  Bit definition for PWR_PUCRF register  ********************/
10289  #define PWR_PUCRF_PF15_Pos           (15U)
10290  #define PWR_PUCRF_PF15_Msk           (0x1UL << PWR_PUCRF_PF15_Pos)             /*!< 0x00008000 */
10291  #define PWR_PUCRF_PF15               PWR_PUCRF_PF15_Msk                        /*!< Port PF15 Pull-Up set */
10292  #define PWR_PUCRF_PF14_Pos           (14U)
10293  #define PWR_PUCRF_PF14_Msk           (0x1UL << PWR_PUCRF_PF14_Pos)             /*!< 0x00004000 */
10294  #define PWR_PUCRF_PF14               PWR_PUCRF_PF14_Msk                        /*!< Port PF14 Pull-Up set */
10295  #define PWR_PUCRF_PF13_Pos           (13U)
10296  #define PWR_PUCRF_PF13_Msk           (0x1UL << PWR_PUCRF_PF13_Pos)             /*!< 0x00002000 */
10297  #define PWR_PUCRF_PF13               PWR_PUCRF_PF13_Msk                        /*!< Port PF13 Pull-Up set */
10298  #define PWR_PUCRF_PF12_Pos           (12U)
10299  #define PWR_PUCRF_PF12_Msk           (0x1UL << PWR_PUCRF_PF12_Pos)             /*!< 0x00001000 */
10300  #define PWR_PUCRF_PF12               PWR_PUCRF_PF12_Msk                        /*!< Port PF12 Pull-Up set */
10301  #define PWR_PUCRF_PF11_Pos           (11U)
10302  #define PWR_PUCRF_PF11_Msk           (0x1UL << PWR_PUCRF_PF11_Pos)             /*!< 0x00000800 */
10303  #define PWR_PUCRF_PF11               PWR_PUCRF_PF11_Msk                        /*!< Port PF11 Pull-Up set */
10304  #define PWR_PUCRF_PF10_Pos           (10U)
10305  #define PWR_PUCRF_PF10_Msk           (0x1UL << PWR_PUCRF_PF10_Pos)             /*!< 0x00000400 */
10306  #define PWR_PUCRF_PF10               PWR_PUCRF_PF10_Msk                        /*!< Port PF10 Pull-Up set */
10307  #define PWR_PUCRF_PF9_Pos            (9U)
10308  #define PWR_PUCRF_PF9_Msk            (0x1UL << PWR_PUCRF_PF9_Pos)              /*!< 0x00000200 */
10309  #define PWR_PUCRF_PF9                PWR_PUCRF_PF9_Msk                         /*!< Port PF9 Pull-Up set  */
10310  #define PWR_PUCRF_PF8_Pos            (8U)
10311  #define PWR_PUCRF_PF8_Msk            (0x1UL << PWR_PUCRF_PF8_Pos)              /*!< 0x00000100 */
10312  #define PWR_PUCRF_PF8                PWR_PUCRF_PF8_Msk                         /*!< Port PF8 Pull-Up set  */
10313  #define PWR_PUCRF_PF7_Pos            (7U)
10314  #define PWR_PUCRF_PF7_Msk            (0x1UL << PWR_PUCRF_PF7_Pos)              /*!< 0x00000080 */
10315  #define PWR_PUCRF_PF7                PWR_PUCRF_PF7_Msk                         /*!< Port PF7 Pull-Up set  */
10316  #define PWR_PUCRF_PF6_Pos            (6U)
10317  #define PWR_PUCRF_PF6_Msk            (0x1UL << PWR_PUCRF_PF6_Pos)              /*!< 0x00000040 */
10318  #define PWR_PUCRF_PF6                PWR_PUCRF_PF6_Msk                         /*!< Port PF6 Pull-Up set  */
10319  #define PWR_PUCRF_PF5_Pos            (5U)
10320  #define PWR_PUCRF_PF5_Msk            (0x1UL << PWR_PUCRF_PF5_Pos)              /*!< 0x00000020 */
10321  #define PWR_PUCRF_PF5                PWR_PUCRF_PF5_Msk                         /*!< Port PF5 Pull-Up set  */
10322  #define PWR_PUCRF_PF4_Pos            (4U)
10323  #define PWR_PUCRF_PF4_Msk            (0x1UL << PWR_PUCRF_PF4_Pos)              /*!< 0x00000010 */
10324  #define PWR_PUCRF_PF4                PWR_PUCRF_PF4_Msk                         /*!< Port PF4 Pull-Up set  */
10325  #define PWR_PUCRF_PF3_Pos            (3U)
10326  #define PWR_PUCRF_PF3_Msk            (0x1UL << PWR_PUCRF_PF3_Pos)              /*!< 0x00000008 */
10327  #define PWR_PUCRF_PF3                PWR_PUCRF_PF3_Msk                         /*!< Port PF3 Pull-Up set  */
10328  #define PWR_PUCRF_PF2_Pos            (2U)
10329  #define PWR_PUCRF_PF2_Msk            (0x1UL << PWR_PUCRF_PF2_Pos)              /*!< 0x00000004 */
10330  #define PWR_PUCRF_PF2                PWR_PUCRF_PF2_Msk                         /*!< Port PF2 Pull-Up set  */
10331  #define PWR_PUCRF_PF1_Pos            (1U)
10332  #define PWR_PUCRF_PF1_Msk            (0x1UL << PWR_PUCRF_PF1_Pos)              /*!< 0x00000002 */
10333  #define PWR_PUCRF_PF1                PWR_PUCRF_PF1_Msk                         /*!< Port PF1 Pull-Up set  */
10334  #define PWR_PUCRF_PF0_Pos            (0U)
10335  #define PWR_PUCRF_PF0_Msk            (0x1UL << PWR_PUCRF_PF0_Pos)              /*!< 0x00000001 */
10336  #define PWR_PUCRF_PF0                PWR_PUCRF_PF0_Msk                         /*!< Port PF0 Pull-Up set  */
10337  
10338  /********************  Bit definition for PWR_PDCRF register  ********************/
10339  #define PWR_PDCRF_PF15_Pos           (15U)
10340  #define PWR_PDCRF_PF15_Msk           (0x1UL << PWR_PDCRF_PF15_Pos)             /*!< 0x00008000 */
10341  #define PWR_PDCRF_PF15               PWR_PDCRF_PF15_Msk                        /*!< Port PF15 Pull-Down set */
10342  #define PWR_PDCRF_PF14_Pos           (14U)
10343  #define PWR_PDCRF_PF14_Msk           (0x1UL << PWR_PDCRF_PF14_Pos)             /*!< 0x00004000 */
10344  #define PWR_PDCRF_PF14               PWR_PDCRF_PF14_Msk                        /*!< Port PF14 Pull-Down set */
10345  #define PWR_PDCRF_PF13_Pos           (13U)
10346  #define PWR_PDCRF_PF13_Msk           (0x1UL << PWR_PDCRF_PF13_Pos)             /*!< 0x00002000 */
10347  #define PWR_PDCRF_PF13               PWR_PDCRF_PF13_Msk                        /*!< Port PF13 Pull-Down set */
10348  #define PWR_PDCRF_PF12_Pos           (12U)
10349  #define PWR_PDCRF_PF12_Msk           (0x1UL << PWR_PDCRF_PF12_Pos)             /*!< 0x00001000 */
10350  #define PWR_PDCRF_PF12               PWR_PDCRF_PF12_Msk                        /*!< Port PF12 Pull-Down set */
10351  #define PWR_PDCRF_PF11_Pos           (11U)
10352  #define PWR_PDCRF_PF11_Msk           (0x1UL << PWR_PDCRF_PF11_Pos)             /*!< 0x00000800 */
10353  #define PWR_PDCRF_PF11               PWR_PDCRF_PF11_Msk                        /*!< Port PF11 Pull-Down set */
10354  #define PWR_PDCRF_PF10_Pos           (10U)
10355  #define PWR_PDCRF_PF10_Msk           (0x1UL << PWR_PDCRF_PF10_Pos)             /*!< 0x00000400 */
10356  #define PWR_PDCRF_PF10               PWR_PDCRF_PF10_Msk                        /*!< Port PF10 Pull-Down set */
10357  #define PWR_PDCRF_PF9_Pos            (9U)
10358  #define PWR_PDCRF_PF9_Msk            (0x1UL << PWR_PDCRF_PF9_Pos)              /*!< 0x00000200 */
10359  #define PWR_PDCRF_PF9                PWR_PDCRF_PF9_Msk                         /*!< Port PF9 Pull-Down set  */
10360  #define PWR_PDCRF_PF8_Pos            (8U)
10361  #define PWR_PDCRF_PF8_Msk            (0x1UL << PWR_PDCRF_PF8_Pos)              /*!< 0x00000100 */
10362  #define PWR_PDCRF_PF8                PWR_PDCRF_PF8_Msk                         /*!< Port PF8 Pull-Down set  */
10363  #define PWR_PDCRF_PF7_Pos            (7U)
10364  #define PWR_PDCRF_PF7_Msk            (0x1UL << PWR_PDCRF_PF7_Pos)              /*!< 0x00000080 */
10365  #define PWR_PDCRF_PF7                PWR_PDCRF_PF7_Msk                         /*!< Port PF7 Pull-Down set  */
10366  #define PWR_PDCRF_PF6_Pos            (6U)
10367  #define PWR_PDCRF_PF6_Msk            (0x1UL << PWR_PDCRF_PF6_Pos)              /*!< 0x00000040 */
10368  #define PWR_PDCRF_PF6                PWR_PDCRF_PF6_Msk                         /*!< Port PF6 Pull-Down set  */
10369  #define PWR_PDCRF_PF5_Pos            (5U)
10370  #define PWR_PDCRF_PF5_Msk            (0x1UL << PWR_PDCRF_PF5_Pos)              /*!< 0x00000020 */
10371  #define PWR_PDCRF_PF5                PWR_PDCRF_PF5_Msk                         /*!< Port PF5 Pull-Down set  */
10372  #define PWR_PDCRF_PF4_Pos            (4U)
10373  #define PWR_PDCRF_PF4_Msk            (0x1UL << PWR_PDCRF_PF4_Pos)              /*!< 0x00000010 */
10374  #define PWR_PDCRF_PF4                PWR_PDCRF_PF4_Msk                         /*!< Port PF4 Pull-Down set  */
10375  #define PWR_PDCRF_PF3_Pos            (3U)
10376  #define PWR_PDCRF_PF3_Msk            (0x1UL << PWR_PDCRF_PF3_Pos)              /*!< 0x00000008 */
10377  #define PWR_PDCRF_PF3                PWR_PDCRF_PF3_Msk                         /*!< Port PF3 Pull-Down set  */
10378  #define PWR_PDCRF_PF2_Pos            (2U)
10379  #define PWR_PDCRF_PF2_Msk            (0x1UL << PWR_PDCRF_PF2_Pos)              /*!< 0x00000004 */
10380  #define PWR_PDCRF_PF2                PWR_PDCRF_PF2_Msk                         /*!< Port PF2 Pull-Down set  */
10381  #define PWR_PDCRF_PF1_Pos            (1U)
10382  #define PWR_PDCRF_PF1_Msk            (0x1UL << PWR_PDCRF_PF1_Pos)              /*!< 0x00000002 */
10383  #define PWR_PDCRF_PF1                PWR_PDCRF_PF1_Msk                         /*!< Port PF1 Pull-Down set  */
10384  #define PWR_PDCRF_PF0_Pos            (0U)
10385  #define PWR_PDCRF_PF0_Msk            (0x1UL << PWR_PDCRF_PF0_Pos)              /*!< 0x00000001 */
10386  #define PWR_PDCRF_PF0                PWR_PDCRF_PF0_Msk                         /*!< Port PF0 Pull-Down set  */
10387  
10388  /********************  Bit definition for PWR_PUCRG register  ********************/
10389  #define PWR_PUCRG_PG15_Pos           (15U)
10390  #define PWR_PUCRG_PG15_Msk           (0x1UL << PWR_PUCRG_PG15_Pos)             /*!< 0x00008000 */
10391  #define PWR_PUCRG_PG15               PWR_PUCRG_PG15_Msk                        /*!< Port PG15 Pull-Up set */
10392  #define PWR_PUCRG_PG14_Pos           (14U)
10393  #define PWR_PUCRG_PG14_Msk           (0x1UL << PWR_PUCRG_PG14_Pos)             /*!< 0x00004000 */
10394  #define PWR_PUCRG_PG14               PWR_PUCRG_PG14_Msk                        /*!< Port PG14 Pull-Up set */
10395  #define PWR_PUCRG_PG13_Pos           (13U)
10396  #define PWR_PUCRG_PG13_Msk           (0x1UL << PWR_PUCRG_PG13_Pos)             /*!< 0x00002000 */
10397  #define PWR_PUCRG_PG13               PWR_PUCRG_PG13_Msk                        /*!< Port PG13 Pull-Up set */
10398  #define PWR_PUCRG_PG12_Pos           (12U)
10399  #define PWR_PUCRG_PG12_Msk           (0x1UL << PWR_PUCRG_PG12_Pos)             /*!< 0x00001000 */
10400  #define PWR_PUCRG_PG12               PWR_PUCRG_PG12_Msk                        /*!< Port PG12 Pull-Up set */
10401  #define PWR_PUCRG_PG11_Pos           (11U)
10402  #define PWR_PUCRG_PG11_Msk           (0x1UL << PWR_PUCRG_PG11_Pos)             /*!< 0x00000800 */
10403  #define PWR_PUCRG_PG11               PWR_PUCRG_PG11_Msk                        /*!< Port PG11 Pull-Up set */
10404  #define PWR_PUCRG_PG10_Pos           (10U)
10405  #define PWR_PUCRG_PG10_Msk           (0x1UL << PWR_PUCRG_PG10_Pos)             /*!< 0x00000400 */
10406  #define PWR_PUCRG_PG10               PWR_PUCRG_PG10_Msk                        /*!< Port PG10 Pull-Up set */
10407  #define PWR_PUCRG_PG9_Pos            (9U)
10408  #define PWR_PUCRG_PG9_Msk            (0x1UL << PWR_PUCRG_PG9_Pos)              /*!< 0x00000200 */
10409  #define PWR_PUCRG_PG9                PWR_PUCRG_PG9_Msk                         /*!< Port PG9 Pull-Up set  */
10410  #define PWR_PUCRG_PG8_Pos            (8U)
10411  #define PWR_PUCRG_PG8_Msk            (0x1UL << PWR_PUCRG_PG8_Pos)              /*!< 0x00000100 */
10412  #define PWR_PUCRG_PG8                PWR_PUCRG_PG8_Msk                         /*!< Port PG8 Pull-Up set  */
10413  #define PWR_PUCRG_PG7_Pos            (7U)
10414  #define PWR_PUCRG_PG7_Msk            (0x1UL << PWR_PUCRG_PG7_Pos)              /*!< 0x00000080 */
10415  #define PWR_PUCRG_PG7                PWR_PUCRG_PG7_Msk                         /*!< Port PG7 Pull-Up set  */
10416  #define PWR_PUCRG_PG6_Pos            (6U)
10417  #define PWR_PUCRG_PG6_Msk            (0x1UL << PWR_PUCRG_PG6_Pos)              /*!< 0x00000040 */
10418  #define PWR_PUCRG_PG6                PWR_PUCRG_PG6_Msk                         /*!< Port PG6 Pull-Up set  */
10419  #define PWR_PUCRG_PG5_Pos            (5U)
10420  #define PWR_PUCRG_PG5_Msk            (0x1UL << PWR_PUCRG_PG5_Pos)              /*!< 0x00000020 */
10421  #define PWR_PUCRG_PG5                PWR_PUCRG_PG5_Msk                         /*!< Port PG5 Pull-Up set  */
10422  #define PWR_PUCRG_PG4_Pos            (4U)
10423  #define PWR_PUCRG_PG4_Msk            (0x1UL << PWR_PUCRG_PG4_Pos)              /*!< 0x00000010 */
10424  #define PWR_PUCRG_PG4                PWR_PUCRG_PG4_Msk                         /*!< Port PG4 Pull-Up set  */
10425  #define PWR_PUCRG_PG3_Pos            (3U)
10426  #define PWR_PUCRG_PG3_Msk            (0x1UL << PWR_PUCRG_PG3_Pos)              /*!< 0x00000008 */
10427  #define PWR_PUCRG_PG3                PWR_PUCRG_PG3_Msk                         /*!< Port PG3 Pull-Up set  */
10428  #define PWR_PUCRG_PG2_Pos            (2U)
10429  #define PWR_PUCRG_PG2_Msk            (0x1UL << PWR_PUCRG_PG2_Pos)              /*!< 0x00000004 */
10430  #define PWR_PUCRG_PG2                PWR_PUCRG_PG2_Msk                         /*!< Port PG2 Pull-Up set  */
10431  #define PWR_PUCRG_PG1_Pos            (1U)
10432  #define PWR_PUCRG_PG1_Msk            (0x1UL << PWR_PUCRG_PG1_Pos)              /*!< 0x00000002 */
10433  #define PWR_PUCRG_PG1                PWR_PUCRG_PG1_Msk                         /*!< Port PG1 Pull-Up set  */
10434  #define PWR_PUCRG_PG0_Pos            (0U)
10435  #define PWR_PUCRG_PG0_Msk            (0x1UL << PWR_PUCRG_PG0_Pos)              /*!< 0x00000001 */
10436  #define PWR_PUCRG_PG0                PWR_PUCRG_PG0_Msk                         /*!< Port PG0 Pull-Up set  */
10437  
10438  /********************  Bit definition for PWR_PDCRG register  ********************/
10439  #define PWR_PDCRG_PG15_Pos           (15U)
10440  #define PWR_PDCRG_PG15_Msk           (0x1UL << PWR_PDCRG_PG15_Pos)             /*!< 0x00008000 */
10441  #define PWR_PDCRG_PG15               PWR_PDCRG_PG15_Msk                        /*!< Port PG15 Pull-Down set */
10442  #define PWR_PDCRG_PG14_Pos           (14U)
10443  #define PWR_PDCRG_PG14_Msk           (0x1UL << PWR_PDCRG_PG14_Pos)             /*!< 0x00004000 */
10444  #define PWR_PDCRG_PG14               PWR_PDCRG_PG14_Msk                        /*!< Port PG14 Pull-Down set */
10445  #define PWR_PDCRG_PG13_Pos           (13U)
10446  #define PWR_PDCRG_PG13_Msk           (0x1UL << PWR_PDCRG_PG13_Pos)             /*!< 0x00002000 */
10447  #define PWR_PDCRG_PG13               PWR_PDCRG_PG13_Msk                        /*!< Port PG13 Pull-Down set */
10448  #define PWR_PDCRG_PG12_Pos           (12U)
10449  #define PWR_PDCRG_PG12_Msk           (0x1UL << PWR_PDCRG_PG12_Pos)             /*!< 0x00001000 */
10450  #define PWR_PDCRG_PG12               PWR_PDCRG_PG12_Msk                        /*!< Port PG12 Pull-Down set */
10451  #define PWR_PDCRG_PG11_Pos           (11U)
10452  #define PWR_PDCRG_PG11_Msk           (0x1UL << PWR_PDCRG_PG11_Pos)             /*!< 0x00000800 */
10453  #define PWR_PDCRG_PG11               PWR_PDCRG_PG11_Msk                        /*!< Port PG11 Pull-Down set */
10454  #define PWR_PDCRG_PG10_Pos           (10U)
10455  #define PWR_PDCRG_PG10_Msk           (0x1UL << PWR_PDCRG_PG10_Pos)             /*!< 0x00000400 */
10456  #define PWR_PDCRG_PG10               PWR_PDCRG_PG10_Msk                        /*!< Port PG10 Pull-Down set */
10457  #define PWR_PDCRG_PG9_Pos            (9U)
10458  #define PWR_PDCRG_PG9_Msk            (0x1UL << PWR_PDCRG_PG9_Pos)              /*!< 0x00000200 */
10459  #define PWR_PDCRG_PG9                PWR_PDCRG_PG9_Msk                         /*!< Port PG9 Pull-Down set  */
10460  #define PWR_PDCRG_PG8_Pos            (8U)
10461  #define PWR_PDCRG_PG8_Msk            (0x1UL << PWR_PDCRG_PG8_Pos)              /*!< 0x00000100 */
10462  #define PWR_PDCRG_PG8                PWR_PDCRG_PG8_Msk                         /*!< Port PG8 Pull-Down set  */
10463  #define PWR_PDCRG_PG7_Pos            (7U)
10464  #define PWR_PDCRG_PG7_Msk            (0x1UL << PWR_PDCRG_PG7_Pos)              /*!< 0x00000080 */
10465  #define PWR_PDCRG_PG7                PWR_PDCRG_PG7_Msk                         /*!< Port PG7 Pull-Down set  */
10466  #define PWR_PDCRG_PG6_Pos            (6U)
10467  #define PWR_PDCRG_PG6_Msk            (0x1UL << PWR_PDCRG_PG6_Pos)              /*!< 0x00000040 */
10468  #define PWR_PDCRG_PG6                PWR_PDCRG_PG6_Msk                         /*!< Port PG6 Pull-Down set  */
10469  #define PWR_PDCRG_PG5_Pos            (5U)
10470  #define PWR_PDCRG_PG5_Msk            (0x1UL << PWR_PDCRG_PG5_Pos)              /*!< 0x00000020 */
10471  #define PWR_PDCRG_PG5                PWR_PDCRG_PG5_Msk                         /*!< Port PG5 Pull-Down set  */
10472  #define PWR_PDCRG_PG4_Pos            (4U)
10473  #define PWR_PDCRG_PG4_Msk            (0x1UL << PWR_PDCRG_PG4_Pos)              /*!< 0x00000010 */
10474  #define PWR_PDCRG_PG4                PWR_PDCRG_PG4_Msk                         /*!< Port PG4 Pull-Down set  */
10475  #define PWR_PDCRG_PG3_Pos            (3U)
10476  #define PWR_PDCRG_PG3_Msk            (0x1UL << PWR_PDCRG_PG3_Pos)              /*!< 0x00000008 */
10477  #define PWR_PDCRG_PG3                PWR_PDCRG_PG3_Msk                         /*!< Port PG3 Pull-Down set  */
10478  #define PWR_PDCRG_PG2_Pos            (2U)
10479  #define PWR_PDCRG_PG2_Msk            (0x1UL << PWR_PDCRG_PG2_Pos)              /*!< 0x00000004 */
10480  #define PWR_PDCRG_PG2                PWR_PDCRG_PG2_Msk                         /*!< Port PG2 Pull-Down set  */
10481  #define PWR_PDCRG_PG1_Pos            (1U)
10482  #define PWR_PDCRG_PG1_Msk            (0x1UL << PWR_PDCRG_PG1_Pos)              /*!< 0x00000002 */
10483  #define PWR_PDCRG_PG1                PWR_PDCRG_PG1_Msk                         /*!< Port PG1 Pull-Down set  */
10484  #define PWR_PDCRG_PG0_Pos            (0U)
10485  #define PWR_PDCRG_PG0_Msk            (0x1UL << PWR_PDCRG_PG0_Pos)              /*!< 0x00000001 */
10486  #define PWR_PDCRG_PG0                PWR_PDCRG_PG0_Msk                         /*!< Port PG0 Pull-Down set  */
10487  
10488  /********************  Bit definition for PWR_PUCRH register  ********************/
10489  #define PWR_PUCRH_PH1_Pos            (1U)
10490  #define PWR_PUCRH_PH1_Msk            (0x1UL << PWR_PUCRH_PH1_Pos)              /*!< 0x00000002 */
10491  #define PWR_PUCRH_PH1                PWR_PUCRH_PH1_Msk                         /*!< Port PH1 Pull-Up set  */
10492  #define PWR_PUCRH_PH0_Pos            (0U)
10493  #define PWR_PUCRH_PH0_Msk            (0x1UL << PWR_PUCRH_PH0_Pos)              /*!< 0x00000001 */
10494  #define PWR_PUCRH_PH0                PWR_PUCRH_PH0_Msk                         /*!< Port PH0 Pull-Up set  */
10495  
10496  /********************  Bit definition for PWR_PDCRH register  ********************/
10497  #define PWR_PDCRH_PH1_Pos            (1U)
10498  #define PWR_PDCRH_PH1_Msk            (0x1UL << PWR_PDCRH_PH1_Pos)              /*!< 0x00000002 */
10499  #define PWR_PDCRH_PH1                PWR_PDCRH_PH1_Msk                         /*!< Port PH1 Pull-Down set  */
10500  #define PWR_PDCRH_PH0_Pos            (0U)
10501  #define PWR_PDCRH_PH0_Msk            (0x1UL << PWR_PDCRH_PH0_Pos)              /*!< 0x00000001 */
10502  #define PWR_PDCRH_PH0                PWR_PDCRH_PH0_Msk                         /*!< Port PH0 Pull-Down set  */
10503  
10504  
10505  /******************************************************************************/
10506  /*                                                                            */
10507  /*                         Reset and Clock Control                            */
10508  /*                                                                            */
10509  /******************************************************************************/
10510  /*
10511  * @brief Specific device feature definitions  (not present on all devices in the STM32L4 serie)
10512  */
10513  #define RCC_PLLSAI1_SUPPORT
10514  #define RCC_PLLP_SUPPORT
10515  #define RCC_PLLSAI2_SUPPORT
10516  
10517  /********************  Bit definition for RCC_CR register  ********************/
10518  #define RCC_CR_MSION_Pos                     (0U)
10519  #define RCC_CR_MSION_Msk                     (0x1UL << RCC_CR_MSION_Pos)       /*!< 0x00000001 */
10520  #define RCC_CR_MSION                         RCC_CR_MSION_Msk                  /*!< Internal Multi Speed oscillator (MSI) clock enable */
10521  #define RCC_CR_MSIRDY_Pos                    (1U)
10522  #define RCC_CR_MSIRDY_Msk                    (0x1UL << RCC_CR_MSIRDY_Pos)      /*!< 0x00000002 */
10523  #define RCC_CR_MSIRDY                        RCC_CR_MSIRDY_Msk                 /*!< Internal Multi Speed oscillator (MSI) clock ready flag */
10524  #define RCC_CR_MSIPLLEN_Pos                  (2U)
10525  #define RCC_CR_MSIPLLEN_Msk                  (0x1UL << RCC_CR_MSIPLLEN_Pos)    /*!< 0x00000004 */
10526  #define RCC_CR_MSIPLLEN                      RCC_CR_MSIPLLEN_Msk               /*!< Internal Multi Speed oscillator (MSI) PLL enable */
10527  #define RCC_CR_MSIRGSEL_Pos                  (3U)
10528  #define RCC_CR_MSIRGSEL_Msk                  (0x1UL << RCC_CR_MSIRGSEL_Pos)    /*!< 0x00000008 */
10529  #define RCC_CR_MSIRGSEL                      RCC_CR_MSIRGSEL_Msk               /*!< Internal Multi Speed oscillator (MSI) range selection */
10530  
10531  /*!< MSIRANGE configuration : 12 frequency ranges available */
10532  #define RCC_CR_MSIRANGE_Pos                  (4U)
10533  #define RCC_CR_MSIRANGE_Msk                  (0xFUL << RCC_CR_MSIRANGE_Pos)    /*!< 0x000000F0 */
10534  #define RCC_CR_MSIRANGE                      RCC_CR_MSIRANGE_Msk               /*!< Internal Multi Speed oscillator (MSI) clock Range */
10535  #define RCC_CR_MSIRANGE_0                    (0x0UL << RCC_CR_MSIRANGE_Pos)    /*!< 0x00000000 */
10536  #define RCC_CR_MSIRANGE_1                    (0x1UL << RCC_CR_MSIRANGE_Pos)    /*!< 0x00000010 */
10537  #define RCC_CR_MSIRANGE_2                    (0x2UL << RCC_CR_MSIRANGE_Pos)    /*!< 0x00000020 */
10538  #define RCC_CR_MSIRANGE_3                    (0x3UL << RCC_CR_MSIRANGE_Pos)    /*!< 0x00000030 */
10539  #define RCC_CR_MSIRANGE_4                    (0x4UL << RCC_CR_MSIRANGE_Pos)    /*!< 0x00000040 */
10540  #define RCC_CR_MSIRANGE_5                    (0x5UL << RCC_CR_MSIRANGE_Pos)    /*!< 0x00000050 */
10541  #define RCC_CR_MSIRANGE_6                    (0x6UL << RCC_CR_MSIRANGE_Pos)    /*!< 0x00000060 */
10542  #define RCC_CR_MSIRANGE_7                    (0x7UL << RCC_CR_MSIRANGE_Pos)    /*!< 0x00000070 */
10543  #define RCC_CR_MSIRANGE_8                    (0x8UL << RCC_CR_MSIRANGE_Pos)    /*!< 0x00000080 */
10544  #define RCC_CR_MSIRANGE_9                    (0x9UL << RCC_CR_MSIRANGE_Pos)    /*!< 0x00000090 */
10545  #define RCC_CR_MSIRANGE_10                   (0xAUL << RCC_CR_MSIRANGE_Pos)    /*!< 0x000000A0 */
10546  #define RCC_CR_MSIRANGE_11                   (0xBUL << RCC_CR_MSIRANGE_Pos)    /*!< 0x000000B0 */
10547  
10548  #define RCC_CR_HSION_Pos                     (8U)
10549  #define RCC_CR_HSION_Msk                     (0x1UL << RCC_CR_HSION_Pos)       /*!< 0x00000100 */
10550  #define RCC_CR_HSION                         RCC_CR_HSION_Msk                  /*!< Internal High Speed oscillator (HSI16) clock enable */
10551  #define RCC_CR_HSIKERON_Pos                  (9U)
10552  #define RCC_CR_HSIKERON_Msk                  (0x1UL << RCC_CR_HSIKERON_Pos)    /*!< 0x00000200 */
10553  #define RCC_CR_HSIKERON                      RCC_CR_HSIKERON_Msk               /*!< Internal High Speed oscillator (HSI16) clock enable for some IPs Kernel */
10554  #define RCC_CR_HSIRDY_Pos                    (10U)
10555  #define RCC_CR_HSIRDY_Msk                    (0x1UL << RCC_CR_HSIRDY_Pos)      /*!< 0x00000400 */
10556  #define RCC_CR_HSIRDY                        RCC_CR_HSIRDY_Msk                 /*!< Internal High Speed oscillator (HSI16) clock ready flag */
10557  #define RCC_CR_HSIASFS_Pos                   (11U)
10558  #define RCC_CR_HSIASFS_Msk                   (0x1UL << RCC_CR_HSIASFS_Pos)     /*!< 0x00000800 */
10559  #define RCC_CR_HSIASFS                       RCC_CR_HSIASFS_Msk                /*!< HSI16 Automatic Start from Stop */
10560  
10561  #define RCC_CR_HSEON_Pos                     (16U)
10562  #define RCC_CR_HSEON_Msk                     (0x1UL << RCC_CR_HSEON_Pos)       /*!< 0x00010000 */
10563  #define RCC_CR_HSEON                         RCC_CR_HSEON_Msk                  /*!< External High Speed oscillator (HSE) clock enable */
10564  #define RCC_CR_HSERDY_Pos                    (17U)
10565  #define RCC_CR_HSERDY_Msk                    (0x1UL << RCC_CR_HSERDY_Pos)      /*!< 0x00020000 */
10566  #define RCC_CR_HSERDY                        RCC_CR_HSERDY_Msk                 /*!< External High Speed oscillator (HSE) clock ready */
10567  #define RCC_CR_HSEBYP_Pos                    (18U)
10568  #define RCC_CR_HSEBYP_Msk                    (0x1UL << RCC_CR_HSEBYP_Pos)      /*!< 0x00040000 */
10569  #define RCC_CR_HSEBYP                        RCC_CR_HSEBYP_Msk                 /*!< External High Speed oscillator (HSE) clock bypass */
10570  #define RCC_CR_CSSON_Pos                     (19U)
10571  #define RCC_CR_CSSON_Msk                     (0x1UL << RCC_CR_CSSON_Pos)       /*!< 0x00080000 */
10572  #define RCC_CR_CSSON                         RCC_CR_CSSON_Msk                  /*!< HSE Clock Security System enable */
10573  
10574  #define RCC_CR_PLLON_Pos                     (24U)
10575  #define RCC_CR_PLLON_Msk                     (0x1UL << RCC_CR_PLLON_Pos)       /*!< 0x01000000 */
10576  #define RCC_CR_PLLON                         RCC_CR_PLLON_Msk                  /*!< System PLL clock enable */
10577  #define RCC_CR_PLLRDY_Pos                    (25U)
10578  #define RCC_CR_PLLRDY_Msk                    (0x1UL << RCC_CR_PLLRDY_Pos)      /*!< 0x02000000 */
10579  #define RCC_CR_PLLRDY                        RCC_CR_PLLRDY_Msk                 /*!< System PLL clock ready */
10580  #define RCC_CR_PLLSAI1ON_Pos                 (26U)
10581  #define RCC_CR_PLLSAI1ON_Msk                 (0x1UL << RCC_CR_PLLSAI1ON_Pos)   /*!< 0x04000000 */
10582  #define RCC_CR_PLLSAI1ON                     RCC_CR_PLLSAI1ON_Msk              /*!< SAI1 PLL enable */
10583  #define RCC_CR_PLLSAI1RDY_Pos                (27U)
10584  #define RCC_CR_PLLSAI1RDY_Msk                (0x1UL << RCC_CR_PLLSAI1RDY_Pos)  /*!< 0x08000000 */
10585  #define RCC_CR_PLLSAI1RDY                    RCC_CR_PLLSAI1RDY_Msk             /*!< SAI1 PLL ready */
10586  #define RCC_CR_PLLSAI2ON_Pos                 (28U)
10587  #define RCC_CR_PLLSAI2ON_Msk                 (0x1UL << RCC_CR_PLLSAI2ON_Pos)   /*!< 0x10000000 */
10588  #define RCC_CR_PLLSAI2ON                     RCC_CR_PLLSAI2ON_Msk              /*!< SAI2 PLL enable */
10589  #define RCC_CR_PLLSAI2RDY_Pos                (29U)
10590  #define RCC_CR_PLLSAI2RDY_Msk                (0x1UL << RCC_CR_PLLSAI2RDY_Pos)  /*!< 0x20000000 */
10591  #define RCC_CR_PLLSAI2RDY                    RCC_CR_PLLSAI2RDY_Msk             /*!< SAI2 PLL ready */
10592  
10593  /********************  Bit definition for RCC_ICSCR register  ***************/
10594  /*!< MSICAL configuration */
10595  #define RCC_ICSCR_MSICAL_Pos                 (0U)
10596  #define RCC_ICSCR_MSICAL_Msk                 (0xFFUL << RCC_ICSCR_MSICAL_Pos)  /*!< 0x000000FF */
10597  #define RCC_ICSCR_MSICAL                     RCC_ICSCR_MSICAL_Msk              /*!< MSICAL[7:0] bits */
10598  #define RCC_ICSCR_MSICAL_0                   (0x01UL << RCC_ICSCR_MSICAL_Pos)  /*!< 0x00000001 */
10599  #define RCC_ICSCR_MSICAL_1                   (0x02UL << RCC_ICSCR_MSICAL_Pos)  /*!< 0x00000002 */
10600  #define RCC_ICSCR_MSICAL_2                   (0x04UL << RCC_ICSCR_MSICAL_Pos)  /*!< 0x00000004 */
10601  #define RCC_ICSCR_MSICAL_3                   (0x08UL << RCC_ICSCR_MSICAL_Pos)  /*!< 0x00000008 */
10602  #define RCC_ICSCR_MSICAL_4                   (0x10UL << RCC_ICSCR_MSICAL_Pos)  /*!< 0x00000010 */
10603  #define RCC_ICSCR_MSICAL_5                   (0x20UL << RCC_ICSCR_MSICAL_Pos)  /*!< 0x00000020 */
10604  #define RCC_ICSCR_MSICAL_6                   (0x40UL << RCC_ICSCR_MSICAL_Pos)  /*!< 0x00000040 */
10605  #define RCC_ICSCR_MSICAL_7                   (0x80UL << RCC_ICSCR_MSICAL_Pos)  /*!< 0x00000080 */
10606  
10607  /*!< MSITRIM configuration */
10608  #define RCC_ICSCR_MSITRIM_Pos                (8U)
10609  #define RCC_ICSCR_MSITRIM_Msk                (0xFFUL << RCC_ICSCR_MSITRIM_Pos) /*!< 0x0000FF00 */
10610  #define RCC_ICSCR_MSITRIM                    RCC_ICSCR_MSITRIM_Msk             /*!< MSITRIM[7:0] bits */
10611  #define RCC_ICSCR_MSITRIM_0                  (0x01UL << RCC_ICSCR_MSITRIM_Pos) /*!< 0x00000100 */
10612  #define RCC_ICSCR_MSITRIM_1                  (0x02UL << RCC_ICSCR_MSITRIM_Pos) /*!< 0x00000200 */
10613  #define RCC_ICSCR_MSITRIM_2                  (0x04UL << RCC_ICSCR_MSITRIM_Pos) /*!< 0x00000400 */
10614  #define RCC_ICSCR_MSITRIM_3                  (0x08UL << RCC_ICSCR_MSITRIM_Pos) /*!< 0x00000800 */
10615  #define RCC_ICSCR_MSITRIM_4                  (0x10UL << RCC_ICSCR_MSITRIM_Pos) /*!< 0x00001000 */
10616  #define RCC_ICSCR_MSITRIM_5                  (0x20UL << RCC_ICSCR_MSITRIM_Pos) /*!< 0x00002000 */
10617  #define RCC_ICSCR_MSITRIM_6                  (0x40UL << RCC_ICSCR_MSITRIM_Pos) /*!< 0x00004000 */
10618  #define RCC_ICSCR_MSITRIM_7                  (0x80UL << RCC_ICSCR_MSITRIM_Pos) /*!< 0x00008000 */
10619  
10620  /*!< HSICAL configuration */
10621  #define RCC_ICSCR_HSICAL_Pos                 (16U)
10622  #define RCC_ICSCR_HSICAL_Msk                 (0xFFUL << RCC_ICSCR_HSICAL_Pos)  /*!< 0x00FF0000 */
10623  #define RCC_ICSCR_HSICAL                     RCC_ICSCR_HSICAL_Msk              /*!< HSICAL[7:0] bits */
10624  #define RCC_ICSCR_HSICAL_0                   (0x01UL << RCC_ICSCR_HSICAL_Pos)  /*!< 0x00010000 */
10625  #define RCC_ICSCR_HSICAL_1                   (0x02UL << RCC_ICSCR_HSICAL_Pos)  /*!< 0x00020000 */
10626  #define RCC_ICSCR_HSICAL_2                   (0x04UL << RCC_ICSCR_HSICAL_Pos)  /*!< 0x00040000 */
10627  #define RCC_ICSCR_HSICAL_3                   (0x08UL << RCC_ICSCR_HSICAL_Pos)  /*!< 0x00080000 */
10628  #define RCC_ICSCR_HSICAL_4                   (0x10UL << RCC_ICSCR_HSICAL_Pos)  /*!< 0x00100000 */
10629  #define RCC_ICSCR_HSICAL_5                   (0x20UL << RCC_ICSCR_HSICAL_Pos)  /*!< 0x00200000 */
10630  #define RCC_ICSCR_HSICAL_6                   (0x40UL << RCC_ICSCR_HSICAL_Pos)  /*!< 0x00400000 */
10631  #define RCC_ICSCR_HSICAL_7                   (0x80UL << RCC_ICSCR_HSICAL_Pos)  /*!< 0x00800000 */
10632  
10633  /*!< HSITRIM configuration */
10634  #define RCC_ICSCR_HSITRIM_Pos                (24U)
10635  #define RCC_ICSCR_HSITRIM_Msk                (0x1FUL << RCC_ICSCR_HSITRIM_Pos) /*!< 0x1F000000 */
10636  #define RCC_ICSCR_HSITRIM                    RCC_ICSCR_HSITRIM_Msk             /*!< HSITRIM[4:0] bits */
10637  #define RCC_ICSCR_HSITRIM_0                  (0x01UL << RCC_ICSCR_HSITRIM_Pos) /*!< 0x01000000 */
10638  #define RCC_ICSCR_HSITRIM_1                  (0x02UL << RCC_ICSCR_HSITRIM_Pos) /*!< 0x02000000 */
10639  #define RCC_ICSCR_HSITRIM_2                  (0x04UL << RCC_ICSCR_HSITRIM_Pos) /*!< 0x04000000 */
10640  #define RCC_ICSCR_HSITRIM_3                  (0x08UL << RCC_ICSCR_HSITRIM_Pos) /*!< 0x08000000 */
10641  #define RCC_ICSCR_HSITRIM_4                  (0x10UL << RCC_ICSCR_HSITRIM_Pos) /*!< 0x10000000 */
10642  
10643  /********************  Bit definition for RCC_CFGR register  ******************/
10644  /*!< SW configuration */
10645  #define RCC_CFGR_SW_Pos                      (0U)
10646  #define RCC_CFGR_SW_Msk                      (0x3UL << RCC_CFGR_SW_Pos)        /*!< 0x00000003 */
10647  #define RCC_CFGR_SW                          RCC_CFGR_SW_Msk                   /*!< SW[1:0] bits (System clock Switch) */
10648  #define RCC_CFGR_SW_0                        (0x1UL << RCC_CFGR_SW_Pos)        /*!< 0x00000001 */
10649  #define RCC_CFGR_SW_1                        (0x2UL << RCC_CFGR_SW_Pos)        /*!< 0x00000002 */
10650  
10651  #define RCC_CFGR_SW_MSI                      (0x00000000UL)                    /*!< MSI oscillator selection as system clock */
10652  #define RCC_CFGR_SW_HSI                      (0x00000001UL)                    /*!< HSI16 oscillator selection as system clock */
10653  #define RCC_CFGR_SW_HSE                      (0x00000002UL)                    /*!< HSE oscillator selection as system clock */
10654  #define RCC_CFGR_SW_PLL                      (0x00000003UL)                    /*!< PLL selection as system clock */
10655  
10656  /*!< SWS configuration */
10657  #define RCC_CFGR_SWS_Pos                     (2U)
10658  #define RCC_CFGR_SWS_Msk                     (0x3UL << RCC_CFGR_SWS_Pos)       /*!< 0x0000000C */
10659  #define RCC_CFGR_SWS                         RCC_CFGR_SWS_Msk                  /*!< SWS[1:0] bits (System Clock Switch Status) */
10660  #define RCC_CFGR_SWS_0                       (0x1UL << RCC_CFGR_SWS_Pos)       /*!< 0x00000004 */
10661  #define RCC_CFGR_SWS_1                       (0x2UL << RCC_CFGR_SWS_Pos)       /*!< 0x00000008 */
10662  
10663  #define RCC_CFGR_SWS_MSI                     (0x00000000UL)                    /*!< MSI oscillator used as system clock */
10664  #define RCC_CFGR_SWS_HSI                     (0x00000004UL)                    /*!< HSI16 oscillator used as system clock */
10665  #define RCC_CFGR_SWS_HSE                     (0x00000008UL)                    /*!< HSE oscillator used as system clock */
10666  #define RCC_CFGR_SWS_PLL                     (0x0000000CUL)                    /*!< PLL used as system clock */
10667  
10668  /*!< HPRE configuration */
10669  #define RCC_CFGR_HPRE_Pos                    (4U)
10670  #define RCC_CFGR_HPRE_Msk                    (0xFUL << RCC_CFGR_HPRE_Pos)      /*!< 0x000000F0 */
10671  #define RCC_CFGR_HPRE                        RCC_CFGR_HPRE_Msk                 /*!< HPRE[3:0] bits (AHB prescaler) */
10672  #define RCC_CFGR_HPRE_0                      (0x1UL << RCC_CFGR_HPRE_Pos)      /*!< 0x00000010 */
10673  #define RCC_CFGR_HPRE_1                      (0x2UL << RCC_CFGR_HPRE_Pos)      /*!< 0x00000020 */
10674  #define RCC_CFGR_HPRE_2                      (0x4UL << RCC_CFGR_HPRE_Pos)      /*!< 0x00000040 */
10675  #define RCC_CFGR_HPRE_3                      (0x8UL << RCC_CFGR_HPRE_Pos)      /*!< 0x00000080 */
10676  
10677  #define RCC_CFGR_HPRE_DIV1                   (0x00000000UL)                    /*!< SYSCLK not divided */
10678  #define RCC_CFGR_HPRE_DIV2                   (0x00000080UL)                    /*!< SYSCLK divided by 2 */
10679  #define RCC_CFGR_HPRE_DIV4                   (0x00000090UL)                    /*!< SYSCLK divided by 4 */
10680  #define RCC_CFGR_HPRE_DIV8                   (0x000000A0UL)                    /*!< SYSCLK divided by 8 */
10681  #define RCC_CFGR_HPRE_DIV16                  (0x000000B0UL)                    /*!< SYSCLK divided by 16 */
10682  #define RCC_CFGR_HPRE_DIV64                  (0x000000C0UL)                    /*!< SYSCLK divided by 64 */
10683  #define RCC_CFGR_HPRE_DIV128                 (0x000000D0UL)                    /*!< SYSCLK divided by 128 */
10684  #define RCC_CFGR_HPRE_DIV256                 (0x000000E0UL)                    /*!< SYSCLK divided by 256 */
10685  #define RCC_CFGR_HPRE_DIV512                 (0x000000F0UL)                    /*!< SYSCLK divided by 512 */
10686  
10687  /*!< PPRE1 configuration */
10688  #define RCC_CFGR_PPRE1_Pos                   (8U)
10689  #define RCC_CFGR_PPRE1_Msk                   (0x7UL << RCC_CFGR_PPRE1_Pos)     /*!< 0x00000700 */
10690  #define RCC_CFGR_PPRE1                       RCC_CFGR_PPRE1_Msk                /*!< PRE1[2:0] bits (APB2 prescaler) */
10691  #define RCC_CFGR_PPRE1_0                     (0x1UL << RCC_CFGR_PPRE1_Pos)     /*!< 0x00000100 */
10692  #define RCC_CFGR_PPRE1_1                     (0x2UL << RCC_CFGR_PPRE1_Pos)     /*!< 0x00000200 */
10693  #define RCC_CFGR_PPRE1_2                     (0x4UL << RCC_CFGR_PPRE1_Pos)     /*!< 0x00000400 */
10694  
10695  #define RCC_CFGR_PPRE1_DIV1                  (0x00000000UL)                    /*!< HCLK not divided */
10696  #define RCC_CFGR_PPRE1_DIV2                  (0x00000400UL)                    /*!< HCLK divided by 2 */
10697  #define RCC_CFGR_PPRE1_DIV4                  (0x00000500UL)                    /*!< HCLK divided by 4 */
10698  #define RCC_CFGR_PPRE1_DIV8                  (0x00000600UL)                    /*!< HCLK divided by 8 */
10699  #define RCC_CFGR_PPRE1_DIV16                 (0x00000700UL)                    /*!< HCLK divided by 16 */
10700  
10701  /*!< PPRE2 configuration */
10702  #define RCC_CFGR_PPRE2_Pos                   (11U)
10703  #define RCC_CFGR_PPRE2_Msk                   (0x7UL << RCC_CFGR_PPRE2_Pos)     /*!< 0x00003800 */
10704  #define RCC_CFGR_PPRE2                       RCC_CFGR_PPRE2_Msk                /*!< PRE2[2:0] bits (APB2 prescaler) */
10705  #define RCC_CFGR_PPRE2_0                     (0x1UL << RCC_CFGR_PPRE2_Pos)     /*!< 0x00000800 */
10706  #define RCC_CFGR_PPRE2_1                     (0x2UL << RCC_CFGR_PPRE2_Pos)     /*!< 0x00001000 */
10707  #define RCC_CFGR_PPRE2_2                     (0x4UL << RCC_CFGR_PPRE2_Pos)     /*!< 0x00002000 */
10708  
10709  #define RCC_CFGR_PPRE2_DIV1                  (0x00000000UL)                    /*!< HCLK not divided */
10710  #define RCC_CFGR_PPRE2_DIV2                  (0x00002000UL)                    /*!< HCLK divided by 2 */
10711  #define RCC_CFGR_PPRE2_DIV4                  (0x00002800UL)                    /*!< HCLK divided by 4 */
10712  #define RCC_CFGR_PPRE2_DIV8                  (0x00003000UL)                    /*!< HCLK divided by 8 */
10713  #define RCC_CFGR_PPRE2_DIV16                 (0x00003800UL)                    /*!< HCLK divided by 16 */
10714  
10715  #define RCC_CFGR_STOPWUCK_Pos                (15U)
10716  #define RCC_CFGR_STOPWUCK_Msk                (0x1UL << RCC_CFGR_STOPWUCK_Pos)  /*!< 0x00008000 */
10717  #define RCC_CFGR_STOPWUCK                    RCC_CFGR_STOPWUCK_Msk             /*!< Wake Up from stop and CSS backup clock selection */
10718  
10719  /*!< MCOSEL configuration */
10720  #define RCC_CFGR_MCOSEL_Pos                  (24U)
10721  #define RCC_CFGR_MCOSEL_Msk                  (0x7UL << RCC_CFGR_MCOSEL_Pos)    /*!< 0x07000000 */
10722  #define RCC_CFGR_MCOSEL                      RCC_CFGR_MCOSEL_Msk               /*!< MCOSEL [2:0] bits (Clock output selection) */
10723  #define RCC_CFGR_MCOSEL_0                    (0x1UL << RCC_CFGR_MCOSEL_Pos)    /*!< 0x01000000 */
10724  #define RCC_CFGR_MCOSEL_1                    (0x2UL << RCC_CFGR_MCOSEL_Pos)    /*!< 0x02000000 */
10725  #define RCC_CFGR_MCOSEL_2                    (0x4UL << RCC_CFGR_MCOSEL_Pos)    /*!< 0x04000000 */
10726  
10727  #define RCC_CFGR_MCOPRE_Pos                  (28U)
10728  #define RCC_CFGR_MCOPRE_Msk                  (0x7UL << RCC_CFGR_MCOPRE_Pos)    /*!< 0x70000000 */
10729  #define RCC_CFGR_MCOPRE                      RCC_CFGR_MCOPRE_Msk               /*!< MCO prescaler */
10730  #define RCC_CFGR_MCOPRE_0                    (0x1UL << RCC_CFGR_MCOPRE_Pos)    /*!< 0x10000000 */
10731  #define RCC_CFGR_MCOPRE_1                    (0x2UL << RCC_CFGR_MCOPRE_Pos)    /*!< 0x20000000 */
10732  #define RCC_CFGR_MCOPRE_2                    (0x4UL << RCC_CFGR_MCOPRE_Pos)    /*!< 0x40000000 */
10733  
10734  #define RCC_CFGR_MCOPRE_DIV1                 (0x00000000UL)                    /*!< MCO is divided by 1 */
10735  #define RCC_CFGR_MCOPRE_DIV2                 (0x10000000UL)                    /*!< MCO is divided by 2 */
10736  #define RCC_CFGR_MCOPRE_DIV4                 (0x20000000UL)                    /*!< MCO is divided by 4 */
10737  #define RCC_CFGR_MCOPRE_DIV8                 (0x30000000UL)                    /*!< MCO is divided by 8 */
10738  #define RCC_CFGR_MCOPRE_DIV16                (0x40000000UL)                    /*!< MCO is divided by 16 */
10739  
10740  /* Legacy aliases */
10741  #define RCC_CFGR_MCO_PRE                     RCC_CFGR_MCOPRE
10742  #define RCC_CFGR_MCO_PRE_1                   RCC_CFGR_MCOPRE_DIV1
10743  #define RCC_CFGR_MCO_PRE_2                   RCC_CFGR_MCOPRE_DIV2
10744  #define RCC_CFGR_MCO_PRE_4                   RCC_CFGR_MCOPRE_DIV4
10745  #define RCC_CFGR_MCO_PRE_8                   RCC_CFGR_MCOPRE_DIV8
10746  #define RCC_CFGR_MCO_PRE_16                  RCC_CFGR_MCOPRE_DIV16
10747  
10748  /********************  Bit definition for RCC_PLLCFGR register  ***************/
10749  #define RCC_PLLCFGR_PLLSRC_Pos               (0U)
10750  #define RCC_PLLCFGR_PLLSRC_Msk               (0x3UL << RCC_PLLCFGR_PLLSRC_Pos) /*!< 0x00000003 */
10751  #define RCC_PLLCFGR_PLLSRC                   RCC_PLLCFGR_PLLSRC_Msk
10752  
10753  #define RCC_PLLCFGR_PLLSRC_MSI_Pos           (0U)
10754  #define RCC_PLLCFGR_PLLSRC_MSI_Msk           (0x1UL << RCC_PLLCFGR_PLLSRC_MSI_Pos) /*!< 0x00000001 */
10755  #define RCC_PLLCFGR_PLLSRC_MSI               RCC_PLLCFGR_PLLSRC_MSI_Msk        /*!< MSI oscillator source clock selected */
10756  #define RCC_PLLCFGR_PLLSRC_HSI_Pos           (1U)
10757  #define RCC_PLLCFGR_PLLSRC_HSI_Msk           (0x1UL << RCC_PLLCFGR_PLLSRC_HSI_Pos) /*!< 0x00000002 */
10758  #define RCC_PLLCFGR_PLLSRC_HSI               RCC_PLLCFGR_PLLSRC_HSI_Msk        /*!< HSI16 oscillator source clock selected */
10759  #define RCC_PLLCFGR_PLLSRC_HSE_Pos           (0U)
10760  #define RCC_PLLCFGR_PLLSRC_HSE_Msk           (0x3UL << RCC_PLLCFGR_PLLSRC_HSE_Pos) /*!< 0x00000003 */
10761  #define RCC_PLLCFGR_PLLSRC_HSE               RCC_PLLCFGR_PLLSRC_HSE_Msk        /*!< HSE oscillator source clock selected */
10762  
10763  #define RCC_PLLCFGR_PLLM_Pos                 (4U)
10764  #define RCC_PLLCFGR_PLLM_Msk                 (0x7UL << RCC_PLLCFGR_PLLM_Pos)   /*!< 0x00000070 */
10765  #define RCC_PLLCFGR_PLLM                     RCC_PLLCFGR_PLLM_Msk
10766  #define RCC_PLLCFGR_PLLM_0                   (0x1UL << RCC_PLLCFGR_PLLM_Pos)   /*!< 0x00000010 */
10767  #define RCC_PLLCFGR_PLLM_1                   (0x2UL << RCC_PLLCFGR_PLLM_Pos)   /*!< 0x00000020 */
10768  #define RCC_PLLCFGR_PLLM_2                   (0x4UL << RCC_PLLCFGR_PLLM_Pos)   /*!< 0x00000040 */
10769  
10770  #define RCC_PLLCFGR_PLLN_Pos                 (8U)
10771  #define RCC_PLLCFGR_PLLN_Msk                 (0x7FUL << RCC_PLLCFGR_PLLN_Pos)  /*!< 0x00007F00 */
10772  #define RCC_PLLCFGR_PLLN                     RCC_PLLCFGR_PLLN_Msk
10773  #define RCC_PLLCFGR_PLLN_0                   (0x01UL << RCC_PLLCFGR_PLLN_Pos)  /*!< 0x00000100 */
10774  #define RCC_PLLCFGR_PLLN_1                   (0x02UL << RCC_PLLCFGR_PLLN_Pos)  /*!< 0x00000200 */
10775  #define RCC_PLLCFGR_PLLN_2                   (0x04UL << RCC_PLLCFGR_PLLN_Pos)  /*!< 0x00000400 */
10776  #define RCC_PLLCFGR_PLLN_3                   (0x08UL << RCC_PLLCFGR_PLLN_Pos)  /*!< 0x00000800 */
10777  #define RCC_PLLCFGR_PLLN_4                   (0x10UL << RCC_PLLCFGR_PLLN_Pos)  /*!< 0x00001000 */
10778  #define RCC_PLLCFGR_PLLN_5                   (0x20UL << RCC_PLLCFGR_PLLN_Pos)  /*!< 0x00002000 */
10779  #define RCC_PLLCFGR_PLLN_6                   (0x40UL << RCC_PLLCFGR_PLLN_Pos)  /*!< 0x00004000 */
10780  
10781  #define RCC_PLLCFGR_PLLPEN_Pos               (16U)
10782  #define RCC_PLLCFGR_PLLPEN_Msk               (0x1UL << RCC_PLLCFGR_PLLPEN_Pos) /*!< 0x00010000 */
10783  #define RCC_PLLCFGR_PLLPEN                   RCC_PLLCFGR_PLLPEN_Msk
10784  #define RCC_PLLCFGR_PLLP_Pos                 (17U)
10785  #define RCC_PLLCFGR_PLLP_Msk                 (0x1UL << RCC_PLLCFGR_PLLP_Pos)   /*!< 0x00020000 */
10786  #define RCC_PLLCFGR_PLLP                     RCC_PLLCFGR_PLLP_Msk
10787  #define RCC_PLLCFGR_PLLQEN_Pos               (20U)
10788  #define RCC_PLLCFGR_PLLQEN_Msk               (0x1UL << RCC_PLLCFGR_PLLQEN_Pos) /*!< 0x00100000 */
10789  #define RCC_PLLCFGR_PLLQEN                   RCC_PLLCFGR_PLLQEN_Msk
10790  
10791  #define RCC_PLLCFGR_PLLQ_Pos                 (21U)
10792  #define RCC_PLLCFGR_PLLQ_Msk                 (0x3UL << RCC_PLLCFGR_PLLQ_Pos)   /*!< 0x00600000 */
10793  #define RCC_PLLCFGR_PLLQ                     RCC_PLLCFGR_PLLQ_Msk
10794  #define RCC_PLLCFGR_PLLQ_0                   (0x1UL << RCC_PLLCFGR_PLLQ_Pos)   /*!< 0x00200000 */
10795  #define RCC_PLLCFGR_PLLQ_1                   (0x2UL << RCC_PLLCFGR_PLLQ_Pos)   /*!< 0x00400000 */
10796  
10797  #define RCC_PLLCFGR_PLLREN_Pos               (24U)
10798  #define RCC_PLLCFGR_PLLREN_Msk               (0x1UL << RCC_PLLCFGR_PLLREN_Pos) /*!< 0x01000000 */
10799  #define RCC_PLLCFGR_PLLREN                   RCC_PLLCFGR_PLLREN_Msk
10800  #define RCC_PLLCFGR_PLLR_Pos                 (25U)
10801  #define RCC_PLLCFGR_PLLR_Msk                 (0x3UL << RCC_PLLCFGR_PLLR_Pos)   /*!< 0x06000000 */
10802  #define RCC_PLLCFGR_PLLR                     RCC_PLLCFGR_PLLR_Msk
10803  #define RCC_PLLCFGR_PLLR_0                   (0x1UL << RCC_PLLCFGR_PLLR_Pos)   /*!< 0x02000000 */
10804  #define RCC_PLLCFGR_PLLR_1                   (0x2UL << RCC_PLLCFGR_PLLR_Pos)   /*!< 0x04000000 */
10805  
10806  /********************  Bit definition for RCC_PLLSAI1CFGR register  ************/
10807  #define RCC_PLLSAI1CFGR_PLLSAI1N_Pos         (8U)
10808  #define RCC_PLLSAI1CFGR_PLLSAI1N_Msk         (0x7FUL << RCC_PLLSAI1CFGR_PLLSAI1N_Pos) /*!< 0x00007F00 */
10809  #define RCC_PLLSAI1CFGR_PLLSAI1N             RCC_PLLSAI1CFGR_PLLSAI1N_Msk
10810  #define RCC_PLLSAI1CFGR_PLLSAI1N_0           (0x01UL << RCC_PLLSAI1CFGR_PLLSAI1N_Pos) /*!< 0x00000100 */
10811  #define RCC_PLLSAI1CFGR_PLLSAI1N_1           (0x02UL << RCC_PLLSAI1CFGR_PLLSAI1N_Pos) /*!< 0x00000200 */
10812  #define RCC_PLLSAI1CFGR_PLLSAI1N_2           (0x04UL << RCC_PLLSAI1CFGR_PLLSAI1N_Pos) /*!< 0x00000400 */
10813  #define RCC_PLLSAI1CFGR_PLLSAI1N_3           (0x08UL << RCC_PLLSAI1CFGR_PLLSAI1N_Pos) /*!< 0x00000800 */
10814  #define RCC_PLLSAI1CFGR_PLLSAI1N_4           (0x10UL << RCC_PLLSAI1CFGR_PLLSAI1N_Pos) /*!< 0x00001000 */
10815  #define RCC_PLLSAI1CFGR_PLLSAI1N_5           (0x20UL << RCC_PLLSAI1CFGR_PLLSAI1N_Pos) /*!< 0x00002000 */
10816  #define RCC_PLLSAI1CFGR_PLLSAI1N_6           (0x40UL << RCC_PLLSAI1CFGR_PLLSAI1N_Pos) /*!< 0x00004000 */
10817  
10818  #define RCC_PLLSAI1CFGR_PLLSAI1PEN_Pos       (16U)
10819  #define RCC_PLLSAI1CFGR_PLLSAI1PEN_Msk       (0x1UL << RCC_PLLSAI1CFGR_PLLSAI1PEN_Pos) /*!< 0x00010000 */
10820  #define RCC_PLLSAI1CFGR_PLLSAI1PEN           RCC_PLLSAI1CFGR_PLLSAI1PEN_Msk
10821  #define RCC_PLLSAI1CFGR_PLLSAI1P_Pos         (17U)
10822  #define RCC_PLLSAI1CFGR_PLLSAI1P_Msk         (0x1UL << RCC_PLLSAI1CFGR_PLLSAI1P_Pos) /*!< 0x00020000 */
10823  #define RCC_PLLSAI1CFGR_PLLSAI1P             RCC_PLLSAI1CFGR_PLLSAI1P_Msk
10824  
10825  #define RCC_PLLSAI1CFGR_PLLSAI1QEN_Pos       (20U)
10826  #define RCC_PLLSAI1CFGR_PLLSAI1QEN_Msk       (0x1UL << RCC_PLLSAI1CFGR_PLLSAI1QEN_Pos) /*!< 0x00100000 */
10827  #define RCC_PLLSAI1CFGR_PLLSAI1QEN           RCC_PLLSAI1CFGR_PLLSAI1QEN_Msk
10828  #define RCC_PLLSAI1CFGR_PLLSAI1Q_Pos         (21U)
10829  #define RCC_PLLSAI1CFGR_PLLSAI1Q_Msk         (0x3UL << RCC_PLLSAI1CFGR_PLLSAI1Q_Pos) /*!< 0x00600000 */
10830  #define RCC_PLLSAI1CFGR_PLLSAI1Q             RCC_PLLSAI1CFGR_PLLSAI1Q_Msk
10831  #define RCC_PLLSAI1CFGR_PLLSAI1Q_0           (0x1UL << RCC_PLLSAI1CFGR_PLLSAI1Q_Pos) /*!< 0x00200000 */
10832  #define RCC_PLLSAI1CFGR_PLLSAI1Q_1           (0x2UL << RCC_PLLSAI1CFGR_PLLSAI1Q_Pos) /*!< 0x00400000 */
10833  
10834  #define RCC_PLLSAI1CFGR_PLLSAI1REN_Pos       (24U)
10835  #define RCC_PLLSAI1CFGR_PLLSAI1REN_Msk       (0x1UL << RCC_PLLSAI1CFGR_PLLSAI1REN_Pos) /*!< 0x01000000 */
10836  #define RCC_PLLSAI1CFGR_PLLSAI1REN           RCC_PLLSAI1CFGR_PLLSAI1REN_Msk
10837  #define RCC_PLLSAI1CFGR_PLLSAI1R_Pos         (25U)
10838  #define RCC_PLLSAI1CFGR_PLLSAI1R_Msk         (0x3UL << RCC_PLLSAI1CFGR_PLLSAI1R_Pos) /*!< 0x06000000 */
10839  #define RCC_PLLSAI1CFGR_PLLSAI1R             RCC_PLLSAI1CFGR_PLLSAI1R_Msk
10840  #define RCC_PLLSAI1CFGR_PLLSAI1R_0           (0x1UL << RCC_PLLSAI1CFGR_PLLSAI1R_Pos) /*!< 0x02000000 */
10841  #define RCC_PLLSAI1CFGR_PLLSAI1R_1           (0x2UL << RCC_PLLSAI1CFGR_PLLSAI1R_Pos) /*!< 0x04000000 */
10842  
10843  /********************  Bit definition for RCC_PLLSAI2CFGR register  ************/
10844  #define RCC_PLLSAI2CFGR_PLLSAI2N_Pos         (8U)
10845  #define RCC_PLLSAI2CFGR_PLLSAI2N_Msk         (0x7FUL << RCC_PLLSAI2CFGR_PLLSAI2N_Pos) /*!< 0x00007F00 */
10846  #define RCC_PLLSAI2CFGR_PLLSAI2N             RCC_PLLSAI2CFGR_PLLSAI2N_Msk
10847  #define RCC_PLLSAI2CFGR_PLLSAI2N_0           (0x01UL << RCC_PLLSAI2CFGR_PLLSAI2N_Pos) /*!< 0x00000100 */
10848  #define RCC_PLLSAI2CFGR_PLLSAI2N_1           (0x02UL << RCC_PLLSAI2CFGR_PLLSAI2N_Pos) /*!< 0x00000200 */
10849  #define RCC_PLLSAI2CFGR_PLLSAI2N_2           (0x04UL << RCC_PLLSAI2CFGR_PLLSAI2N_Pos) /*!< 0x00000400 */
10850  #define RCC_PLLSAI2CFGR_PLLSAI2N_3           (0x08UL << RCC_PLLSAI2CFGR_PLLSAI2N_Pos) /*!< 0x00000800 */
10851  #define RCC_PLLSAI2CFGR_PLLSAI2N_4           (0x10UL << RCC_PLLSAI2CFGR_PLLSAI2N_Pos) /*!< 0x00001000 */
10852  #define RCC_PLLSAI2CFGR_PLLSAI2N_5           (0x20UL << RCC_PLLSAI2CFGR_PLLSAI2N_Pos) /*!< 0x00002000 */
10853  #define RCC_PLLSAI2CFGR_PLLSAI2N_6           (0x40UL << RCC_PLLSAI2CFGR_PLLSAI2N_Pos) /*!< 0x00004000 */
10854  
10855  #define RCC_PLLSAI2CFGR_PLLSAI2PEN_Pos       (16U)
10856  #define RCC_PLLSAI2CFGR_PLLSAI2PEN_Msk       (0x1UL << RCC_PLLSAI2CFGR_PLLSAI2PEN_Pos) /*!< 0x00010000 */
10857  #define RCC_PLLSAI2CFGR_PLLSAI2PEN           RCC_PLLSAI2CFGR_PLLSAI2PEN_Msk
10858  #define RCC_PLLSAI2CFGR_PLLSAI2P_Pos         (17U)
10859  #define RCC_PLLSAI2CFGR_PLLSAI2P_Msk         (0x1UL << RCC_PLLSAI2CFGR_PLLSAI2P_Pos) /*!< 0x00020000 */
10860  #define RCC_PLLSAI2CFGR_PLLSAI2P             RCC_PLLSAI2CFGR_PLLSAI2P_Msk
10861  
10862  #define RCC_PLLSAI2CFGR_PLLSAI2REN_Pos       (24U)
10863  #define RCC_PLLSAI2CFGR_PLLSAI2REN_Msk       (0x1UL << RCC_PLLSAI2CFGR_PLLSAI2REN_Pos) /*!< 0x01000000 */
10864  #define RCC_PLLSAI2CFGR_PLLSAI2REN           RCC_PLLSAI2CFGR_PLLSAI2REN_Msk
10865  #define RCC_PLLSAI2CFGR_PLLSAI2R_Pos         (25U)
10866  #define RCC_PLLSAI2CFGR_PLLSAI2R_Msk         (0x3UL << RCC_PLLSAI2CFGR_PLLSAI2R_Pos) /*!< 0x06000000 */
10867  #define RCC_PLLSAI2CFGR_PLLSAI2R             RCC_PLLSAI2CFGR_PLLSAI2R_Msk
10868  #define RCC_PLLSAI2CFGR_PLLSAI2R_0           (0x1UL << RCC_PLLSAI2CFGR_PLLSAI2R_Pos) /*!< 0x02000000 */
10869  #define RCC_PLLSAI2CFGR_PLLSAI2R_1           (0x2UL << RCC_PLLSAI2CFGR_PLLSAI2R_Pos) /*!< 0x04000000 */
10870  
10871  /********************  Bit definition for RCC_CIER register  ******************/
10872  #define RCC_CIER_LSIRDYIE_Pos                (0U)
10873  #define RCC_CIER_LSIRDYIE_Msk                (0x1UL << RCC_CIER_LSIRDYIE_Pos)  /*!< 0x00000001 */
10874  #define RCC_CIER_LSIRDYIE                    RCC_CIER_LSIRDYIE_Msk
10875  #define RCC_CIER_LSERDYIE_Pos                (1U)
10876  #define RCC_CIER_LSERDYIE_Msk                (0x1UL << RCC_CIER_LSERDYIE_Pos)  /*!< 0x00000002 */
10877  #define RCC_CIER_LSERDYIE                    RCC_CIER_LSERDYIE_Msk
10878  #define RCC_CIER_MSIRDYIE_Pos                (2U)
10879  #define RCC_CIER_MSIRDYIE_Msk                (0x1UL << RCC_CIER_MSIRDYIE_Pos)  /*!< 0x00000004 */
10880  #define RCC_CIER_MSIRDYIE                    RCC_CIER_MSIRDYIE_Msk
10881  #define RCC_CIER_HSIRDYIE_Pos                (3U)
10882  #define RCC_CIER_HSIRDYIE_Msk                (0x1UL << RCC_CIER_HSIRDYIE_Pos)  /*!< 0x00000008 */
10883  #define RCC_CIER_HSIRDYIE                    RCC_CIER_HSIRDYIE_Msk
10884  #define RCC_CIER_HSERDYIE_Pos                (4U)
10885  #define RCC_CIER_HSERDYIE_Msk                (0x1UL << RCC_CIER_HSERDYIE_Pos)  /*!< 0x00000010 */
10886  #define RCC_CIER_HSERDYIE                    RCC_CIER_HSERDYIE_Msk
10887  #define RCC_CIER_PLLRDYIE_Pos                (5U)
10888  #define RCC_CIER_PLLRDYIE_Msk                (0x1UL << RCC_CIER_PLLRDYIE_Pos)  /*!< 0x00000020 */
10889  #define RCC_CIER_PLLRDYIE                    RCC_CIER_PLLRDYIE_Msk
10890  #define RCC_CIER_PLLSAI1RDYIE_Pos            (6U)
10891  #define RCC_CIER_PLLSAI1RDYIE_Msk            (0x1UL << RCC_CIER_PLLSAI1RDYIE_Pos) /*!< 0x00000040 */
10892  #define RCC_CIER_PLLSAI1RDYIE                RCC_CIER_PLLSAI1RDYIE_Msk
10893  #define RCC_CIER_PLLSAI2RDYIE_Pos            (7U)
10894  #define RCC_CIER_PLLSAI2RDYIE_Msk            (0x1UL << RCC_CIER_PLLSAI2RDYIE_Pos) /*!< 0x00000080 */
10895  #define RCC_CIER_PLLSAI2RDYIE                RCC_CIER_PLLSAI2RDYIE_Msk
10896  #define RCC_CIER_LSECSSIE_Pos                (9U)
10897  #define RCC_CIER_LSECSSIE_Msk                (0x1UL << RCC_CIER_LSECSSIE_Pos)  /*!< 0x00000200 */
10898  #define RCC_CIER_LSECSSIE                    RCC_CIER_LSECSSIE_Msk
10899  
10900  /********************  Bit definition for RCC_CIFR register  ******************/
10901  #define RCC_CIFR_LSIRDYF_Pos                 (0U)
10902  #define RCC_CIFR_LSIRDYF_Msk                 (0x1UL << RCC_CIFR_LSIRDYF_Pos)   /*!< 0x00000001 */
10903  #define RCC_CIFR_LSIRDYF                     RCC_CIFR_LSIRDYF_Msk
10904  #define RCC_CIFR_LSERDYF_Pos                 (1U)
10905  #define RCC_CIFR_LSERDYF_Msk                 (0x1UL << RCC_CIFR_LSERDYF_Pos)   /*!< 0x00000002 */
10906  #define RCC_CIFR_LSERDYF                     RCC_CIFR_LSERDYF_Msk
10907  #define RCC_CIFR_MSIRDYF_Pos                 (2U)
10908  #define RCC_CIFR_MSIRDYF_Msk                 (0x1UL << RCC_CIFR_MSIRDYF_Pos)   /*!< 0x00000004 */
10909  #define RCC_CIFR_MSIRDYF                     RCC_CIFR_MSIRDYF_Msk
10910  #define RCC_CIFR_HSIRDYF_Pos                 (3U)
10911  #define RCC_CIFR_HSIRDYF_Msk                 (0x1UL << RCC_CIFR_HSIRDYF_Pos)   /*!< 0x00000008 */
10912  #define RCC_CIFR_HSIRDYF                     RCC_CIFR_HSIRDYF_Msk
10913  #define RCC_CIFR_HSERDYF_Pos                 (4U)
10914  #define RCC_CIFR_HSERDYF_Msk                 (0x1UL << RCC_CIFR_HSERDYF_Pos)   /*!< 0x00000010 */
10915  #define RCC_CIFR_HSERDYF                     RCC_CIFR_HSERDYF_Msk
10916  #define RCC_CIFR_PLLRDYF_Pos                 (5U)
10917  #define RCC_CIFR_PLLRDYF_Msk                 (0x1UL << RCC_CIFR_PLLRDYF_Pos)   /*!< 0x00000020 */
10918  #define RCC_CIFR_PLLRDYF                     RCC_CIFR_PLLRDYF_Msk
10919  #define RCC_CIFR_PLLSAI1RDYF_Pos             (6U)
10920  #define RCC_CIFR_PLLSAI1RDYF_Msk             (0x1UL << RCC_CIFR_PLLSAI1RDYF_Pos) /*!< 0x00000040 */
10921  #define RCC_CIFR_PLLSAI1RDYF                 RCC_CIFR_PLLSAI1RDYF_Msk
10922  #define RCC_CIFR_PLLSAI2RDYF_Pos             (7U)
10923  #define RCC_CIFR_PLLSAI2RDYF_Msk             (0x1UL << RCC_CIFR_PLLSAI2RDYF_Pos) /*!< 0x00000080 */
10924  #define RCC_CIFR_PLLSAI2RDYF                 RCC_CIFR_PLLSAI2RDYF_Msk
10925  #define RCC_CIFR_CSSF_Pos                    (8U)
10926  #define RCC_CIFR_CSSF_Msk                    (0x1UL << RCC_CIFR_CSSF_Pos)      /*!< 0x00000100 */
10927  #define RCC_CIFR_CSSF                        RCC_CIFR_CSSF_Msk
10928  #define RCC_CIFR_LSECSSF_Pos                 (9U)
10929  #define RCC_CIFR_LSECSSF_Msk                 (0x1UL << RCC_CIFR_LSECSSF_Pos)   /*!< 0x00000200 */
10930  #define RCC_CIFR_LSECSSF                     RCC_CIFR_LSECSSF_Msk
10931  
10932  /********************  Bit definition for RCC_CICR register  ******************/
10933  #define RCC_CICR_LSIRDYC_Pos                 (0U)
10934  #define RCC_CICR_LSIRDYC_Msk                 (0x1UL << RCC_CICR_LSIRDYC_Pos)   /*!< 0x00000001 */
10935  #define RCC_CICR_LSIRDYC                     RCC_CICR_LSIRDYC_Msk
10936  #define RCC_CICR_LSERDYC_Pos                 (1U)
10937  #define RCC_CICR_LSERDYC_Msk                 (0x1UL << RCC_CICR_LSERDYC_Pos)   /*!< 0x00000002 */
10938  #define RCC_CICR_LSERDYC                     RCC_CICR_LSERDYC_Msk
10939  #define RCC_CICR_MSIRDYC_Pos                 (2U)
10940  #define RCC_CICR_MSIRDYC_Msk                 (0x1UL << RCC_CICR_MSIRDYC_Pos)   /*!< 0x00000004 */
10941  #define RCC_CICR_MSIRDYC                     RCC_CICR_MSIRDYC_Msk
10942  #define RCC_CICR_HSIRDYC_Pos                 (3U)
10943  #define RCC_CICR_HSIRDYC_Msk                 (0x1UL << RCC_CICR_HSIRDYC_Pos)   /*!< 0x00000008 */
10944  #define RCC_CICR_HSIRDYC                     RCC_CICR_HSIRDYC_Msk
10945  #define RCC_CICR_HSERDYC_Pos                 (4U)
10946  #define RCC_CICR_HSERDYC_Msk                 (0x1UL << RCC_CICR_HSERDYC_Pos)   /*!< 0x00000010 */
10947  #define RCC_CICR_HSERDYC                     RCC_CICR_HSERDYC_Msk
10948  #define RCC_CICR_PLLRDYC_Pos                 (5U)
10949  #define RCC_CICR_PLLRDYC_Msk                 (0x1UL << RCC_CICR_PLLRDYC_Pos)   /*!< 0x00000020 */
10950  #define RCC_CICR_PLLRDYC                     RCC_CICR_PLLRDYC_Msk
10951  #define RCC_CICR_PLLSAI1RDYC_Pos             (6U)
10952  #define RCC_CICR_PLLSAI1RDYC_Msk             (0x1UL << RCC_CICR_PLLSAI1RDYC_Pos) /*!< 0x00000040 */
10953  #define RCC_CICR_PLLSAI1RDYC                 RCC_CICR_PLLSAI1RDYC_Msk
10954  #define RCC_CICR_PLLSAI2RDYC_Pos             (7U)
10955  #define RCC_CICR_PLLSAI2RDYC_Msk             (0x1UL << RCC_CICR_PLLSAI2RDYC_Pos) /*!< 0x00000080 */
10956  #define RCC_CICR_PLLSAI2RDYC                 RCC_CICR_PLLSAI2RDYC_Msk
10957  #define RCC_CICR_CSSC_Pos                    (8U)
10958  #define RCC_CICR_CSSC_Msk                    (0x1UL << RCC_CICR_CSSC_Pos)      /*!< 0x00000100 */
10959  #define RCC_CICR_CSSC                        RCC_CICR_CSSC_Msk
10960  #define RCC_CICR_LSECSSC_Pos                 (9U)
10961  #define RCC_CICR_LSECSSC_Msk                 (0x1UL << RCC_CICR_LSECSSC_Pos)   /*!< 0x00000200 */
10962  #define RCC_CICR_LSECSSC                     RCC_CICR_LSECSSC_Msk
10963  
10964  /********************  Bit definition for RCC_AHB1RSTR register  **************/
10965  #define RCC_AHB1RSTR_DMA1RST_Pos             (0U)
10966  #define RCC_AHB1RSTR_DMA1RST_Msk             (0x1UL << RCC_AHB1RSTR_DMA1RST_Pos) /*!< 0x00000001 */
10967  #define RCC_AHB1RSTR_DMA1RST                 RCC_AHB1RSTR_DMA1RST_Msk
10968  #define RCC_AHB1RSTR_DMA2RST_Pos             (1U)
10969  #define RCC_AHB1RSTR_DMA2RST_Msk             (0x1UL << RCC_AHB1RSTR_DMA2RST_Pos) /*!< 0x00000002 */
10970  #define RCC_AHB1RSTR_DMA2RST                 RCC_AHB1RSTR_DMA2RST_Msk
10971  #define RCC_AHB1RSTR_FLASHRST_Pos            (8U)
10972  #define RCC_AHB1RSTR_FLASHRST_Msk            (0x1UL << RCC_AHB1RSTR_FLASHRST_Pos) /*!< 0x00000100 */
10973  #define RCC_AHB1RSTR_FLASHRST                RCC_AHB1RSTR_FLASHRST_Msk
10974  #define RCC_AHB1RSTR_CRCRST_Pos              (12U)
10975  #define RCC_AHB1RSTR_CRCRST_Msk              (0x1UL << RCC_AHB1RSTR_CRCRST_Pos) /*!< 0x00001000 */
10976  #define RCC_AHB1RSTR_CRCRST                  RCC_AHB1RSTR_CRCRST_Msk
10977  #define RCC_AHB1RSTR_TSCRST_Pos              (16U)
10978  #define RCC_AHB1RSTR_TSCRST_Msk              (0x1UL << RCC_AHB1RSTR_TSCRST_Pos) /*!< 0x00010000 */
10979  #define RCC_AHB1RSTR_TSCRST                  RCC_AHB1RSTR_TSCRST_Msk
10980  
10981  /********************  Bit definition for RCC_AHB2RSTR register  **************/
10982  #define RCC_AHB2RSTR_GPIOARST_Pos            (0U)
10983  #define RCC_AHB2RSTR_GPIOARST_Msk            (0x1UL << RCC_AHB2RSTR_GPIOARST_Pos) /*!< 0x00000001 */
10984  #define RCC_AHB2RSTR_GPIOARST                RCC_AHB2RSTR_GPIOARST_Msk
10985  #define RCC_AHB2RSTR_GPIOBRST_Pos            (1U)
10986  #define RCC_AHB2RSTR_GPIOBRST_Msk            (0x1UL << RCC_AHB2RSTR_GPIOBRST_Pos) /*!< 0x00000002 */
10987  #define RCC_AHB2RSTR_GPIOBRST                RCC_AHB2RSTR_GPIOBRST_Msk
10988  #define RCC_AHB2RSTR_GPIOCRST_Pos            (2U)
10989  #define RCC_AHB2RSTR_GPIOCRST_Msk            (0x1UL << RCC_AHB2RSTR_GPIOCRST_Pos) /*!< 0x00000004 */
10990  #define RCC_AHB2RSTR_GPIOCRST                RCC_AHB2RSTR_GPIOCRST_Msk
10991  #define RCC_AHB2RSTR_GPIODRST_Pos            (3U)
10992  #define RCC_AHB2RSTR_GPIODRST_Msk            (0x1UL << RCC_AHB2RSTR_GPIODRST_Pos) /*!< 0x00000008 */
10993  #define RCC_AHB2RSTR_GPIODRST                RCC_AHB2RSTR_GPIODRST_Msk
10994  #define RCC_AHB2RSTR_GPIOERST_Pos            (4U)
10995  #define RCC_AHB2RSTR_GPIOERST_Msk            (0x1UL << RCC_AHB2RSTR_GPIOERST_Pos) /*!< 0x00000010 */
10996  #define RCC_AHB2RSTR_GPIOERST                RCC_AHB2RSTR_GPIOERST_Msk
10997  #define RCC_AHB2RSTR_GPIOFRST_Pos            (5U)
10998  #define RCC_AHB2RSTR_GPIOFRST_Msk            (0x1UL << RCC_AHB2RSTR_GPIOFRST_Pos) /*!< 0x00000020 */
10999  #define RCC_AHB2RSTR_GPIOFRST                RCC_AHB2RSTR_GPIOFRST_Msk
11000  #define RCC_AHB2RSTR_GPIOGRST_Pos            (6U)
11001  #define RCC_AHB2RSTR_GPIOGRST_Msk            (0x1UL << RCC_AHB2RSTR_GPIOGRST_Pos) /*!< 0x00000040 */
11002  #define RCC_AHB2RSTR_GPIOGRST                RCC_AHB2RSTR_GPIOGRST_Msk
11003  #define RCC_AHB2RSTR_GPIOHRST_Pos            (7U)
11004  #define RCC_AHB2RSTR_GPIOHRST_Msk            (0x1UL << RCC_AHB2RSTR_GPIOHRST_Pos) /*!< 0x00000080 */
11005  #define RCC_AHB2RSTR_GPIOHRST                RCC_AHB2RSTR_GPIOHRST_Msk
11006  #define RCC_AHB2RSTR_OTGFSRST_Pos            (12U)
11007  #define RCC_AHB2RSTR_OTGFSRST_Msk            (0x1UL << RCC_AHB2RSTR_OTGFSRST_Pos) /*!< 0x00001000 */
11008  #define RCC_AHB2RSTR_OTGFSRST                RCC_AHB2RSTR_OTGFSRST_Msk
11009  #define RCC_AHB2RSTR_ADCRST_Pos              (13U)
11010  #define RCC_AHB2RSTR_ADCRST_Msk              (0x1UL << RCC_AHB2RSTR_ADCRST_Pos) /*!< 0x00002000 */
11011  #define RCC_AHB2RSTR_ADCRST                  RCC_AHB2RSTR_ADCRST_Msk
11012  #define RCC_AHB2RSTR_RNGRST_Pos              (18U)
11013  #define RCC_AHB2RSTR_RNGRST_Msk              (0x1UL << RCC_AHB2RSTR_RNGRST_Pos) /*!< 0x00040000 */
11014  #define RCC_AHB2RSTR_RNGRST                  RCC_AHB2RSTR_RNGRST_Msk
11015  
11016  /********************  Bit definition for RCC_AHB3RSTR register  **************/
11017  #define RCC_AHB3RSTR_FMCRST_Pos              (0U)
11018  #define RCC_AHB3RSTR_FMCRST_Msk              (0x1UL << RCC_AHB3RSTR_FMCRST_Pos) /*!< 0x00000001 */
11019  #define RCC_AHB3RSTR_FMCRST                  RCC_AHB3RSTR_FMCRST_Msk
11020  #define RCC_AHB3RSTR_QSPIRST_Pos             (8U)
11021  #define RCC_AHB3RSTR_QSPIRST_Msk             (0x1UL << RCC_AHB3RSTR_QSPIRST_Pos) /*!< 0x00000100 */
11022  #define RCC_AHB3RSTR_QSPIRST                 RCC_AHB3RSTR_QSPIRST_Msk
11023  
11024  /********************  Bit definition for RCC_APB1RSTR1 register  **************/
11025  #define RCC_APB1RSTR1_TIM2RST_Pos            (0U)
11026  #define RCC_APB1RSTR1_TIM2RST_Msk            (0x1UL << RCC_APB1RSTR1_TIM2RST_Pos) /*!< 0x00000001 */
11027  #define RCC_APB1RSTR1_TIM2RST                RCC_APB1RSTR1_TIM2RST_Msk
11028  #define RCC_APB1RSTR1_TIM3RST_Pos            (1U)
11029  #define RCC_APB1RSTR1_TIM3RST_Msk            (0x1UL << RCC_APB1RSTR1_TIM3RST_Pos) /*!< 0x00000002 */
11030  #define RCC_APB1RSTR1_TIM3RST                RCC_APB1RSTR1_TIM3RST_Msk
11031  #define RCC_APB1RSTR1_TIM4RST_Pos            (2U)
11032  #define RCC_APB1RSTR1_TIM4RST_Msk            (0x1UL << RCC_APB1RSTR1_TIM4RST_Pos) /*!< 0x00000004 */
11033  #define RCC_APB1RSTR1_TIM4RST                RCC_APB1RSTR1_TIM4RST_Msk
11034  #define RCC_APB1RSTR1_TIM5RST_Pos            (3U)
11035  #define RCC_APB1RSTR1_TIM5RST_Msk            (0x1UL << RCC_APB1RSTR1_TIM5RST_Pos) /*!< 0x00000008 */
11036  #define RCC_APB1RSTR1_TIM5RST                RCC_APB1RSTR1_TIM5RST_Msk
11037  #define RCC_APB1RSTR1_TIM6RST_Pos            (4U)
11038  #define RCC_APB1RSTR1_TIM6RST_Msk            (0x1UL << RCC_APB1RSTR1_TIM6RST_Pos) /*!< 0x00000010 */
11039  #define RCC_APB1RSTR1_TIM6RST                RCC_APB1RSTR1_TIM6RST_Msk
11040  #define RCC_APB1RSTR1_TIM7RST_Pos            (5U)
11041  #define RCC_APB1RSTR1_TIM7RST_Msk            (0x1UL << RCC_APB1RSTR1_TIM7RST_Pos) /*!< 0x00000020 */
11042  #define RCC_APB1RSTR1_TIM7RST                RCC_APB1RSTR1_TIM7RST_Msk
11043  #define RCC_APB1RSTR1_LCDRST_Pos             (9U)
11044  #define RCC_APB1RSTR1_LCDRST_Msk             (0x1UL << RCC_APB1RSTR1_LCDRST_Pos) /*!< 0x00000200 */
11045  #define RCC_APB1RSTR1_LCDRST                 RCC_APB1RSTR1_LCDRST_Msk
11046  #define RCC_APB1RSTR1_SPI2RST_Pos            (14U)
11047  #define RCC_APB1RSTR1_SPI2RST_Msk            (0x1UL << RCC_APB1RSTR1_SPI2RST_Pos) /*!< 0x00004000 */
11048  #define RCC_APB1RSTR1_SPI2RST                RCC_APB1RSTR1_SPI2RST_Msk
11049  #define RCC_APB1RSTR1_SPI3RST_Pos            (15U)
11050  #define RCC_APB1RSTR1_SPI3RST_Msk            (0x1UL << RCC_APB1RSTR1_SPI3RST_Pos) /*!< 0x00008000 */
11051  #define RCC_APB1RSTR1_SPI3RST                RCC_APB1RSTR1_SPI3RST_Msk
11052  #define RCC_APB1RSTR1_USART2RST_Pos          (17U)
11053  #define RCC_APB1RSTR1_USART2RST_Msk          (0x1UL << RCC_APB1RSTR1_USART2RST_Pos) /*!< 0x00020000 */
11054  #define RCC_APB1RSTR1_USART2RST              RCC_APB1RSTR1_USART2RST_Msk
11055  #define RCC_APB1RSTR1_USART3RST_Pos          (18U)
11056  #define RCC_APB1RSTR1_USART3RST_Msk          (0x1UL << RCC_APB1RSTR1_USART3RST_Pos) /*!< 0x00040000 */
11057  #define RCC_APB1RSTR1_USART3RST              RCC_APB1RSTR1_USART3RST_Msk
11058  #define RCC_APB1RSTR1_UART4RST_Pos           (19U)
11059  #define RCC_APB1RSTR1_UART4RST_Msk           (0x1UL << RCC_APB1RSTR1_UART4RST_Pos) /*!< 0x00080000 */
11060  #define RCC_APB1RSTR1_UART4RST               RCC_APB1RSTR1_UART4RST_Msk
11061  #define RCC_APB1RSTR1_UART5RST_Pos           (20U)
11062  #define RCC_APB1RSTR1_UART5RST_Msk           (0x1UL << RCC_APB1RSTR1_UART5RST_Pos) /*!< 0x00100000 */
11063  #define RCC_APB1RSTR1_UART5RST               RCC_APB1RSTR1_UART5RST_Msk
11064  #define RCC_APB1RSTR1_I2C1RST_Pos            (21U)
11065  #define RCC_APB1RSTR1_I2C1RST_Msk            (0x1UL << RCC_APB1RSTR1_I2C1RST_Pos) /*!< 0x00200000 */
11066  #define RCC_APB1RSTR1_I2C1RST                RCC_APB1RSTR1_I2C1RST_Msk
11067  #define RCC_APB1RSTR1_I2C2RST_Pos            (22U)
11068  #define RCC_APB1RSTR1_I2C2RST_Msk            (0x1UL << RCC_APB1RSTR1_I2C2RST_Pos) /*!< 0x00400000 */
11069  #define RCC_APB1RSTR1_I2C2RST                RCC_APB1RSTR1_I2C2RST_Msk
11070  #define RCC_APB1RSTR1_I2C3RST_Pos            (23U)
11071  #define RCC_APB1RSTR1_I2C3RST_Msk            (0x1UL << RCC_APB1RSTR1_I2C3RST_Pos) /*!< 0x00800000 */
11072  #define RCC_APB1RSTR1_I2C3RST                RCC_APB1RSTR1_I2C3RST_Msk
11073  #define RCC_APB1RSTR1_CAN1RST_Pos            (25U)
11074  #define RCC_APB1RSTR1_CAN1RST_Msk            (0x1UL << RCC_APB1RSTR1_CAN1RST_Pos) /*!< 0x02000000 */
11075  #define RCC_APB1RSTR1_CAN1RST                RCC_APB1RSTR1_CAN1RST_Msk
11076  #define RCC_APB1RSTR1_PWRRST_Pos             (28U)
11077  #define RCC_APB1RSTR1_PWRRST_Msk             (0x1UL << RCC_APB1RSTR1_PWRRST_Pos) /*!< 0x10000000 */
11078  #define RCC_APB1RSTR1_PWRRST                 RCC_APB1RSTR1_PWRRST_Msk
11079  #define RCC_APB1RSTR1_DAC1RST_Pos            (29U)
11080  #define RCC_APB1RSTR1_DAC1RST_Msk            (0x1UL << RCC_APB1RSTR1_DAC1RST_Pos) /*!< 0x20000000 */
11081  #define RCC_APB1RSTR1_DAC1RST                RCC_APB1RSTR1_DAC1RST_Msk
11082  #define RCC_APB1RSTR1_OPAMPRST_Pos           (30U)
11083  #define RCC_APB1RSTR1_OPAMPRST_Msk           (0x1UL << RCC_APB1RSTR1_OPAMPRST_Pos) /*!< 0x40000000 */
11084  #define RCC_APB1RSTR1_OPAMPRST               RCC_APB1RSTR1_OPAMPRST_Msk
11085  #define RCC_APB1RSTR1_LPTIM1RST_Pos          (31U)
11086  #define RCC_APB1RSTR1_LPTIM1RST_Msk          (0x1UL << RCC_APB1RSTR1_LPTIM1RST_Pos) /*!< 0x80000000 */
11087  #define RCC_APB1RSTR1_LPTIM1RST              RCC_APB1RSTR1_LPTIM1RST_Msk
11088  
11089  /********************  Bit definition for RCC_APB1RSTR2 register  **************/
11090  #define RCC_APB1RSTR2_LPUART1RST_Pos         (0U)
11091  #define RCC_APB1RSTR2_LPUART1RST_Msk         (0x1UL << RCC_APB1RSTR2_LPUART1RST_Pos) /*!< 0x00000001 */
11092  #define RCC_APB1RSTR2_LPUART1RST             RCC_APB1RSTR2_LPUART1RST_Msk
11093  #define RCC_APB1RSTR2_SWPMI1RST_Pos          (2U)
11094  #define RCC_APB1RSTR2_SWPMI1RST_Msk          (0x1UL << RCC_APB1RSTR2_SWPMI1RST_Pos) /*!< 0x00000004 */
11095  #define RCC_APB1RSTR2_SWPMI1RST              RCC_APB1RSTR2_SWPMI1RST_Msk
11096  #define RCC_APB1RSTR2_LPTIM2RST_Pos          (5U)
11097  #define RCC_APB1RSTR2_LPTIM2RST_Msk          (0x1UL << RCC_APB1RSTR2_LPTIM2RST_Pos) /*!< 0x00000020 */
11098  #define RCC_APB1RSTR2_LPTIM2RST              RCC_APB1RSTR2_LPTIM2RST_Msk
11099  
11100  /********************  Bit definition for RCC_APB2RSTR register  **************/
11101  #define RCC_APB2RSTR_SYSCFGRST_Pos           (0U)
11102  #define RCC_APB2RSTR_SYSCFGRST_Msk           (0x1UL << RCC_APB2RSTR_SYSCFGRST_Pos) /*!< 0x00000001 */
11103  #define RCC_APB2RSTR_SYSCFGRST               RCC_APB2RSTR_SYSCFGRST_Msk
11104  #define RCC_APB2RSTR_SDMMC1RST_Pos           (10U)
11105  #define RCC_APB2RSTR_SDMMC1RST_Msk           (0x1UL << RCC_APB2RSTR_SDMMC1RST_Pos) /*!< 0x00000400 */
11106  #define RCC_APB2RSTR_SDMMC1RST               RCC_APB2RSTR_SDMMC1RST_Msk
11107  #define RCC_APB2RSTR_TIM1RST_Pos             (11U)
11108  #define RCC_APB2RSTR_TIM1RST_Msk             (0x1UL << RCC_APB2RSTR_TIM1RST_Pos) /*!< 0x00000800 */
11109  #define RCC_APB2RSTR_TIM1RST                 RCC_APB2RSTR_TIM1RST_Msk
11110  #define RCC_APB2RSTR_SPI1RST_Pos             (12U)
11111  #define RCC_APB2RSTR_SPI1RST_Msk             (0x1UL << RCC_APB2RSTR_SPI1RST_Pos) /*!< 0x00001000 */
11112  #define RCC_APB2RSTR_SPI1RST                 RCC_APB2RSTR_SPI1RST_Msk
11113  #define RCC_APB2RSTR_TIM8RST_Pos             (13U)
11114  #define RCC_APB2RSTR_TIM8RST_Msk             (0x1UL << RCC_APB2RSTR_TIM8RST_Pos) /*!< 0x00002000 */
11115  #define RCC_APB2RSTR_TIM8RST                 RCC_APB2RSTR_TIM8RST_Msk
11116  #define RCC_APB2RSTR_USART1RST_Pos           (14U)
11117  #define RCC_APB2RSTR_USART1RST_Msk           (0x1UL << RCC_APB2RSTR_USART1RST_Pos) /*!< 0x00004000 */
11118  #define RCC_APB2RSTR_USART1RST               RCC_APB2RSTR_USART1RST_Msk
11119  #define RCC_APB2RSTR_TIM15RST_Pos            (16U)
11120  #define RCC_APB2RSTR_TIM15RST_Msk            (0x1UL << RCC_APB2RSTR_TIM15RST_Pos) /*!< 0x00010000 */
11121  #define RCC_APB2RSTR_TIM15RST                RCC_APB2RSTR_TIM15RST_Msk
11122  #define RCC_APB2RSTR_TIM16RST_Pos            (17U)
11123  #define RCC_APB2RSTR_TIM16RST_Msk            (0x1UL << RCC_APB2RSTR_TIM16RST_Pos) /*!< 0x00020000 */
11124  #define RCC_APB2RSTR_TIM16RST                RCC_APB2RSTR_TIM16RST_Msk
11125  #define RCC_APB2RSTR_TIM17RST_Pos            (18U)
11126  #define RCC_APB2RSTR_TIM17RST_Msk            (0x1UL << RCC_APB2RSTR_TIM17RST_Pos) /*!< 0x00040000 */
11127  #define RCC_APB2RSTR_TIM17RST                RCC_APB2RSTR_TIM17RST_Msk
11128  #define RCC_APB2RSTR_SAI1RST_Pos             (21U)
11129  #define RCC_APB2RSTR_SAI1RST_Msk             (0x1UL << RCC_APB2RSTR_SAI1RST_Pos) /*!< 0x00200000 */
11130  #define RCC_APB2RSTR_SAI1RST                 RCC_APB2RSTR_SAI1RST_Msk
11131  #define RCC_APB2RSTR_SAI2RST_Pos             (22U)
11132  #define RCC_APB2RSTR_SAI2RST_Msk             (0x1UL << RCC_APB2RSTR_SAI2RST_Pos) /*!< 0x00400000 */
11133  #define RCC_APB2RSTR_SAI2RST                 RCC_APB2RSTR_SAI2RST_Msk
11134  #define RCC_APB2RSTR_DFSDM1RST_Pos           (24U)
11135  #define RCC_APB2RSTR_DFSDM1RST_Msk           (0x1UL << RCC_APB2RSTR_DFSDM1RST_Pos) /*!< 0x01000000 */
11136  #define RCC_APB2RSTR_DFSDM1RST               RCC_APB2RSTR_DFSDM1RST_Msk
11137  
11138  /********************  Bit definition for RCC_AHB1ENR register  ***************/
11139  #define RCC_AHB1ENR_DMA1EN_Pos               (0U)
11140  #define RCC_AHB1ENR_DMA1EN_Msk               (0x1UL << RCC_AHB1ENR_DMA1EN_Pos) /*!< 0x00000001 */
11141  #define RCC_AHB1ENR_DMA1EN                   RCC_AHB1ENR_DMA1EN_Msk
11142  #define RCC_AHB1ENR_DMA2EN_Pos               (1U)
11143  #define RCC_AHB1ENR_DMA2EN_Msk               (0x1UL << RCC_AHB1ENR_DMA2EN_Pos) /*!< 0x00000002 */
11144  #define RCC_AHB1ENR_DMA2EN                   RCC_AHB1ENR_DMA2EN_Msk
11145  #define RCC_AHB1ENR_FLASHEN_Pos              (8U)
11146  #define RCC_AHB1ENR_FLASHEN_Msk              (0x1UL << RCC_AHB1ENR_FLASHEN_Pos) /*!< 0x00000100 */
11147  #define RCC_AHB1ENR_FLASHEN                  RCC_AHB1ENR_FLASHEN_Msk
11148  #define RCC_AHB1ENR_CRCEN_Pos                (12U)
11149  #define RCC_AHB1ENR_CRCEN_Msk                (0x1UL << RCC_AHB1ENR_CRCEN_Pos)  /*!< 0x00001000 */
11150  #define RCC_AHB1ENR_CRCEN                    RCC_AHB1ENR_CRCEN_Msk
11151  #define RCC_AHB1ENR_TSCEN_Pos                (16U)
11152  #define RCC_AHB1ENR_TSCEN_Msk                (0x1UL << RCC_AHB1ENR_TSCEN_Pos)  /*!< 0x00010000 */
11153  #define RCC_AHB1ENR_TSCEN                    RCC_AHB1ENR_TSCEN_Msk
11154  
11155  /********************  Bit definition for RCC_AHB2ENR register  ***************/
11156  #define RCC_AHB2ENR_GPIOAEN_Pos              (0U)
11157  #define RCC_AHB2ENR_GPIOAEN_Msk              (0x1UL << RCC_AHB2ENR_GPIOAEN_Pos) /*!< 0x00000001 */
11158  #define RCC_AHB2ENR_GPIOAEN                  RCC_AHB2ENR_GPIOAEN_Msk
11159  #define RCC_AHB2ENR_GPIOBEN_Pos              (1U)
11160  #define RCC_AHB2ENR_GPIOBEN_Msk              (0x1UL << RCC_AHB2ENR_GPIOBEN_Pos) /*!< 0x00000002 */
11161  #define RCC_AHB2ENR_GPIOBEN                  RCC_AHB2ENR_GPIOBEN_Msk
11162  #define RCC_AHB2ENR_GPIOCEN_Pos              (2U)
11163  #define RCC_AHB2ENR_GPIOCEN_Msk              (0x1UL << RCC_AHB2ENR_GPIOCEN_Pos) /*!< 0x00000004 */
11164  #define RCC_AHB2ENR_GPIOCEN                  RCC_AHB2ENR_GPIOCEN_Msk
11165  #define RCC_AHB2ENR_GPIODEN_Pos              (3U)
11166  #define RCC_AHB2ENR_GPIODEN_Msk              (0x1UL << RCC_AHB2ENR_GPIODEN_Pos) /*!< 0x00000008 */
11167  #define RCC_AHB2ENR_GPIODEN                  RCC_AHB2ENR_GPIODEN_Msk
11168  #define RCC_AHB2ENR_GPIOEEN_Pos              (4U)
11169  #define RCC_AHB2ENR_GPIOEEN_Msk              (0x1UL << RCC_AHB2ENR_GPIOEEN_Pos) /*!< 0x00000010 */
11170  #define RCC_AHB2ENR_GPIOEEN                  RCC_AHB2ENR_GPIOEEN_Msk
11171  #define RCC_AHB2ENR_GPIOFEN_Pos              (5U)
11172  #define RCC_AHB2ENR_GPIOFEN_Msk              (0x1UL << RCC_AHB2ENR_GPIOFEN_Pos) /*!< 0x00000020 */
11173  #define RCC_AHB2ENR_GPIOFEN                  RCC_AHB2ENR_GPIOFEN_Msk
11174  #define RCC_AHB2ENR_GPIOGEN_Pos              (6U)
11175  #define RCC_AHB2ENR_GPIOGEN_Msk              (0x1UL << RCC_AHB2ENR_GPIOGEN_Pos) /*!< 0x00000040 */
11176  #define RCC_AHB2ENR_GPIOGEN                  RCC_AHB2ENR_GPIOGEN_Msk
11177  #define RCC_AHB2ENR_GPIOHEN_Pos              (7U)
11178  #define RCC_AHB2ENR_GPIOHEN_Msk              (0x1UL << RCC_AHB2ENR_GPIOHEN_Pos) /*!< 0x00000080 */
11179  #define RCC_AHB2ENR_GPIOHEN                  RCC_AHB2ENR_GPIOHEN_Msk
11180  #define RCC_AHB2ENR_OTGFSEN_Pos              (12U)
11181  #define RCC_AHB2ENR_OTGFSEN_Msk              (0x1UL << RCC_AHB2ENR_OTGFSEN_Pos) /*!< 0x00001000 */
11182  #define RCC_AHB2ENR_OTGFSEN                  RCC_AHB2ENR_OTGFSEN_Msk
11183  #define RCC_AHB2ENR_ADCEN_Pos                (13U)
11184  #define RCC_AHB2ENR_ADCEN_Msk                (0x1UL << RCC_AHB2ENR_ADCEN_Pos)  /*!< 0x00002000 */
11185  #define RCC_AHB2ENR_ADCEN                    RCC_AHB2ENR_ADCEN_Msk
11186  #define RCC_AHB2ENR_RNGEN_Pos                (18U)
11187  #define RCC_AHB2ENR_RNGEN_Msk                (0x1UL << RCC_AHB2ENR_RNGEN_Pos)  /*!< 0x00040000 */
11188  #define RCC_AHB2ENR_RNGEN                    RCC_AHB2ENR_RNGEN_Msk
11189  
11190  /********************  Bit definition for RCC_AHB3ENR register  ***************/
11191  #define RCC_AHB3ENR_FMCEN_Pos                (0U)
11192  #define RCC_AHB3ENR_FMCEN_Msk                (0x1UL << RCC_AHB3ENR_FMCEN_Pos)  /*!< 0x00000001 */
11193  #define RCC_AHB3ENR_FMCEN                    RCC_AHB3ENR_FMCEN_Msk
11194  #define RCC_AHB3ENR_QSPIEN_Pos               (8U)
11195  #define RCC_AHB3ENR_QSPIEN_Msk               (0x1UL << RCC_AHB3ENR_QSPIEN_Pos) /*!< 0x00000100 */
11196  #define RCC_AHB3ENR_QSPIEN                   RCC_AHB3ENR_QSPIEN_Msk
11197  
11198  /********************  Bit definition for RCC_APB1ENR1 register  ***************/
11199  #define RCC_APB1ENR1_TIM2EN_Pos              (0U)
11200  #define RCC_APB1ENR1_TIM2EN_Msk              (0x1UL << RCC_APB1ENR1_TIM2EN_Pos) /*!< 0x00000001 */
11201  #define RCC_APB1ENR1_TIM2EN                  RCC_APB1ENR1_TIM2EN_Msk
11202  #define RCC_APB1ENR1_TIM3EN_Pos              (1U)
11203  #define RCC_APB1ENR1_TIM3EN_Msk              (0x1UL << RCC_APB1ENR1_TIM3EN_Pos) /*!< 0x00000002 */
11204  #define RCC_APB1ENR1_TIM3EN                  RCC_APB1ENR1_TIM3EN_Msk
11205  #define RCC_APB1ENR1_TIM4EN_Pos              (2U)
11206  #define RCC_APB1ENR1_TIM4EN_Msk              (0x1UL << RCC_APB1ENR1_TIM4EN_Pos) /*!< 0x00000004 */
11207  #define RCC_APB1ENR1_TIM4EN                  RCC_APB1ENR1_TIM4EN_Msk
11208  #define RCC_APB1ENR1_TIM5EN_Pos              (3U)
11209  #define RCC_APB1ENR1_TIM5EN_Msk              (0x1UL << RCC_APB1ENR1_TIM5EN_Pos) /*!< 0x00000008 */
11210  #define RCC_APB1ENR1_TIM5EN                  RCC_APB1ENR1_TIM5EN_Msk
11211  #define RCC_APB1ENR1_TIM6EN_Pos              (4U)
11212  #define RCC_APB1ENR1_TIM6EN_Msk              (0x1UL << RCC_APB1ENR1_TIM6EN_Pos) /*!< 0x00000010 */
11213  #define RCC_APB1ENR1_TIM6EN                  RCC_APB1ENR1_TIM6EN_Msk
11214  #define RCC_APB1ENR1_TIM7EN_Pos              (5U)
11215  #define RCC_APB1ENR1_TIM7EN_Msk              (0x1UL << RCC_APB1ENR1_TIM7EN_Pos) /*!< 0x00000020 */
11216  #define RCC_APB1ENR1_TIM7EN                  RCC_APB1ENR1_TIM7EN_Msk
11217  #define RCC_APB1ENR1_LCDEN_Pos               (9U)
11218  #define RCC_APB1ENR1_LCDEN_Msk               (0x1UL << RCC_APB1ENR1_LCDEN_Pos) /*!< 0x00000200 */
11219  #define RCC_APB1ENR1_LCDEN                   RCC_APB1ENR1_LCDEN_Msk
11220  #define RCC_APB1ENR1_WWDGEN_Pos              (11U)
11221  #define RCC_APB1ENR1_WWDGEN_Msk              (0x1UL << RCC_APB1ENR1_WWDGEN_Pos) /*!< 0x00000800 */
11222  #define RCC_APB1ENR1_WWDGEN                  RCC_APB1ENR1_WWDGEN_Msk
11223  #define RCC_APB1ENR1_SPI2EN_Pos              (14U)
11224  #define RCC_APB1ENR1_SPI2EN_Msk              (0x1UL << RCC_APB1ENR1_SPI2EN_Pos) /*!< 0x00004000 */
11225  #define RCC_APB1ENR1_SPI2EN                  RCC_APB1ENR1_SPI2EN_Msk
11226  #define RCC_APB1ENR1_SPI3EN_Pos              (15U)
11227  #define RCC_APB1ENR1_SPI3EN_Msk              (0x1UL << RCC_APB1ENR1_SPI3EN_Pos) /*!< 0x00008000 */
11228  #define RCC_APB1ENR1_SPI3EN                  RCC_APB1ENR1_SPI3EN_Msk
11229  #define RCC_APB1ENR1_USART2EN_Pos            (17U)
11230  #define RCC_APB1ENR1_USART2EN_Msk            (0x1UL << RCC_APB1ENR1_USART2EN_Pos) /*!< 0x00020000 */
11231  #define RCC_APB1ENR1_USART2EN                RCC_APB1ENR1_USART2EN_Msk
11232  #define RCC_APB1ENR1_USART3EN_Pos            (18U)
11233  #define RCC_APB1ENR1_USART3EN_Msk            (0x1UL << RCC_APB1ENR1_USART3EN_Pos) /*!< 0x00040000 */
11234  #define RCC_APB1ENR1_USART3EN                RCC_APB1ENR1_USART3EN_Msk
11235  #define RCC_APB1ENR1_UART4EN_Pos             (19U)
11236  #define RCC_APB1ENR1_UART4EN_Msk             (0x1UL << RCC_APB1ENR1_UART4EN_Pos) /*!< 0x00080000 */
11237  #define RCC_APB1ENR1_UART4EN                 RCC_APB1ENR1_UART4EN_Msk
11238  #define RCC_APB1ENR1_UART5EN_Pos             (20U)
11239  #define RCC_APB1ENR1_UART5EN_Msk             (0x1UL << RCC_APB1ENR1_UART5EN_Pos) /*!< 0x00100000 */
11240  #define RCC_APB1ENR1_UART5EN                 RCC_APB1ENR1_UART5EN_Msk
11241  #define RCC_APB1ENR1_I2C1EN_Pos              (21U)
11242  #define RCC_APB1ENR1_I2C1EN_Msk              (0x1UL << RCC_APB1ENR1_I2C1EN_Pos) /*!< 0x00200000 */
11243  #define RCC_APB1ENR1_I2C1EN                  RCC_APB1ENR1_I2C1EN_Msk
11244  #define RCC_APB1ENR1_I2C2EN_Pos              (22U)
11245  #define RCC_APB1ENR1_I2C2EN_Msk              (0x1UL << RCC_APB1ENR1_I2C2EN_Pos) /*!< 0x00400000 */
11246  #define RCC_APB1ENR1_I2C2EN                  RCC_APB1ENR1_I2C2EN_Msk
11247  #define RCC_APB1ENR1_I2C3EN_Pos              (23U)
11248  #define RCC_APB1ENR1_I2C3EN_Msk              (0x1UL << RCC_APB1ENR1_I2C3EN_Pos) /*!< 0x00800000 */
11249  #define RCC_APB1ENR1_I2C3EN                  RCC_APB1ENR1_I2C3EN_Msk
11250  #define RCC_APB1ENR1_CAN1EN_Pos              (25U)
11251  #define RCC_APB1ENR1_CAN1EN_Msk              (0x1UL << RCC_APB1ENR1_CAN1EN_Pos) /*!< 0x02000000 */
11252  #define RCC_APB1ENR1_CAN1EN                  RCC_APB1ENR1_CAN1EN_Msk
11253  #define RCC_APB1ENR1_PWREN_Pos               (28U)
11254  #define RCC_APB1ENR1_PWREN_Msk               (0x1UL << RCC_APB1ENR1_PWREN_Pos) /*!< 0x10000000 */
11255  #define RCC_APB1ENR1_PWREN                   RCC_APB1ENR1_PWREN_Msk
11256  #define RCC_APB1ENR1_DAC1EN_Pos              (29U)
11257  #define RCC_APB1ENR1_DAC1EN_Msk              (0x1UL << RCC_APB1ENR1_DAC1EN_Pos) /*!< 0x20000000 */
11258  #define RCC_APB1ENR1_DAC1EN                  RCC_APB1ENR1_DAC1EN_Msk
11259  #define RCC_APB1ENR1_OPAMPEN_Pos             (30U)
11260  #define RCC_APB1ENR1_OPAMPEN_Msk             (0x1UL << RCC_APB1ENR1_OPAMPEN_Pos) /*!< 0x40000000 */
11261  #define RCC_APB1ENR1_OPAMPEN                 RCC_APB1ENR1_OPAMPEN_Msk
11262  #define RCC_APB1ENR1_LPTIM1EN_Pos            (31U)
11263  #define RCC_APB1ENR1_LPTIM1EN_Msk            (0x1UL << RCC_APB1ENR1_LPTIM1EN_Pos) /*!< 0x80000000 */
11264  #define RCC_APB1ENR1_LPTIM1EN                RCC_APB1ENR1_LPTIM1EN_Msk
11265  
11266  /********************  Bit definition for RCC_APB1RSTR2 register  **************/
11267  #define RCC_APB1ENR2_LPUART1EN_Pos           (0U)
11268  #define RCC_APB1ENR2_LPUART1EN_Msk           (0x1UL << RCC_APB1ENR2_LPUART1EN_Pos) /*!< 0x00000001 */
11269  #define RCC_APB1ENR2_LPUART1EN               RCC_APB1ENR2_LPUART1EN_Msk
11270  #define RCC_APB1ENR2_SWPMI1EN_Pos            (2U)
11271  #define RCC_APB1ENR2_SWPMI1EN_Msk            (0x1UL << RCC_APB1ENR2_SWPMI1EN_Pos) /*!< 0x00000004 */
11272  #define RCC_APB1ENR2_SWPMI1EN                RCC_APB1ENR2_SWPMI1EN_Msk
11273  #define RCC_APB1ENR2_LPTIM2EN_Pos            (5U)
11274  #define RCC_APB1ENR2_LPTIM2EN_Msk            (0x1UL << RCC_APB1ENR2_LPTIM2EN_Pos) /*!< 0x00000020 */
11275  #define RCC_APB1ENR2_LPTIM2EN                RCC_APB1ENR2_LPTIM2EN_Msk
11276  
11277  /********************  Bit definition for RCC_APB2ENR register  ***************/
11278  #define RCC_APB2ENR_SYSCFGEN_Pos             (0U)
11279  #define RCC_APB2ENR_SYSCFGEN_Msk             (0x1UL << RCC_APB2ENR_SYSCFGEN_Pos) /*!< 0x00000001 */
11280  #define RCC_APB2ENR_SYSCFGEN                 RCC_APB2ENR_SYSCFGEN_Msk
11281  #define RCC_APB2ENR_FWEN_Pos                 (7U)
11282  #define RCC_APB2ENR_FWEN_Msk                 (0x1UL << RCC_APB2ENR_FWEN_Pos)   /*!< 0x00000080 */
11283  #define RCC_APB2ENR_FWEN                     RCC_APB2ENR_FWEN_Msk
11284  #define RCC_APB2ENR_SDMMC1EN_Pos             (10U)
11285  #define RCC_APB2ENR_SDMMC1EN_Msk             (0x1UL << RCC_APB2ENR_SDMMC1EN_Pos) /*!< 0x00000400 */
11286  #define RCC_APB2ENR_SDMMC1EN                 RCC_APB2ENR_SDMMC1EN_Msk
11287  #define RCC_APB2ENR_TIM1EN_Pos               (11U)
11288  #define RCC_APB2ENR_TIM1EN_Msk               (0x1UL << RCC_APB2ENR_TIM1EN_Pos) /*!< 0x00000800 */
11289  #define RCC_APB2ENR_TIM1EN                   RCC_APB2ENR_TIM1EN_Msk
11290  #define RCC_APB2ENR_SPI1EN_Pos               (12U)
11291  #define RCC_APB2ENR_SPI1EN_Msk               (0x1UL << RCC_APB2ENR_SPI1EN_Pos) /*!< 0x00001000 */
11292  #define RCC_APB2ENR_SPI1EN                   RCC_APB2ENR_SPI1EN_Msk
11293  #define RCC_APB2ENR_TIM8EN_Pos               (13U)
11294  #define RCC_APB2ENR_TIM8EN_Msk               (0x1UL << RCC_APB2ENR_TIM8EN_Pos) /*!< 0x00002000 */
11295  #define RCC_APB2ENR_TIM8EN                   RCC_APB2ENR_TIM8EN_Msk
11296  #define RCC_APB2ENR_USART1EN_Pos             (14U)
11297  #define RCC_APB2ENR_USART1EN_Msk             (0x1UL << RCC_APB2ENR_USART1EN_Pos) /*!< 0x00004000 */
11298  #define RCC_APB2ENR_USART1EN                 RCC_APB2ENR_USART1EN_Msk
11299  #define RCC_APB2ENR_TIM15EN_Pos              (16U)
11300  #define RCC_APB2ENR_TIM15EN_Msk              (0x1UL << RCC_APB2ENR_TIM15EN_Pos) /*!< 0x00010000 */
11301  #define RCC_APB2ENR_TIM15EN                  RCC_APB2ENR_TIM15EN_Msk
11302  #define RCC_APB2ENR_TIM16EN_Pos              (17U)
11303  #define RCC_APB2ENR_TIM16EN_Msk              (0x1UL << RCC_APB2ENR_TIM16EN_Pos) /*!< 0x00020000 */
11304  #define RCC_APB2ENR_TIM16EN                  RCC_APB2ENR_TIM16EN_Msk
11305  #define RCC_APB2ENR_TIM17EN_Pos              (18U)
11306  #define RCC_APB2ENR_TIM17EN_Msk              (0x1UL << RCC_APB2ENR_TIM17EN_Pos) /*!< 0x00040000 */
11307  #define RCC_APB2ENR_TIM17EN                  RCC_APB2ENR_TIM17EN_Msk
11308  #define RCC_APB2ENR_SAI1EN_Pos               (21U)
11309  #define RCC_APB2ENR_SAI1EN_Msk               (0x1UL << RCC_APB2ENR_SAI1EN_Pos) /*!< 0x00200000 */
11310  #define RCC_APB2ENR_SAI1EN                   RCC_APB2ENR_SAI1EN_Msk
11311  #define RCC_APB2ENR_SAI2EN_Pos               (22U)
11312  #define RCC_APB2ENR_SAI2EN_Msk               (0x1UL << RCC_APB2ENR_SAI2EN_Pos) /*!< 0x00400000 */
11313  #define RCC_APB2ENR_SAI2EN                   RCC_APB2ENR_SAI2EN_Msk
11314  #define RCC_APB2ENR_DFSDM1EN_Pos             (24U)
11315  #define RCC_APB2ENR_DFSDM1EN_Msk             (0x1UL << RCC_APB2ENR_DFSDM1EN_Pos) /*!< 0x01000000 */
11316  #define RCC_APB2ENR_DFSDM1EN                 RCC_APB2ENR_DFSDM1EN_Msk
11317  
11318  /********************  Bit definition for RCC_AHB1SMENR register  ***************/
11319  #define RCC_AHB1SMENR_DMA1SMEN_Pos           (0U)
11320  #define RCC_AHB1SMENR_DMA1SMEN_Msk           (0x1UL << RCC_AHB1SMENR_DMA1SMEN_Pos) /*!< 0x00000001 */
11321  #define RCC_AHB1SMENR_DMA1SMEN               RCC_AHB1SMENR_DMA1SMEN_Msk
11322  #define RCC_AHB1SMENR_DMA2SMEN_Pos           (1U)
11323  #define RCC_AHB1SMENR_DMA2SMEN_Msk           (0x1UL << RCC_AHB1SMENR_DMA2SMEN_Pos) /*!< 0x00000002 */
11324  #define RCC_AHB1SMENR_DMA2SMEN               RCC_AHB1SMENR_DMA2SMEN_Msk
11325  #define RCC_AHB1SMENR_FLASHSMEN_Pos          (8U)
11326  #define RCC_AHB1SMENR_FLASHSMEN_Msk          (0x1UL << RCC_AHB1SMENR_FLASHSMEN_Pos) /*!< 0x00000100 */
11327  #define RCC_AHB1SMENR_FLASHSMEN              RCC_AHB1SMENR_FLASHSMEN_Msk
11328  #define RCC_AHB1SMENR_SRAM1SMEN_Pos          (9U)
11329  #define RCC_AHB1SMENR_SRAM1SMEN_Msk          (0x1UL << RCC_AHB1SMENR_SRAM1SMEN_Pos) /*!< 0x00000200 */
11330  #define RCC_AHB1SMENR_SRAM1SMEN              RCC_AHB1SMENR_SRAM1SMEN_Msk
11331  #define RCC_AHB1SMENR_CRCSMEN_Pos            (12U)
11332  #define RCC_AHB1SMENR_CRCSMEN_Msk            (0x1UL << RCC_AHB1SMENR_CRCSMEN_Pos) /*!< 0x00001000 */
11333  #define RCC_AHB1SMENR_CRCSMEN                RCC_AHB1SMENR_CRCSMEN_Msk
11334  #define RCC_AHB1SMENR_TSCSMEN_Pos            (16U)
11335  #define RCC_AHB1SMENR_TSCSMEN_Msk            (0x1UL << RCC_AHB1SMENR_TSCSMEN_Pos) /*!< 0x00010000 */
11336  #define RCC_AHB1SMENR_TSCSMEN                RCC_AHB1SMENR_TSCSMEN_Msk
11337  
11338  /********************  Bit definition for RCC_AHB2SMENR register  *************/
11339  #define RCC_AHB2SMENR_GPIOASMEN_Pos          (0U)
11340  #define RCC_AHB2SMENR_GPIOASMEN_Msk          (0x1UL << RCC_AHB2SMENR_GPIOASMEN_Pos) /*!< 0x00000001 */
11341  #define RCC_AHB2SMENR_GPIOASMEN              RCC_AHB2SMENR_GPIOASMEN_Msk
11342  #define RCC_AHB2SMENR_GPIOBSMEN_Pos          (1U)
11343  #define RCC_AHB2SMENR_GPIOBSMEN_Msk          (0x1UL << RCC_AHB2SMENR_GPIOBSMEN_Pos) /*!< 0x00000002 */
11344  #define RCC_AHB2SMENR_GPIOBSMEN              RCC_AHB2SMENR_GPIOBSMEN_Msk
11345  #define RCC_AHB2SMENR_GPIOCSMEN_Pos          (2U)
11346  #define RCC_AHB2SMENR_GPIOCSMEN_Msk          (0x1UL << RCC_AHB2SMENR_GPIOCSMEN_Pos) /*!< 0x00000004 */
11347  #define RCC_AHB2SMENR_GPIOCSMEN              RCC_AHB2SMENR_GPIOCSMEN_Msk
11348  #define RCC_AHB2SMENR_GPIODSMEN_Pos          (3U)
11349  #define RCC_AHB2SMENR_GPIODSMEN_Msk          (0x1UL << RCC_AHB2SMENR_GPIODSMEN_Pos) /*!< 0x00000008 */
11350  #define RCC_AHB2SMENR_GPIODSMEN              RCC_AHB2SMENR_GPIODSMEN_Msk
11351  #define RCC_AHB2SMENR_GPIOESMEN_Pos          (4U)
11352  #define RCC_AHB2SMENR_GPIOESMEN_Msk          (0x1UL << RCC_AHB2SMENR_GPIOESMEN_Pos) /*!< 0x00000010 */
11353  #define RCC_AHB2SMENR_GPIOESMEN              RCC_AHB2SMENR_GPIOESMEN_Msk
11354  #define RCC_AHB2SMENR_GPIOFSMEN_Pos          (5U)
11355  #define RCC_AHB2SMENR_GPIOFSMEN_Msk          (0x1UL << RCC_AHB2SMENR_GPIOFSMEN_Pos) /*!< 0x00000020 */
11356  #define RCC_AHB2SMENR_GPIOFSMEN              RCC_AHB2SMENR_GPIOFSMEN_Msk
11357  #define RCC_AHB2SMENR_GPIOGSMEN_Pos          (6U)
11358  #define RCC_AHB2SMENR_GPIOGSMEN_Msk          (0x1UL << RCC_AHB2SMENR_GPIOGSMEN_Pos) /*!< 0x00000040 */
11359  #define RCC_AHB2SMENR_GPIOGSMEN              RCC_AHB2SMENR_GPIOGSMEN_Msk
11360  #define RCC_AHB2SMENR_GPIOHSMEN_Pos          (7U)
11361  #define RCC_AHB2SMENR_GPIOHSMEN_Msk          (0x1UL << RCC_AHB2SMENR_GPIOHSMEN_Pos) /*!< 0x00000080 */
11362  #define RCC_AHB2SMENR_GPIOHSMEN              RCC_AHB2SMENR_GPIOHSMEN_Msk
11363  #define RCC_AHB2SMENR_SRAM2SMEN_Pos          (9U)
11364  #define RCC_AHB2SMENR_SRAM2SMEN_Msk          (0x1UL << RCC_AHB2SMENR_SRAM2SMEN_Pos) /*!< 0x00000200 */
11365  #define RCC_AHB2SMENR_SRAM2SMEN              RCC_AHB2SMENR_SRAM2SMEN_Msk
11366  #define RCC_AHB2SMENR_OTGFSSMEN_Pos          (12U)
11367  #define RCC_AHB2SMENR_OTGFSSMEN_Msk          (0x1UL << RCC_AHB2SMENR_OTGFSSMEN_Pos) /*!< 0x00001000 */
11368  #define RCC_AHB2SMENR_OTGFSSMEN              RCC_AHB2SMENR_OTGFSSMEN_Msk
11369  #define RCC_AHB2SMENR_ADCSMEN_Pos            (13U)
11370  #define RCC_AHB2SMENR_ADCSMEN_Msk            (0x1UL << RCC_AHB2SMENR_ADCSMEN_Pos) /*!< 0x00002000 */
11371  #define RCC_AHB2SMENR_ADCSMEN                RCC_AHB2SMENR_ADCSMEN_Msk
11372  #define RCC_AHB2SMENR_RNGSMEN_Pos            (18U)
11373  #define RCC_AHB2SMENR_RNGSMEN_Msk            (0x1UL << RCC_AHB2SMENR_RNGSMEN_Pos) /*!< 0x00040000 */
11374  #define RCC_AHB2SMENR_RNGSMEN                RCC_AHB2SMENR_RNGSMEN_Msk
11375  
11376  /********************  Bit definition for RCC_AHB3SMENR register  *************/
11377  #define RCC_AHB3SMENR_FMCSMEN_Pos            (0U)
11378  #define RCC_AHB3SMENR_FMCSMEN_Msk            (0x1UL << RCC_AHB3SMENR_FMCSMEN_Pos) /*!< 0x00000001 */
11379  #define RCC_AHB3SMENR_FMCSMEN                RCC_AHB3SMENR_FMCSMEN_Msk
11380  #define RCC_AHB3SMENR_QSPISMEN_Pos           (8U)
11381  #define RCC_AHB3SMENR_QSPISMEN_Msk           (0x1UL << RCC_AHB3SMENR_QSPISMEN_Pos) /*!< 0x00000100 */
11382  #define RCC_AHB3SMENR_QSPISMEN               RCC_AHB3SMENR_QSPISMEN_Msk
11383  
11384  /********************  Bit definition for RCC_APB1SMENR1 register  *************/
11385  #define RCC_APB1SMENR1_TIM2SMEN_Pos          (0U)
11386  #define RCC_APB1SMENR1_TIM2SMEN_Msk          (0x1UL << RCC_APB1SMENR1_TIM2SMEN_Pos) /*!< 0x00000001 */
11387  #define RCC_APB1SMENR1_TIM2SMEN              RCC_APB1SMENR1_TIM2SMEN_Msk
11388  #define RCC_APB1SMENR1_TIM3SMEN_Pos          (1U)
11389  #define RCC_APB1SMENR1_TIM3SMEN_Msk          (0x1UL << RCC_APB1SMENR1_TIM3SMEN_Pos) /*!< 0x00000002 */
11390  #define RCC_APB1SMENR1_TIM3SMEN              RCC_APB1SMENR1_TIM3SMEN_Msk
11391  #define RCC_APB1SMENR1_TIM4SMEN_Pos          (2U)
11392  #define RCC_APB1SMENR1_TIM4SMEN_Msk          (0x1UL << RCC_APB1SMENR1_TIM4SMEN_Pos) /*!< 0x00000004 */
11393  #define RCC_APB1SMENR1_TIM4SMEN              RCC_APB1SMENR1_TIM4SMEN_Msk
11394  #define RCC_APB1SMENR1_TIM5SMEN_Pos          (3U)
11395  #define RCC_APB1SMENR1_TIM5SMEN_Msk          (0x1UL << RCC_APB1SMENR1_TIM5SMEN_Pos) /*!< 0x00000008 */
11396  #define RCC_APB1SMENR1_TIM5SMEN              RCC_APB1SMENR1_TIM5SMEN_Msk
11397  #define RCC_APB1SMENR1_TIM6SMEN_Pos          (4U)
11398  #define RCC_APB1SMENR1_TIM6SMEN_Msk          (0x1UL << RCC_APB1SMENR1_TIM6SMEN_Pos) /*!< 0x00000010 */
11399  #define RCC_APB1SMENR1_TIM6SMEN              RCC_APB1SMENR1_TIM6SMEN_Msk
11400  #define RCC_APB1SMENR1_TIM7SMEN_Pos          (5U)
11401  #define RCC_APB1SMENR1_TIM7SMEN_Msk          (0x1UL << RCC_APB1SMENR1_TIM7SMEN_Pos) /*!< 0x00000020 */
11402  #define RCC_APB1SMENR1_TIM7SMEN              RCC_APB1SMENR1_TIM7SMEN_Msk
11403  #define RCC_APB1SMENR1_LCDSMEN_Pos           (9U)
11404  #define RCC_APB1SMENR1_LCDSMEN_Msk           (0x1UL << RCC_APB1SMENR1_LCDSMEN_Pos) /*!< 0x00000200 */
11405  #define RCC_APB1SMENR1_LCDSMEN               RCC_APB1SMENR1_LCDSMEN_Msk
11406  #define RCC_APB1SMENR1_WWDGSMEN_Pos          (11U)
11407  #define RCC_APB1SMENR1_WWDGSMEN_Msk          (0x1UL << RCC_APB1SMENR1_WWDGSMEN_Pos) /*!< 0x00000800 */
11408  #define RCC_APB1SMENR1_WWDGSMEN              RCC_APB1SMENR1_WWDGSMEN_Msk
11409  #define RCC_APB1SMENR1_SPI2SMEN_Pos          (14U)
11410  #define RCC_APB1SMENR1_SPI2SMEN_Msk          (0x1UL << RCC_APB1SMENR1_SPI2SMEN_Pos) /*!< 0x00004000 */
11411  #define RCC_APB1SMENR1_SPI2SMEN              RCC_APB1SMENR1_SPI2SMEN_Msk
11412  #define RCC_APB1SMENR1_SPI3SMEN_Pos          (15U)
11413  #define RCC_APB1SMENR1_SPI3SMEN_Msk          (0x1UL << RCC_APB1SMENR1_SPI3SMEN_Pos) /*!< 0x00008000 */
11414  #define RCC_APB1SMENR1_SPI3SMEN              RCC_APB1SMENR1_SPI3SMEN_Msk
11415  #define RCC_APB1SMENR1_USART2SMEN_Pos        (17U)
11416  #define RCC_APB1SMENR1_USART2SMEN_Msk        (0x1UL << RCC_APB1SMENR1_USART2SMEN_Pos) /*!< 0x00020000 */
11417  #define RCC_APB1SMENR1_USART2SMEN            RCC_APB1SMENR1_USART2SMEN_Msk
11418  #define RCC_APB1SMENR1_USART3SMEN_Pos        (18U)
11419  #define RCC_APB1SMENR1_USART3SMEN_Msk        (0x1UL << RCC_APB1SMENR1_USART3SMEN_Pos) /*!< 0x00040000 */
11420  #define RCC_APB1SMENR1_USART3SMEN            RCC_APB1SMENR1_USART3SMEN_Msk
11421  #define RCC_APB1SMENR1_UART4SMEN_Pos         (19U)
11422  #define RCC_APB1SMENR1_UART4SMEN_Msk         (0x1UL << RCC_APB1SMENR1_UART4SMEN_Pos) /*!< 0x00080000 */
11423  #define RCC_APB1SMENR1_UART4SMEN             RCC_APB1SMENR1_UART4SMEN_Msk
11424  #define RCC_APB1SMENR1_UART5SMEN_Pos         (20U)
11425  #define RCC_APB1SMENR1_UART5SMEN_Msk         (0x1UL << RCC_APB1SMENR1_UART5SMEN_Pos) /*!< 0x00100000 */
11426  #define RCC_APB1SMENR1_UART5SMEN             RCC_APB1SMENR1_UART5SMEN_Msk
11427  #define RCC_APB1SMENR1_I2C1SMEN_Pos          (21U)
11428  #define RCC_APB1SMENR1_I2C1SMEN_Msk          (0x1UL << RCC_APB1SMENR1_I2C1SMEN_Pos) /*!< 0x00200000 */
11429  #define RCC_APB1SMENR1_I2C1SMEN              RCC_APB1SMENR1_I2C1SMEN_Msk
11430  #define RCC_APB1SMENR1_I2C2SMEN_Pos          (22U)
11431  #define RCC_APB1SMENR1_I2C2SMEN_Msk          (0x1UL << RCC_APB1SMENR1_I2C2SMEN_Pos) /*!< 0x00400000 */
11432  #define RCC_APB1SMENR1_I2C2SMEN              RCC_APB1SMENR1_I2C2SMEN_Msk
11433  #define RCC_APB1SMENR1_I2C3SMEN_Pos          (23U)
11434  #define RCC_APB1SMENR1_I2C3SMEN_Msk          (0x1UL << RCC_APB1SMENR1_I2C3SMEN_Pos) /*!< 0x00800000 */
11435  #define RCC_APB1SMENR1_I2C3SMEN              RCC_APB1SMENR1_I2C3SMEN_Msk
11436  #define RCC_APB1SMENR1_CAN1SMEN_Pos          (25U)
11437  #define RCC_APB1SMENR1_CAN1SMEN_Msk          (0x1UL << RCC_APB1SMENR1_CAN1SMEN_Pos) /*!< 0x02000000 */
11438  #define RCC_APB1SMENR1_CAN1SMEN              RCC_APB1SMENR1_CAN1SMEN_Msk
11439  #define RCC_APB1SMENR1_PWRSMEN_Pos           (28U)
11440  #define RCC_APB1SMENR1_PWRSMEN_Msk           (0x1UL << RCC_APB1SMENR1_PWRSMEN_Pos) /*!< 0x10000000 */
11441  #define RCC_APB1SMENR1_PWRSMEN               RCC_APB1SMENR1_PWRSMEN_Msk
11442  #define RCC_APB1SMENR1_DAC1SMEN_Pos          (29U)
11443  #define RCC_APB1SMENR1_DAC1SMEN_Msk          (0x1UL << RCC_APB1SMENR1_DAC1SMEN_Pos) /*!< 0x20000000 */
11444  #define RCC_APB1SMENR1_DAC1SMEN              RCC_APB1SMENR1_DAC1SMEN_Msk
11445  #define RCC_APB1SMENR1_OPAMPSMEN_Pos         (30U)
11446  #define RCC_APB1SMENR1_OPAMPSMEN_Msk         (0x1UL << RCC_APB1SMENR1_OPAMPSMEN_Pos) /*!< 0x40000000 */
11447  #define RCC_APB1SMENR1_OPAMPSMEN             RCC_APB1SMENR1_OPAMPSMEN_Msk
11448  #define RCC_APB1SMENR1_LPTIM1SMEN_Pos        (31U)
11449  #define RCC_APB1SMENR1_LPTIM1SMEN_Msk        (0x1UL << RCC_APB1SMENR1_LPTIM1SMEN_Pos) /*!< 0x80000000 */
11450  #define RCC_APB1SMENR1_LPTIM1SMEN            RCC_APB1SMENR1_LPTIM1SMEN_Msk
11451  
11452  /********************  Bit definition for RCC_APB1SMENR2 register  *************/
11453  #define RCC_APB1SMENR2_LPUART1SMEN_Pos       (0U)
11454  #define RCC_APB1SMENR2_LPUART1SMEN_Msk       (0x1UL << RCC_APB1SMENR2_LPUART1SMEN_Pos) /*!< 0x00000001 */
11455  #define RCC_APB1SMENR2_LPUART1SMEN           RCC_APB1SMENR2_LPUART1SMEN_Msk
11456  #define RCC_APB1SMENR2_SWPMI1SMEN_Pos        (2U)
11457  #define RCC_APB1SMENR2_SWPMI1SMEN_Msk        (0x1UL << RCC_APB1SMENR2_SWPMI1SMEN_Pos) /*!< 0x00000004 */
11458  #define RCC_APB1SMENR2_SWPMI1SMEN            RCC_APB1SMENR2_SWPMI1SMEN_Msk
11459  #define RCC_APB1SMENR2_LPTIM2SMEN_Pos        (5U)
11460  #define RCC_APB1SMENR2_LPTIM2SMEN_Msk        (0x1UL << RCC_APB1SMENR2_LPTIM2SMEN_Pos) /*!< 0x00000020 */
11461  #define RCC_APB1SMENR2_LPTIM2SMEN            RCC_APB1SMENR2_LPTIM2SMEN_Msk
11462  
11463  /********************  Bit definition for RCC_APB2SMENR register  *************/
11464  #define RCC_APB2SMENR_SYSCFGSMEN_Pos         (0U)
11465  #define RCC_APB2SMENR_SYSCFGSMEN_Msk         (0x1UL << RCC_APB2SMENR_SYSCFGSMEN_Pos) /*!< 0x00000001 */
11466  #define RCC_APB2SMENR_SYSCFGSMEN             RCC_APB2SMENR_SYSCFGSMEN_Msk
11467  #define RCC_APB2SMENR_SDMMC1SMEN_Pos         (10U)
11468  #define RCC_APB2SMENR_SDMMC1SMEN_Msk         (0x1UL << RCC_APB2SMENR_SDMMC1SMEN_Pos) /*!< 0x00000400 */
11469  #define RCC_APB2SMENR_SDMMC1SMEN             RCC_APB2SMENR_SDMMC1SMEN_Msk
11470  #define RCC_APB2SMENR_TIM1SMEN_Pos           (11U)
11471  #define RCC_APB2SMENR_TIM1SMEN_Msk           (0x1UL << RCC_APB2SMENR_TIM1SMEN_Pos) /*!< 0x00000800 */
11472  #define RCC_APB2SMENR_TIM1SMEN               RCC_APB2SMENR_TIM1SMEN_Msk
11473  #define RCC_APB2SMENR_SPI1SMEN_Pos           (12U)
11474  #define RCC_APB2SMENR_SPI1SMEN_Msk           (0x1UL << RCC_APB2SMENR_SPI1SMEN_Pos) /*!< 0x00001000 */
11475  #define RCC_APB2SMENR_SPI1SMEN               RCC_APB2SMENR_SPI1SMEN_Msk
11476  #define RCC_APB2SMENR_TIM8SMEN_Pos           (13U)
11477  #define RCC_APB2SMENR_TIM8SMEN_Msk           (0x1UL << RCC_APB2SMENR_TIM8SMEN_Pos) /*!< 0x00002000 */
11478  #define RCC_APB2SMENR_TIM8SMEN               RCC_APB2SMENR_TIM8SMEN_Msk
11479  #define RCC_APB2SMENR_USART1SMEN_Pos         (14U)
11480  #define RCC_APB2SMENR_USART1SMEN_Msk         (0x1UL << RCC_APB2SMENR_USART1SMEN_Pos) /*!< 0x00004000 */
11481  #define RCC_APB2SMENR_USART1SMEN             RCC_APB2SMENR_USART1SMEN_Msk
11482  #define RCC_APB2SMENR_TIM15SMEN_Pos          (16U)
11483  #define RCC_APB2SMENR_TIM15SMEN_Msk          (0x1UL << RCC_APB2SMENR_TIM15SMEN_Pos) /*!< 0x00010000 */
11484  #define RCC_APB2SMENR_TIM15SMEN              RCC_APB2SMENR_TIM15SMEN_Msk
11485  #define RCC_APB2SMENR_TIM16SMEN_Pos          (17U)
11486  #define RCC_APB2SMENR_TIM16SMEN_Msk          (0x1UL << RCC_APB2SMENR_TIM16SMEN_Pos) /*!< 0x00020000 */
11487  #define RCC_APB2SMENR_TIM16SMEN              RCC_APB2SMENR_TIM16SMEN_Msk
11488  #define RCC_APB2SMENR_TIM17SMEN_Pos          (18U)
11489  #define RCC_APB2SMENR_TIM17SMEN_Msk          (0x1UL << RCC_APB2SMENR_TIM17SMEN_Pos) /*!< 0x00040000 */
11490  #define RCC_APB2SMENR_TIM17SMEN              RCC_APB2SMENR_TIM17SMEN_Msk
11491  #define RCC_APB2SMENR_SAI1SMEN_Pos           (21U)
11492  #define RCC_APB2SMENR_SAI1SMEN_Msk           (0x1UL << RCC_APB2SMENR_SAI1SMEN_Pos) /*!< 0x00200000 */
11493  #define RCC_APB2SMENR_SAI1SMEN               RCC_APB2SMENR_SAI1SMEN_Msk
11494  #define RCC_APB2SMENR_SAI2SMEN_Pos           (22U)
11495  #define RCC_APB2SMENR_SAI2SMEN_Msk           (0x1UL << RCC_APB2SMENR_SAI2SMEN_Pos) /*!< 0x00400000 */
11496  #define RCC_APB2SMENR_SAI2SMEN               RCC_APB2SMENR_SAI2SMEN_Msk
11497  #define RCC_APB2SMENR_DFSDM1SMEN_Pos         (24U)
11498  #define RCC_APB2SMENR_DFSDM1SMEN_Msk         (0x1UL << RCC_APB2SMENR_DFSDM1SMEN_Pos) /*!< 0x01000000 */
11499  #define RCC_APB2SMENR_DFSDM1SMEN             RCC_APB2SMENR_DFSDM1SMEN_Msk
11500  
11501  /********************  Bit definition for RCC_CCIPR register  ******************/
11502  #define RCC_CCIPR_USART1SEL_Pos              (0U)
11503  #define RCC_CCIPR_USART1SEL_Msk              (0x3UL << RCC_CCIPR_USART1SEL_Pos) /*!< 0x00000003 */
11504  #define RCC_CCIPR_USART1SEL                  RCC_CCIPR_USART1SEL_Msk
11505  #define RCC_CCIPR_USART1SEL_0                (0x1UL << RCC_CCIPR_USART1SEL_Pos) /*!< 0x00000001 */
11506  #define RCC_CCIPR_USART1SEL_1                (0x2UL << RCC_CCIPR_USART1SEL_Pos) /*!< 0x00000002 */
11507  
11508  #define RCC_CCIPR_USART2SEL_Pos              (2U)
11509  #define RCC_CCIPR_USART2SEL_Msk              (0x3UL << RCC_CCIPR_USART2SEL_Pos) /*!< 0x0000000C */
11510  #define RCC_CCIPR_USART2SEL                  RCC_CCIPR_USART2SEL_Msk
11511  #define RCC_CCIPR_USART2SEL_0                (0x1UL << RCC_CCIPR_USART2SEL_Pos) /*!< 0x00000004 */
11512  #define RCC_CCIPR_USART2SEL_1                (0x2UL << RCC_CCIPR_USART2SEL_Pos) /*!< 0x00000008 */
11513  
11514  #define RCC_CCIPR_USART3SEL_Pos              (4U)
11515  #define RCC_CCIPR_USART3SEL_Msk              (0x3UL << RCC_CCIPR_USART3SEL_Pos) /*!< 0x00000030 */
11516  #define RCC_CCIPR_USART3SEL                  RCC_CCIPR_USART3SEL_Msk
11517  #define RCC_CCIPR_USART3SEL_0                (0x1UL << RCC_CCIPR_USART3SEL_Pos) /*!< 0x00000010 */
11518  #define RCC_CCIPR_USART3SEL_1                (0x2UL << RCC_CCIPR_USART3SEL_Pos) /*!< 0x00000020 */
11519  
11520  #define RCC_CCIPR_UART4SEL_Pos               (6U)
11521  #define RCC_CCIPR_UART4SEL_Msk               (0x3UL << RCC_CCIPR_UART4SEL_Pos) /*!< 0x000000C0 */
11522  #define RCC_CCIPR_UART4SEL                   RCC_CCIPR_UART4SEL_Msk
11523  #define RCC_CCIPR_UART4SEL_0                 (0x1UL << RCC_CCIPR_UART4SEL_Pos) /*!< 0x00000040 */
11524  #define RCC_CCIPR_UART4SEL_1                 (0x2UL << RCC_CCIPR_UART4SEL_Pos) /*!< 0x00000080 */
11525  
11526  #define RCC_CCIPR_UART5SEL_Pos               (8U)
11527  #define RCC_CCIPR_UART5SEL_Msk               (0x3UL << RCC_CCIPR_UART5SEL_Pos) /*!< 0x00000300 */
11528  #define RCC_CCIPR_UART5SEL                   RCC_CCIPR_UART5SEL_Msk
11529  #define RCC_CCIPR_UART5SEL_0                 (0x1UL << RCC_CCIPR_UART5SEL_Pos) /*!< 0x00000100 */
11530  #define RCC_CCIPR_UART5SEL_1                 (0x2UL << RCC_CCIPR_UART5SEL_Pos) /*!< 0x00000200 */
11531  
11532  #define RCC_CCIPR_LPUART1SEL_Pos             (10U)
11533  #define RCC_CCIPR_LPUART1SEL_Msk             (0x3UL << RCC_CCIPR_LPUART1SEL_Pos) /*!< 0x00000C00 */
11534  #define RCC_CCIPR_LPUART1SEL                 RCC_CCIPR_LPUART1SEL_Msk
11535  #define RCC_CCIPR_LPUART1SEL_0               (0x1UL << RCC_CCIPR_LPUART1SEL_Pos) /*!< 0x00000400 */
11536  #define RCC_CCIPR_LPUART1SEL_1               (0x2UL << RCC_CCIPR_LPUART1SEL_Pos) /*!< 0x00000800 */
11537  
11538  #define RCC_CCIPR_I2C1SEL_Pos                (12U)
11539  #define RCC_CCIPR_I2C1SEL_Msk                (0x3UL << RCC_CCIPR_I2C1SEL_Pos)  /*!< 0x00003000 */
11540  #define RCC_CCIPR_I2C1SEL                    RCC_CCIPR_I2C1SEL_Msk
11541  #define RCC_CCIPR_I2C1SEL_0                  (0x1UL << RCC_CCIPR_I2C1SEL_Pos)  /*!< 0x00001000 */
11542  #define RCC_CCIPR_I2C1SEL_1                  (0x2UL << RCC_CCIPR_I2C1SEL_Pos)  /*!< 0x00002000 */
11543  
11544  #define RCC_CCIPR_I2C2SEL_Pos                (14U)
11545  #define RCC_CCIPR_I2C2SEL_Msk                (0x3UL << RCC_CCIPR_I2C2SEL_Pos)  /*!< 0x0000C000 */
11546  #define RCC_CCIPR_I2C2SEL                    RCC_CCIPR_I2C2SEL_Msk
11547  #define RCC_CCIPR_I2C2SEL_0                  (0x1UL << RCC_CCIPR_I2C2SEL_Pos)  /*!< 0x00004000 */
11548  #define RCC_CCIPR_I2C2SEL_1                  (0x2UL << RCC_CCIPR_I2C2SEL_Pos)  /*!< 0x00008000 */
11549  
11550  #define RCC_CCIPR_I2C3SEL_Pos                (16U)
11551  #define RCC_CCIPR_I2C3SEL_Msk                (0x3UL << RCC_CCIPR_I2C3SEL_Pos)  /*!< 0x00030000 */
11552  #define RCC_CCIPR_I2C3SEL                    RCC_CCIPR_I2C3SEL_Msk
11553  #define RCC_CCIPR_I2C3SEL_0                  (0x1UL << RCC_CCIPR_I2C3SEL_Pos)  /*!< 0x00010000 */
11554  #define RCC_CCIPR_I2C3SEL_1                  (0x2UL << RCC_CCIPR_I2C3SEL_Pos)  /*!< 0x00020000 */
11555  
11556  #define RCC_CCIPR_LPTIM1SEL_Pos              (18U)
11557  #define RCC_CCIPR_LPTIM1SEL_Msk              (0x3UL << RCC_CCIPR_LPTIM1SEL_Pos) /*!< 0x000C0000 */
11558  #define RCC_CCIPR_LPTIM1SEL                  RCC_CCIPR_LPTIM1SEL_Msk
11559  #define RCC_CCIPR_LPTIM1SEL_0                (0x1UL << RCC_CCIPR_LPTIM1SEL_Pos) /*!< 0x00040000 */
11560  #define RCC_CCIPR_LPTIM1SEL_1                (0x2UL << RCC_CCIPR_LPTIM1SEL_Pos) /*!< 0x00080000 */
11561  
11562  #define RCC_CCIPR_LPTIM2SEL_Pos              (20U)
11563  #define RCC_CCIPR_LPTIM2SEL_Msk              (0x3UL << RCC_CCIPR_LPTIM2SEL_Pos) /*!< 0x00300000 */
11564  #define RCC_CCIPR_LPTIM2SEL                  RCC_CCIPR_LPTIM2SEL_Msk
11565  #define RCC_CCIPR_LPTIM2SEL_0                (0x1UL << RCC_CCIPR_LPTIM2SEL_Pos) /*!< 0x00100000 */
11566  #define RCC_CCIPR_LPTIM2SEL_1                (0x2UL << RCC_CCIPR_LPTIM2SEL_Pos) /*!< 0x00200000 */
11567  
11568  #define RCC_CCIPR_SAI1SEL_Pos                (22U)
11569  #define RCC_CCIPR_SAI1SEL_Msk                (0x3UL << RCC_CCIPR_SAI1SEL_Pos)  /*!< 0x00C00000 */
11570  #define RCC_CCIPR_SAI1SEL                    RCC_CCIPR_SAI1SEL_Msk
11571  #define RCC_CCIPR_SAI1SEL_0                  (0x1UL << RCC_CCIPR_SAI1SEL_Pos)  /*!< 0x00400000 */
11572  #define RCC_CCIPR_SAI1SEL_1                  (0x2UL << RCC_CCIPR_SAI1SEL_Pos)  /*!< 0x00800000 */
11573  
11574  #define RCC_CCIPR_SAI2SEL_Pos                (24U)
11575  #define RCC_CCIPR_SAI2SEL_Msk                (0x3UL << RCC_CCIPR_SAI2SEL_Pos)  /*!< 0x03000000 */
11576  #define RCC_CCIPR_SAI2SEL                    RCC_CCIPR_SAI2SEL_Msk
11577  #define RCC_CCIPR_SAI2SEL_0                  (0x1UL << RCC_CCIPR_SAI2SEL_Pos)  /*!< 0x01000000 */
11578  #define RCC_CCIPR_SAI2SEL_1                  (0x2UL << RCC_CCIPR_SAI2SEL_Pos)  /*!< 0x02000000 */
11579  
11580  #define RCC_CCIPR_CLK48SEL_Pos               (26U)
11581  #define RCC_CCIPR_CLK48SEL_Msk               (0x3UL << RCC_CCIPR_CLK48SEL_Pos) /*!< 0x0C000000 */
11582  #define RCC_CCIPR_CLK48SEL                   RCC_CCIPR_CLK48SEL_Msk
11583  #define RCC_CCIPR_CLK48SEL_0                 (0x1UL << RCC_CCIPR_CLK48SEL_Pos) /*!< 0x04000000 */
11584  #define RCC_CCIPR_CLK48SEL_1                 (0x2UL << RCC_CCIPR_CLK48SEL_Pos) /*!< 0x08000000 */
11585  
11586  #define RCC_CCIPR_ADCSEL_Pos                 (28U)
11587  #define RCC_CCIPR_ADCSEL_Msk                 (0x3UL << RCC_CCIPR_ADCSEL_Pos)   /*!< 0x30000000 */
11588  #define RCC_CCIPR_ADCSEL                     RCC_CCIPR_ADCSEL_Msk
11589  #define RCC_CCIPR_ADCSEL_0                   (0x1UL << RCC_CCIPR_ADCSEL_Pos)   /*!< 0x10000000 */
11590  #define RCC_CCIPR_ADCSEL_1                   (0x2UL << RCC_CCIPR_ADCSEL_Pos)   /*!< 0x20000000 */
11591  
11592  #define RCC_CCIPR_SWPMI1SEL_Pos              (30U)
11593  #define RCC_CCIPR_SWPMI1SEL_Msk              (0x1UL << RCC_CCIPR_SWPMI1SEL_Pos) /*!< 0x40000000 */
11594  #define RCC_CCIPR_SWPMI1SEL                  RCC_CCIPR_SWPMI1SEL_Msk
11595  
11596  #define RCC_CCIPR_DFSDM1SEL_Pos              (31U)
11597  #define RCC_CCIPR_DFSDM1SEL_Msk              (0x1UL << RCC_CCIPR_DFSDM1SEL_Pos) /*!< 0x80000000 */
11598  #define RCC_CCIPR_DFSDM1SEL                  RCC_CCIPR_DFSDM1SEL_Msk
11599  
11600  /********************  Bit definition for RCC_BDCR register  ******************/
11601  #define RCC_BDCR_LSEON_Pos                   (0U)
11602  #define RCC_BDCR_LSEON_Msk                   (0x1UL << RCC_BDCR_LSEON_Pos)     /*!< 0x00000001 */
11603  #define RCC_BDCR_LSEON                       RCC_BDCR_LSEON_Msk
11604  #define RCC_BDCR_LSERDY_Pos                  (1U)
11605  #define RCC_BDCR_LSERDY_Msk                  (0x1UL << RCC_BDCR_LSERDY_Pos)    /*!< 0x00000002 */
11606  #define RCC_BDCR_LSERDY                      RCC_BDCR_LSERDY_Msk
11607  #define RCC_BDCR_LSEBYP_Pos                  (2U)
11608  #define RCC_BDCR_LSEBYP_Msk                  (0x1UL << RCC_BDCR_LSEBYP_Pos)    /*!< 0x00000004 */
11609  #define RCC_BDCR_LSEBYP                      RCC_BDCR_LSEBYP_Msk
11610  
11611  #define RCC_BDCR_LSEDRV_Pos                  (3U)
11612  #define RCC_BDCR_LSEDRV_Msk                  (0x3UL << RCC_BDCR_LSEDRV_Pos)    /*!< 0x00000018 */
11613  #define RCC_BDCR_LSEDRV                      RCC_BDCR_LSEDRV_Msk
11614  #define RCC_BDCR_LSEDRV_0                    (0x1UL << RCC_BDCR_LSEDRV_Pos)    /*!< 0x00000008 */
11615  #define RCC_BDCR_LSEDRV_1                    (0x2UL << RCC_BDCR_LSEDRV_Pos)    /*!< 0x00000010 */
11616  
11617  #define RCC_BDCR_LSECSSON_Pos                (5U)
11618  #define RCC_BDCR_LSECSSON_Msk                (0x1UL << RCC_BDCR_LSECSSON_Pos)  /*!< 0x00000020 */
11619  #define RCC_BDCR_LSECSSON                    RCC_BDCR_LSECSSON_Msk
11620  #define RCC_BDCR_LSECSSD_Pos                 (6U)
11621  #define RCC_BDCR_LSECSSD_Msk                 (0x1UL << RCC_BDCR_LSECSSD_Pos)   /*!< 0x00000040 */
11622  #define RCC_BDCR_LSECSSD                     RCC_BDCR_LSECSSD_Msk
11623  
11624  #define RCC_BDCR_RTCSEL_Pos                  (8U)
11625  #define RCC_BDCR_RTCSEL_Msk                  (0x3UL << RCC_BDCR_RTCSEL_Pos)    /*!< 0x00000300 */
11626  #define RCC_BDCR_RTCSEL                      RCC_BDCR_RTCSEL_Msk
11627  #define RCC_BDCR_RTCSEL_0                    (0x1UL << RCC_BDCR_RTCSEL_Pos)    /*!< 0x00000100 */
11628  #define RCC_BDCR_RTCSEL_1                    (0x2UL << RCC_BDCR_RTCSEL_Pos)    /*!< 0x00000200 */
11629  
11630  #define RCC_BDCR_RTCEN_Pos                   (15U)
11631  #define RCC_BDCR_RTCEN_Msk                   (0x1UL << RCC_BDCR_RTCEN_Pos)     /*!< 0x00008000 */
11632  #define RCC_BDCR_RTCEN                       RCC_BDCR_RTCEN_Msk
11633  #define RCC_BDCR_BDRST_Pos                   (16U)
11634  #define RCC_BDCR_BDRST_Msk                   (0x1UL << RCC_BDCR_BDRST_Pos)     /*!< 0x00010000 */
11635  #define RCC_BDCR_BDRST                       RCC_BDCR_BDRST_Msk
11636  #define RCC_BDCR_LSCOEN_Pos                  (24U)
11637  #define RCC_BDCR_LSCOEN_Msk                  (0x1UL << RCC_BDCR_LSCOEN_Pos)    /*!< 0x01000000 */
11638  #define RCC_BDCR_LSCOEN                      RCC_BDCR_LSCOEN_Msk
11639  #define RCC_BDCR_LSCOSEL_Pos                 (25U)
11640  #define RCC_BDCR_LSCOSEL_Msk                 (0x1UL << RCC_BDCR_LSCOSEL_Pos)   /*!< 0x02000000 */
11641  #define RCC_BDCR_LSCOSEL                     RCC_BDCR_LSCOSEL_Msk
11642  
11643  /********************  Bit definition for RCC_CSR register  *******************/
11644  #define RCC_CSR_LSION_Pos                    (0U)
11645  #define RCC_CSR_LSION_Msk                    (0x1UL << RCC_CSR_LSION_Pos)      /*!< 0x00000001 */
11646  #define RCC_CSR_LSION                        RCC_CSR_LSION_Msk
11647  #define RCC_CSR_LSIRDY_Pos                   (1U)
11648  #define RCC_CSR_LSIRDY_Msk                   (0x1UL << RCC_CSR_LSIRDY_Pos)     /*!< 0x00000002 */
11649  #define RCC_CSR_LSIRDY                       RCC_CSR_LSIRDY_Msk
11650  
11651  #define RCC_CSR_MSISRANGE_Pos                (8U)
11652  #define RCC_CSR_MSISRANGE_Msk                (0xFUL << RCC_CSR_MSISRANGE_Pos)  /*!< 0x00000F00 */
11653  #define RCC_CSR_MSISRANGE                    RCC_CSR_MSISRANGE_Msk
11654  #define RCC_CSR_MSISRANGE_1                  (0x4UL << RCC_CSR_MSISRANGE_Pos)  /*!< 0x00000400 */
11655  #define RCC_CSR_MSISRANGE_2                  (0x5UL << RCC_CSR_MSISRANGE_Pos)  /*!< 0x00000500 */
11656  #define RCC_CSR_MSISRANGE_4                  (0x6UL << RCC_CSR_MSISRANGE_Pos)  /*!< 0x00000600 */
11657  #define RCC_CSR_MSISRANGE_8                  (0x7UL << RCC_CSR_MSISRANGE_Pos)  /*!< 0x00000700 */
11658  
11659  #define RCC_CSR_RMVF_Pos                     (23U)
11660  #define RCC_CSR_RMVF_Msk                     (0x1UL << RCC_CSR_RMVF_Pos)       /*!< 0x00800000 */
11661  #define RCC_CSR_RMVF                         RCC_CSR_RMVF_Msk
11662  #define RCC_CSR_FWRSTF_Pos                   (24U)
11663  #define RCC_CSR_FWRSTF_Msk                   (0x1UL << RCC_CSR_FWRSTF_Pos)     /*!< 0x01000000 */
11664  #define RCC_CSR_FWRSTF                       RCC_CSR_FWRSTF_Msk
11665  #define RCC_CSR_OBLRSTF_Pos                  (25U)
11666  #define RCC_CSR_OBLRSTF_Msk                  (0x1UL << RCC_CSR_OBLRSTF_Pos)    /*!< 0x02000000 */
11667  #define RCC_CSR_OBLRSTF                      RCC_CSR_OBLRSTF_Msk
11668  #define RCC_CSR_PINRSTF_Pos                  (26U)
11669  #define RCC_CSR_PINRSTF_Msk                  (0x1UL << RCC_CSR_PINRSTF_Pos)    /*!< 0x04000000 */
11670  #define RCC_CSR_PINRSTF                      RCC_CSR_PINRSTF_Msk
11671  #define RCC_CSR_BORRSTF_Pos                  (27U)
11672  #define RCC_CSR_BORRSTF_Msk                  (0x1UL << RCC_CSR_BORRSTF_Pos)    /*!< 0x08000000 */
11673  #define RCC_CSR_BORRSTF                      RCC_CSR_BORRSTF_Msk
11674  #define RCC_CSR_SFTRSTF_Pos                  (28U)
11675  #define RCC_CSR_SFTRSTF_Msk                  (0x1UL << RCC_CSR_SFTRSTF_Pos)    /*!< 0x10000000 */
11676  #define RCC_CSR_SFTRSTF                      RCC_CSR_SFTRSTF_Msk
11677  #define RCC_CSR_IWDGRSTF_Pos                 (29U)
11678  #define RCC_CSR_IWDGRSTF_Msk                 (0x1UL << RCC_CSR_IWDGRSTF_Pos)   /*!< 0x20000000 */
11679  #define RCC_CSR_IWDGRSTF                     RCC_CSR_IWDGRSTF_Msk
11680  #define RCC_CSR_WWDGRSTF_Pos                 (30U)
11681  #define RCC_CSR_WWDGRSTF_Msk                 (0x1UL << RCC_CSR_WWDGRSTF_Pos)   /*!< 0x40000000 */
11682  #define RCC_CSR_WWDGRSTF                     RCC_CSR_WWDGRSTF_Msk
11683  #define RCC_CSR_LPWRRSTF_Pos                 (31U)
11684  #define RCC_CSR_LPWRRSTF_Msk                 (0x1UL << RCC_CSR_LPWRRSTF_Pos)   /*!< 0x80000000 */
11685  #define RCC_CSR_LPWRRSTF                     RCC_CSR_LPWRRSTF_Msk
11686  
11687  /******************************************************************************/
11688  /*                                                                            */
11689  /*                                    RNG                                     */
11690  /*                                                                            */
11691  /******************************************************************************/
11692  /********************  Bits definition for RNG_CR register  *******************/
11693  #define RNG_CR_RNGEN_Pos    (2U)
11694  #define RNG_CR_RNGEN_Msk    (0x1UL << RNG_CR_RNGEN_Pos)                        /*!< 0x00000004 */
11695  #define RNG_CR_RNGEN        RNG_CR_RNGEN_Msk
11696  #define RNG_CR_IE_Pos       (3U)
11697  #define RNG_CR_IE_Msk       (0x1UL << RNG_CR_IE_Pos)                           /*!< 0x00000008 */
11698  #define RNG_CR_IE           RNG_CR_IE_Msk
11699  
11700  /********************  Bits definition for RNG_SR register  *******************/
11701  #define RNG_SR_DRDY_Pos     (0U)
11702  #define RNG_SR_DRDY_Msk     (0x1UL << RNG_SR_DRDY_Pos)                         /*!< 0x00000001 */
11703  #define RNG_SR_DRDY         RNG_SR_DRDY_Msk
11704  #define RNG_SR_CECS_Pos     (1U)
11705  #define RNG_SR_CECS_Msk     (0x1UL << RNG_SR_CECS_Pos)                         /*!< 0x00000002 */
11706  #define RNG_SR_CECS         RNG_SR_CECS_Msk
11707  #define RNG_SR_SECS_Pos     (2U)
11708  #define RNG_SR_SECS_Msk     (0x1UL << RNG_SR_SECS_Pos)                         /*!< 0x00000004 */
11709  #define RNG_SR_SECS         RNG_SR_SECS_Msk
11710  #define RNG_SR_CEIS_Pos     (5U)
11711  #define RNG_SR_CEIS_Msk     (0x1UL << RNG_SR_CEIS_Pos)                         /*!< 0x00000020 */
11712  #define RNG_SR_CEIS         RNG_SR_CEIS_Msk
11713  #define RNG_SR_SEIS_Pos     (6U)
11714  #define RNG_SR_SEIS_Msk     (0x1UL << RNG_SR_SEIS_Pos)                         /*!< 0x00000040 */
11715  #define RNG_SR_SEIS         RNG_SR_SEIS_Msk
11716  
11717  /******************************************************************************/
11718  /*                                                                            */
11719  /*                           Real-Time Clock (RTC)                            */
11720  /*                                                                            */
11721  /******************************************************************************/
11722  /*
11723  * @brief Specific device feature definitions
11724  */
11725  #define RTC_TAMPER1_SUPPORT
11726  #define RTC_TAMPER2_SUPPORT
11727  #define RTC_TAMPER3_SUPPORT
11728  #define RTC_WAKEUP_SUPPORT
11729  #define RTC_BACKUP_SUPPORT
11730  
11731  /********************  Bits definition for RTC_TR register  *******************/
11732  #define RTC_TR_PM_Pos                  (22U)
11733  #define RTC_TR_PM_Msk                  (0x1UL << RTC_TR_PM_Pos)                /*!< 0x00400000 */
11734  #define RTC_TR_PM                      RTC_TR_PM_Msk
11735  #define RTC_TR_HT_Pos                  (20U)
11736  #define RTC_TR_HT_Msk                  (0x3UL << RTC_TR_HT_Pos)                /*!< 0x00300000 */
11737  #define RTC_TR_HT                      RTC_TR_HT_Msk
11738  #define RTC_TR_HT_0                    (0x1UL << RTC_TR_HT_Pos)                /*!< 0x00100000 */
11739  #define RTC_TR_HT_1                    (0x2UL << RTC_TR_HT_Pos)                /*!< 0x00200000 */
11740  #define RTC_TR_HU_Pos                  (16U)
11741  #define RTC_TR_HU_Msk                  (0xFUL << RTC_TR_HU_Pos)                /*!< 0x000F0000 */
11742  #define RTC_TR_HU                      RTC_TR_HU_Msk
11743  #define RTC_TR_HU_0                    (0x1UL << RTC_TR_HU_Pos)                /*!< 0x00010000 */
11744  #define RTC_TR_HU_1                    (0x2UL << RTC_TR_HU_Pos)                /*!< 0x00020000 */
11745  #define RTC_TR_HU_2                    (0x4UL << RTC_TR_HU_Pos)                /*!< 0x00040000 */
11746  #define RTC_TR_HU_3                    (0x8UL << RTC_TR_HU_Pos)                /*!< 0x00080000 */
11747  #define RTC_TR_MNT_Pos                 (12U)
11748  #define RTC_TR_MNT_Msk                 (0x7UL << RTC_TR_MNT_Pos)               /*!< 0x00007000 */
11749  #define RTC_TR_MNT                     RTC_TR_MNT_Msk
11750  #define RTC_TR_MNT_0                   (0x1UL << RTC_TR_MNT_Pos)               /*!< 0x00001000 */
11751  #define RTC_TR_MNT_1                   (0x2UL << RTC_TR_MNT_Pos)               /*!< 0x00002000 */
11752  #define RTC_TR_MNT_2                   (0x4UL << RTC_TR_MNT_Pos)               /*!< 0x00004000 */
11753  #define RTC_TR_MNU_Pos                 (8U)
11754  #define RTC_TR_MNU_Msk                 (0xFUL << RTC_TR_MNU_Pos)               /*!< 0x00000F00 */
11755  #define RTC_TR_MNU                     RTC_TR_MNU_Msk
11756  #define RTC_TR_MNU_0                   (0x1UL << RTC_TR_MNU_Pos)               /*!< 0x00000100 */
11757  #define RTC_TR_MNU_1                   (0x2UL << RTC_TR_MNU_Pos)               /*!< 0x00000200 */
11758  #define RTC_TR_MNU_2                   (0x4UL << RTC_TR_MNU_Pos)               /*!< 0x00000400 */
11759  #define RTC_TR_MNU_3                   (0x8UL << RTC_TR_MNU_Pos)               /*!< 0x00000800 */
11760  #define RTC_TR_ST_Pos                  (4U)
11761  #define RTC_TR_ST_Msk                  (0x7UL << RTC_TR_ST_Pos)                /*!< 0x00000070 */
11762  #define RTC_TR_ST                      RTC_TR_ST_Msk
11763  #define RTC_TR_ST_0                    (0x1UL << RTC_TR_ST_Pos)                /*!< 0x00000010 */
11764  #define RTC_TR_ST_1                    (0x2UL << RTC_TR_ST_Pos)                /*!< 0x00000020 */
11765  #define RTC_TR_ST_2                    (0x4UL << RTC_TR_ST_Pos)                /*!< 0x00000040 */
11766  #define RTC_TR_SU_Pos                  (0U)
11767  #define RTC_TR_SU_Msk                  (0xFUL << RTC_TR_SU_Pos)                /*!< 0x0000000F */
11768  #define RTC_TR_SU                      RTC_TR_SU_Msk
11769  #define RTC_TR_SU_0                    (0x1UL << RTC_TR_SU_Pos)                /*!< 0x00000001 */
11770  #define RTC_TR_SU_1                    (0x2UL << RTC_TR_SU_Pos)                /*!< 0x00000002 */
11771  #define RTC_TR_SU_2                    (0x4UL << RTC_TR_SU_Pos)                /*!< 0x00000004 */
11772  #define RTC_TR_SU_3                    (0x8UL << RTC_TR_SU_Pos)                /*!< 0x00000008 */
11773  
11774  /********************  Bits definition for RTC_DR register  *******************/
11775  #define RTC_DR_YT_Pos                  (20U)
11776  #define RTC_DR_YT_Msk                  (0xFUL << RTC_DR_YT_Pos)                /*!< 0x00F00000 */
11777  #define RTC_DR_YT                      RTC_DR_YT_Msk
11778  #define RTC_DR_YT_0                    (0x1UL << RTC_DR_YT_Pos)                /*!< 0x00100000 */
11779  #define RTC_DR_YT_1                    (0x2UL << RTC_DR_YT_Pos)                /*!< 0x00200000 */
11780  #define RTC_DR_YT_2                    (0x4UL << RTC_DR_YT_Pos)                /*!< 0x00400000 */
11781  #define RTC_DR_YT_3                    (0x8UL << RTC_DR_YT_Pos)                /*!< 0x00800000 */
11782  #define RTC_DR_YU_Pos                  (16U)
11783  #define RTC_DR_YU_Msk                  (0xFUL << RTC_DR_YU_Pos)                /*!< 0x000F0000 */
11784  #define RTC_DR_YU                      RTC_DR_YU_Msk
11785  #define RTC_DR_YU_0                    (0x1UL << RTC_DR_YU_Pos)                /*!< 0x00010000 */
11786  #define RTC_DR_YU_1                    (0x2UL << RTC_DR_YU_Pos)                /*!< 0x00020000 */
11787  #define RTC_DR_YU_2                    (0x4UL << RTC_DR_YU_Pos)                /*!< 0x00040000 */
11788  #define RTC_DR_YU_3                    (0x8UL << RTC_DR_YU_Pos)                /*!< 0x00080000 */
11789  #define RTC_DR_WDU_Pos                 (13U)
11790  #define RTC_DR_WDU_Msk                 (0x7UL << RTC_DR_WDU_Pos)               /*!< 0x0000E000 */
11791  #define RTC_DR_WDU                     RTC_DR_WDU_Msk
11792  #define RTC_DR_WDU_0                   (0x1UL << RTC_DR_WDU_Pos)               /*!< 0x00002000 */
11793  #define RTC_DR_WDU_1                   (0x2UL << RTC_DR_WDU_Pos)               /*!< 0x00004000 */
11794  #define RTC_DR_WDU_2                   (0x4UL << RTC_DR_WDU_Pos)               /*!< 0x00008000 */
11795  #define RTC_DR_MT_Pos                  (12U)
11796  #define RTC_DR_MT_Msk                  (0x1UL << RTC_DR_MT_Pos)                /*!< 0x00001000 */
11797  #define RTC_DR_MT                      RTC_DR_MT_Msk
11798  #define RTC_DR_MU_Pos                  (8U)
11799  #define RTC_DR_MU_Msk                  (0xFUL << RTC_DR_MU_Pos)                /*!< 0x00000F00 */
11800  #define RTC_DR_MU                      RTC_DR_MU_Msk
11801  #define RTC_DR_MU_0                    (0x1UL << RTC_DR_MU_Pos)                /*!< 0x00000100 */
11802  #define RTC_DR_MU_1                    (0x2UL << RTC_DR_MU_Pos)                /*!< 0x00000200 */
11803  #define RTC_DR_MU_2                    (0x4UL << RTC_DR_MU_Pos)                /*!< 0x00000400 */
11804  #define RTC_DR_MU_3                    (0x8UL << RTC_DR_MU_Pos)                /*!< 0x00000800 */
11805  #define RTC_DR_DT_Pos                  (4U)
11806  #define RTC_DR_DT_Msk                  (0x3UL << RTC_DR_DT_Pos)                /*!< 0x00000030 */
11807  #define RTC_DR_DT                      RTC_DR_DT_Msk
11808  #define RTC_DR_DT_0                    (0x1UL << RTC_DR_DT_Pos)                /*!< 0x00000010 */
11809  #define RTC_DR_DT_1                    (0x2UL << RTC_DR_DT_Pos)                /*!< 0x00000020 */
11810  #define RTC_DR_DU_Pos                  (0U)
11811  #define RTC_DR_DU_Msk                  (0xFUL << RTC_DR_DU_Pos)                /*!< 0x0000000F */
11812  #define RTC_DR_DU                      RTC_DR_DU_Msk
11813  #define RTC_DR_DU_0                    (0x1UL << RTC_DR_DU_Pos)                /*!< 0x00000001 */
11814  #define RTC_DR_DU_1                    (0x2UL << RTC_DR_DU_Pos)                /*!< 0x00000002 */
11815  #define RTC_DR_DU_2                    (0x4UL << RTC_DR_DU_Pos)                /*!< 0x00000004 */
11816  #define RTC_DR_DU_3                    (0x8UL << RTC_DR_DU_Pos)                /*!< 0x00000008 */
11817  
11818  /********************  Bits definition for RTC_CR register  *******************/
11819  #define RTC_CR_ITSE_Pos                (24U)
11820  #define RTC_CR_ITSE_Msk                (0x1UL << RTC_CR_ITSE_Pos)              /*!< 0x01000000 */
11821  #define RTC_CR_ITSE                    RTC_CR_ITSE_Msk
11822  #define RTC_CR_COE_Pos                 (23U)
11823  #define RTC_CR_COE_Msk                 (0x1UL << RTC_CR_COE_Pos)               /*!< 0x00800000 */
11824  #define RTC_CR_COE                     RTC_CR_COE_Msk
11825  #define RTC_CR_OSEL_Pos                (21U)
11826  #define RTC_CR_OSEL_Msk                (0x3UL << RTC_CR_OSEL_Pos)              /*!< 0x00600000 */
11827  #define RTC_CR_OSEL                    RTC_CR_OSEL_Msk
11828  #define RTC_CR_OSEL_0                  (0x1UL << RTC_CR_OSEL_Pos)              /*!< 0x00200000 */
11829  #define RTC_CR_OSEL_1                  (0x2UL << RTC_CR_OSEL_Pos)              /*!< 0x00400000 */
11830  #define RTC_CR_POL_Pos                 (20U)
11831  #define RTC_CR_POL_Msk                 (0x1UL << RTC_CR_POL_Pos)               /*!< 0x00100000 */
11832  #define RTC_CR_POL                     RTC_CR_POL_Msk
11833  #define RTC_CR_COSEL_Pos               (19U)
11834  #define RTC_CR_COSEL_Msk               (0x1UL << RTC_CR_COSEL_Pos)             /*!< 0x00080000 */
11835  #define RTC_CR_COSEL                   RTC_CR_COSEL_Msk
11836  #define RTC_CR_BKP_Pos                 (18U)
11837  #define RTC_CR_BKP_Msk                 (0x1UL << RTC_CR_BKP_Pos)               /*!< 0x00040000 */
11838  #define RTC_CR_BKP                     RTC_CR_BKP_Msk
11839  #define RTC_CR_SUB1H_Pos               (17U)
11840  #define RTC_CR_SUB1H_Msk               (0x1UL << RTC_CR_SUB1H_Pos)             /*!< 0x00020000 */
11841  #define RTC_CR_SUB1H                   RTC_CR_SUB1H_Msk
11842  #define RTC_CR_ADD1H_Pos               (16U)
11843  #define RTC_CR_ADD1H_Msk               (0x1UL << RTC_CR_ADD1H_Pos)             /*!< 0x00010000 */
11844  #define RTC_CR_ADD1H                   RTC_CR_ADD1H_Msk
11845  #define RTC_CR_TSIE_Pos                (15U)
11846  #define RTC_CR_TSIE_Msk                (0x1UL << RTC_CR_TSIE_Pos)              /*!< 0x00008000 */
11847  #define RTC_CR_TSIE                    RTC_CR_TSIE_Msk
11848  #define RTC_CR_WUTIE_Pos               (14U)
11849  #define RTC_CR_WUTIE_Msk               (0x1UL << RTC_CR_WUTIE_Pos)             /*!< 0x00004000 */
11850  #define RTC_CR_WUTIE                   RTC_CR_WUTIE_Msk
11851  #define RTC_CR_ALRBIE_Pos              (13U)
11852  #define RTC_CR_ALRBIE_Msk              (0x1UL << RTC_CR_ALRBIE_Pos)            /*!< 0x00002000 */
11853  #define RTC_CR_ALRBIE                  RTC_CR_ALRBIE_Msk
11854  #define RTC_CR_ALRAIE_Pos              (12U)
11855  #define RTC_CR_ALRAIE_Msk              (0x1UL << RTC_CR_ALRAIE_Pos)            /*!< 0x00001000 */
11856  #define RTC_CR_ALRAIE                  RTC_CR_ALRAIE_Msk
11857  #define RTC_CR_TSE_Pos                 (11U)
11858  #define RTC_CR_TSE_Msk                 (0x1UL << RTC_CR_TSE_Pos)               /*!< 0x00000800 */
11859  #define RTC_CR_TSE                     RTC_CR_TSE_Msk
11860  #define RTC_CR_WUTE_Pos                (10U)
11861  #define RTC_CR_WUTE_Msk                (0x1UL << RTC_CR_WUTE_Pos)              /*!< 0x00000400 */
11862  #define RTC_CR_WUTE                    RTC_CR_WUTE_Msk
11863  #define RTC_CR_ALRBE_Pos               (9U)
11864  #define RTC_CR_ALRBE_Msk               (0x1UL << RTC_CR_ALRBE_Pos)             /*!< 0x00000200 */
11865  #define RTC_CR_ALRBE                   RTC_CR_ALRBE_Msk
11866  #define RTC_CR_ALRAE_Pos               (8U)
11867  #define RTC_CR_ALRAE_Msk               (0x1UL << RTC_CR_ALRAE_Pos)             /*!< 0x00000100 */
11868  #define RTC_CR_ALRAE                   RTC_CR_ALRAE_Msk
11869  #define RTC_CR_FMT_Pos                 (6U)
11870  #define RTC_CR_FMT_Msk                 (0x1UL << RTC_CR_FMT_Pos)               /*!< 0x00000040 */
11871  #define RTC_CR_FMT                     RTC_CR_FMT_Msk
11872  #define RTC_CR_BYPSHAD_Pos             (5U)
11873  #define RTC_CR_BYPSHAD_Msk             (0x1UL << RTC_CR_BYPSHAD_Pos)           /*!< 0x00000020 */
11874  #define RTC_CR_BYPSHAD                 RTC_CR_BYPSHAD_Msk
11875  #define RTC_CR_REFCKON_Pos             (4U)
11876  #define RTC_CR_REFCKON_Msk             (0x1UL << RTC_CR_REFCKON_Pos)           /*!< 0x00000010 */
11877  #define RTC_CR_REFCKON                 RTC_CR_REFCKON_Msk
11878  #define RTC_CR_TSEDGE_Pos              (3U)
11879  #define RTC_CR_TSEDGE_Msk              (0x1UL << RTC_CR_TSEDGE_Pos)            /*!< 0x00000008 */
11880  #define RTC_CR_TSEDGE                  RTC_CR_TSEDGE_Msk
11881  #define RTC_CR_WUCKSEL_Pos             (0U)
11882  #define RTC_CR_WUCKSEL_Msk             (0x7UL << RTC_CR_WUCKSEL_Pos)           /*!< 0x00000007 */
11883  #define RTC_CR_WUCKSEL                 RTC_CR_WUCKSEL_Msk
11884  #define RTC_CR_WUCKSEL_0               (0x1UL << RTC_CR_WUCKSEL_Pos)           /*!< 0x00000001 */
11885  #define RTC_CR_WUCKSEL_1               (0x2UL << RTC_CR_WUCKSEL_Pos)           /*!< 0x00000002 */
11886  #define RTC_CR_WUCKSEL_2               (0x4UL << RTC_CR_WUCKSEL_Pos)           /*!< 0x00000004 */
11887  
11888  /* Legacy defines */
11889  #define RTC_CR_BCK_Pos                 RTC_CR_BKP_Pos
11890  #define RTC_CR_BCK_Msk                 RTC_CR_BKP_Msk
11891  #define RTC_CR_BCK                     RTC_CR_BKP
11892  
11893  /********************  Bits definition for RTC_ISR register  ******************/
11894  #define RTC_ISR_ITSF_Pos               (17U)
11895  #define RTC_ISR_ITSF_Msk               (0x1UL << RTC_ISR_ITSF_Pos)             /*!< 0x00020000 */
11896  #define RTC_ISR_ITSF                   RTC_ISR_ITSF_Msk
11897  #define RTC_ISR_RECALPF_Pos            (16U)
11898  #define RTC_ISR_RECALPF_Msk            (0x1UL << RTC_ISR_RECALPF_Pos)          /*!< 0x00010000 */
11899  #define RTC_ISR_RECALPF                RTC_ISR_RECALPF_Msk
11900  #define RTC_ISR_TAMP3F_Pos             (15U)
11901  #define RTC_ISR_TAMP3F_Msk             (0x1UL << RTC_ISR_TAMP3F_Pos)           /*!< 0x00008000 */
11902  #define RTC_ISR_TAMP3F                 RTC_ISR_TAMP3F_Msk
11903  #define RTC_ISR_TAMP2F_Pos             (14U)
11904  #define RTC_ISR_TAMP2F_Msk             (0x1UL << RTC_ISR_TAMP2F_Pos)           /*!< 0x00004000 */
11905  #define RTC_ISR_TAMP2F                 RTC_ISR_TAMP2F_Msk
11906  #define RTC_ISR_TAMP1F_Pos             (13U)
11907  #define RTC_ISR_TAMP1F_Msk             (0x1UL << RTC_ISR_TAMP1F_Pos)           /*!< 0x00002000 */
11908  #define RTC_ISR_TAMP1F                 RTC_ISR_TAMP1F_Msk
11909  #define RTC_ISR_TSOVF_Pos              (12U)
11910  #define RTC_ISR_TSOVF_Msk              (0x1UL << RTC_ISR_TSOVF_Pos)            /*!< 0x00001000 */
11911  #define RTC_ISR_TSOVF                  RTC_ISR_TSOVF_Msk
11912  #define RTC_ISR_TSF_Pos                (11U)
11913  #define RTC_ISR_TSF_Msk                (0x1UL << RTC_ISR_TSF_Pos)              /*!< 0x00000800 */
11914  #define RTC_ISR_TSF                    RTC_ISR_TSF_Msk
11915  #define RTC_ISR_WUTF_Pos               (10U)
11916  #define RTC_ISR_WUTF_Msk               (0x1UL << RTC_ISR_WUTF_Pos)             /*!< 0x00000400 */
11917  #define RTC_ISR_WUTF                   RTC_ISR_WUTF_Msk
11918  #define RTC_ISR_ALRBF_Pos              (9U)
11919  #define RTC_ISR_ALRBF_Msk              (0x1UL << RTC_ISR_ALRBF_Pos)            /*!< 0x00000200 */
11920  #define RTC_ISR_ALRBF                  RTC_ISR_ALRBF_Msk
11921  #define RTC_ISR_ALRAF_Pos              (8U)
11922  #define RTC_ISR_ALRAF_Msk              (0x1UL << RTC_ISR_ALRAF_Pos)            /*!< 0x00000100 */
11923  #define RTC_ISR_ALRAF                  RTC_ISR_ALRAF_Msk
11924  #define RTC_ISR_INIT_Pos               (7U)
11925  #define RTC_ISR_INIT_Msk               (0x1UL << RTC_ISR_INIT_Pos)             /*!< 0x00000080 */
11926  #define RTC_ISR_INIT                   RTC_ISR_INIT_Msk
11927  #define RTC_ISR_INITF_Pos              (6U)
11928  #define RTC_ISR_INITF_Msk              (0x1UL << RTC_ISR_INITF_Pos)            /*!< 0x00000040 */
11929  #define RTC_ISR_INITF                  RTC_ISR_INITF_Msk
11930  #define RTC_ISR_RSF_Pos                (5U)
11931  #define RTC_ISR_RSF_Msk                (0x1UL << RTC_ISR_RSF_Pos)              /*!< 0x00000020 */
11932  #define RTC_ISR_RSF                    RTC_ISR_RSF_Msk
11933  #define RTC_ISR_INITS_Pos              (4U)
11934  #define RTC_ISR_INITS_Msk              (0x1UL << RTC_ISR_INITS_Pos)            /*!< 0x00000010 */
11935  #define RTC_ISR_INITS                  RTC_ISR_INITS_Msk
11936  #define RTC_ISR_SHPF_Pos               (3U)
11937  #define RTC_ISR_SHPF_Msk               (0x1UL << RTC_ISR_SHPF_Pos)             /*!< 0x00000008 */
11938  #define RTC_ISR_SHPF                   RTC_ISR_SHPF_Msk
11939  #define RTC_ISR_WUTWF_Pos              (2U)
11940  #define RTC_ISR_WUTWF_Msk              (0x1UL << RTC_ISR_WUTWF_Pos)            /*!< 0x00000004 */
11941  #define RTC_ISR_WUTWF                  RTC_ISR_WUTWF_Msk
11942  #define RTC_ISR_ALRBWF_Pos             (1U)
11943  #define RTC_ISR_ALRBWF_Msk             (0x1UL << RTC_ISR_ALRBWF_Pos)           /*!< 0x00000002 */
11944  #define RTC_ISR_ALRBWF                 RTC_ISR_ALRBWF_Msk
11945  #define RTC_ISR_ALRAWF_Pos             (0U)
11946  #define RTC_ISR_ALRAWF_Msk             (0x1UL << RTC_ISR_ALRAWF_Pos)           /*!< 0x00000001 */
11947  #define RTC_ISR_ALRAWF                 RTC_ISR_ALRAWF_Msk
11948  
11949  /********************  Bits definition for RTC_PRER register  *****************/
11950  #define RTC_PRER_PREDIV_A_Pos          (16U)
11951  #define RTC_PRER_PREDIV_A_Msk          (0x7FUL << RTC_PRER_PREDIV_A_Pos)       /*!< 0x007F0000 */
11952  #define RTC_PRER_PREDIV_A              RTC_PRER_PREDIV_A_Msk
11953  #define RTC_PRER_PREDIV_S_Pos          (0U)
11954  #define RTC_PRER_PREDIV_S_Msk          (0x7FFFUL << RTC_PRER_PREDIV_S_Pos)     /*!< 0x00007FFF */
11955  #define RTC_PRER_PREDIV_S              RTC_PRER_PREDIV_S_Msk
11956  
11957  /********************  Bits definition for RTC_WUTR register  *****************/
11958  #define RTC_WUTR_WUT_Pos               (0U)
11959  #define RTC_WUTR_WUT_Msk               (0xFFFFUL << RTC_WUTR_WUT_Pos)          /*!< 0x0000FFFF */
11960  #define RTC_WUTR_WUT                   RTC_WUTR_WUT_Msk
11961  
11962  /********************  Bits definition for RTC_ALRMAR register  ***************/
11963  #define RTC_ALRMAR_MSK4_Pos            (31U)
11964  #define RTC_ALRMAR_MSK4_Msk            (0x1UL << RTC_ALRMAR_MSK4_Pos)          /*!< 0x80000000 */
11965  #define RTC_ALRMAR_MSK4                RTC_ALRMAR_MSK4_Msk
11966  #define RTC_ALRMAR_WDSEL_Pos           (30U)
11967  #define RTC_ALRMAR_WDSEL_Msk           (0x1UL << RTC_ALRMAR_WDSEL_Pos)         /*!< 0x40000000 */
11968  #define RTC_ALRMAR_WDSEL               RTC_ALRMAR_WDSEL_Msk
11969  #define RTC_ALRMAR_DT_Pos              (28U)
11970  #define RTC_ALRMAR_DT_Msk              (0x3UL << RTC_ALRMAR_DT_Pos)            /*!< 0x30000000 */
11971  #define RTC_ALRMAR_DT                  RTC_ALRMAR_DT_Msk
11972  #define RTC_ALRMAR_DT_0                (0x1UL << RTC_ALRMAR_DT_Pos)            /*!< 0x10000000 */
11973  #define RTC_ALRMAR_DT_1                (0x2UL << RTC_ALRMAR_DT_Pos)            /*!< 0x20000000 */
11974  #define RTC_ALRMAR_DU_Pos              (24U)
11975  #define RTC_ALRMAR_DU_Msk              (0xFUL << RTC_ALRMAR_DU_Pos)            /*!< 0x0F000000 */
11976  #define RTC_ALRMAR_DU                  RTC_ALRMAR_DU_Msk
11977  #define RTC_ALRMAR_DU_0                (0x1UL << RTC_ALRMAR_DU_Pos)            /*!< 0x01000000 */
11978  #define RTC_ALRMAR_DU_1                (0x2UL << RTC_ALRMAR_DU_Pos)            /*!< 0x02000000 */
11979  #define RTC_ALRMAR_DU_2                (0x4UL << RTC_ALRMAR_DU_Pos)            /*!< 0x04000000 */
11980  #define RTC_ALRMAR_DU_3                (0x8UL << RTC_ALRMAR_DU_Pos)            /*!< 0x08000000 */
11981  #define RTC_ALRMAR_MSK3_Pos            (23U)
11982  #define RTC_ALRMAR_MSK3_Msk            (0x1UL << RTC_ALRMAR_MSK3_Pos)          /*!< 0x00800000 */
11983  #define RTC_ALRMAR_MSK3                RTC_ALRMAR_MSK3_Msk
11984  #define RTC_ALRMAR_PM_Pos              (22U)
11985  #define RTC_ALRMAR_PM_Msk              (0x1UL << RTC_ALRMAR_PM_Pos)            /*!< 0x00400000 */
11986  #define RTC_ALRMAR_PM                  RTC_ALRMAR_PM_Msk
11987  #define RTC_ALRMAR_HT_Pos              (20U)
11988  #define RTC_ALRMAR_HT_Msk              (0x3UL << RTC_ALRMAR_HT_Pos)            /*!< 0x00300000 */
11989  #define RTC_ALRMAR_HT                  RTC_ALRMAR_HT_Msk
11990  #define RTC_ALRMAR_HT_0                (0x1UL << RTC_ALRMAR_HT_Pos)            /*!< 0x00100000 */
11991  #define RTC_ALRMAR_HT_1                (0x2UL << RTC_ALRMAR_HT_Pos)            /*!< 0x00200000 */
11992  #define RTC_ALRMAR_HU_Pos              (16U)
11993  #define RTC_ALRMAR_HU_Msk              (0xFUL << RTC_ALRMAR_HU_Pos)            /*!< 0x000F0000 */
11994  #define RTC_ALRMAR_HU                  RTC_ALRMAR_HU_Msk
11995  #define RTC_ALRMAR_HU_0                (0x1UL << RTC_ALRMAR_HU_Pos)            /*!< 0x00010000 */
11996  #define RTC_ALRMAR_HU_1                (0x2UL << RTC_ALRMAR_HU_Pos)            /*!< 0x00020000 */
11997  #define RTC_ALRMAR_HU_2                (0x4UL << RTC_ALRMAR_HU_Pos)            /*!< 0x00040000 */
11998  #define RTC_ALRMAR_HU_3                (0x8UL << RTC_ALRMAR_HU_Pos)            /*!< 0x00080000 */
11999  #define RTC_ALRMAR_MSK2_Pos            (15U)
12000  #define RTC_ALRMAR_MSK2_Msk            (0x1UL << RTC_ALRMAR_MSK2_Pos)          /*!< 0x00008000 */
12001  #define RTC_ALRMAR_MSK2                RTC_ALRMAR_MSK2_Msk
12002  #define RTC_ALRMAR_MNT_Pos             (12U)
12003  #define RTC_ALRMAR_MNT_Msk             (0x7UL << RTC_ALRMAR_MNT_Pos)           /*!< 0x00007000 */
12004  #define RTC_ALRMAR_MNT                 RTC_ALRMAR_MNT_Msk
12005  #define RTC_ALRMAR_MNT_0               (0x1UL << RTC_ALRMAR_MNT_Pos)           /*!< 0x00001000 */
12006  #define RTC_ALRMAR_MNT_1               (0x2UL << RTC_ALRMAR_MNT_Pos)           /*!< 0x00002000 */
12007  #define RTC_ALRMAR_MNT_2               (0x4UL << RTC_ALRMAR_MNT_Pos)           /*!< 0x00004000 */
12008  #define RTC_ALRMAR_MNU_Pos             (8U)
12009  #define RTC_ALRMAR_MNU_Msk             (0xFUL << RTC_ALRMAR_MNU_Pos)           /*!< 0x00000F00 */
12010  #define RTC_ALRMAR_MNU                 RTC_ALRMAR_MNU_Msk
12011  #define RTC_ALRMAR_MNU_0               (0x1UL << RTC_ALRMAR_MNU_Pos)           /*!< 0x00000100 */
12012  #define RTC_ALRMAR_MNU_1               (0x2UL << RTC_ALRMAR_MNU_Pos)           /*!< 0x00000200 */
12013  #define RTC_ALRMAR_MNU_2               (0x4UL << RTC_ALRMAR_MNU_Pos)           /*!< 0x00000400 */
12014  #define RTC_ALRMAR_MNU_3               (0x8UL << RTC_ALRMAR_MNU_Pos)           /*!< 0x00000800 */
12015  #define RTC_ALRMAR_MSK1_Pos            (7U)
12016  #define RTC_ALRMAR_MSK1_Msk            (0x1UL << RTC_ALRMAR_MSK1_Pos)          /*!< 0x00000080 */
12017  #define RTC_ALRMAR_MSK1                RTC_ALRMAR_MSK1_Msk
12018  #define RTC_ALRMAR_ST_Pos              (4U)
12019  #define RTC_ALRMAR_ST_Msk              (0x7UL << RTC_ALRMAR_ST_Pos)            /*!< 0x00000070 */
12020  #define RTC_ALRMAR_ST                  RTC_ALRMAR_ST_Msk
12021  #define RTC_ALRMAR_ST_0                (0x1UL << RTC_ALRMAR_ST_Pos)            /*!< 0x00000010 */
12022  #define RTC_ALRMAR_ST_1                (0x2UL << RTC_ALRMAR_ST_Pos)            /*!< 0x00000020 */
12023  #define RTC_ALRMAR_ST_2                (0x4UL << RTC_ALRMAR_ST_Pos)            /*!< 0x00000040 */
12024  #define RTC_ALRMAR_SU_Pos              (0U)
12025  #define RTC_ALRMAR_SU_Msk              (0xFUL << RTC_ALRMAR_SU_Pos)            /*!< 0x0000000F */
12026  #define RTC_ALRMAR_SU                  RTC_ALRMAR_SU_Msk
12027  #define RTC_ALRMAR_SU_0                (0x1UL << RTC_ALRMAR_SU_Pos)            /*!< 0x00000001 */
12028  #define RTC_ALRMAR_SU_1                (0x2UL << RTC_ALRMAR_SU_Pos)            /*!< 0x00000002 */
12029  #define RTC_ALRMAR_SU_2                (0x4UL << RTC_ALRMAR_SU_Pos)            /*!< 0x00000004 */
12030  #define RTC_ALRMAR_SU_3                (0x8UL << RTC_ALRMAR_SU_Pos)            /*!< 0x00000008 */
12031  
12032  /********************  Bits definition for RTC_ALRMBR register  ***************/
12033  #define RTC_ALRMBR_MSK4_Pos            (31U)
12034  #define RTC_ALRMBR_MSK4_Msk            (0x1UL << RTC_ALRMBR_MSK4_Pos)          /*!< 0x80000000 */
12035  #define RTC_ALRMBR_MSK4                RTC_ALRMBR_MSK4_Msk
12036  #define RTC_ALRMBR_WDSEL_Pos           (30U)
12037  #define RTC_ALRMBR_WDSEL_Msk           (0x1UL << RTC_ALRMBR_WDSEL_Pos)         /*!< 0x40000000 */
12038  #define RTC_ALRMBR_WDSEL               RTC_ALRMBR_WDSEL_Msk
12039  #define RTC_ALRMBR_DT_Pos              (28U)
12040  #define RTC_ALRMBR_DT_Msk              (0x3UL << RTC_ALRMBR_DT_Pos)            /*!< 0x30000000 */
12041  #define RTC_ALRMBR_DT                  RTC_ALRMBR_DT_Msk
12042  #define RTC_ALRMBR_DT_0                (0x1UL << RTC_ALRMBR_DT_Pos)            /*!< 0x10000000 */
12043  #define RTC_ALRMBR_DT_1                (0x2UL << RTC_ALRMBR_DT_Pos)            /*!< 0x20000000 */
12044  #define RTC_ALRMBR_DU_Pos              (24U)
12045  #define RTC_ALRMBR_DU_Msk              (0xFUL << RTC_ALRMBR_DU_Pos)            /*!< 0x0F000000 */
12046  #define RTC_ALRMBR_DU                  RTC_ALRMBR_DU_Msk
12047  #define RTC_ALRMBR_DU_0                (0x1UL << RTC_ALRMBR_DU_Pos)            /*!< 0x01000000 */
12048  #define RTC_ALRMBR_DU_1                (0x2UL << RTC_ALRMBR_DU_Pos)            /*!< 0x02000000 */
12049  #define RTC_ALRMBR_DU_2                (0x4UL << RTC_ALRMBR_DU_Pos)            /*!< 0x04000000 */
12050  #define RTC_ALRMBR_DU_3                (0x8UL << RTC_ALRMBR_DU_Pos)            /*!< 0x08000000 */
12051  #define RTC_ALRMBR_MSK3_Pos            (23U)
12052  #define RTC_ALRMBR_MSK3_Msk            (0x1UL << RTC_ALRMBR_MSK3_Pos)          /*!< 0x00800000 */
12053  #define RTC_ALRMBR_MSK3                RTC_ALRMBR_MSK3_Msk
12054  #define RTC_ALRMBR_PM_Pos              (22U)
12055  #define RTC_ALRMBR_PM_Msk              (0x1UL << RTC_ALRMBR_PM_Pos)            /*!< 0x00400000 */
12056  #define RTC_ALRMBR_PM                  RTC_ALRMBR_PM_Msk
12057  #define RTC_ALRMBR_HT_Pos              (20U)
12058  #define RTC_ALRMBR_HT_Msk              (0x3UL << RTC_ALRMBR_HT_Pos)            /*!< 0x00300000 */
12059  #define RTC_ALRMBR_HT                  RTC_ALRMBR_HT_Msk
12060  #define RTC_ALRMBR_HT_0                (0x1UL << RTC_ALRMBR_HT_Pos)            /*!< 0x00100000 */
12061  #define RTC_ALRMBR_HT_1                (0x2UL << RTC_ALRMBR_HT_Pos)            /*!< 0x00200000 */
12062  #define RTC_ALRMBR_HU_Pos              (16U)
12063  #define RTC_ALRMBR_HU_Msk              (0xFUL << RTC_ALRMBR_HU_Pos)            /*!< 0x000F0000 */
12064  #define RTC_ALRMBR_HU                  RTC_ALRMBR_HU_Msk
12065  #define RTC_ALRMBR_HU_0                (0x1UL << RTC_ALRMBR_HU_Pos)            /*!< 0x00010000 */
12066  #define RTC_ALRMBR_HU_1                (0x2UL << RTC_ALRMBR_HU_Pos)            /*!< 0x00020000 */
12067  #define RTC_ALRMBR_HU_2                (0x4UL << RTC_ALRMBR_HU_Pos)            /*!< 0x00040000 */
12068  #define RTC_ALRMBR_HU_3                (0x8UL << RTC_ALRMBR_HU_Pos)            /*!< 0x00080000 */
12069  #define RTC_ALRMBR_MSK2_Pos            (15U)
12070  #define RTC_ALRMBR_MSK2_Msk            (0x1UL << RTC_ALRMBR_MSK2_Pos)          /*!< 0x00008000 */
12071  #define RTC_ALRMBR_MSK2                RTC_ALRMBR_MSK2_Msk
12072  #define RTC_ALRMBR_MNT_Pos             (12U)
12073  #define RTC_ALRMBR_MNT_Msk             (0x7UL << RTC_ALRMBR_MNT_Pos)           /*!< 0x00007000 */
12074  #define RTC_ALRMBR_MNT                 RTC_ALRMBR_MNT_Msk
12075  #define RTC_ALRMBR_MNT_0               (0x1UL << RTC_ALRMBR_MNT_Pos)           /*!< 0x00001000 */
12076  #define RTC_ALRMBR_MNT_1               (0x2UL << RTC_ALRMBR_MNT_Pos)           /*!< 0x00002000 */
12077  #define RTC_ALRMBR_MNT_2               (0x4UL << RTC_ALRMBR_MNT_Pos)           /*!< 0x00004000 */
12078  #define RTC_ALRMBR_MNU_Pos             (8U)
12079  #define RTC_ALRMBR_MNU_Msk             (0xFUL << RTC_ALRMBR_MNU_Pos)           /*!< 0x00000F00 */
12080  #define RTC_ALRMBR_MNU                 RTC_ALRMBR_MNU_Msk
12081  #define RTC_ALRMBR_MNU_0               (0x1UL << RTC_ALRMBR_MNU_Pos)           /*!< 0x00000100 */
12082  #define RTC_ALRMBR_MNU_1               (0x2UL << RTC_ALRMBR_MNU_Pos)           /*!< 0x00000200 */
12083  #define RTC_ALRMBR_MNU_2               (0x4UL << RTC_ALRMBR_MNU_Pos)           /*!< 0x00000400 */
12084  #define RTC_ALRMBR_MNU_3               (0x8UL << RTC_ALRMBR_MNU_Pos)           /*!< 0x00000800 */
12085  #define RTC_ALRMBR_MSK1_Pos            (7U)
12086  #define RTC_ALRMBR_MSK1_Msk            (0x1UL << RTC_ALRMBR_MSK1_Pos)          /*!< 0x00000080 */
12087  #define RTC_ALRMBR_MSK1                RTC_ALRMBR_MSK1_Msk
12088  #define RTC_ALRMBR_ST_Pos              (4U)
12089  #define RTC_ALRMBR_ST_Msk              (0x7UL << RTC_ALRMBR_ST_Pos)            /*!< 0x00000070 */
12090  #define RTC_ALRMBR_ST                  RTC_ALRMBR_ST_Msk
12091  #define RTC_ALRMBR_ST_0                (0x1UL << RTC_ALRMBR_ST_Pos)            /*!< 0x00000010 */
12092  #define RTC_ALRMBR_ST_1                (0x2UL << RTC_ALRMBR_ST_Pos)            /*!< 0x00000020 */
12093  #define RTC_ALRMBR_ST_2                (0x4UL << RTC_ALRMBR_ST_Pos)            /*!< 0x00000040 */
12094  #define RTC_ALRMBR_SU_Pos              (0U)
12095  #define RTC_ALRMBR_SU_Msk              (0xFUL << RTC_ALRMBR_SU_Pos)            /*!< 0x0000000F */
12096  #define RTC_ALRMBR_SU                  RTC_ALRMBR_SU_Msk
12097  #define RTC_ALRMBR_SU_0                (0x1UL << RTC_ALRMBR_SU_Pos)            /*!< 0x00000001 */
12098  #define RTC_ALRMBR_SU_1                (0x2UL << RTC_ALRMBR_SU_Pos)            /*!< 0x00000002 */
12099  #define RTC_ALRMBR_SU_2                (0x4UL << RTC_ALRMBR_SU_Pos)            /*!< 0x00000004 */
12100  #define RTC_ALRMBR_SU_3                (0x8UL << RTC_ALRMBR_SU_Pos)            /*!< 0x00000008 */
12101  
12102  /********************  Bits definition for RTC_WPR register  ******************/
12103  #define RTC_WPR_KEY_Pos                (0U)
12104  #define RTC_WPR_KEY_Msk                (0xFFUL << RTC_WPR_KEY_Pos)             /*!< 0x000000FF */
12105  #define RTC_WPR_KEY                    RTC_WPR_KEY_Msk
12106  
12107  /********************  Bits definition for RTC_SSR register  ******************/
12108  #define RTC_SSR_SS_Pos                 (0U)
12109  #define RTC_SSR_SS_Msk                 (0xFFFFUL << RTC_SSR_SS_Pos)            /*!< 0x0000FFFF */
12110  #define RTC_SSR_SS                     RTC_SSR_SS_Msk
12111  
12112  /********************  Bits definition for RTC_SHIFTR register  ***************/
12113  #define RTC_SHIFTR_SUBFS_Pos           (0U)
12114  #define RTC_SHIFTR_SUBFS_Msk           (0x7FFFUL << RTC_SHIFTR_SUBFS_Pos)      /*!< 0x00007FFF */
12115  #define RTC_SHIFTR_SUBFS               RTC_SHIFTR_SUBFS_Msk
12116  #define RTC_SHIFTR_ADD1S_Pos           (31U)
12117  #define RTC_SHIFTR_ADD1S_Msk           (0x1UL << RTC_SHIFTR_ADD1S_Pos)         /*!< 0x80000000 */
12118  #define RTC_SHIFTR_ADD1S               RTC_SHIFTR_ADD1S_Msk
12119  
12120  /********************  Bits definition for RTC_TSTR register  *****************/
12121  #define RTC_TSTR_PM_Pos                (22U)
12122  #define RTC_TSTR_PM_Msk                (0x1UL << RTC_TSTR_PM_Pos)              /*!< 0x00400000 */
12123  #define RTC_TSTR_PM                    RTC_TSTR_PM_Msk
12124  #define RTC_TSTR_HT_Pos                (20U)
12125  #define RTC_TSTR_HT_Msk                (0x3UL << RTC_TSTR_HT_Pos)              /*!< 0x00300000 */
12126  #define RTC_TSTR_HT                    RTC_TSTR_HT_Msk
12127  #define RTC_TSTR_HT_0                  (0x1UL << RTC_TSTR_HT_Pos)              /*!< 0x00100000 */
12128  #define RTC_TSTR_HT_1                  (0x2UL << RTC_TSTR_HT_Pos)              /*!< 0x00200000 */
12129  #define RTC_TSTR_HU_Pos                (16U)
12130  #define RTC_TSTR_HU_Msk                (0xFUL << RTC_TSTR_HU_Pos)              /*!< 0x000F0000 */
12131  #define RTC_TSTR_HU                    RTC_TSTR_HU_Msk
12132  #define RTC_TSTR_HU_0                  (0x1UL << RTC_TSTR_HU_Pos)              /*!< 0x00010000 */
12133  #define RTC_TSTR_HU_1                  (0x2UL << RTC_TSTR_HU_Pos)              /*!< 0x00020000 */
12134  #define RTC_TSTR_HU_2                  (0x4UL << RTC_TSTR_HU_Pos)              /*!< 0x00040000 */
12135  #define RTC_TSTR_HU_3                  (0x8UL << RTC_TSTR_HU_Pos)              /*!< 0x00080000 */
12136  #define RTC_TSTR_MNT_Pos               (12U)
12137  #define RTC_TSTR_MNT_Msk               (0x7UL << RTC_TSTR_MNT_Pos)             /*!< 0x00007000 */
12138  #define RTC_TSTR_MNT                   RTC_TSTR_MNT_Msk
12139  #define RTC_TSTR_MNT_0                 (0x1UL << RTC_TSTR_MNT_Pos)             /*!< 0x00001000 */
12140  #define RTC_TSTR_MNT_1                 (0x2UL << RTC_TSTR_MNT_Pos)             /*!< 0x00002000 */
12141  #define RTC_TSTR_MNT_2                 (0x4UL << RTC_TSTR_MNT_Pos)             /*!< 0x00004000 */
12142  #define RTC_TSTR_MNU_Pos               (8U)
12143  #define RTC_TSTR_MNU_Msk               (0xFUL << RTC_TSTR_MNU_Pos)             /*!< 0x00000F00 */
12144  #define RTC_TSTR_MNU                   RTC_TSTR_MNU_Msk
12145  #define RTC_TSTR_MNU_0                 (0x1UL << RTC_TSTR_MNU_Pos)             /*!< 0x00000100 */
12146  #define RTC_TSTR_MNU_1                 (0x2UL << RTC_TSTR_MNU_Pos)             /*!< 0x00000200 */
12147  #define RTC_TSTR_MNU_2                 (0x4UL << RTC_TSTR_MNU_Pos)             /*!< 0x00000400 */
12148  #define RTC_TSTR_MNU_3                 (0x8UL << RTC_TSTR_MNU_Pos)             /*!< 0x00000800 */
12149  #define RTC_TSTR_ST_Pos                (4U)
12150  #define RTC_TSTR_ST_Msk                (0x7UL << RTC_TSTR_ST_Pos)              /*!< 0x00000070 */
12151  #define RTC_TSTR_ST                    RTC_TSTR_ST_Msk
12152  #define RTC_TSTR_ST_0                  (0x1UL << RTC_TSTR_ST_Pos)              /*!< 0x00000010 */
12153  #define RTC_TSTR_ST_1                  (0x2UL << RTC_TSTR_ST_Pos)              /*!< 0x00000020 */
12154  #define RTC_TSTR_ST_2                  (0x4UL << RTC_TSTR_ST_Pos)              /*!< 0x00000040 */
12155  #define RTC_TSTR_SU_Pos                (0U)
12156  #define RTC_TSTR_SU_Msk                (0xFUL << RTC_TSTR_SU_Pos)              /*!< 0x0000000F */
12157  #define RTC_TSTR_SU                    RTC_TSTR_SU_Msk
12158  #define RTC_TSTR_SU_0                  (0x1UL << RTC_TSTR_SU_Pos)              /*!< 0x00000001 */
12159  #define RTC_TSTR_SU_1                  (0x2UL << RTC_TSTR_SU_Pos)              /*!< 0x00000002 */
12160  #define RTC_TSTR_SU_2                  (0x4UL << RTC_TSTR_SU_Pos)              /*!< 0x00000004 */
12161  #define RTC_TSTR_SU_3                  (0x8UL << RTC_TSTR_SU_Pos)              /*!< 0x00000008 */
12162  
12163  /********************  Bits definition for RTC_TSDR register  *****************/
12164  #define RTC_TSDR_WDU_Pos               (13U)
12165  #define RTC_TSDR_WDU_Msk               (0x7UL << RTC_TSDR_WDU_Pos)             /*!< 0x0000E000 */
12166  #define RTC_TSDR_WDU                   RTC_TSDR_WDU_Msk
12167  #define RTC_TSDR_WDU_0                 (0x1UL << RTC_TSDR_WDU_Pos)             /*!< 0x00002000 */
12168  #define RTC_TSDR_WDU_1                 (0x2UL << RTC_TSDR_WDU_Pos)             /*!< 0x00004000 */
12169  #define RTC_TSDR_WDU_2                 (0x4UL << RTC_TSDR_WDU_Pos)             /*!< 0x00008000 */
12170  #define RTC_TSDR_MT_Pos                (12U)
12171  #define RTC_TSDR_MT_Msk                (0x1UL << RTC_TSDR_MT_Pos)              /*!< 0x00001000 */
12172  #define RTC_TSDR_MT                    RTC_TSDR_MT_Msk
12173  #define RTC_TSDR_MU_Pos                (8U)
12174  #define RTC_TSDR_MU_Msk                (0xFUL << RTC_TSDR_MU_Pos)              /*!< 0x00000F00 */
12175  #define RTC_TSDR_MU                    RTC_TSDR_MU_Msk
12176  #define RTC_TSDR_MU_0                  (0x1UL << RTC_TSDR_MU_Pos)              /*!< 0x00000100 */
12177  #define RTC_TSDR_MU_1                  (0x2UL << RTC_TSDR_MU_Pos)              /*!< 0x00000200 */
12178  #define RTC_TSDR_MU_2                  (0x4UL << RTC_TSDR_MU_Pos)              /*!< 0x00000400 */
12179  #define RTC_TSDR_MU_3                  (0x8UL << RTC_TSDR_MU_Pos)              /*!< 0x00000800 */
12180  #define RTC_TSDR_DT_Pos                (4U)
12181  #define RTC_TSDR_DT_Msk                (0x3UL << RTC_TSDR_DT_Pos)              /*!< 0x00000030 */
12182  #define RTC_TSDR_DT                    RTC_TSDR_DT_Msk
12183  #define RTC_TSDR_DT_0                  (0x1UL << RTC_TSDR_DT_Pos)              /*!< 0x00000010 */
12184  #define RTC_TSDR_DT_1                  (0x2UL << RTC_TSDR_DT_Pos)              /*!< 0x00000020 */
12185  #define RTC_TSDR_DU_Pos                (0U)
12186  #define RTC_TSDR_DU_Msk                (0xFUL << RTC_TSDR_DU_Pos)              /*!< 0x0000000F */
12187  #define RTC_TSDR_DU                    RTC_TSDR_DU_Msk
12188  #define RTC_TSDR_DU_0                  (0x1UL << RTC_TSDR_DU_Pos)              /*!< 0x00000001 */
12189  #define RTC_TSDR_DU_1                  (0x2UL << RTC_TSDR_DU_Pos)              /*!< 0x00000002 */
12190  #define RTC_TSDR_DU_2                  (0x4UL << RTC_TSDR_DU_Pos)              /*!< 0x00000004 */
12191  #define RTC_TSDR_DU_3                  (0x8UL << RTC_TSDR_DU_Pos)              /*!< 0x00000008 */
12192  
12193  /********************  Bits definition for RTC_TSSSR register  ****************/
12194  #define RTC_TSSSR_SS_Pos               (0U)
12195  #define RTC_TSSSR_SS_Msk               (0xFFFFUL << RTC_TSSSR_SS_Pos)          /*!< 0x0000FFFF */
12196  #define RTC_TSSSR_SS                   RTC_TSSSR_SS_Msk
12197  
12198  /********************  Bits definition for RTC_CAL register  *****************/
12199  #define RTC_CALR_CALP_Pos              (15U)
12200  #define RTC_CALR_CALP_Msk              (0x1UL << RTC_CALR_CALP_Pos)            /*!< 0x00008000 */
12201  #define RTC_CALR_CALP                  RTC_CALR_CALP_Msk
12202  #define RTC_CALR_CALW8_Pos             (14U)
12203  #define RTC_CALR_CALW8_Msk             (0x1UL << RTC_CALR_CALW8_Pos)           /*!< 0x00004000 */
12204  #define RTC_CALR_CALW8                 RTC_CALR_CALW8_Msk
12205  #define RTC_CALR_CALW16_Pos            (13U)
12206  #define RTC_CALR_CALW16_Msk            (0x1UL << RTC_CALR_CALW16_Pos)          /*!< 0x00002000 */
12207  #define RTC_CALR_CALW16                RTC_CALR_CALW16_Msk
12208  #define RTC_CALR_CALM_Pos              (0U)
12209  #define RTC_CALR_CALM_Msk              (0x1FFUL << RTC_CALR_CALM_Pos)          /*!< 0x000001FF */
12210  #define RTC_CALR_CALM                  RTC_CALR_CALM_Msk
12211  #define RTC_CALR_CALM_0                (0x001UL << RTC_CALR_CALM_Pos)          /*!< 0x00000001 */
12212  #define RTC_CALR_CALM_1                (0x002UL << RTC_CALR_CALM_Pos)          /*!< 0x00000002 */
12213  #define RTC_CALR_CALM_2                (0x004UL << RTC_CALR_CALM_Pos)          /*!< 0x00000004 */
12214  #define RTC_CALR_CALM_3                (0x008UL << RTC_CALR_CALM_Pos)          /*!< 0x00000008 */
12215  #define RTC_CALR_CALM_4                (0x010UL << RTC_CALR_CALM_Pos)          /*!< 0x00000010 */
12216  #define RTC_CALR_CALM_5                (0x020UL << RTC_CALR_CALM_Pos)          /*!< 0x00000020 */
12217  #define RTC_CALR_CALM_6                (0x040UL << RTC_CALR_CALM_Pos)          /*!< 0x00000040 */
12218  #define RTC_CALR_CALM_7                (0x080UL << RTC_CALR_CALM_Pos)          /*!< 0x00000080 */
12219  #define RTC_CALR_CALM_8                (0x100UL << RTC_CALR_CALM_Pos)          /*!< 0x00000100 */
12220  
12221  /********************  Bits definition for RTC_TAMPCR register  ***************/
12222  #define RTC_TAMPCR_TAMP3MF_Pos         (24U)
12223  #define RTC_TAMPCR_TAMP3MF_Msk         (0x1UL << RTC_TAMPCR_TAMP3MF_Pos)       /*!< 0x01000000 */
12224  #define RTC_TAMPCR_TAMP3MF             RTC_TAMPCR_TAMP3MF_Msk
12225  #define RTC_TAMPCR_TAMP3NOERASE_Pos    (23U)
12226  #define RTC_TAMPCR_TAMP3NOERASE_Msk    (0x1UL << RTC_TAMPCR_TAMP3NOERASE_Pos)  /*!< 0x00800000 */
12227  #define RTC_TAMPCR_TAMP3NOERASE        RTC_TAMPCR_TAMP3NOERASE_Msk
12228  #define RTC_TAMPCR_TAMP3IE_Pos         (22U)
12229  #define RTC_TAMPCR_TAMP3IE_Msk         (0x1UL << RTC_TAMPCR_TAMP3IE_Pos)       /*!< 0x00400000 */
12230  #define RTC_TAMPCR_TAMP3IE             RTC_TAMPCR_TAMP3IE_Msk
12231  #define RTC_TAMPCR_TAMP2MF_Pos         (21U)
12232  #define RTC_TAMPCR_TAMP2MF_Msk         (0x1UL << RTC_TAMPCR_TAMP2MF_Pos)       /*!< 0x00200000 */
12233  #define RTC_TAMPCR_TAMP2MF             RTC_TAMPCR_TAMP2MF_Msk
12234  #define RTC_TAMPCR_TAMP2NOERASE_Pos    (20U)
12235  #define RTC_TAMPCR_TAMP2NOERASE_Msk    (0x1UL << RTC_TAMPCR_TAMP2NOERASE_Pos)  /*!< 0x00100000 */
12236  #define RTC_TAMPCR_TAMP2NOERASE        RTC_TAMPCR_TAMP2NOERASE_Msk
12237  #define RTC_TAMPCR_TAMP2IE_Pos         (19U)
12238  #define RTC_TAMPCR_TAMP2IE_Msk         (0x1UL << RTC_TAMPCR_TAMP2IE_Pos)       /*!< 0x00080000 */
12239  #define RTC_TAMPCR_TAMP2IE             RTC_TAMPCR_TAMP2IE_Msk
12240  #define RTC_TAMPCR_TAMP1MF_Pos         (18U)
12241  #define RTC_TAMPCR_TAMP1MF_Msk         (0x1UL << RTC_TAMPCR_TAMP1MF_Pos)       /*!< 0x00040000 */
12242  #define RTC_TAMPCR_TAMP1MF             RTC_TAMPCR_TAMP1MF_Msk
12243  #define RTC_TAMPCR_TAMP1NOERASE_Pos    (17U)
12244  #define RTC_TAMPCR_TAMP1NOERASE_Msk    (0x1UL << RTC_TAMPCR_TAMP1NOERASE_Pos)  /*!< 0x00020000 */
12245  #define RTC_TAMPCR_TAMP1NOERASE        RTC_TAMPCR_TAMP1NOERASE_Msk
12246  #define RTC_TAMPCR_TAMP1IE_Pos         (16U)
12247  #define RTC_TAMPCR_TAMP1IE_Msk         (0x1UL << RTC_TAMPCR_TAMP1IE_Pos)       /*!< 0x00010000 */
12248  #define RTC_TAMPCR_TAMP1IE             RTC_TAMPCR_TAMP1IE_Msk
12249  #define RTC_TAMPCR_TAMPPUDIS_Pos       (15U)
12250  #define RTC_TAMPCR_TAMPPUDIS_Msk       (0x1UL << RTC_TAMPCR_TAMPPUDIS_Pos)     /*!< 0x00008000 */
12251  #define RTC_TAMPCR_TAMPPUDIS           RTC_TAMPCR_TAMPPUDIS_Msk
12252  #define RTC_TAMPCR_TAMPPRCH_Pos        (13U)
12253  #define RTC_TAMPCR_TAMPPRCH_Msk        (0x3UL << RTC_TAMPCR_TAMPPRCH_Pos)      /*!< 0x00006000 */
12254  #define RTC_TAMPCR_TAMPPRCH            RTC_TAMPCR_TAMPPRCH_Msk
12255  #define RTC_TAMPCR_TAMPPRCH_0          (0x1UL << RTC_TAMPCR_TAMPPRCH_Pos)      /*!< 0x00002000 */
12256  #define RTC_TAMPCR_TAMPPRCH_1          (0x2UL << RTC_TAMPCR_TAMPPRCH_Pos)      /*!< 0x00004000 */
12257  #define RTC_TAMPCR_TAMPFLT_Pos         (11U)
12258  #define RTC_TAMPCR_TAMPFLT_Msk         (0x3UL << RTC_TAMPCR_TAMPFLT_Pos)       /*!< 0x00001800 */
12259  #define RTC_TAMPCR_TAMPFLT             RTC_TAMPCR_TAMPFLT_Msk
12260  #define RTC_TAMPCR_TAMPFLT_0           (0x1UL << RTC_TAMPCR_TAMPFLT_Pos)       /*!< 0x00000800 */
12261  #define RTC_TAMPCR_TAMPFLT_1           (0x2UL << RTC_TAMPCR_TAMPFLT_Pos)       /*!< 0x00001000 */
12262  #define RTC_TAMPCR_TAMPFREQ_Pos        (8U)
12263  #define RTC_TAMPCR_TAMPFREQ_Msk        (0x7UL << RTC_TAMPCR_TAMPFREQ_Pos)      /*!< 0x00000700 */
12264  #define RTC_TAMPCR_TAMPFREQ            RTC_TAMPCR_TAMPFREQ_Msk
12265  #define RTC_TAMPCR_TAMPFREQ_0          (0x1UL << RTC_TAMPCR_TAMPFREQ_Pos)      /*!< 0x00000100 */
12266  #define RTC_TAMPCR_TAMPFREQ_1          (0x2UL << RTC_TAMPCR_TAMPFREQ_Pos)      /*!< 0x00000200 */
12267  #define RTC_TAMPCR_TAMPFREQ_2          (0x4UL << RTC_TAMPCR_TAMPFREQ_Pos)      /*!< 0x00000400 */
12268  #define RTC_TAMPCR_TAMPTS_Pos          (7U)
12269  #define RTC_TAMPCR_TAMPTS_Msk          (0x1UL << RTC_TAMPCR_TAMPTS_Pos)        /*!< 0x00000080 */
12270  #define RTC_TAMPCR_TAMPTS              RTC_TAMPCR_TAMPTS_Msk
12271  #define RTC_TAMPCR_TAMP3TRG_Pos        (6U)
12272  #define RTC_TAMPCR_TAMP3TRG_Msk        (0x1UL << RTC_TAMPCR_TAMP3TRG_Pos)      /*!< 0x00000040 */
12273  #define RTC_TAMPCR_TAMP3TRG            RTC_TAMPCR_TAMP3TRG_Msk
12274  #define RTC_TAMPCR_TAMP3E_Pos          (5U)
12275  #define RTC_TAMPCR_TAMP3E_Msk          (0x1UL << RTC_TAMPCR_TAMP3E_Pos)        /*!< 0x00000020 */
12276  #define RTC_TAMPCR_TAMP3E              RTC_TAMPCR_TAMP3E_Msk
12277  #define RTC_TAMPCR_TAMP2TRG_Pos        (4U)
12278  #define RTC_TAMPCR_TAMP2TRG_Msk        (0x1UL << RTC_TAMPCR_TAMP2TRG_Pos)      /*!< 0x00000010 */
12279  #define RTC_TAMPCR_TAMP2TRG            RTC_TAMPCR_TAMP2TRG_Msk
12280  #define RTC_TAMPCR_TAMP2E_Pos          (3U)
12281  #define RTC_TAMPCR_TAMP2E_Msk          (0x1UL << RTC_TAMPCR_TAMP2E_Pos)        /*!< 0x00000008 */
12282  #define RTC_TAMPCR_TAMP2E              RTC_TAMPCR_TAMP2E_Msk
12283  #define RTC_TAMPCR_TAMPIE_Pos          (2U)
12284  #define RTC_TAMPCR_TAMPIE_Msk          (0x1UL << RTC_TAMPCR_TAMPIE_Pos)        /*!< 0x00000004 */
12285  #define RTC_TAMPCR_TAMPIE              RTC_TAMPCR_TAMPIE_Msk
12286  #define RTC_TAMPCR_TAMP1TRG_Pos        (1U)
12287  #define RTC_TAMPCR_TAMP1TRG_Msk        (0x1UL << RTC_TAMPCR_TAMP1TRG_Pos)      /*!< 0x00000002 */
12288  #define RTC_TAMPCR_TAMP1TRG            RTC_TAMPCR_TAMP1TRG_Msk
12289  #define RTC_TAMPCR_TAMP1E_Pos          (0U)
12290  #define RTC_TAMPCR_TAMP1E_Msk          (0x1UL << RTC_TAMPCR_TAMP1E_Pos)        /*!< 0x00000001 */
12291  #define RTC_TAMPCR_TAMP1E              RTC_TAMPCR_TAMP1E_Msk
12292  
12293  /********************  Bits definition for RTC_ALRMASSR register  *************/
12294  #define RTC_ALRMASSR_MASKSS_Pos        (24U)
12295  #define RTC_ALRMASSR_MASKSS_Msk        (0xFUL << RTC_ALRMASSR_MASKSS_Pos)      /*!< 0x0F000000 */
12296  #define RTC_ALRMASSR_MASKSS            RTC_ALRMASSR_MASKSS_Msk
12297  #define RTC_ALRMASSR_MASKSS_0          (0x1UL << RTC_ALRMASSR_MASKSS_Pos)      /*!< 0x01000000 */
12298  #define RTC_ALRMASSR_MASKSS_1          (0x2UL << RTC_ALRMASSR_MASKSS_Pos)      /*!< 0x02000000 */
12299  #define RTC_ALRMASSR_MASKSS_2          (0x4UL << RTC_ALRMASSR_MASKSS_Pos)      /*!< 0x04000000 */
12300  #define RTC_ALRMASSR_MASKSS_3          (0x8UL << RTC_ALRMASSR_MASKSS_Pos)      /*!< 0x08000000 */
12301  #define RTC_ALRMASSR_SS_Pos            (0U)
12302  #define RTC_ALRMASSR_SS_Msk            (0x7FFFUL << RTC_ALRMASSR_SS_Pos)       /*!< 0x00007FFF */
12303  #define RTC_ALRMASSR_SS                RTC_ALRMASSR_SS_Msk
12304  
12305  /********************  Bits definition for RTC_ALRMBSSR register  *************/
12306  #define RTC_ALRMBSSR_MASKSS_Pos        (24U)
12307  #define RTC_ALRMBSSR_MASKSS_Msk        (0xFUL << RTC_ALRMBSSR_MASKSS_Pos)      /*!< 0x0F000000 */
12308  #define RTC_ALRMBSSR_MASKSS            RTC_ALRMBSSR_MASKSS_Msk
12309  #define RTC_ALRMBSSR_MASKSS_0          (0x1UL << RTC_ALRMBSSR_MASKSS_Pos)      /*!< 0x01000000 */
12310  #define RTC_ALRMBSSR_MASKSS_1          (0x2UL << RTC_ALRMBSSR_MASKSS_Pos)      /*!< 0x02000000 */
12311  #define RTC_ALRMBSSR_MASKSS_2          (0x4UL << RTC_ALRMBSSR_MASKSS_Pos)      /*!< 0x04000000 */
12312  #define RTC_ALRMBSSR_MASKSS_3          (0x8UL << RTC_ALRMBSSR_MASKSS_Pos)      /*!< 0x08000000 */
12313  #define RTC_ALRMBSSR_SS_Pos            (0U)
12314  #define RTC_ALRMBSSR_SS_Msk            (0x7FFFUL << RTC_ALRMBSSR_SS_Pos)       /*!< 0x00007FFF */
12315  #define RTC_ALRMBSSR_SS                RTC_ALRMBSSR_SS_Msk
12316  
12317  /********************  Bits definition for RTC_0R register  *******************/
12318  #define RTC_OR_OUT_RMP_Pos             (1U)
12319  #define RTC_OR_OUT_RMP_Msk             (0x1UL << RTC_OR_OUT_RMP_Pos)           /*!< 0x00000002 */
12320  #define RTC_OR_OUT_RMP                 RTC_OR_OUT_RMP_Msk
12321  #define RTC_OR_ALARMOUTTYPE_Pos        (0U)
12322  #define RTC_OR_ALARMOUTTYPE_Msk        (0x1UL << RTC_OR_ALARMOUTTYPE_Pos)      /*!< 0x00000001 */
12323  #define RTC_OR_ALARMOUTTYPE            RTC_OR_ALARMOUTTYPE_Msk
12324  
12325  
12326  /********************  Bits definition for RTC_BKP0R register  ****************/
12327  #define RTC_BKP0R_Pos                  (0U)
12328  #define RTC_BKP0R_Msk                  (0xFFFFFFFFUL << RTC_BKP0R_Pos)         /*!< 0xFFFFFFFF */
12329  #define RTC_BKP0R                      RTC_BKP0R_Msk
12330  
12331  /********************  Bits definition for RTC_BKP1R register  ****************/
12332  #define RTC_BKP1R_Pos                  (0U)
12333  #define RTC_BKP1R_Msk                  (0xFFFFFFFFUL << RTC_BKP1R_Pos)         /*!< 0xFFFFFFFF */
12334  #define RTC_BKP1R                      RTC_BKP1R_Msk
12335  
12336  /********************  Bits definition for RTC_BKP2R register  ****************/
12337  #define RTC_BKP2R_Pos                  (0U)
12338  #define RTC_BKP2R_Msk                  (0xFFFFFFFFUL << RTC_BKP2R_Pos)         /*!< 0xFFFFFFFF */
12339  #define RTC_BKP2R                      RTC_BKP2R_Msk
12340  
12341  /********************  Bits definition for RTC_BKP3R register  ****************/
12342  #define RTC_BKP3R_Pos                  (0U)
12343  #define RTC_BKP3R_Msk                  (0xFFFFFFFFUL << RTC_BKP3R_Pos)         /*!< 0xFFFFFFFF */
12344  #define RTC_BKP3R                      RTC_BKP3R_Msk
12345  
12346  /********************  Bits definition for RTC_BKP4R register  ****************/
12347  #define RTC_BKP4R_Pos                  (0U)
12348  #define RTC_BKP4R_Msk                  (0xFFFFFFFFUL << RTC_BKP4R_Pos)         /*!< 0xFFFFFFFF */
12349  #define RTC_BKP4R                      RTC_BKP4R_Msk
12350  
12351  /********************  Bits definition for RTC_BKP5R register  ****************/
12352  #define RTC_BKP5R_Pos                  (0U)
12353  #define RTC_BKP5R_Msk                  (0xFFFFFFFFUL << RTC_BKP5R_Pos)         /*!< 0xFFFFFFFF */
12354  #define RTC_BKP5R                      RTC_BKP5R_Msk
12355  
12356  /********************  Bits definition for RTC_BKP6R register  ****************/
12357  #define RTC_BKP6R_Pos                  (0U)
12358  #define RTC_BKP6R_Msk                  (0xFFFFFFFFUL << RTC_BKP6R_Pos)         /*!< 0xFFFFFFFF */
12359  #define RTC_BKP6R                      RTC_BKP6R_Msk
12360  
12361  /********************  Bits definition for RTC_BKP7R register  ****************/
12362  #define RTC_BKP7R_Pos                  (0U)
12363  #define RTC_BKP7R_Msk                  (0xFFFFFFFFUL << RTC_BKP7R_Pos)         /*!< 0xFFFFFFFF */
12364  #define RTC_BKP7R                      RTC_BKP7R_Msk
12365  
12366  /********************  Bits definition for RTC_BKP8R register  ****************/
12367  #define RTC_BKP8R_Pos                  (0U)
12368  #define RTC_BKP8R_Msk                  (0xFFFFFFFFUL << RTC_BKP8R_Pos)         /*!< 0xFFFFFFFF */
12369  #define RTC_BKP8R                      RTC_BKP8R_Msk
12370  
12371  /********************  Bits definition for RTC_BKP9R register  ****************/
12372  #define RTC_BKP9R_Pos                  (0U)
12373  #define RTC_BKP9R_Msk                  (0xFFFFFFFFUL << RTC_BKP9R_Pos)         /*!< 0xFFFFFFFF */
12374  #define RTC_BKP9R                      RTC_BKP9R_Msk
12375  
12376  /********************  Bits definition for RTC_BKP10R register  ***************/
12377  #define RTC_BKP10R_Pos                 (0U)
12378  #define RTC_BKP10R_Msk                 (0xFFFFFFFFUL << RTC_BKP10R_Pos)        /*!< 0xFFFFFFFF */
12379  #define RTC_BKP10R                     RTC_BKP10R_Msk
12380  
12381  /********************  Bits definition for RTC_BKP11R register  ***************/
12382  #define RTC_BKP11R_Pos                 (0U)
12383  #define RTC_BKP11R_Msk                 (0xFFFFFFFFUL << RTC_BKP11R_Pos)        /*!< 0xFFFFFFFF */
12384  #define RTC_BKP11R                     RTC_BKP11R_Msk
12385  
12386  /********************  Bits definition for RTC_BKP12R register  ***************/
12387  #define RTC_BKP12R_Pos                 (0U)
12388  #define RTC_BKP12R_Msk                 (0xFFFFFFFFUL << RTC_BKP12R_Pos)        /*!< 0xFFFFFFFF */
12389  #define RTC_BKP12R                     RTC_BKP12R_Msk
12390  
12391  /********************  Bits definition for RTC_BKP13R register  ***************/
12392  #define RTC_BKP13R_Pos                 (0U)
12393  #define RTC_BKP13R_Msk                 (0xFFFFFFFFUL << RTC_BKP13R_Pos)        /*!< 0xFFFFFFFF */
12394  #define RTC_BKP13R                     RTC_BKP13R_Msk
12395  
12396  /********************  Bits definition for RTC_BKP14R register  ***************/
12397  #define RTC_BKP14R_Pos                 (0U)
12398  #define RTC_BKP14R_Msk                 (0xFFFFFFFFUL << RTC_BKP14R_Pos)        /*!< 0xFFFFFFFF */
12399  #define RTC_BKP14R                     RTC_BKP14R_Msk
12400  
12401  /********************  Bits definition for RTC_BKP15R register  ***************/
12402  #define RTC_BKP15R_Pos                 (0U)
12403  #define RTC_BKP15R_Msk                 (0xFFFFFFFFUL << RTC_BKP15R_Pos)        /*!< 0xFFFFFFFF */
12404  #define RTC_BKP15R                     RTC_BKP15R_Msk
12405  
12406  /********************  Bits definition for RTC_BKP16R register  ***************/
12407  #define RTC_BKP16R_Pos                 (0U)
12408  #define RTC_BKP16R_Msk                 (0xFFFFFFFFUL << RTC_BKP16R_Pos)        /*!< 0xFFFFFFFF */
12409  #define RTC_BKP16R                     RTC_BKP16R_Msk
12410  
12411  /********************  Bits definition for RTC_BKP17R register  ***************/
12412  #define RTC_BKP17R_Pos                 (0U)
12413  #define RTC_BKP17R_Msk                 (0xFFFFFFFFUL << RTC_BKP17R_Pos)        /*!< 0xFFFFFFFF */
12414  #define RTC_BKP17R                     RTC_BKP17R_Msk
12415  
12416  /********************  Bits definition for RTC_BKP18R register  ***************/
12417  #define RTC_BKP18R_Pos                 (0U)
12418  #define RTC_BKP18R_Msk                 (0xFFFFFFFFUL << RTC_BKP18R_Pos)        /*!< 0xFFFFFFFF */
12419  #define RTC_BKP18R                     RTC_BKP18R_Msk
12420  
12421  /********************  Bits definition for RTC_BKP19R register  ***************/
12422  #define RTC_BKP19R_Pos                 (0U)
12423  #define RTC_BKP19R_Msk                 (0xFFFFFFFFUL << RTC_BKP19R_Pos)        /*!< 0xFFFFFFFF */
12424  #define RTC_BKP19R                     RTC_BKP19R_Msk
12425  
12426  /********************  Bits definition for RTC_BKP20R register  ***************/
12427  #define RTC_BKP20R_Pos                 (0U)
12428  #define RTC_BKP20R_Msk                 (0xFFFFFFFFUL << RTC_BKP20R_Pos)        /*!< 0xFFFFFFFF */
12429  #define RTC_BKP20R                     RTC_BKP20R_Msk
12430  
12431  /********************  Bits definition for RTC_BKP21R register  ***************/
12432  #define RTC_BKP21R_Pos                 (0U)
12433  #define RTC_BKP21R_Msk                 (0xFFFFFFFFUL << RTC_BKP21R_Pos)        /*!< 0xFFFFFFFF */
12434  #define RTC_BKP21R                     RTC_BKP21R_Msk
12435  
12436  /********************  Bits definition for RTC_BKP22R register  ***************/
12437  #define RTC_BKP22R_Pos                 (0U)
12438  #define RTC_BKP22R_Msk                 (0xFFFFFFFFUL << RTC_BKP22R_Pos)        /*!< 0xFFFFFFFF */
12439  #define RTC_BKP22R                     RTC_BKP22R_Msk
12440  
12441  /********************  Bits definition for RTC_BKP23R register  ***************/
12442  #define RTC_BKP23R_Pos                 (0U)
12443  #define RTC_BKP23R_Msk                 (0xFFFFFFFFUL << RTC_BKP23R_Pos)        /*!< 0xFFFFFFFF */
12444  #define RTC_BKP23R                     RTC_BKP23R_Msk
12445  
12446  /********************  Bits definition for RTC_BKP24R register  ***************/
12447  #define RTC_BKP24R_Pos                 (0U)
12448  #define RTC_BKP24R_Msk                 (0xFFFFFFFFUL << RTC_BKP24R_Pos)        /*!< 0xFFFFFFFF */
12449  #define RTC_BKP24R                     RTC_BKP24R_Msk
12450  
12451  /********************  Bits definition for RTC_BKP25R register  ***************/
12452  #define RTC_BKP25R_Pos                 (0U)
12453  #define RTC_BKP25R_Msk                 (0xFFFFFFFFUL << RTC_BKP25R_Pos)        /*!< 0xFFFFFFFF */
12454  #define RTC_BKP25R                     RTC_BKP25R_Msk
12455  
12456  /********************  Bits definition for RTC_BKP26R register  ***************/
12457  #define RTC_BKP26R_Pos                 (0U)
12458  #define RTC_BKP26R_Msk                 (0xFFFFFFFFUL << RTC_BKP26R_Pos)        /*!< 0xFFFFFFFF */
12459  #define RTC_BKP26R                     RTC_BKP26R_Msk
12460  
12461  /********************  Bits definition for RTC_BKP27R register  ***************/
12462  #define RTC_BKP27R_Pos                 (0U)
12463  #define RTC_BKP27R_Msk                 (0xFFFFFFFFUL << RTC_BKP27R_Pos)        /*!< 0xFFFFFFFF */
12464  #define RTC_BKP27R                     RTC_BKP27R_Msk
12465  
12466  /********************  Bits definition for RTC_BKP28R register  ***************/
12467  #define RTC_BKP28R_Pos                 (0U)
12468  #define RTC_BKP28R_Msk                 (0xFFFFFFFFUL << RTC_BKP28R_Pos)        /*!< 0xFFFFFFFF */
12469  #define RTC_BKP28R                     RTC_BKP28R_Msk
12470  
12471  /********************  Bits definition for RTC_BKP29R register  ***************/
12472  #define RTC_BKP29R_Pos                 (0U)
12473  #define RTC_BKP29R_Msk                 (0xFFFFFFFFUL << RTC_BKP29R_Pos)        /*!< 0xFFFFFFFF */
12474  #define RTC_BKP29R                     RTC_BKP29R_Msk
12475  
12476  /********************  Bits definition for RTC_BKP30R register  ***************/
12477  #define RTC_BKP30R_Pos                 (0U)
12478  #define RTC_BKP30R_Msk                 (0xFFFFFFFFUL << RTC_BKP30R_Pos)        /*!< 0xFFFFFFFF */
12479  #define RTC_BKP30R                     RTC_BKP30R_Msk
12480  
12481  /********************  Bits definition for RTC_BKP31R register  ***************/
12482  #define RTC_BKP31R_Pos                 (0U)
12483  #define RTC_BKP31R_Msk                 (0xFFFFFFFFUL << RTC_BKP31R_Pos)        /*!< 0xFFFFFFFF */
12484  #define RTC_BKP31R                     RTC_BKP31R_Msk
12485  
12486  /******************** Number of backup registers ******************************/
12487  #define RTC_BKP_NUMBER                       32U
12488  
12489  /******************************************************************************/
12490  /*                                                                            */
12491  /*                          Serial Audio Interface                            */
12492  /*                                                                            */
12493  /******************************************************************************/
12494  /********************  Bit definition for SAI_GCR register  *******************/
12495  #define SAI_GCR_SYNCIN_Pos         (0U)
12496  #define SAI_GCR_SYNCIN_Msk         (0x3UL << SAI_GCR_SYNCIN_Pos)               /*!< 0x00000003 */
12497  #define SAI_GCR_SYNCIN             SAI_GCR_SYNCIN_Msk                          /*!<SYNCIN[1:0] bits (Synchronization Inputs)   */
12498  #define SAI_GCR_SYNCIN_0           (0x1UL << SAI_GCR_SYNCIN_Pos)               /*!< 0x00000001 */
12499  #define SAI_GCR_SYNCIN_1           (0x2UL << SAI_GCR_SYNCIN_Pos)               /*!< 0x00000002 */
12500  
12501  #define SAI_GCR_SYNCOUT_Pos        (4U)
12502  #define SAI_GCR_SYNCOUT_Msk        (0x3UL << SAI_GCR_SYNCOUT_Pos)              /*!< 0x00000030 */
12503  #define SAI_GCR_SYNCOUT            SAI_GCR_SYNCOUT_Msk                         /*!<SYNCOUT[1:0] bits (Synchronization Outputs) */
12504  #define SAI_GCR_SYNCOUT_0          (0x1UL << SAI_GCR_SYNCOUT_Pos)              /*!< 0x00000010 */
12505  #define SAI_GCR_SYNCOUT_1          (0x2UL << SAI_GCR_SYNCOUT_Pos)              /*!< 0x00000020 */
12506  
12507  /*******************  Bit definition for SAI_xCR1 register  *******************/
12508  #define SAI_xCR1_MODE_Pos          (0U)
12509  #define SAI_xCR1_MODE_Msk          (0x3UL << SAI_xCR1_MODE_Pos)                /*!< 0x00000003 */
12510  #define SAI_xCR1_MODE              SAI_xCR1_MODE_Msk                           /*!<MODE[1:0] bits (Audio Block Mode)           */
12511  #define SAI_xCR1_MODE_0            (0x1UL << SAI_xCR1_MODE_Pos)                /*!< 0x00000001 */
12512  #define SAI_xCR1_MODE_1            (0x2UL << SAI_xCR1_MODE_Pos)                /*!< 0x00000002 */
12513  
12514  #define SAI_xCR1_PRTCFG_Pos        (2U)
12515  #define SAI_xCR1_PRTCFG_Msk        (0x3UL << SAI_xCR1_PRTCFG_Pos)              /*!< 0x0000000C */
12516  #define SAI_xCR1_PRTCFG            SAI_xCR1_PRTCFG_Msk                         /*!<PRTCFG[1:0] bits (Protocol Configuration)   */
12517  #define SAI_xCR1_PRTCFG_0          (0x1UL << SAI_xCR1_PRTCFG_Pos)              /*!< 0x00000004 */
12518  #define SAI_xCR1_PRTCFG_1          (0x2UL << SAI_xCR1_PRTCFG_Pos)              /*!< 0x00000008 */
12519  
12520  #define SAI_xCR1_DS_Pos            (5U)
12521  #define SAI_xCR1_DS_Msk            (0x7UL << SAI_xCR1_DS_Pos)                  /*!< 0x000000E0 */
12522  #define SAI_xCR1_DS                SAI_xCR1_DS_Msk                             /*!<DS[1:0] bits (Data Size) */
12523  #define SAI_xCR1_DS_0              (0x1UL << SAI_xCR1_DS_Pos)                  /*!< 0x00000020 */
12524  #define SAI_xCR1_DS_1              (0x2UL << SAI_xCR1_DS_Pos)                  /*!< 0x00000040 */
12525  #define SAI_xCR1_DS_2              (0x4UL << SAI_xCR1_DS_Pos)                  /*!< 0x00000080 */
12526  
12527  #define SAI_xCR1_LSBFIRST_Pos      (8U)
12528  #define SAI_xCR1_LSBFIRST_Msk      (0x1UL << SAI_xCR1_LSBFIRST_Pos)            /*!< 0x00000100 */
12529  #define SAI_xCR1_LSBFIRST          SAI_xCR1_LSBFIRST_Msk                       /*!<LSB First Configuration  */
12530  #define SAI_xCR1_CKSTR_Pos         (9U)
12531  #define SAI_xCR1_CKSTR_Msk         (0x1UL << SAI_xCR1_CKSTR_Pos)               /*!< 0x00000200 */
12532  #define SAI_xCR1_CKSTR             SAI_xCR1_CKSTR_Msk                          /*!<ClocK STRobing edge      */
12533  
12534  #define SAI_xCR1_SYNCEN_Pos        (10U)
12535  #define SAI_xCR1_SYNCEN_Msk        (0x3UL << SAI_xCR1_SYNCEN_Pos)              /*!< 0x00000C00 */
12536  #define SAI_xCR1_SYNCEN            SAI_xCR1_SYNCEN_Msk                         /*!<SYNCEN[1:0](SYNChronization ENable) */
12537  #define SAI_xCR1_SYNCEN_0          (0x1UL << SAI_xCR1_SYNCEN_Pos)              /*!< 0x00000400 */
12538  #define SAI_xCR1_SYNCEN_1          (0x2UL << SAI_xCR1_SYNCEN_Pos)              /*!< 0x00000800 */
12539  
12540  #define SAI_xCR1_MONO_Pos          (12U)
12541  #define SAI_xCR1_MONO_Msk          (0x1UL << SAI_xCR1_MONO_Pos)                /*!< 0x00001000 */
12542  #define SAI_xCR1_MONO              SAI_xCR1_MONO_Msk                           /*!<Mono mode                  */
12543  #define SAI_xCR1_OUTDRIV_Pos       (13U)
12544  #define SAI_xCR1_OUTDRIV_Msk       (0x1UL << SAI_xCR1_OUTDRIV_Pos)             /*!< 0x00002000 */
12545  #define SAI_xCR1_OUTDRIV           SAI_xCR1_OUTDRIV_Msk                        /*!<Output Drive               */
12546  #define SAI_xCR1_SAIEN_Pos         (16U)
12547  #define SAI_xCR1_SAIEN_Msk         (0x1UL << SAI_xCR1_SAIEN_Pos)               /*!< 0x00010000 */
12548  #define SAI_xCR1_SAIEN             SAI_xCR1_SAIEN_Msk                          /*!<Audio Block enable         */
12549  #define SAI_xCR1_DMAEN_Pos         (17U)
12550  #define SAI_xCR1_DMAEN_Msk         (0x1UL << SAI_xCR1_DMAEN_Pos)               /*!< 0x00020000 */
12551  #define SAI_xCR1_DMAEN             SAI_xCR1_DMAEN_Msk                          /*!<DMA enable                 */
12552  #define SAI_xCR1_NODIV_Pos         (19U)
12553  #define SAI_xCR1_NODIV_Msk         (0x1UL << SAI_xCR1_NODIV_Pos)               /*!< 0x00080000 */
12554  #define SAI_xCR1_NODIV             SAI_xCR1_NODIV_Msk                          /*!<No Divider Configuration   */
12555  
12556  #define SAI_xCR1_MCKDIV_Pos        (20U)
12557  #define SAI_xCR1_MCKDIV_Msk        (0xFUL << SAI_xCR1_MCKDIV_Pos)              /*!< 0x00F00000 */
12558  #define SAI_xCR1_MCKDIV            SAI_xCR1_MCKDIV_Msk                         /*!<MCKDIV[3:0] (Master ClocK Divider)  */
12559  #define SAI_xCR1_MCKDIV_0          (0x1UL << SAI_xCR1_MCKDIV_Pos)              /*!< 0x00100000 */
12560  #define SAI_xCR1_MCKDIV_1          (0x2UL << SAI_xCR1_MCKDIV_Pos)              /*!< 0x00200000 */
12561  #define SAI_xCR1_MCKDIV_2          (0x4UL << SAI_xCR1_MCKDIV_Pos)              /*!< 0x00400000 */
12562  #define SAI_xCR1_MCKDIV_3          (0x8UL << SAI_xCR1_MCKDIV_Pos)              /*!< 0x00800000 */
12563  
12564  /*******************  Bit definition for SAI_xCR2 register  *******************/
12565  #define SAI_xCR2_FTH_Pos           (0U)
12566  #define SAI_xCR2_FTH_Msk           (0x7UL << SAI_xCR2_FTH_Pos)                 /*!< 0x00000007 */
12567  #define SAI_xCR2_FTH               SAI_xCR2_FTH_Msk                            /*!<FTH[2:0](Fifo THreshold)  */
12568  #define SAI_xCR2_FTH_0             (0x1UL << SAI_xCR2_FTH_Pos)                 /*!< 0x00000001 */
12569  #define SAI_xCR2_FTH_1             (0x2UL << SAI_xCR2_FTH_Pos)                 /*!< 0x00000002 */
12570  #define SAI_xCR2_FTH_2             (0x4UL << SAI_xCR2_FTH_Pos)                 /*!< 0x00000004 */
12571  
12572  #define SAI_xCR2_FFLUSH_Pos        (3U)
12573  #define SAI_xCR2_FFLUSH_Msk        (0x1UL << SAI_xCR2_FFLUSH_Pos)              /*!< 0x00000008 */
12574  #define SAI_xCR2_FFLUSH            SAI_xCR2_FFLUSH_Msk                         /*!<Fifo FLUSH                       */
12575  #define SAI_xCR2_TRIS_Pos          (4U)
12576  #define SAI_xCR2_TRIS_Msk          (0x1UL << SAI_xCR2_TRIS_Pos)                /*!< 0x00000010 */
12577  #define SAI_xCR2_TRIS              SAI_xCR2_TRIS_Msk                           /*!<TRIState Management on data line */
12578  #define SAI_xCR2_MUTE_Pos          (5U)
12579  #define SAI_xCR2_MUTE_Msk          (0x1UL << SAI_xCR2_MUTE_Pos)                /*!< 0x00000020 */
12580  #define SAI_xCR2_MUTE              SAI_xCR2_MUTE_Msk                           /*!<Mute mode                        */
12581  #define SAI_xCR2_MUTEVAL_Pos       (6U)
12582  #define SAI_xCR2_MUTEVAL_Msk       (0x1UL << SAI_xCR2_MUTEVAL_Pos)             /*!< 0x00000040 */
12583  #define SAI_xCR2_MUTEVAL           SAI_xCR2_MUTEVAL_Msk                        /*!<Muate value                      */
12584  
12585  
12586  #define SAI_xCR2_MUTECNT_Pos       (7U)
12587  #define SAI_xCR2_MUTECNT_Msk       (0x3FUL << SAI_xCR2_MUTECNT_Pos)            /*!< 0x00001F80 */
12588  #define SAI_xCR2_MUTECNT           SAI_xCR2_MUTECNT_Msk                        /*!<MUTECNT[5:0] (MUTE counter) */
12589  #define SAI_xCR2_MUTECNT_0         (0x01UL << SAI_xCR2_MUTECNT_Pos)            /*!< 0x00000080 */
12590  #define SAI_xCR2_MUTECNT_1         (0x02UL << SAI_xCR2_MUTECNT_Pos)            /*!< 0x00000100 */
12591  #define SAI_xCR2_MUTECNT_2         (0x04UL << SAI_xCR2_MUTECNT_Pos)            /*!< 0x00000200 */
12592  #define SAI_xCR2_MUTECNT_3         (0x08UL << SAI_xCR2_MUTECNT_Pos)            /*!< 0x00000400 */
12593  #define SAI_xCR2_MUTECNT_4         (0x10UL << SAI_xCR2_MUTECNT_Pos)            /*!< 0x00000800 */
12594  #define SAI_xCR2_MUTECNT_5         (0x20UL << SAI_xCR2_MUTECNT_Pos)            /*!< 0x00001000 */
12595  
12596  #define SAI_xCR2_CPL_Pos           (13U)
12597  #define SAI_xCR2_CPL_Msk           (0x1UL << SAI_xCR2_CPL_Pos)                 /*!< 0x00002000 */
12598  #define SAI_xCR2_CPL               SAI_xCR2_CPL_Msk                            /*!<CPL mode                    */
12599  #define SAI_xCR2_COMP_Pos          (14U)
12600  #define SAI_xCR2_COMP_Msk          (0x3UL << SAI_xCR2_COMP_Pos)                /*!< 0x0000C000 */
12601  #define SAI_xCR2_COMP              SAI_xCR2_COMP_Msk                           /*!<COMP[1:0] (Companding mode) */
12602  #define SAI_xCR2_COMP_0            (0x1UL << SAI_xCR2_COMP_Pos)                /*!< 0x00004000 */
12603  #define SAI_xCR2_COMP_1            (0x2UL << SAI_xCR2_COMP_Pos)                /*!< 0x00008000 */
12604  
12605  
12606  /******************  Bit definition for SAI_xFRCR register  *******************/
12607  #define SAI_xFRCR_FRL_Pos          (0U)
12608  #define SAI_xFRCR_FRL_Msk          (0xFFUL << SAI_xFRCR_FRL_Pos)               /*!< 0x000000FF */
12609  #define SAI_xFRCR_FRL              SAI_xFRCR_FRL_Msk                           /*!<FRL[7:0](Frame length)  */
12610  #define SAI_xFRCR_FRL_0            (0x01UL << SAI_xFRCR_FRL_Pos)               /*!< 0x00000001 */
12611  #define SAI_xFRCR_FRL_1            (0x02UL << SAI_xFRCR_FRL_Pos)               /*!< 0x00000002 */
12612  #define SAI_xFRCR_FRL_2            (0x04UL << SAI_xFRCR_FRL_Pos)               /*!< 0x00000004 */
12613  #define SAI_xFRCR_FRL_3            (0x08UL << SAI_xFRCR_FRL_Pos)               /*!< 0x00000008 */
12614  #define SAI_xFRCR_FRL_4            (0x10UL << SAI_xFRCR_FRL_Pos)               /*!< 0x00000010 */
12615  #define SAI_xFRCR_FRL_5            (0x20UL << SAI_xFRCR_FRL_Pos)               /*!< 0x00000020 */
12616  #define SAI_xFRCR_FRL_6            (0x40UL << SAI_xFRCR_FRL_Pos)               /*!< 0x00000040 */
12617  #define SAI_xFRCR_FRL_7            (0x80UL << SAI_xFRCR_FRL_Pos)               /*!< 0x00000080 */
12618  
12619  #define SAI_xFRCR_FSALL_Pos        (8U)
12620  #define SAI_xFRCR_FSALL_Msk        (0x7FUL << SAI_xFRCR_FSALL_Pos)             /*!< 0x00007F00 */
12621  #define SAI_xFRCR_FSALL            SAI_xFRCR_FSALL_Msk                         /*!<FRL[6:0] (Frame synchronization active level length)  */
12622  #define SAI_xFRCR_FSALL_0          (0x01UL << SAI_xFRCR_FSALL_Pos)             /*!< 0x00000100 */
12623  #define SAI_xFRCR_FSALL_1          (0x02UL << SAI_xFRCR_FSALL_Pos)             /*!< 0x00000200 */
12624  #define SAI_xFRCR_FSALL_2          (0x04UL << SAI_xFRCR_FSALL_Pos)             /*!< 0x00000400 */
12625  #define SAI_xFRCR_FSALL_3          (0x08UL << SAI_xFRCR_FSALL_Pos)             /*!< 0x00000800 */
12626  #define SAI_xFRCR_FSALL_4          (0x10UL << SAI_xFRCR_FSALL_Pos)             /*!< 0x00001000 */
12627  #define SAI_xFRCR_FSALL_5          (0x20UL << SAI_xFRCR_FSALL_Pos)             /*!< 0x00002000 */
12628  #define SAI_xFRCR_FSALL_6          (0x40UL << SAI_xFRCR_FSALL_Pos)             /*!< 0x00004000 */
12629  
12630  #define SAI_xFRCR_FSDEF_Pos        (16U)
12631  #define SAI_xFRCR_FSDEF_Msk        (0x1UL << SAI_xFRCR_FSDEF_Pos)              /*!< 0x00010000 */
12632  #define SAI_xFRCR_FSDEF            SAI_xFRCR_FSDEF_Msk                         /*!< Frame Synchronization Definition */
12633  #define SAI_xFRCR_FSPOL_Pos        (17U)
12634  #define SAI_xFRCR_FSPOL_Msk        (0x1UL << SAI_xFRCR_FSPOL_Pos)              /*!< 0x00020000 */
12635  #define SAI_xFRCR_FSPOL            SAI_xFRCR_FSPOL_Msk                         /*!<Frame Synchronization POLarity    */
12636  #define SAI_xFRCR_FSOFF_Pos        (18U)
12637  #define SAI_xFRCR_FSOFF_Msk        (0x1UL << SAI_xFRCR_FSOFF_Pos)              /*!< 0x00040000 */
12638  #define SAI_xFRCR_FSOFF            SAI_xFRCR_FSOFF_Msk                         /*!<Frame Synchronization OFFset      */
12639  
12640  /******************  Bit definition for SAI_xSLOTR register  *******************/
12641  #define SAI_xSLOTR_FBOFF_Pos       (0U)
12642  #define SAI_xSLOTR_FBOFF_Msk       (0x1FUL << SAI_xSLOTR_FBOFF_Pos)            /*!< 0x0000001F */
12643  #define SAI_xSLOTR_FBOFF           SAI_xSLOTR_FBOFF_Msk                        /*!<FRL[4:0](First Bit Offset)  */
12644  #define SAI_xSLOTR_FBOFF_0         (0x01UL << SAI_xSLOTR_FBOFF_Pos)            /*!< 0x00000001 */
12645  #define SAI_xSLOTR_FBOFF_1         (0x02UL << SAI_xSLOTR_FBOFF_Pos)            /*!< 0x00000002 */
12646  #define SAI_xSLOTR_FBOFF_2         (0x04UL << SAI_xSLOTR_FBOFF_Pos)            /*!< 0x00000004 */
12647  #define SAI_xSLOTR_FBOFF_3         (0x08UL << SAI_xSLOTR_FBOFF_Pos)            /*!< 0x00000008 */
12648  #define SAI_xSLOTR_FBOFF_4         (0x10UL << SAI_xSLOTR_FBOFF_Pos)            /*!< 0x00000010 */
12649  
12650  #define SAI_xSLOTR_SLOTSZ_Pos      (6U)
12651  #define SAI_xSLOTR_SLOTSZ_Msk      (0x3UL << SAI_xSLOTR_SLOTSZ_Pos)            /*!< 0x000000C0 */
12652  #define SAI_xSLOTR_SLOTSZ          SAI_xSLOTR_SLOTSZ_Msk                       /*!<SLOTSZ[1:0] (Slot size)  */
12653  #define SAI_xSLOTR_SLOTSZ_0        (0x1UL << SAI_xSLOTR_SLOTSZ_Pos)            /*!< 0x00000040 */
12654  #define SAI_xSLOTR_SLOTSZ_1        (0x2UL << SAI_xSLOTR_SLOTSZ_Pos)            /*!< 0x00000080 */
12655  
12656  #define SAI_xSLOTR_NBSLOT_Pos      (8U)
12657  #define SAI_xSLOTR_NBSLOT_Msk      (0xFUL << SAI_xSLOTR_NBSLOT_Pos)            /*!< 0x00000F00 */
12658  #define SAI_xSLOTR_NBSLOT          SAI_xSLOTR_NBSLOT_Msk                       /*!<NBSLOT[3:0] (Number of Slot in audio Frame)  */
12659  #define SAI_xSLOTR_NBSLOT_0        (0x1UL << SAI_xSLOTR_NBSLOT_Pos)            /*!< 0x00000100 */
12660  #define SAI_xSLOTR_NBSLOT_1        (0x2UL << SAI_xSLOTR_NBSLOT_Pos)            /*!< 0x00000200 */
12661  #define SAI_xSLOTR_NBSLOT_2        (0x4UL << SAI_xSLOTR_NBSLOT_Pos)            /*!< 0x00000400 */
12662  #define SAI_xSLOTR_NBSLOT_3        (0x8UL << SAI_xSLOTR_NBSLOT_Pos)            /*!< 0x00000800 */
12663  
12664  #define SAI_xSLOTR_SLOTEN_Pos      (16U)
12665  #define SAI_xSLOTR_SLOTEN_Msk      (0xFFFFUL << SAI_xSLOTR_SLOTEN_Pos)         /*!< 0xFFFF0000 */
12666  #define SAI_xSLOTR_SLOTEN          SAI_xSLOTR_SLOTEN_Msk                       /*!<SLOTEN[15:0] (Slot Enable)  */
12667  
12668  /*******************  Bit definition for SAI_xIMR register  *******************/
12669  #define SAI_xIMR_OVRUDRIE_Pos      (0U)
12670  #define SAI_xIMR_OVRUDRIE_Msk      (0x1UL << SAI_xIMR_OVRUDRIE_Pos)            /*!< 0x00000001 */
12671  #define SAI_xIMR_OVRUDRIE          SAI_xIMR_OVRUDRIE_Msk                       /*!<Overrun underrun interrupt enable                              */
12672  #define SAI_xIMR_MUTEDETIE_Pos     (1U)
12673  #define SAI_xIMR_MUTEDETIE_Msk     (0x1UL << SAI_xIMR_MUTEDETIE_Pos)           /*!< 0x00000002 */
12674  #define SAI_xIMR_MUTEDETIE         SAI_xIMR_MUTEDETIE_Msk                      /*!<Mute detection interrupt enable                                */
12675  #define SAI_xIMR_WCKCFGIE_Pos      (2U)
12676  #define SAI_xIMR_WCKCFGIE_Msk      (0x1UL << SAI_xIMR_WCKCFGIE_Pos)            /*!< 0x00000004 */
12677  #define SAI_xIMR_WCKCFGIE          SAI_xIMR_WCKCFGIE_Msk                       /*!<Wrong Clock Configuration interrupt enable                     */
12678  #define SAI_xIMR_FREQIE_Pos        (3U)
12679  #define SAI_xIMR_FREQIE_Msk        (0x1UL << SAI_xIMR_FREQIE_Pos)              /*!< 0x00000008 */
12680  #define SAI_xIMR_FREQIE            SAI_xIMR_FREQIE_Msk                         /*!<FIFO request interrupt enable                                  */
12681  #define SAI_xIMR_CNRDYIE_Pos       (4U)
12682  #define SAI_xIMR_CNRDYIE_Msk       (0x1UL << SAI_xIMR_CNRDYIE_Pos)             /*!< 0x00000010 */
12683  #define SAI_xIMR_CNRDYIE           SAI_xIMR_CNRDYIE_Msk                        /*!<Codec not ready interrupt enable                               */
12684  #define SAI_xIMR_AFSDETIE_Pos      (5U)
12685  #define SAI_xIMR_AFSDETIE_Msk      (0x1UL << SAI_xIMR_AFSDETIE_Pos)            /*!< 0x00000020 */
12686  #define SAI_xIMR_AFSDETIE          SAI_xIMR_AFSDETIE_Msk                       /*!<Anticipated frame synchronization detection interrupt enable   */
12687  #define SAI_xIMR_LFSDETIE_Pos      (6U)
12688  #define SAI_xIMR_LFSDETIE_Msk      (0x1UL << SAI_xIMR_LFSDETIE_Pos)            /*!< 0x00000040 */
12689  #define SAI_xIMR_LFSDETIE          SAI_xIMR_LFSDETIE_Msk                       /*!<Late frame synchronization detection interrupt enable          */
12690  
12691  /********************  Bit definition for SAI_xSR register  *******************/
12692  #define SAI_xSR_OVRUDR_Pos         (0U)
12693  #define SAI_xSR_OVRUDR_Msk         (0x1UL << SAI_xSR_OVRUDR_Pos)               /*!< 0x00000001 */
12694  #define SAI_xSR_OVRUDR             SAI_xSR_OVRUDR_Msk                          /*!<Overrun underrun                               */
12695  #define SAI_xSR_MUTEDET_Pos        (1U)
12696  #define SAI_xSR_MUTEDET_Msk        (0x1UL << SAI_xSR_MUTEDET_Pos)              /*!< 0x00000002 */
12697  #define SAI_xSR_MUTEDET            SAI_xSR_MUTEDET_Msk                         /*!<Mute detection                                 */
12698  #define SAI_xSR_WCKCFG_Pos         (2U)
12699  #define SAI_xSR_WCKCFG_Msk         (0x1UL << SAI_xSR_WCKCFG_Pos)               /*!< 0x00000004 */
12700  #define SAI_xSR_WCKCFG             SAI_xSR_WCKCFG_Msk                          /*!<Wrong Clock Configuration                      */
12701  #define SAI_xSR_FREQ_Pos           (3U)
12702  #define SAI_xSR_FREQ_Msk           (0x1UL << SAI_xSR_FREQ_Pos)                 /*!< 0x00000008 */
12703  #define SAI_xSR_FREQ               SAI_xSR_FREQ_Msk                            /*!<FIFO request                                   */
12704  #define SAI_xSR_CNRDY_Pos          (4U)
12705  #define SAI_xSR_CNRDY_Msk          (0x1UL << SAI_xSR_CNRDY_Pos)                /*!< 0x00000010 */
12706  #define SAI_xSR_CNRDY              SAI_xSR_CNRDY_Msk                           /*!<Codec not ready                                */
12707  #define SAI_xSR_AFSDET_Pos         (5U)
12708  #define SAI_xSR_AFSDET_Msk         (0x1UL << SAI_xSR_AFSDET_Pos)               /*!< 0x00000020 */
12709  #define SAI_xSR_AFSDET             SAI_xSR_AFSDET_Msk                          /*!<Anticipated frame synchronization detection    */
12710  #define SAI_xSR_LFSDET_Pos         (6U)
12711  #define SAI_xSR_LFSDET_Msk         (0x1UL << SAI_xSR_LFSDET_Pos)               /*!< 0x00000040 */
12712  #define SAI_xSR_LFSDET             SAI_xSR_LFSDET_Msk                          /*!<Late frame synchronization detection           */
12713  
12714  #define SAI_xSR_FLVL_Pos           (16U)
12715  #define SAI_xSR_FLVL_Msk           (0x7UL << SAI_xSR_FLVL_Pos)                 /*!< 0x00070000 */
12716  #define SAI_xSR_FLVL               SAI_xSR_FLVL_Msk                            /*!<FLVL[2:0] (FIFO Level Threshold)               */
12717  #define SAI_xSR_FLVL_0             (0x1UL << SAI_xSR_FLVL_Pos)                 /*!< 0x00010000 */
12718  #define SAI_xSR_FLVL_1             (0x2UL << SAI_xSR_FLVL_Pos)                 /*!< 0x00020000 */
12719  #define SAI_xSR_FLVL_2             (0x4UL << SAI_xSR_FLVL_Pos)                 /*!< 0x00040000 */
12720  
12721  /******************  Bit definition for SAI_xCLRFR register  ******************/
12722  #define SAI_xCLRFR_COVRUDR_Pos     (0U)
12723  #define SAI_xCLRFR_COVRUDR_Msk     (0x1UL << SAI_xCLRFR_COVRUDR_Pos)           /*!< 0x00000001 */
12724  #define SAI_xCLRFR_COVRUDR         SAI_xCLRFR_COVRUDR_Msk                      /*!<Clear Overrun underrun                               */
12725  #define SAI_xCLRFR_CMUTEDET_Pos    (1U)
12726  #define SAI_xCLRFR_CMUTEDET_Msk    (0x1UL << SAI_xCLRFR_CMUTEDET_Pos)          /*!< 0x00000002 */
12727  #define SAI_xCLRFR_CMUTEDET        SAI_xCLRFR_CMUTEDET_Msk                     /*!<Clear Mute detection                                 */
12728  #define SAI_xCLRFR_CWCKCFG_Pos     (2U)
12729  #define SAI_xCLRFR_CWCKCFG_Msk     (0x1UL << SAI_xCLRFR_CWCKCFG_Pos)           /*!< 0x00000004 */
12730  #define SAI_xCLRFR_CWCKCFG         SAI_xCLRFR_CWCKCFG_Msk                      /*!<Clear Wrong Clock Configuration                      */
12731  #define SAI_xCLRFR_CFREQ_Pos       (3U)
12732  #define SAI_xCLRFR_CFREQ_Msk       (0x1UL << SAI_xCLRFR_CFREQ_Pos)             /*!< 0x00000008 */
12733  #define SAI_xCLRFR_CFREQ           SAI_xCLRFR_CFREQ_Msk                        /*!<Clear FIFO request                                   */
12734  #define SAI_xCLRFR_CCNRDY_Pos      (4U)
12735  #define SAI_xCLRFR_CCNRDY_Msk      (0x1UL << SAI_xCLRFR_CCNRDY_Pos)            /*!< 0x00000010 */
12736  #define SAI_xCLRFR_CCNRDY          SAI_xCLRFR_CCNRDY_Msk                       /*!<Clear Codec not ready                                */
12737  #define SAI_xCLRFR_CAFSDET_Pos     (5U)
12738  #define SAI_xCLRFR_CAFSDET_Msk     (0x1UL << SAI_xCLRFR_CAFSDET_Pos)           /*!< 0x00000020 */
12739  #define SAI_xCLRFR_CAFSDET         SAI_xCLRFR_CAFSDET_Msk                      /*!<Clear Anticipated frame synchronization detection    */
12740  #define SAI_xCLRFR_CLFSDET_Pos     (6U)
12741  #define SAI_xCLRFR_CLFSDET_Msk     (0x1UL << SAI_xCLRFR_CLFSDET_Pos)           /*!< 0x00000040 */
12742  #define SAI_xCLRFR_CLFSDET         SAI_xCLRFR_CLFSDET_Msk                      /*!<Clear Late frame synchronization detection           */
12743  
12744  /******************  Bit definition for SAI_xDR register  ******************/
12745  #define SAI_xDR_DATA_Pos           (0U)
12746  #define SAI_xDR_DATA_Msk           (0xFFFFFFFFUL << SAI_xDR_DATA_Pos)          /*!< 0xFFFFFFFF */
12747  #define SAI_xDR_DATA               SAI_xDR_DATA_Msk
12748  
12749  /******************************************************************************/
12750  /*                                                                            */
12751  /*                          LCD Controller (LCD)                              */
12752  /*                                                                            */
12753  /******************************************************************************/
12754  
12755  /*******************  Bit definition for LCD_CR register  *********************/
12756  #define LCD_CR_LCDEN_Pos            (0U)
12757  #define LCD_CR_LCDEN_Msk            (0x1UL << LCD_CR_LCDEN_Pos)                /*!< 0x00000001 */
12758  #define LCD_CR_LCDEN                LCD_CR_LCDEN_Msk                           /*!< LCD Enable Bit */
12759  #define LCD_CR_VSEL_Pos             (1U)
12760  #define LCD_CR_VSEL_Msk             (0x1UL << LCD_CR_VSEL_Pos)                 /*!< 0x00000002 */
12761  #define LCD_CR_VSEL                 LCD_CR_VSEL_Msk                            /*!< Voltage source selector Bit */
12762  
12763  #define LCD_CR_DUTY_Pos             (2U)
12764  #define LCD_CR_DUTY_Msk             (0x7UL << LCD_CR_DUTY_Pos)                 /*!< 0x0000001C */
12765  #define LCD_CR_DUTY                 LCD_CR_DUTY_Msk                            /*!< DUTY[2:0] bits (Duty selector) */
12766  #define LCD_CR_DUTY_0               (0x1UL << LCD_CR_DUTY_Pos)                 /*!< 0x00000004 */
12767  #define LCD_CR_DUTY_1               (0x2UL << LCD_CR_DUTY_Pos)                 /*!< 0x00000008 */
12768  #define LCD_CR_DUTY_2               (0x4UL << LCD_CR_DUTY_Pos)                 /*!< 0x00000010 */
12769  
12770  #define LCD_CR_BIAS_Pos             (5U)
12771  #define LCD_CR_BIAS_Msk             (0x3UL << LCD_CR_BIAS_Pos)                 /*!< 0x00000060 */
12772  #define LCD_CR_BIAS                 LCD_CR_BIAS_Msk                            /*!< BIAS[1:0] bits (Bias selector) */
12773  #define LCD_CR_BIAS_0               (0x1UL << LCD_CR_BIAS_Pos)                 /*!< 0x00000020 */
12774  #define LCD_CR_BIAS_1               (0x2UL << LCD_CR_BIAS_Pos)                 /*!< 0x00000040 */
12775  
12776  #define LCD_CR_MUX_SEG_Pos          (7U)
12777  #define LCD_CR_MUX_SEG_Msk          (0x1UL << LCD_CR_MUX_SEG_Pos)              /*!< 0x00000080 */
12778  #define LCD_CR_MUX_SEG              LCD_CR_MUX_SEG_Msk                         /*!< Mux Segment Enable Bit */
12779  #define LCD_CR_BUFEN_Pos            (8U)
12780  #define LCD_CR_BUFEN_Msk            (0x1UL << LCD_CR_BUFEN_Pos)                /*!< 0x00000100 */
12781  #define LCD_CR_BUFEN                LCD_CR_BUFEN_Msk                           /*!< Voltage output buffer enable */
12782  
12783  /*******************  Bit definition for LCD_FCR register  ********************/
12784  #define LCD_FCR_HD_Pos              (0U)
12785  #define LCD_FCR_HD_Msk              (0x1UL << LCD_FCR_HD_Pos)                  /*!< 0x00000001 */
12786  #define LCD_FCR_HD                  LCD_FCR_HD_Msk                             /*!< High Drive Enable Bit */
12787  #define LCD_FCR_SOFIE_Pos           (1U)
12788  #define LCD_FCR_SOFIE_Msk           (0x1UL << LCD_FCR_SOFIE_Pos)               /*!< 0x00000002 */
12789  #define LCD_FCR_SOFIE               LCD_FCR_SOFIE_Msk                          /*!< Start of Frame Interrupt Enable Bit */
12790  #define LCD_FCR_UDDIE_Pos           (3U)
12791  #define LCD_FCR_UDDIE_Msk           (0x1UL << LCD_FCR_UDDIE_Pos)               /*!< 0x00000008 */
12792  #define LCD_FCR_UDDIE               LCD_FCR_UDDIE_Msk                          /*!< Update Display Done Interrupt Enable Bit */
12793  
12794  #define LCD_FCR_PON_Pos             (4U)
12795  #define LCD_FCR_PON_Msk             (0x7UL << LCD_FCR_PON_Pos)                 /*!< 0x00000070 */
12796  #define LCD_FCR_PON                 LCD_FCR_PON_Msk                            /*!< PON[2:0] bits (Pulse ON Duration) */
12797  #define LCD_FCR_PON_0               (0x1UL << LCD_FCR_PON_Pos)                 /*!< 0x00000010 */
12798  #define LCD_FCR_PON_1               (0x2UL << LCD_FCR_PON_Pos)                 /*!< 0x00000020 */
12799  #define LCD_FCR_PON_2               (0x4UL << LCD_FCR_PON_Pos)                 /*!< 0x00000040 */
12800  
12801  #define LCD_FCR_DEAD_Pos            (7U)
12802  #define LCD_FCR_DEAD_Msk            (0x7UL << LCD_FCR_DEAD_Pos)                /*!< 0x00000380 */
12803  #define LCD_FCR_DEAD                LCD_FCR_DEAD_Msk                           /*!< DEAD[2:0] bits (DEAD Time) */
12804  #define LCD_FCR_DEAD_0              (0x1UL << LCD_FCR_DEAD_Pos)                /*!< 0x00000080 */
12805  #define LCD_FCR_DEAD_1              (0x2UL << LCD_FCR_DEAD_Pos)                /*!< 0x00000100 */
12806  #define LCD_FCR_DEAD_2              (0x4UL << LCD_FCR_DEAD_Pos)                /*!< 0x00000200 */
12807  
12808  #define LCD_FCR_CC_Pos              (10U)
12809  #define LCD_FCR_CC_Msk              (0x7UL << LCD_FCR_CC_Pos)                  /*!< 0x00001C00 */
12810  #define LCD_FCR_CC                  LCD_FCR_CC_Msk                             /*!< CC[2:0] bits (Contrast Control) */
12811  #define LCD_FCR_CC_0                (0x1UL << LCD_FCR_CC_Pos)                  /*!< 0x00000400 */
12812  #define LCD_FCR_CC_1                (0x2UL << LCD_FCR_CC_Pos)                  /*!< 0x00000800 */
12813  #define LCD_FCR_CC_2                (0x4UL << LCD_FCR_CC_Pos)                  /*!< 0x00001000 */
12814  
12815  #define LCD_FCR_BLINKF_Pos          (13U)
12816  #define LCD_FCR_BLINKF_Msk          (0x7UL << LCD_FCR_BLINKF_Pos)              /*!< 0x0000E000 */
12817  #define LCD_FCR_BLINKF              LCD_FCR_BLINKF_Msk                         /*!< BLINKF[2:0] bits (Blink Frequency) */
12818  #define LCD_FCR_BLINKF_0            (0x1UL << LCD_FCR_BLINKF_Pos)              /*!< 0x00002000 */
12819  #define LCD_FCR_BLINKF_1            (0x2UL << LCD_FCR_BLINKF_Pos)              /*!< 0x00004000 */
12820  #define LCD_FCR_BLINKF_2            (0x4UL << LCD_FCR_BLINKF_Pos)              /*!< 0x00008000 */
12821  
12822  #define LCD_FCR_BLINK_Pos           (16U)
12823  #define LCD_FCR_BLINK_Msk           (0x3UL << LCD_FCR_BLINK_Pos)               /*!< 0x00030000 */
12824  #define LCD_FCR_BLINK               LCD_FCR_BLINK_Msk                          /*!< BLINK[1:0] bits (Blink Enable) */
12825  #define LCD_FCR_BLINK_0             (0x1UL << LCD_FCR_BLINK_Pos)               /*!< 0x00010000 */
12826  #define LCD_FCR_BLINK_1             (0x2UL << LCD_FCR_BLINK_Pos)               /*!< 0x00020000 */
12827  
12828  #define LCD_FCR_DIV_Pos             (18U)
12829  #define LCD_FCR_DIV_Msk             (0xFUL << LCD_FCR_DIV_Pos)                 /*!< 0x003C0000 */
12830  #define LCD_FCR_DIV                 LCD_FCR_DIV_Msk                            /*!< DIV[3:0] bits (Divider) */
12831  #define LCD_FCR_PS_Pos              (22U)
12832  #define LCD_FCR_PS_Msk              (0xFUL << LCD_FCR_PS_Pos)                  /*!< 0x03C00000 */
12833  #define LCD_FCR_PS                  LCD_FCR_PS_Msk                             /*!< PS[3:0] bits (Prescaler) */
12834  
12835  /*******************  Bit definition for LCD_SR register  *********************/
12836  #define LCD_SR_ENS_Pos              (0U)
12837  #define LCD_SR_ENS_Msk              (0x1UL << LCD_SR_ENS_Pos)                  /*!< 0x00000001 */
12838  #define LCD_SR_ENS                  LCD_SR_ENS_Msk                             /*!< LCD Enabled Bit */
12839  #define LCD_SR_SOF_Pos              (1U)
12840  #define LCD_SR_SOF_Msk              (0x1UL << LCD_SR_SOF_Pos)                  /*!< 0x00000002 */
12841  #define LCD_SR_SOF                  LCD_SR_SOF_Msk                             /*!< Start Of Frame Flag Bit */
12842  #define LCD_SR_UDR_Pos              (2U)
12843  #define LCD_SR_UDR_Msk              (0x1UL << LCD_SR_UDR_Pos)                  /*!< 0x00000004 */
12844  #define LCD_SR_UDR                  LCD_SR_UDR_Msk                             /*!< Update Display Request Bit */
12845  #define LCD_SR_UDD_Pos              (3U)
12846  #define LCD_SR_UDD_Msk              (0x1UL << LCD_SR_UDD_Pos)                  /*!< 0x00000008 */
12847  #define LCD_SR_UDD                  LCD_SR_UDD_Msk                             /*!< Update Display Done Flag Bit */
12848  #define LCD_SR_RDY_Pos              (4U)
12849  #define LCD_SR_RDY_Msk              (0x1UL << LCD_SR_RDY_Pos)                  /*!< 0x00000010 */
12850  #define LCD_SR_RDY                  LCD_SR_RDY_Msk                             /*!< Ready Flag Bit */
12851  #define LCD_SR_FCRSR_Pos            (5U)
12852  #define LCD_SR_FCRSR_Msk            (0x1UL << LCD_SR_FCRSR_Pos)                /*!< 0x00000020 */
12853  #define LCD_SR_FCRSR                LCD_SR_FCRSR_Msk                           /*!< LCD FCR Register Synchronization Flag Bit */
12854  
12855  /*******************  Bit definition for LCD_CLR register  ********************/
12856  #define LCD_CLR_SOFC_Pos            (1U)
12857  #define LCD_CLR_SOFC_Msk            (0x1UL << LCD_CLR_SOFC_Pos)                /*!< 0x00000002 */
12858  #define LCD_CLR_SOFC                LCD_CLR_SOFC_Msk                           /*!< Start Of Frame Flag Clear Bit */
12859  #define LCD_CLR_UDDC_Pos            (3U)
12860  #define LCD_CLR_UDDC_Msk            (0x1UL << LCD_CLR_UDDC_Pos)                /*!< 0x00000008 */
12861  #define LCD_CLR_UDDC                LCD_CLR_UDDC_Msk                           /*!< Update Display Done Flag Clear Bit */
12862  
12863  /*******************  Bit definition for LCD_RAM register  ********************/
12864  #define LCD_RAM_SEGMENT_DATA_Pos    (0U)
12865  #define LCD_RAM_SEGMENT_DATA_Msk    (0xFFFFFFFFUL << LCD_RAM_SEGMENT_DATA_Pos) /*!< 0xFFFFFFFF */
12866  #define LCD_RAM_SEGMENT_DATA        LCD_RAM_SEGMENT_DATA_Msk                   /*!< Segment Data Bits */
12867  
12868  /******************************************************************************/
12869  /*                                                                            */
12870  /*                           SDMMC Interface                                  */
12871  /*                                                                            */
12872  /******************************************************************************/
12873  /******************  Bit definition for SDMMC_POWER register  ******************/
12874  #define SDMMC_POWER_PWRCTRL_Pos         (0U)
12875  #define SDMMC_POWER_PWRCTRL_Msk         (0x3UL << SDMMC_POWER_PWRCTRL_Pos)     /*!< 0x00000003 */
12876  #define SDMMC_POWER_PWRCTRL             SDMMC_POWER_PWRCTRL_Msk                /*!<PWRCTRL[1:0] bits (Power supply control bits) */
12877  #define SDMMC_POWER_PWRCTRL_0           (0x1UL << SDMMC_POWER_PWRCTRL_Pos)     /*!< 0x00000001 */
12878  #define SDMMC_POWER_PWRCTRL_1           (0x2UL << SDMMC_POWER_PWRCTRL_Pos)     /*!< 0x00000002 */
12879  
12880  /******************  Bit definition for SDMMC_CLKCR register  ******************/
12881  #define SDMMC_CLKCR_CLKDIV_Pos          (0U)
12882  #define SDMMC_CLKCR_CLKDIV_Msk          (0xFFUL << SDMMC_CLKCR_CLKDIV_Pos)     /*!< 0x000000FF */
12883  #define SDMMC_CLKCR_CLKDIV              SDMMC_CLKCR_CLKDIV_Msk                 /*!<Clock divide factor             */
12884  #define SDMMC_CLKCR_CLKEN_Pos           (8U)
12885  #define SDMMC_CLKCR_CLKEN_Msk           (0x1UL << SDMMC_CLKCR_CLKEN_Pos)       /*!< 0x00000100 */
12886  #define SDMMC_CLKCR_CLKEN               SDMMC_CLKCR_CLKEN_Msk                  /*!<Clock enable bit                */
12887  #define SDMMC_CLKCR_PWRSAV_Pos          (9U)
12888  #define SDMMC_CLKCR_PWRSAV_Msk          (0x1UL << SDMMC_CLKCR_PWRSAV_Pos)      /*!< 0x00000200 */
12889  #define SDMMC_CLKCR_PWRSAV              SDMMC_CLKCR_PWRSAV_Msk                 /*!<Power saving configuration bit  */
12890  #define SDMMC_CLKCR_BYPASS_Pos          (10U)
12891  #define SDMMC_CLKCR_BYPASS_Msk          (0x1UL << SDMMC_CLKCR_BYPASS_Pos)      /*!< 0x00000400 */
12892  #define SDMMC_CLKCR_BYPASS              SDMMC_CLKCR_BYPASS_Msk                 /*!<Clock divider bypass enable bit */
12893  
12894  #define SDMMC_CLKCR_WIDBUS_Pos          (11U)
12895  #define SDMMC_CLKCR_WIDBUS_Msk          (0x3UL << SDMMC_CLKCR_WIDBUS_Pos)      /*!< 0x00001800 */
12896  #define SDMMC_CLKCR_WIDBUS              SDMMC_CLKCR_WIDBUS_Msk                 /*!<WIDBUS[1:0] bits (Wide bus mode enable bit) */
12897  #define SDMMC_CLKCR_WIDBUS_0            (0x1UL << SDMMC_CLKCR_WIDBUS_Pos)      /*!< 0x00000800 */
12898  #define SDMMC_CLKCR_WIDBUS_1            (0x2UL << SDMMC_CLKCR_WIDBUS_Pos)      /*!< 0x00001000 */
12899  
12900  #define SDMMC_CLKCR_NEGEDGE_Pos         (13U)
12901  #define SDMMC_CLKCR_NEGEDGE_Msk         (0x1UL << SDMMC_CLKCR_NEGEDGE_Pos)     /*!< 0x00002000 */
12902  #define SDMMC_CLKCR_NEGEDGE             SDMMC_CLKCR_NEGEDGE_Msk                /*!<SDMMC_CK dephasing selection bit */
12903  #define SDMMC_CLKCR_HWFC_EN_Pos         (14U)
12904  #define SDMMC_CLKCR_HWFC_EN_Msk         (0x1UL << SDMMC_CLKCR_HWFC_EN_Pos)     /*!< 0x00004000 */
12905  #define SDMMC_CLKCR_HWFC_EN             SDMMC_CLKCR_HWFC_EN_Msk                /*!<HW Flow Control enable          */
12906  
12907  /*******************  Bit definition for SDMMC_ARG register  *******************/
12908  #define SDMMC_ARG_CMDARG_Pos            (0U)
12909  #define SDMMC_ARG_CMDARG_Msk            (0xFFFFFFFFUL << SDMMC_ARG_CMDARG_Pos) /*!< 0xFFFFFFFF */
12910  #define SDMMC_ARG_CMDARG                SDMMC_ARG_CMDARG_Msk                   /*!<Command argument */
12911  
12912  /*******************  Bit definition for SDMMC_CMD register  *******************/
12913  #define SDMMC_CMD_CMDINDEX_Pos          (0U)
12914  #define SDMMC_CMD_CMDINDEX_Msk          (0x3FUL << SDMMC_CMD_CMDINDEX_Pos)     /*!< 0x0000003F */
12915  #define SDMMC_CMD_CMDINDEX              SDMMC_CMD_CMDINDEX_Msk                 /*!<Command Index                               */
12916  
12917  #define SDMMC_CMD_WAITRESP_Pos          (6U)
12918  #define SDMMC_CMD_WAITRESP_Msk          (0x3UL << SDMMC_CMD_WAITRESP_Pos)      /*!< 0x000000C0 */
12919  #define SDMMC_CMD_WAITRESP              SDMMC_CMD_WAITRESP_Msk                 /*!<WAITRESP[1:0] bits (Wait for response bits) */
12920  #define SDMMC_CMD_WAITRESP_0            (0x1UL << SDMMC_CMD_WAITRESP_Pos)      /*!< 0x00000040 */
12921  #define SDMMC_CMD_WAITRESP_1            (0x2UL << SDMMC_CMD_WAITRESP_Pos)      /*!< 0x00000080 */
12922  
12923  #define SDMMC_CMD_WAITINT_Pos           (8U)
12924  #define SDMMC_CMD_WAITINT_Msk           (0x1UL << SDMMC_CMD_WAITINT_Pos)       /*!< 0x00000100 */
12925  #define SDMMC_CMD_WAITINT               SDMMC_CMD_WAITINT_Msk                  /*!<CPSM Waits for Interrupt Request                               */
12926  #define SDMMC_CMD_WAITPEND_Pos          (9U)
12927  #define SDMMC_CMD_WAITPEND_Msk          (0x1UL << SDMMC_CMD_WAITPEND_Pos)      /*!< 0x00000200 */
12928  #define SDMMC_CMD_WAITPEND              SDMMC_CMD_WAITPEND_Msk                 /*!<CPSM Waits for ends of data transfer (CmdPend internal signal) */
12929  #define SDMMC_CMD_CPSMEN_Pos            (10U)
12930  #define SDMMC_CMD_CPSMEN_Msk            (0x1UL << SDMMC_CMD_CPSMEN_Pos)        /*!< 0x00000400 */
12931  #define SDMMC_CMD_CPSMEN                SDMMC_CMD_CPSMEN_Msk                   /*!<Command path state machine (CPSM) Enable bit                   */
12932  #define SDMMC_CMD_SDIOSUSPEND_Pos       (11U)
12933  #define SDMMC_CMD_SDIOSUSPEND_Msk       (0x1UL << SDMMC_CMD_SDIOSUSPEND_Pos)   /*!< 0x00000800 */
12934  #define SDMMC_CMD_SDIOSUSPEND           SDMMC_CMD_SDIOSUSPEND_Msk              /*!<SD I/O suspend command                                         */
12935  
12936  /*****************  Bit definition for SDMMC_RESPCMD register  *****************/
12937  #define SDMMC_RESPCMD_RESPCMD_Pos       (0U)
12938  #define SDMMC_RESPCMD_RESPCMD_Msk       (0x3FUL << SDMMC_RESPCMD_RESPCMD_Pos)  /*!< 0x0000003F */
12939  #define SDMMC_RESPCMD_RESPCMD           SDMMC_RESPCMD_RESPCMD_Msk              /*!<Response command index */
12940  
12941  /******************  Bit definition for SDMMC_RESP1 register  ******************/
12942  #define SDMMC_RESP1_CARDSTATUS1_Pos     (0U)
12943  #define SDMMC_RESP1_CARDSTATUS1_Msk     (0xFFFFFFFFUL << SDMMC_RESP1_CARDSTATUS1_Pos) /*!< 0xFFFFFFFF */
12944  #define SDMMC_RESP1_CARDSTATUS1         SDMMC_RESP1_CARDSTATUS1_Msk            /*!<Card Status */
12945  
12946  /******************  Bit definition for SDMMC_RESP2 register  ******************/
12947  #define SDMMC_RESP2_CARDSTATUS2_Pos     (0U)
12948  #define SDMMC_RESP2_CARDSTATUS2_Msk     (0xFFFFFFFFUL << SDMMC_RESP2_CARDSTATUS2_Pos) /*!< 0xFFFFFFFF */
12949  #define SDMMC_RESP2_CARDSTATUS2         SDMMC_RESP2_CARDSTATUS2_Msk            /*!<Card Status */
12950  
12951  /******************  Bit definition for SDMMC_RESP3 register  ******************/
12952  #define SDMMC_RESP3_CARDSTATUS3_Pos     (0U)
12953  #define SDMMC_RESP3_CARDSTATUS3_Msk     (0xFFFFFFFFUL << SDMMC_RESP3_CARDSTATUS3_Pos) /*!< 0xFFFFFFFF */
12954  #define SDMMC_RESP3_CARDSTATUS3         SDMMC_RESP3_CARDSTATUS3_Msk            /*!<Card Status */
12955  
12956  /******************  Bit definition for SDMMC_RESP4 register  ******************/
12957  #define SDMMC_RESP4_CARDSTATUS4_Pos     (0U)
12958  #define SDMMC_RESP4_CARDSTATUS4_Msk     (0xFFFFFFFFUL << SDMMC_RESP4_CARDSTATUS4_Pos) /*!< 0xFFFFFFFF */
12959  #define SDMMC_RESP4_CARDSTATUS4         SDMMC_RESP4_CARDSTATUS4_Msk            /*!<Card Status */
12960  
12961  /******************  Bit definition for SDMMC_DTIMER register  *****************/
12962  #define SDMMC_DTIMER_DATATIME_Pos       (0U)
12963  #define SDMMC_DTIMER_DATATIME_Msk       (0xFFFFFFFFUL << SDMMC_DTIMER_DATATIME_Pos) /*!< 0xFFFFFFFF */
12964  #define SDMMC_DTIMER_DATATIME           SDMMC_DTIMER_DATATIME_Msk              /*!<Data timeout period. */
12965  
12966  /******************  Bit definition for SDMMC_DLEN register  *******************/
12967  #define SDMMC_DLEN_DATALENGTH_Pos       (0U)
12968  #define SDMMC_DLEN_DATALENGTH_Msk       (0x1FFFFFFUL << SDMMC_DLEN_DATALENGTH_Pos) /*!< 0x01FFFFFF */
12969  #define SDMMC_DLEN_DATALENGTH           SDMMC_DLEN_DATALENGTH_Msk              /*!<Data length value    */
12970  
12971  /******************  Bit definition for SDMMC_DCTRL register  ******************/
12972  #define SDMMC_DCTRL_DTEN_Pos            (0U)
12973  #define SDMMC_DCTRL_DTEN_Msk            (0x1UL << SDMMC_DCTRL_DTEN_Pos)        /*!< 0x00000001 */
12974  #define SDMMC_DCTRL_DTEN                SDMMC_DCTRL_DTEN_Msk                   /*!<Data transfer enabled bit         */
12975  #define SDMMC_DCTRL_DTDIR_Pos           (1U)
12976  #define SDMMC_DCTRL_DTDIR_Msk           (0x1UL << SDMMC_DCTRL_DTDIR_Pos)       /*!< 0x00000002 */
12977  #define SDMMC_DCTRL_DTDIR               SDMMC_DCTRL_DTDIR_Msk                  /*!<Data transfer direction selection */
12978  #define SDMMC_DCTRL_DTMODE_Pos          (2U)
12979  #define SDMMC_DCTRL_DTMODE_Msk          (0x1UL << SDMMC_DCTRL_DTMODE_Pos)      /*!< 0x00000004 */
12980  #define SDMMC_DCTRL_DTMODE              SDMMC_DCTRL_DTMODE_Msk                 /*!<Data transfer mode selection      */
12981  #define SDMMC_DCTRL_DMAEN_Pos           (3U)
12982  #define SDMMC_DCTRL_DMAEN_Msk           (0x1UL << SDMMC_DCTRL_DMAEN_Pos)       /*!< 0x00000008 */
12983  #define SDMMC_DCTRL_DMAEN               SDMMC_DCTRL_DMAEN_Msk                  /*!<DMA enabled bit                   */
12984  
12985  #define SDMMC_DCTRL_DBLOCKSIZE_Pos      (4U)
12986  #define SDMMC_DCTRL_DBLOCKSIZE_Msk      (0xFUL << SDMMC_DCTRL_DBLOCKSIZE_Pos)  /*!< 0x000000F0 */
12987  #define SDMMC_DCTRL_DBLOCKSIZE          SDMMC_DCTRL_DBLOCKSIZE_Msk             /*!<DBLOCKSIZE[3:0] bits (Data block size) */
12988  #define SDMMC_DCTRL_DBLOCKSIZE_0        (0x1UL << SDMMC_DCTRL_DBLOCKSIZE_Pos)  /*!< 0x00000010 */
12989  #define SDMMC_DCTRL_DBLOCKSIZE_1        (0x2UL << SDMMC_DCTRL_DBLOCKSIZE_Pos)  /*!< 0x00000020 */
12990  #define SDMMC_DCTRL_DBLOCKSIZE_2        (0x4UL << SDMMC_DCTRL_DBLOCKSIZE_Pos)  /*!< 0x00000040 */
12991  #define SDMMC_DCTRL_DBLOCKSIZE_3        (0x8UL << SDMMC_DCTRL_DBLOCKSIZE_Pos)  /*!< 0x00000080 */
12992  
12993  #define SDMMC_DCTRL_RWSTART_Pos         (8U)
12994  #define SDMMC_DCTRL_RWSTART_Msk         (0x1UL << SDMMC_DCTRL_RWSTART_Pos)     /*!< 0x00000100 */
12995  #define SDMMC_DCTRL_RWSTART             SDMMC_DCTRL_RWSTART_Msk                /*!<Read wait start         */
12996  #define SDMMC_DCTRL_RWSTOP_Pos          (9U)
12997  #define SDMMC_DCTRL_RWSTOP_Msk          (0x1UL << SDMMC_DCTRL_RWSTOP_Pos)      /*!< 0x00000200 */
12998  #define SDMMC_DCTRL_RWSTOP              SDMMC_DCTRL_RWSTOP_Msk                 /*!<Read wait stop          */
12999  #define SDMMC_DCTRL_RWMOD_Pos           (10U)
13000  #define SDMMC_DCTRL_RWMOD_Msk           (0x1UL << SDMMC_DCTRL_RWMOD_Pos)       /*!< 0x00000400 */
13001  #define SDMMC_DCTRL_RWMOD               SDMMC_DCTRL_RWMOD_Msk                  /*!<Read wait mode          */
13002  #define SDMMC_DCTRL_SDIOEN_Pos          (11U)
13003  #define SDMMC_DCTRL_SDIOEN_Msk          (0x1UL << SDMMC_DCTRL_SDIOEN_Pos)      /*!< 0x00000800 */
13004  #define SDMMC_DCTRL_SDIOEN              SDMMC_DCTRL_SDIOEN_Msk                 /*!<SD I/O enable functions */
13005  
13006  /******************  Bit definition for SDMMC_DCOUNT register  *****************/
13007  #define SDMMC_DCOUNT_DATACOUNT_Pos      (0U)
13008  #define SDMMC_DCOUNT_DATACOUNT_Msk      (0x1FFFFFFUL << SDMMC_DCOUNT_DATACOUNT_Pos) /*!< 0x01FFFFFF */
13009  #define SDMMC_DCOUNT_DATACOUNT          SDMMC_DCOUNT_DATACOUNT_Msk             /*!<Data count value */
13010  
13011  /******************  Bit definition for SDMMC_STA register  ********************/
13012  #define SDMMC_STA_CCRCFAIL_Pos          (0U)
13013  #define SDMMC_STA_CCRCFAIL_Msk          (0x1UL << SDMMC_STA_CCRCFAIL_Pos)      /*!< 0x00000001 */
13014  #define SDMMC_STA_CCRCFAIL              SDMMC_STA_CCRCFAIL_Msk                 /*!<Command response received (CRC check failed)  */
13015  #define SDMMC_STA_DCRCFAIL_Pos          (1U)
13016  #define SDMMC_STA_DCRCFAIL_Msk          (0x1UL << SDMMC_STA_DCRCFAIL_Pos)      /*!< 0x00000002 */
13017  #define SDMMC_STA_DCRCFAIL              SDMMC_STA_DCRCFAIL_Msk                 /*!<Data block sent/received (CRC check failed)   */
13018  #define SDMMC_STA_CTIMEOUT_Pos          (2U)
13019  #define SDMMC_STA_CTIMEOUT_Msk          (0x1UL << SDMMC_STA_CTIMEOUT_Pos)      /*!< 0x00000004 */
13020  #define SDMMC_STA_CTIMEOUT              SDMMC_STA_CTIMEOUT_Msk                 /*!<Command response timeout                      */
13021  #define SDMMC_STA_DTIMEOUT_Pos          (3U)
13022  #define SDMMC_STA_DTIMEOUT_Msk          (0x1UL << SDMMC_STA_DTIMEOUT_Pos)      /*!< 0x00000008 */
13023  #define SDMMC_STA_DTIMEOUT              SDMMC_STA_DTIMEOUT_Msk                 /*!<Data timeout                                  */
13024  #define SDMMC_STA_TXUNDERR_Pos          (4U)
13025  #define SDMMC_STA_TXUNDERR_Msk          (0x1UL << SDMMC_STA_TXUNDERR_Pos)      /*!< 0x00000010 */
13026  #define SDMMC_STA_TXUNDERR              SDMMC_STA_TXUNDERR_Msk                 /*!<Transmit FIFO underrun error                  */
13027  #define SDMMC_STA_RXOVERR_Pos           (5U)
13028  #define SDMMC_STA_RXOVERR_Msk           (0x1UL << SDMMC_STA_RXOVERR_Pos)       /*!< 0x00000020 */
13029  #define SDMMC_STA_RXOVERR               SDMMC_STA_RXOVERR_Msk                  /*!<Received FIFO overrun error                   */
13030  #define SDMMC_STA_CMDREND_Pos           (6U)
13031  #define SDMMC_STA_CMDREND_Msk           (0x1UL << SDMMC_STA_CMDREND_Pos)       /*!< 0x00000040 */
13032  #define SDMMC_STA_CMDREND               SDMMC_STA_CMDREND_Msk                  /*!<Command response received (CRC check passed)  */
13033  #define SDMMC_STA_CMDSENT_Pos           (7U)
13034  #define SDMMC_STA_CMDSENT_Msk           (0x1UL << SDMMC_STA_CMDSENT_Pos)       /*!< 0x00000080 */
13035  #define SDMMC_STA_CMDSENT               SDMMC_STA_CMDSENT_Msk                  /*!<Command sent (no response required)           */
13036  #define SDMMC_STA_DATAEND_Pos           (8U)
13037  #define SDMMC_STA_DATAEND_Msk           (0x1UL << SDMMC_STA_DATAEND_Pos)       /*!< 0x00000100 */
13038  #define SDMMC_STA_DATAEND               SDMMC_STA_DATAEND_Msk                  /*!<Data end (data counter, SDIDCOUNT, is zero)   */
13039  #define SDMMC_STA_STBITERR_Pos          (9U)
13040  #define SDMMC_STA_STBITERR_Msk          (0x1UL << SDMMC_STA_STBITERR_Pos)      /*!< 0x00000200 */
13041  #define SDMMC_STA_STBITERR              SDMMC_STA_STBITERR_Msk                 /*!<Start bit not detected on all data signals in wide bus mode */
13042  #define SDMMC_STA_DBCKEND_Pos           (10U)
13043  #define SDMMC_STA_DBCKEND_Msk           (0x1UL << SDMMC_STA_DBCKEND_Pos)       /*!< 0x00000400 */
13044  #define SDMMC_STA_DBCKEND               SDMMC_STA_DBCKEND_Msk                  /*!<Data block sent/received (CRC check passed)   */
13045  #define SDMMC_STA_CMDACT_Pos            (11U)
13046  #define SDMMC_STA_CMDACT_Msk            (0x1UL << SDMMC_STA_CMDACT_Pos)        /*!< 0x00000800 */
13047  #define SDMMC_STA_CMDACT                SDMMC_STA_CMDACT_Msk                   /*!<Command transfer in progress                  */
13048  #define SDMMC_STA_TXACT_Pos             (12U)
13049  #define SDMMC_STA_TXACT_Msk             (0x1UL << SDMMC_STA_TXACT_Pos)         /*!< 0x00001000 */
13050  #define SDMMC_STA_TXACT                 SDMMC_STA_TXACT_Msk                    /*!<Data transmit in progress                     */
13051  #define SDMMC_STA_RXACT_Pos             (13U)
13052  #define SDMMC_STA_RXACT_Msk             (0x1UL << SDMMC_STA_RXACT_Pos)         /*!< 0x00002000 */
13053  #define SDMMC_STA_RXACT                 SDMMC_STA_RXACT_Msk                    /*!<Data receive in progress                      */
13054  #define SDMMC_STA_TXFIFOHE_Pos          (14U)
13055  #define SDMMC_STA_TXFIFOHE_Msk          (0x1UL << SDMMC_STA_TXFIFOHE_Pos)      /*!< 0x00004000 */
13056  #define SDMMC_STA_TXFIFOHE              SDMMC_STA_TXFIFOHE_Msk                 /*!<Transmit FIFO Half Empty: at least 8 words can be written into the FIFO */
13057  #define SDMMC_STA_RXFIFOHF_Pos          (15U)
13058  #define SDMMC_STA_RXFIFOHF_Msk          (0x1UL << SDMMC_STA_RXFIFOHF_Pos)      /*!< 0x00008000 */
13059  #define SDMMC_STA_RXFIFOHF              SDMMC_STA_RXFIFOHF_Msk                 /*!<Receive FIFO Half Full: there are at least 8 words in the FIFO */
13060  #define SDMMC_STA_TXFIFOF_Pos           (16U)
13061  #define SDMMC_STA_TXFIFOF_Msk           (0x1UL << SDMMC_STA_TXFIFOF_Pos)       /*!< 0x00010000 */
13062  #define SDMMC_STA_TXFIFOF               SDMMC_STA_TXFIFOF_Msk                  /*!<Transmit FIFO full                            */
13063  #define SDMMC_STA_RXFIFOF_Pos           (17U)
13064  #define SDMMC_STA_RXFIFOF_Msk           (0x1UL << SDMMC_STA_RXFIFOF_Pos)       /*!< 0x00020000 */
13065  #define SDMMC_STA_RXFIFOF               SDMMC_STA_RXFIFOF_Msk                  /*!<Receive FIFO full                             */
13066  #define SDMMC_STA_TXFIFOE_Pos           (18U)
13067  #define SDMMC_STA_TXFIFOE_Msk           (0x1UL << SDMMC_STA_TXFIFOE_Pos)       /*!< 0x00040000 */
13068  #define SDMMC_STA_TXFIFOE               SDMMC_STA_TXFIFOE_Msk                  /*!<Transmit FIFO empty                           */
13069  #define SDMMC_STA_RXFIFOE_Pos           (19U)
13070  #define SDMMC_STA_RXFIFOE_Msk           (0x1UL << SDMMC_STA_RXFIFOE_Pos)       /*!< 0x00080000 */
13071  #define SDMMC_STA_RXFIFOE               SDMMC_STA_RXFIFOE_Msk                  /*!<Receive FIFO empty                            */
13072  #define SDMMC_STA_TXDAVL_Pos            (20U)
13073  #define SDMMC_STA_TXDAVL_Msk            (0x1UL << SDMMC_STA_TXDAVL_Pos)        /*!< 0x00100000 */
13074  #define SDMMC_STA_TXDAVL                SDMMC_STA_TXDAVL_Msk                   /*!<Data available in transmit FIFO               */
13075  #define SDMMC_STA_RXDAVL_Pos            (21U)
13076  #define SDMMC_STA_RXDAVL_Msk            (0x1UL << SDMMC_STA_RXDAVL_Pos)        /*!< 0x00200000 */
13077  #define SDMMC_STA_RXDAVL                SDMMC_STA_RXDAVL_Msk                   /*!<Data available in receive FIFO                */
13078  #define SDMMC_STA_SDIOIT_Pos            (22U)
13079  #define SDMMC_STA_SDIOIT_Msk            (0x1UL << SDMMC_STA_SDIOIT_Pos)        /*!< 0x00400000 */
13080  #define SDMMC_STA_SDIOIT                SDMMC_STA_SDIOIT_Msk                   /*!<SDIO interrupt received                       */
13081  
13082  /*******************  Bit definition for SDMMC_ICR register  *******************/
13083  #define SDMMC_ICR_CCRCFAILC_Pos         (0U)
13084  #define SDMMC_ICR_CCRCFAILC_Msk         (0x1UL << SDMMC_ICR_CCRCFAILC_Pos)     /*!< 0x00000001 */
13085  #define SDMMC_ICR_CCRCFAILC             SDMMC_ICR_CCRCFAILC_Msk                /*!<CCRCFAIL flag clear bit */
13086  #define SDMMC_ICR_DCRCFAILC_Pos         (1U)
13087  #define SDMMC_ICR_DCRCFAILC_Msk         (0x1UL << SDMMC_ICR_DCRCFAILC_Pos)     /*!< 0x00000002 */
13088  #define SDMMC_ICR_DCRCFAILC             SDMMC_ICR_DCRCFAILC_Msk                /*!<DCRCFAIL flag clear bit */
13089  #define SDMMC_ICR_CTIMEOUTC_Pos         (2U)
13090  #define SDMMC_ICR_CTIMEOUTC_Msk         (0x1UL << SDMMC_ICR_CTIMEOUTC_Pos)     /*!< 0x00000004 */
13091  #define SDMMC_ICR_CTIMEOUTC             SDMMC_ICR_CTIMEOUTC_Msk                /*!<CTIMEOUT flag clear bit */
13092  #define SDMMC_ICR_DTIMEOUTC_Pos         (3U)
13093  #define SDMMC_ICR_DTIMEOUTC_Msk         (0x1UL << SDMMC_ICR_DTIMEOUTC_Pos)     /*!< 0x00000008 */
13094  #define SDMMC_ICR_DTIMEOUTC             SDMMC_ICR_DTIMEOUTC_Msk                /*!<DTIMEOUT flag clear bit */
13095  #define SDMMC_ICR_TXUNDERRC_Pos         (4U)
13096  #define SDMMC_ICR_TXUNDERRC_Msk         (0x1UL << SDMMC_ICR_TXUNDERRC_Pos)     /*!< 0x00000010 */
13097  #define SDMMC_ICR_TXUNDERRC             SDMMC_ICR_TXUNDERRC_Msk                /*!<TXUNDERR flag clear bit */
13098  #define SDMMC_ICR_RXOVERRC_Pos          (5U)
13099  #define SDMMC_ICR_RXOVERRC_Msk          (0x1UL << SDMMC_ICR_RXOVERRC_Pos)      /*!< 0x00000020 */
13100  #define SDMMC_ICR_RXOVERRC              SDMMC_ICR_RXOVERRC_Msk                 /*!<RXOVERR flag clear bit  */
13101  #define SDMMC_ICR_CMDRENDC_Pos          (6U)
13102  #define SDMMC_ICR_CMDRENDC_Msk          (0x1UL << SDMMC_ICR_CMDRENDC_Pos)      /*!< 0x00000040 */
13103  #define SDMMC_ICR_CMDRENDC              SDMMC_ICR_CMDRENDC_Msk                 /*!<CMDREND flag clear bit  */
13104  #define SDMMC_ICR_CMDSENTC_Pos          (7U)
13105  #define SDMMC_ICR_CMDSENTC_Msk          (0x1UL << SDMMC_ICR_CMDSENTC_Pos)      /*!< 0x00000080 */
13106  #define SDMMC_ICR_CMDSENTC              SDMMC_ICR_CMDSENTC_Msk                 /*!<CMDSENT flag clear bit  */
13107  #define SDMMC_ICR_DATAENDC_Pos          (8U)
13108  #define SDMMC_ICR_DATAENDC_Msk          (0x1UL << SDMMC_ICR_DATAENDC_Pos)      /*!< 0x00000100 */
13109  #define SDMMC_ICR_DATAENDC              SDMMC_ICR_DATAENDC_Msk                 /*!<DATAEND flag clear bit  */
13110  #define SDMMC_ICR_STBITERRC_Pos         (9U)
13111  #define SDMMC_ICR_STBITERRC_Msk         (0x1UL << SDMMC_ICR_STBITERRC_Pos)     /*!< 0x00000200 */
13112  #define SDMMC_ICR_STBITERRC             SDMMC_ICR_STBITERRC_Msk                /*!<STBITERR flag clear bit */
13113  #define SDMMC_ICR_DBCKENDC_Pos          (10U)
13114  #define SDMMC_ICR_DBCKENDC_Msk          (0x1UL << SDMMC_ICR_DBCKENDC_Pos)      /*!< 0x00000400 */
13115  #define SDMMC_ICR_DBCKENDC              SDMMC_ICR_DBCKENDC_Msk                 /*!<DBCKEND flag clear bit  */
13116  #define SDMMC_ICR_SDIOITC_Pos           (22U)
13117  #define SDMMC_ICR_SDIOITC_Msk           (0x1UL << SDMMC_ICR_SDIOITC_Pos)       /*!< 0x00400000 */
13118  #define SDMMC_ICR_SDIOITC               SDMMC_ICR_SDIOITC_Msk                  /*!<SDIOIT flag clear bit   */
13119  
13120  /******************  Bit definition for SDMMC_MASK register  *******************/
13121  #define SDMMC_MASK_CCRCFAILIE_Pos       (0U)
13122  #define SDMMC_MASK_CCRCFAILIE_Msk       (0x1UL << SDMMC_MASK_CCRCFAILIE_Pos)   /*!< 0x00000001 */
13123  #define SDMMC_MASK_CCRCFAILIE           SDMMC_MASK_CCRCFAILIE_Msk              /*!<Command CRC Fail Interrupt Enable          */
13124  #define SDMMC_MASK_DCRCFAILIE_Pos       (1U)
13125  #define SDMMC_MASK_DCRCFAILIE_Msk       (0x1UL << SDMMC_MASK_DCRCFAILIE_Pos)   /*!< 0x00000002 */
13126  #define SDMMC_MASK_DCRCFAILIE           SDMMC_MASK_DCRCFAILIE_Msk              /*!<Data CRC Fail Interrupt Enable             */
13127  #define SDMMC_MASK_CTIMEOUTIE_Pos       (2U)
13128  #define SDMMC_MASK_CTIMEOUTIE_Msk       (0x1UL << SDMMC_MASK_CTIMEOUTIE_Pos)   /*!< 0x00000004 */
13129  #define SDMMC_MASK_CTIMEOUTIE           SDMMC_MASK_CTIMEOUTIE_Msk              /*!<Command TimeOut Interrupt Enable           */
13130  #define SDMMC_MASK_DTIMEOUTIE_Pos       (3U)
13131  #define SDMMC_MASK_DTIMEOUTIE_Msk       (0x1UL << SDMMC_MASK_DTIMEOUTIE_Pos)   /*!< 0x00000008 */
13132  #define SDMMC_MASK_DTIMEOUTIE           SDMMC_MASK_DTIMEOUTIE_Msk              /*!<Data TimeOut Interrupt Enable              */
13133  #define SDMMC_MASK_TXUNDERRIE_Pos       (4U)
13134  #define SDMMC_MASK_TXUNDERRIE_Msk       (0x1UL << SDMMC_MASK_TXUNDERRIE_Pos)   /*!< 0x00000010 */
13135  #define SDMMC_MASK_TXUNDERRIE           SDMMC_MASK_TXUNDERRIE_Msk              /*!<Tx FIFO UnderRun Error Interrupt Enable    */
13136  #define SDMMC_MASK_RXOVERRIE_Pos        (5U)
13137  #define SDMMC_MASK_RXOVERRIE_Msk        (0x1UL << SDMMC_MASK_RXOVERRIE_Pos)    /*!< 0x00000020 */
13138  #define SDMMC_MASK_RXOVERRIE            SDMMC_MASK_RXOVERRIE_Msk               /*!<Rx FIFO OverRun Error Interrupt Enable     */
13139  #define SDMMC_MASK_CMDRENDIE_Pos        (6U)
13140  #define SDMMC_MASK_CMDRENDIE_Msk        (0x1UL << SDMMC_MASK_CMDRENDIE_Pos)    /*!< 0x00000040 */
13141  #define SDMMC_MASK_CMDRENDIE            SDMMC_MASK_CMDRENDIE_Msk               /*!<Command Response Received Interrupt Enable */
13142  #define SDMMC_MASK_CMDSENTIE_Pos        (7U)
13143  #define SDMMC_MASK_CMDSENTIE_Msk        (0x1UL << SDMMC_MASK_CMDSENTIE_Pos)    /*!< 0x00000080 */
13144  #define SDMMC_MASK_CMDSENTIE            SDMMC_MASK_CMDSENTIE_Msk               /*!<Command Sent Interrupt Enable              */
13145  #define SDMMC_MASK_DATAENDIE_Pos        (8U)
13146  #define SDMMC_MASK_DATAENDIE_Msk        (0x1UL << SDMMC_MASK_DATAENDIE_Pos)    /*!< 0x00000100 */
13147  #define SDMMC_MASK_DATAENDIE            SDMMC_MASK_DATAENDIE_Msk               /*!<Data End Interrupt Enable                  */
13148  #define SDMMC_MASK_DBCKENDIE_Pos        (10U)
13149  #define SDMMC_MASK_DBCKENDIE_Msk        (0x1UL << SDMMC_MASK_DBCKENDIE_Pos)    /*!< 0x00000400 */
13150  #define SDMMC_MASK_DBCKENDIE            SDMMC_MASK_DBCKENDIE_Msk               /*!<Data Block End Interrupt Enable            */
13151  #define SDMMC_MASK_CMDACTIE_Pos         (11U)
13152  #define SDMMC_MASK_CMDACTIE_Msk         (0x1UL << SDMMC_MASK_CMDACTIE_Pos)     /*!< 0x00000800 */
13153  #define SDMMC_MASK_CMDACTIE             SDMMC_MASK_CMDACTIE_Msk                /*!<CCommand Acting Interrupt Enable           */
13154  #define SDMMC_MASK_TXACTIE_Pos          (12U)
13155  #define SDMMC_MASK_TXACTIE_Msk          (0x1UL << SDMMC_MASK_TXACTIE_Pos)      /*!< 0x00001000 */
13156  #define SDMMC_MASK_TXACTIE              SDMMC_MASK_TXACTIE_Msk                 /*!<Data Transmit Acting Interrupt Enable      */
13157  #define SDMMC_MASK_RXACTIE_Pos          (13U)
13158  #define SDMMC_MASK_RXACTIE_Msk          (0x1UL << SDMMC_MASK_RXACTIE_Pos)      /*!< 0x00002000 */
13159  #define SDMMC_MASK_RXACTIE              SDMMC_MASK_RXACTIE_Msk                 /*!<Data receive acting interrupt enabled      */
13160  #define SDMMC_MASK_TXFIFOHEIE_Pos       (14U)
13161  #define SDMMC_MASK_TXFIFOHEIE_Msk       (0x1UL << SDMMC_MASK_TXFIFOHEIE_Pos)   /*!< 0x00004000 */
13162  #define SDMMC_MASK_TXFIFOHEIE           SDMMC_MASK_TXFIFOHEIE_Msk              /*!<Tx FIFO Half Empty interrupt Enable        */
13163  #define SDMMC_MASK_RXFIFOHFIE_Pos       (15U)
13164  #define SDMMC_MASK_RXFIFOHFIE_Msk       (0x1UL << SDMMC_MASK_RXFIFOHFIE_Pos)   /*!< 0x00008000 */
13165  #define SDMMC_MASK_RXFIFOHFIE           SDMMC_MASK_RXFIFOHFIE_Msk              /*!<Rx FIFO Half Full interrupt Enable         */
13166  #define SDMMC_MASK_TXFIFOFIE_Pos        (16U)
13167  #define SDMMC_MASK_TXFIFOFIE_Msk        (0x1UL << SDMMC_MASK_TXFIFOFIE_Pos)    /*!< 0x00010000 */
13168  #define SDMMC_MASK_TXFIFOFIE            SDMMC_MASK_TXFIFOFIE_Msk               /*!<Tx FIFO Full interrupt Enable              */
13169  #define SDMMC_MASK_RXFIFOFIE_Pos        (17U)
13170  #define SDMMC_MASK_RXFIFOFIE_Msk        (0x1UL << SDMMC_MASK_RXFIFOFIE_Pos)    /*!< 0x00020000 */
13171  #define SDMMC_MASK_RXFIFOFIE            SDMMC_MASK_RXFIFOFIE_Msk               /*!<Rx FIFO Full interrupt Enable              */
13172  #define SDMMC_MASK_TXFIFOEIE_Pos        (18U)
13173  #define SDMMC_MASK_TXFIFOEIE_Msk        (0x1UL << SDMMC_MASK_TXFIFOEIE_Pos)    /*!< 0x00040000 */
13174  #define SDMMC_MASK_TXFIFOEIE            SDMMC_MASK_TXFIFOEIE_Msk               /*!<Tx FIFO Empty interrupt Enable             */
13175  #define SDMMC_MASK_RXFIFOEIE_Pos        (19U)
13176  #define SDMMC_MASK_RXFIFOEIE_Msk        (0x1UL << SDMMC_MASK_RXFIFOEIE_Pos)    /*!< 0x00080000 */
13177  #define SDMMC_MASK_RXFIFOEIE            SDMMC_MASK_RXFIFOEIE_Msk               /*!<Rx FIFO Empty interrupt Enable             */
13178  #define SDMMC_MASK_TXDAVLIE_Pos         (20U)
13179  #define SDMMC_MASK_TXDAVLIE_Msk         (0x1UL << SDMMC_MASK_TXDAVLIE_Pos)     /*!< 0x00100000 */
13180  #define SDMMC_MASK_TXDAVLIE             SDMMC_MASK_TXDAVLIE_Msk                /*!<Data available in Tx FIFO interrupt Enable */
13181  #define SDMMC_MASK_RXDAVLIE_Pos         (21U)
13182  #define SDMMC_MASK_RXDAVLIE_Msk         (0x1UL << SDMMC_MASK_RXDAVLIE_Pos)     /*!< 0x00200000 */
13183  #define SDMMC_MASK_RXDAVLIE             SDMMC_MASK_RXDAVLIE_Msk                /*!<Data available in Rx FIFO interrupt Enable */
13184  #define SDMMC_MASK_SDIOITIE_Pos         (22U)
13185  #define SDMMC_MASK_SDIOITIE_Msk         (0x1UL << SDMMC_MASK_SDIOITIE_Pos)     /*!< 0x00400000 */
13186  #define SDMMC_MASK_SDIOITIE             SDMMC_MASK_SDIOITIE_Msk                /*!<SDIO Mode Interrupt Received interrupt Enable */
13187  
13188  /*****************  Bit definition for SDMMC_FIFOCNT register  *****************/
13189  #define SDMMC_FIFOCNT_FIFOCOUNT_Pos     (0U)
13190  #define SDMMC_FIFOCNT_FIFOCOUNT_Msk     (0xFFFFFFUL << SDMMC_FIFOCNT_FIFOCOUNT_Pos) /*!< 0x00FFFFFF */
13191  #define SDMMC_FIFOCNT_FIFOCOUNT         SDMMC_FIFOCNT_FIFOCOUNT_Msk            /*!<Remaining number of words to be written to or read from the FIFO */
13192  
13193  /******************  Bit definition for SDMMC_FIFO register  *******************/
13194  #define SDMMC_FIFO_FIFODATA_Pos         (0U)
13195  #define SDMMC_FIFO_FIFODATA_Msk         (0xFFFFFFFFUL << SDMMC_FIFO_FIFODATA_Pos) /*!< 0xFFFFFFFF */
13196  #define SDMMC_FIFO_FIFODATA             SDMMC_FIFO_FIFODATA_Msk                /*!<Receive and transmit FIFO data */
13197  
13198  /******************************************************************************/
13199  /*                                                                            */
13200  /*                        Serial Peripheral Interface (SPI)                   */
13201  /*                                                                            */
13202  /******************************************************************************/
13203  /*******************  Bit definition for SPI_CR1 register  ********************/
13204  #define SPI_CR1_CPHA_Pos         (0U)
13205  #define SPI_CR1_CPHA_Msk         (0x1UL << SPI_CR1_CPHA_Pos)                   /*!< 0x00000001 */
13206  #define SPI_CR1_CPHA             SPI_CR1_CPHA_Msk                              /*!<Clock Phase      */
13207  #define SPI_CR1_CPOL_Pos         (1U)
13208  #define SPI_CR1_CPOL_Msk         (0x1UL << SPI_CR1_CPOL_Pos)                   /*!< 0x00000002 */
13209  #define SPI_CR1_CPOL             SPI_CR1_CPOL_Msk                              /*!<Clock Polarity   */
13210  #define SPI_CR1_MSTR_Pos         (2U)
13211  #define SPI_CR1_MSTR_Msk         (0x1UL << SPI_CR1_MSTR_Pos)                   /*!< 0x00000004 */
13212  #define SPI_CR1_MSTR             SPI_CR1_MSTR_Msk                              /*!<Master Selection */
13213  
13214  #define SPI_CR1_BR_Pos           (3U)
13215  #define SPI_CR1_BR_Msk           (0x7UL << SPI_CR1_BR_Pos)                     /*!< 0x00000038 */
13216  #define SPI_CR1_BR               SPI_CR1_BR_Msk                                /*!<BR[2:0] bits (Baud Rate Control) */
13217  #define SPI_CR1_BR_0             (0x1UL << SPI_CR1_BR_Pos)                     /*!< 0x00000008 */
13218  #define SPI_CR1_BR_1             (0x2UL << SPI_CR1_BR_Pos)                     /*!< 0x00000010 */
13219  #define SPI_CR1_BR_2             (0x4UL << SPI_CR1_BR_Pos)                     /*!< 0x00000020 */
13220  
13221  #define SPI_CR1_SPE_Pos          (6U)
13222  #define SPI_CR1_SPE_Msk          (0x1UL << SPI_CR1_SPE_Pos)                    /*!< 0x00000040 */
13223  #define SPI_CR1_SPE              SPI_CR1_SPE_Msk                               /*!<SPI Enable                          */
13224  #define SPI_CR1_LSBFIRST_Pos     (7U)
13225  #define SPI_CR1_LSBFIRST_Msk     (0x1UL << SPI_CR1_LSBFIRST_Pos)               /*!< 0x00000080 */
13226  #define SPI_CR1_LSBFIRST         SPI_CR1_LSBFIRST_Msk                          /*!<Frame Format                        */
13227  #define SPI_CR1_SSI_Pos          (8U)
13228  #define SPI_CR1_SSI_Msk          (0x1UL << SPI_CR1_SSI_Pos)                    /*!< 0x00000100 */
13229  #define SPI_CR1_SSI              SPI_CR1_SSI_Msk                               /*!<Internal slave select               */
13230  #define SPI_CR1_SSM_Pos          (9U)
13231  #define SPI_CR1_SSM_Msk          (0x1UL << SPI_CR1_SSM_Pos)                    /*!< 0x00000200 */
13232  #define SPI_CR1_SSM              SPI_CR1_SSM_Msk                               /*!<Software slave management           */
13233  #define SPI_CR1_RXONLY_Pos       (10U)
13234  #define SPI_CR1_RXONLY_Msk       (0x1UL << SPI_CR1_RXONLY_Pos)                 /*!< 0x00000400 */
13235  #define SPI_CR1_RXONLY           SPI_CR1_RXONLY_Msk                            /*!<Receive only                        */
13236  #define SPI_CR1_CRCL_Pos         (11U)
13237  #define SPI_CR1_CRCL_Msk         (0x1UL << SPI_CR1_CRCL_Pos)                   /*!< 0x00000800 */
13238  #define SPI_CR1_CRCL             SPI_CR1_CRCL_Msk                              /*!< CRC Length */
13239  #define SPI_CR1_CRCNEXT_Pos      (12U)
13240  #define SPI_CR1_CRCNEXT_Msk      (0x1UL << SPI_CR1_CRCNEXT_Pos)                /*!< 0x00001000 */
13241  #define SPI_CR1_CRCNEXT          SPI_CR1_CRCNEXT_Msk                           /*!<Transmit CRC next                   */
13242  #define SPI_CR1_CRCEN_Pos        (13U)
13243  #define SPI_CR1_CRCEN_Msk        (0x1UL << SPI_CR1_CRCEN_Pos)                  /*!< 0x00002000 */
13244  #define SPI_CR1_CRCEN            SPI_CR1_CRCEN_Msk                             /*!<Hardware CRC calculation enable     */
13245  #define SPI_CR1_BIDIOE_Pos       (14U)
13246  #define SPI_CR1_BIDIOE_Msk       (0x1UL << SPI_CR1_BIDIOE_Pos)                 /*!< 0x00004000 */
13247  #define SPI_CR1_BIDIOE           SPI_CR1_BIDIOE_Msk                            /*!<Output enable in bidirectional mode */
13248  #define SPI_CR1_BIDIMODE_Pos     (15U)
13249  #define SPI_CR1_BIDIMODE_Msk     (0x1UL << SPI_CR1_BIDIMODE_Pos)               /*!< 0x00008000 */
13250  #define SPI_CR1_BIDIMODE         SPI_CR1_BIDIMODE_Msk                          /*!<Bidirectional data mode enable      */
13251  
13252  /*******************  Bit definition for SPI_CR2 register  ********************/
13253  #define SPI_CR2_RXDMAEN_Pos      (0U)
13254  #define SPI_CR2_RXDMAEN_Msk      (0x1UL << SPI_CR2_RXDMAEN_Pos)                /*!< 0x00000001 */
13255  #define SPI_CR2_RXDMAEN          SPI_CR2_RXDMAEN_Msk                           /*!< Rx Buffer DMA Enable */
13256  #define SPI_CR2_TXDMAEN_Pos      (1U)
13257  #define SPI_CR2_TXDMAEN_Msk      (0x1UL << SPI_CR2_TXDMAEN_Pos)                /*!< 0x00000002 */
13258  #define SPI_CR2_TXDMAEN          SPI_CR2_TXDMAEN_Msk                           /*!< Tx Buffer DMA Enable */
13259  #define SPI_CR2_SSOE_Pos         (2U)
13260  #define SPI_CR2_SSOE_Msk         (0x1UL << SPI_CR2_SSOE_Pos)                   /*!< 0x00000004 */
13261  #define SPI_CR2_SSOE             SPI_CR2_SSOE_Msk                              /*!< SS Output Enable */
13262  #define SPI_CR2_NSSP_Pos         (3U)
13263  #define SPI_CR2_NSSP_Msk         (0x1UL << SPI_CR2_NSSP_Pos)                   /*!< 0x00000008 */
13264  #define SPI_CR2_NSSP             SPI_CR2_NSSP_Msk                              /*!< NSS pulse management Enable */
13265  #define SPI_CR2_FRF_Pos          (4U)
13266  #define SPI_CR2_FRF_Msk          (0x1UL << SPI_CR2_FRF_Pos)                    /*!< 0x00000010 */
13267  #define SPI_CR2_FRF              SPI_CR2_FRF_Msk                               /*!< Frame Format Enable */
13268  #define SPI_CR2_ERRIE_Pos        (5U)
13269  #define SPI_CR2_ERRIE_Msk        (0x1UL << SPI_CR2_ERRIE_Pos)                  /*!< 0x00000020 */
13270  #define SPI_CR2_ERRIE            SPI_CR2_ERRIE_Msk                             /*!< Error Interrupt Enable */
13271  #define SPI_CR2_RXNEIE_Pos       (6U)
13272  #define SPI_CR2_RXNEIE_Msk       (0x1UL << SPI_CR2_RXNEIE_Pos)                 /*!< 0x00000040 */
13273  #define SPI_CR2_RXNEIE           SPI_CR2_RXNEIE_Msk                            /*!< RX buffer Not Empty Interrupt Enable */
13274  #define SPI_CR2_TXEIE_Pos        (7U)
13275  #define SPI_CR2_TXEIE_Msk        (0x1UL << SPI_CR2_TXEIE_Pos)                  /*!< 0x00000080 */
13276  #define SPI_CR2_TXEIE            SPI_CR2_TXEIE_Msk                             /*!< Tx buffer Empty Interrupt Enable */
13277  #define SPI_CR2_DS_Pos           (8U)
13278  #define SPI_CR2_DS_Msk           (0xFUL << SPI_CR2_DS_Pos)                     /*!< 0x00000F00 */
13279  #define SPI_CR2_DS               SPI_CR2_DS_Msk                                /*!< DS[3:0] Data Size */
13280  #define SPI_CR2_DS_0             (0x1UL << SPI_CR2_DS_Pos)                     /*!< 0x00000100 */
13281  #define SPI_CR2_DS_1             (0x2UL << SPI_CR2_DS_Pos)                     /*!< 0x00000200 */
13282  #define SPI_CR2_DS_2             (0x4UL << SPI_CR2_DS_Pos)                     /*!< 0x00000400 */
13283  #define SPI_CR2_DS_3             (0x8UL << SPI_CR2_DS_Pos)                     /*!< 0x00000800 */
13284  #define SPI_CR2_FRXTH_Pos        (12U)
13285  #define SPI_CR2_FRXTH_Msk        (0x1UL << SPI_CR2_FRXTH_Pos)                  /*!< 0x00001000 */
13286  #define SPI_CR2_FRXTH            SPI_CR2_FRXTH_Msk                             /*!< FIFO reception Threshold */
13287  #define SPI_CR2_LDMARX_Pos       (13U)
13288  #define SPI_CR2_LDMARX_Msk       (0x1UL << SPI_CR2_LDMARX_Pos)                 /*!< 0x00002000 */
13289  #define SPI_CR2_LDMARX           SPI_CR2_LDMARX_Msk                            /*!< Last DMA transfer for reception */
13290  #define SPI_CR2_LDMATX_Pos       (14U)
13291  #define SPI_CR2_LDMATX_Msk       (0x1UL << SPI_CR2_LDMATX_Pos)                 /*!< 0x00004000 */
13292  #define SPI_CR2_LDMATX           SPI_CR2_LDMATX_Msk                            /*!< Last DMA transfer for transmission */
13293  
13294  /********************  Bit definition for SPI_SR register  ********************/
13295  #define SPI_SR_RXNE_Pos          (0U)
13296  #define SPI_SR_RXNE_Msk          (0x1UL << SPI_SR_RXNE_Pos)                    /*!< 0x00000001 */
13297  #define SPI_SR_RXNE              SPI_SR_RXNE_Msk                               /*!< Receive buffer Not Empty */
13298  #define SPI_SR_TXE_Pos           (1U)
13299  #define SPI_SR_TXE_Msk           (0x1UL << SPI_SR_TXE_Pos)                     /*!< 0x00000002 */
13300  #define SPI_SR_TXE               SPI_SR_TXE_Msk                                /*!< Transmit buffer Empty */
13301  #define SPI_SR_CHSIDE_Pos        (2U)
13302  #define SPI_SR_CHSIDE_Msk        (0x1UL << SPI_SR_CHSIDE_Pos)                  /*!< 0x00000004 */
13303  #define SPI_SR_CHSIDE            SPI_SR_CHSIDE_Msk                             /*!< Channel side */
13304  #define SPI_SR_UDR_Pos           (3U)
13305  #define SPI_SR_UDR_Msk           (0x1UL << SPI_SR_UDR_Pos)                     /*!< 0x00000008 */
13306  #define SPI_SR_UDR               SPI_SR_UDR_Msk                                /*!< Underrun flag */
13307  #define SPI_SR_CRCERR_Pos        (4U)
13308  #define SPI_SR_CRCERR_Msk        (0x1UL << SPI_SR_CRCERR_Pos)                  /*!< 0x00000010 */
13309  #define SPI_SR_CRCERR            SPI_SR_CRCERR_Msk                             /*!< CRC Error flag */
13310  #define SPI_SR_MODF_Pos          (5U)
13311  #define SPI_SR_MODF_Msk          (0x1UL << SPI_SR_MODF_Pos)                    /*!< 0x00000020 */
13312  #define SPI_SR_MODF              SPI_SR_MODF_Msk                               /*!< Mode fault */
13313  #define SPI_SR_OVR_Pos           (6U)
13314  #define SPI_SR_OVR_Msk           (0x1UL << SPI_SR_OVR_Pos)                     /*!< 0x00000040 */
13315  #define SPI_SR_OVR               SPI_SR_OVR_Msk                                /*!< Overrun flag */
13316  #define SPI_SR_BSY_Pos           (7U)
13317  #define SPI_SR_BSY_Msk           (0x1UL << SPI_SR_BSY_Pos)                     /*!< 0x00000080 */
13318  #define SPI_SR_BSY               SPI_SR_BSY_Msk                                /*!< Busy flag */
13319  #define SPI_SR_FRE_Pos           (8U)
13320  #define SPI_SR_FRE_Msk           (0x1UL << SPI_SR_FRE_Pos)                     /*!< 0x00000100 */
13321  #define SPI_SR_FRE               SPI_SR_FRE_Msk                                /*!< TI frame format error */
13322  #define SPI_SR_FRLVL_Pos         (9U)
13323  #define SPI_SR_FRLVL_Msk         (0x3UL << SPI_SR_FRLVL_Pos)                   /*!< 0x00000600 */
13324  #define SPI_SR_FRLVL             SPI_SR_FRLVL_Msk                              /*!< FIFO Reception Level */
13325  #define SPI_SR_FRLVL_0           (0x1UL << SPI_SR_FRLVL_Pos)                   /*!< 0x00000200 */
13326  #define SPI_SR_FRLVL_1           (0x2UL << SPI_SR_FRLVL_Pos)                   /*!< 0x00000400 */
13327  #define SPI_SR_FTLVL_Pos         (11U)
13328  #define SPI_SR_FTLVL_Msk         (0x3UL << SPI_SR_FTLVL_Pos)                   /*!< 0x00001800 */
13329  #define SPI_SR_FTLVL             SPI_SR_FTLVL_Msk                              /*!< FIFO Transmission Level */
13330  #define SPI_SR_FTLVL_0           (0x1UL << SPI_SR_FTLVL_Pos)                   /*!< 0x00000800 */
13331  #define SPI_SR_FTLVL_1           (0x2UL << SPI_SR_FTLVL_Pos)                   /*!< 0x00001000 */
13332  
13333  /********************  Bit definition for SPI_DR register  ********************/
13334  #define SPI_DR_DR_Pos            (0U)
13335  #define SPI_DR_DR_Msk            (0xFFFFUL << SPI_DR_DR_Pos)                   /*!< 0x0000FFFF */
13336  #define SPI_DR_DR                SPI_DR_DR_Msk                                 /*!<Data Register           */
13337  
13338  /*******************  Bit definition for SPI_CRCPR register  ******************/
13339  #define SPI_CRCPR_CRCPOLY_Pos    (0U)
13340  #define SPI_CRCPR_CRCPOLY_Msk    (0xFFFFUL << SPI_CRCPR_CRCPOLY_Pos)           /*!< 0x0000FFFF */
13341  #define SPI_CRCPR_CRCPOLY        SPI_CRCPR_CRCPOLY_Msk                         /*!<CRC polynomial register */
13342  
13343  /******************  Bit definition for SPI_RXCRCR register  ******************/
13344  #define SPI_RXCRCR_RXCRC_Pos     (0U)
13345  #define SPI_RXCRCR_RXCRC_Msk     (0xFFFFUL << SPI_RXCRCR_RXCRC_Pos)            /*!< 0x0000FFFF */
13346  #define SPI_RXCRCR_RXCRC         SPI_RXCRCR_RXCRC_Msk                          /*!<Rx CRC Register         */
13347  
13348  /******************  Bit definition for SPI_TXCRCR register  ******************/
13349  #define SPI_TXCRCR_TXCRC_Pos     (0U)
13350  #define SPI_TXCRCR_TXCRC_Msk     (0xFFFFUL << SPI_TXCRCR_TXCRC_Pos)            /*!< 0x0000FFFF */
13351  #define SPI_TXCRCR_TXCRC         SPI_TXCRCR_TXCRC_Msk                          /*!<Tx CRC Register         */
13352  
13353  /******************************************************************************/
13354  /*                                                                            */
13355  /*                                    QUADSPI                                 */
13356  /*                                                                            */
13357  /******************************************************************************/
13358  /*****************  Bit definition for QUADSPI_CR register  *******************/
13359  #define QUADSPI_CR_EN_Pos              (0U)
13360  #define QUADSPI_CR_EN_Msk              (0x1UL << QUADSPI_CR_EN_Pos)            /*!< 0x00000001 */
13361  #define QUADSPI_CR_EN                  QUADSPI_CR_EN_Msk                       /*!< Enable */
13362  #define QUADSPI_CR_ABORT_Pos           (1U)
13363  #define QUADSPI_CR_ABORT_Msk           (0x1UL << QUADSPI_CR_ABORT_Pos)         /*!< 0x00000002 */
13364  #define QUADSPI_CR_ABORT               QUADSPI_CR_ABORT_Msk                    /*!< Abort request */
13365  #define QUADSPI_CR_DMAEN_Pos           (2U)
13366  #define QUADSPI_CR_DMAEN_Msk           (0x1UL << QUADSPI_CR_DMAEN_Pos)         /*!< 0x00000004 */
13367  #define QUADSPI_CR_DMAEN               QUADSPI_CR_DMAEN_Msk                    /*!< DMA Enable */
13368  #define QUADSPI_CR_TCEN_Pos            (3U)
13369  #define QUADSPI_CR_TCEN_Msk            (0x1UL << QUADSPI_CR_TCEN_Pos)          /*!< 0x00000008 */
13370  #define QUADSPI_CR_TCEN                QUADSPI_CR_TCEN_Msk                     /*!< Timeout Counter Enable */
13371  #define QUADSPI_CR_SSHIFT_Pos          (4U)
13372  #define QUADSPI_CR_SSHIFT_Msk          (0x1UL << QUADSPI_CR_SSHIFT_Pos)        /*!< 0x00000010 */
13373  #define QUADSPI_CR_SSHIFT              QUADSPI_CR_SSHIFT_Msk                   /*!< Sample Shift */
13374  #define QUADSPI_CR_FTHRES_Pos          (8U)
13375  #define QUADSPI_CR_FTHRES_Msk          (0xFUL << QUADSPI_CR_FTHRES_Pos)        /*!< 0x00000F00 */
13376  #define QUADSPI_CR_FTHRES              QUADSPI_CR_FTHRES_Msk                   /*!< FTHRES[3:0] FIFO Level */
13377  #define QUADSPI_CR_TEIE_Pos            (16U)
13378  #define QUADSPI_CR_TEIE_Msk            (0x1UL << QUADSPI_CR_TEIE_Pos)          /*!< 0x00010000 */
13379  #define QUADSPI_CR_TEIE                QUADSPI_CR_TEIE_Msk                     /*!< Transfer Error Interrupt Enable */
13380  #define QUADSPI_CR_TCIE_Pos            (17U)
13381  #define QUADSPI_CR_TCIE_Msk            (0x1UL << QUADSPI_CR_TCIE_Pos)          /*!< 0x00020000 */
13382  #define QUADSPI_CR_TCIE                QUADSPI_CR_TCIE_Msk                     /*!< Transfer Complete Interrupt Enable */
13383  #define QUADSPI_CR_FTIE_Pos            (18U)
13384  #define QUADSPI_CR_FTIE_Msk            (0x1UL << QUADSPI_CR_FTIE_Pos)          /*!< 0x00040000 */
13385  #define QUADSPI_CR_FTIE                QUADSPI_CR_FTIE_Msk                     /*!< FIFO Threshold Interrupt Enable */
13386  #define QUADSPI_CR_SMIE_Pos            (19U)
13387  #define QUADSPI_CR_SMIE_Msk            (0x1UL << QUADSPI_CR_SMIE_Pos)          /*!< 0x00080000 */
13388  #define QUADSPI_CR_SMIE                QUADSPI_CR_SMIE_Msk                     /*!< Status Match Interrupt Enable */
13389  #define QUADSPI_CR_TOIE_Pos            (20U)
13390  #define QUADSPI_CR_TOIE_Msk            (0x1UL << QUADSPI_CR_TOIE_Pos)          /*!< 0x00100000 */
13391  #define QUADSPI_CR_TOIE                QUADSPI_CR_TOIE_Msk                     /*!< TimeOut Interrupt Enable */
13392  #define QUADSPI_CR_APMS_Pos            (22U)
13393  #define QUADSPI_CR_APMS_Msk            (0x1UL << QUADSPI_CR_APMS_Pos)          /*!< 0x00400000 */
13394  #define QUADSPI_CR_APMS                QUADSPI_CR_APMS_Msk                     /*!< Automatic Polling Mode Stop */
13395  #define QUADSPI_CR_PMM_Pos             (23U)
13396  #define QUADSPI_CR_PMM_Msk             (0x1UL << QUADSPI_CR_PMM_Pos)           /*!< 0x00800000 */
13397  #define QUADSPI_CR_PMM                 QUADSPI_CR_PMM_Msk                      /*!< Polling Match Mode */
13398  #define QUADSPI_CR_PRESCALER_Pos       (24U)
13399  #define QUADSPI_CR_PRESCALER_Msk       (0xFFUL << QUADSPI_CR_PRESCALER_Pos)    /*!< 0xFF000000 */
13400  #define QUADSPI_CR_PRESCALER           QUADSPI_CR_PRESCALER_Msk                /*!< PRESCALER[7:0] Clock prescaler */
13401  
13402  /*****************  Bit definition for QUADSPI_DCR register  ******************/
13403  #define QUADSPI_DCR_CKMODE_Pos         (0U)
13404  #define QUADSPI_DCR_CKMODE_Msk         (0x1UL << QUADSPI_DCR_CKMODE_Pos)       /*!< 0x00000001 */
13405  #define QUADSPI_DCR_CKMODE             QUADSPI_DCR_CKMODE_Msk                  /*!< Mode 0 / Mode 3 */
13406  #define QUADSPI_DCR_CSHT_Pos           (8U)
13407  #define QUADSPI_DCR_CSHT_Msk           (0x7UL << QUADSPI_DCR_CSHT_Pos)         /*!< 0x00000700 */
13408  #define QUADSPI_DCR_CSHT               QUADSPI_DCR_CSHT_Msk                    /*!< CSHT[2:0]: ChipSelect High Time */
13409  #define QUADSPI_DCR_CSHT_0             (0x1UL << QUADSPI_DCR_CSHT_Pos)         /*!< 0x00000100 */
13410  #define QUADSPI_DCR_CSHT_1             (0x2UL << QUADSPI_DCR_CSHT_Pos)         /*!< 0x00000200 */
13411  #define QUADSPI_DCR_CSHT_2             (0x4UL << QUADSPI_DCR_CSHT_Pos)         /*!< 0x00000400 */
13412  #define QUADSPI_DCR_FSIZE_Pos          (16U)
13413  #define QUADSPI_DCR_FSIZE_Msk          (0x1FUL << QUADSPI_DCR_FSIZE_Pos)       /*!< 0x001F0000 */
13414  #define QUADSPI_DCR_FSIZE              QUADSPI_DCR_FSIZE_Msk                   /*!< FSIZE[4:0]: Flash Size */
13415  
13416  /******************  Bit definition for QUADSPI_SR register  *******************/
13417  #define QUADSPI_SR_TEF_Pos             (0U)
13418  #define QUADSPI_SR_TEF_Msk             (0x1UL << QUADSPI_SR_TEF_Pos)           /*!< 0x00000001 */
13419  #define QUADSPI_SR_TEF                 QUADSPI_SR_TEF_Msk                      /*!< Transfer Error Flag */
13420  #define QUADSPI_SR_TCF_Pos             (1U)
13421  #define QUADSPI_SR_TCF_Msk             (0x1UL << QUADSPI_SR_TCF_Pos)           /*!< 0x00000002 */
13422  #define QUADSPI_SR_TCF                 QUADSPI_SR_TCF_Msk                      /*!< Transfer Complete Flag */
13423  #define QUADSPI_SR_FTF_Pos             (2U)
13424  #define QUADSPI_SR_FTF_Msk             (0x1UL << QUADSPI_SR_FTF_Pos)           /*!< 0x00000004 */
13425  #define QUADSPI_SR_FTF                 QUADSPI_SR_FTF_Msk                      /*!< FIFO Threshlod Flag */
13426  #define QUADSPI_SR_SMF_Pos             (3U)
13427  #define QUADSPI_SR_SMF_Msk             (0x1UL << QUADSPI_SR_SMF_Pos)           /*!< 0x00000008 */
13428  #define QUADSPI_SR_SMF                 QUADSPI_SR_SMF_Msk                      /*!< Status Match Flag */
13429  #define QUADSPI_SR_TOF_Pos             (4U)
13430  #define QUADSPI_SR_TOF_Msk             (0x1UL << QUADSPI_SR_TOF_Pos)           /*!< 0x00000010 */
13431  #define QUADSPI_SR_TOF                 QUADSPI_SR_TOF_Msk                      /*!< Timeout Flag */
13432  #define QUADSPI_SR_BUSY_Pos            (5U)
13433  #define QUADSPI_SR_BUSY_Msk            (0x1UL << QUADSPI_SR_BUSY_Pos)          /*!< 0x00000020 */
13434  #define QUADSPI_SR_BUSY                QUADSPI_SR_BUSY_Msk                     /*!< Busy */
13435  #define QUADSPI_SR_FLEVEL_Pos          (8U)
13436  #define QUADSPI_SR_FLEVEL_Msk          (0x1FUL << QUADSPI_SR_FLEVEL_Pos)       /*!< 0x00001F00 */
13437  #define QUADSPI_SR_FLEVEL              QUADSPI_SR_FLEVEL_Msk                   /*!< FIFO Threshlod Flag */
13438  
13439  /******************  Bit definition for QUADSPI_FCR register  ******************/
13440  #define QUADSPI_FCR_CTEF_Pos           (0U)
13441  #define QUADSPI_FCR_CTEF_Msk           (0x1UL << QUADSPI_FCR_CTEF_Pos)         /*!< 0x00000001 */
13442  #define QUADSPI_FCR_CTEF               QUADSPI_FCR_CTEF_Msk                    /*!< Clear Transfer Error Flag */
13443  #define QUADSPI_FCR_CTCF_Pos           (1U)
13444  #define QUADSPI_FCR_CTCF_Msk           (0x1UL << QUADSPI_FCR_CTCF_Pos)         /*!< 0x00000002 */
13445  #define QUADSPI_FCR_CTCF               QUADSPI_FCR_CTCF_Msk                    /*!< Clear Transfer Complete Flag */
13446  #define QUADSPI_FCR_CSMF_Pos           (3U)
13447  #define QUADSPI_FCR_CSMF_Msk           (0x1UL << QUADSPI_FCR_CSMF_Pos)         /*!< 0x00000008 */
13448  #define QUADSPI_FCR_CSMF               QUADSPI_FCR_CSMF_Msk                    /*!< Clear Status Match Flag */
13449  #define QUADSPI_FCR_CTOF_Pos           (4U)
13450  #define QUADSPI_FCR_CTOF_Msk           (0x1UL << QUADSPI_FCR_CTOF_Pos)         /*!< 0x00000010 */
13451  #define QUADSPI_FCR_CTOF               QUADSPI_FCR_CTOF_Msk                    /*!< Clear Timeout Flag */
13452  
13453  /******************  Bit definition for QUADSPI_DLR register  ******************/
13454  #define QUADSPI_DLR_DL_Pos             (0U)
13455  #define QUADSPI_DLR_DL_Msk             (0xFFFFFFFFUL << QUADSPI_DLR_DL_Pos)    /*!< 0xFFFFFFFF */
13456  #define QUADSPI_DLR_DL                 QUADSPI_DLR_DL_Msk                      /*!< DL[31:0]: Data Length */
13457  
13458  /******************  Bit definition for QUADSPI_CCR register  ******************/
13459  #define QUADSPI_CCR_INSTRUCTION_Pos    (0U)
13460  #define QUADSPI_CCR_INSTRUCTION_Msk    (0xFFUL << QUADSPI_CCR_INSTRUCTION_Pos) /*!< 0x000000FF */
13461  #define QUADSPI_CCR_INSTRUCTION        QUADSPI_CCR_INSTRUCTION_Msk             /*!< INSTRUCTION[7:0]: Instruction */
13462  #define QUADSPI_CCR_IMODE_Pos          (8U)
13463  #define QUADSPI_CCR_IMODE_Msk          (0x3UL << QUADSPI_CCR_IMODE_Pos)        /*!< 0x00000300 */
13464  #define QUADSPI_CCR_IMODE              QUADSPI_CCR_IMODE_Msk                   /*!< IMODE[1:0]: Instruction Mode */
13465  #define QUADSPI_CCR_IMODE_0            (0x1UL << QUADSPI_CCR_IMODE_Pos)        /*!< 0x00000100 */
13466  #define QUADSPI_CCR_IMODE_1            (0x2UL << QUADSPI_CCR_IMODE_Pos)        /*!< 0x00000200 */
13467  #define QUADSPI_CCR_ADMODE_Pos         (10U)
13468  #define QUADSPI_CCR_ADMODE_Msk         (0x3UL << QUADSPI_CCR_ADMODE_Pos)       /*!< 0x00000C00 */
13469  #define QUADSPI_CCR_ADMODE             QUADSPI_CCR_ADMODE_Msk                  /*!< ADMODE[1:0]: Address Mode */
13470  #define QUADSPI_CCR_ADMODE_0           (0x1UL << QUADSPI_CCR_ADMODE_Pos)       /*!< 0x00000400 */
13471  #define QUADSPI_CCR_ADMODE_1           (0x2UL << QUADSPI_CCR_ADMODE_Pos)       /*!< 0x00000800 */
13472  #define QUADSPI_CCR_ADSIZE_Pos         (12U)
13473  #define QUADSPI_CCR_ADSIZE_Msk         (0x3UL << QUADSPI_CCR_ADSIZE_Pos)       /*!< 0x00003000 */
13474  #define QUADSPI_CCR_ADSIZE             QUADSPI_CCR_ADSIZE_Msk                  /*!< ADSIZE[1:0]: Address Size */
13475  #define QUADSPI_CCR_ADSIZE_0           (0x1UL << QUADSPI_CCR_ADSIZE_Pos)       /*!< 0x00001000 */
13476  #define QUADSPI_CCR_ADSIZE_1           (0x2UL << QUADSPI_CCR_ADSIZE_Pos)       /*!< 0x00002000 */
13477  #define QUADSPI_CCR_ABMODE_Pos         (14U)
13478  #define QUADSPI_CCR_ABMODE_Msk         (0x3UL << QUADSPI_CCR_ABMODE_Pos)       /*!< 0x0000C000 */
13479  #define QUADSPI_CCR_ABMODE             QUADSPI_CCR_ABMODE_Msk                  /*!< ABMODE[1:0]: Alternate Bytes Mode */
13480  #define QUADSPI_CCR_ABMODE_0           (0x1UL << QUADSPI_CCR_ABMODE_Pos)       /*!< 0x00004000 */
13481  #define QUADSPI_CCR_ABMODE_1           (0x2UL << QUADSPI_CCR_ABMODE_Pos)       /*!< 0x00008000 */
13482  #define QUADSPI_CCR_ABSIZE_Pos         (16U)
13483  #define QUADSPI_CCR_ABSIZE_Msk         (0x3UL << QUADSPI_CCR_ABSIZE_Pos)       /*!< 0x00030000 */
13484  #define QUADSPI_CCR_ABSIZE             QUADSPI_CCR_ABSIZE_Msk                  /*!< ABSIZE[1:0]: Instruction Mode */
13485  #define QUADSPI_CCR_ABSIZE_0           (0x1UL << QUADSPI_CCR_ABSIZE_Pos)       /*!< 0x00010000 */
13486  #define QUADSPI_CCR_ABSIZE_1           (0x2UL << QUADSPI_CCR_ABSIZE_Pos)       /*!< 0x00020000 */
13487  #define QUADSPI_CCR_DCYC_Pos           (18U)
13488  #define QUADSPI_CCR_DCYC_Msk           (0x1FUL << QUADSPI_CCR_DCYC_Pos)        /*!< 0x007C0000 */
13489  #define QUADSPI_CCR_DCYC               QUADSPI_CCR_DCYC_Msk                    /*!< DCYC[4:0]: Dummy Cycles */
13490  #define QUADSPI_CCR_DMODE_Pos          (24U)
13491  #define QUADSPI_CCR_DMODE_Msk          (0x3UL << QUADSPI_CCR_DMODE_Pos)        /*!< 0x03000000 */
13492  #define QUADSPI_CCR_DMODE              QUADSPI_CCR_DMODE_Msk                   /*!< DMODE[1:0]: Data Mode */
13493  #define QUADSPI_CCR_DMODE_0            (0x1UL << QUADSPI_CCR_DMODE_Pos)        /*!< 0x01000000 */
13494  #define QUADSPI_CCR_DMODE_1            (0x2UL << QUADSPI_CCR_DMODE_Pos)        /*!< 0x02000000 */
13495  #define QUADSPI_CCR_FMODE_Pos          (26U)
13496  #define QUADSPI_CCR_FMODE_Msk          (0x3UL << QUADSPI_CCR_FMODE_Pos)        /*!< 0x0C000000 */
13497  #define QUADSPI_CCR_FMODE              QUADSPI_CCR_FMODE_Msk                   /*!< FMODE[1:0]: Functional Mode */
13498  #define QUADSPI_CCR_FMODE_0            (0x1UL << QUADSPI_CCR_FMODE_Pos)        /*!< 0x04000000 */
13499  #define QUADSPI_CCR_FMODE_1            (0x2UL << QUADSPI_CCR_FMODE_Pos)        /*!< 0x08000000 */
13500  #define QUADSPI_CCR_SIOO_Pos           (28U)
13501  #define QUADSPI_CCR_SIOO_Msk           (0x1UL << QUADSPI_CCR_SIOO_Pos)         /*!< 0x10000000 */
13502  #define QUADSPI_CCR_SIOO               QUADSPI_CCR_SIOO_Msk                    /*!< SIOO: Send Instruction Only Once Mode */
13503  #define QUADSPI_CCR_DDRM_Pos           (31U)
13504  #define QUADSPI_CCR_DDRM_Msk           (0x1UL << QUADSPI_CCR_DDRM_Pos)         /*!< 0x80000000 */
13505  #define QUADSPI_CCR_DDRM               QUADSPI_CCR_DDRM_Msk                    /*!< DDRM: Double Data Rate Mode */
13506  
13507  /******************  Bit definition for QUADSPI_AR register  *******************/
13508  #define QUADSPI_AR_ADDRESS_Pos         (0U)
13509  #define QUADSPI_AR_ADDRESS_Msk         (0xFFFFFFFFUL << QUADSPI_AR_ADDRESS_Pos) /*!< 0xFFFFFFFF */
13510  #define QUADSPI_AR_ADDRESS             QUADSPI_AR_ADDRESS_Msk                  /*!< ADDRESS[31:0]: Address */
13511  
13512  /******************  Bit definition for QUADSPI_ABR register  ******************/
13513  #define QUADSPI_ABR_ALTERNATE_Pos      (0U)
13514  #define QUADSPI_ABR_ALTERNATE_Msk      (0xFFFFFFFFUL << QUADSPI_ABR_ALTERNATE_Pos) /*!< 0xFFFFFFFF */
13515  #define QUADSPI_ABR_ALTERNATE          QUADSPI_ABR_ALTERNATE_Msk               /*!< ALTERNATE[31:0]: Alternate Bytes */
13516  
13517  /******************  Bit definition for QUADSPI_DR register  *******************/
13518  #define QUADSPI_DR_DATA_Pos            (0U)
13519  #define QUADSPI_DR_DATA_Msk            (0xFFFFFFFFUL << QUADSPI_DR_DATA_Pos)   /*!< 0xFFFFFFFF */
13520  #define QUADSPI_DR_DATA                QUADSPI_DR_DATA_Msk                     /*!< DATA[31:0]: Data */
13521  
13522  /******************  Bit definition for QUADSPI_PSMKR register  ****************/
13523  #define QUADSPI_PSMKR_MASK_Pos         (0U)
13524  #define QUADSPI_PSMKR_MASK_Msk         (0xFFFFFFFFUL << QUADSPI_PSMKR_MASK_Pos) /*!< 0xFFFFFFFF */
13525  #define QUADSPI_PSMKR_MASK             QUADSPI_PSMKR_MASK_Msk                  /*!< MASK[31:0]: Status Mask */
13526  
13527  /******************  Bit definition for QUADSPI_PSMAR register  ****************/
13528  #define QUADSPI_PSMAR_MATCH_Pos        (0U)
13529  #define QUADSPI_PSMAR_MATCH_Msk        (0xFFFFFFFFUL << QUADSPI_PSMAR_MATCH_Pos) /*!< 0xFFFFFFFF */
13530  #define QUADSPI_PSMAR_MATCH            QUADSPI_PSMAR_MATCH_Msk                 /*!< MATCH[31:0]: Status Match */
13531  
13532  /******************  Bit definition for QUADSPI_PIR register  *****************/
13533  #define QUADSPI_PIR_INTERVAL_Pos       (0U)
13534  #define QUADSPI_PIR_INTERVAL_Msk       (0xFFFFUL << QUADSPI_PIR_INTERVAL_Pos)  /*!< 0x0000FFFF */
13535  #define QUADSPI_PIR_INTERVAL           QUADSPI_PIR_INTERVAL_Msk                /*!< INTERVAL[15:0]: Polling Interval */
13536  
13537  /******************  Bit definition for QUADSPI_LPTR register  *****************/
13538  #define QUADSPI_LPTR_TIMEOUT_Pos       (0U)
13539  #define QUADSPI_LPTR_TIMEOUT_Msk       (0xFFFFUL << QUADSPI_LPTR_TIMEOUT_Pos)  /*!< 0x0000FFFF */
13540  #define QUADSPI_LPTR_TIMEOUT           QUADSPI_LPTR_TIMEOUT_Msk                /*!< TIMEOUT[15:0]: Timeout period */
13541  
13542  /******************************************************************************/
13543  /*                                                                            */
13544  /*                                 SYSCFG                                     */
13545  /*                                                                            */
13546  /******************************************************************************/
13547  /******************  Bit definition for SYSCFG_MEMRMP register  ***************/
13548  #define SYSCFG_MEMRMP_MEM_MODE_Pos      (0U)
13549  #define SYSCFG_MEMRMP_MEM_MODE_Msk      (0x7UL << SYSCFG_MEMRMP_MEM_MODE_Pos)  /*!< 0x00000007 */
13550  #define SYSCFG_MEMRMP_MEM_MODE          SYSCFG_MEMRMP_MEM_MODE_Msk             /*!< SYSCFG_Memory Remap Config */
13551  #define SYSCFG_MEMRMP_MEM_MODE_0        (0x1UL << SYSCFG_MEMRMP_MEM_MODE_Pos)  /*!< 0x00000001 */
13552  #define SYSCFG_MEMRMP_MEM_MODE_1        (0x2UL << SYSCFG_MEMRMP_MEM_MODE_Pos)  /*!< 0x00000002 */
13553  #define SYSCFG_MEMRMP_MEM_MODE_2        (0x4UL << SYSCFG_MEMRMP_MEM_MODE_Pos)  /*!< 0x00000004 */
13554  
13555  #define SYSCFG_MEMRMP_FB_MODE_Pos       (8U)
13556  #define SYSCFG_MEMRMP_FB_MODE_Msk       (0x1UL << SYSCFG_MEMRMP_FB_MODE_Pos)   /*!< 0x00000100 */
13557  #define SYSCFG_MEMRMP_FB_MODE           SYSCFG_MEMRMP_FB_MODE_Msk              /*!< Flash Bank mode selection */
13558  
13559  /******************  Bit definition for SYSCFG_CFGR1 register  ******************/
13560  #define SYSCFG_CFGR1_FWDIS_Pos          (0U)
13561  #define SYSCFG_CFGR1_FWDIS_Msk          (0x1UL << SYSCFG_CFGR1_FWDIS_Pos)      /*!< 0x00000001 */
13562  #define SYSCFG_CFGR1_FWDIS              SYSCFG_CFGR1_FWDIS_Msk                 /*!< FIREWALL access enable*/
13563  #define SYSCFG_CFGR1_BOOSTEN_Pos        (8U)
13564  #define SYSCFG_CFGR1_BOOSTEN_Msk        (0x1UL << SYSCFG_CFGR1_BOOSTEN_Pos)    /*!< 0x00000100 */
13565  #define SYSCFG_CFGR1_BOOSTEN            SYSCFG_CFGR1_BOOSTEN_Msk               /*!< I/O analog switch voltage booster enable */
13566  #define SYSCFG_CFGR1_I2C_PB6_FMP_Pos    (16U)
13567  #define SYSCFG_CFGR1_I2C_PB6_FMP_Msk    (0x1UL << SYSCFG_CFGR1_I2C_PB6_FMP_Pos) /*!< 0x00010000 */
13568  #define SYSCFG_CFGR1_I2C_PB6_FMP        SYSCFG_CFGR1_I2C_PB6_FMP_Msk           /*!< I2C PB6 Fast mode plus */
13569  #define SYSCFG_CFGR1_I2C_PB7_FMP_Pos    (17U)
13570  #define SYSCFG_CFGR1_I2C_PB7_FMP_Msk    (0x1UL << SYSCFG_CFGR1_I2C_PB7_FMP_Pos) /*!< 0x00020000 */
13571  #define SYSCFG_CFGR1_I2C_PB7_FMP        SYSCFG_CFGR1_I2C_PB7_FMP_Msk           /*!< I2C PB7 Fast mode plus */
13572  #define SYSCFG_CFGR1_I2C_PB8_FMP_Pos    (18U)
13573  #define SYSCFG_CFGR1_I2C_PB8_FMP_Msk    (0x1UL << SYSCFG_CFGR1_I2C_PB8_FMP_Pos) /*!< 0x00040000 */
13574  #define SYSCFG_CFGR1_I2C_PB8_FMP        SYSCFG_CFGR1_I2C_PB8_FMP_Msk           /*!< I2C PB8 Fast mode plus */
13575  #define SYSCFG_CFGR1_I2C_PB9_FMP_Pos    (19U)
13576  #define SYSCFG_CFGR1_I2C_PB9_FMP_Msk    (0x1UL << SYSCFG_CFGR1_I2C_PB9_FMP_Pos) /*!< 0x00080000 */
13577  #define SYSCFG_CFGR1_I2C_PB9_FMP        SYSCFG_CFGR1_I2C_PB9_FMP_Msk           /*!< I2C PB9 Fast mode plus */
13578  #define SYSCFG_CFGR1_I2C1_FMP_Pos       (20U)
13579  #define SYSCFG_CFGR1_I2C1_FMP_Msk       (0x1UL << SYSCFG_CFGR1_I2C1_FMP_Pos)   /*!< 0x00100000 */
13580  #define SYSCFG_CFGR1_I2C1_FMP           SYSCFG_CFGR1_I2C1_FMP_Msk              /*!< I2C1 Fast mode plus */
13581  #define SYSCFG_CFGR1_I2C2_FMP_Pos       (21U)
13582  #define SYSCFG_CFGR1_I2C2_FMP_Msk       (0x1UL << SYSCFG_CFGR1_I2C2_FMP_Pos)   /*!< 0x00200000 */
13583  #define SYSCFG_CFGR1_I2C2_FMP           SYSCFG_CFGR1_I2C2_FMP_Msk              /*!< I2C2 Fast mode plus */
13584  #define SYSCFG_CFGR1_I2C3_FMP_Pos       (22U)
13585  #define SYSCFG_CFGR1_I2C3_FMP_Msk       (0x1UL << SYSCFG_CFGR1_I2C3_FMP_Pos)   /*!< 0x00400000 */
13586  #define SYSCFG_CFGR1_I2C3_FMP           SYSCFG_CFGR1_I2C3_FMP_Msk              /*!< I2C3 Fast mode plus */
13587  #define SYSCFG_CFGR1_FPU_IE_0           (0x04000000UL)                         /*!<  Invalid operation Interrupt enable */
13588  #define SYSCFG_CFGR1_FPU_IE_1           (0x08000000UL)                         /*!<  Divide-by-zero Interrupt enable */
13589  #define SYSCFG_CFGR1_FPU_IE_2           (0x10000000UL)                         /*!<  Underflow Interrupt enable */
13590  #define SYSCFG_CFGR1_FPU_IE_3           (0x20000000UL)                         /*!<  Overflow Interrupt enable */
13591  #define SYSCFG_CFGR1_FPU_IE_4           (0x40000000UL)                         /*!<  Input denormal Interrupt enable */
13592  #define SYSCFG_CFGR1_FPU_IE_5           (0x80000000UL)                         /*!<  Inexact Interrupt enable (interrupt disabled at reset) */
13593  
13594  /*****************  Bit definition for SYSCFG_EXTICR1 register  ***************/
13595  #define SYSCFG_EXTICR1_EXTI0_Pos        (0U)
13596  #define SYSCFG_EXTICR1_EXTI0_Msk        (0x7UL << SYSCFG_EXTICR1_EXTI0_Pos)    /*!< 0x00000007 */
13597  #define SYSCFG_EXTICR1_EXTI0            SYSCFG_EXTICR1_EXTI0_Msk               /*!<EXTI 0 configuration */
13598  #define SYSCFG_EXTICR1_EXTI1_Pos        (4U)
13599  #define SYSCFG_EXTICR1_EXTI1_Msk        (0x7UL << SYSCFG_EXTICR1_EXTI1_Pos)    /*!< 0x00000070 */
13600  #define SYSCFG_EXTICR1_EXTI1            SYSCFG_EXTICR1_EXTI1_Msk               /*!<EXTI 1 configuration */
13601  #define SYSCFG_EXTICR1_EXTI2_Pos        (8U)
13602  #define SYSCFG_EXTICR1_EXTI2_Msk        (0x7UL << SYSCFG_EXTICR1_EXTI2_Pos)    /*!< 0x00000700 */
13603  #define SYSCFG_EXTICR1_EXTI2            SYSCFG_EXTICR1_EXTI2_Msk               /*!<EXTI 2 configuration */
13604  #define SYSCFG_EXTICR1_EXTI3_Pos        (12U)
13605  #define SYSCFG_EXTICR1_EXTI3_Msk        (0x7UL << SYSCFG_EXTICR1_EXTI3_Pos)    /*!< 0x00007000 */
13606  #define SYSCFG_EXTICR1_EXTI3            SYSCFG_EXTICR1_EXTI3_Msk               /*!<EXTI 3 configuration */
13607  
13608  /**
13609    * @brief   EXTI0 configuration
13610    */
13611  #define SYSCFG_EXTICR1_EXTI0_PA             (0x00000000UL)                     /*!<PA[0] pin */
13612  #define SYSCFG_EXTICR1_EXTI0_PB             (0x00000001UL)                     /*!<PB[0] pin */
13613  #define SYSCFG_EXTICR1_EXTI0_PC             (0x00000002UL)                     /*!<PC[0] pin */
13614  #define SYSCFG_EXTICR1_EXTI0_PD             (0x00000003UL)                     /*!<PD[0] pin */
13615  #define SYSCFG_EXTICR1_EXTI0_PE             (0x00000004UL)                     /*!<PE[0] pin */
13616  #define SYSCFG_EXTICR1_EXTI0_PF             (0x00000005UL)                     /*!<PF[0] pin */
13617  #define SYSCFG_EXTICR1_EXTI0_PG             (0x00000006UL)                     /*!<PG[0] pin */
13618  #define SYSCFG_EXTICR1_EXTI0_PH             (0x00000007UL)                     /*!<PH[0] pin */
13619  
13620  /**
13621    * @brief   EXTI1 configuration
13622    */
13623  #define SYSCFG_EXTICR1_EXTI1_PA             (0x00000000UL)                     /*!<PA[1] pin */
13624  #define SYSCFG_EXTICR1_EXTI1_PB             (0x00000010UL)                     /*!<PB[1] pin */
13625  #define SYSCFG_EXTICR1_EXTI1_PC             (0x00000020UL)                     /*!<PC[1] pin */
13626  #define SYSCFG_EXTICR1_EXTI1_PD             (0x00000030UL)                     /*!<PD[1] pin */
13627  #define SYSCFG_EXTICR1_EXTI1_PE             (0x00000040UL)                     /*!<PE[1] pin */
13628  #define SYSCFG_EXTICR1_EXTI1_PF             (0x00000050UL)                     /*!<PF[1] pin */
13629  #define SYSCFG_EXTICR1_EXTI1_PG             (0x00000060UL)                     /*!<PG[1] pin */
13630  #define SYSCFG_EXTICR1_EXTI1_PH             (0x00000070UL)                     /*!<PH[1] pin */
13631  
13632  /**
13633    * @brief   EXTI2 configuration
13634    */
13635  #define SYSCFG_EXTICR1_EXTI2_PA             (0x00000000UL)                     /*!<PA[2] pin */
13636  #define SYSCFG_EXTICR1_EXTI2_PB             (0x00000100UL)                     /*!<PB[2] pin */
13637  #define SYSCFG_EXTICR1_EXTI2_PC             (0x00000200UL)                     /*!<PC[2] pin */
13638  #define SYSCFG_EXTICR1_EXTI2_PD             (0x00000300UL)                     /*!<PD[2] pin */
13639  #define SYSCFG_EXTICR1_EXTI2_PE             (0x00000400UL)                     /*!<PE[2] pin */
13640  #define SYSCFG_EXTICR1_EXTI2_PF             (0x00000500UL)                     /*!<PF[2] pin */
13641  #define SYSCFG_EXTICR1_EXTI2_PG             (0x00000600UL)                     /*!<PG[2] pin */
13642  
13643  /**
13644    * @brief   EXTI3 configuration
13645    */
13646  #define SYSCFG_EXTICR1_EXTI3_PA             (0x00000000UL)                     /*!<PA[3] pin */
13647  #define SYSCFG_EXTICR1_EXTI3_PB             (0x00001000UL)                     /*!<PB[3] pin */
13648  #define SYSCFG_EXTICR1_EXTI3_PC             (0x00002000UL)                     /*!<PC[3] pin */
13649  #define SYSCFG_EXTICR1_EXTI3_PD             (0x00003000UL)                     /*!<PD[3] pin */
13650  #define SYSCFG_EXTICR1_EXTI3_PE             (0x00004000UL)                     /*!<PE[3] pin */
13651  #define SYSCFG_EXTICR1_EXTI3_PF             (0x00005000UL)                     /*!<PF[3] pin */
13652  #define SYSCFG_EXTICR1_EXTI3_PG             (0x00006000UL)                     /*!<PG[3] pin */
13653  
13654  /*****************  Bit definition for SYSCFG_EXTICR2 register  ***************/
13655  #define SYSCFG_EXTICR2_EXTI4_Pos        (0U)
13656  #define SYSCFG_EXTICR2_EXTI4_Msk        (0x7UL << SYSCFG_EXTICR2_EXTI4_Pos)    /*!< 0x00000007 */
13657  #define SYSCFG_EXTICR2_EXTI4            SYSCFG_EXTICR2_EXTI4_Msk               /*!<EXTI 4 configuration */
13658  #define SYSCFG_EXTICR2_EXTI5_Pos        (4U)
13659  #define SYSCFG_EXTICR2_EXTI5_Msk        (0x7UL << SYSCFG_EXTICR2_EXTI5_Pos)    /*!< 0x00000070 */
13660  #define SYSCFG_EXTICR2_EXTI5            SYSCFG_EXTICR2_EXTI5_Msk               /*!<EXTI 5 configuration */
13661  #define SYSCFG_EXTICR2_EXTI6_Pos        (8U)
13662  #define SYSCFG_EXTICR2_EXTI6_Msk        (0x7UL << SYSCFG_EXTICR2_EXTI6_Pos)    /*!< 0x00000700 */
13663  #define SYSCFG_EXTICR2_EXTI6            SYSCFG_EXTICR2_EXTI6_Msk               /*!<EXTI 6 configuration */
13664  #define SYSCFG_EXTICR2_EXTI7_Pos        (12U)
13665  #define SYSCFG_EXTICR2_EXTI7_Msk        (0x7UL << SYSCFG_EXTICR2_EXTI7_Pos)    /*!< 0x00007000 */
13666  #define SYSCFG_EXTICR2_EXTI7            SYSCFG_EXTICR2_EXTI7_Msk               /*!<EXTI 7 configuration */
13667  /**
13668    * @brief   EXTI4 configuration
13669    */
13670  #define SYSCFG_EXTICR2_EXTI4_PA             (0x00000000UL)                     /*!<PA[4] pin */
13671  #define SYSCFG_EXTICR2_EXTI4_PB             (0x00000001UL)                     /*!<PB[4] pin */
13672  #define SYSCFG_EXTICR2_EXTI4_PC             (0x00000002UL)                     /*!<PC[4] pin */
13673  #define SYSCFG_EXTICR2_EXTI4_PD             (0x00000003UL)                     /*!<PD[4] pin */
13674  #define SYSCFG_EXTICR2_EXTI4_PE             (0x00000004UL)                     /*!<PE[4] pin */
13675  #define SYSCFG_EXTICR2_EXTI4_PF             (0x00000005UL)                     /*!<PF[4] pin */
13676  #define SYSCFG_EXTICR2_EXTI4_PG             (0x00000006UL)                     /*!<PG[4] pin */
13677  
13678  /**
13679    * @brief   EXTI5 configuration
13680    */
13681  #define SYSCFG_EXTICR2_EXTI5_PA             (0x00000000UL)                     /*!<PA[5] pin */
13682  #define SYSCFG_EXTICR2_EXTI5_PB             (0x00000010UL)                     /*!<PB[5] pin */
13683  #define SYSCFG_EXTICR2_EXTI5_PC             (0x00000020UL)                     /*!<PC[5] pin */
13684  #define SYSCFG_EXTICR2_EXTI5_PD             (0x00000030UL)                     /*!<PD[5] pin */
13685  #define SYSCFG_EXTICR2_EXTI5_PE             (0x00000040UL)                     /*!<PE[5] pin */
13686  #define SYSCFG_EXTICR2_EXTI5_PF             (0x00000050UL)                     /*!<PF[5] pin */
13687  #define SYSCFG_EXTICR2_EXTI5_PG             (0x00000060UL)                     /*!<PG[5] pin */
13688  
13689  /**
13690    * @brief   EXTI6 configuration
13691    */
13692  #define SYSCFG_EXTICR2_EXTI6_PA             (0x00000000UL)                     /*!<PA[6] pin */
13693  #define SYSCFG_EXTICR2_EXTI6_PB             (0x00000100UL)                     /*!<PB[6] pin */
13694  #define SYSCFG_EXTICR2_EXTI6_PC             (0x00000200UL)                     /*!<PC[6] pin */
13695  #define SYSCFG_EXTICR2_EXTI6_PD             (0x00000300UL)                     /*!<PD[6] pin */
13696  #define SYSCFG_EXTICR2_EXTI6_PE             (0x00000400UL)                     /*!<PE[6] pin */
13697  #define SYSCFG_EXTICR2_EXTI6_PF             (0x00000500UL)                     /*!<PF[6] pin */
13698  #define SYSCFG_EXTICR2_EXTI6_PG             (0x00000600UL)                     /*!<PG[6] pin */
13699  
13700  /**
13701    * @brief   EXTI7 configuration
13702    */
13703  #define SYSCFG_EXTICR2_EXTI7_PA             (0x00000000UL)                     /*!<PA[7] pin */
13704  #define SYSCFG_EXTICR2_EXTI7_PB             (0x00001000UL)                     /*!<PB[7] pin */
13705  #define SYSCFG_EXTICR2_EXTI7_PC             (0x00002000UL)                     /*!<PC[7] pin */
13706  #define SYSCFG_EXTICR2_EXTI7_PD             (0x00003000UL)                     /*!<PD[7] pin */
13707  #define SYSCFG_EXTICR2_EXTI7_PE             (0x00004000UL)                     /*!<PE[7] pin */
13708  #define SYSCFG_EXTICR2_EXTI7_PF             (0x00005000UL)                     /*!<PF[7] pin */
13709  #define SYSCFG_EXTICR2_EXTI7_PG             (0x00006000UL)                     /*!<PG[7] pin */
13710  
13711  /*****************  Bit definition for SYSCFG_EXTICR3 register  ***************/
13712  #define SYSCFG_EXTICR3_EXTI8_Pos        (0U)
13713  #define SYSCFG_EXTICR3_EXTI8_Msk        (0x7UL << SYSCFG_EXTICR3_EXTI8_Pos)    /*!< 0x00000007 */
13714  #define SYSCFG_EXTICR3_EXTI8            SYSCFG_EXTICR3_EXTI8_Msk               /*!<EXTI 8 configuration */
13715  #define SYSCFG_EXTICR3_EXTI9_Pos        (4U)
13716  #define SYSCFG_EXTICR3_EXTI9_Msk        (0x7UL << SYSCFG_EXTICR3_EXTI9_Pos)    /*!< 0x00000070 */
13717  #define SYSCFG_EXTICR3_EXTI9            SYSCFG_EXTICR3_EXTI9_Msk               /*!<EXTI 9 configuration */
13718  #define SYSCFG_EXTICR3_EXTI10_Pos       (8U)
13719  #define SYSCFG_EXTICR3_EXTI10_Msk       (0x7UL << SYSCFG_EXTICR3_EXTI10_Pos)   /*!< 0x00000700 */
13720  #define SYSCFG_EXTICR3_EXTI10           SYSCFG_EXTICR3_EXTI10_Msk              /*!<EXTI 10 configuration */
13721  #define SYSCFG_EXTICR3_EXTI11_Pos       (12U)
13722  #define SYSCFG_EXTICR3_EXTI11_Msk       (0x7UL << SYSCFG_EXTICR3_EXTI11_Pos)   /*!< 0x00007000 */
13723  #define SYSCFG_EXTICR3_EXTI11           SYSCFG_EXTICR3_EXTI11_Msk              /*!<EXTI 11 configuration */
13724  
13725  /**
13726    * @brief   EXTI8 configuration
13727    */
13728  #define SYSCFG_EXTICR3_EXTI8_PA             (0x00000000UL)                     /*!<PA[8] pin */
13729  #define SYSCFG_EXTICR3_EXTI8_PB             (0x00000001UL)                     /*!<PB[8] pin */
13730  #define SYSCFG_EXTICR3_EXTI8_PC             (0x00000002UL)                     /*!<PC[8] pin */
13731  #define SYSCFG_EXTICR3_EXTI8_PD             (0x00000003UL)                     /*!<PD[8] pin */
13732  #define SYSCFG_EXTICR3_EXTI8_PE             (0x00000004UL)                     /*!<PE[8] pin */
13733  #define SYSCFG_EXTICR3_EXTI8_PF             (0x00000005UL)                     /*!<PF[8] pin */
13734  #define SYSCFG_EXTICR3_EXTI8_PG             (0x00000006UL)                     /*!<PG[8] pin */
13735  
13736  /**
13737    * @brief   EXTI9 configuration
13738    */
13739  #define SYSCFG_EXTICR3_EXTI9_PA             (0x00000000UL)                     /*!<PA[9] pin */
13740  #define SYSCFG_EXTICR3_EXTI9_PB             (0x00000010UL)                     /*!<PB[9] pin */
13741  #define SYSCFG_EXTICR3_EXTI9_PC             (0x00000020UL)                     /*!<PC[9] pin */
13742  #define SYSCFG_EXTICR3_EXTI9_PD             (0x00000030UL)                     /*!<PD[9] pin */
13743  #define SYSCFG_EXTICR3_EXTI9_PE             (0x00000040UL)                     /*!<PE[9] pin */
13744  #define SYSCFG_EXTICR3_EXTI9_PF             (0x00000050UL)                     /*!<PF[9] pin */
13745  #define SYSCFG_EXTICR3_EXTI9_PG             (0x00000060UL)                     /*!<PG[9] pin */
13746  
13747  /**
13748    * @brief   EXTI10 configuration
13749    */
13750  #define SYSCFG_EXTICR3_EXTI10_PA            (0x00000000UL)                     /*!<PA[10] pin */
13751  #define SYSCFG_EXTICR3_EXTI10_PB            (0x00000100UL)                     /*!<PB[10] pin */
13752  #define SYSCFG_EXTICR3_EXTI10_PC            (0x00000200UL)                     /*!<PC[10] pin */
13753  #define SYSCFG_EXTICR3_EXTI10_PD            (0x00000300UL)                     /*!<PD[10] pin */
13754  #define SYSCFG_EXTICR3_EXTI10_PE            (0x00000400UL)                     /*!<PE[10] pin */
13755  #define SYSCFG_EXTICR3_EXTI10_PF            (0x00000500UL)                     /*!<PF[10] pin */
13756  #define SYSCFG_EXTICR3_EXTI10_PG            (0x00000600UL)                     /*!<PG[10] pin */
13757  
13758  /**
13759    * @brief   EXTI11 configuration
13760    */
13761  #define SYSCFG_EXTICR3_EXTI11_PA            (0x00000000UL)                     /*!<PA[11] pin */
13762  #define SYSCFG_EXTICR3_EXTI11_PB            (0x00001000UL)                     /*!<PB[11] pin */
13763  #define SYSCFG_EXTICR3_EXTI11_PC            (0x00002000UL)                     /*!<PC[11] pin */
13764  #define SYSCFG_EXTICR3_EXTI11_PD            (0x00003000UL)                     /*!<PD[11] pin */
13765  #define SYSCFG_EXTICR3_EXTI11_PE            (0x00004000UL)                     /*!<PE[11] pin */
13766  #define SYSCFG_EXTICR3_EXTI11_PF            (0x00005000UL)                     /*!<PF[11] pin */
13767  #define SYSCFG_EXTICR3_EXTI11_PG            (0x00006000UL)                     /*!<PG[11] pin */
13768  
13769  /*****************  Bit definition for SYSCFG_EXTICR4 register  ***************/
13770  #define SYSCFG_EXTICR4_EXTI12_Pos       (0U)
13771  #define SYSCFG_EXTICR4_EXTI12_Msk       (0x7UL << SYSCFG_EXTICR4_EXTI12_Pos)   /*!< 0x00000007 */
13772  #define SYSCFG_EXTICR4_EXTI12           SYSCFG_EXTICR4_EXTI12_Msk              /*!<EXTI 12 configuration */
13773  #define SYSCFG_EXTICR4_EXTI13_Pos       (4U)
13774  #define SYSCFG_EXTICR4_EXTI13_Msk       (0x7UL << SYSCFG_EXTICR4_EXTI13_Pos)   /*!< 0x00000070 */
13775  #define SYSCFG_EXTICR4_EXTI13           SYSCFG_EXTICR4_EXTI13_Msk              /*!<EXTI 13 configuration */
13776  #define SYSCFG_EXTICR4_EXTI14_Pos       (8U)
13777  #define SYSCFG_EXTICR4_EXTI14_Msk       (0x7UL << SYSCFG_EXTICR4_EXTI14_Pos)   /*!< 0x00000700 */
13778  #define SYSCFG_EXTICR4_EXTI14           SYSCFG_EXTICR4_EXTI14_Msk              /*!<EXTI 14 configuration */
13779  #define SYSCFG_EXTICR4_EXTI15_Pos       (12U)
13780  #define SYSCFG_EXTICR4_EXTI15_Msk       (0x7UL << SYSCFG_EXTICR4_EXTI15_Pos)   /*!< 0x00007000 */
13781  #define SYSCFG_EXTICR4_EXTI15           SYSCFG_EXTICR4_EXTI15_Msk              /*!<EXTI 15 configuration */
13782  
13783  /**
13784    * @brief   EXTI12 configuration
13785    */
13786  #define SYSCFG_EXTICR4_EXTI12_PA            (0x00000000UL)                     /*!<PA[12] pin */
13787  #define SYSCFG_EXTICR4_EXTI12_PB            (0x00000001UL)                     /*!<PB[12] pin */
13788  #define SYSCFG_EXTICR4_EXTI12_PC            (0x00000002UL)                     /*!<PC[12] pin */
13789  #define SYSCFG_EXTICR4_EXTI12_PD            (0x00000003UL)                     /*!<PD[12] pin */
13790  #define SYSCFG_EXTICR4_EXTI12_PE            (0x00000004UL)                     /*!<PE[12] pin */
13791  #define SYSCFG_EXTICR4_EXTI12_PF            (0x00000005UL)                     /*!<PF[12] pin */
13792  #define SYSCFG_EXTICR4_EXTI12_PG            (0x00000006UL)                     /*!<PG[12] pin */
13793  
13794  /**
13795    * @brief   EXTI13 configuration
13796    */
13797  #define SYSCFG_EXTICR4_EXTI13_PA            (0x00000000UL)                     /*!<PA[13] pin */
13798  #define SYSCFG_EXTICR4_EXTI13_PB            (0x00000010UL)                     /*!<PB[13] pin */
13799  #define SYSCFG_EXTICR4_EXTI13_PC            (0x00000020UL)                     /*!<PC[13] pin */
13800  #define SYSCFG_EXTICR4_EXTI13_PD            (0x00000030UL)                     /*!<PD[13] pin */
13801  #define SYSCFG_EXTICR4_EXTI13_PE            (0x00000040UL)                     /*!<PE[13] pin */
13802  #define SYSCFG_EXTICR4_EXTI13_PF            (0x00000050UL)                     /*!<PF[13] pin */
13803  #define SYSCFG_EXTICR4_EXTI13_PG            (0x00000060UL)                     /*!<PG[13] pin */
13804  
13805  /**
13806    * @brief   EXTI14 configuration
13807    */
13808  #define SYSCFG_EXTICR4_EXTI14_PA            (0x00000000UL)                     /*!<PA[14] pin */
13809  #define SYSCFG_EXTICR4_EXTI14_PB            (0x00000100UL)                     /*!<PB[14] pin */
13810  #define SYSCFG_EXTICR4_EXTI14_PC            (0x00000200UL)                     /*!<PC[14] pin */
13811  #define SYSCFG_EXTICR4_EXTI14_PD            (0x00000300UL)                     /*!<PD[14] pin */
13812  #define SYSCFG_EXTICR4_EXTI14_PE            (0x00000400UL)                     /*!<PE[14] pin */
13813  #define SYSCFG_EXTICR4_EXTI14_PF            (0x00000500UL)                     /*!<PF[14] pin */
13814  #define SYSCFG_EXTICR4_EXTI14_PG            (0x00000600UL)                     /*!<PG[14] pin */
13815  
13816  /**
13817    * @brief   EXTI15 configuration
13818    */
13819  #define SYSCFG_EXTICR4_EXTI15_PA            (0x00000000UL)                     /*!<PA[15] pin */
13820  #define SYSCFG_EXTICR4_EXTI15_PB            (0x00001000UL)                     /*!<PB[15] pin */
13821  #define SYSCFG_EXTICR4_EXTI15_PC            (0x00002000UL)                     /*!<PC[15] pin */
13822  #define SYSCFG_EXTICR4_EXTI15_PD            (0x00003000UL)                     /*!<PD[15] pin */
13823  #define SYSCFG_EXTICR4_EXTI15_PE            (0x00004000UL)                     /*!<PE[15] pin */
13824  #define SYSCFG_EXTICR4_EXTI15_PF            (0x00005000UL)                     /*!<PF[15] pin */
13825  #define SYSCFG_EXTICR4_EXTI15_PG            (0x00006000UL)                     /*!<PG[15] pin */
13826  
13827  /******************  Bit definition for SYSCFG_SCSR register  ****************/
13828  #define SYSCFG_SCSR_SRAM2ER_Pos         (0U)
13829  #define SYSCFG_SCSR_SRAM2ER_Msk         (0x1UL << SYSCFG_SCSR_SRAM2ER_Pos)     /*!< 0x00000001 */
13830  #define SYSCFG_SCSR_SRAM2ER             SYSCFG_SCSR_SRAM2ER_Msk                /*!< SRAM2 Erase Request */
13831  #define SYSCFG_SCSR_SRAM2BSY_Pos        (1U)
13832  #define SYSCFG_SCSR_SRAM2BSY_Msk        (0x1UL << SYSCFG_SCSR_SRAM2BSY_Pos)    /*!< 0x00000002 */
13833  #define SYSCFG_SCSR_SRAM2BSY            SYSCFG_SCSR_SRAM2BSY_Msk               /*!< SRAM2 Erase Ongoing */
13834  
13835  /******************  Bit definition for SYSCFG_CFGR2 register  ****************/
13836  #define SYSCFG_CFGR2_CLL_Pos            (0U)
13837  #define SYSCFG_CFGR2_CLL_Msk            (0x1UL << SYSCFG_CFGR2_CLL_Pos)        /*!< 0x00000001 */
13838  #define SYSCFG_CFGR2_CLL                SYSCFG_CFGR2_CLL_Msk                   /*!< Core Lockup Lock */
13839  #define SYSCFG_CFGR2_SPL_Pos            (1U)
13840  #define SYSCFG_CFGR2_SPL_Msk            (0x1UL << SYSCFG_CFGR2_SPL_Pos)        /*!< 0x00000002 */
13841  #define SYSCFG_CFGR2_SPL                SYSCFG_CFGR2_SPL_Msk                   /*!< SRAM Parity Lock*/
13842  #define SYSCFG_CFGR2_PVDL_Pos           (2U)
13843  #define SYSCFG_CFGR2_PVDL_Msk           (0x1UL << SYSCFG_CFGR2_PVDL_Pos)       /*!< 0x00000004 */
13844  #define SYSCFG_CFGR2_PVDL               SYSCFG_CFGR2_PVDL_Msk                  /*!<  PVD Lock */
13845  #define SYSCFG_CFGR2_ECCL_Pos           (3U)
13846  #define SYSCFG_CFGR2_ECCL_Msk           (0x1UL << SYSCFG_CFGR2_ECCL_Pos)       /*!< 0x00000008 */
13847  #define SYSCFG_CFGR2_ECCL               SYSCFG_CFGR2_ECCL_Msk                  /*!< ECC Lock*/
13848  #define SYSCFG_CFGR2_SPF_Pos            (8U)
13849  #define SYSCFG_CFGR2_SPF_Msk            (0x1UL << SYSCFG_CFGR2_SPF_Pos)        /*!< 0x00000100 */
13850  #define SYSCFG_CFGR2_SPF                SYSCFG_CFGR2_SPF_Msk                   /*!< SRAM Parity Flag */
13851  
13852  /******************  Bit definition for SYSCFG_SWPR register  ****************/
13853  #define SYSCFG_SWPR_PAGE0_Pos           (0U)
13854  #define SYSCFG_SWPR_PAGE0_Msk           (0x1UL << SYSCFG_SWPR_PAGE0_Pos)       /*!< 0x00000001 */
13855  #define SYSCFG_SWPR_PAGE0               SYSCFG_SWPR_PAGE0_Msk                  /*!< SRAM2 Write protection page 0 */
13856  #define SYSCFG_SWPR_PAGE1_Pos           (1U)
13857  #define SYSCFG_SWPR_PAGE1_Msk           (0x1UL << SYSCFG_SWPR_PAGE1_Pos)       /*!< 0x00000002 */
13858  #define SYSCFG_SWPR_PAGE1               SYSCFG_SWPR_PAGE1_Msk                  /*!< SRAM2 Write protection page 1 */
13859  #define SYSCFG_SWPR_PAGE2_Pos           (2U)
13860  #define SYSCFG_SWPR_PAGE2_Msk           (0x1UL << SYSCFG_SWPR_PAGE2_Pos)       /*!< 0x00000004 */
13861  #define SYSCFG_SWPR_PAGE2               SYSCFG_SWPR_PAGE2_Msk                  /*!< SRAM2 Write protection page 2 */
13862  #define SYSCFG_SWPR_PAGE3_Pos           (3U)
13863  #define SYSCFG_SWPR_PAGE3_Msk           (0x1UL << SYSCFG_SWPR_PAGE3_Pos)       /*!< 0x00000008 */
13864  #define SYSCFG_SWPR_PAGE3               SYSCFG_SWPR_PAGE3_Msk                  /*!< SRAM2 Write protection page 3 */
13865  #define SYSCFG_SWPR_PAGE4_Pos           (4U)
13866  #define SYSCFG_SWPR_PAGE4_Msk           (0x1UL << SYSCFG_SWPR_PAGE4_Pos)       /*!< 0x00000010 */
13867  #define SYSCFG_SWPR_PAGE4               SYSCFG_SWPR_PAGE4_Msk                  /*!< SRAM2 Write protection page 4 */
13868  #define SYSCFG_SWPR_PAGE5_Pos           (5U)
13869  #define SYSCFG_SWPR_PAGE5_Msk           (0x1UL << SYSCFG_SWPR_PAGE5_Pos)       /*!< 0x00000020 */
13870  #define SYSCFG_SWPR_PAGE5               SYSCFG_SWPR_PAGE5_Msk                  /*!< SRAM2 Write protection page 5 */
13871  #define SYSCFG_SWPR_PAGE6_Pos           (6U)
13872  #define SYSCFG_SWPR_PAGE6_Msk           (0x1UL << SYSCFG_SWPR_PAGE6_Pos)       /*!< 0x00000040 */
13873  #define SYSCFG_SWPR_PAGE6               SYSCFG_SWPR_PAGE6_Msk                  /*!< SRAM2 Write protection page 6 */
13874  #define SYSCFG_SWPR_PAGE7_Pos           (7U)
13875  #define SYSCFG_SWPR_PAGE7_Msk           (0x1UL << SYSCFG_SWPR_PAGE7_Pos)       /*!< 0x00000080 */
13876  #define SYSCFG_SWPR_PAGE7               SYSCFG_SWPR_PAGE7_Msk                  /*!< SRAM2 Write protection page 7 */
13877  #define SYSCFG_SWPR_PAGE8_Pos           (8U)
13878  #define SYSCFG_SWPR_PAGE8_Msk           (0x1UL << SYSCFG_SWPR_PAGE8_Pos)       /*!< 0x00000100 */
13879  #define SYSCFG_SWPR_PAGE8               SYSCFG_SWPR_PAGE8_Msk                  /*!< SRAM2 Write protection page 8 */
13880  #define SYSCFG_SWPR_PAGE9_Pos           (9U)
13881  #define SYSCFG_SWPR_PAGE9_Msk           (0x1UL << SYSCFG_SWPR_PAGE9_Pos)       /*!< 0x00000200 */
13882  #define SYSCFG_SWPR_PAGE9               SYSCFG_SWPR_PAGE9_Msk                  /*!< SRAM2 Write protection page 9 */
13883  #define SYSCFG_SWPR_PAGE10_Pos          (10U)
13884  #define SYSCFG_SWPR_PAGE10_Msk          (0x1UL << SYSCFG_SWPR_PAGE10_Pos)      /*!< 0x00000400 */
13885  #define SYSCFG_SWPR_PAGE10              SYSCFG_SWPR_PAGE10_Msk                 /*!< SRAM2 Write protection page 10*/
13886  #define SYSCFG_SWPR_PAGE11_Pos          (11U)
13887  #define SYSCFG_SWPR_PAGE11_Msk          (0x1UL << SYSCFG_SWPR_PAGE11_Pos)      /*!< 0x00000800 */
13888  #define SYSCFG_SWPR_PAGE11              SYSCFG_SWPR_PAGE11_Msk                 /*!< SRAM2 Write protection page 11*/
13889  #define SYSCFG_SWPR_PAGE12_Pos          (12U)
13890  #define SYSCFG_SWPR_PAGE12_Msk          (0x1UL << SYSCFG_SWPR_PAGE12_Pos)      /*!< 0x00001000 */
13891  #define SYSCFG_SWPR_PAGE12              SYSCFG_SWPR_PAGE12_Msk                 /*!< SRAM2 Write protection page 12*/
13892  #define SYSCFG_SWPR_PAGE13_Pos          (13U)
13893  #define SYSCFG_SWPR_PAGE13_Msk          (0x1UL << SYSCFG_SWPR_PAGE13_Pos)      /*!< 0x00002000 */
13894  #define SYSCFG_SWPR_PAGE13              SYSCFG_SWPR_PAGE13_Msk                 /*!< SRAM2 Write protection page 13*/
13895  #define SYSCFG_SWPR_PAGE14_Pos          (14U)
13896  #define SYSCFG_SWPR_PAGE14_Msk          (0x1UL << SYSCFG_SWPR_PAGE14_Pos)      /*!< 0x00004000 */
13897  #define SYSCFG_SWPR_PAGE14              SYSCFG_SWPR_PAGE14_Msk                 /*!< SRAM2 Write protection page 14*/
13898  #define SYSCFG_SWPR_PAGE15_Pos          (15U)
13899  #define SYSCFG_SWPR_PAGE15_Msk          (0x1UL << SYSCFG_SWPR_PAGE15_Pos)      /*!< 0x00008000 */
13900  #define SYSCFG_SWPR_PAGE15              SYSCFG_SWPR_PAGE15_Msk                 /*!< SRAM2 Write protection page 15*/
13901  #define SYSCFG_SWPR_PAGE16_Pos          (16U)
13902  #define SYSCFG_SWPR_PAGE16_Msk          (0x1UL << SYSCFG_SWPR_PAGE16_Pos)      /*!< 0x00010000 */
13903  #define SYSCFG_SWPR_PAGE16              SYSCFG_SWPR_PAGE16_Msk                 /*!< SRAM2 Write protection page 16*/
13904  #define SYSCFG_SWPR_PAGE17_Pos          (17U)
13905  #define SYSCFG_SWPR_PAGE17_Msk          (0x1UL << SYSCFG_SWPR_PAGE17_Pos)      /*!< 0x00020000 */
13906  #define SYSCFG_SWPR_PAGE17              SYSCFG_SWPR_PAGE17_Msk                 /*!< SRAM2 Write protection page 17*/
13907  #define SYSCFG_SWPR_PAGE18_Pos          (18U)
13908  #define SYSCFG_SWPR_PAGE18_Msk          (0x1UL << SYSCFG_SWPR_PAGE18_Pos)      /*!< 0x00040000 */
13909  #define SYSCFG_SWPR_PAGE18              SYSCFG_SWPR_PAGE18_Msk                 /*!< SRAM2 Write protection page 18*/
13910  #define SYSCFG_SWPR_PAGE19_Pos          (19U)
13911  #define SYSCFG_SWPR_PAGE19_Msk          (0x1UL << SYSCFG_SWPR_PAGE19_Pos)      /*!< 0x00080000 */
13912  #define SYSCFG_SWPR_PAGE19              SYSCFG_SWPR_PAGE19_Msk                 /*!< SRAM2 Write protection page 19*/
13913  #define SYSCFG_SWPR_PAGE20_Pos          (20U)
13914  #define SYSCFG_SWPR_PAGE20_Msk          (0x1UL << SYSCFG_SWPR_PAGE20_Pos)      /*!< 0x00100000 */
13915  #define SYSCFG_SWPR_PAGE20              SYSCFG_SWPR_PAGE20_Msk                 /*!< SRAM2 Write protection page 20*/
13916  #define SYSCFG_SWPR_PAGE21_Pos          (21U)
13917  #define SYSCFG_SWPR_PAGE21_Msk          (0x1UL << SYSCFG_SWPR_PAGE21_Pos)      /*!< 0x00200000 */
13918  #define SYSCFG_SWPR_PAGE21              SYSCFG_SWPR_PAGE21_Msk                 /*!< SRAM2 Write protection page 21*/
13919  #define SYSCFG_SWPR_PAGE22_Pos          (22U)
13920  #define SYSCFG_SWPR_PAGE22_Msk          (0x1UL << SYSCFG_SWPR_PAGE22_Pos)      /*!< 0x00400000 */
13921  #define SYSCFG_SWPR_PAGE22              SYSCFG_SWPR_PAGE22_Msk                 /*!< SRAM2 Write protection page 22*/
13922  #define SYSCFG_SWPR_PAGE23_Pos          (23U)
13923  #define SYSCFG_SWPR_PAGE23_Msk          (0x1UL << SYSCFG_SWPR_PAGE23_Pos)      /*!< 0x00800000 */
13924  #define SYSCFG_SWPR_PAGE23              SYSCFG_SWPR_PAGE23_Msk                 /*!< SRAM2 Write protection page 23*/
13925  #define SYSCFG_SWPR_PAGE24_Pos          (24U)
13926  #define SYSCFG_SWPR_PAGE24_Msk          (0x1UL << SYSCFG_SWPR_PAGE24_Pos)      /*!< 0x01000000 */
13927  #define SYSCFG_SWPR_PAGE24              SYSCFG_SWPR_PAGE24_Msk                 /*!< SRAM2 Write protection page 24*/
13928  #define SYSCFG_SWPR_PAGE25_Pos          (25U)
13929  #define SYSCFG_SWPR_PAGE25_Msk          (0x1UL << SYSCFG_SWPR_PAGE25_Pos)      /*!< 0x02000000 */
13930  #define SYSCFG_SWPR_PAGE25              SYSCFG_SWPR_PAGE25_Msk                 /*!< SRAM2 Write protection page 25*/
13931  #define SYSCFG_SWPR_PAGE26_Pos          (26U)
13932  #define SYSCFG_SWPR_PAGE26_Msk          (0x1UL << SYSCFG_SWPR_PAGE26_Pos)      /*!< 0x04000000 */
13933  #define SYSCFG_SWPR_PAGE26              SYSCFG_SWPR_PAGE26_Msk                 /*!< SRAM2 Write protection page 26*/
13934  #define SYSCFG_SWPR_PAGE27_Pos          (27U)
13935  #define SYSCFG_SWPR_PAGE27_Msk          (0x1UL << SYSCFG_SWPR_PAGE27_Pos)      /*!< 0x08000000 */
13936  #define SYSCFG_SWPR_PAGE27              SYSCFG_SWPR_PAGE27_Msk                 /*!< SRAM2 Write protection page 27*/
13937  #define SYSCFG_SWPR_PAGE28_Pos          (28U)
13938  #define SYSCFG_SWPR_PAGE28_Msk          (0x1UL << SYSCFG_SWPR_PAGE28_Pos)      /*!< 0x10000000 */
13939  #define SYSCFG_SWPR_PAGE28              SYSCFG_SWPR_PAGE28_Msk                 /*!< SRAM2 Write protection page 28*/
13940  #define SYSCFG_SWPR_PAGE29_Pos          (29U)
13941  #define SYSCFG_SWPR_PAGE29_Msk          (0x1UL << SYSCFG_SWPR_PAGE29_Pos)      /*!< 0x20000000 */
13942  #define SYSCFG_SWPR_PAGE29              SYSCFG_SWPR_PAGE29_Msk                 /*!< SRAM2 Write protection page 29*/
13943  #define SYSCFG_SWPR_PAGE30_Pos          (30U)
13944  #define SYSCFG_SWPR_PAGE30_Msk          (0x1UL << SYSCFG_SWPR_PAGE30_Pos)      /*!< 0x40000000 */
13945  #define SYSCFG_SWPR_PAGE30              SYSCFG_SWPR_PAGE30_Msk                 /*!< SRAM2 Write protection page 30*/
13946  #define SYSCFG_SWPR_PAGE31_Pos          (31U)
13947  #define SYSCFG_SWPR_PAGE31_Msk          (0x1UL << SYSCFG_SWPR_PAGE31_Pos)      /*!< 0x80000000 */
13948  #define SYSCFG_SWPR_PAGE31              SYSCFG_SWPR_PAGE31_Msk                 /*!< SRAM2 Write protection page 31*/
13949  
13950  /******************  Bit definition for SYSCFG_SKR register  ****************/
13951  #define SYSCFG_SKR_KEY_Pos              (0U)
13952  #define SYSCFG_SKR_KEY_Msk              (0xFFUL << SYSCFG_SKR_KEY_Pos)         /*!< 0x000000FF */
13953  #define SYSCFG_SKR_KEY                  SYSCFG_SKR_KEY_Msk                     /*!<  SRAM2 write protection key for software erase  */
13954  
13955  
13956  
13957  
13958  /******************************************************************************/
13959  /*                                                                            */
13960  /*                                    TIM                                     */
13961  /*                                                                            */
13962  /******************************************************************************/
13963  /*******************  Bit definition for TIM_CR1 register  ********************/
13964  #define TIM_CR1_CEN_Pos           (0U)
13965  #define TIM_CR1_CEN_Msk           (0x1UL << TIM_CR1_CEN_Pos)                   /*!< 0x00000001 */
13966  #define TIM_CR1_CEN               TIM_CR1_CEN_Msk                              /*!<Counter enable */
13967  #define TIM_CR1_UDIS_Pos          (1U)
13968  #define TIM_CR1_UDIS_Msk          (0x1UL << TIM_CR1_UDIS_Pos)                  /*!< 0x00000002 */
13969  #define TIM_CR1_UDIS              TIM_CR1_UDIS_Msk                             /*!<Update disable */
13970  #define TIM_CR1_URS_Pos           (2U)
13971  #define TIM_CR1_URS_Msk           (0x1UL << TIM_CR1_URS_Pos)                   /*!< 0x00000004 */
13972  #define TIM_CR1_URS               TIM_CR1_URS_Msk                              /*!<Update request source */
13973  #define TIM_CR1_OPM_Pos           (3U)
13974  #define TIM_CR1_OPM_Msk           (0x1UL << TIM_CR1_OPM_Pos)                   /*!< 0x00000008 */
13975  #define TIM_CR1_OPM               TIM_CR1_OPM_Msk                              /*!<One pulse mode */
13976  #define TIM_CR1_DIR_Pos           (4U)
13977  #define TIM_CR1_DIR_Msk           (0x1UL << TIM_CR1_DIR_Pos)                   /*!< 0x00000010 */
13978  #define TIM_CR1_DIR               TIM_CR1_DIR_Msk                              /*!<Direction */
13979  
13980  #define TIM_CR1_CMS_Pos           (5U)
13981  #define TIM_CR1_CMS_Msk           (0x3UL << TIM_CR1_CMS_Pos)                   /*!< 0x00000060 */
13982  #define TIM_CR1_CMS               TIM_CR1_CMS_Msk                              /*!<CMS[1:0] bits (Center-aligned mode selection) */
13983  #define TIM_CR1_CMS_0             (0x1UL << TIM_CR1_CMS_Pos)                   /*!< 0x00000020 */
13984  #define TIM_CR1_CMS_1             (0x2UL << TIM_CR1_CMS_Pos)                   /*!< 0x00000040 */
13985  
13986  #define TIM_CR1_ARPE_Pos          (7U)
13987  #define TIM_CR1_ARPE_Msk          (0x1UL << TIM_CR1_ARPE_Pos)                  /*!< 0x00000080 */
13988  #define TIM_CR1_ARPE              TIM_CR1_ARPE_Msk                             /*!<Auto-reload preload enable */
13989  
13990  #define TIM_CR1_CKD_Pos           (8U)
13991  #define TIM_CR1_CKD_Msk           (0x3UL << TIM_CR1_CKD_Pos)                   /*!< 0x00000300 */
13992  #define TIM_CR1_CKD               TIM_CR1_CKD_Msk                              /*!<CKD[1:0] bits (clock division) */
13993  #define TIM_CR1_CKD_0             (0x1UL << TIM_CR1_CKD_Pos)                   /*!< 0x00000100 */
13994  #define TIM_CR1_CKD_1             (0x2UL << TIM_CR1_CKD_Pos)                   /*!< 0x00000200 */
13995  
13996  #define TIM_CR1_UIFREMAP_Pos      (11U)
13997  #define TIM_CR1_UIFREMAP_Msk      (0x1UL << TIM_CR1_UIFREMAP_Pos)              /*!< 0x00000800 */
13998  #define TIM_CR1_UIFREMAP          TIM_CR1_UIFREMAP_Msk                         /*!<Update interrupt flag remap */
13999  
14000  /*******************  Bit definition for TIM_CR2 register  ********************/
14001  #define TIM_CR2_CCPC_Pos          (0U)
14002  #define TIM_CR2_CCPC_Msk          (0x1UL << TIM_CR2_CCPC_Pos)                  /*!< 0x00000001 */
14003  #define TIM_CR2_CCPC              TIM_CR2_CCPC_Msk                             /*!<Capture/Compare Preloaded Control */
14004  #define TIM_CR2_CCUS_Pos          (2U)
14005  #define TIM_CR2_CCUS_Msk          (0x1UL << TIM_CR2_CCUS_Pos)                  /*!< 0x00000004 */
14006  #define TIM_CR2_CCUS              TIM_CR2_CCUS_Msk                             /*!<Capture/Compare Control Update Selection */
14007  #define TIM_CR2_CCDS_Pos          (3U)
14008  #define TIM_CR2_CCDS_Msk          (0x1UL << TIM_CR2_CCDS_Pos)                  /*!< 0x00000008 */
14009  #define TIM_CR2_CCDS              TIM_CR2_CCDS_Msk                             /*!<Capture/Compare DMA Selection */
14010  
14011  #define TIM_CR2_MMS_Pos           (4U)
14012  #define TIM_CR2_MMS_Msk           (0x7UL << TIM_CR2_MMS_Pos)                   /*!< 0x00000070 */
14013  #define TIM_CR2_MMS               TIM_CR2_MMS_Msk                              /*!<MMS[2:0] bits (Master Mode Selection) */
14014  #define TIM_CR2_MMS_0             (0x1UL << TIM_CR2_MMS_Pos)                   /*!< 0x00000010 */
14015  #define TIM_CR2_MMS_1             (0x2UL << TIM_CR2_MMS_Pos)                   /*!< 0x00000020 */
14016  #define TIM_CR2_MMS_2             (0x4UL << TIM_CR2_MMS_Pos)                   /*!< 0x00000040 */
14017  
14018  #define TIM_CR2_TI1S_Pos          (7U)
14019  #define TIM_CR2_TI1S_Msk          (0x1UL << TIM_CR2_TI1S_Pos)                  /*!< 0x00000080 */
14020  #define TIM_CR2_TI1S              TIM_CR2_TI1S_Msk                             /*!<TI1 Selection */
14021  #define TIM_CR2_OIS1_Pos          (8U)
14022  #define TIM_CR2_OIS1_Msk          (0x1UL << TIM_CR2_OIS1_Pos)                  /*!< 0x00000100 */
14023  #define TIM_CR2_OIS1              TIM_CR2_OIS1_Msk                             /*!<Output Idle state 1 (OC1 output) */
14024  #define TIM_CR2_OIS1N_Pos         (9U)
14025  #define TIM_CR2_OIS1N_Msk         (0x1UL << TIM_CR2_OIS1N_Pos)                 /*!< 0x00000200 */
14026  #define TIM_CR2_OIS1N             TIM_CR2_OIS1N_Msk                            /*!<Output Idle state 1 (OC1N output) */
14027  #define TIM_CR2_OIS2_Pos          (10U)
14028  #define TIM_CR2_OIS2_Msk          (0x1UL << TIM_CR2_OIS2_Pos)                  /*!< 0x00000400 */
14029  #define TIM_CR2_OIS2              TIM_CR2_OIS2_Msk                             /*!<Output Idle state 2 (OC2 output) */
14030  #define TIM_CR2_OIS2N_Pos         (11U)
14031  #define TIM_CR2_OIS2N_Msk         (0x1UL << TIM_CR2_OIS2N_Pos)                 /*!< 0x00000800 */
14032  #define TIM_CR2_OIS2N             TIM_CR2_OIS2N_Msk                            /*!<Output Idle state 2 (OC2N output) */
14033  #define TIM_CR2_OIS3_Pos          (12U)
14034  #define TIM_CR2_OIS3_Msk          (0x1UL << TIM_CR2_OIS3_Pos)                  /*!< 0x00001000 */
14035  #define TIM_CR2_OIS3              TIM_CR2_OIS3_Msk                             /*!<Output Idle state 3 (OC3 output) */
14036  #define TIM_CR2_OIS3N_Pos         (13U)
14037  #define TIM_CR2_OIS3N_Msk         (0x1UL << TIM_CR2_OIS3N_Pos)                 /*!< 0x00002000 */
14038  #define TIM_CR2_OIS3N             TIM_CR2_OIS3N_Msk                            /*!<Output Idle state 3 (OC3N output) */
14039  #define TIM_CR2_OIS4_Pos          (14U)
14040  #define TIM_CR2_OIS4_Msk          (0x1UL << TIM_CR2_OIS4_Pos)                  /*!< 0x00004000 */
14041  #define TIM_CR2_OIS4              TIM_CR2_OIS4_Msk                             /*!<Output Idle state 4 (OC4 output) */
14042  #define TIM_CR2_OIS5_Pos          (16U)
14043  #define TIM_CR2_OIS5_Msk          (0x1UL << TIM_CR2_OIS5_Pos)                  /*!< 0x00010000 */
14044  #define TIM_CR2_OIS5              TIM_CR2_OIS5_Msk                             /*!<Output Idle state 5 (OC5 output) */
14045  #define TIM_CR2_OIS6_Pos          (18U)
14046  #define TIM_CR2_OIS6_Msk          (0x1UL << TIM_CR2_OIS6_Pos)                  /*!< 0x00040000 */
14047  #define TIM_CR2_OIS6              TIM_CR2_OIS6_Msk                             /*!<Output Idle state 6 (OC6 output) */
14048  
14049  #define TIM_CR2_MMS2_Pos          (20U)
14050  #define TIM_CR2_MMS2_Msk          (0xFUL << TIM_CR2_MMS2_Pos)                  /*!< 0x00F00000 */
14051  #define TIM_CR2_MMS2              TIM_CR2_MMS2_Msk                             /*!<MMS[2:0] bits (Master Mode Selection) */
14052  #define TIM_CR2_MMS2_0            (0x1UL << TIM_CR2_MMS2_Pos)                  /*!< 0x00100000 */
14053  #define TIM_CR2_MMS2_1            (0x2UL << TIM_CR2_MMS2_Pos)                  /*!< 0x00200000 */
14054  #define TIM_CR2_MMS2_2            (0x4UL << TIM_CR2_MMS2_Pos)                  /*!< 0x00400000 */
14055  #define TIM_CR2_MMS2_3            (0x8UL << TIM_CR2_MMS2_Pos)                  /*!< 0x00800000 */
14056  
14057  /*******************  Bit definition for TIM_SMCR register  *******************/
14058  #define TIM_SMCR_SMS_Pos          (0U)
14059  #define TIM_SMCR_SMS_Msk          (0x10007UL << TIM_SMCR_SMS_Pos)              /*!< 0x00010007 */
14060  #define TIM_SMCR_SMS              TIM_SMCR_SMS_Msk                             /*!<SMS[2:0] bits (Slave mode selection) */
14061  #define TIM_SMCR_SMS_0            (0x00001UL << TIM_SMCR_SMS_Pos)              /*!< 0x00000001 */
14062  #define TIM_SMCR_SMS_1            (0x00002UL << TIM_SMCR_SMS_Pos)              /*!< 0x00000002 */
14063  #define TIM_SMCR_SMS_2            (0x00004UL << TIM_SMCR_SMS_Pos)              /*!< 0x00000004 */
14064  #define TIM_SMCR_SMS_3            (0x10000UL << TIM_SMCR_SMS_Pos)              /*!< 0x00010000 */
14065  
14066  #define TIM_SMCR_OCCS_Pos         (3U)
14067  #define TIM_SMCR_OCCS_Msk         (0x1UL << TIM_SMCR_OCCS_Pos)                 /*!< 0x00000008 */
14068  #define TIM_SMCR_OCCS             TIM_SMCR_OCCS_Msk                            /*!< OCREF clear selection */
14069  
14070  #define TIM_SMCR_TS_Pos           (4U)
14071  #define TIM_SMCR_TS_Msk           (0x7UL << TIM_SMCR_TS_Pos)                   /*!< 0x00000070 */
14072  #define TIM_SMCR_TS               TIM_SMCR_TS_Msk                              /*!<TS[2:0] bits (Trigger selection) */
14073  #define TIM_SMCR_TS_0             (0x1UL << TIM_SMCR_TS_Pos)                   /*!< 0x00000010 */
14074  #define TIM_SMCR_TS_1             (0x2UL << TIM_SMCR_TS_Pos)                   /*!< 0x00000020 */
14075  #define TIM_SMCR_TS_2             (0x4UL << TIM_SMCR_TS_Pos)                   /*!< 0x00000040 */
14076  
14077  #define TIM_SMCR_MSM_Pos          (7U)
14078  #define TIM_SMCR_MSM_Msk          (0x1UL << TIM_SMCR_MSM_Pos)                  /*!< 0x00000080 */
14079  #define TIM_SMCR_MSM              TIM_SMCR_MSM_Msk                             /*!<Master/slave mode */
14080  
14081  #define TIM_SMCR_ETF_Pos          (8U)
14082  #define TIM_SMCR_ETF_Msk          (0xFUL << TIM_SMCR_ETF_Pos)                  /*!< 0x00000F00 */
14083  #define TIM_SMCR_ETF              TIM_SMCR_ETF_Msk                             /*!<ETF[3:0] bits (External trigger filter) */
14084  #define TIM_SMCR_ETF_0            (0x1UL << TIM_SMCR_ETF_Pos)                  /*!< 0x00000100 */
14085  #define TIM_SMCR_ETF_1            (0x2UL << TIM_SMCR_ETF_Pos)                  /*!< 0x00000200 */
14086  #define TIM_SMCR_ETF_2            (0x4UL << TIM_SMCR_ETF_Pos)                  /*!< 0x00000400 */
14087  #define TIM_SMCR_ETF_3            (0x8UL << TIM_SMCR_ETF_Pos)                  /*!< 0x00000800 */
14088  
14089  #define TIM_SMCR_ETPS_Pos         (12U)
14090  #define TIM_SMCR_ETPS_Msk         (0x3UL << TIM_SMCR_ETPS_Pos)                 /*!< 0x00003000 */
14091  #define TIM_SMCR_ETPS             TIM_SMCR_ETPS_Msk                            /*!<ETPS[1:0] bits (External trigger prescaler) */
14092  #define TIM_SMCR_ETPS_0           (0x1UL << TIM_SMCR_ETPS_Pos)                 /*!< 0x00001000 */
14093  #define TIM_SMCR_ETPS_1           (0x2UL << TIM_SMCR_ETPS_Pos)                 /*!< 0x00002000 */
14094  
14095  #define TIM_SMCR_ECE_Pos          (14U)
14096  #define TIM_SMCR_ECE_Msk          (0x1UL << TIM_SMCR_ECE_Pos)                  /*!< 0x00004000 */
14097  #define TIM_SMCR_ECE              TIM_SMCR_ECE_Msk                             /*!<External clock enable */
14098  #define TIM_SMCR_ETP_Pos          (15U)
14099  #define TIM_SMCR_ETP_Msk          (0x1UL << TIM_SMCR_ETP_Pos)                  /*!< 0x00008000 */
14100  #define TIM_SMCR_ETP              TIM_SMCR_ETP_Msk                             /*!<External trigger polarity */
14101  
14102  /*******************  Bit definition for TIM_DIER register  *******************/
14103  #define TIM_DIER_UIE_Pos          (0U)
14104  #define TIM_DIER_UIE_Msk          (0x1UL << TIM_DIER_UIE_Pos)                  /*!< 0x00000001 */
14105  #define TIM_DIER_UIE              TIM_DIER_UIE_Msk                             /*!<Update interrupt enable */
14106  #define TIM_DIER_CC1IE_Pos        (1U)
14107  #define TIM_DIER_CC1IE_Msk        (0x1UL << TIM_DIER_CC1IE_Pos)                /*!< 0x00000002 */
14108  #define TIM_DIER_CC1IE            TIM_DIER_CC1IE_Msk                           /*!<Capture/Compare 1 interrupt enable */
14109  #define TIM_DIER_CC2IE_Pos        (2U)
14110  #define TIM_DIER_CC2IE_Msk        (0x1UL << TIM_DIER_CC2IE_Pos)                /*!< 0x00000004 */
14111  #define TIM_DIER_CC2IE            TIM_DIER_CC2IE_Msk                           /*!<Capture/Compare 2 interrupt enable */
14112  #define TIM_DIER_CC3IE_Pos        (3U)
14113  #define TIM_DIER_CC3IE_Msk        (0x1UL << TIM_DIER_CC3IE_Pos)                /*!< 0x00000008 */
14114  #define TIM_DIER_CC3IE            TIM_DIER_CC3IE_Msk                           /*!<Capture/Compare 3 interrupt enable */
14115  #define TIM_DIER_CC4IE_Pos        (4U)
14116  #define TIM_DIER_CC4IE_Msk        (0x1UL << TIM_DIER_CC4IE_Pos)                /*!< 0x00000010 */
14117  #define TIM_DIER_CC4IE            TIM_DIER_CC4IE_Msk                           /*!<Capture/Compare 4 interrupt enable */
14118  #define TIM_DIER_COMIE_Pos        (5U)
14119  #define TIM_DIER_COMIE_Msk        (0x1UL << TIM_DIER_COMIE_Pos)                /*!< 0x00000020 */
14120  #define TIM_DIER_COMIE            TIM_DIER_COMIE_Msk                           /*!<COM interrupt enable */
14121  #define TIM_DIER_TIE_Pos          (6U)
14122  #define TIM_DIER_TIE_Msk          (0x1UL << TIM_DIER_TIE_Pos)                  /*!< 0x00000040 */
14123  #define TIM_DIER_TIE              TIM_DIER_TIE_Msk                             /*!<Trigger interrupt enable */
14124  #define TIM_DIER_BIE_Pos          (7U)
14125  #define TIM_DIER_BIE_Msk          (0x1UL << TIM_DIER_BIE_Pos)                  /*!< 0x00000080 */
14126  #define TIM_DIER_BIE              TIM_DIER_BIE_Msk                             /*!<Break interrupt enable */
14127  #define TIM_DIER_UDE_Pos          (8U)
14128  #define TIM_DIER_UDE_Msk          (0x1UL << TIM_DIER_UDE_Pos)                  /*!< 0x00000100 */
14129  #define TIM_DIER_UDE              TIM_DIER_UDE_Msk                             /*!<Update DMA request enable */
14130  #define TIM_DIER_CC1DE_Pos        (9U)
14131  #define TIM_DIER_CC1DE_Msk        (0x1UL << TIM_DIER_CC1DE_Pos)                /*!< 0x00000200 */
14132  #define TIM_DIER_CC1DE            TIM_DIER_CC1DE_Msk                           /*!<Capture/Compare 1 DMA request enable */
14133  #define TIM_DIER_CC2DE_Pos        (10U)
14134  #define TIM_DIER_CC2DE_Msk        (0x1UL << TIM_DIER_CC2DE_Pos)                /*!< 0x00000400 */
14135  #define TIM_DIER_CC2DE            TIM_DIER_CC2DE_Msk                           /*!<Capture/Compare 2 DMA request enable */
14136  #define TIM_DIER_CC3DE_Pos        (11U)
14137  #define TIM_DIER_CC3DE_Msk        (0x1UL << TIM_DIER_CC3DE_Pos)                /*!< 0x00000800 */
14138  #define TIM_DIER_CC3DE            TIM_DIER_CC3DE_Msk                           /*!<Capture/Compare 3 DMA request enable */
14139  #define TIM_DIER_CC4DE_Pos        (12U)
14140  #define TIM_DIER_CC4DE_Msk        (0x1UL << TIM_DIER_CC4DE_Pos)                /*!< 0x00001000 */
14141  #define TIM_DIER_CC4DE            TIM_DIER_CC4DE_Msk                           /*!<Capture/Compare 4 DMA request enable */
14142  #define TIM_DIER_COMDE_Pos        (13U)
14143  #define TIM_DIER_COMDE_Msk        (0x1UL << TIM_DIER_COMDE_Pos)                /*!< 0x00002000 */
14144  #define TIM_DIER_COMDE            TIM_DIER_COMDE_Msk                           /*!<COM DMA request enable */
14145  #define TIM_DIER_TDE_Pos          (14U)
14146  #define TIM_DIER_TDE_Msk          (0x1UL << TIM_DIER_TDE_Pos)                  /*!< 0x00004000 */
14147  #define TIM_DIER_TDE              TIM_DIER_TDE_Msk                             /*!<Trigger DMA request enable */
14148  
14149  /********************  Bit definition for TIM_SR register  ********************/
14150  #define TIM_SR_UIF_Pos            (0U)
14151  #define TIM_SR_UIF_Msk            (0x1UL << TIM_SR_UIF_Pos)                    /*!< 0x00000001 */
14152  #define TIM_SR_UIF                TIM_SR_UIF_Msk                               /*!<Update interrupt Flag */
14153  #define TIM_SR_CC1IF_Pos          (1U)
14154  #define TIM_SR_CC1IF_Msk          (0x1UL << TIM_SR_CC1IF_Pos)                  /*!< 0x00000002 */
14155  #define TIM_SR_CC1IF              TIM_SR_CC1IF_Msk                             /*!<Capture/Compare 1 interrupt Flag */
14156  #define TIM_SR_CC2IF_Pos          (2U)
14157  #define TIM_SR_CC2IF_Msk          (0x1UL << TIM_SR_CC2IF_Pos)                  /*!< 0x00000004 */
14158  #define TIM_SR_CC2IF              TIM_SR_CC2IF_Msk                             /*!<Capture/Compare 2 interrupt Flag */
14159  #define TIM_SR_CC3IF_Pos          (3U)
14160  #define TIM_SR_CC3IF_Msk          (0x1UL << TIM_SR_CC3IF_Pos)                  /*!< 0x00000008 */
14161  #define TIM_SR_CC3IF              TIM_SR_CC3IF_Msk                             /*!<Capture/Compare 3 interrupt Flag */
14162  #define TIM_SR_CC4IF_Pos          (4U)
14163  #define TIM_SR_CC4IF_Msk          (0x1UL << TIM_SR_CC4IF_Pos)                  /*!< 0x00000010 */
14164  #define TIM_SR_CC4IF              TIM_SR_CC4IF_Msk                             /*!<Capture/Compare 4 interrupt Flag */
14165  #define TIM_SR_COMIF_Pos          (5U)
14166  #define TIM_SR_COMIF_Msk          (0x1UL << TIM_SR_COMIF_Pos)                  /*!< 0x00000020 */
14167  #define TIM_SR_COMIF              TIM_SR_COMIF_Msk                             /*!<COM interrupt Flag */
14168  #define TIM_SR_TIF_Pos            (6U)
14169  #define TIM_SR_TIF_Msk            (0x1UL << TIM_SR_TIF_Pos)                    /*!< 0x00000040 */
14170  #define TIM_SR_TIF                TIM_SR_TIF_Msk                               /*!<Trigger interrupt Flag */
14171  #define TIM_SR_BIF_Pos            (7U)
14172  #define TIM_SR_BIF_Msk            (0x1UL << TIM_SR_BIF_Pos)                    /*!< 0x00000080 */
14173  #define TIM_SR_BIF                TIM_SR_BIF_Msk                               /*!<Break interrupt Flag */
14174  #define TIM_SR_B2IF_Pos           (8U)
14175  #define TIM_SR_B2IF_Msk           (0x1UL << TIM_SR_B2IF_Pos)                   /*!< 0x00000100 */
14176  #define TIM_SR_B2IF               TIM_SR_B2IF_Msk                              /*!<Break 2 interrupt Flag */
14177  #define TIM_SR_CC1OF_Pos          (9U)
14178  #define TIM_SR_CC1OF_Msk          (0x1UL << TIM_SR_CC1OF_Pos)                  /*!< 0x00000200 */
14179  #define TIM_SR_CC1OF              TIM_SR_CC1OF_Msk                             /*!<Capture/Compare 1 Overcapture Flag */
14180  #define TIM_SR_CC2OF_Pos          (10U)
14181  #define TIM_SR_CC2OF_Msk          (0x1UL << TIM_SR_CC2OF_Pos)                  /*!< 0x00000400 */
14182  #define TIM_SR_CC2OF              TIM_SR_CC2OF_Msk                             /*!<Capture/Compare 2 Overcapture Flag */
14183  #define TIM_SR_CC3OF_Pos          (11U)
14184  #define TIM_SR_CC3OF_Msk          (0x1UL << TIM_SR_CC3OF_Pos)                  /*!< 0x00000800 */
14185  #define TIM_SR_CC3OF              TIM_SR_CC3OF_Msk                             /*!<Capture/Compare 3 Overcapture Flag */
14186  #define TIM_SR_CC4OF_Pos          (12U)
14187  #define TIM_SR_CC4OF_Msk          (0x1UL << TIM_SR_CC4OF_Pos)                  /*!< 0x00001000 */
14188  #define TIM_SR_CC4OF              TIM_SR_CC4OF_Msk                             /*!<Capture/Compare 4 Overcapture Flag */
14189  #define TIM_SR_SBIF_Pos           (13U)
14190  #define TIM_SR_SBIF_Msk           (0x1UL << TIM_SR_SBIF_Pos)                   /*!< 0x00002000 */
14191  #define TIM_SR_SBIF               TIM_SR_SBIF_Msk                              /*!<System Break interrupt Flag */
14192  #define TIM_SR_CC5IF_Pos          (16U)
14193  #define TIM_SR_CC5IF_Msk          (0x1UL << TIM_SR_CC5IF_Pos)                  /*!< 0x00010000 */
14194  #define TIM_SR_CC5IF              TIM_SR_CC5IF_Msk                             /*!<Capture/Compare 5 interrupt Flag */
14195  #define TIM_SR_CC6IF_Pos          (17U)
14196  #define TIM_SR_CC6IF_Msk          (0x1UL << TIM_SR_CC6IF_Pos)                  /*!< 0x00020000 */
14197  #define TIM_SR_CC6IF              TIM_SR_CC6IF_Msk                             /*!<Capture/Compare 6 interrupt Flag */
14198  
14199  
14200  /*******************  Bit definition for TIM_EGR register  ********************/
14201  #define TIM_EGR_UG_Pos            (0U)
14202  #define TIM_EGR_UG_Msk            (0x1UL << TIM_EGR_UG_Pos)                    /*!< 0x00000001 */
14203  #define TIM_EGR_UG                TIM_EGR_UG_Msk                               /*!<Update Generation */
14204  #define TIM_EGR_CC1G_Pos          (1U)
14205  #define TIM_EGR_CC1G_Msk          (0x1UL << TIM_EGR_CC1G_Pos)                  /*!< 0x00000002 */
14206  #define TIM_EGR_CC1G              TIM_EGR_CC1G_Msk                             /*!<Capture/Compare 1 Generation */
14207  #define TIM_EGR_CC2G_Pos          (2U)
14208  #define TIM_EGR_CC2G_Msk          (0x1UL << TIM_EGR_CC2G_Pos)                  /*!< 0x00000004 */
14209  #define TIM_EGR_CC2G              TIM_EGR_CC2G_Msk                             /*!<Capture/Compare 2 Generation */
14210  #define TIM_EGR_CC3G_Pos          (3U)
14211  #define TIM_EGR_CC3G_Msk          (0x1UL << TIM_EGR_CC3G_Pos)                  /*!< 0x00000008 */
14212  #define TIM_EGR_CC3G              TIM_EGR_CC3G_Msk                             /*!<Capture/Compare 3 Generation */
14213  #define TIM_EGR_CC4G_Pos          (4U)
14214  #define TIM_EGR_CC4G_Msk          (0x1UL << TIM_EGR_CC4G_Pos)                  /*!< 0x00000010 */
14215  #define TIM_EGR_CC4G              TIM_EGR_CC4G_Msk                             /*!<Capture/Compare 4 Generation */
14216  #define TIM_EGR_COMG_Pos          (5U)
14217  #define TIM_EGR_COMG_Msk          (0x1UL << TIM_EGR_COMG_Pos)                  /*!< 0x00000020 */
14218  #define TIM_EGR_COMG              TIM_EGR_COMG_Msk                             /*!<Capture/Compare Control Update Generation */
14219  #define TIM_EGR_TG_Pos            (6U)
14220  #define TIM_EGR_TG_Msk            (0x1UL << TIM_EGR_TG_Pos)                    /*!< 0x00000040 */
14221  #define TIM_EGR_TG                TIM_EGR_TG_Msk                               /*!<Trigger Generation */
14222  #define TIM_EGR_BG_Pos            (7U)
14223  #define TIM_EGR_BG_Msk            (0x1UL << TIM_EGR_BG_Pos)                    /*!< 0x00000080 */
14224  #define TIM_EGR_BG                TIM_EGR_BG_Msk                               /*!<Break Generation */
14225  #define TIM_EGR_B2G_Pos           (8U)
14226  #define TIM_EGR_B2G_Msk           (0x1UL << TIM_EGR_B2G_Pos)                   /*!< 0x00000100 */
14227  #define TIM_EGR_B2G               TIM_EGR_B2G_Msk                              /*!<Break 2 Generation */
14228  
14229  
14230  /******************  Bit definition for TIM_CCMR1 register  *******************/
14231  #define TIM_CCMR1_CC1S_Pos        (0U)
14232  #define TIM_CCMR1_CC1S_Msk        (0x3UL << TIM_CCMR1_CC1S_Pos)                /*!< 0x00000003 */
14233  #define TIM_CCMR1_CC1S            TIM_CCMR1_CC1S_Msk                           /*!<CC1S[1:0] bits (Capture/Compare 1 Selection) */
14234  #define TIM_CCMR1_CC1S_0          (0x1UL << TIM_CCMR1_CC1S_Pos)                /*!< 0x00000001 */
14235  #define TIM_CCMR1_CC1S_1          (0x2UL << TIM_CCMR1_CC1S_Pos)                /*!< 0x00000002 */
14236  
14237  #define TIM_CCMR1_OC1FE_Pos       (2U)
14238  #define TIM_CCMR1_OC1FE_Msk       (0x1UL << TIM_CCMR1_OC1FE_Pos)               /*!< 0x00000004 */
14239  #define TIM_CCMR1_OC1FE           TIM_CCMR1_OC1FE_Msk                          /*!<Output Compare 1 Fast enable */
14240  #define TIM_CCMR1_OC1PE_Pos       (3U)
14241  #define TIM_CCMR1_OC1PE_Msk       (0x1UL << TIM_CCMR1_OC1PE_Pos)               /*!< 0x00000008 */
14242  #define TIM_CCMR1_OC1PE           TIM_CCMR1_OC1PE_Msk                          /*!<Output Compare 1 Preload enable */
14243  
14244  #define TIM_CCMR1_OC1M_Pos        (4U)
14245  #define TIM_CCMR1_OC1M_Msk        (0x1007UL << TIM_CCMR1_OC1M_Pos)             /*!< 0x00010070 */
14246  #define TIM_CCMR1_OC1M            TIM_CCMR1_OC1M_Msk                           /*!<OC1M[2:0] bits (Output Compare 1 Mode) */
14247  #define TIM_CCMR1_OC1M_0          (0x0001UL << TIM_CCMR1_OC1M_Pos)             /*!< 0x00000010 */
14248  #define TIM_CCMR1_OC1M_1          (0x0002UL << TIM_CCMR1_OC1M_Pos)             /*!< 0x00000020 */
14249  #define TIM_CCMR1_OC1M_2          (0x0004UL << TIM_CCMR1_OC1M_Pos)             /*!< 0x00000040 */
14250  #define TIM_CCMR1_OC1M_3          (0x1000UL << TIM_CCMR1_OC1M_Pos)             /*!< 0x00010000 */
14251  
14252  #define TIM_CCMR1_OC1CE_Pos       (7U)
14253  #define TIM_CCMR1_OC1CE_Msk       (0x1UL << TIM_CCMR1_OC1CE_Pos)               /*!< 0x00000080 */
14254  #define TIM_CCMR1_OC1CE           TIM_CCMR1_OC1CE_Msk                          /*!<Output Compare 1 Clear Enable */
14255  
14256  #define TIM_CCMR1_CC2S_Pos        (8U)
14257  #define TIM_CCMR1_CC2S_Msk        (0x3UL << TIM_CCMR1_CC2S_Pos)                /*!< 0x00000300 */
14258  #define TIM_CCMR1_CC2S            TIM_CCMR1_CC2S_Msk                           /*!<CC2S[1:0] bits (Capture/Compare 2 Selection) */
14259  #define TIM_CCMR1_CC2S_0          (0x1UL << TIM_CCMR1_CC2S_Pos)                /*!< 0x00000100 */
14260  #define TIM_CCMR1_CC2S_1          (0x2UL << TIM_CCMR1_CC2S_Pos)                /*!< 0x00000200 */
14261  
14262  #define TIM_CCMR1_OC2FE_Pos       (10U)
14263  #define TIM_CCMR1_OC2FE_Msk       (0x1UL << TIM_CCMR1_OC2FE_Pos)               /*!< 0x00000400 */
14264  #define TIM_CCMR1_OC2FE           TIM_CCMR1_OC2FE_Msk                          /*!<Output Compare 2 Fast enable */
14265  #define TIM_CCMR1_OC2PE_Pos       (11U)
14266  #define TIM_CCMR1_OC2PE_Msk       (0x1UL << TIM_CCMR1_OC2PE_Pos)               /*!< 0x00000800 */
14267  #define TIM_CCMR1_OC2PE           TIM_CCMR1_OC2PE_Msk                          /*!<Output Compare 2 Preload enable */
14268  
14269  #define TIM_CCMR1_OC2M_Pos        (12U)
14270  #define TIM_CCMR1_OC2M_Msk        (0x1007UL << TIM_CCMR1_OC2M_Pos)             /*!< 0x01007000 */
14271  #define TIM_CCMR1_OC2M            TIM_CCMR1_OC2M_Msk                           /*!<OC2M[2:0] bits (Output Compare 2 Mode) */
14272  #define TIM_CCMR1_OC2M_0          (0x0001UL << TIM_CCMR1_OC2M_Pos)             /*!< 0x00001000 */
14273  #define TIM_CCMR1_OC2M_1          (0x0002UL << TIM_CCMR1_OC2M_Pos)             /*!< 0x00002000 */
14274  #define TIM_CCMR1_OC2M_2          (0x0004UL << TIM_CCMR1_OC2M_Pos)             /*!< 0x00004000 */
14275  #define TIM_CCMR1_OC2M_3          (0x1000UL << TIM_CCMR1_OC2M_Pos)             /*!< 0x01000000 */
14276  
14277  #define TIM_CCMR1_OC2CE_Pos       (15U)
14278  #define TIM_CCMR1_OC2CE_Msk       (0x1UL << TIM_CCMR1_OC2CE_Pos)               /*!< 0x00008000 */
14279  #define TIM_CCMR1_OC2CE           TIM_CCMR1_OC2CE_Msk                          /*!<Output Compare 2 Clear Enable */
14280  
14281  /*----------------------------------------------------------------------------*/
14282  #define TIM_CCMR1_IC1PSC_Pos      (2U)
14283  #define TIM_CCMR1_IC1PSC_Msk      (0x3UL << TIM_CCMR1_IC1PSC_Pos)              /*!< 0x0000000C */
14284  #define TIM_CCMR1_IC1PSC          TIM_CCMR1_IC1PSC_Msk                         /*!<IC1PSC[1:0] bits (Input Capture 1 Prescaler) */
14285  #define TIM_CCMR1_IC1PSC_0        (0x1UL << TIM_CCMR1_IC1PSC_Pos)              /*!< 0x00000004 */
14286  #define TIM_CCMR1_IC1PSC_1        (0x2UL << TIM_CCMR1_IC1PSC_Pos)              /*!< 0x00000008 */
14287  
14288  #define TIM_CCMR1_IC1F_Pos        (4U)
14289  #define TIM_CCMR1_IC1F_Msk        (0xFUL << TIM_CCMR1_IC1F_Pos)                /*!< 0x000000F0 */
14290  #define TIM_CCMR1_IC1F            TIM_CCMR1_IC1F_Msk                           /*!<IC1F[3:0] bits (Input Capture 1 Filter) */
14291  #define TIM_CCMR1_IC1F_0          (0x1UL << TIM_CCMR1_IC1F_Pos)                /*!< 0x00000010 */
14292  #define TIM_CCMR1_IC1F_1          (0x2UL << TIM_CCMR1_IC1F_Pos)                /*!< 0x00000020 */
14293  #define TIM_CCMR1_IC1F_2          (0x4UL << TIM_CCMR1_IC1F_Pos)                /*!< 0x00000040 */
14294  #define TIM_CCMR1_IC1F_3          (0x8UL << TIM_CCMR1_IC1F_Pos)                /*!< 0x00000080 */
14295  
14296  #define TIM_CCMR1_IC2PSC_Pos      (10U)
14297  #define TIM_CCMR1_IC2PSC_Msk      (0x3UL << TIM_CCMR1_IC2PSC_Pos)              /*!< 0x00000C00 */
14298  #define TIM_CCMR1_IC2PSC          TIM_CCMR1_IC2PSC_Msk                         /*!<IC2PSC[1:0] bits (Input Capture 2 Prescaler) */
14299  #define TIM_CCMR1_IC2PSC_0        (0x1UL << TIM_CCMR1_IC2PSC_Pos)              /*!< 0x00000400 */
14300  #define TIM_CCMR1_IC2PSC_1        (0x2UL << TIM_CCMR1_IC2PSC_Pos)              /*!< 0x00000800 */
14301  
14302  #define TIM_CCMR1_IC2F_Pos        (12U)
14303  #define TIM_CCMR1_IC2F_Msk        (0xFUL << TIM_CCMR1_IC2F_Pos)                /*!< 0x0000F000 */
14304  #define TIM_CCMR1_IC2F            TIM_CCMR1_IC2F_Msk                           /*!<IC2F[3:0] bits (Input Capture 2 Filter) */
14305  #define TIM_CCMR1_IC2F_0          (0x1UL << TIM_CCMR1_IC2F_Pos)                /*!< 0x00001000 */
14306  #define TIM_CCMR1_IC2F_1          (0x2UL << TIM_CCMR1_IC2F_Pos)                /*!< 0x00002000 */
14307  #define TIM_CCMR1_IC2F_2          (0x4UL << TIM_CCMR1_IC2F_Pos)                /*!< 0x00004000 */
14308  #define TIM_CCMR1_IC2F_3          (0x8UL << TIM_CCMR1_IC2F_Pos)                /*!< 0x00008000 */
14309  
14310  /******************  Bit definition for TIM_CCMR2 register  *******************/
14311  #define TIM_CCMR2_CC3S_Pos        (0U)
14312  #define TIM_CCMR2_CC3S_Msk        (0x3UL << TIM_CCMR2_CC3S_Pos)                /*!< 0x00000003 */
14313  #define TIM_CCMR2_CC3S            TIM_CCMR2_CC3S_Msk                           /*!<CC3S[1:0] bits (Capture/Compare 3 Selection) */
14314  #define TIM_CCMR2_CC3S_0          (0x1UL << TIM_CCMR2_CC3S_Pos)                /*!< 0x00000001 */
14315  #define TIM_CCMR2_CC3S_1          (0x2UL << TIM_CCMR2_CC3S_Pos)                /*!< 0x00000002 */
14316  
14317  #define TIM_CCMR2_OC3FE_Pos       (2U)
14318  #define TIM_CCMR2_OC3FE_Msk       (0x1UL << TIM_CCMR2_OC3FE_Pos)               /*!< 0x00000004 */
14319  #define TIM_CCMR2_OC3FE           TIM_CCMR2_OC3FE_Msk                          /*!<Output Compare 3 Fast enable */
14320  #define TIM_CCMR2_OC3PE_Pos       (3U)
14321  #define TIM_CCMR2_OC3PE_Msk       (0x1UL << TIM_CCMR2_OC3PE_Pos)               /*!< 0x00000008 */
14322  #define TIM_CCMR2_OC3PE           TIM_CCMR2_OC3PE_Msk                          /*!<Output Compare 3 Preload enable */
14323  
14324  #define TIM_CCMR2_OC3M_Pos        (4U)
14325  #define TIM_CCMR2_OC3M_Msk        (0x1007UL << TIM_CCMR2_OC3M_Pos)             /*!< 0x00010070 */
14326  #define TIM_CCMR2_OC3M            TIM_CCMR2_OC3M_Msk                           /*!<OC3M[2:0] bits (Output Compare 3 Mode) */
14327  #define TIM_CCMR2_OC3M_0          (0x0001UL << TIM_CCMR2_OC3M_Pos)             /*!< 0x00000010 */
14328  #define TIM_CCMR2_OC3M_1          (0x0002UL << TIM_CCMR2_OC3M_Pos)             /*!< 0x00000020 */
14329  #define TIM_CCMR2_OC3M_2          (0x0004UL << TIM_CCMR2_OC3M_Pos)             /*!< 0x00000040 */
14330  #define TIM_CCMR2_OC3M_3          (0x1000UL << TIM_CCMR2_OC3M_Pos)             /*!< 0x00010000 */
14331  
14332  #define TIM_CCMR2_OC3CE_Pos       (7U)
14333  #define TIM_CCMR2_OC3CE_Msk       (0x1UL << TIM_CCMR2_OC3CE_Pos)               /*!< 0x00000080 */
14334  #define TIM_CCMR2_OC3CE           TIM_CCMR2_OC3CE_Msk                          /*!<Output Compare 3 Clear Enable */
14335  
14336  #define TIM_CCMR2_CC4S_Pos        (8U)
14337  #define TIM_CCMR2_CC4S_Msk        (0x3UL << TIM_CCMR2_CC4S_Pos)                /*!< 0x00000300 */
14338  #define TIM_CCMR2_CC4S            TIM_CCMR2_CC4S_Msk                           /*!<CC4S[1:0] bits (Capture/Compare 4 Selection) */
14339  #define TIM_CCMR2_CC4S_0          (0x1UL << TIM_CCMR2_CC4S_Pos)                /*!< 0x00000100 */
14340  #define TIM_CCMR2_CC4S_1          (0x2UL << TIM_CCMR2_CC4S_Pos)                /*!< 0x00000200 */
14341  
14342  #define TIM_CCMR2_OC4FE_Pos       (10U)
14343  #define TIM_CCMR2_OC4FE_Msk       (0x1UL << TIM_CCMR2_OC4FE_Pos)               /*!< 0x00000400 */
14344  #define TIM_CCMR2_OC4FE           TIM_CCMR2_OC4FE_Msk                          /*!<Output Compare 4 Fast enable */
14345  #define TIM_CCMR2_OC4PE_Pos       (11U)
14346  #define TIM_CCMR2_OC4PE_Msk       (0x1UL << TIM_CCMR2_OC4PE_Pos)               /*!< 0x00000800 */
14347  #define TIM_CCMR2_OC4PE           TIM_CCMR2_OC4PE_Msk                          /*!<Output Compare 4 Preload enable */
14348  
14349  #define TIM_CCMR2_OC4M_Pos        (12U)
14350  #define TIM_CCMR2_OC4M_Msk        (0x1007UL << TIM_CCMR2_OC4M_Pos)             /*!< 0x01007000 */
14351  #define TIM_CCMR2_OC4M            TIM_CCMR2_OC4M_Msk                           /*!<OC4M[2:0] bits (Output Compare 4 Mode) */
14352  #define TIM_CCMR2_OC4M_0          (0x0001UL << TIM_CCMR2_OC4M_Pos)             /*!< 0x00001000 */
14353  #define TIM_CCMR2_OC4M_1          (0x0002UL << TIM_CCMR2_OC4M_Pos)             /*!< 0x00002000 */
14354  #define TIM_CCMR2_OC4M_2          (0x0004UL << TIM_CCMR2_OC4M_Pos)             /*!< 0x00004000 */
14355  #define TIM_CCMR2_OC4M_3          (0x1000UL << TIM_CCMR2_OC4M_Pos)             /*!< 0x01000000 */
14356  
14357  #define TIM_CCMR2_OC4CE_Pos       (15U)
14358  #define TIM_CCMR2_OC4CE_Msk       (0x1UL << TIM_CCMR2_OC4CE_Pos)               /*!< 0x00008000 */
14359  #define TIM_CCMR2_OC4CE           TIM_CCMR2_OC4CE_Msk                          /*!<Output Compare 4 Clear Enable */
14360  
14361  /*----------------------------------------------------------------------------*/
14362  #define TIM_CCMR2_IC3PSC_Pos      (2U)
14363  #define TIM_CCMR2_IC3PSC_Msk      (0x3UL << TIM_CCMR2_IC3PSC_Pos)              /*!< 0x0000000C */
14364  #define TIM_CCMR2_IC3PSC          TIM_CCMR2_IC3PSC_Msk                         /*!<IC3PSC[1:0] bits (Input Capture 3 Prescaler) */
14365  #define TIM_CCMR2_IC3PSC_0        (0x1UL << TIM_CCMR2_IC3PSC_Pos)              /*!< 0x00000004 */
14366  #define TIM_CCMR2_IC3PSC_1        (0x2UL << TIM_CCMR2_IC3PSC_Pos)              /*!< 0x00000008 */
14367  
14368  #define TIM_CCMR2_IC3F_Pos        (4U)
14369  #define TIM_CCMR2_IC3F_Msk        (0xFUL << TIM_CCMR2_IC3F_Pos)                /*!< 0x000000F0 */
14370  #define TIM_CCMR2_IC3F            TIM_CCMR2_IC3F_Msk                           /*!<IC3F[3:0] bits (Input Capture 3 Filter) */
14371  #define TIM_CCMR2_IC3F_0          (0x1UL << TIM_CCMR2_IC3F_Pos)                /*!< 0x00000010 */
14372  #define TIM_CCMR2_IC3F_1          (0x2UL << TIM_CCMR2_IC3F_Pos)                /*!< 0x00000020 */
14373  #define TIM_CCMR2_IC3F_2          (0x4UL << TIM_CCMR2_IC3F_Pos)                /*!< 0x00000040 */
14374  #define TIM_CCMR2_IC3F_3          (0x8UL << TIM_CCMR2_IC3F_Pos)                /*!< 0x00000080 */
14375  
14376  #define TIM_CCMR2_IC4PSC_Pos      (10U)
14377  #define TIM_CCMR2_IC4PSC_Msk      (0x3UL << TIM_CCMR2_IC4PSC_Pos)              /*!< 0x00000C00 */
14378  #define TIM_CCMR2_IC4PSC          TIM_CCMR2_IC4PSC_Msk                         /*!<IC4PSC[1:0] bits (Input Capture 4 Prescaler) */
14379  #define TIM_CCMR2_IC4PSC_0        (0x1UL << TIM_CCMR2_IC4PSC_Pos)              /*!< 0x00000400 */
14380  #define TIM_CCMR2_IC4PSC_1        (0x2UL << TIM_CCMR2_IC4PSC_Pos)              /*!< 0x00000800 */
14381  
14382  #define TIM_CCMR2_IC4F_Pos        (12U)
14383  #define TIM_CCMR2_IC4F_Msk        (0xFUL << TIM_CCMR2_IC4F_Pos)                /*!< 0x0000F000 */
14384  #define TIM_CCMR2_IC4F            TIM_CCMR2_IC4F_Msk                           /*!<IC4F[3:0] bits (Input Capture 4 Filter) */
14385  #define TIM_CCMR2_IC4F_0          (0x1UL << TIM_CCMR2_IC4F_Pos)                /*!< 0x00001000 */
14386  #define TIM_CCMR2_IC4F_1          (0x2UL << TIM_CCMR2_IC4F_Pos)                /*!< 0x00002000 */
14387  #define TIM_CCMR2_IC4F_2          (0x4UL << TIM_CCMR2_IC4F_Pos)                /*!< 0x00004000 */
14388  #define TIM_CCMR2_IC4F_3          (0x8UL << TIM_CCMR2_IC4F_Pos)                /*!< 0x00008000 */
14389  
14390  /******************  Bit definition for TIM_CCMR3 register  *******************/
14391  #define TIM_CCMR3_OC5FE_Pos       (2U)
14392  #define TIM_CCMR3_OC5FE_Msk       (0x1UL << TIM_CCMR3_OC5FE_Pos)               /*!< 0x00000004 */
14393  #define TIM_CCMR3_OC5FE           TIM_CCMR3_OC5FE_Msk                          /*!<Output Compare 5 Fast enable */
14394  #define TIM_CCMR3_OC5PE_Pos       (3U)
14395  #define TIM_CCMR3_OC5PE_Msk       (0x1UL << TIM_CCMR3_OC5PE_Pos)               /*!< 0x00000008 */
14396  #define TIM_CCMR3_OC5PE           TIM_CCMR3_OC5PE_Msk                          /*!<Output Compare 5 Preload enable */
14397  
14398  #define TIM_CCMR3_OC5M_Pos        (4U)
14399  #define TIM_CCMR3_OC5M_Msk        (0x1007UL << TIM_CCMR3_OC5M_Pos)             /*!< 0x00010070 */
14400  #define TIM_CCMR3_OC5M            TIM_CCMR3_OC5M_Msk                           /*!<OC5M[3:0] bits (Output Compare 5 Mode) */
14401  #define TIM_CCMR3_OC5M_0          (0x0001UL << TIM_CCMR3_OC5M_Pos)             /*!< 0x00000010 */
14402  #define TIM_CCMR3_OC5M_1          (0x0002UL << TIM_CCMR3_OC5M_Pos)             /*!< 0x00000020 */
14403  #define TIM_CCMR3_OC5M_2          (0x0004UL << TIM_CCMR3_OC5M_Pos)             /*!< 0x00000040 */
14404  #define TIM_CCMR3_OC5M_3          (0x1000UL << TIM_CCMR3_OC5M_Pos)             /*!< 0x00010000 */
14405  
14406  #define TIM_CCMR3_OC5CE_Pos       (7U)
14407  #define TIM_CCMR3_OC5CE_Msk       (0x1UL << TIM_CCMR3_OC5CE_Pos)               /*!< 0x00000080 */
14408  #define TIM_CCMR3_OC5CE           TIM_CCMR3_OC5CE_Msk                          /*!<Output Compare 5 Clear Enable */
14409  
14410  #define TIM_CCMR3_OC6FE_Pos       (10U)
14411  #define TIM_CCMR3_OC6FE_Msk       (0x1UL << TIM_CCMR3_OC6FE_Pos)               /*!< 0x00000400 */
14412  #define TIM_CCMR3_OC6FE           TIM_CCMR3_OC6FE_Msk                          /*!<Output Compare 6 Fast enable */
14413  #define TIM_CCMR3_OC6PE_Pos       (11U)
14414  #define TIM_CCMR3_OC6PE_Msk       (0x1UL << TIM_CCMR3_OC6PE_Pos)               /*!< 0x00000800 */
14415  #define TIM_CCMR3_OC6PE           TIM_CCMR3_OC6PE_Msk                          /*!<Output Compare 6 Preload enable */
14416  
14417  #define TIM_CCMR3_OC6M_Pos        (12U)
14418  #define TIM_CCMR3_OC6M_Msk        (0x1007UL << TIM_CCMR3_OC6M_Pos)             /*!< 0x01007000 */
14419  #define TIM_CCMR3_OC6M            TIM_CCMR3_OC6M_Msk                           /*!<OC6M[3:0] bits (Output Compare 6 Mode) */
14420  #define TIM_CCMR3_OC6M_0          (0x0001UL << TIM_CCMR3_OC6M_Pos)             /*!< 0x00001000 */
14421  #define TIM_CCMR3_OC6M_1          (0x0002UL << TIM_CCMR3_OC6M_Pos)             /*!< 0x00002000 */
14422  #define TIM_CCMR3_OC6M_2          (0x0004UL << TIM_CCMR3_OC6M_Pos)             /*!< 0x00004000 */
14423  #define TIM_CCMR3_OC6M_3          (0x1000UL << TIM_CCMR3_OC6M_Pos)             /*!< 0x01000000 */
14424  
14425  #define TIM_CCMR3_OC6CE_Pos       (15U)
14426  #define TIM_CCMR3_OC6CE_Msk       (0x1UL << TIM_CCMR3_OC6CE_Pos)               /*!< 0x00008000 */
14427  #define TIM_CCMR3_OC6CE           TIM_CCMR3_OC6CE_Msk                          /*!<Output Compare 6 Clear Enable */
14428  
14429  /*******************  Bit definition for TIM_CCER register  *******************/
14430  #define TIM_CCER_CC1E_Pos         (0U)
14431  #define TIM_CCER_CC1E_Msk         (0x1UL << TIM_CCER_CC1E_Pos)                 /*!< 0x00000001 */
14432  #define TIM_CCER_CC1E             TIM_CCER_CC1E_Msk                            /*!<Capture/Compare 1 output enable */
14433  #define TIM_CCER_CC1P_Pos         (1U)
14434  #define TIM_CCER_CC1P_Msk         (0x1UL << TIM_CCER_CC1P_Pos)                 /*!< 0x00000002 */
14435  #define TIM_CCER_CC1P             TIM_CCER_CC1P_Msk                            /*!<Capture/Compare 1 output Polarity */
14436  #define TIM_CCER_CC1NE_Pos        (2U)
14437  #define TIM_CCER_CC1NE_Msk        (0x1UL << TIM_CCER_CC1NE_Pos)                /*!< 0x00000004 */
14438  #define TIM_CCER_CC1NE            TIM_CCER_CC1NE_Msk                           /*!<Capture/Compare 1 Complementary output enable */
14439  #define TIM_CCER_CC1NP_Pos        (3U)
14440  #define TIM_CCER_CC1NP_Msk        (0x1UL << TIM_CCER_CC1NP_Pos)                /*!< 0x00000008 */
14441  #define TIM_CCER_CC1NP            TIM_CCER_CC1NP_Msk                           /*!<Capture/Compare 1 Complementary output Polarity */
14442  #define TIM_CCER_CC2E_Pos         (4U)
14443  #define TIM_CCER_CC2E_Msk         (0x1UL << TIM_CCER_CC2E_Pos)                 /*!< 0x00000010 */
14444  #define TIM_CCER_CC2E             TIM_CCER_CC2E_Msk                            /*!<Capture/Compare 2 output enable */
14445  #define TIM_CCER_CC2P_Pos         (5U)
14446  #define TIM_CCER_CC2P_Msk         (0x1UL << TIM_CCER_CC2P_Pos)                 /*!< 0x00000020 */
14447  #define TIM_CCER_CC2P             TIM_CCER_CC2P_Msk                            /*!<Capture/Compare 2 output Polarity */
14448  #define TIM_CCER_CC2NE_Pos        (6U)
14449  #define TIM_CCER_CC2NE_Msk        (0x1UL << TIM_CCER_CC2NE_Pos)                /*!< 0x00000040 */
14450  #define TIM_CCER_CC2NE            TIM_CCER_CC2NE_Msk                           /*!<Capture/Compare 2 Complementary output enable */
14451  #define TIM_CCER_CC2NP_Pos        (7U)
14452  #define TIM_CCER_CC2NP_Msk        (0x1UL << TIM_CCER_CC2NP_Pos)                /*!< 0x00000080 */
14453  #define TIM_CCER_CC2NP            TIM_CCER_CC2NP_Msk                           /*!<Capture/Compare 2 Complementary output Polarity */
14454  #define TIM_CCER_CC3E_Pos         (8U)
14455  #define TIM_CCER_CC3E_Msk         (0x1UL << TIM_CCER_CC3E_Pos)                 /*!< 0x00000100 */
14456  #define TIM_CCER_CC3E             TIM_CCER_CC3E_Msk                            /*!<Capture/Compare 3 output enable */
14457  #define TIM_CCER_CC3P_Pos         (9U)
14458  #define TIM_CCER_CC3P_Msk         (0x1UL << TIM_CCER_CC3P_Pos)                 /*!< 0x00000200 */
14459  #define TIM_CCER_CC3P             TIM_CCER_CC3P_Msk                            /*!<Capture/Compare 3 output Polarity */
14460  #define TIM_CCER_CC3NE_Pos        (10U)
14461  #define TIM_CCER_CC3NE_Msk        (0x1UL << TIM_CCER_CC3NE_Pos)                /*!< 0x00000400 */
14462  #define TIM_CCER_CC3NE            TIM_CCER_CC3NE_Msk                           /*!<Capture/Compare 3 Complementary output enable */
14463  #define TIM_CCER_CC3NP_Pos        (11U)
14464  #define TIM_CCER_CC3NP_Msk        (0x1UL << TIM_CCER_CC3NP_Pos)                /*!< 0x00000800 */
14465  #define TIM_CCER_CC3NP            TIM_CCER_CC3NP_Msk                           /*!<Capture/Compare 3 Complementary output Polarity */
14466  #define TIM_CCER_CC4E_Pos         (12U)
14467  #define TIM_CCER_CC4E_Msk         (0x1UL << TIM_CCER_CC4E_Pos)                 /*!< 0x00001000 */
14468  #define TIM_CCER_CC4E             TIM_CCER_CC4E_Msk                            /*!<Capture/Compare 4 output enable */
14469  #define TIM_CCER_CC4P_Pos         (13U)
14470  #define TIM_CCER_CC4P_Msk         (0x1UL << TIM_CCER_CC4P_Pos)                 /*!< 0x00002000 */
14471  #define TIM_CCER_CC4P             TIM_CCER_CC4P_Msk                            /*!<Capture/Compare 4 output Polarity */
14472  #define TIM_CCER_CC4NP_Pos        (15U)
14473  #define TIM_CCER_CC4NP_Msk        (0x1UL << TIM_CCER_CC4NP_Pos)                /*!< 0x00008000 */
14474  #define TIM_CCER_CC4NP            TIM_CCER_CC4NP_Msk                           /*!<Capture/Compare 4 Complementary output Polarity */
14475  #define TIM_CCER_CC5E_Pos         (16U)
14476  #define TIM_CCER_CC5E_Msk         (0x1UL << TIM_CCER_CC5E_Pos)                 /*!< 0x00010000 */
14477  #define TIM_CCER_CC5E             TIM_CCER_CC5E_Msk                            /*!<Capture/Compare 5 output enable */
14478  #define TIM_CCER_CC5P_Pos         (17U)
14479  #define TIM_CCER_CC5P_Msk         (0x1UL << TIM_CCER_CC5P_Pos)                 /*!< 0x00020000 */
14480  #define TIM_CCER_CC5P             TIM_CCER_CC5P_Msk                            /*!<Capture/Compare 5 output Polarity */
14481  #define TIM_CCER_CC6E_Pos         (20U)
14482  #define TIM_CCER_CC6E_Msk         (0x1UL << TIM_CCER_CC6E_Pos)                 /*!< 0x00100000 */
14483  #define TIM_CCER_CC6E             TIM_CCER_CC6E_Msk                            /*!<Capture/Compare 6 output enable */
14484  #define TIM_CCER_CC6P_Pos         (21U)
14485  #define TIM_CCER_CC6P_Msk         (0x1UL << TIM_CCER_CC6P_Pos)                 /*!< 0x00200000 */
14486  #define TIM_CCER_CC6P             TIM_CCER_CC6P_Msk                            /*!<Capture/Compare 6 output Polarity */
14487  
14488  /*******************  Bit definition for TIM_CNT register  ********************/
14489  #define TIM_CNT_CNT_Pos           (0U)
14490  #define TIM_CNT_CNT_Msk           (0xFFFFFFFFUL << TIM_CNT_CNT_Pos)            /*!< 0xFFFFFFFF */
14491  #define TIM_CNT_CNT               TIM_CNT_CNT_Msk                              /*!<Counter Value */
14492  #define TIM_CNT_UIFCPY_Pos        (31U)
14493  #define TIM_CNT_UIFCPY_Msk        (0x1UL << TIM_CNT_UIFCPY_Pos)                /*!< 0x80000000 */
14494  #define TIM_CNT_UIFCPY            TIM_CNT_UIFCPY_Msk                           /*!<Update interrupt flag copy (if UIFREMAP=1) */
14495  
14496  /*******************  Bit definition for TIM_PSC register  ********************/
14497  #define TIM_PSC_PSC_Pos           (0U)
14498  #define TIM_PSC_PSC_Msk           (0xFFFFUL << TIM_PSC_PSC_Pos)                /*!< 0x0000FFFF */
14499  #define TIM_PSC_PSC               TIM_PSC_PSC_Msk                              /*!<Prescaler Value */
14500  
14501  /*******************  Bit definition for TIM_ARR register  ********************/
14502  #define TIM_ARR_ARR_Pos           (0U)
14503  #define TIM_ARR_ARR_Msk           (0xFFFFFFFFUL << TIM_ARR_ARR_Pos)            /*!< 0xFFFFFFFF */
14504  #define TIM_ARR_ARR               TIM_ARR_ARR_Msk                              /*!<Actual auto-reload Value */
14505  
14506  /*******************  Bit definition for TIM_RCR register  ********************/
14507  #define TIM_RCR_REP_Pos           (0U)
14508  #define TIM_RCR_REP_Msk           (0xFFFFUL << TIM_RCR_REP_Pos)                /*!< 0x0000FFFF */
14509  #define TIM_RCR_REP               TIM_RCR_REP_Msk                              /*!<Repetition Counter Value */
14510  
14511  /*******************  Bit definition for TIM_CCR1 register  *******************/
14512  #define TIM_CCR1_CCR1_Pos         (0U)
14513  #define TIM_CCR1_CCR1_Msk         (0xFFFFUL << TIM_CCR1_CCR1_Pos)              /*!< 0x0000FFFF */
14514  #define TIM_CCR1_CCR1             TIM_CCR1_CCR1_Msk                            /*!<Capture/Compare 1 Value */
14515  
14516  /*******************  Bit definition for TIM_CCR2 register  *******************/
14517  #define TIM_CCR2_CCR2_Pos         (0U)
14518  #define TIM_CCR2_CCR2_Msk         (0xFFFFUL << TIM_CCR2_CCR2_Pos)              /*!< 0x0000FFFF */
14519  #define TIM_CCR2_CCR2             TIM_CCR2_CCR2_Msk                            /*!<Capture/Compare 2 Value */
14520  
14521  /*******************  Bit definition for TIM_CCR3 register  *******************/
14522  #define TIM_CCR3_CCR3_Pos         (0U)
14523  #define TIM_CCR3_CCR3_Msk         (0xFFFFUL << TIM_CCR3_CCR3_Pos)              /*!< 0x0000FFFF */
14524  #define TIM_CCR3_CCR3             TIM_CCR3_CCR3_Msk                            /*!<Capture/Compare 3 Value */
14525  
14526  /*******************  Bit definition for TIM_CCR4 register  *******************/
14527  #define TIM_CCR4_CCR4_Pos         (0U)
14528  #define TIM_CCR4_CCR4_Msk         (0xFFFFUL << TIM_CCR4_CCR4_Pos)              /*!< 0x0000FFFF */
14529  #define TIM_CCR4_CCR4             TIM_CCR4_CCR4_Msk                            /*!<Capture/Compare 4 Value */
14530  
14531  /*******************  Bit definition for TIM_CCR5 register  *******************/
14532  #define TIM_CCR5_CCR5_Pos         (0U)
14533  #define TIM_CCR5_CCR5_Msk         (0xFFFFFFFFUL << TIM_CCR5_CCR5_Pos)          /*!< 0xFFFFFFFF */
14534  #define TIM_CCR5_CCR5             TIM_CCR5_CCR5_Msk                            /*!<Capture/Compare 5 Value */
14535  #define TIM_CCR5_GC5C1_Pos        (29U)
14536  #define TIM_CCR5_GC5C1_Msk        (0x1UL << TIM_CCR5_GC5C1_Pos)                /*!< 0x20000000 */
14537  #define TIM_CCR5_GC5C1            TIM_CCR5_GC5C1_Msk                           /*!<Group Channel 5 and Channel 1 */
14538  #define TIM_CCR5_GC5C2_Pos        (30U)
14539  #define TIM_CCR5_GC5C2_Msk        (0x1UL << TIM_CCR5_GC5C2_Pos)                /*!< 0x40000000 */
14540  #define TIM_CCR5_GC5C2            TIM_CCR5_GC5C2_Msk                           /*!<Group Channel 5 and Channel 2 */
14541  #define TIM_CCR5_GC5C3_Pos        (31U)
14542  #define TIM_CCR5_GC5C3_Msk        (0x1UL << TIM_CCR5_GC5C3_Pos)                /*!< 0x80000000 */
14543  #define TIM_CCR5_GC5C3            TIM_CCR5_GC5C3_Msk                           /*!<Group Channel 5 and Channel 3 */
14544  
14545  /*******************  Bit definition for TIM_CCR6 register  *******************/
14546  #define TIM_CCR6_CCR6_Pos         (0U)
14547  #define TIM_CCR6_CCR6_Msk         (0xFFFFUL << TIM_CCR6_CCR6_Pos)              /*!< 0x0000FFFF */
14548  #define TIM_CCR6_CCR6             TIM_CCR6_CCR6_Msk                            /*!<Capture/Compare 6 Value */
14549  
14550  /*******************  Bit definition for TIM_BDTR register  *******************/
14551  #define TIM_BDTR_DTG_Pos          (0U)
14552  #define TIM_BDTR_DTG_Msk          (0xFFUL << TIM_BDTR_DTG_Pos)                 /*!< 0x000000FF */
14553  #define TIM_BDTR_DTG              TIM_BDTR_DTG_Msk                             /*!<DTG[0:7] bits (Dead-Time Generator set-up) */
14554  #define TIM_BDTR_DTG_0            (0x01UL << TIM_BDTR_DTG_Pos)                 /*!< 0x00000001 */
14555  #define TIM_BDTR_DTG_1            (0x02UL << TIM_BDTR_DTG_Pos)                 /*!< 0x00000002 */
14556  #define TIM_BDTR_DTG_2            (0x04UL << TIM_BDTR_DTG_Pos)                 /*!< 0x00000004 */
14557  #define TIM_BDTR_DTG_3            (0x08UL << TIM_BDTR_DTG_Pos)                 /*!< 0x00000008 */
14558  #define TIM_BDTR_DTG_4            (0x10UL << TIM_BDTR_DTG_Pos)                 /*!< 0x00000010 */
14559  #define TIM_BDTR_DTG_5            (0x20UL << TIM_BDTR_DTG_Pos)                 /*!< 0x00000020 */
14560  #define TIM_BDTR_DTG_6            (0x40UL << TIM_BDTR_DTG_Pos)                 /*!< 0x00000040 */
14561  #define TIM_BDTR_DTG_7            (0x80UL << TIM_BDTR_DTG_Pos)                 /*!< 0x00000080 */
14562  
14563  #define TIM_BDTR_LOCK_Pos         (8U)
14564  #define TIM_BDTR_LOCK_Msk         (0x3UL << TIM_BDTR_LOCK_Pos)                 /*!< 0x00000300 */
14565  #define TIM_BDTR_LOCK             TIM_BDTR_LOCK_Msk                            /*!<LOCK[1:0] bits (Lock Configuration) */
14566  #define TIM_BDTR_LOCK_0           (0x1UL << TIM_BDTR_LOCK_Pos)                 /*!< 0x00000100 */
14567  #define TIM_BDTR_LOCK_1           (0x2UL << TIM_BDTR_LOCK_Pos)                 /*!< 0x00000200 */
14568  
14569  #define TIM_BDTR_OSSI_Pos         (10U)
14570  #define TIM_BDTR_OSSI_Msk         (0x1UL << TIM_BDTR_OSSI_Pos)                 /*!< 0x00000400 */
14571  #define TIM_BDTR_OSSI             TIM_BDTR_OSSI_Msk                            /*!<Off-State Selection for Idle mode */
14572  #define TIM_BDTR_OSSR_Pos         (11U)
14573  #define TIM_BDTR_OSSR_Msk         (0x1UL << TIM_BDTR_OSSR_Pos)                 /*!< 0x00000800 */
14574  #define TIM_BDTR_OSSR             TIM_BDTR_OSSR_Msk                            /*!<Off-State Selection for Run mode */
14575  #define TIM_BDTR_BKE_Pos          (12U)
14576  #define TIM_BDTR_BKE_Msk          (0x1UL << TIM_BDTR_BKE_Pos)                  /*!< 0x00001000 */
14577  #define TIM_BDTR_BKE              TIM_BDTR_BKE_Msk                             /*!<Break enable for Break 1 */
14578  #define TIM_BDTR_BKP_Pos          (13U)
14579  #define TIM_BDTR_BKP_Msk          (0x1UL << TIM_BDTR_BKP_Pos)                  /*!< 0x00002000 */
14580  #define TIM_BDTR_BKP              TIM_BDTR_BKP_Msk                             /*!<Break Polarity for Break 1 */
14581  #define TIM_BDTR_AOE_Pos          (14U)
14582  #define TIM_BDTR_AOE_Msk          (0x1UL << TIM_BDTR_AOE_Pos)                  /*!< 0x00004000 */
14583  #define TIM_BDTR_AOE              TIM_BDTR_AOE_Msk                             /*!<Automatic Output enable */
14584  #define TIM_BDTR_MOE_Pos          (15U)
14585  #define TIM_BDTR_MOE_Msk          (0x1UL << TIM_BDTR_MOE_Pos)                  /*!< 0x00008000 */
14586  #define TIM_BDTR_MOE              TIM_BDTR_MOE_Msk                             /*!<Main Output enable */
14587  
14588  #define TIM_BDTR_BKF_Pos          (16U)
14589  #define TIM_BDTR_BKF_Msk          (0xFUL << TIM_BDTR_BKF_Pos)                  /*!< 0x000F0000 */
14590  #define TIM_BDTR_BKF              TIM_BDTR_BKF_Msk                             /*!<Break Filter for Break 1 */
14591  #define TIM_BDTR_BK2F_Pos         (20U)
14592  #define TIM_BDTR_BK2F_Msk         (0xFUL << TIM_BDTR_BK2F_Pos)                 /*!< 0x00F00000 */
14593  #define TIM_BDTR_BK2F             TIM_BDTR_BK2F_Msk                            /*!<Break Filter for Break 2 */
14594  
14595  #define TIM_BDTR_BK2E_Pos         (24U)
14596  #define TIM_BDTR_BK2E_Msk         (0x1UL << TIM_BDTR_BK2E_Pos)                 /*!< 0x01000000 */
14597  #define TIM_BDTR_BK2E             TIM_BDTR_BK2E_Msk                            /*!<Break enable for Break 2 */
14598  #define TIM_BDTR_BK2P_Pos         (25U)
14599  #define TIM_BDTR_BK2P_Msk         (0x1UL << TIM_BDTR_BK2P_Pos)                 /*!< 0x02000000 */
14600  #define TIM_BDTR_BK2P             TIM_BDTR_BK2P_Msk                            /*!<Break Polarity for Break 2 */
14601  
14602  /*******************  Bit definition for TIM_DCR register  ********************/
14603  #define TIM_DCR_DBA_Pos           (0U)
14604  #define TIM_DCR_DBA_Msk           (0x1FUL << TIM_DCR_DBA_Pos)                  /*!< 0x0000001F */
14605  #define TIM_DCR_DBA               TIM_DCR_DBA_Msk                              /*!<DBA[4:0] bits (DMA Base Address) */
14606  #define TIM_DCR_DBA_0             (0x01UL << TIM_DCR_DBA_Pos)                  /*!< 0x00000001 */
14607  #define TIM_DCR_DBA_1             (0x02UL << TIM_DCR_DBA_Pos)                  /*!< 0x00000002 */
14608  #define TIM_DCR_DBA_2             (0x04UL << TIM_DCR_DBA_Pos)                  /*!< 0x00000004 */
14609  #define TIM_DCR_DBA_3             (0x08UL << TIM_DCR_DBA_Pos)                  /*!< 0x00000008 */
14610  #define TIM_DCR_DBA_4             (0x10UL << TIM_DCR_DBA_Pos)                  /*!< 0x00000010 */
14611  
14612  #define TIM_DCR_DBL_Pos           (8U)
14613  #define TIM_DCR_DBL_Msk           (0x1FUL << TIM_DCR_DBL_Pos)                  /*!< 0x00001F00 */
14614  #define TIM_DCR_DBL               TIM_DCR_DBL_Msk                              /*!<DBL[4:0] bits (DMA Burst Length) */
14615  #define TIM_DCR_DBL_0             (0x01UL << TIM_DCR_DBL_Pos)                  /*!< 0x00000100 */
14616  #define TIM_DCR_DBL_1             (0x02UL << TIM_DCR_DBL_Pos)                  /*!< 0x00000200 */
14617  #define TIM_DCR_DBL_2             (0x04UL << TIM_DCR_DBL_Pos)                  /*!< 0x00000400 */
14618  #define TIM_DCR_DBL_3             (0x08UL << TIM_DCR_DBL_Pos)                  /*!< 0x00000800 */
14619  #define TIM_DCR_DBL_4             (0x10UL << TIM_DCR_DBL_Pos)                  /*!< 0x00001000 */
14620  
14621  /*******************  Bit definition for TIM_DMAR register  *******************/
14622  #define TIM_DMAR_DMAB_Pos         (0U)
14623  #define TIM_DMAR_DMAB_Msk         (0xFFFFUL << TIM_DMAR_DMAB_Pos)              /*!< 0x0000FFFF */
14624  #define TIM_DMAR_DMAB             TIM_DMAR_DMAB_Msk                            /*!<DMA register for burst accesses */
14625  
14626  /*******************  Bit definition for TIM1_OR1 register  *******************/
14627  #define TIM1_OR1_ETR_ADC1_RMP_Pos      (0U)
14628  #define TIM1_OR1_ETR_ADC1_RMP_Msk      (0x3UL << TIM1_OR1_ETR_ADC1_RMP_Pos)    /*!< 0x00000003 */
14629  #define TIM1_OR1_ETR_ADC1_RMP          TIM1_OR1_ETR_ADC1_RMP_Msk               /*!<ETR_ADC1_RMP[1:0] bits (TIM1 ETR remap on ADC1) */
14630  #define TIM1_OR1_ETR_ADC1_RMP_0        (0x1UL << TIM1_OR1_ETR_ADC1_RMP_Pos)    /*!< 0x00000001 */
14631  #define TIM1_OR1_ETR_ADC1_RMP_1        (0x2UL << TIM1_OR1_ETR_ADC1_RMP_Pos)    /*!< 0x00000002 */
14632  
14633  #define TIM1_OR1_ETR_ADC3_RMP_Pos      (2U)
14634  #define TIM1_OR1_ETR_ADC3_RMP_Msk      (0x3UL << TIM1_OR1_ETR_ADC3_RMP_Pos)    /*!< 0x0000000C */
14635  #define TIM1_OR1_ETR_ADC3_RMP          TIM1_OR1_ETR_ADC3_RMP_Msk               /*!<ETR_ADC3_RMP[1:0] bits (TIM1 ETR remap on ADC3) */
14636  #define TIM1_OR1_ETR_ADC3_RMP_0        (0x1UL << TIM1_OR1_ETR_ADC3_RMP_Pos)    /*!< 0x00000004 */
14637  #define TIM1_OR1_ETR_ADC3_RMP_1        (0x2UL << TIM1_OR1_ETR_ADC3_RMP_Pos)    /*!< 0x00000008 */
14638  
14639  #define TIM1_OR1_TI1_RMP_Pos           (4U)
14640  #define TIM1_OR1_TI1_RMP_Msk           (0x1UL << TIM1_OR1_TI1_RMP_Pos)         /*!< 0x00000010 */
14641  #define TIM1_OR1_TI1_RMP               TIM1_OR1_TI1_RMP_Msk                    /*!<TIM1 Input Capture 1 remap */
14642  
14643  /*******************  Bit definition for TIM1_OR2 register  *******************/
14644  #define TIM1_OR2_BKINE_Pos             (0U)
14645  #define TIM1_OR2_BKINE_Msk             (0x1UL << TIM1_OR2_BKINE_Pos)           /*!< 0x00000001 */
14646  #define TIM1_OR2_BKINE                 TIM1_OR2_BKINE_Msk                      /*!<BRK BKIN input enable */
14647  #define TIM1_OR2_BKCMP1E_Pos           (1U)
14648  #define TIM1_OR2_BKCMP1E_Msk           (0x1UL << TIM1_OR2_BKCMP1E_Pos)         /*!< 0x00000002 */
14649  #define TIM1_OR2_BKCMP1E               TIM1_OR2_BKCMP1E_Msk                    /*!<BRK COMP1 enable */
14650  #define TIM1_OR2_BKCMP2E_Pos           (2U)
14651  #define TIM1_OR2_BKCMP2E_Msk           (0x1UL << TIM1_OR2_BKCMP2E_Pos)         /*!< 0x00000004 */
14652  #define TIM1_OR2_BKCMP2E               TIM1_OR2_BKCMP2E_Msk                    /*!<BRK COMP2 enable */
14653  #define TIM1_OR2_BKDF1BK0E_Pos         (8U)
14654  #define TIM1_OR2_BKDF1BK0E_Msk         (0x1UL << TIM1_OR2_BKDF1BK0E_Pos)       /*!< 0x00000100 */
14655  #define TIM1_OR2_BKDF1BK0E             TIM1_OR2_BKDF1BK0E_Msk                  /*!<BRK DFSDM1_BREAK[0] enable */
14656  #define TIM1_OR2_BKINP_Pos             (9U)
14657  #define TIM1_OR2_BKINP_Msk             (0x1UL << TIM1_OR2_BKINP_Pos)           /*!< 0x00000200 */
14658  #define TIM1_OR2_BKINP                 TIM1_OR2_BKINP_Msk                      /*!<BRK BKIN input polarity */
14659  #define TIM1_OR2_BKCMP1P_Pos           (10U)
14660  #define TIM1_OR2_BKCMP1P_Msk           (0x1UL << TIM1_OR2_BKCMP1P_Pos)         /*!< 0x00000400 */
14661  #define TIM1_OR2_BKCMP1P               TIM1_OR2_BKCMP1P_Msk                    /*!<BRK COMP1 input polarity */
14662  #define TIM1_OR2_BKCMP2P_Pos           (11U)
14663  #define TIM1_OR2_BKCMP2P_Msk           (0x1UL << TIM1_OR2_BKCMP2P_Pos)         /*!< 0x00000800 */
14664  #define TIM1_OR2_BKCMP2P               TIM1_OR2_BKCMP2P_Msk                    /*!<BRK COMP2 input polarity */
14665  
14666  #define TIM1_OR2_ETRSEL_Pos            (14U)
14667  #define TIM1_OR2_ETRSEL_Msk            (0x7UL << TIM1_OR2_ETRSEL_Pos)          /*!< 0x0001C000 */
14668  #define TIM1_OR2_ETRSEL                TIM1_OR2_ETRSEL_Msk                     /*!<ETRSEL[2:0] bits (TIM1 ETR source selection) */
14669  #define TIM1_OR2_ETRSEL_0              (0x1UL << TIM1_OR2_ETRSEL_Pos)          /*!< 0x00004000 */
14670  #define TIM1_OR2_ETRSEL_1              (0x2UL << TIM1_OR2_ETRSEL_Pos)          /*!< 0x00008000 */
14671  #define TIM1_OR2_ETRSEL_2              (0x4UL << TIM1_OR2_ETRSEL_Pos)          /*!< 0x00010000 */
14672  
14673  /*******************  Bit definition for TIM1_OR3 register  *******************/
14674  #define TIM1_OR3_BK2INE_Pos            (0U)
14675  #define TIM1_OR3_BK2INE_Msk            (0x1UL << TIM1_OR3_BK2INE_Pos)          /*!< 0x00000001 */
14676  #define TIM1_OR3_BK2INE                TIM1_OR3_BK2INE_Msk                     /*!<BRK2 BKIN2 input enable */
14677  #define TIM1_OR3_BK2CMP1E_Pos          (1U)
14678  #define TIM1_OR3_BK2CMP1E_Msk          (0x1UL << TIM1_OR3_BK2CMP1E_Pos)        /*!< 0x00000002 */
14679  #define TIM1_OR3_BK2CMP1E              TIM1_OR3_BK2CMP1E_Msk                   /*!<BRK2 COMP1 enable */
14680  #define TIM1_OR3_BK2CMP2E_Pos          (2U)
14681  #define TIM1_OR3_BK2CMP2E_Msk          (0x1UL << TIM1_OR3_BK2CMP2E_Pos)        /*!< 0x00000004 */
14682  #define TIM1_OR3_BK2CMP2E              TIM1_OR3_BK2CMP2E_Msk                   /*!<BRK2 COMP2 enable */
14683  #define TIM1_OR3_BK2DF1BK1E_Pos        (8U)
14684  #define TIM1_OR3_BK2DF1BK1E_Msk        (0x1UL << TIM1_OR3_BK2DF1BK1E_Pos)      /*!< 0x00000100 */
14685  #define TIM1_OR3_BK2DF1BK1E            TIM1_OR3_BK2DF1BK1E_Msk                 /*!<BRK2 DFSDM1_BREAK[1] enable */
14686  #define TIM1_OR3_BK2INP_Pos            (9U)
14687  #define TIM1_OR3_BK2INP_Msk            (0x1UL << TIM1_OR3_BK2INP_Pos)          /*!< 0x00000200 */
14688  #define TIM1_OR3_BK2INP                TIM1_OR3_BK2INP_Msk                     /*!<BRK2 BKIN2 input polarity */
14689  #define TIM1_OR3_BK2CMP1P_Pos          (10U)
14690  #define TIM1_OR3_BK2CMP1P_Msk          (0x1UL << TIM1_OR3_BK2CMP1P_Pos)        /*!< 0x00000400 */
14691  #define TIM1_OR3_BK2CMP1P              TIM1_OR3_BK2CMP1P_Msk                   /*!<BRK2 COMP1 input polarity */
14692  #define TIM1_OR3_BK2CMP2P_Pos          (11U)
14693  #define TIM1_OR3_BK2CMP2P_Msk          (0x1UL << TIM1_OR3_BK2CMP2P_Pos)        /*!< 0x00000800 */
14694  #define TIM1_OR3_BK2CMP2P              TIM1_OR3_BK2CMP2P_Msk                   /*!<BRK2 COMP2 input polarity */
14695  
14696  /*******************  Bit definition for TIM8_OR1 register  *******************/
14697  #define TIM8_OR1_ETR_ADC2_RMP_Pos      (0U)
14698  #define TIM8_OR1_ETR_ADC2_RMP_Msk      (0x3UL << TIM8_OR1_ETR_ADC2_RMP_Pos)    /*!< 0x00000003 */
14699  #define TIM8_OR1_ETR_ADC2_RMP          TIM8_OR1_ETR_ADC2_RMP_Msk               /*!<ETR_ADC2_RMP[1:0] bits (TIM8 ETR remap on ADC2) */
14700  #define TIM8_OR1_ETR_ADC2_RMP_0        (0x1UL << TIM8_OR1_ETR_ADC2_RMP_Pos)    /*!< 0x00000001 */
14701  #define TIM8_OR1_ETR_ADC2_RMP_1        (0x2UL << TIM8_OR1_ETR_ADC2_RMP_Pos)    /*!< 0x00000002 */
14702  
14703  #define TIM8_OR1_ETR_ADC3_RMP_Pos      (2U)
14704  #define TIM8_OR1_ETR_ADC3_RMP_Msk      (0x3UL << TIM8_OR1_ETR_ADC3_RMP_Pos)    /*!< 0x0000000C */
14705  #define TIM8_OR1_ETR_ADC3_RMP          TIM8_OR1_ETR_ADC3_RMP_Msk               /*!<ETR_ADC3_RMP[1:0] bits (TIM8 ETR remap on ADC3) */
14706  #define TIM8_OR1_ETR_ADC3_RMP_0        (0x1UL << TIM8_OR1_ETR_ADC3_RMP_Pos)    /*!< 0x00000004 */
14707  #define TIM8_OR1_ETR_ADC3_RMP_1        (0x2UL << TIM8_OR1_ETR_ADC3_RMP_Pos)    /*!< 0x00000008 */
14708  
14709  #define TIM8_OR1_TI1_RMP_Pos           (4U)
14710  #define TIM8_OR1_TI1_RMP_Msk           (0x1UL << TIM8_OR1_TI1_RMP_Pos)         /*!< 0x00000010 */
14711  #define TIM8_OR1_TI1_RMP               TIM8_OR1_TI1_RMP_Msk                    /*!<TIM8 Input Capture 1 remap */
14712  
14713  /*******************  Bit definition for TIM8_OR2 register  *******************/
14714  #define TIM8_OR2_BKINE_Pos             (0U)
14715  #define TIM8_OR2_BKINE_Msk             (0x1UL << TIM8_OR2_BKINE_Pos)           /*!< 0x00000001 */
14716  #define TIM8_OR2_BKINE                 TIM8_OR2_BKINE_Msk                      /*!<BRK BKIN input enable */
14717  #define TIM8_OR2_BKCMP1E_Pos           (1U)
14718  #define TIM8_OR2_BKCMP1E_Msk           (0x1UL << TIM8_OR2_BKCMP1E_Pos)         /*!< 0x00000002 */
14719  #define TIM8_OR2_BKCMP1E               TIM8_OR2_BKCMP1E_Msk                    /*!<BRK COMP1 enable */
14720  #define TIM8_OR2_BKCMP2E_Pos           (2U)
14721  #define TIM8_OR2_BKCMP2E_Msk           (0x1UL << TIM8_OR2_BKCMP2E_Pos)         /*!< 0x00000004 */
14722  #define TIM8_OR2_BKCMP2E               TIM8_OR2_BKCMP2E_Msk                    /*!<BRK COMP2 enable */
14723  #define TIM8_OR2_BKDF1BK2E_Pos         (8U)
14724  #define TIM8_OR2_BKDF1BK2E_Msk         (0x1UL << TIM8_OR2_BKDF1BK2E_Pos)       /*!< 0x00000100 */
14725  #define TIM8_OR2_BKDF1BK2E             TIM8_OR2_BKDF1BK2E_Msk                  /*!<BRK DFSDM1_BREAK[2] enable */
14726  #define TIM8_OR2_BKINP_Pos             (9U)
14727  #define TIM8_OR2_BKINP_Msk             (0x1UL << TIM8_OR2_BKINP_Pos)           /*!< 0x00000200 */
14728  #define TIM8_OR2_BKINP                 TIM8_OR2_BKINP_Msk                      /*!<BRK BKIN input polarity */
14729  #define TIM8_OR2_BKCMP1P_Pos           (10U)
14730  #define TIM8_OR2_BKCMP1P_Msk           (0x1UL << TIM8_OR2_BKCMP1P_Pos)         /*!< 0x00000400 */
14731  #define TIM8_OR2_BKCMP1P               TIM8_OR2_BKCMP1P_Msk                    /*!<BRK COMP1 input polarity */
14732  #define TIM8_OR2_BKCMP2P_Pos           (11U)
14733  #define TIM8_OR2_BKCMP2P_Msk           (0x1UL << TIM8_OR2_BKCMP2P_Pos)         /*!< 0x00000800 */
14734  #define TIM8_OR2_BKCMP2P               TIM8_OR2_BKCMP2P_Msk                    /*!<BRK COMP2 input polarity */
14735  
14736  #define TIM8_OR2_ETRSEL_Pos            (14U)
14737  #define TIM8_OR2_ETRSEL_Msk            (0x7UL << TIM8_OR2_ETRSEL_Pos)          /*!< 0x0001C000 */
14738  #define TIM8_OR2_ETRSEL                TIM8_OR2_ETRSEL_Msk                     /*!<ETRSEL[2:0] bits (TIM8 ETR source selection) */
14739  #define TIM8_OR2_ETRSEL_0              (0x1UL << TIM8_OR2_ETRSEL_Pos)          /*!< 0x00004000 */
14740  #define TIM8_OR2_ETRSEL_1              (0x2UL << TIM8_OR2_ETRSEL_Pos)          /*!< 0x00008000 */
14741  #define TIM8_OR2_ETRSEL_2              (0x4UL << TIM8_OR2_ETRSEL_Pos)          /*!< 0x00010000 */
14742  
14743  /*******************  Bit definition for TIM8_OR3 register  *******************/
14744  #define TIM8_OR3_BK2INE_Pos            (0U)
14745  #define TIM8_OR3_BK2INE_Msk            (0x1UL << TIM8_OR3_BK2INE_Pos)          /*!< 0x00000001 */
14746  #define TIM8_OR3_BK2INE                TIM8_OR3_BK2INE_Msk                     /*!<BRK2 BKIN2 input enable */
14747  #define TIM8_OR3_BK2CMP1E_Pos          (1U)
14748  #define TIM8_OR3_BK2CMP1E_Msk          (0x1UL << TIM8_OR3_BK2CMP1E_Pos)        /*!< 0x00000002 */
14749  #define TIM8_OR3_BK2CMP1E              TIM8_OR3_BK2CMP1E_Msk                   /*!<BRK2 COMP1 enable */
14750  #define TIM8_OR3_BK2CMP2E_Pos          (2U)
14751  #define TIM8_OR3_BK2CMP2E_Msk          (0x1UL << TIM8_OR3_BK2CMP2E_Pos)        /*!< 0x00000004 */
14752  #define TIM8_OR3_BK2CMP2E              TIM8_OR3_BK2CMP2E_Msk                   /*!<BRK2 COMP2 enable */
14753  #define TIM8_OR3_BK2DF1BK3E_Pos        (8U)
14754  #define TIM8_OR3_BK2DF1BK3E_Msk        (0x1UL << TIM8_OR3_BK2DF1BK3E_Pos)      /*!< 0x00000100 */
14755  #define TIM8_OR3_BK2DF1BK3E            TIM8_OR3_BK2DF1BK3E_Msk                 /*!<BRK2 DFSDM1_BREAK[3] enable */
14756  #define TIM8_OR3_BK2INP_Pos            (9U)
14757  #define TIM8_OR3_BK2INP_Msk            (0x1UL << TIM8_OR3_BK2INP_Pos)          /*!< 0x00000200 */
14758  #define TIM8_OR3_BK2INP                TIM8_OR3_BK2INP_Msk                     /*!<BRK2 BKIN2 input polarity */
14759  #define TIM8_OR3_BK2CMP1P_Pos          (10U)
14760  #define TIM8_OR3_BK2CMP1P_Msk          (0x1UL << TIM8_OR3_BK2CMP1P_Pos)        /*!< 0x00000400 */
14761  #define TIM8_OR3_BK2CMP1P              TIM8_OR3_BK2CMP1P_Msk                   /*!<BRK2 COMP1 input polarity */
14762  #define TIM8_OR3_BK2CMP2P_Pos          (11U)
14763  #define TIM8_OR3_BK2CMP2P_Msk          (0x1UL << TIM8_OR3_BK2CMP2P_Pos)        /*!< 0x00000800 */
14764  #define TIM8_OR3_BK2CMP2P              TIM8_OR3_BK2CMP2P_Msk                   /*!<BRK2 COMP2 input polarity */
14765  
14766  /*******************  Bit definition for TIM2_OR1 register  *******************/
14767  #define TIM2_OR1_ITR1_RMP_Pos     (0U)
14768  #define TIM2_OR1_ITR1_RMP_Msk     (0x1UL << TIM2_OR1_ITR1_RMP_Pos)             /*!< 0x00000001 */
14769  #define TIM2_OR1_ITR1_RMP         TIM2_OR1_ITR1_RMP_Msk                        /*!<TIM2 Internal trigger 1 remap */
14770  #define TIM2_OR1_ETR1_RMP_Pos     (1U)
14771  #define TIM2_OR1_ETR1_RMP_Msk     (0x1UL << TIM2_OR1_ETR1_RMP_Pos)             /*!< 0x00000002 */
14772  #define TIM2_OR1_ETR1_RMP         TIM2_OR1_ETR1_RMP_Msk                        /*!<TIM2 External trigger 1 remap */
14773  
14774  #define TIM2_OR1_TI4_RMP_Pos      (2U)
14775  #define TIM2_OR1_TI4_RMP_Msk      (0x3UL << TIM2_OR1_TI4_RMP_Pos)              /*!< 0x0000000C */
14776  #define TIM2_OR1_TI4_RMP          TIM2_OR1_TI4_RMP_Msk                         /*!<TI4_RMP[1:0] bits (TIM2 Input Capture 4 remap) */
14777  #define TIM2_OR1_TI4_RMP_0        (0x1UL << TIM2_OR1_TI4_RMP_Pos)              /*!< 0x00000004 */
14778  #define TIM2_OR1_TI4_RMP_1        (0x2UL << TIM2_OR1_TI4_RMP_Pos)              /*!< 0x00000008 */
14779  
14780  /*******************  Bit definition for TIM2_OR2 register  *******************/
14781  #define TIM2_OR2_ETRSEL_Pos       (14U)
14782  #define TIM2_OR2_ETRSEL_Msk       (0x7UL << TIM2_OR2_ETRSEL_Pos)               /*!< 0x0001C000 */
14783  #define TIM2_OR2_ETRSEL           TIM2_OR2_ETRSEL_Msk                          /*!<ETRSEL[2:0] bits (TIM2 ETR source selection) */
14784  #define TIM2_OR2_ETRSEL_0         (0x1UL << TIM2_OR2_ETRSEL_Pos)               /*!< 0x00004000 */
14785  #define TIM2_OR2_ETRSEL_1         (0x2UL << TIM2_OR2_ETRSEL_Pos)               /*!< 0x00008000 */
14786  #define TIM2_OR2_ETRSEL_2         (0x4UL << TIM2_OR2_ETRSEL_Pos)               /*!< 0x00010000 */
14787  
14788  /*******************  Bit definition for TIM3_OR1 register  *******************/
14789  #define TIM3_OR1_TI1_RMP_Pos      (0U)
14790  #define TIM3_OR1_TI1_RMP_Msk      (0x3UL << TIM3_OR1_TI1_RMP_Pos)              /*!< 0x00000003 */
14791  #define TIM3_OR1_TI1_RMP          TIM3_OR1_TI1_RMP_Msk                         /*!<TI1_RMP[1:0] bits (TIM3 Input Capture 1 remap) */
14792  #define TIM3_OR1_TI1_RMP_0        (0x1UL << TIM3_OR1_TI1_RMP_Pos)              /*!< 0x00000001 */
14793  #define TIM3_OR1_TI1_RMP_1        (0x2UL << TIM3_OR1_TI1_RMP_Pos)              /*!< 0x00000002 */
14794  
14795  /*******************  Bit definition for TIM3_OR2 register  *******************/
14796  #define TIM3_OR2_ETRSEL_Pos       (14U)
14797  #define TIM3_OR2_ETRSEL_Msk       (0x7UL << TIM3_OR2_ETRSEL_Pos)               /*!< 0x0001C000 */
14798  #define TIM3_OR2_ETRSEL           TIM3_OR2_ETRSEL_Msk                          /*!<ETRSEL[2:0] bits (TIM3 ETR source selection) */
14799  #define TIM3_OR2_ETRSEL_0         (0x1UL << TIM3_OR2_ETRSEL_Pos)               /*!< 0x00004000 */
14800  #define TIM3_OR2_ETRSEL_1         (0x2UL << TIM3_OR2_ETRSEL_Pos)               /*!< 0x00008000 */
14801  #define TIM3_OR2_ETRSEL_2         (0x4UL << TIM3_OR2_ETRSEL_Pos)               /*!< 0x00010000 */
14802  
14803  /*******************  Bit definition for TIM15_OR1 register  ******************/
14804  #define TIM15_OR1_TI1_RMP_Pos           (0U)
14805  #define TIM15_OR1_TI1_RMP_Msk           (0x1UL << TIM15_OR1_TI1_RMP_Pos)       /*!< 0x00000001 */
14806  #define TIM15_OR1_TI1_RMP               TIM15_OR1_TI1_RMP_Msk                  /*!<TIM15 Input Capture 1 remap */
14807  
14808  #define TIM15_OR1_ENCODER_MODE_Pos      (1U)
14809  #define TIM15_OR1_ENCODER_MODE_Msk      (0x3UL << TIM15_OR1_ENCODER_MODE_Pos)  /*!< 0x00000006 */
14810  #define TIM15_OR1_ENCODER_MODE          TIM15_OR1_ENCODER_MODE_Msk             /*!<ENCODER_MODE[1:0] bits (TIM15 Encoder mode) */
14811  #define TIM15_OR1_ENCODER_MODE_0        (0x1UL << TIM15_OR1_ENCODER_MODE_Pos)  /*!< 0x00000002 */
14812  #define TIM15_OR1_ENCODER_MODE_1        (0x2UL << TIM15_OR1_ENCODER_MODE_Pos)  /*!< 0x00000004 */
14813  
14814  /*******************  Bit definition for TIM15_OR2 register  ******************/
14815  #define TIM15_OR2_BKINE_Pos             (0U)
14816  #define TIM15_OR2_BKINE_Msk             (0x1UL << TIM15_OR2_BKINE_Pos)         /*!< 0x00000001 */
14817  #define TIM15_OR2_BKINE                 TIM15_OR2_BKINE_Msk                    /*!<BRK BKIN input enable */
14818  #define TIM15_OR2_BKCMP1E_Pos           (1U)
14819  #define TIM15_OR2_BKCMP1E_Msk           (0x1UL << TIM15_OR2_BKCMP1E_Pos)       /*!< 0x00000002 */
14820  #define TIM15_OR2_BKCMP1E               TIM15_OR2_BKCMP1E_Msk                  /*!<BRK COMP1 enable */
14821  #define TIM15_OR2_BKCMP2E_Pos           (2U)
14822  #define TIM15_OR2_BKCMP2E_Msk           (0x1UL << TIM15_OR2_BKCMP2E_Pos)       /*!< 0x00000004 */
14823  #define TIM15_OR2_BKCMP2E               TIM15_OR2_BKCMP2E_Msk                  /*!<BRK COMP2 enable */
14824  #define TIM15_OR2_BKDF1BK0E_Pos         (8U)
14825  #define TIM15_OR2_BKDF1BK0E_Msk         (0x1UL << TIM15_OR2_BKDF1BK0E_Pos)     /*!< 0x00000100 */
14826  #define TIM15_OR2_BKDF1BK0E             TIM15_OR2_BKDF1BK0E_Msk                /*!<BRK DFSDM1_BREAK[0] enable */
14827  #define TIM15_OR2_BKINP_Pos             (9U)
14828  #define TIM15_OR2_BKINP_Msk             (0x1UL << TIM15_OR2_BKINP_Pos)         /*!< 0x00000200 */
14829  #define TIM15_OR2_BKINP                 TIM15_OR2_BKINP_Msk                    /*!<BRK BKIN input polarity */
14830  #define TIM15_OR2_BKCMP1P_Pos           (10U)
14831  #define TIM15_OR2_BKCMP1P_Msk           (0x1UL << TIM15_OR2_BKCMP1P_Pos)       /*!< 0x00000400 */
14832  #define TIM15_OR2_BKCMP1P               TIM15_OR2_BKCMP1P_Msk                  /*!<BRK COMP1 input polarity */
14833  #define TIM15_OR2_BKCMP2P_Pos           (11U)
14834  #define TIM15_OR2_BKCMP2P_Msk           (0x1UL << TIM15_OR2_BKCMP2P_Pos)       /*!< 0x00000800 */
14835  #define TIM15_OR2_BKCMP2P               TIM15_OR2_BKCMP2P_Msk                  /*!<BRK COMP2 input polarity */
14836  
14837  /*******************  Bit definition for TIM16_OR1 register  ******************/
14838  #define TIM16_OR1_TI1_RMP_Pos      (0U)
14839  #define TIM16_OR1_TI1_RMP_Msk      (0x3UL << TIM16_OR1_TI1_RMP_Pos)            /*!< 0x00000003 */
14840  #define TIM16_OR1_TI1_RMP          TIM16_OR1_TI1_RMP_Msk                       /*!<TI1_RMP[1:0] bits (TIM16 Input Capture 1 remap) */
14841  #define TIM16_OR1_TI1_RMP_0        (0x1UL << TIM16_OR1_TI1_RMP_Pos)            /*!< 0x00000001 */
14842  #define TIM16_OR1_TI1_RMP_1        (0x2UL << TIM16_OR1_TI1_RMP_Pos)            /*!< 0x00000002 */
14843  
14844  /*******************  Bit definition for TIM16_OR2 register  ******************/
14845  #define TIM16_OR2_BKINE_Pos        (0U)
14846  #define TIM16_OR2_BKINE_Msk        (0x1UL << TIM16_OR2_BKINE_Pos)              /*!< 0x00000001 */
14847  #define TIM16_OR2_BKINE            TIM16_OR2_BKINE_Msk                         /*!<BRK BKIN input enable */
14848  #define TIM16_OR2_BKCMP1E_Pos      (1U)
14849  #define TIM16_OR2_BKCMP1E_Msk      (0x1UL << TIM16_OR2_BKCMP1E_Pos)            /*!< 0x00000002 */
14850  #define TIM16_OR2_BKCMP1E          TIM16_OR2_BKCMP1E_Msk                       /*!<BRK COMP1 enable */
14851  #define TIM16_OR2_BKCMP2E_Pos      (2U)
14852  #define TIM16_OR2_BKCMP2E_Msk      (0x1UL << TIM16_OR2_BKCMP2E_Pos)            /*!< 0x00000004 */
14853  #define TIM16_OR2_BKCMP2E          TIM16_OR2_BKCMP2E_Msk                       /*!<BRK COMP2 enable */
14854  #define TIM16_OR2_BKDF1BK1E_Pos    (8U)
14855  #define TIM16_OR2_BKDF1BK1E_Msk    (0x1UL << TIM16_OR2_BKDF1BK1E_Pos)          /*!< 0x00000100 */
14856  #define TIM16_OR2_BKDF1BK1E        TIM16_OR2_BKDF1BK1E_Msk                     /*!<BRK DFSDM1_BREAK[1] enable */
14857  #define TIM16_OR2_BKINP_Pos        (9U)
14858  #define TIM16_OR2_BKINP_Msk        (0x1UL << TIM16_OR2_BKINP_Pos)              /*!< 0x00000200 */
14859  #define TIM16_OR2_BKINP            TIM16_OR2_BKINP_Msk                         /*!<BRK BKIN input polarity */
14860  #define TIM16_OR2_BKCMP1P_Pos      (10U)
14861  #define TIM16_OR2_BKCMP1P_Msk      (0x1UL << TIM16_OR2_BKCMP1P_Pos)            /*!< 0x00000400 */
14862  #define TIM16_OR2_BKCMP1P          TIM16_OR2_BKCMP1P_Msk                       /*!<BRK COMP1 input polarity */
14863  #define TIM16_OR2_BKCMP2P_Pos      (11U)
14864  #define TIM16_OR2_BKCMP2P_Msk      (0x1UL << TIM16_OR2_BKCMP2P_Pos)            /*!< 0x00000800 */
14865  #define TIM16_OR2_BKCMP2P          TIM16_OR2_BKCMP2P_Msk                       /*!<BRK COMP2 input polarity */
14866  
14867  /*******************  Bit definition for TIM17_OR1 register  ******************/
14868  #define TIM17_OR1_TI1_RMP_Pos      (0U)
14869  #define TIM17_OR1_TI1_RMP_Msk      (0x3UL << TIM17_OR1_TI1_RMP_Pos)            /*!< 0x00000003 */
14870  #define TIM17_OR1_TI1_RMP          TIM17_OR1_TI1_RMP_Msk                       /*!<TI1_RMP[1:0] bits (TIM17 Input Capture 1 remap) */
14871  #define TIM17_OR1_TI1_RMP_0        (0x1UL << TIM17_OR1_TI1_RMP_Pos)            /*!< 0x00000001 */
14872  #define TIM17_OR1_TI1_RMP_1        (0x2UL << TIM17_OR1_TI1_RMP_Pos)            /*!< 0x00000002 */
14873  
14874  /*******************  Bit definition for TIM17_OR2 register  ******************/
14875  #define TIM17_OR2_BKINE_Pos        (0U)
14876  #define TIM17_OR2_BKINE_Msk        (0x1UL << TIM17_OR2_BKINE_Pos)              /*!< 0x00000001 */
14877  #define TIM17_OR2_BKINE            TIM17_OR2_BKINE_Msk                         /*!<BRK BKIN input enable */
14878  #define TIM17_OR2_BKCMP1E_Pos      (1U)
14879  #define TIM17_OR2_BKCMP1E_Msk      (0x1UL << TIM17_OR2_BKCMP1E_Pos)            /*!< 0x00000002 */
14880  #define TIM17_OR2_BKCMP1E          TIM17_OR2_BKCMP1E_Msk                       /*!<BRK COMP1 enable */
14881  #define TIM17_OR2_BKCMP2E_Pos      (2U)
14882  #define TIM17_OR2_BKCMP2E_Msk      (0x1UL << TIM17_OR2_BKCMP2E_Pos)            /*!< 0x00000004 */
14883  #define TIM17_OR2_BKCMP2E          TIM17_OR2_BKCMP2E_Msk                       /*!<BRK COMP2 enable */
14884  #define TIM17_OR2_BKDF1BK2E_Pos    (8U)
14885  #define TIM17_OR2_BKDF1BK2E_Msk    (0x1UL << TIM17_OR2_BKDF1BK2E_Pos)          /*!< 0x00000100 */
14886  #define TIM17_OR2_BKDF1BK2E        TIM17_OR2_BKDF1BK2E_Msk                     /*!<BRK DFSDM1_BREAK[2] enable */
14887  #define TIM17_OR2_BKINP_Pos        (9U)
14888  #define TIM17_OR2_BKINP_Msk        (0x1UL << TIM17_OR2_BKINP_Pos)              /*!< 0x00000200 */
14889  #define TIM17_OR2_BKINP            TIM17_OR2_BKINP_Msk                         /*!<BRK BKIN input polarity */
14890  #define TIM17_OR2_BKCMP1P_Pos      (10U)
14891  #define TIM17_OR2_BKCMP1P_Msk      (0x1UL << TIM17_OR2_BKCMP1P_Pos)            /*!< 0x00000400 */
14892  #define TIM17_OR2_BKCMP1P          TIM17_OR2_BKCMP1P_Msk                       /*!<BRK COMP1 input polarity */
14893  #define TIM17_OR2_BKCMP2P_Pos      (11U)
14894  #define TIM17_OR2_BKCMP2P_Msk      (0x1UL << TIM17_OR2_BKCMP2P_Pos)            /*!< 0x00000800 */
14895  #define TIM17_OR2_BKCMP2P          TIM17_OR2_BKCMP2P_Msk                       /*!<BRK COMP2 input polarity */
14896  
14897  /******************************************************************************/
14898  /*                                                                            */
14899  /*                         Low Power Timer (LPTTIM)                           */
14900  /*                                                                            */
14901  /******************************************************************************/
14902  /******************  Bit definition for LPTIM_ISR register  *******************/
14903  #define LPTIM_ISR_CMPM_Pos          (0U)
14904  #define LPTIM_ISR_CMPM_Msk          (0x1UL << LPTIM_ISR_CMPM_Pos)              /*!< 0x00000001 */
14905  #define LPTIM_ISR_CMPM              LPTIM_ISR_CMPM_Msk                         /*!< Compare match */
14906  #define LPTIM_ISR_ARRM_Pos          (1U)
14907  #define LPTIM_ISR_ARRM_Msk          (0x1UL << LPTIM_ISR_ARRM_Pos)              /*!< 0x00000002 */
14908  #define LPTIM_ISR_ARRM              LPTIM_ISR_ARRM_Msk                         /*!< Autoreload match */
14909  #define LPTIM_ISR_EXTTRIG_Pos       (2U)
14910  #define LPTIM_ISR_EXTTRIG_Msk       (0x1UL << LPTIM_ISR_EXTTRIG_Pos)           /*!< 0x00000004 */
14911  #define LPTIM_ISR_EXTTRIG           LPTIM_ISR_EXTTRIG_Msk                      /*!< External trigger edge event */
14912  #define LPTIM_ISR_CMPOK_Pos         (3U)
14913  #define LPTIM_ISR_CMPOK_Msk         (0x1UL << LPTIM_ISR_CMPOK_Pos)             /*!< 0x00000008 */
14914  #define LPTIM_ISR_CMPOK             LPTIM_ISR_CMPOK_Msk                        /*!< Compare register update OK */
14915  #define LPTIM_ISR_ARROK_Pos         (4U)
14916  #define LPTIM_ISR_ARROK_Msk         (0x1UL << LPTIM_ISR_ARROK_Pos)             /*!< 0x00000010 */
14917  #define LPTIM_ISR_ARROK             LPTIM_ISR_ARROK_Msk                        /*!< Autoreload register update OK */
14918  #define LPTIM_ISR_UP_Pos            (5U)
14919  #define LPTIM_ISR_UP_Msk            (0x1UL << LPTIM_ISR_UP_Pos)                /*!< 0x00000020 */
14920  #define LPTIM_ISR_UP                LPTIM_ISR_UP_Msk                           /*!< Counter direction change down to up */
14921  #define LPTIM_ISR_DOWN_Pos          (6U)
14922  #define LPTIM_ISR_DOWN_Msk          (0x1UL << LPTIM_ISR_DOWN_Pos)              /*!< 0x00000040 */
14923  #define LPTIM_ISR_DOWN              LPTIM_ISR_DOWN_Msk                         /*!< Counter direction change up to down */
14924  
14925  /******************  Bit definition for LPTIM_ICR register  *******************/
14926  #define LPTIM_ICR_CMPMCF_Pos        (0U)
14927  #define LPTIM_ICR_CMPMCF_Msk        (0x1UL << LPTIM_ICR_CMPMCF_Pos)            /*!< 0x00000001 */
14928  #define LPTIM_ICR_CMPMCF            LPTIM_ICR_CMPMCF_Msk                       /*!< Compare match Clear Flag */
14929  #define LPTIM_ICR_ARRMCF_Pos        (1U)
14930  #define LPTIM_ICR_ARRMCF_Msk        (0x1UL << LPTIM_ICR_ARRMCF_Pos)            /*!< 0x00000002 */
14931  #define LPTIM_ICR_ARRMCF            LPTIM_ICR_ARRMCF_Msk                       /*!< Autoreload match Clear Flag */
14932  #define LPTIM_ICR_EXTTRIGCF_Pos     (2U)
14933  #define LPTIM_ICR_EXTTRIGCF_Msk     (0x1UL << LPTIM_ICR_EXTTRIGCF_Pos)         /*!< 0x00000004 */
14934  #define LPTIM_ICR_EXTTRIGCF         LPTIM_ICR_EXTTRIGCF_Msk                    /*!< External trigger edge event Clear Flag */
14935  #define LPTIM_ICR_CMPOKCF_Pos       (3U)
14936  #define LPTIM_ICR_CMPOKCF_Msk       (0x1UL << LPTIM_ICR_CMPOKCF_Pos)           /*!< 0x00000008 */
14937  #define LPTIM_ICR_CMPOKCF           LPTIM_ICR_CMPOKCF_Msk                      /*!< Compare register update OK Clear Flag */
14938  #define LPTIM_ICR_ARROKCF_Pos       (4U)
14939  #define LPTIM_ICR_ARROKCF_Msk       (0x1UL << LPTIM_ICR_ARROKCF_Pos)           /*!< 0x00000010 */
14940  #define LPTIM_ICR_ARROKCF           LPTIM_ICR_ARROKCF_Msk                      /*!< Autoreload register update OK Clear Flag */
14941  #define LPTIM_ICR_UPCF_Pos          (5U)
14942  #define LPTIM_ICR_UPCF_Msk          (0x1UL << LPTIM_ICR_UPCF_Pos)              /*!< 0x00000020 */
14943  #define LPTIM_ICR_UPCF              LPTIM_ICR_UPCF_Msk                         /*!< Counter direction change down to up Clear Flag */
14944  #define LPTIM_ICR_DOWNCF_Pos        (6U)
14945  #define LPTIM_ICR_DOWNCF_Msk        (0x1UL << LPTIM_ICR_DOWNCF_Pos)            /*!< 0x00000040 */
14946  #define LPTIM_ICR_DOWNCF            LPTIM_ICR_DOWNCF_Msk                       /*!< Counter direction change up to down Clear Flag */
14947  
14948  /******************  Bit definition for LPTIM_IER register ********************/
14949  #define LPTIM_IER_CMPMIE_Pos        (0U)
14950  #define LPTIM_IER_CMPMIE_Msk        (0x1UL << LPTIM_IER_CMPMIE_Pos)            /*!< 0x00000001 */
14951  #define LPTIM_IER_CMPMIE            LPTIM_IER_CMPMIE_Msk                       /*!< Compare match Interrupt Enable */
14952  #define LPTIM_IER_ARRMIE_Pos        (1U)
14953  #define LPTIM_IER_ARRMIE_Msk        (0x1UL << LPTIM_IER_ARRMIE_Pos)            /*!< 0x00000002 */
14954  #define LPTIM_IER_ARRMIE            LPTIM_IER_ARRMIE_Msk                       /*!< Autoreload match Interrupt Enable */
14955  #define LPTIM_IER_EXTTRIGIE_Pos     (2U)
14956  #define LPTIM_IER_EXTTRIGIE_Msk     (0x1UL << LPTIM_IER_EXTTRIGIE_Pos)         /*!< 0x00000004 */
14957  #define LPTIM_IER_EXTTRIGIE         LPTIM_IER_EXTTRIGIE_Msk                    /*!< External trigger edge event Interrupt Enable */
14958  #define LPTIM_IER_CMPOKIE_Pos       (3U)
14959  #define LPTIM_IER_CMPOKIE_Msk       (0x1UL << LPTIM_IER_CMPOKIE_Pos)           /*!< 0x00000008 */
14960  #define LPTIM_IER_CMPOKIE           LPTIM_IER_CMPOKIE_Msk                      /*!< Compare register update OK Interrupt Enable */
14961  #define LPTIM_IER_ARROKIE_Pos       (4U)
14962  #define LPTIM_IER_ARROKIE_Msk       (0x1UL << LPTIM_IER_ARROKIE_Pos)           /*!< 0x00000010 */
14963  #define LPTIM_IER_ARROKIE           LPTIM_IER_ARROKIE_Msk                      /*!< Autoreload register update OK Interrupt Enable */
14964  #define LPTIM_IER_UPIE_Pos          (5U)
14965  #define LPTIM_IER_UPIE_Msk          (0x1UL << LPTIM_IER_UPIE_Pos)              /*!< 0x00000020 */
14966  #define LPTIM_IER_UPIE              LPTIM_IER_UPIE_Msk                         /*!< Counter direction change down to up Interrupt Enable */
14967  #define LPTIM_IER_DOWNIE_Pos        (6U)
14968  #define LPTIM_IER_DOWNIE_Msk        (0x1UL << LPTIM_IER_DOWNIE_Pos)            /*!< 0x00000040 */
14969  #define LPTIM_IER_DOWNIE            LPTIM_IER_DOWNIE_Msk                       /*!< Counter direction change up to down Interrupt Enable */
14970  
14971  /******************  Bit definition for LPTIM_CFGR register *******************/
14972  #define LPTIM_CFGR_CKSEL_Pos        (0U)
14973  #define LPTIM_CFGR_CKSEL_Msk        (0x1UL << LPTIM_CFGR_CKSEL_Pos)            /*!< 0x00000001 */
14974  #define LPTIM_CFGR_CKSEL            LPTIM_CFGR_CKSEL_Msk                       /*!< Clock selector */
14975  
14976  #define LPTIM_CFGR_CKPOL_Pos        (1U)
14977  #define LPTIM_CFGR_CKPOL_Msk        (0x3UL << LPTIM_CFGR_CKPOL_Pos)            /*!< 0x00000006 */
14978  #define LPTIM_CFGR_CKPOL            LPTIM_CFGR_CKPOL_Msk                       /*!< CKPOL[1:0] bits (Clock polarity) */
14979  #define LPTIM_CFGR_CKPOL_0          (0x1UL << LPTIM_CFGR_CKPOL_Pos)            /*!< 0x00000002 */
14980  #define LPTIM_CFGR_CKPOL_1          (0x2UL << LPTIM_CFGR_CKPOL_Pos)            /*!< 0x00000004 */
14981  
14982  #define LPTIM_CFGR_CKFLT_Pos        (3U)
14983  #define LPTIM_CFGR_CKFLT_Msk        (0x3UL << LPTIM_CFGR_CKFLT_Pos)            /*!< 0x00000018 */
14984  #define LPTIM_CFGR_CKFLT            LPTIM_CFGR_CKFLT_Msk                       /*!< CKFLT[1:0] bits (Configurable digital filter for external clock) */
14985  #define LPTIM_CFGR_CKFLT_0          (0x1UL << LPTIM_CFGR_CKFLT_Pos)            /*!< 0x00000008 */
14986  #define LPTIM_CFGR_CKFLT_1          (0x2UL << LPTIM_CFGR_CKFLT_Pos)            /*!< 0x00000010 */
14987  
14988  #define LPTIM_CFGR_TRGFLT_Pos       (6U)
14989  #define LPTIM_CFGR_TRGFLT_Msk       (0x3UL << LPTIM_CFGR_TRGFLT_Pos)           /*!< 0x000000C0 */
14990  #define LPTIM_CFGR_TRGFLT           LPTIM_CFGR_TRGFLT_Msk                      /*!< TRGFLT[1:0] bits (Configurable digital filter for trigger) */
14991  #define LPTIM_CFGR_TRGFLT_0         (0x1UL << LPTIM_CFGR_TRGFLT_Pos)           /*!< 0x00000040 */
14992  #define LPTIM_CFGR_TRGFLT_1         (0x2UL << LPTIM_CFGR_TRGFLT_Pos)           /*!< 0x00000080 */
14993  
14994  #define LPTIM_CFGR_PRESC_Pos        (9U)
14995  #define LPTIM_CFGR_PRESC_Msk        (0x7UL << LPTIM_CFGR_PRESC_Pos)            /*!< 0x00000E00 */
14996  #define LPTIM_CFGR_PRESC            LPTIM_CFGR_PRESC_Msk                       /*!< PRESC[2:0] bits (Clock prescaler) */
14997  #define LPTIM_CFGR_PRESC_0          (0x1UL << LPTIM_CFGR_PRESC_Pos)            /*!< 0x00000200 */
14998  #define LPTIM_CFGR_PRESC_1          (0x2UL << LPTIM_CFGR_PRESC_Pos)            /*!< 0x00000400 */
14999  #define LPTIM_CFGR_PRESC_2          (0x4UL << LPTIM_CFGR_PRESC_Pos)            /*!< 0x00000800 */
15000  
15001  #define LPTIM_CFGR_TRIGSEL_Pos      (13U)
15002  #define LPTIM_CFGR_TRIGSEL_Msk      (0x7UL << LPTIM_CFGR_TRIGSEL_Pos)          /*!< 0x0000E000 */
15003  #define LPTIM_CFGR_TRIGSEL          LPTIM_CFGR_TRIGSEL_Msk                     /*!< TRIGSEL[2:0]] bits (Trigger selector) */
15004  #define LPTIM_CFGR_TRIGSEL_0        (0x1UL << LPTIM_CFGR_TRIGSEL_Pos)          /*!< 0x00002000 */
15005  #define LPTIM_CFGR_TRIGSEL_1        (0x2UL << LPTIM_CFGR_TRIGSEL_Pos)          /*!< 0x00004000 */
15006  #define LPTIM_CFGR_TRIGSEL_2        (0x4UL << LPTIM_CFGR_TRIGSEL_Pos)          /*!< 0x00008000 */
15007  
15008  #define LPTIM_CFGR_TRIGEN_Pos       (17U)
15009  #define LPTIM_CFGR_TRIGEN_Msk       (0x3UL << LPTIM_CFGR_TRIGEN_Pos)           /*!< 0x00060000 */
15010  #define LPTIM_CFGR_TRIGEN           LPTIM_CFGR_TRIGEN_Msk                      /*!< TRIGEN[1:0] bits (Trigger enable and polarity) */
15011  #define LPTIM_CFGR_TRIGEN_0         (0x1UL << LPTIM_CFGR_TRIGEN_Pos)           /*!< 0x00020000 */
15012  #define LPTIM_CFGR_TRIGEN_1         (0x2UL << LPTIM_CFGR_TRIGEN_Pos)           /*!< 0x00040000 */
15013  
15014  #define LPTIM_CFGR_TIMOUT_Pos       (19U)
15015  #define LPTIM_CFGR_TIMOUT_Msk       (0x1UL << LPTIM_CFGR_TIMOUT_Pos)           /*!< 0x00080000 */
15016  #define LPTIM_CFGR_TIMOUT           LPTIM_CFGR_TIMOUT_Msk                      /*!< Timout enable */
15017  #define LPTIM_CFGR_WAVE_Pos         (20U)
15018  #define LPTIM_CFGR_WAVE_Msk         (0x1UL << LPTIM_CFGR_WAVE_Pos)             /*!< 0x00100000 */
15019  #define LPTIM_CFGR_WAVE             LPTIM_CFGR_WAVE_Msk                        /*!< Waveform shape */
15020  #define LPTIM_CFGR_WAVPOL_Pos       (21U)
15021  #define LPTIM_CFGR_WAVPOL_Msk       (0x1UL << LPTIM_CFGR_WAVPOL_Pos)           /*!< 0x00200000 */
15022  #define LPTIM_CFGR_WAVPOL           LPTIM_CFGR_WAVPOL_Msk                      /*!< Waveform shape polarity */
15023  #define LPTIM_CFGR_PRELOAD_Pos      (22U)
15024  #define LPTIM_CFGR_PRELOAD_Msk      (0x1UL << LPTIM_CFGR_PRELOAD_Pos)          /*!< 0x00400000 */
15025  #define LPTIM_CFGR_PRELOAD          LPTIM_CFGR_PRELOAD_Msk                     /*!< Reg update mode */
15026  #define LPTIM_CFGR_COUNTMODE_Pos    (23U)
15027  #define LPTIM_CFGR_COUNTMODE_Msk    (0x1UL << LPTIM_CFGR_COUNTMODE_Pos)        /*!< 0x00800000 */
15028  #define LPTIM_CFGR_COUNTMODE        LPTIM_CFGR_COUNTMODE_Msk                   /*!< Counter mode enable */
15029  #define LPTIM_CFGR_ENC_Pos          (24U)
15030  #define LPTIM_CFGR_ENC_Msk          (0x1UL << LPTIM_CFGR_ENC_Pos)              /*!< 0x01000000 */
15031  #define LPTIM_CFGR_ENC              LPTIM_CFGR_ENC_Msk                         /*!< Encoder mode enable */
15032  
15033  /******************  Bit definition for LPTIM_CR register  ********************/
15034  #define LPTIM_CR_ENABLE_Pos         (0U)
15035  #define LPTIM_CR_ENABLE_Msk         (0x1UL << LPTIM_CR_ENABLE_Pos)             /*!< 0x00000001 */
15036  #define LPTIM_CR_ENABLE             LPTIM_CR_ENABLE_Msk                        /*!< LPTIMer enable */
15037  #define LPTIM_CR_SNGSTRT_Pos        (1U)
15038  #define LPTIM_CR_SNGSTRT_Msk        (0x1UL << LPTIM_CR_SNGSTRT_Pos)            /*!< 0x00000002 */
15039  #define LPTIM_CR_SNGSTRT            LPTIM_CR_SNGSTRT_Msk                       /*!< Timer start in single mode */
15040  #define LPTIM_CR_CNTSTRT_Pos        (2U)
15041  #define LPTIM_CR_CNTSTRT_Msk        (0x1UL << LPTIM_CR_CNTSTRT_Pos)            /*!< 0x00000004 */
15042  #define LPTIM_CR_CNTSTRT            LPTIM_CR_CNTSTRT_Msk                       /*!< Timer start in continuous mode */
15043  
15044  /******************  Bit definition for LPTIM_CMP register  *******************/
15045  #define LPTIM_CMP_CMP_Pos           (0U)
15046  #define LPTIM_CMP_CMP_Msk           (0xFFFFUL << LPTIM_CMP_CMP_Pos)            /*!< 0x0000FFFF */
15047  #define LPTIM_CMP_CMP               LPTIM_CMP_CMP_Msk                          /*!< Compare register */
15048  
15049  /******************  Bit definition for LPTIM_ARR register  *******************/
15050  #define LPTIM_ARR_ARR_Pos           (0U)
15051  #define LPTIM_ARR_ARR_Msk           (0xFFFFUL << LPTIM_ARR_ARR_Pos)            /*!< 0x0000FFFF */
15052  #define LPTIM_ARR_ARR               LPTIM_ARR_ARR_Msk                          /*!< Auto reload register */
15053  
15054  /******************  Bit definition for LPTIM_CNT register  *******************/
15055  #define LPTIM_CNT_CNT_Pos           (0U)
15056  #define LPTIM_CNT_CNT_Msk           (0xFFFFUL << LPTIM_CNT_CNT_Pos)            /*!< 0x0000FFFF */
15057  #define LPTIM_CNT_CNT               LPTIM_CNT_CNT_Msk                          /*!< Counter register */
15058  
15059  /******************  Bit definition for LPTIM_OR register  ********************/
15060  #define LPTIM_OR_OR_Pos             (0U)
15061  #define LPTIM_OR_OR_Msk             (0x3UL << LPTIM_OR_OR_Pos)                 /*!< 0x00000003 */
15062  #define LPTIM_OR_OR                 LPTIM_OR_OR_Msk                            /*!< OR[1:0] bits (Remap selection) */
15063  #define LPTIM_OR_OR_0               (0x1UL << LPTIM_OR_OR_Pos)                 /*!< 0x00000001 */
15064  #define LPTIM_OR_OR_1               (0x2UL << LPTIM_OR_OR_Pos)                 /*!< 0x00000002 */
15065  
15066  /******************************************************************************/
15067  /*                                                                            */
15068  /*                      Analog Comparators (COMP)                             */
15069  /*                                                                            */
15070  /******************************************************************************/
15071  /**********************  Bit definition for COMP_CSR register  ****************/
15072  #define COMP_CSR_EN_Pos            (0U)
15073  #define COMP_CSR_EN_Msk            (0x1UL << COMP_CSR_EN_Pos)                  /*!< 0x00000001 */
15074  #define COMP_CSR_EN                COMP_CSR_EN_Msk                             /*!< Comparator enable */
15075  
15076  #define COMP_CSR_PWRMODE_Pos       (2U)
15077  #define COMP_CSR_PWRMODE_Msk       (0x3UL << COMP_CSR_PWRMODE_Pos)             /*!< 0x0000000C */
15078  #define COMP_CSR_PWRMODE           COMP_CSR_PWRMODE_Msk                        /*!< Comparator power mode */
15079  #define COMP_CSR_PWRMODE_0         (0x1UL << COMP_CSR_PWRMODE_Pos)             /*!< 0x00000004 */
15080  #define COMP_CSR_PWRMODE_1         (0x2UL << COMP_CSR_PWRMODE_Pos)             /*!< 0x00000008 */
15081  
15082  #define COMP_CSR_INMSEL_Pos        (4U)
15083  #define COMP_CSR_INMSEL_Msk        (0x7UL << COMP_CSR_INMSEL_Pos)              /*!< 0x00000070 */
15084  #define COMP_CSR_INMSEL            COMP_CSR_INMSEL_Msk                         /*!< Comparator input minus selection */
15085  #define COMP_CSR_INMSEL_0          (0x1UL << COMP_CSR_INMSEL_Pos)              /*!< 0x00000010 */
15086  #define COMP_CSR_INMSEL_1          (0x2UL << COMP_CSR_INMSEL_Pos)              /*!< 0x00000020 */
15087  #define COMP_CSR_INMSEL_2          (0x4UL << COMP_CSR_INMSEL_Pos)              /*!< 0x00000040 */
15088  
15089  #define COMP_CSR_INPSEL_Pos        (7U)
15090  #define COMP_CSR_INPSEL_Msk        (0x1UL << COMP_CSR_INPSEL_Pos)              /*!< 0x00000080 */
15091  #define COMP_CSR_INPSEL            COMP_CSR_INPSEL_Msk                         /*!< Comparator input plus selection */
15092  #define COMP_CSR_INPSEL_0          (0x1UL << COMP_CSR_INPSEL_Pos)              /*!< 0x00000080 */
15093  
15094  #define COMP_CSR_WINMODE_Pos       (9U)
15095  #define COMP_CSR_WINMODE_Msk       (0x1UL << COMP_CSR_WINMODE_Pos)             /*!< 0x00000200 */
15096  #define COMP_CSR_WINMODE           COMP_CSR_WINMODE_Msk                        /*!< Pair of comparators window mode. Bit intended to be used with COMP common instance (COMP_Common_TypeDef)  */
15097  
15098  #define COMP_CSR_POLARITY_Pos      (15U)
15099  #define COMP_CSR_POLARITY_Msk      (0x1UL << COMP_CSR_POLARITY_Pos)            /*!< 0x00008000 */
15100  #define COMP_CSR_POLARITY          COMP_CSR_POLARITY_Msk                       /*!< Comparator output polarity */
15101  
15102  #define COMP_CSR_HYST_Pos          (16U)
15103  #define COMP_CSR_HYST_Msk          (0x3UL << COMP_CSR_HYST_Pos)                /*!< 0x00030000 */
15104  #define COMP_CSR_HYST              COMP_CSR_HYST_Msk                           /*!< Comparator hysteresis */
15105  #define COMP_CSR_HYST_0            (0x1UL << COMP_CSR_HYST_Pos)                /*!< 0x00010000 */
15106  #define COMP_CSR_HYST_1            (0x2UL << COMP_CSR_HYST_Pos)                /*!< 0x00020000 */
15107  
15108  #define COMP_CSR_BLANKING_Pos      (18U)
15109  #define COMP_CSR_BLANKING_Msk      (0x7UL << COMP_CSR_BLANKING_Pos)            /*!< 0x001C0000 */
15110  #define COMP_CSR_BLANKING          COMP_CSR_BLANKING_Msk                       /*!< Comparator blanking source */
15111  #define COMP_CSR_BLANKING_0        (0x1UL << COMP_CSR_BLANKING_Pos)            /*!< 0x00040000 */
15112  #define COMP_CSR_BLANKING_1        (0x2UL << COMP_CSR_BLANKING_Pos)            /*!< 0x00080000 */
15113  #define COMP_CSR_BLANKING_2        (0x4UL << COMP_CSR_BLANKING_Pos)            /*!< 0x00100000 */
15114  
15115  #define COMP_CSR_BRGEN_Pos         (22U)
15116  #define COMP_CSR_BRGEN_Msk         (0x1UL << COMP_CSR_BRGEN_Pos)               /*!< 0x00400000 */
15117  #define COMP_CSR_BRGEN             COMP_CSR_BRGEN_Msk                          /*!< Comparator voltage scaler enable */
15118  #define COMP_CSR_SCALEN_Pos        (23U)
15119  #define COMP_CSR_SCALEN_Msk        (0x1UL << COMP_CSR_SCALEN_Pos)              /*!< 0x00800000 */
15120  #define COMP_CSR_SCALEN            COMP_CSR_SCALEN_Msk                         /*!< Comparator scaler bridge enable */
15121  
15122  #define COMP_CSR_VALUE_Pos         (30U)
15123  #define COMP_CSR_VALUE_Msk         (0x1UL << COMP_CSR_VALUE_Pos)               /*!< 0x40000000 */
15124  #define COMP_CSR_VALUE             COMP_CSR_VALUE_Msk                          /*!< Comparator output level */
15125  
15126  #define COMP_CSR_LOCK_Pos          (31U)
15127  #define COMP_CSR_LOCK_Msk          (0x1UL << COMP_CSR_LOCK_Pos)                /*!< 0x80000000 */
15128  #define COMP_CSR_LOCK              COMP_CSR_LOCK_Msk                           /*!< Comparator lock */
15129  
15130  /******************************************************************************/
15131  /*                                                                            */
15132  /*                         Operational Amplifier (OPAMP)                      */
15133  /*                                                                            */
15134  /******************************************************************************/
15135  /*********************  Bit definition for OPAMPx_CSR register  ***************/
15136  #define OPAMP_CSR_OPAMPxEN_Pos           (0U)
15137  #define OPAMP_CSR_OPAMPxEN_Msk           (0x1UL << OPAMP_CSR_OPAMPxEN_Pos)     /*!< 0x00000001 */
15138  #define OPAMP_CSR_OPAMPxEN               OPAMP_CSR_OPAMPxEN_Msk                /*!< OPAMP enable */
15139  #define OPAMP_CSR_OPALPM_Pos             (1U)
15140  #define OPAMP_CSR_OPALPM_Msk             (0x1UL << OPAMP_CSR_OPALPM_Pos)       /*!< 0x00000002 */
15141  #define OPAMP_CSR_OPALPM                 OPAMP_CSR_OPALPM_Msk                  /*!< Operational amplifier Low Power Mode */
15142  
15143  #define OPAMP_CSR_OPAMODE_Pos            (2U)
15144  #define OPAMP_CSR_OPAMODE_Msk            (0x3UL << OPAMP_CSR_OPAMODE_Pos)      /*!< 0x0000000C */
15145  #define OPAMP_CSR_OPAMODE                OPAMP_CSR_OPAMODE_Msk                 /*!< Operational amplifier PGA mode */
15146  #define OPAMP_CSR_OPAMODE_0              (0x1UL << OPAMP_CSR_OPAMODE_Pos)      /*!< 0x00000004 */
15147  #define OPAMP_CSR_OPAMODE_1              (0x2UL << OPAMP_CSR_OPAMODE_Pos)      /*!< 0x00000008 */
15148  
15149  #define OPAMP_CSR_PGGAIN_Pos             (4U)
15150  #define OPAMP_CSR_PGGAIN_Msk             (0x3UL << OPAMP_CSR_PGGAIN_Pos)       /*!< 0x00000030 */
15151  #define OPAMP_CSR_PGGAIN                 OPAMP_CSR_PGGAIN_Msk                  /*!< Operational amplifier Programmable amplifier gain value */
15152  #define OPAMP_CSR_PGGAIN_0               (0x1UL << OPAMP_CSR_PGGAIN_Pos)       /*!< 0x00000010 */
15153  #define OPAMP_CSR_PGGAIN_1               (0x2UL << OPAMP_CSR_PGGAIN_Pos)       /*!< 0x00000020 */
15154  
15155  #define OPAMP_CSR_VMSEL_Pos              (8U)
15156  #define OPAMP_CSR_VMSEL_Msk              (0x3UL << OPAMP_CSR_VMSEL_Pos)        /*!< 0x00000300 */
15157  #define OPAMP_CSR_VMSEL                  OPAMP_CSR_VMSEL_Msk                   /*!< Inverting input selection */
15158  #define OPAMP_CSR_VMSEL_0                (0x1UL << OPAMP_CSR_VMSEL_Pos)        /*!< 0x00000100 */
15159  #define OPAMP_CSR_VMSEL_1                (0x2UL << OPAMP_CSR_VMSEL_Pos)        /*!< 0x00000200 */
15160  
15161  #define OPAMP_CSR_VPSEL_Pos              (10U)
15162  #define OPAMP_CSR_VPSEL_Msk              (0x1UL << OPAMP_CSR_VPSEL_Pos)        /*!< 0x00000400 */
15163  #define OPAMP_CSR_VPSEL                  OPAMP_CSR_VPSEL_Msk                   /*!< Non inverted input selection */
15164  #define OPAMP_CSR_CALON_Pos              (12U)
15165  #define OPAMP_CSR_CALON_Msk              (0x1UL << OPAMP_CSR_CALON_Pos)        /*!< 0x00001000 */
15166  #define OPAMP_CSR_CALON                  OPAMP_CSR_CALON_Msk                   /*!< Calibration mode enable */
15167  #define OPAMP_CSR_CALSEL_Pos             (13U)
15168  #define OPAMP_CSR_CALSEL_Msk             (0x1UL << OPAMP_CSR_CALSEL_Pos)       /*!< 0x00002000 */
15169  #define OPAMP_CSR_CALSEL                 OPAMP_CSR_CALSEL_Msk                  /*!< Calibration selection */
15170  #define OPAMP_CSR_USERTRIM_Pos           (14U)
15171  #define OPAMP_CSR_USERTRIM_Msk           (0x1UL << OPAMP_CSR_USERTRIM_Pos)     /*!< 0x00004000 */
15172  #define OPAMP_CSR_USERTRIM               OPAMP_CSR_USERTRIM_Msk                /*!< User trimming enable */
15173  #define OPAMP_CSR_CALOUT_Pos             (15U)
15174  #define OPAMP_CSR_CALOUT_Msk             (0x1UL << OPAMP_CSR_CALOUT_Pos)       /*!< 0x00008000 */
15175  #define OPAMP_CSR_CALOUT                 OPAMP_CSR_CALOUT_Msk                  /*!< Operational amplifier1 calibration output */
15176  
15177  /*********************  Bit definition for OPAMP1_CSR register  ***************/
15178  #define OPAMP1_CSR_OPAEN_Pos              (0U)
15179  #define OPAMP1_CSR_OPAEN_Msk              (0x1UL << OPAMP1_CSR_OPAEN_Pos)      /*!< 0x00000001 */
15180  #define OPAMP1_CSR_OPAEN                  OPAMP1_CSR_OPAEN_Msk                 /*!< Operational amplifier1 Enable */
15181  #define OPAMP1_CSR_OPALPM_Pos             (1U)
15182  #define OPAMP1_CSR_OPALPM_Msk             (0x1UL << OPAMP1_CSR_OPALPM_Pos)     /*!< 0x00000002 */
15183  #define OPAMP1_CSR_OPALPM                 OPAMP1_CSR_OPALPM_Msk                /*!< Operational amplifier1 Low Power Mode */
15184  
15185  #define OPAMP1_CSR_OPAMODE_Pos            (2U)
15186  #define OPAMP1_CSR_OPAMODE_Msk            (0x3UL << OPAMP1_CSR_OPAMODE_Pos)    /*!< 0x0000000C */
15187  #define OPAMP1_CSR_OPAMODE                OPAMP1_CSR_OPAMODE_Msk               /*!< Operational amplifier1 PGA mode */
15188  #define OPAMP1_CSR_OPAMODE_0              (0x1UL << OPAMP1_CSR_OPAMODE_Pos)    /*!< 0x00000004 */
15189  #define OPAMP1_CSR_OPAMODE_1              (0x2UL << OPAMP1_CSR_OPAMODE_Pos)    /*!< 0x00000008 */
15190  
15191  #define OPAMP1_CSR_PGAGAIN_Pos            (4U)
15192  #define OPAMP1_CSR_PGAGAIN_Msk            (0x3UL << OPAMP1_CSR_PGAGAIN_Pos)    /*!< 0x00000030 */
15193  #define OPAMP1_CSR_PGAGAIN                OPAMP1_CSR_PGAGAIN_Msk               /*!< Operational amplifier1 Programmable amplifier gain value */
15194  #define OPAMP1_CSR_PGAGAIN_0              (0x1UL << OPAMP1_CSR_PGAGAIN_Pos)    /*!< 0x00000010 */
15195  #define OPAMP1_CSR_PGAGAIN_1              (0x2UL << OPAMP1_CSR_PGAGAIN_Pos)    /*!< 0x00000020 */
15196  
15197  #define OPAMP1_CSR_VMSEL_Pos              (8U)
15198  #define OPAMP1_CSR_VMSEL_Msk              (0x3UL << OPAMP1_CSR_VMSEL_Pos)      /*!< 0x00000300 */
15199  #define OPAMP1_CSR_VMSEL                  OPAMP1_CSR_VMSEL_Msk                 /*!< Inverting input selection */
15200  #define OPAMP1_CSR_VMSEL_0                (0x1UL << OPAMP1_CSR_VMSEL_Pos)      /*!< 0x00000100 */
15201  #define OPAMP1_CSR_VMSEL_1                (0x2UL << OPAMP1_CSR_VMSEL_Pos)      /*!< 0x00000200 */
15202  
15203  #define OPAMP1_CSR_VPSEL_Pos              (10U)
15204  #define OPAMP1_CSR_VPSEL_Msk              (0x1UL << OPAMP1_CSR_VPSEL_Pos)      /*!< 0x00000400 */
15205  #define OPAMP1_CSR_VPSEL                  OPAMP1_CSR_VPSEL_Msk                 /*!< Non inverted input selection */
15206  #define OPAMP1_CSR_CALON_Pos              (12U)
15207  #define OPAMP1_CSR_CALON_Msk              (0x1UL << OPAMP1_CSR_CALON_Pos)      /*!< 0x00001000 */
15208  #define OPAMP1_CSR_CALON                  OPAMP1_CSR_CALON_Msk                 /*!< Calibration mode enable */
15209  #define OPAMP1_CSR_CALSEL_Pos             (13U)
15210  #define OPAMP1_CSR_CALSEL_Msk             (0x1UL << OPAMP1_CSR_CALSEL_Pos)     /*!< 0x00002000 */
15211  #define OPAMP1_CSR_CALSEL                 OPAMP1_CSR_CALSEL_Msk                /*!< Calibration selection */
15212  #define OPAMP1_CSR_USERTRIM_Pos           (14U)
15213  #define OPAMP1_CSR_USERTRIM_Msk           (0x1UL << OPAMP1_CSR_USERTRIM_Pos)   /*!< 0x00004000 */
15214  #define OPAMP1_CSR_USERTRIM               OPAMP1_CSR_USERTRIM_Msk              /*!< User trimming enable */
15215  #define OPAMP1_CSR_CALOUT_Pos             (15U)
15216  #define OPAMP1_CSR_CALOUT_Msk             (0x1UL << OPAMP1_CSR_CALOUT_Pos)     /*!< 0x00008000 */
15217  #define OPAMP1_CSR_CALOUT                 OPAMP1_CSR_CALOUT_Msk                /*!< Operational amplifier1 calibration output */
15218  
15219  #define OPAMP1_CSR_OPARANGE_Pos           (31U)
15220  #define OPAMP1_CSR_OPARANGE_Msk           (0x1UL << OPAMP1_CSR_OPARANGE_Pos)   /*!< 0x80000000 */
15221  #define OPAMP1_CSR_OPARANGE               OPAMP1_CSR_OPARANGE_Msk              /*!< Common to several OPAMP instances: Operational amplifier voltage supply range. Bit intended to be used with OPAMP common instance (OPAMP_Common_TypeDef) */
15222  
15223  /*********************  Bit definition for OPAMP2_CSR register  ***************/
15224  #define OPAMP2_CSR_OPAEN_Pos              (0U)
15225  #define OPAMP2_CSR_OPAEN_Msk              (0x1UL << OPAMP2_CSR_OPAEN_Pos)      /*!< 0x00000001 */
15226  #define OPAMP2_CSR_OPAEN                  OPAMP2_CSR_OPAEN_Msk                 /*!< Operational amplifier2 Enable */
15227  #define OPAMP2_CSR_OPALPM_Pos             (1U)
15228  #define OPAMP2_CSR_OPALPM_Msk             (0x1UL << OPAMP2_CSR_OPALPM_Pos)     /*!< 0x00000002 */
15229  #define OPAMP2_CSR_OPALPM                 OPAMP2_CSR_OPALPM_Msk                /*!< Operational amplifier2 Low Power Mode */
15230  
15231  #define OPAMP2_CSR_OPAMODE_Pos            (2U)
15232  #define OPAMP2_CSR_OPAMODE_Msk            (0x3UL << OPAMP2_CSR_OPAMODE_Pos)    /*!< 0x0000000C */
15233  #define OPAMP2_CSR_OPAMODE                OPAMP2_CSR_OPAMODE_Msk               /*!< Operational amplifier2 PGA mode */
15234  #define OPAMP2_CSR_OPAMODE_0              (0x1UL << OPAMP2_CSR_OPAMODE_Pos)    /*!< 0x00000004 */
15235  #define OPAMP2_CSR_OPAMODE_1              (0x2UL << OPAMP2_CSR_OPAMODE_Pos)    /*!< 0x00000008 */
15236  
15237  #define OPAMP2_CSR_PGAGAIN_Pos            (4U)
15238  #define OPAMP2_CSR_PGAGAIN_Msk            (0x3UL << OPAMP2_CSR_PGAGAIN_Pos)    /*!< 0x00000030 */
15239  #define OPAMP2_CSR_PGAGAIN                OPAMP2_CSR_PGAGAIN_Msk               /*!< Operational amplifier2 Programmable amplifier gain value */
15240  #define OPAMP2_CSR_PGAGAIN_0              (0x1UL << OPAMP2_CSR_PGAGAIN_Pos)    /*!< 0x00000010 */
15241  #define OPAMP2_CSR_PGAGAIN_1              (0x2UL << OPAMP2_CSR_PGAGAIN_Pos)    /*!< 0x00000020 */
15242  
15243  #define OPAMP2_CSR_VMSEL_Pos              (8U)
15244  #define OPAMP2_CSR_VMSEL_Msk              (0x3UL << OPAMP2_CSR_VMSEL_Pos)      /*!< 0x00000300 */
15245  #define OPAMP2_CSR_VMSEL                  OPAMP2_CSR_VMSEL_Msk                 /*!< Inverting input selection */
15246  #define OPAMP2_CSR_VMSEL_0                (0x1UL << OPAMP2_CSR_VMSEL_Pos)      /*!< 0x00000100 */
15247  #define OPAMP2_CSR_VMSEL_1                (0x2UL << OPAMP2_CSR_VMSEL_Pos)      /*!< 0x00000200 */
15248  
15249  #define OPAMP2_CSR_VPSEL_Pos              (10U)
15250  #define OPAMP2_CSR_VPSEL_Msk              (0x1UL << OPAMP2_CSR_VPSEL_Pos)      /*!< 0x00000400 */
15251  #define OPAMP2_CSR_VPSEL                  OPAMP2_CSR_VPSEL_Msk                 /*!< Non inverted input selection */
15252  #define OPAMP2_CSR_CALON_Pos              (12U)
15253  #define OPAMP2_CSR_CALON_Msk              (0x1UL << OPAMP2_CSR_CALON_Pos)      /*!< 0x00001000 */
15254  #define OPAMP2_CSR_CALON                  OPAMP2_CSR_CALON_Msk                 /*!< Calibration mode enable */
15255  #define OPAMP2_CSR_CALSEL_Pos             (13U)
15256  #define OPAMP2_CSR_CALSEL_Msk             (0x1UL << OPAMP2_CSR_CALSEL_Pos)     /*!< 0x00002000 */
15257  #define OPAMP2_CSR_CALSEL                 OPAMP2_CSR_CALSEL_Msk                /*!< Calibration selection */
15258  #define OPAMP2_CSR_USERTRIM_Pos           (14U)
15259  #define OPAMP2_CSR_USERTRIM_Msk           (0x1UL << OPAMP2_CSR_USERTRIM_Pos)   /*!< 0x00004000 */
15260  #define OPAMP2_CSR_USERTRIM               OPAMP2_CSR_USERTRIM_Msk              /*!< User trimming enable */
15261  #define OPAMP2_CSR_CALOUT_Pos             (15U)
15262  #define OPAMP2_CSR_CALOUT_Msk             (0x1UL << OPAMP2_CSR_CALOUT_Pos)     /*!< 0x00008000 */
15263  #define OPAMP2_CSR_CALOUT                 OPAMP2_CSR_CALOUT_Msk                /*!< Operational amplifier2 calibration output */
15264  
15265  /*******************  Bit definition for OPAMP_OTR register  ******************/
15266  #define OPAMP_OTR_TRIMOFFSETN_Pos        (0U)
15267  #define OPAMP_OTR_TRIMOFFSETN_Msk        (0x1FUL << OPAMP_OTR_TRIMOFFSETN_Pos) /*!< 0x0000001F */
15268  #define OPAMP_OTR_TRIMOFFSETN            OPAMP_OTR_TRIMOFFSETN_Msk             /*!< Trim for NMOS differential pairs */
15269  #define OPAMP_OTR_TRIMOFFSETP_Pos        (8U)
15270  #define OPAMP_OTR_TRIMOFFSETP_Msk        (0x1FUL << OPAMP_OTR_TRIMOFFSETP_Pos) /*!< 0x00001F00 */
15271  #define OPAMP_OTR_TRIMOFFSETP            OPAMP_OTR_TRIMOFFSETP_Msk             /*!< Trim for PMOS differential pairs */
15272  
15273  /*******************  Bit definition for OPAMP1_OTR register  ******************/
15274  #define OPAMP1_OTR_TRIMOFFSETN_Pos        (0U)
15275  #define OPAMP1_OTR_TRIMOFFSETN_Msk        (0x1FUL << OPAMP1_OTR_TRIMOFFSETN_Pos) /*!< 0x0000001F */
15276  #define OPAMP1_OTR_TRIMOFFSETN            OPAMP1_OTR_TRIMOFFSETN_Msk           /*!< Trim for NMOS differential pairs */
15277  #define OPAMP1_OTR_TRIMOFFSETP_Pos        (8U)
15278  #define OPAMP1_OTR_TRIMOFFSETP_Msk        (0x1FUL << OPAMP1_OTR_TRIMOFFSETP_Pos) /*!< 0x00001F00 */
15279  #define OPAMP1_OTR_TRIMOFFSETP            OPAMP1_OTR_TRIMOFFSETP_Msk           /*!< Trim for PMOS differential pairs */
15280  
15281  /*******************  Bit definition for OPAMP2_OTR register  ******************/
15282  #define OPAMP2_OTR_TRIMOFFSETN_Pos        (0U)
15283  #define OPAMP2_OTR_TRIMOFFSETN_Msk        (0x1FUL << OPAMP2_OTR_TRIMOFFSETN_Pos) /*!< 0x0000001F */
15284  #define OPAMP2_OTR_TRIMOFFSETN            OPAMP2_OTR_TRIMOFFSETN_Msk           /*!< Trim for NMOS differential pairs */
15285  #define OPAMP2_OTR_TRIMOFFSETP_Pos        (8U)
15286  #define OPAMP2_OTR_TRIMOFFSETP_Msk        (0x1FUL << OPAMP2_OTR_TRIMOFFSETP_Pos) /*!< 0x00001F00 */
15287  #define OPAMP2_OTR_TRIMOFFSETP            OPAMP2_OTR_TRIMOFFSETP_Msk           /*!< Trim for PMOS differential pairs */
15288  
15289  /*******************  Bit definition for OPAMP_LPOTR register  ****************/
15290  #define OPAMP_LPOTR_TRIMLPOFFSETN_Pos    (0U)
15291  #define OPAMP_LPOTR_TRIMLPOFFSETN_Msk    (0x1FUL << OPAMP_LPOTR_TRIMLPOFFSETN_Pos) /*!< 0x0000001F */
15292  #define OPAMP_LPOTR_TRIMLPOFFSETN        OPAMP_LPOTR_TRIMLPOFFSETN_Msk         /*!< Trim for NMOS differential pairs */
15293  #define OPAMP_LPOTR_TRIMLPOFFSETP_Pos    (8U)
15294  #define OPAMP_LPOTR_TRIMLPOFFSETP_Msk    (0x1FUL << OPAMP_LPOTR_TRIMLPOFFSETP_Pos) /*!< 0x00001F00 */
15295  #define OPAMP_LPOTR_TRIMLPOFFSETP        OPAMP_LPOTR_TRIMLPOFFSETP_Msk         /*!< Trim for PMOS differential pairs */
15296  
15297  /*******************  Bit definition for OPAMP1_LPOTR register  ****************/
15298  #define OPAMP1_LPOTR_TRIMLPOFFSETN_Pos    (0U)
15299  #define OPAMP1_LPOTR_TRIMLPOFFSETN_Msk    (0x1FUL << OPAMP1_LPOTR_TRIMLPOFFSETN_Pos) /*!< 0x0000001F */
15300  #define OPAMP1_LPOTR_TRIMLPOFFSETN        OPAMP1_LPOTR_TRIMLPOFFSETN_Msk       /*!< Trim for NMOS differential pairs */
15301  #define OPAMP1_LPOTR_TRIMLPOFFSETP_Pos    (8U)
15302  #define OPAMP1_LPOTR_TRIMLPOFFSETP_Msk    (0x1FUL << OPAMP1_LPOTR_TRIMLPOFFSETP_Pos) /*!< 0x00001F00 */
15303  #define OPAMP1_LPOTR_TRIMLPOFFSETP        OPAMP1_LPOTR_TRIMLPOFFSETP_Msk       /*!< Trim for PMOS differential pairs */
15304  
15305  /*******************  Bit definition for OPAMP2_LPOTR register  ****************/
15306  #define OPAMP2_LPOTR_TRIMLPOFFSETN_Pos    (0U)
15307  #define OPAMP2_LPOTR_TRIMLPOFFSETN_Msk    (0x1FUL << OPAMP2_LPOTR_TRIMLPOFFSETN_Pos) /*!< 0x0000001F */
15308  #define OPAMP2_LPOTR_TRIMLPOFFSETN        OPAMP2_LPOTR_TRIMLPOFFSETN_Msk       /*!< Trim for NMOS differential pairs */
15309  #define OPAMP2_LPOTR_TRIMLPOFFSETP_Pos    (8U)
15310  #define OPAMP2_LPOTR_TRIMLPOFFSETP_Msk    (0x1FUL << OPAMP2_LPOTR_TRIMLPOFFSETP_Pos) /*!< 0x00001F00 */
15311  #define OPAMP2_LPOTR_TRIMLPOFFSETP        OPAMP2_LPOTR_TRIMLPOFFSETP_Msk       /*!< Trim for PMOS differential pairs */
15312  
15313  /******************************************************************************/
15314  /*                                                                            */
15315  /*                          Touch Sensing Controller (TSC)                    */
15316  /*                                                                            */
15317  /******************************************************************************/
15318  /*******************  Bit definition for TSC_CR register  *********************/
15319  #define TSC_CR_TSCE_Pos          (0U)
15320  #define TSC_CR_TSCE_Msk          (0x1UL << TSC_CR_TSCE_Pos)                    /*!< 0x00000001 */
15321  #define TSC_CR_TSCE              TSC_CR_TSCE_Msk                               /*!<Touch sensing controller enable */
15322  #define TSC_CR_START_Pos         (1U)
15323  #define TSC_CR_START_Msk         (0x1UL << TSC_CR_START_Pos)                   /*!< 0x00000002 */
15324  #define TSC_CR_START             TSC_CR_START_Msk                              /*!<Start acquisition */
15325  #define TSC_CR_AM_Pos            (2U)
15326  #define TSC_CR_AM_Msk            (0x1UL << TSC_CR_AM_Pos)                      /*!< 0x00000004 */
15327  #define TSC_CR_AM                TSC_CR_AM_Msk                                 /*!<Acquisition mode */
15328  #define TSC_CR_SYNCPOL_Pos       (3U)
15329  #define TSC_CR_SYNCPOL_Msk       (0x1UL << TSC_CR_SYNCPOL_Pos)                 /*!< 0x00000008 */
15330  #define TSC_CR_SYNCPOL           TSC_CR_SYNCPOL_Msk                            /*!<Synchronization pin polarity */
15331  #define TSC_CR_IODEF_Pos         (4U)
15332  #define TSC_CR_IODEF_Msk         (0x1UL << TSC_CR_IODEF_Pos)                   /*!< 0x00000010 */
15333  #define TSC_CR_IODEF             TSC_CR_IODEF_Msk                              /*!<IO default mode */
15334  
15335  #define TSC_CR_MCV_Pos           (5U)
15336  #define TSC_CR_MCV_Msk           (0x7UL << TSC_CR_MCV_Pos)                     /*!< 0x000000E0 */
15337  #define TSC_CR_MCV               TSC_CR_MCV_Msk                                /*!<MCV[2:0] bits (Max Count Value) */
15338  #define TSC_CR_MCV_0             (0x1UL << TSC_CR_MCV_Pos)                     /*!< 0x00000020 */
15339  #define TSC_CR_MCV_1             (0x2UL << TSC_CR_MCV_Pos)                     /*!< 0x00000040 */
15340  #define TSC_CR_MCV_2             (0x4UL << TSC_CR_MCV_Pos)                     /*!< 0x00000080 */
15341  
15342  #define TSC_CR_PGPSC_Pos         (12U)
15343  #define TSC_CR_PGPSC_Msk         (0x7UL << TSC_CR_PGPSC_Pos)                   /*!< 0x00007000 */
15344  #define TSC_CR_PGPSC             TSC_CR_PGPSC_Msk                              /*!<PGPSC[2:0] bits (Pulse Generator Prescaler) */
15345  #define TSC_CR_PGPSC_0           (0x1UL << TSC_CR_PGPSC_Pos)                   /*!< 0x00001000 */
15346  #define TSC_CR_PGPSC_1           (0x2UL << TSC_CR_PGPSC_Pos)                   /*!< 0x00002000 */
15347  #define TSC_CR_PGPSC_2           (0x4UL << TSC_CR_PGPSC_Pos)                   /*!< 0x00004000 */
15348  
15349  #define TSC_CR_SSPSC_Pos         (15U)
15350  #define TSC_CR_SSPSC_Msk         (0x1UL << TSC_CR_SSPSC_Pos)                   /*!< 0x00008000 */
15351  #define TSC_CR_SSPSC             TSC_CR_SSPSC_Msk                              /*!<Spread Spectrum Prescaler */
15352  #define TSC_CR_SSE_Pos           (16U)
15353  #define TSC_CR_SSE_Msk           (0x1UL << TSC_CR_SSE_Pos)                     /*!< 0x00010000 */
15354  #define TSC_CR_SSE               TSC_CR_SSE_Msk                                /*!<Spread Spectrum Enable */
15355  
15356  #define TSC_CR_SSD_Pos           (17U)
15357  #define TSC_CR_SSD_Msk           (0x7FUL << TSC_CR_SSD_Pos)                    /*!< 0x00FE0000 */
15358  #define TSC_CR_SSD               TSC_CR_SSD_Msk                                /*!<SSD[6:0] bits (Spread Spectrum Deviation) */
15359  #define TSC_CR_SSD_0             (0x01UL << TSC_CR_SSD_Pos)                    /*!< 0x00020000 */
15360  #define TSC_CR_SSD_1             (0x02UL << TSC_CR_SSD_Pos)                    /*!< 0x00040000 */
15361  #define TSC_CR_SSD_2             (0x04UL << TSC_CR_SSD_Pos)                    /*!< 0x00080000 */
15362  #define TSC_CR_SSD_3             (0x08UL << TSC_CR_SSD_Pos)                    /*!< 0x00100000 */
15363  #define TSC_CR_SSD_4             (0x10UL << TSC_CR_SSD_Pos)                    /*!< 0x00200000 */
15364  #define TSC_CR_SSD_5             (0x20UL << TSC_CR_SSD_Pos)                    /*!< 0x00400000 */
15365  #define TSC_CR_SSD_6             (0x40UL << TSC_CR_SSD_Pos)                    /*!< 0x00800000 */
15366  
15367  #define TSC_CR_CTPL_Pos          (24U)
15368  #define TSC_CR_CTPL_Msk          (0xFUL << TSC_CR_CTPL_Pos)                    /*!< 0x0F000000 */
15369  #define TSC_CR_CTPL              TSC_CR_CTPL_Msk                               /*!<CTPL[3:0] bits (Charge Transfer pulse low) */
15370  #define TSC_CR_CTPL_0            (0x1UL << TSC_CR_CTPL_Pos)                    /*!< 0x01000000 */
15371  #define TSC_CR_CTPL_1            (0x2UL << TSC_CR_CTPL_Pos)                    /*!< 0x02000000 */
15372  #define TSC_CR_CTPL_2            (0x4UL << TSC_CR_CTPL_Pos)                    /*!< 0x04000000 */
15373  #define TSC_CR_CTPL_3            (0x8UL << TSC_CR_CTPL_Pos)                    /*!< 0x08000000 */
15374  
15375  #define TSC_CR_CTPH_Pos          (28U)
15376  #define TSC_CR_CTPH_Msk          (0xFUL << TSC_CR_CTPH_Pos)                    /*!< 0xF0000000 */
15377  #define TSC_CR_CTPH              TSC_CR_CTPH_Msk                               /*!<CTPH[3:0] bits (Charge Transfer pulse high) */
15378  #define TSC_CR_CTPH_0            (0x1UL << TSC_CR_CTPH_Pos)                    /*!< 0x10000000 */
15379  #define TSC_CR_CTPH_1            (0x2UL << TSC_CR_CTPH_Pos)                    /*!< 0x20000000 */
15380  #define TSC_CR_CTPH_2            (0x4UL << TSC_CR_CTPH_Pos)                    /*!< 0x40000000 */
15381  #define TSC_CR_CTPH_3            (0x8UL << TSC_CR_CTPH_Pos)                    /*!< 0x80000000 */
15382  
15383  /*******************  Bit definition for TSC_IER register  ********************/
15384  #define TSC_IER_EOAIE_Pos        (0U)
15385  #define TSC_IER_EOAIE_Msk        (0x1UL << TSC_IER_EOAIE_Pos)                  /*!< 0x00000001 */
15386  #define TSC_IER_EOAIE            TSC_IER_EOAIE_Msk                             /*!<End of acquisition interrupt enable */
15387  #define TSC_IER_MCEIE_Pos        (1U)
15388  #define TSC_IER_MCEIE_Msk        (0x1UL << TSC_IER_MCEIE_Pos)                  /*!< 0x00000002 */
15389  #define TSC_IER_MCEIE            TSC_IER_MCEIE_Msk                             /*!<Max count error interrupt enable */
15390  
15391  /*******************  Bit definition for TSC_ICR register  ********************/
15392  #define TSC_ICR_EOAIC_Pos        (0U)
15393  #define TSC_ICR_EOAIC_Msk        (0x1UL << TSC_ICR_EOAIC_Pos)                  /*!< 0x00000001 */
15394  #define TSC_ICR_EOAIC            TSC_ICR_EOAIC_Msk                             /*!<End of acquisition interrupt clear */
15395  #define TSC_ICR_MCEIC_Pos        (1U)
15396  #define TSC_ICR_MCEIC_Msk        (0x1UL << TSC_ICR_MCEIC_Pos)                  /*!< 0x00000002 */
15397  #define TSC_ICR_MCEIC            TSC_ICR_MCEIC_Msk                             /*!<Max count error interrupt clear */
15398  
15399  /*******************  Bit definition for TSC_ISR register  ********************/
15400  #define TSC_ISR_EOAF_Pos         (0U)
15401  #define TSC_ISR_EOAF_Msk         (0x1UL << TSC_ISR_EOAF_Pos)                   /*!< 0x00000001 */
15402  #define TSC_ISR_EOAF             TSC_ISR_EOAF_Msk                              /*!<End of acquisition flag */
15403  #define TSC_ISR_MCEF_Pos         (1U)
15404  #define TSC_ISR_MCEF_Msk         (0x1UL << TSC_ISR_MCEF_Pos)                   /*!< 0x00000002 */
15405  #define TSC_ISR_MCEF             TSC_ISR_MCEF_Msk                              /*!<Max count error flag */
15406  
15407  /*******************  Bit definition for TSC_IOHCR register  ******************/
15408  #define TSC_IOHCR_G1_IO1_Pos     (0U)
15409  #define TSC_IOHCR_G1_IO1_Msk     (0x1UL << TSC_IOHCR_G1_IO1_Pos)               /*!< 0x00000001 */
15410  #define TSC_IOHCR_G1_IO1         TSC_IOHCR_G1_IO1_Msk                          /*!<GROUP1_IO1 schmitt trigger hysteresis mode */
15411  #define TSC_IOHCR_G1_IO2_Pos     (1U)
15412  #define TSC_IOHCR_G1_IO2_Msk     (0x1UL << TSC_IOHCR_G1_IO2_Pos)               /*!< 0x00000002 */
15413  #define TSC_IOHCR_G1_IO2         TSC_IOHCR_G1_IO2_Msk                          /*!<GROUP1_IO2 schmitt trigger hysteresis mode */
15414  #define TSC_IOHCR_G1_IO3_Pos     (2U)
15415  #define TSC_IOHCR_G1_IO3_Msk     (0x1UL << TSC_IOHCR_G1_IO3_Pos)               /*!< 0x00000004 */
15416  #define TSC_IOHCR_G1_IO3         TSC_IOHCR_G1_IO3_Msk                          /*!<GROUP1_IO3 schmitt trigger hysteresis mode */
15417  #define TSC_IOHCR_G1_IO4_Pos     (3U)
15418  #define TSC_IOHCR_G1_IO4_Msk     (0x1UL << TSC_IOHCR_G1_IO4_Pos)               /*!< 0x00000008 */
15419  #define TSC_IOHCR_G1_IO4         TSC_IOHCR_G1_IO4_Msk                          /*!<GROUP1_IO4 schmitt trigger hysteresis mode */
15420  #define TSC_IOHCR_G2_IO1_Pos     (4U)
15421  #define TSC_IOHCR_G2_IO1_Msk     (0x1UL << TSC_IOHCR_G2_IO1_Pos)               /*!< 0x00000010 */
15422  #define TSC_IOHCR_G2_IO1         TSC_IOHCR_G2_IO1_Msk                          /*!<GROUP2_IO1 schmitt trigger hysteresis mode */
15423  #define TSC_IOHCR_G2_IO2_Pos     (5U)
15424  #define TSC_IOHCR_G2_IO2_Msk     (0x1UL << TSC_IOHCR_G2_IO2_Pos)               /*!< 0x00000020 */
15425  #define TSC_IOHCR_G2_IO2         TSC_IOHCR_G2_IO2_Msk                          /*!<GROUP2_IO2 schmitt trigger hysteresis mode */
15426  #define TSC_IOHCR_G2_IO3_Pos     (6U)
15427  #define TSC_IOHCR_G2_IO3_Msk     (0x1UL << TSC_IOHCR_G2_IO3_Pos)               /*!< 0x00000040 */
15428  #define TSC_IOHCR_G2_IO3         TSC_IOHCR_G2_IO3_Msk                          /*!<GROUP2_IO3 schmitt trigger hysteresis mode */
15429  #define TSC_IOHCR_G2_IO4_Pos     (7U)
15430  #define TSC_IOHCR_G2_IO4_Msk     (0x1UL << TSC_IOHCR_G2_IO4_Pos)               /*!< 0x00000080 */
15431  #define TSC_IOHCR_G2_IO4         TSC_IOHCR_G2_IO4_Msk                          /*!<GROUP2_IO4 schmitt trigger hysteresis mode */
15432  #define TSC_IOHCR_G3_IO1_Pos     (8U)
15433  #define TSC_IOHCR_G3_IO1_Msk     (0x1UL << TSC_IOHCR_G3_IO1_Pos)               /*!< 0x00000100 */
15434  #define TSC_IOHCR_G3_IO1         TSC_IOHCR_G3_IO1_Msk                          /*!<GROUP3_IO1 schmitt trigger hysteresis mode */
15435  #define TSC_IOHCR_G3_IO2_Pos     (9U)
15436  #define TSC_IOHCR_G3_IO2_Msk     (0x1UL << TSC_IOHCR_G3_IO2_Pos)               /*!< 0x00000200 */
15437  #define TSC_IOHCR_G3_IO2         TSC_IOHCR_G3_IO2_Msk                          /*!<GROUP3_IO2 schmitt trigger hysteresis mode */
15438  #define TSC_IOHCR_G3_IO3_Pos     (10U)
15439  #define TSC_IOHCR_G3_IO3_Msk     (0x1UL << TSC_IOHCR_G3_IO3_Pos)               /*!< 0x00000400 */
15440  #define TSC_IOHCR_G3_IO3         TSC_IOHCR_G3_IO3_Msk                          /*!<GROUP3_IO3 schmitt trigger hysteresis mode */
15441  #define TSC_IOHCR_G3_IO4_Pos     (11U)
15442  #define TSC_IOHCR_G3_IO4_Msk     (0x1UL << TSC_IOHCR_G3_IO4_Pos)               /*!< 0x00000800 */
15443  #define TSC_IOHCR_G3_IO4         TSC_IOHCR_G3_IO4_Msk                          /*!<GROUP3_IO4 schmitt trigger hysteresis mode */
15444  #define TSC_IOHCR_G4_IO1_Pos     (12U)
15445  #define TSC_IOHCR_G4_IO1_Msk     (0x1UL << TSC_IOHCR_G4_IO1_Pos)               /*!< 0x00001000 */
15446  #define TSC_IOHCR_G4_IO1         TSC_IOHCR_G4_IO1_Msk                          /*!<GROUP4_IO1 schmitt trigger hysteresis mode */
15447  #define TSC_IOHCR_G4_IO2_Pos     (13U)
15448  #define TSC_IOHCR_G4_IO2_Msk     (0x1UL << TSC_IOHCR_G4_IO2_Pos)               /*!< 0x00002000 */
15449  #define TSC_IOHCR_G4_IO2         TSC_IOHCR_G4_IO2_Msk                          /*!<GROUP4_IO2 schmitt trigger hysteresis mode */
15450  #define TSC_IOHCR_G4_IO3_Pos     (14U)
15451  #define TSC_IOHCR_G4_IO3_Msk     (0x1UL << TSC_IOHCR_G4_IO3_Pos)               /*!< 0x00004000 */
15452  #define TSC_IOHCR_G4_IO3         TSC_IOHCR_G4_IO3_Msk                          /*!<GROUP4_IO3 schmitt trigger hysteresis mode */
15453  #define TSC_IOHCR_G4_IO4_Pos     (15U)
15454  #define TSC_IOHCR_G4_IO4_Msk     (0x1UL << TSC_IOHCR_G4_IO4_Pos)               /*!< 0x00008000 */
15455  #define TSC_IOHCR_G4_IO4         TSC_IOHCR_G4_IO4_Msk                          /*!<GROUP4_IO4 schmitt trigger hysteresis mode */
15456  #define TSC_IOHCR_G5_IO1_Pos     (16U)
15457  #define TSC_IOHCR_G5_IO1_Msk     (0x1UL << TSC_IOHCR_G5_IO1_Pos)               /*!< 0x00010000 */
15458  #define TSC_IOHCR_G5_IO1         TSC_IOHCR_G5_IO1_Msk                          /*!<GROUP5_IO1 schmitt trigger hysteresis mode */
15459  #define TSC_IOHCR_G5_IO2_Pos     (17U)
15460  #define TSC_IOHCR_G5_IO2_Msk     (0x1UL << TSC_IOHCR_G5_IO2_Pos)               /*!< 0x00020000 */
15461  #define TSC_IOHCR_G5_IO2         TSC_IOHCR_G5_IO2_Msk                          /*!<GROUP5_IO2 schmitt trigger hysteresis mode */
15462  #define TSC_IOHCR_G5_IO3_Pos     (18U)
15463  #define TSC_IOHCR_G5_IO3_Msk     (0x1UL << TSC_IOHCR_G5_IO3_Pos)               /*!< 0x00040000 */
15464  #define TSC_IOHCR_G5_IO3         TSC_IOHCR_G5_IO3_Msk                          /*!<GROUP5_IO3 schmitt trigger hysteresis mode */
15465  #define TSC_IOHCR_G5_IO4_Pos     (19U)
15466  #define TSC_IOHCR_G5_IO4_Msk     (0x1UL << TSC_IOHCR_G5_IO4_Pos)               /*!< 0x00080000 */
15467  #define TSC_IOHCR_G5_IO4         TSC_IOHCR_G5_IO4_Msk                          /*!<GROUP5_IO4 schmitt trigger hysteresis mode */
15468  #define TSC_IOHCR_G6_IO1_Pos     (20U)
15469  #define TSC_IOHCR_G6_IO1_Msk     (0x1UL << TSC_IOHCR_G6_IO1_Pos)               /*!< 0x00100000 */
15470  #define TSC_IOHCR_G6_IO1         TSC_IOHCR_G6_IO1_Msk                          /*!<GROUP6_IO1 schmitt trigger hysteresis mode */
15471  #define TSC_IOHCR_G6_IO2_Pos     (21U)
15472  #define TSC_IOHCR_G6_IO2_Msk     (0x1UL << TSC_IOHCR_G6_IO2_Pos)               /*!< 0x00200000 */
15473  #define TSC_IOHCR_G6_IO2         TSC_IOHCR_G6_IO2_Msk                          /*!<GROUP6_IO2 schmitt trigger hysteresis mode */
15474  #define TSC_IOHCR_G6_IO3_Pos     (22U)
15475  #define TSC_IOHCR_G6_IO3_Msk     (0x1UL << TSC_IOHCR_G6_IO3_Pos)               /*!< 0x00400000 */
15476  #define TSC_IOHCR_G6_IO3         TSC_IOHCR_G6_IO3_Msk                          /*!<GROUP6_IO3 schmitt trigger hysteresis mode */
15477  #define TSC_IOHCR_G6_IO4_Pos     (23U)
15478  #define TSC_IOHCR_G6_IO4_Msk     (0x1UL << TSC_IOHCR_G6_IO4_Pos)               /*!< 0x00800000 */
15479  #define TSC_IOHCR_G6_IO4         TSC_IOHCR_G6_IO4_Msk                          /*!<GROUP6_IO4 schmitt trigger hysteresis mode */
15480  #define TSC_IOHCR_G7_IO1_Pos     (24U)
15481  #define TSC_IOHCR_G7_IO1_Msk     (0x1UL << TSC_IOHCR_G7_IO1_Pos)               /*!< 0x01000000 */
15482  #define TSC_IOHCR_G7_IO1         TSC_IOHCR_G7_IO1_Msk                          /*!<GROUP7_IO1 schmitt trigger hysteresis mode */
15483  #define TSC_IOHCR_G7_IO2_Pos     (25U)
15484  #define TSC_IOHCR_G7_IO2_Msk     (0x1UL << TSC_IOHCR_G7_IO2_Pos)               /*!< 0x02000000 */
15485  #define TSC_IOHCR_G7_IO2         TSC_IOHCR_G7_IO2_Msk                          /*!<GROUP7_IO2 schmitt trigger hysteresis mode */
15486  #define TSC_IOHCR_G7_IO3_Pos     (26U)
15487  #define TSC_IOHCR_G7_IO3_Msk     (0x1UL << TSC_IOHCR_G7_IO3_Pos)               /*!< 0x04000000 */
15488  #define TSC_IOHCR_G7_IO3         TSC_IOHCR_G7_IO3_Msk                          /*!<GROUP7_IO3 schmitt trigger hysteresis mode */
15489  #define TSC_IOHCR_G7_IO4_Pos     (27U)
15490  #define TSC_IOHCR_G7_IO4_Msk     (0x1UL << TSC_IOHCR_G7_IO4_Pos)               /*!< 0x08000000 */
15491  #define TSC_IOHCR_G7_IO4         TSC_IOHCR_G7_IO4_Msk                          /*!<GROUP7_IO4 schmitt trigger hysteresis mode */
15492  #define TSC_IOHCR_G8_IO1_Pos     (28U)
15493  #define TSC_IOHCR_G8_IO1_Msk     (0x1UL << TSC_IOHCR_G8_IO1_Pos)               /*!< 0x10000000 */
15494  #define TSC_IOHCR_G8_IO1         TSC_IOHCR_G8_IO1_Msk                          /*!<GROUP8_IO1 schmitt trigger hysteresis mode */
15495  #define TSC_IOHCR_G8_IO2_Pos     (29U)
15496  #define TSC_IOHCR_G8_IO2_Msk     (0x1UL << TSC_IOHCR_G8_IO2_Pos)               /*!< 0x20000000 */
15497  #define TSC_IOHCR_G8_IO2         TSC_IOHCR_G8_IO2_Msk                          /*!<GROUP8_IO2 schmitt trigger hysteresis mode */
15498  #define TSC_IOHCR_G8_IO3_Pos     (30U)
15499  #define TSC_IOHCR_G8_IO3_Msk     (0x1UL << TSC_IOHCR_G8_IO3_Pos)               /*!< 0x40000000 */
15500  #define TSC_IOHCR_G8_IO3         TSC_IOHCR_G8_IO3_Msk                          /*!<GROUP8_IO3 schmitt trigger hysteresis mode */
15501  #define TSC_IOHCR_G8_IO4_Pos     (31U)
15502  #define TSC_IOHCR_G8_IO4_Msk     (0x1UL << TSC_IOHCR_G8_IO4_Pos)               /*!< 0x80000000 */
15503  #define TSC_IOHCR_G8_IO4         TSC_IOHCR_G8_IO4_Msk                          /*!<GROUP8_IO4 schmitt trigger hysteresis mode */
15504  
15505  /*******************  Bit definition for TSC_IOASCR register  *****************/
15506  #define TSC_IOASCR_G1_IO1_Pos    (0U)
15507  #define TSC_IOASCR_G1_IO1_Msk    (0x1UL << TSC_IOASCR_G1_IO1_Pos)              /*!< 0x00000001 */
15508  #define TSC_IOASCR_G1_IO1        TSC_IOASCR_G1_IO1_Msk                         /*!<GROUP1_IO1 analog switch enable */
15509  #define TSC_IOASCR_G1_IO2_Pos    (1U)
15510  #define TSC_IOASCR_G1_IO2_Msk    (0x1UL << TSC_IOASCR_G1_IO2_Pos)              /*!< 0x00000002 */
15511  #define TSC_IOASCR_G1_IO2        TSC_IOASCR_G1_IO2_Msk                         /*!<GROUP1_IO2 analog switch enable */
15512  #define TSC_IOASCR_G1_IO3_Pos    (2U)
15513  #define TSC_IOASCR_G1_IO3_Msk    (0x1UL << TSC_IOASCR_G1_IO3_Pos)              /*!< 0x00000004 */
15514  #define TSC_IOASCR_G1_IO3        TSC_IOASCR_G1_IO3_Msk                         /*!<GROUP1_IO3 analog switch enable */
15515  #define TSC_IOASCR_G1_IO4_Pos    (3U)
15516  #define TSC_IOASCR_G1_IO4_Msk    (0x1UL << TSC_IOASCR_G1_IO4_Pos)              /*!< 0x00000008 */
15517  #define TSC_IOASCR_G1_IO4        TSC_IOASCR_G1_IO4_Msk                         /*!<GROUP1_IO4 analog switch enable */
15518  #define TSC_IOASCR_G2_IO1_Pos    (4U)
15519  #define TSC_IOASCR_G2_IO1_Msk    (0x1UL << TSC_IOASCR_G2_IO1_Pos)              /*!< 0x00000010 */
15520  #define TSC_IOASCR_G2_IO1        TSC_IOASCR_G2_IO1_Msk                         /*!<GROUP2_IO1 analog switch enable */
15521  #define TSC_IOASCR_G2_IO2_Pos    (5U)
15522  #define TSC_IOASCR_G2_IO2_Msk    (0x1UL << TSC_IOASCR_G2_IO2_Pos)              /*!< 0x00000020 */
15523  #define TSC_IOASCR_G2_IO2        TSC_IOASCR_G2_IO2_Msk                         /*!<GROUP2_IO2 analog switch enable */
15524  #define TSC_IOASCR_G2_IO3_Pos    (6U)
15525  #define TSC_IOASCR_G2_IO3_Msk    (0x1UL << TSC_IOASCR_G2_IO3_Pos)              /*!< 0x00000040 */
15526  #define TSC_IOASCR_G2_IO3        TSC_IOASCR_G2_IO3_Msk                         /*!<GROUP2_IO3 analog switch enable */
15527  #define TSC_IOASCR_G2_IO4_Pos    (7U)
15528  #define TSC_IOASCR_G2_IO4_Msk    (0x1UL << TSC_IOASCR_G2_IO4_Pos)              /*!< 0x00000080 */
15529  #define TSC_IOASCR_G2_IO4        TSC_IOASCR_G2_IO4_Msk                         /*!<GROUP2_IO4 analog switch enable */
15530  #define TSC_IOASCR_G3_IO1_Pos    (8U)
15531  #define TSC_IOASCR_G3_IO1_Msk    (0x1UL << TSC_IOASCR_G3_IO1_Pos)              /*!< 0x00000100 */
15532  #define TSC_IOASCR_G3_IO1        TSC_IOASCR_G3_IO1_Msk                         /*!<GROUP3_IO1 analog switch enable */
15533  #define TSC_IOASCR_G3_IO2_Pos    (9U)
15534  #define TSC_IOASCR_G3_IO2_Msk    (0x1UL << TSC_IOASCR_G3_IO2_Pos)              /*!< 0x00000200 */
15535  #define TSC_IOASCR_G3_IO2        TSC_IOASCR_G3_IO2_Msk                         /*!<GROUP3_IO2 analog switch enable */
15536  #define TSC_IOASCR_G3_IO3_Pos    (10U)
15537  #define TSC_IOASCR_G3_IO3_Msk    (0x1UL << TSC_IOASCR_G3_IO3_Pos)              /*!< 0x00000400 */
15538  #define TSC_IOASCR_G3_IO3        TSC_IOASCR_G3_IO3_Msk                         /*!<GROUP3_IO3 analog switch enable */
15539  #define TSC_IOASCR_G3_IO4_Pos    (11U)
15540  #define TSC_IOASCR_G3_IO4_Msk    (0x1UL << TSC_IOASCR_G3_IO4_Pos)              /*!< 0x00000800 */
15541  #define TSC_IOASCR_G3_IO4        TSC_IOASCR_G3_IO4_Msk                         /*!<GROUP3_IO4 analog switch enable */
15542  #define TSC_IOASCR_G4_IO1_Pos    (12U)
15543  #define TSC_IOASCR_G4_IO1_Msk    (0x1UL << TSC_IOASCR_G4_IO1_Pos)              /*!< 0x00001000 */
15544  #define TSC_IOASCR_G4_IO1        TSC_IOASCR_G4_IO1_Msk                         /*!<GROUP4_IO1 analog switch enable */
15545  #define TSC_IOASCR_G4_IO2_Pos    (13U)
15546  #define TSC_IOASCR_G4_IO2_Msk    (0x1UL << TSC_IOASCR_G4_IO2_Pos)              /*!< 0x00002000 */
15547  #define TSC_IOASCR_G4_IO2        TSC_IOASCR_G4_IO2_Msk                         /*!<GROUP4_IO2 analog switch enable */
15548  #define TSC_IOASCR_G4_IO3_Pos    (14U)
15549  #define TSC_IOASCR_G4_IO3_Msk    (0x1UL << TSC_IOASCR_G4_IO3_Pos)              /*!< 0x00004000 */
15550  #define TSC_IOASCR_G4_IO3        TSC_IOASCR_G4_IO3_Msk                         /*!<GROUP4_IO3 analog switch enable */
15551  #define TSC_IOASCR_G4_IO4_Pos    (15U)
15552  #define TSC_IOASCR_G4_IO4_Msk    (0x1UL << TSC_IOASCR_G4_IO4_Pos)              /*!< 0x00008000 */
15553  #define TSC_IOASCR_G4_IO4        TSC_IOASCR_G4_IO4_Msk                         /*!<GROUP4_IO4 analog switch enable */
15554  #define TSC_IOASCR_G5_IO1_Pos    (16U)
15555  #define TSC_IOASCR_G5_IO1_Msk    (0x1UL << TSC_IOASCR_G5_IO1_Pos)              /*!< 0x00010000 */
15556  #define TSC_IOASCR_G5_IO1        TSC_IOASCR_G5_IO1_Msk                         /*!<GROUP5_IO1 analog switch enable */
15557  #define TSC_IOASCR_G5_IO2_Pos    (17U)
15558  #define TSC_IOASCR_G5_IO2_Msk    (0x1UL << TSC_IOASCR_G5_IO2_Pos)              /*!< 0x00020000 */
15559  #define TSC_IOASCR_G5_IO2        TSC_IOASCR_G5_IO2_Msk                         /*!<GROUP5_IO2 analog switch enable */
15560  #define TSC_IOASCR_G5_IO3_Pos    (18U)
15561  #define TSC_IOASCR_G5_IO3_Msk    (0x1UL << TSC_IOASCR_G5_IO3_Pos)              /*!< 0x00040000 */
15562  #define TSC_IOASCR_G5_IO3        TSC_IOASCR_G5_IO3_Msk                         /*!<GROUP5_IO3 analog switch enable */
15563  #define TSC_IOASCR_G5_IO4_Pos    (19U)
15564  #define TSC_IOASCR_G5_IO4_Msk    (0x1UL << TSC_IOASCR_G5_IO4_Pos)              /*!< 0x00080000 */
15565  #define TSC_IOASCR_G5_IO4        TSC_IOASCR_G5_IO4_Msk                         /*!<GROUP5_IO4 analog switch enable */
15566  #define TSC_IOASCR_G6_IO1_Pos    (20U)
15567  #define TSC_IOASCR_G6_IO1_Msk    (0x1UL << TSC_IOASCR_G6_IO1_Pos)              /*!< 0x00100000 */
15568  #define TSC_IOASCR_G6_IO1        TSC_IOASCR_G6_IO1_Msk                         /*!<GROUP6_IO1 analog switch enable */
15569  #define TSC_IOASCR_G6_IO2_Pos    (21U)
15570  #define TSC_IOASCR_G6_IO2_Msk    (0x1UL << TSC_IOASCR_G6_IO2_Pos)              /*!< 0x00200000 */
15571  #define TSC_IOASCR_G6_IO2        TSC_IOASCR_G6_IO2_Msk                         /*!<GROUP6_IO2 analog switch enable */
15572  #define TSC_IOASCR_G6_IO3_Pos    (22U)
15573  #define TSC_IOASCR_G6_IO3_Msk    (0x1UL << TSC_IOASCR_G6_IO3_Pos)              /*!< 0x00400000 */
15574  #define TSC_IOASCR_G6_IO3        TSC_IOASCR_G6_IO3_Msk                         /*!<GROUP6_IO3 analog switch enable */
15575  #define TSC_IOASCR_G6_IO4_Pos    (23U)
15576  #define TSC_IOASCR_G6_IO4_Msk    (0x1UL << TSC_IOASCR_G6_IO4_Pos)              /*!< 0x00800000 */
15577  #define TSC_IOASCR_G6_IO4        TSC_IOASCR_G6_IO4_Msk                         /*!<GROUP6_IO4 analog switch enable */
15578  #define TSC_IOASCR_G7_IO1_Pos    (24U)
15579  #define TSC_IOASCR_G7_IO1_Msk    (0x1UL << TSC_IOASCR_G7_IO1_Pos)              /*!< 0x01000000 */
15580  #define TSC_IOASCR_G7_IO1        TSC_IOASCR_G7_IO1_Msk                         /*!<GROUP7_IO1 analog switch enable */
15581  #define TSC_IOASCR_G7_IO2_Pos    (25U)
15582  #define TSC_IOASCR_G7_IO2_Msk    (0x1UL << TSC_IOASCR_G7_IO2_Pos)              /*!< 0x02000000 */
15583  #define TSC_IOASCR_G7_IO2        TSC_IOASCR_G7_IO2_Msk                         /*!<GROUP7_IO2 analog switch enable */
15584  #define TSC_IOASCR_G7_IO3_Pos    (26U)
15585  #define TSC_IOASCR_G7_IO3_Msk    (0x1UL << TSC_IOASCR_G7_IO3_Pos)              /*!< 0x04000000 */
15586  #define TSC_IOASCR_G7_IO3        TSC_IOASCR_G7_IO3_Msk                         /*!<GROUP7_IO3 analog switch enable */
15587  #define TSC_IOASCR_G7_IO4_Pos    (27U)
15588  #define TSC_IOASCR_G7_IO4_Msk    (0x1UL << TSC_IOASCR_G7_IO4_Pos)              /*!< 0x08000000 */
15589  #define TSC_IOASCR_G7_IO4        TSC_IOASCR_G7_IO4_Msk                         /*!<GROUP7_IO4 analog switch enable */
15590  #define TSC_IOASCR_G8_IO1_Pos    (28U)
15591  #define TSC_IOASCR_G8_IO1_Msk    (0x1UL << TSC_IOASCR_G8_IO1_Pos)              /*!< 0x10000000 */
15592  #define TSC_IOASCR_G8_IO1        TSC_IOASCR_G8_IO1_Msk                         /*!<GROUP8_IO1 analog switch enable */
15593  #define TSC_IOASCR_G8_IO2_Pos    (29U)
15594  #define TSC_IOASCR_G8_IO2_Msk    (0x1UL << TSC_IOASCR_G8_IO2_Pos)              /*!< 0x20000000 */
15595  #define TSC_IOASCR_G8_IO2        TSC_IOASCR_G8_IO2_Msk                         /*!<GROUP8_IO2 analog switch enable */
15596  #define TSC_IOASCR_G8_IO3_Pos    (30U)
15597  #define TSC_IOASCR_G8_IO3_Msk    (0x1UL << TSC_IOASCR_G8_IO3_Pos)              /*!< 0x40000000 */
15598  #define TSC_IOASCR_G8_IO3        TSC_IOASCR_G8_IO3_Msk                         /*!<GROUP8_IO3 analog switch enable */
15599  #define TSC_IOASCR_G8_IO4_Pos    (31U)
15600  #define TSC_IOASCR_G8_IO4_Msk    (0x1UL << TSC_IOASCR_G8_IO4_Pos)              /*!< 0x80000000 */
15601  #define TSC_IOASCR_G8_IO4        TSC_IOASCR_G8_IO4_Msk                         /*!<GROUP8_IO4 analog switch enable */
15602  
15603  /*******************  Bit definition for TSC_IOSCR register  ******************/
15604  #define TSC_IOSCR_G1_IO1_Pos     (0U)
15605  #define TSC_IOSCR_G1_IO1_Msk     (0x1UL << TSC_IOSCR_G1_IO1_Pos)               /*!< 0x00000001 */
15606  #define TSC_IOSCR_G1_IO1         TSC_IOSCR_G1_IO1_Msk                          /*!<GROUP1_IO1 sampling mode */
15607  #define TSC_IOSCR_G1_IO2_Pos     (1U)
15608  #define TSC_IOSCR_G1_IO2_Msk     (0x1UL << TSC_IOSCR_G1_IO2_Pos)               /*!< 0x00000002 */
15609  #define TSC_IOSCR_G1_IO2         TSC_IOSCR_G1_IO2_Msk                          /*!<GROUP1_IO2 sampling mode */
15610  #define TSC_IOSCR_G1_IO3_Pos     (2U)
15611  #define TSC_IOSCR_G1_IO3_Msk     (0x1UL << TSC_IOSCR_G1_IO3_Pos)               /*!< 0x00000004 */
15612  #define TSC_IOSCR_G1_IO3         TSC_IOSCR_G1_IO3_Msk                          /*!<GROUP1_IO3 sampling mode */
15613  #define TSC_IOSCR_G1_IO4_Pos     (3U)
15614  #define TSC_IOSCR_G1_IO4_Msk     (0x1UL << TSC_IOSCR_G1_IO4_Pos)               /*!< 0x00000008 */
15615  #define TSC_IOSCR_G1_IO4         TSC_IOSCR_G1_IO4_Msk                          /*!<GROUP1_IO4 sampling mode */
15616  #define TSC_IOSCR_G2_IO1_Pos     (4U)
15617  #define TSC_IOSCR_G2_IO1_Msk     (0x1UL << TSC_IOSCR_G2_IO1_Pos)               /*!< 0x00000010 */
15618  #define TSC_IOSCR_G2_IO1         TSC_IOSCR_G2_IO1_Msk                          /*!<GROUP2_IO1 sampling mode */
15619  #define TSC_IOSCR_G2_IO2_Pos     (5U)
15620  #define TSC_IOSCR_G2_IO2_Msk     (0x1UL << TSC_IOSCR_G2_IO2_Pos)               /*!< 0x00000020 */
15621  #define TSC_IOSCR_G2_IO2         TSC_IOSCR_G2_IO2_Msk                          /*!<GROUP2_IO2 sampling mode */
15622  #define TSC_IOSCR_G2_IO3_Pos     (6U)
15623  #define TSC_IOSCR_G2_IO3_Msk     (0x1UL << TSC_IOSCR_G2_IO3_Pos)               /*!< 0x00000040 */
15624  #define TSC_IOSCR_G2_IO3         TSC_IOSCR_G2_IO3_Msk                          /*!<GROUP2_IO3 sampling mode */
15625  #define TSC_IOSCR_G2_IO4_Pos     (7U)
15626  #define TSC_IOSCR_G2_IO4_Msk     (0x1UL << TSC_IOSCR_G2_IO4_Pos)               /*!< 0x00000080 */
15627  #define TSC_IOSCR_G2_IO4         TSC_IOSCR_G2_IO4_Msk                          /*!<GROUP2_IO4 sampling mode */
15628  #define TSC_IOSCR_G3_IO1_Pos     (8U)
15629  #define TSC_IOSCR_G3_IO1_Msk     (0x1UL << TSC_IOSCR_G3_IO1_Pos)               /*!< 0x00000100 */
15630  #define TSC_IOSCR_G3_IO1         TSC_IOSCR_G3_IO1_Msk                          /*!<GROUP3_IO1 sampling mode */
15631  #define TSC_IOSCR_G3_IO2_Pos     (9U)
15632  #define TSC_IOSCR_G3_IO2_Msk     (0x1UL << TSC_IOSCR_G3_IO2_Pos)               /*!< 0x00000200 */
15633  #define TSC_IOSCR_G3_IO2         TSC_IOSCR_G3_IO2_Msk                          /*!<GROUP3_IO2 sampling mode */
15634  #define TSC_IOSCR_G3_IO3_Pos     (10U)
15635  #define TSC_IOSCR_G3_IO3_Msk     (0x1UL << TSC_IOSCR_G3_IO3_Pos)               /*!< 0x00000400 */
15636  #define TSC_IOSCR_G3_IO3         TSC_IOSCR_G3_IO3_Msk                          /*!<GROUP3_IO3 sampling mode */
15637  #define TSC_IOSCR_G3_IO4_Pos     (11U)
15638  #define TSC_IOSCR_G3_IO4_Msk     (0x1UL << TSC_IOSCR_G3_IO4_Pos)               /*!< 0x00000800 */
15639  #define TSC_IOSCR_G3_IO4         TSC_IOSCR_G3_IO4_Msk                          /*!<GROUP3_IO4 sampling mode */
15640  #define TSC_IOSCR_G4_IO1_Pos     (12U)
15641  #define TSC_IOSCR_G4_IO1_Msk     (0x1UL << TSC_IOSCR_G4_IO1_Pos)               /*!< 0x00001000 */
15642  #define TSC_IOSCR_G4_IO1         TSC_IOSCR_G4_IO1_Msk                          /*!<GROUP4_IO1 sampling mode */
15643  #define TSC_IOSCR_G4_IO2_Pos     (13U)
15644  #define TSC_IOSCR_G4_IO2_Msk     (0x1UL << TSC_IOSCR_G4_IO2_Pos)               /*!< 0x00002000 */
15645  #define TSC_IOSCR_G4_IO2         TSC_IOSCR_G4_IO2_Msk                          /*!<GROUP4_IO2 sampling mode */
15646  #define TSC_IOSCR_G4_IO3_Pos     (14U)
15647  #define TSC_IOSCR_G4_IO3_Msk     (0x1UL << TSC_IOSCR_G4_IO3_Pos)               /*!< 0x00004000 */
15648  #define TSC_IOSCR_G4_IO3         TSC_IOSCR_G4_IO3_Msk                          /*!<GROUP4_IO3 sampling mode */
15649  #define TSC_IOSCR_G4_IO4_Pos     (15U)
15650  #define TSC_IOSCR_G4_IO4_Msk     (0x1UL << TSC_IOSCR_G4_IO4_Pos)               /*!< 0x00008000 */
15651  #define TSC_IOSCR_G4_IO4         TSC_IOSCR_G4_IO4_Msk                          /*!<GROUP4_IO4 sampling mode */
15652  #define TSC_IOSCR_G5_IO1_Pos     (16U)
15653  #define TSC_IOSCR_G5_IO1_Msk     (0x1UL << TSC_IOSCR_G5_IO1_Pos)               /*!< 0x00010000 */
15654  #define TSC_IOSCR_G5_IO1         TSC_IOSCR_G5_IO1_Msk                          /*!<GROUP5_IO1 sampling mode */
15655  #define TSC_IOSCR_G5_IO2_Pos     (17U)
15656  #define TSC_IOSCR_G5_IO2_Msk     (0x1UL << TSC_IOSCR_G5_IO2_Pos)               /*!< 0x00020000 */
15657  #define TSC_IOSCR_G5_IO2         TSC_IOSCR_G5_IO2_Msk                          /*!<GROUP5_IO2 sampling mode */
15658  #define TSC_IOSCR_G5_IO3_Pos     (18U)
15659  #define TSC_IOSCR_G5_IO3_Msk     (0x1UL << TSC_IOSCR_G5_IO3_Pos)               /*!< 0x00040000 */
15660  #define TSC_IOSCR_G5_IO3         TSC_IOSCR_G5_IO3_Msk                          /*!<GROUP5_IO3 sampling mode */
15661  #define TSC_IOSCR_G5_IO4_Pos     (19U)
15662  #define TSC_IOSCR_G5_IO4_Msk     (0x1UL << TSC_IOSCR_G5_IO4_Pos)               /*!< 0x00080000 */
15663  #define TSC_IOSCR_G5_IO4         TSC_IOSCR_G5_IO4_Msk                          /*!<GROUP5_IO4 sampling mode */
15664  #define TSC_IOSCR_G6_IO1_Pos     (20U)
15665  #define TSC_IOSCR_G6_IO1_Msk     (0x1UL << TSC_IOSCR_G6_IO1_Pos)               /*!< 0x00100000 */
15666  #define TSC_IOSCR_G6_IO1         TSC_IOSCR_G6_IO1_Msk                          /*!<GROUP6_IO1 sampling mode */
15667  #define TSC_IOSCR_G6_IO2_Pos     (21U)
15668  #define TSC_IOSCR_G6_IO2_Msk     (0x1UL << TSC_IOSCR_G6_IO2_Pos)               /*!< 0x00200000 */
15669  #define TSC_IOSCR_G6_IO2         TSC_IOSCR_G6_IO2_Msk                          /*!<GROUP6_IO2 sampling mode */
15670  #define TSC_IOSCR_G6_IO3_Pos     (22U)
15671  #define TSC_IOSCR_G6_IO3_Msk     (0x1UL << TSC_IOSCR_G6_IO3_Pos)               /*!< 0x00400000 */
15672  #define TSC_IOSCR_G6_IO3         TSC_IOSCR_G6_IO3_Msk                          /*!<GROUP6_IO3 sampling mode */
15673  #define TSC_IOSCR_G6_IO4_Pos     (23U)
15674  #define TSC_IOSCR_G6_IO4_Msk     (0x1UL << TSC_IOSCR_G6_IO4_Pos)               /*!< 0x00800000 */
15675  #define TSC_IOSCR_G6_IO4         TSC_IOSCR_G6_IO4_Msk                          /*!<GROUP6_IO4 sampling mode */
15676  #define TSC_IOSCR_G7_IO1_Pos     (24U)
15677  #define TSC_IOSCR_G7_IO1_Msk     (0x1UL << TSC_IOSCR_G7_IO1_Pos)               /*!< 0x01000000 */
15678  #define TSC_IOSCR_G7_IO1         TSC_IOSCR_G7_IO1_Msk                          /*!<GROUP7_IO1 sampling mode */
15679  #define TSC_IOSCR_G7_IO2_Pos     (25U)
15680  #define TSC_IOSCR_G7_IO2_Msk     (0x1UL << TSC_IOSCR_G7_IO2_Pos)               /*!< 0x02000000 */
15681  #define TSC_IOSCR_G7_IO2         TSC_IOSCR_G7_IO2_Msk                          /*!<GROUP7_IO2 sampling mode */
15682  #define TSC_IOSCR_G7_IO3_Pos     (26U)
15683  #define TSC_IOSCR_G7_IO3_Msk     (0x1UL << TSC_IOSCR_G7_IO3_Pos)               /*!< 0x04000000 */
15684  #define TSC_IOSCR_G7_IO3         TSC_IOSCR_G7_IO3_Msk                          /*!<GROUP7_IO3 sampling mode */
15685  #define TSC_IOSCR_G7_IO4_Pos     (27U)
15686  #define TSC_IOSCR_G7_IO4_Msk     (0x1UL << TSC_IOSCR_G7_IO4_Pos)               /*!< 0x08000000 */
15687  #define TSC_IOSCR_G7_IO4         TSC_IOSCR_G7_IO4_Msk                          /*!<GROUP7_IO4 sampling mode */
15688  #define TSC_IOSCR_G8_IO1_Pos     (28U)
15689  #define TSC_IOSCR_G8_IO1_Msk     (0x1UL << TSC_IOSCR_G8_IO1_Pos)               /*!< 0x10000000 */
15690  #define TSC_IOSCR_G8_IO1         TSC_IOSCR_G8_IO1_Msk                          /*!<GROUP8_IO1 sampling mode */
15691  #define TSC_IOSCR_G8_IO2_Pos     (29U)
15692  #define TSC_IOSCR_G8_IO2_Msk     (0x1UL << TSC_IOSCR_G8_IO2_Pos)               /*!< 0x20000000 */
15693  #define TSC_IOSCR_G8_IO2         TSC_IOSCR_G8_IO2_Msk                          /*!<GROUP8_IO2 sampling mode */
15694  #define TSC_IOSCR_G8_IO3_Pos     (30U)
15695  #define TSC_IOSCR_G8_IO3_Msk     (0x1UL << TSC_IOSCR_G8_IO3_Pos)               /*!< 0x40000000 */
15696  #define TSC_IOSCR_G8_IO3         TSC_IOSCR_G8_IO3_Msk                          /*!<GROUP8_IO3 sampling mode */
15697  #define TSC_IOSCR_G8_IO4_Pos     (31U)
15698  #define TSC_IOSCR_G8_IO4_Msk     (0x1UL << TSC_IOSCR_G8_IO4_Pos)               /*!< 0x80000000 */
15699  #define TSC_IOSCR_G8_IO4         TSC_IOSCR_G8_IO4_Msk                          /*!<GROUP8_IO4 sampling mode */
15700  
15701  /*******************  Bit definition for TSC_IOCCR register  ******************/
15702  #define TSC_IOCCR_G1_IO1_Pos     (0U)
15703  #define TSC_IOCCR_G1_IO1_Msk     (0x1UL << TSC_IOCCR_G1_IO1_Pos)               /*!< 0x00000001 */
15704  #define TSC_IOCCR_G1_IO1         TSC_IOCCR_G1_IO1_Msk                          /*!<GROUP1_IO1 channel mode */
15705  #define TSC_IOCCR_G1_IO2_Pos     (1U)
15706  #define TSC_IOCCR_G1_IO2_Msk     (0x1UL << TSC_IOCCR_G1_IO2_Pos)               /*!< 0x00000002 */
15707  #define TSC_IOCCR_G1_IO2         TSC_IOCCR_G1_IO2_Msk                          /*!<GROUP1_IO2 channel mode */
15708  #define TSC_IOCCR_G1_IO3_Pos     (2U)
15709  #define TSC_IOCCR_G1_IO3_Msk     (0x1UL << TSC_IOCCR_G1_IO3_Pos)               /*!< 0x00000004 */
15710  #define TSC_IOCCR_G1_IO3         TSC_IOCCR_G1_IO3_Msk                          /*!<GROUP1_IO3 channel mode */
15711  #define TSC_IOCCR_G1_IO4_Pos     (3U)
15712  #define TSC_IOCCR_G1_IO4_Msk     (0x1UL << TSC_IOCCR_G1_IO4_Pos)               /*!< 0x00000008 */
15713  #define TSC_IOCCR_G1_IO4         TSC_IOCCR_G1_IO4_Msk                          /*!<GROUP1_IO4 channel mode */
15714  #define TSC_IOCCR_G2_IO1_Pos     (4U)
15715  #define TSC_IOCCR_G2_IO1_Msk     (0x1UL << TSC_IOCCR_G2_IO1_Pos)               /*!< 0x00000010 */
15716  #define TSC_IOCCR_G2_IO1         TSC_IOCCR_G2_IO1_Msk                          /*!<GROUP2_IO1 channel mode */
15717  #define TSC_IOCCR_G2_IO2_Pos     (5U)
15718  #define TSC_IOCCR_G2_IO2_Msk     (0x1UL << TSC_IOCCR_G2_IO2_Pos)               /*!< 0x00000020 */
15719  #define TSC_IOCCR_G2_IO2         TSC_IOCCR_G2_IO2_Msk                          /*!<GROUP2_IO2 channel mode */
15720  #define TSC_IOCCR_G2_IO3_Pos     (6U)
15721  #define TSC_IOCCR_G2_IO3_Msk     (0x1UL << TSC_IOCCR_G2_IO3_Pos)               /*!< 0x00000040 */
15722  #define TSC_IOCCR_G2_IO3         TSC_IOCCR_G2_IO3_Msk                          /*!<GROUP2_IO3 channel mode */
15723  #define TSC_IOCCR_G2_IO4_Pos     (7U)
15724  #define TSC_IOCCR_G2_IO4_Msk     (0x1UL << TSC_IOCCR_G2_IO4_Pos)               /*!< 0x00000080 */
15725  #define TSC_IOCCR_G2_IO4         TSC_IOCCR_G2_IO4_Msk                          /*!<GROUP2_IO4 channel mode */
15726  #define TSC_IOCCR_G3_IO1_Pos     (8U)
15727  #define TSC_IOCCR_G3_IO1_Msk     (0x1UL << TSC_IOCCR_G3_IO1_Pos)               /*!< 0x00000100 */
15728  #define TSC_IOCCR_G3_IO1         TSC_IOCCR_G3_IO1_Msk                          /*!<GROUP3_IO1 channel mode */
15729  #define TSC_IOCCR_G3_IO2_Pos     (9U)
15730  #define TSC_IOCCR_G3_IO2_Msk     (0x1UL << TSC_IOCCR_G3_IO2_Pos)               /*!< 0x00000200 */
15731  #define TSC_IOCCR_G3_IO2         TSC_IOCCR_G3_IO2_Msk                          /*!<GROUP3_IO2 channel mode */
15732  #define TSC_IOCCR_G3_IO3_Pos     (10U)
15733  #define TSC_IOCCR_G3_IO3_Msk     (0x1UL << TSC_IOCCR_G3_IO3_Pos)               /*!< 0x00000400 */
15734  #define TSC_IOCCR_G3_IO3         TSC_IOCCR_G3_IO3_Msk                          /*!<GROUP3_IO3 channel mode */
15735  #define TSC_IOCCR_G3_IO4_Pos     (11U)
15736  #define TSC_IOCCR_G3_IO4_Msk     (0x1UL << TSC_IOCCR_G3_IO4_Pos)               /*!< 0x00000800 */
15737  #define TSC_IOCCR_G3_IO4         TSC_IOCCR_G3_IO4_Msk                          /*!<GROUP3_IO4 channel mode */
15738  #define TSC_IOCCR_G4_IO1_Pos     (12U)
15739  #define TSC_IOCCR_G4_IO1_Msk     (0x1UL << TSC_IOCCR_G4_IO1_Pos)               /*!< 0x00001000 */
15740  #define TSC_IOCCR_G4_IO1         TSC_IOCCR_G4_IO1_Msk                          /*!<GROUP4_IO1 channel mode */
15741  #define TSC_IOCCR_G4_IO2_Pos     (13U)
15742  #define TSC_IOCCR_G4_IO2_Msk     (0x1UL << TSC_IOCCR_G4_IO2_Pos)               /*!< 0x00002000 */
15743  #define TSC_IOCCR_G4_IO2         TSC_IOCCR_G4_IO2_Msk                          /*!<GROUP4_IO2 channel mode */
15744  #define TSC_IOCCR_G4_IO3_Pos     (14U)
15745  #define TSC_IOCCR_G4_IO3_Msk     (0x1UL << TSC_IOCCR_G4_IO3_Pos)               /*!< 0x00004000 */
15746  #define TSC_IOCCR_G4_IO3         TSC_IOCCR_G4_IO3_Msk                          /*!<GROUP4_IO3 channel mode */
15747  #define TSC_IOCCR_G4_IO4_Pos     (15U)
15748  #define TSC_IOCCR_G4_IO4_Msk     (0x1UL << TSC_IOCCR_G4_IO4_Pos)               /*!< 0x00008000 */
15749  #define TSC_IOCCR_G4_IO4         TSC_IOCCR_G4_IO4_Msk                          /*!<GROUP4_IO4 channel mode */
15750  #define TSC_IOCCR_G5_IO1_Pos     (16U)
15751  #define TSC_IOCCR_G5_IO1_Msk     (0x1UL << TSC_IOCCR_G5_IO1_Pos)               /*!< 0x00010000 */
15752  #define TSC_IOCCR_G5_IO1         TSC_IOCCR_G5_IO1_Msk                          /*!<GROUP5_IO1 channel mode */
15753  #define TSC_IOCCR_G5_IO2_Pos     (17U)
15754  #define TSC_IOCCR_G5_IO2_Msk     (0x1UL << TSC_IOCCR_G5_IO2_Pos)               /*!< 0x00020000 */
15755  #define TSC_IOCCR_G5_IO2         TSC_IOCCR_G5_IO2_Msk                          /*!<GROUP5_IO2 channel mode */
15756  #define TSC_IOCCR_G5_IO3_Pos     (18U)
15757  #define TSC_IOCCR_G5_IO3_Msk     (0x1UL << TSC_IOCCR_G5_IO3_Pos)               /*!< 0x00040000 */
15758  #define TSC_IOCCR_G5_IO3         TSC_IOCCR_G5_IO3_Msk                          /*!<GROUP5_IO3 channel mode */
15759  #define TSC_IOCCR_G5_IO4_Pos     (19U)
15760  #define TSC_IOCCR_G5_IO4_Msk     (0x1UL << TSC_IOCCR_G5_IO4_Pos)               /*!< 0x00080000 */
15761  #define TSC_IOCCR_G5_IO4         TSC_IOCCR_G5_IO4_Msk                          /*!<GROUP5_IO4 channel mode */
15762  #define TSC_IOCCR_G6_IO1_Pos     (20U)
15763  #define TSC_IOCCR_G6_IO1_Msk     (0x1UL << TSC_IOCCR_G6_IO1_Pos)               /*!< 0x00100000 */
15764  #define TSC_IOCCR_G6_IO1         TSC_IOCCR_G6_IO1_Msk                          /*!<GROUP6_IO1 channel mode */
15765  #define TSC_IOCCR_G6_IO2_Pos     (21U)
15766  #define TSC_IOCCR_G6_IO2_Msk     (0x1UL << TSC_IOCCR_G6_IO2_Pos)               /*!< 0x00200000 */
15767  #define TSC_IOCCR_G6_IO2         TSC_IOCCR_G6_IO2_Msk                          /*!<GROUP6_IO2 channel mode */
15768  #define TSC_IOCCR_G6_IO3_Pos     (22U)
15769  #define TSC_IOCCR_G6_IO3_Msk     (0x1UL << TSC_IOCCR_G6_IO3_Pos)               /*!< 0x00400000 */
15770  #define TSC_IOCCR_G6_IO3         TSC_IOCCR_G6_IO3_Msk                          /*!<GROUP6_IO3 channel mode */
15771  #define TSC_IOCCR_G6_IO4_Pos     (23U)
15772  #define TSC_IOCCR_G6_IO4_Msk     (0x1UL << TSC_IOCCR_G6_IO4_Pos)               /*!< 0x00800000 */
15773  #define TSC_IOCCR_G6_IO4         TSC_IOCCR_G6_IO4_Msk                          /*!<GROUP6_IO4 channel mode */
15774  #define TSC_IOCCR_G7_IO1_Pos     (24U)
15775  #define TSC_IOCCR_G7_IO1_Msk     (0x1UL << TSC_IOCCR_G7_IO1_Pos)               /*!< 0x01000000 */
15776  #define TSC_IOCCR_G7_IO1         TSC_IOCCR_G7_IO1_Msk                          /*!<GROUP7_IO1 channel mode */
15777  #define TSC_IOCCR_G7_IO2_Pos     (25U)
15778  #define TSC_IOCCR_G7_IO2_Msk     (0x1UL << TSC_IOCCR_G7_IO2_Pos)               /*!< 0x02000000 */
15779  #define TSC_IOCCR_G7_IO2         TSC_IOCCR_G7_IO2_Msk                          /*!<GROUP7_IO2 channel mode */
15780  #define TSC_IOCCR_G7_IO3_Pos     (26U)
15781  #define TSC_IOCCR_G7_IO3_Msk     (0x1UL << TSC_IOCCR_G7_IO3_Pos)               /*!< 0x04000000 */
15782  #define TSC_IOCCR_G7_IO3         TSC_IOCCR_G7_IO3_Msk                          /*!<GROUP7_IO3 channel mode */
15783  #define TSC_IOCCR_G7_IO4_Pos     (27U)
15784  #define TSC_IOCCR_G7_IO4_Msk     (0x1UL << TSC_IOCCR_G7_IO4_Pos)               /*!< 0x08000000 */
15785  #define TSC_IOCCR_G7_IO4         TSC_IOCCR_G7_IO4_Msk                          /*!<GROUP7_IO4 channel mode */
15786  #define TSC_IOCCR_G8_IO1_Pos     (28U)
15787  #define TSC_IOCCR_G8_IO1_Msk     (0x1UL << TSC_IOCCR_G8_IO1_Pos)               /*!< 0x10000000 */
15788  #define TSC_IOCCR_G8_IO1         TSC_IOCCR_G8_IO1_Msk                          /*!<GROUP8_IO1 channel mode */
15789  #define TSC_IOCCR_G8_IO2_Pos     (29U)
15790  #define TSC_IOCCR_G8_IO2_Msk     (0x1UL << TSC_IOCCR_G8_IO2_Pos)               /*!< 0x20000000 */
15791  #define TSC_IOCCR_G8_IO2         TSC_IOCCR_G8_IO2_Msk                          /*!<GROUP8_IO2 channel mode */
15792  #define TSC_IOCCR_G8_IO3_Pos     (30U)
15793  #define TSC_IOCCR_G8_IO3_Msk     (0x1UL << TSC_IOCCR_G8_IO3_Pos)               /*!< 0x40000000 */
15794  #define TSC_IOCCR_G8_IO3         TSC_IOCCR_G8_IO3_Msk                          /*!<GROUP8_IO3 channel mode */
15795  #define TSC_IOCCR_G8_IO4_Pos     (31U)
15796  #define TSC_IOCCR_G8_IO4_Msk     (0x1UL << TSC_IOCCR_G8_IO4_Pos)               /*!< 0x80000000 */
15797  #define TSC_IOCCR_G8_IO4         TSC_IOCCR_G8_IO4_Msk                          /*!<GROUP8_IO4 channel mode */
15798  
15799  /*******************  Bit definition for TSC_IOGCSR register  *****************/
15800  #define TSC_IOGCSR_G1E_Pos       (0U)
15801  #define TSC_IOGCSR_G1E_Msk       (0x1UL << TSC_IOGCSR_G1E_Pos)                 /*!< 0x00000001 */
15802  #define TSC_IOGCSR_G1E           TSC_IOGCSR_G1E_Msk                            /*!<Analog IO GROUP1 enable */
15803  #define TSC_IOGCSR_G2E_Pos       (1U)
15804  #define TSC_IOGCSR_G2E_Msk       (0x1UL << TSC_IOGCSR_G2E_Pos)                 /*!< 0x00000002 */
15805  #define TSC_IOGCSR_G2E           TSC_IOGCSR_G2E_Msk                            /*!<Analog IO GROUP2 enable */
15806  #define TSC_IOGCSR_G3E_Pos       (2U)
15807  #define TSC_IOGCSR_G3E_Msk       (0x1UL << TSC_IOGCSR_G3E_Pos)                 /*!< 0x00000004 */
15808  #define TSC_IOGCSR_G3E           TSC_IOGCSR_G3E_Msk                            /*!<Analog IO GROUP3 enable */
15809  #define TSC_IOGCSR_G4E_Pos       (3U)
15810  #define TSC_IOGCSR_G4E_Msk       (0x1UL << TSC_IOGCSR_G4E_Pos)                 /*!< 0x00000008 */
15811  #define TSC_IOGCSR_G4E           TSC_IOGCSR_G4E_Msk                            /*!<Analog IO GROUP4 enable */
15812  #define TSC_IOGCSR_G5E_Pos       (4U)
15813  #define TSC_IOGCSR_G5E_Msk       (0x1UL << TSC_IOGCSR_G5E_Pos)                 /*!< 0x00000010 */
15814  #define TSC_IOGCSR_G5E           TSC_IOGCSR_G5E_Msk                            /*!<Analog IO GROUP5 enable */
15815  #define TSC_IOGCSR_G6E_Pos       (5U)
15816  #define TSC_IOGCSR_G6E_Msk       (0x1UL << TSC_IOGCSR_G6E_Pos)                 /*!< 0x00000020 */
15817  #define TSC_IOGCSR_G6E           TSC_IOGCSR_G6E_Msk                            /*!<Analog IO GROUP6 enable */
15818  #define TSC_IOGCSR_G7E_Pos       (6U)
15819  #define TSC_IOGCSR_G7E_Msk       (0x1UL << TSC_IOGCSR_G7E_Pos)                 /*!< 0x00000040 */
15820  #define TSC_IOGCSR_G7E           TSC_IOGCSR_G7E_Msk                            /*!<Analog IO GROUP7 enable */
15821  #define TSC_IOGCSR_G8E_Pos       (7U)
15822  #define TSC_IOGCSR_G8E_Msk       (0x1UL << TSC_IOGCSR_G8E_Pos)                 /*!< 0x00000080 */
15823  #define TSC_IOGCSR_G8E           TSC_IOGCSR_G8E_Msk                            /*!<Analog IO GROUP8 enable */
15824  #define TSC_IOGCSR_G1S_Pos       (16U)
15825  #define TSC_IOGCSR_G1S_Msk       (0x1UL << TSC_IOGCSR_G1S_Pos)                 /*!< 0x00010000 */
15826  #define TSC_IOGCSR_G1S           TSC_IOGCSR_G1S_Msk                            /*!<Analog IO GROUP1 status */
15827  #define TSC_IOGCSR_G2S_Pos       (17U)
15828  #define TSC_IOGCSR_G2S_Msk       (0x1UL << TSC_IOGCSR_G2S_Pos)                 /*!< 0x00020000 */
15829  #define TSC_IOGCSR_G2S           TSC_IOGCSR_G2S_Msk                            /*!<Analog IO GROUP2 status */
15830  #define TSC_IOGCSR_G3S_Pos       (18U)
15831  #define TSC_IOGCSR_G3S_Msk       (0x1UL << TSC_IOGCSR_G3S_Pos)                 /*!< 0x00040000 */
15832  #define TSC_IOGCSR_G3S           TSC_IOGCSR_G3S_Msk                            /*!<Analog IO GROUP3 status */
15833  #define TSC_IOGCSR_G4S_Pos       (19U)
15834  #define TSC_IOGCSR_G4S_Msk       (0x1UL << TSC_IOGCSR_G4S_Pos)                 /*!< 0x00080000 */
15835  #define TSC_IOGCSR_G4S           TSC_IOGCSR_G4S_Msk                            /*!<Analog IO GROUP4 status */
15836  #define TSC_IOGCSR_G5S_Pos       (20U)
15837  #define TSC_IOGCSR_G5S_Msk       (0x1UL << TSC_IOGCSR_G5S_Pos)                 /*!< 0x00100000 */
15838  #define TSC_IOGCSR_G5S           TSC_IOGCSR_G5S_Msk                            /*!<Analog IO GROUP5 status */
15839  #define TSC_IOGCSR_G6S_Pos       (21U)
15840  #define TSC_IOGCSR_G6S_Msk       (0x1UL << TSC_IOGCSR_G6S_Pos)                 /*!< 0x00200000 */
15841  #define TSC_IOGCSR_G6S           TSC_IOGCSR_G6S_Msk                            /*!<Analog IO GROUP6 status */
15842  #define TSC_IOGCSR_G7S_Pos       (22U)
15843  #define TSC_IOGCSR_G7S_Msk       (0x1UL << TSC_IOGCSR_G7S_Pos)                 /*!< 0x00400000 */
15844  #define TSC_IOGCSR_G7S           TSC_IOGCSR_G7S_Msk                            /*!<Analog IO GROUP7 status */
15845  #define TSC_IOGCSR_G8S_Pos       (23U)
15846  #define TSC_IOGCSR_G8S_Msk       (0x1UL << TSC_IOGCSR_G8S_Pos)                 /*!< 0x00800000 */
15847  #define TSC_IOGCSR_G8S           TSC_IOGCSR_G8S_Msk                            /*!<Analog IO GROUP8 status */
15848  
15849  /*******************  Bit definition for TSC_IOGXCR register  *****************/
15850  #define TSC_IOGXCR_CNT_Pos       (0U)
15851  #define TSC_IOGXCR_CNT_Msk       (0x3FFFUL << TSC_IOGXCR_CNT_Pos)              /*!< 0x00003FFF */
15852  #define TSC_IOGXCR_CNT           TSC_IOGXCR_CNT_Msk                            /*!<CNT[13:0] bits (Counter value) */
15853  
15854  /******************************************************************************/
15855  /*                                                                            */
15856  /*      Universal Synchronous Asynchronous Receiver Transmitter (USART)       */
15857  /*                                                                            */
15858  /******************************************************************************/
15859  /******************  Bit definition for USART_CR1 register  *******************/
15860  #define USART_CR1_UE_Pos              (0U)
15861  #define USART_CR1_UE_Msk              (0x1UL << USART_CR1_UE_Pos)              /*!< 0x00000001 */
15862  #define USART_CR1_UE                  USART_CR1_UE_Msk                         /*!< USART Enable */
15863  #define USART_CR1_UESM_Pos            (1U)
15864  #define USART_CR1_UESM_Msk            (0x1UL << USART_CR1_UESM_Pos)            /*!< 0x00000002 */
15865  #define USART_CR1_UESM                USART_CR1_UESM_Msk                       /*!< USART Enable in STOP Mode */
15866  #define USART_CR1_RE_Pos              (2U)
15867  #define USART_CR1_RE_Msk              (0x1UL << USART_CR1_RE_Pos)              /*!< 0x00000004 */
15868  #define USART_CR1_RE                  USART_CR1_RE_Msk                         /*!< Receiver Enable */
15869  #define USART_CR1_TE_Pos              (3U)
15870  #define USART_CR1_TE_Msk              (0x1UL << USART_CR1_TE_Pos)              /*!< 0x00000008 */
15871  #define USART_CR1_TE                  USART_CR1_TE_Msk                         /*!< Transmitter Enable */
15872  #define USART_CR1_IDLEIE_Pos          (4U)
15873  #define USART_CR1_IDLEIE_Msk          (0x1UL << USART_CR1_IDLEIE_Pos)          /*!< 0x00000010 */
15874  #define USART_CR1_IDLEIE              USART_CR1_IDLEIE_Msk                     /*!< IDLE Interrupt Enable */
15875  #define USART_CR1_RXNEIE_Pos          (5U)
15876  #define USART_CR1_RXNEIE_Msk          (0x1UL << USART_CR1_RXNEIE_Pos)          /*!< 0x00000020 */
15877  #define USART_CR1_RXNEIE              USART_CR1_RXNEIE_Msk                     /*!< RXNE Interrupt Enable */
15878  #define USART_CR1_TCIE_Pos            (6U)
15879  #define USART_CR1_TCIE_Msk            (0x1UL << USART_CR1_TCIE_Pos)            /*!< 0x00000040 */
15880  #define USART_CR1_TCIE                USART_CR1_TCIE_Msk                       /*!< Transmission Complete Interrupt Enable */
15881  #define USART_CR1_TXEIE_Pos           (7U)
15882  #define USART_CR1_TXEIE_Msk           (0x1UL << USART_CR1_TXEIE_Pos)           /*!< 0x00000080 */
15883  #define USART_CR1_TXEIE               USART_CR1_TXEIE_Msk                      /*!< TXE Interrupt Enable */
15884  #define USART_CR1_PEIE_Pos            (8U)
15885  #define USART_CR1_PEIE_Msk            (0x1UL << USART_CR1_PEIE_Pos)            /*!< 0x00000100 */
15886  #define USART_CR1_PEIE                USART_CR1_PEIE_Msk                       /*!< PE Interrupt Enable */
15887  #define USART_CR1_PS_Pos              (9U)
15888  #define USART_CR1_PS_Msk              (0x1UL << USART_CR1_PS_Pos)              /*!< 0x00000200 */
15889  #define USART_CR1_PS                  USART_CR1_PS_Msk                         /*!< Parity Selection */
15890  #define USART_CR1_PCE_Pos             (10U)
15891  #define USART_CR1_PCE_Msk             (0x1UL << USART_CR1_PCE_Pos)             /*!< 0x00000400 */
15892  #define USART_CR1_PCE                 USART_CR1_PCE_Msk                        /*!< Parity Control Enable */
15893  #define USART_CR1_WAKE_Pos            (11U)
15894  #define USART_CR1_WAKE_Msk            (0x1UL << USART_CR1_WAKE_Pos)            /*!< 0x00000800 */
15895  #define USART_CR1_WAKE                USART_CR1_WAKE_Msk                       /*!< Receiver Wakeup method */
15896  #define USART_CR1_M_Pos               (12U)
15897  #define USART_CR1_M_Msk               (0x10001UL << USART_CR1_M_Pos)           /*!< 0x10001000 */
15898  #define USART_CR1_M                   USART_CR1_M_Msk                          /*!< Word length */
15899  #define USART_CR1_M0_Pos              (12U)
15900  #define USART_CR1_M0_Msk              (0x1UL << USART_CR1_M0_Pos)              /*!< 0x00001000 */
15901  #define USART_CR1_M0                  USART_CR1_M0_Msk                         /*!< Word length - Bit 0 */
15902  #define USART_CR1_MME_Pos             (13U)
15903  #define USART_CR1_MME_Msk             (0x1UL << USART_CR1_MME_Pos)             /*!< 0x00002000 */
15904  #define USART_CR1_MME                 USART_CR1_MME_Msk                        /*!< Mute Mode Enable */
15905  #define USART_CR1_CMIE_Pos            (14U)
15906  #define USART_CR1_CMIE_Msk            (0x1UL << USART_CR1_CMIE_Pos)            /*!< 0x00004000 */
15907  #define USART_CR1_CMIE                USART_CR1_CMIE_Msk                       /*!< Character match interrupt enable */
15908  #define USART_CR1_OVER8_Pos           (15U)
15909  #define USART_CR1_OVER8_Msk           (0x1UL << USART_CR1_OVER8_Pos)           /*!< 0x00008000 */
15910  #define USART_CR1_OVER8               USART_CR1_OVER8_Msk                      /*!< Oversampling by 8-bit or 16-bit mode */
15911  #define USART_CR1_DEDT_Pos            (16U)
15912  #define USART_CR1_DEDT_Msk            (0x1FUL << USART_CR1_DEDT_Pos)           /*!< 0x001F0000 */
15913  #define USART_CR1_DEDT                USART_CR1_DEDT_Msk                       /*!< DEDT[4:0] bits (Driver Enable Deassertion Time) */
15914  #define USART_CR1_DEDT_0              (0x01UL << USART_CR1_DEDT_Pos)           /*!< 0x00010000 */
15915  #define USART_CR1_DEDT_1              (0x02UL << USART_CR1_DEDT_Pos)           /*!< 0x00020000 */
15916  #define USART_CR1_DEDT_2              (0x04UL << USART_CR1_DEDT_Pos)           /*!< 0x00040000 */
15917  #define USART_CR1_DEDT_3              (0x08UL << USART_CR1_DEDT_Pos)           /*!< 0x00080000 */
15918  #define USART_CR1_DEDT_4              (0x10UL << USART_CR1_DEDT_Pos)           /*!< 0x00100000 */
15919  #define USART_CR1_DEAT_Pos            (21U)
15920  #define USART_CR1_DEAT_Msk            (0x1FUL << USART_CR1_DEAT_Pos)           /*!< 0x03E00000 */
15921  #define USART_CR1_DEAT                USART_CR1_DEAT_Msk                       /*!< DEAT[4:0] bits (Driver Enable Assertion Time) */
15922  #define USART_CR1_DEAT_0              (0x01UL << USART_CR1_DEAT_Pos)           /*!< 0x00200000 */
15923  #define USART_CR1_DEAT_1              (0x02UL << USART_CR1_DEAT_Pos)           /*!< 0x00400000 */
15924  #define USART_CR1_DEAT_2              (0x04UL << USART_CR1_DEAT_Pos)           /*!< 0x00800000 */
15925  #define USART_CR1_DEAT_3              (0x08UL << USART_CR1_DEAT_Pos)           /*!< 0x01000000 */
15926  #define USART_CR1_DEAT_4              (0x10UL << USART_CR1_DEAT_Pos)           /*!< 0x02000000 */
15927  #define USART_CR1_RTOIE_Pos           (26U)
15928  #define USART_CR1_RTOIE_Msk           (0x1UL << USART_CR1_RTOIE_Pos)           /*!< 0x04000000 */
15929  #define USART_CR1_RTOIE               USART_CR1_RTOIE_Msk                      /*!< Receive Time Out interrupt enable */
15930  #define USART_CR1_EOBIE_Pos           (27U)
15931  #define USART_CR1_EOBIE_Msk           (0x1UL << USART_CR1_EOBIE_Pos)           /*!< 0x08000000 */
15932  #define USART_CR1_EOBIE               USART_CR1_EOBIE_Msk                      /*!< End of Block interrupt enable */
15933  #define USART_CR1_M1_Pos              (28U)
15934  #define USART_CR1_M1_Msk              (0x1UL << USART_CR1_M1_Pos)              /*!< 0x10000000 */
15935  #define USART_CR1_M1                  USART_CR1_M1_Msk                         /*!< Word length - Bit 1 */
15936  
15937  /******************  Bit definition for USART_CR2 register  *******************/
15938  #define USART_CR2_ADDM7_Pos           (4U)
15939  #define USART_CR2_ADDM7_Msk           (0x1UL << USART_CR2_ADDM7_Pos)           /*!< 0x00000010 */
15940  #define USART_CR2_ADDM7               USART_CR2_ADDM7_Msk                      /*!< 7-bit or 4-bit Address Detection */
15941  #define USART_CR2_LBDL_Pos            (5U)
15942  #define USART_CR2_LBDL_Msk            (0x1UL << USART_CR2_LBDL_Pos)            /*!< 0x00000020 */
15943  #define USART_CR2_LBDL                USART_CR2_LBDL_Msk                       /*!< LIN Break Detection Length */
15944  #define USART_CR2_LBDIE_Pos           (6U)
15945  #define USART_CR2_LBDIE_Msk           (0x1UL << USART_CR2_LBDIE_Pos)           /*!< 0x00000040 */
15946  #define USART_CR2_LBDIE               USART_CR2_LBDIE_Msk                      /*!< LIN Break Detection Interrupt Enable */
15947  #define USART_CR2_LBCL_Pos            (8U)
15948  #define USART_CR2_LBCL_Msk            (0x1UL << USART_CR2_LBCL_Pos)            /*!< 0x00000100 */
15949  #define USART_CR2_LBCL                USART_CR2_LBCL_Msk                       /*!< Last Bit Clock pulse */
15950  #define USART_CR2_CPHA_Pos            (9U)
15951  #define USART_CR2_CPHA_Msk            (0x1UL << USART_CR2_CPHA_Pos)            /*!< 0x00000200 */
15952  #define USART_CR2_CPHA                USART_CR2_CPHA_Msk                       /*!< Clock Phase */
15953  #define USART_CR2_CPOL_Pos            (10U)
15954  #define USART_CR2_CPOL_Msk            (0x1UL << USART_CR2_CPOL_Pos)            /*!< 0x00000400 */
15955  #define USART_CR2_CPOL                USART_CR2_CPOL_Msk                       /*!< Clock Polarity */
15956  #define USART_CR2_CLKEN_Pos           (11U)
15957  #define USART_CR2_CLKEN_Msk           (0x1UL << USART_CR2_CLKEN_Pos)           /*!< 0x00000800 */
15958  #define USART_CR2_CLKEN               USART_CR2_CLKEN_Msk                      /*!< Clock Enable */
15959  #define USART_CR2_STOP_Pos            (12U)
15960  #define USART_CR2_STOP_Msk            (0x3UL << USART_CR2_STOP_Pos)            /*!< 0x00003000 */
15961  #define USART_CR2_STOP                USART_CR2_STOP_Msk                       /*!< STOP[1:0] bits (STOP bits) */
15962  #define USART_CR2_STOP_0              (0x1UL << USART_CR2_STOP_Pos)            /*!< 0x00001000 */
15963  #define USART_CR2_STOP_1              (0x2UL << USART_CR2_STOP_Pos)            /*!< 0x00002000 */
15964  #define USART_CR2_LINEN_Pos           (14U)
15965  #define USART_CR2_LINEN_Msk           (0x1UL << USART_CR2_LINEN_Pos)           /*!< 0x00004000 */
15966  #define USART_CR2_LINEN               USART_CR2_LINEN_Msk                      /*!< LIN mode enable */
15967  #define USART_CR2_SWAP_Pos            (15U)
15968  #define USART_CR2_SWAP_Msk            (0x1UL << USART_CR2_SWAP_Pos)            /*!< 0x00008000 */
15969  #define USART_CR2_SWAP                USART_CR2_SWAP_Msk                       /*!< SWAP TX/RX pins */
15970  #define USART_CR2_RXINV_Pos           (16U)
15971  #define USART_CR2_RXINV_Msk           (0x1UL << USART_CR2_RXINV_Pos)           /*!< 0x00010000 */
15972  #define USART_CR2_RXINV               USART_CR2_RXINV_Msk                      /*!< RX pin active level inversion */
15973  #define USART_CR2_TXINV_Pos           (17U)
15974  #define USART_CR2_TXINV_Msk           (0x1UL << USART_CR2_TXINV_Pos)           /*!< 0x00020000 */
15975  #define USART_CR2_TXINV               USART_CR2_TXINV_Msk                      /*!< TX pin active level inversion */
15976  #define USART_CR2_DATAINV_Pos         (18U)
15977  #define USART_CR2_DATAINV_Msk         (0x1UL << USART_CR2_DATAINV_Pos)         /*!< 0x00040000 */
15978  #define USART_CR2_DATAINV             USART_CR2_DATAINV_Msk                    /*!< Binary data inversion */
15979  #define USART_CR2_MSBFIRST_Pos        (19U)
15980  #define USART_CR2_MSBFIRST_Msk        (0x1UL << USART_CR2_MSBFIRST_Pos)        /*!< 0x00080000 */
15981  #define USART_CR2_MSBFIRST            USART_CR2_MSBFIRST_Msk                   /*!< Most Significant Bit First */
15982  #define USART_CR2_ABREN_Pos           (20U)
15983  #define USART_CR2_ABREN_Msk           (0x1UL << USART_CR2_ABREN_Pos)           /*!< 0x00100000 */
15984  #define USART_CR2_ABREN               USART_CR2_ABREN_Msk                      /*!< Auto Baud-Rate Enable*/
15985  #define USART_CR2_ABRMODE_Pos         (21U)
15986  #define USART_CR2_ABRMODE_Msk         (0x3UL << USART_CR2_ABRMODE_Pos)         /*!< 0x00600000 */
15987  #define USART_CR2_ABRMODE             USART_CR2_ABRMODE_Msk                    /*!< ABRMOD[1:0] bits (Auto Baud-Rate Mode) */
15988  #define USART_CR2_ABRMODE_0           (0x1UL << USART_CR2_ABRMODE_Pos)         /*!< 0x00200000 */
15989  #define USART_CR2_ABRMODE_1           (0x2UL << USART_CR2_ABRMODE_Pos)         /*!< 0x00400000 */
15990  #define USART_CR2_RTOEN_Pos           (23U)
15991  #define USART_CR2_RTOEN_Msk           (0x1UL << USART_CR2_RTOEN_Pos)           /*!< 0x00800000 */
15992  #define USART_CR2_RTOEN               USART_CR2_RTOEN_Msk                      /*!< Receiver Time-Out enable */
15993  #define USART_CR2_ADD_Pos             (24U)
15994  #define USART_CR2_ADD_Msk             (0xFFUL << USART_CR2_ADD_Pos)            /*!< 0xFF000000 */
15995  #define USART_CR2_ADD                 USART_CR2_ADD_Msk                        /*!< Address of the USART node */
15996  
15997  /******************  Bit definition for USART_CR3 register  *******************/
15998  #define USART_CR3_EIE_Pos             (0U)
15999  #define USART_CR3_EIE_Msk             (0x1UL << USART_CR3_EIE_Pos)             /*!< 0x00000001 */
16000  #define USART_CR3_EIE                 USART_CR3_EIE_Msk                        /*!< Error Interrupt Enable */
16001  #define USART_CR3_IREN_Pos            (1U)
16002  #define USART_CR3_IREN_Msk            (0x1UL << USART_CR3_IREN_Pos)            /*!< 0x00000002 */
16003  #define USART_CR3_IREN                USART_CR3_IREN_Msk                       /*!< IrDA mode Enable */
16004  #define USART_CR3_IRLP_Pos            (2U)
16005  #define USART_CR3_IRLP_Msk            (0x1UL << USART_CR3_IRLP_Pos)            /*!< 0x00000004 */
16006  #define USART_CR3_IRLP                USART_CR3_IRLP_Msk                       /*!< IrDA Low-Power */
16007  #define USART_CR3_HDSEL_Pos           (3U)
16008  #define USART_CR3_HDSEL_Msk           (0x1UL << USART_CR3_HDSEL_Pos)           /*!< 0x00000008 */
16009  #define USART_CR3_HDSEL               USART_CR3_HDSEL_Msk                      /*!< Half-Duplex Selection */
16010  #define USART_CR3_NACK_Pos            (4U)
16011  #define USART_CR3_NACK_Msk            (0x1UL << USART_CR3_NACK_Pos)            /*!< 0x00000010 */
16012  #define USART_CR3_NACK                USART_CR3_NACK_Msk                       /*!< SmartCard NACK enable */
16013  #define USART_CR3_SCEN_Pos            (5U)
16014  #define USART_CR3_SCEN_Msk            (0x1UL << USART_CR3_SCEN_Pos)            /*!< 0x00000020 */
16015  #define USART_CR3_SCEN                USART_CR3_SCEN_Msk                       /*!< SmartCard mode enable */
16016  #define USART_CR3_DMAR_Pos            (6U)
16017  #define USART_CR3_DMAR_Msk            (0x1UL << USART_CR3_DMAR_Pos)            /*!< 0x00000040 */
16018  #define USART_CR3_DMAR                USART_CR3_DMAR_Msk                       /*!< DMA Enable Receiver */
16019  #define USART_CR3_DMAT_Pos            (7U)
16020  #define USART_CR3_DMAT_Msk            (0x1UL << USART_CR3_DMAT_Pos)            /*!< 0x00000080 */
16021  #define USART_CR3_DMAT                USART_CR3_DMAT_Msk                       /*!< DMA Enable Transmitter */
16022  #define USART_CR3_RTSE_Pos            (8U)
16023  #define USART_CR3_RTSE_Msk            (0x1UL << USART_CR3_RTSE_Pos)            /*!< 0x00000100 */
16024  #define USART_CR3_RTSE                USART_CR3_RTSE_Msk                       /*!< RTS Enable */
16025  #define USART_CR3_CTSE_Pos            (9U)
16026  #define USART_CR3_CTSE_Msk            (0x1UL << USART_CR3_CTSE_Pos)            /*!< 0x00000200 */
16027  #define USART_CR3_CTSE                USART_CR3_CTSE_Msk                       /*!< CTS Enable */
16028  #define USART_CR3_CTSIE_Pos           (10U)
16029  #define USART_CR3_CTSIE_Msk           (0x1UL << USART_CR3_CTSIE_Pos)           /*!< 0x00000400 */
16030  #define USART_CR3_CTSIE               USART_CR3_CTSIE_Msk                      /*!< CTS Interrupt Enable */
16031  #define USART_CR3_ONEBIT_Pos          (11U)
16032  #define USART_CR3_ONEBIT_Msk          (0x1UL << USART_CR3_ONEBIT_Pos)          /*!< 0x00000800 */
16033  #define USART_CR3_ONEBIT              USART_CR3_ONEBIT_Msk                     /*!< One sample bit method enable */
16034  #define USART_CR3_OVRDIS_Pos          (12U)
16035  #define USART_CR3_OVRDIS_Msk          (0x1UL << USART_CR3_OVRDIS_Pos)          /*!< 0x00001000 */
16036  #define USART_CR3_OVRDIS              USART_CR3_OVRDIS_Msk                     /*!< Overrun Disable */
16037  #define USART_CR3_DDRE_Pos            (13U)
16038  #define USART_CR3_DDRE_Msk            (0x1UL << USART_CR3_DDRE_Pos)            /*!< 0x00002000 */
16039  #define USART_CR3_DDRE                USART_CR3_DDRE_Msk                       /*!< DMA Disable on Reception Error */
16040  #define USART_CR3_DEM_Pos             (14U)
16041  #define USART_CR3_DEM_Msk             (0x1UL << USART_CR3_DEM_Pos)             /*!< 0x00004000 */
16042  #define USART_CR3_DEM                 USART_CR3_DEM_Msk                        /*!< Driver Enable Mode */
16043  #define USART_CR3_DEP_Pos             (15U)
16044  #define USART_CR3_DEP_Msk             (0x1UL << USART_CR3_DEP_Pos)             /*!< 0x00008000 */
16045  #define USART_CR3_DEP                 USART_CR3_DEP_Msk                        /*!< Driver Enable Polarity Selection */
16046  #define USART_CR3_SCARCNT_Pos         (17U)
16047  #define USART_CR3_SCARCNT_Msk         (0x7UL << USART_CR3_SCARCNT_Pos)         /*!< 0x000E0000 */
16048  #define USART_CR3_SCARCNT             USART_CR3_SCARCNT_Msk                    /*!< SCARCNT[2:0] bits (SmartCard Auto-Retry Count) */
16049  #define USART_CR3_SCARCNT_0           (0x1UL << USART_CR3_SCARCNT_Pos)         /*!< 0x00020000 */
16050  #define USART_CR3_SCARCNT_1           (0x2UL << USART_CR3_SCARCNT_Pos)         /*!< 0x00040000 */
16051  #define USART_CR3_SCARCNT_2           (0x4UL << USART_CR3_SCARCNT_Pos)         /*!< 0x00080000 */
16052  #define USART_CR3_WUS_Pos             (20U)
16053  #define USART_CR3_WUS_Msk             (0x3UL << USART_CR3_WUS_Pos)             /*!< 0x00300000 */
16054  #define USART_CR3_WUS                 USART_CR3_WUS_Msk                        /*!< WUS[1:0] bits (Wake UP Interrupt Flag Selection) */
16055  #define USART_CR3_WUS_0               (0x1UL << USART_CR3_WUS_Pos)             /*!< 0x00100000 */
16056  #define USART_CR3_WUS_1               (0x2UL << USART_CR3_WUS_Pos)             /*!< 0x00200000 */
16057  #define USART_CR3_WUFIE_Pos           (22U)
16058  #define USART_CR3_WUFIE_Msk           (0x1UL << USART_CR3_WUFIE_Pos)           /*!< 0x00400000 */
16059  #define USART_CR3_WUFIE               USART_CR3_WUFIE_Msk                      /*!< Wake Up Interrupt Enable */
16060  #define USART_CR3_UCESM_Pos           (23U)
16061  #define USART_CR3_UCESM_Msk           (0x1UL << USART_CR3_UCESM_Pos)           /*!< 0x02000000 */
16062  #define USART_CR3_UCESM               USART_CR3_UCESM_Msk                      /*!< USART Clock enable in Stop mode */
16063  
16064  /******************  Bit definition for USART_BRR register  *******************/
16065  #define USART_BRR_DIV_FRACTION_Pos    (0U)
16066  #define USART_BRR_DIV_FRACTION_Msk    (0xFUL << USART_BRR_DIV_FRACTION_Pos)    /*!< 0x0000000F */
16067  #define USART_BRR_DIV_FRACTION        USART_BRR_DIV_FRACTION_Msk               /*!< Fraction of USARTDIV */
16068  #define USART_BRR_DIV_MANTISSA_Pos    (4U)
16069  #define USART_BRR_DIV_MANTISSA_Msk    (0xFFFUL << USART_BRR_DIV_MANTISSA_Pos)  /*!< 0x0000FFF0 */
16070  #define USART_BRR_DIV_MANTISSA        USART_BRR_DIV_MANTISSA_Msk               /*!< Mantissa of USARTDIV */
16071  
16072  /******************  Bit definition for USART_GTPR register  ******************/
16073  #define USART_GTPR_PSC_Pos            (0U)
16074  #define USART_GTPR_PSC_Msk            (0xFFUL << USART_GTPR_PSC_Pos)           /*!< 0x000000FF */
16075  #define USART_GTPR_PSC                USART_GTPR_PSC_Msk                       /*!< PSC[7:0] bits (Prescaler value) */
16076  #define USART_GTPR_GT_Pos             (8U)
16077  #define USART_GTPR_GT_Msk             (0xFFUL << USART_GTPR_GT_Pos)            /*!< 0x0000FF00 */
16078  #define USART_GTPR_GT                 USART_GTPR_GT_Msk                        /*!< GT[7:0] bits (Guard time value) */
16079  
16080  /*******************  Bit definition for USART_RTOR register  *****************/
16081  #define USART_RTOR_RTO_Pos            (0U)
16082  #define USART_RTOR_RTO_Msk            (0xFFFFFFUL << USART_RTOR_RTO_Pos)       /*!< 0x00FFFFFF */
16083  #define USART_RTOR_RTO                USART_RTOR_RTO_Msk                       /*!< Receiver Time Out Value */
16084  #define USART_RTOR_BLEN_Pos           (24U)
16085  #define USART_RTOR_BLEN_Msk           (0xFFUL << USART_RTOR_BLEN_Pos)          /*!< 0xFF000000 */
16086  #define USART_RTOR_BLEN               USART_RTOR_BLEN_Msk                      /*!< Block Length */
16087  
16088  /*******************  Bit definition for USART_RQR register  ******************/
16089  #define USART_RQR_ABRRQ_Pos           (0U)
16090  #define USART_RQR_ABRRQ_Msk           (0x1UL << USART_RQR_ABRRQ_Pos)           /*!< 0x00000001 */
16091  #define USART_RQR_ABRRQ               USART_RQR_ABRRQ_Msk                      /*!< Auto-Baud Rate Request */
16092  #define USART_RQR_SBKRQ_Pos           (1U)
16093  #define USART_RQR_SBKRQ_Msk           (0x1UL << USART_RQR_SBKRQ_Pos)           /*!< 0x00000002 */
16094  #define USART_RQR_SBKRQ               USART_RQR_SBKRQ_Msk                      /*!< Send Break Request */
16095  #define USART_RQR_MMRQ_Pos            (2U)
16096  #define USART_RQR_MMRQ_Msk            (0x1UL << USART_RQR_MMRQ_Pos)            /*!< 0x00000004 */
16097  #define USART_RQR_MMRQ                USART_RQR_MMRQ_Msk                       /*!< Mute Mode Request */
16098  #define USART_RQR_RXFRQ_Pos           (3U)
16099  #define USART_RQR_RXFRQ_Msk           (0x1UL << USART_RQR_RXFRQ_Pos)           /*!< 0x00000008 */
16100  #define USART_RQR_RXFRQ               USART_RQR_RXFRQ_Msk                      /*!< Receive Data flush Request */
16101  #define USART_RQR_TXFRQ_Pos           (4U)
16102  #define USART_RQR_TXFRQ_Msk           (0x1UL << USART_RQR_TXFRQ_Pos)           /*!< 0x00000010 */
16103  #define USART_RQR_TXFRQ               USART_RQR_TXFRQ_Msk                      /*!< Transmit data flush Request */
16104  
16105  /*******************  Bit definition for USART_ISR register  ******************/
16106  #define USART_ISR_PE_Pos              (0U)
16107  #define USART_ISR_PE_Msk              (0x1UL << USART_ISR_PE_Pos)              /*!< 0x00000001 */
16108  #define USART_ISR_PE                  USART_ISR_PE_Msk                         /*!< Parity Error */
16109  #define USART_ISR_FE_Pos              (1U)
16110  #define USART_ISR_FE_Msk              (0x1UL << USART_ISR_FE_Pos)              /*!< 0x00000002 */
16111  #define USART_ISR_FE                  USART_ISR_FE_Msk                         /*!< Framing Error */
16112  #define USART_ISR_NE_Pos              (2U)
16113  #define USART_ISR_NE_Msk              (0x1UL << USART_ISR_NE_Pos)              /*!< 0x00000004 */
16114  #define USART_ISR_NE                  USART_ISR_NE_Msk                         /*!< Noise Error detected Flag */
16115  #define USART_ISR_ORE_Pos             (3U)
16116  #define USART_ISR_ORE_Msk             (0x1UL << USART_ISR_ORE_Pos)             /*!< 0x00000008 */
16117  #define USART_ISR_ORE                 USART_ISR_ORE_Msk                        /*!< OverRun Error */
16118  #define USART_ISR_IDLE_Pos            (4U)
16119  #define USART_ISR_IDLE_Msk            (0x1UL << USART_ISR_IDLE_Pos)            /*!< 0x00000010 */
16120  #define USART_ISR_IDLE                USART_ISR_IDLE_Msk                       /*!< IDLE line detected */
16121  #define USART_ISR_RXNE_Pos            (5U)
16122  #define USART_ISR_RXNE_Msk            (0x1UL << USART_ISR_RXNE_Pos)            /*!< 0x00000020 */
16123  #define USART_ISR_RXNE                USART_ISR_RXNE_Msk                       /*!< Read Data Register Not Empty */
16124  #define USART_ISR_TC_Pos              (6U)
16125  #define USART_ISR_TC_Msk              (0x1UL << USART_ISR_TC_Pos)              /*!< 0x00000040 */
16126  #define USART_ISR_TC                  USART_ISR_TC_Msk                         /*!< Transmission Complete */
16127  #define USART_ISR_TXE_Pos             (7U)
16128  #define USART_ISR_TXE_Msk             (0x1UL << USART_ISR_TXE_Pos)             /*!< 0x00000080 */
16129  #define USART_ISR_TXE                 USART_ISR_TXE_Msk                        /*!< Transmit Data Register Empty */
16130  #define USART_ISR_LBDF_Pos            (8U)
16131  #define USART_ISR_LBDF_Msk            (0x1UL << USART_ISR_LBDF_Pos)            /*!< 0x00000100 */
16132  #define USART_ISR_LBDF                USART_ISR_LBDF_Msk                       /*!< LIN Break Detection Flag */
16133  #define USART_ISR_CTSIF_Pos           (9U)
16134  #define USART_ISR_CTSIF_Msk           (0x1UL << USART_ISR_CTSIF_Pos)           /*!< 0x00000200 */
16135  #define USART_ISR_CTSIF               USART_ISR_CTSIF_Msk                      /*!< CTS interrupt flag */
16136  #define USART_ISR_CTS_Pos             (10U)
16137  #define USART_ISR_CTS_Msk             (0x1UL << USART_ISR_CTS_Pos)             /*!< 0x00000400 */
16138  #define USART_ISR_CTS                 USART_ISR_CTS_Msk                        /*!< CTS flag */
16139  #define USART_ISR_RTOF_Pos            (11U)
16140  #define USART_ISR_RTOF_Msk            (0x1UL << USART_ISR_RTOF_Pos)            /*!< 0x00000800 */
16141  #define USART_ISR_RTOF                USART_ISR_RTOF_Msk                       /*!< Receiver Time Out */
16142  #define USART_ISR_EOBF_Pos            (12U)
16143  #define USART_ISR_EOBF_Msk            (0x1UL << USART_ISR_EOBF_Pos)            /*!< 0x00001000 */
16144  #define USART_ISR_EOBF                USART_ISR_EOBF_Msk                       /*!< End Of Block Flag */
16145  #define USART_ISR_ABRE_Pos            (14U)
16146  #define USART_ISR_ABRE_Msk            (0x1UL << USART_ISR_ABRE_Pos)            /*!< 0x00004000 */
16147  #define USART_ISR_ABRE                USART_ISR_ABRE_Msk                       /*!< Auto-Baud Rate Error */
16148  #define USART_ISR_ABRF_Pos            (15U)
16149  #define USART_ISR_ABRF_Msk            (0x1UL << USART_ISR_ABRF_Pos)            /*!< 0x00008000 */
16150  #define USART_ISR_ABRF                USART_ISR_ABRF_Msk                       /*!< Auto-Baud Rate Flag */
16151  #define USART_ISR_BUSY_Pos            (16U)
16152  #define USART_ISR_BUSY_Msk            (0x1UL << USART_ISR_BUSY_Pos)            /*!< 0x00010000 */
16153  #define USART_ISR_BUSY                USART_ISR_BUSY_Msk                       /*!< Busy Flag */
16154  #define USART_ISR_CMF_Pos             (17U)
16155  #define USART_ISR_CMF_Msk             (0x1UL << USART_ISR_CMF_Pos)             /*!< 0x00020000 */
16156  #define USART_ISR_CMF                 USART_ISR_CMF_Msk                        /*!< Character Match Flag */
16157  #define USART_ISR_SBKF_Pos            (18U)
16158  #define USART_ISR_SBKF_Msk            (0x1UL << USART_ISR_SBKF_Pos)            /*!< 0x00040000 */
16159  #define USART_ISR_SBKF                USART_ISR_SBKF_Msk                       /*!< Send Break Flag */
16160  #define USART_ISR_RWU_Pos             (19U)
16161  #define USART_ISR_RWU_Msk             (0x1UL << USART_ISR_RWU_Pos)             /*!< 0x00080000 */
16162  #define USART_ISR_RWU                 USART_ISR_RWU_Msk                        /*!< Receive Wake Up from mute mode Flag */
16163  #define USART_ISR_WUF_Pos             (20U)
16164  #define USART_ISR_WUF_Msk             (0x1UL << USART_ISR_WUF_Pos)             /*!< 0x00100000 */
16165  #define USART_ISR_WUF                 USART_ISR_WUF_Msk                        /*!< Wake Up from stop mode Flag */
16166  #define USART_ISR_TEACK_Pos           (21U)
16167  #define USART_ISR_TEACK_Msk           (0x1UL << USART_ISR_TEACK_Pos)           /*!< 0x00200000 */
16168  #define USART_ISR_TEACK               USART_ISR_TEACK_Msk                      /*!< Transmit Enable Acknowledge Flag */
16169  #define USART_ISR_REACK_Pos           (22U)
16170  #define USART_ISR_REACK_Msk           (0x1UL << USART_ISR_REACK_Pos)           /*!< 0x00400000 */
16171  #define USART_ISR_REACK               USART_ISR_REACK_Msk                      /*!< Receive Enable Acknowledge Flag */
16172  
16173  /*******************  Bit definition for USART_ICR register  ******************/
16174  #define USART_ICR_PECF_Pos            (0U)
16175  #define USART_ICR_PECF_Msk            (0x1UL << USART_ICR_PECF_Pos)            /*!< 0x00000001 */
16176  #define USART_ICR_PECF                USART_ICR_PECF_Msk                       /*!< Parity Error Clear Flag */
16177  #define USART_ICR_FECF_Pos            (1U)
16178  #define USART_ICR_FECF_Msk            (0x1UL << USART_ICR_FECF_Pos)            /*!< 0x00000002 */
16179  #define USART_ICR_FECF                USART_ICR_FECF_Msk                       /*!< Framing Error Clear Flag */
16180  #define USART_ICR_NECF_Pos            (2U)
16181  #define USART_ICR_NECF_Msk            (0x1UL << USART_ICR_NECF_Pos)            /*!< 0x00000004 */
16182  #define USART_ICR_NECF                USART_ICR_NECF_Msk                       /*!< Noise Error detected Clear Flag */
16183  #define USART_ICR_ORECF_Pos           (3U)
16184  #define USART_ICR_ORECF_Msk           (0x1UL << USART_ICR_ORECF_Pos)           /*!< 0x00000008 */
16185  #define USART_ICR_ORECF               USART_ICR_ORECF_Msk                      /*!< OverRun Error Clear Flag */
16186  #define USART_ICR_IDLECF_Pos          (4U)
16187  #define USART_ICR_IDLECF_Msk          (0x1UL << USART_ICR_IDLECF_Pos)          /*!< 0x00000010 */
16188  #define USART_ICR_IDLECF              USART_ICR_IDLECF_Msk                     /*!< IDLE line detected Clear Flag */
16189  #define USART_ICR_TCCF_Pos            (6U)
16190  #define USART_ICR_TCCF_Msk            (0x1UL << USART_ICR_TCCF_Pos)            /*!< 0x00000040 */
16191  #define USART_ICR_TCCF                USART_ICR_TCCF_Msk                       /*!< Transmission Complete Clear Flag */
16192  #define USART_ICR_LBDCF_Pos           (8U)
16193  #define USART_ICR_LBDCF_Msk           (0x1UL << USART_ICR_LBDCF_Pos)           /*!< 0x00000100 */
16194  #define USART_ICR_LBDCF               USART_ICR_LBDCF_Msk                      /*!< LIN Break Detection Clear Flag */
16195  #define USART_ICR_CTSCF_Pos           (9U)
16196  #define USART_ICR_CTSCF_Msk           (0x1UL << USART_ICR_CTSCF_Pos)           /*!< 0x00000200 */
16197  #define USART_ICR_CTSCF               USART_ICR_CTSCF_Msk                      /*!< CTS Interrupt Clear Flag */
16198  #define USART_ICR_RTOCF_Pos           (11U)
16199  #define USART_ICR_RTOCF_Msk           (0x1UL << USART_ICR_RTOCF_Pos)           /*!< 0x00000800 */
16200  #define USART_ICR_RTOCF               USART_ICR_RTOCF_Msk                      /*!< Receiver Time Out Clear Flag */
16201  #define USART_ICR_EOBCF_Pos           (12U)
16202  #define USART_ICR_EOBCF_Msk           (0x1UL << USART_ICR_EOBCF_Pos)           /*!< 0x00001000 */
16203  #define USART_ICR_EOBCF               USART_ICR_EOBCF_Msk                      /*!< End Of Block Clear Flag */
16204  #define USART_ICR_CMCF_Pos            (17U)
16205  #define USART_ICR_CMCF_Msk            (0x1UL << USART_ICR_CMCF_Pos)            /*!< 0x00020000 */
16206  #define USART_ICR_CMCF                USART_ICR_CMCF_Msk                       /*!< Character Match Clear Flag */
16207  #define USART_ICR_WUCF_Pos            (20U)
16208  #define USART_ICR_WUCF_Msk            (0x1UL << USART_ICR_WUCF_Pos)            /*!< 0x00100000 */
16209  #define USART_ICR_WUCF                USART_ICR_WUCF_Msk                       /*!< Wake Up from stop mode Clear Flag */
16210  
16211  /* Legacy defines */
16212  #define USART_ICR_NCF_Pos             USART_ICR_NECF_Pos
16213  #define USART_ICR_NCF_Msk             USART_ICR_NECF_Msk
16214  #define USART_ICR_NCF                 USART_ICR_NECF
16215  
16216  /*******************  Bit definition for USART_RDR register  ******************/
16217  #define USART_RDR_RDR_Pos             (0U)
16218  #define USART_RDR_RDR_Msk             (0x1FFUL << USART_RDR_RDR_Pos)           /*!< 0x000001FF */
16219  #define USART_RDR_RDR                 USART_RDR_RDR_Msk                        /*!< RDR[8:0] bits (Receive Data value) */
16220  
16221  /*******************  Bit definition for USART_TDR register  ******************/
16222  #define USART_TDR_TDR_Pos             (0U)
16223  #define USART_TDR_TDR_Msk             (0x1FFUL << USART_TDR_TDR_Pos)           /*!< 0x000001FF */
16224  #define USART_TDR_TDR                 USART_TDR_TDR_Msk                        /*!< TDR[8:0] bits (Transmit Data value) */
16225  
16226  /******************************************************************************/
16227  /*                                                                            */
16228  /*           Single Wire Protocol Master Interface (SWPMI)                    */
16229  /*                                                                            */
16230  /******************************************************************************/
16231  
16232  /*******************  Bit definition for SWPMI_CR register   ********************/
16233  #define SWPMI_CR_RXDMA_Pos       (0U)
16234  #define SWPMI_CR_RXDMA_Msk       (0x1UL << SWPMI_CR_RXDMA_Pos)                 /*!< 0x00000001 */
16235  #define SWPMI_CR_RXDMA           SWPMI_CR_RXDMA_Msk                            /*!<Reception DMA enable                                 */
16236  #define SWPMI_CR_TXDMA_Pos       (1U)
16237  #define SWPMI_CR_TXDMA_Msk       (0x1UL << SWPMI_CR_TXDMA_Pos)                 /*!< 0x00000002 */
16238  #define SWPMI_CR_TXDMA           SWPMI_CR_TXDMA_Msk                            /*!<Transmission DMA enable                              */
16239  #define SWPMI_CR_RXMODE_Pos      (2U)
16240  #define SWPMI_CR_RXMODE_Msk      (0x1UL << SWPMI_CR_RXMODE_Pos)                /*!< 0x00000004 */
16241  #define SWPMI_CR_RXMODE          SWPMI_CR_RXMODE_Msk                           /*!<Reception buffering mode                             */
16242  #define SWPMI_CR_TXMODE_Pos      (3U)
16243  #define SWPMI_CR_TXMODE_Msk      (0x1UL << SWPMI_CR_TXMODE_Pos)                /*!< 0x00000008 */
16244  #define SWPMI_CR_TXMODE          SWPMI_CR_TXMODE_Msk                           /*!<Transmission buffering mode                          */
16245  #define SWPMI_CR_LPBK_Pos        (4U)
16246  #define SWPMI_CR_LPBK_Msk        (0x1UL << SWPMI_CR_LPBK_Pos)                  /*!< 0x00000010 */
16247  #define SWPMI_CR_LPBK            SWPMI_CR_LPBK_Msk                             /*!<Loopback mode enable                                 */
16248  #define SWPMI_CR_SWPACT_Pos      (5U)
16249  #define SWPMI_CR_SWPACT_Msk      (0x1UL << SWPMI_CR_SWPACT_Pos)                /*!< 0x00000020 */
16250  #define SWPMI_CR_SWPACT          SWPMI_CR_SWPACT_Msk                           /*!<Single wire protocol master interface activate       */
16251  #define SWPMI_CR_DEACT_Pos       (10U)
16252  #define SWPMI_CR_DEACT_Msk       (0x1UL << SWPMI_CR_DEACT_Pos)                 /*!< 0x00000400 */
16253  #define SWPMI_CR_DEACT           SWPMI_CR_DEACT_Msk                            /*!<Single wire protocol master interface deactivate     */
16254  
16255  /*******************  Bit definition for SWPMI_BRR register  ********************/
16256  #define SWPMI_BRR_BR_Pos         (0U)
16257  #define SWPMI_BRR_BR_Msk         (0x3FUL << SWPMI_BRR_BR_Pos)                  /*!< 0x0000003F */
16258  #define SWPMI_BRR_BR             SWPMI_BRR_BR_Msk                              /*!<BR[5:0] bits (Bitrate prescaler) */
16259  
16260  /*******************  Bit definition for SWPMI_ISR register  ********************/
16261  #define SWPMI_ISR_RXBFF_Pos      (0U)
16262  #define SWPMI_ISR_RXBFF_Msk      (0x1UL << SWPMI_ISR_RXBFF_Pos)                /*!< 0x00000001 */
16263  #define SWPMI_ISR_RXBFF          SWPMI_ISR_RXBFF_Msk                           /*!<Receive buffer full flag        */
16264  #define SWPMI_ISR_TXBEF_Pos      (1U)
16265  #define SWPMI_ISR_TXBEF_Msk      (0x1UL << SWPMI_ISR_TXBEF_Pos)                /*!< 0x00000002 */
16266  #define SWPMI_ISR_TXBEF          SWPMI_ISR_TXBEF_Msk                           /*!<Transmit buffer empty flag      */
16267  #define SWPMI_ISR_RXBERF_Pos     (2U)
16268  #define SWPMI_ISR_RXBERF_Msk     (0x1UL << SWPMI_ISR_RXBERF_Pos)               /*!< 0x00000004 */
16269  #define SWPMI_ISR_RXBERF         SWPMI_ISR_RXBERF_Msk                          /*!<Receive CRC error flag          */
16270  #define SWPMI_ISR_RXOVRF_Pos     (3U)
16271  #define SWPMI_ISR_RXOVRF_Msk     (0x1UL << SWPMI_ISR_RXOVRF_Pos)               /*!< 0x00000008 */
16272  #define SWPMI_ISR_RXOVRF         SWPMI_ISR_RXOVRF_Msk                          /*!<Receive overrun error flag      */
16273  #define SWPMI_ISR_TXUNRF_Pos     (4U)
16274  #define SWPMI_ISR_TXUNRF_Msk     (0x1UL << SWPMI_ISR_TXUNRF_Pos)               /*!< 0x00000010 */
16275  #define SWPMI_ISR_TXUNRF         SWPMI_ISR_TXUNRF_Msk                          /*!<Transmit underrun error flag    */
16276  #define SWPMI_ISR_RXNE_Pos       (5U)
16277  #define SWPMI_ISR_RXNE_Msk       (0x1UL << SWPMI_ISR_RXNE_Pos)                 /*!< 0x00000020 */
16278  #define SWPMI_ISR_RXNE           SWPMI_ISR_RXNE_Msk                            /*!<Receive data register not empty */
16279  #define SWPMI_ISR_TXE_Pos        (6U)
16280  #define SWPMI_ISR_TXE_Msk        (0x1UL << SWPMI_ISR_TXE_Pos)                  /*!< 0x00000040 */
16281  #define SWPMI_ISR_TXE            SWPMI_ISR_TXE_Msk                             /*!<Transmit data register empty    */
16282  #define SWPMI_ISR_TCF_Pos        (7U)
16283  #define SWPMI_ISR_TCF_Msk        (0x1UL << SWPMI_ISR_TCF_Pos)                  /*!< 0x00000080 */
16284  #define SWPMI_ISR_TCF            SWPMI_ISR_TCF_Msk                             /*!<Transfer complete flag          */
16285  #define SWPMI_ISR_SRF_Pos        (8U)
16286  #define SWPMI_ISR_SRF_Msk        (0x1UL << SWPMI_ISR_SRF_Pos)                  /*!< 0x00000100 */
16287  #define SWPMI_ISR_SRF            SWPMI_ISR_SRF_Msk                             /*!<Slave resume flag               */
16288  #define SWPMI_ISR_SUSP_Pos       (9U)
16289  #define SWPMI_ISR_SUSP_Msk       (0x1UL << SWPMI_ISR_SUSP_Pos)                 /*!< 0x00000200 */
16290  #define SWPMI_ISR_SUSP           SWPMI_ISR_SUSP_Msk                            /*!<SUSPEND flag                    */
16291  #define SWPMI_ISR_DEACTF_Pos     (10U)
16292  #define SWPMI_ISR_DEACTF_Msk     (0x1UL << SWPMI_ISR_DEACTF_Pos)               /*!< 0x00000400 */
16293  #define SWPMI_ISR_DEACTF         SWPMI_ISR_DEACTF_Msk                          /*!<DEACTIVATED flag                */
16294  
16295  /*******************  Bit definition for SWPMI_ICR register  ********************/
16296  #define SWPMI_ICR_CRXBFF_Pos     (0U)
16297  #define SWPMI_ICR_CRXBFF_Msk     (0x1UL << SWPMI_ICR_CRXBFF_Pos)               /*!< 0x00000001 */
16298  #define SWPMI_ICR_CRXBFF         SWPMI_ICR_CRXBFF_Msk                          /*!<Clear receive buffer full flag       */
16299  #define SWPMI_ICR_CTXBEF_Pos     (1U)
16300  #define SWPMI_ICR_CTXBEF_Msk     (0x1UL << SWPMI_ICR_CTXBEF_Pos)               /*!< 0x00000002 */
16301  #define SWPMI_ICR_CTXBEF         SWPMI_ICR_CTXBEF_Msk                          /*!<Clear transmit buffer empty flag     */
16302  #define SWPMI_ICR_CRXBERF_Pos    (2U)
16303  #define SWPMI_ICR_CRXBERF_Msk    (0x1UL << SWPMI_ICR_CRXBERF_Pos)              /*!< 0x00000004 */
16304  #define SWPMI_ICR_CRXBERF        SWPMI_ICR_CRXBERF_Msk                         /*!<Clear receive CRC error flag         */
16305  #define SWPMI_ICR_CRXOVRF_Pos    (3U)
16306  #define SWPMI_ICR_CRXOVRF_Msk    (0x1UL << SWPMI_ICR_CRXOVRF_Pos)              /*!< 0x00000008 */
16307  #define SWPMI_ICR_CRXOVRF        SWPMI_ICR_CRXOVRF_Msk                         /*!<Clear receive overrun error flag     */
16308  #define SWPMI_ICR_CTXUNRF_Pos    (4U)
16309  #define SWPMI_ICR_CTXUNRF_Msk    (0x1UL << SWPMI_ICR_CTXUNRF_Pos)              /*!< 0x00000010 */
16310  #define SWPMI_ICR_CTXUNRF        SWPMI_ICR_CTXUNRF_Msk                         /*!<Clear transmit underrun error flag   */
16311  #define SWPMI_ICR_CTCF_Pos       (7U)
16312  #define SWPMI_ICR_CTCF_Msk       (0x1UL << SWPMI_ICR_CTCF_Pos)                 /*!< 0x00000080 */
16313  #define SWPMI_ICR_CTCF           SWPMI_ICR_CTCF_Msk                            /*!<Clear transfer complete flag         */
16314  #define SWPMI_ICR_CSRF_Pos       (8U)
16315  #define SWPMI_ICR_CSRF_Msk       (0x1UL << SWPMI_ICR_CSRF_Pos)                 /*!< 0x00000100 */
16316  #define SWPMI_ICR_CSRF           SWPMI_ICR_CSRF_Msk                            /*!<Clear slave resume flag              */
16317  
16318  /*******************  Bit definition for SWPMI_IER register  ********************/
16319  #define SWPMI_IER_SRIE_Pos       (8U)
16320  #define SWPMI_IER_SRIE_Msk       (0x1UL << SWPMI_IER_SRIE_Pos)                 /*!< 0x00000100 */
16321  #define SWPMI_IER_SRIE           SWPMI_IER_SRIE_Msk                            /*!<Slave resume interrupt enable               */
16322  #define SWPMI_IER_TCIE_Pos       (7U)
16323  #define SWPMI_IER_TCIE_Msk       (0x1UL << SWPMI_IER_TCIE_Pos)                 /*!< 0x00000080 */
16324  #define SWPMI_IER_TCIE           SWPMI_IER_TCIE_Msk                            /*!<Transmit complete interrupt enable          */
16325  #define SWPMI_IER_TIE_Pos        (6U)
16326  #define SWPMI_IER_TIE_Msk        (0x1UL << SWPMI_IER_TIE_Pos)                  /*!< 0x00000040 */
16327  #define SWPMI_IER_TIE            SWPMI_IER_TIE_Msk                             /*!<Transmit interrupt enable                   */
16328  #define SWPMI_IER_RIE_Pos        (5U)
16329  #define SWPMI_IER_RIE_Msk        (0x1UL << SWPMI_IER_RIE_Pos)                  /*!< 0x00000020 */
16330  #define SWPMI_IER_RIE            SWPMI_IER_RIE_Msk                             /*!<Receive interrupt enable                    */
16331  #define SWPMI_IER_TXUNRIE_Pos    (4U)
16332  #define SWPMI_IER_TXUNRIE_Msk    (0x1UL << SWPMI_IER_TXUNRIE_Pos)              /*!< 0x00000010 */
16333  #define SWPMI_IER_TXUNRIE        SWPMI_IER_TXUNRIE_Msk                         /*!<Transmit underrun error interrupt enable    */
16334  #define SWPMI_IER_RXOVRIE_Pos    (3U)
16335  #define SWPMI_IER_RXOVRIE_Msk    (0x1UL << SWPMI_IER_RXOVRIE_Pos)              /*!< 0x00000008 */
16336  #define SWPMI_IER_RXOVRIE        SWPMI_IER_RXOVRIE_Msk                         /*!<Receive overrun error interrupt enable      */
16337  #define SWPMI_IER_RXBERIE_Pos    (2U)
16338  #define SWPMI_IER_RXBERIE_Msk    (0x1UL << SWPMI_IER_RXBERIE_Pos)              /*!< 0x00000004 */
16339  #define SWPMI_IER_RXBERIE        SWPMI_IER_RXBERIE_Msk                         /*!<Receive CRC error interrupt enable          */
16340  #define SWPMI_IER_TXBEIE_Pos     (1U)
16341  #define SWPMI_IER_TXBEIE_Msk     (0x1UL << SWPMI_IER_TXBEIE_Pos)               /*!< 0x00000002 */
16342  #define SWPMI_IER_TXBEIE         SWPMI_IER_TXBEIE_Msk                          /*!<Transmit buffer empty interrupt enable      */
16343  #define SWPMI_IER_RXBFIE_Pos     (0U)
16344  #define SWPMI_IER_RXBFIE_Msk     (0x1UL << SWPMI_IER_RXBFIE_Pos)               /*!< 0x00000001 */
16345  #define SWPMI_IER_RXBFIE         SWPMI_IER_RXBFIE_Msk                          /*!<Receive buffer full interrupt enable        */
16346  
16347  /*******************  Bit definition for SWPMI_RFL register  ********************/
16348  #define SWPMI_RFL_RFL_Pos        (0U)
16349  #define SWPMI_RFL_RFL_Msk        (0x1FUL << SWPMI_RFL_RFL_Pos)                 /*!< 0x0000001F */
16350  #define SWPMI_RFL_RFL            SWPMI_RFL_RFL_Msk                             /*!<RFL[4:0] bits (Receive Frame length) */
16351  #define SWPMI_RFL_RFL_0_1_Pos    (0U)
16352  #define SWPMI_RFL_RFL_0_1_Msk    (0x3UL << SWPMI_RFL_RFL_0_1_Pos)              /*!< 0x00000003 */
16353  #define SWPMI_RFL_RFL_0_1        SWPMI_RFL_RFL_0_1_Msk                         /*!<RFL[1:0] bits (number of relevant bytes for the last SWPMI_RDR register read.) */
16354  
16355  /*******************  Bit definition for SWPMI_TDR register  ********************/
16356  #define SWPMI_TDR_TD_Pos         (0U)
16357  #define SWPMI_TDR_TD_Msk         (0xFFFFFFFFUL << SWPMI_TDR_TD_Pos)            /*!< 0xFFFFFFFF */
16358  #define SWPMI_TDR_TD             SWPMI_TDR_TD_Msk                              /*!<Transmit Data Register         */
16359  
16360  /*******************  Bit definition for SWPMI_RDR register  ********************/
16361  #define SWPMI_RDR_RD_Pos         (0U)
16362  #define SWPMI_RDR_RD_Msk         (0xFFFFFFFFUL << SWPMI_RDR_RD_Pos)            /*!< 0xFFFFFFFF */
16363  #define SWPMI_RDR_RD             SWPMI_RDR_RD_Msk                              /*!<Receive Data Register          */
16364  
16365  /*******************  Bit definition for SWPMI_OR register  ********************/
16366  #define SWPMI_OR_TBYP_Pos        (0U)
16367  #define SWPMI_OR_TBYP_Msk        (0x1UL << SWPMI_OR_TBYP_Pos)                  /*!< 0x00000001 */
16368  #define SWPMI_OR_TBYP            SWPMI_OR_TBYP_Msk                             /*!<SWP Transceiver Bypass */
16369  #define SWPMI_OR_CLASS_Pos       (1U)
16370  #define SWPMI_OR_CLASS_Msk       (0x1UL << SWPMI_OR_CLASS_Pos)                 /*!< 0x00000002 */
16371  #define SWPMI_OR_CLASS           SWPMI_OR_CLASS_Msk                            /*!<SWP Voltage Class selection */
16372  
16373  /******************************************************************************/
16374  /*                                                                            */
16375  /*                                 VREFBUF                                    */
16376  /*                                                                            */
16377  /******************************************************************************/
16378  /*******************  Bit definition for VREFBUF_CSR register  ****************/
16379  #define VREFBUF_CSR_ENVR_Pos    (0U)
16380  #define VREFBUF_CSR_ENVR_Msk    (0x1UL << VREFBUF_CSR_ENVR_Pos)                /*!< 0x00000001 */
16381  #define VREFBUF_CSR_ENVR        VREFBUF_CSR_ENVR_Msk                           /*!<Voltage reference buffer enable */
16382  #define VREFBUF_CSR_HIZ_Pos     (1U)
16383  #define VREFBUF_CSR_HIZ_Msk     (0x1UL << VREFBUF_CSR_HIZ_Pos)                 /*!< 0x00000002 */
16384  #define VREFBUF_CSR_HIZ         VREFBUF_CSR_HIZ_Msk                            /*!<High impedance mode             */
16385  #define VREFBUF_CSR_VRS_Pos     (2U)
16386  #define VREFBUF_CSR_VRS_Msk     (0x1UL << VREFBUF_CSR_VRS_Pos)                 /*!< 0x00000004 */
16387  #define VREFBUF_CSR_VRS         VREFBUF_CSR_VRS_Msk                            /*!<Voltage reference scale         */
16388  #define VREFBUF_CSR_VRR_Pos     (3U)
16389  #define VREFBUF_CSR_VRR_Msk     (0x1UL << VREFBUF_CSR_VRR_Pos)                 /*!< 0x00000008 */
16390  #define VREFBUF_CSR_VRR         VREFBUF_CSR_VRR_Msk                            /*!<Voltage reference buffer ready  */
16391  
16392  /*******************  Bit definition for VREFBUF_CCR register  ******************/
16393  #define VREFBUF_CCR_TRIM_Pos    (0U)
16394  #define VREFBUF_CCR_TRIM_Msk    (0x3FUL << VREFBUF_CCR_TRIM_Pos)               /*!< 0x0000003F */
16395  #define VREFBUF_CCR_TRIM        VREFBUF_CCR_TRIM_Msk                           /*!<TRIM[5:0] bits (Trimming code)  */
16396  
16397  /******************************************************************************/
16398  /*                                                                            */
16399  /*                            Window WATCHDOG                                 */
16400  /*                                                                            */
16401  /******************************************************************************/
16402  /*******************  Bit definition for WWDG_CR register  ********************/
16403  #define WWDG_CR_T_Pos           (0U)
16404  #define WWDG_CR_T_Msk           (0x7FUL << WWDG_CR_T_Pos)                      /*!< 0x0000007F */
16405  #define WWDG_CR_T               WWDG_CR_T_Msk                                  /*!<T[6:0] bits (7-Bit counter (MSB to LSB)) */
16406  #define WWDG_CR_T_0             (0x01UL << WWDG_CR_T_Pos)                      /*!< 0x00000001 */
16407  #define WWDG_CR_T_1             (0x02UL << WWDG_CR_T_Pos)                      /*!< 0x00000002 */
16408  #define WWDG_CR_T_2             (0x04UL << WWDG_CR_T_Pos)                      /*!< 0x00000004 */
16409  #define WWDG_CR_T_3             (0x08UL << WWDG_CR_T_Pos)                      /*!< 0x00000008 */
16410  #define WWDG_CR_T_4             (0x10UL << WWDG_CR_T_Pos)                      /*!< 0x00000010 */
16411  #define WWDG_CR_T_5             (0x20UL << WWDG_CR_T_Pos)                      /*!< 0x00000020 */
16412  #define WWDG_CR_T_6             (0x40UL << WWDG_CR_T_Pos)                      /*!< 0x00000040 */
16413  
16414  #define WWDG_CR_WDGA_Pos        (7U)
16415  #define WWDG_CR_WDGA_Msk        (0x1UL << WWDG_CR_WDGA_Pos)                    /*!< 0x00000080 */
16416  #define WWDG_CR_WDGA            WWDG_CR_WDGA_Msk                               /*!<Activation bit */
16417  
16418  /*******************  Bit definition for WWDG_CFR register  *******************/
16419  #define WWDG_CFR_W_Pos          (0U)
16420  #define WWDG_CFR_W_Msk          (0x7FUL << WWDG_CFR_W_Pos)                     /*!< 0x0000007F */
16421  #define WWDG_CFR_W              WWDG_CFR_W_Msk                                 /*!<W[6:0] bits (7-bit window value) */
16422  #define WWDG_CFR_W_0            (0x01UL << WWDG_CFR_W_Pos)                     /*!< 0x00000001 */
16423  #define WWDG_CFR_W_1            (0x02UL << WWDG_CFR_W_Pos)                     /*!< 0x00000002 */
16424  #define WWDG_CFR_W_2            (0x04UL << WWDG_CFR_W_Pos)                     /*!< 0x00000004 */
16425  #define WWDG_CFR_W_3            (0x08UL << WWDG_CFR_W_Pos)                     /*!< 0x00000008 */
16426  #define WWDG_CFR_W_4            (0x10UL << WWDG_CFR_W_Pos)                     /*!< 0x00000010 */
16427  #define WWDG_CFR_W_5            (0x20UL << WWDG_CFR_W_Pos)                     /*!< 0x00000020 */
16428  #define WWDG_CFR_W_6            (0x40UL << WWDG_CFR_W_Pos)                     /*!< 0x00000040 */
16429  
16430  #define WWDG_CFR_WDGTB_Pos      (7U)
16431  #define WWDG_CFR_WDGTB_Msk      (0x3UL << WWDG_CFR_WDGTB_Pos)                  /*!< 0x00000180 */
16432  #define WWDG_CFR_WDGTB          WWDG_CFR_WDGTB_Msk                             /*!<WDGTB[1:0] bits (Timer Base) */
16433  #define WWDG_CFR_WDGTB_0        (0x1UL << WWDG_CFR_WDGTB_Pos)                  /*!< 0x00000080 */
16434  #define WWDG_CFR_WDGTB_1        (0x2UL << WWDG_CFR_WDGTB_Pos)                  /*!< 0x00000100 */
16435  
16436  #define WWDG_CFR_EWI_Pos        (9U)
16437  #define WWDG_CFR_EWI_Msk        (0x1UL << WWDG_CFR_EWI_Pos)                    /*!< 0x00000200 */
16438  #define WWDG_CFR_EWI            WWDG_CFR_EWI_Msk                               /*!<Early Wakeup Interrupt */
16439  
16440  /*******************  Bit definition for WWDG_SR register  ********************/
16441  #define WWDG_SR_EWIF_Pos        (0U)
16442  #define WWDG_SR_EWIF_Msk        (0x1UL << WWDG_SR_EWIF_Pos)                    /*!< 0x00000001 */
16443  #define WWDG_SR_EWIF            WWDG_SR_EWIF_Msk                               /*!<Early Wakeup Interrupt Flag */
16444  
16445  
16446  /******************************************************************************/
16447  /*                                                                            */
16448  /*                                 Debug MCU                                  */
16449  /*                                                                            */
16450  /******************************************************************************/
16451  /********************  Bit definition for DBGMCU_IDCODE register  *************/
16452  #define DBGMCU_IDCODE_DEV_ID_Pos               (0U)
16453  #define DBGMCU_IDCODE_DEV_ID_Msk               (0xFFFUL << DBGMCU_IDCODE_DEV_ID_Pos) /*!< 0x00000FFF */
16454  #define DBGMCU_IDCODE_DEV_ID                   DBGMCU_IDCODE_DEV_ID_Msk
16455  #define DBGMCU_IDCODE_REV_ID_Pos               (16U)
16456  #define DBGMCU_IDCODE_REV_ID_Msk               (0xFFFFUL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0xFFFF0000 */
16457  #define DBGMCU_IDCODE_REV_ID                   DBGMCU_IDCODE_REV_ID_Msk
16458  
16459  /********************  Bit definition for DBGMCU_CR register  *****************/
16460  #define DBGMCU_CR_DBG_SLEEP_Pos                (0U)
16461  #define DBGMCU_CR_DBG_SLEEP_Msk                (0x1UL << DBGMCU_CR_DBG_SLEEP_Pos) /*!< 0x00000001 */
16462  #define DBGMCU_CR_DBG_SLEEP                    DBGMCU_CR_DBG_SLEEP_Msk
16463  #define DBGMCU_CR_DBG_STOP_Pos                 (1U)
16464  #define DBGMCU_CR_DBG_STOP_Msk                 (0x1UL << DBGMCU_CR_DBG_STOP_Pos) /*!< 0x00000002 */
16465  #define DBGMCU_CR_DBG_STOP                     DBGMCU_CR_DBG_STOP_Msk
16466  #define DBGMCU_CR_DBG_STANDBY_Pos              (2U)
16467  #define DBGMCU_CR_DBG_STANDBY_Msk              (0x1UL << DBGMCU_CR_DBG_STANDBY_Pos) /*!< 0x00000004 */
16468  #define DBGMCU_CR_DBG_STANDBY                  DBGMCU_CR_DBG_STANDBY_Msk
16469  #define DBGMCU_CR_TRACE_IOEN_Pos               (5U)
16470  #define DBGMCU_CR_TRACE_IOEN_Msk               (0x1UL << DBGMCU_CR_TRACE_IOEN_Pos) /*!< 0x00000020 */
16471  #define DBGMCU_CR_TRACE_IOEN                   DBGMCU_CR_TRACE_IOEN_Msk
16472  
16473  #define DBGMCU_CR_TRACE_MODE_Pos               (6U)
16474  #define DBGMCU_CR_TRACE_MODE_Msk               (0x3UL << DBGMCU_CR_TRACE_MODE_Pos) /*!< 0x000000C0 */
16475  #define DBGMCU_CR_TRACE_MODE                   DBGMCU_CR_TRACE_MODE_Msk
16476  #define DBGMCU_CR_TRACE_MODE_0                 (0x1UL << DBGMCU_CR_TRACE_MODE_Pos) /*!< 0x00000040 */
16477  #define DBGMCU_CR_TRACE_MODE_1                 (0x2UL << DBGMCU_CR_TRACE_MODE_Pos) /*!< 0x00000080 */
16478  
16479  /********************  Bit definition for DBGMCU_APB1FZR1 register  ***********/
16480  #define DBGMCU_APB1FZR1_DBG_TIM2_STOP_Pos      (0U)
16481  #define DBGMCU_APB1FZR1_DBG_TIM2_STOP_Msk      (0x1UL << DBGMCU_APB1FZR1_DBG_TIM2_STOP_Pos) /*!< 0x00000001 */
16482  #define DBGMCU_APB1FZR1_DBG_TIM2_STOP          DBGMCU_APB1FZR1_DBG_TIM2_STOP_Msk
16483  #define DBGMCU_APB1FZR1_DBG_TIM3_STOP_Pos      (1U)
16484  #define DBGMCU_APB1FZR1_DBG_TIM3_STOP_Msk      (0x1UL << DBGMCU_APB1FZR1_DBG_TIM3_STOP_Pos) /*!< 0x00000002 */
16485  #define DBGMCU_APB1FZR1_DBG_TIM3_STOP          DBGMCU_APB1FZR1_DBG_TIM3_STOP_Msk
16486  #define DBGMCU_APB1FZR1_DBG_TIM4_STOP_Pos      (2U)
16487  #define DBGMCU_APB1FZR1_DBG_TIM4_STOP_Msk      (0x1UL << DBGMCU_APB1FZR1_DBG_TIM4_STOP_Pos) /*!< 0x00000004 */
16488  #define DBGMCU_APB1FZR1_DBG_TIM4_STOP          DBGMCU_APB1FZR1_DBG_TIM4_STOP_Msk
16489  #define DBGMCU_APB1FZR1_DBG_TIM5_STOP_Pos      (3U)
16490  #define DBGMCU_APB1FZR1_DBG_TIM5_STOP_Msk      (0x1UL << DBGMCU_APB1FZR1_DBG_TIM5_STOP_Pos) /*!< 0x00000008 */
16491  #define DBGMCU_APB1FZR1_DBG_TIM5_STOP          DBGMCU_APB1FZR1_DBG_TIM5_STOP_Msk
16492  #define DBGMCU_APB1FZR1_DBG_TIM6_STOP_Pos      (4U)
16493  #define DBGMCU_APB1FZR1_DBG_TIM6_STOP_Msk      (0x1UL << DBGMCU_APB1FZR1_DBG_TIM6_STOP_Pos) /*!< 0x00000010 */
16494  #define DBGMCU_APB1FZR1_DBG_TIM6_STOP          DBGMCU_APB1FZR1_DBG_TIM6_STOP_Msk
16495  #define DBGMCU_APB1FZR1_DBG_TIM7_STOP_Pos      (5U)
16496  #define DBGMCU_APB1FZR1_DBG_TIM7_STOP_Msk      (0x1UL << DBGMCU_APB1FZR1_DBG_TIM7_STOP_Pos) /*!< 0x00000020 */
16497  #define DBGMCU_APB1FZR1_DBG_TIM7_STOP          DBGMCU_APB1FZR1_DBG_TIM7_STOP_Msk
16498  #define DBGMCU_APB1FZR1_DBG_RTC_STOP_Pos       (10U)
16499  #define DBGMCU_APB1FZR1_DBG_RTC_STOP_Msk       (0x1UL << DBGMCU_APB1FZR1_DBG_RTC_STOP_Pos) /*!< 0x00000400 */
16500  #define DBGMCU_APB1FZR1_DBG_RTC_STOP           DBGMCU_APB1FZR1_DBG_RTC_STOP_Msk
16501  #define DBGMCU_APB1FZR1_DBG_WWDG_STOP_Pos      (11U)
16502  #define DBGMCU_APB1FZR1_DBG_WWDG_STOP_Msk      (0x1UL << DBGMCU_APB1FZR1_DBG_WWDG_STOP_Pos) /*!< 0x00000800 */
16503  #define DBGMCU_APB1FZR1_DBG_WWDG_STOP          DBGMCU_APB1FZR1_DBG_WWDG_STOP_Msk
16504  #define DBGMCU_APB1FZR1_DBG_IWDG_STOP_Pos      (12U)
16505  #define DBGMCU_APB1FZR1_DBG_IWDG_STOP_Msk      (0x1UL << DBGMCU_APB1FZR1_DBG_IWDG_STOP_Pos) /*!< 0x00001000 */
16506  #define DBGMCU_APB1FZR1_DBG_IWDG_STOP          DBGMCU_APB1FZR1_DBG_IWDG_STOP_Msk
16507  #define DBGMCU_APB1FZR1_DBG_I2C1_STOP_Pos      (21U)
16508  #define DBGMCU_APB1FZR1_DBG_I2C1_STOP_Msk      (0x1UL << DBGMCU_APB1FZR1_DBG_I2C1_STOP_Pos) /*!< 0x00200000 */
16509  #define DBGMCU_APB1FZR1_DBG_I2C1_STOP          DBGMCU_APB1FZR1_DBG_I2C1_STOP_Msk
16510  #define DBGMCU_APB1FZR1_DBG_I2C2_STOP_Pos      (22U)
16511  #define DBGMCU_APB1FZR1_DBG_I2C2_STOP_Msk      (0x1UL << DBGMCU_APB1FZR1_DBG_I2C2_STOP_Pos) /*!< 0x00400000 */
16512  #define DBGMCU_APB1FZR1_DBG_I2C2_STOP          DBGMCU_APB1FZR1_DBG_I2C2_STOP_Msk
16513  #define DBGMCU_APB1FZR1_DBG_I2C3_STOP_Pos      (23U)
16514  #define DBGMCU_APB1FZR1_DBG_I2C3_STOP_Msk      (0x1UL << DBGMCU_APB1FZR1_DBG_I2C3_STOP_Pos) /*!< 0x00800000 */
16515  #define DBGMCU_APB1FZR1_DBG_I2C3_STOP          DBGMCU_APB1FZR1_DBG_I2C3_STOP_Msk
16516  #define DBGMCU_APB1FZR1_DBG_CAN_STOP_Pos       (25U)
16517  #define DBGMCU_APB1FZR1_DBG_CAN_STOP_Msk       (0x1UL << DBGMCU_APB1FZR1_DBG_CAN_STOP_Pos) /*!< 0x02000000 */
16518  #define DBGMCU_APB1FZR1_DBG_CAN_STOP           DBGMCU_APB1FZR1_DBG_CAN_STOP_Msk
16519  #define DBGMCU_APB1FZR1_DBG_LPTIM1_STOP_Pos    (31U)
16520  #define DBGMCU_APB1FZR1_DBG_LPTIM1_STOP_Msk    (0x1UL << DBGMCU_APB1FZR1_DBG_LPTIM1_STOP_Pos) /*!< 0x80000000 */
16521  #define DBGMCU_APB1FZR1_DBG_LPTIM1_STOP        DBGMCU_APB1FZR1_DBG_LPTIM1_STOP_Msk
16522  
16523  /********************  Bit definition for DBGMCU_APB1FZR2 register  **********/
16524  #define DBGMCU_APB1FZR2_DBG_LPTIM2_STOP_Pos    (5U)
16525  #define DBGMCU_APB1FZR2_DBG_LPTIM2_STOP_Msk    (0x1UL << DBGMCU_APB1FZR2_DBG_LPTIM2_STOP_Pos) /*!< 0x00000020 */
16526  #define DBGMCU_APB1FZR2_DBG_LPTIM2_STOP        DBGMCU_APB1FZR2_DBG_LPTIM2_STOP_Msk
16527  
16528  /********************  Bit definition for DBGMCU_APB2FZ register  ************/
16529  #define DBGMCU_APB2FZ_DBG_TIM1_STOP_Pos        (11U)
16530  #define DBGMCU_APB2FZ_DBG_TIM1_STOP_Msk        (0x1UL << DBGMCU_APB2FZ_DBG_TIM1_STOP_Pos) /*!< 0x00000800 */
16531  #define DBGMCU_APB2FZ_DBG_TIM1_STOP            DBGMCU_APB2FZ_DBG_TIM1_STOP_Msk
16532  #define DBGMCU_APB2FZ_DBG_TIM8_STOP_Pos        (13U)
16533  #define DBGMCU_APB2FZ_DBG_TIM8_STOP_Msk        (0x1UL << DBGMCU_APB2FZ_DBG_TIM8_STOP_Pos) /*!< 0x00002000 */
16534  #define DBGMCU_APB2FZ_DBG_TIM8_STOP            DBGMCU_APB2FZ_DBG_TIM8_STOP_Msk
16535  #define DBGMCU_APB2FZ_DBG_TIM15_STOP_Pos       (16U)
16536  #define DBGMCU_APB2FZ_DBG_TIM15_STOP_Msk       (0x1UL << DBGMCU_APB2FZ_DBG_TIM15_STOP_Pos) /*!< 0x00010000 */
16537  #define DBGMCU_APB2FZ_DBG_TIM15_STOP           DBGMCU_APB2FZ_DBG_TIM15_STOP_Msk
16538  #define DBGMCU_APB2FZ_DBG_TIM16_STOP_Pos       (17U)
16539  #define DBGMCU_APB2FZ_DBG_TIM16_STOP_Msk       (0x1UL << DBGMCU_APB2FZ_DBG_TIM16_STOP_Pos) /*!< 0x00020000 */
16540  #define DBGMCU_APB2FZ_DBG_TIM16_STOP           DBGMCU_APB2FZ_DBG_TIM16_STOP_Msk
16541  #define DBGMCU_APB2FZ_DBG_TIM17_STOP_Pos       (18U)
16542  #define DBGMCU_APB2FZ_DBG_TIM17_STOP_Msk       (0x1UL << DBGMCU_APB2FZ_DBG_TIM17_STOP_Pos) /*!< 0x00040000 */
16543  #define DBGMCU_APB2FZ_DBG_TIM17_STOP           DBGMCU_APB2FZ_DBG_TIM17_STOP_Msk
16544  
16545  /******************************************************************************/
16546  /*                                                                            */
16547  /*                                       USB_OTG                              */
16548  /*                                                                            */
16549  /******************************************************************************/
16550  /********************  Bit definition for USB_OTG_GOTGCTL register  ********************/
16551  #define USB_OTG_GOTGCTL_SRQSCS_Pos               (0U)
16552  #define USB_OTG_GOTGCTL_SRQSCS_Msk               (0x1UL << USB_OTG_GOTGCTL_SRQSCS_Pos) /*!< 0x00000001 */
16553  #define USB_OTG_GOTGCTL_SRQSCS                   USB_OTG_GOTGCTL_SRQSCS_Msk    /*!< Session request success */
16554  #define USB_OTG_GOTGCTL_SRQ_Pos                  (1U)
16555  #define USB_OTG_GOTGCTL_SRQ_Msk                  (0x1UL << USB_OTG_GOTGCTL_SRQ_Pos) /*!< 0x00000002 */
16556  #define USB_OTG_GOTGCTL_SRQ                      USB_OTG_GOTGCTL_SRQ_Msk       /*!< Session request */
16557  #define USB_OTG_GOTGCTL_VBVALOEN_Pos             (2U)
16558  #define USB_OTG_GOTGCTL_VBVALOEN_Msk             (0x1UL << USB_OTG_GOTGCTL_VBVALOEN_Pos) /*!< 0x00000004 */
16559  #define USB_OTG_GOTGCTL_VBVALOEN                 USB_OTG_GOTGCTL_VBVALOEN_Msk  /*!< VBUS valid override enable */
16560  #define USB_OTG_GOTGCTL_VBVALOVAL_Pos            (3U)
16561  #define USB_OTG_GOTGCTL_VBVALOVAL_Msk            (0x1UL << USB_OTG_GOTGCTL_VBVALOVAL_Pos) /*!< 0x00000008 */
16562  #define USB_OTG_GOTGCTL_VBVALOVAL                USB_OTG_GOTGCTL_VBVALOVAL_Msk /*!< VBUS valid override value */
16563  #define USB_OTG_GOTGCTL_AVALOEN_Pos              (4U)
16564  #define USB_OTG_GOTGCTL_AVALOEN_Msk              (0x1UL << USB_OTG_GOTGCTL_AVALOEN_Pos) /*!< 0x00000010 */
16565  #define USB_OTG_GOTGCTL_AVALOEN                  USB_OTG_GOTGCTL_AVALOEN_Msk   /*!< A-peripheral session valid override enable */
16566  #define USB_OTG_GOTGCTL_AVALOVAL_Pos             (5U)
16567  #define USB_OTG_GOTGCTL_AVALOVAL_Msk             (0x1UL << USB_OTG_GOTGCTL_AVALOVAL_Pos) /*!< 0x00000020 */
16568  #define USB_OTG_GOTGCTL_AVALOVAL                 USB_OTG_GOTGCTL_AVALOVAL_Msk  /*!< A-peripheral session valid override value */
16569  #define USB_OTG_GOTGCTL_BVALOEN_Pos              (6U)
16570  #define USB_OTG_GOTGCTL_BVALOEN_Msk              (0x1UL << USB_OTG_GOTGCTL_BVALOEN_Pos) /*!< 0x00000040 */
16571  #define USB_OTG_GOTGCTL_BVALOEN                  USB_OTG_GOTGCTL_BVALOEN_Msk   /*!< B-peripheral session valid override enable */
16572  #define USB_OTG_GOTGCTL_BVALOVAL_Pos             (7U)
16573  #define USB_OTG_GOTGCTL_BVALOVAL_Msk             (0x1UL << USB_OTG_GOTGCTL_BVALOVAL_Pos) /*!< 0x00000080 */
16574  #define USB_OTG_GOTGCTL_BVALOVAL                 USB_OTG_GOTGCTL_BVALOVAL_Msk  /*!< B-peripheral session valid override value  */
16575  #define USB_OTG_GOTGCTL_BSESVLD_Pos              (19U)
16576  #define USB_OTG_GOTGCTL_BSESVLD_Msk              (0x1UL << USB_OTG_GOTGCTL_BSESVLD_Pos) /*!< 0x00080000 */
16577  #define USB_OTG_GOTGCTL_BSESVLD                  USB_OTG_GOTGCTL_BSESVLD_Msk   /*!<  B-session valid*/
16578  
16579  /********************  Bit definition for USB_OTG_GOTGINT register  ********************/
16580  #define USB_OTG_GOTGINT_SEDET_Pos                (2U)
16581  #define USB_OTG_GOTGINT_SEDET_Msk                (0x1UL << USB_OTG_GOTGINT_SEDET_Pos) /*!< 0x00000004 */
16582  #define USB_OTG_GOTGINT_SEDET                    USB_OTG_GOTGINT_SEDET_Msk     /*!< Session end detected */
16583  #define USB_OTG_GOTGINT_SRSSCHG_Pos              (8U)
16584  #define USB_OTG_GOTGINT_SRSSCHG_Msk              (0x1UL << USB_OTG_GOTGINT_SRSSCHG_Pos) /*!< 0x00000100 */
16585  #define USB_OTG_GOTGINT_SRSSCHG                  USB_OTG_GOTGINT_SRSSCHG_Msk   /*!< Session request success status change */
16586  #define USB_OTG_GOTGINT_HNSSCHG_Pos              (9U)
16587  #define USB_OTG_GOTGINT_HNSSCHG_Msk              (0x1UL << USB_OTG_GOTGINT_HNSSCHG_Pos) /*!< 0x00000200 */
16588  #define USB_OTG_GOTGINT_HNSSCHG                  USB_OTG_GOTGINT_HNSSCHG_Msk   /*!< Host negotiation success status change */
16589  #define USB_OTG_GOTGINT_HNGDET_Pos               (17U)
16590  #define USB_OTG_GOTGINT_HNGDET_Msk               (0x1UL << USB_OTG_GOTGINT_HNGDET_Pos) /*!< 0x00020000 */
16591  #define USB_OTG_GOTGINT_HNGDET                   USB_OTG_GOTGINT_HNGDET_Msk    /*!< Host negotiation detected */
16592  #define USB_OTG_GOTGINT_ADTOCHG_Pos              (18U)
16593  #define USB_OTG_GOTGINT_ADTOCHG_Msk              (0x1UL << USB_OTG_GOTGINT_ADTOCHG_Pos) /*!< 0x00040000 */
16594  #define USB_OTG_GOTGINT_ADTOCHG                  USB_OTG_GOTGINT_ADTOCHG_Msk   /*!< A-device timeout change */
16595  #define USB_OTG_GOTGINT_DBCDNE_Pos               (19U)
16596  #define USB_OTG_GOTGINT_DBCDNE_Msk               (0x1UL << USB_OTG_GOTGINT_DBCDNE_Pos) /*!< 0x00080000 */
16597  #define USB_OTG_GOTGINT_DBCDNE                   USB_OTG_GOTGINT_DBCDNE_Msk    /*!< Debounce done */
16598  
16599  /********************  Bit definition for USB_OTG_GAHBCFG register  ********************/
16600  #define USB_OTG_GAHBCFG_GINT_Pos                 (0U)
16601  #define USB_OTG_GAHBCFG_GINT_Msk                 (0x1UL << USB_OTG_GAHBCFG_GINT_Pos) /*!< 0x00000001 */
16602  #define USB_OTG_GAHBCFG_GINT                     USB_OTG_GAHBCFG_GINT_Msk      /*!< Global interrupt mask */
16603  #define USB_OTG_GAHBCFG_HBSTLEN_Pos              (1U)
16604  #define USB_OTG_GAHBCFG_HBSTLEN_Msk              (0xFUL << USB_OTG_GAHBCFG_HBSTLEN_Pos) /*!< 0x0000001E */
16605  #define USB_OTG_GAHBCFG_HBSTLEN                  USB_OTG_GAHBCFG_HBSTLEN_Msk   /*!< Burst length/type */
16606  #define USB_OTG_GAHBCFG_HBSTLEN_0                (0x1UL << USB_OTG_GAHBCFG_HBSTLEN_Pos) /*!< 0x00000002 */
16607  #define USB_OTG_GAHBCFG_HBSTLEN_1                (0x2UL << USB_OTG_GAHBCFG_HBSTLEN_Pos) /*!< 0x00000004 */
16608  #define USB_OTG_GAHBCFG_HBSTLEN_2                (0x4UL << USB_OTG_GAHBCFG_HBSTLEN_Pos) /*!< 0x00000008 */
16609  #define USB_OTG_GAHBCFG_HBSTLEN_3                (0x8UL << USB_OTG_GAHBCFG_HBSTLEN_Pos) /*!< 0x00000010 */
16610  #define USB_OTG_GAHBCFG_DMAEN_Pos                (5U)
16611  #define USB_OTG_GAHBCFG_DMAEN_Msk                (0x1UL << USB_OTG_GAHBCFG_DMAEN_Pos) /*!< 0x00000020 */
16612  #define USB_OTG_GAHBCFG_DMAEN                    USB_OTG_GAHBCFG_DMAEN_Msk     /*!< DMA enable */
16613  #define USB_OTG_GAHBCFG_TXFELVL_Pos              (7U)
16614  #define USB_OTG_GAHBCFG_TXFELVL_Msk              (0x1UL << USB_OTG_GAHBCFG_TXFELVL_Pos) /*!< 0x00000080 */
16615  #define USB_OTG_GAHBCFG_TXFELVL                  USB_OTG_GAHBCFG_TXFELVL_Msk   /*!< TxFIFO empty level */
16616  #define USB_OTG_GAHBCFG_PTXFELVL_Pos             (8U)
16617  #define USB_OTG_GAHBCFG_PTXFELVL_Msk             (0x1UL << USB_OTG_GAHBCFG_PTXFELVL_Pos) /*!< 0x00000100 */
16618  #define USB_OTG_GAHBCFG_PTXFELVL                 USB_OTG_GAHBCFG_PTXFELVL_Msk  /*!< Periodic TxFIFO empty level */
16619  
16620  /********************  Bit definition for USB_OTG_GUSBCFG register  ********************/
16621  #define USB_OTG_GUSBCFG_TOCAL_Pos                (0U)
16622  #define USB_OTG_GUSBCFG_TOCAL_Msk                (0x7UL << USB_OTG_GUSBCFG_TOCAL_Pos) /*!< 0x00000007 */
16623  #define USB_OTG_GUSBCFG_TOCAL                    USB_OTG_GUSBCFG_TOCAL_Msk     /*!< FS timeout calibration */
16624  #define USB_OTG_GUSBCFG_TOCAL_0                  (0x1UL << USB_OTG_GUSBCFG_TOCAL_Pos) /*!< 0x00000001 */
16625  #define USB_OTG_GUSBCFG_TOCAL_1                  (0x2UL << USB_OTG_GUSBCFG_TOCAL_Pos) /*!< 0x00000002 */
16626  #define USB_OTG_GUSBCFG_TOCAL_2                  (0x4UL << USB_OTG_GUSBCFG_TOCAL_Pos) /*!< 0x00000004 */
16627  #define USB_OTG_GUSBCFG_PHYSEL_Pos               (6U)
16628  #define USB_OTG_GUSBCFG_PHYSEL_Msk               (0x1UL << USB_OTG_GUSBCFG_PHYSEL_Pos) /*!< 0x00000040 */
16629  #define USB_OTG_GUSBCFG_PHYSEL                   USB_OTG_GUSBCFG_PHYSEL_Msk    /*!< USB 2.0 high-speed ULPI PHY or USB 1.1 full-speed serial transceiver select */
16630  #define USB_OTG_GUSBCFG_SRPCAP_Pos               (8U)
16631  #define USB_OTG_GUSBCFG_SRPCAP_Msk               (0x1UL << USB_OTG_GUSBCFG_SRPCAP_Pos) /*!< 0x00000100 */
16632  #define USB_OTG_GUSBCFG_SRPCAP                   USB_OTG_GUSBCFG_SRPCAP_Msk    /*!< SRP-capable */
16633  #define USB_OTG_GUSBCFG_HNPCAP_Pos               (9U)
16634  #define USB_OTG_GUSBCFG_HNPCAP_Msk               (0x1UL << USB_OTG_GUSBCFG_HNPCAP_Pos) /*!< 0x00000200 */
16635  #define USB_OTG_GUSBCFG_HNPCAP                   USB_OTG_GUSBCFG_HNPCAP_Msk    /*!< HNP-capable */
16636  #define USB_OTG_GUSBCFG_TRDT_Pos                 (10U)
16637  #define USB_OTG_GUSBCFG_TRDT_Msk                 (0xFUL << USB_OTG_GUSBCFG_TRDT_Pos) /*!< 0x00003C00 */
16638  #define USB_OTG_GUSBCFG_TRDT                     USB_OTG_GUSBCFG_TRDT_Msk      /*!< USB turnaround time */
16639  #define USB_OTG_GUSBCFG_TRDT_0                   (0x1UL << USB_OTG_GUSBCFG_TRDT_Pos) /*!< 0x00000400 */
16640  #define USB_OTG_GUSBCFG_TRDT_1                   (0x2UL << USB_OTG_GUSBCFG_TRDT_Pos) /*!< 0x00000800 */
16641  #define USB_OTG_GUSBCFG_TRDT_2                   (0x4UL << USB_OTG_GUSBCFG_TRDT_Pos) /*!< 0x00001000 */
16642  #define USB_OTG_GUSBCFG_TRDT_3                   (0x8UL << USB_OTG_GUSBCFG_TRDT_Pos) /*!< 0x00002000 */
16643  #define USB_OTG_GUSBCFG_PHYLPCS_Pos              (15U)
16644  #define USB_OTG_GUSBCFG_PHYLPCS_Msk              (0x1UL << USB_OTG_GUSBCFG_PHYLPCS_Pos) /*!< 0x00008000 */
16645  #define USB_OTG_GUSBCFG_PHYLPCS                  USB_OTG_GUSBCFG_PHYLPCS_Msk   /*!< PHY Low-power clock select */
16646  #define USB_OTG_GUSBCFG_ULPIFSLS_Pos             (17U)
16647  #define USB_OTG_GUSBCFG_ULPIFSLS_Msk             (0x1UL << USB_OTG_GUSBCFG_ULPIFSLS_Pos) /*!< 0x00020000 */
16648  #define USB_OTG_GUSBCFG_ULPIFSLS                 USB_OTG_GUSBCFG_ULPIFSLS_Msk  /*!< ULPI FS/LS select */
16649  #define USB_OTG_GUSBCFG_ULPIAR_Pos               (18U)
16650  #define USB_OTG_GUSBCFG_ULPIAR_Msk               (0x1UL << USB_OTG_GUSBCFG_ULPIAR_Pos) /*!< 0x00040000 */
16651  #define USB_OTG_GUSBCFG_ULPIAR                   USB_OTG_GUSBCFG_ULPIAR_Msk    /*!< ULPI Auto-resume */
16652  #define USB_OTG_GUSBCFG_ULPICSM_Pos              (19U)
16653  #define USB_OTG_GUSBCFG_ULPICSM_Msk              (0x1UL << USB_OTG_GUSBCFG_ULPICSM_Pos) /*!< 0x00080000 */
16654  #define USB_OTG_GUSBCFG_ULPICSM                  USB_OTG_GUSBCFG_ULPICSM_Msk   /*!< ULPI Clock SuspendM */
16655  #define USB_OTG_GUSBCFG_ULPIEVBUSD_Pos           (20U)
16656  #define USB_OTG_GUSBCFG_ULPIEVBUSD_Msk           (0x1UL << USB_OTG_GUSBCFG_ULPIEVBUSD_Pos) /*!< 0x00100000 */
16657  #define USB_OTG_GUSBCFG_ULPIEVBUSD               USB_OTG_GUSBCFG_ULPIEVBUSD_Msk /*!< ULPI External VBUS Drive */
16658  #define USB_OTG_GUSBCFG_ULPIEVBUSI_Pos           (21U)
16659  #define USB_OTG_GUSBCFG_ULPIEVBUSI_Msk           (0x1UL << USB_OTG_GUSBCFG_ULPIEVBUSI_Pos) /*!< 0x00200000 */
16660  #define USB_OTG_GUSBCFG_ULPIEVBUSI               USB_OTG_GUSBCFG_ULPIEVBUSI_Msk /*!< ULPI external VBUS indicator */
16661  #define USB_OTG_GUSBCFG_TSDPS_Pos                (22U)
16662  #define USB_OTG_GUSBCFG_TSDPS_Msk                (0x1UL << USB_OTG_GUSBCFG_TSDPS_Pos) /*!< 0x00400000 */
16663  #define USB_OTG_GUSBCFG_TSDPS                    USB_OTG_GUSBCFG_TSDPS_Msk     /*!< TermSel DLine pulsing selection */
16664  #define USB_OTG_GUSBCFG_PCCI_Pos                 (23U)
16665  #define USB_OTG_GUSBCFG_PCCI_Msk                 (0x1UL << USB_OTG_GUSBCFG_PCCI_Pos) /*!< 0x00800000 */
16666  #define USB_OTG_GUSBCFG_PCCI                     USB_OTG_GUSBCFG_PCCI_Msk      /*!< Indicator complement */
16667  #define USB_OTG_GUSBCFG_PTCI_Pos                 (24U)
16668  #define USB_OTG_GUSBCFG_PTCI_Msk                 (0x1UL << USB_OTG_GUSBCFG_PTCI_Pos) /*!< 0x01000000 */
16669  #define USB_OTG_GUSBCFG_PTCI                     USB_OTG_GUSBCFG_PTCI_Msk      /*!< Indicator pass through */
16670  #define USB_OTG_GUSBCFG_ULPIIPD_Pos              (25U)
16671  #define USB_OTG_GUSBCFG_ULPIIPD_Msk              (0x1UL << USB_OTG_GUSBCFG_ULPIIPD_Pos) /*!< 0x02000000 */
16672  #define USB_OTG_GUSBCFG_ULPIIPD                  USB_OTG_GUSBCFG_ULPIIPD_Msk   /*!< ULPI interface protect disable */
16673  #define USB_OTG_GUSBCFG_FHMOD_Pos                (29U)
16674  #define USB_OTG_GUSBCFG_FHMOD_Msk                (0x1UL << USB_OTG_GUSBCFG_FHMOD_Pos) /*!< 0x20000000 */
16675  #define USB_OTG_GUSBCFG_FHMOD                    USB_OTG_GUSBCFG_FHMOD_Msk     /*!< Forced host mode */
16676  #define USB_OTG_GUSBCFG_FDMOD_Pos                (30U)
16677  #define USB_OTG_GUSBCFG_FDMOD_Msk                (0x1UL << USB_OTG_GUSBCFG_FDMOD_Pos) /*!< 0x40000000 */
16678  #define USB_OTG_GUSBCFG_FDMOD                    USB_OTG_GUSBCFG_FDMOD_Msk     /*!< Forced peripheral mode */
16679  #define USB_OTG_GUSBCFG_CTXPKT_Pos               (31U)
16680  #define USB_OTG_GUSBCFG_CTXPKT_Msk               (0x1UL << USB_OTG_GUSBCFG_CTXPKT_Pos) /*!< 0x80000000 */
16681  #define USB_OTG_GUSBCFG_CTXPKT                   USB_OTG_GUSBCFG_CTXPKT_Msk    /*!< Corrupt Tx packet */
16682  
16683  /********************  Bit definition for USB_OTG_GRSTCTL register  ********************/
16684  #define USB_OTG_GRSTCTL_CSRST_Pos                (0U)
16685  #define USB_OTG_GRSTCTL_CSRST_Msk                (0x1UL << USB_OTG_GRSTCTL_CSRST_Pos) /*!< 0x00000001 */
16686  #define USB_OTG_GRSTCTL_CSRST                    USB_OTG_GRSTCTL_CSRST_Msk     /*!< Core soft reset */
16687  #define USB_OTG_GRSTCTL_HSRST_Pos                (1U)
16688  #define USB_OTG_GRSTCTL_HSRST_Msk                (0x1UL << USB_OTG_GRSTCTL_HSRST_Pos) /*!< 0x00000002 */
16689  #define USB_OTG_GRSTCTL_HSRST                    USB_OTG_GRSTCTL_HSRST_Msk     /*!< HCLK soft reset */
16690  #define USB_OTG_GRSTCTL_FCRST_Pos                (2U)
16691  #define USB_OTG_GRSTCTL_FCRST_Msk                (0x1UL << USB_OTG_GRSTCTL_FCRST_Pos) /*!< 0x00000004 */
16692  #define USB_OTG_GRSTCTL_FCRST                    USB_OTG_GRSTCTL_FCRST_Msk     /*!< Host frame counter reset */
16693  #define USB_OTG_GRSTCTL_RXFFLSH_Pos              (4U)
16694  #define USB_OTG_GRSTCTL_RXFFLSH_Msk              (0x1UL << USB_OTG_GRSTCTL_RXFFLSH_Pos) /*!< 0x00000010 */
16695  #define USB_OTG_GRSTCTL_RXFFLSH                  USB_OTG_GRSTCTL_RXFFLSH_Msk   /*!< RxFIFO flush */
16696  #define USB_OTG_GRSTCTL_TXFFLSH_Pos              (5U)
16697  #define USB_OTG_GRSTCTL_TXFFLSH_Msk              (0x1UL << USB_OTG_GRSTCTL_TXFFLSH_Pos) /*!< 0x00000020 */
16698  #define USB_OTG_GRSTCTL_TXFFLSH                  USB_OTG_GRSTCTL_TXFFLSH_Msk   /*!< TxFIFO flush */
16699  #define USB_OTG_GRSTCTL_TXFNUM_Pos               (6U)
16700  #define USB_OTG_GRSTCTL_TXFNUM_Msk               (0x1FUL << USB_OTG_GRSTCTL_TXFNUM_Pos) /*!< 0x000007C0 */
16701  #define USB_OTG_GRSTCTL_TXFNUM                   USB_OTG_GRSTCTL_TXFNUM_Msk    /*!< TxFIFO number */
16702  #define USB_OTG_GRSTCTL_TXFNUM_0                 (0x01UL << USB_OTG_GRSTCTL_TXFNUM_Pos) /*!< 0x00000040 */
16703  #define USB_OTG_GRSTCTL_TXFNUM_1                 (0x02UL << USB_OTG_GRSTCTL_TXFNUM_Pos) /*!< 0x00000080 */
16704  #define USB_OTG_GRSTCTL_TXFNUM_2                 (0x04UL << USB_OTG_GRSTCTL_TXFNUM_Pos) /*!< 0x00000100 */
16705  #define USB_OTG_GRSTCTL_TXFNUM_3                 (0x08UL << USB_OTG_GRSTCTL_TXFNUM_Pos) /*!< 0x00000200 */
16706  #define USB_OTG_GRSTCTL_TXFNUM_4                 (0x10UL << USB_OTG_GRSTCTL_TXFNUM_Pos) /*!< 0x00000400 */
16707  #define USB_OTG_GRSTCTL_DMAREQ_Pos               (30U)
16708  #define USB_OTG_GRSTCTL_DMAREQ_Msk               (0x1UL << USB_OTG_GRSTCTL_DMAREQ_Pos) /*!< 0x40000000 */
16709  #define USB_OTG_GRSTCTL_DMAREQ                   USB_OTG_GRSTCTL_DMAREQ_Msk    /*!< DMA request signal */
16710  #define USB_OTG_GRSTCTL_AHBIDL_Pos               (31U)
16711  #define USB_OTG_GRSTCTL_AHBIDL_Msk               (0x1UL << USB_OTG_GRSTCTL_AHBIDL_Pos) /*!< 0x80000000 */
16712  #define USB_OTG_GRSTCTL_AHBIDL                   USB_OTG_GRSTCTL_AHBIDL_Msk    /*!< AHB master idle */
16713  
16714  /********************  Bit definition for USB_OTG_GINTSTS register  ********************/
16715  #define USB_OTG_GINTSTS_CMOD_Pos                 (0U)
16716  #define USB_OTG_GINTSTS_CMOD_Msk                 (0x1UL << USB_OTG_GINTSTS_CMOD_Pos) /*!< 0x00000001 */
16717  #define USB_OTG_GINTSTS_CMOD                     USB_OTG_GINTSTS_CMOD_Msk      /*!< Current mode of operation */
16718  #define USB_OTG_GINTSTS_MMIS_Pos                 (1U)
16719  #define USB_OTG_GINTSTS_MMIS_Msk                 (0x1UL << USB_OTG_GINTSTS_MMIS_Pos) /*!< 0x00000002 */
16720  #define USB_OTG_GINTSTS_MMIS                     USB_OTG_GINTSTS_MMIS_Msk      /*!< Mode mismatch interrupt */
16721  #define USB_OTG_GINTSTS_OTGINT_Pos               (2U)
16722  #define USB_OTG_GINTSTS_OTGINT_Msk               (0x1UL << USB_OTG_GINTSTS_OTGINT_Pos) /*!< 0x00000004 */
16723  #define USB_OTG_GINTSTS_OTGINT                   USB_OTG_GINTSTS_OTGINT_Msk    /*!< OTG interrupt */
16724  #define USB_OTG_GINTSTS_SOF_Pos                  (3U)
16725  #define USB_OTG_GINTSTS_SOF_Msk                  (0x1UL << USB_OTG_GINTSTS_SOF_Pos) /*!< 0x00000008 */
16726  #define USB_OTG_GINTSTS_SOF                      USB_OTG_GINTSTS_SOF_Msk       /*!< Start of frame */
16727  #define USB_OTG_GINTSTS_RXFLVL_Pos               (4U)
16728  #define USB_OTG_GINTSTS_RXFLVL_Msk               (0x1UL << USB_OTG_GINTSTS_RXFLVL_Pos) /*!< 0x00000010 */
16729  #define USB_OTG_GINTSTS_RXFLVL                   USB_OTG_GINTSTS_RXFLVL_Msk    /*!< RxFIFO nonempty */
16730  #define USB_OTG_GINTSTS_NPTXFE_Pos               (5U)
16731  #define USB_OTG_GINTSTS_NPTXFE_Msk               (0x1UL << USB_OTG_GINTSTS_NPTXFE_Pos) /*!< 0x00000020 */
16732  #define USB_OTG_GINTSTS_NPTXFE                   USB_OTG_GINTSTS_NPTXFE_Msk    /*!< Nonperiodic TxFIFO empty */
16733  #define USB_OTG_GINTSTS_GINAKEFF_Pos             (6U)
16734  #define USB_OTG_GINTSTS_GINAKEFF_Msk             (0x1UL << USB_OTG_GINTSTS_GINAKEFF_Pos) /*!< 0x00000040 */
16735  #define USB_OTG_GINTSTS_GINAKEFF                 USB_OTG_GINTSTS_GINAKEFF_Msk  /*!< Global IN nonperiodic NAK effective */
16736  #define USB_OTG_GINTSTS_BOUTNAKEFF_Pos           (7U)
16737  #define USB_OTG_GINTSTS_BOUTNAKEFF_Msk           (0x1UL << USB_OTG_GINTSTS_BOUTNAKEFF_Pos) /*!< 0x00000080 */
16738  #define USB_OTG_GINTSTS_BOUTNAKEFF               USB_OTG_GINTSTS_BOUTNAKEFF_Msk /*!< Global OUT NAK effective */
16739  #define USB_OTG_GINTSTS_ESUSP_Pos                (10U)
16740  #define USB_OTG_GINTSTS_ESUSP_Msk                (0x1UL << USB_OTG_GINTSTS_ESUSP_Pos) /*!< 0x00000400 */
16741  #define USB_OTG_GINTSTS_ESUSP                    USB_OTG_GINTSTS_ESUSP_Msk     /*!< Early suspend */
16742  #define USB_OTG_GINTSTS_USBSUSP_Pos              (11U)
16743  #define USB_OTG_GINTSTS_USBSUSP_Msk              (0x1UL << USB_OTG_GINTSTS_USBSUSP_Pos) /*!< 0x00000800 */
16744  #define USB_OTG_GINTSTS_USBSUSP                  USB_OTG_GINTSTS_USBSUSP_Msk   /*!< USB suspend */
16745  #define USB_OTG_GINTSTS_USBRST_Pos               (12U)
16746  #define USB_OTG_GINTSTS_USBRST_Msk               (0x1UL << USB_OTG_GINTSTS_USBRST_Pos) /*!< 0x00001000 */
16747  #define USB_OTG_GINTSTS_USBRST                   USB_OTG_GINTSTS_USBRST_Msk    /*!< USB reset */
16748  #define USB_OTG_GINTSTS_ENUMDNE_Pos              (13U)
16749  #define USB_OTG_GINTSTS_ENUMDNE_Msk              (0x1UL << USB_OTG_GINTSTS_ENUMDNE_Pos) /*!< 0x00002000 */
16750  #define USB_OTG_GINTSTS_ENUMDNE                  USB_OTG_GINTSTS_ENUMDNE_Msk   /*!< Enumeration done */
16751  #define USB_OTG_GINTSTS_ISOODRP_Pos              (14U)
16752  #define USB_OTG_GINTSTS_ISOODRP_Msk              (0x1UL << USB_OTG_GINTSTS_ISOODRP_Pos) /*!< 0x00004000 */
16753  #define USB_OTG_GINTSTS_ISOODRP                  USB_OTG_GINTSTS_ISOODRP_Msk   /*!< Isochronous OUT packet dropped interrupt */
16754  #define USB_OTG_GINTSTS_EOPF_Pos                 (15U)
16755  #define USB_OTG_GINTSTS_EOPF_Msk                 (0x1UL << USB_OTG_GINTSTS_EOPF_Pos) /*!< 0x00008000 */
16756  #define USB_OTG_GINTSTS_EOPF                     USB_OTG_GINTSTS_EOPF_Msk      /*!< End of periodic frame interrupt */
16757  #define USB_OTG_GINTSTS_IEPINT_Pos               (18U)
16758  #define USB_OTG_GINTSTS_IEPINT_Msk               (0x1UL << USB_OTG_GINTSTS_IEPINT_Pos) /*!< 0x00040000 */
16759  #define USB_OTG_GINTSTS_IEPINT                   USB_OTG_GINTSTS_IEPINT_Msk    /*!< IN endpoint interrupt */
16760  #define USB_OTG_GINTSTS_OEPINT_Pos               (19U)
16761  #define USB_OTG_GINTSTS_OEPINT_Msk               (0x1UL << USB_OTG_GINTSTS_OEPINT_Pos) /*!< 0x00080000 */
16762  #define USB_OTG_GINTSTS_OEPINT                   USB_OTG_GINTSTS_OEPINT_Msk    /*!< OUT endpoint interrupt */
16763  #define USB_OTG_GINTSTS_IISOIXFR_Pos             (20U)
16764  #define USB_OTG_GINTSTS_IISOIXFR_Msk             (0x1UL << USB_OTG_GINTSTS_IISOIXFR_Pos) /*!< 0x00100000 */
16765  #define USB_OTG_GINTSTS_IISOIXFR                 USB_OTG_GINTSTS_IISOIXFR_Msk  /*!< Incomplete isochronous IN transfer */
16766  #define USB_OTG_GINTSTS_PXFR_INCOMPISOOUT_Pos    (21U)
16767  #define USB_OTG_GINTSTS_PXFR_INCOMPISOOUT_Msk    (0x1UL << USB_OTG_GINTSTS_PXFR_INCOMPISOOUT_Pos) /*!< 0x00200000 */
16768  #define USB_OTG_GINTSTS_PXFR_INCOMPISOOUT        USB_OTG_GINTSTS_PXFR_INCOMPISOOUT_Msk /*!< Incomplete periodic transfer */
16769  #define USB_OTG_GINTSTS_DATAFSUSP_Pos            (22U)
16770  #define USB_OTG_GINTSTS_DATAFSUSP_Msk            (0x1UL << USB_OTG_GINTSTS_DATAFSUSP_Pos) /*!< 0x00400000 */
16771  #define USB_OTG_GINTSTS_DATAFSUSP                USB_OTG_GINTSTS_DATAFSUSP_Msk /*!< Data fetch suspended */
16772  #define USB_OTG_GINTSTS_HPRTINT_Pos              (24U)
16773  #define USB_OTG_GINTSTS_HPRTINT_Msk              (0x1UL << USB_OTG_GINTSTS_HPRTINT_Pos) /*!< 0x01000000 */
16774  #define USB_OTG_GINTSTS_HPRTINT                  USB_OTG_GINTSTS_HPRTINT_Msk   /*!< Host port interrupt */
16775  #define USB_OTG_GINTSTS_HCINT_Pos                (25U)
16776  #define USB_OTG_GINTSTS_HCINT_Msk                (0x1UL << USB_OTG_GINTSTS_HCINT_Pos) /*!< 0x02000000 */
16777  #define USB_OTG_GINTSTS_HCINT                    USB_OTG_GINTSTS_HCINT_Msk     /*!< Host channels interrupt */
16778  #define USB_OTG_GINTSTS_PTXFE_Pos                (26U)
16779  #define USB_OTG_GINTSTS_PTXFE_Msk                (0x1UL << USB_OTG_GINTSTS_PTXFE_Pos) /*!< 0x04000000 */
16780  #define USB_OTG_GINTSTS_PTXFE                    USB_OTG_GINTSTS_PTXFE_Msk     /*!< Periodic TxFIFO empty */
16781  #define USB_OTG_GINTSTS_LPMINT_Pos               (27U)
16782  #define USB_OTG_GINTSTS_LPMINT_Msk               (0x1UL << USB_OTG_GINTSTS_LPMINT_Pos) /*!< 0x08000000 */
16783  #define USB_OTG_GINTSTS_LPMINT                   USB_OTG_GINTSTS_LPMINT_Msk    /*!< LPM interrupt */
16784  #define USB_OTG_GINTSTS_CIDSCHG_Pos              (28U)
16785  #define USB_OTG_GINTSTS_CIDSCHG_Msk              (0x1UL << USB_OTG_GINTSTS_CIDSCHG_Pos) /*!< 0x10000000 */
16786  #define USB_OTG_GINTSTS_CIDSCHG                  USB_OTG_GINTSTS_CIDSCHG_Msk   /*!< Connector ID status change */
16787  #define USB_OTG_GINTSTS_DISCINT_Pos              (29U)
16788  #define USB_OTG_GINTSTS_DISCINT_Msk              (0x1UL << USB_OTG_GINTSTS_DISCINT_Pos) /*!< 0x20000000 */
16789  #define USB_OTG_GINTSTS_DISCINT                  USB_OTG_GINTSTS_DISCINT_Msk   /*!< Disconnect detected interrupt */
16790  #define USB_OTG_GINTSTS_SRQINT_Pos               (30U)
16791  #define USB_OTG_GINTSTS_SRQINT_Msk               (0x1UL << USB_OTG_GINTSTS_SRQINT_Pos) /*!< 0x40000000 */
16792  #define USB_OTG_GINTSTS_SRQINT                   USB_OTG_GINTSTS_SRQINT_Msk    /*!< Session request/new session detected interrupt */
16793  #define USB_OTG_GINTSTS_WKUINT_Pos               (31U)
16794  #define USB_OTG_GINTSTS_WKUINT_Msk               (0x1UL << USB_OTG_GINTSTS_WKUINT_Pos) /*!< 0x80000000 */
16795  #define USB_OTG_GINTSTS_WKUINT                   USB_OTG_GINTSTS_WKUINT_Msk    /*!< Resume/remote wakeup detected interrupt */
16796  
16797  /********************  Bit definition for USB_OTG_GINTMSK register  ********************/
16798  #define USB_OTG_GINTMSK_MMISM_Pos                (1U)
16799  #define USB_OTG_GINTMSK_MMISM_Msk                (0x1UL << USB_OTG_GINTMSK_MMISM_Pos) /*!< 0x00000002 */
16800  #define USB_OTG_GINTMSK_MMISM                    USB_OTG_GINTMSK_MMISM_Msk     /*!< Mode mismatch interrupt mask */
16801  #define USB_OTG_GINTMSK_OTGINT_Pos               (2U)
16802  #define USB_OTG_GINTMSK_OTGINT_Msk               (0x1UL << USB_OTG_GINTMSK_OTGINT_Pos) /*!< 0x00000004 */
16803  #define USB_OTG_GINTMSK_OTGINT                   USB_OTG_GINTMSK_OTGINT_Msk    /*!< OTG interrupt mask */
16804  #define USB_OTG_GINTMSK_SOFM_Pos                 (3U)
16805  #define USB_OTG_GINTMSK_SOFM_Msk                 (0x1UL << USB_OTG_GINTMSK_SOFM_Pos) /*!< 0x00000008 */
16806  #define USB_OTG_GINTMSK_SOFM                     USB_OTG_GINTMSK_SOFM_Msk      /*!< Start of frame mask */
16807  #define USB_OTG_GINTMSK_RXFLVLM_Pos              (4U)
16808  #define USB_OTG_GINTMSK_RXFLVLM_Msk              (0x1UL << USB_OTG_GINTMSK_RXFLVLM_Pos) /*!< 0x00000010 */
16809  #define USB_OTG_GINTMSK_RXFLVLM                  USB_OTG_GINTMSK_RXFLVLM_Msk   /*!< Receive FIFO nonempty mask */
16810  #define USB_OTG_GINTMSK_NPTXFEM_Pos              (5U)
16811  #define USB_OTG_GINTMSK_NPTXFEM_Msk              (0x1UL << USB_OTG_GINTMSK_NPTXFEM_Pos) /*!< 0x00000020 */
16812  #define USB_OTG_GINTMSK_NPTXFEM                  USB_OTG_GINTMSK_NPTXFEM_Msk   /*!< Nonperiodic TxFIFO empty mask */
16813  #define USB_OTG_GINTMSK_GINAKEFFM_Pos            (6U)
16814  #define USB_OTG_GINTMSK_GINAKEFFM_Msk            (0x1UL << USB_OTG_GINTMSK_GINAKEFFM_Pos) /*!< 0x00000040 */
16815  #define USB_OTG_GINTMSK_GINAKEFFM                USB_OTG_GINTMSK_GINAKEFFM_Msk /*!< Global nonperiodic IN NAK effective mask */
16816  #define USB_OTG_GINTMSK_GONAKEFFM_Pos            (7U)
16817  #define USB_OTG_GINTMSK_GONAKEFFM_Msk            (0x1UL << USB_OTG_GINTMSK_GONAKEFFM_Pos) /*!< 0x00000080 */
16818  #define USB_OTG_GINTMSK_GONAKEFFM                USB_OTG_GINTMSK_GONAKEFFM_Msk /*!< Global OUT NAK effective mask */
16819  #define USB_OTG_GINTMSK_ESUSPM_Pos               (10U)
16820  #define USB_OTG_GINTMSK_ESUSPM_Msk               (0x1UL << USB_OTG_GINTMSK_ESUSPM_Pos) /*!< 0x00000400 */
16821  #define USB_OTG_GINTMSK_ESUSPM                   USB_OTG_GINTMSK_ESUSPM_Msk    /*!< Early suspend mask */
16822  #define USB_OTG_GINTMSK_USBSUSPM_Pos             (11U)
16823  #define USB_OTG_GINTMSK_USBSUSPM_Msk             (0x1UL << USB_OTG_GINTMSK_USBSUSPM_Pos) /*!< 0x00000800 */
16824  #define USB_OTG_GINTMSK_USBSUSPM                 USB_OTG_GINTMSK_USBSUSPM_Msk  /*!< USB suspend mask */
16825  #define USB_OTG_GINTMSK_USBRST_Pos               (12U)
16826  #define USB_OTG_GINTMSK_USBRST_Msk               (0x1UL << USB_OTG_GINTMSK_USBRST_Pos) /*!< 0x00001000 */
16827  #define USB_OTG_GINTMSK_USBRST                   USB_OTG_GINTMSK_USBRST_Msk    /*!< USB reset mask */
16828  #define USB_OTG_GINTMSK_ENUMDNEM_Pos             (13U)
16829  #define USB_OTG_GINTMSK_ENUMDNEM_Msk             (0x1UL << USB_OTG_GINTMSK_ENUMDNEM_Pos) /*!< 0x00002000 */
16830  #define USB_OTG_GINTMSK_ENUMDNEM                 USB_OTG_GINTMSK_ENUMDNEM_Msk  /*!< Enumeration done mask */
16831  #define USB_OTG_GINTMSK_ISOODRPM_Pos             (14U)
16832  #define USB_OTG_GINTMSK_ISOODRPM_Msk             (0x1UL << USB_OTG_GINTMSK_ISOODRPM_Pos) /*!< 0x00004000 */
16833  #define USB_OTG_GINTMSK_ISOODRPM                 USB_OTG_GINTMSK_ISOODRPM_Msk  /*!< Isochronous OUT packet dropped interrupt mask */
16834  #define USB_OTG_GINTMSK_EOPFM_Pos                (15U)
16835  #define USB_OTG_GINTMSK_EOPFM_Msk                (0x1UL << USB_OTG_GINTMSK_EOPFM_Pos) /*!< 0x00008000 */
16836  #define USB_OTG_GINTMSK_EOPFM                    USB_OTG_GINTMSK_EOPFM_Msk     /*!< End of periodic frame interrupt mask */
16837  #define USB_OTG_GINTMSK_EPMISM_Pos               (17U)
16838  #define USB_OTG_GINTMSK_EPMISM_Msk               (0x1UL << USB_OTG_GINTMSK_EPMISM_Pos) /*!< 0x00020000 */
16839  #define USB_OTG_GINTMSK_EPMISM                   USB_OTG_GINTMSK_EPMISM_Msk    /*!< Endpoint mismatch interrupt mask */
16840  #define USB_OTG_GINTMSK_IEPINT_Pos               (18U)
16841  #define USB_OTG_GINTMSK_IEPINT_Msk               (0x1UL << USB_OTG_GINTMSK_IEPINT_Pos) /*!< 0x00040000 */
16842  #define USB_OTG_GINTMSK_IEPINT                   USB_OTG_GINTMSK_IEPINT_Msk    /*!< IN endpoints interrupt mask */
16843  #define USB_OTG_GINTMSK_OEPINT_Pos               (19U)
16844  #define USB_OTG_GINTMSK_OEPINT_Msk               (0x1UL << USB_OTG_GINTMSK_OEPINT_Pos) /*!< 0x00080000 */
16845  #define USB_OTG_GINTMSK_OEPINT                   USB_OTG_GINTMSK_OEPINT_Msk    /*!< OUT endpoints interrupt mask */
16846  #define USB_OTG_GINTMSK_IISOIXFRM_Pos            (20U)
16847  #define USB_OTG_GINTMSK_IISOIXFRM_Msk            (0x1UL << USB_OTG_GINTMSK_IISOIXFRM_Pos) /*!< 0x00100000 */
16848  #define USB_OTG_GINTMSK_IISOIXFRM                USB_OTG_GINTMSK_IISOIXFRM_Msk /*!< Incomplete isochronous IN transfer mask */
16849  #define USB_OTG_GINTMSK_PXFRM_IISOOXFRM_Pos      (21U)
16850  #define USB_OTG_GINTMSK_PXFRM_IISOOXFRM_Msk      (0x1UL << USB_OTG_GINTMSK_PXFRM_IISOOXFRM_Pos) /*!< 0x00200000 */
16851  #define USB_OTG_GINTMSK_PXFRM_IISOOXFRM          USB_OTG_GINTMSK_PXFRM_IISOOXFRM_Msk /*!< Incomplete periodic transfer mask */
16852  #define USB_OTG_GINTMSK_FSUSPM_Pos               (22U)
16853  #define USB_OTG_GINTMSK_FSUSPM_Msk               (0x1UL << USB_OTG_GINTMSK_FSUSPM_Pos) /*!< 0x00400000 */
16854  #define USB_OTG_GINTMSK_FSUSPM                   USB_OTG_GINTMSK_FSUSPM_Msk    /*!< Data fetch suspended mask */
16855  #define USB_OTG_GINTMSK_PRTIM_Pos                (24U)
16856  #define USB_OTG_GINTMSK_PRTIM_Msk                (0x1UL << USB_OTG_GINTMSK_PRTIM_Pos) /*!< 0x01000000 */
16857  #define USB_OTG_GINTMSK_PRTIM                    USB_OTG_GINTMSK_PRTIM_Msk     /*!< Host port interrupt mask */
16858  #define USB_OTG_GINTMSK_HCIM_Pos                 (25U)
16859  #define USB_OTG_GINTMSK_HCIM_Msk                 (0x1UL << USB_OTG_GINTMSK_HCIM_Pos) /*!< 0x02000000 */
16860  #define USB_OTG_GINTMSK_HCIM                     USB_OTG_GINTMSK_HCIM_Msk      /*!< Host channels interrupt mask */
16861  #define USB_OTG_GINTMSK_PTXFEM_Pos               (26U)
16862  #define USB_OTG_GINTMSK_PTXFEM_Msk               (0x1UL << USB_OTG_GINTMSK_PTXFEM_Pos) /*!< 0x04000000 */
16863  #define USB_OTG_GINTMSK_PTXFEM                   USB_OTG_GINTMSK_PTXFEM_Msk    /*!< Periodic TxFIFO empty mask */
16864  #define USB_OTG_GINTMSK_LPMINTM_Pos              (27U)
16865  #define USB_OTG_GINTMSK_LPMINTM_Msk              (0x1UL << USB_OTG_GINTMSK_LPMINTM_Pos) /*!< 0x08000000 */
16866  #define USB_OTG_GINTMSK_LPMINTM                  USB_OTG_GINTMSK_LPMINTM_Msk   /*!< LPM interrupt Mask */
16867  #define USB_OTG_GINTMSK_CIDSCHGM_Pos             (28U)
16868  #define USB_OTG_GINTMSK_CIDSCHGM_Msk             (0x1UL << USB_OTG_GINTMSK_CIDSCHGM_Pos) /*!< 0x10000000 */
16869  #define USB_OTG_GINTMSK_CIDSCHGM                 USB_OTG_GINTMSK_CIDSCHGM_Msk  /*!< Connector ID status change mask */
16870  #define USB_OTG_GINTMSK_DISCINT_Pos              (29U)
16871  #define USB_OTG_GINTMSK_DISCINT_Msk              (0x1UL << USB_OTG_GINTMSK_DISCINT_Pos) /*!< 0x20000000 */
16872  #define USB_OTG_GINTMSK_DISCINT                  USB_OTG_GINTMSK_DISCINT_Msk   /*!< Disconnect detected interrupt mask */
16873  #define USB_OTG_GINTMSK_SRQIM_Pos                (30U)
16874  #define USB_OTG_GINTMSK_SRQIM_Msk                (0x1UL << USB_OTG_GINTMSK_SRQIM_Pos) /*!< 0x40000000 */
16875  #define USB_OTG_GINTMSK_SRQIM                    USB_OTG_GINTMSK_SRQIM_Msk     /*!< Session request/new session detected interrupt mask */
16876  #define USB_OTG_GINTMSK_WUIM_Pos                 (31U)
16877  #define USB_OTG_GINTMSK_WUIM_Msk                 (0x1UL << USB_OTG_GINTMSK_WUIM_Pos) /*!< 0x80000000 */
16878  #define USB_OTG_GINTMSK_WUIM                     USB_OTG_GINTMSK_WUIM_Msk      /*!< Resume/remote wakeup detected interrupt mask */
16879  
16880  /********************  Bit definition for USB_OTG_GRXSTSR/GRXSTSP registers  ***********/
16881  /* Host mode */
16882  #define USB_OTG_CHNUM_Pos                        (0U)
16883  #define USB_OTG_CHNUM_Msk                        (0xFUL << USB_OTG_CHNUM_Pos)  /*!< 0x0000000F */
16884  #define USB_OTG_CHNUM                            USB_OTG_CHNUM_Msk             /*!< Channel number */
16885  #define USB_OTG_CHNUM_0                          (0x1UL << USB_OTG_CHNUM_Pos)  /*!< 0x00000001 */
16886  #define USB_OTG_CHNUM_1                          (0x2UL << USB_OTG_CHNUM_Pos)  /*!< 0x00000002 */
16887  #define USB_OTG_CHNUM_2                          (0x4UL << USB_OTG_CHNUM_Pos)  /*!< 0x00000004 */
16888  #define USB_OTG_CHNUM_3                          (0x8UL << USB_OTG_CHNUM_Pos)  /*!< 0x00000008 */
16889  /* Device mode */
16890  #define USB_OTG_EPNUM_Pos                        (0U)
16891  #define USB_OTG_EPNUM_Msk                        (0xFUL << USB_OTG_EPNUM_Pos)  /*!< 0x0000000F */
16892  #define USB_OTG_EPNUM                            USB_OTG_EPNUM_Msk             /*!< Endpoint number */
16893  #define USB_OTG_EPNUM_0                          (0x1UL << USB_OTG_EPNUM_Pos)  /*!< 0x00000001 */
16894  #define USB_OTG_EPNUM_1                          (0x2UL << USB_OTG_EPNUM_Pos)  /*!< 0x00000002 */
16895  #define USB_OTG_EPNUM_2                          (0x4UL << USB_OTG_EPNUM_Pos)  /*!< 0x00000004 */
16896  #define USB_OTG_EPNUM_3                          (0x8UL << USB_OTG_EPNUM_Pos)  /*!< 0x00000008 */
16897  #define USB_OTG_FRMNUM_Pos                       (21U)
16898  #define USB_OTG_FRMNUM_Msk                       (0xFUL << USB_OTG_FRMNUM_Pos) /*!< 0x01E00000 */
16899  #define USB_OTG_FRMNUM                           USB_OTG_FRMNUM_Msk            /*!< Frame number */
16900  #define USB_OTG_FRMNUM_0                         (0x1UL << USB_OTG_FRMNUM_Pos) /*!< 0x00200000 */
16901  #define USB_OTG_FRMNUM_1                         (0x2UL << USB_OTG_FRMNUM_Pos) /*!< 0x00400000 */
16902  #define USB_OTG_FRMNUM_2                         (0x4UL << USB_OTG_FRMNUM_Pos) /*!< 0x00800000 */
16903  #define USB_OTG_FRMNUM_3                         (0x8UL << USB_OTG_FRMNUM_Pos) /*!< 0x01000000 */
16904  /* Host/Device mode */
16905  #define USB_OTG_BCNT_Pos                         (4U)
16906  #define USB_OTG_BCNT_Msk                         (0x7FFUL << USB_OTG_BCNT_Pos) /*!< 0x00007FF0 */
16907  #define USB_OTG_BCNT                             USB_OTG_BCNT_Msk              /*!< Byte count */
16908  #define USB_OTG_DPID_Pos                         (15U)
16909  #define USB_OTG_DPID_Msk                         (0x3UL << USB_OTG_DPID_Pos)   /*!< 0x00018000 */
16910  #define USB_OTG_DPID                             USB_OTG_DPID_Msk              /*!< Data PID */
16911  #define USB_OTG_DPID_0                           (0x1UL << USB_OTG_DPID_Pos)   /*!< 0x00008000 */
16912  #define USB_OTG_DPID_1                           (0x2UL << USB_OTG_DPID_Pos)   /*!< 0x00010000 */
16913  #define USB_OTG_PKTSTS_Pos                       (17U)
16914  #define USB_OTG_PKTSTS_Msk                       (0xFUL << USB_OTG_PKTSTS_Pos) /*!< 0x001E0000 */
16915  #define USB_OTG_PKTSTS                           USB_OTG_PKTSTS_Msk            /*!< Packet status */
16916  #define USB_OTG_PKTSTS_0                         (0x1UL << USB_OTG_PKTSTS_Pos) /*!< 0x00020000 */
16917  #define USB_OTG_PKTSTS_1                         (0x2UL << USB_OTG_PKTSTS_Pos) /*!< 0x00040000 */
16918  #define USB_OTG_PKTSTS_2                         (0x4UL << USB_OTG_PKTSTS_Pos) /*!< 0x00080000 */
16919  #define USB_OTG_PKTSTS_3                         (0x8UL << USB_OTG_PKTSTS_Pos) /*!< 0x00100000 */
16920  
16921  /********************  Bit definition for USB_OTG_GRXSTSP register  ********************/
16922  #define USB_OTG_GRXSTSP_EPNUM_Pos                (0U)
16923  #define USB_OTG_GRXSTSP_EPNUM_Msk                (0xFUL << USB_OTG_GRXSTSP_EPNUM_Pos) /*!< 0x0000000F */
16924  #define USB_OTG_GRXSTSP_EPNUM                    USB_OTG_GRXSTSP_EPNUM_Msk     /*!< IN EP interrupt mask bits */
16925  #define USB_OTG_GRXSTSP_BCNT_Pos                 (4U)
16926  #define USB_OTG_GRXSTSP_BCNT_Msk                 (0x7FFUL << USB_OTG_GRXSTSP_BCNT_Pos) /*!< 0x00007FF0 */
16927  #define USB_OTG_GRXSTSP_BCNT                     USB_OTG_GRXSTSP_BCNT_Msk      /*!< OUT EP interrupt mask bits */
16928  #define USB_OTG_GRXSTSP_DPID_Pos                 (15U)
16929  #define USB_OTG_GRXSTSP_DPID_Msk                 (0x3UL << USB_OTG_GRXSTSP_DPID_Pos) /*!< 0x00018000 */
16930  #define USB_OTG_GRXSTSP_DPID                     USB_OTG_GRXSTSP_DPID_Msk      /*!< OUT EP interrupt mask bits */
16931  #define USB_OTG_GRXSTSP_PKTSTS_Pos               (17U)
16932  #define USB_OTG_GRXSTSP_PKTSTS_Msk               (0xFUL << USB_OTG_GRXSTSP_PKTSTS_Pos) /*!< 0x001E0000 */
16933  #define USB_OTG_GRXSTSP_PKTSTS                   USB_OTG_GRXSTSP_PKTSTS_Msk    /*!< OUT EP interrupt mask bits */
16934  
16935  /********************  Bit definition for USB_OTG_GRXFSIZ register  ********************/
16936  #define USB_OTG_GRXFSIZ_RXFD_Pos                 (0U)
16937  #define USB_OTG_GRXFSIZ_RXFD_Msk                 (0xFFFFUL << USB_OTG_GRXFSIZ_RXFD_Pos) /*!< 0x0000FFFF */
16938  #define USB_OTG_GRXFSIZ_RXFD                     USB_OTG_GRXFSIZ_RXFD_Msk      /*!< RxFIFO depth */
16939  
16940  /********************  Bit definition for USB_OTG_HNPTXFSIZ/DIEPTXF0 register  *********/
16941  #define USB_OTG_NPTXFSA_Pos                      (0U)
16942  #define USB_OTG_NPTXFSA_Msk                      (0xFFFFUL << USB_OTG_NPTXFSA_Pos) /*!< 0x0000FFFF */
16943  #define USB_OTG_NPTXFSA                          USB_OTG_NPTXFSA_Msk           /*!< Nonperiodic transmit RAM start address */
16944  #define USB_OTG_NPTXFD_Pos                       (16U)
16945  #define USB_OTG_NPTXFD_Msk                       (0xFFFFUL << USB_OTG_NPTXFD_Pos) /*!< 0xFFFF0000 */
16946  #define USB_OTG_NPTXFD                           USB_OTG_NPTXFD_Msk            /*!< Nonperiodic TxFIFO depth */
16947  #define USB_OTG_TX0FSA_Pos                       (0U)
16948  #define USB_OTG_TX0FSA_Msk                       (0xFFFFUL << USB_OTG_TX0FSA_Pos) /*!< 0x0000FFFF */
16949  #define USB_OTG_TX0FSA                           USB_OTG_TX0FSA_Msk            /*!< Endpoint 0 transmit RAM start address */
16950  #define USB_OTG_TX0FD_Pos                        (16U)
16951  #define USB_OTG_TX0FD_Msk                        (0xFFFFUL << USB_OTG_TX0FD_Pos) /*!< 0xFFFF0000 */
16952  #define USB_OTG_TX0FD                            USB_OTG_TX0FD_Msk             /*!< Endpoint 0 TxFIFO depth */
16953  
16954  /********************  Bit definition for USB_OTG_GNPTXSTS register  ********************/
16955  #define USB_OTG_GNPTXSTS_NPTXFSAV_Pos            (0U)
16956  #define USB_OTG_GNPTXSTS_NPTXFSAV_Msk            (0xFFFFUL << USB_OTG_GNPTXSTS_NPTXFSAV_Pos) /*!< 0x0000FFFF */
16957  #define USB_OTG_GNPTXSTS_NPTXFSAV                USB_OTG_GNPTXSTS_NPTXFSAV_Msk /*!< Nonperiodic TxFIFO space available */
16958  #define USB_OTG_GNPTXSTS_NPTQXSAV_Pos            (16U)
16959  #define USB_OTG_GNPTXSTS_NPTQXSAV_Msk            (0xFFUL << USB_OTG_GNPTXSTS_NPTQXSAV_Pos) /*!< 0x00FF0000 */
16960  #define USB_OTG_GNPTXSTS_NPTQXSAV                USB_OTG_GNPTXSTS_NPTQXSAV_Msk /*!< Nonperiodic transmit request queue space available */
16961  #define USB_OTG_GNPTXSTS_NPTQXSAV_0              (0x01UL << USB_OTG_GNPTXSTS_NPTQXSAV_Pos) /*!< 0x00010000 */
16962  #define USB_OTG_GNPTXSTS_NPTQXSAV_1              (0x02UL << USB_OTG_GNPTXSTS_NPTQXSAV_Pos) /*!< 0x00020000 */
16963  #define USB_OTG_GNPTXSTS_NPTQXSAV_2              (0x04UL << USB_OTG_GNPTXSTS_NPTQXSAV_Pos) /*!< 0x00040000 */
16964  #define USB_OTG_GNPTXSTS_NPTQXSAV_3              (0x08UL << USB_OTG_GNPTXSTS_NPTQXSAV_Pos) /*!< 0x00080000 */
16965  #define USB_OTG_GNPTXSTS_NPTQXSAV_4              (0x10UL << USB_OTG_GNPTXSTS_NPTQXSAV_Pos) /*!< 0x00100000 */
16966  #define USB_OTG_GNPTXSTS_NPTQXSAV_5              (0x20UL << USB_OTG_GNPTXSTS_NPTQXSAV_Pos) /*!< 0x00200000 */
16967  #define USB_OTG_GNPTXSTS_NPTQXSAV_6              (0x40UL << USB_OTG_GNPTXSTS_NPTQXSAV_Pos) /*!< 0x00400000 */
16968  #define USB_OTG_GNPTXSTS_NPTQXSAV_7              (0x80UL << USB_OTG_GNPTXSTS_NPTQXSAV_Pos) /*!< 0x00800000 */
16969  
16970  #define USB_OTG_GNPTXSTS_NPTXQTOP_Pos            (24U)
16971  #define USB_OTG_GNPTXSTS_NPTXQTOP_Msk            (0x7FUL << USB_OTG_GNPTXSTS_NPTXQTOP_Pos) /*!< 0x7F000000 */
16972  #define USB_OTG_GNPTXSTS_NPTXQTOP                USB_OTG_GNPTXSTS_NPTXQTOP_Msk /*!< Top of the nonperiodic transmit request queue */
16973  #define USB_OTG_GNPTXSTS_NPTXQTOP_0              (0x01UL << USB_OTG_GNPTXSTS_NPTXQTOP_Pos) /*!< 0x01000000 */
16974  #define USB_OTG_GNPTXSTS_NPTXQTOP_1              (0x02UL << USB_OTG_GNPTXSTS_NPTXQTOP_Pos) /*!< 0x02000000 */
16975  #define USB_OTG_GNPTXSTS_NPTXQTOP_2              (0x04UL << USB_OTG_GNPTXSTS_NPTXQTOP_Pos) /*!< 0x04000000 */
16976  #define USB_OTG_GNPTXSTS_NPTXQTOP_3              (0x08UL << USB_OTG_GNPTXSTS_NPTXQTOP_Pos) /*!< 0x08000000 */
16977  #define USB_OTG_GNPTXSTS_NPTXQTOP_4              (0x10UL << USB_OTG_GNPTXSTS_NPTXQTOP_Pos) /*!< 0x10000000 */
16978  #define USB_OTG_GNPTXSTS_NPTXQTOP_5              (0x20UL << USB_OTG_GNPTXSTS_NPTXQTOP_Pos) /*!< 0x20000000 */
16979  #define USB_OTG_GNPTXSTS_NPTXQTOP_6              (0x40UL << USB_OTG_GNPTXSTS_NPTXQTOP_Pos) /*!< 0x40000000 */
16980  
16981  /********************  Bit definition for USB_OTG_GCCFG register  ********************/
16982  #define USB_OTG_GCCFG_DCDET_Pos                  (0U)
16983  #define USB_OTG_GCCFG_DCDET_Msk                  (0x1UL << USB_OTG_GCCFG_DCDET_Pos) /*!< 0x00000001 */
16984  #define USB_OTG_GCCFG_DCDET                      USB_OTG_GCCFG_DCDET_Msk       /*!< Data contact detection (DCD) status */
16985  #define USB_OTG_GCCFG_PDET_Pos                   (1U)
16986  #define USB_OTG_GCCFG_PDET_Msk                   (0x1UL << USB_OTG_GCCFG_PDET_Pos) /*!< 0x00000002 */
16987  #define USB_OTG_GCCFG_PDET                       USB_OTG_GCCFG_PDET_Msk        /*!< Primary detection (PD) status */
16988  #define USB_OTG_GCCFG_SDET_Pos                   (2U)
16989  #define USB_OTG_GCCFG_SDET_Msk                   (0x1UL << USB_OTG_GCCFG_SDET_Pos) /*!< 0x00000004 */
16990  #define USB_OTG_GCCFG_SDET                       USB_OTG_GCCFG_SDET_Msk        /*!< Secondary detection (SD) status */
16991  #define USB_OTG_GCCFG_PS2DET_Pos                 (3U)
16992  #define USB_OTG_GCCFG_PS2DET_Msk                 (0x1UL << USB_OTG_GCCFG_PS2DET_Pos) /*!< 0x00000008 */
16993  #define USB_OTG_GCCFG_PS2DET                     USB_OTG_GCCFG_PS2DET_Msk      /*!< DM pull-up detection status */
16994  #define USB_OTG_GCCFG_PWRDWN_Pos                 (16U)
16995  #define USB_OTG_GCCFG_PWRDWN_Msk                 (0x1UL << USB_OTG_GCCFG_PWRDWN_Pos) /*!< 0x00010000 */
16996  #define USB_OTG_GCCFG_PWRDWN                     USB_OTG_GCCFG_PWRDWN_Msk      /*!< Power down */
16997  #define USB_OTG_GCCFG_BCDEN_Pos                  (17U)
16998  #define USB_OTG_GCCFG_BCDEN_Msk                  (0x1UL << USB_OTG_GCCFG_BCDEN_Pos) /*!< 0x00020000 */
16999  #define USB_OTG_GCCFG_BCDEN                      USB_OTG_GCCFG_BCDEN_Msk       /*!< Battery charging detector (BCD) enable */
17000  #define USB_OTG_GCCFG_DCDEN_Pos                  (18U)
17001  #define USB_OTG_GCCFG_DCDEN_Msk                  (0x1UL << USB_OTG_GCCFG_DCDEN_Pos) /*!< 0x00040000 */
17002  #define USB_OTG_GCCFG_DCDEN                      USB_OTG_GCCFG_DCDEN_Msk       /*!< Data contact detection (DCD) mode enable*/
17003  #define USB_OTG_GCCFG_PDEN_Pos                   (19U)
17004  #define USB_OTG_GCCFG_PDEN_Msk                   (0x1UL << USB_OTG_GCCFG_PDEN_Pos) /*!< 0x00080000 */
17005  #define USB_OTG_GCCFG_PDEN                       USB_OTG_GCCFG_PDEN_Msk        /*!< Primary detection (PD) mode enable*/
17006  #define USB_OTG_GCCFG_SDEN_Pos                   (20U)
17007  #define USB_OTG_GCCFG_SDEN_Msk                   (0x1UL << USB_OTG_GCCFG_SDEN_Pos) /*!< 0x00100000 */
17008  #define USB_OTG_GCCFG_SDEN                       USB_OTG_GCCFG_SDEN_Msk        /*!< Secondary detection (SD) mode enable */
17009  #define USB_OTG_GCCFG_VBDEN_Pos                  (21U)
17010  #define USB_OTG_GCCFG_VBDEN_Msk                  (0x1UL << USB_OTG_GCCFG_VBDEN_Pos) /*!< 0x00200000 */
17011  #define USB_OTG_GCCFG_VBDEN                      USB_OTG_GCCFG_VBDEN_Msk       /*!< Secondary detection (SD) mode enable */
17012  
17013  /********************  Bit definition for USB_OTG_CID register  ********************/
17014  #define USB_OTG_CID_PRODUCT_ID_Pos               (0U)
17015  #define USB_OTG_CID_PRODUCT_ID_Msk               (0xFFFFFFFFUL << USB_OTG_CID_PRODUCT_ID_Pos) /*!< 0xFFFFFFFF */
17016  #define USB_OTG_CID_PRODUCT_ID                   USB_OTG_CID_PRODUCT_ID_Msk    /*!< Product ID field */
17017  
17018  /********************  Bit definition for USB_OTG_GLPMCFG register  ********************/
17019  #define USB_OTG_GLPMCFG_ENBESL_Pos               (28U)
17020  #define USB_OTG_GLPMCFG_ENBESL_Msk               (0x1UL << USB_OTG_GLPMCFG_ENBESL_Pos) /*!< 0x10000000 */
17021  #define USB_OTG_GLPMCFG_ENBESL                   USB_OTG_GLPMCFG_ENBESL_Msk    /* Enable best effort service latency */
17022  #define USB_OTG_GLPMCFG_LPMRCNTSTS_Pos           (25U)
17023  #define USB_OTG_GLPMCFG_LPMRCNTSTS_Msk           (0x7UL << USB_OTG_GLPMCFG_LPMRCNTSTS_Pos) /*!< 0x0E000000 */
17024  #define USB_OTG_GLPMCFG_LPMRCNTSTS               USB_OTG_GLPMCFG_LPMRCNTSTS_Msk /* LPM retry count status */
17025  #define USB_OTG_GLPMCFG_SNDLPM_Pos               (24U)
17026  #define USB_OTG_GLPMCFG_SNDLPM_Msk               (0x1UL << USB_OTG_GLPMCFG_SNDLPM_Pos) /*!< 0x01000000 */
17027  #define USB_OTG_GLPMCFG_SNDLPM                   USB_OTG_GLPMCFG_SNDLPM_Msk    /* Send LPM transaction */
17028  #define USB_OTG_GLPMCFG_LPMRCNT_Pos              (21U)
17029  #define USB_OTG_GLPMCFG_LPMRCNT_Msk              (0x7UL << USB_OTG_GLPMCFG_LPMRCNT_Pos) /*!< 0x00E00000 */
17030  #define USB_OTG_GLPMCFG_LPMRCNT                  USB_OTG_GLPMCFG_LPMRCNT_Msk   /* LPM retry count */
17031  #define USB_OTG_GLPMCFG_LPMCHIDX_Pos             (17U)
17032  #define USB_OTG_GLPMCFG_LPMCHIDX_Msk             (0xFUL << USB_OTG_GLPMCFG_LPMCHIDX_Pos) /*!< 0x001E0000 */
17033  #define USB_OTG_GLPMCFG_LPMCHIDX                 USB_OTG_GLPMCFG_LPMCHIDX_Msk  /* LPMCHIDX: */
17034  #define USB_OTG_GLPMCFG_L1RSMOK_Pos              (16U)
17035  #define USB_OTG_GLPMCFG_L1RSMOK_Msk              (0x1UL << USB_OTG_GLPMCFG_L1RSMOK_Pos) /*!< 0x00010000 */
17036  #define USB_OTG_GLPMCFG_L1RSMOK                  USB_OTG_GLPMCFG_L1RSMOK_Msk /* Sleep State Resume OK */
17037  #define USB_OTG_GLPMCFG_SLPSTS_Pos               (15U)
17038  #define USB_OTG_GLPMCFG_SLPSTS_Msk               (0x1UL << USB_OTG_GLPMCFG_SLPSTS_Pos) /*!< 0x00008000 */
17039  #define USB_OTG_GLPMCFG_SLPSTS                   USB_OTG_GLPMCFG_SLPSTS_Msk    /* Port sleep status */
17040  #define USB_OTG_GLPMCFG_LPMRSP_Pos               (13U)
17041  #define USB_OTG_GLPMCFG_LPMRSP_Msk               (0x3UL << USB_OTG_GLPMCFG_LPMRSP_Pos) /*!< 0x00006000 */
17042  #define USB_OTG_GLPMCFG_LPMRSP                   USB_OTG_GLPMCFG_LPMRSP_Msk    /* LPM response */
17043  #define USB_OTG_GLPMCFG_L1DSEN_Pos               (12U)
17044  #define USB_OTG_GLPMCFG_L1DSEN_Msk               (0x1UL << USB_OTG_GLPMCFG_L1DSEN_Pos) /*!< 0x00001000 */
17045  #define USB_OTG_GLPMCFG_L1DSEN                   USB_OTG_GLPMCFG_L1DSEN_Msk    /* L1 deep sleep enable */
17046  #define USB_OTG_GLPMCFG_BESLTHRS_Pos             (8U)
17047  #define USB_OTG_GLPMCFG_BESLTHRS_Msk             (0xFUL << USB_OTG_GLPMCFG_BESLTHRS_Pos) /*!< 0x00000F00 */
17048  #define USB_OTG_GLPMCFG_BESLTHRS                 USB_OTG_GLPMCFG_BESLTHRS_Msk  /* BESL threshold */
17049  #define USB_OTG_GLPMCFG_L1SSEN_Pos               (7U)
17050  #define USB_OTG_GLPMCFG_L1SSEN_Msk               (0x1UL << USB_OTG_GLPMCFG_L1SSEN_Pos) /*!< 0x00000080 */
17051  #define USB_OTG_GLPMCFG_L1SSEN                   USB_OTG_GLPMCFG_L1SSEN_Msk    /* L1 shallow sleep enable */
17052  #define USB_OTG_GLPMCFG_REMWAKE_Pos              (6U)
17053  #define USB_OTG_GLPMCFG_REMWAKE_Msk              (0x1UL << USB_OTG_GLPMCFG_REMWAKE_Pos) /*!< 0x00000040 */
17054  #define USB_OTG_GLPMCFG_REMWAKE                  USB_OTG_GLPMCFG_REMWAKE_Msk   /* bRemoteWake value received with last ACKed LPM Token */
17055  #define USB_OTG_GLPMCFG_BESL_Pos                 (2U)
17056  #define USB_OTG_GLPMCFG_BESL_Msk                 (0xFUL << USB_OTG_GLPMCFG_BESL_Pos) /*!< 0x0000003C */
17057  #define USB_OTG_GLPMCFG_BESL                     USB_OTG_GLPMCFG_BESL_Msk      /* BESL value received with last ACKed LPM Token  */
17058  #define USB_OTG_GLPMCFG_LPMACK_Pos               (1U)
17059  #define USB_OTG_GLPMCFG_LPMACK_Msk               (0x1UL << USB_OTG_GLPMCFG_LPMACK_Pos) /*!< 0x00000002 */
17060  #define USB_OTG_GLPMCFG_LPMACK                   USB_OTG_GLPMCFG_LPMACK_Msk    /* LPM Token acknowledge enable*/
17061  #define USB_OTG_GLPMCFG_LPMEN_Pos                (0U)
17062  #define USB_OTG_GLPMCFG_LPMEN_Msk                (0x1UL << USB_OTG_GLPMCFG_LPMEN_Pos) /*!< 0x00000001 */
17063  #define USB_OTG_GLPMCFG_LPMEN                    USB_OTG_GLPMCFG_LPMEN_Msk     /* LPM support enable  */
17064  
17065  /* Legacy defines */
17066  #define USB_OTG_GLPMCFG_L1ResumeOK_Pos           USB_OTG_GLPMCFG_L1RSMOK_Pos
17067  #define USB_OTG_GLPMCFG_L1ResumeOK_Msk           USB_OTG_GLPMCFG_L1RSMOK_Msk
17068  #define USB_OTG_GLPMCFG_L1ResumeOK               USB_OTG_GLPMCFG_L1RSMOK
17069  
17070  /********************  Bit definition for USB_OTG_GPWRDN register  **********************/
17071  #define USB_OTG_GPWRDN_DISABLEVBUS_Pos           (6U)
17072  #define USB_OTG_GPWRDN_DISABLEVBUS_Msk           (0x1UL << USB_OTG_GPWRDN_DISABLEVBUS_Pos) /*!< 0x00000040 */
17073  #define USB_OTG_GPWRDN_DISABLEVBUS               USB_OTG_GPWRDN_DISABLEVBUS_Msk /*!< Power down */
17074  
17075  /********************  Bit definition for USB_OTG_HPTXFSIZ register  ********************/
17076  #define USB_OTG_HPTXFSIZ_PTXSA_Pos               (0U)
17077  #define USB_OTG_HPTXFSIZ_PTXSA_Msk               (0xFFFFUL << USB_OTG_HPTXFSIZ_PTXSA_Pos) /*!< 0x0000FFFF */
17078  #define USB_OTG_HPTXFSIZ_PTXSA                   USB_OTG_HPTXFSIZ_PTXSA_Msk    /*!< Host periodic TxFIFO start address */
17079  #define USB_OTG_HPTXFSIZ_PTXFD_Pos               (16U)
17080  #define USB_OTG_HPTXFSIZ_PTXFD_Msk               (0xFFFFUL << USB_OTG_HPTXFSIZ_PTXFD_Pos) /*!< 0xFFFF0000 */
17081  #define USB_OTG_HPTXFSIZ_PTXFD                   USB_OTG_HPTXFSIZ_PTXFD_Msk    /*!< Host periodic TxFIFO depth */
17082  
17083  /********************  Bit definition for USB_OTG_DIEPTXF register  ********************/
17084  #define USB_OTG_DIEPTXF_INEPTXSA_Pos             (0U)
17085  #define USB_OTG_DIEPTXF_INEPTXSA_Msk             (0xFFFFUL << USB_OTG_DIEPTXF_INEPTXSA_Pos) /*!< 0x0000FFFF */
17086  #define USB_OTG_DIEPTXF_INEPTXSA                 USB_OTG_DIEPTXF_INEPTXSA_Msk  /*!< IN endpoint FIFOx transmit RAM start address */
17087  #define USB_OTG_DIEPTXF_INEPTXFD_Pos             (16U)
17088  #define USB_OTG_DIEPTXF_INEPTXFD_Msk             (0xFFFFUL << USB_OTG_DIEPTXF_INEPTXFD_Pos) /*!< 0xFFFF0000 */
17089  #define USB_OTG_DIEPTXF_INEPTXFD                 USB_OTG_DIEPTXF_INEPTXFD_Msk  /*!< IN endpoint TxFIFO depth */
17090  
17091  /********************  Bit definition for USB_OTG_HCFG register  ********************/
17092  #define USB_OTG_HCFG_FSLSPCS_Pos                 (0U)
17093  #define USB_OTG_HCFG_FSLSPCS_Msk                 (0x3UL << USB_OTG_HCFG_FSLSPCS_Pos) /*!< 0x00000003 */
17094  #define USB_OTG_HCFG_FSLSPCS                     USB_OTG_HCFG_FSLSPCS_Msk      /*!< FS/LS PHY clock select */
17095  #define USB_OTG_HCFG_FSLSPCS_0                   (0x1UL << USB_OTG_HCFG_FSLSPCS_Pos) /*!< 0x00000001 */
17096  #define USB_OTG_HCFG_FSLSPCS_1                   (0x2UL << USB_OTG_HCFG_FSLSPCS_Pos) /*!< 0x00000002 */
17097  #define USB_OTG_HCFG_FSLSS_Pos                   (2U)
17098  #define USB_OTG_HCFG_FSLSS_Msk                   (0x1UL << USB_OTG_HCFG_FSLSS_Pos) /*!< 0x00000004 */
17099  #define USB_OTG_HCFG_FSLSS                       USB_OTG_HCFG_FSLSS_Msk        /*!< FS- and LS-only support */
17100  
17101  /********************  Bit definition for USB_OTG_HFIR register  ********************/
17102  #define USB_OTG_HFIR_FRIVL_Pos                   (0U)
17103  #define USB_OTG_HFIR_FRIVL_Msk                   (0xFFFFUL << USB_OTG_HFIR_FRIVL_Pos) /*!< 0x0000FFFF */
17104  #define USB_OTG_HFIR_FRIVL                       USB_OTG_HFIR_FRIVL_Msk        /*!< Frame interval */
17105  
17106  /********************  Bit definition for USB_OTG_HFNUM register  ********************/
17107  #define USB_OTG_HFNUM_FRNUM_Pos                  (0U)
17108  #define USB_OTG_HFNUM_FRNUM_Msk                  (0xFFFFUL << USB_OTG_HFNUM_FRNUM_Pos) /*!< 0x0000FFFF */
17109  #define USB_OTG_HFNUM_FRNUM                      USB_OTG_HFNUM_FRNUM_Msk       /*!< Frame number */
17110  #define USB_OTG_HFNUM_FTREM_Pos                  (16U)
17111  #define USB_OTG_HFNUM_FTREM_Msk                  (0xFFFFUL << USB_OTG_HFNUM_FTREM_Pos) /*!< 0xFFFF0000 */
17112  #define USB_OTG_HFNUM_FTREM                      USB_OTG_HFNUM_FTREM_Msk       /*!< Frame time remaining */
17113  
17114  /********************  Bit definition for USB_OTG_HPTXSTS register  ********************/
17115  #define USB_OTG_HPTXSTS_PTXFSAVL_Pos             (0U)
17116  #define USB_OTG_HPTXSTS_PTXFSAVL_Msk             (0xFFFFUL << USB_OTG_HPTXSTS_PTXFSAVL_Pos) /*!< 0x0000FFFF */
17117  #define USB_OTG_HPTXSTS_PTXFSAVL                 USB_OTG_HPTXSTS_PTXFSAVL_Msk  /*!< Periodic transmit data FIFO space available */
17118  #define USB_OTG_HPTXSTS_PTXQSAV_Pos              (16U)
17119  #define USB_OTG_HPTXSTS_PTXQSAV_Msk              (0xFFUL << USB_OTG_HPTXSTS_PTXQSAV_Pos) /*!< 0x00FF0000 */
17120  #define USB_OTG_HPTXSTS_PTXQSAV                  USB_OTG_HPTXSTS_PTXQSAV_Msk   /*!< Periodic transmit request queue space available */
17121  #define USB_OTG_HPTXSTS_PTXQSAV_0                (0x01UL << USB_OTG_HPTXSTS_PTXQSAV_Pos) /*!< 0x00010000 */
17122  #define USB_OTG_HPTXSTS_PTXQSAV_1                (0x02UL << USB_OTG_HPTXSTS_PTXQSAV_Pos) /*!< 0x00020000 */
17123  #define USB_OTG_HPTXSTS_PTXQSAV_2                (0x04UL << USB_OTG_HPTXSTS_PTXQSAV_Pos) /*!< 0x00040000 */
17124  #define USB_OTG_HPTXSTS_PTXQSAV_3                (0x08UL << USB_OTG_HPTXSTS_PTXQSAV_Pos) /*!< 0x00080000 */
17125  #define USB_OTG_HPTXSTS_PTXQSAV_4                (0x10UL << USB_OTG_HPTXSTS_PTXQSAV_Pos) /*!< 0x00100000 */
17126  #define USB_OTG_HPTXSTS_PTXQSAV_5                (0x20UL << USB_OTG_HPTXSTS_PTXQSAV_Pos) /*!< 0x00200000 */
17127  #define USB_OTG_HPTXSTS_PTXQSAV_6                (0x40UL << USB_OTG_HPTXSTS_PTXQSAV_Pos) /*!< 0x00400000 */
17128  #define USB_OTG_HPTXSTS_PTXQSAV_7                (0x80UL << USB_OTG_HPTXSTS_PTXQSAV_Pos) /*!< 0x00800000 */
17129  
17130  #define USB_OTG_HPTXSTS_PTXQTOP_Pos              (24U)
17131  #define USB_OTG_HPTXSTS_PTXQTOP_Msk              (0xFFUL << USB_OTG_HPTXSTS_PTXQTOP_Pos) /*!< 0xFF000000 */
17132  #define USB_OTG_HPTXSTS_PTXQTOP                  USB_OTG_HPTXSTS_PTXQTOP_Msk   /*!< Top of the periodic transmit request queue */
17133  #define USB_OTG_HPTXSTS_PTXQTOP_0                (0x01UL << USB_OTG_HPTXSTS_PTXQTOP_Pos) /*!< 0x01000000 */
17134  #define USB_OTG_HPTXSTS_PTXQTOP_1                (0x02UL << USB_OTG_HPTXSTS_PTXQTOP_Pos) /*!< 0x02000000 */
17135  #define USB_OTG_HPTXSTS_PTXQTOP_2                (0x04UL << USB_OTG_HPTXSTS_PTXQTOP_Pos) /*!< 0x04000000 */
17136  #define USB_OTG_HPTXSTS_PTXQTOP_3                (0x08UL << USB_OTG_HPTXSTS_PTXQTOP_Pos) /*!< 0x08000000 */
17137  #define USB_OTG_HPTXSTS_PTXQTOP_4                (0x10UL << USB_OTG_HPTXSTS_PTXQTOP_Pos) /*!< 0x10000000 */
17138  #define USB_OTG_HPTXSTS_PTXQTOP_5                (0x20UL << USB_OTG_HPTXSTS_PTXQTOP_Pos) /*!< 0x20000000 */
17139  #define USB_OTG_HPTXSTS_PTXQTOP_6                (0x40UL << USB_OTG_HPTXSTS_PTXQTOP_Pos) /*!< 0x40000000 */
17140  #define USB_OTG_HPTXSTS_PTXQTOP_7                (0x80UL << USB_OTG_HPTXSTS_PTXQTOP_Pos) /*!< 0x80000000 */
17141  
17142  /********************  Bit definition for USB_OTG_HAINT register  ********************/
17143  #define USB_OTG_HAINT_HAINT_Pos                  (0U)
17144  #define USB_OTG_HAINT_HAINT_Msk                  (0xFFFFUL << USB_OTG_HAINT_HAINT_Pos) /*!< 0x0000FFFF */
17145  #define USB_OTG_HAINT_HAINT                      USB_OTG_HAINT_HAINT_Msk       /*!< Channel interrupts */
17146  
17147  /********************  Bit definition for USB_OTG_HAINTMSK register  ********************/
17148  #define USB_OTG_HAINTMSK_HAINTM_Pos              (0U)
17149  #define USB_OTG_HAINTMSK_HAINTM_Msk              (0xFFFFUL << USB_OTG_HAINTMSK_HAINTM_Pos) /*!< 0x0000FFFF */
17150  #define USB_OTG_HAINTMSK_HAINTM                  USB_OTG_HAINTMSK_HAINTM_Msk   /*!< Channel interrupt mask */
17151  
17152  /********************  Bit definition for USB_OTG_HPRT register  ********************/
17153  #define USB_OTG_HPRT_PCSTS_Pos                   (0U)
17154  #define USB_OTG_HPRT_PCSTS_Msk                   (0x1UL << USB_OTG_HPRT_PCSTS_Pos) /*!< 0x00000001 */
17155  #define USB_OTG_HPRT_PCSTS                       USB_OTG_HPRT_PCSTS_Msk        /*!< Port connect status */
17156  #define USB_OTG_HPRT_PCDET_Pos                   (1U)
17157  #define USB_OTG_HPRT_PCDET_Msk                   (0x1UL << USB_OTG_HPRT_PCDET_Pos) /*!< 0x00000002 */
17158  #define USB_OTG_HPRT_PCDET                       USB_OTG_HPRT_PCDET_Msk        /*!< Port connect detected */
17159  #define USB_OTG_HPRT_PENA_Pos                    (2U)
17160  #define USB_OTG_HPRT_PENA_Msk                    (0x1UL << USB_OTG_HPRT_PENA_Pos) /*!< 0x00000004 */
17161  #define USB_OTG_HPRT_PENA                        USB_OTG_HPRT_PENA_Msk         /*!< Port enable */
17162  #define USB_OTG_HPRT_PENCHNG_Pos                 (3U)
17163  #define USB_OTG_HPRT_PENCHNG_Msk                 (0x1UL << USB_OTG_HPRT_PENCHNG_Pos) /*!< 0x00000008 */
17164  #define USB_OTG_HPRT_PENCHNG                     USB_OTG_HPRT_PENCHNG_Msk      /*!< Port enable/disable change */
17165  #define USB_OTG_HPRT_POCA_Pos                    (4U)
17166  #define USB_OTG_HPRT_POCA_Msk                    (0x1UL << USB_OTG_HPRT_POCA_Pos) /*!< 0x00000010 */
17167  #define USB_OTG_HPRT_POCA                        USB_OTG_HPRT_POCA_Msk         /*!< Port overcurrent active */
17168  #define USB_OTG_HPRT_POCCHNG_Pos                 (5U)
17169  #define USB_OTG_HPRT_POCCHNG_Msk                 (0x1UL << USB_OTG_HPRT_POCCHNG_Pos) /*!< 0x00000020 */
17170  #define USB_OTG_HPRT_POCCHNG                     USB_OTG_HPRT_POCCHNG_Msk      /*!< Port overcurrent change */
17171  #define USB_OTG_HPRT_PRES_Pos                    (6U)
17172  #define USB_OTG_HPRT_PRES_Msk                    (0x1UL << USB_OTG_HPRT_PRES_Pos) /*!< 0x00000040 */
17173  #define USB_OTG_HPRT_PRES                        USB_OTG_HPRT_PRES_Msk         /*!< Port resume */
17174  #define USB_OTG_HPRT_PSUSP_Pos                   (7U)
17175  #define USB_OTG_HPRT_PSUSP_Msk                   (0x1UL << USB_OTG_HPRT_PSUSP_Pos) /*!< 0x00000080 */
17176  #define USB_OTG_HPRT_PSUSP                       USB_OTG_HPRT_PSUSP_Msk        /*!< Port suspend */
17177  #define USB_OTG_HPRT_PRST_Pos                    (8U)
17178  #define USB_OTG_HPRT_PRST_Msk                    (0x1UL << USB_OTG_HPRT_PRST_Pos) /*!< 0x00000100 */
17179  #define USB_OTG_HPRT_PRST                        USB_OTG_HPRT_PRST_Msk         /*!< Port reset */
17180  
17181  #define USB_OTG_HPRT_PLSTS_Pos                   (10U)
17182  #define USB_OTG_HPRT_PLSTS_Msk                   (0x3UL << USB_OTG_HPRT_PLSTS_Pos) /*!< 0x00000C00 */
17183  #define USB_OTG_HPRT_PLSTS                       USB_OTG_HPRT_PLSTS_Msk        /*!< Port line status */
17184  #define USB_OTG_HPRT_PLSTS_0                     (0x1UL << USB_OTG_HPRT_PLSTS_Pos) /*!< 0x00000400 */
17185  #define USB_OTG_HPRT_PLSTS_1                     (0x2UL << USB_OTG_HPRT_PLSTS_Pos) /*!< 0x00000800 */
17186  #define USB_OTG_HPRT_PPWR_Pos                    (12U)
17187  #define USB_OTG_HPRT_PPWR_Msk                    (0x1UL << USB_OTG_HPRT_PPWR_Pos) /*!< 0x00001000 */
17188  #define USB_OTG_HPRT_PPWR                        USB_OTG_HPRT_PPWR_Msk         /*!< Port power */
17189  
17190  #define USB_OTG_HPRT_PTCTL_Pos                   (13U)
17191  #define USB_OTG_HPRT_PTCTL_Msk                   (0xFUL << USB_OTG_HPRT_PTCTL_Pos) /*!< 0x0001E000 */
17192  #define USB_OTG_HPRT_PTCTL                       USB_OTG_HPRT_PTCTL_Msk        /*!< Port test control */
17193  #define USB_OTG_HPRT_PTCTL_0                     (0x1UL << USB_OTG_HPRT_PTCTL_Pos) /*!< 0x00002000 */
17194  #define USB_OTG_HPRT_PTCTL_1                     (0x2UL << USB_OTG_HPRT_PTCTL_Pos) /*!< 0x00004000 */
17195  #define USB_OTG_HPRT_PTCTL_2                     (0x4UL << USB_OTG_HPRT_PTCTL_Pos) /*!< 0x00008000 */
17196  #define USB_OTG_HPRT_PTCTL_3                     (0x8UL << USB_OTG_HPRT_PTCTL_Pos) /*!< 0x00010000 */
17197  
17198  #define USB_OTG_HPRT_PSPD_Pos                    (17U)
17199  #define USB_OTG_HPRT_PSPD_Msk                    (0x3UL << USB_OTG_HPRT_PSPD_Pos) /*!< 0x00060000 */
17200  #define USB_OTG_HPRT_PSPD                        USB_OTG_HPRT_PSPD_Msk         /*!< Port speed */
17201  #define USB_OTG_HPRT_PSPD_0                      (0x1UL << USB_OTG_HPRT_PSPD_Pos) /*!< 0x00020000 */
17202  #define USB_OTG_HPRT_PSPD_1                      (0x2UL << USB_OTG_HPRT_PSPD_Pos) /*!< 0x00040000 */
17203  
17204  /********************  Bit definition for USB_OTG_HCCHAR register  ********************/
17205  #define USB_OTG_HCCHAR_MPSIZ_Pos                 (0U)
17206  #define USB_OTG_HCCHAR_MPSIZ_Msk                 (0x7FFUL << USB_OTG_HCCHAR_MPSIZ_Pos) /*!< 0x000007FF */
17207  #define USB_OTG_HCCHAR_MPSIZ                     USB_OTG_HCCHAR_MPSIZ_Msk      /*!< Maximum packet size */
17208  
17209  #define USB_OTG_HCCHAR_EPNUM_Pos                 (11U)
17210  #define USB_OTG_HCCHAR_EPNUM_Msk                 (0xFUL << USB_OTG_HCCHAR_EPNUM_Pos) /*!< 0x00007800 */
17211  #define USB_OTG_HCCHAR_EPNUM                     USB_OTG_HCCHAR_EPNUM_Msk      /*!< Endpoint number */
17212  #define USB_OTG_HCCHAR_EPNUM_0                   (0x1UL << USB_OTG_HCCHAR_EPNUM_Pos) /*!< 0x00000800 */
17213  #define USB_OTG_HCCHAR_EPNUM_1                   (0x2UL << USB_OTG_HCCHAR_EPNUM_Pos) /*!< 0x00001000 */
17214  #define USB_OTG_HCCHAR_EPNUM_2                   (0x4UL << USB_OTG_HCCHAR_EPNUM_Pos) /*!< 0x00002000 */
17215  #define USB_OTG_HCCHAR_EPNUM_3                   (0x8UL << USB_OTG_HCCHAR_EPNUM_Pos) /*!< 0x00004000 */
17216  #define USB_OTG_HCCHAR_EPDIR_Pos                 (15U)
17217  #define USB_OTG_HCCHAR_EPDIR_Msk                 (0x1UL << USB_OTG_HCCHAR_EPDIR_Pos) /*!< 0x00008000 */
17218  #define USB_OTG_HCCHAR_EPDIR                     USB_OTG_HCCHAR_EPDIR_Msk      /*!< Endpoint direction */
17219  #define USB_OTG_HCCHAR_LSDEV_Pos                 (17U)
17220  #define USB_OTG_HCCHAR_LSDEV_Msk                 (0x1UL << USB_OTG_HCCHAR_LSDEV_Pos) /*!< 0x00020000 */
17221  #define USB_OTG_HCCHAR_LSDEV                     USB_OTG_HCCHAR_LSDEV_Msk      /*!< Low-speed device */
17222  
17223  #define USB_OTG_HCCHAR_EPTYP_Pos                 (18U)
17224  #define USB_OTG_HCCHAR_EPTYP_Msk                 (0x3UL << USB_OTG_HCCHAR_EPTYP_Pos) /*!< 0x000C0000 */
17225  #define USB_OTG_HCCHAR_EPTYP                     USB_OTG_HCCHAR_EPTYP_Msk      /*!< Endpoint type */
17226  #define USB_OTG_HCCHAR_EPTYP_0                   (0x1UL << USB_OTG_HCCHAR_EPTYP_Pos) /*!< 0x00040000 */
17227  #define USB_OTG_HCCHAR_EPTYP_1                   (0x2UL << USB_OTG_HCCHAR_EPTYP_Pos) /*!< 0x00080000 */
17228  
17229  #define USB_OTG_HCCHAR_MC_Pos                    (20U)
17230  #define USB_OTG_HCCHAR_MC_Msk                    (0x3UL << USB_OTG_HCCHAR_MC_Pos) /*!< 0x00300000 */
17231  #define USB_OTG_HCCHAR_MC                        USB_OTG_HCCHAR_MC_Msk         /*!< Multi Count (MC) / Error Count (EC) */
17232  #define USB_OTG_HCCHAR_MC_0                      (0x1UL << USB_OTG_HCCHAR_MC_Pos) /*!< 0x00100000 */
17233  #define USB_OTG_HCCHAR_MC_1                      (0x2UL << USB_OTG_HCCHAR_MC_Pos) /*!< 0x00200000 */
17234  
17235  #define USB_OTG_HCCHAR_DAD_Pos                   (22U)
17236  #define USB_OTG_HCCHAR_DAD_Msk                   (0x7FUL << USB_OTG_HCCHAR_DAD_Pos) /*!< 0x1FC00000 */
17237  #define USB_OTG_HCCHAR_DAD                       USB_OTG_HCCHAR_DAD_Msk        /*!< Device address */
17238  #define USB_OTG_HCCHAR_DAD_0                     (0x01UL << USB_OTG_HCCHAR_DAD_Pos) /*!< 0x00400000 */
17239  #define USB_OTG_HCCHAR_DAD_1                     (0x02UL << USB_OTG_HCCHAR_DAD_Pos) /*!< 0x00800000 */
17240  #define USB_OTG_HCCHAR_DAD_2                     (0x04UL << USB_OTG_HCCHAR_DAD_Pos) /*!< 0x01000000 */
17241  #define USB_OTG_HCCHAR_DAD_3                     (0x08UL << USB_OTG_HCCHAR_DAD_Pos) /*!< 0x02000000 */
17242  #define USB_OTG_HCCHAR_DAD_4                     (0x10UL << USB_OTG_HCCHAR_DAD_Pos) /*!< 0x04000000 */
17243  #define USB_OTG_HCCHAR_DAD_5                     (0x20UL << USB_OTG_HCCHAR_DAD_Pos) /*!< 0x08000000 */
17244  #define USB_OTG_HCCHAR_DAD_6                     (0x40UL << USB_OTG_HCCHAR_DAD_Pos) /*!< 0x10000000 */
17245  #define USB_OTG_HCCHAR_ODDFRM_Pos                (29U)
17246  #define USB_OTG_HCCHAR_ODDFRM_Msk                (0x1UL << USB_OTG_HCCHAR_ODDFRM_Pos) /*!< 0x20000000 */
17247  #define USB_OTG_HCCHAR_ODDFRM                    USB_OTG_HCCHAR_ODDFRM_Msk     /*!< Odd frame */
17248  #define USB_OTG_HCCHAR_CHDIS_Pos                 (30U)
17249  #define USB_OTG_HCCHAR_CHDIS_Msk                 (0x1UL << USB_OTG_HCCHAR_CHDIS_Pos) /*!< 0x40000000 */
17250  #define USB_OTG_HCCHAR_CHDIS                     USB_OTG_HCCHAR_CHDIS_Msk      /*!< Channel disable */
17251  #define USB_OTG_HCCHAR_CHENA_Pos                 (31U)
17252  #define USB_OTG_HCCHAR_CHENA_Msk                 (0x1UL << USB_OTG_HCCHAR_CHENA_Pos) /*!< 0x80000000 */
17253  #define USB_OTG_HCCHAR_CHENA                     USB_OTG_HCCHAR_CHENA_Msk      /*!< Channel enable */
17254  
17255  /********************  Bit definition for USB_OTG_HCINT register  ********************/
17256  #define USB_OTG_HCINT_XFRC_Pos                   (0U)
17257  #define USB_OTG_HCINT_XFRC_Msk                   (0x1UL << USB_OTG_HCINT_XFRC_Pos) /*!< 0x00000001 */
17258  #define USB_OTG_HCINT_XFRC                       USB_OTG_HCINT_XFRC_Msk        /*!< Transfer completed */
17259  #define USB_OTG_HCINT_CHH_Pos                    (1U)
17260  #define USB_OTG_HCINT_CHH_Msk                    (0x1UL << USB_OTG_HCINT_CHH_Pos) /*!< 0x00000002 */
17261  #define USB_OTG_HCINT_CHH                        USB_OTG_HCINT_CHH_Msk         /*!< Channel halted */
17262  #define USB_OTG_HCINT_AHBERR_Pos                 (2U)
17263  #define USB_OTG_HCINT_AHBERR_Msk                 (0x1UL << USB_OTG_HCINT_AHBERR_Pos) /*!< 0x00000004 */
17264  #define USB_OTG_HCINT_AHBERR                     USB_OTG_HCINT_AHBERR_Msk      /*!< AHB error */
17265  #define USB_OTG_HCINT_STALL_Pos                  (3U)
17266  #define USB_OTG_HCINT_STALL_Msk                  (0x1UL << USB_OTG_HCINT_STALL_Pos) /*!< 0x00000008 */
17267  #define USB_OTG_HCINT_STALL                      USB_OTG_HCINT_STALL_Msk       /*!< STALL response received interrupt */
17268  #define USB_OTG_HCINT_NAK_Pos                    (4U)
17269  #define USB_OTG_HCINT_NAK_Msk                    (0x1UL << USB_OTG_HCINT_NAK_Pos) /*!< 0x00000010 */
17270  #define USB_OTG_HCINT_NAK                        USB_OTG_HCINT_NAK_Msk         /*!< NAK response received interrupt */
17271  #define USB_OTG_HCINT_ACK_Pos                    (5U)
17272  #define USB_OTG_HCINT_ACK_Msk                    (0x1UL << USB_OTG_HCINT_ACK_Pos) /*!< 0x00000020 */
17273  #define USB_OTG_HCINT_ACK                        USB_OTG_HCINT_ACK_Msk         /*!< ACK response received/transmitted interrupt */
17274  #define USB_OTG_HCINT_NYET_Pos                   (6U)
17275  #define USB_OTG_HCINT_NYET_Msk                   (0x1UL << USB_OTG_HCINT_NYET_Pos) /*!< 0x00000040 */
17276  #define USB_OTG_HCINT_NYET                       USB_OTG_HCINT_NYET_Msk        /*!< Response received interrupt */
17277  #define USB_OTG_HCINT_TXERR_Pos                  (7U)
17278  #define USB_OTG_HCINT_TXERR_Msk                  (0x1UL << USB_OTG_HCINT_TXERR_Pos) /*!< 0x00000080 */
17279  #define USB_OTG_HCINT_TXERR                      USB_OTG_HCINT_TXERR_Msk       /*!< Transaction error */
17280  #define USB_OTG_HCINT_BBERR_Pos                  (8U)
17281  #define USB_OTG_HCINT_BBERR_Msk                  (0x1UL << USB_OTG_HCINT_BBERR_Pos) /*!< 0x00000100 */
17282  #define USB_OTG_HCINT_BBERR                      USB_OTG_HCINT_BBERR_Msk       /*!< Babble error */
17283  #define USB_OTG_HCINT_FRMOR_Pos                  (9U)
17284  #define USB_OTG_HCINT_FRMOR_Msk                  (0x1UL << USB_OTG_HCINT_FRMOR_Pos) /*!< 0x00000200 */
17285  #define USB_OTG_HCINT_FRMOR                      USB_OTG_HCINT_FRMOR_Msk       /*!< Frame overrun */
17286  #define USB_OTG_HCINT_DTERR_Pos                  (10U)
17287  #define USB_OTG_HCINT_DTERR_Msk                  (0x1UL << USB_OTG_HCINT_DTERR_Pos) /*!< 0x00000400 */
17288  #define USB_OTG_HCINT_DTERR                      USB_OTG_HCINT_DTERR_Msk       /*!< Data toggle error */
17289  
17290  /********************  Bit definition for USB_OTG_HCINTMSK register  ********************/
17291  #define USB_OTG_HCINTMSK_XFRCM_Pos               (0U)
17292  #define USB_OTG_HCINTMSK_XFRCM_Msk               (0x1UL << USB_OTG_HCINTMSK_XFRCM_Pos) /*!< 0x00000001 */
17293  #define USB_OTG_HCINTMSK_XFRCM                   USB_OTG_HCINTMSK_XFRCM_Msk    /*!< Transfer completed mask */
17294  #define USB_OTG_HCINTMSK_CHHM_Pos                (1U)
17295  #define USB_OTG_HCINTMSK_CHHM_Msk                (0x1UL << USB_OTG_HCINTMSK_CHHM_Pos) /*!< 0x00000002 */
17296  #define USB_OTG_HCINTMSK_CHHM                    USB_OTG_HCINTMSK_CHHM_Msk     /*!< Channel halted mask */
17297  #define USB_OTG_HCINTMSK_AHBERR_Pos              (2U)
17298  #define USB_OTG_HCINTMSK_AHBERR_Msk              (0x1UL << USB_OTG_HCINTMSK_AHBERR_Pos) /*!< 0x00000004 */
17299  #define USB_OTG_HCINTMSK_AHBERR                  USB_OTG_HCINTMSK_AHBERR_Msk   /*!< AHB error */
17300  #define USB_OTG_HCINTMSK_STALLM_Pos              (3U)
17301  #define USB_OTG_HCINTMSK_STALLM_Msk              (0x1UL << USB_OTG_HCINTMSK_STALLM_Pos) /*!< 0x00000008 */
17302  #define USB_OTG_HCINTMSK_STALLM                  USB_OTG_HCINTMSK_STALLM_Msk   /*!< STALL response received interrupt mask */
17303  #define USB_OTG_HCINTMSK_NAKM_Pos                (4U)
17304  #define USB_OTG_HCINTMSK_NAKM_Msk                (0x1UL << USB_OTG_HCINTMSK_NAKM_Pos) /*!< 0x00000010 */
17305  #define USB_OTG_HCINTMSK_NAKM                    USB_OTG_HCINTMSK_NAKM_Msk     /*!< NAK response received interrupt mask */
17306  #define USB_OTG_HCINTMSK_ACKM_Pos                (5U)
17307  #define USB_OTG_HCINTMSK_ACKM_Msk                (0x1UL << USB_OTG_HCINTMSK_ACKM_Pos) /*!< 0x00000020 */
17308  #define USB_OTG_HCINTMSK_ACKM                    USB_OTG_HCINTMSK_ACKM_Msk     /*!< ACK response received/transmitted interrupt mask */
17309  #define USB_OTG_HCINTMSK_NYET_Pos                (6U)
17310  #define USB_OTG_HCINTMSK_NYET_Msk                (0x1UL << USB_OTG_HCINTMSK_NYET_Pos) /*!< 0x00000040 */
17311  #define USB_OTG_HCINTMSK_NYET                    USB_OTG_HCINTMSK_NYET_Msk     /*!< response received interrupt mask */
17312  #define USB_OTG_HCINTMSK_TXERRM_Pos              (7U)
17313  #define USB_OTG_HCINTMSK_TXERRM_Msk              (0x1UL << USB_OTG_HCINTMSK_TXERRM_Pos) /*!< 0x00000080 */
17314  #define USB_OTG_HCINTMSK_TXERRM                  USB_OTG_HCINTMSK_TXERRM_Msk   /*!< Transaction error mask */
17315  #define USB_OTG_HCINTMSK_BBERRM_Pos              (8U)
17316  #define USB_OTG_HCINTMSK_BBERRM_Msk              (0x1UL << USB_OTG_HCINTMSK_BBERRM_Pos) /*!< 0x00000100 */
17317  #define USB_OTG_HCINTMSK_BBERRM                  USB_OTG_HCINTMSK_BBERRM_Msk   /*!< Babble error mask */
17318  #define USB_OTG_HCINTMSK_FRMORM_Pos              (9U)
17319  #define USB_OTG_HCINTMSK_FRMORM_Msk              (0x1UL << USB_OTG_HCINTMSK_FRMORM_Pos) /*!< 0x00000200 */
17320  #define USB_OTG_HCINTMSK_FRMORM                  USB_OTG_HCINTMSK_FRMORM_Msk   /*!< Frame overrun mask */
17321  #define USB_OTG_HCINTMSK_DTERRM_Pos              (10U)
17322  #define USB_OTG_HCINTMSK_DTERRM_Msk              (0x1UL << USB_OTG_HCINTMSK_DTERRM_Pos) /*!< 0x00000400 */
17323  #define USB_OTG_HCINTMSK_DTERRM                  USB_OTG_HCINTMSK_DTERRM_Msk   /*!< Data toggle error mask */
17324  
17325  /********************  Bit definition for USB_OTG_HCTSIZ register  ********************/
17326  #define USB_OTG_HCTSIZ_XFRSIZ_Pos                (0U)
17327  #define USB_OTG_HCTSIZ_XFRSIZ_Msk                (0x7FFFFUL << USB_OTG_HCTSIZ_XFRSIZ_Pos) /*!< 0x0007FFFF */
17328  #define USB_OTG_HCTSIZ_XFRSIZ                    USB_OTG_HCTSIZ_XFRSIZ_Msk     /*!< Transfer size */
17329  #define USB_OTG_HCTSIZ_PKTCNT_Pos                (19U)
17330  #define USB_OTG_HCTSIZ_PKTCNT_Msk                (0x3FFUL << USB_OTG_HCTSIZ_PKTCNT_Pos) /*!< 0x1FF80000 */
17331  #define USB_OTG_HCTSIZ_PKTCNT                    USB_OTG_HCTSIZ_PKTCNT_Msk     /*!< Packet count */
17332  #define USB_OTG_HCTSIZ_DOPING_Pos                (31U)
17333  #define USB_OTG_HCTSIZ_DOPING_Msk                (0x1UL << USB_OTG_HCTSIZ_DOPING_Pos) /*!< 0x80000000 */
17334  #define USB_OTG_HCTSIZ_DOPING                    USB_OTG_HCTSIZ_DOPING_Msk     /*!< Do PING */
17335  #define USB_OTG_HCTSIZ_DPID_Pos                  (29U)
17336  #define USB_OTG_HCTSIZ_DPID_Msk                  (0x3UL << USB_OTG_HCTSIZ_DPID_Pos) /*!< 0x60000000 */
17337  #define USB_OTG_HCTSIZ_DPID                      USB_OTG_HCTSIZ_DPID_Msk       /*!< Data PID */
17338  #define USB_OTG_HCTSIZ_DPID_0                    (0x1UL << USB_OTG_HCTSIZ_DPID_Pos) /*!< 0x20000000 */
17339  #define USB_OTG_HCTSIZ_DPID_1                    (0x2UL << USB_OTG_HCTSIZ_DPID_Pos) /*!< 0x40000000 */
17340  
17341  /********************  Bit definition for USB_OTG_HCDMA register  *********************/
17342  #define USB_OTG_HCDMA_DMAADDR_Pos                (0U)
17343  #define USB_OTG_HCDMA_DMAADDR_Msk                (0xFFFFFFFFUL << USB_OTG_HCDMA_DMAADDR_Pos) /*!< 0xFFFFFFFF */
17344  #define USB_OTG_HCDMA_DMAADDR                    USB_OTG_HCDMA_DMAADDR_Msk     /*!< DMA address */
17345  
17346  /********************  Bit definition for USB_OTG_DCFG register  ********************/
17347  #define USB_OTG_DCFG_DSPD_Pos                    (0U)
17348  #define USB_OTG_DCFG_DSPD_Msk                    (0x3UL << USB_OTG_DCFG_DSPD_Pos) /*!< 0x00000003 */
17349  #define USB_OTG_DCFG_DSPD                        USB_OTG_DCFG_DSPD_Msk         /*!< Device speed */
17350  #define USB_OTG_DCFG_DSPD_0                      (0x1UL << USB_OTG_DCFG_DSPD_Pos) /*!< 0x00000001 */
17351  #define USB_OTG_DCFG_DSPD_1                      (0x2UL << USB_OTG_DCFG_DSPD_Pos) /*!< 0x00000002 */
17352  #define USB_OTG_DCFG_NZLSOHSK_Pos                (2U)
17353  #define USB_OTG_DCFG_NZLSOHSK_Msk                (0x1UL << USB_OTG_DCFG_NZLSOHSK_Pos) /*!< 0x00000004 */
17354  #define USB_OTG_DCFG_NZLSOHSK                    USB_OTG_DCFG_NZLSOHSK_Msk     /*!< Nonzero-length status OUT handshake */
17355  #define USB_OTG_DCFG_DAD_Pos                     (4U)
17356  #define USB_OTG_DCFG_DAD_Msk                     (0x7FUL << USB_OTG_DCFG_DAD_Pos) /*!< 0x000007F0 */
17357  #define USB_OTG_DCFG_DAD                         USB_OTG_DCFG_DAD_Msk          /*!< Device address */
17358  #define USB_OTG_DCFG_DAD_0                       (0x01UL << USB_OTG_DCFG_DAD_Pos) /*!< 0x00000010 */
17359  #define USB_OTG_DCFG_DAD_1                       (0x02UL << USB_OTG_DCFG_DAD_Pos) /*!< 0x00000020 */
17360  #define USB_OTG_DCFG_DAD_2                       (0x04UL << USB_OTG_DCFG_DAD_Pos) /*!< 0x00000040 */
17361  #define USB_OTG_DCFG_DAD_3                       (0x08UL << USB_OTG_DCFG_DAD_Pos) /*!< 0x00000080 */
17362  #define USB_OTG_DCFG_DAD_4                       (0x10UL << USB_OTG_DCFG_DAD_Pos) /*!< 0x00000100 */
17363  #define USB_OTG_DCFG_DAD_5                       (0x20UL << USB_OTG_DCFG_DAD_Pos) /*!< 0x00000200 */
17364  #define USB_OTG_DCFG_DAD_6                       (0x40UL << USB_OTG_DCFG_DAD_Pos) /*!< 0x00000400 */
17365  #define USB_OTG_DCFG_PFIVL_Pos                   (11U)
17366  #define USB_OTG_DCFG_PFIVL_Msk                   (0x3UL << USB_OTG_DCFG_PFIVL_Pos) /*!< 0x00001800 */
17367  #define USB_OTG_DCFG_PFIVL                       USB_OTG_DCFG_PFIVL_Msk        /*!< Periodic (micro)frame interval */
17368  #define USB_OTG_DCFG_PFIVL_0                     (0x1UL << USB_OTG_DCFG_PFIVL_Pos) /*!< 0x00000800 */
17369  #define USB_OTG_DCFG_PFIVL_1                     (0x2UL << USB_OTG_DCFG_PFIVL_Pos) /*!< 0x00001000 */
17370  #define USB_OTG_DCFG_PERSCHIVL_Pos               (24U)
17371  #define USB_OTG_DCFG_PERSCHIVL_Msk               (0x3UL << USB_OTG_DCFG_PERSCHIVL_Pos) /*!< 0x03000000 */
17372  #define USB_OTG_DCFG_PERSCHIVL                   USB_OTG_DCFG_PERSCHIVL_Msk    /*!< Periodic scheduling interval */
17373  #define USB_OTG_DCFG_PERSCHIVL_0                 (0x1UL << USB_OTG_DCFG_PERSCHIVL_Pos) /*!< 0x01000000 */
17374  #define USB_OTG_DCFG_PERSCHIVL_1                 (0x2UL << USB_OTG_DCFG_PERSCHIVL_Pos) /*!< 0x02000000 */
17375  
17376  /********************  Bit definition for USB_OTG_DCTL register  ********************/
17377  #define USB_OTG_DCTL_RWUSIG_Pos                  (0U)
17378  #define USB_OTG_DCTL_RWUSIG_Msk                  (0x1UL << USB_OTG_DCTL_RWUSIG_Pos) /*!< 0x00000001 */
17379  #define USB_OTG_DCTL_RWUSIG                      USB_OTG_DCTL_RWUSIG_Msk       /*!< Remote wakeup signaling */
17380  #define USB_OTG_DCTL_SDIS_Pos                    (1U)
17381  #define USB_OTG_DCTL_SDIS_Msk                    (0x1UL << USB_OTG_DCTL_SDIS_Pos) /*!< 0x00000002 */
17382  #define USB_OTG_DCTL_SDIS                        USB_OTG_DCTL_SDIS_Msk         /*!< Soft disconnect */
17383  #define USB_OTG_DCTL_GINSTS_Pos                  (2U)
17384  #define USB_OTG_DCTL_GINSTS_Msk                  (0x1UL << USB_OTG_DCTL_GINSTS_Pos) /*!< 0x00000004 */
17385  #define USB_OTG_DCTL_GINSTS                      USB_OTG_DCTL_GINSTS_Msk       /*!< Global IN NAK status */
17386  #define USB_OTG_DCTL_GONSTS_Pos                  (3U)
17387  #define USB_OTG_DCTL_GONSTS_Msk                  (0x1UL << USB_OTG_DCTL_GONSTS_Pos) /*!< 0x00000008 */
17388  #define USB_OTG_DCTL_GONSTS                      USB_OTG_DCTL_GONSTS_Msk       /*!< Global OUT NAK status */
17389  #define USB_OTG_DCTL_TCTL_Pos                    (4U)
17390  #define USB_OTG_DCTL_TCTL_Msk                    (0x7UL << USB_OTG_DCTL_TCTL_Pos) /*!< 0x00000070 */
17391  #define USB_OTG_DCTL_TCTL                        USB_OTG_DCTL_TCTL_Msk         /*!< Test control */
17392  #define USB_OTG_DCTL_TCTL_0                      (0x1UL << USB_OTG_DCTL_TCTL_Pos) /*!< 0x00000010 */
17393  #define USB_OTG_DCTL_TCTL_1                      (0x2UL << USB_OTG_DCTL_TCTL_Pos) /*!< 0x00000020 */
17394  #define USB_OTG_DCTL_TCTL_2                      (0x4UL << USB_OTG_DCTL_TCTL_Pos) /*!< 0x00000040 */
17395  #define USB_OTG_DCTL_SGINAK_Pos                  (7U)
17396  #define USB_OTG_DCTL_SGINAK_Msk                  (0x1UL << USB_OTG_DCTL_SGINAK_Pos) /*!< 0x00000080 */
17397  #define USB_OTG_DCTL_SGINAK                      USB_OTG_DCTL_SGINAK_Msk       /*!< Set global IN NAK */
17398  #define USB_OTG_DCTL_CGINAK_Pos                  (8U)
17399  #define USB_OTG_DCTL_CGINAK_Msk                  (0x1UL << USB_OTG_DCTL_CGINAK_Pos) /*!< 0x00000100 */
17400  #define USB_OTG_DCTL_CGINAK                      USB_OTG_DCTL_CGINAK_Msk       /*!< Clear global IN NAK */
17401  #define USB_OTG_DCTL_SGONAK_Pos                  (9U)
17402  #define USB_OTG_DCTL_SGONAK_Msk                  (0x1UL << USB_OTG_DCTL_SGONAK_Pos) /*!< 0x00000200 */
17403  #define USB_OTG_DCTL_SGONAK                      USB_OTG_DCTL_SGONAK_Msk       /*!< Set global OUT NAK */
17404  #define USB_OTG_DCTL_CGONAK_Pos                  (10U)
17405  #define USB_OTG_DCTL_CGONAK_Msk                  (0x1UL << USB_OTG_DCTL_CGONAK_Pos) /*!< 0x00000400 */
17406  #define USB_OTG_DCTL_CGONAK                      USB_OTG_DCTL_CGONAK_Msk       /*!< Clear global OUT NAK */
17407  #define USB_OTG_DCTL_POPRGDNE_Pos                (11U)
17408  #define USB_OTG_DCTL_POPRGDNE_Msk                (0x1UL << USB_OTG_DCTL_POPRGDNE_Pos) /*!< 0x00000800 */
17409  #define USB_OTG_DCTL_POPRGDNE                    USB_OTG_DCTL_POPRGDNE_Msk     /*!< Power-on programming done */
17410  
17411  /********************  Bit definition for USB_OTG_DSTS register  ********************/
17412  #define USB_OTG_DSTS_SUSPSTS_Pos                 (0U)
17413  #define USB_OTG_DSTS_SUSPSTS_Msk                 (0x1UL << USB_OTG_DSTS_SUSPSTS_Pos) /*!< 0x00000001 */
17414  #define USB_OTG_DSTS_SUSPSTS                     USB_OTG_DSTS_SUSPSTS_Msk      /*!< Suspend status */
17415  #define USB_OTG_DSTS_ENUMSPD_Pos                 (1U)
17416  #define USB_OTG_DSTS_ENUMSPD_Msk                 (0x3UL << USB_OTG_DSTS_ENUMSPD_Pos) /*!< 0x00000006 */
17417  #define USB_OTG_DSTS_ENUMSPD                     USB_OTG_DSTS_ENUMSPD_Msk      /*!< Enumerated speed */
17418  #define USB_OTG_DSTS_ENUMSPD_0                   (0x1UL << USB_OTG_DSTS_ENUMSPD_Pos) /*!< 0x00000002 */
17419  #define USB_OTG_DSTS_ENUMSPD_1                   (0x2UL << USB_OTG_DSTS_ENUMSPD_Pos) /*!< 0x00000004 */
17420  #define USB_OTG_DSTS_EERR_Pos                    (3U)
17421  #define USB_OTG_DSTS_EERR_Msk                    (0x1UL << USB_OTG_DSTS_EERR_Pos) /*!< 0x00000008 */
17422  #define USB_OTG_DSTS_EERR                        USB_OTG_DSTS_EERR_Msk         /*!< Erratic error */
17423  #define USB_OTG_DSTS_FNSOF_Pos                   (8U)
17424  #define USB_OTG_DSTS_FNSOF_Msk                   (0x3FFFUL << USB_OTG_DSTS_FNSOF_Pos) /*!< 0x003FFF00 */
17425  #define USB_OTG_DSTS_FNSOF                       USB_OTG_DSTS_FNSOF_Msk        /*!< Frame number of the received SOF */
17426  
17427  /********************  Bit definition for USB_OTG_DIEPMSK register  ********************/
17428  #define USB_OTG_DIEPMSK_XFRCM_Pos                (0U)
17429  #define USB_OTG_DIEPMSK_XFRCM_Msk                (0x1UL << USB_OTG_DIEPMSK_XFRCM_Pos) /*!< 0x00000001 */
17430  #define USB_OTG_DIEPMSK_XFRCM                    USB_OTG_DIEPMSK_XFRCM_Msk     /*!< Transfer completed interrupt mask */
17431  #define USB_OTG_DIEPMSK_EPDM_Pos                 (1U)
17432  #define USB_OTG_DIEPMSK_EPDM_Msk                 (0x1UL << USB_OTG_DIEPMSK_EPDM_Pos) /*!< 0x00000002 */
17433  #define USB_OTG_DIEPMSK_EPDM                     USB_OTG_DIEPMSK_EPDM_Msk      /*!< Endpoint disabled interrupt mask */
17434  #define USB_OTG_DIEPMSK_TOM_Pos                  (3U)
17435  #define USB_OTG_DIEPMSK_TOM_Msk                  (0x1UL << USB_OTG_DIEPMSK_TOM_Pos) /*!< 0x00000008 */
17436  #define USB_OTG_DIEPMSK_TOM                      USB_OTG_DIEPMSK_TOM_Msk       /*!< Timeout condition mask (nonisochronous endpoints) */
17437  #define USB_OTG_DIEPMSK_ITTXFEMSK_Pos            (4U)
17438  #define USB_OTG_DIEPMSK_ITTXFEMSK_Msk            (0x1UL << USB_OTG_DIEPMSK_ITTXFEMSK_Pos) /*!< 0x00000010 */
17439  #define USB_OTG_DIEPMSK_ITTXFEMSK                USB_OTG_DIEPMSK_ITTXFEMSK_Msk /*!< IN token received when TxFIFO empty mask */
17440  #define USB_OTG_DIEPMSK_INEPNMM_Pos              (5U)
17441  #define USB_OTG_DIEPMSK_INEPNMM_Msk              (0x1UL << USB_OTG_DIEPMSK_INEPNMM_Pos) /*!< 0x00000020 */
17442  #define USB_OTG_DIEPMSK_INEPNMM                  USB_OTG_DIEPMSK_INEPNMM_Msk   /*!< IN token received with EP mismatch mask */
17443  #define USB_OTG_DIEPMSK_INEPNEM_Pos              (6U)
17444  #define USB_OTG_DIEPMSK_INEPNEM_Msk              (0x1UL << USB_OTG_DIEPMSK_INEPNEM_Pos) /*!< 0x00000040 */
17445  #define USB_OTG_DIEPMSK_INEPNEM                  USB_OTG_DIEPMSK_INEPNEM_Msk   /*!< IN endpoint NAK effective mask */
17446  #define USB_OTG_DIEPMSK_TXFURM_Pos               (8U)
17447  #define USB_OTG_DIEPMSK_TXFURM_Msk               (0x1UL << USB_OTG_DIEPMSK_TXFURM_Pos) /*!< 0x00000100 */
17448  #define USB_OTG_DIEPMSK_TXFURM                   USB_OTG_DIEPMSK_TXFURM_Msk    /*!< FIFO underrun mask */
17449  #define USB_OTG_DIEPMSK_BIM_Pos                  (9U)
17450  #define USB_OTG_DIEPMSK_BIM_Msk                  (0x1UL << USB_OTG_DIEPMSK_BIM_Pos) /*!< 0x00000200 */
17451  #define USB_OTG_DIEPMSK_BIM                      USB_OTG_DIEPMSK_BIM_Msk       /*!< BNA interrupt mask */
17452  
17453  /* Legacy defines */
17454  #define USB_OTG_DIEPEACHMSK1_XFRCM_Pos           USB_OTG_DIEPMSK_XFRCM_Pos
17455  #define USB_OTG_DIEPEACHMSK1_XFRCM_Msk           USB_OTG_DIEPMSK_XFRCM_Msk
17456  #define USB_OTG_DIEPEACHMSK1_XFRCM               USB_OTG_DIEPMSK_XFRCM
17457  #define USB_OTG_DIEPEACHMSK1_EPDM_Pos            USB_OTG_DIEPMSK_EPDM_Pos
17458  #define USB_OTG_DIEPEACHMSK1_EPDM_Msk            USB_OTG_DIEPMSK_EPDM_Msk
17459  #define USB_OTG_DIEPEACHMSK1_EPDM                USB_OTG_DIEPMSK_EPDM
17460  #define USB_OTG_DIEPEACHMSK1_TOM_Pos             USB_OTG_DIEPMSK_TOM_Pos
17461  #define USB_OTG_DIEPEACHMSK1_TOM_Msk             USB_OTG_DIEPMSK_TOM_Msk
17462  #define USB_OTG_DIEPEACHMSK1_TOM                 USB_OTG_DIEPMSK_TOM
17463  #define USB_OTG_DIEPEACHMSK1_ITTXFEMSK_Pos       USB_OTG_DIEPMSK_ITTXFEMSK_Pos
17464  #define USB_OTG_DIEPEACHMSK1_ITTXFEMSK_Msk       USB_OTG_DIEPMSK_ITTXFEMSK_Msk
17465  #define USB_OTG_DIEPEACHMSK1_ITTXFEMSK           USB_OTG_DIEPMSK_ITTXFEMSK
17466  #define USB_OTG_DIEPEACHMSK1_INEPNMM_Pos         USB_OTG_DIEPMSK_INEPNMM_Pos
17467  #define USB_OTG_DIEPEACHMSK1_INEPNMM_Msk         USB_OTG_DIEPMSK_INEPNMM_Msk
17468  #define USB_OTG_DIEPEACHMSK1_INEPNMM             USB_OTG_DIEPMSK_INEPNMM
17469  #define USB_OTG_DIEPEACHMSK1_INEPNEM_Pos         USB_OTG_DIEPMSK_INEPNEM_Pos
17470  #define USB_OTG_DIEPEACHMSK1_INEPNEM_Msk         USB_OTG_DIEPMSK_INEPNEM_Pos
17471  #define USB_OTG_DIEPEACHMSK1_INEPNEM             USB_OTG_DIEPMSK_INEPNEM
17472  #define USB_OTG_DIEPEACHMSK1_TXFURM_Pos          USB_OTG_DIEPMSK_TXFURM_Pos
17473  #define USB_OTG_DIEPEACHMSK1_TXFURM_Msk          USB_OTG_DIEPMSK_TXFURM_Msk
17474  #define USB_OTG_DIEPEACHMSK1_TXFURM              USB_OTG_DIEPMSK_TXFURM
17475  #define USB_OTG_DIEPEACHMSK1_BIM_Pos             USB_OTG_DIEPMSK_BIM_Pos
17476  #define USB_OTG_DIEPEACHMSK1_BIM_Msk             USB_OTG_DIEPMSK_BIM_Msk
17477  #define USB_OTG_DIEPEACHMSK1_BIM                 USB_OTG_DIEPMSK_BIM
17478  #define USB_OTG_DIEPEACHMSK1_NAKM_Pos            (13U)
17479  #define USB_OTG_DIEPEACHMSK1_NAKM_Msk            (0x1UL << USB_OTG_DIEPEACHMSK1_NAKM_Pos) /*!< 0x00002000 */
17480  #define USB_OTG_DIEPEACHMSK1_NAKM                USB_OTG_DIEPEACHMSK1_NAKM_Msk /*!< NAK interrupt mask */
17481  
17482  /********************  Bit definition for USB_OTG_DOEPMSK register  ********************/
17483  #define USB_OTG_DOEPMSK_XFRCM_Pos                (0U)
17484  #define USB_OTG_DOEPMSK_XFRCM_Msk                (0x1UL << USB_OTG_DOEPMSK_XFRCM_Pos) /*!< 0x00000001 */
17485  #define USB_OTG_DOEPMSK_XFRCM                    USB_OTG_DOEPMSK_XFRCM_Msk     /*!< Transfer completed interrupt mask */
17486  #define USB_OTG_DOEPMSK_EPDM_Pos                 (1U)
17487  #define USB_OTG_DOEPMSK_EPDM_Msk                 (0x1UL << USB_OTG_DOEPMSK_EPDM_Pos) /*!< 0x00000002 */
17488  #define USB_OTG_DOEPMSK_EPDM                     USB_OTG_DOEPMSK_EPDM_Msk      /*!< Endpoint disabled interrupt mask */
17489  #define USB_OTG_DOEPMSK_STUPM_Pos                (3U)
17490  #define USB_OTG_DOEPMSK_STUPM_Msk                (0x1UL << USB_OTG_DOEPMSK_STUPM_Pos) /*!< 0x00000008 */
17491  #define USB_OTG_DOEPMSK_STUPM                    USB_OTG_DOEPMSK_STUPM_Msk     /*!< SETUP phase done mask */
17492  #define USB_OTG_DOEPMSK_OTEPDM_Pos               (4U)
17493  #define USB_OTG_DOEPMSK_OTEPDM_Msk               (0x1UL << USB_OTG_DOEPMSK_OTEPDM_Pos) /*!< 0x00000010 */
17494  #define USB_OTG_DOEPMSK_OTEPDM                   USB_OTG_DOEPMSK_OTEPDM_Msk    /*!< OUT token received when endpoint disabled mask */
17495  #define USB_OTG_DOEPMSK_B2BSTUP_Pos              (6U)
17496  #define USB_OTG_DOEPMSK_B2BSTUP_Msk              (0x1UL << USB_OTG_DOEPMSK_B2BSTUP_Pos) /*!< 0x00000040 */
17497  #define USB_OTG_DOEPMSK_B2BSTUP                  USB_OTG_DOEPMSK_B2BSTUP_Msk   /*!< Back-to-back SETUP packets received mask */
17498  #define USB_OTG_DOEPMSK_OPEM_Pos                 (8U)
17499  #define USB_OTG_DOEPMSK_OPEM_Msk                 (0x1UL << USB_OTG_DOEPMSK_OPEM_Pos) /*!< 0x00000100 */
17500  #define USB_OTG_DOEPMSK_OPEM                     USB_OTG_DOEPMSK_OPEM_Msk      /*!< OUT packet error mask */
17501  #define USB_OTG_DOEPMSK_BOIM_Pos                 (9U)
17502  #define USB_OTG_DOEPMSK_BOIM_Msk                 (0x1UL << USB_OTG_DOEPMSK_BOIM_Pos) /*!< 0x00000200 */
17503  #define USB_OTG_DOEPMSK_BOIM                     USB_OTG_DOEPMSK_BOIM_Msk      /*!< BNA interrupt mask */
17504  
17505  /* Legacy defines */
17506  #define USB_OTG_DOEPEACHMSK1_XFRCM_Pos           USB_OTG_DOEPMSK_XFRCM_Pos
17507  #define USB_OTG_DOEPEACHMSK1_XFRCM_Msk           USB_OTG_DOEPMSK_XFRCM_Msk
17508  #define USB_OTG_DOEPEACHMSK1_XFRCM               USB_OTG_DOEPMSK_XFRCM
17509  #define USB_OTG_DOEPEACHMSK1_EPDM_Pos            USB_OTG_DOEPMSK_EPDM_Pos
17510  #define USB_OTG_DOEPEACHMSK1_EPDM_Msk            USB_OTG_DOEPMSK_EPDM_Msk
17511  #define USB_OTG_DOEPEACHMSK1_EPDM                USB_OTG_DOEPMSK_EPDM
17512  #define USB_OTG_DOEPEACHMSK1_TOM_Pos             USB_OTG_DOEPMSK_STUPM_Pos
17513  #define USB_OTG_DOEPEACHMSK1_TOM_Msk             USB_OTG_DOEPMSK_STUPM_Msk
17514  #define USB_OTG_DOEPEACHMSK1_TOM                 USB_OTG_DOEPMSK_STUPM
17515  #define USB_OTG_DOEPEACHMSK1_ITTXFEMSK_Pos       USB_OTG_DOEPMSK_OTEPDM_Pos
17516  #define USB_OTG_DOEPEACHMSK1_ITTXFEMSK_Msk       USB_OTG_DOEPMSK_OTEPDM_Msk
17517  #define USB_OTG_DOEPEACHMSK1_ITTXFEMSK           USB_OTG_DOEPMSK_OTEPDM
17518  #define USB_OTG_DOEPEACHMSK1_INEPNMM_Pos         (5U)
17519  #define USB_OTG_DOEPEACHMSK1_INEPNMM_Msk         (0x1UL << USB_OTG_DOEPEACHMSK1_INEPNMM_Pos) /*!< 0x00000020 */
17520  #define USB_OTG_DOEPEACHMSK1_INEPNMM             USB_OTG_DOEPEACHMSK1_INEPNMM_Msk /*!< IN token received with EP mismatch mask */
17521  #define USB_OTG_DOEPEACHMSK1_INEPNEM_Pos         USB_OTG_DOEPMSK_B2BSTUP_Pos
17522  #define USB_OTG_DOEPEACHMSK1_INEPNEM_Msk         USB_OTG_DOEPMSK_B2BSTUP_Msk
17523  #define USB_OTG_DOEPEACHMSK1_INEPNEM             USB_OTG_DOEPMSK_B2BSTUP
17524  #define USB_OTG_DOEPEACHMSK1_TXFURM_Pos          USB_OTG_DOEPMSK_OPEM_Pos
17525  #define USB_OTG_DOEPEACHMSK1_TXFURM_Msk          USB_OTG_DOEPMSK_OPEM_Msk
17526  #define USB_OTG_DOEPEACHMSK1_TXFURM              USB_OTG_DOEPMSK_OPEM
17527  #define USB_OTG_DOEPEACHMSK1_BIM_Pos             USB_OTG_DOEPMSK_BOIM_Pos
17528  #define USB_OTG_DOEPEACHMSK1_BIM_Msk             USB_OTG_DOEPMSK_BOIM_Msk
17529  #define USB_OTG_DOEPEACHMSK1_BIM                 USB_OTG_DOEPMSK_BOIM
17530  #define USB_OTG_DOEPEACHMSK1_BERRM_Pos           (12U)
17531  #define USB_OTG_DOEPEACHMSK1_BERRM_Msk           (0x1UL << USB_OTG_DOEPEACHMSK1_BERRM_Pos) /*!< 0x00001000 */
17532  #define USB_OTG_DOEPEACHMSK1_BERRM               USB_OTG_DOEPEACHMSK1_BERRM_Msk /*!< Bubble error interrupt mask */
17533  #define USB_OTG_DOEPEACHMSK1_NAKM_Pos            (13U)
17534  #define USB_OTG_DOEPEACHMSK1_NAKM_Msk            (0x1UL << USB_OTG_DOEPEACHMSK1_NAKM_Pos) /*!< 0x00002000 */
17535  #define USB_OTG_DOEPEACHMSK1_NAKM                USB_OTG_DOEPEACHMSK1_NAKM_Msk /*!< NAK interrupt mask */
17536  #define USB_OTG_DOEPEACHMSK1_NYETM_Pos           (14U)
17537  #define USB_OTG_DOEPEACHMSK1_NYETM_Msk           (0x1UL << USB_OTG_DOEPEACHMSK1_NYETM_Pos) /*!< 0x00004000 */
17538  #define USB_OTG_DOEPEACHMSK1_NYETM               USB_OTG_DOEPEACHMSK1_NYETM_Msk /*!< NYET interrupt mask */
17539  
17540  /********************  Bit definition for USB_OTG_DAINT register  ********************/
17541  #define USB_OTG_DAINT_IEPINT_Pos                 (0U)
17542  #define USB_OTG_DAINT_IEPINT_Msk                 (0xFFFFUL << USB_OTG_DAINT_IEPINT_Pos) /*!< 0x0000FFFF */
17543  #define USB_OTG_DAINT_IEPINT                     USB_OTG_DAINT_IEPINT_Msk      /*!< IN endpoint interrupt bits */
17544  #define USB_OTG_DAINT_OEPINT_Pos                 (16U)
17545  #define USB_OTG_DAINT_OEPINT_Msk                 (0xFFFFUL << USB_OTG_DAINT_OEPINT_Pos) /*!< 0xFFFF0000 */
17546  #define USB_OTG_DAINT_OEPINT                     USB_OTG_DAINT_OEPINT_Msk      /*!< OUT endpoint interrupt bits */
17547  
17548  /********************  Bit definition for USB_OTG_DAINTMSK register  ********************/
17549  #define USB_OTG_DAINTMSK_IEPM_Pos                (0U)
17550  #define USB_OTG_DAINTMSK_IEPM_Msk                (0xFFFFUL << USB_OTG_DAINTMSK_IEPM_Pos) /*!< 0x0000FFFF */
17551  #define USB_OTG_DAINTMSK_IEPM                    USB_OTG_DAINTMSK_IEPM_Msk     /*!< IN EP interrupt mask bits */
17552  #define USB_OTG_DAINTMSK_OEPM_Pos                (16U)
17553  #define USB_OTG_DAINTMSK_OEPM_Msk                (0xFFFFUL << USB_OTG_DAINTMSK_OEPM_Pos) /*!< 0xFFFF0000 */
17554  #define USB_OTG_DAINTMSK_OEPM                    USB_OTG_DAINTMSK_OEPM_Msk     /*!< OUT EP interrupt mask bits */
17555  
17556  /********************  Bit definition for USB_OTG_DVBUSDIS register  ********************/
17557  #define USB_OTG_DVBUSDIS_VBUSDT_Pos              (0U)
17558  #define USB_OTG_DVBUSDIS_VBUSDT_Msk              (0xFFFFUL << USB_OTG_DVBUSDIS_VBUSDT_Pos) /*!< 0x0000FFFF */
17559  #define USB_OTG_DVBUSDIS_VBUSDT                  USB_OTG_DVBUSDIS_VBUSDT_Msk   /*!< Device VBUS discharge time */
17560  
17561  /********************  Bit definition for USB_OTG_DVBUSPULSE register  ********************/
17562  #define USB_OTG_DVBUSPULSE_DVBUSP_Pos            (0U)
17563  #define USB_OTG_DVBUSPULSE_DVBUSP_Msk            (0xFFFUL << USB_OTG_DVBUSPULSE_DVBUSP_Pos) /*!< 0x00000FFF */
17564  #define USB_OTG_DVBUSPULSE_DVBUSP                USB_OTG_DVBUSPULSE_DVBUSP_Msk /*!< Device VBUS pulsing time */
17565  
17566  /********************  Bit definition for USB_OTG_DTHRCTL register  ***************/
17567  #define USB_OTG_DTHRCTL_NONISOTHREN_Pos          (0U)
17568  #define USB_OTG_DTHRCTL_NONISOTHREN_Msk          (0x1UL << USB_OTG_DTHRCTL_NONISOTHREN_Pos) /*!< 0x00000001 */
17569  #define USB_OTG_DTHRCTL_NONISOTHREN              USB_OTG_DTHRCTL_NONISOTHREN_Msk /*!< Nonisochronous IN endpoints threshold enable */
17570  #define USB_OTG_DTHRCTL_ISOTHREN_Pos             (1U)
17571  #define USB_OTG_DTHRCTL_ISOTHREN_Msk             (0x1UL << USB_OTG_DTHRCTL_ISOTHREN_Pos) /*!< 0x00000002 */
17572  #define USB_OTG_DTHRCTL_ISOTHREN                 USB_OTG_DTHRCTL_ISOTHREN_Msk  /*!< ISO IN endpoint threshold enable */
17573  #define USB_OTG_DTHRCTL_TXTHRLEN_Pos             (2U)
17574  #define USB_OTG_DTHRCTL_TXTHRLEN_Msk             (0x1FFUL << USB_OTG_DTHRCTL_TXTHRLEN_Pos) /*!< 0x000007FC */
17575  #define USB_OTG_DTHRCTL_TXTHRLEN                 USB_OTG_DTHRCTL_TXTHRLEN_Msk  /*!< Transmit threshold length */
17576  #define USB_OTG_DTHRCTL_TXTHRLEN_0               (0x001UL << USB_OTG_DTHRCTL_TXTHRLEN_Pos) /*!< 0x00000004 */
17577  #define USB_OTG_DTHRCTL_TXTHRLEN_1               (0x002UL << USB_OTG_DTHRCTL_TXTHRLEN_Pos) /*!< 0x00000008 */
17578  #define USB_OTG_DTHRCTL_TXTHRLEN_2               (0x004UL << USB_OTG_DTHRCTL_TXTHRLEN_Pos) /*!< 0x00000010 */
17579  #define USB_OTG_DTHRCTL_TXTHRLEN_3               (0x008UL << USB_OTG_DTHRCTL_TXTHRLEN_Pos) /*!< 0x00000020 */
17580  #define USB_OTG_DTHRCTL_TXTHRLEN_4               (0x010UL << USB_OTG_DTHRCTL_TXTHRLEN_Pos) /*!< 0x00000040 */
17581  #define USB_OTG_DTHRCTL_TXTHRLEN_5               (0x020UL << USB_OTG_DTHRCTL_TXTHRLEN_Pos) /*!< 0x00000080 */
17582  #define USB_OTG_DTHRCTL_TXTHRLEN_6               (0x040UL << USB_OTG_DTHRCTL_TXTHRLEN_Pos) /*!< 0x00000100 */
17583  #define USB_OTG_DTHRCTL_TXTHRLEN_7               (0x080UL << USB_OTG_DTHRCTL_TXTHRLEN_Pos) /*!< 0x00000200 */
17584  #define USB_OTG_DTHRCTL_TXTHRLEN_8               (0x100UL << USB_OTG_DTHRCTL_TXTHRLEN_Pos) /*!< 0x00000400 */
17585  #define USB_OTG_DTHRCTL_RXTHREN_Pos              (16U)
17586  #define USB_OTG_DTHRCTL_RXTHREN_Msk              (0x1UL << USB_OTG_DTHRCTL_RXTHREN_Pos) /*!< 0x00010000 */
17587  #define USB_OTG_DTHRCTL_RXTHREN                  USB_OTG_DTHRCTL_RXTHREN_Msk   /*!< Receive threshold enable */
17588  #define USB_OTG_DTHRCTL_RXTHRLEN_Pos             (17U)
17589  #define USB_OTG_DTHRCTL_RXTHRLEN_Msk             (0x1FFUL << USB_OTG_DTHRCTL_RXTHRLEN_Pos) /*!< 0x03FE0000 */
17590  #define USB_OTG_DTHRCTL_RXTHRLEN                 USB_OTG_DTHRCTL_RXTHRLEN_Msk  /*!< Receive threshold length */
17591  #define USB_OTG_DTHRCTL_RXTHRLEN_0               (0x001UL << USB_OTG_DTHRCTL_RXTHRLEN_Pos) /*!< 0x00020000 */
17592  #define USB_OTG_DTHRCTL_RXTHRLEN_1               (0x002UL << USB_OTG_DTHRCTL_RXTHRLEN_Pos) /*!< 0x00040000 */
17593  #define USB_OTG_DTHRCTL_RXTHRLEN_2               (0x004UL << USB_OTG_DTHRCTL_RXTHRLEN_Pos) /*!< 0x00080000 */
17594  #define USB_OTG_DTHRCTL_RXTHRLEN_3               (0x008UL << USB_OTG_DTHRCTL_RXTHRLEN_Pos) /*!< 0x00100000 */
17595  #define USB_OTG_DTHRCTL_RXTHRLEN_4               (0x010UL << USB_OTG_DTHRCTL_RXTHRLEN_Pos) /*!< 0x00200000 */
17596  #define USB_OTG_DTHRCTL_RXTHRLEN_5               (0x020UL << USB_OTG_DTHRCTL_RXTHRLEN_Pos) /*!< 0x00400000 */
17597  #define USB_OTG_DTHRCTL_RXTHRLEN_6               (0x040UL << USB_OTG_DTHRCTL_RXTHRLEN_Pos) /*!< 0x00800000 */
17598  #define USB_OTG_DTHRCTL_RXTHRLEN_7               (0x080UL << USB_OTG_DTHRCTL_RXTHRLEN_Pos) /*!< 0x01000000 */
17599  #define USB_OTG_DTHRCTL_RXTHRLEN_8               (0x100UL << USB_OTG_DTHRCTL_RXTHRLEN_Pos) /*!< 0x02000000 */
17600  #define USB_OTG_DTHRCTL_ARPEN_Pos                (27U)
17601  #define USB_OTG_DTHRCTL_ARPEN_Msk                (0x1UL << USB_OTG_DTHRCTL_ARPEN_Pos) /*!< 0x08000000 */
17602  #define USB_OTG_DTHRCTL_ARPEN                    USB_OTG_DTHRCTL_ARPEN_Msk     /*!< Arbiter parking enable */
17603  
17604  /********************  Bit definition for USB_OTG_DIEPEMPMSK register  ***************/
17605  #define USB_OTG_DIEPEMPMSK_INEPTXFEM_Pos         (0U)
17606  #define USB_OTG_DIEPEMPMSK_INEPTXFEM_Msk         (0xFFFFUL << USB_OTG_DIEPEMPMSK_INEPTXFEM_Pos) /*!< 0x0000FFFF */
17607  #define USB_OTG_DIEPEMPMSK_INEPTXFEM             USB_OTG_DIEPEMPMSK_INEPTXFEM_Msk /*!< IN EP Tx FIFO empty interrupt mask bits */
17608  
17609  /********************  Bit definition for USB_OTG_DEACHINT register  ********************/
17610  #define USB_OTG_DEACHINT_IEP1INT_Pos             (1U)
17611  #define USB_OTG_DEACHINT_IEP1INT_Msk             (0x1UL << USB_OTG_DEACHINT_IEP1INT_Pos) /*!< 0x00000002 */
17612  #define USB_OTG_DEACHINT_IEP1INT                 USB_OTG_DEACHINT_IEP1INT_Msk  /*!< IN endpoint 1interrupt bit */
17613  #define USB_OTG_DEACHINT_OEP1INT_Pos             (17U)
17614  #define USB_OTG_DEACHINT_OEP1INT_Msk             (0x1UL << USB_OTG_DEACHINT_OEP1INT_Pos) /*!< 0x00020000 */
17615  #define USB_OTG_DEACHINT_OEP1INT                 USB_OTG_DEACHINT_OEP1INT_Msk  /*!< OUT endpoint 1 interrupt bit */
17616  
17617  /********************  Bit definition for USB_OTG_DEACHINTMSK register  ********************/
17618  #define USB_OTG_DEACHINTMSK_IEP1INTM_Pos         (1U)
17619  #define USB_OTG_DEACHINTMSK_IEP1INTM_Msk         (0x1UL << USB_OTG_DEACHINTMSK_IEP1INTM_Pos) /*!< 0x00000002 */
17620  #define USB_OTG_DEACHINTMSK_IEP1INTM             USB_OTG_DEACHINTMSK_IEP1INTM_Msk /*!< IN Endpoint 1 interrupt mask bit */
17621  #define USB_OTG_DEACHINTMSK_OEP1INTM_Pos         (17U)
17622  #define USB_OTG_DEACHINTMSK_OEP1INTM_Msk         (0x1UL << USB_OTG_DEACHINTMSK_OEP1INTM_Pos) /*!< 0x00020000 */
17623  #define USB_OTG_DEACHINTMSK_OEP1INTM             USB_OTG_DEACHINTMSK_OEP1INTM_Msk /*!< OUT Endpoint 1 interrupt mask bit */
17624  
17625  /********************  Bit definition for USB_OTG_DIEPCTL register  ********************/
17626  #define USB_OTG_DIEPCTL_MPSIZ_Pos                (0U)
17627  #define USB_OTG_DIEPCTL_MPSIZ_Msk                (0x7FFUL << USB_OTG_DIEPCTL_MPSIZ_Pos) /*!< 0x000007FF */
17628  #define USB_OTG_DIEPCTL_MPSIZ                    USB_OTG_DIEPCTL_MPSIZ_Msk     /*!< Maximum packet size */
17629  #define USB_OTG_DIEPCTL_USBAEP_Pos               (15U)
17630  #define USB_OTG_DIEPCTL_USBAEP_Msk               (0x1UL << USB_OTG_DIEPCTL_USBAEP_Pos) /*!< 0x00008000 */
17631  #define USB_OTG_DIEPCTL_USBAEP                   USB_OTG_DIEPCTL_USBAEP_Msk    /*!< USB active endpoint */
17632  #define USB_OTG_DIEPCTL_EONUM_DPID_Pos           (16U)
17633  #define USB_OTG_DIEPCTL_EONUM_DPID_Msk           (0x1UL << USB_OTG_DIEPCTL_EONUM_DPID_Pos) /*!< 0x00010000 */
17634  #define USB_OTG_DIEPCTL_EONUM_DPID               USB_OTG_DIEPCTL_EONUM_DPID_Msk /*!< Even/odd frame */
17635  #define USB_OTG_DIEPCTL_NAKSTS_Pos               (17U)
17636  #define USB_OTG_DIEPCTL_NAKSTS_Msk               (0x1UL << USB_OTG_DIEPCTL_NAKSTS_Pos) /*!< 0x00020000 */
17637  #define USB_OTG_DIEPCTL_NAKSTS                   USB_OTG_DIEPCTL_NAKSTS_Msk    /*!< NAK status */
17638  #define USB_OTG_DIEPCTL_EPTYP_Pos                (18U)
17639  #define USB_OTG_DIEPCTL_EPTYP_Msk                (0x3UL << USB_OTG_DIEPCTL_EPTYP_Pos) /*!< 0x000C0000 */
17640  #define USB_OTG_DIEPCTL_EPTYP                    USB_OTG_DIEPCTL_EPTYP_Msk     /*!< Endpoint type */
17641  #define USB_OTG_DIEPCTL_EPTYP_0                  (0x1UL << USB_OTG_DIEPCTL_EPTYP_Pos) /*!< 0x00040000 */
17642  #define USB_OTG_DIEPCTL_EPTYP_1                  (0x2UL << USB_OTG_DIEPCTL_EPTYP_Pos) /*!< 0x00080000 */
17643  #define USB_OTG_DIEPCTL_STALL_Pos                (21U)
17644  #define USB_OTG_DIEPCTL_STALL_Msk                (0x1UL << USB_OTG_DIEPCTL_STALL_Pos) /*!< 0x00200000 */
17645  #define USB_OTG_DIEPCTL_STALL                    USB_OTG_DIEPCTL_STALL_Msk     /*!< STALL handshake */
17646  #define USB_OTG_DIEPCTL_TXFNUM_Pos               (22U)
17647  #define USB_OTG_DIEPCTL_TXFNUM_Msk               (0xFUL << USB_OTG_DIEPCTL_TXFNUM_Pos) /*!< 0x03C00000 */
17648  #define USB_OTG_DIEPCTL_TXFNUM                   USB_OTG_DIEPCTL_TXFNUM_Msk    /*!< TxFIFO number */
17649  #define USB_OTG_DIEPCTL_TXFNUM_0                 (0x1UL << USB_OTG_DIEPCTL_TXFNUM_Pos) /*!< 0x00400000 */
17650  #define USB_OTG_DIEPCTL_TXFNUM_1                 (0x2UL << USB_OTG_DIEPCTL_TXFNUM_Pos) /*!< 0x00800000 */
17651  #define USB_OTG_DIEPCTL_TXFNUM_2                 (0x4UL << USB_OTG_DIEPCTL_TXFNUM_Pos) /*!< 0x01000000 */
17652  #define USB_OTG_DIEPCTL_TXFNUM_3                 (0x8UL << USB_OTG_DIEPCTL_TXFNUM_Pos) /*!< 0x02000000 */
17653  #define USB_OTG_DIEPCTL_CNAK_Pos                 (26U)
17654  #define USB_OTG_DIEPCTL_CNAK_Msk                 (0x1UL << USB_OTG_DIEPCTL_CNAK_Pos) /*!< 0x04000000 */
17655  #define USB_OTG_DIEPCTL_CNAK                     USB_OTG_DIEPCTL_CNAK_Msk      /*!< Clear NAK */
17656  #define USB_OTG_DIEPCTL_SNAK_Pos                 (27U)
17657  #define USB_OTG_DIEPCTL_SNAK_Msk                 (0x1UL << USB_OTG_DIEPCTL_SNAK_Pos) /*!< 0x08000000 */
17658  #define USB_OTG_DIEPCTL_SNAK                     USB_OTG_DIEPCTL_SNAK_Msk      /*!< Set NAK */
17659  #define USB_OTG_DIEPCTL_SD0PID_SEVNFRM_Pos       (28U)
17660  #define USB_OTG_DIEPCTL_SD0PID_SEVNFRM_Msk       (0x1UL << USB_OTG_DIEPCTL_SD0PID_SEVNFRM_Pos) /*!< 0x10000000 */
17661  #define USB_OTG_DIEPCTL_SD0PID_SEVNFRM           USB_OTG_DIEPCTL_SD0PID_SEVNFRM_Msk /*!< Set DATA0 PID */
17662  #define USB_OTG_DIEPCTL_SODDFRM_Pos              (29U)
17663  #define USB_OTG_DIEPCTL_SODDFRM_Msk              (0x1UL << USB_OTG_DIEPCTL_SODDFRM_Pos) /*!< 0x20000000 */
17664  #define USB_OTG_DIEPCTL_SODDFRM                  USB_OTG_DIEPCTL_SODDFRM_Msk   /*!< Set odd frame */
17665  #define USB_OTG_DIEPCTL_EPDIS_Pos                (30U)
17666  #define USB_OTG_DIEPCTL_EPDIS_Msk                (0x1UL << USB_OTG_DIEPCTL_EPDIS_Pos) /*!< 0x40000000 */
17667  #define USB_OTG_DIEPCTL_EPDIS                    USB_OTG_DIEPCTL_EPDIS_Msk     /*!< Endpoint disable */
17668  #define USB_OTG_DIEPCTL_EPENA_Pos                (31U)
17669  #define USB_OTG_DIEPCTL_EPENA_Msk                (0x1UL << USB_OTG_DIEPCTL_EPENA_Pos) /*!< 0x80000000 */
17670  #define USB_OTG_DIEPCTL_EPENA                    USB_OTG_DIEPCTL_EPENA_Msk     /*!< Endpoint enable */
17671  
17672  /********************  Bit definition for USB_OTG_DIEPINT register  ********************/
17673  #define USB_OTG_DIEPINT_XFRC_Pos                 (0U)
17674  #define USB_OTG_DIEPINT_XFRC_Msk                 (0x1UL << USB_OTG_DIEPINT_XFRC_Pos) /*!< 0x00000001 */
17675  #define USB_OTG_DIEPINT_XFRC                     USB_OTG_DIEPINT_XFRC_Msk      /*!< Transfer completed interrupt */
17676  #define USB_OTG_DIEPINT_EPDISD_Pos               (1U)
17677  #define USB_OTG_DIEPINT_EPDISD_Msk               (0x1UL << USB_OTG_DIEPINT_EPDISD_Pos) /*!< 0x00000002 */
17678  #define USB_OTG_DIEPINT_EPDISD                   USB_OTG_DIEPINT_EPDISD_Msk    /*!< Endpoint disabled interrupt */
17679  #define USB_OTG_DIEPINT_TOC_Pos                  (3U)
17680  #define USB_OTG_DIEPINT_TOC_Msk                  (0x1UL << USB_OTG_DIEPINT_TOC_Pos) /*!< 0x00000008 */
17681  #define USB_OTG_DIEPINT_TOC                      USB_OTG_DIEPINT_TOC_Msk       /*!< Timeout condition */
17682  #define USB_OTG_DIEPINT_ITTXFE_Pos               (4U)
17683  #define USB_OTG_DIEPINT_ITTXFE_Msk               (0x1UL << USB_OTG_DIEPINT_ITTXFE_Pos) /*!< 0x00000010 */
17684  #define USB_OTG_DIEPINT_ITTXFE                   USB_OTG_DIEPINT_ITTXFE_Msk    /*!< IN token received when TxFIFO is empty */
17685  #define USB_OTG_DIEPINT_INEPNE_Pos               (6U)
17686  #define USB_OTG_DIEPINT_INEPNE_Msk               (0x1UL << USB_OTG_DIEPINT_INEPNE_Pos) /*!< 0x00000040 */
17687  #define USB_OTG_DIEPINT_INEPNE                   USB_OTG_DIEPINT_INEPNE_Msk    /*!< IN endpoint NAK effective */
17688  #define USB_OTG_DIEPINT_TXFE_Pos                 (7U)
17689  #define USB_OTG_DIEPINT_TXFE_Msk                 (0x1UL << USB_OTG_DIEPINT_TXFE_Pos) /*!< 0x00000080 */
17690  #define USB_OTG_DIEPINT_TXFE                     USB_OTG_DIEPINT_TXFE_Msk      /*!< Transmit FIFO empty */
17691  #define USB_OTG_DIEPINT_TXFIFOUDRN_Pos           (8U)
17692  #define USB_OTG_DIEPINT_TXFIFOUDRN_Msk           (0x1UL << USB_OTG_DIEPINT_TXFIFOUDRN_Pos) /*!< 0x00000100 */
17693  #define USB_OTG_DIEPINT_TXFIFOUDRN               USB_OTG_DIEPINT_TXFIFOUDRN_Msk /*!< Transmit Fifo Underrun */
17694  #define USB_OTG_DIEPINT_BNA_Pos                  (9U)
17695  #define USB_OTG_DIEPINT_BNA_Msk                  (0x1UL << USB_OTG_DIEPINT_BNA_Pos) /*!< 0x00000200 */
17696  #define USB_OTG_DIEPINT_BNA                      USB_OTG_DIEPINT_BNA_Msk       /*!< Buffer not available interrupt */
17697  #define USB_OTG_DIEPINT_PKTDRPSTS_Pos            (11U)
17698  #define USB_OTG_DIEPINT_PKTDRPSTS_Msk            (0x1UL << USB_OTG_DIEPINT_PKTDRPSTS_Pos) /*!< 0x00000800 */
17699  #define USB_OTG_DIEPINT_PKTDRPSTS                USB_OTG_DIEPINT_PKTDRPSTS_Msk /*!< Packet dropped status */
17700  #define USB_OTG_DIEPINT_BERR_Pos                 (12U)
17701  #define USB_OTG_DIEPINT_BERR_Msk                 (0x1UL << USB_OTG_DIEPINT_BERR_Pos) /*!< 0x00001000 */
17702  #define USB_OTG_DIEPINT_BERR                     USB_OTG_DIEPINT_BERR_Msk      /*!< Babble error interrupt */
17703  #define USB_OTG_DIEPINT_NAK_Pos                  (13U)
17704  #define USB_OTG_DIEPINT_NAK_Msk                  (0x1UL << USB_OTG_DIEPINT_NAK_Pos) /*!< 0x00002000 */
17705  #define USB_OTG_DIEPINT_NAK                      USB_OTG_DIEPINT_NAK_Msk       /*!< NAK interrupt */
17706  
17707  /********************  Bit definition for USB_OTG_DIEPTSIZ register  ********************/
17708  #define USB_OTG_DIEPTSIZ_XFRSIZ_Pos              (0U)
17709  #define USB_OTG_DIEPTSIZ_XFRSIZ_Msk              (0x7FFFFUL << USB_OTG_DIEPTSIZ_XFRSIZ_Pos) /*!< 0x0007FFFF */
17710  #define USB_OTG_DIEPTSIZ_XFRSIZ                  USB_OTG_DIEPTSIZ_XFRSIZ_Msk   /*!< Transfer size */
17711  #define USB_OTG_DIEPTSIZ_PKTCNT_Pos              (19U)
17712  #define USB_OTG_DIEPTSIZ_PKTCNT_Msk              (0x3FFUL << USB_OTG_DIEPTSIZ_PKTCNT_Pos) /*!< 0x1FF80000 */
17713  #define USB_OTG_DIEPTSIZ_PKTCNT                  USB_OTG_DIEPTSIZ_PKTCNT_Msk   /*!< Packet count */
17714  #define USB_OTG_DIEPTSIZ_MULCNT_Pos              (29U)
17715  #define USB_OTG_DIEPTSIZ_MULCNT_Msk              (0x3UL << USB_OTG_DIEPTSIZ_MULCNT_Pos) /*!< 0x60000000 */
17716  #define USB_OTG_DIEPTSIZ_MULCNT                  USB_OTG_DIEPTSIZ_MULCNT_Msk   /*!< Packet count */
17717  
17718  /********************  Bit definition for USB_OTG_DIEPDMA register  *********************/
17719  #define USB_OTG_DIEPDMA_DMAADDR_Pos              (0U)
17720  #define USB_OTG_DIEPDMA_DMAADDR_Msk              (0xFFFFFFFFUL << USB_OTG_DIEPDMA_DMAADDR_Pos) /*!< 0xFFFFFFFF */
17721  #define USB_OTG_DIEPDMA_DMAADDR                  USB_OTG_DIEPDMA_DMAADDR_Msk   /*!< DMA address */
17722  
17723  /********************  Bit definition for USB_OTG_DTXFSTS register  ********************/
17724  #define USB_OTG_DTXFSTS_INEPTFSAV_Pos            (0U)
17725  #define USB_OTG_DTXFSTS_INEPTFSAV_Msk            (0xFFFFUL << USB_OTG_DTXFSTS_INEPTFSAV_Pos) /*!< 0x0000FFFF */
17726  #define USB_OTG_DTXFSTS_INEPTFSAV                USB_OTG_DTXFSTS_INEPTFSAV_Msk /*!< IN endpoint TxFIFO space avail */
17727  
17728  /********************  Bit definition for USB_OTG_DOEPCTL register  ********************/
17729  #define USB_OTG_DOEPCTL_MPSIZ_Pos                (0U)
17730  #define USB_OTG_DOEPCTL_MPSIZ_Msk                (0x7FFUL << USB_OTG_DOEPCTL_MPSIZ_Pos) /*!< 0x000007FF */
17731  #define USB_OTG_DOEPCTL_MPSIZ                    USB_OTG_DOEPCTL_MPSIZ_Msk     /*!< Maximum packet size */          /*!<Bit 1 */
17732  #define USB_OTG_DOEPCTL_USBAEP_Pos               (15U)
17733  #define USB_OTG_DOEPCTL_USBAEP_Msk               (0x1UL << USB_OTG_DOEPCTL_USBAEP_Pos) /*!< 0x00008000 */
17734  #define USB_OTG_DOEPCTL_USBAEP                   USB_OTG_DOEPCTL_USBAEP_Msk    /*!< USB active endpoint */
17735  #define USB_OTG_DOEPCTL_NAKSTS_Pos               (17U)
17736  #define USB_OTG_DOEPCTL_NAKSTS_Msk               (0x1UL << USB_OTG_DOEPCTL_NAKSTS_Pos) /*!< 0x00020000 */
17737  #define USB_OTG_DOEPCTL_NAKSTS                   USB_OTG_DOEPCTL_NAKSTS_Msk    /*!< NAK status */
17738  #define USB_OTG_DOEPCTL_SD0PID_SEVNFRM_Pos       (28U)
17739  #define USB_OTG_DOEPCTL_SD0PID_SEVNFRM_Msk       (0x1UL << USB_OTG_DOEPCTL_SD0PID_SEVNFRM_Pos) /*!< 0x10000000 */
17740  #define USB_OTG_DOEPCTL_SD0PID_SEVNFRM           USB_OTG_DOEPCTL_SD0PID_SEVNFRM_Msk /*!< Set DATA0 PID */
17741  #define USB_OTG_DOEPCTL_SODDFRM_Pos              (29U)
17742  #define USB_OTG_DOEPCTL_SODDFRM_Msk              (0x1UL << USB_OTG_DOEPCTL_SODDFRM_Pos) /*!< 0x20000000 */
17743  #define USB_OTG_DOEPCTL_SODDFRM                  USB_OTG_DOEPCTL_SODDFRM_Msk   /*!< Set odd frame */
17744  #define USB_OTG_DOEPCTL_EPTYP_Pos                (18U)
17745  #define USB_OTG_DOEPCTL_EPTYP_Msk                (0x3UL << USB_OTG_DOEPCTL_EPTYP_Pos) /*!< 0x000C0000 */
17746  #define USB_OTG_DOEPCTL_EPTYP                    USB_OTG_DOEPCTL_EPTYP_Msk     /*!< Endpoint type */
17747  #define USB_OTG_DOEPCTL_EPTYP_0                  (0x1UL << USB_OTG_DOEPCTL_EPTYP_Pos) /*!< 0x00040000 */
17748  #define USB_OTG_DOEPCTL_EPTYP_1                  (0x2UL << USB_OTG_DOEPCTL_EPTYP_Pos) /*!< 0x00080000 */
17749  #define USB_OTG_DOEPCTL_SNPM_Pos                 (20U)
17750  #define USB_OTG_DOEPCTL_SNPM_Msk                 (0x1UL << USB_OTG_DOEPCTL_SNPM_Pos) /*!< 0x00100000 */
17751  #define USB_OTG_DOEPCTL_SNPM                     USB_OTG_DOEPCTL_SNPM_Msk      /*!< Snoop mode */
17752  #define USB_OTG_DOEPCTL_STALL_Pos                (21U)
17753  #define USB_OTG_DOEPCTL_STALL_Msk                (0x1UL << USB_OTG_DOEPCTL_STALL_Pos) /*!< 0x00200000 */
17754  #define USB_OTG_DOEPCTL_STALL                    USB_OTG_DOEPCTL_STALL_Msk     /*!< STALL handshake */
17755  #define USB_OTG_DOEPCTL_CNAK_Pos                 (26U)
17756  #define USB_OTG_DOEPCTL_CNAK_Msk                 (0x1UL << USB_OTG_DOEPCTL_CNAK_Pos) /*!< 0x04000000 */
17757  #define USB_OTG_DOEPCTL_CNAK                     USB_OTG_DOEPCTL_CNAK_Msk      /*!< Clear NAK */
17758  #define USB_OTG_DOEPCTL_SNAK_Pos                 (27U)
17759  #define USB_OTG_DOEPCTL_SNAK_Msk                 (0x1UL << USB_OTG_DOEPCTL_SNAK_Pos) /*!< 0x08000000 */
17760  #define USB_OTG_DOEPCTL_SNAK                     USB_OTG_DOEPCTL_SNAK_Msk      /*!< Set NAK */
17761  #define USB_OTG_DOEPCTL_EPDIS_Pos                (30U)
17762  #define USB_OTG_DOEPCTL_EPDIS_Msk                (0x1UL << USB_OTG_DOEPCTL_EPDIS_Pos) /*!< 0x40000000 */
17763  #define USB_OTG_DOEPCTL_EPDIS                    USB_OTG_DOEPCTL_EPDIS_Msk     /*!< Endpoint disable */
17764  #define USB_OTG_DOEPCTL_EPENA_Pos                (31U)
17765  #define USB_OTG_DOEPCTL_EPENA_Msk                (0x1UL << USB_OTG_DOEPCTL_EPENA_Pos) /*!< 0x80000000 */
17766  #define USB_OTG_DOEPCTL_EPENA                    USB_OTG_DOEPCTL_EPENA_Msk     /*!< Endpoint enable */
17767  
17768  /********************  Bit definition for USB_OTG_DOEPINT register  ********************/
17769  #define USB_OTG_DOEPINT_XFRC_Pos                 (0U)
17770  #define USB_OTG_DOEPINT_XFRC_Msk                 (0x1UL << USB_OTG_DOEPINT_XFRC_Pos) /*!< 0x00000001 */
17771  #define USB_OTG_DOEPINT_XFRC                     USB_OTG_DOEPINT_XFRC_Msk      /*!< Transfer completed interrupt */
17772  #define USB_OTG_DOEPINT_EPDISD_Pos               (1U)
17773  #define USB_OTG_DOEPINT_EPDISD_Msk               (0x1UL << USB_OTG_DOEPINT_EPDISD_Pos) /*!< 0x00000002 */
17774  #define USB_OTG_DOEPINT_EPDISD                   USB_OTG_DOEPINT_EPDISD_Msk    /*!< Endpoint disabled interrupt */
17775  #define USB_OTG_DOEPINT_STUP_Pos                 (3U)
17776  #define USB_OTG_DOEPINT_STUP_Msk                 (0x1UL << USB_OTG_DOEPINT_STUP_Pos) /*!< 0x00000008 */
17777  #define USB_OTG_DOEPINT_STUP                     USB_OTG_DOEPINT_STUP_Msk      /*!< SETUP phase done */
17778  #define USB_OTG_DOEPINT_OTEPDIS_Pos              (4U)
17779  #define USB_OTG_DOEPINT_OTEPDIS_Msk              (0x1UL << USB_OTG_DOEPINT_OTEPDIS_Pos) /*!< 0x00000010 */
17780  #define USB_OTG_DOEPINT_OTEPDIS                  USB_OTG_DOEPINT_OTEPDIS_Msk   /*!< OUT token received when endpoint disabled */
17781  #define USB_OTG_DOEPINT_B2BSTUP_Pos              (6U)
17782  #define USB_OTG_DOEPINT_B2BSTUP_Msk              (0x1UL << USB_OTG_DOEPINT_B2BSTUP_Pos) /*!< 0x00000040 */
17783  #define USB_OTG_DOEPINT_B2BSTUP                  USB_OTG_DOEPINT_B2BSTUP_Msk   /*!< Back-to-back SETUP packets received */
17784  #define USB_OTG_DOEPINT_NYET_Pos                 (14U)
17785  #define USB_OTG_DOEPINT_NYET_Msk                 (0x1UL << USB_OTG_DOEPINT_NYET_Pos) /*!< 0x00004000 */
17786  #define USB_OTG_DOEPINT_NYET                     USB_OTG_DOEPINT_NYET_Msk      /*!< NYET interrupt */
17787  
17788  /********************  Bit definition for USB_OTG_DOEPTSIZ register  ********************/
17789  #define USB_OTG_DOEPTSIZ_XFRSIZ_Pos              (0U)
17790  #define USB_OTG_DOEPTSIZ_XFRSIZ_Msk              (0x7FFFFUL << USB_OTG_DOEPTSIZ_XFRSIZ_Pos) /*!< 0x0007FFFF */
17791  #define USB_OTG_DOEPTSIZ_XFRSIZ                  USB_OTG_DOEPTSIZ_XFRSIZ_Msk   /*!< Transfer size */
17792  #define USB_OTG_DOEPTSIZ_PKTCNT_Pos              (19U)
17793  #define USB_OTG_DOEPTSIZ_PKTCNT_Msk              (0x3FFUL << USB_OTG_DOEPTSIZ_PKTCNT_Pos) /*!< 0x1FF80000 */
17794  #define USB_OTG_DOEPTSIZ_PKTCNT                  USB_OTG_DOEPTSIZ_PKTCNT_Msk   /*!< Packet count */
17795  #define USB_OTG_DOEPTSIZ_STUPCNT_Pos             (29U)
17796  #define USB_OTG_DOEPTSIZ_STUPCNT_Msk             (0x3UL << USB_OTG_DOEPTSIZ_STUPCNT_Pos) /*!< 0x60000000 */
17797  #define USB_OTG_DOEPTSIZ_STUPCNT                 USB_OTG_DOEPTSIZ_STUPCNT_Msk  /*!< SETUP packet count */
17798  #define USB_OTG_DOEPTSIZ_STUPCNT_0               (0x1UL << USB_OTG_DOEPTSIZ_STUPCNT_Pos) /*!< 0x20000000 */
17799  #define USB_OTG_DOEPTSIZ_STUPCNT_1               (0x2UL << USB_OTG_DOEPTSIZ_STUPCNT_Pos) /*!< 0x40000000 */
17800  
17801  /********************  Bit definition for USB_OTG_PCGCCTL register  ********************/
17802  #define USB_OTG_PCGCCTL_STPPCLK_Pos              (0U)
17803  #define USB_OTG_PCGCCTL_STPPCLK_Msk              (0x1UL << USB_OTG_PCGCCTL_STPPCLK_Pos) /*!< 0x00000001 */
17804  #define USB_OTG_PCGCCTL_STPPCLK                  USB_OTG_PCGCCTL_STPPCLK_Msk   /*!< Stop PHY clock */
17805  #define USB_OTG_PCGCCTL_GATEHCLK_Pos             (1U)
17806  #define USB_OTG_PCGCCTL_GATEHCLK_Msk             (0x1UL << USB_OTG_PCGCCTL_GATEHCLK_Pos) /*!< 0x00000002 */
17807  #define USB_OTG_PCGCCTL_GATEHCLK                 USB_OTG_PCGCCTL_GATEHCLK_Msk   /*!< Gate HCLK */
17808  #define USB_OTG_PCGCCTL_PHYSUSP_Pos              (4U)
17809  #define USB_OTG_PCGCCTL_PHYSUSP_Msk              (0x1UL << USB_OTG_PCGCCTL_PHYSUSP_Pos) /*!< 0x00000010 */
17810  #define USB_OTG_PCGCCTL_PHYSUSP                  USB_OTG_PCGCCTL_PHYSUSP_Msk   /*!<Bit 1 */
17811  
17812  /* Legacy defines */
17813  #define USB_OTG_PCGCCTL_STOPCLK_Pos              USB_OTG_PCGCCTL_STPPCLK_Pos
17814  #define USB_OTG_PCGCCTL_STOPCLK_Msk              USB_OTG_PCGCCTL_STPPCLK_Msk
17815  #define USB_OTG_PCGCCTL_STOPCLK                  USB_OTG_PCGCCTL_STPPCLK
17816  #define USB_OTG_PCGCCTL_GATECLK_Pos              USB_OTG_PCGCCTL_GATEHCLK_Pos
17817  #define USB_OTG_PCGCCTL_GATECLK_Msk              USB_OTG_PCGCCTL_GATEHCLK_Msk
17818  #define USB_OTG_PCGCCTL_GATECLK                  USB_OTG_PCGCCTL_GATEHCLK
17819  #define USB_OTG_PCGCR_STPPCLK_Pos                USB_OTG_PCGCCTL_STPPCLK_Pos
17820  #define USB_OTG_PCGCR_STPPCLK_Msk                USB_OTG_PCGCCTL_STPPCLK_Msk
17821  #define USB_OTG_PCGCR_STPPCLK                    USB_OTG_PCGCCTL_STPPCLK
17822  #define USB_OTG_PCGCR_GATEHCLK_Pos               USB_OTG_PCGCCTL_GATEHCLK_Pos
17823  #define USB_OTG_PCGCR_GATEHCLK_Msk               USB_OTG_PCGCCTL_GATEHCLK_Msk
17824  #define USB_OTG_PCGCR_GATEHCLK                   USB_OTG_PCGCCTL_GATEHCLK
17825  #define USB_OTG_PCGCR_PHYSUSP_Pos                USB_OTG_PCGCCTL_PHYSUSP_Pos
17826  #define USB_OTG_PCGCR_PHYSUSP_Msk                USB_OTG_PCGCCTL_PHYSUSP_Msk
17827  #define USB_OTG_PCGCR_PHYSUSP                    USB_OTG_PCGCCTL_PHYSUSP
17828  #define USB_OTG_GHWCFG3_LPMMode_Pos              (14U)
17829  #define USB_OTG_GHWCFG3_LPMMode_Msk              (0x1UL << USB_OTG_GHWCFG3_LPMMode_Pos) /*!< 0x00004000 */
17830  #define USB_OTG_GHWCFG3_LPMMode                  USB_OTG_GHWCFG3_LPMMode_Msk   /* LPM mode specified for Mode of Operation */
17831  #define USB_OTG_HCSPLT_PRTADDR_Pos               (0U)
17832  #define USB_OTG_HCSPLT_PRTADDR_Msk               (0x7FUL << USB_OTG_HCSPLT_PRTADDR_Pos) /*!< 0x0000007F */
17833  #define USB_OTG_HCSPLT_PRTADDR                   USB_OTG_HCSPLT_PRTADDR_Msk    /*!< Port address */
17834  #define USB_OTG_HCSPLT_PRTADDR_0                 (0x01UL << USB_OTG_HCSPLT_PRTADDR_Pos) /*!< 0x00000001 */
17835  #define USB_OTG_HCSPLT_PRTADDR_1                 (0x02UL << USB_OTG_HCSPLT_PRTADDR_Pos) /*!< 0x00000002 */
17836  #define USB_OTG_HCSPLT_PRTADDR_2                 (0x04UL << USB_OTG_HCSPLT_PRTADDR_Pos) /*!< 0x00000004 */
17837  #define USB_OTG_HCSPLT_PRTADDR_3                 (0x08UL << USB_OTG_HCSPLT_PRTADDR_Pos) /*!< 0x00000008 */
17838  #define USB_OTG_HCSPLT_PRTADDR_4                 (0x10UL << USB_OTG_HCSPLT_PRTADDR_Pos) /*!< 0x00000010 */
17839  #define USB_OTG_HCSPLT_PRTADDR_5                 (0x20UL << USB_OTG_HCSPLT_PRTADDR_Pos) /*!< 0x00000020 */
17840  #define USB_OTG_HCSPLT_PRTADDR_6                 (0x40UL << USB_OTG_HCSPLT_PRTADDR_Pos) /*!< 0x00000040 */
17841  #define USB_OTG_HCSPLT_HUBADDR_Pos               (7U)
17842  #define USB_OTG_HCSPLT_HUBADDR_Msk               (0x7FUL << USB_OTG_HCSPLT_HUBADDR_Pos) /*!< 0x00003F80 */
17843  #define USB_OTG_HCSPLT_HUBADDR                   USB_OTG_HCSPLT_HUBADDR_Msk    /*!< Hub address */
17844  #define USB_OTG_HCSPLT_HUBADDR_0                 (0x01UL << USB_OTG_HCSPLT_HUBADDR_Pos) /*!< 0x00000080 */
17845  #define USB_OTG_HCSPLT_HUBADDR_1                 (0x02UL << USB_OTG_HCSPLT_HUBADDR_Pos) /*!< 0x00000100 */
17846  #define USB_OTG_HCSPLT_HUBADDR_2                 (0x04UL << USB_OTG_HCSPLT_HUBADDR_Pos) /*!< 0x00000200 */
17847  #define USB_OTG_HCSPLT_HUBADDR_3                 (0x08UL << USB_OTG_HCSPLT_HUBADDR_Pos) /*!< 0x00000400 */
17848  #define USB_OTG_HCSPLT_HUBADDR_4                 (0x10UL << USB_OTG_HCSPLT_HUBADDR_Pos) /*!< 0x00000800 */
17849  #define USB_OTG_HCSPLT_HUBADDR_5                 (0x20UL << USB_OTG_HCSPLT_HUBADDR_Pos) /*!< 0x00001000 */
17850  #define USB_OTG_HCSPLT_HUBADDR_6                 (0x40UL << USB_OTG_HCSPLT_HUBADDR_Pos) /*!< 0x00002000 */
17851  #define USB_OTG_HCSPLT_XACTPOS_Pos               (14U)
17852  #define USB_OTG_HCSPLT_XACTPOS_Msk               (0x3UL << USB_OTG_HCSPLT_XACTPOS_Pos) /*!< 0x0000C000 */
17853  #define USB_OTG_HCSPLT_XACTPOS                   USB_OTG_HCSPLT_XACTPOS_Msk    /*!< XACTPOS */
17854  #define USB_OTG_HCSPLT_XACTPOS_0                 (0x1UL << USB_OTG_HCSPLT_XACTPOS_Pos) /*!< 0x00004000 */
17855  #define USB_OTG_HCSPLT_XACTPOS_1                 (0x2UL << USB_OTG_HCSPLT_XACTPOS_Pos) /*!< 0x00008000 */
17856  #define USB_OTG_HCSPLT_COMPLSPLT_Pos             (16U)
17857  #define USB_OTG_HCSPLT_COMPLSPLT_Msk             (0x1UL << USB_OTG_HCSPLT_COMPLSPLT_Pos) /*!< 0x00010000 */
17858  #define USB_OTG_HCSPLT_COMPLSPLT                 USB_OTG_HCSPLT_COMPLSPLT_Msk  /*!< Do complete split */
17859  #define USB_OTG_HCSPLT_SPLITEN_Pos               (31U)
17860  #define USB_OTG_HCSPLT_SPLITEN_Msk               (0x1UL << USB_OTG_HCSPLT_SPLITEN_Pos) /*!< 0x80000000 */
17861  #define USB_OTG_HCSPLT_SPLITEN                   USB_OTG_HCSPLT_SPLITEN_Msk    /*!< Split enable */
17862  
17863  
17864  /**
17865    * @}
17866    */
17867  
17868  /**
17869    * @}
17870    */
17871  
17872  /** @addtogroup Exported_macros
17873    * @{
17874    */
17875  
17876  /******************************* ADC Instances ********************************/
17877  #define IS_ADC_ALL_INSTANCE(INSTANCE) (((INSTANCE) == ADC1) || \
17878                                         ((INSTANCE) == ADC2) || \
17879                                         ((INSTANCE) == ADC3))
17880  
17881  #define IS_ADC_MULTIMODE_MASTER_INSTANCE(INSTANCE) ((INSTANCE) == ADC1)
17882  
17883  #define IS_ADC_COMMON_INSTANCE(INSTANCE) ((INSTANCE) == ADC123_COMMON)
17884  
17885  /******************************** CAN Instances ******************************/
17886  #define IS_CAN_ALL_INSTANCE(INSTANCE) ((INSTANCE) == CAN1)
17887  
17888  /******************************** COMP Instances ******************************/
17889  #define IS_COMP_ALL_INSTANCE(INSTANCE) (((INSTANCE) == COMP1) || \
17890                                          ((INSTANCE) == COMP2))
17891  
17892  #define IS_COMP_COMMON_INSTANCE(COMMON_INSTANCE) ((COMMON_INSTANCE) == COMP12_COMMON)
17893  
17894  /******************** COMP Instances with window mode capability **************/
17895  #define IS_COMP_WINDOWMODE_INSTANCE(INSTANCE) ((INSTANCE) == COMP2)
17896  
17897  /******************************* CRC Instances ********************************/
17898  #define IS_CRC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == CRC)
17899  
17900  /******************************* DAC Instances ********************************/
17901  #define IS_DAC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == DAC1)
17902  
17903  /****************************** DFSDM Instances *******************************/
17904  #define IS_DFSDM_FILTER_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DFSDM1_Filter0) || \
17905                                                  ((INSTANCE) == DFSDM1_Filter1) || \
17906                                                  ((INSTANCE) == DFSDM1_Filter2) || \
17907                                                  ((INSTANCE) == DFSDM1_Filter3))
17908  
17909  #define IS_DFSDM_CHANNEL_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DFSDM1_Channel0) || \
17910                                                   ((INSTANCE) == DFSDM1_Channel1) || \
17911                                                   ((INSTANCE) == DFSDM1_Channel2) || \
17912                                                   ((INSTANCE) == DFSDM1_Channel3) || \
17913                                                   ((INSTANCE) == DFSDM1_Channel4) || \
17914                                                   ((INSTANCE) == DFSDM1_Channel5) || \
17915                                                   ((INSTANCE) == DFSDM1_Channel6) || \
17916                                                   ((INSTANCE) == DFSDM1_Channel7))
17917  
17918  /******************************** DMA Instances *******************************/
17919  #define IS_DMA_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DMA1_Channel1) || \
17920                                         ((INSTANCE) == DMA1_Channel2) || \
17921                                         ((INSTANCE) == DMA1_Channel3) || \
17922                                         ((INSTANCE) == DMA1_Channel4) || \
17923                                         ((INSTANCE) == DMA1_Channel5) || \
17924                                         ((INSTANCE) == DMA1_Channel6) || \
17925                                         ((INSTANCE) == DMA1_Channel7) || \
17926                                         ((INSTANCE) == DMA2_Channel1) || \
17927                                         ((INSTANCE) == DMA2_Channel2) || \
17928                                         ((INSTANCE) == DMA2_Channel3) || \
17929                                         ((INSTANCE) == DMA2_Channel4) || \
17930                                         ((INSTANCE) == DMA2_Channel5) || \
17931                                         ((INSTANCE) == DMA2_Channel6) || \
17932                                         ((INSTANCE) == DMA2_Channel7))
17933  
17934  /******************************* GPIO Instances *******************************/
17935  #define IS_GPIO_ALL_INSTANCE(INSTANCE) (((INSTANCE) == GPIOA) || \
17936                                          ((INSTANCE) == GPIOB) || \
17937                                          ((INSTANCE) == GPIOC) || \
17938                                          ((INSTANCE) == GPIOD) || \
17939                                          ((INSTANCE) == GPIOE) || \
17940                                          ((INSTANCE) == GPIOF) || \
17941                                          ((INSTANCE) == GPIOG) || \
17942                                          ((INSTANCE) == GPIOH))
17943  
17944  /******************************* GPIO AF Instances ****************************/
17945  /* On L4, all GPIO Bank support AF */
17946  #define IS_GPIO_AF_INSTANCE(INSTANCE)   IS_GPIO_ALL_INSTANCE(INSTANCE)
17947  
17948  /**************************** GPIO Lock Instances *****************************/
17949  /* On L4, all GPIO Bank support the Lock mechanism */
17950  #define IS_GPIO_LOCK_INSTANCE(INSTANCE) IS_GPIO_ALL_INSTANCE(INSTANCE)
17951  
17952  /******************************** I2C Instances *******************************/
17953  #define IS_I2C_ALL_INSTANCE(INSTANCE) (((INSTANCE) == I2C1) || \
17954                                         ((INSTANCE) == I2C2) || \
17955                                         ((INSTANCE) == I2C3))
17956  
17957  /****************** I2C Instances : wakeup capability from stop modes *********/
17958  #define IS_I2C_WAKEUP_FROMSTOP_INSTANCE(INSTANCE) IS_I2C_ALL_INSTANCE(INSTANCE)
17959  
17960  /******************************* LCD Instances ********************************/
17961  #define IS_LCD_ALL_INSTANCE(INSTANCE) ((INSTANCE) == LCD)
17962  
17963  /******************************* HCD Instances *******************************/
17964  #define IS_HCD_ALL_INSTANCE(INSTANCE) ((INSTANCE) == USB_OTG_FS)
17965  
17966  /****************************** OPAMP Instances *******************************/
17967  #define IS_OPAMP_ALL_INSTANCE(INSTANCE) (((INSTANCE) == OPAMP1) || \
17968                                           ((INSTANCE) == OPAMP2))
17969  
17970  #define IS_OPAMP_COMMON_INSTANCE(COMMON_INSTANCE) ((COMMON_INSTANCE) == OPAMP12_COMMON)
17971  
17972  /******************************* PCD Instances *******************************/
17973  #define IS_PCD_ALL_INSTANCE(INSTANCE) ((INSTANCE) == USB_OTG_FS)
17974  
17975  /******************************* QSPI Instances *******************************/
17976  #define IS_QSPI_ALL_INSTANCE(INSTANCE)  ((INSTANCE) == QUADSPI)
17977  
17978  /******************************* RNG Instances ********************************/
17979  #define IS_RNG_ALL_INSTANCE(INSTANCE)  ((INSTANCE) == RNG)
17980  
17981  /****************************** RTC Instances *********************************/
17982  #define IS_RTC_ALL_INSTANCE(INSTANCE)  ((INSTANCE) == RTC)
17983  
17984  /******************************** SAI Instances *******************************/
17985  #define IS_SAI_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SAI1_Block_A) || \
17986                                         ((INSTANCE) == SAI1_Block_B) || \
17987                                         ((INSTANCE) == SAI2_Block_A) || \
17988                                         ((INSTANCE) == SAI2_Block_B))
17989  
17990  /****************************** SDMMC Instances *******************************/
17991  #define IS_SDMMC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == SDMMC1)
17992  
17993  /****************************** SMBUS Instances *******************************/
17994  #define IS_SMBUS_ALL_INSTANCE(INSTANCE) (((INSTANCE) == I2C1) || \
17995                                           ((INSTANCE) == I2C2) || \
17996                                           ((INSTANCE) == I2C3))
17997  
17998  /******************************** SPI Instances *******************************/
17999  #define IS_SPI_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SPI1) || \
18000                                         ((INSTANCE) == SPI2) || \
18001                                         ((INSTANCE) == SPI3))
18002  
18003  /******************************** SWPMI Instances *****************************/
18004  #define IS_SWPMI_INSTANCE(INSTANCE)  ((INSTANCE) == SWPMI1)
18005  
18006  /****************** LPTIM Instances : All supported instances *****************/
18007  #define IS_LPTIM_INSTANCE(INSTANCE)     (((INSTANCE) == LPTIM1) || \
18008                                           ((INSTANCE) == LPTIM2))
18009  
18010  /****************** TIM Instances : All supported instances *******************/
18011  #define IS_TIM_INSTANCE(INSTANCE)       (((INSTANCE) == TIM1)   || \
18012                                           ((INSTANCE) == TIM2)   || \
18013                                           ((INSTANCE) == TIM3)   || \
18014                                           ((INSTANCE) == TIM4)   || \
18015                                           ((INSTANCE) == TIM5)   || \
18016                                           ((INSTANCE) == TIM6)   || \
18017                                           ((INSTANCE) == TIM7)   || \
18018                                           ((INSTANCE) == TIM8)   || \
18019                                           ((INSTANCE) == TIM15)  || \
18020                                           ((INSTANCE) == TIM16)  || \
18021                                           ((INSTANCE) == TIM17))
18022  
18023  /****************** TIM Instances : supporting 32 bits counter ****************/
18024  #define IS_TIM_32B_COUNTER_INSTANCE(INSTANCE) (((INSTANCE) == TIM2)   || \
18025                                                 ((INSTANCE) == TIM5))
18026  
18027  /****************** TIM Instances : supporting the break function *************/
18028  #define IS_TIM_BREAK_INSTANCE(INSTANCE)    (((INSTANCE) == TIM1)    || \
18029                                              ((INSTANCE) == TIM8)    || \
18030                                              ((INSTANCE) == TIM15)   || \
18031                                              ((INSTANCE) == TIM16)   || \
18032                                              ((INSTANCE) == TIM17))
18033  
18034  /************** TIM Instances : supporting Break source selection *************/
18035  #define IS_TIM_BREAKSOURCE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1)   || \
18036                                                 ((INSTANCE) == TIM8)   || \
18037                                                 ((INSTANCE) == TIM15)  || \
18038                                                 ((INSTANCE) == TIM16)  || \
18039                                                 ((INSTANCE) == TIM17))
18040  
18041  /****************** TIM Instances : supporting 2 break inputs *****************/
18042  #define IS_TIM_BKIN2_INSTANCE(INSTANCE)    (((INSTANCE) == TIM1)    || \
18043                                              ((INSTANCE) == TIM8))
18044  
18045  /************* TIM Instances : at least 1 capture/compare channel *************/
18046  #define IS_TIM_CC1_INSTANCE(INSTANCE)   (((INSTANCE) == TIM1)   || \
18047                                           ((INSTANCE) == TIM2)   || \
18048                                           ((INSTANCE) == TIM3)   || \
18049                                           ((INSTANCE) == TIM4)   || \
18050                                           ((INSTANCE) == TIM5)   || \
18051                                           ((INSTANCE) == TIM8)   || \
18052                                           ((INSTANCE) == TIM15)  || \
18053                                           ((INSTANCE) == TIM16)  || \
18054                                           ((INSTANCE) == TIM17))
18055  
18056  /************ TIM Instances : at least 2 capture/compare channels *************/
18057  #define IS_TIM_CC2_INSTANCE(INSTANCE)   (((INSTANCE) == TIM1)   || \
18058                                           ((INSTANCE) == TIM2)   || \
18059                                           ((INSTANCE) == TIM3)   || \
18060                                           ((INSTANCE) == TIM4)   || \
18061                                           ((INSTANCE) == TIM5)   || \
18062                                           ((INSTANCE) == TIM8)   || \
18063                                           ((INSTANCE) == TIM15))
18064  
18065  /************ TIM Instances : at least 3 capture/compare channels *************/
18066  #define IS_TIM_CC3_INSTANCE(INSTANCE)   (((INSTANCE) == TIM1)   || \
18067                                           ((INSTANCE) == TIM2)   || \
18068                                           ((INSTANCE) == TIM3)   || \
18069                                           ((INSTANCE) == TIM4)   || \
18070                                           ((INSTANCE) == TIM5)   || \
18071                                           ((INSTANCE) == TIM8))
18072  
18073  /************ TIM Instances : at least 4 capture/compare channels *************/
18074  #define IS_TIM_CC4_INSTANCE(INSTANCE)   (((INSTANCE) == TIM1)   || \
18075                                           ((INSTANCE) == TIM2)   || \
18076                                           ((INSTANCE) == TIM3)   || \
18077                                           ((INSTANCE) == TIM4)   || \
18078                                           ((INSTANCE) == TIM5)   || \
18079                                           ((INSTANCE) == TIM8))
18080  
18081  /****************** TIM Instances : at least 5 capture/compare channels *******/
18082  #define IS_TIM_CC5_INSTANCE(INSTANCE)   (((INSTANCE) == TIM1)   || \
18083                                           ((INSTANCE) == TIM8))
18084  
18085  /****************** TIM Instances : at least 6 capture/compare channels *******/
18086  #define IS_TIM_CC6_INSTANCE(INSTANCE)   (((INSTANCE) == TIM1)   || \
18087                                           ((INSTANCE) == TIM8))
18088  
18089  /************ TIM Instances : DMA requests generation (TIMx_DIER.COMDE) *******/
18090  #define IS_TIM_CCDMA_INSTANCE(INSTANCE)    (((INSTANCE) == TIM1)   || \
18091                                              ((INSTANCE) == TIM8)   || \
18092                                              ((INSTANCE) == TIM15)  || \
18093                                              ((INSTANCE) == TIM16)  || \
18094                                              ((INSTANCE) == TIM17))
18095  
18096  /****************** TIM Instances : DMA requests generation (TIMx_DIER.UDE) ***/
18097  #define IS_TIM_DMA_INSTANCE(INSTANCE)      (((INSTANCE) == TIM1)   || \
18098                                              ((INSTANCE) == TIM2)   || \
18099                                              ((INSTANCE) == TIM3)   || \
18100                                              ((INSTANCE) == TIM4)   || \
18101                                              ((INSTANCE) == TIM5)   || \
18102                                              ((INSTANCE) == TIM6)   || \
18103                                              ((INSTANCE) == TIM7)   || \
18104                                              ((INSTANCE) == TIM8)   || \
18105                                              ((INSTANCE) == TIM15)  || \
18106                                              ((INSTANCE) == TIM16)  || \
18107                                              ((INSTANCE) == TIM17))
18108  
18109  /************ TIM Instances : DMA requests generation (TIMx_DIER.CCxDE) *******/
18110  #define IS_TIM_DMA_CC_INSTANCE(INSTANCE)   (((INSTANCE) == TIM1)   || \
18111                                              ((INSTANCE) == TIM2)   || \
18112                                              ((INSTANCE) == TIM3)   || \
18113                                              ((INSTANCE) == TIM4)   || \
18114                                              ((INSTANCE) == TIM5)   || \
18115                                              ((INSTANCE) == TIM8)   || \
18116                                              ((INSTANCE) == TIM15)  || \
18117                                              ((INSTANCE) == TIM16)  || \
18118                                              ((INSTANCE) == TIM17))
18119  
18120  /******************** TIM Instances : DMA burst feature ***********************/
18121  #define IS_TIM_DMABURST_INSTANCE(INSTANCE) (((INSTANCE) == TIM1)   || \
18122                                              ((INSTANCE) == TIM2)   || \
18123                                              ((INSTANCE) == TIM3)   || \
18124                                              ((INSTANCE) == TIM4)   || \
18125                                              ((INSTANCE) == TIM5)   || \
18126                                              ((INSTANCE) == TIM8)   || \
18127                                              ((INSTANCE) == TIM15)  || \
18128                                              ((INSTANCE) == TIM16)  || \
18129                                              ((INSTANCE) == TIM17))
18130  
18131  /******************* TIM Instances : output(s) available **********************/
18132  #define IS_TIM_CCX_INSTANCE(INSTANCE, CHANNEL) \
18133      ((((INSTANCE) == TIM1) &&                  \
18134       (((CHANNEL) == TIM_CHANNEL_1) ||          \
18135        ((CHANNEL) == TIM_CHANNEL_2) ||          \
18136        ((CHANNEL) == TIM_CHANNEL_3) ||          \
18137        ((CHANNEL) == TIM_CHANNEL_4) ||          \
18138        ((CHANNEL) == TIM_CHANNEL_5) ||          \
18139        ((CHANNEL) == TIM_CHANNEL_6)))           \
18140       ||                                        \
18141       (((INSTANCE) == TIM2) &&                  \
18142       (((CHANNEL) == TIM_CHANNEL_1) ||          \
18143        ((CHANNEL) == TIM_CHANNEL_2) ||          \
18144        ((CHANNEL) == TIM_CHANNEL_3) ||          \
18145        ((CHANNEL) == TIM_CHANNEL_4)))           \
18146       ||                                        \
18147       (((INSTANCE) == TIM3) &&                  \
18148       (((CHANNEL) == TIM_CHANNEL_1) ||          \
18149        ((CHANNEL) == TIM_CHANNEL_2) ||          \
18150        ((CHANNEL) == TIM_CHANNEL_3) ||          \
18151        ((CHANNEL) == TIM_CHANNEL_4)))           \
18152       ||                                        \
18153       (((INSTANCE) == TIM4) &&                  \
18154       (((CHANNEL) == TIM_CHANNEL_1) ||          \
18155        ((CHANNEL) == TIM_CHANNEL_2) ||          \
18156        ((CHANNEL) == TIM_CHANNEL_3) ||          \
18157        ((CHANNEL) == TIM_CHANNEL_4)))           \
18158       ||                                        \
18159       (((INSTANCE) == TIM5) &&                  \
18160       (((CHANNEL) == TIM_CHANNEL_1) ||          \
18161        ((CHANNEL) == TIM_CHANNEL_2) ||          \
18162        ((CHANNEL) == TIM_CHANNEL_3) ||          \
18163        ((CHANNEL) == TIM_CHANNEL_4)))           \
18164       ||                                        \
18165       (((INSTANCE) == TIM8) &&                  \
18166       (((CHANNEL) == TIM_CHANNEL_1) ||          \
18167        ((CHANNEL) == TIM_CHANNEL_2) ||          \
18168        ((CHANNEL) == TIM_CHANNEL_3) ||          \
18169        ((CHANNEL) == TIM_CHANNEL_4) ||          \
18170        ((CHANNEL) == TIM_CHANNEL_5) ||          \
18171        ((CHANNEL) == TIM_CHANNEL_6)))           \
18172       ||                                        \
18173       (((INSTANCE) == TIM15) &&                 \
18174       (((CHANNEL) == TIM_CHANNEL_1) ||          \
18175        ((CHANNEL) == TIM_CHANNEL_2)))           \
18176       ||                                        \
18177       (((INSTANCE) == TIM16) &&                 \
18178       (((CHANNEL) == TIM_CHANNEL_1)))           \
18179       ||                                        \
18180       (((INSTANCE) == TIM17) &&                 \
18181        (((CHANNEL) == TIM_CHANNEL_1))))
18182  
18183  /****************** TIM Instances : supporting complementary output(s) ********/
18184  #define IS_TIM_CCXN_INSTANCE(INSTANCE, CHANNEL) \
18185     ((((INSTANCE) == TIM1) &&                    \
18186       (((CHANNEL) == TIM_CHANNEL_1) ||           \
18187        ((CHANNEL) == TIM_CHANNEL_2) ||           \
18188        ((CHANNEL) == TIM_CHANNEL_3)))            \
18189      ||                                          \
18190      (((INSTANCE) == TIM8) &&                    \
18191       (((CHANNEL) == TIM_CHANNEL_1) ||           \
18192        ((CHANNEL) == TIM_CHANNEL_2) ||           \
18193        ((CHANNEL) == TIM_CHANNEL_3)))            \
18194      ||                                          \
18195      (((INSTANCE) == TIM15) &&                   \
18196       ((CHANNEL) == TIM_CHANNEL_1))              \
18197      ||                                          \
18198      (((INSTANCE) == TIM16) &&                   \
18199       ((CHANNEL) == TIM_CHANNEL_1))              \
18200      ||                                          \
18201      (((INSTANCE) == TIM17) &&                   \
18202       ((CHANNEL) == TIM_CHANNEL_1)))
18203  
18204  /****************** TIM Instances : supporting clock division *****************/
18205  #define IS_TIM_CLOCK_DIVISION_INSTANCE(INSTANCE)   (((INSTANCE) == TIM1)    || \
18206                                                      ((INSTANCE) == TIM2)    || \
18207                                                      ((INSTANCE) == TIM3)    || \
18208                                                      ((INSTANCE) == TIM4)    || \
18209                                                      ((INSTANCE) == TIM5)    || \
18210                                                      ((INSTANCE) == TIM8)    || \
18211                                                      ((INSTANCE) == TIM15)   || \
18212                                                      ((INSTANCE) == TIM16)   || \
18213                                                      ((INSTANCE) == TIM17))
18214  
18215  /****** TIM Instances : supporting external clock mode 1 for ETRF input *******/
18216  #define IS_TIM_CLOCKSOURCE_ETRMODE1_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
18217                                                          ((INSTANCE) == TIM2) || \
18218                                                          ((INSTANCE) == TIM3) || \
18219                                                          ((INSTANCE) == TIM4) || \
18220                                                          ((INSTANCE) == TIM5) || \
18221                                                          ((INSTANCE) == TIM8) || \
18222                                                          ((INSTANCE) == TIM15))
18223  
18224  /****** TIM Instances : supporting external clock mode 2 for ETRF input *******/
18225  #define IS_TIM_CLOCKSOURCE_ETRMODE2_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
18226                                                          ((INSTANCE) == TIM2) || \
18227                                                          ((INSTANCE) == TIM3) || \
18228                                                          ((INSTANCE) == TIM4) || \
18229                                                          ((INSTANCE) == TIM5) || \
18230                                                          ((INSTANCE) == TIM8))
18231  
18232  /****************** TIM Instances : supporting external clock mode 1 for TIX inputs*/
18233  #define IS_TIM_CLOCKSOURCE_TIX_INSTANCE(INSTANCE)      (((INSTANCE) == TIM1) || \
18234                                                          ((INSTANCE) == TIM2) || \
18235                                                          ((INSTANCE) == TIM3) || \
18236                                                          ((INSTANCE) == TIM4) || \
18237                                                          ((INSTANCE) == TIM5) || \
18238                                                          ((INSTANCE) == TIM8) || \
18239                                                          ((INSTANCE) == TIM15))
18240  
18241  /****************** TIM Instances : supporting internal trigger inputs(ITRX) *******/
18242  #define IS_TIM_CLOCKSOURCE_ITRX_INSTANCE(INSTANCE)     (((INSTANCE) == TIM1) || \
18243                                                          ((INSTANCE) == TIM2) || \
18244                                                          ((INSTANCE) == TIM3) || \
18245                                                          ((INSTANCE) == TIM4) || \
18246                                                          ((INSTANCE) == TIM5) || \
18247                                                          ((INSTANCE) == TIM8) || \
18248                                                          ((INSTANCE) == TIM15))
18249  
18250  /****************** TIM Instances : supporting combined 3-phase PWM mode ******/
18251  #define IS_TIM_COMBINED3PHASEPWM_INSTANCE(INSTANCE) (((INSTANCE) == TIM1)   || \
18252                                                       ((INSTANCE) == TIM8))
18253  
18254  /****************** TIM Instances : supporting commutation event generation ***/
18255  #define IS_TIM_COMMUTATION_EVENT_INSTANCE(INSTANCE) (((INSTANCE) == TIM1)   || \
18256                                                       ((INSTANCE) == TIM8)   || \
18257                                                       ((INSTANCE) == TIM15)  || \
18258                                                       ((INSTANCE) == TIM16)  || \
18259                                                       ((INSTANCE) == TIM17))
18260  
18261  /****************** TIM Instances : supporting counting mode selection ********/
18262  #define IS_TIM_COUNTER_MODE_SELECT_INSTANCE(INSTANCE)  (((INSTANCE) == TIM1) || \
18263                                                          ((INSTANCE) == TIM2) || \
18264                                                          ((INSTANCE) == TIM3) || \
18265                                                          ((INSTANCE) == TIM4) || \
18266                                                          ((INSTANCE) == TIM5) || \
18267                                                          ((INSTANCE) == TIM8))
18268  
18269  /****************** TIM Instances : supporting encoder interface **************/
18270  #define IS_TIM_ENCODER_INTERFACE_INSTANCE(INSTANCE)  (((INSTANCE) == TIM1)  || \
18271                                                        ((INSTANCE) == TIM2)  || \
18272                                                        ((INSTANCE) == TIM3)  || \
18273                                                        ((INSTANCE) == TIM4)  || \
18274                                                        ((INSTANCE) == TIM5)  || \
18275                                                        ((INSTANCE) == TIM8))
18276  
18277  /****************** TIM Instances : supporting Hall sensor interface **********/
18278  #define IS_TIM_HALL_SENSOR_INTERFACE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1)   || \
18279                                                           ((INSTANCE) == TIM2)   || \
18280                                                           ((INSTANCE) == TIM3)   || \
18281                                                           ((INSTANCE) == TIM4)   || \
18282                                                           ((INSTANCE) == TIM5)   || \
18283                                                           ((INSTANCE) == TIM8))
18284  
18285  /**************** TIM Instances : external trigger input available ************/
18286  #define IS_TIM_ETR_INSTANCE(INSTANCE)      (((INSTANCE) == TIM1)  || \
18287                                              ((INSTANCE) == TIM2)  || \
18288                                              ((INSTANCE) == TIM3)  || \
18289                                              ((INSTANCE) == TIM4)  || \
18290                                              ((INSTANCE) == TIM5)  || \
18291                                              ((INSTANCE) == TIM8))
18292  
18293  /************* TIM Instances : supporting ETR source selection ***************/
18294  #define IS_TIM_ETRSEL_INSTANCE(INSTANCE)    (((INSTANCE) == TIM1)  || \
18295                                               ((INSTANCE) == TIM2)  || \
18296                                               ((INSTANCE) == TIM3)  || \
18297                                               ((INSTANCE) == TIM8))
18298  
18299  /****** TIM Instances : Master mode available (TIMx_CR2.MMS available )********/
18300  #define IS_TIM_MASTER_INSTANCE(INSTANCE)   (((INSTANCE) == TIM1)  || \
18301                                              ((INSTANCE) == TIM2)  || \
18302                                              ((INSTANCE) == TIM3)  || \
18303                                              ((INSTANCE) == TIM4)  || \
18304                                              ((INSTANCE) == TIM5)  || \
18305                                              ((INSTANCE) == TIM6)  || \
18306                                              ((INSTANCE) == TIM7)  || \
18307                                              ((INSTANCE) == TIM8)  || \
18308                                              ((INSTANCE) == TIM15))
18309  
18310  /*********** TIM Instances : Slave mode available (TIMx_SMCR available )*******/
18311  #define IS_TIM_SLAVE_INSTANCE(INSTANCE)    (((INSTANCE) == TIM1)  || \
18312                                              ((INSTANCE) == TIM2)  || \
18313                                              ((INSTANCE) == TIM3)  || \
18314                                              ((INSTANCE) == TIM4)  || \
18315                                              ((INSTANCE) == TIM5)  || \
18316                                              ((INSTANCE) == TIM8)  || \
18317                                              ((INSTANCE) == TIM15))
18318  
18319  /****************** TIM Instances : supporting OCxREF clear *******************/
18320  #define IS_TIM_OCXREF_CLEAR_INSTANCE(INSTANCE)        (((INSTANCE) == TIM1) || \
18321                                                         ((INSTANCE) == TIM2) || \
18322                                                         ((INSTANCE) == TIM3) || \
18323                                                         ((INSTANCE) == TIM4) || \
18324                                                         ((INSTANCE) == TIM5) || \
18325                                                         ((INSTANCE) == TIM8))
18326  
18327  /****************** TIM Instances : remapping capability **********************/
18328  #define IS_TIM_REMAP_INSTANCE(INSTANCE)    (((INSTANCE) == TIM1)  || \
18329                                              ((INSTANCE) == TIM2)  || \
18330                                              ((INSTANCE) == TIM3)  || \
18331                                              ((INSTANCE) == TIM8)  || \
18332                                              ((INSTANCE) == TIM15) || \
18333                                              ((INSTANCE) == TIM16) || \
18334                                              ((INSTANCE) == TIM17))
18335  
18336  /****************** TIM Instances : supporting repetition counter *************/
18337  #define IS_TIM_REPETITION_COUNTER_INSTANCE(INSTANCE)  (((INSTANCE) == TIM1)  || \
18338                                                         ((INSTANCE) == TIM8)  || \
18339                                                         ((INSTANCE) == TIM15) || \
18340                                                         ((INSTANCE) == TIM16) || \
18341                                                         ((INSTANCE) == TIM17))
18342  
18343  /****************** TIM Instances : supporting synchronization ****************/
18344  #define IS_TIM_SYNCHRO_INSTANCE(INSTANCE)  IS_TIM_MASTER_INSTANCE(INSTANCE)
18345  
18346  /****************** TIM Instances : supporting ADC triggering through TRGO2 ***/
18347  #define IS_TIM_TRGO2_INSTANCE(INSTANCE)    (((INSTANCE) == TIM1)    || \
18348                                              ((INSTANCE) == TIM8))
18349  
18350  /******************* TIM Instances : Timer input XOR function *****************/
18351  #define IS_TIM_XOR_INSTANCE(INSTANCE)      (((INSTANCE) == TIM1)   || \
18352                                              ((INSTANCE) == TIM2)   || \
18353                                              ((INSTANCE) == TIM3)   || \
18354                                              ((INSTANCE) == TIM4)   || \
18355                                              ((INSTANCE) == TIM5)   || \
18356                                              ((INSTANCE) == TIM8)   || \
18357                                              ((INSTANCE) == TIM15))
18358  
18359  /****************** TIM Instances : Advanced timer instances *******************/
18360  #define IS_TIM_ADVANCED_INSTANCE(INSTANCE)       (((INSTANCE) == TIM1)   || \
18361                                                    ((INSTANCE) == TIM8))
18362  
18363  /****************************** TSC Instances *********************************/
18364  #define IS_TSC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == TSC)
18365  
18366  /******************** USART Instances : Synchronous mode **********************/
18367  #define IS_USART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
18368                                       ((INSTANCE) == USART2) || \
18369                                       ((INSTANCE) == USART3))
18370  
18371  /******************** UART Instances : Asynchronous mode **********************/
18372  #define IS_UART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
18373                                      ((INSTANCE) == USART2) || \
18374                                      ((INSTANCE) == USART3) || \
18375                                      ((INSTANCE) == UART4)  || \
18376                                      ((INSTANCE) == UART5))
18377  
18378  /****************** UART Instances : Auto Baud Rate detection ****************/
18379  #define IS_USART_AUTOBAUDRATE_DETECTION_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
18380                                                              ((INSTANCE) == USART2) || \
18381                                                              ((INSTANCE) == USART3) || \
18382                                                              ((INSTANCE) == UART4)  || \
18383                                                              ((INSTANCE) == UART5))
18384  
18385  /****************** UART Instances : Driver Enable *****************/
18386  #define IS_UART_DRIVER_ENABLE_INSTANCE(INSTANCE)     (((INSTANCE) == USART1) || \
18387                                                        ((INSTANCE) == USART2) || \
18388                                                        ((INSTANCE) == USART3) || \
18389                                                        ((INSTANCE) == UART4)  || \
18390                                                        ((INSTANCE) == UART5)  || \
18391                                                        ((INSTANCE) == LPUART1))
18392  
18393  /******************** UART Instances : Half-Duplex mode **********************/
18394  #define IS_UART_HALFDUPLEX_INSTANCE(INSTANCE)   (((INSTANCE) == USART1) || \
18395                                                   ((INSTANCE) == USART2) || \
18396                                                   ((INSTANCE) == USART3) || \
18397                                                   ((INSTANCE) == UART4)  || \
18398                                                   ((INSTANCE) == UART5)  || \
18399                                                   ((INSTANCE) == LPUART1))
18400  
18401  /****************** UART Instances : Hardware Flow control ********************/
18402  #define IS_UART_HWFLOW_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
18403                                             ((INSTANCE) == USART2) || \
18404                                             ((INSTANCE) == USART3) || \
18405                                             ((INSTANCE) == UART4)  || \
18406                                             ((INSTANCE) == UART5)  || \
18407                                             ((INSTANCE) == LPUART1))
18408  
18409  /******************** UART Instances : LIN mode **********************/
18410  #define IS_UART_LIN_INSTANCE(INSTANCE)   (((INSTANCE) == USART1) || \
18411                                            ((INSTANCE) == USART2) || \
18412                                            ((INSTANCE) == USART3) || \
18413                                            ((INSTANCE) == UART4)  || \
18414                                            ((INSTANCE) == UART5))
18415  
18416  /******************** UART Instances : Wake-up from Stop mode **********************/
18417  #define IS_UART_WAKEUP_FROMSTOP_INSTANCE(INSTANCE)   (((INSTANCE) == USART1) || \
18418                                                        ((INSTANCE) == USART2) || \
18419                                                        ((INSTANCE) == USART3) || \
18420                                                        ((INSTANCE) == UART4)  || \
18421                                                        ((INSTANCE) == UART5)  || \
18422                                                        ((INSTANCE) == LPUART1))
18423  
18424  /*********************** UART Instances : IRDA mode ***************************/
18425  #define IS_IRDA_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
18426                                      ((INSTANCE) == USART2) || \
18427                                      ((INSTANCE) == USART3) || \
18428                                      ((INSTANCE) == UART4)  || \
18429                                      ((INSTANCE) == UART5))
18430  
18431  /********************* USART Instances : Smard card mode ***********************/
18432  #define IS_SMARTCARD_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
18433                                           ((INSTANCE) == USART2) || \
18434                                           ((INSTANCE) == USART3))
18435  
18436  /******************** LPUART Instance *****************************************/
18437  #define IS_LPUART_INSTANCE(INSTANCE)    ((INSTANCE) == LPUART1)
18438  
18439  /****************************** IWDG Instances ********************************/
18440  #define IS_IWDG_ALL_INSTANCE(INSTANCE)  ((INSTANCE) == IWDG)
18441  
18442  /****************************** WWDG Instances ********************************/
18443  #define IS_WWDG_ALL_INSTANCE(INSTANCE)  ((INSTANCE) == WWDG)
18444  
18445  /**
18446    * @}
18447    */
18448  
18449  
18450  /******************************************************************************/
18451  /*  For a painless codes migration between the STM32L4xx device product       */
18452  /*  lines, the aliases defined below are put in place to overcome the         */
18453  /*  differences in the interrupt handlers and IRQn definitions.               */
18454  /*  No need to update developed interrupt code when moving across             */
18455  /*  product lines within the same STM32L4 Family                              */
18456  /******************************************************************************/
18457  
18458  /* Aliases for __IRQn */
18459  #define TIM6_IRQn                      TIM6_DAC_IRQn
18460  #define ADC1_IRQn                      ADC1_2_IRQn
18461  #define TIM1_TRG_COM_IRQn              TIM1_TRG_COM_TIM17_IRQn
18462  #define TIM8_IRQn                      TIM8_UP_IRQn
18463  #define HASH_RNG_IRQn                  RNG_IRQn
18464  #define DFSDM0_IRQn                    DFSDM1_FLT0_IRQn
18465  #define DFSDM1_IRQn                    DFSDM1_FLT1_IRQn
18466  #define DFSDM2_IRQn                    DFSDM1_FLT2_IRQn
18467  #define DFSDM3_IRQn                    DFSDM1_FLT3_IRQn
18468  
18469  /* Aliases for __IRQHandler */
18470  #define TIM6_IRQHandler                TIM6_DAC_IRQHandler
18471  #define ADC1_IRQHandler                ADC1_2_IRQHandler
18472  #define TIM1_TRG_COM_IRQHandler        TIM1_TRG_COM_TIM17_IRQHandler
18473  #define TIM8_IRQHandler                TIM8_UP_IRQHandler
18474  #define HASH_RNG_IRQHandler            RNG_IRQHandler
18475  #define DFSDM0_IRQHandler              DFSDM1_FLT0_IRQHandler
18476  #define DFSDM1_IRQHandler              DFSDM1_FLT1_IRQHandler
18477  #define DFSDM2_IRQHandler              DFSDM1_FLT2_IRQHandler
18478  #define DFSDM3_IRQHandler              DFSDM1_FLT3_IRQHandler
18479  
18480  #ifdef __cplusplus
18481  }
18482  #endif /* __cplusplus */
18483  
18484  #endif /* __STM32L476xx_H */
18485  
18486  /**
18487    * @}
18488    */
18489  
18490    /**
18491    * @}
18492    */
18493  
18494  /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/
18495