Searched defs:IRQ_MASK_CLR (Results 1 – 12 of 12) sorted by relevance
| /hal_nxp-latest/imx/devices/MCIMX7D/ |
| D | MCIMX7D_M4.h | 14505 …__IO uint32_t IRQ_MASK_CLR; /**< EPDC IRQ Mask Register, offset: 0x408 … member
|
| /hal_nxp-latest/mcux/mcux-sdk/devices/MIMX8UD7/ |
| D | MIMX8UD7_dsp1.h | 48454 __IO uint32_t IRQ_MASK_CLR; /**< PXP IRQ Mask Register, offset: 0x398 */ member
|
| D | MIMX8UD7_dsp0.h | 49158 __IO uint32_t IRQ_MASK_CLR; /**< PXP IRQ Mask Register, offset: 0x398 */ member
|
| D | MIMX8UD7_cm33.h | 50837 __IO uint32_t IRQ_MASK_CLR; /**< PXP IRQ Mask Register, offset: 0x398 */ member
|
| /hal_nxp-latest/mcux/mcux-sdk/devices/MIMX8UD3/ |
| D | MIMX8UD3_cm33.h | 50837 __IO uint32_t IRQ_MASK_CLR; /**< PXP IRQ Mask Register, offset: 0x398 */ member
|
| D | MIMX8UD3_dsp0.h | 49158 __IO uint32_t IRQ_MASK_CLR; /**< PXP IRQ Mask Register, offset: 0x398 */ member
|
| /hal_nxp-latest/mcux/mcux-sdk/devices/MIMX8UD5/ |
| D | MIMX8UD5_cm33.h | 49229 __IO uint32_t IRQ_MASK_CLR; /**< PXP IRQ Mask Register, offset: 0x398 */ member
|
| D | MIMX8UD5_dsp0.h | 47571 __IO uint32_t IRQ_MASK_CLR; /**< PXP IRQ Mask Register, offset: 0x398 */ member
|
| /hal_nxp-latest/mcux/mcux-sdk/devices/MIMX8US5/ |
| D | MIMX8US5_dsp0.h | 47571 __IO uint32_t IRQ_MASK_CLR; /**< PXP IRQ Mask Register, offset: 0x398 */ member
|
| D | MIMX8US5_cm33.h | 49229 __IO uint32_t IRQ_MASK_CLR; /**< PXP IRQ Mask Register, offset: 0x398 */ member
|
| /hal_nxp-latest/mcux/mcux-sdk/devices/MIMX8US3/ |
| D | MIMX8US3_dsp0.h | 49158 __IO uint32_t IRQ_MASK_CLR; /**< PXP IRQ Mask Register, offset: 0x398 */ member
|
| D | MIMX8US3_cm33.h | 50837 __IO uint32_t IRQ_MASK_CLR; /**< PXP IRQ Mask Register, offset: 0x398 */ member
|