Home
last modified time | relevance | path

Searched defs:INTREG (Results 1 – 25 of 27) sorted by relevance

12

/hal_nxp-3.5.0/mcux/mcux-sdk/devices/MIMX8MN3/
DMIMX8MN3_cm7.h24171 __IO uint32_t INTREG; /**< Interrupt Control Register, offset: 0x10 */ member
/hal_nxp-3.5.0/mcux/mcux-sdk/devices/MIMX8MN2/
DMIMX8MN2_cm7.h24169 __IO uint32_t INTREG; /**< Interrupt Control Register, offset: 0x10 */ member
/hal_nxp-3.5.0/mcux/mcux-sdk/devices/MIMX8MN1/
DMIMX8MN1_cm7.h24171 __IO uint32_t INTREG; /**< Interrupt Control Register, offset: 0x10 */ member
/hal_nxp-3.5.0/mcux/mcux-sdk/devices/MIMX8MN6/
DMIMX8MN6_ca53.h24198 __IO uint32_t INTREG; /**< Interrupt Control Register, offset: 0x10 */ member
DMIMX8MN6_cm7.h24169 __IO uint32_t INTREG; /**< Interrupt Control Register, offset: 0x10 */ member
/hal_nxp-3.5.0/mcux/mcux-sdk/devices/MIMX8MN5/
DMIMX8MN5_cm7.h24171 __IO uint32_t INTREG; /**< Interrupt Control Register, offset: 0x10 */ member
/hal_nxp-3.5.0/mcux/mcux-sdk/devices/MIMX8MN4/
DMIMX8MN4_cm7.h24169 __IO uint32_t INTREG; /**< Interrupt Control Register, offset: 0x10 */ member
/hal_nxp-3.5.0/mcux/mcux-sdk/devices/MIMX8MQ7/
DMIMX8MQ7_cm4.h19634 __IO uint32_t INTREG; /**< Interrupt Control Register, offset: 0x10 */ member
/hal_nxp-3.5.0/mcux/mcux-sdk/devices/MIMX8MQ5/
DMIMX8MQ5_cm4.h19634 __IO uint32_t INTREG; /**< Interrupt Control Register, offset: 0x10 */ member
/hal_nxp-3.5.0/mcux/mcux-sdk/devices/MIMX8MQ6/
DMIMX8MQ6_cm4.h19634 __IO uint32_t INTREG; /**< Interrupt Control Register, offset: 0x10 */ member
/hal_nxp-3.5.0/mcux/mcux-sdk/devices/MIMX8MD6/
DMIMX8MD6_cm4.h19634 __IO uint32_t INTREG; /**< Interrupt Control Register, offset: 0x10 */ member
/hal_nxp-3.5.0/mcux/mcux-sdk/devices/MIMX8MD7/
DMIMX8MD7_cm4.h19634 __IO uint32_t INTREG; /**< Interrupt Control Register, offset: 0x10 */ member
/hal_nxp-3.5.0/imx/devices/MCIMX6X/
DMCIMX6X_M4.h7795 …__IO uint32_t INTREG; /**< Interrupt Control Register, offset: 0x… member
/hal_nxp-3.5.0/imx/devices/MCIMX7D/
DMCIMX7D_M4.h12455 …__IO uint32_t INTREG; /**< Interrupt Control Register, offset: 0x… member
/hal_nxp-3.5.0/mcux/mcux-sdk/devices/MIMX8MM2/
DMIMX8MM2_cm4.h23992 __IO uint32_t INTREG; /**< Interrupt Control Register, offset: 0x10 */ member
/hal_nxp-3.5.0/mcux/mcux-sdk/devices/MIMX8MM1/
DMIMX8MM1_cm4.h23992 __IO uint32_t INTREG; /**< Interrupt Control Register, offset: 0x10 */ member
/hal_nxp-3.5.0/mcux/mcux-sdk/devices/MIMX8MM3/
DMIMX8MM3_cm4.h23992 __IO uint32_t INTREG; /**< Interrupt Control Register, offset: 0x10 */ member
/hal_nxp-3.5.0/mcux/mcux-sdk/devices/MIMX8MM4/
DMIMX8MM4_cm4.h23992 __IO uint32_t INTREG; /**< Interrupt Control Register, offset: 0x10 */ member
/hal_nxp-3.5.0/mcux/mcux-sdk/devices/MIMX8MM5/
DMIMX8MM5_cm4.h23992 __IO uint32_t INTREG; /**< Interrupt Control Register, offset: 0x10 */ member
/hal_nxp-3.5.0/mcux/mcux-sdk/devices/MIMX8MM6/
DMIMX8MM6_cm4.h23992 __IO uint32_t INTREG; /**< Interrupt Control Register, offset: 0x10 */ member
DMIMX8MM6_ca53.h24016 __IO uint32_t INTREG; /**< Interrupt Control Register, offset: 0x10 */ member
/hal_nxp-3.5.0/mcux/mcux-sdk/devices/MIMX8ML8/
DMIMX8ML8_ca53.h30598 __IO uint32_t INTREG; /**< Interrupt Control Register, offset: 0x10 */ member
DMIMX8ML8_dsp.h29170 __IO uint32_t INTREG; /**< Interrupt Control Register, offset: 0x10 */ member
DMIMX8ML8_cm7.h30571 __IO uint32_t INTREG; /**< Interrupt Control Register, offset: 0x10 */ member
/hal_nxp-3.5.0/mcux/mcux-sdk/devices/MIMX8ML6/
DMIMX8ML6_cm7.h30571 __IO uint32_t INTREG; /**< Interrupt Control Register, offset: 0x10 */ member

12