Home
last modified time | relevance | path

Searched defs:CHANEN (Results 1 – 25 of 28) sorted by relevance

12

/hal_nxp-3.5.0/mcux/mcux-sdk/devices/LPC54114/
DLPC54114_cm0plus.h2224 __IO uint32_t CHANEN; /**< Channel Enable register, offset: 0xF00 */ member
DLPC54114_cm4.h2235 __IO uint32_t CHANEN; /**< Channel Enable register, offset: 0xF00 */ member
/hal_nxp-3.5.0/mcux/mcux-sdk/devices/LPC54113/
DLPC54113.h2236 __IO uint32_t CHANEN; /**< Channel Enable register, offset: 0xF00 */ member
/hal_nxp-3.5.0/mcux/mcux-sdk/devices/LPC54005/
DLPC54005.h2576 __IO uint32_t CHANEN; /**< Channel Enable register, offset: 0xF00 */ member
/hal_nxp-3.5.0/mcux/mcux-sdk/devices/LPC54605/
DLPC54605.h2580 __IO uint32_t CHANEN; /**< Channel Enable register, offset: 0xF00 */ member
/hal_nxp-3.5.0/mcux/mcux-sdk/devices/LPC54S005/
DLPC54S005.h2984 __IO uint32_t CHANEN; /**< Channel Enable register, offset: 0xF00 */ member
/hal_nxp-3.5.0/mcux/mcux-sdk/devices/LPC54607/
DLPC54607.h2577 __IO uint32_t CHANEN; /**< Channel Enable register, offset: 0xF00 */ member
/hal_nxp-3.5.0/mcux/mcux-sdk/devices/LPC54016/
DLPC54016.h3821 __IO uint32_t CHANEN; /**< Channel Enable register, offset: 0xF00 */ member
/hal_nxp-3.5.0/mcux/mcux-sdk/devices/LPC54618/
DLPC54618.h4119 __IO uint32_t CHANEN; /**< Channel Enable register, offset: 0xF00 */ member
/hal_nxp-3.5.0/mcux/mcux-sdk/devices/LPC54616/
DLPC54616.h4121 __IO uint32_t CHANEN; /**< Channel Enable register, offset: 0xF00 */ member
/hal_nxp-3.5.0/mcux/mcux-sdk/devices/LPC54018M/
DLPC54018M.h4119 __IO uint32_t CHANEN; /**< Channel Enable register, offset: 0xF00 */ member
/hal_nxp-3.5.0/mcux/mcux-sdk/devices/LPC54018/
DLPC54018.h4119 __IO uint32_t CHANEN; /**< Channel Enable register, offset: 0xF00 */ member
/hal_nxp-3.5.0/mcux/mcux-sdk/devices/LPC54606/
DLPC54606.h4046 __IO uint32_t CHANEN; /**< Channel Enable register, offset: 0xF00 */ member
/hal_nxp-3.5.0/mcux/mcux-sdk/devices/LPC54608/
DLPC54608.h4042 __IO uint32_t CHANEN; /**< Channel Enable register, offset: 0xF00 */ member
/hal_nxp-3.5.0/mcux/mcux-sdk/devices/LPC54S018M/
DLPC54S018M.h4527 __IO uint32_t CHANEN; /**< Channel Enable register, offset: 0xF00 */ member
/hal_nxp-3.5.0/mcux/mcux-sdk/devices/LPC54S016/
DLPC54S016.h4186 __IO uint32_t CHANEN; /**< Channel Enable register, offset: 0xF00 */ member
/hal_nxp-3.5.0/mcux/mcux-sdk/devices/LPC54628/
DLPC54628.h4117 __IO uint32_t CHANEN; /**< Channel Enable register, offset: 0xF00 */ member
/hal_nxp-3.5.0/mcux/mcux-sdk/devices/LPC54S018/
DLPC54S018.h4527 __IO uint32_t CHANEN; /**< Channel Enable register, offset: 0xF00 */ member
/hal_nxp-3.5.0/mcux/mcux-sdk/devices/MIMXRT685S/
DMIMXRT685S_dsp.h6631 __IO uint32_t CHANEN; /**< Channel Enable register, offset: 0xF00 */ member
DMIMXRT685S_cm33.h12623 __IO uint32_t CHANEN; /**< Channel Enable register, offset: 0xF00 */ member
/hal_nxp-3.5.0/mcux/mcux-sdk/devices/MIMXRT633S/
DMIMXRT633S.h12623 __IO uint32_t CHANEN; /**< Channel Enable register, offset: 0xF00 */ member
/hal_nxp-3.5.0/mcux/mcux-sdk/devices/LPC5536/
DLPC5536.h10569 __IO uint32_t CHANEN; /**< Channel Enable, offset: 0xF00 */ member
/hal_nxp-3.5.0/mcux/mcux-sdk/devices/MIMXRT595S/
DMIMXRT595S_dsp.h11485 __IO uint32_t CHANEN; /**< Channel Enable, offset: 0xF00 */ member
DMIMXRT595S_cm33.h17898 __IO uint32_t CHANEN; /**< Channel Enable, offset: 0xF00 */ member
/hal_nxp-3.5.0/mcux/mcux-sdk/devices/LPC5534/
DLPC5534.h10569 __IO uint32_t CHANEN; /**< Channel Enable, offset: 0xF00 */ member

12