/** * \file * * \brief Instance description for SERCOM2 * * Copyright (c) 2016 Atmel Corporation, * a wholly owned subsidiary of Microchip Technology Inc. * * \asf_license_start * * \page License * * Licensed under the Apache License, Version 2.0 (the "License"); * you may not use this file except in compliance with the License. * You may obtain a copy of the Licence at * * http://www.apache.org/licenses/LICENSE-2.0 * * Unless required by applicable law or agreed to in writing, software * distributed under the License is distributed on an "AS IS" BASIS, * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied. * See the License for the specific language governing permissions and * limitations under the License. * * \asf_license_stop * */ #ifndef _SAML21_SERCOM2_INSTANCE_ #define _SAML21_SERCOM2_INSTANCE_ /* ========== Register definition for SERCOM2 peripheral ========== */ #if (defined(__ASSEMBLY__) || defined(__IAR_SYSTEMS_ASM__)) #define REG_SERCOM2_I2CM_CTRLA (0x42000800) /**< \brief (SERCOM2) I2CM Control A */ #define REG_SERCOM2_I2CM_CTRLB (0x42000804) /**< \brief (SERCOM2) I2CM Control B */ #define REG_SERCOM2_I2CM_BAUD (0x4200080C) /**< \brief (SERCOM2) I2CM Baud Rate */ #define REG_SERCOM2_I2CM_INTENCLR (0x42000814) /**< \brief (SERCOM2) I2CM Interrupt Enable Clear */ #define REG_SERCOM2_I2CM_INTENSET (0x42000816) /**< \brief (SERCOM2) I2CM Interrupt Enable Set */ #define REG_SERCOM2_I2CM_INTFLAG (0x42000818) /**< \brief (SERCOM2) I2CM Interrupt Flag Status and Clear */ #define REG_SERCOM2_I2CM_STATUS (0x4200081A) /**< \brief (SERCOM2) I2CM Status */ #define REG_SERCOM2_I2CM_SYNCBUSY (0x4200081C) /**< \brief (SERCOM2) I2CM Synchronization Busy */ #define REG_SERCOM2_I2CM_ADDR (0x42000824) /**< \brief (SERCOM2) I2CM Address */ #define REG_SERCOM2_I2CM_DATA (0x42000828) /**< \brief (SERCOM2) I2CM Data */ #define REG_SERCOM2_I2CM_DBGCTRL (0x42000830) /**< \brief (SERCOM2) I2CM Debug Control */ #define REG_SERCOM2_I2CS_CTRLA (0x42000800) /**< \brief (SERCOM2) I2CS Control A */ #define REG_SERCOM2_I2CS_CTRLB (0x42000804) /**< \brief (SERCOM2) I2CS Control B */ #define REG_SERCOM2_I2CS_INTENCLR (0x42000814) /**< \brief (SERCOM2) I2CS Interrupt Enable Clear */ #define REG_SERCOM2_I2CS_INTENSET (0x42000816) /**< \brief (SERCOM2) I2CS Interrupt Enable Set */ #define REG_SERCOM2_I2CS_INTFLAG (0x42000818) /**< \brief (SERCOM2) I2CS Interrupt Flag Status and Clear */ #define REG_SERCOM2_I2CS_STATUS (0x4200081A) /**< \brief (SERCOM2) I2CS Status */ #define REG_SERCOM2_I2CS_SYNCBUSY (0x4200081C) /**< \brief (SERCOM2) I2CS Synchronization Busy */ #define REG_SERCOM2_I2CS_ADDR (0x42000824) /**< \brief (SERCOM2) I2CS Address */ #define REG_SERCOM2_I2CS_DATA (0x42000828) /**< \brief (SERCOM2) I2CS Data */ #define REG_SERCOM2_SPI_CTRLA (0x42000800) /**< \brief (SERCOM2) SPI Control A */ #define REG_SERCOM2_SPI_CTRLB (0x42000804) /**< \brief (SERCOM2) SPI Control B */ #define REG_SERCOM2_SPI_BAUD (0x4200080C) /**< \brief (SERCOM2) SPI Baud Rate */ #define REG_SERCOM2_SPI_INTENCLR (0x42000814) /**< \brief (SERCOM2) SPI Interrupt Enable Clear */ #define REG_SERCOM2_SPI_INTENSET (0x42000816) /**< \brief (SERCOM2) SPI Interrupt Enable Set */ #define REG_SERCOM2_SPI_INTFLAG (0x42000818) /**< \brief (SERCOM2) SPI Interrupt Flag Status and Clear */ #define REG_SERCOM2_SPI_STATUS (0x4200081A) /**< \brief (SERCOM2) SPI Status */ #define REG_SERCOM2_SPI_SYNCBUSY (0x4200081C) /**< \brief (SERCOM2) SPI Synchronization Busy */ #define REG_SERCOM2_SPI_ADDR (0x42000824) /**< \brief (SERCOM2) SPI Address */ #define REG_SERCOM2_SPI_DATA (0x42000828) /**< \brief (SERCOM2) SPI Data */ #define REG_SERCOM2_SPI_DBGCTRL (0x42000830) /**< \brief (SERCOM2) SPI Debug Control */ #define REG_SERCOM2_USART_CTRLA (0x42000800) /**< \brief (SERCOM2) USART Control A */ #define REG_SERCOM2_USART_CTRLB (0x42000804) /**< \brief (SERCOM2) USART Control B */ #define REG_SERCOM2_USART_BAUD (0x4200080C) /**< \brief (SERCOM2) USART Baud Rate */ #define REG_SERCOM2_USART_RXPL (0x4200080E) /**< \brief (SERCOM2) USART Receive Pulse Length */ #define REG_SERCOM2_USART_INTENCLR (0x42000814) /**< \brief (SERCOM2) USART Interrupt Enable Clear */ #define REG_SERCOM2_USART_INTENSET (0x42000816) /**< \brief (SERCOM2) USART Interrupt Enable Set */ #define REG_SERCOM2_USART_INTFLAG (0x42000818) /**< \brief (SERCOM2) USART Interrupt Flag Status and Clear */ #define REG_SERCOM2_USART_STATUS (0x4200081A) /**< \brief (SERCOM2) USART Status */ #define REG_SERCOM2_USART_SYNCBUSY (0x4200081C) /**< \brief (SERCOM2) USART Synchronization Busy */ #define REG_SERCOM2_USART_DATA (0x42000828) /**< \brief (SERCOM2) USART Data */ #define REG_SERCOM2_USART_DBGCTRL (0x42000830) /**< \brief (SERCOM2) USART Debug Control */ #else #define REG_SERCOM2_I2CM_CTRLA (*(RwReg *)0x42000800UL) /**< \brief (SERCOM2) I2CM Control A */ #define REG_SERCOM2_I2CM_CTRLB (*(RwReg *)0x42000804UL) /**< \brief (SERCOM2) I2CM Control B */ #define REG_SERCOM2_I2CM_BAUD (*(RwReg *)0x4200080CUL) /**< \brief (SERCOM2) I2CM Baud Rate */ #define REG_SERCOM2_I2CM_INTENCLR (*(RwReg8 *)0x42000814UL) /**< \brief (SERCOM2) I2CM Interrupt Enable Clear */ #define REG_SERCOM2_I2CM_INTENSET (*(RwReg8 *)0x42000816UL) /**< \brief (SERCOM2) I2CM Interrupt Enable Set */ #define REG_SERCOM2_I2CM_INTFLAG (*(RwReg8 *)0x42000818UL) /**< \brief (SERCOM2) I2CM Interrupt Flag Status and Clear */ #define REG_SERCOM2_I2CM_STATUS (*(RwReg16*)0x4200081AUL) /**< \brief (SERCOM2) I2CM Status */ #define REG_SERCOM2_I2CM_SYNCBUSY (*(RoReg *)0x4200081CUL) /**< \brief (SERCOM2) I2CM Synchronization Busy */ #define REG_SERCOM2_I2CM_ADDR (*(RwReg *)0x42000824UL) /**< \brief (SERCOM2) I2CM Address */ #define REG_SERCOM2_I2CM_DATA (*(RwReg8 *)0x42000828UL) /**< \brief (SERCOM2) I2CM Data */ #define REG_SERCOM2_I2CM_DBGCTRL (*(RwReg8 *)0x42000830UL) /**< \brief (SERCOM2) I2CM Debug Control */ #define REG_SERCOM2_I2CS_CTRLA (*(RwReg *)0x42000800UL) /**< \brief (SERCOM2) I2CS Control A */ #define REG_SERCOM2_I2CS_CTRLB (*(RwReg *)0x42000804UL) /**< \brief (SERCOM2) I2CS Control B */ #define REG_SERCOM2_I2CS_INTENCLR (*(RwReg8 *)0x42000814UL) /**< \brief (SERCOM2) I2CS Interrupt Enable Clear */ #define REG_SERCOM2_I2CS_INTENSET (*(RwReg8 *)0x42000816UL) /**< \brief (SERCOM2) I2CS Interrupt Enable Set */ #define REG_SERCOM2_I2CS_INTFLAG (*(RwReg8 *)0x42000818UL) /**< \brief (SERCOM2) I2CS Interrupt Flag Status and Clear */ #define REG_SERCOM2_I2CS_STATUS (*(RwReg16*)0x4200081AUL) /**< \brief (SERCOM2) I2CS Status */ #define REG_SERCOM2_I2CS_SYNCBUSY (*(RoReg *)0x4200081CUL) /**< \brief (SERCOM2) I2CS Synchronization Busy */ #define REG_SERCOM2_I2CS_ADDR (*(RwReg *)0x42000824UL) /**< \brief (SERCOM2) I2CS Address */ #define REG_SERCOM2_I2CS_DATA (*(RwReg8 *)0x42000828UL) /**< \brief (SERCOM2) I2CS Data */ #define REG_SERCOM2_SPI_CTRLA (*(RwReg *)0x42000800UL) /**< \brief (SERCOM2) SPI Control A */ #define REG_SERCOM2_SPI_CTRLB (*(RwReg *)0x42000804UL) /**< \brief (SERCOM2) SPI Control B */ #define REG_SERCOM2_SPI_BAUD (*(RwReg8 *)0x4200080CUL) /**< \brief (SERCOM2) SPI Baud Rate */ #define REG_SERCOM2_SPI_INTENCLR (*(RwReg8 *)0x42000814UL) /**< \brief (SERCOM2) SPI Interrupt Enable Clear */ #define REG_SERCOM2_SPI_INTENSET (*(RwReg8 *)0x42000816UL) /**< \brief (SERCOM2) SPI Interrupt Enable Set */ #define REG_SERCOM2_SPI_INTFLAG (*(RwReg8 *)0x42000818UL) /**< \brief (SERCOM2) SPI Interrupt Flag Status and Clear */ #define REG_SERCOM2_SPI_STATUS (*(RwReg16*)0x4200081AUL) /**< \brief (SERCOM2) SPI Status */ #define REG_SERCOM2_SPI_SYNCBUSY (*(RoReg *)0x4200081CUL) /**< \brief (SERCOM2) SPI Synchronization Busy */ #define REG_SERCOM2_SPI_ADDR (*(RwReg *)0x42000824UL) /**< \brief (SERCOM2) SPI Address */ #define REG_SERCOM2_SPI_DATA (*(RwReg *)0x42000828UL) /**< \brief (SERCOM2) SPI Data */ #define REG_SERCOM2_SPI_DBGCTRL (*(RwReg8 *)0x42000830UL) /**< \brief (SERCOM2) SPI Debug Control */ #define REG_SERCOM2_USART_CTRLA (*(RwReg *)0x42000800UL) /**< \brief (SERCOM2) USART Control A */ #define REG_SERCOM2_USART_CTRLB (*(RwReg *)0x42000804UL) /**< \brief (SERCOM2) USART Control B */ #define REG_SERCOM2_USART_BAUD (*(RwReg16*)0x4200080CUL) /**< \brief (SERCOM2) USART Baud Rate */ #define REG_SERCOM2_USART_RXPL (*(RwReg8 *)0x4200080EUL) /**< \brief (SERCOM2) USART Receive Pulse Length */ #define REG_SERCOM2_USART_INTENCLR (*(RwReg8 *)0x42000814UL) /**< \brief (SERCOM2) USART Interrupt Enable Clear */ #define REG_SERCOM2_USART_INTENSET (*(RwReg8 *)0x42000816UL) /**< \brief (SERCOM2) USART Interrupt Enable Set */ #define REG_SERCOM2_USART_INTFLAG (*(RwReg8 *)0x42000818UL) /**< \brief (SERCOM2) USART Interrupt Flag Status and Clear */ #define REG_SERCOM2_USART_STATUS (*(RwReg16*)0x4200081AUL) /**< \brief (SERCOM2) USART Status */ #define REG_SERCOM2_USART_SYNCBUSY (*(RoReg *)0x4200081CUL) /**< \brief (SERCOM2) USART Synchronization Busy */ #define REG_SERCOM2_USART_DATA (*(RwReg16*)0x42000828UL) /**< \brief (SERCOM2) USART Data */ #define REG_SERCOM2_USART_DBGCTRL (*(RwReg8 *)0x42000830UL) /**< \brief (SERCOM2) USART Debug Control */ #endif /* (defined(__ASSEMBLY__) || defined(__IAR_SYSTEMS_ASM__)) */ /* ========== Instance parameters for SERCOM2 peripheral ========== */ #define SERCOM2_DMAC_ID_RX 5 // Index of DMA RX trigger #define SERCOM2_DMAC_ID_TX 6 // Index of DMA TX trigger #define SERCOM2_GCLK_ID_CORE 20 #define SERCOM2_GCLK_ID_SLOW 17 #define SERCOM2_INT_MSB 6 #define SERCOM2_PMSB 3 #endif /* _SAML21_SERCOM2_INSTANCE_ */