/* ** ################################################################### ** Version: rev. 2.0, 2024-05-28 ** Build: b240621 ** ** Abstract: ** Chip specific module features. ** ** Copyright 2016 Freescale Semiconductor, Inc. ** Copyright 2016-2024 NXP ** SPDX-License-Identifier: BSD-3-Clause ** ** http: www.nxp.com ** mail: support@nxp.com ** ** Revisions: ** - rev. 1.0 (2023-11-21) ** Initial version. ** - rev. 2.0 (2024-05-28) ** Rev2 DraftA. ** ** ################################################################### */ #ifndef _MIMXRT798S_hifi1_FEATURES_H_ #define _MIMXRT798S_hifi1_FEATURES_H_ /* SOC module features */ /* @brief ACMP availability on the SoC. */ #define FSL_FEATURE_SOC_ACMP_COUNT (1) /* @brief AIPS availability on the SoC. */ #define FSL_FEATURE_SOC_AIPS_COUNT (7) /* @brief AXBS availability on the SoC. */ #define FSL_FEATURE_SOC_AXBS_COUNT (6) /* @brief CDOG availability on the SoC. */ #define FSL_FEATURE_SOC_CDOG_COUNT (2) /* @brief CTIMER availability on the SoC. */ #define FSL_FEATURE_SOC_CTIMER_COUNT (3) /* @brief EDMA availability on the SoC. */ #define FSL_FEATURE_SOC_EDMA_COUNT (2) /* @brief FLEXIO availability on the SoC. */ #define FSL_FEATURE_SOC_FLEXIO_COUNT (1) /* @brief GPIO availability on the SoC. */ #define FSL_FEATURE_SOC_GPIO_COUNT (6) /* @brief I3C availability on the SoC. */ #define FSL_FEATURE_SOC_I3C_COUNT (2) /* @brief I2S availability on the SoC. */ #define FSL_FEATURE_SOC_I2S_COUNT (1) /* @brief INPUTMUX availability on the SoC. */ #define FSL_FEATURE_SOC_INPUTMUX_COUNT (1) /* @brief LCDIF availability on the SoC. */ #define FSL_FEATURE_SOC_LCDIF_COUNT (1) /* @brief LPADC availability on the SoC. */ #define FSL_FEATURE_SOC_LPADC_COUNT (1) /* @brief LPI2C availability on the SoC. */ #define FSL_FEATURE_SOC_LPI2C_COUNT (5) /* @brief LPSPI availability on the SoC. */ #define FSL_FEATURE_SOC_LPSPI_COUNT (6) /* @brief LPUART availability on the SoC. */ #define FSL_FEATURE_SOC_LPUART_COUNT (4) /* @brief MIPI_DSI_HOST availability on the SoC. */ #define FSL_FEATURE_SOC_MIPI_DSI_HOST_COUNT (1) /* @brief MRT availability on the SoC. */ #define FSL_FEATURE_SOC_MRT_COUNT (1) /* @brief MU availability on the SoC. */ #define FSL_FEATURE_SOC_MU_COUNT (2) /* @brief OSTIMER availability on the SoC. */ #define FSL_FEATURE_SOC_OSTIMER_COUNT (1) /* @brief PDM availability on the SoC. */ #define FSL_FEATURE_SOC_PDM_COUNT (1) /* @brief PINT availability on the SoC. */ #define FSL_FEATURE_SOC_PINT_COUNT (1) /* @brief PMC availability on the SoC. */ #define FSL_FEATURE_SOC_PMC_COUNT (1) /* @brief RSTCTL1 availability on the SoC. */ #define FSL_FEATURE_SOC_RSTCTL1_COUNT (1) /* @brief RTC availability on the SoC. */ #define FSL_FEATURE_SOC_RTC_COUNT (1) /* @brief SCT availability on the SoC. */ #define FSL_FEATURE_SOC_SCT_COUNT (1) /* @brief SEMA42 availability on the SoC. */ #define FSL_FEATURE_SOC_SEMA42_COUNT (2) /* @brief USBHS availability on the SoC. */ #define FSL_FEATURE_SOC_USBHS_COUNT (2) /* @brief USBHSDCD availability on the SoC. */ #define FSL_FEATURE_SOC_USBHSDCD_COUNT (1) /* @brief USBNC availability on the SoC. */ #define FSL_FEATURE_SOC_USBNC_COUNT (2) /* @brief USBPHY availability on the SoC. */ #define FSL_FEATURE_SOC_USBPHY_COUNT (1) /* @brief USDHC availability on the SoC. */ #define FSL_FEATURE_SOC_USDHC_COUNT (2) /* @brief UTICK availability on the SoC. */ #define FSL_FEATURE_SOC_UTICK_COUNT (1) /* @brief WWDT availability on the SoC. */ #define FSL_FEATURE_SOC_WWDT_COUNT (2) /* ACMP module features */ /* @brief Has CMP_C3. */ #define FSL_FEATURE_ACMP_HAS_C3_REG (1) /* @brief Has C0 LINKEN Bit */ #define FSL_FEATURE_ACMP_HAS_C0_LINKEN_BIT (1) /* @brief Has C0 OFFSET Bit */ #define FSL_FEATURE_ACMP_HAS_C0_OFFSET_BIT (0) /* @brief Has C1 INPSEL Bit */ #define FSL_FEATURE_ACMP_HAS_C1_INPSEL_BIT (0) /* @brief Has C1 INNSEL Bit */ #define FSL_FEATURE_ACMP_HAS_C1_INNSEL_BIT (0) /* @brief Has C1 DACOE Bit */ #define FSL_FEATURE_ACMP_HAS_C1_DACOE_BIT (0) /* @brief Has C1 DMODE Bit */ #define FSL_FEATURE_ACMP_HAS_C1_DMODE_BIT (1) /* @brief Has C2 RRE Bit */ #define FSL_FEATURE_ACMP_HAS_C2_RRE_BIT (0) /* @brief Has C0 HYSTCTR Bit */ #define FSL_FEATURE_ACMP_HAS_C0_HYSTCTR_BIT (1) /* @brief If support round-robin mode */ #define FSL_FEATURE_ACMP_HAS_NO_ROUNDROBIN_MODE (1) /* @brief If support 3v domain */ #define FSL_FEATURE_ACMP_HAS_NO_3V_DOMAIN (1) /* @brief If support window mode */ #define FSL_FEATURE_ACMP_HAS_NO_WINDOW_MODE (1) /* @brief If support filter mode */ #define FSL_FEATURE_ACMP_HAS_NO_FILTER_MODE (0) /* @brief Has No C0 SE Bit */ #define FSL_FEATURE_ACMP_HAS_NO_C0_SE_BIT (1) /* LPADC module features */ /* @brief FIFO availability on the SoC. */ #define FSL_FEATURE_LPADC_FIFO_COUNT (2) /* @brief Does not support two simultanious single ended conversions (bitfield TCTRL[FIFO_SEL_B]). */ #define FSL_FEATURE_LPADC_HAS_NO_TCTRL_FIFO_SEL_B (0) /* @brief Has subsequent trigger priority (bitfield CFG[TPRICTRL]). */ #define FSL_FEATURE_LPADC_HAS_CFG_SUBSEQUENT_PRIORITY (1) /* @brief Has differential mode (bitfield CMDLn[DIFF]). */ #define FSL_FEATURE_LPADC_HAS_CMDL_DIFF (0) /* @brief Has channel scale (bitfield CMDLn[CSCALE]). */ #define FSL_FEATURE_LPADC_HAS_CMDL_CSCALE (0) /* @brief Has conversion type select (bitfield CMDLn[CTYPE]). */ #define FSL_FEATURE_LPADC_HAS_CMDL_CTYPE (1) /* @brief Has conversion resolution select (bitfield CMDLn[MODE]). */ #define FSL_FEATURE_LPADC_HAS_CMDL_MODE (1) /* @brief Has Wait for trigger assertion before execution (bitfield CMDHn[WAIT_TRIG]). */ #define FSL_FEATURE_LPADC_HAS_CMDH_WAIT_TRIG (1) /* @brief Has offset calibration (bitfield CTRL[CALOFS]). */ #define FSL_FEATURE_LPADC_HAS_CTRL_CALOFS (1) /* @brief Has gain calibration (bitfield CTRL[CAL_REQ]). */ #define FSL_FEATURE_LPADC_HAS_CTRL_CAL_REQ (1) /* @brief Has calibration average (bitfield CTRL[CAL_AVGS]). */ #define FSL_FEATURE_LPADC_HAS_CTRL_CAL_AVGS (1) /* @brief Has internal clock (bitfield CFG[ADCKEN]). */ #define FSL_FEATURE_LPADC_HAS_CFG_ADCKEN (0) /* @brief Enable support for low voltage reference on option 1 reference (bitfield CFG[VREF1RNG]). */ #define FSL_FEATURE_LPADC_HAS_CFG_VREF1RNG (0) /* @brief Has calibration (bitfield CFG[CALOFS]). */ #define FSL_FEATURE_LPADC_HAS_CFG_CALOFS (0) /* @brief Has offset trim (register OFSTRIM). */ #define FSL_FEATURE_LPADC_HAS_OFSTRIM (0) /* @brief Has power select (bitfield CFG[PWRSEL]). */ #define FSL_FEATURE_LPADC_HAS_CFG_PWRSEL (0) /* @brief Has alternate channel B scale (bitfield CMDLn[ALTB_CSCALE]). */ #define FSL_FEATURE_LPADC_HAS_CMDL_ALTB_CSCALE (0) /* @brief Has alternate channel B select enable (bitfield CMDLn[ALTBEN]). */ #define FSL_FEATURE_LPADC_HAS_CMDL_ALTBEN (1) /* @brief Has alternate channel input (bitfield CMDLn[ALTB_ADCH]). */ #define FSL_FEATURE_LPADC_HAS_CMDL_ALTB_ADCH (1) /* @brief Has offset calibration mode (bitfield CTRL[CALOFSMODE]). */ #define FSL_FEATURE_LPADC_HAS_CTRL_CALOFSMODE (1) /* @brief Conversion averaged bitfiled width. */ #define FSL_FEATURE_LPADC_CONVERSIONS_AVERAGED_BITFIELD_WIDTH (4) /* @brief Enable hardware trigger command selection */ #define FSL_FEATURE_LPADC_HAS_TCTRL_CMD_SEL (0) /* @brief Has Trigger status register. */ #define FSL_FEATURE_LPADC_HAS_TSTAT (1) /* @brief Has B side channels. */ #define FSL_FEATURE_LPADC_HAS_B_SIDE_CHANNELS (1) /* @brief Indicate whether the LPADC STAT register has trigger exception interrupt function (bitfield STAT[TEXC_INT]). */ #define FSL_FEATURE_LPADC_HAS_STAT_TEXC_INT (1) /* @brief Indicate whether the LPADC STAT register has trigger completion interrupt function (bitfield STAT[TCOMP_INT]). */ #define FSL_FEATURE_LPADC_HAS_STAT_TCOMP_INT (1) /* @brief Indicate whether the LPADC STAT register has calibration ready function (bitfield STAT[CAL_RDY]). */ #define FSL_FEATURE_LPADC_HAS_STAT_CAL_RDY (1) /* @brief Indicate whether the LPADC STAT register has ADC active function (bitfield STAT[ADC_ACTIVE]). */ #define FSL_FEATURE_LPADC_HAS_STAT_ADC_ACTIVE (1) /* @brief Indicate whether the LPADC IE register has trigger exception interrupt enable function (bitfield IE[TEXC_IE]). */ #define FSL_FEATURE_LPADC_HAS_IE_TEXC_IE (1) /* @brief Indicate whether the LPADC IE register has trigger completion interrupt enable function (bitfield IE[TCOMP_IE]). */ #define FSL_FEATURE_LPADC_HAS_IE_TCOMP_IE (1) /* @brief Indicate whether the LPADC CFG register has trigger resume/restart enable function (bitfield CFG[TRES]). */ #define FSL_FEATURE_LPADC_HAS_CFG_TRES (1) /* @brief Indicate whether the LPADC CFG register has trigger command resume/restart enable function (bitfield CFG[TCMDRES]). */ #define FSL_FEATURE_LPADC_HAS_CFG_TCMDRES (1) /* @brief Indicate whether the LPADC CFG register has high priority trigger exception disable function (bitfield CFG[HPT_EXDI]). */ #define FSL_FEATURE_LPADC_HAS_CFG_HPT_EXDI (1) /* @brief Indicate LPADC CFG register TPRICTRL bitfield width. */ #define FSL_FEATURE_LPADC_CFG_TPRICTRL_BITFIELD_WIDTH (2) /* @brief Has compare function enable (bitfield CMDHn[CMPEN]). */ #define FSL_FEATURE_LPADC_HAS_CMDH_CMPEN (1) /* @brief Buffer size of temperature sensor (CMDHa[LOOP] value to be set in process of calculate the temperature). */ #define FSL_FEATURE_LPADC_TEMP_SENS_BUFFER_SIZE (2U) /* @brief Temperature sensor parameter A (slope). */ #define FSL_FEATURE_LPADC_TEMP_PARAMETER_SLOP (789.2) /* @brief Temperature sensor parameter B (offset). */ #define FSL_FEATURE_LPADC_TEMP_PARAMETER_OFFSET (319.2) /* @brief Temperature sensor parameter ALPHA (Alpha). */ #define FSL_FEATURE_LPADC_TEMP_PARAMETER_ALPHA (11.2) /* CDOG module features */ /* @brief SOC has no reset driver. */ #define FSL_FEATURE_CDOG_HAS_NO_RESET (1) /* CTIMER module features */ /* @brief CTIMER has no capture channel. */ #define FSL_FEATURE_CTIMER_HAS_NO_INPUT_CAPTURE (0) /* @brief CTIMER has no capture 2 interrupt. */ #define FSL_FEATURE_CTIMER_HAS_NO_IR_CR2INT (0) /* @brief CTIMER capture 3 interrupt. */ #define FSL_FEATURE_CTIMER_HAS_IR_CR3INT (1) /* @brief Has CTIMER CCR_CAP2 (register bits CCR[CAP2RE][CAP2FE][CAP2I]. */ #define FSL_FEATURE_CTIMER_HAS_NO_CCR_CAP2 (0) /* @brief Has CTIMER CCR_CAP3 (register bits CCR[CAP3RE][CAP3FE][CAP3I]). */ #define FSL_FEATURE_CTIMER_HAS_CCR_CAP3 (1) /* @brief CTIMER Has register MSR */ #define FSL_FEATURE_CTIMER_HAS_MSR (1) /* EDMA module features */ /* @brief Number of DMA channels (related to number of registers TCD, DCHPRI, bit fields ERQ[ERQn], EEI[EEIn], INT[INTn], ERR[ERRn], HRS[HRSn] and bit field widths ES[ERRCHN], CEEI[CEEI], SEEI[SEEI], CERQ[CERQ], SERQ[SERQ], CDNE[CDNE], SSRT[SSRT], CERR[CERR], CINT[CINT], TCDn_CITER_ELINKYES[LINKCH], TCDn_CSR[MAJORLINKCH], TCDn_BITER_ELINKYES[LINKCH]). (Valid only for eDMA modules.) */ #define FSL_FEATURE_EDMA_MODULE_CHANNEL (8) /* @brief If 8 bytes transfer supported. */ #define FSL_FEATURE_EDMA_SUPPORT_8_BYTES_TRANSFER (1) /* @brief Number of DMA channel groups (register bit fields CR[ERGA], CR[GRPnPRI], ES[GPE], DCHPRIn[GRPPRI]). (Valid only for eDMA modules.) */ #define FSL_FEATURE_EDMA_CHANNEL_GROUP_COUNT (1) /* @brief If 16 bytes transfer supported. */ #define FSL_FEATURE_EDMA_SUPPORT_16_BYTES_TRANSFER (1) /* @brief Has DMA_Error interrupt vector. */ #define FSL_FEATURE_EDMA_HAS_ERROR_IRQ (1) /* @brief If 64 bytes transfer supported. */ #define FSL_FEATURE_EDMA_SUPPORT_64_BYTES_TRANSFER (1) /* @brief Has register access permission. */ #define FSL_FEATURE_HAVE_DMA_CONTROL_REGISTER_ACCESS_PERMISSION (1) /* @brief If 128 bytes transfer supported. */ #define FSL_FEATURE_EDMA_SUPPORT_128_BYTES_TRANSFER (1) /* @brief If channel clock controlled independently */ #define FSL_FEATURE_EDMA_CHANNEL_HAS_OWN_CLOCK_GATE (1) /* @brief If 128 bytes transfer supported. */ #define FSL_FEATURE_EDMA_INSTANCE_SUPPORT_128_BYTES_TRANSFERn(x) (1) /* @brief Number of channel for each EDMA instance, (only defined for soc with different channel numbers for difference instance) */ #define FSL_FEATURE_EDMA_INSTANCE_CHANNELn(x) (8) /* @brief Has register CH_CSR. */ #define FSL_FEATURE_EDMA_HAS_CHANNEL_CONFIG (1) /* @brief Has no register bit fields MP_CSR[EBW]. */ #define FSL_FEATURE_EDMA_HAS_NO_MP_CSR_EBW (1) /* @brief Has channel mux */ #define FSL_FEATURE_EDMA_HAS_CHANNEL_MUX (1) /* @brief If dma has common clock gate */ #define FSL_FEATURE_EDMA_HAS_COMMON_CLOCK_GATE (0) /* @brief Instance has channel mux */ #define FSL_FEATURE_EDMA_INSTANCE_HAS_CHANNEL_MUXn(x) (1) /* @brief If dma channel IRQ support parameter */ #define FSL_FEATURE_EDMA_MODULE_CHANNEL_IRQ_ENTRY_SUPPORT_PARAMETER (0) /* @brief Has register CH_SBR. */ #define FSL_FEATURE_EDMA_HAS_SBR (1) /* @brief NBYTES must be multiple of 8 when using scatter gather. */ #define FSL_FEATURE_EDMA_HAS_ERRATA_51327 (0) /* @brief Has no register bit fields CH_SBR[ATTR]. */ #define FSL_FEATURE_EDMA_HAS_NO_CH_SBR_ATTR (1) /* @brief NBYTES must be multiple of 8 when using scatter gather. */ #define FSL_FEATURE_EDMA_INSTANCE_HAS_ERRATA_51327n(x) (0) /* @brief Has register bit field CH_CSR[SWAP]. */ #define FSL_FEATURE_EDMA_HAS_CHANNEL_SWAP_SIZE (0) /* @brief Has register bit fields MP_CSR[GMRC]. */ #define FSL_FEATURE_EDMA_HAS_GLOBAL_MASTER_ID_REPLICATION (1) /* @brief Instance has register bit field CH_CSR[SWAP]. */ #define FSL_FEATURE_EDMA_INSTANCE_HAS_CHANNEL_SWAP_SIZEn(x) (0) /* @brief Whether has prot register. */ #define FSL_FEATURE_EDMA_INSTANCE_HAS_PROT_REGISTERn(x) (0) /* @brief Has register bit field CH_SBR[INSTR]. */ #define FSL_FEATURE_EDMA_HAS_CHANNEL_ACCESS_TYPE (0) /* @brief Whether has MP channel mux. */ #define FSL_FEATURE_EDMA_INSTANCE_HAS_MP_CHANNEL_MUXn(x) (0) /* @brief Instance has register bit field CH_SBR[INSTR]. */ #define FSL_FEATURE_EDMA_INSTANCE_HAS_CHANNEL_ACCESS_TYPEn(x) (0) /* @brief Has register bit fields CH_MATTR[WCACHE], CH_MATTR[RCACHE]. */ #define FSL_FEATURE_EDMA_HAS_CHANNEL_MEMORY_ATTRIBUTE (0) /* @brief Instance has register CH_MATTR. */ #define FSL_FEATURE_EDMA_INSTANCE_HAS_CHANNEL_MEMORY_ATTRIBUTEn(x) (0) /* @brief Has register bit field CH_CSR[SIGNEXT]. */ #define FSL_FEATURE_EDMA_HAS_CHANNEL_SIGN_EXTENSION (0) /* @brief Instance Has register bit field CH_CSR[SIGNEXT]. */ #define FSL_FEATURE_EDMA_INSTANCE_HAS_CHANNEL_SIGN_EXTENSIONn(x) (0) /* @brief Has register bit field TCD_CSR[BWC]. */ #define FSL_FEATURE_EDMA_HAS_BANDWIDTH (1) /* @brief Instance has register bit field TCD_CSR[BWC]. */ #define FSL_FEATURE_EDMA_INSTANCE_HAS_BANDWIDTHn(x) (1) /* @brief Has register bit fields TCD_CSR[TMC]. */ #define FSL_FEATURE_EDMA_HAS_TRANSFER_MODE (0) /* @brief Instance has register bit fields TCD_CSR[TMC]. */ #define FSL_FEATURE_EDMA_INSTANCE_HAS_TRANSFER_MODEn(x) (0) /* @brief Has no register bit fields CH_SBR[SEC]. */ #define FSL_FEATURE_EDMA_HAS_NO_CH_SBR_SEC (0) /* @brief edma5 has different tcd type. */ #define FSL_FEATURE_EDMA_TCD_TYPEn(x) (0) /* @brief Number of DMA channels with asynchronous request capability. */ #define FSL_FEATURE_EDMA_ASYNCHRO_REQUEST_CHANNEL_COUNT (8) /* FLEXIO module features */ /* @brief FLEXIO support reset from RSTCTL */ #define FSL_FEATURE_FLEXIO_HAS_RESET (1) /* @brief Has Shifter Status Register (FLEXIO_SHIFTSTAT) */ #define FSL_FEATURE_FLEXIO_HAS_SHIFTER_STATUS (1) /* @brief Has Pin Data Input Register (FLEXIO_PIN) */ #define FSL_FEATURE_FLEXIO_HAS_PIN_STATUS (1) /* @brief Has Shifter Buffer N Nibble Byte Swapped Register (FLEXIO_SHIFTBUFNBSn) */ #define FSL_FEATURE_FLEXIO_HAS_SHFT_BUFFER_NIBBLE_BYTE_SWAP (1) /* @brief Has Shifter Buffer N Half Word Swapped Register (FLEXIO_SHIFTBUFHWSn) */ #define FSL_FEATURE_FLEXIO_HAS_SHFT_BUFFER_HALF_WORD_SWAP (1) /* @brief Has Shifter Buffer N Nibble Swapped Register (FLEXIO_SHIFTBUFNISn) */ #define FSL_FEATURE_FLEXIO_HAS_SHFT_BUFFER_NIBBLE_SWAP (1) /* @brief Supports Shifter State Mode (FLEXIO_SHIFTCTLn[SMOD]) */ #define FSL_FEATURE_FLEXIO_HAS_STATE_MODE (1) /* @brief Supports Shifter Logic Mode (FLEXIO_SHIFTCTLn[SMOD]) */ #define FSL_FEATURE_FLEXIO_HAS_LOGIC_MODE (1) /* @brief Supports paralle width (FLEXIO_SHIFTCFGn[PWIDTH]) */ #define FSL_FEATURE_FLEXIO_HAS_PARALLEL_WIDTH (1) /* @brief Reset value of the FLEXIO_VERID register */ #define FSL_FEATURE_FLEXIO_VERID_RESET_VALUE (0x2010003) /* @brief Reset value of the FLEXIO_PARAM register */ #define FSL_FEATURE_FLEXIO_PARAM_RESET_VALUE (0x4100808) /* @brief Flexio DMA request base channel */ #define FSL_FEATURE_FLEXIO_DMA_REQUEST_BASE_CHANNEL (0) /* @brief Represent the bit width of the TIMDCE field (FLEXIO_TIMCFGLn[TIMDEC]) */ #define FSL_FEATURE_FLEXIO_TIMCFG_TIMDCE_FIELD_WIDTH (3) /* @brief Has pin input output related registers */ #define FSL_FEATURE_FLEXIO_HAS_PIN_REGISTER (1) /* GPIO module features */ /* @brief Has GPIO attribute checker register (GACR). */ #define FSL_FEATURE_GPIO_HAS_ATTRIBUTE_CHECKER (0) /* @brief GPIO registers width */ #define FSL_FEATURE_GPIO_REGISTERS_WIDTH (32) /* @brief Has GPIO version ID register (VERID). */ #define FSL_FEATURE_GPIO_HAS_VERSION_INFO_REGISTER (1) /* @brief Has secure/non-secure access protection registers (LOCK, PCNS, PCNP, ICNS, ICNP). */ #define FSL_FEATURE_GPIO_HAS_SECURE_PRIVILEGE_CONTROL (1) /* @brief Has GPIO port input disable register (PIDR). */ #define FSL_FEATURE_GPIO_HAS_PORT_INPUT_CONTROL (1) /* @brief Has GPIO interrupt/DMA request/trigger output selection. */ #define FSL_FEATURE_GPIO_HAS_INTERRUPT_CHANNEL_SELECT (1) /* I3C module features */ /* @brief Has TERM bitfile in MERRWARN register. */ #define FSL_FEATURE_I3C_HAS_NO_MERRWARN_TERM (0) /* @brief SOC has no reset driver. */ #define FSL_FEATURE_I3C_HAS_NO_RESET (0) /* @brief Use fixed BAMATCH count, do not provide editable BAMATCH. */ #define FSL_FEATURE_I3C_HAS_NO_SCONFIG_BAMATCH (0) /* @brief Register SCONFIG do not have IDRAND bitfield. */ #define FSL_FEATURE_I3C_HAS_NO_SCONFIG_IDRAND (1) /* @brief Register SCONFIG has HDROK bitfield. */ #define FSL_FEATURE_I3C_HAS_HDROK (1) /* @brief Has ERRATA_051617. */ #define FSL_FEATURE_I3C_HAS_ERRATA_051617 (0) /* @brief SOC does not support slave IBI/MR/HJ */ #define FSL_FEATURE_I3C_HAS_NO_SLAVE_IBI_MR_HJ (0) /* @brief Has ERRATA_052086. */ #define FSL_FEATURE_I3C_HAS_ERRATA_052086 (0) /* LCDIF module features */ /* @brief LCDIF version. */ #define FSL_FEATURE_LCDIF_VERSION_DC8000 (1) /* @brief Support D/CX Pin polarity */ #define FSL_FEATURE_LCDIF_HAS_DBIX_POLARITY (0) /* @brief Has DBI Type C Option. */ #define FSL_FEATURE_LCDIF_HAS_TYPEC (0) /* LPI2C module features */ /* @brief Has separate DMA RX and TX requests. */ #define FSL_FEATURE_LPI2C_HAS_SEPARATE_DMA_RX_TX_REQn(x) (1) /* @brief Capacity (number of entries) of the transmit/receive FIFO (or zero if no FIFO is available). */ #define FSL_FEATURE_LPI2C_FIFO_SIZEn(x) (8) /* LPSPI module features */ /* @brief Capacity (number of entries) of the transmit/receive FIFO (or zero if no FIFO is available). */ #define FSL_FEATURE_LPSPI_FIFO_SIZEn(x) (8) /* @brief Has separate DMA RX and TX requests. */ #define FSL_FEATURE_LPSPI_HAS_SEPARATE_DMA_RX_TX_REQn(x) (1) /* @brief Has CCR1 (related to existence of registers CCR1). */ #define FSL_FEATURE_LPSPI_HAS_CCR1 (1) /* @brief Has no PCSCFG bit in CFGR1 register. */ #define FSL_FEATURE_LPSPI_HAS_NO_PCSCFG (0) /* @brief Has no WIDTH bits in TCR register. */ #define FSL_FEATURE_LPSPI_HAS_NO_MULTI_WIDTH (0) /* LPUART module features */ /* @brief Has receive FIFO overflow detection (bit field CFIFO[RXOFE]). */ #define FSL_FEATURE_LPUART_HAS_IRQ_EXTENDED_FUNCTIONS (0) /* @brief Has low power features (can be enabled in wait mode via register bit C1[DOZEEN] or CTRL[DOZEEN] if the registers are 32-bit wide). */ #define FSL_FEATURE_LPUART_HAS_LOW_POWER_UART_SUPPORT (1) /* @brief Has extended data register ED (or extra flags in the DATA register if the registers are 32-bit wide). */ #define FSL_FEATURE_LPUART_HAS_EXTENDED_DATA_REGISTER_FLAGS (1) /* @brief Capacity (number of entries) of the transmit/receive FIFO (or zero if no FIFO is available). */ #define FSL_FEATURE_LPUART_HAS_FIFO (1) /* @brief Has 32-bit register MODIR */ #define FSL_FEATURE_LPUART_HAS_MODIR (1) /* @brief Hardware flow control (RTS, CTS) is supported. */ #define FSL_FEATURE_LPUART_HAS_MODEM_SUPPORT (1) /* @brief Infrared (modulation) is supported. */ #define FSL_FEATURE_LPUART_HAS_IR_SUPPORT (1) /* @brief 2 bits long stop bit is available. */ #define FSL_FEATURE_LPUART_HAS_STOP_BIT_CONFIG_SUPPORT (1) /* @brief If 10-bit mode is supported. */ #define FSL_FEATURE_LPUART_HAS_10BIT_DATA_SUPPORT (1) /* @brief If 7-bit mode is supported. */ #define FSL_FEATURE_LPUART_HAS_7BIT_DATA_SUPPORT (1) /* @brief Baud rate fine adjustment is available. */ #define FSL_FEATURE_LPUART_HAS_BAUD_RATE_FINE_ADJUST_SUPPORT (0) /* @brief Baud rate oversampling is available (has bit fields C4[OSR], C5[BOTHEDGE], C5[RESYNCDIS] or BAUD[OSR], BAUD[BOTHEDGE], BAUD[RESYNCDIS] if the registers are 32-bit wide). */ #define FSL_FEATURE_LPUART_HAS_BAUD_RATE_OVER_SAMPLING_SUPPORT (1) /* @brief Baud rate oversampling is available. */ #define FSL_FEATURE_LPUART_HAS_RX_RESYNC_SUPPORT (1) /* @brief Baud rate oversampling is available. */ #define FSL_FEATURE_LPUART_HAS_BOTH_EDGE_SAMPLING_SUPPORT (1) /* @brief Peripheral type. */ #define FSL_FEATURE_LPUART_IS_SCI (1) /* @brief Capacity (number of entries) of the transmit/receive FIFO (or zero if no FIFO is available). */ #define FSL_FEATURE_LPUART_FIFO_SIZEn(x) (8) /* @brief Supports two match addresses to filter incoming frames. */ #define FSL_FEATURE_LPUART_HAS_ADDRESS_MATCHING (1) /* @brief Has transmitter/receiver DMA enable bits C5[TDMAE]/C5[RDMAE] (or BAUD[TDMAE]/BAUD[RDMAE] if the registers are 32-bit wide). */ #define FSL_FEATURE_LPUART_HAS_DMA_ENABLE (1) /* @brief Has transmitter/receiver DMA select bits C4[TDMAS]/C4[RDMAS], resp. C5[TDMAS]/C5[RDMAS] if IS_SCI = 0. */ #define FSL_FEATURE_LPUART_HAS_DMA_SELECT (0) /* @brief Data character bit order selection is supported (bit field S2[MSBF] or STAT[MSBF] if the registers are 32-bit wide). */ #define FSL_FEATURE_LPUART_HAS_BIT_ORDER_SELECT (1) /* @brief Has smart card (ISO7816 protocol) support and no improved smart card support. */ #define FSL_FEATURE_LPUART_HAS_SMART_CARD_SUPPORT (0) /* @brief Has improved smart card (ISO7816 protocol) support. */ #define FSL_FEATURE_LPUART_HAS_IMPROVED_SMART_CARD_SUPPORT (0) /* @brief Has local operation network (CEA709.1-B protocol) support. */ #define FSL_FEATURE_LPUART_HAS_LOCAL_OPERATION_NETWORK_SUPPORT (0) /* @brief Has 32-bit registers (BAUD, STAT, CTRL, DATA, MATCH, MODIR) instead of 8-bit (BDH, BDL, C1, S1, D, etc.). */ #define FSL_FEATURE_LPUART_HAS_32BIT_REGISTERS (1) /* @brief Lin break detect available (has bit BAUD[LBKDIE]). */ #define FSL_FEATURE_LPUART_HAS_LIN_BREAK_DETECT (1) /* @brief UART stops in Wait mode available (has bit C1[UARTSWAI]). */ #define FSL_FEATURE_LPUART_HAS_WAIT_MODE_OPERATION (0) /* @brief Has separate DMA RX and TX requests. */ #define FSL_FEATURE_LPUART_HAS_SEPARATE_DMA_RX_TX_REQn(x) (1) /* @brief Has separate RX and TX interrupts. */ #define FSL_FEATURE_LPUART_HAS_SEPARATE_RX_TX_IRQ (0) /* @brief Has LPAURT_PARAM. */ #define FSL_FEATURE_LPUART_HAS_PARAM (1) /* @brief Has LPUART_VERID. */ #define FSL_FEATURE_LPUART_HAS_VERID (1) /* @brief Has LPUART_GLOBAL. */ #define FSL_FEATURE_LPUART_HAS_GLOBAL (1) /* @brief Has LPUART_PINCFG. */ #define FSL_FEATURE_LPUART_HAS_PINCFG (1) /* @brief Belong to LPFLEXCOMM */ #define FSL_FEATURE_LPUART_IS_LPFLEXCOMM (0) /* @brief Has register MODEM Control. */ #define FSL_FEATURE_LPUART_HAS_MCR (0) /* @brief Has register Half Duplex Control. */ #define FSL_FEATURE_LPUART_HAS_HDCR (0) /* @brief Has register Timeout. */ #define FSL_FEATURE_LPUART_HAS_TIMEOUT (0) /* MIPI_DSI_HOST module features */ /* @brief Does not have DPHY PLL(DPHY_CM) */ #define FSL_FEATURE_MIPI_DSI_HOST_NO_DPHY_PLL (1) /* @brief Support TX ULPS */ #define FSL_FEATURE_MIPI_DSI_HOST_HAS_ULPS (1) /* @brief Has control register to enable or disable TX ULPS */ #define FSL_FEATURE_MIPI_DSI_HOST_HAS_ULPS_CTRL (0) /* @brief Has pixel-link to DPI remap */ #define FSL_FEATURE_MIPI_DSI_HOST_HAS_PXL2DPI (0) /* @brief Has DBI Pixel Format register */ #define FSL_FEATURE_MIPI_DSI_HOST_DBI_HAS_PIXEL_FORMAT (1) /* @brief Has PHY ready status register */ #define FSL_FEATURE_MIPI_DSI_HOST_HAS_PHY_RDY (1) /* @brief Has HS control HS_MODE_ENABLE register */ #define FSL_FEATURE_MIPI_DSI_HOST_HAS_HS_CTRL (1) /* @brief Has bitfield HOST_TURNAROUND[REQUEST_BTA] */ #define FSL_FEATURE_MIPI_DSI_HOST_HAS_BTA_CTRL (1) /* @brief Has separate ULPS control */ #define FSL_FEATURE_MIPI_DSI_HOST_HAS_SEPARATE_ULPS_CTRL (1) /* MRT module features */ /* @brief number of channels. */ #define FSL_FEATURE_MRT_NUMBER_OF_CHANNELS (4) /* MU module features */ /* @brief MU side for current core */ #define FSL_FEATURE_MU_SIDE_B (1) /* @brief MU supports reset assert interrupt. CIER0[RAIE] or CR[RAIE] or BCR[RAIE]. */ #define FSL_FEATURE_MU_HAS_RESET_ASSERT_INT (0) /* @brief MU supports reset de-assert interrupt. CR[RDIE] or BCR[RDIE]. */ #define FSL_FEATURE_MU_HAS_RESET_DEASSERT_INT (0) /* @brief MU does not support core status. Register CSSR0 or CSR0. */ #define FSL_FEATURE_MU_NO_CORE_STATUS (0) /* @brief MU does not support NMI. Register bit CCR0[NMI]. */ #define FSL_FEATURE_MU_NO_NMI (0) /* @brief MU does not support core event pending. Register bit SR[CEP]. */ #define FSL_FEATURE_MU_NO_CEP (0) /* @brief MU supports Power-Down mode entry interrupt. CIER0[PDIE] */ #define FSL_FEATURE_MU_HAS_PD_INT (0) /* @brief MU supports STOP mode entry interrupt. CIER0[STOPIE] */ #define FSL_FEATURE_MU_HAS_STOP_INT (0) /* @brief MU supports WAIT mode entry interrupt. CIER0[WAITIE] */ #define FSL_FEATURE_MU_HAS_WAIT_INT (1) /* @brief MU supports HALT mode entry interrupt. CIER0[HALTIE] */ #define FSL_FEATURE_MU_HAS_HALT_INT (0) /* @brief MU supports RUN mode entry interrupt. CIER0[RUNIE] */ #define FSL_FEATURE_MU_HAS_RUN_INT (0) /* @brief MU supports hardware reset interrupt. CSSR0[HRIP] or CSR0[HRIP]. */ #define FSL_FEATURE_MU_HAS_SR_HRIP (0) /* @brief MU supports reset interrupt. Register bit SR[MURIP]. */ #define FSL_FEATURE_MU_HAS_SR_MURIP (0) /* @brief MU does not support enable clock of the other core, CR[CLKE] or CCR[CLKE]. */ #define FSL_FEATURE_MU_NO_CLKE (1) /* @brief MU has bit CCR0[RSTH]. */ #define FSL_FEATURE_MU_HAS_RSTH (0) /* @brief MU has bit CCR0[RSTH] by instance. */ #define FSL_FEATURE_MU_HAS_RSTH_BY_INSTANCEn(x) (0) /* @brief MU has bit CCR0[BOOT]. */ #define FSL_FEATURE_MU_HAS_BOOT (0) /* @brief MU has bit CCR0[BOOT] by instance. */ #define FSL_FEATURE_MU_HAS_BOOT_BY_INSTANCEn(x) (0) /* @brief MU supports MU reset, CR[MUR]. */ #define FSL_FEATURE_MU_HAS_MUR (1) /* @brief MU supports hardware reset, CR[HR] or CCR0[HR]. */ #define FSL_FEATURE_MU_HAS_HR (0) /* @brief MU supports hardware reset by instance */ #define FSL_FEATURE_MU_HAS_HR_BY_INSTANCEn(x) (0) /* @brief The number of general purpose interrupts supported by MU. */ #define FSL_FEATURE_MU_GPI_COUNT (4) /* PDM module features */ /* @brief PDM FIFO offset */ #define FSL_FEATURE_PDM_FIFO_OFFSET (4) /* @brief PDM Channel Number */ #define FSL_FEATURE_PDM_CHANNEL_NUM (8) /* @brief PDM FIFO WIDTH Size */ #define FSL_FEATURE_PDM_FIFO_WIDTH (4) /* @brief PDM FIFO DEPTH Size */ #define FSL_FEATURE_PDM_FIFO_DEPTH (8) /* @brief PDM has RANGE_CTRL register */ #define FSL_FEATURE_PDM_HAS_RANGE_CTRL (1) /* @brief PDM Has Low Frequency */ #define FSL_FEATURE_PDM_HAS_STATUS_LOW_FREQ (0) /* @brief PDM Has DC_OUT_CTRL. */ #define FSL_FEATURE_PDM_HAS_DC_OUT_CTRL (1) /* @brief PDM Has Fixed DC CTRL VALUE. */ #define FSL_FEATURE_PDM_DC_CTRL_VALUE_FIXED (1) /* @brief PDM Has no independent error IRQ. */ #define FSL_FEATURE_PDM_HAS_NO_INDEPENDENT_ERROR_IRQ (1) /* @brief PDM has no minimum clkdiv. */ #define FSL_FEATURE_PDM_HAS_NO_MINIMUM_CLKDIV (1) /* @brief PDM Has No VADEF Bitfield In PDM VAD0_STAT Register */ #define FSL_FEATURE_PDM_HAS_NO_VADEF (1) /* @brief PDM Has no FIR_RDY Bitfield In PDM STAT Register */ #define FSL_FEATURE_PDM_HAS_NO_FIR_RDY (1) /* @brief PDM Has no DOZEN Bitfield In PDM CTRL_1 Register */ #define FSL_FEATURE_PDM_HAS_NO_DOZEN (0) /* @brief PDM Has DEC_BYPASS Bitfield In PDM CTRL_2 Register */ #define FSL_FEATURE_PDM_HAS_DECIMATION_FILTER_BYPASS (1) /* PINT module features */ /* @brief Number of connected outputs */ #define FSL_FEATURE_PINT_NUMBER_OF_CONNECTED_OUTPUTS (4) /* PMC module features */ /* @brief Has no OS Timer control register in PMC */ #define FSL_FEATURE_PMC_HAS_NO_OSTIMER_REG (1) /* RTC module features */ /* @brief Has Tamper Direction Register support */ #define FSL_FEATURE_RTC_HAS_TAMPER_DIRECTION (0) /* @brief Has SUBSECOND_CTRL register. */ #define FSL_FEATURE_RTC_HAS_SUBSECOND (0) /* @brief Has Tamper Queue Status and Control Register support. */ #define FSL_FEATURE_RTC_HAS_TAMPER_QUEUE (0) /* @brief Has RTC subsystem. */ #define FSL_FEATURE_RTC_HAS_SUBSYSTEM (1) /* @brief Has RTC Tamper 23 Filter Configuration Register support */ #define FSL_FEATURE_RTC_HAS_FILTER23_CFG (0) /* @brief Has WAKEUP_MODE bitfile in CTRL2 register. */ #define FSL_FEATURE_RTC_HAS_NO_CTRL2_WAKEUP_MODE (1) /* @brief Has CLK_SEL bitfile in CTRL register. */ #define FSL_FEATURE_RTC_HAS_CLOCK_SELECT (0) /* @brief Has CLKO_DIS bitfile in CTRL register. */ #define FSL_FEATURE_RTC_HAS_CLOCK_OUTPUT_DISABLE (1) /* @brief Has No Tamper in RTC. */ #define FSL_FEATURE_RTC_HAS_NO_TAMPER_FEATURE (1) /* @brief Has CPU_LOW_VOLT bitfile in STATUS register. */ #define FSL_FEATURE_RTC_HAS_NO_CPU_LOW_VOLT_FLAG (1) /* @brief Has RST_SRC bitfile in STATUS register. */ #define FSL_FEATURE_RTC_HAS_NO_RST_SRC_FLAG (1) /* @brief Has GP_DATA_REG register. */ #define FSL_FEATURE_RTC_HAS_NO_GP_DATA_REG (1) /* @brief Has TIMER_STB_MASK bitfile in CTRL register. */ #define FSL_FEATURE_RTC_HAS_NO_TIMER_STB_MASK (1) /* @brief Target(slave) instance. */ #define FSL_FEATURE_RTC_IS_SLAVE (1) /* SAI module features */ /* @brief Receive/transmit FIFO size in item count (register bit fields TCSR[FRDE], TCSR[FRIE], TCSR[FRF], TCR1[TFW], RCSR[FRDE], RCSR[FRIE], RCSR[FRF], RCR1[RFW], registers TFRn, RFRn). */ #define FSL_FEATURE_SAI_FIFO_COUNTn(x) (8) /* @brief Receive/transmit channel number (register bit fields TCR3[TCE], RCR3[RCE], registers TDRn and RDRn). */ #define FSL_FEATURE_SAI_CHANNEL_COUNTn(x) (1) /* @brief Maximum words per frame (register bit fields TCR3[WDFL], TCR4[FRSZ], TMR[TWM], RCR3[WDFL], RCR4[FRSZ], RMR[RWM]). */ #define FSL_FEATURE_SAI_MAX_WORDS_PER_FRAME (32) /* @brief Has support of combining multiple data channel FIFOs into single channel FIFO (register bit fields TCR3[CFR], TCR4[FCOMB], TFR0[WCP], TFR1[WCP], RCR3[CFR], RCR4[FCOMB], RFR0[RCP], RFR1[RCP]). */ #define FSL_FEATURE_SAI_HAS_FIFO_COMBINE_MODE (0) /* @brief Has packing of 8-bit and 16-bit data into each 32-bit FIFO word (register bit fields TCR4[FPACK], RCR4[FPACK]). */ #define FSL_FEATURE_SAI_HAS_FIFO_PACKING (1) /* @brief Configures when the SAI will continue transmitting after a FIFO error has been detected (register bit fields TCR4[FCONT], RCR4[FCONT]). */ #define FSL_FEATURE_SAI_HAS_FIFO_FUNCTION_AFTER_ERROR (1) /* @brief Configures if the frame sync is generated internally, a frame sync is only generated when the FIFO warning flag is clear or continuously (register bit fields TCR4[ONDEM], RCR4[ONDEM]). */ #define FSL_FEATURE_SAI_HAS_ON_DEMAND_MODE (1) /* @brief Simplified bit clock source and asynchronous/synchronous mode selection (register bit fields TCR2[CLKMODE], RCR2[CLKMODE]), in comparison with the exclusively implemented TCR2[SYNC,BCS,BCI,MSEL], RCR2[SYNC,BCS,BCI,MSEL]. */ #define FSL_FEATURE_SAI_HAS_CLOCKING_MODE (0) /* @brief Has register for configuration of the MCLK divide ratio (register bit fields MDR[FRACT], MDR[DIVIDE]). */ #define FSL_FEATURE_SAI_HAS_MCLKDIV_REGISTER (0) /* @brief Interrupt source number */ #define FSL_FEATURE_SAI_INT_SOURCE_NUM (1) /* @brief Has register of MCR. */ #define FSL_FEATURE_SAI_HAS_MCR (1) /* @brief Has bit field MICS of the MCR register. */ #define FSL_FEATURE_SAI_HAS_NO_MCR_MICS (1) /* @brief Has register of MDR */ #define FSL_FEATURE_SAI_HAS_MDR (0) /* @brief Has support the BCLK bypass mode when BCLK = MCLK. */ #define FSL_FEATURE_SAI_HAS_BCLK_BYPASS (1) /* @brief Has DIV bit fields of MCR register (register bit fields MCR[DIV]). */ #define FSL_FEATURE_SAI_HAS_MCR_MCLK_POST_DIV (1) /* @brief Support Channel Mode (register bit fields TCR4[CHMOD]). */ #define FSL_FEATURE_SAI_HAS_CHANNEL_MODE (1) /* @brief SAI has FIFO in this soc (register bit fields TCR1[TFW]. */ #define FSL_FEATURE_SAI_HAS_FIFO (1) /* @brief Support synchronous with another SAI. */ #define FSL_FEATURE_SAI_HAS_SYNC_WITH_ANOTHER_SAI (0) /* SCT module features */ /* @brief Number of events */ #define FSL_FEATURE_SCT_NUMBER_OF_EVENTS (16) /* @brief Number of states */ #define FSL_FEATURE_SCT_NUMBER_OF_STATES (32) /* @brief Number of match capture */ #define FSL_FEATURE_SCT_NUMBER_OF_MATCH_CAPTURE (16) /* @brief Number of outputs */ #define FSL_FEATURE_SCT_NUMBER_OF_OUTPUTS (10) /* SEMA42 module features */ /* @brief Gate counts */ #define FSL_FEATURE_SEMA42_GATE_COUNT (64) /* USBHS module features */ /* @brief EHCI module instance count */ #define FSL_FEATURE_USBHS_EHCI_COUNT (2) /* @brief Number of endpoints supported */ #define FSL_FEATURE_USBHS_ENDPT_COUNT (8) /* @brief If the USB controller support eUSB PHY */ #define FSL_FEATURE_USBHS_SUPPORT_EUSBn(x) \ (((x) == USB0) ? (0) : \ (((x) == USB1) ? (1) : (-1))) /* USBPHY module features */ /* @brief USBPHY contain DCD analog module */ #define FSL_FEATURE_USBPHY_HAS_DCD_ANALOG (1) /* @brief USBPHY has register TRIM_OVERRIDE_EN */ #define FSL_FEATURE_USBPHY_HAS_TRIM_OVERRIDE_EN (1) /* @brief USBPHY is 28FDSOI */ #define FSL_FEATURE_USBPHY_28FDSOI (1) /* USDHC module features */ /* @brief Has external DMA support (VEND_SPEC[EXT_DMA_EN]) */ #define FSL_FEATURE_USDHC_HAS_EXT_DMA (0) /* @brief Has HS400 mode (MIX_CTRL[HS400_MODE]) */ #define FSL_FEATURE_USDHC_HAS_HS400_MODE (1) /* @brief Has SDR50 support (HOST_CTRL_CAP[SDR50_SUPPORT]) */ #define FSL_FEATURE_USDHC_HAS_SDR50_MODE (1) /* @brief Has SDR104 support (HOST_CTRL_CAP[SDR104_SUPPORT]) */ #define FSL_FEATURE_USDHC_HAS_SDR104_MODE (1) /* @brief USDHC has reset control */ #define FSL_FEATURE_USDHC_HAS_RESET (1) /* @brief USDHC has no bitfield WTMK_LVL[WR_BRST_LEN] and WTMK_LVL[RD_BRST_LEN] */ #define FSL_FEATURE_USDHC_HAS_NO_RW_BURST_LEN (1) /* @brief If USDHC instance support 8 bit width */ #define FSL_FEATURE_USDHC_INSTANCE_SUPPORT_8_BIT_WIDTHn(x) (1) /* @brief If USDHC instance support HS400 mode */ #define FSL_FEATURE_USDHC_INSTANCE_SUPPORT_HS400_MODEn(x) \ (((x) == USDHC0) ? (1) : \ (((x) == USDHC1) ? (0) : (-1))) /* @brief If USDHC instance support 1v8 signal */ #define FSL_FEATURE_USDHC_INSTANCE_SUPPORT_1V8_SIGNALn(x) (1) /* @brief Has no retuning time counter (HOST_CTRL_CAP[TIME_COUNT_RETURNING]) */ #define FSL_FEATURE_USDHC_REGISTER_HOST_CTRL_CAP_HAS_NO_RETUNING_TIME_COUNTER (1) /* @brief Has no VSELECT bit in VEND_SPEC register */ #define FSL_FEATURE_USDHC_HAS_NO_VOLTAGE_SELECT (0) /* @brief Has no VS18 bit in HOST_CTRL_CAP register */ #define FSL_FEATURE_USDHC_HAS_NO_VS18 (0) /* UTICK module features */ /* @brief UTICK does not support power down configure. */ #define FSL_FEATURE_UTICK_HAS_NO_PDCFG (1) /* WWDT module features */ /* @brief WWDT does not support oscillator lock. */ #define FSL_FEATURE_WWDT_HAS_NO_OSCILLATOR_LOCK (0) /* @brief WWDT does not support power down configure. */ #define FSL_FEATURE_WWDT_HAS_NO_PDCFG (1) /* @brief soc has reset. */ #define FSL_FEATURE_WWDT_HAS_NO_RESET (1) /* XSPI module features */ /* @brief XSPI has IPEDERR flag */ #define FSL_FEATURE_XSPI_HAS_FR_IPEDERRn(x) (0) /* @brief XSPI has BFGENCR ALIGN bit */ #define FSL_FEATURE_XSPI_HAS_BFGENCR_ALIGNn(x) (0) /* @brief XSPI has X16 mode */ #define FSL_FEATURE_XSPI_HAS_X16_MODEn(x) (1) /* @brief Delay Elements in DDR Delay Tap */ #define FSL_FEATURE_XSPI_DLL_REF_VALUE_DDR_DELAY_TAP_NUM (4U) /* @brief Delay Elements in SDR Delay Tap */ #define FSL_FEATURE_XSPI_DLL_REF_VALUE_SDR_DELAY_TAP_NUM (7U) /* @brief Delay Elements in bypass offset */ #define FSL_FEATURE_XSPI_DLL_REF_VALUE_BYPASS_OFFSET_DELAY_ELEMENT_COUNT (0U) /* @brief Bypass delay element coarse */ #define FSL_FEATURE_XSPI_DLL_REF_VALUE_BYPASS_DELAY_ELEMENT_COARSE (7U) /* @brief Bypass delay element fine */ #define FSL_FEATURE_XSPI_DLL_REF_VALUE_BYPASS_DELAY_ELEMENT_FINE (0U) /* @brief Autoupdate frequency threshold */ #define FSL_FEATURE_XSPI_DLL_REF_VALUE_AUTOUPDATE_FREQ_THRESHOLD (130000000UL) /* @brief Reference counts of autoupdate x16 enabled */ #define FSL_FEATURE_XSPI_DLL_REF_VALUE_AUTOUPDATE_X16_ENABLED_REF_COUNTER (2U) /* @brief Reference counts of autoupdate x16 disabled */ #define FSL_FEATURE_XSPI_DLL_REF_VALUE_AUTOUPDATE_X16_DISABLED_REF_COUNTER (1U) /* @brief autoupdate x16 enabled resolution */ #define FSL_FEATURE_XSPI_DLL_REF_VALUE_AUTOUPDATE_X16_ENABLED_RES (6U) /* @brief autoupdate x16 disabled resolution */ #define FSL_FEATURE_XSPI_DLL_REF_VALUE_AUTOUPDATE_X16_DISABLE_RES (4U) /* @brief Delay Elements in autoupdate_t_div16 offset */ #define FSL_FEATURE_XSPI_DLL_REF_VALUE_AUTOUPDATE_T_DIV16_OFFSET_DELAY_ELEMENT_COUNT (0U) /* @brief Delay Elements in autoupdate offset */ #define FSL_FEATURE_XSPI_DLL_REF_VALUE_AUTOUPDATE_OFFSET_DELAY_ELEMENT_COUNT (0U) #endif /* _MIMXRT798S_hifi1_FEATURES_H_ */