/* ** ################################################################### ** Processor: MCXC142VFM ** Compilers: Freescale C/C++ for Embedded ARM ** GNU C Compiler ** IAR ANSI C/C++ Compiler for ARM ** Keil ARM C/C++ Compiler ** MCUXpresso Compiler ** ** Reference manual: MCXC242RM, Rev.1, Mar 2024 ** Version: rev. 1.6, 2016-06-24 ** Build: b240516 ** ** Abstract: ** Provides a system configuration function and a global variable that ** contains the system frequency. It configures the device and initializes ** the oscillator (PLL) that is part of the microcontroller device. ** ** Copyright 2016 Freescale Semiconductor, Inc. ** Copyright 2016-2024 NXP ** SPDX-License-Identifier: BSD-3-Clause ** ** http: www.nxp.com ** mail: support@nxp.com ** ** Revisions: ** - rev. 1.0 (2014-05-12) ** Initial version. ** - rev. 1.1 (2014-07-10) ** UART0 - UART0 module renamed to UART2. ** - rev. 1.2 (2014-08-12) ** CRC - CRC register renamed to DATA. ** - rev. 1.3 (2014-09-02) ** USB - USB0_CTL0 was renamed to USB0_OTGCTL register. ** USB - USB0_CTL1 was renamed to USB0_CTL register. ** USB - Two new bitfields (STOP_ACK_DLY_EN, AHB_DLY_EN) was added to the USB0_KEEP_ALIVE_CTRL register. ** - rev. 1.4 (2014-09-22) ** FLEXIO - Offsets of the SHIFTBUFBIS registers were interchanged with offsets of the SHIFTBUFBBS registers. ** SIM - Changed bitfield value MCGIRCLK to LIRC_CLK of bitfield CLKOUTSEL in SOPT2 register. ** SIM - Removed bitfield DIEID in SDID register. ** UART2 - Removed ED register. ** UART2 - Removed MODEM register. ** UART2 - Removed IR register. ** UART2 - Removed PFIFO register. ** UART2 - Removed CFIFO register. ** UART2 - Removed SFIFO register. ** UART2 - Removed TWFIFO register. ** UART2 - Removed TCFIFO register. ** UART2 - Removed RWFIFO register. ** UART2 - Removed RCFIFO register. ** USB - Removed bitfield REG_EN in CLK_RECOVER_IRC_EN register. ** USB - Renamed USBEN bitfield of USB0_CTL was renamed to USBENSOFEN. ** - rev. 1.5 (2016-02-02) ** FGPIO - Add FGPIO registers. ** - rev. 1.6 (2016-06-24) ** USB - OTGCTL register was removed. ** USB - Bit RESUME was added in CTL register. ** ** ################################################################### */ /*! * @file MCXC142 * @version 1.6 * @date 2016-06-24 * @brief Device specific configuration file for MCXC142 (implementation file) * * Provides a system configuration function and a global variable that contains * the system frequency. It configures the device and initializes the oscillator * (PLL) that is part of the microcontroller device. */ #include #include "fsl_device_registers.h" /* ---------------------------------------------------------------------------- -- Core clock ---------------------------------------------------------------------------- */ uint32_t SystemCoreClock = DEFAULT_SYSTEM_CLOCK; /* ---------------------------------------------------------------------------- -- SystemInit() ---------------------------------------------------------------------------- */ void SystemInit (void) { #if (ACK_ISOLATION) if((PMC->REGSC & PMC_REGSC_ACKISO_MASK) != 0U) { PMC->REGSC |= PMC_REGSC_ACKISO_MASK; /* VLLSx recovery */ } #endif #if (DISABLE_WDOG) /* SIM->COPC: ?=0,COPCLKSEL=0,COPDBGEN=0,COPSTPEN=0,COPT=0,COPCLKS=0,COPW=0 */ SIM->COPC = (uint32_t)0x00U; #endif /* (DISABLE_WDOG) */ SystemInitHook(); } /* ---------------------------------------------------------------------------- -- SystemCoreClockUpdate() ---------------------------------------------------------------------------- */ void SystemCoreClockUpdate (void) { uint32_t MCGOUTClock; /* Variable to store output clock frequency of the MCG module */ uint16_t Divider; if ((MCG->S & MCG_S_CLKST_MASK) == 0x00U) { /* High internal reference clock is selected */ MCGOUTClock = CPU_INT_FAST_CLK_HZ; /* Fast internal reference clock selected */ } else if ((MCG->S & MCG_S_CLKST_MASK) == 0x04U) { /* Internal reference clock is selected */ Divider = (uint16_t)(0x01LU << ((MCG->SC & MCG_SC_FCRDIV_MASK) >> MCG_SC_FCRDIV_SHIFT)); MCGOUTClock = (uint32_t) (CPU_INT_SLOW_CLK_HZ / Divider); /* Slow internal reference clock 8MHz selected */ } else if ((MCG->S & MCG_S_CLKST_MASK) == 0x08U) { /* External reference clock is selected */ MCGOUTClock = CPU_XTAL_CLK_HZ; } else { /* Reserved value */ return; } /* (!((MCG->S & MCG_S_CLKST_MASK) == 0x08U)) */ SystemCoreClock = (MCGOUTClock / (0x01U + ((SIM->CLKDIV1 & SIM_CLKDIV1_OUTDIV1_MASK) >> SIM_CLKDIV1_OUTDIV1_SHIFT))); } /* ---------------------------------------------------------------------------- -- SystemInitHook() ---------------------------------------------------------------------------- */ __attribute__ ((weak)) void SystemInitHook (void) { /* Void implementation of the weak function. */ }