/* * Copyright (c) 2023 PSICONTROl nv * Copyright (c) 2023 STMicroelectronics * * SPDX-License-Identifier: Apache-2.0 */ #include / { soc { compatible = "st,stm32u595", "st,stm32u5", "simple-bus"; pinctrl: pin-controller@42020000 { compatible = "st,stm32-pinctrl"; #address-cells = <1>; #size-cells = <1>; reg = <0x42020000 0x2800>; gpioj: gpio@42022400 { compatible = "st,stm32-gpio"; gpio-controller; #gpio-cells = <2>; reg = <0x42022400 0x400>; clocks = <&rcc STM32_CLOCK(AHB2, 9U)>; }; }; usart6: serial@40006400 { compatible = "st,stm32-usart", "st,stm32-uart"; reg = <0x40006400 0x400>; clocks = <&rcc STM32_CLOCK(APB1, 25U)>; resets = <&rctl STM32_RESET(APB1L, 25U)>; interrupts = <126 0>; status = "disabled"; }; i2c5: i2c@40009800 { compatible = "st,stm32-i2c-v2"; clock-frequency = ; #address-cells = <1>; #size-cells = <0>; reg = <0x40009800 0x400>; clocks = <&rcc STM32_CLOCK(APB1_2, 6U)>; interrupts = <128 0>, <127 0>; interrupt-names = "event", "error"; status = "disabled"; }; i2c6: i2c@40009c00 { compatible = "st,stm32-i2c-v2"; clock-frequency = ; #address-cells = <1>; #size-cells = <0>; reg = <0x40009c00 0x400>; clocks = <&rcc STM32_CLOCK(APB1_2, 7U)>; interrupts = <130 0>, <129 0>; interrupt-names = "event", "error"; status = "disabled"; }; /* Available in STM32U59x/5Ax/5Fx/5Gx SoCs */ adc2: adc@42028100 { compatible = "st,stm32-adc"; reg = <0x42028100 0x400>; clocks = <&rcc STM32_CLOCK(AHB2, 10U)>, <&rcc STM32_SRC_HCLK ADCDAC_SEL(0)>; interrupts = <37 0>; status = "disabled"; #io-channel-cells = <1>; resolutions = ; sampling-times = <5 6 12 20 36 68 391 814>; st,adc-clock-source = "ASYNC"; st,adc-sequencer = "FULLY_CONFIGURABLE"; st,adc-oversampler = "OVERSAMPLER_EXTENDED"; }; /* * Available in STM32U59x/5Ax/5Fx/5Gx SoCs * dual mode: adc1 and adc2 coupled */ adc1_2: adc@42028300 { compatible = "st,stm32-adc"; reg = <0x42028300 0x400>; clocks = <&rcc STM32_CLOCK(AHB2, 10U)>; interrupts = <37 0>; status = "disabled"; #io-channel-cells = <1>; resolutions = ; sampling-times = <5 6 12 20 36 68 391 814>; st,adc-clock-source = "ASYNC"; st,adc-sequencer = "FULLY_CONFIGURABLE"; st,adc-oversampler = "OVERSAMPLER_EXTENDED"; }; usbotg_hs: otghs@42040000 { compatible = "st,stm32-otghs"; reg = <0x42040000 0x20000>; interrupts = <73 0>; interrupt-names = "otghs"; num-bidir-endpoints = <9>; ram-size = <4096>; maximum-speed = "high-speed"; clocks = <&rcc STM32_CLOCK(AHB2, 14U)>; phys = <&otghs_phy>; status = "disabled"; }; }; otghs_phy: otghs_phy { compatible = "st,stm32u5-otghs-phy"; clocks = <&rcc STM32_CLOCK(AHB2, 15U)>, <&rcc STM32_SRC_HSE OTGHS_SEL(0)>; #phy-cells = <0>; }; smbus5: smbus5 { compatible = "st,stm32-smbus"; #address-cells = <1>; #size-cells = <0>; i2c = <&i2c5>; status = "disabled"; }; smbus6: smbus6 { compatible = "st,stm32-smbus"; #address-cells = <1>; #size-cells = <0>; i2c = <&i2c6>; status = "disabled"; }; };