Lines Matching refs:tmpccer

485   uint32_t tmpccer;  in LL_TIM_ENCODER_Init()  local
506 tmpccer = LL_TIM_ReadReg(TIMx, CCER); in LL_TIM_ENCODER_Init()
521 tmpccer &= (uint32_t)~(TIM_CCER_CC1P | TIM_CCER_CC1NP | TIM_CCER_CC2P | TIM_CCER_CC2NP); in LL_TIM_ENCODER_Init()
522 tmpccer |= (uint32_t)(TIM_EncoderInitStruct->IC1Polarity); in LL_TIM_ENCODER_Init()
523 tmpccer |= (uint32_t)(TIM_EncoderInitStruct->IC2Polarity << 4U); in LL_TIM_ENCODER_Init()
524 tmpccer |= (uint32_t)(TIM_CCER_CC1E | TIM_CCER_CC2E); in LL_TIM_ENCODER_Init()
533 LL_TIM_WriteReg(TIMx, CCER, tmpccer); in LL_TIM_ENCODER_Init()
579 uint32_t tmpccer; in LL_TIM_HALLSENSOR_Init() local
598 tmpccer = LL_TIM_ReadReg(TIMx, CCER); in LL_TIM_HALLSENSOR_Init()
625 tmpccer &= (uint32_t)~(TIM_CCER_CC1P | TIM_CCER_CC1NP | TIM_CCER_CC2P | TIM_CCER_CC2NP); in LL_TIM_HALLSENSOR_Init()
626 tmpccer |= (uint32_t)(TIM_HallSensorInitStruct->IC1Polarity); in LL_TIM_HALLSENSOR_Init()
627 tmpccer |= (uint32_t)(TIM_CCER_CC1E | TIM_CCER_CC2E); in LL_TIM_HALLSENSOR_Init()
639 LL_TIM_WriteReg(TIMx, CCER, tmpccer); in LL_TIM_HALLSENSOR_Init()
760 uint32_t tmpccer; in OC1Config() local
773 tmpccer = LL_TIM_ReadReg(TIMx, CCER); in OC1Config()
788 MODIFY_REG(tmpccer, TIM_CCER_CC1P, TIM_OCInitStruct->OCPolarity); in OC1Config()
791 MODIFY_REG(tmpccer, TIM_CCER_CC1E, TIM_OCInitStruct->OCState); in OC1Config()
801 MODIFY_REG(tmpccer, TIM_CCER_CC1NP, TIM_OCInitStruct->OCNPolarity << 2U); in OC1Config()
804 MODIFY_REG(tmpccer, TIM_CCER_CC1NE, TIM_OCInitStruct->OCNState << 2U); in OC1Config()
823 LL_TIM_WriteReg(TIMx, CCER, tmpccer); in OC1Config()
839 uint32_t tmpccer; in OC2Config() local
852 tmpccer = LL_TIM_ReadReg(TIMx, CCER); in OC2Config()
867 MODIFY_REG(tmpccer, TIM_CCER_CC2P, TIM_OCInitStruct->OCPolarity << 4U); in OC2Config()
870 MODIFY_REG(tmpccer, TIM_CCER_CC2E, TIM_OCInitStruct->OCState << 4U); in OC2Config()
880 MODIFY_REG(tmpccer, TIM_CCER_CC2NP, TIM_OCInitStruct->OCNPolarity << 6U); in OC2Config()
883 MODIFY_REG(tmpccer, TIM_CCER_CC2NE, TIM_OCInitStruct->OCNState << 6U); in OC2Config()
902 LL_TIM_WriteReg(TIMx, CCER, tmpccer); in OC2Config()
918 uint32_t tmpccer; in OC3Config() local
931 tmpccer = LL_TIM_ReadReg(TIMx, CCER); in OC3Config()
946 MODIFY_REG(tmpccer, TIM_CCER_CC3P, TIM_OCInitStruct->OCPolarity << 8U); in OC3Config()
949 MODIFY_REG(tmpccer, TIM_CCER_CC3E, TIM_OCInitStruct->OCState << 8U); in OC3Config()
959 MODIFY_REG(tmpccer, TIM_CCER_CC3NP, TIM_OCInitStruct->OCNPolarity << 10U); in OC3Config()
962 MODIFY_REG(tmpccer, TIM_CCER_CC3NE, TIM_OCInitStruct->OCNState << 10U); in OC3Config()
981 LL_TIM_WriteReg(TIMx, CCER, tmpccer); in OC3Config()
997 uint32_t tmpccer; in OC4Config() local
1010 tmpccer = LL_TIM_ReadReg(TIMx, CCER); in OC4Config()
1025 MODIFY_REG(tmpccer, TIM_CCER_CC4P, TIM_OCInitStruct->OCPolarity << 12U); in OC4Config()
1028 MODIFY_REG(tmpccer, TIM_CCER_CC4E, TIM_OCInitStruct->OCState << 12U); in OC4Config()
1048 LL_TIM_WriteReg(TIMx, CCER, tmpccer); in OC4Config()
1064 uint32_t tmpccer; in OC5Config() local
1078 tmpccer = LL_TIM_ReadReg(TIMx, CCER); in OC5Config()
1087 MODIFY_REG(tmpccer, TIM_CCER_CC5P, TIM_OCInitStruct->OCPolarity << 16U); in OC5Config()
1090 MODIFY_REG(tmpccer, TIM_CCER_CC5E, TIM_OCInitStruct->OCState << 16U); in OC5Config()
1109 LL_TIM_WriteReg(TIMx, CCER, tmpccer); in OC5Config()
1125 uint32_t tmpccer; in OC6Config() local
1139 tmpccer = LL_TIM_ReadReg(TIMx, CCER); in OC6Config()
1148 MODIFY_REG(tmpccer, TIM_CCER_CC6P, TIM_OCInitStruct->OCPolarity << 20U); in OC6Config()
1151 MODIFY_REG(tmpccer, TIM_CCER_CC6E, TIM_OCInitStruct->OCState << 20U); in OC6Config()
1169 LL_TIM_WriteReg(TIMx, CCER, tmpccer); in OC6Config()