Lines Matching +full:fail +full:- +full:fast
8 * - Data structures and the address mapping for all peripherals
9 * - Peripheral's registers declarations and bits definition
10 * - Macros to access peripheral's registers hardware
18 * This software component is licensed by ST under BSD 3-Clause license,
21 * opensource.org/licenses/BSD-3-Clause
51 /****** Cortex-M Processor Exceptions Numbers ****************************************************…
52 …NonMaskableInt_IRQn = -14, /*!< 2 Non Maskable Interrupt …
53 …HardFault_IRQn = -13, /*!< 4 Cortex-M Memory Management Interrupt …
54 …MemoryManagement_IRQn = -12, /*!< 4 Cortex-M Memory Management Interrupt …
55 …BusFault_IRQn = -11, /*!< 5 Cortex-M Bus Fault Interrupt …
56 …UsageFault_IRQn = -10, /*!< 6 Cortex-M Usage Fault Interrupt …
57 …SVCall_IRQn = -5, /*!< 11 Cortex-M SV Call Interrupt …
58 …DebugMonitor_IRQn = -4, /*!< 12 Cortex-M Debug Monitor Interrupt …
59 …PendSV_IRQn = -2, /*!< 14 Cortex-M Pend SV Interrupt …
60 …SysTick_IRQn = -1, /*!< 15 Cortex-M System Tick Interrupt …
153 …CEC_IRQn = 94, /*!< HDMI-CEC global Interrupt …
156 …SPDIF_RX_IRQn = 97, /*!< SPDIF-RX global Interrupt …
207 …WAKEUP_PIN_IRQn = 149, /*!< Interrupt for all 6 wake-up pins …
224 * @brief Configuration of the Cortex-M4/ Cortex-M7 Processor and Core Peripherals
227 #define __CM4_REV 0x0001 /*!< Cortex-M4 revision r0p1 */
233 #include "core_cm4.h" /*!< Cortex-M4 processor and core peripherals */
236 #define __CM7_REV 0x0100U /*!< Cortex-M7 revision r1p0 */
243 #include "core_cm7.h" /*!< Cortex-M7 processor and core peripherals */
277 …__IO uint32_t PCSEL; /*!< ADC pre-channel selection, A…
290 …uint32_t RESERVED5[4]; /*!< Reserved, 0x050 - 0x05C …
295 …uint32_t RESERVED6[4]; /*!< Reserved, 0x070 - 0x07C …
300 …uint32_t RESERVED7[4]; /*!< Reserved, 0x090 - 0x09C …
321 __IO uint32_t CDR2; /*!< ADC common regular data register for 32-bit dual mode Address offset: ADC1…
331 __IO uint32_t CTR; /*!< ART accelerator - control register */
363 …[4]; /*!< Reserved, 0x030 - 0x03C */
372 …[8]; /*!< Reserved, 0x060 - 0x07C */
399 …[2]; /*!< Reserved, 0x0E8 - 0x0EC */
429 …__IO uint32_t RESERVED1[111]; /*!< Reserved, 0x144 - 0x…
497 …__IO uint32_t DHR12R1; /*!< DAC channel1 12-bit right-aligned data holding register, Address offs…
498 …__IO uint32_t DHR12L1; /*!< DAC channel1 12-bit left aligned data holding register, Address offs…
499 …__IO uint32_t DHR8R1; /*!< DAC channel1 8-bit right aligned data holding register, Address offs…
500 …__IO uint32_t DHR12R2; /*!< DAC channel2 12-bit right aligned data holding register, Address offs…
501 …__IO uint32_t DHR12L2; /*!< DAC channel2 12-bit left aligned data holding register, Address offs…
502 …__IO uint32_t DHR8R2; /*!< DAC channel2 8-bit right-aligned data holding register, Address offs…
503 …__IO uint32_t DHR12RD; /*!< Dual DAC 12-bit right-aligned data holding register, Address offs…
504 …__IO uint32_t DHR12LD; /*!< DUAL DAC 12-bit left aligned data holding register, Address offs…
505 …__IO uint32_t DHR8RD; /*!< DUAL DAC 8-bit right aligned data holding register, Address offs…
702 uint32_t RESERVED[236]; /*!< Reserved, 0x50-0x3FF */
703 …t32_t FGCLUT[256]; /*!< DMA2D Foreground CLUT, Address offset:400-7FF */
704 …t32_t BGCLUT[256]; /*!< DMA2D Background CLUT, Address offset:800-BFF */
719 …__IO uint32_t LPMCR; /*!< DSI Host Low-Power Mode Configuration Register, Addre…
720 …uint32_t RESERVED0[4]; /*!< Reserved, 0x1C - 0x2B …
740 … /*!< DSI Host Timeout Counter Configuration Register, Address offset: 0x78-0x8F */
750 …uint32_t RESERVED1[2]; /*!< Reserved, 0xB4 - 0xBB …
751 … /*!< DSI Host Interrupt & Status Register, Address offset: 0xBC-0xC3 */
752 … /*!< DSI Host Interrupt Enable Register, Address offset: 0xC4-0xCB */
753 …uint32_t RESERVED2[3]; /*!< Reserved, 0xD0 - 0xD7 …
754 … /*!< DSI Host Force Interrupt Register, Address offset: 0xD8-0xDF */
755 …uint32_t RESERVED3[8]; /*!< Reserved, 0xE0 - 0xFF …
757 …uint32_t RESERVED4[2]; /*!< Reserved, 0x104 - 0x10B …
761 …__IO uint32_t LPMCCR; /*!< DSI Host Low-power Mode Current Configuration Register, Addre…
762 …uint32_t RESERVED6[7]; /*!< Reserved, 0x11C - 0x137 …
774 …uint32_t RESERVED7[11]; /*!< Reserved, 0x164 - 0x18F …
776 …uint32_t RESERVED8[155]; /*!< Reserved, 0x194 - 0x3FF …
783 … /*!< DSI Wrapper PHY Configuration Register, Address offset: 0x418-0x42B */
1018 * IMR1 in case of EXTI_D1 that is addressing CPU1 (Coretx-M7)
1019 * C2IMR1 in case of EXTI_D2 that is addressing CPU2 (Coretx-M4)
1069 …__IO uint32_t ECC_FA1; /*!< Flash ECC Fail Address For Bank1 Register , Addr…
1088 …__IO uint32_t ECC_FA2; /*!< Flash ECC Fail Address For Bank2 Register , Addr…
1097 … BTCR[8]; /*!< NOR/PSRAM chip-select control register(BCR) and chip-select timing register(BTR)…
1106 __IO uint32_t BWTR[7]; /*!< NOR/PSRAM write timing registers, Address offset: 0x104-0x11C */
1144 __IO uint32_t SDCR[2]; /*!< SDRAM Control registers , Address offset: 0x140-0x144 */
1145 __IO uint32_t SDTR[2]; /*!< SDRAM Timing registers , Address offset: 0x148-0x14C */
1160 __IO uint32_t PUPDR; /*!< GPIO port pull-up/pull-down register, Address offset: 0x0C */
1165 __IO uint32_t AFR[2]; /*!< GPIO alternate function registers, Address offset: 0x20-0x24 */
1187 …CR[4]; /*!< SYSCFG external interrupt configuration registers, Address offset: 0x08-0x14 */
1194 …uint32_t RESERVED3[61]; /*!< Reserved, 0x30-0x120 …
1196 …uint32_t RESERVED4[118]; /*!< Reserved, 0x128-0x2FC …
1219 * @brief Inter-integrated Circuit Interface
1264 …ved20[4]; /* Reserved Address offset: 20h-2Ch */
1271 …ved48[2]; /* Reserved Address offset: 48h-4Ch */
1272 …MEM0[16]; /*!< JPEG quantization tables 0, Address offset: 50h-8Ch */
1273 …MEM1[16]; /*!< JPEG quantization tables 1, Address offset: 90h-CCh */
1274 …MEM2[16]; /*!< JPEG quantization tables 2, Address offset: D0h-10Ch */
1275 …MEM3[16]; /*!< JPEG quantization tables 3, Address offset: 110h-14Ch */
1276 …UFFMIN[16]; /*!< JPEG HuffMin tables, Address offset: 150h-18Ch */
1277 …UFFBASE[32]; /*!< JPEG HuffSymb tables, Address offset: 190h-20Ch */
1278 …UFFSYMB[84]; /*!< JPEG HUFFSYMB tables, Address offset: 210h-35Ch */
1279 …HTMEM[103]; /*!< JPEG DHTMem tables, Address offset: 360h-4F8h */
1281 …UFFENC_AC0[88]; /*!< JPEG encodor, AC Huffman table 0, Address offset: 500h-65Ch */
1282 …UFFENC_AC1[88]; /*!< JPEG encodor, AC Huffman table 1, Address offset: 660h-7BCh */
1283 …UFFENC_DC0[8]; /*!< JPEG encodor, DC Huffman table 0, Address offset: 7C0h-7DCh */
1284 …UFFENC_DC1[8]; /*!< JPEG encodor, DC Huffman table 1, Address offset: 7E0h-7FCh */
1289 * @brief LCD-TFT Display Controller
1294 …uint32_t RESERVED0[2]; /*!< Reserved, 0x00-0x04 …
1300 …uint32_t RESERVED1[2]; /*!< Reserved, 0x1C-0x20 …
1314 * @brief LCD-TFT Display layer x Controller
1404 …uint32_t RESERVED11[9]; /*!< Reserved, 0xAC-0xCC …
1425 …uint32_t RESERVED13[4]; /*!< Reserved, 0x120-0x12C …
1451 …uint32_t RESERVED10[4]; /*!< Reserved, 0x60-0x6C A…
1456 * @brief Real-Time Clock
1474 …__IO uint32_t TSSSR; /*!< RTC time-stamp sub second register, Address …
1521 uint32_t RESERVED0[16]; /*!< Reserved, 0x04 - 0x43 */
1539 * @brief SPDIF-RX Interface
1578 …uint32_t RESERVED0[3]; /*!< Reserved, 0x44 - 0x4C - 0x4C …
1583 …uint32_t RESERVED1[8]; /*!< Reserved, 0x60-0x7C …
1585 …uint32_t RESERVED2[222]; /*!< Reserved, 0x84-0x3F8 …
1606 …__IO uint32_t R[32]; /*!< 2-step write lock and read back registers, Address offset: 00h-…
1607 …__IO uint32_t RLR[32]; /*!< 1-step read lock registers, Address offset: 80h-…
1616 …2_t Reserved[8]; /* Reserved Address offset: 120h-13Ch*/
1645 …uint32_t RESERVED1[3]; /*!< Reserved, 0x24-0x2C …
1647 …uint32_t RESERVED2[3]; /*!< Reserved, 0x34-0x3C …
1693 __IO uint32_t ARR; /*!< TIM auto-reload register, Address offset: 0x2C */
1699 __IO uint32_t BDTR; /*!< TIM break and dead-time register, Address offset: 0x44 */
1840 …__IO uint32_t IV0LR; /*!< CRYP initialization vector left-word register 0, Address o…
1841 …__IO uint32_t IV0RR; /*!< CRYP initialization vector right-word register 0, Address o…
1842 …__IO uint32_t IV1LR; /*!< CRYP initialization vector left-word register 1, Address o…
1843 …__IO uint32_t IV1RR; /*!< CRYP initialization vector right-word register 1, Address o…
1871 …__IO uint32_t HR[5]; /*!< HASH digest registers, Address offset: 0x0C-0x1C */
1874 … uint32_t RESERVED[52]; /*!< Reserved, 0x28-0xF4 */
1875 …__IO uint32_t CSR[54]; /*!< HASH context swap registers, Address offset: 0x0F8-0x1CC */
1884 __IO uint32_t HR[8]; /*!< HASH digest registers, Address offset: 0x310-0x32C */
2104 uint32_t Reserved43[39]; /*!< Reserved 058h-0FFh */
2133 uint32_t Reserved44[15]; /*!< Reserved 844-87Ch */
2139 * @brief USB_OTG_IN_Endpoint-Specific_Register
2150 …uint32_t Reserved18; /*!< Reserved 900h+(ep_num*20h)+1Ch-900h+ (ep_num * 20h) + 1Ch */
2155 * @brief USB_OTG_OUT_Endpoint-Specific_Registers
2165 …uint32_t Reserved18[2]; /*!< Reserved B00h + (ep_num * 20h) + 18h - B00h + (ep_num * 20h) + 1…
2207 … Address offset: 0x00-0x1FCC */
2208 …__IO uint32_t AXI_PERIPH_ID_4; /*!< AXI interconnect - peripheral ID4 register, …
2212 …__IO uint32_t AXI_PERIPH_ID_0; /*!< AXI interconnect - peripheral ID0 register, …
2213 …__IO uint32_t AXI_PERIPH_ID_1; /*!< AXI interconnect - peripheral ID1 register, …
2214 …__IO uint32_t AXI_PERIPH_ID_2; /*!< AXI interconnect - peripheral ID2 register, …
2215 …__IO uint32_t AXI_PERIPH_ID_3; /*!< AXI interconnect - peripheral ID3 register, …
2216 …__IO uint32_t AXI_COMP_ID_0; /*!< AXI interconnect - component ID0 register, …
2217 …__IO uint32_t AXI_COMP_ID_1; /*!< AXI interconnect - component ID1 register, …
2218 …__IO uint32_t AXI_COMP_ID_2; /*!< AXI interconnect - component ID2 register, …
2219 …__IO uint32_t AXI_COMP_ID_3; /*!< AXI interconnect - component ID3 register, …
2220 … Address offset: 0x2000-0x2004 */
2221 …__IO uint32_t AXI_TARG1_FN_MOD_ISS_BM; /*!< AXI interconnect - TARG 1 bus matrix issuing function…
2222 … Address offset: 0x200C-0x2020 */
2223 …__IO uint32_t AXI_TARG1_FN_MOD2; /*!< AXI interconnect - TARG 1 bus matrix functionality 2 regis…
2225 …__IO uint32_t AXI_TARG1_FN_MOD_LB; /*!< AXI interconnect - TARG 1 long burst functionality modific…
2226 … Address offset: 0x2030-0x2104 */
2227 …__IO uint32_t AXI_TARG1_FN_MOD; /*!< AXI interconnect - TARG 1 issuing functionality modificati…
2228 … Address offset: 0x210C-0x3004 */
2229 …__IO uint32_t AXI_TARG2_FN_MOD_ISS_BM; /*!< AXI interconnect - TARG 2 bus matrix issuing function…
2230 … Address offset: 0x300C-0x3020 */
2231 …__IO uint32_t AXI_TARG2_FN_MOD2; /*!< AXI interconnect - TARG 2 bus matrix functionality 2 regis…
2233 …__IO uint32_t AXI_TARG2_FN_MOD_LB; /*!< AXI interconnect - TARG 2 long burst functionality modific…
2234 … Address offset: 0x3030-0x3104 */
2235 …__IO uint32_t AXI_TARG2_FN_MOD; /*!< AXI interconnect - TARG 2 issuing functionality modificati…
2236 … Address offset: 0x310C-0x4004 */
2237 …__IO uint32_t AXI_TARG3_FN_MOD_ISS_BM; /*!< AXI interconnect - TARG 3 bus matrix issuing functio…
2238 … Address offset: 0x400C-0x5004 */
2239 …__IO uint32_t AXI_TARG4_FN_MOD_ISS_BM; /*!< AXI interconnect - TARG 4 bus matrix issuing function…
2240 … Address offset: 0x500C-0x6004 */
2241 …__IO uint32_t AXI_TARG5_FN_MOD_ISS_BM; /*!< AXI interconnect - TARG 5 bus matrix issuing function…
2242 … Address offset: 0x600C-0x7004 */
2243 …__IO uint32_t AXI_TARG6_FN_MOD_ISS_BM; /*!< AXI interconnect - TARG 6 bus matrix issuing function…
2244 … Address offset: 0x700C-0x8004 */
2245 …__IO uint32_t AXI_TARG7_FN_MOD_ISS_BM; /*!< AXI interconnect - TARG 7 bus matrix issuing function…
2246 … Address offset: 0x800C-0x8020 */
2247 …__IO uint32_t AXI_TARG7_FN_MOD2; /*!< AXI interconnect - TARG 7 bus matrix functionality 2 regis…
2249 …__IO uint32_t AXI_TARG7_FN_MOD_LB; /*!< AXI interconnect - TARG 7 long burst functionality modific…
2250 … Address offset: 0x8030-0x8104 */
2251 …__IO uint32_t AXI_TARG7_FN_MOD; /*!< AXI interconnect - TARG 7 issuing functionality modificati…
2252 … Address offset: 0x810C-0x42020 */
2253 …__IO uint32_t AXI_INI1_FN_MOD2; /*!< AXI interconnect - INI 1 functionality modification 2 regi…
2254 …__IO uint32_t AXI_INI1_FN_MOD_AHB; /*!< AXI interconnect - INI 1 AHB functionality modification re…
2255 … Address offset: 0x4202C-0x420FC */
2256 …__IO uint32_t AXI_INI1_READ_QOS; /*!< AXI interconnect - INI 1 read QoS register, …
2257 …__IO uint32_t AXI_INI1_WRITE_QOS; /*!< AXI interconnect - INI 1 write QoS register, …
2258 …__IO uint32_t AXI_INI1_FN_MOD; /*!< AXI interconnect - INI 1 issuing functionality modificatio…
2259 … Address offset: 0x4210C-0x430FC */
2260 …__IO uint32_t AXI_INI2_READ_QOS; /*!< AXI interconnect - INI 2 read QoS register, …
2261 …__IO uint32_t AXI_INI2_WRITE_QOS; /*!< AXI interconnect - INI 2 write QoS register, …
2262 …__IO uint32_t AXI_INI2_FN_MOD; /*!< AXI interconnect - INI 2 issuing functionality modificatio…
2263 … Address offset: 0x4310C-0x44020 */
2264 …__IO uint32_t AXI_INI3_FN_MOD2; /*!< AXI interconnect - INI 3 functionality modification 2 regi…
2265 …__IO uint32_t AXI_INI3_FN_MOD_AHB; /*!< AXI interconnect - INI 3 AHB functionality modification re…
2266 … Address offset: 0x4402C-0x440FC */
2267 …__IO uint32_t AXI_INI3_READ_QOS; /*!< AXI interconnect - INI 3 read QoS register, …
2268 …__IO uint32_t AXI_INI3_WRITE_QOS; /*!< AXI interconnect - INI 3 write QoS register, …
2269 …__IO uint32_t AXI_INI3_FN_MOD; /*!< AXI interconnect - INI 3 issuing functionality modificatio…
2270 … Address offset: 0x4410C-0x450FC */
2271 …__IO uint32_t AXI_INI4_READ_QOS; /*!< AXI interconnect - INI 4 read QoS register, …
2272 …__IO uint32_t AXI_INI4_WRITE_QOS; /*!< AXI interconnect - INI 4 write QoS register, …
2273 …__IO uint32_t AXI_INI4_FN_MOD; /*!< AXI interconnect - INI 4 issuing functionality modificatio…
2274 … Address offset: 0x4510C-0x460FC */
2275 …__IO uint32_t AXI_INI5_READ_QOS; /*!< AXI interconnect - INI 5 read QoS register, …
2276 …__IO uint32_t AXI_INI5_WRITE_QOS; /*!< AXI interconnect - INI 5 write QoS register, …
2277 …__IO uint32_t AXI_INI5_FN_MOD; /*!< AXI interconnect - INI 5 issuing functionality modificatio…
2278 … Address offset: 0x4610C-0x470FC */
2279 …__IO uint32_t AXI_INI6_READ_QOS; /*!< AXI interconnect - INI 6 read QoS register, …
2280 …__IO uint32_t AXI_INI6_WRITE_QOS; /*!< AXI interconnect - INI 6 write QoS register, …
2281 …__IO uint32_t AXI_INI6_FN_MOD; /*!< AXI interconnect - INI 6 issuing functionality modificatio…
2282 … Address offset: 0x4710C-0x480FC */
2283 …__IO uint32_t AXI_INI7_READ_QOS; /*!< AXI interconnect - INI 7 read QoS register, …
2284 …__IO uint32_t AXI_INI7_WRITE_QOS; /*!< AXI interconnect - INI 7 write QoS register, …
2285 …__IO uint32_t AXI_INI7_FN_MOD; /*!< AXI interconnect - INI 7 issuing functionality modificatio…
2300 …UL) /*!< Base address of : (up to 288KB) system data RAM accessible over over AXI->AHB Bridge */
2302 #define D3_BKPSRAM_BASE (0x38800000UL) /*!< Base address of : Backup SRAM(4 KB) over AXI-…
2303 … (0x38000000UL) /*!< Base address of : Backup SRAM(64 KB) over AXI->AHB Bridge …
3219 #define ADC_CFGR2_RSHIFT1 ADC_CFGR2_RSHIFT1_Msk /*!< ADC Right-shift…
3222 #define ADC_CFGR2_RSHIFT2 ADC_CFGR2_RSHIFT2_Msk /*!< ADC Right-shift…
3225 #define ADC_CFGR2_RSHIFT3 ADC_CFGR2_RSHIFT3_Msk /*!< ADC Right-shift…
3228 #define ADC_CFGR2_RSHIFT4 ADC_CFGR2_RSHIFT4_Msk /*!< ADC Right-shift…
4054 … ADC_CALFACT_CALFACT_S_Msk /*!< ADC calibration factors in single-ended mode */
4315 #define FDCAN_CREL_SUBSTEP FDCAN_CREL_SUBSTEP_Msk /*!<Sub-step of Core…
4795 #define FDCAN_GFC_ANFE FDCAN_GFC_ANFE_Msk /*!<Accept Non-match…
4798 #define FDCAN_GFC_ANFS FDCAN_GFC_ANFS_Msk /*!<Accept Non-match…
5637 #define FDCANCCU_CREL_SUBSTEP FDCANCCU_CREL_SUBSTEP_Msk /*!<Sub-step of Core…
5702 /* HDMI-CEC (CEC) */
5759 #define CEC_ISR_RXBR CEC_ISR_RXBR_Msk /*!< CEC Rx-Byte Rec…
5765 #define CEC_ISR_RXOVR CEC_ISR_RXOVR_Msk /*!< CEC Rx-Overrun …
5789 #define CEC_ISR_TXUDR CEC_ISR_TXUDR_Msk /*!< CEC Tx-Buffer U…
5792 #define CEC_ISR_TXERR CEC_ISR_TXERR_Msk /*!< CEC Tx-Error …
5800 #define CEC_IER_RXBRIE CEC_IER_RXBRIE_Msk /*!< CEC Rx-Byte Rec…
5806 #define CEC_IER_RXOVRIE CEC_IER_RXOVRIE_Msk /*!< CEC Rx-Overrun …
5830 #define CEC_IER_TXUDRIE CEC_IER_TXUDRIE_Msk /*!< CEC Tx-Buffer U…
5833 #define CEC_IER_TXERRIE CEC_IER_TXERRIE_Msk /*!< CEC Tx-Error IT…
5851 … CRC_IDR_IDR_Msk /*!< General-purpose 32-bit data registe…
6194 #define DAC_DHR12R1_DACC1DHR DAC_DHR12R1_DACC1DHR_Msk /*!<DAC channel1 12-…
6199 #define DAC_DHR12L1_DACC1DHR DAC_DHR12L1_DACC1DHR_Msk /*!<DAC channel1 12-…
6204 #define DAC_DHR8R1_DACC1DHR DAC_DHR8R1_DACC1DHR_Msk /*!<DAC channel1 8-b…
6209 #define DAC_DHR12R2_DACC2DHR DAC_DHR12R2_DACC2DHR_Msk /*!<DAC channel2 12-…
6214 #define DAC_DHR12L2_DACC2DHR DAC_DHR12L2_DACC2DHR_Msk /*!<DAC channel2 12-…
6219 #define DAC_DHR8R2_DACC2DHR DAC_DHR8R2_DACC2DHR_Msk /*!<DAC channel2 8-b…
6224 #define DAC_DHR12RD_DACC1DHR DAC_DHR12RD_DACC1DHR_Msk /*!<DAC channel1 12-…
6227 #define DAC_DHR12RD_DACC2DHR DAC_DHR12RD_DACC2DHR_Msk /*!<DAC channel2 12-…
6232 #define DAC_DHR12LD_DACC1DHR DAC_DHR12LD_DACC1DHR_Msk /*!<DAC channel1 12-…
6235 #define DAC_DHR12LD_DACC2DHR DAC_DHR12LD_DACC2DHR_Msk /*!<DAC channel2 12-…
6240 #define DAC_DHR8RD_DACC1DHR DAC_DHR8RD_DACC1DHR_Msk /*!<DAC channel1 8-b…
6243 #define DAC_DHR8RD_DACC2DHR DAC_DHR8RD_DACC2DHR_Msk /*!<DAC channel2 8-b…
6574 …FFSET DFSDM_CHCFGR2_OFFSET_Msk /*!< OFFSET[23:0] 24-bit calibration offse…
6577 … DFSDM_CHCFGR2_DTRBS_Msk /*!< DTRBS[4:0] Data right bit-shift for channel y */
6613 …_AWFSEL DFSDM_FLTCR1_AWFSEL_Msk /*!< Analog watchdog fast mode select */
6616 #define DFSDM_FLTCR1_FAST DFSDM_FLTCR1_FAST_Msk /*!< Fast conversion…
6823 …_CNVCNT DFSDM_FLTCNVTIMR_CNVCNT_Msk /*!< CNVCNT[27:0]: 28-bit timer counting co…
7131 #define ETH_MACCR_IPG ETH_MACCR_IPG_Msk /* Inter-Packet Gap …
7163 #define ETH_MACCR_FES ETH_MACCR_FES_Msk /* Fast ethernet spe…
7172 … ETH_MACCR_ECRSFD_Msk /* Enable Carrier Sense Before Transmission in Full-Duplex Mode */
7184 #define ETH_MACCR_BL ETH_MACCR_BL_Msk /* Back-off limit ma…
7208 #define ETH_MACECR_EIPG ETH_MACECR_EIPG_Msk /* Extended Inter-Pa…
7211 #define ETH_MACECR_EIPGEN ETH_MACECR_EIPGEN_Msk /* Extended Inter-Pa…
7231 #define ETH_MACPFR_DNTU ETH_MACPFR_DNTU_Msk /* Drop Non-TCP/UDP …
7253 …wards all control frames except Pause packets to application even if they fail the Address Filter …
7256 …ARDALL_Msk /* MAC forwards all control frames to application even if they fail the Address Filter …
7359 #define ETH_MACVTR_ERSVLM ETH_MACVTR_ERSVLM_Msk /* Enable Receive S-…
7362 #define ETH_MACVTR_ESVL ETH_MACVTR_ESVL_Msk /* Enable S-VLAN */
7368 #define ETH_MACVTR_ETV ETH_MACVTR_ETV_Msk /* Enable 12-Bit VLA…
7393 #define ETH_MACVIR_CSVL ETH_MACVIR_CSVL_Msk /* C-VLAN or S-VLAN …
7429 #define ETH_MACIVIR_CSVL ETH_MACIVIR_CSVL_Msk /* C-VLAN or S-VLAN …
7465 #define ETH_MACTFCR_DZPQ ETH_MACTFCR_DZPQ_Msk /* Disable Zero-Quan…
7575 #define ETH_MACPCSR_RWKFILTRST ETH_MACPCSR_RWKFILTRST_Msk /* Remote Wake-Up …
7578 #define ETH_MACPCSR_RWKPTR ETH_MACPCSR_RWKPTR_Msk /* Remote Wake-up FI…
7581 #define ETH_MACPCSR_RWKPFE ETH_MACPCSR_RWKPFE_Msk /* Remote Wake-up Pa…
7587 #define ETH_MACPCSR_RWKPRCVD ETH_MACPCSR_RWKPRCVD_Msk /* Remote Wake-Up Pa…
7593 #define ETH_MACPCSR_RWKPKTEN ETH_MACPCSR_RWKPKTEN_Msk /* Remote Wake-Up Pa…
7601 /* Bit definition for Ethernet MAC Remote Wake-Up Packet Filter Register */
7604 #define ETH_MACRWUPFR_D ETH_MACRWUPFR_D_Msk /* Wake-up Packet fi…
7662 #define ETH_MACVR_USERVER ETH_MACVR_USERVER_Msk /* User-defined Vers…
7665 #define ETH_MACVR_SNPSVER ETH_MACVR_SNPSVER_Msk /* Synopsys-defined …
7719 …R_MACADR64SEL ETH_MACHWF0R_MACADR64SEL_Msk /* MAC Addresses 64-127 Selected */
7722 …0R_MACADR32SEL ETH_MACHWF0R_MACADR32SEL_Msk /* MAC Addresses 32-63 Selected */
7725 …R_ADDMACADRSEL ETH_MACHWF0R_ADDMACADRSEL_Msk /* MAC Addresses 1- 31 Selected */
7737 #define ETH_MACHWF0R_TSSEL ETH_MACHWF0R_TSSEL_Msk /* IEEE 1588-2008 Ti…
7749 #define ETH_MACHWF0R_RWKSEL ETH_MACHWF0R_RWKSEL_Msk /* PMT Remote Wake-u…
7761 #define ETH_MACHWF0R_HDSEL ETH_MACHWF0R_HDSEL_Msk /* Half-duplex Suppo…
7805 #define ETH_MACHWF1R_OSTEN ETH_MACHWF1R_OSTEN_Msk /* One-Step Timestam…
8028 #define ETH_MMCCR_CNTPRSTLVL ETH_MMCCR_CNTPRSTLVL_Msk /* Full-Half Preset…
8250 … ETH_MACTSCR_TSIPV4ENA_Msk /* Enable Processing of PTP Packets Sent over IPv4-UDP */
8253 … ETH_MACTSCR_TSIPV6ENA_Msk /* Enable Processing of PTP Packets Sent over IPv6-UDP */
8282 /* Bit definition for Ethernet MAC Sub-second Increment Register */
8285 #define ETH_MACMACSSIR_SSINC ETH_MACMACSSIR_SSINC_Msk /* Sub-second Incre…
8288 #define ETH_MACMACSSIR_SNSINC ETH_MACMACSSIR_SNSINC_Msk /* Sub-nanosecond …
8298 #define ETH_MACSTNR_TSSS ETH_MACSTNR_TSSS_Msk /* Timestamp Sub-second…
8311 #define ETH_MACSTNUR_TSSS ETH_MACSTNUR_TSSS_Msk /* Timestamp Sub-secon…
8387 #define ETH_MACTSIACR_OSTIAC ETH_MACTSIACR_OSTIAC_Msk /* One-Step Timesta…
8392 #define ETH_MACTSEACR_OSTEAC ETH_MACTSEACR_OSTEAC_Msk /* One-Step Timesta…
8580 …MTLRQOMR_RFD_Msk /* Threshold for Deactivating Flow Control (in half-duplex and full-duplex modes)…
8583 … ETH_MTLRQOMR_RFA_Msk /* Threshold for Activating Flow Control (in half-duplex and full-duplex */
8627 …QDR_RXQSTS ETH_MTLRQDR_RXQSTS_Msk /* MTL Rx Queue Fill-Level Status */
8631 … ETH_MTLRQDR_RXQSTS_BELOWTHRESHOLD_Msk /* Rx Queue fill-level below flow-control deact…
8634 … ETH_MTLRQDR_RXQSTS_ABOVETHRESHOLD_Msk /* Rx Queue fill-level above flow-control activ…
8700 #define ETH_DMASBMR_AAL ETH_DMASBMR_AAL_Msk /* Address-Aligned B…
9710 #define DMA2D_FGPFCCR_CSS DMA2D_FGPFCCR_CSS_Msk /* !< Chroma Sub-Sam…
10125 #define DSI_VMCR_LPVSAE DSI_VMCR_LPVSAE_Msk /*!< Low-Power Verti…
10128 …PE DSI_VMCR_LPVBPE_Msk /*!< Low-power Vertical Back-Porch Enabl…
10131 …E DSI_VMCR_LPVFPE_Msk /*!< Low-power Vertical Front-porch Enabl…
10134 #define DSI_VMCR_LPVAE DSI_VMCR_LPVAE_Msk /*!< Low-Power Verti…
10137 …E DSI_VMCR_LPHBPE_Msk /*!< Low-Power Horizontal Back-Porch Enab…
10140 … DSI_VMCR_LPHFPE_Msk /*!< Low-Power Horizontal Front-Porch Enab…
10143 #define DSI_VMCR_FBTAAE DSI_VMCR_FBTAAE_Msk /*!< Frame Bus-Turn-…
10146 #define DSI_VMCR_LPCE DSI_VMCR_LPCE_Msk /*!< Low-Power Comma…
10336 …_HBP DSI_VHBPCR_HBP_Msk /*!< Horizontal Back-Porch duration */
10462 #define DSI_VVBPCR_VBP DSI_VVBPCR_VBP_Msk /*!< Vertical Back-P…
10497 #define DSI_VVFPCR_VFP DSI_VVFPCR_VFP_Msk /*!< Vertical Front-…
10837 #define DSI_TCCR0_LPRX_TOCNT DSI_TCCR0_LPRX_TOCNT_Msk /*!< Low-power Recep…
10889 #define DSI_TCCR0_HSTX_TOCNT DSI_TCCR0_HSTX_TOCNT_Msk /*!< High-Speed Tran…
10942 #define DSI_TCCR1_HSRD_TOCNT DSI_TCCR1_HSRD_TOCNT_Msk /*!< High-Speed Read…
10995 #define DSI_TCCR2_LPRD_TOCNT DSI_TCCR2_LPRD_TOCNT_Msk /*!< Low-Power Read …
11048 #define DSI_TCCR3_HSWR_TOCNT DSI_TCCR3_HSWR_TOCNT_Msk /*!< High-Speed Writ…
11105 #define DSI_TCCR4_LPWR_TOCNT DSI_TCCR4_LPWR_TOCNT_Msk /*!< Low-Power Write…
11158 #define DSI_TCCR5_BTA_TOCNT DSI_TCCR5_BTA_TOCNT_Msk /*!< Bus-Turn-Around…
11230 #define DSI_CLCR_DPCC DSI_CLCR_DPCC_Msk /*!< D-PHY Clock Con…
11238 …R_LP2HS_TIME DSI_CLTCR_LP2HS_TIME_Msk /*!< Low-Power to High-Speed Time */
11272 …R_HS2LP_TIME DSI_CLTCR_HS2LP_TIME_Msk /*!< High-Speed to Low-Power Time */
11356 …R_LP2HS_TIME DSI_DLTCR_LP2HS_TIME_Msk /*!< Low-Power To High-Speed Time */
11384 …R_HS2LP_TIME DSI_DLTCR_HS2LP_TIME_Msk /*!< High-Speed To Low-Power Time */
11582 #define DSI_ISR1_TOHSTX DSI_ISR1_TOHSTX_Msk /*!< Timeout High-Sp…
11585 #define DSI_ISR1_TOLPRX DSI_ISR1_TOLPRX_Msk /*!< Timeout Low-Pow…
11588 #define DSI_ISR1_ECCSE DSI_ISR1_ECCSE_Msk /*!< ECC Single-bit …
11591 #define DSI_ISR1_ECCME DSI_ISR1_ECCME_Msk /*!< ECC Multi-bit E…
11688 #define DSI_IER1_TOHSTXIE DSI_IER1_TOHSTXIE_Msk /*!< Timeout High-Sp…
11691 #define DSI_IER1_TOLPRXIE DSI_IER1_TOLPRXIE_Msk /*!< Timeout Low-Pow…
11694 #define DSI_IER1_ECCSEIE DSI_IER1_ECCSEIE_Msk /*!< ECC Single-bit …
11697 #define DSI_IER1_ECCMEIE DSI_IER1_ECCMEIE_Msk /*!< ECC Multi-bit E…
11794 … DSI_FIR1_FTOHSTX_Msk /*!< Force Timeout High-Speed Transmission */
11797 …PRX DSI_FIR1_FTOLPRX_Msk /*!< Force Timeout Low-Power Reception */
11800 …R1_FECCSE DSI_FIR1_FECCSE_Msk /*!< Force ECC Single-bit Error */
11803 …IR1_FECCME DSI_FIR1_FECCME_Msk /*!< Force ECC Multi-bit Error */
11942 #define DSI_VMCCR_LPVSAE DSI_VMCCR_LPVSAE_Msk /*!< Low-power Verti…
11945 …BPE DSI_VMCCR_LPVBPE_Msk /*!< Low-power Vertical Back-porch Enabl…
11948 …PE DSI_VMCCR_LPVFPE_Msk /*!< Low-power Vertical Front-porch Enabl…
11951 #define DSI_VMCCR_LPVAE DSI_VMCCR_LPVAE_Msk /*!< Low-power Verti…
11954 …PE DSI_VMCCR_LPHBPE_Msk /*!< Low-power Horizontal Back-porch Enab…
11957 … DSI_VMCCR_LPHFE_Msk /*!< Low-power Horizontal Front-porch Enab…
11963 #define DSI_VMCCR_LPCE DSI_VMCCR_LPCE_Msk /*!< Low-power Comma…
12144 …R_HBP DSI_VHBPCCR_HBP_Msk /*!< Horizontal Back-Porch duration */
12270 #define DSI_VVBPCCR_VBP DSI_VVBPCCR_VBP_Msk /*!< Vertical Back-P…
12305 #define DSI_VVFPCCR_VFP DSI_VVFPCCR_VFP_Msk /*!< Vertical Front-…
12529 … DSI_WPCR0_HSICL_Msk /*!< Invert the high-speed data signal on …
12532 …0 DSI_WPCR0_HSIDL0_Msk /*!< Invert the high-speed data signal on …
12535 …1 DSI_WPCR0_HSIDL1_Msk /*!< Invert the high-speed data signal on …
12550 #define DSI_WPCR0_PDEN DSI_WPCR0_PDEN_Msk /*!< Pull-Down Enabl…
12553 #define DSI_WPCR0_TCLKPREPEN DSI_WPCR0_TCLKPREPEN_Msk /*!< Timer for t-CLK…
12556 #define DSI_WPCR0_TCLKZEROEN DSI_WPCR0_TCLKZEROEN_Msk /*!< Timer for t-CLK…
12559 #define DSI_WPCR0_THSPREPEN DSI_WPCR0_THSPREPEN_Msk /*!< Timer for t-HSP…
12562 #define DSI_WPCR0_THSTRAILEN DSI_WPCR0_THSTRAILEN_Msk /*!< Timer for t-HST…
12565 #define DSI_WPCR0_THSZEROEN DSI_WPCR0_THSZEROEN_Msk /*!< Timer for t-HSZ…
12568 #define DSI_WPCR0_TLPXDEN DSI_WPCR0_TLPXDEN_Msk /*!< Timer for t-LPX…
12571 #define DSI_WPCR0_THSEXITEN DSI_WPCR0_THSEXITEN_Msk /*!< Timer for t-HSE…
12574 #define DSI_WPCR0_TLPXCEN DSI_WPCR0_TLPXCEN_Msk /*!< Timer for t-LPX…
12577 #define DSI_WPCR0_TCLKPOSTEN DSI_WPCR0_TCLKPOSTEN_Msk /*!< Timer for t-CLK…
12582 #define DSI_WPCR1_HSTXDCL DSI_WPCR1_HSTXDCL_Msk /*!< High-Speed Tran…
12592 #define DSI_WPCR1_HSTXDDL DSI_WPCR1_HSTXDDL_Msk /*!< High-Speed Tran…
12602 #define DSI_WPCR1_LPSRCCL DSI_WPCR1_LPSRCCL_Msk /*!< Low-Power trans…
12612 #define DSI_WPCR1_LPSRCDL DSI_WPCR1_LPSRCDL_Msk /*!< Low-Power trans…
12626 …RXVCDL DSI_WPCR1_LPRXVCDL_Msk /*!< Low-Power Reception V-IL Compensat…
12636 #define DSI_WPCR1_HSTXSRCCL DSI_WPCR1_HSTXSRCCL_Msk /*!< High-Speed Tran…
12646 #define DSI_WPCR1_HSTXSRCDL DSI_WPCR1_HSTXSRCDL_Msk /*!< High-Speed Tran…
12656 …PM DSI_WPCR1_FLPRXLPM_Msk /*!< Forces LP Receiver in Low-Power Mode */
12660 …LPRXFT DSI_WPCR1_LPRXFT_Msk /*!< Low-Power RX low-pass Filtering …
12671 #define DSI_WPCR2_TCLKPREP DSI_WPCR2_TCLKPREP_Msk /*!< t-CLKPREP */
12699 #define DSI_WPCR2_TCLKZERO DSI_WPCR2_TCLKZERO_Msk /*!< t-CLKZERO */
12727 #define DSI_WPCR2_THSPREP DSI_WPCR2_THSPREP_Msk /*!< t-HSPREP */
12755 #define DSI_WPCR2_THSTRAIL DSI_WPCR2_THSTRAIL_Msk /*!< t-HSTRAIL */
12784 #define DSI_WPCR3_THSZERO DSI_WPCR3_THSZERO_Msk /*!< t-HSZERO */
12812 #define DSI_WPCR3_TLPXD DSI_WPCR3_TLPXD_Msk /*!< t-LPXD */
12840 #define DSI_WPCR3_THSEXIT DSI_WPCR3_THSEXIT_Msk /*!< t-HSEXIT */
12868 #define DSI_WPCR3_TLPXC DSI_WPCR3_TLPXC_Msk /*!< t-LPXC */
12897 #define DSI_WPCR4_TCLKPOST DSI_WPCR4_TCLKPOST_Msk /*!< t-CLKPOST */
14119 #define DUAL_BANK /* Dual-bank Flash */
14182 #define FLASH_CR_EOPIE FLASH_CR_EOPIE_Msk /*!< End-of-program …
14232 #define FLASH_SR_EOP FLASH_SR_EOP_Msk /*!< End-of-program …
14362 #define FLASH_OPTSR_BCM4 FLASH_OPTSR_BCM4_Msk /*!< Arm Cortex-M4 b…
14365 #define FLASH_OPTSR_BCM7 FLASH_OPTSR_BCM7_Msk /*!< Arm Cortex-M7 b…
14374 …SLV FLASH_OPTSR_IO_HSLV_Msk /*!< I/O high-speed at low-voltage status …
14401 …AREA_START FLASH_SCAR_SEC_AREA_START_Msk /*!< Secure-only area start statu…
14404 #define FLASH_SCAR_SEC_AREA_END FLASH_SCAR_SEC_AREA_END_Msk /*!< Secure-o…
14417 …M7_ADD0 FLASH_BOOT7_BCM7_ADD0_Msk /*!< Arm Cortex-M7 boot address 0 */
14420 …M7_ADD1 FLASH_BOOT7_BCM7_ADD1_Msk /*!< Arm Cortex-M7 boot address 1 */
14425 …M4_ADD0 FLASH_BOOT4_BCM4_ADD0_Msk /*!< Arm Cortex-M4 boot address 0 */
14428 …M4_ADD1 FLASH_BOOT4_BCM4_ADD1_Msk /*!< Arm Cortex-M4 boot address 1 */
14567 … FMC_BTRx_ADDHLD_Msk /*!<ADDHLD[3:0] bits (Address-hold phase duration) …
14575 … FMC_BTRx_DATAST_Msk /*!<DATAST [3:0] bits (Data-phase duration) */
14626 … FMC_BWTRx_ADDHLD_Msk /*!<ADDHLD[3:0] bits (Address-hold phase duration) …
14634 … FMC_BWTRx_DATAST_Msk /*!<DATAST [3:0] bits (Data-phase duration) */
14945 … FMC_SDCMR_NRFS_Msk /*!<NRFS[3:0] bits (Number of auto-refresh) */
16619 /* Inter-integrated Circuit Interface (I2C) */
16693 #define I2C_CR2_ADD10 I2C_CR2_ADD10_Msk /*!< 10-bit addressi…
16696 #define I2C_CR2_HEAD10R I2C_CR2_HEAD10R_Msk /*!< 10-bit address …
16725 …AR1_OA1MODE I2C_OAR1_OA1MODE_Msk /*!< Own address 1 10-bit mode */
16887 #define I2C_RXDR_RXDATA I2C_RXDR_RXDATA_Msk /*!< 8-bit receive d…
16892 #define I2C_TXDR_TXDATA I2C_TXDR_TXDATA_Msk /*!< 8-bit transmit …
17187 /* LCD-TFT Display Controller (LTDC) */
17231 #define LTDC_GCR_LTDCEN LTDC_GCR_LTDCEN_Msk /*!< LCD-TFT control…
17662 … MDMA_CTCR_TLEN_Msk /*!< buffer Transfer Length (number of bytes - 1) */
17974 #define PWR_CR1_DBP PWR_CR1_DBP_Msk /*!< Disable Back-up…
18103 … /*!< Keep system D3 domain in RUN mode regardless of the CPU sub-systems modes */
18138 … /*!< Keep system D3 domain in RUN mode regardless of the CPU sub-systems modes */
20399 /* Real-Time Clock (RTC) */
21158 /* SPDIF-RX Interface */
21194 … SPDIFRX_CR_NBTR_Msk /*!<Maximum allowed re-tries during synchron…
21258 #define SPDIFRX_SR_TERR SPDIFRX_SR_TERR_Msk /*!<Time-out error …
21975 …KFAIL_Msk /*!<Boot Acknowledgment received (BootAck check fail) …
22057 #define SDMMC_MASK_CCRCFAILIE SDMMC_MASK_CCRCFAILIE_Msk /*!<Command CRC Fail…
22060 #define SDMMC_MASK_DCRCFAILIE SDMMC_MASK_DCRCFAILIE_Msk /*!<Data CRC Fail In…
22114 …AILIE SDMMC_MASK_ACKFAILIE_Msk /*!<Acknowledgment Fail Interrupt Enable */
22234 … SPI_CR1_HDDIR_Msk /*!<Rx/Tx direction at Half-duplex mode …
22240 #define SPI_CR1_CRC33_17 SPI_CR1_CRC33_17_Msk /*!<32-bit CRC polyn…
22328 #define SPI_CFG2_MIDI SPI_CFG2_MIDI_Msk /*!<Master Inter-Dat…
22419 #define SPI_SR_RXP SPI_SR_RXP_Msk /*!<Rx-Packet availa…
22422 #define SPI_SR_TXP SPI_SR_TXP_Msk /*!<Tx-Packet space …
22437 #define SPI_SR_OVR SPI_SR_OVR_Msk /*!<Rx-Packet availa…
22819 #define SYSCFG_PMCR_I2C1_FMP SYSCFG_PMCR_I2C1_FMP_Msk /*!< I2C1 Fast mode …
22822 #define SYSCFG_PMCR_I2C2_FMP SYSCFG_PMCR_I2C2_FMP_Msk /*!< I2C2 Fast mode …
22825 #define SYSCFG_PMCR_I2C3_FMP SYSCFG_PMCR_I2C3_FMP_Msk /*!< I2C3 Fast mode …
22828 #define SYSCFG_PMCR_I2C4_FMP SYSCFG_PMCR_I2C4_FMP_Msk /*!< I2C4 Fast mode …
22831 #define SYSCFG_PMCR_I2C_PB6_FMP SYSCFG_PMCR_I2C_PB6_FMP_Msk /*!< I2C PB6 Fast mo…
22834 #define SYSCFG_PMCR_I2C_PB7_FMP SYSCFG_PMCR_I2C_PB7_FMP_Msk /*!< I2C PB7 Fast mo…
22837 #define SYSCFG_PMCR_I2C_PB8_FMP SYSCFG_PMCR_I2C_PB8_FMP_Msk /*!< I2C PB8 Fast mo…
22840 #define SYSCFG_PMCR_I2C_PB9_FMP SYSCFG_PMCR_I2C_PB9_FMP_Msk /*!< I2C PB9 Fast mo…
23158 #define SYSCFG_CFGR_CM4L SYSCFG_CFGR_CM4L_Msk /*!<Cortex-M4 LOCKUP…
23167 #define SYSCFG_CFGR_CM7L SYSCFG_CFGR_CM7L_Msk /*!<Cortex-M7 LOCKUP…
23205 …G_CCCSR_HSLV SYSCFG_CCCSR_HSLV_Msk /*!< High-speed at low-voltage */
23243 #define SYSCFG_UR1_BCM4 SYSCFG_UR1_BCM4_Msk /*!< Boot Cortex-M4 …
23246 #define SYSCFG_UR1_BCM7 SYSCFG_UR1_BCM7_Msk /*!< Boot Cortex-M7 …
23255 #define SYSCFG_UR2_BCM7_ADD0 SYSCFG_UR2_BCM7_ADD0_Msk /*!< Boot Cortex-M7 …
23259 #define SYSCFG_UR3_BCM7_ADD1 SYSCFG_UR3_BCM7_ADD1_Msk /*!< Boot Cortex-M7 …
23263 #define SYSCFG_UR3_BCM4_ADD0 SYSCFG_UR3_BCM4_ADD0_Msk /*!< Boot Cortex-M4 …
23269 #define SYSCFG_UR4_BCM4_ADD1 SYSCFG_UR4_BCM4_ADD1_Msk /*!< Boot Cortex-M4 …
23404 … TIM_CR1_CMS_Msk /*!<CMS[1:0] bits (Center-aligned mode selectio…
23410 #define TIM_CR1_ARPE TIM_CR1_ARPE_Msk /*!<Auto-reload prel…
23658 …R1_OC1FE TIM_CCMR1_OC1FE_Msk /*!<Output Compare 1 Fast enable */
23683 …R1_OC2FE TIM_CCMR1_OC2FE_Msk /*!<Output Compare 2 Fast enable */
23700 /*----------------------------------------------------------------------------*/
23739 …R2_OC3FE TIM_CCMR2_OC3FE_Msk /*!<Output Compare 3 Fast enable */
23764 …R2_OC4FE TIM_CCMR2_OC4FE_Msk /*!<Output Compare 4 Fast enable */
23781 /*----------------------------------------------------------------------------*/
23884 #define TIM_ARR_ARR TIM_ARR_ARR_Msk /*!<actual auto-relo…
23933 … TIM_BDTR_DTG_Msk /*!<DTG[0:7] bits (Dead-Time Generator set-up) */
23951 #define TIM_BDTR_OSSI TIM_BDTR_OSSI_Msk /*!<Off-State Select…
23954 #define TIM_BDTR_OSSR TIM_BDTR_OSSR_Msk /*!<Off-State Select…
24009 …R3_OC5FE TIM_CCMR3_OC5FE_Msk /*!<Output Compare 5 Fast enable */
24028 …R3_OC6FE TIM_CCMR3_OC6FE_Msk /*!<Output Compare 4 Fast enable */
24618 #define USART_CR1_M0 USART_CR1_M0_Msk /*!< Word length - B…
24627 … USART_CR1_OVER8_Msk /*!< Oversampling by 8-bit or 16-bit mode */
24652 #define USART_CR1_M1 USART_CR1_M1_Msk /*!< Word length - B…
24676 #define USART_CR2_ADDM7 USART_CR2_ADDM7_Msk /*!< 7-bit or 4-bit …
24720 #define USART_CR2_ABREN USART_CR2_ABREN_Msk /*!< Auto Baud-Rate …
24723 … USART_CR2_ABRMODE_Msk /*!< ABRMOD[1:0] bits (Auto Baud-Rate Mode) */
24728 #define USART_CR2_RTOEN USART_CR2_RTOEN_Msk /*!< Receiver Time-O…
24742 #define USART_CR3_IRLP USART_CR3_IRLP_Msk /*!< IrDA Low-Power …
24745 #define USART_CR3_HDSEL USART_CR3_HDSEL_Msk /*!< Half-Duplex Sel…
24784 … USART_CR3_SCARCNT_Msk /*!< SCARCNT[2:0] bits (SmartCard Auto-Retry Count) */
24845 #define USART_RQR_ABRRQ USART_RQR_ABRRQ_Msk /*!< Auto-Baud Rate …
24904 #define USART_ISR_ABRE USART_ISR_ABRE_Msk /*!< Auto-Baud Rate …
24907 #define USART_ISR_ABRF USART_ISR_ABRF_Msk /*!< Auto-Baud Rate …
25177 #define WWDG_CR_T WWDG_CR_T_Msk /*!<T[6:0] bits (7-B…
25193 #define WWDG_CFR_W WWDG_CFR_W_Msk /*!<W[6:0] bits (7-b…
25688 #define HRTIM_TIMCR_PSHPLL HRTIM_TIMCR_PSHPLL_Msk /*!< Slave push-pull…
25795 …MISR_CPPSTAT HRTIM_TIMISR_CPPSTAT_Msk /*!< Slave current push-pull flag */
25798 …_TIMISR_IPPSTAT HRTIM_TIMISR_IPPSTAT_Msk /*!< Slave idle push-pull flag */
27357 #define HRTIM_BMTRGR_OCHPEV HRTIM_BMTRGR_OCHPEV_Msk /*!< on-chip Event */
27385 …EECR1_EE1FAST HRTIM_EECR1_EE1FAST_Msk /*!< External event 1 Fast mode */
27402 …EECR1_EE2FAST HRTIM_EECR1_EE2FAST_Msk /*!< External event 2 Fast mode */
27419 …EECR1_EE3FAST HRTIM_EECR1_EE3FAST_Msk /*!< External event 3 Fast mode */
27436 …EECR1_EE4FAST HRTIM_EECR1_EE4FAST_Msk /*!< External event 4 Fast mode */
27453 …EECR1_EE5FAST HRTIM_EECR1_EE5FAST_Msk /*!< External event 5 Fast mode */
28226 …DATAH RAMECC_FAR_FDATAH_Msk /* Failing data high (64-bit memory) */
28305 #define USB_OTG_GOTGCTL_AVALOEN USB_OTG_GOTGCTL_AVALOEN_Msk /*!< A-peripheral se…
28308 #define USB_OTG_GOTGCTL_AVALOVAL USB_OTG_GOTGCTL_AVALOVAL_Msk /*!< A-peripheral se…
28311 #define USB_OTG_GOTGCTL_BVALOEN USB_OTG_GOTGCTL_BVALOEN_Msk /*!< B-peripheral se…
28314 #define USB_OTG_GOTGCTL_BVALOVAL USB_OTG_GOTGCTL_BVALOVAL_Msk /*!< B-peripheral se…
28338 #define USB_OTG_GOTGCTL_ASVLD USB_OTG_GOTGCTL_ASVLD_Msk /*!< A-session valid…
28341 #define USB_OTG_GOTGCTL_BSESVLD USB_OTG_GOTGCTL_BSESVLD_Msk /*!< B-session valid…
28355 #define USB_OTG_HCFG_FSLSS USB_OTG_HCFG_FSLSS_Msk /*!< FS- and LS-only…
28366 #define USB_OTG_DCFG_NZLSOHSK USB_OTG_DCFG_NZLSOHSK_Msk /*!< Nonzero-length …
28417 #define USB_OTG_GOTGINT_ADTOCHG USB_OTG_GOTGINT_ADTOCHG_Msk /*!< A-device timeou…
28456 #define USB_OTG_DCTL_POPRGDNE USB_OTG_DCTL_POPRGDNE_Msk /*!< Power-on progra…
28521 … USB_OTG_GUSBCFG_PHYSEL_Msk /*!< USB 2.0 high-speed ULPI PHY or USB 1.1 full-speed …
28524 #define USB_OTG_GUSBCFG_SRPCAP USB_OTG_GUSBCFG_SRPCAP_Msk /*!< SRP-capable */
28527 #define USB_OTG_GUSBCFG_HNPCAP USB_OTG_GUSBCFG_HNPCAP_Msk /*!< HNP-capable */
28538 #define USB_OTG_GUSBCFG_PHYLPCS USB_OTG_GUSBCFG_PHYLPCS_Msk /*!< PHY Low-power c…
28544 #define USB_OTG_GUSBCFG_ULPIAR USB_OTG_GUSBCFG_ULPIAR_Msk /*!< ULPI Auto-resum…
28689 #define USB_OTG_DOEPMSK_B2BSTUP USB_OTG_DOEPMSK_B2BSTUP_Msk /*!< Back-to-back SE…
29078 #define USB_OTG_GCCFG_PS2DET USB_OTG_GCCFG_PS2DET_Msk /*!< DM pull-up dete…
29356 #define USB_OTG_HCCHAR_LSDEV USB_OTG_HCCHAR_LSDEV_Msk /*!< Low-speed devic…
29649 #define USB_OTG_DOEPINT_B2BSTUP USB_OTG_DOEPINT_B2BSTUP_Msk /*!< Back-to-back SE…
30083 /******************** TIM Instances : Advanced-control timers *****************/
30087 /******************** TIM Instances : Advanced-control timers *****************/
30472 /********************* UART Instances : Half-Duplex mode **********************/
30504 /****************** UART Instances : Wake-up from Stop mode *******************/