Lines Matching refs:clkRate
290 uint32_t clkRate = 0U; in SystemCoreClockUpdate() local
300 clkRate = CLK_FRO_12MHZ; in SystemCoreClockUpdate()
303 clkRate = CLK_CLK_IN; in SystemCoreClockUpdate()
306 clkRate = getWdtOscFreq(); in SystemCoreClockUpdate()
311 clkRate = CLK_FRO_96MHZ; in SystemCoreClockUpdate()
315 clkRate = CLK_FRO_48MHZ; in SystemCoreClockUpdate()
324 clkRate = CLK_FRO_12MHZ; in SystemCoreClockUpdate()
327 clkRate = CLK_CLK_IN; in SystemCoreClockUpdate()
330 clkRate = getWdtOscFreq(); in SystemCoreClockUpdate()
333 clkRate = CLK_RTC_32K_CLK; in SystemCoreClockUpdate()
336 clkRate = 0U; in SystemCoreClockUpdate()
345 clkRate = clkRate / prediv; in SystemCoreClockUpdate()
348 … workRate = (uint64_t)(clkRate) * (uint64_t)findPllMMult(SYSCON->SYSPLLCTRL, SYSCON->SYSPLLMDEC); in SystemCoreClockUpdate()
349 clkRate = (uint32_t)(workRate / ((uint64_t)postdiv)); in SystemCoreClockUpdate()
350 clkRate = clkRate * 2UL; /* PLL CCO output is divided by 2 before to M-Divider */ in SystemCoreClockUpdate()
354 clkRate = CLK_RTC_32K_CLK; in SystemCoreClockUpdate()
357 clkRate = 0U; in SystemCoreClockUpdate()
360 SystemCoreClock = clkRate / ((SYSCON->AHBCLKDIV & 0xFFUL) + 1UL); in SystemCoreClockUpdate()