Lines Matching refs:__IOM

18__IOM uint32_t  SSC;                          /*!< (@ 0x00000000) PCR system sleep control        …
19__IOM uint32_t PCC; /*!< (@ 0x00000004) PCR processor clock control(divi…
20__IOM uint32_t SCC; /*!< (@ 0x00000008) PCR slow clock control(divider) …
21__IOM uint32_t OID; /*!< (@ 0x0000000C) PCR Oscillator ID and PLL lock i…
22__IOM uint32_t PRS; /*!< (@ 0x00000010) PCR Power Reset Status …
23__IOM uint32_t PRC; /*!< (@ 0x00000014) PCR Power Reset Control …
25__IOM uint32_t TURBO_CLK; /*!< (@ 0x0000001C) PCR Turbo clock control …
27__IOM uint32_t SLP_EN[5]; /*!< (@ 0x00000030) The Sleep Enable Register contai…
30__IOM uint32_t CLK_REQ[5]; /*!< (@ 0x00000050) The Clock Required Register cont…
33__IOM uint32_t RST_EN[5]; /*!< (@ 0x00000070) The Reset Register contains bit …
35__IOM uint32_t RENLK; /*!< (@ 0x00000084) PCR Reset Enable Lock register …
36__IOM uint32_t VBSRST; /*!< (@ 0x00000088) PCR VBAT Soft Reset register …
37__IOM uint32_t SS32K; /*!< (@ 0x0000008C) PCR 32KHz source select register…
41__IOM uint32_t PERMINC; /*!< (@ 0x000000C8) PCR 32KHz period minimum count r…
42__IOM uint32_t PERMAXC; /*!< (@ 0x000000CC) PCR 32KHz period maximum count r…
44__IOM uint32_t DCVMX; /*!< (@ 0x000000D4) PCR 32KHz duty cycle variation m…
46__IOM uint32_t VCMIN; /*!< (@ 0x000000DC) PCR 32KHz valid count mininum re…
47__IOM uint32_t CTRL32K; /*!< (@ 0x000000E0) PCR 32KHz control register …
48__IOM uint32_t SIS32K; /*!< (@ 0x000000E4) PCR 32KHz source interrupt statu…
49__IOM uint32_t SIEN32K; /*!< (@ 0x000000E8) PCR 32KHz source interrupt enabl…