Lines Matching +full:clkout +full:- +full:divider
4 * SPDX-License-Identifier: Apache-2.0
79 volatile uint32_t sys_ahb_clk_div; /* System clock divider */
83 volatile uint32_t ssp0_clk_div; /* SSP0 clock divider */
84 volatile uint32_t usart0_clk_div; /* USART0 clock divider */
85 volatile uint32_t ssp1_clk_div; /* SSP1 clock divider */
86 volatile uint32_t frg_clk_div; /* USART 1-4 fractional baud
87 * rate generator clock divider
92 volatile uint32_t usb_clk_div; /* USB clock divider */
94 volatile uint32_t clk_out_sel; /* CLKOUT source select */
95 volatile uint32_t clk_out_uen; /* CLKOUT source update */
96 volatile uint32_t clk_out_div; /* CLKOUT divider */
98 volatile uint32_t uart_frg_div; /* USART1-4 fractional
99 * generator divider
101 volatile uint32_t uart_frg_mult; /* USART1-4 fractional
108 volatile const uint32_t pio_por_cap[3]; /* CLKOUT source select */
110 volatile uint32_t iocon_clk_div[7]; /* IOCON clock divider */
111 volatile uint32_t bod_ctrl; /* Brown-out detect control */
120 volatile uint32_t starterp0; /* Start logic 0 int wake-up */
122 volatile uint32_t starterp1; /* Start logic 1 int wake-up */
124 volatile uint32_t pd_sleep_cfg; /* Deep-sleep power-down
127 volatile uint32_t pd_awake_cfg; /* Power-down states for
128 * wake-up from deep-sleep