Home
last modified time | relevance | path

Searched refs:GICD_ISPENDR (Results 1 – 25 of 69) sorted by relevance

123

/ThreadX-v6.4.1/ports_smp/cortex_a34_smp/gnu/example_build/sample_threadx/
DGICv3_gicd.c45 volatile uint32_t GICD_ISPENDR[32]; // +0x0200 member
236 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ISPENDR); in SetSPIPending()
239 gicd.GICD_ISPENDR[bank] = 1 << id; in SetSPIPending()
/ThreadX-v6.4.1/ports_arch/ARMv8-A/threadx/ports/ac6/example_build/sample_threadx/
DGICv3_gicd.c45 volatile uint32_t GICD_ISPENDR[32]; // +0x0200 member
236 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ISPENDR); in SetSPIPending()
239 gicd.GICD_ISPENDR[bank] = 1 << id; in SetSPIPending()
/ThreadX-v6.4.1/ports_module/cortex_a35_smp/ac6/example_build/sample_threadx/
DGICv3_gicd.c45 volatile uint32_t GICD_ISPENDR[32]; // +0x0200 member
236 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ISPENDR); in SetSPIPending()
239 gicd.GICD_ISPENDR[bank] = 1 << id; in SetSPIPending()
/ThreadX-v6.4.1/ports_module/cortex_a35_smp/ac6/example_build/sample_threadx_module_manager/
DGICv3_gicd.c45 volatile uint32_t GICD_ISPENDR[32]; // +0x0200 member
236 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ISPENDR); in SetSPIPending()
239 gicd.GICD_ISPENDR[bank] = 1 << id; in SetSPIPending()
/ThreadX-v6.4.1/ports_module/cortex_a35_smp/gnu/example_build/sample_threadx_module_manager/
DGICv3_gicd.c45 volatile uint32_t GICD_ISPENDR[32]; // +0x0200 member
236 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ISPENDR); in SetSPIPending()
239 gicd.GICD_ISPENDR[bank] = 1 << id; in SetSPIPending()
/ThreadX-v6.4.1/ports_arch/ARMv8-A/threadx_smp/ports/ac6/example_build/sample_threadx/
DGICv3_gicd.c45 volatile uint32_t GICD_ISPENDR[32]; // +0x0200 member
236 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ISPENDR); in SetSPIPending()
239 gicd.GICD_ISPENDR[bank] = 1 << id; in SetSPIPending()
/ThreadX-v6.4.1/ports_arch/ARMv8-A/threadx_smp/ports/gnu/example_build/sample_threadx/
DGICv3_gicd.c45 volatile uint32_t GICD_ISPENDR[32]; // +0x0200 member
236 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ISPENDR); in SetSPIPending()
239 gicd.GICD_ISPENDR[bank] = 1 << id; in SetSPIPending()
/ThreadX-v6.4.1/ports_module/cortex_a35/gnu/example_build/sample_threadx_module_manager/
DGICv3_gicd.c45 volatile uint32_t GICD_ISPENDR[32]; // +0x0200 member
236 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ISPENDR); in SetSPIPending()
239 gicd.GICD_ISPENDR[bank] = 1 << id; in SetSPIPending()
/ThreadX-v6.4.1/ports_module/cortex_a35_smp/gnu/example_build/sample_threadx/
DGICv3_gicd.c45 volatile uint32_t GICD_ISPENDR[32]; // +0x0200 member
236 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ISPENDR); in SetSPIPending()
239 gicd.GICD_ISPENDR[bank] = 1 << id; in SetSPIPending()
/ThreadX-v6.4.1/ports_arch/ARMv8-A/threadx/ports/gnu/example_build/sample_threadx/
DGICv3_gicd.c45 volatile uint32_t GICD_ISPENDR[32]; // +0x0200 member
236 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ISPENDR); in SetSPIPending()
239 gicd.GICD_ISPENDR[bank] = 1 << id; in SetSPIPending()
/ThreadX-v6.4.1/ports_module/cortex_a35/ac6/example_build/sample_threadx/
DGICv3_gicd.c45 volatile uint32_t GICD_ISPENDR[32]; // +0x0200 member
236 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ISPENDR); in SetSPIPending()
239 gicd.GICD_ISPENDR[bank] = 1 << id; in SetSPIPending()
/ThreadX-v6.4.1/ports_module/cortex_a35/ac6/example_build/sample_threadx_module_manager/
DGICv3_gicd.c45 volatile uint32_t GICD_ISPENDR[32]; // +0x0200 member
236 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ISPENDR); in SetSPIPending()
239 gicd.GICD_ISPENDR[bank] = 1 << id; in SetSPIPending()
/ThreadX-v6.4.1/ports_smp/cortex_a78_smp/ac6/example_build/sample_threadx/
DGICv3_gicd.c45 volatile uint32_t GICD_ISPENDR[32]; // +0x0200 member
236 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ISPENDR); in SetSPIPending()
239 gicd.GICD_ISPENDR[bank] = 1 << id; in SetSPIPending()
/ThreadX-v6.4.1/ports_module/cortex_a35/gnu/example_build/sample_threadx/
DGICv3_gicd.c45 volatile uint32_t GICD_ISPENDR[32]; // +0x0200 member
236 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ISPENDR); in SetSPIPending()
239 gicd.GICD_ISPENDR[bank] = 1 << id; in SetSPIPending()
/ThreadX-v6.4.1/ports_smp/cortex_a78_smp/gnu/example_build/sample_threadx/
DGICv3_gicd.c45 volatile uint32_t GICD_ISPENDR[32]; // +0x0200 member
236 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ISPENDR); in SetSPIPending()
239 gicd.GICD_ISPENDR[bank] = 1 << id; in SetSPIPending()
/ThreadX-v6.4.1/ports_smp/cortex_a75_smp/ac6/example_build/sample_threadx/
DGICv3_gicd.c45 volatile uint32_t GICD_ISPENDR[32]; // +0x0200 member
236 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ISPENDR); in SetSPIPending()
239 gicd.GICD_ISPENDR[bank] = 1 << id; in SetSPIPending()
/ThreadX-v6.4.1/ports_smp/cortex_a75_smp/gnu/example_build/sample_threadx/
DGICv3_gicd.c45 volatile uint32_t GICD_ISPENDR[32]; // +0x0200 member
236 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ISPENDR); in SetSPIPending()
239 gicd.GICD_ISPENDR[bank] = 1 << id; in SetSPIPending()
/ThreadX-v6.4.1/ports_smp/cortex_a76ae_smp/gnu/example_build/sample_threadx/
DGICv3_gicd.c45 volatile uint32_t GICD_ISPENDR[32]; // +0x0200 member
236 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ISPENDR); in SetSPIPending()
239 gicd.GICD_ISPENDR[bank] = 1 << id; in SetSPIPending()
/ThreadX-v6.4.1/ports/cortex_a75/gnu/example_build/sample_threadx/
DGICv3_gicd.c45 volatile uint32_t GICD_ISPENDR[32]; // +0x0200 member
236 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ISPENDR); in SetSPIPending()
239 gicd.GICD_ISPENDR[bank] = 1 << id; in SetSPIPending()
/ThreadX-v6.4.1/ports/cortex_a76/ac6/example_build/sample_threadx/
DGICv3_gicd.c45 volatile uint32_t GICD_ISPENDR[32]; // +0x0200 member
236 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ISPENDR); in SetSPIPending()
239 gicd.GICD_ISPENDR[bank] = 1 << id; in SetSPIPending()
/ThreadX-v6.4.1/ports_smp/cortex_a53_smp/gnu/example_build/sample_threadx/
DGICv3_gicd.c45 volatile uint32_t GICD_ISPENDR[32]; // +0x0200 member
236 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ISPENDR); in SetSPIPending()
239 gicd.GICD_ISPENDR[bank] = 1 << id; in SetSPIPending()
/ThreadX-v6.4.1/ports/cortex_a76ae/ac6/example_build/sample_threadx/
DGICv3_gicd.c45 volatile uint32_t GICD_ISPENDR[32]; // +0x0200 member
236 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ISPENDR); in SetSPIPending()
239 gicd.GICD_ISPENDR[bank] = 1 << id; in SetSPIPending()
/ThreadX-v6.4.1/ports/cortex_a65ae/ac6/example_build/sample_threadx/
DGICv3_gicd.c45 volatile uint32_t GICD_ISPENDR[32]; // +0x0200 member
236 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ISPENDR); in SetSPIPending()
239 gicd.GICD_ISPENDR[bank] = 1 << id; in SetSPIPending()
/ThreadX-v6.4.1/ports_smp/cortex_a55_smp/gnu/example_build/sample_threadx/
DGICv3_gicd.c45 volatile uint32_t GICD_ISPENDR[32]; // +0x0200 member
236 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ISPENDR); in SetSPIPending()
239 gicd.GICD_ISPENDR[bank] = 1 << id; in SetSPIPending()
/ThreadX-v6.4.1/ports/cortex_a77/ac6/example_build/sample_threadx/
DGICv3_gicd.c45 volatile uint32_t GICD_ISPENDR[32]; // +0x0200 member
236 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ISPENDR); in SetSPIPending()
239 gicd.GICD_ISPENDR[bank] = 1 << id; in SetSPIPending()

123