| /ThreadX-v6.2.1/ports/cortex_a55/gnu/example_build/sample_threadx/ |
| D | GICv3_gicd.c | 15 volatile uint32_t GICD_CTLR; // +0x0000 member 77 gicd.GICD_CTLR = flags; in ConfigGICD() 82 gicd.GICD_CTLR |= flags; in EnableGICD() 87 gicd.GICD_CTLR &= ~flags; in DisableGICD() 97 while ((gicd.GICD_CTLR & tmask) != tval) in SyncAREinGICD() 101 gicd.GICD_CTLR = flags; in SyncAREinGICD()
|
| /ThreadX-v6.2.1/ports/cortex_a57/ac6/example_build/sample_threadx/ |
| D | GICv3_gicd.c | 15 volatile uint32_t GICD_CTLR; // +0x0000 member 77 gicd.GICD_CTLR = flags; in ConfigGICD() 82 gicd.GICD_CTLR |= flags; in EnableGICD() 87 gicd.GICD_CTLR &= ~flags; in DisableGICD() 97 while ((gicd.GICD_CTLR & tmask) != tval) in SyncAREinGICD() 101 gicd.GICD_CTLR = flags; in SyncAREinGICD()
|
| /ThreadX-v6.2.1/ports/cortex_a34/ac6/example_build/sample_threadx/ |
| D | GICv3_gicd.c | 15 volatile uint32_t GICD_CTLR; // +0x0000 member 77 gicd.GICD_CTLR = flags; in ConfigGICD() 82 gicd.GICD_CTLR |= flags; in EnableGICD() 87 gicd.GICD_CTLR &= ~flags; in DisableGICD() 97 while ((gicd.GICD_CTLR & tmask) != tval) in SyncAREinGICD() 101 gicd.GICD_CTLR = flags; in SyncAREinGICD()
|
| /ThreadX-v6.2.1/ports/cortex_a65/gnu/example_build/sample_threadx/ |
| D | GICv3_gicd.c | 15 volatile uint32_t GICD_CTLR; // +0x0000 member 77 gicd.GICD_CTLR = flags; in ConfigGICD() 82 gicd.GICD_CTLR |= flags; in EnableGICD() 87 gicd.GICD_CTLR &= ~flags; in DisableGICD() 97 while ((gicd.GICD_CTLR & tmask) != tval) in SyncAREinGICD() 101 gicd.GICD_CTLR = flags; in SyncAREinGICD()
|
| /ThreadX-v6.2.1/ports/cortex_a53/ac6/example_build/sample_threadx/ |
| D | GICv3_gicd.c | 15 volatile uint32_t GICD_CTLR; // +0x0000 member 77 gicd.GICD_CTLR = flags; in ConfigGICD() 82 gicd.GICD_CTLR |= flags; in EnableGICD() 87 gicd.GICD_CTLR &= ~flags; in DisableGICD() 97 while ((gicd.GICD_CTLR & tmask) != tval) in SyncAREinGICD() 101 gicd.GICD_CTLR = flags; in SyncAREinGICD()
|
| /ThreadX-v6.2.1/ports/cortex_a35/ac6/example_build/sample_threadx/ |
| D | GICv3_gicd.c | 15 volatile uint32_t GICD_CTLR; // +0x0000 member 77 gicd.GICD_CTLR = flags; in ConfigGICD() 82 gicd.GICD_CTLR |= flags; in EnableGICD() 87 gicd.GICD_CTLR &= ~flags; in DisableGICD() 97 while ((gicd.GICD_CTLR & tmask) != tval) in SyncAREinGICD() 101 gicd.GICD_CTLR = flags; in SyncAREinGICD()
|
| /ThreadX-v6.2.1/ports/cortex_a53/gnu/example_build/sample_threadx/ |
| D | GICv3_gicd.c | 15 volatile uint32_t GICD_CTLR; // +0x0000 member 77 gicd.GICD_CTLR = flags; in ConfigGICD() 82 gicd.GICD_CTLR |= flags; in EnableGICD() 87 gicd.GICD_CTLR &= ~flags; in DisableGICD() 97 while ((gicd.GICD_CTLR & tmask) != tval) in SyncAREinGICD() 101 gicd.GICD_CTLR = flags; in SyncAREinGICD()
|
| /ThreadX-v6.2.1/ports/cortex_a35/gnu/example_build/sample_threadx/ |
| D | GICv3_gicd.c | 15 volatile uint32_t GICD_CTLR; // +0x0000 member 77 gicd.GICD_CTLR = flags; in ConfigGICD() 82 gicd.GICD_CTLR |= flags; in EnableGICD() 87 gicd.GICD_CTLR &= ~flags; in DisableGICD() 97 while ((gicd.GICD_CTLR & tmask) != tval) in SyncAREinGICD() 101 gicd.GICD_CTLR = flags; in SyncAREinGICD()
|
| /ThreadX-v6.2.1/ports/cortex_a55/ac6/example_build/sample_threadx/ |
| D | GICv3_gicd.c | 15 volatile uint32_t GICD_CTLR; // +0x0000 member 77 gicd.GICD_CTLR = flags; in ConfigGICD() 82 gicd.GICD_CTLR |= flags; in EnableGICD() 87 gicd.GICD_CTLR &= ~flags; in DisableGICD() 97 while ((gicd.GICD_CTLR & tmask) != tval) in SyncAREinGICD() 101 gicd.GICD_CTLR = flags; in SyncAREinGICD()
|
| /ThreadX-v6.2.1/ports/cortex_a72/gnu/example_build/sample_threadx/ |
| D | GICv3_gicd.c | 15 volatile uint32_t GICD_CTLR; // +0x0000 member 77 gicd.GICD_CTLR = flags; in ConfigGICD() 82 gicd.GICD_CTLR |= flags; in EnableGICD() 87 gicd.GICD_CTLR &= ~flags; in DisableGICD() 97 while ((gicd.GICD_CTLR & tmask) != tval) in SyncAREinGICD() 101 gicd.GICD_CTLR = flags; in SyncAREinGICD()
|
| /ThreadX-v6.2.1/ports_smp/cortex_a35_smp/gnu/example_build/sample_threadx/ |
| D | GICv3_gicd.c | 15 volatile uint32_t GICD_CTLR; // +0x0000 member 77 gicd.GICD_CTLR = flags; in ConfigGICD() 82 gicd.GICD_CTLR |= flags; in EnableGICD() 87 gicd.GICD_CTLR &= ~flags; in DisableGICD() 97 while ((gicd.GICD_CTLR & tmask) != tval) in SyncAREinGICD() 101 gicd.GICD_CTLR = flags; in SyncAREinGICD()
|
| /ThreadX-v6.2.1/ports/cortex_a75/ac6/example_build/sample_threadx/ |
| D | GICv3_gicd.c | 15 volatile uint32_t GICD_CTLR; // +0x0000 member 77 gicd.GICD_CTLR = flags; in ConfigGICD() 82 gicd.GICD_CTLR |= flags; in EnableGICD() 87 gicd.GICD_CTLR &= ~flags; in DisableGICD() 97 while ((gicd.GICD_CTLR & tmask) != tval) in SyncAREinGICD() 101 gicd.GICD_CTLR = flags; in SyncAREinGICD()
|
| /ThreadX-v6.2.1/ports/cortex_a75/gnu/example_build/sample_threadx/ |
| D | GICv3_gicd.c | 15 volatile uint32_t GICD_CTLR; // +0x0000 member 77 gicd.GICD_CTLR = flags; in ConfigGICD() 82 gicd.GICD_CTLR |= flags; in EnableGICD() 87 gicd.GICD_CTLR &= ~flags; in DisableGICD() 97 while ((gicd.GICD_CTLR & tmask) != tval) in SyncAREinGICD() 101 gicd.GICD_CTLR = flags; in SyncAREinGICD()
|
| /ThreadX-v6.2.1/ports/cortex_a76/ac6/example_build/sample_threadx/ |
| D | GICv3_gicd.c | 15 volatile uint32_t GICD_CTLR; // +0x0000 member 77 gicd.GICD_CTLR = flags; in ConfigGICD() 82 gicd.GICD_CTLR |= flags; in EnableGICD() 87 gicd.GICD_CTLR &= ~flags; in DisableGICD() 97 while ((gicd.GICD_CTLR & tmask) != tval) in SyncAREinGICD() 101 gicd.GICD_CTLR = flags; in SyncAREinGICD()
|
| /ThreadX-v6.2.1/ports_module/cortex_a35/ac6/example_build/sample_threadx/ |
| D | GICv3_gicd.c | 15 volatile uint32_t GICD_CTLR; // +0x0000 member 77 gicd.GICD_CTLR = flags; in ConfigGICD() 82 gicd.GICD_CTLR |= flags; in EnableGICD() 87 gicd.GICD_CTLR &= ~flags; in DisableGICD() 97 while ((gicd.GICD_CTLR & tmask) != tval) in SyncAREinGICD() 101 gicd.GICD_CTLR = flags; in SyncAREinGICD()
|
| /ThreadX-v6.2.1/ports_smp/cortex_a65_smp/ac6/example_build/sample_threadx/ |
| D | GICv3_gicd.c | 15 volatile uint32_t GICD_CTLR; // +0x0000 member 77 gicd.GICD_CTLR = flags; in ConfigGICD() 82 gicd.GICD_CTLR |= flags; in EnableGICD() 87 gicd.GICD_CTLR &= ~flags; in DisableGICD() 97 while ((gicd.GICD_CTLR & tmask) != tval) in SyncAREinGICD() 101 gicd.GICD_CTLR = flags; in SyncAREinGICD()
|
| /ThreadX-v6.2.1/ports_smp/cortex_a65ae_smp/ac6/example_build/sample_threadx/ |
| D | GICv3_gicd.c | 15 volatile uint32_t GICD_CTLR; // +0x0000 member 77 gicd.GICD_CTLR = flags; in ConfigGICD() 82 gicd.GICD_CTLR |= flags; in EnableGICD() 87 gicd.GICD_CTLR &= ~flags; in DisableGICD() 97 while ((gicd.GICD_CTLR & tmask) != tval) in SyncAREinGICD() 101 gicd.GICD_CTLR = flags; in SyncAREinGICD()
|
| /ThreadX-v6.2.1/ports_smp/cortex_a65ae_smp/gnu/example_build/sample_threadx/ |
| D | GICv3_gicd.c | 15 volatile uint32_t GICD_CTLR; // +0x0000 member 77 gicd.GICD_CTLR = flags; in ConfigGICD() 82 gicd.GICD_CTLR |= flags; in EnableGICD() 87 gicd.GICD_CTLR &= ~flags; in DisableGICD() 97 while ((gicd.GICD_CTLR & tmask) != tval) in SyncAREinGICD() 101 gicd.GICD_CTLR = flags; in SyncAREinGICD()
|
| /ThreadX-v6.2.1/ports_smp/cortex_a72_smp/ac6/example_build/sample_threadx/ |
| D | GICv3_gicd.c | 15 volatile uint32_t GICD_CTLR; // +0x0000 member 77 gicd.GICD_CTLR = flags; in ConfigGICD() 82 gicd.GICD_CTLR |= flags; in EnableGICD() 87 gicd.GICD_CTLR &= ~flags; in DisableGICD() 97 while ((gicd.GICD_CTLR & tmask) != tval) in SyncAREinGICD() 101 gicd.GICD_CTLR = flags; in SyncAREinGICD()
|
| /ThreadX-v6.2.1/ports_smp/cortex_a73_smp/gnu/example_build/sample_threadx/ |
| D | GICv3_gicd.c | 15 volatile uint32_t GICD_CTLR; // +0x0000 member 77 gicd.GICD_CTLR = flags; in ConfigGICD() 82 gicd.GICD_CTLR |= flags; in EnableGICD() 87 gicd.GICD_CTLR &= ~flags; in DisableGICD() 97 while ((gicd.GICD_CTLR & tmask) != tval) in SyncAREinGICD() 101 gicd.GICD_CTLR = flags; in SyncAREinGICD()
|
| /ThreadX-v6.2.1/ports_smp/cortex_a53_smp/ac6/example_build/sample_threadx/ |
| D | GICv3_gicd.c | 15 volatile uint32_t GICD_CTLR; // +0x0000 member 77 gicd.GICD_CTLR = flags; in ConfigGICD() 82 gicd.GICD_CTLR |= flags; in EnableGICD() 87 gicd.GICD_CTLR &= ~flags; in DisableGICD() 97 while ((gicd.GICD_CTLR & tmask) != tval) in SyncAREinGICD() 101 gicd.GICD_CTLR = flags; in SyncAREinGICD()
|
| /ThreadX-v6.2.1/ports_module/cortex_a35/ac6/example_build/sample_threadx_module_manager/ |
| D | GICv3_gicd.c | 15 volatile uint32_t GICD_CTLR; // +0x0000 member 77 gicd.GICD_CTLR = flags; in ConfigGICD() 82 gicd.GICD_CTLR |= flags; in EnableGICD() 87 gicd.GICD_CTLR &= ~flags; in DisableGICD() 97 while ((gicd.GICD_CTLR & tmask) != tval) in SyncAREinGICD() 101 gicd.GICD_CTLR = flags; in SyncAREinGICD()
|
| /ThreadX-v6.2.1/ports_smp/cortex_a65_smp/gnu/example_build/sample_threadx/ |
| D | GICv3_gicd.c | 15 volatile uint32_t GICD_CTLR; // +0x0000 member 77 gicd.GICD_CTLR = flags; in ConfigGICD() 82 gicd.GICD_CTLR |= flags; in EnableGICD() 87 gicd.GICD_CTLR &= ~flags; in DisableGICD() 97 while ((gicd.GICD_CTLR & tmask) != tval) in SyncAREinGICD() 101 gicd.GICD_CTLR = flags; in SyncAREinGICD()
|
| /ThreadX-v6.2.1/ports_smp/cortex_a75_smp/ac6/example_build/sample_threadx/ |
| D | GICv3_gicd.c | 15 volatile uint32_t GICD_CTLR; // +0x0000 member 77 gicd.GICD_CTLR = flags; in ConfigGICD() 82 gicd.GICD_CTLR |= flags; in EnableGICD() 87 gicd.GICD_CTLR &= ~flags; in DisableGICD() 97 while ((gicd.GICD_CTLR & tmask) != tval) in SyncAREinGICD() 101 gicd.GICD_CTLR = flags; in SyncAREinGICD()
|
| /ThreadX-v6.2.1/ports_smp/cortex_a76_smp/gnu/example_build/sample_threadx/ |
| D | GICv3_gicd.c | 15 volatile uint32_t GICD_CTLR; // +0x0000 member 77 gicd.GICD_CTLR = flags; in ConfigGICD() 82 gicd.GICD_CTLR |= flags; in EnableGICD() 87 gicd.GICD_CTLR &= ~flags; in DisableGICD() 97 while ((gicd.GICD_CTLR & tmask) != tval) in SyncAREinGICD() 101 gicd.GICD_CTLR = flags; in SyncAREinGICD()
|