| /ThreadX-v6.4.1/ports_smp/cortex_a34_smp/gnu/example_build/sample_threadx/ |
| D | GICv3_gicd.c | 106 uint32_t bank; in EnableSPI() local 111 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ISENABLER); in EnableSPI() 114 gicd.GICD_ISENABLER[bank] = 1 << id; in EnableSPI() 121 uint32_t bank; in DisableSPI() local 126 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ICENABLER); in DisableSPI() 129 gicd.GICD_ICENABLER[bank] = 1 << id; in DisableSPI() 136 uint32_t bank; in SetSPIPriority() local 141 bank = id & RANGE_LIMIT(gicd.GICD_IPRIORITYR); in SetSPIPriority() 143 gicd.GICD_IPRIORITYR[bank] = priority; in SetSPIPriority() 148 uint32_t bank; in GetSPIPriority() local [all …]
|
| /ThreadX-v6.4.1/ports_arch/ARMv8-A/threadx/ports/ac6/example_build/sample_threadx/ |
| D | GICv3_gicd.c | 106 uint32_t bank; in EnableSPI() local 111 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ISENABLER); in EnableSPI() 114 gicd.GICD_ISENABLER[bank] = 1 << id; in EnableSPI() 121 uint32_t bank; in DisableSPI() local 126 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ICENABLER); in DisableSPI() 129 gicd.GICD_ICENABLER[bank] = 1 << id; in DisableSPI() 136 uint32_t bank; in SetSPIPriority() local 141 bank = id & RANGE_LIMIT(gicd.GICD_IPRIORITYR); in SetSPIPriority() 143 gicd.GICD_IPRIORITYR[bank] = priority; in SetSPIPriority() 148 uint32_t bank; in GetSPIPriority() local [all …]
|
| /ThreadX-v6.4.1/ports_module/cortex_a35_smp/ac6/example_build/sample_threadx/ |
| D | GICv3_gicd.c | 106 uint32_t bank; in EnableSPI() local 111 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ISENABLER); in EnableSPI() 114 gicd.GICD_ISENABLER[bank] = 1 << id; in EnableSPI() 121 uint32_t bank; in DisableSPI() local 126 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ICENABLER); in DisableSPI() 129 gicd.GICD_ICENABLER[bank] = 1 << id; in DisableSPI() 136 uint32_t bank; in SetSPIPriority() local 141 bank = id & RANGE_LIMIT(gicd.GICD_IPRIORITYR); in SetSPIPriority() 143 gicd.GICD_IPRIORITYR[bank] = priority; in SetSPIPriority() 148 uint32_t bank; in GetSPIPriority() local [all …]
|
| /ThreadX-v6.4.1/ports_module/cortex_a35_smp/ac6/example_build/sample_threadx_module_manager/ |
| D | GICv3_gicd.c | 106 uint32_t bank; in EnableSPI() local 111 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ISENABLER); in EnableSPI() 114 gicd.GICD_ISENABLER[bank] = 1 << id; in EnableSPI() 121 uint32_t bank; in DisableSPI() local 126 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ICENABLER); in DisableSPI() 129 gicd.GICD_ICENABLER[bank] = 1 << id; in DisableSPI() 136 uint32_t bank; in SetSPIPriority() local 141 bank = id & RANGE_LIMIT(gicd.GICD_IPRIORITYR); in SetSPIPriority() 143 gicd.GICD_IPRIORITYR[bank] = priority; in SetSPIPriority() 148 uint32_t bank; in GetSPIPriority() local [all …]
|
| /ThreadX-v6.4.1/ports_module/cortex_a35_smp/gnu/example_build/sample_threadx_module_manager/ |
| D | GICv3_gicd.c | 106 uint32_t bank; in EnableSPI() local 111 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ISENABLER); in EnableSPI() 114 gicd.GICD_ISENABLER[bank] = 1 << id; in EnableSPI() 121 uint32_t bank; in DisableSPI() local 126 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ICENABLER); in DisableSPI() 129 gicd.GICD_ICENABLER[bank] = 1 << id; in DisableSPI() 136 uint32_t bank; in SetSPIPriority() local 141 bank = id & RANGE_LIMIT(gicd.GICD_IPRIORITYR); in SetSPIPriority() 143 gicd.GICD_IPRIORITYR[bank] = priority; in SetSPIPriority() 148 uint32_t bank; in GetSPIPriority() local [all …]
|
| /ThreadX-v6.4.1/ports_arch/ARMv8-A/threadx_smp/ports/ac6/example_build/sample_threadx/ |
| D | GICv3_gicd.c | 106 uint32_t bank; in EnableSPI() local 111 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ISENABLER); in EnableSPI() 114 gicd.GICD_ISENABLER[bank] = 1 << id; in EnableSPI() 121 uint32_t bank; in DisableSPI() local 126 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ICENABLER); in DisableSPI() 129 gicd.GICD_ICENABLER[bank] = 1 << id; in DisableSPI() 136 uint32_t bank; in SetSPIPriority() local 141 bank = id & RANGE_LIMIT(gicd.GICD_IPRIORITYR); in SetSPIPriority() 143 gicd.GICD_IPRIORITYR[bank] = priority; in SetSPIPriority() 148 uint32_t bank; in GetSPIPriority() local [all …]
|
| /ThreadX-v6.4.1/ports_arch/ARMv8-A/threadx_smp/ports/gnu/example_build/sample_threadx/ |
| D | GICv3_gicd.c | 106 uint32_t bank; in EnableSPI() local 111 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ISENABLER); in EnableSPI() 114 gicd.GICD_ISENABLER[bank] = 1 << id; in EnableSPI() 121 uint32_t bank; in DisableSPI() local 126 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ICENABLER); in DisableSPI() 129 gicd.GICD_ICENABLER[bank] = 1 << id; in DisableSPI() 136 uint32_t bank; in SetSPIPriority() local 141 bank = id & RANGE_LIMIT(gicd.GICD_IPRIORITYR); in SetSPIPriority() 143 gicd.GICD_IPRIORITYR[bank] = priority; in SetSPIPriority() 148 uint32_t bank; in GetSPIPriority() local [all …]
|
| /ThreadX-v6.4.1/ports_module/cortex_a35/gnu/example_build/sample_threadx_module_manager/ |
| D | GICv3_gicd.c | 106 uint32_t bank; in EnableSPI() local 111 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ISENABLER); in EnableSPI() 114 gicd.GICD_ISENABLER[bank] = 1 << id; in EnableSPI() 121 uint32_t bank; in DisableSPI() local 126 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ICENABLER); in DisableSPI() 129 gicd.GICD_ICENABLER[bank] = 1 << id; in DisableSPI() 136 uint32_t bank; in SetSPIPriority() local 141 bank = id & RANGE_LIMIT(gicd.GICD_IPRIORITYR); in SetSPIPriority() 143 gicd.GICD_IPRIORITYR[bank] = priority; in SetSPIPriority() 148 uint32_t bank; in GetSPIPriority() local [all …]
|
| /ThreadX-v6.4.1/ports_module/cortex_a35_smp/gnu/example_build/sample_threadx/ |
| D | GICv3_gicd.c | 106 uint32_t bank; in EnableSPI() local 111 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ISENABLER); in EnableSPI() 114 gicd.GICD_ISENABLER[bank] = 1 << id; in EnableSPI() 121 uint32_t bank; in DisableSPI() local 126 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ICENABLER); in DisableSPI() 129 gicd.GICD_ICENABLER[bank] = 1 << id; in DisableSPI() 136 uint32_t bank; in SetSPIPriority() local 141 bank = id & RANGE_LIMIT(gicd.GICD_IPRIORITYR); in SetSPIPriority() 143 gicd.GICD_IPRIORITYR[bank] = priority; in SetSPIPriority() 148 uint32_t bank; in GetSPIPriority() local [all …]
|
| /ThreadX-v6.4.1/ports_arch/ARMv8-A/threadx/ports/gnu/example_build/sample_threadx/ |
| D | GICv3_gicd.c | 106 uint32_t bank; in EnableSPI() local 111 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ISENABLER); in EnableSPI() 114 gicd.GICD_ISENABLER[bank] = 1 << id; in EnableSPI() 121 uint32_t bank; in DisableSPI() local 126 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ICENABLER); in DisableSPI() 129 gicd.GICD_ICENABLER[bank] = 1 << id; in DisableSPI() 136 uint32_t bank; in SetSPIPriority() local 141 bank = id & RANGE_LIMIT(gicd.GICD_IPRIORITYR); in SetSPIPriority() 143 gicd.GICD_IPRIORITYR[bank] = priority; in SetSPIPriority() 148 uint32_t bank; in GetSPIPriority() local [all …]
|
| /ThreadX-v6.4.1/ports_module/cortex_a35/ac6/example_build/sample_threadx/ |
| D | GICv3_gicd.c | 106 uint32_t bank; in EnableSPI() local 111 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ISENABLER); in EnableSPI() 114 gicd.GICD_ISENABLER[bank] = 1 << id; in EnableSPI() 121 uint32_t bank; in DisableSPI() local 126 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ICENABLER); in DisableSPI() 129 gicd.GICD_ICENABLER[bank] = 1 << id; in DisableSPI() 136 uint32_t bank; in SetSPIPriority() local 141 bank = id & RANGE_LIMIT(gicd.GICD_IPRIORITYR); in SetSPIPriority() 143 gicd.GICD_IPRIORITYR[bank] = priority; in SetSPIPriority() 148 uint32_t bank; in GetSPIPriority() local [all …]
|
| /ThreadX-v6.4.1/ports_module/cortex_a35/ac6/example_build/sample_threadx_module_manager/ |
| D | GICv3_gicd.c | 106 uint32_t bank; in EnableSPI() local 111 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ISENABLER); in EnableSPI() 114 gicd.GICD_ISENABLER[bank] = 1 << id; in EnableSPI() 121 uint32_t bank; in DisableSPI() local 126 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ICENABLER); in DisableSPI() 129 gicd.GICD_ICENABLER[bank] = 1 << id; in DisableSPI() 136 uint32_t bank; in SetSPIPriority() local 141 bank = id & RANGE_LIMIT(gicd.GICD_IPRIORITYR); in SetSPIPriority() 143 gicd.GICD_IPRIORITYR[bank] = priority; in SetSPIPriority() 148 uint32_t bank; in GetSPIPriority() local [all …]
|
| /ThreadX-v6.4.1/ports_smp/cortex_a78_smp/ac6/example_build/sample_threadx/ |
| D | GICv3_gicd.c | 106 uint32_t bank; in EnableSPI() local 111 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ISENABLER); in EnableSPI() 114 gicd.GICD_ISENABLER[bank] = 1 << id; in EnableSPI() 121 uint32_t bank; in DisableSPI() local 126 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ICENABLER); in DisableSPI() 129 gicd.GICD_ICENABLER[bank] = 1 << id; in DisableSPI() 136 uint32_t bank; in SetSPIPriority() local 141 bank = id & RANGE_LIMIT(gicd.GICD_IPRIORITYR); in SetSPIPriority() 143 gicd.GICD_IPRIORITYR[bank] = priority; in SetSPIPriority() 148 uint32_t bank; in GetSPIPriority() local [all …]
|
| /ThreadX-v6.4.1/ports_module/cortex_a35/gnu/example_build/sample_threadx/ |
| D | GICv3_gicd.c | 106 uint32_t bank; in EnableSPI() local 111 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ISENABLER); in EnableSPI() 114 gicd.GICD_ISENABLER[bank] = 1 << id; in EnableSPI() 121 uint32_t bank; in DisableSPI() local 126 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ICENABLER); in DisableSPI() 129 gicd.GICD_ICENABLER[bank] = 1 << id; in DisableSPI() 136 uint32_t bank; in SetSPIPriority() local 141 bank = id & RANGE_LIMIT(gicd.GICD_IPRIORITYR); in SetSPIPriority() 143 gicd.GICD_IPRIORITYR[bank] = priority; in SetSPIPriority() 148 uint32_t bank; in GetSPIPriority() local [all …]
|
| /ThreadX-v6.4.1/ports_smp/cortex_a78_smp/gnu/example_build/sample_threadx/ |
| D | GICv3_gicd.c | 106 uint32_t bank; in EnableSPI() local 111 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ISENABLER); in EnableSPI() 114 gicd.GICD_ISENABLER[bank] = 1 << id; in EnableSPI() 121 uint32_t bank; in DisableSPI() local 126 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ICENABLER); in DisableSPI() 129 gicd.GICD_ICENABLER[bank] = 1 << id; in DisableSPI() 136 uint32_t bank; in SetSPIPriority() local 141 bank = id & RANGE_LIMIT(gicd.GICD_IPRIORITYR); in SetSPIPriority() 143 gicd.GICD_IPRIORITYR[bank] = priority; in SetSPIPriority() 148 uint32_t bank; in GetSPIPriority() local [all …]
|
| /ThreadX-v6.4.1/ports_smp/cortex_a75_smp/ac6/example_build/sample_threadx/ |
| D | GICv3_gicd.c | 106 uint32_t bank; in EnableSPI() local 111 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ISENABLER); in EnableSPI() 114 gicd.GICD_ISENABLER[bank] = 1 << id; in EnableSPI() 121 uint32_t bank; in DisableSPI() local 126 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ICENABLER); in DisableSPI() 129 gicd.GICD_ICENABLER[bank] = 1 << id; in DisableSPI() 136 uint32_t bank; in SetSPIPriority() local 141 bank = id & RANGE_LIMIT(gicd.GICD_IPRIORITYR); in SetSPIPriority() 143 gicd.GICD_IPRIORITYR[bank] = priority; in SetSPIPriority() 148 uint32_t bank; in GetSPIPriority() local [all …]
|
| /ThreadX-v6.4.1/ports_smp/cortex_a75_smp/gnu/example_build/sample_threadx/ |
| D | GICv3_gicd.c | 106 uint32_t bank; in EnableSPI() local 111 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ISENABLER); in EnableSPI() 114 gicd.GICD_ISENABLER[bank] = 1 << id; in EnableSPI() 121 uint32_t bank; in DisableSPI() local 126 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ICENABLER); in DisableSPI() 129 gicd.GICD_ICENABLER[bank] = 1 << id; in DisableSPI() 136 uint32_t bank; in SetSPIPriority() local 141 bank = id & RANGE_LIMIT(gicd.GICD_IPRIORITYR); in SetSPIPriority() 143 gicd.GICD_IPRIORITYR[bank] = priority; in SetSPIPriority() 148 uint32_t bank; in GetSPIPriority() local [all …]
|
| /ThreadX-v6.4.1/ports_smp/cortex_a76ae_smp/gnu/example_build/sample_threadx/ |
| D | GICv3_gicd.c | 106 uint32_t bank; in EnableSPI() local 111 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ISENABLER); in EnableSPI() 114 gicd.GICD_ISENABLER[bank] = 1 << id; in EnableSPI() 121 uint32_t bank; in DisableSPI() local 126 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ICENABLER); in DisableSPI() 129 gicd.GICD_ICENABLER[bank] = 1 << id; in DisableSPI() 136 uint32_t bank; in SetSPIPriority() local 141 bank = id & RANGE_LIMIT(gicd.GICD_IPRIORITYR); in SetSPIPriority() 143 gicd.GICD_IPRIORITYR[bank] = priority; in SetSPIPriority() 148 uint32_t bank; in GetSPIPriority() local [all …]
|
| /ThreadX-v6.4.1/ports/cortex_a75/gnu/example_build/sample_threadx/ |
| D | GICv3_gicd.c | 106 uint32_t bank; in EnableSPI() local 111 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ISENABLER); in EnableSPI() 114 gicd.GICD_ISENABLER[bank] = 1 << id; in EnableSPI() 121 uint32_t bank; in DisableSPI() local 126 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ICENABLER); in DisableSPI() 129 gicd.GICD_ICENABLER[bank] = 1 << id; in DisableSPI() 136 uint32_t bank; in SetSPIPriority() local 141 bank = id & RANGE_LIMIT(gicd.GICD_IPRIORITYR); in SetSPIPriority() 143 gicd.GICD_IPRIORITYR[bank] = priority; in SetSPIPriority() 148 uint32_t bank; in GetSPIPriority() local [all …]
|
| /ThreadX-v6.4.1/ports/cortex_a76/ac6/example_build/sample_threadx/ |
| D | GICv3_gicd.c | 106 uint32_t bank; in EnableSPI() local 111 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ISENABLER); in EnableSPI() 114 gicd.GICD_ISENABLER[bank] = 1 << id; in EnableSPI() 121 uint32_t bank; in DisableSPI() local 126 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ICENABLER); in DisableSPI() 129 gicd.GICD_ICENABLER[bank] = 1 << id; in DisableSPI() 136 uint32_t bank; in SetSPIPriority() local 141 bank = id & RANGE_LIMIT(gicd.GICD_IPRIORITYR); in SetSPIPriority() 143 gicd.GICD_IPRIORITYR[bank] = priority; in SetSPIPriority() 148 uint32_t bank; in GetSPIPriority() local [all …]
|
| /ThreadX-v6.4.1/ports_smp/cortex_a53_smp/gnu/example_build/sample_threadx/ |
| D | GICv3_gicd.c | 106 uint32_t bank; in EnableSPI() local 111 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ISENABLER); in EnableSPI() 114 gicd.GICD_ISENABLER[bank] = 1 << id; in EnableSPI() 121 uint32_t bank; in DisableSPI() local 126 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ICENABLER); in DisableSPI() 129 gicd.GICD_ICENABLER[bank] = 1 << id; in DisableSPI() 136 uint32_t bank; in SetSPIPriority() local 141 bank = id & RANGE_LIMIT(gicd.GICD_IPRIORITYR); in SetSPIPriority() 143 gicd.GICD_IPRIORITYR[bank] = priority; in SetSPIPriority() 148 uint32_t bank; in GetSPIPriority() local [all …]
|
| /ThreadX-v6.4.1/ports/cortex_a76ae/ac6/example_build/sample_threadx/ |
| D | GICv3_gicd.c | 106 uint32_t bank; in EnableSPI() local 111 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ISENABLER); in EnableSPI() 114 gicd.GICD_ISENABLER[bank] = 1 << id; in EnableSPI() 121 uint32_t bank; in DisableSPI() local 126 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ICENABLER); in DisableSPI() 129 gicd.GICD_ICENABLER[bank] = 1 << id; in DisableSPI() 136 uint32_t bank; in SetSPIPriority() local 141 bank = id & RANGE_LIMIT(gicd.GICD_IPRIORITYR); in SetSPIPriority() 143 gicd.GICD_IPRIORITYR[bank] = priority; in SetSPIPriority() 148 uint32_t bank; in GetSPIPriority() local [all …]
|
| /ThreadX-v6.4.1/ports/cortex_a65ae/ac6/example_build/sample_threadx/ |
| D | GICv3_gicd.c | 106 uint32_t bank; in EnableSPI() local 111 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ISENABLER); in EnableSPI() 114 gicd.GICD_ISENABLER[bank] = 1 << id; in EnableSPI() 121 uint32_t bank; in DisableSPI() local 126 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ICENABLER); in DisableSPI() 129 gicd.GICD_ICENABLER[bank] = 1 << id; in DisableSPI() 136 uint32_t bank; in SetSPIPriority() local 141 bank = id & RANGE_LIMIT(gicd.GICD_IPRIORITYR); in SetSPIPriority() 143 gicd.GICD_IPRIORITYR[bank] = priority; in SetSPIPriority() 148 uint32_t bank; in GetSPIPriority() local [all …]
|
| /ThreadX-v6.4.1/ports_smp/cortex_a55_smp/gnu/example_build/sample_threadx/ |
| D | GICv3_gicd.c | 106 uint32_t bank; in EnableSPI() local 111 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ISENABLER); in EnableSPI() 114 gicd.GICD_ISENABLER[bank] = 1 << id; in EnableSPI() 121 uint32_t bank; in DisableSPI() local 126 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ICENABLER); in DisableSPI() 129 gicd.GICD_ICENABLER[bank] = 1 << id; in DisableSPI() 136 uint32_t bank; in SetSPIPriority() local 141 bank = id & RANGE_LIMIT(gicd.GICD_IPRIORITYR); in SetSPIPriority() 143 gicd.GICD_IPRIORITYR[bank] = priority; in SetSPIPriority() 148 uint32_t bank; in GetSPIPriority() local [all …]
|
| /ThreadX-v6.4.1/ports/cortex_a77/ac6/example_build/sample_threadx/ |
| D | GICv3_gicd.c | 106 uint32_t bank; in EnableSPI() local 111 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ISENABLER); in EnableSPI() 114 gicd.GICD_ISENABLER[bank] = 1 << id; in EnableSPI() 121 uint32_t bank; in DisableSPI() local 126 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ICENABLER); in DisableSPI() 129 gicd.GICD_ICENABLER[bank] = 1 << id; in DisableSPI() 136 uint32_t bank; in SetSPIPriority() local 141 bank = id & RANGE_LIMIT(gicd.GICD_IPRIORITYR); in SetSPIPriority() 143 gicd.GICD_IPRIORITYR[bank] = priority; in SetSPIPriority() 148 uint32_t bank; in GetSPIPriority() local [all …]
|