Home
last modified time | relevance | path

Searched refs:id (Results 1 – 25 of 314) sorted by relevance

12345678910>>...13

/ThreadX-v6.3.0/ports_smp/cortex_a53_smp/ac6/example_build/sample_threadx/
DGICv3_gicd.c104 void EnableSPI(uint32_t id) in EnableSPI() argument
111 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ISENABLER); in EnableSPI()
112 id &= 32 - 1; in EnableSPI()
114 gicd.GICD_ISENABLER[bank] = 1 << id; in EnableSPI()
119 void DisableSPI(uint32_t id) in DisableSPI() argument
126 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ICENABLER); in DisableSPI()
127 id &= 32 - 1; in DisableSPI()
129 gicd.GICD_ICENABLER[bank] = 1 << id; in DisableSPI()
134 void SetSPIPriority(uint32_t id, uint32_t priority) in SetSPIPriority() argument
141 bank = id & RANGE_LIMIT(gicd.GICD_IPRIORITYR); in SetSPIPriority()
[all …]
/ThreadX-v6.3.0/ports_smp/cortex_a78_smp/gnu/example_build/sample_threadx/
DGICv3_gicd.c104 void EnableSPI(uint32_t id) in EnableSPI() argument
111 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ISENABLER); in EnableSPI()
112 id &= 32 - 1; in EnableSPI()
114 gicd.GICD_ISENABLER[bank] = 1 << id; in EnableSPI()
119 void DisableSPI(uint32_t id) in DisableSPI() argument
126 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ICENABLER); in DisableSPI()
127 id &= 32 - 1; in DisableSPI()
129 gicd.GICD_ICENABLER[bank] = 1 << id; in DisableSPI()
134 void SetSPIPriority(uint32_t id, uint32_t priority) in SetSPIPriority() argument
141 bank = id & RANGE_LIMIT(gicd.GICD_IPRIORITYR); in SetSPIPriority()
[all …]
/ThreadX-v6.3.0/ports_smp/cortex_a35_smp/ac6/example_build/sample_threadx/
DGICv3_gicd.c104 void EnableSPI(uint32_t id) in EnableSPI() argument
111 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ISENABLER); in EnableSPI()
112 id &= 32 - 1; in EnableSPI()
114 gicd.GICD_ISENABLER[bank] = 1 << id; in EnableSPI()
119 void DisableSPI(uint32_t id) in DisableSPI() argument
126 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ICENABLER); in DisableSPI()
127 id &= 32 - 1; in DisableSPI()
129 gicd.GICD_ICENABLER[bank] = 1 << id; in DisableSPI()
134 void SetSPIPriority(uint32_t id, uint32_t priority) in SetSPIPriority() argument
141 bank = id & RANGE_LIMIT(gicd.GICD_IPRIORITYR); in SetSPIPriority()
[all …]
/ThreadX-v6.3.0/ports_smp/cortex_a35_smp/gnu/example_build/sample_threadx/
DGICv3_gicd.c104 void EnableSPI(uint32_t id) in EnableSPI() argument
111 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ISENABLER); in EnableSPI()
112 id &= 32 - 1; in EnableSPI()
114 gicd.GICD_ISENABLER[bank] = 1 << id; in EnableSPI()
119 void DisableSPI(uint32_t id) in DisableSPI() argument
126 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ICENABLER); in DisableSPI()
127 id &= 32 - 1; in DisableSPI()
129 gicd.GICD_ICENABLER[bank] = 1 << id; in DisableSPI()
134 void SetSPIPriority(uint32_t id, uint32_t priority) in SetSPIPriority() argument
141 bank = id & RANGE_LIMIT(gicd.GICD_IPRIORITYR); in SetSPIPriority()
[all …]
/ThreadX-v6.3.0/ports_module/cortex_a35/gnu/example_build/sample_threadx_module_manager/
DGICv3_gicd.c104 void EnableSPI(uint32_t id) in EnableSPI() argument
111 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ISENABLER); in EnableSPI()
112 id &= 32 - 1; in EnableSPI()
114 gicd.GICD_ISENABLER[bank] = 1 << id; in EnableSPI()
119 void DisableSPI(uint32_t id) in DisableSPI() argument
126 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ICENABLER); in DisableSPI()
127 id &= 32 - 1; in DisableSPI()
129 gicd.GICD_ICENABLER[bank] = 1 << id; in DisableSPI()
134 void SetSPIPriority(uint32_t id, uint32_t priority) in SetSPIPriority() argument
141 bank = id & RANGE_LIMIT(gicd.GICD_IPRIORITYR); in SetSPIPriority()
[all …]
/ThreadX-v6.3.0/ports_module/cortex_a35_smp/ac6/example_build/sample_threadx/
DGICv3_gicd.c104 void EnableSPI(uint32_t id) in EnableSPI() argument
111 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ISENABLER); in EnableSPI()
112 id &= 32 - 1; in EnableSPI()
114 gicd.GICD_ISENABLER[bank] = 1 << id; in EnableSPI()
119 void DisableSPI(uint32_t id) in DisableSPI() argument
126 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ICENABLER); in DisableSPI()
127 id &= 32 - 1; in DisableSPI()
129 gicd.GICD_ICENABLER[bank] = 1 << id; in DisableSPI()
134 void SetSPIPriority(uint32_t id, uint32_t priority) in SetSPIPriority() argument
141 bank = id & RANGE_LIMIT(gicd.GICD_IPRIORITYR); in SetSPIPriority()
[all …]
/ThreadX-v6.3.0/ports_module/cortex_a35_smp/ac6/example_build/sample_threadx_module_manager/
DGICv3_gicd.c104 void EnableSPI(uint32_t id) in EnableSPI() argument
111 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ISENABLER); in EnableSPI()
112 id &= 32 - 1; in EnableSPI()
114 gicd.GICD_ISENABLER[bank] = 1 << id; in EnableSPI()
119 void DisableSPI(uint32_t id) in DisableSPI() argument
126 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ICENABLER); in DisableSPI()
127 id &= 32 - 1; in DisableSPI()
129 gicd.GICD_ICENABLER[bank] = 1 << id; in DisableSPI()
134 void SetSPIPriority(uint32_t id, uint32_t priority) in SetSPIPriority() argument
141 bank = id & RANGE_LIMIT(gicd.GICD_IPRIORITYR); in SetSPIPriority()
[all …]
/ThreadX-v6.3.0/ports_module/cortex_a35_smp/gnu/example_build/sample_threadx/
DGICv3_gicd.c104 void EnableSPI(uint32_t id) in EnableSPI() argument
111 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ISENABLER); in EnableSPI()
112 id &= 32 - 1; in EnableSPI()
114 gicd.GICD_ISENABLER[bank] = 1 << id; in EnableSPI()
119 void DisableSPI(uint32_t id) in DisableSPI() argument
126 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ICENABLER); in DisableSPI()
127 id &= 32 - 1; in DisableSPI()
129 gicd.GICD_ICENABLER[bank] = 1 << id; in DisableSPI()
134 void SetSPIPriority(uint32_t id, uint32_t priority) in SetSPIPriority() argument
141 bank = id & RANGE_LIMIT(gicd.GICD_IPRIORITYR); in SetSPIPriority()
[all …]
/ThreadX-v6.3.0/ports/cortex_a75/gnu/example_build/sample_threadx/
DGICv3_gicd.c104 void EnableSPI(uint32_t id) in EnableSPI() argument
111 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ISENABLER); in EnableSPI()
112 id &= 32 - 1; in EnableSPI()
114 gicd.GICD_ISENABLER[bank] = 1 << id; in EnableSPI()
119 void DisableSPI(uint32_t id) in DisableSPI() argument
126 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ICENABLER); in DisableSPI()
127 id &= 32 - 1; in DisableSPI()
129 gicd.GICD_ICENABLER[bank] = 1 << id; in DisableSPI()
134 void SetSPIPriority(uint32_t id, uint32_t priority) in SetSPIPriority() argument
141 bank = id & RANGE_LIMIT(gicd.GICD_IPRIORITYR); in SetSPIPriority()
[all …]
/ThreadX-v6.3.0/ports/cortex_a76/ac6/example_build/sample_threadx/
DGICv3_gicd.c104 void EnableSPI(uint32_t id) in EnableSPI() argument
111 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ISENABLER); in EnableSPI()
112 id &= 32 - 1; in EnableSPI()
114 gicd.GICD_ISENABLER[bank] = 1 << id; in EnableSPI()
119 void DisableSPI(uint32_t id) in DisableSPI() argument
126 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ICENABLER); in DisableSPI()
127 id &= 32 - 1; in DisableSPI()
129 gicd.GICD_ICENABLER[bank] = 1 << id; in DisableSPI()
134 void SetSPIPriority(uint32_t id, uint32_t priority) in SetSPIPriority() argument
141 bank = id & RANGE_LIMIT(gicd.GICD_IPRIORITYR); in SetSPIPriority()
[all …]
/ThreadX-v6.3.0/ports/cortex_a76/gnu/example_build/sample_threadx/
DGICv3_gicd.c104 void EnableSPI(uint32_t id) in EnableSPI() argument
111 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ISENABLER); in EnableSPI()
112 id &= 32 - 1; in EnableSPI()
114 gicd.GICD_ISENABLER[bank] = 1 << id; in EnableSPI()
119 void DisableSPI(uint32_t id) in DisableSPI() argument
126 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ICENABLER); in DisableSPI()
127 id &= 32 - 1; in DisableSPI()
129 gicd.GICD_ICENABLER[bank] = 1 << id; in DisableSPI()
134 void SetSPIPriority(uint32_t id, uint32_t priority) in SetSPIPriority() argument
141 bank = id & RANGE_LIMIT(gicd.GICD_IPRIORITYR); in SetSPIPriority()
[all …]
/ThreadX-v6.3.0/ports_smp/cortex_a53_smp/gnu/example_build/sample_threadx/
DGICv3_gicd.c104 void EnableSPI(uint32_t id) in EnableSPI() argument
111 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ISENABLER); in EnableSPI()
112 id &= 32 - 1; in EnableSPI()
114 gicd.GICD_ISENABLER[bank] = 1 << id; in EnableSPI()
119 void DisableSPI(uint32_t id) in DisableSPI() argument
126 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ICENABLER); in DisableSPI()
127 id &= 32 - 1; in DisableSPI()
129 gicd.GICD_ICENABLER[bank] = 1 << id; in DisableSPI()
134 void SetSPIPriority(uint32_t id, uint32_t priority) in SetSPIPriority() argument
141 bank = id & RANGE_LIMIT(gicd.GICD_IPRIORITYR); in SetSPIPriority()
[all …]
/ThreadX-v6.3.0/ports/cortex_a76ae/gnu/example_build/sample_threadx/
DGICv3_gicd.c104 void EnableSPI(uint32_t id) in EnableSPI() argument
111 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ISENABLER); in EnableSPI()
112 id &= 32 - 1; in EnableSPI()
114 gicd.GICD_ISENABLER[bank] = 1 << id; in EnableSPI()
119 void DisableSPI(uint32_t id) in DisableSPI() argument
126 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ICENABLER); in DisableSPI()
127 id &= 32 - 1; in DisableSPI()
129 gicd.GICD_ICENABLER[bank] = 1 << id; in DisableSPI()
134 void SetSPIPriority(uint32_t id, uint32_t priority) in SetSPIPriority() argument
141 bank = id & RANGE_LIMIT(gicd.GICD_IPRIORITYR); in SetSPIPriority()
[all …]
/ThreadX-v6.3.0/ports/cortex_a77/ac6/example_build/sample_threadx/
DGICv3_gicd.c104 void EnableSPI(uint32_t id) in EnableSPI() argument
111 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ISENABLER); in EnableSPI()
112 id &= 32 - 1; in EnableSPI()
114 gicd.GICD_ISENABLER[bank] = 1 << id; in EnableSPI()
119 void DisableSPI(uint32_t id) in DisableSPI() argument
126 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ICENABLER); in DisableSPI()
127 id &= 32 - 1; in DisableSPI()
129 gicd.GICD_ICENABLER[bank] = 1 << id; in DisableSPI()
134 void SetSPIPriority(uint32_t id, uint32_t priority) in SetSPIPriority() argument
141 bank = id & RANGE_LIMIT(gicd.GICD_IPRIORITYR); in SetSPIPriority()
[all …]
/ThreadX-v6.3.0/ports/cortex_a77/gnu/example_build/sample_threadx/
DGICv3_gicd.c104 void EnableSPI(uint32_t id) in EnableSPI() argument
111 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ISENABLER); in EnableSPI()
112 id &= 32 - 1; in EnableSPI()
114 gicd.GICD_ISENABLER[bank] = 1 << id; in EnableSPI()
119 void DisableSPI(uint32_t id) in DisableSPI() argument
126 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ICENABLER); in DisableSPI()
127 id &= 32 - 1; in DisableSPI()
129 gicd.GICD_ICENABLER[bank] = 1 << id; in DisableSPI()
134 void SetSPIPriority(uint32_t id, uint32_t priority) in SetSPIPriority() argument
141 bank = id & RANGE_LIMIT(gicd.GICD_IPRIORITYR); in SetSPIPriority()
[all …]
/ThreadX-v6.3.0/ports/cortex_a76ae/ac6/example_build/sample_threadx/
DGICv3_gicd.c104 void EnableSPI(uint32_t id) in EnableSPI() argument
111 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ISENABLER); in EnableSPI()
112 id &= 32 - 1; in EnableSPI()
114 gicd.GICD_ISENABLER[bank] = 1 << id; in EnableSPI()
119 void DisableSPI(uint32_t id) in DisableSPI() argument
126 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ICENABLER); in DisableSPI()
127 id &= 32 - 1; in DisableSPI()
129 gicd.GICD_ICENABLER[bank] = 1 << id; in DisableSPI()
134 void SetSPIPriority(uint32_t id, uint32_t priority) in SetSPIPriority() argument
141 bank = id & RANGE_LIMIT(gicd.GICD_IPRIORITYR); in SetSPIPriority()
[all …]
/ThreadX-v6.3.0/ports_smp/cortex_a55_smp/ac6/example_build/sample_threadx/
DGICv3_gicd.c104 void EnableSPI(uint32_t id) in EnableSPI() argument
111 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ISENABLER); in EnableSPI()
112 id &= 32 - 1; in EnableSPI()
114 gicd.GICD_ISENABLER[bank] = 1 << id; in EnableSPI()
119 void DisableSPI(uint32_t id) in DisableSPI() argument
126 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ICENABLER); in DisableSPI()
127 id &= 32 - 1; in DisableSPI()
129 gicd.GICD_ICENABLER[bank] = 1 << id; in DisableSPI()
134 void SetSPIPriority(uint32_t id, uint32_t priority) in SetSPIPriority() argument
141 bank = id & RANGE_LIMIT(gicd.GICD_IPRIORITYR); in SetSPIPriority()
[all …]
/ThreadX-v6.3.0/ports_smp/cortex_a55_smp/gnu/example_build/sample_threadx/
DGICv3_gicd.c104 void EnableSPI(uint32_t id) in EnableSPI() argument
111 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ISENABLER); in EnableSPI()
112 id &= 32 - 1; in EnableSPI()
114 gicd.GICD_ISENABLER[bank] = 1 << id; in EnableSPI()
119 void DisableSPI(uint32_t id) in DisableSPI() argument
126 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ICENABLER); in DisableSPI()
127 id &= 32 - 1; in DisableSPI()
129 gicd.GICD_ICENABLER[bank] = 1 << id; in DisableSPI()
134 void SetSPIPriority(uint32_t id, uint32_t priority) in SetSPIPriority() argument
141 bank = id & RANGE_LIMIT(gicd.GICD_IPRIORITYR); in SetSPIPriority()
[all …]
/ThreadX-v6.3.0/ports_smp/cortex_a57_smp/ac6/example_build/sample_threadx/
DGICv3_gicd.c104 void EnableSPI(uint32_t id) in EnableSPI() argument
111 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ISENABLER); in EnableSPI()
112 id &= 32 - 1; in EnableSPI()
114 gicd.GICD_ISENABLER[bank] = 1 << id; in EnableSPI()
119 void DisableSPI(uint32_t id) in DisableSPI() argument
126 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ICENABLER); in DisableSPI()
127 id &= 32 - 1; in DisableSPI()
129 gicd.GICD_ICENABLER[bank] = 1 << id; in DisableSPI()
134 void SetSPIPriority(uint32_t id, uint32_t priority) in SetSPIPriority() argument
141 bank = id & RANGE_LIMIT(gicd.GICD_IPRIORITYR); in SetSPIPriority()
[all …]
/ThreadX-v6.3.0/ports_smp/cortex_a57_smp/gnu/example_build/sample_threadx/
DGICv3_gicd.c104 void EnableSPI(uint32_t id) in EnableSPI() argument
111 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ISENABLER); in EnableSPI()
112 id &= 32 - 1; in EnableSPI()
114 gicd.GICD_ISENABLER[bank] = 1 << id; in EnableSPI()
119 void DisableSPI(uint32_t id) in DisableSPI() argument
126 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ICENABLER); in DisableSPI()
127 id &= 32 - 1; in DisableSPI()
129 gicd.GICD_ICENABLER[bank] = 1 << id; in DisableSPI()
134 void SetSPIPriority(uint32_t id, uint32_t priority) in SetSPIPriority() argument
141 bank = id & RANGE_LIMIT(gicd.GICD_IPRIORITYR); in SetSPIPriority()
[all …]
/ThreadX-v6.3.0/ports_smp/cortex_a34_smp/ac6/example_build/sample_threadx/
DGICv3_gicd.c104 void EnableSPI(uint32_t id) in EnableSPI() argument
111 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ISENABLER); in EnableSPI()
112 id &= 32 - 1; in EnableSPI()
114 gicd.GICD_ISENABLER[bank] = 1 << id; in EnableSPI()
119 void DisableSPI(uint32_t id) in DisableSPI() argument
126 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ICENABLER); in DisableSPI()
127 id &= 32 - 1; in DisableSPI()
129 gicd.GICD_ICENABLER[bank] = 1 << id; in DisableSPI()
134 void SetSPIPriority(uint32_t id, uint32_t priority) in SetSPIPriority() argument
141 bank = id & RANGE_LIMIT(gicd.GICD_IPRIORITYR); in SetSPIPriority()
[all …]
/ThreadX-v6.3.0/ports_smp/cortex_a78_smp/ac6/example_build/sample_threadx/
DGICv3_gicd.c104 void EnableSPI(uint32_t id) in EnableSPI() argument
111 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ISENABLER); in EnableSPI()
112 id &= 32 - 1; in EnableSPI()
114 gicd.GICD_ISENABLER[bank] = 1 << id; in EnableSPI()
119 void DisableSPI(uint32_t id) in DisableSPI() argument
126 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ICENABLER); in DisableSPI()
127 id &= 32 - 1; in DisableSPI()
129 gicd.GICD_ICENABLER[bank] = 1 << id; in DisableSPI()
134 void SetSPIPriority(uint32_t id, uint32_t priority) in SetSPIPriority() argument
141 bank = id & RANGE_LIMIT(gicd.GICD_IPRIORITYR); in SetSPIPriority()
[all …]
/ThreadX-v6.3.0/ports_smp/cortex_a34_smp/gnu/example_build/sample_threadx/
DGICv3_gicd.c104 void EnableSPI(uint32_t id) in EnableSPI() argument
111 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ISENABLER); in EnableSPI()
112 id &= 32 - 1; in EnableSPI()
114 gicd.GICD_ISENABLER[bank] = 1 << id; in EnableSPI()
119 void DisableSPI(uint32_t id) in DisableSPI() argument
126 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ICENABLER); in DisableSPI()
127 id &= 32 - 1; in DisableSPI()
129 gicd.GICD_ICENABLER[bank] = 1 << id; in DisableSPI()
134 void SetSPIPriority(uint32_t id, uint32_t priority) in SetSPIPriority() argument
141 bank = id & RANGE_LIMIT(gicd.GICD_IPRIORITYR); in SetSPIPriority()
[all …]
/ThreadX-v6.3.0/ports_smp/cortex_a72_smp/ac6/example_build/sample_threadx/
DGICv3_gicd.c104 void EnableSPI(uint32_t id) in EnableSPI() argument
111 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ISENABLER); in EnableSPI()
112 id &= 32 - 1; in EnableSPI()
114 gicd.GICD_ISENABLER[bank] = 1 << id; in EnableSPI()
119 void DisableSPI(uint32_t id) in DisableSPI() argument
126 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ICENABLER); in DisableSPI()
127 id &= 32 - 1; in DisableSPI()
129 gicd.GICD_ICENABLER[bank] = 1 << id; in DisableSPI()
134 void SetSPIPriority(uint32_t id, uint32_t priority) in SetSPIPriority() argument
141 bank = id & RANGE_LIMIT(gicd.GICD_IPRIORITYR); in SetSPIPriority()
[all …]
/ThreadX-v6.3.0/ports/cortex_a65/ac6/example_build/sample_threadx/
DGICv3_gicd.c104 void EnableSPI(uint32_t id) in EnableSPI() argument
111 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ISENABLER); in EnableSPI()
112 id &= 32 - 1; in EnableSPI()
114 gicd.GICD_ISENABLER[bank] = 1 << id; in EnableSPI()
119 void DisableSPI(uint32_t id) in DisableSPI() argument
126 bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ICENABLER); in DisableSPI()
127 id &= 32 - 1; in DisableSPI()
129 gicd.GICD_ICENABLER[bank] = 1 << id; in DisableSPI()
134 void SetSPIPriority(uint32_t id, uint32_t priority) in SetSPIPriority() argument
141 bank = id & RANGE_LIMIT(gicd.GICD_IPRIORITYR); in SetSPIPriority()
[all …]

12345678910>>...13