Home
last modified time | relevance | path

Searched refs:sh_num (Results 1 – 20 of 20) sorted by relevance

/Linux-v6.1/drivers/gpu/drm/amd/amdgpu/
Dsoc21.c219 u32 sh_num, u32 reg_offset) in soc21_read_indexed_register() argument
224 if (se_num != 0xffffffff || sh_num != 0xffffffff) in soc21_read_indexed_register()
225 amdgpu_gfx_select_se_sh(adev, se_num, sh_num, 0xffffffff); in soc21_read_indexed_register()
229 if (se_num != 0xffffffff || sh_num != 0xffffffff) in soc21_read_indexed_register()
237 u32 sh_num, u32 reg_offset) in soc21_get_register_value() argument
240 return soc21_read_indexed_register(adev, se_num, sh_num, reg_offset); in soc21_get_register_value()
249 u32 sh_num, u32 reg_offset, u32 *value) in soc21_read_register() argument
264 se_num, sh_num, reg_offset); in soc21_read_register()
Dnv.c358 u32 sh_num, u32 reg_offset) in nv_read_indexed_register() argument
363 if (se_num != 0xffffffff || sh_num != 0xffffffff) in nv_read_indexed_register()
364 amdgpu_gfx_select_se_sh(adev, se_num, sh_num, 0xffffffff); in nv_read_indexed_register()
368 if (se_num != 0xffffffff || sh_num != 0xffffffff) in nv_read_indexed_register()
376 u32 sh_num, u32 reg_offset) in nv_get_register_value() argument
379 return nv_read_indexed_register(adev, se_num, sh_num, reg_offset); in nv_get_register_value()
388 u32 sh_num, u32 reg_offset, u32 *value) in nv_read_register() argument
403 se_num, sh_num, reg_offset); in nv_read_register()
Dgfx_v9_0.h29 void gfx_v9_0_select_se_sh(struct amdgpu_device *adev, u32 se_num, u32 sh_num,
Dsoc15.c402 u32 sh_num, u32 reg_offset) in soc15_read_indexed_register() argument
407 if (se_num != 0xffffffff || sh_num != 0xffffffff) in soc15_read_indexed_register()
408 amdgpu_gfx_select_se_sh(adev, se_num, sh_num, 0xffffffff); in soc15_read_indexed_register()
412 if (se_num != 0xffffffff || sh_num != 0xffffffff) in soc15_read_indexed_register()
420 u32 sh_num, u32 reg_offset) in soc15_get_register_value() argument
423 return soc15_read_indexed_register(adev, se_num, sh_num, reg_offset); in soc15_get_register_value()
434 u32 sh_num, u32 reg_offset, u32 *value) in soc15_read_register() argument
449 se_num, sh_num, reg_offset); in soc15_read_register()
Dcik.c1124 u32 sh_num, u32 reg_offset) in cik_get_register_value() argument
1129 unsigned sh_idx = (sh_num == 0xffffffff) ? 0 : sh_num; in cik_get_register_value()
1143 if (se_num != 0xffffffff || sh_num != 0xffffffff) in cik_get_register_value()
1144 amdgpu_gfx_select_se_sh(adev, se_num, sh_num, 0xffffffff); in cik_get_register_value()
1148 if (se_num != 0xffffffff || sh_num != 0xffffffff) in cik_get_register_value()
1219 u32 sh_num, u32 reg_offset, u32 *value) in cik_read_register() argument
1230 *value = cik_get_register_value(adev, indexed, se_num, sh_num, in cik_read_register()
Dvi.c749 u32 sh_num, u32 reg_offset) in vi_get_register_value() argument
754 unsigned sh_idx = (sh_num == 0xffffffff) ? 0 : sh_num; in vi_get_register_value()
768 if (se_num != 0xffffffff || sh_num != 0xffffffff) in vi_get_register_value()
769 amdgpu_gfx_select_se_sh(adev, se_num, sh_num, 0xffffffff); in vi_get_register_value()
773 if (se_num != 0xffffffff || sh_num != 0xffffffff) in vi_get_register_value()
844 u32 sh_num, u32 reg_offset, u32 *value) in vi_read_register() argument
855 *value = vi_get_register_value(adev, indexed, se_num, sh_num, in vi_read_register()
Dsi.c1166 u32 sh_num, u32 reg_offset) in si_get_register_value() argument
1171 unsigned sh_idx = (sh_num == 0xffffffff) ? 0 : sh_num; in si_get_register_value()
1183 if (se_num != 0xffffffff || sh_num != 0xffffffff) in si_get_register_value()
1184 amdgpu_gfx_select_se_sh(adev, se_num, sh_num, 0xffffffff); in si_get_register_value()
1188 if (se_num != 0xffffffff || sh_num != 0xffffffff) in si_get_register_value()
1240 u32 sh_num, u32 reg_offset, u32 *value) in si_read_register() argument
1251 *value = si_get_register_value(adev, indexed, se_num, sh_num, in si_read_register()
Damdgpu_kms.c726 unsigned sh_num = (info->read_mmr_reg.instance >> in amdgpu_info_ioctl() local
736 if (sh_num == AMDGPU_INFO_MMR_SH_INDEX_MASK) in amdgpu_info_ioctl()
737 sh_num = 0xffffffff; in amdgpu_info_ioctl()
738 else if (sh_num >= AMDGPU_GFX_MAX_SH_PER_SE) in amdgpu_info_ioctl()
751 if (amdgpu_asic_read_register(adev, se_num, sh_num, in amdgpu_info_ioctl()
Dgfx_v9_4.c94 u32 sh_num, u32 instance) in gfx_v9_4_select_se_sh() argument
111 if (sh_num == 0xffffffff) in gfx_v9_4_select_se_sh()
115 data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num); in gfx_v9_4_select_se_sh()
Damdgpu_gfx.h218 u32 sh_num, u32 instance);
Dgfx_v9_4_2.c847 u32 sh_num, u32 instance) in gfx_v9_4_2_select_se_sh() argument
864 if (sh_num == 0xffffffff) in gfx_v9_4_2_select_se_sh()
868 data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num); in gfx_v9_4_2_select_se_sh()
Dgfx_v6_0.c1302 u32 sh_num, u32 instance) in gfx_v6_0_select_se_sh() argument
1311 if ((se_num == 0xffffffff) && (sh_num == 0xffffffff)) in gfx_v6_0_select_se_sh()
1316 (sh_num << GRBM_GFX_INDEX__SH_INDEX__SHIFT); in gfx_v6_0_select_se_sh()
1317 else if (sh_num == 0xffffffff) in gfx_v6_0_select_se_sh()
1321 data |= (sh_num << GRBM_GFX_INDEX__SH_INDEX__SHIFT) | in gfx_v6_0_select_se_sh()
Dgfx_v7_0.c1589 u32 se_num, u32 sh_num, u32 instance) in gfx_v7_0_select_se_sh() argument
1598 if ((se_num == 0xffffffff) && (sh_num == 0xffffffff)) in gfx_v7_0_select_se_sh()
1603 (sh_num << GRBM_GFX_INDEX__SH_INDEX__SHIFT); in gfx_v7_0_select_se_sh()
1604 else if (sh_num == 0xffffffff) in gfx_v7_0_select_se_sh()
1608 data |= (sh_num << GRBM_GFX_INDEX__SH_INDEX__SHIFT) | in gfx_v7_0_select_se_sh()
Damdgpu.h555 u32 sh_num, u32 reg_offset, u32 *value);
Dgfx_v11_0.c110 u32 sh_num, u32 instance);
1481 u32 sh_num, u32 instance) in gfx_v11_0_select_se_sh() argument
1498 if (sh_num == 0xffffffff) in gfx_v11_0_select_se_sh()
1502 data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SA_INDEX, sh_num); in gfx_v11_0_select_se_sh()
Dgfx_v9_0.c2277 void gfx_v9_0_select_se_sh(struct amdgpu_device *adev, u32 se_num, u32 sh_num, in gfx_v9_0_select_se_sh() argument
2292 if (sh_num == 0xffffffff) in gfx_v9_0_select_se_sh()
2295 data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num); in gfx_v9_0_select_se_sh()
Dgfx_v8_0.c3424 u32 se_num, u32 sh_num, u32 instance) in gfx_v8_0_select_se_sh() argument
3438 if (sh_num == 0xffffffff) in gfx_v8_0_select_se_sh()
3441 data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num); in gfx_v8_0_select_se_sh()
Dgfx_v10_0.c3493 u32 sh_num, u32 instance);
4794 u32 sh_num, u32 instance) in gfx_v10_0_select_se_sh() argument
4811 if (sh_num == 0xffffffff) in gfx_v10_0_select_se_sh()
4815 data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SA_INDEX, sh_num); in gfx_v10_0_select_se_sh()
/Linux-v6.1/drivers/gpu/drm/radeon/
Dsi.c2947 u32 se_num, u32 sh_num) in si_select_se_sh() argument
2951 if ((se_num == 0xffffffff) && (sh_num == 0xffffffff)) in si_select_se_sh()
2954 data |= SE_BROADCAST_WRITES | SH_INDEX(sh_num); in si_select_se_sh()
2955 else if (sh_num == 0xffffffff) in si_select_se_sh()
2958 data |= SH_INDEX(sh_num) | SE_INDEX(se_num); in si_select_se_sh()
Dcik.c3027 u32 se_num, u32 sh_num) in cik_select_se_sh() argument
3031 if ((se_num == 0xffffffff) && (sh_num == 0xffffffff)) in cik_select_se_sh()
3034 data |= SE_BROADCAST_WRITES | SH_INDEX(sh_num); in cik_select_se_sh()
3035 else if (sh_num == 0xffffffff) in cik_select_se_sh()
3038 data |= SH_INDEX(sh_num) | SE_INDEX(se_num); in cik_select_se_sh()