Home
last modified time | relevance | path

Searched refs:parent1 (Results 1 – 2 of 2) sorted by relevance

/Linux-v5.4/drivers/gpu/drm/msm/dsi/pll/
Ddsi_pll_28nm.c511 char clk_name[32], parent1[32], parent2[32], vco_name[32]; in pll_28nm_register() local
532 snprintf(parent1, 32, "dsi%dvco_clk", pll_28nm->id); in pll_28nm_register()
534 parent1, CLK_SET_RATE_PARENT, in pll_28nm_register()
540 snprintf(parent1, 32, "dsi%danalog_postdiv_clk", pll_28nm->id); in pll_28nm_register()
542 parent1, CLK_SET_RATE_PARENT, in pll_28nm_register()
546 snprintf(parent1, 32, "dsi%dvco_clk", pll_28nm->id); in pll_28nm_register()
549 parent1, 0, pll_28nm->mmio + in pll_28nm_register()
554 snprintf(parent1, 32, "dsi%dvco_clk", pll_28nm->id); in pll_28nm_register()
558 parent1, parent2 in pll_28nm_register()
563 snprintf(parent1, 32, "dsi%dbyte_mux", pll_28nm->id); in pll_28nm_register()
[all …]
/Linux-v5.4/drivers/clk/davinci/
Dda8xx-cfgchip.c198 const char *parent1; member
241 const char * const parent_names[] = { info->parent0, info->parent1 }; in da8xx_cfgchip_mux_clk_register()
271 .parent1 = "div4.5",
293 .parent1 = "pll1_sysclk2",