Searched refs:clk_mul (Results 1 – 5 of 5) sorted by relevance
150 unsigned int clk_base, clk_mul; in sdhci_at91_set_clks_presets() local163 clk_mul = (caps1 & SDHCI_CLOCK_MUL_MASK) >> SDHCI_CLOCK_MUL_SHIFT; in sdhci_at91_set_clks_presets()164 gck_rate = clk_base * 1000000 * (clk_mul + 1); in sdhci_at91_set_clks_presets()179 clk_mul = real_gck_rate / (clk_base * 1000000) - 1; in sdhci_at91_set_clks_presets()181 caps1 |= ((clk_mul << SDHCI_CLOCK_MUL_SHIFT) & in sdhci_at91_set_clks_presets()190 clk_mul, real_gck_rate); in sdhci_at91_set_clks_presets()
1542 int real_div = div, clk_mul = 1; in sdhci_calc_clk() local1554 if (host->clk_mul && in sdhci_calc_clk()1558 clk_mul = host->clk_mul; in sdhci_calc_clk()1569 if (host->clk_mul) { in sdhci_calc_clk()1571 if ((host->max_clk * host->clk_mul / div) in sdhci_calc_clk()1575 if ((host->max_clk * host->clk_mul / div) <= clock) { in sdhci_calc_clk()1582 clk_mul = host->clk_mul; in sdhci_calc_clk()1593 if (!host->clk_mul || switch_base_clk) { in sdhci_calc_clk()1622 *actual_clock = (host->max_clk * clk_mul) / real_div; in sdhci_calc_clk()3884 host->clk_mul = (host->caps1 & SDHCI_CLOCK_MUL_MASK) >> in sdhci_setup_host()[all …]
525 unsigned int clk_mul; /* Clock Muliplier value */ member
156 struct clk_hw clk_mul; member274 container_of(hw, struct vc5_driver_data, clk_mul); in vc5_dbl_recalc_rate()297 container_of(hw, struct vc5_driver_data, clk_mul); in vc5_dbl_set_rate()770 vc5->clk_mul.init = &init; in vc5_probe()771 ret = devm_clk_hw_register(&client->dev, &vc5->clk_mul); in vc5_probe()
78 const unsigned long clk_mul = in rcar_gyroadc_hw_init() local80 unsigned long clk_len = clk_mhz * clk_mul; in rcar_gyroadc_hw_init()