Home
last modified time | relevance | path

Searched refs:se_num (Results 1 – 19 of 19) sorted by relevance

/Linux-v5.15/drivers/gpu/drm/amd/amdgpu/
Dgfx_v9_0.h29 void gfx_v9_0_select_se_sh(struct amdgpu_device *adev, u32 se_num, u32 sh_num,
Dnv.c417 static uint32_t nv_read_indexed_register(struct amdgpu_device *adev, u32 se_num, in nv_read_indexed_register() argument
423 if (se_num != 0xffffffff || sh_num != 0xffffffff) in nv_read_indexed_register()
424 amdgpu_gfx_select_se_sh(adev, se_num, sh_num, 0xffffffff); in nv_read_indexed_register()
428 if (se_num != 0xffffffff || sh_num != 0xffffffff) in nv_read_indexed_register()
435 bool indexed, u32 se_num, in nv_get_register_value() argument
439 return nv_read_indexed_register(adev, se_num, sh_num, reg_offset); in nv_get_register_value()
447 static int nv_read_register(struct amdgpu_device *adev, u32 se_num, in nv_read_register() argument
463 se_num, sh_num, reg_offset); in nv_read_register()
Dsoc15.c423 static uint32_t soc15_read_indexed_register(struct amdgpu_device *adev, u32 se_num, in soc15_read_indexed_register() argument
429 if (se_num != 0xffffffff || sh_num != 0xffffffff) in soc15_read_indexed_register()
430 amdgpu_gfx_select_se_sh(adev, se_num, sh_num, 0xffffffff); in soc15_read_indexed_register()
434 if (se_num != 0xffffffff || sh_num != 0xffffffff) in soc15_read_indexed_register()
441 bool indexed, u32 se_num, in soc15_get_register_value() argument
445 return soc15_read_indexed_register(adev, se_num, sh_num, reg_offset); in soc15_get_register_value()
455 static int soc15_read_register(struct amdgpu_device *adev, u32 se_num, in soc15_read_register() argument
471 se_num, sh_num, reg_offset); in soc15_read_register()
Dcik.c1123 bool indexed, u32 se_num, in cik_get_register_value() argument
1128 unsigned se_idx = (se_num == 0xffffffff) ? 0 : se_num; in cik_get_register_value()
1143 if (se_num != 0xffffffff || sh_num != 0xffffffff) in cik_get_register_value()
1144 amdgpu_gfx_select_se_sh(adev, se_num, sh_num, 0xffffffff); in cik_get_register_value()
1148 if (se_num != 0xffffffff || sh_num != 0xffffffff) in cik_get_register_value()
1218 static int cik_read_register(struct amdgpu_device *adev, u32 se_num, in cik_read_register() argument
1230 *value = cik_get_register_value(adev, indexed, se_num, sh_num, in cik_read_register()
Dgfx_v9_4.c93 static void gfx_v9_4_select_se_sh(struct amdgpu_device *adev, u32 se_num, in gfx_v9_4_select_se_sh() argument
105 if (se_num == 0xffffffff) in gfx_v9_4_select_se_sh()
109 data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num); in gfx_v9_4_select_se_sh()
883 for (j = 0; j < gfx_v9_4_edc_counter_regs[i].se_num; j++) { in gfx_v9_4_query_ras_error_count()
918 for (j = 0; j < gfx_v9_4_edc_counter_regs[i].se_num; j++) { in gfx_v9_4_reset_ras_error_count()
1010 for (i = 0; i < gfx_v9_4_ea_err_status_regs.se_num; i++) { in gfx_v9_4_query_ras_error_status()
Dvi.c744 bool indexed, u32 se_num, in vi_get_register_value() argument
749 unsigned se_idx = (se_num == 0xffffffff) ? 0 : se_num; in vi_get_register_value()
764 if (se_num != 0xffffffff || sh_num != 0xffffffff) in vi_get_register_value()
765 amdgpu_gfx_select_se_sh(adev, se_num, sh_num, 0xffffffff); in vi_get_register_value()
769 if (se_num != 0xffffffff || sh_num != 0xffffffff) in vi_get_register_value()
839 static int vi_read_register(struct amdgpu_device *adev, u32 se_num, in vi_read_register() argument
851 *value = vi_get_register_value(adev, indexed, se_num, sh_num, in vi_read_register()
Dsoc15.h65 uint32_t se_num; member
Dsi.c1165 bool indexed, u32 se_num, in si_get_register_value() argument
1170 unsigned se_idx = (se_num == 0xffffffff) ? 0 : se_num; in si_get_register_value()
1183 if (se_num != 0xffffffff || sh_num != 0xffffffff) in si_get_register_value()
1184 amdgpu_gfx_select_se_sh(adev, se_num, sh_num, 0xffffffff); in si_get_register_value()
1188 if (se_num != 0xffffffff || sh_num != 0xffffffff) in si_get_register_value()
1239 static int si_read_register(struct amdgpu_device *adev, u32 se_num, in si_read_register() argument
1251 *value = si_get_register_value(adev, indexed, se_num, sh_num, in si_read_register()
Damdgpu_kms.c744 unsigned se_num = (info->read_mmr_reg.instance >> in amdgpu_info_ioctl() local
753 if (se_num == AMDGPU_INFO_MMR_SE_INDEX_MASK) in amdgpu_info_ioctl()
754 se_num = 0xffffffff; in amdgpu_info_ioctl()
755 else if (se_num >= AMDGPU_GFX_MAX_SE) in amdgpu_info_ioctl()
772 if (amdgpu_asic_read_register(adev, se_num, sh_num, in amdgpu_info_ioctl()
Dgfx_v9_4_2.c841 static void gfx_v9_4_2_select_se_sh(struct amdgpu_device *adev, u32 se_num, in gfx_v9_4_2_select_se_sh() argument
853 if (se_num == 0xffffffff) in gfx_v9_4_2_select_se_sh()
857 data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num); in gfx_v9_4_2_select_se_sh()
1497 for (j = 0; j < gfx_v9_4_2_edc_counter_regs[i].se_num; j++) { in gfx_v9_4_2_query_sram_edc_count()
1675 for (i = 0; i < gfx_v9_4_2_ea_err_status_regs.se_num; i++) { in gfx_v9_4_2_reset_ea_err_status()
1727 for (i = 0; i < gfx_v9_4_2_ea_err_status_regs.se_num; i++) { in gfx_v9_4_2_query_ea_err_status()
Damdgpu_gfx.h224 void (*select_se_sh)(struct amdgpu_device *adev, u32 se_num,
Dgfx_v6_0.c1301 static void gfx_v6_0_select_se_sh(struct amdgpu_device *adev, u32 se_num, in gfx_v6_0_select_se_sh() argument
1311 if ((se_num == 0xffffffff) && (sh_num == 0xffffffff)) in gfx_v6_0_select_se_sh()
1314 else if (se_num == 0xffffffff) in gfx_v6_0_select_se_sh()
1319 (se_num << GRBM_GFX_INDEX__SE_INDEX__SHIFT); in gfx_v6_0_select_se_sh()
1322 (se_num << GRBM_GFX_INDEX__SE_INDEX__SHIFT); in gfx_v6_0_select_se_sh()
Dgfx_v7_0.c1589 u32 se_num, u32 sh_num, u32 instance) in gfx_v7_0_select_se_sh() argument
1598 if ((se_num == 0xffffffff) && (sh_num == 0xffffffff)) in gfx_v7_0_select_se_sh()
1601 else if (se_num == 0xffffffff) in gfx_v7_0_select_se_sh()
1606 (se_num << GRBM_GFX_INDEX__SE_INDEX__SHIFT); in gfx_v7_0_select_se_sh()
1609 (se_num << GRBM_GFX_INDEX__SE_INDEX__SHIFT); in gfx_v7_0_select_se_sh()
Damdgpu.h642 int (*read_register)(struct amdgpu_device *adev, u32 se_num,
Dgfx_v9_0.c2475 void gfx_v9_0_select_se_sh(struct amdgpu_device *adev, u32 se_num, u32 sh_num, in gfx_v9_0_select_se_sh() argument
2485 if (se_num == 0xffffffff) in gfx_v9_0_select_se_sh()
2488 data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num); in gfx_v9_0_select_se_sh()
6675 for (j = 0; j < gfx_v9_0_edc_counter_regs[i].se_num; j++) { in gfx_v9_0_reset_ras_error_count()
6737 for (j = 0; j < gfx_v9_0_edc_counter_regs[i].se_num; j++) { in gfx_v9_0_query_ras_error_count()
Dgfx_v8_0.c3440 u32 se_num, u32 sh_num, u32 instance) in gfx_v8_0_select_se_sh() argument
3449 if (se_num == 0xffffffff) in gfx_v8_0_select_se_sh()
3452 data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num); in gfx_v8_0_select_se_sh()
Dgfx_v10_0.c3595 static void gfx_v10_0_select_se_sh(struct amdgpu_device *adev, u32 se_num,
5015 static void gfx_v10_0_select_se_sh(struct amdgpu_device *adev, u32 se_num, in gfx_v10_0_select_se_sh() argument
5027 if (se_num == 0xffffffff) in gfx_v10_0_select_se_sh()
5031 data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num); in gfx_v10_0_select_se_sh()
/Linux-v5.15/drivers/gpu/drm/radeon/
Dsi.c2947 u32 se_num, u32 sh_num) in si_select_se_sh() argument
2951 if ((se_num == 0xffffffff) && (sh_num == 0xffffffff)) in si_select_se_sh()
2953 else if (se_num == 0xffffffff) in si_select_se_sh()
2956 data |= SH_BROADCAST_WRITES | SE_INDEX(se_num); in si_select_se_sh()
2958 data |= SH_INDEX(sh_num) | SE_INDEX(se_num); in si_select_se_sh()
2992 u32 se_num, u32 sh_per_se, in si_setup_spi() argument
2998 for (i = 0; i < se_num; i++) { in si_setup_spi()
3039 u32 se_num, u32 sh_per_se, in si_setup_rb() argument
3047 for (i = 0; i < se_num; i++) { in si_setup_rb()
3057 for (i = 0; i < max_rb_num_per_se * se_num; i++) { in si_setup_rb()
[all …]
Dcik.c3027 u32 se_num, u32 sh_num) in cik_select_se_sh() argument
3031 if ((se_num == 0xffffffff) && (sh_num == 0xffffffff)) in cik_select_se_sh()
3033 else if (se_num == 0xffffffff) in cik_select_se_sh()
3036 data |= SH_BROADCAST_WRITES | SE_INDEX(se_num); in cik_select_se_sh()
3038 data |= SH_INDEX(sh_num) | SE_INDEX(se_num); in cik_select_se_sh()
3102 u32 se_num, u32 sh_per_se, in cik_setup_rb() argument
3110 for (i = 0; i < se_num; i++) { in cik_setup_rb()
3123 for (i = 0; i < max_rb_num_per_se * se_num; i++) { in cik_setup_rb()
3131 for (i = 0; i < se_num; i++) { in cik_setup_rb()