Home
last modified time | relevance | path

Searched refs:mmCP_RB0_CNTL (Results 1 – 16 of 16) sorted by relevance

/Linux-v5.15/drivers/gpu/drm/amd/pm/inc/
Dpolaris10_pwrvirus.h54 { 0x0840800a, mmCP_RB0_CNTL },
/Linux-v5.15/drivers/gpu/drm/amd/include/asic_reg/gca/
Dgfx_6_0_d.h495 #define mmCP_RB0_CNTL 0x3041 macro
Dgfx_7_0_d.h201 #define mmCP_RB0_CNTL 0x3041 macro
Dgfx_7_2_d.h201 #define mmCP_RB0_CNTL 0x3041 macro
Dgfx_8_0_d.h225 #define mmCP_RB0_CNTL 0x3041 macro
Dgfx_8_1_d.h226 #define mmCP_RB0_CNTL 0x3041 macro
/Linux-v5.15/drivers/gpu/drm/amd/amdgpu/
Dgfx_v6_0.c2112 WREG32(mmCP_RB0_CNTL, tmp); in gfx_v6_0_cp_gfx_resume()
2115 WREG32(mmCP_RB0_CNTL, tmp | CP_RB0_CNTL__RB_RPTR_WR_ENA_MASK); in gfx_v6_0_cp_gfx_resume()
2127 WREG32(mmCP_RB0_CNTL, tmp); in gfx_v6_0_cp_gfx_resume()
Dgfx_v7_0.c2626 WREG32(mmCP_RB0_CNTL, tmp); in gfx_v7_0_cp_gfx_resume()
2629 WREG32(mmCP_RB0_CNTL, tmp | CP_RB0_CNTL__RB_RPTR_WR_ENA_MASK); in gfx_v7_0_cp_gfx_resume()
2642 WREG32(mmCP_RB0_CNTL, tmp); in gfx_v7_0_cp_gfx_resume()
Dgfx_v8_0.c4301 WREG32(mmCP_RB0_CNTL, tmp); in gfx_v8_0_cp_gfx_resume()
4304 WREG32(mmCP_RB0_CNTL, tmp | CP_RB0_CNTL__RB_RPTR_WR_ENA_MASK); in gfx_v8_0_cp_gfx_resume()
4317 WREG32(mmCP_RB0_CNTL, tmp); in gfx_v8_0_cp_gfx_resume()
Dgfx_v9_0.c3333 WREG32_SOC15(GC, 0, mmCP_RB0_CNTL, tmp); in gfx_v9_0_cp_gfx_resume()
3350 WREG32_SOC15(GC, 0, mmCP_RB0_CNTL, tmp); in gfx_v9_0_cp_gfx_resume()
Dgfx_v10_0.c6391 WREG32_SOC15(GC, 0, mmCP_RB0_CNTL, tmp); in gfx_v10_0_cp_gfx_resume()
6411 WREG32_SOC15(GC, 0, mmCP_RB0_CNTL, tmp); in gfx_v10_0_cp_gfx_resume()
/Linux-v5.15/drivers/gpu/drm/amd/include/asic_reg/gc/
Dgc_9_0_offset.h2366 #define mmCP_RB0_CNTL macro
Dgc_9_1_offset.h2643 #define mmCP_RB0_CNTL macro
Dgc_9_2_1_offset.h2581 #define mmCP_RB0_CNTL macro
Dgc_10_1_0_offset.h4711 #define mmCP_RB0_CNTL macro
Dgc_10_3_0_offset.h4360 #define mmCP_RB0_CNTL macro