Searched refs:cacheline_size (Results 1 – 13 of 13) sorted by relevance
/Linux-v5.10/tools/perf/util/ |
D | cacheline.h | 7 int __pure cacheline_size(void); 12 return (address & ~(cacheline_size() - 1)); in cl_address() 18 return (address & (cacheline_size() - 1)); in cl_offset()
|
D | cacheline.c | 17 int cacheline_size(void) in cacheline_size() function
|
D | sort.c | 2681 if (sd->entry == &sort_mem_dcacheline && cacheline_size() == 0) in sort_dimension__add() 2727 if (!cacheline_size() && !strncasecmp(tok, "dcacheline", strlen(tok))) in setup_sort_list()
|
/Linux-v5.10/drivers/gpu/drm/amd/amdkfd/ |
D | kfd_topology.h | 128 uint32_t cacheline_size; member
|
D | kfd_crat.c | 321 props->cacheline_size = cache->cache_line_size; in kfd_parse_subtype_cache()
|
D | kfd_topology.c | 354 cache->cacheline_size); in kfd_cache_show()
|
/Linux-v5.10/drivers/gpu/drm/i915/ |
D | intel_pm.c | 578 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE, 586 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE, 594 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE, 602 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE, 610 .cacheline_size = I915_FIFO_LINE_SIZE, 618 .cacheline_size = I915_FIFO_LINE_SIZE, 626 .cacheline_size = I915_FIFO_LINE_SIZE, 634 .cacheline_size = I830_FIFO_LINE_SIZE, 642 .cacheline_size = I830_FIFO_LINE_SIZE, 650 .cacheline_size = I830_FIFO_LINE_SIZE, [all …]
|
/Linux-v5.10/drivers/scsi/ |
D | myrb.h | 297 unsigned short cacheline_size; /* Bytes 104-105 */ member
|
D | myrs.h | 413 enum myrs_cacheline_size cacheline_size; /* Byte 7 */ member
|
D | myrs.c | 1575 if (ldev_info->cacheline_size) { in myrs_mode_sense() 1577 put_unaligned_be16(1 << ldev_info->cacheline_size, in myrs_mode_sense()
|
/Linux-v5.10/drivers/pci/ |
D | pci.c | 4301 u8 cacheline_size; in pci_set_cacheline_size() local 4308 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size); in pci_set_cacheline_size() 4309 if (cacheline_size >= pci_cache_line_size && in pci_set_cacheline_size() 4310 (cacheline_size % pci_cache_line_size) == 0) in pci_set_cacheline_size() 4316 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size); in pci_set_cacheline_size() 4317 if (cacheline_size == pci_cache_line_size) in pci_set_cacheline_size()
|
/Linux-v5.10/drivers/gpu/drm/i915/display/ |
D | intel_display_types.h | 1193 u8 cacheline_size; member
|
/Linux-v5.10/drivers/net/ethernet/broadcom/ |
D | tg3.c | 17066 int cacheline_size; in tg3_calc_dma_bndry() local 17072 cacheline_size = 1024; in tg3_calc_dma_bndry() 17074 cacheline_size = (int) byte * 4; in tg3_calc_dma_bndry() 17114 switch (cacheline_size) { in tg3_calc_dma_bndry() 17139 switch (cacheline_size) { in tg3_calc_dma_bndry() 17156 switch (cacheline_size) { in tg3_calc_dma_bndry()
|