Home
last modified time | relevance | path

Searched full:pll6 (Results 1 – 25 of 35) sorted by relevance

12

/Linux-v6.1/Documentation/devicetree/bindings/clock/
Dallwinner,sun6i-a31-pll6-clk.yaml4 $id: http://devicetree.org/schemas/clock/allwinner,sun6i-a31-pll6-clk.yaml#
23 const: allwinner,sun6i-a31-pll6-clk
47 compatible = "allwinner,sun6i-a31-pll6-clk";
50 clock-output-names = "pll6", "pll6x2";
Dallwinner,sun4i-a10-pll6-clk.yaml4 $id: http://devicetree.org/schemas/clock/allwinner,sun4i-a10-pll6-clk.yaml#
23 const: allwinner,sun4i-a10-pll6-clk
47 compatible = "allwinner,sun4i-a10-pll6-clk";
50 clock-output-names = "pll6_sata", "pll6_other", "pll6";
Dallwinner,sun4i-a10-mbus-clk.yaml50 clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
59 clocks = <&osc24M>, <&pll6 1>, <&pll5>;
Dallwinner,sun4i-a10-usb-clk.yaml116 clocks = <&pll6 1>;
126 clocks = <&pll6 1>;
Dallwinner,sun5i-a13-ahb-clk.yaml48 clocks = <&axi>, <&cpu>, <&pll6 1>;
Dallwinner,sun4i-a10-apb1-clk.yaml48 clocks = <&osc24M>, <&pll6 1>, <&osc32k>;
Dallwinner,sun4i-a10-mmc-clk.yaml71 clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
Dallwinner,sun4i-a10-mod0-clk.yaml67 clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
Dallwinner,sun4i-a10-ahb-clk.yaml95 clocks = <&osc32k>, <&osc24M>, <&axi>, <&pll6 0>;
/Linux-v6.1/drivers/clk/renesas/
Dr8a779f0-cpg-mssr.c64 DEF_BASE(".pll6", CLK_PLL6, CLK_TYPE_GEN4_PLL6, CLK_MAIN),
175 * MD EXTAL PLL1 PLL2 PLL3 PLL4 PLL5 PLL6 OSC
187 …/* EXTAL div PLL1 mult/div PLL2 mult/div PLL3 mult/div PLL4 mult/div PLL5 mult/div PLL6 mult/div O…
Dr8a779g0-cpg-mssr.c75 DEF_BASE(".pll6", CLK_PLL6, CLK_TYPE_GEN4_PLL6, CLK_MAIN),
182 * MD EXTAL PLL1 PLL2 PLL3 PLL4 PLL5 PLL6 OSC
194 …/* EXTAL div PLL1 mult/div PLL2 mult/div PLL3 mult/div PLL4 mult/div PLL5 mult/div PLL6 mult/div O…
Dr9a07g044-cpg.c99 static const char * const sel_gpu2[] = { ".pll6", ".pll3_div2_2" };
124 DEF_FIXED(".pll6", CLK_PLL6, CLK_EXTAL, 125, 6),
Dr8a779a0-cpg-mssr.c256 …/* EXTAL div PLL1 mult/div PLL2 mult/div PLL3 mult/div PLL4 mult/div PLL5 mult/div PLL6 mult/div O…
Dr9a07g043-cpg.c110 DEF_FIXED(".pll6", CLK_PLL6, CLK_EXTAL, 125, 6),
/Linux-v6.1/drivers/clk/sunxi/
Dclk-sunxi.c259 * can work at speeds up to 300M, just after reparenting to pll6 in sun5i_a13_get_ahb_factors()
284 * if parent is pll6, then
285 * parent_rate = pll6 rate / (m + 1)
301 /* calculate pre-divider if parent is pll6 */ in sun6i_get_ahb1_factors()
331 /* apply pre-divider first if parent is pll6 */ in sun6i_ahb1_recalc()
919 { .fixed = 4 }, /* pll6 / 4, used as ahb input */
1121 CLK_OF_DECLARE(sun4i_pll6, "allwinner,sun4i-a10-pll6-clk",
1128 CLK_OF_DECLARE(sun6i_pll6, "allwinner,sun6i-a31-pll6-clk",
Dclk-factors.c195 * some factor clocks, such as pll5 and pll6, may have multiple in __sunxi_factors_register()
/Linux-v6.1/Documentation/devicetree/bindings/ata/
Dallwinner,sun4i-a10-ahci.yaml45 clocks = <&pll6 0>, <&ahb_gates 25>;
/Linux-v6.1/drivers/clk/
Dclk-milbeaut.c23 #define M10V_PLL6 "pll6"
24 #define M10V_PLL6DIV2 "pll6-2"
25 #define M10V_PLL6DIV3 "pll6-3"
/Linux-v6.1/include/dt-bindings/clock/
Dqcom,gcc-msm8660.h259 #define PLL6 250 macro
Dqcom,gcc-mdm9615.h293 #define PLL6 283 macro
Dqcom,gcc-msm8960.h291 #define PLL6 283 macro
/Linux-v6.1/drivers/gpu/drm/i915/display/
Dintel_dpll_mgr.h214 u32 ebb0, ebb4, pll0, pll1, pll2, pll3, pll6, pll8, pll9, pll10, pcsdw12; member
/Linux-v6.1/drivers/clk/imx/
Dclk-imx6sll.c28 static const char *pll6_bypass_sels[] = { "pll6", "pll6_bypass_src", };
128 …hws[IMX6SLL_CLK_PLL6] = imx_clk_hw_pllv3(IMX_PLLV3_ENET, "pll6", "pll6_bypass_src", base + 0xe0, … in imx6sll_clocks_init()
Dclk-vf610.c82 static const char *pll6_bypass_sels[] = { "pll6", "pll6_bypass_src", };
224 clk[VF610_CLK_PLL6] = imx_clk_pllv3(IMX_PLLV3_AV, "pll6", "pll6_bypass_src", PLL6_CTRL, 0x7f); in vf610_clocks_init()
Dclk-imx6sl.c69 static const char *pll6_bypass_sels[] = { "pll6", "pll6_bypass_src", };
222 hws[IMX6SL_CLK_PLL6] = imx_clk_hw_pllv3(IMX_PLLV3_ENET, "pll6", "osc", base + 0xe0, 0x3); in imx6sl_clocks_init()

12