Searched +full:input +full:- +full:enable (Results  1 – 25 of 1082) sorted by relevance
12345678910>>...44
| /Linux-v5.15/arch/arm/boot/dts/ | 
| D | tegra124-nyan-blaze.dts | 1 // SPDX-License-Identifier: GPL-2.0 2 /dts-v1/; 4 #include "tegra124-nyan.dtsi" 6 #include "tegra124-nyan-blaze-emc.dtsi" 10 	compatible = "google,nyan-blaze-rev10", "google,nyan-blaze-rev9", 11 		     "google,nyan-blaze-rev8", "google,nyan-blaze-rev7", 12 		     "google,nyan-blaze-rev6", "google,nyan-blaze-rev5", 13 		     "google,nyan-blaze-rev4", "google,nyan-blaze-rev3", 14 		     "google,nyan-blaze-rev2", "google,nyan-blaze-rev1", 15 		     "google,nyan-blaze-rev0", "google,nyan-blaze", [all …] 
 | 
| D | tegra124-nyan-big.dts | 1 // SPDX-License-Identifier: GPL-2.0 2 /dts-v1/; 4 #include "tegra124-nyan.dtsi" 6 #include "tegra124-nyan-big-emc.dtsi" 9 	model = "Acer Chromebook 13 CB5-311"; 10 	compatible = "google,nyan-big-rev7", "google,nyan-big-rev6", 11 		     "google,nyan-big-rev5", "google,nyan-big-rev4", 12 		     "google,nyan-big-rev3", "google,nyan-big-rev2", 13 		     "google,nyan-big-rev1", "google,nyan-big-rev0", 14 		     "google,nyan-big", "google,nyan", "nvidia,tegra124"; [all …] 
 | 
| D | tegra30-beaver.dts | 1 // SPDX-License-Identifier: GPL-2.0 2 /dts-v1/; 5 #include "tegra30-cpu-opp.dtsi" 6 #include "tegra30-cpu-opp-microvolt.dtsi" 19 		stdout-path = "serial0:115200n8"; 29 		avdd-pexa-supply = <&ldo1_reg>; 30 		vdd-pexa-supply = <&ldo1_reg>; 31 		avdd-pexb-supply = <&ldo1_reg>; 32 		vdd-pexb-supply = <&ldo1_reg>; 33 		avdd-pex-pll-supply = <&ldo1_reg>; [all …] 
 | 
| D | nuvoton-npcm750-runbmc-olympus-pincfg.dtsi | 1 // SPDX-License-Identifier: GPL-2.0 6 		gpio0ol_pins: gpio0ol-pins { 8 			bias-disable; 9 			output-low; 11 		gpio1ol_pins: gpio1ol-pins { 13 			bias-disable; 14 			output-low; 16 		gpio2ol_pins: gpio2ol-pins { 18 			bias-disable; 19 			output-low; [all …] 
 | 
| D | tegra124-jetson-tk1.dts | 1 // SPDX-License-Identifier: GPL-2.0 2 /dts-v1/; 4 #include <dt-bindings/input/input.h> 7 #include "tegra124-jetson-tk1-emc.dtsi" 11 	compatible = "nvidia,jetson-tk1", "nvidia,tegra124"; 17 		/* This order keeps the mapping DB9 connector <-> ttyS0 */ 24 		stdout-path = "serial0:115200n8"; 34 		avddio-pex-supply = <&vdd_1v05_run>; 35 		dvddio-pex-supply = <&vdd_1v05_run>; 36 		avdd-pex-pll-supply = <&vdd_1v05_run>; [all …] 
 | 
| D | tegra124-apalis-v1.2.dtsi | 1 // SPDX-License-Identifier: GPL-2.0 OR MIT 3  * Copyright 2016-2018 Toradex AG 7 #include "tegra124-apalis-emc.dtsi" 21 		avddio-pex-supply = <®_1v05_vdd>; 22 		avdd-pex-pll-supply = <®_1v05_vdd>; 23 		avdd-pll-erefe-supply = <®_1v05_avdd>; 24 		dvddio-pex-supply = <®_1v05_vdd>; 25 		hvdd-pex-pll-e-supply = <®_module_3v3>; 26 		hvdd-pex-supply = <®_module_3v3>; 27 		vddio-pex-ctl-supply = <®_module_3v3>; [all …] 
 | 
| D | tegra124-apalis.dtsi | 1 // SPDX-License-Identifier: GPL-2.0 OR X11 3  * Copyright 2016-2019 Toradex AG 7 #include "tegra124-apalis-emc.dtsi" 20 		avddio-pex-supply = <®_1v05_vdd>; 21 		avdd-pex-pll-supply = <®_1v05_vdd>; 22 		avdd-pll-erefe-supply = <®_1v05_avdd>; 23 		dvddio-pex-supply = <®_1v05_vdd>; 24 		hvdd-pex-pll-e-supply = <®_module_3v3>; 25 		hvdd-pex-supply = <®_module_3v3>; 26 		vddio-pex-ctl-supply = <®_module_3v3>; [all …] 
 | 
| D | nuvoton-npcm730-gsj-gpio.dtsi | 1 // SPDX-License-Identifier: GPL-2.0 6 		gpio0pp_pins: gpio0pp-pins { 8 			bias-disable; 9 			drive-push-pull; 11 		gpio1pp_pins: gpio1pp-pins { 13 			bias-disable; 14 			drive-push-pull; 16 		gpio2pp_pins: gpio2pp-pins { 18 			bias-disable; 19 			drive-push-pull; [all …] 
 | 
| D | tegra114-roth.dts | 1 // SPDX-License-Identifier: GPL-2.0 2 /dts-v1/; 4 #include <dt-bindings/input/input.h> 15 		linux,initrd-start = <0x82000000>; 16 		linux,initrd-end = <0x82800000>; 24 		trusted-foundations { 25 			compatible = "tlm,trusted-foundations"; 26 			tlm,version-major = <2>; 27 			tlm,version-minor = <8>; 40 			avdd-dsi-csi-supply = <&vdd_1v2_ap>; [all …] 
 | 
| D | tegra114-dalmore.dts | 1 // SPDX-License-Identifier: GPL-2.0 7 /dts-v1/; 9 #include <dt-bindings/input/input.h> 23 		stdout-path = "serial0:115200n8"; 34 			hdmi-supply = <&vdd_5v0_hdmi>; 35 			vdd-supply = <&vdd_hdmi_reg>; 36 			pll-supply = <&palmas_smps3_reg>; 38 			nvidia,ddc-i2c-bus = <&hdmi_ddc>; 39 			nvidia,hpd-gpio = 46 			avdd-dsi-csi-supply = <&avdd_1v2_reg>; [all …] 
 | 
| D | lpc4357-ea4357-devkit.dts | 9  * Released under the terms of 3-clause BSD License 13 /dts-v1/; 18 #include "dt-bindings/input/input.h" 19 #include "dt-bindings/gpio/gpio.h" 23 	compatible = "ea,lpc4357-developers-kit", "nxp,lpc4357", "nxp,lpc4350"; 33 		stdout-path = &uart0; 42 		compatible = "regulator-fixed"; 43 		regulator-name = "3v3-supply"; 44 		regulator-min-microvolt = <3300000>; 45 		regulator-max-microvolt = <3300000>; [all …] 
 | 
| D | ste-href-ab8500.dtsi | 1 // SPDX-License-Identifier: GPL-2.0-or-later 6 #include "ste-ab8500.dtsi" 12 				ab8500-gpiocontroller { 14 					pinctrl-names = "default"; 15 					pinctrl-0 = <&gpio2_default_mode>, 41 					 * are muxed in as GPIO, and configured as INPUT PULL DOWN 51 								input-enable; 52 								bias-pull-down; 64 								input-enable; 65 								bias-pull-down; [all …] 
 | 
| D | nuvoton-npcm750-pincfg-evb.dtsi | 1 // SPDX-License-Identifier: GPL-2.0 6 		pin8_input: pin8-input { 8 			bias-disable; 9 			input-enable; 11 		pin9_output_high: pin9-output-high { 13 			bias-disable; 14 			output-high; 16 		pin10_input: pin10-input { 18 			bias-disable; 19 			input-enable; [all …] 
 | 
| D | tegra30-asus-nexus7-grouper-common.dtsi | 1 // SPDX-License-Identifier: GPL-2.0 3 #include <dt-bindings/input/gpio-keys.h> 4 #include <dt-bindings/input/input.h> 5 #include <dt-bindings/power/summit,smb347-charger.h> 6 #include <dt-bindings/thermal/thermal.h> 9 #include "tegra30-cpu-opp.dtsi" 10 #include "tegra30-cpu-opp-microvolt.dtsi" 26 	 * pre-existing /chosen node to be available to insert the 35 	reserved-memory { 36 		#address-cells = <1>; [all …] 
 | 
| D | lpc4350-hitex-eval.dts | 9  * Released under the terms of 3-clause BSD License 13 /dts-v1/; 18 #include "dt-bindings/input/input.h" 19 #include "dt-bindings/gpio/gpio.h" 23 	compatible = "hitex,lpc4350-eval-board", "nxp,lpc4350"; 33 		stdout-path = &uart0; 42 		compatible = "gpio-keys-polled"; 43 		poll-interval = <100>; 97 		compatible = "gpio-leds"; 102 			linux,default-trigger = "heartbeat"; [all …] 
 | 
| D | tegra30-asus-nexus7-tilapia.dtsi | 1 // SPDX-License-Identifier: GPL-2.0 3 #include "tegra30-asus-nexus7-grouper-common.dtsi" 4 #include "tegra30-asus-nexus7-tilapia-memory-timings.dtsi" 9 	display-panel { 10 		enable-gpios = <&gpio TEGRA_GPIO(V, 6) GPIO_ACTIVE_HIGH>; 12 		panel-timing { 13 			clock-frequency = <81750000>; 16 			hfront-porch = <64>; 17 			hback-porch = <128>; 18 			hsync-len = <64>; [all …] 
 | 
| D | tegra30-asus-nexus7-grouper.dtsi | 1 // SPDX-License-Identifier: GPL-2.0 3 #include "tegra30-asus-nexus7-grouper-common.dtsi" 4 #include "tegra30-asus-nexus7-grouper-memory-timings.dtsi" 9 	display-panel { 10 		panel-timing { 11 			clock-frequency = <68000000>; 14 			hfront-porch = <24>; 15 			hback-porch = <32>; 16 			hsync-len = <24>; 17 			vsync-len = <1>; [all …] 
 | 
| D | tegra124-venice2.dts | 1 // SPDX-License-Identifier: GPL-2.0 2 /dts-v1/; 4 #include <dt-bindings/input/input.h> 18 		stdout-path = "serial0:115200n8"; 29 			vdd-supply = <&vdd_3v3_hdmi>; 30 			pll-supply = <&vdd_hdmi_pll>; 31 			hdmi-supply = <&vdd_5v0_hdmi>; 33 			nvidia,ddc-i2c-bus = <&hdmi_ddc>; 34 			nvidia,hpd-gpio = 41 			avdd-io-hdmi-dp-supply = <&vdd_1v05_run>; [all …] 
 | 
| D | lpc4357-myd-lpc4357.dts | 1 // SPDX-License-Identifier: (GPL-2.0+ OR BSD-3-Clause) 3  * MYIR Tech MYD-LPC4357 Development Board with 800x480 7" TFT panel 5  * Copyright (C) 2016-2018 Vladimir Zapolskiy <vz@mleia.com> 8 /dts-v1/; 13 #include <dt-bindings/gpio/gpio.h> 17 	compatible = "myir,myd-lpc4357", "nxp,lpc4357"; 20 		stdout-path = "serial3:115200n8"; 29 		compatible = "gpio-leds"; 30 		pinctrl-names = "default"; 31 		pinctrl-0 = <&led_pins>; [all …] 
 | 
| D | lpc4337-ciaa.dts | 2  * CIAA NXP LPC4337 (http://www.proyecto-ciaa.com.ar) 4  * Copyright (C) 2015 VanguardiaSur - www.vanguardiasur.com.ar 9  * Released under the terms of 3-clause BSD License 12 /dts-v1/; 17 #include "dt-bindings/gpio/gpio.h" 30 		stdout-path = &uart2; 40 	enet_rmii_pins: enet-rmii-pins { 44 			slew-rate = <1>; 45 			bias-disable; 46 			input-enable; [all …] 
 | 
| /Linux-v5.15/arch/arm64/boot/dts/nvidia/ | 
| D | tegra210-p2571.dts | 1 // SPDX-License-Identifier: GPL-2.0 2 /dts-v1/; 4 #include <dt-bindings/input/input.h> 5 #include "tegra210-p2530.dtsi" 12 		pinctrl-names = "boot"; 13 		pinctrl-0 = <&state_boot>; 20 				nvidia,enable-input = <TEGRA_PIN_ENABLE>; 21 				nvidia,open-drain = <TEGRA_PIN_DISABLE>; 22 				nvidia,io-hv = <TEGRA_PIN_DISABLE>; 29 				nvidia,enable-input = <TEGRA_PIN_DISABLE>; [all …] 
 | 
| D | tegra210-p2595.dtsi | 1 // SPDX-License-Identifier: GPL-2.0 7 		pinctrl-names = "boot"; 8 		pinctrl-0 = <&state_boot>; 16 				nvidia,enable-input = <TEGRA_PIN_DISABLE>; 17 				nvidia,open-drain = <TEGRA_PIN_DISABLE>; 18 				nvidia,io-hv = <TEGRA_PIN_ENABLE>; 25 				nvidia,enable-input = <TEGRA_PIN_ENABLE>; 26 				nvidia,open-drain = <TEGRA_PIN_DISABLE>; 27 				nvidia,io-hv = <TEGRA_PIN_ENABLE>; 34 				nvidia,enable-input = <TEGRA_PIN_ENABLE>; [all …] 
 | 
| D | tegra210-p2597.dtsi | 1 // SPDX-License-Identifier: GPL-2.0 2 #include <dt-bindings/input/input.h> 20 			avdd-dsi-csi-supply = <&vdd_dsi_csi>; 30 			avdd-io-hdmi-dp-supply = <&avdd_1v05>; 31 			vdd-hdmi-dp-pll-supply = <&vdd_1v8>; 32 			hdmi-supply = <&vdd_hdmi>; 34 			nvidia,ddc-i2c-bus = <&hdmi_ddc>; 35 			nvidia,hpd-gpio = <&gpio TEGRA_GPIO(CC, 1) 41 		pinctrl-names = "boot"; 42 		pinctrl-0 = <&state_boot>; [all …] 
 | 
| D | tegra210-p2894.dtsi | 1 // SPDX-License-Identifier: GPL-2.0 3 #include <dt-bindings/input/input.h> 4 #include <dt-bindings/input/gpio-keys.h> 5 #include <dt-bindings/mfd/max77620.h> 6 #include <dt-bindings/pinctrl/pinctrl-tegra.h> 16 		stdout-path = "serial0:115200n8"; 26 		pinctrl-names = "boot"; 27 		pinctrl-0 = <&state_boot>; 35 				nvidia,enable-input = <TEGRA_PIN_DISABLE>; 36 				nvidia,open-drain = <TEGRA_PIN_DISABLE>; [all …] 
 | 
| D | tegra210-smaug.dts | 1 // SPDX-License-Identifier: GPL-2.0 2 /dts-v1/; 4 #include <dt-bindings/input/input.h> 5 #include <dt-bindings/mfd/max77620.h> 6 #include <dt-bindings/pinctrl/pinctrl-tegra.h> 12 	compatible = "google,smaug-rev8", "google,smaug-rev7", 13 		     "google,smaug-rev6", "google,smaug-rev5", 14 		     "google,smaug-rev4", "google,smaug-rev3", 15 		     "google,smaug-rev2", "google,smaug-rev1", 24 		stdout-path = "serial0:115200n8"; [all …] 
 | 
        12345678910>>...44